blob: 922cd26b25e3cce883902c53124f862bcdd111df [file] [log] [blame]
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001/*
2 * Driver for OHCI 1394 controllers
Kristian Høgsberged568912006-12-19 19:58:35 -05003 *
Kristian Høgsberged568912006-12-19 19:58:35 -05004 * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software Foundation,
18 * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
Maxim Levitskydd237362010-11-29 04:09:50 +020021#include <linux/bitops.h>
Stefan Richter65b27422010-06-12 20:26:51 +020022#include <linux/bug.h>
Stefan Richtere524f6162007-08-20 21:58:30 +020023#include <linux/compiler.h>
Kristian Høgsberged568912006-12-19 19:58:35 -050024#include <linux/delay.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020025#include <linux/device.h>
Andrew Mortoncf3e72f2006-12-27 14:36:37 -080026#include <linux/dma-mapping.h>
Stefan Richter77c9a5d2009-06-05 16:26:18 +020027#include <linux/firewire.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020028#include <linux/firewire-constants.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020029#include <linux/init.h>
30#include <linux/interrupt.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020031#include <linux/io.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020032#include <linux/kernel.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020033#include <linux/list.h>
Al Virofaa2fb42007-05-15 20:36:10 +010034#include <linux/mm.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020035#include <linux/module.h>
Stefan Richterad3c0fe2008-03-20 22:04:36 +010036#include <linux/moduleparam.h>
Stefan Richter02d37be2010-07-08 16:09:06 +020037#include <linux/mutex.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020038#include <linux/pci.h>
Stefan Richterfc383792009-08-28 13:25:15 +020039#include <linux/pci_ids.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020041#include <linux/spinlock.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020042#include <linux/string.h>
Stefan Richtere78483c2010-08-02 09:33:25 +020043#include <linux/time.h>
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +010044#include <linux/vmalloc.h>
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +020045#include <linux/workqueue.h>
Andrew Mortoncf3e72f2006-12-27 14:36:37 -080046
Stefan Richtere8ca9702009-06-04 21:09:38 +020047#include <asm/byteorder.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020048#include <asm/page.h>
Kristian Høgsberged568912006-12-19 19:58:35 -050049
Stefan Richterea8d0062008-03-01 02:42:56 +010050#ifdef CONFIG_PPC_PMAC
51#include <asm/pmac_feature.h>
52#endif
53
Stefan Richter77c9a5d2009-06-05 16:26:18 +020054#include "core.h"
55#include "ohci.h"
Kristian Høgsberged568912006-12-19 19:58:35 -050056
Kristian Høgsberga77754a2007-05-07 20:33:35 -040057#define DESCRIPTOR_OUTPUT_MORE 0
58#define DESCRIPTOR_OUTPUT_LAST (1 << 12)
59#define DESCRIPTOR_INPUT_MORE (2 << 12)
60#define DESCRIPTOR_INPUT_LAST (3 << 12)
61#define DESCRIPTOR_STATUS (1 << 11)
62#define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
63#define DESCRIPTOR_PING (1 << 7)
64#define DESCRIPTOR_YY (1 << 6)
65#define DESCRIPTOR_NO_IRQ (0 << 4)
66#define DESCRIPTOR_IRQ_ERROR (1 << 4)
67#define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
68#define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
69#define DESCRIPTOR_WAIT (3 << 0)
Kristian Høgsberged568912006-12-19 19:58:35 -050070
71struct descriptor {
72 __le16 req_count;
73 __le16 control;
74 __le32 data_address;
75 __le32 branch_address;
76 __le16 res_count;
77 __le16 transfer_status;
78} __attribute__((aligned(16)));
79
Kristian Høgsberga77754a2007-05-07 20:33:35 -040080#define CONTROL_SET(regs) (regs)
81#define CONTROL_CLEAR(regs) ((regs) + 4)
82#define COMMAND_PTR(regs) ((regs) + 12)
83#define CONTEXT_MATCH(regs) ((regs) + 16)
Kristian Høgsberg72e318e2007-02-06 14:49:31 -050084
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +010085#define AR_BUFFER_SIZE (32*1024)
86#define AR_BUFFERS_MIN DIV_ROUND_UP(AR_BUFFER_SIZE, PAGE_SIZE)
87/* we need at least two pages for proper list management */
88#define AR_BUFFERS (AR_BUFFERS_MIN >= 2 ? AR_BUFFERS_MIN : 2)
89
90#define MAX_ASYNC_PAYLOAD 4096
91#define MAX_AR_PACKET_SIZE (16 + MAX_ASYNC_PAYLOAD + 4)
92#define AR_WRAPAROUND_PAGES DIV_ROUND_UP(MAX_AR_PACKET_SIZE, PAGE_SIZE)
Kristian Høgsberg32b46092007-02-06 14:49:30 -050093
Kristian Høgsberged568912006-12-19 19:58:35 -050094struct ar_context {
95 struct fw_ohci *ohci;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +010096 struct page *pages[AR_BUFFERS];
97 void *buffer;
98 struct descriptor *descriptors;
99 dma_addr_t descriptors_bus;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500100 void *pointer;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100101 unsigned int last_buffer_index;
Kristian Høgsberg72e318e2007-02-06 14:49:31 -0500102 u32 regs;
Kristian Høgsberged568912006-12-19 19:58:35 -0500103 struct tasklet_struct tasklet;
104};
105
Kristian Høgsberg30200732007-02-16 17:34:39 -0500106struct context;
107
108typedef int (*descriptor_callback_t)(struct context *ctx,
109 struct descriptor *d,
110 struct descriptor *last);
David Moorefe5ca632008-01-06 17:21:41 -0500111
112/*
113 * A buffer that contains a block of DMA-able coherent memory used for
114 * storing a portion of a DMA descriptor program.
115 */
116struct descriptor_buffer {
117 struct list_head list;
118 dma_addr_t buffer_bus;
119 size_t buffer_size;
120 size_t used;
121 struct descriptor buffer[0];
122};
123
Kristian Høgsberg30200732007-02-16 17:34:39 -0500124struct context {
Stefan Richter373b2ed2007-03-04 14:45:18 +0100125 struct fw_ohci *ohci;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500126 u32 regs;
David Moorefe5ca632008-01-06 17:21:41 -0500127 int total_allocation;
Clemens Ladischa572e682011-10-15 23:12:23 +0200128 u32 current_bus;
Clemens Ladisch386a4152010-12-24 14:42:46 +0100129 bool running;
Clemens Ladisch82b662d2010-12-24 14:40:15 +0100130 bool flushing;
Stefan Richter373b2ed2007-03-04 14:45:18 +0100131
David Moorefe5ca632008-01-06 17:21:41 -0500132 /*
133 * List of page-sized buffers for storing DMA descriptors.
134 * Head of list contains buffers in use and tail of list contains
135 * free buffers.
136 */
137 struct list_head buffer_list;
138
139 /*
140 * Pointer to a buffer inside buffer_list that contains the tail
141 * end of the current DMA program.
142 */
143 struct descriptor_buffer *buffer_tail;
144
145 /*
146 * The descriptor containing the branch address of the first
147 * descriptor that has not yet been filled by the device.
148 */
149 struct descriptor *last;
150
151 /*
152 * The last descriptor in the DMA program. It contains the branch
153 * address that must be updated upon appending a new descriptor.
154 */
155 struct descriptor *prev;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500156
157 descriptor_callback_t callback;
158
Stefan Richter373b2ed2007-03-04 14:45:18 +0100159 struct tasklet_struct tasklet;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500160};
Kristian Høgsberg30200732007-02-16 17:34:39 -0500161
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400162#define IT_HEADER_SY(v) ((v) << 0)
163#define IT_HEADER_TCODE(v) ((v) << 4)
164#define IT_HEADER_CHANNEL(v) ((v) << 8)
165#define IT_HEADER_TAG(v) ((v) << 14)
166#define IT_HEADER_SPEED(v) ((v) << 16)
167#define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
Kristian Høgsberged568912006-12-19 19:58:35 -0500168
169struct iso_context {
170 struct fw_iso_context base;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500171 struct context context;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -0500172 void *header;
173 size_t header_length;
Clemens Ladischd1bbd202012-03-18 19:06:39 +0100174 unsigned long flushing_completions;
175 u32 mc_buffer_bus;
176 u16 mc_completed;
Clemens Ladisch910e76c2012-03-18 19:04:43 +0100177 u16 last_timestamp;
Maxim Levitskydd237362010-11-29 04:09:50 +0200178 u8 sync;
179 u8 tags;
Kristian Høgsberged568912006-12-19 19:58:35 -0500180};
181
182#define CONFIG_ROM_SIZE 1024
183
184struct fw_ohci {
185 struct fw_card card;
186
187 __iomem char *registers;
Kristian Høgsberge636fe22007-01-26 00:38:04 -0500188 int node_id;
Kristian Høgsberged568912006-12-19 19:58:35 -0500189 int generation;
Stefan Richtere09770d2008-03-11 02:23:29 +0100190 int request_generation; /* for timestamping incoming requests */
Stefan Richter4a635592010-02-21 17:58:01 +0100191 unsigned quirks;
Clemens Ladischa1a11322010-06-10 08:35:06 +0200192 unsigned int pri_req_max;
Clemens Ladischa48777e2010-06-10 08:33:07 +0200193 u32 bus_time;
Clemens Ladisch9d60ef22012-05-24 19:29:19 +0200194 bool bus_time_running;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +0200195 bool is_root;
Stefan Richterc8a94de2010-06-12 20:34:50 +0200196 bool csr_state_setclear_abdicate;
Maxim Levitskydd237362010-11-29 04:09:50 +0200197 int n_ir;
198 int n_it;
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400199 /*
200 * Spinlock for accessing fw_ohci data. Never call out of
201 * this driver with this lock held.
202 */
Kristian Høgsberged568912006-12-19 19:58:35 -0500203 spinlock_t lock;
Kristian Høgsberged568912006-12-19 19:58:35 -0500204
Stefan Richter02d37be2010-07-08 16:09:06 +0200205 struct mutex phy_reg_mutex;
206
Clemens Ladischec766a72010-11-30 08:25:17 +0100207 void *misc_buffer;
208 dma_addr_t misc_buffer_bus;
209
Kristian Høgsberged568912006-12-19 19:58:35 -0500210 struct ar_context ar_request_ctx;
211 struct ar_context ar_response_ctx;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500212 struct context at_request_ctx;
213 struct context at_response_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -0500214
Clemens Ladischf117a3e2011-01-10 17:21:35 +0100215 u32 it_context_support;
Stefan Richter872e3302010-07-29 18:19:22 +0200216 u32 it_context_mask; /* unoccupied IT contexts */
Kristian Høgsberged568912006-12-19 19:58:35 -0500217 struct iso_context *it_context_list;
Stefan Richter872e3302010-07-29 18:19:22 +0200218 u64 ir_context_channels; /* unoccupied channels */
Clemens Ladischf117a3e2011-01-10 17:21:35 +0100219 u32 ir_context_support;
Stefan Richter872e3302010-07-29 18:19:22 +0200220 u32 ir_context_mask; /* unoccupied IR contexts */
Kristian Høgsberged568912006-12-19 19:58:35 -0500221 struct iso_context *ir_context_list;
Stefan Richter872e3302010-07-29 18:19:22 +0200222 u64 mc_channels; /* channels in use by the multichannel IR context */
223 bool mc_allocated;
Stefan Richterecb1cf92010-02-21 17:57:32 +0100224
225 __be32 *config_rom;
226 dma_addr_t config_rom_bus;
227 __be32 *next_config_rom;
228 dma_addr_t next_config_rom_bus;
229 __be32 next_header;
230
231 __le32 *self_id_cpu;
232 dma_addr_t self_id_bus;
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +0200233 struct work_struct bus_reset_work;
Stefan Richterecb1cf92010-02-21 17:57:32 +0100234
235 u32 self_id_buffer[512];
Kristian Høgsberged568912006-12-19 19:58:35 -0500236};
237
Adrian Bunk95688e92007-01-22 19:17:37 +0100238static inline struct fw_ohci *fw_ohci(struct fw_card *card)
Kristian Høgsberged568912006-12-19 19:58:35 -0500239{
240 return container_of(card, struct fw_ohci, card);
241}
242
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -0500243#define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
244#define IR_CONTEXT_BUFFER_FILL 0x80000000
245#define IR_CONTEXT_ISOCH_HEADER 0x40000000
246#define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
247#define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
248#define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
Kristian Høgsberged568912006-12-19 19:58:35 -0500249
250#define CONTEXT_RUN 0x8000
251#define CONTEXT_WAKE 0x1000
252#define CONTEXT_DEAD 0x0800
253#define CONTEXT_ACTIVE 0x0400
254
Stefan Richter8b7b6af2009-01-20 19:10:58 +0100255#define OHCI1394_MAX_AT_REQ_RETRIES 0xf
Kristian Høgsberged568912006-12-19 19:58:35 -0500256#define OHCI1394_MAX_AT_RESP_RETRIES 0x2
257#define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
258
Kristian Høgsberged568912006-12-19 19:58:35 -0500259#define OHCI1394_REGISTER_SIZE 0x800
Kristian Høgsberged568912006-12-19 19:58:35 -0500260#define OHCI1394_PCI_HCI_Control 0x40
261#define SELF_ID_BUF_SIZE 0x800
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500262#define OHCI_TCODE_PHY_PACKET 0x0e
Kristian Høgsberge364cf42007-02-16 17:34:49 -0500263#define OHCI_VERSION_1_1 0x010010
Kristian Høgsberg0edeefd2007-01-26 00:38:49 -0500264
Kristian Høgsberged568912006-12-19 19:58:35 -0500265static char ohci_driver_name[] = KBUILD_MODNAME;
266
Stefan Richter9993e0f2010-12-07 20:32:40 +0100267#define PCI_DEVICE_ID_AGERE_FW643 0x5901
Clemens Ladischd1bb3992012-01-26 22:05:58 +0100268#define PCI_DEVICE_ID_CREATIVE_SB1394 0x4001
Clemens Ladisch262444e2010-06-05 12:31:25 +0200269#define PCI_DEVICE_ID_JMICRON_JMB38X_FW 0x2380
Clemens Ladisch8301b912010-03-17 11:07:55 +0100270#define PCI_DEVICE_ID_TI_TSB12LV22 0x8009
Stephan Gatzka25935eb2011-09-12 22:23:53 +0200271#define PCI_DEVICE_ID_TI_TSB12LV26 0x8020
272#define PCI_DEVICE_ID_TI_TSB82AA2 0x8025
Stefan Richter7f7e37112011-07-10 00:23:03 +0200273#define PCI_VENDOR_ID_PINNACLE_SYSTEMS 0x11bd
Clemens Ladisch8301b912010-03-17 11:07:55 +0100274
Stefan Richter4a635592010-02-21 17:58:01 +0100275#define QUIRK_CYCLE_TIMER 1
276#define QUIRK_RESET_PACKET 2
277#define QUIRK_BE_HEADERS 4
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200278#define QUIRK_NO_1394A 8
Clemens Ladisch262444e2010-06-05 12:31:25 +0200279#define QUIRK_NO_MSI 16
Stephan Gatzka25935eb2011-09-12 22:23:53 +0200280#define QUIRK_TI_SLLZ059 32
Stefan Richter4a635592010-02-21 17:58:01 +0100281
282/* In case of multiple matches in ohci_quirks[], only the first one is used. */
283static const struct {
Stefan Richter9993e0f2010-12-07 20:32:40 +0100284 unsigned short vendor, device, revision, flags;
Stefan Richter4a635592010-02-21 17:58:01 +0100285} ohci_quirks[] = {
Stefan Richter9993e0f2010-12-07 20:32:40 +0100286 {PCI_VENDOR_ID_AL, PCI_ANY_ID, PCI_ANY_ID,
287 QUIRK_CYCLE_TIMER},
288
289 {PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_FW, PCI_ANY_ID,
290 QUIRK_BE_HEADERS},
291
292 {PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_AGERE_FW643, 6,
293 QUIRK_NO_MSI},
294
Clemens Ladischd1bb3992012-01-26 22:05:58 +0100295 {PCI_VENDOR_ID_CREATIVE, PCI_DEVICE_ID_CREATIVE_SB1394, PCI_ANY_ID,
296 QUIRK_RESET_PACKET},
297
Stefan Richter9993e0f2010-12-07 20:32:40 +0100298 {PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB38X_FW, PCI_ANY_ID,
299 QUIRK_NO_MSI},
300
301 {PCI_VENDOR_ID_NEC, PCI_ANY_ID, PCI_ANY_ID,
302 QUIRK_CYCLE_TIMER},
303
Ming Leif39aa302011-08-31 10:45:46 +0800304 {PCI_VENDOR_ID_O2, PCI_ANY_ID, PCI_ANY_ID,
305 QUIRK_NO_MSI},
306
Stefan Richter9993e0f2010-12-07 20:32:40 +0100307 {PCI_VENDOR_ID_RICOH, PCI_ANY_ID, PCI_ANY_ID,
Stefan Richter320cfa62012-01-29 12:41:15 +0100308 QUIRK_CYCLE_TIMER | QUIRK_NO_MSI},
Stefan Richter9993e0f2010-12-07 20:32:40 +0100309
310 {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV22, PCI_ANY_ID,
311 QUIRK_CYCLE_TIMER | QUIRK_RESET_PACKET | QUIRK_NO_1394A},
312
Stephan Gatzka25935eb2011-09-12 22:23:53 +0200313 {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV26, PCI_ANY_ID,
314 QUIRK_RESET_PACKET | QUIRK_TI_SLLZ059},
315
316 {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB82AA2, PCI_ANY_ID,
317 QUIRK_RESET_PACKET | QUIRK_TI_SLLZ059},
318
Stefan Richter9993e0f2010-12-07 20:32:40 +0100319 {PCI_VENDOR_ID_TI, PCI_ANY_ID, PCI_ANY_ID,
320 QUIRK_RESET_PACKET},
321
322 {PCI_VENDOR_ID_VIA, PCI_ANY_ID, PCI_ANY_ID,
323 QUIRK_CYCLE_TIMER | QUIRK_NO_MSI},
Stefan Richter4a635592010-02-21 17:58:01 +0100324};
325
Stefan Richter3e9cc2f2010-02-21 17:58:29 +0100326/* This overrides anything that was found in ohci_quirks[]. */
327static int param_quirks;
328module_param_named(quirks, param_quirks, int, 0644);
329MODULE_PARM_DESC(quirks, "Chip quirks (default = 0"
330 ", nonatomic cycle timer = " __stringify(QUIRK_CYCLE_TIMER)
331 ", reset packet generation = " __stringify(QUIRK_RESET_PACKET)
332 ", AR/selfID endianess = " __stringify(QUIRK_BE_HEADERS)
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200333 ", no 1394a enhancements = " __stringify(QUIRK_NO_1394A)
Clemens Ladisch262444e2010-06-05 12:31:25 +0200334 ", disable MSI = " __stringify(QUIRK_NO_MSI)
Stefan Richter28897fb2011-09-19 00:17:37 +0200335 ", TI SLLZ059 erratum = " __stringify(QUIRK_TI_SLLZ059)
Stefan Richter3e9cc2f2010-02-21 17:58:29 +0100336 ")");
337
Stefan Richtera007bb82008-04-07 22:33:35 +0200338#define OHCI_PARAM_DEBUG_AT_AR 1
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100339#define OHCI_PARAM_DEBUG_SELFIDS 2
Stefan Richtera007bb82008-04-07 22:33:35 +0200340#define OHCI_PARAM_DEBUG_IRQS 4
341#define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100342
343static int param_debug;
344module_param_named(debug, param_debug, int, 0644);
345MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100346 ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
Stefan Richtera007bb82008-04-07 22:33:35 +0200347 ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
348 ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
349 ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100350 ", or a combination, or all = -1)");
351
Stefan Richter64d21722011-12-20 21:32:46 +0100352static void log_irqs(struct fw_ohci *ohci, u32 evt)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100353{
Stefan Richtera007bb82008-04-07 22:33:35 +0200354 if (likely(!(param_debug &
355 (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100356 return;
357
Stefan Richtera007bb82008-04-07 22:33:35 +0200358 if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
359 !(evt & OHCI1394_busReset))
360 return;
361
Stefan Richter64d21722011-12-20 21:32:46 +0100362 dev_notice(ohci->card.device,
363 "IRQ %08x%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n", evt,
Stefan Richter161b96e2008-06-14 14:23:43 +0200364 evt & OHCI1394_selfIDComplete ? " selfID" : "",
365 evt & OHCI1394_RQPkt ? " AR_req" : "",
366 evt & OHCI1394_RSPkt ? " AR_resp" : "",
367 evt & OHCI1394_reqTxComplete ? " AT_req" : "",
368 evt & OHCI1394_respTxComplete ? " AT_resp" : "",
369 evt & OHCI1394_isochRx ? " IR" : "",
370 evt & OHCI1394_isochTx ? " IT" : "",
371 evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
372 evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
Clemens Ladischa48777e2010-06-10 08:33:07 +0200373 evt & OHCI1394_cycle64Seconds ? " cycle64Seconds" : "",
Jay Fenlason5ed1f322009-11-17 12:29:17 -0500374 evt & OHCI1394_cycleInconsistent ? " cycleInconsistent" : "",
Stefan Richter161b96e2008-06-14 14:23:43 +0200375 evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
Clemens Ladischf117a3e2011-01-10 17:21:35 +0100376 evt & OHCI1394_unrecoverableError ? " unrecoverableError" : "",
Stefan Richter161b96e2008-06-14 14:23:43 +0200377 evt & OHCI1394_busReset ? " busReset" : "",
378 evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
379 OHCI1394_RSPkt | OHCI1394_reqTxComplete |
380 OHCI1394_respTxComplete | OHCI1394_isochRx |
381 OHCI1394_isochTx | OHCI1394_postedWriteErr |
Clemens Ladischa48777e2010-06-10 08:33:07 +0200382 OHCI1394_cycleTooLong | OHCI1394_cycle64Seconds |
383 OHCI1394_cycleInconsistent |
Stefan Richter161b96e2008-06-14 14:23:43 +0200384 OHCI1394_regAccessFail | OHCI1394_busReset)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100385 ? " ?" : "");
386}
387
388static const char *speed[] = {
389 [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
390};
391static const char *power[] = {
392 [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
393 [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
394};
395static const char port[] = { '.', '-', 'p', 'c', };
396
397static char _p(u32 *s, int shift)
398{
399 return port[*s >> shift & 3];
400}
401
Stefan Richter64d21722011-12-20 21:32:46 +0100402static void log_selfids(struct fw_ohci *ohci, int generation, int self_id_count)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100403{
Stefan Richter64d21722011-12-20 21:32:46 +0100404 u32 *s;
405
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100406 if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
407 return;
408
Stefan Richter64d21722011-12-20 21:32:46 +0100409 dev_notice(ohci->card.device,
410 "%d selfIDs, generation %d, local node ID %04x\n",
411 self_id_count, generation, ohci->node_id);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100412
Stefan Richter64d21722011-12-20 21:32:46 +0100413 for (s = ohci->self_id_buffer; self_id_count--; ++s)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100414 if ((*s & 1 << 23) == 0)
Stefan Richter64d21722011-12-20 21:32:46 +0100415 dev_notice(ohci->card.device,
416 "selfID 0: %08x, phy %d [%c%c%c] "
Stefan Richter161b96e2008-06-14 14:23:43 +0200417 "%s gc=%d %s %s%s%s\n",
418 *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
419 speed[*s >> 14 & 3], *s >> 16 & 63,
420 power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
421 *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100422 else
Stefan Richter64d21722011-12-20 21:32:46 +0100423 dev_notice(ohci->card.device,
424 "selfID n: %08x, phy %d [%c%c%c%c%c%c%c%c]\n",
Stefan Richter161b96e2008-06-14 14:23:43 +0200425 *s, *s >> 24 & 63,
426 _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
427 _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100428}
429
430static const char *evts[] = {
431 [0x00] = "evt_no_status", [0x01] = "-reserved-",
432 [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
433 [0x04] = "evt_underrun", [0x05] = "evt_overrun",
434 [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
435 [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
436 [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
437 [0x0c] = "-reserved-", [0x0d] = "-reserved-",
438 [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
439 [0x10] = "-reserved-", [0x11] = "ack_complete",
440 [0x12] = "ack_pending ", [0x13] = "-reserved-",
441 [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
442 [0x16] = "ack_busy_B", [0x17] = "-reserved-",
443 [0x18] = "-reserved-", [0x19] = "-reserved-",
444 [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
445 [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
446 [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
447 [0x20] = "pending/cancelled",
448};
449static const char *tcodes[] = {
450 [0x0] = "QW req", [0x1] = "BW req",
451 [0x2] = "W resp", [0x3] = "-reserved-",
452 [0x4] = "QR req", [0x5] = "BR req",
453 [0x6] = "QR resp", [0x7] = "BR resp",
454 [0x8] = "cycle start", [0x9] = "Lk req",
455 [0xa] = "async stream packet", [0xb] = "Lk resp",
456 [0xc] = "-reserved-", [0xd] = "-reserved-",
457 [0xe] = "link internal", [0xf] = "-reserved-",
458};
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100459
Stefan Richter64d21722011-12-20 21:32:46 +0100460static void log_ar_at_event(struct fw_ohci *ohci,
461 char dir, int speed, u32 *header, int evt)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100462{
463 int tcode = header[0] >> 4 & 0xf;
464 char specific[12];
465
466 if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
467 return;
468
469 if (unlikely(evt >= ARRAY_SIZE(evts)))
470 evt = 0x1f;
471
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200472 if (evt == OHCI1394_evt_bus_reset) {
Stefan Richter64d21722011-12-20 21:32:46 +0100473 dev_notice(ohci->card.device,
474 "A%c evt_bus_reset, generation %d\n",
475 dir, (header[2] >> 16) & 0xff);
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200476 return;
477 }
478
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100479 switch (tcode) {
480 case 0x0: case 0x6: case 0x8:
481 snprintf(specific, sizeof(specific), " = %08x",
482 be32_to_cpu((__force __be32)header[3]));
483 break;
484 case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
485 snprintf(specific, sizeof(specific), " %x,%x",
486 header[3] >> 16, header[3] & 0xffff);
487 break;
488 default:
489 specific[0] = '\0';
490 }
491
492 switch (tcode) {
Clemens Ladisch5b06db12010-11-30 08:24:47 +0100493 case 0xa:
Stefan Richter64d21722011-12-20 21:32:46 +0100494 dev_notice(ohci->card.device,
495 "A%c %s, %s\n",
496 dir, evts[evt], tcodes[tcode]);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100497 break;
Clemens Ladisch5b06db12010-11-30 08:24:47 +0100498 case 0xe:
Stefan Richter64d21722011-12-20 21:32:46 +0100499 dev_notice(ohci->card.device,
500 "A%c %s, PHY %08x %08x\n",
501 dir, evts[evt], header[1], header[2]);
Clemens Ladisch5b06db12010-11-30 08:24:47 +0100502 break;
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100503 case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
Stefan Richter64d21722011-12-20 21:32:46 +0100504 dev_notice(ohci->card.device,
505 "A%c spd %x tl %02x, "
506 "%04x -> %04x, %s, "
507 "%s, %04x%08x%s\n",
508 dir, speed, header[0] >> 10 & 0x3f,
509 header[1] >> 16, header[0] >> 16, evts[evt],
510 tcodes[tcode], header[1] & 0xffff, header[2], specific);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100511 break;
512 default:
Stefan Richter64d21722011-12-20 21:32:46 +0100513 dev_notice(ohci->card.device,
514 "A%c spd %x tl %02x, "
515 "%04x -> %04x, %s, "
516 "%s%s\n",
517 dir, speed, header[0] >> 10 & 0x3f,
518 header[1] >> 16, header[0] >> 16, evts[evt],
519 tcodes[tcode], specific);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100520 }
521}
522
Adrian Bunk95688e92007-01-22 19:17:37 +0100523static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
Kristian Høgsberged568912006-12-19 19:58:35 -0500524{
525 writel(data, ohci->registers + offset);
526}
527
Adrian Bunk95688e92007-01-22 19:17:37 +0100528static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
Kristian Høgsberged568912006-12-19 19:58:35 -0500529{
530 return readl(ohci->registers + offset);
531}
532
Adrian Bunk95688e92007-01-22 19:17:37 +0100533static inline void flush_writes(const struct fw_ohci *ohci)
Kristian Høgsberged568912006-12-19 19:58:35 -0500534{
535 /* Do a dummy read to flush writes. */
536 reg_read(ohci, OHCI1394_Version);
537}
538
Stefan Richterb14c3692011-06-21 15:24:26 +0200539/*
540 * Beware! read_phy_reg(), write_phy_reg(), update_phy_reg(), and
541 * read_paged_phy_reg() require the caller to hold ohci->phy_reg_mutex.
542 * In other words, only use ohci_read_phy_reg() and ohci_update_phy_reg()
543 * directly. Exceptions are intrinsically serialized contexts like pci_probe.
544 */
Stefan Richter35d999b2010-04-10 16:04:56 +0200545static int read_phy_reg(struct fw_ohci *ohci, int addr)
Kristian Høgsberged568912006-12-19 19:58:35 -0500546{
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200547 u32 val;
Stefan Richter35d999b2010-04-10 16:04:56 +0200548 int i;
Kristian Høgsberged568912006-12-19 19:58:35 -0500549
550 reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
Clemens Ladisch153e3972010-06-10 08:22:07 +0200551 for (i = 0; i < 3 + 100; i++) {
Stefan Richter35d999b2010-04-10 16:04:56 +0200552 val = reg_read(ohci, OHCI1394_PhyControl);
Stefan Richter215fa442011-06-22 21:05:08 +0200553 if (!~val)
554 return -ENODEV; /* Card was ejected. */
555
Stefan Richter35d999b2010-04-10 16:04:56 +0200556 if (val & OHCI1394_PhyControl_ReadDone)
557 return OHCI1394_PhyControl_ReadData(val);
558
Clemens Ladisch153e3972010-06-10 08:22:07 +0200559 /*
560 * Try a few times without waiting. Sleeping is necessary
561 * only when the link/PHY interface is busy.
562 */
563 if (i >= 3)
564 msleep(1);
Kristian Høgsberged568912006-12-19 19:58:35 -0500565 }
Stefan Richter64d21722011-12-20 21:32:46 +0100566 dev_err(ohci->card.device, "failed to read phy reg\n");
Kristian Høgsberged568912006-12-19 19:58:35 -0500567
Stefan Richter35d999b2010-04-10 16:04:56 +0200568 return -EBUSY;
569}
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200570
Stefan Richter35d999b2010-04-10 16:04:56 +0200571static int write_phy_reg(const struct fw_ohci *ohci, int addr, u32 val)
572{
573 int i;
574
575 reg_write(ohci, OHCI1394_PhyControl,
576 OHCI1394_PhyControl_Write(addr, val));
Clemens Ladisch153e3972010-06-10 08:22:07 +0200577 for (i = 0; i < 3 + 100; i++) {
Stefan Richter35d999b2010-04-10 16:04:56 +0200578 val = reg_read(ohci, OHCI1394_PhyControl);
Stefan Richter215fa442011-06-22 21:05:08 +0200579 if (!~val)
580 return -ENODEV; /* Card was ejected. */
581
Stefan Richter35d999b2010-04-10 16:04:56 +0200582 if (!(val & OHCI1394_PhyControl_WritePending))
583 return 0;
584
Clemens Ladisch153e3972010-06-10 08:22:07 +0200585 if (i >= 3)
586 msleep(1);
Stefan Richter35d999b2010-04-10 16:04:56 +0200587 }
Stefan Richter64d21722011-12-20 21:32:46 +0100588 dev_err(ohci->card.device, "failed to write phy reg\n");
Stefan Richter35d999b2010-04-10 16:04:56 +0200589
590 return -EBUSY;
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200591}
592
Stefan Richter02d37be2010-07-08 16:09:06 +0200593static int update_phy_reg(struct fw_ohci *ohci, int addr,
594 int clear_bits, int set_bits)
Kristian Høgsberged568912006-12-19 19:58:35 -0500595{
Stefan Richter02d37be2010-07-08 16:09:06 +0200596 int ret = read_phy_reg(ohci, addr);
Stefan Richter35d999b2010-04-10 16:04:56 +0200597 if (ret < 0)
598 return ret;
Kristian Høgsberged568912006-12-19 19:58:35 -0500599
Clemens Ladische7014da2010-04-01 16:40:18 +0200600 /*
601 * The interrupt status bits are cleared by writing a one bit.
602 * Avoid clearing them unless explicitly requested in set_bits.
603 */
604 if (addr == 5)
605 clear_bits |= PHY_INT_STATUS_BITS;
Kristian Høgsberged568912006-12-19 19:58:35 -0500606
Stefan Richter35d999b2010-04-10 16:04:56 +0200607 return write_phy_reg(ohci, addr, (ret & ~clear_bits) | set_bits);
Kristian Høgsberged568912006-12-19 19:58:35 -0500608}
609
Stefan Richter35d999b2010-04-10 16:04:56 +0200610static int read_paged_phy_reg(struct fw_ohci *ohci, int page, int addr)
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200611{
Stefan Richter35d999b2010-04-10 16:04:56 +0200612 int ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200613
Stefan Richter02d37be2010-07-08 16:09:06 +0200614 ret = update_phy_reg(ohci, 7, PHY_PAGE_SELECT, page << 5);
Stefan Richter35d999b2010-04-10 16:04:56 +0200615 if (ret < 0)
616 return ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200617
Stefan Richter35d999b2010-04-10 16:04:56 +0200618 return read_phy_reg(ohci, addr);
Kristian Høgsberged568912006-12-19 19:58:35 -0500619}
620
Stefan Richter02d37be2010-07-08 16:09:06 +0200621static int ohci_read_phy_reg(struct fw_card *card, int addr)
622{
623 struct fw_ohci *ohci = fw_ohci(card);
624 int ret;
625
626 mutex_lock(&ohci->phy_reg_mutex);
627 ret = read_phy_reg(ohci, addr);
628 mutex_unlock(&ohci->phy_reg_mutex);
629
630 return ret;
631}
632
Kristian Høgsberged568912006-12-19 19:58:35 -0500633static int ohci_update_phy_reg(struct fw_card *card, int addr,
634 int clear_bits, int set_bits)
635{
636 struct fw_ohci *ohci = fw_ohci(card);
Stefan Richter02d37be2010-07-08 16:09:06 +0200637 int ret;
Kristian Høgsberged568912006-12-19 19:58:35 -0500638
Stefan Richter02d37be2010-07-08 16:09:06 +0200639 mutex_lock(&ohci->phy_reg_mutex);
640 ret = update_phy_reg(ohci, addr, clear_bits, set_bits);
641 mutex_unlock(&ohci->phy_reg_mutex);
Kristian Høgsberged568912006-12-19 19:58:35 -0500642
Stefan Richter02d37be2010-07-08 16:09:06 +0200643 return ret;
Kristian Høgsberged568912006-12-19 19:58:35 -0500644}
645
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100646static inline dma_addr_t ar_buffer_bus(struct ar_context *ctx, unsigned int i)
Kristian Høgsberged568912006-12-19 19:58:35 -0500647{
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100648 return page_private(ctx->pages[i]);
649}
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500650
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100651static void ar_context_link_page(struct ar_context *ctx, unsigned int index)
652{
653 struct descriptor *d;
654
655 d = &ctx->descriptors[index];
656 d->branch_address &= cpu_to_le32(~0xf);
657 d->res_count = cpu_to_le16(PAGE_SIZE);
658 d->transfer_status = 0;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500659
Stefan Richter071595e2010-07-27 13:20:33 +0200660 wmb(); /* finish init of new descriptors before branch_address update */
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100661 d = &ctx->descriptors[ctx->last_buffer_index];
662 d->branch_address |= cpu_to_le32(1);
663
664 ctx->last_buffer_index = index;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500665
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400666 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Clemens Ladisch837596a2010-10-25 11:42:42 +0200667}
668
Jay Fenlasona55709b2008-10-22 15:59:42 -0400669static void ar_context_release(struct ar_context *ctx)
670{
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100671 unsigned int i;
Jay Fenlasona55709b2008-10-22 15:59:42 -0400672
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100673 if (ctx->buffer)
674 vm_unmap_ram(ctx->buffer, AR_BUFFERS + AR_WRAPAROUND_PAGES);
675
676 for (i = 0; i < AR_BUFFERS; i++)
677 if (ctx->pages[i]) {
678 dma_unmap_page(ctx->ohci->card.device,
679 ar_buffer_bus(ctx, i),
680 PAGE_SIZE, DMA_FROM_DEVICE);
681 __free_page(ctx->pages[i]);
682 }
683}
684
685static void ar_context_abort(struct ar_context *ctx, const char *error_msg)
686{
Stefan Richter64d21722011-12-20 21:32:46 +0100687 struct fw_ohci *ohci = ctx->ohci;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100688
Stefan Richter64d21722011-12-20 21:32:46 +0100689 if (reg_read(ohci, CONTROL_CLEAR(ctx->regs)) & CONTEXT_RUN) {
690 reg_write(ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
691 flush_writes(ohci);
692
693 dev_err(ohci->card.device, "AR error: %s; DMA stopped\n",
694 error_msg);
Jay Fenlasona55709b2008-10-22 15:59:42 -0400695 }
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100696 /* FIXME: restart? */
697}
698
699static inline unsigned int ar_next_buffer_index(unsigned int index)
700{
701 return (index + 1) % AR_BUFFERS;
702}
703
704static inline unsigned int ar_prev_buffer_index(unsigned int index)
705{
706 return (index - 1 + AR_BUFFERS) % AR_BUFFERS;
707}
708
709static inline unsigned int ar_first_buffer_index(struct ar_context *ctx)
710{
711 return ar_next_buffer_index(ctx->last_buffer_index);
712}
713
714/*
715 * We search for the buffer that contains the last AR packet DMA data written
716 * by the controller.
717 */
718static unsigned int ar_search_last_active_buffer(struct ar_context *ctx,
719 unsigned int *buffer_offset)
720{
721 unsigned int i, next_i, last = ctx->last_buffer_index;
722 __le16 res_count, next_res_count;
723
724 i = ar_first_buffer_index(ctx);
725 res_count = ACCESS_ONCE(ctx->descriptors[i].res_count);
726
727 /* A buffer that is not yet completely filled must be the last one. */
728 while (i != last && res_count == 0) {
729
730 /* Peek at the next descriptor. */
731 next_i = ar_next_buffer_index(i);
732 rmb(); /* read descriptors in order */
733 next_res_count = ACCESS_ONCE(
734 ctx->descriptors[next_i].res_count);
735 /*
736 * If the next descriptor is still empty, we must stop at this
737 * descriptor.
738 */
739 if (next_res_count == cpu_to_le16(PAGE_SIZE)) {
740 /*
741 * The exception is when the DMA data for one packet is
742 * split over three buffers; in this case, the middle
743 * buffer's descriptor might be never updated by the
744 * controller and look still empty, and we have to peek
745 * at the third one.
746 */
747 if (MAX_AR_PACKET_SIZE > PAGE_SIZE && i != last) {
748 next_i = ar_next_buffer_index(next_i);
749 rmb();
750 next_res_count = ACCESS_ONCE(
751 ctx->descriptors[next_i].res_count);
752 if (next_res_count != cpu_to_le16(PAGE_SIZE))
753 goto next_buffer_is_active;
754 }
755
756 break;
757 }
758
759next_buffer_is_active:
760 i = next_i;
761 res_count = next_res_count;
762 }
763
764 rmb(); /* read res_count before the DMA data */
765
766 *buffer_offset = PAGE_SIZE - le16_to_cpu(res_count);
767 if (*buffer_offset > PAGE_SIZE) {
768 *buffer_offset = 0;
769 ar_context_abort(ctx, "corrupted descriptor");
770 }
771
772 return i;
773}
774
775static void ar_sync_buffers_for_cpu(struct ar_context *ctx,
776 unsigned int end_buffer_index,
777 unsigned int end_buffer_offset)
778{
779 unsigned int i;
780
781 i = ar_first_buffer_index(ctx);
782 while (i != end_buffer_index) {
783 dma_sync_single_for_cpu(ctx->ohci->card.device,
784 ar_buffer_bus(ctx, i),
785 PAGE_SIZE, DMA_FROM_DEVICE);
786 i = ar_next_buffer_index(i);
787 }
788 if (end_buffer_offset > 0)
789 dma_sync_single_for_cpu(ctx->ohci->card.device,
790 ar_buffer_bus(ctx, i),
791 end_buffer_offset, DMA_FROM_DEVICE);
Jay Fenlasona55709b2008-10-22 15:59:42 -0400792}
793
Stefan Richter11bf20a2008-03-01 02:47:15 +0100794#if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
795#define cond_le32_to_cpu(v) \
Stefan Richter4a635592010-02-21 17:58:01 +0100796 (ohci->quirks & QUIRK_BE_HEADERS ? (__force __u32)(v) : le32_to_cpu(v))
Stefan Richter11bf20a2008-03-01 02:47:15 +0100797#else
798#define cond_le32_to_cpu(v) le32_to_cpu(v)
799#endif
800
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500801static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
Kristian Høgsberged568912006-12-19 19:58:35 -0500802{
Kristian Høgsberged568912006-12-19 19:58:35 -0500803 struct fw_ohci *ohci = ctx->ohci;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500804 struct fw_packet p;
805 u32 status, length, tcode;
Stefan Richter43286562008-03-11 21:22:26 +0100806 int evt;
Kristian Høgsberg0edeefd2007-01-26 00:38:49 -0500807
Stefan Richter11bf20a2008-03-01 02:47:15 +0100808 p.header[0] = cond_le32_to_cpu(buffer[0]);
809 p.header[1] = cond_le32_to_cpu(buffer[1]);
810 p.header[2] = cond_le32_to_cpu(buffer[2]);
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500811
812 tcode = (p.header[0] >> 4) & 0x0f;
813 switch (tcode) {
814 case TCODE_WRITE_QUADLET_REQUEST:
815 case TCODE_READ_QUADLET_RESPONSE:
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500816 p.header[3] = (__force __u32) buffer[3];
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500817 p.header_length = 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500818 p.payload_length = 0;
819 break;
820
821 case TCODE_READ_BLOCK_REQUEST :
Stefan Richter11bf20a2008-03-01 02:47:15 +0100822 p.header[3] = cond_le32_to_cpu(buffer[3]);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500823 p.header_length = 16;
824 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500825 break;
826
827 case TCODE_WRITE_BLOCK_REQUEST:
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500828 case TCODE_READ_BLOCK_RESPONSE:
829 case TCODE_LOCK_REQUEST:
830 case TCODE_LOCK_RESPONSE:
Stefan Richter11bf20a2008-03-01 02:47:15 +0100831 p.header[3] = cond_le32_to_cpu(buffer[3]);
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500832 p.header_length = 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500833 p.payload_length = p.header[3] >> 16;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100834 if (p.payload_length > MAX_ASYNC_PAYLOAD) {
835 ar_context_abort(ctx, "invalid packet length");
836 return NULL;
837 }
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500838 break;
839
840 case TCODE_WRITE_RESPONSE:
841 case TCODE_READ_QUADLET_REQUEST:
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500842 case OHCI_TCODE_PHY_PACKET:
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500843 p.header_length = 12;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500844 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500845 break;
Stefan Richterccff9622008-05-31 19:36:06 +0200846
847 default:
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100848 ar_context_abort(ctx, "invalid tcode");
849 return NULL;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500850 }
851
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500852 p.payload = (void *) buffer + p.header_length;
853
854 /* FIXME: What to do about evt_* errors? */
855 length = (p.header_length + p.payload_length + 3) / 4;
Stefan Richter11bf20a2008-03-01 02:47:15 +0100856 status = cond_le32_to_cpu(buffer[length]);
Stefan Richter43286562008-03-11 21:22:26 +0100857 evt = (status >> 16) & 0x1f;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500858
Stefan Richter43286562008-03-11 21:22:26 +0100859 p.ack = evt - 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500860 p.speed = (status >> 21) & 0x7;
861 p.timestamp = status & 0xffff;
862 p.generation = ohci->request_generation;
Kristian Høgsberged568912006-12-19 19:58:35 -0500863
Stefan Richter64d21722011-12-20 21:32:46 +0100864 log_ar_at_event(ohci, 'R', p.speed, p.header, evt);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100865
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400866 /*
Stefan Richtera4dc0902010-08-28 14:21:26 +0200867 * Several controllers, notably from NEC and VIA, forget to
868 * write ack_complete status at PHY packet reception.
869 */
870 if (evt == OHCI1394_evt_no_status &&
871 (p.header[0] & 0xff) == (OHCI1394_phy_tcode << 4))
872 p.ack = ACK_COMPLETE;
873
874 /*
875 * The OHCI bus reset handler synthesizes a PHY packet with
Kristian Høgsberged568912006-12-19 19:58:35 -0500876 * the new generation number when a bus reset happens (see
877 * section 8.4.2.3). This helps us determine when a request
878 * was received and make sure we send the response in the same
879 * generation. We only need this for requests; for responses
880 * we use the unique tlabel for finding the matching
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400881 * request.
Stefan Richterd34316a2008-04-12 22:31:25 +0200882 *
883 * Alas some chips sometimes emit bus reset packets with a
884 * wrong generation. We set the correct generation for these
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +0200885 * at a slightly incorrect time (in bus_reset_work).
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400886 */
Stefan Richterd34316a2008-04-12 22:31:25 +0200887 if (evt == OHCI1394_evt_bus_reset) {
Stefan Richter4a635592010-02-21 17:58:01 +0100888 if (!(ohci->quirks & QUIRK_RESET_PACKET))
Stefan Richterd34316a2008-04-12 22:31:25 +0200889 ohci->request_generation = (p.header[2] >> 16) & 0xff;
890 } else if (ctx == &ohci->ar_request_ctx) {
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500891 fw_core_handle_request(&ohci->card, &p);
Stefan Richterd34316a2008-04-12 22:31:25 +0200892 } else {
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500893 fw_core_handle_response(&ohci->card, &p);
Stefan Richterd34316a2008-04-12 22:31:25 +0200894 }
Kristian Høgsberged568912006-12-19 19:58:35 -0500895
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500896 return buffer + length + 1;
897}
Kristian Høgsberged568912006-12-19 19:58:35 -0500898
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100899static void *handle_ar_packets(struct ar_context *ctx, void *p, void *end)
900{
901 void *next;
902
903 while (p < end) {
904 next = handle_ar_packet(ctx, p);
905 if (!next)
906 return p;
907 p = next;
908 }
909
910 return p;
911}
912
913static void ar_recycle_buffers(struct ar_context *ctx, unsigned int end_buffer)
914{
915 unsigned int i;
916
917 i = ar_first_buffer_index(ctx);
918 while (i != end_buffer) {
919 dma_sync_single_for_device(ctx->ohci->card.device,
920 ar_buffer_bus(ctx, i),
921 PAGE_SIZE, DMA_FROM_DEVICE);
922 ar_context_link_page(ctx, i);
923 i = ar_next_buffer_index(i);
924 }
925}
926
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500927static void ar_context_tasklet(unsigned long data)
928{
929 struct ar_context *ctx = (struct ar_context *)data;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100930 unsigned int end_buffer_index, end_buffer_offset;
931 void *p, *end;
Kristian Høgsberged568912006-12-19 19:58:35 -0500932
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100933 p = ctx->pointer;
934 if (!p)
935 return;
Kristian Høgsberged568912006-12-19 19:58:35 -0500936
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100937 end_buffer_index = ar_search_last_active_buffer(ctx,
938 &end_buffer_offset);
939 ar_sync_buffers_for_cpu(ctx, end_buffer_index, end_buffer_offset);
940 end = ctx->buffer + end_buffer_index * PAGE_SIZE + end_buffer_offset;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500941
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100942 if (end_buffer_index < ar_first_buffer_index(ctx)) {
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400943 /*
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100944 * The filled part of the overall buffer wraps around; handle
945 * all packets up to the buffer end here. If the last packet
946 * wraps around, its tail will be visible after the buffer end
947 * because the buffer start pages are mapped there again.
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400948 */
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100949 void *buffer_end = ctx->buffer + AR_BUFFERS * PAGE_SIZE;
950 p = handle_ar_packets(ctx, p, buffer_end);
951 if (p < buffer_end)
952 goto error;
953 /* adjust p to point back into the actual buffer */
954 p -= AR_BUFFERS * PAGE_SIZE;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500955 }
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100956
957 p = handle_ar_packets(ctx, p, end);
958 if (p != end) {
959 if (p > end)
960 ar_context_abort(ctx, "inconsistent descriptor");
961 goto error;
962 }
963
964 ctx->pointer = p;
965 ar_recycle_buffers(ctx, end_buffer_index);
966
967 return;
968
969error:
970 ctx->pointer = NULL;
Kristian Høgsberged568912006-12-19 19:58:35 -0500971}
972
Clemens Ladischec766a72010-11-30 08:25:17 +0100973static int ar_context_init(struct ar_context *ctx, struct fw_ohci *ohci,
974 unsigned int descriptors_offset, u32 regs)
Kristian Høgsberged568912006-12-19 19:58:35 -0500975{
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100976 unsigned int i;
977 dma_addr_t dma_addr;
978 struct page *pages[AR_BUFFERS + AR_WRAPAROUND_PAGES];
979 struct descriptor *d;
Kristian Høgsberged568912006-12-19 19:58:35 -0500980
Kristian Høgsberg72e318e2007-02-06 14:49:31 -0500981 ctx->regs = regs;
982 ctx->ohci = ohci;
Kristian Høgsberged568912006-12-19 19:58:35 -0500983 tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
984
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100985 for (i = 0; i < AR_BUFFERS; i++) {
986 ctx->pages[i] = alloc_page(GFP_KERNEL | GFP_DMA32);
987 if (!ctx->pages[i])
988 goto out_of_memory;
989 dma_addr = dma_map_page(ohci->card.device, ctx->pages[i],
990 0, PAGE_SIZE, DMA_FROM_DEVICE);
991 if (dma_mapping_error(ohci->card.device, dma_addr)) {
992 __free_page(ctx->pages[i]);
993 ctx->pages[i] = NULL;
994 goto out_of_memory;
995 }
996 set_page_private(ctx->pages[i], dma_addr);
997 }
998
999 for (i = 0; i < AR_BUFFERS; i++)
1000 pages[i] = ctx->pages[i];
1001 for (i = 0; i < AR_WRAPAROUND_PAGES; i++)
1002 pages[AR_BUFFERS + i] = ctx->pages[i];
1003 ctx->buffer = vm_map_ram(pages, AR_BUFFERS + AR_WRAPAROUND_PAGES,
Clemens Ladisch14271302011-01-13 10:12:17 +01001004 -1, PAGE_KERNEL);
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01001005 if (!ctx->buffer)
1006 goto out_of_memory;
1007
Clemens Ladischec766a72010-11-30 08:25:17 +01001008 ctx->descriptors = ohci->misc_buffer + descriptors_offset;
1009 ctx->descriptors_bus = ohci->misc_buffer_bus + descriptors_offset;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01001010
1011 for (i = 0; i < AR_BUFFERS; i++) {
1012 d = &ctx->descriptors[i];
1013 d->req_count = cpu_to_le16(PAGE_SIZE);
1014 d->control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
1015 DESCRIPTOR_STATUS |
1016 DESCRIPTOR_BRANCH_ALWAYS);
1017 d->data_address = cpu_to_le32(ar_buffer_bus(ctx, i));
1018 d->branch_address = cpu_to_le32(ctx->descriptors_bus +
1019 ar_next_buffer_index(i) * sizeof(struct descriptor));
1020 }
Kristian Høgsberg32b46092007-02-06 14:49:30 -05001021
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001022 return 0;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01001023
1024out_of_memory:
1025 ar_context_release(ctx);
1026
1027 return -ENOMEM;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001028}
1029
1030static void ar_context_run(struct ar_context *ctx)
1031{
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01001032 unsigned int i;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001033
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01001034 for (i = 0; i < AR_BUFFERS; i++)
1035 ar_context_link_page(ctx, i);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001036
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01001037 ctx->pointer = ctx->buffer;
1038
1039 reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ctx->descriptors_bus | 1);
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001040 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
Kristian Høgsberged568912006-12-19 19:58:35 -05001041}
Stefan Richter373b2ed2007-03-04 14:45:18 +01001042
Stefan Richter53dca512008-12-14 21:47:04 +01001043static struct descriptor *find_branch_descriptor(struct descriptor *d, int z)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001044{
Clemens Ladisch0ff8fbc2011-04-12 07:54:59 +02001045 __le16 branch;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001046
Clemens Ladisch0ff8fbc2011-04-12 07:54:59 +02001047 branch = d->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001048
1049 /* figure out which descriptor the branch address goes in */
Clemens Ladisch0ff8fbc2011-04-12 07:54:59 +02001050 if (z == 2 && branch == cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001051 return d;
1052 else
1053 return d + z - 1;
1054}
1055
Kristian Høgsberg30200732007-02-16 17:34:39 -05001056static void context_tasklet(unsigned long data)
1057{
1058 struct context *ctx = (struct context *) data;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001059 struct descriptor *d, *last;
1060 u32 address;
1061 int z;
David Moorefe5ca632008-01-06 17:21:41 -05001062 struct descriptor_buffer *desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001063
David Moorefe5ca632008-01-06 17:21:41 -05001064 desc = list_entry(ctx->buffer_list.next,
1065 struct descriptor_buffer, list);
1066 last = ctx->last;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001067 while (last->branch_address != 0) {
David Moorefe5ca632008-01-06 17:21:41 -05001068 struct descriptor_buffer *old_desc = desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001069 address = le32_to_cpu(last->branch_address);
1070 z = address & 0xf;
David Moorefe5ca632008-01-06 17:21:41 -05001071 address &= ~0xf;
Clemens Ladischa572e682011-10-15 23:12:23 +02001072 ctx->current_bus = address;
David Moorefe5ca632008-01-06 17:21:41 -05001073
1074 /* If the branch address points to a buffer outside of the
1075 * current buffer, advance to the next buffer. */
1076 if (address < desc->buffer_bus ||
1077 address >= desc->buffer_bus + desc->used)
1078 desc = list_entry(desc->list.next,
1079 struct descriptor_buffer, list);
1080 d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001081 last = find_branch_descriptor(d, z);
Kristian Høgsberg30200732007-02-16 17:34:39 -05001082
1083 if (!ctx->callback(ctx, d, last))
1084 break;
1085
David Moorefe5ca632008-01-06 17:21:41 -05001086 if (old_desc != desc) {
1087 /* If we've advanced to the next buffer, move the
1088 * previous buffer to the free list. */
1089 unsigned long flags;
1090 old_desc->used = 0;
1091 spin_lock_irqsave(&ctx->ohci->lock, flags);
1092 list_move_tail(&old_desc->list, &ctx->buffer_list);
1093 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1094 }
1095 ctx->last = last;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001096 }
1097}
1098
David Moorefe5ca632008-01-06 17:21:41 -05001099/*
1100 * Allocate a new buffer and add it to the list of free buffers for this
1101 * context. Must be called with ohci->lock held.
1102 */
Stefan Richter53dca512008-12-14 21:47:04 +01001103static int context_add_buffer(struct context *ctx)
David Moorefe5ca632008-01-06 17:21:41 -05001104{
1105 struct descriptor_buffer *desc;
Stefan Richterf5101d582008-03-14 00:27:49 +01001106 dma_addr_t uninitialized_var(bus_addr);
David Moorefe5ca632008-01-06 17:21:41 -05001107 int offset;
1108
1109 /*
1110 * 16MB of descriptors should be far more than enough for any DMA
1111 * program. This will catch run-away userspace or DoS attacks.
1112 */
1113 if (ctx->total_allocation >= 16*1024*1024)
1114 return -ENOMEM;
1115
1116 desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
1117 &bus_addr, GFP_ATOMIC);
1118 if (!desc)
1119 return -ENOMEM;
1120
1121 offset = (void *)&desc->buffer - (void *)desc;
1122 desc->buffer_size = PAGE_SIZE - offset;
1123 desc->buffer_bus = bus_addr + offset;
1124 desc->used = 0;
1125
1126 list_add_tail(&desc->list, &ctx->buffer_list);
1127 ctx->total_allocation += PAGE_SIZE;
1128
1129 return 0;
1130}
1131
Stefan Richter53dca512008-12-14 21:47:04 +01001132static int context_init(struct context *ctx, struct fw_ohci *ohci,
1133 u32 regs, descriptor_callback_t callback)
Kristian Høgsberg30200732007-02-16 17:34:39 -05001134{
1135 ctx->ohci = ohci;
1136 ctx->regs = regs;
David Moorefe5ca632008-01-06 17:21:41 -05001137 ctx->total_allocation = 0;
1138
1139 INIT_LIST_HEAD(&ctx->buffer_list);
1140 if (context_add_buffer(ctx) < 0)
Kristian Høgsberg30200732007-02-16 17:34:39 -05001141 return -ENOMEM;
1142
David Moorefe5ca632008-01-06 17:21:41 -05001143 ctx->buffer_tail = list_entry(ctx->buffer_list.next,
1144 struct descriptor_buffer, list);
1145
Kristian Høgsberg30200732007-02-16 17:34:39 -05001146 tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
1147 ctx->callback = callback;
1148
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001149 /*
1150 * We put a dummy descriptor in the buffer that has a NULL
Kristian Høgsberg30200732007-02-16 17:34:39 -05001151 * branch address and looks like it's been sent. That way we
David Moorefe5ca632008-01-06 17:21:41 -05001152 * have a descriptor to append DMA programs to.
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001153 */
David Moorefe5ca632008-01-06 17:21:41 -05001154 memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
1155 ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
1156 ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
1157 ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
1158 ctx->last = ctx->buffer_tail->buffer;
1159 ctx->prev = ctx->buffer_tail->buffer;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001160
1161 return 0;
1162}
1163
Stefan Richter53dca512008-12-14 21:47:04 +01001164static void context_release(struct context *ctx)
Kristian Høgsberg30200732007-02-16 17:34:39 -05001165{
1166 struct fw_card *card = &ctx->ohci->card;
David Moorefe5ca632008-01-06 17:21:41 -05001167 struct descriptor_buffer *desc, *tmp;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001168
David Moorefe5ca632008-01-06 17:21:41 -05001169 list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
1170 dma_free_coherent(card->device, PAGE_SIZE, desc,
1171 desc->buffer_bus -
1172 ((void *)&desc->buffer - (void *)desc));
Kristian Høgsberg30200732007-02-16 17:34:39 -05001173}
1174
David Moorefe5ca632008-01-06 17:21:41 -05001175/* Must be called with ohci->lock held */
Stefan Richter53dca512008-12-14 21:47:04 +01001176static struct descriptor *context_get_descriptors(struct context *ctx,
1177 int z, dma_addr_t *d_bus)
Kristian Høgsberg30200732007-02-16 17:34:39 -05001178{
David Moorefe5ca632008-01-06 17:21:41 -05001179 struct descriptor *d = NULL;
1180 struct descriptor_buffer *desc = ctx->buffer_tail;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001181
David Moorefe5ca632008-01-06 17:21:41 -05001182 if (z * sizeof(*d) > desc->buffer_size)
1183 return NULL;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001184
David Moorefe5ca632008-01-06 17:21:41 -05001185 if (z * sizeof(*d) > desc->buffer_size - desc->used) {
1186 /* No room for the descriptor in this buffer, so advance to the
1187 * next one. */
1188
1189 if (desc->list.next == &ctx->buffer_list) {
1190 /* If there is no free buffer next in the list,
1191 * allocate one. */
1192 if (context_add_buffer(ctx) < 0)
1193 return NULL;
1194 }
1195 desc = list_entry(desc->list.next,
1196 struct descriptor_buffer, list);
1197 ctx->buffer_tail = desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001198 }
1199
David Moorefe5ca632008-01-06 17:21:41 -05001200 d = desc->buffer + desc->used / sizeof(*d);
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04001201 memset(d, 0, z * sizeof(*d));
David Moorefe5ca632008-01-06 17:21:41 -05001202 *d_bus = desc->buffer_bus + desc->used;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001203
1204 return d;
1205}
1206
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001207static void context_run(struct context *ctx, u32 extra)
Kristian Høgsberg30200732007-02-16 17:34:39 -05001208{
1209 struct fw_ohci *ohci = ctx->ohci;
1210
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001211 reg_write(ohci, COMMAND_PTR(ctx->regs),
David Moorefe5ca632008-01-06 17:21:41 -05001212 le32_to_cpu(ctx->last->branch_address));
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001213 reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
1214 reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
Clemens Ladisch386a4152010-12-24 14:42:46 +01001215 ctx->running = true;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001216 flush_writes(ohci);
1217}
1218
1219static void context_append(struct context *ctx,
1220 struct descriptor *d, int z, int extra)
1221{
1222 dma_addr_t d_bus;
David Moorefe5ca632008-01-06 17:21:41 -05001223 struct descriptor_buffer *desc = ctx->buffer_tail;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001224
David Moorefe5ca632008-01-06 17:21:41 -05001225 d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
Kristian Høgsberg30200732007-02-16 17:34:39 -05001226
David Moorefe5ca632008-01-06 17:21:41 -05001227 desc->used += (z + extra) * sizeof(*d);
Stefan Richter071595e2010-07-27 13:20:33 +02001228
1229 wmb(); /* finish init of new descriptors before branch_address update */
David Moorefe5ca632008-01-06 17:21:41 -05001230 ctx->prev->branch_address = cpu_to_le32(d_bus | z);
1231 ctx->prev = find_branch_descriptor(d, z);
Kristian Høgsberg30200732007-02-16 17:34:39 -05001232}
1233
1234static void context_stop(struct context *ctx)
1235{
Stefan Richter64d21722011-12-20 21:32:46 +01001236 struct fw_ohci *ohci = ctx->ohci;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001237 u32 reg;
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001238 int i;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001239
Stefan Richter64d21722011-12-20 21:32:46 +01001240 reg_write(ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
Clemens Ladisch386a4152010-12-24 14:42:46 +01001241 ctx->running = false;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001242
Stefan Richter9ef28cc2011-06-12 14:30:57 +02001243 for (i = 0; i < 1000; i++) {
Stefan Richter64d21722011-12-20 21:32:46 +01001244 reg = reg_read(ohci, CONTROL_SET(ctx->regs));
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001245 if ((reg & CONTEXT_ACTIVE) == 0)
Stefan Richterb0068542009-01-05 20:43:23 +01001246 return;
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001247
Stefan Richter9ef28cc2011-06-12 14:30:57 +02001248 if (i)
1249 udelay(10);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001250 }
Stefan Richter64d21722011-12-20 21:32:46 +01001251 dev_err(ohci->card.device, "DMA context still active (0x%08x)\n", reg);
Kristian Høgsberg30200732007-02-16 17:34:39 -05001252}
Kristian Høgsberged568912006-12-19 19:58:35 -05001253
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001254struct driver_data {
Clemens Ladischda289472011-04-11 09:57:54 +02001255 u8 inline_data[8];
Kristian Høgsberged568912006-12-19 19:58:35 -05001256 struct fw_packet *packet;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001257};
1258
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001259/*
1260 * This function apppends a packet to the DMA queue for transmission.
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001261 * Must always be called with the ochi->lock held to ensure proper
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001262 * generation handling and locking around packet queue manipulation.
1263 */
Stefan Richter53dca512008-12-14 21:47:04 +01001264static int at_context_queue_packet(struct context *ctx,
1265 struct fw_packet *packet)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001266{
Kristian Høgsberged568912006-12-19 19:58:35 -05001267 struct fw_ohci *ohci = ctx->ohci;
Stefan Richter4b6d51e2007-10-21 11:20:07 +02001268 dma_addr_t d_bus, uninitialized_var(payload_bus);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001269 struct driver_data *driver_data;
1270 struct descriptor *d, *last;
1271 __le32 *header;
Kristian Høgsberged568912006-12-19 19:58:35 -05001272 int z, tcode;
1273
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001274 d = context_get_descriptors(ctx, 4, &d_bus);
1275 if (d == NULL) {
1276 packet->ack = RCODE_SEND_ERROR;
1277 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001278 }
1279
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001280 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001281 d[0].res_count = cpu_to_le16(packet->timestamp);
1282
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001283 /*
1284 * The DMA format for asyncronous link packets is different
Kristian Høgsberged568912006-12-19 19:58:35 -05001285 * from the IEEE1394 layout, so shift the fields around
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001286 * accordingly.
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001287 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001288
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001289 tcode = (packet->header[0] >> 4) & 0x0f;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001290 header = (__le32 *) &d[1];
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001291 switch (tcode) {
1292 case TCODE_WRITE_QUADLET_REQUEST:
1293 case TCODE_WRITE_BLOCK_REQUEST:
1294 case TCODE_WRITE_RESPONSE:
1295 case TCODE_READ_QUADLET_REQUEST:
1296 case TCODE_READ_BLOCK_REQUEST:
1297 case TCODE_READ_QUADLET_RESPONSE:
1298 case TCODE_READ_BLOCK_RESPONSE:
1299 case TCODE_LOCK_REQUEST:
1300 case TCODE_LOCK_RESPONSE:
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001301 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
1302 (packet->speed << 16));
1303 header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
1304 (packet->header[0] & 0xffff0000));
1305 header[2] = cpu_to_le32(packet->header[2]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001306
Kristian Høgsberged568912006-12-19 19:58:35 -05001307 if (TCODE_IS_BLOCK_PACKET(tcode))
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001308 header[3] = cpu_to_le32(packet->header[3]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001309 else
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001310 header[3] = (__force __le32) packet->header[3];
1311
1312 d[0].req_count = cpu_to_le16(packet->header_length);
Jay Fenlasonf8c22872009-03-05 19:08:40 +01001313 break;
1314
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001315 case TCODE_LINK_INTERNAL:
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001316 header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
1317 (packet->speed << 16));
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001318 header[1] = cpu_to_le32(packet->header[1]);
1319 header[2] = cpu_to_le32(packet->header[2]);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001320 d[0].req_count = cpu_to_le16(12);
Stefan Richtercc550212010-07-18 13:00:50 +02001321
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001322 if (is_ping_packet(&packet->header[1]))
Stefan Richtercc550212010-07-18 13:00:50 +02001323 d[0].control |= cpu_to_le16(DESCRIPTOR_PING);
Jay Fenlasonf8c22872009-03-05 19:08:40 +01001324 break;
1325
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001326 case TCODE_STREAM_DATA:
Jay Fenlasonf8c22872009-03-05 19:08:40 +01001327 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
1328 (packet->speed << 16));
1329 header[1] = cpu_to_le32(packet->header[0] & 0xffff0000);
1330 d[0].req_count = cpu_to_le16(8);
1331 break;
1332
1333 default:
1334 /* BUG(); */
1335 packet->ack = RCODE_SEND_ERROR;
1336 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001337 }
1338
Clemens Ladischda289472011-04-11 09:57:54 +02001339 BUILD_BUG_ON(sizeof(struct driver_data) > sizeof(struct descriptor));
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001340 driver_data = (struct driver_data *) &d[3];
1341 driver_data->packet = packet;
Kristian Høgsberg20d11672007-03-26 19:18:19 -04001342 packet->driver_data = driver_data;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001343
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001344 if (packet->payload_length > 0) {
Clemens Ladischda289472011-04-11 09:57:54 +02001345 if (packet->payload_length > sizeof(driver_data->inline_data)) {
1346 payload_bus = dma_map_single(ohci->card.device,
1347 packet->payload,
1348 packet->payload_length,
1349 DMA_TO_DEVICE);
1350 if (dma_mapping_error(ohci->card.device, payload_bus)) {
1351 packet->ack = RCODE_SEND_ERROR;
1352 return -1;
1353 }
1354 packet->payload_bus = payload_bus;
1355 packet->payload_mapped = true;
1356 } else {
1357 memcpy(driver_data->inline_data, packet->payload,
1358 packet->payload_length);
1359 payload_bus = d_bus + 3 * sizeof(*d);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001360 }
1361
1362 d[2].req_count = cpu_to_le16(packet->payload_length);
1363 d[2].data_address = cpu_to_le32(payload_bus);
1364 last = &d[2];
1365 z = 3;
1366 } else {
1367 last = &d[0];
1368 z = 2;
1369 }
1370
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001371 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
1372 DESCRIPTOR_IRQ_ALWAYS |
1373 DESCRIPTOR_BRANCH_ALWAYS);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001374
Stefan Richterb6258fc2011-02-26 15:08:35 +01001375 /* FIXME: Document how the locking works. */
1376 if (ohci->generation != packet->generation) {
Stefan Richter19593ff2009-10-14 20:40:10 +02001377 if (packet->payload_mapped)
Stefan Richterab88ca42007-08-29 19:40:28 +02001378 dma_unmap_single(ohci->card.device, payload_bus,
1379 packet->payload_length, DMA_TO_DEVICE);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001380 packet->ack = RCODE_GENERATION;
1381 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001382 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001383
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001384 context_append(ctx, d, z, 4 - z);
Kristian Høgsberged568912006-12-19 19:58:35 -05001385
Clemens Ladischdd6254e2011-05-16 08:10:10 +02001386 if (ctx->running)
Clemens Ladisch13882a82011-05-02 09:33:56 +02001387 reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Clemens Ladischdd6254e2011-05-16 08:10:10 +02001388 else
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001389 context_run(ctx, 0);
Kristian Høgsberged568912006-12-19 19:58:35 -05001390
1391 return 0;
1392}
1393
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001394static void at_context_flush(struct context *ctx)
1395{
1396 tasklet_disable(&ctx->tasklet);
1397
1398 ctx->flushing = true;
1399 context_tasklet((unsigned long)ctx);
1400 ctx->flushing = false;
1401
1402 tasklet_enable(&ctx->tasklet);
1403}
1404
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001405static int handle_at_packet(struct context *context,
1406 struct descriptor *d,
1407 struct descriptor *last)
1408{
1409 struct driver_data *driver_data;
1410 struct fw_packet *packet;
1411 struct fw_ohci *ohci = context->ohci;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001412 int evt;
1413
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001414 if (last->transfer_status == 0 && !context->flushing)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001415 /* This descriptor isn't done yet, stop iteration. */
1416 return 0;
1417
1418 driver_data = (struct driver_data *) &d[3];
1419 packet = driver_data->packet;
1420 if (packet == NULL)
1421 /* This packet was cancelled, just continue. */
1422 return 1;
1423
Stefan Richter19593ff2009-10-14 20:40:10 +02001424 if (packet->payload_mapped)
Stefan Richter1d1dc5e2008-12-10 00:20:38 +01001425 dma_unmap_single(ohci->card.device, packet->payload_bus,
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001426 packet->payload_length, DMA_TO_DEVICE);
1427
1428 evt = le16_to_cpu(last->transfer_status) & 0x1f;
1429 packet->timestamp = le16_to_cpu(last->res_count);
1430
Stefan Richter64d21722011-12-20 21:32:46 +01001431 log_ar_at_event(ohci, 'T', packet->speed, packet->header, evt);
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001432
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001433 switch (evt) {
1434 case OHCI1394_evt_timeout:
1435 /* Async response transmit timed out. */
1436 packet->ack = RCODE_CANCELLED;
1437 break;
1438
1439 case OHCI1394_evt_flushed:
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001440 /*
1441 * The packet was flushed should give same error as
1442 * when we try to use a stale generation count.
1443 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001444 packet->ack = RCODE_GENERATION;
1445 break;
1446
1447 case OHCI1394_evt_missing_ack:
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001448 if (context->flushing)
1449 packet->ack = RCODE_GENERATION;
1450 else {
1451 /*
1452 * Using a valid (current) generation count, but the
1453 * node is not on the bus or not sending acks.
1454 */
1455 packet->ack = RCODE_NO_ACK;
1456 }
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001457 break;
1458
1459 case ACK_COMPLETE + 0x10:
1460 case ACK_PENDING + 0x10:
1461 case ACK_BUSY_X + 0x10:
1462 case ACK_BUSY_A + 0x10:
1463 case ACK_BUSY_B + 0x10:
1464 case ACK_DATA_ERROR + 0x10:
1465 case ACK_TYPE_ERROR + 0x10:
1466 packet->ack = evt - 0x10;
1467 break;
1468
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001469 case OHCI1394_evt_no_status:
1470 if (context->flushing) {
1471 packet->ack = RCODE_GENERATION;
1472 break;
1473 }
1474 /* fall through */
1475
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001476 default:
1477 packet->ack = RCODE_SEND_ERROR;
1478 break;
1479 }
1480
1481 packet->callback(packet, &ohci->card, packet->ack);
1482
1483 return 1;
1484}
1485
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001486#define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
1487#define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
1488#define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
1489#define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
1490#define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001491
Stefan Richter53dca512008-12-14 21:47:04 +01001492static void handle_local_rom(struct fw_ohci *ohci,
1493 struct fw_packet *packet, u32 csr)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001494{
1495 struct fw_packet response;
1496 int tcode, length, i;
1497
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001498 tcode = HEADER_GET_TCODE(packet->header[0]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001499 if (TCODE_IS_BLOCK_PACKET(tcode))
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001500 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001501 else
1502 length = 4;
1503
1504 i = csr - CSR_CONFIG_ROM;
1505 if (i + length > CONFIG_ROM_SIZE) {
1506 fw_fill_response(&response, packet->header,
1507 RCODE_ADDRESS_ERROR, NULL, 0);
1508 } else if (!TCODE_IS_READ_REQUEST(tcode)) {
1509 fw_fill_response(&response, packet->header,
1510 RCODE_TYPE_ERROR, NULL, 0);
1511 } else {
1512 fw_fill_response(&response, packet->header, RCODE_COMPLETE,
1513 (void *) ohci->config_rom + i, length);
1514 }
1515
1516 fw_core_handle_response(&ohci->card, &response);
1517}
1518
Stefan Richter53dca512008-12-14 21:47:04 +01001519static void handle_local_lock(struct fw_ohci *ohci,
1520 struct fw_packet *packet, u32 csr)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001521{
1522 struct fw_packet response;
Clemens Ladische1393662010-04-12 10:35:44 +02001523 int tcode, length, ext_tcode, sel, try;
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001524 __be32 *payload, lock_old;
1525 u32 lock_arg, lock_data;
1526
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001527 tcode = HEADER_GET_TCODE(packet->header[0]);
1528 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001529 payload = packet->payload;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001530 ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001531
1532 if (tcode == TCODE_LOCK_REQUEST &&
1533 ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
1534 lock_arg = be32_to_cpu(payload[0]);
1535 lock_data = be32_to_cpu(payload[1]);
1536 } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
1537 lock_arg = 0;
1538 lock_data = 0;
1539 } else {
1540 fw_fill_response(&response, packet->header,
1541 RCODE_TYPE_ERROR, NULL, 0);
1542 goto out;
1543 }
1544
1545 sel = (csr - CSR_BUS_MANAGER_ID) / 4;
1546 reg_write(ohci, OHCI1394_CSRData, lock_data);
1547 reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
1548 reg_write(ohci, OHCI1394_CSRControl, sel);
1549
Clemens Ladische1393662010-04-12 10:35:44 +02001550 for (try = 0; try < 20; try++)
1551 if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000) {
1552 lock_old = cpu_to_be32(reg_read(ohci,
1553 OHCI1394_CSRData));
1554 fw_fill_response(&response, packet->header,
1555 RCODE_COMPLETE,
1556 &lock_old, sizeof(lock_old));
1557 goto out;
1558 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001559
Stefan Richter64d21722011-12-20 21:32:46 +01001560 dev_err(ohci->card.device, "swap not done (CSR lock timeout)\n");
Clemens Ladische1393662010-04-12 10:35:44 +02001561 fw_fill_response(&response, packet->header, RCODE_BUSY, NULL, 0);
1562
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001563 out:
1564 fw_core_handle_response(&ohci->card, &response);
1565}
1566
Stefan Richter53dca512008-12-14 21:47:04 +01001567static void handle_local_request(struct context *ctx, struct fw_packet *packet)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001568{
Clemens Ladisch26082032010-04-12 10:35:30 +02001569 u64 offset, csr;
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001570
Kristian Høgsberg473d28c2007-03-07 12:12:55 -05001571 if (ctx == &ctx->ohci->at_request_ctx) {
1572 packet->ack = ACK_PENDING;
1573 packet->callback(packet, &ctx->ohci->card, packet->ack);
1574 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001575
1576 offset =
1577 ((unsigned long long)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001578 HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001579 packet->header[2];
1580 csr = offset - CSR_REGISTER_BASE;
1581
1582 /* Handle config rom reads. */
1583 if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
1584 handle_local_rom(ctx->ohci, packet, csr);
1585 else switch (csr) {
1586 case CSR_BUS_MANAGER_ID:
1587 case CSR_BANDWIDTH_AVAILABLE:
1588 case CSR_CHANNELS_AVAILABLE_HI:
1589 case CSR_CHANNELS_AVAILABLE_LO:
1590 handle_local_lock(ctx->ohci, packet, csr);
1591 break;
1592 default:
1593 if (ctx == &ctx->ohci->at_request_ctx)
1594 fw_core_handle_request(&ctx->ohci->card, packet);
1595 else
1596 fw_core_handle_response(&ctx->ohci->card, packet);
1597 break;
1598 }
Kristian Høgsberg473d28c2007-03-07 12:12:55 -05001599
1600 if (ctx == &ctx->ohci->at_response_ctx) {
1601 packet->ack = ACK_COMPLETE;
1602 packet->callback(packet, &ctx->ohci->card, packet->ack);
1603 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001604}
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001605
Stefan Richter53dca512008-12-14 21:47:04 +01001606static void at_context_transmit(struct context *ctx, struct fw_packet *packet)
Kristian Høgsberged568912006-12-19 19:58:35 -05001607{
Kristian Høgsberged568912006-12-19 19:58:35 -05001608 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001609 int ret;
Kristian Høgsberged568912006-12-19 19:58:35 -05001610
1611 spin_lock_irqsave(&ctx->ohci->lock, flags);
1612
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001613 if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001614 ctx->ohci->generation == packet->generation) {
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001615 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1616 handle_local_request(ctx, packet);
1617 return;
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001618 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001619
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001620 ret = at_context_queue_packet(ctx, packet);
Kristian Høgsberged568912006-12-19 19:58:35 -05001621 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1622
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001623 if (ret < 0)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001624 packet->callback(packet, &ctx->ohci->card, packet->ack);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001625
Kristian Høgsberged568912006-12-19 19:58:35 -05001626}
1627
Clemens Ladischf117a3e2011-01-10 17:21:35 +01001628static void detect_dead_context(struct fw_ohci *ohci,
1629 const char *name, unsigned int regs)
1630{
1631 u32 ctl;
1632
1633 ctl = reg_read(ohci, CONTROL_SET(regs));
Stefan Richtercfda62b2012-03-04 21:34:21 +01001634 if (ctl & CONTEXT_DEAD)
Stefan Richter64d21722011-12-20 21:32:46 +01001635 dev_err(ohci->card.device,
1636 "DMA context %s has stopped, error code: %s\n",
1637 name, evts[ctl & 0x1f]);
Clemens Ladischf117a3e2011-01-10 17:21:35 +01001638}
1639
1640static void handle_dead_contexts(struct fw_ohci *ohci)
1641{
1642 unsigned int i;
1643 char name[8];
1644
1645 detect_dead_context(ohci, "ATReq", OHCI1394_AsReqTrContextBase);
1646 detect_dead_context(ohci, "ATRsp", OHCI1394_AsRspTrContextBase);
1647 detect_dead_context(ohci, "ARReq", OHCI1394_AsReqRcvContextBase);
1648 detect_dead_context(ohci, "ARRsp", OHCI1394_AsRspRcvContextBase);
1649 for (i = 0; i < 32; ++i) {
1650 if (!(ohci->it_context_support & (1 << i)))
1651 continue;
1652 sprintf(name, "IT%u", i);
1653 detect_dead_context(ohci, name, OHCI1394_IsoXmitContextBase(i));
1654 }
1655 for (i = 0; i < 32; ++i) {
1656 if (!(ohci->ir_context_support & (1 << i)))
1657 continue;
1658 sprintf(name, "IR%u", i);
1659 detect_dead_context(ohci, name, OHCI1394_IsoRcvContextBase(i));
1660 }
1661 /* TODO: maybe try to flush and restart the dead contexts */
1662}
1663
Clemens Ladischa48777e2010-06-10 08:33:07 +02001664static u32 cycle_timer_ticks(u32 cycle_timer)
1665{
1666 u32 ticks;
1667
1668 ticks = cycle_timer & 0xfff;
1669 ticks += 3072 * ((cycle_timer >> 12) & 0x1fff);
1670 ticks += (3072 * 8000) * (cycle_timer >> 25);
1671
1672 return ticks;
1673}
1674
1675/*
1676 * Some controllers exhibit one or more of the following bugs when updating the
1677 * iso cycle timer register:
1678 * - When the lowest six bits are wrapping around to zero, a read that happens
1679 * at the same time will return garbage in the lowest ten bits.
1680 * - When the cycleOffset field wraps around to zero, the cycleCount field is
1681 * not incremented for about 60 ns.
1682 * - Occasionally, the entire register reads zero.
1683 *
1684 * To catch these, we read the register three times and ensure that the
1685 * difference between each two consecutive reads is approximately the same, i.e.
1686 * less than twice the other. Furthermore, any negative difference indicates an
1687 * error. (A PCI read should take at least 20 ticks of the 24.576 MHz timer to
1688 * execute, so we have enough precision to compute the ratio of the differences.)
1689 */
1690static u32 get_cycle_time(struct fw_ohci *ohci)
1691{
1692 u32 c0, c1, c2;
1693 u32 t0, t1, t2;
1694 s32 diff01, diff12;
1695 int i;
1696
1697 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1698
1699 if (ohci->quirks & QUIRK_CYCLE_TIMER) {
1700 i = 0;
1701 c1 = c2;
1702 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1703 do {
1704 c0 = c1;
1705 c1 = c2;
1706 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1707 t0 = cycle_timer_ticks(c0);
1708 t1 = cycle_timer_ticks(c1);
1709 t2 = cycle_timer_ticks(c2);
1710 diff01 = t1 - t0;
1711 diff12 = t2 - t1;
1712 } while ((diff01 <= 0 || diff12 <= 0 ||
1713 diff01 / diff12 >= 2 || diff12 / diff01 >= 2)
1714 && i++ < 20);
1715 }
1716
1717 return c2;
1718}
1719
1720/*
1721 * This function has to be called at least every 64 seconds. The bus_time
1722 * field stores not only the upper 25 bits of the BUS_TIME register but also
1723 * the most significant bit of the cycle timer in bit 6 so that we can detect
1724 * changes in this bit.
1725 */
1726static u32 update_bus_time(struct fw_ohci *ohci)
1727{
1728 u32 cycle_time_seconds = get_cycle_time(ohci) >> 25;
1729
Clemens Ladisch9d60ef22012-05-24 19:29:19 +02001730 if (unlikely(!ohci->bus_time_running)) {
1731 reg_write(ohci, OHCI1394_IntMaskSet, OHCI1394_cycle64Seconds);
1732 ohci->bus_time = (lower_32_bits(get_seconds()) & ~0x7f) |
1733 (cycle_time_seconds & 0x40);
1734 ohci->bus_time_running = true;
1735 }
1736
Clemens Ladischa48777e2010-06-10 08:33:07 +02001737 if ((ohci->bus_time & 0x40) != (cycle_time_seconds & 0x40))
1738 ohci->bus_time += 0x40;
1739
1740 return ohci->bus_time | cycle_time_seconds;
1741}
1742
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001743static int get_status_for_port(struct fw_ohci *ohci, int port_index)
1744{
1745 int reg;
1746
1747 mutex_lock(&ohci->phy_reg_mutex);
1748 reg = write_phy_reg(ohci, 7, port_index);
Stefan Richter28897fb2011-09-19 00:17:37 +02001749 if (reg >= 0)
1750 reg = read_phy_reg(ohci, 8);
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001751 mutex_unlock(&ohci->phy_reg_mutex);
1752 if (reg < 0)
1753 return reg;
1754
1755 switch (reg & 0x0f) {
1756 case 0x06:
1757 return 2; /* is child node (connected to parent node) */
1758 case 0x0e:
1759 return 3; /* is parent node (connected to child node) */
1760 }
1761 return 1; /* not connected */
1762}
1763
1764static int get_self_id_pos(struct fw_ohci *ohci, u32 self_id,
1765 int self_id_count)
1766{
1767 int i;
1768 u32 entry;
Stefan Richter28897fb2011-09-19 00:17:37 +02001769
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001770 for (i = 0; i < self_id_count; i++) {
1771 entry = ohci->self_id_buffer[i];
1772 if ((self_id & 0xff000000) == (entry & 0xff000000))
1773 return -1;
1774 if ((self_id & 0xff000000) < (entry & 0xff000000))
1775 return i;
1776 }
1777 return i;
1778}
1779
1780/*
Stefan Richter28897fb2011-09-19 00:17:37 +02001781 * TI TSB82AA2B and TSB12LV26 do not receive the selfID of a locally
1782 * attached TSB41BA3D phy; see http://www.ti.com/litv/pdf/sllz059.
1783 * Construct the selfID from phy register contents.
1784 * FIXME: How to determine the selfID.i flag?
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001785 */
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001786static int find_and_insert_self_id(struct fw_ohci *ohci, int self_id_count)
1787{
Stefan Richter28897fb2011-09-19 00:17:37 +02001788 int reg, i, pos, status;
1789 /* link active 1, speed 3, bridge 0, contender 1, more packets 0 */
1790 u32 self_id = 0x8040c800;
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001791
1792 reg = reg_read(ohci, OHCI1394_NodeID);
1793 if (!(reg & OHCI1394_NodeID_idValid)) {
Stefan Richter64d21722011-12-20 21:32:46 +01001794 dev_notice(ohci->card.device,
1795 "node ID not valid, new bus reset in progress\n");
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001796 return -EBUSY;
1797 }
1798 self_id |= ((reg & 0x3f) << 24); /* phy ID */
1799
Stefan Richter28897fb2011-09-19 00:17:37 +02001800 reg = ohci_read_phy_reg(&ohci->card, 4);
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001801 if (reg < 0)
1802 return reg;
1803 self_id |= ((reg & 0x07) << 8); /* power class */
1804
Stefan Richter28897fb2011-09-19 00:17:37 +02001805 reg = ohci_read_phy_reg(&ohci->card, 1);
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001806 if (reg < 0)
1807 return reg;
1808 self_id |= ((reg & 0x3f) << 16); /* gap count */
1809
1810 for (i = 0; i < 3; i++) {
1811 status = get_status_for_port(ohci, i);
1812 if (status < 0)
1813 return status;
1814 self_id |= ((status & 0x3) << (6 - (i * 2)));
1815 }
1816
1817 pos = get_self_id_pos(ohci, self_id, self_id_count);
1818 if (pos >= 0) {
1819 memmove(&(ohci->self_id_buffer[pos+1]),
1820 &(ohci->self_id_buffer[pos]),
1821 (self_id_count - pos) * sizeof(*ohci->self_id_buffer));
1822 ohci->self_id_buffer[pos] = self_id;
1823 self_id_count++;
1824 }
1825 return self_id_count;
1826}
1827
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +02001828static void bus_reset_work(struct work_struct *work)
Kristian Høgsberged568912006-12-19 19:58:35 -05001829{
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +02001830 struct fw_ohci *ohci =
1831 container_of(work, struct fw_ohci, bus_reset_work);
Stefan Richterd713dfa2012-04-09 21:39:53 +02001832 int self_id_count, generation, new_generation, i, j;
1833 u32 reg;
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001834 void *free_rom = NULL;
1835 dma_addr_t free_rom_bus = 0;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02001836 bool is_new_root;
Kristian Høgsberged568912006-12-19 19:58:35 -05001837
1838 reg = reg_read(ohci, OHCI1394_NodeID);
1839 if (!(reg & OHCI1394_NodeID_idValid)) {
Stefan Richter64d21722011-12-20 21:32:46 +01001840 dev_notice(ohci->card.device,
1841 "node ID not valid, new bus reset in progress\n");
Kristian Høgsberged568912006-12-19 19:58:35 -05001842 return;
1843 }
Stefan Richter02ff8f82007-08-30 00:11:40 +02001844 if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
Stefan Richter64d21722011-12-20 21:32:46 +01001845 dev_notice(ohci->card.device, "malconfigured bus\n");
Stefan Richter02ff8f82007-08-30 00:11:40 +02001846 return;
1847 }
1848 ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
1849 OHCI1394_NodeID_nodeNumber);
Kristian Høgsberged568912006-12-19 19:58:35 -05001850
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02001851 is_new_root = (reg & OHCI1394_NodeID_root) != 0;
1852 if (!(ohci->is_root && is_new_root))
1853 reg_write(ohci, OHCI1394_LinkControlSet,
1854 OHCI1394_LinkControl_cycleMaster);
1855 ohci->is_root = is_new_root;
1856
Stefan Richterc8a9a492008-03-19 21:40:32 +01001857 reg = reg_read(ohci, OHCI1394_SelfIDCount);
1858 if (reg & OHCI1394_SelfIDCount_selfIDError) {
Stefan Richter64d21722011-12-20 21:32:46 +01001859 dev_notice(ohci->card.device, "inconsistent self IDs\n");
Stefan Richterc8a9a492008-03-19 21:40:32 +01001860 return;
1861 }
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001862 /*
1863 * The count in the SelfIDCount register is the number of
Kristian Høgsberged568912006-12-19 19:58:35 -05001864 * bytes in the self ID receive buffer. Since we also receive
1865 * the inverted quadlets and a header quadlet, we shift one
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001866 * bit extra to get the actual number of self IDs.
1867 */
Stefan Richter928ec5f2009-09-06 18:49:17 +02001868 self_id_count = (reg >> 3) & 0xff;
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001869
1870 if (self_id_count > 252) {
Stefan Richter64d21722011-12-20 21:32:46 +01001871 dev_notice(ohci->card.device, "inconsistent self IDs\n");
Stefan Richter016bf3d2008-03-19 22:05:02 +01001872 return;
1873 }
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001874
Stefan Richter11bf20a2008-03-01 02:47:15 +01001875 generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
Stefan Richteree71c2f2007-08-25 14:08:19 +02001876 rmb();
Kristian Høgsberged568912006-12-19 19:58:35 -05001877
1878 for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
Stefan Richterc8a9a492008-03-19 21:40:32 +01001879 if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
Clemens Ladisch32eaeae2011-10-15 18:14:39 +02001880 /*
1881 * If the invalid data looks like a cycle start packet,
1882 * it's likely to be the result of the cycle master
1883 * having a wrong gap count. In this case, the self IDs
1884 * so far are valid and should be processed so that the
1885 * bus manager can then correct the gap count.
1886 */
1887 if (cond_le32_to_cpu(ohci->self_id_cpu[i])
1888 == 0xffff008f) {
Stefan Richter64d21722011-12-20 21:32:46 +01001889 dev_notice(ohci->card.device,
1890 "ignoring spurious self IDs\n");
Clemens Ladisch32eaeae2011-10-15 18:14:39 +02001891 self_id_count = j;
1892 break;
1893 } else {
Stefan Richter64d21722011-12-20 21:32:46 +01001894 dev_notice(ohci->card.device,
1895 "inconsistent self IDs\n");
Clemens Ladisch32eaeae2011-10-15 18:14:39 +02001896 return;
1897 }
Stefan Richterc8a9a492008-03-19 21:40:32 +01001898 }
Stefan Richter11bf20a2008-03-01 02:47:15 +01001899 ohci->self_id_buffer[j] =
1900 cond_le32_to_cpu(ohci->self_id_cpu[i]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001901 }
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001902
1903 if (ohci->quirks & QUIRK_TI_SLLZ059) {
1904 self_id_count = find_and_insert_self_id(ohci, self_id_count);
1905 if (self_id_count < 0) {
Stefan Richter64d21722011-12-20 21:32:46 +01001906 dev_notice(ohci->card.device,
1907 "could not construct local self ID\n");
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001908 return;
1909 }
1910 }
1911
1912 if (self_id_count == 0) {
Stefan Richter64d21722011-12-20 21:32:46 +01001913 dev_notice(ohci->card.device, "inconsistent self IDs\n");
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001914 return;
1915 }
Stefan Richteree71c2f2007-08-25 14:08:19 +02001916 rmb();
Kristian Høgsberged568912006-12-19 19:58:35 -05001917
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001918 /*
1919 * Check the consistency of the self IDs we just read. The
Kristian Høgsberged568912006-12-19 19:58:35 -05001920 * problem we face is that a new bus reset can start while we
1921 * read out the self IDs from the DMA buffer. If this happens,
1922 * the DMA buffer will be overwritten with new self IDs and we
1923 * will read out inconsistent data. The OHCI specification
1924 * (section 11.2) recommends a technique similar to
1925 * linux/seqlock.h, where we remember the generation of the
1926 * self IDs in the buffer before reading them out and compare
1927 * it to the current generation after reading them out. If
1928 * the two generations match we know we have a consistent set
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001929 * of self IDs.
1930 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001931
1932 new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
1933 if (new_generation != generation) {
Stefan Richter64d21722011-12-20 21:32:46 +01001934 dev_notice(ohci->card.device,
1935 "new bus reset, discarding self ids\n");
Kristian Høgsberged568912006-12-19 19:58:35 -05001936 return;
1937 }
1938
1939 /* FIXME: Document how the locking works. */
Stefan Richter8a8c4732012-04-09 21:40:33 +02001940 spin_lock_irq(&ohci->lock);
Kristian Høgsberged568912006-12-19 19:58:35 -05001941
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001942 ohci->generation = -1; /* prevent AT packet queueing */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001943 context_stop(&ohci->at_request_ctx);
1944 context_stop(&ohci->at_response_ctx);
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001945
Stefan Richter8a8c4732012-04-09 21:40:33 +02001946 spin_unlock_irq(&ohci->lock);
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001947
Stefan Richter78dec562011-01-01 15:15:40 +01001948 /*
1949 * Per OHCI 1.2 draft, clause 7.2.3.3, hardware may leave unsent
1950 * packets in the AT queues and software needs to drain them.
1951 * Some OHCI 1.1 controllers (JMicron) apparently require this too.
1952 */
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001953 at_context_flush(&ohci->at_request_ctx);
1954 at_context_flush(&ohci->at_response_ctx);
1955
Stefan Richter8a8c4732012-04-09 21:40:33 +02001956 spin_lock_irq(&ohci->lock);
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001957
1958 ohci->generation = generation;
Kristian Høgsberged568912006-12-19 19:58:35 -05001959 reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
1960
Stefan Richter4a635592010-02-21 17:58:01 +01001961 if (ohci->quirks & QUIRK_RESET_PACKET)
Stefan Richterd34316a2008-04-12 22:31:25 +02001962 ohci->request_generation = generation;
1963
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001964 /*
1965 * This next bit is unrelated to the AT context stuff but we
Kristian Høgsberged568912006-12-19 19:58:35 -05001966 * have to do it under the spinlock also. If a new config rom
1967 * was set up before this reset, the old one is now no longer
1968 * in use and we can free it. Update the config rom pointers
1969 * to point to the current config rom and clear the
Thomas Weber88393162010-03-16 11:47:56 +01001970 * next_config_rom pointer so a new update can take place.
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001971 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001972
1973 if (ohci->next_config_rom != NULL) {
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001974 if (ohci->next_config_rom != ohci->config_rom) {
1975 free_rom = ohci->config_rom;
1976 free_rom_bus = ohci->config_rom_bus;
1977 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001978 ohci->config_rom = ohci->next_config_rom;
1979 ohci->config_rom_bus = ohci->next_config_rom_bus;
1980 ohci->next_config_rom = NULL;
1981
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001982 /*
1983 * Restore config_rom image and manually update
Kristian Høgsberged568912006-12-19 19:58:35 -05001984 * config_rom registers. Writing the header quadlet
1985 * will indicate that the config rom is ready, so we
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001986 * do that last.
1987 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001988 reg_write(ohci, OHCI1394_BusOptions,
1989 be32_to_cpu(ohci->config_rom[2]));
Stefan Richter8e859732009-10-08 00:41:59 +02001990 ohci->config_rom[0] = ohci->next_header;
1991 reg_write(ohci, OHCI1394_ConfigROMhdr,
1992 be32_to_cpu(ohci->next_header));
Kristian Høgsberged568912006-12-19 19:58:35 -05001993 }
1994
Stefan Richter080de8c2008-02-28 20:54:43 +01001995#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
1996 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
1997 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
1998#endif
1999
Stefan Richter8a8c4732012-04-09 21:40:33 +02002000 spin_unlock_irq(&ohci->lock);
Kristian Høgsberged568912006-12-19 19:58:35 -05002001
Stefan Richter4eaff7d2007-07-25 19:18:08 +02002002 if (free_rom)
2003 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2004 free_rom, free_rom_bus);
2005
Stefan Richter64d21722011-12-20 21:32:46 +01002006 log_selfids(ohci, generation, self_id_count);
Stefan Richterad3c0fe2008-03-20 22:04:36 +01002007
Kristian Høgsberge636fe22007-01-26 00:38:04 -05002008 fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
Stefan Richterc8a94de2010-06-12 20:34:50 +02002009 self_id_count, ohci->self_id_buffer,
2010 ohci->csr_state_setclear_abdicate);
2011 ohci->csr_state_setclear_abdicate = false;
Kristian Høgsberged568912006-12-19 19:58:35 -05002012}
2013
2014static irqreturn_t irq_handler(int irq, void *data)
2015{
2016 struct fw_ohci *ohci = data;
Stefan Richter168cf9a2010-02-14 18:49:18 +01002017 u32 event, iso_event;
Kristian Høgsberged568912006-12-19 19:58:35 -05002018 int i;
2019
2020 event = reg_read(ohci, OHCI1394_IntEventClear);
2021
Stefan Richtera5159582007-06-09 19:31:14 +02002022 if (!event || !~event)
Kristian Høgsberged568912006-12-19 19:58:35 -05002023 return IRQ_NONE;
2024
Clemens Ladisch8327b372010-11-30 08:24:32 +01002025 /*
2026 * busReset and postedWriteErr must not be cleared yet
2027 * (OHCI 1.1 clauses 7.2.3.2 and 13.2.8.1)
2028 */
2029 reg_write(ohci, OHCI1394_IntEventClear,
2030 event & ~(OHCI1394_busReset | OHCI1394_postedWriteErr));
Stefan Richter64d21722011-12-20 21:32:46 +01002031 log_irqs(ohci, event);
Kristian Høgsberged568912006-12-19 19:58:35 -05002032
2033 if (event & OHCI1394_selfIDComplete)
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +02002034 queue_work(fw_workqueue, &ohci->bus_reset_work);
Kristian Høgsberged568912006-12-19 19:58:35 -05002035
2036 if (event & OHCI1394_RQPkt)
2037 tasklet_schedule(&ohci->ar_request_ctx.tasklet);
2038
2039 if (event & OHCI1394_RSPkt)
2040 tasklet_schedule(&ohci->ar_response_ctx.tasklet);
2041
2042 if (event & OHCI1394_reqTxComplete)
2043 tasklet_schedule(&ohci->at_request_ctx.tasklet);
2044
2045 if (event & OHCI1394_respTxComplete)
2046 tasklet_schedule(&ohci->at_response_ctx.tasklet);
2047
Clemens Ladisch2dd5bed2010-11-30 08:25:05 +01002048 if (event & OHCI1394_isochRx) {
2049 iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
2050 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
Kristian Høgsberged568912006-12-19 19:58:35 -05002051
Clemens Ladisch2dd5bed2010-11-30 08:25:05 +01002052 while (iso_event) {
2053 i = ffs(iso_event) - 1;
2054 tasklet_schedule(
2055 &ohci->ir_context_list[i].context.tasklet);
2056 iso_event &= ~(1 << i);
2057 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002058 }
2059
Clemens Ladisch2dd5bed2010-11-30 08:25:05 +01002060 if (event & OHCI1394_isochTx) {
2061 iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
2062 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
Kristian Høgsberged568912006-12-19 19:58:35 -05002063
Clemens Ladisch2dd5bed2010-11-30 08:25:05 +01002064 while (iso_event) {
2065 i = ffs(iso_event) - 1;
2066 tasklet_schedule(
2067 &ohci->it_context_list[i].context.tasklet);
2068 iso_event &= ~(1 << i);
2069 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002070 }
2071
Jarod Wilson75f78322008-04-03 17:18:23 -04002072 if (unlikely(event & OHCI1394_regAccessFail))
Stefan Richter98466cc2012-03-04 14:24:31 +01002073 dev_err(ohci->card.device, "register access failure\n");
Jarod Wilson75f78322008-04-03 17:18:23 -04002074
Clemens Ladisch8327b372010-11-30 08:24:32 +01002075 if (unlikely(event & OHCI1394_postedWriteErr)) {
2076 reg_read(ohci, OHCI1394_PostedWriteAddressHi);
2077 reg_read(ohci, OHCI1394_PostedWriteAddressLo);
2078 reg_write(ohci, OHCI1394_IntEventClear,
2079 OHCI1394_postedWriteErr);
Stephan Gatzkaa74477d2011-09-26 21:44:30 +02002080 if (printk_ratelimit())
Stefan Richter64d21722011-12-20 21:32:46 +01002081 dev_err(ohci->card.device, "PCI posted write error\n");
Clemens Ladisch8327b372010-11-30 08:24:32 +01002082 }
Stefan Richtere524f6162007-08-20 21:58:30 +02002083
Stefan Richterbb9f2202007-12-22 22:14:52 +01002084 if (unlikely(event & OHCI1394_cycleTooLong)) {
2085 if (printk_ratelimit())
Stefan Richter64d21722011-12-20 21:32:46 +01002086 dev_notice(ohci->card.device,
2087 "isochronous cycle too long\n");
Stefan Richterbb9f2202007-12-22 22:14:52 +01002088 reg_write(ohci, OHCI1394_LinkControlSet,
2089 OHCI1394_LinkControl_cycleMaster);
2090 }
2091
Jay Fenlason5ed1f322009-11-17 12:29:17 -05002092 if (unlikely(event & OHCI1394_cycleInconsistent)) {
2093 /*
2094 * We need to clear this event bit in order to make
2095 * cycleMatch isochronous I/O work. In theory we should
2096 * stop active cycleMatch iso contexts now and restart
2097 * them at least two cycles later. (FIXME?)
2098 */
2099 if (printk_ratelimit())
Stefan Richter64d21722011-12-20 21:32:46 +01002100 dev_notice(ohci->card.device,
2101 "isochronous cycle inconsistent\n");
Jay Fenlason5ed1f322009-11-17 12:29:17 -05002102 }
2103
Clemens Ladischf117a3e2011-01-10 17:21:35 +01002104 if (unlikely(event & OHCI1394_unrecoverableError))
2105 handle_dead_contexts(ohci);
2106
Clemens Ladischa48777e2010-06-10 08:33:07 +02002107 if (event & OHCI1394_cycle64Seconds) {
2108 spin_lock(&ohci->lock);
2109 update_bus_time(ohci);
2110 spin_unlock(&ohci->lock);
Clemens Ladische597e982010-11-30 08:24:19 +01002111 } else
2112 flush_writes(ohci);
Clemens Ladischa48777e2010-06-10 08:33:07 +02002113
Kristian Høgsberged568912006-12-19 19:58:35 -05002114 return IRQ_HANDLED;
2115}
2116
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002117static int software_reset(struct fw_ohci *ohci)
2118{
Stefan Richter9f426172011-07-03 17:39:26 +02002119 u32 val;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002120 int i;
2121
2122 reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
Stefan Richter9f426172011-07-03 17:39:26 +02002123 for (i = 0; i < 500; i++) {
2124 val = reg_read(ohci, OHCI1394_HCControlSet);
2125 if (!~val)
2126 return -ENODEV; /* Card was ejected. */
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002127
Stefan Richter9f426172011-07-03 17:39:26 +02002128 if (!(val & OHCI1394_HCControl_softReset))
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002129 return 0;
Stefan Richter9f426172011-07-03 17:39:26 +02002130
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002131 msleep(1);
2132 }
2133
2134 return -EBUSY;
2135}
2136
Stefan Richter8e859732009-10-08 00:41:59 +02002137static void copy_config_rom(__be32 *dest, const __be32 *src, size_t length)
2138{
2139 size_t size = length * 4;
2140
2141 memcpy(dest, src, size);
2142 if (size < CONFIG_ROM_SIZE)
2143 memset(&dest[length], 0, CONFIG_ROM_SIZE - size);
2144}
2145
Clemens Ladisch925e7a62010-04-04 15:19:54 +02002146static int configure_1394a_enhancements(struct fw_ohci *ohci)
2147{
2148 bool enable_1394a;
Stefan Richter35d999b2010-04-10 16:04:56 +02002149 int ret, clear, set, offset;
Clemens Ladisch925e7a62010-04-04 15:19:54 +02002150
2151 /* Check if the driver should configure link and PHY. */
2152 if (!(reg_read(ohci, OHCI1394_HCControlSet) &
2153 OHCI1394_HCControl_programPhyEnable))
2154 return 0;
2155
2156 /* Paranoia: check whether the PHY supports 1394a, too. */
2157 enable_1394a = false;
Stefan Richter35d999b2010-04-10 16:04:56 +02002158 ret = read_phy_reg(ohci, 2);
2159 if (ret < 0)
2160 return ret;
2161 if ((ret & PHY_EXTENDED_REGISTERS) == PHY_EXTENDED_REGISTERS) {
2162 ret = read_paged_phy_reg(ohci, 1, 8);
2163 if (ret < 0)
2164 return ret;
2165 if (ret >= 1)
Clemens Ladisch925e7a62010-04-04 15:19:54 +02002166 enable_1394a = true;
2167 }
2168
2169 if (ohci->quirks & QUIRK_NO_1394A)
2170 enable_1394a = false;
2171
2172 /* Configure PHY and link consistently. */
2173 if (enable_1394a) {
2174 clear = 0;
2175 set = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
2176 } else {
2177 clear = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
2178 set = 0;
2179 }
Stefan Richter02d37be2010-07-08 16:09:06 +02002180 ret = update_phy_reg(ohci, 5, clear, set);
Stefan Richter35d999b2010-04-10 16:04:56 +02002181 if (ret < 0)
2182 return ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +02002183
2184 if (enable_1394a)
2185 offset = OHCI1394_HCControlSet;
2186 else
2187 offset = OHCI1394_HCControlClear;
2188 reg_write(ohci, offset, OHCI1394_HCControl_aPhyEnhanceEnable);
2189
2190 /* Clean up: configuration has been taken care of. */
2191 reg_write(ohci, OHCI1394_HCControlClear,
2192 OHCI1394_HCControl_programPhyEnable);
2193
2194 return 0;
2195}
2196
Stephan Gatzka25935eb2011-09-12 22:23:53 +02002197static int probe_tsb41ba3d(struct fw_ohci *ohci)
2198{
Stefan Richterb810e4a2011-09-19 09:29:30 +02002199 /* TI vendor ID = 0x080028, TSB41BA3D product ID = 0x833005 (sic) */
2200 static const u8 id[] = { 0x08, 0x00, 0x28, 0x83, 0x30, 0x05, };
2201 int reg, i;
Stephan Gatzka25935eb2011-09-12 22:23:53 +02002202
2203 reg = read_phy_reg(ohci, 2);
2204 if (reg < 0)
2205 return reg;
Stefan Richterb810e4a2011-09-19 09:29:30 +02002206 if ((reg & PHY_EXTENDED_REGISTERS) != PHY_EXTENDED_REGISTERS)
2207 return 0;
Stephan Gatzka25935eb2011-09-12 22:23:53 +02002208
Stefan Richterb810e4a2011-09-19 09:29:30 +02002209 for (i = ARRAY_SIZE(id) - 1; i >= 0; i--) {
2210 reg = read_paged_phy_reg(ohci, 1, i + 10);
2211 if (reg < 0)
2212 return reg;
2213 if (reg != id[i])
2214 return 0;
Stephan Gatzka25935eb2011-09-12 22:23:53 +02002215 }
Stefan Richterb810e4a2011-09-19 09:29:30 +02002216 return 1;
Stephan Gatzka25935eb2011-09-12 22:23:53 +02002217}
2218
Stefan Richter8e859732009-10-08 00:41:59 +02002219static int ohci_enable(struct fw_card *card,
2220 const __be32 *config_rom, size_t length)
Kristian Høgsberged568912006-12-19 19:58:35 -05002221{
2222 struct fw_ohci *ohci = fw_ohci(card);
2223 struct pci_dev *dev = to_pci_dev(card->device);
Clemens Ladisch9d60ef22012-05-24 19:29:19 +02002224 u32 lps, version, irqs;
Stefan Richter28897fb2011-09-19 00:17:37 +02002225 int i, ret;
Kristian Høgsberged568912006-12-19 19:58:35 -05002226
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002227 if (software_reset(ohci)) {
Stefan Richter64d21722011-12-20 21:32:46 +01002228 dev_err(card->device, "failed to reset ohci card\n");
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002229 return -EBUSY;
2230 }
2231
2232 /*
2233 * Now enable LPS, which we need in order to start accessing
2234 * most of the registers. In fact, on some cards (ALI M5251),
2235 * accessing registers in the SClk domain without LPS enabled
2236 * will lock up the machine. Wait 50msec to make sure we have
Jarod Wilson02214722008-03-28 10:02:50 -04002237 * full link enabled. However, with some cards (well, at least
2238 * a JMicron PCIe card), we have to try again sometimes.
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002239 */
2240 reg_write(ohci, OHCI1394_HCControlSet,
2241 OHCI1394_HCControl_LPS |
2242 OHCI1394_HCControl_postedWriteEnable);
2243 flush_writes(ohci);
Jarod Wilson02214722008-03-28 10:02:50 -04002244
2245 for (lps = 0, i = 0; !lps && i < 3; i++) {
2246 msleep(50);
2247 lps = reg_read(ohci, OHCI1394_HCControlSet) &
2248 OHCI1394_HCControl_LPS;
2249 }
2250
2251 if (!lps) {
Stefan Richter64d21722011-12-20 21:32:46 +01002252 dev_err(card->device, "failed to set Link Power Status\n");
Jarod Wilson02214722008-03-28 10:02:50 -04002253 return -EIO;
2254 }
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002255
Stephan Gatzka25935eb2011-09-12 22:23:53 +02002256 if (ohci->quirks & QUIRK_TI_SLLZ059) {
Stefan Richter28897fb2011-09-19 00:17:37 +02002257 ret = probe_tsb41ba3d(ohci);
2258 if (ret < 0)
2259 return ret;
2260 if (ret)
Stefan Richter64d21722011-12-20 21:32:46 +01002261 dev_notice(card->device, "local TSB41BA3D phy\n");
Stefan Richter28897fb2011-09-19 00:17:37 +02002262 else
Stephan Gatzka25935eb2011-09-12 22:23:53 +02002263 ohci->quirks &= ~QUIRK_TI_SLLZ059;
Stephan Gatzka25935eb2011-09-12 22:23:53 +02002264 }
2265
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002266 reg_write(ohci, OHCI1394_HCControlClear,
2267 OHCI1394_HCControl_noByteSwapData);
2268
Stefan Richteraffc9c22008-06-05 20:50:53 +02002269 reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002270 reg_write(ohci, OHCI1394_LinkControlSet,
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002271 OHCI1394_LinkControl_cycleTimerEnable |
2272 OHCI1394_LinkControl_cycleMaster);
2273
2274 reg_write(ohci, OHCI1394_ATRetries,
2275 OHCI1394_MAX_AT_REQ_RETRIES |
2276 (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
Clemens Ladisch27a23292010-06-10 08:34:13 +02002277 (OHCI1394_MAX_PHYS_RESP_RETRIES << 8) |
2278 (200 << 16));
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002279
Clemens Ladisch9d60ef22012-05-24 19:29:19 +02002280 ohci->bus_time_running = false;
Clemens Ladischa48777e2010-06-10 08:33:07 +02002281
Clemens Ladische91b2782010-06-10 08:40:49 +02002282 version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
2283 if (version >= OHCI_VERSION_1_1) {
2284 reg_write(ohci, OHCI1394_InitialChannelsAvailableHi,
2285 0xfffffffe);
Stefan Richterdb3c9cc2010-06-12 20:30:21 +02002286 card->broadcast_channel_auto_allocated = true;
Clemens Ladische91b2782010-06-10 08:40:49 +02002287 }
2288
Clemens Ladischa1a11322010-06-10 08:35:06 +02002289 /* Get implemented bits of the priority arbitration request counter. */
2290 reg_write(ohci, OHCI1394_FairnessControl, 0x3f);
2291 ohci->pri_req_max = reg_read(ohci, OHCI1394_FairnessControl) & 0x3f;
2292 reg_write(ohci, OHCI1394_FairnessControl, 0);
Stefan Richterdb3c9cc2010-06-12 20:30:21 +02002293 card->priority_budget_implemented = ohci->pri_req_max != 0;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002294
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002295 reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
2296 reg_write(ohci, OHCI1394_IntEventClear, ~0);
2297 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002298
Stefan Richter35d999b2010-04-10 16:04:56 +02002299 ret = configure_1394a_enhancements(ohci);
2300 if (ret < 0)
2301 return ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +02002302
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002303 /* Activate link_on bit and contender bit in our self ID packets.*/
Stefan Richter35d999b2010-04-10 16:04:56 +02002304 ret = ohci_update_phy_reg(card, 4, 0, PHY_LINK_ACTIVE | PHY_CONTENDER);
2305 if (ret < 0)
2306 return ret;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002307
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002308 /*
2309 * When the link is not yet enabled, the atomic config rom
Kristian Høgsberged568912006-12-19 19:58:35 -05002310 * update mechanism described below in ohci_set_config_rom()
2311 * is not active. We have to update ConfigRomHeader and
2312 * BusOptions manually, and the write to ConfigROMmap takes
2313 * effect immediately. We tie this to the enabling of the
2314 * link, so we have a valid config rom before enabling - the
2315 * OHCI requires that ConfigROMhdr and BusOptions have valid
2316 * values before enabling.
2317 *
2318 * However, when the ConfigROMmap is written, some controllers
2319 * always read back quadlets 0 and 2 from the config rom to
2320 * the ConfigRomHeader and BusOptions registers on bus reset.
2321 * They shouldn't do that in this initial case where the link
2322 * isn't enabled. This means we have to use the same
2323 * workaround here, setting the bus header to 0 and then write
2324 * the right values in the bus reset tasklet.
2325 */
2326
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04002327 if (config_rom) {
2328 ohci->next_config_rom =
2329 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2330 &ohci->next_config_rom_bus,
2331 GFP_KERNEL);
2332 if (ohci->next_config_rom == NULL)
2333 return -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05002334
Stefan Richter8e859732009-10-08 00:41:59 +02002335 copy_config_rom(ohci->next_config_rom, config_rom, length);
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04002336 } else {
2337 /*
2338 * In the suspend case, config_rom is NULL, which
2339 * means that we just reuse the old config rom.
2340 */
2341 ohci->next_config_rom = ohci->config_rom;
2342 ohci->next_config_rom_bus = ohci->config_rom_bus;
2343 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002344
Stefan Richter8e859732009-10-08 00:41:59 +02002345 ohci->next_header = ohci->next_config_rom[0];
Kristian Høgsberged568912006-12-19 19:58:35 -05002346 ohci->next_config_rom[0] = 0;
2347 reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04002348 reg_write(ohci, OHCI1394_BusOptions,
2349 be32_to_cpu(ohci->next_config_rom[2]));
Kristian Høgsberged568912006-12-19 19:58:35 -05002350 reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
2351
2352 reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
2353
Clemens Ladisch262444e2010-06-05 12:31:25 +02002354 if (!(ohci->quirks & QUIRK_NO_MSI))
2355 pci_enable_msi(dev);
Kristian Høgsberged568912006-12-19 19:58:35 -05002356 if (request_irq(dev->irq, irq_handler,
Clemens Ladisch262444e2010-06-05 12:31:25 +02002357 pci_dev_msi_enabled(dev) ? 0 : IRQF_SHARED,
2358 ohci_driver_name, ohci)) {
Stefan Richter64d21722011-12-20 21:32:46 +01002359 dev_err(card->device, "failed to allocate interrupt %d\n",
2360 dev->irq);
Clemens Ladisch262444e2010-06-05 12:31:25 +02002361 pci_disable_msi(dev);
Stefan Richtera01e8362011-08-11 20:40:42 +02002362
2363 if (config_rom) {
2364 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2365 ohci->next_config_rom,
2366 ohci->next_config_rom_bus);
2367 ohci->next_config_rom = NULL;
2368 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002369 return -EIO;
2370 }
2371
Stefan Richter148c7862010-06-05 11:46:49 +02002372 irqs = OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
2373 OHCI1394_RQPkt | OHCI1394_RSPkt |
2374 OHCI1394_isochTx | OHCI1394_isochRx |
2375 OHCI1394_postedWriteErr |
2376 OHCI1394_selfIDComplete |
2377 OHCI1394_regAccessFail |
Clemens Ladischf117a3e2011-01-10 17:21:35 +01002378 OHCI1394_cycleInconsistent |
2379 OHCI1394_unrecoverableError |
2380 OHCI1394_cycleTooLong |
Stefan Richter148c7862010-06-05 11:46:49 +02002381 OHCI1394_masterIntEnable;
2382 if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
2383 irqs |= OHCI1394_busReset;
2384 reg_write(ohci, OHCI1394_IntMaskSet, irqs);
2385
Kristian Høgsberged568912006-12-19 19:58:35 -05002386 reg_write(ohci, OHCI1394_HCControlSet,
2387 OHCI1394_HCControl_linkEnable |
2388 OHCI1394_HCControl_BIBimageValid);
Clemens Ladischecf83282011-04-11 09:56:12 +02002389
2390 reg_write(ohci, OHCI1394_LinkControlSet,
2391 OHCI1394_LinkControl_rcvSelfID |
2392 OHCI1394_LinkControl_rcvPhyPkt);
2393
2394 ar_context_run(&ohci->ar_request_ctx);
Clemens Ladischdd6254e2011-05-16 08:10:10 +02002395 ar_context_run(&ohci->ar_response_ctx);
2396
2397 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -05002398
Stefan Richter02d37be2010-07-08 16:09:06 +02002399 /* We are ready to go, reset bus to finish initialization. */
2400 fw_schedule_bus_reset(&ohci->card, false, true);
Kristian Høgsberged568912006-12-19 19:58:35 -05002401
2402 return 0;
2403}
2404
Stefan Richter53dca512008-12-14 21:47:04 +01002405static int ohci_set_config_rom(struct fw_card *card,
Stefan Richter8e859732009-10-08 00:41:59 +02002406 const __be32 *config_rom, size_t length)
Kristian Høgsberged568912006-12-19 19:58:35 -05002407{
2408 struct fw_ohci *ohci;
Kristian Høgsberged568912006-12-19 19:58:35 -05002409 __be32 *next_config_rom;
Stefan Richterf5101d582008-03-14 00:27:49 +01002410 dma_addr_t uninitialized_var(next_config_rom_bus);
Kristian Høgsberged568912006-12-19 19:58:35 -05002411
2412 ohci = fw_ohci(card);
2413
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002414 /*
2415 * When the OHCI controller is enabled, the config rom update
Kristian Høgsberged568912006-12-19 19:58:35 -05002416 * mechanism is a bit tricky, but easy enough to use. See
2417 * section 5.5.6 in the OHCI specification.
2418 *
2419 * The OHCI controller caches the new config rom address in a
2420 * shadow register (ConfigROMmapNext) and needs a bus reset
2421 * for the changes to take place. When the bus reset is
2422 * detected, the controller loads the new values for the
2423 * ConfigRomHeader and BusOptions registers from the specified
2424 * config rom and loads ConfigROMmap from the ConfigROMmapNext
2425 * shadow register. All automatically and atomically.
2426 *
2427 * Now, there's a twist to this story. The automatic load of
2428 * ConfigRomHeader and BusOptions doesn't honor the
2429 * noByteSwapData bit, so with a be32 config rom, the
2430 * controller will load be32 values in to these registers
2431 * during the atomic update, even on litte endian
2432 * architectures. The workaround we use is to put a 0 in the
2433 * header quadlet; 0 is endian agnostic and means that the
2434 * config rom isn't ready yet. In the bus reset tasklet we
2435 * then set up the real values for the two registers.
2436 *
2437 * We use ohci->lock to avoid racing with the code that sets
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +02002438 * ohci->next_config_rom to NULL (see bus_reset_work).
Kristian Høgsberged568912006-12-19 19:58:35 -05002439 */
2440
2441 next_config_rom =
2442 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2443 &next_config_rom_bus, GFP_KERNEL);
2444 if (next_config_rom == NULL)
2445 return -ENOMEM;
2446
Stefan Richter8a8c4732012-04-09 21:40:33 +02002447 spin_lock_irq(&ohci->lock);
Kristian Høgsberged568912006-12-19 19:58:35 -05002448
B.J. Buchalter2e053a22011-05-02 13:33:42 -04002449 /*
2450 * If there is not an already pending config_rom update,
2451 * push our new allocation into the ohci->next_config_rom
2452 * and then mark the local variable as null so that we
2453 * won't deallocate the new buffer.
2454 *
2455 * OTOH, if there is a pending config_rom update, just
2456 * use that buffer with the new config_rom data, and
2457 * let this routine free the unused DMA allocation.
2458 */
2459
Kristian Høgsberged568912006-12-19 19:58:35 -05002460 if (ohci->next_config_rom == NULL) {
2461 ohci->next_config_rom = next_config_rom;
2462 ohci->next_config_rom_bus = next_config_rom_bus;
B.J. Buchalter2e053a22011-05-02 13:33:42 -04002463 next_config_rom = NULL;
Kristian Høgsberged568912006-12-19 19:58:35 -05002464 }
2465
B.J. Buchalter2e053a22011-05-02 13:33:42 -04002466 copy_config_rom(ohci->next_config_rom, config_rom, length);
2467
2468 ohci->next_header = config_rom[0];
2469 ohci->next_config_rom[0] = 0;
2470
2471 reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
2472
Stefan Richter8a8c4732012-04-09 21:40:33 +02002473 spin_unlock_irq(&ohci->lock);
Kristian Høgsberged568912006-12-19 19:58:35 -05002474
B.J. Buchalter2e053a22011-05-02 13:33:42 -04002475 /* If we didn't use the DMA allocation, delete it. */
2476 if (next_config_rom != NULL)
2477 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2478 next_config_rom, next_config_rom_bus);
2479
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002480 /*
2481 * Now initiate a bus reset to have the changes take
Kristian Høgsberged568912006-12-19 19:58:35 -05002482 * effect. We clean up the old config rom memory and DMA
2483 * mappings in the bus reset tasklet, since the OHCI
2484 * controller could need to access it before the bus reset
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002485 * takes effect.
2486 */
Kristian Høgsberged568912006-12-19 19:58:35 -05002487
B.J. Buchalter2e053a22011-05-02 13:33:42 -04002488 fw_schedule_bus_reset(&ohci->card, true, true);
2489
2490 return 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05002491}
2492
2493static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
2494{
2495 struct fw_ohci *ohci = fw_ohci(card);
2496
2497 at_context_transmit(&ohci->at_request_ctx, packet);
2498}
2499
2500static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
2501{
2502 struct fw_ohci *ohci = fw_ohci(card);
2503
2504 at_context_transmit(&ohci->at_response_ctx, packet);
2505}
2506
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002507static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
2508{
2509 struct fw_ohci *ohci = fw_ohci(card);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002510 struct context *ctx = &ohci->at_request_ctx;
2511 struct driver_data *driver_data = packet->driver_data;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002512 int ret = -ENOENT;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002513
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002514 tasklet_disable(&ctx->tasklet);
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002515
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002516 if (packet->ack != 0)
2517 goto out;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002518
Stefan Richter19593ff2009-10-14 20:40:10 +02002519 if (packet->payload_mapped)
Stefan Richter1d1dc5e2008-12-10 00:20:38 +01002520 dma_unmap_single(ohci->card.device, packet->payload_bus,
2521 packet->payload_length, DMA_TO_DEVICE);
2522
Stefan Richter64d21722011-12-20 21:32:46 +01002523 log_ar_at_event(ohci, 'T', packet->speed, packet->header, 0x20);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002524 driver_data->packet = NULL;
2525 packet->ack = RCODE_CANCELLED;
2526 packet->callback(packet, &ohci->card, packet->ack);
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002527 ret = 0;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002528 out:
2529 tasklet_enable(&ctx->tasklet);
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002530
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002531 return ret;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002532}
2533
Stefan Richter53dca512008-12-14 21:47:04 +01002534static int ohci_enable_phys_dma(struct fw_card *card,
2535 int node_id, int generation)
Kristian Høgsberged568912006-12-19 19:58:35 -05002536{
Stefan Richter080de8c2008-02-28 20:54:43 +01002537#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
2538 return 0;
2539#else
Kristian Høgsberged568912006-12-19 19:58:35 -05002540 struct fw_ohci *ohci = fw_ohci(card);
2541 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002542 int n, ret = 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05002543
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002544 /*
2545 * FIXME: Make sure this bitmask is cleared when we clear the busReset
2546 * interrupt bit. Clear physReqResourceAllBuses on bus reset.
2547 */
Kristian Høgsberged568912006-12-19 19:58:35 -05002548
2549 spin_lock_irqsave(&ohci->lock, flags);
2550
2551 if (ohci->generation != generation) {
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002552 ret = -ESTALE;
Kristian Høgsberged568912006-12-19 19:58:35 -05002553 goto out;
2554 }
2555
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002556 /*
2557 * Note, if the node ID contains a non-local bus ID, physical DMA is
2558 * enabled for _all_ nodes on remote buses.
2559 */
Stefan Richter907293d2007-01-23 21:11:43 +01002560
2561 n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
2562 if (n < 32)
2563 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
2564 else
2565 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
2566
Kristian Høgsberged568912006-12-19 19:58:35 -05002567 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -05002568 out:
Stefan Richter6cad95f2007-01-21 20:46:45 +01002569 spin_unlock_irqrestore(&ohci->lock, flags);
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002570
2571 return ret;
Stefan Richter080de8c2008-02-28 20:54:43 +01002572#endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
Kristian Høgsberged568912006-12-19 19:58:35 -05002573}
Stefan Richter373b2ed2007-03-04 14:45:18 +01002574
Stefan Richter0fcff4e2010-06-12 20:35:52 +02002575static u32 ohci_read_csr(struct fw_card *card, int csr_offset)
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05002576{
2577 struct fw_ohci *ohci = fw_ohci(card);
Clemens Ladischa48777e2010-06-10 08:33:07 +02002578 unsigned long flags;
2579 u32 value;
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05002580
Clemens Ladisch60d32972010-06-10 08:24:35 +02002581 switch (csr_offset) {
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002582 case CSR_STATE_CLEAR:
2583 case CSR_STATE_SET:
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002584 if (ohci->is_root &&
2585 (reg_read(ohci, OHCI1394_LinkControlSet) &
2586 OHCI1394_LinkControl_cycleMaster))
Stefan Richterc8a94de2010-06-12 20:34:50 +02002587 value = CSR_STATE_BIT_CMSTR;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002588 else
Stefan Richterc8a94de2010-06-12 20:34:50 +02002589 value = 0;
2590 if (ohci->csr_state_setclear_abdicate)
2591 value |= CSR_STATE_BIT_ABDICATE;
Stefan Richter4a9bde92010-02-20 22:24:43 +01002592
Stefan Richterc8a94de2010-06-12 20:34:50 +02002593 return value;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002594
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002595 case CSR_NODE_IDS:
2596 return reg_read(ohci, OHCI1394_NodeID) << 16;
2597
Clemens Ladisch60d32972010-06-10 08:24:35 +02002598 case CSR_CYCLE_TIME:
2599 return get_cycle_time(ohci);
2600
Clemens Ladischa48777e2010-06-10 08:33:07 +02002601 case CSR_BUS_TIME:
2602 /*
2603 * We might be called just after the cycle timer has wrapped
2604 * around but just before the cycle64Seconds handler, so we
2605 * better check here, too, if the bus time needs to be updated.
2606 */
2607 spin_lock_irqsave(&ohci->lock, flags);
2608 value = update_bus_time(ohci);
2609 spin_unlock_irqrestore(&ohci->lock, flags);
2610 return value;
2611
Clemens Ladisch27a23292010-06-10 08:34:13 +02002612 case CSR_BUSY_TIMEOUT:
2613 value = reg_read(ohci, OHCI1394_ATRetries);
2614 return (value >> 4) & 0x0ffff00f;
2615
Clemens Ladischa1a11322010-06-10 08:35:06 +02002616 case CSR_PRIORITY_BUDGET:
2617 return (reg_read(ohci, OHCI1394_FairnessControl) & 0x3f) |
2618 (ohci->pri_req_max << 8);
2619
Clemens Ladisch60d32972010-06-10 08:24:35 +02002620 default:
2621 WARN_ON(1);
2622 return 0;
Clemens Ladischb6775322010-01-20 09:58:02 +01002623 }
Clemens Ladisch60d32972010-06-10 08:24:35 +02002624}
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05002625
Stefan Richter0fcff4e2010-06-12 20:35:52 +02002626static void ohci_write_csr(struct fw_card *card, int csr_offset, u32 value)
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002627{
2628 struct fw_ohci *ohci = fw_ohci(card);
Clemens Ladischa48777e2010-06-10 08:33:07 +02002629 unsigned long flags;
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002630
2631 switch (csr_offset) {
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002632 case CSR_STATE_CLEAR:
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002633 if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
2634 reg_write(ohci, OHCI1394_LinkControlClear,
2635 OHCI1394_LinkControl_cycleMaster);
2636 flush_writes(ohci);
2637 }
Stefan Richterc8a94de2010-06-12 20:34:50 +02002638 if (value & CSR_STATE_BIT_ABDICATE)
2639 ohci->csr_state_setclear_abdicate = false;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002640 break;
2641
2642 case CSR_STATE_SET:
2643 if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
2644 reg_write(ohci, OHCI1394_LinkControlSet,
2645 OHCI1394_LinkControl_cycleMaster);
2646 flush_writes(ohci);
2647 }
Stefan Richterc8a94de2010-06-12 20:34:50 +02002648 if (value & CSR_STATE_BIT_ABDICATE)
2649 ohci->csr_state_setclear_abdicate = true;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002650 break;
2651
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002652 case CSR_NODE_IDS:
2653 reg_write(ohci, OHCI1394_NodeID, value >> 16);
2654 flush_writes(ohci);
2655 break;
2656
Clemens Ladisch9ab50712010-06-10 08:26:48 +02002657 case CSR_CYCLE_TIME:
2658 reg_write(ohci, OHCI1394_IsochronousCycleTimer, value);
2659 reg_write(ohci, OHCI1394_IntEventSet,
2660 OHCI1394_cycleInconsistent);
2661 flush_writes(ohci);
2662 break;
2663
Clemens Ladischa48777e2010-06-10 08:33:07 +02002664 case CSR_BUS_TIME:
2665 spin_lock_irqsave(&ohci->lock, flags);
Clemens Ladisch9d60ef22012-05-24 19:29:19 +02002666 ohci->bus_time = (update_bus_time(ohci) & 0x40) |
2667 (value & ~0x7f);
Clemens Ladischa48777e2010-06-10 08:33:07 +02002668 spin_unlock_irqrestore(&ohci->lock, flags);
2669 break;
2670
Clemens Ladisch27a23292010-06-10 08:34:13 +02002671 case CSR_BUSY_TIMEOUT:
2672 value = (value & 0xf) | ((value & 0xf) << 4) |
2673 ((value & 0xf) << 8) | ((value & 0x0ffff000) << 4);
2674 reg_write(ohci, OHCI1394_ATRetries, value);
2675 flush_writes(ohci);
2676 break;
2677
Clemens Ladischa1a11322010-06-10 08:35:06 +02002678 case CSR_PRIORITY_BUDGET:
2679 reg_write(ohci, OHCI1394_FairnessControl, value & 0x3f);
2680 flush_writes(ohci);
2681 break;
2682
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002683 default:
2684 WARN_ON(1);
2685 break;
2686 }
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05002687}
2688
Clemens Ladisch910e76c2012-03-18 19:04:43 +01002689static void flush_iso_completions(struct iso_context *ctx)
David Moore1aa292b2008-07-22 23:23:40 -07002690{
Clemens Ladisch910e76c2012-03-18 19:04:43 +01002691 ctx->base.callback.sc(&ctx->base, ctx->last_timestamp,
2692 ctx->header_length, ctx->header,
2693 ctx->base.callback_data);
2694 ctx->header_length = 0;
2695}
David Moore1aa292b2008-07-22 23:23:40 -07002696
Clemens Ladisch73864012012-03-18 19:04:05 +01002697static void copy_iso_headers(struct iso_context *ctx, const u32 *dma_hdr)
David Moore1aa292b2008-07-22 23:23:40 -07002698{
Clemens Ladisch73864012012-03-18 19:04:05 +01002699 u32 *ctx_hdr;
David Moore1aa292b2008-07-22 23:23:40 -07002700
Clemens Ladisch73864012012-03-18 19:04:05 +01002701 if (ctx->header_length + ctx->base.header_size > PAGE_SIZE)
Clemens Ladisch18d62712012-03-18 19:05:29 +01002702 flush_iso_completions(ctx);
David Moore1aa292b2008-07-22 23:23:40 -07002703
Clemens Ladisch73864012012-03-18 19:04:05 +01002704 ctx_hdr = ctx->header + ctx->header_length;
Clemens Ladisch910e76c2012-03-18 19:04:43 +01002705 ctx->last_timestamp = (u16)le32_to_cpu((__force __le32)dma_hdr[0]);
David Moore1aa292b2008-07-22 23:23:40 -07002706
2707 /*
Clemens Ladisch32c507f2012-03-18 19:01:39 +01002708 * The two iso header quadlets are byteswapped to little
2709 * endian by the controller, but we want to present them
2710 * as big endian for consistency with the bus endianness.
David Moore1aa292b2008-07-22 23:23:40 -07002711 */
2712 if (ctx->base.header_size > 0)
Clemens Ladisch73864012012-03-18 19:04:05 +01002713 ctx_hdr[0] = swab32(dma_hdr[1]); /* iso packet header */
David Moore1aa292b2008-07-22 23:23:40 -07002714 if (ctx->base.header_size > 4)
Clemens Ladisch73864012012-03-18 19:04:05 +01002715 ctx_hdr[1] = swab32(dma_hdr[0]); /* timestamp */
David Moore1aa292b2008-07-22 23:23:40 -07002716 if (ctx->base.header_size > 8)
Clemens Ladisch73864012012-03-18 19:04:05 +01002717 memcpy(&ctx_hdr[2], &dma_hdr[2], ctx->base.header_size - 8);
David Moore1aa292b2008-07-22 23:23:40 -07002718 ctx->header_length += ctx->base.header_size;
2719}
2720
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002721static int handle_ir_packet_per_buffer(struct context *context,
2722 struct descriptor *d,
2723 struct descriptor *last)
2724{
2725 struct iso_context *ctx =
2726 container_of(context, struct iso_context, context);
David Moorebcee8932007-12-19 15:26:38 -05002727 struct descriptor *pd;
Clemens Ladischa572e682011-10-15 23:12:23 +02002728 u32 buffer_dma;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002729
Stefan Richter872e3302010-07-29 18:19:22 +02002730 for (pd = d; pd <= last; pd++)
David Moorebcee8932007-12-19 15:26:38 -05002731 if (pd->transfer_status)
2732 break;
David Moorebcee8932007-12-19 15:26:38 -05002733 if (pd > last)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002734 /* Descriptor(s) not done yet, stop iteration */
2735 return 0;
2736
Clemens Ladischa572e682011-10-15 23:12:23 +02002737 while (!(d->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))) {
2738 d++;
2739 buffer_dma = le32_to_cpu(d->data_address);
2740 dma_sync_single_range_for_cpu(context->ohci->card.device,
2741 buffer_dma & PAGE_MASK,
2742 buffer_dma & ~PAGE_MASK,
2743 le16_to_cpu(d->req_count),
2744 DMA_FROM_DEVICE);
2745 }
2746
Clemens Ladisch910e76c2012-03-18 19:04:43 +01002747 copy_iso_headers(ctx, (u32 *) (last + 1));
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002748
Clemens Ladisch910e76c2012-03-18 19:04:43 +01002749 if (last->control & cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS))
2750 flush_iso_completions(ctx);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002751
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002752 return 1;
2753}
2754
Stefan Richter872e3302010-07-29 18:19:22 +02002755/* d == last because each descriptor block is only a single descriptor. */
2756static int handle_ir_buffer_fill(struct context *context,
2757 struct descriptor *d,
2758 struct descriptor *last)
2759{
2760 struct iso_context *ctx =
2761 container_of(context, struct iso_context, context);
Clemens Ladischd1bbd202012-03-18 19:06:39 +01002762 unsigned int req_count, res_count, completed;
Clemens Ladischa572e682011-10-15 23:12:23 +02002763 u32 buffer_dma;
Stefan Richter872e3302010-07-29 18:19:22 +02002764
Clemens Ladischd1bbd202012-03-18 19:06:39 +01002765 req_count = le16_to_cpu(last->req_count);
2766 res_count = le16_to_cpu(ACCESS_ONCE(last->res_count));
2767 completed = req_count - res_count;
2768 buffer_dma = le32_to_cpu(last->data_address);
2769
2770 if (completed > 0) {
2771 ctx->mc_buffer_bus = buffer_dma;
2772 ctx->mc_completed = completed;
2773 }
2774
2775 if (res_count != 0)
Stefan Richter872e3302010-07-29 18:19:22 +02002776 /* Descriptor(s) not done yet, stop iteration */
2777 return 0;
2778
Clemens Ladischa572e682011-10-15 23:12:23 +02002779 dma_sync_single_range_for_cpu(context->ohci->card.device,
2780 buffer_dma & PAGE_MASK,
2781 buffer_dma & ~PAGE_MASK,
Clemens Ladischd1bbd202012-03-18 19:06:39 +01002782 completed, DMA_FROM_DEVICE);
Clemens Ladischa572e682011-10-15 23:12:23 +02002783
Clemens Ladischd1bbd202012-03-18 19:06:39 +01002784 if (last->control & cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS)) {
Stefan Richter872e3302010-07-29 18:19:22 +02002785 ctx->base.callback.mc(&ctx->base,
Clemens Ladischd1bbd202012-03-18 19:06:39 +01002786 buffer_dma + completed,
Stefan Richter872e3302010-07-29 18:19:22 +02002787 ctx->base.callback_data);
Clemens Ladischd1bbd202012-03-18 19:06:39 +01002788 ctx->mc_completed = 0;
2789 }
Stefan Richter872e3302010-07-29 18:19:22 +02002790
2791 return 1;
2792}
2793
Clemens Ladischd1bbd202012-03-18 19:06:39 +01002794static void flush_ir_buffer_fill(struct iso_context *ctx)
2795{
2796 dma_sync_single_range_for_cpu(ctx->context.ohci->card.device,
2797 ctx->mc_buffer_bus & PAGE_MASK,
2798 ctx->mc_buffer_bus & ~PAGE_MASK,
2799 ctx->mc_completed, DMA_FROM_DEVICE);
2800
2801 ctx->base.callback.mc(&ctx->base,
2802 ctx->mc_buffer_bus + ctx->mc_completed,
2803 ctx->base.callback_data);
2804 ctx->mc_completed = 0;
2805}
2806
Clemens Ladischa572e682011-10-15 23:12:23 +02002807static inline void sync_it_packet_for_cpu(struct context *context,
2808 struct descriptor *pd)
2809{
2810 __le16 control;
2811 u32 buffer_dma;
2812
2813 /* only packets beginning with OUTPUT_MORE* have data buffers */
2814 if (pd->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))
2815 return;
2816
2817 /* skip over the OUTPUT_MORE_IMMEDIATE descriptor */
2818 pd += 2;
2819
2820 /*
2821 * If the packet has a header, the first OUTPUT_MORE/LAST descriptor's
2822 * data buffer is in the context program's coherent page and must not
2823 * be synced.
2824 */
2825 if ((le32_to_cpu(pd->data_address) & PAGE_MASK) ==
2826 (context->current_bus & PAGE_MASK)) {
2827 if (pd->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))
2828 return;
2829 pd++;
2830 }
2831
2832 do {
2833 buffer_dma = le32_to_cpu(pd->data_address);
2834 dma_sync_single_range_for_cpu(context->ohci->card.device,
2835 buffer_dma & PAGE_MASK,
2836 buffer_dma & ~PAGE_MASK,
2837 le16_to_cpu(pd->req_count),
2838 DMA_TO_DEVICE);
2839 control = pd->control;
2840 pd++;
2841 } while (!(control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS)));
2842}
2843
Kristian Høgsberg30200732007-02-16 17:34:39 -05002844static int handle_it_packet(struct context *context,
2845 struct descriptor *d,
2846 struct descriptor *last)
Kristian Høgsberged568912006-12-19 19:58:35 -05002847{
Kristian Høgsberg30200732007-02-16 17:34:39 -05002848 struct iso_context *ctx =
2849 container_of(context, struct iso_context, context);
Jay Fenlason31769ce2009-11-21 00:05:56 +01002850 struct descriptor *pd;
Clemens Ladisch73864012012-03-18 19:04:05 +01002851 __be32 *ctx_hdr;
Stefan Richter373b2ed2007-03-04 14:45:18 +01002852
Jay Fenlason31769ce2009-11-21 00:05:56 +01002853 for (pd = d; pd <= last; pd++)
2854 if (pd->transfer_status)
2855 break;
2856 if (pd > last)
2857 /* Descriptor(s) not done yet, stop iteration */
Kristian Høgsberg30200732007-02-16 17:34:39 -05002858 return 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05002859
Clemens Ladischa572e682011-10-15 23:12:23 +02002860 sync_it_packet_for_cpu(context, d);
2861
Clemens Ladisch18d62712012-03-18 19:05:29 +01002862 if (ctx->header_length + 4 > PAGE_SIZE)
2863 flush_iso_completions(ctx);
Clemens Ladisch910e76c2012-03-18 19:04:43 +01002864
Clemens Ladisch18d62712012-03-18 19:05:29 +01002865 ctx_hdr = ctx->header + ctx->header_length;
Clemens Ladisch910e76c2012-03-18 19:04:43 +01002866 ctx->last_timestamp = le16_to_cpu(last->res_count);
Clemens Ladisch18d62712012-03-18 19:05:29 +01002867 /* Present this value as big-endian to match the receive code */
2868 *ctx_hdr = cpu_to_be32((le16_to_cpu(pd->transfer_status) << 16) |
2869 le16_to_cpu(pd->res_count));
2870 ctx->header_length += 4;
2871
Clemens Ladisch910e76c2012-03-18 19:04:43 +01002872 if (last->control & cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS))
2873 flush_iso_completions(ctx);
2874
Kristian Høgsberg30200732007-02-16 17:34:39 -05002875 return 1;
Kristian Høgsberged568912006-12-19 19:58:35 -05002876}
2877
Stefan Richter872e3302010-07-29 18:19:22 +02002878static void set_multichannel_mask(struct fw_ohci *ohci, u64 channels)
2879{
2880 u32 hi = channels >> 32, lo = channels;
2881
2882 reg_write(ohci, OHCI1394_IRMultiChanMaskHiClear, ~hi);
2883 reg_write(ohci, OHCI1394_IRMultiChanMaskLoClear, ~lo);
2884 reg_write(ohci, OHCI1394_IRMultiChanMaskHiSet, hi);
2885 reg_write(ohci, OHCI1394_IRMultiChanMaskLoSet, lo);
2886 mmiowb();
2887 ohci->mc_channels = channels;
2888}
2889
Stefan Richter53dca512008-12-14 21:47:04 +01002890static struct fw_iso_context *ohci_allocate_iso_context(struct fw_card *card,
Stefan Richter4817ed22008-12-21 16:39:46 +01002891 int type, int channel, size_t header_size)
Kristian Høgsberged568912006-12-19 19:58:35 -05002892{
2893 struct fw_ohci *ohci = fw_ohci(card);
Stefan Richter872e3302010-07-29 18:19:22 +02002894 struct iso_context *uninitialized_var(ctx);
2895 descriptor_callback_t uninitialized_var(callback);
2896 u64 *uninitialized_var(channels);
2897 u32 *uninitialized_var(mask), uninitialized_var(regs);
Stefan Richter872e3302010-07-29 18:19:22 +02002898 int index, ret = -EBUSY;
Kristian Høgsberged568912006-12-19 19:58:35 -05002899
Stefan Richter8a8c4732012-04-09 21:40:33 +02002900 spin_lock_irq(&ohci->lock);
Stefan Richter872e3302010-07-29 18:19:22 +02002901
2902 switch (type) {
2903 case FW_ISO_CONTEXT_TRANSMIT:
2904 mask = &ohci->it_context_mask;
2905 callback = handle_it_packet;
2906 index = ffs(*mask) - 1;
2907 if (index >= 0) {
2908 *mask &= ~(1 << index);
2909 regs = OHCI1394_IsoXmitContextBase(index);
2910 ctx = &ohci->it_context_list[index];
2911 }
2912 break;
2913
2914 case FW_ISO_CONTEXT_RECEIVE:
2915 channels = &ohci->ir_context_channels;
2916 mask = &ohci->ir_context_mask;
2917 callback = handle_ir_packet_per_buffer;
2918 index = *channels & 1ULL << channel ? ffs(*mask) - 1 : -1;
2919 if (index >= 0) {
2920 *channels &= ~(1ULL << channel);
2921 *mask &= ~(1 << index);
2922 regs = OHCI1394_IsoRcvContextBase(index);
2923 ctx = &ohci->ir_context_list[index];
2924 }
2925 break;
2926
2927 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
2928 mask = &ohci->ir_context_mask;
2929 callback = handle_ir_buffer_fill;
2930 index = !ohci->mc_allocated ? ffs(*mask) - 1 : -1;
2931 if (index >= 0) {
2932 ohci->mc_allocated = true;
2933 *mask &= ~(1 << index);
2934 regs = OHCI1394_IsoRcvContextBase(index);
2935 ctx = &ohci->ir_context_list[index];
2936 }
2937 break;
2938
2939 default:
2940 index = -1;
2941 ret = -ENOSYS;
Stefan Richter4817ed22008-12-21 16:39:46 +01002942 }
Stefan Richter872e3302010-07-29 18:19:22 +02002943
Stefan Richter8a8c4732012-04-09 21:40:33 +02002944 spin_unlock_irq(&ohci->lock);
Kristian Høgsberged568912006-12-19 19:58:35 -05002945
2946 if (index < 0)
Stefan Richter872e3302010-07-29 18:19:22 +02002947 return ERR_PTR(ret);
Kristian Høgsberged568912006-12-19 19:58:35 -05002948
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002949 memset(ctx, 0, sizeof(*ctx));
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002950 ctx->header_length = 0;
2951 ctx->header = (void *) __get_free_page(GFP_KERNEL);
Stefan Richter872e3302010-07-29 18:19:22 +02002952 if (ctx->header == NULL) {
2953 ret = -ENOMEM;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002954 goto out;
Stefan Richter872e3302010-07-29 18:19:22 +02002955 }
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002956 ret = context_init(&ctx->context, ohci, regs, callback);
2957 if (ret < 0)
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002958 goto out_with_header;
Kristian Høgsberged568912006-12-19 19:58:35 -05002959
Clemens Ladischd1bbd202012-03-18 19:06:39 +01002960 if (type == FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL) {
Stefan Richter872e3302010-07-29 18:19:22 +02002961 set_multichannel_mask(ohci, 0);
Clemens Ladischd1bbd202012-03-18 19:06:39 +01002962 ctx->mc_completed = 0;
2963 }
Stefan Richter872e3302010-07-29 18:19:22 +02002964
Kristian Høgsberged568912006-12-19 19:58:35 -05002965 return &ctx->base;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002966
2967 out_with_header:
2968 free_page((unsigned long)ctx->header);
2969 out:
Stefan Richter8a8c4732012-04-09 21:40:33 +02002970 spin_lock_irq(&ohci->lock);
Stefan Richter872e3302010-07-29 18:19:22 +02002971
2972 switch (type) {
2973 case FW_ISO_CONTEXT_RECEIVE:
2974 *channels |= 1ULL << channel;
2975 break;
2976
2977 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
2978 ohci->mc_allocated = false;
2979 break;
2980 }
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002981 *mask |= 1 << index;
Stefan Richter872e3302010-07-29 18:19:22 +02002982
Stefan Richter8a8c4732012-04-09 21:40:33 +02002983 spin_unlock_irq(&ohci->lock);
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002984
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002985 return ERR_PTR(ret);
Kristian Høgsberged568912006-12-19 19:58:35 -05002986}
2987
Kristian Høgsbergeb0306e2007-03-14 17:34:54 -04002988static int ohci_start_iso(struct fw_iso_context *base,
2989 s32 cycle, u32 sync, u32 tags)
Kristian Høgsberged568912006-12-19 19:58:35 -05002990{
Stefan Richter373b2ed2007-03-04 14:45:18 +01002991 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberg30200732007-02-16 17:34:39 -05002992 struct fw_ohci *ohci = ctx->context.ohci;
Stefan Richter872e3302010-07-29 18:19:22 +02002993 u32 control = IR_CONTEXT_ISOCH_HEADER, match;
Kristian Høgsberged568912006-12-19 19:58:35 -05002994 int index;
2995
Clemens Ladisch44b74d92011-02-23 09:27:40 +01002996 /* the controller cannot start without any queued packets */
2997 if (ctx->context.last->branch_address == 0)
2998 return -ENODATA;
2999
Stefan Richter872e3302010-07-29 18:19:22 +02003000 switch (ctx->base.type) {
3001 case FW_ISO_CONTEXT_TRANSMIT:
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05003002 index = ctx - ohci->it_context_list;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04003003 match = 0;
3004 if (cycle >= 0)
3005 match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05003006 (cycle & 0x7fff) << 16;
Kristian Høgsberg21efb3c2007-02-16 17:34:50 -05003007
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05003008 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
3009 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04003010 context_run(&ctx->context, match);
Stefan Richter872e3302010-07-29 18:19:22 +02003011 break;
3012
3013 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
3014 control |= IR_CONTEXT_BUFFER_FILL|IR_CONTEXT_MULTI_CHANNEL_MODE;
3015 /* fall through */
3016 case FW_ISO_CONTEXT_RECEIVE:
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05003017 index = ctx - ohci->ir_context_list;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04003018 match = (tags << 28) | (sync << 8) | ctx->base.channel;
3019 if (cycle >= 0) {
3020 match |= (cycle & 0x07fff) << 12;
3021 control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
3022 }
Kristian Høgsberged568912006-12-19 19:58:35 -05003023
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05003024 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
3025 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
Kristian Høgsberga77754a2007-05-07 20:33:35 -04003026 reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04003027 context_run(&ctx->context, control);
Maxim Levitskydd237362010-11-29 04:09:50 +02003028
3029 ctx->sync = sync;
3030 ctx->tags = tags;
3031
Stefan Richter872e3302010-07-29 18:19:22 +02003032 break;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05003033 }
Kristian Høgsberged568912006-12-19 19:58:35 -05003034
3035 return 0;
3036}
3037
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003038static int ohci_stop_iso(struct fw_iso_context *base)
3039{
3040 struct fw_ohci *ohci = fw_ohci(base->card);
Stefan Richter373b2ed2007-03-04 14:45:18 +01003041 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003042 int index;
3043
Stefan Richter872e3302010-07-29 18:19:22 +02003044 switch (ctx->base.type) {
3045 case FW_ISO_CONTEXT_TRANSMIT:
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003046 index = ctx - ohci->it_context_list;
3047 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
Stefan Richter872e3302010-07-29 18:19:22 +02003048 break;
3049
3050 case FW_ISO_CONTEXT_RECEIVE:
3051 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003052 index = ctx - ohci->ir_context_list;
3053 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
Stefan Richter872e3302010-07-29 18:19:22 +02003054 break;
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003055 }
3056 flush_writes(ohci);
3057 context_stop(&ctx->context);
Clemens Ladische81cbeb2011-02-16 10:32:11 +01003058 tasklet_kill(&ctx->context.tasklet);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003059
3060 return 0;
3061}
3062
Kristian Høgsberged568912006-12-19 19:58:35 -05003063static void ohci_free_iso_context(struct fw_iso_context *base)
3064{
3065 struct fw_ohci *ohci = fw_ohci(base->card);
Stefan Richter373b2ed2007-03-04 14:45:18 +01003066 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberged568912006-12-19 19:58:35 -05003067 unsigned long flags;
3068 int index;
3069
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003070 ohci_stop_iso(base);
3071 context_release(&ctx->context);
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05003072 free_page((unsigned long)ctx->header);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003073
Kristian Høgsberged568912006-12-19 19:58:35 -05003074 spin_lock_irqsave(&ohci->lock, flags);
3075
Stefan Richter872e3302010-07-29 18:19:22 +02003076 switch (base->type) {
3077 case FW_ISO_CONTEXT_TRANSMIT:
Kristian Høgsberged568912006-12-19 19:58:35 -05003078 index = ctx - ohci->it_context_list;
Kristian Høgsberged568912006-12-19 19:58:35 -05003079 ohci->it_context_mask |= 1 << index;
Stefan Richter872e3302010-07-29 18:19:22 +02003080 break;
3081
3082 case FW_ISO_CONTEXT_RECEIVE:
Kristian Høgsberged568912006-12-19 19:58:35 -05003083 index = ctx - ohci->ir_context_list;
Kristian Høgsberged568912006-12-19 19:58:35 -05003084 ohci->ir_context_mask |= 1 << index;
Stefan Richter4817ed22008-12-21 16:39:46 +01003085 ohci->ir_context_channels |= 1ULL << base->channel;
Stefan Richter872e3302010-07-29 18:19:22 +02003086 break;
3087
3088 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
3089 index = ctx - ohci->ir_context_list;
3090 ohci->ir_context_mask |= 1 << index;
3091 ohci->ir_context_channels |= ohci->mc_channels;
3092 ohci->mc_channels = 0;
3093 ohci->mc_allocated = false;
3094 break;
Kristian Høgsberged568912006-12-19 19:58:35 -05003095 }
Kristian Høgsberged568912006-12-19 19:58:35 -05003096
3097 spin_unlock_irqrestore(&ohci->lock, flags);
3098}
3099
Stefan Richter872e3302010-07-29 18:19:22 +02003100static int ohci_set_iso_channels(struct fw_iso_context *base, u64 *channels)
Kristian Høgsberged568912006-12-19 19:58:35 -05003101{
Stefan Richter872e3302010-07-29 18:19:22 +02003102 struct fw_ohci *ohci = fw_ohci(base->card);
3103 unsigned long flags;
3104 int ret;
3105
3106 switch (base->type) {
3107 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
3108
3109 spin_lock_irqsave(&ohci->lock, flags);
3110
3111 /* Don't allow multichannel to grab other contexts' channels. */
3112 if (~ohci->ir_context_channels & ~ohci->mc_channels & *channels) {
3113 *channels = ohci->ir_context_channels;
3114 ret = -EBUSY;
3115 } else {
3116 set_multichannel_mask(ohci, *channels);
3117 ret = 0;
3118 }
3119
3120 spin_unlock_irqrestore(&ohci->lock, flags);
3121
3122 break;
3123 default:
3124 ret = -EINVAL;
3125 }
3126
3127 return ret;
3128}
3129
Maxim Levitskydd237362010-11-29 04:09:50 +02003130#ifdef CONFIG_PM
3131static void ohci_resume_iso_dma(struct fw_ohci *ohci)
3132{
3133 int i;
3134 struct iso_context *ctx;
3135
3136 for (i = 0 ; i < ohci->n_ir ; i++) {
3137 ctx = &ohci->ir_context_list[i];
Stefan Richter693a50b2011-01-01 15:17:05 +01003138 if (ctx->context.running)
Maxim Levitskydd237362010-11-29 04:09:50 +02003139 ohci_start_iso(&ctx->base, 0, ctx->sync, ctx->tags);
3140 }
3141
3142 for (i = 0 ; i < ohci->n_it ; i++) {
3143 ctx = &ohci->it_context_list[i];
Stefan Richter693a50b2011-01-01 15:17:05 +01003144 if (ctx->context.running)
Maxim Levitskydd237362010-11-29 04:09:50 +02003145 ohci_start_iso(&ctx->base, 0, ctx->sync, ctx->tags);
3146 }
3147}
3148#endif
3149
Stefan Richter872e3302010-07-29 18:19:22 +02003150static int queue_iso_transmit(struct iso_context *ctx,
3151 struct fw_iso_packet *packet,
3152 struct fw_iso_buffer *buffer,
3153 unsigned long payload)
3154{
Kristian Høgsberg30200732007-02-16 17:34:39 -05003155 struct descriptor *d, *last, *pd;
Kristian Høgsberged568912006-12-19 19:58:35 -05003156 struct fw_iso_packet *p;
3157 __le32 *header;
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05003158 dma_addr_t d_bus, page_bus;
Kristian Høgsberged568912006-12-19 19:58:35 -05003159 u32 z, header_z, payload_z, irq;
3160 u32 payload_index, payload_end_index, next_page_index;
Kristian Høgsberg30200732007-02-16 17:34:39 -05003161 int page, end_page, i, length, offset;
Kristian Høgsberged568912006-12-19 19:58:35 -05003162
Kristian Høgsberged568912006-12-19 19:58:35 -05003163 p = packet;
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05003164 payload_index = payload;
Kristian Høgsberged568912006-12-19 19:58:35 -05003165
3166 if (p->skip)
3167 z = 1;
3168 else
3169 z = 2;
3170 if (p->header_length > 0)
3171 z++;
3172
3173 /* Determine the first page the payload isn't contained in. */
3174 end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
3175 if (p->payload_length > 0)
3176 payload_z = end_page - (payload_index >> PAGE_SHIFT);
3177 else
3178 payload_z = 0;
3179
3180 z += payload_z;
3181
3182 /* Get header size in number of descriptors. */
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04003183 header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
Kristian Høgsberged568912006-12-19 19:58:35 -05003184
Kristian Høgsberg30200732007-02-16 17:34:39 -05003185 d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
3186 if (d == NULL)
3187 return -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05003188
3189 if (!p->skip) {
Kristian Høgsberga77754a2007-05-07 20:33:35 -04003190 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
Kristian Høgsberged568912006-12-19 19:58:35 -05003191 d[0].req_count = cpu_to_le16(8);
Clemens Ladisch7f51a102010-02-08 08:30:03 +01003192 /*
3193 * Link the skip address to this descriptor itself. This causes
3194 * a context to skip a cycle whenever lost cycles or FIFO
3195 * overruns occur, without dropping the data. The application
3196 * should then decide whether this is an error condition or not.
3197 * FIXME: Make the context's cycle-lost behaviour configurable?
3198 */
3199 d[0].branch_address = cpu_to_le32(d_bus | z);
Kristian Høgsberged568912006-12-19 19:58:35 -05003200
3201 header = (__le32 *) &d[1];
Kristian Høgsberga77754a2007-05-07 20:33:35 -04003202 header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
3203 IT_HEADER_TAG(p->tag) |
3204 IT_HEADER_TCODE(TCODE_STREAM_DATA) |
3205 IT_HEADER_CHANNEL(ctx->base.channel) |
3206 IT_HEADER_SPEED(ctx->base.speed));
Kristian Høgsberged568912006-12-19 19:58:35 -05003207 header[1] =
Kristian Høgsberga77754a2007-05-07 20:33:35 -04003208 cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
Kristian Høgsberged568912006-12-19 19:58:35 -05003209 p->payload_length));
3210 }
3211
3212 if (p->header_length > 0) {
3213 d[2].req_count = cpu_to_le16(p->header_length);
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04003214 d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
Kristian Høgsberged568912006-12-19 19:58:35 -05003215 memcpy(&d[z], p->header, p->header_length);
3216 }
3217
3218 pd = d + z - payload_z;
3219 payload_end_index = payload_index + p->payload_length;
3220 for (i = 0; i < payload_z; i++) {
3221 page = payload_index >> PAGE_SHIFT;
3222 offset = payload_index & ~PAGE_MASK;
3223 next_page_index = (page + 1) << PAGE_SHIFT;
3224 length =
3225 min(next_page_index, payload_end_index) - payload_index;
3226 pd[i].req_count = cpu_to_le16(length);
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05003227
3228 page_bus = page_private(buffer->pages[page]);
3229 pd[i].data_address = cpu_to_le32(page_bus + offset);
Kristian Høgsberged568912006-12-19 19:58:35 -05003230
Clemens Ladischa572e682011-10-15 23:12:23 +02003231 dma_sync_single_range_for_device(ctx->context.ohci->card.device,
3232 page_bus, offset, length,
3233 DMA_TO_DEVICE);
3234
Kristian Høgsberged568912006-12-19 19:58:35 -05003235 payload_index += length;
3236 }
3237
Kristian Høgsberged568912006-12-19 19:58:35 -05003238 if (p->interrupt)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04003239 irq = DESCRIPTOR_IRQ_ALWAYS;
Kristian Høgsberged568912006-12-19 19:58:35 -05003240 else
Kristian Høgsberga77754a2007-05-07 20:33:35 -04003241 irq = DESCRIPTOR_NO_IRQ;
Kristian Høgsberged568912006-12-19 19:58:35 -05003242
Kristian Høgsberg30200732007-02-16 17:34:39 -05003243 last = z == 2 ? d : d + z - 1;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04003244 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
3245 DESCRIPTOR_STATUS |
3246 DESCRIPTOR_BRANCH_ALWAYS |
Kristian Høgsbergcbb59da2007-02-16 17:34:35 -05003247 irq);
Kristian Høgsberged568912006-12-19 19:58:35 -05003248
Kristian Høgsberg30200732007-02-16 17:34:39 -05003249 context_append(&ctx->context, d, z, header_z);
Kristian Høgsberged568912006-12-19 19:58:35 -05003250
3251 return 0;
3252}
Stefan Richter373b2ed2007-03-04 14:45:18 +01003253
Stefan Richter872e3302010-07-29 18:19:22 +02003254static int queue_iso_packet_per_buffer(struct iso_context *ctx,
3255 struct fw_iso_packet *packet,
3256 struct fw_iso_buffer *buffer,
3257 unsigned long payload)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003258{
Clemens Ladischa572e682011-10-15 23:12:23 +02003259 struct device *device = ctx->context.ohci->card.device;
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05003260 struct descriptor *d, *pd;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003261 dma_addr_t d_bus, page_bus;
3262 u32 z, header_z, rest;
David Moorebcee8932007-12-19 15:26:38 -05003263 int i, j, length;
3264 int page, offset, packet_count, header_size, payload_per_buffer;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003265
3266 /*
David Moore1aa292b2008-07-22 23:23:40 -07003267 * The OHCI controller puts the isochronous header and trailer in the
3268 * buffer, so we need at least 8 bytes.
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003269 */
Stefan Richter872e3302010-07-29 18:19:22 +02003270 packet_count = packet->header_length / ctx->base.header_size;
David Moore1aa292b2008-07-22 23:23:40 -07003271 header_size = max(ctx->base.header_size, (size_t)8);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003272
3273 /* Get header size in number of descriptors. */
3274 header_z = DIV_ROUND_UP(header_size, sizeof(*d));
3275 page = payload >> PAGE_SHIFT;
3276 offset = payload & ~PAGE_MASK;
Stefan Richter872e3302010-07-29 18:19:22 +02003277 payload_per_buffer = packet->payload_length / packet_count;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003278
3279 for (i = 0; i < packet_count; i++) {
3280 /* d points to the header descriptor */
David Moorebcee8932007-12-19 15:26:38 -05003281 z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003282 d = context_get_descriptors(&ctx->context,
David Moorebcee8932007-12-19 15:26:38 -05003283 z + header_z, &d_bus);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003284 if (d == NULL)
3285 return -ENOMEM;
3286
David Moorebcee8932007-12-19 15:26:38 -05003287 d->control = cpu_to_le16(DESCRIPTOR_STATUS |
3288 DESCRIPTOR_INPUT_MORE);
Stefan Richter872e3302010-07-29 18:19:22 +02003289 if (packet->skip && i == 0)
David Moorebcee8932007-12-19 15:26:38 -05003290 d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003291 d->req_count = cpu_to_le16(header_size);
3292 d->res_count = d->req_count;
David Moorebcee8932007-12-19 15:26:38 -05003293 d->transfer_status = 0;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003294 d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
3295
David Moorebcee8932007-12-19 15:26:38 -05003296 rest = payload_per_buffer;
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05003297 pd = d;
David Moorebcee8932007-12-19 15:26:38 -05003298 for (j = 1; j < z; j++) {
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05003299 pd++;
David Moorebcee8932007-12-19 15:26:38 -05003300 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
3301 DESCRIPTOR_INPUT_MORE);
3302
3303 if (offset + rest < PAGE_SIZE)
3304 length = rest;
3305 else
3306 length = PAGE_SIZE - offset;
3307 pd->req_count = cpu_to_le16(length);
3308 pd->res_count = pd->req_count;
3309 pd->transfer_status = 0;
3310
3311 page_bus = page_private(buffer->pages[page]);
3312 pd->data_address = cpu_to_le32(page_bus + offset);
3313
Clemens Ladischa572e682011-10-15 23:12:23 +02003314 dma_sync_single_range_for_device(device, page_bus,
3315 offset, length,
3316 DMA_FROM_DEVICE);
3317
David Moorebcee8932007-12-19 15:26:38 -05003318 offset = (offset + length) & ~PAGE_MASK;
3319 rest -= length;
3320 if (offset == 0)
3321 page++;
3322 }
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003323 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
3324 DESCRIPTOR_INPUT_LAST |
3325 DESCRIPTOR_BRANCH_ALWAYS);
Stefan Richter872e3302010-07-29 18:19:22 +02003326 if (packet->interrupt && i == packet_count - 1)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003327 pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
3328
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003329 context_append(&ctx->context, d, z, header_z);
3330 }
3331
3332 return 0;
3333}
3334
Stefan Richter872e3302010-07-29 18:19:22 +02003335static int queue_iso_buffer_fill(struct iso_context *ctx,
3336 struct fw_iso_packet *packet,
3337 struct fw_iso_buffer *buffer,
3338 unsigned long payload)
3339{
3340 struct descriptor *d;
3341 dma_addr_t d_bus, page_bus;
3342 int page, offset, rest, z, i, length;
3343
3344 page = payload >> PAGE_SHIFT;
3345 offset = payload & ~PAGE_MASK;
3346 rest = packet->payload_length;
3347
3348 /* We need one descriptor for each page in the buffer. */
3349 z = DIV_ROUND_UP(offset + rest, PAGE_SIZE);
3350
3351 if (WARN_ON(offset & 3 || rest & 3 || page + z > buffer->page_count))
3352 return -EFAULT;
3353
3354 for (i = 0; i < z; i++) {
3355 d = context_get_descriptors(&ctx->context, 1, &d_bus);
3356 if (d == NULL)
3357 return -ENOMEM;
3358
3359 d->control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
3360 DESCRIPTOR_BRANCH_ALWAYS);
3361 if (packet->skip && i == 0)
3362 d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
3363 if (packet->interrupt && i == z - 1)
3364 d->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
3365
3366 if (offset + rest < PAGE_SIZE)
3367 length = rest;
3368 else
3369 length = PAGE_SIZE - offset;
3370 d->req_count = cpu_to_le16(length);
3371 d->res_count = d->req_count;
3372 d->transfer_status = 0;
3373
3374 page_bus = page_private(buffer->pages[page]);
3375 d->data_address = cpu_to_le32(page_bus + offset);
3376
Clemens Ladischa572e682011-10-15 23:12:23 +02003377 dma_sync_single_range_for_device(ctx->context.ohci->card.device,
3378 page_bus, offset, length,
3379 DMA_FROM_DEVICE);
3380
Stefan Richter872e3302010-07-29 18:19:22 +02003381 rest -= length;
3382 offset = 0;
3383 page++;
3384
3385 context_append(&ctx->context, d, 1, 0);
3386 }
3387
3388 return 0;
3389}
3390
Stefan Richter53dca512008-12-14 21:47:04 +01003391static int ohci_queue_iso(struct fw_iso_context *base,
3392 struct fw_iso_packet *packet,
3393 struct fw_iso_buffer *buffer,
3394 unsigned long payload)
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05003395{
Kristian Høgsberge364cf42007-02-16 17:34:49 -05003396 struct iso_context *ctx = container_of(base, struct iso_context, base);
David Moorefe5ca632008-01-06 17:21:41 -05003397 unsigned long flags;
Stefan Richter872e3302010-07-29 18:19:22 +02003398 int ret = -ENOSYS;
Kristian Høgsberge364cf42007-02-16 17:34:49 -05003399
David Moorefe5ca632008-01-06 17:21:41 -05003400 spin_lock_irqsave(&ctx->context.ohci->lock, flags);
Stefan Richter872e3302010-07-29 18:19:22 +02003401 switch (base->type) {
3402 case FW_ISO_CONTEXT_TRANSMIT:
3403 ret = queue_iso_transmit(ctx, packet, buffer, payload);
3404 break;
3405 case FW_ISO_CONTEXT_RECEIVE:
3406 ret = queue_iso_packet_per_buffer(ctx, packet, buffer, payload);
3407 break;
3408 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
3409 ret = queue_iso_buffer_fill(ctx, packet, buffer, payload);
3410 break;
3411 }
David Moorefe5ca632008-01-06 17:21:41 -05003412 spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
3413
Stefan Richter2dbd7d72008-12-14 21:45:45 +01003414 return ret;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05003415}
3416
Clemens Ladisch13882a82011-05-02 09:33:56 +02003417static void ohci_flush_queue_iso(struct fw_iso_context *base)
3418{
3419 struct context *ctx =
3420 &container_of(base, struct iso_context, base)->context;
3421
3422 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Clemens Ladisch13882a82011-05-02 09:33:56 +02003423}
3424
Clemens Ladischd1bbd202012-03-18 19:06:39 +01003425static int ohci_flush_iso_completions(struct fw_iso_context *base)
3426{
3427 struct iso_context *ctx = container_of(base, struct iso_context, base);
3428 int ret = 0;
3429
3430 tasklet_disable(&ctx->context.tasklet);
3431
3432 if (!test_and_set_bit_lock(0, &ctx->flushing_completions)) {
3433 context_tasklet((unsigned long)&ctx->context);
3434
3435 switch (base->type) {
3436 case FW_ISO_CONTEXT_TRANSMIT:
3437 case FW_ISO_CONTEXT_RECEIVE:
3438 if (ctx->header_length != 0)
3439 flush_iso_completions(ctx);
3440 break;
3441 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
3442 if (ctx->mc_completed != 0)
3443 flush_ir_buffer_fill(ctx);
3444 break;
3445 default:
3446 ret = -ENOSYS;
3447 }
3448
3449 clear_bit_unlock(0, &ctx->flushing_completions);
3450 smp_mb__after_clear_bit();
3451 }
3452
3453 tasklet_enable(&ctx->context.tasklet);
3454
3455 return ret;
3456}
3457
Stefan Richter21ebcd12007-01-14 15:29:07 +01003458static const struct fw_card_driver ohci_driver = {
Kristian Høgsberged568912006-12-19 19:58:35 -05003459 .enable = ohci_enable,
Stefan Richter02d37be2010-07-08 16:09:06 +02003460 .read_phy_reg = ohci_read_phy_reg,
Kristian Høgsberged568912006-12-19 19:58:35 -05003461 .update_phy_reg = ohci_update_phy_reg,
3462 .set_config_rom = ohci_set_config_rom,
3463 .send_request = ohci_send_request,
3464 .send_response = ohci_send_response,
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05003465 .cancel_packet = ohci_cancel_packet,
Kristian Høgsberged568912006-12-19 19:58:35 -05003466 .enable_phys_dma = ohci_enable_phys_dma,
Stefan Richter0fcff4e2010-06-12 20:35:52 +02003467 .read_csr = ohci_read_csr,
3468 .write_csr = ohci_write_csr,
Kristian Høgsberged568912006-12-19 19:58:35 -05003469
3470 .allocate_iso_context = ohci_allocate_iso_context,
3471 .free_iso_context = ohci_free_iso_context,
Stefan Richter872e3302010-07-29 18:19:22 +02003472 .set_iso_channels = ohci_set_iso_channels,
Kristian Høgsberged568912006-12-19 19:58:35 -05003473 .queue_iso = ohci_queue_iso,
Clemens Ladisch13882a82011-05-02 09:33:56 +02003474 .flush_queue_iso = ohci_flush_queue_iso,
Clemens Ladischd1bbd202012-03-18 19:06:39 +01003475 .flush_iso_completions = ohci_flush_iso_completions,
Kristian Høgsberg69cdb722007-02-16 17:34:41 -05003476 .start_iso = ohci_start_iso,
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003477 .stop_iso = ohci_stop_iso,
Kristian Høgsberged568912006-12-19 19:58:35 -05003478};
3479
Stefan Richter2ed0f182008-03-01 12:35:29 +01003480#ifdef CONFIG_PPC_PMAC
Stefan Richter5da3dac2010-04-02 14:05:02 +02003481static void pmac_ohci_on(struct pci_dev *dev)
Stefan Richter2ed0f182008-03-01 12:35:29 +01003482{
3483 if (machine_is(powermac)) {
3484 struct device_node *ofn = pci_device_to_OF_node(dev);
3485
3486 if (ofn) {
3487 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
3488 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
3489 }
3490 }
3491}
3492
Stefan Richter5da3dac2010-04-02 14:05:02 +02003493static void pmac_ohci_off(struct pci_dev *dev)
Stefan Richter2ed0f182008-03-01 12:35:29 +01003494{
3495 if (machine_is(powermac)) {
3496 struct device_node *ofn = pci_device_to_OF_node(dev);
3497
3498 if (ofn) {
3499 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
3500 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
3501 }
3502 }
3503}
3504#else
Stefan Richter5da3dac2010-04-02 14:05:02 +02003505static inline void pmac_ohci_on(struct pci_dev *dev) {}
3506static inline void pmac_ohci_off(struct pci_dev *dev) {}
Stefan Richter2ed0f182008-03-01 12:35:29 +01003507#endif /* CONFIG_PPC_PMAC */
3508
Stefan Richter53dca512008-12-14 21:47:04 +01003509static int __devinit pci_probe(struct pci_dev *dev,
3510 const struct pci_device_id *ent)
Kristian Høgsberged568912006-12-19 19:58:35 -05003511{
3512 struct fw_ohci *ohci;
Stefan Richteraa0170f2010-10-17 14:09:12 +02003513 u32 bus_options, max_receive, link_speed, version;
Kristian Høgsberged568912006-12-19 19:58:35 -05003514 u64 guid;
Maxim Levitskydd237362010-11-29 04:09:50 +02003515 int i, err;
Kristian Høgsberged568912006-12-19 19:58:35 -05003516 size_t size;
3517
Stefan Richter7f7e37112011-07-10 00:23:03 +02003518 if (dev->vendor == PCI_VENDOR_ID_PINNACLE_SYSTEMS) {
3519 dev_err(&dev->dev, "Pinnacle MovieBoard is not yet supported\n");
3520 return -ENOSYS;
3521 }
3522
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04003523 ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
Kristian Høgsberged568912006-12-19 19:58:35 -05003524 if (ohci == NULL) {
Stefan Richter7007a072008-10-26 09:50:31 +01003525 err = -ENOMEM;
3526 goto fail;
Kristian Høgsberged568912006-12-19 19:58:35 -05003527 }
3528
3529 fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
3530
Stefan Richter5da3dac2010-04-02 14:05:02 +02003531 pmac_ohci_on(dev);
Stefan Richter130d5492008-03-24 20:55:28 +01003532
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003533 err = pci_enable_device(dev);
3534 if (err) {
Stefan Richter64d21722011-12-20 21:32:46 +01003535 dev_err(&dev->dev, "failed to enable OHCI hardware\n");
Stefan Richterbd7dee62008-02-24 18:59:55 +01003536 goto fail_free;
Kristian Høgsberged568912006-12-19 19:58:35 -05003537 }
3538
3539 pci_set_master(dev);
3540 pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
3541 pci_set_drvdata(dev, ohci);
3542
3543 spin_lock_init(&ohci->lock);
Stefan Richter02d37be2010-07-08 16:09:06 +02003544 mutex_init(&ohci->phy_reg_mutex);
Kristian Høgsberged568912006-12-19 19:58:35 -05003545
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +02003546 INIT_WORK(&ohci->bus_reset_work, bus_reset_work);
Kristian Høgsberged568912006-12-19 19:58:35 -05003547
Clemens Ladisch7baab9a2012-06-04 21:28:07 +02003548 if (!(pci_resource_flags(dev, 0) & IORESOURCE_MEM) ||
3549 pci_resource_len(dev, 0) < OHCI1394_REGISTER_SIZE) {
3550 dev_err(&dev->dev, "invalid MMIO resource\n");
3551 err = -ENXIO;
3552 goto fail_disable;
3553 }
3554
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003555 err = pci_request_region(dev, 0, ohci_driver_name);
3556 if (err) {
Stefan Richter64d21722011-12-20 21:32:46 +01003557 dev_err(&dev->dev, "MMIO resource unavailable\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003558 goto fail_disable;
Kristian Høgsberged568912006-12-19 19:58:35 -05003559 }
3560
3561 ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
3562 if (ohci->registers == NULL) {
Stefan Richter64d21722011-12-20 21:32:46 +01003563 dev_err(&dev->dev, "failed to remap registers\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003564 err = -ENXIO;
3565 goto fail_iomem;
Kristian Høgsberged568912006-12-19 19:58:35 -05003566 }
3567
Stefan Richter4a635592010-02-21 17:58:01 +01003568 for (i = 0; i < ARRAY_SIZE(ohci_quirks); i++)
Stefan Richter9993e0f2010-12-07 20:32:40 +01003569 if ((ohci_quirks[i].vendor == dev->vendor) &&
3570 (ohci_quirks[i].device == (unsigned short)PCI_ANY_ID ||
3571 ohci_quirks[i].device == dev->device) &&
3572 (ohci_quirks[i].revision == (unsigned short)PCI_ANY_ID ||
3573 ohci_quirks[i].revision >= dev->revision)) {
Stefan Richter4a635592010-02-21 17:58:01 +01003574 ohci->quirks = ohci_quirks[i].flags;
3575 break;
3576 }
Stefan Richter3e9cc2f2010-02-21 17:58:29 +01003577 if (param_quirks)
3578 ohci->quirks = param_quirks;
Clemens Ladischb6775322010-01-20 09:58:02 +01003579
Clemens Ladischec766a72010-11-30 08:25:17 +01003580 /*
3581 * Because dma_alloc_coherent() allocates at least one page,
3582 * we save space by using a common buffer for the AR request/
3583 * response descriptors and the self IDs buffer.
3584 */
3585 BUILD_BUG_ON(AR_BUFFERS * sizeof(struct descriptor) > PAGE_SIZE/4);
3586 BUILD_BUG_ON(SELF_ID_BUF_SIZE > PAGE_SIZE/2);
3587 ohci->misc_buffer = dma_alloc_coherent(ohci->card.device,
3588 PAGE_SIZE,
3589 &ohci->misc_buffer_bus,
3590 GFP_KERNEL);
3591 if (!ohci->misc_buffer) {
3592 err = -ENOMEM;
3593 goto fail_iounmap;
3594 }
3595
3596 err = ar_context_init(&ohci->ar_request_ctx, ohci, 0,
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01003597 OHCI1394_AsReqRcvContextControlSet);
3598 if (err < 0)
Clemens Ladischec766a72010-11-30 08:25:17 +01003599 goto fail_misc_buf;
Kristian Høgsberged568912006-12-19 19:58:35 -05003600
Clemens Ladischec766a72010-11-30 08:25:17 +01003601 err = ar_context_init(&ohci->ar_response_ctx, ohci, PAGE_SIZE/4,
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01003602 OHCI1394_AsRspRcvContextControlSet);
3603 if (err < 0)
3604 goto fail_arreq_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -05003605
Clemens Ladischc088ab302010-11-30 08:24:01 +01003606 err = context_init(&ohci->at_request_ctx, ohci,
3607 OHCI1394_AsReqTrContextControlSet, handle_at_packet);
3608 if (err < 0)
3609 goto fail_arrsp_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -05003610
Clemens Ladischc088ab302010-11-30 08:24:01 +01003611 err = context_init(&ohci->at_response_ctx, ohci,
3612 OHCI1394_AsRspTrContextControlSet, handle_at_packet);
3613 if (err < 0)
3614 goto fail_atreq_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -05003615
Kristian Høgsberged568912006-12-19 19:58:35 -05003616 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
Stefan Richter4817ed22008-12-21 16:39:46 +01003617 ohci->ir_context_channels = ~0ULL;
Clemens Ladischf117a3e2011-01-10 17:21:35 +01003618 ohci->ir_context_support = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
Stefan Richter4802f162010-02-21 17:58:52 +01003619 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
Clemens Ladischf117a3e2011-01-10 17:21:35 +01003620 ohci->ir_context_mask = ohci->ir_context_support;
Maxim Levitskydd237362010-11-29 04:09:50 +02003621 ohci->n_ir = hweight32(ohci->ir_context_mask);
3622 size = sizeof(struct iso_context) * ohci->n_ir;
Kristian Høgsberged568912006-12-19 19:58:35 -05003623 ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
3624
Stefan Richter4802f162010-02-21 17:58:52 +01003625 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
Clemens Ladischf117a3e2011-01-10 17:21:35 +01003626 ohci->it_context_support = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
Stefan Richter4802f162010-02-21 17:58:52 +01003627 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
Clemens Ladischf117a3e2011-01-10 17:21:35 +01003628 ohci->it_context_mask = ohci->it_context_support;
Maxim Levitskydd237362010-11-29 04:09:50 +02003629 ohci->n_it = hweight32(ohci->it_context_mask);
3630 size = sizeof(struct iso_context) * ohci->n_it;
Stefan Richter4802f162010-02-21 17:58:52 +01003631 ohci->it_context_list = kzalloc(size, GFP_KERNEL);
3632
Kristian Høgsberged568912006-12-19 19:58:35 -05003633 if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003634 err = -ENOMEM;
Stefan Richter7007a072008-10-26 09:50:31 +01003635 goto fail_contexts;
Kristian Høgsberged568912006-12-19 19:58:35 -05003636 }
3637
Clemens Ladischec766a72010-11-30 08:25:17 +01003638 ohci->self_id_cpu = ohci->misc_buffer + PAGE_SIZE/2;
3639 ohci->self_id_bus = ohci->misc_buffer_bus + PAGE_SIZE/2;
Kristian Høgsberged568912006-12-19 19:58:35 -05003640
Kristian Høgsberged568912006-12-19 19:58:35 -05003641 bus_options = reg_read(ohci, OHCI1394_BusOptions);
3642 max_receive = (bus_options >> 12) & 0xf;
3643 link_speed = bus_options & 0x7;
3644 guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
3645 reg_read(ohci, OHCI1394_GUIDLo);
3646
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003647 err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
Stefan Richtere1eff7a2009-02-03 17:55:19 +01003648 if (err)
Clemens Ladischec766a72010-11-30 08:25:17 +01003649 goto fail_contexts;
Kristian Høgsberged568912006-12-19 19:58:35 -05003650
Stefan Richter6fdb2ee2010-02-21 17:59:14 +01003651 version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
Stefan Richter64d21722011-12-20 21:32:46 +01003652 dev_notice(&dev->dev,
3653 "added OHCI v%x.%x device as card %d, "
Stefan Richter6fdb2ee2010-02-21 17:59:14 +01003654 "%d IR + %d IT contexts, quirks 0x%x\n",
Stefan Richter64d21722011-12-20 21:32:46 +01003655 version >> 16, version & 0xff, ohci->card.index,
Maxim Levitskydd237362010-11-29 04:09:50 +02003656 ohci->n_ir, ohci->n_it, ohci->quirks);
Stefan Richtere1eff7a2009-02-03 17:55:19 +01003657
Kristian Høgsberged568912006-12-19 19:58:35 -05003658 return 0;
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003659
Stefan Richter7007a072008-10-26 09:50:31 +01003660 fail_contexts:
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003661 kfree(ohci->ir_context_list);
Stefan Richter7007a072008-10-26 09:50:31 +01003662 kfree(ohci->it_context_list);
3663 context_release(&ohci->at_response_ctx);
Clemens Ladischc088ab302010-11-30 08:24:01 +01003664 fail_atreq_ctx:
Stefan Richter7007a072008-10-26 09:50:31 +01003665 context_release(&ohci->at_request_ctx);
Clemens Ladischc088ab302010-11-30 08:24:01 +01003666 fail_arrsp_ctx:
Stefan Richter7007a072008-10-26 09:50:31 +01003667 ar_context_release(&ohci->ar_response_ctx);
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01003668 fail_arreq_ctx:
Stefan Richter7007a072008-10-26 09:50:31 +01003669 ar_context_release(&ohci->ar_request_ctx);
Clemens Ladischec766a72010-11-30 08:25:17 +01003670 fail_misc_buf:
3671 dma_free_coherent(ohci->card.device, PAGE_SIZE,
3672 ohci->misc_buffer, ohci->misc_buffer_bus);
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01003673 fail_iounmap:
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003674 pci_iounmap(dev, ohci->registers);
3675 fail_iomem:
3676 pci_release_region(dev, 0);
3677 fail_disable:
3678 pci_disable_device(dev);
Stefan Richterbd7dee62008-02-24 18:59:55 +01003679 fail_free:
Oleg Drokind838d2c02011-03-11 04:17:27 +03003680 kfree(ohci);
Stefan Richter5da3dac2010-04-02 14:05:02 +02003681 pmac_ohci_off(dev);
Stefan Richter7007a072008-10-26 09:50:31 +01003682 fail:
3683 if (err == -ENOMEM)
Stefan Richter64d21722011-12-20 21:32:46 +01003684 dev_err(&dev->dev, "out of memory\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003685
3686 return err;
Kristian Høgsberged568912006-12-19 19:58:35 -05003687}
3688
3689static void pci_remove(struct pci_dev *dev)
3690{
3691 struct fw_ohci *ohci;
3692
3693 ohci = pci_get_drvdata(dev);
Kristian Høgsberge254a4b2007-03-07 12:12:38 -05003694 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
3695 flush_writes(ohci);
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +02003696 cancel_work_sync(&ohci->bus_reset_work);
Kristian Høgsberged568912006-12-19 19:58:35 -05003697 fw_core_remove_card(&ohci->card);
3698
Kristian Høgsbergc781c062007-05-07 20:33:32 -04003699 /*
3700 * FIXME: Fail all pending packets here, now that the upper
3701 * layers can't queue any more.
3702 */
Kristian Høgsberged568912006-12-19 19:58:35 -05003703
3704 software_reset(ohci);
3705 free_irq(dev->irq, ohci);
Jay Fenlasona55709b2008-10-22 15:59:42 -04003706
3707 if (ohci->next_config_rom && ohci->next_config_rom != ohci->config_rom)
3708 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
3709 ohci->next_config_rom, ohci->next_config_rom_bus);
3710 if (ohci->config_rom)
3711 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
3712 ohci->config_rom, ohci->config_rom_bus);
Jay Fenlasona55709b2008-10-22 15:59:42 -04003713 ar_context_release(&ohci->ar_request_ctx);
3714 ar_context_release(&ohci->ar_response_ctx);
Clemens Ladischec766a72010-11-30 08:25:17 +01003715 dma_free_coherent(ohci->card.device, PAGE_SIZE,
3716 ohci->misc_buffer, ohci->misc_buffer_bus);
Jay Fenlasona55709b2008-10-22 15:59:42 -04003717 context_release(&ohci->at_request_ctx);
3718 context_release(&ohci->at_response_ctx);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003719 kfree(ohci->it_context_list);
3720 kfree(ohci->ir_context_list);
Clemens Ladisch262444e2010-06-05 12:31:25 +02003721 pci_disable_msi(dev);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003722 pci_iounmap(dev, ohci->registers);
3723 pci_release_region(dev, 0);
3724 pci_disable_device(dev);
Oleg Drokind838d2c02011-03-11 04:17:27 +03003725 kfree(ohci);
Stefan Richter5da3dac2010-04-02 14:05:02 +02003726 pmac_ohci_off(dev);
Stefan Richterea8d0062008-03-01 02:42:56 +01003727
Stefan Richter64d21722011-12-20 21:32:46 +01003728 dev_notice(&dev->dev, "removed fw-ohci device\n");
Kristian Høgsberged568912006-12-19 19:58:35 -05003729}
3730
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003731#ifdef CONFIG_PM
Stefan Richter2ed0f182008-03-01 12:35:29 +01003732static int pci_suspend(struct pci_dev *dev, pm_message_t state)
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003733{
Stefan Richter2ed0f182008-03-01 12:35:29 +01003734 struct fw_ohci *ohci = pci_get_drvdata(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003735 int err;
3736
3737 software_reset(ohci);
Stefan Richter2ed0f182008-03-01 12:35:29 +01003738 free_irq(dev->irq, ohci);
Clemens Ladisch262444e2010-06-05 12:31:25 +02003739 pci_disable_msi(dev);
Stefan Richter2ed0f182008-03-01 12:35:29 +01003740 err = pci_save_state(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003741 if (err) {
Stefan Richter64d21722011-12-20 21:32:46 +01003742 dev_err(&dev->dev, "pci_save_state failed\n");
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003743 return err;
3744 }
Stefan Richter2ed0f182008-03-01 12:35:29 +01003745 err = pci_set_power_state(dev, pci_choose_state(dev, state));
Stefan Richter55111422007-09-06 09:50:30 +02003746 if (err)
Stefan Richter64d21722011-12-20 21:32:46 +01003747 dev_err(&dev->dev, "pci_set_power_state failed with %d\n", err);
Stefan Richter5da3dac2010-04-02 14:05:02 +02003748 pmac_ohci_off(dev);
Stefan Richterea8d0062008-03-01 02:42:56 +01003749
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003750 return 0;
3751}
3752
Stefan Richter2ed0f182008-03-01 12:35:29 +01003753static int pci_resume(struct pci_dev *dev)
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003754{
Stefan Richter2ed0f182008-03-01 12:35:29 +01003755 struct fw_ohci *ohci = pci_get_drvdata(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003756 int err;
3757
Stefan Richter5da3dac2010-04-02 14:05:02 +02003758 pmac_ohci_on(dev);
Stefan Richter2ed0f182008-03-01 12:35:29 +01003759 pci_set_power_state(dev, PCI_D0);
3760 pci_restore_state(dev);
3761 err = pci_enable_device(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003762 if (err) {
Stefan Richter64d21722011-12-20 21:32:46 +01003763 dev_err(&dev->dev, "pci_enable_device failed\n");
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003764 return err;
3765 }
3766
Maxim Levitsky8662b6b2010-11-29 04:09:49 +02003767 /* Some systems don't setup GUID register on resume from ram */
3768 if (!reg_read(ohci, OHCI1394_GUIDLo) &&
3769 !reg_read(ohci, OHCI1394_GUIDHi)) {
3770 reg_write(ohci, OHCI1394_GUIDLo, (u32)ohci->card.guid);
3771 reg_write(ohci, OHCI1394_GUIDHi, (u32)(ohci->card.guid >> 32));
3772 }
3773
Maxim Levitskydd237362010-11-29 04:09:50 +02003774 err = ohci_enable(&ohci->card, NULL, 0);
Maxim Levitskydd237362010-11-29 04:09:50 +02003775 if (err)
3776 return err;
3777
3778 ohci_resume_iso_dma(ohci);
Stefan Richter693a50b2011-01-01 15:17:05 +01003779
Maxim Levitskydd237362010-11-29 04:09:50 +02003780 return 0;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003781}
3782#endif
3783
Németh Mártona67483d2010-01-10 13:14:26 +01003784static const struct pci_device_id pci_table[] = {
Kristian Høgsberged568912006-12-19 19:58:35 -05003785 { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
3786 { }
3787};
3788
3789MODULE_DEVICE_TABLE(pci, pci_table);
3790
3791static struct pci_driver fw_ohci_pci_driver = {
3792 .name = ohci_driver_name,
3793 .id_table = pci_table,
3794 .probe = pci_probe,
3795 .remove = pci_remove,
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003796#ifdef CONFIG_PM
3797 .resume = pci_resume,
3798 .suspend = pci_suspend,
3799#endif
Kristian Høgsberged568912006-12-19 19:58:35 -05003800};
3801
Axel Linfe2af112012-04-03 10:07:01 +08003802module_pci_driver(fw_ohci_pci_driver);
3803
Kristian Høgsberged568912006-12-19 19:58:35 -05003804MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
3805MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
3806MODULE_LICENSE("GPL");
3807
Olaf Hering1e4c7b02007-05-05 23:17:13 +02003808/* Provide a module alias so root-on-sbp2 initrds don't break. */
3809#ifndef CONFIG_IEEE1394_OHCI1394_MODULE
3810MODULE_ALIAS("ohci1394");
3811#endif