blob: 1912136f7257762c99e92e2a8d27253ffc0d9b74 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Uwe Kleine-Königf890cef2015-02-24 11:17:08 +01002 * Driver for Motorola/Freescale IMX serial ports
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
Uwe Kleine-Königf890cef2015-02-24 11:17:08 +01004 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
Uwe Kleine-Königf890cef2015-02-24 11:17:08 +01006 * Author: Sascha Hauer <sascha@saschahauer.de>
7 * Copyright (C) 2004 Pengutronix
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
Linus Torvalds1da177e2005-04-16 15:20:36 -070018 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070019
20#if defined(CONFIG_SERIAL_IMX_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
21#define SUPPORT_SYSRQ
22#endif
23
24#include <linux/module.h>
25#include <linux/ioport.h>
26#include <linux/init.h>
27#include <linux/console.h>
28#include <linux/sysrq.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010029#include <linux/platform_device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <linux/tty.h>
31#include <linux/tty_flip.h>
32#include <linux/serial_core.h>
33#include <linux/serial.h>
Sascha Hauer38a41fd2008-07-05 10:02:46 +020034#include <linux/clk.h>
Fabian Godehardtb6e49132009-06-11 14:53:18 +010035#include <linux/delay.h>
Oskar Schirmer534fca02009-06-11 14:52:23 +010036#include <linux/rational.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090037#include <linux/slab.h>
Shawn Guo22698aa2011-06-25 02:04:34 +080038#include <linux/of.h>
39#include <linux/of_device.h>
Sachin Kamate32a9f82013-01-07 10:25:03 +053040#include <linux/io.h>
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080041#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#include <asm/irq.h>
Arnd Bergmann82906b12012-08-24 15:14:29 +020044#include <linux/platform_data/serial-imx.h>
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080045#include <linux/platform_data/dma-imx.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046
Uwe Kleine-König58362d52015-12-13 11:30:03 +010047#include "serial_mctrl_gpio.h"
48
Sascha Hauerff4bfb22007-04-26 08:26:13 +010049/* Register definitions */
50#define URXD0 0x0 /* Receiver Register */
51#define URTX0 0x40 /* Transmitter Register */
52#define UCR1 0x80 /* Control Register 1 */
53#define UCR2 0x84 /* Control Register 2 */
54#define UCR3 0x88 /* Control Register 3 */
55#define UCR4 0x8c /* Control Register 4 */
56#define UFCR 0x90 /* FIFO Control Register */
57#define USR1 0x94 /* Status Register 1 */
58#define USR2 0x98 /* Status Register 2 */
59#define UESC 0x9c /* Escape Character Register */
60#define UTIM 0xa0 /* Escape Timer Register */
61#define UBIR 0xa4 /* BRM Incremental Register */
62#define UBMR 0xa8 /* BRM Modulator Register */
63#define UBRC 0xac /* Baud Rate Count Register */
Shawn Guofe6b5402011-06-25 02:04:33 +080064#define IMX21_ONEMS 0xb0 /* One Millisecond register */
65#define IMX1_UTS 0xd0 /* UART Test Register on i.mx1 */
66#define IMX21_UTS 0xb4 /* UART Test Register on all other i.mx*/
Sascha Hauerff4bfb22007-04-26 08:26:13 +010067
68/* UART Control Register Bit Fields.*/
Jiada Wang55d86932014-12-09 18:11:22 +090069#define URXD_DUMMY_READ (1<<16)
Sachin Kamat82313e62013-01-07 10:25:02 +053070#define URXD_CHARRDY (1<<15)
71#define URXD_ERR (1<<14)
72#define URXD_OVRRUN (1<<13)
73#define URXD_FRMERR (1<<12)
74#define URXD_BRK (1<<11)
75#define URXD_PRERR (1<<10)
Dirk Behme26c47412014-09-03 12:33:53 +010076#define URXD_RX_DATA (0xFF<<0)
Sachin Kamat82313e62013-01-07 10:25:02 +053077#define UCR1_ADEN (1<<15) /* Auto detect interrupt */
78#define UCR1_ADBR (1<<14) /* Auto detect baud rate */
79#define UCR1_TRDYEN (1<<13) /* Transmitter ready interrupt enable */
80#define UCR1_IDEN (1<<12) /* Idle condition interrupt */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080081#define UCR1_ICD_REG(x) (((x) & 3) << 10) /* idle condition detect */
Sachin Kamat82313e62013-01-07 10:25:02 +053082#define UCR1_RRDYEN (1<<9) /* Recv ready interrupt enable */
83#define UCR1_RDMAEN (1<<8) /* Recv ready DMA enable */
84#define UCR1_IREN (1<<7) /* Infrared interface enable */
85#define UCR1_TXMPTYEN (1<<6) /* Transimitter empty interrupt enable */
86#define UCR1_RTSDEN (1<<5) /* RTS delta interrupt enable */
87#define UCR1_SNDBRK (1<<4) /* Send break */
88#define UCR1_TDMAEN (1<<3) /* Transmitter ready DMA enable */
89#define IMX1_UCR1_UARTCLKEN (1<<2) /* UART clock enabled, i.mx1 only */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080090#define UCR1_ATDMAEN (1<<2) /* Aging DMA Timer Enable */
Sachin Kamat82313e62013-01-07 10:25:02 +053091#define UCR1_DOZE (1<<1) /* Doze */
92#define UCR1_UARTEN (1<<0) /* UART enabled */
93#define UCR2_ESCI (1<<15) /* Escape seq interrupt enable */
94#define UCR2_IRTS (1<<14) /* Ignore RTS pin */
95#define UCR2_CTSC (1<<13) /* CTS pin control */
96#define UCR2_CTS (1<<12) /* Clear to send */
97#define UCR2_ESCEN (1<<11) /* Escape enable */
98#define UCR2_PREN (1<<8) /* Parity enable */
99#define UCR2_PROE (1<<7) /* Parity odd/even */
100#define UCR2_STPB (1<<6) /* Stop */
101#define UCR2_WS (1<<5) /* Word size */
102#define UCR2_RTSEN (1<<4) /* Request to send interrupt enable */
103#define UCR2_ATEN (1<<3) /* Aging Timer Enable */
104#define UCR2_TXEN (1<<2) /* Transmitter enabled */
105#define UCR2_RXEN (1<<1) /* Receiver enabled */
106#define UCR2_SRST (1<<0) /* SW reset */
107#define UCR3_DTREN (1<<13) /* DTR interrupt enable */
108#define UCR3_PARERREN (1<<12) /* Parity enable */
109#define UCR3_FRAERREN (1<<11) /* Frame error interrupt enable */
110#define UCR3_DSR (1<<10) /* Data set ready */
111#define UCR3_DCD (1<<9) /* Data carrier detect */
112#define UCR3_RI (1<<8) /* Ring indicator */
Fabio Estevamb38cb7d2014-05-14 15:55:03 -0300113#define UCR3_ADNIMP (1<<7) /* Autobaud Detection Not Improved */
Sachin Kamat82313e62013-01-07 10:25:02 +0530114#define UCR3_RXDSEN (1<<6) /* Receive status interrupt enable */
115#define UCR3_AIRINTEN (1<<5) /* Async IR wake interrupt enable */
116#define UCR3_AWAKEN (1<<4) /* Async wake interrupt enable */
Uwe Kleine-König27e16502016-03-24 14:24:25 +0100117#define UCR3_DTRDEN (1<<3) /* Data Terminal Ready Delta Enable. */
Sachin Kamat82313e62013-01-07 10:25:02 +0530118#define IMX21_UCR3_RXDMUXSEL (1<<2) /* RXD Muxed Input Select */
119#define UCR3_INVT (1<<1) /* Inverted Infrared transmission */
120#define UCR3_BPEN (1<<0) /* Preset registers enable */
121#define UCR4_CTSTL_SHF 10 /* CTS trigger level shift */
122#define UCR4_CTSTL_MASK 0x3F /* CTS trigger is 6 bits wide */
123#define UCR4_INVR (1<<9) /* Inverted infrared reception */
124#define UCR4_ENIRI (1<<8) /* Serial infrared interrupt enable */
125#define UCR4_WKEN (1<<7) /* Wake interrupt enable */
126#define UCR4_REF16 (1<<6) /* Ref freq 16 MHz */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800127#define UCR4_IDDMAEN (1<<6) /* DMA IDLE Condition Detected */
Sachin Kamat82313e62013-01-07 10:25:02 +0530128#define UCR4_IRSC (1<<5) /* IR special case */
129#define UCR4_TCEN (1<<3) /* Transmit complete interrupt enable */
130#define UCR4_BKEN (1<<2) /* Break condition interrupt enable */
131#define UCR4_OREN (1<<1) /* Receiver overrun interrupt enable */
132#define UCR4_DREN (1<<0) /* Recv data ready interrupt enable */
133#define UFCR_RXTL_SHF 0 /* Receiver trigger level shift */
134#define UFCR_DCEDTE (1<<6) /* DCE/DTE mode select */
135#define UFCR_RFDIV (7<<7) /* Reference freq divider mask */
136#define UFCR_RFDIV_REG(x) (((x) < 7 ? 6 - (x) : 6) << 7)
137#define UFCR_TXTL_SHF 10 /* Transmitter trigger level shift */
138#define USR1_PARITYERR (1<<15) /* Parity error interrupt flag */
139#define USR1_RTSS (1<<14) /* RTS pin status */
140#define USR1_TRDY (1<<13) /* Transmitter ready interrupt/dma flag */
141#define USR1_RTSD (1<<12) /* RTS delta */
142#define USR1_ESCF (1<<11) /* Escape seq interrupt flag */
143#define USR1_FRAMERR (1<<10) /* Frame error interrupt flag */
144#define USR1_RRDY (1<<9) /* Receiver ready interrupt/dma flag */
Lucas Stach86a04ba2015-09-04 17:52:38 +0200145#define USR1_AGTIM (1<<8) /* Ageing timer interrupt flag */
Uwe Kleine-König27e16502016-03-24 14:24:25 +0100146#define USR1_DTRD (1<<7) /* DTR Delta */
Sachin Kamat82313e62013-01-07 10:25:02 +0530147#define USR1_RXDS (1<<6) /* Receiver idle interrupt flag */
148#define USR1_AIRINT (1<<5) /* Async IR wake interrupt flag */
149#define USR1_AWAKE (1<<4) /* Aysnc wake interrupt flag */
150#define USR2_ADET (1<<15) /* Auto baud rate detect complete */
151#define USR2_TXFE (1<<14) /* Transmit buffer FIFO empty */
152#define USR2_DTRF (1<<13) /* DTR edge interrupt flag */
153#define USR2_IDLE (1<<12) /* Idle condition */
Uwe Kleine-König90ebc482015-10-18 21:34:46 +0200154#define USR2_RIDELT (1<<10) /* Ring Interrupt Delta */
155#define USR2_RIIN (1<<9) /* Ring Indicator Input */
Sachin Kamat82313e62013-01-07 10:25:02 +0530156#define USR2_IRINT (1<<8) /* Serial infrared interrupt flag */
157#define USR2_WAKE (1<<7) /* Wake */
Uwe Kleine-König90ebc482015-10-18 21:34:46 +0200158#define USR2_DCDIN (1<<5) /* Data Carrier Detect Input */
Sachin Kamat82313e62013-01-07 10:25:02 +0530159#define USR2_RTSF (1<<4) /* RTS edge interrupt flag */
160#define USR2_TXDC (1<<3) /* Transmitter complete */
161#define USR2_BRCD (1<<2) /* Break condition */
162#define USR2_ORE (1<<1) /* Overrun error */
163#define USR2_RDR (1<<0) /* Recv data ready */
164#define UTS_FRCPERR (1<<13) /* Force parity error */
165#define UTS_LOOP (1<<12) /* Loop tx and rx */
166#define UTS_TXEMPTY (1<<6) /* TxFIFO empty */
167#define UTS_RXEMPTY (1<<5) /* RxFIFO empty */
168#define UTS_TXFULL (1<<4) /* TxFIFO full */
169#define UTS_RXFULL (1<<3) /* RxFIFO full */
170#define UTS_SOFTRST (1<<0) /* Software reset */
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100171
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172/* We've been assigned a range on the "Low-density serial ports" major */
Sachin Kamat82313e62013-01-07 10:25:02 +0530173#define SERIAL_IMX_MAJOR 207
174#define MINOR_START 16
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200175#define DEV_NAME "ttymxc"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178 * This determines how often we check the modem status signals
179 * for any change. They generally aren't connected to an IRQ
180 * so we have to poll them. We also check immediately before
181 * filling the TX fifo incase CTS has been dropped.
182 */
183#define MCTRL_TIMEOUT (250*HZ/1000)
184
185#define DRIVER_NAME "IMX-uart"
186
Sascha Hauerdbff4e92008-07-05 10:02:45 +0200187#define UART_NR 8
188
Uwe Kleine-Königf95661b2015-02-24 11:17:09 +0100189/* i.MX21 type uart runs on all i.mx except i.MX1 and i.MX6q */
Shawn Guofe6b5402011-06-25 02:04:33 +0800190enum imx_uart_type {
191 IMX1_UART,
192 IMX21_UART,
Huang Shijiea496e622013-07-08 17:14:17 +0800193 IMX6Q_UART,
Shawn Guofe6b5402011-06-25 02:04:33 +0800194};
195
196/* device type dependent stuff */
197struct imx_uart_data {
198 unsigned uts_reg;
199 enum imx_uart_type devtype;
200};
201
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202struct imx_port {
203 struct uart_port port;
204 struct timer_list timer;
205 unsigned int old_status;
Daniel Glöckner26bbb3f2009-06-11 14:36:29 +0100206 unsigned int have_rtscts:1;
Huang Shijie20ff2fe2013-05-30 14:07:12 +0800207 unsigned int dte_mode:1;
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100208 unsigned int irda_inv_rx:1;
209 unsigned int irda_inv_tx:1;
210 unsigned short trcv_delay; /* transceiver delay */
Sascha Hauer3a9465f2012-03-07 09:31:43 +0100211 struct clk *clk_ipg;
212 struct clk *clk_per;
Uwe Kleine-König7d0b0662012-05-21 21:57:39 +0200213 const struct imx_uart_data *devdata;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800214
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100215 struct mctrl_gpios *gpios;
216
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800217 /* DMA fields */
218 unsigned int dma_is_inited:1;
219 unsigned int dma_is_enabled:1;
220 unsigned int dma_is_rxing:1;
221 unsigned int dma_is_txing:1;
222 struct dma_chan *dma_chan_rx, *dma_chan_tx;
223 struct scatterlist rx_sgl, tx_sgl[2];
224 void *rx_buf;
Nandor Han9d297232016-08-08 15:38:27 +0300225 struct circ_buf rx_ring;
226 unsigned int rx_periods;
227 dma_cookie_t rx_cookie;
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800228 unsigned int tx_bytes;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800229 unsigned int dma_tx_nents;
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -0700230 wait_queue_head_t dma_wait;
Shenwei Wang90bb6bd2015-07-30 10:32:36 -0500231 unsigned int saved_reg[10];
Eduardo Valentinc868cbb2015-08-11 10:21:23 -0700232 bool context_saved;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233};
234
Dirk Behme0ad5a812011-12-22 09:57:52 +0100235struct imx_port_ucrs {
236 unsigned int ucr1;
237 unsigned int ucr2;
238 unsigned int ucr3;
239};
240
Shawn Guofe6b5402011-06-25 02:04:33 +0800241static struct imx_uart_data imx_uart_devdata[] = {
242 [IMX1_UART] = {
243 .uts_reg = IMX1_UTS,
244 .devtype = IMX1_UART,
245 },
246 [IMX21_UART] = {
247 .uts_reg = IMX21_UTS,
248 .devtype = IMX21_UART,
249 },
Huang Shijiea496e622013-07-08 17:14:17 +0800250 [IMX6Q_UART] = {
251 .uts_reg = IMX21_UTS,
252 .devtype = IMX6Q_UART,
253 },
Shawn Guofe6b5402011-06-25 02:04:33 +0800254};
255
Krzysztof Kozlowski31ada042015-05-02 00:40:02 +0900256static const struct platform_device_id imx_uart_devtype[] = {
Shawn Guofe6b5402011-06-25 02:04:33 +0800257 {
258 .name = "imx1-uart",
259 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX1_UART],
260 }, {
261 .name = "imx21-uart",
262 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX21_UART],
263 }, {
Huang Shijiea496e622013-07-08 17:14:17 +0800264 .name = "imx6q-uart",
265 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX6Q_UART],
266 }, {
Shawn Guofe6b5402011-06-25 02:04:33 +0800267 /* sentinel */
268 }
269};
270MODULE_DEVICE_TABLE(platform, imx_uart_devtype);
271
Sanjeev Sharmaad3d4fd2015-02-03 16:16:06 +0530272static const struct of_device_id imx_uart_dt_ids[] = {
Huang Shijiea496e622013-07-08 17:14:17 +0800273 { .compatible = "fsl,imx6q-uart", .data = &imx_uart_devdata[IMX6Q_UART], },
Shawn Guo22698aa2011-06-25 02:04:34 +0800274 { .compatible = "fsl,imx1-uart", .data = &imx_uart_devdata[IMX1_UART], },
275 { .compatible = "fsl,imx21-uart", .data = &imx_uart_devdata[IMX21_UART], },
276 { /* sentinel */ }
277};
278MODULE_DEVICE_TABLE(of, imx_uart_dt_ids);
279
Shawn Guofe6b5402011-06-25 02:04:33 +0800280static inline unsigned uts_reg(struct imx_port *sport)
281{
282 return sport->devdata->uts_reg;
283}
284
285static inline int is_imx1_uart(struct imx_port *sport)
286{
287 return sport->devdata->devtype == IMX1_UART;
288}
289
290static inline int is_imx21_uart(struct imx_port *sport)
291{
292 return sport->devdata->devtype == IMX21_UART;
293}
294
Huang Shijiea496e622013-07-08 17:14:17 +0800295static inline int is_imx6q_uart(struct imx_port *sport)
296{
297 return sport->devdata->devtype == IMX6Q_UART;
298}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299/*
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200300 * Save and restore functions for UCR1, UCR2 and UCR3 registers
301 */
Fabio Estevam93d94b32014-11-12 15:55:07 -0200302#if defined(CONFIG_SERIAL_IMX_CONSOLE)
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200303static void imx_port_ucrs_save(struct uart_port *port,
304 struct imx_port_ucrs *ucr)
305{
306 /* save control registers */
307 ucr->ucr1 = readl(port->membase + UCR1);
308 ucr->ucr2 = readl(port->membase + UCR2);
309 ucr->ucr3 = readl(port->membase + UCR3);
310}
311
312static void imx_port_ucrs_restore(struct uart_port *port,
313 struct imx_port_ucrs *ucr)
314{
315 /* restore control registers */
316 writel(ucr->ucr1, port->membase + UCR1);
317 writel(ucr->ucr2, port->membase + UCR2);
318 writel(ucr->ucr3, port->membase + UCR3);
319}
Fabio Estevame8bfa762013-06-05 00:58:46 -0300320#endif
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200321
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100322static void imx_port_rts_active(struct imx_port *sport, unsigned long *ucr2)
323{
324 *ucr2 &= ~UCR2_CTSC;
325 *ucr2 |= UCR2_CTS;
326
327 mctrl_gpio_set(sport->gpios, sport->port.mctrl | TIOCM_RTS);
328}
329
330static void imx_port_rts_inactive(struct imx_port *sport, unsigned long *ucr2)
331{
332 *ucr2 &= ~(UCR2_CTSC | UCR2_CTS);
333
334 mctrl_gpio_set(sport->gpios, sport->port.mctrl & ~TIOCM_RTS);
335}
336
337static void imx_port_rts_auto(struct imx_port *sport, unsigned long *ucr2)
338{
339 *ucr2 |= UCR2_CTSC;
340}
341
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200342/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343 * interrupts disabled on entry
344 */
Russell Kingb129a8c2005-08-31 10:12:14 +0100345static void imx_stop_tx(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346{
347 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100348 unsigned long temp;
349
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -0700350 /*
351 * We are maybe in the SMP context, so if the DMA TX thread is running
352 * on other cpu, we have to wait for it to finish.
353 */
354 if (sport->dma_is_enabled && sport->dma_is_txing)
355 return;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800356
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100357 temp = readl(port->membase + UCR1);
358 writel(temp & ~UCR1_TXMPTYEN, port->membase + UCR1);
359
360 /* in rs485 mode disable transmitter if shifter is empty */
361 if (port->rs485.flags & SER_RS485_ENABLED &&
362 readl(port->membase + USR2) & USR2_TXDC) {
363 temp = readl(port->membase + UCR2);
364 if (port->rs485.flags & SER_RS485_RTS_AFTER_SEND)
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100365 imx_port_rts_inactive(sport, &temp);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100366 else
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100367 imx_port_rts_active(sport, &temp);
Baruch Siach7d1cadc2016-02-29 14:34:10 +0200368 temp |= UCR2_RXEN;
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100369 writel(temp, port->membase + UCR2);
370
371 temp = readl(port->membase + UCR4);
372 temp &= ~UCR4_TCEN;
373 writel(temp, port->membase + UCR4);
374 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375}
376
377/*
378 * interrupts disabled on entry
379 */
380static void imx_stop_rx(struct uart_port *port)
381{
382 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100383 unsigned long temp;
384
Huang Shijie45564a62014-09-19 15:33:12 +0800385 if (sport->dma_is_enabled && sport->dma_is_rxing) {
386 if (sport->port.suspended) {
387 dmaengine_terminate_all(sport->dma_chan_rx);
388 sport->dma_is_rxing = 0;
389 } else {
390 return;
391 }
392 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800393
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100394 temp = readl(sport->port.membase + UCR2);
Sachin Kamat82313e62013-01-07 10:25:02 +0530395 writel(temp & ~UCR2_RXEN, sport->port.membase + UCR2);
Huang Shijie85878392014-05-23 12:32:54 +0800396
397 /* disable the `Receiver Ready Interrrupt` */
398 temp = readl(sport->port.membase + UCR1);
399 writel(temp & ~UCR1_RRDYEN, sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400}
401
402/*
403 * Set the modem control timer to fire immediately.
404 */
405static void imx_enable_ms(struct uart_port *port)
406{
407 struct imx_port *sport = (struct imx_port *)port;
408
409 mod_timer(&sport->timer, jiffies);
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100410
411 mctrl_gpio_enable_ms(sport->gpios);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412}
413
Jiada Wang91a1a902014-12-09 18:11:36 +0900414static void imx_dma_tx(struct imx_port *sport);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415static inline void imx_transmit_buffer(struct imx_port *sport)
416{
Alan Coxebd2c8f2009-09-19 13:13:28 -0700417 struct circ_buf *xmit = &sport->port.state->xmit;
Jiada Wang91a1a902014-12-09 18:11:36 +0900418 unsigned long temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400420 if (sport->port.x_char) {
421 /* Send next char */
422 writel(sport->port.x_char, sport->port.membase + URTX0);
Jiada Wang7e2fb5a2014-12-09 18:11:35 +0900423 sport->port.icount.tx++;
424 sport->port.x_char = 0;
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400425 return;
426 }
427
428 if (uart_circ_empty(xmit) || uart_tx_stopped(&sport->port)) {
429 imx_stop_tx(&sport->port);
430 return;
431 }
432
Jiada Wang91a1a902014-12-09 18:11:36 +0900433 if (sport->dma_is_enabled) {
434 /*
435 * We've just sent a X-char Ensure the TX DMA is enabled
436 * and the TX IRQ is disabled.
437 **/
438 temp = readl(sport->port.membase + UCR1);
439 temp &= ~UCR1_TXMPTYEN;
440 if (sport->dma_is_txing) {
441 temp |= UCR1_TDMAEN;
442 writel(temp, sport->port.membase + UCR1);
443 } else {
444 writel(temp, sport->port.membase + UCR1);
445 imx_dma_tx(sport);
446 }
447 }
448
Volker Ernst4e4e6602010-10-13 11:03:57 +0200449 while (!uart_circ_empty(xmit) &&
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400450 !(readl(sport->port.membase + uts_reg(sport)) & UTS_TXFULL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451 /* send xmit->buf[xmit->tail]
452 * out the port here */
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100453 writel(xmit->buf[xmit->tail], sport->port.membase + URTX0);
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100454 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455 sport->port.icount.tx++;
Sascha Hauer8c0b2542007-02-05 16:10:16 -0800456 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457
Fabian Godehardt977757312009-06-11 14:37:19 +0100458 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
459 uart_write_wakeup(&sport->port);
460
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461 if (uart_circ_empty(xmit))
Russell Kingb129a8c2005-08-31 10:12:14 +0100462 imx_stop_tx(&sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463}
464
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800465static void dma_tx_callback(void *data)
466{
467 struct imx_port *sport = data;
468 struct scatterlist *sgl = &sport->tx_sgl[0];
469 struct circ_buf *xmit = &sport->port.state->xmit;
470 unsigned long flags;
Dirk Behmea2c718c2014-12-09 18:11:31 +0900471 unsigned long temp;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800472
Dirk Behme42f752b2014-12-09 18:11:28 +0900473 spin_lock_irqsave(&sport->port.lock, flags);
474
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800475 dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
476
Dirk Behmea2c718c2014-12-09 18:11:31 +0900477 temp = readl(sport->port.membase + UCR1);
478 temp &= ~UCR1_TDMAEN;
479 writel(temp, sport->port.membase + UCR1);
480
Dirk Behme42f752b2014-12-09 18:11:28 +0900481 /* update the stat */
482 xmit->tail = (xmit->tail + sport->tx_bytes) & (UART_XMIT_SIZE - 1);
483 sport->port.icount.tx += sport->tx_bytes;
484
485 dev_dbg(sport->port.dev, "we finish the TX DMA.\n");
486
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800487 sport->dma_is_txing = 0;
488
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800489 spin_unlock_irqrestore(&sport->port.lock, flags);
490
Jiada Wangd64b8602014-12-09 18:11:29 +0900491 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
492 uart_write_wakeup(&sport->port);
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -0700493
494 if (waitqueue_active(&sport->dma_wait)) {
495 wake_up(&sport->dma_wait);
496 dev_dbg(sport->port.dev, "exit in %s.\n", __func__);
497 return;
498 }
Jiada Wang0bbc9b82014-12-09 18:11:30 +0900499
500 spin_lock_irqsave(&sport->port.lock, flags);
501 if (!uart_circ_empty(xmit) && !uart_tx_stopped(&sport->port))
502 imx_dma_tx(sport);
503 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800504}
505
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800506static void imx_dma_tx(struct imx_port *sport)
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800507{
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800508 struct circ_buf *xmit = &sport->port.state->xmit;
509 struct scatterlist *sgl = sport->tx_sgl;
510 struct dma_async_tx_descriptor *desc;
511 struct dma_chan *chan = sport->dma_chan_tx;
512 struct device *dev = sport->port.dev;
Dirk Behmea2c718c2014-12-09 18:11:31 +0900513 unsigned long temp;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800514 int ret;
515
Dirk Behme42f752b2014-12-09 18:11:28 +0900516 if (sport->dma_is_txing)
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800517 return;
518
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800519 sport->tx_bytes = uart_circ_chars_pending(xmit);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800520
Dirk Behme7942f852014-12-09 18:11:25 +0900521 if (xmit->tail < xmit->head) {
522 sport->dma_tx_nents = 1;
523 sg_init_one(sgl, xmit->buf + xmit->tail, sport->tx_bytes);
524 } else {
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800525 sport->dma_tx_nents = 2;
526 sg_init_table(sgl, 2);
527 sg_set_buf(sgl, xmit->buf + xmit->tail,
528 UART_XMIT_SIZE - xmit->tail);
529 sg_set_buf(sgl + 1, xmit->buf, xmit->head);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800530 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800531
532 ret = dma_map_sg(dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
533 if (ret == 0) {
534 dev_err(dev, "DMA mapping error for TX.\n");
535 return;
536 }
537 desc = dmaengine_prep_slave_sg(chan, sgl, sport->dma_tx_nents,
538 DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
539 if (!desc) {
Dirk Behme24649822014-12-09 18:11:26 +0900540 dma_unmap_sg(dev, sgl, sport->dma_tx_nents,
541 DMA_TO_DEVICE);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800542 dev_err(dev, "We cannot prepare for the TX slave dma!\n");
543 return;
544 }
545 desc->callback = dma_tx_callback;
546 desc->callback_param = sport;
547
548 dev_dbg(dev, "TX: prepare to send %lu bytes by DMA.\n",
549 uart_circ_chars_pending(xmit));
Dirk Behmea2c718c2014-12-09 18:11:31 +0900550
551 temp = readl(sport->port.membase + UCR1);
552 temp |= UCR1_TDMAEN;
553 writel(temp, sport->port.membase + UCR1);
554
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800555 /* fire it */
556 sport->dma_is_txing = 1;
557 dmaengine_submit(desc);
558 dma_async_issue_pending(chan);
559 return;
560}
561
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562/*
563 * interrupts disabled on entry
564 */
Russell Kingb129a8c2005-08-31 10:12:14 +0100565static void imx_start_tx(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566{
567 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100568 unsigned long temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100570 if (port->rs485.flags & SER_RS485_ENABLED) {
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100571 temp = readl(port->membase + UCR2);
572 if (port->rs485.flags & SER_RS485_RTS_ON_SEND)
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100573 imx_port_rts_inactive(sport, &temp);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100574 else
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100575 imx_port_rts_active(sport, &temp);
Baruch Siach7d1cadc2016-02-29 14:34:10 +0200576 if (!(port->rs485.flags & SER_RS485_RX_DURING_TX))
577 temp &= ~UCR2_RXEN;
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100578 writel(temp, port->membase + UCR2);
579
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100580 /* enable transmitter and shifter empty irq */
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100581 temp = readl(port->membase + UCR4);
582 temp |= UCR4_TCEN;
583 writel(temp, port->membase + UCR4);
584 }
585
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800586 if (!sport->dma_is_enabled) {
587 temp = readl(sport->port.membase + UCR1);
588 writel(temp | UCR1_TXMPTYEN, sport->port.membase + UCR1);
589 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700590
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800591 if (sport->dma_is_enabled) {
Jiada Wang91a1a902014-12-09 18:11:36 +0900592 if (sport->port.x_char) {
593 /* We have X-char to send, so enable TX IRQ and
594 * disable TX DMA to let TX interrupt to send X-char */
595 temp = readl(sport->port.membase + UCR1);
596 temp &= ~UCR1_TDMAEN;
597 temp |= UCR1_TXMPTYEN;
598 writel(temp, sport->port.membase + UCR1);
599 return;
600 }
601
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400602 if (!uart_circ_empty(&port->state->xmit) &&
603 !uart_tx_stopped(port))
604 imx_dma_tx(sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800605 return;
606 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607}
608
David Howells7d12e782006-10-05 14:55:46 +0100609static irqreturn_t imx_rtsint(int irq, void *dev_id)
Sascha Hauerceca6292005-10-12 19:58:08 +0100610{
Jeff Garzik15aafa22008-02-06 01:36:20 -0800611 struct imx_port *sport = dev_id;
Uwe Kleine-König5680e942011-04-11 10:59:09 +0200612 unsigned int val;
Sascha Hauerceca6292005-10-12 19:58:08 +0100613 unsigned long flags;
614
615 spin_lock_irqsave(&sport->port.lock, flags);
616
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100617 writel(USR1_RTSD, sport->port.membase + USR1);
Uwe Kleine-König5680e942011-04-11 10:59:09 +0200618 val = readl(sport->port.membase + USR1) & USR1_RTSS;
Sascha Hauerceca6292005-10-12 19:58:08 +0100619 uart_handle_cts_change(&sport->port, !!val);
Alan Coxbdc04e32009-09-19 13:13:31 -0700620 wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
Sascha Hauerceca6292005-10-12 19:58:08 +0100621
622 spin_unlock_irqrestore(&sport->port.lock, flags);
623 return IRQ_HANDLED;
624}
625
David Howells7d12e782006-10-05 14:55:46 +0100626static irqreturn_t imx_txint(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627{
Jeff Garzik15aafa22008-02-06 01:36:20 -0800628 struct imx_port *sport = dev_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629 unsigned long flags;
630
Sachin Kamat82313e62013-01-07 10:25:02 +0530631 spin_lock_irqsave(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632 imx_transmit_buffer(sport);
Sachin Kamat82313e62013-01-07 10:25:02 +0530633 spin_unlock_irqrestore(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634 return IRQ_HANDLED;
635}
636
David Howells7d12e782006-10-05 14:55:46 +0100637static irqreturn_t imx_rxint(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638{
639 struct imx_port *sport = dev_id;
Sachin Kamat82313e62013-01-07 10:25:02 +0530640 unsigned int rx, flg, ignored = 0;
Jiri Slaby92a19f92013-01-03 15:53:03 +0100641 struct tty_port *port = &sport->port.state->port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100642 unsigned long flags, temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643
Sachin Kamat82313e62013-01-07 10:25:02 +0530644 spin_lock_irqsave(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645
Sascha Hauer0d3c3932008-04-17 08:43:14 +0100646 while (readl(sport->port.membase + USR2) & USR2_RDR) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647 flg = TTY_NORMAL;
648 sport->port.icount.rx++;
649
Sascha Hauer0d3c3932008-04-17 08:43:14 +0100650 rx = readl(sport->port.membase + URXD0);
651
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100652 temp = readl(sport->port.membase + USR2);
Sascha Hauer864eeed2008-04-17 08:39:22 +0100653 if (temp & USR2_BRCD) {
Andy Green94d32f92010-02-01 13:28:54 +0100654 writel(USR2_BRCD, sport->port.membase + USR2);
Sascha Hauer864eeed2008-04-17 08:39:22 +0100655 if (uart_handle_break(&sport->port))
656 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657 }
658
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100659 if (uart_handle_sysrq_char(&sport->port, (unsigned char)rx))
Sascha Hauer864eeed2008-04-17 08:39:22 +0100660 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661
Hui Wang019dc9e2011-08-24 17:41:47 +0800662 if (unlikely(rx & URXD_ERR)) {
663 if (rx & URXD_BRK)
664 sport->port.icount.brk++;
665 else if (rx & URXD_PRERR)
Sascha Hauer864eeed2008-04-17 08:39:22 +0100666 sport->port.icount.parity++;
667 else if (rx & URXD_FRMERR)
668 sport->port.icount.frame++;
669 if (rx & URXD_OVRRUN)
670 sport->port.icount.overrun++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671
Sascha Hauer864eeed2008-04-17 08:39:22 +0100672 if (rx & sport->port.ignore_status_mask) {
673 if (++ignored > 100)
674 goto out;
675 continue;
676 }
677
Eric Nelson8d267fd2014-12-18 12:37:13 -0700678 rx &= (sport->port.read_status_mask | 0xFF);
Sascha Hauer864eeed2008-04-17 08:39:22 +0100679
Hui Wang019dc9e2011-08-24 17:41:47 +0800680 if (rx & URXD_BRK)
681 flg = TTY_BREAK;
682 else if (rx & URXD_PRERR)
Sascha Hauer864eeed2008-04-17 08:39:22 +0100683 flg = TTY_PARITY;
684 else if (rx & URXD_FRMERR)
685 flg = TTY_FRAME;
686 if (rx & URXD_OVRRUN)
687 flg = TTY_OVERRUN;
688
689#ifdef SUPPORT_SYSRQ
690 sport->port.sysrq = 0;
691#endif
692 }
693
Jiada Wang55d86932014-12-09 18:11:22 +0900694 if (sport->port.ignore_status_mask & URXD_DUMMY_READ)
695 goto out;
696
Manfred Schlaegl9b289932015-06-20 19:25:35 +0200697 if (tty_insert_flip_char(port, rx, flg) == 0)
698 sport->port.icount.buf_overrun++;
Sascha Hauer864eeed2008-04-17 08:39:22 +0100699 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700
701out:
Sachin Kamat82313e62013-01-07 10:25:02 +0530702 spin_unlock_irqrestore(&sport->port.lock, flags);
Jiri Slaby2e124b42013-01-03 15:53:06 +0100703 tty_flip_buffer_push(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704 return IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705}
706
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800707static int start_rx_dma(struct imx_port *sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800708/*
709 * If the RXFIFO is filled with some data, and then we
710 * arise a DMA operation to receive them.
711 */
712static void imx_dma_rxint(struct imx_port *sport)
713{
714 unsigned long temp;
Jiada Wang73631812014-12-09 18:11:23 +0900715 unsigned long flags;
716
717 spin_lock_irqsave(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800718
719 temp = readl(sport->port.membase + USR2);
720 if ((temp & USR2_RDR) && !sport->dma_is_rxing) {
721 sport->dma_is_rxing = 1;
722
Lucas Stach86a04ba2015-09-04 17:52:38 +0200723 /* disable the receiver ready and aging timer interrupts */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800724 temp = readl(sport->port.membase + UCR1);
725 temp &= ~(UCR1_RRDYEN);
726 writel(temp, sport->port.membase + UCR1);
727
Lucas Stach86a04ba2015-09-04 17:52:38 +0200728 temp = readl(sport->port.membase + UCR2);
729 temp &= ~(UCR2_ATEN);
730 writel(temp, sport->port.membase + UCR2);
731
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800732 /* tell the DMA to receive the data. */
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800733 start_rx_dma(sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800734 }
Jiada Wang73631812014-12-09 18:11:23 +0900735
736 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800737}
738
Uwe Kleine-König66f95882016-03-24 14:24:24 +0100739/*
740 * We have a modem side uart, so the meanings of RTS and CTS are inverted.
741 */
742static unsigned int imx_get_hwmctrl(struct imx_port *sport)
743{
744 unsigned int tmp = TIOCM_DSR;
745 unsigned usr1 = readl(sport->port.membase + USR1);
746
747 if (usr1 & USR1_RTSS)
748 tmp |= TIOCM_CTS;
749
750 /* in DCE mode DCDIN is always 0 */
751 if (!(usr1 & USR2_DCDIN))
752 tmp |= TIOCM_CAR;
753
754 if (sport->dte_mode)
755 if (!(readl(sport->port.membase + USR2) & USR2_RIIN))
756 tmp |= TIOCM_RI;
757
758 return tmp;
759}
760
761/*
762 * Handle any change of modem status signal since we were last called.
763 */
764static void imx_mctrl_check(struct imx_port *sport)
765{
766 unsigned int status, changed;
767
768 status = imx_get_hwmctrl(sport);
769 changed = status ^ sport->old_status;
770
771 if (changed == 0)
772 return;
773
774 sport->old_status = status;
775
776 if (changed & TIOCM_RI && status & TIOCM_RI)
777 sport->port.icount.rng++;
778 if (changed & TIOCM_DSR)
779 sport->port.icount.dsr++;
780 if (changed & TIOCM_CAR)
781 uart_handle_dcd_change(&sport->port, status & TIOCM_CAR);
782 if (changed & TIOCM_CTS)
783 uart_handle_cts_change(&sport->port, status & TIOCM_CTS);
784
785 wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
786}
787
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200788static irqreturn_t imx_int(int irq, void *dev_id)
789{
790 struct imx_port *sport = dev_id;
791 unsigned int sts;
Alexander Steinf1f836e2013-05-14 17:06:07 +0200792 unsigned int sts2;
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100793 irqreturn_t ret = IRQ_NONE;
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200794
795 sts = readl(sport->port.membase + USR1);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100796 sts2 = readl(sport->port.membase + USR2);
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200797
Lucas Stach86a04ba2015-09-04 17:52:38 +0200798 if (sts & (USR1_RRDY | USR1_AGTIM)) {
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800799 if (sport->dma_is_enabled)
800 imx_dma_rxint(sport);
801 else
802 imx_rxint(irq, dev_id);
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100803 ret = IRQ_HANDLED;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800804 }
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200805
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100806 if ((sts & USR1_TRDY &&
807 readl(sport->port.membase + UCR1) & UCR1_TXMPTYEN) ||
808 (sts2 & USR2_TXDC &&
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100809 readl(sport->port.membase + UCR4) & UCR4_TCEN)) {
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200810 imx_txint(irq, dev_id);
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100811 ret = IRQ_HANDLED;
812 }
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200813
Uwe Kleine-König27e16502016-03-24 14:24:25 +0100814 if (sts & USR1_DTRD) {
815 unsigned long flags;
816
817 if (sts & USR1_DTRD)
818 writel(USR1_DTRD, sport->port.membase + USR1);
819
820 spin_lock_irqsave(&sport->port.lock, flags);
821 imx_mctrl_check(sport);
822 spin_unlock_irqrestore(&sport->port.lock, flags);
823
824 ret = IRQ_HANDLED;
825 }
826
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100827 if (sts & USR1_RTSD) {
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200828 imx_rtsint(irq, dev_id);
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100829 ret = IRQ_HANDLED;
830 }
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200831
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100832 if (sts & USR1_AWAKE) {
Fabio Estevamdb1a9b52011-12-13 01:23:48 -0200833 writel(USR1_AWAKE, sport->port.membase + USR1);
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100834 ret = IRQ_HANDLED;
835 }
Fabio Estevamdb1a9b52011-12-13 01:23:48 -0200836
Alexander Steinf1f836e2013-05-14 17:06:07 +0200837 if (sts2 & USR2_ORE) {
Alexander Steinf1f836e2013-05-14 17:06:07 +0200838 sport->port.icount.overrun++;
Uwe Kleine-König91555ce2015-02-24 11:17:05 +0100839 writel(USR2_ORE, sport->port.membase + USR2);
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100840 ret = IRQ_HANDLED;
Alexander Steinf1f836e2013-05-14 17:06:07 +0200841 }
842
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100843 return ret;
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200844}
845
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846/*
847 * Return TIOCSER_TEMT when transmitter is not busy.
848 */
849static unsigned int imx_tx_empty(struct uart_port *port)
850{
851 struct imx_port *sport = (struct imx_port *)port;
Huang Shijie1ce43e52013-10-11 18:30:59 +0800852 unsigned int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700853
Huang Shijie1ce43e52013-10-11 18:30:59 +0800854 ret = (readl(sport->port.membase + USR2) & USR2_TXDC) ? TIOCSER_TEMT : 0;
855
856 /* If the TX DMA is working, return 0. */
857 if (sport->dma_is_enabled && sport->dma_is_txing)
858 ret = 0;
859
860 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861}
862
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100863static unsigned int imx_get_mctrl(struct uart_port *port)
864{
865 struct imx_port *sport = (struct imx_port *)port;
866 unsigned int ret = imx_get_hwmctrl(sport);
867
868 mctrl_gpio_get(sport->gpios, &ret);
869
870 return ret;
871}
872
Linus Torvalds1da177e2005-04-16 15:20:36 -0700873static void imx_set_mctrl(struct uart_port *port, unsigned int mctrl)
874{
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100875 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100876 unsigned long temp;
877
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100878 if (!(port->rs485.flags & SER_RS485_ENABLED)) {
879 temp = readl(sport->port.membase + UCR2);
880 temp &= ~(UCR2_CTS | UCR2_CTSC);
881 if (mctrl & TIOCM_RTS)
882 temp |= UCR2_CTS | UCR2_CTSC;
883 writel(temp, sport->port.membase + UCR2);
884 }
Huang Shijie6b471a92013-11-29 17:29:24 +0800885
Uwe Kleine-König90ebc482015-10-18 21:34:46 +0200886 temp = readl(sport->port.membase + UCR3) & ~UCR3_DSR;
887 if (!(mctrl & TIOCM_DTR))
888 temp |= UCR3_DSR;
889 writel(temp, sport->port.membase + UCR3);
890
Huang Shijie6b471a92013-11-29 17:29:24 +0800891 temp = readl(sport->port.membase + uts_reg(sport)) & ~UTS_LOOP;
892 if (mctrl & TIOCM_LOOP)
893 temp |= UTS_LOOP;
894 writel(temp, sport->port.membase + uts_reg(sport));
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100895
896 mctrl_gpio_set(sport->gpios, mctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700897}
898
899/*
900 * Interrupts always disabled.
901 */
902static void imx_break_ctl(struct uart_port *port, int break_state)
903{
904 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100905 unsigned long flags, temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700906
907 spin_lock_irqsave(&sport->port.lock, flags);
908
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100909 temp = readl(sport->port.membase + UCR1) & ~UCR1_SNDBRK;
910
Sachin Kamat82313e62013-01-07 10:25:02 +0530911 if (break_state != 0)
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100912 temp |= UCR1_SNDBRK;
913
914 writel(temp, sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700915
916 spin_unlock_irqrestore(&sport->port.lock, flags);
917}
918
Uwe Kleine-Königcc568842015-10-18 21:34:47 +0200919/*
Uwe Kleine-Königcc568842015-10-18 21:34:47 +0200920 * This is our per-port timeout handler, for checking the
921 * modem status signals.
922 */
923static void imx_timeout(unsigned long data)
924{
925 struct imx_port *sport = (struct imx_port *)data;
926 unsigned long flags;
927
928 if (sport->port.state) {
929 spin_lock_irqsave(&sport->port.lock, flags);
930 imx_mctrl_check(sport);
931 spin_unlock_irqrestore(&sport->port.lock, flags);
932
933 mod_timer(&sport->timer, jiffies + MCTRL_TIMEOUT);
934 }
935}
936
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800937#define RX_BUF_SIZE (PAGE_SIZE)
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800938
939/*
Lucas Stach905c0de2015-09-04 17:52:41 +0200940 * There are two kinds of RX DMA interrupts(such as in the MX6Q):
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800941 * [1] the RX DMA buffer is full.
Lucas Stach905c0de2015-09-04 17:52:41 +0200942 * [2] the aging timer expires
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800943 *
Lucas Stach905c0de2015-09-04 17:52:41 +0200944 * Condition [2] is triggered when a character has been sitting in the FIFO
945 * for at least 8 byte durations.
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800946 */
947static void dma_rx_callback(void *data)
948{
949 struct imx_port *sport = data;
950 struct dma_chan *chan = sport->dma_chan_rx;
951 struct scatterlist *sgl = &sport->rx_sgl;
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800952 struct tty_port *port = &sport->port.state->port;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800953 struct dma_tx_state state;
Nandor Han9d297232016-08-08 15:38:27 +0300954 struct circ_buf *rx_ring = &sport->rx_ring;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800955 enum dma_status status;
Nandor Han9d297232016-08-08 15:38:27 +0300956 unsigned int w_bytes = 0;
957 unsigned int r_bytes;
958 unsigned int bd_size;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800959
Huang Shijief0ef8832013-10-11 18:31:01 +0800960 status = dmaengine_tx_status(chan, (dma_cookie_t)0, &state);
Philipp Zabel392bcee2015-05-19 10:54:09 +0200961
Nandor Han9d297232016-08-08 15:38:27 +0300962 if (status == DMA_ERROR) {
963 dev_err(sport->port.dev, "DMA transaction error.\n");
964 return;
Robin Gongee5e7c12014-12-09 18:11:33 +0900965 }
Lucas Stach976b39c2015-09-04 17:52:39 +0200966
Nandor Han9d297232016-08-08 15:38:27 +0300967 if (!(sport->port.ignore_status_mask & URXD_DUMMY_READ)) {
968
969 /*
970 * The state-residue variable represents the empty space
971 * relative to the entire buffer. Taking this in consideration
972 * the head is always calculated base on the buffer total
973 * length - DMA transaction residue. The UART script from the
974 * SDMA firmware will jump to the next buffer descriptor,
975 * once a DMA transaction if finalized (IMX53 RM - A.4.1.2.4).
976 * Taking this in consideration the tail is always at the
977 * beginning of the buffer descriptor that contains the head.
978 */
979
980 /* Calculate the head */
981 rx_ring->head = sg_dma_len(sgl) - state.residue;
982
983 /* Calculate the tail. */
984 bd_size = sg_dma_len(sgl) / sport->rx_periods;
985 rx_ring->tail = ((rx_ring->head-1) / bd_size) * bd_size;
986
987 if (rx_ring->head <= sg_dma_len(sgl) &&
988 rx_ring->head > rx_ring->tail) {
989
990 /* Move data from tail to head */
991 r_bytes = rx_ring->head - rx_ring->tail;
992
993 /* CPU claims ownership of RX DMA buffer */
994 dma_sync_sg_for_cpu(sport->port.dev, sgl, 1,
995 DMA_FROM_DEVICE);
996
997 w_bytes = tty_insert_flip_string(port,
998 sport->rx_buf + rx_ring->tail, r_bytes);
999
1000 /* UART retrieves ownership of RX DMA buffer */
1001 dma_sync_sg_for_device(sport->port.dev, sgl, 1,
1002 DMA_FROM_DEVICE);
1003
1004 if (w_bytes != r_bytes)
1005 sport->port.icount.buf_overrun++;
1006
1007 sport->port.icount.rx += w_bytes;
1008 } else {
1009 WARN_ON(rx_ring->head > sg_dma_len(sgl));
1010 WARN_ON(rx_ring->head <= rx_ring->tail);
1011 }
1012 }
1013
1014 if (w_bytes) {
1015 tty_flip_buffer_push(port);
1016 dev_dbg(sport->port.dev, "We get %d bytes.\n", w_bytes);
1017 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001018}
1019
Nandor Han9d297232016-08-08 15:38:27 +03001020/* RX DMA buffer periods */
1021#define RX_DMA_PERIODS 4
1022
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001023static int start_rx_dma(struct imx_port *sport)
1024{
1025 struct scatterlist *sgl = &sport->rx_sgl;
1026 struct dma_chan *chan = sport->dma_chan_rx;
1027 struct device *dev = sport->port.dev;
1028 struct dma_async_tx_descriptor *desc;
1029 int ret;
1030
Nandor Han9d297232016-08-08 15:38:27 +03001031 sport->rx_ring.head = 0;
1032 sport->rx_ring.tail = 0;
1033 sport->rx_periods = RX_DMA_PERIODS;
1034
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001035 sg_init_one(sgl, sport->rx_buf, RX_BUF_SIZE);
1036 ret = dma_map_sg(dev, sgl, 1, DMA_FROM_DEVICE);
1037 if (ret == 0) {
1038 dev_err(dev, "DMA mapping error for RX.\n");
1039 return -EINVAL;
1040 }
Nandor Han9d297232016-08-08 15:38:27 +03001041
1042 desc = dmaengine_prep_dma_cyclic(chan, sg_dma_address(sgl),
1043 sg_dma_len(sgl), sg_dma_len(sgl) / sport->rx_periods,
1044 DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT);
1045
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001046 if (!desc) {
Dirk Behme24649822014-12-09 18:11:26 +09001047 dma_unmap_sg(dev, sgl, 1, DMA_FROM_DEVICE);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001048 dev_err(dev, "We cannot prepare for the RX slave dma!\n");
1049 return -EINVAL;
1050 }
1051 desc->callback = dma_rx_callback;
1052 desc->callback_param = sport;
1053
1054 dev_dbg(dev, "RX: prepare for the DMA.\n");
Nandor Han9d297232016-08-08 15:38:27 +03001055 sport->rx_cookie = dmaengine_submit(desc);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001056 dma_async_issue_pending(chan);
1057 return 0;
1058}
1059
Lucas Stachcc323822015-09-04 17:52:37 +02001060#define TXTL_DEFAULT 2 /* reset default */
1061#define RXTL_DEFAULT 1 /* reset default */
Lucas Stach184bd702015-09-04 17:52:40 +02001062#define TXTL_DMA 8 /* DMA burst setting */
1063#define RXTL_DMA 9 /* DMA burst setting */
Lucas Stachcc323822015-09-04 17:52:37 +02001064
1065static void imx_setup_ufcr(struct imx_port *sport,
1066 unsigned char txwl, unsigned char rxwl)
1067{
1068 unsigned int val;
1069
1070 /* set receiver / transmitter trigger level */
1071 val = readl(sport->port.membase + UFCR) & (UFCR_RFDIV | UFCR_DCEDTE);
1072 val |= txwl << UFCR_TXTL_SHF | rxwl;
1073 writel(val, sport->port.membase + UFCR);
1074}
1075
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001076static void imx_uart_dma_exit(struct imx_port *sport)
1077{
1078 if (sport->dma_chan_rx) {
Nandor Han9d297232016-08-08 15:38:27 +03001079 dmaengine_terminate_all(sport->dma_chan_rx);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001080 dma_release_channel(sport->dma_chan_rx);
1081 sport->dma_chan_rx = NULL;
Nandor Han9d297232016-08-08 15:38:27 +03001082 sport->rx_cookie = -EINVAL;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001083 kfree(sport->rx_buf);
1084 sport->rx_buf = NULL;
1085 }
1086
1087 if (sport->dma_chan_tx) {
Nandor Han9d297232016-08-08 15:38:27 +03001088 dmaengine_terminate_all(sport->dma_chan_tx);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001089 dma_release_channel(sport->dma_chan_tx);
1090 sport->dma_chan_tx = NULL;
1091 }
1092
1093 sport->dma_is_inited = 0;
1094}
1095
1096static int imx_uart_dma_init(struct imx_port *sport)
1097{
Huang Shijieb09c74a2013-08-29 16:29:25 +08001098 struct dma_slave_config slave_config = {};
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001099 struct device *dev = sport->port.dev;
1100 int ret;
1101
1102 /* Prepare for RX : */
1103 sport->dma_chan_rx = dma_request_slave_channel(dev, "rx");
1104 if (!sport->dma_chan_rx) {
1105 dev_dbg(dev, "cannot get the DMA channel.\n");
1106 ret = -EINVAL;
1107 goto err;
1108 }
1109
1110 slave_config.direction = DMA_DEV_TO_MEM;
1111 slave_config.src_addr = sport->port.mapbase + URXD0;
1112 slave_config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
Lucas Stach184bd702015-09-04 17:52:40 +02001113 /* one byte less than the watermark level to enable the aging timer */
1114 slave_config.src_maxburst = RXTL_DMA - 1;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001115 ret = dmaengine_slave_config(sport->dma_chan_rx, &slave_config);
1116 if (ret) {
1117 dev_err(dev, "error in RX dma configuration.\n");
1118 goto err;
1119 }
1120
1121 sport->rx_buf = kzalloc(PAGE_SIZE, GFP_KERNEL);
1122 if (!sport->rx_buf) {
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001123 ret = -ENOMEM;
1124 goto err;
1125 }
Nandor Han9d297232016-08-08 15:38:27 +03001126 sport->rx_ring.buf = sport->rx_buf;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001127
1128 /* Prepare for TX : */
1129 sport->dma_chan_tx = dma_request_slave_channel(dev, "tx");
1130 if (!sport->dma_chan_tx) {
1131 dev_err(dev, "cannot get the TX DMA channel!\n");
1132 ret = -EINVAL;
1133 goto err;
1134 }
1135
1136 slave_config.direction = DMA_MEM_TO_DEV;
1137 slave_config.dst_addr = sport->port.mapbase + URTX0;
1138 slave_config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
Lucas Stach184bd702015-09-04 17:52:40 +02001139 slave_config.dst_maxburst = TXTL_DMA;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001140 ret = dmaengine_slave_config(sport->dma_chan_tx, &slave_config);
1141 if (ret) {
1142 dev_err(dev, "error in TX dma configuration.");
1143 goto err;
1144 }
1145
1146 sport->dma_is_inited = 1;
1147
1148 return 0;
1149err:
1150 imx_uart_dma_exit(sport);
1151 return ret;
1152}
1153
1154static void imx_enable_dma(struct imx_port *sport)
1155{
1156 unsigned long temp;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001157
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -07001158 init_waitqueue_head(&sport->dma_wait);
1159
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001160 /* set UCR1 */
1161 temp = readl(sport->port.membase + UCR1);
Lucas Stach905c0de2015-09-04 17:52:41 +02001162 temp |= UCR1_RDMAEN | UCR1_TDMAEN | UCR1_ATDMAEN;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001163 writel(temp, sport->port.membase + UCR1);
1164
Lucas Stach86a04ba2015-09-04 17:52:38 +02001165 temp = readl(sport->port.membase + UCR2);
1166 temp |= UCR2_ATEN;
1167 writel(temp, sport->port.membase + UCR2);
1168
Lucas Stach184bd702015-09-04 17:52:40 +02001169 imx_setup_ufcr(sport, TXTL_DMA, RXTL_DMA);
1170
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001171 sport->dma_is_enabled = 1;
1172}
1173
1174static void imx_disable_dma(struct imx_port *sport)
1175{
1176 unsigned long temp;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001177
1178 /* clear UCR1 */
1179 temp = readl(sport->port.membase + UCR1);
1180 temp &= ~(UCR1_RDMAEN | UCR1_TDMAEN | UCR1_ATDMAEN);
1181 writel(temp, sport->port.membase + UCR1);
1182
1183 /* clear UCR2 */
1184 temp = readl(sport->port.membase + UCR2);
Lucas Stach86a04ba2015-09-04 17:52:38 +02001185 temp &= ~(UCR2_CTSC | UCR2_CTS | UCR2_ATEN);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001186 writel(temp, sport->port.membase + UCR2);
1187
Lucas Stach184bd702015-09-04 17:52:40 +02001188 imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
1189
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001190 sport->dma_is_enabled = 0;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001191}
1192
Valentin Longchamp1c5250d2010-05-05 11:47:07 +02001193/* half the RX buffer size */
1194#define CTSTL 16
1195
Linus Torvalds1da177e2005-04-16 15:20:36 -07001196static int imx_startup(struct uart_port *port)
1197{
1198 struct imx_port *sport = (struct imx_port *)port;
Fabio Estevam458e2c82015-07-27 15:15:59 -03001199 int retval, i;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001200 unsigned long flags, temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001201
Huang Shijie1cf93e02013-06-28 13:39:42 +08001202 retval = clk_prepare_enable(sport->clk_per);
1203 if (retval)
Fabio Estevamcb0f0a52014-10-27 14:49:38 -02001204 return retval;
Huang Shijie1cf93e02013-06-28 13:39:42 +08001205 retval = clk_prepare_enable(sport->clk_ipg);
1206 if (retval) {
1207 clk_disable_unprepare(sport->clk_per);
Fabio Estevamcb0f0a52014-10-27 14:49:38 -02001208 return retval;
Huang Shijie0c375502013-06-09 10:01:19 +08001209 }
Huang Shijie28eb4272013-06-04 09:59:33 +08001210
Lucas Stachcc323822015-09-04 17:52:37 +02001211 imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001212
1213 /* disable the DREN bit (Data Ready interrupt enable) before
1214 * requesting IRQs
1215 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001216 temp = readl(sport->port.membase + UCR4);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001217
Valentin Longchamp1c5250d2010-05-05 11:47:07 +02001218 /* set the trigger level for CTS */
Sachin Kamat82313e62013-01-07 10:25:02 +05301219 temp &= ~(UCR4_CTSTL_MASK << UCR4_CTSTL_SHF);
1220 temp |= CTSTL << UCR4_CTSTL_SHF;
Valentin Longchamp1c5250d2010-05-05 11:47:07 +02001221
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001222 writel(temp & ~UCR4_DREN, sport->port.membase + UCR4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001223
Lucas Stach7e115772015-09-04 17:52:42 +02001224 /* Can we enable the DMA support? */
1225 if (is_imx6q_uart(sport) && !uart_console(port) &&
1226 !sport->dma_is_inited)
1227 imx_uart_dma_init(sport);
1228
Jiada Wang53794182015-04-13 18:31:43 +09001229 spin_lock_irqsave(&sport->port.lock, flags);
Huang Shijie772f8992014-05-21 08:56:28 +08001230 /* Reset fifo's and state machines */
Fabio Estevam458e2c82015-07-27 15:15:59 -03001231 i = 100;
1232
1233 temp = readl(sport->port.membase + UCR2);
1234 temp &= ~UCR2_SRST;
1235 writel(temp, sport->port.membase + UCR2);
1236
1237 while (!(readl(sport->port.membase + UCR2) & UCR2_SRST) && (--i > 0))
1238 udelay(1);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001239
Linus Torvalds1da177e2005-04-16 15:20:36 -07001240 /*
1241 * Finally, clear and enable interrupts
1242 */
Uwe Kleine-König27e16502016-03-24 14:24:25 +01001243 writel(USR1_RTSD | USR1_DTRD, sport->port.membase + USR1);
Uwe Kleine-König91555ce2015-02-24 11:17:05 +01001244 writel(USR2_ORE, sport->port.membase + USR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001245
Lucas Stach7e115772015-09-04 17:52:42 +02001246 if (sport->dma_is_inited && !sport->dma_is_enabled)
1247 imx_enable_dma(sport);
1248
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001249 temp = readl(sport->port.membase + UCR1);
Sascha Hauer789d5252008-04-17 08:44:47 +01001250 temp |= UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN;
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001251
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001252 writel(temp, sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001253
Jiada Wang6f026d6b2014-12-09 18:11:34 +09001254 temp = readl(sport->port.membase + UCR4);
1255 temp |= UCR4_OREN;
1256 writel(temp, sport->port.membase + UCR4);
1257
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001258 temp = readl(sport->port.membase + UCR2);
1259 temp |= (UCR2_RXEN | UCR2_TXEN);
Lucas Stachbff09b02013-05-30 15:47:04 +02001260 if (!sport->have_rtscts)
1261 temp |= UCR2_IRTS;
Uwe Kleine-König16804d62016-03-24 14:24:22 +01001262 /*
1263 * make sure the edge sensitive RTS-irq is disabled,
1264 * we're using RTSD instead.
1265 */
1266 if (!is_imx1_uart(sport))
1267 temp &= ~UCR2_RTSEN;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001268 writel(temp, sport->port.membase + UCR2);
1269
Huang Shijiea496e622013-07-08 17:14:17 +08001270 if (!is_imx1_uart(sport)) {
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001271 temp = readl(sport->port.membase + UCR3);
Uwe Kleine-König16804d62016-03-24 14:24:22 +01001272
1273 /*
1274 * The effect of RI and DCD differs depending on the UFCR_DCEDTE
1275 * bit. In DCE mode they control the outputs, in DTE mode they
1276 * enable the respective irqs. At least the DCD irq cannot be
1277 * cleared on i.MX25 at least, so it's not usable and must be
1278 * disabled. I don't have test hardware to check if RI has the
1279 * same problem but I consider this likely so it's disabled for
1280 * now, too.
1281 */
1282 temp |= IMX21_UCR3_RXDMUXSEL | UCR3_ADNIMP |
Uwe Kleine-König27e16502016-03-24 14:24:25 +01001283 UCR3_DTRDEN | UCR3_RI | UCR3_DCD;
Uwe Kleine-König16804d62016-03-24 14:24:22 +01001284
1285 if (sport->dte_mode)
1286 temp &= ~(UCR3_RI | UCR3_DCD);
1287
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001288 writel(temp, sport->port.membase + UCR3);
1289 }
Marc Kleine-Budde44118052008-07-28 12:10:34 +02001290
Linus Torvalds1da177e2005-04-16 15:20:36 -07001291 /*
1292 * Enable modem status interrupts
1293 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001294 imx_enable_ms(&sport->port);
Sachin Kamat82313e62013-01-07 10:25:02 +05301295 spin_unlock_irqrestore(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001296
1297 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001298}
1299
1300static void imx_shutdown(struct uart_port *port)
1301{
1302 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001303 unsigned long temp;
Xinyu Chen9ec18822012-08-27 09:36:51 +02001304 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001305
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001306 if (sport->dma_is_enabled) {
Nandor Han9d297232016-08-08 15:38:27 +03001307 sport->dma_is_rxing = 0;
1308 sport->dma_is_txing = 0;
1309 dmaengine_terminate_all(sport->dma_chan_tx);
1310 dmaengine_terminate_all(sport->dma_chan_rx);
Huang Shijiea4688bc2014-09-19 15:42:57 +08001311
Jiada Wang73631812014-12-09 18:11:23 +09001312 spin_lock_irqsave(&sport->port.lock, flags);
Huang Shijiea4688bc2014-09-19 15:42:57 +08001313 imx_stop_tx(port);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001314 imx_stop_rx(port);
1315 imx_disable_dma(sport);
Jiada Wang73631812014-12-09 18:11:23 +09001316 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001317 imx_uart_dma_exit(sport);
1318 }
1319
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001320 mctrl_gpio_disable_ms(sport->gpios);
1321
Xinyu Chen9ec18822012-08-27 09:36:51 +02001322 spin_lock_irqsave(&sport->port.lock, flags);
Fabian Godehardt2e146392009-06-11 14:38:38 +01001323 temp = readl(sport->port.membase + UCR2);
1324 temp &= ~(UCR2_TXEN);
1325 writel(temp, sport->port.membase + UCR2);
Xinyu Chen9ec18822012-08-27 09:36:51 +02001326 spin_unlock_irqrestore(&sport->port.lock, flags);
Fabian Godehardt2e146392009-06-11 14:38:38 +01001327
Linus Torvalds1da177e2005-04-16 15:20:36 -07001328 /*
1329 * Stop our timer.
1330 */
1331 del_timer_sync(&sport->timer);
1332
1333 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001334 * Disable all interrupts, port and break condition.
1335 */
1336
Xinyu Chen9ec18822012-08-27 09:36:51 +02001337 spin_lock_irqsave(&sport->port.lock, flags);
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001338 temp = readl(sport->port.membase + UCR1);
1339 temp &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001340
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001341 writel(temp, sport->port.membase + UCR1);
Xinyu Chen9ec18822012-08-27 09:36:51 +02001342 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijie28eb4272013-06-04 09:59:33 +08001343
Huang Shijie1cf93e02013-06-28 13:39:42 +08001344 clk_disable_unprepare(sport->clk_per);
1345 clk_disable_unprepare(sport->clk_ipg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001346}
1347
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001348static void imx_flush_buffer(struct uart_port *port)
1349{
1350 struct imx_port *sport = (struct imx_port *)port;
Dirk Behme82e86ae2014-12-09 18:11:27 +09001351 struct scatterlist *sgl = &sport->tx_sgl[0];
Dirk Behmea2c718c2014-12-09 18:11:31 +09001352 unsigned long temp;
Fabio Estevam4f86a952015-02-07 15:46:41 -02001353 int i = 100, ubir, ubmr, uts;
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001354
Dirk Behme82e86ae2014-12-09 18:11:27 +09001355 if (!sport->dma_chan_tx)
1356 return;
1357
1358 sport->tx_bytes = 0;
1359 dmaengine_terminate_all(sport->dma_chan_tx);
1360 if (sport->dma_is_txing) {
1361 dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents,
1362 DMA_TO_DEVICE);
Dirk Behmea2c718c2014-12-09 18:11:31 +09001363 temp = readl(sport->port.membase + UCR1);
1364 temp &= ~UCR1_TDMAEN;
1365 writel(temp, sport->port.membase + UCR1);
Dirk Behme82e86ae2014-12-09 18:11:27 +09001366 sport->dma_is_txing = false;
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001367 }
Fabio Estevam934084a2015-01-13 10:00:26 -02001368
1369 /*
1370 * According to the Reference Manual description of the UART SRST bit:
1371 * "Reset the transmit and receive state machines,
1372 * all FIFOs and register USR1, USR2, UBIR, UBMR, UBRC, URXD, UTXD
1373 * and UTS[6-3]". As we don't need to restore the old values from
1374 * USR1, USR2, URXD, UTXD, only save/restore the other four registers
1375 */
1376 ubir = readl(sport->port.membase + UBIR);
1377 ubmr = readl(sport->port.membase + UBMR);
Fabio Estevam934084a2015-01-13 10:00:26 -02001378 uts = readl(sport->port.membase + IMX21_UTS);
1379
1380 temp = readl(sport->port.membase + UCR2);
1381 temp &= ~UCR2_SRST;
1382 writel(temp, sport->port.membase + UCR2);
1383
1384 while (!(readl(sport->port.membase + UCR2) & UCR2_SRST) && (--i > 0))
1385 udelay(1);
1386
1387 /* Restore the registers */
1388 writel(ubir, sport->port.membase + UBIR);
1389 writel(ubmr, sport->port.membase + UBMR);
Fabio Estevam934084a2015-01-13 10:00:26 -02001390 writel(uts, sport->port.membase + IMX21_UTS);
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001391}
1392
Linus Torvalds1da177e2005-04-16 15:20:36 -07001393static void
Alan Cox606d0992006-12-08 02:38:45 -08001394imx_set_termios(struct uart_port *port, struct ktermios *termios,
1395 struct ktermios *old)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001396{
1397 struct imx_port *sport = (struct imx_port *)port;
1398 unsigned long flags;
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001399 unsigned long ucr2, old_ucr1, old_ucr2;
1400 unsigned int baud, quot;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001401 unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001402 unsigned long div, ufcr;
Oskar Schirmer534fca02009-06-11 14:52:23 +01001403 unsigned long num, denom;
Oskar Schirmerd7f8d432009-06-11 14:55:22 +01001404 uint64_t tdiv64;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001405
1406 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001407 * We only support CS7 and CS8.
1408 */
1409 while ((termios->c_cflag & CSIZE) != CS7 &&
1410 (termios->c_cflag & CSIZE) != CS8) {
1411 termios->c_cflag &= ~CSIZE;
1412 termios->c_cflag |= old_csize;
1413 old_csize = CS8;
1414 }
1415
1416 if ((termios->c_cflag & CSIZE) == CS8)
1417 ucr2 = UCR2_WS | UCR2_SRST | UCR2_IRTS;
1418 else
1419 ucr2 = UCR2_SRST | UCR2_IRTS;
1420
1421 if (termios->c_cflag & CRTSCTS) {
Sachin Kamat82313e62013-01-07 10:25:02 +05301422 if (sport->have_rtscts) {
Sascha Hauer5b802342006-05-04 14:07:42 +01001423 ucr2 &= ~UCR2_IRTS;
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001424
Fabio Estevam12fe59f2015-03-10 12:46:29 -03001425 if (port->rs485.flags & SER_RS485_ENABLED) {
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001426 /*
1427 * RTS is mandatory for rs485 operation, so keep
1428 * it under manual control and keep transmitter
1429 * disabled.
1430 */
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001431 if (port->rs485.flags &
1432 SER_RS485_RTS_AFTER_SEND)
1433 imx_port_rts_inactive(sport, &ucr2);
1434 else
1435 imx_port_rts_active(sport, &ucr2);
Fabio Estevam12fe59f2015-03-10 12:46:29 -03001436 } else {
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001437 imx_port_rts_auto(sport, &ucr2);
Fabio Estevam12fe59f2015-03-10 12:46:29 -03001438 }
Sascha Hauer5b802342006-05-04 14:07:42 +01001439 } else {
1440 termios->c_cflag &= ~CRTSCTS;
1441 }
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001442 } else if (port->rs485.flags & SER_RS485_ENABLED) {
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001443 /* disable transmitter */
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001444 if (port->rs485.flags & SER_RS485_RTS_AFTER_SEND)
1445 imx_port_rts_inactive(sport, &ucr2);
1446 else
1447 imx_port_rts_active(sport, &ucr2);
1448 }
1449
Linus Torvalds1da177e2005-04-16 15:20:36 -07001450
1451 if (termios->c_cflag & CSTOPB)
1452 ucr2 |= UCR2_STPB;
1453 if (termios->c_cflag & PARENB) {
1454 ucr2 |= UCR2_PREN;
Matt Reimer3261e362006-01-13 20:51:44 +00001455 if (termios->c_cflag & PARODD)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001456 ucr2 |= UCR2_PROE;
1457 }
1458
Eric Miao995234d2011-12-23 05:39:27 +08001459 del_timer_sync(&sport->timer);
1460
Linus Torvalds1da177e2005-04-16 15:20:36 -07001461 /*
1462 * Ask the core to calculate the divisor for us.
1463 */
Sascha Hauer036bb152008-07-05 10:02:44 +02001464 baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001465 quot = uart_get_divisor(port, baud);
1466
1467 spin_lock_irqsave(&sport->port.lock, flags);
1468
1469 sport->port.read_status_mask = 0;
1470 if (termios->c_iflag & INPCK)
1471 sport->port.read_status_mask |= (URXD_FRMERR | URXD_PRERR);
1472 if (termios->c_iflag & (BRKINT | PARMRK))
1473 sport->port.read_status_mask |= URXD_BRK;
1474
1475 /*
1476 * Characters to ignore
1477 */
1478 sport->port.ignore_status_mask = 0;
1479 if (termios->c_iflag & IGNPAR)
Eric Nelson865cea82014-12-18 12:37:14 -07001480 sport->port.ignore_status_mask |= URXD_PRERR | URXD_FRMERR;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001481 if (termios->c_iflag & IGNBRK) {
1482 sport->port.ignore_status_mask |= URXD_BRK;
1483 /*
1484 * If we're ignoring parity and break indicators,
1485 * ignore overruns too (for real raw support).
1486 */
1487 if (termios->c_iflag & IGNPAR)
1488 sport->port.ignore_status_mask |= URXD_OVRRUN;
1489 }
1490
Jiada Wang55d86932014-12-09 18:11:22 +09001491 if ((termios->c_cflag & CREAD) == 0)
1492 sport->port.ignore_status_mask |= URXD_DUMMY_READ;
1493
Linus Torvalds1da177e2005-04-16 15:20:36 -07001494 /*
1495 * Update the per-port timeout.
1496 */
1497 uart_update_timeout(port, termios->c_cflag, baud);
1498
1499 /*
1500 * disable interrupts and drain transmitter
1501 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001502 old_ucr1 = readl(sport->port.membase + UCR1);
1503 writel(old_ucr1 & ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN),
1504 sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001505
Sachin Kamat82313e62013-01-07 10:25:02 +05301506 while (!(readl(sport->port.membase + USR2) & USR2_TXDC))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001507 barrier();
1508
1509 /* then, disable everything */
Lucas Stach86a04ba2015-09-04 17:52:38 +02001510 old_ucr2 = readl(sport->port.membase + UCR2);
1511 writel(old_ucr2 & ~(UCR2_TXEN | UCR2_RXEN),
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001512 sport->port.membase + UCR2);
Lucas Stach86a04ba2015-09-04 17:52:38 +02001513 old_ucr2 &= (UCR2_TXEN | UCR2_RXEN | UCR2_ATEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001514
Uwe Kleine-Königafe9cbb2015-02-24 11:17:10 +01001515 /* custom-baudrate handling */
1516 div = sport->port.uartclk / (baud * 16);
1517 if (baud == 38400 && quot != div)
1518 baud = sport->port.uartclk / (quot * 16);
Hubert Feurstein09bd00f2013-07-18 18:52:49 +02001519
Uwe Kleine-Königafe9cbb2015-02-24 11:17:10 +01001520 div = sport->port.uartclk / (baud * 16);
1521 if (div > 7)
1522 div = 7;
1523 if (!div)
1524 div = 1;
Sascha Hauer036bb152008-07-05 10:02:44 +02001525
Oskar Schirmer534fca02009-06-11 14:52:23 +01001526 rational_best_approximation(16 * div * baud, sport->port.uartclk,
1527 1 << 16, 1 << 16, &num, &denom);
Sascha Hauer036bb152008-07-05 10:02:44 +02001528
Alan Coxeab4f5a2010-06-01 22:52:52 +02001529 tdiv64 = sport->port.uartclk;
1530 tdiv64 *= num;
1531 do_div(tdiv64, denom * 16 * div);
1532 tty_termios_encode_baud_rate(termios,
Sascha Hauer1a2c4b32009-06-16 17:02:15 +01001533 (speed_t)tdiv64, (speed_t)tdiv64);
Oskar Schirmerd7f8d432009-06-11 14:55:22 +01001534
Oskar Schirmer534fca02009-06-11 14:52:23 +01001535 num -= 1;
1536 denom -= 1;
Sascha Hauer036bb152008-07-05 10:02:44 +02001537
1538 ufcr = readl(sport->port.membase + UFCR);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001539 ufcr = (ufcr & (~UFCR_RFDIV)) | UFCR_RFDIV_REG(div);
Huang Shijie20ff2fe2013-05-30 14:07:12 +08001540 if (sport->dte_mode)
1541 ufcr |= UFCR_DCEDTE;
Sascha Hauer036bb152008-07-05 10:02:44 +02001542 writel(ufcr, sport->port.membase + UFCR);
1543
Oskar Schirmer534fca02009-06-11 14:52:23 +01001544 writel(num, sport->port.membase + UBIR);
1545 writel(denom, sport->port.membase + UBMR);
1546
Huang Shijiea496e622013-07-08 17:14:17 +08001547 if (!is_imx1_uart(sport))
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001548 writel(sport->port.uartclk / div / 1000,
Shawn Guofe6b5402011-06-25 02:04:33 +08001549 sport->port.membase + IMX21_ONEMS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001550
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001551 writel(old_ucr1, sport->port.membase + UCR1);
1552
1553 /* set the parity, stop bits and data size */
Lucas Stach86a04ba2015-09-04 17:52:38 +02001554 writel(ucr2 | old_ucr2, sport->port.membase + UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001555
1556 if (UART_ENABLE_MS(&sport->port, termios->c_cflag))
1557 imx_enable_ms(&sport->port);
1558
1559 spin_unlock_irqrestore(&sport->port.lock, flags);
1560}
1561
1562static const char *imx_type(struct uart_port *port)
1563{
1564 struct imx_port *sport = (struct imx_port *)port;
1565
1566 return sport->port.type == PORT_IMX ? "IMX" : NULL;
1567}
1568
1569/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001570 * Configure/autoconfigure the port.
1571 */
1572static void imx_config_port(struct uart_port *port, int flags)
1573{
1574 struct imx_port *sport = (struct imx_port *)port;
1575
Alexander Shiyanda82f992014-02-22 16:01:33 +04001576 if (flags & UART_CONFIG_TYPE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001577 sport->port.type = PORT_IMX;
1578}
1579
1580/*
1581 * Verify the new serial_struct (for TIOCSSERIAL).
1582 * The only change we allow are to the flags and type, and
1583 * even then only between PORT_IMX and PORT_UNKNOWN
1584 */
1585static int
1586imx_verify_port(struct uart_port *port, struct serial_struct *ser)
1587{
1588 struct imx_port *sport = (struct imx_port *)port;
1589 int ret = 0;
1590
1591 if (ser->type != PORT_UNKNOWN && ser->type != PORT_IMX)
1592 ret = -EINVAL;
1593 if (sport->port.irq != ser->irq)
1594 ret = -EINVAL;
1595 if (ser->io_type != UPIO_MEM)
1596 ret = -EINVAL;
1597 if (sport->port.uartclk / 16 != ser->baud_base)
1598 ret = -EINVAL;
Olof Johanssona50c44c2013-09-11 21:27:53 -07001599 if (sport->port.mapbase != (unsigned long)ser->iomem_base)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001600 ret = -EINVAL;
1601 if (sport->port.iobase != ser->port)
1602 ret = -EINVAL;
1603 if (ser->hub6 != 0)
1604 ret = -EINVAL;
1605 return ret;
1606}
1607
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001608#if defined(CONFIG_CONSOLE_POLL)
Daniel Thompson6b8bdad2014-10-28 09:28:08 +01001609
1610static int imx_poll_init(struct uart_port *port)
1611{
1612 struct imx_port *sport = (struct imx_port *)port;
1613 unsigned long flags;
1614 unsigned long temp;
1615 int retval;
1616
1617 retval = clk_prepare_enable(sport->clk_ipg);
1618 if (retval)
1619 return retval;
1620 retval = clk_prepare_enable(sport->clk_per);
1621 if (retval)
1622 clk_disable_unprepare(sport->clk_ipg);
1623
Lucas Stachcc323822015-09-04 17:52:37 +02001624 imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
Daniel Thompson6b8bdad2014-10-28 09:28:08 +01001625
1626 spin_lock_irqsave(&sport->port.lock, flags);
1627
1628 temp = readl(sport->port.membase + UCR1);
1629 if (is_imx1_uart(sport))
1630 temp |= IMX1_UCR1_UARTCLKEN;
1631 temp |= UCR1_UARTEN | UCR1_RRDYEN;
1632 temp &= ~(UCR1_TXMPTYEN | UCR1_RTSDEN);
1633 writel(temp, sport->port.membase + UCR1);
1634
1635 temp = readl(sport->port.membase + UCR2);
1636 temp |= UCR2_RXEN;
1637 writel(temp, sport->port.membase + UCR2);
1638
1639 spin_unlock_irqrestore(&sport->port.lock, flags);
1640
1641 return 0;
1642}
1643
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001644static int imx_poll_get_char(struct uart_port *port)
1645{
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001646 if (!(readl_relaxed(port->membase + USR2) & USR2_RDR))
Dirk Behme26c47412014-09-03 12:33:53 +01001647 return NO_POLL_CHAR;
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001648
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001649 return readl_relaxed(port->membase + URXD0) & URXD_RX_DATA;
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001650}
1651
1652static void imx_poll_put_char(struct uart_port *port, unsigned char c)
1653{
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001654 unsigned int status;
1655
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001656 /* drain */
1657 do {
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001658 status = readl_relaxed(port->membase + USR1);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001659 } while (~status & USR1_TRDY);
1660
1661 /* write */
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001662 writel_relaxed(c, port->membase + URTX0);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001663
1664 /* flush */
1665 do {
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001666 status = readl_relaxed(port->membase + USR2);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001667 } while (~status & USR2_TXDC);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001668}
1669#endif
1670
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001671static int imx_rs485_config(struct uart_port *port,
1672 struct serial_rs485 *rs485conf)
1673{
1674 struct imx_port *sport = (struct imx_port *)port;
Baruch Siach7d1cadc2016-02-29 14:34:10 +02001675 unsigned long temp;
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001676
1677 /* unimplemented */
1678 rs485conf->delay_rts_before_send = 0;
1679 rs485conf->delay_rts_after_send = 0;
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001680
1681 /* RTS is required to control the transmitter */
1682 if (!sport->have_rtscts)
1683 rs485conf->flags &= ~SER_RS485_ENABLED;
1684
1685 if (rs485conf->flags & SER_RS485_ENABLED) {
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001686 /* disable transmitter */
1687 temp = readl(sport->port.membase + UCR2);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001688 if (rs485conf->flags & SER_RS485_RTS_AFTER_SEND)
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001689 imx_port_rts_inactive(sport, &temp);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001690 else
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001691 imx_port_rts_active(sport, &temp);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001692 writel(temp, sport->port.membase + UCR2);
1693 }
1694
Baruch Siach7d1cadc2016-02-29 14:34:10 +02001695 /* Make sure Rx is enabled in case Tx is active with Rx disabled */
1696 if (!(rs485conf->flags & SER_RS485_ENABLED) ||
1697 rs485conf->flags & SER_RS485_RX_DURING_TX) {
1698 temp = readl(sport->port.membase + UCR2);
1699 temp |= UCR2_RXEN;
1700 writel(temp, sport->port.membase + UCR2);
1701 }
1702
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001703 port->rs485 = *rs485conf;
1704
1705 return 0;
1706}
1707
Linus Torvalds1da177e2005-04-16 15:20:36 -07001708static struct uart_ops imx_pops = {
1709 .tx_empty = imx_tx_empty,
1710 .set_mctrl = imx_set_mctrl,
1711 .get_mctrl = imx_get_mctrl,
1712 .stop_tx = imx_stop_tx,
1713 .start_tx = imx_start_tx,
1714 .stop_rx = imx_stop_rx,
1715 .enable_ms = imx_enable_ms,
1716 .break_ctl = imx_break_ctl,
1717 .startup = imx_startup,
1718 .shutdown = imx_shutdown,
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001719 .flush_buffer = imx_flush_buffer,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001720 .set_termios = imx_set_termios,
1721 .type = imx_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001722 .config_port = imx_config_port,
1723 .verify_port = imx_verify_port,
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001724#if defined(CONFIG_CONSOLE_POLL)
Daniel Thompson6b8bdad2014-10-28 09:28:08 +01001725 .poll_init = imx_poll_init,
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001726 .poll_get_char = imx_poll_get_char,
1727 .poll_put_char = imx_poll_put_char,
1728#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001729};
1730
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001731static struct imx_port *imx_ports[UART_NR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001732
1733#ifdef CONFIG_SERIAL_IMX_CONSOLE
Russell Kingd3587882006-03-20 20:00:09 +00001734static void imx_console_putchar(struct uart_port *port, int ch)
1735{
1736 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001737
Shawn Guofe6b5402011-06-25 02:04:33 +08001738 while (readl(sport->port.membase + uts_reg(sport)) & UTS_TXFULL)
Russell Kingd3587882006-03-20 20:00:09 +00001739 barrier();
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001740
1741 writel(ch, sport->port.membase + URTX0);
Russell Kingd3587882006-03-20 20:00:09 +00001742}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001743
1744/*
1745 * Interrupts are disabled on entering
1746 */
1747static void
1748imx_console_write(struct console *co, const char *s, unsigned int count)
1749{
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001750 struct imx_port *sport = imx_ports[co->index];
Dirk Behme0ad5a812011-12-22 09:57:52 +01001751 struct imx_port_ucrs old_ucr;
1752 unsigned int ucr1;
Shawn Guof30e8262013-02-18 13:15:36 +08001753 unsigned long flags = 0;
Thomas Gleixner677fe552013-02-14 21:01:06 +01001754 int locked = 1;
Huang Shijie1cf93e02013-06-28 13:39:42 +08001755 int retval;
1756
Fabio Estevam0c727a42015-08-18 12:43:12 -03001757 retval = clk_enable(sport->clk_per);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001758 if (retval)
1759 return;
Fabio Estevam0c727a42015-08-18 12:43:12 -03001760 retval = clk_enable(sport->clk_ipg);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001761 if (retval) {
Fabio Estevam0c727a42015-08-18 12:43:12 -03001762 clk_disable(sport->clk_per);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001763 return;
1764 }
Xinyu Chen9ec18822012-08-27 09:36:51 +02001765
Thomas Gleixner677fe552013-02-14 21:01:06 +01001766 if (sport->port.sysrq)
1767 locked = 0;
1768 else if (oops_in_progress)
1769 locked = spin_trylock_irqsave(&sport->port.lock, flags);
1770 else
1771 spin_lock_irqsave(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001772
1773 /*
Dirk Behme0ad5a812011-12-22 09:57:52 +01001774 * First, save UCR1/2/3 and then disable interrupts
Linus Torvalds1da177e2005-04-16 15:20:36 -07001775 */
Dirk Behme0ad5a812011-12-22 09:57:52 +01001776 imx_port_ucrs_save(&sport->port, &old_ucr);
1777 ucr1 = old_ucr.ucr1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001778
Shawn Guofe6b5402011-06-25 02:04:33 +08001779 if (is_imx1_uart(sport))
1780 ucr1 |= IMX1_UCR1_UARTCLKEN;
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001781 ucr1 |= UCR1_UARTEN;
1782 ucr1 &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN);
1783
1784 writel(ucr1, sport->port.membase + UCR1);
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001785
Dirk Behme0ad5a812011-12-22 09:57:52 +01001786 writel(old_ucr.ucr2 | UCR2_TXEN, sport->port.membase + UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001787
Russell Kingd3587882006-03-20 20:00:09 +00001788 uart_console_write(&sport->port, s, count, imx_console_putchar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001789
1790 /*
1791 * Finally, wait for transmitter to become empty
Dirk Behme0ad5a812011-12-22 09:57:52 +01001792 * and restore UCR1/2/3
Linus Torvalds1da177e2005-04-16 15:20:36 -07001793 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001794 while (!(readl(sport->port.membase + USR2) & USR2_TXDC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001795
Dirk Behme0ad5a812011-12-22 09:57:52 +01001796 imx_port_ucrs_restore(&sport->port, &old_ucr);
Xinyu Chen9ec18822012-08-27 09:36:51 +02001797
Thomas Gleixner677fe552013-02-14 21:01:06 +01001798 if (locked)
1799 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001800
Fabio Estevam0c727a42015-08-18 12:43:12 -03001801 clk_disable(sport->clk_ipg);
1802 clk_disable(sport->clk_per);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001803}
1804
1805/*
1806 * If the port was already initialised (eg, by a boot loader),
1807 * try to determine the current setup.
1808 */
1809static void __init
1810imx_console_get_options(struct imx_port *sport, int *baud,
1811 int *parity, int *bits)
1812{
Sascha Hauer587897f2005-04-29 22:46:40 +01001813
Roel Kluin2e2eb502009-12-09 12:31:36 -08001814 if (readl(sport->port.membase + UCR1) & UCR1_UARTEN) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001815 /* ok, the port was enabled */
Sachin Kamat82313e62013-01-07 10:25:02 +05301816 unsigned int ucr2, ubir, ubmr, uartclk;
Sascha Hauer587897f2005-04-29 22:46:40 +01001817 unsigned int baud_raw;
1818 unsigned int ucfr_rfdiv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001819
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001820 ucr2 = readl(sport->port.membase + UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001821
1822 *parity = 'n';
1823 if (ucr2 & UCR2_PREN) {
1824 if (ucr2 & UCR2_PROE)
1825 *parity = 'o';
1826 else
1827 *parity = 'e';
1828 }
1829
1830 if (ucr2 & UCR2_WS)
1831 *bits = 8;
1832 else
1833 *bits = 7;
1834
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001835 ubir = readl(sport->port.membase + UBIR) & 0xffff;
1836 ubmr = readl(sport->port.membase + UBMR) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001837
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001838 ucfr_rfdiv = (readl(sport->port.membase + UFCR) & UFCR_RFDIV) >> 7;
Sascha Hauer587897f2005-04-29 22:46:40 +01001839 if (ucfr_rfdiv == 6)
1840 ucfr_rfdiv = 7;
1841 else
1842 ucfr_rfdiv = 6 - ucfr_rfdiv;
1843
Sascha Hauer3a9465f2012-03-07 09:31:43 +01001844 uartclk = clk_get_rate(sport->clk_per);
Sascha Hauer587897f2005-04-29 22:46:40 +01001845 uartclk /= ucfr_rfdiv;
1846
1847 { /*
1848 * The next code provides exact computation of
1849 * baud_raw = round(((uartclk/16) * (ubir + 1)) / (ubmr + 1))
1850 * without need of float support or long long division,
1851 * which would be required to prevent 32bit arithmetic overflow
1852 */
1853 unsigned int mul = ubir + 1;
1854 unsigned int div = 16 * (ubmr + 1);
1855 unsigned int rem = uartclk % div;
1856
1857 baud_raw = (uartclk / div) * mul;
1858 baud_raw += (rem * mul + div / 2) / div;
1859 *baud = (baud_raw + 50) / 100 * 100;
1860 }
1861
Sachin Kamat82313e62013-01-07 10:25:02 +05301862 if (*baud != baud_raw)
Sachin Kamat50bbdba2013-01-07 10:25:05 +05301863 pr_info("Console IMX rounded baud rate from %d to %d\n",
Sascha Hauer587897f2005-04-29 22:46:40 +01001864 baud_raw, *baud);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001865 }
1866}
1867
1868static int __init
1869imx_console_setup(struct console *co, char *options)
1870{
1871 struct imx_port *sport;
1872 int baud = 9600;
1873 int bits = 8;
1874 int parity = 'n';
1875 int flow = 'n';
Huang Shijie1cf93e02013-06-28 13:39:42 +08001876 int retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001877
1878 /*
1879 * Check whether an invalid uart number has been specified, and
1880 * if so, search for the first available port that does have
1881 * console support.
1882 */
1883 if (co->index == -1 || co->index >= ARRAY_SIZE(imx_ports))
1884 co->index = 0;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001885 sport = imx_ports[co->index];
Sachin Kamat82313e62013-01-07 10:25:02 +05301886 if (sport == NULL)
Eric Lammertse76afc42009-05-19 20:53:20 -04001887 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001888
Huang Shijie1cf93e02013-06-28 13:39:42 +08001889 /* For setting the registers, we only need to enable the ipg clock. */
1890 retval = clk_prepare_enable(sport->clk_ipg);
1891 if (retval)
1892 goto error_console;
1893
Linus Torvalds1da177e2005-04-16 15:20:36 -07001894 if (options)
1895 uart_parse_options(options, &baud, &parity, &bits, &flow);
1896 else
1897 imx_console_get_options(sport, &baud, &parity, &bits);
1898
Lucas Stachcc323822015-09-04 17:52:37 +02001899 imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
Sascha Hauer587897f2005-04-29 22:46:40 +01001900
Huang Shijie1cf93e02013-06-28 13:39:42 +08001901 retval = uart_set_options(&sport->port, co, baud, parity, bits, flow);
1902
Fabio Estevam0c727a42015-08-18 12:43:12 -03001903 clk_disable(sport->clk_ipg);
1904 if (retval) {
1905 clk_unprepare(sport->clk_ipg);
1906 goto error_console;
1907 }
1908
1909 retval = clk_prepare(sport->clk_per);
1910 if (retval)
1911 clk_disable_unprepare(sport->clk_ipg);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001912
1913error_console:
1914 return retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001915}
1916
Vincent Sanders9f4426d2005-10-01 22:56:34 +01001917static struct uart_driver imx_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001918static struct console imx_console = {
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001919 .name = DEV_NAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001920 .write = imx_console_write,
1921 .device = uart_console_device,
1922 .setup = imx_console_setup,
1923 .flags = CON_PRINTBUFFER,
1924 .index = -1,
1925 .data = &imx_reg,
1926};
1927
Linus Torvalds1da177e2005-04-16 15:20:36 -07001928#define IMX_CONSOLE &imx_console
Lucas Stach913c6c02015-08-28 11:56:19 +02001929
1930#ifdef CONFIG_OF
1931static void imx_console_early_putchar(struct uart_port *port, int ch)
1932{
1933 while (readl_relaxed(port->membase + IMX21_UTS) & UTS_TXFULL)
1934 cpu_relax();
1935
1936 writel_relaxed(ch, port->membase + URTX0);
1937}
1938
1939static void imx_console_early_write(struct console *con, const char *s,
1940 unsigned count)
1941{
1942 struct earlycon_device *dev = con->data;
1943
1944 uart_console_write(&dev->port, s, count, imx_console_early_putchar);
1945}
1946
1947static int __init
1948imx_console_early_setup(struct earlycon_device *dev, const char *opt)
1949{
1950 if (!dev->port.membase)
1951 return -ENODEV;
1952
1953 dev->con->write = imx_console_early_write;
1954
1955 return 0;
1956}
1957OF_EARLYCON_DECLARE(ec_imx6q, "fsl,imx6q-uart", imx_console_early_setup);
1958OF_EARLYCON_DECLARE(ec_imx21, "fsl,imx21-uart", imx_console_early_setup);
1959#endif
1960
Linus Torvalds1da177e2005-04-16 15:20:36 -07001961#else
1962#define IMX_CONSOLE NULL
1963#endif
1964
1965static struct uart_driver imx_reg = {
1966 .owner = THIS_MODULE,
1967 .driver_name = DRIVER_NAME,
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001968 .dev_name = DEV_NAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001969 .major = SERIAL_IMX_MAJOR,
1970 .minor = MINOR_START,
1971 .nr = ARRAY_SIZE(imx_ports),
1972 .cons = IMX_CONSOLE,
1973};
1974
Shawn Guo22698aa2011-06-25 02:04:34 +08001975#ifdef CONFIG_OF
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001976/*
1977 * This function returns 1 iff pdev isn't a device instatiated by dt, 0 iff it
1978 * could successfully get all information from dt or a negative errno.
1979 */
Shawn Guo22698aa2011-06-25 02:04:34 +08001980static int serial_imx_probe_dt(struct imx_port *sport,
1981 struct platform_device *pdev)
1982{
1983 struct device_node *np = pdev->dev.of_node;
Shawn Guoff059672011-09-22 14:48:13 +08001984 int ret;
Shawn Guo22698aa2011-06-25 02:04:34 +08001985
LABBE Corentin5f8b9042015-11-24 15:36:57 +01001986 sport->devdata = of_device_get_match_data(&pdev->dev);
1987 if (!sport->devdata)
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001988 /* no device tree device */
1989 return 1;
Shawn Guo22698aa2011-06-25 02:04:34 +08001990
Shawn Guoff059672011-09-22 14:48:13 +08001991 ret = of_alias_get_id(np, "serial");
1992 if (ret < 0) {
1993 dev_err(&pdev->dev, "failed to get alias id, errno %d\n", ret);
Uwe Kleine-Königa197a192011-12-14 21:26:51 +01001994 return ret;
Shawn Guoff059672011-09-22 14:48:13 +08001995 }
1996 sport->port.line = ret;
Shawn Guo22698aa2011-06-25 02:04:34 +08001997
Geert Uytterhoeven1006ed72016-04-22 17:22:21 +02001998 if (of_get_property(np, "uart-has-rtscts", NULL) ||
1999 of_get_property(np, "fsl,uart-has-rtscts", NULL) /* deprecated */)
Shawn Guo22698aa2011-06-25 02:04:34 +08002000 sport->have_rtscts = 1;
2001
Huang Shijie20ff2fe2013-05-30 14:07:12 +08002002 if (of_get_property(np, "fsl,dte-mode", NULL))
2003 sport->dte_mode = 1;
2004
Shawn Guo22698aa2011-06-25 02:04:34 +08002005 return 0;
2006}
2007#else
2008static inline int serial_imx_probe_dt(struct imx_port *sport,
2009 struct platform_device *pdev)
2010{
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01002011 return 1;
Shawn Guo22698aa2011-06-25 02:04:34 +08002012}
2013#endif
2014
2015static void serial_imx_probe_pdata(struct imx_port *sport,
2016 struct platform_device *pdev)
2017{
Jingoo Han574de552013-07-30 17:06:57 +09002018 struct imxuart_platform_data *pdata = dev_get_platdata(&pdev->dev);
Shawn Guo22698aa2011-06-25 02:04:34 +08002019
2020 sport->port.line = pdev->id;
2021 sport->devdata = (struct imx_uart_data *) pdev->id_entry->driver_data;
2022
2023 if (!pdata)
2024 return;
2025
2026 if (pdata->flags & IMXUART_HAVE_RTSCTS)
2027 sport->have_rtscts = 1;
Shawn Guo22698aa2011-06-25 02:04:34 +08002028}
2029
Sascha Hauer2582d8c2008-07-05 10:02:45 +02002030static int serial_imx_probe(struct platform_device *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002031{
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002032 struct imx_port *sport;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002033 void __iomem *base;
Fabio Estevam8a61f0c2015-06-17 17:35:43 -03002034 int ret = 0, reg;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002035 struct resource *res;
Uwe Kleine-König842633b2015-02-24 11:17:07 +01002036 int txirq, rxirq, rtsirq;
Sascha Hauer5b802342006-05-04 14:07:42 +01002037
Sachin Kamat42d34192013-01-07 10:25:06 +05302038 sport = devm_kzalloc(&pdev->dev, sizeof(*sport), GFP_KERNEL);
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002039 if (!sport)
2040 return -ENOMEM;
2041
Shawn Guo22698aa2011-06-25 02:04:34 +08002042 ret = serial_imx_probe_dt(sport, pdev);
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01002043 if (ret > 0)
Shawn Guo22698aa2011-06-25 02:04:34 +08002044 serial_imx_probe_pdata(sport, pdev);
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01002045 else if (ret < 0)
Sachin Kamat42d34192013-01-07 10:25:06 +05302046 return ret;
Shawn Guo22698aa2011-06-25 02:04:34 +08002047
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002048 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Alexander Shiyanda82f992014-02-22 16:01:33 +04002049 base = devm_ioremap_resource(&pdev->dev, res);
2050 if (IS_ERR(base))
2051 return PTR_ERR(base);
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002052
Uwe Kleine-König842633b2015-02-24 11:17:07 +01002053 rxirq = platform_get_irq(pdev, 0);
2054 txirq = platform_get_irq(pdev, 1);
2055 rtsirq = platform_get_irq(pdev, 2);
2056
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002057 sport->port.dev = &pdev->dev;
2058 sport->port.mapbase = res->start;
2059 sport->port.membase = base;
2060 sport->port.type = PORT_IMX,
2061 sport->port.iotype = UPIO_MEM;
Uwe Kleine-König842633b2015-02-24 11:17:07 +01002062 sport->port.irq = rxirq;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002063 sport->port.fifosize = 32;
2064 sport->port.ops = &imx_pops;
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01002065 sport->port.rs485_config = imx_rs485_config;
2066 sport->port.rs485.flags =
2067 SER_RS485_RTS_ON_SEND | SER_RS485_RX_DURING_TX;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002068 sport->port.flags = UPF_BOOT_AUTOCONF;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002069 init_timer(&sport->timer);
2070 sport->timer.function = imx_timeout;
2071 sport->timer.data = (unsigned long)sport;
Sascha Hauer38a41fd2008-07-05 10:02:46 +02002072
Uwe Kleine-König58362d52015-12-13 11:30:03 +01002073 sport->gpios = mctrl_gpio_init(&sport->port, 0);
2074 if (IS_ERR(sport->gpios))
2075 return PTR_ERR(sport->gpios);
2076
Sascha Hauer3a9465f2012-03-07 09:31:43 +01002077 sport->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
2078 if (IS_ERR(sport->clk_ipg)) {
2079 ret = PTR_ERR(sport->clk_ipg);
Uwe Kleine-König833462e2012-08-20 09:57:04 +02002080 dev_err(&pdev->dev, "failed to get ipg clk: %d\n", ret);
Sachin Kamat42d34192013-01-07 10:25:06 +05302081 return ret;
Sascha Hauer38a41fd2008-07-05 10:02:46 +02002082 }
Sascha Hauer38a41fd2008-07-05 10:02:46 +02002083
Sascha Hauer3a9465f2012-03-07 09:31:43 +01002084 sport->clk_per = devm_clk_get(&pdev->dev, "per");
2085 if (IS_ERR(sport->clk_per)) {
2086 ret = PTR_ERR(sport->clk_per);
Uwe Kleine-König833462e2012-08-20 09:57:04 +02002087 dev_err(&pdev->dev, "failed to get per clk: %d\n", ret);
Sachin Kamat42d34192013-01-07 10:25:06 +05302088 return ret;
Sascha Hauer3a9465f2012-03-07 09:31:43 +01002089 }
2090
Sascha Hauer3a9465f2012-03-07 09:31:43 +01002091 sport->port.uartclk = clk_get_rate(sport->clk_per);
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002092
Fabio Estevam8a61f0c2015-06-17 17:35:43 -03002093 /* For register access, we only need to enable the ipg clock. */
2094 ret = clk_prepare_enable(sport->clk_ipg);
2095 if (ret)
2096 return ret;
2097
2098 /* Disable interrupts before requesting them */
2099 reg = readl_relaxed(sport->port.membase + UCR1);
2100 reg &= ~(UCR1_ADEN | UCR1_TRDYEN | UCR1_IDEN | UCR1_RRDYEN |
2101 UCR1_TXMPTYEN | UCR1_RTSDEN);
2102 writel_relaxed(reg, sport->port.membase + UCR1);
2103
2104 clk_disable_unprepare(sport->clk_ipg);
2105
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002106 /*
2107 * Allocate the IRQ(s) i.MX1 has three interrupts whereas later
2108 * chips only have one interrupt.
2109 */
Uwe Kleine-König842633b2015-02-24 11:17:07 +01002110 if (txirq > 0) {
2111 ret = devm_request_irq(&pdev->dev, rxirq, imx_rxint, 0,
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002112 dev_name(&pdev->dev), sport);
2113 if (ret)
2114 return ret;
2115
Uwe Kleine-König842633b2015-02-24 11:17:07 +01002116 ret = devm_request_irq(&pdev->dev, txirq, imx_txint, 0,
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002117 dev_name(&pdev->dev), sport);
2118 if (ret)
2119 return ret;
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002120 } else {
Uwe Kleine-König842633b2015-02-24 11:17:07 +01002121 ret = devm_request_irq(&pdev->dev, rxirq, imx_int, 0,
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002122 dev_name(&pdev->dev), sport);
2123 if (ret)
2124 return ret;
2125 }
2126
Shawn Guo22698aa2011-06-25 02:04:34 +08002127 imx_ports[sport->port.line] = sport;
Sascha Hauer5b802342006-05-04 14:07:42 +01002128
Richard Zhao0a86a862012-09-18 16:14:58 +08002129 platform_set_drvdata(pdev, sport);
Sascha Hauer2582d8c2008-07-05 10:02:45 +02002130
Alexander Shiyan45af7802014-02-22 16:01:35 +04002131 return uart_add_one_port(&imx_reg, &sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002132}
2133
Sascha Hauer2582d8c2008-07-05 10:02:45 +02002134static int serial_imx_remove(struct platform_device *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002135{
Sascha Hauer2582d8c2008-07-05 10:02:45 +02002136 struct imx_port *sport = platform_get_drvdata(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002137
Alexander Shiyan45af7802014-02-22 16:01:35 +04002138 return uart_remove_one_port(&imx_reg, &sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002139}
2140
Eduardo Valentinc868cbb2015-08-11 10:21:23 -07002141static void serial_imx_restore_context(struct imx_port *sport)
2142{
2143 if (!sport->context_saved)
2144 return;
2145
2146 writel(sport->saved_reg[4], sport->port.membase + UFCR);
2147 writel(sport->saved_reg[5], sport->port.membase + UESC);
2148 writel(sport->saved_reg[6], sport->port.membase + UTIM);
2149 writel(sport->saved_reg[7], sport->port.membase + UBIR);
2150 writel(sport->saved_reg[8], sport->port.membase + UBMR);
2151 writel(sport->saved_reg[9], sport->port.membase + IMX21_UTS);
2152 writel(sport->saved_reg[0], sport->port.membase + UCR1);
2153 writel(sport->saved_reg[1] | UCR2_SRST, sport->port.membase + UCR2);
2154 writel(sport->saved_reg[2], sport->port.membase + UCR3);
2155 writel(sport->saved_reg[3], sport->port.membase + UCR4);
2156 sport->context_saved = false;
2157}
2158
2159static void serial_imx_save_context(struct imx_port *sport)
2160{
2161 /* Save necessary regs */
2162 sport->saved_reg[0] = readl(sport->port.membase + UCR1);
2163 sport->saved_reg[1] = readl(sport->port.membase + UCR2);
2164 sport->saved_reg[2] = readl(sport->port.membase + UCR3);
2165 sport->saved_reg[3] = readl(sport->port.membase + UCR4);
2166 sport->saved_reg[4] = readl(sport->port.membase + UFCR);
2167 sport->saved_reg[5] = readl(sport->port.membase + UESC);
2168 sport->saved_reg[6] = readl(sport->port.membase + UTIM);
2169 sport->saved_reg[7] = readl(sport->port.membase + UBIR);
2170 sport->saved_reg[8] = readl(sport->port.membase + UBMR);
2171 sport->saved_reg[9] = readl(sport->port.membase + IMX21_UTS);
2172 sport->context_saved = true;
2173}
2174
Eduardo Valentin189550b2015-08-11 10:21:21 -07002175static void serial_imx_enable_wakeup(struct imx_port *sport, bool on)
2176{
2177 unsigned int val;
2178
2179 val = readl(sport->port.membase + UCR3);
2180 if (on)
2181 val |= UCR3_AWAKEN;
2182 else
2183 val &= ~UCR3_AWAKEN;
2184 writel(val, sport->port.membase + UCR3);
Eduardo Valentinbc857342015-08-11 10:21:22 -07002185
2186 val = readl(sport->port.membase + UCR1);
2187 if (on)
2188 val |= UCR1_RTSDEN;
2189 else
2190 val &= ~UCR1_RTSDEN;
2191 writel(val, sport->port.membase + UCR1);
Eduardo Valentin189550b2015-08-11 10:21:21 -07002192}
2193
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002194static int imx_serial_port_suspend_noirq(struct device *dev)
2195{
2196 struct platform_device *pdev = to_platform_device(dev);
2197 struct imx_port *sport = platform_get_drvdata(pdev);
2198 int ret;
2199
2200 ret = clk_enable(sport->clk_ipg);
2201 if (ret)
2202 return ret;
2203
Eduardo Valentinc868cbb2015-08-11 10:21:23 -07002204 serial_imx_save_context(sport);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002205
2206 clk_disable(sport->clk_ipg);
2207
2208 return 0;
2209}
2210
2211static int imx_serial_port_resume_noirq(struct device *dev)
2212{
2213 struct platform_device *pdev = to_platform_device(dev);
2214 struct imx_port *sport = platform_get_drvdata(pdev);
2215 int ret;
2216
2217 ret = clk_enable(sport->clk_ipg);
2218 if (ret)
2219 return ret;
2220
Eduardo Valentinc868cbb2015-08-11 10:21:23 -07002221 serial_imx_restore_context(sport);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002222
2223 clk_disable(sport->clk_ipg);
2224
2225 return 0;
2226}
2227
2228static int imx_serial_port_suspend(struct device *dev)
2229{
2230 struct platform_device *pdev = to_platform_device(dev);
2231 struct imx_port *sport = platform_get_drvdata(pdev);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002232
2233 /* enable wakeup from i.MX UART */
Eduardo Valentin189550b2015-08-11 10:21:21 -07002234 serial_imx_enable_wakeup(sport, true);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002235
2236 uart_suspend_port(&imx_reg, &sport->port);
2237
Martin Fuzzey29add682016-01-05 16:53:31 +01002238 /* Needed to enable clock in suspend_noirq */
2239 return clk_prepare(sport->clk_ipg);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002240}
2241
2242static int imx_serial_port_resume(struct device *dev)
2243{
2244 struct platform_device *pdev = to_platform_device(dev);
2245 struct imx_port *sport = platform_get_drvdata(pdev);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002246
2247 /* disable wakeup from i.MX UART */
Eduardo Valentin189550b2015-08-11 10:21:21 -07002248 serial_imx_enable_wakeup(sport, false);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002249
2250 uart_resume_port(&imx_reg, &sport->port);
2251
Martin Fuzzey29add682016-01-05 16:53:31 +01002252 clk_unprepare(sport->clk_ipg);
2253
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002254 return 0;
2255}
2256
2257static const struct dev_pm_ops imx_serial_port_pm_ops = {
2258 .suspend_noirq = imx_serial_port_suspend_noirq,
2259 .resume_noirq = imx_serial_port_resume_noirq,
2260 .suspend = imx_serial_port_suspend,
2261 .resume = imx_serial_port_resume,
2262};
2263
Russell King3ae5eae2005-11-09 22:32:44 +00002264static struct platform_driver serial_imx_driver = {
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01002265 .probe = serial_imx_probe,
2266 .remove = serial_imx_remove,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002267
Shawn Guofe6b5402011-06-25 02:04:33 +08002268 .id_table = imx_uart_devtype,
Russell King3ae5eae2005-11-09 22:32:44 +00002269 .driver = {
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01002270 .name = "imx-uart",
Shawn Guo22698aa2011-06-25 02:04:34 +08002271 .of_match_table = imx_uart_dt_ids,
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002272 .pm = &imx_serial_port_pm_ops,
Russell King3ae5eae2005-11-09 22:32:44 +00002273 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002274};
2275
2276static int __init imx_serial_init(void)
2277{
Fabio Estevamf0fd1b72014-10-27 14:49:40 -02002278 int ret = uart_register_driver(&imx_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002279
Linus Torvalds1da177e2005-04-16 15:20:36 -07002280 if (ret)
2281 return ret;
2282
Russell King3ae5eae2005-11-09 22:32:44 +00002283 ret = platform_driver_register(&serial_imx_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002284 if (ret != 0)
2285 uart_unregister_driver(&imx_reg);
2286
Uwe Kleine-Königf2278242011-11-22 14:22:55 +01002287 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002288}
2289
2290static void __exit imx_serial_exit(void)
2291{
Russell Kingc889b892005-11-21 17:05:21 +00002292 platform_driver_unregister(&serial_imx_driver);
Sascha Hauer4b300c32007-07-17 13:35:46 +01002293 uart_unregister_driver(&imx_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002294}
2295
2296module_init(imx_serial_init);
2297module_exit(imx_serial_exit);
2298
2299MODULE_AUTHOR("Sascha Hauer");
2300MODULE_DESCRIPTION("IMX generic serial port driver");
2301MODULE_LICENSE("GPL");
Kay Sieverse169c132008-04-15 14:34:35 -07002302MODULE_ALIAS("platform:imx-uart");