blob: 1d8483cbe395b1bf767fbbf0df746204c2d07581 [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
2 * linux/drivers/video/omap2/dss/dss.h
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#ifndef __OMAP2_DSS_H
24#define __OMAP2_DSS_H
25
Tomi Valkeinen96e2e632012-10-10 15:55:19 +030026#include <linux/interrupt.h>
27
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053028#ifdef pr_fmt
29#undef pr_fmt
Tomi Valkeinen559d6702009-11-03 11:23:50 +020030#endif
31
32#ifdef DSS_SUBSYS_NAME
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053033#define pr_fmt(fmt) DSS_SUBSYS_NAME ": " fmt
Tomi Valkeinen559d6702009-11-03 11:23:50 +020034#else
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053035#define pr_fmt(fmt) fmt
Tomi Valkeinen559d6702009-11-03 11:23:50 +020036#endif
37
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053038#define DSSDBG(format, ...) \
39 pr_debug(format, ## __VA_ARGS__)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020040
41#ifdef DSS_SUBSYS_NAME
42#define DSSERR(format, ...) \
43 printk(KERN_ERR "omapdss " DSS_SUBSYS_NAME " error: " format, \
44 ## __VA_ARGS__)
45#else
46#define DSSERR(format, ...) \
47 printk(KERN_ERR "omapdss error: " format, ## __VA_ARGS__)
48#endif
49
50#ifdef DSS_SUBSYS_NAME
51#define DSSINFO(format, ...) \
52 printk(KERN_INFO "omapdss " DSS_SUBSYS_NAME ": " format, \
53 ## __VA_ARGS__)
54#else
55#define DSSINFO(format, ...) \
56 printk(KERN_INFO "omapdss: " format, ## __VA_ARGS__)
57#endif
58
59#ifdef DSS_SUBSYS_NAME
60#define DSSWARN(format, ...) \
61 printk(KERN_WARNING "omapdss " DSS_SUBSYS_NAME ": " format, \
62 ## __VA_ARGS__)
63#else
64#define DSSWARN(format, ...) \
65 printk(KERN_WARNING "omapdss: " format, ## __VA_ARGS__)
66#endif
67
68/* OMAP TRM gives bitfields as start:end, where start is the higher bit
69 number. For example 7:0 */
70#define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
71#define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
72#define FLD_GET(val, start, end) (((val) & FLD_MASK(start, end)) >> (end))
73#define FLD_MOD(orig, val, start, end) \
74 (((orig) & ~FLD_MASK(start, end)) | FLD_VAL(val, start, end))
75
Archit Taneja569969d2011-08-22 17:41:57 +053076enum dss_io_pad_mode {
77 DSS_IO_PAD_MODE_RESET,
78 DSS_IO_PAD_MODE_RFBI,
79 DSS_IO_PAD_MODE_BYPASS,
Tomi Valkeinen559d6702009-11-03 11:23:50 +020080};
81
Mythri P K7ed024a2011-03-09 16:31:38 +053082enum dss_hdmi_venc_clk_source_select {
83 DSS_VENC_TV_CLK = 0,
84 DSS_HDMI_M_PCLK = 1,
85};
86
Archit Taneja6ff8aa32011-08-25 18:35:58 +053087enum dss_dsi_content_type {
88 DSS_DSI_CONTENT_DCS,
89 DSS_DSI_CONTENT_GENERIC,
90};
91
Archit Tanejad9ac7732012-09-22 12:38:19 +053092enum dss_writeback_channel {
93 DSS_WB_LCD1_MGR = 0,
94 DSS_WB_LCD2_MGR = 1,
95 DSS_WB_TV_MGR = 2,
96 DSS_WB_OVL0 = 3,
97 DSS_WB_OVL1 = 4,
98 DSS_WB_OVL2 = 5,
99 DSS_WB_OVL3 = 6,
100 DSS_WB_LCD3_MGR = 7,
101};
102
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200103struct dss_clock_info {
104 /* rates that we get with dividers below */
105 unsigned long fck;
106
107 /* dividers */
108 u16 fck_div;
109};
110
111struct dispc_clock_info {
112 /* rates that we get with dividers below */
113 unsigned long lck;
114 unsigned long pck;
115
116 /* dividers */
117 u16 lck_div;
118 u16 pck_div;
119};
120
121struct dsi_clock_info {
122 /* rates that we get with dividers below */
123 unsigned long fint;
124 unsigned long clkin4ddr;
125 unsigned long clkin;
Taneja, Architea751592011-03-08 05:50:35 -0600126 unsigned long dsi_pll_hsdiv_dispc_clk; /* OMAP3: DSI1_PLL_CLK
127 * OMAP4: PLLx_CLK1 */
128 unsigned long dsi_pll_hsdiv_dsi_clk; /* OMAP3: DSI2_PLL_CLK
129 * OMAP4: PLLx_CLK2 */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200130 unsigned long lp_clk;
131
132 /* dividers */
133 u16 regn;
134 u16 regm;
Taneja, Architea751592011-03-08 05:50:35 -0600135 u16 regm_dispc; /* OMAP3: REGM3
136 * OMAP4: REGM4 */
137 u16 regm_dsi; /* OMAP3: REGM4
138 * OMAP4: REGM5 */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200139 u16 lp_clk_div;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200140};
141
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530142struct reg_field {
143 u16 reg;
144 u8 high;
145 u8 low;
146};
147
Archit Tanejac56fb3e2012-06-29 14:03:48 +0530148struct dss_lcd_mgr_config {
149 enum dss_io_pad_mode io_pad_mode;
150
151 bool stallmode;
152 bool fifohandcheck;
153
154 struct dispc_clock_info clock_info;
155
156 int video_port_width;
157
158 int lcden_sig_polarity;
159};
160
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200161struct seq_file;
162struct platform_device;
163
164/* core */
Tomi Valkeinen8f46efa2012-10-10 10:46:06 +0300165struct platform_device *dss_get_core_pdev(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200166struct bus_type *dss_get_bus(void);
Tomi Valkeinen8a2cfea2010-02-04 17:03:41 +0200167struct regulator *dss_get_vdds_dsi(void);
168struct regulator *dss_get_vdds_sdi(void);
Tomi Valkeinen00928ea2012-02-20 11:50:06 +0200169int dss_dsi_enable_pads(int dsi_id, unsigned lane_mask);
170void dss_dsi_disable_pads(int dsi_id, unsigned lane_mask);
Tomi Valkeinena8081d32012-03-08 12:52:38 +0200171int dss_set_min_bus_tput(struct device *dev, unsigned long tput);
Tomi Valkeinene40402c2012-03-02 18:01:07 +0200172int dss_debugfs_create_file(const char *name, void (*write)(struct seq_file *));
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200173
Tomi Valkeinen52744842012-09-10 13:58:29 +0300174struct omap_dss_device *dss_alloc_and_init_device(struct device *parent);
175int dss_add_device(struct omap_dss_device *dssdev);
176void dss_unregister_device(struct omap_dss_device *dssdev);
177void dss_unregister_child_devices(struct device *parent);
178void dss_put_device(struct omap_dss_device *dssdev);
179void dss_copy_device_pdata(struct omap_dss_device *dst,
180 const struct omap_dss_device *src);
Tomi Valkeinen35deca32012-03-01 15:45:53 +0200181
Archit Taneja484dc402012-09-07 17:38:00 +0530182/* output */
183void dss_register_output(struct omap_dss_output *out);
184void dss_unregister_output(struct omap_dss_output *out);
185
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200186/* display */
187int dss_suspend_all_devices(void);
188int dss_resume_all_devices(void);
189void dss_disable_all_devices(void);
190
Tomi Valkeinen3f30b8c2012-11-08 13:13:02 +0200191int display_init_sysfs(struct platform_device *pdev,
192 struct omap_dss_device *dssdev);
193void display_uninit_sysfs(struct platform_device *pdev,
194 struct omap_dss_device *dssdev);
195
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200196/* manager */
197int dss_init_overlay_managers(struct platform_device *pdev);
198void dss_uninit_overlay_managers(struct platform_device *pdev);
Tomi Valkeinen54540d42011-12-13 13:18:52 +0200199int dss_mgr_simple_check(struct omap_overlay_manager *mgr,
200 const struct omap_overlay_manager_info *info);
Archit Tanejab917fa32012-04-27 01:07:28 +0530201int dss_mgr_check_timings(struct omap_overlay_manager *mgr,
202 const struct omap_video_timings *timings);
Tomi Valkeinen6ac48d12011-12-08 10:32:37 +0200203int dss_mgr_check(struct omap_overlay_manager *mgr,
Tomi Valkeinen6ac48d12011-12-08 10:32:37 +0200204 struct omap_overlay_manager_info *info,
Archit Taneja228b2132012-04-27 01:22:28 +0530205 const struct omap_video_timings *mgr_timings,
Archit Taneja6e543592012-05-23 17:01:35 +0530206 const struct dss_lcd_mgr_config *config,
Tomi Valkeinen6ac48d12011-12-08 10:32:37 +0200207 struct omap_overlay_info **overlay_infos);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200208
Archit Tanejaf476ae92012-06-29 14:37:03 +0530209static inline bool dss_mgr_is_lcd(enum omap_channel id)
210{
211 if (id == OMAP_DSS_CHANNEL_LCD || id == OMAP_DSS_CHANNEL_LCD2 ||
212 id == OMAP_DSS_CHANNEL_LCD3)
213 return true;
214 else
215 return false;
216}
217
Tomi Valkeinenf6a04922012-08-06 14:44:09 +0300218int dss_manager_kobj_init(struct omap_overlay_manager *mgr,
219 struct platform_device *pdev);
220void dss_manager_kobj_uninit(struct omap_overlay_manager *mgr);
221
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200222/* overlay */
223void dss_init_overlays(struct platform_device *pdev);
224void dss_uninit_overlays(struct platform_device *pdev);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200225void dss_overlay_setup_dispc_manager(struct omap_overlay_manager *mgr);
Tomi Valkeinen54540d42011-12-13 13:18:52 +0200226int dss_ovl_simple_check(struct omap_overlay *ovl,
227 const struct omap_overlay_info *info);
Archit Taneja228b2132012-04-27 01:22:28 +0530228int dss_ovl_check(struct omap_overlay *ovl, struct omap_overlay_info *info,
229 const struct omap_video_timings *mgr_timings);
Archit Taneja6c6f5102012-06-25 14:58:48 +0530230bool dss_ovl_use_replication(struct dss_lcd_mgr_config config,
231 enum omap_color_mode mode);
Tomi Valkeinen91691512012-08-06 14:40:00 +0300232int dss_overlay_kobj_init(struct omap_overlay *ovl,
233 struct platform_device *pdev);
234void dss_overlay_kobj_uninit(struct omap_overlay *ovl);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200235
236/* DSS */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200237int dss_init_platform_driver(void) __init;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000238void dss_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200239
Tomi Valkeinende09e452012-09-21 12:09:54 +0300240int dss_dpi_select_source(enum omap_channel channel);
Mythri P K7ed024a2011-03-09 16:31:38 +0530241void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select);
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300242enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void);
Archit Taneja89a35e52011-04-12 13:52:23 +0530243const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000244void dss_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200245
Chandrabhanu Mahapatra1b3bcb32012-09-29 11:25:42 +0530246#if defined(CONFIG_OMAP2_DSS_DEBUGFS)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000247void dss_debug_dump_clocks(struct seq_file *s);
248#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200249
Archit Tanejabdb736a2012-11-28 17:01:39 +0530250int dss_get_ctx_loss_count(void);
251
Archit Taneja889b4fd2012-07-20 17:18:49 +0530252void dss_sdi_init(int datapairs);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200253int dss_sdi_enable(void);
254void dss_sdi_disable(void);
255
Archit Taneja5a8b5722011-05-12 17:26:29 +0530256void dss_select_dsi_clk_source(int dsi_module,
257 enum omap_dss_clk_source clk_src);
Taneja, Architea751592011-03-08 05:50:35 -0600258void dss_select_lcd_clk_source(enum omap_channel channel,
Archit Taneja89a35e52011-04-12 13:52:23 +0530259 enum omap_dss_clk_source clk_src);
260enum omap_dss_clk_source dss_get_dispc_clk_source(void);
Archit Taneja5a8b5722011-05-12 17:26:29 +0530261enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module);
Archit Taneja89a35e52011-04-12 13:52:23 +0530262enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel);
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200263
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200264void dss_set_venc_output(enum omap_dss_venc_type type);
265void dss_set_dac_pwrdn_bgz(bool enable);
266
267unsigned long dss_get_dpll4_rate(void);
Tomi Valkeinen930b0272012-10-15 13:27:04 +0300268int dss_calc_clock_rates(struct dss_clock_info *cinfo);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200269int dss_set_clock_div(struct dss_clock_info *cinfo);
Archit Taneja6d523e72012-06-21 09:33:55 +0530270int dss_calc_clock_div(unsigned long req_pck, struct dss_clock_info *dss_cinfo,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200271 struct dispc_clock_info *dispc_cinfo);
272
273/* SDI */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200274int sdi_init_platform_driver(void) __init;
275void sdi_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200276
277/* DSI */
Jani Nikula368a1482010-05-07 11:58:41 +0200278#ifdef CONFIG_OMAP2_DSS_DSI
Archit Taneja5a8b5722011-05-12 17:26:29 +0530279
280struct dentry;
281struct file_operations;
282
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200283int dsi_init_platform_driver(void) __init;
284void dsi_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200285
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300286int dsi_runtime_get(struct platform_device *dsidev);
287void dsi_runtime_put(struct platform_device *dsidev);
288
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200289void dsi_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200290
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200291void dsi_irq_handler(void);
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530292u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt);
293
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530294unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev);
295int dsi_pll_set_clock_div(struct platform_device *dsidev,
296 struct dsi_clock_info *cinfo);
Archit Taneja6d523e72012-06-21 09:33:55 +0530297int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530298 unsigned long req_pck, struct dsi_clock_info *cinfo,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200299 struct dispc_clock_info *dispc_cinfo);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530300int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
301 bool enable_hsdiv);
302void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530303void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev);
304void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev);
305struct platform_device *dsi_get_dsidev_from_id(int module);
Jani Nikula368a1482010-05-07 11:58:41 +0200306#else
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300307static inline int dsi_runtime_get(struct platform_device *dsidev)
308{
309 return 0;
310}
311static inline void dsi_runtime_put(struct platform_device *dsidev)
312{
313}
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530314static inline u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
315{
316 WARN("%s: DSI not compiled in, returning pixel_size as 0\n", __func__);
317 return 0;
318}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530319static inline unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Taneja, Archit66534e82011-03-08 05:50:34 -0600320{
321 WARN("%s: DSI not compiled in, returning rate as 0\n", __func__);
322 return 0;
323}
Tomi Valkeinen943e4452011-04-30 15:38:15 +0300324static inline int dsi_pll_set_clock_div(struct platform_device *dsidev,
325 struct dsi_clock_info *cinfo)
326{
327 WARN("%s: DSI not compiled in\n", __func__);
328 return -ENODEV;
329}
330static inline int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
Archit Taneja6d523e72012-06-21 09:33:55 +0530331 unsigned long req_pck,
Tomi Valkeinen943e4452011-04-30 15:38:15 +0300332 struct dsi_clock_info *dsi_cinfo,
333 struct dispc_clock_info *dispc_cinfo)
334{
335 WARN("%s: DSI not compiled in\n", __func__);
336 return -ENODEV;
337}
338static inline int dsi_pll_init(struct platform_device *dsidev,
339 bool enable_hsclk, bool enable_hsdiv)
340{
341 WARN("%s: DSI not compiled in\n", __func__);
342 return -ENODEV;
343}
344static inline void dsi_pll_uninit(struct platform_device *dsidev,
345 bool disconnect_lanes)
346{
347}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530348static inline void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +0300349{
350}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530351static inline void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +0300352{
353}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530354static inline struct platform_device *dsi_get_dsidev_from_id(int module)
355{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530356 return NULL;
357}
Jani Nikula368a1482010-05-07 11:58:41 +0200358#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200359
360/* DPI */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200361int dpi_init_platform_driver(void) __init;
362void dpi_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200363
364/* DISPC */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200365int dispc_init_platform_driver(void) __init;
366void dispc_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200367void dispc_dump_clocks(struct seq_file *s);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +0300368u32 dispc_read_irqstatus(void);
369void dispc_clear_irqstatus(u32 mask);
370u32 dispc_read_irqenable(void);
371void dispc_write_irqenable(u32 mask);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200372
Tomi Valkeinen96e2e632012-10-10 15:55:19 +0300373int dispc_request_irq(irq_handler_t handler, void *dev_id);
374void dispc_free_irq(void *dev_id);
375
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300376int dispc_runtime_get(void);
377void dispc_runtime_put(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200378
379void dispc_enable_sidle(void);
380void dispc_disable_sidle(void);
381
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200382void dispc_lcd_enable_signal(bool enable);
383void dispc_pck_free_enable(bool enable);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300384void dispc_enable_fifomerge(bool enable);
385void dispc_enable_gamma_table(bool enable);
386void dispc_set_loadmode(enum omap_dss_load_mode mode);
387
Archit Taneja8f366162012-04-16 12:53:44 +0530388bool dispc_mgr_timings_ok(enum omap_channel channel,
Archit Tanejab917fa32012-04-27 01:07:28 +0530389 const struct omap_video_timings *timings);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300390unsigned long dispc_fclk_rate(void);
Archit Taneja6d523e72012-06-21 09:33:55 +0530391void dispc_find_clk_divs(unsigned long req_pck, unsigned long fck,
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300392 struct dispc_clock_info *cinfo);
393int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
394 struct dispc_clock_info *cinfo);
395
396
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +0200397void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +0200398void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +0300399 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
400 bool manual_update);
Archit Taneja8eeb7012012-08-22 12:33:49 +0530401int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
Archit Taneja8ba85302012-09-26 17:00:37 +0530402 bool replication, const struct omap_video_timings *mgr_timings,
403 bool mem_to_mem);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300404int dispc_ovl_enable(enum omap_plane plane, bool enable);
Tomi Valkeinen04bd8ac2012-10-10 14:13:15 +0300405bool dispc_ovl_enabled(enum omap_plane plane);
Tomi Valkeinenf4279842011-10-28 15:26:26 +0300406void dispc_ovl_set_channel_out(enum omap_plane plane,
407 enum omap_channel channel);
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +0300408int dispc_ovl_check(enum omap_plane plane, enum omap_channel channel,
409 const struct omap_overlay_info *oi,
410 const struct omap_video_timings *timings,
411 int *x_predecim, int *y_predecim);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300412
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200413u32 dispc_mgr_get_vsync_irq(enum omap_channel channel);
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200414u32 dispc_mgr_get_framedone_irq(enum omap_channel channel);
Tomi Valkeinencb699202012-10-17 10:38:52 +0300415u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300416bool dispc_mgr_go_busy(enum omap_channel channel);
417void dispc_mgr_go(enum omap_channel channel);
Tomi Valkeinenf1a813d2012-10-19 14:16:06 +0300418void dispc_mgr_enable(enum omap_channel channel, bool enable);
Tomi Valkeinen875459572011-11-15 10:56:11 +0200419bool dispc_mgr_is_enabled(enum omap_channel channel);
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +0300420void dispc_mgr_set_lcd_config(enum omap_channel channel,
421 const struct dss_lcd_mgr_config *config);
Archit Tanejac51d9212012-04-16 12:53:43 +0530422void dispc_mgr_set_timings(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +0200423 const struct omap_video_timings *timings);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300424unsigned long dispc_mgr_lclk_rate(enum omap_channel channel);
425unsigned long dispc_mgr_pclk_rate(enum omap_channel channel);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +0530426unsigned long dispc_core_clk_rate(void);
Archit Tanejaf0d08f82012-06-29 14:00:54 +0530427void dispc_mgr_set_clock_div(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +0200428 const struct dispc_clock_info *cinfo);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300429int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +0000430 struct dispc_clock_info *cinfo);
Tomi Valkeinenc64dca42011-11-04 18:14:20 +0200431void dispc_mgr_setup(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +0200432 const struct omap_overlay_manager_info *info);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200433
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530434u32 dispc_wb_get_framedone_irq(void);
435bool dispc_wb_go_busy(void);
436void dispc_wb_go(void);
437void dispc_wb_enable(bool enable);
438bool dispc_wb_is_enabled(void);
Archit Tanejad9ac7732012-09-22 12:38:19 +0530439void dispc_wb_set_channel_in(enum dss_writeback_channel channel);
Archit Taneja749feff2012-08-31 12:32:52 +0530440int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +0530441 bool mem_to_mem, const struct omap_video_timings *timings);
Archit Tanejad9ac7732012-09-22 12:38:19 +0530442
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200443/* VENC */
Jani Nikula368a1482010-05-07 11:58:41 +0200444#ifdef CONFIG_OMAP2_DSS_VENC
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200445int venc_init_platform_driver(void) __init;
446void venc_uninit_platform_driver(void) __exit;
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530447unsigned long venc_get_pixel_clock(void);
Jani Nikula368a1482010-05-07 11:58:41 +0200448#else
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530449static inline unsigned long venc_get_pixel_clock(void)
450{
451 WARN("%s: VENC not compiled in, returning pclk as 0\n", __func__);
452 return 0;
453}
Jani Nikula368a1482010-05-07 11:58:41 +0200454#endif
Archit Taneja156fd992012-07-06 20:52:37 +0530455int omapdss_venc_display_enable(struct omap_dss_device *dssdev);
456void omapdss_venc_display_disable(struct omap_dss_device *dssdev);
457void omapdss_venc_set_timings(struct omap_dss_device *dssdev,
458 struct omap_video_timings *timings);
459int omapdss_venc_check_timings(struct omap_dss_device *dssdev,
460 struct omap_video_timings *timings);
461u32 omapdss_venc_get_wss(struct omap_dss_device *dssdev);
462int omapdss_venc_set_wss(struct omap_dss_device *dssdev, u32 wss);
Archit Tanejafebe2902012-08-16 11:55:15 +0530463void omapdss_venc_set_type(struct omap_dss_device *dssdev,
464 enum omap_dss_venc_type type);
Archit Taneja89e71952012-08-16 11:56:31 +0530465void omapdss_venc_invert_vid_out_polarity(struct omap_dss_device *dssdev,
466 bool invert_polarity);
Archit Taneja156fd992012-07-06 20:52:37 +0530467int venc_panel_init(void);
468void venc_panel_exit(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200469
Mythri P Kc3198a52011-03-12 12:04:27 +0530470/* HDMI */
471#ifdef CONFIG_OMAP4_DSS_HDMI
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200472int hdmi_init_platform_driver(void) __init;
473void hdmi_uninit_platform_driver(void) __exit;
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530474unsigned long hdmi_get_pixel_clock(void);
Mythri P Kc3198a52011-03-12 12:04:27 +0530475#else
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530476static inline unsigned long hdmi_get_pixel_clock(void)
477{
478 WARN("%s: HDMI not compiled in, returning pclk as 0\n", __func__);
479 return 0;
480}
Mythri P Kc3198a52011-03-12 12:04:27 +0530481#endif
482int omapdss_hdmi_display_enable(struct omap_dss_device *dssdev);
483void omapdss_hdmi_display_disable(struct omap_dss_device *dssdev);
Tomi Valkeinen44898232012-10-19 17:42:27 +0300484int omapdss_hdmi_core_enable(struct omap_dss_device *dssdev);
485void omapdss_hdmi_core_disable(struct omap_dss_device *dssdev);
Archit Taneja78493982012-08-08 16:50:42 +0530486void omapdss_hdmi_display_set_timing(struct omap_dss_device *dssdev,
487 struct omap_video_timings *timings);
Mythri P Kc3198a52011-03-12 12:04:27 +0530488int omapdss_hdmi_display_check_timing(struct omap_dss_device *dssdev,
489 struct omap_video_timings *timings);
Tomi Valkeinen47024562011-08-25 17:12:56 +0300490int omapdss_hdmi_read_edid(u8 *buf, int len);
Tomi Valkeinen759593f2011-08-29 18:10:20 +0300491bool omapdss_hdmi_detect(void);
Mythri P K70be8322011-03-10 15:48:48 +0530492int hdmi_panel_init(void);
493void hdmi_panel_exit(void);
Ricardo Nerif3a974912012-05-09 21:09:50 -0500494#ifdef CONFIG_OMAP4_DSS_HDMI_AUDIO
495int hdmi_audio_enable(void);
496void hdmi_audio_disable(void);
497int hdmi_audio_start(void);
498void hdmi_audio_stop(void);
499bool hdmi_mode_has_audio(void);
500int hdmi_audio_config(struct omap_dss_audio *audio);
501#endif
Mythri P Kc3198a52011-03-12 12:04:27 +0530502
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200503/* RFBI */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200504int rfbi_init_platform_driver(void) __init;
505void rfbi_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200506
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200507
508#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
509static inline void dss_collect_irq_stats(u32 irqstatus, unsigned *irq_arr)
510{
511 int b;
512 for (b = 0; b < 32; ++b) {
513 if (irqstatus & (1 << b))
514 irq_arr[b]++;
515 }
516}
517#endif
518
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200519#endif