blob: 6b1bfd9de57d9eec88eec5460b9dbb54a32acf73 [file] [log] [blame]
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001/*
2 * ALSA SoC McASP Audio Layer for TI DAVINCI processor
3 *
4 * Multi-channel Audio Serial Port Driver
5 *
6 * Author: Nirmal Pandey <n-pandey@ti.com>,
7 * Suresh Rajashekara <suresh.r@ti.com>
8 * Steve Chen <schen@.mvista.com>
9 *
10 * Copyright: (C) 2009 MontaVista Software, Inc., <source@mvista.com>
11 * Copyright: (C) 2009 Texas Instruments, India
12 *
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License version 2 as
15 * published by the Free Software Foundation.
16 */
17
18#include <linux/init.h>
19#include <linux/module.h>
20#include <linux/device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040022#include <linux/delay.h>
23#include <linux/io.h>
Peter Ujfalusiae726e92013-11-14 11:35:35 +020024#include <linux/clk.h>
Hebbar, Gururaja10884342012-08-08 20:40:32 +053025#include <linux/pm_runtime.h>
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +053026#include <linux/of.h>
27#include <linux/of_platform.h>
28#include <linux/of_device.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040029
Daniel Mack64792852014-03-27 11:27:40 +010030#include <sound/asoundef.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040031#include <sound/core.h>
32#include <sound/pcm.h>
33#include <sound/pcm_params.h>
34#include <sound/initval.h>
35#include <sound/soc.h>
Peter Ujfalusi453c4992013-11-14 11:35:34 +020036#include <sound/dmaengine_pcm.h>
Jyri Sarha87c19362014-05-26 11:51:14 +030037#include <sound/omap-pcm.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040038
39#include "davinci-pcm.h"
Peter Ujfalusif3f9cfa2014-07-16 15:12:04 +030040#include "edma-pcm.h"
Chaithrika U Sb67f4482009-06-05 06:28:40 -040041#include "davinci-mcasp.h"
42
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +030043#define MCASP_MAX_AFIFO_DEPTH 64
44
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +030045static u32 context_regs[] = {
46 DAVINCI_MCASP_TXFMCTL_REG,
47 DAVINCI_MCASP_RXFMCTL_REG,
48 DAVINCI_MCASP_TXFMT_REG,
49 DAVINCI_MCASP_RXFMT_REG,
50 DAVINCI_MCASP_ACLKXCTL_REG,
51 DAVINCI_MCASP_ACLKRCTL_REG,
Peter Ujfalusif114ce62014-10-01 16:02:12 +030052 DAVINCI_MCASP_AHCLKXCTL_REG,
53 DAVINCI_MCASP_AHCLKRCTL_REG,
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +030054 DAVINCI_MCASP_PDIR_REG,
Peter Ujfalusif114ce62014-10-01 16:02:12 +030055 DAVINCI_MCASP_RXMASK_REG,
56 DAVINCI_MCASP_TXMASK_REG,
57 DAVINCI_MCASP_RXTDM_REG,
58 DAVINCI_MCASP_TXTDM_REG,
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +030059};
60
Peter Ujfalusi790bb942014-02-03 14:51:52 +020061struct davinci_mcasp_context {
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +030062 u32 config_regs[ARRAY_SIZE(context_regs)];
Peter Ujfalusif114ce62014-10-01 16:02:12 +030063 u32 afifo_regs[2]; /* for read/write fifo control registers */
64 u32 *xrsr_regs; /* for serializer configuration */
Peter Ujfalusi790bb942014-02-03 14:51:52 +020065};
66
Peter Ujfalusi70091a32013-11-14 11:35:29 +020067struct davinci_mcasp {
Peter Ujfalusi21400a72013-11-14 11:35:26 +020068 struct davinci_pcm_dma_params dma_params[2];
Peter Ujfalusi453c4992013-11-14 11:35:34 +020069 struct snd_dmaengine_dai_dma_data dma_data[2];
Peter Ujfalusi21400a72013-11-14 11:35:26 +020070 void __iomem *base;
Peter Ujfalusi487dce82013-11-14 11:35:31 +020071 u32 fifo_base;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020072 struct device *dev;
73
74 /* McASP specific data */
75 int tdm_slots;
76 u8 op_mode;
77 u8 num_serializer;
78 u8 *serial_dir;
79 u8 version;
Daniel Mack82675252014-07-16 14:04:41 +020080 u8 bclk_div;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020081 u16 bclk_lrclk_ratio;
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +020082 int streams;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020083
Jyri Sarhaab8b14b2014-01-27 17:37:52 +020084 int sysclk_freq;
85 bool bclk_master;
86
Peter Ujfalusi21400a72013-11-14 11:35:26 +020087 /* McASP FIFO related */
88 u8 txnumevt;
89 u8 rxnumevt;
90
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +020091 bool dat_port;
92
Peter Ujfalusi21400a72013-11-14 11:35:26 +020093#ifdef CONFIG_PM_SLEEP
Peter Ujfalusi790bb942014-02-03 14:51:52 +020094 struct davinci_mcasp_context context;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020095#endif
96};
97
Peter Ujfalusif68205a2013-11-14 11:35:36 +020098static inline void mcasp_set_bits(struct davinci_mcasp *mcasp, u32 offset,
99 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400100{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200101 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400102 __raw_writel(__raw_readl(reg) | val, reg);
103}
104
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200105static inline void mcasp_clr_bits(struct davinci_mcasp *mcasp, u32 offset,
106 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400107{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200108 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400109 __raw_writel((__raw_readl(reg) & ~(val)), reg);
110}
111
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200112static inline void mcasp_mod_bits(struct davinci_mcasp *mcasp, u32 offset,
113 u32 val, u32 mask)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400114{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200115 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400116 __raw_writel((__raw_readl(reg) & ~mask) | val, reg);
117}
118
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200119static inline void mcasp_set_reg(struct davinci_mcasp *mcasp, u32 offset,
120 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400121{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200122 __raw_writel(val, mcasp->base + offset);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400123}
124
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200125static inline u32 mcasp_get_reg(struct davinci_mcasp *mcasp, u32 offset)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400126{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200127 return (u32)__raw_readl(mcasp->base + offset);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400128}
129
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200130static void mcasp_set_ctl_reg(struct davinci_mcasp *mcasp, u32 ctl_reg, u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400131{
132 int i = 0;
133
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200134 mcasp_set_bits(mcasp, ctl_reg, val);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400135
136 /* programming GBLCTL needs to read back from GBLCTL and verfiy */
137 /* loop count is to avoid the lock-up */
138 for (i = 0; i < 1000; i++) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200139 if ((mcasp_get_reg(mcasp, ctl_reg) & val) == val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400140 break;
141 }
142
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200143 if (i == 1000 && ((mcasp_get_reg(mcasp, ctl_reg) & val) != val))
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400144 printk(KERN_ERR "GBLCTL write error\n");
145}
146
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200147static bool mcasp_is_synchronous(struct davinci_mcasp *mcasp)
148{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200149 u32 rxfmctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
150 u32 aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200151
152 return !(aclkxctl & TX_ASYNC) && rxfmctl & AFSRE;
153}
154
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200155static void mcasp_start_rx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400156{
Peter Ujfalusibb372af2014-10-29 13:55:47 +0200157 if (mcasp->rxnumevt) { /* enable FIFO */
158 u32 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
159
160 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
161 mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
162 }
163
Peter Ujfalusi44982732014-10-29 13:55:45 +0200164 /* Start clocks */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200165 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);
166 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200167 /*
168 * When ASYNC == 0 the transmit and receive sections operate
169 * synchronously from the transmit clock and frame sync. We need to make
170 * sure that the TX signlas are enabled when starting reception.
171 */
172 if (mcasp_is_synchronous(mcasp)) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200173 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
174 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200175 }
176
Peter Ujfalusi44982732014-10-29 13:55:45 +0200177 /* Activate serializer(s) */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200178 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);
Peter Ujfalusi44982732014-10-29 13:55:45 +0200179 /* Release RX state machine */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200180 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
Peter Ujfalusi44982732014-10-29 13:55:45 +0200181 /* Release Frame Sync generator */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200182 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200183 if (mcasp_is_synchronous(mcasp))
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200184 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400185}
186
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200187static void mcasp_start_tx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400188{
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400189 u32 cnt;
190
Peter Ujfalusibb372af2014-10-29 13:55:47 +0200191 if (mcasp->txnumevt) { /* enable FIFO */
192 u32 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
193
194 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
195 mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
196 }
197
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200198 /* Start clocks */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200199 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
200 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200201 /* Activate serializer(s) */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200202 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400203
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200204 /* wait for XDATA to be cleared */
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400205 cnt = 0;
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200206 while (!(mcasp_get_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG) &
207 ~XRDATA) && (cnt < 100000))
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400208 cnt++;
209
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200210 /* Release TX state machine */
211 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);
212 /* Release Frame Sync generator */
213 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400214}
215
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200216static void davinci_mcasp_start(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400217{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200218 mcasp->streams++;
219
Peter Ujfalusibb372af2014-10-29 13:55:47 +0200220 if (stream == SNDRV_PCM_STREAM_PLAYBACK)
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200221 mcasp_start_tx(mcasp);
Peter Ujfalusibb372af2014-10-29 13:55:47 +0200222 else
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200223 mcasp_start_rx(mcasp);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400224}
225
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200226static void mcasp_stop_rx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400227{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200228 /*
229 * In synchronous mode stop the TX clocks if no other stream is
230 * running
231 */
232 if (mcasp_is_synchronous(mcasp) && !mcasp->streams)
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200233 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, 0);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200234
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200235 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, 0);
236 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
Peter Ujfalusi03808662014-10-29 13:55:46 +0200237
238 if (mcasp->rxnumevt) { /* disable FIFO */
239 u32 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
240
241 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
242 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400243}
244
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200245static void mcasp_stop_tx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400246{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200247 u32 val = 0;
248
249 /*
250 * In synchronous mode keep TX clocks running if the capture stream is
251 * still running.
252 */
253 if (mcasp_is_synchronous(mcasp) && mcasp->streams)
254 val = TXHCLKRST | TXCLKRST | TXFSRST;
255
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200256 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, val);
257 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
Peter Ujfalusi03808662014-10-29 13:55:46 +0200258
259 if (mcasp->txnumevt) { /* disable FIFO */
260 u32 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
261
262 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
263 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400264}
265
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200266static void davinci_mcasp_stop(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400267{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200268 mcasp->streams--;
269
Peter Ujfalusi03808662014-10-29 13:55:46 +0200270 if (stream == SNDRV_PCM_STREAM_PLAYBACK)
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200271 mcasp_stop_tx(mcasp);
Peter Ujfalusi03808662014-10-29 13:55:46 +0200272 else
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200273 mcasp_stop_rx(mcasp);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400274}
275
276static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
277 unsigned int fmt)
278{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200279 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200280 int ret = 0;
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300281 u32 data_delay;
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300282 bool fs_pol_rising;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300283 bool inv_fs = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400284
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200285 pm_runtime_get_sync(mcasp->dev);
Daniel Mack5296cf22012-10-04 15:08:42 +0200286 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
Peter Ujfalusi188edc52014-04-04 14:31:43 +0300287 case SND_SOC_DAIFMT_DSP_A:
288 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
289 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Peter Ujfalusi188edc52014-04-04 14:31:43 +0300290 /* 1st data bit occur one ACLK cycle after the frame sync */
291 data_delay = 1;
292 break;
Daniel Mack5296cf22012-10-04 15:08:42 +0200293 case SND_SOC_DAIFMT_DSP_B:
294 case SND_SOC_DAIFMT_AC97:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200295 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
296 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300297 /* No delay after FS */
298 data_delay = 0;
Daniel Mack5296cf22012-10-04 15:08:42 +0200299 break;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300300 case SND_SOC_DAIFMT_I2S:
Daniel Mack5296cf22012-10-04 15:08:42 +0200301 /* configure a full-word SYNC pulse (LRCLK) */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200302 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
303 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300304 /* 1st data bit occur one ACLK cycle after the frame sync */
305 data_delay = 1;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300306 /* FS need to be inverted */
307 inv_fs = true;
Daniel Mack5296cf22012-10-04 15:08:42 +0200308 break;
Peter Ujfalusi423761e2014-04-04 14:31:46 +0300309 case SND_SOC_DAIFMT_LEFT_J:
310 /* configure a full-word SYNC pulse (LRCLK) */
311 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
312 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
313 /* No delay after FS */
314 data_delay = 0;
315 break;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300316 default:
317 ret = -EINVAL;
318 goto out;
Daniel Mack5296cf22012-10-04 15:08:42 +0200319 }
320
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300321 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, FSXDLY(data_delay),
322 FSXDLY(3));
323 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, FSRDLY(data_delay),
324 FSRDLY(3));
325
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400326 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
327 case SND_SOC_DAIFMT_CBS_CFS:
328 /* codec is clock and frame slave */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200329 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
330 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400331
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200332 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
333 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400334
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200335 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
336 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200337 mcasp->bclk_master = 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400338 break;
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400339 case SND_SOC_DAIFMT_CBM_CFS:
340 /* codec is clock master and frame slave */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200341 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
342 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400343
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200344 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
345 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400346
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200347 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
348 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200349 mcasp->bclk_master = 0;
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400350 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400351 case SND_SOC_DAIFMT_CBM_CFM:
352 /* codec is clock and frame master */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200353 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
354 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400355
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200356 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
357 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400358
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200359 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG,
360 ACLKX | AHCLKX | AFSX | ACLKR | AHCLKR | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200361 mcasp->bclk_master = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400362 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400363 default:
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200364 ret = -EINVAL;
365 goto out;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400366 }
367
368 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
369 case SND_SOC_DAIFMT_IB_NF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200370 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300371 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300372 fs_pol_rising = true;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400373 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400374 case SND_SOC_DAIFMT_NB_IF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200375 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300376 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300377 fs_pol_rising = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400378 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400379 case SND_SOC_DAIFMT_IB_IF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200380 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300381 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300382 fs_pol_rising = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400383 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400384 case SND_SOC_DAIFMT_NB_NF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200385 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200386 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300387 fs_pol_rising = true;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400388 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400389 default:
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200390 ret = -EINVAL;
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300391 goto out;
392 }
393
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300394 if (inv_fs)
395 fs_pol_rising = !fs_pol_rising;
396
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300397 if (fs_pol_rising) {
398 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
399 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
400 } else {
401 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
402 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400403 }
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200404out:
405 pm_runtime_put_sync(mcasp->dev);
406 return ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400407}
408
Jyri Sarha88135432014-08-06 16:47:16 +0300409static int __davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id,
410 int div, bool explicit)
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200411{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200412 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200413
414 switch (div_id) {
415 case 0: /* MCLK divider */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200416 mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200417 AHCLKXDIV(div - 1), AHCLKXDIV_MASK);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200418 mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200419 AHCLKRDIV(div - 1), AHCLKRDIV_MASK);
420 break;
421
422 case 1: /* BCLK divider */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200423 mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200424 ACLKXDIV(div - 1), ACLKXDIV_MASK);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200425 mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200426 ACLKRDIV(div - 1), ACLKRDIV_MASK);
Jyri Sarha88135432014-08-06 16:47:16 +0300427 if (explicit)
428 mcasp->bclk_div = div;
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200429 break;
430
Daniel Mack1b3bc062012-12-05 18:20:38 +0100431 case 2: /* BCLK/LRCLK ratio */
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200432 mcasp->bclk_lrclk_ratio = div;
Daniel Mack1b3bc062012-12-05 18:20:38 +0100433 break;
434
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200435 default:
436 return -EINVAL;
437 }
438
439 return 0;
440}
441
Jyri Sarha88135432014-08-06 16:47:16 +0300442static int davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id,
443 int div)
444{
445 return __davinci_mcasp_set_clkdiv(dai, div_id, div, 1);
446}
447
Daniel Mack5b66aa22012-10-04 15:08:41 +0200448static int davinci_mcasp_set_sysclk(struct snd_soc_dai *dai, int clk_id,
449 unsigned int freq, int dir)
450{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200451 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200452
453 if (dir == SND_SOC_CLOCK_OUT) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200454 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
455 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
456 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200457 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200458 mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
459 mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
460 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200461 }
462
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200463 mcasp->sysclk_freq = freq;
464
Daniel Mack5b66aa22012-10-04 15:08:41 +0200465 return 0;
466}
467
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200468static int davinci_config_channel_size(struct davinci_mcasp *mcasp,
Daniel Mackba764b32012-12-05 18:20:37 +0100469 int word_length)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400470{
Daniel Mackba764b32012-12-05 18:20:37 +0100471 u32 fmt;
Daniel Mack79671892013-05-16 15:25:01 +0200472 u32 tx_rotate = (word_length / 4) & 0x7;
Daniel Mackba764b32012-12-05 18:20:37 +0100473 u32 mask = (1ULL << word_length) - 1;
Peter Ujfalusife0a29e2014-09-04 10:52:53 +0300474 /*
475 * For captured data we should not rotate, inversion and masking is
476 * enoguh to get the data to the right position:
477 * Format data from bus after reverse (XRBUF)
478 * S16_LE: |LSB|MSB|xxx|xxx| |xxx|xxx|MSB|LSB|
479 * S24_3LE: |LSB|DAT|MSB|xxx| |xxx|MSB|DAT|LSB|
480 * S24_LE: |LSB|DAT|MSB|xxx| |xxx|MSB|DAT|LSB|
481 * S32_LE: |LSB|DAT|DAT|MSB| |MSB|DAT|DAT|LSB|
482 */
483 u32 rx_rotate = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400484
Daniel Mack1b3bc062012-12-05 18:20:38 +0100485 /*
486 * if s BCLK-to-LRCLK ratio has been configured via the set_clkdiv()
487 * callback, take it into account here. That allows us to for example
488 * send 32 bits per channel to the codec, while only 16 of them carry
489 * audio payload.
Michal Bachratyd486fea2013-04-19 15:28:44 +0200490 * The clock ratio is given for a full period of data (for I2S format
491 * both left and right channels), so it has to be divided by number of
492 * tdm-slots (for I2S - divided by 2).
Daniel Mack1b3bc062012-12-05 18:20:38 +0100493 */
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200494 if (mcasp->bclk_lrclk_ratio)
495 word_length = mcasp->bclk_lrclk_ratio / mcasp->tdm_slots;
Daniel Mack1b3bc062012-12-05 18:20:38 +0100496
Daniel Mackba764b32012-12-05 18:20:37 +0100497 /* mapping of the XSSZ bit-field as described in the datasheet */
498 fmt = (word_length >> 1) - 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400499
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200500 if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200501 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXSSZ(fmt),
502 RXSSZ(0x0F));
503 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXSSZ(fmt),
504 TXSSZ(0x0F));
505 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(tx_rotate),
506 TXROT(7));
507 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXROT(rx_rotate),
508 RXROT(7));
509 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXMASK_REG, mask);
Yegor Yefremovf5023af2013-04-04 16:13:20 +0200510 }
511
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200512 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXMASK_REG, mask);
Chaithrika U S0c31cf32009-09-15 18:13:29 -0400513
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400514 return 0;
515}
516
Peter Ujfalusi662ffae2014-01-30 15:15:22 +0200517static int mcasp_common_hw_param(struct davinci_mcasp *mcasp, int stream,
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300518 int period_words, int channels)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400519{
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300520 struct davinci_pcm_dma_params *dma_params = &mcasp->dma_params[stream];
521 struct snd_dmaengine_dai_dma_data *dma_data = &mcasp->dma_data[stream];
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400522 int i;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400523 u8 tx_ser = 0;
524 u8 rx_ser = 0;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200525 u8 slots = mcasp->tdm_slots;
Michal Bachraty2952b272013-02-28 16:07:08 +0100526 u8 max_active_serializers = (channels + slots - 1) / slots;
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300527 int active_serializers, numevt, n;
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200528 u32 reg;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400529 /* Default configuration */
Peter Ujfalusi40448e52014-04-04 15:56:30 +0300530 if (mcasp->version < MCASP_VERSION_3)
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200531 mcasp_set_bits(mcasp, DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400532
533 /* All PINS as McASP */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200534 mcasp_set_reg(mcasp, DAVINCI_MCASP_PFUNC_REG, 0x00000000);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400535
536 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200537 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
538 mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400539 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200540 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
541 mcasp_clr_bits(mcasp, DAVINCI_MCASP_REVTCTL_REG, RXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400542 }
543
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200544 for (i = 0; i < mcasp->num_serializer; i++) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200545 mcasp_set_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
546 mcasp->serial_dir[i]);
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200547 if (mcasp->serial_dir[i] == TX_MODE &&
Michal Bachraty2952b272013-02-28 16:07:08 +0100548 tx_ser < max_active_serializers) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200549 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400550 tx_ser++;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200551 } else if (mcasp->serial_dir[i] == RX_MODE &&
Michal Bachraty2952b272013-02-28 16:07:08 +0100552 rx_ser < max_active_serializers) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200553 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400554 rx_ser++;
Michal Bachraty2952b272013-02-28 16:07:08 +0100555 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200556 mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
557 SRMOD_INACTIVE, SRMOD_MASK);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400558 }
559 }
560
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300561 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
562 active_serializers = tx_ser;
563 numevt = mcasp->txnumevt;
564 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
565 } else {
566 active_serializers = rx_ser;
567 numevt = mcasp->rxnumevt;
568 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
569 }
Daniel Mackecf327c2013-03-08 14:19:38 +0100570
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300571 if (active_serializers < max_active_serializers) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200572 dev_warn(mcasp->dev, "stream has more channels (%d) than are "
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300573 "enabled in mcasp (%d)\n", channels,
574 active_serializers * slots);
Daniel Mackecf327c2013-03-08 14:19:38 +0100575 return -EINVAL;
576 }
577
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300578 /* AFIFO is not in use */
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300579 if (!numevt) {
580 /* Configure the burst size for platform drivers */
Peter Ujfalusi33445642014-04-01 15:55:12 +0300581 if (active_serializers > 1) {
582 /*
583 * If more than one serializers are in use we have one
584 * DMA request to provide data for all serializers.
585 * For example if three serializers are enabled the DMA
586 * need to transfer three words per DMA request.
587 */
588 dma_params->fifo_level = active_serializers;
589 dma_data->maxburst = active_serializers;
590 } else {
591 dma_params->fifo_level = 0;
592 dma_data->maxburst = 0;
593 }
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300594 return 0;
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300595 }
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400596
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300597 if (period_words % active_serializers) {
598 dev_err(mcasp->dev, "Invalid combination of period words and "
599 "active serializers: %d, %d\n", period_words,
600 active_serializers);
601 return -EINVAL;
602 }
603
604 /*
605 * Calculate the optimal AFIFO depth for platform side:
606 * The number of words for numevt need to be in steps of active
607 * serializers.
608 */
609 n = numevt % active_serializers;
610 if (n)
611 numevt += (active_serializers - n);
612 while (period_words % numevt && numevt > 0)
613 numevt -= active_serializers;
614 if (numevt <= 0)
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300615 numevt = active_serializers;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400616
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300617 mcasp_mod_bits(mcasp, reg, active_serializers, NUMDMA_MASK);
618 mcasp_mod_bits(mcasp, reg, NUMEVT(numevt), NUMEVT_MASK);
Michal Bachraty2952b272013-02-28 16:07:08 +0100619
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300620 /* Configure the burst size for platform drivers */
Peter Ujfalusi33445642014-04-01 15:55:12 +0300621 if (numevt == 1)
622 numevt = 0;
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300623 dma_params->fifo_level = numevt;
624 dma_data->maxburst = numevt;
625
Michal Bachraty2952b272013-02-28 16:07:08 +0100626 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400627}
628
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200629static int mcasp_i2s_hw_param(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400630{
631 int i, active_slots;
632 u32 mask = 0;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +0200633 u32 busel = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400634
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200635 if ((mcasp->tdm_slots < 2) || (mcasp->tdm_slots > 32)) {
636 dev_err(mcasp->dev, "tdm slot %d not supported\n",
637 mcasp->tdm_slots);
638 return -EINVAL;
639 }
640
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200641 active_slots = (mcasp->tdm_slots > 31) ? 32 : mcasp->tdm_slots;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400642 for (i = 0; i < active_slots; i++)
643 mask |= (1 << i);
644
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200645 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400646
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +0200647 if (!mcasp->dat_port)
648 busel = TXSEL;
649
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200650 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, mask);
651 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, busel | TXORD);
652 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG,
653 FSXMOD(mcasp->tdm_slots), FSXMOD(0x1FF));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400654
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200655 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXTDM_REG, mask);
656 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, busel | RXORD);
657 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG,
658 FSRMOD(mcasp->tdm_slots), FSRMOD(0x1FF));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400659
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200660 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400661}
662
663/* S/PDIF */
Daniel Mack64792852014-03-27 11:27:40 +0100664static int mcasp_dit_hw_param(struct davinci_mcasp *mcasp,
665 unsigned int rate)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400666{
Daniel Mack64792852014-03-27 11:27:40 +0100667 u32 cs_value = 0;
668 u8 *cs_bytes = (u8*) &cs_value;
669
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400670 /* Set the TX format : 24 bit right rotation, 32 bit slot, Pad 0
671 and LSB first */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200672 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(6) | TXSSZ(15));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400673
674 /* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200675 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE | FSXMOD(0x180));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400676
677 /* Set the TX tdm : for all the slots */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200678 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400679
680 /* Set the TX clock controls : div = 1 and internal */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200681 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE | TX_ASYNC);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400682
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200683 mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400684
685 /* Only 44100 and 48000 are valid, both have the same setting */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200686 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXDIV(3));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400687
688 /* Enable the DIT */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200689 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXDITCTL_REG, DITEN);
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200690
Daniel Mack64792852014-03-27 11:27:40 +0100691 /* Set S/PDIF channel status bits */
692 cs_bytes[0] = IEC958_AES0_CON_NOT_COPYRIGHT;
693 cs_bytes[1] = IEC958_AES1_CON_PCM_CODER;
694
695 switch (rate) {
696 case 22050:
697 cs_bytes[3] |= IEC958_AES3_CON_FS_22050;
698 break;
699 case 24000:
700 cs_bytes[3] |= IEC958_AES3_CON_FS_24000;
701 break;
702 case 32000:
703 cs_bytes[3] |= IEC958_AES3_CON_FS_32000;
704 break;
705 case 44100:
706 cs_bytes[3] |= IEC958_AES3_CON_FS_44100;
707 break;
708 case 48000:
709 cs_bytes[3] |= IEC958_AES3_CON_FS_48000;
710 break;
711 case 88200:
712 cs_bytes[3] |= IEC958_AES3_CON_FS_88200;
713 break;
714 case 96000:
715 cs_bytes[3] |= IEC958_AES3_CON_FS_96000;
716 break;
717 case 176400:
718 cs_bytes[3] |= IEC958_AES3_CON_FS_176400;
719 break;
720 case 192000:
721 cs_bytes[3] |= IEC958_AES3_CON_FS_192000;
722 break;
723 default:
724 printk(KERN_WARNING "unsupported sampling rate: %d\n", rate);
725 return -EINVAL;
726 }
727
728 mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRA_REG, cs_value);
729 mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRB_REG, cs_value);
730
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200731 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400732}
733
734static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,
735 struct snd_pcm_hw_params *params,
736 struct snd_soc_dai *cpu_dai)
737{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200738 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400739 struct davinci_pcm_dma_params *dma_params =
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200740 &mcasp->dma_params[substream->stream];
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400741 int word_length;
Peter Ujfalusia7e46bd2014-02-03 14:51:50 +0200742 int channels = params_channels(params);
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300743 int period_size = params_period_size(params);
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200744 int ret;
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200745
Daniel Mack82675252014-07-16 14:04:41 +0200746 /*
747 * If mcasp is BCLK master, and a BCLK divider was not provided by
748 * the machine driver, we need to calculate the ratio.
749 */
750 if (mcasp->bclk_master && mcasp->bclk_div == 0 && mcasp->sysclk_freq) {
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200751 unsigned int bclk_freq = snd_soc_params_to_bclk(params);
Jyri Sarha09298782014-06-13 12:50:00 +0300752 unsigned int div = mcasp->sysclk_freq / bclk_freq;
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200753 if (mcasp->sysclk_freq % bclk_freq != 0) {
Jyri Sarha09298782014-06-13 12:50:00 +0300754 if (((mcasp->sysclk_freq / div) - bclk_freq) >
755 (bclk_freq - (mcasp->sysclk_freq / (div+1))))
756 div++;
757 dev_warn(mcasp->dev,
758 "Inaccurate BCLK: %u Hz / %u != %u Hz\n",
759 mcasp->sysclk_freq, div, bclk_freq);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200760 }
Jyri Sarha88135432014-08-06 16:47:16 +0300761 __davinci_mcasp_set_clkdiv(cpu_dai, 1, div, 0);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200762 }
763
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300764 ret = mcasp_common_hw_param(mcasp, substream->stream,
765 period_size * channels, channels);
Peter Ujfalusi0f7d9a62014-01-30 15:15:24 +0200766 if (ret)
767 return ret;
768
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200769 if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
Daniel Mack64792852014-03-27 11:27:40 +0100770 ret = mcasp_dit_hw_param(mcasp, params_rate(params));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400771 else
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200772 ret = mcasp_i2s_hw_param(mcasp, substream->stream);
773
774 if (ret)
775 return ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400776
777 switch (params_format(params)) {
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400778 case SNDRV_PCM_FORMAT_U8:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400779 case SNDRV_PCM_FORMAT_S8:
780 dma_params->data_type = 1;
Daniel Mackba764b32012-12-05 18:20:37 +0100781 word_length = 8;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400782 break;
783
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400784 case SNDRV_PCM_FORMAT_U16_LE:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400785 case SNDRV_PCM_FORMAT_S16_LE:
786 dma_params->data_type = 2;
Daniel Mackba764b32012-12-05 18:20:37 +0100787 word_length = 16;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400788 break;
789
Daniel Mack21eb24d2012-10-09 09:35:16 +0200790 case SNDRV_PCM_FORMAT_U24_3LE:
791 case SNDRV_PCM_FORMAT_S24_3LE:
Daniel Mack21eb24d2012-10-09 09:35:16 +0200792 dma_params->data_type = 3;
Daniel Mackba764b32012-12-05 18:20:37 +0100793 word_length = 24;
Daniel Mack21eb24d2012-10-09 09:35:16 +0200794 break;
795
Daniel Mack6b7fa012012-10-09 11:56:40 +0200796 case SNDRV_PCM_FORMAT_U24_LE:
797 case SNDRV_PCM_FORMAT_S24_LE:
Peter Ujfalusi182bef82014-06-26 08:09:24 +0300798 dma_params->data_type = 4;
799 word_length = 24;
800 break;
801
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400802 case SNDRV_PCM_FORMAT_U32_LE:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400803 case SNDRV_PCM_FORMAT_S32_LE:
804 dma_params->data_type = 4;
Daniel Mackba764b32012-12-05 18:20:37 +0100805 word_length = 32;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400806 break;
807
808 default:
809 printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");
810 return -EINVAL;
811 }
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400812
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300813 if (mcasp->version == MCASP_VERSION_2 && !dma_params->fifo_level)
Chaithrika U S4fa9c1a2009-09-30 17:32:27 -0400814 dma_params->acnt = 4;
815 else
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400816 dma_params->acnt = dma_params->data_type;
817
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200818 davinci_config_channel_size(mcasp, word_length);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400819
820 return 0;
821}
822
823static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,
824 int cmd, struct snd_soc_dai *cpu_dai)
825{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200826 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400827 int ret = 0;
828
829 switch (cmd) {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400830 case SNDRV_PCM_TRIGGER_RESUME:
Chaithrika U Se473b842010-01-20 17:06:33 +0530831 case SNDRV_PCM_TRIGGER_START:
832 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200833 davinci_mcasp_start(mcasp, substream->stream);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400834 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400835 case SNDRV_PCM_TRIGGER_SUSPEND:
Chaithrika U Sa47979b2009-12-03 18:56:56 +0530836 case SNDRV_PCM_TRIGGER_STOP:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400837 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200838 davinci_mcasp_stop(mcasp, substream->stream);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400839 break;
840
841 default:
842 ret = -EINVAL;
843 }
844
845 return ret;
846}
847
Lars-Peter Clausen85e76522011-11-23 11:40:40 +0100848static const struct snd_soc_dai_ops davinci_mcasp_dai_ops = {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400849 .trigger = davinci_mcasp_trigger,
850 .hw_params = davinci_mcasp_hw_params,
851 .set_fmt = davinci_mcasp_set_dai_fmt,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200852 .set_clkdiv = davinci_mcasp_set_clkdiv,
Daniel Mack5b66aa22012-10-04 15:08:41 +0200853 .set_sysclk = davinci_mcasp_set_sysclk,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400854};
855
Peter Ujfalusid5902f62014-04-01 15:55:07 +0300856static int davinci_mcasp_dai_probe(struct snd_soc_dai *dai)
857{
858 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
859
Peter Ujfalusif3f9cfa2014-07-16 15:12:04 +0300860 if (mcasp->version >= MCASP_VERSION_3) {
Peter Ujfalusid5902f62014-04-01 15:55:07 +0300861 /* Using dmaengine PCM */
862 dai->playback_dma_data =
863 &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
864 dai->capture_dma_data =
865 &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
866 } else {
867 /* Using davinci-pcm */
868 dai->playback_dma_data = mcasp->dma_params;
869 dai->capture_dma_data = mcasp->dma_params;
870 }
871
872 return 0;
873}
874
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200875#ifdef CONFIG_PM_SLEEP
876static int davinci_mcasp_suspend(struct snd_soc_dai *dai)
877{
878 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Peter Ujfalusi790bb942014-02-03 14:51:52 +0200879 struct davinci_mcasp_context *context = &mcasp->context;
Peter Ujfalusif114ce62014-10-01 16:02:12 +0300880 u32 reg;
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +0300881 int i;
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200882
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +0300883 for (i = 0; i < ARRAY_SIZE(context_regs); i++)
884 context->config_regs[i] = mcasp_get_reg(mcasp, context_regs[i]);
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200885
Peter Ujfalusif114ce62014-10-01 16:02:12 +0300886 if (mcasp->txnumevt) {
887 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
888 context->afifo_regs[0] = mcasp_get_reg(mcasp, reg);
889 }
890 if (mcasp->rxnumevt) {
891 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
892 context->afifo_regs[1] = mcasp_get_reg(mcasp, reg);
893 }
894
895 for (i = 0; i < mcasp->num_serializer; i++)
896 context->xrsr_regs[i] = mcasp_get_reg(mcasp,
897 DAVINCI_MCASP_XRSRCTL_REG(i));
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200898
899 return 0;
900}
901
902static int davinci_mcasp_resume(struct snd_soc_dai *dai)
903{
904 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Peter Ujfalusi790bb942014-02-03 14:51:52 +0200905 struct davinci_mcasp_context *context = &mcasp->context;
Peter Ujfalusif114ce62014-10-01 16:02:12 +0300906 u32 reg;
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +0300907 int i;
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200908
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +0300909 for (i = 0; i < ARRAY_SIZE(context_regs); i++)
910 mcasp_set_reg(mcasp, context_regs[i], context->config_regs[i]);
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200911
Peter Ujfalusif114ce62014-10-01 16:02:12 +0300912 if (mcasp->txnumevt) {
913 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
914 mcasp_set_reg(mcasp, reg, context->afifo_regs[0]);
915 }
916 if (mcasp->rxnumevt) {
917 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
918 mcasp_set_reg(mcasp, reg, context->afifo_regs[1]);
919 }
920
921 for (i = 0; i < mcasp->num_serializer; i++)
922 mcasp_set_reg(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
923 context->xrsr_regs[i]);
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200924
925 return 0;
926}
927#else
928#define davinci_mcasp_suspend NULL
929#define davinci_mcasp_resume NULL
930#endif
931
Peter Ujfalusied29cd52013-11-14 11:35:22 +0200932#define DAVINCI_MCASP_RATES SNDRV_PCM_RATE_8000_192000
933
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400934#define DAVINCI_MCASP_PCM_FMTS (SNDRV_PCM_FMTBIT_S8 | \
935 SNDRV_PCM_FMTBIT_U8 | \
936 SNDRV_PCM_FMTBIT_S16_LE | \
937 SNDRV_PCM_FMTBIT_U16_LE | \
Daniel Mack21eb24d2012-10-09 09:35:16 +0200938 SNDRV_PCM_FMTBIT_S24_LE | \
939 SNDRV_PCM_FMTBIT_U24_LE | \
940 SNDRV_PCM_FMTBIT_S24_3LE | \
941 SNDRV_PCM_FMTBIT_U24_3LE | \
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400942 SNDRV_PCM_FMTBIT_S32_LE | \
943 SNDRV_PCM_FMTBIT_U32_LE)
944
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000945static struct snd_soc_dai_driver davinci_mcasp_dai[] = {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400946 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000947 .name = "davinci-mcasp.0",
Peter Ujfalusid5902f62014-04-01 15:55:07 +0300948 .probe = davinci_mcasp_dai_probe,
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200949 .suspend = davinci_mcasp_suspend,
950 .resume = davinci_mcasp_resume,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400951 .playback = {
952 .channels_min = 2,
Michal Bachraty2952b272013-02-28 16:07:08 +0100953 .channels_max = 32 * 16,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400954 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400955 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400956 },
957 .capture = {
958 .channels_min = 2,
Michal Bachraty2952b272013-02-28 16:07:08 +0100959 .channels_max = 32 * 16,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400960 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400961 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400962 },
963 .ops = &davinci_mcasp_dai_ops,
964
965 },
966 {
Peter Ujfalusi58e48d92013-11-14 11:35:24 +0200967 .name = "davinci-mcasp.1",
Peter Ujfalusid5902f62014-04-01 15:55:07 +0300968 .probe = davinci_mcasp_dai_probe,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400969 .playback = {
970 .channels_min = 1,
971 .channels_max = 384,
972 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400973 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400974 },
975 .ops = &davinci_mcasp_dai_ops,
976 },
977
978};
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400979
Kuninori Morimotoeeef0ed2013-03-21 03:31:19 -0700980static const struct snd_soc_component_driver davinci_mcasp_component = {
981 .name = "davinci-mcasp",
982};
983
Jyri Sarha256ba182013-10-18 18:37:42 +0300984/* Some HW specific values and defaults. The rest is filled in from DT. */
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200985static struct davinci_mcasp_pdata dm646x_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +0300986 .tx_dma_offset = 0x400,
987 .rx_dma_offset = 0x400,
988 .asp_chan_q = EVENTQ_0,
989 .version = MCASP_VERSION_1,
990};
991
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200992static struct davinci_mcasp_pdata da830_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +0300993 .tx_dma_offset = 0x2000,
994 .rx_dma_offset = 0x2000,
995 .asp_chan_q = EVENTQ_0,
996 .version = MCASP_VERSION_2,
997};
998
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200999static struct davinci_mcasp_pdata am33xx_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +03001000 .tx_dma_offset = 0,
1001 .rx_dma_offset = 0,
1002 .asp_chan_q = EVENTQ_0,
1003 .version = MCASP_VERSION_3,
1004};
1005
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001006static struct davinci_mcasp_pdata dra7_mcasp_pdata = {
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001007 .tx_dma_offset = 0x200,
1008 .rx_dma_offset = 0x284,
1009 .asp_chan_q = EVENTQ_0,
1010 .version = MCASP_VERSION_4,
1011};
1012
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301013static const struct of_device_id mcasp_dt_ids[] = {
1014 {
1015 .compatible = "ti,dm646x-mcasp-audio",
Jyri Sarha256ba182013-10-18 18:37:42 +03001016 .data = &dm646x_mcasp_pdata,
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301017 },
1018 {
1019 .compatible = "ti,da830-mcasp-audio",
Jyri Sarha256ba182013-10-18 18:37:42 +03001020 .data = &da830_mcasp_pdata,
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301021 },
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +05301022 {
Jyri Sarha3af9e032013-10-18 18:37:44 +03001023 .compatible = "ti,am33xx-mcasp-audio",
Peter Ujfalusib14899d2013-11-14 11:35:37 +02001024 .data = &am33xx_mcasp_pdata,
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +05301025 },
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001026 {
1027 .compatible = "ti,dra7-mcasp-audio",
1028 .data = &dra7_mcasp_pdata,
1029 },
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301030 { /* sentinel */ }
1031};
1032MODULE_DEVICE_TABLE(of, mcasp_dt_ids);
1033
Peter Ujfalusiae726e92013-11-14 11:35:35 +02001034static int mcasp_reparent_fck(struct platform_device *pdev)
1035{
1036 struct device_node *node = pdev->dev.of_node;
1037 struct clk *gfclk, *parent_clk;
1038 const char *parent_name;
1039 int ret;
1040
1041 if (!node)
1042 return 0;
1043
1044 parent_name = of_get_property(node, "fck_parent", NULL);
1045 if (!parent_name)
1046 return 0;
1047
1048 gfclk = clk_get(&pdev->dev, "fck");
1049 if (IS_ERR(gfclk)) {
1050 dev_err(&pdev->dev, "failed to get fck\n");
1051 return PTR_ERR(gfclk);
1052 }
1053
1054 parent_clk = clk_get(NULL, parent_name);
1055 if (IS_ERR(parent_clk)) {
1056 dev_err(&pdev->dev, "failed to get parent clock\n");
1057 ret = PTR_ERR(parent_clk);
1058 goto err1;
1059 }
1060
1061 ret = clk_set_parent(gfclk, parent_clk);
1062 if (ret) {
1063 dev_err(&pdev->dev, "failed to reparent fck\n");
1064 goto err2;
1065 }
1066
1067err2:
1068 clk_put(parent_clk);
1069err1:
1070 clk_put(gfclk);
1071 return ret;
1072}
1073
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001074static struct davinci_mcasp_pdata *davinci_mcasp_set_pdata_from_of(
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301075 struct platform_device *pdev)
1076{
1077 struct device_node *np = pdev->dev.of_node;
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001078 struct davinci_mcasp_pdata *pdata = NULL;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301079 const struct of_device_id *match =
Sachin Kamatea421eb2013-05-22 16:53:37 +05301080 of_match_device(mcasp_dt_ids, &pdev->dev);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001081 struct of_phandle_args dma_spec;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301082
1083 const u32 *of_serial_dir32;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301084 u32 val;
1085 int i, ret = 0;
1086
1087 if (pdev->dev.platform_data) {
1088 pdata = pdev->dev.platform_data;
1089 return pdata;
1090 } else if (match) {
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001091 pdata = (struct davinci_mcasp_pdata*) match->data;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301092 } else {
1093 /* control shouldn't reach here. something is wrong */
1094 ret = -EINVAL;
1095 goto nodata;
1096 }
1097
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301098 ret = of_property_read_u32(np, "op-mode", &val);
1099 if (ret >= 0)
1100 pdata->op_mode = val;
1101
1102 ret = of_property_read_u32(np, "tdm-slots", &val);
Michal Bachraty2952b272013-02-28 16:07:08 +01001103 if (ret >= 0) {
1104 if (val < 2 || val > 32) {
1105 dev_err(&pdev->dev,
1106 "tdm-slots must be in rage [2-32]\n");
1107 ret = -EINVAL;
1108 goto nodata;
1109 }
1110
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301111 pdata->tdm_slots = val;
Michal Bachraty2952b272013-02-28 16:07:08 +01001112 }
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301113
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301114 of_serial_dir32 = of_get_property(np, "serial-dir", &val);
1115 val /= sizeof(u32);
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301116 if (of_serial_dir32) {
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001117 u8 *of_serial_dir = devm_kzalloc(&pdev->dev,
1118 (sizeof(*of_serial_dir) * val),
1119 GFP_KERNEL);
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301120 if (!of_serial_dir) {
1121 ret = -ENOMEM;
1122 goto nodata;
1123 }
1124
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001125 for (i = 0; i < val; i++)
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301126 of_serial_dir[i] = be32_to_cpup(&of_serial_dir32[i]);
1127
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001128 pdata->num_serializer = val;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301129 pdata->serial_dir = of_serial_dir;
1130 }
1131
Jyri Sarha4023fe62013-10-18 18:37:43 +03001132 ret = of_property_match_string(np, "dma-names", "tx");
1133 if (ret < 0)
1134 goto nodata;
1135
1136 ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
1137 &dma_spec);
1138 if (ret < 0)
1139 goto nodata;
1140
1141 pdata->tx_dma_channel = dma_spec.args[0];
1142
1143 ret = of_property_match_string(np, "dma-names", "rx");
1144 if (ret < 0)
1145 goto nodata;
1146
1147 ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
1148 &dma_spec);
1149 if (ret < 0)
1150 goto nodata;
1151
1152 pdata->rx_dma_channel = dma_spec.args[0];
1153
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301154 ret = of_property_read_u32(np, "tx-num-evt", &val);
1155 if (ret >= 0)
1156 pdata->txnumevt = val;
1157
1158 ret = of_property_read_u32(np, "rx-num-evt", &val);
1159 if (ret >= 0)
1160 pdata->rxnumevt = val;
1161
1162 ret = of_property_read_u32(np, "sram-size-playback", &val);
1163 if (ret >= 0)
1164 pdata->sram_size_playback = val;
1165
1166 ret = of_property_read_u32(np, "sram-size-capture", &val);
1167 if (ret >= 0)
1168 pdata->sram_size_capture = val;
1169
1170 return pdata;
1171
1172nodata:
1173 if (ret < 0) {
1174 dev_err(&pdev->dev, "Error populating platform data, err %d\n",
1175 ret);
1176 pdata = NULL;
1177 }
1178 return pdata;
1179}
1180
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001181static int davinci_mcasp_probe(struct platform_device *pdev)
1182{
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001183 struct davinci_pcm_dma_params *dma_params;
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001184 struct snd_dmaengine_dai_dma_data *dma_data;
Jyri Sarha256ba182013-10-18 18:37:42 +03001185 struct resource *mem, *ioarea, *res, *dat;
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001186 struct davinci_mcasp_pdata *pdata;
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001187 struct davinci_mcasp *mcasp;
Julia Lawall96d31e22011-12-29 17:51:21 +01001188 int ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001189
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301190 if (!pdev->dev.platform_data && !pdev->dev.of_node) {
1191 dev_err(&pdev->dev, "No platform data supplied\n");
1192 return -EINVAL;
1193 }
1194
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001195 mcasp = devm_kzalloc(&pdev->dev, sizeof(struct davinci_mcasp),
Julia Lawall96d31e22011-12-29 17:51:21 +01001196 GFP_KERNEL);
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001197 if (!mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001198 return -ENOMEM;
1199
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301200 pdata = davinci_mcasp_set_pdata_from_of(pdev);
1201 if (!pdata) {
1202 dev_err(&pdev->dev, "no platform data\n");
1203 return -EINVAL;
1204 }
1205
Jyri Sarha256ba182013-10-18 18:37:42 +03001206 mem = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001207 if (!mem) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001208 dev_warn(mcasp->dev,
Jyri Sarha256ba182013-10-18 18:37:42 +03001209 "\"mpu\" mem resource not found, using index 0\n");
1210 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1211 if (!mem) {
1212 dev_err(&pdev->dev, "no mem resource?\n");
1213 return -ENODEV;
1214 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001215 }
1216
Julia Lawall96d31e22011-12-29 17:51:21 +01001217 ioarea = devm_request_mem_region(&pdev->dev, mem->start,
Vaibhav Bediad852f4462011-02-09 18:39:52 +05301218 resource_size(mem), pdev->name);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001219 if (!ioarea) {
1220 dev_err(&pdev->dev, "Audio region already claimed\n");
Julia Lawall96d31e22011-12-29 17:51:21 +01001221 return -EBUSY;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001222 }
1223
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301224 pm_runtime_enable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001225
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301226 ret = pm_runtime_get_sync(&pdev->dev);
1227 if (IS_ERR_VALUE(ret)) {
1228 dev_err(&pdev->dev, "pm_runtime_get_sync() failed\n");
1229 return ret;
1230 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001231
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001232 mcasp->base = devm_ioremap(&pdev->dev, mem->start, resource_size(mem));
1233 if (!mcasp->base) {
Vaibhav Bedia4f82f022011-02-09 18:39:54 +05301234 dev_err(&pdev->dev, "ioremap failed\n");
1235 ret = -ENOMEM;
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001236 goto err;
Vaibhav Bedia4f82f022011-02-09 18:39:54 +05301237 }
1238
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001239 mcasp->op_mode = pdata->op_mode;
1240 mcasp->tdm_slots = pdata->tdm_slots;
1241 mcasp->num_serializer = pdata->num_serializer;
Peter Ujfalusif114ce62014-10-01 16:02:12 +03001242#ifdef CONFIG_PM_SLEEP
1243 mcasp->context.xrsr_regs = devm_kzalloc(&pdev->dev,
1244 sizeof(u32) * mcasp->num_serializer,
1245 GFP_KERNEL);
1246#endif
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001247 mcasp->serial_dir = pdata->serial_dir;
1248 mcasp->version = pdata->version;
1249 mcasp->txnumevt = pdata->txnumevt;
1250 mcasp->rxnumevt = pdata->rxnumevt;
Peter Ujfalusi487dce82013-11-14 11:35:31 +02001251
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001252 mcasp->dev = &pdev->dev;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001253
Jyri Sarha256ba182013-10-18 18:37:42 +03001254 dat = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dat");
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001255 if (dat)
1256 mcasp->dat_port = true;
Jyri Sarha256ba182013-10-18 18:37:42 +03001257
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001258 dma_params = &mcasp->dma_params[SNDRV_PCM_STREAM_PLAYBACK];
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001259 dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001260 dma_params->asp_chan_q = pdata->asp_chan_q;
1261 dma_params->ram_chan_q = pdata->ram_chan_q;
1262 dma_params->sram_pool = pdata->sram_pool;
1263 dma_params->sram_size = pdata->sram_size_playback;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001264 if (dat)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001265 dma_params->dma_addr = dat->start;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001266 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001267 dma_params->dma_addr = mem->start + pdata->tx_dma_offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001268
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001269 /* Unconditional dmaengine stuff */
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001270 dma_data->addr = dma_params->dma_addr;
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001271
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001272 res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001273 if (res)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001274 dma_params->channel = res->start;
Jyri Sarha4023fe62013-10-18 18:37:43 +03001275 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001276 dma_params->channel = pdata->tx_dma_channel;
Troy Kisky92e2a6f2009-09-11 14:29:03 -07001277
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001278 /* dmaengine filter data for DT and non-DT boot */
1279 if (pdev->dev.of_node)
1280 dma_data->filter_data = "tx";
1281 else
1282 dma_data->filter_data = &dma_params->channel;
1283
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001284 dma_params = &mcasp->dma_params[SNDRV_PCM_STREAM_CAPTURE];
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001285 dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001286 dma_params->asp_chan_q = pdata->asp_chan_q;
1287 dma_params->ram_chan_q = pdata->ram_chan_q;
1288 dma_params->sram_pool = pdata->sram_pool;
1289 dma_params->sram_size = pdata->sram_size_capture;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001290 if (dat)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001291 dma_params->dma_addr = dat->start;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001292 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001293 dma_params->dma_addr = mem->start + pdata->rx_dma_offset;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001294
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001295 /* Unconditional dmaengine stuff */
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001296 dma_data->addr = dma_params->dma_addr;
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001297
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001298 if (mcasp->version < MCASP_VERSION_3) {
1299 mcasp->fifo_base = DAVINCI_MCASP_V2_AFIFO_BASE;
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001300 /* dma_params->dma_addr is pointing to the data port address */
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001301 mcasp->dat_port = true;
1302 } else {
1303 mcasp->fifo_base = DAVINCI_MCASP_V3_AFIFO_BASE;
1304 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001305
1306 res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001307 if (res)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001308 dma_params->channel = res->start;
Jyri Sarha4023fe62013-10-18 18:37:43 +03001309 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001310 dma_params->channel = pdata->rx_dma_channel;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001311
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001312 /* dmaengine filter data for DT and non-DT boot */
1313 if (pdev->dev.of_node)
1314 dma_data->filter_data = "rx";
1315 else
1316 dma_data->filter_data = &dma_params->channel;
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001317
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001318 dev_set_drvdata(&pdev->dev, mcasp);
Peter Ujfalusiae726e92013-11-14 11:35:35 +02001319
1320 mcasp_reparent_fck(pdev);
1321
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001322 ret = devm_snd_soc_register_component(&pdev->dev,
1323 &davinci_mcasp_component,
1324 &davinci_mcasp_dai[pdata->op_mode], 1);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001325
1326 if (ret != 0)
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001327 goto err;
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05301328
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001329 switch (mcasp->version) {
Jyri Sarha7f28f352014-06-13 12:49:59 +03001330#if IS_BUILTIN(CONFIG_SND_DAVINCI_SOC) || \
1331 (IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
1332 IS_MODULE(CONFIG_SND_DAVINCI_SOC))
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001333 case MCASP_VERSION_1:
1334 case MCASP_VERSION_2:
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001335 ret = davinci_soc_platform_register(&pdev->dev);
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001336 break;
Jyri Sarha7f28f352014-06-13 12:49:59 +03001337#endif
Peter Ujfalusif3f9cfa2014-07-16 15:12:04 +03001338#if IS_BUILTIN(CONFIG_SND_EDMA_SOC) || \
1339 (IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
1340 IS_MODULE(CONFIG_SND_EDMA_SOC))
1341 case MCASP_VERSION_3:
1342 ret = edma_pcm_platform_register(&pdev->dev);
1343 break;
1344#endif
Jyri Sarha7f28f352014-06-13 12:49:59 +03001345#if IS_BUILTIN(CONFIG_SND_OMAP_SOC) || \
1346 (IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
1347 IS_MODULE(CONFIG_SND_OMAP_SOC))
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001348 case MCASP_VERSION_4:
1349 ret = omap_pcm_platform_register(&pdev->dev);
1350 break;
Jyri Sarha7f28f352014-06-13 12:49:59 +03001351#endif
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001352 default:
1353 dev_err(&pdev->dev, "Invalid McASP version: %d\n",
1354 mcasp->version);
1355 ret = -EINVAL;
1356 break;
1357 }
1358
1359 if (ret) {
1360 dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001361 goto err;
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05301362 }
1363
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001364 return 0;
1365
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001366err:
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301367 pm_runtime_put_sync(&pdev->dev);
1368 pm_runtime_disable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001369 return ret;
1370}
1371
1372static int davinci_mcasp_remove(struct platform_device *pdev)
1373{
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301374 pm_runtime_put_sync(&pdev->dev);
1375 pm_runtime_disable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001376
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001377 return 0;
1378}
1379
1380static struct platform_driver davinci_mcasp_driver = {
1381 .probe = davinci_mcasp_probe,
1382 .remove = davinci_mcasp_remove,
1383 .driver = {
1384 .name = "davinci-mcasp",
1385 .owner = THIS_MODULE,
Sachin Kamatea421eb2013-05-22 16:53:37 +05301386 .of_match_table = mcasp_dt_ids,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001387 },
1388};
1389
Axel Linf9b8a512011-11-25 10:09:27 +08001390module_platform_driver(davinci_mcasp_driver);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001391
1392MODULE_AUTHOR("Steve Chen");
1393MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");
1394MODULE_LICENSE("GPL");