blob: a8e096393a41445fd6c7d3b94a641d6efc137fbe [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070013 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070014 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
Stephen Hemminger793b8832005-09-14 16:06:14 -070025#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070026#include <linux/kernel.h>
27#include <linux/version.h>
28#include <linux/module.h>
29#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080030#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070031#include <linux/etherdevice.h>
32#include <linux/ethtool.h>
33#include <linux/pci.h>
34#include <linux/ip.h>
35#include <linux/tcp.h>
36#include <linux/in.h>
37#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080038#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070039#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080040#include <linux/prefetch.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080041#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070042
43#include <asm/irq.h>
44
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070045#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
46#define SKY2_VLAN_TAG_USED 1
47#endif
48
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070049#include "sky2.h"
50
51#define DRV_NAME "sky2"
Stephen Hemminger52c89ca2006-10-17 10:24:18 -070052#define DRV_VERSION "1.10"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070053#define PFX DRV_NAME " "
54
55/*
56 * The Yukon II chipset takes 64 bit command blocks (called list elements)
57 * that are organized into three (receive, transmit, status) different rings
Stephen Hemminger14d02632006-09-26 11:57:43 -070058 * similar to Tigon3.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070059 */
60
Stephen Hemminger14d02632006-09-26 11:57:43 -070061#define RX_LE_SIZE 1024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070062#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger14d02632006-09-26 11:57:43 -070063#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080064#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemminger82788c72006-01-17 13:43:10 -080065#define RX_SKB_ALIGN 8
Stephen Hemminger22e11702006-07-12 15:23:48 -070066#define RX_BUF_WRITE 16
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070067
Stephen Hemminger793b8832005-09-14 16:06:14 -070068#define TX_RING_SIZE 512
69#define TX_DEF_PENDING (TX_RING_SIZE - 1)
70#define TX_MIN_PENDING 64
Stephen Hemmingerb19666d2006-03-07 11:06:36 -080071#define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
Stephen Hemminger793b8832005-09-14 16:06:14 -070072
73#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070074#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070075#define TX_WATCHDOG (5 * HZ)
76#define NAPI_WEIGHT 64
77#define PHY_RETRIES 1000
78
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070079#define RING_NEXT(x,s) (((x)+1) & ((s)-1))
80
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070081static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070082 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
83 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080084 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070085
Stephen Hemminger793b8832005-09-14 16:06:14 -070086static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070087module_param(debug, int, 0);
88MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
89
Stephen Hemminger14d02632006-09-26 11:57:43 -070090static int copybreak __read_mostly = 128;
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080091module_param(copybreak, int, 0);
92MODULE_PARM_DESC(copybreak, "Receive copy threshold");
93
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080094static int disable_msi = 0;
95module_param(disable_msi, int, 0);
96MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
97
Stephen Hemmingere561a832006-10-17 10:20:51 -070098static int idle_timeout = 0;
Stephen Hemminger01bd7562006-05-08 15:11:30 -070099module_param(idle_timeout, int, 0);
Stephen Hemmingere561a832006-10-17 10:20:51 -0700100MODULE_PARM_DESC(idle_timeout, "Watchdog timer for lost interrupts (ms)");
Stephen Hemminger01bd7562006-05-08 15:11:30 -0700101
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700102static const struct pci_device_id sky2_id_table[] = {
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800103 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
104 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700105 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700106 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemminger508f89e2006-12-01 14:29:34 -0800107 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800108 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
109 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700129 { 0 }
130};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700131
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700132MODULE_DEVICE_TABLE(pci, sky2_id_table);
133
134/* Avoid conditionals by using array */
135static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
136static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700137static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700138
Stephen Hemminger92f965e2005-12-09 11:34:53 -0800139/* This driver supports yukon2 chipset only */
140static const char *yukon2_name[] = {
141 "XL", /* 0xb3 */
142 "EC Ultra", /* 0xb4 */
143 "UNKNOWN", /* 0xb5 */
144 "EC", /* 0xb6 */
145 "FE", /* 0xb7 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700146};
147
Stephen Hemminger793b8832005-09-14 16:06:14 -0700148/* Access to external PHY */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800149static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700150{
151 int i;
152
153 gma_write16(hw, port, GM_SMI_DATA, val);
154 gma_write16(hw, port, GM_SMI_CTRL,
155 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
156
157 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700158 if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800159 return 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700160 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700161 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800162
Stephen Hemminger793b8832005-09-14 16:06:14 -0700163 printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800164 return -ETIMEDOUT;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700165}
166
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800167static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700168{
169 int i;
170
Stephen Hemminger793b8832005-09-14 16:06:14 -0700171 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700172 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
173
174 for (i = 0; i < PHY_RETRIES; i++) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800175 if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
176 *val = gma_read16(hw, port, GM_SMI_DATA);
177 return 0;
178 }
179
Stephen Hemminger793b8832005-09-14 16:06:14 -0700180 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700181 }
182
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800183 return -ETIMEDOUT;
184}
185
186static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
187{
188 u16 v;
189
190 if (__gm_phy_read(hw, port, reg, &v) != 0)
191 printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
192 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700193}
194
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +0900195static void sky2_set_power_state(struct sky2_hw *hw, pci_power_t state)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700196{
197 u16 power_control;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700198 int vaux;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700199
200 pr_debug("sky2_set_power_state %d\n", state);
201 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
202
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800203 power_control = sky2_pci_read16(hw, hw->pm_cap + PCI_PM_PMC);
Stephen Hemminger08c06d82006-01-30 11:37:54 -0800204 vaux = (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700205 (power_control & PCI_PM_CAP_PME_D3cold);
206
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800207 power_control = sky2_pci_read16(hw, hw->pm_cap + PCI_PM_CTRL);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700208
209 power_control |= PCI_PM_CTRL_PME_STATUS;
210 power_control &= ~(PCI_PM_CTRL_STATE_MASK);
211
212 switch (state) {
213 case PCI_D0:
214 /* switch power to VCC (WA for VAUX problem) */
215 sky2_write8(hw, B0_POWER_CTRL,
216 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
217
218 /* disable Core Clock Division, */
219 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
220
221 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
222 /* enable bits are inverted */
223 sky2_write8(hw, B2_Y2_CLK_GATE,
224 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
225 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
226 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
227 else
228 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
229
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800230 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700231 u32 reg1;
232
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800233 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
234 reg1 = sky2_pci_read32(hw, PCI_DEV_REG4);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800235 reg1 &= P_ASPM_CONTROL_MSK;
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800236 sky2_pci_write32(hw, PCI_DEV_REG4, reg1);
237 sky2_pci_write32(hw, PCI_DEV_REG5, 0);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800238 }
239
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700240 break;
241
242 case PCI_D3hot:
243 case PCI_D3cold:
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700244 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
245 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
246 else
247 /* enable bits are inverted */
248 sky2_write8(hw, B2_Y2_CLK_GATE,
249 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
250 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
251 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
252
253 /* switch power to VAUX */
254 if (vaux && state != PCI_D3cold)
255 sky2_write8(hw, B0_POWER_CTRL,
256 (PC_VAUX_ENA | PC_VCC_ENA |
257 PC_VAUX_ON | PC_VCC_OFF));
258 break;
259 default:
260 printk(KERN_ERR PFX "Unknown power state %d\n", state);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700261 }
262
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800263 sky2_pci_write16(hw, hw->pm_cap + PCI_PM_CTRL, power_control);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700264 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700265}
266
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700267static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700268{
269 u16 reg;
270
271 /* disable all GMAC IRQ's */
272 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
273 /* disable PHY IRQs */
274 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700275
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700276 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
277 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
278 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
279 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
280
281 reg = gma_read16(hw, port, GM_RX_CTRL);
282 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
283 gma_write16(hw, port, GM_RX_CTRL, reg);
284}
285
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700286/* flow control to advertise bits */
287static const u16 copper_fc_adv[] = {
288 [FC_NONE] = 0,
289 [FC_TX] = PHY_M_AN_ASP,
290 [FC_RX] = PHY_M_AN_PC,
291 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
292};
293
294/* flow control to advertise bits when using 1000BaseX */
295static const u16 fiber_fc_adv[] = {
296 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
297 [FC_TX] = PHY_M_P_ASYM_MD_X,
298 [FC_RX] = PHY_M_P_SYM_MD_X,
299 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
300};
301
302/* flow control to GMA disable bits */
303static const u16 gm_fc_disable[] = {
304 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
305 [FC_TX] = GM_GPCR_FC_RX_DIS,
306 [FC_RX] = GM_GPCR_FC_TX_DIS,
307 [FC_BOTH] = 0,
308};
309
310
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700311static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
312{
313 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700314 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700315
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700316 if (sky2->autoneg == AUTONEG_ENABLE &&
Stephen Hemminger86a31a72006-05-17 14:37:05 -0700317 !(hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700318 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
319
320 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700321 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700322 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
323
324 if (hw->chip_id == CHIP_ID_YUKON_EC)
325 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
326 else
327 ectrl |= PHY_M_EC_M_DSC(2) | PHY_M_EC_S_DSC(3);
328
329 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
330 }
331
332 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700333 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700334 if (hw->chip_id == CHIP_ID_YUKON_FE) {
335 /* enable automatic crossover */
336 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
337 } else {
338 /* disable energy detect */
339 ctrl &= ~PHY_M_PC_EN_DET_MSK;
340
341 /* enable automatic crossover */
342 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
343
344 if (sky2->autoneg == AUTONEG_ENABLE &&
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700345 (hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700346 ctrl &= ~PHY_M_PC_DSC_MSK;
347 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
348 }
349 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700350 } else {
351 /* workaround for deviation #4.88 (CRC errors) */
352 /* disable Automatic Crossover */
353
354 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700355 }
356
357 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
358
359 /* special setup for PHY 88E1112 Fiber */
360 if (hw->chip_id == CHIP_ID_YUKON_XL && !sky2_is_copper(hw)) {
361 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
362
363 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
364 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
365 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
366 ctrl &= ~PHY_M_MAC_MD_MSK;
367 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700368 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
369
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700370 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700371 /* select page 1 to access Fiber registers */
372 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700373
374 /* for SFP-module set SIGDET polarity to low */
375 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
376 ctrl |= PHY_M_FIB_SIGD_POL;
377 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700378 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700379
380 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700381 }
382
Stephen Hemminger7800fdd2006-10-17 10:24:10 -0700383 ctrl = PHY_CT_RESET;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700384 ct1000 = 0;
385 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700386 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700387
388 if (sky2->autoneg == AUTONEG_ENABLE) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700389 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700390 if (sky2->advertising & ADVERTISED_1000baseT_Full)
391 ct1000 |= PHY_M_1000C_AFD;
392 if (sky2->advertising & ADVERTISED_1000baseT_Half)
393 ct1000 |= PHY_M_1000C_AHD;
394 if (sky2->advertising & ADVERTISED_100baseT_Full)
395 adv |= PHY_M_AN_100_FD;
396 if (sky2->advertising & ADVERTISED_100baseT_Half)
397 adv |= PHY_M_AN_100_HD;
398 if (sky2->advertising & ADVERTISED_10baseT_Full)
399 adv |= PHY_M_AN_10_FD;
400 if (sky2->advertising & ADVERTISED_10baseT_Half)
401 adv |= PHY_M_AN_10_HD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700402
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700403 adv |= copper_fc_adv[sky2->flow_mode];
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700404 } else { /* special defines for FIBER (88E1040S only) */
405 if (sky2->advertising & ADVERTISED_1000baseT_Full)
406 adv |= PHY_M_AN_1000X_AFD;
407 if (sky2->advertising & ADVERTISED_1000baseT_Half)
408 adv |= PHY_M_AN_1000X_AHD;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700409
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700410 adv |= fiber_fc_adv[sky2->flow_mode];
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700411 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700412
413 /* Restart Auto-negotiation */
414 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
415 } else {
416 /* forced speed/duplex settings */
417 ct1000 = PHY_M_1000C_MSE;
418
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700419 /* Disable auto update for duplex flow control and speed */
420 reg |= GM_GPCR_AU_ALL_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700421
422 switch (sky2->speed) {
423 case SPEED_1000:
424 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700425 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700426 break;
427 case SPEED_100:
428 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700429 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700430 break;
431 }
432
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700433 if (sky2->duplex == DUPLEX_FULL) {
434 reg |= GM_GPCR_DUP_FULL;
435 ctrl |= PHY_CT_DUP_MD;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700436 } else if (sky2->speed < SPEED_1000)
437 sky2->flow_mode = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700438
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700439
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700440 reg |= gm_fc_disable[sky2->flow_mode];
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700441
442 /* Forward pause packets to GMAC? */
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700443 if (sky2->flow_mode & FC_RX)
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700444 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
445 else
446 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700447 }
448
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700449 gma_write16(hw, port, GM_GP_CTRL, reg);
450
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700451 if (hw->chip_id != CHIP_ID_YUKON_FE)
452 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
453
454 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
455 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
456
457 /* Setup Phy LED's */
458 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
459 ledover = 0;
460
461 switch (hw->chip_id) {
462 case CHIP_ID_YUKON_FE:
463 /* on 88E3082 these bits are at 11..9 (shifted left) */
464 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
465
466 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
467
468 /* delete ACT LED control bits */
469 ctrl &= ~PHY_M_FELP_LED1_MSK;
470 /* change ACT LED control to blink mode */
471 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
472 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
473 break;
474
475 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700476 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700477
478 /* select page 3 to access LED control register */
479 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
480
481 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700482 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
483 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
484 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
485 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
486 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700487
488 /* set Polarity Control register */
489 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700490 (PHY_M_POLC_LS1_P_MIX(4) |
491 PHY_M_POLC_IS0_P_MIX(4) |
492 PHY_M_POLC_LOS_CTRL(2) |
493 PHY_M_POLC_INIT_CTRL(2) |
494 PHY_M_POLC_STA1_CTRL(2) |
495 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700496
497 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700498 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700499 break;
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700500 case CHIP_ID_YUKON_EC_U:
501 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
502
503 /* select page 3 to access LED control register */
504 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
505
506 /* set LED Function Control register */
507 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
508 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
509 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
510 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
511 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
512
513 /* set Blink Rate in LED Timer Control Register */
514 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
515 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
516 /* restore page register */
517 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
518 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700519
520 default:
521 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
522 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
523 /* turn off the Rx LED (LED_RX) */
524 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
525 }
526
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700527 if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev == CHIP_REV_YU_EC_A1) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800528 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700529 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
530 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
531
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800532 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700533 gm_phy_write(hw, port, 0x18, 0xaa99);
534 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700535
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800536 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700537 gm_phy_write(hw, port, 0x18, 0xa204);
538 gm_phy_write(hw, port, 0x17, 0x2002);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800539
540 /* set page register to 0 */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700541 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800542 } else {
543 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
544
545 if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
546 /* turn on 100 Mbps LED (LED_LINK100) */
547 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
548 }
549
550 if (ledover)
551 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
552
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700553 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700554
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700555 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700556 if (sky2->autoneg == AUTONEG_ENABLE)
557 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
558 else
559 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
560}
561
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700562static void sky2_phy_power(struct sky2_hw *hw, unsigned port, int onoff)
563{
564 u32 reg1;
565 static const u32 phy_power[]
566 = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
567
568 /* looks like this XL is back asswards .. */
569 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
570 onoff = !onoff;
571
572 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
573
574 if (onoff)
575 /* Turn off phy power saving */
576 reg1 &= ~phy_power[port];
577 else
578 reg1 |= phy_power[port];
579
580 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
shemminger@osdl.org98232f82006-08-28 10:00:52 -0700581 sky2_pci_read32(hw, PCI_DEV_REG1);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700582 udelay(100);
583}
584
Stephen Hemminger1b537562005-12-20 15:08:07 -0800585/* Force a renegotiation */
586static void sky2_phy_reinit(struct sky2_port *sky2)
587{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800588 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800589 sky2_phy_init(sky2->hw, sky2->port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800590 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800591}
592
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700593static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
594{
595 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
596 u16 reg;
597 int i;
598 const u8 *addr = hw->dev[port]->dev_addr;
599
shemminger@osdl.org42eeea02005-11-30 11:45:13 -0800600 sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
601 sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR|GPC_ENA_PAUSE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700602
603 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
604
Stephen Hemminger793b8832005-09-14 16:06:14 -0700605 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700606 /* WA DEV_472 -- looks like crossed wires on port 2 */
607 /* clear GMAC 1 Control reset */
608 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
609 do {
610 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
611 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
612 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
613 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
614 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
615 }
616
Stephen Hemminger793b8832005-09-14 16:06:14 -0700617 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700618
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700619 /* Enable Transmit FIFO Underrun */
620 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
621
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800622 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700623 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800624 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700625
626 /* MIB clear */
627 reg = gma_read16(hw, port, GM_PHY_ADDR);
628 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
629
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700630 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
631 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700632 gma_write16(hw, port, GM_PHY_ADDR, reg);
633
634 /* transmit control */
635 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
636
637 /* receive control reg: unicast + multicast + no FCS */
638 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700639 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700640
641 /* transmit flow control */
642 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
643
644 /* transmit parameter */
645 gma_write16(hw, port, GM_TX_PARAM,
646 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
647 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
648 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
649 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
650
651 /* serial mode register */
652 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700653 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700654
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700655 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700656 reg |= GM_SMOD_JUMBO_ENA;
657
658 gma_write16(hw, port, GM_SERIAL_MODE, reg);
659
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700660 /* virtual address for data */
661 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
662
Stephen Hemminger793b8832005-09-14 16:06:14 -0700663 /* physical address: used for pause frames */
664 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
665
666 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700667 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
668 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
669 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
670
671 /* Configure Rx MAC FIFO */
672 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Stephen Hemminger70f1be42006-03-07 11:06:37 -0800673 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
674 GMF_OPER_ON | GMF_RX_F_FL_ON);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700675
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700676 /* Flush Rx MAC FIFO on any flow control or error */
shemminger@osdl.org42eeea02005-11-30 11:45:13 -0800677 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700678
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800679 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
680 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700681
682 /* Configure Tx MAC FIFO */
683 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
684 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800685
686 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800687 sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800688 sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
689 if (hw->dev[port]->mtu > ETH_DATA_LEN) {
690 /* set Tx GMAC FIFO Almost Empty Threshold */
691 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR), 0x180);
692 /* Disable Store & Forward mode for TX */
693 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
694 }
695 }
696
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700697}
698
Stephen Hemminger67712902006-12-04 15:53:45 -0800699/* Assign Ram Buffer allocation to queue */
700static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700701{
Stephen Hemminger67712902006-12-04 15:53:45 -0800702 u32 end;
703
704 /* convert from K bytes to qwords used for hw register */
705 start *= 1024/8;
706 space *= 1024/8;
707 end = start + space - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700708
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700709 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
710 sky2_write32(hw, RB_ADDR(q, RB_START), start);
711 sky2_write32(hw, RB_ADDR(q, RB_END), end);
712 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
713 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
714
715 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800716 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700717
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800718 /* On receive queue's set the thresholds
719 * give receiver priority when > 3/4 full
720 * send pause when down to 2K
721 */
722 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
723 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700724
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800725 tp = space - 2048/8;
726 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
727 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700728 } else {
729 /* Enable store & forward on Tx queue's because
730 * Tx FIFO is only 1K on Yukon
731 */
732 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
733 }
734
735 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700736 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700737}
738
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700739/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800740static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700741{
742 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
743 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
744 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800745 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700746}
747
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700748/* Setup prefetch unit registers. This is the interface between
749 * hardware and driver list elements
750 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -0800751static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700752 u64 addr, u32 last)
753{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700754 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
755 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
756 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
757 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
758 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
759 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700760
761 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700762}
763
Stephen Hemminger793b8832005-09-14 16:06:14 -0700764static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
765{
766 struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
767
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700768 sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -0700769 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700770 return le;
771}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700772
Stephen Hemminger291ea612006-09-26 11:57:41 -0700773static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
774 struct sky2_tx_le *le)
775{
776 return sky2->tx_ring + (le - sky2->tx_le);
777}
778
Stephen Hemminger290d4de2006-03-20 15:48:15 -0800779/* Update chip's next pointer */
780static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700781{
shemminger@osdl.org98232f82006-08-28 10:00:52 -0700782 q = Y2_QADDR(q, PREF_UNIT_PUT_IDX);
Stephen Hemminger762c2de2006-01-17 13:43:14 -0800783 wmb();
shemminger@osdl.org98232f82006-08-28 10:00:52 -0700784 sky2_write16(hw, q, idx);
785 sky2_read16(hw, q);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700786}
787
Stephen Hemminger793b8832005-09-14 16:06:14 -0700788
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700789static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
790{
791 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700792 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -0700793 le->ctrl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700794 return le;
795}
796
shemminger@osdl.orga018e332005-11-30 11:45:16 -0800797/* Return high part of DMA address (could be 32 or 64 bit) */
798static inline u32 high32(dma_addr_t a)
799{
Stephen Hemmingera0361192006-01-17 13:43:16 -0800800 return sizeof(a) > sizeof(u32) ? (a >> 16) >> 16 : 0;
shemminger@osdl.orga018e332005-11-30 11:45:16 -0800801}
802
Stephen Hemminger14d02632006-09-26 11:57:43 -0700803/* Build description to hardware for one receive segment */
804static void sky2_rx_add(struct sky2_port *sky2, u8 op,
805 dma_addr_t map, unsigned len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700806{
807 struct sky2_rx_le *le;
Stephen Hemminger734d1862005-12-09 11:35:00 -0800808 u32 hi = high32(map);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700809
Stephen Hemminger793b8832005-09-14 16:06:14 -0700810 if (sky2->rx_addr64 != hi) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700811 le = sky2_next_rx(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700812 le->addr = cpu_to_le32(hi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700813 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger734d1862005-12-09 11:35:00 -0800814 sky2->rx_addr64 = high32(map + len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700815 }
Stephen Hemminger793b8832005-09-14 16:06:14 -0700816
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700817 le = sky2_next_rx(sky2);
Stephen Hemminger734d1862005-12-09 11:35:00 -0800818 le->addr = cpu_to_le32((u32) map);
819 le->length = cpu_to_le16(len);
Stephen Hemminger14d02632006-09-26 11:57:43 -0700820 le->opcode = op | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700821}
822
Stephen Hemminger14d02632006-09-26 11:57:43 -0700823/* Build description to hardware for one possibly fragmented skb */
824static void sky2_rx_submit(struct sky2_port *sky2,
825 const struct rx_ring_info *re)
826{
827 int i;
828
829 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
830
831 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
832 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
833}
834
835
836static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
837 unsigned size)
838{
839 struct sk_buff *skb = re->skb;
840 int i;
841
842 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
843 pci_unmap_len_set(re, data_size, size);
844
845 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
846 re->frag_addr[i] = pci_map_page(pdev,
847 skb_shinfo(skb)->frags[i].page,
848 skb_shinfo(skb)->frags[i].page_offset,
849 skb_shinfo(skb)->frags[i].size,
850 PCI_DMA_FROMDEVICE);
851}
852
853static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
854{
855 struct sk_buff *skb = re->skb;
856 int i;
857
858 pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
859 PCI_DMA_FROMDEVICE);
860
861 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
862 pci_unmap_page(pdev, re->frag_addr[i],
863 skb_shinfo(skb)->frags[i].size,
864 PCI_DMA_FROMDEVICE);
865}
Stephen Hemminger793b8832005-09-14 16:06:14 -0700866
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700867/* Tell chip where to start receive checksum.
868 * Actually has two checksums, but set both same to avoid possible byte
869 * order problems.
870 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700871static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700872{
873 struct sky2_rx_le *le;
874
Stephen Hemminger793b8832005-09-14 16:06:14 -0700875 le = sky2_next_rx(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -0700876 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700877 le->ctrl = 0;
878 le->opcode = OP_TCPSTART | HW_OWNER;
879
Stephen Hemminger793b8832005-09-14 16:06:14 -0700880 sky2_write32(sky2->hw,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700881 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
882 sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
883
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700884}
885
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700886/*
887 * The RX Stop command will not work for Yukon-2 if the BMU does not
888 * reach the end of packet and since we can't make sure that we have
889 * incoming data, we must reset the BMU while it is not doing a DMA
890 * transfer. Since it is possible that the RX path is still active,
891 * the RX RAM buffer will be stopped first, so any possible incoming
892 * data will not trigger a DMA. After the RAM buffer is stopped, the
893 * BMU is polled until any DMA in progress is ended and only then it
894 * will be reset.
895 */
896static void sky2_rx_stop(struct sky2_port *sky2)
897{
898 struct sky2_hw *hw = sky2->hw;
899 unsigned rxq = rxqaddr[sky2->port];
900 int i;
901
902 /* disable the RAM Buffer receive queue */
903 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
904
905 for (i = 0; i < 0xffff; i++)
906 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
907 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
908 goto stopped;
909
910 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
911 sky2->netdev->name);
912stopped:
913 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
914
915 /* reset the Rx prefetch unit */
916 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
917}
Stephen Hemminger793b8832005-09-14 16:06:14 -0700918
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700919/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700920static void sky2_rx_clean(struct sky2_port *sky2)
921{
922 unsigned i;
923
924 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700925 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -0700926 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700927
928 if (re->skb) {
Stephen Hemminger14d02632006-09-26 11:57:43 -0700929 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700930 kfree_skb(re->skb);
931 re->skb = NULL;
932 }
933 }
934}
935
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800936/* Basic MII support */
937static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
938{
939 struct mii_ioctl_data *data = if_mii(ifr);
940 struct sky2_port *sky2 = netdev_priv(dev);
941 struct sky2_hw *hw = sky2->hw;
942 int err = -EOPNOTSUPP;
943
944 if (!netif_running(dev))
945 return -ENODEV; /* Phy still in reset */
946
Stephen Hemmingerd89e1342006-03-20 15:48:20 -0800947 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800948 case SIOCGMIIPHY:
949 data->phy_id = PHY_ADDR_MARV;
950
951 /* fallthru */
952 case SIOCGMIIREG: {
953 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -0800954
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800955 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800956 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800957 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -0800958
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800959 data->val_out = val;
960 break;
961 }
962
963 case SIOCSMIIREG:
964 if (!capable(CAP_NET_ADMIN))
965 return -EPERM;
966
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800967 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800968 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
969 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800970 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800971 break;
972 }
973 return err;
974}
975
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700976#ifdef SKY2_VLAN_TAG_USED
977static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
978{
979 struct sky2_port *sky2 = netdev_priv(dev);
980 struct sky2_hw *hw = sky2->hw;
981 u16 port = sky2->port;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700982
Stephen Hemminger2bb8c262006-09-26 11:57:42 -0700983 netif_tx_lock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700984
985 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_ON);
986 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_ON);
987 sky2->vlgrp = grp;
988
Stephen Hemminger2bb8c262006-09-26 11:57:42 -0700989 netif_tx_unlock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700990}
991
992static void sky2_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
993{
994 struct sky2_port *sky2 = netdev_priv(dev);
995 struct sky2_hw *hw = sky2->hw;
996 u16 port = sky2->port;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700997
Stephen Hemminger2bb8c262006-09-26 11:57:42 -0700998 netif_tx_lock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700999
1000 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_OFF);
1001 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_OFF);
1002 if (sky2->vlgrp)
1003 sky2->vlgrp->vlan_devices[vid] = NULL;
1004
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001005 netif_tx_unlock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001006}
1007#endif
1008
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001009/*
Stephen Hemminger14d02632006-09-26 11:57:43 -07001010 * Allocate an skb for receiving. If the MTU is large enough
1011 * make the skb non-linear with a fragment list of pages.
1012 *
Stephen Hemminger82788c72006-01-17 13:43:10 -08001013 * It appears the hardware has a bug in the FIFO logic that
1014 * cause it to hang if the FIFO gets overrun and the receive buffer
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001015 * is not 64 byte aligned. The buffer returned from netdev_alloc_skb is
1016 * aligned except if slab debugging is enabled.
Stephen Hemminger82788c72006-01-17 13:43:10 -08001017 */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001018static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
Stephen Hemminger82788c72006-01-17 13:43:10 -08001019{
1020 struct sk_buff *skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001021 unsigned long p;
1022 int i;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001023
Stephen Hemminger14d02632006-09-26 11:57:43 -07001024 skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + RX_SKB_ALIGN);
1025 if (!skb)
1026 goto nomem;
1027
1028 p = (unsigned long) skb->data;
1029 skb_reserve(skb, ALIGN(p, RX_SKB_ALIGN) - p);
1030
1031 for (i = 0; i < sky2->rx_nfrags; i++) {
1032 struct page *page = alloc_page(GFP_ATOMIC);
1033
1034 if (!page)
1035 goto free_partial;
1036 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
Stephen Hemminger82788c72006-01-17 13:43:10 -08001037 }
1038
1039 return skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001040free_partial:
1041 kfree_skb(skb);
1042nomem:
1043 return NULL;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001044}
1045
1046/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001047 * Allocate and setup receiver buffer pool.
Stephen Hemminger14d02632006-09-26 11:57:43 -07001048 * Normal case this ends up creating one list element for skb
1049 * in the receive ring. Worst case if using large MTU and each
1050 * allocation falls on a different 64 bit region, that results
1051 * in 6 list elements per ring entry.
1052 * One element is used for checksum enable/disable, and one
1053 * extra to avoid wrap.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001054 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001055static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001056{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001057 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001058 struct rx_ring_info *re;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001059 unsigned rxq = rxqaddr[sky2->port];
Stephen Hemminger14d02632006-09-26 11:57:43 -07001060 unsigned i, size, space, thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001061
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001062 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001063 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001064
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001065 /* On PCI express lowering the watermark gives better performance */
1066 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
1067 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1068
1069 /* These chips have no ram buffer?
1070 * MAC Rx RAM Read is controlled by hardware */
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001071 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001072 (hw->chip_rev == CHIP_REV_YU_EC_U_A1
1073 || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001074 sky2_write32(hw, Q_ADDR(rxq, Q_F), F_M_RX_RAM_DIS);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001075
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001076 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1077
1078 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001079
Stephen Hemminger14d02632006-09-26 11:57:43 -07001080 /* Space needed for frame data + headers rounded up */
1081 size = ALIGN(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8)
1082 + 8;
1083
1084 /* Stopping point for hardware truncation */
1085 thresh = (size - 8) / sizeof(u32);
1086
1087 /* Account for overhead of skb - to avoid order > 0 allocation */
1088 space = SKB_DATA_ALIGN(size) + NET_SKB_PAD
1089 + sizeof(struct skb_shared_info);
1090
1091 sky2->rx_nfrags = space >> PAGE_SHIFT;
1092 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1093
1094 if (sky2->rx_nfrags != 0) {
1095 /* Compute residue after pages */
1096 space = sky2->rx_nfrags << PAGE_SHIFT;
1097
1098 if (space < size)
1099 size -= space;
1100 else
1101 size = 0;
1102
1103 /* Optimize to handle small packets and headers */
1104 if (size < copybreak)
1105 size = copybreak;
1106 if (size < ETH_HLEN)
1107 size = ETH_HLEN;
1108 }
1109 sky2->rx_data_size = size;
1110
1111 /* Fill Rx ring */
1112 for (i = 0; i < sky2->rx_pending; i++) {
1113 re = sky2->rx_ring + i;
1114
1115 re->skb = sky2_rx_alloc(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001116 if (!re->skb)
1117 goto nomem;
1118
Stephen Hemminger14d02632006-09-26 11:57:43 -07001119 sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
1120 sky2_rx_submit(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001121 }
1122
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001123 /*
1124 * The receiver hangs if it receives frames larger than the
1125 * packet buffer. As a workaround, truncate oversize frames, but
1126 * the register is limited to 9 bits, so if you do frames > 2052
1127 * you better get the MTU right!
1128 */
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001129 if (thresh > 0x1ff)
1130 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1131 else {
1132 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1133 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1134 }
1135
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001136 /* Tell chip about available buffers */
1137 sky2_write16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX), sky2->rx_put);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001138 return 0;
1139nomem:
1140 sky2_rx_clean(sky2);
1141 return -ENOMEM;
1142}
1143
1144/* Bring up network interface. */
1145static int sky2_up(struct net_device *dev)
1146{
1147 struct sky2_port *sky2 = netdev_priv(dev);
1148 struct sky2_hw *hw = sky2->hw;
1149 unsigned port = sky2->port;
Stephen Hemminger67712902006-12-04 15:53:45 -08001150 u32 ramsize, imask;
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001151 int cap, err = -ENOMEM;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001152 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001153
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001154 /*
1155 * On dual port PCI-X card, there is an problem where status
1156 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001157 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001158 if (otherdev && netif_running(otherdev) &&
1159 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
1160 struct sky2_port *osky2 = netdev_priv(otherdev);
1161 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001162
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001163 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
1164 cmd &= ~PCI_X_CMD_MAX_SPLIT;
1165 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
1166
1167 sky2->rx_csum = 0;
1168 osky2->rx_csum = 0;
1169 }
1170
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001171 if (netif_msg_ifup(sky2))
1172 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
1173
1174 /* must be power of 2 */
1175 sky2->tx_le = pci_alloc_consistent(hw->pdev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001176 TX_RING_SIZE *
1177 sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001178 &sky2->tx_le_map);
1179 if (!sky2->tx_le)
1180 goto err_out;
1181
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001182 sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001183 GFP_KERNEL);
1184 if (!sky2->tx_ring)
1185 goto err_out;
1186 sky2->tx_prod = sky2->tx_cons = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001187
1188 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1189 &sky2->rx_le_map);
1190 if (!sky2->rx_le)
1191 goto err_out;
1192 memset(sky2->rx_le, 0, RX_LE_BYTES);
1193
Stephen Hemminger291ea612006-09-26 11:57:41 -07001194 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001195 GFP_KERNEL);
1196 if (!sky2->rx_ring)
1197 goto err_out;
1198
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001199 sky2_phy_power(hw, port, 1);
1200
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001201 sky2_mac_init(hw, port);
1202
Stephen Hemminger67712902006-12-04 15:53:45 -08001203 /* Register is number of 4K blocks on internal RAM buffer. */
1204 ramsize = sky2_read8(hw, B2_E_0) * 4;
1205 printk(KERN_INFO PFX "%s: ram buffer %dK\n", dev->name, ramsize);
Stephen Hemminger470ea7e2006-10-20 17:06:11 -07001206
Stephen Hemminger67712902006-12-04 15:53:45 -08001207 if (ramsize > 0) {
1208 u32 rxspace;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001209
Stephen Hemminger67712902006-12-04 15:53:45 -08001210 if (ramsize < 16)
1211 rxspace = ramsize / 2;
1212 else
1213 rxspace = 8 + (2*(ramsize - 16))/3;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001214
Stephen Hemminger67712902006-12-04 15:53:45 -08001215 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1216 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1217
1218 /* Make sure SyncQ is disabled */
1219 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1220 RB_RST_SET);
1221 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001222
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001223 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001224
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001225 /* Set almost empty threshold */
Stephen Hemmingerc2716fb2006-09-26 11:57:39 -07001226 if (hw->chip_id == CHIP_ID_YUKON_EC_U
1227 && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001228 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), 0x1a0);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001229
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001230 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1231 TX_RING_SIZE - 1);
1232
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001233 err = sky2_rx_start(sky2);
1234 if (err)
1235 goto err_out;
1236
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001237 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001238 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001239 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001240 sky2_write32(hw, B0_IMSK, imask);
1241
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001242 return 0;
1243
1244err_out:
Stephen Hemminger1b537562005-12-20 15:08:07 -08001245 if (sky2->rx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001246 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1247 sky2->rx_le, sky2->rx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001248 sky2->rx_le = NULL;
1249 }
1250 if (sky2->tx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001251 pci_free_consistent(hw->pdev,
1252 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1253 sky2->tx_le, sky2->tx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001254 sky2->tx_le = NULL;
1255 }
1256 kfree(sky2->tx_ring);
1257 kfree(sky2->rx_ring);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001258
Stephen Hemminger1b537562005-12-20 15:08:07 -08001259 sky2->tx_ring = NULL;
1260 sky2->rx_ring = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001261 return err;
1262}
1263
Stephen Hemminger793b8832005-09-14 16:06:14 -07001264/* Modular subtraction in ring */
1265static inline int tx_dist(unsigned tail, unsigned head)
1266{
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001267 return (head - tail) & (TX_RING_SIZE - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001268}
1269
1270/* Number of list elements available for next tx */
1271static inline int tx_avail(const struct sky2_port *sky2)
1272{
1273 return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1274}
1275
1276/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001277static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001278{
1279 unsigned count;
1280
1281 count = sizeof(dma_addr_t) / sizeof(u32);
1282 count += skb_shinfo(skb)->nr_frags * count;
1283
Herbert Xu89114af2006-07-08 13:34:32 -07001284 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001285 ++count;
1286
Patrick McHardy84fa7932006-08-29 16:44:56 -07001287 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001288 ++count;
1289
1290 return count;
1291}
1292
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001293/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001294 * Put one packet in ring for transmit.
1295 * A single packet can generate multiple list elements, and
1296 * the number of ring elements will probably be less than the number
1297 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001298 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001299static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
1300{
1301 struct sky2_port *sky2 = netdev_priv(dev);
1302 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001303 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001304 struct tx_ring_info *re;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001305 unsigned i, len;
1306 dma_addr_t mapping;
1307 u32 addr64;
1308 u16 mss;
1309 u8 ctrl;
1310
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001311 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1312 return NETDEV_TX_BUSY;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001313
Stephen Hemminger793b8832005-09-14 16:06:14 -07001314 if (unlikely(netif_msg_tx_queued(sky2)))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001315 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
1316 dev->name, sky2->tx_prod, skb->len);
1317
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001318 len = skb_headlen(skb);
1319 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001320 addr64 = high32(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001321
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001322 /* Send high bits if changed or crosses boundary */
1323 if (addr64 != sky2->tx_addr64 || high32(mapping + len) != sky2->tx_addr64) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001324 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001325 le->addr = cpu_to_le32(addr64);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001326 le->opcode = OP_ADDR64 | HW_OWNER;
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001327 sky2->tx_addr64 = high32(mapping + len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001328 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001329
1330 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001331 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001332 if (mss != 0) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001333 mss += ((skb->h.th->doff - 5) * 4); /* TCP options */
1334 mss += (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
1335 mss += ETH_HLEN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001336
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001337 if (mss != sky2->tx_last_mss) {
1338 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001339 le->addr = cpu_to_le32(mss);
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001340 le->opcode = OP_LRGLEN | HW_OWNER;
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001341 sky2->tx_last_mss = mss;
1342 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001343 }
1344
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001345 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001346#ifdef SKY2_VLAN_TAG_USED
1347 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1348 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1349 if (!le) {
1350 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001351 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001352 le->opcode = OP_VLAN|HW_OWNER;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001353 } else
1354 le->opcode |= OP_VLAN;
1355 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1356 ctrl |= INS_VLAN;
1357 }
1358#endif
1359
1360 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001361 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001362 unsigned offset = skb->h.raw - skb->data;
1363 u32 tcpsum;
1364
1365 tcpsum = offset << 16; /* sum start */
Al Viroff1dcad2006-11-20 18:07:29 -08001366 tcpsum |= offset + skb->csum_offset; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001367
1368 ctrl = CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1369 if (skb->nh.iph->protocol == IPPROTO_UDP)
1370 ctrl |= UDPTCP;
1371
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001372 if (tcpsum != sky2->tx_tcpsum) {
1373 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001374
1375 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001376 le->addr = cpu_to_le32(tcpsum);
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001377 le->length = 0; /* initial checksum value */
1378 le->ctrl = 1; /* one packet */
1379 le->opcode = OP_TCPLISW | HW_OWNER;
1380 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001381 }
1382
1383 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001384 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001385 le->length = cpu_to_le16(len);
1386 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001387 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001388
Stephen Hemminger291ea612006-09-26 11:57:41 -07001389 re = tx_le_re(sky2, le);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001390 re->skb = skb;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001391 pci_unmap_addr_set(re, mapaddr, mapping);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001392 pci_unmap_len_set(re, maplen, len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001393
1394 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001395 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001396
1397 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1398 frag->size, PCI_DMA_TODEVICE);
Stephen Hemmingera0361192006-01-17 13:43:16 -08001399 addr64 = high32(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001400 if (addr64 != sky2->tx_addr64) {
1401 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001402 le->addr = cpu_to_le32(addr64);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001403 le->ctrl = 0;
1404 le->opcode = OP_ADDR64 | HW_OWNER;
1405 sky2->tx_addr64 = addr64;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001406 }
1407
1408 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001409 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001410 le->length = cpu_to_le16(frag->size);
1411 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001412 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001413
Stephen Hemminger291ea612006-09-26 11:57:41 -07001414 re = tx_le_re(sky2, le);
1415 re->skb = skb;
1416 pci_unmap_addr_set(re, mapaddr, mapping);
1417 pci_unmap_len_set(re, maplen, frag->size);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001418 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001419
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001420 le->ctrl |= EOP;
1421
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001422 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1423 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001424
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001425 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001426
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001427 dev->trans_start = jiffies;
1428 return NETDEV_TX_OK;
1429}
1430
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001431/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001432 * Free ring elements from starting at tx_cons until "done"
1433 *
1434 * NB: the hardware will tell us about partial completion of multi-part
Stephen Hemminger291ea612006-09-26 11:57:41 -07001435 * buffers so make sure not to free skb to early.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001436 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001437static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001438{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001439 struct net_device *dev = sky2->netdev;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001440 struct pci_dev *pdev = sky2->hw->pdev;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001441 unsigned idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001442
Stephen Hemminger0e3ff6a2005-12-09 11:35:02 -08001443 BUG_ON(done >= TX_RING_SIZE);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001444
Stephen Hemminger291ea612006-09-26 11:57:41 -07001445 for (idx = sky2->tx_cons; idx != done;
1446 idx = RING_NEXT(idx, TX_RING_SIZE)) {
1447 struct sky2_tx_le *le = sky2->tx_le + idx;
1448 struct tx_ring_info *re = sky2->tx_ring + idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001449
Stephen Hemminger291ea612006-09-26 11:57:41 -07001450 switch(le->opcode & ~HW_OWNER) {
1451 case OP_LARGESEND:
1452 case OP_PACKET:
1453 pci_unmap_single(pdev,
1454 pci_unmap_addr(re, mapaddr),
1455 pci_unmap_len(re, maplen),
1456 PCI_DMA_TODEVICE);
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001457 break;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001458 case OP_BUFFER:
1459 pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
1460 pci_unmap_len(re, maplen),
Stephen Hemminger734d1862005-12-09 11:35:00 -08001461 PCI_DMA_TODEVICE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001462 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001463 }
1464
Stephen Hemminger291ea612006-09-26 11:57:41 -07001465 if (le->ctrl & EOP) {
1466 if (unlikely(netif_msg_tx_done(sky2)))
1467 printk(KERN_DEBUG "%s: tx done %u\n",
1468 dev->name, idx);
Stephen Hemminger794b2bd2006-12-01 14:29:36 -08001469 dev_kfree_skb_any(re->skb);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001470 }
1471
1472 le->opcode = 0; /* paranoia */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001473 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001474
Stephen Hemminger291ea612006-09-26 11:57:41 -07001475 sky2->tx_cons = idx;
Stephen Hemminger22e11702006-07-12 15:23:48 -07001476 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001477 netif_wake_queue(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001478}
1479
1480/* Cleanup all untransmitted buffers, assume transmitter not running */
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001481static void sky2_tx_clean(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001482{
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001483 struct sky2_port *sky2 = netdev_priv(dev);
1484
1485 netif_tx_lock_bh(dev);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001486 sky2_tx_complete(sky2, sky2->tx_prod);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001487 netif_tx_unlock_bh(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001488}
1489
1490/* Network shutdown */
1491static int sky2_down(struct net_device *dev)
1492{
1493 struct sky2_port *sky2 = netdev_priv(dev);
1494 struct sky2_hw *hw = sky2->hw;
1495 unsigned port = sky2->port;
1496 u16 ctrl;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001497 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001498
Stephen Hemminger1b537562005-12-20 15:08:07 -08001499 /* Never really got started! */
1500 if (!sky2->tx_le)
1501 return 0;
1502
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001503 if (netif_msg_ifdown(sky2))
1504 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1505
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001506 /* Stop more packets from being queued */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001507 netif_stop_queue(dev);
1508
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07001509 /* Disable port IRQ */
1510 imask = sky2_read32(hw, B0_IMSK);
1511 imask &= ~portirq_msk[port];
1512 sky2_write32(hw, B0_IMSK, imask);
1513
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001514 sky2_gmac_reset(hw, port);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001515
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001516 /* Stop transmitter */
1517 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1518 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1519
1520 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001521 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001522
Stephen Hemmingerc2716fb2006-09-26 11:57:39 -07001523 /* WA for dev. #4.209 */
1524 if (hw->chip_id == CHIP_ID_YUKON_EC_U
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001525 && (hw->chip_rev == CHIP_REV_YU_EC_U_A1 || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
Stephen Hemmingerc2716fb2006-09-26 11:57:39 -07001526 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1527 sky2->speed != SPEED_1000 ?
1528 TX_STFW_ENA : TX_STFW_DIS);
1529
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001530 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001531 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001532 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1533
1534 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1535
1536 /* Workaround shared GMAC reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001537 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1538 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001539 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1540
1541 /* Disable Force Sync bit and Enable Alloc bit */
1542 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1543 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1544
1545 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1546 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1547 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1548
1549 /* Reset the PCI FIFO of the async Tx queue */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001550 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1551 BMU_RST_SET | BMU_FIFO_RST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001552
1553 /* Reset the Tx prefetch units */
1554 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1555 PREF_UNIT_RST_SET);
1556
1557 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1558
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001559 sky2_rx_stop(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001560
1561 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
1562 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1563
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001564 sky2_phy_power(hw, port, 0);
1565
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001566 /* turn off LED's */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001567 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
1568
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001569 synchronize_irq(hw->pdev->irq);
1570
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001571 sky2_tx_clean(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001572 sky2_rx_clean(sky2);
1573
1574 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1575 sky2->rx_le, sky2->rx_le_map);
1576 kfree(sky2->rx_ring);
1577
1578 pci_free_consistent(hw->pdev,
1579 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1580 sky2->tx_le, sky2->tx_le_map);
1581 kfree(sky2->tx_ring);
1582
Stephen Hemminger1b537562005-12-20 15:08:07 -08001583 sky2->tx_le = NULL;
1584 sky2->rx_le = NULL;
1585
1586 sky2->rx_ring = NULL;
1587 sky2->tx_ring = NULL;
1588
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001589 return 0;
1590}
1591
1592static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1593{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07001594 if (!sky2_is_copper(hw))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001595 return SPEED_1000;
1596
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001597 if (hw->chip_id == CHIP_ID_YUKON_FE)
1598 return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;
1599
1600 switch (aux & PHY_M_PS_SPEED_MSK) {
1601 case PHY_M_PS_SPEED_1000:
1602 return SPEED_1000;
1603 case PHY_M_PS_SPEED_100:
1604 return SPEED_100;
1605 default:
1606 return SPEED_10;
1607 }
1608}
1609
1610static void sky2_link_up(struct sky2_port *sky2)
1611{
1612 struct sky2_hw *hw = sky2->hw;
1613 unsigned port = sky2->port;
1614 u16 reg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001615 static const char *fc_name[] = {
1616 [FC_NONE] = "none",
1617 [FC_TX] = "tx",
1618 [FC_RX] = "rx",
1619 [FC_BOTH] = "both",
1620 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001621
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001622 /* enable Rx/Tx */
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001623 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001624 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1625 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001626
1627 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1628
1629 netif_carrier_on(sky2->netdev);
1630 netif_wake_queue(sky2->netdev);
1631
1632 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001633 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001634 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1635
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001636 if (hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001637 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001638 u16 led = PHY_M_LEDC_LOS_CTRL(1); /* link active */
1639
1640 switch(sky2->speed) {
1641 case SPEED_10:
1642 led |= PHY_M_LEDC_INIT_CTRL(7);
1643 break;
1644
1645 case SPEED_100:
1646 led |= PHY_M_LEDC_STA1_CTRL(7);
1647 break;
1648
1649 case SPEED_1000:
1650 led |= PHY_M_LEDC_STA0_CTRL(7);
1651 break;
1652 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001653
1654 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001655 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, led);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001656 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
1657 }
1658
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001659 if (netif_msg_link(sky2))
1660 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001661 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001662 sky2->netdev->name, sky2->speed,
1663 sky2->duplex == DUPLEX_FULL ? "full" : "half",
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001664 fc_name[sky2->flow_status]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001665}
1666
1667static void sky2_link_down(struct sky2_port *sky2)
1668{
1669 struct sky2_hw *hw = sky2->hw;
1670 unsigned port = sky2->port;
1671 u16 reg;
1672
1673 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1674
1675 reg = gma_read16(hw, port, GM_GP_CTRL);
1676 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1677 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001678
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001679 if (sky2->flow_status == FC_RX) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001680 /* restore Asymmetric Pause bit */
1681 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001682 gm_phy_read(hw, port, PHY_MARV_AUNE_ADV)
1683 | PHY_M_AN_ASP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001684 }
1685
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001686 netif_carrier_off(sky2->netdev);
1687 netif_stop_queue(sky2->netdev);
1688
1689 /* Turn on link LED */
1690 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1691
1692 if (netif_msg_link(sky2))
1693 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001694
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001695 sky2_phy_init(hw, port);
1696}
1697
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001698static enum flow_control sky2_flow(int rx, int tx)
1699{
1700 if (rx)
1701 return tx ? FC_BOTH : FC_RX;
1702 else
1703 return tx ? FC_TX : FC_NONE;
1704}
1705
Stephen Hemminger793b8832005-09-14 16:06:14 -07001706static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
1707{
1708 struct sky2_hw *hw = sky2->hw;
1709 unsigned port = sky2->port;
1710 u16 lpa;
1711
1712 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
1713
1714 if (lpa & PHY_M_AN_RF) {
1715 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
1716 return -1;
1717 }
1718
Stephen Hemminger793b8832005-09-14 16:06:14 -07001719 if (!(aux & PHY_M_PS_SPDUP_RES)) {
1720 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
1721 sky2->netdev->name);
1722 return -1;
1723 }
1724
Stephen Hemminger793b8832005-09-14 16:06:14 -07001725 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemminger7c74ac12006-10-17 10:24:08 -07001726 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001727
1728 /* Pause bits are offset (9..8) */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001729 if (hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001730 aux >>= 6;
1731
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001732 sky2->flow_status = sky2_flow(aux & PHY_M_PS_RX_P_EN,
1733 aux & PHY_M_PS_TX_P_EN);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001734
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001735 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001736 && hw->chip_id != CHIP_ID_YUKON_EC_U)
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001737 sky2->flow_status = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001738
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001739 if (aux & PHY_M_PS_RX_P_EN)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001740 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
1741 else
1742 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
1743
1744 return 0;
1745}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001746
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001747/* Interrupt from PHY */
1748static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001749{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001750 struct net_device *dev = hw->dev[port];
1751 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001752 u16 istatus, phystat;
1753
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07001754 if (!netif_running(dev))
1755 return;
1756
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001757 spin_lock(&sky2->phy_lock);
1758 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
1759 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
1760
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001761 if (netif_msg_intr(sky2))
1762 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
1763 sky2->netdev->name, istatus, phystat);
1764
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001765 if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001766 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001767 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001768 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001769 }
1770
Stephen Hemminger793b8832005-09-14 16:06:14 -07001771 if (istatus & PHY_M_IS_LSP_CHANGE)
1772 sky2->speed = sky2_phy_speed(hw, phystat);
1773
1774 if (istatus & PHY_M_IS_DUP_CHANGE)
1775 sky2->duplex =
1776 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1777
1778 if (istatus & PHY_M_IS_LST_CHANGE) {
1779 if (phystat & PHY_M_PS_LINK_UP)
1780 sky2_link_up(sky2);
1781 else
1782 sky2_link_down(sky2);
1783 }
1784out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001785 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001786}
1787
Stephen Hemminger302d1252006-01-17 13:43:20 -08001788
1789/* Transmit timeout is only called if we are running, carries is up
1790 * and tx queue is full (stopped).
1791 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001792static void sky2_tx_timeout(struct net_device *dev)
1793{
1794 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001795 struct sky2_hw *hw = sky2->hw;
1796 unsigned txq = txqaddr[sky2->port];
Stephen Hemminger8f246642006-03-20 15:48:21 -08001797 u16 report, done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001798
1799 if (netif_msg_timer(sky2))
1800 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
1801
Stephen Hemminger8f246642006-03-20 15:48:21 -08001802 report = sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX);
1803 done = sky2_read16(hw, Q_ADDR(txq, Q_DONE));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001804
Stephen Hemminger8f246642006-03-20 15:48:21 -08001805 printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
1806 dev->name,
1807 sky2->tx_cons, sky2->tx_prod, report, done);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001808
Stephen Hemminger8f246642006-03-20 15:48:21 -08001809 if (report != done) {
1810 printk(KERN_INFO PFX "status burst pending (irq moderation?)\n");
1811
1812 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
1813 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
1814 } else if (report != sky2->tx_cons) {
1815 printk(KERN_INFO PFX "status report lost?\n");
1816
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001817 netif_tx_lock_bh(dev);
Stephen Hemminger8f246642006-03-20 15:48:21 -08001818 sky2_tx_complete(sky2, report);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001819 netif_tx_unlock_bh(dev);
Stephen Hemminger8f246642006-03-20 15:48:21 -08001820 } else {
1821 printk(KERN_INFO PFX "hardware hung? flushing\n");
1822
1823 sky2_write32(hw, Q_ADDR(txq, Q_CSR), BMU_STOP);
1824 sky2_write32(hw, Y2_QADDR(txq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
1825
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001826 sky2_tx_clean(dev);
Stephen Hemminger8f246642006-03-20 15:48:21 -08001827
1828 sky2_qset(hw, txq);
1829 sky2_prefetch_init(hw, txq, sky2->tx_le_map, TX_RING_SIZE - 1);
1830 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001831}
1832
1833static int sky2_change_mtu(struct net_device *dev, int new_mtu)
1834{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001835 struct sky2_port *sky2 = netdev_priv(dev);
1836 struct sky2_hw *hw = sky2->hw;
1837 int err;
1838 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001839 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001840
1841 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
1842 return -EINVAL;
1843
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001844 if (hw->chip_id == CHIP_ID_YUKON_EC_U && new_mtu > ETH_DATA_LEN)
1845 return -EINVAL;
1846
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001847 if (!netif_running(dev)) {
1848 dev->mtu = new_mtu;
1849 return 0;
1850 }
1851
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001852 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001853 sky2_write32(hw, B0_IMSK, 0);
1854
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001855 dev->trans_start = jiffies; /* prevent tx timeout */
1856 netif_stop_queue(dev);
1857 netif_poll_disable(hw->dev[0]);
1858
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001859 synchronize_irq(hw->pdev->irq);
1860
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001861 ctl = gma_read16(hw, sky2->port, GM_GP_CTRL);
1862 gma_write16(hw, sky2->port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
1863 sky2_rx_stop(sky2);
1864 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001865
1866 dev->mtu = new_mtu;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001867
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001868 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
1869 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001870
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001871 if (dev->mtu > ETH_DATA_LEN)
1872 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001873
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001874 gma_write16(hw, sky2->port, GM_SERIAL_MODE, mode);
1875
1876 sky2_write8(hw, RB_ADDR(rxqaddr[sky2->port], RB_CTRL), RB_ENA_OP_MD);
1877
1878 err = sky2_rx_start(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001879 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001880
Stephen Hemminger1b537562005-12-20 15:08:07 -08001881 if (err)
1882 dev_close(dev);
1883 else {
1884 gma_write16(hw, sky2->port, GM_GP_CTRL, ctl);
1885
1886 netif_poll_enable(hw->dev[0]);
1887 netif_wake_queue(dev);
1888 }
1889
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001890 return err;
1891}
1892
Stephen Hemminger14d02632006-09-26 11:57:43 -07001893/* For small just reuse existing skb for next receive */
1894static struct sk_buff *receive_copy(struct sky2_port *sky2,
1895 const struct rx_ring_info *re,
1896 unsigned length)
1897{
1898 struct sk_buff *skb;
1899
1900 skb = netdev_alloc_skb(sky2->netdev, length + 2);
1901 if (likely(skb)) {
1902 skb_reserve(skb, 2);
1903 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
1904 length, PCI_DMA_FROMDEVICE);
1905 memcpy(skb->data, re->skb->data, length);
1906 skb->ip_summed = re->skb->ip_summed;
1907 skb->csum = re->skb->csum;
1908 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
1909 length, PCI_DMA_FROMDEVICE);
1910 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger489b10c2006-10-03 16:39:12 -07001911 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001912 }
1913 return skb;
1914}
1915
1916/* Adjust length of skb with fragments to match received data */
1917static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
1918 unsigned int length)
1919{
1920 int i, num_frags;
1921 unsigned int size;
1922
1923 /* put header into skb */
1924 size = min(length, hdr_space);
1925 skb->tail += size;
1926 skb->len += size;
1927 length -= size;
1928
1929 num_frags = skb_shinfo(skb)->nr_frags;
1930 for (i = 0; i < num_frags; i++) {
1931 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1932
1933 if (length == 0) {
1934 /* don't need this page */
1935 __free_page(frag->page);
1936 --skb_shinfo(skb)->nr_frags;
1937 } else {
1938 size = min(length, (unsigned) PAGE_SIZE);
1939
1940 frag->size = size;
1941 skb->data_len += size;
1942 skb->truesize += size;
1943 skb->len += size;
1944 length -= size;
1945 }
1946 }
1947}
1948
1949/* Normal packet - take skb from ring element and put in a new one */
1950static struct sk_buff *receive_new(struct sky2_port *sky2,
1951 struct rx_ring_info *re,
1952 unsigned int length)
1953{
1954 struct sk_buff *skb, *nskb;
1955 unsigned hdr_space = sky2->rx_data_size;
1956
1957 pr_debug(PFX "receive new length=%d\n", length);
1958
1959 /* Don't be tricky about reusing pages (yet) */
1960 nskb = sky2_rx_alloc(sky2);
1961 if (unlikely(!nskb))
1962 return NULL;
1963
1964 skb = re->skb;
1965 sky2_rx_unmap_skb(sky2->hw->pdev, re);
1966
1967 prefetch(skb->data);
1968 re->skb = nskb;
1969 sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);
1970
1971 if (skb_shinfo(skb)->nr_frags)
1972 skb_put_frags(skb, hdr_space, length);
1973 else
Stephen Hemminger489b10c2006-10-03 16:39:12 -07001974 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001975 return skb;
1976}
1977
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001978/*
1979 * Receive one packet.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001980 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001981 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001982static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001983 u16 length, u32 status)
1984{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001985 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001986 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001987 struct sk_buff *skb = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001988
1989 if (unlikely(netif_msg_rx_status(sky2)))
1990 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001991 dev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001992
Stephen Hemminger793b8832005-09-14 16:06:14 -07001993 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08001994 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001995
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08001996 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001997 goto error;
1998
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08001999 if (!(status & GMR_FS_RX_OK))
2000 goto resubmit;
2001
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002002 if (length > dev->mtu + ETH_HLEN)
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002003 goto oversize;
2004
Stephen Hemminger14d02632006-09-26 11:57:43 -07002005 if (length < copybreak)
2006 skb = receive_copy(sky2, re, length);
2007 else
2008 skb = receive_new(sky2, re, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002009resubmit:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002010 sky2_rx_submit(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002011
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002012 return skb;
2013
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002014oversize:
2015 ++sky2->net_stats.rx_over_errors;
2016 goto resubmit;
2017
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002018error:
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002019 ++sky2->net_stats.rx_errors;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002020 if (status & GMR_FS_RX_FF_OV) {
2021 sky2->net_stats.rx_fifo_errors++;
2022 goto resubmit;
2023 }
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002024
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002025 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002026 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002027 dev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002028
2029 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002030 sky2->net_stats.rx_length_errors++;
2031 if (status & GMR_FS_FRAGMENT)
2032 sky2->net_stats.rx_frame_errors++;
2033 if (status & GMR_FS_CRC_ERR)
2034 sky2->net_stats.rx_crc_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002035
Stephen Hemminger793b8832005-09-14 16:06:14 -07002036 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002037}
2038
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002039/* Transmit complete */
2040static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002041{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002042 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08002043
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002044 if (netif_running(dev)) {
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07002045 netif_tx_lock(dev);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002046 sky2_tx_complete(sky2, last);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07002047 netif_tx_unlock(dev);
shemminger@osdl.org22247952005-11-30 11:45:19 -08002048 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002049}
2050
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002051/* Process status response ring */
2052static int sky2_status_intr(struct sky2_hw *hw, int to_do)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002053{
Stephen Hemminger22e11702006-07-12 15:23:48 -07002054 struct sky2_port *sky2;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002055 int work_done = 0;
Stephen Hemminger22e11702006-07-12 15:23:48 -07002056 unsigned buf_write[2] = { 0, 0 };
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002057 u16 hwidx = sky2_read16(hw, STAT_PUT_IDX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002058
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08002059 rmb();
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002060
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002061 while (hw->st_idx != hwidx) {
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002062 struct sky2_status_le *le = hw->st_le + hw->st_idx;
2063 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002064 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002065 u32 status;
2066 u16 length;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002067
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07002068 hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002069
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002070 BUG_ON(le->link >= 2);
2071 dev = hw->dev[le->link];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002072
2073 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002074 length = le16_to_cpu(le->length);
2075 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002076
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002077 switch (le->opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002078 case OP_RXSTAT:
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002079 skb = sky2_receive(dev, length, status);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002080 if (!skb)
Stephen Hemminger5df79112006-12-01 14:29:33 -08002081 goto force_update;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002082
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002083 skb->protocol = eth_type_trans(skb, dev);
2084 dev->last_rx = jiffies;
2085
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002086#ifdef SKY2_VLAN_TAG_USED
2087 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
2088 vlan_hwaccel_receive_skb(skb,
2089 sky2->vlgrp,
2090 be16_to_cpu(sky2->rx_tag));
2091 } else
2092#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002093 netif_receive_skb(skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002094
Stephen Hemminger22e11702006-07-12 15:23:48 -07002095 /* Update receiver after 16 frames */
2096 if (++buf_write[le->link] == RX_BUF_WRITE) {
Stephen Hemminger5df79112006-12-01 14:29:33 -08002097force_update:
2098 sky2_put_idx(hw, rxqaddr[le->link], sky2->rx_put);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002099 buf_write[le->link] = 0;
2100 }
2101
2102 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002103 if (++work_done >= to_do)
2104 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002105 break;
2106
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002107#ifdef SKY2_VLAN_TAG_USED
2108 case OP_RXVLAN:
2109 sky2->rx_tag = length;
2110 break;
2111
2112 case OP_RXCHKSVLAN:
2113 sky2->rx_tag = length;
2114 /* fall through */
2115#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002116 case OP_RXCHKS:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07002117 skb = sky2->rx_ring[sky2->rx_next].skb;
Patrick McHardy84fa7932006-08-29 16:44:56 -07002118 skb->ip_summed = CHECKSUM_COMPLETE;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002119 skb->csum = status & 0xffff;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002120 break;
2121
2122 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002123 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002124 BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
2125 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002126 if (hw->dev[1])
2127 sky2_tx_done(hw->dev[1],
2128 ((status >> 24) & 0xff)
2129 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002130 break;
2131
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002132 default:
2133 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07002134 printk(KERN_WARNING PFX
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002135 "unknown status opcode 0x%x\n", le->opcode);
2136 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002137 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002138 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002139
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002140 /* Fully processed status ring so clear irq */
2141 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2142
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002143exit_loop:
Stephen Hemminger22e11702006-07-12 15:23:48 -07002144 if (buf_write[0]) {
2145 sky2 = netdev_priv(hw->dev[0]);
2146 sky2_put_idx(hw, Q_R1, sky2->rx_put);
2147 }
2148
2149 if (buf_write[1]) {
2150 sky2 = netdev_priv(hw->dev[1]);
2151 sky2_put_idx(hw, Q_R2, sky2->rx_put);
2152 }
2153
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002154 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002155}
2156
2157static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2158{
2159 struct net_device *dev = hw->dev[port];
2160
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002161 if (net_ratelimit())
2162 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
2163 dev->name, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002164
2165 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002166 if (net_ratelimit())
2167 printk(KERN_ERR PFX "%s: ram data read parity error\n",
2168 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002169 /* Clear IRQ */
2170 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2171 }
2172
2173 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002174 if (net_ratelimit())
2175 printk(KERN_ERR PFX "%s: ram data write parity error\n",
2176 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002177
2178 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2179 }
2180
2181 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002182 if (net_ratelimit())
2183 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002184 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2185 }
2186
2187 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002188 if (net_ratelimit())
2189 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002190 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2191 }
2192
2193 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002194 if (net_ratelimit())
2195 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
2196 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002197 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2198 }
2199}
2200
2201static void sky2_hw_intr(struct sky2_hw *hw)
2202{
2203 u32 status = sky2_read32(hw, B0_HWE_ISRC);
2204
Stephen Hemminger793b8832005-09-14 16:06:14 -07002205 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002206 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002207
2208 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002209 u16 pci_err;
2210
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002211 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002212 if (net_ratelimit())
2213 printk(KERN_ERR PFX "%s: pci hw error (0x%x)\n",
2214 pci_name(hw->pdev), pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002215
2216 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002217 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger91aeb3e2006-09-26 11:57:38 -07002218 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002219 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2220 }
2221
2222 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002223 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002224 u32 pex_err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002225
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002226 pex_err = sky2_pci_read32(hw, PEX_UNC_ERR_STAT);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002227
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002228 if (net_ratelimit())
2229 printk(KERN_ERR PFX "%s: pci express error (0x%x)\n",
2230 pci_name(hw->pdev), pex_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002231
2232 /* clear the interrupt */
2233 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002234 sky2_pci_write32(hw, PEX_UNC_ERR_STAT,
2235 0xffffffffUL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002236 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2237
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002238 if (pex_err & PEX_FATAL_ERRORS) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002239 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2240 hwmsk &= ~Y2_IS_PCI_EXP;
2241 sky2_write32(hw, B0_HWE_IMSK, hwmsk);
2242 }
2243 }
2244
2245 if (status & Y2_HWE_L1_MASK)
2246 sky2_hw_error(hw, 0, status);
2247 status >>= 8;
2248 if (status & Y2_HWE_L1_MASK)
2249 sky2_hw_error(hw, 1, status);
2250}
2251
2252static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2253{
2254 struct net_device *dev = hw->dev[port];
2255 struct sky2_port *sky2 = netdev_priv(dev);
2256 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2257
2258 if (netif_msg_intr(sky2))
2259 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
2260 dev->name, status);
2261
2262 if (status & GM_IS_RX_FF_OR) {
2263 ++sky2->net_stats.rx_fifo_errors;
2264 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2265 }
2266
2267 if (status & GM_IS_TX_FF_UR) {
2268 ++sky2->net_stats.tx_fifo_errors;
2269 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2270 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002271}
2272
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002273/* This should never happen it is a fatal situation */
2274static void sky2_descriptor_error(struct sky2_hw *hw, unsigned port,
2275 const char *rxtx, u32 mask)
2276{
2277 struct net_device *dev = hw->dev[port];
2278 struct sky2_port *sky2 = netdev_priv(dev);
2279 u32 imask;
2280
2281 printk(KERN_ERR PFX "%s: %s descriptor error (hardware problem)\n",
2282 dev ? dev->name : "<not registered>", rxtx);
2283
2284 imask = sky2_read32(hw, B0_IMSK);
2285 imask &= ~mask;
2286 sky2_write32(hw, B0_IMSK, imask);
2287
2288 if (dev) {
2289 spin_lock(&sky2->phy_lock);
2290 sky2_link_down(sky2);
2291 spin_unlock(&sky2->phy_lock);
2292 }
2293}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002294
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002295/* If idle then force a fake soft NAPI poll once a second
2296 * to work around cases where sharing an edge triggered interrupt.
2297 */
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09002298static inline void sky2_idle_start(struct sky2_hw *hw)
2299{
2300 if (idle_timeout > 0)
2301 mod_timer(&hw->idle_timer,
2302 jiffies + msecs_to_jiffies(idle_timeout));
2303}
2304
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002305static void sky2_idle(unsigned long arg)
2306{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002307 struct sky2_hw *hw = (struct sky2_hw *) arg;
2308 struct net_device *dev = hw->dev[0];
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002309
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002310 if (__netif_rx_schedule_prep(dev))
2311 __netif_rx_schedule(dev);
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002312
2313 mod_timer(&hw->idle_timer, jiffies + msecs_to_jiffies(idle_timeout));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002314}
2315
2316
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002317static int sky2_poll(struct net_device *dev0, int *budget)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002318{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002319 struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
2320 int work_limit = min(dev0->quota, *budget);
2321 int work_done = 0;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08002322 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002323
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002324 if (status & Y2_IS_HW_ERR)
2325 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002326
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002327 if (status & Y2_IS_IRQ_PHY1)
2328 sky2_phy_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002329
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002330 if (status & Y2_IS_IRQ_PHY2)
2331 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002332
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002333 if (status & Y2_IS_IRQ_MAC1)
2334 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002335
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002336 if (status & Y2_IS_IRQ_MAC2)
2337 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002338
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002339 if (status & Y2_IS_CHK_RX1)
2340 sky2_descriptor_error(hw, 0, "receive", Y2_IS_CHK_RX1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002341
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002342 if (status & Y2_IS_CHK_RX2)
2343 sky2_descriptor_error(hw, 1, "receive", Y2_IS_CHK_RX2);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002344
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002345 if (status & Y2_IS_CHK_TXA1)
2346 sky2_descriptor_error(hw, 0, "transmit", Y2_IS_CHK_TXA1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002347
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002348 if (status & Y2_IS_CHK_TXA2)
2349 sky2_descriptor_error(hw, 1, "transmit", Y2_IS_CHK_TXA2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002350
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002351 work_done = sky2_status_intr(hw, work_limit);
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002352 if (work_done < work_limit) {
2353 netif_rx_complete(dev0);
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002354
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002355 sky2_read32(hw, B0_Y2_SP_LISR);
2356 return 0;
2357 } else {
2358 *budget -= work_done;
2359 dev0->quota -= work_done;
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002360 return 1;
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002361 }
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002362}
2363
David Howells7d12e782006-10-05 14:55:46 +01002364static irqreturn_t sky2_intr(int irq, void *dev_id)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002365{
2366 struct sky2_hw *hw = dev_id;
2367 struct net_device *dev0 = hw->dev[0];
2368 u32 status;
2369
2370 /* Reading this mask interrupts as side effect */
2371 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2372 if (status == 0 || status == ~0)
2373 return IRQ_NONE;
2374
2375 prefetch(&hw->st_le[hw->st_idx]);
2376 if (likely(__netif_rx_schedule_prep(dev0)))
2377 __netif_rx_schedule(dev0);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002378
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002379 return IRQ_HANDLED;
2380}
2381
2382#ifdef CONFIG_NET_POLL_CONTROLLER
2383static void sky2_netpoll(struct net_device *dev)
2384{
2385 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger88d11362006-06-16 12:10:46 -07002386 struct net_device *dev0 = sky2->hw->dev[0];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002387
Stephen Hemminger88d11362006-06-16 12:10:46 -07002388 if (netif_running(dev) && __netif_rx_schedule_prep(dev0))
2389 __netif_rx_schedule(dev0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002390}
2391#endif
2392
2393/* Chip internal frequency for clock calculations */
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002394static inline u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002395{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002396 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002397 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002398 case CHIP_ID_YUKON_EC_U:
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002399 return 125; /* 125 Mhz */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002400 case CHIP_ID_YUKON_FE:
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002401 return 100; /* 100 Mhz */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002402 default: /* YUKON_XL */
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002403 return 156; /* 156 Mhz */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002404 }
2405}
2406
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002407static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2408{
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002409 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002410}
2411
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002412static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2413{
2414 return clk / sky2_mhz(hw);
2415}
2416
2417
Stephen Hemminger59139522006-07-12 15:23:45 -07002418static int sky2_reset(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002419{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002420 u16 status;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002421 u8 t8;
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002422 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002423
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002424 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002425
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002426 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
2427 if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
2428 printk(KERN_ERR PFX "%s: unsupported chip type 0x%x\n",
2429 pci_name(hw->pdev), hw->chip_id);
2430 return -EOPNOTSUPP;
2431 }
2432
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002433 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2434
2435 /* This rev is really old, and requires untested workarounds */
2436 if (hw->chip_id == CHIP_ID_YUKON_EC && hw->chip_rev == CHIP_REV_YU_EC_A1) {
2437 printk(KERN_ERR PFX "%s: unsupported revision Yukon-%s (0x%x) rev %d\n",
2438 pci_name(hw->pdev), yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
2439 hw->chip_id, hw->chip_rev);
2440 return -EOPNOTSUPP;
2441 }
2442
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002443 /* disable ASF */
2444 if (hw->chip_id <= CHIP_ID_YUKON_EC) {
2445 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
2446 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
2447 }
2448
2449 /* do a SW reset */
2450 sky2_write8(hw, B0_CTST, CS_RST_SET);
2451 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2452
2453 /* clear PCI errors, if any */
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002454 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger2d42d212006-01-30 11:37:55 -08002455
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002456 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002457 sky2_pci_write16(hw, PCI_STATUS, status | PCI_STATUS_ERROR_BITS);
2458
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002459
2460 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
2461
2462 /* clear any PEX errors */
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002463 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
2464 sky2_pci_write32(hw, PEX_UNC_ERR_STAT, 0xffffffffUL);
2465
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002466
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002467 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002468 hw->ports = 1;
2469 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2470 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2471 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2472 ++hw->ports;
2473 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002474
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002475 sky2_set_power_state(hw, PCI_D0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002476
2477 for (i = 0; i < hw->ports; i++) {
2478 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2479 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
2480 }
2481
2482 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2483
Stephen Hemminger793b8832005-09-14 16:06:14 -07002484 /* Clear I2C IRQ noise */
2485 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002486
2487 /* turn off hardware timer (unused) */
2488 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
2489 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002490
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002491 sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
2492
Stephen Hemminger69634ee2005-12-09 11:35:06 -08002493 /* Turn off descriptor polling */
2494 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002495
2496 /* Turn off receive timestamp */
2497 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002498 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002499
2500 /* enable the Tx Arbiters */
2501 for (i = 0; i < hw->ports; i++)
2502 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
2503
2504 /* Initialize ram interface */
2505 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002506 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002507
2508 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
2509 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
2510 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
2511 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
2512 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
2513 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
2514 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
2515 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
2516 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
2517 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
2518 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
2519 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
2520 }
2521
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002522 sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002523
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002524 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07002525 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002526
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002527 memset(hw->st_le, 0, STATUS_LE_BYTES);
2528 hw->st_idx = 0;
2529
2530 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
2531 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
2532
2533 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002534 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002535
2536 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002537 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002538
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002539 sky2_write16(hw, STAT_TX_IDX_TH, 10);
2540 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002541
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002542 /* set Status-FIFO ISR watermark */
2543 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
2544 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
2545 else
2546 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002547
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002548 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08002549 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
2550 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002551
Stephen Hemminger793b8832005-09-14 16:06:14 -07002552 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002553 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
2554
2555 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2556 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
2557 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
2558
2559 return 0;
2560}
2561
Stephen Hemminger28bd1812006-01-17 13:43:19 -08002562static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002563{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002564 if (sky2_is_copper(hw)) {
2565 u32 modes = SUPPORTED_10baseT_Half
2566 | SUPPORTED_10baseT_Full
2567 | SUPPORTED_100baseT_Half
2568 | SUPPORTED_100baseT_Full
2569 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002570
2571 if (hw->chip_id != CHIP_ID_YUKON_FE)
2572 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002573 | SUPPORTED_1000baseT_Full;
2574 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002575 } else
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002576 return SUPPORTED_1000baseT_Half
2577 | SUPPORTED_1000baseT_Full
2578 | SUPPORTED_Autoneg
2579 | SUPPORTED_FIBRE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002580}
2581
Stephen Hemminger793b8832005-09-14 16:06:14 -07002582static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002583{
2584 struct sky2_port *sky2 = netdev_priv(dev);
2585 struct sky2_hw *hw = sky2->hw;
2586
2587 ecmd->transceiver = XCVR_INTERNAL;
2588 ecmd->supported = sky2_supported_modes(hw);
2589 ecmd->phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002590 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002591 ecmd->supported = SUPPORTED_10baseT_Half
Stephen Hemminger793b8832005-09-14 16:06:14 -07002592 | SUPPORTED_10baseT_Full
2593 | SUPPORTED_100baseT_Half
2594 | SUPPORTED_100baseT_Full
2595 | SUPPORTED_1000baseT_Half
2596 | SUPPORTED_1000baseT_Full
2597 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002598 ecmd->port = PORT_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002599 ecmd->speed = sky2->speed;
2600 } else {
2601 ecmd->speed = SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002602 ecmd->port = PORT_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002603 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002604
2605 ecmd->advertising = sky2->advertising;
2606 ecmd->autoneg = sky2->autoneg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002607 ecmd->duplex = sky2->duplex;
2608 return 0;
2609}
2610
2611static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
2612{
2613 struct sky2_port *sky2 = netdev_priv(dev);
2614 const struct sky2_hw *hw = sky2->hw;
2615 u32 supported = sky2_supported_modes(hw);
2616
2617 if (ecmd->autoneg == AUTONEG_ENABLE) {
2618 ecmd->advertising = supported;
2619 sky2->duplex = -1;
2620 sky2->speed = -1;
2621 } else {
2622 u32 setting;
2623
Stephen Hemminger793b8832005-09-14 16:06:14 -07002624 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002625 case SPEED_1000:
2626 if (ecmd->duplex == DUPLEX_FULL)
2627 setting = SUPPORTED_1000baseT_Full;
2628 else if (ecmd->duplex == DUPLEX_HALF)
2629 setting = SUPPORTED_1000baseT_Half;
2630 else
2631 return -EINVAL;
2632 break;
2633 case SPEED_100:
2634 if (ecmd->duplex == DUPLEX_FULL)
2635 setting = SUPPORTED_100baseT_Full;
2636 else if (ecmd->duplex == DUPLEX_HALF)
2637 setting = SUPPORTED_100baseT_Half;
2638 else
2639 return -EINVAL;
2640 break;
2641
2642 case SPEED_10:
2643 if (ecmd->duplex == DUPLEX_FULL)
2644 setting = SUPPORTED_10baseT_Full;
2645 else if (ecmd->duplex == DUPLEX_HALF)
2646 setting = SUPPORTED_10baseT_Half;
2647 else
2648 return -EINVAL;
2649 break;
2650 default:
2651 return -EINVAL;
2652 }
2653
2654 if ((setting & supported) == 0)
2655 return -EINVAL;
2656
2657 sky2->speed = ecmd->speed;
2658 sky2->duplex = ecmd->duplex;
2659 }
2660
2661 sky2->autoneg = ecmd->autoneg;
2662 sky2->advertising = ecmd->advertising;
2663
Stephen Hemminger1b537562005-12-20 15:08:07 -08002664 if (netif_running(dev))
2665 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002666
2667 return 0;
2668}
2669
2670static void sky2_get_drvinfo(struct net_device *dev,
2671 struct ethtool_drvinfo *info)
2672{
2673 struct sky2_port *sky2 = netdev_priv(dev);
2674
2675 strcpy(info->driver, DRV_NAME);
2676 strcpy(info->version, DRV_VERSION);
2677 strcpy(info->fw_version, "N/A");
2678 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
2679}
2680
2681static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002682 char name[ETH_GSTRING_LEN];
2683 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002684} sky2_stats[] = {
2685 { "tx_bytes", GM_TXO_OK_HI },
2686 { "rx_bytes", GM_RXO_OK_HI },
2687 { "tx_broadcast", GM_TXF_BC_OK },
2688 { "rx_broadcast", GM_RXF_BC_OK },
2689 { "tx_multicast", GM_TXF_MC_OK },
2690 { "rx_multicast", GM_RXF_MC_OK },
2691 { "tx_unicast", GM_TXF_UC_OK },
2692 { "rx_unicast", GM_RXF_UC_OK },
2693 { "tx_mac_pause", GM_TXF_MPAUSE },
2694 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002695 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002696 { "late_collision",GM_TXF_LAT_COL },
2697 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002698 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002699 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002700
Stephen Hemmingerd2604542006-03-23 08:51:36 -08002701 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002702 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002703 { "rx_64_byte_packets", GM_RXF_64B },
2704 { "rx_65_to_127_byte_packets", GM_RXF_127B },
2705 { "rx_128_to_255_byte_packets", GM_RXF_255B },
2706 { "rx_256_to_511_byte_packets", GM_RXF_511B },
2707 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
2708 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
2709 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002710 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002711 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
2712 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002713 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002714
2715 { "tx_64_byte_packets", GM_TXF_64B },
2716 { "tx_65_to_127_byte_packets", GM_TXF_127B },
2717 { "tx_128_to_255_byte_packets", GM_TXF_255B },
2718 { "tx_256_to_511_byte_packets", GM_TXF_511B },
2719 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
2720 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
2721 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
2722 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002723};
2724
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002725static u32 sky2_get_rx_csum(struct net_device *dev)
2726{
2727 struct sky2_port *sky2 = netdev_priv(dev);
2728
2729 return sky2->rx_csum;
2730}
2731
2732static int sky2_set_rx_csum(struct net_device *dev, u32 data)
2733{
2734 struct sky2_port *sky2 = netdev_priv(dev);
2735
2736 sky2->rx_csum = data;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002737
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002738 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
2739 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
2740
2741 return 0;
2742}
2743
2744static u32 sky2_get_msglevel(struct net_device *netdev)
2745{
2746 struct sky2_port *sky2 = netdev_priv(netdev);
2747 return sky2->msg_enable;
2748}
2749
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002750static int sky2_nway_reset(struct net_device *dev)
2751{
2752 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002753
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002754 if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002755 return -EINVAL;
2756
Stephen Hemminger1b537562005-12-20 15:08:07 -08002757 sky2_phy_reinit(sky2);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002758
2759 return 0;
2760}
2761
Stephen Hemminger793b8832005-09-14 16:06:14 -07002762static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002763{
2764 struct sky2_hw *hw = sky2->hw;
2765 unsigned port = sky2->port;
2766 int i;
2767
2768 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07002769 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002770 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07002771 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002772
Stephen Hemminger793b8832005-09-14 16:06:14 -07002773 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002774 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
2775}
2776
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002777static void sky2_set_msglevel(struct net_device *netdev, u32 value)
2778{
2779 struct sky2_port *sky2 = netdev_priv(netdev);
2780 sky2->msg_enable = value;
2781}
2782
2783static int sky2_get_stats_count(struct net_device *dev)
2784{
2785 return ARRAY_SIZE(sky2_stats);
2786}
2787
2788static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002789 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002790{
2791 struct sky2_port *sky2 = netdev_priv(dev);
2792
Stephen Hemminger793b8832005-09-14 16:06:14 -07002793 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002794}
2795
Stephen Hemminger793b8832005-09-14 16:06:14 -07002796static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002797{
2798 int i;
2799
2800 switch (stringset) {
2801 case ETH_SS_STATS:
2802 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
2803 memcpy(data + i * ETH_GSTRING_LEN,
2804 sky2_stats[i].name, ETH_GSTRING_LEN);
2805 break;
2806 }
2807}
2808
2809/* Use hardware MIB variables for critical path statistics and
2810 * transmit feedback not reported at interrupt.
2811 * Other errors are accounted for in interrupt handler.
2812 */
2813static struct net_device_stats *sky2_get_stats(struct net_device *dev)
2814{
2815 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002816 u64 data[13];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002817
Stephen Hemminger793b8832005-09-14 16:06:14 -07002818 sky2_phy_stats(sky2, data, ARRAY_SIZE(data));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002819
2820 sky2->net_stats.tx_bytes = data[0];
2821 sky2->net_stats.rx_bytes = data[1];
2822 sky2->net_stats.tx_packets = data[2] + data[4] + data[6];
2823 sky2->net_stats.rx_packets = data[3] + data[5] + data[7];
Stephen Hemminger050ff182006-03-23 08:51:37 -08002824 sky2->net_stats.multicast = data[3] + data[5];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002825 sky2->net_stats.collisions = data[10];
2826 sky2->net_stats.tx_aborted_errors = data[12];
2827
2828 return &sky2->net_stats;
2829}
2830
2831static int sky2_set_mac_address(struct net_device *dev, void *p)
2832{
2833 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002834 struct sky2_hw *hw = sky2->hw;
2835 unsigned port = sky2->port;
2836 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002837
2838 if (!is_valid_ether_addr(addr->sa_data))
2839 return -EADDRNOTAVAIL;
2840
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002841 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002842 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002843 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002844 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002845 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002846
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002847 /* virtual address for data */
2848 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
2849
2850 /* physical address: used for pause frames */
2851 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002852
2853 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002854}
2855
Stephen Hemmingera052b522006-10-17 10:24:23 -07002856static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
2857{
2858 u32 bit;
2859
2860 bit = ether_crc(ETH_ALEN, addr) & 63;
2861 filter[bit >> 3] |= 1 << (bit & 7);
2862}
2863
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002864static void sky2_set_multicast(struct net_device *dev)
2865{
2866 struct sky2_port *sky2 = netdev_priv(dev);
2867 struct sky2_hw *hw = sky2->hw;
2868 unsigned port = sky2->port;
2869 struct dev_mc_list *list = dev->mc_list;
2870 u16 reg;
2871 u8 filter[8];
Stephen Hemmingera052b522006-10-17 10:24:23 -07002872 int rx_pause;
2873 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002874
Stephen Hemmingera052b522006-10-17 10:24:23 -07002875 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002876 memset(filter, 0, sizeof(filter));
2877
2878 reg = gma_read16(hw, port, GM_RX_CTRL);
2879 reg |= GM_RXCR_UCF_ENA;
2880
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002881 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002882 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemmingera052b522006-10-17 10:24:23 -07002883 else if (dev->flags & IFF_ALLMULTI)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002884 memset(filter, 0xff, sizeof(filter));
Stephen Hemmingera052b522006-10-17 10:24:23 -07002885 else if (dev->mc_count == 0 && !rx_pause)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002886 reg &= ~GM_RXCR_MCF_ENA;
2887 else {
2888 int i;
2889 reg |= GM_RXCR_MCF_ENA;
2890
Stephen Hemmingera052b522006-10-17 10:24:23 -07002891 if (rx_pause)
2892 sky2_add_filter(filter, pause_mc_addr);
2893
2894 for (i = 0; list && i < dev->mc_count; i++, list = list->next)
2895 sky2_add_filter(filter, list->dmi_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002896 }
2897
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002898 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002899 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002900 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002901 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002902 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002903 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002904 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002905 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002906
2907 gma_write16(hw, port, GM_RX_CTRL, reg);
2908}
2909
2910/* Can have one global because blinking is controlled by
2911 * ethtool and that is always under RTNL mutex
2912 */
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002913static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002914{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002915 u16 pg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002916
Stephen Hemminger793b8832005-09-14 16:06:14 -07002917 switch (hw->chip_id) {
2918 case CHIP_ID_YUKON_XL:
2919 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2920 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2921 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
2922 on ? (PHY_M_LEDC_LOS_CTRL(1) |
2923 PHY_M_LEDC_INIT_CTRL(7) |
2924 PHY_M_LEDC_STA1_CTRL(7) |
2925 PHY_M_LEDC_STA0_CTRL(7))
2926 : 0);
2927
2928 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2929 break;
2930
2931 default:
2932 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
2933 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
2934 on ? PHY_M_LED_MO_DUP(MO_LED_ON) |
2935 PHY_M_LED_MO_10(MO_LED_ON) |
2936 PHY_M_LED_MO_100(MO_LED_ON) |
2937 PHY_M_LED_MO_1000(MO_LED_ON) |
2938 PHY_M_LED_MO_RX(MO_LED_ON)
2939 : PHY_M_LED_MO_DUP(MO_LED_OFF) |
2940 PHY_M_LED_MO_10(MO_LED_OFF) |
2941 PHY_M_LED_MO_100(MO_LED_OFF) |
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002942 PHY_M_LED_MO_1000(MO_LED_OFF) |
2943 PHY_M_LED_MO_RX(MO_LED_OFF));
2944
Stephen Hemminger793b8832005-09-14 16:06:14 -07002945 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002946}
2947
2948/* blink LED's for finding board */
2949static int sky2_phys_id(struct net_device *dev, u32 data)
2950{
2951 struct sky2_port *sky2 = netdev_priv(dev);
2952 struct sky2_hw *hw = sky2->hw;
2953 unsigned port = sky2->port;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002954 u16 ledctrl, ledover = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002955 long ms;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002956 int interrupted;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002957 int onoff = 1;
2958
Stephen Hemminger793b8832005-09-14 16:06:14 -07002959 if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002960 ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
2961 else
2962 ms = data * 1000;
2963
2964 /* save initial values */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002965 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002966 if (hw->chip_id == CHIP_ID_YUKON_XL) {
2967 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2968 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2969 ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
2970 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2971 } else {
2972 ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
2973 ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
2974 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002975
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002976 interrupted = 0;
2977 while (!interrupted && ms > 0) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002978 sky2_led(hw, port, onoff);
2979 onoff = !onoff;
2980
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002981 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002982 interrupted = msleep_interruptible(250);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002983 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002984
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002985 ms -= 250;
2986 }
2987
2988 /* resume regularly scheduled programming */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002989 if (hw->chip_id == CHIP_ID_YUKON_XL) {
2990 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2991 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2992 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
2993 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2994 } else {
2995 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
2996 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
2997 }
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002998 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002999
3000 return 0;
3001}
3002
3003static void sky2_get_pauseparam(struct net_device *dev,
3004 struct ethtool_pauseparam *ecmd)
3005{
3006 struct sky2_port *sky2 = netdev_priv(dev);
3007
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003008 switch (sky2->flow_mode) {
3009 case FC_NONE:
3010 ecmd->tx_pause = ecmd->rx_pause = 0;
3011 break;
3012 case FC_TX:
3013 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
3014 break;
3015 case FC_RX:
3016 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
3017 break;
3018 case FC_BOTH:
3019 ecmd->tx_pause = ecmd->rx_pause = 1;
3020 }
3021
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003022 ecmd->autoneg = sky2->autoneg;
3023}
3024
3025static int sky2_set_pauseparam(struct net_device *dev,
3026 struct ethtool_pauseparam *ecmd)
3027{
3028 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003029
3030 sky2->autoneg = ecmd->autoneg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003031 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003032
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003033 if (netif_running(dev))
3034 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003035
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07003036 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003037}
3038
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003039static int sky2_get_coalesce(struct net_device *dev,
3040 struct ethtool_coalesce *ecmd)
3041{
3042 struct sky2_port *sky2 = netdev_priv(dev);
3043 struct sky2_hw *hw = sky2->hw;
3044
3045 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
3046 ecmd->tx_coalesce_usecs = 0;
3047 else {
3048 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
3049 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
3050 }
3051 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
3052
3053 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
3054 ecmd->rx_coalesce_usecs = 0;
3055 else {
3056 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
3057 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
3058 }
3059 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
3060
3061 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
3062 ecmd->rx_coalesce_usecs_irq = 0;
3063 else {
3064 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
3065 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
3066 }
3067
3068 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
3069
3070 return 0;
3071}
3072
3073/* Note: this affect both ports */
3074static int sky2_set_coalesce(struct net_device *dev,
3075 struct ethtool_coalesce *ecmd)
3076{
3077 struct sky2_port *sky2 = netdev_priv(dev);
3078 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003079 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003080
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003081 if (ecmd->tx_coalesce_usecs > tmax ||
3082 ecmd->rx_coalesce_usecs > tmax ||
3083 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003084 return -EINVAL;
3085
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003086 if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003087 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003088 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003089 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003090 if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003091 return -EINVAL;
3092
3093 if (ecmd->tx_coalesce_usecs == 0)
3094 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
3095 else {
3096 sky2_write32(hw, STAT_TX_TIMER_INI,
3097 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
3098 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3099 }
3100 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
3101
3102 if (ecmd->rx_coalesce_usecs == 0)
3103 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
3104 else {
3105 sky2_write32(hw, STAT_LEV_TIMER_INI,
3106 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
3107 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3108 }
3109 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
3110
3111 if (ecmd->rx_coalesce_usecs_irq == 0)
3112 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
3113 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08003114 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003115 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
3116 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3117 }
3118 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
3119 return 0;
3120}
3121
Stephen Hemminger793b8832005-09-14 16:06:14 -07003122static void sky2_get_ringparam(struct net_device *dev,
3123 struct ethtool_ringparam *ering)
3124{
3125 struct sky2_port *sky2 = netdev_priv(dev);
3126
3127 ering->rx_max_pending = RX_MAX_PENDING;
3128 ering->rx_mini_max_pending = 0;
3129 ering->rx_jumbo_max_pending = 0;
3130 ering->tx_max_pending = TX_RING_SIZE - 1;
3131
3132 ering->rx_pending = sky2->rx_pending;
3133 ering->rx_mini_pending = 0;
3134 ering->rx_jumbo_pending = 0;
3135 ering->tx_pending = sky2->tx_pending;
3136}
3137
3138static int sky2_set_ringparam(struct net_device *dev,
3139 struct ethtool_ringparam *ering)
3140{
3141 struct sky2_port *sky2 = netdev_priv(dev);
3142 int err = 0;
3143
3144 if (ering->rx_pending > RX_MAX_PENDING ||
3145 ering->rx_pending < 8 ||
3146 ering->tx_pending < MAX_SKB_TX_LE ||
3147 ering->tx_pending > TX_RING_SIZE - 1)
3148 return -EINVAL;
3149
3150 if (netif_running(dev))
3151 sky2_down(dev);
3152
3153 sky2->rx_pending = ering->rx_pending;
3154 sky2->tx_pending = ering->tx_pending;
3155
Stephen Hemminger1b537562005-12-20 15:08:07 -08003156 if (netif_running(dev)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003157 err = sky2_up(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003158 if (err)
3159 dev_close(dev);
Stephen Hemminger6ed995b2005-12-20 15:08:08 -08003160 else
3161 sky2_set_multicast(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003162 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003163
3164 return err;
3165}
3166
Stephen Hemminger793b8832005-09-14 16:06:14 -07003167static int sky2_get_regs_len(struct net_device *dev)
3168{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003169 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003170}
3171
3172/*
3173 * Returns copy of control register region
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003174 * Note: access to the RAM address register set will cause timeouts.
Stephen Hemminger793b8832005-09-14 16:06:14 -07003175 */
3176static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
3177 void *p)
3178{
3179 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003180 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003181
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003182 BUG_ON(regs->len < B3_RI_WTO_R1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003183 regs->version = 1;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003184 memset(p, 0, regs->len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003185
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003186 memcpy_fromio(p, io, B3_RAM_ADDR);
3187
3188 memcpy_fromio(p + B3_RI_WTO_R1,
3189 io + B3_RI_WTO_R1,
3190 regs->len - B3_RI_WTO_R1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003191}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003192
Jeff Garzik7282d492006-09-13 14:30:00 -04003193static const struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003194 .get_settings = sky2_get_settings,
3195 .set_settings = sky2_set_settings,
3196 .get_drvinfo = sky2_get_drvinfo,
3197 .get_msglevel = sky2_get_msglevel,
3198 .set_msglevel = sky2_set_msglevel,
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003199 .nway_reset = sky2_nway_reset,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003200 .get_regs_len = sky2_get_regs_len,
3201 .get_regs = sky2_get_regs,
3202 .get_link = ethtool_op_get_link,
3203 .get_sg = ethtool_op_get_sg,
3204 .set_sg = ethtool_op_set_sg,
3205 .get_tx_csum = ethtool_op_get_tx_csum,
3206 .set_tx_csum = ethtool_op_set_tx_csum,
3207 .get_tso = ethtool_op_get_tso,
3208 .set_tso = ethtool_op_set_tso,
3209 .get_rx_csum = sky2_get_rx_csum,
3210 .set_rx_csum = sky2_set_rx_csum,
3211 .get_strings = sky2_get_strings,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003212 .get_coalesce = sky2_get_coalesce,
3213 .set_coalesce = sky2_set_coalesce,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003214 .get_ringparam = sky2_get_ringparam,
3215 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003216 .get_pauseparam = sky2_get_pauseparam,
3217 .set_pauseparam = sky2_set_pauseparam,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003218 .phys_id = sky2_phys_id,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003219 .get_stats_count = sky2_get_stats_count,
3220 .get_ethtool_stats = sky2_get_ethtool_stats,
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07003221 .get_perm_addr = ethtool_op_get_perm_addr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003222};
3223
3224/* Initialize network device */
3225static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
3226 unsigned port, int highmem)
3227{
3228 struct sky2_port *sky2;
3229 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
3230
3231 if (!dev) {
3232 printk(KERN_ERR "sky2 etherdev alloc failed");
3233 return NULL;
3234 }
3235
3236 SET_MODULE_OWNER(dev);
3237 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08003238 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003239 dev->open = sky2_up;
3240 dev->stop = sky2_down;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08003241 dev->do_ioctl = sky2_ioctl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003242 dev->hard_start_xmit = sky2_xmit_frame;
3243 dev->get_stats = sky2_get_stats;
3244 dev->set_multicast_list = sky2_set_multicast;
3245 dev->set_mac_address = sky2_set_mac_address;
3246 dev->change_mtu = sky2_change_mtu;
3247 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
3248 dev->tx_timeout = sky2_tx_timeout;
3249 dev->watchdog_timeo = TX_WATCHDOG;
3250 if (port == 0)
3251 dev->poll = sky2_poll;
3252 dev->weight = NAPI_WEIGHT;
3253#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemminger0ca43232006-10-18 13:39:28 -07003254 /* Network console (only works on port 0)
3255 * because netpoll makes assumptions about NAPI
3256 */
3257 if (port == 0)
3258 dev->poll_controller = sky2_netpoll;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003259#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003260
3261 sky2 = netdev_priv(dev);
3262 sky2->netdev = dev;
3263 sky2->hw = hw;
3264 sky2->msg_enable = netif_msg_init(debug, default_msg);
3265
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003266 /* Auto speed and flow control */
3267 sky2->autoneg = AUTONEG_ENABLE;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003268 sky2->flow_mode = FC_BOTH;
3269
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003270 sky2->duplex = -1;
3271 sky2->speed = -1;
3272 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07003273 sky2->rx_csum = 1;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08003274
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003275 spin_lock_init(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003276 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003277 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003278
3279 hw->dev[port] = dev;
3280
3281 sky2->port = port;
3282
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08003283 if (hw->chip_id != CHIP_ID_YUKON_EC_U)
3284 dev->features |= NETIF_F_TSO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003285 if (highmem)
3286 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003287 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003288
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07003289#ifdef SKY2_VLAN_TAG_USED
3290 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
3291 dev->vlan_rx_register = sky2_vlan_rx_register;
3292 dev->vlan_rx_kill_vid = sky2_vlan_rx_kill_vid;
3293#endif
3294
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003295 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003296 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07003297 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003298
3299 /* device is off until link detection */
3300 netif_carrier_off(dev);
3301 netif_stop_queue(dev);
3302
3303 return dev;
3304}
3305
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003306static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003307{
3308 const struct sky2_port *sky2 = netdev_priv(dev);
3309
3310 if (netif_msg_probe(sky2))
3311 printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
3312 dev->name,
3313 dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
3314 dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
3315}
3316
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003317/* Handle software interrupt used during MSI test */
David Howells7d12e782006-10-05 14:55:46 +01003318static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003319{
3320 struct sky2_hw *hw = dev_id;
3321 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
3322
3323 if (status == 0)
3324 return IRQ_NONE;
3325
3326 if (status & Y2_IS_IRQ_SW) {
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08003327 hw->msi = 1;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003328 wake_up(&hw->msi_wait);
3329 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
3330 }
3331 sky2_write32(hw, B0_Y2_SP_ICR, 2);
3332
3333 return IRQ_HANDLED;
3334}
3335
3336/* Test interrupt path by forcing a a software IRQ */
3337static int __devinit sky2_test_msi(struct sky2_hw *hw)
3338{
3339 struct pci_dev *pdev = hw->pdev;
3340 int err;
3341
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07003342 init_waitqueue_head (&hw->msi_wait);
3343
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003344 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
3345
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08003346 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003347 if (err) {
3348 printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
3349 pci_name(pdev), pdev->irq);
3350 return err;
3351 }
3352
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003353 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07003354 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003355
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08003356 wait_event_timeout(hw->msi_wait, hw->msi, HZ/10);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003357
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08003358 if (!hw->msi) {
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003359 /* MSI test failed, go back to INTx mode */
Stephen Hemminger2bffc232006-10-17 10:17:18 -07003360 printk(KERN_INFO PFX "%s: No interrupt generated using MSI, "
3361 "switching to INTx mode.\n",
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003362 pci_name(pdev));
3363
3364 err = -EOPNOTSUPP;
3365 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
3366 }
3367
3368 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger2bffc232006-10-17 10:17:18 -07003369 sky2_read32(hw, B0_IMSK);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003370
3371 free_irq(pdev->irq, hw);
3372
3373 return err;
3374}
3375
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003376static int __devinit sky2_probe(struct pci_dev *pdev,
3377 const struct pci_device_id *ent)
3378{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003379 struct net_device *dev, *dev1 = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003380 struct sky2_hw *hw;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003381 int err, pm_cap, using_dac = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003382
Stephen Hemminger793b8832005-09-14 16:06:14 -07003383 err = pci_enable_device(pdev);
3384 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003385 printk(KERN_ERR PFX "%s cannot enable PCI device\n",
3386 pci_name(pdev));
3387 goto err_out;
3388 }
3389
Stephen Hemminger793b8832005-09-14 16:06:14 -07003390 err = pci_request_regions(pdev, DRV_NAME);
3391 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003392 printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
3393 pci_name(pdev));
Stephen Hemminger793b8832005-09-14 16:06:14 -07003394 goto err_out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003395 }
3396
3397 pci_set_master(pdev);
3398
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003399 /* Find power-management capability. */
3400 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
3401 if (pm_cap == 0) {
3402 printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
3403 "aborting.\n");
3404 err = -EIO;
3405 goto err_out_free_regions;
3406 }
3407
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003408 if (sizeof(dma_addr_t) > sizeof(u32) &&
3409 !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
3410 using_dac = 1;
3411 err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
3412 if (err < 0) {
3413 printk(KERN_ERR PFX "%s unable to obtain 64 bit DMA "
3414 "for consistent allocations\n", pci_name(pdev));
3415 goto err_out_free_regions;
3416 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003417
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003418 } else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003419 err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
3420 if (err) {
3421 printk(KERN_ERR PFX "%s no usable DMA configuration\n",
3422 pci_name(pdev));
3423 goto err_out_free_regions;
3424 }
3425 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003426
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003427 err = -ENOMEM;
Stephen Hemminger6aad85d2006-01-17 13:43:18 -08003428 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003429 if (!hw) {
3430 printk(KERN_ERR PFX "%s: cannot allocate hardware struct\n",
3431 pci_name(pdev));
3432 goto err_out_free_regions;
3433 }
3434
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003435 hw->pdev = pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003436
3437 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
3438 if (!hw->regs) {
3439 printk(KERN_ERR PFX "%s: cannot map device registers\n",
3440 pci_name(pdev));
3441 goto err_out_free_hw;
3442 }
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003443 hw->pm_cap = pm_cap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003444
Stephen Hemminger56a645c2006-02-22 11:45:02 -08003445#ifdef __BIG_ENDIAN
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07003446 /* The sk98lin vendor driver uses hardware byte swapping but
3447 * this driver uses software swapping.
3448 */
Stephen Hemminger56a645c2006-02-22 11:45:02 -08003449 {
3450 u32 reg;
Stephen Hemminger56a645c2006-02-22 11:45:02 -08003451 reg = sky2_pci_read32(hw, PCI_DEV_REG2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07003452 reg &= ~PCI_REV_DESC;
Stephen Hemminger56a645c2006-02-22 11:45:02 -08003453 sky2_pci_write32(hw, PCI_DEV_REG2, reg);
3454 }
3455#endif
3456
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003457 /* ring for status responses */
3458 hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
3459 &hw->st_dma);
3460 if (!hw->st_le)
3461 goto err_out_iounmap;
3462
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003463 err = sky2_reset(hw);
3464 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07003465 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003466
Greg Kroah-Hartman7c7459d2006-06-12 15:13:08 -07003467 printk(KERN_INFO PFX "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
3468 DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
3469 pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
Stephen Hemminger793b8832005-09-14 16:06:14 -07003470 hw->chip_id, hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003471
Stephen Hemminger793b8832005-09-14 16:06:14 -07003472 dev = sky2_init_netdev(hw, 0, using_dac);
3473 if (!dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003474 goto err_out_free_pci;
3475
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07003476 if (!disable_msi && pci_enable_msi(pdev) == 0) {
3477 err = sky2_test_msi(hw);
3478 if (err == -EOPNOTSUPP)
3479 pci_disable_msi(pdev);
3480 else if (err)
3481 goto err_out_free_netdev;
3482 }
3483
Stephen Hemminger793b8832005-09-14 16:06:14 -07003484 err = register_netdev(dev);
3485 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003486 printk(KERN_ERR PFX "%s: cannot register net device\n",
3487 pci_name(pdev));
3488 goto err_out_free_netdev;
3489 }
3490
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08003491 err = request_irq(pdev->irq, sky2_intr, hw->msi ? 0 : IRQF_SHARED,
3492 dev->name, hw);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07003493 if (err) {
3494 printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
3495 pci_name(pdev), pdev->irq);
3496 goto err_out_unregister;
3497 }
3498 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
3499
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003500 sky2_show_addr(dev);
3501
3502 if (hw->ports > 1 && (dev1 = sky2_init_netdev(hw, 1, using_dac))) {
3503 if (register_netdev(dev1) == 0)
3504 sky2_show_addr(dev1);
3505 else {
3506 /* Failure to register second port need not be fatal */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003507 printk(KERN_WARNING PFX
3508 "register of second port failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003509 hw->dev[1] = NULL;
3510 free_netdev(dev1);
3511 }
3512 }
3513
Stephen Hemminger01bd7562006-05-08 15:11:30 -07003514 setup_timer(&hw->idle_timer, sky2_idle, (unsigned long) hw);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003515 sky2_idle_start(hw);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07003516
Stephen Hemminger793b8832005-09-14 16:06:14 -07003517 pci_set_drvdata(pdev, hw);
3518
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003519 return 0;
3520
Stephen Hemminger793b8832005-09-14 16:06:14 -07003521err_out_unregister:
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08003522 if (hw->msi)
3523 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003524 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003525err_out_free_netdev:
3526 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003527err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07003528 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003529 pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
3530err_out_iounmap:
3531 iounmap(hw->regs);
3532err_out_free_hw:
3533 kfree(hw);
3534err_out_free_regions:
3535 pci_release_regions(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003536 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003537err_out:
3538 return err;
3539}
3540
3541static void __devexit sky2_remove(struct pci_dev *pdev)
3542{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003543 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003544 struct net_device *dev0, *dev1;
3545
Stephen Hemminger793b8832005-09-14 16:06:14 -07003546 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003547 return;
3548
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07003549 del_timer_sync(&hw->idle_timer);
3550
3551 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger72cb8522006-05-08 15:11:32 -07003552 synchronize_irq(hw->pdev->irq);
3553
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003554 dev0 = hw->dev[0];
Stephen Hemminger793b8832005-09-14 16:06:14 -07003555 dev1 = hw->dev[1];
3556 if (dev1)
3557 unregister_netdev(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003558 unregister_netdev(dev0);
3559
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003560 sky2_set_power_state(hw, PCI_D3hot);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003561 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003562 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003563 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003564
3565 free_irq(pdev->irq, hw);
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08003566 if (hw->msi)
3567 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003568 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003569 pci_release_regions(pdev);
3570 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003571
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003572 if (dev1)
3573 free_netdev(dev1);
3574 free_netdev(dev0);
3575 iounmap(hw->regs);
3576 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003577
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003578 pci_set_drvdata(pdev, NULL);
3579}
3580
3581#ifdef CONFIG_PM
3582static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
3583{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003584 struct sky2_hw *hw = pci_get_drvdata(pdev);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003585 int i;
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09003586 pci_power_t pstate = pci_choose_state(pdev, state);
3587
3588 if (!(pstate == PCI_D3hot || pstate == PCI_D3cold))
3589 return -EINVAL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003590
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003591 del_timer_sync(&hw->idle_timer);
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07003592 netif_poll_disable(hw->dev[0]);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003593
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09003594 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003595 struct net_device *dev = hw->dev[i];
3596
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07003597 if (netif_running(dev)) {
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003598 sky2_down(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003599 netif_device_detach(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003600 }
3601 }
3602
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09003603 sky2_write32(hw, B0_IMSK, 0);
Linus Torvaldsd374c1c2006-06-12 12:53:27 -07003604 pci_save_state(pdev);
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09003605 sky2_set_power_state(hw, pstate);
3606 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003607}
3608
3609static int sky2_resume(struct pci_dev *pdev)
3610{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003611 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003612 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003613
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003614 pci_restore_state(pdev);
3615 pci_enable_wake(pdev, PCI_D0, 0);
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09003616 sky2_set_power_state(hw, PCI_D0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003617
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003618 err = sky2_reset(hw);
3619 if (err)
3620 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003621
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09003622 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
3623
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09003624 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003625 struct net_device *dev = hw->dev[i];
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07003626 if (netif_running(dev)) {
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003627 netif_device_attach(dev);
Stephen Hemminger88d11362006-06-16 12:10:46 -07003628
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003629 err = sky2_up(dev);
3630 if (err) {
3631 printk(KERN_ERR PFX "%s: could not up: %d\n",
3632 dev->name, err);
3633 dev_close(dev);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003634 goto out;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003635 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003636 }
3637 }
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003638
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07003639 netif_poll_enable(hw->dev[0]);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003640 sky2_idle_start(hw);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003641out:
3642 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003643}
3644#endif
3645
3646static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003647 .name = DRV_NAME,
3648 .id_table = sky2_id_table,
3649 .probe = sky2_probe,
3650 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003651#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07003652 .suspend = sky2_suspend,
3653 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003654#endif
3655};
3656
3657static int __init sky2_init_module(void)
3658{
shemminger@osdl.org50241c42005-11-30 11:45:22 -08003659 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003660}
3661
3662static void __exit sky2_cleanup_module(void)
3663{
3664 pci_unregister_driver(&sky2_driver);
3665}
3666
3667module_init(sky2_init_module);
3668module_exit(sky2_cleanup_module);
3669
3670MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
3671MODULE_AUTHOR("Stephen Hemminger <shemminger@osdl.org>");
3672MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08003673MODULE_VERSION(DRV_VERSION);