blob: b8d272ed2355e3f8b9f05d28d75dfe513b97b380 [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * core.c - DesignWare USB3 DRD Controller Core file
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
Felipe Balbi5945f782013-06-30 14:15:11 +03009 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
Felipe Balbi72246da2011-08-19 18:10:58 +030012 *
Felipe Balbi5945f782013-06-30 14:15:11 +030013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Felipe Balbi72246da2011-08-19 18:10:58 +030017 *
Felipe Balbi5945f782013-06-30 14:15:11 +030018 * You should have received a copy of the GNU General Public License
19 * along with this program. If not, see <http://www.gnu.org/licenses/>.
Felipe Balbi72246da2011-08-19 18:10:58 +030020 */
21
Felipe Balbifa0ea132014-09-19 15:51:11 -050022#include <linux/version.h>
Felipe Balbia72e6582011-09-05 13:37:28 +030023#include <linux/module.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030024#include <linux/kernel.h>
25#include <linux/slab.h>
26#include <linux/spinlock.h>
27#include <linux/platform_device.h>
28#include <linux/pm_runtime.h>
29#include <linux/interrupt.h>
30#include <linux/ioport.h>
31#include <linux/io.h>
32#include <linux/list.h>
33#include <linux/delay.h>
34#include <linux/dma-mapping.h>
Felipe Balbi457e84b2012-01-18 18:04:09 +020035#include <linux/of.h>
Heikki Krogerus404905a2014-09-25 10:57:02 +030036#include <linux/acpi.h>
Sekhar Nori63444752015-08-31 21:09:08 +053037#include <linux/pinctrl/consumer.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030038
39#include <linux/usb/ch9.h>
40#include <linux/usb/gadget.h>
Felipe Balbif7e846f2013-06-30 14:29:51 +030041#include <linux/usb/of.h>
Ruchika Kharwara45c82b82013-07-06 07:52:49 -050042#include <linux/usb/otg.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030043
44#include "core.h"
45#include "gadget.h"
46#include "io.h"
47
48#include "debug.h"
49
Felipe Balbifc8bb912016-05-16 13:14:48 +030050#define DWC3_DEFAULT_AUTOSUSPEND_DELAY 5000 /* ms */
Felipe Balbi8300dd22011-10-18 13:54:01 +030051
Thinh Nguyen9d6173e2016-09-06 19:22:03 -070052/**
53 * dwc3_get_dr_mode - Validates and sets dr_mode
54 * @dwc: pointer to our context structure
55 */
56static int dwc3_get_dr_mode(struct dwc3 *dwc)
57{
58 enum usb_dr_mode mode;
59 struct device *dev = dwc->dev;
60 unsigned int hw_mode;
61
62 if (dwc->dr_mode == USB_DR_MODE_UNKNOWN)
63 dwc->dr_mode = USB_DR_MODE_OTG;
64
65 mode = dwc->dr_mode;
66 hw_mode = DWC3_GHWPARAMS0_MODE(dwc->hwparams.hwparams0);
67
68 switch (hw_mode) {
69 case DWC3_GHWPARAMS0_MODE_GADGET:
70 if (IS_ENABLED(CONFIG_USB_DWC3_HOST)) {
71 dev_err(dev,
72 "Controller does not support host mode.\n");
73 return -EINVAL;
74 }
75 mode = USB_DR_MODE_PERIPHERAL;
76 break;
77 case DWC3_GHWPARAMS0_MODE_HOST:
78 if (IS_ENABLED(CONFIG_USB_DWC3_GADGET)) {
79 dev_err(dev,
80 "Controller does not support device mode.\n");
81 return -EINVAL;
82 }
83 mode = USB_DR_MODE_HOST;
84 break;
85 default:
86 if (IS_ENABLED(CONFIG_USB_DWC3_HOST))
87 mode = USB_DR_MODE_HOST;
88 else if (IS_ENABLED(CONFIG_USB_DWC3_GADGET))
89 mode = USB_DR_MODE_PERIPHERAL;
90 }
91
92 if (mode != dwc->dr_mode) {
93 dev_warn(dev,
94 "Configuration mismatch. dr_mode forced to %s\n",
95 mode == USB_DR_MODE_HOST ? "host" : "gadget");
96
97 dwc->dr_mode = mode;
98 }
99
100 return 0;
101}
102
Sebastian Andrzej Siewior3140e8c2011-10-31 22:25:40 +0100103void dwc3_set_mode(struct dwc3 *dwc, u32 mode)
104{
105 u32 reg;
106
107 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
108 reg &= ~(DWC3_GCTL_PRTCAPDIR(DWC3_GCTL_PRTCAP_OTG));
109 reg |= DWC3_GCTL_PRTCAPDIR(mode);
110 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
111}
Felipe Balbi8300dd22011-10-18 13:54:01 +0300112
Felipe Balbicf6d8672016-04-14 15:03:39 +0300113u32 dwc3_core_fifo_space(struct dwc3_ep *dep, u8 type)
114{
115 struct dwc3 *dwc = dep->dwc;
116 u32 reg;
117
118 dwc3_writel(dwc->regs, DWC3_GDBGFIFOSPACE,
119 DWC3_GDBGFIFOSPACE_NUM(dep->number) |
120 DWC3_GDBGFIFOSPACE_TYPE(type));
121
122 reg = dwc3_readl(dwc->regs, DWC3_GDBGFIFOSPACE);
123
124 return DWC3_GDBGFIFOSPACE_SPACE_AVAILABLE(reg);
125}
126
Felipe Balbi72246da2011-08-19 18:10:58 +0300127/**
128 * dwc3_core_soft_reset - Issues core soft reset and PHY reset
129 * @dwc: pointer to our context structure
130 */
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530131static int dwc3_core_soft_reset(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300132{
133 u32 reg;
Felipe Balbif59dcab2016-03-11 10:51:52 +0200134 int retries = 1000;
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530135 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300136
Felipe Balbi51e1e7b2012-07-19 14:09:48 +0300137 usb_phy_init(dwc->usb2_phy);
138 usb_phy_init(dwc->usb3_phy);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530139 ret = phy_init(dwc->usb2_generic_phy);
140 if (ret < 0)
141 return ret;
142
143 ret = phy_init(dwc->usb3_generic_phy);
144 if (ret < 0) {
145 phy_exit(dwc->usb2_generic_phy);
146 return ret;
147 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300148
Felipe Balbif59dcab2016-03-11 10:51:52 +0200149 /*
150 * We're resetting only the device side because, if we're in host mode,
151 * XHCI driver will reset the host block. If dwc3 was configured for
152 * host-only mode, then we can return early.
153 */
154 if (dwc->dr_mode == USB_DR_MODE_HOST)
155 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300156
Felipe Balbif59dcab2016-03-11 10:51:52 +0200157 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
158 reg |= DWC3_DCTL_CSFTRST;
159 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +0300160
Felipe Balbif59dcab2016-03-11 10:51:52 +0200161 do {
162 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
163 if (!(reg & DWC3_DCTL_CSFTRST))
164 return 0;
Pratyush Anand45627ac2012-06-21 17:44:28 +0530165
Felipe Balbif59dcab2016-03-11 10:51:52 +0200166 udelay(1);
167 } while (--retries);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530168
Brian Norrisc6a43f22018-01-17 13:22:49 -0800169 phy_exit(dwc->usb3_generic_phy);
170 phy_exit(dwc->usb2_generic_phy);
171
Felipe Balbif59dcab2016-03-11 10:51:52 +0200172 return -ETIMEDOUT;
Felipe Balbi72246da2011-08-19 18:10:58 +0300173}
174
175/**
Heikki Krogerusc5cc74e2015-05-13 15:26:47 +0300176 * dwc3_soft_reset - Issue soft reset
177 * @dwc: Pointer to our controller context structure
178 */
179static int dwc3_soft_reset(struct dwc3 *dwc)
180{
181 unsigned long timeout;
182 u32 reg;
183
184 timeout = jiffies + msecs_to_jiffies(500);
185 dwc3_writel(dwc->regs, DWC3_DCTL, DWC3_DCTL_CSFTRST);
186 do {
187 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
188 if (!(reg & DWC3_DCTL_CSFTRST))
189 break;
190
191 if (time_after(jiffies, timeout)) {
192 dev_err(dwc->dev, "Reset Timed Out\n");
193 return -ETIMEDOUT;
194 }
195
196 cpu_relax();
197 } while (true);
198
199 return 0;
200}
201
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530202/*
203 * dwc3_frame_length_adjustment - Adjusts frame length if required
204 * @dwc3: Pointer to our controller context structure
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530205 */
Felipe Balbibcdb3272016-05-16 10:42:23 +0300206static void dwc3_frame_length_adjustment(struct dwc3 *dwc)
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530207{
208 u32 reg;
209 u32 dft;
210
211 if (dwc->revision < DWC3_REVISION_250A)
212 return;
213
Felipe Balbibcdb3272016-05-16 10:42:23 +0300214 if (dwc->fladj == 0)
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530215 return;
216
217 reg = dwc3_readl(dwc->regs, DWC3_GFLADJ);
218 dft = reg & DWC3_GFLADJ_30MHZ_MASK;
Felipe Balbibcdb3272016-05-16 10:42:23 +0300219 if (!dev_WARN_ONCE(dwc->dev, dft == dwc->fladj,
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530220 "request value same as default, ignoring\n")) {
221 reg &= ~DWC3_GFLADJ_30MHZ_MASK;
Felipe Balbibcdb3272016-05-16 10:42:23 +0300222 reg |= DWC3_GFLADJ_30MHZ_SDBND_SEL | dwc->fladj;
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530223 dwc3_writel(dwc->regs, DWC3_GFLADJ, reg);
224 }
225}
226
Heikki Krogerusc5cc74e2015-05-13 15:26:47 +0300227/**
Felipe Balbi72246da2011-08-19 18:10:58 +0300228 * dwc3_free_one_event_buffer - Frees one event buffer
229 * @dwc: Pointer to our controller context structure
230 * @evt: Pointer to event buffer to be freed
231 */
232static void dwc3_free_one_event_buffer(struct dwc3 *dwc,
233 struct dwc3_event_buffer *evt)
234{
235 dma_free_coherent(dwc->dev, evt->length, evt->buf, evt->dma);
Felipe Balbi72246da2011-08-19 18:10:58 +0300236}
237
238/**
Paul Zimmerman1d046792012-02-15 18:56:56 -0800239 * dwc3_alloc_one_event_buffer - Allocates one event buffer structure
Felipe Balbi72246da2011-08-19 18:10:58 +0300240 * @dwc: Pointer to our controller context structure
241 * @length: size of the event buffer
242 *
Paul Zimmerman1d046792012-02-15 18:56:56 -0800243 * Returns a pointer to the allocated event buffer structure on success
Felipe Balbi72246da2011-08-19 18:10:58 +0300244 * otherwise ERR_PTR(errno).
245 */
Felipe Balbi67d0b502013-02-22 16:31:07 +0200246static struct dwc3_event_buffer *dwc3_alloc_one_event_buffer(struct dwc3 *dwc,
247 unsigned length)
Felipe Balbi72246da2011-08-19 18:10:58 +0300248{
249 struct dwc3_event_buffer *evt;
250
Felipe Balbi380f0d22012-10-11 13:48:36 +0300251 evt = devm_kzalloc(dwc->dev, sizeof(*evt), GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +0300252 if (!evt)
253 return ERR_PTR(-ENOMEM);
254
255 evt->dwc = dwc;
256 evt->length = length;
257 evt->buf = dma_alloc_coherent(dwc->dev, length,
258 &evt->dma, GFP_KERNEL);
Felipe Balbie32672f2012-11-08 15:26:41 +0200259 if (!evt->buf)
Felipe Balbi72246da2011-08-19 18:10:58 +0300260 return ERR_PTR(-ENOMEM);
Felipe Balbi72246da2011-08-19 18:10:58 +0300261
262 return evt;
263}
264
265/**
266 * dwc3_free_event_buffers - frees all allocated event buffers
267 * @dwc: Pointer to our controller context structure
268 */
269static void dwc3_free_event_buffers(struct dwc3 *dwc)
270{
271 struct dwc3_event_buffer *evt;
Felipe Balbi72246da2011-08-19 18:10:58 +0300272
Felipe Balbi696c8b12016-03-30 09:37:03 +0300273 evt = dwc->ev_buf;
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300274 if (evt)
275 dwc3_free_one_event_buffer(dwc, evt);
Felipe Balbi72246da2011-08-19 18:10:58 +0300276}
277
278/**
279 * dwc3_alloc_event_buffers - Allocates @num event buffers of size @length
Paul Zimmerman1d046792012-02-15 18:56:56 -0800280 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +0300281 * @length: size of event buffer
282 *
Paul Zimmerman1d046792012-02-15 18:56:56 -0800283 * Returns 0 on success otherwise negative errno. In the error case, dwc
Felipe Balbi72246da2011-08-19 18:10:58 +0300284 * may contain some buffers allocated but not all which were requested.
285 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -0500286static int dwc3_alloc_event_buffers(struct dwc3 *dwc, unsigned length)
Felipe Balbi72246da2011-08-19 18:10:58 +0300287{
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300288 struct dwc3_event_buffer *evt;
Felipe Balbi72246da2011-08-19 18:10:58 +0300289
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300290 evt = dwc3_alloc_one_event_buffer(dwc, length);
291 if (IS_ERR(evt)) {
292 dev_err(dwc->dev, "can't allocate event buffer\n");
293 return PTR_ERR(evt);
Felipe Balbi72246da2011-08-19 18:10:58 +0300294 }
Felipe Balbi696c8b12016-03-30 09:37:03 +0300295 dwc->ev_buf = evt;
Felipe Balbi72246da2011-08-19 18:10:58 +0300296
297 return 0;
298}
299
300/**
301 * dwc3_event_buffers_setup - setup our allocated event buffers
Paul Zimmerman1d046792012-02-15 18:56:56 -0800302 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +0300303 *
304 * Returns 0 on success otherwise negative errno.
305 */
Paul Zimmerman7acd85e2012-04-27 14:28:02 +0300306static int dwc3_event_buffers_setup(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300307{
308 struct dwc3_event_buffer *evt;
Felipe Balbi72246da2011-08-19 18:10:58 +0300309
Felipe Balbi696c8b12016-03-30 09:37:03 +0300310 evt = dwc->ev_buf;
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300311 dwc3_trace(trace_dwc3_core,
312 "Event buf %p dma %08llx length %d\n",
313 evt->buf, (unsigned long long) evt->dma,
314 evt->length);
Felipe Balbi72246da2011-08-19 18:10:58 +0300315
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300316 evt->lpos = 0;
Paul Zimmerman7acd85e2012-04-27 14:28:02 +0300317
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300318 dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(0),
319 lower_32_bits(evt->dma));
320 dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(0),
321 upper_32_bits(evt->dma));
322 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0),
323 DWC3_GEVNTSIZ_SIZE(evt->length));
324 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 0);
Felipe Balbi72246da2011-08-19 18:10:58 +0300325
326 return 0;
327}
328
329static void dwc3_event_buffers_cleanup(struct dwc3 *dwc)
330{
331 struct dwc3_event_buffer *evt;
Felipe Balbi72246da2011-08-19 18:10:58 +0300332
Felipe Balbi696c8b12016-03-30 09:37:03 +0300333 evt = dwc->ev_buf;
Paul Zimmerman7acd85e2012-04-27 14:28:02 +0300334
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300335 evt->lpos = 0;
Paul Zimmerman7acd85e2012-04-27 14:28:02 +0300336
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300337 dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(0), 0);
338 dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(0), 0);
339 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), DWC3_GEVNTSIZ_INTMASK
340 | DWC3_GEVNTSIZ_SIZE(0));
341 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 0);
Felipe Balbi72246da2011-08-19 18:10:58 +0300342}
343
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600344static int dwc3_alloc_scratch_buffers(struct dwc3 *dwc)
345{
346 if (!dwc->has_hibernation)
347 return 0;
348
349 if (!dwc->nr_scratch)
350 return 0;
351
352 dwc->scratchbuf = kmalloc_array(dwc->nr_scratch,
353 DWC3_SCRATCHBUF_SIZE, GFP_KERNEL);
354 if (!dwc->scratchbuf)
355 return -ENOMEM;
356
357 return 0;
358}
359
360static int dwc3_setup_scratch_buffers(struct dwc3 *dwc)
361{
362 dma_addr_t scratch_addr;
363 u32 param;
364 int ret;
365
366 if (!dwc->has_hibernation)
367 return 0;
368
369 if (!dwc->nr_scratch)
370 return 0;
371
372 /* should never fall here */
373 if (!WARN_ON(dwc->scratchbuf))
374 return 0;
375
376 scratch_addr = dma_map_single(dwc->dev, dwc->scratchbuf,
377 dwc->nr_scratch * DWC3_SCRATCHBUF_SIZE,
378 DMA_BIDIRECTIONAL);
379 if (dma_mapping_error(dwc->dev, scratch_addr)) {
380 dev_err(dwc->dev, "failed to map scratch buffer\n");
381 ret = -EFAULT;
382 goto err0;
383 }
384
385 dwc->scratch_addr = scratch_addr;
386
387 param = lower_32_bits(scratch_addr);
388
389 ret = dwc3_send_gadget_generic_command(dwc,
390 DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO, param);
391 if (ret < 0)
392 goto err1;
393
394 param = upper_32_bits(scratch_addr);
395
396 ret = dwc3_send_gadget_generic_command(dwc,
397 DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI, param);
398 if (ret < 0)
399 goto err1;
400
401 return 0;
402
403err1:
404 dma_unmap_single(dwc->dev, dwc->scratch_addr, dwc->nr_scratch *
405 DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);
406
407err0:
408 return ret;
409}
410
411static void dwc3_free_scratch_buffers(struct dwc3 *dwc)
412{
413 if (!dwc->has_hibernation)
414 return;
415
416 if (!dwc->nr_scratch)
417 return;
418
419 /* should never fall here */
420 if (!WARN_ON(dwc->scratchbuf))
421 return;
422
423 dma_unmap_single(dwc->dev, dwc->scratch_addr, dwc->nr_scratch *
424 DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);
425 kfree(dwc->scratchbuf);
426}
427
Felipe Balbi789451f62011-05-05 15:53:10 +0300428static void dwc3_core_num_eps(struct dwc3 *dwc)
429{
430 struct dwc3_hwparams *parms = &dwc->hwparams;
431
432 dwc->num_in_eps = DWC3_NUM_IN_EPS(parms);
433 dwc->num_out_eps = DWC3_NUM_EPS(parms) - dwc->num_in_eps;
434
Felipe Balbi73815282015-01-27 13:48:14 -0600435 dwc3_trace(trace_dwc3_core, "found %d IN and %d OUT endpoints",
Felipe Balbi789451f62011-05-05 15:53:10 +0300436 dwc->num_in_eps, dwc->num_out_eps);
437}
438
Bill Pemberton41ac7b32012-11-19 13:21:48 -0500439static void dwc3_cache_hwparams(struct dwc3 *dwc)
Felipe Balbi26ceca92011-09-30 10:58:49 +0300440{
441 struct dwc3_hwparams *parms = &dwc->hwparams;
442
443 parms->hwparams0 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS0);
444 parms->hwparams1 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS1);
445 parms->hwparams2 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS2);
446 parms->hwparams3 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS3);
447 parms->hwparams4 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS4);
448 parms->hwparams5 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS5);
449 parms->hwparams6 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS6);
450 parms->hwparams7 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS7);
451 parms->hwparams8 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS8);
452}
453
Felipe Balbi72246da2011-08-19 18:10:58 +0300454/**
Huang Ruib5a65c42014-10-28 19:54:28 +0800455 * dwc3_phy_setup - Configure USB PHY Interface of DWC3 Core
456 * @dwc: Pointer to our controller context structure
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300457 *
458 * Returns 0 on success. The USB PHY interfaces are configured but not
459 * initialized. The PHY interfaces and the PHYs get initialized together with
460 * the core in dwc3_core_init.
Huang Ruib5a65c42014-10-28 19:54:28 +0800461 */
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300462static int dwc3_phy_setup(struct dwc3 *dwc)
Huang Ruib5a65c42014-10-28 19:54:28 +0800463{
464 u32 reg;
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300465 int ret;
Huang Ruib5a65c42014-10-28 19:54:28 +0800466
467 reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
468
Huang Rui2164a472014-10-28 19:54:35 +0800469 /*
Felipe Balbic5826962016-08-03 14:16:15 +0300470 * Make sure UX_EXIT_PX is cleared as that causes issues with some
471 * PHYs. Also, this bit is not supposed to be used in normal operation.
472 */
473 reg &= ~DWC3_GUSB3PIPECTL_UX_EXIT_PX;
474
475 /*
Huang Rui2164a472014-10-28 19:54:35 +0800476 * Above 1.94a, it is recommended to set DWC3_GUSB3PIPECTL_SUSPHY
477 * to '0' during coreConsultant configuration. So default value
478 * will be '0' when the core is reset. Application needs to set it
479 * to '1' after the core initialization is completed.
480 */
481 if (dwc->revision > DWC3_REVISION_194A)
482 reg |= DWC3_GUSB3PIPECTL_SUSPHY;
483
Huang Ruib5a65c42014-10-28 19:54:28 +0800484 if (dwc->u2ss_inp3_quirk)
485 reg |= DWC3_GUSB3PIPECTL_U2SSINP3OK;
486
Rajesh Bhagate58dd352016-03-14 14:40:50 +0530487 if (dwc->dis_rxdet_inp3_quirk)
488 reg |= DWC3_GUSB3PIPECTL_DISRXDETINP3;
489
Huang Ruidf31f5b2014-10-28 19:54:29 +0800490 if (dwc->req_p1p2p3_quirk)
491 reg |= DWC3_GUSB3PIPECTL_REQP1P2P3;
492
Huang Ruia2a1d0f2014-10-28 19:54:30 +0800493 if (dwc->del_p1p2p3_quirk)
494 reg |= DWC3_GUSB3PIPECTL_DEP1P2P3_EN;
495
Huang Rui41c06ff2014-10-28 19:54:31 +0800496 if (dwc->del_phy_power_chg_quirk)
497 reg |= DWC3_GUSB3PIPECTL_DEPOCHANGE;
498
Huang Ruifb67afc2014-10-28 19:54:32 +0800499 if (dwc->lfps_filter_quirk)
500 reg |= DWC3_GUSB3PIPECTL_LFPSFILT;
501
Huang Rui14f4ac52014-10-28 19:54:33 +0800502 if (dwc->rx_detect_poll_quirk)
503 reg |= DWC3_GUSB3PIPECTL_RX_DETOPOLL;
504
Huang Rui6b6a0c92014-10-31 11:11:12 +0800505 if (dwc->tx_de_emphasis_quirk)
506 reg |= DWC3_GUSB3PIPECTL_TX_DEEPH(dwc->tx_de_emphasis);
507
Felipe Balbicd72f892014-11-06 11:31:00 -0600508 if (dwc->dis_u3_susphy_quirk)
Huang Rui59acfa22014-10-31 11:11:13 +0800509 reg &= ~DWC3_GUSB3PIPECTL_SUSPHY;
510
William Wu00fe0812016-08-16 22:44:39 +0800511 if (dwc->dis_del_phy_power_chg_quirk)
512 reg &= ~DWC3_GUSB3PIPECTL_DEPOCHANGE;
513
Huang Ruib5a65c42014-10-28 19:54:28 +0800514 dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
515
Huang Rui2164a472014-10-28 19:54:35 +0800516 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
517
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300518 /* Select the HS PHY interface */
519 switch (DWC3_GHWPARAMS3_HSPHY_IFC(dwc->hwparams.hwparams3)) {
520 case DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI:
Felipe Balbi43cacb02015-07-01 22:03:09 -0500521 if (dwc->hsphy_interface &&
522 !strncmp(dwc->hsphy_interface, "utmi", 4)) {
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300523 reg &= ~DWC3_GUSB2PHYCFG_ULPI_UTMI;
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300524 break;
Felipe Balbi43cacb02015-07-01 22:03:09 -0500525 } else if (dwc->hsphy_interface &&
526 !strncmp(dwc->hsphy_interface, "ulpi", 4)) {
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300527 reg |= DWC3_GUSB2PHYCFG_ULPI_UTMI;
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300528 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300529 } else {
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300530 /* Relying on default value. */
531 if (!(reg & DWC3_GUSB2PHYCFG_ULPI_UTMI))
532 break;
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300533 }
534 /* FALLTHROUGH */
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300535 case DWC3_GHWPARAMS3_HSPHY_IFC_ULPI:
536 /* Making sure the interface and PHY are operational */
537 ret = dwc3_soft_reset(dwc);
538 if (ret)
539 return ret;
540
541 udelay(1);
542
543 ret = dwc3_ulpi_init(dwc);
544 if (ret)
545 return ret;
546 /* FALLTHROUGH */
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300547 default:
548 break;
549 }
550
William Wu32f2ed82016-08-16 22:44:38 +0800551 switch (dwc->hsphy_mode) {
552 case USBPHY_INTERFACE_MODE_UTMI:
553 reg &= ~(DWC3_GUSB2PHYCFG_PHYIF_MASK |
554 DWC3_GUSB2PHYCFG_USBTRDTIM_MASK);
555 reg |= DWC3_GUSB2PHYCFG_PHYIF(UTMI_PHYIF_8_BIT) |
556 DWC3_GUSB2PHYCFG_USBTRDTIM(USBTRDTIM_UTMI_8_BIT);
557 break;
558 case USBPHY_INTERFACE_MODE_UTMIW:
559 reg &= ~(DWC3_GUSB2PHYCFG_PHYIF_MASK |
560 DWC3_GUSB2PHYCFG_USBTRDTIM_MASK);
561 reg |= DWC3_GUSB2PHYCFG_PHYIF(UTMI_PHYIF_16_BIT) |
562 DWC3_GUSB2PHYCFG_USBTRDTIM(USBTRDTIM_UTMI_16_BIT);
563 break;
564 default:
565 break;
566 }
567
Huang Rui2164a472014-10-28 19:54:35 +0800568 /*
569 * Above 1.94a, it is recommended to set DWC3_GUSB2PHYCFG_SUSPHY to
570 * '0' during coreConsultant configuration. So default value will
571 * be '0' when the core is reset. Application needs to set it to
572 * '1' after the core initialization is completed.
573 */
574 if (dwc->revision > DWC3_REVISION_194A)
575 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
576
Felipe Balbicd72f892014-11-06 11:31:00 -0600577 if (dwc->dis_u2_susphy_quirk)
Huang Rui0effe0a2014-10-31 11:11:14 +0800578 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
579
John Younec791d12015-10-02 20:30:57 -0700580 if (dwc->dis_enblslpm_quirk)
581 reg &= ~DWC3_GUSB2PHYCFG_ENBLSLPM;
582
William Wu16199f32016-08-16 22:44:37 +0800583 if (dwc->dis_u2_freeclk_exists_quirk)
584 reg &= ~DWC3_GUSB2PHYCFG_U2_FREECLK_EXISTS;
585
Huang Rui2164a472014-10-28 19:54:35 +0800586 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300587
588 return 0;
Huang Ruib5a65c42014-10-28 19:54:28 +0800589}
590
Felipe Balbic499ff72016-05-16 10:49:01 +0300591static void dwc3_core_exit(struct dwc3 *dwc)
592{
593 dwc3_event_buffers_cleanup(dwc);
594
595 usb_phy_shutdown(dwc->usb2_phy);
596 usb_phy_shutdown(dwc->usb3_phy);
597 phy_exit(dwc->usb2_generic_phy);
598 phy_exit(dwc->usb3_generic_phy);
599
600 usb_phy_set_suspend(dwc->usb2_phy, 1);
601 usb_phy_set_suspend(dwc->usb3_phy, 1);
602 phy_power_off(dwc->usb2_generic_phy);
603 phy_power_off(dwc->usb3_generic_phy);
604}
605
Huang Ruib5a65c42014-10-28 19:54:28 +0800606/**
Felipe Balbi72246da2011-08-19 18:10:58 +0300607 * dwc3_core_init - Low-level initialization of DWC3 Core
608 * @dwc: Pointer to our controller context structure
609 *
610 * Returns 0 on success otherwise negative errno.
611 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -0500612static int dwc3_core_init(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300613{
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600614 u32 hwparams4 = dwc->hwparams.hwparams4;
Felipe Balbi72246da2011-08-19 18:10:58 +0300615 u32 reg;
616 int ret;
617
Sebastian Andrzej Siewior7650bd72011-08-29 13:56:36 +0200618 reg = dwc3_readl(dwc->regs, DWC3_GSNPSID);
619 /* This should read as U3 followed by revision number */
John Youn690fb372015-09-04 19:15:10 -0700620 if ((reg & DWC3_GSNPSID_MASK) == 0x55330000) {
621 /* Detected DWC_usb3 IP */
622 dwc->revision = reg;
623 } else if ((reg & DWC3_GSNPSID_MASK) == 0x33310000) {
624 /* Detected DWC_usb31 IP */
625 dwc->revision = dwc3_readl(dwc->regs, DWC3_VER_NUMBER);
626 dwc->revision |= DWC3_REVISION_IS_DWC31;
627 } else {
Sebastian Andrzej Siewior7650bd72011-08-29 13:56:36 +0200628 dev_err(dwc->dev, "this is not a DesignWare USB3 DRD Core\n");
629 ret = -ENODEV;
630 goto err0;
631 }
Sebastian Andrzej Siewior7650bd72011-08-29 13:56:36 +0200632
Felipe Balbifa0ea132014-09-19 15:51:11 -0500633 /*
634 * Write Linux Version Code to our GUID register so it's easy to figure
635 * out which kernel version a bug was found.
636 */
637 dwc3_writel(dwc->regs, DWC3_GUID, LINUX_VERSION_CODE);
638
Paul Zimmerman0e1e5c42014-05-23 11:39:24 -0700639 /* Handle USB2.0-only core configuration */
640 if (DWC3_GHWPARAMS3_SSPHY_IFC(dwc->hwparams.hwparams3) ==
641 DWC3_GHWPARAMS3_SSPHY_IFC_DIS) {
642 if (dwc->maximum_speed == USB_SPEED_SUPER)
643 dwc->maximum_speed = USB_SPEED_HIGH;
644 }
645
Felipe Balbi72246da2011-08-19 18:10:58 +0300646 /* issue device SoftReset too */
Heikki Krogerusc5cc74e2015-05-13 15:26:47 +0300647 ret = dwc3_soft_reset(dwc);
648 if (ret)
649 goto err0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300650
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530651 ret = dwc3_core_soft_reset(dwc);
652 if (ret)
653 goto err0;
Pratyush Anand58a0f232012-06-21 17:44:29 +0530654
Felipe Balbic499ff72016-05-16 10:49:01 +0300655 ret = dwc3_phy_setup(dwc);
656 if (ret)
657 goto err0;
658
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100659 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
Paul Zimmerman3e87c422012-02-24 17:32:13 -0800660 reg &= ~DWC3_GCTL_SCALEDOWN_MASK;
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100661
Sebastian Andrzej Siewior164d7732011-11-24 11:22:05 +0100662 switch (DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1)) {
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100663 case DWC3_GHWPARAMS1_EN_PWROPT_CLK:
Felipe Balbi32a4a132014-02-25 14:00:13 -0600664 /**
665 * WORKAROUND: DWC3 revisions between 2.10a and 2.50a have an
666 * issue which would cause xHCI compliance tests to fail.
667 *
668 * Because of that we cannot enable clock gating on such
669 * configurations.
670 *
671 * Refers to:
672 *
673 * STAR#9000588375: Clock Gating, SOF Issues when ref_clk-Based
674 * SOF/ITP Mode Used
675 */
676 if ((dwc->dr_mode == USB_DR_MODE_HOST ||
677 dwc->dr_mode == USB_DR_MODE_OTG) &&
678 (dwc->revision >= DWC3_REVISION_210A &&
679 dwc->revision <= DWC3_REVISION_250A))
680 reg |= DWC3_GCTL_DSBLCLKGTNG | DWC3_GCTL_SOFITPSYNC;
681 else
682 reg &= ~DWC3_GCTL_DSBLCLKGTNG;
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100683 break;
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600684 case DWC3_GHWPARAMS1_EN_PWROPT_HIB:
685 /* enable hibernation here */
686 dwc->nr_scratch = DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(hwparams4);
Huang Rui2eac3992014-10-28 19:54:22 +0800687
688 /*
689 * REVISIT Enabling this bit so that host-mode hibernation
690 * will work. Device-mode hibernation is not yet implemented.
691 */
692 reg |= DWC3_GCTL_GBLHIBERNATIONEN;
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600693 break;
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100694 default:
Felipe Balbi1407bf12015-11-16 16:06:37 -0600695 dwc3_trace(trace_dwc3_core, "No power optimization available\n");
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100696 }
697
Huang Rui946bd572014-10-28 19:54:23 +0800698 /* check if current dwc3 is on simulation board */
699 if (dwc->hwparams.hwparams6 & DWC3_GHWPARAMS6_EN_FPGA) {
Felipe Balbi1407bf12015-11-16 16:06:37 -0600700 dwc3_trace(trace_dwc3_core,
701 "running on FPGA platform\n");
Huang Rui946bd572014-10-28 19:54:23 +0800702 dwc->is_fpga = true;
703 }
704
Huang Rui3b812212014-10-28 19:54:25 +0800705 WARN_ONCE(dwc->disable_scramble_quirk && !dwc->is_fpga,
706 "disable_scramble cannot be used on non-FPGA builds\n");
707
708 if (dwc->disable_scramble_quirk && dwc->is_fpga)
709 reg |= DWC3_GCTL_DISSCRAMBLE;
710 else
711 reg &= ~DWC3_GCTL_DISSCRAMBLE;
712
Huang Rui9a5b2f32014-10-28 19:54:27 +0800713 if (dwc->u2exit_lfps_quirk)
714 reg |= DWC3_GCTL_U2EXIT_LFPS;
715
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100716 /*
717 * WORKAROUND: DWC3 revisions <1.90a have a bug
Paul Zimmerman1d046792012-02-15 18:56:56 -0800718 * where the device can fail to connect at SuperSpeed
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100719 * and falls back to high-speed mode which causes
Paul Zimmerman1d046792012-02-15 18:56:56 -0800720 * the device to enter a Connect/Disconnect loop
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100721 */
722 if (dwc->revision < DWC3_REVISION_190A)
723 reg |= DWC3_GCTL_U2RSTECN;
724
725 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
726
Felipe Balbic499ff72016-05-16 10:49:01 +0300727 dwc3_core_num_eps(dwc);
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600728
729 ret = dwc3_setup_scratch_buffers(dwc);
730 if (ret)
Felipe Balbic499ff72016-05-16 10:49:01 +0300731 goto err1;
732
733 /* Adjust Frame Length */
734 dwc3_frame_length_adjustment(dwc);
735
736 usb_phy_set_suspend(dwc->usb2_phy, 0);
737 usb_phy_set_suspend(dwc->usb3_phy, 0);
738 ret = phy_power_on(dwc->usb2_generic_phy);
739 if (ret < 0)
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600740 goto err2;
741
Felipe Balbic499ff72016-05-16 10:49:01 +0300742 ret = phy_power_on(dwc->usb3_generic_phy);
743 if (ret < 0)
744 goto err3;
745
746 ret = dwc3_event_buffers_setup(dwc);
747 if (ret) {
748 dev_err(dwc->dev, "failed to setup event buffers\n");
749 goto err4;
750 }
751
Baolin Wang00af6232016-07-15 17:13:27 +0800752 switch (dwc->dr_mode) {
753 case USB_DR_MODE_PERIPHERAL:
754 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_DEVICE);
755 break;
756 case USB_DR_MODE_HOST:
757 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_HOST);
758 break;
759 case USB_DR_MODE_OTG:
760 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_OTG);
761 break;
762 default:
763 dev_warn(dwc->dev, "Unsupported mode %d\n", dwc->dr_mode);
764 break;
765 }
766
John Youn06281d42016-08-22 15:39:13 -0700767 /*
768 * ENDXFER polling is available on version 3.10a and later of
769 * the DWC_usb3 controller. It is NOT available in the
770 * DWC_usb31 controller.
771 */
772 if (!dwc3_is_usb31(dwc) && dwc->revision >= DWC3_REVISION_310A) {
773 reg = dwc3_readl(dwc->regs, DWC3_GUCTL2);
774 reg |= DWC3_GUCTL2_RST_ACTBITLATER;
775 dwc3_writel(dwc->regs, DWC3_GUCTL2, reg);
776 }
777
Felipe Balbi72246da2011-08-19 18:10:58 +0300778 return 0;
779
Felipe Balbic499ff72016-05-16 10:49:01 +0300780err4:
Vivek Gautam9b9d7cd2016-10-21 16:21:07 +0530781 phy_power_off(dwc->usb3_generic_phy);
Felipe Balbic499ff72016-05-16 10:49:01 +0300782
783err3:
Vivek Gautam9b9d7cd2016-10-21 16:21:07 +0530784 phy_power_off(dwc->usb2_generic_phy);
Felipe Balbic499ff72016-05-16 10:49:01 +0300785
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600786err2:
Felipe Balbic499ff72016-05-16 10:49:01 +0300787 usb_phy_set_suspend(dwc->usb2_phy, 1);
788 usb_phy_set_suspend(dwc->usb3_phy, 1);
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600789
790err1:
791 usb_phy_shutdown(dwc->usb2_phy);
792 usb_phy_shutdown(dwc->usb3_phy);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530793 phy_exit(dwc->usb2_generic_phy);
794 phy_exit(dwc->usb3_generic_phy);
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600795
Felipe Balbi72246da2011-08-19 18:10:58 +0300796err0:
797 return ret;
798}
799
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500800static int dwc3_core_get_phy(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300801{
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500802 struct device *dev = dwc->dev;
Felipe Balbi941ea362013-07-31 09:21:25 +0300803 struct device_node *node = dev->of_node;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500804 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300805
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +0530806 if (node) {
807 dwc->usb2_phy = devm_usb_get_phy_by_phandle(dev, "usb-phy", 0);
808 dwc->usb3_phy = devm_usb_get_phy_by_phandle(dev, "usb-phy", 1);
Felipe Balbibb674902013-08-14 13:21:23 -0500809 } else {
810 dwc->usb2_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB2);
811 dwc->usb3_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB3);
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +0530812 }
813
Felipe Balbid105e7f2013-03-15 10:52:08 +0200814 if (IS_ERR(dwc->usb2_phy)) {
815 ret = PTR_ERR(dwc->usb2_phy);
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530816 if (ret == -ENXIO || ret == -ENODEV) {
817 dwc->usb2_phy = NULL;
818 } else if (ret == -EPROBE_DEFER) {
Felipe Balbid105e7f2013-03-15 10:52:08 +0200819 return ret;
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530820 } else {
821 dev_err(dev, "no usb2 phy configured\n");
822 return ret;
823 }
Felipe Balbi51e1e7b2012-07-19 14:09:48 +0300824 }
825
Felipe Balbid105e7f2013-03-15 10:52:08 +0200826 if (IS_ERR(dwc->usb3_phy)) {
Ruchika Kharwar315955d72013-07-04 00:59:34 -0500827 ret = PTR_ERR(dwc->usb3_phy);
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530828 if (ret == -ENXIO || ret == -ENODEV) {
829 dwc->usb3_phy = NULL;
830 } else if (ret == -EPROBE_DEFER) {
Felipe Balbid105e7f2013-03-15 10:52:08 +0200831 return ret;
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530832 } else {
833 dev_err(dev, "no usb3 phy configured\n");
834 return ret;
835 }
Felipe Balbi51e1e7b2012-07-19 14:09:48 +0300836 }
837
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530838 dwc->usb2_generic_phy = devm_phy_get(dev, "usb2-phy");
839 if (IS_ERR(dwc->usb2_generic_phy)) {
840 ret = PTR_ERR(dwc->usb2_generic_phy);
841 if (ret == -ENOSYS || ret == -ENODEV) {
842 dwc->usb2_generic_phy = NULL;
843 } else if (ret == -EPROBE_DEFER) {
844 return ret;
845 } else {
846 dev_err(dev, "no usb2 phy configured\n");
847 return ret;
848 }
849 }
850
851 dwc->usb3_generic_phy = devm_phy_get(dev, "usb3-phy");
852 if (IS_ERR(dwc->usb3_generic_phy)) {
853 ret = PTR_ERR(dwc->usb3_generic_phy);
854 if (ret == -ENOSYS || ret == -ENODEV) {
855 dwc->usb3_generic_phy = NULL;
856 } else if (ret == -EPROBE_DEFER) {
857 return ret;
858 } else {
859 dev_err(dev, "no usb3 phy configured\n");
860 return ret;
861 }
862 }
863
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500864 return 0;
865}
866
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500867static int dwc3_core_init_mode(struct dwc3 *dwc)
868{
869 struct device *dev = dwc->dev;
870 int ret;
871
872 switch (dwc->dr_mode) {
873 case USB_DR_MODE_PERIPHERAL:
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500874 ret = dwc3_gadget_init(dwc);
875 if (ret) {
Roger Quadros9522def2016-06-10 14:48:38 +0300876 if (ret != -EPROBE_DEFER)
877 dev_err(dev, "failed to initialize gadget\n");
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500878 return ret;
879 }
880 break;
881 case USB_DR_MODE_HOST:
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500882 ret = dwc3_host_init(dwc);
883 if (ret) {
Roger Quadros9522def2016-06-10 14:48:38 +0300884 if (ret != -EPROBE_DEFER)
885 dev_err(dev, "failed to initialize host\n");
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500886 return ret;
887 }
888 break;
889 case USB_DR_MODE_OTG:
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500890 ret = dwc3_host_init(dwc);
891 if (ret) {
Roger Quadros9522def2016-06-10 14:48:38 +0300892 if (ret != -EPROBE_DEFER)
893 dev_err(dev, "failed to initialize host\n");
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500894 return ret;
895 }
896
897 ret = dwc3_gadget_init(dwc);
898 if (ret) {
Roger Quadros9522def2016-06-10 14:48:38 +0300899 if (ret != -EPROBE_DEFER)
900 dev_err(dev, "failed to initialize gadget\n");
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500901 return ret;
902 }
903 break;
904 default:
905 dev_err(dev, "Unsupported mode of operation %d\n", dwc->dr_mode);
906 return -EINVAL;
907 }
908
909 return 0;
910}
911
912static void dwc3_core_exit_mode(struct dwc3 *dwc)
913{
914 switch (dwc->dr_mode) {
915 case USB_DR_MODE_PERIPHERAL:
916 dwc3_gadget_exit(dwc);
917 break;
918 case USB_DR_MODE_HOST:
919 dwc3_host_exit(dwc);
920 break;
921 case USB_DR_MODE_OTG:
922 dwc3_host_exit(dwc);
923 dwc3_gadget_exit(dwc);
924 break;
925 default:
926 /* do nothing */
927 break;
928 }
929}
930
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500931#define DWC3_ALIGN_MASK (16 - 1)
932
933static int dwc3_probe(struct platform_device *pdev)
934{
935 struct device *dev = &pdev->dev;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500936 struct resource *res;
937 struct dwc3 *dwc;
Huang Rui80caf7d2014-10-28 19:54:26 +0800938 u8 lpm_nyet_threshold;
Huang Rui6b6a0c92014-10-31 11:11:12 +0800939 u8 tx_de_emphasis;
Huang Rui460d0982014-10-31 11:11:18 +0800940 u8 hird_threshold;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500941
Andy Shevchenkob09e99e2014-05-15 15:53:32 +0300942 int ret;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500943
944 void __iomem *regs;
945 void *mem;
946
947 mem = devm_kzalloc(dev, sizeof(*dwc) + DWC3_ALIGN_MASK, GFP_KERNEL);
Jingoo Han734d5a52014-07-17 12:45:11 +0900948 if (!mem)
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500949 return -ENOMEM;
Jingoo Han734d5a52014-07-17 12:45:11 +0900950
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500951 dwc = PTR_ALIGN(mem, DWC3_ALIGN_MASK + 1);
952 dwc->mem = mem;
953 dwc->dev = dev;
954
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500955 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
956 if (!res) {
957 dev_err(dev, "missing memory resource\n");
958 return -ENODEV;
959 }
960
Vivek Gautamf32a5e22014-06-04 14:34:52 +0530961 dwc->xhci_resources[0].start = res->start;
962 dwc->xhci_resources[0].end = dwc->xhci_resources[0].start +
963 DWC3_XHCI_REGS_END;
964 dwc->xhci_resources[0].flags = res->flags;
965 dwc->xhci_resources[0].name = res->name;
966
967 res->start += DWC3_GLOBALS_REGS_START;
968
969 /*
970 * Request memory region but exclude xHCI regs,
971 * since it will be requested by the xhci-plat driver.
972 */
973 regs = devm_ioremap_resource(dev, res);
Felipe Balbi3da1f6e2014-09-02 15:19:43 -0500974 if (IS_ERR(regs)) {
975 ret = PTR_ERR(regs);
976 goto err0;
977 }
Vivek Gautamf32a5e22014-06-04 14:34:52 +0530978
979 dwc->regs = regs;
980 dwc->regs_size = resource_size(res);
Vivek Gautamf32a5e22014-06-04 14:34:52 +0530981
Huang Rui80caf7d2014-10-28 19:54:26 +0800982 /* default to highest possible threshold */
983 lpm_nyet_threshold = 0xff;
984
Huang Rui6b6a0c92014-10-31 11:11:12 +0800985 /* default to -3.5dB de-emphasis */
986 tx_de_emphasis = 1;
987
Huang Rui460d0982014-10-31 11:11:18 +0800988 /*
989 * default to assert utmi_sleep_n and use maximum allowed HIRD
990 * threshold value of 0b1100
991 */
992 hird_threshold = 12;
993
Heikki Krogerus63863b92015-09-21 11:14:32 +0300994 dwc->maximum_speed = usb_get_maximum_speed(dev);
Heikki Krogerus06e71142015-09-21 11:14:34 +0300995 dwc->dr_mode = usb_get_dr_mode(dev);
William Wu32f2ed82016-08-16 22:44:38 +0800996 dwc->hsphy_mode = of_usb_get_phy_mode(dev->of_node);
Heikki Krogerus63863b92015-09-21 11:14:32 +0300997
Heikki Krogerus3d128912015-09-21 11:14:35 +0300998 dwc->has_lpm_erratum = device_property_read_bool(dev,
Huang Rui80caf7d2014-10-28 19:54:26 +0800999 "snps,has-lpm-erratum");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001000 device_property_read_u8(dev, "snps,lpm-nyet-threshold",
Huang Rui80caf7d2014-10-28 19:54:26 +08001001 &lpm_nyet_threshold);
Heikki Krogerus3d128912015-09-21 11:14:35 +03001002 dwc->is_utmi_l1_suspend = device_property_read_bool(dev,
Huang Rui460d0982014-10-31 11:11:18 +08001003 "snps,is-utmi-l1-suspend");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001004 device_property_read_u8(dev, "snps,hird-threshold",
Huang Rui460d0982014-10-31 11:11:18 +08001005 &hird_threshold);
Heikki Krogerus3d128912015-09-21 11:14:35 +03001006 dwc->usb3_lpm_capable = device_property_read_bool(dev,
Robert Baldygaeac68e82015-03-09 15:06:12 +01001007 "snps,usb3_lpm_capable");
Felipe Balbi3c9f94a2014-04-16 15:08:29 -05001008
Heikki Krogerus3d128912015-09-21 11:14:35 +03001009 dwc->disable_scramble_quirk = device_property_read_bool(dev,
Huang Rui3b812212014-10-28 19:54:25 +08001010 "snps,disable_scramble_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001011 dwc->u2exit_lfps_quirk = device_property_read_bool(dev,
Huang Rui9a5b2f32014-10-28 19:54:27 +08001012 "snps,u2exit_lfps_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001013 dwc->u2ss_inp3_quirk = device_property_read_bool(dev,
Huang Ruib5a65c42014-10-28 19:54:28 +08001014 "snps,u2ss_inp3_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001015 dwc->req_p1p2p3_quirk = device_property_read_bool(dev,
Huang Ruidf31f5b2014-10-28 19:54:29 +08001016 "snps,req_p1p2p3_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001017 dwc->del_p1p2p3_quirk = device_property_read_bool(dev,
Huang Ruia2a1d0f2014-10-28 19:54:30 +08001018 "snps,del_p1p2p3_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001019 dwc->del_phy_power_chg_quirk = device_property_read_bool(dev,
Huang Rui41c06ff2014-10-28 19:54:31 +08001020 "snps,del_phy_power_chg_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001021 dwc->lfps_filter_quirk = device_property_read_bool(dev,
Huang Ruifb67afc2014-10-28 19:54:32 +08001022 "snps,lfps_filter_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001023 dwc->rx_detect_poll_quirk = device_property_read_bool(dev,
Huang Rui14f4ac52014-10-28 19:54:33 +08001024 "snps,rx_detect_poll_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001025 dwc->dis_u3_susphy_quirk = device_property_read_bool(dev,
Huang Rui59acfa22014-10-31 11:11:13 +08001026 "snps,dis_u3_susphy_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001027 dwc->dis_u2_susphy_quirk = device_property_read_bool(dev,
Huang Rui0effe0a2014-10-31 11:11:14 +08001028 "snps,dis_u2_susphy_quirk");
John Younec791d12015-10-02 20:30:57 -07001029 dwc->dis_enblslpm_quirk = device_property_read_bool(dev,
1030 "snps,dis_enblslpm_quirk");
Rajesh Bhagate58dd352016-03-14 14:40:50 +05301031 dwc->dis_rxdet_inp3_quirk = device_property_read_bool(dev,
1032 "snps,dis_rxdet_inp3_quirk");
William Wu16199f32016-08-16 22:44:37 +08001033 dwc->dis_u2_freeclk_exists_quirk = device_property_read_bool(dev,
1034 "snps,dis-u2-freeclk-exists-quirk");
William Wu00fe0812016-08-16 22:44:39 +08001035 dwc->dis_del_phy_power_chg_quirk = device_property_read_bool(dev,
1036 "snps,dis-del-phy-power-chg-quirk");
Huang Rui6b6a0c92014-10-31 11:11:12 +08001037
Heikki Krogerus3d128912015-09-21 11:14:35 +03001038 dwc->tx_de_emphasis_quirk = device_property_read_bool(dev,
Huang Rui6b6a0c92014-10-31 11:11:12 +08001039 "snps,tx_de_emphasis_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001040 device_property_read_u8(dev, "snps,tx_de_emphasis",
Huang Rui6b6a0c92014-10-31 11:11:12 +08001041 &tx_de_emphasis);
Heikki Krogerus3d128912015-09-21 11:14:35 +03001042 device_property_read_string(dev, "snps,hsphy_interface",
1043 &dwc->hsphy_interface);
1044 device_property_read_u32(dev, "snps,quirk-frame-length-adjustment",
Felipe Balbibcdb3272016-05-16 10:42:23 +03001045 &dwc->fladj);
Heikki Krogerus3d128912015-09-21 11:14:35 +03001046
Huang Rui80caf7d2014-10-28 19:54:26 +08001047 dwc->lpm_nyet_threshold = lpm_nyet_threshold;
Huang Rui6b6a0c92014-10-31 11:11:12 +08001048 dwc->tx_de_emphasis = tx_de_emphasis;
Huang Rui80caf7d2014-10-28 19:54:26 +08001049
Huang Rui460d0982014-10-31 11:11:18 +08001050 dwc->hird_threshold = hird_threshold
1051 | (dwc->is_utmi_l1_suspend << 4);
1052
Heikki Krogerus6c89cce02015-05-13 15:26:45 +03001053 platform_set_drvdata(pdev, dwc);
Heikki Krogerus2917e712015-05-13 15:26:46 +03001054 dwc3_cache_hwparams(dwc);
Heikki Krogerus6c89cce02015-05-13 15:26:45 +03001055
Felipe Balbi3c9f94a2014-04-16 15:08:29 -05001056 ret = dwc3_core_get_phy(dwc);
1057 if (ret)
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001058 goto err0;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -05001059
Felipe Balbi72246da2011-08-19 18:10:58 +03001060 spin_lock_init(&dwc->lock);
Felipe Balbi72246da2011-08-19 18:10:58 +03001061
Heikki Krogerus19bacdc2014-09-24 11:00:38 +03001062 if (!dev->dma_mask) {
1063 dev->dma_mask = dev->parent->dma_mask;
1064 dev->dma_parms = dev->parent->dma_parms;
1065 dma_set_coherent_mask(dev, dev->parent->coherent_dma_mask);
1066 }
Kishon Vijay Abraham Iddff14f2013-03-07 18:51:43 +05301067
Felipe Balbifc8bb912016-05-16 13:14:48 +03001068 pm_runtime_set_active(dev);
1069 pm_runtime_use_autosuspend(dev);
1070 pm_runtime_set_autosuspend_delay(dev, DWC3_DEFAULT_AUTOSUSPEND_DELAY);
Chanho Park802ca852012-02-15 18:27:55 +09001071 pm_runtime_enable(dev);
Roger Quadros32808232016-06-10 14:38:02 +03001072 ret = pm_runtime_get_sync(dev);
1073 if (ret < 0)
1074 goto err1;
1075
Chanho Park802ca852012-02-15 18:27:55 +09001076 pm_runtime_forbid(dev);
Felipe Balbi72246da2011-08-19 18:10:58 +03001077
Felipe Balbi39214262012-10-11 13:54:36 +03001078 ret = dwc3_alloc_event_buffers(dwc, DWC3_EVENT_BUFFERS_SIZE);
1079 if (ret) {
1080 dev_err(dwc->dev, "failed to allocate event buffers\n");
1081 ret = -ENOMEM;
Roger Quadros32808232016-06-10 14:38:02 +03001082 goto err2;
Felipe Balbi39214262012-10-11 13:54:36 +03001083 }
1084
Thinh Nguyen9d6173e2016-09-06 19:22:03 -07001085 ret = dwc3_get_dr_mode(dwc);
1086 if (ret)
1087 goto err3;
Felipe Balbi32a4a132014-02-25 14:00:13 -06001088
Felipe Balbic499ff72016-05-16 10:49:01 +03001089 ret = dwc3_alloc_scratch_buffers(dwc);
1090 if (ret)
Roger Quadros32808232016-06-10 14:38:02 +03001091 goto err3;
Felipe Balbic499ff72016-05-16 10:49:01 +03001092
Felipe Balbi72246da2011-08-19 18:10:58 +03001093 ret = dwc3_core_init(dwc);
1094 if (ret) {
Chanho Park802ca852012-02-15 18:27:55 +09001095 dev_err(dev, "failed to initialize core\n");
Roger Quadros32808232016-06-10 14:38:02 +03001096 goto err4;
Felipe Balbi72246da2011-08-19 18:10:58 +03001097 }
1098
John Youn77966eb2016-02-19 17:31:01 -08001099 /* Check the maximum_speed parameter */
1100 switch (dwc->maximum_speed) {
1101 case USB_SPEED_LOW:
1102 case USB_SPEED_FULL:
1103 case USB_SPEED_HIGH:
1104 case USB_SPEED_SUPER:
1105 case USB_SPEED_SUPER_PLUS:
1106 break;
1107 default:
1108 dev_err(dev, "invalid maximum_speed parameter %d\n",
1109 dwc->maximum_speed);
1110 /* fall through */
1111 case USB_SPEED_UNKNOWN:
1112 /* default to superspeed */
John Youn2c7f1bd2016-02-05 17:08:59 -08001113 dwc->maximum_speed = USB_SPEED_SUPER;
1114
1115 /*
1116 * default to superspeed plus if we are capable.
1117 */
1118 if (dwc3_is_usb31(dwc) &&
1119 (DWC3_GHWPARAMS3_SSPHY_IFC(dwc->hwparams.hwparams3) ==
1120 DWC3_GHWPARAMS3_SSPHY_IFC_GEN2))
1121 dwc->maximum_speed = USB_SPEED_SUPER_PLUS;
John Youn77966eb2016-02-19 17:31:01 -08001122
1123 break;
John Youn2c7f1bd2016-02-05 17:08:59 -08001124 }
1125
Felipe Balbi5f94adf2014-04-16 15:13:45 -05001126 ret = dwc3_core_init_mode(dwc);
1127 if (ret)
Roger Quadros32808232016-06-10 14:38:02 +03001128 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03001129
Du, Changbin4e9f3112016-04-12 19:10:18 +08001130 dwc3_debugfs_init(dwc);
Felipe Balbifc8bb912016-05-16 13:14:48 +03001131 pm_runtime_put(dev);
Felipe Balbi72246da2011-08-19 18:10:58 +03001132
1133 return 0;
1134
Roger Quadros32808232016-06-10 14:38:02 +03001135err5:
Felipe Balbif122d332013-02-08 15:15:11 +02001136 dwc3_event_buffers_cleanup(dwc);
1137
Roger Quadros32808232016-06-10 14:38:02 +03001138err4:
Felipe Balbic499ff72016-05-16 10:49:01 +03001139 dwc3_free_scratch_buffers(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001140
Roger Quadros32808232016-06-10 14:38:02 +03001141err3:
Felipe Balbi39214262012-10-11 13:54:36 +03001142 dwc3_free_event_buffers(dwc);
Heikki Krogerus88bc9d12015-05-13 15:26:51 +03001143 dwc3_ulpi_exit(dwc);
Felipe Balbi39214262012-10-11 13:54:36 +03001144
Roger Quadros32808232016-06-10 14:38:02 +03001145err2:
1146 pm_runtime_allow(&pdev->dev);
1147
1148err1:
1149 pm_runtime_put_sync(&pdev->dev);
1150 pm_runtime_disable(&pdev->dev);
1151
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001152err0:
1153 /*
1154 * restore res->start back to its original value so that, in case the
1155 * probe is deferred, we don't end up getting error in request the
1156 * memory region the next time probe is called.
1157 */
1158 res->start -= DWC3_GLOBALS_REGS_START;
1159
Felipe Balbi72246da2011-08-19 18:10:58 +03001160 return ret;
1161}
1162
Bill Pembertonfb4e98a2012-11-19 13:26:20 -05001163static int dwc3_remove(struct platform_device *pdev)
Felipe Balbi72246da2011-08-19 18:10:58 +03001164{
Felipe Balbi72246da2011-08-19 18:10:58 +03001165 struct dwc3 *dwc = platform_get_drvdata(pdev);
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001166 struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1167
Felipe Balbifc8bb912016-05-16 13:14:48 +03001168 pm_runtime_get_sync(&pdev->dev);
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001169 /*
1170 * restore res->start back to its original value so that, in case the
1171 * probe is deferred, we don't end up getting error in request the
1172 * memory region the next time probe is called.
1173 */
1174 res->start -= DWC3_GLOBALS_REGS_START;
Felipe Balbi72246da2011-08-19 18:10:58 +03001175
Felipe Balbidc99f162014-09-03 16:13:37 -05001176 dwc3_debugfs_exit(dwc);
1177 dwc3_core_exit_mode(dwc);
Kishon Vijay Abraham I8ba007a2013-01-25 08:30:54 +05301178
Felipe Balbi72246da2011-08-19 18:10:58 +03001179 dwc3_core_exit(dwc);
Heikki Krogerus88bc9d12015-05-13 15:26:51 +03001180 dwc3_ulpi_exit(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001181
Felipe Balbifc8bb912016-05-16 13:14:48 +03001182 pm_runtime_put_sync(&pdev->dev);
1183 pm_runtime_allow(&pdev->dev);
1184 pm_runtime_disable(&pdev->dev);
1185
Felipe Balbic499ff72016-05-16 10:49:01 +03001186 dwc3_free_event_buffers(dwc);
1187 dwc3_free_scratch_buffers(dwc);
1188
Felipe Balbi72246da2011-08-19 18:10:58 +03001189 return 0;
1190}
1191
Felipe Balbifc8bb912016-05-16 13:14:48 +03001192#ifdef CONFIG_PM
1193static int dwc3_suspend_common(struct dwc3 *dwc)
Felipe Balbi7415f172012-04-30 14:56:33 +03001194{
Felipe Balbifc8bb912016-05-16 13:14:48 +03001195 unsigned long flags;
Felipe Balbi7415f172012-04-30 14:56:33 +03001196
Ruchika Kharwara45c82b82013-07-06 07:52:49 -05001197 switch (dwc->dr_mode) {
1198 case USB_DR_MODE_PERIPHERAL:
1199 case USB_DR_MODE_OTG:
Felipe Balbifc8bb912016-05-16 13:14:48 +03001200 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7415f172012-04-30 14:56:33 +03001201 dwc3_gadget_suspend(dwc);
Felipe Balbifc8bb912016-05-16 13:14:48 +03001202 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbi51f5d492016-05-16 10:52:58 +03001203 break;
Ruchika Kharwara45c82b82013-07-06 07:52:49 -05001204 case USB_DR_MODE_HOST:
Felipe Balbi7415f172012-04-30 14:56:33 +03001205 default:
Felipe Balbi51f5d492016-05-16 10:52:58 +03001206 /* do nothing */
Felipe Balbi7415f172012-04-30 14:56:33 +03001207 break;
1208 }
1209
Felipe Balbi51f5d492016-05-16 10:52:58 +03001210 dwc3_core_exit(dwc);
Felipe Balbi5c4ad3182016-04-11 17:12:34 +03001211
Felipe Balbifc8bb912016-05-16 13:14:48 +03001212 return 0;
1213}
1214
1215static int dwc3_resume_common(struct dwc3 *dwc)
1216{
1217 unsigned long flags;
1218 int ret;
1219
1220 ret = dwc3_core_init(dwc);
1221 if (ret)
1222 return ret;
1223
1224 switch (dwc->dr_mode) {
1225 case USB_DR_MODE_PERIPHERAL:
1226 case USB_DR_MODE_OTG:
1227 spin_lock_irqsave(&dwc->lock, flags);
1228 dwc3_gadget_resume(dwc);
1229 spin_unlock_irqrestore(&dwc->lock, flags);
1230 /* FALLTHROUGH */
1231 case USB_DR_MODE_HOST:
1232 default:
1233 /* do nothing */
1234 break;
1235 }
1236
1237 return 0;
1238}
1239
1240static int dwc3_runtime_checks(struct dwc3 *dwc)
1241{
1242 switch (dwc->dr_mode) {
1243 case USB_DR_MODE_PERIPHERAL:
1244 case USB_DR_MODE_OTG:
1245 if (dwc->connected)
1246 return -EBUSY;
1247 break;
1248 case USB_DR_MODE_HOST:
1249 default:
1250 /* do nothing */
1251 break;
1252 }
1253
1254 return 0;
1255}
1256
1257static int dwc3_runtime_suspend(struct device *dev)
1258{
1259 struct dwc3 *dwc = dev_get_drvdata(dev);
1260 int ret;
1261
1262 if (dwc3_runtime_checks(dwc))
1263 return -EBUSY;
1264
1265 ret = dwc3_suspend_common(dwc);
1266 if (ret)
1267 return ret;
1268
1269 device_init_wakeup(dev, true);
1270
1271 return 0;
1272}
1273
1274static int dwc3_runtime_resume(struct device *dev)
1275{
1276 struct dwc3 *dwc = dev_get_drvdata(dev);
1277 int ret;
1278
1279 device_init_wakeup(dev, false);
1280
1281 ret = dwc3_resume_common(dwc);
1282 if (ret)
1283 return ret;
1284
1285 switch (dwc->dr_mode) {
1286 case USB_DR_MODE_PERIPHERAL:
1287 case USB_DR_MODE_OTG:
1288 dwc3_gadget_process_pending_events(dwc);
1289 break;
1290 case USB_DR_MODE_HOST:
1291 default:
1292 /* do nothing */
1293 break;
1294 }
1295
1296 pm_runtime_mark_last_busy(dev);
Felipe Balbib74c2d82016-07-28 13:07:07 +03001297 pm_runtime_put(dev);
Felipe Balbifc8bb912016-05-16 13:14:48 +03001298
1299 return 0;
1300}
1301
1302static int dwc3_runtime_idle(struct device *dev)
1303{
1304 struct dwc3 *dwc = dev_get_drvdata(dev);
1305
1306 switch (dwc->dr_mode) {
1307 case USB_DR_MODE_PERIPHERAL:
1308 case USB_DR_MODE_OTG:
1309 if (dwc3_runtime_checks(dwc))
1310 return -EBUSY;
1311 break;
1312 case USB_DR_MODE_HOST:
1313 default:
1314 /* do nothing */
1315 break;
1316 }
1317
1318 pm_runtime_mark_last_busy(dev);
1319 pm_runtime_autosuspend(dev);
1320
1321 return 0;
1322}
1323#endif /* CONFIG_PM */
1324
1325#ifdef CONFIG_PM_SLEEP
1326static int dwc3_suspend(struct device *dev)
1327{
1328 struct dwc3 *dwc = dev_get_drvdata(dev);
1329 int ret;
1330
1331 ret = dwc3_suspend_common(dwc);
1332 if (ret)
1333 return ret;
1334
Sekhar Nori63444752015-08-31 21:09:08 +05301335 pinctrl_pm_select_sleep_state(dev);
1336
Felipe Balbi7415f172012-04-30 14:56:33 +03001337 return 0;
1338}
1339
1340static int dwc3_resume(struct device *dev)
1341{
1342 struct dwc3 *dwc = dev_get_drvdata(dev);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +05301343 int ret;
Felipe Balbi7415f172012-04-30 14:56:33 +03001344
Sekhar Nori63444752015-08-31 21:09:08 +05301345 pinctrl_pm_select_default_state(dev);
1346
Felipe Balbifc8bb912016-05-16 13:14:48 +03001347 ret = dwc3_resume_common(dwc);
Felipe Balbi51f5d492016-05-16 10:52:58 +03001348 if (ret)
Felipe Balbi5c4ad3182016-04-11 17:12:34 +03001349 return ret;
1350
Felipe Balbi7415f172012-04-30 14:56:33 +03001351 pm_runtime_disable(dev);
1352 pm_runtime_set_active(dev);
1353 pm_runtime_enable(dev);
1354
1355 return 0;
1356}
Felipe Balbi7f370ed2016-05-09 15:27:01 +03001357#endif /* CONFIG_PM_SLEEP */
Felipe Balbi7415f172012-04-30 14:56:33 +03001358
1359static const struct dev_pm_ops dwc3_dev_pm_ops = {
Felipe Balbi7415f172012-04-30 14:56:33 +03001360 SET_SYSTEM_SLEEP_PM_OPS(dwc3_suspend, dwc3_resume)
Felipe Balbifc8bb912016-05-16 13:14:48 +03001361 SET_RUNTIME_PM_OPS(dwc3_runtime_suspend, dwc3_runtime_resume,
1362 dwc3_runtime_idle)
Felipe Balbi7415f172012-04-30 14:56:33 +03001363};
1364
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +05301365#ifdef CONFIG_OF
1366static const struct of_device_id of_dwc3_match[] = {
1367 {
Felipe Balbi22a5aa12013-07-02 21:20:24 +03001368 .compatible = "snps,dwc3"
1369 },
1370 {
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +05301371 .compatible = "synopsys,dwc3"
1372 },
1373 { },
1374};
1375MODULE_DEVICE_TABLE(of, of_dwc3_match);
1376#endif
1377
Heikki Krogerus404905a2014-09-25 10:57:02 +03001378#ifdef CONFIG_ACPI
1379
1380#define ACPI_ID_INTEL_BSW "808622B7"
1381
1382static const struct acpi_device_id dwc3_acpi_match[] = {
1383 { ACPI_ID_INTEL_BSW, 0 },
1384 { },
1385};
1386MODULE_DEVICE_TABLE(acpi, dwc3_acpi_match);
1387#endif
1388
Felipe Balbi72246da2011-08-19 18:10:58 +03001389static struct platform_driver dwc3_driver = {
1390 .probe = dwc3_probe,
Bill Pemberton76904172012-11-19 13:21:08 -05001391 .remove = dwc3_remove,
Felipe Balbi72246da2011-08-19 18:10:58 +03001392 .driver = {
1393 .name = "dwc3",
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +05301394 .of_match_table = of_match_ptr(of_dwc3_match),
Heikki Krogerus404905a2014-09-25 10:57:02 +03001395 .acpi_match_table = ACPI_PTR(dwc3_acpi_match),
Felipe Balbi7f370ed2016-05-09 15:27:01 +03001396 .pm = &dwc3_dev_pm_ops,
Felipe Balbi72246da2011-08-19 18:10:58 +03001397 },
Felipe Balbi72246da2011-08-19 18:10:58 +03001398};
1399
Tobias Klauserb1116dc2012-02-28 12:57:20 +01001400module_platform_driver(dwc3_driver);
1401
Sebastian Andrzej Siewior7ae4fc42011-10-19 19:39:50 +02001402MODULE_ALIAS("platform:dwc3");
Felipe Balbi72246da2011-08-19 18:10:58 +03001403MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
Felipe Balbi5945f782013-06-30 14:15:11 +03001404MODULE_LICENSE("GPL v2");
Felipe Balbi72246da2011-08-19 18:10:58 +03001405MODULE_DESCRIPTION("DesignWare USB3 DRD Controller Driver");