blob: 7f8b9bb04f70e5abab1116a2dc7c61c720bb28ac [file] [log] [blame]
Rob Clarkc8afe682013-06-26 12:44:06 -04001/*
Dhaval Patel14d46ce2017-01-17 16:28:12 -08002 * Copyright (c) 2016-2017, The Linux Foundation. All rights reserved.
Rob Clarkc8afe682013-06-26 12:44:06 -04003 * Copyright (C) 2013 Red Hat
4 * Author: Rob Clark <robdclark@gmail.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published by
8 * the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
15 * You should have received a copy of the GNU General Public License along with
16 * this program. If not, see <http://www.gnu.org/licenses/>.
17 */
18
19#ifndef __MSM_DRV_H__
20#define __MSM_DRV_H__
21
22#include <linux/kernel.h>
23#include <linux/clk.h>
24#include <linux/cpufreq.h>
25#include <linux/module.h>
Rob Clark060530f2014-03-03 14:19:12 -050026#include <linux/component.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040027#include <linux/platform_device.h>
28#include <linux/pm.h>
29#include <linux/pm_runtime.h>
30#include <linux/slab.h>
31#include <linux/list.h>
32#include <linux/iommu.h>
33#include <linux/types.h>
Archit Taneja3d6df062015-06-09 14:17:22 +053034#include <linux/of_graph.h>
Archit Tanejae9fbdaf2015-11-18 12:15:14 +053035#include <linux/of_device.h>
Dhaval Patel1ac91032016-09-26 19:25:39 -070036#include <linux/sde_io_util.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040037#include <asm/sizes.h>
Sandeep Pandaf48c46a2016-10-24 09:48:50 +053038#include <linux/kthread.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040039
Rob Clarkc8afe682013-06-26 12:44:06 -040040#include <drm/drmP.h>
Rob Clarkcf3a7e42014-11-08 13:21:06 -050041#include <drm/drm_atomic.h>
42#include <drm/drm_atomic_helper.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040043#include <drm/drm_crtc_helper.h>
Rob Clarkcf3a7e42014-11-08 13:21:06 -050044#include <drm/drm_plane_helper.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040045#include <drm/drm_fb_helper.h>
Rob Clark7198e6b2013-07-19 12:59:32 -040046#include <drm/msm_drm.h>
Daniel Vetterd9fc9412014-09-23 15:46:53 +020047#include <drm/drm_gem.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040048
Dhaval Patel3949f032016-06-20 16:24:33 -070049#include "sde_power_handle.h"
50
51#define GET_MAJOR_REV(rev) ((rev) >> 28)
52#define GET_MINOR_REV(rev) (((rev) >> 16) & 0xFFF)
53#define GET_STEP_REV(rev) ((rev) & 0xFFFF)
Lloyd Atkinson154b6aa2016-05-24 17:11:37 -040054
Rob Clarkc8afe682013-06-26 12:44:06 -040055struct msm_kms;
Rob Clark7198e6b2013-07-19 12:59:32 -040056struct msm_gpu;
Rob Clark871d8122013-11-16 12:56:06 -050057struct msm_mmu;
Archit Taneja990a4002016-05-07 23:11:25 +053058struct msm_mdss;
Rob Clarka7d3c952014-05-30 14:47:38 -040059struct msm_rd_state;
Rob Clark70c70f02014-05-30 14:49:43 -040060struct msm_perf_state;
Rob Clarka7d3c952014-05-30 14:47:38 -040061struct msm_gem_submit;
Rob Clarkca762a82016-03-15 17:22:13 -040062struct msm_fence_context;
Rob Clarkfde5de62016-03-15 15:35:08 -040063struct msm_fence_cb;
Rob Clarke22a2fb2017-02-13 10:14:11 -070064struct msm_gem_address_space;
65struct msm_gem_vma;
Rob Clarkc8afe682013-06-26 12:44:06 -040066
Alan Kwong112a84f2016-05-24 20:49:21 -040067#define NUM_DOMAINS 4 /* one for KMS, then one per gpu core (?) */
Narendra Muppalla1b0b3352015-09-29 10:16:51 -070068#define MAX_CRTCS 8
Jeykumar Sankaran2e655032017-02-04 14:05:45 -080069#define MAX_PLANES 20
Narendra Muppalla1b0b3352015-09-29 10:16:51 -070070#define MAX_ENCODERS 8
71#define MAX_BRIDGES 8
72#define MAX_CONNECTORS 8
Rob Clark7198e6b2013-07-19 12:59:32 -040073
74struct msm_file_private {
75 /* currently we don't do anything useful with this.. but when
76 * per-context address spaces are supported we'd keep track of
77 * the context's page-tables here.
78 */
79 int dummy;
80};
Rob Clarkc8afe682013-06-26 12:44:06 -040081
jilai wang12987782015-06-25 17:37:42 -040082enum msm_mdp_plane_property {
Clarence Ip5e2a9222016-06-26 22:38:24 -040083 /* blob properties, always put these first */
Clarence Ipb43d4592016-09-08 14:21:35 -040084 PLANE_PROP_SCALER_V1,
abeykun48f407a2016-08-25 12:06:44 -040085 PLANE_PROP_SCALER_V2,
Clarence Ip5fc00c52016-09-23 15:03:34 -040086 PLANE_PROP_CSC_V1,
Dhaval Patel4e574842016-08-23 15:11:37 -070087 PLANE_PROP_INFO,
abeykun48f407a2016-08-25 12:06:44 -040088 PLANE_PROP_SCALER_LUT_ED,
89 PLANE_PROP_SCALER_LUT_CIR,
90 PLANE_PROP_SCALER_LUT_SEP,
Benet Clarkd009b1d2016-06-27 14:45:59 -070091 PLANE_PROP_SKIN_COLOR,
92 PLANE_PROP_SKY_COLOR,
93 PLANE_PROP_FOLIAGE_COLOR,
Alan Kwong4dd64c82017-02-04 18:41:51 -080094 PLANE_PROP_ROT_CAPS_V1,
Clarence Ip5e2a9222016-06-26 22:38:24 -040095
96 /* # of blob properties */
97 PLANE_PROP_BLOBCOUNT,
98
Clarence Ipe78efb72016-06-24 18:35:21 -040099 /* range properties */
Clarence Ip5e2a9222016-06-26 22:38:24 -0400100 PLANE_PROP_ZPOS = PLANE_PROP_BLOBCOUNT,
jilai wang12987782015-06-25 17:37:42 -0400101 PLANE_PROP_ALPHA,
Clarence Ipcb410d42016-06-26 22:52:33 -0400102 PLANE_PROP_COLOR_FILL,
Clarence Ipdedbba92016-09-27 17:43:10 -0400103 PLANE_PROP_H_DECIMATE,
104 PLANE_PROP_V_DECIMATE,
Clarence Ipcae1bb62016-07-07 12:07:13 -0400105 PLANE_PROP_INPUT_FENCE,
Benet Clarkeb1b4462016-06-27 14:43:06 -0700106 PLANE_PROP_HUE_ADJUST,
107 PLANE_PROP_SATURATION_ADJUST,
108 PLANE_PROP_VALUE_ADJUST,
109 PLANE_PROP_CONTRAST_ADJUST,
Veera Sundaram Sankaran02dd6ac2016-12-22 15:08:29 -0800110 PLANE_PROP_EXCL_RECT_V1,
Alan Kwong4dd64c82017-02-04 18:41:51 -0800111 PLANE_PROP_ROT_DST_X,
112 PLANE_PROP_ROT_DST_Y,
113 PLANE_PROP_ROT_DST_W,
114 PLANE_PROP_ROT_DST_H,
Alan Kwong2349d742017-04-20 08:27:30 -0700115 PLANE_PROP_PREFILL_SIZE,
116 PLANE_PROP_PREFILL_TIME,
Clarence Ipe78efb72016-06-24 18:35:21 -0400117
Clarence Ip5e2a9222016-06-26 22:38:24 -0400118 /* enum/bitmask properties */
119 PLANE_PROP_ROTATION,
120 PLANE_PROP_BLEND_OP,
121 PLANE_PROP_SRC_CONFIG,
Abhijit Kulkarni50d69442017-04-11 19:50:47 -0700122 PLANE_PROP_FB_TRANSLATION_MODE,
Clarence Ipe78efb72016-06-24 18:35:21 -0400123
Clarence Ip5e2a9222016-06-26 22:38:24 -0400124 /* total # of properties */
125 PLANE_PROP_COUNT
jilai wang12987782015-06-25 17:37:42 -0400126};
127
Clarence Ip7a753bb2016-07-07 11:47:44 -0400128enum msm_mdp_crtc_property {
Dhaval Patele4a5dda2016-10-13 19:29:30 -0700129 CRTC_PROP_INFO,
130
Clarence Ip7a753bb2016-07-07 11:47:44 -0400131 /* # of blob properties */
132 CRTC_PROP_BLOBCOUNT,
133
134 /* range properties */
Clarence Ipcae1bb62016-07-07 12:07:13 -0400135 CRTC_PROP_INPUT_FENCE_TIMEOUT = CRTC_PROP_BLOBCOUNT,
Clarence Ip24f80662016-06-13 19:05:32 -0400136 CRTC_PROP_OUTPUT_FENCE,
Clarence Ip1d9728b2016-09-01 11:10:54 -0400137 CRTC_PROP_OUTPUT_FENCE_OFFSET,
Veera Sundaram Sankaran3171ff82017-01-04 14:34:47 -0800138 CRTC_PROP_DIM_LAYER_V1,
Alan Kwong9aa061c2016-11-06 21:17:12 -0500139 CRTC_PROP_CORE_CLK,
140 CRTC_PROP_CORE_AB,
141 CRTC_PROP_CORE_IB,
Alan Kwong0230a102017-05-16 11:36:44 -0700142 CRTC_PROP_LLCC_AB,
143 CRTC_PROP_LLCC_IB,
144 CRTC_PROP_DRAM_AB,
145 CRTC_PROP_DRAM_IB,
Alan Kwong4aacd532017-02-04 18:51:33 -0800146 CRTC_PROP_ROT_PREFILL_BW,
Alan Kwong8c176bf2017-02-09 19:34:32 -0800147 CRTC_PROP_ROT_CLK,
Lloyd Atkinson8ba47032017-03-22 17:13:32 -0400148 CRTC_PROP_ROI_V1,
Abhijit Kulkarni50d69442017-04-11 19:50:47 -0700149 CRTC_PROP_SECURITY_LEVEL,
Clarence Ip7a753bb2016-07-07 11:47:44 -0400150
151 /* total # of properties */
152 CRTC_PROP_COUNT
153};
154
Clarence Ipdd8021c2016-07-20 16:39:47 -0400155enum msm_mdp_conn_property {
156 /* blob properties, always put these first */
157 CONNECTOR_PROP_SDE_INFO,
Ping Li898b1bf2017-02-09 18:03:28 -0800158 CONNECTOR_PROP_HDR_INFO,
Ping Li8430ee12017-02-24 14:14:44 -0800159 CONNECTOR_PROP_PP_DITHER,
Clarence Ipdd8021c2016-07-20 16:39:47 -0400160
161 /* # of blob properties */
162 CONNECTOR_PROP_BLOBCOUNT,
163
164 /* range properties */
165 CONNECTOR_PROP_OUT_FB = CONNECTOR_PROP_BLOBCOUNT,
166 CONNECTOR_PROP_RETIRE_FENCE,
Alan Kwongbb27c092016-07-20 16:41:25 -0400167 CONNECTOR_PROP_DST_X,
168 CONNECTOR_PROP_DST_Y,
169 CONNECTOR_PROP_DST_W,
170 CONNECTOR_PROP_DST_H,
Lloyd Atkinson8ba47032017-03-22 17:13:32 -0400171 CONNECTOR_PROP_ROI_V1,
Xu Yangd566d222017-05-19 17:18:12 +0800172 CONNECTOR_PROP_BL_SCALE,
173 CONNECTOR_PROP_AD_BL_SCALE,
Clarence Ipdd8021c2016-07-20 16:39:47 -0400174
175 /* enum/bitmask properties */
Lloyd Atkinsonb6191972016-08-10 18:31:46 -0400176 CONNECTOR_PROP_TOPOLOGY_NAME,
177 CONNECTOR_PROP_TOPOLOGY_CONTROL,
Lloyd Atkinson77382202017-02-01 14:59:43 -0500178 CONNECTOR_PROP_AUTOREFRESH,
Clarence Ip90b282d2017-05-04 10:00:32 -0700179 CONNECTOR_PROP_LP,
Clarence Ipdd8021c2016-07-20 16:39:47 -0400180
181 /* total # of properties */
182 CONNECTOR_PROP_COUNT
183};
184
Hai Li78b1d472015-07-27 13:49:45 -0400185struct msm_vblank_ctrl {
Sandeep Pandaf48c46a2016-10-24 09:48:50 +0530186 struct kthread_work work;
Hai Li78b1d472015-07-27 13:49:45 -0400187 struct list_head event_list;
188 spinlock_t lock;
189};
190
Clarence Ipa4039322016-07-15 16:23:59 -0400191#define MAX_H_TILES_PER_DISPLAY 2
192
193/**
Alexander Beykunac182352017-02-27 17:46:51 -0500194 * enum msm_display_compression_type - compression method used for pixel stream
195 * @MSM_DISPLAY_COMPRESSION_NONE: Pixel data is not compressed
196 * @MSM_DISPLAY_COMPRESSION_DSC: DSC compresison is used
Clarence Ipa4039322016-07-15 16:23:59 -0400197 */
Alexander Beykunac182352017-02-27 17:46:51 -0500198enum msm_display_compression_type {
199 MSM_DISPLAY_COMPRESSION_NONE,
200 MSM_DISPLAY_COMPRESSION_DSC,
Clarence Ipa4039322016-07-15 16:23:59 -0400201};
202
203/**
204 * enum msm_display_caps - features/capabilities supported by displays
205 * @MSM_DISPLAY_CAP_VID_MODE: Video or "active" mode supported
206 * @MSM_DISPLAY_CAP_CMD_MODE: Command mode supported
207 * @MSM_DISPLAY_CAP_HOT_PLUG: Hot plug detection supported
208 * @MSM_DISPLAY_CAP_EDID: EDID supported
209 */
210enum msm_display_caps {
211 MSM_DISPLAY_CAP_VID_MODE = BIT(0),
212 MSM_DISPLAY_CAP_CMD_MODE = BIT(1),
213 MSM_DISPLAY_CAP_HOT_PLUG = BIT(2),
214 MSM_DISPLAY_CAP_EDID = BIT(3),
215};
216
217/**
Jeykumar Sankarandfaeec92017-06-06 15:21:51 -0700218 * enum msm_event_wait - type of HW events to wait for
219 * @MSM_ENC_COMMIT_DONE - wait for the driver to flush the registers to HW
220 * @MSM_ENC_TX_COMPLETE - wait for the HW to transfer the frame to panel
Lloyd Atkinsonf68a2132017-07-17 10:16:30 -0400221 * @MSM_ENC_VBLANK - wait for the HW VBLANK event (for driver-internal waiters)
Jeykumar Sankarandfaeec92017-06-06 15:21:51 -0700222 */
223enum msm_event_wait {
224 MSM_ENC_COMMIT_DONE = 0,
225 MSM_ENC_TX_COMPLETE,
Lloyd Atkinsonf68a2132017-07-17 10:16:30 -0400226 MSM_ENC_VBLANK,
Jeykumar Sankarandfaeec92017-06-06 15:21:51 -0700227};
228
229/**
Lloyd Atkinson8ba47032017-03-22 17:13:32 -0400230 * struct msm_roi_alignment - region of interest alignment restrictions
231 * @xstart_pix_align: left x offset alignment restriction
232 * @width_pix_align: width alignment restriction
233 * @ystart_pix_align: top y offset alignment restriction
234 * @height_pix_align: height alignment restriction
235 * @min_width: minimum width restriction
236 * @min_height: minimum height restriction
237 */
238struct msm_roi_alignment {
239 uint32_t xstart_pix_align;
240 uint32_t width_pix_align;
241 uint32_t ystart_pix_align;
242 uint32_t height_pix_align;
243 uint32_t min_width;
244 uint32_t min_height;
245};
246
247/**
248 * struct msm_roi_caps - display's region of interest capabilities
249 * @enabled: true if some region of interest is supported
250 * @merge_rois: merge rois before sending to display
251 * @num_roi: maximum number of rois supported
252 * @align: roi alignment restrictions
253 */
254struct msm_roi_caps {
255 bool enabled;
256 bool merge_rois;
257 uint32_t num_roi;
258 struct msm_roi_alignment align;
259};
260
261/**
Alexander Beykunac182352017-02-27 17:46:51 -0500262 * struct msm_display_dsc_info - defines dsc configuration
263 * @version: DSC version.
264 * @scr_rev: DSC revision.
265 * @pic_height: Picture height in pixels.
266 * @pic_width: Picture width in pixels.
267 * @initial_lines: Number of initial lines stored in encoder.
268 * @pkt_per_line: Number of packets per line.
269 * @bytes_in_slice: Number of bytes in slice.
270 * @eol_byte_num: Valid bytes at the end of line.
271 * @pclk_per_line: Compressed width.
272 * @full_frame_slices: Number of slice per interface.
273 * @slice_height: Slice height in pixels.
274 * @slice_width: Slice width in pixels.
275 * @chunk_size: Chunk size in bytes for slice multiplexing.
276 * @slice_last_group_size: Size of last group in pixels.
277 * @bpp: Target bits per pixel.
278 * @bpc: Number of bits per component.
279 * @line_buf_depth: Line buffer bit depth.
280 * @block_pred_enable: Block prediction enabled/disabled.
281 * @vbr_enable: VBR mode.
282 * @enable_422: Indicates if input uses 4:2:2 sampling.
283 * @convert_rgb: DSC color space conversion.
284 * @input_10_bits: 10 bit per component input.
285 * @slice_per_pkt: Number of slices per packet.
286 * @initial_dec_delay: Initial decoding delay.
287 * @initial_xmit_delay: Initial transmission delay.
288 * @initial_scale_value: Scale factor value at the beginning of a slice.
289 * @scale_decrement_interval: Scale set up at the beginning of a slice.
290 * @scale_increment_interval: Scale set up at the end of a slice.
291 * @first_line_bpg_offset: Extra bits allocated on the first line of a slice.
292 * @nfl_bpg_offset: Slice specific settings.
293 * @slice_bpg_offset: Slice specific settings.
294 * @initial_offset: Initial offset at the start of a slice.
295 * @final_offset: Maximum end-of-slice value.
296 * @rc_model_size: Number of bits in RC model.
297 * @det_thresh_flatness: Flatness threshold.
298 * @max_qp_flatness: Maximum QP for flatness adjustment.
299 * @min_qp_flatness: Minimum QP for flatness adjustment.
300 * @edge_factor: Ratio to detect presence of edge.
301 * @quant_incr_limit0: QP threshold.
302 * @quant_incr_limit1: QP threshold.
303 * @tgt_offset_hi: Upper end of variability range.
304 * @tgt_offset_lo: Lower end of variability range.
305 * @buf_thresh: Thresholds in RC model
306 * @range_min_qp: Min QP allowed.
307 * @range_max_qp: Max QP allowed.
308 * @range_bpg_offset: Bits per group adjustment.
309 */
310struct msm_display_dsc_info {
311 u8 version;
312 u8 scr_rev;
313
314 int pic_height;
315 int pic_width;
316 int slice_height;
317 int slice_width;
318
319 int initial_lines;
320 int pkt_per_line;
321 int bytes_in_slice;
322 int bytes_per_pkt;
323 int eol_byte_num;
324 int pclk_per_line;
325 int full_frame_slices;
326 int slice_last_group_size;
327 int bpp;
328 int bpc;
329 int line_buf_depth;
330
331 int slice_per_pkt;
332 int chunk_size;
333 bool block_pred_enable;
334 int vbr_enable;
335 int enable_422;
336 int convert_rgb;
337 int input_10_bits;
338
339 int initial_dec_delay;
340 int initial_xmit_delay;
341 int initial_scale_value;
342 int scale_decrement_interval;
343 int scale_increment_interval;
344 int first_line_bpg_offset;
345 int nfl_bpg_offset;
346 int slice_bpg_offset;
347 int initial_offset;
348 int final_offset;
349
350 int rc_model_size;
351 int det_thresh_flatness;
352 int max_qp_flatness;
353 int min_qp_flatness;
354 int edge_factor;
355 int quant_incr_limit0;
356 int quant_incr_limit1;
357 int tgt_offset_hi;
358 int tgt_offset_lo;
359
360 u32 *buf_thresh;
361 char *range_min_qp;
362 char *range_max_qp;
363 char *range_bpg_offset;
364};
365
366/**
367 * struct msm_compression_info - defined panel compression
368 * @comp_type: type of compression supported
369 * @dsc_info: dsc configuration if the compression
370 * supported is DSC
371 */
372struct msm_compression_info {
373 enum msm_display_compression_type comp_type;
374
375 union{
376 struct msm_display_dsc_info dsc_info;
377 };
378};
379
380/**
Jeykumar Sankaran6b345ac2017-03-15 19:17:19 -0700381 * struct msm_display_topology - defines a display topology pipeline
382 * @num_lm: number of layer mixers used
383 * @num_enc: number of compression encoder blocks used
384 * @num_intf: number of interfaces the panel is mounted on
385 */
386struct msm_display_topology {
387 u32 num_lm;
388 u32 num_enc;
389 u32 num_intf;
390};
391
392/**
393 * struct msm_mode_info - defines all msm custom mode info
Jeykumar Sankaran446a5f12017-05-09 20:30:39 -0700394 * @frame_rate: frame_rate of the mode
395 * @vtotal: vtotal calculated for the mode
396 * @prefill_lines: prefill lines based on porches.
397 * @jitter_numer: display panel jitter numerator configuration
398 * @jitter_denom: display panel jitter denominator configuration
399 * @topology: supported topology for the mode
400 * @comp_info: compression info supported
Jeykumar Sankaran6b345ac2017-03-15 19:17:19 -0700401 */
402struct msm_mode_info {
Jeykumar Sankaran446a5f12017-05-09 20:30:39 -0700403 uint32_t frame_rate;
404 uint32_t vtotal;
405 uint32_t prefill_lines;
406 uint32_t jitter_numer;
407 uint32_t jitter_denom;
Jeykumar Sankaran6b345ac2017-03-15 19:17:19 -0700408 struct msm_display_topology topology;
Jeykumar Sankaran446a5f12017-05-09 20:30:39 -0700409 struct msm_compression_info comp_info;
Jeykumar Sankaran6b345ac2017-03-15 19:17:19 -0700410};
411
412/**
Clarence Ipa4039322016-07-15 16:23:59 -0400413 * struct msm_display_info - defines display properties
414 * @intf_type: DRM_MODE_CONNECTOR_ display type
415 * @capabilities: Bitmask of display flags
416 * @num_of_h_tiles: Number of horizontal tiles in case of split interface
417 * @h_tile_instance: Controller instance used per tile. Number of elements is
418 * based on num_of_h_tiles
419 * @is_connected: Set to true if display is connected
420 * @width_mm: Physical width
421 * @height_mm: Physical height
422 * @max_width: Max width of display. In case of hot pluggable display
423 * this is max width supported by controller
424 * @max_height: Max height of display. In case of hot pluggable display
425 * this is max height supported by controller
Dhaval Patel60e1ff52017-02-18 21:03:40 -0800426 * @is_primary: Set to true if display is primary display
Narendra Muppallad4081e12017-04-20 19:24:08 -0700427 * @is_te_using_watchdog_timer: Boolean to indicate watchdog TE is
428 * used instead of panel TE in cmd mode panels
Lloyd Atkinson8ba47032017-03-22 17:13:32 -0400429 * @roi_caps: Region of interest capability info
Clarence Ipa4039322016-07-15 16:23:59 -0400430 */
431struct msm_display_info {
432 int intf_type;
433 uint32_t capabilities;
434
435 uint32_t num_of_h_tiles;
436 uint32_t h_tile_instance[MAX_H_TILES_PER_DISPLAY];
437
438 bool is_connected;
439
440 unsigned int width_mm;
441 unsigned int height_mm;
442
443 uint32_t max_width;
444 uint32_t max_height;
445
Dhaval Patel60e1ff52017-02-18 21:03:40 -0800446 bool is_primary;
Narendra Muppallad4081e12017-04-20 19:24:08 -0700447 bool is_te_using_watchdog_timer;
Lloyd Atkinson8ba47032017-03-22 17:13:32 -0400448 struct msm_roi_caps roi_caps;
Clarence Ipa4039322016-07-15 16:23:59 -0400449};
450
Lloyd Atkinson05d75512017-01-17 14:45:51 -0500451#define MSM_MAX_ROI 4
452
453/**
Lloyd Atkinson8ba47032017-03-22 17:13:32 -0400454 * struct msm_roi_list - list of regions of interest for a drm object
455 * @num_rects: number of valid rectangles in the roi array
456 * @roi: list of roi rectangles
Lloyd Atkinson05d75512017-01-17 14:45:51 -0500457 */
Lloyd Atkinson8ba47032017-03-22 17:13:32 -0400458struct msm_roi_list {
Lloyd Atkinson05d75512017-01-17 14:45:51 -0500459 uint32_t num_rects;
Lloyd Atkinson8ba47032017-03-22 17:13:32 -0400460 struct drm_clip_rect roi[MSM_MAX_ROI];
Lloyd Atkinson05d75512017-01-17 14:45:51 -0500461};
462
463/**
464 * struct - msm_display_kickoff_params - info for display features at kickoff
465 * @rois: Regions of interest structure for mapping CRTC to Connector output
466 */
467struct msm_display_kickoff_params {
Lloyd Atkinson8ba47032017-03-22 17:13:32 -0400468 struct msm_roi_list *rois;
Lloyd Atkinson05d75512017-01-17 14:45:51 -0500469};
470
Clarence Ip3649f8b2016-10-31 09:59:44 -0400471/**
472 * struct msm_drm_event - defines custom event notification struct
473 * @base: base object required for event notification by DRM framework.
474 * @event: event object required for event notification by DRM framework.
475 * @info: contains information of DRM object for which events has been
476 * requested.
477 * @data: memory location which contains response payload for event.
478 */
479struct msm_drm_event {
480 struct drm_pending_event base;
481 struct drm_event event;
Gopikrishnaiah Anandande2c81b2017-03-15 12:41:29 -0700482 struct drm_msm_event_req info;
Clarence Ip3649f8b2016-10-31 09:59:44 -0400483 u8 data[];
484};
Ajay Singh Parmar64c19192016-06-10 16:44:56 -0700485
Veera Sundaram Sankaran10ea2bd2017-06-14 14:10:57 -0700486/* Commit/Event thread specific structure */
487struct msm_drm_thread {
Sandeep Pandaf48c46a2016-10-24 09:48:50 +0530488 struct drm_device *dev;
489 struct task_struct *thread;
490 unsigned int crtc_id;
491 struct kthread_worker worker;
492};
493
Rob Clarkc8afe682013-06-26 12:44:06 -0400494struct msm_drm_private {
495
Rob Clark68209392016-05-17 16:19:32 -0400496 struct drm_device *dev;
497
Rob Clarkc8afe682013-06-26 12:44:06 -0400498 struct msm_kms *kms;
499
Dhaval Patel3949f032016-06-20 16:24:33 -0700500 struct sde_power_handle phandle;
501 struct sde_power_client *pclient;
502
Rob Clark060530f2014-03-03 14:19:12 -0500503 /* subordinate devices, if present: */
Rob Clark067fef32014-11-04 13:33:14 -0500504 struct platform_device *gpu_pdev;
505
Archit Taneja990a4002016-05-07 23:11:25 +0530506 /* top level MDSS wrapper device (for MDP5 only) */
507 struct msm_mdss *mdss;
508
Rob Clark067fef32014-11-04 13:33:14 -0500509 /* possibly this should be in the kms component, but it is
510 * shared by both mdp4 and mdp5..
511 */
512 struct hdmi *hdmi;
Rob Clark060530f2014-03-03 14:19:12 -0500513
Hai Liab5b0102015-01-07 18:47:44 -0500514 /* eDP is for mdp5 only, but kms has not been created
515 * when edp_bind() and edp_init() are called. Here is the only
516 * place to keep the edp instance.
517 */
518 struct msm_edp *edp;
519
Hai Lia6895542015-03-31 14:36:33 -0400520 /* DSI is shared by mdp4 and mdp5 */
521 struct msm_dsi *dsi[2];
522
Rob Clark7198e6b2013-07-19 12:59:32 -0400523 /* when we have more than one 'msm_gpu' these need to be an array: */
524 struct msm_gpu *gpu;
525 struct msm_file_private *lastctx;
526
Rob Clarkc8afe682013-06-26 12:44:06 -0400527 struct drm_fb_helper *fbdev;
528
Rob Clarka7d3c952014-05-30 14:47:38 -0400529 struct msm_rd_state *rd;
Rob Clark70c70f02014-05-30 14:49:43 -0400530 struct msm_perf_state *perf;
Rob Clarka7d3c952014-05-30 14:47:38 -0400531
Rob Clarkc8afe682013-06-26 12:44:06 -0400532 /* list of GEM objects: */
533 struct list_head inactive_list;
534
535 struct workqueue_struct *wq;
536
Rob Clarkf86afec2014-11-25 12:41:18 -0500537 /* crtcs pending async atomic updates: */
538 uint32_t pending_crtcs;
539 wait_queue_head_t pending_crtcs_event;
540
Rob Clarke22a2fb2017-02-13 10:14:11 -0700541 /* Registered address spaces.. currently this is fixed per # of
542 * iommu's. Ie. one for display block and one for gpu block.
543 * Eventually, to do per-process gpu pagetables, we'll want one
544 * of these per-process.
545 */
546 unsigned int num_aspaces;
547 struct msm_gem_address_space *aspace[NUM_DOMAINS];
Rob Clarkc8afe682013-06-26 12:44:06 -0400548
Rob Clarka8623912013-10-08 12:57:48 -0400549 unsigned int num_planes;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700550 struct drm_plane *planes[MAX_PLANES];
Rob Clarka8623912013-10-08 12:57:48 -0400551
Rob Clarkc8afe682013-06-26 12:44:06 -0400552 unsigned int num_crtcs;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700553 struct drm_crtc *crtcs[MAX_CRTCS];
Rob Clarkc8afe682013-06-26 12:44:06 -0400554
Veera Sundaram Sankaran10ea2bd2017-06-14 14:10:57 -0700555 struct msm_drm_thread disp_thread[MAX_CRTCS];
556 struct msm_drm_thread event_thread[MAX_CRTCS];
Sandeep Pandaf48c46a2016-10-24 09:48:50 +0530557
Rob Clarkc8afe682013-06-26 12:44:06 -0400558 unsigned int num_encoders;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700559 struct drm_encoder *encoders[MAX_ENCODERS];
Rob Clarkc8afe682013-06-26 12:44:06 -0400560
Rob Clarka3376e32013-08-30 13:02:15 -0400561 unsigned int num_bridges;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700562 struct drm_bridge *bridges[MAX_BRIDGES];
Rob Clarka3376e32013-08-30 13:02:15 -0400563
Rob Clarkc8afe682013-06-26 12:44:06 -0400564 unsigned int num_connectors;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700565 struct drm_connector *connectors[MAX_CONNECTORS];
Rob Clark871d8122013-11-16 12:56:06 -0500566
jilai wang12987782015-06-25 17:37:42 -0400567 /* Properties */
Clarence Ipe78efb72016-06-24 18:35:21 -0400568 struct drm_property *plane_property[PLANE_PROP_COUNT];
Clarence Ip7a753bb2016-07-07 11:47:44 -0400569 struct drm_property *crtc_property[CRTC_PROP_COUNT];
Clarence Ipdd8021c2016-07-20 16:39:47 -0400570 struct drm_property *conn_property[CONNECTOR_PROP_COUNT];
jilai wang12987782015-06-25 17:37:42 -0400571
Gopikrishnaiah Anandane0e5e0c2016-05-25 11:05:33 -0700572 /* Color processing properties for the crtc */
573 struct drm_property **cp_property;
574
Rob Clark871d8122013-11-16 12:56:06 -0500575 /* VRAM carveout, used when no IOMMU: */
576 struct {
577 unsigned long size;
578 dma_addr_t paddr;
579 /* NOTE: mm managed at the page level, size is in # of pages
580 * and position mm_node->start is in # of pages:
581 */
582 struct drm_mm mm;
583 } vram;
Hai Li78b1d472015-07-27 13:49:45 -0400584
Rob Clarke1e9db22016-05-27 11:16:28 -0400585 struct notifier_block vmap_notifier;
Rob Clark68209392016-05-17 16:19:32 -0400586 struct shrinker shrinker;
587
Hai Li78b1d472015-07-27 13:49:45 -0400588 struct msm_vblank_ctrl vblank_ctrl;
Rob Clarkd78d3832016-08-22 15:28:38 -0400589
Dhaval Patel5200c602017-01-17 15:53:37 -0800590 /* task holding struct_mutex.. currently only used in submit path
591 * to detect and reject faults from copy_from_user() for submit
592 * ioctl.
593 */
594 struct task_struct *struct_mutex_task;
595
Clarence Ipe5f1f4c2016-11-19 18:02:23 -0500596 /* saved atomic state during system suspend */
597 struct drm_atomic_state *suspend_state;
Clarence Ipa65cba52017-03-17 15:18:29 -0400598 bool suspend_block;
Clarence Ipe5f1f4c2016-11-19 18:02:23 -0500599
Lloyd Atkinson5d40d312016-09-06 08:34:13 -0400600 /* list of clients waiting for events */
601 struct list_head client_event_list;
Lloyd Atkinsonab3dd302017-02-13 10:44:55 -0800602
603 /* whether registered and drm_dev_unregister should be called */
604 bool registered;
Dhaval Patel6c666622017-03-21 23:02:59 -0700605
606 /* msm drv debug root node */
607 struct dentry *debug_root;
Rob Clarkc8afe682013-06-26 12:44:06 -0400608};
609
610struct msm_format {
611 uint32_t pixel_format;
612};
613
Daniel Vetterb4274fb2014-11-26 17:02:18 +0100614int msm_atomic_check(struct drm_device *dev,
615 struct drm_atomic_state *state);
Dhaval Patel7a7d85d2016-08-26 16:35:34 -0700616/* callback from wq once fence has passed: */
617struct msm_fence_cb {
618 struct work_struct work;
619 uint32_t fence;
620 void (*func)(struct msm_fence_cb *cb);
621};
622
623void __msm_fence_worker(struct work_struct *work);
624
625#define INIT_FENCE_CB(_cb, _func) do { \
626 INIT_WORK(&(_cb)->work, __msm_fence_worker); \
627 (_cb)->func = _func; \
628 } while (0)
629
Clarence Ip7f70ce42017-03-20 06:53:46 -0700630static inline bool msm_is_suspend_state(struct drm_device *dev)
631{
632 if (!dev || !dev->dev_private)
633 return false;
634
635 return ((struct msm_drm_private *)dev->dev_private)->suspend_state != 0;
636}
637
Clarence Ipa65cba52017-03-17 15:18:29 -0400638static inline bool msm_is_suspend_blocked(struct drm_device *dev)
639{
640 if (!dev || !dev->dev_private)
641 return false;
642
643 if (!msm_is_suspend_state(dev))
644 return false;
645
646 return ((struct msm_drm_private *)dev->dev_private)->suspend_block != 0;
647}
648
Rob Clarkcf3a7e42014-11-08 13:21:06 -0500649int msm_atomic_commit(struct drm_device *dev,
Maarten Lankhorsta3ccfb92016-04-26 16:11:38 +0200650 struct drm_atomic_state *state, bool nonblock);
Rob Clarkcf3a7e42014-11-08 13:21:06 -0500651
Rob Clark40e68152016-05-03 09:50:26 -0400652void msm_gem_submit_free(struct msm_gem_submit *submit);
Rob Clarke22a2fb2017-02-13 10:14:11 -0700653void msm_gem_unmap_vma(struct msm_gem_address_space *aspace,
Jordan Crouse12bf3622017-02-13 10:14:11 -0700654 struct msm_gem_vma *vma, struct sg_table *sgt,
655 void *priv);
Rob Clarke22a2fb2017-02-13 10:14:11 -0700656int msm_gem_map_vma(struct msm_gem_address_space *aspace,
Jordan Crouse12bf3622017-02-13 10:14:11 -0700657 struct msm_gem_vma *vma, struct sg_table *sgt,
658 void *priv, unsigned int flags);
Rob Clarke22a2fb2017-02-13 10:14:11 -0700659void msm_gem_address_space_destroy(struct msm_gem_address_space *aspace);
Jordan Crouse12bf3622017-02-13 10:14:11 -0700660
661/* For GPU and legacy display */
Rob Clarke22a2fb2017-02-13 10:14:11 -0700662struct msm_gem_address_space *
663msm_gem_address_space_create(struct device *dev, struct iommu_domain *domain,
664 const char *name);
665
Jordan Crouse12bf3622017-02-13 10:14:11 -0700666/* For SDE display */
667struct msm_gem_address_space *
Abhijit Kulkarnif4657b12017-06-28 18:40:19 -0700668msm_gem_smmu_address_space_create(struct drm_device *dev, struct msm_mmu *mmu,
Jordan Crouse12bf3622017-02-13 10:14:11 -0700669 const char *name);
670
Abhijit Kulkarnif4657b12017-06-28 18:40:19 -0700671/**
672 * msm_gem_add_obj_to_aspace_active_list: adds obj to active obj list in aspace
673 */
674void msm_gem_add_obj_to_aspace_active_list(
675 struct msm_gem_address_space *aspace,
676 struct drm_gem_object *obj);
677
678/**
679 * msm_gem_remove_obj_from_aspace_active_list: removes obj from active obj
680 * list in aspace
681 */
682void msm_gem_remove_obj_from_aspace_active_list(
683 struct msm_gem_address_space *aspace,
684 struct drm_gem_object *obj);
685
686/**
687 * msm_gem_smmu_address_space_get: returns the aspace pointer for the requested
688 * domain
689 */
Jordan Croused8e96522017-02-13 10:14:16 -0700690struct msm_gem_address_space *
691msm_gem_smmu_address_space_get(struct drm_device *dev,
692 unsigned int domain);
693
Abhijit Kulkarnif4657b12017-06-28 18:40:19 -0700694/**
695 * msm_gem_aspace_domain_attach_detach: function to inform the attach/detach
696 * of the domain for this aspace
697 */
698void msm_gem_aspace_domain_attach_detach_update(
699 struct msm_gem_address_space *aspace,
700 bool is_detach);
701
702/**
703 * msm_gem_address_space_register_cb: function to register callback for attach
704 * and detach of the domain
705 */
706int msm_gem_address_space_register_cb(
707 struct msm_gem_address_space *aspace,
708 void (*cb)(void *, bool),
709 void *cb_data);
710
711/**
712 * msm_gem_address_space_register_cb: function to unregister callback
713 */
714int msm_gem_address_space_unregister_cb(
715 struct msm_gem_address_space *aspace,
716 void (*cb)(void *, bool),
717 void *cb_data);
718
Rob Clark7198e6b2013-07-19 12:59:32 -0400719int msm_ioctl_gem_submit(struct drm_device *dev, void *data,
720 struct drm_file *file);
721
Rob Clark68209392016-05-17 16:19:32 -0400722void msm_gem_shrinker_init(struct drm_device *dev);
723void msm_gem_shrinker_cleanup(struct drm_device *dev);
724
Daniel Thompson77a147e2014-11-12 11:38:14 +0000725int msm_gem_mmap_obj(struct drm_gem_object *obj,
726 struct vm_area_struct *vma);
Rob Clarkc8afe682013-06-26 12:44:06 -0400727int msm_gem_mmap(struct file *filp, struct vm_area_struct *vma);
728int msm_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
729uint64_t msm_gem_mmap_offset(struct drm_gem_object *obj);
Jordan Croused8e96522017-02-13 10:14:16 -0700730int msm_gem_get_iova_locked(struct drm_gem_object *obj,
731 struct msm_gem_address_space *aspace, uint32_t *iova);
732int msm_gem_get_iova(struct drm_gem_object *obj,
733 struct msm_gem_address_space *aspace, uint32_t *iova);
734uint32_t msm_gem_iova(struct drm_gem_object *obj,
735 struct msm_gem_address_space *aspace);
Rob Clark05b84912013-09-28 11:28:35 -0400736struct page **msm_gem_get_pages(struct drm_gem_object *obj);
737void msm_gem_put_pages(struct drm_gem_object *obj);
Jordan Croused8e96522017-02-13 10:14:16 -0700738void msm_gem_put_iova(struct drm_gem_object *obj,
739 struct msm_gem_address_space *aspace);
Rob Clarkc8afe682013-06-26 12:44:06 -0400740int msm_gem_dumb_create(struct drm_file *file, struct drm_device *dev,
741 struct drm_mode_create_dumb *args);
Rob Clarkc8afe682013-06-26 12:44:06 -0400742int msm_gem_dumb_map_offset(struct drm_file *file, struct drm_device *dev,
743 uint32_t handle, uint64_t *offset);
Rob Clark05b84912013-09-28 11:28:35 -0400744struct sg_table *msm_gem_prime_get_sg_table(struct drm_gem_object *obj);
745void *msm_gem_prime_vmap(struct drm_gem_object *obj);
746void msm_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
Daniel Thompson77a147e2014-11-12 11:38:14 +0000747int msm_gem_prime_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma);
Eric Anholtb3a42bb2017-04-12 12:11:58 -0700748struct reservation_object *msm_gem_prime_res_obj(struct drm_gem_object *obj);
Rob Clark05b84912013-09-28 11:28:35 -0400749struct drm_gem_object *msm_gem_prime_import_sg_table(struct drm_device *dev,
Maarten Lankhorstb5e9c1a2014-01-09 11:03:14 +0100750 struct dma_buf_attachment *attach, struct sg_table *sg);
Rob Clark05b84912013-09-28 11:28:35 -0400751int msm_gem_prime_pin(struct drm_gem_object *obj);
752void msm_gem_prime_unpin(struct drm_gem_object *obj);
Rob Clark18f23042016-05-26 16:24:35 -0400753void *msm_gem_get_vaddr_locked(struct drm_gem_object *obj);
754void *msm_gem_get_vaddr(struct drm_gem_object *obj);
755void msm_gem_put_vaddr_locked(struct drm_gem_object *obj);
756void msm_gem_put_vaddr(struct drm_gem_object *obj);
Rob Clark4cd33c42016-05-17 15:44:49 -0400757int msm_gem_madvise(struct drm_gem_object *obj, unsigned madv);
Rob Clark68209392016-05-17 16:19:32 -0400758void msm_gem_purge(struct drm_gem_object *obj);
Rob Clarke1e9db22016-05-27 11:16:28 -0400759void msm_gem_vunmap(struct drm_gem_object *obj);
Rob Clarkb6295f92016-03-15 18:26:28 -0400760int msm_gem_sync_object(struct drm_gem_object *obj,
761 struct msm_fence_context *fctx, bool exclusive);
Rob Clark7198e6b2013-07-19 12:59:32 -0400762void msm_gem_move_to_active(struct drm_gem_object *obj,
Rob Clarkb6295f92016-03-15 18:26:28 -0400763 struct msm_gpu *gpu, bool exclusive, struct fence *fence);
Rob Clark7198e6b2013-07-19 12:59:32 -0400764void msm_gem_move_to_inactive(struct drm_gem_object *obj);
Rob Clarkba00c3f2016-03-16 18:18:17 -0400765int msm_gem_cpu_prep(struct drm_gem_object *obj, uint32_t op, ktime_t *timeout);
Rob Clark7198e6b2013-07-19 12:59:32 -0400766int msm_gem_cpu_fini(struct drm_gem_object *obj);
Rob Clarkc8afe682013-06-26 12:44:06 -0400767void msm_gem_free_object(struct drm_gem_object *obj);
768int msm_gem_new_handle(struct drm_device *dev, struct drm_file *file,
769 uint32_t size, uint32_t flags, uint32_t *handle);
770struct drm_gem_object *msm_gem_new(struct drm_device *dev,
771 uint32_t size, uint32_t flags);
Rob Clark05b84912013-09-28 11:28:35 -0400772struct drm_gem_object *msm_gem_import(struct drm_device *dev,
Rob Clark79f0e202016-03-16 12:40:35 -0400773 struct dma_buf *dmabuf, struct sg_table *sgt);
Rob Clarkc8afe682013-06-26 12:44:06 -0400774
Alan Kwong578cdaf2017-01-28 17:25:43 -0800775void msm_framebuffer_set_kmap(struct drm_framebuffer *fb, bool enable);
Jordan Croused8e96522017-02-13 10:14:16 -0700776int msm_framebuffer_prepare(struct drm_framebuffer *fb,
777 struct msm_gem_address_space *aspace);
778void msm_framebuffer_cleanup(struct drm_framebuffer *fb,
779 struct msm_gem_address_space *aspace);
780uint32_t msm_framebuffer_iova(struct drm_framebuffer *fb,
781 struct msm_gem_address_space *aspace, int plane);
Rob Clarkc8afe682013-06-26 12:44:06 -0400782struct drm_gem_object *msm_framebuffer_bo(struct drm_framebuffer *fb, int plane);
783const struct msm_format *msm_framebuffer_format(struct drm_framebuffer *fb);
784struct drm_framebuffer *msm_framebuffer_init(struct drm_device *dev,
Ville Syrjälä1eb83452015-11-11 19:11:29 +0200785 const struct drm_mode_fb_cmd2 *mode_cmd, struct drm_gem_object **bos);
Rob Clarkc8afe682013-06-26 12:44:06 -0400786struct drm_framebuffer *msm_framebuffer_create(struct drm_device *dev,
Ville Syrjälä1eb83452015-11-11 19:11:29 +0200787 struct drm_file *file, const struct drm_mode_fb_cmd2 *mode_cmd);
Rob Clarkc8afe682013-06-26 12:44:06 -0400788
789struct drm_fb_helper *msm_fbdev_init(struct drm_device *dev);
Archit Taneja1aaa57f2016-02-25 11:19:45 +0530790void msm_fbdev_free(struct drm_device *dev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400791
Rob Clarkdada25b2013-12-01 12:12:54 -0500792struct hdmi;
Dhaval Patel1ba4ab92017-06-30 14:51:08 -0700793#ifdef CONFIG_DRM_MSM_HDMI
Arnd Bergmannfcda50c2016-02-22 22:08:35 +0100794int msm_hdmi_modeset_init(struct hdmi *hdmi, struct drm_device *dev,
Rob Clark067fef32014-11-04 13:33:14 -0500795 struct drm_encoder *encoder);
Arnd Bergmannfcda50c2016-02-22 22:08:35 +0100796void __init msm_hdmi_register(void);
797void __exit msm_hdmi_unregister(void);
Dhaval Patel1ba4ab92017-06-30 14:51:08 -0700798#else
799static inline void __init msm_hdmi_register(void)
800{
801}
802static inline void __exit msm_hdmi_unregister(void)
803{
804}
805#endif
Rob Clarkc8afe682013-06-26 12:44:06 -0400806
Hai Li00453982014-12-12 14:41:17 -0500807struct msm_edp;
Dhaval Patel1ba4ab92017-06-30 14:51:08 -0700808#ifdef CONFIG_DRM_MSM_EDP
Hai Li00453982014-12-12 14:41:17 -0500809void __init msm_edp_register(void);
810void __exit msm_edp_unregister(void);
811int msm_edp_modeset_init(struct msm_edp *edp, struct drm_device *dev,
812 struct drm_encoder *encoder);
Dhaval Patel1ba4ab92017-06-30 14:51:08 -0700813#else
814static inline void __init msm_edp_register(void)
815{
816}
817static inline void __exit msm_edp_unregister(void)
818{
819}
820#endif
Hai Li00453982014-12-12 14:41:17 -0500821
Hai Lia6895542015-03-31 14:36:33 -0400822struct msm_dsi;
823enum msm_dsi_encoder_id {
824 MSM_DSI_VIDEO_ENCODER_ID = 0,
825 MSM_DSI_CMD_ENCODER_ID = 1,
826 MSM_DSI_ENCODER_NUM = 2
827};
Gopikrishnaiah Anandande2c81b2017-03-15 12:41:29 -0700828
829/* *
Gopikrishnaiah Anandan84b4f672017-04-26 10:28:51 -0700830 * msm_mode_object_event_notify - notify user-space clients of drm object
831 * events.
832 * @obj: mode object (crtc/connector) that is generating the event.
Gopikrishnaiah Anandande2c81b2017-03-15 12:41:29 -0700833 * @event: event that needs to be notified.
834 * @payload: payload for the event.
835 */
Benjamin Chan34a92c72017-06-28 11:01:18 -0400836void msm_mode_object_event_notify(struct drm_mode_object *obj,
Gopikrishnaiah Anandan84b4f672017-04-26 10:28:51 -0700837 struct drm_device *dev, struct drm_event *event, u8 *payload);
Hai Lia6895542015-03-31 14:36:33 -0400838#ifdef CONFIG_DRM_MSM_DSI
839void __init msm_dsi_register(void);
840void __exit msm_dsi_unregister(void);
841int msm_dsi_modeset_init(struct msm_dsi *msm_dsi, struct drm_device *dev,
842 struct drm_encoder *encoders[MSM_DSI_ENCODER_NUM]);
843#else
844static inline void __init msm_dsi_register(void)
845{
846}
847static inline void __exit msm_dsi_unregister(void)
848{
849}
850static inline int msm_dsi_modeset_init(struct msm_dsi *msm_dsi,
851 struct drm_device *dev,
852 struct drm_encoder *encoders[MSM_DSI_ENCODER_NUM])
853{
854 return -EINVAL;
855}
856#endif
857
Archit Taneja1dd0a0b2016-05-30 16:36:50 +0530858void __init msm_mdp_register(void);
859void __exit msm_mdp_unregister(void);
860
Rob Clarkc8afe682013-06-26 12:44:06 -0400861#ifdef CONFIG_DEBUG_FS
862void msm_gem_describe(struct drm_gem_object *obj, struct seq_file *m);
863void msm_gem_describe_objects(struct list_head *list, struct seq_file *m);
864void msm_framebuffer_describe(struct drm_framebuffer *fb, struct seq_file *m);
Rob Clarka7d3c952014-05-30 14:47:38 -0400865int msm_debugfs_late_init(struct drm_device *dev);
866int msm_rd_debugfs_init(struct drm_minor *minor);
867void msm_rd_debugfs_cleanup(struct drm_minor *minor);
868void msm_rd_dump_submit(struct msm_gem_submit *submit);
Rob Clark70c70f02014-05-30 14:49:43 -0400869int msm_perf_debugfs_init(struct drm_minor *minor);
870void msm_perf_debugfs_cleanup(struct drm_minor *minor);
Rob Clarka7d3c952014-05-30 14:47:38 -0400871#else
872static inline int msm_debugfs_late_init(struct drm_device *dev) { return 0; }
873static inline void msm_rd_dump_submit(struct msm_gem_submit *submit) {}
Rob Clarkc8afe682013-06-26 12:44:06 -0400874#endif
875
876void __iomem *msm_ioremap(struct platform_device *pdev, const char *name,
877 const char *dbgname);
Dhaval Patela2430842017-06-15 14:32:36 -0700878unsigned long msm_iomap_size(struct platform_device *pdev, const char *name);
Lloyd Atkinson1a0c9172016-10-04 10:01:24 -0400879void msm_iounmap(struct platform_device *dev, void __iomem *addr);
Rob Clarkc8afe682013-06-26 12:44:06 -0400880void msm_writel(u32 data, void __iomem *addr);
881u32 msm_readl(const void __iomem *addr);
882
883#define DBG(fmt, ...) DRM_DEBUG(fmt"\n", ##__VA_ARGS__)
884#define VERB(fmt, ...) if (0) DRM_DEBUG(fmt"\n", ##__VA_ARGS__)
885
886static inline int align_pitch(int width, int bpp)
887{
888 int bytespp = (bpp + 7) / 8;
889 /* adreno needs pitch aligned to 32 pixels: */
890 return bytespp * ALIGN(width, 32);
891}
892
893/* for the generated headers: */
894#define INVALID_IDX(idx) ({BUG(); 0;})
Rob Clark7198e6b2013-07-19 12:59:32 -0400895#define fui(x) ({BUG(); 0;})
896#define util_float_to_half(x) ({BUG(); 0;})
897
Rob Clarkc8afe682013-06-26 12:44:06 -0400898
899#define FIELD(val, name) (((val) & name ## __MASK) >> name ## __SHIFT)
900
901/* for conditionally setting boolean flag(s): */
902#define COND(bool, val) ((bool) ? (val) : 0)
903
Rob Clark340ff412016-03-16 14:57:22 -0400904static inline unsigned long timeout_to_jiffies(const ktime_t *timeout)
905{
906 ktime_t now = ktime_get();
907 unsigned long remaining_jiffies;
908
909 if (ktime_compare(*timeout, now) < 0) {
910 remaining_jiffies = 0;
911 } else {
912 ktime_t rem = ktime_sub(*timeout, now);
913 struct timespec ts = ktime_to_timespec(rem);
914 remaining_jiffies = timespec_to_jiffies(&ts);
915 }
916
917 return remaining_jiffies;
918}
Rob Clarkc8afe682013-06-26 12:44:06 -0400919
920#endif /* __MSM_DRV_H__ */