blob: ad99bae2e85c342cf85188143e324fd2b3488961 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Jerome Glisse3ce0a232009-09-08 10:10:24 +100029#include <linux/seq_file.h>
30#include <linux/firmware.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040031#include <linux/module.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/radeon_drm.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020034#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000035#include "radeon_asic.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100036#include "radeon_mode.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100037#include "r600d.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100038#include "atom.h"
Jerome Glissed39c3b82009-09-28 18:34:43 +020039#include "avivod.h"
Alex Deucher138e4e12013-01-11 15:33:13 -050040#include "radeon_ucode.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100041
42/* Firmware Names */
43MODULE_FIRMWARE("radeon/R600_pfp.bin");
44MODULE_FIRMWARE("radeon/R600_me.bin");
45MODULE_FIRMWARE("radeon/RV610_pfp.bin");
46MODULE_FIRMWARE("radeon/RV610_me.bin");
47MODULE_FIRMWARE("radeon/RV630_pfp.bin");
48MODULE_FIRMWARE("radeon/RV630_me.bin");
49MODULE_FIRMWARE("radeon/RV620_pfp.bin");
50MODULE_FIRMWARE("radeon/RV620_me.bin");
51MODULE_FIRMWARE("radeon/RV635_pfp.bin");
52MODULE_FIRMWARE("radeon/RV635_me.bin");
53MODULE_FIRMWARE("radeon/RV670_pfp.bin");
54MODULE_FIRMWARE("radeon/RV670_me.bin");
55MODULE_FIRMWARE("radeon/RS780_pfp.bin");
56MODULE_FIRMWARE("radeon/RS780_me.bin");
57MODULE_FIRMWARE("radeon/RV770_pfp.bin");
58MODULE_FIRMWARE("radeon/RV770_me.bin");
Alex Deucher66229b22013-06-26 00:11:19 -040059MODULE_FIRMWARE("radeon/RV770_smc.bin");
Jerome Glisse3ce0a232009-09-08 10:10:24 +100060MODULE_FIRMWARE("radeon/RV730_pfp.bin");
61MODULE_FIRMWARE("radeon/RV730_me.bin");
Alex Deucher66229b22013-06-26 00:11:19 -040062MODULE_FIRMWARE("radeon/RV730_smc.bin");
63MODULE_FIRMWARE("radeon/RV740_smc.bin");
Jerome Glisse3ce0a232009-09-08 10:10:24 +100064MODULE_FIRMWARE("radeon/RV710_pfp.bin");
65MODULE_FIRMWARE("radeon/RV710_me.bin");
Alex Deucher66229b22013-06-26 00:11:19 -040066MODULE_FIRMWARE("radeon/RV710_smc.bin");
Alex Deucherd8f60cf2009-12-01 13:43:46 -050067MODULE_FIRMWARE("radeon/R600_rlc.bin");
68MODULE_FIRMWARE("radeon/R700_rlc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040069MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
70MODULE_FIRMWARE("radeon/CEDAR_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040071MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
Alex Deucherdc50ba72013-06-26 00:33:35 -040072MODULE_FIRMWARE("radeon/CEDAR_smc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040073MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
74MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040075MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
Alex Deucherdc50ba72013-06-26 00:33:35 -040076MODULE_FIRMWARE("radeon/REDWOOD_smc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040077MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
78MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040079MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
Alex Deucherdc50ba72013-06-26 00:33:35 -040080MODULE_FIRMWARE("radeon/JUNIPER_smc.bin");
Dave Airliea7433742010-04-09 15:31:09 +100081MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040082MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040083MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
Alex Deucherdc50ba72013-06-26 00:33:35 -040084MODULE_FIRMWARE("radeon/CYPRESS_smc.bin");
Alex Deucher439bd6c2010-11-22 17:56:31 -050085MODULE_FIRMWARE("radeon/PALM_pfp.bin");
86MODULE_FIRMWARE("radeon/PALM_me.bin");
87MODULE_FIRMWARE("radeon/SUMO_rlc.bin");
Alex Deucherd5c5a722011-05-31 15:42:48 -040088MODULE_FIRMWARE("radeon/SUMO_pfp.bin");
89MODULE_FIRMWARE("radeon/SUMO_me.bin");
90MODULE_FIRMWARE("radeon/SUMO2_pfp.bin");
91MODULE_FIRMWARE("radeon/SUMO2_me.bin");
Jerome Glisse3ce0a232009-09-08 10:10:24 +100092
Alex Deucherf13f7732013-01-18 18:12:22 -050093static const u32 crtc_offsets[2] =
94{
95 0,
96 AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL
97};
98
Jerome Glisse3ce0a232009-09-08 10:10:24 +100099int r600_debugfs_mc_info_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200100
Jerome Glisse1a029b72009-10-06 19:04:30 +0200101/* r600,rv610,rv630,rv620,rv635,rv670 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200102int r600_mc_wait_for_idle(struct radeon_device *rdev);
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400103static void r600_gpu_init(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000104void r600_fini(struct radeon_device *rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -0400105void r600_irq_disable(struct radeon_device *rdev);
Alex Deucher9e46a482011-01-06 18:49:35 -0500106static void r600_pcie_gen2_enable(struct radeon_device *rdev);
Alex Deucher2948f5e2013-04-12 13:52:52 -0400107extern int evergreen_rlc_resume(struct radeon_device *rdev);
Alex Deucherde9ae742013-11-01 19:01:36 -0400108extern void rv770_set_clk_bypass_mode(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200109
Alex Deucher454d2e22013-02-14 10:04:02 -0500110/**
111 * r600_get_xclk - get the xclk
112 *
113 * @rdev: radeon_device pointer
114 *
115 * Returns the reference clock used by the gfx engine
116 * (r6xx, IGPs, APUs).
117 */
118u32 r600_get_xclk(struct radeon_device *rdev)
119{
120 return rdev->clock.spll.reference_freq;
121}
122
Alex Deucher1b9ba702013-09-05 09:52:37 -0400123int r600_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk)
124{
125 return 0;
126}
127
Alex Deucher134b4802013-09-23 12:22:11 -0400128void dce3_program_fmt(struct drm_encoder *encoder)
129{
130 struct drm_device *dev = encoder->dev;
131 struct radeon_device *rdev = dev->dev_private;
132 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
133 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
134 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
135 int bpc = 0;
136 u32 tmp = 0;
Alex Deucher6214bb72013-09-24 17:26:26 -0400137 enum radeon_connector_dither dither = RADEON_FMT_DITHER_DISABLE;
Alex Deucher134b4802013-09-23 12:22:11 -0400138
Alex Deucher6214bb72013-09-24 17:26:26 -0400139 if (connector) {
140 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
Alex Deucher134b4802013-09-23 12:22:11 -0400141 bpc = radeon_get_monitor_bpc(connector);
Alex Deucher6214bb72013-09-24 17:26:26 -0400142 dither = radeon_connector->dither;
143 }
Alex Deucher134b4802013-09-23 12:22:11 -0400144
145 /* LVDS FMT is set up by atom */
146 if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
147 return;
148
149 /* not needed for analog */
150 if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1) ||
151 (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2))
152 return;
153
154 if (bpc == 0)
155 return;
156
157 switch (bpc) {
158 case 6:
Alex Deucher6214bb72013-09-24 17:26:26 -0400159 if (dither == RADEON_FMT_DITHER_ENABLE)
Alex Deucher134b4802013-09-23 12:22:11 -0400160 /* XXX sort out optimal dither settings */
161 tmp |= FMT_SPATIAL_DITHER_EN;
162 else
163 tmp |= FMT_TRUNCATE_EN;
164 break;
165 case 8:
Alex Deucher6214bb72013-09-24 17:26:26 -0400166 if (dither == RADEON_FMT_DITHER_ENABLE)
Alex Deucher134b4802013-09-23 12:22:11 -0400167 /* XXX sort out optimal dither settings */
168 tmp |= (FMT_SPATIAL_DITHER_EN | FMT_SPATIAL_DITHER_DEPTH);
169 else
170 tmp |= (FMT_TRUNCATE_EN | FMT_TRUNCATE_DEPTH);
171 break;
172 case 10:
173 default:
174 /* not needed */
175 break;
176 }
177
178 WREG32(FMT_BIT_DEPTH_CONTROL + radeon_crtc->crtc_offset, tmp);
179}
180
Alex Deucher21a81222010-07-02 12:58:16 -0400181/* get temperature in millidegrees */
Alex Deucher20d391d2011-02-01 16:12:34 -0500182int rv6xx_get_temp(struct radeon_device *rdev)
Alex Deucher21a81222010-07-02 12:58:16 -0400183{
184 u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
185 ASIC_T_SHIFT;
Alex Deucher20d391d2011-02-01 16:12:34 -0500186 int actual_temp = temp & 0xff;
Alex Deucher21a81222010-07-02 12:58:16 -0400187
Alex Deucher20d391d2011-02-01 16:12:34 -0500188 if (temp & 0x100)
189 actual_temp -= 256;
190
191 return actual_temp * 1000;
Alex Deucher21a81222010-07-02 12:58:16 -0400192}
193
Alex Deucherce8f5372010-05-07 15:10:16 -0400194void r600_pm_get_dynpm_state(struct radeon_device *rdev)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400195{
196 int i;
197
Alex Deucherce8f5372010-05-07 15:10:16 -0400198 rdev->pm.dynpm_can_upclock = true;
199 rdev->pm.dynpm_can_downclock = true;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400200
201 /* power state array is low to high, default is first */
202 if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
203 int min_power_state_index = 0;
204
205 if (rdev->pm.num_power_states > 2)
206 min_power_state_index = 1;
207
Alex Deucherce8f5372010-05-07 15:10:16 -0400208 switch (rdev->pm.dynpm_planned_action) {
209 case DYNPM_ACTION_MINIMUM:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400210 rdev->pm.requested_power_state_index = min_power_state_index;
211 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400212 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400213 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400214 case DYNPM_ACTION_DOWNCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400215 if (rdev->pm.current_power_state_index == min_power_state_index) {
216 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400217 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400218 } else {
219 if (rdev->pm.active_crtc_count > 1) {
220 for (i = 0; i < rdev->pm.num_power_states; i++) {
Alex Deucherd7311172010-05-03 01:13:14 -0400221 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400222 continue;
223 else if (i >= rdev->pm.current_power_state_index) {
224 rdev->pm.requested_power_state_index =
225 rdev->pm.current_power_state_index;
226 break;
227 } else {
228 rdev->pm.requested_power_state_index = i;
229 break;
230 }
231 }
Alex Deucher773c3fa2010-06-25 16:21:27 -0400232 } else {
233 if (rdev->pm.current_power_state_index == 0)
234 rdev->pm.requested_power_state_index =
235 rdev->pm.num_power_states - 1;
236 else
237 rdev->pm.requested_power_state_index =
238 rdev->pm.current_power_state_index - 1;
239 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400240 }
241 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherd7311172010-05-03 01:13:14 -0400242 /* don't use the power state if crtcs are active and no display flag is set */
243 if ((rdev->pm.active_crtc_count > 0) &&
244 (rdev->pm.power_state[rdev->pm.requested_power_state_index].
245 clock_info[rdev->pm.requested_clock_mode_index].flags &
246 RADEON_PM_MODE_NO_DISPLAY)) {
247 rdev->pm.requested_power_state_index++;
248 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400249 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400250 case DYNPM_ACTION_UPCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400251 if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
252 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400253 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400254 } else {
255 if (rdev->pm.active_crtc_count > 1) {
256 for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
Alex Deucherd7311172010-05-03 01:13:14 -0400257 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400258 continue;
259 else if (i <= rdev->pm.current_power_state_index) {
260 rdev->pm.requested_power_state_index =
261 rdev->pm.current_power_state_index;
262 break;
263 } else {
264 rdev->pm.requested_power_state_index = i;
265 break;
266 }
267 }
268 } else
269 rdev->pm.requested_power_state_index =
270 rdev->pm.current_power_state_index + 1;
271 }
272 rdev->pm.requested_clock_mode_index = 0;
273 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400274 case DYNPM_ACTION_DEFAULT:
Alex Deucher58e21df2010-03-22 13:31:08 -0400275 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
276 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400277 rdev->pm.dynpm_can_upclock = false;
Alex Deucher58e21df2010-03-22 13:31:08 -0400278 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400279 case DYNPM_ACTION_NONE:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400280 default:
281 DRM_ERROR("Requested mode for not defined action\n");
282 return;
283 }
284 } else {
285 /* XXX select a power state based on AC/DC, single/dualhead, etc. */
286 /* for now just select the first power state and switch between clock modes */
287 /* power state array is low to high, default is first (0) */
288 if (rdev->pm.active_crtc_count > 1) {
289 rdev->pm.requested_power_state_index = -1;
290 /* start at 1 as we don't want the default mode */
291 for (i = 1; i < rdev->pm.num_power_states; i++) {
Alex Deucherd7311172010-05-03 01:13:14 -0400292 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400293 continue;
294 else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
295 (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
296 rdev->pm.requested_power_state_index = i;
297 break;
298 }
299 }
300 /* if nothing selected, grab the default state. */
301 if (rdev->pm.requested_power_state_index == -1)
302 rdev->pm.requested_power_state_index = 0;
303 } else
304 rdev->pm.requested_power_state_index = 1;
305
Alex Deucherce8f5372010-05-07 15:10:16 -0400306 switch (rdev->pm.dynpm_planned_action) {
307 case DYNPM_ACTION_MINIMUM:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400308 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400309 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400310 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400311 case DYNPM_ACTION_DOWNCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400312 if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
313 if (rdev->pm.current_clock_mode_index == 0) {
314 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400315 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400316 } else
317 rdev->pm.requested_clock_mode_index =
318 rdev->pm.current_clock_mode_index - 1;
319 } else {
320 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400321 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400322 }
Alex Deucherd7311172010-05-03 01:13:14 -0400323 /* don't use the power state if crtcs are active and no display flag is set */
324 if ((rdev->pm.active_crtc_count > 0) &&
325 (rdev->pm.power_state[rdev->pm.requested_power_state_index].
326 clock_info[rdev->pm.requested_clock_mode_index].flags &
327 RADEON_PM_MODE_NO_DISPLAY)) {
328 rdev->pm.requested_clock_mode_index++;
329 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400330 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400331 case DYNPM_ACTION_UPCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400332 if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
333 if (rdev->pm.current_clock_mode_index ==
334 (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
335 rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400336 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400337 } else
338 rdev->pm.requested_clock_mode_index =
339 rdev->pm.current_clock_mode_index + 1;
340 } else {
341 rdev->pm.requested_clock_mode_index =
342 rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400343 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400344 }
345 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400346 case DYNPM_ACTION_DEFAULT:
Alex Deucher58e21df2010-03-22 13:31:08 -0400347 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
348 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400349 rdev->pm.dynpm_can_upclock = false;
Alex Deucher58e21df2010-03-22 13:31:08 -0400350 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400351 case DYNPM_ACTION_NONE:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400352 default:
353 DRM_ERROR("Requested mode for not defined action\n");
354 return;
355 }
356 }
357
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000358 DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
Alex Deucherce8a3eb2010-05-07 16:58:27 -0400359 rdev->pm.power_state[rdev->pm.requested_power_state_index].
360 clock_info[rdev->pm.requested_clock_mode_index].sclk,
361 rdev->pm.power_state[rdev->pm.requested_power_state_index].
362 clock_info[rdev->pm.requested_clock_mode_index].mclk,
363 rdev->pm.power_state[rdev->pm.requested_power_state_index].
364 pcie_lanes);
Alex Deuchera48b9b42010-04-22 14:03:55 -0400365}
366
Alex Deucherce8f5372010-05-07 15:10:16 -0400367void rs780_pm_init_profile(struct radeon_device *rdev)
368{
369 if (rdev->pm.num_power_states == 2) {
370 /* default */
371 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
372 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
373 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
374 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
375 /* low sh */
376 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
377 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
378 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
379 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400380 /* mid sh */
381 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
382 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
383 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
384 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400385 /* high sh */
386 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
387 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
388 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
389 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
390 /* low mh */
391 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
392 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
393 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
394 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400395 /* mid mh */
396 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
397 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
398 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
399 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400400 /* high mh */
401 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
402 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
403 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
404 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
405 } else if (rdev->pm.num_power_states == 3) {
406 /* default */
407 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
408 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
409 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
410 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
411 /* low sh */
412 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
413 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
414 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
415 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400416 /* mid sh */
417 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
418 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
419 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
420 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400421 /* high sh */
422 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
423 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
424 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
425 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
426 /* low mh */
427 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
428 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
429 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
430 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400431 /* mid mh */
432 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
433 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
434 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
435 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400436 /* high mh */
437 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
438 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
439 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
440 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
441 } else {
442 /* default */
443 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
444 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
445 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
446 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
447 /* low sh */
448 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
449 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
450 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
451 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400452 /* mid sh */
453 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
454 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
455 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
456 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400457 /* high sh */
458 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
459 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
460 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
461 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
462 /* low mh */
463 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
464 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
465 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
466 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400467 /* mid mh */
468 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
469 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
470 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
471 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400472 /* high mh */
473 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
474 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
475 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
476 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
477 }
478}
479
480void r600_pm_init_profile(struct radeon_device *rdev)
481{
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400482 int idx;
483
Alex Deucherce8f5372010-05-07 15:10:16 -0400484 if (rdev->family == CHIP_R600) {
485 /* XXX */
486 /* default */
487 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
488 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
489 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400490 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400491 /* low sh */
492 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
493 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
494 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400495 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400496 /* mid sh */
497 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
498 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
499 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
500 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400501 /* high sh */
502 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
503 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
504 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400505 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400506 /* low mh */
507 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
508 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
509 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400510 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400511 /* mid mh */
512 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
513 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
514 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
515 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400516 /* high mh */
517 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
518 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
519 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400520 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400521 } else {
522 if (rdev->pm.num_power_states < 4) {
523 /* default */
524 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
525 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
526 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
527 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
528 /* low sh */
Alex Deucherce8f5372010-05-07 15:10:16 -0400529 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
530 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
531 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400532 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
533 /* mid sh */
534 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
535 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
536 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
537 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400538 /* high sh */
539 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
540 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
541 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
542 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
543 /* low mh */
Alex Deucher4bff5172010-05-17 19:41:26 -0400544 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
545 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
Alex Deucherce8f5372010-05-07 15:10:16 -0400546 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400547 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
548 /* low mh */
549 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
550 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
551 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
552 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400553 /* high mh */
Alex Deucher4bff5172010-05-17 19:41:26 -0400554 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
555 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
556 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
557 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
558 } else {
559 /* default */
560 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
561 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
562 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
563 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
564 /* low sh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400565 if (rdev->flags & RADEON_IS_MOBILITY)
566 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
567 else
568 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
569 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
570 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
571 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
572 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400573 /* mid sh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400574 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
575 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
576 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
577 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
Alex Deucher4bff5172010-05-17 19:41:26 -0400578 /* high sh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400579 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
580 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
581 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
Alex Deucher4bff5172010-05-17 19:41:26 -0400582 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
583 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
584 /* low mh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400585 if (rdev->flags & RADEON_IS_MOBILITY)
586 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
587 else
588 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
589 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
590 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
591 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
592 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400593 /* mid mh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400594 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
595 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
596 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
597 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
Alex Deucher4bff5172010-05-17 19:41:26 -0400598 /* high mh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400599 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
600 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
601 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
Alex Deucherce8f5372010-05-07 15:10:16 -0400602 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
603 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
604 }
605 }
Alex Deucherbae6b5622010-04-22 13:38:05 -0400606}
607
Alex Deucher49e02b72010-04-23 17:57:27 -0400608void r600_pm_misc(struct radeon_device *rdev)
609{
Rafał Miłeckia081a9d2010-06-07 18:20:25 -0400610 int req_ps_idx = rdev->pm.requested_power_state_index;
611 int req_cm_idx = rdev->pm.requested_clock_mode_index;
612 struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
613 struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
Alex Deucher7ac9aa52010-05-27 19:25:54 -0400614
Alex Deucher4d601732010-06-07 18:15:18 -0400615 if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
Alex Deuchera377e182011-06-20 13:00:31 -0400616 /* 0xff01 is a flag rather then an actual voltage */
617 if (voltage->voltage == 0xff01)
618 return;
Alex Deucher4d601732010-06-07 18:15:18 -0400619 if (voltage->voltage != rdev->pm.current_vddc) {
Alex Deucher8a83ec52011-04-12 14:49:23 -0400620 radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
Alex Deucher4d601732010-06-07 18:15:18 -0400621 rdev->pm.current_vddc = voltage->voltage;
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000622 DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
Alex Deucher4d601732010-06-07 18:15:18 -0400623 }
624 }
Alex Deucher49e02b72010-04-23 17:57:27 -0400625}
626
Alex Deucherdef9ba92010-04-22 12:39:58 -0400627bool r600_gui_idle(struct radeon_device *rdev)
628{
629 if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
630 return false;
631 else
632 return true;
633}
634
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500635/* hpd for digital panel detect/disconnect */
636bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
637{
638 bool connected = false;
639
640 if (ASIC_IS_DCE3(rdev)) {
641 switch (hpd) {
642 case RADEON_HPD_1:
643 if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
644 connected = true;
645 break;
646 case RADEON_HPD_2:
647 if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
648 connected = true;
649 break;
650 case RADEON_HPD_3:
651 if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
652 connected = true;
653 break;
654 case RADEON_HPD_4:
655 if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
656 connected = true;
657 break;
658 /* DCE 3.2 */
659 case RADEON_HPD_5:
660 if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
661 connected = true;
662 break;
663 case RADEON_HPD_6:
664 if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
665 connected = true;
666 break;
667 default:
668 break;
669 }
670 } else {
671 switch (hpd) {
672 case RADEON_HPD_1:
673 if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
674 connected = true;
675 break;
676 case RADEON_HPD_2:
677 if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
678 connected = true;
679 break;
680 case RADEON_HPD_3:
681 if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
682 connected = true;
683 break;
684 default:
685 break;
686 }
687 }
688 return connected;
689}
690
691void r600_hpd_set_polarity(struct radeon_device *rdev,
Alex Deucher429770b2009-12-04 15:26:55 -0500692 enum radeon_hpd_id hpd)
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500693{
694 u32 tmp;
695 bool connected = r600_hpd_sense(rdev, hpd);
696
697 if (ASIC_IS_DCE3(rdev)) {
698 switch (hpd) {
699 case RADEON_HPD_1:
700 tmp = RREG32(DC_HPD1_INT_CONTROL);
701 if (connected)
702 tmp &= ~DC_HPDx_INT_POLARITY;
703 else
704 tmp |= DC_HPDx_INT_POLARITY;
705 WREG32(DC_HPD1_INT_CONTROL, tmp);
706 break;
707 case RADEON_HPD_2:
708 tmp = RREG32(DC_HPD2_INT_CONTROL);
709 if (connected)
710 tmp &= ~DC_HPDx_INT_POLARITY;
711 else
712 tmp |= DC_HPDx_INT_POLARITY;
713 WREG32(DC_HPD2_INT_CONTROL, tmp);
714 break;
715 case RADEON_HPD_3:
716 tmp = RREG32(DC_HPD3_INT_CONTROL);
717 if (connected)
718 tmp &= ~DC_HPDx_INT_POLARITY;
719 else
720 tmp |= DC_HPDx_INT_POLARITY;
721 WREG32(DC_HPD3_INT_CONTROL, tmp);
722 break;
723 case RADEON_HPD_4:
724 tmp = RREG32(DC_HPD4_INT_CONTROL);
725 if (connected)
726 tmp &= ~DC_HPDx_INT_POLARITY;
727 else
728 tmp |= DC_HPDx_INT_POLARITY;
729 WREG32(DC_HPD4_INT_CONTROL, tmp);
730 break;
731 case RADEON_HPD_5:
732 tmp = RREG32(DC_HPD5_INT_CONTROL);
733 if (connected)
734 tmp &= ~DC_HPDx_INT_POLARITY;
735 else
736 tmp |= DC_HPDx_INT_POLARITY;
737 WREG32(DC_HPD5_INT_CONTROL, tmp);
738 break;
739 /* DCE 3.2 */
740 case RADEON_HPD_6:
741 tmp = RREG32(DC_HPD6_INT_CONTROL);
742 if (connected)
743 tmp &= ~DC_HPDx_INT_POLARITY;
744 else
745 tmp |= DC_HPDx_INT_POLARITY;
746 WREG32(DC_HPD6_INT_CONTROL, tmp);
747 break;
748 default:
749 break;
750 }
751 } else {
752 switch (hpd) {
753 case RADEON_HPD_1:
754 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
755 if (connected)
756 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
757 else
758 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
759 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
760 break;
761 case RADEON_HPD_2:
762 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
763 if (connected)
764 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
765 else
766 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
767 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
768 break;
769 case RADEON_HPD_3:
770 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
771 if (connected)
772 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
773 else
774 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
775 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
776 break;
777 default:
778 break;
779 }
780 }
781}
782
783void r600_hpd_init(struct radeon_device *rdev)
784{
785 struct drm_device *dev = rdev->ddev;
786 struct drm_connector *connector;
Christian Koenigfb982572012-05-17 01:33:30 +0200787 unsigned enable = 0;
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500788
Alex Deucher64912e92011-11-03 11:21:39 -0400789 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
790 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500791
Jerome Glisse455c89b2012-05-04 11:06:22 -0400792 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
793 connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
794 /* don't try to enable hpd on eDP or LVDS avoid breaking the
795 * aux dp channel on imac and help (but not completely fix)
796 * https://bugzilla.redhat.com/show_bug.cgi?id=726143
797 */
798 continue;
799 }
Alex Deucher64912e92011-11-03 11:21:39 -0400800 if (ASIC_IS_DCE3(rdev)) {
801 u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
802 if (ASIC_IS_DCE32(rdev))
803 tmp |= DC_HPDx_EN;
804
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500805 switch (radeon_connector->hpd.hpd) {
806 case RADEON_HPD_1:
807 WREG32(DC_HPD1_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500808 break;
809 case RADEON_HPD_2:
810 WREG32(DC_HPD2_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500811 break;
812 case RADEON_HPD_3:
813 WREG32(DC_HPD3_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500814 break;
815 case RADEON_HPD_4:
816 WREG32(DC_HPD4_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500817 break;
818 /* DCE 3.2 */
819 case RADEON_HPD_5:
820 WREG32(DC_HPD5_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500821 break;
822 case RADEON_HPD_6:
823 WREG32(DC_HPD6_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500824 break;
825 default:
826 break;
827 }
Alex Deucher64912e92011-11-03 11:21:39 -0400828 } else {
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500829 switch (radeon_connector->hpd.hpd) {
830 case RADEON_HPD_1:
831 WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500832 break;
833 case RADEON_HPD_2:
834 WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500835 break;
836 case RADEON_HPD_3:
837 WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500838 break;
839 default:
840 break;
841 }
842 }
Christian Koenigfb982572012-05-17 01:33:30 +0200843 enable |= 1 << radeon_connector->hpd.hpd;
Alex Deucher64912e92011-11-03 11:21:39 -0400844 radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500845 }
Christian Koenigfb982572012-05-17 01:33:30 +0200846 radeon_irq_kms_enable_hpd(rdev, enable);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500847}
848
849void r600_hpd_fini(struct radeon_device *rdev)
850{
851 struct drm_device *dev = rdev->ddev;
852 struct drm_connector *connector;
Christian Koenigfb982572012-05-17 01:33:30 +0200853 unsigned disable = 0;
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500854
Christian Koenigfb982572012-05-17 01:33:30 +0200855 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
856 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
857 if (ASIC_IS_DCE3(rdev)) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500858 switch (radeon_connector->hpd.hpd) {
859 case RADEON_HPD_1:
860 WREG32(DC_HPD1_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500861 break;
862 case RADEON_HPD_2:
863 WREG32(DC_HPD2_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500864 break;
865 case RADEON_HPD_3:
866 WREG32(DC_HPD3_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500867 break;
868 case RADEON_HPD_4:
869 WREG32(DC_HPD4_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500870 break;
871 /* DCE 3.2 */
872 case RADEON_HPD_5:
873 WREG32(DC_HPD5_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500874 break;
875 case RADEON_HPD_6:
876 WREG32(DC_HPD6_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500877 break;
878 default:
879 break;
880 }
Christian Koenigfb982572012-05-17 01:33:30 +0200881 } else {
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500882 switch (radeon_connector->hpd.hpd) {
883 case RADEON_HPD_1:
884 WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500885 break;
886 case RADEON_HPD_2:
887 WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500888 break;
889 case RADEON_HPD_3:
890 WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500891 break;
892 default:
893 break;
894 }
895 }
Christian Koenigfb982572012-05-17 01:33:30 +0200896 disable |= 1 << radeon_connector->hpd.hpd;
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500897 }
Christian Koenigfb982572012-05-17 01:33:30 +0200898 radeon_irq_kms_disable_hpd(rdev, disable);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500899}
900
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200901/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000902 * R600 PCIE GART
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200903 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000904void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200905{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000906 unsigned i;
907 u32 tmp;
908
Dave Airlie2e98f102010-02-15 15:54:45 +1000909 /* flush hdp cache so updates hit vram */
Alex Deucherf3886f82010-12-08 10:05:34 -0500910 if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
911 !(rdev->flags & RADEON_IS_AGP)) {
Jerome Glissec9a1be92011-11-03 11:16:49 -0400912 void __iomem *ptr = (void *)rdev->gart.ptr;
Alex Deucher812d0462010-07-26 18:51:53 -0400913 u32 tmp;
914
915 /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
916 * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
Alex Deucherf3886f82010-12-08 10:05:34 -0500917 * This seems to cause problems on some AGP cards. Just use the old
918 * method for them.
Alex Deucher812d0462010-07-26 18:51:53 -0400919 */
920 WREG32(HDP_DEBUG1, 0);
921 tmp = readl((void __iomem *)ptr);
922 } else
923 WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
Dave Airlie2e98f102010-02-15 15:54:45 +1000924
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000925 WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
926 WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
927 WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
928 for (i = 0; i < rdev->usec_timeout; i++) {
929 /* read MC_STATUS */
930 tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
931 tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
932 if (tmp == 2) {
933 printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
934 return;
935 }
936 if (tmp) {
937 return;
938 }
939 udelay(1);
940 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200941}
942
Jerome Glisse4aac0472009-09-14 18:29:49 +0200943int r600_pcie_gart_init(struct radeon_device *rdev)
944{
945 int r;
946
Jerome Glissec9a1be92011-11-03 11:16:49 -0400947 if (rdev->gart.robj) {
Joe Perchesfce7d612010-10-30 21:08:30 +0000948 WARN(1, "R600 PCIE GART already initialized\n");
Jerome Glisse4aac0472009-09-14 18:29:49 +0200949 return 0;
950 }
951 /* Initialize common gart structure */
952 r = radeon_gart_init(rdev);
953 if (r)
954 return r;
955 rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
956 return radeon_gart_table_vram_alloc(rdev);
957}
958
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400959static int r600_pcie_gart_enable(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200960{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000961 u32 tmp;
962 int r, i;
963
Jerome Glissec9a1be92011-11-03 11:16:49 -0400964 if (rdev->gart.robj == NULL) {
Jerome Glisse4aac0472009-09-14 18:29:49 +0200965 dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
966 return -EINVAL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000967 }
Jerome Glisse4aac0472009-09-14 18:29:49 +0200968 r = radeon_gart_table_vram_pin(rdev);
969 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000970 return r;
Dave Airlie82568562010-02-05 16:00:07 +1000971 radeon_gart_restore(rdev);
Dave Airliebc1a6312009-09-15 11:07:52 +1000972
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000973 /* Setup L2 cache */
974 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
975 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
976 EFFECTIVE_L2_QUEUE_SIZE(7));
977 WREG32(VM_L2_CNTL2, 0);
978 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
979 /* Setup TLB control */
980 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
981 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
982 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
983 ENABLE_WAIT_L2_QUERY;
984 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
985 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
986 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
987 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
988 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
989 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
990 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
991 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
992 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
993 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
994 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
995 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
996 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
997 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
998 WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
Jerome Glisse1a029b72009-10-06 19:04:30 +0200999 WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001000 WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
1001 WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
1002 RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
1003 WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
1004 (u32)(rdev->dummy_page.addr >> 12));
1005 for (i = 1; i < 7; i++)
1006 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
1007
1008 r600_pcie_gart_tlb_flush(rdev);
Tormod Voldenfcf4de52011-08-31 21:54:07 +00001009 DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
1010 (unsigned)(rdev->mc.gtt_size >> 20),
1011 (unsigned long long)rdev->gart.table_addr);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001012 rdev->gart.ready = true;
1013 return 0;
1014}
1015
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001016static void r600_pcie_gart_disable(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001017{
1018 u32 tmp;
Jerome Glissec9a1be92011-11-03 11:16:49 -04001019 int i;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001020
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001021 /* Disable all tables */
1022 for (i = 0; i < 7; i++)
1023 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
1024
1025 /* Disable L2 cache */
1026 WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
1027 EFFECTIVE_L2_QUEUE_SIZE(7));
1028 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
1029 /* Setup L1 TLB control */
1030 tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
1031 ENABLE_WAIT_L2_QUERY;
1032 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
1033 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
1034 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
1035 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
1036 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
1037 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
1038 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
1039 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
1040 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
1041 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
1042 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
1043 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
1044 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
1045 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
Jerome Glissec9a1be92011-11-03 11:16:49 -04001046 radeon_gart_table_vram_unpin(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001047}
1048
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001049static void r600_pcie_gart_fini(struct radeon_device *rdev)
Jerome Glisse4aac0472009-09-14 18:29:49 +02001050{
Jerome Glissef9274562010-03-17 14:44:29 +00001051 radeon_gart_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001052 r600_pcie_gart_disable(rdev);
1053 radeon_gart_table_vram_free(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001054}
1055
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001056static void r600_agp_enable(struct radeon_device *rdev)
Jerome Glisse1a029b72009-10-06 19:04:30 +02001057{
1058 u32 tmp;
1059 int i;
1060
1061 /* Setup L2 cache */
1062 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
1063 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
1064 EFFECTIVE_L2_QUEUE_SIZE(7));
1065 WREG32(VM_L2_CNTL2, 0);
1066 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
1067 /* Setup TLB control */
1068 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
1069 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
1070 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
1071 ENABLE_WAIT_L2_QUERY;
1072 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
1073 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
1074 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
1075 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
1076 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
1077 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
1078 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
1079 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
1080 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
1081 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
1082 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
1083 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
1084 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
1085 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
1086 for (i = 0; i < 7; i++)
1087 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
1088}
1089
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001090int r600_mc_wait_for_idle(struct radeon_device *rdev)
1091{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001092 unsigned i;
1093 u32 tmp;
1094
1095 for (i = 0; i < rdev->usec_timeout; i++) {
1096 /* read MC_STATUS */
1097 tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
1098 if (!tmp)
1099 return 0;
1100 udelay(1);
1101 }
1102 return -1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001103}
1104
Samuel Li65337e62013-04-05 17:50:53 -04001105uint32_t rs780_mc_rreg(struct radeon_device *rdev, uint32_t reg)
1106{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04001107 unsigned long flags;
Samuel Li65337e62013-04-05 17:50:53 -04001108 uint32_t r;
1109
Alex Deucher0a5b7b02013-09-03 19:00:09 -04001110 spin_lock_irqsave(&rdev->mc_idx_lock, flags);
Samuel Li65337e62013-04-05 17:50:53 -04001111 WREG32(R_0028F8_MC_INDEX, S_0028F8_MC_IND_ADDR(reg));
1112 r = RREG32(R_0028FC_MC_DATA);
1113 WREG32(R_0028F8_MC_INDEX, ~C_0028F8_MC_IND_ADDR);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04001114 spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
Samuel Li65337e62013-04-05 17:50:53 -04001115 return r;
1116}
1117
1118void rs780_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1119{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04001120 unsigned long flags;
1121
1122 spin_lock_irqsave(&rdev->mc_idx_lock, flags);
Samuel Li65337e62013-04-05 17:50:53 -04001123 WREG32(R_0028F8_MC_INDEX, S_0028F8_MC_IND_ADDR(reg) |
1124 S_0028F8_MC_IND_WR_EN(1));
1125 WREG32(R_0028FC_MC_DATA, v);
1126 WREG32(R_0028F8_MC_INDEX, 0x7F);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04001127 spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
Samuel Li65337e62013-04-05 17:50:53 -04001128}
1129
Jerome Glissea3c19452009-10-01 18:02:13 +02001130static void r600_mc_program(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001131{
Jerome Glissea3c19452009-10-01 18:02:13 +02001132 struct rv515_mc_save save;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001133 u32 tmp;
1134 int i, j;
1135
1136 /* Initialize HDP */
1137 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1138 WREG32((0x2c14 + j), 0x00000000);
1139 WREG32((0x2c18 + j), 0x00000000);
1140 WREG32((0x2c1c + j), 0x00000000);
1141 WREG32((0x2c20 + j), 0x00000000);
1142 WREG32((0x2c24 + j), 0x00000000);
1143 }
1144 WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
1145
Jerome Glissea3c19452009-10-01 18:02:13 +02001146 rv515_mc_stop(rdev, &save);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001147 if (r600_mc_wait_for_idle(rdev)) {
Jerome Glissea3c19452009-10-01 18:02:13 +02001148 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001149 }
Jerome Glissea3c19452009-10-01 18:02:13 +02001150 /* Lockout access through VGA aperture (doesn't exist before R600) */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001151 WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001152 /* Update configuration */
Jerome Glisse1a029b72009-10-06 19:04:30 +02001153 if (rdev->flags & RADEON_IS_AGP) {
1154 if (rdev->mc.vram_start < rdev->mc.gtt_start) {
1155 /* VRAM before AGP */
1156 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1157 rdev->mc.vram_start >> 12);
1158 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1159 rdev->mc.gtt_end >> 12);
1160 } else {
1161 /* VRAM after AGP */
1162 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1163 rdev->mc.gtt_start >> 12);
1164 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1165 rdev->mc.vram_end >> 12);
1166 }
1167 } else {
1168 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
1169 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
1170 }
Alex Deucher16cdf042011-10-28 10:30:02 -04001171 WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
Jerome Glisse1a029b72009-10-06 19:04:30 +02001172 tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001173 tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
1174 WREG32(MC_VM_FB_LOCATION, tmp);
1175 WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
1176 WREG32(HDP_NONSURFACE_INFO, (2 << 7));
Jerome Glisse46fcd2b2010-06-03 19:34:48 +02001177 WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001178 if (rdev->flags & RADEON_IS_AGP) {
Jerome Glisse1a029b72009-10-06 19:04:30 +02001179 WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
1180 WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001181 WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
1182 } else {
1183 WREG32(MC_VM_AGP_BASE, 0);
1184 WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
1185 WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
1186 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001187 if (r600_mc_wait_for_idle(rdev)) {
Jerome Glissea3c19452009-10-01 18:02:13 +02001188 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001189 }
Jerome Glissea3c19452009-10-01 18:02:13 +02001190 rv515_mc_resume(rdev, &save);
Dave Airlie698443d2009-09-18 14:16:38 +10001191 /* we need to own VRAM, so turn off the VGA renderer here
1192 * to stop it overwriting our objects */
Jerome Glissed39c3b82009-09-28 18:34:43 +02001193 rv515_vga_render_disable(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001194}
1195
Jerome Glissed594e462010-02-17 21:54:29 +00001196/**
1197 * r600_vram_gtt_location - try to find VRAM & GTT location
1198 * @rdev: radeon device structure holding all necessary informations
1199 * @mc: memory controller structure holding memory informations
1200 *
1201 * Function will place try to place VRAM at same place as in CPU (PCI)
1202 * address space as some GPU seems to have issue when we reprogram at
1203 * different address space.
1204 *
1205 * If there is not enough space to fit the unvisible VRAM after the
1206 * aperture then we limit the VRAM size to the aperture.
1207 *
1208 * If we are using AGP then place VRAM adjacent to AGP aperture are we need
1209 * them to be in one from GPU point of view so that we can program GPU to
1210 * catch access outside them (weird GPU policy see ??).
1211 *
1212 * This function will never fails, worst case are limiting VRAM or GTT.
1213 *
1214 * Note: GTT start, end, size should be initialized before calling this
1215 * function on AGP platform.
1216 */
Alex Deucher0ef0c1f2010-11-22 17:56:26 -05001217static void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
Jerome Glissed594e462010-02-17 21:54:29 +00001218{
1219 u64 size_bf, size_af;
1220
1221 if (mc->mc_vram_size > 0xE0000000) {
1222 /* leave room for at least 512M GTT */
1223 dev_warn(rdev->dev, "limiting VRAM\n");
1224 mc->real_vram_size = 0xE0000000;
1225 mc->mc_vram_size = 0xE0000000;
1226 }
1227 if (rdev->flags & RADEON_IS_AGP) {
1228 size_bf = mc->gtt_start;
Alex Deucher9ed8b1f2013-04-08 11:13:01 -04001229 size_af = mc->mc_mask - mc->gtt_end;
Jerome Glissed594e462010-02-17 21:54:29 +00001230 if (size_bf > size_af) {
1231 if (mc->mc_vram_size > size_bf) {
1232 dev_warn(rdev->dev, "limiting VRAM\n");
1233 mc->real_vram_size = size_bf;
1234 mc->mc_vram_size = size_bf;
1235 }
1236 mc->vram_start = mc->gtt_start - mc->mc_vram_size;
1237 } else {
1238 if (mc->mc_vram_size > size_af) {
1239 dev_warn(rdev->dev, "limiting VRAM\n");
1240 mc->real_vram_size = size_af;
1241 mc->mc_vram_size = size_af;
1242 }
Jerome Glissedfc6ae52012-04-17 16:51:38 -04001243 mc->vram_start = mc->gtt_end + 1;
Jerome Glissed594e462010-02-17 21:54:29 +00001244 }
1245 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
1246 dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
1247 mc->mc_vram_size >> 20, mc->vram_start,
1248 mc->vram_end, mc->real_vram_size >> 20);
1249 } else {
1250 u64 base = 0;
Alex Deucher8961d522010-12-03 14:37:22 -05001251 if (rdev->flags & RADEON_IS_IGP) {
1252 base = RREG32(MC_VM_FB_LOCATION) & 0xFFFF;
1253 base <<= 24;
1254 }
Jerome Glissed594e462010-02-17 21:54:29 +00001255 radeon_vram_location(rdev, &rdev->mc, base);
Alex Deucher8d369bb2010-07-15 10:51:10 -04001256 rdev->mc.gtt_base_align = 0;
Jerome Glissed594e462010-02-17 21:54:29 +00001257 radeon_gtt_location(rdev, mc);
1258 }
1259}
1260
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001261static int r600_mc_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001262{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001263 u32 tmp;
Alex Deucher5885b7a2009-10-19 17:23:33 -04001264 int chansize, numchan;
Samuel Li65337e62013-04-05 17:50:53 -04001265 uint32_t h_addr, l_addr;
1266 unsigned long long k8_addr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001267
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001268 /* Get VRAM informations */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001269 rdev->mc.vram_is_ddr = true;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001270 tmp = RREG32(RAMCFG);
1271 if (tmp & CHANSIZE_OVERRIDE) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001272 chansize = 16;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001273 } else if (tmp & CHANSIZE_MASK) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001274 chansize = 64;
1275 } else {
1276 chansize = 32;
1277 }
Alex Deucher5885b7a2009-10-19 17:23:33 -04001278 tmp = RREG32(CHMAP);
1279 switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
1280 case 0:
1281 default:
1282 numchan = 1;
1283 break;
1284 case 1:
1285 numchan = 2;
1286 break;
1287 case 2:
1288 numchan = 4;
1289 break;
1290 case 3:
1291 numchan = 8;
1292 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001293 }
Alex Deucher5885b7a2009-10-19 17:23:33 -04001294 rdev->mc.vram_width = numchan * chansize;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001295 /* Could aper size report 0 ? */
Jordan Crouse01d73a62010-05-27 13:40:24 -06001296 rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
1297 rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001298 /* Setup GPU memory space */
1299 rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
1300 rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
Jerome Glisse51e5fcd2010-02-19 14:33:54 +00001301 rdev->mc.visible_vram_size = rdev->mc.aper_size;
Jerome Glissed594e462010-02-17 21:54:29 +00001302 r600_vram_gtt_location(rdev, &rdev->mc);
Alex Deucherf47299c2010-03-16 20:54:38 -04001303
Alex Deucherf8920342010-06-30 12:02:03 -04001304 if (rdev->flags & RADEON_IS_IGP) {
1305 rs690_pm_info(rdev);
Alex Deucher06b64762010-01-05 11:27:29 -05001306 rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
Samuel Li65337e62013-04-05 17:50:53 -04001307
1308 if (rdev->family == CHIP_RS780 || rdev->family == CHIP_RS880) {
1309 /* Use K8 direct mapping for fast fb access. */
1310 rdev->fastfb_working = false;
1311 h_addr = G_000012_K8_ADDR_EXT(RREG32_MC(R_000012_MC_MISC_UMA_CNTL));
1312 l_addr = RREG32_MC(R_000011_K8_FB_LOCATION);
1313 k8_addr = ((unsigned long long)h_addr) << 32 | l_addr;
1314#if defined(CONFIG_X86_32) && !defined(CONFIG_X86_PAE)
1315 if (k8_addr + rdev->mc.visible_vram_size < 0x100000000ULL)
1316#endif
1317 {
1318 /* FastFB shall be used with UMA memory. Here it is simply disabled when sideport
1319 * memory is present.
1320 */
1321 if (rdev->mc.igp_sideport_enabled == false && radeon_fastfb == 1) {
1322 DRM_INFO("Direct mapping: aper base at 0x%llx, replaced by direct mapping base 0x%llx.\n",
1323 (unsigned long long)rdev->mc.aper_base, k8_addr);
1324 rdev->mc.aper_base = (resource_size_t)k8_addr;
1325 rdev->fastfb_working = true;
1326 }
1327 }
1328 }
Alex Deucherf8920342010-06-30 12:02:03 -04001329 }
Samuel Li65337e62013-04-05 17:50:53 -04001330
Alex Deucherf47299c2010-03-16 20:54:38 -04001331 radeon_update_bandwidth_info(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001332 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001333}
1334
Alex Deucher16cdf042011-10-28 10:30:02 -04001335int r600_vram_scratch_init(struct radeon_device *rdev)
1336{
1337 int r;
1338
1339 if (rdev->vram_scratch.robj == NULL) {
1340 r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE,
1341 PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
Alex Deucher40f5cf92012-05-10 18:33:13 -04001342 NULL, &rdev->vram_scratch.robj);
Alex Deucher16cdf042011-10-28 10:30:02 -04001343 if (r) {
1344 return r;
1345 }
1346 }
1347
1348 r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
1349 if (unlikely(r != 0))
1350 return r;
1351 r = radeon_bo_pin(rdev->vram_scratch.robj,
1352 RADEON_GEM_DOMAIN_VRAM, &rdev->vram_scratch.gpu_addr);
1353 if (r) {
1354 radeon_bo_unreserve(rdev->vram_scratch.robj);
1355 return r;
1356 }
1357 r = radeon_bo_kmap(rdev->vram_scratch.robj,
1358 (void **)&rdev->vram_scratch.ptr);
1359 if (r)
1360 radeon_bo_unpin(rdev->vram_scratch.robj);
1361 radeon_bo_unreserve(rdev->vram_scratch.robj);
1362
1363 return r;
1364}
1365
1366void r600_vram_scratch_fini(struct radeon_device *rdev)
1367{
1368 int r;
1369
1370 if (rdev->vram_scratch.robj == NULL) {
1371 return;
1372 }
1373 r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
1374 if (likely(r == 0)) {
1375 radeon_bo_kunmap(rdev->vram_scratch.robj);
1376 radeon_bo_unpin(rdev->vram_scratch.robj);
1377 radeon_bo_unreserve(rdev->vram_scratch.robj);
1378 }
1379 radeon_bo_unref(&rdev->vram_scratch.robj);
1380}
1381
Alex Deucher410a3412013-01-18 13:05:39 -05001382void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung)
1383{
1384 u32 tmp = RREG32(R600_BIOS_3_SCRATCH);
1385
1386 if (hung)
1387 tmp |= ATOM_S3_ASIC_GUI_ENGINE_HUNG;
1388 else
1389 tmp &= ~ATOM_S3_ASIC_GUI_ENGINE_HUNG;
1390
1391 WREG32(R600_BIOS_3_SCRATCH, tmp);
1392}
1393
Alex Deucherd3cb7812013-01-18 13:53:37 -05001394static void r600_print_gpu_status_regs(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001395{
Jerome Glisse64c56e82013-01-02 17:30:35 -05001396 dev_info(rdev->dev, " R_008010_GRBM_STATUS = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001397 RREG32(R_008010_GRBM_STATUS));
Jerome Glisse64c56e82013-01-02 17:30:35 -05001398 dev_info(rdev->dev, " R_008014_GRBM_STATUS2 = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001399 RREG32(R_008014_GRBM_STATUS2));
Jerome Glisse64c56e82013-01-02 17:30:35 -05001400 dev_info(rdev->dev, " R_000E50_SRBM_STATUS = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001401 RREG32(R_000E50_SRBM_STATUS));
Jerome Glisse440a7cd2012-06-27 12:25:01 -04001402 dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001403 RREG32(CP_STALLED_STAT1));
Jerome Glisse440a7cd2012-06-27 12:25:01 -04001404 dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001405 RREG32(CP_STALLED_STAT2));
Jerome Glisse440a7cd2012-06-27 12:25:01 -04001406 dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001407 RREG32(CP_BUSY_STAT));
Jerome Glisse440a7cd2012-06-27 12:25:01 -04001408 dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001409 RREG32(CP_STAT));
Alex Deucher71e3d152013-01-03 12:20:35 -05001410 dev_info(rdev->dev, " R_00D034_DMA_STATUS_REG = 0x%08X\n",
1411 RREG32(DMA_STATUS_REG));
1412}
1413
Alex Deucherf13f7732013-01-18 18:12:22 -05001414static bool r600_is_display_hung(struct radeon_device *rdev)
1415{
1416 u32 crtc_hung = 0;
1417 u32 crtc_status[2];
1418 u32 i, j, tmp;
1419
1420 for (i = 0; i < rdev->num_crtc; i++) {
1421 if (RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i]) & AVIVO_CRTC_EN) {
1422 crtc_status[i] = RREG32(AVIVO_D1CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
1423 crtc_hung |= (1 << i);
1424 }
1425 }
1426
1427 for (j = 0; j < 10; j++) {
1428 for (i = 0; i < rdev->num_crtc; i++) {
1429 if (crtc_hung & (1 << i)) {
1430 tmp = RREG32(AVIVO_D1CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
1431 if (tmp != crtc_status[i])
1432 crtc_hung &= ~(1 << i);
1433 }
1434 }
1435 if (crtc_hung == 0)
1436 return false;
1437 udelay(100);
1438 }
1439
1440 return true;
1441}
1442
Christian König2483b4e2013-08-13 11:56:54 +02001443u32 r600_gpu_check_soft_reset(struct radeon_device *rdev)
Alex Deucherf13f7732013-01-18 18:12:22 -05001444{
1445 u32 reset_mask = 0;
1446 u32 tmp;
1447
1448 /* GRBM_STATUS */
1449 tmp = RREG32(R_008010_GRBM_STATUS);
1450 if (rdev->family >= CHIP_RV770) {
1451 if (G_008010_PA_BUSY(tmp) | G_008010_SC_BUSY(tmp) |
1452 G_008010_SH_BUSY(tmp) | G_008010_SX_BUSY(tmp) |
1453 G_008010_TA_BUSY(tmp) | G_008010_VGT_BUSY(tmp) |
1454 G_008010_DB03_BUSY(tmp) | G_008010_CB03_BUSY(tmp) |
1455 G_008010_SPI03_BUSY(tmp) | G_008010_VGT_BUSY_NO_DMA(tmp))
1456 reset_mask |= RADEON_RESET_GFX;
1457 } else {
1458 if (G_008010_PA_BUSY(tmp) | G_008010_SC_BUSY(tmp) |
1459 G_008010_SH_BUSY(tmp) | G_008010_SX_BUSY(tmp) |
1460 G_008010_TA03_BUSY(tmp) | G_008010_VGT_BUSY(tmp) |
1461 G_008010_DB03_BUSY(tmp) | G_008010_CB03_BUSY(tmp) |
1462 G_008010_SPI03_BUSY(tmp) | G_008010_VGT_BUSY_NO_DMA(tmp))
1463 reset_mask |= RADEON_RESET_GFX;
1464 }
1465
1466 if (G_008010_CF_RQ_PENDING(tmp) | G_008010_PF_RQ_PENDING(tmp) |
1467 G_008010_CP_BUSY(tmp) | G_008010_CP_COHERENCY_BUSY(tmp))
1468 reset_mask |= RADEON_RESET_CP;
1469
1470 if (G_008010_GRBM_EE_BUSY(tmp))
1471 reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP;
1472
1473 /* DMA_STATUS_REG */
1474 tmp = RREG32(DMA_STATUS_REG);
1475 if (!(tmp & DMA_IDLE))
1476 reset_mask |= RADEON_RESET_DMA;
1477
1478 /* SRBM_STATUS */
1479 tmp = RREG32(R_000E50_SRBM_STATUS);
1480 if (G_000E50_RLC_RQ_PENDING(tmp) | G_000E50_RLC_BUSY(tmp))
1481 reset_mask |= RADEON_RESET_RLC;
1482
1483 if (G_000E50_IH_BUSY(tmp))
1484 reset_mask |= RADEON_RESET_IH;
1485
1486 if (G_000E50_SEM_BUSY(tmp))
1487 reset_mask |= RADEON_RESET_SEM;
1488
1489 if (G_000E50_GRBM_RQ_PENDING(tmp))
1490 reset_mask |= RADEON_RESET_GRBM;
1491
1492 if (G_000E50_VMC_BUSY(tmp))
1493 reset_mask |= RADEON_RESET_VMC;
1494
1495 if (G_000E50_MCB_BUSY(tmp) | G_000E50_MCDZ_BUSY(tmp) |
1496 G_000E50_MCDY_BUSY(tmp) | G_000E50_MCDX_BUSY(tmp) |
1497 G_000E50_MCDW_BUSY(tmp))
1498 reset_mask |= RADEON_RESET_MC;
1499
1500 if (r600_is_display_hung(rdev))
1501 reset_mask |= RADEON_RESET_DISPLAY;
1502
Alex Deucherd808fc82013-02-28 10:03:08 -05001503 /* Skip MC reset as it's mostly likely not hung, just busy */
1504 if (reset_mask & RADEON_RESET_MC) {
1505 DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
1506 reset_mask &= ~RADEON_RESET_MC;
1507 }
1508
Alex Deucherf13f7732013-01-18 18:12:22 -05001509 return reset_mask;
1510}
1511
1512static void r600_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
Alex Deucher71e3d152013-01-03 12:20:35 -05001513{
1514 struct rv515_mc_save save;
Alex Deucherd3cb7812013-01-18 13:53:37 -05001515 u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
1516 u32 tmp;
Alex Deucher19fc42e2013-01-14 11:04:39 -05001517
Alex Deucher71e3d152013-01-03 12:20:35 -05001518 if (reset_mask == 0)
Alex Deucherf13f7732013-01-18 18:12:22 -05001519 return;
Alex Deucher71e3d152013-01-03 12:20:35 -05001520
1521 dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
1522
Alex Deucherd3cb7812013-01-18 13:53:37 -05001523 r600_print_gpu_status_regs(rdev);
1524
Alex Deucherd3cb7812013-01-18 13:53:37 -05001525 /* Disable CP parsing/prefetching */
1526 if (rdev->family >= CHIP_RV770)
1527 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1) | S_0086D8_CP_PFP_HALT(1));
1528 else
1529 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
Alex Deucher71e3d152013-01-03 12:20:35 -05001530
Alex Deucherd3cb7812013-01-18 13:53:37 -05001531 /* disable the RLC */
1532 WREG32(RLC_CNTL, 0);
1533
1534 if (reset_mask & RADEON_RESET_DMA) {
1535 /* Disable DMA */
1536 tmp = RREG32(DMA_RB_CNTL);
1537 tmp &= ~DMA_RB_ENABLE;
1538 WREG32(DMA_RB_CNTL, tmp);
1539 }
1540
1541 mdelay(50);
1542
Alex Deucherca578022013-01-23 18:56:08 -05001543 rv515_mc_stop(rdev, &save);
1544 if (r600_mc_wait_for_idle(rdev)) {
1545 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1546 }
1547
Alex Deucherd3cb7812013-01-18 13:53:37 -05001548 if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE)) {
1549 if (rdev->family >= CHIP_RV770)
1550 grbm_soft_reset |= S_008020_SOFT_RESET_DB(1) |
1551 S_008020_SOFT_RESET_CB(1) |
1552 S_008020_SOFT_RESET_PA(1) |
1553 S_008020_SOFT_RESET_SC(1) |
1554 S_008020_SOFT_RESET_SPI(1) |
1555 S_008020_SOFT_RESET_SX(1) |
1556 S_008020_SOFT_RESET_SH(1) |
1557 S_008020_SOFT_RESET_TC(1) |
1558 S_008020_SOFT_RESET_TA(1) |
1559 S_008020_SOFT_RESET_VC(1) |
1560 S_008020_SOFT_RESET_VGT(1);
1561 else
1562 grbm_soft_reset |= S_008020_SOFT_RESET_CR(1) |
1563 S_008020_SOFT_RESET_DB(1) |
1564 S_008020_SOFT_RESET_CB(1) |
1565 S_008020_SOFT_RESET_PA(1) |
1566 S_008020_SOFT_RESET_SC(1) |
1567 S_008020_SOFT_RESET_SMX(1) |
1568 S_008020_SOFT_RESET_SPI(1) |
1569 S_008020_SOFT_RESET_SX(1) |
1570 S_008020_SOFT_RESET_SH(1) |
1571 S_008020_SOFT_RESET_TC(1) |
1572 S_008020_SOFT_RESET_TA(1) |
1573 S_008020_SOFT_RESET_VC(1) |
1574 S_008020_SOFT_RESET_VGT(1);
1575 }
1576
1577 if (reset_mask & RADEON_RESET_CP) {
1578 grbm_soft_reset |= S_008020_SOFT_RESET_CP(1) |
1579 S_008020_SOFT_RESET_VGT(1);
1580
1581 srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1);
1582 }
1583
1584 if (reset_mask & RADEON_RESET_DMA) {
1585 if (rdev->family >= CHIP_RV770)
1586 srbm_soft_reset |= RV770_SOFT_RESET_DMA;
1587 else
1588 srbm_soft_reset |= SOFT_RESET_DMA;
1589 }
1590
Alex Deucherf13f7732013-01-18 18:12:22 -05001591 if (reset_mask & RADEON_RESET_RLC)
1592 srbm_soft_reset |= S_000E60_SOFT_RESET_RLC(1);
1593
1594 if (reset_mask & RADEON_RESET_SEM)
1595 srbm_soft_reset |= S_000E60_SOFT_RESET_SEM(1);
1596
1597 if (reset_mask & RADEON_RESET_IH)
1598 srbm_soft_reset |= S_000E60_SOFT_RESET_IH(1);
1599
1600 if (reset_mask & RADEON_RESET_GRBM)
1601 srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1);
1602
Alex Deucher24178ec2013-01-24 15:00:17 -05001603 if (!(rdev->flags & RADEON_IS_IGP)) {
1604 if (reset_mask & RADEON_RESET_MC)
1605 srbm_soft_reset |= S_000E60_SOFT_RESET_MC(1);
1606 }
Alex Deucherf13f7732013-01-18 18:12:22 -05001607
1608 if (reset_mask & RADEON_RESET_VMC)
1609 srbm_soft_reset |= S_000E60_SOFT_RESET_VMC(1);
1610
Alex Deucherd3cb7812013-01-18 13:53:37 -05001611 if (grbm_soft_reset) {
1612 tmp = RREG32(R_008020_GRBM_SOFT_RESET);
1613 tmp |= grbm_soft_reset;
1614 dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
1615 WREG32(R_008020_GRBM_SOFT_RESET, tmp);
1616 tmp = RREG32(R_008020_GRBM_SOFT_RESET);
1617
1618 udelay(50);
1619
1620 tmp &= ~grbm_soft_reset;
1621 WREG32(R_008020_GRBM_SOFT_RESET, tmp);
1622 tmp = RREG32(R_008020_GRBM_SOFT_RESET);
1623 }
1624
1625 if (srbm_soft_reset) {
1626 tmp = RREG32(SRBM_SOFT_RESET);
1627 tmp |= srbm_soft_reset;
1628 dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
1629 WREG32(SRBM_SOFT_RESET, tmp);
1630 tmp = RREG32(SRBM_SOFT_RESET);
1631
1632 udelay(50);
1633
1634 tmp &= ~srbm_soft_reset;
1635 WREG32(SRBM_SOFT_RESET, tmp);
1636 tmp = RREG32(SRBM_SOFT_RESET);
1637 }
Alex Deucher71e3d152013-01-03 12:20:35 -05001638
1639 /* Wait a little for things to settle down */
1640 mdelay(1);
1641
Jerome Glissea3c19452009-10-01 18:02:13 +02001642 rv515_mc_resume(rdev, &save);
Alex Deucherd3cb7812013-01-18 13:53:37 -05001643 udelay(50);
Alex Deucher410a3412013-01-18 13:05:39 -05001644
Alex Deucherd3cb7812013-01-18 13:53:37 -05001645 r600_print_gpu_status_regs(rdev);
Alex Deucherd3cb7812013-01-18 13:53:37 -05001646}
1647
Alex Deucherde9ae742013-11-01 19:01:36 -04001648static void r600_gpu_pci_config_reset(struct radeon_device *rdev)
1649{
1650 struct rv515_mc_save save;
1651 u32 tmp, i;
1652
1653 dev_info(rdev->dev, "GPU pci config reset\n");
1654
1655 /* disable dpm? */
1656
1657 /* Disable CP parsing/prefetching */
1658 if (rdev->family >= CHIP_RV770)
1659 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1) | S_0086D8_CP_PFP_HALT(1));
1660 else
1661 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
1662
1663 /* disable the RLC */
1664 WREG32(RLC_CNTL, 0);
1665
1666 /* Disable DMA */
1667 tmp = RREG32(DMA_RB_CNTL);
1668 tmp &= ~DMA_RB_ENABLE;
1669 WREG32(DMA_RB_CNTL, tmp);
1670
1671 mdelay(50);
1672
1673 /* set mclk/sclk to bypass */
1674 if (rdev->family >= CHIP_RV770)
1675 rv770_set_clk_bypass_mode(rdev);
1676 /* disable BM */
1677 pci_clear_master(rdev->pdev);
1678 /* disable mem access */
1679 rv515_mc_stop(rdev, &save);
1680 if (r600_mc_wait_for_idle(rdev)) {
1681 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1682 }
1683
1684 /* BIF reset workaround. Not sure if this is needed on 6xx */
1685 tmp = RREG32(BUS_CNTL);
1686 tmp |= VGA_COHE_SPEC_TIMER_DIS;
1687 WREG32(BUS_CNTL, tmp);
1688
1689 tmp = RREG32(BIF_SCRATCH0);
1690
1691 /* reset */
1692 radeon_pci_config_reset(rdev);
1693 mdelay(1);
1694
1695 /* BIF reset workaround. Not sure if this is needed on 6xx */
1696 tmp = SOFT_RESET_BIF;
1697 WREG32(SRBM_SOFT_RESET, tmp);
1698 mdelay(1);
1699 WREG32(SRBM_SOFT_RESET, 0);
1700
1701 /* wait for asic to come out of reset */
1702 for (i = 0; i < rdev->usec_timeout; i++) {
1703 if (RREG32(CONFIG_MEMSIZE) != 0xffffffff)
1704 break;
1705 udelay(1);
1706 }
1707}
1708
Alex Deucherd3cb7812013-01-18 13:53:37 -05001709int r600_asic_reset(struct radeon_device *rdev)
1710{
Alex Deucherf13f7732013-01-18 18:12:22 -05001711 u32 reset_mask;
1712
1713 reset_mask = r600_gpu_check_soft_reset(rdev);
1714
1715 if (reset_mask)
1716 r600_set_bios_scratch_engine_hung(rdev, true);
1717
Alex Deucherde9ae742013-11-01 19:01:36 -04001718 /* try soft reset */
Alex Deucherf13f7732013-01-18 18:12:22 -05001719 r600_gpu_soft_reset(rdev, reset_mask);
1720
1721 reset_mask = r600_gpu_check_soft_reset(rdev);
1722
Alex Deucherde9ae742013-11-01 19:01:36 -04001723 /* try pci config reset */
1724 if (reset_mask && radeon_hard_reset)
1725 r600_gpu_pci_config_reset(rdev);
1726
1727 reset_mask = r600_gpu_check_soft_reset(rdev);
1728
Alex Deucherf13f7732013-01-18 18:12:22 -05001729 if (!reset_mask)
1730 r600_set_bios_scratch_engine_hung(rdev, false);
1731
1732 return 0;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001733}
1734
Alex Deucher123bc182013-01-24 11:37:19 -05001735/**
1736 * r600_gfx_is_lockup - Check if the GFX engine is locked up
1737 *
1738 * @rdev: radeon_device pointer
1739 * @ring: radeon_ring structure holding ring information
1740 *
1741 * Check if the GFX engine is locked up.
1742 * Returns true if the engine appears to be locked up, false if not.
1743 */
1744bool r600_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse225758d2010-03-09 14:45:10 +00001745{
Alex Deucher123bc182013-01-24 11:37:19 -05001746 u32 reset_mask = r600_gpu_check_soft_reset(rdev);
Jerome Glisse225758d2010-03-09 14:45:10 +00001747
Alex Deucher123bc182013-01-24 11:37:19 -05001748 if (!(reset_mask & (RADEON_RESET_GFX |
1749 RADEON_RESET_COMPUTE |
1750 RADEON_RESET_CP))) {
Christian König069211e2012-05-02 15:11:20 +02001751 radeon_ring_lockup_update(ring);
Jerome Glisse225758d2010-03-09 14:45:10 +00001752 return false;
1753 }
1754 /* force CP activities */
Christian König7b9ef162012-05-02 15:11:23 +02001755 radeon_ring_force_activity(rdev, ring);
Christian König069211e2012-05-02 15:11:20 +02001756 return radeon_ring_test_lockup(rdev, ring);
Jerome Glisse225758d2010-03-09 14:45:10 +00001757}
1758
Alex Deucher416a2bd2012-05-31 19:00:25 -04001759u32 r6xx_remap_render_backend(struct radeon_device *rdev,
1760 u32 tiling_pipe_num,
1761 u32 max_rb_num,
1762 u32 total_max_rb_num,
1763 u32 disabled_rb_mask)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001764{
Alex Deucher416a2bd2012-05-31 19:00:25 -04001765 u32 rendering_pipe_num, rb_num_width, req_rb_num;
Mikko Tiihonenf689e3a2013-01-30 14:10:04 -05001766 u32 pipe_rb_ratio, pipe_rb_remain, tmp;
Alex Deucher416a2bd2012-05-31 19:00:25 -04001767 u32 data = 0, mask = 1 << (max_rb_num - 1);
1768 unsigned i, j;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001769
Alex Deucher416a2bd2012-05-31 19:00:25 -04001770 /* mask out the RBs that don't exist on that asic */
Mikko Tiihonenf689e3a2013-01-30 14:10:04 -05001771 tmp = disabled_rb_mask | ((0xff << max_rb_num) & 0xff);
1772 /* make sure at least one RB is available */
1773 if ((tmp & 0xff) != 0xff)
1774 disabled_rb_mask = tmp;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001775
Alex Deucher416a2bd2012-05-31 19:00:25 -04001776 rendering_pipe_num = 1 << tiling_pipe_num;
1777 req_rb_num = total_max_rb_num - r600_count_pipe_bits(disabled_rb_mask);
1778 BUG_ON(rendering_pipe_num < req_rb_num);
1779
1780 pipe_rb_ratio = rendering_pipe_num / req_rb_num;
1781 pipe_rb_remain = rendering_pipe_num - pipe_rb_ratio * req_rb_num;
1782
1783 if (rdev->family <= CHIP_RV740) {
1784 /* r6xx/r7xx */
1785 rb_num_width = 2;
1786 } else {
1787 /* eg+ */
1788 rb_num_width = 4;
1789 }
1790
1791 for (i = 0; i < max_rb_num; i++) {
1792 if (!(mask & disabled_rb_mask)) {
1793 for (j = 0; j < pipe_rb_ratio; j++) {
1794 data <<= rb_num_width;
1795 data |= max_rb_num - i - 1;
1796 }
1797 if (pipe_rb_remain) {
1798 data <<= rb_num_width;
1799 data |= max_rb_num - i - 1;
1800 pipe_rb_remain--;
1801 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001802 }
Alex Deucher416a2bd2012-05-31 19:00:25 -04001803 mask >>= 1;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001804 }
1805
Alex Deucher416a2bd2012-05-31 19:00:25 -04001806 return data;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001807}
1808
1809int r600_count_pipe_bits(uint32_t val)
1810{
Akinobu Mitaef8cf3a2012-11-09 12:10:41 +00001811 return hweight32(val);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001812}
1813
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001814static void r600_gpu_init(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001815{
1816 u32 tiling_config;
1817 u32 ramcfg;
Alex Deucherd03f5d52010-02-19 16:22:31 -05001818 u32 cc_rb_backend_disable;
1819 u32 cc_gc_shader_pipe_config;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001820 u32 tmp;
1821 int i, j;
1822 u32 sq_config;
1823 u32 sq_gpr_resource_mgmt_1 = 0;
1824 u32 sq_gpr_resource_mgmt_2 = 0;
1825 u32 sq_thread_resource_mgmt = 0;
1826 u32 sq_stack_resource_mgmt_1 = 0;
1827 u32 sq_stack_resource_mgmt_2 = 0;
Alex Deucher416a2bd2012-05-31 19:00:25 -04001828 u32 disabled_rb_mask;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001829
Alex Deucher416a2bd2012-05-31 19:00:25 -04001830 rdev->config.r600.tiling_group_size = 256;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001831 switch (rdev->family) {
1832 case CHIP_R600:
1833 rdev->config.r600.max_pipes = 4;
1834 rdev->config.r600.max_tile_pipes = 8;
1835 rdev->config.r600.max_simds = 4;
1836 rdev->config.r600.max_backends = 4;
1837 rdev->config.r600.max_gprs = 256;
1838 rdev->config.r600.max_threads = 192;
1839 rdev->config.r600.max_stack_entries = 256;
1840 rdev->config.r600.max_hw_contexts = 8;
1841 rdev->config.r600.max_gs_threads = 16;
1842 rdev->config.r600.sx_max_export_size = 128;
1843 rdev->config.r600.sx_max_export_pos_size = 16;
1844 rdev->config.r600.sx_max_export_smx_size = 128;
1845 rdev->config.r600.sq_num_cf_insts = 2;
1846 break;
1847 case CHIP_RV630:
1848 case CHIP_RV635:
1849 rdev->config.r600.max_pipes = 2;
1850 rdev->config.r600.max_tile_pipes = 2;
1851 rdev->config.r600.max_simds = 3;
1852 rdev->config.r600.max_backends = 1;
1853 rdev->config.r600.max_gprs = 128;
1854 rdev->config.r600.max_threads = 192;
1855 rdev->config.r600.max_stack_entries = 128;
1856 rdev->config.r600.max_hw_contexts = 8;
1857 rdev->config.r600.max_gs_threads = 4;
1858 rdev->config.r600.sx_max_export_size = 128;
1859 rdev->config.r600.sx_max_export_pos_size = 16;
1860 rdev->config.r600.sx_max_export_smx_size = 128;
1861 rdev->config.r600.sq_num_cf_insts = 2;
1862 break;
1863 case CHIP_RV610:
1864 case CHIP_RV620:
1865 case CHIP_RS780:
1866 case CHIP_RS880:
1867 rdev->config.r600.max_pipes = 1;
1868 rdev->config.r600.max_tile_pipes = 1;
1869 rdev->config.r600.max_simds = 2;
1870 rdev->config.r600.max_backends = 1;
1871 rdev->config.r600.max_gprs = 128;
1872 rdev->config.r600.max_threads = 192;
1873 rdev->config.r600.max_stack_entries = 128;
1874 rdev->config.r600.max_hw_contexts = 4;
1875 rdev->config.r600.max_gs_threads = 4;
1876 rdev->config.r600.sx_max_export_size = 128;
1877 rdev->config.r600.sx_max_export_pos_size = 16;
1878 rdev->config.r600.sx_max_export_smx_size = 128;
1879 rdev->config.r600.sq_num_cf_insts = 1;
1880 break;
1881 case CHIP_RV670:
1882 rdev->config.r600.max_pipes = 4;
1883 rdev->config.r600.max_tile_pipes = 4;
1884 rdev->config.r600.max_simds = 4;
1885 rdev->config.r600.max_backends = 4;
1886 rdev->config.r600.max_gprs = 192;
1887 rdev->config.r600.max_threads = 192;
1888 rdev->config.r600.max_stack_entries = 256;
1889 rdev->config.r600.max_hw_contexts = 8;
1890 rdev->config.r600.max_gs_threads = 16;
1891 rdev->config.r600.sx_max_export_size = 128;
1892 rdev->config.r600.sx_max_export_pos_size = 16;
1893 rdev->config.r600.sx_max_export_smx_size = 128;
1894 rdev->config.r600.sq_num_cf_insts = 2;
1895 break;
1896 default:
1897 break;
1898 }
1899
1900 /* Initialize HDP */
1901 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1902 WREG32((0x2c14 + j), 0x00000000);
1903 WREG32((0x2c18 + j), 0x00000000);
1904 WREG32((0x2c1c + j), 0x00000000);
1905 WREG32((0x2c20 + j), 0x00000000);
1906 WREG32((0x2c24 + j), 0x00000000);
1907 }
1908
1909 WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
1910
1911 /* Setup tiling */
1912 tiling_config = 0;
1913 ramcfg = RREG32(RAMCFG);
1914 switch (rdev->config.r600.max_tile_pipes) {
1915 case 1:
1916 tiling_config |= PIPE_TILING(0);
1917 break;
1918 case 2:
1919 tiling_config |= PIPE_TILING(1);
1920 break;
1921 case 4:
1922 tiling_config |= PIPE_TILING(2);
1923 break;
1924 case 8:
1925 tiling_config |= PIPE_TILING(3);
1926 break;
1927 default:
1928 break;
1929 }
Alex Deucherd03f5d52010-02-19 16:22:31 -05001930 rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
Jerome Glisse961fb592010-02-10 22:30:05 +00001931 rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001932 tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
Alex Deucher881fe6c2010-10-18 23:54:56 -04001933 tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
Alex Deucher416a2bd2012-05-31 19:00:25 -04001934
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001935 tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
1936 if (tmp > 3) {
1937 tiling_config |= ROW_TILING(3);
1938 tiling_config |= SAMPLE_SPLIT(3);
1939 } else {
1940 tiling_config |= ROW_TILING(tmp);
1941 tiling_config |= SAMPLE_SPLIT(tmp);
1942 }
1943 tiling_config |= BANK_SWAPS(1);
Alex Deucherd03f5d52010-02-19 16:22:31 -05001944
1945 cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
Alex Deucher416a2bd2012-05-31 19:00:25 -04001946 tmp = R6XX_MAX_BACKENDS -
1947 r600_count_pipe_bits((cc_rb_backend_disable >> 16) & R6XX_MAX_BACKENDS_MASK);
1948 if (tmp < rdev->config.r600.max_backends) {
1949 rdev->config.r600.max_backends = tmp;
1950 }
Alex Deucherd03f5d52010-02-19 16:22:31 -05001951
Alex Deucher416a2bd2012-05-31 19:00:25 -04001952 cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0x00ffff00;
1953 tmp = R6XX_MAX_PIPES -
1954 r600_count_pipe_bits((cc_gc_shader_pipe_config >> 8) & R6XX_MAX_PIPES_MASK);
1955 if (tmp < rdev->config.r600.max_pipes) {
1956 rdev->config.r600.max_pipes = tmp;
1957 }
1958 tmp = R6XX_MAX_SIMDS -
1959 r600_count_pipe_bits((cc_gc_shader_pipe_config >> 16) & R6XX_MAX_SIMDS_MASK);
1960 if (tmp < rdev->config.r600.max_simds) {
1961 rdev->config.r600.max_simds = tmp;
1962 }
Alex Deucherd03f5d52010-02-19 16:22:31 -05001963
Alex Deucher416a2bd2012-05-31 19:00:25 -04001964 disabled_rb_mask = (RREG32(CC_RB_BACKEND_DISABLE) >> 16) & R6XX_MAX_BACKENDS_MASK;
1965 tmp = (tiling_config & PIPE_TILING__MASK) >> PIPE_TILING__SHIFT;
1966 tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.r600.max_backends,
1967 R6XX_MAX_BACKENDS, disabled_rb_mask);
1968 tiling_config |= tmp << 16;
1969 rdev->config.r600.backend_map = tmp;
1970
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001971 rdev->config.r600.tile_config = tiling_config;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001972 WREG32(GB_TILING_CONFIG, tiling_config);
1973 WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
1974 WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
Alex Deucher4d756582012-09-27 15:08:35 -04001975 WREG32(DMA_TILING_CONFIG, tiling_config & 0xffff);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001976
Alex Deucherd03f5d52010-02-19 16:22:31 -05001977 tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001978 WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
1979 WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
1980
1981 /* Setup some CP states */
1982 WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
1983 WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
1984
1985 WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
1986 SYNC_WALKER | SYNC_ALIGNER));
1987 /* Setup various GPU states */
1988 if (rdev->family == CHIP_RV670)
1989 WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
1990
1991 tmp = RREG32(SX_DEBUG_1);
1992 tmp |= SMX_EVENT_RELEASE;
1993 if ((rdev->family > CHIP_R600))
1994 tmp |= ENABLE_NEW_SMX_ADDRESS;
1995 WREG32(SX_DEBUG_1, tmp);
1996
1997 if (((rdev->family) == CHIP_R600) ||
1998 ((rdev->family) == CHIP_RV630) ||
1999 ((rdev->family) == CHIP_RV610) ||
2000 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05002001 ((rdev->family) == CHIP_RS780) ||
2002 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002003 WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
2004 } else {
2005 WREG32(DB_DEBUG, 0);
2006 }
2007 WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
2008 DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
2009
2010 WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
2011 WREG32(VGT_NUM_INSTANCES, 0);
2012
2013 WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
2014 WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
2015
2016 tmp = RREG32(SQ_MS_FIFO_SIZES);
2017 if (((rdev->family) == CHIP_RV610) ||
2018 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05002019 ((rdev->family) == CHIP_RS780) ||
2020 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002021 tmp = (CACHE_FIFO_SIZE(0xa) |
2022 FETCH_FIFO_HIWATER(0xa) |
2023 DONE_FIFO_HIWATER(0xe0) |
2024 ALU_UPDATE_FIFO_HIWATER(0x8));
2025 } else if (((rdev->family) == CHIP_R600) ||
2026 ((rdev->family) == CHIP_RV630)) {
2027 tmp &= ~DONE_FIFO_HIWATER(0xff);
2028 tmp |= DONE_FIFO_HIWATER(0x4);
2029 }
2030 WREG32(SQ_MS_FIFO_SIZES, tmp);
2031
2032 /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
2033 * should be adjusted as needed by the 2D/3D drivers. This just sets default values
2034 */
2035 sq_config = RREG32(SQ_CONFIG);
2036 sq_config &= ~(PS_PRIO(3) |
2037 VS_PRIO(3) |
2038 GS_PRIO(3) |
2039 ES_PRIO(3));
2040 sq_config |= (DX9_CONSTS |
2041 VC_ENABLE |
2042 PS_PRIO(0) |
2043 VS_PRIO(1) |
2044 GS_PRIO(2) |
2045 ES_PRIO(3));
2046
2047 if ((rdev->family) == CHIP_R600) {
2048 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
2049 NUM_VS_GPRS(124) |
2050 NUM_CLAUSE_TEMP_GPRS(4));
2051 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
2052 NUM_ES_GPRS(0));
2053 sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
2054 NUM_VS_THREADS(48) |
2055 NUM_GS_THREADS(4) |
2056 NUM_ES_THREADS(4));
2057 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
2058 NUM_VS_STACK_ENTRIES(128));
2059 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
2060 NUM_ES_STACK_ENTRIES(0));
2061 } else if (((rdev->family) == CHIP_RV610) ||
2062 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05002063 ((rdev->family) == CHIP_RS780) ||
2064 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002065 /* no vertex cache */
2066 sq_config &= ~VC_ENABLE;
2067
2068 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
2069 NUM_VS_GPRS(44) |
2070 NUM_CLAUSE_TEMP_GPRS(2));
2071 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
2072 NUM_ES_GPRS(17));
2073 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
2074 NUM_VS_THREADS(78) |
2075 NUM_GS_THREADS(4) |
2076 NUM_ES_THREADS(31));
2077 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
2078 NUM_VS_STACK_ENTRIES(40));
2079 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
2080 NUM_ES_STACK_ENTRIES(16));
2081 } else if (((rdev->family) == CHIP_RV630) ||
2082 ((rdev->family) == CHIP_RV635)) {
2083 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
2084 NUM_VS_GPRS(44) |
2085 NUM_CLAUSE_TEMP_GPRS(2));
2086 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
2087 NUM_ES_GPRS(18));
2088 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
2089 NUM_VS_THREADS(78) |
2090 NUM_GS_THREADS(4) |
2091 NUM_ES_THREADS(31));
2092 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
2093 NUM_VS_STACK_ENTRIES(40));
2094 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
2095 NUM_ES_STACK_ENTRIES(16));
2096 } else if ((rdev->family) == CHIP_RV670) {
2097 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
2098 NUM_VS_GPRS(44) |
2099 NUM_CLAUSE_TEMP_GPRS(2));
2100 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
2101 NUM_ES_GPRS(17));
2102 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
2103 NUM_VS_THREADS(78) |
2104 NUM_GS_THREADS(4) |
2105 NUM_ES_THREADS(31));
2106 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
2107 NUM_VS_STACK_ENTRIES(64));
2108 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
2109 NUM_ES_STACK_ENTRIES(64));
2110 }
2111
2112 WREG32(SQ_CONFIG, sq_config);
2113 WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
2114 WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
2115 WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
2116 WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
2117 WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
2118
2119 if (((rdev->family) == CHIP_RV610) ||
2120 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05002121 ((rdev->family) == CHIP_RS780) ||
2122 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002123 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
2124 } else {
2125 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
2126 }
2127
2128 /* More default values. 2D/3D driver should adjust as needed */
2129 WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
2130 S1_X(0x4) | S1_Y(0xc)));
2131 WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
2132 S1_X(0x2) | S1_Y(0x2) |
2133 S2_X(0xa) | S2_Y(0x6) |
2134 S3_X(0x6) | S3_Y(0xa)));
2135 WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
2136 S1_X(0x4) | S1_Y(0xc) |
2137 S2_X(0x1) | S2_Y(0x6) |
2138 S3_X(0xa) | S3_Y(0xe)));
2139 WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
2140 S5_X(0x0) | S5_Y(0x0) |
2141 S6_X(0xb) | S6_Y(0x4) |
2142 S7_X(0x7) | S7_Y(0x8)));
2143
2144 WREG32(VGT_STRMOUT_EN, 0);
2145 tmp = rdev->config.r600.max_pipes * 16;
2146 switch (rdev->family) {
2147 case CHIP_RV610:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002148 case CHIP_RV620:
Alex Deucheree59f2b2009-11-05 13:11:46 -05002149 case CHIP_RS780:
2150 case CHIP_RS880:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002151 tmp += 32;
2152 break;
2153 case CHIP_RV670:
2154 tmp += 128;
2155 break;
2156 default:
2157 break;
2158 }
2159 if (tmp > 256) {
2160 tmp = 256;
2161 }
2162 WREG32(VGT_ES_PER_GS, 128);
2163 WREG32(VGT_GS_PER_ES, tmp);
2164 WREG32(VGT_GS_PER_VS, 2);
2165 WREG32(VGT_GS_VERTEX_REUSE, 16);
2166
2167 /* more default values. 2D/3D driver should adjust as needed */
2168 WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
2169 WREG32(VGT_STRMOUT_EN, 0);
2170 WREG32(SX_MISC, 0);
2171 WREG32(PA_SC_MODE_CNTL, 0);
2172 WREG32(PA_SC_AA_CONFIG, 0);
2173 WREG32(PA_SC_LINE_STIPPLE, 0);
2174 WREG32(SPI_INPUT_Z, 0);
2175 WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
2176 WREG32(CB_COLOR7_FRAG, 0);
2177
2178 /* Clear render buffer base addresses */
2179 WREG32(CB_COLOR0_BASE, 0);
2180 WREG32(CB_COLOR1_BASE, 0);
2181 WREG32(CB_COLOR2_BASE, 0);
2182 WREG32(CB_COLOR3_BASE, 0);
2183 WREG32(CB_COLOR4_BASE, 0);
2184 WREG32(CB_COLOR5_BASE, 0);
2185 WREG32(CB_COLOR6_BASE, 0);
2186 WREG32(CB_COLOR7_BASE, 0);
2187 WREG32(CB_COLOR7_FRAG, 0);
2188
2189 switch (rdev->family) {
2190 case CHIP_RV610:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002191 case CHIP_RV620:
Alex Deucheree59f2b2009-11-05 13:11:46 -05002192 case CHIP_RS780:
2193 case CHIP_RS880:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002194 tmp = TC_L2_SIZE(8);
2195 break;
2196 case CHIP_RV630:
2197 case CHIP_RV635:
2198 tmp = TC_L2_SIZE(4);
2199 break;
2200 case CHIP_R600:
2201 tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
2202 break;
2203 default:
2204 tmp = TC_L2_SIZE(0);
2205 break;
2206 }
2207 WREG32(TC_CNTL, tmp);
2208
2209 tmp = RREG32(HDP_HOST_PATH_CNTL);
2210 WREG32(HDP_HOST_PATH_CNTL, tmp);
2211
2212 tmp = RREG32(ARB_POP);
2213 tmp |= ENABLE_TC128;
2214 WREG32(ARB_POP, tmp);
2215
2216 WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
2217 WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
2218 NUM_CLIP_SEQ(3)));
2219 WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
Alex Deucherb866d132012-06-14 22:06:36 +02002220 WREG32(VC_ENHANCE, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002221}
2222
2223
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002224/*
2225 * Indirect registers accessor
2226 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002227u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002228{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002229 unsigned long flags;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002230 u32 r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002231
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002232 spin_lock_irqsave(&rdev->pciep_idx_lock, flags);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002233 WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
2234 (void)RREG32(PCIE_PORT_INDEX);
2235 r = RREG32(PCIE_PORT_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002236 spin_unlock_irqrestore(&rdev->pciep_idx_lock, flags);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002237 return r;
2238}
2239
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002240void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002241{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002242 unsigned long flags;
2243
2244 spin_lock_irqsave(&rdev->pciep_idx_lock, flags);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002245 WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
2246 (void)RREG32(PCIE_PORT_INDEX);
2247 WREG32(PCIE_PORT_DATA, (v));
2248 (void)RREG32(PCIE_PORT_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002249 spin_unlock_irqrestore(&rdev->pciep_idx_lock, flags);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002250}
2251
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002252/*
2253 * CP & Ring
2254 */
2255void r600_cp_stop(struct radeon_device *rdev)
2256{
Dave Airlie53595332011-03-14 09:47:24 +10002257 radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002258 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
Alex Deucher724c80e2010-08-27 18:25:25 -04002259 WREG32(SCRATCH_UMSK, 0);
Alex Deucher4d756582012-09-27 15:08:35 -04002260 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002261}
2262
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002263int r600_init_microcode(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002264{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002265 const char *chip_name;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002266 const char *rlc_chip_name;
Alex Deucher66229b22013-06-26 00:11:19 -04002267 const char *smc_chip_name = "RV770";
2268 size_t pfp_req_size, me_req_size, rlc_req_size, smc_req_size = 0;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002269 char fw_name[30];
2270 int err;
2271
2272 DRM_DEBUG("\n");
2273
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002274 switch (rdev->family) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002275 case CHIP_R600:
2276 chip_name = "R600";
2277 rlc_chip_name = "R600";
2278 break;
2279 case CHIP_RV610:
2280 chip_name = "RV610";
2281 rlc_chip_name = "R600";
2282 break;
2283 case CHIP_RV630:
2284 chip_name = "RV630";
2285 rlc_chip_name = "R600";
2286 break;
2287 case CHIP_RV620:
2288 chip_name = "RV620";
2289 rlc_chip_name = "R600";
2290 break;
2291 case CHIP_RV635:
2292 chip_name = "RV635";
2293 rlc_chip_name = "R600";
2294 break;
2295 case CHIP_RV670:
2296 chip_name = "RV670";
2297 rlc_chip_name = "R600";
2298 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002299 case CHIP_RS780:
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002300 case CHIP_RS880:
2301 chip_name = "RS780";
2302 rlc_chip_name = "R600";
2303 break;
2304 case CHIP_RV770:
2305 chip_name = "RV770";
2306 rlc_chip_name = "R700";
Alex Deucher66229b22013-06-26 00:11:19 -04002307 smc_chip_name = "RV770";
2308 smc_req_size = ALIGN(RV770_SMC_UCODE_SIZE, 4);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002309 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002310 case CHIP_RV730:
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002311 chip_name = "RV730";
2312 rlc_chip_name = "R700";
Alex Deucher66229b22013-06-26 00:11:19 -04002313 smc_chip_name = "RV730";
2314 smc_req_size = ALIGN(RV730_SMC_UCODE_SIZE, 4);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002315 break;
2316 case CHIP_RV710:
2317 chip_name = "RV710";
2318 rlc_chip_name = "R700";
Alex Deucher66229b22013-06-26 00:11:19 -04002319 smc_chip_name = "RV710";
2320 smc_req_size = ALIGN(RV710_SMC_UCODE_SIZE, 4);
2321 break;
2322 case CHIP_RV740:
2323 chip_name = "RV730";
2324 rlc_chip_name = "R700";
2325 smc_chip_name = "RV740";
2326 smc_req_size = ALIGN(RV740_SMC_UCODE_SIZE, 4);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002327 break;
Alex Deucherfe251e22010-03-24 13:36:43 -04002328 case CHIP_CEDAR:
2329 chip_name = "CEDAR";
Alex Deucher45f9a392010-03-24 13:55:51 -04002330 rlc_chip_name = "CEDAR";
Alex Deucherdc50ba72013-06-26 00:33:35 -04002331 smc_chip_name = "CEDAR";
2332 smc_req_size = ALIGN(CEDAR_SMC_UCODE_SIZE, 4);
Alex Deucherfe251e22010-03-24 13:36:43 -04002333 break;
2334 case CHIP_REDWOOD:
2335 chip_name = "REDWOOD";
Alex Deucher45f9a392010-03-24 13:55:51 -04002336 rlc_chip_name = "REDWOOD";
Alex Deucherdc50ba72013-06-26 00:33:35 -04002337 smc_chip_name = "REDWOOD";
2338 smc_req_size = ALIGN(REDWOOD_SMC_UCODE_SIZE, 4);
Alex Deucherfe251e22010-03-24 13:36:43 -04002339 break;
2340 case CHIP_JUNIPER:
2341 chip_name = "JUNIPER";
Alex Deucher45f9a392010-03-24 13:55:51 -04002342 rlc_chip_name = "JUNIPER";
Alex Deucherdc50ba72013-06-26 00:33:35 -04002343 smc_chip_name = "JUNIPER";
2344 smc_req_size = ALIGN(JUNIPER_SMC_UCODE_SIZE, 4);
Alex Deucherfe251e22010-03-24 13:36:43 -04002345 break;
2346 case CHIP_CYPRESS:
2347 case CHIP_HEMLOCK:
2348 chip_name = "CYPRESS";
Alex Deucher45f9a392010-03-24 13:55:51 -04002349 rlc_chip_name = "CYPRESS";
Alex Deucherdc50ba72013-06-26 00:33:35 -04002350 smc_chip_name = "CYPRESS";
2351 smc_req_size = ALIGN(CYPRESS_SMC_UCODE_SIZE, 4);
Alex Deucherfe251e22010-03-24 13:36:43 -04002352 break;
Alex Deucher439bd6c2010-11-22 17:56:31 -05002353 case CHIP_PALM:
2354 chip_name = "PALM";
2355 rlc_chip_name = "SUMO";
2356 break;
Alex Deucherd5c5a722011-05-31 15:42:48 -04002357 case CHIP_SUMO:
2358 chip_name = "SUMO";
2359 rlc_chip_name = "SUMO";
2360 break;
2361 case CHIP_SUMO2:
2362 chip_name = "SUMO2";
2363 rlc_chip_name = "SUMO";
2364 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002365 default: BUG();
2366 }
2367
Alex Deucherfe251e22010-03-24 13:36:43 -04002368 if (rdev->family >= CHIP_CEDAR) {
2369 pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
2370 me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
Alex Deucher45f9a392010-03-24 13:55:51 -04002371 rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
Alex Deucherfe251e22010-03-24 13:36:43 -04002372 } else if (rdev->family >= CHIP_RV770) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002373 pfp_req_size = R700_PFP_UCODE_SIZE * 4;
2374 me_req_size = R700_PM4_UCODE_SIZE * 4;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002375 rlc_req_size = R700_RLC_UCODE_SIZE * 4;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002376 } else {
Alex Deucher138e4e12013-01-11 15:33:13 -05002377 pfp_req_size = R600_PFP_UCODE_SIZE * 4;
2378 me_req_size = R600_PM4_UCODE_SIZE * 12;
2379 rlc_req_size = R600_RLC_UCODE_SIZE * 4;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002380 }
2381
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002382 DRM_INFO("Loading %s Microcode\n", chip_name);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002383
2384 snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
Jerome Glisse0a168932013-07-11 15:53:01 -04002385 err = request_firmware(&rdev->pfp_fw, fw_name, rdev->dev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002386 if (err)
2387 goto out;
2388 if (rdev->pfp_fw->size != pfp_req_size) {
2389 printk(KERN_ERR
2390 "r600_cp: Bogus length %zu in firmware \"%s\"\n",
2391 rdev->pfp_fw->size, fw_name);
2392 err = -EINVAL;
2393 goto out;
2394 }
2395
2396 snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
Jerome Glisse0a168932013-07-11 15:53:01 -04002397 err = request_firmware(&rdev->me_fw, fw_name, rdev->dev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002398 if (err)
2399 goto out;
2400 if (rdev->me_fw->size != me_req_size) {
2401 printk(KERN_ERR
2402 "r600_cp: Bogus length %zu in firmware \"%s\"\n",
2403 rdev->me_fw->size, fw_name);
2404 err = -EINVAL;
2405 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002406
2407 snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
Jerome Glisse0a168932013-07-11 15:53:01 -04002408 err = request_firmware(&rdev->rlc_fw, fw_name, rdev->dev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002409 if (err)
2410 goto out;
2411 if (rdev->rlc_fw->size != rlc_req_size) {
2412 printk(KERN_ERR
2413 "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
2414 rdev->rlc_fw->size, fw_name);
2415 err = -EINVAL;
2416 }
2417
Alex Deucherdc50ba72013-06-26 00:33:35 -04002418 if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_HEMLOCK)) {
Alex Deucher66229b22013-06-26 00:11:19 -04002419 snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", smc_chip_name);
Jerome Glisse0a168932013-07-11 15:53:01 -04002420 err = request_firmware(&rdev->smc_fw, fw_name, rdev->dev);
Alex Deucher8a53fa22013-08-07 16:09:08 -04002421 if (err) {
2422 printk(KERN_ERR
2423 "smc: error loading firmware \"%s\"\n",
2424 fw_name);
2425 release_firmware(rdev->smc_fw);
2426 rdev->smc_fw = NULL;
Alex Deucherd8367112013-10-16 11:36:30 -04002427 err = 0;
Alex Deucher8a53fa22013-08-07 16:09:08 -04002428 } else if (rdev->smc_fw->size != smc_req_size) {
Alex Deucher66229b22013-06-26 00:11:19 -04002429 printk(KERN_ERR
2430 "smc: Bogus length %zu in firmware \"%s\"\n",
2431 rdev->smc_fw->size, fw_name);
2432 err = -EINVAL;
2433 }
2434 }
2435
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002436out:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002437 if (err) {
2438 if (err != -EINVAL)
2439 printk(KERN_ERR
2440 "r600_cp: Failed to load firmware \"%s\"\n",
2441 fw_name);
2442 release_firmware(rdev->pfp_fw);
2443 rdev->pfp_fw = NULL;
2444 release_firmware(rdev->me_fw);
2445 rdev->me_fw = NULL;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002446 release_firmware(rdev->rlc_fw);
2447 rdev->rlc_fw = NULL;
Alex Deucher66229b22013-06-26 00:11:19 -04002448 release_firmware(rdev->smc_fw);
2449 rdev->smc_fw = NULL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002450 }
2451 return err;
2452}
2453
Alex Deucherea31bf62013-12-09 19:44:30 -05002454u32 r600_gfx_get_rptr(struct radeon_device *rdev,
2455 struct radeon_ring *ring)
2456{
2457 u32 rptr;
2458
2459 if (rdev->wb.enabled)
2460 rptr = rdev->wb.wb[ring->rptr_offs/4];
2461 else
2462 rptr = RREG32(R600_CP_RB_RPTR);
2463
2464 return rptr;
2465}
2466
2467u32 r600_gfx_get_wptr(struct radeon_device *rdev,
2468 struct radeon_ring *ring)
2469{
2470 u32 wptr;
2471
2472 wptr = RREG32(R600_CP_RB_WPTR);
2473
2474 return wptr;
2475}
2476
2477void r600_gfx_set_wptr(struct radeon_device *rdev,
2478 struct radeon_ring *ring)
2479{
2480 WREG32(R600_CP_RB_WPTR, ring->wptr);
2481 (void)RREG32(R600_CP_RB_WPTR);
2482}
2483
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002484static int r600_cp_load_microcode(struct radeon_device *rdev)
2485{
2486 const __be32 *fw_data;
2487 int i;
2488
2489 if (!rdev->me_fw || !rdev->pfp_fw)
2490 return -EINVAL;
2491
2492 r600_cp_stop(rdev);
2493
Cédric Cano4eace7f2011-02-11 19:45:38 -05002494 WREG32(CP_RB_CNTL,
2495#ifdef __BIG_ENDIAN
2496 BUF_SWAP_32BIT |
2497#endif
2498 RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002499
2500 /* Reset cp */
2501 WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
2502 RREG32(GRBM_SOFT_RESET);
2503 mdelay(15);
2504 WREG32(GRBM_SOFT_RESET, 0);
2505
2506 WREG32(CP_ME_RAM_WADDR, 0);
2507
2508 fw_data = (const __be32 *)rdev->me_fw->data;
2509 WREG32(CP_ME_RAM_WADDR, 0);
Alex Deucher138e4e12013-01-11 15:33:13 -05002510 for (i = 0; i < R600_PM4_UCODE_SIZE * 3; i++)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002511 WREG32(CP_ME_RAM_DATA,
2512 be32_to_cpup(fw_data++));
2513
2514 fw_data = (const __be32 *)rdev->pfp_fw->data;
2515 WREG32(CP_PFP_UCODE_ADDR, 0);
Alex Deucher138e4e12013-01-11 15:33:13 -05002516 for (i = 0; i < R600_PFP_UCODE_SIZE; i++)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002517 WREG32(CP_PFP_UCODE_DATA,
2518 be32_to_cpup(fw_data++));
2519
2520 WREG32(CP_PFP_UCODE_ADDR, 0);
2521 WREG32(CP_ME_RAM_WADDR, 0);
2522 WREG32(CP_ME_RAM_RADDR, 0);
2523 return 0;
2524}
2525
2526int r600_cp_start(struct radeon_device *rdev)
2527{
Christian Könige32eb502011-10-23 12:56:27 +02002528 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002529 int r;
2530 uint32_t cp_me;
2531
Christian Könige32eb502011-10-23 12:56:27 +02002532 r = radeon_ring_lock(rdev, ring, 7);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002533 if (r) {
2534 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
2535 return r;
2536 }
Christian Könige32eb502011-10-23 12:56:27 +02002537 radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
2538 radeon_ring_write(ring, 0x1);
Alex Deucher7e7b41d2010-09-02 21:32:32 -04002539 if (rdev->family >= CHIP_RV770) {
Christian Könige32eb502011-10-23 12:56:27 +02002540 radeon_ring_write(ring, 0x0);
2541 radeon_ring_write(ring, rdev->config.rv770.max_hw_contexts - 1);
Alex Deucherfe251e22010-03-24 13:36:43 -04002542 } else {
Christian Könige32eb502011-10-23 12:56:27 +02002543 radeon_ring_write(ring, 0x3);
2544 radeon_ring_write(ring, rdev->config.r600.max_hw_contexts - 1);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002545 }
Christian Könige32eb502011-10-23 12:56:27 +02002546 radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
2547 radeon_ring_write(ring, 0);
2548 radeon_ring_write(ring, 0);
2549 radeon_ring_unlock_commit(rdev, ring);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002550
2551 cp_me = 0xff;
2552 WREG32(R_0086D8_CP_ME_CNTL, cp_me);
2553 return 0;
2554}
2555
2556int r600_cp_resume(struct radeon_device *rdev)
2557{
Christian Könige32eb502011-10-23 12:56:27 +02002558 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002559 u32 tmp;
2560 u32 rb_bufsz;
2561 int r;
2562
2563 /* Reset cp */
2564 WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
2565 RREG32(GRBM_SOFT_RESET);
2566 mdelay(15);
2567 WREG32(GRBM_SOFT_RESET, 0);
2568
2569 /* Set ring buffer size */
Daniel Vetterb72a8922013-07-10 14:11:59 +02002570 rb_bufsz = order_base_2(ring->ring_size / 8);
2571 tmp = (order_base_2(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002572#ifdef __BIG_ENDIAN
Alex Deucherd6f28932009-11-02 16:01:27 -05002573 tmp |= BUF_SWAP_32BIT;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002574#endif
Alex Deucherd6f28932009-11-02 16:01:27 -05002575 WREG32(CP_RB_CNTL, tmp);
Christian König15d33322011-09-15 19:02:22 +02002576 WREG32(CP_SEM_WAIT_TIMER, 0x0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002577
2578 /* Set the write pointer delay */
2579 WREG32(CP_RB_WPTR_DELAY, 0);
2580
2581 /* Initialize the ring buffer's read and write pointers */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002582 WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
2583 WREG32(CP_RB_RPTR_WR, 0);
Christian Könige32eb502011-10-23 12:56:27 +02002584 ring->wptr = 0;
2585 WREG32(CP_RB_WPTR, ring->wptr);
Alex Deucher724c80e2010-08-27 18:25:25 -04002586
2587 /* set the wb address whether it's enabled or not */
Cédric Cano4eace7f2011-02-11 19:45:38 -05002588 WREG32(CP_RB_RPTR_ADDR,
Cédric Cano4eace7f2011-02-11 19:45:38 -05002589 ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
Alex Deucher724c80e2010-08-27 18:25:25 -04002590 WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
2591 WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
2592
2593 if (rdev->wb.enabled)
2594 WREG32(SCRATCH_UMSK, 0xff);
2595 else {
2596 tmp |= RB_NO_UPDATE;
2597 WREG32(SCRATCH_UMSK, 0);
2598 }
2599
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002600 mdelay(1);
2601 WREG32(CP_RB_CNTL, tmp);
2602
Christian Könige32eb502011-10-23 12:56:27 +02002603 WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002604 WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
2605
Christian Könige32eb502011-10-23 12:56:27 +02002606 ring->rptr = RREG32(CP_RB_RPTR);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002607
2608 r600_cp_start(rdev);
Christian Könige32eb502011-10-23 12:56:27 +02002609 ring->ready = true;
Alex Deucherf7128122012-02-23 17:53:45 -05002610 r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002611 if (r) {
Christian Könige32eb502011-10-23 12:56:27 +02002612 ring->ready = false;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002613 return r;
2614 }
2615 return 0;
2616}
2617
Christian Könige32eb502011-10-23 12:56:27 +02002618void r600_ring_init(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ring_size)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002619{
2620 u32 rb_bufsz;
Christian König45df6802012-07-06 16:22:55 +02002621 int r;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002622
2623 /* Align ring size */
Daniel Vetterb72a8922013-07-10 14:11:59 +02002624 rb_bufsz = order_base_2(ring_size / 8);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002625 ring_size = (1 << (rb_bufsz + 1)) * 4;
Christian Könige32eb502011-10-23 12:56:27 +02002626 ring->ring_size = ring_size;
2627 ring->align_mask = 16 - 1;
Christian König45df6802012-07-06 16:22:55 +02002628
Alex Deucher89d35802012-07-17 14:02:31 -04002629 if (radeon_ring_supports_scratch_reg(rdev, ring)) {
2630 r = radeon_scratch_get(rdev, &ring->rptr_save_reg);
2631 if (r) {
2632 DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r);
2633 ring->rptr_save_reg = 0;
2634 }
Christian König45df6802012-07-06 16:22:55 +02002635 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002636}
2637
Jerome Glisse655efd32010-02-02 11:51:45 +01002638void r600_cp_fini(struct radeon_device *rdev)
2639{
Christian König45df6802012-07-06 16:22:55 +02002640 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse655efd32010-02-02 11:51:45 +01002641 r600_cp_stop(rdev);
Christian König45df6802012-07-06 16:22:55 +02002642 radeon_ring_fini(rdev, ring);
2643 radeon_scratch_free(rdev, ring->rptr_save_reg);
Jerome Glisse655efd32010-02-02 11:51:45 +01002644}
2645
Alex Deucher4d756582012-09-27 15:08:35 -04002646/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002647 * GPU scratch registers helpers function.
2648 */
2649void r600_scratch_init(struct radeon_device *rdev)
2650{
2651 int i;
2652
2653 rdev->scratch.num_reg = 7;
Alex Deucher724c80e2010-08-27 18:25:25 -04002654 rdev->scratch.reg_base = SCRATCH_REG0;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002655 for (i = 0; i < rdev->scratch.num_reg; i++) {
2656 rdev->scratch.free[i] = true;
Alex Deucher724c80e2010-08-27 18:25:25 -04002657 rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002658 }
2659}
2660
Christian Könige32eb502011-10-23 12:56:27 +02002661int r600_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002662{
2663 uint32_t scratch;
2664 uint32_t tmp = 0;
Alex Deucher8b25ed32012-07-17 14:02:30 -04002665 unsigned i;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002666 int r;
2667
2668 r = radeon_scratch_get(rdev, &scratch);
2669 if (r) {
2670 DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
2671 return r;
2672 }
2673 WREG32(scratch, 0xCAFEDEAD);
Christian Könige32eb502011-10-23 12:56:27 +02002674 r = radeon_ring_lock(rdev, ring, 3);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002675 if (r) {
Alex Deucher8b25ed32012-07-17 14:02:30 -04002676 DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002677 radeon_scratch_free(rdev, scratch);
2678 return r;
2679 }
Christian Könige32eb502011-10-23 12:56:27 +02002680 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2681 radeon_ring_write(ring, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
2682 radeon_ring_write(ring, 0xDEADBEEF);
2683 radeon_ring_unlock_commit(rdev, ring);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002684 for (i = 0; i < rdev->usec_timeout; i++) {
2685 tmp = RREG32(scratch);
2686 if (tmp == 0xDEADBEEF)
2687 break;
2688 DRM_UDELAY(1);
2689 }
2690 if (i < rdev->usec_timeout) {
Alex Deucher8b25ed32012-07-17 14:02:30 -04002691 DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002692 } else {
Christian Königbf852792011-10-13 13:19:22 +02002693 DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
Alex Deucher8b25ed32012-07-17 14:02:30 -04002694 ring->idx, scratch, tmp);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002695 r = -EINVAL;
2696 }
2697 radeon_scratch_free(rdev, scratch);
2698 return r;
2699}
2700
Alex Deucher4d756582012-09-27 15:08:35 -04002701/*
2702 * CP fences/semaphores
2703 */
2704
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002705void r600_fence_ring_emit(struct radeon_device *rdev,
2706 struct radeon_fence *fence)
2707{
Christian Könige32eb502011-10-23 12:56:27 +02002708 struct radeon_ring *ring = &rdev->ring[fence->ring];
Christian König7b1f2482011-09-23 15:11:23 +02002709
Alex Deucherd0f8a852010-09-04 05:04:34 -04002710 if (rdev->wb.use_event) {
Jerome Glisse30eb77f2011-11-20 20:45:34 +00002711 u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
Jerome Glisse77b1bad2011-10-26 11:41:22 -04002712 /* flush read cache over gart */
Christian Könige32eb502011-10-23 12:56:27 +02002713 radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
2714 radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
2715 PACKET3_VC_ACTION_ENA |
2716 PACKET3_SH_ACTION_ENA);
2717 radeon_ring_write(ring, 0xFFFFFFFF);
2718 radeon_ring_write(ring, 0);
2719 radeon_ring_write(ring, 10); /* poll interval */
Alex Deucherd0f8a852010-09-04 05:04:34 -04002720 /* EVENT_WRITE_EOP - flush caches, send int */
Christian Könige32eb502011-10-23 12:56:27 +02002721 radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
2722 radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
2723 radeon_ring_write(ring, addr & 0xffffffff);
2724 radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
2725 radeon_ring_write(ring, fence->seq);
2726 radeon_ring_write(ring, 0);
Alex Deucherd0f8a852010-09-04 05:04:34 -04002727 } else {
Jerome Glisse77b1bad2011-10-26 11:41:22 -04002728 /* flush read cache over gart */
Christian Könige32eb502011-10-23 12:56:27 +02002729 radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
2730 radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
2731 PACKET3_VC_ACTION_ENA |
2732 PACKET3_SH_ACTION_ENA);
2733 radeon_ring_write(ring, 0xFFFFFFFF);
2734 radeon_ring_write(ring, 0);
2735 radeon_ring_write(ring, 10); /* poll interval */
2736 radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
2737 radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
Alex Deucherd0f8a852010-09-04 05:04:34 -04002738 /* wait for 3D idle clean */
Christian Könige32eb502011-10-23 12:56:27 +02002739 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2740 radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
2741 radeon_ring_write(ring, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
Alex Deucherd0f8a852010-09-04 05:04:34 -04002742 /* Emit fence sequence & fire IRQ */
Christian Könige32eb502011-10-23 12:56:27 +02002743 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2744 radeon_ring_write(ring, ((rdev->fence_drv[fence->ring].scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
2745 radeon_ring_write(ring, fence->seq);
Alex Deucherd0f8a852010-09-04 05:04:34 -04002746 /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
Christian Könige32eb502011-10-23 12:56:27 +02002747 radeon_ring_write(ring, PACKET0(CP_INT_STATUS, 0));
2748 radeon_ring_write(ring, RB_INT_STAT);
Alex Deucherd0f8a852010-09-04 05:04:34 -04002749 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002750}
2751
Christian König1654b812013-11-12 12:58:05 +01002752bool r600_semaphore_ring_emit(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +02002753 struct radeon_ring *ring,
Christian König15d33322011-09-15 19:02:22 +02002754 struct radeon_semaphore *semaphore,
Christian König7b1f2482011-09-23 15:11:23 +02002755 bool emit_wait)
Christian König15d33322011-09-15 19:02:22 +02002756{
2757 uint64_t addr = semaphore->gpu_addr;
2758 unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
2759
Christian König0be70432012-03-07 11:28:57 +01002760 if (rdev->family < CHIP_CAYMAN)
2761 sel |= PACKET3_SEM_WAIT_ON_SIGNAL;
2762
Christian Könige32eb502011-10-23 12:56:27 +02002763 radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
2764 radeon_ring_write(ring, addr & 0xffffffff);
2765 radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | sel);
Christian König1654b812013-11-12 12:58:05 +01002766
2767 return true;
Christian König15d33322011-09-15 19:02:22 +02002768}
2769
Alex Deucher4d756582012-09-27 15:08:35 -04002770/**
Alex Deucher072b5ac2013-07-11 14:48:05 -04002771 * r600_copy_cpdma - copy pages using the CP DMA engine
2772 *
2773 * @rdev: radeon_device pointer
2774 * @src_offset: src GPU address
2775 * @dst_offset: dst GPU address
2776 * @num_gpu_pages: number of GPU pages to xfer
2777 * @fence: radeon fence object
2778 *
2779 * Copy GPU paging using the CP DMA engine (r6xx+).
2780 * Used by the radeon ttm implementation to move pages if
2781 * registered as the asic copy callback.
2782 */
2783int r600_copy_cpdma(struct radeon_device *rdev,
2784 uint64_t src_offset, uint64_t dst_offset,
2785 unsigned num_gpu_pages,
2786 struct radeon_fence **fence)
2787{
2788 struct radeon_semaphore *sem = NULL;
2789 int ring_index = rdev->asic->copy.blit_ring_index;
2790 struct radeon_ring *ring = &rdev->ring[ring_index];
2791 u32 size_in_bytes, cur_size_in_bytes, tmp;
2792 int i, num_loops;
2793 int r = 0;
2794
2795 r = radeon_semaphore_create(rdev, &sem);
2796 if (r) {
2797 DRM_ERROR("radeon: moving bo (%d).\n", r);
2798 return r;
2799 }
2800
2801 size_in_bytes = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT);
2802 num_loops = DIV_ROUND_UP(size_in_bytes, 0x1fffff);
Alex Deucher745a39a2013-07-18 09:24:37 -04002803 r = radeon_ring_lock(rdev, ring, num_loops * 6 + 24);
Alex Deucher072b5ac2013-07-11 14:48:05 -04002804 if (r) {
2805 DRM_ERROR("radeon: moving bo (%d).\n", r);
2806 radeon_semaphore_free(rdev, &sem, NULL);
2807 return r;
2808 }
2809
Christian König1654b812013-11-12 12:58:05 +01002810 radeon_semaphore_sync_to(sem, *fence);
2811 radeon_semaphore_sync_rings(rdev, sem, ring->idx);
Alex Deucher072b5ac2013-07-11 14:48:05 -04002812
Alex Deucher745a39a2013-07-18 09:24:37 -04002813 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2814 radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
2815 radeon_ring_write(ring, WAIT_3D_IDLE_bit);
Alex Deucher072b5ac2013-07-11 14:48:05 -04002816 for (i = 0; i < num_loops; i++) {
2817 cur_size_in_bytes = size_in_bytes;
2818 if (cur_size_in_bytes > 0x1fffff)
2819 cur_size_in_bytes = 0x1fffff;
2820 size_in_bytes -= cur_size_in_bytes;
2821 tmp = upper_32_bits(src_offset) & 0xff;
2822 if (size_in_bytes == 0)
2823 tmp |= PACKET3_CP_DMA_CP_SYNC;
2824 radeon_ring_write(ring, PACKET3(PACKET3_CP_DMA, 4));
2825 radeon_ring_write(ring, src_offset & 0xffffffff);
2826 radeon_ring_write(ring, tmp);
2827 radeon_ring_write(ring, dst_offset & 0xffffffff);
2828 radeon_ring_write(ring, upper_32_bits(dst_offset) & 0xff);
2829 radeon_ring_write(ring, cur_size_in_bytes);
2830 src_offset += cur_size_in_bytes;
2831 dst_offset += cur_size_in_bytes;
2832 }
2833 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2834 radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
2835 radeon_ring_write(ring, WAIT_CP_DMA_IDLE_bit);
2836
2837 r = radeon_fence_emit(rdev, fence, ring->idx);
2838 if (r) {
2839 radeon_ring_unlock_undo(rdev, ring);
2840 return r;
2841 }
2842
2843 radeon_ring_unlock_commit(rdev, ring);
2844 radeon_semaphore_free(rdev, &sem, *fence);
2845
2846 return r;
2847}
2848
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002849int r600_set_surface_reg(struct radeon_device *rdev, int reg,
2850 uint32_t tiling_flags, uint32_t pitch,
2851 uint32_t offset, uint32_t obj_size)
2852{
2853 /* FIXME: implement */
2854 return 0;
2855}
2856
2857void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
2858{
2859 /* FIXME: implement */
2860}
2861
Lauri Kasanen1109ca02012-08-31 13:43:50 -04002862static int r600_startup(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002863{
Alex Deucher4d756582012-09-27 15:08:35 -04002864 struct radeon_ring *ring;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002865 int r;
2866
Alex Deucher9e46a482011-01-06 18:49:35 -05002867 /* enable pcie gen2 link */
2868 r600_pcie_gen2_enable(rdev);
2869
Alex Deuchere5903d32013-08-30 08:58:20 -04002870 /* scratch needs to be initialized before MC */
2871 r = r600_vram_scratch_init(rdev);
2872 if (r)
2873 return r;
2874
Alex Deucher6fab3feb2013-08-04 12:13:17 -04002875 r600_mc_program(rdev);
2876
Jerome Glisse1a029b72009-10-06 19:04:30 +02002877 if (rdev->flags & RADEON_IS_AGP) {
2878 r600_agp_enable(rdev);
2879 } else {
2880 r = r600_pcie_gart_enable(rdev);
2881 if (r)
2882 return r;
2883 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002884 r600_gpu_init(rdev);
Alex Deucherb70d6bb2010-08-06 21:36:58 -04002885
Alex Deucher724c80e2010-08-27 18:25:25 -04002886 /* allocate wb buffer */
2887 r = radeon_wb_init(rdev);
2888 if (r)
2889 return r;
2890
Jerome Glisse30eb77f2011-11-20 20:45:34 +00002891 r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
2892 if (r) {
2893 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
2894 return r;
2895 }
2896
Alex Deucher4d756582012-09-27 15:08:35 -04002897 r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
2898 if (r) {
2899 dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
2900 return r;
2901 }
2902
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002903 /* Enable IRQ */
Adis Hamziće49f3952013-06-02 16:47:54 +02002904 if (!rdev->irq.installed) {
2905 r = radeon_irq_kms_init(rdev);
2906 if (r)
2907 return r;
2908 }
2909
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002910 r = r600_irq_init(rdev);
2911 if (r) {
2912 DRM_ERROR("radeon: IH init failed (%d).\n", r);
2913 radeon_irq_kms_fini(rdev);
2914 return r;
2915 }
2916 r600_irq_set(rdev);
2917
Alex Deucher4d756582012-09-27 15:08:35 -04002918 ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Christian Könige32eb502011-10-23 12:56:27 +02002919 r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
Christian König2e1e6da2013-08-13 11:56:52 +02002920 RADEON_CP_PACKET2);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002921 if (r)
2922 return r;
Alex Deucher4d756582012-09-27 15:08:35 -04002923
2924 ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
2925 r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
Christian König2e1e6da2013-08-13 11:56:52 +02002926 DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
Alex Deucher4d756582012-09-27 15:08:35 -04002927 if (r)
2928 return r;
2929
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002930 r = r600_cp_load_microcode(rdev);
2931 if (r)
2932 return r;
2933 r = r600_cp_resume(rdev);
2934 if (r)
2935 return r;
Alex Deucher724c80e2010-08-27 18:25:25 -04002936
Alex Deucher4d756582012-09-27 15:08:35 -04002937 r = r600_dma_resume(rdev);
2938 if (r)
2939 return r;
2940
Christian König2898c342012-07-05 11:55:34 +02002941 r = radeon_ib_pool_init(rdev);
2942 if (r) {
2943 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
Jerome Glisseb15ba512011-11-15 11:48:34 -05002944 return r;
Christian König2898c342012-07-05 11:55:34 +02002945 }
Jerome Glisseb15ba512011-11-15 11:48:34 -05002946
Alex Deucherd4e30ef2012-06-04 17:18:51 -04002947 r = r600_audio_init(rdev);
2948 if (r) {
2949 DRM_ERROR("radeon: audio init failed\n");
2950 return r;
2951 }
2952
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002953 return 0;
2954}
2955
Dave Airlie28d52042009-09-21 14:33:58 +10002956void r600_vga_set_state(struct radeon_device *rdev, bool state)
2957{
2958 uint32_t temp;
2959
2960 temp = RREG32(CONFIG_CNTL);
2961 if (state == false) {
2962 temp &= ~(1<<0);
2963 temp |= (1<<1);
2964 } else {
2965 temp &= ~(1<<1);
2966 }
2967 WREG32(CONFIG_CNTL, temp);
2968}
2969
Dave Airliefc30b8e2009-09-18 15:19:37 +10002970int r600_resume(struct radeon_device *rdev)
2971{
2972 int r;
2973
Jerome Glisse1a029b72009-10-06 19:04:30 +02002974 /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
2975 * posting will perform necessary task to bring back GPU into good
2976 * shape.
2977 */
Dave Airliefc30b8e2009-09-18 15:19:37 +10002978 /* post card */
Jerome Glissee7d40b92009-10-01 18:02:15 +02002979 atom_asic_init(rdev->mode_info.atom_context);
Dave Airliefc30b8e2009-09-18 15:19:37 +10002980
Alex Deucher6c7bcce2013-12-18 14:07:14 -05002981 radeon_pm_resume(rdev);
2982
Jerome Glisseb15ba512011-11-15 11:48:34 -05002983 rdev->accel_working = true;
Dave Airliefc30b8e2009-09-18 15:19:37 +10002984 r = r600_startup(rdev);
2985 if (r) {
2986 DRM_ERROR("r600 startup failed on resume\n");
Jerome Glisse6b7746e2012-02-20 17:57:20 -05002987 rdev->accel_working = false;
Dave Airliefc30b8e2009-09-18 15:19:37 +10002988 return r;
2989 }
2990
Dave Airliefc30b8e2009-09-18 15:19:37 +10002991 return r;
2992}
2993
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002994int r600_suspend(struct radeon_device *rdev)
2995{
Alex Deucher6c7bcce2013-12-18 14:07:14 -05002996 radeon_pm_suspend(rdev);
Rafał Miłecki38fd2c62010-01-28 18:16:30 +01002997 r600_audio_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002998 r600_cp_stop(rdev);
Alex Deucher4d756582012-09-27 15:08:35 -04002999 r600_dma_stop(rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01003000 r600_irq_suspend(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04003001 radeon_wb_disable(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02003002 r600_pcie_gart_disable(rdev);
Alex Deucher6ddddfe2011-10-14 10:51:22 -04003003
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003004 return 0;
3005}
3006
3007/* Plan is to move initialization in that function and use
3008 * helper function so that radeon_device_init pretty much
3009 * do nothing more than calling asic specific function. This
3010 * should also allow to remove a bunch of callback function
3011 * like vram_info.
3012 */
3013int r600_init(struct radeon_device *rdev)
3014{
3015 int r;
3016
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003017 if (r600_debugfs_mc_info_init(rdev)) {
3018 DRM_ERROR("Failed to register debugfs file for mc !\n");
3019 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003020 /* Read BIOS */
3021 if (!radeon_get_bios(rdev)) {
3022 if (ASIC_IS_AVIVO(rdev))
3023 return -EINVAL;
3024 }
3025 /* Must be an ATOMBIOS */
Jerome Glissee7d40b92009-10-01 18:02:15 +02003026 if (!rdev->is_atom_bios) {
3027 dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003028 return -EINVAL;
Jerome Glissee7d40b92009-10-01 18:02:15 +02003029 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003030 r = radeon_atombios_init(rdev);
3031 if (r)
3032 return r;
3033 /* Post card if necessary */
Alex Deucherfd909c32011-01-11 18:08:59 -05003034 if (!radeon_card_posted(rdev)) {
Dave Airlie72542d72009-12-01 14:06:31 +10003035 if (!rdev->bios) {
3036 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
3037 return -EINVAL;
3038 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003039 DRM_INFO("GPU not posted. posting now...\n");
3040 atom_asic_init(rdev->mode_info.atom_context);
3041 }
3042 /* Initialize scratch registers */
3043 r600_scratch_init(rdev);
3044 /* Initialize surface registers */
3045 radeon_surface_init(rdev);
Rafał Miłecki74338742009-11-03 00:53:02 +01003046 /* Initialize clocks */
Michel Dänzer5e6dde72009-09-17 09:42:28 +02003047 radeon_get_clock_info(rdev->ddev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003048 /* Fence driver */
Jerome Glisse30eb77f2011-11-20 20:45:34 +00003049 r = radeon_fence_driver_init(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003050 if (r)
3051 return r;
Jerome Glisse700a0cc2010-01-13 15:16:38 +01003052 if (rdev->flags & RADEON_IS_AGP) {
3053 r = radeon_agp_init(rdev);
3054 if (r)
3055 radeon_agp_disable(rdev);
3056 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003057 r = r600_mc_init(rdev);
Jerome Glisseb574f252009-10-06 19:04:29 +02003058 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003059 return r;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003060 /* Memory manager */
Jerome Glisse4c788672009-11-20 14:29:23 +01003061 r = radeon_bo_init(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003062 if (r)
3063 return r;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003064
Alex Deucher01ac8792013-12-18 19:11:27 -05003065 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
3066 r = r600_init_microcode(rdev);
3067 if (r) {
3068 DRM_ERROR("Failed to load firmware!\n");
3069 return r;
3070 }
3071 }
3072
Alex Deucher6c7bcce2013-12-18 14:07:14 -05003073 /* Initialize power management */
3074 radeon_pm_init(rdev);
3075
Christian Könige32eb502011-10-23 12:56:27 +02003076 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
3077 r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003078
Alex Deucher4d756582012-09-27 15:08:35 -04003079 rdev->ring[R600_RING_TYPE_DMA_INDEX].ring_obj = NULL;
3080 r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX], 64 * 1024);
3081
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003082 rdev->ih.ring_obj = NULL;
3083 r600_ih_ring_init(rdev, 64 * 1024);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003084
Jerome Glisse4aac0472009-09-14 18:29:49 +02003085 r = r600_pcie_gart_init(rdev);
3086 if (r)
3087 return r;
3088
Alex Deucher779720a2009-12-09 19:31:44 -05003089 rdev->accel_working = true;
Dave Airliefc30b8e2009-09-18 15:19:37 +10003090 r = r600_startup(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003091 if (r) {
Jerome Glisse655efd32010-02-02 11:51:45 +01003092 dev_err(rdev->dev, "disabling GPU acceleration\n");
3093 r600_cp_fini(rdev);
Alex Deucher4d756582012-09-27 15:08:35 -04003094 r600_dma_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01003095 r600_irq_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04003096 radeon_wb_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +02003097 radeon_ib_pool_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01003098 radeon_irq_kms_fini(rdev);
Jerome Glisse75c81292009-10-01 18:02:14 +02003099 r600_pcie_gart_fini(rdev);
Jerome Glisse733289c2009-09-16 15:24:21 +02003100 rdev->accel_working = false;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003101 }
Christian Koenigdafc3bd2009-10-11 23:49:13 +02003102
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003103 return 0;
3104}
3105
3106void r600_fini(struct radeon_device *rdev)
3107{
Alex Deucher6c7bcce2013-12-18 14:07:14 -05003108 radeon_pm_fini(rdev);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02003109 r600_audio_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01003110 r600_cp_fini(rdev);
Alex Deucher4d756582012-09-27 15:08:35 -04003111 r600_dma_fini(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003112 r600_irq_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04003113 radeon_wb_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +02003114 radeon_ib_pool_fini(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003115 radeon_irq_kms_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02003116 r600_pcie_gart_fini(rdev);
Alex Deucher16cdf042011-10-28 10:30:02 -04003117 r600_vram_scratch_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01003118 radeon_agp_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003119 radeon_gem_fini(rdev);
3120 radeon_fence_driver_fini(rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +01003121 radeon_bo_fini(rdev);
Jerome Glissee7d40b92009-10-01 18:02:15 +02003122 radeon_atombios_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003123 kfree(rdev->bios);
3124 rdev->bios = NULL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003125}
3126
3127
3128/*
3129 * CS stuff
3130 */
3131void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
3132{
Christian König876dc9f2012-05-08 14:24:01 +02003133 struct radeon_ring *ring = &rdev->ring[ib->ring];
Alex Deucher89d35802012-07-17 14:02:31 -04003134 u32 next_rptr;
Christian König7b1f2482011-09-23 15:11:23 +02003135
Christian König45df6802012-07-06 16:22:55 +02003136 if (ring->rptr_save_reg) {
Alex Deucher89d35802012-07-17 14:02:31 -04003137 next_rptr = ring->wptr + 3 + 4;
Christian König45df6802012-07-06 16:22:55 +02003138 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
3139 radeon_ring_write(ring, ((ring->rptr_save_reg -
3140 PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
3141 radeon_ring_write(ring, next_rptr);
Alex Deucher89d35802012-07-17 14:02:31 -04003142 } else if (rdev->wb.enabled) {
3143 next_rptr = ring->wptr + 5 + 4;
3144 radeon_ring_write(ring, PACKET3(PACKET3_MEM_WRITE, 3));
3145 radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
3146 radeon_ring_write(ring, (upper_32_bits(ring->next_rptr_gpu_addr) & 0xff) | (1 << 18));
3147 radeon_ring_write(ring, next_rptr);
3148 radeon_ring_write(ring, 0);
Christian König45df6802012-07-06 16:22:55 +02003149 }
3150
Christian Könige32eb502011-10-23 12:56:27 +02003151 radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
3152 radeon_ring_write(ring,
Cédric Cano4eace7f2011-02-11 19:45:38 -05003153#ifdef __BIG_ENDIAN
3154 (2 << 0) |
3155#endif
3156 (ib->gpu_addr & 0xFFFFFFFC));
Christian Könige32eb502011-10-23 12:56:27 +02003157 radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
3158 radeon_ring_write(ring, ib->length_dw);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003159}
3160
Alex Deucherf7128122012-02-23 17:53:45 -05003161int r600_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003162{
Jerome Glissef2e39222012-05-09 15:35:02 +02003163 struct radeon_ib ib;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003164 uint32_t scratch;
3165 uint32_t tmp = 0;
3166 unsigned i;
3167 int r;
3168
3169 r = radeon_scratch_get(rdev, &scratch);
3170 if (r) {
3171 DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
3172 return r;
3173 }
3174 WREG32(scratch, 0xCAFEDEAD);
Christian König4bf3dd92012-08-06 18:57:44 +02003175 r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003176 if (r) {
3177 DRM_ERROR("radeon: failed to get ib (%d).\n", r);
Michel Dänzeraf026c52012-09-20 10:31:10 +02003178 goto free_scratch;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003179 }
Jerome Glissef2e39222012-05-09 15:35:02 +02003180 ib.ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
3181 ib.ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
3182 ib.ptr[2] = 0xDEADBEEF;
3183 ib.length_dw = 3;
Christian König4ef72562012-07-13 13:06:00 +02003184 r = radeon_ib_schedule(rdev, &ib, NULL);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003185 if (r) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003186 DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
Michel Dänzeraf026c52012-09-20 10:31:10 +02003187 goto free_ib;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003188 }
Jerome Glissef2e39222012-05-09 15:35:02 +02003189 r = radeon_fence_wait(ib.fence, false);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003190 if (r) {
3191 DRM_ERROR("radeon: fence wait failed (%d).\n", r);
Michel Dänzeraf026c52012-09-20 10:31:10 +02003192 goto free_ib;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003193 }
3194 for (i = 0; i < rdev->usec_timeout; i++) {
3195 tmp = RREG32(scratch);
3196 if (tmp == 0xDEADBEEF)
3197 break;
3198 DRM_UDELAY(1);
3199 }
3200 if (i < rdev->usec_timeout) {
Jerome Glissef2e39222012-05-09 15:35:02 +02003201 DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003202 } else {
Daniel J Blueman4417d7f2010-09-22 17:57:19 +01003203 DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003204 scratch, tmp);
3205 r = -EINVAL;
3206 }
Michel Dänzeraf026c52012-09-20 10:31:10 +02003207free_ib:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003208 radeon_ib_free(rdev, &ib);
Michel Dänzeraf026c52012-09-20 10:31:10 +02003209free_scratch:
3210 radeon_scratch_free(rdev, scratch);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003211 return r;
3212}
3213
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003214/*
3215 * Interrupts
3216 *
3217 * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
3218 * the same as the CP ring buffer, but in reverse. Rather than the CPU
3219 * writing to the ring and the GPU consuming, the GPU writes to the ring
3220 * and host consumes. As the host irq handler processes interrupts, it
3221 * increments the rptr. When the rptr catches up with the wptr, all the
3222 * current interrupts have been processed.
3223 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003224
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003225void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
3226{
3227 u32 rb_bufsz;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003228
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003229 /* Align ring size */
Daniel Vetterb72a8922013-07-10 14:11:59 +02003230 rb_bufsz = order_base_2(ring_size / 4);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003231 ring_size = (1 << rb_bufsz) * 4;
3232 rdev->ih.ring_size = ring_size;
Jerome Glisse0c452492010-01-15 14:44:37 +01003233 rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
3234 rdev->ih.rptr = 0;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003235}
3236
Alex Deucher25a857f2012-03-20 17:18:22 -04003237int r600_ih_ring_alloc(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003238{
3239 int r;
3240
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003241 /* Allocate ring buffer */
3242 if (rdev->ih.ring_obj == NULL) {
Daniel Vetter441921d2011-02-18 17:59:16 +01003243 r = radeon_bo_create(rdev, rdev->ih.ring_size,
Alex Deucher268b2512010-11-17 19:00:26 -05003244 PAGE_SIZE, true,
Jerome Glisse4c788672009-11-20 14:29:23 +01003245 RADEON_GEM_DOMAIN_GTT,
Alex Deucher40f5cf92012-05-10 18:33:13 -04003246 NULL, &rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003247 if (r) {
3248 DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
3249 return r;
3250 }
Jerome Glisse4c788672009-11-20 14:29:23 +01003251 r = radeon_bo_reserve(rdev->ih.ring_obj, false);
3252 if (unlikely(r != 0))
3253 return r;
3254 r = radeon_bo_pin(rdev->ih.ring_obj,
3255 RADEON_GEM_DOMAIN_GTT,
3256 &rdev->ih.gpu_addr);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003257 if (r) {
Jerome Glisse4c788672009-11-20 14:29:23 +01003258 radeon_bo_unreserve(rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003259 DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
3260 return r;
3261 }
Jerome Glisse4c788672009-11-20 14:29:23 +01003262 r = radeon_bo_kmap(rdev->ih.ring_obj,
3263 (void **)&rdev->ih.ring);
3264 radeon_bo_unreserve(rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003265 if (r) {
3266 DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
3267 return r;
3268 }
3269 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003270 return 0;
3271}
3272
Alex Deucher25a857f2012-03-20 17:18:22 -04003273void r600_ih_ring_fini(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003274{
Jerome Glisse4c788672009-11-20 14:29:23 +01003275 int r;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003276 if (rdev->ih.ring_obj) {
Jerome Glisse4c788672009-11-20 14:29:23 +01003277 r = radeon_bo_reserve(rdev->ih.ring_obj, false);
3278 if (likely(r == 0)) {
3279 radeon_bo_kunmap(rdev->ih.ring_obj);
3280 radeon_bo_unpin(rdev->ih.ring_obj);
3281 radeon_bo_unreserve(rdev->ih.ring_obj);
3282 }
3283 radeon_bo_unref(&rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003284 rdev->ih.ring = NULL;
3285 rdev->ih.ring_obj = NULL;
3286 }
3287}
3288
Alex Deucher45f9a392010-03-24 13:55:51 -04003289void r600_rlc_stop(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003290{
3291
Alex Deucher45f9a392010-03-24 13:55:51 -04003292 if ((rdev->family >= CHIP_RV770) &&
3293 (rdev->family <= CHIP_RV740)) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003294 /* r7xx asics need to soft reset RLC before halting */
3295 WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
3296 RREG32(SRBM_SOFT_RESET);
Arnd Bergmann4de833c2012-04-05 12:58:22 -06003297 mdelay(15);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003298 WREG32(SRBM_SOFT_RESET, 0);
3299 RREG32(SRBM_SOFT_RESET);
3300 }
3301
3302 WREG32(RLC_CNTL, 0);
3303}
3304
3305static void r600_rlc_start(struct radeon_device *rdev)
3306{
3307 WREG32(RLC_CNTL, RLC_ENABLE);
3308}
3309
Alex Deucher2948f5e2013-04-12 13:52:52 -04003310static int r600_rlc_resume(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003311{
3312 u32 i;
3313 const __be32 *fw_data;
3314
3315 if (!rdev->rlc_fw)
3316 return -EINVAL;
3317
3318 r600_rlc_stop(rdev);
3319
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003320 WREG32(RLC_HB_CNTL, 0);
Alex Deucherc420c742012-03-20 17:18:39 -04003321
Alex Deucher2948f5e2013-04-12 13:52:52 -04003322 WREG32(RLC_HB_BASE, 0);
3323 WREG32(RLC_HB_RPTR, 0);
3324 WREG32(RLC_HB_WPTR, 0);
3325 WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
3326 WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003327 WREG32(RLC_MC_CNTL, 0);
3328 WREG32(RLC_UCODE_CNTL, 0);
3329
3330 fw_data = (const __be32 *)rdev->rlc_fw->data;
Alex Deucher2948f5e2013-04-12 13:52:52 -04003331 if (rdev->family >= CHIP_RV770) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003332 for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
3333 WREG32(RLC_UCODE_ADDR, i);
3334 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
3335 }
3336 } else {
Alex Deucher138e4e12013-01-11 15:33:13 -05003337 for (i = 0; i < R600_RLC_UCODE_SIZE; i++) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003338 WREG32(RLC_UCODE_ADDR, i);
3339 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
3340 }
3341 }
3342 WREG32(RLC_UCODE_ADDR, 0);
3343
3344 r600_rlc_start(rdev);
3345
3346 return 0;
3347}
3348
3349static void r600_enable_interrupts(struct radeon_device *rdev)
3350{
3351 u32 ih_cntl = RREG32(IH_CNTL);
3352 u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
3353
3354 ih_cntl |= ENABLE_INTR;
3355 ih_rb_cntl |= IH_RB_ENABLE;
3356 WREG32(IH_CNTL, ih_cntl);
3357 WREG32(IH_RB_CNTL, ih_rb_cntl);
3358 rdev->ih.enabled = true;
3359}
3360
Alex Deucher45f9a392010-03-24 13:55:51 -04003361void r600_disable_interrupts(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003362{
3363 u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
3364 u32 ih_cntl = RREG32(IH_CNTL);
3365
3366 ih_rb_cntl &= ~IH_RB_ENABLE;
3367 ih_cntl &= ~ENABLE_INTR;
3368 WREG32(IH_RB_CNTL, ih_rb_cntl);
3369 WREG32(IH_CNTL, ih_cntl);
3370 /* set rptr, wptr to 0 */
3371 WREG32(IH_RB_RPTR, 0);
3372 WREG32(IH_RB_WPTR, 0);
3373 rdev->ih.enabled = false;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003374 rdev->ih.rptr = 0;
3375}
3376
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003377static void r600_disable_interrupt_state(struct radeon_device *rdev)
3378{
3379 u32 tmp;
3380
Alex Deucher3555e532010-10-08 12:09:12 -04003381 WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
Alex Deucher4d756582012-09-27 15:08:35 -04003382 tmp = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
3383 WREG32(DMA_CNTL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003384 WREG32(GRBM_INT_CNTL, 0);
3385 WREG32(DxMODE_INT_MASK, 0);
Alex Deucher6f34be52010-11-21 10:59:01 -05003386 WREG32(D1GRPH_INTERRUPT_CONTROL, 0);
3387 WREG32(D2GRPH_INTERRUPT_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003388 if (ASIC_IS_DCE3(rdev)) {
3389 WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
3390 WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
3391 tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3392 WREG32(DC_HPD1_INT_CONTROL, tmp);
3393 tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3394 WREG32(DC_HPD2_INT_CONTROL, tmp);
3395 tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3396 WREG32(DC_HPD3_INT_CONTROL, tmp);
3397 tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3398 WREG32(DC_HPD4_INT_CONTROL, tmp);
3399 if (ASIC_IS_DCE32(rdev)) {
3400 tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003401 WREG32(DC_HPD5_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003402 tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003403 WREG32(DC_HPD6_INT_CONTROL, tmp);
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003404 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3405 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
3406 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3407 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
Alex Deucherf122c612012-03-30 08:59:57 -04003408 } else {
3409 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3410 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
3411 tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3412 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003413 }
3414 } else {
3415 WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
3416 WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
3417 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003418 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003419 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003420 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003421 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003422 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
Alex Deucherf122c612012-03-30 08:59:57 -04003423 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3424 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
3425 tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3426 WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003427 }
3428}
3429
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003430int r600_irq_init(struct radeon_device *rdev)
3431{
3432 int ret = 0;
3433 int rb_bufsz;
3434 u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
3435
3436 /* allocate ring */
Jerome Glisse0c452492010-01-15 14:44:37 +01003437 ret = r600_ih_ring_alloc(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003438 if (ret)
3439 return ret;
3440
3441 /* disable irqs */
3442 r600_disable_interrupts(rdev);
3443
3444 /* init rlc */
Alex Deucher2948f5e2013-04-12 13:52:52 -04003445 if (rdev->family >= CHIP_CEDAR)
3446 ret = evergreen_rlc_resume(rdev);
3447 else
3448 ret = r600_rlc_resume(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003449 if (ret) {
3450 r600_ih_ring_fini(rdev);
3451 return ret;
3452 }
3453
3454 /* setup interrupt control */
3455 /* set dummy read address to ring address */
3456 WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
3457 interrupt_cntl = RREG32(INTERRUPT_CNTL);
3458 /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
3459 * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
3460 */
3461 interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
3462 /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
3463 interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
3464 WREG32(INTERRUPT_CNTL, interrupt_cntl);
3465
3466 WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
Daniel Vetterb72a8922013-07-10 14:11:59 +02003467 rb_bufsz = order_base_2(rdev->ih.ring_size / 4);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003468
3469 ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
3470 IH_WPTR_OVERFLOW_CLEAR |
3471 (rb_bufsz << 1));
Alex Deucher724c80e2010-08-27 18:25:25 -04003472
3473 if (rdev->wb.enabled)
3474 ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
3475
3476 /* set the writeback address whether it's enabled or not */
3477 WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
3478 WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003479
3480 WREG32(IH_RB_CNTL, ih_rb_cntl);
3481
3482 /* set rptr, wptr to 0 */
3483 WREG32(IH_RB_RPTR, 0);
3484 WREG32(IH_RB_WPTR, 0);
3485
3486 /* Default settings for IH_CNTL (disabled at first) */
3487 ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
3488 /* RPTR_REARM only works if msi's are enabled */
3489 if (rdev->msi_enabled)
3490 ih_cntl |= RPTR_REARM;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003491 WREG32(IH_CNTL, ih_cntl);
3492
3493 /* force the active interrupt state to all disabled */
Alex Deucher45f9a392010-03-24 13:55:51 -04003494 if (rdev->family >= CHIP_CEDAR)
3495 evergreen_disable_interrupt_state(rdev);
3496 else
3497 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003498
Dave Airlie20998102012-04-03 11:53:05 +01003499 /* at this point everything should be setup correctly to enable master */
3500 pci_set_master(rdev->pdev);
3501
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003502 /* enable irqs */
3503 r600_enable_interrupts(rdev);
3504
3505 return ret;
3506}
3507
Jerome Glisse0c452492010-01-15 14:44:37 +01003508void r600_irq_suspend(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003509{
Alex Deucher45f9a392010-03-24 13:55:51 -04003510 r600_irq_disable(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003511 r600_rlc_stop(rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01003512}
3513
3514void r600_irq_fini(struct radeon_device *rdev)
3515{
3516 r600_irq_suspend(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003517 r600_ih_ring_fini(rdev);
3518}
3519
3520int r600_irq_set(struct radeon_device *rdev)
3521{
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003522 u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
3523 u32 mode_int = 0;
3524 u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
Alex Deucher2031f772010-04-22 12:52:11 -04003525 u32 grbm_int_cntl = 0;
Alex Deucherf122c612012-03-30 08:59:57 -04003526 u32 hdmi0, hdmi1;
Alex Deucher6f34be52010-11-21 10:59:01 -05003527 u32 d1grph = 0, d2grph = 0;
Alex Deucher4d756582012-09-27 15:08:35 -04003528 u32 dma_cntl;
Alex Deucher4a6369e2013-04-12 14:04:10 -04003529 u32 thermal_int = 0;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003530
Jerome Glisse003e69f2010-01-07 15:39:14 +01003531 if (!rdev->irq.installed) {
Joe Perchesfce7d612010-10-30 21:08:30 +00003532 WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
Jerome Glisse003e69f2010-01-07 15:39:14 +01003533 return -EINVAL;
3534 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003535 /* don't enable anything if the ih is disabled */
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01003536 if (!rdev->ih.enabled) {
3537 r600_disable_interrupts(rdev);
3538 /* force the active interrupt state to all disabled */
3539 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003540 return 0;
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01003541 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003542
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003543 if (ASIC_IS_DCE3(rdev)) {
3544 hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
3545 hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
3546 hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
3547 hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
3548 if (ASIC_IS_DCE32(rdev)) {
3549 hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
3550 hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003551 hdmi0 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
3552 hdmi1 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
Alex Deucherf122c612012-03-30 08:59:57 -04003553 } else {
3554 hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3555 hdmi1 = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003556 }
3557 } else {
3558 hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
3559 hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
3560 hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
Alex Deucherf122c612012-03-30 08:59:57 -04003561 hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3562 hdmi1 = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003563 }
Alex Deucher4a6369e2013-04-12 14:04:10 -04003564
Alex Deucher4d756582012-09-27 15:08:35 -04003565 dma_cntl = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003566
Alex Deucher4a6369e2013-04-12 14:04:10 -04003567 if ((rdev->family > CHIP_R600) && (rdev->family < CHIP_RV770)) {
3568 thermal_int = RREG32(CG_THERMAL_INT) &
3569 ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
Alex Deucher66229b22013-06-26 00:11:19 -04003570 } else if (rdev->family >= CHIP_RV770) {
3571 thermal_int = RREG32(RV770_CG_THERMAL_INT) &
3572 ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
3573 }
3574 if (rdev->irq.dpm_thermal) {
3575 DRM_DEBUG("dpm thermal\n");
3576 thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
Alex Deucher4a6369e2013-04-12 14:04:10 -04003577 }
3578
Christian Koenig736fc372012-05-17 19:52:00 +02003579 if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003580 DRM_DEBUG("r600_irq_set: sw int\n");
3581 cp_int_cntl |= RB_INT_ENABLE;
Alex Deucherd0f8a852010-09-04 05:04:34 -04003582 cp_int_cntl |= TIME_STAMP_INT_ENABLE;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003583 }
Alex Deucher4d756582012-09-27 15:08:35 -04003584
3585 if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
3586 DRM_DEBUG("r600_irq_set: sw int dma\n");
3587 dma_cntl |= TRAP_ENABLE;
3588 }
3589
Alex Deucher6f34be52010-11-21 10:59:01 -05003590 if (rdev->irq.crtc_vblank_int[0] ||
Christian Koenig736fc372012-05-17 19:52:00 +02003591 atomic_read(&rdev->irq.pflip[0])) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003592 DRM_DEBUG("r600_irq_set: vblank 0\n");
3593 mode_int |= D1MODE_VBLANK_INT_MASK;
3594 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003595 if (rdev->irq.crtc_vblank_int[1] ||
Christian Koenig736fc372012-05-17 19:52:00 +02003596 atomic_read(&rdev->irq.pflip[1])) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003597 DRM_DEBUG("r600_irq_set: vblank 1\n");
3598 mode_int |= D2MODE_VBLANK_INT_MASK;
3599 }
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003600 if (rdev->irq.hpd[0]) {
3601 DRM_DEBUG("r600_irq_set: hpd 1\n");
3602 hpd1 |= DC_HPDx_INT_EN;
3603 }
3604 if (rdev->irq.hpd[1]) {
3605 DRM_DEBUG("r600_irq_set: hpd 2\n");
3606 hpd2 |= DC_HPDx_INT_EN;
3607 }
3608 if (rdev->irq.hpd[2]) {
3609 DRM_DEBUG("r600_irq_set: hpd 3\n");
3610 hpd3 |= DC_HPDx_INT_EN;
3611 }
3612 if (rdev->irq.hpd[3]) {
3613 DRM_DEBUG("r600_irq_set: hpd 4\n");
3614 hpd4 |= DC_HPDx_INT_EN;
3615 }
3616 if (rdev->irq.hpd[4]) {
3617 DRM_DEBUG("r600_irq_set: hpd 5\n");
3618 hpd5 |= DC_HPDx_INT_EN;
3619 }
3620 if (rdev->irq.hpd[5]) {
3621 DRM_DEBUG("r600_irq_set: hpd 6\n");
3622 hpd6 |= DC_HPDx_INT_EN;
3623 }
Alex Deucherf122c612012-03-30 08:59:57 -04003624 if (rdev->irq.afmt[0]) {
3625 DRM_DEBUG("r600_irq_set: hdmi 0\n");
3626 hdmi0 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
Christian Koenigf2594932010-04-10 03:13:16 +02003627 }
Alex Deucherf122c612012-03-30 08:59:57 -04003628 if (rdev->irq.afmt[1]) {
3629 DRM_DEBUG("r600_irq_set: hdmi 0\n");
3630 hdmi1 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
Christian Koenigf2594932010-04-10 03:13:16 +02003631 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003632
3633 WREG32(CP_INT_CNTL, cp_int_cntl);
Alex Deucher4d756582012-09-27 15:08:35 -04003634 WREG32(DMA_CNTL, dma_cntl);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003635 WREG32(DxMODE_INT_MASK, mode_int);
Alex Deucher6f34be52010-11-21 10:59:01 -05003636 WREG32(D1GRPH_INTERRUPT_CONTROL, d1grph);
3637 WREG32(D2GRPH_INTERRUPT_CONTROL, d2grph);
Alex Deucher2031f772010-04-22 12:52:11 -04003638 WREG32(GRBM_INT_CNTL, grbm_int_cntl);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003639 if (ASIC_IS_DCE3(rdev)) {
3640 WREG32(DC_HPD1_INT_CONTROL, hpd1);
3641 WREG32(DC_HPD2_INT_CONTROL, hpd2);
3642 WREG32(DC_HPD3_INT_CONTROL, hpd3);
3643 WREG32(DC_HPD4_INT_CONTROL, hpd4);
3644 if (ASIC_IS_DCE32(rdev)) {
3645 WREG32(DC_HPD5_INT_CONTROL, hpd5);
3646 WREG32(DC_HPD6_INT_CONTROL, hpd6);
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003647 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, hdmi0);
3648 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, hdmi1);
Alex Deucherf122c612012-03-30 08:59:57 -04003649 } else {
3650 WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
3651 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003652 }
3653 } else {
3654 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
3655 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
3656 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
Alex Deucherf122c612012-03-30 08:59:57 -04003657 WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
3658 WREG32(HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003659 }
Alex Deucher4a6369e2013-04-12 14:04:10 -04003660 if ((rdev->family > CHIP_R600) && (rdev->family < CHIP_RV770)) {
3661 WREG32(CG_THERMAL_INT, thermal_int);
Alex Deucher66229b22013-06-26 00:11:19 -04003662 } else if (rdev->family >= CHIP_RV770) {
3663 WREG32(RV770_CG_THERMAL_INT, thermal_int);
Alex Deucher4a6369e2013-04-12 14:04:10 -04003664 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003665
3666 return 0;
3667}
3668
Andi Kleence580fa2011-10-13 16:08:47 -07003669static void r600_irq_ack(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003670{
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003671 u32 tmp;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003672
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003673 if (ASIC_IS_DCE3(rdev)) {
Alex Deucher6f34be52010-11-21 10:59:01 -05003674 rdev->irq.stat_regs.r600.disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
3675 rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
3676 rdev->irq.stat_regs.r600.disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
Alex Deucherf122c612012-03-30 08:59:57 -04003677 if (ASIC_IS_DCE32(rdev)) {
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003678 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET0);
3679 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET1);
Alex Deucherf122c612012-03-30 08:59:57 -04003680 } else {
3681 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
3682 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(DCE3_HDMI1_STATUS);
3683 }
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003684 } else {
Alex Deucher6f34be52010-11-21 10:59:01 -05003685 rdev->irq.stat_regs.r600.disp_int = RREG32(DISP_INTERRUPT_STATUS);
3686 rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
3687 rdev->irq.stat_regs.r600.disp_int_cont2 = 0;
Alex Deucherf122c612012-03-30 08:59:57 -04003688 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
3689 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(HDMI1_STATUS);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003690 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003691 rdev->irq.stat_regs.r600.d1grph_int = RREG32(D1GRPH_INTERRUPT_STATUS);
3692 rdev->irq.stat_regs.r600.d2grph_int = RREG32(D2GRPH_INTERRUPT_STATUS);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003693
Alex Deucher6f34be52010-11-21 10:59:01 -05003694 if (rdev->irq.stat_regs.r600.d1grph_int & DxGRPH_PFLIP_INT_OCCURRED)
3695 WREG32(D1GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
3696 if (rdev->irq.stat_regs.r600.d2grph_int & DxGRPH_PFLIP_INT_OCCURRED)
3697 WREG32(D2GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
3698 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003699 WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003700 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003701 WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003702 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003703 WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003704 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003705 WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003706 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003707 if (ASIC_IS_DCE3(rdev)) {
3708 tmp = RREG32(DC_HPD1_INT_CONTROL);
3709 tmp |= DC_HPDx_INT_ACK;
3710 WREG32(DC_HPD1_INT_CONTROL, tmp);
3711 } else {
3712 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
3713 tmp |= DC_HPDx_INT_ACK;
3714 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
3715 }
3716 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003717 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003718 if (ASIC_IS_DCE3(rdev)) {
3719 tmp = RREG32(DC_HPD2_INT_CONTROL);
3720 tmp |= DC_HPDx_INT_ACK;
3721 WREG32(DC_HPD2_INT_CONTROL, tmp);
3722 } else {
3723 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
3724 tmp |= DC_HPDx_INT_ACK;
3725 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
3726 }
3727 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003728 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003729 if (ASIC_IS_DCE3(rdev)) {
3730 tmp = RREG32(DC_HPD3_INT_CONTROL);
3731 tmp |= DC_HPDx_INT_ACK;
3732 WREG32(DC_HPD3_INT_CONTROL, tmp);
3733 } else {
3734 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
3735 tmp |= DC_HPDx_INT_ACK;
3736 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
3737 }
3738 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003739 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003740 tmp = RREG32(DC_HPD4_INT_CONTROL);
3741 tmp |= DC_HPDx_INT_ACK;
3742 WREG32(DC_HPD4_INT_CONTROL, tmp);
3743 }
3744 if (ASIC_IS_DCE32(rdev)) {
Alex Deucher6f34be52010-11-21 10:59:01 -05003745 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003746 tmp = RREG32(DC_HPD5_INT_CONTROL);
3747 tmp |= DC_HPDx_INT_ACK;
3748 WREG32(DC_HPD5_INT_CONTROL, tmp);
3749 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003750 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003751 tmp = RREG32(DC_HPD5_INT_CONTROL);
3752 tmp |= DC_HPDx_INT_ACK;
3753 WREG32(DC_HPD6_INT_CONTROL, tmp);
3754 }
Alex Deucherf122c612012-03-30 08:59:57 -04003755 if (rdev->irq.stat_regs.r600.hdmi0_status & AFMT_AZ_FORMAT_WTRIG) {
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003756 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0);
Alex Deucherf122c612012-03-30 08:59:57 -04003757 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003758 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
Alex Deucherf122c612012-03-30 08:59:57 -04003759 }
3760 if (rdev->irq.stat_regs.r600.hdmi1_status & AFMT_AZ_FORMAT_WTRIG) {
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003761 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1);
Alex Deucherf122c612012-03-30 08:59:57 -04003762 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003763 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
Christian Koenigf2594932010-04-10 03:13:16 +02003764 }
3765 } else {
Alex Deucherf122c612012-03-30 08:59:57 -04003766 if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
3767 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL);
3768 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
3769 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
3770 }
3771 if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
3772 if (ASIC_IS_DCE3(rdev)) {
3773 tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL);
3774 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
3775 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
3776 } else {
3777 tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL);
3778 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
3779 WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
3780 }
Christian Koenigf2594932010-04-10 03:13:16 +02003781 }
3782 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003783}
3784
3785void r600_irq_disable(struct radeon_device *rdev)
3786{
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003787 r600_disable_interrupts(rdev);
3788 /* Wait and acknowledge irq */
3789 mdelay(1);
Alex Deucher6f34be52010-11-21 10:59:01 -05003790 r600_irq_ack(rdev);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003791 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003792}
3793
Andi Kleence580fa2011-10-13 16:08:47 -07003794static u32 r600_get_ih_wptr(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003795{
3796 u32 wptr, tmp;
3797
Alex Deucher724c80e2010-08-27 18:25:25 -04003798 if (rdev->wb.enabled)
Cédric Cano204ae242011-04-19 11:07:13 -04003799 wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
Alex Deucher724c80e2010-08-27 18:25:25 -04003800 else
3801 wptr = RREG32(IH_RB_WPTR);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003802
3803 if (wptr & RB_OVERFLOW) {
Jerome Glisse7924e5e2010-01-15 14:44:39 +01003804 /* When a ring buffer overflow happen start parsing interrupt
3805 * from the last not overwritten vector (wptr + 16). Hopefully
3806 * this should allow us to catchup.
3807 */
3808 dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
3809 wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
3810 rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003811 tmp = RREG32(IH_RB_CNTL);
3812 tmp |= IH_WPTR_OVERFLOW_CLEAR;
3813 WREG32(IH_RB_CNTL, tmp);
3814 }
Jerome Glisse0c452492010-01-15 14:44:37 +01003815 return (wptr & rdev->ih.ptr_mask);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003816}
3817
3818/* r600 IV Ring
3819 * Each IV ring entry is 128 bits:
3820 * [7:0] - interrupt source id
3821 * [31:8] - reserved
3822 * [59:32] - interrupt source data
3823 * [127:60] - reserved
3824 *
3825 * The basic interrupt vector entries
3826 * are decoded as follows:
3827 * src_id src_data description
3828 * 1 0 D1 Vblank
3829 * 1 1 D1 Vline
3830 * 5 0 D2 Vblank
3831 * 5 1 D2 Vline
3832 * 19 0 FP Hot plug detection A
3833 * 19 1 FP Hot plug detection B
3834 * 19 2 DAC A auto-detection
3835 * 19 3 DAC B auto-detection
Christian Koenigf2594932010-04-10 03:13:16 +02003836 * 21 4 HDMI block A
3837 * 21 5 HDMI block B
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003838 * 176 - CP_INT RB
3839 * 177 - CP_INT IB1
3840 * 178 - CP_INT IB2
3841 * 181 - EOP Interrupt
3842 * 233 - GUI Idle
3843 *
3844 * Note, these are based on r600 and may need to be
3845 * adjusted or added to on newer asics
3846 */
3847
3848int r600_irq_process(struct radeon_device *rdev)
3849{
Dave Airlie682f1a52011-06-18 03:59:51 +00003850 u32 wptr;
3851 u32 rptr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003852 u32 src_id, src_data;
Alex Deucher6f34be52010-11-21 10:59:01 -05003853 u32 ring_index;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003854 bool queue_hotplug = false;
Alex Deucherf122c612012-03-30 08:59:57 -04003855 bool queue_hdmi = false;
Alex Deucher4a6369e2013-04-12 14:04:10 -04003856 bool queue_thermal = false;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003857
Dave Airlie682f1a52011-06-18 03:59:51 +00003858 if (!rdev->ih.enabled || rdev->shutdown)
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01003859 return IRQ_NONE;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003860
Benjamin Herrenschmidtf6a56932011-07-13 06:28:22 +00003861 /* No MSIs, need a dummy read to flush PCI DMAs */
3862 if (!rdev->msi_enabled)
3863 RREG32(IH_RB_WPTR);
3864
Dave Airlie682f1a52011-06-18 03:59:51 +00003865 wptr = r600_get_ih_wptr(rdev);
Christian Koenigc20dc362012-05-16 21:45:24 +02003866
3867restart_ih:
3868 /* is somebody else already processing irqs? */
3869 if (atomic_xchg(&rdev->ih.lock, 1))
3870 return IRQ_NONE;
3871
Dave Airlie682f1a52011-06-18 03:59:51 +00003872 rptr = rdev->ih.rptr;
3873 DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
3874
Benjamin Herrenschmidt964f6642011-07-13 16:28:19 +10003875 /* Order reading of wptr vs. reading of IH ring data */
3876 rmb();
3877
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003878 /* display interrupts */
Alex Deucher6f34be52010-11-21 10:59:01 -05003879 r600_irq_ack(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003880
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003881 while (rptr != wptr) {
3882 /* wptr/rptr are in bytes! */
3883 ring_index = rptr / 4;
Cédric Cano4eace7f2011-02-11 19:45:38 -05003884 src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
3885 src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003886
3887 switch (src_id) {
3888 case 1: /* D1 vblank/vline */
3889 switch (src_data) {
3890 case 0: /* D1 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05003891 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT) {
Alex Deucher6f34be52010-11-21 10:59:01 -05003892 if (rdev->irq.crtc_vblank_int[0]) {
3893 drm_handle_vblank(rdev->ddev, 0);
3894 rdev->pm.vblank_sync = true;
3895 wake_up(&rdev->irq.vblank_queue);
3896 }
Christian Koenig736fc372012-05-17 19:52:00 +02003897 if (atomic_read(&rdev->irq.pflip[0]))
Mario Kleiner3e4ea742010-11-21 10:59:02 -05003898 radeon_crtc_handle_flip(rdev, 0);
Alex Deucher6f34be52010-11-21 10:59:01 -05003899 rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003900 DRM_DEBUG("IH: D1 vblank\n");
3901 }
3902 break;
3903 case 1: /* D1 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05003904 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT) {
3905 rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VLINE_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003906 DRM_DEBUG("IH: D1 vline\n");
3907 }
3908 break;
3909 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003910 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003911 break;
3912 }
3913 break;
3914 case 5: /* D2 vblank/vline */
3915 switch (src_data) {
3916 case 0: /* D2 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05003917 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT) {
Alex Deucher6f34be52010-11-21 10:59:01 -05003918 if (rdev->irq.crtc_vblank_int[1]) {
3919 drm_handle_vblank(rdev->ddev, 1);
3920 rdev->pm.vblank_sync = true;
3921 wake_up(&rdev->irq.vblank_queue);
3922 }
Christian Koenig736fc372012-05-17 19:52:00 +02003923 if (atomic_read(&rdev->irq.pflip[1]))
Mario Kleiner3e4ea742010-11-21 10:59:02 -05003924 radeon_crtc_handle_flip(rdev, 1);
Alex Deucher6f34be52010-11-21 10:59:01 -05003925 rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VBLANK_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003926 DRM_DEBUG("IH: D2 vblank\n");
3927 }
3928 break;
3929 case 1: /* D1 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05003930 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT) {
3931 rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VLINE_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003932 DRM_DEBUG("IH: D2 vline\n");
3933 }
3934 break;
3935 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003936 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003937 break;
3938 }
3939 break;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003940 case 19: /* HPD/DAC hotplug */
3941 switch (src_data) {
3942 case 0:
Alex Deucher6f34be52010-11-21 10:59:01 -05003943 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
3944 rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD1_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003945 queue_hotplug = true;
3946 DRM_DEBUG("IH: HPD1\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003947 }
3948 break;
3949 case 1:
Alex Deucher6f34be52010-11-21 10:59:01 -05003950 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
3951 rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD2_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003952 queue_hotplug = true;
3953 DRM_DEBUG("IH: HPD2\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003954 }
3955 break;
3956 case 4:
Alex Deucher6f34be52010-11-21 10:59:01 -05003957 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
3958 rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD3_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003959 queue_hotplug = true;
3960 DRM_DEBUG("IH: HPD3\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003961 }
3962 break;
3963 case 5:
Alex Deucher6f34be52010-11-21 10:59:01 -05003964 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
3965 rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD4_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003966 queue_hotplug = true;
3967 DRM_DEBUG("IH: HPD4\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003968 }
3969 break;
3970 case 10:
Alex Deucher6f34be52010-11-21 10:59:01 -05003971 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
3972 rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003973 queue_hotplug = true;
3974 DRM_DEBUG("IH: HPD5\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003975 }
3976 break;
3977 case 12:
Alex Deucher6f34be52010-11-21 10:59:01 -05003978 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
3979 rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003980 queue_hotplug = true;
3981 DRM_DEBUG("IH: HPD6\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003982 }
3983 break;
3984 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003985 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003986 break;
3987 }
3988 break;
Alex Deucherf122c612012-03-30 08:59:57 -04003989 case 21: /* hdmi */
3990 switch (src_data) {
3991 case 4:
3992 if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
3993 rdev->irq.stat_regs.r600.hdmi0_status &= ~HDMI0_AZ_FORMAT_WTRIG;
3994 queue_hdmi = true;
3995 DRM_DEBUG("IH: HDMI0\n");
3996 }
3997 break;
3998 case 5:
3999 if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
4000 rdev->irq.stat_regs.r600.hdmi1_status &= ~HDMI0_AZ_FORMAT_WTRIG;
4001 queue_hdmi = true;
4002 DRM_DEBUG("IH: HDMI1\n");
4003 }
4004 break;
4005 default:
4006 DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
4007 break;
4008 }
Christian Koenigf2594932010-04-10 03:13:16 +02004009 break;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004010 case 176: /* CP_INT in ring buffer */
4011 case 177: /* CP_INT in IB1 */
4012 case 178: /* CP_INT in IB2 */
4013 DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
Alex Deucher74652802011-08-25 13:39:48 -04004014 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004015 break;
4016 case 181: /* CP EOP event */
4017 DRM_DEBUG("IH: CP EOP\n");
Alex Deucher74652802011-08-25 13:39:48 -04004018 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004019 break;
Alex Deucher4d756582012-09-27 15:08:35 -04004020 case 224: /* DMA trap event */
4021 DRM_DEBUG("IH: DMA trap\n");
4022 radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
4023 break;
Alex Deucher4a6369e2013-04-12 14:04:10 -04004024 case 230: /* thermal low to high */
4025 DRM_DEBUG("IH: thermal low to high\n");
4026 rdev->pm.dpm.thermal.high_to_low = false;
4027 queue_thermal = true;
4028 break;
4029 case 231: /* thermal high to low */
4030 DRM_DEBUG("IH: thermal high to low\n");
4031 rdev->pm.dpm.thermal.high_to_low = true;
4032 queue_thermal = true;
4033 break;
Alex Deucher2031f772010-04-22 12:52:11 -04004034 case 233: /* GUI IDLE */
Ilija Hadzic303c8052011-06-07 14:54:48 -04004035 DRM_DEBUG("IH: GUI idle\n");
Alex Deucher2031f772010-04-22 12:52:11 -04004036 break;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004037 default:
Alex Deucherb0425892010-01-11 19:47:38 -05004038 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004039 break;
4040 }
4041
4042 /* wptr/rptr are in bytes! */
Jerome Glisse0c452492010-01-15 14:44:37 +01004043 rptr += 16;
4044 rptr &= rdev->ih.ptr_mask;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004045 }
Alex Deucherd4877cf2009-12-04 16:56:37 -05004046 if (queue_hotplug)
Tejun Heo32c87fc2011-01-03 14:49:32 +01004047 schedule_work(&rdev->hotplug_work);
Alex Deucherf122c612012-03-30 08:59:57 -04004048 if (queue_hdmi)
4049 schedule_work(&rdev->audio_work);
Alex Deucher4a6369e2013-04-12 14:04:10 -04004050 if (queue_thermal && rdev->pm.dpm_enabled)
4051 schedule_work(&rdev->pm.dpm.thermal.work);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004052 rdev->ih.rptr = rptr;
4053 WREG32(IH_RB_RPTR, rdev->ih.rptr);
Christian Koenigc20dc362012-05-16 21:45:24 +02004054 atomic_set(&rdev->ih.lock, 0);
4055
4056 /* make sure wptr hasn't changed while processing */
4057 wptr = r600_get_ih_wptr(rdev);
4058 if (wptr != rptr)
4059 goto restart_ih;
4060
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004061 return IRQ_HANDLED;
4062}
Jerome Glisse3ce0a232009-09-08 10:10:24 +10004063
4064/*
4065 * Debugfs info
4066 */
4067#if defined(CONFIG_DEBUG_FS)
4068
Jerome Glisse3ce0a232009-09-08 10:10:24 +10004069static int r600_debugfs_mc_info(struct seq_file *m, void *data)
4070{
4071 struct drm_info_node *node = (struct drm_info_node *) m->private;
4072 struct drm_device *dev = node->minor->dev;
4073 struct radeon_device *rdev = dev->dev_private;
4074
4075 DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
4076 DREG32_SYS(m, rdev, VM_L2_STATUS);
4077 return 0;
4078}
4079
4080static struct drm_info_list r600_mc_info_list[] = {
4081 {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
Jerome Glisse3ce0a232009-09-08 10:10:24 +10004082};
4083#endif
4084
4085int r600_debugfs_mc_info_init(struct radeon_device *rdev)
4086{
4087#if defined(CONFIG_DEBUG_FS)
4088 return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
4089#else
4090 return 0;
4091#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02004092}
Jerome Glisse062b3892010-02-04 20:36:39 +01004093
4094/**
4095 * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
4096 * rdev: radeon device structure
4097 * bo: buffer object struct which userspace is waiting for idle
4098 *
4099 * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
4100 * through ring buffer, this leads to corruption in rendering, see
4101 * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
4102 * directly perform HDP flush by writing register through MMIO.
4103 */
4104void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
4105{
Alex Deucher812d0462010-07-26 18:51:53 -04004106 /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
Alex Deucherf3886f82010-12-08 10:05:34 -05004107 * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL.
4108 * This seems to cause problems on some AGP cards. Just use the old
4109 * method for them.
Alex Deucher812d0462010-07-26 18:51:53 -04004110 */
Alex Deuchere4884592010-09-27 10:57:10 -04004111 if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
Alex Deucherf3886f82010-12-08 10:05:34 -05004112 rdev->vram_scratch.ptr && !(rdev->flags & RADEON_IS_AGP)) {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04004113 void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
Alex Deucher812d0462010-07-26 18:51:53 -04004114 u32 tmp;
4115
4116 WREG32(HDP_DEBUG1, 0);
4117 tmp = readl((void __iomem *)ptr);
4118 } else
4119 WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
Jerome Glisse062b3892010-02-04 20:36:39 +01004120}
Alex Deucher3313e3d2011-01-06 18:49:34 -05004121
4122void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes)
4123{
Alex Deucherd5445a12013-03-18 18:52:13 -04004124 u32 link_width_cntl, mask;
Alex Deucher3313e3d2011-01-06 18:49:34 -05004125
4126 if (rdev->flags & RADEON_IS_IGP)
4127 return;
4128
4129 if (!(rdev->flags & RADEON_IS_PCIE))
4130 return;
4131
4132 /* x2 cards have a special sequence */
4133 if (ASIC_IS_X2(rdev))
4134 return;
4135
Alex Deucherd5445a12013-03-18 18:52:13 -04004136 radeon_gui_idle(rdev);
Alex Deucher3313e3d2011-01-06 18:49:34 -05004137
4138 switch (lanes) {
4139 case 0:
4140 mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
4141 break;
4142 case 1:
4143 mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
4144 break;
4145 case 2:
4146 mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
4147 break;
4148 case 4:
4149 mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
4150 break;
4151 case 8:
4152 mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
4153 break;
4154 case 12:
Alex Deucherd5445a12013-03-18 18:52:13 -04004155 /* not actually supported */
Alex Deucher3313e3d2011-01-06 18:49:34 -05004156 mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
4157 break;
4158 case 16:
Alex Deucher3313e3d2011-01-06 18:49:34 -05004159 mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
4160 break;
Alex Deucherd5445a12013-03-18 18:52:13 -04004161 default:
4162 DRM_ERROR("invalid pcie lane request: %d\n", lanes);
4163 return;
Alex Deucher3313e3d2011-01-06 18:49:34 -05004164 }
4165
Alex Deucher492d2b62012-10-25 16:06:59 -04004166 link_width_cntl = RREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
Alex Deucherd5445a12013-03-18 18:52:13 -04004167 link_width_cntl &= ~RADEON_PCIE_LC_LINK_WIDTH_MASK;
4168 link_width_cntl |= mask << RADEON_PCIE_LC_LINK_WIDTH_SHIFT;
4169 link_width_cntl |= (RADEON_PCIE_LC_RECONFIG_NOW |
4170 R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE);
Alex Deucher3313e3d2011-01-06 18:49:34 -05004171
Alex Deucher492d2b62012-10-25 16:06:59 -04004172 WREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
Alex Deucher3313e3d2011-01-06 18:49:34 -05004173}
4174
4175int r600_get_pcie_lanes(struct radeon_device *rdev)
4176{
4177 u32 link_width_cntl;
4178
4179 if (rdev->flags & RADEON_IS_IGP)
4180 return 0;
4181
4182 if (!(rdev->flags & RADEON_IS_PCIE))
4183 return 0;
4184
4185 /* x2 cards have a special sequence */
4186 if (ASIC_IS_X2(rdev))
4187 return 0;
4188
Alex Deucherd5445a12013-03-18 18:52:13 -04004189 radeon_gui_idle(rdev);
Alex Deucher3313e3d2011-01-06 18:49:34 -05004190
Alex Deucher492d2b62012-10-25 16:06:59 -04004191 link_width_cntl = RREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
Alex Deucher3313e3d2011-01-06 18:49:34 -05004192
4193 switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
Alex Deucher3313e3d2011-01-06 18:49:34 -05004194 case RADEON_PCIE_LC_LINK_WIDTH_X1:
4195 return 1;
4196 case RADEON_PCIE_LC_LINK_WIDTH_X2:
4197 return 2;
4198 case RADEON_PCIE_LC_LINK_WIDTH_X4:
4199 return 4;
4200 case RADEON_PCIE_LC_LINK_WIDTH_X8:
4201 return 8;
Alex Deucherd5445a12013-03-18 18:52:13 -04004202 case RADEON_PCIE_LC_LINK_WIDTH_X12:
4203 /* not actually supported */
4204 return 12;
4205 case RADEON_PCIE_LC_LINK_WIDTH_X0:
Alex Deucher3313e3d2011-01-06 18:49:34 -05004206 case RADEON_PCIE_LC_LINK_WIDTH_X16:
4207 default:
4208 return 16;
4209 }
4210}
4211
Alex Deucher9e46a482011-01-06 18:49:35 -05004212static void r600_pcie_gen2_enable(struct radeon_device *rdev)
4213{
4214 u32 link_width_cntl, lanes, speed_cntl, training_cntl, tmp;
4215 u16 link_cntl2;
4216
Alex Deucherd42dd572011-01-12 20:05:11 -05004217 if (radeon_pcie_gen2 == 0)
4218 return;
4219
Alex Deucher9e46a482011-01-06 18:49:35 -05004220 if (rdev->flags & RADEON_IS_IGP)
4221 return;
4222
4223 if (!(rdev->flags & RADEON_IS_PCIE))
4224 return;
4225
4226 /* x2 cards have a special sequence */
4227 if (ASIC_IS_X2(rdev))
4228 return;
4229
4230 /* only RV6xx+ chips are supported */
4231 if (rdev->family <= CHIP_R600)
4232 return;
4233
Kleber Sacilotto de Souza7e0e4192013-05-03 19:43:13 -03004234 if ((rdev->pdev->bus->max_bus_speed != PCIE_SPEED_5_0GT) &&
4235 (rdev->pdev->bus->max_bus_speed != PCIE_SPEED_8_0GT))
Dave Airlie197bbb32012-06-27 08:35:54 +01004236 return;
4237
Alex Deucher492d2b62012-10-25 16:06:59 -04004238 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
Alex Deucher3691fee2012-10-08 17:46:27 -04004239 if (speed_cntl & LC_CURRENT_DATA_RATE) {
4240 DRM_INFO("PCIE gen 2 link speeds already enabled\n");
4241 return;
4242 }
4243
Dave Airlie197bbb32012-06-27 08:35:54 +01004244 DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
4245
Alex Deucher9e46a482011-01-06 18:49:35 -05004246 /* 55 nm r6xx asics */
4247 if ((rdev->family == CHIP_RV670) ||
4248 (rdev->family == CHIP_RV620) ||
4249 (rdev->family == CHIP_RV635)) {
4250 /* advertise upconfig capability */
Alex Deucher492d2b62012-10-25 16:06:59 -04004251 link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05004252 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
Alex Deucher492d2b62012-10-25 16:06:59 -04004253 WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
4254 link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05004255 if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
4256 lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
4257 link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
4258 LC_RECONFIG_ARC_MISSING_ESCAPE);
4259 link_width_cntl |= lanes | LC_RECONFIG_NOW | LC_RENEGOTIATE_EN;
Alex Deucher492d2b62012-10-25 16:06:59 -04004260 WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05004261 } else {
4262 link_width_cntl |= LC_UPCONFIGURE_DIS;
Alex Deucher492d2b62012-10-25 16:06:59 -04004263 WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05004264 }
4265 }
4266
Alex Deucher492d2b62012-10-25 16:06:59 -04004267 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05004268 if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
4269 (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
4270
4271 /* 55 nm r6xx asics */
4272 if ((rdev->family == CHIP_RV670) ||
4273 (rdev->family == CHIP_RV620) ||
4274 (rdev->family == CHIP_RV635)) {
4275 WREG32(MM_CFGREGS_CNTL, 0x8);
4276 link_cntl2 = RREG32(0x4088);
4277 WREG32(MM_CFGREGS_CNTL, 0);
4278 /* not supported yet */
4279 if (link_cntl2 & SELECTABLE_DEEMPHASIS)
4280 return;
4281 }
4282
4283 speed_cntl &= ~LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK;
4284 speed_cntl |= (0x3 << LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT);
4285 speed_cntl &= ~LC_VOLTAGE_TIMER_SEL_MASK;
4286 speed_cntl &= ~LC_FORCE_DIS_HW_SPEED_CHANGE;
4287 speed_cntl |= LC_FORCE_EN_HW_SPEED_CHANGE;
Alex Deucher492d2b62012-10-25 16:06:59 -04004288 WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05004289
4290 tmp = RREG32(0x541c);
4291 WREG32(0x541c, tmp | 0x8);
4292 WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
4293 link_cntl2 = RREG16(0x4088);
4294 link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
4295 link_cntl2 |= 0x2;
4296 WREG16(0x4088, link_cntl2);
4297 WREG32(MM_CFGREGS_CNTL, 0);
4298
4299 if ((rdev->family == CHIP_RV670) ||
4300 (rdev->family == CHIP_RV620) ||
4301 (rdev->family == CHIP_RV635)) {
Alex Deucher492d2b62012-10-25 16:06:59 -04004302 training_cntl = RREG32_PCIE_PORT(PCIE_LC_TRAINING_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05004303 training_cntl &= ~LC_POINT_7_PLUS_EN;
Alex Deucher492d2b62012-10-25 16:06:59 -04004304 WREG32_PCIE_PORT(PCIE_LC_TRAINING_CNTL, training_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05004305 } else {
Alex Deucher492d2b62012-10-25 16:06:59 -04004306 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05004307 speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
Alex Deucher492d2b62012-10-25 16:06:59 -04004308 WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05004309 }
4310
Alex Deucher492d2b62012-10-25 16:06:59 -04004311 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05004312 speed_cntl |= LC_GEN2_EN_STRAP;
Alex Deucher492d2b62012-10-25 16:06:59 -04004313 WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05004314
4315 } else {
Alex Deucher492d2b62012-10-25 16:06:59 -04004316 link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05004317 /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
4318 if (1)
4319 link_width_cntl |= LC_UPCONFIGURE_DIS;
4320 else
4321 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
Alex Deucher492d2b62012-10-25 16:06:59 -04004322 WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05004323 }
4324}
Marek Olšák6759a0a2012-08-09 16:34:17 +02004325
4326/**
Alex Deucherd0418892013-01-24 10:35:23 -05004327 * r600_get_gpu_clock_counter - return GPU clock counter snapshot
Marek Olšák6759a0a2012-08-09 16:34:17 +02004328 *
4329 * @rdev: radeon_device pointer
4330 *
4331 * Fetches a GPU clock counter snapshot (R6xx-cayman).
4332 * Returns the 64 bit clock counter snapshot.
4333 */
Alex Deucherd0418892013-01-24 10:35:23 -05004334uint64_t r600_get_gpu_clock_counter(struct radeon_device *rdev)
Marek Olšák6759a0a2012-08-09 16:34:17 +02004335{
4336 uint64_t clock;
4337
4338 mutex_lock(&rdev->gpu_clock_mutex);
4339 WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
4340 clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
4341 ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
4342 mutex_unlock(&rdev->gpu_clock_mutex);
4343 return clock;
4344}