blob: 5826da39216eaa8c121f874a7b467a2c3880ee26 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * drivers/mtd/nand.c
3 *
4 * Overview:
5 * This is the generic MTD driver for NAND flash devices. It should be
6 * capable of working with almost all NAND chips currently available.
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00007 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 * Additional technical information is available on
maximilian attems8b2b4032007-07-28 13:07:16 +02009 * http://www.linux-mtd.infradead.org/doc/nand.html
Thomas Gleixner61b03bd2005-11-07 11:15:49 +000010 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 * Copyright (C) 2000 Steven J. Hill (sjhill@realitydiluted.com)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +020012 * 2002-2006 Thomas Gleixner (tglx@linutronix.de)
Linus Torvalds1da177e2005-04-16 15:20:36 -070013 *
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +020014 * Credits:
Thomas Gleixner61b03bd2005-11-07 11:15:49 +000015 * David Woodhouse for adding multichip support
16 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070017 * Aleph One Ltd. and Toby Churchill Ltd. for supporting the
18 * rework for 2K page size chips
19 *
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +020020 * TODO:
Linus Torvalds1da177e2005-04-16 15:20:36 -070021 * Enable cached programming for 2k page size chips
22 * Check, if mtd->ecctype should be set to MTD_ECC_HW
Brian Norris7854d3f2011-06-23 14:12:08 -070023 * if we have HW ECC support.
Artem Bityutskiyc0b8ba72007-07-23 16:06:50 +030024 * BBT table is not serialized, has to be fixed
Linus Torvalds1da177e2005-04-16 15:20:36 -070025 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070026 * This program is free software; you can redistribute it and/or modify
27 * it under the terms of the GNU General Public License version 2 as
28 * published by the Free Software Foundation.
29 *
30 */
31
Ezequiel Garcia20171642013-11-25 08:30:31 -030032#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
33
David Woodhouse552d9202006-05-14 01:20:46 +010034#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#include <linux/delay.h>
36#include <linux/errno.h>
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +020037#include <linux/err.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include <linux/sched.h>
39#include <linux/slab.h>
40#include <linux/types.h>
41#include <linux/mtd/mtd.h>
42#include <linux/mtd/nand.h>
43#include <linux/mtd/nand_ecc.h>
Ivan Djelic193bd402011-03-11 11:05:33 +010044#include <linux/mtd/nand_bch.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070045#include <linux/interrupt.h>
46#include <linux/bitops.h>
Richard Purdie8fe833c2006-03-31 02:31:14 -080047#include <linux/leds.h>
Florian Fainelli7351d3a2010-09-07 13:23:45 +020048#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include <linux/mtd/partitions.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51/* Define default oob placement schemes for large and small page devices */
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020052static struct nand_ecclayout nand_oob_8 = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070053 .eccbytes = 3,
54 .eccpos = {0, 1, 2},
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020055 .oobfree = {
56 {.offset = 3,
57 .length = 2},
58 {.offset = 6,
Florian Fainellif8ac0412010-09-07 13:23:43 +020059 .length = 2} }
Linus Torvalds1da177e2005-04-16 15:20:36 -070060};
61
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020062static struct nand_ecclayout nand_oob_16 = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070063 .eccbytes = 6,
64 .eccpos = {0, 1, 2, 3, 6, 7},
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020065 .oobfree = {
66 {.offset = 8,
Florian Fainellif8ac0412010-09-07 13:23:43 +020067 . length = 8} }
Linus Torvalds1da177e2005-04-16 15:20:36 -070068};
69
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020070static struct nand_ecclayout nand_oob_64 = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070071 .eccbytes = 24,
72 .eccpos = {
David Woodhousee0c7d762006-05-13 18:07:53 +010073 40, 41, 42, 43, 44, 45, 46, 47,
74 48, 49, 50, 51, 52, 53, 54, 55,
75 56, 57, 58, 59, 60, 61, 62, 63},
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020076 .oobfree = {
77 {.offset = 2,
Florian Fainellif8ac0412010-09-07 13:23:43 +020078 .length = 38} }
Linus Torvalds1da177e2005-04-16 15:20:36 -070079};
80
Thomas Gleixner81ec5362007-12-12 17:27:03 +010081static struct nand_ecclayout nand_oob_128 = {
82 .eccbytes = 48,
83 .eccpos = {
84 80, 81, 82, 83, 84, 85, 86, 87,
85 88, 89, 90, 91, 92, 93, 94, 95,
86 96, 97, 98, 99, 100, 101, 102, 103,
87 104, 105, 106, 107, 108, 109, 110, 111,
88 112, 113, 114, 115, 116, 117, 118, 119,
89 120, 121, 122, 123, 124, 125, 126, 127},
90 .oobfree = {
91 {.offset = 2,
Florian Fainellif8ac0412010-09-07 13:23:43 +020092 .length = 78} }
Thomas Gleixner81ec5362007-12-12 17:27:03 +010093};
94
Huang Shijie6a8214a2012-11-19 14:43:30 +080095static int nand_get_device(struct mtd_info *mtd, int new_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -070096
Thomas Gleixner8593fbc2006-05-29 03:26:58 +020097static int nand_do_write_oob(struct mtd_info *mtd, loff_t to,
98 struct mtd_oob_ops *ops);
99
Thomas Gleixnerd470a972006-05-23 23:48:57 +0200100/*
Joe Perches8e87d782008-02-03 17:22:34 +0200101 * For devices which display every fart in the system on a separate LED. Is
Thomas Gleixnerd470a972006-05-23 23:48:57 +0200102 * compiled away when LED support is disabled.
103 */
104DEFINE_LED_TRIGGER(nand_led_trigger);
105
Vimal Singh6fe5a6a2010-02-03 14:12:24 +0530106static int check_offs_len(struct mtd_info *mtd,
107 loff_t ofs, uint64_t len)
108{
109 struct nand_chip *chip = mtd->priv;
110 int ret = 0;
111
112 /* Start address must align on block boundary */
Dan Carpenterdaae74c2013-08-09 12:49:05 +0300113 if (ofs & ((1ULL << chip->phys_erase_shift) - 1)) {
Brian Norris289c0522011-07-19 10:06:09 -0700114 pr_debug("%s: unaligned address\n", __func__);
Vimal Singh6fe5a6a2010-02-03 14:12:24 +0530115 ret = -EINVAL;
116 }
117
118 /* Length must align on block boundary */
Dan Carpenterdaae74c2013-08-09 12:49:05 +0300119 if (len & ((1ULL << chip->phys_erase_shift) - 1)) {
Brian Norris289c0522011-07-19 10:06:09 -0700120 pr_debug("%s: length not block aligned\n", __func__);
Vimal Singh6fe5a6a2010-02-03 14:12:24 +0530121 ret = -EINVAL;
122 }
123
Vimal Singh6fe5a6a2010-02-03 14:12:24 +0530124 return ret;
125}
126
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127/**
128 * nand_release_device - [GENERIC] release chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700129 * @mtd: MTD device structure
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000130 *
Huang Shijieb0bb6902012-11-19 14:43:29 +0800131 * Release chip lock and wake up anyone waiting on the device.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132 */
David Woodhousee0c7d762006-05-13 18:07:53 +0100133static void nand_release_device(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200135 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136
Thomas Gleixnera36ed292006-05-23 11:37:03 +0200137 /* Release the controller and the chip */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200138 spin_lock(&chip->controller->lock);
139 chip->controller->active = NULL;
140 chip->state = FL_READY;
141 wake_up(&chip->controller->wq);
142 spin_unlock(&chip->controller->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143}
144
145/**
146 * nand_read_byte - [DEFAULT] read one byte from the chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700147 * @mtd: MTD device structure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700149 * Default read function for 8bit buswidth
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200151static uint8_t nand_read_byte(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200153 struct nand_chip *chip = mtd->priv;
154 return readb(chip->IO_ADDR_R);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155}
156
157/**
Masanari Iida064a7692012-11-09 23:20:58 +0900158 * nand_read_byte16 - [DEFAULT] read one byte endianness aware from the chip
Brian Norris7854d3f2011-06-23 14:12:08 -0700159 * nand_read_byte16 - [DEFAULT] read one byte endianness aware from the chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700160 * @mtd: MTD device structure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700162 * Default read function for 16bit buswidth with endianness conversion.
163 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200165static uint8_t nand_read_byte16(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200167 struct nand_chip *chip = mtd->priv;
168 return (uint8_t) cpu_to_le16(readw(chip->IO_ADDR_R));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169}
170
171/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172 * nand_read_word - [DEFAULT] read one word from the chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700173 * @mtd: MTD device structure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700175 * Default read function for 16bit buswidth without endianness conversion.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176 */
177static u16 nand_read_word(struct mtd_info *mtd)
178{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200179 struct nand_chip *chip = mtd->priv;
180 return readw(chip->IO_ADDR_R);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181}
182
183/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184 * nand_select_chip - [DEFAULT] control CE line
Brian Norris8b6e50c2011-05-25 14:59:01 -0700185 * @mtd: MTD device structure
186 * @chipnr: chipnumber to select, -1 for deselect
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187 *
188 * Default select function for 1 chip devices.
189 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200190static void nand_select_chip(struct mtd_info *mtd, int chipnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200192 struct nand_chip *chip = mtd->priv;
193
194 switch (chipnr) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195 case -1:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200196 chip->cmd_ctrl(mtd, NAND_CMD_NONE, 0 | NAND_CTRL_CHANGE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197 break;
198 case 0:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199 break;
200
201 default:
202 BUG();
203 }
204}
205
206/**
Uwe Kleine-König05f78352013-12-05 22:22:04 +0100207 * nand_write_byte - [DEFAULT] write single byte to chip
208 * @mtd: MTD device structure
209 * @byte: value to write
210 *
211 * Default function to write a byte to I/O[7:0]
212 */
213static void nand_write_byte(struct mtd_info *mtd, uint8_t byte)
214{
215 struct nand_chip *chip = mtd->priv;
216
217 chip->write_buf(mtd, &byte, 1);
218}
219
220/**
221 * nand_write_byte16 - [DEFAULT] write single byte to a chip with width 16
222 * @mtd: MTD device structure
223 * @byte: value to write
224 *
225 * Default function to write a byte to I/O[7:0] on a 16-bit wide chip.
226 */
227static void nand_write_byte16(struct mtd_info *mtd, uint8_t byte)
228{
229 struct nand_chip *chip = mtd->priv;
230 uint16_t word = byte;
231
232 /*
233 * It's not entirely clear what should happen to I/O[15:8] when writing
234 * a byte. The ONFi spec (Revision 3.1; 2012-09-19, Section 2.16) reads:
235 *
236 * When the host supports a 16-bit bus width, only data is
237 * transferred at the 16-bit width. All address and command line
238 * transfers shall use only the lower 8-bits of the data bus. During
239 * command transfers, the host may place any value on the upper
240 * 8-bits of the data bus. During address transfers, the host shall
241 * set the upper 8-bits of the data bus to 00h.
242 *
243 * One user of the write_byte callback is nand_onfi_set_features. The
244 * four parameters are specified to be written to I/O[7:0], but this is
245 * neither an address nor a command transfer. Let's assume a 0 on the
246 * upper I/O lines is OK.
247 */
248 chip->write_buf(mtd, (uint8_t *)&word, 2);
249}
250
251/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252 * nand_write_buf - [DEFAULT] write buffer to chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700253 * @mtd: MTD device structure
254 * @buf: data buffer
255 * @len: number of bytes to write
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700257 * Default write function for 8bit buswidth.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200259static void nand_write_buf(struct mtd_info *mtd, const uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200261 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262
Alexander Shiyan76413832013-04-13 09:32:13 +0400263 iowrite8_rep(chip->IO_ADDR_W, buf, len);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264}
265
266/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000267 * nand_read_buf - [DEFAULT] read chip data into buffer
Brian Norris8b6e50c2011-05-25 14:59:01 -0700268 * @mtd: MTD device structure
269 * @buf: buffer to store date
270 * @len: number of bytes to read
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700272 * Default read function for 8bit buswidth.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200274static void nand_read_buf(struct mtd_info *mtd, uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200276 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277
Alexander Shiyan76413832013-04-13 09:32:13 +0400278 ioread8_rep(chip->IO_ADDR_R, buf, len);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279}
280
281/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282 * nand_write_buf16 - [DEFAULT] write buffer to chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700283 * @mtd: MTD device structure
284 * @buf: data buffer
285 * @len: number of bytes to write
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700287 * Default write function for 16bit buswidth.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200289static void nand_write_buf16(struct mtd_info *mtd, const uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200291 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292 u16 *p = (u16 *) buf;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000293
Alexander Shiyan76413832013-04-13 09:32:13 +0400294 iowrite16_rep(chip->IO_ADDR_W, p, len >> 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295}
296
297/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000298 * nand_read_buf16 - [DEFAULT] read chip data into buffer
Brian Norris8b6e50c2011-05-25 14:59:01 -0700299 * @mtd: MTD device structure
300 * @buf: buffer to store date
301 * @len: number of bytes to read
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700303 * Default read function for 16bit buswidth.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200305static void nand_read_buf16(struct mtd_info *mtd, uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200307 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308 u16 *p = (u16 *) buf;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309
Alexander Shiyan76413832013-04-13 09:32:13 +0400310 ioread16_rep(chip->IO_ADDR_R, p, len >> 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311}
312
313/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314 * nand_block_bad - [DEFAULT] Read bad block marker from the chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700315 * @mtd: MTD device structure
316 * @ofs: offset from device start
317 * @getchip: 0, if the chip is already selected
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318 *
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000319 * Check, if the block is bad.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320 */
321static int nand_block_bad(struct mtd_info *mtd, loff_t ofs, int getchip)
322{
Brian Norriscdbec052012-01-13 18:11:48 -0800323 int page, chipnr, res = 0, i = 0;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200324 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325 u16 bad;
326
Brian Norris5fb15492011-05-31 16:31:21 -0700327 if (chip->bbt_options & NAND_BBT_SCANLASTPAGE)
Kevin Cernekeeb60b08b2010-05-04 20:58:10 -0700328 ofs += mtd->erasesize - mtd->writesize;
329
Thomas Knobloch1a12f462007-05-03 07:39:37 +0100330 page = (int)(ofs >> chip->page_shift) & chip->pagemask;
331
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332 if (getchip) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200333 chipnr = (int)(ofs >> chip->chip_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334
Huang Shijie6a8214a2012-11-19 14:43:30 +0800335 nand_get_device(mtd, FL_READING);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336
337 /* Select the NAND device */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200338 chip->select_chip(mtd, chipnr);
Thomas Knobloch1a12f462007-05-03 07:39:37 +0100339 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340
Brian Norriscdbec052012-01-13 18:11:48 -0800341 do {
342 if (chip->options & NAND_BUSWIDTH_16) {
343 chip->cmdfunc(mtd, NAND_CMD_READOOB,
344 chip->badblockpos & 0xFE, page);
345 bad = cpu_to_le16(chip->read_word(mtd));
346 if (chip->badblockpos & 0x1)
347 bad >>= 8;
348 else
349 bad &= 0xFF;
350 } else {
351 chip->cmdfunc(mtd, NAND_CMD_READOOB, chip->badblockpos,
352 page);
353 bad = chip->read_byte(mtd);
354 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000355
Brian Norriscdbec052012-01-13 18:11:48 -0800356 if (likely(chip->badblockbits == 8))
357 res = bad != 0xFF;
358 else
359 res = hweight8(bad) < chip->badblockbits;
360 ofs += mtd->writesize;
361 page = (int)(ofs >> chip->page_shift) & chip->pagemask;
362 i++;
363 } while (!res && i < 2 && (chip->bbt_options & NAND_BBT_SCAN2NDPAGE));
Maxim Levitskye0b58d02010-02-22 20:39:38 +0200364
Huang Shijieb0bb6902012-11-19 14:43:29 +0800365 if (getchip) {
366 chip->select_chip(mtd, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367 nand_release_device(mtd);
Huang Shijieb0bb6902012-11-19 14:43:29 +0800368 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000369
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370 return res;
371}
372
373/**
Brian Norris5a0edb22013-07-30 17:52:58 -0700374 * nand_default_block_markbad - [DEFAULT] mark a block bad via bad block marker
Brian Norris8b6e50c2011-05-25 14:59:01 -0700375 * @mtd: MTD device structure
376 * @ofs: offset from device start
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377 *
Brian Norris8b6e50c2011-05-25 14:59:01 -0700378 * This is the default implementation, which can be overridden by a hardware
Brian Norris5a0edb22013-07-30 17:52:58 -0700379 * specific driver. It provides the details for writing a bad block marker to a
380 * block.
381 */
382static int nand_default_block_markbad(struct mtd_info *mtd, loff_t ofs)
383{
384 struct nand_chip *chip = mtd->priv;
385 struct mtd_oob_ops ops;
386 uint8_t buf[2] = { 0, 0 };
387 int ret = 0, res, i = 0;
388
389 ops.datbuf = NULL;
390 ops.oobbuf = buf;
391 ops.ooboffs = chip->badblockpos;
392 if (chip->options & NAND_BUSWIDTH_16) {
393 ops.ooboffs &= ~0x01;
394 ops.len = ops.ooblen = 2;
395 } else {
396 ops.len = ops.ooblen = 1;
397 }
398 ops.mode = MTD_OPS_PLACE_OOB;
399
400 /* Write to first/last page(s) if necessary */
401 if (chip->bbt_options & NAND_BBT_SCANLASTPAGE)
402 ofs += mtd->erasesize - mtd->writesize;
403 do {
404 res = nand_do_write_oob(mtd, ofs, &ops);
405 if (!ret)
406 ret = res;
407
408 i++;
409 ofs += mtd->writesize;
410 } while ((chip->bbt_options & NAND_BBT_SCAN2NDPAGE) && i < 2);
411
412 return ret;
413}
414
415/**
416 * nand_block_markbad_lowlevel - mark a block bad
417 * @mtd: MTD device structure
418 * @ofs: offset from device start
419 *
420 * This function performs the generic NAND bad block marking steps (i.e., bad
421 * block table(s) and/or marker(s)). We only allow the hardware driver to
422 * specify how to write bad block markers to OOB (chip->block_markbad).
423 *
Brian Norrisb32843b2013-07-30 17:52:59 -0700424 * We try operations in the following order:
Brian Norrise2414f42012-02-06 13:44:00 -0800425 * (1) erase the affected block, to allow OOB marker to be written cleanly
Brian Norrisb32843b2013-07-30 17:52:59 -0700426 * (2) write bad block marker to OOB area of affected block (unless flag
427 * NAND_BBT_NO_OOB_BBM is present)
428 * (3) update the BBT
429 * Note that we retain the first error encountered in (2) or (3), finish the
Brian Norrise2414f42012-02-06 13:44:00 -0800430 * procedures, and dump the error in the end.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431*/
Brian Norris5a0edb22013-07-30 17:52:58 -0700432static int nand_block_markbad_lowlevel(struct mtd_info *mtd, loff_t ofs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200434 struct nand_chip *chip = mtd->priv;
Brian Norrisb32843b2013-07-30 17:52:59 -0700435 int res, ret = 0;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000436
Brian Norrisb32843b2013-07-30 17:52:59 -0700437 if (!(chip->bbt_options & NAND_BBT_NO_OOB_BBM)) {
Brian Norris00918422012-01-13 18:11:47 -0800438 struct erase_info einfo;
439
440 /* Attempt erase before marking OOB */
441 memset(&einfo, 0, sizeof(einfo));
442 einfo.mtd = mtd;
443 einfo.addr = ofs;
Dan Carpenterdaae74c2013-08-09 12:49:05 +0300444 einfo.len = 1ULL << chip->phys_erase_shift;
Brian Norris00918422012-01-13 18:11:47 -0800445 nand_erase_nand(mtd, &einfo, 0);
Brian Norris00918422012-01-13 18:11:47 -0800446
Brian Norrisb32843b2013-07-30 17:52:59 -0700447 /* Write bad block marker to OOB */
Huang Shijie6a8214a2012-11-19 14:43:30 +0800448 nand_get_device(mtd, FL_WRITING);
Brian Norris5a0edb22013-07-30 17:52:58 -0700449 ret = chip->block_markbad(mtd, ofs);
Artem Bityutskiyc0b8ba72007-07-23 16:06:50 +0300450 nand_release_device(mtd);
Thomas Gleixnerf1a28c02006-05-30 00:37:34 +0200451 }
Brian Norrise2414f42012-02-06 13:44:00 -0800452
Brian Norrisb32843b2013-07-30 17:52:59 -0700453 /* Mark block bad in BBT */
454 if (chip->bbt) {
455 res = nand_markbad_bbt(mtd, ofs);
Brian Norrise2414f42012-02-06 13:44:00 -0800456 if (!ret)
457 ret = res;
458 }
459
Thomas Gleixnerf1a28c02006-05-30 00:37:34 +0200460 if (!ret)
461 mtd->ecc_stats.badblocks++;
Artem Bityutskiyc0b8ba72007-07-23 16:06:50 +0300462
Thomas Gleixnerf1a28c02006-05-30 00:37:34 +0200463 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464}
465
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000466/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467 * nand_check_wp - [GENERIC] check if the chip is write protected
Brian Norris8b6e50c2011-05-25 14:59:01 -0700468 * @mtd: MTD device structure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469 *
Brian Norris8b6e50c2011-05-25 14:59:01 -0700470 * Check, if the device is write protected. The function expects, that the
471 * device is already selected.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472 */
David Woodhousee0c7d762006-05-13 18:07:53 +0100473static int nand_check_wp(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200475 struct nand_chip *chip = mtd->priv;
Maxim Levitsky93edbad2010-02-22 20:39:40 +0200476
Brian Norris8b6e50c2011-05-25 14:59:01 -0700477 /* Broken xD cards report WP despite being writable */
Maxim Levitsky93edbad2010-02-22 20:39:40 +0200478 if (chip->options & NAND_BROKEN_XD)
479 return 0;
480
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481 /* Check the WP bit */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200482 chip->cmdfunc(mtd, NAND_CMD_STATUS, -1, -1);
483 return (chip->read_byte(mtd) & NAND_STATUS_WP) ? 0 : 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484}
485
486/**
487 * nand_block_checkbad - [GENERIC] Check if a block is marked bad
Brian Norris8b6e50c2011-05-25 14:59:01 -0700488 * @mtd: MTD device structure
489 * @ofs: offset from device start
490 * @getchip: 0, if the chip is already selected
491 * @allowbbt: 1, if its allowed to access the bbt area
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492 *
493 * Check, if the block is bad. Either by reading the bad block table or
494 * calling of the scan function.
495 */
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200496static int nand_block_checkbad(struct mtd_info *mtd, loff_t ofs, int getchip,
497 int allowbbt)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200499 struct nand_chip *chip = mtd->priv;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000500
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200501 if (!chip->bbt)
502 return chip->block_bad(mtd, ofs, getchip);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000503
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504 /* Return info from the table */
David Woodhousee0c7d762006-05-13 18:07:53 +0100505 return nand_isbad_bbt(mtd, ofs, allowbbt);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506}
507
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200508/**
509 * panic_nand_wait_ready - [GENERIC] Wait for the ready pin after commands.
Brian Norris8b6e50c2011-05-25 14:59:01 -0700510 * @mtd: MTD device structure
511 * @timeo: Timeout
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200512 *
513 * Helper function for nand_wait_ready used when needing to wait in interrupt
514 * context.
515 */
516static void panic_nand_wait_ready(struct mtd_info *mtd, unsigned long timeo)
517{
518 struct nand_chip *chip = mtd->priv;
519 int i;
520
521 /* Wait for the device to get ready */
522 for (i = 0; i < timeo; i++) {
523 if (chip->dev_ready(mtd))
524 break;
525 touch_softlockup_watchdog();
526 mdelay(1);
527 }
528}
529
Brian Norris7854d3f2011-06-23 14:12:08 -0700530/* Wait for the ready pin, after a command. The timeout is caught later. */
David Woodhouse4b648b02006-09-25 17:05:24 +0100531void nand_wait_ready(struct mtd_info *mtd)
Thomas Gleixner3b887752005-02-22 21:56:49 +0000532{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200533 struct nand_chip *chip = mtd->priv;
Matthieu CASTETca6a2482012-11-22 18:31:28 +0100534 unsigned long timeo = jiffies + msecs_to_jiffies(20);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000535
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200536 /* 400ms timeout */
537 if (in_interrupt() || oops_in_progress)
538 return panic_nand_wait_ready(mtd, 400);
539
Richard Purdie8fe833c2006-03-31 02:31:14 -0800540 led_trigger_event(nand_led_trigger, LED_FULL);
Brian Norris7854d3f2011-06-23 14:12:08 -0700541 /* Wait until command is processed or timeout occurs */
Thomas Gleixner3b887752005-02-22 21:56:49 +0000542 do {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200543 if (chip->dev_ready(mtd))
Richard Purdie8fe833c2006-03-31 02:31:14 -0800544 break;
Ingo Molnar8446f1d2005-09-06 15:16:27 -0700545 touch_softlockup_watchdog();
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000546 } while (time_before(jiffies, timeo));
Richard Purdie8fe833c2006-03-31 02:31:14 -0800547 led_trigger_event(nand_led_trigger, LED_OFF);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000548}
David Woodhouse4b648b02006-09-25 17:05:24 +0100549EXPORT_SYMBOL_GPL(nand_wait_ready);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000550
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551/**
552 * nand_command - [DEFAULT] Send command to NAND device
Brian Norris8b6e50c2011-05-25 14:59:01 -0700553 * @mtd: MTD device structure
554 * @command: the command to be sent
555 * @column: the column address for this command, -1 if none
556 * @page_addr: the page address for this command, -1 if none
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557 *
Brian Norris8b6e50c2011-05-25 14:59:01 -0700558 * Send command to NAND device. This function is used for small page devices
Artem Bityutskiy51148f12013-03-05 15:00:51 +0200559 * (512 Bytes per page).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560 */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200561static void nand_command(struct mtd_info *mtd, unsigned int command,
562 int column, int page_addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200564 register struct nand_chip *chip = mtd->priv;
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200565 int ctrl = NAND_CTRL_CLE | NAND_CTRL_CHANGE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566
Brian Norris8b6e50c2011-05-25 14:59:01 -0700567 /* Write out the command to the device */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568 if (command == NAND_CMD_SEQIN) {
569 int readcmd;
570
Joern Engel28318772006-05-22 23:18:05 +0200571 if (column >= mtd->writesize) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572 /* OOB area */
Joern Engel28318772006-05-22 23:18:05 +0200573 column -= mtd->writesize;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574 readcmd = NAND_CMD_READOOB;
575 } else if (column < 256) {
576 /* First 256 bytes --> READ0 */
577 readcmd = NAND_CMD_READ0;
578 } else {
579 column -= 256;
580 readcmd = NAND_CMD_READ1;
581 }
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200582 chip->cmd_ctrl(mtd, readcmd, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200583 ctrl &= ~NAND_CTRL_CHANGE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700584 }
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200585 chip->cmd_ctrl(mtd, command, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586
Brian Norris8b6e50c2011-05-25 14:59:01 -0700587 /* Address cycle, when necessary */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200588 ctrl = NAND_CTRL_ALE | NAND_CTRL_CHANGE;
589 /* Serially input address */
590 if (column != -1) {
591 /* Adjust columns for 16 bit buswidth */
Brian Norris3dad2342014-01-29 14:08:12 -0800592 if (chip->options & NAND_BUSWIDTH_16 &&
593 !nand_opcode_8bits(command))
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200594 column >>= 1;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200595 chip->cmd_ctrl(mtd, column, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200596 ctrl &= ~NAND_CTRL_CHANGE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597 }
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200598 if (page_addr != -1) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200599 chip->cmd_ctrl(mtd, page_addr, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200600 ctrl &= ~NAND_CTRL_CHANGE;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200601 chip->cmd_ctrl(mtd, page_addr >> 8, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200602 /* One more address cycle for devices > 32MiB */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200603 if (chip->chipsize > (32 << 20))
604 chip->cmd_ctrl(mtd, page_addr >> 16, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200605 }
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200606 chip->cmd_ctrl(mtd, NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000607
608 /*
Brian Norris8b6e50c2011-05-25 14:59:01 -0700609 * Program and erase have their own busy handlers status and sequential
610 * in needs no delay
David Woodhousee0c7d762006-05-13 18:07:53 +0100611 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612 switch (command) {
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000613
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614 case NAND_CMD_PAGEPROG:
615 case NAND_CMD_ERASE1:
616 case NAND_CMD_ERASE2:
617 case NAND_CMD_SEQIN:
618 case NAND_CMD_STATUS:
619 return;
620
621 case NAND_CMD_RESET:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200622 if (chip->dev_ready)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623 break;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200624 udelay(chip->chip_delay);
625 chip->cmd_ctrl(mtd, NAND_CMD_STATUS,
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200626 NAND_CTRL_CLE | NAND_CTRL_CHANGE);
Thomas Gleixner12efdde2006-05-24 22:57:09 +0200627 chip->cmd_ctrl(mtd,
628 NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE);
Florian Fainellif8ac0412010-09-07 13:23:43 +0200629 while (!(chip->read_byte(mtd) & NAND_STATUS_READY))
630 ;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631 return;
632
David Woodhousee0c7d762006-05-13 18:07:53 +0100633 /* This applies to read commands */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634 default:
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000635 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700636 * If we don't have access to the busy pin, we apply the given
637 * command delay
David Woodhousee0c7d762006-05-13 18:07:53 +0100638 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200639 if (!chip->dev_ready) {
640 udelay(chip->chip_delay);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641 return;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000642 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643 }
Brian Norris8b6e50c2011-05-25 14:59:01 -0700644 /*
645 * Apply this short delay always to ensure that we do wait tWB in
646 * any case on any machine.
647 */
David Woodhousee0c7d762006-05-13 18:07:53 +0100648 ndelay(100);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000649
650 nand_wait_ready(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651}
652
653/**
654 * nand_command_lp - [DEFAULT] Send command to NAND large page device
Brian Norris8b6e50c2011-05-25 14:59:01 -0700655 * @mtd: MTD device structure
656 * @command: the command to be sent
657 * @column: the column address for this command, -1 if none
658 * @page_addr: the page address for this command, -1 if none
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659 *
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200660 * Send command to NAND device. This is the version for the new large page
Brian Norris7854d3f2011-06-23 14:12:08 -0700661 * devices. We don't have the separate regions as we have in the small page
662 * devices. We must emulate NAND_CMD_READOOB to keep the code compatible.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663 */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200664static void nand_command_lp(struct mtd_info *mtd, unsigned int command,
665 int column, int page_addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200667 register struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668
669 /* Emulate NAND_CMD_READOOB */
670 if (command == NAND_CMD_READOOB) {
Joern Engel28318772006-05-22 23:18:05 +0200671 column += mtd->writesize;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672 command = NAND_CMD_READ0;
673 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000674
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200675 /* Command latch cycle */
Alexander Shiyanfb066ad2013-02-28 12:02:19 +0400676 chip->cmd_ctrl(mtd, command, NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677
678 if (column != -1 || page_addr != -1) {
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200679 int ctrl = NAND_CTRL_CHANGE | NAND_NCE | NAND_ALE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680
681 /* Serially input address */
682 if (column != -1) {
683 /* Adjust columns for 16 bit buswidth */
Brian Norris3dad2342014-01-29 14:08:12 -0800684 if (chip->options & NAND_BUSWIDTH_16 &&
685 !nand_opcode_8bits(command))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700686 column >>= 1;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200687 chip->cmd_ctrl(mtd, column, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200688 ctrl &= ~NAND_CTRL_CHANGE;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200689 chip->cmd_ctrl(mtd, column >> 8, ctrl);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000690 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691 if (page_addr != -1) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200692 chip->cmd_ctrl(mtd, page_addr, ctrl);
693 chip->cmd_ctrl(mtd, page_addr >> 8,
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200694 NAND_NCE | NAND_ALE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695 /* One more address cycle for devices > 128MiB */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200696 if (chip->chipsize > (128 << 20))
697 chip->cmd_ctrl(mtd, page_addr >> 16,
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200698 NAND_NCE | NAND_ALE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700 }
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200701 chip->cmd_ctrl(mtd, NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000702
703 /*
Brian Norris8b6e50c2011-05-25 14:59:01 -0700704 * Program and erase have their own busy handlers status, sequential
705 * in, and deplete1 need no delay.
David A. Marlin30f464b2005-01-17 18:35:25 +0000706 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707 switch (command) {
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000708
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709 case NAND_CMD_CACHEDPROG:
710 case NAND_CMD_PAGEPROG:
711 case NAND_CMD_ERASE1:
712 case NAND_CMD_ERASE2:
713 case NAND_CMD_SEQIN:
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200714 case NAND_CMD_RNDIN:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715 case NAND_CMD_STATUS:
David A. Marlin30f464b2005-01-17 18:35:25 +0000716 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717
718 case NAND_CMD_RESET:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200719 if (chip->dev_ready)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720 break;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200721 udelay(chip->chip_delay);
Thomas Gleixner12efdde2006-05-24 22:57:09 +0200722 chip->cmd_ctrl(mtd, NAND_CMD_STATUS,
723 NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
724 chip->cmd_ctrl(mtd, NAND_CMD_NONE,
725 NAND_NCE | NAND_CTRL_CHANGE);
Florian Fainellif8ac0412010-09-07 13:23:43 +0200726 while (!(chip->read_byte(mtd) & NAND_STATUS_READY))
727 ;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728 return;
729
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200730 case NAND_CMD_RNDOUT:
731 /* No ready / busy check necessary */
732 chip->cmd_ctrl(mtd, NAND_CMD_RNDOUTSTART,
733 NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
734 chip->cmd_ctrl(mtd, NAND_CMD_NONE,
735 NAND_NCE | NAND_CTRL_CHANGE);
736 return;
737
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738 case NAND_CMD_READ0:
Thomas Gleixner12efdde2006-05-24 22:57:09 +0200739 chip->cmd_ctrl(mtd, NAND_CMD_READSTART,
740 NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
741 chip->cmd_ctrl(mtd, NAND_CMD_NONE,
742 NAND_NCE | NAND_CTRL_CHANGE);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000743
David Woodhousee0c7d762006-05-13 18:07:53 +0100744 /* This applies to read commands */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745 default:
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000746 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747 * If we don't have access to the busy pin, we apply the given
Brian Norris8b6e50c2011-05-25 14:59:01 -0700748 * command delay.
David Woodhousee0c7d762006-05-13 18:07:53 +0100749 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200750 if (!chip->dev_ready) {
751 udelay(chip->chip_delay);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752 return;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000753 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754 }
Thomas Gleixner3b887752005-02-22 21:56:49 +0000755
Brian Norris8b6e50c2011-05-25 14:59:01 -0700756 /*
757 * Apply this short delay always to ensure that we do wait tWB in
758 * any case on any machine.
759 */
David Woodhousee0c7d762006-05-13 18:07:53 +0100760 ndelay(100);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000761
762 nand_wait_ready(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763}
764
765/**
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200766 * panic_nand_get_device - [GENERIC] Get chip for selected access
Brian Norris8b6e50c2011-05-25 14:59:01 -0700767 * @chip: the nand chip descriptor
768 * @mtd: MTD device structure
769 * @new_state: the state which is requested
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200770 *
771 * Used when in panic, no locks are taken.
772 */
773static void panic_nand_get_device(struct nand_chip *chip,
774 struct mtd_info *mtd, int new_state)
775{
Brian Norris7854d3f2011-06-23 14:12:08 -0700776 /* Hardware controller shared among independent devices */
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200777 chip->controller->active = chip;
778 chip->state = new_state;
779}
780
781/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782 * nand_get_device - [GENERIC] Get chip for selected access
Brian Norris8b6e50c2011-05-25 14:59:01 -0700783 * @mtd: MTD device structure
784 * @new_state: the state which is requested
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785 *
786 * Get the device and lock it for exclusive access
787 */
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200788static int
Huang Shijie6a8214a2012-11-19 14:43:30 +0800789nand_get_device(struct mtd_info *mtd, int new_state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790{
Huang Shijie6a8214a2012-11-19 14:43:30 +0800791 struct nand_chip *chip = mtd->priv;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200792 spinlock_t *lock = &chip->controller->lock;
793 wait_queue_head_t *wq = &chip->controller->wq;
David Woodhousee0c7d762006-05-13 18:07:53 +0100794 DECLARE_WAITQUEUE(wait, current);
Florian Fainelli7351d3a2010-09-07 13:23:45 +0200795retry:
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100796 spin_lock(lock);
797
vimal singhb8b3ee92009-07-09 20:41:22 +0530798 /* Hardware controller shared among independent devices */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200799 if (!chip->controller->active)
800 chip->controller->active = chip;
Thomas Gleixnera36ed292006-05-23 11:37:03 +0200801
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200802 if (chip->controller->active == chip && chip->state == FL_READY) {
803 chip->state = new_state;
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100804 spin_unlock(lock);
Vitaly Wool962034f2005-09-15 14:58:53 +0100805 return 0;
806 }
807 if (new_state == FL_PM_SUSPENDED) {
Li Yang6b0d9a82009-11-17 14:45:49 -0800808 if (chip->controller->active->state == FL_PM_SUSPENDED) {
809 chip->state = FL_PM_SUSPENDED;
810 spin_unlock(lock);
811 return 0;
Li Yang6b0d9a82009-11-17 14:45:49 -0800812 }
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100813 }
814 set_current_state(TASK_UNINTERRUPTIBLE);
815 add_wait_queue(wq, &wait);
816 spin_unlock(lock);
817 schedule();
818 remove_wait_queue(wq, &wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819 goto retry;
820}
821
822/**
Brian Norris8b6e50c2011-05-25 14:59:01 -0700823 * panic_nand_wait - [GENERIC] wait until the command is done
824 * @mtd: MTD device structure
825 * @chip: NAND chip structure
826 * @timeo: timeout
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200827 *
828 * Wait for command done. This is a helper function for nand_wait used when
829 * we are in interrupt context. May happen when in panic and trying to write
Uwe Kleine-Königb5950762010-11-01 15:38:34 -0400830 * an oops through mtdoops.
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200831 */
832static void panic_nand_wait(struct mtd_info *mtd, struct nand_chip *chip,
833 unsigned long timeo)
834{
835 int i;
836 for (i = 0; i < timeo; i++) {
837 if (chip->dev_ready) {
838 if (chip->dev_ready(mtd))
839 break;
840 } else {
841 if (chip->read_byte(mtd) & NAND_STATUS_READY)
842 break;
843 }
844 mdelay(1);
Florian Fainellif8ac0412010-09-07 13:23:43 +0200845 }
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200846}
847
848/**
Brian Norris8b6e50c2011-05-25 14:59:01 -0700849 * nand_wait - [DEFAULT] wait until the command is done
850 * @mtd: MTD device structure
851 * @chip: NAND chip structure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852 *
Brian Norris8b6e50c2011-05-25 14:59:01 -0700853 * Wait for command done. This applies to erase and program only. Erase can
854 * take up to 400ms and program up to 20ms according to general NAND and
855 * SmartMedia specs.
Randy Dunlap844d3b42006-06-28 21:48:27 -0700856 */
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200857static int nand_wait(struct mtd_info *mtd, struct nand_chip *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858{
859
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200860 int status, state = chip->state;
Huang Shijie6d2559f2013-01-30 10:03:56 +0800861 unsigned long timeo = (state == FL_ERASING ? 400 : 20);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862
Richard Purdie8fe833c2006-03-31 02:31:14 -0800863 led_trigger_event(nand_led_trigger, LED_FULL);
864
Brian Norris8b6e50c2011-05-25 14:59:01 -0700865 /*
866 * Apply this short delay always to ensure that we do wait tWB in any
867 * case on any machine.
868 */
David Woodhousee0c7d762006-05-13 18:07:53 +0100869 ndelay(100);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700870
Artem Bityutskiy14c65782013-03-04 14:21:34 +0200871 chip->cmdfunc(mtd, NAND_CMD_STATUS, -1, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700872
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200873 if (in_interrupt() || oops_in_progress)
874 panic_nand_wait(mtd, chip, timeo);
875 else {
Huang Shijie6d2559f2013-01-30 10:03:56 +0800876 timeo = jiffies + msecs_to_jiffies(timeo);
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200877 while (time_before(jiffies, timeo)) {
878 if (chip->dev_ready) {
879 if (chip->dev_ready(mtd))
880 break;
881 } else {
882 if (chip->read_byte(mtd) & NAND_STATUS_READY)
883 break;
884 }
885 cond_resched();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700886 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700887 }
Richard Purdie8fe833c2006-03-31 02:31:14 -0800888 led_trigger_event(nand_led_trigger, LED_OFF);
889
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200890 status = (int)chip->read_byte(mtd);
Matthieu CASTETf251b8d2012-11-05 15:00:44 +0100891 /* This can happen if in case of timeout or buggy dev_ready */
892 WARN_ON(!(status & NAND_STATUS_READY));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700893 return status;
894}
895
896/**
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700897 * __nand_unlock - [REPLACEABLE] unlocks specified locked blocks
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700898 * @mtd: mtd info
899 * @ofs: offset to start unlock from
900 * @len: length to unlock
Brian Norris8b6e50c2011-05-25 14:59:01 -0700901 * @invert: when = 0, unlock the range of blocks within the lower and
902 * upper boundary address
903 * when = 1, unlock the range of blocks outside the boundaries
904 * of the lower and upper boundary address
Vimal Singh7d70f332010-02-08 15:50:49 +0530905 *
Brian Norris8b6e50c2011-05-25 14:59:01 -0700906 * Returs unlock status.
Vimal Singh7d70f332010-02-08 15:50:49 +0530907 */
908static int __nand_unlock(struct mtd_info *mtd, loff_t ofs,
909 uint64_t len, int invert)
910{
911 int ret = 0;
912 int status, page;
913 struct nand_chip *chip = mtd->priv;
914
915 /* Submit address of first page to unlock */
916 page = ofs >> chip->page_shift;
917 chip->cmdfunc(mtd, NAND_CMD_UNLOCK1, -1, page & chip->pagemask);
918
919 /* Submit address of last page to unlock */
920 page = (ofs + len) >> chip->page_shift;
921 chip->cmdfunc(mtd, NAND_CMD_UNLOCK2, -1,
922 (page | invert) & chip->pagemask);
923
924 /* Call wait ready function */
925 status = chip->waitfunc(mtd, chip);
Vimal Singh7d70f332010-02-08 15:50:49 +0530926 /* See if device thinks it succeeded */
Huang Shijie74830962012-10-14 23:47:24 -0400927 if (status & NAND_STATUS_FAIL) {
Brian Norris289c0522011-07-19 10:06:09 -0700928 pr_debug("%s: error status = 0x%08x\n",
Vimal Singh7d70f332010-02-08 15:50:49 +0530929 __func__, status);
930 ret = -EIO;
931 }
932
933 return ret;
934}
935
936/**
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700937 * nand_unlock - [REPLACEABLE] unlocks specified locked blocks
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700938 * @mtd: mtd info
939 * @ofs: offset to start unlock from
940 * @len: length to unlock
Vimal Singh7d70f332010-02-08 15:50:49 +0530941 *
Brian Norris8b6e50c2011-05-25 14:59:01 -0700942 * Returns unlock status.
Vimal Singh7d70f332010-02-08 15:50:49 +0530943 */
944int nand_unlock(struct mtd_info *mtd, loff_t ofs, uint64_t len)
945{
946 int ret = 0;
947 int chipnr;
948 struct nand_chip *chip = mtd->priv;
949
Brian Norris289c0522011-07-19 10:06:09 -0700950 pr_debug("%s: start = 0x%012llx, len = %llu\n",
Vimal Singh7d70f332010-02-08 15:50:49 +0530951 __func__, (unsigned long long)ofs, len);
952
953 if (check_offs_len(mtd, ofs, len))
954 ret = -EINVAL;
955
956 /* Align to last block address if size addresses end of the device */
957 if (ofs + len == mtd->size)
958 len -= mtd->erasesize;
959
Huang Shijie6a8214a2012-11-19 14:43:30 +0800960 nand_get_device(mtd, FL_UNLOCKING);
Vimal Singh7d70f332010-02-08 15:50:49 +0530961
962 /* Shift to get chip number */
963 chipnr = ofs >> chip->chip_shift;
964
965 chip->select_chip(mtd, chipnr);
966
967 /* Check, if it is write protected */
968 if (nand_check_wp(mtd)) {
Brian Norris289c0522011-07-19 10:06:09 -0700969 pr_debug("%s: device is write protected!\n",
Vimal Singh7d70f332010-02-08 15:50:49 +0530970 __func__);
971 ret = -EIO;
972 goto out;
973 }
974
975 ret = __nand_unlock(mtd, ofs, len, 0);
976
977out:
Huang Shijieb0bb6902012-11-19 14:43:29 +0800978 chip->select_chip(mtd, -1);
Vimal Singh7d70f332010-02-08 15:50:49 +0530979 nand_release_device(mtd);
980
981 return ret;
982}
Florian Fainelli7351d3a2010-09-07 13:23:45 +0200983EXPORT_SYMBOL(nand_unlock);
Vimal Singh7d70f332010-02-08 15:50:49 +0530984
985/**
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700986 * nand_lock - [REPLACEABLE] locks all blocks present in the device
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700987 * @mtd: mtd info
988 * @ofs: offset to start unlock from
989 * @len: length to unlock
Vimal Singh7d70f332010-02-08 15:50:49 +0530990 *
Brian Norris8b6e50c2011-05-25 14:59:01 -0700991 * This feature is not supported in many NAND parts. 'Micron' NAND parts do
992 * have this feature, but it allows only to lock all blocks, not for specified
993 * range for block. Implementing 'lock' feature by making use of 'unlock', for
994 * now.
Vimal Singh7d70f332010-02-08 15:50:49 +0530995 *
Brian Norris8b6e50c2011-05-25 14:59:01 -0700996 * Returns lock status.
Vimal Singh7d70f332010-02-08 15:50:49 +0530997 */
998int nand_lock(struct mtd_info *mtd, loff_t ofs, uint64_t len)
999{
1000 int ret = 0;
1001 int chipnr, status, page;
1002 struct nand_chip *chip = mtd->priv;
1003
Brian Norris289c0522011-07-19 10:06:09 -07001004 pr_debug("%s: start = 0x%012llx, len = %llu\n",
Vimal Singh7d70f332010-02-08 15:50:49 +05301005 __func__, (unsigned long long)ofs, len);
1006
1007 if (check_offs_len(mtd, ofs, len))
1008 ret = -EINVAL;
1009
Huang Shijie6a8214a2012-11-19 14:43:30 +08001010 nand_get_device(mtd, FL_LOCKING);
Vimal Singh7d70f332010-02-08 15:50:49 +05301011
1012 /* Shift to get chip number */
1013 chipnr = ofs >> chip->chip_shift;
1014
1015 chip->select_chip(mtd, chipnr);
1016
1017 /* Check, if it is write protected */
1018 if (nand_check_wp(mtd)) {
Brian Norris289c0522011-07-19 10:06:09 -07001019 pr_debug("%s: device is write protected!\n",
Vimal Singh7d70f332010-02-08 15:50:49 +05301020 __func__);
1021 status = MTD_ERASE_FAILED;
1022 ret = -EIO;
1023 goto out;
1024 }
1025
1026 /* Submit address of first page to lock */
1027 page = ofs >> chip->page_shift;
1028 chip->cmdfunc(mtd, NAND_CMD_LOCK, -1, page & chip->pagemask);
1029
1030 /* Call wait ready function */
1031 status = chip->waitfunc(mtd, chip);
Vimal Singh7d70f332010-02-08 15:50:49 +05301032 /* See if device thinks it succeeded */
Huang Shijie74830962012-10-14 23:47:24 -04001033 if (status & NAND_STATUS_FAIL) {
Brian Norris289c0522011-07-19 10:06:09 -07001034 pr_debug("%s: error status = 0x%08x\n",
Vimal Singh7d70f332010-02-08 15:50:49 +05301035 __func__, status);
1036 ret = -EIO;
1037 goto out;
1038 }
1039
1040 ret = __nand_unlock(mtd, ofs, len, 0x1);
1041
1042out:
Huang Shijieb0bb6902012-11-19 14:43:29 +08001043 chip->select_chip(mtd, -1);
Vimal Singh7d70f332010-02-08 15:50:49 +05301044 nand_release_device(mtd);
1045
1046 return ret;
1047}
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001048EXPORT_SYMBOL(nand_lock);
Vimal Singh7d70f332010-02-08 15:50:49 +05301049
1050/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001051 * nand_read_page_raw - [INTERN] read raw page data without ecc
Brian Norris8b6e50c2011-05-25 14:59:01 -07001052 * @mtd: mtd info structure
1053 * @chip: nand chip info structure
1054 * @buf: buffer to store read data
Brian Norris1fbb9382012-05-02 10:14:55 -07001055 * @oob_required: caller requires OOB data read to chip->oob_poi
Brian Norris8b6e50c2011-05-25 14:59:01 -07001056 * @page: page number to read
David Brownell52ff49d2009-03-04 12:01:36 -08001057 *
Brian Norris7854d3f2011-06-23 14:12:08 -07001058 * Not for syndrome calculating ECC controllers, which use a special oob layout.
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001059 */
1060static int nand_read_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -07001061 uint8_t *buf, int oob_required, int page)
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001062{
1063 chip->read_buf(mtd, buf, mtd->writesize);
Brian Norris279f08d2012-05-02 10:15:03 -07001064 if (oob_required)
1065 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001066 return 0;
1067}
1068
1069/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001070 * nand_read_page_raw_syndrome - [INTERN] read raw page data without ecc
Brian Norris8b6e50c2011-05-25 14:59:01 -07001071 * @mtd: mtd info structure
1072 * @chip: nand chip info structure
1073 * @buf: buffer to store read data
Brian Norris1fbb9382012-05-02 10:14:55 -07001074 * @oob_required: caller requires OOB data read to chip->oob_poi
Brian Norris8b6e50c2011-05-25 14:59:01 -07001075 * @page: page number to read
David Brownell52ff49d2009-03-04 12:01:36 -08001076 *
1077 * We need a special oob layout and handling even when OOB isn't used.
1078 */
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001079static int nand_read_page_raw_syndrome(struct mtd_info *mtd,
Brian Norris1fbb9382012-05-02 10:14:55 -07001080 struct nand_chip *chip, uint8_t *buf,
1081 int oob_required, int page)
David Brownell52ff49d2009-03-04 12:01:36 -08001082{
1083 int eccsize = chip->ecc.size;
1084 int eccbytes = chip->ecc.bytes;
1085 uint8_t *oob = chip->oob_poi;
1086 int steps, size;
1087
1088 for (steps = chip->ecc.steps; steps > 0; steps--) {
1089 chip->read_buf(mtd, buf, eccsize);
1090 buf += eccsize;
1091
1092 if (chip->ecc.prepad) {
1093 chip->read_buf(mtd, oob, chip->ecc.prepad);
1094 oob += chip->ecc.prepad;
1095 }
1096
1097 chip->read_buf(mtd, oob, eccbytes);
1098 oob += eccbytes;
1099
1100 if (chip->ecc.postpad) {
1101 chip->read_buf(mtd, oob, chip->ecc.postpad);
1102 oob += chip->ecc.postpad;
1103 }
1104 }
1105
1106 size = mtd->oobsize - (oob - chip->oob_poi);
1107 if (size)
1108 chip->read_buf(mtd, oob, size);
1109
1110 return 0;
1111}
1112
1113/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001114 * nand_read_page_swecc - [REPLACEABLE] software ECC based page read function
Brian Norris8b6e50c2011-05-25 14:59:01 -07001115 * @mtd: mtd info structure
1116 * @chip: nand chip info structure
1117 * @buf: buffer to store read data
Brian Norris1fbb9382012-05-02 10:14:55 -07001118 * @oob_required: caller requires OOB data read to chip->oob_poi
Brian Norris8b6e50c2011-05-25 14:59:01 -07001119 * @page: page number to read
David A. Marlin068e3c02005-01-24 03:07:46 +00001120 */
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001121static int nand_read_page_swecc(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -07001122 uint8_t *buf, int oob_required, int page)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123{
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001124 int i, eccsize = chip->ecc.size;
1125 int eccbytes = chip->ecc.bytes;
1126 int eccsteps = chip->ecc.steps;
1127 uint8_t *p = buf;
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001128 uint8_t *ecc_calc = chip->buffers->ecccalc;
1129 uint8_t *ecc_code = chip->buffers->ecccode;
Ben Dooks8b099a32007-05-28 19:17:54 +01001130 uint32_t *eccpos = chip->ecc.layout->eccpos;
Mike Dunn3f91e942012-04-25 12:06:09 -07001131 unsigned int max_bitflips = 0;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001132
Brian Norris1fbb9382012-05-02 10:14:55 -07001133 chip->ecc.read_page_raw(mtd, chip, buf, 1, page);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001134
1135 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize)
1136 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
1137
1138 for (i = 0; i < chip->ecc.total; i++)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001139 ecc_code[i] = chip->oob_poi[eccpos[i]];
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001140
1141 eccsteps = chip->ecc.steps;
1142 p = buf;
1143
1144 for (i = 0 ; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1145 int stat;
1146
1147 stat = chip->ecc.correct(mtd, p, &ecc_code[i], &ecc_calc[i]);
Mike Dunn3f91e942012-04-25 12:06:09 -07001148 if (stat < 0) {
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001149 mtd->ecc_stats.failed++;
Mike Dunn3f91e942012-04-25 12:06:09 -07001150 } else {
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001151 mtd->ecc_stats.corrected += stat;
Mike Dunn3f91e942012-04-25 12:06:09 -07001152 max_bitflips = max_t(unsigned int, max_bitflips, stat);
1153 }
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001154 }
Mike Dunn3f91e942012-04-25 12:06:09 -07001155 return max_bitflips;
Thomas Gleixner22c60f52005-04-04 19:56:32 +01001156}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001157
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158/**
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05301159 * nand_read_subpage - [REPLACEABLE] ECC based sub-page read function
Brian Norris8b6e50c2011-05-25 14:59:01 -07001160 * @mtd: mtd info structure
1161 * @chip: nand chip info structure
1162 * @data_offs: offset of requested data within the page
1163 * @readlen: data length
1164 * @bufpoi: buffer to store read data
Huang Shijiee004deb2014-01-03 11:01:40 +08001165 * @page: page number to read
Alexey Korolev3d459552008-05-15 17:23:18 +01001166 */
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001167static int nand_read_subpage(struct mtd_info *mtd, struct nand_chip *chip,
Huang Shijiee004deb2014-01-03 11:01:40 +08001168 uint32_t data_offs, uint32_t readlen, uint8_t *bufpoi,
1169 int page)
Alexey Korolev3d459552008-05-15 17:23:18 +01001170{
1171 int start_step, end_step, num_steps;
1172 uint32_t *eccpos = chip->ecc.layout->eccpos;
1173 uint8_t *p;
1174 int data_col_addr, i, gaps = 0;
1175 int datafrag_len, eccfrag_len, aligned_len, aligned_pos;
1176 int busw = (chip->options & NAND_BUSWIDTH_16) ? 2 : 1;
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001177 int index = 0;
Mike Dunn3f91e942012-04-25 12:06:09 -07001178 unsigned int max_bitflips = 0;
Alexey Korolev3d459552008-05-15 17:23:18 +01001179
Brian Norris7854d3f2011-06-23 14:12:08 -07001180 /* Column address within the page aligned to ECC size (256bytes) */
Alexey Korolev3d459552008-05-15 17:23:18 +01001181 start_step = data_offs / chip->ecc.size;
1182 end_step = (data_offs + readlen - 1) / chip->ecc.size;
1183 num_steps = end_step - start_step + 1;
1184
Brian Norris8b6e50c2011-05-25 14:59:01 -07001185 /* Data size aligned to ECC ecc.size */
Alexey Korolev3d459552008-05-15 17:23:18 +01001186 datafrag_len = num_steps * chip->ecc.size;
1187 eccfrag_len = num_steps * chip->ecc.bytes;
1188
1189 data_col_addr = start_step * chip->ecc.size;
1190 /* If we read not a page aligned data */
1191 if (data_col_addr != 0)
1192 chip->cmdfunc(mtd, NAND_CMD_RNDOUT, data_col_addr, -1);
1193
1194 p = bufpoi + data_col_addr;
1195 chip->read_buf(mtd, p, datafrag_len);
1196
Brian Norris8b6e50c2011-05-25 14:59:01 -07001197 /* Calculate ECC */
Alexey Korolev3d459552008-05-15 17:23:18 +01001198 for (i = 0; i < eccfrag_len ; i += chip->ecc.bytes, p += chip->ecc.size)
1199 chip->ecc.calculate(mtd, p, &chip->buffers->ecccalc[i]);
1200
Brian Norris8b6e50c2011-05-25 14:59:01 -07001201 /*
1202 * The performance is faster if we position offsets according to
Brian Norris7854d3f2011-06-23 14:12:08 -07001203 * ecc.pos. Let's make sure that there are no gaps in ECC positions.
Brian Norris8b6e50c2011-05-25 14:59:01 -07001204 */
Alexey Korolev3d459552008-05-15 17:23:18 +01001205 for (i = 0; i < eccfrag_len - 1; i++) {
1206 if (eccpos[i + start_step * chip->ecc.bytes] + 1 !=
1207 eccpos[i + start_step * chip->ecc.bytes + 1]) {
1208 gaps = 1;
1209 break;
1210 }
1211 }
1212 if (gaps) {
1213 chip->cmdfunc(mtd, NAND_CMD_RNDOUT, mtd->writesize, -1);
1214 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
1215 } else {
Brian Norris8b6e50c2011-05-25 14:59:01 -07001216 /*
Brian Norris7854d3f2011-06-23 14:12:08 -07001217 * Send the command to read the particular ECC bytes take care
Brian Norris8b6e50c2011-05-25 14:59:01 -07001218 * about buswidth alignment in read_buf.
1219 */
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001220 index = start_step * chip->ecc.bytes;
1221
1222 aligned_pos = eccpos[index] & ~(busw - 1);
Alexey Korolev3d459552008-05-15 17:23:18 +01001223 aligned_len = eccfrag_len;
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001224 if (eccpos[index] & (busw - 1))
Alexey Korolev3d459552008-05-15 17:23:18 +01001225 aligned_len++;
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001226 if (eccpos[index + (num_steps * chip->ecc.bytes)] & (busw - 1))
Alexey Korolev3d459552008-05-15 17:23:18 +01001227 aligned_len++;
1228
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001229 chip->cmdfunc(mtd, NAND_CMD_RNDOUT,
1230 mtd->writesize + aligned_pos, -1);
Alexey Korolev3d459552008-05-15 17:23:18 +01001231 chip->read_buf(mtd, &chip->oob_poi[aligned_pos], aligned_len);
1232 }
1233
1234 for (i = 0; i < eccfrag_len; i++)
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001235 chip->buffers->ecccode[i] = chip->oob_poi[eccpos[i + index]];
Alexey Korolev3d459552008-05-15 17:23:18 +01001236
1237 p = bufpoi + data_col_addr;
1238 for (i = 0; i < eccfrag_len ; i += chip->ecc.bytes, p += chip->ecc.size) {
1239 int stat;
1240
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001241 stat = chip->ecc.correct(mtd, p,
1242 &chip->buffers->ecccode[i], &chip->buffers->ecccalc[i]);
Mike Dunn3f91e942012-04-25 12:06:09 -07001243 if (stat < 0) {
Alexey Korolev3d459552008-05-15 17:23:18 +01001244 mtd->ecc_stats.failed++;
Mike Dunn3f91e942012-04-25 12:06:09 -07001245 } else {
Alexey Korolev3d459552008-05-15 17:23:18 +01001246 mtd->ecc_stats.corrected += stat;
Mike Dunn3f91e942012-04-25 12:06:09 -07001247 max_bitflips = max_t(unsigned int, max_bitflips, stat);
1248 }
Alexey Korolev3d459552008-05-15 17:23:18 +01001249 }
Mike Dunn3f91e942012-04-25 12:06:09 -07001250 return max_bitflips;
Alexey Korolev3d459552008-05-15 17:23:18 +01001251}
1252
1253/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001254 * nand_read_page_hwecc - [REPLACEABLE] hardware ECC based page read function
Brian Norris8b6e50c2011-05-25 14:59:01 -07001255 * @mtd: mtd info structure
1256 * @chip: nand chip info structure
1257 * @buf: buffer to store read data
Brian Norris1fbb9382012-05-02 10:14:55 -07001258 * @oob_required: caller requires OOB data read to chip->oob_poi
Brian Norris8b6e50c2011-05-25 14:59:01 -07001259 * @page: page number to read
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001260 *
Brian Norris7854d3f2011-06-23 14:12:08 -07001261 * Not for syndrome calculating ECC controllers which need a special oob layout.
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001262 */
1263static int nand_read_page_hwecc(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -07001264 uint8_t *buf, int oob_required, int page)
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001265{
1266 int i, eccsize = chip->ecc.size;
1267 int eccbytes = chip->ecc.bytes;
1268 int eccsteps = chip->ecc.steps;
1269 uint8_t *p = buf;
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001270 uint8_t *ecc_calc = chip->buffers->ecccalc;
1271 uint8_t *ecc_code = chip->buffers->ecccode;
Ben Dooks8b099a32007-05-28 19:17:54 +01001272 uint32_t *eccpos = chip->ecc.layout->eccpos;
Mike Dunn3f91e942012-04-25 12:06:09 -07001273 unsigned int max_bitflips = 0;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001274
1275 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1276 chip->ecc.hwctl(mtd, NAND_ECC_READ);
1277 chip->read_buf(mtd, p, eccsize);
1278 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
1279 }
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001280 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001281
1282 for (i = 0; i < chip->ecc.total; i++)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001283 ecc_code[i] = chip->oob_poi[eccpos[i]];
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001284
1285 eccsteps = chip->ecc.steps;
1286 p = buf;
1287
1288 for (i = 0 ; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1289 int stat;
1290
1291 stat = chip->ecc.correct(mtd, p, &ecc_code[i], &ecc_calc[i]);
Mike Dunn3f91e942012-04-25 12:06:09 -07001292 if (stat < 0) {
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001293 mtd->ecc_stats.failed++;
Mike Dunn3f91e942012-04-25 12:06:09 -07001294 } else {
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001295 mtd->ecc_stats.corrected += stat;
Mike Dunn3f91e942012-04-25 12:06:09 -07001296 max_bitflips = max_t(unsigned int, max_bitflips, stat);
1297 }
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001298 }
Mike Dunn3f91e942012-04-25 12:06:09 -07001299 return max_bitflips;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001300}
1301
1302/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001303 * nand_read_page_hwecc_oob_first - [REPLACEABLE] hw ecc, read oob first
Brian Norris8b6e50c2011-05-25 14:59:01 -07001304 * @mtd: mtd info structure
1305 * @chip: nand chip info structure
1306 * @buf: buffer to store read data
Brian Norris1fbb9382012-05-02 10:14:55 -07001307 * @oob_required: caller requires OOB data read to chip->oob_poi
Brian Norris8b6e50c2011-05-25 14:59:01 -07001308 * @page: page number to read
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07001309 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07001310 * Hardware ECC for large page chips, require OOB to be read first. For this
1311 * ECC mode, the write_page method is re-used from ECC_HW. These methods
1312 * read/write ECC from the OOB area, unlike the ECC_HW_SYNDROME support with
1313 * multiple ECC steps, follows the "infix ECC" scheme and reads/writes ECC from
1314 * the data area, by overwriting the NAND manufacturer bad block markings.
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07001315 */
1316static int nand_read_page_hwecc_oob_first(struct mtd_info *mtd,
Brian Norris1fbb9382012-05-02 10:14:55 -07001317 struct nand_chip *chip, uint8_t *buf, int oob_required, int page)
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07001318{
1319 int i, eccsize = chip->ecc.size;
1320 int eccbytes = chip->ecc.bytes;
1321 int eccsteps = chip->ecc.steps;
1322 uint8_t *p = buf;
1323 uint8_t *ecc_code = chip->buffers->ecccode;
1324 uint32_t *eccpos = chip->ecc.layout->eccpos;
1325 uint8_t *ecc_calc = chip->buffers->ecccalc;
Mike Dunn3f91e942012-04-25 12:06:09 -07001326 unsigned int max_bitflips = 0;
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07001327
1328 /* Read the OOB area first */
1329 chip->cmdfunc(mtd, NAND_CMD_READOOB, 0, page);
1330 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
1331 chip->cmdfunc(mtd, NAND_CMD_READ0, 0, page);
1332
1333 for (i = 0; i < chip->ecc.total; i++)
1334 ecc_code[i] = chip->oob_poi[eccpos[i]];
1335
1336 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1337 int stat;
1338
1339 chip->ecc.hwctl(mtd, NAND_ECC_READ);
1340 chip->read_buf(mtd, p, eccsize);
1341 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
1342
1343 stat = chip->ecc.correct(mtd, p, &ecc_code[i], NULL);
Mike Dunn3f91e942012-04-25 12:06:09 -07001344 if (stat < 0) {
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07001345 mtd->ecc_stats.failed++;
Mike Dunn3f91e942012-04-25 12:06:09 -07001346 } else {
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07001347 mtd->ecc_stats.corrected += stat;
Mike Dunn3f91e942012-04-25 12:06:09 -07001348 max_bitflips = max_t(unsigned int, max_bitflips, stat);
1349 }
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07001350 }
Mike Dunn3f91e942012-04-25 12:06:09 -07001351 return max_bitflips;
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07001352}
1353
1354/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001355 * nand_read_page_syndrome - [REPLACEABLE] hardware ECC syndrome based page read
Brian Norris8b6e50c2011-05-25 14:59:01 -07001356 * @mtd: mtd info structure
1357 * @chip: nand chip info structure
1358 * @buf: buffer to store read data
Brian Norris1fbb9382012-05-02 10:14:55 -07001359 * @oob_required: caller requires OOB data read to chip->oob_poi
Brian Norris8b6e50c2011-05-25 14:59:01 -07001360 * @page: page number to read
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001361 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07001362 * The hw generator calculates the error syndrome automatically. Therefore we
1363 * need a special oob layout and handling.
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001364 */
1365static int nand_read_page_syndrome(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -07001366 uint8_t *buf, int oob_required, int page)
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001367{
1368 int i, eccsize = chip->ecc.size;
1369 int eccbytes = chip->ecc.bytes;
1370 int eccsteps = chip->ecc.steps;
1371 uint8_t *p = buf;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001372 uint8_t *oob = chip->oob_poi;
Mike Dunn3f91e942012-04-25 12:06:09 -07001373 unsigned int max_bitflips = 0;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001374
1375 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1376 int stat;
1377
1378 chip->ecc.hwctl(mtd, NAND_ECC_READ);
1379 chip->read_buf(mtd, p, eccsize);
1380
1381 if (chip->ecc.prepad) {
1382 chip->read_buf(mtd, oob, chip->ecc.prepad);
1383 oob += chip->ecc.prepad;
1384 }
1385
1386 chip->ecc.hwctl(mtd, NAND_ECC_READSYN);
1387 chip->read_buf(mtd, oob, eccbytes);
1388 stat = chip->ecc.correct(mtd, p, oob, NULL);
1389
Mike Dunn3f91e942012-04-25 12:06:09 -07001390 if (stat < 0) {
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001391 mtd->ecc_stats.failed++;
Mike Dunn3f91e942012-04-25 12:06:09 -07001392 } else {
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001393 mtd->ecc_stats.corrected += stat;
Mike Dunn3f91e942012-04-25 12:06:09 -07001394 max_bitflips = max_t(unsigned int, max_bitflips, stat);
1395 }
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001396
1397 oob += eccbytes;
1398
1399 if (chip->ecc.postpad) {
1400 chip->read_buf(mtd, oob, chip->ecc.postpad);
1401 oob += chip->ecc.postpad;
1402 }
1403 }
1404
1405 /* Calculate remaining oob bytes */
Vitaly Wool7e4178f2006-06-07 09:34:37 +04001406 i = mtd->oobsize - (oob - chip->oob_poi);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001407 if (i)
1408 chip->read_buf(mtd, oob, i);
1409
Mike Dunn3f91e942012-04-25 12:06:09 -07001410 return max_bitflips;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001411}
1412
1413/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001414 * nand_transfer_oob - [INTERN] Transfer oob to client buffer
Brian Norris8b6e50c2011-05-25 14:59:01 -07001415 * @chip: nand chip structure
1416 * @oob: oob destination address
1417 * @ops: oob ops structure
1418 * @len: size of oob to transfer
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001419 */
1420static uint8_t *nand_transfer_oob(struct nand_chip *chip, uint8_t *oob,
Vitaly Wool70145682006-11-03 18:20:38 +03001421 struct mtd_oob_ops *ops, size_t len)
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001422{
Florian Fainellif8ac0412010-09-07 13:23:43 +02001423 switch (ops->mode) {
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001424
Brian Norris0612b9d2011-08-30 18:45:40 -07001425 case MTD_OPS_PLACE_OOB:
1426 case MTD_OPS_RAW:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001427 memcpy(oob, chip->oob_poi + ops->ooboffs, len);
1428 return oob + len;
1429
Brian Norris0612b9d2011-08-30 18:45:40 -07001430 case MTD_OPS_AUTO_OOB: {
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001431 struct nand_oobfree *free = chip->ecc.layout->oobfree;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001432 uint32_t boffs = 0, roffs = ops->ooboffs;
1433 size_t bytes = 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001434
Florian Fainellif8ac0412010-09-07 13:23:43 +02001435 for (; free->length && len; free++, len -= bytes) {
Brian Norris8b6e50c2011-05-25 14:59:01 -07001436 /* Read request not from offset 0? */
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001437 if (unlikely(roffs)) {
1438 if (roffs >= free->length) {
1439 roffs -= free->length;
1440 continue;
1441 }
1442 boffs = free->offset + roffs;
1443 bytes = min_t(size_t, len,
1444 (free->length - roffs));
1445 roffs = 0;
1446 } else {
1447 bytes = min_t(size_t, len, free->length);
1448 boffs = free->offset;
1449 }
1450 memcpy(oob, chip->oob_poi + boffs, bytes);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001451 oob += bytes;
1452 }
1453 return oob;
1454 }
1455 default:
1456 BUG();
1457 }
1458 return NULL;
1459}
1460
1461/**
Brian Norrisba84fb52014-01-03 15:13:33 -08001462 * nand_setup_read_retry - [INTERN] Set the READ RETRY mode
1463 * @mtd: MTD device structure
1464 * @retry_mode: the retry mode to use
1465 *
1466 * Some vendors supply a special command to shift the Vt threshold, to be used
1467 * when there are too many bitflips in a page (i.e., ECC error). After setting
1468 * a new threshold, the host should retry reading the page.
1469 */
1470static int nand_setup_read_retry(struct mtd_info *mtd, int retry_mode)
1471{
1472 struct nand_chip *chip = mtd->priv;
1473
1474 pr_debug("setting READ RETRY mode %d\n", retry_mode);
1475
1476 if (retry_mode >= chip->read_retries)
1477 return -EINVAL;
1478
1479 if (!chip->setup_read_retry)
1480 return -EOPNOTSUPP;
1481
1482 return chip->setup_read_retry(mtd, retry_mode);
1483}
1484
1485/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001486 * nand_do_read_ops - [INTERN] Read data with ECC
Brian Norris8b6e50c2011-05-25 14:59:01 -07001487 * @mtd: MTD device structure
1488 * @from: offset to read from
1489 * @ops: oob ops structure
David A. Marlin068e3c02005-01-24 03:07:46 +00001490 *
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001491 * Internal function. Called with chip held.
David A. Marlin068e3c02005-01-24 03:07:46 +00001492 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001493static int nand_do_read_ops(struct mtd_info *mtd, loff_t from,
1494 struct mtd_oob_ops *ops)
David A. Marlin068e3c02005-01-24 03:07:46 +00001495{
Brian Norrise47f3db2012-05-02 10:14:56 -07001496 int chipnr, page, realpage, col, bytes, aligned, oob_required;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001497 struct nand_chip *chip = mtd->priv;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001498 int ret = 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001499 uint32_t readlen = ops->len;
Vitaly Wool70145682006-11-03 18:20:38 +03001500 uint32_t oobreadlen = ops->ooblen;
Brian Norris0612b9d2011-08-30 18:45:40 -07001501 uint32_t max_oobsize = ops->mode == MTD_OPS_AUTO_OOB ?
Maxim Levitsky9aca3342010-02-22 20:39:35 +02001502 mtd->oobavail : mtd->oobsize;
1503
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001504 uint8_t *bufpoi, *oob, *buf;
Mike Dunnedbc45402012-04-25 12:06:11 -07001505 unsigned int max_bitflips = 0;
Brian Norrisba84fb52014-01-03 15:13:33 -08001506 int retry_mode = 0;
Brian Norrisb72f3df2013-12-03 11:04:14 -08001507 bool ecc_fail = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001509 chipnr = (int)(from >> chip->chip_shift);
1510 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001511
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001512 realpage = (int)(from >> chip->page_shift);
1513 page = realpage & chip->pagemask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001514
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001515 col = (int)(from & (mtd->writesize - 1));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001516
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001517 buf = ops->datbuf;
1518 oob = ops->oobbuf;
Brian Norrise47f3db2012-05-02 10:14:56 -07001519 oob_required = oob ? 1 : 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001520
Florian Fainellif8ac0412010-09-07 13:23:43 +02001521 while (1) {
Brian Norrisb72f3df2013-12-03 11:04:14 -08001522 unsigned int ecc_failures = mtd->ecc_stats.failed;
1523
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001524 bytes = min(mtd->writesize - col, readlen);
1525 aligned = (bytes == mtd->writesize);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001526
Brian Norris8b6e50c2011-05-25 14:59:01 -07001527 /* Is the current page in the buffer? */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001528 if (realpage != chip->pagebuf || oob) {
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001529 bufpoi = aligned ? buf : chip->buffers->databuf;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001530
Brian Norrisba84fb52014-01-03 15:13:33 -08001531read_retry:
Brian Norrisc00a0992012-05-01 17:12:54 -07001532 chip->cmdfunc(mtd, NAND_CMD_READ0, 0x00, page);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001533
Mike Dunnedbc45402012-04-25 12:06:11 -07001534 /*
1535 * Now read the page into the buffer. Absent an error,
1536 * the read methods return max bitflips per ecc step.
1537 */
Brian Norris0612b9d2011-08-30 18:45:40 -07001538 if (unlikely(ops->mode == MTD_OPS_RAW))
Brian Norris1fbb9382012-05-02 10:14:55 -07001539 ret = chip->ecc.read_page_raw(mtd, chip, bufpoi,
Brian Norrise47f3db2012-05-02 10:14:56 -07001540 oob_required,
1541 page);
Jeff Westfahla5ff4f12012-08-13 16:35:30 -05001542 else if (!aligned && NAND_HAS_SUBPAGE_READ(chip) &&
1543 !oob)
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001544 ret = chip->ecc.read_subpage(mtd, chip,
Huang Shijiee004deb2014-01-03 11:01:40 +08001545 col, bytes, bufpoi,
1546 page);
David Woodhouse956e9442006-09-25 17:12:39 +01001547 else
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -07001548 ret = chip->ecc.read_page(mtd, chip, bufpoi,
Brian Norrise47f3db2012-05-02 10:14:56 -07001549 oob_required, page);
Brian Norris6d77b9d2011-09-07 13:13:40 -07001550 if (ret < 0) {
1551 if (!aligned)
1552 /* Invalidate page cache */
1553 chip->pagebuf = -1;
David Woodhousee0c7d762006-05-13 18:07:53 +01001554 break;
Brian Norris6d77b9d2011-09-07 13:13:40 -07001555 }
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001556
Mike Dunnedbc45402012-04-25 12:06:11 -07001557 max_bitflips = max_t(unsigned int, max_bitflips, ret);
1558
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001559 /* Transfer not aligned data */
1560 if (!aligned) {
Jeff Westfahla5ff4f12012-08-13 16:35:30 -05001561 if (!NAND_HAS_SUBPAGE_READ(chip) && !oob &&
Brian Norrisb72f3df2013-12-03 11:04:14 -08001562 !(mtd->ecc_stats.failed - ecc_failures) &&
Mike Dunnedbc45402012-04-25 12:06:11 -07001563 (ops->mode != MTD_OPS_RAW)) {
Alexey Korolev3d459552008-05-15 17:23:18 +01001564 chip->pagebuf = realpage;
Mike Dunnedbc45402012-04-25 12:06:11 -07001565 chip->pagebuf_bitflips = ret;
1566 } else {
Brian Norris6d77b9d2011-09-07 13:13:40 -07001567 /* Invalidate page cache */
1568 chip->pagebuf = -1;
Mike Dunnedbc45402012-04-25 12:06:11 -07001569 }
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001570 memcpy(buf, chip->buffers->databuf + col, bytes);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001571 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001572
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001573 if (unlikely(oob)) {
Maxim Levitskyb64d39d2010-02-22 20:39:37 +02001574 int toread = min(oobreadlen, max_oobsize);
1575
1576 if (toread) {
1577 oob = nand_transfer_oob(chip,
1578 oob, ops, toread);
1579 oobreadlen -= toread;
1580 }
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001581 }
Brian Norris5bc7c332013-03-13 09:51:31 -07001582
1583 if (chip->options & NAND_NEED_READRDY) {
1584 /* Apply delay or wait for ready/busy pin */
1585 if (!chip->dev_ready)
1586 udelay(chip->chip_delay);
1587 else
1588 nand_wait_ready(mtd);
1589 }
Brian Norrisb72f3df2013-12-03 11:04:14 -08001590
Brian Norrisba84fb52014-01-03 15:13:33 -08001591 if (mtd->ecc_stats.failed - ecc_failures) {
Brian Norris28fa65e2014-02-12 16:08:28 -08001592 if (retry_mode + 1 < chip->read_retries) {
Brian Norrisba84fb52014-01-03 15:13:33 -08001593 retry_mode++;
1594 ret = nand_setup_read_retry(mtd,
1595 retry_mode);
1596 if (ret < 0)
1597 break;
1598
1599 /* Reset failures; retry */
1600 mtd->ecc_stats.failed = ecc_failures;
1601 goto read_retry;
1602 } else {
1603 /* No more retry modes; real failure */
1604 ecc_fail = true;
1605 }
1606 }
1607
1608 buf += bytes;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001609 } else {
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001610 memcpy(buf, chip->buffers->databuf + col, bytes);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001611 buf += bytes;
Mike Dunnedbc45402012-04-25 12:06:11 -07001612 max_bitflips = max_t(unsigned int, max_bitflips,
1613 chip->pagebuf_bitflips);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001614 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001615
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001616 readlen -= bytes;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001617
Brian Norrisba84fb52014-01-03 15:13:33 -08001618 /* Reset to retry mode 0 */
1619 if (retry_mode) {
1620 ret = nand_setup_read_retry(mtd, 0);
1621 if (ret < 0)
1622 break;
1623 retry_mode = 0;
1624 }
1625
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001626 if (!readlen)
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001627 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001628
Brian Norris8b6e50c2011-05-25 14:59:01 -07001629 /* For subsequent reads align to page boundary */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001630 col = 0;
1631 /* Increment page address */
1632 realpage++;
1633
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001634 page = realpage & chip->pagemask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001635 /* Check, if we cross a chip boundary */
1636 if (!page) {
1637 chipnr++;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001638 chip->select_chip(mtd, -1);
1639 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001640 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001641 }
Huang Shijieb0bb6902012-11-19 14:43:29 +08001642 chip->select_chip(mtd, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001643
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001644 ops->retlen = ops->len - (size_t) readlen;
Vitaly Wool70145682006-11-03 18:20:38 +03001645 if (oob)
1646 ops->oobretlen = ops->ooblen - oobreadlen;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001647
Mike Dunn3f91e942012-04-25 12:06:09 -07001648 if (ret < 0)
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001649 return ret;
1650
Brian Norrisb72f3df2013-12-03 11:04:14 -08001651 if (ecc_fail)
Thomas Gleixner9a1fcdf2006-05-29 14:56:39 +02001652 return -EBADMSG;
1653
Mike Dunnedbc45402012-04-25 12:06:11 -07001654 return max_bitflips;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001655}
1656
1657/**
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001658 * nand_read - [MTD Interface] MTD compatibility function for nand_do_read_ecc
Brian Norris8b6e50c2011-05-25 14:59:01 -07001659 * @mtd: MTD device structure
1660 * @from: offset to read from
1661 * @len: number of bytes to read
1662 * @retlen: pointer to variable to store the number of read bytes
1663 * @buf: the databuffer to put data
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001664 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07001665 * Get hold of the chip and call nand_do_read.
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001666 */
1667static int nand_read(struct mtd_info *mtd, loff_t from, size_t len,
1668 size_t *retlen, uint8_t *buf)
1669{
Brian Norris4a89ff82011-08-30 18:45:45 -07001670 struct mtd_oob_ops ops;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001671 int ret;
1672
Huang Shijie6a8214a2012-11-19 14:43:30 +08001673 nand_get_device(mtd, FL_READING);
Brian Norris4a89ff82011-08-30 18:45:45 -07001674 ops.len = len;
1675 ops.datbuf = buf;
1676 ops.oobbuf = NULL;
Huang Shijie11041ae2012-07-03 16:44:14 +08001677 ops.mode = MTD_OPS_PLACE_OOB;
Brian Norris4a89ff82011-08-30 18:45:45 -07001678 ret = nand_do_read_ops(mtd, from, &ops);
Brian Norris4a89ff82011-08-30 18:45:45 -07001679 *retlen = ops.retlen;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001680 nand_release_device(mtd);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001681 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001682}
1683
1684/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001685 * nand_read_oob_std - [REPLACEABLE] the most common OOB data read function
Brian Norris8b6e50c2011-05-25 14:59:01 -07001686 * @mtd: mtd info structure
1687 * @chip: nand chip info structure
1688 * @page: page number to read
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001689 */
1690static int nand_read_oob_std(struct mtd_info *mtd, struct nand_chip *chip,
Shmulik Ladkani5c2ffb12012-05-09 13:06:35 +03001691 int page)
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001692{
Shmulik Ladkani5c2ffb12012-05-09 13:06:35 +03001693 chip->cmdfunc(mtd, NAND_CMD_READOOB, 0, page);
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001694 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
Shmulik Ladkani5c2ffb12012-05-09 13:06:35 +03001695 return 0;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001696}
1697
1698/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001699 * nand_read_oob_syndrome - [REPLACEABLE] OOB data read function for HW ECC
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001700 * with syndromes
Brian Norris8b6e50c2011-05-25 14:59:01 -07001701 * @mtd: mtd info structure
1702 * @chip: nand chip info structure
1703 * @page: page number to read
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001704 */
1705static int nand_read_oob_syndrome(struct mtd_info *mtd, struct nand_chip *chip,
Shmulik Ladkani5c2ffb12012-05-09 13:06:35 +03001706 int page)
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001707{
1708 uint8_t *buf = chip->oob_poi;
1709 int length = mtd->oobsize;
1710 int chunk = chip->ecc.bytes + chip->ecc.prepad + chip->ecc.postpad;
1711 int eccsize = chip->ecc.size;
1712 uint8_t *bufpoi = buf;
1713 int i, toread, sndrnd = 0, pos;
1714
1715 chip->cmdfunc(mtd, NAND_CMD_READ0, chip->ecc.size, page);
1716 for (i = 0; i < chip->ecc.steps; i++) {
1717 if (sndrnd) {
1718 pos = eccsize + i * (eccsize + chunk);
1719 if (mtd->writesize > 512)
1720 chip->cmdfunc(mtd, NAND_CMD_RNDOUT, pos, -1);
1721 else
1722 chip->cmdfunc(mtd, NAND_CMD_READ0, pos, page);
1723 } else
1724 sndrnd = 1;
1725 toread = min_t(int, length, chunk);
1726 chip->read_buf(mtd, bufpoi, toread);
1727 bufpoi += toread;
1728 length -= toread;
1729 }
1730 if (length > 0)
1731 chip->read_buf(mtd, bufpoi, length);
1732
Shmulik Ladkani5c2ffb12012-05-09 13:06:35 +03001733 return 0;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001734}
1735
1736/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001737 * nand_write_oob_std - [REPLACEABLE] the most common OOB data write function
Brian Norris8b6e50c2011-05-25 14:59:01 -07001738 * @mtd: mtd info structure
1739 * @chip: nand chip info structure
1740 * @page: page number to write
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001741 */
1742static int nand_write_oob_std(struct mtd_info *mtd, struct nand_chip *chip,
1743 int page)
1744{
1745 int status = 0;
1746 const uint8_t *buf = chip->oob_poi;
1747 int length = mtd->oobsize;
1748
1749 chip->cmdfunc(mtd, NAND_CMD_SEQIN, mtd->writesize, page);
1750 chip->write_buf(mtd, buf, length);
1751 /* Send command to program the OOB data */
1752 chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1);
1753
1754 status = chip->waitfunc(mtd, chip);
1755
Savin Zlobec0d420f92006-06-21 11:51:20 +02001756 return status & NAND_STATUS_FAIL ? -EIO : 0;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001757}
1758
1759/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001760 * nand_write_oob_syndrome - [REPLACEABLE] OOB data write function for HW ECC
Brian Norris8b6e50c2011-05-25 14:59:01 -07001761 * with syndrome - only for large page flash
1762 * @mtd: mtd info structure
1763 * @chip: nand chip info structure
1764 * @page: page number to write
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001765 */
1766static int nand_write_oob_syndrome(struct mtd_info *mtd,
1767 struct nand_chip *chip, int page)
1768{
1769 int chunk = chip->ecc.bytes + chip->ecc.prepad + chip->ecc.postpad;
1770 int eccsize = chip->ecc.size, length = mtd->oobsize;
1771 int i, len, pos, status = 0, sndcmd = 0, steps = chip->ecc.steps;
1772 const uint8_t *bufpoi = chip->oob_poi;
1773
1774 /*
1775 * data-ecc-data-ecc ... ecc-oob
1776 * or
1777 * data-pad-ecc-pad-data-pad .... ecc-pad-oob
1778 */
1779 if (!chip->ecc.prepad && !chip->ecc.postpad) {
1780 pos = steps * (eccsize + chunk);
1781 steps = 0;
1782 } else
Vitaly Wool8b0036e2006-07-11 09:11:25 +02001783 pos = eccsize;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001784
1785 chip->cmdfunc(mtd, NAND_CMD_SEQIN, pos, page);
1786 for (i = 0; i < steps; i++) {
1787 if (sndcmd) {
1788 if (mtd->writesize <= 512) {
1789 uint32_t fill = 0xFFFFFFFF;
1790
1791 len = eccsize;
1792 while (len > 0) {
1793 int num = min_t(int, len, 4);
1794 chip->write_buf(mtd, (uint8_t *)&fill,
1795 num);
1796 len -= num;
1797 }
1798 } else {
1799 pos = eccsize + i * (eccsize + chunk);
1800 chip->cmdfunc(mtd, NAND_CMD_RNDIN, pos, -1);
1801 }
1802 } else
1803 sndcmd = 1;
1804 len = min_t(int, length, chunk);
1805 chip->write_buf(mtd, bufpoi, len);
1806 bufpoi += len;
1807 length -= len;
1808 }
1809 if (length > 0)
1810 chip->write_buf(mtd, bufpoi, length);
1811
1812 chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1);
1813 status = chip->waitfunc(mtd, chip);
1814
1815 return status & NAND_STATUS_FAIL ? -EIO : 0;
1816}
1817
1818/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001819 * nand_do_read_oob - [INTERN] NAND read out-of-band
Brian Norris8b6e50c2011-05-25 14:59:01 -07001820 * @mtd: MTD device structure
1821 * @from: offset to read from
1822 * @ops: oob operations description structure
Linus Torvalds1da177e2005-04-16 15:20:36 -07001823 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07001824 * NAND read out-of-band data from the spare area.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001825 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001826static int nand_do_read_oob(struct mtd_info *mtd, loff_t from,
1827 struct mtd_oob_ops *ops)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001828{
Brian Norrisc00a0992012-05-01 17:12:54 -07001829 int page, realpage, chipnr;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001830 struct nand_chip *chip = mtd->priv;
Brian Norris041e4572011-06-23 16:45:24 -07001831 struct mtd_ecc_stats stats;
Vitaly Wool70145682006-11-03 18:20:38 +03001832 int readlen = ops->ooblen;
1833 int len;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001834 uint8_t *buf = ops->oobbuf;
Shmulik Ladkani1951f2f2012-05-09 13:13:34 +03001835 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001836
Brian Norris289c0522011-07-19 10:06:09 -07001837 pr_debug("%s: from = 0x%08Lx, len = %i\n",
vimal singh20d8e242009-07-07 15:49:49 +05301838 __func__, (unsigned long long)from, readlen);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001839
Brian Norris041e4572011-06-23 16:45:24 -07001840 stats = mtd->ecc_stats;
1841
Brian Norris0612b9d2011-08-30 18:45:40 -07001842 if (ops->mode == MTD_OPS_AUTO_OOB)
Vitaly Wool70145682006-11-03 18:20:38 +03001843 len = chip->ecc.layout->oobavail;
Adrian Hunter03736152007-01-31 17:58:29 +02001844 else
1845 len = mtd->oobsize;
1846
1847 if (unlikely(ops->ooboffs >= len)) {
Brian Norris289c0522011-07-19 10:06:09 -07001848 pr_debug("%s: attempt to start read outside oob\n",
1849 __func__);
Adrian Hunter03736152007-01-31 17:58:29 +02001850 return -EINVAL;
1851 }
1852
1853 /* Do not allow reads past end of device */
1854 if (unlikely(from >= mtd->size ||
1855 ops->ooboffs + readlen > ((mtd->size >> chip->page_shift) -
1856 (from >> chip->page_shift)) * len)) {
Brian Norris289c0522011-07-19 10:06:09 -07001857 pr_debug("%s: attempt to read beyond end of device\n",
1858 __func__);
Adrian Hunter03736152007-01-31 17:58:29 +02001859 return -EINVAL;
1860 }
Vitaly Wool70145682006-11-03 18:20:38 +03001861
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001862 chipnr = (int)(from >> chip->chip_shift);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001863 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001864
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001865 /* Shift to get page */
1866 realpage = (int)(from >> chip->page_shift);
1867 page = realpage & chip->pagemask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001868
Florian Fainellif8ac0412010-09-07 13:23:43 +02001869 while (1) {
Brian Norris0612b9d2011-08-30 18:45:40 -07001870 if (ops->mode == MTD_OPS_RAW)
Shmulik Ladkani1951f2f2012-05-09 13:13:34 +03001871 ret = chip->ecc.read_oob_raw(mtd, chip, page);
Brian Norrisc46f6482011-08-30 18:45:38 -07001872 else
Shmulik Ladkani1951f2f2012-05-09 13:13:34 +03001873 ret = chip->ecc.read_oob(mtd, chip, page);
1874
1875 if (ret < 0)
1876 break;
Vitaly Wool70145682006-11-03 18:20:38 +03001877
1878 len = min(len, readlen);
1879 buf = nand_transfer_oob(chip, buf, ops, len);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001880
Brian Norris5bc7c332013-03-13 09:51:31 -07001881 if (chip->options & NAND_NEED_READRDY) {
1882 /* Apply delay or wait for ready/busy pin */
1883 if (!chip->dev_ready)
1884 udelay(chip->chip_delay);
1885 else
1886 nand_wait_ready(mtd);
1887 }
1888
Vitaly Wool70145682006-11-03 18:20:38 +03001889 readlen -= len;
Savin Zlobec0d420f92006-06-21 11:51:20 +02001890 if (!readlen)
1891 break;
1892
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001893 /* Increment page address */
1894 realpage++;
1895
1896 page = realpage & chip->pagemask;
1897 /* Check, if we cross a chip boundary */
1898 if (!page) {
1899 chipnr++;
1900 chip->select_chip(mtd, -1);
1901 chip->select_chip(mtd, chipnr);
1902 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001903 }
Huang Shijieb0bb6902012-11-19 14:43:29 +08001904 chip->select_chip(mtd, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001905
Shmulik Ladkani1951f2f2012-05-09 13:13:34 +03001906 ops->oobretlen = ops->ooblen - readlen;
1907
1908 if (ret < 0)
1909 return ret;
Brian Norris041e4572011-06-23 16:45:24 -07001910
1911 if (mtd->ecc_stats.failed - stats.failed)
1912 return -EBADMSG;
1913
1914 return mtd->ecc_stats.corrected - stats.corrected ? -EUCLEAN : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001915}
1916
1917/**
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001918 * nand_read_oob - [MTD Interface] NAND read data and/or out-of-band
Brian Norris8b6e50c2011-05-25 14:59:01 -07001919 * @mtd: MTD device structure
1920 * @from: offset to read from
1921 * @ops: oob operation description structure
Linus Torvalds1da177e2005-04-16 15:20:36 -07001922 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07001923 * NAND read data and/or out-of-band data.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001924 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001925static int nand_read_oob(struct mtd_info *mtd, loff_t from,
1926 struct mtd_oob_ops *ops)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001927{
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001928 int ret = -ENOTSUPP;
1929
1930 ops->retlen = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001931
1932 /* Do not allow reads past end of device */
Vitaly Wool70145682006-11-03 18:20:38 +03001933 if (ops->datbuf && (from + ops->len) > mtd->size) {
Brian Norris289c0522011-07-19 10:06:09 -07001934 pr_debug("%s: attempt to read beyond end of device\n",
1935 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001936 return -EINVAL;
1937 }
1938
Huang Shijie6a8214a2012-11-19 14:43:30 +08001939 nand_get_device(mtd, FL_READING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001940
Florian Fainellif8ac0412010-09-07 13:23:43 +02001941 switch (ops->mode) {
Brian Norris0612b9d2011-08-30 18:45:40 -07001942 case MTD_OPS_PLACE_OOB:
1943 case MTD_OPS_AUTO_OOB:
1944 case MTD_OPS_RAW:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001945 break;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001946
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001947 default:
1948 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001949 }
1950
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001951 if (!ops->datbuf)
1952 ret = nand_do_read_oob(mtd, from, ops);
1953 else
1954 ret = nand_do_read_ops(mtd, from, ops);
1955
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001956out:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001957 nand_release_device(mtd);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001958 return ret;
1959}
1960
1961
1962/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001963 * nand_write_page_raw - [INTERN] raw page write function
Brian Norris8b6e50c2011-05-25 14:59:01 -07001964 * @mtd: mtd info structure
1965 * @chip: nand chip info structure
1966 * @buf: data buffer
Brian Norris1fbb9382012-05-02 10:14:55 -07001967 * @oob_required: must write chip->oob_poi to OOB
David Brownell52ff49d2009-03-04 12:01:36 -08001968 *
Brian Norris7854d3f2011-06-23 14:12:08 -07001969 * Not for syndrome calculating ECC controllers, which use a special oob layout.
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001970 */
Josh Wufdbad98d2012-06-25 18:07:45 +08001971static int nand_write_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -07001972 const uint8_t *buf, int oob_required)
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001973{
1974 chip->write_buf(mtd, buf, mtd->writesize);
Brian Norris279f08d2012-05-02 10:15:03 -07001975 if (oob_required)
1976 chip->write_buf(mtd, chip->oob_poi, mtd->oobsize);
Josh Wufdbad98d2012-06-25 18:07:45 +08001977
1978 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001979}
1980
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001981/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001982 * nand_write_page_raw_syndrome - [INTERN] raw page write function
Brian Norris8b6e50c2011-05-25 14:59:01 -07001983 * @mtd: mtd info structure
1984 * @chip: nand chip info structure
1985 * @buf: data buffer
Brian Norris1fbb9382012-05-02 10:14:55 -07001986 * @oob_required: must write chip->oob_poi to OOB
David Brownell52ff49d2009-03-04 12:01:36 -08001987 *
1988 * We need a special oob layout and handling even when ECC isn't checked.
1989 */
Josh Wufdbad98d2012-06-25 18:07:45 +08001990static int nand_write_page_raw_syndrome(struct mtd_info *mtd,
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001991 struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -07001992 const uint8_t *buf, int oob_required)
David Brownell52ff49d2009-03-04 12:01:36 -08001993{
1994 int eccsize = chip->ecc.size;
1995 int eccbytes = chip->ecc.bytes;
1996 uint8_t *oob = chip->oob_poi;
1997 int steps, size;
1998
1999 for (steps = chip->ecc.steps; steps > 0; steps--) {
2000 chip->write_buf(mtd, buf, eccsize);
2001 buf += eccsize;
2002
2003 if (chip->ecc.prepad) {
2004 chip->write_buf(mtd, oob, chip->ecc.prepad);
2005 oob += chip->ecc.prepad;
2006 }
2007
Boris BREZILLON60c3bc12014-02-01 19:10:28 +01002008 chip->write_buf(mtd, oob, eccbytes);
David Brownell52ff49d2009-03-04 12:01:36 -08002009 oob += eccbytes;
2010
2011 if (chip->ecc.postpad) {
2012 chip->write_buf(mtd, oob, chip->ecc.postpad);
2013 oob += chip->ecc.postpad;
2014 }
2015 }
2016
2017 size = mtd->oobsize - (oob - chip->oob_poi);
2018 if (size)
2019 chip->write_buf(mtd, oob, size);
Josh Wufdbad98d2012-06-25 18:07:45 +08002020
2021 return 0;
David Brownell52ff49d2009-03-04 12:01:36 -08002022}
2023/**
Brian Norris7854d3f2011-06-23 14:12:08 -07002024 * nand_write_page_swecc - [REPLACEABLE] software ECC based page write function
Brian Norris8b6e50c2011-05-25 14:59:01 -07002025 * @mtd: mtd info structure
2026 * @chip: nand chip info structure
2027 * @buf: data buffer
Brian Norris1fbb9382012-05-02 10:14:55 -07002028 * @oob_required: must write chip->oob_poi to OOB
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002029 */
Josh Wufdbad98d2012-06-25 18:07:45 +08002030static int nand_write_page_swecc(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -07002031 const uint8_t *buf, int oob_required)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002032{
2033 int i, eccsize = chip->ecc.size;
2034 int eccbytes = chip->ecc.bytes;
2035 int eccsteps = chip->ecc.steps;
David Woodhouse4bf63fc2006-09-25 17:08:04 +01002036 uint8_t *ecc_calc = chip->buffers->ecccalc;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002037 const uint8_t *p = buf;
Ben Dooks8b099a32007-05-28 19:17:54 +01002038 uint32_t *eccpos = chip->ecc.layout->eccpos;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002039
Brian Norris7854d3f2011-06-23 14:12:08 -07002040 /* Software ECC calculation */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002041 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize)
2042 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002043
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002044 for (i = 0; i < chip->ecc.total; i++)
2045 chip->oob_poi[eccpos[i]] = ecc_calc[i];
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002046
Josh Wufdbad98d2012-06-25 18:07:45 +08002047 return chip->ecc.write_page_raw(mtd, chip, buf, 1);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002048}
2049
2050/**
Brian Norris7854d3f2011-06-23 14:12:08 -07002051 * nand_write_page_hwecc - [REPLACEABLE] hardware ECC based page write function
Brian Norris8b6e50c2011-05-25 14:59:01 -07002052 * @mtd: mtd info structure
2053 * @chip: nand chip info structure
2054 * @buf: data buffer
Brian Norris1fbb9382012-05-02 10:14:55 -07002055 * @oob_required: must write chip->oob_poi to OOB
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002056 */
Josh Wufdbad98d2012-06-25 18:07:45 +08002057static int nand_write_page_hwecc(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -07002058 const uint8_t *buf, int oob_required)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002059{
2060 int i, eccsize = chip->ecc.size;
2061 int eccbytes = chip->ecc.bytes;
2062 int eccsteps = chip->ecc.steps;
David Woodhouse4bf63fc2006-09-25 17:08:04 +01002063 uint8_t *ecc_calc = chip->buffers->ecccalc;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002064 const uint8_t *p = buf;
Ben Dooks8b099a32007-05-28 19:17:54 +01002065 uint32_t *eccpos = chip->ecc.layout->eccpos;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002066
2067 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
2068 chip->ecc.hwctl(mtd, NAND_ECC_WRITE);
David Woodhouse29da9ce2006-05-26 23:05:44 +01002069 chip->write_buf(mtd, p, eccsize);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002070 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
2071 }
2072
2073 for (i = 0; i < chip->ecc.total; i++)
2074 chip->oob_poi[eccpos[i]] = ecc_calc[i];
2075
2076 chip->write_buf(mtd, chip->oob_poi, mtd->oobsize);
Josh Wufdbad98d2012-06-25 18:07:45 +08002077
2078 return 0;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002079}
2080
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05302081
2082/**
2083 * nand_write_subpage_hwecc - [REPLACABLE] hardware ECC based subpage write
2084 * @mtd: mtd info structure
2085 * @chip: nand chip info structure
Brian Norrisd6a950802013-08-08 17:16:36 -07002086 * @offset: column address of subpage within the page
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05302087 * @data_len: data length
Brian Norrisd6a950802013-08-08 17:16:36 -07002088 * @buf: data buffer
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05302089 * @oob_required: must write chip->oob_poi to OOB
2090 */
2091static int nand_write_subpage_hwecc(struct mtd_info *mtd,
2092 struct nand_chip *chip, uint32_t offset,
Brian Norrisd6a950802013-08-08 17:16:36 -07002093 uint32_t data_len, const uint8_t *buf,
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05302094 int oob_required)
2095{
2096 uint8_t *oob_buf = chip->oob_poi;
2097 uint8_t *ecc_calc = chip->buffers->ecccalc;
2098 int ecc_size = chip->ecc.size;
2099 int ecc_bytes = chip->ecc.bytes;
2100 int ecc_steps = chip->ecc.steps;
2101 uint32_t *eccpos = chip->ecc.layout->eccpos;
2102 uint32_t start_step = offset / ecc_size;
2103 uint32_t end_step = (offset + data_len - 1) / ecc_size;
2104 int oob_bytes = mtd->oobsize / ecc_steps;
2105 int step, i;
2106
2107 for (step = 0; step < ecc_steps; step++) {
2108 /* configure controller for WRITE access */
2109 chip->ecc.hwctl(mtd, NAND_ECC_WRITE);
2110
2111 /* write data (untouched subpages already masked by 0xFF) */
Brian Norrisd6a950802013-08-08 17:16:36 -07002112 chip->write_buf(mtd, buf, ecc_size);
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05302113
2114 /* mask ECC of un-touched subpages by padding 0xFF */
2115 if ((step < start_step) || (step > end_step))
2116 memset(ecc_calc, 0xff, ecc_bytes);
2117 else
Brian Norrisd6a950802013-08-08 17:16:36 -07002118 chip->ecc.calculate(mtd, buf, ecc_calc);
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05302119
2120 /* mask OOB of un-touched subpages by padding 0xFF */
2121 /* if oob_required, preserve OOB metadata of written subpage */
2122 if (!oob_required || (step < start_step) || (step > end_step))
2123 memset(oob_buf, 0xff, oob_bytes);
2124
Brian Norrisd6a950802013-08-08 17:16:36 -07002125 buf += ecc_size;
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05302126 ecc_calc += ecc_bytes;
2127 oob_buf += oob_bytes;
2128 }
2129
2130 /* copy calculated ECC for whole page to chip->buffer->oob */
2131 /* this include masked-value(0xFF) for unwritten subpages */
2132 ecc_calc = chip->buffers->ecccalc;
2133 for (i = 0; i < chip->ecc.total; i++)
2134 chip->oob_poi[eccpos[i]] = ecc_calc[i];
2135
2136 /* write OOB buffer to NAND device */
2137 chip->write_buf(mtd, chip->oob_poi, mtd->oobsize);
2138
2139 return 0;
2140}
2141
2142
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002143/**
Brian Norris7854d3f2011-06-23 14:12:08 -07002144 * nand_write_page_syndrome - [REPLACEABLE] hardware ECC syndrome based page write
Brian Norris8b6e50c2011-05-25 14:59:01 -07002145 * @mtd: mtd info structure
2146 * @chip: nand chip info structure
2147 * @buf: data buffer
Brian Norris1fbb9382012-05-02 10:14:55 -07002148 * @oob_required: must write chip->oob_poi to OOB
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002149 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002150 * The hw generator calculates the error syndrome automatically. Therefore we
2151 * need a special oob layout and handling.
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002152 */
Josh Wufdbad98d2012-06-25 18:07:45 +08002153static int nand_write_page_syndrome(struct mtd_info *mtd,
Brian Norris1fbb9382012-05-02 10:14:55 -07002154 struct nand_chip *chip,
2155 const uint8_t *buf, int oob_required)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002156{
2157 int i, eccsize = chip->ecc.size;
2158 int eccbytes = chip->ecc.bytes;
2159 int eccsteps = chip->ecc.steps;
2160 const uint8_t *p = buf;
2161 uint8_t *oob = chip->oob_poi;
2162
2163 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
2164
2165 chip->ecc.hwctl(mtd, NAND_ECC_WRITE);
2166 chip->write_buf(mtd, p, eccsize);
2167
2168 if (chip->ecc.prepad) {
2169 chip->write_buf(mtd, oob, chip->ecc.prepad);
2170 oob += chip->ecc.prepad;
2171 }
2172
2173 chip->ecc.calculate(mtd, p, oob);
2174 chip->write_buf(mtd, oob, eccbytes);
2175 oob += eccbytes;
2176
2177 if (chip->ecc.postpad) {
2178 chip->write_buf(mtd, oob, chip->ecc.postpad);
2179 oob += chip->ecc.postpad;
2180 }
2181 }
2182
2183 /* Calculate remaining oob bytes */
Vitaly Wool7e4178f2006-06-07 09:34:37 +04002184 i = mtd->oobsize - (oob - chip->oob_poi);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002185 if (i)
2186 chip->write_buf(mtd, oob, i);
Josh Wufdbad98d2012-06-25 18:07:45 +08002187
2188 return 0;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002189}
2190
2191/**
David Woodhouse956e9442006-09-25 17:12:39 +01002192 * nand_write_page - [REPLACEABLE] write one page
Brian Norris8b6e50c2011-05-25 14:59:01 -07002193 * @mtd: MTD device structure
2194 * @chip: NAND chip descriptor
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05302195 * @offset: address offset within the page
2196 * @data_len: length of actual data to be written
Brian Norris8b6e50c2011-05-25 14:59:01 -07002197 * @buf: the data to write
Brian Norris1fbb9382012-05-02 10:14:55 -07002198 * @oob_required: must write chip->oob_poi to OOB
Brian Norris8b6e50c2011-05-25 14:59:01 -07002199 * @page: page number to write
2200 * @cached: cached programming
2201 * @raw: use _raw version of write_page
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002202 */
2203static int nand_write_page(struct mtd_info *mtd, struct nand_chip *chip,
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05302204 uint32_t offset, int data_len, const uint8_t *buf,
2205 int oob_required, int page, int cached, int raw)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002206{
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05302207 int status, subpage;
2208
2209 if (!(chip->options & NAND_NO_SUBPAGE_WRITE) &&
2210 chip->ecc.write_subpage)
2211 subpage = offset || (data_len < mtd->writesize);
2212 else
2213 subpage = 0;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002214
2215 chip->cmdfunc(mtd, NAND_CMD_SEQIN, 0x00, page);
2216
David Woodhouse956e9442006-09-25 17:12:39 +01002217 if (unlikely(raw))
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05302218 status = chip->ecc.write_page_raw(mtd, chip, buf,
2219 oob_required);
2220 else if (subpage)
2221 status = chip->ecc.write_subpage(mtd, chip, offset, data_len,
2222 buf, oob_required);
David Woodhouse956e9442006-09-25 17:12:39 +01002223 else
Josh Wufdbad98d2012-06-25 18:07:45 +08002224 status = chip->ecc.write_page(mtd, chip, buf, oob_required);
2225
2226 if (status < 0)
2227 return status;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002228
2229 /*
Brian Norris7854d3f2011-06-23 14:12:08 -07002230 * Cached progamming disabled for now. Not sure if it's worth the
Brian Norris8b6e50c2011-05-25 14:59:01 -07002231 * trouble. The speed gain is not very impressive. (2.3->2.6Mib/s).
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002232 */
2233 cached = 0;
2234
Artem Bityutskiy3239a6c2013-03-04 14:56:18 +02002235 if (!cached || !NAND_HAS_CACHEPROG(chip)) {
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002236
2237 chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1);
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002238 status = chip->waitfunc(mtd, chip);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002239 /*
2240 * See if operation failed and additional status checks are
Brian Norris8b6e50c2011-05-25 14:59:01 -07002241 * available.
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002242 */
2243 if ((status & NAND_STATUS_FAIL) && (chip->errstat))
2244 status = chip->errstat(mtd, chip, FL_WRITING, status,
2245 page);
2246
2247 if (status & NAND_STATUS_FAIL)
2248 return -EIO;
2249 } else {
2250 chip->cmdfunc(mtd, NAND_CMD_CACHEDPROG, -1, -1);
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002251 status = chip->waitfunc(mtd, chip);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002252 }
2253
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002254 return 0;
2255}
2256
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002257/**
Brian Norris7854d3f2011-06-23 14:12:08 -07002258 * nand_fill_oob - [INTERN] Transfer client buffer to oob
THOMSON, Adam (Adam)f7220132011-06-14 16:52:38 +02002259 * @mtd: MTD device structure
Brian Norris8b6e50c2011-05-25 14:59:01 -07002260 * @oob: oob data buffer
2261 * @len: oob data write length
2262 * @ops: oob ops structure
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002263 */
THOMSON, Adam (Adam)f7220132011-06-14 16:52:38 +02002264static uint8_t *nand_fill_oob(struct mtd_info *mtd, uint8_t *oob, size_t len,
2265 struct mtd_oob_ops *ops)
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002266{
THOMSON, Adam (Adam)f7220132011-06-14 16:52:38 +02002267 struct nand_chip *chip = mtd->priv;
2268
2269 /*
2270 * Initialise to all 0xFF, to avoid the possibility of left over OOB
2271 * data from a previous OOB read.
2272 */
2273 memset(chip->oob_poi, 0xff, mtd->oobsize);
2274
Florian Fainellif8ac0412010-09-07 13:23:43 +02002275 switch (ops->mode) {
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002276
Brian Norris0612b9d2011-08-30 18:45:40 -07002277 case MTD_OPS_PLACE_OOB:
2278 case MTD_OPS_RAW:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002279 memcpy(chip->oob_poi + ops->ooboffs, oob, len);
2280 return oob + len;
2281
Brian Norris0612b9d2011-08-30 18:45:40 -07002282 case MTD_OPS_AUTO_OOB: {
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002283 struct nand_oobfree *free = chip->ecc.layout->oobfree;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002284 uint32_t boffs = 0, woffs = ops->ooboffs;
2285 size_t bytes = 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002286
Florian Fainellif8ac0412010-09-07 13:23:43 +02002287 for (; free->length && len; free++, len -= bytes) {
Brian Norris8b6e50c2011-05-25 14:59:01 -07002288 /* Write request not from offset 0? */
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002289 if (unlikely(woffs)) {
2290 if (woffs >= free->length) {
2291 woffs -= free->length;
2292 continue;
2293 }
2294 boffs = free->offset + woffs;
2295 bytes = min_t(size_t, len,
2296 (free->length - woffs));
2297 woffs = 0;
2298 } else {
2299 bytes = min_t(size_t, len, free->length);
2300 boffs = free->offset;
2301 }
Vitaly Wool8b0036e2006-07-11 09:11:25 +02002302 memcpy(chip->oob_poi + boffs, oob, bytes);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002303 oob += bytes;
2304 }
2305 return oob;
2306 }
2307 default:
2308 BUG();
2309 }
2310 return NULL;
2311}
2312
Florian Fainellif8ac0412010-09-07 13:23:43 +02002313#define NOTALIGNED(x) ((x & (chip->subpagesize - 1)) != 0)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002314
2315/**
Brian Norris7854d3f2011-06-23 14:12:08 -07002316 * nand_do_write_ops - [INTERN] NAND write with ECC
Brian Norris8b6e50c2011-05-25 14:59:01 -07002317 * @mtd: MTD device structure
2318 * @to: offset to write to
2319 * @ops: oob operations description structure
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002320 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002321 * NAND write with ECC.
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002322 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002323static int nand_do_write_ops(struct mtd_info *mtd, loff_t to,
2324 struct mtd_oob_ops *ops)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002325{
Thomas Gleixner29072b92006-09-28 15:38:36 +02002326 int chipnr, realpage, page, blockmask, column;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002327 struct nand_chip *chip = mtd->priv;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002328 uint32_t writelen = ops->len;
Maxim Levitsky782ce792010-02-22 20:39:36 +02002329
2330 uint32_t oobwritelen = ops->ooblen;
Brian Norris0612b9d2011-08-30 18:45:40 -07002331 uint32_t oobmaxlen = ops->mode == MTD_OPS_AUTO_OOB ?
Maxim Levitsky782ce792010-02-22 20:39:36 +02002332 mtd->oobavail : mtd->oobsize;
2333
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002334 uint8_t *oob = ops->oobbuf;
2335 uint8_t *buf = ops->datbuf;
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05302336 int ret;
Brian Norrise47f3db2012-05-02 10:14:56 -07002337 int oob_required = oob ? 1 : 0;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002338
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002339 ops->retlen = 0;
Thomas Gleixner29072b92006-09-28 15:38:36 +02002340 if (!writelen)
2341 return 0;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002342
Brian Norris8b6e50c2011-05-25 14:59:01 -07002343 /* Reject writes, which are not page aligned */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002344 if (NOTALIGNED(to) || NOTALIGNED(ops->len)) {
Brian Norrisd0370212011-07-19 10:06:08 -07002345 pr_notice("%s: attempt to write non page aligned data\n",
2346 __func__);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002347 return -EINVAL;
2348 }
2349
Thomas Gleixner29072b92006-09-28 15:38:36 +02002350 column = to & (mtd->writesize - 1);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002351
Thomas Gleixner6a930962006-06-28 00:11:45 +02002352 chipnr = (int)(to >> chip->chip_shift);
2353 chip->select_chip(mtd, chipnr);
2354
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002355 /* Check, if it is write protected */
Huang Shijieb0bb6902012-11-19 14:43:29 +08002356 if (nand_check_wp(mtd)) {
2357 ret = -EIO;
2358 goto err_out;
2359 }
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002360
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002361 realpage = (int)(to >> chip->page_shift);
2362 page = realpage & chip->pagemask;
2363 blockmask = (1 << (chip->phys_erase_shift - chip->page_shift)) - 1;
2364
2365 /* Invalidate the page cache, when we write to the cached page */
2366 if (to <= (chip->pagebuf << chip->page_shift) &&
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002367 (chip->pagebuf << chip->page_shift) < (to + ops->len))
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002368 chip->pagebuf = -1;
2369
Maxim Levitsky782ce792010-02-22 20:39:36 +02002370 /* Don't allow multipage oob writes with offset */
Huang Shijieb0bb6902012-11-19 14:43:29 +08002371 if (oob && ops->ooboffs && (ops->ooboffs + ops->ooblen > oobmaxlen)) {
2372 ret = -EINVAL;
2373 goto err_out;
2374 }
Maxim Levitsky782ce792010-02-22 20:39:36 +02002375
Florian Fainellif8ac0412010-09-07 13:23:43 +02002376 while (1) {
Thomas Gleixner29072b92006-09-28 15:38:36 +02002377 int bytes = mtd->writesize;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002378 int cached = writelen > bytes && page != blockmask;
Thomas Gleixner29072b92006-09-28 15:38:36 +02002379 uint8_t *wbuf = buf;
2380
Brian Norris8b6e50c2011-05-25 14:59:01 -07002381 /* Partial page write? */
Thomas Gleixner29072b92006-09-28 15:38:36 +02002382 if (unlikely(column || writelen < (mtd->writesize - 1))) {
2383 cached = 0;
2384 bytes = min_t(int, bytes - column, (int) writelen);
2385 chip->pagebuf = -1;
2386 memset(chip->buffers->databuf, 0xff, mtd->writesize);
2387 memcpy(&chip->buffers->databuf[column], buf, bytes);
2388 wbuf = chip->buffers->databuf;
2389 }
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002390
Maxim Levitsky782ce792010-02-22 20:39:36 +02002391 if (unlikely(oob)) {
2392 size_t len = min(oobwritelen, oobmaxlen);
THOMSON, Adam (Adam)f7220132011-06-14 16:52:38 +02002393 oob = nand_fill_oob(mtd, oob, len, ops);
Maxim Levitsky782ce792010-02-22 20:39:36 +02002394 oobwritelen -= len;
THOMSON, Adam (Adam)f7220132011-06-14 16:52:38 +02002395 } else {
2396 /* We still need to erase leftover OOB data */
2397 memset(chip->oob_poi, 0xff, mtd->oobsize);
Maxim Levitsky782ce792010-02-22 20:39:36 +02002398 }
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05302399 ret = chip->write_page(mtd, chip, column, bytes, wbuf,
2400 oob_required, page, cached,
2401 (ops->mode == MTD_OPS_RAW));
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002402 if (ret)
2403 break;
2404
2405 writelen -= bytes;
2406 if (!writelen)
2407 break;
2408
Thomas Gleixner29072b92006-09-28 15:38:36 +02002409 column = 0;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002410 buf += bytes;
2411 realpage++;
2412
2413 page = realpage & chip->pagemask;
2414 /* Check, if we cross a chip boundary */
2415 if (!page) {
2416 chipnr++;
2417 chip->select_chip(mtd, -1);
2418 chip->select_chip(mtd, chipnr);
2419 }
2420 }
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002421
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002422 ops->retlen = ops->len - writelen;
Vitaly Wool70145682006-11-03 18:20:38 +03002423 if (unlikely(oob))
2424 ops->oobretlen = ops->ooblen;
Huang Shijieb0bb6902012-11-19 14:43:29 +08002425
2426err_out:
2427 chip->select_chip(mtd, -1);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002428 return ret;
2429}
2430
2431/**
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002432 * panic_nand_write - [MTD Interface] NAND write with ECC
Brian Norris8b6e50c2011-05-25 14:59:01 -07002433 * @mtd: MTD device structure
2434 * @to: offset to write to
2435 * @len: number of bytes to write
2436 * @retlen: pointer to variable to store the number of written bytes
2437 * @buf: the data to write
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002438 *
2439 * NAND write with ECC. Used when performing writes in interrupt context, this
2440 * may for example be called by mtdoops when writing an oops while in panic.
2441 */
2442static int panic_nand_write(struct mtd_info *mtd, loff_t to, size_t len,
2443 size_t *retlen, const uint8_t *buf)
2444{
2445 struct nand_chip *chip = mtd->priv;
Brian Norris4a89ff82011-08-30 18:45:45 -07002446 struct mtd_oob_ops ops;
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002447 int ret;
2448
Brian Norris8b6e50c2011-05-25 14:59:01 -07002449 /* Wait for the device to get ready */
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002450 panic_nand_wait(mtd, chip, 400);
2451
Brian Norris8b6e50c2011-05-25 14:59:01 -07002452 /* Grab the device */
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002453 panic_nand_get_device(chip, mtd, FL_WRITING);
2454
Brian Norris4a89ff82011-08-30 18:45:45 -07002455 ops.len = len;
2456 ops.datbuf = (uint8_t *)buf;
2457 ops.oobbuf = NULL;
Huang Shijie11041ae2012-07-03 16:44:14 +08002458 ops.mode = MTD_OPS_PLACE_OOB;
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002459
Brian Norris4a89ff82011-08-30 18:45:45 -07002460 ret = nand_do_write_ops(mtd, to, &ops);
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002461
Brian Norris4a89ff82011-08-30 18:45:45 -07002462 *retlen = ops.retlen;
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002463 return ret;
2464}
2465
2466/**
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002467 * nand_write - [MTD Interface] NAND write with ECC
Brian Norris8b6e50c2011-05-25 14:59:01 -07002468 * @mtd: MTD device structure
2469 * @to: offset to write to
2470 * @len: number of bytes to write
2471 * @retlen: pointer to variable to store the number of written bytes
2472 * @buf: the data to write
Linus Torvalds1da177e2005-04-16 15:20:36 -07002473 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002474 * NAND write with ECC.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002475 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002476static int nand_write(struct mtd_info *mtd, loff_t to, size_t len,
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02002477 size_t *retlen, const uint8_t *buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002478{
Brian Norris4a89ff82011-08-30 18:45:45 -07002479 struct mtd_oob_ops ops;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002480 int ret;
2481
Huang Shijie6a8214a2012-11-19 14:43:30 +08002482 nand_get_device(mtd, FL_WRITING);
Brian Norris4a89ff82011-08-30 18:45:45 -07002483 ops.len = len;
2484 ops.datbuf = (uint8_t *)buf;
2485 ops.oobbuf = NULL;
Huang Shijie11041ae2012-07-03 16:44:14 +08002486 ops.mode = MTD_OPS_PLACE_OOB;
Brian Norris4a89ff82011-08-30 18:45:45 -07002487 ret = nand_do_write_ops(mtd, to, &ops);
Brian Norris4a89ff82011-08-30 18:45:45 -07002488 *retlen = ops.retlen;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002489 nand_release_device(mtd);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002490 return ret;
2491}
2492
2493/**
2494 * nand_do_write_oob - [MTD Interface] NAND write out-of-band
Brian Norris8b6e50c2011-05-25 14:59:01 -07002495 * @mtd: MTD device structure
2496 * @to: offset to write to
2497 * @ops: oob operation description structure
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002498 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002499 * NAND write out-of-band.
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002500 */
2501static int nand_do_write_oob(struct mtd_info *mtd, loff_t to,
2502 struct mtd_oob_ops *ops)
2503{
Adrian Hunter03736152007-01-31 17:58:29 +02002504 int chipnr, page, status, len;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002505 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002506
Brian Norris289c0522011-07-19 10:06:09 -07002507 pr_debug("%s: to = 0x%08x, len = %i\n",
vimal singh20d8e242009-07-07 15:49:49 +05302508 __func__, (unsigned int)to, (int)ops->ooblen);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002509
Brian Norris0612b9d2011-08-30 18:45:40 -07002510 if (ops->mode == MTD_OPS_AUTO_OOB)
Adrian Hunter03736152007-01-31 17:58:29 +02002511 len = chip->ecc.layout->oobavail;
2512 else
2513 len = mtd->oobsize;
2514
Linus Torvalds1da177e2005-04-16 15:20:36 -07002515 /* Do not allow write past end of page */
Adrian Hunter03736152007-01-31 17:58:29 +02002516 if ((ops->ooboffs + ops->ooblen) > len) {
Brian Norris289c0522011-07-19 10:06:09 -07002517 pr_debug("%s: attempt to write past end of page\n",
2518 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002519 return -EINVAL;
2520 }
2521
Adrian Hunter03736152007-01-31 17:58:29 +02002522 if (unlikely(ops->ooboffs >= len)) {
Brian Norris289c0522011-07-19 10:06:09 -07002523 pr_debug("%s: attempt to start write outside oob\n",
2524 __func__);
Adrian Hunter03736152007-01-31 17:58:29 +02002525 return -EINVAL;
2526 }
2527
Jason Liu775adc32011-02-25 13:06:18 +08002528 /* Do not allow write past end of device */
Adrian Hunter03736152007-01-31 17:58:29 +02002529 if (unlikely(to >= mtd->size ||
2530 ops->ooboffs + ops->ooblen >
2531 ((mtd->size >> chip->page_shift) -
2532 (to >> chip->page_shift)) * len)) {
Brian Norris289c0522011-07-19 10:06:09 -07002533 pr_debug("%s: attempt to write beyond end of device\n",
2534 __func__);
Adrian Hunter03736152007-01-31 17:58:29 +02002535 return -EINVAL;
2536 }
2537
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02002538 chipnr = (int)(to >> chip->chip_shift);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002539 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002540
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02002541 /* Shift to get page */
2542 page = (int)(to >> chip->page_shift);
2543
2544 /*
2545 * Reset the chip. Some chips (like the Toshiba TC5832DC found in one
2546 * of my DiskOnChip 2000 test units) will clear the whole data page too
2547 * if we don't do this. I have no clue why, but I seem to have 'fixed'
2548 * it in the doc2000 driver in August 1999. dwmw2.
2549 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002550 chip->cmdfunc(mtd, NAND_CMD_RESET, -1, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002551
2552 /* Check, if it is write protected */
Huang Shijieb0bb6902012-11-19 14:43:29 +08002553 if (nand_check_wp(mtd)) {
2554 chip->select_chip(mtd, -1);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002555 return -EROFS;
Huang Shijieb0bb6902012-11-19 14:43:29 +08002556 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002557
Linus Torvalds1da177e2005-04-16 15:20:36 -07002558 /* Invalidate the page cache, if we write to the cached page */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002559 if (page == chip->pagebuf)
2560 chip->pagebuf = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002561
THOMSON, Adam (Adam)f7220132011-06-14 16:52:38 +02002562 nand_fill_oob(mtd, ops->oobbuf, ops->ooblen, ops);
Brian Norris9ce244b2011-08-30 18:45:37 -07002563
Brian Norris0612b9d2011-08-30 18:45:40 -07002564 if (ops->mode == MTD_OPS_RAW)
Brian Norris9ce244b2011-08-30 18:45:37 -07002565 status = chip->ecc.write_oob_raw(mtd, chip, page & chip->pagemask);
2566 else
2567 status = chip->ecc.write_oob(mtd, chip, page & chip->pagemask);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002568
Huang Shijieb0bb6902012-11-19 14:43:29 +08002569 chip->select_chip(mtd, -1);
2570
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002571 if (status)
2572 return status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002573
Vitaly Wool70145682006-11-03 18:20:38 +03002574 ops->oobretlen = ops->ooblen;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002575
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002576 return 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002577}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002578
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002579/**
2580 * nand_write_oob - [MTD Interface] NAND write data and/or out-of-band
Brian Norris8b6e50c2011-05-25 14:59:01 -07002581 * @mtd: MTD device structure
2582 * @to: offset to write to
2583 * @ops: oob operation description structure
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002584 */
2585static int nand_write_oob(struct mtd_info *mtd, loff_t to,
2586 struct mtd_oob_ops *ops)
2587{
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002588 int ret = -ENOTSUPP;
2589
2590 ops->retlen = 0;
2591
2592 /* Do not allow writes past end of device */
Vitaly Wool70145682006-11-03 18:20:38 +03002593 if (ops->datbuf && (to + ops->len) > mtd->size) {
Brian Norris289c0522011-07-19 10:06:09 -07002594 pr_debug("%s: attempt to write beyond end of device\n",
2595 __func__);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002596 return -EINVAL;
2597 }
2598
Huang Shijie6a8214a2012-11-19 14:43:30 +08002599 nand_get_device(mtd, FL_WRITING);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002600
Florian Fainellif8ac0412010-09-07 13:23:43 +02002601 switch (ops->mode) {
Brian Norris0612b9d2011-08-30 18:45:40 -07002602 case MTD_OPS_PLACE_OOB:
2603 case MTD_OPS_AUTO_OOB:
2604 case MTD_OPS_RAW:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002605 break;
2606
2607 default:
2608 goto out;
2609 }
2610
2611 if (!ops->datbuf)
2612 ret = nand_do_write_oob(mtd, to, ops);
2613 else
2614 ret = nand_do_write_ops(mtd, to, ops);
2615
Florian Fainelli7351d3a2010-09-07 13:23:45 +02002616out:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002617 nand_release_device(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002618 return ret;
2619}
2620
Linus Torvalds1da177e2005-04-16 15:20:36 -07002621/**
Brian Norris7854d3f2011-06-23 14:12:08 -07002622 * single_erase_cmd - [GENERIC] NAND standard block erase command function
Brian Norris8b6e50c2011-05-25 14:59:01 -07002623 * @mtd: MTD device structure
2624 * @page: the page address of the block which will be erased
Linus Torvalds1da177e2005-04-16 15:20:36 -07002625 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002626 * Standard erase command for NAND chips.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002627 */
David Woodhousee0c7d762006-05-13 18:07:53 +01002628static void single_erase_cmd(struct mtd_info *mtd, int page)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002629{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002630 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002631 /* Send commands to erase a block */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002632 chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page);
2633 chip->cmdfunc(mtd, NAND_CMD_ERASE2, -1, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002634}
2635
2636/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002637 * nand_erase - [MTD Interface] erase block(s)
Brian Norris8b6e50c2011-05-25 14:59:01 -07002638 * @mtd: MTD device structure
2639 * @instr: erase instruction
Linus Torvalds1da177e2005-04-16 15:20:36 -07002640 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002641 * Erase one ore more blocks.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002642 */
David Woodhousee0c7d762006-05-13 18:07:53 +01002643static int nand_erase(struct mtd_info *mtd, struct erase_info *instr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002644{
David Woodhousee0c7d762006-05-13 18:07:53 +01002645 return nand_erase_nand(mtd, instr, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002646}
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002647
Linus Torvalds1da177e2005-04-16 15:20:36 -07002648/**
Brian Norris7854d3f2011-06-23 14:12:08 -07002649 * nand_erase_nand - [INTERN] erase block(s)
Brian Norris8b6e50c2011-05-25 14:59:01 -07002650 * @mtd: MTD device structure
2651 * @instr: erase instruction
2652 * @allowbbt: allow erasing the bbt area
Linus Torvalds1da177e2005-04-16 15:20:36 -07002653 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002654 * Erase one ore more blocks.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002655 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002656int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
2657 int allowbbt)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002658{
Adrian Hunter69423d92008-12-10 13:37:21 +00002659 int page, status, pages_per_block, ret, chipnr;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002660 struct nand_chip *chip = mtd->priv;
Adrian Hunter69423d92008-12-10 13:37:21 +00002661 loff_t len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002662
Brian Norris289c0522011-07-19 10:06:09 -07002663 pr_debug("%s: start = 0x%012llx, len = %llu\n",
2664 __func__, (unsigned long long)instr->addr,
2665 (unsigned long long)instr->len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002666
Vimal Singh6fe5a6a2010-02-03 14:12:24 +05302667 if (check_offs_len(mtd, instr->addr, instr->len))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002668 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002669
Linus Torvalds1da177e2005-04-16 15:20:36 -07002670 /* Grab the lock and see if the device is available */
Huang Shijie6a8214a2012-11-19 14:43:30 +08002671 nand_get_device(mtd, FL_ERASING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002672
2673 /* Shift to get first page */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002674 page = (int)(instr->addr >> chip->page_shift);
2675 chipnr = (int)(instr->addr >> chip->chip_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002676
2677 /* Calculate pages in each block */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002678 pages_per_block = 1 << (chip->phys_erase_shift - chip->page_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002679
2680 /* Select the NAND device */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002681 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002682
Linus Torvalds1da177e2005-04-16 15:20:36 -07002683 /* Check, if it is write protected */
2684 if (nand_check_wp(mtd)) {
Brian Norris289c0522011-07-19 10:06:09 -07002685 pr_debug("%s: device is write protected!\n",
2686 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002687 instr->state = MTD_ERASE_FAILED;
2688 goto erase_exit;
2689 }
2690
2691 /* Loop through the pages */
2692 len = instr->len;
2693
2694 instr->state = MTD_ERASING;
2695
2696 while (len) {
Wolfram Sang12183a22011-12-21 23:01:20 +01002697 /* Check if we have a bad block, we do not erase bad blocks! */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002698 if (nand_block_checkbad(mtd, ((loff_t) page) <<
2699 chip->page_shift, 0, allowbbt)) {
Brian Norrisd0370212011-07-19 10:06:08 -07002700 pr_warn("%s: attempt to erase a bad block at page 0x%08x\n",
2701 __func__, page);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002702 instr->state = MTD_ERASE_FAILED;
2703 goto erase_exit;
2704 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002705
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002706 /*
2707 * Invalidate the page cache, if we erase the block which
Brian Norris8b6e50c2011-05-25 14:59:01 -07002708 * contains the current cached page.
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002709 */
2710 if (page <= chip->pagebuf && chip->pagebuf <
2711 (page + pages_per_block))
2712 chip->pagebuf = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002713
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002714 chip->erase_cmd(mtd, page & chip->pagemask);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002715
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002716 status = chip->waitfunc(mtd, chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002717
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002718 /*
2719 * See if operation failed and additional status checks are
2720 * available
2721 */
2722 if ((status & NAND_STATUS_FAIL) && (chip->errstat))
2723 status = chip->errstat(mtd, chip, FL_ERASING,
2724 status, page);
David A. Marlin068e3c02005-01-24 03:07:46 +00002725
Linus Torvalds1da177e2005-04-16 15:20:36 -07002726 /* See if block erase succeeded */
David A. Marlina4ab4c52005-01-23 18:30:53 +00002727 if (status & NAND_STATUS_FAIL) {
Brian Norris289c0522011-07-19 10:06:09 -07002728 pr_debug("%s: failed erase, page 0x%08x\n",
2729 __func__, page);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002730 instr->state = MTD_ERASE_FAILED;
Adrian Hunter69423d92008-12-10 13:37:21 +00002731 instr->fail_addr =
2732 ((loff_t)page << chip->page_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002733 goto erase_exit;
2734 }
David A. Marlin30f464b2005-01-17 18:35:25 +00002735
Linus Torvalds1da177e2005-04-16 15:20:36 -07002736 /* Increment page address and decrement length */
Dan Carpenterdaae74c2013-08-09 12:49:05 +03002737 len -= (1ULL << chip->phys_erase_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002738 page += pages_per_block;
2739
2740 /* Check, if we cross a chip boundary */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002741 if (len && !(page & chip->pagemask)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002742 chipnr++;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002743 chip->select_chip(mtd, -1);
2744 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002745 }
2746 }
2747 instr->state = MTD_ERASE_DONE;
2748
Florian Fainelli7351d3a2010-09-07 13:23:45 +02002749erase_exit:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002750
2751 ret = instr->state == MTD_ERASE_DONE ? 0 : -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002752
2753 /* Deselect and wake up anyone waiting on the device */
Huang Shijieb0bb6902012-11-19 14:43:29 +08002754 chip->select_chip(mtd, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002755 nand_release_device(mtd);
2756
David Woodhouse49defc02007-10-06 15:01:59 -04002757 /* Do call back function */
2758 if (!ret)
2759 mtd_erase_callback(instr);
2760
Linus Torvalds1da177e2005-04-16 15:20:36 -07002761 /* Return more or less happy */
2762 return ret;
2763}
2764
2765/**
2766 * nand_sync - [MTD Interface] sync
Brian Norris8b6e50c2011-05-25 14:59:01 -07002767 * @mtd: MTD device structure
Linus Torvalds1da177e2005-04-16 15:20:36 -07002768 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002769 * Sync is actually a wait for chip ready function.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002770 */
David Woodhousee0c7d762006-05-13 18:07:53 +01002771static void nand_sync(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002772{
Brian Norris289c0522011-07-19 10:06:09 -07002773 pr_debug("%s: called\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002774
2775 /* Grab the lock and see if the device is available */
Huang Shijie6a8214a2012-11-19 14:43:30 +08002776 nand_get_device(mtd, FL_SYNCING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002777 /* Release it and go back */
David Woodhousee0c7d762006-05-13 18:07:53 +01002778 nand_release_device(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002779}
2780
Linus Torvalds1da177e2005-04-16 15:20:36 -07002781/**
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002782 * nand_block_isbad - [MTD Interface] Check if block at offset is bad
Brian Norris8b6e50c2011-05-25 14:59:01 -07002783 * @mtd: MTD device structure
2784 * @offs: offset relative to mtd start
Linus Torvalds1da177e2005-04-16 15:20:36 -07002785 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002786static int nand_block_isbad(struct mtd_info *mtd, loff_t offs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002787{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002788 return nand_block_checkbad(mtd, offs, 1, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002789}
2790
2791/**
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002792 * nand_block_markbad - [MTD Interface] Mark block at the given offset as bad
Brian Norris8b6e50c2011-05-25 14:59:01 -07002793 * @mtd: MTD device structure
2794 * @ofs: offset relative to mtd start
Linus Torvalds1da177e2005-04-16 15:20:36 -07002795 */
David Woodhousee0c7d762006-05-13 18:07:53 +01002796static int nand_block_markbad(struct mtd_info *mtd, loff_t ofs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002797{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002798 int ret;
2799
Florian Fainellif8ac0412010-09-07 13:23:43 +02002800 ret = nand_block_isbad(mtd, ofs);
2801 if (ret) {
Brian Norris8b6e50c2011-05-25 14:59:01 -07002802 /* If it was bad already, return success and do nothing */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002803 if (ret > 0)
2804 return 0;
David Woodhousee0c7d762006-05-13 18:07:53 +01002805 return ret;
2806 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002807
Brian Norris5a0edb22013-07-30 17:52:58 -07002808 return nand_block_markbad_lowlevel(mtd, ofs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002809}
2810
2811/**
Huang Shijie7db03ec2012-09-13 14:57:52 +08002812 * nand_onfi_set_features- [REPLACEABLE] set features for ONFI nand
2813 * @mtd: MTD device structure
2814 * @chip: nand chip info structure
2815 * @addr: feature address.
2816 * @subfeature_param: the subfeature parameters, a four bytes array.
2817 */
2818static int nand_onfi_set_features(struct mtd_info *mtd, struct nand_chip *chip,
2819 int addr, uint8_t *subfeature_param)
2820{
2821 int status;
Uwe Kleine-König05f78352013-12-05 22:22:04 +01002822 int i;
Huang Shijie7db03ec2012-09-13 14:57:52 +08002823
David Mosbergerd914c932013-05-29 15:30:13 +03002824 if (!chip->onfi_version ||
2825 !(le16_to_cpu(chip->onfi_params.opt_cmd)
2826 & ONFI_OPT_CMD_SET_GET_FEATURES))
Huang Shijie7db03ec2012-09-13 14:57:52 +08002827 return -EINVAL;
2828
2829 chip->cmdfunc(mtd, NAND_CMD_SET_FEATURES, addr, -1);
Uwe Kleine-König05f78352013-12-05 22:22:04 +01002830 for (i = 0; i < ONFI_SUBFEATURE_PARAM_LEN; ++i)
2831 chip->write_byte(mtd, subfeature_param[i]);
2832
Huang Shijie7db03ec2012-09-13 14:57:52 +08002833 status = chip->waitfunc(mtd, chip);
2834 if (status & NAND_STATUS_FAIL)
2835 return -EIO;
2836 return 0;
2837}
2838
2839/**
2840 * nand_onfi_get_features- [REPLACEABLE] get features for ONFI nand
2841 * @mtd: MTD device structure
2842 * @chip: nand chip info structure
2843 * @addr: feature address.
2844 * @subfeature_param: the subfeature parameters, a four bytes array.
2845 */
2846static int nand_onfi_get_features(struct mtd_info *mtd, struct nand_chip *chip,
2847 int addr, uint8_t *subfeature_param)
2848{
Uwe Kleine-König05f78352013-12-05 22:22:04 +01002849 int i;
2850
David Mosbergerd914c932013-05-29 15:30:13 +03002851 if (!chip->onfi_version ||
2852 !(le16_to_cpu(chip->onfi_params.opt_cmd)
2853 & ONFI_OPT_CMD_SET_GET_FEATURES))
Huang Shijie7db03ec2012-09-13 14:57:52 +08002854 return -EINVAL;
2855
2856 /* clear the sub feature parameters */
2857 memset(subfeature_param, 0, ONFI_SUBFEATURE_PARAM_LEN);
2858
2859 chip->cmdfunc(mtd, NAND_CMD_GET_FEATURES, addr, -1);
Uwe Kleine-König05f78352013-12-05 22:22:04 +01002860 for (i = 0; i < ONFI_SUBFEATURE_PARAM_LEN; ++i)
2861 *subfeature_param++ = chip->read_byte(mtd);
Huang Shijie7db03ec2012-09-13 14:57:52 +08002862 return 0;
2863}
2864
2865/**
Vitaly Wool962034f2005-09-15 14:58:53 +01002866 * nand_suspend - [MTD Interface] Suspend the NAND flash
Brian Norris8b6e50c2011-05-25 14:59:01 -07002867 * @mtd: MTD device structure
Vitaly Wool962034f2005-09-15 14:58:53 +01002868 */
2869static int nand_suspend(struct mtd_info *mtd)
2870{
Huang Shijie6a8214a2012-11-19 14:43:30 +08002871 return nand_get_device(mtd, FL_PM_SUSPENDED);
Vitaly Wool962034f2005-09-15 14:58:53 +01002872}
2873
2874/**
2875 * nand_resume - [MTD Interface] Resume the NAND flash
Brian Norris8b6e50c2011-05-25 14:59:01 -07002876 * @mtd: MTD device structure
Vitaly Wool962034f2005-09-15 14:58:53 +01002877 */
2878static void nand_resume(struct mtd_info *mtd)
2879{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002880 struct nand_chip *chip = mtd->priv;
Vitaly Wool962034f2005-09-15 14:58:53 +01002881
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002882 if (chip->state == FL_PM_SUSPENDED)
Vitaly Wool962034f2005-09-15 14:58:53 +01002883 nand_release_device(mtd);
2884 else
Brian Norrisd0370212011-07-19 10:06:08 -07002885 pr_err("%s called for a chip which is not in suspended state\n",
2886 __func__);
Vitaly Wool962034f2005-09-15 14:58:53 +01002887}
2888
Brian Norris8b6e50c2011-05-25 14:59:01 -07002889/* Set default functions */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002890static void nand_set_defaults(struct nand_chip *chip, int busw)
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002891{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002892 /* check for proper chip_delay setup, set 20us if not */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002893 if (!chip->chip_delay)
2894 chip->chip_delay = 20;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002895
2896 /* check, if a user supplied command function given */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002897 if (chip->cmdfunc == NULL)
2898 chip->cmdfunc = nand_command;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002899
2900 /* check, if a user supplied wait function given */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002901 if (chip->waitfunc == NULL)
2902 chip->waitfunc = nand_wait;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002903
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002904 if (!chip->select_chip)
2905 chip->select_chip = nand_select_chip;
Brian Norris68e80782013-07-18 01:17:02 -07002906
Huang Shijie4204ccc2013-08-16 10:10:07 +08002907 /* set for ONFI nand */
2908 if (!chip->onfi_set_features)
2909 chip->onfi_set_features = nand_onfi_set_features;
2910 if (!chip->onfi_get_features)
2911 chip->onfi_get_features = nand_onfi_get_features;
2912
Brian Norris68e80782013-07-18 01:17:02 -07002913 /* If called twice, pointers that depend on busw may need to be reset */
2914 if (!chip->read_byte || chip->read_byte == nand_read_byte)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002915 chip->read_byte = busw ? nand_read_byte16 : nand_read_byte;
2916 if (!chip->read_word)
2917 chip->read_word = nand_read_word;
2918 if (!chip->block_bad)
2919 chip->block_bad = nand_block_bad;
2920 if (!chip->block_markbad)
2921 chip->block_markbad = nand_default_block_markbad;
Brian Norris68e80782013-07-18 01:17:02 -07002922 if (!chip->write_buf || chip->write_buf == nand_write_buf)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002923 chip->write_buf = busw ? nand_write_buf16 : nand_write_buf;
Uwe Kleine-König05f78352013-12-05 22:22:04 +01002924 if (!chip->write_byte || chip->write_byte == nand_write_byte)
2925 chip->write_byte = busw ? nand_write_byte16 : nand_write_byte;
Brian Norris68e80782013-07-18 01:17:02 -07002926 if (!chip->read_buf || chip->read_buf == nand_read_buf)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002927 chip->read_buf = busw ? nand_read_buf16 : nand_read_buf;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002928 if (!chip->scan_bbt)
2929 chip->scan_bbt = nand_default_bbt;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002930
2931 if (!chip->controller) {
2932 chip->controller = &chip->hwcontrol;
2933 spin_lock_init(&chip->controller->lock);
2934 init_waitqueue_head(&chip->controller->wq);
2935 }
2936
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002937}
2938
Brian Norris8b6e50c2011-05-25 14:59:01 -07002939/* Sanitize ONFI strings so we can safely print them */
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002940static void sanitize_string(uint8_t *s, size_t len)
2941{
2942 ssize_t i;
2943
Brian Norris8b6e50c2011-05-25 14:59:01 -07002944 /* Null terminate */
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002945 s[len - 1] = 0;
2946
Brian Norris8b6e50c2011-05-25 14:59:01 -07002947 /* Remove non printable chars */
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002948 for (i = 0; i < len - 1; i++) {
2949 if (s[i] < ' ' || s[i] > 127)
2950 s[i] = '?';
2951 }
2952
Brian Norris8b6e50c2011-05-25 14:59:01 -07002953 /* Remove trailing spaces */
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002954 strim(s);
2955}
2956
2957static u16 onfi_crc16(u16 crc, u8 const *p, size_t len)
2958{
2959 int i;
2960 while (len--) {
2961 crc ^= *p++ << 8;
2962 for (i = 0; i < 8; i++)
2963 crc = (crc << 1) ^ ((crc & 0x8000) ? 0x8005 : 0);
2964 }
2965
2966 return crc;
2967}
2968
Huang Shijie6dcbe0c2013-05-22 10:28:27 +08002969/* Parse the Extended Parameter Page. */
2970static int nand_flash_detect_ext_param_page(struct mtd_info *mtd,
2971 struct nand_chip *chip, struct nand_onfi_params *p)
2972{
2973 struct onfi_ext_param_page *ep;
2974 struct onfi_ext_section *s;
2975 struct onfi_ext_ecc_info *ecc;
2976 uint8_t *cursor;
2977 int ret = -EINVAL;
2978 int len;
2979 int i;
2980
2981 len = le16_to_cpu(p->ext_param_page_length) * 16;
2982 ep = kmalloc(len, GFP_KERNEL);
Brian Norris5cb13272013-09-16 17:59:20 -07002983 if (!ep)
2984 return -ENOMEM;
Huang Shijie6dcbe0c2013-05-22 10:28:27 +08002985
2986 /* Send our own NAND_CMD_PARAM. */
2987 chip->cmdfunc(mtd, NAND_CMD_PARAM, 0, -1);
2988
2989 /* Use the Change Read Column command to skip the ONFI param pages. */
2990 chip->cmdfunc(mtd, NAND_CMD_RNDOUT,
2991 sizeof(*p) * p->num_of_param_pages , -1);
2992
2993 /* Read out the Extended Parameter Page. */
2994 chip->read_buf(mtd, (uint8_t *)ep, len);
2995 if ((onfi_crc16(ONFI_CRC_BASE, ((uint8_t *)ep) + 2, len - 2)
2996 != le16_to_cpu(ep->crc))) {
2997 pr_debug("fail in the CRC.\n");
2998 goto ext_out;
2999 }
3000
3001 /*
3002 * Check the signature.
3003 * Do not strictly follow the ONFI spec, maybe changed in future.
3004 */
3005 if (strncmp(ep->sig, "EPPS", 4)) {
3006 pr_debug("The signature is invalid.\n");
3007 goto ext_out;
3008 }
3009
3010 /* find the ECC section. */
3011 cursor = (uint8_t *)(ep + 1);
3012 for (i = 0; i < ONFI_EXT_SECTION_MAX; i++) {
3013 s = ep->sections + i;
3014 if (s->type == ONFI_SECTION_TYPE_2)
3015 break;
3016 cursor += s->length * 16;
3017 }
3018 if (i == ONFI_EXT_SECTION_MAX) {
3019 pr_debug("We can not find the ECC section.\n");
3020 goto ext_out;
3021 }
3022
3023 /* get the info we want. */
3024 ecc = (struct onfi_ext_ecc_info *)cursor;
3025
Brian Norris4ae7d222013-09-16 18:20:21 -07003026 if (!ecc->codeword_size) {
3027 pr_debug("Invalid codeword size\n");
3028 goto ext_out;
Huang Shijie6dcbe0c2013-05-22 10:28:27 +08003029 }
3030
Brian Norris4ae7d222013-09-16 18:20:21 -07003031 chip->ecc_strength_ds = ecc->ecc_bits;
3032 chip->ecc_step_ds = 1 << ecc->codeword_size;
Brian Norris5cb13272013-09-16 17:59:20 -07003033 ret = 0;
Huang Shijie6dcbe0c2013-05-22 10:28:27 +08003034
3035ext_out:
3036 kfree(ep);
3037 return ret;
3038}
3039
Brian Norris8429bb32013-12-03 15:51:09 -08003040static int nand_setup_read_retry_micron(struct mtd_info *mtd, int retry_mode)
3041{
3042 struct nand_chip *chip = mtd->priv;
3043 uint8_t feature[ONFI_SUBFEATURE_PARAM_LEN] = {retry_mode};
3044
3045 return chip->onfi_set_features(mtd, chip, ONFI_FEATURE_ADDR_READ_RETRY,
3046 feature);
3047}
3048
3049/*
3050 * Configure chip properties from Micron vendor-specific ONFI table
3051 */
3052static void nand_onfi_detect_micron(struct nand_chip *chip,
3053 struct nand_onfi_params *p)
3054{
3055 struct nand_onfi_vendor_micron *micron = (void *)p->vendor;
3056
3057 if (le16_to_cpu(p->vendor_revision) < 1)
3058 return;
3059
3060 chip->read_retries = micron->read_retry_options;
3061 chip->setup_read_retry = nand_setup_read_retry_micron;
3062}
3063
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003064/*
Brian Norris8b6e50c2011-05-25 14:59:01 -07003065 * Check if the NAND chip is ONFI compliant, returns 1 if it is, 0 otherwise.
Florian Fainelli6fb277b2010-09-01 22:28:59 +02003066 */
3067static int nand_flash_detect_onfi(struct mtd_info *mtd, struct nand_chip *chip,
Matthieu CASTET08c248f2011-06-26 18:26:55 +02003068 int *busw)
Florian Fainelli6fb277b2010-09-01 22:28:59 +02003069{
3070 struct nand_onfi_params *p = &chip->onfi_params;
Brian Norrisbd9c6e92013-11-29 22:04:28 -08003071 int i, j;
Florian Fainelli6fb277b2010-09-01 22:28:59 +02003072 int val;
3073
Brian Norris7854d3f2011-06-23 14:12:08 -07003074 /* Try ONFI for unknown chip or LP */
Florian Fainelli6fb277b2010-09-01 22:28:59 +02003075 chip->cmdfunc(mtd, NAND_CMD_READID, 0x20, -1);
3076 if (chip->read_byte(mtd) != 'O' || chip->read_byte(mtd) != 'N' ||
3077 chip->read_byte(mtd) != 'F' || chip->read_byte(mtd) != 'I')
3078 return 0;
3079
Florian Fainelli6fb277b2010-09-01 22:28:59 +02003080 chip->cmdfunc(mtd, NAND_CMD_PARAM, 0, -1);
3081 for (i = 0; i < 3; i++) {
Brian Norrisbd9c6e92013-11-29 22:04:28 -08003082 for (j = 0; j < sizeof(*p); j++)
3083 ((uint8_t *)p)[j] = chip->read_byte(mtd);
Florian Fainelli6fb277b2010-09-01 22:28:59 +02003084 if (onfi_crc16(ONFI_CRC_BASE, (uint8_t *)p, 254) ==
3085 le16_to_cpu(p->crc)) {
Florian Fainelli6fb277b2010-09-01 22:28:59 +02003086 break;
3087 }
3088 }
3089
Brian Norrisc7f23a72013-08-13 10:51:55 -07003090 if (i == 3) {
3091 pr_err("Could not find valid ONFI parameter page; aborting\n");
Florian Fainelli6fb277b2010-09-01 22:28:59 +02003092 return 0;
Brian Norrisc7f23a72013-08-13 10:51:55 -07003093 }
Florian Fainelli6fb277b2010-09-01 22:28:59 +02003094
Brian Norris8b6e50c2011-05-25 14:59:01 -07003095 /* Check version */
Florian Fainelli6fb277b2010-09-01 22:28:59 +02003096 val = le16_to_cpu(p->revision);
Brian Norrisb7b1a292010-12-12 00:23:33 -08003097 if (val & (1 << 5))
3098 chip->onfi_version = 23;
3099 else if (val & (1 << 4))
Florian Fainelli6fb277b2010-09-01 22:28:59 +02003100 chip->onfi_version = 22;
3101 else if (val & (1 << 3))
3102 chip->onfi_version = 21;
3103 else if (val & (1 << 2))
3104 chip->onfi_version = 20;
Brian Norrisb7b1a292010-12-12 00:23:33 -08003105 else if (val & (1 << 1))
Florian Fainelli6fb277b2010-09-01 22:28:59 +02003106 chip->onfi_version = 10;
Brian Norrisb7b1a292010-12-12 00:23:33 -08003107
3108 if (!chip->onfi_version) {
Ezequiel Garcia20171642013-11-25 08:30:31 -03003109 pr_info("unsupported ONFI version: %d\n", val);
Brian Norrisb7b1a292010-12-12 00:23:33 -08003110 return 0;
3111 }
Florian Fainelli6fb277b2010-09-01 22:28:59 +02003112
3113 sanitize_string(p->manufacturer, sizeof(p->manufacturer));
3114 sanitize_string(p->model, sizeof(p->model));
3115 if (!mtd->name)
3116 mtd->name = p->model;
Brian Norris4355b702013-08-27 18:45:10 -07003117
Florian Fainelli6fb277b2010-09-01 22:28:59 +02003118 mtd->writesize = le32_to_cpu(p->byte_per_page);
Brian Norris4355b702013-08-27 18:45:10 -07003119
3120 /*
3121 * pages_per_block and blocks_per_lun may not be a power-of-2 size
3122 * (don't ask me who thought of this...). MTD assumes that these
3123 * dimensions will be power-of-2, so just truncate the remaining area.
3124 */
3125 mtd->erasesize = 1 << (fls(le32_to_cpu(p->pages_per_block)) - 1);
3126 mtd->erasesize *= mtd->writesize;
3127
Florian Fainelli6fb277b2010-09-01 22:28:59 +02003128 mtd->oobsize = le16_to_cpu(p->spare_bytes_per_page);
Brian Norris4355b702013-08-27 18:45:10 -07003129
3130 /* See erasesize comment */
3131 chip->chipsize = 1 << (fls(le32_to_cpu(p->blocks_per_lun)) - 1);
Matthieu CASTET63795752012-03-19 15:35:25 +01003132 chip->chipsize *= (uint64_t)mtd->erasesize * p->lun_count;
Huang Shijie13fbd172013-09-25 14:58:13 +08003133 chip->bits_per_cell = p->bits_per_cell;
Huang Shijiee2985fc2013-05-17 11:17:30 +08003134
3135 if (onfi_feature(chip) & ONFI_FEATURE_16_BIT_BUS)
Matthieu CASTET08c248f2011-06-26 18:26:55 +02003136 *busw = NAND_BUSWIDTH_16;
Huang Shijiee2985fc2013-05-17 11:17:30 +08003137 else
3138 *busw = 0;
Florian Fainelli6fb277b2010-09-01 22:28:59 +02003139
Huang Shijie10c86ba2013-05-17 11:17:26 +08003140 if (p->ecc_bits != 0xff) {
3141 chip->ecc_strength_ds = p->ecc_bits;
3142 chip->ecc_step_ds = 512;
Huang Shijie6dcbe0c2013-05-22 10:28:27 +08003143 } else if (chip->onfi_version >= 21 &&
3144 (onfi_feature(chip) & ONFI_FEATURE_EXT_PARAM_PAGE)) {
3145
3146 /*
3147 * The nand_flash_detect_ext_param_page() uses the
3148 * Change Read Column command which maybe not supported
3149 * by the chip->cmdfunc. So try to update the chip->cmdfunc
3150 * now. We do not replace user supplied command function.
3151 */
3152 if (mtd->writesize > 512 && chip->cmdfunc == nand_command)
3153 chip->cmdfunc = nand_command_lp;
3154
3155 /* The Extended Parameter Page is supported since ONFI 2.1. */
3156 if (nand_flash_detect_ext_param_page(mtd, chip, p))
Brian Norrisc7f23a72013-08-13 10:51:55 -07003157 pr_warn("Failed to detect ONFI extended param page\n");
3158 } else {
3159 pr_warn("Could not retrieve ONFI ECC requirements\n");
Huang Shijie10c86ba2013-05-17 11:17:26 +08003160 }
3161
Brian Norris8429bb32013-12-03 15:51:09 -08003162 if (p->jedec_id == NAND_MFR_MICRON)
3163 nand_onfi_detect_micron(chip, p);
3164
Florian Fainelli6fb277b2010-09-01 22:28:59 +02003165 return 1;
3166}
3167
3168/*
Huang Shijie91361812014-02-21 13:39:40 +08003169 * Check if the NAND chip is JEDEC compliant, returns 1 if it is, 0 otherwise.
3170 */
3171static int nand_flash_detect_jedec(struct mtd_info *mtd, struct nand_chip *chip,
3172 int *busw)
3173{
3174 struct nand_jedec_params *p = &chip->jedec_params;
3175 struct jedec_ecc_info *ecc;
3176 int val;
3177 int i, j;
3178
3179 /* Try JEDEC for unknown chip or LP */
3180 chip->cmdfunc(mtd, NAND_CMD_READID, 0x40, -1);
3181 if (chip->read_byte(mtd) != 'J' || chip->read_byte(mtd) != 'E' ||
3182 chip->read_byte(mtd) != 'D' || chip->read_byte(mtd) != 'E' ||
3183 chip->read_byte(mtd) != 'C')
3184 return 0;
3185
3186 chip->cmdfunc(mtd, NAND_CMD_PARAM, 0x40, -1);
3187 for (i = 0; i < 3; i++) {
3188 for (j = 0; j < sizeof(*p); j++)
3189 ((uint8_t *)p)[j] = chip->read_byte(mtd);
3190
3191 if (onfi_crc16(ONFI_CRC_BASE, (uint8_t *)p, 510) ==
3192 le16_to_cpu(p->crc))
3193 break;
3194 }
3195
3196 if (i == 3) {
3197 pr_err("Could not find valid JEDEC parameter page; aborting\n");
3198 return 0;
3199 }
3200
3201 /* Check version */
3202 val = le16_to_cpu(p->revision);
3203 if (val & (1 << 2))
3204 chip->jedec_version = 10;
3205 else if (val & (1 << 1))
3206 chip->jedec_version = 1; /* vendor specific version */
3207
3208 if (!chip->jedec_version) {
3209 pr_info("unsupported JEDEC version: %d\n", val);
3210 return 0;
3211 }
3212
3213 sanitize_string(p->manufacturer, sizeof(p->manufacturer));
3214 sanitize_string(p->model, sizeof(p->model));
3215 if (!mtd->name)
3216 mtd->name = p->model;
3217
3218 mtd->writesize = le32_to_cpu(p->byte_per_page);
3219
3220 /* Please reference to the comment for nand_flash_detect_onfi. */
3221 mtd->erasesize = 1 << (fls(le32_to_cpu(p->pages_per_block)) - 1);
3222 mtd->erasesize *= mtd->writesize;
3223
3224 mtd->oobsize = le16_to_cpu(p->spare_bytes_per_page);
3225
3226 /* Please reference to the comment for nand_flash_detect_onfi. */
3227 chip->chipsize = 1 << (fls(le32_to_cpu(p->blocks_per_lun)) - 1);
3228 chip->chipsize *= (uint64_t)mtd->erasesize * p->lun_count;
3229 chip->bits_per_cell = p->bits_per_cell;
3230
3231 if (jedec_feature(chip) & JEDEC_FEATURE_16_BIT_BUS)
3232 *busw = NAND_BUSWIDTH_16;
3233 else
3234 *busw = 0;
3235
3236 /* ECC info */
3237 ecc = &p->ecc_info[0];
3238
3239 if (ecc->codeword_size >= 9) {
3240 chip->ecc_strength_ds = ecc->ecc_bits;
3241 chip->ecc_step_ds = 1 << ecc->codeword_size;
3242 } else {
3243 pr_warn("Invalid codeword size\n");
3244 }
3245
3246 return 1;
3247}
3248
3249/*
Brian Norrise3b88bd2012-09-24 20:40:52 -07003250 * nand_id_has_period - Check if an ID string has a given wraparound period
3251 * @id_data: the ID string
3252 * @arrlen: the length of the @id_data array
3253 * @period: the period of repitition
3254 *
3255 * Check if an ID string is repeated within a given sequence of bytes at
3256 * specific repetition interval period (e.g., {0x20,0x01,0x7F,0x20} has a
Brian Norrisd4d4f1b2012-11-14 21:54:20 -08003257 * period of 3). This is a helper function for nand_id_len(). Returns non-zero
Brian Norrise3b88bd2012-09-24 20:40:52 -07003258 * if the repetition has a period of @period; otherwise, returns zero.
3259 */
3260static int nand_id_has_period(u8 *id_data, int arrlen, int period)
3261{
3262 int i, j;
3263 for (i = 0; i < period; i++)
3264 for (j = i + period; j < arrlen; j += period)
3265 if (id_data[i] != id_data[j])
3266 return 0;
3267 return 1;
3268}
3269
3270/*
3271 * nand_id_len - Get the length of an ID string returned by CMD_READID
3272 * @id_data: the ID string
3273 * @arrlen: the length of the @id_data array
3274
3275 * Returns the length of the ID string, according to known wraparound/trailing
3276 * zero patterns. If no pattern exists, returns the length of the array.
3277 */
3278static int nand_id_len(u8 *id_data, int arrlen)
3279{
3280 int last_nonzero, period;
3281
3282 /* Find last non-zero byte */
3283 for (last_nonzero = arrlen - 1; last_nonzero >= 0; last_nonzero--)
3284 if (id_data[last_nonzero])
3285 break;
3286
3287 /* All zeros */
3288 if (last_nonzero < 0)
3289 return 0;
3290
3291 /* Calculate wraparound period */
3292 for (period = 1; period < arrlen; period++)
3293 if (nand_id_has_period(id_data, arrlen, period))
3294 break;
3295
3296 /* There's a repeated pattern */
3297 if (period < arrlen)
3298 return period;
3299
3300 /* There are trailing zeros */
3301 if (last_nonzero < arrlen - 1)
3302 return last_nonzero + 1;
3303
3304 /* No pattern detected */
3305 return arrlen;
3306}
3307
Huang Shijie7db906b2013-09-25 14:58:11 +08003308/* Extract the bits of per cell from the 3rd byte of the extended ID */
3309static int nand_get_bits_per_cell(u8 cellinfo)
3310{
3311 int bits;
3312
3313 bits = cellinfo & NAND_CI_CELLTYPE_MSK;
3314 bits >>= NAND_CI_CELLTYPE_SHIFT;
3315 return bits + 1;
3316}
3317
Brian Norrise3b88bd2012-09-24 20:40:52 -07003318/*
Brian Norrisfc09bbc2012-09-24 20:40:50 -07003319 * Many new NAND share similar device ID codes, which represent the size of the
3320 * chip. The rest of the parameters must be decoded according to generic or
3321 * manufacturer-specific "extended ID" decoding patterns.
3322 */
3323static void nand_decode_ext_id(struct mtd_info *mtd, struct nand_chip *chip,
3324 u8 id_data[8], int *busw)
3325{
Brian Norrise3b88bd2012-09-24 20:40:52 -07003326 int extid, id_len;
Brian Norrisfc09bbc2012-09-24 20:40:50 -07003327 /* The 3rd id byte holds MLC / multichip data */
Huang Shijie7db906b2013-09-25 14:58:11 +08003328 chip->bits_per_cell = nand_get_bits_per_cell(id_data[2]);
Brian Norrisfc09bbc2012-09-24 20:40:50 -07003329 /* The 4th id byte is the important one */
3330 extid = id_data[3];
3331
Brian Norrise3b88bd2012-09-24 20:40:52 -07003332 id_len = nand_id_len(id_data, 8);
3333
Brian Norrisfc09bbc2012-09-24 20:40:50 -07003334 /*
3335 * Field definitions are in the following datasheets:
3336 * Old style (4,5 byte ID): Samsung K9GAG08U0M (p.32)
Brian Norrisaf451af2012-10-09 23:26:06 -07003337 * New Samsung (6 byte ID): Samsung K9GAG08U0F (p.44)
Brian Norris73ca3922012-09-24 20:40:54 -07003338 * Hynix MLC (6 byte ID): Hynix H27UBG8T2B (p.22)
Brian Norrisfc09bbc2012-09-24 20:40:50 -07003339 *
Brian Norrisaf451af2012-10-09 23:26:06 -07003340 * Check for ID length, non-zero 6th byte, cell type, and Hynix/Samsung
3341 * ID to decide what to do.
Brian Norrisfc09bbc2012-09-24 20:40:50 -07003342 */
Brian Norrisaf451af2012-10-09 23:26:06 -07003343 if (id_len == 6 && id_data[0] == NAND_MFR_SAMSUNG &&
Huang Shijie1d0ed692013-09-25 14:58:10 +08003344 !nand_is_slc(chip) && id_data[5] != 0x00) {
Brian Norrisfc09bbc2012-09-24 20:40:50 -07003345 /* Calc pagesize */
3346 mtd->writesize = 2048 << (extid & 0x03);
3347 extid >>= 2;
3348 /* Calc oobsize */
Brian Norrise2d3a352012-09-24 20:40:55 -07003349 switch (((extid >> 2) & 0x04) | (extid & 0x03)) {
Brian Norrisfc09bbc2012-09-24 20:40:50 -07003350 case 1:
3351 mtd->oobsize = 128;
3352 break;
3353 case 2:
3354 mtd->oobsize = 218;
3355 break;
3356 case 3:
3357 mtd->oobsize = 400;
3358 break;
Brian Norrise2d3a352012-09-24 20:40:55 -07003359 case 4:
Brian Norrisfc09bbc2012-09-24 20:40:50 -07003360 mtd->oobsize = 436;
3361 break;
Brian Norrise2d3a352012-09-24 20:40:55 -07003362 case 5:
3363 mtd->oobsize = 512;
3364 break;
3365 case 6:
Brian Norrise2d3a352012-09-24 20:40:55 -07003366 mtd->oobsize = 640;
3367 break;
Huang Shijie94d04e82013-12-25 17:18:55 +08003368 case 7:
3369 default: /* Other cases are "reserved" (unknown) */
3370 mtd->oobsize = 1024;
3371 break;
Brian Norrisfc09bbc2012-09-24 20:40:50 -07003372 }
3373 extid >>= 2;
3374 /* Calc blocksize */
3375 mtd->erasesize = (128 * 1024) <<
3376 (((extid >> 1) & 0x04) | (extid & 0x03));
3377 *busw = 0;
Brian Norris73ca3922012-09-24 20:40:54 -07003378 } else if (id_len == 6 && id_data[0] == NAND_MFR_HYNIX &&
Huang Shijie1d0ed692013-09-25 14:58:10 +08003379 !nand_is_slc(chip)) {
Brian Norris73ca3922012-09-24 20:40:54 -07003380 unsigned int tmp;
3381
3382 /* Calc pagesize */
3383 mtd->writesize = 2048 << (extid & 0x03);
3384 extid >>= 2;
3385 /* Calc oobsize */
3386 switch (((extid >> 2) & 0x04) | (extid & 0x03)) {
3387 case 0:
3388 mtd->oobsize = 128;
3389 break;
3390 case 1:
3391 mtd->oobsize = 224;
3392 break;
3393 case 2:
3394 mtd->oobsize = 448;
3395 break;
3396 case 3:
3397 mtd->oobsize = 64;
3398 break;
3399 case 4:
3400 mtd->oobsize = 32;
3401 break;
3402 case 5:
3403 mtd->oobsize = 16;
3404 break;
3405 default:
3406 mtd->oobsize = 640;
3407 break;
3408 }
3409 extid >>= 2;
3410 /* Calc blocksize */
3411 tmp = ((extid >> 1) & 0x04) | (extid & 0x03);
3412 if (tmp < 0x03)
3413 mtd->erasesize = (128 * 1024) << tmp;
3414 else if (tmp == 0x03)
3415 mtd->erasesize = 768 * 1024;
3416 else
3417 mtd->erasesize = (64 * 1024) << tmp;
3418 *busw = 0;
Brian Norrisfc09bbc2012-09-24 20:40:50 -07003419 } else {
3420 /* Calc pagesize */
3421 mtd->writesize = 1024 << (extid & 0x03);
3422 extid >>= 2;
3423 /* Calc oobsize */
3424 mtd->oobsize = (8 << (extid & 0x01)) *
3425 (mtd->writesize >> 9);
3426 extid >>= 2;
3427 /* Calc blocksize. Blocksize is multiples of 64KiB */
3428 mtd->erasesize = (64 * 1024) << (extid & 0x03);
3429 extid >>= 2;
3430 /* Get buswidth information */
3431 *busw = (extid & 0x01) ? NAND_BUSWIDTH_16 : 0;
Brian Norris60c67382013-06-25 13:17:59 -07003432
3433 /*
3434 * Toshiba 24nm raw SLC (i.e., not BENAND) have 32B OOB per
3435 * 512B page. For Toshiba SLC, we decode the 5th/6th byte as
3436 * follows:
3437 * - ID byte 6, bits[2:0]: 100b -> 43nm, 101b -> 32nm,
3438 * 110b -> 24nm
3439 * - ID byte 5, bit[7]: 1 -> BENAND, 0 -> raw SLC
3440 */
3441 if (id_len >= 6 && id_data[0] == NAND_MFR_TOSHIBA &&
Huang Shijie1d0ed692013-09-25 14:58:10 +08003442 nand_is_slc(chip) &&
Brian Norris60c67382013-06-25 13:17:59 -07003443 (id_data[5] & 0x7) == 0x6 /* 24nm */ &&
3444 !(id_data[4] & 0x80) /* !BENAND */) {
3445 mtd->oobsize = 32 * mtd->writesize >> 9;
3446 }
3447
Brian Norrisfc09bbc2012-09-24 20:40:50 -07003448 }
3449}
3450
3451/*
Brian Norrisf23a4812012-09-24 20:40:51 -07003452 * Old devices have chip data hardcoded in the device ID table. nand_decode_id
3453 * decodes a matching ID table entry and assigns the MTD size parameters for
3454 * the chip.
3455 */
3456static void nand_decode_id(struct mtd_info *mtd, struct nand_chip *chip,
3457 struct nand_flash_dev *type, u8 id_data[8],
3458 int *busw)
3459{
3460 int maf_id = id_data[0];
3461
3462 mtd->erasesize = type->erasesize;
3463 mtd->writesize = type->pagesize;
3464 mtd->oobsize = mtd->writesize / 32;
3465 *busw = type->options & NAND_BUSWIDTH_16;
3466
Huang Shijie1c195e92013-09-25 14:58:12 +08003467 /* All legacy ID NAND are small-page, SLC */
3468 chip->bits_per_cell = 1;
3469
Brian Norrisf23a4812012-09-24 20:40:51 -07003470 /*
3471 * Check for Spansion/AMD ID + repeating 5th, 6th byte since
3472 * some Spansion chips have erasesize that conflicts with size
3473 * listed in nand_ids table.
3474 * Data sheet (5 byte ID): Spansion S30ML-P ORNAND (p.39)
3475 */
3476 if (maf_id == NAND_MFR_AMD && id_data[4] != 0x00 && id_data[5] == 0x00
3477 && id_data[6] == 0x00 && id_data[7] == 0x00
3478 && mtd->writesize == 512) {
3479 mtd->erasesize = 128 * 1024;
3480 mtd->erasesize <<= ((id_data[3] & 0x03) << 1);
3481 }
3482}
3483
3484/*
Brian Norris7e74c2d2012-09-24 20:40:49 -07003485 * Set the bad block marker/indicator (BBM/BBI) patterns according to some
3486 * heuristic patterns using various detected parameters (e.g., manufacturer,
3487 * page size, cell-type information).
3488 */
3489static void nand_decode_bbm_options(struct mtd_info *mtd,
3490 struct nand_chip *chip, u8 id_data[8])
3491{
3492 int maf_id = id_data[0];
3493
3494 /* Set the bad block position */
3495 if (mtd->writesize > 512 || (chip->options & NAND_BUSWIDTH_16))
3496 chip->badblockpos = NAND_LARGE_BADBLOCK_POS;
3497 else
3498 chip->badblockpos = NAND_SMALL_BADBLOCK_POS;
3499
3500 /*
3501 * Bad block marker is stored in the last page of each block on Samsung
3502 * and Hynix MLC devices; stored in first two pages of each block on
3503 * Micron devices with 2KiB pages and on SLC Samsung, Hynix, Toshiba,
3504 * AMD/Spansion, and Macronix. All others scan only the first page.
3505 */
Huang Shijie1d0ed692013-09-25 14:58:10 +08003506 if (!nand_is_slc(chip) &&
Brian Norris7e74c2d2012-09-24 20:40:49 -07003507 (maf_id == NAND_MFR_SAMSUNG ||
3508 maf_id == NAND_MFR_HYNIX))
3509 chip->bbt_options |= NAND_BBT_SCANLASTPAGE;
Huang Shijie1d0ed692013-09-25 14:58:10 +08003510 else if ((nand_is_slc(chip) &&
Brian Norris7e74c2d2012-09-24 20:40:49 -07003511 (maf_id == NAND_MFR_SAMSUNG ||
3512 maf_id == NAND_MFR_HYNIX ||
3513 maf_id == NAND_MFR_TOSHIBA ||
3514 maf_id == NAND_MFR_AMD ||
3515 maf_id == NAND_MFR_MACRONIX)) ||
3516 (mtd->writesize == 2048 &&
3517 maf_id == NAND_MFR_MICRON))
3518 chip->bbt_options |= NAND_BBT_SCAN2NDPAGE;
3519}
3520
Huang Shijieec6e87e2013-03-15 11:01:00 +08003521static inline bool is_full_id_nand(struct nand_flash_dev *type)
3522{
3523 return type->id_len;
3524}
3525
3526static bool find_full_id_nand(struct mtd_info *mtd, struct nand_chip *chip,
3527 struct nand_flash_dev *type, u8 *id_data, int *busw)
3528{
3529 if (!strncmp(type->id, id_data, type->id_len)) {
3530 mtd->writesize = type->pagesize;
3531 mtd->erasesize = type->erasesize;
3532 mtd->oobsize = type->oobsize;
3533
Huang Shijie7db906b2013-09-25 14:58:11 +08003534 chip->bits_per_cell = nand_get_bits_per_cell(id_data[2]);
Huang Shijieec6e87e2013-03-15 11:01:00 +08003535 chip->chipsize = (uint64_t)type->chipsize << 20;
3536 chip->options |= type->options;
Huang Shijie57219342013-05-17 11:17:32 +08003537 chip->ecc_strength_ds = NAND_ECC_STRENGTH(type);
3538 chip->ecc_step_ds = NAND_ECC_STEP(type);
Huang Shijieec6e87e2013-03-15 11:01:00 +08003539
3540 *busw = type->options & NAND_BUSWIDTH_16;
3541
Cai Zhiyong092b6a12013-12-25 21:19:21 +08003542 if (!mtd->name)
3543 mtd->name = type->name;
3544
Huang Shijieec6e87e2013-03-15 11:01:00 +08003545 return true;
3546 }
3547 return false;
3548}
3549
Brian Norris7e74c2d2012-09-24 20:40:49 -07003550/*
Brian Norris8b6e50c2011-05-25 14:59:01 -07003551 * Get the flash and manufacturer id and lookup if the type is supported.
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003552 */
3553static struct nand_flash_dev *nand_get_flash_type(struct mtd_info *mtd,
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003554 struct nand_chip *chip,
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003555 int *maf_id, int *dev_id,
David Woodhouse5e81e882010-02-26 18:32:56 +00003556 struct nand_flash_dev *type)
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003557{
Cai Zhiyongbb770822013-12-25 20:11:15 +08003558 int busw;
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003559 int i, maf_idx;
Kevin Cernekee426c4572010-05-04 20:58:03 -07003560 u8 id_data[8];
Linus Torvalds1da177e2005-04-16 15:20:36 -07003561
3562 /* Select the device */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003563 chip->select_chip(mtd, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003564
Karl Beldanef89a882008-09-15 14:37:29 +02003565 /*
3566 * Reset the chip, required by some chips (e.g. Micron MT29FxGxxxxx)
Brian Norris8b6e50c2011-05-25 14:59:01 -07003567 * after power-up.
Karl Beldanef89a882008-09-15 14:37:29 +02003568 */
3569 chip->cmdfunc(mtd, NAND_CMD_RESET, -1, -1);
3570
Linus Torvalds1da177e2005-04-16 15:20:36 -07003571 /* Send the command for reading device ID */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003572 chip->cmdfunc(mtd, NAND_CMD_READID, 0x00, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003573
3574 /* Read manufacturer and device IDs */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003575 *maf_id = chip->read_byte(mtd);
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003576 *dev_id = chip->read_byte(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003577
Brian Norris8b6e50c2011-05-25 14:59:01 -07003578 /*
3579 * Try again to make sure, as some systems the bus-hold or other
Ben Dooksed8165c2008-04-14 14:58:58 +01003580 * interface concerns can cause random data which looks like a
3581 * possibly credible NAND flash to appear. If the two results do
3582 * not match, ignore the device completely.
3583 */
3584
3585 chip->cmdfunc(mtd, NAND_CMD_READID, 0x00, -1);
3586
Brian Norris4aef9b72012-09-24 20:40:48 -07003587 /* Read entire ID string */
3588 for (i = 0; i < 8; i++)
Kevin Cernekee426c4572010-05-04 20:58:03 -07003589 id_data[i] = chip->read_byte(mtd);
Ben Dooksed8165c2008-04-14 14:58:58 +01003590
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003591 if (id_data[0] != *maf_id || id_data[1] != *dev_id) {
Ezequiel Garcia20171642013-11-25 08:30:31 -03003592 pr_info("second ID read did not match %02x,%02x against %02x,%02x\n",
Brian Norrisd0370212011-07-19 10:06:08 -07003593 *maf_id, *dev_id, id_data[0], id_data[1]);
Ben Dooksed8165c2008-04-14 14:58:58 +01003594 return ERR_PTR(-ENODEV);
3595 }
3596
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003597 if (!type)
David Woodhouse5e81e882010-02-26 18:32:56 +00003598 type = nand_flash_ids;
3599
Huang Shijieec6e87e2013-03-15 11:01:00 +08003600 for (; type->name != NULL; type++) {
3601 if (is_full_id_nand(type)) {
3602 if (find_full_id_nand(mtd, chip, type, id_data, &busw))
3603 goto ident_done;
3604 } else if (*dev_id == type->dev_id) {
3605 break;
3606 }
3607 }
David Woodhouse5e81e882010-02-26 18:32:56 +00003608
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003609 chip->onfi_version = 0;
3610 if (!type->name || !type->pagesize) {
Florian Fainelli6fb277b2010-09-01 22:28:59 +02003611 /* Check is chip is ONFI compliant */
Brian Norris47450b32012-09-24 20:40:47 -07003612 if (nand_flash_detect_onfi(mtd, chip, &busw))
Florian Fainelli6fb277b2010-09-01 22:28:59 +02003613 goto ident_done;
Huang Shijie91361812014-02-21 13:39:40 +08003614
3615 /* Check if the chip is JEDEC compliant */
3616 if (nand_flash_detect_jedec(mtd, chip, &busw))
3617 goto ident_done;
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003618 }
3619
David Woodhouse5e81e882010-02-26 18:32:56 +00003620 if (!type->name)
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003621 return ERR_PTR(-ENODEV);
3622
Thomas Gleixnerba0251f2006-05-27 01:02:13 +02003623 if (!mtd->name)
3624 mtd->name = type->name;
3625
Adrian Hunter69423d92008-12-10 13:37:21 +00003626 chip->chipsize = (uint64_t)type->chipsize << 20;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003627
Huang Shijie12a40a52010-09-27 10:43:53 +08003628 if (!type->pagesize && chip->init_size) {
Brian Norris8b6e50c2011-05-25 14:59:01 -07003629 /* Set the pagesize, oobsize, erasesize by the driver */
Huang Shijie12a40a52010-09-27 10:43:53 +08003630 busw = chip->init_size(mtd, chip, id_data);
3631 } else if (!type->pagesize) {
Brian Norrisfc09bbc2012-09-24 20:40:50 -07003632 /* Decode parameters from extended ID */
3633 nand_decode_ext_id(mtd, chip, id_data, &busw);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003634 } else {
Brian Norrisf23a4812012-09-24 20:40:51 -07003635 nand_decode_id(mtd, chip, type, id_data, &busw);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003636 }
Brian Norrisbf7a01b2012-07-13 09:28:24 -07003637 /* Get chip options */
3638 chip->options |= type->options;
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003639
Brian Norris8b6e50c2011-05-25 14:59:01 -07003640 /*
3641 * Check if chip is not a Samsung device. Do not clear the
3642 * options for chips which do not have an extended id.
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003643 */
3644 if (*maf_id != NAND_MFR_SAMSUNG && !type->pagesize)
3645 chip->options &= ~NAND_SAMSUNG_LP_OPTIONS;
3646ident_done:
3647
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003648 /* Try to identify manufacturer */
David Woodhouse9a909862006-07-15 13:26:18 +01003649 for (maf_idx = 0; nand_manuf_ids[maf_idx].id != 0x0; maf_idx++) {
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003650 if (nand_manuf_ids[maf_idx].id == *maf_id)
3651 break;
3652 }
3653
Matthieu CASTET64b37b22012-11-06 11:51:44 +01003654 if (chip->options & NAND_BUSWIDTH_AUTO) {
3655 WARN_ON(chip->options & NAND_BUSWIDTH_16);
3656 chip->options |= busw;
3657 nand_set_defaults(chip, busw);
3658 } else if (busw != (chip->options & NAND_BUSWIDTH_16)) {
3659 /*
3660 * Check, if buswidth is correct. Hardware drivers should set
3661 * chip correct!
3662 */
Ezequiel Garcia20171642013-11-25 08:30:31 -03003663 pr_info("device found, Manufacturer ID: 0x%02x, Chip ID: 0x%02x\n",
3664 *maf_id, *dev_id);
3665 pr_info("%s %s\n", nand_manuf_ids[maf_idx].name, mtd->name);
3666 pr_warn("bus width %d instead %d bit\n",
Brian Norrisd0370212011-07-19 10:06:08 -07003667 (chip->options & NAND_BUSWIDTH_16) ? 16 : 8,
3668 busw ? 16 : 8);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003669 return ERR_PTR(-EINVAL);
3670 }
3671
Brian Norris7e74c2d2012-09-24 20:40:49 -07003672 nand_decode_bbm_options(mtd, chip, id_data);
3673
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003674 /* Calculate the address shift from the page size */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003675 chip->page_shift = ffs(mtd->writesize) - 1;
Brian Norris8b6e50c2011-05-25 14:59:01 -07003676 /* Convert chipsize to number of pages per chip -1 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003677 chip->pagemask = (chip->chipsize >> chip->page_shift) - 1;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003678
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003679 chip->bbt_erase_shift = chip->phys_erase_shift =
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003680 ffs(mtd->erasesize) - 1;
Adrian Hunter69423d92008-12-10 13:37:21 +00003681 if (chip->chipsize & 0xffffffff)
3682 chip->chip_shift = ffs((unsigned)chip->chipsize) - 1;
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003683 else {
3684 chip->chip_shift = ffs((unsigned)(chip->chipsize >> 32));
3685 chip->chip_shift += 32 - 1;
3686 }
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003687
Artem Bityutskiy26d9be12011-04-28 20:26:59 +03003688 chip->badblockbits = 8;
Artem Bityutskiy14c65782013-03-04 14:21:34 +02003689 chip->erase_cmd = single_erase_cmd;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003690
Brian Norris8b6e50c2011-05-25 14:59:01 -07003691 /* Do not replace user supplied command function! */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003692 if (mtd->writesize > 512 && chip->cmdfunc == nand_command)
3693 chip->cmdfunc = nand_command_lp;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003694
Ezequiel Garcia20171642013-11-25 08:30:31 -03003695 pr_info("device found, Manufacturer ID: 0x%02x, Chip ID: 0x%02x\n",
3696 *maf_id, *dev_id);
Huang Shijieffdac6cd2014-02-21 13:39:41 +08003697
3698 if (chip->onfi_version)
3699 pr_info("%s %s\n", nand_manuf_ids[maf_idx].name,
3700 chip->onfi_params.model);
3701 else if (chip->jedec_version)
3702 pr_info("%s %s\n", nand_manuf_ids[maf_idx].name,
3703 chip->jedec_params.model);
3704 else
3705 pr_info("%s %s\n", nand_manuf_ids[maf_idx].name,
3706 type->name);
3707
Ezequiel Garcia20171642013-11-25 08:30:31 -03003708 pr_info("%dMiB, %s, page size: %d, OOB size: %d\n",
Huang Shijie3723e932013-09-25 14:58:14 +08003709 (int)(chip->chipsize >> 20), nand_is_slc(chip) ? "SLC" : "MLC",
3710 mtd->writesize, mtd->oobsize);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003711 return type;
3712}
3713
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003714/**
David Woodhouse3b85c322006-09-25 17:06:53 +01003715 * nand_scan_ident - [NAND Interface] Scan for the NAND device
Brian Norris8b6e50c2011-05-25 14:59:01 -07003716 * @mtd: MTD device structure
3717 * @maxchips: number of chips to scan for
3718 * @table: alternative NAND ID table
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003719 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07003720 * This is the first phase of the normal nand_scan() function. It reads the
3721 * flash ID and sets up MTD fields accordingly.
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003722 *
David Woodhouse3b85c322006-09-25 17:06:53 +01003723 * The mtd->owner field must be set to the module of the caller.
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003724 */
David Woodhouse5e81e882010-02-26 18:32:56 +00003725int nand_scan_ident(struct mtd_info *mtd, int maxchips,
3726 struct nand_flash_dev *table)
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003727{
Cai Zhiyongbb770822013-12-25 20:11:15 +08003728 int i, nand_maf_id, nand_dev_id;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003729 struct nand_chip *chip = mtd->priv;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003730 struct nand_flash_dev *type;
3731
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003732 /* Set the default functions */
Cai Zhiyongbb770822013-12-25 20:11:15 +08003733 nand_set_defaults(chip, chip->options & NAND_BUSWIDTH_16);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003734
3735 /* Read the flash type */
Cai Zhiyongbb770822013-12-25 20:11:15 +08003736 type = nand_get_flash_type(mtd, chip, &nand_maf_id,
3737 &nand_dev_id, table);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003738
3739 if (IS_ERR(type)) {
Ben Dooksb1c6e6d2009-11-02 18:12:33 +00003740 if (!(chip->options & NAND_SCAN_SILENT_NODEV))
Brian Norrisd0370212011-07-19 10:06:08 -07003741 pr_warn("No NAND device found\n");
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003742 chip->select_chip(mtd, -1);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003743 return PTR_ERR(type);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003744 }
3745
Huang Shijie07300162012-11-09 16:23:45 +08003746 chip->select_chip(mtd, -1);
3747
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003748 /* Check for a chip array */
David Woodhousee0c7d762006-05-13 18:07:53 +01003749 for (i = 1; i < maxchips; i++) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003750 chip->select_chip(mtd, i);
Karl Beldanef89a882008-09-15 14:37:29 +02003751 /* See comment in nand_get_flash_type for reset */
3752 chip->cmdfunc(mtd, NAND_CMD_RESET, -1, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003753 /* Send the command for reading device ID */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003754 chip->cmdfunc(mtd, NAND_CMD_READID, 0x00, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003755 /* Read manufacturer and device IDs */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003756 if (nand_maf_id != chip->read_byte(mtd) ||
Huang Shijie07300162012-11-09 16:23:45 +08003757 nand_dev_id != chip->read_byte(mtd)) {
3758 chip->select_chip(mtd, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003759 break;
Huang Shijie07300162012-11-09 16:23:45 +08003760 }
3761 chip->select_chip(mtd, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003762 }
3763 if (i > 1)
Ezequiel Garcia20171642013-11-25 08:30:31 -03003764 pr_info("%d chips detected\n", i);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003765
Linus Torvalds1da177e2005-04-16 15:20:36 -07003766 /* Store the number of chips and calc total size for mtd */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003767 chip->numchips = i;
3768 mtd->size = i * chip->chipsize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003769
David Woodhouse3b85c322006-09-25 17:06:53 +01003770 return 0;
3771}
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003772EXPORT_SYMBOL(nand_scan_ident);
David Woodhouse3b85c322006-09-25 17:06:53 +01003773
3774
3775/**
3776 * nand_scan_tail - [NAND Interface] Scan for the NAND device
Brian Norris8b6e50c2011-05-25 14:59:01 -07003777 * @mtd: MTD device structure
David Woodhouse3b85c322006-09-25 17:06:53 +01003778 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07003779 * This is the second phase of the normal nand_scan() function. It fills out
3780 * all the uninitialized function pointers with the defaults and scans for a
3781 * bad block table if appropriate.
David Woodhouse3b85c322006-09-25 17:06:53 +01003782 */
3783int nand_scan_tail(struct mtd_info *mtd)
3784{
3785 int i;
3786 struct nand_chip *chip = mtd->priv;
Huang Shijie97de79e02013-10-18 14:20:53 +08003787 struct nand_ecc_ctrl *ecc = &chip->ecc;
Huang Shijief02ea4e2014-01-13 14:27:12 +08003788 struct nand_buffers *nbuf;
David Woodhouse3b85c322006-09-25 17:06:53 +01003789
Brian Norrise2414f42012-02-06 13:44:00 -08003790 /* New bad blocks should be marked in OOB, flash-based BBT, or both */
3791 BUG_ON((chip->bbt_options & NAND_BBT_NO_OOB_BBM) &&
3792 !(chip->bbt_options & NAND_BBT_USE_FLASH));
3793
Huang Shijief02ea4e2014-01-13 14:27:12 +08003794 if (!(chip->options & NAND_OWN_BUFFERS)) {
3795 nbuf = kzalloc(sizeof(*nbuf) + mtd->writesize
3796 + mtd->oobsize * 3, GFP_KERNEL);
3797 if (!nbuf)
3798 return -ENOMEM;
3799 nbuf->ecccalc = (uint8_t *)(nbuf + 1);
3800 nbuf->ecccode = nbuf->ecccalc + mtd->oobsize;
3801 nbuf->databuf = nbuf->ecccode + mtd->oobsize;
3802
3803 chip->buffers = nbuf;
3804 } else {
3805 if (!chip->buffers)
3806 return -ENOMEM;
3807 }
David Woodhouse4bf63fc2006-09-25 17:08:04 +01003808
David Woodhouse7dcdcbef2006-10-21 17:09:53 +01003809 /* Set the internal oob buffer location, just after the page data */
David Woodhouse784f4d52006-10-22 01:47:45 +01003810 chip->oob_poi = chip->buffers->databuf + mtd->writesize;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003811
3812 /*
Brian Norris8b6e50c2011-05-25 14:59:01 -07003813 * If no default placement scheme is given, select an appropriate one.
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003814 */
Huang Shijie97de79e02013-10-18 14:20:53 +08003815 if (!ecc->layout && (ecc->mode != NAND_ECC_SOFT_BCH)) {
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003816 switch (mtd->oobsize) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003817 case 8:
Huang Shijie97de79e02013-10-18 14:20:53 +08003818 ecc->layout = &nand_oob_8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003819 break;
3820 case 16:
Huang Shijie97de79e02013-10-18 14:20:53 +08003821 ecc->layout = &nand_oob_16;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003822 break;
3823 case 64:
Huang Shijie97de79e02013-10-18 14:20:53 +08003824 ecc->layout = &nand_oob_64;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003825 break;
Thomas Gleixner81ec5362007-12-12 17:27:03 +01003826 case 128:
Huang Shijie97de79e02013-10-18 14:20:53 +08003827 ecc->layout = &nand_oob_128;
Thomas Gleixner81ec5362007-12-12 17:27:03 +01003828 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003829 default:
Brian Norrisd0370212011-07-19 10:06:08 -07003830 pr_warn("No oob scheme defined for oobsize %d\n",
3831 mtd->oobsize);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003832 BUG();
3833 }
3834 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003835
David Woodhouse956e9442006-09-25 17:12:39 +01003836 if (!chip->write_page)
3837 chip->write_page = nand_write_page;
3838
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003839 /*
Brian Norris8b6e50c2011-05-25 14:59:01 -07003840 * Check ECC mode, default to software if 3byte/512byte hardware ECC is
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003841 * selected and we have 256 byte pagesize fallback to software ECC
David Woodhousee0c7d762006-05-13 18:07:53 +01003842 */
David Woodhouse956e9442006-09-25 17:12:39 +01003843
Huang Shijie97de79e02013-10-18 14:20:53 +08003844 switch (ecc->mode) {
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07003845 case NAND_ECC_HW_OOB_FIRST:
3846 /* Similar to NAND_ECC_HW, but a separate read_page handle */
Huang Shijie97de79e02013-10-18 14:20:53 +08003847 if (!ecc->calculate || !ecc->correct || !ecc->hwctl) {
Brian Norris9a4d4d62011-07-19 10:06:07 -07003848 pr_warn("No ECC functions supplied; "
Brian Norrisd0370212011-07-19 10:06:08 -07003849 "hardware ECC not possible\n");
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07003850 BUG();
3851 }
Huang Shijie97de79e02013-10-18 14:20:53 +08003852 if (!ecc->read_page)
3853 ecc->read_page = nand_read_page_hwecc_oob_first;
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07003854
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02003855 case NAND_ECC_HW:
Brian Norris8b6e50c2011-05-25 14:59:01 -07003856 /* Use standard hwecc read page function? */
Huang Shijie97de79e02013-10-18 14:20:53 +08003857 if (!ecc->read_page)
3858 ecc->read_page = nand_read_page_hwecc;
3859 if (!ecc->write_page)
3860 ecc->write_page = nand_write_page_hwecc;
3861 if (!ecc->read_page_raw)
3862 ecc->read_page_raw = nand_read_page_raw;
3863 if (!ecc->write_page_raw)
3864 ecc->write_page_raw = nand_write_page_raw;
3865 if (!ecc->read_oob)
3866 ecc->read_oob = nand_read_oob_std;
3867 if (!ecc->write_oob)
3868 ecc->write_oob = nand_write_oob_std;
3869 if (!ecc->read_subpage)
3870 ecc->read_subpage = nand_read_subpage;
3871 if (!ecc->write_subpage)
3872 ecc->write_subpage = nand_write_subpage_hwecc;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003873
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02003874 case NAND_ECC_HW_SYNDROME:
Huang Shijie97de79e02013-10-18 14:20:53 +08003875 if ((!ecc->calculate || !ecc->correct || !ecc->hwctl) &&
3876 (!ecc->read_page ||
3877 ecc->read_page == nand_read_page_hwecc ||
3878 !ecc->write_page ||
3879 ecc->write_page == nand_write_page_hwecc)) {
Brian Norris9a4d4d62011-07-19 10:06:07 -07003880 pr_warn("No ECC functions supplied; "
Brian Norrisd0370212011-07-19 10:06:08 -07003881 "hardware ECC not possible\n");
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02003882 BUG();
3883 }
Brian Norris8b6e50c2011-05-25 14:59:01 -07003884 /* Use standard syndrome read/write page function? */
Huang Shijie97de79e02013-10-18 14:20:53 +08003885 if (!ecc->read_page)
3886 ecc->read_page = nand_read_page_syndrome;
3887 if (!ecc->write_page)
3888 ecc->write_page = nand_write_page_syndrome;
3889 if (!ecc->read_page_raw)
3890 ecc->read_page_raw = nand_read_page_raw_syndrome;
3891 if (!ecc->write_page_raw)
3892 ecc->write_page_raw = nand_write_page_raw_syndrome;
3893 if (!ecc->read_oob)
3894 ecc->read_oob = nand_read_oob_syndrome;
3895 if (!ecc->write_oob)
3896 ecc->write_oob = nand_write_oob_syndrome;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003897
Huang Shijie97de79e02013-10-18 14:20:53 +08003898 if (mtd->writesize >= ecc->size) {
3899 if (!ecc->strength) {
Mike Dunne2788c92012-04-25 12:06:10 -07003900 pr_warn("Driver must set ecc.strength when using hardware ECC\n");
3901 BUG();
3902 }
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02003903 break;
Mike Dunne2788c92012-04-25 12:06:10 -07003904 }
Brian Norris9a4d4d62011-07-19 10:06:07 -07003905 pr_warn("%d byte HW ECC not possible on "
Brian Norrisd0370212011-07-19 10:06:08 -07003906 "%d byte page size, fallback to SW ECC\n",
Huang Shijie97de79e02013-10-18 14:20:53 +08003907 ecc->size, mtd->writesize);
3908 ecc->mode = NAND_ECC_SOFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003909
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02003910 case NAND_ECC_SOFT:
Huang Shijie97de79e02013-10-18 14:20:53 +08003911 ecc->calculate = nand_calculate_ecc;
3912 ecc->correct = nand_correct_data;
3913 ecc->read_page = nand_read_page_swecc;
3914 ecc->read_subpage = nand_read_subpage;
3915 ecc->write_page = nand_write_page_swecc;
3916 ecc->read_page_raw = nand_read_page_raw;
3917 ecc->write_page_raw = nand_write_page_raw;
3918 ecc->read_oob = nand_read_oob_std;
3919 ecc->write_oob = nand_write_oob_std;
3920 if (!ecc->size)
3921 ecc->size = 256;
3922 ecc->bytes = 3;
3923 ecc->strength = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003924 break;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003925
Ivan Djelic193bd402011-03-11 11:05:33 +01003926 case NAND_ECC_SOFT_BCH:
3927 if (!mtd_nand_has_bch()) {
Brian Norris9a4d4d62011-07-19 10:06:07 -07003928 pr_warn("CONFIG_MTD_ECC_BCH not enabled\n");
Ivan Djelic193bd402011-03-11 11:05:33 +01003929 BUG();
3930 }
Huang Shijie97de79e02013-10-18 14:20:53 +08003931 ecc->calculate = nand_bch_calculate_ecc;
3932 ecc->correct = nand_bch_correct_data;
3933 ecc->read_page = nand_read_page_swecc;
3934 ecc->read_subpage = nand_read_subpage;
3935 ecc->write_page = nand_write_page_swecc;
3936 ecc->read_page_raw = nand_read_page_raw;
3937 ecc->write_page_raw = nand_write_page_raw;
3938 ecc->read_oob = nand_read_oob_std;
3939 ecc->write_oob = nand_write_oob_std;
Ivan Djelic193bd402011-03-11 11:05:33 +01003940 /*
3941 * Board driver should supply ecc.size and ecc.bytes values to
3942 * select how many bits are correctable; see nand_bch_init()
Brian Norris8b6e50c2011-05-25 14:59:01 -07003943 * for details. Otherwise, default to 4 bits for large page
3944 * devices.
Ivan Djelic193bd402011-03-11 11:05:33 +01003945 */
Huang Shijie97de79e02013-10-18 14:20:53 +08003946 if (!ecc->size && (mtd->oobsize >= 64)) {
3947 ecc->size = 512;
3948 ecc->bytes = 7;
Ivan Djelic193bd402011-03-11 11:05:33 +01003949 }
Huang Shijie97de79e02013-10-18 14:20:53 +08003950 ecc->priv = nand_bch_init(mtd, ecc->size, ecc->bytes,
3951 &ecc->layout);
3952 if (!ecc->priv) {
Brian Norris9a4d4d62011-07-19 10:06:07 -07003953 pr_warn("BCH ECC initialization failed!\n");
Ivan Djelic193bd402011-03-11 11:05:33 +01003954 BUG();
3955 }
Huang Shijie97de79e02013-10-18 14:20:53 +08003956 ecc->strength = ecc->bytes * 8 / fls(8 * ecc->size);
Ivan Djelic193bd402011-03-11 11:05:33 +01003957 break;
3958
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003959 case NAND_ECC_NONE:
Brian Norris9a4d4d62011-07-19 10:06:07 -07003960 pr_warn("NAND_ECC_NONE selected by board driver. "
Brian Norrisd0370212011-07-19 10:06:08 -07003961 "This is not recommended!\n");
Huang Shijie97de79e02013-10-18 14:20:53 +08003962 ecc->read_page = nand_read_page_raw;
3963 ecc->write_page = nand_write_page_raw;
3964 ecc->read_oob = nand_read_oob_std;
3965 ecc->read_page_raw = nand_read_page_raw;
3966 ecc->write_page_raw = nand_write_page_raw;
3967 ecc->write_oob = nand_write_oob_std;
3968 ecc->size = mtd->writesize;
3969 ecc->bytes = 0;
3970 ecc->strength = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003971 break;
David Woodhouse956e9442006-09-25 17:12:39 +01003972
Linus Torvalds1da177e2005-04-16 15:20:36 -07003973 default:
Huang Shijie97de79e02013-10-18 14:20:53 +08003974 pr_warn("Invalid NAND_ECC_MODE %d\n", ecc->mode);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003975 BUG();
3976 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003977
Brian Norris9ce244b2011-08-30 18:45:37 -07003978 /* For many systems, the standard OOB write also works for raw */
Huang Shijie97de79e02013-10-18 14:20:53 +08003979 if (!ecc->read_oob_raw)
3980 ecc->read_oob_raw = ecc->read_oob;
3981 if (!ecc->write_oob_raw)
3982 ecc->write_oob_raw = ecc->write_oob;
Brian Norris9ce244b2011-08-30 18:45:37 -07003983
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003984 /*
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02003985 * The number of bytes available for a client to place data into
Brian Norris8b6e50c2011-05-25 14:59:01 -07003986 * the out of band area.
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02003987 */
Huang Shijie97de79e02013-10-18 14:20:53 +08003988 ecc->layout->oobavail = 0;
3989 for (i = 0; ecc->layout->oobfree[i].length
3990 && i < ARRAY_SIZE(ecc->layout->oobfree); i++)
3991 ecc->layout->oobavail += ecc->layout->oobfree[i].length;
3992 mtd->oobavail = ecc->layout->oobavail;
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02003993
3994 /*
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003995 * Set the number of read / write steps for one page depending on ECC
Brian Norris8b6e50c2011-05-25 14:59:01 -07003996 * mode.
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003997 */
Huang Shijie97de79e02013-10-18 14:20:53 +08003998 ecc->steps = mtd->writesize / ecc->size;
3999 if (ecc->steps * ecc->size != mtd->writesize) {
Brian Norris9a4d4d62011-07-19 10:06:07 -07004000 pr_warn("Invalid ECC parameters\n");
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02004001 BUG();
Linus Torvalds1da177e2005-04-16 15:20:36 -07004002 }
Huang Shijie97de79e02013-10-18 14:20:53 +08004003 ecc->total = ecc->steps * ecc->bytes;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00004004
Brian Norris8b6e50c2011-05-25 14:59:01 -07004005 /* Allow subpage writes up to ecc.steps. Not possible for MLC flash */
Huang Shijie1d0ed692013-09-25 14:58:10 +08004006 if (!(chip->options & NAND_NO_SUBPAGE_WRITE) && nand_is_slc(chip)) {
Huang Shijie97de79e02013-10-18 14:20:53 +08004007 switch (ecc->steps) {
Thomas Gleixner29072b92006-09-28 15:38:36 +02004008 case 2:
4009 mtd->subpage_sft = 1;
4010 break;
4011 case 4:
4012 case 8:
Thomas Gleixner81ec5362007-12-12 17:27:03 +01004013 case 16:
Thomas Gleixner29072b92006-09-28 15:38:36 +02004014 mtd->subpage_sft = 2;
4015 break;
4016 }
4017 }
4018 chip->subpagesize = mtd->writesize >> mtd->subpage_sft;
4019
Thomas Gleixner04bbd0e2006-05-25 09:45:29 +02004020 /* Initialize state */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004021 chip->state = FL_READY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004022
Linus Torvalds1da177e2005-04-16 15:20:36 -07004023 /* Invalidate the pagebuffer reference */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004024 chip->pagebuf = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004025
Jeff Westfahla5ff4f12012-08-13 16:35:30 -05004026 /* Large page NAND with SOFT_ECC should support subpage reads */
Huang Shijie97de79e02013-10-18 14:20:53 +08004027 if ((ecc->mode == NAND_ECC_SOFT) && (chip->page_shift > 9))
Jeff Westfahla5ff4f12012-08-13 16:35:30 -05004028 chip->options |= NAND_SUBPAGE_READ;
4029
Linus Torvalds1da177e2005-04-16 15:20:36 -07004030 /* Fill in remaining MTD driver data */
Huang Shijie963d1c22013-09-25 14:58:21 +08004031 mtd->type = nand_is_slc(chip) ? MTD_NANDFLASH : MTD_MLCNANDFLASH;
Maxim Levitsky93edbad2010-02-22 20:39:40 +02004032 mtd->flags = (chip->options & NAND_ROM) ? MTD_CAP_ROM :
4033 MTD_CAP_NANDFLASH;
Artem Bityutskiy3c3c10b2012-01-30 14:58:32 +02004034 mtd->_erase = nand_erase;
4035 mtd->_point = NULL;
4036 mtd->_unpoint = NULL;
4037 mtd->_read = nand_read;
4038 mtd->_write = nand_write;
4039 mtd->_panic_write = panic_nand_write;
4040 mtd->_read_oob = nand_read_oob;
4041 mtd->_write_oob = nand_write_oob;
4042 mtd->_sync = nand_sync;
4043 mtd->_lock = NULL;
4044 mtd->_unlock = NULL;
4045 mtd->_suspend = nand_suspend;
4046 mtd->_resume = nand_resume;
4047 mtd->_block_isbad = nand_block_isbad;
4048 mtd->_block_markbad = nand_block_markbad;
Anatolij Gustschincbcab652010-12-16 23:42:16 +01004049 mtd->writebufsize = mtd->writesize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004050
Mike Dunn6a918ba2012-03-11 14:21:11 -07004051 /* propagate ecc info to mtd_info */
Huang Shijie97de79e02013-10-18 14:20:53 +08004052 mtd->ecclayout = ecc->layout;
4053 mtd->ecc_strength = ecc->strength;
4054 mtd->ecc_step_size = ecc->size;
Shmulik Ladkaniea3b2ea2012-06-08 18:29:06 +03004055 /*
4056 * Initialize bitflip_threshold to its default prior scan_bbt() call.
4057 * scan_bbt() might invoke mtd_read(), thus bitflip_threshold must be
4058 * properly set.
4059 */
4060 if (!mtd->bitflip_threshold)
4061 mtd->bitflip_threshold = mtd->ecc_strength;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004062
Thomas Gleixner0040bf32005-02-09 12:20:00 +00004063 /* Check, if we should skip the bad block table scan */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004064 if (chip->options & NAND_SKIP_BBTSCAN)
Thomas Gleixner0040bf32005-02-09 12:20:00 +00004065 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004066
4067 /* Build bad block table */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004068 return chip->scan_bbt(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004069}
Florian Fainelli7351d3a2010-09-07 13:23:45 +02004070EXPORT_SYMBOL(nand_scan_tail);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004071
Brian Norris8b6e50c2011-05-25 14:59:01 -07004072/*
4073 * is_module_text_address() isn't exported, and it's mostly a pointless
Florian Fainelli7351d3a2010-09-07 13:23:45 +02004074 * test if this is a module _anyway_ -- they'd have to try _really_ hard
Brian Norris8b6e50c2011-05-25 14:59:01 -07004075 * to call us from in-kernel code if the core NAND support is modular.
4076 */
David Woodhouse3b85c322006-09-25 17:06:53 +01004077#ifdef MODULE
4078#define caller_is_module() (1)
4079#else
4080#define caller_is_module() \
Rusty Russella6e6abd2009-03-31 13:05:31 -06004081 is_module_text_address((unsigned long)__builtin_return_address(0))
David Woodhouse3b85c322006-09-25 17:06:53 +01004082#endif
4083
4084/**
4085 * nand_scan - [NAND Interface] Scan for the NAND device
Brian Norris8b6e50c2011-05-25 14:59:01 -07004086 * @mtd: MTD device structure
4087 * @maxchips: number of chips to scan for
David Woodhouse3b85c322006-09-25 17:06:53 +01004088 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07004089 * This fills out all the uninitialized function pointers with the defaults.
4090 * The flash ID is read and the mtd/chip structures are filled with the
4091 * appropriate values. The mtd->owner field must be set to the module of the
4092 * caller.
David Woodhouse3b85c322006-09-25 17:06:53 +01004093 */
4094int nand_scan(struct mtd_info *mtd, int maxchips)
4095{
4096 int ret;
4097
4098 /* Many callers got this wrong, so check for it for a while... */
4099 if (!mtd->owner && caller_is_module()) {
Brian Norrisd0370212011-07-19 10:06:08 -07004100 pr_crit("%s called with NULL mtd->owner!\n", __func__);
David Woodhouse3b85c322006-09-25 17:06:53 +01004101 BUG();
4102 }
4103
David Woodhouse5e81e882010-02-26 18:32:56 +00004104 ret = nand_scan_ident(mtd, maxchips, NULL);
David Woodhouse3b85c322006-09-25 17:06:53 +01004105 if (!ret)
4106 ret = nand_scan_tail(mtd);
4107 return ret;
4108}
Florian Fainelli7351d3a2010-09-07 13:23:45 +02004109EXPORT_SYMBOL(nand_scan);
David Woodhouse3b85c322006-09-25 17:06:53 +01004110
Linus Torvalds1da177e2005-04-16 15:20:36 -07004111/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00004112 * nand_release - [NAND Interface] Free resources held by the NAND device
Brian Norris8b6e50c2011-05-25 14:59:01 -07004113 * @mtd: MTD device structure
4114 */
David Woodhousee0c7d762006-05-13 18:07:53 +01004115void nand_release(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004116{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004117 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004118
Ivan Djelic193bd402011-03-11 11:05:33 +01004119 if (chip->ecc.mode == NAND_ECC_SOFT_BCH)
4120 nand_bch_free((struct nand_bch_control *)chip->ecc.priv);
4121
Jamie Iles5ffcaf32011-05-23 10:22:46 +01004122 mtd_device_unregister(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004123
Jesper Juhlfa671642005-11-07 01:01:27 -08004124 /* Free bad block table memory */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004125 kfree(chip->bbt);
David Woodhouse4bf63fc2006-09-25 17:08:04 +01004126 if (!(chip->options & NAND_OWN_BUFFERS))
4127 kfree(chip->buffers);
Brian Norris58373ff2010-07-15 12:15:44 -07004128
4129 /* Free bad block descriptor memory */
4130 if (chip->badblock_pattern && chip->badblock_pattern->options
4131 & NAND_BBT_DYNAMICSTRUCT)
4132 kfree(chip->badblock_pattern);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004133}
David Woodhousee0c7d762006-05-13 18:07:53 +01004134EXPORT_SYMBOL_GPL(nand_release);
Richard Purdie8fe833c2006-03-31 02:31:14 -08004135
4136static int __init nand_base_init(void)
4137{
4138 led_trigger_register_simple("nand-disk", &nand_led_trigger);
4139 return 0;
4140}
4141
4142static void __exit nand_base_exit(void)
4143{
4144 led_trigger_unregister_simple(nand_led_trigger);
4145}
4146
4147module_init(nand_base_init);
4148module_exit(nand_base_exit);
4149
David Woodhousee0c7d762006-05-13 18:07:53 +01004150MODULE_LICENSE("GPL");
Florian Fainelli7351d3a2010-09-07 13:23:45 +02004151MODULE_AUTHOR("Steven J. Hill <sjhill@realitydiluted.com>");
4152MODULE_AUTHOR("Thomas Gleixner <tglx@linutronix.de>");
David Woodhousee0c7d762006-05-13 18:07:53 +01004153MODULE_DESCRIPTION("Generic NAND flash driver code");