blob: 2ea41bd6380f8a567bd017821972313400c374ac [file] [log] [blame]
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001/* bnx2x_main.c: Broadcom Everest network driver.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002 *
Yuval Mintz247fa822013-01-14 05:11:50 +00003 * Copyright (c) 2007-2013 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
Ariel Elior08f6dd82014-05-27 13:11:36 +03009 * Maintained by: Ariel Elior <ariel.elior@qlogic.com>
Eilon Greenstein24e3fce2008-06-12 14:30:28 -070010 * Written by: Eliezer Tamir
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011 * Based on code from Michael Chan's bnx2 driver
12 * UDP CSUM errata workaround by Arik Gendelman
Eilon Greensteinca003922009-08-12 22:53:28 -070013 * Slowpath and fastpath rework by Vladislav Zolotarov
Eliezer Tamirc14423f2008-02-28 11:49:42 -080014 * Statistics and Link management by Yitchak Gertner
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020015 *
16 */
17
Joe Perchesf1deab52011-08-14 12:16:21 +000018#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
19
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020020#include <linux/module.h>
21#include <linux/moduleparam.h>
22#include <linux/kernel.h>
23#include <linux/device.h> /* for dev_info() */
24#include <linux/timer.h>
25#include <linux/errno.h>
26#include <linux/ioport.h>
27#include <linux/slab.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020028#include <linux/interrupt.h>
29#include <linux/pci.h>
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020030#include <linux/aer.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020031#include <linux/init.h>
32#include <linux/netdevice.h>
33#include <linux/etherdevice.h>
34#include <linux/skbuff.h>
35#include <linux/dma-mapping.h>
36#include <linux/bitops.h>
37#include <linux/irq.h>
38#include <linux/delay.h>
39#include <asm/byteorder.h>
40#include <linux/time.h>
41#include <linux/ethtool.h>
42#include <linux/mii.h>
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080043#include <linux/if_vlan.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020044#include <net/ip.h>
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030045#include <net/ipv6.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020046#include <net/tcp.h>
47#include <net/checksum.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070048#include <net/ip6_checksum.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020049#include <linux/workqueue.h>
50#include <linux/crc32.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070051#include <linux/crc32c.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020052#include <linux/prefetch.h>
53#include <linux/zlib.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020054#include <linux/io.h>
Yuval Mintz452427b2012-03-26 20:47:07 +000055#include <linux/semaphore.h>
Ben Hutchings45229b42009-11-07 11:53:39 +000056#include <linux/stringify.h>
David S. Miller7ab24bf2011-06-29 05:48:41 -070057#include <linux/vmalloc.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020058
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020059#include "bnx2x.h"
60#include "bnx2x_init.h"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070061#include "bnx2x_init_ops.h"
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000062#include "bnx2x_cmn.h"
Ariel Elior1ab44342013-01-01 05:22:23 +000063#include "bnx2x_vfpf.h"
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000064#include "bnx2x_dcb.h"
Vladislav Zolotarov042181f2011-06-14 01:33:39 +000065#include "bnx2x_sp.h"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070066#include <linux/firmware.h>
67#include "bnx2x_fw_file_hdr.h"
68/* FW files */
Ben Hutchings45229b42009-11-07 11:53:39 +000069#define FW_FILE_VERSION \
70 __stringify(BCM_5710_FW_MAJOR_VERSION) "." \
71 __stringify(BCM_5710_FW_MINOR_VERSION) "." \
72 __stringify(BCM_5710_FW_REVISION_VERSION) "." \
73 __stringify(BCM_5710_FW_ENGINEERING_VERSION)
Dmitry Kravkov560131f2010-10-06 03:18:47 +000074#define FW_FILE_NAME_E1 "bnx2x/bnx2x-e1-" FW_FILE_VERSION ".fw"
75#define FW_FILE_NAME_E1H "bnx2x/bnx2x-e1h-" FW_FILE_VERSION ".fw"
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000076#define FW_FILE_NAME_E2 "bnx2x/bnx2x-e2-" FW_FILE_VERSION ".fw"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070077
Eilon Greenstein34f80b02008-06-23 20:33:01 -070078/* Time in jiffies before concluding the transmitter is hung */
79#define TX_TIMEOUT (5*HZ)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020080
Bill Pemberton0329aba2012-12-03 09:24:24 -050081static char version[] =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030082 "Broadcom NetXtreme II 5771x/578xx 10/20-Gigabit Ethernet Driver "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020083 DRV_MODULE_NAME " " DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
84
Eilon Greenstein24e3fce2008-06-12 14:30:28 -070085MODULE_AUTHOR("Eliezer Tamir");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000086MODULE_DESCRIPTION("Broadcom NetXtreme II "
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030087 "BCM57710/57711/57711E/"
88 "57712/57712_MF/57800/57800_MF/57810/57810_MF/"
89 "57840/57840_MF Driver");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020090MODULE_LICENSE("GPL");
91MODULE_VERSION(DRV_MODULE_VERSION);
Ben Hutchings45229b42009-11-07 11:53:39 +000092MODULE_FIRMWARE(FW_FILE_NAME_E1);
93MODULE_FIRMWARE(FW_FILE_NAME_E1H);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000094MODULE_FIRMWARE(FW_FILE_NAME_E2);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020095
stephen hemmingera8f47eb2014-01-09 22:20:11 -080096int bnx2x_num_queues;
James M Leddy1c8bb762014-02-04 15:10:59 -050097module_param_named(num_queues, bnx2x_num_queues, int, S_IRUGO);
Dmitry Kravkov96305232012-04-03 18:41:30 +000098MODULE_PARM_DESC(num_queues,
99 " Set number of queues (default is as a number of CPUs)");
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000100
Eilon Greenstein19680c42008-08-13 15:47:33 -0700101static int disable_tpa;
James M Leddy1c8bb762014-02-04 15:10:59 -0500102module_param(disable_tpa, int, S_IRUGO);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000103MODULE_PARM_DESC(disable_tpa, " Disable the TPA (LRO) feature");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000104
stephen hemmingera8f47eb2014-01-09 22:20:11 -0800105static int int_mode;
James M Leddy1c8bb762014-02-04 15:10:59 -0500106module_param(int_mode, int, S_IRUGO);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300107MODULE_PARM_DESC(int_mode, " Force interrupt mode other than MSI-X "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000108 "(1 INT#x; 2 MSI)");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000109
Eilon Greensteina18f5122009-08-12 08:23:26 +0000110static int dropless_fc;
James M Leddy1c8bb762014-02-04 15:10:59 -0500111module_param(dropless_fc, int, S_IRUGO);
Eilon Greensteina18f5122009-08-12 08:23:26 +0000112MODULE_PARM_DESC(dropless_fc, " Pause on exhausted host ring");
113
Eilon Greenstein8d5726c2009-02-12 08:37:19 +0000114static int mrrs = -1;
James M Leddy1c8bb762014-02-04 15:10:59 -0500115module_param(mrrs, int, S_IRUGO);
Eilon Greenstein8d5726c2009-02-12 08:37:19 +0000116MODULE_PARM_DESC(mrrs, " Force Max Read Req Size (0..3) (for debug)");
117
Eilon Greenstein9898f862009-02-12 08:38:27 +0000118static int debug;
James M Leddy1c8bb762014-02-04 15:10:59 -0500119module_param(debug, int, S_IRUGO);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000120MODULE_PARM_DESC(debug, " Default debug msglevel");
121
Yuval Mintz370d4a22014-03-23 18:12:24 +0200122static struct workqueue_struct *bnx2x_wq;
123struct workqueue_struct *bnx2x_iov_wq;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000124
Barak Witkowski1ef1d452013-01-10 04:53:40 +0000125struct bnx2x_mac_vals {
126 u32 xmac_addr;
127 u32 xmac_val;
128 u32 emac_addr;
129 u32 emac_val;
130 u32 umac_addr;
131 u32 umac_val;
132 u32 bmac_addr;
133 u32 bmac_val[2];
134};
135
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200136enum bnx2x_board_type {
137 BCM57710 = 0,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300138 BCM57711,
139 BCM57711E,
140 BCM57712,
141 BCM57712_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000142 BCM57712_VF,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300143 BCM57800,
144 BCM57800_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000145 BCM57800_VF,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300146 BCM57810,
147 BCM57810_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000148 BCM57810_VF,
Yuval Mintzc3def942012-07-23 10:25:43 +0300149 BCM57840_4_10,
150 BCM57840_2_20,
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000151 BCM57840_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000152 BCM57840_VF,
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000153 BCM57811,
Ariel Elior1ab44342013-01-01 05:22:23 +0000154 BCM57811_MF,
155 BCM57840_O,
156 BCM57840_MFO,
157 BCM57811_VF
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200158};
159
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700160/* indexed by board_type, above */
Andrew Morton53a10562008-02-09 23:16:41 -0800161static struct {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200162 char *name;
Bill Pemberton0329aba2012-12-03 09:24:24 -0500163} board_info[] = {
Ariel Elior1ab44342013-01-01 05:22:23 +0000164 [BCM57710] = { "Broadcom NetXtreme II BCM57710 10 Gigabit PCIe [Everest]" },
165 [BCM57711] = { "Broadcom NetXtreme II BCM57711 10 Gigabit PCIe" },
166 [BCM57711E] = { "Broadcom NetXtreme II BCM57711E 10 Gigabit PCIe" },
167 [BCM57712] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet" },
168 [BCM57712_MF] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet Multi Function" },
169 [BCM57712_VF] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet Virtual Function" },
170 [BCM57800] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet" },
171 [BCM57800_MF] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet Multi Function" },
172 [BCM57800_VF] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet Virtual Function" },
173 [BCM57810] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet" },
174 [BCM57810_MF] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet Multi Function" },
175 [BCM57810_VF] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet Virtual Function" },
176 [BCM57840_4_10] = { "Broadcom NetXtreme II BCM57840 10 Gigabit Ethernet" },
177 [BCM57840_2_20] = { "Broadcom NetXtreme II BCM57840 20 Gigabit Ethernet" },
178 [BCM57840_MF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Multi Function" },
179 [BCM57840_VF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Virtual Function" },
180 [BCM57811] = { "Broadcom NetXtreme II BCM57811 10 Gigabit Ethernet" },
181 [BCM57811_MF] = { "Broadcom NetXtreme II BCM57811 10 Gigabit Ethernet Multi Function" },
182 [BCM57840_O] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet" },
183 [BCM57840_MFO] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Multi Function" },
184 [BCM57811_VF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Virtual Function" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200185};
186
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300187#ifndef PCI_DEVICE_ID_NX2_57710
188#define PCI_DEVICE_ID_NX2_57710 CHIP_NUM_57710
189#endif
190#ifndef PCI_DEVICE_ID_NX2_57711
191#define PCI_DEVICE_ID_NX2_57711 CHIP_NUM_57711
192#endif
193#ifndef PCI_DEVICE_ID_NX2_57711E
194#define PCI_DEVICE_ID_NX2_57711E CHIP_NUM_57711E
195#endif
196#ifndef PCI_DEVICE_ID_NX2_57712
197#define PCI_DEVICE_ID_NX2_57712 CHIP_NUM_57712
198#endif
199#ifndef PCI_DEVICE_ID_NX2_57712_MF
200#define PCI_DEVICE_ID_NX2_57712_MF CHIP_NUM_57712_MF
201#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000202#ifndef PCI_DEVICE_ID_NX2_57712_VF
203#define PCI_DEVICE_ID_NX2_57712_VF CHIP_NUM_57712_VF
204#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300205#ifndef PCI_DEVICE_ID_NX2_57800
206#define PCI_DEVICE_ID_NX2_57800 CHIP_NUM_57800
207#endif
208#ifndef PCI_DEVICE_ID_NX2_57800_MF
209#define PCI_DEVICE_ID_NX2_57800_MF CHIP_NUM_57800_MF
210#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000211#ifndef PCI_DEVICE_ID_NX2_57800_VF
212#define PCI_DEVICE_ID_NX2_57800_VF CHIP_NUM_57800_VF
213#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300214#ifndef PCI_DEVICE_ID_NX2_57810
215#define PCI_DEVICE_ID_NX2_57810 CHIP_NUM_57810
216#endif
217#ifndef PCI_DEVICE_ID_NX2_57810_MF
218#define PCI_DEVICE_ID_NX2_57810_MF CHIP_NUM_57810_MF
219#endif
Yuval Mintzc3def942012-07-23 10:25:43 +0300220#ifndef PCI_DEVICE_ID_NX2_57840_O
221#define PCI_DEVICE_ID_NX2_57840_O CHIP_NUM_57840_OBSOLETE
222#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000223#ifndef PCI_DEVICE_ID_NX2_57810_VF
224#define PCI_DEVICE_ID_NX2_57810_VF CHIP_NUM_57810_VF
225#endif
Yuval Mintzc3def942012-07-23 10:25:43 +0300226#ifndef PCI_DEVICE_ID_NX2_57840_4_10
227#define PCI_DEVICE_ID_NX2_57840_4_10 CHIP_NUM_57840_4_10
228#endif
229#ifndef PCI_DEVICE_ID_NX2_57840_2_20
230#define PCI_DEVICE_ID_NX2_57840_2_20 CHIP_NUM_57840_2_20
231#endif
232#ifndef PCI_DEVICE_ID_NX2_57840_MFO
233#define PCI_DEVICE_ID_NX2_57840_MFO CHIP_NUM_57840_MF_OBSOLETE
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300234#endif
235#ifndef PCI_DEVICE_ID_NX2_57840_MF
236#define PCI_DEVICE_ID_NX2_57840_MF CHIP_NUM_57840_MF
237#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000238#ifndef PCI_DEVICE_ID_NX2_57840_VF
239#define PCI_DEVICE_ID_NX2_57840_VF CHIP_NUM_57840_VF
240#endif
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000241#ifndef PCI_DEVICE_ID_NX2_57811
242#define PCI_DEVICE_ID_NX2_57811 CHIP_NUM_57811
243#endif
244#ifndef PCI_DEVICE_ID_NX2_57811_MF
245#define PCI_DEVICE_ID_NX2_57811_MF CHIP_NUM_57811_MF
246#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000247#ifndef PCI_DEVICE_ID_NX2_57811_VF
248#define PCI_DEVICE_ID_NX2_57811_VF CHIP_NUM_57811_VF
249#endif
250
Benoit Taine9baa3c32014-08-08 15:56:03 +0200251static const struct pci_device_id bnx2x_pci_tbl[] = {
Eilon Greensteine4ed7112009-08-12 08:24:10 +0000252 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57710), BCM57710 },
253 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711), BCM57711 },
254 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711E), BCM57711E },
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000255 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712), BCM57712 },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300256 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_MF), BCM57712_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000257 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_VF), BCM57712_VF },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300258 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800), BCM57800 },
259 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_MF), BCM57800_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000260 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_VF), BCM57800_VF },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300261 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810), BCM57810 },
262 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_MF), BCM57810_MF },
Yuval Mintzc3def942012-07-23 10:25:43 +0300263 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_O), BCM57840_O },
264 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_4_10), BCM57840_4_10 },
265 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_2_20), BCM57840_2_20 },
Ariel Elior8395be52013-01-01 05:22:44 +0000266 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_VF), BCM57810_VF },
Yuval Mintzc3def942012-07-23 10:25:43 +0300267 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MFO), BCM57840_MFO },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300268 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MF), BCM57840_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000269 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_VF), BCM57840_VF },
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000270 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811), BCM57811 },
271 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811_MF), BCM57811_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000272 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811_VF), BCM57811_VF },
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200273 { 0 }
274};
275
276MODULE_DEVICE_TABLE(pci, bnx2x_pci_tbl);
277
Yuval Mintz452427b2012-03-26 20:47:07 +0000278/* Global resources for unloading a previously loaded device */
279#define BNX2X_PREV_WAIT_NEEDED 1
280static DEFINE_SEMAPHORE(bnx2x_prev_sem);
281static LIST_HEAD(bnx2x_prev_list);
stephen hemmingera8f47eb2014-01-09 22:20:11 -0800282
283/* Forward declaration */
284static struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev);
285static u32 bnx2x_rx_ustorm_prods_offset(struct bnx2x_fastpath *fp);
286static int bnx2x_set_storm_rx_mode(struct bnx2x *bp);
287
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200288/****************************************************************************
289* General service functions
290****************************************************************************/
291
Michal Kalderoneeed0182014-08-17 16:47:44 +0300292static int bnx2x_hwtstamp_ioctl(struct bnx2x *bp, struct ifreq *ifr);
293
Eric Dumazet1191cb82012-04-27 21:39:21 +0000294static void __storm_memset_dma_mapping(struct bnx2x *bp,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300295 u32 addr, dma_addr_t mapping)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000296{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300297 REG_WR(bp, addr, U64_LO(mapping));
298 REG_WR(bp, addr + 4, U64_HI(mapping));
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000299}
300
Eric Dumazet1191cb82012-04-27 21:39:21 +0000301static void storm_memset_spq_addr(struct bnx2x *bp,
302 dma_addr_t mapping, u16 abs_fid)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300303{
304 u32 addr = XSEM_REG_FAST_MEMORY +
305 XSTORM_SPQ_PAGE_BASE_OFFSET(abs_fid);
306
307 __storm_memset_dma_mapping(bp, addr, mapping);
308}
309
Eric Dumazet1191cb82012-04-27 21:39:21 +0000310static void storm_memset_vf_to_pf(struct bnx2x *bp, u16 abs_fid,
311 u16 pf_id)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300312{
313 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_VF_TO_PF_OFFSET(abs_fid),
314 pf_id);
315 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_VF_TO_PF_OFFSET(abs_fid),
316 pf_id);
317 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_VF_TO_PF_OFFSET(abs_fid),
318 pf_id);
319 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_VF_TO_PF_OFFSET(abs_fid),
320 pf_id);
321}
322
Eric Dumazet1191cb82012-04-27 21:39:21 +0000323static void storm_memset_func_en(struct bnx2x *bp, u16 abs_fid,
324 u8 enable)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300325{
326 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(abs_fid),
327 enable);
328 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(abs_fid),
329 enable);
330 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(abs_fid),
331 enable);
332 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(abs_fid),
333 enable);
334}
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000335
Eric Dumazet1191cb82012-04-27 21:39:21 +0000336static void storm_memset_eq_data(struct bnx2x *bp,
337 struct event_ring_data *eq_data,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000338 u16 pfid)
339{
340 size_t size = sizeof(struct event_ring_data);
341
342 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_DATA_OFFSET(pfid);
343
344 __storm_memset_struct(bp, addr, size, (u32 *)eq_data);
345}
346
Eric Dumazet1191cb82012-04-27 21:39:21 +0000347static void storm_memset_eq_prod(struct bnx2x *bp, u16 eq_prod,
348 u16 pfid)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000349{
350 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_PROD_OFFSET(pfid);
351 REG_WR16(bp, addr, eq_prod);
352}
353
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200354/* used only at init
355 * locking is done by mcp
356 */
stephen hemminger8d962862010-10-21 07:50:56 +0000357static void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200358{
359 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
360 pci_write_config_dword(bp->pdev, PCICFG_GRC_DATA, val);
361 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
362 PCICFG_VENDOR_ID_OFFSET);
363}
364
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200365static u32 bnx2x_reg_rd_ind(struct bnx2x *bp, u32 addr)
366{
367 u32 val;
368
369 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
370 pci_read_config_dword(bp->pdev, PCICFG_GRC_DATA, &val);
371 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
372 PCICFG_VENDOR_ID_OFFSET);
373
374 return val;
375}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200376
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000377#define DMAE_DP_SRC_GRC "grc src_addr [%08x]"
378#define DMAE_DP_SRC_PCI "pci src_addr [%x:%08x]"
379#define DMAE_DP_DST_GRC "grc dst_addr [%08x]"
380#define DMAE_DP_DST_PCI "pci dst_addr [%x:%08x]"
381#define DMAE_DP_DST_NONE "dst_addr [none]"
382
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000383static void bnx2x_dp_dmae(struct bnx2x *bp,
384 struct dmae_command *dmae, int msglvl)
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000385{
386 u32 src_type = dmae->opcode & DMAE_COMMAND_SRC;
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000387 int i;
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000388
389 switch (dmae->opcode & DMAE_COMMAND_DST) {
390 case DMAE_CMD_DST_PCI:
391 if (src_type == DMAE_CMD_SRC_PCI)
392 DP(msglvl, "DMAE: opcode 0x%08x\n"
393 "src [%x:%08x], len [%d*4], dst [%x:%08x]\n"
394 "comp_addr [%x:%08x], comp_val 0x%08x\n",
395 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
396 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo,
397 dmae->comp_addr_hi, dmae->comp_addr_lo,
398 dmae->comp_val);
399 else
400 DP(msglvl, "DMAE: opcode 0x%08x\n"
401 "src [%08x], len [%d*4], dst [%x:%08x]\n"
402 "comp_addr [%x:%08x], comp_val 0x%08x\n",
403 dmae->opcode, dmae->src_addr_lo >> 2,
404 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo,
405 dmae->comp_addr_hi, dmae->comp_addr_lo,
406 dmae->comp_val);
407 break;
408 case DMAE_CMD_DST_GRC:
409 if (src_type == DMAE_CMD_SRC_PCI)
410 DP(msglvl, "DMAE: opcode 0x%08x\n"
411 "src [%x:%08x], len [%d*4], dst_addr [%08x]\n"
412 "comp_addr [%x:%08x], comp_val 0x%08x\n",
413 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
414 dmae->len, dmae->dst_addr_lo >> 2,
415 dmae->comp_addr_hi, dmae->comp_addr_lo,
416 dmae->comp_val);
417 else
418 DP(msglvl, "DMAE: opcode 0x%08x\n"
419 "src [%08x], len [%d*4], dst [%08x]\n"
420 "comp_addr [%x:%08x], comp_val 0x%08x\n",
421 dmae->opcode, dmae->src_addr_lo >> 2,
422 dmae->len, dmae->dst_addr_lo >> 2,
423 dmae->comp_addr_hi, dmae->comp_addr_lo,
424 dmae->comp_val);
425 break;
426 default:
427 if (src_type == DMAE_CMD_SRC_PCI)
428 DP(msglvl, "DMAE: opcode 0x%08x\n"
429 "src_addr [%x:%08x] len [%d * 4] dst_addr [none]\n"
430 "comp_addr [%x:%08x] comp_val 0x%08x\n",
431 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
432 dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo,
433 dmae->comp_val);
434 else
435 DP(msglvl, "DMAE: opcode 0x%08x\n"
436 "src_addr [%08x] len [%d * 4] dst_addr [none]\n"
437 "comp_addr [%x:%08x] comp_val 0x%08x\n",
438 dmae->opcode, dmae->src_addr_lo >> 2,
439 dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo,
440 dmae->comp_val);
441 break;
442 }
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000443
444 for (i = 0; i < (sizeof(struct dmae_command)/4); i++)
445 DP(msglvl, "DMAE RAW [%02d]: 0x%08x\n",
446 i, *(((u32 *)dmae) + i));
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000447}
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000448
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200449/* copy command into DMAE command memory and set DMAE command go */
Dmitry Kravkov6c719d02010-07-27 12:36:15 +0000450void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200451{
452 u32 cmd_offset;
453 int i;
454
455 cmd_offset = (DMAE_REG_CMD_MEM + sizeof(struct dmae_command) * idx);
456 for (i = 0; i < (sizeof(struct dmae_command)/4); i++) {
457 REG_WR(bp, cmd_offset + i*4, *(((u32 *)dmae) + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200458 }
459 REG_WR(bp, dmae_reg_go_c[idx], 1);
460}
461
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000462u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type)
463{
464 return opcode | ((comp_type << DMAE_COMMAND_C_DST_SHIFT) |
465 DMAE_CMD_C_ENABLE);
466}
467
468u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode)
469{
470 return opcode & ~DMAE_CMD_SRC_RESET;
471}
472
473u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
474 bool with_comp, u8 comp_type)
475{
476 u32 opcode = 0;
477
478 opcode |= ((src_type << DMAE_COMMAND_SRC_SHIFT) |
479 (dst_type << DMAE_COMMAND_DST_SHIFT));
480
481 opcode |= (DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET);
482
483 opcode |= (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0);
David S. Miller8decf862011-09-22 03:23:13 -0400484 opcode |= ((BP_VN(bp) << DMAE_CMD_E1HVN_SHIFT) |
485 (BP_VN(bp) << DMAE_COMMAND_DST_VN_SHIFT));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000486 opcode |= (DMAE_COM_SET_ERR << DMAE_COMMAND_ERR_POLICY_SHIFT);
487
488#ifdef __BIG_ENDIAN
489 opcode |= DMAE_CMD_ENDIANITY_B_DW_SWAP;
490#else
491 opcode |= DMAE_CMD_ENDIANITY_DW_SWAP;
492#endif
493 if (with_comp)
494 opcode = bnx2x_dmae_opcode_add_comp(opcode, comp_type);
495 return opcode;
496}
497
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000498void bnx2x_prep_dmae_with_comp(struct bnx2x *bp,
stephen hemminger8d962862010-10-21 07:50:56 +0000499 struct dmae_command *dmae,
500 u8 src_type, u8 dst_type)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000501{
502 memset(dmae, 0, sizeof(struct dmae_command));
503
504 /* set the opcode */
505 dmae->opcode = bnx2x_dmae_opcode(bp, src_type, dst_type,
506 true, DMAE_COMP_PCI);
507
508 /* fill in the completion parameters */
509 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
510 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
511 dmae->comp_val = DMAE_COMP_VAL;
512}
513
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000514/* issue a dmae command over the init-channel and wait for completion */
Ariel Elior32316a42013-10-20 16:51:32 +0200515int bnx2x_issue_dmae_with_comp(struct bnx2x *bp, struct dmae_command *dmae,
516 u32 *comp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000517{
Dmitry Kravkov5e374b52011-05-22 10:09:19 +0000518 int cnt = CHIP_REV_IS_SLOW(bp) ? (400000) : 4000;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000519 int rc = 0;
520
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000521 bnx2x_dp_dmae(bp, dmae, BNX2X_MSG_DMAE);
522
523 /* Lock the dmae channel. Disable BHs to prevent a dead-lock
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300524 * as long as this code is called both from syscall context and
525 * from ndo_set_rx_mode() flow that may be called from BH.
526 */
Michal Kalderoneeed0182014-08-17 16:47:44 +0300527
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800528 spin_lock_bh(&bp->dmae_lock);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000529
530 /* reset completion */
Ariel Elior32316a42013-10-20 16:51:32 +0200531 *comp = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000532
533 /* post the command on the channel used for initializations */
534 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
535
536 /* wait for completion */
537 udelay(5);
Ariel Elior32316a42013-10-20 16:51:32 +0200538 while ((*comp & ~DMAE_PCI_ERR_FLAG) != DMAE_COMP_VAL) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000539
Ariel Elior95c6c6162012-01-26 06:01:52 +0000540 if (!cnt ||
541 (bp->recovery_state != BNX2X_RECOVERY_DONE &&
542 bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000543 BNX2X_ERR("DMAE timeout!\n");
544 rc = DMAE_TIMEOUT;
545 goto unlock;
546 }
547 cnt--;
548 udelay(50);
549 }
Ariel Elior32316a42013-10-20 16:51:32 +0200550 if (*comp & DMAE_PCI_ERR_FLAG) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000551 BNX2X_ERR("DMAE PCI error!\n");
552 rc = DMAE_PCI_ERROR;
553 }
554
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000555unlock:
Michal Kalderoneeed0182014-08-17 16:47:44 +0300556
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800557 spin_unlock_bh(&bp->dmae_lock);
Michal Kalderoneeed0182014-08-17 16:47:44 +0300558
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000559 return rc;
560}
561
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700562void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
563 u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200564{
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000565 int rc;
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000566 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700567
568 if (!bp->dmae_ready) {
569 u32 *data = bnx2x_sp(bp, wb_data[0]);
570
Ariel Elior127a4252012-01-26 06:01:46 +0000571 if (CHIP_IS_E1(bp))
572 bnx2x_init_ind_wr(bp, dst_addr, data, len32);
573 else
574 bnx2x_init_str_wr(bp, dst_addr, data, len32);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700575 return;
576 }
577
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000578 /* set opcode and fixed command fields */
579 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_PCI, DMAE_DST_GRC);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200580
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000581 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000582 dmae.src_addr_lo = U64_LO(dma_addr);
583 dmae.src_addr_hi = U64_HI(dma_addr);
584 dmae.dst_addr_lo = dst_addr >> 2;
585 dmae.dst_addr_hi = 0;
586 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200587
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000588 /* issue the command and wait for completion */
Ariel Elior32316a42013-10-20 16:51:32 +0200589 rc = bnx2x_issue_dmae_with_comp(bp, &dmae, bnx2x_sp(bp, wb_comp));
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000590 if (rc) {
591 BNX2X_ERR("DMAE returned failure %d\n", rc);
Dmitry Kravkov9dcd9ac2013-11-17 08:59:27 +0200592#ifdef BNX2X_STOP_ON_ERROR
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000593 bnx2x_panic();
Dmitry Kravkov9dcd9ac2013-11-17 08:59:27 +0200594#endif
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000595 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200596}
597
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700598void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200599{
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000600 int rc;
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000601 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700602
603 if (!bp->dmae_ready) {
604 u32 *data = bnx2x_sp(bp, wb_data[0]);
605 int i;
606
Merav Sicron51c1a582012-03-18 10:33:38 +0000607 if (CHIP_IS_E1(bp))
Ariel Elior127a4252012-01-26 06:01:46 +0000608 for (i = 0; i < len32; i++)
609 data[i] = bnx2x_reg_rd_ind(bp, src_addr + i*4);
Merav Sicron51c1a582012-03-18 10:33:38 +0000610 else
Ariel Elior127a4252012-01-26 06:01:46 +0000611 for (i = 0; i < len32; i++)
612 data[i] = REG_RD(bp, src_addr + i*4);
613
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700614 return;
615 }
616
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000617 /* set opcode and fixed command fields */
618 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_GRC, DMAE_DST_PCI);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200619
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000620 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000621 dmae.src_addr_lo = src_addr >> 2;
622 dmae.src_addr_hi = 0;
623 dmae.dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_data));
624 dmae.dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_data));
625 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200626
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000627 /* issue the command and wait for completion */
Ariel Elior32316a42013-10-20 16:51:32 +0200628 rc = bnx2x_issue_dmae_with_comp(bp, &dmae, bnx2x_sp(bp, wb_comp));
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000629 if (rc) {
630 BNX2X_ERR("DMAE returned failure %d\n", rc);
Dmitry Kravkov9dcd9ac2013-11-17 08:59:27 +0200631#ifdef BNX2X_STOP_ON_ERROR
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000632 bnx2x_panic();
Dmitry Kravkov9dcd9ac2013-11-17 08:59:27 +0200633#endif
Yuval Mintzc957d092013-06-25 08:50:11 +0300634 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200635}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200636
stephen hemminger8d962862010-10-21 07:50:56 +0000637static void bnx2x_write_dmae_phys_len(struct bnx2x *bp, dma_addr_t phys_addr,
638 u32 addr, u32 len)
Eilon Greenstein573f2032009-08-12 08:24:14 +0000639{
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000640 int dmae_wr_max = DMAE_LEN32_WR_MAX(bp);
Eilon Greenstein573f2032009-08-12 08:24:14 +0000641 int offset = 0;
642
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000643 while (len > dmae_wr_max) {
Eilon Greenstein573f2032009-08-12 08:24:14 +0000644 bnx2x_write_dmae(bp, phys_addr + offset,
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000645 addr + offset, dmae_wr_max);
646 offset += dmae_wr_max * 4;
647 len -= dmae_wr_max;
Eilon Greenstein573f2032009-08-12 08:24:14 +0000648 }
649
650 bnx2x_write_dmae(bp, phys_addr + offset, addr + offset, len);
651}
652
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200653static int bnx2x_mc_assert(struct bnx2x *bp)
654{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200655 char last_idx;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700656 int i, rc = 0;
657 u32 row0, row1, row2, row3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200658
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700659 /* XSTORM */
660 last_idx = REG_RD8(bp, BAR_XSTRORM_INTMEM +
661 XSTORM_ASSERT_LIST_INDEX_OFFSET);
662 if (last_idx)
663 BNX2X_ERR("XSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200664
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700665 /* print the asserts */
666 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200667
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700668 row0 = REG_RD(bp, BAR_XSTRORM_INTMEM +
669 XSTORM_ASSERT_LIST_OFFSET(i));
670 row1 = REG_RD(bp, BAR_XSTRORM_INTMEM +
671 XSTORM_ASSERT_LIST_OFFSET(i) + 4);
672 row2 = REG_RD(bp, BAR_XSTRORM_INTMEM +
673 XSTORM_ASSERT_LIST_OFFSET(i) + 8);
674 row3 = REG_RD(bp, BAR_XSTRORM_INTMEM +
675 XSTORM_ASSERT_LIST_OFFSET(i) + 12);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200676
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700677 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000678 BNX2X_ERR("XSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700679 i, row3, row2, row1, row0);
680 rc++;
681 } else {
682 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200683 }
684 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700685
686 /* TSTORM */
687 last_idx = REG_RD8(bp, BAR_TSTRORM_INTMEM +
688 TSTORM_ASSERT_LIST_INDEX_OFFSET);
689 if (last_idx)
690 BNX2X_ERR("TSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
691
692 /* print the asserts */
693 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
694
695 row0 = REG_RD(bp, BAR_TSTRORM_INTMEM +
696 TSTORM_ASSERT_LIST_OFFSET(i));
697 row1 = REG_RD(bp, BAR_TSTRORM_INTMEM +
698 TSTORM_ASSERT_LIST_OFFSET(i) + 4);
699 row2 = REG_RD(bp, BAR_TSTRORM_INTMEM +
700 TSTORM_ASSERT_LIST_OFFSET(i) + 8);
701 row3 = REG_RD(bp, BAR_TSTRORM_INTMEM +
702 TSTORM_ASSERT_LIST_OFFSET(i) + 12);
703
704 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000705 BNX2X_ERR("TSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700706 i, row3, row2, row1, row0);
707 rc++;
708 } else {
709 break;
710 }
711 }
712
713 /* CSTORM */
714 last_idx = REG_RD8(bp, BAR_CSTRORM_INTMEM +
715 CSTORM_ASSERT_LIST_INDEX_OFFSET);
716 if (last_idx)
717 BNX2X_ERR("CSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
718
719 /* print the asserts */
720 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
721
722 row0 = REG_RD(bp, BAR_CSTRORM_INTMEM +
723 CSTORM_ASSERT_LIST_OFFSET(i));
724 row1 = REG_RD(bp, BAR_CSTRORM_INTMEM +
725 CSTORM_ASSERT_LIST_OFFSET(i) + 4);
726 row2 = REG_RD(bp, BAR_CSTRORM_INTMEM +
727 CSTORM_ASSERT_LIST_OFFSET(i) + 8);
728 row3 = REG_RD(bp, BAR_CSTRORM_INTMEM +
729 CSTORM_ASSERT_LIST_OFFSET(i) + 12);
730
731 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000732 BNX2X_ERR("CSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700733 i, row3, row2, row1, row0);
734 rc++;
735 } else {
736 break;
737 }
738 }
739
740 /* USTORM */
741 last_idx = REG_RD8(bp, BAR_USTRORM_INTMEM +
742 USTORM_ASSERT_LIST_INDEX_OFFSET);
743 if (last_idx)
744 BNX2X_ERR("USTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
745
746 /* print the asserts */
747 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
748
749 row0 = REG_RD(bp, BAR_USTRORM_INTMEM +
750 USTORM_ASSERT_LIST_OFFSET(i));
751 row1 = REG_RD(bp, BAR_USTRORM_INTMEM +
752 USTORM_ASSERT_LIST_OFFSET(i) + 4);
753 row2 = REG_RD(bp, BAR_USTRORM_INTMEM +
754 USTORM_ASSERT_LIST_OFFSET(i) + 8);
755 row3 = REG_RD(bp, BAR_USTRORM_INTMEM +
756 USTORM_ASSERT_LIST_OFFSET(i) + 12);
757
758 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000759 BNX2X_ERR("USTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700760 i, row3, row2, row1, row0);
761 rc++;
762 } else {
763 break;
764 }
765 }
766
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200767 return rc;
768}
Eliezer Tamirc14423f2008-02-28 11:49:42 -0800769
Yuval Mintz1a6974b2013-10-20 16:51:27 +0200770#define MCPR_TRACE_BUFFER_SIZE (0x800)
771#define SCRATCH_BUFFER_SIZE(bp) \
772 (CHIP_IS_E1(bp) ? 0x10000 : (CHIP_IS_E1H(bp) ? 0x20000 : 0x28000))
773
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000774void bnx2x_fw_dump_lvl(struct bnx2x *bp, const char *lvl)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200775{
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000776 u32 addr, val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200777 u32 mark, offset;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000778 __be32 data[9];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200779 int word;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000780 u32 trace_shmem_base;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +0000781 if (BP_NOMCP(bp)) {
782 BNX2X_ERR("NO MCP - can not dump\n");
783 return;
784 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000785 netdev_printk(lvl, bp->dev, "bc %d.%d.%d\n",
786 (bp->common.bc_ver & 0xff0000) >> 16,
787 (bp->common.bc_ver & 0xff00) >> 8,
788 (bp->common.bc_ver & 0xff));
789
790 val = REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER);
791 if (val == REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER))
Merav Sicron51c1a582012-03-18 10:33:38 +0000792 BNX2X_ERR("%s" "MCP PC at 0x%x\n", lvl, val);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000793
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000794 if (BP_PATH(bp) == 0)
795 trace_shmem_base = bp->common.shmem_base;
796 else
797 trace_shmem_base = SHMEM2_RD(bp, other_shmem_base_addr);
Yuval Mintz1a6974b2013-10-20 16:51:27 +0200798
799 /* sanity */
800 if (trace_shmem_base < MCPR_SCRATCH_BASE(bp) + MCPR_TRACE_BUFFER_SIZE ||
801 trace_shmem_base >= MCPR_SCRATCH_BASE(bp) +
802 SCRATCH_BUFFER_SIZE(bp)) {
803 BNX2X_ERR("Unable to dump trace buffer (mark %x)\n",
804 trace_shmem_base);
805 return;
806 }
807
808 addr = trace_shmem_base - MCPR_TRACE_BUFFER_SIZE;
Dmitry Kravkovde128802012-03-18 10:33:45 +0000809
810 /* validate TRCB signature */
811 mark = REG_RD(bp, addr);
812 if (mark != MFW_TRACE_SIGNATURE) {
813 BNX2X_ERR("Trace buffer signature is missing.");
814 return ;
815 }
816
817 /* read cyclic buffer pointer */
818 addr += 4;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000819 mark = REG_RD(bp, addr);
Yuval Mintz1a6974b2013-10-20 16:51:27 +0200820 mark = MCPR_SCRATCH_BASE(bp) + ((mark + 0x3) & ~0x3) - 0x08000000;
821 if (mark >= trace_shmem_base || mark < addr + 4) {
822 BNX2X_ERR("Mark doesn't fall inside Trace Buffer\n");
823 return;
824 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000825 printk("%s" "begin fw dump (mark 0x%x)\n", lvl, mark);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200826
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000827 printk("%s", lvl);
Yuval Mintz2de67432013-01-23 03:21:43 +0000828
829 /* dump buffer after the mark */
Yuval Mintz1a6974b2013-10-20 16:51:27 +0200830 for (offset = mark; offset < trace_shmem_base; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200831 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000832 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200833 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000834 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200835 }
Yuval Mintz2de67432013-01-23 03:21:43 +0000836
837 /* dump buffer before the mark */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000838 for (offset = addr + 4; offset <= mark; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200839 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000840 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200841 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000842 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200843 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000844 printk("%s" "end of fw dump\n", lvl);
845}
846
Eric Dumazet1191cb82012-04-27 21:39:21 +0000847static void bnx2x_fw_dump(struct bnx2x *bp)
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000848{
849 bnx2x_fw_dump_lvl(bp, KERN_ERR);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200850}
851
Yuval Mintz823e1d92013-01-14 05:11:47 +0000852static void bnx2x_hc_int_disable(struct bnx2x *bp)
853{
854 int port = BP_PORT(bp);
855 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
856 u32 val = REG_RD(bp, addr);
857
858 /* in E1 we must use only PCI configuration space to disable
Yuval Mintz16a5fd92013-06-02 00:06:18 +0000859 * MSI/MSIX capability
860 * It's forbidden to disable IGU_PF_CONF_MSI_MSIX_EN in HC block
Yuval Mintz823e1d92013-01-14 05:11:47 +0000861 */
862 if (CHIP_IS_E1(bp)) {
863 /* Since IGU_PF_CONF_MSI_MSIX_EN still always on
864 * Use mask register to prevent from HC sending interrupts
865 * after we exit the function
866 */
867 REG_WR(bp, HC_REG_INT_MASK + port*4, 0);
868
869 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
870 HC_CONFIG_0_REG_INT_LINE_EN_0 |
871 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
872 } else
873 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
874 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
875 HC_CONFIG_0_REG_INT_LINE_EN_0 |
876 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
877
878 DP(NETIF_MSG_IFDOWN,
879 "write %x to HC %d (addr 0x%x)\n",
880 val, port, addr);
881
882 /* flush all outstanding writes */
883 mmiowb();
884
885 REG_WR(bp, addr, val);
886 if (REG_RD(bp, addr) != val)
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000887 BNX2X_ERR("BUG! Proper val not read from IGU!\n");
Yuval Mintz823e1d92013-01-14 05:11:47 +0000888}
889
890static void bnx2x_igu_int_disable(struct bnx2x *bp)
891{
892 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
893
894 val &= ~(IGU_PF_CONF_MSI_MSIX_EN |
895 IGU_PF_CONF_INT_LINE_EN |
896 IGU_PF_CONF_ATTN_BIT_EN);
897
898 DP(NETIF_MSG_IFDOWN, "write %x to IGU\n", val);
899
900 /* flush all outstanding writes */
901 mmiowb();
902
903 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
904 if (REG_RD(bp, IGU_REG_PF_CONFIGURATION) != val)
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000905 BNX2X_ERR("BUG! Proper val not read from IGU!\n");
Yuval Mintz823e1d92013-01-14 05:11:47 +0000906}
907
908static void bnx2x_int_disable(struct bnx2x *bp)
909{
910 if (bp->common.int_block == INT_BLOCK_HC)
911 bnx2x_hc_int_disable(bp);
912 else
913 bnx2x_igu_int_disable(bp);
914}
915
916void bnx2x_panic_dump(struct bnx2x *bp, bool disable_int)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200917{
918 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000919 u16 j;
920 struct hc_sp_status_block_data sp_sb_data;
921 int func = BP_FUNC(bp);
922#ifdef BNX2X_STOP_ON_ERROR
923 u16 start = 0, end = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000924 u8 cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000925#endif
Yuval Mintz0155a272014-02-12 18:19:55 +0200926 if (IS_PF(bp) && disable_int)
Yuval Mintz823e1d92013-01-14 05:11:47 +0000927 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200928
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700929 bp->stats_state = STATS_STATE_DISABLED;
Ariel Elior7a752992012-01-26 06:01:53 +0000930 bp->eth_stats.unrecoverable_error++;
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700931 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
932
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200933 BNX2X_ERR("begin crash dump -----------------\n");
934
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000935 /* Indices */
936 /* Common */
Yuval Mintz0155a272014-02-12 18:19:55 +0200937 if (IS_PF(bp)) {
938 struct host_sp_status_block *def_sb = bp->def_status_blk;
939 int data_size, cstorm_offset;
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000940
Yuval Mintz0155a272014-02-12 18:19:55 +0200941 BNX2X_ERR("def_idx(0x%x) def_att_idx(0x%x) attn_state(0x%x) spq_prod_idx(0x%x) next_stats_cnt(0x%x)\n",
942 bp->def_idx, bp->def_att_idx, bp->attn_state,
943 bp->spq_prod_idx, bp->stats_counter);
944 BNX2X_ERR("DSB: attn bits(0x%x) ack(0x%x) id(0x%x) idx(0x%x)\n",
945 def_sb->atten_status_block.attn_bits,
946 def_sb->atten_status_block.attn_bits_ack,
947 def_sb->atten_status_block.status_block_id,
948 def_sb->atten_status_block.attn_bits_index);
949 BNX2X_ERR(" def (");
950 for (i = 0; i < HC_SP_SB_MAX_INDICES; i++)
951 pr_cont("0x%x%s",
952 def_sb->sp_sb.index_values[i],
953 (i == HC_SP_SB_MAX_INDICES - 1) ? ") " : " ");
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000954
Yuval Mintz0155a272014-02-12 18:19:55 +0200955 data_size = sizeof(struct hc_sp_status_block_data) /
956 sizeof(u32);
957 cstorm_offset = CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func);
958 for (i = 0; i < data_size; i++)
959 *((u32 *)&sp_sb_data + i) =
960 REG_RD(bp, BAR_CSTRORM_INTMEM + cstorm_offset +
961 i * sizeof(u32));
962
963 pr_cont("igu_sb_id(0x%x) igu_seg_id(0x%x) pf_id(0x%x) vnic_id(0x%x) vf_id(0x%x) vf_valid (0x%x) state(0x%x)\n",
964 sp_sb_data.igu_sb_id,
965 sp_sb_data.igu_seg_id,
966 sp_sb_data.p_func.pf_id,
967 sp_sb_data.p_func.vnic_id,
968 sp_sb_data.p_func.vf_id,
969 sp_sb_data.p_func.vf_valid,
970 sp_sb_data.state);
971 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000972
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000973 for_each_eth_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000974 struct bnx2x_fastpath *fp = &bp->fp[i];
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000975 int loop;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000976 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000977 struct hc_status_block_data_e1x sb_data_e1x;
978 struct hc_status_block_sm *hc_sm_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300979 CHIP_IS_E1x(bp) ?
980 sb_data_e1x.common.state_machine :
981 sb_data_e2.common.state_machine;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000982 struct hc_index_data *hc_index_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300983 CHIP_IS_E1x(bp) ?
984 sb_data_e1x.index_data :
985 sb_data_e2.index_data;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000986 u8 data_size, cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000987 u32 *sb_data_p;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000988 struct bnx2x_fp_txdata txdata;
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000989
Yuval Mintze2611992014-08-17 16:47:47 +0300990 if (!bp->fp)
991 break;
992
993 if (!fp->rx_cons_sb)
994 continue;
995
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000996 /* Rx */
Merav Sicron51c1a582012-03-18 10:33:38 +0000997 BNX2X_ERR("fp%d: rx_bd_prod(0x%x) rx_bd_cons(0x%x) rx_comp_prod(0x%x) rx_comp_cons(0x%x) *rx_cons_sb(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000998 i, fp->rx_bd_prod, fp->rx_bd_cons,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000999 fp->rx_comp_prod,
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001000 fp->rx_comp_cons, le16_to_cpu(*fp->rx_cons_sb));
Merav Sicron51c1a582012-03-18 10:33:38 +00001001 BNX2X_ERR(" rx_sge_prod(0x%x) last_max_sge(0x%x) fp_hc_idx(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001002 fp->rx_sge_prod, fp->last_max_sge,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001003 le16_to_cpu(fp->fp_hc_idx));
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001004
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001005 /* Tx */
Ariel Elior6383c0b2011-07-14 08:31:57 +00001006 for_each_cos_in_tx_queue(fp, cos)
1007 {
Yuval Mintze2611992014-08-17 16:47:47 +03001008 if (!fp->txdata_ptr)
1009 break;
1010
Merav Sicron65565882012-06-19 07:48:26 +00001011 txdata = *fp->txdata_ptr[cos];
Yuval Mintze2611992014-08-17 16:47:47 +03001012
1013 if (!txdata.tx_cons_sb)
1014 continue;
1015
Merav Sicron51c1a582012-03-18 10:33:38 +00001016 BNX2X_ERR("fp%d: tx_pkt_prod(0x%x) tx_pkt_cons(0x%x) tx_bd_prod(0x%x) tx_bd_cons(0x%x) *tx_cons_sb(0x%x)\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00001017 i, txdata.tx_pkt_prod,
1018 txdata.tx_pkt_cons, txdata.tx_bd_prod,
1019 txdata.tx_bd_cons,
1020 le16_to_cpu(*txdata.tx_cons_sb));
1021 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001022
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001023 loop = CHIP_IS_E1x(bp) ?
1024 HC_SB_MAX_INDICES_E1X : HC_SB_MAX_INDICES_E2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001025
1026 /* host sb data */
1027
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001028 if (IS_FCOE_FP(fp))
1029 continue;
Merav Sicron55c11942012-11-07 00:45:48 +00001030
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001031 BNX2X_ERR(" run indexes (");
1032 for (j = 0; j < HC_SB_MAX_SM; j++)
1033 pr_cont("0x%x%s",
1034 fp->sb_running_index[j],
1035 (j == HC_SB_MAX_SM - 1) ? ")" : " ");
1036
1037 BNX2X_ERR(" indexes (");
1038 for (j = 0; j < loop; j++)
1039 pr_cont("0x%x%s",
1040 fp->sb_index_values[j],
1041 (j == loop - 1) ? ")" : " ");
Yuval Mintz0155a272014-02-12 18:19:55 +02001042
1043 /* VF cannot access FW refelection for status block */
1044 if (IS_VF(bp))
1045 continue;
1046
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001047 /* fw sb data */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001048 data_size = CHIP_IS_E1x(bp) ?
1049 sizeof(struct hc_status_block_data_e1x) :
1050 sizeof(struct hc_status_block_data_e2);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001051 data_size /= sizeof(u32);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001052 sb_data_p = CHIP_IS_E1x(bp) ?
1053 (u32 *)&sb_data_e1x :
1054 (u32 *)&sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001055 /* copy sb data in here */
1056 for (j = 0; j < data_size; j++)
1057 *(sb_data_p + j) = REG_RD(bp, BAR_CSTRORM_INTMEM +
1058 CSTORM_STATUS_BLOCK_DATA_OFFSET(fp->fw_sb_id) +
1059 j * sizeof(u32));
1060
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001061 if (!CHIP_IS_E1x(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001062 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001063 sb_data_e2.common.p_func.pf_id,
1064 sb_data_e2.common.p_func.vf_id,
1065 sb_data_e2.common.p_func.vf_valid,
1066 sb_data_e2.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001067 sb_data_e2.common.same_igu_sb_1b,
1068 sb_data_e2.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001069 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00001070 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001071 sb_data_e1x.common.p_func.pf_id,
1072 sb_data_e1x.common.p_func.vf_id,
1073 sb_data_e1x.common.p_func.vf_valid,
1074 sb_data_e1x.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001075 sb_data_e1x.common.same_igu_sb_1b,
1076 sb_data_e1x.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001077 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001078
1079 /* SB_SMs data */
1080 for (j = 0; j < HC_SB_MAX_SM; j++) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001081 pr_cont("SM[%d] __flags (0x%x) igu_sb_id (0x%x) igu_seg_id(0x%x) time_to_expire (0x%x) timer_value(0x%x)\n",
1082 j, hc_sm_p[j].__flags,
1083 hc_sm_p[j].igu_sb_id,
1084 hc_sm_p[j].igu_seg_id,
1085 hc_sm_p[j].time_to_expire,
1086 hc_sm_p[j].timer_value);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001087 }
1088
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001089 /* Indices data */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001090 for (j = 0; j < loop; j++) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001091 pr_cont("INDEX[%d] flags (0x%x) timeout (0x%x)\n", j,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001092 hc_index_p[j].flags,
1093 hc_index_p[j].timeout);
1094 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001095 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001096
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001097#ifdef BNX2X_STOP_ON_ERROR
Yuval Mintz0155a272014-02-12 18:19:55 +02001098 if (IS_PF(bp)) {
1099 /* event queue */
1100 BNX2X_ERR("eq cons %x prod %x\n", bp->eq_cons, bp->eq_prod);
1101 for (i = 0; i < NUM_EQ_DESC; i++) {
1102 u32 *data = (u32 *)&bp->eq_ring[i].message.data;
Yuval Mintz04c46732013-01-23 03:21:46 +00001103
Yuval Mintz0155a272014-02-12 18:19:55 +02001104 BNX2X_ERR("event queue [%d]: header: opcode %d, error %d\n",
1105 i, bp->eq_ring[i].message.opcode,
1106 bp->eq_ring[i].message.error);
1107 BNX2X_ERR("data: %x %x %x\n",
1108 data[0], data[1], data[2]);
1109 }
Yuval Mintz04c46732013-01-23 03:21:46 +00001110 }
1111
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001112 /* Rings */
1113 /* Rx */
Merav Sicron55c11942012-11-07 00:45:48 +00001114 for_each_valid_rx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001115 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001116
Yuval Mintze2611992014-08-17 16:47:47 +03001117 if (!bp->fp)
1118 break;
1119
1120 if (!fp->rx_cons_sb)
1121 continue;
1122
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001123 start = RX_BD(le16_to_cpu(*fp->rx_cons_sb) - 10);
1124 end = RX_BD(le16_to_cpu(*fp->rx_cons_sb) + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001125 for (j = start; j != end; j = RX_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001126 u32 *rx_bd = (u32 *)&fp->rx_desc_ring[j];
1127 struct sw_rx_bd *sw_bd = &fp->rx_buf_ring[j];
1128
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00001129 BNX2X_ERR("fp%d: rx_bd[%x]=[%x:%x] sw_bd=[%p]\n",
Yuval Mintz44151ac2012-01-23 07:31:56 +00001130 i, j, rx_bd[1], rx_bd[0], sw_bd->data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001131 }
1132
Eilon Greenstein3196a882008-08-13 15:58:49 -07001133 start = RX_SGE(fp->rx_sge_prod);
1134 end = RX_SGE(fp->last_max_sge);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001135 for (j = start; j != end; j = RX_SGE(j + 1)) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001136 u32 *rx_sge = (u32 *)&fp->rx_sge_ring[j];
1137 struct sw_rx_page *sw_page = &fp->rx_page_ring[j];
1138
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00001139 BNX2X_ERR("fp%d: rx_sge[%x]=[%x:%x] sw_page=[%p]\n",
1140 i, j, rx_sge[1], rx_sge[0], sw_page->page);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001141 }
1142
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001143 start = RCQ_BD(fp->rx_comp_cons - 10);
1144 end = RCQ_BD(fp->rx_comp_cons + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001145 for (j = start; j != end; j = RCQ_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001146 u32 *cqe = (u32 *)&fp->rx_comp_ring[j];
1147
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00001148 BNX2X_ERR("fp%d: cqe[%x]=[%x:%x:%x:%x]\n",
1149 i, j, cqe[0], cqe[1], cqe[2], cqe[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001150 }
1151 }
1152
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001153 /* Tx */
Merav Sicron55c11942012-11-07 00:45:48 +00001154 for_each_valid_tx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001155 struct bnx2x_fastpath *fp = &bp->fp[i];
Yuval Mintze2611992014-08-17 16:47:47 +03001156
1157 if (!bp->fp)
1158 break;
1159
Ariel Elior6383c0b2011-07-14 08:31:57 +00001160 for_each_cos_in_tx_queue(fp, cos) {
Merav Sicron65565882012-06-19 07:48:26 +00001161 struct bnx2x_fp_txdata *txdata = fp->txdata_ptr[cos];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001162
Yuval Mintze2611992014-08-17 16:47:47 +03001163 if (!fp->txdata_ptr)
1164 break;
1165
1166 if (!txdata.tx_cons_sb)
1167 continue;
1168
Ariel Elior6383c0b2011-07-14 08:31:57 +00001169 start = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) - 10);
1170 end = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) + 245);
1171 for (j = start; j != end; j = TX_BD(j + 1)) {
1172 struct sw_tx_bd *sw_bd =
1173 &txdata->tx_buf_ring[j];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001174
Merav Sicron51c1a582012-03-18 10:33:38 +00001175 BNX2X_ERR("fp%d: txdata %d, packet[%x]=[%p,%x]\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00001176 i, cos, j, sw_bd->skb,
1177 sw_bd->first_bd);
1178 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001179
Ariel Elior6383c0b2011-07-14 08:31:57 +00001180 start = TX_BD(txdata->tx_bd_cons - 10);
1181 end = TX_BD(txdata->tx_bd_cons + 254);
1182 for (j = start; j != end; j = TX_BD(j + 1)) {
1183 u32 *tx_bd = (u32 *)&txdata->tx_desc_ring[j];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001184
Merav Sicron51c1a582012-03-18 10:33:38 +00001185 BNX2X_ERR("fp%d: txdata %d, tx_bd[%x]=[%x:%x:%x:%x]\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00001186 i, cos, j, tx_bd[0], tx_bd[1],
1187 tx_bd[2], tx_bd[3]);
1188 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001189 }
1190 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001191#endif
Yuval Mintz0155a272014-02-12 18:19:55 +02001192 if (IS_PF(bp)) {
1193 bnx2x_fw_dump(bp);
1194 bnx2x_mc_assert(bp);
1195 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001196 BNX2X_ERR("end crash dump -----------------\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001197}
1198
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001199/*
1200 * FLR Support for E2
1201 *
1202 * bnx2x_pf_flr_clnup() is called during nic_load in the per function HW
1203 * initialization.
1204 */
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001205#define FLR_WAIT_USEC 10000 /* 10 milliseconds */
Ariel Elior89db4ad2012-01-26 06:01:48 +00001206#define FLR_WAIT_INTERVAL 50 /* usec */
1207#define FLR_POLL_CNT (FLR_WAIT_USEC/FLR_WAIT_INTERVAL) /* 200 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001208
1209struct pbf_pN_buf_regs {
1210 int pN;
1211 u32 init_crd;
1212 u32 crd;
1213 u32 crd_freed;
1214};
1215
1216struct pbf_pN_cmd_regs {
1217 int pN;
1218 u32 lines_occup;
1219 u32 lines_freed;
1220};
1221
1222static void bnx2x_pbf_pN_buf_flushed(struct bnx2x *bp,
1223 struct pbf_pN_buf_regs *regs,
1224 u32 poll_count)
1225{
1226 u32 init_crd, crd, crd_start, crd_freed, crd_freed_start;
1227 u32 cur_cnt = poll_count;
1228
1229 crd_freed = crd_freed_start = REG_RD(bp, regs->crd_freed);
1230 crd = crd_start = REG_RD(bp, regs->crd);
1231 init_crd = REG_RD(bp, regs->init_crd);
1232
1233 DP(BNX2X_MSG_SP, "INIT CREDIT[%d] : %x\n", regs->pN, init_crd);
1234 DP(BNX2X_MSG_SP, "CREDIT[%d] : s:%x\n", regs->pN, crd);
1235 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: s:%x\n", regs->pN, crd_freed);
1236
1237 while ((crd != init_crd) && ((u32)SUB_S32(crd_freed, crd_freed_start) <
1238 (init_crd - crd_start))) {
1239 if (cur_cnt--) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001240 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001241 crd = REG_RD(bp, regs->crd);
1242 crd_freed = REG_RD(bp, regs->crd_freed);
1243 } else {
1244 DP(BNX2X_MSG_SP, "PBF tx buffer[%d] timed out\n",
1245 regs->pN);
1246 DP(BNX2X_MSG_SP, "CREDIT[%d] : c:%x\n",
1247 regs->pN, crd);
1248 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: c:%x\n",
1249 regs->pN, crd_freed);
1250 break;
1251 }
1252 }
1253 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF tx buffer[%d]\n",
Ariel Elior89db4ad2012-01-26 06:01:48 +00001254 poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001255}
1256
1257static void bnx2x_pbf_pN_cmd_flushed(struct bnx2x *bp,
1258 struct pbf_pN_cmd_regs *regs,
1259 u32 poll_count)
1260{
1261 u32 occup, to_free, freed, freed_start;
1262 u32 cur_cnt = poll_count;
1263
1264 occup = to_free = REG_RD(bp, regs->lines_occup);
1265 freed = freed_start = REG_RD(bp, regs->lines_freed);
1266
1267 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n", regs->pN, occup);
1268 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n", regs->pN, freed);
1269
1270 while (occup && ((u32)SUB_S32(freed, freed_start) < to_free)) {
1271 if (cur_cnt--) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001272 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001273 occup = REG_RD(bp, regs->lines_occup);
1274 freed = REG_RD(bp, regs->lines_freed);
1275 } else {
1276 DP(BNX2X_MSG_SP, "PBF cmd queue[%d] timed out\n",
1277 regs->pN);
1278 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n",
1279 regs->pN, occup);
1280 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n",
1281 regs->pN, freed);
1282 break;
1283 }
1284 }
1285 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF cmd queue[%d]\n",
Ariel Elior89db4ad2012-01-26 06:01:48 +00001286 poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001287}
1288
Eric Dumazet1191cb82012-04-27 21:39:21 +00001289static u32 bnx2x_flr_clnup_reg_poll(struct bnx2x *bp, u32 reg,
1290 u32 expected, u32 poll_count)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001291{
1292 u32 cur_cnt = poll_count;
1293 u32 val;
1294
1295 while ((val = REG_RD(bp, reg)) != expected && cur_cnt--)
Ariel Elior89db4ad2012-01-26 06:01:48 +00001296 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001297
1298 return val;
1299}
1300
Ariel Eliord16132c2013-01-01 05:22:42 +00001301int bnx2x_flr_clnup_poll_hw_counter(struct bnx2x *bp, u32 reg,
1302 char *msg, u32 poll_cnt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001303{
1304 u32 val = bnx2x_flr_clnup_reg_poll(bp, reg, 0, poll_cnt);
1305 if (val != 0) {
1306 BNX2X_ERR("%s usage count=%d\n", msg, val);
1307 return 1;
1308 }
1309 return 0;
1310}
1311
Ariel Eliord16132c2013-01-01 05:22:42 +00001312/* Common routines with VF FLR cleanup */
1313u32 bnx2x_flr_clnup_poll_count(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001314{
1315 /* adjust polling timeout */
1316 if (CHIP_REV_IS_EMUL(bp))
1317 return FLR_POLL_CNT * 2000;
1318
1319 if (CHIP_REV_IS_FPGA(bp))
1320 return FLR_POLL_CNT * 120;
1321
1322 return FLR_POLL_CNT;
1323}
1324
Ariel Eliord16132c2013-01-01 05:22:42 +00001325void bnx2x_tx_hw_flushed(struct bnx2x *bp, u32 poll_count)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001326{
1327 struct pbf_pN_cmd_regs cmd_regs[] = {
1328 {0, (CHIP_IS_E3B0(bp)) ?
1329 PBF_REG_TQ_OCCUPANCY_Q0 :
1330 PBF_REG_P0_TQ_OCCUPANCY,
1331 (CHIP_IS_E3B0(bp)) ?
1332 PBF_REG_TQ_LINES_FREED_CNT_Q0 :
1333 PBF_REG_P0_TQ_LINES_FREED_CNT},
1334 {1, (CHIP_IS_E3B0(bp)) ?
1335 PBF_REG_TQ_OCCUPANCY_Q1 :
1336 PBF_REG_P1_TQ_OCCUPANCY,
1337 (CHIP_IS_E3B0(bp)) ?
1338 PBF_REG_TQ_LINES_FREED_CNT_Q1 :
1339 PBF_REG_P1_TQ_LINES_FREED_CNT},
1340 {4, (CHIP_IS_E3B0(bp)) ?
1341 PBF_REG_TQ_OCCUPANCY_LB_Q :
1342 PBF_REG_P4_TQ_OCCUPANCY,
1343 (CHIP_IS_E3B0(bp)) ?
1344 PBF_REG_TQ_LINES_FREED_CNT_LB_Q :
1345 PBF_REG_P4_TQ_LINES_FREED_CNT}
1346 };
1347
1348 struct pbf_pN_buf_regs buf_regs[] = {
1349 {0, (CHIP_IS_E3B0(bp)) ?
1350 PBF_REG_INIT_CRD_Q0 :
1351 PBF_REG_P0_INIT_CRD ,
1352 (CHIP_IS_E3B0(bp)) ?
1353 PBF_REG_CREDIT_Q0 :
1354 PBF_REG_P0_CREDIT,
1355 (CHIP_IS_E3B0(bp)) ?
1356 PBF_REG_INTERNAL_CRD_FREED_CNT_Q0 :
1357 PBF_REG_P0_INTERNAL_CRD_FREED_CNT},
1358 {1, (CHIP_IS_E3B0(bp)) ?
1359 PBF_REG_INIT_CRD_Q1 :
1360 PBF_REG_P1_INIT_CRD,
1361 (CHIP_IS_E3B0(bp)) ?
1362 PBF_REG_CREDIT_Q1 :
1363 PBF_REG_P1_CREDIT,
1364 (CHIP_IS_E3B0(bp)) ?
1365 PBF_REG_INTERNAL_CRD_FREED_CNT_Q1 :
1366 PBF_REG_P1_INTERNAL_CRD_FREED_CNT},
1367 {4, (CHIP_IS_E3B0(bp)) ?
1368 PBF_REG_INIT_CRD_LB_Q :
1369 PBF_REG_P4_INIT_CRD,
1370 (CHIP_IS_E3B0(bp)) ?
1371 PBF_REG_CREDIT_LB_Q :
1372 PBF_REG_P4_CREDIT,
1373 (CHIP_IS_E3B0(bp)) ?
1374 PBF_REG_INTERNAL_CRD_FREED_CNT_LB_Q :
1375 PBF_REG_P4_INTERNAL_CRD_FREED_CNT},
1376 };
1377
1378 int i;
1379
1380 /* Verify the command queues are flushed P0, P1, P4 */
1381 for (i = 0; i < ARRAY_SIZE(cmd_regs); i++)
1382 bnx2x_pbf_pN_cmd_flushed(bp, &cmd_regs[i], poll_count);
1383
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001384 /* Verify the transmission buffers are flushed P0, P1, P4 */
1385 for (i = 0; i < ARRAY_SIZE(buf_regs); i++)
1386 bnx2x_pbf_pN_buf_flushed(bp, &buf_regs[i], poll_count);
1387}
1388
1389#define OP_GEN_PARAM(param) \
1390 (((param) << SDM_OP_GEN_COMP_PARAM_SHIFT) & SDM_OP_GEN_COMP_PARAM)
1391
1392#define OP_GEN_TYPE(type) \
1393 (((type) << SDM_OP_GEN_COMP_TYPE_SHIFT) & SDM_OP_GEN_COMP_TYPE)
1394
1395#define OP_GEN_AGG_VECT(index) \
1396 (((index) << SDM_OP_GEN_AGG_VECT_IDX_SHIFT) & SDM_OP_GEN_AGG_VECT_IDX)
1397
Ariel Eliord16132c2013-01-01 05:22:42 +00001398int bnx2x_send_final_clnup(struct bnx2x *bp, u8 clnup_func, u32 poll_cnt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001399{
Yuval Mintz86564c32013-01-23 03:21:50 +00001400 u32 op_gen_command = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001401 u32 comp_addr = BAR_CSTRORM_INTMEM +
1402 CSTORM_FINAL_CLEANUP_COMPLETE_OFFSET(clnup_func);
1403 int ret = 0;
1404
1405 if (REG_RD(bp, comp_addr)) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001406 BNX2X_ERR("Cleanup complete was not 0 before sending\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001407 return 1;
1408 }
1409
Yuval Mintz86564c32013-01-23 03:21:50 +00001410 op_gen_command |= OP_GEN_PARAM(XSTORM_AGG_INT_FINAL_CLEANUP_INDEX);
1411 op_gen_command |= OP_GEN_TYPE(XSTORM_AGG_INT_FINAL_CLEANUP_COMP_TYPE);
1412 op_gen_command |= OP_GEN_AGG_VECT(clnup_func);
1413 op_gen_command |= 1 << SDM_OP_GEN_AGG_VECT_IDX_VALID_SHIFT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001414
Ariel Elior89db4ad2012-01-26 06:01:48 +00001415 DP(BNX2X_MSG_SP, "sending FW Final cleanup\n");
Yuval Mintz86564c32013-01-23 03:21:50 +00001416 REG_WR(bp, XSDM_REG_OPERATION_GEN, op_gen_command);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001417
1418 if (bnx2x_flr_clnup_reg_poll(bp, comp_addr, 1, poll_cnt) != 1) {
1419 BNX2X_ERR("FW final cleanup did not succeed\n");
Merav Sicron51c1a582012-03-18 10:33:38 +00001420 DP(BNX2X_MSG_SP, "At timeout completion address contained %x\n",
1421 (REG_RD(bp, comp_addr)));
Ariel Eliord16132c2013-01-01 05:22:42 +00001422 bnx2x_panic();
1423 return 1;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001424 }
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001425 /* Zero completion for next FLR */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001426 REG_WR(bp, comp_addr, 0);
1427
1428 return ret;
1429}
1430
Ariel Eliorb56e9672013-01-01 05:22:32 +00001431u8 bnx2x_is_pcie_pending(struct pci_dev *dev)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001432{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001433 u16 status;
1434
Jiang Liu2a80eeb2012-08-20 13:26:51 -06001435 pcie_capability_read_word(dev, PCI_EXP_DEVSTA, &status);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001436 return status & PCI_EXP_DEVSTA_TRPND;
1437}
1438
1439/* PF FLR specific routines
1440*/
1441static int bnx2x_poll_hw_usage_counters(struct bnx2x *bp, u32 poll_cnt)
1442{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001443 /* wait for CFC PF usage-counter to zero (includes all the VFs) */
1444 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1445 CFC_REG_NUM_LCIDS_INSIDE_PF,
1446 "CFC PF usage counter timed out",
1447 poll_cnt))
1448 return 1;
1449
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001450 /* Wait for DQ PF usage-counter to zero (until DQ cleanup) */
1451 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1452 DORQ_REG_PF_USAGE_CNT,
1453 "DQ PF usage counter timed out",
1454 poll_cnt))
1455 return 1;
1456
1457 /* Wait for QM PF usage-counter to zero (until DQ cleanup) */
1458 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1459 QM_REG_PF_USG_CNT_0 + 4*BP_FUNC(bp),
1460 "QM PF usage counter timed out",
1461 poll_cnt))
1462 return 1;
1463
1464 /* Wait for Timer PF usage-counters to zero (until DQ cleanup) */
1465 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1466 TM_REG_LIN0_VNIC_UC + 4*BP_PORT(bp),
1467 "Timers VNIC usage counter timed out",
1468 poll_cnt))
1469 return 1;
1470 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1471 TM_REG_LIN0_NUM_SCANS + 4*BP_PORT(bp),
1472 "Timers NUM_SCANS usage counter timed out",
1473 poll_cnt))
1474 return 1;
1475
1476 /* Wait DMAE PF usage counter to zero */
1477 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1478 dmae_reg_go_c[INIT_DMAE_C(bp)],
Yuval Mintz6bf07b82013-06-02 00:06:20 +00001479 "DMAE command register timed out",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001480 poll_cnt))
1481 return 1;
1482
1483 return 0;
1484}
1485
1486static void bnx2x_hw_enable_status(struct bnx2x *bp)
1487{
1488 u32 val;
1489
1490 val = REG_RD(bp, CFC_REG_WEAK_ENABLE_PF);
1491 DP(BNX2X_MSG_SP, "CFC_REG_WEAK_ENABLE_PF is 0x%x\n", val);
1492
1493 val = REG_RD(bp, PBF_REG_DISABLE_PF);
1494 DP(BNX2X_MSG_SP, "PBF_REG_DISABLE_PF is 0x%x\n", val);
1495
1496 val = REG_RD(bp, IGU_REG_PCI_PF_MSI_EN);
1497 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSI_EN is 0x%x\n", val);
1498
1499 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_EN);
1500 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_EN is 0x%x\n", val);
1501
1502 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_FUNC_MASK);
1503 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_FUNC_MASK is 0x%x\n", val);
1504
1505 val = REG_RD(bp, PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR);
1506 DP(BNX2X_MSG_SP, "PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR is 0x%x\n", val);
1507
1508 val = REG_RD(bp, PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR);
1509 DP(BNX2X_MSG_SP, "PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR is 0x%x\n", val);
1510
1511 val = REG_RD(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER);
1512 DP(BNX2X_MSG_SP, "PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER is 0x%x\n",
1513 val);
1514}
1515
1516static int bnx2x_pf_flr_clnup(struct bnx2x *bp)
1517{
1518 u32 poll_cnt = bnx2x_flr_clnup_poll_count(bp);
1519
1520 DP(BNX2X_MSG_SP, "Cleanup after FLR PF[%d]\n", BP_ABS_FUNC(bp));
1521
1522 /* Re-enable PF target read access */
1523 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
1524
1525 /* Poll HW usage counters */
Ariel Elior89db4ad2012-01-26 06:01:48 +00001526 DP(BNX2X_MSG_SP, "Polling usage counters\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001527 if (bnx2x_poll_hw_usage_counters(bp, poll_cnt))
1528 return -EBUSY;
1529
1530 /* Zero the igu 'trailing edge' and 'leading edge' */
1531
1532 /* Send the FW cleanup command */
1533 if (bnx2x_send_final_clnup(bp, (u8)BP_FUNC(bp), poll_cnt))
1534 return -EBUSY;
1535
1536 /* ATC cleanup */
1537
1538 /* Verify TX hw is flushed */
1539 bnx2x_tx_hw_flushed(bp, poll_cnt);
1540
1541 /* Wait 100ms (not adjusted according to platform) */
1542 msleep(100);
1543
1544 /* Verify no pending pci transactions */
1545 if (bnx2x_is_pcie_pending(bp->pdev))
1546 BNX2X_ERR("PCIE Transactions still pending\n");
1547
1548 /* Debug */
1549 bnx2x_hw_enable_status(bp);
1550
1551 /*
1552 * Master enable - Due to WB DMAE writes performed before this
1553 * register is re-initialized as part of the regular function init
1554 */
1555 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
1556
1557 return 0;
1558}
1559
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001560static void bnx2x_hc_int_enable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001561{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001562 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001563 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
1564 u32 val = REG_RD(bp, addr);
Dmitry Kravkov69c326b2012-05-02 01:16:33 +00001565 bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
1566 bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
1567 bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001568
1569 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001570 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1571 HC_CONFIG_0_REG_INT_LINE_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001572 val |= (HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1573 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Dmitry Kravkov69c326b2012-05-02 01:16:33 +00001574 if (single_msix)
1575 val |= HC_CONFIG_0_REG_SINGLE_ISR_EN_0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001576 } else if (msi) {
1577 val &= ~HC_CONFIG_0_REG_INT_LINE_EN_0;
1578 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1579 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1580 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001581 } else {
1582 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001583 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001584 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1585 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001586
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001587 if (!CHIP_IS_E1(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001588 DP(NETIF_MSG_IFUP,
1589 "write %x to HC %d (addr 0x%x)\n", val, port, addr);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001590
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001591 REG_WR(bp, addr, val);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001592
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001593 val &= ~HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0;
1594 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001595 }
1596
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001597 if (CHIP_IS_E1(bp))
1598 REG_WR(bp, HC_REG_INT_MASK + port*4, 0x1FFFF);
1599
Merav Sicron51c1a582012-03-18 10:33:38 +00001600 DP(NETIF_MSG_IFUP,
1601 "write %x to HC %d (addr 0x%x) mode %s\n", val, port, addr,
1602 (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001603
1604 REG_WR(bp, addr, val);
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001605 /*
1606 * Ensure that HC_CONFIG is written before leading/trailing edge config
1607 */
1608 mmiowb();
1609 barrier();
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001610
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001611 if (!CHIP_IS_E1(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001612 /* init leading/trailing edge */
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00001613 if (IS_MF(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04001614 val = (0xee0f | (1 << (BP_VN(bp) + 4)));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001615 if (bp->port.pmf)
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001616 /* enable nig and gpio3 attention */
1617 val |= 0x1100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001618 } else
1619 val = 0xffff;
1620
1621 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
1622 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
1623 }
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001624
1625 /* Make sure that interrupts are indeed enabled from here on */
1626 mmiowb();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001627}
1628
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001629static void bnx2x_igu_int_enable(struct bnx2x *bp)
1630{
1631 u32 val;
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00001632 bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
1633 bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
1634 bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001635
1636 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
1637
1638 if (msix) {
1639 val &= ~(IGU_PF_CONF_INT_LINE_EN |
1640 IGU_PF_CONF_SINGLE_ISR_EN);
Yuval Mintzebe61d82013-01-14 05:11:48 +00001641 val |= (IGU_PF_CONF_MSI_MSIX_EN |
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001642 IGU_PF_CONF_ATTN_BIT_EN);
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00001643
1644 if (single_msix)
1645 val |= IGU_PF_CONF_SINGLE_ISR_EN;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001646 } else if (msi) {
1647 val &= ~IGU_PF_CONF_INT_LINE_EN;
Yuval Mintzebe61d82013-01-14 05:11:48 +00001648 val |= (IGU_PF_CONF_MSI_MSIX_EN |
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001649 IGU_PF_CONF_ATTN_BIT_EN |
1650 IGU_PF_CONF_SINGLE_ISR_EN);
1651 } else {
1652 val &= ~IGU_PF_CONF_MSI_MSIX_EN;
Yuval Mintzebe61d82013-01-14 05:11:48 +00001653 val |= (IGU_PF_CONF_INT_LINE_EN |
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001654 IGU_PF_CONF_ATTN_BIT_EN |
1655 IGU_PF_CONF_SINGLE_ISR_EN);
1656 }
1657
Yuval Mintzebe61d82013-01-14 05:11:48 +00001658 /* Clean previous status - need to configure igu prior to ack*/
1659 if ((!msix) || single_msix) {
1660 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1661 bnx2x_ack_int(bp);
1662 }
1663
1664 val |= IGU_PF_CONF_FUNC_EN;
1665
Merav Sicron51c1a582012-03-18 10:33:38 +00001666 DP(NETIF_MSG_IFUP, "write 0x%x to IGU mode %s\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001667 val, (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
1668
1669 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1670
Yuval Mintz79a85572012-04-03 18:41:25 +00001671 if (val & IGU_PF_CONF_INT_LINE_EN)
1672 pci_intx(bp->pdev, true);
1673
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001674 barrier();
1675
1676 /* init leading/trailing edge */
1677 if (IS_MF(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04001678 val = (0xee0f | (1 << (BP_VN(bp) + 4)));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001679 if (bp->port.pmf)
1680 /* enable nig and gpio3 attention */
1681 val |= 0x1100;
1682 } else
1683 val = 0xffff;
1684
1685 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
1686 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
1687
1688 /* Make sure that interrupts are indeed enabled from here on */
1689 mmiowb();
1690}
1691
1692void bnx2x_int_enable(struct bnx2x *bp)
1693{
1694 if (bp->common.int_block == INT_BLOCK_HC)
1695 bnx2x_hc_int_enable(bp);
1696 else
1697 bnx2x_igu_int_enable(bp);
1698}
1699
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001700void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001701{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001702 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001703 int i, offset;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001704
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07001705 if (disable_hw)
1706 /* prevent the HW from sending interrupts */
1707 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001708
1709 /* make sure all ISRs are done */
1710 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001711 synchronize_irq(bp->msix_table[0].vector);
1712 offset = 1;
Merav Sicron55c11942012-11-07 00:45:48 +00001713 if (CNIC_SUPPORT(bp))
1714 offset++;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001715 for_each_eth_queue(bp, i)
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00001716 synchronize_irq(bp->msix_table[offset++].vector);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001717 } else
1718 synchronize_irq(bp->pdev->irq);
1719
1720 /* make sure sp_task is not running */
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001721 cancel_delayed_work(&bp->sp_task);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00001722 cancel_delayed_work(&bp->period_task);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001723 flush_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001724}
1725
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001726/* fast path */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001727
1728/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001729 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001730 */
1731
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001732/* Return true if succeeded to acquire the lock */
1733static bool bnx2x_trylock_hw_lock(struct bnx2x *bp, u32 resource)
1734{
1735 u32 lock_status;
1736 u32 resource_bit = (1 << resource);
1737 int func = BP_FUNC(bp);
1738 u32 hw_lock_control_reg;
1739
Merav Sicron51c1a582012-03-18 10:33:38 +00001740 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
1741 "Trying to take a lock on resource %d\n", resource);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001742
1743 /* Validating that the resource is within range */
1744 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001745 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001746 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1747 resource, HW_LOCK_MAX_RESOURCE_VALUE);
Eric Dumazet0fdf4d02010-08-26 22:03:53 -07001748 return false;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001749 }
1750
1751 if (func <= 5)
1752 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1753 else
1754 hw_lock_control_reg =
1755 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1756
1757 /* Try to acquire the lock */
1758 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1759 lock_status = REG_RD(bp, hw_lock_control_reg);
1760 if (lock_status & resource_bit)
1761 return true;
1762
Merav Sicron51c1a582012-03-18 10:33:38 +00001763 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
1764 "Failed to get a lock on resource %d\n", resource);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001765 return false;
1766}
1767
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001768/**
1769 * bnx2x_get_leader_lock_resource - get the recovery leader resource id
1770 *
1771 * @bp: driver handle
1772 *
1773 * Returns the recovery leader resource id according to the engine this function
1774 * belongs to. Currently only only 2 engines is supported.
1775 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00001776static int bnx2x_get_leader_lock_resource(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001777{
1778 if (BP_PATH(bp))
1779 return HW_LOCK_RESOURCE_RECOVERY_LEADER_1;
1780 else
1781 return HW_LOCK_RESOURCE_RECOVERY_LEADER_0;
1782}
1783
1784/**
Yuval Mintz2de67432013-01-23 03:21:43 +00001785 * bnx2x_trylock_leader_lock- try to acquire a leader lock.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001786 *
1787 * @bp: driver handle
1788 *
Yuval Mintz2de67432013-01-23 03:21:43 +00001789 * Tries to acquire a leader lock for current engine.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001790 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00001791static bool bnx2x_trylock_leader_lock(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001792{
1793 return bnx2x_trylock_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
1794}
1795
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001796static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err);
Merav Sicron55c11942012-11-07 00:45:48 +00001797
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001798/* schedule the sp task and mark that interrupt occurred (runs from ISR) */
1799static int bnx2x_schedule_sp_task(struct bnx2x *bp)
1800{
1801 /* Set the interrupt occurred bit for the sp-task to recognize it
1802 * must ack the interrupt and transition according to the IGU
1803 * state machine.
1804 */
1805 atomic_set(&bp->interrupt_occurred, 1);
1806
1807 /* The sp_task must execute only after this bit
1808 * is set, otherwise we will get out of sync and miss all
1809 * further interrupts. Hence, the barrier.
1810 */
1811 smp_wmb();
1812
1813 /* schedule sp_task to workqueue */
1814 return queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
1815}
Eilon Greenstein3196a882008-08-13 15:58:49 -07001816
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001817void bnx2x_sp_event(struct bnx2x_fastpath *fp, union eth_rx_cqe *rr_cqe)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001818{
1819 struct bnx2x *bp = fp->bp;
1820 int cid = SW_CID(rr_cqe->ramrod_cqe.conn_and_cmd_data);
1821 int command = CQE_CMD(rr_cqe->ramrod_cqe.conn_and_cmd_data);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001822 enum bnx2x_queue_cmd drv_cmd = BNX2X_Q_CMD_MAX;
Barak Witkowski15192a82012-06-19 07:48:28 +00001823 struct bnx2x_queue_sp_obj *q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001824
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001825 DP(BNX2X_MSG_SP,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001826 "fp %d cid %d got ramrod #%d state is %x type is %d\n",
Eilon Greenstein0626b892009-02-12 08:38:14 +00001827 fp->index, cid, command, bp->state,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001828 rr_cqe->ramrod_cqe.ramrod_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001829
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001830 /* If cid is within VF range, replace the slowpath object with the
1831 * one corresponding to this VF
1832 */
1833 if (cid >= BNX2X_FIRST_VF_CID &&
1834 cid < BNX2X_FIRST_VF_CID + BNX2X_VF_CIDS)
1835 bnx2x_iov_set_queue_sp_obj(bp, cid, &q_obj);
1836
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001837 switch (command) {
1838 case (RAMROD_CMD_ID_ETH_CLIENT_UPDATE):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001839 DP(BNX2X_MSG_SP, "got UPDATE ramrod. CID %d\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001840 drv_cmd = BNX2X_Q_CMD_UPDATE;
1841 break;
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001842
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001843 case (RAMROD_CMD_ID_ETH_CLIENT_SETUP):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001844 DP(BNX2X_MSG_SP, "got MULTI[%d] setup ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001845 drv_cmd = BNX2X_Q_CMD_SETUP;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001846 break;
1847
Ariel Elior6383c0b2011-07-14 08:31:57 +00001848 case (RAMROD_CMD_ID_ETH_TX_QUEUE_SETUP):
Merav Sicron51c1a582012-03-18 10:33:38 +00001849 DP(BNX2X_MSG_SP, "got MULTI[%d] tx-only setup ramrod\n", cid);
Ariel Elior6383c0b2011-07-14 08:31:57 +00001850 drv_cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
1851 break;
1852
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001853 case (RAMROD_CMD_ID_ETH_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001854 DP(BNX2X_MSG_SP, "got MULTI[%d] halt ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001855 drv_cmd = BNX2X_Q_CMD_HALT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001856 break;
1857
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001858 case (RAMROD_CMD_ID_ETH_TERMINATE):
Yuval Mintz6bf07b82013-06-02 00:06:20 +00001859 DP(BNX2X_MSG_SP, "got MULTI[%d] terminate ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001860 drv_cmd = BNX2X_Q_CMD_TERMINATE;
1861 break;
1862
1863 case (RAMROD_CMD_ID_ETH_EMPTY):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001864 DP(BNX2X_MSG_SP, "got MULTI[%d] empty ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001865 drv_cmd = BNX2X_Q_CMD_EMPTY;
Eliezer Tamir49d66772008-02-28 11:53:13 -08001866 break;
1867
Michal Kalderon14a94eb2014-02-12 18:19:53 +02001868 case (RAMROD_CMD_ID_ETH_TPA_UPDATE):
1869 DP(BNX2X_MSG_SP, "got tpa update ramrod CID=%d\n", cid);
1870 drv_cmd = BNX2X_Q_CMD_UPDATE_TPA;
1871 break;
1872
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001873 default:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001874 BNX2X_ERR("unexpected MC reply (%d) on fp[%d]\n",
1875 command, fp->index);
1876 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001877 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001878
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001879 if ((drv_cmd != BNX2X_Q_CMD_MAX) &&
1880 q_obj->complete_cmd(bp, q_obj, drv_cmd))
1881 /* q_obj->complete_cmd() failure means that this was
1882 * an unexpected completion.
1883 *
1884 * In this case we don't want to increase the bp->spq_left
1885 * because apparently we haven't sent this command the first
1886 * place.
1887 */
1888#ifdef BNX2X_STOP_ON_ERROR
1889 bnx2x_panic();
1890#else
1891 return;
1892#endif
1893
Peter Zijlstra4e857c52014-03-17 18:06:10 +01001894 smp_mb__before_atomic();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08001895 atomic_inc(&bp->cq_spq_left);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001896 /* push the change in bp->spq_left and towards the memory */
Peter Zijlstra4e857c52014-03-17 18:06:10 +01001897 smp_mb__after_atomic();
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001898
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001899 DP(BNX2X_MSG_SP, "bp->cq_spq_left %x\n", atomic_read(&bp->cq_spq_left));
1900
Barak Witkowskia3348722012-04-23 03:04:46 +00001901 if ((drv_cmd == BNX2X_Q_CMD_UPDATE) && (IS_FCOE_FP(fp)) &&
1902 (!!test_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state))) {
1903 /* if Q update ramrod is completed for last Q in AFEX vif set
1904 * flow, then ACK MCP at the end
1905 *
1906 * mark pending ACK to MCP bit.
1907 * prevent case that both bits are cleared.
1908 * At the end of load/unload driver checks that
Yuval Mintz2de67432013-01-23 03:21:43 +00001909 * sp_state is cleared, and this order prevents
Barak Witkowskia3348722012-04-23 03:04:46 +00001910 * races
1911 */
Peter Zijlstra4e857c52014-03-17 18:06:10 +01001912 smp_mb__before_atomic();
Barak Witkowskia3348722012-04-23 03:04:46 +00001913 set_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK, &bp->sp_state);
1914 wmb();
1915 clear_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
Peter Zijlstra4e857c52014-03-17 18:06:10 +01001916 smp_mb__after_atomic();
Barak Witkowskia3348722012-04-23 03:04:46 +00001917
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001918 /* schedule the sp task as mcp ack is required */
1919 bnx2x_schedule_sp_task(bp);
Barak Witkowskia3348722012-04-23 03:04:46 +00001920 }
1921
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001922 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001923}
1924
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001925irqreturn_t bnx2x_interrupt(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001926{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001927 struct bnx2x *bp = netdev_priv(dev_instance);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001928 u16 status = bnx2x_ack_int(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001929 u16 mask;
Eilon Greensteinca003922009-08-12 22:53:28 -07001930 int i;
Ariel Elior6383c0b2011-07-14 08:31:57 +00001931 u8 cos;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001932
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001933 /* Return here if interrupt is shared and it's not for us */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001934 if (unlikely(status == 0)) {
1935 DP(NETIF_MSG_INTR, "not our interrupt!\n");
1936 return IRQ_NONE;
1937 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00001938 DP(NETIF_MSG_INTR, "got an interrupt status 0x%x\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001939
Eilon Greenstein3196a882008-08-13 15:58:49 -07001940#ifdef BNX2X_STOP_ON_ERROR
1941 if (unlikely(bp->panic))
1942 return IRQ_HANDLED;
1943#endif
1944
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001945 for_each_eth_queue(bp, i) {
Eilon Greensteinca003922009-08-12 22:53:28 -07001946 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001947
Merav Sicron55c11942012-11-07 00:45:48 +00001948 mask = 0x2 << (fp->index + CNIC_SUPPORT(bp));
Eilon Greensteinca003922009-08-12 22:53:28 -07001949 if (status & mask) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001950 /* Handle Rx or Tx according to SB id */
Ariel Elior6383c0b2011-07-14 08:31:57 +00001951 for_each_cos_in_tx_queue(fp, cos)
Merav Sicron65565882012-06-19 07:48:26 +00001952 prefetch(fp->txdata_ptr[cos]->tx_cons_sb);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001953 prefetch(&fp->sb_running_index[SM_RX_ID]);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001954 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
Eilon Greensteinca003922009-08-12 22:53:28 -07001955 status &= ~mask;
1956 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001957 }
1958
Merav Sicron55c11942012-11-07 00:45:48 +00001959 if (CNIC_SUPPORT(bp)) {
1960 mask = 0x2;
1961 if (status & (mask | 0x1)) {
1962 struct cnic_ops *c_ops = NULL;
Michael Chan993ac7b2009-10-10 13:46:56 +00001963
Michael Chanad9b4352013-01-23 03:21:52 +00001964 rcu_read_lock();
1965 c_ops = rcu_dereference(bp->cnic_ops);
1966 if (c_ops && (bp->cnic_eth_dev.drv_state &
1967 CNIC_DRV_STATE_HANDLES_IRQ))
1968 c_ops->cnic_handler(bp->cnic_data, NULL);
1969 rcu_read_unlock();
Merav Sicron55c11942012-11-07 00:45:48 +00001970
1971 status &= ~mask;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001972 }
Michael Chan993ac7b2009-10-10 13:46:56 +00001973 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001974
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001975 if (unlikely(status & 0x1)) {
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001976
1977 /* schedule sp task to perform default status block work, ack
1978 * attentions and enable interrupts.
1979 */
1980 bnx2x_schedule_sp_task(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001981
1982 status &= ~0x1;
1983 if (!status)
1984 return IRQ_HANDLED;
1985 }
1986
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001987 if (unlikely(status))
1988 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status 0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001989 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001990
1991 return IRQ_HANDLED;
1992}
1993
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001994/* Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001995
1996/*
1997 * General service functions
1998 */
1999
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002000int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08002001{
Eliezer Tamirf1410642008-02-28 11:51:50 -08002002 u32 lock_status;
2003 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002004 int func = BP_FUNC(bp);
2005 u32 hw_lock_control_reg;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002006 int cnt;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002007
2008 /* Validating that the resource is within range */
2009 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00002010 BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002011 resource, HW_LOCK_MAX_RESOURCE_VALUE);
2012 return -EINVAL;
2013 }
2014
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002015 if (func <= 5) {
2016 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
2017 } else {
2018 hw_lock_control_reg =
2019 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
2020 }
2021
Eliezer Tamirf1410642008-02-28 11:51:50 -08002022 /* Validating that the resource is not already taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002023 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002024 if (lock_status & resource_bit) {
Merav Sicron51c1a582012-03-18 10:33:38 +00002025 BNX2X_ERR("lock_status 0x%x resource_bit 0x%x\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002026 lock_status, resource_bit);
2027 return -EEXIST;
2028 }
2029
Eilon Greenstein46230476b2008-08-25 15:23:30 -07002030 /* Try for 5 second every 5ms */
2031 for (cnt = 0; cnt < 1000; cnt++) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08002032 /* Try to acquire the lock */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002033 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
2034 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002035 if (lock_status & resource_bit)
2036 return 0;
2037
Yuval Mintz639d65b2013-06-02 00:06:21 +00002038 usleep_range(5000, 10000);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002039 }
Merav Sicron51c1a582012-03-18 10:33:38 +00002040 BNX2X_ERR("Timeout\n");
Eliezer Tamirf1410642008-02-28 11:51:50 -08002041 return -EAGAIN;
2042}
2043
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002044int bnx2x_release_leader_lock(struct bnx2x *bp)
2045{
2046 return bnx2x_release_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
2047}
2048
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002049int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08002050{
2051 u32 lock_status;
2052 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002053 int func = BP_FUNC(bp);
2054 u32 hw_lock_control_reg;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002055
2056 /* Validating that the resource is within range */
2057 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00002058 BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002059 resource, HW_LOCK_MAX_RESOURCE_VALUE);
2060 return -EINVAL;
2061 }
2062
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002063 if (func <= 5) {
2064 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
2065 } else {
2066 hw_lock_control_reg =
2067 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
2068 }
2069
Eliezer Tamirf1410642008-02-28 11:51:50 -08002070 /* Validating that the resource is currently taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002071 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002072 if (!(lock_status & resource_bit)) {
Yuval Mintz6bf07b82013-06-02 00:06:20 +00002073 BNX2X_ERR("lock_status 0x%x resource_bit 0x%x. Unlock was called but lock wasn't taken!\n",
2074 lock_status, resource_bit);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002075 return -EFAULT;
2076 }
2077
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002078 REG_WR(bp, hw_lock_control_reg, resource_bit);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002079 return 0;
2080}
2081
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002082int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port)
2083{
2084 /* The GPIO should be swapped if swap register is set and active */
2085 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
2086 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
2087 int gpio_shift = gpio_num +
2088 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2089 u32 gpio_mask = (1 << gpio_shift);
2090 u32 gpio_reg;
2091 int value;
2092
2093 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2094 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2095 return -EINVAL;
2096 }
2097
2098 /* read GPIO value */
2099 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
2100
2101 /* get the requested pin value */
2102 if ((gpio_reg & gpio_mask) == gpio_mask)
2103 value = 1;
2104 else
2105 value = 0;
2106
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002107 return value;
2108}
2109
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002110int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
Eliezer Tamirf1410642008-02-28 11:51:50 -08002111{
2112 /* The GPIO should be swapped if swap register is set and active */
2113 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002114 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002115 int gpio_shift = gpio_num +
2116 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2117 u32 gpio_mask = (1 << gpio_shift);
2118 u32 gpio_reg;
2119
2120 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2121 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2122 return -EINVAL;
2123 }
2124
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002125 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002126 /* read GPIO and mask except the float bits */
2127 gpio_reg = (REG_RD(bp, MISC_REG_GPIO) & MISC_REGISTERS_GPIO_FLOAT);
2128
2129 switch (mode) {
2130 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
Merav Sicron51c1a582012-03-18 10:33:38 +00002131 DP(NETIF_MSG_LINK,
2132 "Set GPIO %d (shift %d) -> output low\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002133 gpio_num, gpio_shift);
2134 /* clear FLOAT and set CLR */
2135 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2136 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_CLR_POS);
2137 break;
2138
2139 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
Merav Sicron51c1a582012-03-18 10:33:38 +00002140 DP(NETIF_MSG_LINK,
2141 "Set GPIO %d (shift %d) -> output high\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002142 gpio_num, gpio_shift);
2143 /* clear FLOAT and set SET */
2144 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2145 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_SET_POS);
2146 break;
2147
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002148 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
Merav Sicron51c1a582012-03-18 10:33:38 +00002149 DP(NETIF_MSG_LINK,
2150 "Set GPIO %d (shift %d) -> input\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002151 gpio_num, gpio_shift);
2152 /* set FLOAT */
2153 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2154 break;
2155
2156 default:
2157 break;
2158 }
2159
2160 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002161 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002162
2163 return 0;
2164}
2165
Yaniv Rosner0d40f0d2011-06-14 01:34:27 +00002166int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode)
2167{
2168 u32 gpio_reg = 0;
2169 int rc = 0;
2170
2171 /* Any port swapping should be handled by caller. */
2172
2173 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2174 /* read GPIO and mask except the float bits */
2175 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
2176 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_FLOAT_POS);
2177 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_CLR_POS);
2178 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_SET_POS);
2179
2180 switch (mode) {
2181 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
2182 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output low\n", pins);
2183 /* set CLR */
2184 gpio_reg |= (pins << MISC_REGISTERS_GPIO_CLR_POS);
2185 break;
2186
2187 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
2188 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output high\n", pins);
2189 /* set SET */
2190 gpio_reg |= (pins << MISC_REGISTERS_GPIO_SET_POS);
2191 break;
2192
2193 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
2194 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> input\n", pins);
2195 /* set FLOAT */
2196 gpio_reg |= (pins << MISC_REGISTERS_GPIO_FLOAT_POS);
2197 break;
2198
2199 default:
2200 BNX2X_ERR("Invalid GPIO mode assignment %d\n", mode);
2201 rc = -EINVAL;
2202 break;
2203 }
2204
2205 if (rc == 0)
2206 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
2207
2208 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2209
2210 return rc;
2211}
2212
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002213int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
2214{
2215 /* The GPIO should be swapped if swap register is set and active */
2216 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
2217 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
2218 int gpio_shift = gpio_num +
2219 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2220 u32 gpio_mask = (1 << gpio_shift);
2221 u32 gpio_reg;
2222
2223 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2224 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2225 return -EINVAL;
2226 }
2227
2228 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2229 /* read GPIO int */
2230 gpio_reg = REG_RD(bp, MISC_REG_GPIO_INT);
2231
2232 switch (mode) {
2233 case MISC_REGISTERS_GPIO_INT_OUTPUT_CLR:
Merav Sicron51c1a582012-03-18 10:33:38 +00002234 DP(NETIF_MSG_LINK,
2235 "Clear GPIO INT %d (shift %d) -> output low\n",
2236 gpio_num, gpio_shift);
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002237 /* clear SET and set CLR */
2238 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2239 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2240 break;
2241
2242 case MISC_REGISTERS_GPIO_INT_OUTPUT_SET:
Merav Sicron51c1a582012-03-18 10:33:38 +00002243 DP(NETIF_MSG_LINK,
2244 "Set GPIO INT %d (shift %d) -> output high\n",
2245 gpio_num, gpio_shift);
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002246 /* clear CLR and set SET */
2247 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2248 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2249 break;
2250
2251 default:
2252 break;
2253 }
2254
2255 REG_WR(bp, MISC_REG_GPIO_INT, gpio_reg);
2256 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2257
2258 return 0;
2259}
2260
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002261static int bnx2x_set_spio(struct bnx2x *bp, int spio, u32 mode)
Eliezer Tamirf1410642008-02-28 11:51:50 -08002262{
Eliezer Tamirf1410642008-02-28 11:51:50 -08002263 u32 spio_reg;
2264
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002265 /* Only 2 SPIOs are configurable */
2266 if ((spio != MISC_SPIO_SPIO4) && (spio != MISC_SPIO_SPIO5)) {
2267 BNX2X_ERR("Invalid SPIO 0x%x\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002268 return -EINVAL;
2269 }
2270
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002271 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002272 /* read SPIO and mask except the float bits */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002273 spio_reg = (REG_RD(bp, MISC_REG_SPIO) & MISC_SPIO_FLOAT);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002274
2275 switch (mode) {
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002276 case MISC_SPIO_OUTPUT_LOW:
2277 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> output low\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002278 /* clear FLOAT and set CLR */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002279 spio_reg &= ~(spio << MISC_SPIO_FLOAT_POS);
2280 spio_reg |= (spio << MISC_SPIO_CLR_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002281 break;
2282
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002283 case MISC_SPIO_OUTPUT_HIGH:
2284 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> output high\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002285 /* clear FLOAT and set SET */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002286 spio_reg &= ~(spio << MISC_SPIO_FLOAT_POS);
2287 spio_reg |= (spio << MISC_SPIO_SET_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002288 break;
2289
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002290 case MISC_SPIO_INPUT_HI_Z:
2291 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> input\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002292 /* set FLOAT */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002293 spio_reg |= (spio << MISC_SPIO_FLOAT_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002294 break;
2295
2296 default:
2297 break;
2298 }
2299
2300 REG_WR(bp, MISC_REG_SPIO, spio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002301 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002302
2303 return 0;
2304}
2305
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002306void bnx2x_calc_fc_adv(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002307{
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002308 u8 cfg_idx = bnx2x_get_link_cfg_idx(bp);
Eilon Greensteinad33ea32009-01-14 21:24:57 -08002309 switch (bp->link_vars.ieee_fc &
2310 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002311 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002312 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002313 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002314 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002315
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002316 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002317 bp->port.advertising[cfg_idx] |= (ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002318 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002319 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002320
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002321 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002322 bp->port.advertising[cfg_idx] |= ADVERTISED_Asym_Pause;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002323 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002324
Eliezer Tamirf1410642008-02-28 11:51:50 -08002325 default:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002326 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002327 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002328 break;
2329 }
2330}
2331
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002332static void bnx2x_set_requested_fc(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002333{
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002334 /* Initialize link parameters structure variables
2335 * It is recommended to turn off RX FC for jumbo frames
2336 * for better performance
2337 */
2338 if (CHIP_IS_E1x(bp) && (bp->dev->mtu > 5000))
2339 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_TX;
2340 else
2341 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH;
2342}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002343
Dmitry Kravkov9156b302013-08-19 09:11:56 +03002344static void bnx2x_init_dropless_fc(struct bnx2x *bp)
2345{
2346 u32 pause_enabled = 0;
2347
2348 if (!CHIP_IS_E1(bp) && bp->dropless_fc && bp->link_vars.link_up) {
2349 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX)
2350 pause_enabled = 1;
2351
2352 REG_WR(bp, BAR_USTRORM_INTMEM +
2353 USTORM_ETH_PAUSE_ENABLED_OFFSET(BP_PORT(bp)),
2354 pause_enabled);
2355 }
2356
2357 DP(NETIF_MSG_IFUP | NETIF_MSG_LINK, "dropless_fc is %s\n",
2358 pause_enabled ? "enabled" : "disabled");
2359}
2360
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002361int bnx2x_initial_phy_init(struct bnx2x *bp, int load_mode)
2362{
2363 int rc, cfx_idx = bnx2x_get_link_cfg_idx(bp);
2364 u16 req_line_speed = bp->link_params.req_line_speed[cfx_idx];
2365
2366 if (!BP_NOMCP(bp)) {
2367 bnx2x_set_requested_fc(bp);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002368 bnx2x_acquire_phy_lock(bp);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002369
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002370 if (load_mode == LOAD_DIAG) {
Yaniv Rosner1cb0c782011-07-24 03:53:21 +00002371 struct link_params *lp = &bp->link_params;
2372 lp->loopback_mode = LOOPBACK_XGXS;
2373 /* do PHY loopback at 10G speed, if possible */
2374 if (lp->req_line_speed[cfx_idx] < SPEED_10000) {
2375 if (lp->speed_cap_mask[cfx_idx] &
2376 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
2377 lp->req_line_speed[cfx_idx] =
2378 SPEED_10000;
2379 else
2380 lp->req_line_speed[cfx_idx] =
2381 SPEED_1000;
2382 }
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002383 }
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002384
Merav Sicron8970b2e2012-06-19 07:48:22 +00002385 if (load_mode == LOAD_LOOPBACK_EXT) {
2386 struct link_params *lp = &bp->link_params;
2387 lp->loopback_mode = LOOPBACK_EXT;
2388 }
2389
Eilon Greenstein19680c42008-08-13 15:47:33 -07002390 rc = bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002391
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002392 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002393
Dmitry Kravkov9156b302013-08-19 09:11:56 +03002394 bnx2x_init_dropless_fc(bp);
2395
Eilon Greenstein3c96c682009-01-14 21:25:31 -08002396 bnx2x_calc_fc_adv(bp);
2397
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002398 if (bp->link_vars.link_up) {
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002399 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002400 bnx2x_link_report(bp);
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002401 }
2402 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002403 bp->link_params.req_line_speed[cfx_idx] = req_line_speed;
Eilon Greenstein19680c42008-08-13 15:47:33 -07002404 return rc;
2405 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00002406 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
Eilon Greenstein19680c42008-08-13 15:47:33 -07002407 return -EINVAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002408}
2409
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002410void bnx2x_link_set(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002411{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002412 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002413 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002414 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002415 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002416
Dmitry Kravkov9156b302013-08-19 09:11:56 +03002417 bnx2x_init_dropless_fc(bp);
2418
Eilon Greenstein19680c42008-08-13 15:47:33 -07002419 bnx2x_calc_fc_adv(bp);
2420 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002421 BNX2X_ERR("Bootcode is missing - can not set link\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002422}
2423
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002424static void bnx2x__link_reset(struct bnx2x *bp)
2425{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002426 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002427 bnx2x_acquire_phy_lock(bp);
Yuval Mintz5d07d862012-09-13 02:56:21 +00002428 bnx2x_lfa_reset(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002429 bnx2x_release_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002430 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002431 BNX2X_ERR("Bootcode is missing - can not reset link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002432}
2433
Yuval Mintz5d07d862012-09-13 02:56:21 +00002434void bnx2x_force_link_reset(struct bnx2x *bp)
2435{
2436 bnx2x_acquire_phy_lock(bp);
2437 bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
2438 bnx2x_release_phy_lock(bp);
2439}
2440
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002441u8 bnx2x_link_test(struct bnx2x *bp, u8 is_serdes)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002442{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002443 u8 rc = 0;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002444
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002445 if (!BP_NOMCP(bp)) {
2446 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002447 rc = bnx2x_test_link(&bp->link_params, &bp->link_vars,
2448 is_serdes);
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002449 bnx2x_release_phy_lock(bp);
2450 } else
2451 BNX2X_ERR("Bootcode is missing - can not test link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002452
2453 return rc;
2454}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002455
Eilon Greenstein2691d512009-08-12 08:22:08 +00002456/* Calculates the sum of vn_min_rates.
2457 It's needed for further normalizing of the min_rates.
2458 Returns:
2459 sum of vn_min_rates.
2460 or
2461 0 - if all the min_rates are 0.
Yuval Mintz16a5fd92013-06-02 00:06:18 +00002462 In the later case fairness algorithm should be deactivated.
Eilon Greenstein2691d512009-08-12 08:22:08 +00002463 If not all min_rates are zero then those that are zeroes will be set to 1.
2464 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002465static void bnx2x_calc_vn_min(struct bnx2x *bp,
2466 struct cmng_init_input *input)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002467{
2468 int all_zero = 1;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002469 int vn;
2470
David S. Miller8decf862011-09-22 03:23:13 -04002471 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002472 u32 vn_cfg = bp->mf_config[vn];
Eilon Greenstein2691d512009-08-12 08:22:08 +00002473 u32 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
2474 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
2475
2476 /* Skip hidden vns */
2477 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
Yuval Mintzb475d782012-04-03 18:41:29 +00002478 vn_min_rate = 0;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002479 /* If min rate is zero - set it to 1 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002480 else if (!vn_min_rate)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002481 vn_min_rate = DEF_MIN_RATE;
2482 else
2483 all_zero = 0;
2484
Yuval Mintzb475d782012-04-03 18:41:29 +00002485 input->vnic_min_rate[vn] = vn_min_rate;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002486 }
2487
Dmitry Kravkov30ae438b2011-06-14 01:33:13 +00002488 /* if ETS or all min rates are zeros - disable fairness */
2489 if (BNX2X_IS_ETS_ENABLED(bp)) {
Yuval Mintzb475d782012-04-03 18:41:29 +00002490 input->flags.cmng_enables &=
Dmitry Kravkov30ae438b2011-06-14 01:33:13 +00002491 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
2492 DP(NETIF_MSG_IFUP, "Fairness will be disabled due to ETS\n");
2493 } else if (all_zero) {
Yuval Mintzb475d782012-04-03 18:41:29 +00002494 input->flags.cmng_enables &=
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002495 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Yuval Mintzb475d782012-04-03 18:41:29 +00002496 DP(NETIF_MSG_IFUP,
2497 "All MIN values are zeroes fairness will be disabled\n");
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002498 } else
Yuval Mintzb475d782012-04-03 18:41:29 +00002499 input->flags.cmng_enables |=
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002500 CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002501}
2502
Yuval Mintzb475d782012-04-03 18:41:29 +00002503static void bnx2x_calc_vn_max(struct bnx2x *bp, int vn,
2504 struct cmng_init_input *input)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002505{
Yuval Mintzb475d782012-04-03 18:41:29 +00002506 u16 vn_max_rate;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002507 u32 vn_cfg = bp->mf_config[vn];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002508
Yuval Mintzb475d782012-04-03 18:41:29 +00002509 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002510 vn_max_rate = 0;
Yuval Mintzb475d782012-04-03 18:41:29 +00002511 else {
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002512 u32 maxCfg = bnx2x_extract_max_cfg(bp, vn_cfg);
2513
Yuval Mintzb475d782012-04-03 18:41:29 +00002514 if (IS_MF_SI(bp)) {
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002515 /* maxCfg in percents of linkspeed */
2516 vn_max_rate = (bp->link_vars.line_speed * maxCfg) / 100;
Yuval Mintzb475d782012-04-03 18:41:29 +00002517 } else /* SD modes */
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002518 /* maxCfg is absolute in 100Mb units */
2519 vn_max_rate = maxCfg * 100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002520 }
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002521
Yuval Mintzb475d782012-04-03 18:41:29 +00002522 DP(NETIF_MSG_IFUP, "vn %d: vn_max_rate %d\n", vn, vn_max_rate);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002523
Yuval Mintzb475d782012-04-03 18:41:29 +00002524 input->vnic_max_rate[vn] = vn_max_rate;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002525}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002526
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002527static int bnx2x_get_cmng_fns_mode(struct bnx2x *bp)
2528{
2529 if (CHIP_REV_IS_SLOW(bp))
2530 return CMNG_FNS_NONE;
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00002531 if (IS_MF(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002532 return CMNG_FNS_MINMAX;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002533
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002534 return CMNG_FNS_NONE;
2535}
2536
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002537void bnx2x_read_mf_cfg(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002538{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002539 int vn, n = (CHIP_MODE_IS_4_PORT(bp) ? 2 : 1);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002540
2541 if (BP_NOMCP(bp))
Yuval Mintz16a5fd92013-06-02 00:06:18 +00002542 return; /* what should be the default value in this case */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002543
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002544 /* For 2 port configuration the absolute function number formula
2545 * is:
2546 * abs_func = 2 * vn + BP_PORT + BP_PATH
2547 *
2548 * and there are 4 functions per port
2549 *
2550 * For 4 port configuration it is
2551 * abs_func = 4 * vn + 2 * BP_PORT + BP_PATH
2552 *
2553 * and there are 2 functions per port
2554 */
David S. Miller8decf862011-09-22 03:23:13 -04002555 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002556 int /*abs*/func = n * (2 * vn + BP_PORT(bp)) + BP_PATH(bp);
2557
2558 if (func >= E1H_FUNC_MAX)
2559 break;
2560
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002561 bp->mf_config[vn] =
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002562 MF_CFG_RD(bp, func_mf_config[func].config);
2563 }
Barak Witkowskia3348722012-04-23 03:04:46 +00002564 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
2565 DP(NETIF_MSG_IFUP, "mf_cfg function disabled\n");
2566 bp->flags |= MF_FUNC_DIS;
2567 } else {
2568 DP(NETIF_MSG_IFUP, "mf_cfg function enabled\n");
2569 bp->flags &= ~MF_FUNC_DIS;
2570 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002571}
2572
2573static void bnx2x_cmng_fns_init(struct bnx2x *bp, u8 read_cfg, u8 cmng_type)
2574{
Yuval Mintzb475d782012-04-03 18:41:29 +00002575 struct cmng_init_input input;
2576 memset(&input, 0, sizeof(struct cmng_init_input));
2577
2578 input.port_rate = bp->link_vars.line_speed;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002579
Dmitry Kravkov568e2422013-08-13 02:25:00 +03002580 if (cmng_type == CMNG_FNS_MINMAX && input.port_rate) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002581 int vn;
2582
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002583 /* read mf conf from shmem */
2584 if (read_cfg)
2585 bnx2x_read_mf_cfg(bp);
2586
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002587 /* vn_weight_sum and enable fairness if not 0 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002588 bnx2x_calc_vn_min(bp, &input);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002589
2590 /* calculate and set min-max rate for each vn */
Dmitry Kravkovc4154f22011-03-06 10:49:25 +00002591 if (bp->port.pmf)
David S. Miller8decf862011-09-22 03:23:13 -04002592 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++)
Yuval Mintzb475d782012-04-03 18:41:29 +00002593 bnx2x_calc_vn_max(bp, vn, &input);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002594
2595 /* always enable rate shaping and fairness */
Yuval Mintzb475d782012-04-03 18:41:29 +00002596 input.flags.cmng_enables |=
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002597 CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN;
Yuval Mintzb475d782012-04-03 18:41:29 +00002598
2599 bnx2x_init_cmng(&input, &bp->cmng);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002600 return;
2601 }
2602
2603 /* rate shaping and fairness are disabled */
2604 DP(NETIF_MSG_IFUP,
2605 "rate shaping and fairness are disabled\n");
2606}
2607
Eric Dumazet1191cb82012-04-27 21:39:21 +00002608static void storm_memset_cmng(struct bnx2x *bp,
2609 struct cmng_init *cmng,
2610 u8 port)
2611{
2612 int vn;
2613 size_t size = sizeof(struct cmng_struct_per_port);
2614
2615 u32 addr = BAR_XSTRORM_INTMEM +
2616 XSTORM_CMNG_PER_PORT_VARS_OFFSET(port);
2617
2618 __storm_memset_struct(bp, addr, size, (u32 *)&cmng->port);
2619
2620 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
2621 int func = func_by_vn(bp, vn);
2622
2623 addr = BAR_XSTRORM_INTMEM +
2624 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(func);
2625 size = sizeof(struct rate_shaping_vars_per_vn);
2626 __storm_memset_struct(bp, addr, size,
2627 (u32 *)&cmng->vnic.vnic_max_rate[vn]);
2628
2629 addr = BAR_XSTRORM_INTMEM +
2630 XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(func);
2631 size = sizeof(struct fairness_vars_per_vn);
2632 __storm_memset_struct(bp, addr, size,
2633 (u32 *)&cmng->vnic.vnic_min_rate[vn]);
2634 }
2635}
2636
Dmitry Kravkov568e2422013-08-13 02:25:00 +03002637/* init cmng mode in HW according to local configuration */
2638void bnx2x_set_local_cmng(struct bnx2x *bp)
2639{
2640 int cmng_fns = bnx2x_get_cmng_fns_mode(bp);
2641
2642 if (cmng_fns != CMNG_FNS_NONE) {
2643 bnx2x_cmng_fns_init(bp, false, cmng_fns);
2644 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
2645 } else {
2646 /* rate shaping and fairness are disabled */
2647 DP(NETIF_MSG_IFUP,
2648 "single function mode without fairness\n");
2649 }
2650}
2651
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002652/* This function is called upon link interrupt */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002653static void bnx2x_link_attn(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002654{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002655 /* Make sure that we are synced with the current statistics */
2656 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2657
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002658 bnx2x_link_update(&bp->link_params, &bp->link_vars);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002659
Dmitry Kravkov9156b302013-08-19 09:11:56 +03002660 bnx2x_init_dropless_fc(bp);
2661
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002662 if (bp->link_vars.link_up) {
2663
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002664 if (bp->link_vars.mac_type != MAC_TYPE_EMAC) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002665 struct host_port_stats *pstats;
2666
2667 pstats = bnx2x_sp(bp, port_stats);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002668 /* reset old mac stats */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002669 memset(&(pstats->mac_stx[0]), 0,
2670 sizeof(struct mac_stx));
2671 }
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002672 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002673 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2674 }
2675
Dmitry Kravkov568e2422013-08-13 02:25:00 +03002676 if (bp->link_vars.link_up && bp->link_vars.line_speed)
2677 bnx2x_set_local_cmng(bp);
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002678
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002679 __bnx2x_link_report(bp);
2680
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002681 if (IS_MF(bp))
2682 bnx2x_link_sync_notify(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002683}
2684
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002685void bnx2x__link_status_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002686{
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002687 if (bp->state != BNX2X_STATE_OPEN)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002688 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002689
Dmitry Kravkov00253a82011-11-13 04:34:25 +00002690 /* read updated dcb configuration */
Ariel Eliorad5afc82013-01-01 05:22:26 +00002691 if (IS_PF(bp)) {
2692 bnx2x_dcbx_pmf_update(bp);
2693 bnx2x_link_status_update(&bp->link_params, &bp->link_vars);
2694 if (bp->link_vars.link_up)
2695 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2696 else
2697 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2698 /* indicate link status */
2699 bnx2x_link_report(bp);
Dmitry Kravkov00253a82011-11-13 04:34:25 +00002700
Ariel Eliorad5afc82013-01-01 05:22:26 +00002701 } else { /* VF */
2702 bp->port.supported[0] |= (SUPPORTED_10baseT_Half |
2703 SUPPORTED_10baseT_Full |
2704 SUPPORTED_100baseT_Half |
2705 SUPPORTED_100baseT_Full |
2706 SUPPORTED_1000baseT_Full |
2707 SUPPORTED_2500baseX_Full |
2708 SUPPORTED_10000baseT_Full |
2709 SUPPORTED_TP |
2710 SUPPORTED_FIBRE |
2711 SUPPORTED_Autoneg |
2712 SUPPORTED_Pause |
2713 SUPPORTED_Asym_Pause);
2714 bp->port.advertising[0] = bp->port.supported[0];
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002715
Ariel Eliorad5afc82013-01-01 05:22:26 +00002716 bp->link_params.bp = bp;
2717 bp->link_params.port = BP_PORT(bp);
2718 bp->link_params.req_duplex[0] = DUPLEX_FULL;
2719 bp->link_params.req_flow_ctrl[0] = BNX2X_FLOW_CTRL_NONE;
2720 bp->link_params.req_line_speed[0] = SPEED_10000;
2721 bp->link_params.speed_cap_mask[0] = 0x7f0000;
2722 bp->link_params.switch_cfg = SWITCH_CFG_10G;
2723 bp->link_vars.mac_type = MAC_TYPE_BMAC;
2724 bp->link_vars.line_speed = SPEED_10000;
2725 bp->link_vars.link_status =
2726 (LINK_STATUS_LINK_UP |
2727 LINK_STATUS_SPEED_AND_DUPLEX_10GTFD);
2728 bp->link_vars.link_up = 1;
2729 bp->link_vars.duplex = DUPLEX_FULL;
2730 bp->link_vars.flow_ctrl = BNX2X_FLOW_CTRL_NONE;
2731 __bnx2x_link_report(bp);
Dmitry Kravkov6495d152014-06-26 14:31:04 +03002732
2733 bnx2x_sample_bulletin(bp);
2734
2735 /* if bulletin board did not have an update for link status
2736 * __bnx2x_link_report will report current status
2737 * but it will NOT duplicate report in case of already reported
2738 * during sampling bulletin board.
2739 */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002740 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Ariel Eliorad5afc82013-01-01 05:22:26 +00002741 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002742}
2743
Barak Witkowskia3348722012-04-23 03:04:46 +00002744static int bnx2x_afex_func_update(struct bnx2x *bp, u16 vifid,
2745 u16 vlan_val, u8 allowed_prio)
2746{
Yuval Mintz86564c32013-01-23 03:21:50 +00002747 struct bnx2x_func_state_params func_params = {NULL};
Barak Witkowskia3348722012-04-23 03:04:46 +00002748 struct bnx2x_func_afex_update_params *f_update_params =
2749 &func_params.params.afex_update;
2750
2751 func_params.f_obj = &bp->func_obj;
2752 func_params.cmd = BNX2X_F_CMD_AFEX_UPDATE;
2753
2754 /* no need to wait for RAMROD completion, so don't
2755 * set RAMROD_COMP_WAIT flag
2756 */
2757
2758 f_update_params->vif_id = vifid;
2759 f_update_params->afex_default_vlan = vlan_val;
2760 f_update_params->allowed_priorities = allowed_prio;
2761
2762 /* if ramrod can not be sent, response to MCP immediately */
2763 if (bnx2x_func_state_change(bp, &func_params) < 0)
2764 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
2765
2766 return 0;
2767}
2768
2769static int bnx2x_afex_handle_vif_list_cmd(struct bnx2x *bp, u8 cmd_type,
2770 u16 vif_index, u8 func_bit_map)
2771{
Yuval Mintz86564c32013-01-23 03:21:50 +00002772 struct bnx2x_func_state_params func_params = {NULL};
Barak Witkowskia3348722012-04-23 03:04:46 +00002773 struct bnx2x_func_afex_viflists_params *update_params =
2774 &func_params.params.afex_viflists;
2775 int rc;
2776 u32 drv_msg_code;
2777
2778 /* validate only LIST_SET and LIST_GET are received from switch */
2779 if ((cmd_type != VIF_LIST_RULE_GET) && (cmd_type != VIF_LIST_RULE_SET))
2780 BNX2X_ERR("BUG! afex_handle_vif_list_cmd invalid type 0x%x\n",
2781 cmd_type);
2782
2783 func_params.f_obj = &bp->func_obj;
2784 func_params.cmd = BNX2X_F_CMD_AFEX_VIFLISTS;
2785
2786 /* set parameters according to cmd_type */
2787 update_params->afex_vif_list_command = cmd_type;
Yuval Mintz86564c32013-01-23 03:21:50 +00002788 update_params->vif_list_index = vif_index;
Barak Witkowskia3348722012-04-23 03:04:46 +00002789 update_params->func_bit_map =
2790 (cmd_type == VIF_LIST_RULE_GET) ? 0 : func_bit_map;
2791 update_params->func_to_clear = 0;
2792 drv_msg_code =
2793 (cmd_type == VIF_LIST_RULE_GET) ?
2794 DRV_MSG_CODE_AFEX_LISTGET_ACK :
2795 DRV_MSG_CODE_AFEX_LISTSET_ACK;
2796
2797 /* if ramrod can not be sent, respond to MCP immediately for
2798 * SET and GET requests (other are not triggered from MCP)
2799 */
2800 rc = bnx2x_func_state_change(bp, &func_params);
2801 if (rc < 0)
2802 bnx2x_fw_command(bp, drv_msg_code, 0);
2803
2804 return 0;
2805}
2806
2807static void bnx2x_handle_afex_cmd(struct bnx2x *bp, u32 cmd)
2808{
2809 struct afex_stats afex_stats;
2810 u32 func = BP_ABS_FUNC(bp);
2811 u32 mf_config;
2812 u16 vlan_val;
2813 u32 vlan_prio;
2814 u16 vif_id;
2815 u8 allowed_prio;
2816 u8 vlan_mode;
2817 u32 addr_to_write, vifid, addrs, stats_type, i;
2818
2819 if (cmd & DRV_STATUS_AFEX_LISTGET_REQ) {
2820 vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2821 DP(BNX2X_MSG_MCP,
2822 "afex: got MCP req LISTGET_REQ for vifid 0x%x\n", vifid);
2823 bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_GET, vifid, 0);
2824 }
2825
2826 if (cmd & DRV_STATUS_AFEX_LISTSET_REQ) {
2827 vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2828 addrs = SHMEM2_RD(bp, afex_param2_to_driver[BP_FW_MB_IDX(bp)]);
2829 DP(BNX2X_MSG_MCP,
2830 "afex: got MCP req LISTSET_REQ for vifid 0x%x addrs 0x%x\n",
2831 vifid, addrs);
2832 bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_SET, vifid,
2833 addrs);
2834 }
2835
2836 if (cmd & DRV_STATUS_AFEX_STATSGET_REQ) {
2837 addr_to_write = SHMEM2_RD(bp,
2838 afex_scratchpad_addr_to_write[BP_FW_MB_IDX(bp)]);
2839 stats_type = SHMEM2_RD(bp,
2840 afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2841
2842 DP(BNX2X_MSG_MCP,
2843 "afex: got MCP req STATSGET_REQ, write to addr 0x%x\n",
2844 addr_to_write);
2845
2846 bnx2x_afex_collect_stats(bp, (void *)&afex_stats, stats_type);
2847
2848 /* write response to scratchpad, for MCP */
2849 for (i = 0; i < (sizeof(struct afex_stats)/sizeof(u32)); i++)
2850 REG_WR(bp, addr_to_write + i*sizeof(u32),
2851 *(((u32 *)(&afex_stats))+i));
2852
2853 /* send ack message to MCP */
2854 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_STATSGET_ACK, 0);
2855 }
2856
2857 if (cmd & DRV_STATUS_AFEX_VIFSET_REQ) {
2858 mf_config = MF_CFG_RD(bp, func_mf_config[func].config);
2859 bp->mf_config[BP_VN(bp)] = mf_config;
2860 DP(BNX2X_MSG_MCP,
2861 "afex: got MCP req VIFSET_REQ, mf_config 0x%x\n",
2862 mf_config);
2863
2864 /* if VIF_SET is "enabled" */
2865 if (!(mf_config & FUNC_MF_CFG_FUNC_DISABLED)) {
2866 /* set rate limit directly to internal RAM */
2867 struct cmng_init_input cmng_input;
2868 struct rate_shaping_vars_per_vn m_rs_vn;
2869 size_t size = sizeof(struct rate_shaping_vars_per_vn);
2870 u32 addr = BAR_XSTRORM_INTMEM +
2871 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(BP_FUNC(bp));
2872
2873 bp->mf_config[BP_VN(bp)] = mf_config;
2874
2875 bnx2x_calc_vn_max(bp, BP_VN(bp), &cmng_input);
2876 m_rs_vn.vn_counter.rate =
2877 cmng_input.vnic_max_rate[BP_VN(bp)];
2878 m_rs_vn.vn_counter.quota =
2879 (m_rs_vn.vn_counter.rate *
2880 RS_PERIODIC_TIMEOUT_USEC) / 8;
2881
2882 __storm_memset_struct(bp, addr, size, (u32 *)&m_rs_vn);
2883
2884 /* read relevant values from mf_cfg struct in shmem */
2885 vif_id =
2886 (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
2887 FUNC_MF_CFG_E1HOV_TAG_MASK) >>
2888 FUNC_MF_CFG_E1HOV_TAG_SHIFT;
2889 vlan_val =
2890 (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
2891 FUNC_MF_CFG_AFEX_VLAN_MASK) >>
2892 FUNC_MF_CFG_AFEX_VLAN_SHIFT;
2893 vlan_prio = (mf_config &
2894 FUNC_MF_CFG_TRANSMIT_PRIORITY_MASK) >>
2895 FUNC_MF_CFG_TRANSMIT_PRIORITY_SHIFT;
2896 vlan_val |= (vlan_prio << VLAN_PRIO_SHIFT);
2897 vlan_mode =
2898 (MF_CFG_RD(bp,
2899 func_mf_config[func].afex_config) &
2900 FUNC_MF_CFG_AFEX_VLAN_MODE_MASK) >>
2901 FUNC_MF_CFG_AFEX_VLAN_MODE_SHIFT;
2902 allowed_prio =
2903 (MF_CFG_RD(bp,
2904 func_mf_config[func].afex_config) &
2905 FUNC_MF_CFG_AFEX_COS_FILTER_MASK) >>
2906 FUNC_MF_CFG_AFEX_COS_FILTER_SHIFT;
2907
2908 /* send ramrod to FW, return in case of failure */
2909 if (bnx2x_afex_func_update(bp, vif_id, vlan_val,
2910 allowed_prio))
2911 return;
2912
2913 bp->afex_def_vlan_tag = vlan_val;
2914 bp->afex_vlan_mode = vlan_mode;
2915 } else {
2916 /* notify link down because BP->flags is disabled */
2917 bnx2x_link_report(bp);
2918
2919 /* send INVALID VIF ramrod to FW */
2920 bnx2x_afex_func_update(bp, 0xFFFF, 0, 0);
2921
2922 /* Reset the default afex VLAN */
2923 bp->afex_def_vlan_tag = -1;
2924 }
2925 }
2926}
2927
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002928static void bnx2x_pmf_update(struct bnx2x *bp)
2929{
2930 int port = BP_PORT(bp);
2931 u32 val;
2932
2933 bp->port.pmf = 1;
Merav Sicron51c1a582012-03-18 10:33:38 +00002934 DP(BNX2X_MSG_MCP, "pmf %d\n", bp->port.pmf);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002935
Yaniv Rosner3deb8162011-06-14 01:34:33 +00002936 /*
2937 * We need the mb() to ensure the ordering between the writing to
2938 * bp->port.pmf here and reading it from the bnx2x_periodic_task().
2939 */
2940 smp_mb();
2941
2942 /* queue a periodic task */
2943 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
2944
Dmitry Kravkovef018542011-06-14 01:33:57 +00002945 bnx2x_dcbx_pmf_update(bp);
2946
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002947 /* enable nig attention */
David S. Miller8decf862011-09-22 03:23:13 -04002948 val = (0xff0f | (1 << (BP_VN(bp) + 4)));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002949 if (bp->common.int_block == INT_BLOCK_HC) {
2950 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
2951 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002952 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002953 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
2954 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
2955 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002956
2957 bnx2x_stats_handle(bp, STATS_EVENT_PMF);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002958}
2959
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002960/* end of Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002961
2962/* slow path */
2963
2964/*
2965 * General service functions
2966 */
2967
Eilon Greenstein2691d512009-08-12 08:22:08 +00002968/* send the MCP a request, block until there is a reply */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002969u32 bnx2x_fw_command(struct bnx2x *bp, u32 command, u32 param)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002970{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002971 int mb_idx = BP_FW_MB_IDX(bp);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00002972 u32 seq;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002973 u32 rc = 0;
2974 u32 cnt = 1;
2975 u8 delay = CHIP_REV_IS_SLOW(bp) ? 100 : 10;
2976
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002977 mutex_lock(&bp->fw_mb_mutex);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00002978 seq = ++bp->fw_seq;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002979 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_param, param);
2980 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_header, (command | seq));
2981
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00002982 DP(BNX2X_MSG_MCP, "wrote command (%x) to FW MB param 0x%08x\n",
2983 (command | seq), param);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002984
2985 do {
2986 /* let the FW do it's magic ... */
2987 msleep(delay);
2988
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002989 rc = SHMEM_RD(bp, func_mb[mb_idx].fw_mb_header);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002990
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002991 /* Give the FW up to 5 second (500*10ms) */
2992 } while ((seq != (rc & FW_MSG_SEQ_NUMBER_MASK)) && (cnt++ < 500));
Eilon Greenstein2691d512009-08-12 08:22:08 +00002993
2994 DP(BNX2X_MSG_MCP, "[after %d ms] read (%x) seq is (%x) from FW MB\n",
2995 cnt*delay, rc, seq);
2996
2997 /* is this a reply to our command? */
2998 if (seq == (rc & FW_MSG_SEQ_NUMBER_MASK))
2999 rc &= FW_MSG_CODE_MASK;
3000 else {
3001 /* FW BUG! */
3002 BNX2X_ERR("FW failed to respond!\n");
3003 bnx2x_fw_dump(bp);
3004 rc = 0;
3005 }
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07003006 mutex_unlock(&bp->fw_mb_mutex);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003007
3008 return rc;
3009}
3010
Eric Dumazet1191cb82012-04-27 21:39:21 +00003011static void storm_memset_func_cfg(struct bnx2x *bp,
3012 struct tstorm_eth_function_common_config *tcfg,
3013 u16 abs_fid)
3014{
3015 size_t size = sizeof(struct tstorm_eth_function_common_config);
3016
3017 u32 addr = BAR_TSTRORM_INTMEM +
3018 TSTORM_FUNCTION_COMMON_CONFIG_OFFSET(abs_fid);
3019
3020 __storm_memset_struct(bp, addr, size, (u32 *)tcfg);
3021}
3022
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003023void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003024{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003025 if (CHIP_IS_E1x(bp)) {
3026 struct tstorm_eth_function_common_config tcfg = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003027
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003028 storm_memset_func_cfg(bp, &tcfg, p->func_id);
3029 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003030
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003031 /* Enable the function in the FW */
3032 storm_memset_vf_to_pf(bp, p->func_id, p->pf_id);
3033 storm_memset_func_en(bp, p->func_id, 1);
3034
3035 /* spq */
3036 if (p->func_flgs & FUNC_FLG_SPQ) {
3037 storm_memset_spq_addr(bp, p->spq_map, p->func_id);
3038 REG_WR(bp, XSEM_REG_FAST_MEMORY +
3039 XSTORM_SPQ_PROD_OFFSET(p->func_id), p->spq_prod);
3040 }
3041}
3042
Ariel Elior6383c0b2011-07-14 08:31:57 +00003043/**
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003044 * bnx2x_get_common_flags - Return common flags
Ariel Elior6383c0b2011-07-14 08:31:57 +00003045 *
3046 * @bp device handle
3047 * @fp queue handle
3048 * @zero_stats TRUE if statistics zeroing is needed
3049 *
3050 * Return the flags that are common for the Tx-only and not normal connections.
3051 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003052static unsigned long bnx2x_get_common_flags(struct bnx2x *bp,
3053 struct bnx2x_fastpath *fp,
3054 bool zero_stats)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003055{
3056 unsigned long flags = 0;
3057
3058 /* PF driver will always initialize the Queue to an ACTIVE state */
3059 __set_bit(BNX2X_Q_FLG_ACTIVE, &flags);
3060
Ariel Elior6383c0b2011-07-14 08:31:57 +00003061 /* tx only connections collect statistics (on the same index as the
Dmitry Kravkov91226792013-03-11 05:17:52 +00003062 * parent connection). The statistics are zeroed when the parent
3063 * connection is initialized.
Ariel Elior6383c0b2011-07-14 08:31:57 +00003064 */
Barak Witkowski50f0a562011-12-05 21:52:23 +00003065
3066 __set_bit(BNX2X_Q_FLG_STATS, &flags);
3067 if (zero_stats)
3068 __set_bit(BNX2X_Q_FLG_ZERO_STATS, &flags);
3069
Yuval Mintzc14db202014-01-12 14:37:59 +02003070 if (bp->flags & TX_SWITCHING)
3071 __set_bit(BNX2X_Q_FLG_TX_SWITCH, &flags);
3072
Dmitry Kravkov91226792013-03-11 05:17:52 +00003073 __set_bit(BNX2X_Q_FLG_PCSUM_ON_PKT, &flags);
Dmitry Kravkove287a752013-03-21 15:38:24 +00003074 __set_bit(BNX2X_Q_FLG_TUN_INC_INNER_IP_ID, &flags);
Ariel Elior6383c0b2011-07-14 08:31:57 +00003075
Yuval Mintz823e1d92013-01-14 05:11:47 +00003076#ifdef BNX2X_STOP_ON_ERROR
3077 __set_bit(BNX2X_Q_FLG_TX_SEC, &flags);
3078#endif
3079
Ariel Elior6383c0b2011-07-14 08:31:57 +00003080 return flags;
3081}
3082
Eric Dumazet1191cb82012-04-27 21:39:21 +00003083static unsigned long bnx2x_get_q_flags(struct bnx2x *bp,
3084 struct bnx2x_fastpath *fp,
3085 bool leading)
Ariel Elior6383c0b2011-07-14 08:31:57 +00003086{
3087 unsigned long flags = 0;
3088
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003089 /* calculate other queue flags */
3090 if (IS_MF_SD(bp))
3091 __set_bit(BNX2X_Q_FLG_OV, &flags);
3092
Barak Witkowskia3348722012-04-23 03:04:46 +00003093 if (IS_FCOE_FP(fp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003094 __set_bit(BNX2X_Q_FLG_FCOE, &flags);
Barak Witkowskia3348722012-04-23 03:04:46 +00003095 /* For FCoE - force usage of default priority (for afex) */
3096 __set_bit(BNX2X_Q_FLG_FORCE_DEFAULT_PRI, &flags);
3097 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003098
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00003099 if (!fp->disable_tpa) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003100 __set_bit(BNX2X_Q_FLG_TPA, &flags);
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00003101 __set_bit(BNX2X_Q_FLG_TPA_IPV6, &flags);
Dmitry Kravkov621b4d62012-02-20 09:59:08 +00003102 if (fp->mode == TPA_MODE_GRO)
3103 __set_bit(BNX2X_Q_FLG_TPA_GRO, &flags);
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00003104 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003105
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003106 if (leading) {
3107 __set_bit(BNX2X_Q_FLG_LEADING_RSS, &flags);
3108 __set_bit(BNX2X_Q_FLG_MCAST, &flags);
3109 }
3110
3111 /* Always set HW VLAN stripping */
3112 __set_bit(BNX2X_Q_FLG_VLAN, &flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003113
Barak Witkowskia3348722012-04-23 03:04:46 +00003114 /* configure silent vlan removal */
3115 if (IS_MF_AFEX(bp))
3116 __set_bit(BNX2X_Q_FLG_SILENT_VLAN_REM, &flags);
3117
Ariel Elior6383c0b2011-07-14 08:31:57 +00003118 return flags | bnx2x_get_common_flags(bp, fp, true);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003119}
3120
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003121static void bnx2x_pf_q_prep_general(struct bnx2x *bp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00003122 struct bnx2x_fastpath *fp, struct bnx2x_general_setup_params *gen_init,
3123 u8 cos)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003124{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003125 gen_init->stat_id = bnx2x_stats_id(fp);
3126 gen_init->spcl_id = fp->cl_id;
3127
3128 /* Always use mini-jumbo MTU for FCoE L2 ring */
3129 if (IS_FCOE_FP(fp))
3130 gen_init->mtu = BNX2X_FCOE_MINI_JUMBO_MTU;
3131 else
3132 gen_init->mtu = bp->dev->mtu;
Ariel Elior6383c0b2011-07-14 08:31:57 +00003133
3134 gen_init->cos = cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003135}
3136
3137static void bnx2x_pf_rx_q_prep(struct bnx2x *bp,
3138 struct bnx2x_fastpath *fp, struct rxq_pause_params *pause,
3139 struct bnx2x_rxq_setup_params *rxq_init)
3140{
3141 u8 max_sge = 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003142 u16 sge_sz = 0;
3143 u16 tpa_agg_size = 0;
3144
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003145 if (!fp->disable_tpa) {
David S. Miller8decf862011-09-22 03:23:13 -04003146 pause->sge_th_lo = SGE_TH_LO(bp);
3147 pause->sge_th_hi = SGE_TH_HI(bp);
3148
3149 /* validate SGE ring has enough to cross high threshold */
3150 WARN_ON(bp->dropless_fc &&
3151 pause->sge_th_hi + FW_PREFETCH_CNT >
3152 MAX_RX_SGE_CNT * NUM_RX_SGE_PAGES);
3153
Yuval Mintz924d75a2013-01-23 03:21:44 +00003154 tpa_agg_size = TPA_AGG_SIZE;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003155 max_sge = SGE_PAGE_ALIGN(bp->dev->mtu) >>
3156 SGE_PAGE_SHIFT;
3157 max_sge = ((max_sge + PAGES_PER_SGE - 1) &
3158 (~(PAGES_PER_SGE-1))) >> PAGES_PER_SGE_SHIFT;
Yuval Mintz924d75a2013-01-23 03:21:44 +00003159 sge_sz = (u16)min_t(u32, SGE_PAGES, 0xffff);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003160 }
3161
3162 /* pause - not for e1 */
3163 if (!CHIP_IS_E1(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04003164 pause->bd_th_lo = BD_TH_LO(bp);
3165 pause->bd_th_hi = BD_TH_HI(bp);
3166
3167 pause->rcq_th_lo = RCQ_TH_LO(bp);
3168 pause->rcq_th_hi = RCQ_TH_HI(bp);
3169 /*
3170 * validate that rings have enough entries to cross
3171 * high thresholds
3172 */
3173 WARN_ON(bp->dropless_fc &&
3174 pause->bd_th_hi + FW_PREFETCH_CNT >
3175 bp->rx_ring_size);
3176 WARN_ON(bp->dropless_fc &&
3177 pause->rcq_th_hi + FW_PREFETCH_CNT >
3178 NUM_RCQ_RINGS * MAX_RCQ_DESC_CNT);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003179
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003180 pause->pri_map = 1;
3181 }
3182
3183 /* rxq setup */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003184 rxq_init->dscr_map = fp->rx_desc_mapping;
3185 rxq_init->sge_map = fp->rx_sge_mapping;
3186 rxq_init->rcq_map = fp->rx_comp_mapping;
3187 rxq_init->rcq_np_map = fp->rx_comp_mapping + BCM_PAGE_SIZE;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08003188
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003189 /* This should be a maximum number of data bytes that may be
3190 * placed on the BD (not including paddings).
3191 */
Eric Dumazete52fcb22011-11-14 06:05:34 +00003192 rxq_init->buf_sz = fp->rx_buf_size - BNX2X_FW_RX_ALIGN_START -
Yuval Mintz3cdeec22013-06-02 00:06:19 +00003193 BNX2X_FW_RX_ALIGN_END - IP_HEADER_ALIGNMENT_PADDING;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08003194
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003195 rxq_init->cl_qzone_id = fp->cl_qzone_id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003196 rxq_init->tpa_agg_sz = tpa_agg_size;
3197 rxq_init->sge_buf_sz = sge_sz;
3198 rxq_init->max_sges_pkt = max_sge;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003199 rxq_init->rss_engine_id = BP_FUNC(bp);
Yuval Mintz259afa12012-03-12 08:53:10 +00003200 rxq_init->mcast_engine_id = BP_FUNC(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003201
3202 /* Maximum number or simultaneous TPA aggregation for this Queue.
3203 *
Yuval Mintz2de67432013-01-23 03:21:43 +00003204 * For PF Clients it should be the maximum available number.
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003205 * VF driver(s) may want to define it to a smaller value.
3206 */
David S. Miller8decf862011-09-22 03:23:13 -04003207 rxq_init->max_tpa_queues = MAX_AGG_QS(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003208
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003209 rxq_init->cache_line_log = BNX2X_RX_ALIGN_SHIFT;
3210 rxq_init->fw_sb_id = fp->fw_sb_id;
3211
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003212 if (IS_FCOE_FP(fp))
3213 rxq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS;
3214 else
Ariel Elior6383c0b2011-07-14 08:31:57 +00003215 rxq_init->sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
Barak Witkowskia3348722012-04-23 03:04:46 +00003216 /* configure silent vlan removal
3217 * if multi function mode is afex, then mask default vlan
3218 */
3219 if (IS_MF_AFEX(bp)) {
3220 rxq_init->silent_removal_value = bp->afex_def_vlan_tag;
3221 rxq_init->silent_removal_mask = VLAN_VID_MASK;
3222 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003223}
3224
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003225static void bnx2x_pf_tx_q_prep(struct bnx2x *bp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00003226 struct bnx2x_fastpath *fp, struct bnx2x_txq_setup_params *txq_init,
3227 u8 cos)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003228{
Merav Sicron65565882012-06-19 07:48:26 +00003229 txq_init->dscr_map = fp->txdata_ptr[cos]->tx_desc_mapping;
Ariel Elior6383c0b2011-07-14 08:31:57 +00003230 txq_init->sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS + cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003231 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_NW;
3232 txq_init->fw_sb_id = fp->fw_sb_id;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003233
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003234 /*
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003235 * set the tss leading client id for TX classification ==
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003236 * leading RSS client id
3237 */
3238 txq_init->tss_leading_cl_id = bnx2x_fp(bp, 0, cl_id);
3239
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003240 if (IS_FCOE_FP(fp)) {
3241 txq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS;
3242 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_FCOE;
3243 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003244}
3245
stephen hemminger8d962862010-10-21 07:50:56 +00003246static void bnx2x_pf_init(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003247{
3248 struct bnx2x_func_init_params func_init = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003249 struct event_ring_data eq_data = { {0} };
3250 u16 flags;
3251
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003252 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003253 /* reset IGU PF statistics: MSIX + ATTN */
3254 /* PF */
3255 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
3256 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
3257 (CHIP_MODE_IS_4_PORT(bp) ?
3258 BP_FUNC(bp) : BP_VN(bp))*4, 0);
3259 /* ATTN */
3260 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
3261 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
3262 BNX2X_IGU_STAS_MSG_PF_CNT*4 +
3263 (CHIP_MODE_IS_4_PORT(bp) ?
3264 BP_FUNC(bp) : BP_VN(bp))*4, 0);
3265 }
3266
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003267 /* function setup flags */
3268 flags = (FUNC_FLG_STATS | FUNC_FLG_LEADING | FUNC_FLG_SPQ);
3269
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003270 /* This flag is relevant for E1x only.
3271 * E2 doesn't have a TPA configuration in a function level.
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003272 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003273 flags |= (bp->flags & TPA_ENABLE_FLAG) ? FUNC_FLG_TPA : 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003274
3275 func_init.func_flgs = flags;
3276 func_init.pf_id = BP_FUNC(bp);
3277 func_init.func_id = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003278 func_init.spq_map = bp->spq_mapping;
3279 func_init.spq_prod = bp->spq_prod_idx;
3280
3281 bnx2x_func_init(bp, &func_init);
3282
3283 memset(&(bp->cmng), 0, sizeof(struct cmng_struct_per_port));
3284
3285 /*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003286 * Congestion management values depend on the link rate
3287 * There is no active link so initial link rate is set to 10 Gbps.
3288 * When the link comes up The congestion management values are
3289 * re-calculated according to the actual link rate.
3290 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003291 bp->link_vars.line_speed = SPEED_10000;
3292 bnx2x_cmng_fns_init(bp, true, bnx2x_get_cmng_fns_mode(bp));
3293
3294 /* Only the PMF sets the HW */
3295 if (bp->port.pmf)
3296 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
3297
Yuval Mintz86564c32013-01-23 03:21:50 +00003298 /* init Event Queue - PCI bus guarantees correct endianity*/
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003299 eq_data.base_addr.hi = U64_HI(bp->eq_mapping);
3300 eq_data.base_addr.lo = U64_LO(bp->eq_mapping);
3301 eq_data.producer = bp->eq_prod;
3302 eq_data.index_id = HC_SP_INDEX_EQ_CONS;
3303 eq_data.sb_id = DEF_SB_ID;
3304 storm_memset_eq_data(bp, &eq_data, BP_FUNC(bp));
3305}
3306
Eilon Greenstein2691d512009-08-12 08:22:08 +00003307static void bnx2x_e1h_disable(struct bnx2x *bp)
3308{
3309 int port = BP_PORT(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003310
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003311 bnx2x_tx_disable(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003312
3313 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003314}
3315
3316static void bnx2x_e1h_enable(struct bnx2x *bp)
3317{
3318 int port = BP_PORT(bp);
3319
3320 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
3321
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003322 /* Tx queue should be only re-enabled */
Eilon Greenstein2691d512009-08-12 08:22:08 +00003323 netif_tx_wake_all_queues(bp->dev);
3324
Eilon Greenstein061bc702009-10-15 00:18:47 -07003325 /*
3326 * Should not call netif_carrier_on since it will be called if the link
3327 * is up when checking for link state
3328 */
Eilon Greenstein2691d512009-08-12 08:22:08 +00003329}
3330
Barak Witkowski1d187b32011-12-05 22:41:50 +00003331#define DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED 3
3332
3333static void bnx2x_drv_info_ether_stat(struct bnx2x *bp)
3334{
3335 struct eth_stats_info *ether_stat =
3336 &bp->slowpath->drv_info_to_mcp.ether_stat;
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003337 struct bnx2x_vlan_mac_obj *mac_obj =
3338 &bp->sp_objs->mac_obj;
3339 int i;
Barak Witkowski1d187b32011-12-05 22:41:50 +00003340
Dan Carpenter786fdf02012-10-02 01:47:46 +00003341 strlcpy(ether_stat->version, DRV_MODULE_VERSION,
3342 ETH_STAT_INFO_VERSION_LEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003343
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003344 /* get DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED macs, placing them in the
3345 * mac_local field in ether_stat struct. The base address is offset by 2
3346 * bytes to account for the field being 8 bytes but a mac address is
3347 * only 6 bytes. Likewise, the stride for the get_n_elements function is
3348 * 2 bytes to compensate from the 6 bytes of a mac to the 8 bytes
3349 * allocated by the ether_stat struct, so the macs will land in their
3350 * proper positions.
3351 */
3352 for (i = 0; i < DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED; i++)
3353 memset(ether_stat->mac_local + i, 0,
3354 sizeof(ether_stat->mac_local[0]));
3355 mac_obj->get_n_elements(bp, &bp->sp_objs[0].mac_obj,
3356 DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED,
3357 ether_stat->mac_local + MAC_PAD, MAC_PAD,
3358 ETH_ALEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003359 ether_stat->mtu_size = bp->dev->mtu;
Barak Witkowski1d187b32011-12-05 22:41:50 +00003360 if (bp->dev->features & NETIF_F_RXCSUM)
3361 ether_stat->feature_flags |= FEATURE_ETH_CHKSUM_OFFLOAD_MASK;
3362 if (bp->dev->features & NETIF_F_TSO)
3363 ether_stat->feature_flags |= FEATURE_ETH_LSO_MASK;
3364 ether_stat->feature_flags |= bp->common.boot_mode;
3365
3366 ether_stat->promiscuous_mode = (bp->dev->flags & IFF_PROMISC) ? 1 : 0;
3367
3368 ether_stat->txq_size = bp->tx_ring_size;
3369 ether_stat->rxq_size = bp->rx_ring_size;
Yuval Mintz0c757de2013-12-26 09:57:11 +02003370
David S. Millerfcf93a02013-12-26 18:33:10 -05003371#ifdef CONFIG_BNX2X_SRIOV
Yuval Mintz0c757de2013-12-26 09:57:11 +02003372 ether_stat->vf_cnt = IS_SRIOV(bp) ? bp->vfdb->sriov.nr_virtfn : 0;
David S. Millerfcf93a02013-12-26 18:33:10 -05003373#endif
Barak Witkowski1d187b32011-12-05 22:41:50 +00003374}
3375
3376static void bnx2x_drv_info_fcoe_stat(struct bnx2x *bp)
3377{
3378 struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
3379 struct fcoe_stats_info *fcoe_stat =
3380 &bp->slowpath->drv_info_to_mcp.fcoe_stat;
3381
Merav Sicron55c11942012-11-07 00:45:48 +00003382 if (!CNIC_LOADED(bp))
3383 return;
3384
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003385 memcpy(fcoe_stat->mac_local + MAC_PAD, bp->fip_mac, ETH_ALEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003386
3387 fcoe_stat->qos_priority =
3388 app->traffic_type_priority[LLFC_TRAFFIC_TYPE_FCOE];
3389
3390 /* insert FCoE stats from ramrod response */
3391 if (!NO_FCOE(bp)) {
3392 struct tstorm_per_queue_stats *fcoe_q_tstorm_stats =
Merav Sicron65565882012-06-19 07:48:26 +00003393 &bp->fw_stats_data->queue_stats[FCOE_IDX(bp)].
Barak Witkowski1d187b32011-12-05 22:41:50 +00003394 tstorm_queue_statistics;
3395
3396 struct xstorm_per_queue_stats *fcoe_q_xstorm_stats =
Merav Sicron65565882012-06-19 07:48:26 +00003397 &bp->fw_stats_data->queue_stats[FCOE_IDX(bp)].
Barak Witkowski1d187b32011-12-05 22:41:50 +00003398 xstorm_queue_statistics;
3399
3400 struct fcoe_statistics_params *fw_fcoe_stat =
3401 &bp->fw_stats_data->fcoe;
3402
Yuval Mintz86564c32013-01-23 03:21:50 +00003403 ADD_64_LE(fcoe_stat->rx_bytes_hi, LE32_0,
3404 fcoe_stat->rx_bytes_lo,
3405 fw_fcoe_stat->rx_stat0.fcoe_rx_byte_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003406
Yuval Mintz86564c32013-01-23 03:21:50 +00003407 ADD_64_LE(fcoe_stat->rx_bytes_hi,
3408 fcoe_q_tstorm_stats->rcv_ucast_bytes.hi,
3409 fcoe_stat->rx_bytes_lo,
3410 fcoe_q_tstorm_stats->rcv_ucast_bytes.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003411
Yuval Mintz86564c32013-01-23 03:21:50 +00003412 ADD_64_LE(fcoe_stat->rx_bytes_hi,
3413 fcoe_q_tstorm_stats->rcv_bcast_bytes.hi,
3414 fcoe_stat->rx_bytes_lo,
3415 fcoe_q_tstorm_stats->rcv_bcast_bytes.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003416
Yuval Mintz86564c32013-01-23 03:21:50 +00003417 ADD_64_LE(fcoe_stat->rx_bytes_hi,
3418 fcoe_q_tstorm_stats->rcv_mcast_bytes.hi,
3419 fcoe_stat->rx_bytes_lo,
3420 fcoe_q_tstorm_stats->rcv_mcast_bytes.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003421
Yuval Mintz86564c32013-01-23 03:21:50 +00003422 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3423 fcoe_stat->rx_frames_lo,
3424 fw_fcoe_stat->rx_stat0.fcoe_rx_pkt_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003425
Yuval Mintz86564c32013-01-23 03:21:50 +00003426 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3427 fcoe_stat->rx_frames_lo,
3428 fcoe_q_tstorm_stats->rcv_ucast_pkts);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003429
Yuval Mintz86564c32013-01-23 03:21:50 +00003430 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3431 fcoe_stat->rx_frames_lo,
3432 fcoe_q_tstorm_stats->rcv_bcast_pkts);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003433
Yuval Mintz86564c32013-01-23 03:21:50 +00003434 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3435 fcoe_stat->rx_frames_lo,
3436 fcoe_q_tstorm_stats->rcv_mcast_pkts);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003437
Yuval Mintz86564c32013-01-23 03:21:50 +00003438 ADD_64_LE(fcoe_stat->tx_bytes_hi, LE32_0,
3439 fcoe_stat->tx_bytes_lo,
3440 fw_fcoe_stat->tx_stat.fcoe_tx_byte_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003441
Yuval Mintz86564c32013-01-23 03:21:50 +00003442 ADD_64_LE(fcoe_stat->tx_bytes_hi,
3443 fcoe_q_xstorm_stats->ucast_bytes_sent.hi,
3444 fcoe_stat->tx_bytes_lo,
3445 fcoe_q_xstorm_stats->ucast_bytes_sent.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003446
Yuval Mintz86564c32013-01-23 03:21:50 +00003447 ADD_64_LE(fcoe_stat->tx_bytes_hi,
3448 fcoe_q_xstorm_stats->bcast_bytes_sent.hi,
3449 fcoe_stat->tx_bytes_lo,
3450 fcoe_q_xstorm_stats->bcast_bytes_sent.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003451
Yuval Mintz86564c32013-01-23 03:21:50 +00003452 ADD_64_LE(fcoe_stat->tx_bytes_hi,
3453 fcoe_q_xstorm_stats->mcast_bytes_sent.hi,
3454 fcoe_stat->tx_bytes_lo,
3455 fcoe_q_xstorm_stats->mcast_bytes_sent.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003456
Yuval Mintz86564c32013-01-23 03:21:50 +00003457 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3458 fcoe_stat->tx_frames_lo,
3459 fw_fcoe_stat->tx_stat.fcoe_tx_pkt_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003460
Yuval Mintz86564c32013-01-23 03:21:50 +00003461 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3462 fcoe_stat->tx_frames_lo,
3463 fcoe_q_xstorm_stats->ucast_pkts_sent);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003464
Yuval Mintz86564c32013-01-23 03:21:50 +00003465 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3466 fcoe_stat->tx_frames_lo,
3467 fcoe_q_xstorm_stats->bcast_pkts_sent);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003468
Yuval Mintz86564c32013-01-23 03:21:50 +00003469 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3470 fcoe_stat->tx_frames_lo,
3471 fcoe_q_xstorm_stats->mcast_pkts_sent);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003472 }
3473
Barak Witkowski1d187b32011-12-05 22:41:50 +00003474 /* ask L5 driver to add data to the struct */
3475 bnx2x_cnic_notify(bp, CNIC_CTL_FCOE_STATS_GET_CMD);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003476}
3477
3478static void bnx2x_drv_info_iscsi_stat(struct bnx2x *bp)
3479{
3480 struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
3481 struct iscsi_stats_info *iscsi_stat =
3482 &bp->slowpath->drv_info_to_mcp.iscsi_stat;
3483
Merav Sicron55c11942012-11-07 00:45:48 +00003484 if (!CNIC_LOADED(bp))
3485 return;
3486
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003487 memcpy(iscsi_stat->mac_local + MAC_PAD, bp->cnic_eth_dev.iscsi_mac,
3488 ETH_ALEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003489
3490 iscsi_stat->qos_priority =
3491 app->traffic_type_priority[LLFC_TRAFFIC_TYPE_ISCSI];
3492
Barak Witkowski1d187b32011-12-05 22:41:50 +00003493 /* ask L5 driver to add data to the struct */
3494 bnx2x_cnic_notify(bp, CNIC_CTL_ISCSI_STATS_GET_CMD);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003495}
3496
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003497/* called due to MCP event (on pmf):
3498 * reread new bandwidth configuration
3499 * configure FW
3500 * notify others function about the change
3501 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003502static void bnx2x_config_mf_bw(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003503{
3504 if (bp->link_vars.link_up) {
3505 bnx2x_cmng_fns_init(bp, true, CMNG_FNS_MINMAX);
3506 bnx2x_link_sync_notify(bp);
3507 }
3508 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
3509}
3510
Eric Dumazet1191cb82012-04-27 21:39:21 +00003511static void bnx2x_set_mf_bw(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003512{
3513 bnx2x_config_mf_bw(bp);
3514 bnx2x_fw_command(bp, DRV_MSG_CODE_SET_MF_BW_ACK, 0);
3515}
3516
Yuval Mintzc8c60d82012-06-06 17:13:07 +00003517static void bnx2x_handle_eee_event(struct bnx2x *bp)
3518{
3519 DP(BNX2X_MSG_MCP, "EEE - LLDP event\n");
3520 bnx2x_fw_command(bp, DRV_MSG_CODE_EEE_RESULTS_ACK, 0);
3521}
3522
Yuval Mintz42f82772014-03-23 18:12:23 +02003523#define BNX2X_UPDATE_DRV_INFO_IND_LENGTH (20)
3524#define BNX2X_UPDATE_DRV_INFO_IND_COUNT (25)
3525
Barak Witkowski1d187b32011-12-05 22:41:50 +00003526static void bnx2x_handle_drv_info_req(struct bnx2x *bp)
3527{
3528 enum drv_info_opcode op_code;
3529 u32 drv_info_ctl = SHMEM2_RD(bp, drv_info_control);
Yuval Mintz42f82772014-03-23 18:12:23 +02003530 bool release = false;
3531 int wait;
Barak Witkowski1d187b32011-12-05 22:41:50 +00003532
3533 /* if drv_info version supported by MFW doesn't match - send NACK */
3534 if ((drv_info_ctl & DRV_INFO_CONTROL_VER_MASK) != DRV_INFO_CUR_VER) {
3535 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
3536 return;
3537 }
3538
3539 op_code = (drv_info_ctl & DRV_INFO_CONTROL_OP_CODE_MASK) >>
3540 DRV_INFO_CONTROL_OP_CODE_SHIFT;
3541
Yuval Mintz42f82772014-03-23 18:12:23 +02003542 /* Must prevent other flows from accessing drv_info_to_mcp */
3543 mutex_lock(&bp->drv_info_mutex);
3544
Barak Witkowski1d187b32011-12-05 22:41:50 +00003545 memset(&bp->slowpath->drv_info_to_mcp, 0,
3546 sizeof(union drv_info_to_mcp));
3547
3548 switch (op_code) {
3549 case ETH_STATS_OPCODE:
3550 bnx2x_drv_info_ether_stat(bp);
3551 break;
3552 case FCOE_STATS_OPCODE:
3553 bnx2x_drv_info_fcoe_stat(bp);
3554 break;
3555 case ISCSI_STATS_OPCODE:
3556 bnx2x_drv_info_iscsi_stat(bp);
3557 break;
3558 default:
3559 /* if op code isn't supported - send NACK */
3560 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
Yuval Mintz42f82772014-03-23 18:12:23 +02003561 goto out;
Barak Witkowski1d187b32011-12-05 22:41:50 +00003562 }
3563
3564 /* if we got drv_info attn from MFW then these fields are defined in
3565 * shmem2 for sure
3566 */
3567 SHMEM2_WR(bp, drv_info_host_addr_lo,
3568 U64_LO(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
3569 SHMEM2_WR(bp, drv_info_host_addr_hi,
3570 U64_HI(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
3571
3572 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_ACK, 0);
Yuval Mintz42f82772014-03-23 18:12:23 +02003573
3574 /* Since possible management wants both this and get_driver_version
3575 * need to wait until management notifies us it finished utilizing
3576 * the buffer.
3577 */
3578 if (!SHMEM2_HAS(bp, mfw_drv_indication)) {
3579 DP(BNX2X_MSG_MCP, "Management does not support indication\n");
3580 } else if (!bp->drv_info_mng_owner) {
3581 u32 bit = MFW_DRV_IND_READ_DONE_OFFSET((BP_ABS_FUNC(bp) >> 1));
3582
3583 for (wait = 0; wait < BNX2X_UPDATE_DRV_INFO_IND_COUNT; wait++) {
3584 u32 indication = SHMEM2_RD(bp, mfw_drv_indication);
3585
3586 /* Management is done; need to clear indication */
3587 if (indication & bit) {
3588 SHMEM2_WR(bp, mfw_drv_indication,
3589 indication & ~bit);
3590 release = true;
3591 break;
3592 }
3593
3594 msleep(BNX2X_UPDATE_DRV_INFO_IND_LENGTH);
3595 }
3596 }
3597 if (!release) {
3598 DP(BNX2X_MSG_MCP, "Management did not release indication\n");
3599 bp->drv_info_mng_owner = true;
3600 }
3601
3602out:
3603 mutex_unlock(&bp->drv_info_mutex);
3604}
3605
3606static u32 bnx2x_update_mng_version_utility(u8 *version, bool bnx2x_format)
3607{
3608 u8 vals[4];
3609 int i = 0;
3610
3611 if (bnx2x_format) {
3612 i = sscanf(version, "1.%c%hhd.%hhd.%hhd",
3613 &vals[0], &vals[1], &vals[2], &vals[3]);
3614 if (i > 0)
3615 vals[0] -= '0';
3616 } else {
3617 i = sscanf(version, "%hhd.%hhd.%hhd.%hhd",
3618 &vals[0], &vals[1], &vals[2], &vals[3]);
3619 }
3620
3621 while (i < 4)
3622 vals[i++] = 0;
3623
3624 return (vals[0] << 24) | (vals[1] << 16) | (vals[2] << 8) | vals[3];
3625}
3626
3627void bnx2x_update_mng_version(struct bnx2x *bp)
3628{
3629 u32 iscsiver = DRV_VER_NOT_LOADED;
3630 u32 fcoever = DRV_VER_NOT_LOADED;
3631 u32 ethver = DRV_VER_NOT_LOADED;
3632 int idx = BP_FW_MB_IDX(bp);
3633 u8 *version;
3634
3635 if (!SHMEM2_HAS(bp, func_os_drv_ver))
3636 return;
3637
3638 mutex_lock(&bp->drv_info_mutex);
3639 /* Must not proceed when `bnx2x_handle_drv_info_req' is feasible */
3640 if (bp->drv_info_mng_owner)
3641 goto out;
3642
3643 if (bp->state != BNX2X_STATE_OPEN)
3644 goto out;
3645
3646 /* Parse ethernet driver version */
3647 ethver = bnx2x_update_mng_version_utility(DRV_MODULE_VERSION, true);
3648 if (!CNIC_LOADED(bp))
3649 goto out;
3650
3651 /* Try getting storage driver version via cnic */
3652 memset(&bp->slowpath->drv_info_to_mcp, 0,
3653 sizeof(union drv_info_to_mcp));
3654 bnx2x_drv_info_iscsi_stat(bp);
3655 version = bp->slowpath->drv_info_to_mcp.iscsi_stat.version;
3656 iscsiver = bnx2x_update_mng_version_utility(version, false);
3657
3658 memset(&bp->slowpath->drv_info_to_mcp, 0,
3659 sizeof(union drv_info_to_mcp));
3660 bnx2x_drv_info_fcoe_stat(bp);
3661 version = bp->slowpath->drv_info_to_mcp.fcoe_stat.version;
3662 fcoever = bnx2x_update_mng_version_utility(version, false);
3663
3664out:
3665 SHMEM2_WR(bp, func_os_drv_ver[idx].versions[DRV_PERS_ETHERNET], ethver);
3666 SHMEM2_WR(bp, func_os_drv_ver[idx].versions[DRV_PERS_ISCSI], iscsiver);
3667 SHMEM2_WR(bp, func_os_drv_ver[idx].versions[DRV_PERS_FCOE], fcoever);
3668
3669 mutex_unlock(&bp->drv_info_mutex);
3670
3671 DP(BNX2X_MSG_MCP, "Setting driver version: ETH [%08x] iSCSI [%08x] FCoE [%08x]\n",
3672 ethver, iscsiver, fcoever);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003673}
3674
Eilon Greenstein2691d512009-08-12 08:22:08 +00003675static void bnx2x_dcc_event(struct bnx2x *bp, u32 dcc_event)
3676{
Eilon Greenstein2691d512009-08-12 08:22:08 +00003677 DP(BNX2X_MSG_MCP, "dcc_event 0x%x\n", dcc_event);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003678
3679 if (dcc_event & DRV_STATUS_DCC_DISABLE_ENABLE_PF) {
3680
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003681 /*
3682 * This is the only place besides the function initialization
3683 * where the bp->flags can change so it is done without any
3684 * locks
3685 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003686 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
Merav Sicron51c1a582012-03-18 10:33:38 +00003687 DP(BNX2X_MSG_MCP, "mf_cfg function disabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003688 bp->flags |= MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00003689
3690 bnx2x_e1h_disable(bp);
3691 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00003692 DP(BNX2X_MSG_MCP, "mf_cfg function enabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003693 bp->flags &= ~MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00003694
3695 bnx2x_e1h_enable(bp);
3696 }
3697 dcc_event &= ~DRV_STATUS_DCC_DISABLE_ENABLE_PF;
3698 }
3699 if (dcc_event & DRV_STATUS_DCC_BANDWIDTH_ALLOCATION) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003700 bnx2x_config_mf_bw(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003701 dcc_event &= ~DRV_STATUS_DCC_BANDWIDTH_ALLOCATION;
3702 }
3703
3704 /* Report results to MCP */
3705 if (dcc_event)
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003706 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_FAILURE, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003707 else
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003708 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_OK, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003709}
3710
Michael Chan28912902009-10-10 13:46:53 +00003711/* must be called under the spq lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003712static struct eth_spe *bnx2x_sp_get_next(struct bnx2x *bp)
Michael Chan28912902009-10-10 13:46:53 +00003713{
3714 struct eth_spe *next_spe = bp->spq_prod_bd;
3715
3716 if (bp->spq_prod_bd == bp->spq_last_bd) {
3717 bp->spq_prod_bd = bp->spq;
3718 bp->spq_prod_idx = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +00003719 DP(BNX2X_MSG_SP, "end of spq\n");
Michael Chan28912902009-10-10 13:46:53 +00003720 } else {
3721 bp->spq_prod_bd++;
3722 bp->spq_prod_idx++;
3723 }
3724 return next_spe;
3725}
3726
3727/* must be called under the spq lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003728static void bnx2x_sp_prod_update(struct bnx2x *bp)
Michael Chan28912902009-10-10 13:46:53 +00003729{
3730 int func = BP_FUNC(bp);
3731
Vladislav Zolotarov53e51e22011-07-19 01:45:02 +00003732 /*
3733 * Make sure that BD data is updated before writing the producer:
3734 * BD data is written to the memory, the producer is read from the
3735 * memory, thus we need a full memory barrier to ensure the ordering.
3736 */
3737 mb();
Michael Chan28912902009-10-10 13:46:53 +00003738
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003739 REG_WR16(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_PROD_OFFSET(func),
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00003740 bp->spq_prod_idx);
Michael Chan28912902009-10-10 13:46:53 +00003741 mmiowb();
3742}
3743
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003744/**
3745 * bnx2x_is_contextless_ramrod - check if the current command ends on EQ
3746 *
3747 * @cmd: command to check
3748 * @cmd_type: command type
3749 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003750static bool bnx2x_is_contextless_ramrod(int cmd, int cmd_type)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003751{
3752 if ((cmd_type == NONE_CONNECTION_TYPE) ||
Ariel Elior6383c0b2011-07-14 08:31:57 +00003753 (cmd == RAMROD_CMD_ID_ETH_FORWARD_SETUP) ||
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003754 (cmd == RAMROD_CMD_ID_ETH_CLASSIFICATION_RULES) ||
3755 (cmd == RAMROD_CMD_ID_ETH_FILTER_RULES) ||
3756 (cmd == RAMROD_CMD_ID_ETH_MULTICAST_RULES) ||
3757 (cmd == RAMROD_CMD_ID_ETH_SET_MAC) ||
3758 (cmd == RAMROD_CMD_ID_ETH_RSS_UPDATE))
3759 return true;
3760 else
3761 return false;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003762}
3763
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003764/**
3765 * bnx2x_sp_post - place a single command on an SP ring
3766 *
3767 * @bp: driver handle
3768 * @command: command to place (e.g. SETUP, FILTER_RULES, etc.)
3769 * @cid: SW CID the command is related to
3770 * @data_hi: command private data address (high 32 bits)
3771 * @data_lo: command private data address (low 32 bits)
3772 * @cmd_type: command type (e.g. NONE, ETH)
3773 *
3774 * SP data is handled as if it's always an address pair, thus data fields are
3775 * not swapped to little endian in upper functions. Instead this function swaps
3776 * data as if it's two u32 fields.
3777 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00003778int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003779 u32 data_hi, u32 data_lo, int cmd_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003780{
Michael Chan28912902009-10-10 13:46:53 +00003781 struct eth_spe *spe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003782 u16 type;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003783 bool common = bnx2x_is_contextless_ramrod(command, cmd_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003784
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003785#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00003786 if (unlikely(bp->panic)) {
3787 BNX2X_ERR("Can't post SP when there is panic\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003788 return -EIO;
Merav Sicron51c1a582012-03-18 10:33:38 +00003789 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003790#endif
3791
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003792 spin_lock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003793
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003794 if (common) {
3795 if (!atomic_read(&bp->eq_spq_left)) {
3796 BNX2X_ERR("BUG! EQ ring full!\n");
3797 spin_unlock_bh(&bp->spq_lock);
3798 bnx2x_panic();
3799 return -EBUSY;
3800 }
3801 } else if (!atomic_read(&bp->cq_spq_left)) {
3802 BNX2X_ERR("BUG! SPQ ring full!\n");
3803 spin_unlock_bh(&bp->spq_lock);
3804 bnx2x_panic();
3805 return -EBUSY;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003806 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08003807
Michael Chan28912902009-10-10 13:46:53 +00003808 spe = bnx2x_sp_get_next(bp);
3809
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003810 /* CID needs port number to be encoded int it */
Michael Chan28912902009-10-10 13:46:53 +00003811 spe->hdr.conn_and_cmd_data =
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003812 cpu_to_le32((command << SPE_HDR_CMD_ID_SHIFT) |
3813 HW_CID(bp, cid));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003814
Michal Kalderon14a94eb2014-02-12 18:19:53 +02003815 /* In some cases, type may already contain the func-id
3816 * mainly in SRIOV related use cases, so we add it here only
3817 * if it's not already set.
3818 */
3819 if (!(cmd_type & SPE_HDR_FUNCTION_ID)) {
3820 type = (cmd_type << SPE_HDR_CONN_TYPE_SHIFT) &
3821 SPE_HDR_CONN_TYPE;
3822 type |= ((BP_FUNC(bp) << SPE_HDR_FUNCTION_ID_SHIFT) &
3823 SPE_HDR_FUNCTION_ID);
3824 } else {
3825 type = cmd_type;
3826 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003827
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003828 spe->hdr.type = cpu_to_le16(type);
3829
3830 spe->data.update_data_addr.hi = cpu_to_le32(data_hi);
3831 spe->data.update_data_addr.lo = cpu_to_le32(data_lo);
3832
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003833 /*
3834 * It's ok if the actual decrement is issued towards the memory
3835 * somewhere between the spin_lock and spin_unlock. Thus no
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003836 * more explicit memory barrier is needed.
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003837 */
3838 if (common)
3839 atomic_dec(&bp->eq_spq_left);
3840 else
3841 atomic_dec(&bp->cq_spq_left);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003842
Merav Sicron51c1a582012-03-18 10:33:38 +00003843 DP(BNX2X_MSG_SP,
3844 "SPQE[%x] (%x:%x) (cmd, common?) (%d,%d) hw_cid %x data (%x:%x) type(0x%x) left (CQ, EQ) (%x,%x)\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003845 bp->spq_prod_idx, (u32)U64_HI(bp->spq_mapping),
3846 (u32)(U64_LO(bp->spq_mapping) +
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003847 (void *)bp->spq_prod_bd - (void *)bp->spq), command, common,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003848 HW_CID(bp, cid), data_hi, data_lo, type,
3849 atomic_read(&bp->cq_spq_left), atomic_read(&bp->eq_spq_left));
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003850
Michael Chan28912902009-10-10 13:46:53 +00003851 bnx2x_sp_prod_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003852 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003853 return 0;
3854}
3855
3856/* acquire split MCP access lock register */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003857static int bnx2x_acquire_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003858{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003859 u32 j, val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003860 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003861
3862 might_sleep();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003863 for (j = 0; j < 1000; j++) {
Yuval Mintz3cdeec22013-06-02 00:06:19 +00003864 REG_WR(bp, MCP_REG_MCPR_ACCESS_LOCK, MCPR_ACCESS_LOCK_LOCK);
3865 val = REG_RD(bp, MCP_REG_MCPR_ACCESS_LOCK);
3866 if (val & MCPR_ACCESS_LOCK_LOCK)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003867 break;
3868
Yuval Mintz639d65b2013-06-02 00:06:21 +00003869 usleep_range(5000, 10000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003870 }
Yuval Mintz3cdeec22013-06-02 00:06:19 +00003871 if (!(val & MCPR_ACCESS_LOCK_LOCK)) {
Eilon Greenstein19680c42008-08-13 15:47:33 -07003872 BNX2X_ERR("Cannot acquire MCP access lock register\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003873 rc = -EBUSY;
3874 }
3875
3876 return rc;
3877}
3878
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003879/* release split MCP access lock register */
3880static void bnx2x_release_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003881{
Yuval Mintz3cdeec22013-06-02 00:06:19 +00003882 REG_WR(bp, MCP_REG_MCPR_ACCESS_LOCK, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003883}
3884
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003885#define BNX2X_DEF_SB_ATT_IDX 0x0001
3886#define BNX2X_DEF_SB_IDX 0x0002
3887
Eric Dumazet1191cb82012-04-27 21:39:21 +00003888static u16 bnx2x_update_dsb_idx(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003889{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003890 struct host_sp_status_block *def_sb = bp->def_status_blk;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003891 u16 rc = 0;
3892
3893 barrier(); /* status block is written to by the chip */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003894 if (bp->def_att_idx != def_sb->atten_status_block.attn_bits_index) {
3895 bp->def_att_idx = def_sb->atten_status_block.attn_bits_index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003896 rc |= BNX2X_DEF_SB_ATT_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003897 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003898
3899 if (bp->def_idx != def_sb->sp_sb.running_index) {
3900 bp->def_idx = def_sb->sp_sb.running_index;
3901 rc |= BNX2X_DEF_SB_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003902 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003903
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003904 /* Do not reorder: indices reading should complete before handling */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003905 barrier();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003906 return rc;
3907}
3908
3909/*
3910 * slow path service functions
3911 */
3912
3913static void bnx2x_attn_int_asserted(struct bnx2x *bp, u32 asserted)
3914{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003915 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003916 u32 aeu_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
3917 MISC_REG_AEU_MASK_ATTN_FUNC_0;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003918 u32 nig_int_mask_addr = port ? NIG_REG_MASK_INTERRUPT_PORT1 :
3919 NIG_REG_MASK_INTERRUPT_PORT0;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003920 u32 aeu_mask;
Eilon Greenstein87942b42009-02-12 08:36:49 +00003921 u32 nig_mask = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003922 u32 reg_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003923
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003924 if (bp->attn_state & asserted)
3925 BNX2X_ERR("IGU ERROR\n");
3926
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003927 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
3928 aeu_mask = REG_RD(bp, aeu_addr);
3929
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003930 DP(NETIF_MSG_HW, "aeu_mask %x newly asserted %x\n",
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003931 aeu_mask, asserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003932 aeu_mask &= ~(asserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003933 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003934
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003935 REG_WR(bp, aeu_addr, aeu_mask);
3936 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003937
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003938 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003939 bp->attn_state |= asserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003940 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003941
3942 if (asserted & ATTN_HARD_WIRED_MASK) {
3943 if (asserted & ATTN_NIG_FOR_FUNC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003944
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003945 bnx2x_acquire_phy_lock(bp);
3946
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003947 /* save nig interrupt mask */
Eilon Greenstein87942b42009-02-12 08:36:49 +00003948 nig_mask = REG_RD(bp, nig_int_mask_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003949
Yaniv Rosner361c3912011-06-14 01:33:19 +00003950 /* If nig_mask is not set, no need to call the update
3951 * function.
3952 */
3953 if (nig_mask) {
3954 REG_WR(bp, nig_int_mask_addr, 0);
3955
3956 bnx2x_link_attn(bp);
3957 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003958
3959 /* handle unicore attn? */
3960 }
3961 if (asserted & ATTN_SW_TIMER_4_FUNC)
3962 DP(NETIF_MSG_HW, "ATTN_SW_TIMER_4_FUNC!\n");
3963
3964 if (asserted & GPIO_2_FUNC)
3965 DP(NETIF_MSG_HW, "GPIO_2_FUNC!\n");
3966
3967 if (asserted & GPIO_3_FUNC)
3968 DP(NETIF_MSG_HW, "GPIO_3_FUNC!\n");
3969
3970 if (asserted & GPIO_4_FUNC)
3971 DP(NETIF_MSG_HW, "GPIO_4_FUNC!\n");
3972
3973 if (port == 0) {
3974 if (asserted & ATTN_GENERAL_ATTN_1) {
3975 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_1!\n");
3976 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_1, 0x0);
3977 }
3978 if (asserted & ATTN_GENERAL_ATTN_2) {
3979 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_2!\n");
3980 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_2, 0x0);
3981 }
3982 if (asserted & ATTN_GENERAL_ATTN_3) {
3983 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_3!\n");
3984 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_3, 0x0);
3985 }
3986 } else {
3987 if (asserted & ATTN_GENERAL_ATTN_4) {
3988 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_4!\n");
3989 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_4, 0x0);
3990 }
3991 if (asserted & ATTN_GENERAL_ATTN_5) {
3992 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_5!\n");
3993 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_5, 0x0);
3994 }
3995 if (asserted & ATTN_GENERAL_ATTN_6) {
3996 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_6!\n");
3997 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_6, 0x0);
3998 }
3999 }
4000
4001 } /* if hardwired */
4002
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004003 if (bp->common.int_block == INT_BLOCK_HC)
4004 reg_addr = (HC_REG_COMMAND_REG + port*32 +
4005 COMMAND_REG_ATTN_BITS_SET);
4006 else
4007 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_SET_UPPER*8);
4008
4009 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", asserted,
4010 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
4011 REG_WR(bp, reg_addr, asserted);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004012
4013 /* now set back the mask */
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08004014 if (asserted & ATTN_NIG_FOR_FUNC) {
Yaniv Rosner27c11512012-12-02 04:05:54 +00004015 /* Verify that IGU ack through BAR was written before restoring
4016 * NIG mask. This loop should exit after 2-3 iterations max.
4017 */
4018 if (bp->common.int_block != INT_BLOCK_HC) {
4019 u32 cnt = 0, igu_acked;
4020 do {
4021 igu_acked = REG_RD(bp,
4022 IGU_REG_ATTENTION_ACK_BITS);
4023 } while (((igu_acked & ATTN_NIG_FOR_FUNC) == 0) &&
4024 (++cnt < MAX_IGU_ATTN_ACK_TO));
4025 if (!igu_acked)
4026 DP(NETIF_MSG_HW,
4027 "Failed to verify IGU ack on time\n");
4028 barrier();
4029 }
Eilon Greenstein87942b42009-02-12 08:36:49 +00004030 REG_WR(bp, nig_int_mask_addr, nig_mask);
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08004031 bnx2x_release_phy_lock(bp);
4032 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004033}
4034
Eric Dumazet1191cb82012-04-27 21:39:21 +00004035static void bnx2x_fan_failure(struct bnx2x *bp)
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004036{
4037 int port = BP_PORT(bp);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004038 u32 ext_phy_config;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004039 /* mark the failure */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004040 ext_phy_config =
4041 SHMEM_RD(bp,
4042 dev_info.port_hw_config[port].external_phy_config);
4043
4044 ext_phy_config &= ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
4045 ext_phy_config |= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004046 SHMEM_WR(bp, dev_info.port_hw_config[port].external_phy_config,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004047 ext_phy_config);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004048
4049 /* log the failure */
Merav Sicron51c1a582012-03-18 10:33:38 +00004050 netdev_err(bp->dev, "Fan Failure on Network Controller has caused the driver to shutdown the card to prevent permanent damage.\n"
4051 "Please contact OEM Support for assistance\n");
Ariel Elior83048592011-11-13 04:34:29 +00004052
Yuval Mintz16a5fd92013-06-02 00:06:18 +00004053 /* Schedule device reset (unload)
Ariel Elior83048592011-11-13 04:34:29 +00004054 * This is due to some boards consuming sufficient power when driver is
4055 * up to overheat if fan fails.
4056 */
Yuval Mintz230bb0f2014-02-12 18:19:56 +02004057 bnx2x_schedule_sp_rtnl(bp, BNX2X_SP_RTNL_FAN_FAILURE, 0);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004058}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00004059
Eric Dumazet1191cb82012-04-27 21:39:21 +00004060static void bnx2x_attn_int_deasserted0(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004061{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004062 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004063 int reg_offset;
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00004064 u32 val;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004065
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004066 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
4067 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004068
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004069 if (attn & AEU_INPUTS_ATTN_BITS_SPIO5) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004070
4071 val = REG_RD(bp, reg_offset);
4072 val &= ~AEU_INPUTS_ATTN_BITS_SPIO5;
4073 REG_WR(bp, reg_offset, val);
4074
4075 BNX2X_ERR("SPIO5 hw attention\n");
4076
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004077 /* Fan failure attention */
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00004078 bnx2x_hw_reset_phy(&bp->link_params);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004079 bnx2x_fan_failure(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004080 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004081
Yaniv Rosner3deb8162011-06-14 01:34:33 +00004082 if ((attn & bp->link_vars.aeu_int_mask) && bp->port.pmf) {
Eilon Greenstein589abe32009-02-12 08:36:55 +00004083 bnx2x_acquire_phy_lock(bp);
4084 bnx2x_handle_module_detect_int(&bp->link_params);
4085 bnx2x_release_phy_lock(bp);
4086 }
4087
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004088 if (attn & HW_INTERRUT_ASSERT_SET_0) {
4089
4090 val = REG_RD(bp, reg_offset);
4091 val &= ~(attn & HW_INTERRUT_ASSERT_SET_0);
4092 REG_WR(bp, reg_offset, val);
4093
4094 BNX2X_ERR("FATAL HW block attention set0 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00004095 (u32)(attn & HW_INTERRUT_ASSERT_SET_0));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004096 bnx2x_panic();
4097 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004098}
4099
Eric Dumazet1191cb82012-04-27 21:39:21 +00004100static void bnx2x_attn_int_deasserted1(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004101{
4102 u32 val;
4103
Eilon Greenstein0626b892009-02-12 08:38:14 +00004104 if (attn & AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004105
4106 val = REG_RD(bp, DORQ_REG_DORQ_INT_STS_CLR);
4107 BNX2X_ERR("DB hw attention 0x%x\n", val);
4108 /* DORQ discard attention */
4109 if (val & 0x2)
4110 BNX2X_ERR("FATAL error from DORQ\n");
4111 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004112
4113 if (attn & HW_INTERRUT_ASSERT_SET_1) {
4114
4115 int port = BP_PORT(bp);
4116 int reg_offset;
4117
4118 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 :
4119 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1);
4120
4121 val = REG_RD(bp, reg_offset);
4122 val &= ~(attn & HW_INTERRUT_ASSERT_SET_1);
4123 REG_WR(bp, reg_offset, val);
4124
4125 BNX2X_ERR("FATAL HW block attention set1 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00004126 (u32)(attn & HW_INTERRUT_ASSERT_SET_1));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004127 bnx2x_panic();
4128 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004129}
4130
Eric Dumazet1191cb82012-04-27 21:39:21 +00004131static void bnx2x_attn_int_deasserted2(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004132{
4133 u32 val;
4134
4135 if (attn & AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT) {
4136
4137 val = REG_RD(bp, CFC_REG_CFC_INT_STS_CLR);
4138 BNX2X_ERR("CFC hw attention 0x%x\n", val);
4139 /* CFC error attention */
4140 if (val & 0x2)
4141 BNX2X_ERR("FATAL error from CFC\n");
4142 }
4143
4144 if (attn & AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004145 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004146 BNX2X_ERR("PXP hw attention-0 0x%x\n", val);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004147 /* RQ_USDMDP_FIFO_OVERFLOW */
4148 if (val & 0x18000)
4149 BNX2X_ERR("FATAL error from PXP\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004150
4151 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004152 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_1);
4153 BNX2X_ERR("PXP hw attention-1 0x%x\n", val);
4154 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004155 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004156
4157 if (attn & HW_INTERRUT_ASSERT_SET_2) {
4158
4159 int port = BP_PORT(bp);
4160 int reg_offset;
4161
4162 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 :
4163 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2);
4164
4165 val = REG_RD(bp, reg_offset);
4166 val &= ~(attn & HW_INTERRUT_ASSERT_SET_2);
4167 REG_WR(bp, reg_offset, val);
4168
4169 BNX2X_ERR("FATAL HW block attention set2 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00004170 (u32)(attn & HW_INTERRUT_ASSERT_SET_2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004171 bnx2x_panic();
4172 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004173}
4174
Eric Dumazet1191cb82012-04-27 21:39:21 +00004175static void bnx2x_attn_int_deasserted3(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004176{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004177 u32 val;
4178
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004179 if (attn & EVEREST_GEN_ATTN_IN_USE_MASK) {
4180
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004181 if (attn & BNX2X_PMF_LINK_ASSERT) {
4182 int func = BP_FUNC(bp);
4183
4184 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
Barak Witkowskia3348722012-04-23 03:04:46 +00004185 bnx2x_read_mf_cfg(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004186 bp->mf_config[BP_VN(bp)] = MF_CFG_RD(bp,
4187 func_mf_config[BP_ABS_FUNC(bp)].config);
4188 val = SHMEM_RD(bp,
4189 func_mb[BP_FW_MB_IDX(bp)].drv_status);
Eilon Greenstein2691d512009-08-12 08:22:08 +00004190 if (val & DRV_STATUS_DCC_EVENT_MASK)
4191 bnx2x_dcc_event(bp,
4192 (val & DRV_STATUS_DCC_EVENT_MASK));
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08004193
4194 if (val & DRV_STATUS_SET_MF_BW)
4195 bnx2x_set_mf_bw(bp);
4196
Barak Witkowski1d187b32011-12-05 22:41:50 +00004197 if (val & DRV_STATUS_DRV_INFO_REQ)
4198 bnx2x_handle_drv_info_req(bp);
Ariel Eliord16132c2013-01-01 05:22:42 +00004199
4200 if (val & DRV_STATUS_VF_DISABLED)
Yuval Mintz370d4a22014-03-23 18:12:24 +02004201 bnx2x_schedule_iov_task(bp,
4202 BNX2X_IOV_HANDLE_FLR);
Ariel Eliord16132c2013-01-01 05:22:42 +00004203
Eilon Greenstein2691d512009-08-12 08:22:08 +00004204 if ((bp->port.pmf == 0) && (val & DRV_STATUS_PMF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004205 bnx2x_pmf_update(bp);
4206
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004207 if (bp->port.pmf &&
Shmulik Ravid785b9b12010-12-30 06:27:03 +00004208 (val & DRV_STATUS_DCBX_NEGOTIATION_RESULTS) &&
4209 bp->dcbx_enabled > 0)
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004210 /* start dcbx state machine */
4211 bnx2x_dcbx_set_params(bp,
4212 BNX2X_DCBX_STATE_NEG_RECEIVED);
Barak Witkowskia3348722012-04-23 03:04:46 +00004213 if (val & DRV_STATUS_AFEX_EVENT_MASK)
4214 bnx2x_handle_afex_cmd(bp,
4215 val & DRV_STATUS_AFEX_EVENT_MASK);
Yuval Mintzc8c60d82012-06-06 17:13:07 +00004216 if (val & DRV_STATUS_EEE_NEGOTIATION_RESULTS)
4217 bnx2x_handle_eee_event(bp);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00004218 if (bp->link_vars.periodic_flags &
4219 PERIODIC_FLAGS_LINK_EVENT) {
4220 /* sync with link */
4221 bnx2x_acquire_phy_lock(bp);
4222 bp->link_vars.periodic_flags &=
4223 ~PERIODIC_FLAGS_LINK_EVENT;
4224 bnx2x_release_phy_lock(bp);
4225 if (IS_MF(bp))
4226 bnx2x_link_sync_notify(bp);
4227 bnx2x_link_report(bp);
4228 }
4229 /* Always call it here: bnx2x_link_report() will
4230 * prevent the link indication duplication.
4231 */
4232 bnx2x__link_status_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004233 } else if (attn & BNX2X_MC_ASSERT_BITS) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004234
4235 BNX2X_ERR("MC assert!\n");
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004236 bnx2x_mc_assert(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004237 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_10, 0);
4238 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_9, 0);
4239 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_8, 0);
4240 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_7, 0);
4241 bnx2x_panic();
4242
4243 } else if (attn & BNX2X_MCP_ASSERT) {
4244
4245 BNX2X_ERR("MCP assert!\n");
4246 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_11, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004247 bnx2x_fw_dump(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004248
4249 } else
4250 BNX2X_ERR("Unknown HW assert! (attn 0x%x)\n", attn);
4251 }
4252
4253 if (attn & EVEREST_LATCHED_ATTN_IN_USE_MASK) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004254 BNX2X_ERR("LATCHED attention 0x%08x (masked)\n", attn);
4255 if (attn & BNX2X_GRC_TIMEOUT) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004256 val = CHIP_IS_E1(bp) ? 0 :
4257 REG_RD(bp, MISC_REG_GRC_TIMEOUT_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004258 BNX2X_ERR("GRC time-out 0x%08x\n", val);
4259 }
4260 if (attn & BNX2X_GRC_RSV) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004261 val = CHIP_IS_E1(bp) ? 0 :
4262 REG_RD(bp, MISC_REG_GRC_RSV_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004263 BNX2X_ERR("GRC reserved 0x%08x\n", val);
4264 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004265 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL, 0x7ff);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004266 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004267}
4268
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004269/*
4270 * Bits map:
4271 * 0-7 - Engine0 load counter.
4272 * 8-15 - Engine1 load counter.
4273 * 16 - Engine0 RESET_IN_PROGRESS bit.
4274 * 17 - Engine1 RESET_IN_PROGRESS bit.
4275 * 18 - Engine0 ONE_IS_LOADED. Set when there is at least one active function
4276 * on the engine
4277 * 19 - Engine1 ONE_IS_LOADED.
4278 * 20 - Chip reset flow bit. When set none-leader must wait for both engines
4279 * leader to complete (check for both RESET_IN_PROGRESS bits and not for
4280 * just the one belonging to its engine).
4281 *
4282 */
4283#define BNX2X_RECOVERY_GLOB_REG MISC_REG_GENERIC_POR_1
4284
4285#define BNX2X_PATH0_LOAD_CNT_MASK 0x000000ff
4286#define BNX2X_PATH0_LOAD_CNT_SHIFT 0
4287#define BNX2X_PATH1_LOAD_CNT_MASK 0x0000ff00
4288#define BNX2X_PATH1_LOAD_CNT_SHIFT 8
4289#define BNX2X_PATH0_RST_IN_PROG_BIT 0x00010000
4290#define BNX2X_PATH1_RST_IN_PROG_BIT 0x00020000
4291#define BNX2X_GLOBAL_RESET_BIT 0x00040000
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00004292
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004293/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004294 * Set the GLOBAL_RESET bit.
4295 *
4296 * Should be run under rtnl lock
4297 */
4298void bnx2x_set_reset_global(struct bnx2x *bp)
4299{
Ariel Eliorf16da432012-01-26 06:01:50 +00004300 u32 val;
4301 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4302 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004303 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val | BNX2X_GLOBAL_RESET_BIT);
Ariel Eliorf16da432012-01-26 06:01:50 +00004304 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004305}
4306
4307/*
4308 * Clear the GLOBAL_RESET bit.
4309 *
4310 * Should be run under rtnl lock
4311 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004312static void bnx2x_clear_reset_global(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004313{
Ariel Eliorf16da432012-01-26 06:01:50 +00004314 u32 val;
4315 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4316 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004317 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val & (~BNX2X_GLOBAL_RESET_BIT));
Ariel Eliorf16da432012-01-26 06:01:50 +00004318 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004319}
4320
4321/*
4322 * Checks the GLOBAL_RESET bit.
4323 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004324 * should be run under rtnl lock
4325 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004326static bool bnx2x_reset_is_global(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004327{
Yuval Mintz3cdeec22013-06-02 00:06:19 +00004328 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004329
4330 DP(NETIF_MSG_HW, "GEN_REG_VAL=0x%08x\n", val);
4331 return (val & BNX2X_GLOBAL_RESET_BIT) ? true : false;
4332}
4333
4334/*
4335 * Clear RESET_IN_PROGRESS bit for the current engine.
4336 *
4337 * Should be run under rtnl lock
4338 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004339static void bnx2x_set_reset_done(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004340{
Ariel Eliorf16da432012-01-26 06:01:50 +00004341 u32 val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004342 u32 bit = BP_PATH(bp) ?
4343 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
Ariel Eliorf16da432012-01-26 06:01:50 +00004344 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4345 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004346
4347 /* Clear the bit */
4348 val &= ~bit;
4349 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004350
4351 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004352}
4353
4354/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004355 * Set RESET_IN_PROGRESS for the current engine.
4356 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004357 * should be run under rtnl lock
4358 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004359void bnx2x_set_reset_in_progress(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004360{
Ariel Eliorf16da432012-01-26 06:01:50 +00004361 u32 val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004362 u32 bit = BP_PATH(bp) ?
4363 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
Ariel Eliorf16da432012-01-26 06:01:50 +00004364 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4365 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004366
4367 /* Set the bit */
4368 val |= bit;
4369 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004370 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004371}
4372
4373/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004374 * Checks the RESET_IN_PROGRESS bit for the given engine.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004375 * should be run under rtnl lock
4376 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004377bool bnx2x_reset_is_done(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004378{
Yuval Mintz3cdeec22013-06-02 00:06:19 +00004379 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004380 u32 bit = engine ?
4381 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
4382
4383 /* return false if bit is set */
4384 return (val & bit) ? false : true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004385}
4386
4387/*
Ariel Elior889b9af2012-01-26 06:01:51 +00004388 * set pf load for the current pf.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004389 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004390 * should be run under rtnl lock
4391 */
Ariel Elior889b9af2012-01-26 06:01:51 +00004392void bnx2x_set_pf_load(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004393{
Ariel Eliorf16da432012-01-26 06:01:50 +00004394 u32 val1, val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004395 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
4396 BNX2X_PATH0_LOAD_CNT_MASK;
4397 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4398 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004399
Ariel Eliorf16da432012-01-26 06:01:50 +00004400 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4401 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4402
Merav Sicron51c1a582012-03-18 10:33:38 +00004403 DP(NETIF_MSG_IFUP, "Old GEN_REG_VAL=0x%08x\n", val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004404
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004405 /* get the current counter value */
4406 val1 = (val & mask) >> shift;
4407
Ariel Elior889b9af2012-01-26 06:01:51 +00004408 /* set bit of that PF */
4409 val1 |= (1 << bp->pf_num);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004410
4411 /* clear the old value */
4412 val &= ~mask;
4413
4414 /* set the new one */
4415 val |= ((val1 << shift) & mask);
4416
4417 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004418 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004419}
4420
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004421/**
Ariel Elior889b9af2012-01-26 06:01:51 +00004422 * bnx2x_clear_pf_load - clear pf load mark
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004423 *
4424 * @bp: driver handle
4425 *
4426 * Should be run under rtnl lock.
4427 * Decrements the load counter for the current engine. Returns
Ariel Elior889b9af2012-01-26 06:01:51 +00004428 * whether other functions are still loaded
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004429 */
Ariel Elior889b9af2012-01-26 06:01:51 +00004430bool bnx2x_clear_pf_load(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004431{
Ariel Eliorf16da432012-01-26 06:01:50 +00004432 u32 val1, val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004433 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
4434 BNX2X_PATH0_LOAD_CNT_MASK;
4435 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4436 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004437
Ariel Eliorf16da432012-01-26 06:01:50 +00004438 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4439 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Merav Sicron51c1a582012-03-18 10:33:38 +00004440 DP(NETIF_MSG_IFDOWN, "Old GEN_REG_VAL=0x%08x\n", val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004441
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004442 /* get the current counter value */
4443 val1 = (val & mask) >> shift;
4444
Ariel Elior889b9af2012-01-26 06:01:51 +00004445 /* clear bit of that PF */
4446 val1 &= ~(1 << bp->pf_num);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004447
4448 /* clear the old value */
4449 val &= ~mask;
4450
4451 /* set the new one */
4452 val |= ((val1 << shift) & mask);
4453
4454 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004455 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4456 return val1 != 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004457}
4458
4459/*
Ariel Elior889b9af2012-01-26 06:01:51 +00004460 * Read the load status for the current engine.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004461 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004462 * should be run under rtnl lock
4463 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004464static bool bnx2x_get_load_status(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004465{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004466 u32 mask = (engine ? BNX2X_PATH1_LOAD_CNT_MASK :
4467 BNX2X_PATH0_LOAD_CNT_MASK);
4468 u32 shift = (engine ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4469 BNX2X_PATH0_LOAD_CNT_SHIFT);
4470 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4471
Merav Sicron51c1a582012-03-18 10:33:38 +00004472 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "GLOB_REG=0x%08x\n", val);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004473
4474 val = (val & mask) >> shift;
4475
Merav Sicron51c1a582012-03-18 10:33:38 +00004476 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "load mask for engine %d = 0x%x\n",
4477 engine, val);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004478
Ariel Elior889b9af2012-01-26 06:01:51 +00004479 return val != 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004480}
4481
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004482static void _print_parity(struct bnx2x *bp, u32 reg)
4483{
4484 pr_cont(" [0x%08x] ", REG_RD(bp, reg));
4485}
4486
Eric Dumazet1191cb82012-04-27 21:39:21 +00004487static void _print_next_block(int idx, const char *blk)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004488{
Joe Perchesf1deab52011-08-14 12:16:21 +00004489 pr_cont("%s%s", idx ? ", " : "", blk);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004490}
4491
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004492static bool bnx2x_check_blocks_with_parity0(struct bnx2x *bp, u32 sig,
4493 int *par_num, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004494{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004495 u32 cur_bit;
4496 bool res;
4497 int i;
4498
4499 res = false;
4500
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004501 for (i = 0; sig; i++) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004502 cur_bit = (0x1UL << i);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004503 if (sig & cur_bit) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004504 res |= true; /* Each bit is real error! */
4505
4506 if (print) {
4507 switch (cur_bit) {
4508 case AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR:
4509 _print_next_block((*par_num)++, "BRB");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004510 _print_parity(bp,
4511 BRB1_REG_BRB1_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004512 break;
4513 case AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR:
4514 _print_next_block((*par_num)++,
4515 "PARSER");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004516 _print_parity(bp, PRS_REG_PRS_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004517 break;
4518 case AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR:
4519 _print_next_block((*par_num)++, "TSDM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004520 _print_parity(bp,
4521 TSDM_REG_TSDM_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004522 break;
4523 case AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR:
4524 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004525 "SEARCHER");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004526 _print_parity(bp, SRC_REG_SRC_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004527 break;
4528 case AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR:
4529 _print_next_block((*par_num)++, "TCM");
4530 _print_parity(bp, TCM_REG_TCM_PRTY_STS);
4531 break;
4532 case AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR:
4533 _print_next_block((*par_num)++,
4534 "TSEMI");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004535 _print_parity(bp,
4536 TSEM_REG_TSEM_PRTY_STS_0);
4537 _print_parity(bp,
4538 TSEM_REG_TSEM_PRTY_STS_1);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004539 break;
4540 case AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR:
4541 _print_next_block((*par_num)++, "XPB");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004542 _print_parity(bp, GRCBASE_XPB +
4543 PB_REG_PB_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004544 break;
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004545 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004546 }
4547
4548 /* Clear the bit */
4549 sig &= ~cur_bit;
4550 }
4551 }
4552
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004553 return res;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004554}
4555
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004556static bool bnx2x_check_blocks_with_parity1(struct bnx2x *bp, u32 sig,
4557 int *par_num, bool *global,
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004558 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004559{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004560 u32 cur_bit;
4561 bool res;
4562 int i;
4563
4564 res = false;
4565
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004566 for (i = 0; sig; i++) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004567 cur_bit = (0x1UL << i);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004568 if (sig & cur_bit) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004569 res |= true; /* Each bit is real error! */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004570 switch (cur_bit) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004571 case AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004572 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004573 _print_next_block((*par_num)++, "PBF");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004574 _print_parity(bp, PBF_REG_PBF_PRTY_STS);
4575 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004576 break;
4577 case AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004578 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004579 _print_next_block((*par_num)++, "QM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004580 _print_parity(bp, QM_REG_QM_PRTY_STS);
4581 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004582 break;
4583 case AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004584 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004585 _print_next_block((*par_num)++, "TM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004586 _print_parity(bp, TM_REG_TM_PRTY_STS);
4587 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004588 break;
4589 case AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004590 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004591 _print_next_block((*par_num)++, "XSDM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004592 _print_parity(bp,
4593 XSDM_REG_XSDM_PRTY_STS);
4594 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004595 break;
4596 case AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004597 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004598 _print_next_block((*par_num)++, "XCM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004599 _print_parity(bp, XCM_REG_XCM_PRTY_STS);
4600 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004601 break;
4602 case AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004603 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004604 _print_next_block((*par_num)++,
4605 "XSEMI");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004606 _print_parity(bp,
4607 XSEM_REG_XSEM_PRTY_STS_0);
4608 _print_parity(bp,
4609 XSEM_REG_XSEM_PRTY_STS_1);
4610 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004611 break;
4612 case AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004613 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004614 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004615 "DOORBELLQ");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004616 _print_parity(bp,
4617 DORQ_REG_DORQ_PRTY_STS);
4618 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004619 break;
4620 case AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004621 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004622 _print_next_block((*par_num)++, "NIG");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004623 if (CHIP_IS_E1x(bp)) {
4624 _print_parity(bp,
4625 NIG_REG_NIG_PRTY_STS);
4626 } else {
4627 _print_parity(bp,
4628 NIG_REG_NIG_PRTY_STS_0);
4629 _print_parity(bp,
4630 NIG_REG_NIG_PRTY_STS_1);
4631 }
4632 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004633 break;
4634 case AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004635 if (print)
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004636 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004637 "VAUX PCI CORE");
4638 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004639 break;
4640 case AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004641 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004642 _print_next_block((*par_num)++,
4643 "DEBUG");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004644 _print_parity(bp, DBG_REG_DBG_PRTY_STS);
4645 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004646 break;
4647 case AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004648 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004649 _print_next_block((*par_num)++, "USDM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004650 _print_parity(bp,
4651 USDM_REG_USDM_PRTY_STS);
4652 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004653 break;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004654 case AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004655 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004656 _print_next_block((*par_num)++, "UCM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004657 _print_parity(bp, UCM_REG_UCM_PRTY_STS);
4658 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004659 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004660 case AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004661 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004662 _print_next_block((*par_num)++,
4663 "USEMI");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004664 _print_parity(bp,
4665 USEM_REG_USEM_PRTY_STS_0);
4666 _print_parity(bp,
4667 USEM_REG_USEM_PRTY_STS_1);
4668 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004669 break;
4670 case AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004671 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004672 _print_next_block((*par_num)++, "UPB");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004673 _print_parity(bp, GRCBASE_UPB +
4674 PB_REG_PB_PRTY_STS);
4675 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004676 break;
4677 case AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004678 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004679 _print_next_block((*par_num)++, "CSDM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004680 _print_parity(bp,
4681 CSDM_REG_CSDM_PRTY_STS);
4682 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004683 break;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004684 case AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004685 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004686 _print_next_block((*par_num)++, "CCM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004687 _print_parity(bp, CCM_REG_CCM_PRTY_STS);
4688 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004689 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004690 }
4691
4692 /* Clear the bit */
4693 sig &= ~cur_bit;
4694 }
4695 }
4696
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004697 return res;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004698}
4699
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004700static bool bnx2x_check_blocks_with_parity2(struct bnx2x *bp, u32 sig,
4701 int *par_num, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004702{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004703 u32 cur_bit;
4704 bool res;
4705 int i;
4706
4707 res = false;
4708
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004709 for (i = 0; sig; i++) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004710 cur_bit = (0x1UL << i);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004711 if (sig & cur_bit) {
Yuval Mintz0c23ad32014-08-17 16:47:45 +03004712 res = true; /* Each bit is real error! */
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004713 if (print) {
4714 switch (cur_bit) {
4715 case AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR:
4716 _print_next_block((*par_num)++,
4717 "CSEMI");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004718 _print_parity(bp,
4719 CSEM_REG_CSEM_PRTY_STS_0);
4720 _print_parity(bp,
4721 CSEM_REG_CSEM_PRTY_STS_1);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004722 break;
4723 case AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR:
4724 _print_next_block((*par_num)++, "PXP");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004725 _print_parity(bp, PXP_REG_PXP_PRTY_STS);
4726 _print_parity(bp,
4727 PXP2_REG_PXP2_PRTY_STS_0);
4728 _print_parity(bp,
4729 PXP2_REG_PXP2_PRTY_STS_1);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004730 break;
4731 case AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR:
4732 _print_next_block((*par_num)++,
4733 "PXPPCICLOCKCLIENT");
4734 break;
4735 case AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR:
4736 _print_next_block((*par_num)++, "CFC");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004737 _print_parity(bp,
4738 CFC_REG_CFC_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004739 break;
4740 case AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR:
4741 _print_next_block((*par_num)++, "CDU");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004742 _print_parity(bp, CDU_REG_CDU_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004743 break;
4744 case AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR:
4745 _print_next_block((*par_num)++, "DMAE");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004746 _print_parity(bp,
4747 DMAE_REG_DMAE_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004748 break;
4749 case AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR:
4750 _print_next_block((*par_num)++, "IGU");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004751 if (CHIP_IS_E1x(bp))
4752 _print_parity(bp,
4753 HC_REG_HC_PRTY_STS);
4754 else
4755 _print_parity(bp,
4756 IGU_REG_IGU_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004757 break;
4758 case AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR:
4759 _print_next_block((*par_num)++, "MISC");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004760 _print_parity(bp,
4761 MISC_REG_MISC_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004762 break;
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004763 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004764 }
4765
4766 /* Clear the bit */
4767 sig &= ~cur_bit;
4768 }
4769 }
4770
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004771 return res;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004772}
4773
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004774static bool bnx2x_check_blocks_with_parity3(struct bnx2x *bp, u32 sig,
4775 int *par_num, bool *global,
4776 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004777{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004778 bool res = false;
4779 u32 cur_bit;
4780 int i;
4781
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004782 for (i = 0; sig; i++) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004783 cur_bit = (0x1UL << i);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004784 if (sig & cur_bit) {
4785 switch (cur_bit) {
4786 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004787 if (print)
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004788 _print_next_block((*par_num)++,
4789 "MCP ROM");
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004790 *global = true;
Yuval Mintz0c23ad32014-08-17 16:47:45 +03004791 res = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004792 break;
4793 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004794 if (print)
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004795 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004796 "MCP UMP RX");
4797 *global = true;
Yuval Mintz0c23ad32014-08-17 16:47:45 +03004798 res = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004799 break;
4800 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004801 if (print)
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004802 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004803 "MCP UMP TX");
4804 *global = true;
Yuval Mintz0c23ad32014-08-17 16:47:45 +03004805 res = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004806 break;
4807 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004808 if (print)
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004809 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004810 "MCP SCPAD");
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004811 /* clear latched SCPAD PATIRY from MCP */
4812 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL,
4813 1UL << 10);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004814 break;
4815 }
4816
4817 /* Clear the bit */
4818 sig &= ~cur_bit;
4819 }
4820 }
4821
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004822 return res;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004823}
4824
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004825static bool bnx2x_check_blocks_with_parity4(struct bnx2x *bp, u32 sig,
4826 int *par_num, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004827{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004828 u32 cur_bit;
4829 bool res;
4830 int i;
4831
4832 res = false;
4833
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004834 for (i = 0; sig; i++) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004835 cur_bit = (0x1UL << i);
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004836 if (sig & cur_bit) {
Yuval Mintz0c23ad32014-08-17 16:47:45 +03004837 res = true; /* Each bit is real error! */
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004838 if (print) {
4839 switch (cur_bit) {
4840 case AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR:
4841 _print_next_block((*par_num)++,
4842 "PGLUE_B");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004843 _print_parity(bp,
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004844 PGLUE_B_REG_PGLUE_B_PRTY_STS);
4845 break;
4846 case AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR:
4847 _print_next_block((*par_num)++, "ATC");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004848 _print_parity(bp,
4849 ATC_REG_ATC_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004850 break;
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004851 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004852 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004853 /* Clear the bit */
4854 sig &= ~cur_bit;
4855 }
4856 }
4857
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004858 return res;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004859}
4860
Eric Dumazet1191cb82012-04-27 21:39:21 +00004861static bool bnx2x_parity_attn(struct bnx2x *bp, bool *global, bool print,
4862 u32 *sig)
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004863{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004864 bool res = false;
4865
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004866 if ((sig[0] & HW_PRTY_ASSERT_SET_0) ||
4867 (sig[1] & HW_PRTY_ASSERT_SET_1) ||
4868 (sig[2] & HW_PRTY_ASSERT_SET_2) ||
4869 (sig[3] & HW_PRTY_ASSERT_SET_3) ||
4870 (sig[4] & HW_PRTY_ASSERT_SET_4)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004871 int par_num = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +00004872 DP(NETIF_MSG_HW, "Was parity error: HW block parity attention:\n"
4873 "[0]:0x%08x [1]:0x%08x [2]:0x%08x [3]:0x%08x [4]:0x%08x\n",
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004874 sig[0] & HW_PRTY_ASSERT_SET_0,
4875 sig[1] & HW_PRTY_ASSERT_SET_1,
4876 sig[2] & HW_PRTY_ASSERT_SET_2,
4877 sig[3] & HW_PRTY_ASSERT_SET_3,
4878 sig[4] & HW_PRTY_ASSERT_SET_4);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004879 if (print)
4880 netdev_err(bp->dev,
4881 "Parity errors detected in blocks: ");
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004882 res |= bnx2x_check_blocks_with_parity0(bp,
4883 sig[0] & HW_PRTY_ASSERT_SET_0, &par_num, print);
4884 res |= bnx2x_check_blocks_with_parity1(bp,
4885 sig[1] & HW_PRTY_ASSERT_SET_1, &par_num, global, print);
4886 res |= bnx2x_check_blocks_with_parity2(bp,
4887 sig[2] & HW_PRTY_ASSERT_SET_2, &par_num, print);
4888 res |= bnx2x_check_blocks_with_parity3(bp,
4889 sig[3] & HW_PRTY_ASSERT_SET_3, &par_num, global, print);
4890 res |= bnx2x_check_blocks_with_parity4(bp,
4891 sig[4] & HW_PRTY_ASSERT_SET_4, &par_num, print);
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004892
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004893 if (print)
4894 pr_cont("\n");
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004895 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004896
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004897 return res;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004898}
4899
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004900/**
4901 * bnx2x_chk_parity_attn - checks for parity attentions.
4902 *
4903 * @bp: driver handle
4904 * @global: true if there was a global attention
4905 * @print: show parity attention in syslog
4906 */
4907bool bnx2x_chk_parity_attn(struct bnx2x *bp, bool *global, bool print)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004908{
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004909 struct attn_route attn = { {0} };
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004910 int port = BP_PORT(bp);
4911
4912 attn.sig[0] = REG_RD(bp,
4913 MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 +
4914 port*4);
4915 attn.sig[1] = REG_RD(bp,
4916 MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 +
4917 port*4);
4918 attn.sig[2] = REG_RD(bp,
4919 MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 +
4920 port*4);
4921 attn.sig[3] = REG_RD(bp,
4922 MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 +
4923 port*4);
Yuval Mintz0a5ccb72013-09-23 10:12:54 +03004924 /* Since MCP attentions can't be disabled inside the block, we need to
4925 * read AEU registers to see whether they're currently disabled
4926 */
4927 attn.sig[3] &= ((REG_RD(bp,
4928 !port ? MISC_REG_AEU_ENABLE4_FUNC_0_OUT_0
4929 : MISC_REG_AEU_ENABLE4_FUNC_1_OUT_0) &
4930 MISC_AEU_ENABLE_MCP_PRTY_BITS) |
4931 ~MISC_AEU_ENABLE_MCP_PRTY_BITS);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004932
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004933 if (!CHIP_IS_E1x(bp))
4934 attn.sig[4] = REG_RD(bp,
4935 MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 +
4936 port*4);
4937
4938 return bnx2x_parity_attn(bp, global, print, attn.sig);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004939}
4940
Eric Dumazet1191cb82012-04-27 21:39:21 +00004941static void bnx2x_attn_int_deasserted4(struct bnx2x *bp, u32 attn)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004942{
4943 u32 val;
4944 if (attn & AEU_INPUTS_ATTN_BITS_PGLUE_HW_INTERRUPT) {
4945
4946 val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS_CLR);
4947 BNX2X_ERR("PGLUE hw attention 0x%x\n", val);
4948 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR)
Merav Sicron51c1a582012-03-18 10:33:38 +00004949 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004950 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR)
Merav Sicron51c1a582012-03-18 10:33:38 +00004951 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004952 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004953 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004954 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004955 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004956 if (val &
4957 PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004958 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004959 if (val &
4960 PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004961 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004962 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004963 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004964 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004965 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004966 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW)
Merav Sicron51c1a582012-03-18 10:33:38 +00004967 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004968 }
4969 if (attn & AEU_INPUTS_ATTN_BITS_ATC_HW_INTERRUPT) {
4970 val = REG_RD(bp, ATC_REG_ATC_INT_STS_CLR);
4971 BNX2X_ERR("ATC hw attention 0x%x\n", val);
4972 if (val & ATC_ATC_INT_STS_REG_ADDRESS_ERROR)
4973 BNX2X_ERR("ATC_ATC_INT_STS_REG_ADDRESS_ERROR\n");
4974 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND)
Merav Sicron51c1a582012-03-18 10:33:38 +00004975 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004976 if (val & ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS)
Merav Sicron51c1a582012-03-18 10:33:38 +00004977 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004978 if (val & ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT)
Merav Sicron51c1a582012-03-18 10:33:38 +00004979 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004980 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR)
4981 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR\n");
4982 if (val & ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU)
Merav Sicron51c1a582012-03-18 10:33:38 +00004983 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004984 }
4985
4986 if (attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
4987 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)) {
4988 BNX2X_ERR("FATAL parity attention set4 0x%x\n",
4989 (u32)(attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
4990 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)));
4991 }
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004992}
4993
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004994static void bnx2x_attn_int_deasserted(struct bnx2x *bp, u32 deasserted)
4995{
4996 struct attn_route attn, *group_mask;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004997 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004998 int index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004999 u32 reg_addr;
5000 u32 val;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07005001 u32 aeu_mask;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00005002 bool global = false;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005003
5004 /* need to take HW lock because MCP or other port might also
5005 try to handle this event */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07005006 bnx2x_acquire_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005007
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00005008 if (bnx2x_chk_parity_attn(bp, &global, true)) {
5009#ifndef BNX2X_STOP_ON_ERROR
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005010 bp->recovery_state = BNX2X_RECOVERY_INIT;
Ariel Elior7be08a72011-07-14 08:31:19 +00005011 schedule_delayed_work(&bp->sp_rtnl_task, 0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005012 /* Disable HW interrupts */
5013 bnx2x_int_disable(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005014 /* In case of parity errors don't handle attentions so that
5015 * other function would "see" parity errors.
5016 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00005017#else
5018 bnx2x_panic();
5019#endif
5020 bnx2x_release_alr(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005021 return;
5022 }
5023
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005024 attn.sig[0] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + port*4);
5025 attn.sig[1] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 + port*4);
5026 attn.sig[2] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 + port*4);
5027 attn.sig[3] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 + port*4);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005028 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005029 attn.sig[4] =
5030 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 + port*4);
5031 else
5032 attn.sig[4] = 0;
5033
5034 DP(NETIF_MSG_HW, "attn: %08x %08x %08x %08x %08x\n",
5035 attn.sig[0], attn.sig[1], attn.sig[2], attn.sig[3], attn.sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005036
5037 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
5038 if (deasserted & (1 << index)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005039 group_mask = &bp->attn_group[index];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005040
Merav Sicron51c1a582012-03-18 10:33:38 +00005041 DP(NETIF_MSG_HW, "group[%d]: %08x %08x %08x %08x %08x\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005042 index,
5043 group_mask->sig[0], group_mask->sig[1],
5044 group_mask->sig[2], group_mask->sig[3],
5045 group_mask->sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005046
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005047 bnx2x_attn_int_deasserted4(bp,
5048 attn.sig[4] & group_mask->sig[4]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08005049 bnx2x_attn_int_deasserted3(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005050 attn.sig[3] & group_mask->sig[3]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08005051 bnx2x_attn_int_deasserted1(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005052 attn.sig[1] & group_mask->sig[1]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08005053 bnx2x_attn_int_deasserted2(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005054 attn.sig[2] & group_mask->sig[2]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08005055 bnx2x_attn_int_deasserted0(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005056 attn.sig[0] & group_mask->sig[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005057 }
5058 }
5059
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07005060 bnx2x_release_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005061
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005062 if (bp->common.int_block == INT_BLOCK_HC)
5063 reg_addr = (HC_REG_COMMAND_REG + port*32 +
5064 COMMAND_REG_ATTN_BITS_CLR);
5065 else
5066 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_CLR_UPPER*8);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005067
5068 val = ~deasserted;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005069 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", val,
5070 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
Eilon Greenstein5c862842008-08-13 15:51:48 -07005071 REG_WR(bp, reg_addr, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005072
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005073 if (~bp->attn_state & deasserted)
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07005074 BNX2X_ERR("IGU ERROR\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005075
5076 reg_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
5077 MISC_REG_AEU_MASK_ATTN_FUNC_0;
5078
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07005079 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
5080 aeu_mask = REG_RD(bp, reg_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005081
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07005082 DP(NETIF_MSG_HW, "aeu_mask %x newly deasserted %x\n",
5083 aeu_mask, deasserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005084 aeu_mask |= (deasserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07005085 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
5086
5087 REG_WR(bp, reg_addr, aeu_mask);
5088 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005089
5090 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
5091 bp->attn_state &= ~deasserted;
5092 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
5093}
5094
5095static void bnx2x_attn_int(struct bnx2x *bp)
5096{
5097 /* read local copy of bits */
Eilon Greenstein68d59482009-01-14 21:27:36 -08005098 u32 attn_bits = le32_to_cpu(bp->def_status_blk->atten_status_block.
5099 attn_bits);
5100 u32 attn_ack = le32_to_cpu(bp->def_status_blk->atten_status_block.
5101 attn_bits_ack);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005102 u32 attn_state = bp->attn_state;
5103
5104 /* look for changed bits */
5105 u32 asserted = attn_bits & ~attn_ack & ~attn_state;
5106 u32 deasserted = ~attn_bits & attn_ack & attn_state;
5107
5108 DP(NETIF_MSG_HW,
5109 "attn_bits %x attn_ack %x asserted %x deasserted %x\n",
5110 attn_bits, attn_ack, asserted, deasserted);
5111
5112 if (~(attn_bits ^ attn_ack) & (attn_bits ^ attn_state))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005113 BNX2X_ERR("BAD attention state\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005114
5115 /* handle bits that were raised */
5116 if (asserted)
5117 bnx2x_attn_int_asserted(bp, asserted);
5118
5119 if (deasserted)
5120 bnx2x_attn_int_deasserted(bp, deasserted);
5121}
5122
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005123void bnx2x_igu_ack_sb(struct bnx2x *bp, u8 igu_sb_id, u8 segment,
5124 u16 index, u8 op, u8 update)
5125{
Ariel Eliordc1ba592013-01-01 05:22:30 +00005126 u32 igu_addr = bp->igu_base_addr;
5127 igu_addr += (IGU_CMD_INT_ACK_BASE + igu_sb_id)*8;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005128 bnx2x_igu_ack_sb_gen(bp, igu_sb_id, segment, index, op, update,
5129 igu_addr);
5130}
5131
Eric Dumazet1191cb82012-04-27 21:39:21 +00005132static void bnx2x_update_eq_prod(struct bnx2x *bp, u16 prod)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005133{
5134 /* No memory barriers */
5135 storm_memset_eq_prod(bp, prod, BP_FUNC(bp));
5136 mmiowb(); /* keep prod updates ordered */
5137}
5138
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005139static int bnx2x_cnic_handle_cfc_del(struct bnx2x *bp, u32 cid,
5140 union event_ring_elem *elem)
5141{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005142 u8 err = elem->message.error;
5143
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005144 if (!bp->cnic_eth_dev.starting_cid ||
Vladislav Zolotarovc3a8ce62011-05-22 10:08:09 +00005145 (cid < bp->cnic_eth_dev.starting_cid &&
5146 cid != bp->cnic_eth_dev.iscsi_l2_cid))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005147 return 1;
5148
5149 DP(BNX2X_MSG_SP, "got delete ramrod for CNIC CID %d\n", cid);
5150
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005151 if (unlikely(err)) {
5152
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005153 BNX2X_ERR("got delete ramrod for CNIC CID %d with error!\n",
5154 cid);
Yuval Mintz823e1d92013-01-14 05:11:47 +00005155 bnx2x_panic_dump(bp, false);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005156 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005157 bnx2x_cnic_cfc_comp(bp, cid, err);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005158 return 0;
5159}
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005160
Eric Dumazet1191cb82012-04-27 21:39:21 +00005161static void bnx2x_handle_mcast_eqe(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005162{
5163 struct bnx2x_mcast_ramrod_params rparam;
5164 int rc;
5165
5166 memset(&rparam, 0, sizeof(rparam));
5167
5168 rparam.mcast_obj = &bp->mcast_obj;
5169
5170 netif_addr_lock_bh(bp->dev);
5171
5172 /* Clear pending state for the last command */
5173 bp->mcast_obj.raw.clear_pending(&bp->mcast_obj.raw);
5174
5175 /* If there are pending mcast commands - send them */
5176 if (bp->mcast_obj.check_pending(&bp->mcast_obj)) {
5177 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_CONT);
5178 if (rc < 0)
5179 BNX2X_ERR("Failed to send pending mcast commands: %d\n",
5180 rc);
5181 }
5182
5183 netif_addr_unlock_bh(bp->dev);
5184}
5185
Eric Dumazet1191cb82012-04-27 21:39:21 +00005186static void bnx2x_handle_classification_eqe(struct bnx2x *bp,
5187 union event_ring_elem *elem)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005188{
5189 unsigned long ramrod_flags = 0;
5190 int rc = 0;
5191 u32 cid = elem->message.data.eth_event.echo & BNX2X_SWCID_MASK;
5192 struct bnx2x_vlan_mac_obj *vlan_mac_obj;
5193
5194 /* Always push next commands out, don't wait here */
5195 __set_bit(RAMROD_CONT, &ramrod_flags);
5196
Yuval Mintz86564c32013-01-23 03:21:50 +00005197 switch (le32_to_cpu((__force __le32)elem->message.data.eth_event.echo)
5198 >> BNX2X_SWCID_SHIFT) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005199 case BNX2X_FILTER_MAC_PENDING:
Merav Sicron51c1a582012-03-18 10:33:38 +00005200 DP(BNX2X_MSG_SP, "Got SETUP_MAC completions\n");
Merav Sicron55c11942012-11-07 00:45:48 +00005201 if (CNIC_LOADED(bp) && (cid == BNX2X_ISCSI_ETH_CID(bp)))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005202 vlan_mac_obj = &bp->iscsi_l2_mac_obj;
5203 else
Barak Witkowski15192a82012-06-19 07:48:28 +00005204 vlan_mac_obj = &bp->sp_objs[cid].mac_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005205
5206 break;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005207 case BNX2X_FILTER_MCAST_PENDING:
Merav Sicron51c1a582012-03-18 10:33:38 +00005208 DP(BNX2X_MSG_SP, "Got SETUP_MCAST completions\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005209 /* This is only relevant for 57710 where multicast MACs are
5210 * configured as unicast MACs using the same ramrod.
5211 */
5212 bnx2x_handle_mcast_eqe(bp);
5213 return;
5214 default:
5215 BNX2X_ERR("Unsupported classification command: %d\n",
5216 elem->message.data.eth_event.echo);
5217 return;
5218 }
5219
5220 rc = vlan_mac_obj->complete(bp, vlan_mac_obj, elem, &ramrod_flags);
5221
5222 if (rc < 0)
5223 BNX2X_ERR("Failed to schedule new commands: %d\n", rc);
5224 else if (rc > 0)
5225 DP(BNX2X_MSG_SP, "Scheduled next pending commands...\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005226}
5227
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005228static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005229
Eric Dumazet1191cb82012-04-27 21:39:21 +00005230static void bnx2x_handle_rx_mode_eqe(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005231{
5232 netif_addr_lock_bh(bp->dev);
5233
5234 clear_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
5235
5236 /* Send rx_mode command again if was requested */
5237 if (test_and_clear_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state))
5238 bnx2x_set_storm_rx_mode(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005239 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED,
5240 &bp->sp_state))
5241 bnx2x_set_iscsi_eth_rx_mode(bp, true);
5242 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED,
5243 &bp->sp_state))
5244 bnx2x_set_iscsi_eth_rx_mode(bp, false);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005245
5246 netif_addr_unlock_bh(bp->dev);
5247}
5248
Eric Dumazet1191cb82012-04-27 21:39:21 +00005249static void bnx2x_after_afex_vif_lists(struct bnx2x *bp,
Barak Witkowskia3348722012-04-23 03:04:46 +00005250 union event_ring_elem *elem)
5251{
5252 if (elem->message.data.vif_list_event.echo == VIF_LIST_RULE_GET) {
5253 DP(BNX2X_MSG_SP,
5254 "afex: ramrod completed VIF LIST_GET, addrs 0x%x\n",
5255 elem->message.data.vif_list_event.func_bit_map);
5256 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTGET_ACK,
5257 elem->message.data.vif_list_event.func_bit_map);
5258 } else if (elem->message.data.vif_list_event.echo ==
5259 VIF_LIST_RULE_SET) {
5260 DP(BNX2X_MSG_SP, "afex: ramrod completed VIF LIST_SET\n");
5261 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTSET_ACK, 0);
5262 }
5263}
5264
5265/* called with rtnl_lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005266static void bnx2x_after_function_update(struct bnx2x *bp)
Barak Witkowskia3348722012-04-23 03:04:46 +00005267{
5268 int q, rc;
5269 struct bnx2x_fastpath *fp;
5270 struct bnx2x_queue_state_params queue_params = {NULL};
5271 struct bnx2x_queue_update_params *q_update_params =
5272 &queue_params.params.update;
5273
Yuval Mintz2de67432013-01-23 03:21:43 +00005274 /* Send Q update command with afex vlan removal values for all Qs */
Barak Witkowskia3348722012-04-23 03:04:46 +00005275 queue_params.cmd = BNX2X_Q_CMD_UPDATE;
5276
5277 /* set silent vlan removal values according to vlan mode */
5278 __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM_CHNG,
5279 &q_update_params->update_flags);
5280 __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM,
5281 &q_update_params->update_flags);
5282 __set_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);
5283
5284 /* in access mode mark mask and value are 0 to strip all vlans */
5285 if (bp->afex_vlan_mode == FUNC_MF_CFG_AFEX_VLAN_ACCESS_MODE) {
5286 q_update_params->silent_removal_value = 0;
5287 q_update_params->silent_removal_mask = 0;
5288 } else {
5289 q_update_params->silent_removal_value =
5290 (bp->afex_def_vlan_tag & VLAN_VID_MASK);
5291 q_update_params->silent_removal_mask = VLAN_VID_MASK;
5292 }
5293
5294 for_each_eth_queue(bp, q) {
5295 /* Set the appropriate Queue object */
5296 fp = &bp->fp[q];
Barak Witkowski15192a82012-06-19 07:48:28 +00005297 queue_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Barak Witkowskia3348722012-04-23 03:04:46 +00005298
5299 /* send the ramrod */
5300 rc = bnx2x_queue_state_change(bp, &queue_params);
5301 if (rc < 0)
5302 BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
5303 q);
5304 }
5305
Yuval Mintzfea75642013-04-10 13:34:39 +03005306 if (!NO_FCOE(bp) && CNIC_ENABLED(bp)) {
Merav Sicron65565882012-06-19 07:48:26 +00005307 fp = &bp->fp[FCOE_IDX(bp)];
Barak Witkowski15192a82012-06-19 07:48:28 +00005308 queue_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Barak Witkowskia3348722012-04-23 03:04:46 +00005309
5310 /* clear pending completion bit */
5311 __clear_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);
5312
5313 /* mark latest Q bit */
Peter Zijlstra4e857c52014-03-17 18:06:10 +01005314 smp_mb__before_atomic();
Barak Witkowskia3348722012-04-23 03:04:46 +00005315 set_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
Peter Zijlstra4e857c52014-03-17 18:06:10 +01005316 smp_mb__after_atomic();
Barak Witkowskia3348722012-04-23 03:04:46 +00005317
5318 /* send Q update ramrod for FCoE Q */
5319 rc = bnx2x_queue_state_change(bp, &queue_params);
5320 if (rc < 0)
5321 BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
5322 q);
5323 } else {
5324 /* If no FCoE ring - ACK MCP now */
5325 bnx2x_link_report(bp);
5326 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
5327 }
Barak Witkowskia3348722012-04-23 03:04:46 +00005328}
5329
Eric Dumazet1191cb82012-04-27 21:39:21 +00005330static struct bnx2x_queue_sp_obj *bnx2x_cid_to_q_obj(
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005331 struct bnx2x *bp, u32 cid)
5332{
Joe Perches94f05b02011-08-14 12:16:20 +00005333 DP(BNX2X_MSG_SP, "retrieving fp from cid %d\n", cid);
Merav Sicron55c11942012-11-07 00:45:48 +00005334
5335 if (CNIC_LOADED(bp) && (cid == BNX2X_FCOE_ETH_CID(bp)))
Barak Witkowski15192a82012-06-19 07:48:28 +00005336 return &bnx2x_fcoe_sp_obj(bp, q_obj);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005337 else
Barak Witkowski15192a82012-06-19 07:48:28 +00005338 return &bp->sp_objs[CID_TO_FP(cid, bp)].q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005339}
5340
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005341static void bnx2x_eq_int(struct bnx2x *bp)
5342{
5343 u16 hw_cons, sw_cons, sw_prod;
5344 union event_ring_elem *elem;
Merav Sicron55c11942012-11-07 00:45:48 +00005345 u8 echo;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005346 u32 cid;
5347 u8 opcode;
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005348 int rc, spqe_cnt = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005349 struct bnx2x_queue_sp_obj *q_obj;
5350 struct bnx2x_func_sp_obj *f_obj = &bp->func_obj;
5351 struct bnx2x_raw_obj *rss_raw = &bp->rss_conf_obj.raw;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005352
5353 hw_cons = le16_to_cpu(*bp->eq_cons_sb);
5354
5355 /* The hw_cos range is 1-255, 257 - the sw_cons range is 0-254, 256.
Yuval Mintz16a5fd92013-06-02 00:06:18 +00005356 * when we get the next-page we need to adjust so the loop
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005357 * condition below will be met. The next element is the size of a
5358 * regular element and hence incrementing by 1
5359 */
5360 if ((hw_cons & EQ_DESC_MAX_PAGE) == EQ_DESC_MAX_PAGE)
5361 hw_cons++;
5362
Lucas De Marchi25985ed2011-03-30 22:57:33 -03005363 /* This function may never run in parallel with itself for a
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005364 * specific bp, thus there is no need in "paired" read memory
5365 * barrier here.
5366 */
5367 sw_cons = bp->eq_cons;
5368 sw_prod = bp->eq_prod;
5369
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005370 DP(BNX2X_MSG_SP, "EQ: hw_cons %u sw_cons %u bp->eq_spq_left %x\n",
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005371 hw_cons, sw_cons, atomic_read(&bp->eq_spq_left));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005372
5373 for (; sw_cons != hw_cons;
5374 sw_prod = NEXT_EQ_IDX(sw_prod), sw_cons = NEXT_EQ_IDX(sw_cons)) {
5375
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005376 elem = &bp->eq_ring[EQ_DESC(sw_cons)];
5377
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005378 rc = bnx2x_iov_eq_sp_event(bp, elem);
5379 if (!rc) {
5380 DP(BNX2X_MSG_IOV, "bnx2x_iov_eq_sp_event returned %d\n",
5381 rc);
5382 goto next_spqe;
5383 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005384
Yuval Mintz86564c32013-01-23 03:21:50 +00005385 /* elem CID originates from FW; actually LE */
5386 cid = SW_CID((__force __le32)
5387 elem->message.data.cfc_del_event.cid);
5388 opcode = elem->message.opcode;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005389
5390 /* handle eq element */
5391 switch (opcode) {
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005392 case EVENT_RING_OPCODE_VF_PF_CHANNEL:
Yuval Mintz370d4a22014-03-23 18:12:24 +02005393 bnx2x_vf_mbx_schedule(bp,
5394 &elem->message.data.vf_pf_event);
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005395 continue;
5396
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005397 case EVENT_RING_OPCODE_STAT_QUERY:
Yuval Mintz76ca70f2014-02-12 18:19:49 +02005398 DP_AND((BNX2X_MSG_SP | BNX2X_MSG_STATS),
5399 "got statistics comp event %d\n",
5400 bp->stats_comp++);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005401 /* nothing to do with stats comp */
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005402 goto next_spqe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005403
5404 case EVENT_RING_OPCODE_CFC_DEL:
5405 /* handle according to cid range */
5406 /*
5407 * we may want to verify here that the bp state is
5408 * HALTING
5409 */
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005410 DP(BNX2X_MSG_SP,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005411 "got delete ramrod for MULTI[%d]\n", cid);
Merav Sicron55c11942012-11-07 00:45:48 +00005412
5413 if (CNIC_LOADED(bp) &&
5414 !bnx2x_cnic_handle_cfc_del(bp, cid, elem))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005415 goto next_spqe;
Merav Sicron55c11942012-11-07 00:45:48 +00005416
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005417 q_obj = bnx2x_cid_to_q_obj(bp, cid);
5418
5419 if (q_obj->complete_cmd(bp, q_obj, BNX2X_Q_CMD_CFC_DEL))
5420 break;
5421
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005422 goto next_spqe;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005423
5424 case EVENT_RING_OPCODE_STOP_TRAFFIC:
Merav Sicron51c1a582012-03-18 10:33:38 +00005425 DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got STOP TRAFFIC\n");
Dmitry Kravkov6ffa39f2013-11-17 08:59:29 +02005426 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_PAUSED);
Dmitry Kravkov6debea82011-07-19 01:42:04 +00005427 if (f_obj->complete_cmd(bp, f_obj,
5428 BNX2X_F_CMD_TX_STOP))
5429 break;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005430 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005431
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005432 case EVENT_RING_OPCODE_START_TRAFFIC:
Merav Sicron51c1a582012-03-18 10:33:38 +00005433 DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got START TRAFFIC\n");
Dmitry Kravkov6ffa39f2013-11-17 08:59:29 +02005434 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_RELEASED);
Dmitry Kravkov6debea82011-07-19 01:42:04 +00005435 if (f_obj->complete_cmd(bp, f_obj,
5436 BNX2X_F_CMD_TX_START))
5437 break;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005438 goto next_spqe;
Merav Sicron55c11942012-11-07 00:45:48 +00005439
Barak Witkowskia3348722012-04-23 03:04:46 +00005440 case EVENT_RING_OPCODE_FUNCTION_UPDATE:
Merav Sicron55c11942012-11-07 00:45:48 +00005441 echo = elem->message.data.function_update_event.echo;
5442 if (echo == SWITCH_UPDATE) {
5443 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5444 "got FUNC_SWITCH_UPDATE ramrod\n");
5445 if (f_obj->complete_cmd(
5446 bp, f_obj, BNX2X_F_CMD_SWITCH_UPDATE))
5447 break;
Barak Witkowskia3348722012-04-23 03:04:46 +00005448
Merav Sicron55c11942012-11-07 00:45:48 +00005449 } else {
Yuval Mintz230bb0f2014-02-12 18:19:56 +02005450 int cmd = BNX2X_SP_RTNL_AFEX_F_UPDATE;
5451
Merav Sicron55c11942012-11-07 00:45:48 +00005452 DP(BNX2X_MSG_SP | BNX2X_MSG_MCP,
5453 "AFEX: ramrod completed FUNCTION_UPDATE\n");
5454 f_obj->complete_cmd(bp, f_obj,
5455 BNX2X_F_CMD_AFEX_UPDATE);
Barak Witkowskia3348722012-04-23 03:04:46 +00005456
Merav Sicron55c11942012-11-07 00:45:48 +00005457 /* We will perform the Queues update from
5458 * sp_rtnl task as all Queue SP operations
5459 * should run under rtnl_lock.
5460 */
Yuval Mintz230bb0f2014-02-12 18:19:56 +02005461 bnx2x_schedule_sp_rtnl(bp, cmd, 0);
Merav Sicron55c11942012-11-07 00:45:48 +00005462 }
5463
Barak Witkowskia3348722012-04-23 03:04:46 +00005464 goto next_spqe;
5465
5466 case EVENT_RING_OPCODE_AFEX_VIF_LISTS:
5467 f_obj->complete_cmd(bp, f_obj,
5468 BNX2X_F_CMD_AFEX_VIFLISTS);
5469 bnx2x_after_afex_vif_lists(bp, elem);
5470 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005471 case EVENT_RING_OPCODE_FUNCTION_START:
Merav Sicron51c1a582012-03-18 10:33:38 +00005472 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5473 "got FUNC_START ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005474 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_START))
5475 break;
5476
5477 goto next_spqe;
5478
5479 case EVENT_RING_OPCODE_FUNCTION_STOP:
Merav Sicron51c1a582012-03-18 10:33:38 +00005480 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5481 "got FUNC_STOP ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005482 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_STOP))
5483 break;
5484
5485 goto next_spqe;
Michal Kalderoneeed0182014-08-17 16:47:44 +03005486
5487 case EVENT_RING_OPCODE_SET_TIMESYNC:
5488 DP(BNX2X_MSG_SP | BNX2X_MSG_PTP,
5489 "got set_timesync ramrod completion\n");
5490 if (f_obj->complete_cmd(bp, f_obj,
5491 BNX2X_F_CMD_SET_TIMESYNC))
5492 break;
5493 goto next_spqe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005494 }
5495
5496 switch (opcode | bp->state) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005497 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
5498 BNX2X_STATE_OPEN):
5499 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005500 BNX2X_STATE_OPENING_WAIT4_PORT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005501 cid = elem->message.data.eth_event.echo &
5502 BNX2X_SWCID_MASK;
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005503 DP(BNX2X_MSG_SP, "got RSS_UPDATE ramrod. CID %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005504 cid);
5505 rss_raw->clear_pending(rss_raw);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005506 break;
5507
5508 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_OPEN):
5509 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_DIAG):
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005510 case (EVENT_RING_OPCODE_SET_MAC |
5511 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005512 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5513 BNX2X_STATE_OPEN):
5514 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5515 BNX2X_STATE_DIAG):
5516 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5517 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005518 DP(BNX2X_MSG_SP, "got (un)set mac ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005519 bnx2x_handle_classification_eqe(bp, elem);
5520 break;
5521
5522 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5523 BNX2X_STATE_OPEN):
5524 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5525 BNX2X_STATE_DIAG):
5526 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5527 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005528 DP(BNX2X_MSG_SP, "got mcast ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005529 bnx2x_handle_mcast_eqe(bp);
5530 break;
5531
5532 case (EVENT_RING_OPCODE_FILTERS_RULES |
5533 BNX2X_STATE_OPEN):
5534 case (EVENT_RING_OPCODE_FILTERS_RULES |
5535 BNX2X_STATE_DIAG):
5536 case (EVENT_RING_OPCODE_FILTERS_RULES |
5537 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005538 DP(BNX2X_MSG_SP, "got rx_mode ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005539 bnx2x_handle_rx_mode_eqe(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005540 break;
5541 default:
5542 /* unknown event log error and continue */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005543 BNX2X_ERR("Unknown EQ event %d, bp->state 0x%x\n",
5544 elem->message.opcode, bp->state);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005545 }
5546next_spqe:
5547 spqe_cnt++;
5548 } /* for */
5549
Peter Zijlstra4e857c52014-03-17 18:06:10 +01005550 smp_mb__before_atomic();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005551 atomic_add(spqe_cnt, &bp->eq_spq_left);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005552
5553 bp->eq_cons = sw_cons;
5554 bp->eq_prod = sw_prod;
5555 /* Make sure that above mem writes were issued towards the memory */
5556 smp_wmb();
5557
5558 /* update producer */
5559 bnx2x_update_eq_prod(bp, bp->eq_prod);
5560}
5561
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005562static void bnx2x_sp_task(struct work_struct *work)
5563{
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08005564 struct bnx2x *bp = container_of(work, struct bnx2x, sp_task.work);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005565
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005566 DP(BNX2X_MSG_SP, "sp task invoked\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005567
Yuval Mintz16a5fd92013-06-02 00:06:18 +00005568 /* make sure the atomic interrupt_occurred has been written */
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005569 smp_rmb();
5570 if (atomic_read(&bp->interrupt_occurred)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005571
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005572 /* what work needs to be performed? */
5573 u16 status = bnx2x_update_dsb_idx(bp);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005574
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005575 DP(BNX2X_MSG_SP, "status %x\n", status);
5576 DP(BNX2X_MSG_SP, "setting interrupt_occurred to 0\n");
5577 atomic_set(&bp->interrupt_occurred, 0);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005578
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005579 /* HW attentions */
5580 if (status & BNX2X_DEF_SB_ATT_IDX) {
5581 bnx2x_attn_int(bp);
5582 status &= ~BNX2X_DEF_SB_ATT_IDX;
Vladislav Zolotarov019dbb42011-07-19 01:43:25 +00005583 }
Merav Sicron55c11942012-11-07 00:45:48 +00005584
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005585 /* SP events: STAT_QUERY and others */
5586 if (status & BNX2X_DEF_SB_IDX) {
5587 struct bnx2x_fastpath *fp = bnx2x_fcoe_fp(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005588
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005589 if (FCOE_INIT(bp) &&
5590 (bnx2x_has_rx_work(fp) || bnx2x_has_tx_work(fp))) {
5591 /* Prevent local bottom-halves from running as
5592 * we are going to change the local NAPI list.
5593 */
5594 local_bh_disable();
5595 napi_schedule(&bnx2x_fcoe(bp, napi));
5596 local_bh_enable();
5597 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005598
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005599 /* Handle EQ completions */
5600 bnx2x_eq_int(bp);
5601 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID,
5602 le16_to_cpu(bp->def_idx), IGU_INT_NOP, 1);
5603
5604 status &= ~BNX2X_DEF_SB_IDX;
5605 }
5606
5607 /* if status is non zero then perhaps something went wrong */
5608 if (unlikely(status))
5609 DP(BNX2X_MSG_SP,
5610 "got an unknown interrupt! (status 0x%x)\n", status);
5611
5612 /* ack status block only if something was actually handled */
5613 bnx2x_ack_sb(bp, bp->igu_dsb_id, ATTENTION_ID,
5614 le16_to_cpu(bp->def_att_idx), IGU_INT_ENABLE, 1);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005615 }
5616
Barak Witkowskia3348722012-04-23 03:04:46 +00005617 /* afex - poll to check if VIFSET_ACK should be sent to MFW */
5618 if (test_and_clear_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK,
5619 &bp->sp_state)) {
5620 bnx2x_link_report(bp);
5621 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
5622 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005623}
5624
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005625irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005626{
5627 struct net_device *dev = dev_instance;
5628 struct bnx2x *bp = netdev_priv(dev);
5629
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005630 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0,
5631 IGU_INT_DISABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005632
5633#ifdef BNX2X_STOP_ON_ERROR
5634 if (unlikely(bp->panic))
5635 return IRQ_HANDLED;
5636#endif
5637
Merav Sicron55c11942012-11-07 00:45:48 +00005638 if (CNIC_LOADED(bp)) {
Michael Chan993ac7b2009-10-10 13:46:56 +00005639 struct cnic_ops *c_ops;
5640
5641 rcu_read_lock();
5642 c_ops = rcu_dereference(bp->cnic_ops);
5643 if (c_ops)
5644 c_ops->cnic_handler(bp->cnic_data, NULL);
5645 rcu_read_unlock();
5646 }
Merav Sicron55c11942012-11-07 00:45:48 +00005647
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005648 /* schedule sp task to perform default status block work, ack
5649 * attentions and enable interrupts.
5650 */
5651 bnx2x_schedule_sp_task(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005652
5653 return IRQ_HANDLED;
5654}
5655
5656/* end of slow path */
5657
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005658void bnx2x_drv_pulse(struct bnx2x *bp)
5659{
5660 SHMEM_WR(bp, func_mb[BP_FW_MB_IDX(bp)].drv_pulse_mb,
5661 bp->fw_drv_pulse_wr_seq);
5662}
5663
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005664static void bnx2x_timer(unsigned long data)
5665{
5666 struct bnx2x *bp = (struct bnx2x *) data;
5667
5668 if (!netif_running(bp->dev))
5669 return;
5670
Ariel Elior67c431a2013-01-01 05:22:36 +00005671 if (IS_PF(bp) &&
5672 !BP_NOMCP(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005673 int mb_idx = BP_FW_MB_IDX(bp);
Eilon Greenstein4c868662013-09-23 10:12:50 +03005674 u16 drv_pulse;
5675 u16 mcp_pulse;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005676
5677 ++bp->fw_drv_pulse_wr_seq;
5678 bp->fw_drv_pulse_wr_seq &= DRV_PULSE_SEQ_MASK;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005679 drv_pulse = bp->fw_drv_pulse_wr_seq;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005680 bnx2x_drv_pulse(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005681
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005682 mcp_pulse = (SHMEM_RD(bp, func_mb[mb_idx].mcp_pulse_mb) &
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005683 MCP_PULSE_SEQ_MASK);
5684 /* The delta between driver pulse and mcp response
Eilon Greenstein4c868662013-09-23 10:12:50 +03005685 * should not get too big. If the MFW is more than 5 pulses
5686 * behind, we should worry about it enough to generate an error
5687 * log.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005688 */
Eilon Greenstein4c868662013-09-23 10:12:50 +03005689 if (((drv_pulse - mcp_pulse) & MCP_PULSE_SEQ_MASK) > 5)
5690 BNX2X_ERR("MFW seems hanged: drv_pulse (0x%x) != mcp_pulse (0x%x)\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005691 drv_pulse, mcp_pulse);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005692 }
5693
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07005694 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07005695 bnx2x_stats_handle(bp, STATS_EVENT_UPDATE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005696
Ariel Eliorabc5a022013-01-01 05:22:43 +00005697 /* sample pf vf bulletin board for new posts from pf */
Yuval Mintz371734882013-06-24 11:04:10 +03005698 if (IS_VF(bp))
5699 bnx2x_timer_sriov(bp);
Ariel Elior78c3bcc2013-06-20 17:39:08 +03005700
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005701 mod_timer(&bp->timer, jiffies + bp->current_interval);
5702}
5703
5704/* end of Statistics */
5705
5706/* nic init */
5707
5708/*
5709 * nic init service functions
5710 */
5711
Eric Dumazet1191cb82012-04-27 21:39:21 +00005712static void bnx2x_fill(struct bnx2x *bp, u32 addr, int fill, u32 len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005713{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005714 u32 i;
5715 if (!(len%4) && !(addr%4))
5716 for (i = 0; i < len; i += 4)
5717 REG_WR(bp, addr + i, fill);
5718 else
5719 for (i = 0; i < len; i++)
5720 REG_WR8(bp, addr + i, fill);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005721}
5722
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005723/* helper: writes FP SP data to FW - data_size in dwords */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005724static void bnx2x_wr_fp_sb_data(struct bnx2x *bp,
5725 int fw_sb_id,
5726 u32 *sb_data_p,
5727 u32 data_size)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005728{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005729 int index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005730 for (index = 0; index < data_size; index++)
5731 REG_WR(bp, BAR_CSTRORM_INTMEM +
5732 CSTORM_STATUS_BLOCK_DATA_OFFSET(fw_sb_id) +
5733 sizeof(u32)*index,
5734 *(sb_data_p + index));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005735}
5736
Eric Dumazet1191cb82012-04-27 21:39:21 +00005737static void bnx2x_zero_fp_sb(struct bnx2x *bp, int fw_sb_id)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005738{
5739 u32 *sb_data_p;
5740 u32 data_size = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005741 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005742 struct hc_status_block_data_e1x sb_data_e1x;
5743
5744 /* disable the function first */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005745 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005746 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005747 sb_data_e2.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005748 sb_data_e2.common.p_func.vf_valid = false;
5749 sb_data_p = (u32 *)&sb_data_e2;
5750 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
5751 } else {
5752 memset(&sb_data_e1x, 0,
5753 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005754 sb_data_e1x.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005755 sb_data_e1x.common.p_func.vf_valid = false;
5756 sb_data_p = (u32 *)&sb_data_e1x;
5757 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
5758 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005759 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
5760
5761 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5762 CSTORM_STATUS_BLOCK_OFFSET(fw_sb_id), 0,
5763 CSTORM_STATUS_BLOCK_SIZE);
5764 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5765 CSTORM_SYNC_BLOCK_OFFSET(fw_sb_id), 0,
5766 CSTORM_SYNC_BLOCK_SIZE);
5767}
5768
5769/* helper: writes SP SB data to FW */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005770static void bnx2x_wr_sp_sb_data(struct bnx2x *bp,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005771 struct hc_sp_status_block_data *sp_sb_data)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005772{
5773 int func = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005774 int i;
5775 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
5776 REG_WR(bp, BAR_CSTRORM_INTMEM +
5777 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
5778 i*sizeof(u32),
5779 *((u32 *)sp_sb_data + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005780}
5781
Eric Dumazet1191cb82012-04-27 21:39:21 +00005782static void bnx2x_zero_sp_sb(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005783{
5784 int func = BP_FUNC(bp);
5785 struct hc_sp_status_block_data sp_sb_data;
5786 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
5787
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005788 sp_sb_data.state = SB_DISABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005789 sp_sb_data.p_func.vf_valid = false;
5790
5791 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
5792
5793 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5794 CSTORM_SP_STATUS_BLOCK_OFFSET(func), 0,
5795 CSTORM_SP_STATUS_BLOCK_SIZE);
5796 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5797 CSTORM_SP_SYNC_BLOCK_OFFSET(func), 0,
5798 CSTORM_SP_SYNC_BLOCK_SIZE);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005799}
5800
Eric Dumazet1191cb82012-04-27 21:39:21 +00005801static void bnx2x_setup_ndsb_state_machine(struct hc_status_block_sm *hc_sm,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005802 int igu_sb_id, int igu_seg_id)
5803{
5804 hc_sm->igu_sb_id = igu_sb_id;
5805 hc_sm->igu_seg_id = igu_seg_id;
5806 hc_sm->timer_value = 0xFF;
5807 hc_sm->time_to_expire = 0xFFFFFFFF;
5808}
5809
David S. Miller8decf862011-09-22 03:23:13 -04005810/* allocates state machine ids. */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005811static void bnx2x_map_sb_state_machines(struct hc_index_data *index_data)
David S. Miller8decf862011-09-22 03:23:13 -04005812{
5813 /* zero out state machine indices */
5814 /* rx indices */
5815 index_data[HC_INDEX_ETH_RX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
5816
5817 /* tx indices */
5818 index_data[HC_INDEX_OOO_TX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
5819 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags &= ~HC_INDEX_DATA_SM_ID;
5820 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags &= ~HC_INDEX_DATA_SM_ID;
5821 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags &= ~HC_INDEX_DATA_SM_ID;
5822
5823 /* map indices */
5824 /* rx indices */
5825 index_data[HC_INDEX_ETH_RX_CQ_CONS].flags |=
5826 SM_RX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5827
5828 /* tx indices */
5829 index_data[HC_INDEX_OOO_TX_CQ_CONS].flags |=
5830 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5831 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags |=
5832 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5833 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags |=
5834 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5835 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags |=
5836 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5837}
5838
Ariel Eliorb93288d2013-01-01 05:22:35 +00005839void bnx2x_init_sb(struct bnx2x *bp, dma_addr_t mapping, int vfid,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005840 u8 vf_valid, int fw_sb_id, int igu_sb_id)
5841{
5842 int igu_seg_id;
5843
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005844 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005845 struct hc_status_block_data_e1x sb_data_e1x;
5846 struct hc_status_block_sm *hc_sm_p;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005847 int data_size;
5848 u32 *sb_data_p;
5849
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005850 if (CHIP_INT_MODE_IS_BC(bp))
5851 igu_seg_id = HC_SEG_ACCESS_NORM;
5852 else
5853 igu_seg_id = IGU_SEG_ACCESS_NORM;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005854
5855 bnx2x_zero_fp_sb(bp, fw_sb_id);
5856
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005857 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005858 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005859 sb_data_e2.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005860 sb_data_e2.common.p_func.pf_id = BP_FUNC(bp);
5861 sb_data_e2.common.p_func.vf_id = vfid;
5862 sb_data_e2.common.p_func.vf_valid = vf_valid;
5863 sb_data_e2.common.p_func.vnic_id = BP_VN(bp);
5864 sb_data_e2.common.same_igu_sb_1b = true;
5865 sb_data_e2.common.host_sb_addr.hi = U64_HI(mapping);
5866 sb_data_e2.common.host_sb_addr.lo = U64_LO(mapping);
5867 hc_sm_p = sb_data_e2.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005868 sb_data_p = (u32 *)&sb_data_e2;
5869 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
David S. Miller8decf862011-09-22 03:23:13 -04005870 bnx2x_map_sb_state_machines(sb_data_e2.index_data);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005871 } else {
5872 memset(&sb_data_e1x, 0,
5873 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005874 sb_data_e1x.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005875 sb_data_e1x.common.p_func.pf_id = BP_FUNC(bp);
5876 sb_data_e1x.common.p_func.vf_id = 0xff;
5877 sb_data_e1x.common.p_func.vf_valid = false;
5878 sb_data_e1x.common.p_func.vnic_id = BP_VN(bp);
5879 sb_data_e1x.common.same_igu_sb_1b = true;
5880 sb_data_e1x.common.host_sb_addr.hi = U64_HI(mapping);
5881 sb_data_e1x.common.host_sb_addr.lo = U64_LO(mapping);
5882 hc_sm_p = sb_data_e1x.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005883 sb_data_p = (u32 *)&sb_data_e1x;
5884 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
David S. Miller8decf862011-09-22 03:23:13 -04005885 bnx2x_map_sb_state_machines(sb_data_e1x.index_data);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005886 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005887
5888 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_RX_ID],
5889 igu_sb_id, igu_seg_id);
5890 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_TX_ID],
5891 igu_sb_id, igu_seg_id);
5892
Merav Sicron51c1a582012-03-18 10:33:38 +00005893 DP(NETIF_MSG_IFUP, "Init FW SB %d\n", fw_sb_id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005894
Yuval Mintz86564c32013-01-23 03:21:50 +00005895 /* write indices to HW - PCI guarantees endianity of regpairs */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005896 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
5897}
5898
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005899static void bnx2x_update_coalesce_sb(struct bnx2x *bp, u8 fw_sb_id,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005900 u16 tx_usec, u16 rx_usec)
5901{
Ariel Elior6383c0b2011-07-14 08:31:57 +00005902 bnx2x_update_coalesce_sb_index(bp, fw_sb_id, HC_INDEX_ETH_RX_CQ_CONS,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005903 false, rx_usec);
Ariel Elior6383c0b2011-07-14 08:31:57 +00005904 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5905 HC_INDEX_ETH_TX_CQ_CONS_COS0, false,
5906 tx_usec);
5907 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5908 HC_INDEX_ETH_TX_CQ_CONS_COS1, false,
5909 tx_usec);
5910 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5911 HC_INDEX_ETH_TX_CQ_CONS_COS2, false,
5912 tx_usec);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005913}
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005914
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005915static void bnx2x_init_def_sb(struct bnx2x *bp)
5916{
5917 struct host_sp_status_block *def_sb = bp->def_status_blk;
5918 dma_addr_t mapping = bp->def_status_blk_mapping;
5919 int igu_sp_sb_index;
5920 int igu_seg_id;
5921 int port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005922 int func = BP_FUNC(bp);
David S. Miller88c51002011-10-07 13:38:43 -04005923 int reg_offset, reg_offset_en5;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005924 u64 section;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005925 int index;
5926 struct hc_sp_status_block_data sp_sb_data;
5927 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
5928
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005929 if (CHIP_INT_MODE_IS_BC(bp)) {
5930 igu_sp_sb_index = DEF_SB_IGU_ID;
5931 igu_seg_id = HC_SEG_ACCESS_DEF;
5932 } else {
5933 igu_sp_sb_index = bp->igu_dsb_id;
5934 igu_seg_id = IGU_SEG_ACCESS_DEF;
5935 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005936
5937 /* ATTN */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005938 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005939 atten_status_block);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005940 def_sb->atten_status_block.status_block_id = igu_sp_sb_index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005941
Eliezer Tamir49d66772008-02-28 11:53:13 -08005942 bp->attn_state = 0;
5943
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005944 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
5945 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
David S. Miller88c51002011-10-07 13:38:43 -04005946 reg_offset_en5 = (port ? MISC_REG_AEU_ENABLE5_FUNC_1_OUT_0 :
5947 MISC_REG_AEU_ENABLE5_FUNC_0_OUT_0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005948 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005949 int sindex;
5950 /* take care of sig[0]..sig[4] */
5951 for (sindex = 0; sindex < 4; sindex++)
5952 bp->attn_group[index].sig[sindex] =
5953 REG_RD(bp, reg_offset + sindex*0x4 + 0x10*index);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005954
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005955 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005956 /*
5957 * enable5 is separate from the rest of the registers,
5958 * and therefore the address skip is 4
5959 * and not 16 between the different groups
5960 */
5961 bp->attn_group[index].sig[4] = REG_RD(bp,
David S. Miller88c51002011-10-07 13:38:43 -04005962 reg_offset_en5 + 0x4*index);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005963 else
5964 bp->attn_group[index].sig[4] = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005965 }
5966
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005967 if (bp->common.int_block == INT_BLOCK_HC) {
5968 reg_offset = (port ? HC_REG_ATTN_MSG1_ADDR_L :
5969 HC_REG_ATTN_MSG0_ADDR_L);
5970
5971 REG_WR(bp, reg_offset, U64_LO(section));
5972 REG_WR(bp, reg_offset + 4, U64_HI(section));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005973 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005974 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_L, U64_LO(section));
5975 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_H, U64_HI(section));
5976 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005977
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005978 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
5979 sp_sb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005980
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005981 bnx2x_zero_sp_sb(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005982
Yuval Mintz86564c32013-01-23 03:21:50 +00005983 /* PCI guarantees endianity of regpairs */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005984 sp_sb_data.state = SB_ENABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005985 sp_sb_data.host_sb_addr.lo = U64_LO(section);
5986 sp_sb_data.host_sb_addr.hi = U64_HI(section);
5987 sp_sb_data.igu_sb_id = igu_sp_sb_index;
5988 sp_sb_data.igu_seg_id = igu_seg_id;
5989 sp_sb_data.p_func.pf_id = func;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005990 sp_sb_data.p_func.vnic_id = BP_VN(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005991 sp_sb_data.p_func.vf_id = 0xff;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005992
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005993 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005994
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005995 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005996}
5997
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005998void bnx2x_update_coalesce(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005999{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006000 int i;
6001
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00006002 for_each_eth_queue(bp, i)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006003 bnx2x_update_coalesce_sb(bp, bp->fp[i].fw_sb_id,
Ariel Elior423cfa7e2011-03-14 13:43:22 -07006004 bp->tx_ticks, bp->rx_ticks);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006005}
6006
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006007static void bnx2x_init_sp_ring(struct bnx2x *bp)
6008{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006009 spin_lock_init(&bp->spq_lock);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08006010 atomic_set(&bp->cq_spq_left, MAX_SPQ_PENDING);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006011
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006012 bp->spq_prod_idx = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006013 bp->dsb_sp_prod = BNX2X_SP_DSB_INDEX;
6014 bp->spq_prod_bd = bp->spq;
6015 bp->spq_last_bd = bp->spq_prod_bd + MAX_SP_DESC_CNT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006016}
6017
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006018static void bnx2x_init_eq_ring(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006019{
6020 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006021 for (i = 1; i <= NUM_EQ_PAGES; i++) {
6022 union event_ring_elem *elem =
6023 &bp->eq_ring[EQ_DESC_CNT_PAGE * i - 1];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006024
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006025 elem->next_page.addr.hi =
6026 cpu_to_le32(U64_HI(bp->eq_mapping +
6027 BCM_PAGE_SIZE * (i % NUM_EQ_PAGES)));
6028 elem->next_page.addr.lo =
6029 cpu_to_le32(U64_LO(bp->eq_mapping +
6030 BCM_PAGE_SIZE*(i % NUM_EQ_PAGES)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006031 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006032 bp->eq_cons = 0;
6033 bp->eq_prod = NUM_EQ_DESC;
6034 bp->eq_cons_sb = BNX2X_EQ_INDEX;
Yuval Mintz16a5fd92013-06-02 00:06:18 +00006035 /* we want a warning message before it gets wrought... */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08006036 atomic_set(&bp->eq_spq_left,
6037 min_t(int, MAX_SP_DESC_CNT - MAX_SPQ_PENDING, NUM_EQ_DESC) - 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006038}
6039
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006040/* called with netif_addr_lock_bh() */
stephen hemmingera8f47eb2014-01-09 22:20:11 -08006041static int bnx2x_set_q_rx_mode(struct bnx2x *bp, u8 cl_id,
6042 unsigned long rx_mode_flags,
6043 unsigned long rx_accept_flags,
6044 unsigned long tx_accept_flags,
6045 unsigned long ramrod_flags)
Tom Herbertab532cf2011-02-16 10:27:02 +00006046{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006047 struct bnx2x_rx_mode_ramrod_params ramrod_param;
6048 int rc;
Tom Herbertab532cf2011-02-16 10:27:02 +00006049
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006050 memset(&ramrod_param, 0, sizeof(ramrod_param));
Tom Herbertab532cf2011-02-16 10:27:02 +00006051
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006052 /* Prepare ramrod parameters */
6053 ramrod_param.cid = 0;
6054 ramrod_param.cl_id = cl_id;
6055 ramrod_param.rx_mode_obj = &bp->rx_mode_obj;
6056 ramrod_param.func_id = BP_FUNC(bp);
6057
6058 ramrod_param.pstate = &bp->sp_state;
6059 ramrod_param.state = BNX2X_FILTER_RX_MODE_PENDING;
6060
6061 ramrod_param.rdata = bnx2x_sp(bp, rx_mode_rdata);
6062 ramrod_param.rdata_mapping = bnx2x_sp_mapping(bp, rx_mode_rdata);
6063
6064 set_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
6065
6066 ramrod_param.ramrod_flags = ramrod_flags;
6067 ramrod_param.rx_mode_flags = rx_mode_flags;
6068
6069 ramrod_param.rx_accept_flags = rx_accept_flags;
6070 ramrod_param.tx_accept_flags = tx_accept_flags;
6071
6072 rc = bnx2x_config_rx_mode(bp, &ramrod_param);
6073 if (rc < 0) {
6074 BNX2X_ERR("Set rx_mode %d failed\n", bp->rx_mode);
Yuval Mintz924d75a2013-01-23 03:21:44 +00006075 return rc;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006076 }
Yuval Mintz924d75a2013-01-23 03:21:44 +00006077
6078 return 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006079}
6080
Yuval Mintz86564c32013-01-23 03:21:50 +00006081static int bnx2x_fill_accept_flags(struct bnx2x *bp, u32 rx_mode,
6082 unsigned long *rx_accept_flags,
6083 unsigned long *tx_accept_flags)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006084{
Yuval Mintz924d75a2013-01-23 03:21:44 +00006085 /* Clear the flags first */
6086 *rx_accept_flags = 0;
6087 *tx_accept_flags = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006088
Yuval Mintz924d75a2013-01-23 03:21:44 +00006089 switch (rx_mode) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006090 case BNX2X_RX_MODE_NONE:
6091 /*
6092 * 'drop all' supersedes any accept flags that may have been
6093 * passed to the function.
6094 */
6095 break;
6096 case BNX2X_RX_MODE_NORMAL:
Yuval Mintz924d75a2013-01-23 03:21:44 +00006097 __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
6098 __set_bit(BNX2X_ACCEPT_MULTICAST, rx_accept_flags);
6099 __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006100
6101 /* internal switching mode */
Yuval Mintz924d75a2013-01-23 03:21:44 +00006102 __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
6103 __set_bit(BNX2X_ACCEPT_MULTICAST, tx_accept_flags);
6104 __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006105
6106 break;
6107 case BNX2X_RX_MODE_ALLMULTI:
Yuval Mintz924d75a2013-01-23 03:21:44 +00006108 __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
6109 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, rx_accept_flags);
6110 __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006111
6112 /* internal switching mode */
Yuval Mintz924d75a2013-01-23 03:21:44 +00006113 __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
6114 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, tx_accept_flags);
6115 __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006116
6117 break;
6118 case BNX2X_RX_MODE_PROMISC:
Yuval Mintz16a5fd92013-06-02 00:06:18 +00006119 /* According to definition of SI mode, iface in promisc mode
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006120 * should receive matched and unmatched (in resolution of port)
6121 * unicast packets.
6122 */
Yuval Mintz924d75a2013-01-23 03:21:44 +00006123 __set_bit(BNX2X_ACCEPT_UNMATCHED, rx_accept_flags);
6124 __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
6125 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, rx_accept_flags);
6126 __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006127
6128 /* internal switching mode */
Yuval Mintz924d75a2013-01-23 03:21:44 +00006129 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, tx_accept_flags);
6130 __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006131
6132 if (IS_MF_SI(bp))
Yuval Mintz924d75a2013-01-23 03:21:44 +00006133 __set_bit(BNX2X_ACCEPT_ALL_UNICAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006134 else
Yuval Mintz924d75a2013-01-23 03:21:44 +00006135 __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006136
6137 break;
6138 default:
Yuval Mintz924d75a2013-01-23 03:21:44 +00006139 BNX2X_ERR("Unknown rx_mode: %d\n", rx_mode);
6140 return -EINVAL;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006141 }
6142
Yuval Mintz924d75a2013-01-23 03:21:44 +00006143 /* Set ACCEPT_ANY_VLAN as we do not enable filtering by VLAN */
Yuval Mintz0c23ad32014-08-17 16:47:45 +03006144 if (rx_mode != BNX2X_RX_MODE_NONE) {
Yuval Mintz924d75a2013-01-23 03:21:44 +00006145 __set_bit(BNX2X_ACCEPT_ANY_VLAN, rx_accept_flags);
6146 __set_bit(BNX2X_ACCEPT_ANY_VLAN, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006147 }
6148
Yuval Mintz924d75a2013-01-23 03:21:44 +00006149 return 0;
6150}
6151
6152/* called with netif_addr_lock_bh() */
stephen hemmingera8f47eb2014-01-09 22:20:11 -08006153static int bnx2x_set_storm_rx_mode(struct bnx2x *bp)
Yuval Mintz924d75a2013-01-23 03:21:44 +00006154{
6155 unsigned long rx_mode_flags = 0, ramrod_flags = 0;
6156 unsigned long rx_accept_flags = 0, tx_accept_flags = 0;
6157 int rc;
6158
6159 if (!NO_FCOE(bp))
6160 /* Configure rx_mode of FCoE Queue */
6161 __set_bit(BNX2X_RX_MODE_FCOE_ETH, &rx_mode_flags);
6162
6163 rc = bnx2x_fill_accept_flags(bp, bp->rx_mode, &rx_accept_flags,
6164 &tx_accept_flags);
6165 if (rc)
6166 return rc;
6167
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006168 __set_bit(RAMROD_RX, &ramrod_flags);
6169 __set_bit(RAMROD_TX, &ramrod_flags);
6170
Yuval Mintz924d75a2013-01-23 03:21:44 +00006171 return bnx2x_set_q_rx_mode(bp, bp->fp->cl_id, rx_mode_flags,
6172 rx_accept_flags, tx_accept_flags,
6173 ramrod_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006174}
6175
Eilon Greenstein471de712008-08-13 15:49:35 -07006176static void bnx2x_init_internal_common(struct bnx2x *bp)
6177{
6178 int i;
6179
6180 /* Zero this manually as its initialization is
6181 currently missing in the initTool */
6182 for (i = 0; i < (USTORM_AGG_DATA_SIZE >> 2); i++)
6183 REG_WR(bp, BAR_USTRORM_INTMEM +
6184 USTORM_AGG_DATA_OFFSET + i * 4, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006185 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006186 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_IGU_MODE_OFFSET,
6187 CHIP_INT_MODE_IS_BC(bp) ?
6188 HC_IGU_BC_MODE : HC_IGU_NBC_MODE);
6189 }
Eilon Greenstein471de712008-08-13 15:49:35 -07006190}
6191
Eilon Greenstein471de712008-08-13 15:49:35 -07006192static void bnx2x_init_internal(struct bnx2x *bp, u32 load_code)
6193{
6194 switch (load_code) {
6195 case FW_MSG_CODE_DRV_LOAD_COMMON:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006196 case FW_MSG_CODE_DRV_LOAD_COMMON_CHIP:
Eilon Greenstein471de712008-08-13 15:49:35 -07006197 bnx2x_init_internal_common(bp);
6198 /* no break */
6199
6200 case FW_MSG_CODE_DRV_LOAD_PORT:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006201 /* nothing to do */
Eilon Greenstein471de712008-08-13 15:49:35 -07006202 /* no break */
6203
6204 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006205 /* internal memory per function is
6206 initialized inside bnx2x_pf_init */
Eilon Greenstein471de712008-08-13 15:49:35 -07006207 break;
6208
6209 default:
6210 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
6211 break;
6212 }
6213}
6214
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006215static inline u8 bnx2x_fp_igu_sb_id(struct bnx2x_fastpath *fp)
6216{
Merav Sicron55c11942012-11-07 00:45:48 +00006217 return fp->bp->igu_base_sb + fp->index + CNIC_SUPPORT(fp->bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006218}
6219
6220static inline u8 bnx2x_fp_fw_sb_id(struct bnx2x_fastpath *fp)
6221{
Merav Sicron55c11942012-11-07 00:45:48 +00006222 return fp->bp->base_fw_ndsb + fp->index + CNIC_SUPPORT(fp->bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006223}
6224
Eric Dumazet1191cb82012-04-27 21:39:21 +00006225static u8 bnx2x_fp_cl_id(struct bnx2x_fastpath *fp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006226{
6227 if (CHIP_IS_E1x(fp->bp))
6228 return BP_L_ID(fp->bp) + fp->index;
6229 else /* We want Client ID to be the same as IGU SB ID for 57712 */
6230 return bnx2x_fp_igu_sb_id(fp);
6231}
6232
Ariel Elior6383c0b2011-07-14 08:31:57 +00006233static void bnx2x_init_eth_fp(struct bnx2x *bp, int fp_idx)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006234{
6235 struct bnx2x_fastpath *fp = &bp->fp[fp_idx];
Ariel Elior6383c0b2011-07-14 08:31:57 +00006236 u8 cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006237 unsigned long q_type = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +00006238 u32 cids[BNX2X_MULTI_TX_COS] = { 0 };
Dmitry Kravkovf233caf2011-11-13 04:34:22 +00006239 fp->rx_queue = fp_idx;
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006240 fp->cid = fp_idx;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006241 fp->cl_id = bnx2x_fp_cl_id(fp);
6242 fp->fw_sb_id = bnx2x_fp_fw_sb_id(fp);
6243 fp->igu_sb_id = bnx2x_fp_igu_sb_id(fp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006244 /* qZone id equals to FW (per path) client id */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006245 fp->cl_qzone_id = bnx2x_fp_qzone_id(fp);
6246
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006247 /* init shortcut */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006248 fp->ustorm_rx_prods_offset = bnx2x_rx_ustorm_prods_offset(fp);
Ariel Elior7a752992012-01-26 06:01:53 +00006249
Yuval Mintz16a5fd92013-06-02 00:06:18 +00006250 /* Setup SB indices */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006251 fp->rx_cons_sb = BNX2X_RX_SB_INDEX;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006252
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006253 /* Configure Queue State object */
6254 __set_bit(BNX2X_Q_TYPE_HAS_RX, &q_type);
6255 __set_bit(BNX2X_Q_TYPE_HAS_TX, &q_type);
Ariel Elior6383c0b2011-07-14 08:31:57 +00006256
6257 BUG_ON(fp->max_cos > BNX2X_MULTI_TX_COS);
6258
6259 /* init tx data */
6260 for_each_cos_in_tx_queue(fp, cos) {
Merav Sicron65565882012-06-19 07:48:26 +00006261 bnx2x_init_txdata(bp, fp->txdata_ptr[cos],
6262 CID_COS_TO_TX_ONLY_CID(fp->cid, cos, bp),
6263 FP_COS_TO_TXQ(fp, cos, bp),
6264 BNX2X_TX_SB_INDEX_BASE + cos, fp);
6265 cids[cos] = fp->txdata_ptr[cos]->cid;
Ariel Elior6383c0b2011-07-14 08:31:57 +00006266 }
6267
Ariel Eliorad5afc82013-01-01 05:22:26 +00006268 /* nothing more for vf to do here */
6269 if (IS_VF(bp))
6270 return;
6271
6272 bnx2x_init_sb(bp, fp->status_blk_mapping, BNX2X_VF_ID_INVALID, false,
6273 fp->fw_sb_id, fp->igu_sb_id);
6274 bnx2x_update_fpsb_idx(fp);
Barak Witkowski15192a82012-06-19 07:48:28 +00006275 bnx2x_init_queue_obj(bp, &bnx2x_sp_obj(bp, fp).q_obj, fp->cl_id, cids,
6276 fp->max_cos, BP_FUNC(bp), bnx2x_sp(bp, q_rdata),
Ariel Elior6383c0b2011-07-14 08:31:57 +00006277 bnx2x_sp_mapping(bp, q_rdata), q_type);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006278
6279 /**
6280 * Configure classification DBs: Always enable Tx switching
6281 */
6282 bnx2x_init_vlan_mac_fp_objs(fp, BNX2X_OBJ_TYPE_RX_TX);
6283
Ariel Eliorad5afc82013-01-01 05:22:26 +00006284 DP(NETIF_MSG_IFUP,
6285 "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d fw_sb %d igu_sb %d\n",
6286 fp_idx, bp, fp->status_blk.e2_sb, fp->cl_id, fp->fw_sb_id,
6287 fp->igu_sb_id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006288}
6289
Eric Dumazet1191cb82012-04-27 21:39:21 +00006290static void bnx2x_init_tx_ring_one(struct bnx2x_fp_txdata *txdata)
6291{
6292 int i;
6293
6294 for (i = 1; i <= NUM_TX_RINGS; i++) {
6295 struct eth_tx_next_bd *tx_next_bd =
6296 &txdata->tx_desc_ring[TX_DESC_CNT * i - 1].next_bd;
6297
6298 tx_next_bd->addr_hi =
6299 cpu_to_le32(U64_HI(txdata->tx_desc_mapping +
6300 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
6301 tx_next_bd->addr_lo =
6302 cpu_to_le32(U64_LO(txdata->tx_desc_mapping +
6303 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
6304 }
6305
Yuval Mintz639d65b2013-06-02 00:06:21 +00006306 *txdata->tx_cons_sb = cpu_to_le16(0);
6307
Eric Dumazet1191cb82012-04-27 21:39:21 +00006308 SET_FLAG(txdata->tx_db.data.header.header, DOORBELL_HDR_DB_TYPE, 1);
6309 txdata->tx_db.data.zero_fill1 = 0;
6310 txdata->tx_db.data.prod = 0;
6311
6312 txdata->tx_pkt_prod = 0;
6313 txdata->tx_pkt_cons = 0;
6314 txdata->tx_bd_prod = 0;
6315 txdata->tx_bd_cons = 0;
6316 txdata->tx_pkt = 0;
6317}
6318
Merav Sicron55c11942012-11-07 00:45:48 +00006319static void bnx2x_init_tx_rings_cnic(struct bnx2x *bp)
6320{
6321 int i;
6322
6323 for_each_tx_queue_cnic(bp, i)
6324 bnx2x_init_tx_ring_one(bp->fp[i].txdata_ptr[0]);
6325}
Yuval Mintzd76a6112013-06-02 00:06:17 +00006326
Eric Dumazet1191cb82012-04-27 21:39:21 +00006327static void bnx2x_init_tx_rings(struct bnx2x *bp)
6328{
6329 int i;
6330 u8 cos;
6331
Merav Sicron55c11942012-11-07 00:45:48 +00006332 for_each_eth_queue(bp, i)
Eric Dumazet1191cb82012-04-27 21:39:21 +00006333 for_each_cos_in_tx_queue(&bp->fp[i], cos)
Merav Sicron65565882012-06-19 07:48:26 +00006334 bnx2x_init_tx_ring_one(bp->fp[i].txdata_ptr[cos]);
Eric Dumazet1191cb82012-04-27 21:39:21 +00006335}
6336
stephen hemmingera8f47eb2014-01-09 22:20:11 -08006337static void bnx2x_init_fcoe_fp(struct bnx2x *bp)
6338{
6339 struct bnx2x_fastpath *fp = bnx2x_fcoe_fp(bp);
6340 unsigned long q_type = 0;
6341
6342 bnx2x_fcoe(bp, rx_queue) = BNX2X_NUM_ETH_QUEUES(bp);
6343 bnx2x_fcoe(bp, cl_id) = bnx2x_cnic_eth_cl_id(bp,
6344 BNX2X_FCOE_ETH_CL_ID_IDX);
6345 bnx2x_fcoe(bp, cid) = BNX2X_FCOE_ETH_CID(bp);
6346 bnx2x_fcoe(bp, fw_sb_id) = DEF_SB_ID;
6347 bnx2x_fcoe(bp, igu_sb_id) = bp->igu_dsb_id;
6348 bnx2x_fcoe(bp, rx_cons_sb) = BNX2X_FCOE_L2_RX_INDEX;
6349 bnx2x_init_txdata(bp, bnx2x_fcoe(bp, txdata_ptr[0]),
6350 fp->cid, FCOE_TXQ_IDX(bp), BNX2X_FCOE_L2_TX_INDEX,
6351 fp);
6352
6353 DP(NETIF_MSG_IFUP, "created fcoe tx data (fp index %d)\n", fp->index);
6354
6355 /* qZone id equals to FW (per path) client id */
6356 bnx2x_fcoe(bp, cl_qzone_id) = bnx2x_fp_qzone_id(fp);
6357 /* init shortcut */
6358 bnx2x_fcoe(bp, ustorm_rx_prods_offset) =
6359 bnx2x_rx_ustorm_prods_offset(fp);
6360
6361 /* Configure Queue State object */
6362 __set_bit(BNX2X_Q_TYPE_HAS_RX, &q_type);
6363 __set_bit(BNX2X_Q_TYPE_HAS_TX, &q_type);
6364
6365 /* No multi-CoS for FCoE L2 client */
6366 BUG_ON(fp->max_cos != 1);
6367
6368 bnx2x_init_queue_obj(bp, &bnx2x_sp_obj(bp, fp).q_obj, fp->cl_id,
6369 &fp->cid, 1, BP_FUNC(bp), bnx2x_sp(bp, q_rdata),
6370 bnx2x_sp_mapping(bp, q_rdata), q_type);
6371
6372 DP(NETIF_MSG_IFUP,
6373 "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d fw_sb %d igu_sb %d\n",
6374 fp->index, bp, fp->status_blk.e2_sb, fp->cl_id, fp->fw_sb_id,
6375 fp->igu_sb_id);
6376}
6377
Merav Sicron55c11942012-11-07 00:45:48 +00006378void bnx2x_nic_init_cnic(struct bnx2x *bp)
6379{
6380 if (!NO_FCOE(bp))
6381 bnx2x_init_fcoe_fp(bp);
6382
6383 bnx2x_init_sb(bp, bp->cnic_sb_mapping,
6384 BNX2X_VF_ID_INVALID, false,
6385 bnx2x_cnic_fw_sb_id(bp), bnx2x_cnic_igu_sb_id(bp));
6386
6387 /* ensure status block indices were read */
6388 rmb();
6389 bnx2x_init_rx_rings_cnic(bp);
6390 bnx2x_init_tx_rings_cnic(bp);
6391
6392 /* flush all */
6393 mb();
6394 mmiowb();
6395}
6396
Yuval Mintzecf01c22013-04-22 02:53:03 +00006397void bnx2x_pre_irq_nic_init(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006398{
6399 int i;
6400
Yuval Mintzecf01c22013-04-22 02:53:03 +00006401 /* Setup NIC internals and enable interrupts */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00006402 for_each_eth_queue(bp, i)
Ariel Elior6383c0b2011-07-14 08:31:57 +00006403 bnx2x_init_eth_fp(bp, i);
Ariel Eliorad5afc82013-01-01 05:22:26 +00006404
6405 /* ensure status block indices were read */
6406 rmb();
6407 bnx2x_init_rx_rings(bp);
6408 bnx2x_init_tx_rings(bp);
6409
Yuval Mintzecf01c22013-04-22 02:53:03 +00006410 if (IS_PF(bp)) {
6411 /* Initialize MOD_ABS interrupts */
6412 bnx2x_init_mod_abs_int(bp, &bp->link_vars, bp->common.chip_id,
6413 bp->common.shmem_base,
6414 bp->common.shmem2_base, BP_PORT(bp));
Eilon Greenstein16119782009-03-02 07:59:27 +00006415
Yuval Mintzecf01c22013-04-22 02:53:03 +00006416 /* initialize the default status block and sp ring */
6417 bnx2x_init_def_sb(bp);
6418 bnx2x_update_dsb_idx(bp);
6419 bnx2x_init_sp_ring(bp);
Yuval Mintz3cdeec22013-06-02 00:06:19 +00006420 } else {
6421 bnx2x_memset_stats(bp);
Yuval Mintzecf01c22013-04-22 02:53:03 +00006422 }
6423}
Eilon Greenstein16119782009-03-02 07:59:27 +00006424
Yuval Mintzecf01c22013-04-22 02:53:03 +00006425void bnx2x_post_irq_nic_init(struct bnx2x *bp, u32 load_code)
6426{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006427 bnx2x_init_eq_ring(bp);
Eilon Greenstein471de712008-08-13 15:49:35 -07006428 bnx2x_init_internal(bp, load_code);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006429 bnx2x_pf_init(bp);
Eilon Greenstein0ef00452009-01-14 21:31:08 -08006430 bnx2x_stats_init(bp);
6431
Eilon Greenstein0ef00452009-01-14 21:31:08 -08006432 /* flush all before enabling interrupts */
6433 mb();
6434 mmiowb();
6435
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08006436 bnx2x_int_enable(bp);
Eilon Greensteineb8da202009-07-21 05:47:30 +00006437
6438 /* Check for SPIO5 */
6439 bnx2x_attn_int_deasserted0(bp,
6440 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + BP_PORT(bp)*4) &
6441 AEU_INPUTS_ATTN_BITS_SPIO5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006442}
6443
Yuval Mintzecf01c22013-04-22 02:53:03 +00006444/* gzip service functions */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006445static int bnx2x_gunzip_init(struct bnx2x *bp)
6446{
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006447 bp->gunzip_buf = dma_alloc_coherent(&bp->pdev->dev, FW_BUF_SIZE,
6448 &bp->gunzip_mapping, GFP_KERNEL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006449 if (bp->gunzip_buf == NULL)
6450 goto gunzip_nomem1;
6451
6452 bp->strm = kmalloc(sizeof(*bp->strm), GFP_KERNEL);
6453 if (bp->strm == NULL)
6454 goto gunzip_nomem2;
6455
David S. Miller7ab24bf2011-06-29 05:48:41 -07006456 bp->strm->workspace = vmalloc(zlib_inflate_workspacesize());
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006457 if (bp->strm->workspace == NULL)
6458 goto gunzip_nomem3;
6459
6460 return 0;
6461
6462gunzip_nomem3:
6463 kfree(bp->strm);
6464 bp->strm = NULL;
6465
6466gunzip_nomem2:
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006467 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
6468 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006469 bp->gunzip_buf = NULL;
6470
6471gunzip_nomem1:
Merav Sicron51c1a582012-03-18 10:33:38 +00006472 BNX2X_ERR("Cannot allocate firmware buffer for un-compression\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006473 return -ENOMEM;
6474}
6475
6476static void bnx2x_gunzip_end(struct bnx2x *bp)
6477{
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006478 if (bp->strm) {
David S. Miller7ab24bf2011-06-29 05:48:41 -07006479 vfree(bp->strm->workspace);
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006480 kfree(bp->strm);
6481 bp->strm = NULL;
6482 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006483
6484 if (bp->gunzip_buf) {
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006485 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
6486 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006487 bp->gunzip_buf = NULL;
6488 }
6489}
6490
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006491static int bnx2x_gunzip(struct bnx2x *bp, const u8 *zbuf, int len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006492{
6493 int n, rc;
6494
6495 /* check gzip header */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006496 if ((zbuf[0] != 0x1f) || (zbuf[1] != 0x8b) || (zbuf[2] != Z_DEFLATED)) {
6497 BNX2X_ERR("Bad gzip header\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006498 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006499 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006500
6501 n = 10;
6502
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006503#define FNAME 0x8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006504
6505 if (zbuf[3] & FNAME)
6506 while ((zbuf[n++] != 0) && (n < len));
6507
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006508 bp->strm->next_in = (typeof(bp->strm->next_in))zbuf + n;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006509 bp->strm->avail_in = len - n;
6510 bp->strm->next_out = bp->gunzip_buf;
6511 bp->strm->avail_out = FW_BUF_SIZE;
6512
6513 rc = zlib_inflateInit2(bp->strm, -MAX_WBITS);
6514 if (rc != Z_OK)
6515 return rc;
6516
6517 rc = zlib_inflate(bp->strm, Z_FINISH);
6518 if ((rc != Z_OK) && (rc != Z_STREAM_END))
Joe Perches7995c642010-02-17 15:01:52 +00006519 netdev_err(bp->dev, "Firmware decompression error: %s\n",
6520 bp->strm->msg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006521
6522 bp->gunzip_outlen = (FW_BUF_SIZE - bp->strm->avail_out);
6523 if (bp->gunzip_outlen & 0x3)
Merav Sicron51c1a582012-03-18 10:33:38 +00006524 netdev_err(bp->dev,
6525 "Firmware decompression error: gunzip_outlen (%d) not aligned\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006526 bp->gunzip_outlen);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006527 bp->gunzip_outlen >>= 2;
6528
6529 zlib_inflateEnd(bp->strm);
6530
6531 if (rc == Z_STREAM_END)
6532 return 0;
6533
6534 return rc;
6535}
6536
6537/* nic load/unload */
6538
6539/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006540 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006541 */
6542
6543/* send a NIG loopback debug packet */
6544static void bnx2x_lb_pckt(struct bnx2x *bp)
6545{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006546 u32 wb_write[3];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006547
6548 /* Ethernet source and destination addresses */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006549 wb_write[0] = 0x55555555;
6550 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006551 wb_write[2] = 0x20; /* SOP */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006552 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006553
6554 /* NON-IP protocol */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006555 wb_write[0] = 0x09000000;
6556 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006557 wb_write[2] = 0x10; /* EOP, eop_bvalid = 0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006558 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006559}
6560
6561/* some of the internal memories
6562 * are not directly readable from the driver
6563 * to test them we send debug packets
6564 */
6565static int bnx2x_int_mem_test(struct bnx2x *bp)
6566{
6567 int factor;
6568 int count, i;
6569 u32 val = 0;
6570
Eilon Greensteinad8d3942008-06-23 20:29:02 -07006571 if (CHIP_REV_IS_FPGA(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006572 factor = 120;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07006573 else if (CHIP_REV_IS_EMUL(bp))
6574 factor = 200;
6575 else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006576 factor = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006577
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006578 /* Disable inputs of parser neighbor blocks */
6579 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
6580 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
6581 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006582 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006583
6584 /* Write 0 to parser credits for CFC search request */
6585 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
6586
6587 /* send Ethernet packet */
6588 bnx2x_lb_pckt(bp);
6589
6590 /* TODO do i reset NIG statistic? */
6591 /* Wait until NIG register shows 1 packet of size 0x10 */
6592 count = 1000 * factor;
6593 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006594
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006595 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6596 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006597 if (val == 0x10)
6598 break;
6599
Yuval Mintz639d65b2013-06-02 00:06:21 +00006600 usleep_range(10000, 20000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006601 count--;
6602 }
6603 if (val != 0x10) {
6604 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
6605 return -1;
6606 }
6607
6608 /* Wait until PRS register shows 1 packet */
6609 count = 1000 * factor;
6610 while (count) {
6611 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006612 if (val == 1)
6613 break;
6614
Yuval Mintz639d65b2013-06-02 00:06:21 +00006615 usleep_range(10000, 20000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006616 count--;
6617 }
6618 if (val != 0x1) {
6619 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6620 return -2;
6621 }
6622
6623 /* Reset and init BRB, PRS */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006624 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006625 msleep(50);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006626 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006627 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006628 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
6629 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006630
6631 DP(NETIF_MSG_HW, "part2\n");
6632
6633 /* Disable inputs of parser neighbor blocks */
6634 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
6635 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
6636 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006637 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006638
6639 /* Write 0 to parser credits for CFC search request */
6640 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
6641
6642 /* send 10 Ethernet packets */
6643 for (i = 0; i < 10; i++)
6644 bnx2x_lb_pckt(bp);
6645
6646 /* Wait until NIG register shows 10 + 1
6647 packets of size 11*0x10 = 0xb0 */
6648 count = 1000 * factor;
6649 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006650
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006651 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6652 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006653 if (val == 0xb0)
6654 break;
6655
Yuval Mintz639d65b2013-06-02 00:06:21 +00006656 usleep_range(10000, 20000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006657 count--;
6658 }
6659 if (val != 0xb0) {
6660 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
6661 return -3;
6662 }
6663
6664 /* Wait until PRS register shows 2 packets */
6665 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
6666 if (val != 2)
6667 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6668
6669 /* Write 1 to parser credits for CFC search request */
6670 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x1);
6671
6672 /* Wait until PRS register shows 3 packets */
6673 msleep(10 * factor);
6674 /* Wait until NIG register shows 1 packet of size 0x10 */
6675 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
6676 if (val != 3)
6677 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6678
6679 /* clear NIG EOP FIFO */
6680 for (i = 0; i < 11; i++)
6681 REG_RD(bp, NIG_REG_INGRESS_EOP_LB_FIFO);
6682 val = REG_RD(bp, NIG_REG_INGRESS_EOP_LB_EMPTY);
6683 if (val != 1) {
6684 BNX2X_ERR("clear of NIG failed\n");
6685 return -4;
6686 }
6687
6688 /* Reset and init BRB, PRS, NIG */
6689 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
6690 msleep(50);
6691 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
6692 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006693 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
6694 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Merav Sicron55c11942012-11-07 00:45:48 +00006695 if (!CNIC_SUPPORT(bp))
6696 /* set NIC mode */
6697 REG_WR(bp, PRS_REG_NIC_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006698
6699 /* Enable inputs of parser neighbor blocks */
6700 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x7fffffff);
6701 REG_WR(bp, TCM_REG_PRS_IFEN, 0x1);
6702 REG_WR(bp, CFC_REG_DEBUG0, 0x0);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006703 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006704
6705 DP(NETIF_MSG_HW, "done\n");
6706
6707 return 0; /* OK */
6708}
6709
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006710static void bnx2x_enable_blocks_attention(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006711{
Yuval Mintzb343d002012-12-02 04:05:53 +00006712 u32 val;
6713
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006714 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006715 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006716 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0x40);
6717 else
6718 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006719 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
6720 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006721 /*
6722 * mask read length error interrupts in brb for parser
6723 * (parsing unit and 'checksum and crc' unit)
6724 * these errors are legal (PU reads fixed length and CAC can cause
6725 * read length error on truncated packets)
6726 */
6727 REG_WR(bp, BRB1_REG_BRB1_INT_MASK, 0xFC00);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006728 REG_WR(bp, QM_REG_QM_INT_MASK, 0);
6729 REG_WR(bp, TM_REG_TM_INT_MASK, 0);
6730 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_0, 0);
6731 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_1, 0);
6732 REG_WR(bp, XCM_REG_XCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006733/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_0, 0); */
6734/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006735 REG_WR(bp, USDM_REG_USDM_INT_MASK_0, 0);
6736 REG_WR(bp, USDM_REG_USDM_INT_MASK_1, 0);
6737 REG_WR(bp, UCM_REG_UCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006738/* REG_WR(bp, USEM_REG_USEM_INT_MASK_0, 0); */
6739/* REG_WR(bp, USEM_REG_USEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006740 REG_WR(bp, GRCBASE_UPB + PB_REG_PB_INT_MASK, 0);
6741 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_0, 0);
6742 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_1, 0);
6743 REG_WR(bp, CCM_REG_CCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006744/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_0, 0); */
6745/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_1, 0); */
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006746
Yuval Mintzb343d002012-12-02 04:05:53 +00006747 val = PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_AFT |
6748 PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_OF |
6749 PXP2_PXP2_INT_MASK_0_REG_PGL_PCIE_ATTN;
6750 if (!CHIP_IS_E1x(bp))
6751 val |= PXP2_PXP2_INT_MASK_0_REG_PGL_READ_BLOCKED |
6752 PXP2_PXP2_INT_MASK_0_REG_PGL_WRITE_BLOCKED;
6753 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, val);
6754
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006755 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_0, 0);
6756 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_1, 0);
6757 REG_WR(bp, TCM_REG_TCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006758/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_0, 0); */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006759
6760 if (!CHIP_IS_E1x(bp))
6761 /* enable VFC attentions: bits 11 and 12, bits 31:13 reserved */
6762 REG_WR(bp, TSEM_REG_TSEM_INT_MASK_1, 0x07ff);
6763
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006764 REG_WR(bp, CDU_REG_CDU_INT_MASK, 0);
6765 REG_WR(bp, DMAE_REG_DMAE_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006766/* REG_WR(bp, MISC_REG_MISC_INT_MASK, 0); */
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006767 REG_WR(bp, PBF_REG_PBF_INT_MASK, 0x18); /* bit 3,4 masked */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006768}
6769
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006770static void bnx2x_reset_common(struct bnx2x *bp)
6771{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006772 u32 val = 0x1400;
6773
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006774 /* reset_common */
6775 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
6776 0xd3ffff7f);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006777
6778 if (CHIP_IS_E3(bp)) {
6779 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
6780 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
6781 }
6782
6783 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR, val);
6784}
6785
6786static void bnx2x_setup_dmae(struct bnx2x *bp)
6787{
6788 bp->dmae_ready = 0;
6789 spin_lock_init(&bp->dmae_lock);
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006790}
6791
Eilon Greenstein573f2032009-08-12 08:24:14 +00006792static void bnx2x_init_pxp(struct bnx2x *bp)
6793{
6794 u16 devctl;
6795 int r_order, w_order;
6796
Jiang Liu2a80eeb2012-08-20 13:26:51 -06006797 pcie_capability_read_word(bp->pdev, PCI_EXP_DEVCTL, &devctl);
Eilon Greenstein573f2032009-08-12 08:24:14 +00006798 DP(NETIF_MSG_HW, "read 0x%x from devctl\n", devctl);
6799 w_order = ((devctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
6800 if (bp->mrrs == -1)
6801 r_order = ((devctl & PCI_EXP_DEVCTL_READRQ) >> 12);
6802 else {
6803 DP(NETIF_MSG_HW, "force read order to %d\n", bp->mrrs);
6804 r_order = bp->mrrs;
6805 }
6806
6807 bnx2x_init_pxp_arb(bp, r_order, w_order);
6808}
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006809
6810static void bnx2x_setup_fan_failure_detection(struct bnx2x *bp)
6811{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006812 int is_required;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006813 u32 val;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006814 int port;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006815
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006816 if (BP_NOMCP(bp))
6817 return;
6818
6819 is_required = 0;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006820 val = SHMEM_RD(bp, dev_info.shared_hw_config.config2) &
6821 SHARED_HW_CFG_FAN_FAILURE_MASK;
6822
6823 if (val == SHARED_HW_CFG_FAN_FAILURE_ENABLED)
6824 is_required = 1;
6825
6826 /*
6827 * The fan failure mechanism is usually related to the PHY type since
6828 * the power consumption of the board is affected by the PHY. Currently,
6829 * fan is required for most designs with SFX7101, BCM8727 and BCM8481.
6830 */
6831 else if (val == SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE)
6832 for (port = PORT_0; port < PORT_MAX; port++) {
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006833 is_required |=
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00006834 bnx2x_fan_failure_det_req(
6835 bp,
6836 bp->common.shmem_base,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006837 bp->common.shmem2_base,
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00006838 port);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006839 }
6840
6841 DP(NETIF_MSG_HW, "fan detection setting: %d\n", is_required);
6842
6843 if (is_required == 0)
6844 return;
6845
6846 /* Fan failure is indicated by SPIO 5 */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006847 bnx2x_set_spio(bp, MISC_SPIO_SPIO5, MISC_SPIO_INPUT_HI_Z);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006848
6849 /* set to active low mode */
6850 val = REG_RD(bp, MISC_REG_SPIO_INT);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006851 val |= (MISC_SPIO_SPIO5 << MISC_SPIO_INT_OLD_SET_POS);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006852 REG_WR(bp, MISC_REG_SPIO_INT, val);
6853
6854 /* enable interrupt to signal the IGU */
6855 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006856 val |= MISC_SPIO_SPIO5;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006857 REG_WR(bp, MISC_REG_SPIO_EVENT_EN, val);
6858}
6859
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00006860void bnx2x_pf_disable(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006861{
6862 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
6863 val &= ~IGU_PF_CONF_FUNC_EN;
6864
6865 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
6866 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
6867 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 0);
6868}
6869
Eric Dumazet1191cb82012-04-27 21:39:21 +00006870static void bnx2x__common_init_phy(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006871{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006872 u32 shmem_base[2], shmem2_base[2];
Yaniv Rosnerb884d952012-11-27 03:46:28 +00006873 /* Avoid common init in case MFW supports LFA */
6874 if (SHMEM2_RD(bp, size) >
6875 (u32)offsetof(struct shmem2_region, lfa_host_addr[BP_PORT(bp)]))
6876 return;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006877 shmem_base[0] = bp->common.shmem_base;
6878 shmem2_base[0] = bp->common.shmem2_base;
6879 if (!CHIP_IS_E1x(bp)) {
6880 shmem_base[1] =
6881 SHMEM2_RD(bp, other_shmem_base_addr);
6882 shmem2_base[1] =
6883 SHMEM2_RD(bp, other_shmem2_base_addr);
6884 }
6885 bnx2x_acquire_phy_lock(bp);
6886 bnx2x_common_init_phy(bp, shmem_base, shmem2_base,
6887 bp->common.chip_id);
6888 bnx2x_release_phy_lock(bp);
6889}
6890
6891/**
6892 * bnx2x_init_hw_common - initialize the HW at the COMMON phase.
6893 *
6894 * @bp: driver handle
6895 */
6896static int bnx2x_init_hw_common(struct bnx2x *bp)
6897{
6898 u32 val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006899
Merav Sicron51c1a582012-03-18 10:33:38 +00006900 DP(NETIF_MSG_HW, "starting common init func %d\n", BP_ABS_FUNC(bp));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006901
David S. Miller823dcd22011-08-20 10:39:12 -07006902 /*
Yuval Mintz2de67432013-01-23 03:21:43 +00006903 * take the RESET lock to protect undi_unload flow from accessing
David S. Miller823dcd22011-08-20 10:39:12 -07006904 * registers while we're resetting the chip
6905 */
David S. Miller8decf862011-09-22 03:23:13 -04006906 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
David S. Miller823dcd22011-08-20 10:39:12 -07006907
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006908 bnx2x_reset_common(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006909 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0xffffffff);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006910
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006911 val = 0xfffc;
6912 if (CHIP_IS_E3(bp)) {
6913 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
6914 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
6915 }
6916 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006917
David S. Miller8decf862011-09-22 03:23:13 -04006918 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
David S. Miller823dcd22011-08-20 10:39:12 -07006919
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006920 bnx2x_init_block(bp, BLOCK_MISC, PHASE_COMMON);
6921
6922 if (!CHIP_IS_E1x(bp)) {
6923 u8 abs_func_id;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006924
6925 /**
6926 * 4-port mode or 2-port mode we need to turn of master-enable
6927 * for everyone, after that, turn it back on for self.
6928 * so, we disregard multi-function or not, and always disable
6929 * for all functions on the given path, this means 0,2,4,6 for
6930 * path 0 and 1,3,5,7 for path 1
6931 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006932 for (abs_func_id = BP_PATH(bp);
6933 abs_func_id < E2_FUNC_MAX*2; abs_func_id += 2) {
6934 if (abs_func_id == BP_ABS_FUNC(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006935 REG_WR(bp,
6936 PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER,
6937 1);
6938 continue;
6939 }
6940
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006941 bnx2x_pretend_func(bp, abs_func_id);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006942 /* clear pf enable */
6943 bnx2x_pf_disable(bp);
6944 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
6945 }
6946 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006947
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006948 bnx2x_init_block(bp, BLOCK_PXP, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006949 if (CHIP_IS_E1(bp)) {
6950 /* enable HW interrupt from PXP on USDM overflow
6951 bit 16 on INT_MASK_0 */
6952 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006953 }
6954
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006955 bnx2x_init_block(bp, BLOCK_PXP2, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006956 bnx2x_init_pxp(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006957
6958#ifdef __BIG_ENDIAN
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006959 REG_WR(bp, PXP2_REG_RQ_QM_ENDIAN_M, 1);
6960 REG_WR(bp, PXP2_REG_RQ_TM_ENDIAN_M, 1);
6961 REG_WR(bp, PXP2_REG_RQ_SRC_ENDIAN_M, 1);
6962 REG_WR(bp, PXP2_REG_RQ_CDU_ENDIAN_M, 1);
6963 REG_WR(bp, PXP2_REG_RQ_DBG_ENDIAN_M, 1);
Eilon Greenstein8badd272009-02-12 08:36:15 +00006964 /* make sure this value is 0 */
6965 REG_WR(bp, PXP2_REG_RQ_HC_ENDIAN_M, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006966
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006967/* REG_WR(bp, PXP2_REG_RD_PBF_SWAP_MODE, 1); */
6968 REG_WR(bp, PXP2_REG_RD_QM_SWAP_MODE, 1);
6969 REG_WR(bp, PXP2_REG_RD_TM_SWAP_MODE, 1);
6970 REG_WR(bp, PXP2_REG_RD_SRC_SWAP_MODE, 1);
6971 REG_WR(bp, PXP2_REG_RD_CDURD_SWAP_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006972#endif
6973
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006974 bnx2x_ilt_init_page_size(bp, INITOP_SET);
6975
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006976 if (CHIP_REV_IS_FPGA(bp) && CHIP_IS_E1H(bp))
6977 REG_WR(bp, PXP2_REG_PGL_TAGS_LIMIT, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006978
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006979 /* let the HW do it's magic ... */
6980 msleep(100);
6981 /* finish PXP init */
6982 val = REG_RD(bp, PXP2_REG_RQ_CFG_DONE);
6983 if (val != 1) {
6984 BNX2X_ERR("PXP2 CFG failed\n");
6985 return -EBUSY;
6986 }
6987 val = REG_RD(bp, PXP2_REG_RD_INIT_DONE);
6988 if (val != 1) {
6989 BNX2X_ERR("PXP2 RD_INIT failed\n");
6990 return -EBUSY;
6991 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006992
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006993 /* Timers bug workaround E2 only. We need to set the entire ILT to
6994 * have entries with value "0" and valid bit on.
6995 * This needs to be done by the first PF that is loaded in a path
6996 * (i.e. common phase)
6997 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006998 if (!CHIP_IS_E1x(bp)) {
6999/* In E2 there is a bug in the timers block that can cause function 6 / 7
7000 * (i.e. vnic3) to start even if it is marked as "scan-off".
7001 * This occurs when a different function (func2,3) is being marked
7002 * as "scan-off". Real-life scenario for example: if a driver is being
7003 * load-unloaded while func6,7 are down. This will cause the timer to access
7004 * the ilt, translate to a logical address and send a request to read/write.
7005 * Since the ilt for the function that is down is not valid, this will cause
7006 * a translation error which is unrecoverable.
7007 * The Workaround is intended to make sure that when this happens nothing fatal
7008 * will occur. The workaround:
7009 * 1. First PF driver which loads on a path will:
7010 * a. After taking the chip out of reset, by using pretend,
7011 * it will write "0" to the following registers of
7012 * the other vnics.
7013 * REG_WR(pdev, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
7014 * REG_WR(pdev, CFC_REG_WEAK_ENABLE_PF,0);
7015 * REG_WR(pdev, CFC_REG_STRONG_ENABLE_PF,0);
7016 * And for itself it will write '1' to
7017 * PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER to enable
7018 * dmae-operations (writing to pram for example.)
7019 * note: can be done for only function 6,7 but cleaner this
7020 * way.
7021 * b. Write zero+valid to the entire ILT.
7022 * c. Init the first_timers_ilt_entry, last_timers_ilt_entry of
7023 * VNIC3 (of that port). The range allocated will be the
7024 * entire ILT. This is needed to prevent ILT range error.
7025 * 2. Any PF driver load flow:
7026 * a. ILT update with the physical addresses of the allocated
7027 * logical pages.
7028 * b. Wait 20msec. - note that this timeout is needed to make
7029 * sure there are no requests in one of the PXP internal
7030 * queues with "old" ILT addresses.
7031 * c. PF enable in the PGLC.
7032 * d. Clear the was_error of the PF in the PGLC. (could have
Yuval Mintz2de67432013-01-23 03:21:43 +00007033 * occurred while driver was down)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007034 * e. PF enable in the CFC (WEAK + STRONG)
7035 * f. Timers scan enable
7036 * 3. PF driver unload flow:
7037 * a. Clear the Timers scan_en.
7038 * b. Polling for scan_on=0 for that PF.
7039 * c. Clear the PF enable bit in the PXP.
7040 * d. Clear the PF enable in the CFC (WEAK + STRONG)
7041 * e. Write zero+valid to all ILT entries (The valid bit must
7042 * stay set)
7043 * f. If this is VNIC 3 of a port then also init
7044 * first_timers_ilt_entry to zero and last_timers_ilt_entry
Yuval Mintz16a5fd92013-06-02 00:06:18 +00007045 * to the last entry in the ILT.
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007046 *
7047 * Notes:
7048 * Currently the PF error in the PGLC is non recoverable.
7049 * In the future the there will be a recovery routine for this error.
7050 * Currently attention is masked.
7051 * Having an MCP lock on the load/unload process does not guarantee that
7052 * there is no Timer disable during Func6/7 enable. This is because the
7053 * Timers scan is currently being cleared by the MCP on FLR.
7054 * Step 2.d can be done only for PF6/7 and the driver can also check if
7055 * there is error before clearing it. But the flow above is simpler and
7056 * more general.
7057 * All ILT entries are written by zero+valid and not just PF6/7
7058 * ILT entries since in the future the ILT entries allocation for
7059 * PF-s might be dynamic.
7060 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007061 struct ilt_client_info ilt_cli;
7062 struct bnx2x_ilt ilt;
7063 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
7064 memset(&ilt, 0, sizeof(struct bnx2x_ilt));
7065
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04007066 /* initialize dummy TM client */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007067 ilt_cli.start = 0;
7068 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
7069 ilt_cli.client_num = ILT_CLIENT_TM;
7070
7071 /* Step 1: set zeroes to all ilt page entries with valid bit on
7072 * Step 2: set the timers first/last ilt entry to point
7073 * to the entire range to prevent ILT range error for 3rd/4th
Yuval Mintz2de67432013-01-23 03:21:43 +00007074 * vnic (this code assumes existence of the vnic)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007075 *
7076 * both steps performed by call to bnx2x_ilt_client_init_op()
7077 * with dummy TM client
7078 *
7079 * we must use pretend since PXP2_REG_RQ_##blk##_FIRST_ILT
7080 * and his brother are split registers
7081 */
7082 bnx2x_pretend_func(bp, (BP_PATH(bp) + 6));
7083 bnx2x_ilt_client_init_op_ilt(bp, &ilt, &ilt_cli, INITOP_CLEAR);
7084 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
7085
7086 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN, BNX2X_PXP_DRAM_ALIGN);
7087 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_RD, BNX2X_PXP_DRAM_ALIGN);
7088 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_SEL, 1);
7089 }
7090
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007091 REG_WR(bp, PXP2_REG_RQ_DISABLE_INPUTS, 0);
7092 REG_WR(bp, PXP2_REG_RD_DISABLE_INPUTS, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007093
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007094 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007095 int factor = CHIP_REV_IS_EMUL(bp) ? 1000 :
7096 (CHIP_REV_IS_FPGA(bp) ? 400 : 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007097 bnx2x_init_block(bp, BLOCK_PGLUE_B, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007098
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007099 bnx2x_init_block(bp, BLOCK_ATC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007100
7101 /* let the HW do it's magic ... */
7102 do {
7103 msleep(200);
7104 val = REG_RD(bp, ATC_REG_ATC_INIT_DONE);
7105 } while (factor-- && (val != 1));
7106
7107 if (val != 1) {
7108 BNX2X_ERR("ATC_INIT failed\n");
7109 return -EBUSY;
7110 }
7111 }
7112
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007113 bnx2x_init_block(bp, BLOCK_DMAE, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007114
Ariel Eliorb56e9672013-01-01 05:22:32 +00007115 bnx2x_iov_init_dmae(bp);
7116
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007117 /* clean the DMAE memory */
7118 bp->dmae_ready = 1;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007119 bnx2x_init_fill(bp, TSEM_REG_PRAM, 0, 8, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007120
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007121 bnx2x_init_block(bp, BLOCK_TCM, PHASE_COMMON);
7122
7123 bnx2x_init_block(bp, BLOCK_UCM, PHASE_COMMON);
7124
7125 bnx2x_init_block(bp, BLOCK_CCM, PHASE_COMMON);
7126
7127 bnx2x_init_block(bp, BLOCK_XCM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007128
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007129 bnx2x_read_dmae(bp, XSEM_REG_PASSIVE_BUFFER, 3);
7130 bnx2x_read_dmae(bp, CSEM_REG_PASSIVE_BUFFER, 3);
7131 bnx2x_read_dmae(bp, TSEM_REG_PASSIVE_BUFFER, 3);
7132 bnx2x_read_dmae(bp, USEM_REG_PASSIVE_BUFFER, 3);
7133
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007134 bnx2x_init_block(bp, BLOCK_QM, PHASE_COMMON);
Michael Chan37b091b2009-10-10 13:46:55 +00007135
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007136 /* QM queues pointers table */
7137 bnx2x_qm_init_ptr_table(bp, bp->qm_cid_count, INITOP_SET);
Michael Chan37b091b2009-10-10 13:46:55 +00007138
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007139 /* soft reset pulse */
7140 REG_WR(bp, QM_REG_SOFT_RESET, 1);
7141 REG_WR(bp, QM_REG_SOFT_RESET, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007142
Merav Sicron55c11942012-11-07 00:45:48 +00007143 if (CNIC_SUPPORT(bp))
7144 bnx2x_init_block(bp, BLOCK_TM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007145
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007146 bnx2x_init_block(bp, BLOCK_DORQ, PHASE_COMMON);
Ariel Eliorb9871bc2013-09-04 14:09:21 +03007147
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007148 if (!CHIP_REV_IS_SLOW(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007149 /* enable hw interrupt from doorbell Q */
7150 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007151
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007152 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007153
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007154 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08007155 REG_WR(bp, PRS_REG_A_PRSU_20, 0xf);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007156
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007157 if (!CHIP_IS_E1(bp))
7158 REG_WR(bp, PRS_REG_E1HOV_MODE, bp->path_has_ovlan);
7159
Barak Witkowskia3348722012-04-23 03:04:46 +00007160 if (!CHIP_IS_E1x(bp) && !CHIP_IS_E3B0(bp)) {
7161 if (IS_MF_AFEX(bp)) {
7162 /* configure that VNTag and VLAN headers must be
7163 * received in afex mode
7164 */
7165 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC, 0xE);
7166 REG_WR(bp, PRS_REG_MUST_HAVE_HDRS, 0xA);
7167 REG_WR(bp, PRS_REG_HDRS_AFTER_TAG_0, 0x6);
7168 REG_WR(bp, PRS_REG_TAG_ETHERTYPE_0, 0x8926);
7169 REG_WR(bp, PRS_REG_TAG_LEN_0, 0x4);
7170 } else {
7171 /* Bit-map indicating which L2 hdrs may appear
7172 * after the basic Ethernet header
7173 */
7174 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC,
7175 bp->path_has_ovlan ? 7 : 6);
7176 }
7177 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007178
7179 bnx2x_init_block(bp, BLOCK_TSDM, PHASE_COMMON);
7180 bnx2x_init_block(bp, BLOCK_CSDM, PHASE_COMMON);
7181 bnx2x_init_block(bp, BLOCK_USDM, PHASE_COMMON);
7182 bnx2x_init_block(bp, BLOCK_XSDM, PHASE_COMMON);
7183
7184 if (!CHIP_IS_E1x(bp)) {
7185 /* reset VFC memories */
7186 REG_WR(bp, TSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
7187 VFC_MEMORIES_RST_REG_CAM_RST |
7188 VFC_MEMORIES_RST_REG_RAM_RST);
7189 REG_WR(bp, XSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
7190 VFC_MEMORIES_RST_REG_CAM_RST |
7191 VFC_MEMORIES_RST_REG_RAM_RST);
7192
7193 msleep(20);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007194 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007195
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007196 bnx2x_init_block(bp, BLOCK_TSEM, PHASE_COMMON);
7197 bnx2x_init_block(bp, BLOCK_USEM, PHASE_COMMON);
7198 bnx2x_init_block(bp, BLOCK_CSEM, PHASE_COMMON);
7199 bnx2x_init_block(bp, BLOCK_XSEM, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007200
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007201 /* sync semi rtc */
7202 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
7203 0x80000000);
7204 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
7205 0x80000000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007206
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007207 bnx2x_init_block(bp, BLOCK_UPB, PHASE_COMMON);
7208 bnx2x_init_block(bp, BLOCK_XPB, PHASE_COMMON);
7209 bnx2x_init_block(bp, BLOCK_PBF, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007210
Barak Witkowskia3348722012-04-23 03:04:46 +00007211 if (!CHIP_IS_E1x(bp)) {
7212 if (IS_MF_AFEX(bp)) {
7213 /* configure that VNTag and VLAN headers must be
7214 * sent in afex mode
7215 */
7216 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC, 0xE);
7217 REG_WR(bp, PBF_REG_MUST_HAVE_HDRS, 0xA);
7218 REG_WR(bp, PBF_REG_HDRS_AFTER_TAG_0, 0x6);
7219 REG_WR(bp, PBF_REG_TAG_ETHERTYPE_0, 0x8926);
7220 REG_WR(bp, PBF_REG_TAG_LEN_0, 0x4);
7221 } else {
7222 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC,
7223 bp->path_has_ovlan ? 7 : 6);
7224 }
7225 }
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007226
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007227 REG_WR(bp, SRC_REG_SOFT_RST, 1);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007228
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007229 bnx2x_init_block(bp, BLOCK_SRC, PHASE_COMMON);
7230
Merav Sicron55c11942012-11-07 00:45:48 +00007231 if (CNIC_SUPPORT(bp)) {
7232 REG_WR(bp, SRC_REG_KEYSEARCH_0, 0x63285672);
7233 REG_WR(bp, SRC_REG_KEYSEARCH_1, 0x24b8f2cc);
7234 REG_WR(bp, SRC_REG_KEYSEARCH_2, 0x223aef9b);
7235 REG_WR(bp, SRC_REG_KEYSEARCH_3, 0x26001e3a);
7236 REG_WR(bp, SRC_REG_KEYSEARCH_4, 0x7ae91116);
7237 REG_WR(bp, SRC_REG_KEYSEARCH_5, 0x5ce5230b);
7238 REG_WR(bp, SRC_REG_KEYSEARCH_6, 0x298d8adf);
7239 REG_WR(bp, SRC_REG_KEYSEARCH_7, 0x6eb0ff09);
7240 REG_WR(bp, SRC_REG_KEYSEARCH_8, 0x1830f82f);
7241 REG_WR(bp, SRC_REG_KEYSEARCH_9, 0x01e46be7);
7242 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007243 REG_WR(bp, SRC_REG_SOFT_RST, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007244
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007245 if (sizeof(union cdu_context) != 1024)
7246 /* we currently assume that a context is 1024 bytes */
Merav Sicron51c1a582012-03-18 10:33:38 +00007247 dev_alert(&bp->pdev->dev,
7248 "please adjust the size of cdu_context(%ld)\n",
7249 (long)sizeof(union cdu_context));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007250
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007251 bnx2x_init_block(bp, BLOCK_CDU, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007252 val = (4 << 24) + (0 << 12) + 1024;
7253 REG_WR(bp, CDU_REG_CDU_GLOBAL_PARAMS, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007254
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007255 bnx2x_init_block(bp, BLOCK_CFC, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007256 REG_WR(bp, CFC_REG_INIT_REG, 0x7FF);
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08007257 /* enable context validation interrupt from CFC */
7258 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
7259
7260 /* set the thresholds to prevent CFC/CDU race */
7261 REG_WR(bp, CFC_REG_DEBUG0, 0x20020000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007262
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007263 bnx2x_init_block(bp, BLOCK_HC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007264
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007265 if (!CHIP_IS_E1x(bp) && BP_NOMCP(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007266 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x36);
7267
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007268 bnx2x_init_block(bp, BLOCK_IGU, PHASE_COMMON);
7269 bnx2x_init_block(bp, BLOCK_MISC_AEU, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007270
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007271 /* Reset PCIE errors for debug */
7272 REG_WR(bp, 0x2814, 0xffffffff);
7273 REG_WR(bp, 0x3820, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007274
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007275 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007276 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_CONTROL_5,
7277 (PXPCS_TL_CONTROL_5_ERR_UNSPPORT1 |
7278 PXPCS_TL_CONTROL_5_ERR_UNSPPORT));
7279 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC345_STAT,
7280 (PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT4 |
7281 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT3 |
7282 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT2));
7283 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC678_STAT,
7284 (PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT7 |
7285 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT6 |
7286 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT5));
7287 }
7288
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007289 bnx2x_init_block(bp, BLOCK_NIG, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007290 if (!CHIP_IS_E1(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007291 /* in E3 this done in per-port section */
7292 if (!CHIP_IS_E3(bp))
7293 REG_WR(bp, NIG_REG_LLH_MF_MODE, IS_MF(bp));
7294 }
7295 if (CHIP_IS_E1H(bp))
7296 /* not applicable for E2 (and above ...) */
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007297 REG_WR(bp, NIG_REG_LLH_E1HOV_MODE, IS_MF_SD(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007298
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007299 if (CHIP_REV_IS_SLOW(bp))
7300 msleep(200);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007301
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007302 /* finish CFC init */
7303 val = reg_poll(bp, CFC_REG_LL_INIT_DONE, 1, 100, 10);
7304 if (val != 1) {
7305 BNX2X_ERR("CFC LL_INIT failed\n");
7306 return -EBUSY;
7307 }
7308 val = reg_poll(bp, CFC_REG_AC_INIT_DONE, 1, 100, 10);
7309 if (val != 1) {
7310 BNX2X_ERR("CFC AC_INIT failed\n");
7311 return -EBUSY;
7312 }
7313 val = reg_poll(bp, CFC_REG_CAM_INIT_DONE, 1, 100, 10);
7314 if (val != 1) {
7315 BNX2X_ERR("CFC CAM_INIT failed\n");
7316 return -EBUSY;
7317 }
7318 REG_WR(bp, CFC_REG_DEBUG0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007319
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007320 if (CHIP_IS_E1(bp)) {
7321 /* read NIG statistic
7322 to see if this is our first up since powerup */
7323 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
7324 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007325
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007326 /* do internal memory self test */
7327 if ((val == 0) && bnx2x_int_mem_test(bp)) {
7328 BNX2X_ERR("internal mem self test failed\n");
7329 return -EBUSY;
7330 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007331 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007332
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00007333 bnx2x_setup_fan_failure_detection(bp);
7334
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007335 /* clear PXP2 attentions */
7336 REG_RD(bp, PXP2_REG_PXP2_INT_STS_CLR_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007337
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00007338 bnx2x_enable_blocks_attention(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007339 bnx2x_enable_blocks_parity(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007340
Yaniv Rosner6bbca912008-08-13 15:57:28 -07007341 if (!BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007342 if (CHIP_IS_E1x(bp))
7343 bnx2x__common_init_phy(bp);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07007344 } else
7345 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
7346
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007347 return 0;
7348}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007349
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007350/**
7351 * bnx2x_init_hw_common_chip - init HW at the COMMON_CHIP phase.
7352 *
7353 * @bp: driver handle
7354 */
7355static int bnx2x_init_hw_common_chip(struct bnx2x *bp)
7356{
7357 int rc = bnx2x_init_hw_common(bp);
7358
7359 if (rc)
7360 return rc;
7361
7362 /* In E2 2-PORT mode, same ext phy is used for the two paths */
7363 if (!BP_NOMCP(bp))
7364 bnx2x__common_init_phy(bp);
7365
7366 return 0;
7367}
7368
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007369static int bnx2x_init_hw_port(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007370{
7371 int port = BP_PORT(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007372 int init_phase = port ? PHASE_PORT1 : PHASE_PORT0;
Eilon Greenstein1c063282009-02-12 08:36:43 +00007373 u32 low, high;
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02007374 u32 val, reg;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007375
Merav Sicron51c1a582012-03-18 10:33:38 +00007376 DP(NETIF_MSG_HW, "starting port init port %d\n", port);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007377
7378 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007379
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007380 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
7381 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
7382 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
Eilon Greensteinca003922009-08-12 22:53:28 -07007383
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007384 /* Timers bug workaround: disables the pf_master bit in pglue at
7385 * common phase, we need to enable it here before any dmae access are
7386 * attempted. Therefore we manually added the enable-master to the
7387 * port phase (it also happens in the function phase)
7388 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007389 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007390 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
7391
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007392 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
7393 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
7394 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
7395 bnx2x_init_block(bp, BLOCK_QM, init_phase);
7396
7397 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
7398 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
7399 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
7400 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007401
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007402 /* QM cid (connection) count */
7403 bnx2x_qm_init_cid_count(bp, bp->qm_cid_count, INITOP_SET);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007404
Merav Sicron55c11942012-11-07 00:45:48 +00007405 if (CNIC_SUPPORT(bp)) {
7406 bnx2x_init_block(bp, BLOCK_TM, init_phase);
7407 REG_WR(bp, TM_REG_LIN0_SCAN_TIME + port*4, 20);
7408 REG_WR(bp, TM_REG_LIN0_MAX_ACTIVE_CID + port*4, 31);
7409 }
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00007410
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007411 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
Eilon Greenstein1c063282009-02-12 08:36:43 +00007412
Dmitry Kravkov2b674042012-10-28 21:59:04 +00007413 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
7414
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007415 if (CHIP_IS_E1(bp) || CHIP_IS_E1H(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007416
7417 if (IS_MF(bp))
7418 low = ((bp->flags & ONE_PORT_FLAG) ? 160 : 246);
7419 else if (bp->dev->mtu > 4096) {
7420 if (bp->flags & ONE_PORT_FLAG)
7421 low = 160;
7422 else {
7423 val = bp->dev->mtu;
7424 /* (24*1024 + val*4)/256 */
7425 low = 96 + (val/64) +
7426 ((val % 64) ? 1 : 0);
7427 }
7428 } else
7429 low = ((bp->flags & ONE_PORT_FLAG) ? 80 : 160);
7430 high = low + 56; /* 14*1024/256 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007431 REG_WR(bp, BRB1_REG_PAUSE_LOW_THRESHOLD_0 + port*4, low);
7432 REG_WR(bp, BRB1_REG_PAUSE_HIGH_THRESHOLD_0 + port*4, high);
7433 }
7434
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007435 if (CHIP_MODE_IS_4_PORT(bp))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007436 REG_WR(bp, (BP_PORT(bp) ?
7437 BRB1_REG_MAC_GUARANTIED_1 :
7438 BRB1_REG_MAC_GUARANTIED_0), 40);
Eilon Greenstein356e2382009-02-12 08:38:32 +00007439
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007440 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
Barak Witkowskia3348722012-04-23 03:04:46 +00007441 if (CHIP_IS_E3B0(bp)) {
7442 if (IS_MF_AFEX(bp)) {
7443 /* configure headers for AFEX mode */
7444 REG_WR(bp, BP_PORT(bp) ?
7445 PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
7446 PRS_REG_HDRS_AFTER_BASIC_PORT_0, 0xE);
7447 REG_WR(bp, BP_PORT(bp) ?
7448 PRS_REG_HDRS_AFTER_TAG_0_PORT_1 :
7449 PRS_REG_HDRS_AFTER_TAG_0_PORT_0, 0x6);
7450 REG_WR(bp, BP_PORT(bp) ?
7451 PRS_REG_MUST_HAVE_HDRS_PORT_1 :
7452 PRS_REG_MUST_HAVE_HDRS_PORT_0, 0xA);
7453 } else {
7454 /* Ovlan exists only if we are in multi-function +
7455 * switch-dependent mode, in switch-independent there
7456 * is no ovlan headers
7457 */
7458 REG_WR(bp, BP_PORT(bp) ?
7459 PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
7460 PRS_REG_HDRS_AFTER_BASIC_PORT_0,
7461 (bp->path_has_ovlan ? 7 : 6));
7462 }
7463 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007464
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007465 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
7466 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
7467 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
7468 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
7469
7470 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
7471 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
7472 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
7473 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
7474
7475 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
7476 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
7477
7478 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
7479
7480 if (CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007481 /* configure PBF to work without PAUSE mtu 9000 */
7482 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007483
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007484 /* update threshold */
7485 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, (9040/16));
7486 /* update init credit */
7487 REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, (9040/16) + 553 - 22);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007488
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007489 /* probe changes */
7490 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 1);
7491 udelay(50);
7492 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0);
7493 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007494
Merav Sicron55c11942012-11-07 00:45:48 +00007495 if (CNIC_SUPPORT(bp))
7496 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
7497
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007498 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
7499 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007500
7501 if (CHIP_IS_E1(bp)) {
7502 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7503 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7504 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007505 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007506
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007507 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007508
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007509 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007510 /* init aeu_mask_attn_func_0/1:
Yuval Mintz16a5fd92013-06-02 00:06:18 +00007511 * - SF mode: bits 3-7 are masked. Only bits 0-2 are in use
7512 * - MF mode: bit 3 is masked. Bits 0-2 are in use as in SF
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007513 * bits 4-7 are used for "per vn group attention" */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00007514 val = IS_MF(bp) ? 0xF7 : 0x7;
7515 /* Enable DCBX attention for all but E1 */
7516 val |= CHIP_IS_E1(bp) ? 0 : 0x10;
7517 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007518
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02007519 /* SCPAD_PARITY should NOT trigger close the gates */
7520 reg = port ? MISC_REG_AEU_ENABLE4_NIG_1 : MISC_REG_AEU_ENABLE4_NIG_0;
7521 REG_WR(bp, reg,
7522 REG_RD(bp, reg) &
7523 ~AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY);
7524
7525 reg = port ? MISC_REG_AEU_ENABLE4_PXP_1 : MISC_REG_AEU_ENABLE4_PXP_0;
7526 REG_WR(bp, reg,
7527 REG_RD(bp, reg) &
7528 ~AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY);
7529
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007530 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
Eilon Greenstein356e2382009-02-12 08:38:32 +00007531
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007532 if (!CHIP_IS_E1x(bp)) {
7533 /* Bit-map indicating which L2 hdrs may appear after the
7534 * basic Ethernet header
7535 */
Barak Witkowskia3348722012-04-23 03:04:46 +00007536 if (IS_MF_AFEX(bp))
7537 REG_WR(bp, BP_PORT(bp) ?
7538 NIG_REG_P1_HDRS_AFTER_BASIC :
7539 NIG_REG_P0_HDRS_AFTER_BASIC, 0xE);
7540 else
7541 REG_WR(bp, BP_PORT(bp) ?
7542 NIG_REG_P1_HDRS_AFTER_BASIC :
7543 NIG_REG_P0_HDRS_AFTER_BASIC,
7544 IS_MF_SD(bp) ? 7 : 6);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007545
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007546 if (CHIP_IS_E3(bp))
7547 REG_WR(bp, BP_PORT(bp) ?
7548 NIG_REG_LLH1_MF_MODE :
7549 NIG_REG_LLH_MF_MODE, IS_MF(bp));
7550 }
7551 if (!CHIP_IS_E3(bp))
7552 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007553
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007554 if (!CHIP_IS_E1(bp)) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007555 /* 0x2 disable mf_ov, 0x1 enable */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007556 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK_MF + port*4,
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007557 (IS_MF_SD(bp) ? 0x1 : 0x2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007558
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007559 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007560 val = 0;
7561 switch (bp->mf_mode) {
7562 case MULTI_FUNCTION_SD:
7563 val = 1;
7564 break;
7565 case MULTI_FUNCTION_SI:
Barak Witkowskia3348722012-04-23 03:04:46 +00007566 case MULTI_FUNCTION_AFEX:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007567 val = 2;
7568 break;
7569 }
7570
7571 REG_WR(bp, (BP_PORT(bp) ? NIG_REG_LLH1_CLS_TYPE :
7572 NIG_REG_LLH0_CLS_TYPE), val);
7573 }
Eilon Greenstein1c063282009-02-12 08:36:43 +00007574 {
7575 REG_WR(bp, NIG_REG_LLFC_ENABLE_0 + port*4, 0);
7576 REG_WR(bp, NIG_REG_LLFC_OUT_EN_0 + port*4, 0);
7577 REG_WR(bp, NIG_REG_PAUSE_ENABLE_0 + port*4, 1);
7578 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007579 }
7580
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007581 /* If SPIO5 is set to generate interrupts, enable it for this port */
7582 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00007583 if (val & MISC_SPIO_SPIO5) {
Eilon Greenstein4d295db2009-07-21 05:47:47 +00007584 u32 reg_addr = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
7585 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
7586 val = REG_RD(bp, reg_addr);
Eliezer Tamirf1410642008-02-28 11:51:50 -08007587 val |= AEU_INPUTS_ATTN_BITS_SPIO5;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00007588 REG_WR(bp, reg_addr, val);
Eliezer Tamirf1410642008-02-28 11:51:50 -08007589 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007590
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007591 return 0;
7592}
7593
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007594static void bnx2x_ilt_wr(struct bnx2x *bp, u32 index, dma_addr_t addr)
7595{
7596 int reg;
Yuval Mintz32d68de2012-04-03 18:41:24 +00007597 u32 wb_write[2];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007598
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007599 if (CHIP_IS_E1(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007600 reg = PXP2_REG_RQ_ONCHIP_AT + index*8;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007601 else
7602 reg = PXP2_REG_RQ_ONCHIP_AT_B0 + index*8;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007603
Yuval Mintz32d68de2012-04-03 18:41:24 +00007604 wb_write[0] = ONCHIP_ADDR1(addr);
7605 wb_write[1] = ONCHIP_ADDR2(addr);
7606 REG_WR_DMAE(bp, reg, wb_write, 2);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007607}
7608
Ariel Eliorb56e9672013-01-01 05:22:32 +00007609void bnx2x_igu_clear_sb_gen(struct bnx2x *bp, u8 func, u8 idu_sb_id, bool is_pf)
Eric Dumazet1191cb82012-04-27 21:39:21 +00007610{
7611 u32 data, ctl, cnt = 100;
7612 u32 igu_addr_data = IGU_REG_COMMAND_REG_32LSB_DATA;
7613 u32 igu_addr_ctl = IGU_REG_COMMAND_REG_CTRL;
7614 u32 igu_addr_ack = IGU_REG_CSTORM_TYPE_0_SB_CLEANUP + (idu_sb_id/32)*4;
7615 u32 sb_bit = 1 << (idu_sb_id%32);
Ariel Eliorb56e9672013-01-01 05:22:32 +00007616 u32 func_encode = func | (is_pf ? 1 : 0) << IGU_FID_ENCODE_IS_PF_SHIFT;
Eric Dumazet1191cb82012-04-27 21:39:21 +00007617 u32 addr_encode = IGU_CMD_E2_PROD_UPD_BASE + idu_sb_id;
7618
7619 /* Not supported in BC mode */
7620 if (CHIP_INT_MODE_IS_BC(bp))
7621 return;
7622
7623 data = (IGU_USE_REGISTER_cstorm_type_0_sb_cleanup
7624 << IGU_REGULAR_CLEANUP_TYPE_SHIFT) |
7625 IGU_REGULAR_CLEANUP_SET |
7626 IGU_REGULAR_BCLEANUP;
7627
7628 ctl = addr_encode << IGU_CTRL_REG_ADDRESS_SHIFT |
7629 func_encode << IGU_CTRL_REG_FID_SHIFT |
7630 IGU_CTRL_CMD_TYPE_WR << IGU_CTRL_REG_TYPE_SHIFT;
7631
7632 DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n",
7633 data, igu_addr_data);
7634 REG_WR(bp, igu_addr_data, data);
7635 mmiowb();
7636 barrier();
7637 DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n",
7638 ctl, igu_addr_ctl);
7639 REG_WR(bp, igu_addr_ctl, ctl);
7640 mmiowb();
7641 barrier();
7642
7643 /* wait for clean up to finish */
7644 while (!(REG_RD(bp, igu_addr_ack) & sb_bit) && --cnt)
7645 msleep(20);
7646
Eric Dumazet1191cb82012-04-27 21:39:21 +00007647 if (!(REG_RD(bp, igu_addr_ack) & sb_bit)) {
7648 DP(NETIF_MSG_HW,
7649 "Unable to finish IGU cleanup: idu_sb_id %d offset %d bit %d (cnt %d)\n",
7650 idu_sb_id, idu_sb_id/32, idu_sb_id%32, cnt);
7651 }
7652}
7653
7654static void bnx2x_igu_clear_sb(struct bnx2x *bp, u8 idu_sb_id)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007655{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007656 bnx2x_igu_clear_sb_gen(bp, BP_FUNC(bp), idu_sb_id, true /*PF*/);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007657}
7658
Eric Dumazet1191cb82012-04-27 21:39:21 +00007659static void bnx2x_clear_func_ilt(struct bnx2x *bp, u32 func)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007660{
7661 u32 i, base = FUNC_ILT_BASE(func);
7662 for (i = base; i < base + ILT_PER_FUNC; i++)
7663 bnx2x_ilt_wr(bp, i, 0);
7664}
7665
Merav Sicron910cc722012-11-11 03:56:08 +00007666static void bnx2x_init_searcher(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +00007667{
7668 int port = BP_PORT(bp);
7669 bnx2x_src_init_t2(bp, bp->t2, bp->t2_mapping, SRC_CONN_NUM);
7670 /* T1 hash bits value determines the T1 number of entries */
7671 REG_WR(bp, SRC_REG_NUMBER_HASH_BITS0 + port*4, SRC_HASH_BITS);
7672}
7673
7674static inline int bnx2x_func_switch_update(struct bnx2x *bp, int suspend)
7675{
7676 int rc;
7677 struct bnx2x_func_state_params func_params = {NULL};
7678 struct bnx2x_func_switch_update_params *switch_update_params =
7679 &func_params.params.switch_update;
7680
7681 /* Prepare parameters for function state transitions */
7682 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
7683 __set_bit(RAMROD_RETRY, &func_params.ramrod_flags);
7684
7685 func_params.f_obj = &bp->func_obj;
7686 func_params.cmd = BNX2X_F_CMD_SWITCH_UPDATE;
7687
7688 /* Function parameters */
Dmitry Kravkove42780b2014-08-17 16:47:43 +03007689 __set_bit(BNX2X_F_UPDATE_TX_SWITCH_SUSPEND_CHNG,
7690 &switch_update_params->changes);
7691 if (suspend)
7692 __set_bit(BNX2X_F_UPDATE_TX_SWITCH_SUSPEND,
7693 &switch_update_params->changes);
Merav Sicron55c11942012-11-07 00:45:48 +00007694
7695 rc = bnx2x_func_state_change(bp, &func_params);
7696
7697 return rc;
7698}
7699
Merav Sicron910cc722012-11-11 03:56:08 +00007700static int bnx2x_reset_nic_mode(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +00007701{
7702 int rc, i, port = BP_PORT(bp);
7703 int vlan_en = 0, mac_en[NUM_MACS];
7704
Merav Sicron55c11942012-11-07 00:45:48 +00007705 /* Close input from network */
7706 if (bp->mf_mode == SINGLE_FUNCTION) {
7707 bnx2x_set_rx_filter(&bp->link_params, 0);
7708 } else {
7709 vlan_en = REG_RD(bp, port ? NIG_REG_LLH1_FUNC_EN :
7710 NIG_REG_LLH0_FUNC_EN);
7711 REG_WR(bp, port ? NIG_REG_LLH1_FUNC_EN :
7712 NIG_REG_LLH0_FUNC_EN, 0);
7713 for (i = 0; i < NUM_MACS; i++) {
7714 mac_en[i] = REG_RD(bp, port ?
7715 (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7716 4 * i) :
7717 (NIG_REG_LLH0_FUNC_MEM_ENABLE +
7718 4 * i));
7719 REG_WR(bp, port ? (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7720 4 * i) :
7721 (NIG_REG_LLH0_FUNC_MEM_ENABLE + 4 * i), 0);
7722 }
7723 }
7724
7725 /* Close BMC to host */
7726 REG_WR(bp, port ? NIG_REG_P0_TX_MNG_HOST_ENABLE :
7727 NIG_REG_P1_TX_MNG_HOST_ENABLE, 0);
7728
7729 /* Suspend Tx switching to the PF. Completion of this ramrod
7730 * further guarantees that all the packets of that PF / child
7731 * VFs in BRB were processed by the Parser, so it is safe to
7732 * change the NIC_MODE register.
7733 */
7734 rc = bnx2x_func_switch_update(bp, 1);
7735 if (rc) {
7736 BNX2X_ERR("Can't suspend tx-switching!\n");
7737 return rc;
7738 }
7739
7740 /* Change NIC_MODE register */
7741 REG_WR(bp, PRS_REG_NIC_MODE, 0);
7742
7743 /* Open input from network */
7744 if (bp->mf_mode == SINGLE_FUNCTION) {
7745 bnx2x_set_rx_filter(&bp->link_params, 1);
7746 } else {
7747 REG_WR(bp, port ? NIG_REG_LLH1_FUNC_EN :
7748 NIG_REG_LLH0_FUNC_EN, vlan_en);
7749 for (i = 0; i < NUM_MACS; i++) {
7750 REG_WR(bp, port ? (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7751 4 * i) :
7752 (NIG_REG_LLH0_FUNC_MEM_ENABLE + 4 * i),
7753 mac_en[i]);
7754 }
7755 }
7756
7757 /* Enable BMC to host */
7758 REG_WR(bp, port ? NIG_REG_P0_TX_MNG_HOST_ENABLE :
7759 NIG_REG_P1_TX_MNG_HOST_ENABLE, 1);
7760
7761 /* Resume Tx switching to the PF */
7762 rc = bnx2x_func_switch_update(bp, 0);
7763 if (rc) {
7764 BNX2X_ERR("Can't resume tx-switching!\n");
7765 return rc;
7766 }
7767
7768 DP(NETIF_MSG_IFUP, "NIC MODE disabled\n");
7769 return 0;
7770}
7771
7772int bnx2x_init_hw_func_cnic(struct bnx2x *bp)
7773{
7774 int rc;
7775
7776 bnx2x_ilt_init_op_cnic(bp, INITOP_SET);
7777
7778 if (CONFIGURE_NIC_MODE(bp)) {
Yuval Mintz16a5fd92013-06-02 00:06:18 +00007779 /* Configure searcher as part of function hw init */
Merav Sicron55c11942012-11-07 00:45:48 +00007780 bnx2x_init_searcher(bp);
7781
7782 /* Reset NIC mode */
7783 rc = bnx2x_reset_nic_mode(bp);
7784 if (rc)
7785 BNX2X_ERR("Can't change NIC mode!\n");
7786 return rc;
7787 }
7788
7789 return 0;
7790}
7791
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007792static int bnx2x_init_hw_func(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007793{
7794 int port = BP_PORT(bp);
7795 int func = BP_FUNC(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007796 int init_phase = PHASE_PF0 + func;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007797 struct bnx2x_ilt *ilt = BP_ILT(bp);
7798 u16 cdu_ilt_start;
Eilon Greenstein8badd272009-02-12 08:36:15 +00007799 u32 addr, val;
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00007800 u32 main_mem_base, main_mem_size, main_mem_prty_clr;
Ariel Elior89db4ad2012-01-26 06:01:48 +00007801 int i, main_mem_width, rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007802
Merav Sicron51c1a582012-03-18 10:33:38 +00007803 DP(NETIF_MSG_HW, "starting func init func %d\n", func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007804
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007805 /* FLR cleanup - hmmm */
Ariel Elior89db4ad2012-01-26 06:01:48 +00007806 if (!CHIP_IS_E1x(bp)) {
7807 rc = bnx2x_pf_flr_clnup(bp);
Yuval Mintz04c46732013-01-23 03:21:46 +00007808 if (rc) {
7809 bnx2x_fw_dump(bp);
Ariel Elior89db4ad2012-01-26 06:01:48 +00007810 return rc;
Yuval Mintz04c46732013-01-23 03:21:46 +00007811 }
Ariel Elior89db4ad2012-01-26 06:01:48 +00007812 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007813
Eilon Greenstein8badd272009-02-12 08:36:15 +00007814 /* set MSI reconfigure capability */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007815 if (bp->common.int_block == INT_BLOCK_HC) {
7816 addr = (port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0);
7817 val = REG_RD(bp, addr);
7818 val |= HC_CONFIG_0_REG_MSI_ATTN_EN_0;
7819 REG_WR(bp, addr, val);
7820 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00007821
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007822 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
7823 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
7824
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007825 ilt = BP_ILT(bp);
7826 cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007827
Ariel Elior290ca2b2013-01-01 05:22:31 +00007828 if (IS_SRIOV(bp))
7829 cdu_ilt_start += BNX2X_FIRST_VF_CID/ILT_PAGE_CIDS;
7830 cdu_ilt_start = bnx2x_iov_init_ilt(bp, cdu_ilt_start);
7831
7832 /* since BNX2X_FIRST_VF_CID > 0 the PF L2 cids precedes
7833 * those of the VFs, so start line should be reset
7834 */
7835 cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007836 for (i = 0; i < L2_ILT_LINES(bp); i++) {
Merav Sicrona0529972012-06-19 07:48:25 +00007837 ilt->lines[cdu_ilt_start + i].page = bp->context[i].vcxt;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007838 ilt->lines[cdu_ilt_start + i].page_mapping =
Merav Sicrona0529972012-06-19 07:48:25 +00007839 bp->context[i].cxt_mapping;
7840 ilt->lines[cdu_ilt_start + i].size = bp->context[i].size;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007841 }
Ariel Elior290ca2b2013-01-01 05:22:31 +00007842
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007843 bnx2x_ilt_init_op(bp, INITOP_SET);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007844
Merav Sicron55c11942012-11-07 00:45:48 +00007845 if (!CONFIGURE_NIC_MODE(bp)) {
7846 bnx2x_init_searcher(bp);
7847 REG_WR(bp, PRS_REG_NIC_MODE, 0);
7848 DP(NETIF_MSG_IFUP, "NIC MODE disabled\n");
7849 } else {
7850 /* Set NIC mode */
7851 REG_WR(bp, PRS_REG_NIC_MODE, 1);
Yuval Mintz6bf07b82013-06-02 00:06:20 +00007852 DP(NETIF_MSG_IFUP, "NIC MODE configured\n");
Merav Sicron55c11942012-11-07 00:45:48 +00007853 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007854
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007855 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007856 u32 pf_conf = IGU_PF_CONF_FUNC_EN;
7857
7858 /* Turn on a single ISR mode in IGU if driver is going to use
7859 * INT#x or MSI
7860 */
7861 if (!(bp->flags & USING_MSIX_FLAG))
7862 pf_conf |= IGU_PF_CONF_SINGLE_ISR_EN;
7863 /*
7864 * Timers workaround bug: function init part.
7865 * Need to wait 20msec after initializing ILT,
7866 * needed to make sure there are no requests in
7867 * one of the PXP internal queues with "old" ILT addresses
7868 */
7869 msleep(20);
7870 /*
7871 * Master enable - Due to WB DMAE writes performed before this
7872 * register is re-initialized as part of the regular function
7873 * init
7874 */
7875 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
7876 /* Enable the function in IGU */
7877 REG_WR(bp, IGU_REG_PF_CONFIGURATION, pf_conf);
7878 }
7879
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007880 bp->dmae_ready = 1;
7881
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007882 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007883
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007884 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007885 REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR, func);
7886
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007887 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
7888 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
7889 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
7890 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
7891 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
7892 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
7893 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
7894 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
7895 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
7896 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
7897 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
7898 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
7899 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007900
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007901 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007902 REG_WR(bp, QM_REG_PF_EN, 1);
7903
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007904 if (!CHIP_IS_E1x(bp)) {
7905 REG_WR(bp, TSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7906 REG_WR(bp, USEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7907 REG_WR(bp, CSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7908 REG_WR(bp, XSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7909 }
7910 bnx2x_init_block(bp, BLOCK_QM, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007911
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007912 bnx2x_init_block(bp, BLOCK_TM, init_phase);
7913 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
Ariel Eliorc19d65c2013-09-09 14:51:27 +03007914 REG_WR(bp, DORQ_REG_MODE_ACT, 1); /* no dpm */
Ariel Eliorb56e9672013-01-01 05:22:32 +00007915
7916 bnx2x_iov_init_dq(bp);
7917
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007918 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
7919 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
7920 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
7921 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
7922 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
7923 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
7924 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
7925 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
7926 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
7927 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007928 REG_WR(bp, PBF_REG_DISABLE_PF, 0);
7929
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007930 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007931
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007932 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007933
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007934 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007935 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 1);
7936
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007937 if (IS_MF(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007938 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007939 REG_WR(bp, NIG_REG_LLH0_FUNC_VLAN_ID + port*8, bp->mf_ov);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007940 }
7941
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007942 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007943
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007944 /* HC init per function */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007945 if (bp->common.int_block == INT_BLOCK_HC) {
7946 if (CHIP_IS_E1H(bp)) {
7947 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
7948
7949 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7950 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7951 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007952 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007953
7954 } else {
7955 int num_segs, sb_idx, prod_offset;
7956
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007957 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
7958
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007959 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007960 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
7961 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
7962 }
7963
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007964 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007965
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007966 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007967 int dsb_idx = 0;
7968 /**
7969 * Producer memory:
7970 * E2 mode: address 0-135 match to the mapping memory;
7971 * 136 - PF0 default prod; 137 - PF1 default prod;
7972 * 138 - PF2 default prod; 139 - PF3 default prod;
7973 * 140 - PF0 attn prod; 141 - PF1 attn prod;
7974 * 142 - PF2 attn prod; 143 - PF3 attn prod;
7975 * 144-147 reserved.
7976 *
7977 * E1.5 mode - In backward compatible mode;
7978 * for non default SB; each even line in the memory
7979 * holds the U producer and each odd line hold
7980 * the C producer. The first 128 producers are for
7981 * NDSB (PF0 - 0-31; PF1 - 32-63 and so on). The last 20
7982 * producers are for the DSB for each PF.
7983 * Each PF has five segments: (the order inside each
7984 * segment is PF0; PF1; PF2; PF3) - 128-131 U prods;
7985 * 132-135 C prods; 136-139 X prods; 140-143 T prods;
7986 * 144-147 attn prods;
7987 */
7988 /* non-default-status-blocks */
7989 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
7990 IGU_BC_NDSB_NUM_SEGS : IGU_NORM_NDSB_NUM_SEGS;
7991 for (sb_idx = 0; sb_idx < bp->igu_sb_cnt; sb_idx++) {
7992 prod_offset = (bp->igu_base_sb + sb_idx) *
7993 num_segs;
7994
7995 for (i = 0; i < num_segs; i++) {
7996 addr = IGU_REG_PROD_CONS_MEMORY +
7997 (prod_offset + i) * 4;
7998 REG_WR(bp, addr, 0);
7999 }
8000 /* send consumer update with value 0 */
8001 bnx2x_ack_sb(bp, bp->igu_base_sb + sb_idx,
8002 USTORM_ID, 0, IGU_INT_NOP, 1);
8003 bnx2x_igu_clear_sb(bp,
8004 bp->igu_base_sb + sb_idx);
8005 }
8006
8007 /* default-status-blocks */
8008 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
8009 IGU_BC_DSB_NUM_SEGS : IGU_NORM_DSB_NUM_SEGS;
8010
8011 if (CHIP_MODE_IS_4_PORT(bp))
8012 dsb_idx = BP_FUNC(bp);
8013 else
David S. Miller8decf862011-09-22 03:23:13 -04008014 dsb_idx = BP_VN(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008015
8016 prod_offset = (CHIP_INT_MODE_IS_BC(bp) ?
8017 IGU_BC_BASE_DSB_PROD + dsb_idx :
8018 IGU_NORM_BASE_DSB_PROD + dsb_idx);
8019
David S. Miller8decf862011-09-22 03:23:13 -04008020 /*
8021 * igu prods come in chunks of E1HVN_MAX (4) -
8022 * does not matters what is the current chip mode
8023 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008024 for (i = 0; i < (num_segs * E1HVN_MAX);
8025 i += E1HVN_MAX) {
8026 addr = IGU_REG_PROD_CONS_MEMORY +
8027 (prod_offset + i)*4;
8028 REG_WR(bp, addr, 0);
8029 }
8030 /* send consumer update with 0 */
8031 if (CHIP_INT_MODE_IS_BC(bp)) {
8032 bnx2x_ack_sb(bp, bp->igu_dsb_id,
8033 USTORM_ID, 0, IGU_INT_NOP, 1);
8034 bnx2x_ack_sb(bp, bp->igu_dsb_id,
8035 CSTORM_ID, 0, IGU_INT_NOP, 1);
8036 bnx2x_ack_sb(bp, bp->igu_dsb_id,
8037 XSTORM_ID, 0, IGU_INT_NOP, 1);
8038 bnx2x_ack_sb(bp, bp->igu_dsb_id,
8039 TSTORM_ID, 0, IGU_INT_NOP, 1);
8040 bnx2x_ack_sb(bp, bp->igu_dsb_id,
8041 ATTENTION_ID, 0, IGU_INT_NOP, 1);
8042 } else {
8043 bnx2x_ack_sb(bp, bp->igu_dsb_id,
8044 USTORM_ID, 0, IGU_INT_NOP, 1);
8045 bnx2x_ack_sb(bp, bp->igu_dsb_id,
8046 ATTENTION_ID, 0, IGU_INT_NOP, 1);
8047 }
8048 bnx2x_igu_clear_sb(bp, bp->igu_dsb_id);
8049
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008050 /* !!! These should become driver const once
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008051 rf-tool supports split-68 const */
8052 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_LSB, 0);
8053 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_MSB, 0);
8054 REG_WR(bp, IGU_REG_SB_MASK_LSB, 0);
8055 REG_WR(bp, IGU_REG_SB_MASK_MSB, 0);
8056 REG_WR(bp, IGU_REG_PBA_STATUS_LSB, 0);
8057 REG_WR(bp, IGU_REG_PBA_STATUS_MSB, 0);
8058 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008059 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008060
Eliezer Tamirc14423f2008-02-28 11:49:42 -08008061 /* Reset PCIE errors for debug */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008062 REG_WR(bp, 0x2114, 0xffffffff);
8063 REG_WR(bp, 0x2120, 0xffffffff);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008064
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00008065 if (CHIP_IS_E1x(bp)) {
8066 main_mem_size = HC_REG_MAIN_MEMORY_SIZE / 2; /*dwords*/
8067 main_mem_base = HC_REG_MAIN_MEMORY +
8068 BP_PORT(bp) * (main_mem_size * 4);
8069 main_mem_prty_clr = HC_REG_HC_PRTY_STS_CLR;
8070 main_mem_width = 8;
8071
8072 val = REG_RD(bp, main_mem_prty_clr);
8073 if (val)
Merav Sicron51c1a582012-03-18 10:33:38 +00008074 DP(NETIF_MSG_HW,
8075 "Hmmm... Parity errors in HC block during function init (0x%x)!\n",
8076 val);
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00008077
8078 /* Clear "false" parity errors in MSI-X table */
8079 for (i = main_mem_base;
8080 i < main_mem_base + main_mem_size * 4;
8081 i += main_mem_width) {
8082 bnx2x_read_dmae(bp, i, main_mem_width / 4);
8083 bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data),
8084 i, main_mem_width / 4);
8085 }
8086 /* Clear HC parity attention */
8087 REG_RD(bp, main_mem_prty_clr);
8088 }
8089
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008090#ifdef BNX2X_STOP_ON_ERROR
8091 /* Enable STORMs SP logging */
8092 REG_WR8(bp, BAR_USTRORM_INTMEM +
8093 USTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
8094 REG_WR8(bp, BAR_TSTRORM_INTMEM +
8095 TSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
8096 REG_WR8(bp, BAR_CSTRORM_INTMEM +
8097 CSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
8098 REG_WR8(bp, BAR_XSTRORM_INTMEM +
8099 XSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
8100#endif
8101
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008102 bnx2x_phy_probe(&bp->link_params);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008103
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008104 return 0;
8105}
8106
Merav Sicron55c11942012-11-07 00:45:48 +00008107void bnx2x_free_mem_cnic(struct bnx2x *bp)
8108{
8109 bnx2x_ilt_mem_op_cnic(bp, ILT_MEMOP_FREE);
8110
8111 if (!CHIP_IS_E1x(bp))
8112 BNX2X_PCI_FREE(bp->cnic_sb.e2_sb, bp->cnic_sb_mapping,
8113 sizeof(struct host_hc_status_block_e2));
8114 else
8115 BNX2X_PCI_FREE(bp->cnic_sb.e1x_sb, bp->cnic_sb_mapping,
8116 sizeof(struct host_hc_status_block_e1x));
8117
8118 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ);
8119}
8120
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00008121void bnx2x_free_mem(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008122{
Merav Sicrona0529972012-06-19 07:48:25 +00008123 int i;
8124
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008125 BNX2X_PCI_FREE(bp->fw_stats, bp->fw_stats_mapping,
8126 bp->fw_stats_data_sz + bp->fw_stats_req_sz);
8127
Ariel Eliorb4cddbd2013-08-28 01:13:03 +03008128 if (IS_VF(bp))
8129 return;
8130
8131 BNX2X_PCI_FREE(bp->def_status_blk, bp->def_status_blk_mapping,
8132 sizeof(struct host_sp_status_block));
8133
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008134 BNX2X_PCI_FREE(bp->slowpath, bp->slowpath_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008135 sizeof(struct bnx2x_slowpath));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008136
Merav Sicrona0529972012-06-19 07:48:25 +00008137 for (i = 0; i < L2_ILT_LINES(bp); i++)
8138 BNX2X_PCI_FREE(bp->context[i].vcxt, bp->context[i].cxt_mapping,
8139 bp->context[i].size);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008140 bnx2x_ilt_mem_op(bp, ILT_MEMOP_FREE);
8141
8142 BNX2X_FREE(bp->ilt->lines);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008143
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07008144 BNX2X_PCI_FREE(bp->spq, bp->spq_mapping, BCM_PAGE_SIZE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008145
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008146 BNX2X_PCI_FREE(bp->eq_ring, bp->eq_mapping,
8147 BCM_PAGE_SIZE * NUM_EQ_PAGES);
Yuval Mintz580d9d02013-01-23 03:21:51 +00008148
Yuval Mintz05952242013-05-01 04:27:58 +00008149 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ);
8150
Yuval Mintz580d9d02013-01-23 03:21:51 +00008151 bnx2x_iov_free_mem(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008152}
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008153
Merav Sicron55c11942012-11-07 00:45:48 +00008154int bnx2x_alloc_mem_cnic(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008155{
Joe Perchescd2b0382014-02-20 13:25:51 -08008156 if (!CHIP_IS_E1x(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008157 /* size = the status block + ramrod buffers */
Joe Perchescd2b0382014-02-20 13:25:51 -08008158 bp->cnic_sb.e2_sb = BNX2X_PCI_ALLOC(&bp->cnic_sb_mapping,
8159 sizeof(struct host_hc_status_block_e2));
8160 if (!bp->cnic_sb.e2_sb)
8161 goto alloc_mem_err;
8162 } else {
8163 bp->cnic_sb.e1x_sb = BNX2X_PCI_ALLOC(&bp->cnic_sb_mapping,
8164 sizeof(struct host_hc_status_block_e1x));
8165 if (!bp->cnic_sb.e1x_sb)
8166 goto alloc_mem_err;
8167 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008168
Joe Perchescd2b0382014-02-20 13:25:51 -08008169 if (CONFIGURE_NIC_MODE(bp) && !bp->t2) {
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008170 /* allocate searcher T2 table, as it wasn't allocated before */
Joe Perchescd2b0382014-02-20 13:25:51 -08008171 bp->t2 = BNX2X_PCI_ALLOC(&bp->t2_mapping, SRC_T2_SZ);
8172 if (!bp->t2)
8173 goto alloc_mem_err;
8174 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008175
Merav Sicron55c11942012-11-07 00:45:48 +00008176 /* write address to which L5 should insert its values */
8177 bp->cnic_eth_dev.addr_drv_info_to_mcp =
8178 &bp->slowpath->drv_info_to_mcp;
8179
8180 if (bnx2x_ilt_mem_op_cnic(bp, ILT_MEMOP_ALLOC))
8181 goto alloc_mem_err;
8182
8183 return 0;
8184
8185alloc_mem_err:
8186 bnx2x_free_mem_cnic(bp);
8187 BNX2X_ERR("Can't allocate memory\n");
8188 return -ENOMEM;
8189}
8190
8191int bnx2x_alloc_mem(struct bnx2x *bp)
8192{
8193 int i, allocated, context_size;
8194
Joe Perchescd2b0382014-02-20 13:25:51 -08008195 if (!CONFIGURE_NIC_MODE(bp) && !bp->t2) {
Merav Sicron55c11942012-11-07 00:45:48 +00008196 /* allocate searcher T2 table */
Joe Perchescd2b0382014-02-20 13:25:51 -08008197 bp->t2 = BNX2X_PCI_ALLOC(&bp->t2_mapping, SRC_T2_SZ);
8198 if (!bp->t2)
8199 goto alloc_mem_err;
8200 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008201
Joe Perchescd2b0382014-02-20 13:25:51 -08008202 bp->def_status_blk = BNX2X_PCI_ALLOC(&bp->def_status_blk_mapping,
8203 sizeof(struct host_sp_status_block));
8204 if (!bp->def_status_blk)
8205 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008206
Joe Perchescd2b0382014-02-20 13:25:51 -08008207 bp->slowpath = BNX2X_PCI_ALLOC(&bp->slowpath_mapping,
8208 sizeof(struct bnx2x_slowpath));
8209 if (!bp->slowpath)
8210 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008211
Merav Sicrona0529972012-06-19 07:48:25 +00008212 /* Allocate memory for CDU context:
8213 * This memory is allocated separately and not in the generic ILT
8214 * functions because CDU differs in few aspects:
8215 * 1. There are multiple entities allocating memory for context -
8216 * 'regular' driver, CNIC and SRIOV driver. Each separately controls
8217 * its own ILT lines.
8218 * 2. Since CDU page-size is not a single 4KB page (which is the case
8219 * for the other ILT clients), to be efficient we want to support
8220 * allocation of sub-page-size in the last entry.
8221 * 3. Context pointers are used by the driver to pass to FW / update
8222 * the context (for the other ILT clients the pointers are used just to
8223 * free the memory during unload).
8224 */
8225 context_size = sizeof(union cdu_context) * BNX2X_L2_CID_COUNT(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008226
Merav Sicrona0529972012-06-19 07:48:25 +00008227 for (i = 0, allocated = 0; allocated < context_size; i++) {
8228 bp->context[i].size = min(CDU_ILT_PAGE_SZ,
8229 (context_size - allocated));
Joe Perchescd2b0382014-02-20 13:25:51 -08008230 bp->context[i].vcxt = BNX2X_PCI_ALLOC(&bp->context[i].cxt_mapping,
8231 bp->context[i].size);
8232 if (!bp->context[i].vcxt)
8233 goto alloc_mem_err;
Merav Sicrona0529972012-06-19 07:48:25 +00008234 allocated += bp->context[i].size;
8235 }
Joe Perchescd2b0382014-02-20 13:25:51 -08008236 bp->ilt->lines = kcalloc(ILT_MAX_LINES, sizeof(struct ilt_line),
8237 GFP_KERNEL);
8238 if (!bp->ilt->lines)
8239 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008240
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008241 if (bnx2x_ilt_mem_op(bp, ILT_MEMOP_ALLOC))
8242 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008243
Ariel Elior67c431a2013-01-01 05:22:36 +00008244 if (bnx2x_iov_alloc_mem(bp))
8245 goto alloc_mem_err;
8246
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008247 /* Slow path ring */
Joe Perchescd2b0382014-02-20 13:25:51 -08008248 bp->spq = BNX2X_PCI_ALLOC(&bp->spq_mapping, BCM_PAGE_SIZE);
8249 if (!bp->spq)
8250 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008251
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008252 /* EQ */
Joe Perchescd2b0382014-02-20 13:25:51 -08008253 bp->eq_ring = BNX2X_PCI_ALLOC(&bp->eq_mapping,
8254 BCM_PAGE_SIZE * NUM_EQ_PAGES);
8255 if (!bp->eq_ring)
8256 goto alloc_mem_err;
Tom Herbertab532cf2011-02-16 10:27:02 +00008257
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008258 return 0;
8259
8260alloc_mem_err:
8261 bnx2x_free_mem(bp);
Merav Sicron51c1a582012-03-18 10:33:38 +00008262 BNX2X_ERR("Can't allocate memory\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008263 return -ENOMEM;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008264}
8265
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008266/*
8267 * Init service functions
8268 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008269
8270int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac,
8271 struct bnx2x_vlan_mac_obj *obj, bool set,
8272 int mac_type, unsigned long *ramrod_flags)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008273{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008274 int rc;
8275 struct bnx2x_vlan_mac_ramrod_params ramrod_param;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008276
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008277 memset(&ramrod_param, 0, sizeof(ramrod_param));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008278
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008279 /* Fill general parameters */
8280 ramrod_param.vlan_mac_obj = obj;
8281 ramrod_param.ramrod_flags = *ramrod_flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008282
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008283 /* Fill a user request section if needed */
8284 if (!test_bit(RAMROD_CONT, ramrod_flags)) {
8285 memcpy(ramrod_param.user_req.u.mac.mac, mac, ETH_ALEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008286
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008287 __set_bit(mac_type, &ramrod_param.user_req.vlan_mac_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008288
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008289 /* Set the command: ADD or DEL */
8290 if (set)
8291 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_ADD;
8292 else
8293 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_DEL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008294 }
8295
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008296 rc = bnx2x_config_vlan_mac(bp, &ramrod_param);
Yuval Mintz7b5342d2012-09-11 04:34:14 +00008297
8298 if (rc == -EEXIST) {
8299 DP(BNX2X_MSG_SP, "Failed to schedule ADD operations: %d\n", rc);
8300 /* do not treat adding same MAC as error */
8301 rc = 0;
8302 } else if (rc < 0)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008303 BNX2X_ERR("%s MAC failed\n", (set ? "Set" : "Del"));
Yuval Mintz7b5342d2012-09-11 04:34:14 +00008304
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008305 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008306}
8307
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008308int bnx2x_del_all_macs(struct bnx2x *bp,
8309 struct bnx2x_vlan_mac_obj *mac_obj,
8310 int mac_type, bool wait_for_comp)
Michael Chane665bfd2009-10-10 13:46:54 +00008311{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008312 int rc;
8313 unsigned long ramrod_flags = 0, vlan_mac_flags = 0;
8314
8315 /* Wait for completion of requested */
8316 if (wait_for_comp)
8317 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
8318
8319 /* Set the mac type of addresses we want to clear */
8320 __set_bit(mac_type, &vlan_mac_flags);
8321
8322 rc = mac_obj->delete_all(bp, mac_obj, &vlan_mac_flags, &ramrod_flags);
8323 if (rc < 0)
8324 BNX2X_ERR("Failed to delete MACs: %d\n", rc);
8325
8326 return rc;
Michael Chane665bfd2009-10-10 13:46:54 +00008327}
8328
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008329int bnx2x_set_eth_mac(struct bnx2x *bp, bool set)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008330{
Barak Witkowskia3348722012-04-23 03:04:46 +00008331 if (is_zero_ether_addr(bp->dev->dev_addr) &&
8332 (IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp))) {
Merav Sicron51c1a582012-03-18 10:33:38 +00008333 DP(NETIF_MSG_IFUP | NETIF_MSG_IFDOWN,
8334 "Ignoring Zero MAC for STORAGE SD mode\n");
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00008335 return 0;
8336 }
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00008337
Dmitry Kravkovf8f4f612013-04-24 01:45:00 +00008338 if (IS_PF(bp)) {
8339 unsigned long ramrod_flags = 0;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008340
Dmitry Kravkovf8f4f612013-04-24 01:45:00 +00008341 DP(NETIF_MSG_IFUP, "Adding Eth MAC\n");
8342 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
8343 return bnx2x_set_mac_one(bp, bp->dev->dev_addr,
8344 &bp->sp_objs->mac_obj, set,
8345 BNX2X_ETH_MAC, &ramrod_flags);
8346 } else { /* vf */
8347 return bnx2x_vfpf_config_mac(bp, bp->dev->dev_addr,
8348 bp->fp->index, true);
8349 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008350}
8351
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008352int bnx2x_setup_leading(struct bnx2x *bp)
Michael Chane665bfd2009-10-10 13:46:54 +00008353{
Ariel Elior60cad4e2013-09-04 14:09:22 +03008354 if (IS_PF(bp))
8355 return bnx2x_setup_queue(bp, &bp->fp[0], true);
8356 else /* VF */
8357 return bnx2x_vfpf_setup_q(bp, &bp->fp[0], true);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008358}
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08008359
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008360/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00008361 * bnx2x_set_int_mode - configure interrupt mode
8362 *
8363 * @bp: driver handle
8364 *
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008365 * In case of MSI-X it will also try to enable MSI-X.
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008366 */
Ariel Elior1ab44342013-01-01 05:22:23 +00008367int bnx2x_set_int_mode(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008368{
Ariel Elior1ab44342013-01-01 05:22:23 +00008369 int rc = 0;
8370
Ariel Elior60cad4e2013-09-04 14:09:22 +03008371 if (IS_VF(bp) && int_mode != BNX2X_INT_MODE_MSIX) {
8372 BNX2X_ERR("VF not loaded since interrupt mode not msix\n");
Ariel Elior1ab44342013-01-01 05:22:23 +00008373 return -EINVAL;
Ariel Elior60cad4e2013-09-04 14:09:22 +03008374 }
Ariel Elior1ab44342013-01-01 05:22:23 +00008375
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +00008376 switch (int_mode) {
Ariel Elior1ab44342013-01-01 05:22:23 +00008377 case BNX2X_INT_MODE_MSIX:
8378 /* attempt to enable msix */
8379 rc = bnx2x_enable_msix(bp);
8380
8381 /* msix attained */
8382 if (!rc)
8383 return 0;
8384
8385 /* vfs use only msix */
8386 if (rc && IS_VF(bp))
8387 return rc;
8388
8389 /* failed to enable multiple MSI-X */
8390 BNX2X_DEV_INFO("Failed to enable multiple MSI-X (%d), set number of queues to %d\n",
8391 bp->num_queues,
8392 1 + bp->num_cnic_queues);
8393
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008394 /* falling through... */
Ariel Elior1ab44342013-01-01 05:22:23 +00008395 case BNX2X_INT_MODE_MSI:
8396 bnx2x_enable_msi(bp);
8397
8398 /* falling through... */
8399 case BNX2X_INT_MODE_INTX:
Merav Sicron55c11942012-11-07 00:45:48 +00008400 bp->num_ethernet_queues = 1;
8401 bp->num_queues = bp->num_ethernet_queues + bp->num_cnic_queues;
Merav Sicron51c1a582012-03-18 10:33:38 +00008402 BNX2X_DEV_INFO("set number of queues to 1\n");
Eilon Greensteinca003922009-08-12 22:53:28 -07008403 break;
Eilon Greensteinca003922009-08-12 22:53:28 -07008404 default:
Ariel Elior1ab44342013-01-01 05:22:23 +00008405 BNX2X_DEV_INFO("unknown value in int_mode module parameter\n");
8406 return -EINVAL;
Eilon Greensteinca003922009-08-12 22:53:28 -07008407 }
Ariel Elior1ab44342013-01-01 05:22:23 +00008408 return 0;
Eilon Greensteinca003922009-08-12 22:53:28 -07008409}
8410
Ariel Elior1ab44342013-01-01 05:22:23 +00008411/* must be called prior to any HW initializations */
Dmitry Kravkovc2bff632010-10-06 03:33:18 +00008412static inline u16 bnx2x_cid_ilt_lines(struct bnx2x *bp)
8413{
Ariel Elior290ca2b2013-01-01 05:22:31 +00008414 if (IS_SRIOV(bp))
8415 return (BNX2X_FIRST_VF_CID + BNX2X_VF_CIDS)/ILT_PAGE_CIDS;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +00008416 return L2_ILT_LINES(bp);
8417}
8418
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008419void bnx2x_ilt_set_info(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008420{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008421 struct ilt_client_info *ilt_client;
8422 struct bnx2x_ilt *ilt = BP_ILT(bp);
8423 u16 line = 0;
8424
8425 ilt->start_line = FUNC_ILT_BASE(BP_FUNC(bp));
8426 DP(BNX2X_MSG_SP, "ilt starts at line %d\n", ilt->start_line);
8427
8428 /* CDU */
8429 ilt_client = &ilt->clients[ILT_CLIENT_CDU];
8430 ilt_client->client_num = ILT_CLIENT_CDU;
8431 ilt_client->page_size = CDU_ILT_PAGE_SZ;
8432 ilt_client->flags = ILT_CLIENT_SKIP_MEM;
8433 ilt_client->start = line;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008434 line += bnx2x_cid_ilt_lines(bp);
Merav Sicron55c11942012-11-07 00:45:48 +00008435
8436 if (CNIC_SUPPORT(bp))
8437 line += CNIC_ILT_LINES;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008438 ilt_client->end = line - 1;
8439
Merav Sicron51c1a582012-03-18 10:33:38 +00008440 DP(NETIF_MSG_IFUP, "ilt client[CDU]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008441 ilt_client->start,
8442 ilt_client->end,
8443 ilt_client->page_size,
8444 ilt_client->flags,
8445 ilog2(ilt_client->page_size >> 12));
8446
8447 /* QM */
8448 if (QM_INIT(bp->qm_cid_count)) {
8449 ilt_client = &ilt->clients[ILT_CLIENT_QM];
8450 ilt_client->client_num = ILT_CLIENT_QM;
8451 ilt_client->page_size = QM_ILT_PAGE_SZ;
8452 ilt_client->flags = 0;
8453 ilt_client->start = line;
8454
8455 /* 4 bytes for each cid */
8456 line += DIV_ROUND_UP(bp->qm_cid_count * QM_QUEUES_PER_FUNC * 4,
8457 QM_ILT_PAGE_SZ);
8458
8459 ilt_client->end = line - 1;
8460
Merav Sicron51c1a582012-03-18 10:33:38 +00008461 DP(NETIF_MSG_IFUP,
8462 "ilt client[QM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008463 ilt_client->start,
8464 ilt_client->end,
8465 ilt_client->page_size,
8466 ilt_client->flags,
8467 ilog2(ilt_client->page_size >> 12));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008468 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008469
Merav Sicron55c11942012-11-07 00:45:48 +00008470 if (CNIC_SUPPORT(bp)) {
8471 /* SRC */
8472 ilt_client = &ilt->clients[ILT_CLIENT_SRC];
8473 ilt_client->client_num = ILT_CLIENT_SRC;
8474 ilt_client->page_size = SRC_ILT_PAGE_SZ;
8475 ilt_client->flags = 0;
8476 ilt_client->start = line;
8477 line += SRC_ILT_LINES;
8478 ilt_client->end = line - 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008479
Merav Sicron55c11942012-11-07 00:45:48 +00008480 DP(NETIF_MSG_IFUP,
8481 "ilt client[SRC]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
8482 ilt_client->start,
8483 ilt_client->end,
8484 ilt_client->page_size,
8485 ilt_client->flags,
8486 ilog2(ilt_client->page_size >> 12));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008487
Merav Sicron55c11942012-11-07 00:45:48 +00008488 /* TM */
8489 ilt_client = &ilt->clients[ILT_CLIENT_TM];
8490 ilt_client->client_num = ILT_CLIENT_TM;
8491 ilt_client->page_size = TM_ILT_PAGE_SZ;
8492 ilt_client->flags = 0;
8493 ilt_client->start = line;
8494 line += TM_ILT_LINES;
8495 ilt_client->end = line - 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008496
Merav Sicron55c11942012-11-07 00:45:48 +00008497 DP(NETIF_MSG_IFUP,
8498 "ilt client[TM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
8499 ilt_client->start,
8500 ilt_client->end,
8501 ilt_client->page_size,
8502 ilt_client->flags,
8503 ilog2(ilt_client->page_size >> 12));
8504 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008505
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008506 BUG_ON(line > ILT_MAX_LINES);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008507}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008508
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008509/**
8510 * bnx2x_pf_q_prep_init - prepare INIT transition parameters
8511 *
8512 * @bp: driver handle
8513 * @fp: pointer to fastpath
8514 * @init_params: pointer to parameters structure
8515 *
8516 * parameters configured:
8517 * - HC configuration
8518 * - Queue's CDU context
8519 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00008520static void bnx2x_pf_q_prep_init(struct bnx2x *bp,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008521 struct bnx2x_fastpath *fp, struct bnx2x_queue_init_params *init_params)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008522{
Ariel Elior6383c0b2011-07-14 08:31:57 +00008523 u8 cos;
Merav Sicrona0529972012-06-19 07:48:25 +00008524 int cxt_index, cxt_offset;
8525
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008526 /* FCoE Queue uses Default SB, thus has no HC capabilities */
8527 if (!IS_FCOE_FP(fp)) {
8528 __set_bit(BNX2X_Q_FLG_HC, &init_params->rx.flags);
8529 __set_bit(BNX2X_Q_FLG_HC, &init_params->tx.flags);
8530
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008531 /* If HC is supported, enable host coalescing in the transition
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008532 * to INIT state.
8533 */
8534 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->rx.flags);
8535 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->tx.flags);
8536
8537 /* HC rate */
8538 init_params->rx.hc_rate = bp->rx_ticks ?
8539 (1000000 / bp->rx_ticks) : 0;
8540 init_params->tx.hc_rate = bp->tx_ticks ?
8541 (1000000 / bp->tx_ticks) : 0;
8542
8543 /* FW SB ID */
8544 init_params->rx.fw_sb_id = init_params->tx.fw_sb_id =
8545 fp->fw_sb_id;
8546
8547 /*
8548 * CQ index among the SB indices: FCoE clients uses the default
8549 * SB, therefore it's different.
8550 */
Ariel Elior6383c0b2011-07-14 08:31:57 +00008551 init_params->rx.sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
8552 init_params->tx.sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008553 }
8554
Ariel Elior6383c0b2011-07-14 08:31:57 +00008555 /* set maximum number of COSs supported by this queue */
8556 init_params->max_cos = fp->max_cos;
8557
Merav Sicron51c1a582012-03-18 10:33:38 +00008558 DP(NETIF_MSG_IFUP, "fp: %d setting queue params max cos to: %d\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008559 fp->index, init_params->max_cos);
8560
8561 /* set the context pointers queue object */
Merav Sicrona0529972012-06-19 07:48:25 +00008562 for (cos = FIRST_TX_COS_INDEX; cos < init_params->max_cos; cos++) {
Merav Sicron65565882012-06-19 07:48:26 +00008563 cxt_index = fp->txdata_ptr[cos]->cid / ILT_PAGE_CIDS;
8564 cxt_offset = fp->txdata_ptr[cos]->cid - (cxt_index *
Merav Sicrona0529972012-06-19 07:48:25 +00008565 ILT_PAGE_CIDS);
Ariel Elior6383c0b2011-07-14 08:31:57 +00008566 init_params->cxts[cos] =
Merav Sicrona0529972012-06-19 07:48:25 +00008567 &bp->context[cxt_index].vcxt[cxt_offset].eth;
8568 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008569}
8570
Merav Sicron910cc722012-11-11 03:56:08 +00008571static int bnx2x_setup_tx_only(struct bnx2x *bp, struct bnx2x_fastpath *fp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00008572 struct bnx2x_queue_state_params *q_params,
8573 struct bnx2x_queue_setup_tx_only_params *tx_only_params,
8574 int tx_index, bool leading)
8575{
8576 memset(tx_only_params, 0, sizeof(*tx_only_params));
8577
8578 /* Set the command */
8579 q_params->cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
8580
8581 /* Set tx-only QUEUE flags: don't zero statistics */
8582 tx_only_params->flags = bnx2x_get_common_flags(bp, fp, false);
8583
8584 /* choose the index of the cid to send the slow path on */
8585 tx_only_params->cid_index = tx_index;
8586
8587 /* Set general TX_ONLY_SETUP parameters */
8588 bnx2x_pf_q_prep_general(bp, fp, &tx_only_params->gen_params, tx_index);
8589
8590 /* Set Tx TX_ONLY_SETUP parameters */
8591 bnx2x_pf_tx_q_prep(bp, fp, &tx_only_params->txq_params, tx_index);
8592
Merav Sicron51c1a582012-03-18 10:33:38 +00008593 DP(NETIF_MSG_IFUP,
8594 "preparing to send tx-only ramrod for connection: cos %d, primary cid %d, cid %d, client id %d, sp-client id %d, flags %lx\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008595 tx_index, q_params->q_obj->cids[FIRST_TX_COS_INDEX],
8596 q_params->q_obj->cids[tx_index], q_params->q_obj->cl_id,
8597 tx_only_params->gen_params.spcl_id, tx_only_params->flags);
8598
8599 /* send the ramrod */
8600 return bnx2x_queue_state_change(bp, q_params);
8601}
8602
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008603/**
8604 * bnx2x_setup_queue - setup queue
8605 *
8606 * @bp: driver handle
8607 * @fp: pointer to fastpath
8608 * @leading: is leading
8609 *
8610 * This function performs 2 steps in a Queue state machine
8611 * actually: 1) RESET->INIT 2) INIT->SETUP
8612 */
8613
8614int bnx2x_setup_queue(struct bnx2x *bp, struct bnx2x_fastpath *fp,
8615 bool leading)
8616{
Yuval Mintz3b603062012-03-18 10:33:39 +00008617 struct bnx2x_queue_state_params q_params = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008618 struct bnx2x_queue_setup_params *setup_params =
8619 &q_params.params.setup;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008620 struct bnx2x_queue_setup_tx_only_params *tx_only_params =
8621 &q_params.params.tx_only;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008622 int rc;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008623 u8 tx_index;
8624
Merav Sicron51c1a582012-03-18 10:33:38 +00008625 DP(NETIF_MSG_IFUP, "setting up queue %d\n", fp->index);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008626
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008627 /* reset IGU state skip FCoE L2 queue */
8628 if (!IS_FCOE_FP(fp))
8629 bnx2x_ack_sb(bp, fp->igu_sb_id, USTORM_ID, 0,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008630 IGU_INT_ENABLE, 0);
8631
Barak Witkowski15192a82012-06-19 07:48:28 +00008632 q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008633 /* We want to wait for completion in this context */
8634 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008635
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008636 /* Prepare the INIT parameters */
8637 bnx2x_pf_q_prep_init(bp, fp, &q_params.params.init);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008638
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008639 /* Set the command */
8640 q_params.cmd = BNX2X_Q_CMD_INIT;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008641
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008642 /* Change the state to INIT */
8643 rc = bnx2x_queue_state_change(bp, &q_params);
8644 if (rc) {
Ariel Elior6383c0b2011-07-14 08:31:57 +00008645 BNX2X_ERR("Queue(%d) INIT failed\n", fp->index);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008646 return rc;
8647 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008648
Merav Sicron51c1a582012-03-18 10:33:38 +00008649 DP(NETIF_MSG_IFUP, "init complete\n");
Ariel Elior6383c0b2011-07-14 08:31:57 +00008650
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008651 /* Now move the Queue to the SETUP state... */
8652 memset(setup_params, 0, sizeof(*setup_params));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008653
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008654 /* Set QUEUE flags */
8655 setup_params->flags = bnx2x_get_q_flags(bp, fp, leading);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008656
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008657 /* Set general SETUP parameters */
Ariel Elior6383c0b2011-07-14 08:31:57 +00008658 bnx2x_pf_q_prep_general(bp, fp, &setup_params->gen_params,
8659 FIRST_TX_COS_INDEX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008660
Ariel Elior6383c0b2011-07-14 08:31:57 +00008661 bnx2x_pf_rx_q_prep(bp, fp, &setup_params->pause_params,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008662 &setup_params->rxq_params);
8663
Ariel Elior6383c0b2011-07-14 08:31:57 +00008664 bnx2x_pf_tx_q_prep(bp, fp, &setup_params->txq_params,
8665 FIRST_TX_COS_INDEX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008666
8667 /* Set the command */
8668 q_params.cmd = BNX2X_Q_CMD_SETUP;
8669
Merav Sicron55c11942012-11-07 00:45:48 +00008670 if (IS_FCOE_FP(fp))
8671 bp->fcoe_init = true;
8672
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008673 /* Change the state to SETUP */
8674 rc = bnx2x_queue_state_change(bp, &q_params);
Ariel Elior6383c0b2011-07-14 08:31:57 +00008675 if (rc) {
8676 BNX2X_ERR("Queue(%d) SETUP failed\n", fp->index);
8677 return rc;
8678 }
8679
8680 /* loop through the relevant tx-only indices */
8681 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
8682 tx_index < fp->max_cos;
8683 tx_index++) {
8684
8685 /* prepare and send tx-only ramrod*/
8686 rc = bnx2x_setup_tx_only(bp, fp, &q_params,
8687 tx_only_params, tx_index, leading);
8688 if (rc) {
8689 BNX2X_ERR("Queue(%d.%d) TX_ONLY_SETUP failed\n",
8690 fp->index, tx_index);
8691 return rc;
8692 }
8693 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008694
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008695 return rc;
8696}
8697
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008698static int bnx2x_stop_queue(struct bnx2x *bp, int index)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008699{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008700 struct bnx2x_fastpath *fp = &bp->fp[index];
Ariel Elior6383c0b2011-07-14 08:31:57 +00008701 struct bnx2x_fp_txdata *txdata;
Yuval Mintz3b603062012-03-18 10:33:39 +00008702 struct bnx2x_queue_state_params q_params = {NULL};
Ariel Elior6383c0b2011-07-14 08:31:57 +00008703 int rc, tx_index;
8704
Merav Sicron51c1a582012-03-18 10:33:38 +00008705 DP(NETIF_MSG_IFDOWN, "stopping queue %d cid %d\n", index, fp->cid);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008706
Barak Witkowski15192a82012-06-19 07:48:28 +00008707 q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008708 /* We want to wait for completion in this context */
8709 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008710
Ariel Elior6383c0b2011-07-14 08:31:57 +00008711 /* close tx-only connections */
8712 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
8713 tx_index < fp->max_cos;
8714 tx_index++){
8715
8716 /* ascertain this is a normal queue*/
Merav Sicron65565882012-06-19 07:48:26 +00008717 txdata = fp->txdata_ptr[tx_index];
Ariel Elior6383c0b2011-07-14 08:31:57 +00008718
Merav Sicron51c1a582012-03-18 10:33:38 +00008719 DP(NETIF_MSG_IFDOWN, "stopping tx-only queue %d\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008720 txdata->txq_index);
8721
8722 /* send halt terminate on tx-only connection */
8723 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
8724 memset(&q_params.params.terminate, 0,
8725 sizeof(q_params.params.terminate));
8726 q_params.params.terminate.cid_index = tx_index;
8727
8728 rc = bnx2x_queue_state_change(bp, &q_params);
8729 if (rc)
8730 return rc;
8731
8732 /* send halt terminate on tx-only connection */
8733 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
8734 memset(&q_params.params.cfc_del, 0,
8735 sizeof(q_params.params.cfc_del));
8736 q_params.params.cfc_del.cid_index = tx_index;
8737 rc = bnx2x_queue_state_change(bp, &q_params);
8738 if (rc)
8739 return rc;
8740 }
8741 /* Stop the primary connection: */
8742 /* ...halt the connection */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008743 q_params.cmd = BNX2X_Q_CMD_HALT;
8744 rc = bnx2x_queue_state_change(bp, &q_params);
8745 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008746 return rc;
8747
Ariel Elior6383c0b2011-07-14 08:31:57 +00008748 /* ...terminate the connection */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008749 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008750 memset(&q_params.params.terminate, 0,
8751 sizeof(q_params.params.terminate));
8752 q_params.params.terminate.cid_index = FIRST_TX_COS_INDEX;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008753 rc = bnx2x_queue_state_change(bp, &q_params);
8754 if (rc)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008755 return rc;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008756 /* ...delete cfc entry */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008757 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008758 memset(&q_params.params.cfc_del, 0,
8759 sizeof(q_params.params.cfc_del));
8760 q_params.params.cfc_del.cid_index = FIRST_TX_COS_INDEX;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008761 return bnx2x_queue_state_change(bp, &q_params);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008762}
8763
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008764static void bnx2x_reset_func(struct bnx2x *bp)
8765{
8766 int port = BP_PORT(bp);
8767 int func = BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008768 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008769
8770 /* Disable the function in the FW */
8771 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(func), 0);
8772 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(func), 0);
8773 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(func), 0);
8774 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(func), 0);
8775
8776 /* FP SBs */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008777 for_each_eth_queue(bp, i) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008778 struct bnx2x_fastpath *fp = &bp->fp[i];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008779 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Ariel Elior6383c0b2011-07-14 08:31:57 +00008780 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET(fp->fw_sb_id),
8781 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008782 }
8783
Merav Sicron55c11942012-11-07 00:45:48 +00008784 if (CNIC_LOADED(bp))
8785 /* CNIC SB */
8786 REG_WR8(bp, BAR_CSTRORM_INTMEM +
8787 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET
8788 (bnx2x_cnic_fw_sb_id(bp)), SB_DISABLED);
8789
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008790 /* SP SB */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008791 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Yuval Mintz2de67432013-01-23 03:21:43 +00008792 CSTORM_SP_STATUS_BLOCK_DATA_STATE_OFFSET(func),
8793 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008794
8795 for (i = 0; i < XSTORM_SPQ_DATA_SIZE / 4; i++)
8796 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_DATA_OFFSET(func),
8797 0);
Eliezer Tamir49d66772008-02-28 11:53:13 -08008798
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008799 /* Configure IGU */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008800 if (bp->common.int_block == INT_BLOCK_HC) {
8801 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
8802 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
8803 } else {
8804 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
8805 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
8806 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008807
Merav Sicron55c11942012-11-07 00:45:48 +00008808 if (CNIC_LOADED(bp)) {
8809 /* Disable Timer scan */
8810 REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + port*4, 0);
8811 /*
8812 * Wait for at least 10ms and up to 2 second for the timers
8813 * scan to complete
8814 */
8815 for (i = 0; i < 200; i++) {
Yuval Mintz639d65b2013-06-02 00:06:21 +00008816 usleep_range(10000, 20000);
Merav Sicron55c11942012-11-07 00:45:48 +00008817 if (!REG_RD(bp, TM_REG_LIN0_SCAN_ON + port*4))
8818 break;
8819 }
Michael Chan37b091b2009-10-10 13:46:55 +00008820 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008821 /* Clear ILT */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008822 bnx2x_clear_func_ilt(bp, func);
8823
8824 /* Timers workaround bug for E2: if this is vnic-3,
8825 * we need to set the entire ilt range for this timers.
8826 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008827 if (!CHIP_IS_E1x(bp) && BP_VN(bp) == 3) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008828 struct ilt_client_info ilt_cli;
8829 /* use dummy TM client */
8830 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
8831 ilt_cli.start = 0;
8832 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
8833 ilt_cli.client_num = ILT_CLIENT_TM;
8834
8835 bnx2x_ilt_boundry_init_op(bp, &ilt_cli, 0, INITOP_CLEAR);
8836 }
8837
8838 /* this assumes that reset_port() called before reset_func()*/
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008839 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008840 bnx2x_pf_disable(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008841
8842 bp->dmae_ready = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008843}
8844
8845static void bnx2x_reset_port(struct bnx2x *bp)
8846{
8847 int port = BP_PORT(bp);
8848 u32 val;
8849
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008850 /* Reset physical Link */
8851 bnx2x__link_reset(bp);
8852
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008853 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
8854
8855 /* Do not rcv packets to BRB */
8856 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK + port*4, 0x0);
8857 /* Do not direct rcv packets that are not for MCP to the BRB */
8858 REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_NOT_MCP :
8859 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
8860
8861 /* Configure AEU */
8862 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, 0);
8863
8864 msleep(100);
8865 /* Check for BRB port occupancy */
8866 val = REG_RD(bp, BRB1_REG_PORT_NUM_OCC_BLOCKS_0 + port*4);
8867 if (val)
8868 DP(NETIF_MSG_IFDOWN,
Eilon Greenstein33471622008-08-13 15:59:08 -07008869 "BRB1 is not empty %d blocks are occupied\n", val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008870
8871 /* TODO: Close Doorbell port? */
8872}
8873
Eric Dumazet1191cb82012-04-27 21:39:21 +00008874static int bnx2x_reset_hw(struct bnx2x *bp, u32 load_code)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008875{
Yuval Mintz3b603062012-03-18 10:33:39 +00008876 struct bnx2x_func_state_params func_params = {NULL};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008877
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008878 /* Prepare parameters for function state transitions */
8879 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008880
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008881 func_params.f_obj = &bp->func_obj;
8882 func_params.cmd = BNX2X_F_CMD_HW_RESET;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008883
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008884 func_params.params.hw_init.load_phase = load_code;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008885
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008886 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008887}
8888
Eric Dumazet1191cb82012-04-27 21:39:21 +00008889static int bnx2x_func_stop(struct bnx2x *bp)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008890{
Yuval Mintz3b603062012-03-18 10:33:39 +00008891 struct bnx2x_func_state_params func_params = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008892 int rc;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008893
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008894 /* Prepare parameters for function state transitions */
8895 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
8896 func_params.f_obj = &bp->func_obj;
8897 func_params.cmd = BNX2X_F_CMD_STOP;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008898
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008899 /*
8900 * Try to stop the function the 'good way'. If fails (in case
8901 * of a parity error during bnx2x_chip_cleanup()) and we are
8902 * not in a debug mode, perform a state transaction in order to
8903 * enable further HW_RESET transaction.
8904 */
8905 rc = bnx2x_func_state_change(bp, &func_params);
8906 if (rc) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008907#ifdef BNX2X_STOP_ON_ERROR
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008908 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008909#else
Merav Sicron51c1a582012-03-18 10:33:38 +00008910 BNX2X_ERR("FUNC_STOP ramrod failed. Running a dry transaction\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008911 __set_bit(RAMROD_DRV_CLR_ONLY, &func_params.ramrod_flags);
8912 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008913#endif
Yitchak Gertner65abd742008-08-25 15:26:24 -07008914 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008915
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008916 return 0;
8917}
Yitchak Gertner65abd742008-08-25 15:26:24 -07008918
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008919/**
8920 * bnx2x_send_unload_req - request unload mode from the MCP.
8921 *
8922 * @bp: driver handle
8923 * @unload_mode: requested function's unload mode
8924 *
8925 * Return unload mode returned by the MCP: COMMON, PORT or FUNC.
8926 */
8927u32 bnx2x_send_unload_req(struct bnx2x *bp, int unload_mode)
8928{
8929 u32 reset_code = 0;
8930 int port = BP_PORT(bp);
8931
8932 /* Select the UNLOAD request mode */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008933 if (unload_mode == UNLOAD_NORMAL)
8934 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eliezer Tamir228241e2008-02-28 11:56:57 -08008935
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00008936 else if (bp->flags & NO_WOL_FLAG)
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008937 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008938
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00008939 else if (bp->wol) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008940 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008941 u8 *mac_addr = bp->dev->dev_addr;
Jon Mason29ed74c2013-09-11 11:22:39 -07008942 struct pci_dev *pdev = bp->pdev;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008943 u32 val;
David S. Miller88c51002011-10-07 13:38:43 -04008944 u16 pmc;
8945
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008946 /* The mac address is written to entries 1-4 to
David S. Miller88c51002011-10-07 13:38:43 -04008947 * preserve entry 0 which is used by the PMF
8948 */
David S. Miller8decf862011-09-22 03:23:13 -04008949 u8 entry = (BP_VN(bp) + 1)*8;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008950
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008951 val = (mac_addr[0] << 8) | mac_addr[1];
Eilon Greenstein3196a882008-08-13 15:58:49 -07008952 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008953
8954 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
8955 (mac_addr[4] << 8) | mac_addr[5];
Eilon Greenstein3196a882008-08-13 15:58:49 -07008956 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry + 4, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008957
David S. Miller88c51002011-10-07 13:38:43 -04008958 /* Enable the PME and clear the status */
Jon Mason29ed74c2013-09-11 11:22:39 -07008959 pci_read_config_word(pdev, pdev->pm_cap + PCI_PM_CTRL, &pmc);
David S. Miller88c51002011-10-07 13:38:43 -04008960 pmc |= PCI_PM_CTRL_PME_ENABLE | PCI_PM_CTRL_PME_STATUS;
Jon Mason29ed74c2013-09-11 11:22:39 -07008961 pci_write_config_word(pdev, pdev->pm_cap + PCI_PM_CTRL, pmc);
David S. Miller88c51002011-10-07 13:38:43 -04008962
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008963 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_EN;
Eliezer Tamir228241e2008-02-28 11:56:57 -08008964
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008965 } else
8966 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
8967
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008968 /* Send the request to the MCP */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008969 if (!BP_NOMCP(bp))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008970 reset_code = bnx2x_fw_command(bp, reset_code, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008971 else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008972 int path = BP_PATH(bp);
8973
Merav Sicron51c1a582012-03-18 10:33:38 +00008974 DP(NETIF_MSG_IFDOWN, "NO MCP - load counts[%d] %d, %d, %d\n",
stephen hemmingera8f47eb2014-01-09 22:20:11 -08008975 path, bnx2x_load_count[path][0], bnx2x_load_count[path][1],
8976 bnx2x_load_count[path][2]);
8977 bnx2x_load_count[path][0]--;
8978 bnx2x_load_count[path][1 + port]--;
Merav Sicron51c1a582012-03-18 10:33:38 +00008979 DP(NETIF_MSG_IFDOWN, "NO MCP - new load counts[%d] %d, %d, %d\n",
stephen hemmingera8f47eb2014-01-09 22:20:11 -08008980 path, bnx2x_load_count[path][0], bnx2x_load_count[path][1],
8981 bnx2x_load_count[path][2]);
8982 if (bnx2x_load_count[path][0] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008983 reset_code = FW_MSG_CODE_DRV_UNLOAD_COMMON;
stephen hemmingera8f47eb2014-01-09 22:20:11 -08008984 else if (bnx2x_load_count[path][1 + port] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008985 reset_code = FW_MSG_CODE_DRV_UNLOAD_PORT;
8986 else
8987 reset_code = FW_MSG_CODE_DRV_UNLOAD_FUNCTION;
8988 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008989
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008990 return reset_code;
8991}
8992
8993/**
8994 * bnx2x_send_unload_done - send UNLOAD_DONE command to the MCP.
8995 *
8996 * @bp: driver handle
Yuval Mintz5d07d862012-09-13 02:56:21 +00008997 * @keep_link: true iff link should be kept up
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008998 */
Yuval Mintz5d07d862012-09-13 02:56:21 +00008999void bnx2x_send_unload_done(struct bnx2x *bp, bool keep_link)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009000{
Yuval Mintz5d07d862012-09-13 02:56:21 +00009001 u32 reset_param = keep_link ? DRV_MSG_CODE_UNLOAD_SKIP_LINK_RESET : 0;
9002
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009003 /* Report UNLOAD_DONE to MCP */
9004 if (!BP_NOMCP(bp))
Yuval Mintz5d07d862012-09-13 02:56:21 +00009005 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, reset_param);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009006}
9007
Eric Dumazet1191cb82012-04-27 21:39:21 +00009008static int bnx2x_func_wait_started(struct bnx2x *bp)
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009009{
9010 int tout = 50;
9011 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
9012
9013 if (!bp->port.pmf)
9014 return 0;
9015
9016 /*
9017 * (assumption: No Attention from MCP at this stage)
Yuval Mintz16a5fd92013-06-02 00:06:18 +00009018 * PMF probably in the middle of TX disable/enable transaction
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009019 * 1. Sync IRS for default SB
Yuval Mintz16a5fd92013-06-02 00:06:18 +00009020 * 2. Sync SP queue - this guarantees us that attention handling started
9021 * 3. Wait, that TX disable/enable transaction completes
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009022 *
Yuval Mintz16a5fd92013-06-02 00:06:18 +00009023 * 1+2 guarantee that if DCBx attention was scheduled it already changed
9024 * pending bit of transaction from STARTED-->TX_STOPPED, if we already
9025 * received completion for the transaction the state is TX_STOPPED.
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009026 * State will return to STARTED after completion of TX_STOPPED-->STARTED
9027 * transaction.
9028 */
9029
9030 /* make sure default SB ISR is done */
9031 if (msix)
9032 synchronize_irq(bp->msix_table[0].vector);
9033 else
9034 synchronize_irq(bp->pdev->irq);
9035
9036 flush_workqueue(bnx2x_wq);
Yuval Mintz370d4a22014-03-23 18:12:24 +02009037 flush_workqueue(bnx2x_iov_wq);
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009038
9039 while (bnx2x_func_get_state(bp, &bp->func_obj) !=
9040 BNX2X_F_STATE_STARTED && tout--)
9041 msleep(20);
9042
9043 if (bnx2x_func_get_state(bp, &bp->func_obj) !=
9044 BNX2X_F_STATE_STARTED) {
9045#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00009046 BNX2X_ERR("Wrong function state\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009047 return -EBUSY;
9048#else
9049 /*
9050 * Failed to complete the transaction in a "good way"
9051 * Force both transactions with CLR bit
9052 */
Yuval Mintz3b603062012-03-18 10:33:39 +00009053 struct bnx2x_func_state_params func_params = {NULL};
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009054
Merav Sicron51c1a582012-03-18 10:33:38 +00009055 DP(NETIF_MSG_IFDOWN,
Yuval Mintz0c23ad32014-08-17 16:47:45 +03009056 "Hmmm... Unexpected function state! Forcing STARTED-->TX_STOPPED-->STARTED\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009057
9058 func_params.f_obj = &bp->func_obj;
9059 __set_bit(RAMROD_DRV_CLR_ONLY,
9060 &func_params.ramrod_flags);
9061
9062 /* STARTED-->TX_ST0PPED */
9063 func_params.cmd = BNX2X_F_CMD_TX_STOP;
9064 bnx2x_func_state_change(bp, &func_params);
9065
9066 /* TX_ST0PPED-->STARTED */
9067 func_params.cmd = BNX2X_F_CMD_TX_START;
9068 return bnx2x_func_state_change(bp, &func_params);
9069#endif
9070 }
9071
9072 return 0;
9073}
9074
Michal Kalderoneeed0182014-08-17 16:47:44 +03009075static void bnx2x_disable_ptp(struct bnx2x *bp)
9076{
9077 int port = BP_PORT(bp);
9078
9079 /* Disable sending PTP packets to host */
9080 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_TO_HOST :
9081 NIG_REG_P0_LLH_PTP_TO_HOST, 0x0);
9082
9083 /* Reset PTP event detection rules */
9084 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_PARAM_MASK :
9085 NIG_REG_P0_LLH_PTP_PARAM_MASK, 0x7FF);
9086 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_RULE_MASK :
9087 NIG_REG_P0_LLH_PTP_RULE_MASK, 0x3FFF);
9088 REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_PARAM_MASK :
9089 NIG_REG_P0_TLLH_PTP_PARAM_MASK, 0x7FF);
9090 REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_RULE_MASK :
9091 NIG_REG_P0_TLLH_PTP_RULE_MASK, 0x3FFF);
9092
9093 /* Disable the PTP feature */
9094 REG_WR(bp, port ? NIG_REG_P1_PTP_EN :
9095 NIG_REG_P0_PTP_EN, 0x0);
9096}
9097
9098/* Called during unload, to stop PTP-related stuff */
9099void bnx2x_stop_ptp(struct bnx2x *bp)
9100{
9101 /* Cancel PTP work queue. Should be done after the Tx queues are
9102 * drained to prevent additional scheduling.
9103 */
9104 cancel_work_sync(&bp->ptp_task);
9105
9106 if (bp->ptp_tx_skb) {
9107 dev_kfree_skb_any(bp->ptp_tx_skb);
9108 bp->ptp_tx_skb = NULL;
9109 }
9110
9111 /* Disable PTP in HW */
9112 bnx2x_disable_ptp(bp);
9113
9114 DP(BNX2X_MSG_PTP, "PTP stop ended successfully\n");
9115}
9116
Yuval Mintz5d07d862012-09-13 02:56:21 +00009117void bnx2x_chip_cleanup(struct bnx2x *bp, int unload_mode, bool keep_link)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009118{
9119 int port = BP_PORT(bp);
Ariel Elior6383c0b2011-07-14 08:31:57 +00009120 int i, rc = 0;
9121 u8 cos;
Yuval Mintz3b603062012-03-18 10:33:39 +00009122 struct bnx2x_mcast_ramrod_params rparam = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009123 u32 reset_code;
9124
9125 /* Wait until tx fastpath tasks complete */
9126 for_each_tx_queue(bp, i) {
9127 struct bnx2x_fastpath *fp = &bp->fp[i];
9128
Ariel Elior6383c0b2011-07-14 08:31:57 +00009129 for_each_cos_in_tx_queue(fp, cos)
Merav Sicron65565882012-06-19 07:48:26 +00009130 rc = bnx2x_clean_tx_queue(bp, fp->txdata_ptr[cos]);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009131#ifdef BNX2X_STOP_ON_ERROR
9132 if (rc)
9133 return;
9134#endif
9135 }
9136
9137 /* Give HW time to discard old tx messages */
Yuval Mintz0926d492013-01-23 03:21:45 +00009138 usleep_range(1000, 2000);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009139
9140 /* Clean all ETH MACs */
Barak Witkowski15192a82012-06-19 07:48:28 +00009141 rc = bnx2x_del_all_macs(bp, &bp->sp_objs[0].mac_obj, BNX2X_ETH_MAC,
9142 false);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009143 if (rc < 0)
9144 BNX2X_ERR("Failed to delete all ETH macs: %d\n", rc);
9145
9146 /* Clean up UC list */
Barak Witkowski15192a82012-06-19 07:48:28 +00009147 rc = bnx2x_del_all_macs(bp, &bp->sp_objs[0].mac_obj, BNX2X_UC_LIST_MAC,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009148 true);
9149 if (rc < 0)
Merav Sicron51c1a582012-03-18 10:33:38 +00009150 BNX2X_ERR("Failed to schedule DEL commands for UC MACs list: %d\n",
9151 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009152
9153 /* Disable LLH */
9154 if (!CHIP_IS_E1(bp))
9155 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
9156
9157 /* Set "drop all" (stop Rx).
9158 * We need to take a netif_addr_lock() here in order to prevent
9159 * a race between the completion code and this code.
9160 */
9161 netif_addr_lock_bh(bp->dev);
9162 /* Schedule the rx_mode command */
9163 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
9164 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
9165 else
9166 bnx2x_set_storm_rx_mode(bp);
9167
9168 /* Cleanup multicast configuration */
9169 rparam.mcast_obj = &bp->mcast_obj;
9170 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
9171 if (rc < 0)
9172 BNX2X_ERR("Failed to send DEL multicast command: %d\n", rc);
9173
9174 netif_addr_unlock_bh(bp->dev);
9175
Ariel Eliorf1929b02013-01-01 05:22:41 +00009176 bnx2x_iov_chip_cleanup(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009177
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009178 /*
9179 * Send the UNLOAD_REQUEST to the MCP. This will return if
9180 * this function should perform FUNC, PORT or COMMON HW
9181 * reset.
9182 */
9183 reset_code = bnx2x_send_unload_req(bp, unload_mode);
9184
9185 /*
9186 * (assumption: No Attention from MCP at this stage)
Yuval Mintz16a5fd92013-06-02 00:06:18 +00009187 * PMF probably in the middle of TX disable/enable transaction
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009188 */
9189 rc = bnx2x_func_wait_started(bp);
9190 if (rc) {
9191 BNX2X_ERR("bnx2x_func_wait_started failed\n");
9192#ifdef BNX2X_STOP_ON_ERROR
9193 return;
9194#endif
9195 }
9196
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009197 /* Close multi and leading connections
9198 * Completions for ramrods are collected in a synchronous way
9199 */
Merav Sicron55c11942012-11-07 00:45:48 +00009200 for_each_eth_queue(bp, i)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009201 if (bnx2x_stop_queue(bp, i))
9202#ifdef BNX2X_STOP_ON_ERROR
9203 return;
9204#else
9205 goto unload_error;
9206#endif
Merav Sicron55c11942012-11-07 00:45:48 +00009207
9208 if (CNIC_LOADED(bp)) {
9209 for_each_cnic_queue(bp, i)
9210 if (bnx2x_stop_queue(bp, i))
9211#ifdef BNX2X_STOP_ON_ERROR
9212 return;
9213#else
9214 goto unload_error;
9215#endif
9216 }
9217
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009218 /* If SP settings didn't get completed so far - something
9219 * very wrong has happen.
9220 */
9221 if (!bnx2x_wait_sp_comp(bp, ~0x0UL))
9222 BNX2X_ERR("Hmmm... Common slow path ramrods got stuck!\n");
9223
9224#ifndef BNX2X_STOP_ON_ERROR
9225unload_error:
9226#endif
9227 rc = bnx2x_func_stop(bp);
9228 if (rc) {
9229 BNX2X_ERR("Function stop failed!\n");
9230#ifdef BNX2X_STOP_ON_ERROR
9231 return;
9232#endif
9233 }
9234
Michal Kalderoneeed0182014-08-17 16:47:44 +03009235 /* stop_ptp should be after the Tx queues are drained to prevent
9236 * scheduling to the cancelled PTP work queue. It should also be after
9237 * function stop ramrod is sent, since as part of this ramrod FW access
9238 * PTP registers.
9239 */
9240 bnx2x_stop_ptp(bp);
9241
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009242 /* Disable HW interrupts, NAPI */
9243 bnx2x_netif_stop(bp, 1);
Merav Sicron26614ba2012-08-27 03:26:19 +00009244 /* Delete all NAPI objects */
9245 bnx2x_del_all_napi(bp);
Merav Sicron55c11942012-11-07 00:45:48 +00009246 if (CNIC_LOADED(bp))
9247 bnx2x_del_all_napi_cnic(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009248
9249 /* Release IRQs */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00009250 bnx2x_free_irq(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009251
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009252 /* Reset the chip */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009253 rc = bnx2x_reset_hw(bp, reset_code);
9254 if (rc)
9255 BNX2X_ERR("HW_RESET failed\n");
9256
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009257 /* Report UNLOAD_DONE to MCP */
Yuval Mintz5d07d862012-09-13 02:56:21 +00009258 bnx2x_send_unload_done(bp, keep_link);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009259}
9260
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00009261void bnx2x_disable_close_the_gate(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009262{
9263 u32 val;
9264
Merav Sicron51c1a582012-03-18 10:33:38 +00009265 DP(NETIF_MSG_IFDOWN, "Disabling \"close the gates\"\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009266
9267 if (CHIP_IS_E1(bp)) {
9268 int port = BP_PORT(bp);
9269 u32 addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
9270 MISC_REG_AEU_MASK_ATTN_FUNC_0;
9271
9272 val = REG_RD(bp, addr);
9273 val &= ~(0x300);
9274 REG_WR(bp, addr, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009275 } else {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009276 val = REG_RD(bp, MISC_REG_AEU_GENERAL_MASK);
9277 val &= ~(MISC_AEU_GENERAL_MASK_REG_AEU_PXP_CLOSE_MASK |
9278 MISC_AEU_GENERAL_MASK_REG_AEU_NIG_CLOSE_MASK);
9279 REG_WR(bp, MISC_REG_AEU_GENERAL_MASK, val);
9280 }
9281}
9282
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009283/* Close gates #2, #3 and #4: */
9284static void bnx2x_set_234_gates(struct bnx2x *bp, bool close)
9285{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009286 u32 val;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009287
9288 /* Gates #2 and #4a are closed/opened for "not E1" only */
9289 if (!CHIP_IS_E1(bp)) {
9290 /* #4 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009291 REG_WR(bp, PXP_REG_HST_DISCARD_DOORBELLS, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009292 /* #2 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009293 REG_WR(bp, PXP_REG_HST_DISCARD_INTERNAL_WRITES, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009294 }
9295
9296 /* #3 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009297 if (CHIP_IS_E1x(bp)) {
9298 /* Prevent interrupts from HC on both ports */
9299 val = REG_RD(bp, HC_REG_CONFIG_1);
9300 REG_WR(bp, HC_REG_CONFIG_1,
9301 (!close) ? (val | HC_CONFIG_1_REG_BLOCK_DISABLE_1) :
9302 (val & ~(u32)HC_CONFIG_1_REG_BLOCK_DISABLE_1));
9303
9304 val = REG_RD(bp, HC_REG_CONFIG_0);
9305 REG_WR(bp, HC_REG_CONFIG_0,
9306 (!close) ? (val | HC_CONFIG_0_REG_BLOCK_DISABLE_0) :
9307 (val & ~(u32)HC_CONFIG_0_REG_BLOCK_DISABLE_0));
9308 } else {
Jorrit Schippersd82603c2012-12-27 17:33:02 +01009309 /* Prevent incoming interrupts in IGU */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009310 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
9311
9312 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION,
9313 (!close) ?
9314 (val | IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE) :
9315 (val & ~(u32)IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE));
9316 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009317
Merav Sicron51c1a582012-03-18 10:33:38 +00009318 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "%s gates #2, #3 and #4\n",
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009319 close ? "closing" : "opening");
9320 mmiowb();
9321}
9322
9323#define SHARED_MF_CLP_MAGIC 0x80000000 /* `magic' bit */
9324
9325static void bnx2x_clp_reset_prep(struct bnx2x *bp, u32 *magic_val)
9326{
9327 /* Do some magic... */
9328 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
9329 *magic_val = val & SHARED_MF_CLP_MAGIC;
9330 MF_CFG_WR(bp, shared_mf_config.clp_mb, val | SHARED_MF_CLP_MAGIC);
9331}
9332
Dmitry Kravkove8920672011-05-04 23:52:40 +00009333/**
9334 * bnx2x_clp_reset_done - restore the value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009335 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00009336 * @bp: driver handle
9337 * @magic_val: old value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009338 */
9339static void bnx2x_clp_reset_done(struct bnx2x *bp, u32 magic_val)
9340{
9341 /* Restore the `magic' bit value... */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009342 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
9343 MF_CFG_WR(bp, shared_mf_config.clp_mb,
9344 (val & (~SHARED_MF_CLP_MAGIC)) | magic_val);
9345}
9346
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009347/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00009348 * bnx2x_reset_mcp_prep - prepare for MCP reset.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009349 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00009350 * @bp: driver handle
9351 * @magic_val: old value of 'magic' bit.
9352 *
9353 * Takes care of CLP configurations.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009354 */
9355static void bnx2x_reset_mcp_prep(struct bnx2x *bp, u32 *magic_val)
9356{
9357 u32 shmem;
9358 u32 validity_offset;
9359
Merav Sicron51c1a582012-03-18 10:33:38 +00009360 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "Starting\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009361
9362 /* Set `magic' bit in order to save MF config */
9363 if (!CHIP_IS_E1(bp))
9364 bnx2x_clp_reset_prep(bp, magic_val);
9365
9366 /* Get shmem offset */
9367 shmem = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
Barak Witkowskic55e7712012-12-02 04:05:46 +00009368 validity_offset =
9369 offsetof(struct shmem_region, validity_map[BP_PORT(bp)]);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009370
9371 /* Clear validity map flags */
9372 if (shmem > 0)
9373 REG_WR(bp, shmem + validity_offset, 0);
9374}
9375
9376#define MCP_TIMEOUT 5000 /* 5 seconds (in ms) */
9377#define MCP_ONE_TIMEOUT 100 /* 100 ms */
9378
Dmitry Kravkove8920672011-05-04 23:52:40 +00009379/**
9380 * bnx2x_mcp_wait_one - wait for MCP_ONE_TIMEOUT
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009381 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00009382 * @bp: driver handle
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009383 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00009384static void bnx2x_mcp_wait_one(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009385{
9386 /* special handling for emulation and FPGA,
9387 wait 10 times longer */
9388 if (CHIP_REV_IS_SLOW(bp))
9389 msleep(MCP_ONE_TIMEOUT*10);
9390 else
9391 msleep(MCP_ONE_TIMEOUT);
9392}
9393
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009394/*
9395 * initializes bp->common.shmem_base and waits for validity signature to appear
9396 */
9397static int bnx2x_init_shmem(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009398{
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009399 int cnt = 0;
9400 u32 val = 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009401
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009402 do {
9403 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
9404 if (bp->common.shmem_base) {
9405 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
9406 if (val & SHR_MEM_VALIDITY_MB)
9407 return 0;
9408 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009409
9410 bnx2x_mcp_wait_one(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009411
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009412 } while (cnt++ < (MCP_TIMEOUT / MCP_ONE_TIMEOUT));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009413
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009414 BNX2X_ERR("BAD MCP validity signature\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009415
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009416 return -ENODEV;
9417}
9418
9419static int bnx2x_reset_mcp_comp(struct bnx2x *bp, u32 magic_val)
9420{
9421 int rc = bnx2x_init_shmem(bp);
9422
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009423 /* Restore the `magic' bit value */
9424 if (!CHIP_IS_E1(bp))
9425 bnx2x_clp_reset_done(bp, magic_val);
9426
9427 return rc;
9428}
9429
9430static void bnx2x_pxp_prep(struct bnx2x *bp)
9431{
9432 if (!CHIP_IS_E1(bp)) {
9433 REG_WR(bp, PXP2_REG_RD_START_INIT, 0);
9434 REG_WR(bp, PXP2_REG_RQ_RBC_DONE, 0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009435 mmiowb();
9436 }
9437}
9438
9439/*
9440 * Reset the whole chip except for:
9441 * - PCIE core
9442 * - PCI Glue, PSWHST, PXP/PXP2 RF (all controlled by
9443 * one reset bit)
9444 * - IGU
9445 * - MISC (including AEU)
9446 * - GRC
9447 * - RBCN, RBCP
9448 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009449static void bnx2x_process_kill_chip_reset(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009450{
9451 u32 not_reset_mask1, reset_mask1, not_reset_mask2, reset_mask2;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009452 u32 global_bits2, stay_reset2;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009453
9454 /*
9455 * Bits that have to be set in reset_mask2 if we want to reset 'global'
9456 * (per chip) blocks.
9457 */
9458 global_bits2 =
9459 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CPU |
9460 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CORE;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009461
Barak Witkowskic55e7712012-12-02 04:05:46 +00009462 /* Don't reset the following blocks.
9463 * Important: per port blocks (such as EMAC, BMAC, UMAC) can't be
9464 * reset, as in 4 port device they might still be owned
9465 * by the MCP (there is only one leader per path).
9466 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009467 not_reset_mask1 =
9468 MISC_REGISTERS_RESET_REG_1_RST_HC |
9469 MISC_REGISTERS_RESET_REG_1_RST_PXPV |
9470 MISC_REGISTERS_RESET_REG_1_RST_PXP;
9471
9472 not_reset_mask2 =
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009473 MISC_REGISTERS_RESET_REG_2_RST_PCI_MDIO |
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009474 MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE |
9475 MISC_REGISTERS_RESET_REG_2_RST_EMAC1_HARD_CORE |
9476 MISC_REGISTERS_RESET_REG_2_RST_MISC_CORE |
9477 MISC_REGISTERS_RESET_REG_2_RST_RBCN |
9478 MISC_REGISTERS_RESET_REG_2_RST_GRC |
9479 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_REG_HARD_CORE |
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009480 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_HARD_CORE_RST_B |
9481 MISC_REGISTERS_RESET_REG_2_RST_ATC |
Barak Witkowskic55e7712012-12-02 04:05:46 +00009482 MISC_REGISTERS_RESET_REG_2_PGLC |
9483 MISC_REGISTERS_RESET_REG_2_RST_BMAC0 |
9484 MISC_REGISTERS_RESET_REG_2_RST_BMAC1 |
9485 MISC_REGISTERS_RESET_REG_2_RST_EMAC0 |
9486 MISC_REGISTERS_RESET_REG_2_RST_EMAC1 |
9487 MISC_REGISTERS_RESET_REG_2_UMAC0 |
9488 MISC_REGISTERS_RESET_REG_2_UMAC1;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009489
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009490 /*
9491 * Keep the following blocks in reset:
9492 * - all xxMACs are handled by the bnx2x_link code.
9493 */
9494 stay_reset2 =
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009495 MISC_REGISTERS_RESET_REG_2_XMAC |
9496 MISC_REGISTERS_RESET_REG_2_XMAC_SOFT;
9497
9498 /* Full reset masks according to the chip */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009499 reset_mask1 = 0xffffffff;
9500
9501 if (CHIP_IS_E1(bp))
9502 reset_mask2 = 0xffff;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009503 else if (CHIP_IS_E1H(bp))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009504 reset_mask2 = 0x1ffff;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009505 else if (CHIP_IS_E2(bp))
9506 reset_mask2 = 0xfffff;
9507 else /* CHIP_IS_E3 */
9508 reset_mask2 = 0x3ffffff;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009509
9510 /* Don't reset global blocks unless we need to */
9511 if (!global)
9512 reset_mask2 &= ~global_bits2;
9513
9514 /*
9515 * In case of attention in the QM, we need to reset PXP
9516 * (MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR) before QM
9517 * because otherwise QM reset would release 'close the gates' shortly
9518 * before resetting the PXP, then the PSWRQ would send a write
9519 * request to PGLUE. Then when PXP is reset, PGLUE would try to
9520 * read the payload data from PSWWR, but PSWWR would not
9521 * respond. The write queue in PGLUE would stuck, dmae commands
9522 * would not return. Therefore it's important to reset the second
9523 * reset register (containing the
9524 * MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR bit) before the
9525 * first one (containing the MISC_REGISTERS_RESET_REG_1_RST_QM
9526 * bit).
9527 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009528 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
9529 reset_mask2 & (~not_reset_mask2));
9530
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009531 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
9532 reset_mask1 & (~not_reset_mask1));
9533
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009534 barrier();
9535 mmiowb();
9536
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009537 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
9538 reset_mask2 & (~stay_reset2));
9539
9540 barrier();
9541 mmiowb();
9542
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009543 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, reset_mask1);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009544 mmiowb();
9545}
9546
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009547/**
9548 * bnx2x_er_poll_igu_vq - poll for pending writes bit.
9549 * It should get cleared in no more than 1s.
9550 *
9551 * @bp: driver handle
9552 *
9553 * It should get cleared in no more than 1s. Returns 0 if
9554 * pending writes bit gets cleared.
9555 */
9556static int bnx2x_er_poll_igu_vq(struct bnx2x *bp)
9557{
9558 u32 cnt = 1000;
9559 u32 pend_bits = 0;
9560
9561 do {
9562 pend_bits = REG_RD(bp, IGU_REG_PENDING_BITS_STATUS);
9563
9564 if (pend_bits == 0)
9565 break;
9566
Yuval Mintz0926d492013-01-23 03:21:45 +00009567 usleep_range(1000, 2000);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009568 } while (cnt-- > 0);
9569
9570 if (cnt <= 0) {
9571 BNX2X_ERR("Still pending IGU requests pend_bits=%x!\n",
9572 pend_bits);
9573 return -EBUSY;
9574 }
9575
9576 return 0;
9577}
9578
9579static int bnx2x_process_kill(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009580{
9581 int cnt = 1000;
9582 u32 val = 0;
9583 u32 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1, pgl_exp_rom2;
Yuval Mintz2de67432013-01-23 03:21:43 +00009584 u32 tags_63_32 = 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009585
9586 /* Empty the Tetris buffer, wait for 1s */
9587 do {
9588 sr_cnt = REG_RD(bp, PXP2_REG_RD_SR_CNT);
9589 blk_cnt = REG_RD(bp, PXP2_REG_RD_BLK_CNT);
9590 port_is_idle_0 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_0);
9591 port_is_idle_1 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_1);
9592 pgl_exp_rom2 = REG_RD(bp, PXP2_REG_PGL_EXP_ROM2);
Barak Witkowskic55e7712012-12-02 04:05:46 +00009593 if (CHIP_IS_E3(bp))
9594 tags_63_32 = REG_RD(bp, PGLUE_B_REG_TAGS_63_32);
9595
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009596 if ((sr_cnt == 0x7e) && (blk_cnt == 0xa0) &&
9597 ((port_is_idle_0 & 0x1) == 0x1) &&
9598 ((port_is_idle_1 & 0x1) == 0x1) &&
Barak Witkowskic55e7712012-12-02 04:05:46 +00009599 (pgl_exp_rom2 == 0xffffffff) &&
9600 (!CHIP_IS_E3(bp) || (tags_63_32 == 0xffffffff)))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009601 break;
Yuval Mintz0926d492013-01-23 03:21:45 +00009602 usleep_range(1000, 2000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009603 } while (cnt-- > 0);
9604
9605 if (cnt <= 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009606 BNX2X_ERR("Tetris buffer didn't get empty or there are still outstanding read requests after 1s!\n");
9607 BNX2X_ERR("sr_cnt=0x%08x, blk_cnt=0x%08x, port_is_idle_0=0x%08x, port_is_idle_1=0x%08x, pgl_exp_rom2=0x%08x\n",
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009608 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1,
9609 pgl_exp_rom2);
9610 return -EAGAIN;
9611 }
9612
9613 barrier();
9614
9615 /* Close gates #2, #3 and #4 */
9616 bnx2x_set_234_gates(bp, true);
9617
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009618 /* Poll for IGU VQs for 57712 and newer chips */
9619 if (!CHIP_IS_E1x(bp) && bnx2x_er_poll_igu_vq(bp))
9620 return -EAGAIN;
9621
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009622 /* TBD: Indicate that "process kill" is in progress to MCP */
9623
9624 /* Clear "unprepared" bit */
9625 REG_WR(bp, MISC_REG_UNPREPARED, 0);
9626 barrier();
9627
9628 /* Make sure all is written to the chip before the reset */
9629 mmiowb();
9630
9631 /* Wait for 1ms to empty GLUE and PCI-E core queues,
9632 * PSWHST, GRC and PSWRD Tetris buffer.
9633 */
Yuval Mintz0926d492013-01-23 03:21:45 +00009634 usleep_range(1000, 2000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009635
9636 /* Prepare to chip reset: */
9637 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009638 if (global)
9639 bnx2x_reset_mcp_prep(bp, &val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009640
9641 /* PXP */
9642 bnx2x_pxp_prep(bp);
9643 barrier();
9644
9645 /* reset the chip */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009646 bnx2x_process_kill_chip_reset(bp, global);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009647 barrier();
9648
Dmitry Kravkov9dcd9ac2013-11-17 08:59:27 +02009649 /* clear errors in PGB */
9650 if (!CHIP_IS_E1x(bp))
9651 REG_WR(bp, PGLUE_B_REG_LATCHED_ERRORS_CLR, 0x7f);
9652
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009653 /* Recover after reset: */
9654 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009655 if (global && bnx2x_reset_mcp_comp(bp, val))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009656 return -EAGAIN;
9657
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009658 /* TBD: Add resetting the NO_MCP mode DB here */
9659
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009660 /* Open the gates #2, #3 and #4 */
9661 bnx2x_set_234_gates(bp, false);
9662
9663 /* TBD: IGU/AEU preparation bring back the AEU/IGU to a
9664 * reset state, re-enable attentions. */
9665
9666 return 0;
9667}
9668
Merav Sicron910cc722012-11-11 03:56:08 +00009669static int bnx2x_leader_reset(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009670{
9671 int rc = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009672 bool global = bnx2x_reset_is_global(bp);
Ariel Elior95c6c6162012-01-26 06:01:52 +00009673 u32 load_code;
9674
9675 /* if not going to reset MCP - load "fake" driver to reset HW while
9676 * driver is owner of the HW
9677 */
9678 if (!global && !BP_NOMCP(bp)) {
Yuval Mintz5d07d862012-09-13 02:56:21 +00009679 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_REQ,
9680 DRV_MSG_CODE_LOAD_REQ_WITH_LFA);
Ariel Elior95c6c6162012-01-26 06:01:52 +00009681 if (!load_code) {
9682 BNX2X_ERR("MCP response failure, aborting\n");
9683 rc = -EAGAIN;
9684 goto exit_leader_reset;
9685 }
9686 if ((load_code != FW_MSG_CODE_DRV_LOAD_COMMON_CHIP) &&
9687 (load_code != FW_MSG_CODE_DRV_LOAD_COMMON)) {
9688 BNX2X_ERR("MCP unexpected resp, aborting\n");
9689 rc = -EAGAIN;
9690 goto exit_leader_reset2;
9691 }
9692 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_DONE, 0);
9693 if (!load_code) {
9694 BNX2X_ERR("MCP response failure, aborting\n");
9695 rc = -EAGAIN;
9696 goto exit_leader_reset2;
9697 }
9698 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009699
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009700 /* Try to recover after the failure */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009701 if (bnx2x_process_kill(bp, global)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009702 BNX2X_ERR("Something bad had happen on engine %d! Aii!\n",
9703 BP_PATH(bp));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009704 rc = -EAGAIN;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009705 goto exit_leader_reset2;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009706 }
9707
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009708 /*
9709 * Clear RESET_IN_PROGRES and RESET_GLOBAL bits and update the driver
9710 * state.
9711 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009712 bnx2x_set_reset_done(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009713 if (global)
9714 bnx2x_clear_reset_global(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009715
Ariel Elior95c6c6162012-01-26 06:01:52 +00009716exit_leader_reset2:
9717 /* unload "fake driver" if it was loaded */
9718 if (!global && !BP_NOMCP(bp)) {
9719 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP, 0);
9720 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0);
9721 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009722exit_leader_reset:
9723 bp->is_leader = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009724 bnx2x_release_leader_lock(bp);
9725 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009726 return rc;
9727}
9728
Eric Dumazet1191cb82012-04-27 21:39:21 +00009729static void bnx2x_recovery_failed(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009730{
9731 netdev_err(bp->dev, "Recovery has failed. Power cycle is needed.\n");
9732
9733 /* Disconnect this device */
9734 netif_device_detach(bp->dev);
9735
9736 /*
9737 * Block ifup for all function on this engine until "process kill"
9738 * or power cycle.
9739 */
9740 bnx2x_set_reset_in_progress(bp);
9741
9742 /* Shut down the power */
9743 bnx2x_set_power_state(bp, PCI_D3hot);
9744
9745 bp->recovery_state = BNX2X_RECOVERY_FAILED;
9746
9747 smp_mb();
9748}
9749
9750/*
9751 * Assumption: runs under rtnl lock. This together with the fact
Ariel Elior6383c0b2011-07-14 08:31:57 +00009752 * that it's called only from bnx2x_sp_rtnl() ensure that it
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009753 * will never be called when netif_running(bp->dev) is false.
9754 */
9755static void bnx2x_parity_recover(struct bnx2x *bp)
9756{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009757 bool global = false;
Ariel Elior7a752992012-01-26 06:01:53 +00009758 u32 error_recovered, error_unrecovered;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009759 bool is_parity;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009760
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009761 DP(NETIF_MSG_HW, "Handling parity\n");
9762 while (1) {
9763 switch (bp->recovery_state) {
9764 case BNX2X_RECOVERY_INIT:
9765 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_INIT\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +00009766 is_parity = bnx2x_chk_parity_attn(bp, &global, false);
9767 WARN_ON(!is_parity);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009768
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009769 /* Try to get a LEADER_LOCK HW lock */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009770 if (bnx2x_trylock_leader_lock(bp)) {
9771 bnx2x_set_reset_in_progress(bp);
9772 /*
9773 * Check if there is a global attention and if
9774 * there was a global attention, set the global
9775 * reset bit.
9776 */
9777
9778 if (global)
9779 bnx2x_set_reset_global(bp);
9780
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009781 bp->is_leader = 1;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009782 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009783
9784 /* Stop the driver */
9785 /* If interface has been removed - break */
Yuval Mintz5d07d862012-09-13 02:56:21 +00009786 if (bnx2x_nic_unload(bp, UNLOAD_RECOVERY, false))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009787 return;
9788
9789 bp->recovery_state = BNX2X_RECOVERY_WAIT;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009790
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009791 /* Ensure "is_leader", MCP command sequence and
9792 * "recovery_state" update values are seen on other
9793 * CPUs.
9794 */
9795 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009796 break;
9797
9798 case BNX2X_RECOVERY_WAIT:
9799 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_WAIT\n");
9800 if (bp->is_leader) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009801 int other_engine = BP_PATH(bp) ? 0 : 1;
Ariel Elior889b9af2012-01-26 06:01:51 +00009802 bool other_load_status =
9803 bnx2x_get_load_status(bp, other_engine);
9804 bool load_status =
9805 bnx2x_get_load_status(bp, BP_PATH(bp));
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009806 global = bnx2x_reset_is_global(bp);
9807
9808 /*
9809 * In case of a parity in a global block, let
9810 * the first leader that performs a
9811 * leader_reset() reset the global blocks in
9812 * order to clear global attentions. Otherwise
Yuval Mintz16a5fd92013-06-02 00:06:18 +00009813 * the gates will remain closed for that
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009814 * engine.
9815 */
Ariel Elior889b9af2012-01-26 06:01:51 +00009816 if (load_status ||
9817 (global && other_load_status)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009818 /* Wait until all other functions get
9819 * down.
9820 */
Ariel Elior7be08a72011-07-14 08:31:19 +00009821 schedule_delayed_work(&bp->sp_rtnl_task,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009822 HZ/10);
9823 return;
9824 } else {
9825 /* If all other functions got down -
9826 * try to bring the chip back to
9827 * normal. In any case it's an exit
9828 * point for a leader.
9829 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009830 if (bnx2x_leader_reset(bp)) {
9831 bnx2x_recovery_failed(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009832 return;
9833 }
9834
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009835 /* If we are here, means that the
9836 * leader has succeeded and doesn't
9837 * want to be a leader any more. Try
9838 * to continue as a none-leader.
9839 */
9840 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009841 }
9842 } else { /* non-leader */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009843 if (!bnx2x_reset_is_done(bp, BP_PATH(bp))) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009844 /* Try to get a LEADER_LOCK HW lock as
9845 * long as a former leader may have
9846 * been unloaded by the user or
9847 * released a leadership by another
9848 * reason.
9849 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009850 if (bnx2x_trylock_leader_lock(bp)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009851 /* I'm a leader now! Restart a
9852 * switch case.
9853 */
9854 bp->is_leader = 1;
9855 break;
9856 }
9857
Ariel Elior7be08a72011-07-14 08:31:19 +00009858 schedule_delayed_work(&bp->sp_rtnl_task,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009859 HZ/10);
9860 return;
9861
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009862 } else {
9863 /*
9864 * If there was a global attention, wait
9865 * for it to be cleared.
9866 */
9867 if (bnx2x_reset_is_global(bp)) {
9868 schedule_delayed_work(
Ariel Elior7be08a72011-07-14 08:31:19 +00009869 &bp->sp_rtnl_task,
9870 HZ/10);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009871 return;
9872 }
9873
Ariel Elior7a752992012-01-26 06:01:53 +00009874 error_recovered =
9875 bp->eth_stats.recoverable_error;
9876 error_unrecovered =
9877 bp->eth_stats.unrecoverable_error;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009878 bp->recovery_state =
9879 BNX2X_RECOVERY_NIC_LOADING;
9880 if (bnx2x_nic_load(bp, LOAD_NORMAL)) {
Ariel Elior7a752992012-01-26 06:01:53 +00009881 error_unrecovered++;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009882 netdev_err(bp->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +00009883 "Recovery failed. Power cycle needed\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +00009884 /* Disconnect this device */
9885 netif_device_detach(bp->dev);
9886 /* Shut down the power */
9887 bnx2x_set_power_state(
9888 bp, PCI_D3hot);
9889 smp_mb();
9890 } else {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009891 bp->recovery_state =
9892 BNX2X_RECOVERY_DONE;
Ariel Elior7a752992012-01-26 06:01:53 +00009893 error_recovered++;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009894 smp_mb();
9895 }
Ariel Elior7a752992012-01-26 06:01:53 +00009896 bp->eth_stats.recoverable_error =
9897 error_recovered;
9898 bp->eth_stats.unrecoverable_error =
9899 error_unrecovered;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009900
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009901 return;
9902 }
9903 }
9904 default:
9905 return;
9906 }
9907 }
9908}
9909
Michal Schmidt56ad3152012-02-16 02:38:48 +00009910static int bnx2x_close(struct net_device *dev);
9911
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009912/* bnx2x_nic_unload() flushes the bnx2x_wq, thus reset task is
9913 * scheduled on a general queue in order to prevent a dead lock.
9914 */
Ariel Elior7be08a72011-07-14 08:31:19 +00009915static void bnx2x_sp_rtnl_task(struct work_struct *work)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009916{
Ariel Elior7be08a72011-07-14 08:31:19 +00009917 struct bnx2x *bp = container_of(work, struct bnx2x, sp_rtnl_task.work);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009918
9919 rtnl_lock();
9920
Ariel Elior8395be52013-01-01 05:22:44 +00009921 if (!netif_running(bp->dev)) {
9922 rtnl_unlock();
9923 return;
9924 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009925
Ariel Elior7be08a72011-07-14 08:31:19 +00009926 if (unlikely(bp->recovery_state != BNX2X_RECOVERY_DONE)) {
Yuval Mintz6bf07b82013-06-02 00:06:20 +00009927#ifdef BNX2X_STOP_ON_ERROR
9928 BNX2X_ERR("recovery flow called but STOP_ON_ERROR defined so reset not done to allow debug dump,\n"
9929 "you will need to reboot when done\n");
9930 goto sp_rtnl_not_reset;
9931#endif
Ariel Elior7be08a72011-07-14 08:31:19 +00009932 /*
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009933 * Clear all pending SP commands as we are going to reset the
9934 * function anyway.
Ariel Elior7be08a72011-07-14 08:31:19 +00009935 */
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009936 bp->sp_rtnl_state = 0;
9937 smp_mb();
9938
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009939 bnx2x_parity_recover(bp);
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009940
Ariel Elior8395be52013-01-01 05:22:44 +00009941 rtnl_unlock();
9942 return;
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009943 }
9944
9945 if (test_and_clear_bit(BNX2X_SP_RTNL_TX_TIMEOUT, &bp->sp_rtnl_state)) {
Yuval Mintz6bf07b82013-06-02 00:06:20 +00009946#ifdef BNX2X_STOP_ON_ERROR
9947 BNX2X_ERR("recovery flow called but STOP_ON_ERROR defined so reset not done to allow debug dump,\n"
9948 "you will need to reboot when done\n");
9949 goto sp_rtnl_not_reset;
9950#endif
9951
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009952 /*
9953 * Clear all pending SP commands as we are going to reset the
9954 * function anyway.
9955 */
9956 bp->sp_rtnl_state = 0;
9957 smp_mb();
9958
Yuval Mintz5d07d862012-09-13 02:56:21 +00009959 bnx2x_nic_unload(bp, UNLOAD_NORMAL, true);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009960 bnx2x_nic_load(bp, LOAD_NORMAL);
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009961
Ariel Elior8395be52013-01-01 05:22:44 +00009962 rtnl_unlock();
9963 return;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009964 }
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009965#ifdef BNX2X_STOP_ON_ERROR
9966sp_rtnl_not_reset:
9967#endif
9968 if (test_and_clear_bit(BNX2X_SP_RTNL_SETUP_TC, &bp->sp_rtnl_state))
9969 bnx2x_setup_tc(bp->dev, bp->dcbx_port_params.ets.num_of_cos);
Barak Witkowskia3348722012-04-23 03:04:46 +00009970 if (test_and_clear_bit(BNX2X_SP_RTNL_AFEX_F_UPDATE, &bp->sp_rtnl_state))
9971 bnx2x_after_function_update(bp);
Ariel Elior83048592011-11-13 04:34:29 +00009972 /*
9973 * in case of fan failure we need to reset id if the "stop on error"
9974 * debug flag is set, since we trying to prevent permanent overheating
9975 * damage
9976 */
9977 if (test_and_clear_bit(BNX2X_SP_RTNL_FAN_FAILURE, &bp->sp_rtnl_state)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009978 DP(NETIF_MSG_HW, "fan failure detected. Unloading driver\n");
Ariel Elior83048592011-11-13 04:34:29 +00009979 netif_device_detach(bp->dev);
9980 bnx2x_close(bp->dev);
Ariel Elior8395be52013-01-01 05:22:44 +00009981 rtnl_unlock();
9982 return;
Ariel Elior83048592011-11-13 04:34:29 +00009983 }
9984
Ariel Elior381ac162013-01-01 05:22:29 +00009985 if (test_and_clear_bit(BNX2X_SP_RTNL_VFPF_MCAST, &bp->sp_rtnl_state)) {
9986 DP(BNX2X_MSG_SP,
9987 "sending set mcast vf pf channel message from rtnl sp-task\n");
9988 bnx2x_vfpf_set_mcast(bp->dev);
9989 }
Ariel Elior78c3bcc2013-06-20 17:39:08 +03009990 if (test_and_clear_bit(BNX2X_SP_RTNL_VFPF_CHANNEL_DOWN,
9991 &bp->sp_rtnl_state)){
9992 if (!test_bit(__LINK_STATE_NOCARRIER, &bp->dev->state)) {
9993 bnx2x_tx_disable(bp);
9994 BNX2X_ERR("PF indicated channel is not servicable anymore. This means this VF device is no longer operational\n");
9995 }
9996 }
Ariel Elior381ac162013-01-01 05:22:29 +00009997
Yuval Mintz8b09be52013-08-01 17:30:59 +03009998 if (test_and_clear_bit(BNX2X_SP_RTNL_RX_MODE, &bp->sp_rtnl_state)) {
9999 DP(BNX2X_MSG_SP, "Handling Rx Mode setting\n");
10000 bnx2x_set_rx_mode_inner(bp);
Ariel Elior381ac162013-01-01 05:22:29 +000010001 }
10002
Ariel Elior3ec9f9c2013-03-11 05:17:45 +000010003 if (test_and_clear_bit(BNX2X_SP_RTNL_HYPERVISOR_VLAN,
10004 &bp->sp_rtnl_state))
10005 bnx2x_pf_set_vfs_vlan(bp);
10006
Dmitry Kravkov6ffa39f2013-11-17 08:59:29 +020010007 if (test_and_clear_bit(BNX2X_SP_RTNL_TX_STOP, &bp->sp_rtnl_state)) {
Dmitry Kravkov07b4eb32013-08-19 09:11:57 +030010008 bnx2x_dcbx_stop_hw_tx(bp);
Dmitry Kravkov07b4eb32013-08-19 09:11:57 +030010009 bnx2x_dcbx_resume_hw_tx(bp);
Dmitry Kravkov6ffa39f2013-11-17 08:59:29 +020010010 }
Dmitry Kravkov07b4eb32013-08-19 09:11:57 +030010011
Yuval Mintz42f82772014-03-23 18:12:23 +020010012 if (test_and_clear_bit(BNX2X_SP_RTNL_GET_DRV_VERSION,
10013 &bp->sp_rtnl_state))
10014 bnx2x_update_mng_version(bp);
10015
Ariel Elior8395be52013-01-01 05:22:44 +000010016 /* work which needs rtnl lock not-taken (as it takes the lock itself and
10017 * can be called from other contexts as well)
10018 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010019 rtnl_unlock();
Ariel Elior8395be52013-01-01 05:22:44 +000010020
Ariel Elior64112802013-01-07 00:50:23 +000010021 /* enable SR-IOV if applicable */
Ariel Elior8395be52013-01-01 05:22:44 +000010022 if (IS_SRIOV(bp) && test_and_clear_bit(BNX2X_SP_RTNL_ENABLE_SRIOV,
Ariel Elior3c76fef2013-03-11 05:17:46 +000010023 &bp->sp_rtnl_state)) {
10024 bnx2x_disable_sriov(bp);
Ariel Elior64112802013-01-07 00:50:23 +000010025 bnx2x_enable_sriov(bp);
Ariel Elior3c76fef2013-03-11 05:17:46 +000010026 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010027}
10028
Yaniv Rosner3deb8162011-06-14 01:34:33 +000010029static void bnx2x_period_task(struct work_struct *work)
10030{
10031 struct bnx2x *bp = container_of(work, struct bnx2x, period_task.work);
10032
10033 if (!netif_running(bp->dev))
10034 goto period_task_exit;
10035
10036 if (CHIP_REV_IS_SLOW(bp)) {
10037 BNX2X_ERR("period task called on emulation, ignoring\n");
10038 goto period_task_exit;
10039 }
10040
10041 bnx2x_acquire_phy_lock(bp);
10042 /*
10043 * The barrier is needed to ensure the ordering between the writing to
10044 * the bp->port.pmf in the bnx2x_nic_load() or bnx2x_pmf_update() and
10045 * the reading here.
10046 */
10047 smp_mb();
10048 if (bp->port.pmf) {
10049 bnx2x_period_func(&bp->link_params, &bp->link_vars);
10050
10051 /* Re-queue task in 1 sec */
10052 queue_delayed_work(bnx2x_wq, &bp->period_task, 1*HZ);
10053 }
10054
10055 bnx2x_release_phy_lock(bp);
10056period_task_exit:
10057 return;
10058}
10059
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010060/*
10061 * Init service functions
10062 */
10063
stephen hemmingera8f47eb2014-01-09 22:20:11 -080010064static u32 bnx2x_get_pretend_reg(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +000010065{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010066 u32 base = PXP2_REG_PGL_PRETEND_FUNC_F0;
10067 u32 stride = PXP2_REG_PGL_PRETEND_FUNC_F1 - base;
10068 return base + (BP_ABS_FUNC(bp)) * stride;
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +000010069}
10070
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010071static void bnx2x_prev_unload_close_mac(struct bnx2x *bp,
10072 struct bnx2x_mac_vals *vals)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010073{
Yuval Mintz452427b2012-03-26 20:47:07 +000010074 u32 val, base_addr, offset, mask, reset_reg;
10075 bool mac_stopped = false;
10076 u8 port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010077
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010078 /* reset addresses as they also mark which values were changed */
10079 vals->bmac_addr = 0;
10080 vals->umac_addr = 0;
10081 vals->xmac_addr = 0;
10082 vals->emac_addr = 0;
10083
Yuval Mintz452427b2012-03-26 20:47:07 +000010084 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_2);
David S. Miller8decf862011-09-22 03:23:13 -040010085
Yuval Mintz452427b2012-03-26 20:47:07 +000010086 if (!CHIP_IS_E3(bp)) {
10087 val = REG_RD(bp, NIG_REG_BMAC0_REGS_OUT_EN + port * 4);
10088 mask = MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port;
10089 if ((mask & reset_reg) && val) {
10090 u32 wb_data[2];
10091 BNX2X_DEV_INFO("Disable bmac Rx\n");
10092 base_addr = BP_PORT(bp) ? NIG_REG_INGRESS_BMAC1_MEM
10093 : NIG_REG_INGRESS_BMAC0_MEM;
10094 offset = CHIP_IS_E2(bp) ? BIGMAC2_REGISTER_BMAC_CONTROL
10095 : BIGMAC_REGISTER_BMAC_CONTROL;
Ariel Eliorf16da432012-01-26 06:01:50 +000010096
Yuval Mintz452427b2012-03-26 20:47:07 +000010097 /*
10098 * use rd/wr since we cannot use dmae. This is safe
10099 * since MCP won't access the bus due to the request
10100 * to unload, and no function on the path can be
10101 * loaded at this time.
10102 */
10103 wb_data[0] = REG_RD(bp, base_addr + offset);
10104 wb_data[1] = REG_RD(bp, base_addr + offset + 0x4);
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010105 vals->bmac_addr = base_addr + offset;
10106 vals->bmac_val[0] = wb_data[0];
10107 vals->bmac_val[1] = wb_data[1];
Yuval Mintz452427b2012-03-26 20:47:07 +000010108 wb_data[0] &= ~BMAC_CONTROL_RX_ENABLE;
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010109 REG_WR(bp, vals->bmac_addr, wb_data[0]);
10110 REG_WR(bp, vals->bmac_addr + 0x4, wb_data[1]);
Yuval Mintz452427b2012-03-26 20:47:07 +000010111 }
10112 BNX2X_DEV_INFO("Disable emac Rx\n");
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010113 vals->emac_addr = NIG_REG_NIG_EMAC0_EN + BP_PORT(bp)*4;
10114 vals->emac_val = REG_RD(bp, vals->emac_addr);
10115 REG_WR(bp, vals->emac_addr, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +000010116 mac_stopped = true;
10117 } else {
10118 if (reset_reg & MISC_REGISTERS_RESET_REG_2_XMAC) {
10119 BNX2X_DEV_INFO("Disable xmac Rx\n");
10120 base_addr = BP_PORT(bp) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
10121 val = REG_RD(bp, base_addr + XMAC_REG_PFC_CTRL_HI);
10122 REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
10123 val & ~(1 << 1));
10124 REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
10125 val | (1 << 1));
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010126 vals->xmac_addr = base_addr + XMAC_REG_CTRL;
10127 vals->xmac_val = REG_RD(bp, vals->xmac_addr);
10128 REG_WR(bp, vals->xmac_addr, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +000010129 mac_stopped = true;
10130 }
10131 mask = MISC_REGISTERS_RESET_REG_2_UMAC0 << port;
10132 if (mask & reset_reg) {
10133 BNX2X_DEV_INFO("Disable umac Rx\n");
10134 base_addr = BP_PORT(bp) ? GRCBASE_UMAC1 : GRCBASE_UMAC0;
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010135 vals->umac_addr = base_addr + UMAC_REG_COMMAND_CONFIG;
10136 vals->umac_val = REG_RD(bp, vals->umac_addr);
10137 REG_WR(bp, vals->umac_addr, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +000010138 mac_stopped = true;
David S. Miller8decf862011-09-22 03:23:13 -040010139 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010140 }
Ariel Eliorf16da432012-01-26 06:01:50 +000010141
Yuval Mintz452427b2012-03-26 20:47:07 +000010142 if (mac_stopped)
10143 msleep(20);
Yuval Mintz452427b2012-03-26 20:47:07 +000010144}
10145
10146#define BNX2X_PREV_UNDI_PROD_ADDR(p) (BAR_TSTRORM_INTMEM + 0x1508 + ((p) << 4))
10147#define BNX2X_PREV_UNDI_RCQ(val) ((val) & 0xffff)
10148#define BNX2X_PREV_UNDI_BD(val) ((val) >> 16 & 0xffff)
10149#define BNX2X_PREV_UNDI_PROD(rcq, bd) ((bd) << 16 | (rcq))
10150
Yuval Mintz91ebb922013-12-26 09:57:07 +020010151#define BCM_5710_UNDI_FW_MF_MAJOR (0x07)
10152#define BCM_5710_UNDI_FW_MF_MINOR (0x08)
10153#define BCM_5710_UNDI_FW_MF_VERS (0x05)
Yuval Mintzde682942014-05-08 12:34:31 +030010154#define BNX2X_PREV_UNDI_MF_PORT(p) (BAR_TSTRORM_INTMEM + 0x150c + ((p) << 4))
10155#define BNX2X_PREV_UNDI_MF_FUNC(f) (BAR_TSTRORM_INTMEM + 0x184c + ((f) << 4))
Yuval Mintzb17b0ca2014-06-12 07:55:31 +030010156
10157static bool bnx2x_prev_is_after_undi(struct bnx2x *bp)
10158{
10159 /* UNDI marks its presence in DORQ -
10160 * it initializes CID offset for normal bell to 0x7
10161 */
10162 if (!(REG_RD(bp, MISC_REG_RESET_REG_1) &
10163 MISC_REGISTERS_RESET_REG_1_RST_DORQ))
10164 return false;
10165
10166 if (REG_RD(bp, DORQ_REG_NORM_CID_OFST) == 0x7) {
10167 BNX2X_DEV_INFO("UNDI previously loaded\n");
10168 return true;
10169 }
10170
10171 return false;
10172}
10173
Yuval Mintz91ebb922013-12-26 09:57:07 +020010174static bool bnx2x_prev_unload_undi_fw_supports_mf(struct bnx2x *bp)
10175{
10176 u8 major, minor, version;
10177 u32 fw;
10178
10179 /* Must check that FW is loaded */
10180 if (!(REG_RD(bp, MISC_REG_RESET_REG_1) &
10181 MISC_REGISTERS_RESET_REG_1_RST_XSEM)) {
10182 BNX2X_DEV_INFO("XSEM is reset - UNDI MF FW is not loaded\n");
10183 return false;
10184 }
10185
10186 /* Read Currently loaded FW version */
10187 fw = REG_RD(bp, XSEM_REG_PRAM);
10188 major = fw & 0xff;
10189 minor = (fw >> 0x8) & 0xff;
10190 version = (fw >> 0x10) & 0xff;
10191 BNX2X_DEV_INFO("Loaded FW: 0x%08x: Major 0x%02x Minor 0x%02x Version 0x%02x\n",
10192 fw, major, minor, version);
10193
10194 if (major > BCM_5710_UNDI_FW_MF_MAJOR)
10195 return true;
10196
10197 if ((major == BCM_5710_UNDI_FW_MF_MAJOR) &&
10198 (minor > BCM_5710_UNDI_FW_MF_MINOR))
10199 return true;
10200
10201 if ((major == BCM_5710_UNDI_FW_MF_MAJOR) &&
10202 (minor == BCM_5710_UNDI_FW_MF_MINOR) &&
10203 (version >= BCM_5710_UNDI_FW_MF_VERS))
10204 return true;
10205
10206 return false;
10207}
10208
10209static void bnx2x_prev_unload_undi_mf(struct bnx2x *bp)
10210{
10211 int i;
10212
10213 /* Due to legacy (FW) code, the first function on each engine has a
10214 * different offset macro from the rest of the functions.
10215 * Setting this for all 8 functions is harmless regardless of whether
10216 * this is actually a multi-function device.
10217 */
10218 for (i = 0; i < 2; i++)
10219 REG_WR(bp, BNX2X_PREV_UNDI_MF_PORT(i), 1);
10220
10221 for (i = 2; i < 8; i++)
10222 REG_WR(bp, BNX2X_PREV_UNDI_MF_FUNC(i - 2), 1);
10223
10224 BNX2X_DEV_INFO("UNDI FW (MF) set to discard\n");
10225}
10226
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +000010227static void bnx2x_prev_unload_undi_inc(struct bnx2x *bp, u8 port, u8 inc)
Yuval Mintz452427b2012-03-26 20:47:07 +000010228{
10229 u16 rcq, bd;
10230 u32 tmp_reg = REG_RD(bp, BNX2X_PREV_UNDI_PROD_ADDR(port));
10231
10232 rcq = BNX2X_PREV_UNDI_RCQ(tmp_reg) + inc;
10233 bd = BNX2X_PREV_UNDI_BD(tmp_reg) + inc;
10234
10235 tmp_reg = BNX2X_PREV_UNDI_PROD(rcq, bd);
10236 REG_WR(bp, BNX2X_PREV_UNDI_PROD_ADDR(port), tmp_reg);
10237
10238 BNX2X_DEV_INFO("UNDI producer [%d] rings bd -> 0x%04x, rcq -> 0x%04x\n",
10239 port, bd, rcq);
10240}
10241
Bill Pemberton0329aba2012-12-03 09:24:24 -050010242static int bnx2x_prev_mcp_done(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010243{
Yuval Mintz5d07d862012-09-13 02:56:21 +000010244 u32 rc = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE,
10245 DRV_MSG_CODE_UNLOAD_SKIP_LINK_RESET);
Yuval Mintz452427b2012-03-26 20:47:07 +000010246 if (!rc) {
10247 BNX2X_ERR("MCP response failure, aborting\n");
10248 return -EBUSY;
10249 }
10250
10251 return 0;
10252}
10253
Barak Witkowskic63da992012-12-05 23:04:03 +000010254static struct bnx2x_prev_path_list *
10255 bnx2x_prev_path_get_entry(struct bnx2x *bp)
10256{
10257 struct bnx2x_prev_path_list *tmp_list;
10258
10259 list_for_each_entry(tmp_list, &bnx2x_prev_list, list)
10260 if (PCI_SLOT(bp->pdev->devfn) == tmp_list->slot &&
10261 bp->pdev->bus->number == tmp_list->bus &&
10262 BP_PATH(bp) == tmp_list->path)
10263 return tmp_list;
10264
10265 return NULL;
10266}
10267
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010268static int bnx2x_prev_path_mark_eeh(struct bnx2x *bp)
10269{
10270 struct bnx2x_prev_path_list *tmp_list;
10271 int rc;
10272
10273 rc = down_interruptible(&bnx2x_prev_sem);
10274 if (rc) {
10275 BNX2X_ERR("Received %d when tried to take lock\n", rc);
10276 return rc;
10277 }
10278
10279 tmp_list = bnx2x_prev_path_get_entry(bp);
10280 if (tmp_list) {
10281 tmp_list->aer = 1;
10282 rc = 0;
10283 } else {
10284 BNX2X_ERR("path %d: Entry does not exist for eeh; Flow occurs before initial insmod is over ?\n",
10285 BP_PATH(bp));
10286 }
10287
10288 up(&bnx2x_prev_sem);
10289
10290 return rc;
10291}
10292
Bill Pemberton0329aba2012-12-03 09:24:24 -050010293static bool bnx2x_prev_is_path_marked(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010294{
10295 struct bnx2x_prev_path_list *tmp_list;
Peter Senna Tschudinb85d7172013-10-02 14:19:49 +020010296 bool rc = false;
Yuval Mintz452427b2012-03-26 20:47:07 +000010297
10298 if (down_trylock(&bnx2x_prev_sem))
10299 return false;
10300
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010301 tmp_list = bnx2x_prev_path_get_entry(bp);
10302 if (tmp_list) {
10303 if (tmp_list->aer) {
10304 DP(NETIF_MSG_HW, "Path %d was marked by AER\n",
10305 BP_PATH(bp));
10306 } else {
Yuval Mintz452427b2012-03-26 20:47:07 +000010307 rc = true;
10308 BNX2X_DEV_INFO("Path %d was already cleaned from previous drivers\n",
10309 BP_PATH(bp));
Yuval Mintz452427b2012-03-26 20:47:07 +000010310 }
10311 }
10312
10313 up(&bnx2x_prev_sem);
10314
10315 return rc;
10316}
10317
Dmitry Kravkov178135c2013-05-22 21:21:50 +000010318bool bnx2x_port_after_undi(struct bnx2x *bp)
10319{
10320 struct bnx2x_prev_path_list *entry;
10321 bool val;
10322
10323 down(&bnx2x_prev_sem);
10324
10325 entry = bnx2x_prev_path_get_entry(bp);
10326 val = !!(entry && (entry->undi & (1 << BP_PORT(bp))));
10327
10328 up(&bnx2x_prev_sem);
10329
10330 return val;
10331}
10332
Barak Witkowskic63da992012-12-05 23:04:03 +000010333static int bnx2x_prev_mark_path(struct bnx2x *bp, bool after_undi)
Yuval Mintz452427b2012-03-26 20:47:07 +000010334{
10335 struct bnx2x_prev_path_list *tmp_list;
10336 int rc;
10337
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010338 rc = down_interruptible(&bnx2x_prev_sem);
10339 if (rc) {
10340 BNX2X_ERR("Received %d when tried to take lock\n", rc);
10341 return rc;
10342 }
10343
10344 /* Check whether the entry for this path already exists */
10345 tmp_list = bnx2x_prev_path_get_entry(bp);
10346 if (tmp_list) {
10347 if (!tmp_list->aer) {
10348 BNX2X_ERR("Re-Marking the path.\n");
10349 } else {
10350 DP(NETIF_MSG_HW, "Removing AER indication from path %d\n",
10351 BP_PATH(bp));
10352 tmp_list->aer = 0;
10353 }
10354 up(&bnx2x_prev_sem);
10355 return 0;
10356 }
10357 up(&bnx2x_prev_sem);
10358
10359 /* Create an entry for this path and add it */
Devendra Nagaea4b3852012-07-29 03:19:23 +000010360 tmp_list = kmalloc(sizeof(struct bnx2x_prev_path_list), GFP_KERNEL);
Yuval Mintz452427b2012-03-26 20:47:07 +000010361 if (!tmp_list) {
10362 BNX2X_ERR("Failed to allocate 'bnx2x_prev_path_list'\n");
10363 return -ENOMEM;
10364 }
10365
10366 tmp_list->bus = bp->pdev->bus->number;
10367 tmp_list->slot = PCI_SLOT(bp->pdev->devfn);
10368 tmp_list->path = BP_PATH(bp);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010369 tmp_list->aer = 0;
Barak Witkowskic63da992012-12-05 23:04:03 +000010370 tmp_list->undi = after_undi ? (1 << BP_PORT(bp)) : 0;
Yuval Mintz452427b2012-03-26 20:47:07 +000010371
10372 rc = down_interruptible(&bnx2x_prev_sem);
10373 if (rc) {
10374 BNX2X_ERR("Received %d when tried to take lock\n", rc);
10375 kfree(tmp_list);
10376 } else {
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010377 DP(NETIF_MSG_HW, "Marked path [%d] - finished previous unload\n",
10378 BP_PATH(bp));
Yuval Mintz452427b2012-03-26 20:47:07 +000010379 list_add(&tmp_list->list, &bnx2x_prev_list);
10380 up(&bnx2x_prev_sem);
10381 }
10382
10383 return rc;
10384}
10385
Bill Pemberton0329aba2012-12-03 09:24:24 -050010386static int bnx2x_do_flr(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010387{
Yuval Mintz452427b2012-03-26 20:47:07 +000010388 struct pci_dev *dev = bp->pdev;
10389
Yuval Mintz8eee6942012-08-09 04:37:25 +000010390 if (CHIP_IS_E1x(bp)) {
10391 BNX2X_DEV_INFO("FLR not supported in E1/E1H\n");
10392 return -EINVAL;
10393 }
10394
10395 /* only bootcode REQ_BC_VER_4_INITIATE_FLR and onwards support flr */
10396 if (bp->common.bc_ver < REQ_BC_VER_4_INITIATE_FLR) {
10397 BNX2X_ERR("FLR not supported by BC_VER: 0x%x\n",
10398 bp->common.bc_ver);
10399 return -EINVAL;
10400 }
Yuval Mintz452427b2012-03-26 20:47:07 +000010401
Casey Leedom8903b9e2013-08-06 15:48:38 +053010402 if (!pci_wait_for_pending_transaction(dev))
10403 dev_err(&dev->dev, "transaction is not cleared; proceeding with reset anyway\n");
Yuval Mintz452427b2012-03-26 20:47:07 +000010404
Yuval Mintz8eee6942012-08-09 04:37:25 +000010405 BNX2X_DEV_INFO("Initiating FLR\n");
Yuval Mintz452427b2012-03-26 20:47:07 +000010406 bnx2x_fw_command(bp, DRV_MSG_CODE_INITIATE_FLR, 0);
10407
10408 return 0;
10409}
10410
Bill Pemberton0329aba2012-12-03 09:24:24 -050010411static int bnx2x_prev_unload_uncommon(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010412{
10413 int rc;
10414
10415 BNX2X_DEV_INFO("Uncommon unload Flow\n");
10416
10417 /* Test if previous unload process was already finished for this path */
10418 if (bnx2x_prev_is_path_marked(bp))
10419 return bnx2x_prev_mcp_done(bp);
10420
Yuval Mintz04c46732013-01-23 03:21:46 +000010421 BNX2X_DEV_INFO("Path is unmarked\n");
10422
Yuval Mintzb17b0ca2014-06-12 07:55:31 +030010423 /* Cannot proceed with FLR if UNDI is loaded, since FW does not match */
10424 if (bnx2x_prev_is_after_undi(bp))
10425 goto out;
10426
Yuval Mintz452427b2012-03-26 20:47:07 +000010427 /* If function has FLR capabilities, and existing FW version matches
10428 * the one required, then FLR will be sufficient to clean any residue
10429 * left by previous driver
10430 */
Yuval Mintz91ebb922013-12-26 09:57:07 +020010431 rc = bnx2x_compare_fw_ver(bp, FW_MSG_CODE_DRV_LOAD_FUNCTION, false);
Yuval Mintz8eee6942012-08-09 04:37:25 +000010432
10433 if (!rc) {
10434 /* fw version is good */
10435 BNX2X_DEV_INFO("FW version matches our own. Attempting FLR\n");
10436 rc = bnx2x_do_flr(bp);
10437 }
10438
10439 if (!rc) {
10440 /* FLR was performed */
10441 BNX2X_DEV_INFO("FLR successful\n");
10442 return 0;
10443 }
10444
10445 BNX2X_DEV_INFO("Could not FLR\n");
Yuval Mintz452427b2012-03-26 20:47:07 +000010446
Yuval Mintzb17b0ca2014-06-12 07:55:31 +030010447out:
Yuval Mintz452427b2012-03-26 20:47:07 +000010448 /* Close the MCP request, return failure*/
10449 rc = bnx2x_prev_mcp_done(bp);
10450 if (!rc)
10451 rc = BNX2X_PREV_WAIT_NEEDED;
10452
10453 return rc;
10454}
10455
Bill Pemberton0329aba2012-12-03 09:24:24 -050010456static int bnx2x_prev_unload_common(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010457{
10458 u32 reset_reg, tmp_reg = 0, rc;
Barak Witkowskic63da992012-12-05 23:04:03 +000010459 bool prev_undi = false;
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010460 struct bnx2x_mac_vals mac_vals;
10461
Yuval Mintz452427b2012-03-26 20:47:07 +000010462 /* It is possible a previous function received 'common' answer,
10463 * but hasn't loaded yet, therefore creating a scenario of
10464 * multiple functions receiving 'common' on the same path.
10465 */
10466 BNX2X_DEV_INFO("Common unload Flow\n");
10467
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010468 memset(&mac_vals, 0, sizeof(mac_vals));
10469
Yuval Mintz452427b2012-03-26 20:47:07 +000010470 if (bnx2x_prev_is_path_marked(bp))
10471 return bnx2x_prev_mcp_done(bp);
10472
10473 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_1);
10474
10475 /* Reset should be performed after BRB is emptied */
10476 if (reset_reg & MISC_REGISTERS_RESET_REG_1_RST_BRB1) {
10477 u32 timer_count = 1000;
Yuval Mintzde682942014-05-08 12:34:31 +030010478 bool need_write = true;
Yuval Mintz452427b2012-03-26 20:47:07 +000010479
10480 /* Close the MAC Rx to prevent BRB from filling up */
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010481 bnx2x_prev_unload_close_mac(bp, &mac_vals);
10482
10483 /* close LLH filters towards the BRB */
10484 bnx2x_set_rx_filter(&bp->link_params, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +000010485
Yuval Mintzb17b0ca2014-06-12 07:55:31 +030010486 /* Check if the UNDI driver was previously loaded */
10487 if (bnx2x_prev_is_after_undi(bp)) {
10488 prev_undi = true;
10489 /* clear the UNDI indication */
10490 REG_WR(bp, DORQ_REG_NORM_CID_OFST, 0);
10491 /* clear possible idle check errors */
10492 REG_RD(bp, NIG_REG_NIG_INT_STS_CLR_0);
Yuval Mintz452427b2012-03-26 20:47:07 +000010493 }
Dmitry Kravkovd46f7c42013-04-17 22:49:05 +000010494 if (!CHIP_IS_E1x(bp))
10495 /* block FW from writing to host */
10496 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
10497
Yuval Mintz452427b2012-03-26 20:47:07 +000010498 /* wait until BRB is empty */
10499 tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
10500 while (timer_count) {
10501 u32 prev_brb = tmp_reg;
10502
10503 tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
10504 if (!tmp_reg)
10505 break;
10506
10507 BNX2X_DEV_INFO("BRB still has 0x%08x\n", tmp_reg);
10508
10509 /* reset timer as long as BRB actually gets emptied */
10510 if (prev_brb > tmp_reg)
10511 timer_count = 1000;
10512 else
10513 timer_count--;
10514
Yuval Mintz91ebb922013-12-26 09:57:07 +020010515 /* New UNDI FW supports MF and contains better
10516 * cleaning methods - might be redundant but harmless.
10517 */
10518 if (bnx2x_prev_unload_undi_fw_supports_mf(bp)) {
Yuval Mintzde682942014-05-08 12:34:31 +030010519 if (need_write) {
10520 bnx2x_prev_unload_undi_mf(bp);
10521 need_write = false;
10522 }
Yuval Mintz91ebb922013-12-26 09:57:07 +020010523 } else if (prev_undi) {
10524 /* If UNDI resides in memory,
10525 * manually increment it
10526 */
Yuval Mintz452427b2012-03-26 20:47:07 +000010527 bnx2x_prev_unload_undi_inc(bp, BP_PORT(bp), 1);
Yuval Mintz91ebb922013-12-26 09:57:07 +020010528 }
Yuval Mintz452427b2012-03-26 20:47:07 +000010529 udelay(10);
10530 }
10531
10532 if (!timer_count)
10533 BNX2X_ERR("Failed to empty BRB, hope for the best\n");
Yuval Mintz452427b2012-03-26 20:47:07 +000010534 }
10535
10536 /* No packets are in the pipeline, path is ready for reset */
10537 bnx2x_reset_common(bp);
10538
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010539 if (mac_vals.xmac_addr)
10540 REG_WR(bp, mac_vals.xmac_addr, mac_vals.xmac_val);
10541 if (mac_vals.umac_addr)
10542 REG_WR(bp, mac_vals.umac_addr, mac_vals.umac_val);
10543 if (mac_vals.emac_addr)
10544 REG_WR(bp, mac_vals.emac_addr, mac_vals.emac_val);
10545 if (mac_vals.bmac_addr) {
10546 REG_WR(bp, mac_vals.bmac_addr, mac_vals.bmac_val[0]);
10547 REG_WR(bp, mac_vals.bmac_addr + 4, mac_vals.bmac_val[1]);
10548 }
10549
Barak Witkowskic63da992012-12-05 23:04:03 +000010550 rc = bnx2x_prev_mark_path(bp, prev_undi);
Yuval Mintz452427b2012-03-26 20:47:07 +000010551 if (rc) {
10552 bnx2x_prev_mcp_done(bp);
10553 return rc;
10554 }
10555
10556 return bnx2x_prev_mcp_done(bp);
10557}
10558
Ariel Elior24f06712012-05-06 07:05:57 +000010559/* previous driver DMAE transaction may have occurred when pre-boot stage ended
10560 * and boot began, or when kdump kernel was loaded. Either case would invalidate
10561 * the addresses of the transaction, resulting in was-error bit set in the pci
10562 * causing all hw-to-host pcie transactions to timeout. If this happened we want
10563 * to clear the interrupt which detected this from the pglueb and the was done
10564 * bit
10565 */
Bill Pemberton0329aba2012-12-03 09:24:24 -050010566static void bnx2x_prev_interrupted_dmae(struct bnx2x *bp)
Ariel Elior24f06712012-05-06 07:05:57 +000010567{
Ariel Elior4a254172012-11-22 07:16:17 +000010568 if (!CHIP_IS_E1x(bp)) {
10569 u32 val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS);
10570 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN) {
Yuval Mintz04c46732013-01-23 03:21:46 +000010571 DP(BNX2X_MSG_SP,
10572 "'was error' bit was found to be set in pglueb upon startup. Clearing\n");
Ariel Elior4a254172012-11-22 07:16:17 +000010573 REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR,
10574 1 << BP_FUNC(bp));
10575 }
Ariel Elior24f06712012-05-06 07:05:57 +000010576 }
10577}
10578
Bill Pemberton0329aba2012-12-03 09:24:24 -050010579static int bnx2x_prev_unload(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010580{
10581 int time_counter = 10;
10582 u32 rc, fw, hw_lock_reg, hw_lock_val;
10583 BNX2X_DEV_INFO("Entering Previous Unload Flow\n");
10584
Ariel Elior24f06712012-05-06 07:05:57 +000010585 /* clear hw from errors which may have resulted from an interrupted
10586 * dmae transaction.
10587 */
10588 bnx2x_prev_interrupted_dmae(bp);
10589
10590 /* Release previously held locks */
Yuval Mintz452427b2012-03-26 20:47:07 +000010591 hw_lock_reg = (BP_FUNC(bp) <= 5) ?
10592 (MISC_REG_DRIVER_CONTROL_1 + BP_FUNC(bp) * 8) :
10593 (MISC_REG_DRIVER_CONTROL_7 + (BP_FUNC(bp) - 6) * 8);
10594
Yuval Mintz3cdeec22013-06-02 00:06:19 +000010595 hw_lock_val = REG_RD(bp, hw_lock_reg);
Yuval Mintz452427b2012-03-26 20:47:07 +000010596 if (hw_lock_val) {
10597 if (hw_lock_val & HW_LOCK_RESOURCE_NVRAM) {
10598 BNX2X_DEV_INFO("Release Previously held NVRAM lock\n");
10599 REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
10600 (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << BP_PORT(bp)));
10601 }
10602
10603 BNX2X_DEV_INFO("Release Previously held hw lock\n");
10604 REG_WR(bp, hw_lock_reg, 0xffffffff);
10605 } else
10606 BNX2X_DEV_INFO("No need to release hw/nvram locks\n");
10607
10608 if (MCPR_ACCESS_LOCK_LOCK & REG_RD(bp, MCP_REG_MCPR_ACCESS_LOCK)) {
10609 BNX2X_DEV_INFO("Release previously held alr\n");
Yuval Mintz3cdeec22013-06-02 00:06:19 +000010610 bnx2x_release_alr(bp);
Yuval Mintz452427b2012-03-26 20:47:07 +000010611 }
10612
Yuval Mintz452427b2012-03-26 20:47:07 +000010613 do {
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010614 int aer = 0;
Yuval Mintz452427b2012-03-26 20:47:07 +000010615 /* Lock MCP using an unload request */
10616 fw = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS, 0);
10617 if (!fw) {
10618 BNX2X_ERR("MCP response failure, aborting\n");
10619 rc = -EBUSY;
10620 break;
10621 }
10622
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010623 rc = down_interruptible(&bnx2x_prev_sem);
10624 if (rc) {
10625 BNX2X_ERR("Cannot check for AER; Received %d when tried to take lock\n",
10626 rc);
10627 } else {
10628 /* If Path is marked by EEH, ignore unload status */
10629 aer = !!(bnx2x_prev_path_get_entry(bp) &&
10630 bnx2x_prev_path_get_entry(bp)->aer);
Yuval Mintz60cde812013-03-26 23:28:03 +000010631 up(&bnx2x_prev_sem);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010632 }
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010633
10634 if (fw == FW_MSG_CODE_DRV_UNLOAD_COMMON || aer) {
Yuval Mintz452427b2012-03-26 20:47:07 +000010635 rc = bnx2x_prev_unload_common(bp);
10636 break;
10637 }
10638
Yuval Mintz16a5fd92013-06-02 00:06:18 +000010639 /* non-common reply from MCP might require looping */
Yuval Mintz452427b2012-03-26 20:47:07 +000010640 rc = bnx2x_prev_unload_uncommon(bp);
10641 if (rc != BNX2X_PREV_WAIT_NEEDED)
10642 break;
10643
10644 msleep(20);
10645 } while (--time_counter);
10646
10647 if (!time_counter || rc) {
Yuval Mintz91ebb922013-12-26 09:57:07 +020010648 BNX2X_DEV_INFO("Unloading previous driver did not occur, Possibly due to MF UNDI\n");
10649 rc = -EPROBE_DEFER;
Yuval Mintz452427b2012-03-26 20:47:07 +000010650 }
10651
Barak Witkowskic63da992012-12-05 23:04:03 +000010652 /* Mark function if its port was used to boot from SAN */
Dmitry Kravkov178135c2013-05-22 21:21:50 +000010653 if (bnx2x_port_after_undi(bp))
Barak Witkowskic63da992012-12-05 23:04:03 +000010654 bp->link_params.feature_config_flags |=
10655 FEATURE_CONFIG_BOOT_FROM_SAN;
10656
Yuval Mintz452427b2012-03-26 20:47:07 +000010657 BNX2X_DEV_INFO("Finished Previous Unload Flow [%d]\n", rc);
10658
10659 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010660}
10661
Bill Pemberton0329aba2012-12-03 09:24:24 -050010662static void bnx2x_get_common_hwinfo(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010663{
Barak Witkowski1d187b32011-12-05 22:41:50 +000010664 u32 val, val2, val3, val4, id, boot_mode;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -070010665 u16 pmc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010666
10667 /* Get the chip revision id and number. */
10668 /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
10669 val = REG_RD(bp, MISC_REG_CHIP_NUM);
10670 id = ((val & 0xffff) << 16);
10671 val = REG_RD(bp, MISC_REG_CHIP_REV);
10672 id |= ((val & 0xf) << 12);
Yuval Mintzf22fdf22013-03-11 05:17:43 +000010673
10674 /* Metal is read from PCI regs, but we can't access >=0x400 from
10675 * the configuration space (so we need to reg_rd)
10676 */
10677 val = REG_RD(bp, PCICFG_OFFSET + PCI_ID_VAL3);
10678 id |= (((val >> 24) & 0xf) << 4);
Eilon Greenstein5a40e082009-01-14 06:44:04 +000010679 val = REG_RD(bp, MISC_REG_BOND_ID);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010680 id |= (val & 0xf);
10681 bp->common.chip_id = id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010682
Barak Witkowski7e8e02d2012-04-03 18:41:28 +000010683 /* force 57811 according to MISC register */
10684 if (REG_RD(bp, MISC_REG_CHIP_TYPE) & MISC_REG_CHIP_TYPE_57811_MASK) {
10685 if (CHIP_IS_57810(bp))
10686 bp->common.chip_id = (CHIP_NUM_57811 << 16) |
10687 (bp->common.chip_id & 0x0000FFFF);
10688 else if (CHIP_IS_57810_MF(bp))
10689 bp->common.chip_id = (CHIP_NUM_57811_MF << 16) |
10690 (bp->common.chip_id & 0x0000FFFF);
10691 bp->common.chip_id |= 0x1;
10692 }
10693
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010694 /* Set doorbell size */
10695 bp->db_size = (1 << BNX2X_DB_SHIFT);
10696
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010697 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010698 val = REG_RD(bp, MISC_REG_PORT4MODE_EN_OVWR);
10699 if ((val & 1) == 0)
10700 val = REG_RD(bp, MISC_REG_PORT4MODE_EN);
10701 else
10702 val = (val >> 1) & 1;
10703 BNX2X_DEV_INFO("chip is in %s\n", val ? "4_PORT_MODE" :
10704 "2_PORT_MODE");
10705 bp->common.chip_port_mode = val ? CHIP_4_PORT_MODE :
10706 CHIP_2_PORT_MODE;
10707
10708 if (CHIP_MODE_IS_4_PORT(bp))
10709 bp->pfid = (bp->pf_num >> 1); /* 0..3 */
10710 else
10711 bp->pfid = (bp->pf_num & 0x6); /* 0, 2, 4, 6 */
10712 } else {
10713 bp->common.chip_port_mode = CHIP_PORT_MODE_NONE; /* N/A */
10714 bp->pfid = bp->pf_num; /* 0..7 */
10715 }
10716
Merav Sicron51c1a582012-03-18 10:33:38 +000010717 BNX2X_DEV_INFO("pf_id: %x", bp->pfid);
10718
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010719 bp->link_params.chip_id = bp->common.chip_id;
10720 BNX2X_DEV_INFO("chip ID is 0x%x\n", id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010721
Eilon Greenstein1c063282009-02-12 08:36:43 +000010722 val = (REG_RD(bp, 0x2874) & 0x55);
10723 if ((bp->common.chip_id & 0x1) ||
10724 (CHIP_IS_E1(bp) && val) || (CHIP_IS_E1H(bp) && (val == 0x55))) {
10725 bp->flags |= ONE_PORT_FLAG;
10726 BNX2X_DEV_INFO("single port device\n");
10727 }
10728
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010729 val = REG_RD(bp, MCP_REG_MCPR_NVM_CFG4);
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000010730 bp->common.flash_size = (BNX2X_NVRAM_1MB_SIZE <<
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010731 (val & MCPR_NVM_CFG4_FLASH_SIZE));
10732 BNX2X_DEV_INFO("flash_size 0x%x (%d)\n",
10733 bp->common.flash_size, bp->common.flash_size);
10734
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +000010735 bnx2x_init_shmem(bp);
10736
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010737 bp->common.shmem2_base = REG_RD(bp, (BP_PATH(bp) ?
10738 MISC_REG_GENERIC_CR_1 :
10739 MISC_REG_GENERIC_CR_0));
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +000010740
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010741 bp->link_params.shmem_base = bp->common.shmem_base;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010742 bp->link_params.shmem2_base = bp->common.shmem2_base;
Yaniv Rosnerb884d952012-11-27 03:46:28 +000010743 if (SHMEM2_RD(bp, size) >
10744 (u32)offsetof(struct shmem2_region, lfa_host_addr[BP_PORT(bp)]))
10745 bp->link_params.lfa_base =
10746 REG_RD(bp, bp->common.shmem2_base +
10747 (u32)offsetof(struct shmem2_region,
10748 lfa_host_addr[BP_PORT(bp)]));
10749 else
10750 bp->link_params.lfa_base = 0;
Eilon Greenstein2691d512009-08-12 08:22:08 +000010751 BNX2X_DEV_INFO("shmem offset 0x%x shmem2 offset 0x%x\n",
10752 bp->common.shmem_base, bp->common.shmem2_base);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010753
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010754 if (!bp->common.shmem_base) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010755 BNX2X_DEV_INFO("MCP not active\n");
10756 bp->flags |= NO_MCP_FLAG;
10757 return;
10758 }
10759
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010760 bp->common.hw_config = SHMEM_RD(bp, dev_info.shared_hw_config.config);
Eilon Greenstein35b19ba2009-02-12 08:36:47 +000010761 BNX2X_DEV_INFO("hw_config 0x%08x\n", bp->common.hw_config);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010762
10763 bp->link_params.hw_led_mode = ((bp->common.hw_config &
10764 SHARED_HW_CFG_LED_MODE_MASK) >>
10765 SHARED_HW_CFG_LED_MODE_SHIFT);
10766
Eilon Greensteinc2c8b032009-02-12 08:37:14 +000010767 bp->link_params.feature_config_flags = 0;
10768 val = SHMEM_RD(bp, dev_info.shared_feature_config.config);
10769 if (val & SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED)
10770 bp->link_params.feature_config_flags |=
10771 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
10772 else
10773 bp->link_params.feature_config_flags &=
10774 ~FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
10775
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010776 val = SHMEM_RD(bp, dev_info.bc_rev) >> 8;
10777 bp->common.bc_ver = val;
10778 BNX2X_DEV_INFO("bc_ver %X\n", val);
10779 if (val < BNX2X_BC_VER) {
10780 /* for now only warn
10781 * later we might need to enforce this */
Merav Sicron51c1a582012-03-18 10:33:38 +000010782 BNX2X_ERR("This driver needs bc_ver %X but found %X, please upgrade BC\n",
10783 BNX2X_BC_VER, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010784 }
Eilon Greenstein4d295db2009-07-21 05:47:47 +000010785 bp->link_params.feature_config_flags |=
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010786 (val >= REQ_BC_VER_4_VRFY_FIRST_PHY_OPT_MDL) ?
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010787 FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY : 0;
10788
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010789 bp->link_params.feature_config_flags |=
10790 (val >= REQ_BC_VER_4_VRFY_SPECIFIC_PHY_OPT_MDL) ?
10791 FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY : 0;
Barak Witkowskia3348722012-04-23 03:04:46 +000010792 bp->link_params.feature_config_flags |=
10793 (val >= REQ_BC_VER_4_VRFY_AFEX_SUPPORTED) ?
10794 FEATURE_CONFIG_BC_SUPPORTS_AFEX : 0;
Yaniv Rosner85242ee2011-07-05 01:06:53 +000010795 bp->link_params.feature_config_flags |=
10796 (val >= REQ_BC_VER_4_SFP_TX_DISABLE_SUPPORTED) ?
10797 FEATURE_CONFIG_BC_SUPPORTS_SFP_TX_DISABLED : 0;
Yaniv Rosner55386fe82012-11-27 03:46:30 +000010798
10799 bp->link_params.feature_config_flags |=
10800 (val >= REQ_BC_VER_4_MT_SUPPORTED) ?
10801 FEATURE_CONFIG_MT_SUPPORT : 0;
10802
Barak Witkowski0e898dd2011-12-05 21:52:22 +000010803 bp->flags |= (val >= REQ_BC_VER_4_PFC_STATS_SUPPORTED) ?
10804 BC_SUPPORTS_PFC_STATS : 0;
Yaniv Rosner85242ee2011-07-05 01:06:53 +000010805
Barak Witkowski2e499d32012-06-26 01:31:19 +000010806 bp->flags |= (val >= REQ_BC_VER_4_FCOE_FEATURES) ?
10807 BC_SUPPORTS_FCOE_FEATURES : 0;
10808
Barak Witkowski98768792012-06-19 07:48:31 +000010809 bp->flags |= (val >= REQ_BC_VER_4_DCBX_ADMIN_MSG_NON_PMF) ?
10810 BC_SUPPORTS_DCBX_MSG_NON_PMF : 0;
Barak Witkowskya6d3a5b2013-08-13 02:25:02 +030010811
10812 bp->flags |= (val >= REQ_BC_VER_4_RMMOD_CMD) ?
10813 BC_SUPPORTS_RMMOD_CMD : 0;
10814
Barak Witkowski1d187b32011-12-05 22:41:50 +000010815 boot_mode = SHMEM_RD(bp,
10816 dev_info.port_feature_config[BP_PORT(bp)].mba_config) &
10817 PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK;
10818 switch (boot_mode) {
10819 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE:
10820 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_PXE;
10821 break;
10822 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_ISCSIB:
10823 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_ISCSI;
10824 break;
10825 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_FCOE_BOOT:
10826 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_FCOE;
10827 break;
10828 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_NONE:
10829 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_NONE;
10830 break;
10831 }
10832
Jon Mason29ed74c2013-09-11 11:22:39 -070010833 pci_read_config_word(bp->pdev, bp->pdev->pm_cap + PCI_PM_PMC, &pmc);
Dmitry Kravkovf9a3ebb2011-05-04 23:49:11 +000010834 bp->flags |= (pmc & PCI_PM_CAP_PME_D3cold) ? 0 : NO_WOL_FLAG;
10835
Eilon Greenstein72ce58c2008-08-13 15:52:46 -070010836 BNX2X_DEV_INFO("%sWoL capable\n",
Eilon Greensteinf5372252009-02-12 08:38:30 +000010837 (bp->flags & NO_WOL_FLAG) ? "not " : "");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010838
10839 val = SHMEM_RD(bp, dev_info.shared_hw_config.part_num);
10840 val2 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[4]);
10841 val3 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[8]);
10842 val4 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[12]);
10843
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010844 dev_info(&bp->pdev->dev, "part number %X-%X-%X-%X\n",
10845 val, val2, val3, val4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010846}
10847
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010848#define IGU_FID(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_FID)
10849#define IGU_VEC(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_VECTOR)
10850
Bill Pemberton0329aba2012-12-03 09:24:24 -050010851static int bnx2x_get_igu_cam_info(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010852{
10853 int pfid = BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010854 int igu_sb_id;
10855 u32 val;
Ariel Elior6383c0b2011-07-14 08:31:57 +000010856 u8 fid, igu_sb_cnt = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010857
10858 bp->igu_base_sb = 0xff;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010859 if (CHIP_INT_MODE_IS_BC(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -040010860 int vn = BP_VN(bp);
Ariel Elior6383c0b2011-07-14 08:31:57 +000010861 igu_sb_cnt = bp->igu_sb_cnt;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010862 bp->igu_base_sb = (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn) *
10863 FP_SB_MAX_E1x;
10864
10865 bp->igu_dsb_id = E1HVN_MAX * FP_SB_MAX_E1x +
10866 (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn);
10867
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010868 return 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010869 }
10870
10871 /* IGU in normal mode - read CAM */
10872 for (igu_sb_id = 0; igu_sb_id < IGU_REG_MAPPING_MEMORY_SIZE;
10873 igu_sb_id++) {
10874 val = REG_RD(bp, IGU_REG_MAPPING_MEMORY + igu_sb_id * 4);
10875 if (!(val & IGU_REG_MAPPING_MEMORY_VALID))
10876 continue;
10877 fid = IGU_FID(val);
10878 if ((fid & IGU_FID_ENCODE_IS_PF)) {
10879 if ((fid & IGU_FID_PF_NUM_MASK) != pfid)
10880 continue;
10881 if (IGU_VEC(val) == 0)
10882 /* default status block */
10883 bp->igu_dsb_id = igu_sb_id;
10884 else {
10885 if (bp->igu_base_sb == 0xff)
10886 bp->igu_base_sb = igu_sb_id;
Ariel Elior6383c0b2011-07-14 08:31:57 +000010887 igu_sb_cnt++;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010888 }
10889 }
10890 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010891
Ariel Elior6383c0b2011-07-14 08:31:57 +000010892#ifdef CONFIG_PCI_MSI
Ariel Elior185d4c82012-09-20 05:26:41 +000010893 /* Due to new PF resource allocation by MFW T7.4 and above, it's
10894 * optional that number of CAM entries will not be equal to the value
10895 * advertised in PCI.
10896 * Driver should use the minimal value of both as the actual status
10897 * block count
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010898 */
Ariel Elior185d4c82012-09-20 05:26:41 +000010899 bp->igu_sb_cnt = min_t(int, bp->igu_sb_cnt, igu_sb_cnt);
Ariel Elior6383c0b2011-07-14 08:31:57 +000010900#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010901
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010902 if (igu_sb_cnt == 0) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010903 BNX2X_ERR("CAM configuration error\n");
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010904 return -EINVAL;
10905 }
10906
10907 return 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010908}
10909
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +000010910static void bnx2x_link_settings_supported(struct bnx2x *bp, u32 switch_cfg)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010911{
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010912 int cfg_size = 0, idx, port = BP_PORT(bp);
10913
10914 /* Aggregation of supported attributes of all external phys */
10915 bp->port.supported[0] = 0;
10916 bp->port.supported[1] = 0;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010917 switch (bp->link_params.num_phys) {
10918 case 1:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010919 bp->port.supported[0] = bp->link_params.phy[INT_PHY].supported;
10920 cfg_size = 1;
10921 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010922 case 2:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010923 bp->port.supported[0] = bp->link_params.phy[EXT_PHY1].supported;
10924 cfg_size = 1;
10925 break;
10926 case 3:
10927 if (bp->link_params.multi_phy_config &
10928 PORT_HW_CFG_PHY_SWAPPED_ENABLED) {
10929 bp->port.supported[1] =
10930 bp->link_params.phy[EXT_PHY1].supported;
10931 bp->port.supported[0] =
10932 bp->link_params.phy[EXT_PHY2].supported;
10933 } else {
10934 bp->port.supported[0] =
10935 bp->link_params.phy[EXT_PHY1].supported;
10936 bp->port.supported[1] =
10937 bp->link_params.phy[EXT_PHY2].supported;
10938 }
10939 cfg_size = 2;
10940 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010941 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010942
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010943 if (!(bp->port.supported[0] || bp->port.supported[1])) {
Merav Sicron51c1a582012-03-18 10:33:38 +000010944 BNX2X_ERR("NVRAM config error. BAD phy config. PHY1 config 0x%x, PHY2 config 0x%x\n",
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010945 SHMEM_RD(bp,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010946 dev_info.port_hw_config[port].external_phy_config),
10947 SHMEM_RD(bp,
10948 dev_info.port_hw_config[port].external_phy_config2));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010949 return;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010950 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010951
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010952 if (CHIP_IS_E3(bp))
10953 bp->port.phy_addr = REG_RD(bp, MISC_REG_WC0_CTRL_PHY_ADDR);
10954 else {
10955 switch (switch_cfg) {
10956 case SWITCH_CFG_1G:
10957 bp->port.phy_addr = REG_RD(
10958 bp, NIG_REG_SERDES0_CTRL_PHY_ADDR + port*0x10);
10959 break;
10960 case SWITCH_CFG_10G:
10961 bp->port.phy_addr = REG_RD(
10962 bp, NIG_REG_XGXS0_CTRL_PHY_ADDR + port*0x18);
10963 break;
10964 default:
10965 BNX2X_ERR("BAD switch_cfg link_config 0x%x\n",
10966 bp->port.link_config[0]);
10967 return;
10968 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010969 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010970 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010971 /* mask what we support according to speed_cap_mask per configuration */
10972 for (idx = 0; idx < cfg_size; idx++) {
10973 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010974 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010975 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010976
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010977 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010978 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010979 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010980
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010981 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010982 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010983 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010984
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010985 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010986 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010987 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010988
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010989 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010990 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010991 bp->port.supported[idx] &= ~(SUPPORTED_1000baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010992 SUPPORTED_1000baseT_Full);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010993
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010994 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010995 PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010996 bp->port.supported[idx] &= ~SUPPORTED_2500baseX_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010997
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010998 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010999 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011000 bp->port.supported[idx] &= ~SUPPORTED_10000baseT_Full;
Yaniv Rosnerb8e0d882013-06-20 17:39:11 +030011001
11002 if (!(bp->link_params.speed_cap_mask[idx] &
11003 PORT_HW_CFG_SPEED_CAPABILITY_D0_20G))
11004 bp->port.supported[idx] &= ~SUPPORTED_20000baseKR2_Full;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011005 }
11006
11007 BNX2X_DEV_INFO("supported 0x%x 0x%x\n", bp->port.supported[0],
11008 bp->port.supported[1]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011009}
11010
Bill Pemberton0329aba2012-12-03 09:24:24 -050011011static void bnx2x_link_settings_requested(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011012{
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011013 u32 link_config, idx, cfg_size = 0;
11014 bp->port.advertising[0] = 0;
11015 bp->port.advertising[1] = 0;
11016 switch (bp->link_params.num_phys) {
11017 case 1:
11018 case 2:
11019 cfg_size = 1;
11020 break;
11021 case 3:
11022 cfg_size = 2;
11023 break;
11024 }
11025 for (idx = 0; idx < cfg_size; idx++) {
11026 bp->link_params.req_duplex[idx] = DUPLEX_FULL;
11027 link_config = bp->port.link_config[idx];
11028 switch (link_config & PORT_FEATURE_LINK_SPEED_MASK) {
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011029 case PORT_FEATURE_LINK_SPEED_AUTO:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011030 if (bp->port.supported[idx] & SUPPORTED_Autoneg) {
11031 bp->link_params.req_line_speed[idx] =
11032 SPEED_AUTO_NEG;
11033 bp->port.advertising[idx] |=
11034 bp->port.supported[idx];
Mintz Yuval10bd1f22012-02-15 02:10:30 +000011035 if (bp->link_params.phy[EXT_PHY1].type ==
11036 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
11037 bp->port.advertising[idx] |=
11038 (SUPPORTED_100baseT_Half |
11039 SUPPORTED_100baseT_Full);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011040 } else {
11041 /* force 10G, no AN */
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011042 bp->link_params.req_line_speed[idx] =
11043 SPEED_10000;
11044 bp->port.advertising[idx] |=
11045 (ADVERTISED_10000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011046 ADVERTISED_FIBRE);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011047 continue;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011048 }
11049 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011050
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011051 case PORT_FEATURE_LINK_SPEED_10M_FULL:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011052 if (bp->port.supported[idx] & SUPPORTED_10baseT_Full) {
11053 bp->link_params.req_line_speed[idx] =
11054 SPEED_10;
11055 bp->port.advertising[idx] |=
11056 (ADVERTISED_10baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011057 ADVERTISED_TP);
11058 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000011059 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011060 link_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011061 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011062 return;
11063 }
11064 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011065
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011066 case PORT_FEATURE_LINK_SPEED_10M_HALF:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011067 if (bp->port.supported[idx] & SUPPORTED_10baseT_Half) {
11068 bp->link_params.req_line_speed[idx] =
11069 SPEED_10;
11070 bp->link_params.req_duplex[idx] =
11071 DUPLEX_HALF;
11072 bp->port.advertising[idx] |=
11073 (ADVERTISED_10baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011074 ADVERTISED_TP);
11075 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000011076 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011077 link_config,
11078 bp->link_params.speed_cap_mask[idx]);
11079 return;
11080 }
11081 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011082
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011083 case PORT_FEATURE_LINK_SPEED_100M_FULL:
11084 if (bp->port.supported[idx] &
11085 SUPPORTED_100baseT_Full) {
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011086 bp->link_params.req_line_speed[idx] =
11087 SPEED_100;
11088 bp->port.advertising[idx] |=
11089 (ADVERTISED_100baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011090 ADVERTISED_TP);
11091 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000011092 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011093 link_config,
11094 bp->link_params.speed_cap_mask[idx]);
11095 return;
11096 }
11097 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011098
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011099 case PORT_FEATURE_LINK_SPEED_100M_HALF:
11100 if (bp->port.supported[idx] &
11101 SUPPORTED_100baseT_Half) {
11102 bp->link_params.req_line_speed[idx] =
11103 SPEED_100;
11104 bp->link_params.req_duplex[idx] =
11105 DUPLEX_HALF;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011106 bp->port.advertising[idx] |=
11107 (ADVERTISED_100baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011108 ADVERTISED_TP);
11109 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000011110 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011111 link_config,
11112 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011113 return;
11114 }
11115 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011116
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011117 case PORT_FEATURE_LINK_SPEED_1G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011118 if (bp->port.supported[idx] &
11119 SUPPORTED_1000baseT_Full) {
11120 bp->link_params.req_line_speed[idx] =
11121 SPEED_1000;
11122 bp->port.advertising[idx] |=
11123 (ADVERTISED_1000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011124 ADVERTISED_TP);
11125 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000011126 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011127 link_config,
11128 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011129 return;
11130 }
11131 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011132
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011133 case PORT_FEATURE_LINK_SPEED_2_5G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011134 if (bp->port.supported[idx] &
11135 SUPPORTED_2500baseX_Full) {
11136 bp->link_params.req_line_speed[idx] =
11137 SPEED_2500;
11138 bp->port.advertising[idx] |=
11139 (ADVERTISED_2500baseX_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011140 ADVERTISED_TP);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011141 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000011142 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011143 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011144 bp->link_params.speed_cap_mask[idx]);
11145 return;
11146 }
11147 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011148
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011149 case PORT_FEATURE_LINK_SPEED_10G_CX4:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011150 if (bp->port.supported[idx] &
11151 SUPPORTED_10000baseT_Full) {
11152 bp->link_params.req_line_speed[idx] =
11153 SPEED_10000;
11154 bp->port.advertising[idx] |=
11155 (ADVERTISED_10000baseT_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011156 ADVERTISED_FIBRE);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011157 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000011158 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011159 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011160 bp->link_params.speed_cap_mask[idx]);
11161 return;
11162 }
11163 break;
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000011164 case PORT_FEATURE_LINK_SPEED_20G:
11165 bp->link_params.req_line_speed[idx] = SPEED_20000;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011166
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000011167 break;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011168 default:
Merav Sicron51c1a582012-03-18 10:33:38 +000011169 BNX2X_ERR("NVRAM config error. BAD link speed link_config 0x%x\n",
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000011170 link_config);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011171 bp->link_params.req_line_speed[idx] =
11172 SPEED_AUTO_NEG;
11173 bp->port.advertising[idx] =
11174 bp->port.supported[idx];
11175 break;
11176 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011177
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011178 bp->link_params.req_flow_ctrl[idx] = (link_config &
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011179 PORT_FEATURE_FLOW_CONTROL_MASK);
Yuval Mintzcd1dfce2012-12-02 04:05:56 +000011180 if (bp->link_params.req_flow_ctrl[idx] ==
11181 BNX2X_FLOW_CTRL_AUTO) {
11182 if (!(bp->port.supported[idx] & SUPPORTED_Autoneg))
11183 bp->link_params.req_flow_ctrl[idx] =
11184 BNX2X_FLOW_CTRL_NONE;
11185 else
11186 bnx2x_set_requested_fc(bp);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011187 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011188
Merav Sicron51c1a582012-03-18 10:33:38 +000011189 BNX2X_DEV_INFO("req_line_speed %d req_duplex %d req_flow_ctrl 0x%x advertising 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011190 bp->link_params.req_line_speed[idx],
11191 bp->link_params.req_duplex[idx],
11192 bp->link_params.req_flow_ctrl[idx],
11193 bp->port.advertising[idx]);
11194 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011195}
11196
Bill Pemberton0329aba2012-12-03 09:24:24 -050011197static void bnx2x_set_mac_buf(u8 *mac_buf, u32 mac_lo, u16 mac_hi)
Michael Chane665bfd2009-10-10 13:46:54 +000011198{
Yuval Mintz86564c32013-01-23 03:21:50 +000011199 __be16 mac_hi_be = cpu_to_be16(mac_hi);
11200 __be32 mac_lo_be = cpu_to_be32(mac_lo);
11201 memcpy(mac_buf, &mac_hi_be, sizeof(mac_hi_be));
11202 memcpy(mac_buf + sizeof(mac_hi_be), &mac_lo_be, sizeof(mac_lo_be));
Michael Chane665bfd2009-10-10 13:46:54 +000011203}
11204
Bill Pemberton0329aba2012-12-03 09:24:24 -050011205static void bnx2x_get_port_hwinfo(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011206{
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011207 int port = BP_PORT(bp);
Eilon Greenstein589abe32009-02-12 08:36:55 +000011208 u32 config;
Yuval Mintzc8c60d82012-06-06 17:13:07 +000011209 u32 ext_phy_type, ext_phy_config, eee_mode;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011210
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011211 bp->link_params.bp = bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011212 bp->link_params.port = port;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011213
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011214 bp->link_params.lane_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011215 SHMEM_RD(bp, dev_info.port_hw_config[port].lane_config);
Eilon Greenstein4d295db2009-07-21 05:47:47 +000011216
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011217 bp->link_params.speed_cap_mask[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011218 SHMEM_RD(bp,
Yaniv Rosnerb0261922013-05-01 04:27:57 +000011219 dev_info.port_hw_config[port].speed_capability_mask) &
11220 PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011221 bp->link_params.speed_cap_mask[1] =
11222 SHMEM_RD(bp,
Yaniv Rosnerb0261922013-05-01 04:27:57 +000011223 dev_info.port_hw_config[port].speed_capability_mask2) &
11224 PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011225 bp->port.link_config[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011226 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config);
11227
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011228 bp->port.link_config[1] =
11229 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config2);
Eilon Greensteinc2c8b032009-02-12 08:37:14 +000011230
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011231 bp->link_params.multi_phy_config =
11232 SHMEM_RD(bp, dev_info.port_hw_config[port].multi_phy_config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +000011233 /* If the device is capable of WoL, set the default state according
11234 * to the HW
11235 */
Eilon Greenstein4d295db2009-07-21 05:47:47 +000011236 config = SHMEM_RD(bp, dev_info.port_feature_config[port].config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +000011237 bp->wol = (!(bp->flags & NO_WOL_FLAG) &&
11238 (config & PORT_FEATURE_WOL_ENABLED));
11239
Yuval Mintz4ba76992013-01-14 05:11:45 +000011240 if ((config & PORT_FEAT_CFG_STORAGE_PERSONALITY_MASK) ==
11241 PORT_FEAT_CFG_STORAGE_PERSONALITY_FCOE && !IS_MF(bp))
11242 bp->flags |= NO_ISCSI_FLAG;
11243 if ((config & PORT_FEAT_CFG_STORAGE_PERSONALITY_MASK) ==
11244 PORT_FEAT_CFG_STORAGE_PERSONALITY_ISCSI && !(IS_MF(bp)))
11245 bp->flags |= NO_FCOE_FLAG;
11246
Merav Sicron51c1a582012-03-18 10:33:38 +000011247 BNX2X_DEV_INFO("lane_config 0x%08x speed_cap_mask0 0x%08x link_config0 0x%08x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011248 bp->link_params.lane_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011249 bp->link_params.speed_cap_mask[0],
11250 bp->port.link_config[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011251
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011252 bp->link_params.switch_cfg = (bp->port.link_config[0] &
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011253 PORT_FEATURE_CONNECTED_SWITCH_MASK);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011254 bnx2x_phy_probe(&bp->link_params);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011255 bnx2x_link_settings_supported(bp, bp->link_params.switch_cfg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011256
11257 bnx2x_link_settings_requested(bp);
11258
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011259 /*
11260 * If connected directly, work with the internal PHY, otherwise, work
11261 * with the external PHY
11262 */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011263 ext_phy_config =
11264 SHMEM_RD(bp,
11265 dev_info.port_hw_config[port].external_phy_config);
11266 ext_phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011267 if (ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT)
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011268 bp->mdio.prtad = bp->port.phy_addr;
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011269
11270 else if ((ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) &&
11271 (ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN))
11272 bp->mdio.prtad =
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011273 XGXS_EXT_PHY_ADDR(ext_phy_config);
Yaniv Rosner5866df62011-01-30 04:15:07 +000011274
Yuval Mintzc8c60d82012-06-06 17:13:07 +000011275 /* Configure link feature according to nvram value */
11276 eee_mode = (((SHMEM_RD(bp, dev_info.
11277 port_feature_config[port].eee_power_mode)) &
11278 PORT_FEAT_CFG_EEE_POWER_MODE_MASK) >>
11279 PORT_FEAT_CFG_EEE_POWER_MODE_SHIFT);
11280 if (eee_mode != PORT_FEAT_CFG_EEE_POWER_MODE_DISABLED) {
11281 bp->link_params.eee_mode = EEE_MODE_ADV_LPI |
11282 EEE_MODE_ENABLE_LPI |
11283 EEE_MODE_OUTPUT_TIME;
11284 } else {
11285 bp->link_params.eee_mode = 0;
11286 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011287}
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011288
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011289void bnx2x_get_iscsi_info(struct bnx2x *bp)
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011290{
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000011291 u32 no_flags = NO_ISCSI_FLAG;
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011292 int port = BP_PORT(bp);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011293 u32 max_iscsi_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011294 drv_lic_key[port].max_iscsi_conn);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011295
Merav Sicron55c11942012-11-07 00:45:48 +000011296 if (!CNIC_SUPPORT(bp)) {
11297 bp->flags |= no_flags;
11298 return;
11299 }
11300
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011301 /* Get the number of maximum allowed iSCSI connections */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011302 bp->cnic_eth_dev.max_iscsi_conn =
11303 (max_iscsi_conn & BNX2X_MAX_ISCSI_INIT_CONN_MASK) >>
11304 BNX2X_MAX_ISCSI_INIT_CONN_SHIFT;
11305
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011306 BNX2X_DEV_INFO("max_iscsi_conn 0x%x\n",
11307 bp->cnic_eth_dev.max_iscsi_conn);
11308
11309 /*
11310 * If maximum allowed number of connections is zero -
11311 * disable the feature.
11312 */
11313 if (!bp->cnic_eth_dev.max_iscsi_conn)
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000011314 bp->flags |= no_flags;
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011315}
11316
Bill Pemberton0329aba2012-12-03 09:24:24 -050011317static void bnx2x_get_ext_wwn_info(struct bnx2x *bp, int func)
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000011318{
11319 /* Port info */
11320 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
11321 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_upper);
11322 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
11323 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_lower);
11324
11325 /* Node info */
11326 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
11327 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_upper);
11328 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
11329 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_lower);
11330}
Dmitry Kravkov86800192013-05-27 04:08:29 +000011331
11332static int bnx2x_shared_fcoe_funcs(struct bnx2x *bp)
11333{
11334 u8 count = 0;
11335
11336 if (IS_MF(bp)) {
11337 u8 fid;
11338
11339 /* iterate over absolute function ids for this path: */
11340 for (fid = BP_PATH(bp); fid < E2_FUNC_MAX * 2; fid += 2) {
11341 if (IS_MF_SD(bp)) {
11342 u32 cfg = MF_CFG_RD(bp,
11343 func_mf_config[fid].config);
11344
11345 if (!(cfg & FUNC_MF_CFG_FUNC_HIDE) &&
11346 ((cfg & FUNC_MF_CFG_PROTOCOL_MASK) ==
11347 FUNC_MF_CFG_PROTOCOL_FCOE))
11348 count++;
11349 } else {
11350 u32 cfg = MF_CFG_RD(bp,
11351 func_ext_config[fid].
11352 func_cfg);
11353
11354 if ((cfg & MACP_FUNC_CFG_FLAGS_ENABLED) &&
11355 (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD))
11356 count++;
11357 }
11358 }
11359 } else { /* SF */
11360 int port, port_cnt = CHIP_MODE_IS_4_PORT(bp) ? 2 : 1;
11361
11362 for (port = 0; port < port_cnt; port++) {
11363 u32 lic = SHMEM_RD(bp,
11364 drv_lic_key[port].max_fcoe_conn) ^
11365 FW_ENCODE_32BIT_PATTERN;
11366 if (lic)
11367 count++;
11368 }
11369 }
11370
11371 return count;
11372}
11373
Bill Pemberton0329aba2012-12-03 09:24:24 -050011374static void bnx2x_get_fcoe_info(struct bnx2x *bp)
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011375{
11376 int port = BP_PORT(bp);
11377 int func = BP_ABS_FUNC(bp);
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011378 u32 max_fcoe_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
11379 drv_lic_key[port].max_fcoe_conn);
Dmitry Kravkov86800192013-05-27 04:08:29 +000011380 u8 num_fcoe_func = bnx2x_shared_fcoe_funcs(bp);
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011381
Merav Sicron55c11942012-11-07 00:45:48 +000011382 if (!CNIC_SUPPORT(bp)) {
11383 bp->flags |= NO_FCOE_FLAG;
11384 return;
11385 }
11386
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011387 /* Get the number of maximum allowed FCoE connections */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011388 bp->cnic_eth_dev.max_fcoe_conn =
11389 (max_fcoe_conn & BNX2X_MAX_FCOE_INIT_CONN_MASK) >>
11390 BNX2X_MAX_FCOE_INIT_CONN_SHIFT;
11391
Bhanu Prakash Gollapudi0eb43b42013-04-22 19:22:30 +000011392 /* Calculate the number of maximum allowed FCoE tasks */
11393 bp->cnic_eth_dev.max_fcoe_exchanges = MAX_NUM_FCOE_TASKS_PER_ENGINE;
Dmitry Kravkov86800192013-05-27 04:08:29 +000011394
11395 /* check if FCoE resources must be shared between different functions */
11396 if (num_fcoe_func)
11397 bp->cnic_eth_dev.max_fcoe_exchanges /= num_fcoe_func;
Bhanu Prakash Gollapudi0eb43b42013-04-22 19:22:30 +000011398
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011399 /* Read the WWN: */
11400 if (!IS_MF(bp)) {
11401 /* Port info */
11402 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
11403 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000011404 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011405 fcoe_wwn_port_name_upper);
11406 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
11407 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000011408 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011409 fcoe_wwn_port_name_lower);
11410
11411 /* Node info */
11412 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
11413 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000011414 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011415 fcoe_wwn_node_name_upper);
11416 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
11417 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000011418 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011419 fcoe_wwn_node_name_lower);
11420 } else if (!IS_MF_SD(bp)) {
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011421 /*
11422 * Read the WWN info only if the FCoE feature is enabled for
11423 * this function.
11424 */
Yuval Mintz7b5342d2012-09-11 04:34:14 +000011425 if (BNX2X_MF_EXT_PROTOCOL_FCOE(bp) && !CHIP_IS_E1x(bp))
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000011426 bnx2x_get_ext_wwn_info(bp, func);
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011427
Yuval Mintz382e5132012-12-02 04:05:51 +000011428 } else if (IS_MF_FCOE_SD(bp) && !CHIP_IS_E1x(bp)) {
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000011429 bnx2x_get_ext_wwn_info(bp, func);
Yuval Mintz382e5132012-12-02 04:05:51 +000011430 }
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011431
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011432 BNX2X_DEV_INFO("max_fcoe_conn 0x%x\n", bp->cnic_eth_dev.max_fcoe_conn);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011433
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011434 /*
11435 * If maximum allowed number of connections is zero -
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011436 * disable the feature.
11437 */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011438 if (!bp->cnic_eth_dev.max_fcoe_conn)
11439 bp->flags |= NO_FCOE_FLAG;
11440}
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011441
Bill Pemberton0329aba2012-12-03 09:24:24 -050011442static void bnx2x_get_cnic_info(struct bnx2x *bp)
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011443{
11444 /*
11445 * iSCSI may be dynamically disabled but reading
11446 * info here we will decrease memory usage by driver
11447 * if the feature is disabled for good
11448 */
11449 bnx2x_get_iscsi_info(bp);
11450 bnx2x_get_fcoe_info(bp);
11451}
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011452
Bill Pemberton0329aba2012-12-03 09:24:24 -050011453static void bnx2x_get_cnic_mac_hwinfo(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +000011454{
11455 u32 val, val2;
11456 int func = BP_ABS_FUNC(bp);
11457 int port = BP_PORT(bp);
11458 u8 *iscsi_mac = bp->cnic_eth_dev.iscsi_mac;
11459 u8 *fip_mac = bp->fip_mac;
11460
11461 if (IS_MF(bp)) {
11462 /* iSCSI and FCoE NPAR MACs: if there is no either iSCSI or
11463 * FCoE MAC then the appropriate feature should be disabled.
11464 * In non SD mode features configuration comes from struct
11465 * func_ext_config.
11466 */
11467 if (!IS_MF_SD(bp) && !CHIP_IS_E1x(bp)) {
11468 u32 cfg = MF_CFG_RD(bp, func_ext_config[func].func_cfg);
11469 if (cfg & MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD) {
11470 val2 = MF_CFG_RD(bp, func_ext_config[func].
11471 iscsi_mac_addr_upper);
11472 val = MF_CFG_RD(bp, func_ext_config[func].
11473 iscsi_mac_addr_lower);
11474 bnx2x_set_mac_buf(iscsi_mac, val, val2);
11475 BNX2X_DEV_INFO
11476 ("Read iSCSI MAC: %pM\n", iscsi_mac);
11477 } else {
11478 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
11479 }
11480
11481 if (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD) {
11482 val2 = MF_CFG_RD(bp, func_ext_config[func].
11483 fcoe_mac_addr_upper);
11484 val = MF_CFG_RD(bp, func_ext_config[func].
11485 fcoe_mac_addr_lower);
11486 bnx2x_set_mac_buf(fip_mac, val, val2);
11487 BNX2X_DEV_INFO
11488 ("Read FCoE L2 MAC: %pM\n", fip_mac);
11489 } else {
11490 bp->flags |= NO_FCOE_FLAG;
11491 }
11492
11493 bp->mf_ext_config = cfg;
11494
11495 } else { /* SD MODE */
11496 if (BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp)) {
11497 /* use primary mac as iscsi mac */
11498 memcpy(iscsi_mac, bp->dev->dev_addr, ETH_ALEN);
11499
11500 BNX2X_DEV_INFO("SD ISCSI MODE\n");
11501 BNX2X_DEV_INFO
11502 ("Read iSCSI MAC: %pM\n", iscsi_mac);
11503 } else if (BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp)) {
11504 /* use primary mac as fip mac */
11505 memcpy(fip_mac, bp->dev->dev_addr, ETH_ALEN);
11506 BNX2X_DEV_INFO("SD FCoE MODE\n");
11507 BNX2X_DEV_INFO
11508 ("Read FIP MAC: %pM\n", fip_mac);
11509 }
11510 }
11511
Yuval Mintz82594f82013-03-11 05:17:51 +000011512 /* If this is a storage-only interface, use SAN mac as
11513 * primary MAC. Notice that for SD this is already the case,
11514 * as the SAN mac was copied from the primary MAC.
11515 */
11516 if (IS_MF_FCOE_AFEX(bp))
Merav Sicron55c11942012-11-07 00:45:48 +000011517 memcpy(bp->dev->dev_addr, fip_mac, ETH_ALEN);
Merav Sicron55c11942012-11-07 00:45:48 +000011518 } else {
11519 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
11520 iscsi_mac_upper);
11521 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
11522 iscsi_mac_lower);
11523 bnx2x_set_mac_buf(iscsi_mac, val, val2);
11524
11525 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
11526 fcoe_fip_mac_upper);
11527 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
11528 fcoe_fip_mac_lower);
11529 bnx2x_set_mac_buf(fip_mac, val, val2);
11530 }
11531
11532 /* Disable iSCSI OOO if MAC configuration is invalid. */
11533 if (!is_valid_ether_addr(iscsi_mac)) {
11534 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
11535 memset(iscsi_mac, 0, ETH_ALEN);
11536 }
11537
11538 /* Disable FCoE if MAC configuration is invalid. */
11539 if (!is_valid_ether_addr(fip_mac)) {
11540 bp->flags |= NO_FCOE_FLAG;
11541 memset(bp->fip_mac, 0, ETH_ALEN);
11542 }
11543}
11544
Bill Pemberton0329aba2012-12-03 09:24:24 -050011545static void bnx2x_get_mac_hwinfo(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011546{
11547 u32 val, val2;
11548 int func = BP_ABS_FUNC(bp);
11549 int port = BP_PORT(bp);
11550
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011551 /* Zero primary MAC configuration */
11552 memset(bp->dev->dev_addr, 0, ETH_ALEN);
11553
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011554 if (BP_NOMCP(bp)) {
11555 BNX2X_ERROR("warning: random MAC workaround active\n");
Danny Kukawka7ce5d222012-02-15 06:45:40 +000011556 eth_hw_addr_random(bp->dev);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011557 } else if (IS_MF(bp)) {
11558 val2 = MF_CFG_RD(bp, func_mf_config[func].mac_upper);
11559 val = MF_CFG_RD(bp, func_mf_config[func].mac_lower);
11560 if ((val2 != FUNC_MF_CFG_UPPERMAC_DEFAULT) &&
11561 (val != FUNC_MF_CFG_LOWERMAC_DEFAULT))
11562 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
11563
Merav Sicron55c11942012-11-07 00:45:48 +000011564 if (CNIC_SUPPORT(bp))
11565 bnx2x_get_cnic_mac_hwinfo(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011566 } else {
11567 /* in SF read MACs from port configuration */
11568 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
11569 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
11570 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
11571
Merav Sicron55c11942012-11-07 00:45:48 +000011572 if (CNIC_SUPPORT(bp))
11573 bnx2x_get_cnic_mac_hwinfo(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011574 }
11575
Yuval Mintz3d7d5622013-10-09 16:06:28 +020011576 if (!BP_NOMCP(bp)) {
11577 /* Read physical port identifier from shmem */
11578 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
11579 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
11580 bnx2x_set_mac_buf(bp->phys_port_id, val, val2);
11581 bp->flags |= HAS_PHYS_PORT_ID;
11582 }
11583
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011584 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr, ETH_ALEN);
Michael Chan37b091b2009-10-10 13:46:55 +000011585
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011586 if (!bnx2x_is_valid_ether_addr(bp, bp->dev->dev_addr))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011587 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000011588 "bad Ethernet MAC address configuration: %pM\n"
11589 "change it manually before bringing up the appropriate network interface\n",
Joe Perches0f9dad12011-08-14 12:16:19 +000011590 bp->dev->dev_addr);
Yuval Mintz79642112012-12-02 04:05:50 +000011591}
Merav Sicron51c1a582012-03-18 10:33:38 +000011592
Bill Pemberton0329aba2012-12-03 09:24:24 -050011593static bool bnx2x_get_dropless_info(struct bnx2x *bp)
Yuval Mintz79642112012-12-02 04:05:50 +000011594{
11595 int tmp;
11596 u32 cfg;
Merav Sicron51c1a582012-03-18 10:33:38 +000011597
Yuval Mintzaeeddb82013-08-19 09:11:59 +030011598 if (IS_VF(bp))
11599 return 0;
11600
Yuval Mintz79642112012-12-02 04:05:50 +000011601 if (IS_MF(bp) && !CHIP_IS_E1x(bp)) {
11602 /* Take function: tmp = func */
11603 tmp = BP_ABS_FUNC(bp);
11604 cfg = MF_CFG_RD(bp, func_ext_config[tmp].func_cfg);
11605 cfg = !!(cfg & MACP_FUNC_CFG_PAUSE_ON_HOST_RING);
11606 } else {
11607 /* Take port: tmp = port */
11608 tmp = BP_PORT(bp);
11609 cfg = SHMEM_RD(bp,
11610 dev_info.port_hw_config[tmp].generic_features);
11611 cfg = !!(cfg & PORT_HW_CFG_PAUSE_ON_HOST_RING_ENABLED);
11612 }
11613 return cfg;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011614}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011615
Bill Pemberton0329aba2012-12-03 09:24:24 -050011616static int bnx2x_get_hwinfo(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011617{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011618 int /*abs*/func = BP_ABS_FUNC(bp);
David S. Millerb8ee8322011-04-17 16:56:12 -070011619 int vn;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011620 u32 val = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011621 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011622
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011623 bnx2x_get_common_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011624
Ariel Elior6383c0b2011-07-14 08:31:57 +000011625 /*
11626 * initialize IGU parameters
11627 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011628 if (CHIP_IS_E1x(bp)) {
11629 bp->common.int_block = INT_BLOCK_HC;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011630
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011631 bp->igu_dsb_id = DEF_SB_IGU_ID;
11632 bp->igu_base_sb = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011633 } else {
11634 bp->common.int_block = INT_BLOCK_IGU;
David S. Miller8decf862011-09-22 03:23:13 -040011635
Yuval Mintz16a5fd92013-06-02 00:06:18 +000011636 /* do not allow device reset during IGU info processing */
David S. Miller8decf862011-09-22 03:23:13 -040011637 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
11638
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011639 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011640
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011641 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011642 int tout = 5000;
11643
11644 BNX2X_DEV_INFO("FORCING Normal Mode\n");
11645
11646 val &= ~(IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN);
11647 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION, val);
11648 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x7f);
11649
11650 while (tout && REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
11651 tout--;
Yuval Mintz0926d492013-01-23 03:21:45 +000011652 usleep_range(1000, 2000);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011653 }
11654
11655 if (REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
11656 dev_err(&bp->pdev->dev,
11657 "FORCING Normal Mode failed!!!\n");
Barak Witkowski9b341bb2012-12-02 04:05:52 +000011658 bnx2x_release_hw_lock(bp,
11659 HW_LOCK_RESOURCE_RESET);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011660 return -EPERM;
11661 }
11662 }
11663
11664 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
11665 BNX2X_DEV_INFO("IGU Backward Compatible Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011666 bp->common.int_block |= INT_BLOCK_MODE_BW_COMP;
11667 } else
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011668 BNX2X_DEV_INFO("IGU Normal Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011669
Barak Witkowski9b341bb2012-12-02 04:05:52 +000011670 rc = bnx2x_get_igu_cam_info(bp);
David S. Miller8decf862011-09-22 03:23:13 -040011671 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
Barak Witkowski9b341bb2012-12-02 04:05:52 +000011672 if (rc)
11673 return rc;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011674 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011675
11676 /*
11677 * set base FW non-default (fast path) status block id, this value is
11678 * used to initialize the fw_sb_id saved on the fp/queue structure to
11679 * determine the id used by the FW.
11680 */
11681 if (CHIP_IS_E1x(bp))
11682 bp->base_fw_ndsb = BP_PORT(bp) * FP_SB_MAX_E1x + BP_L_ID(bp);
11683 else /*
11684 * 57712 - we currently use one FW SB per IGU SB (Rx and Tx of
11685 * the same queue are indicated on the same IGU SB). So we prefer
11686 * FW and IGU SBs to be the same value.
11687 */
11688 bp->base_fw_ndsb = bp->igu_base_sb;
11689
11690 BNX2X_DEV_INFO("igu_dsb_id %d igu_base_sb %d igu_sb_cnt %d\n"
11691 "base_fw_ndsb %d\n", bp->igu_dsb_id, bp->igu_base_sb,
11692 bp->igu_sb_cnt, bp->base_fw_ndsb);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011693
11694 /*
11695 * Initialize MF configuration
11696 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011697
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000011698 bp->mf_ov = 0;
11699 bp->mf_mode = 0;
David S. Miller8decf862011-09-22 03:23:13 -040011700 vn = BP_VN(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011701
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011702 if (!CHIP_IS_E1(bp) && !BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011703 BNX2X_DEV_INFO("shmem2base 0x%x, size %d, mfcfg offset %d\n",
11704 bp->common.shmem2_base, SHMEM2_RD(bp, size),
11705 (u32)offsetof(struct shmem2_region, mf_cfg_addr));
11706
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011707 if (SHMEM2_HAS(bp, mf_cfg_addr))
11708 bp->common.mf_cfg_base = SHMEM2_RD(bp, mf_cfg_addr);
11709 else
11710 bp->common.mf_cfg_base = bp->common.shmem_base +
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011711 offsetof(struct shmem_region, func_mb) +
11712 E1H_FUNC_MAX * sizeof(struct drv_func_mb);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011713 /*
11714 * get mf configuration:
Yuval Mintz16a5fd92013-06-02 00:06:18 +000011715 * 1. Existence of MF configuration
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011716 * 2. MAC address must be legal (check only upper bytes)
11717 * for Switch-Independent mode;
11718 * OVLAN must be legal for Switch-Dependent mode
11719 * 3. SF_MODE configures specific MF mode
11720 */
11721 if (bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
11722 /* get mf configuration */
11723 val = SHMEM_RD(bp,
11724 dev_info.shared_feature_config.config);
11725 val &= SHARED_FEAT_CFG_FORCE_SF_MODE_MASK;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011726
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011727 switch (val) {
11728 case SHARED_FEAT_CFG_FORCE_SF_MODE_SWITCH_INDEPT:
11729 val = MF_CFG_RD(bp, func_mf_config[func].
11730 mac_upper);
11731 /* check for legal mac (upper bytes)*/
11732 if (val != 0xffff) {
11733 bp->mf_mode = MULTI_FUNCTION_SI;
11734 bp->mf_config[vn] = MF_CFG_RD(bp,
11735 func_mf_config[func].config);
11736 } else
Merav Sicron51c1a582012-03-18 10:33:38 +000011737 BNX2X_DEV_INFO("illegal MAC address for SI\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011738 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000011739 case SHARED_FEAT_CFG_FORCE_SF_MODE_AFEX_MODE:
11740 if ((!CHIP_IS_E1x(bp)) &&
11741 (MF_CFG_RD(bp, func_mf_config[func].
11742 mac_upper) != 0xffff) &&
11743 (SHMEM2_HAS(bp,
11744 afex_driver_support))) {
11745 bp->mf_mode = MULTI_FUNCTION_AFEX;
11746 bp->mf_config[vn] = MF_CFG_RD(bp,
11747 func_mf_config[func].config);
11748 } else {
11749 BNX2X_DEV_INFO("can not configure afex mode\n");
11750 }
11751 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011752 case SHARED_FEAT_CFG_FORCE_SF_MODE_MF_ALLOWED:
11753 /* get OV configuration */
11754 val = MF_CFG_RD(bp,
11755 func_mf_config[FUNC_0].e1hov_tag);
11756 val &= FUNC_MF_CFG_E1HOV_TAG_MASK;
11757
11758 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
11759 bp->mf_mode = MULTI_FUNCTION_SD;
11760 bp->mf_config[vn] = MF_CFG_RD(bp,
11761 func_mf_config[func].config);
11762 } else
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000011763 BNX2X_DEV_INFO("illegal OV for SD\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011764 break;
Ariel Elior3786b942013-03-11 05:17:44 +000011765 case SHARED_FEAT_CFG_FORCE_SF_MODE_FORCED_SF:
11766 bp->mf_config[vn] = 0;
11767 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011768 default:
11769 /* Unknown configuration: reset mf_config */
11770 bp->mf_config[vn] = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +000011771 BNX2X_DEV_INFO("unknown MF mode 0x%x\n", val);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011772 }
11773 }
11774
Eilon Greenstein2691d512009-08-12 08:22:08 +000011775 BNX2X_DEV_INFO("%s function mode\n",
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000011776 IS_MF(bp) ? "multi" : "single");
Eilon Greenstein2691d512009-08-12 08:22:08 +000011777
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011778 switch (bp->mf_mode) {
11779 case MULTI_FUNCTION_SD:
11780 val = MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
11781 FUNC_MF_CFG_E1HOV_TAG_MASK;
Eilon Greenstein2691d512009-08-12 08:22:08 +000011782 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000011783 bp->mf_ov = val;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011784 bp->path_has_ovlan = true;
11785
Merav Sicron51c1a582012-03-18 10:33:38 +000011786 BNX2X_DEV_INFO("MF OV for func %d is %d (0x%04x)\n",
11787 func, bp->mf_ov, bp->mf_ov);
Eilon Greenstein2691d512009-08-12 08:22:08 +000011788 } else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011789 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000011790 "No valid MF OV for func %d, aborting\n",
11791 func);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011792 return -EPERM;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011793 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011794 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000011795 case MULTI_FUNCTION_AFEX:
11796 BNX2X_DEV_INFO("func %d is in MF afex mode\n", func);
11797 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011798 case MULTI_FUNCTION_SI:
Merav Sicron51c1a582012-03-18 10:33:38 +000011799 BNX2X_DEV_INFO("func %d is in MF switch-independent mode\n",
11800 func);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011801 break;
11802 default:
11803 if (vn) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011804 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000011805 "VN %d is in a single function mode, aborting\n",
11806 vn);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011807 return -EPERM;
Eilon Greenstein2691d512009-08-12 08:22:08 +000011808 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011809 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011810 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011811
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011812 /* check if other port on the path needs ovlan:
11813 * Since MF configuration is shared between ports
11814 * Possible mixed modes are only
11815 * {SF, SI} {SF, SD} {SD, SF} {SI, SF}
11816 */
11817 if (CHIP_MODE_IS_4_PORT(bp) &&
11818 !bp->path_has_ovlan &&
11819 !IS_MF(bp) &&
11820 bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
11821 u8 other_port = !BP_PORT(bp);
11822 u8 other_func = BP_PATH(bp) + 2*other_port;
11823 val = MF_CFG_RD(bp,
11824 func_mf_config[other_func].e1hov_tag);
11825 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT)
11826 bp->path_has_ovlan = true;
11827 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011828 }
11829
Dmitry Kravkove8485822014-01-05 18:33:50 +020011830 /* adjust igu_sb_cnt to MF for E1H */
11831 if (CHIP_IS_E1H(bp) && IS_MF(bp))
11832 bp->igu_sb_cnt = min_t(u8, bp->igu_sb_cnt, E1H_MAX_MF_SB_COUNT);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011833
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011834 /* port info */
11835 bnx2x_get_port_hwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011836
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011837 /* Get MAC addresses */
11838 bnx2x_get_mac_hwinfo(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011839
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011840 bnx2x_get_cnic_info(bp);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011841
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011842 return rc;
11843}
11844
Bill Pemberton0329aba2012-12-03 09:24:24 -050011845static void bnx2x_read_fwinfo(struct bnx2x *bp)
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011846{
11847 int cnt, i, block_end, rodi;
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011848 char vpd_start[BNX2X_VPD_LEN+1];
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011849 char str_id_reg[VENDOR_ID_LEN+1];
11850 char str_id_cap[VENDOR_ID_LEN+1];
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011851 char *vpd_data;
11852 char *vpd_extended_data = NULL;
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011853 u8 len;
11854
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011855 cnt = pci_read_vpd(bp->pdev, 0, BNX2X_VPD_LEN, vpd_start);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011856 memset(bp->fw_ver, 0, sizeof(bp->fw_ver));
11857
11858 if (cnt < BNX2X_VPD_LEN)
11859 goto out_not_found;
11860
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011861 /* VPD RO tag should be first tag after identifier string, hence
11862 * we should be able to find it in first BNX2X_VPD_LEN chars
11863 */
11864 i = pci_vpd_find_tag(vpd_start, 0, BNX2X_VPD_LEN,
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011865 PCI_VPD_LRDT_RO_DATA);
11866 if (i < 0)
11867 goto out_not_found;
11868
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011869 block_end = i + PCI_VPD_LRDT_TAG_SIZE +
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011870 pci_vpd_lrdt_size(&vpd_start[i]);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011871
11872 i += PCI_VPD_LRDT_TAG_SIZE;
11873
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011874 if (block_end > BNX2X_VPD_LEN) {
11875 vpd_extended_data = kmalloc(block_end, GFP_KERNEL);
11876 if (vpd_extended_data == NULL)
11877 goto out_not_found;
11878
11879 /* read rest of vpd image into vpd_extended_data */
11880 memcpy(vpd_extended_data, vpd_start, BNX2X_VPD_LEN);
11881 cnt = pci_read_vpd(bp->pdev, BNX2X_VPD_LEN,
11882 block_end - BNX2X_VPD_LEN,
11883 vpd_extended_data + BNX2X_VPD_LEN);
11884 if (cnt < (block_end - BNX2X_VPD_LEN))
11885 goto out_not_found;
11886 vpd_data = vpd_extended_data;
11887 } else
11888 vpd_data = vpd_start;
11889
11890 /* now vpd_data holds full vpd content in both cases */
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011891
11892 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
11893 PCI_VPD_RO_KEYWORD_MFR_ID);
11894 if (rodi < 0)
11895 goto out_not_found;
11896
11897 len = pci_vpd_info_field_size(&vpd_data[rodi]);
11898
11899 if (len != VENDOR_ID_LEN)
11900 goto out_not_found;
11901
11902 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
11903
11904 /* vendor specific info */
11905 snprintf(str_id_reg, VENDOR_ID_LEN + 1, "%04x", PCI_VENDOR_ID_DELL);
11906 snprintf(str_id_cap, VENDOR_ID_LEN + 1, "%04X", PCI_VENDOR_ID_DELL);
11907 if (!strncmp(str_id_reg, &vpd_data[rodi], VENDOR_ID_LEN) ||
11908 !strncmp(str_id_cap, &vpd_data[rodi], VENDOR_ID_LEN)) {
11909
11910 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
11911 PCI_VPD_RO_KEYWORD_VENDOR0);
11912 if (rodi >= 0) {
11913 len = pci_vpd_info_field_size(&vpd_data[rodi]);
11914
11915 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
11916
11917 if (len < 32 && (len + rodi) <= BNX2X_VPD_LEN) {
11918 memcpy(bp->fw_ver, &vpd_data[rodi], len);
11919 bp->fw_ver[len] = ' ';
11920 }
11921 }
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011922 kfree(vpd_extended_data);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011923 return;
11924 }
11925out_not_found:
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011926 kfree(vpd_extended_data);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011927 return;
11928}
11929
Bill Pemberton0329aba2012-12-03 09:24:24 -050011930static void bnx2x_set_modes_bitmap(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011931{
11932 u32 flags = 0;
11933
11934 if (CHIP_REV_IS_FPGA(bp))
11935 SET_FLAGS(flags, MODE_FPGA);
11936 else if (CHIP_REV_IS_EMUL(bp))
11937 SET_FLAGS(flags, MODE_EMUL);
11938 else
11939 SET_FLAGS(flags, MODE_ASIC);
11940
11941 if (CHIP_MODE_IS_4_PORT(bp))
11942 SET_FLAGS(flags, MODE_PORT4);
11943 else
11944 SET_FLAGS(flags, MODE_PORT2);
11945
11946 if (CHIP_IS_E2(bp))
11947 SET_FLAGS(flags, MODE_E2);
11948 else if (CHIP_IS_E3(bp)) {
11949 SET_FLAGS(flags, MODE_E3);
11950 if (CHIP_REV(bp) == CHIP_REV_Ax)
11951 SET_FLAGS(flags, MODE_E3_A0);
Ariel Elior6383c0b2011-07-14 08:31:57 +000011952 else /*if (CHIP_REV(bp) == CHIP_REV_Bx)*/
11953 SET_FLAGS(flags, MODE_E3_B0 | MODE_COS3);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011954 }
11955
11956 if (IS_MF(bp)) {
11957 SET_FLAGS(flags, MODE_MF);
11958 switch (bp->mf_mode) {
11959 case MULTI_FUNCTION_SD:
11960 SET_FLAGS(flags, MODE_MF_SD);
11961 break;
11962 case MULTI_FUNCTION_SI:
11963 SET_FLAGS(flags, MODE_MF_SI);
11964 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000011965 case MULTI_FUNCTION_AFEX:
11966 SET_FLAGS(flags, MODE_MF_AFEX);
11967 break;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011968 }
11969 } else
11970 SET_FLAGS(flags, MODE_SF);
11971
11972#if defined(__LITTLE_ENDIAN)
11973 SET_FLAGS(flags, MODE_LITTLE_ENDIAN);
11974#else /*(__BIG_ENDIAN)*/
11975 SET_FLAGS(flags, MODE_BIG_ENDIAN);
11976#endif
11977 INIT_MODE_FLAGS(bp) = flags;
11978}
11979
Bill Pemberton0329aba2012-12-03 09:24:24 -050011980static int bnx2x_init_bp(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011981{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011982 int func;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011983 int rc;
11984
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011985 mutex_init(&bp->port.phy_mutex);
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -070011986 mutex_init(&bp->fw_mb_mutex);
Yuval Mintz42f82772014-03-23 18:12:23 +020011987 mutex_init(&bp->drv_info_mutex);
11988 bp->drv_info_mng_owner = false;
David S. Millerbb7e95c2010-07-27 21:01:35 -070011989 spin_lock_init(&bp->stats_lock);
Dmitry Kravkov507393e2013-08-13 02:24:59 +030011990 sema_init(&bp->stats_sema, 1);
Merav Sicron55c11942012-11-07 00:45:48 +000011991
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080011992 INIT_DELAYED_WORK(&bp->sp_task, bnx2x_sp_task);
Ariel Elior7be08a72011-07-14 08:31:19 +000011993 INIT_DELAYED_WORK(&bp->sp_rtnl_task, bnx2x_sp_rtnl_task);
Yaniv Rosner3deb8162011-06-14 01:34:33 +000011994 INIT_DELAYED_WORK(&bp->period_task, bnx2x_period_task);
Yuval Mintz370d4a22014-03-23 18:12:24 +020011995 INIT_DELAYED_WORK(&bp->iov_task, bnx2x_iov_task);
Ariel Elior1ab44342013-01-01 05:22:23 +000011996 if (IS_PF(bp)) {
11997 rc = bnx2x_get_hwinfo(bp);
11998 if (rc)
11999 return rc;
12000 } else {
Ariel Eliore09b74d2013-05-27 04:08:26 +000012001 eth_zero_addr(bp->dev->dev_addr);
Ariel Elior1ab44342013-01-01 05:22:23 +000012002 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012003
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012004 bnx2x_set_modes_bitmap(bp);
12005
12006 rc = bnx2x_alloc_mem_bp(bp);
12007 if (rc)
12008 return rc;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012009
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000012010 bnx2x_read_fwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000012011
12012 func = BP_FUNC(bp);
12013
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012014 /* need to reset chip if undi was active */
Ariel Elior1ab44342013-01-01 05:22:23 +000012015 if (IS_PF(bp) && !BP_NOMCP(bp)) {
Yuval Mintz452427b2012-03-26 20:47:07 +000012016 /* init fw_seq */
12017 bp->fw_seq =
12018 SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
12019 DRV_MSG_SEQ_NUMBER_MASK;
12020 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
12021
Yuval Mintz91ebb922013-12-26 09:57:07 +020012022 rc = bnx2x_prev_unload(bp);
12023 if (rc) {
12024 bnx2x_free_mem_bp(bp);
12025 return rc;
12026 }
Yuval Mintz452427b2012-03-26 20:47:07 +000012027 }
12028
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012029 if (CHIP_REV_IS_FPGA(bp))
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012030 dev_err(&bp->pdev->dev, "FPGA detected\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012031
12032 if (BP_NOMCP(bp) && (func == 0))
Merav Sicron51c1a582012-03-18 10:33:38 +000012033 dev_err(&bp->pdev->dev, "MCP disabled, must load devices in order!\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012034
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012035 bp->disable_tpa = disable_tpa;
Barak Witkowskia3348722012-04-23 03:04:46 +000012036 bp->disable_tpa |= IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp);
Michal Schmidt94d9de32014-02-25 16:04:26 +010012037 /* Reduce memory usage in kdump environment by disabling TPA */
12038 bp->disable_tpa |= reset_devices;
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012039
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070012040 /* Set TPA flags */
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012041 if (bp->disable_tpa) {
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000012042 bp->flags &= ~(TPA_ENABLE_FLAG | GRO_ENABLE_FLAG);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070012043 bp->dev->features &= ~NETIF_F_LRO;
12044 } else {
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000012045 bp->flags |= (TPA_ENABLE_FLAG | GRO_ENABLE_FLAG);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070012046 bp->dev->features |= NETIF_F_LRO;
12047 }
12048
Eilon Greensteina18f5122009-08-12 08:23:26 +000012049 if (CHIP_IS_E1(bp))
12050 bp->dropless_fc = 0;
12051 else
Yuval Mintz79642112012-12-02 04:05:50 +000012052 bp->dropless_fc = dropless_fc | bnx2x_get_dropless_info(bp);
Eilon Greensteina18f5122009-08-12 08:23:26 +000012053
Eilon Greenstein8d5726c2009-02-12 08:37:19 +000012054 bp->mrrs = mrrs;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070012055
Barak Witkowskia3348722012-04-23 03:04:46 +000012056 bp->tx_ring_size = IS_MF_FCOE_AFEX(bp) ? 0 : MAX_TX_AVAIL;
Ariel Elior1ab44342013-01-01 05:22:23 +000012057 if (IS_VF(bp))
12058 bp->rx_ring_size = MAX_RX_AVAIL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012059
Eilon Greenstein7d323bf2009-11-09 06:09:35 +000012060 /* make sure that the numbers are in the right granularity */
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012061 bp->tx_ticks = (50 / BNX2X_BTR) * BNX2X_BTR;
12062 bp->rx_ticks = (25 / BNX2X_BTR) * BNX2X_BTR;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012063
Michal Schmidtfc543632012-02-14 09:05:46 +000012064 bp->current_interval = CHIP_REV_IS_SLOW(bp) ? 5*HZ : HZ;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012065
12066 init_timer(&bp->timer);
12067 bp->timer.expires = jiffies + bp->current_interval;
12068 bp->timer.data = (unsigned long) bp;
12069 bp->timer.function = bnx2x_timer;
12070
Barak Witkowski0370cf92012-12-02 04:05:55 +000012071 if (SHMEM2_HAS(bp, dcbx_lldp_params_offset) &&
12072 SHMEM2_HAS(bp, dcbx_lldp_dcbx_stat_offset) &&
12073 SHMEM2_RD(bp, dcbx_lldp_params_offset) &&
12074 SHMEM2_RD(bp, dcbx_lldp_dcbx_stat_offset)) {
12075 bnx2x_dcbx_set_state(bp, true, BNX2X_DCBX_ENABLED_ON_NEG_ON);
12076 bnx2x_dcbx_init_params(bp);
12077 } else {
12078 bnx2x_dcbx_set_state(bp, false, BNX2X_DCBX_ENABLED_OFF);
12079 }
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000012080
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012081 if (CHIP_IS_E1x(bp))
12082 bp->cnic_base_cl_id = FP_SB_MAX_E1x;
12083 else
12084 bp->cnic_base_cl_id = FP_SB_MAX_E2;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012085
Ariel Elior6383c0b2011-07-14 08:31:57 +000012086 /* multiple tx priority */
Ariel Elior1ab44342013-01-01 05:22:23 +000012087 if (IS_VF(bp))
12088 bp->max_cos = 1;
12089 else if (CHIP_IS_E1x(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +000012090 bp->max_cos = BNX2X_MULTI_TX_COS_E1X;
Ariel Elior1ab44342013-01-01 05:22:23 +000012091 else if (CHIP_IS_E2(bp) || CHIP_IS_E3A0(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +000012092 bp->max_cos = BNX2X_MULTI_TX_COS_E2_E3A0;
Ariel Elior1ab44342013-01-01 05:22:23 +000012093 else if (CHIP_IS_E3B0(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +000012094 bp->max_cos = BNX2X_MULTI_TX_COS_E3B0;
Ariel Elior1ab44342013-01-01 05:22:23 +000012095 else
12096 BNX2X_ERR("unknown chip %x revision %x\n",
12097 CHIP_NUM(bp), CHIP_REV(bp));
12098 BNX2X_DEV_INFO("set bp->max_cos to %d\n", bp->max_cos);
Ariel Elior6383c0b2011-07-14 08:31:57 +000012099
Merav Sicron55c11942012-11-07 00:45:48 +000012100 /* We need at least one default status block for slow-path events,
12101 * second status block for the L2 queue, and a third status block for
Yuval Mintz16a5fd92013-06-02 00:06:18 +000012102 * CNIC if supported.
Merav Sicron55c11942012-11-07 00:45:48 +000012103 */
Ariel Elior60cad4e2013-09-04 14:09:22 +030012104 if (IS_VF(bp))
12105 bp->min_msix_vec_cnt = 1;
12106 else if (CNIC_SUPPORT(bp))
Merav Sicron55c11942012-11-07 00:45:48 +000012107 bp->min_msix_vec_cnt = 3;
Ariel Elior60cad4e2013-09-04 14:09:22 +030012108 else /* PF w/o cnic */
Merav Sicron55c11942012-11-07 00:45:48 +000012109 bp->min_msix_vec_cnt = 2;
12110 BNX2X_DEV_INFO("bp->min_msix_vec_cnt %d", bp->min_msix_vec_cnt);
12111
Michal Schmidt5bb680d2013-07-01 17:23:06 +020012112 bp->dump_preset_idx = 1;
12113
Michal Kalderoneeed0182014-08-17 16:47:44 +030012114 if (CHIP_IS_E3B0(bp))
12115 bp->flags |= PTP_SUPPORTED;
12116
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012117 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012118}
12119
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +000012120/****************************************************************************
12121* General service functions
12122****************************************************************************/
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012123
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012124/*
12125 * net_device service functions
12126 */
12127
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070012128/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012129static int bnx2x_open(struct net_device *dev)
12130{
12131 struct bnx2x *bp = netdev_priv(dev);
Ariel Elior8395be52013-01-01 05:22:44 +000012132 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012133
Mintz Yuval1355b702012-02-15 02:10:22 +000012134 bp->stats_init = true;
12135
Eilon Greenstein6eccabb2009-01-22 03:37:48 +000012136 netif_carrier_off(dev);
12137
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012138 bnx2x_set_power_state(bp, PCI_D0);
12139
Ariel Eliorad5afc82013-01-01 05:22:26 +000012140 /* If parity had happen during the unload, then attentions
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000012141 * and/or RECOVERY_IN_PROGRES may still be set. In this case we
12142 * want the first function loaded on the current engine to
12143 * complete the recovery.
Ariel Eliorad5afc82013-01-01 05:22:26 +000012144 * Parity recovery is only relevant for PF driver.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000012145 */
Ariel Eliorad5afc82013-01-01 05:22:26 +000012146 if (IS_PF(bp)) {
Yuval Mintz1a6974b2013-10-20 16:51:27 +020012147 int other_engine = BP_PATH(bp) ? 0 : 1;
12148 bool other_load_status, load_status;
12149 bool global = false;
12150
Ariel Eliorad5afc82013-01-01 05:22:26 +000012151 other_load_status = bnx2x_get_load_status(bp, other_engine);
12152 load_status = bnx2x_get_load_status(bp, BP_PATH(bp));
12153 if (!bnx2x_reset_is_done(bp, BP_PATH(bp)) ||
12154 bnx2x_chk_parity_attn(bp, &global, true)) {
12155 do {
12156 /* If there are attentions and they are in a
12157 * global blocks, set the GLOBAL_RESET bit
12158 * regardless whether it will be this function
12159 * that will complete the recovery or not.
12160 */
12161 if (global)
12162 bnx2x_set_reset_global(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000012163
Ariel Eliorad5afc82013-01-01 05:22:26 +000012164 /* Only the first function on the current
12165 * engine should try to recover in open. In case
12166 * of attentions in global blocks only the first
12167 * in the chip should try to recover.
12168 */
12169 if ((!load_status &&
12170 (!global || !other_load_status)) &&
12171 bnx2x_trylock_leader_lock(bp) &&
12172 !bnx2x_leader_reset(bp)) {
12173 netdev_info(bp->dev,
12174 "Recovered in open\n");
12175 break;
12176 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012177
Ariel Eliorad5afc82013-01-01 05:22:26 +000012178 /* recovery has failed... */
12179 bnx2x_set_power_state(bp, PCI_D3hot);
12180 bp->recovery_state = BNX2X_RECOVERY_FAILED;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012181
Ariel Eliorad5afc82013-01-01 05:22:26 +000012182 BNX2X_ERR("Recovery flow hasn't been properly completed yet. Try again later.\n"
12183 "If you still see this message after a few retries then power cycle is required.\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012184
Ariel Eliorad5afc82013-01-01 05:22:26 +000012185 return -EAGAIN;
12186 } while (0);
12187 }
12188 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012189
12190 bp->recovery_state = BNX2X_RECOVERY_DONE;
Ariel Elior8395be52013-01-01 05:22:44 +000012191 rc = bnx2x_nic_load(bp, LOAD_OPEN);
12192 if (rc)
12193 return rc;
Ariel Elior9a8130b2013-09-28 08:46:09 +030012194 return 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012195}
12196
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070012197/* called with rtnl_lock */
Michal Schmidt56ad3152012-02-16 02:38:48 +000012198static int bnx2x_close(struct net_device *dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012199{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012200 struct bnx2x *bp = netdev_priv(dev);
12201
12202 /* Unload the driver, release IRQs */
Yuval Mintz5d07d862012-09-13 02:56:21 +000012203 bnx2x_nic_unload(bp, UNLOAD_CLOSE, false);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000012204
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012205 return 0;
12206}
12207
Eric Dumazet1191cb82012-04-27 21:39:21 +000012208static int bnx2x_init_mcast_macs_list(struct bnx2x *bp,
12209 struct bnx2x_mcast_ramrod_params *p)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012210{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012211 int mc_count = netdev_mc_count(bp->dev);
12212 struct bnx2x_mcast_list_elem *mc_mac =
Joe Perchescd2b0382014-02-20 13:25:51 -080012213 kcalloc(mc_count, sizeof(*mc_mac), GFP_ATOMIC);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012214 struct netdev_hw_addr *ha;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012215
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012216 if (!mc_mac)
12217 return -ENOMEM;
12218
12219 INIT_LIST_HEAD(&p->mcast_list);
12220
12221 netdev_for_each_mc_addr(ha, bp->dev) {
12222 mc_mac->mac = bnx2x_mc_addr(ha);
12223 list_add_tail(&mc_mac->link, &p->mcast_list);
12224 mc_mac++;
12225 }
12226
12227 p->mcast_list_len = mc_count;
12228
12229 return 0;
12230}
12231
Eric Dumazet1191cb82012-04-27 21:39:21 +000012232static void bnx2x_free_mcast_macs_list(
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012233 struct bnx2x_mcast_ramrod_params *p)
12234{
12235 struct bnx2x_mcast_list_elem *mc_mac =
12236 list_first_entry(&p->mcast_list, struct bnx2x_mcast_list_elem,
12237 link);
12238
12239 WARN_ON(!mc_mac);
12240 kfree(mc_mac);
12241}
12242
12243/**
12244 * bnx2x_set_uc_list - configure a new unicast MACs list.
12245 *
12246 * @bp: driver handle
12247 *
12248 * We will use zero (0) as a MAC type for these MACs.
12249 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012250static int bnx2x_set_uc_list(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012251{
12252 int rc;
12253 struct net_device *dev = bp->dev;
12254 struct netdev_hw_addr *ha;
Barak Witkowski15192a82012-06-19 07:48:28 +000012255 struct bnx2x_vlan_mac_obj *mac_obj = &bp->sp_objs->mac_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012256 unsigned long ramrod_flags = 0;
12257
12258 /* First schedule a cleanup up of old configuration */
12259 rc = bnx2x_del_all_macs(bp, mac_obj, BNX2X_UC_LIST_MAC, false);
12260 if (rc < 0) {
12261 BNX2X_ERR("Failed to schedule DELETE operations: %d\n", rc);
12262 return rc;
12263 }
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012264
12265 netdev_for_each_uc_addr(ha, dev) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012266 rc = bnx2x_set_mac_one(bp, bnx2x_uc_addr(ha), mac_obj, true,
12267 BNX2X_UC_LIST_MAC, &ramrod_flags);
Yuval Mintz7b5342d2012-09-11 04:34:14 +000012268 if (rc == -EEXIST) {
12269 DP(BNX2X_MSG_SP,
12270 "Failed to schedule ADD operations: %d\n", rc);
12271 /* do not treat adding same MAC as error */
12272 rc = 0;
12273
12274 } else if (rc < 0) {
12275
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012276 BNX2X_ERR("Failed to schedule ADD operations: %d\n",
12277 rc);
12278 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012279 }
12280 }
12281
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012282 /* Execute the pending commands */
12283 __set_bit(RAMROD_CONT, &ramrod_flags);
12284 return bnx2x_set_mac_one(bp, NULL, mac_obj, false /* don't care */,
12285 BNX2X_UC_LIST_MAC, &ramrod_flags);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012286}
12287
Eric Dumazet1191cb82012-04-27 21:39:21 +000012288static int bnx2x_set_mc_list(struct bnx2x *bp)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012289{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012290 struct net_device *dev = bp->dev;
Yuval Mintz3b603062012-03-18 10:33:39 +000012291 struct bnx2x_mcast_ramrod_params rparam = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012292 int rc = 0;
12293
12294 rparam.mcast_obj = &bp->mcast_obj;
12295
12296 /* first, clear all configured multicast MACs */
12297 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
12298 if (rc < 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012299 BNX2X_ERR("Failed to clear multicast configuration: %d\n", rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012300 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012301 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012302
12303 /* then, configure a new MACs list */
12304 if (netdev_mc_count(dev)) {
12305 rc = bnx2x_init_mcast_macs_list(bp, &rparam);
12306 if (rc) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012307 BNX2X_ERR("Failed to create multicast MACs list: %d\n",
12308 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012309 return rc;
12310 }
12311
12312 /* Now add the new MACs */
12313 rc = bnx2x_config_mcast(bp, &rparam,
12314 BNX2X_MCAST_CMD_ADD);
12315 if (rc < 0)
Merav Sicron51c1a582012-03-18 10:33:38 +000012316 BNX2X_ERR("Failed to set a new multicast configuration: %d\n",
12317 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012318
12319 bnx2x_free_mcast_macs_list(&rparam);
12320 }
12321
12322 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012323}
12324
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012325/* If bp->state is OPEN, should be called with netif_addr_lock_bh() */
stephen hemmingera8f47eb2014-01-09 22:20:11 -080012326static void bnx2x_set_rx_mode(struct net_device *dev)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012327{
12328 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012329
12330 if (bp->state != BNX2X_STATE_OPEN) {
12331 DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
12332 return;
Yuval Mintz8b09be52013-08-01 17:30:59 +030012333 } else {
12334 /* Schedule an SP task to handle rest of change */
Yuval Mintz230bb0f2014-02-12 18:19:56 +020012335 bnx2x_schedule_sp_rtnl(bp, BNX2X_SP_RTNL_RX_MODE,
12336 NETIF_MSG_IFUP);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012337 }
Yuval Mintz8b09be52013-08-01 17:30:59 +030012338}
12339
12340void bnx2x_set_rx_mode_inner(struct bnx2x *bp)
12341{
12342 u32 rx_mode = BNX2X_RX_MODE_NORMAL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012343
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012344 DP(NETIF_MSG_IFUP, "dev->flags = %x\n", bp->dev->flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012345
Yuval Mintz8b09be52013-08-01 17:30:59 +030012346 netif_addr_lock_bh(bp->dev);
12347
12348 if (bp->dev->flags & IFF_PROMISC) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012349 rx_mode = BNX2X_RX_MODE_PROMISC;
Yuval Mintz8b09be52013-08-01 17:30:59 +030012350 } else if ((bp->dev->flags & IFF_ALLMULTI) ||
12351 ((netdev_mc_count(bp->dev) > BNX2X_MAX_MULTICAST) &&
12352 CHIP_IS_E1(bp))) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012353 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Yuval Mintz8b09be52013-08-01 17:30:59 +030012354 } else {
Ariel Elior381ac162013-01-01 05:22:29 +000012355 if (IS_PF(bp)) {
12356 /* some multicasts */
12357 if (bnx2x_set_mc_list(bp) < 0)
12358 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012359
Yuval Mintz8b09be52013-08-01 17:30:59 +030012360 /* release bh lock, as bnx2x_set_uc_list might sleep */
12361 netif_addr_unlock_bh(bp->dev);
Ariel Elior381ac162013-01-01 05:22:29 +000012362 if (bnx2x_set_uc_list(bp) < 0)
12363 rx_mode = BNX2X_RX_MODE_PROMISC;
Yuval Mintz8b09be52013-08-01 17:30:59 +030012364 netif_addr_lock_bh(bp->dev);
Ariel Elior381ac162013-01-01 05:22:29 +000012365 } else {
12366 /* configuring mcast to a vf involves sleeping (when we
Yuval Mintz8b09be52013-08-01 17:30:59 +030012367 * wait for the pf's response).
Ariel Elior381ac162013-01-01 05:22:29 +000012368 */
Yuval Mintz230bb0f2014-02-12 18:19:56 +020012369 bnx2x_schedule_sp_rtnl(bp,
12370 BNX2X_SP_RTNL_VFPF_MCAST, 0);
Ariel Elior381ac162013-01-01 05:22:29 +000012371 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012372 }
12373
12374 bp->rx_mode = rx_mode;
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012375 /* handle ISCSI SD mode */
12376 if (IS_MF_ISCSI_SD(bp))
12377 bp->rx_mode = BNX2X_RX_MODE_NONE;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012378
12379 /* Schedule the rx_mode command */
12380 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state)) {
12381 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
Yuval Mintz8b09be52013-08-01 17:30:59 +030012382 netif_addr_unlock_bh(bp->dev);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012383 return;
12384 }
12385
Ariel Elior381ac162013-01-01 05:22:29 +000012386 if (IS_PF(bp)) {
12387 bnx2x_set_storm_rx_mode(bp);
Yuval Mintz8b09be52013-08-01 17:30:59 +030012388 netif_addr_unlock_bh(bp->dev);
Ariel Elior381ac162013-01-01 05:22:29 +000012389 } else {
Yuval Mintz8b09be52013-08-01 17:30:59 +030012390 /* VF will need to request the PF to make this change, and so
12391 * the VF needs to release the bottom-half lock prior to the
12392 * request (as it will likely require sleep on the VF side)
Ariel Elior381ac162013-01-01 05:22:29 +000012393 */
Yuval Mintz8b09be52013-08-01 17:30:59 +030012394 netif_addr_unlock_bh(bp->dev);
12395 bnx2x_vfpf_storm_rx_mode(bp);
Ariel Elior381ac162013-01-01 05:22:29 +000012396 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012397}
12398
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070012399/* called with rtnl_lock */
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012400static int bnx2x_mdio_read(struct net_device *netdev, int prtad,
12401 int devad, u16 addr)
12402{
12403 struct bnx2x *bp = netdev_priv(netdev);
12404 u16 value;
12405 int rc;
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012406
12407 DP(NETIF_MSG_LINK, "mdio_read: prtad 0x%x, devad 0x%x, addr 0x%x\n",
12408 prtad, devad, addr);
12409
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012410 /* The HW expects different devad if CL22 is used */
12411 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
12412
12413 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +000012414 rc = bnx2x_phy_read(&bp->link_params, prtad, devad, addr, &value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012415 bnx2x_release_phy_lock(bp);
12416 DP(NETIF_MSG_LINK, "mdio_read_val 0x%x rc = 0x%x\n", value, rc);
12417
12418 if (!rc)
12419 rc = value;
12420 return rc;
12421}
12422
12423/* called with rtnl_lock */
12424static int bnx2x_mdio_write(struct net_device *netdev, int prtad, int devad,
12425 u16 addr, u16 value)
12426{
12427 struct bnx2x *bp = netdev_priv(netdev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012428 int rc;
12429
Merav Sicron51c1a582012-03-18 10:33:38 +000012430 DP(NETIF_MSG_LINK,
12431 "mdio_write: prtad 0x%x, devad 0x%x, addr 0x%x, value 0x%x\n",
12432 prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012433
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012434 /* The HW expects different devad if CL22 is used */
12435 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
12436
12437 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +000012438 rc = bnx2x_phy_write(&bp->link_params, prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012439 bnx2x_release_phy_lock(bp);
12440 return rc;
12441}
12442
12443/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012444static int bnx2x_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
12445{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012446 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012447 struct mii_ioctl_data *mdio = if_mii(ifr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012448
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012449 if (!netif_running(dev))
12450 return -EAGAIN;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070012451
Michal Kalderoneeed0182014-08-17 16:47:44 +030012452 switch (cmd) {
12453 case SIOCSHWTSTAMP:
12454 return bnx2x_hwtstamp_ioctl(bp, ifr);
12455 default:
12456 DP(NETIF_MSG_LINK, "ioctl: phy id 0x%x, reg 0x%x, val_in 0x%x\n",
12457 mdio->phy_id, mdio->reg_num, mdio->val_in);
12458 return mdio_mii_ioctl(&bp->mdio, mdio, cmd);
12459 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012460}
12461
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000012462#ifdef CONFIG_NET_POLL_CONTROLLER
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012463static void poll_bnx2x(struct net_device *dev)
12464{
12465 struct bnx2x *bp = netdev_priv(dev);
Merav Sicron14a15d62012-08-27 03:26:20 +000012466 int i;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012467
Merav Sicron14a15d62012-08-27 03:26:20 +000012468 for_each_eth_queue(bp, i) {
12469 struct bnx2x_fastpath *fp = &bp->fp[i];
12470 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
12471 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012472}
12473#endif
12474
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012475static int bnx2x_validate_addr(struct net_device *dev)
12476{
12477 struct bnx2x *bp = netdev_priv(dev);
12478
Ariel Eliore09b74d2013-05-27 04:08:26 +000012479 /* query the bulletin board for mac address configured by the PF */
12480 if (IS_VF(bp))
12481 bnx2x_sample_bulletin(bp);
12482
Merav Sicron51c1a582012-03-18 10:33:38 +000012483 if (!bnx2x_is_valid_ether_addr(bp, dev->dev_addr)) {
12484 BNX2X_ERR("Non-valid Ethernet address\n");
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012485 return -EADDRNOTAVAIL;
Merav Sicron51c1a582012-03-18 10:33:38 +000012486 }
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012487 return 0;
12488}
12489
Yuval Mintz3d7d5622013-10-09 16:06:28 +020012490static int bnx2x_get_phys_port_id(struct net_device *netdev,
12491 struct netdev_phys_port_id *ppid)
12492{
12493 struct bnx2x *bp = netdev_priv(netdev);
12494
12495 if (!(bp->flags & HAS_PHYS_PORT_ID))
12496 return -EOPNOTSUPP;
12497
12498 ppid->id_len = sizeof(bp->phys_port_id);
12499 memcpy(ppid->id, bp->phys_port_id, ppid->id_len);
12500
12501 return 0;
12502}
12503
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012504static const struct net_device_ops bnx2x_netdev_ops = {
12505 .ndo_open = bnx2x_open,
12506 .ndo_stop = bnx2x_close,
12507 .ndo_start_xmit = bnx2x_start_xmit,
Vladislav Zolotarov8307fa32010-12-13 05:44:09 +000012508 .ndo_select_queue = bnx2x_select_queue,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012509 .ndo_set_rx_mode = bnx2x_set_rx_mode,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012510 .ndo_set_mac_address = bnx2x_change_mac_addr,
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012511 .ndo_validate_addr = bnx2x_validate_addr,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012512 .ndo_do_ioctl = bnx2x_ioctl,
12513 .ndo_change_mtu = bnx2x_change_mtu,
Michał Mirosław66371c42011-04-12 09:38:23 +000012514 .ndo_fix_features = bnx2x_fix_features,
12515 .ndo_set_features = bnx2x_set_features,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012516 .ndo_tx_timeout = bnx2x_tx_timeout,
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000012517#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012518 .ndo_poll_controller = poll_bnx2x,
12519#endif
Ariel Elior6383c0b2011-07-14 08:31:57 +000012520 .ndo_setup_tc = bnx2x_setup_tc,
Ariel Elior64112802013-01-07 00:50:23 +000012521#ifdef CONFIG_BNX2X_SRIOV
Ariel Eliorabc5a022013-01-01 05:22:43 +000012522 .ndo_set_vf_mac = bnx2x_set_vf_mac,
Yuval Mintz3cdeec22013-06-02 00:06:19 +000012523 .ndo_set_vf_vlan = bnx2x_set_vf_vlan,
Ariel Elior3ec9f9c2013-03-11 05:17:45 +000012524 .ndo_get_vf_config = bnx2x_get_vf_config,
Ariel Elior64112802013-01-07 00:50:23 +000012525#endif
Merav Sicron55c11942012-11-07 00:45:48 +000012526#ifdef NETDEV_FCOE_WWNN
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000012527 .ndo_fcoe_get_wwn = bnx2x_fcoe_get_wwn,
12528#endif
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +030012529
Cong Wange0d10952013-08-01 11:10:25 +080012530#ifdef CONFIG_NET_RX_BUSY_POLL
Eliezer Tamir8b80cda2013-07-10 17:13:26 +030012531 .ndo_busy_poll = bnx2x_low_latency_recv,
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +030012532#endif
Yuval Mintz3d7d5622013-10-09 16:06:28 +020012533 .ndo_get_phys_port_id = bnx2x_get_phys_port_id,
Dmitry Kravkov6495d152014-06-26 14:31:04 +030012534 .ndo_set_vf_link_state = bnx2x_set_vf_link_state,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012535};
12536
Eric Dumazet1191cb82012-04-27 21:39:21 +000012537static int bnx2x_set_coherency_mask(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012538{
12539 struct device *dev = &bp->pdev->dev;
12540
Linus Torvalds8ceafbf2013-11-14 07:55:21 +090012541 if (dma_set_mask_and_coherent(dev, DMA_BIT_MASK(64)) != 0 &&
12542 dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32)) != 0) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012543 dev_err(dev, "System does not support DMA, aborting\n");
12544 return -EIO;
12545 }
12546
12547 return 0;
12548}
12549
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020012550static void bnx2x_disable_pcie_error_reporting(struct bnx2x *bp)
12551{
12552 if (bp->flags & AER_ENABLED) {
12553 pci_disable_pcie_error_reporting(bp->pdev);
12554 bp->flags &= ~AER_ENABLED;
12555 }
12556}
12557
Ariel Elior1ab44342013-01-01 05:22:23 +000012558static int bnx2x_init_dev(struct bnx2x *bp, struct pci_dev *pdev,
12559 struct net_device *dev, unsigned long board_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012560{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012561 int rc;
Ariel Eliorc22610d02012-01-26 06:01:47 +000012562 u32 pci_cfg_dword;
Ariel Elior65087cf2012-01-23 07:31:55 +000012563 bool chip_is_e1x = (board_type == BCM57710 ||
12564 board_type == BCM57711 ||
12565 board_type == BCM57711E);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012566
12567 SET_NETDEV_DEV(dev, &pdev->dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012568
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012569 bp->dev = dev;
12570 bp->pdev = pdev;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012571
12572 rc = pci_enable_device(pdev);
12573 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012574 dev_err(&bp->pdev->dev,
12575 "Cannot enable PCI device, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012576 goto err_out;
12577 }
12578
12579 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012580 dev_err(&bp->pdev->dev,
12581 "Cannot find PCI device base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012582 rc = -ENODEV;
12583 goto err_out_disable;
12584 }
12585
Ariel Elior1ab44342013-01-01 05:22:23 +000012586 if (IS_PF(bp) && !(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
12587 dev_err(&bp->pdev->dev, "Cannot find second PCI device base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012588 rc = -ENODEV;
12589 goto err_out_disable;
12590 }
12591
Yaniv Rosner092a5fc92012-12-02 23:56:49 +000012592 pci_read_config_dword(pdev, PCICFG_REVISION_ID_OFFSET, &pci_cfg_dword);
12593 if ((pci_cfg_dword & PCICFG_REVESION_ID_MASK) ==
12594 PCICFG_REVESION_ID_ERROR_VAL) {
12595 pr_err("PCI device error, probably due to fan failure, aborting\n");
12596 rc = -ENODEV;
12597 goto err_out_disable;
12598 }
12599
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012600 if (atomic_read(&pdev->enable_cnt) == 1) {
12601 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
12602 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012603 dev_err(&bp->pdev->dev,
12604 "Cannot obtain PCI resources, aborting\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012605 goto err_out_disable;
12606 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012607
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012608 pci_set_master(pdev);
12609 pci_save_state(pdev);
12610 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012611
Ariel Elior1ab44342013-01-01 05:22:23 +000012612 if (IS_PF(bp)) {
Jon Mason29ed74c2013-09-11 11:22:39 -070012613 if (!pdev->pm_cap) {
Ariel Elior1ab44342013-01-01 05:22:23 +000012614 dev_err(&bp->pdev->dev,
12615 "Cannot find power management capability, aborting\n");
12616 rc = -EIO;
12617 goto err_out_release;
12618 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012619 }
12620
Jon Mason77c98e62011-06-27 07:45:12 +000012621 if (!pci_is_pcie(pdev)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012622 dev_err(&bp->pdev->dev, "Not PCI Express, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012623 rc = -EIO;
12624 goto err_out_release;
12625 }
12626
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012627 rc = bnx2x_set_coherency_mask(bp);
12628 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012629 goto err_out_release;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012630
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012631 dev->mem_start = pci_resource_start(pdev, 0);
12632 dev->base_addr = dev->mem_start;
12633 dev->mem_end = pci_resource_end(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012634
12635 dev->irq = pdev->irq;
12636
Arjan van de Ven275f1652008-10-20 21:42:39 -070012637 bp->regview = pci_ioremap_bar(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012638 if (!bp->regview) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012639 dev_err(&bp->pdev->dev,
12640 "Cannot map register space, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012641 rc = -ENOMEM;
12642 goto err_out_release;
12643 }
12644
Ariel Eliorc22610d02012-01-26 06:01:47 +000012645 /* In E1/E1H use pci device function given by kernel.
12646 * In E2/E3 read physical function from ME register since these chips
12647 * support Physical Device Assignment where kernel BDF maybe arbitrary
12648 * (depending on hypervisor).
12649 */
Yuval Mintz2de67432013-01-23 03:21:43 +000012650 if (chip_is_e1x) {
Ariel Eliorc22610d02012-01-26 06:01:47 +000012651 bp->pf_num = PCI_FUNC(pdev->devfn);
Yuval Mintz2de67432013-01-23 03:21:43 +000012652 } else {
12653 /* chip is E2/3*/
Ariel Eliorc22610d02012-01-26 06:01:47 +000012654 pci_read_config_dword(bp->pdev,
12655 PCICFG_ME_REGISTER, &pci_cfg_dword);
12656 bp->pf_num = (u8)((pci_cfg_dword & ME_REG_ABS_PF_NUM) >>
Yuval Mintz2de67432013-01-23 03:21:43 +000012657 ME_REG_ABS_PF_NUM_SHIFT);
Ariel Eliorc22610d02012-01-26 06:01:47 +000012658 }
Merav Sicron51c1a582012-03-18 10:33:38 +000012659 BNX2X_DEV_INFO("me reg PF num: %d\n", bp->pf_num);
Ariel Eliorc22610d02012-01-26 06:01:47 +000012660
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012661 /* clean indirect addresses */
12662 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
12663 PCICFG_VENDOR_ID_OFFSET);
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020012664
12665 /* AER (Advanced Error reporting) configuration */
12666 rc = pci_enable_pcie_error_reporting(pdev);
12667 if (!rc)
12668 bp->flags |= AER_ENABLED;
12669 else
12670 BNX2X_DEV_INFO("Failed To configure PCIe AER [%d]\n", rc);
12671
David S. Miller8decf862011-09-22 03:23:13 -040012672 /*
12673 * Clean the following indirect addresses for all functions since it
David S. Miller823dcd22011-08-20 10:39:12 -070012674 * is not used by the driver.
12675 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012676 if (IS_PF(bp)) {
12677 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F0, 0);
12678 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F0, 0);
12679 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F0, 0);
12680 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F0, 0);
David S. Miller8decf862011-09-22 03:23:13 -040012681
Ariel Elior1ab44342013-01-01 05:22:23 +000012682 if (chip_is_e1x) {
12683 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F1, 0);
12684 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F1, 0);
12685 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F1, 0);
12686 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F1, 0);
12687 }
12688
12689 /* Enable internal target-read (in case we are probed after PF
12690 * FLR). Must be done prior to any BAR read access. Only for
12691 * 57712 and up
12692 */
12693 if (!chip_is_e1x)
12694 REG_WR(bp,
12695 PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
David S. Miller8decf862011-09-22 03:23:13 -040012696 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012697
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012698 dev->watchdog_timeo = TX_TIMEOUT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012699
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012700 dev->netdev_ops = &bnx2x_netdev_ops;
Ariel Elior005a07ba2013-03-11 05:17:42 +000012701 bnx2x_set_ethtool_ops(bp, dev);
Michał Mirosław66371c42011-04-12 09:38:23 +000012702
Jiri Pirko01789342011-08-16 06:29:00 +000012703 dev->priv_flags |= IFF_UNICAST_FLT;
12704
Michał Mirosław66371c42011-04-12 09:38:23 +000012705 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000012706 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 |
12707 NETIF_F_RXCSUM | NETIF_F_LRO | NETIF_F_GRO |
Patrick McHardyf6469682013-04-19 02:04:27 +000012708 NETIF_F_RXHASH | NETIF_F_HW_VLAN_CTAG_TX;
Dmitry Kravkova848ade2013-03-18 06:51:03 +000012709 if (!CHIP_IS_E1x(bp)) {
Eric Dumazet117401e2013-10-19 11:42:58 -070012710 dev->hw_features |= NETIF_F_GSO_GRE | NETIF_F_GSO_UDP_TUNNEL |
Eric Dumazet2e3bd6a2013-10-20 20:47:31 -070012711 NETIF_F_GSO_IPIP | NETIF_F_GSO_SIT;
Dmitry Kravkova848ade2013-03-18 06:51:03 +000012712 dev->hw_enc_features =
12713 NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
12714 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 |
Eric Dumazet117401e2013-10-19 11:42:58 -070012715 NETIF_F_GSO_IPIP |
Eric Dumazet2e3bd6a2013-10-20 20:47:31 -070012716 NETIF_F_GSO_SIT |
Dmitry Kravkov65bc0cf2013-04-28 08:16:02 +000012717 NETIF_F_GSO_GRE | NETIF_F_GSO_UDP_TUNNEL;
Dmitry Kravkova848ade2013-03-18 06:51:03 +000012718 }
Michał Mirosław66371c42011-04-12 09:38:23 +000012719
12720 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
12721 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 | NETIF_F_HIGHDMA;
12722
Patrick McHardyf6469682013-04-19 02:04:27 +000012723 dev->features |= dev->hw_features | NETIF_F_HW_VLAN_CTAG_RX;
Merav Sicronedd31472013-10-20 16:51:34 +020012724 dev->features |= NETIF_F_HIGHDMA;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012725
Mahesh Bandewar538dd2e2011-05-13 15:08:49 +000012726 /* Add Loopback capability to the device */
12727 dev->hw_features |= NETIF_F_LOOPBACK;
12728
Shmulik Ravid98507672011-02-28 12:19:55 -080012729#ifdef BCM_DCBNL
Shmulik Ravid785b9b12010-12-30 06:27:03 +000012730 dev->dcbnl_ops = &bnx2x_dcbnl_ops;
12731#endif
12732
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012733 /* get_port_hwinfo() will set prtad and mmds properly */
12734 bp->mdio.prtad = MDIO_PRTAD_NONE;
12735 bp->mdio.mmds = 0;
12736 bp->mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
12737 bp->mdio.dev = dev;
12738 bp->mdio.mdio_read = bnx2x_mdio_read;
12739 bp->mdio.mdio_write = bnx2x_mdio_write;
12740
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012741 return 0;
12742
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012743err_out_release:
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012744 if (atomic_read(&pdev->enable_cnt) == 1)
12745 pci_release_regions(pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012746
12747err_out_disable:
12748 pci_disable_device(pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012749
12750err_out:
12751 return rc;
12752}
12753
Dmitry Kravkov6891dd22010-08-03 21:49:40 +000012754static int bnx2x_check_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012755{
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012756 const struct firmware *firmware = bp->firmware;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012757 struct bnx2x_fw_file_hdr *fw_hdr;
12758 struct bnx2x_fw_file_section *sections;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012759 u32 offset, len, num_ops;
Yuval Mintz86564c32013-01-23 03:21:50 +000012760 __be16 *ops_offsets;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012761 int i;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012762 const u8 *fw_ver;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012763
Merav Sicron51c1a582012-03-18 10:33:38 +000012764 if (firmware->size < sizeof(struct bnx2x_fw_file_hdr)) {
12765 BNX2X_ERR("Wrong FW size\n");
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012766 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +000012767 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012768
12769 fw_hdr = (struct bnx2x_fw_file_hdr *)firmware->data;
12770 sections = (struct bnx2x_fw_file_section *)fw_hdr;
12771
12772 /* Make sure none of the offsets and sizes make us read beyond
12773 * the end of the firmware data */
12774 for (i = 0; i < sizeof(*fw_hdr) / sizeof(*sections); i++) {
12775 offset = be32_to_cpu(sections[i].offset);
12776 len = be32_to_cpu(sections[i].len);
12777 if (offset + len > firmware->size) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012778 BNX2X_ERR("Section %d length is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012779 return -EINVAL;
12780 }
12781 }
12782
12783 /* Likewise for the init_ops offsets */
12784 offset = be32_to_cpu(fw_hdr->init_ops_offsets.offset);
Yuval Mintz86564c32013-01-23 03:21:50 +000012785 ops_offsets = (__force __be16 *)(firmware->data + offset);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012786 num_ops = be32_to_cpu(fw_hdr->init_ops.len) / sizeof(struct raw_op);
12787
12788 for (i = 0; i < be32_to_cpu(fw_hdr->init_ops_offsets.len) / 2; i++) {
12789 if (be16_to_cpu(ops_offsets[i]) > num_ops) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012790 BNX2X_ERR("Section offset %d is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012791 return -EINVAL;
12792 }
12793 }
12794
12795 /* Check FW version */
12796 offset = be32_to_cpu(fw_hdr->fw_version.offset);
12797 fw_ver = firmware->data + offset;
12798 if ((fw_ver[0] != BCM_5710_FW_MAJOR_VERSION) ||
12799 (fw_ver[1] != BCM_5710_FW_MINOR_VERSION) ||
12800 (fw_ver[2] != BCM_5710_FW_REVISION_VERSION) ||
12801 (fw_ver[3] != BCM_5710_FW_ENGINEERING_VERSION)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012802 BNX2X_ERR("Bad FW version:%d.%d.%d.%d. Should be %d.%d.%d.%d\n",
12803 fw_ver[0], fw_ver[1], fw_ver[2], fw_ver[3],
12804 BCM_5710_FW_MAJOR_VERSION,
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012805 BCM_5710_FW_MINOR_VERSION,
12806 BCM_5710_FW_REVISION_VERSION,
12807 BCM_5710_FW_ENGINEERING_VERSION);
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012808 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012809 }
12810
12811 return 0;
12812}
12813
Eric Dumazet1191cb82012-04-27 21:39:21 +000012814static void be32_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012815{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012816 const __be32 *source = (const __be32 *)_source;
12817 u32 *target = (u32 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012818 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012819
12820 for (i = 0; i < n/4; i++)
12821 target[i] = be32_to_cpu(source[i]);
12822}
12823
12824/*
12825 Ops array is stored in the following format:
12826 {op(8bit), offset(24bit, big endian), data(32bit, big endian)}
12827 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012828static void bnx2x_prep_ops(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012829{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012830 const __be32 *source = (const __be32 *)_source;
12831 struct raw_op *target = (struct raw_op *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012832 u32 i, j, tmp;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012833
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012834 for (i = 0, j = 0; i < n/8; i++, j += 2) {
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012835 tmp = be32_to_cpu(source[j]);
12836 target[i].op = (tmp >> 24) & 0xff;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012837 target[i].offset = tmp & 0xffffff;
12838 target[i].raw_data = be32_to_cpu(source[j + 1]);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012839 }
12840}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012841
Ben Hutchings1aa8b472012-07-10 10:56:59 +000012842/* IRO array is stored in the following format:
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012843 * {base(24bit), m1(16bit), m2(16bit), m3(16bit), size(16bit) }
12844 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012845static void bnx2x_prep_iro(const u8 *_source, u8 *_target, u32 n)
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012846{
12847 const __be32 *source = (const __be32 *)_source;
12848 struct iro *target = (struct iro *)_target;
12849 u32 i, j, tmp;
12850
12851 for (i = 0, j = 0; i < n/sizeof(struct iro); i++) {
12852 target[i].base = be32_to_cpu(source[j]);
12853 j++;
12854 tmp = be32_to_cpu(source[j]);
12855 target[i].m1 = (tmp >> 16) & 0xffff;
12856 target[i].m2 = tmp & 0xffff;
12857 j++;
12858 tmp = be32_to_cpu(source[j]);
12859 target[i].m3 = (tmp >> 16) & 0xffff;
12860 target[i].size = tmp & 0xffff;
12861 j++;
12862 }
12863}
12864
Eric Dumazet1191cb82012-04-27 21:39:21 +000012865static void be16_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012866{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012867 const __be16 *source = (const __be16 *)_source;
12868 u16 *target = (u16 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012869 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012870
12871 for (i = 0; i < n/2; i++)
12872 target[i] = be16_to_cpu(source[i]);
12873}
12874
Joe Perches7995c642010-02-17 15:01:52 +000012875#define BNX2X_ALLOC_AND_SET(arr, lbl, func) \
12876do { \
12877 u32 len = be32_to_cpu(fw_hdr->arr.len); \
12878 bp->arr = kmalloc(len, GFP_KERNEL); \
Joe Perchese404dec2012-01-29 12:56:23 +000012879 if (!bp->arr) \
Joe Perches7995c642010-02-17 15:01:52 +000012880 goto lbl; \
Joe Perches7995c642010-02-17 15:01:52 +000012881 func(bp->firmware->data + be32_to_cpu(fw_hdr->arr.offset), \
12882 (u8 *)bp->arr, len); \
12883} while (0)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012884
Yuval Mintz3b603062012-03-18 10:33:39 +000012885static int bnx2x_init_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012886{
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012887 const char *fw_file_name;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012888 struct bnx2x_fw_file_hdr *fw_hdr;
Ben Hutchings45229b42009-11-07 11:53:39 +000012889 int rc;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012890
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012891 if (bp->firmware)
12892 return 0;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012893
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012894 if (CHIP_IS_E1(bp))
12895 fw_file_name = FW_FILE_NAME_E1;
12896 else if (CHIP_IS_E1H(bp))
12897 fw_file_name = FW_FILE_NAME_E1H;
12898 else if (!CHIP_IS_E1x(bp))
12899 fw_file_name = FW_FILE_NAME_E2;
12900 else {
12901 BNX2X_ERR("Unsupported chip revision\n");
12902 return -EINVAL;
12903 }
12904 BNX2X_DEV_INFO("Loading %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012905
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012906 rc = request_firmware(&bp->firmware, fw_file_name, &bp->pdev->dev);
12907 if (rc) {
12908 BNX2X_ERR("Can't load firmware file %s\n",
12909 fw_file_name);
12910 goto request_firmware_exit;
12911 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012912
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012913 rc = bnx2x_check_firmware(bp);
12914 if (rc) {
12915 BNX2X_ERR("Corrupt firmware file %s\n", fw_file_name);
12916 goto request_firmware_exit;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012917 }
12918
12919 fw_hdr = (struct bnx2x_fw_file_hdr *)bp->firmware->data;
12920
12921 /* Initialize the pointers to the init arrays */
12922 /* Blob */
12923 BNX2X_ALLOC_AND_SET(init_data, request_firmware_exit, be32_to_cpu_n);
12924
12925 /* Opcodes */
12926 BNX2X_ALLOC_AND_SET(init_ops, init_ops_alloc_err, bnx2x_prep_ops);
12927
12928 /* Offsets */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012929 BNX2X_ALLOC_AND_SET(init_ops_offsets, init_offsets_alloc_err,
12930 be16_to_cpu_n);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012931
12932 /* STORMs firmware */
Eilon Greenstein573f2032009-08-12 08:24:14 +000012933 INIT_TSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12934 be32_to_cpu(fw_hdr->tsem_int_table_data.offset);
12935 INIT_TSEM_PRAM_DATA(bp) = bp->firmware->data +
12936 be32_to_cpu(fw_hdr->tsem_pram_data.offset);
12937 INIT_USEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12938 be32_to_cpu(fw_hdr->usem_int_table_data.offset);
12939 INIT_USEM_PRAM_DATA(bp) = bp->firmware->data +
12940 be32_to_cpu(fw_hdr->usem_pram_data.offset);
12941 INIT_XSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12942 be32_to_cpu(fw_hdr->xsem_int_table_data.offset);
12943 INIT_XSEM_PRAM_DATA(bp) = bp->firmware->data +
12944 be32_to_cpu(fw_hdr->xsem_pram_data.offset);
12945 INIT_CSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12946 be32_to_cpu(fw_hdr->csem_int_table_data.offset);
12947 INIT_CSEM_PRAM_DATA(bp) = bp->firmware->data +
12948 be32_to_cpu(fw_hdr->csem_pram_data.offset);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012949 /* IRO */
12950 BNX2X_ALLOC_AND_SET(iro_arr, iro_alloc_err, bnx2x_prep_iro);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012951
12952 return 0;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012953
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012954iro_alloc_err:
12955 kfree(bp->init_ops_offsets);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012956init_offsets_alloc_err:
12957 kfree(bp->init_ops);
12958init_ops_alloc_err:
12959 kfree(bp->init_data);
12960request_firmware_exit:
12961 release_firmware(bp->firmware);
Michal Schmidt127d0a12012-03-15 14:08:28 +000012962 bp->firmware = NULL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012963
12964 return rc;
12965}
12966
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012967static void bnx2x_release_firmware(struct bnx2x *bp)
12968{
12969 kfree(bp->init_ops_offsets);
12970 kfree(bp->init_ops);
12971 kfree(bp->init_data);
12972 release_firmware(bp->firmware);
Dmitry Kravkoveb2afd42011-11-15 12:07:33 +000012973 bp->firmware = NULL;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012974}
12975
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012976static struct bnx2x_func_sp_drv_ops bnx2x_func_sp_drv = {
12977 .init_hw_cmn_chip = bnx2x_init_hw_common_chip,
12978 .init_hw_cmn = bnx2x_init_hw_common,
12979 .init_hw_port = bnx2x_init_hw_port,
12980 .init_hw_func = bnx2x_init_hw_func,
12981
12982 .reset_hw_cmn = bnx2x_reset_common,
12983 .reset_hw_port = bnx2x_reset_port,
12984 .reset_hw_func = bnx2x_reset_func,
12985
12986 .gunzip_init = bnx2x_gunzip_init,
12987 .gunzip_end = bnx2x_gunzip_end,
12988
12989 .init_fw = bnx2x_init_firmware,
12990 .release_fw = bnx2x_release_firmware,
12991};
12992
12993void bnx2x__init_func_obj(struct bnx2x *bp)
12994{
12995 /* Prepare DMAE related driver resources */
12996 bnx2x_setup_dmae(bp);
12997
12998 bnx2x_init_func_obj(bp, &bp->func_obj,
12999 bnx2x_sp(bp, func_rdata),
13000 bnx2x_sp_mapping(bp, func_rdata),
Barak Witkowskia3348722012-04-23 03:04:46 +000013001 bnx2x_sp(bp, func_afex_rdata),
13002 bnx2x_sp_mapping(bp, func_afex_rdata),
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013003 &bnx2x_func_sp_drv);
13004}
13005
13006/* must be called after sriov-enable */
Eric Dumazet1191cb82012-04-27 21:39:21 +000013007static int bnx2x_set_qm_cid_count(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013008{
Merav Sicron37ae41a2012-06-19 07:48:27 +000013009 int cid_count = BNX2X_L2_MAX_CID(bp);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013010
Ariel Elior290ca2b2013-01-01 05:22:31 +000013011 if (IS_SRIOV(bp))
13012 cid_count += BNX2X_VF_CIDS;
13013
Merav Sicron55c11942012-11-07 00:45:48 +000013014 if (CNIC_SUPPORT(bp))
13015 cid_count += CNIC_CID_MAX;
Ariel Elior290ca2b2013-01-01 05:22:31 +000013016
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013017 return roundup(cid_count, QM_CID_ROUND);
13018}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000013019
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013020/**
Ariel Elior6383c0b2011-07-14 08:31:57 +000013021 * bnx2x_get_num_none_def_sbs - return the number of none default SBs
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013022 *
13023 * @dev: pci device
13024 *
13025 */
Ariel Elior60cad4e2013-09-04 14:09:22 +030013026static int bnx2x_get_num_non_def_sbs(struct pci_dev *pdev, int cnic_cnt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013027{
Yijing Wangae2104b2013-08-08 21:02:36 +080013028 int index;
Ariel Elior1ab44342013-01-01 05:22:23 +000013029 u16 control = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013030
Ariel Elior6383c0b2011-07-14 08:31:57 +000013031 /*
13032 * If MSI-X is not supported - return number of SBs needed to support
13033 * one fast path queue: one FP queue + SB for CNIC
13034 */
Yijing Wangae2104b2013-08-08 21:02:36 +080013035 if (!pdev->msix_cap) {
Ariel Elior1ab44342013-01-01 05:22:23 +000013036 dev_info(&pdev->dev, "no msix capability found\n");
Merav Sicron55c11942012-11-07 00:45:48 +000013037 return 1 + cnic_cnt;
Ariel Elior1ab44342013-01-01 05:22:23 +000013038 }
13039 dev_info(&pdev->dev, "msix capability found\n");
Ariel Elior6383c0b2011-07-14 08:31:57 +000013040
13041 /*
13042 * The value in the PCI configuration space is the index of the last
13043 * entry, namely one less than the actual size of the table, which is
13044 * exactly what we want to return from this function: number of all SBs
13045 * without the default SB.
Ariel Elior1ab44342013-01-01 05:22:23 +000013046 * For VFs there is no default SB, then we return (index+1).
Ariel Elior6383c0b2011-07-14 08:31:57 +000013047 */
Yijing Wang73413ff2014-06-25 12:22:56 +080013048 pci_read_config_word(pdev, pdev->msix_cap + PCI_MSIX_FLAGS, &control);
Ariel Elior1ab44342013-01-01 05:22:23 +000013049
13050 index = control & PCI_MSIX_FLAGS_QSIZE;
13051
Ariel Elior60cad4e2013-09-04 14:09:22 +030013052 return index;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013053}
13054
Ariel Elior1ab44342013-01-01 05:22:23 +000013055static int set_max_cos_est(int chip_id)
13056{
13057 switch (chip_id) {
13058 case BCM57710:
13059 case BCM57711:
13060 case BCM57711E:
13061 return BNX2X_MULTI_TX_COS_E1X;
13062 case BCM57712:
13063 case BCM57712_MF:
Ariel Elior1ab44342013-01-01 05:22:23 +000013064 return BNX2X_MULTI_TX_COS_E2_E3A0;
13065 case BCM57800:
13066 case BCM57800_MF:
Ariel Elior1ab44342013-01-01 05:22:23 +000013067 case BCM57810:
13068 case BCM57810_MF:
13069 case BCM57840_4_10:
13070 case BCM57840_2_20:
13071 case BCM57840_O:
13072 case BCM57840_MFO:
Ariel Elior1ab44342013-01-01 05:22:23 +000013073 case BCM57840_MF:
Ariel Elior1ab44342013-01-01 05:22:23 +000013074 case BCM57811:
13075 case BCM57811_MF:
Ariel Elior1ab44342013-01-01 05:22:23 +000013076 return BNX2X_MULTI_TX_COS_E3B0;
Yuval Mintzb1239722013-10-20 16:51:26 +020013077 case BCM57712_VF:
13078 case BCM57800_VF:
13079 case BCM57810_VF:
13080 case BCM57840_VF:
13081 case BCM57811_VF:
Ariel Elior1ab44342013-01-01 05:22:23 +000013082 return 1;
13083 default:
13084 pr_err("Unknown board_type (%d), aborting\n", chip_id);
13085 return -ENODEV;
13086 }
13087}
Michael Chan4bd9b0ff2012-12-06 10:33:12 +000013088
Ariel Elior1ab44342013-01-01 05:22:23 +000013089static int set_is_vf(int chip_id)
13090{
13091 switch (chip_id) {
13092 case BCM57712_VF:
13093 case BCM57800_VF:
13094 case BCM57810_VF:
13095 case BCM57840_VF:
13096 case BCM57811_VF:
13097 return true;
13098 default:
13099 return false;
13100 }
13101}
13102
Michal Kalderoneeed0182014-08-17 16:47:44 +030013103/* nig_tsgen registers relative address */
13104#define tsgen_ctrl 0x0
13105#define tsgen_freecount 0x10
13106#define tsgen_synctime_t0 0x20
13107#define tsgen_offset_t0 0x28
13108#define tsgen_drift_t0 0x30
13109#define tsgen_synctime_t1 0x58
13110#define tsgen_offset_t1 0x60
13111#define tsgen_drift_t1 0x68
13112
13113/* FW workaround for setting drift */
13114static int bnx2x_send_update_drift_ramrod(struct bnx2x *bp, int drift_dir,
13115 int best_val, int best_period)
13116{
13117 struct bnx2x_func_state_params func_params = {NULL};
13118 struct bnx2x_func_set_timesync_params *set_timesync_params =
13119 &func_params.params.set_timesync;
13120
13121 /* Prepare parameters for function state transitions */
13122 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
13123 __set_bit(RAMROD_RETRY, &func_params.ramrod_flags);
13124
13125 func_params.f_obj = &bp->func_obj;
13126 func_params.cmd = BNX2X_F_CMD_SET_TIMESYNC;
13127
13128 /* Function parameters */
13129 set_timesync_params->drift_adjust_cmd = TS_DRIFT_ADJUST_SET;
13130 set_timesync_params->offset_cmd = TS_OFFSET_KEEP;
13131 set_timesync_params->add_sub_drift_adjust_value =
13132 drift_dir ? TS_ADD_VALUE : TS_SUB_VALUE;
13133 set_timesync_params->drift_adjust_value = best_val;
13134 set_timesync_params->drift_adjust_period = best_period;
13135
13136 return bnx2x_func_state_change(bp, &func_params);
13137}
13138
13139static int bnx2x_ptp_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
13140{
13141 struct bnx2x *bp = container_of(ptp, struct bnx2x, ptp_clock_info);
13142 int rc;
13143 int drift_dir = 1;
13144 int val, period, period1, period2, dif, dif1, dif2;
13145 int best_dif = BNX2X_MAX_PHC_DRIFT, best_period = 0, best_val = 0;
13146
13147 DP(BNX2X_MSG_PTP, "PTP adjfreq called, ppb = %d\n", ppb);
13148
13149 if (!netif_running(bp->dev)) {
13150 DP(BNX2X_MSG_PTP,
13151 "PTP adjfreq called while the interface is down\n");
13152 return -EFAULT;
13153 }
13154
13155 if (ppb < 0) {
13156 ppb = -ppb;
13157 drift_dir = 0;
13158 }
13159
13160 if (ppb == 0) {
13161 best_val = 1;
13162 best_period = 0x1FFFFFF;
13163 } else if (ppb >= BNX2X_MAX_PHC_DRIFT) {
13164 best_val = 31;
13165 best_period = 1;
13166 } else {
13167 /* Changed not to allow val = 8, 16, 24 as these values
13168 * are not supported in workaround.
13169 */
13170 for (val = 0; val <= 31; val++) {
13171 if ((val & 0x7) == 0)
13172 continue;
13173 period1 = val * 1000000 / ppb;
13174 period2 = period1 + 1;
13175 if (period1 != 0)
13176 dif1 = ppb - (val * 1000000 / period1);
13177 else
13178 dif1 = BNX2X_MAX_PHC_DRIFT;
13179 if (dif1 < 0)
13180 dif1 = -dif1;
13181 dif2 = ppb - (val * 1000000 / period2);
13182 if (dif2 < 0)
13183 dif2 = -dif2;
13184 dif = (dif1 < dif2) ? dif1 : dif2;
13185 period = (dif1 < dif2) ? period1 : period2;
13186 if (dif < best_dif) {
13187 best_dif = dif;
13188 best_val = val;
13189 best_period = period;
13190 }
13191 }
13192 }
13193
13194 rc = bnx2x_send_update_drift_ramrod(bp, drift_dir, best_val,
13195 best_period);
13196 if (rc) {
13197 BNX2X_ERR("Failed to set drift\n");
13198 return -EFAULT;
13199 }
13200
13201 DP(BNX2X_MSG_PTP, "Configrued val = %d, period = %d\n", best_val,
13202 best_period);
13203
13204 return 0;
13205}
13206
13207static int bnx2x_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
13208{
13209 struct bnx2x *bp = container_of(ptp, struct bnx2x, ptp_clock_info);
13210 u64 now;
13211
13212 DP(BNX2X_MSG_PTP, "PTP adjtime called, delta = %llx\n", delta);
13213
13214 now = timecounter_read(&bp->timecounter);
13215 now += delta;
13216 /* Re-init the timecounter */
13217 timecounter_init(&bp->timecounter, &bp->cyclecounter, now);
13218
13219 return 0;
13220}
13221
13222static int bnx2x_ptp_gettime(struct ptp_clock_info *ptp, struct timespec *ts)
13223{
13224 struct bnx2x *bp = container_of(ptp, struct bnx2x, ptp_clock_info);
13225 u64 ns;
13226 u32 remainder;
13227
13228 ns = timecounter_read(&bp->timecounter);
13229
13230 DP(BNX2X_MSG_PTP, "PTP gettime called, ns = %llu\n", ns);
13231
13232 ts->tv_sec = div_u64_rem(ns, 1000000000ULL, &remainder);
13233 ts->tv_nsec = remainder;
13234
13235 return 0;
13236}
13237
13238static int bnx2x_ptp_settime(struct ptp_clock_info *ptp,
13239 const struct timespec *ts)
13240{
13241 struct bnx2x *bp = container_of(ptp, struct bnx2x, ptp_clock_info);
13242 u64 ns;
13243
13244 ns = ts->tv_sec * 1000000000ULL;
13245 ns += ts->tv_nsec;
13246
13247 DP(BNX2X_MSG_PTP, "PTP settime called, ns = %llu\n", ns);
13248
13249 /* Re-init the timecounter */
13250 timecounter_init(&bp->timecounter, &bp->cyclecounter, ns);
13251
13252 return 0;
13253}
13254
13255/* Enable (or disable) ancillary features of the phc subsystem */
13256static int bnx2x_ptp_enable(struct ptp_clock_info *ptp,
13257 struct ptp_clock_request *rq, int on)
13258{
13259 struct bnx2x *bp = container_of(ptp, struct bnx2x, ptp_clock_info);
13260
13261 BNX2X_ERR("PHC ancillary features are not supported\n");
13262 return -ENOTSUPP;
13263}
13264
13265void bnx2x_register_phc(struct bnx2x *bp)
13266{
13267 /* Fill the ptp_clock_info struct and register PTP clock*/
13268 bp->ptp_clock_info.owner = THIS_MODULE;
13269 snprintf(bp->ptp_clock_info.name, 16, "%s", bp->dev->name);
13270 bp->ptp_clock_info.max_adj = BNX2X_MAX_PHC_DRIFT; /* In PPB */
13271 bp->ptp_clock_info.n_alarm = 0;
13272 bp->ptp_clock_info.n_ext_ts = 0;
13273 bp->ptp_clock_info.n_per_out = 0;
13274 bp->ptp_clock_info.pps = 0;
13275 bp->ptp_clock_info.adjfreq = bnx2x_ptp_adjfreq;
13276 bp->ptp_clock_info.adjtime = bnx2x_ptp_adjtime;
13277 bp->ptp_clock_info.gettime = bnx2x_ptp_gettime;
13278 bp->ptp_clock_info.settime = bnx2x_ptp_settime;
13279 bp->ptp_clock_info.enable = bnx2x_ptp_enable;
13280
13281 bp->ptp_clock = ptp_clock_register(&bp->ptp_clock_info, &bp->pdev->dev);
13282 if (IS_ERR(bp->ptp_clock)) {
13283 bp->ptp_clock = NULL;
13284 BNX2X_ERR("PTP clock registeration failed\n");
13285 }
13286}
13287
Ariel Elior1ab44342013-01-01 05:22:23 +000013288static int bnx2x_init_one(struct pci_dev *pdev,
13289 const struct pci_device_id *ent)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013290{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013291 struct net_device *dev = NULL;
13292 struct bnx2x *bp;
Yuval Mintzb91e1a12013-09-28 08:46:12 +030013293 enum pcie_link_width pcie_width;
13294 enum pci_bus_speed pcie_speed;
Ariel Elior6383c0b2011-07-14 08:31:57 +000013295 int rc, max_non_def_sbs;
Merav Sicron65565882012-06-19 07:48:26 +000013296 int rx_count, tx_count, rss_count, doorbell_size;
Ariel Elior1ab44342013-01-01 05:22:23 +000013297 int max_cos_est;
13298 bool is_vf;
Merav Sicron55c11942012-11-07 00:45:48 +000013299 int cnic_cnt;
Ariel Elior1ab44342013-01-01 05:22:23 +000013300
13301 /* An estimated maximum supported CoS number according to the chip
Ariel Elior6383c0b2011-07-14 08:31:57 +000013302 * version.
13303 * We will try to roughly estimate the maximum number of CoSes this chip
13304 * may support in order to minimize the memory allocated for Tx
13305 * netdev_queue's. This number will be accurately calculated during the
13306 * initialization of bp->max_cos based on the chip versions AND chip
13307 * revision in the bnx2x_init_bp().
13308 */
Ariel Elior1ab44342013-01-01 05:22:23 +000013309 max_cos_est = set_max_cos_est(ent->driver_data);
13310 if (max_cos_est < 0)
13311 return max_cos_est;
13312 is_vf = set_is_vf(ent->driver_data);
13313 cnic_cnt = is_vf ? 0 : 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013314
Ariel Elior60cad4e2013-09-04 14:09:22 +030013315 max_non_def_sbs = bnx2x_get_num_non_def_sbs(pdev, cnic_cnt);
13316
13317 /* add another SB for VF as it has no default SB */
13318 max_non_def_sbs += is_vf ? 1 : 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +000013319
13320 /* Maximum number of RSS queues: one IGU SB goes to CNIC */
Ariel Elior60cad4e2013-09-04 14:09:22 +030013321 rss_count = max_non_def_sbs - cnic_cnt;
Ariel Elior1ab44342013-01-01 05:22:23 +000013322
13323 if (rss_count < 1)
13324 return -EINVAL;
Ariel Elior6383c0b2011-07-14 08:31:57 +000013325
13326 /* Maximum number of netdev Rx queues: RSS + FCoE L2 */
Merav Sicron55c11942012-11-07 00:45:48 +000013327 rx_count = rss_count + cnic_cnt;
Ariel Elior6383c0b2011-07-14 08:31:57 +000013328
Ariel Elior1ab44342013-01-01 05:22:23 +000013329 /* Maximum number of netdev Tx queues:
Merav Sicron37ae41a2012-06-19 07:48:27 +000013330 * Maximum TSS queues * Maximum supported number of CoS + FCoE L2
Ariel Elior6383c0b2011-07-14 08:31:57 +000013331 */
Merav Sicron55c11942012-11-07 00:45:48 +000013332 tx_count = rss_count * max_cos_est + cnic_cnt;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000013333
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013334 /* dev zeroed in init_etherdev */
Ariel Elior6383c0b2011-07-14 08:31:57 +000013335 dev = alloc_etherdev_mqs(sizeof(*bp), tx_count, rx_count);
Joe Perches41de8d42012-01-29 13:47:52 +000013336 if (!dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013337 return -ENOMEM;
13338
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013339 bp = netdev_priv(dev);
Ariel Elior6383c0b2011-07-14 08:31:57 +000013340
Ariel Elior1ab44342013-01-01 05:22:23 +000013341 bp->flags = 0;
13342 if (is_vf)
13343 bp->flags |= IS_VF_FLAG;
13344
Ariel Elior6383c0b2011-07-14 08:31:57 +000013345 bp->igu_sb_cnt = max_non_def_sbs;
Ariel Elior1ab44342013-01-01 05:22:23 +000013346 bp->igu_base_addr = IS_VF(bp) ? PXP_VF_ADDR_IGU_START : BAR_IGU_INTMEM;
Joe Perches7995c642010-02-17 15:01:52 +000013347 bp->msg_enable = debug;
Merav Sicron55c11942012-11-07 00:45:48 +000013348 bp->cnic_support = cnic_cnt;
Michael Chan4bd9b0ff2012-12-06 10:33:12 +000013349 bp->cnic_probe = bnx2x_cnic_probe;
Merav Sicron55c11942012-11-07 00:45:48 +000013350
Eilon Greensteindf4770de2009-08-12 08:23:28 +000013351 pci_set_drvdata(pdev, dev);
13352
Ariel Elior1ab44342013-01-01 05:22:23 +000013353 rc = bnx2x_init_dev(bp, pdev, dev, ent->driver_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013354 if (rc < 0) {
13355 free_netdev(dev);
13356 return rc;
13357 }
13358
Ariel Elior1ab44342013-01-01 05:22:23 +000013359 BNX2X_DEV_INFO("This is a %s function\n",
13360 IS_PF(bp) ? "physical" : "virtual");
Merav Sicron55c11942012-11-07 00:45:48 +000013361 BNX2X_DEV_INFO("Cnic support is %s\n", CNIC_SUPPORT(bp) ? "on" : "off");
Ariel Elior1ab44342013-01-01 05:22:23 +000013362 BNX2X_DEV_INFO("Max num of status blocks %d\n", max_non_def_sbs);
Merav Sicron60aa0502012-06-19 07:48:29 +000013363 BNX2X_DEV_INFO("Allocated netdev with %d tx and %d rx queues\n",
Yuval Mintz2de67432013-01-23 03:21:43 +000013364 tx_count, rx_count);
Merav Sicron60aa0502012-06-19 07:48:29 +000013365
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013366 rc = bnx2x_init_bp(bp);
Eilon Greenstein693fc0d2009-01-14 06:43:52 +000013367 if (rc)
13368 goto init_one_exit;
13369
Ariel Elior1ab44342013-01-01 05:22:23 +000013370 /* Map doorbells here as we need the real value of bp->max_cos which
13371 * is initialized in bnx2x_init_bp() to determine the number of
13372 * l2 connections.
Ariel Elior6383c0b2011-07-14 08:31:57 +000013373 */
Ariel Elior1ab44342013-01-01 05:22:23 +000013374 if (IS_VF(bp)) {
Dmitry Kravkov1d6f3cd2013-03-27 01:05:17 +000013375 bp->doorbells = bnx2x_vf_doorbells(bp);
Ariel Elior64112802013-01-07 00:50:23 +000013376 rc = bnx2x_vf_pci_alloc(bp);
13377 if (rc)
13378 goto init_one_exit;
Ariel Elior1ab44342013-01-01 05:22:23 +000013379 } else {
13380 doorbell_size = BNX2X_L2_MAX_CID(bp) * (1 << BNX2X_DB_SHIFT);
13381 if (doorbell_size > pci_resource_len(pdev, 2)) {
13382 dev_err(&bp->pdev->dev,
13383 "Cannot map doorbells, bar size too small, aborting\n");
13384 rc = -ENOMEM;
13385 goto init_one_exit;
13386 }
13387 bp->doorbells = ioremap_nocache(pci_resource_start(pdev, 2),
13388 doorbell_size);
Merav Sicron37ae41a2012-06-19 07:48:27 +000013389 }
Ariel Elior6383c0b2011-07-14 08:31:57 +000013390 if (!bp->doorbells) {
13391 dev_err(&bp->pdev->dev,
13392 "Cannot map doorbell space, aborting\n");
13393 rc = -ENOMEM;
13394 goto init_one_exit;
13395 }
13396
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013397 if (IS_VF(bp)) {
13398 rc = bnx2x_vfpf_acquire(bp, tx_count, rx_count);
13399 if (rc)
13400 goto init_one_exit;
13401 }
13402
Ariel Elior3c76fef2013-03-11 05:17:46 +000013403 /* Enable SRIOV if capability found in configuration space */
13404 rc = bnx2x_iov_init_one(bp, int_mode, BNX2X_MAX_NUM_OF_VFS);
Ariel Elior290ca2b2013-01-01 05:22:31 +000013405 if (rc)
13406 goto init_one_exit;
13407
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013408 /* calc qm_cid_count */
Ariel Elior6383c0b2011-07-14 08:31:57 +000013409 bp->qm_cid_count = bnx2x_set_qm_cid_count(bp);
Ariel Elior1ab44342013-01-01 05:22:23 +000013410 BNX2X_DEV_INFO("qm_cid_count %d\n", bp->qm_cid_count);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013411
Merav Sicron55c11942012-11-07 00:45:48 +000013412 /* disable FCOE L2 queue for E1x*/
Dmitry Kravkov62ac0dc2011-11-13 04:34:21 +000013413 if (CHIP_IS_E1x(bp))
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000013414 bp->flags |= NO_FCOE_FLAG;
13415
Merav Sicron0e8d2ec2012-06-19 07:48:30 +000013416 /* Set bp->num_queues for MSI-X mode*/
13417 bnx2x_set_num_queues(bp);
13418
Lucas De Marchi25985ed2011-03-30 22:57:33 -030013419 /* Configure interrupt mode: try to enable MSI-X/MSI if
Merav Sicron0e8d2ec2012-06-19 07:48:30 +000013420 * needed.
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000013421 */
Ariel Elior1ab44342013-01-01 05:22:23 +000013422 rc = bnx2x_set_int_mode(bp);
13423 if (rc) {
13424 dev_err(&pdev->dev, "Cannot set interrupts\n");
13425 goto init_one_exit;
13426 }
Yuval Mintz04c46732013-01-23 03:21:46 +000013427 BNX2X_DEV_INFO("set interrupts successfully\n");
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000013428
Ariel Elior1ab44342013-01-01 05:22:23 +000013429 /* register the net device */
Vladislav Zolotarovb3400072010-11-24 11:09:50 -080013430 rc = register_netdev(dev);
13431 if (rc) {
13432 dev_err(&pdev->dev, "Cannot register net device\n");
13433 goto init_one_exit;
13434 }
Ariel Elior1ab44342013-01-01 05:22:23 +000013435 BNX2X_DEV_INFO("device name after netdev register %s\n", dev->name);
Vladislav Zolotarovb3400072010-11-24 11:09:50 -080013436
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000013437 if (!NO_FCOE(bp)) {
13438 /* Add storage MAC address */
13439 rtnl_lock();
13440 dev_addr_add(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
13441 rtnl_unlock();
13442 }
Yuval Mintzb91e1a12013-09-28 08:46:12 +030013443 if (pcie_get_minimum_link(bp->pdev, &pcie_speed, &pcie_width) ||
13444 pcie_speed == PCI_SPEED_UNKNOWN ||
13445 pcie_width == PCIE_LNK_WIDTH_UNKNOWN)
13446 BNX2X_DEV_INFO("Failed to determine PCI Express Bandwidth\n");
13447 else
13448 BNX2X_DEV_INFO(
13449 "%s (%c%d) PCI-E x%d %s found at mem %lx, IRQ %d, node addr %pM\n",
Dmitry Kravkovca1ee4b2013-05-27 04:08:27 +000013450 board_info[ent->driver_data].name,
13451 (CHIP_REV(bp) >> 12) + 'A', (CHIP_METAL(bp) >> 4),
13452 pcie_width,
Yuval Mintzb91e1a12013-09-28 08:46:12 +030013453 pcie_speed == PCIE_SPEED_2_5GT ? "2.5GHz" :
13454 pcie_speed == PCIE_SPEED_5_0GT ? "5.0GHz" :
13455 pcie_speed == PCIE_SPEED_8_0GT ? "8.0GHz" :
Dmitry Kravkovca1ee4b2013-05-27 04:08:27 +000013456 "Unknown",
13457 dev->base_addr, bp->pdev->irq, dev->dev_addr);
Eilon Greensteinc0162012009-03-02 08:01:05 +000013458
Michal Kalderoneeed0182014-08-17 16:47:44 +030013459 bnx2x_register_phc(bp);
13460
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013461 return 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013462
13463init_one_exit:
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020013464 bnx2x_disable_pcie_error_reporting(bp);
13465
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013466 if (bp->regview)
13467 iounmap(bp->regview);
13468
Ariel Elior1ab44342013-01-01 05:22:23 +000013469 if (IS_PF(bp) && bp->doorbells)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013470 iounmap(bp->doorbells);
13471
13472 free_netdev(dev);
13473
13474 if (atomic_read(&pdev->enable_cnt) == 1)
13475 pci_release_regions(pdev);
13476
13477 pci_disable_device(pdev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013478
13479 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013480}
13481
Yuval Mintzb030ed22013-05-27 04:08:30 +000013482static void __bnx2x_remove(struct pci_dev *pdev,
13483 struct net_device *dev,
13484 struct bnx2x *bp,
13485 bool remove_netdev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013486{
Michal Kalderoneeed0182014-08-17 16:47:44 +030013487 if (bp->ptp_clock) {
13488 ptp_clock_unregister(bp->ptp_clock);
13489 bp->ptp_clock = NULL;
13490 }
13491
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000013492 /* Delete storage MAC address */
13493 if (!NO_FCOE(bp)) {
13494 rtnl_lock();
13495 dev_addr_del(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
13496 rtnl_unlock();
13497 }
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000013498
Shmulik Ravid98507672011-02-28 12:19:55 -080013499#ifdef BCM_DCBNL
13500 /* Delete app tlvs from dcbnl */
13501 bnx2x_dcbnl_update_applist(bp, true);
13502#endif
13503
Barak Witkowskya6d3a5b2013-08-13 02:25:02 +030013504 if (IS_PF(bp) &&
13505 !BP_NOMCP(bp) &&
13506 (bp->flags & BC_SUPPORTS_RMMOD_CMD))
13507 bnx2x_fw_command(bp, DRV_MSG_CODE_RMMOD, 0);
13508
Yuval Mintzb030ed22013-05-27 04:08:30 +000013509 /* Close the interface - either directly or implicitly */
13510 if (remove_netdev) {
13511 unregister_netdev(dev);
13512 } else {
13513 rtnl_lock();
Yuval Mintz6ef5a922013-08-13 02:25:03 +030013514 dev_close(dev);
Yuval Mintzb030ed22013-05-27 04:08:30 +000013515 rtnl_unlock();
13516 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013517
Ariel Elior78c3bcc2013-06-20 17:39:08 +030013518 bnx2x_iov_remove_one(bp);
13519
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000013520 /* Power on: we can't let PCI layer write to us while we are in D3 */
Ariel Elior1ab44342013-01-01 05:22:23 +000013521 if (IS_PF(bp))
13522 bnx2x_set_power_state(bp, PCI_D0);
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000013523
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000013524 /* Disable MSI/MSI-X */
13525 bnx2x_disable_msi(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000013526
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000013527 /* Power off */
Ariel Elior1ab44342013-01-01 05:22:23 +000013528 if (IS_PF(bp))
13529 bnx2x_set_power_state(bp, PCI_D3hot);
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000013530
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000013531 /* Make sure RESET task is not scheduled before continuing */
Ariel Elior7be08a72011-07-14 08:31:19 +000013532 cancel_delayed_work_sync(&bp->sp_rtnl_task);
Ariel Elior290ca2b2013-01-01 05:22:31 +000013533
Ariel Elior4513f922013-01-01 05:22:25 +000013534 /* send message via vfpf channel to release the resources of this vf */
13535 if (IS_VF(bp))
13536 bnx2x_vfpf_release(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000013537
Yuval Mintzb030ed22013-05-27 04:08:30 +000013538 /* Assumes no further PCIe PM changes will occur */
13539 if (system_state == SYSTEM_POWER_OFF) {
13540 pci_wake_from_d3(pdev, bp->wol);
13541 pci_set_power_state(pdev, PCI_D3hot);
13542 }
13543
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020013544 bnx2x_disable_pcie_error_reporting(bp);
Yuval Mintzd9aee592014-01-15 12:05:30 +020013545 if (remove_netdev) {
13546 if (bp->regview)
13547 iounmap(bp->regview);
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020013548
Yuval Mintzd9aee592014-01-15 12:05:30 +020013549 /* For vfs, doorbells are part of the regview and were unmapped
13550 * along with it. FW is only loaded by PF.
13551 */
13552 if (IS_PF(bp)) {
13553 if (bp->doorbells)
13554 iounmap(bp->doorbells);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013555
Yuval Mintzd9aee592014-01-15 12:05:30 +020013556 bnx2x_release_firmware(bp);
Yuval Mintze2a367f2014-04-24 19:29:52 +030013557 } else {
13558 bnx2x_vf_pci_dealloc(bp);
Yuval Mintzd9aee592014-01-15 12:05:30 +020013559 }
13560 bnx2x_free_mem_bp(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013561
Yuval Mintzb030ed22013-05-27 04:08:30 +000013562 free_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013563
Yuval Mintzd9aee592014-01-15 12:05:30 +020013564 if (atomic_read(&pdev->enable_cnt) == 1)
13565 pci_release_regions(pdev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013566
Yuval Mintz5f6db132014-01-27 17:11:58 +020013567 pci_disable_device(pdev);
13568 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013569}
13570
Yuval Mintzb030ed22013-05-27 04:08:30 +000013571static void bnx2x_remove_one(struct pci_dev *pdev)
13572{
13573 struct net_device *dev = pci_get_drvdata(pdev);
13574 struct bnx2x *bp;
13575
13576 if (!dev) {
13577 dev_err(&pdev->dev, "BAD net device from bnx2x_init_one\n");
13578 return;
13579 }
13580 bp = netdev_priv(dev);
13581
13582 __bnx2x_remove(pdev, dev, bp, true);
13583}
13584
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013585static int bnx2x_eeh_nic_unload(struct bnx2x *bp)
13586{
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013587 bp->state = BNX2X_STATE_CLOSING_WAIT4_HALT;
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013588
13589 bp->rx_mode = BNX2X_RX_MODE_NONE;
13590
Merav Sicron55c11942012-11-07 00:45:48 +000013591 if (CNIC_LOADED(bp))
13592 bnx2x_cnic_notify(bp, CNIC_CTL_STOP_CMD);
13593
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013594 /* Stop Tx */
13595 bnx2x_tx_disable(bp);
Merav Sicron26614ba2012-08-27 03:26:19 +000013596 /* Delete all NAPI objects */
13597 bnx2x_del_all_napi(bp);
Merav Sicron55c11942012-11-07 00:45:48 +000013598 if (CNIC_LOADED(bp))
13599 bnx2x_del_all_napi_cnic(bp);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013600 netdev_reset_tc(bp->dev);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013601
13602 del_timer_sync(&bp->timer);
wenxiong@linux.vnet.ibm.com0c0e6342014-06-03 14:14:45 -050013603 cancel_delayed_work_sync(&bp->sp_task);
13604 cancel_delayed_work_sync(&bp->period_task);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013605
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013606 spin_lock_bh(&bp->stats_lock);
13607 bp->stats_state = STATS_STATE_DISABLED;
13608 spin_unlock_bh(&bp->stats_lock);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013609
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013610 bnx2x_save_statistics(bp);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013611
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013612 netif_carrier_off(bp->dev);
13613
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013614 return 0;
13615}
13616
Wendy Xiong493adb12008-06-23 20:36:22 -070013617/**
13618 * bnx2x_io_error_detected - called when PCI error is detected
13619 * @pdev: Pointer to PCI device
13620 * @state: The current pci connection state
13621 *
13622 * This function is called after a PCI bus error affecting
13623 * this device has been detected.
13624 */
13625static pci_ers_result_t bnx2x_io_error_detected(struct pci_dev *pdev,
13626 pci_channel_state_t state)
13627{
13628 struct net_device *dev = pci_get_drvdata(pdev);
13629 struct bnx2x *bp = netdev_priv(dev);
13630
13631 rtnl_lock();
13632
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013633 BNX2X_ERR("IO error detected\n");
13634
Wendy Xiong493adb12008-06-23 20:36:22 -070013635 netif_device_detach(dev);
13636
Dean Nelson07ce50e2009-07-31 09:13:25 +000013637 if (state == pci_channel_io_perm_failure) {
13638 rtnl_unlock();
13639 return PCI_ERS_RESULT_DISCONNECT;
13640 }
13641
Wendy Xiong493adb12008-06-23 20:36:22 -070013642 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013643 bnx2x_eeh_nic_unload(bp);
Wendy Xiong493adb12008-06-23 20:36:22 -070013644
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013645 bnx2x_prev_path_mark_eeh(bp);
13646
Wendy Xiong493adb12008-06-23 20:36:22 -070013647 pci_disable_device(pdev);
13648
13649 rtnl_unlock();
13650
13651 /* Request a slot reset */
13652 return PCI_ERS_RESULT_NEED_RESET;
13653}
13654
13655/**
13656 * bnx2x_io_slot_reset - called after the PCI bus has been reset
13657 * @pdev: Pointer to PCI device
13658 *
13659 * Restart the card from scratch, as if from a cold-boot.
13660 */
13661static pci_ers_result_t bnx2x_io_slot_reset(struct pci_dev *pdev)
13662{
13663 struct net_device *dev = pci_get_drvdata(pdev);
13664 struct bnx2x *bp = netdev_priv(dev);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013665 int i;
Wendy Xiong493adb12008-06-23 20:36:22 -070013666
13667 rtnl_lock();
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013668 BNX2X_ERR("IO slot reset initializing...\n");
Wendy Xiong493adb12008-06-23 20:36:22 -070013669 if (pci_enable_device(pdev)) {
13670 dev_err(&pdev->dev,
13671 "Cannot re-enable PCI device after reset\n");
13672 rtnl_unlock();
13673 return PCI_ERS_RESULT_DISCONNECT;
13674 }
13675
13676 pci_set_master(pdev);
13677 pci_restore_state(pdev);
Yuval Mintz70632d02013-04-24 01:45:02 +000013678 pci_save_state(pdev);
Wendy Xiong493adb12008-06-23 20:36:22 -070013679
13680 if (netif_running(dev))
13681 bnx2x_set_power_state(bp, PCI_D0);
13682
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013683 if (netif_running(dev)) {
13684 BNX2X_ERR("IO slot reset --> driver unload\n");
Yuval Mintze68072e2013-05-22 21:21:51 +000013685
13686 /* MCP should have been reset; Need to wait for validity */
13687 bnx2x_init_shmem(bp);
13688
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013689 if (IS_PF(bp) && SHMEM2_HAS(bp, drv_capabilities_flag)) {
13690 u32 v;
13691
13692 v = SHMEM2_RD(bp,
13693 drv_capabilities_flag[BP_FW_MB_IDX(bp)]);
13694 SHMEM2_WR(bp, drv_capabilities_flag[BP_FW_MB_IDX(bp)],
13695 v & ~DRV_FLAGS_CAPABILITIES_LOADED_L2);
13696 }
13697 bnx2x_drain_tx_queues(bp);
13698 bnx2x_send_unload_req(bp, UNLOAD_RECOVERY);
13699 bnx2x_netif_stop(bp, 1);
13700 bnx2x_free_irq(bp);
13701
13702 /* Report UNLOAD_DONE to MCP */
13703 bnx2x_send_unload_done(bp, true);
13704
13705 bp->sp_state = 0;
13706 bp->port.pmf = 0;
13707
13708 bnx2x_prev_unload(bp);
13709
Yuval Mintz16a5fd92013-06-02 00:06:18 +000013710 /* We should have reseted the engine, so It's fair to
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013711 * assume the FW will no longer write to the bnx2x driver.
13712 */
13713 bnx2x_squeeze_objects(bp);
13714 bnx2x_free_skbs(bp);
13715 for_each_rx_queue(bp, i)
13716 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
13717 bnx2x_free_fp_mem(bp);
13718 bnx2x_free_mem(bp);
13719
13720 bp->state = BNX2X_STATE_CLOSED;
13721 }
13722
Wendy Xiong493adb12008-06-23 20:36:22 -070013723 rtnl_unlock();
13724
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020013725 /* If AER, perform cleanup of the PCIe registers */
13726 if (bp->flags & AER_ENABLED) {
13727 if (pci_cleanup_aer_uncorrect_error_status(pdev))
13728 BNX2X_ERR("pci_cleanup_aer_uncorrect_error_status failed\n");
13729 else
13730 DP(NETIF_MSG_HW, "pci_cleanup_aer_uncorrect_error_status succeeded\n");
13731 }
13732
Wendy Xiong493adb12008-06-23 20:36:22 -070013733 return PCI_ERS_RESULT_RECOVERED;
13734}
13735
13736/**
13737 * bnx2x_io_resume - called when traffic can start flowing again
13738 * @pdev: Pointer to PCI device
13739 *
13740 * This callback is called when the error recovery driver tells us that
13741 * its OK to resume normal operation.
13742 */
13743static void bnx2x_io_resume(struct pci_dev *pdev)
13744{
13745 struct net_device *dev = pci_get_drvdata(pdev);
13746 struct bnx2x *bp = netdev_priv(dev);
13747
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000013748 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
Merav Sicron51c1a582012-03-18 10:33:38 +000013749 netdev_err(bp->dev, "Handling parity error recovery. Try again later\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000013750 return;
13751 }
13752
Wendy Xiong493adb12008-06-23 20:36:22 -070013753 rtnl_lock();
13754
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013755 bp->fw_seq = SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
13756 DRV_MSG_SEQ_NUMBER_MASK;
13757
Wendy Xiong493adb12008-06-23 20:36:22 -070013758 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013759 bnx2x_nic_load(bp, LOAD_NORMAL);
Wendy Xiong493adb12008-06-23 20:36:22 -070013760
13761 netif_device_attach(dev);
13762
13763 rtnl_unlock();
13764}
13765
Stephen Hemminger3646f0e2012-09-07 09:33:15 -070013766static const struct pci_error_handlers bnx2x_err_handler = {
Wendy Xiong493adb12008-06-23 20:36:22 -070013767 .error_detected = bnx2x_io_error_detected,
Eilon Greenstein356e2382009-02-12 08:38:32 +000013768 .slot_reset = bnx2x_io_slot_reset,
13769 .resume = bnx2x_io_resume,
Wendy Xiong493adb12008-06-23 20:36:22 -070013770};
13771
Yuval Mintzb030ed22013-05-27 04:08:30 +000013772static void bnx2x_shutdown(struct pci_dev *pdev)
13773{
13774 struct net_device *dev = pci_get_drvdata(pdev);
13775 struct bnx2x *bp;
13776
13777 if (!dev)
13778 return;
13779
13780 bp = netdev_priv(dev);
13781 if (!bp)
13782 return;
13783
13784 rtnl_lock();
13785 netif_device_detach(dev);
13786 rtnl_unlock();
13787
13788 /* Don't remove the netdevice, as there are scenarios which will cause
13789 * the kernel to hang, e.g., when trying to remove bnx2i while the
13790 * rootfs is mounted from SAN.
13791 */
13792 __bnx2x_remove(pdev, dev, bp, false);
13793}
13794
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013795static struct pci_driver bnx2x_pci_driver = {
Wendy Xiong493adb12008-06-23 20:36:22 -070013796 .name = DRV_MODULE_NAME,
13797 .id_table = bnx2x_pci_tbl,
13798 .probe = bnx2x_init_one,
Bill Pemberton0329aba2012-12-03 09:24:24 -050013799 .remove = bnx2x_remove_one,
Wendy Xiong493adb12008-06-23 20:36:22 -070013800 .suspend = bnx2x_suspend,
13801 .resume = bnx2x_resume,
13802 .err_handler = &bnx2x_err_handler,
Ariel Elior3c76fef2013-03-11 05:17:46 +000013803#ifdef CONFIG_BNX2X_SRIOV
13804 .sriov_configure = bnx2x_sriov_configure,
13805#endif
Yuval Mintzb030ed22013-05-27 04:08:30 +000013806 .shutdown = bnx2x_shutdown,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013807};
13808
13809static int __init bnx2x_init(void)
13810{
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000013811 int ret;
13812
Joe Perches7995c642010-02-17 15:01:52 +000013813 pr_info("%s", version);
Eilon Greenstein938cf542009-08-12 08:23:37 +000013814
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080013815 bnx2x_wq = create_singlethread_workqueue("bnx2x");
13816 if (bnx2x_wq == NULL) {
Joe Perches7995c642010-02-17 15:01:52 +000013817 pr_err("Cannot create workqueue\n");
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080013818 return -ENOMEM;
13819 }
Yuval Mintz370d4a22014-03-23 18:12:24 +020013820 bnx2x_iov_wq = create_singlethread_workqueue("bnx2x_iov");
13821 if (!bnx2x_iov_wq) {
13822 pr_err("Cannot create iov workqueue\n");
13823 destroy_workqueue(bnx2x_wq);
13824 return -ENOMEM;
13825 }
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080013826
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000013827 ret = pci_register_driver(&bnx2x_pci_driver);
13828 if (ret) {
Joe Perches7995c642010-02-17 15:01:52 +000013829 pr_err("Cannot register driver\n");
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000013830 destroy_workqueue(bnx2x_wq);
Yuval Mintz370d4a22014-03-23 18:12:24 +020013831 destroy_workqueue(bnx2x_iov_wq);
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000013832 }
13833 return ret;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013834}
13835
13836static void __exit bnx2x_cleanup(void)
13837{
Yuval Mintz452427b2012-03-26 20:47:07 +000013838 struct list_head *pos, *q;
Yuval Mintzd76a6112013-06-02 00:06:17 +000013839
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013840 pci_unregister_driver(&bnx2x_pci_driver);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080013841
13842 destroy_workqueue(bnx2x_wq);
Yuval Mintz370d4a22014-03-23 18:12:24 +020013843 destroy_workqueue(bnx2x_iov_wq);
Yuval Mintz452427b2012-03-26 20:47:07 +000013844
Yuval Mintz16a5fd92013-06-02 00:06:18 +000013845 /* Free globally allocated resources */
Yuval Mintz452427b2012-03-26 20:47:07 +000013846 list_for_each_safe(pos, q, &bnx2x_prev_list) {
13847 struct bnx2x_prev_path_list *tmp =
13848 list_entry(pos, struct bnx2x_prev_path_list, list);
13849 list_del(pos);
13850 kfree(tmp);
13851 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013852}
13853
Yaniv Rosner3deb8162011-06-14 01:34:33 +000013854void bnx2x_notify_link_changed(struct bnx2x *bp)
13855{
13856 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + BP_FUNC(bp)*sizeof(u32), 1);
13857}
13858
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013859module_init(bnx2x_init);
13860module_exit(bnx2x_cleanup);
13861
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013862/**
13863 * bnx2x_set_iscsi_eth_mac_addr - set iSCSI MAC(s).
13864 *
13865 * @bp: driver handle
13866 * @set: set or clear the CAM entry
13867 *
Yuval Mintz16a5fd92013-06-02 00:06:18 +000013868 * This function will wait until the ramrod completion returns.
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013869 * Return 0 if success, -ENODEV if ramrod doesn't return.
13870 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000013871static int bnx2x_set_iscsi_eth_mac_addr(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013872{
13873 unsigned long ramrod_flags = 0;
13874
13875 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
13876 return bnx2x_set_mac_one(bp, bp->cnic_eth_dev.iscsi_mac,
13877 &bp->iscsi_l2_mac_obj, true,
13878 BNX2X_ISCSI_ETH_MAC, &ramrod_flags);
13879}
Michael Chan993ac7b2009-10-10 13:46:56 +000013880
13881/* count denotes the number of new completions we have seen */
13882static void bnx2x_cnic_sp_post(struct bnx2x *bp, int count)
13883{
13884 struct eth_spe *spe;
Merav Sicrona0529972012-06-19 07:48:25 +000013885 int cxt_index, cxt_offset;
Michael Chan993ac7b2009-10-10 13:46:56 +000013886
13887#ifdef BNX2X_STOP_ON_ERROR
13888 if (unlikely(bp->panic))
13889 return;
13890#endif
13891
13892 spin_lock_bh(&bp->spq_lock);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013893 BUG_ON(bp->cnic_spq_pending < count);
Michael Chan993ac7b2009-10-10 13:46:56 +000013894 bp->cnic_spq_pending -= count;
13895
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013896 for (; bp->cnic_kwq_pending; bp->cnic_kwq_pending--) {
13897 u16 type = (le16_to_cpu(bp->cnic_kwq_cons->hdr.type)
13898 & SPE_HDR_CONN_TYPE) >>
13899 SPE_HDR_CONN_TYPE_SHIFT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013900 u8 cmd = (le32_to_cpu(bp->cnic_kwq_cons->hdr.conn_and_cmd_data)
13901 >> SPE_HDR_CMD_ID_SHIFT) & 0xff;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013902
13903 /* Set validation for iSCSI L2 client before sending SETUP
13904 * ramrod
13905 */
13906 if (type == ETH_CONNECTION_TYPE) {
Merav Sicrona0529972012-06-19 07:48:25 +000013907 if (cmd == RAMROD_CMD_ID_ETH_CLIENT_SETUP) {
Merav Sicron37ae41a2012-06-19 07:48:27 +000013908 cxt_index = BNX2X_ISCSI_ETH_CID(bp) /
Merav Sicrona0529972012-06-19 07:48:25 +000013909 ILT_PAGE_CIDS;
Merav Sicron37ae41a2012-06-19 07:48:27 +000013910 cxt_offset = BNX2X_ISCSI_ETH_CID(bp) -
Merav Sicrona0529972012-06-19 07:48:25 +000013911 (cxt_index * ILT_PAGE_CIDS);
13912 bnx2x_set_ctx_validation(bp,
13913 &bp->context[cxt_index].
13914 vcxt[cxt_offset].eth,
Merav Sicron37ae41a2012-06-19 07:48:27 +000013915 BNX2X_ISCSI_ETH_CID(bp));
Merav Sicrona0529972012-06-19 07:48:25 +000013916 }
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013917 }
13918
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013919 /*
13920 * There may be not more than 8 L2, not more than 8 L5 SPEs
13921 * and in the air. We also check that number of outstanding
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080013922 * COMMON ramrods is not more than the EQ and SPQ can
13923 * accommodate.
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013924 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080013925 if (type == ETH_CONNECTION_TYPE) {
13926 if (!atomic_read(&bp->cq_spq_left))
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013927 break;
13928 else
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080013929 atomic_dec(&bp->cq_spq_left);
13930 } else if (type == NONE_CONNECTION_TYPE) {
13931 if (!atomic_read(&bp->eq_spq_left))
13932 break;
13933 else
13934 atomic_dec(&bp->eq_spq_left);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000013935 } else if ((type == ISCSI_CONNECTION_TYPE) ||
13936 (type == FCOE_CONNECTION_TYPE)) {
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013937 if (bp->cnic_spq_pending >=
13938 bp->cnic_eth_dev.max_kwqe_pending)
13939 break;
13940 else
13941 bp->cnic_spq_pending++;
13942 } else {
13943 BNX2X_ERR("Unknown SPE type: %d\n", type);
13944 bnx2x_panic();
Michael Chan993ac7b2009-10-10 13:46:56 +000013945 break;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013946 }
Michael Chan993ac7b2009-10-10 13:46:56 +000013947
13948 spe = bnx2x_sp_get_next(bp);
13949 *spe = *bp->cnic_kwq_cons;
13950
Merav Sicron51c1a582012-03-18 10:33:38 +000013951 DP(BNX2X_MSG_SP, "pending on SPQ %d, on KWQ %d count %d\n",
Michael Chan993ac7b2009-10-10 13:46:56 +000013952 bp->cnic_spq_pending, bp->cnic_kwq_pending, count);
13953
13954 if (bp->cnic_kwq_cons == bp->cnic_kwq_last)
13955 bp->cnic_kwq_cons = bp->cnic_kwq;
13956 else
13957 bp->cnic_kwq_cons++;
13958 }
13959 bnx2x_sp_prod_update(bp);
13960 spin_unlock_bh(&bp->spq_lock);
13961}
13962
13963static int bnx2x_cnic_sp_queue(struct net_device *dev,
13964 struct kwqe_16 *kwqes[], u32 count)
13965{
13966 struct bnx2x *bp = netdev_priv(dev);
13967 int i;
13968
13969#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +000013970 if (unlikely(bp->panic)) {
13971 BNX2X_ERR("Can't post to SP queue while panic\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000013972 return -EIO;
Merav Sicron51c1a582012-03-18 10:33:38 +000013973 }
Michael Chan993ac7b2009-10-10 13:46:56 +000013974#endif
13975
Ariel Elior95c6c6162012-01-26 06:01:52 +000013976 if ((bp->recovery_state != BNX2X_RECOVERY_DONE) &&
13977 (bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000013978 BNX2X_ERR("Handling parity error recovery. Try again later\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +000013979 return -EAGAIN;
13980 }
13981
Michael Chan993ac7b2009-10-10 13:46:56 +000013982 spin_lock_bh(&bp->spq_lock);
13983
13984 for (i = 0; i < count; i++) {
13985 struct eth_spe *spe = (struct eth_spe *)kwqes[i];
13986
13987 if (bp->cnic_kwq_pending == MAX_SP_DESC_CNT)
13988 break;
13989
13990 *bp->cnic_kwq_prod = *spe;
13991
13992 bp->cnic_kwq_pending++;
13993
Merav Sicron51c1a582012-03-18 10:33:38 +000013994 DP(BNX2X_MSG_SP, "L5 SPQE %x %x %x:%x pos %d\n",
Michael Chan993ac7b2009-10-10 13:46:56 +000013995 spe->hdr.conn_and_cmd_data, spe->hdr.type,
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013996 spe->data.update_data_addr.hi,
13997 spe->data.update_data_addr.lo,
Michael Chan993ac7b2009-10-10 13:46:56 +000013998 bp->cnic_kwq_pending);
13999
14000 if (bp->cnic_kwq_prod == bp->cnic_kwq_last)
14001 bp->cnic_kwq_prod = bp->cnic_kwq;
14002 else
14003 bp->cnic_kwq_prod++;
14004 }
14005
14006 spin_unlock_bh(&bp->spq_lock);
14007
14008 if (bp->cnic_spq_pending < bp->cnic_eth_dev.max_kwqe_pending)
14009 bnx2x_cnic_sp_post(bp, 0);
14010
14011 return i;
14012}
14013
14014static int bnx2x_cnic_ctl_send(struct bnx2x *bp, struct cnic_ctl_info *ctl)
14015{
14016 struct cnic_ops *c_ops;
14017 int rc = 0;
14018
14019 mutex_lock(&bp->cnic_mutex);
Eric Dumazet13707f92011-01-26 19:28:23 +000014020 c_ops = rcu_dereference_protected(bp->cnic_ops,
14021 lockdep_is_held(&bp->cnic_mutex));
Michael Chan993ac7b2009-10-10 13:46:56 +000014022 if (c_ops)
14023 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
14024 mutex_unlock(&bp->cnic_mutex);
14025
14026 return rc;
14027}
14028
14029static int bnx2x_cnic_ctl_send_bh(struct bnx2x *bp, struct cnic_ctl_info *ctl)
14030{
14031 struct cnic_ops *c_ops;
14032 int rc = 0;
14033
14034 rcu_read_lock();
14035 c_ops = rcu_dereference(bp->cnic_ops);
14036 if (c_ops)
14037 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
14038 rcu_read_unlock();
14039
14040 return rc;
14041}
14042
14043/*
14044 * for commands that have no data
14045 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000014046int bnx2x_cnic_notify(struct bnx2x *bp, int cmd)
Michael Chan993ac7b2009-10-10 13:46:56 +000014047{
14048 struct cnic_ctl_info ctl = {0};
14049
14050 ctl.cmd = cmd;
14051
14052 return bnx2x_cnic_ctl_send(bp, &ctl);
14053}
14054
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014055static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err)
Michael Chan993ac7b2009-10-10 13:46:56 +000014056{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014057 struct cnic_ctl_info ctl = {0};
Michael Chan993ac7b2009-10-10 13:46:56 +000014058
14059 /* first we tell CNIC and only then we count this as a completion */
14060 ctl.cmd = CNIC_CTL_COMPLETION_CMD;
14061 ctl.data.comp.cid = cid;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014062 ctl.data.comp.error = err;
Michael Chan993ac7b2009-10-10 13:46:56 +000014063
14064 bnx2x_cnic_ctl_send_bh(bp, &ctl);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014065 bnx2x_cnic_sp_post(bp, 0);
Michael Chan993ac7b2009-10-10 13:46:56 +000014066}
14067
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014068/* Called with netif_addr_lock_bh() taken.
14069 * Sets an rx_mode config for an iSCSI ETH client.
14070 * Doesn't block.
14071 * Completion should be checked outside.
14072 */
14073static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start)
14074{
14075 unsigned long accept_flags = 0, ramrod_flags = 0;
14076 u8 cl_id = bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
14077 int sched_state = BNX2X_FILTER_ISCSI_ETH_STOP_SCHED;
14078
14079 if (start) {
14080 /* Start accepting on iSCSI L2 ring. Accept all multicasts
14081 * because it's the only way for UIO Queue to accept
14082 * multicasts (in non-promiscuous mode only one Queue per
14083 * function will receive multicast packets (leading in our
14084 * case).
14085 */
14086 __set_bit(BNX2X_ACCEPT_UNICAST, &accept_flags);
14087 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &accept_flags);
14088 __set_bit(BNX2X_ACCEPT_BROADCAST, &accept_flags);
14089 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &accept_flags);
14090
14091 /* Clear STOP_PENDING bit if START is requested */
14092 clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &bp->sp_state);
14093
14094 sched_state = BNX2X_FILTER_ISCSI_ETH_START_SCHED;
14095 } else
14096 /* Clear START_PENDING bit if STOP is requested */
14097 clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &bp->sp_state);
14098
14099 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
14100 set_bit(sched_state, &bp->sp_state);
14101 else {
14102 __set_bit(RAMROD_RX, &ramrod_flags);
14103 bnx2x_set_q_rx_mode(bp, cl_id, 0, accept_flags, 0,
14104 ramrod_flags);
14105 }
14106}
14107
Michael Chan993ac7b2009-10-10 13:46:56 +000014108static int bnx2x_drv_ctl(struct net_device *dev, struct drv_ctl_info *ctl)
14109{
14110 struct bnx2x *bp = netdev_priv(dev);
14111 int rc = 0;
14112
14113 switch (ctl->cmd) {
14114 case DRV_CTL_CTXTBL_WR_CMD: {
14115 u32 index = ctl->data.io.offset;
14116 dma_addr_t addr = ctl->data.io.dma_addr;
14117
14118 bnx2x_ilt_wr(bp, index, addr);
14119 break;
14120 }
14121
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014122 case DRV_CTL_RET_L5_SPQ_CREDIT_CMD: {
14123 int count = ctl->data.credit.credit_count;
Michael Chan993ac7b2009-10-10 13:46:56 +000014124
14125 bnx2x_cnic_sp_post(bp, count);
14126 break;
14127 }
14128
14129 /* rtnl_lock is held. */
14130 case DRV_CTL_START_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014131 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
14132 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000014133
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014134 /* Configure the iSCSI classification object */
14135 bnx2x_init_mac_obj(bp, &bp->iscsi_l2_mac_obj,
14136 cp->iscsi_l2_client_id,
14137 cp->iscsi_l2_cid, BP_FUNC(bp),
14138 bnx2x_sp(bp, mac_rdata),
14139 bnx2x_sp_mapping(bp, mac_rdata),
14140 BNX2X_FILTER_MAC_PENDING,
14141 &bp->sp_state, BNX2X_OBJ_TYPE_RX,
14142 &bp->macs_pool);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000014143
Dmitry Kravkov523224a2010-10-06 03:23:26 +000014144 /* Set iSCSI MAC address */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014145 rc = bnx2x_set_iscsi_eth_mac_addr(bp);
14146 if (rc)
14147 break;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000014148
14149 mmiowb();
14150 barrier();
14151
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014152 /* Start accepting on iSCSI L2 ring */
14153
14154 netif_addr_lock_bh(dev);
14155 bnx2x_set_iscsi_eth_rx_mode(bp, true);
14156 netif_addr_unlock_bh(dev);
14157
14158 /* bits to wait on */
14159 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
14160 __set_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &sp_bits);
14161
14162 if (!bnx2x_wait_sp_comp(bp, sp_bits))
14163 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000014164
Michael Chan993ac7b2009-10-10 13:46:56 +000014165 break;
14166 }
14167
14168 /* rtnl_lock is held. */
14169 case DRV_CTL_STOP_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014170 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000014171
Dmitry Kravkov523224a2010-10-06 03:23:26 +000014172 /* Stop accepting on iSCSI L2 ring */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014173 netif_addr_lock_bh(dev);
14174 bnx2x_set_iscsi_eth_rx_mode(bp, false);
14175 netif_addr_unlock_bh(dev);
14176
14177 /* bits to wait on */
14178 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
14179 __set_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &sp_bits);
14180
14181 if (!bnx2x_wait_sp_comp(bp, sp_bits))
14182 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000014183
14184 mmiowb();
14185 barrier();
14186
14187 /* Unset iSCSI L2 MAC */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014188 rc = bnx2x_del_all_macs(bp, &bp->iscsi_l2_mac_obj,
14189 BNX2X_ISCSI_ETH_MAC, true);
Michael Chan993ac7b2009-10-10 13:46:56 +000014190 break;
14191 }
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014192 case DRV_CTL_RET_L2_SPQ_CREDIT_CMD: {
14193 int count = ctl->data.credit.credit_count;
14194
Peter Zijlstra4e857c52014-03-17 18:06:10 +010014195 smp_mb__before_atomic();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080014196 atomic_add(count, &bp->cq_spq_left);
Peter Zijlstra4e857c52014-03-17 18:06:10 +010014197 smp_mb__after_atomic();
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014198 break;
14199 }
Barak Witkowski1d187b32011-12-05 22:41:50 +000014200 case DRV_CTL_ULP_REGISTER_CMD: {
Barak Witkowski2e499d32012-06-26 01:31:19 +000014201 int ulp_type = ctl->data.register_data.ulp_type;
Barak Witkowski1d187b32011-12-05 22:41:50 +000014202
14203 if (CHIP_IS_E3(bp)) {
14204 int idx = BP_FW_MB_IDX(bp);
Barak Witkowski2e499d32012-06-26 01:31:19 +000014205 u32 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
14206 int path = BP_PATH(bp);
14207 int port = BP_PORT(bp);
14208 int i;
14209 u32 scratch_offset;
14210 u32 *host_addr;
Barak Witkowski1d187b32011-12-05 22:41:50 +000014211
Barak Witkowski2e499d32012-06-26 01:31:19 +000014212 /* first write capability to shmem2 */
Barak Witkowski1d187b32011-12-05 22:41:50 +000014213 if (ulp_type == CNIC_ULP_ISCSI)
14214 cap |= DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
14215 else if (ulp_type == CNIC_ULP_FCOE)
14216 cap |= DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
14217 SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
Barak Witkowski2e499d32012-06-26 01:31:19 +000014218
14219 if ((ulp_type != CNIC_ULP_FCOE) ||
14220 (!SHMEM2_HAS(bp, ncsi_oem_data_addr)) ||
14221 (!(bp->flags & BC_SUPPORTS_FCOE_FEATURES)))
14222 break;
14223
14224 /* if reached here - should write fcoe capabilities */
14225 scratch_offset = SHMEM2_RD(bp, ncsi_oem_data_addr);
14226 if (!scratch_offset)
14227 break;
14228 scratch_offset += offsetof(struct glob_ncsi_oem_data,
14229 fcoe_features[path][port]);
14230 host_addr = (u32 *) &(ctl->data.register_data.
14231 fcoe_features);
14232 for (i = 0; i < sizeof(struct fcoe_capabilities);
14233 i += 4)
14234 REG_WR(bp, scratch_offset + i,
14235 *(host_addr + i/4));
Barak Witkowski1d187b32011-12-05 22:41:50 +000014236 }
Yuval Mintz42f82772014-03-23 18:12:23 +020014237 bnx2x_schedule_sp_rtnl(bp, BNX2X_SP_RTNL_GET_DRV_VERSION, 0);
Barak Witkowski1d187b32011-12-05 22:41:50 +000014238 break;
14239 }
Barak Witkowski2e499d32012-06-26 01:31:19 +000014240
Barak Witkowski1d187b32011-12-05 22:41:50 +000014241 case DRV_CTL_ULP_UNREGISTER_CMD: {
14242 int ulp_type = ctl->data.ulp_type;
14243
14244 if (CHIP_IS_E3(bp)) {
14245 int idx = BP_FW_MB_IDX(bp);
14246 u32 cap;
14247
14248 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
14249 if (ulp_type == CNIC_ULP_ISCSI)
14250 cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
14251 else if (ulp_type == CNIC_ULP_FCOE)
14252 cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
14253 SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
14254 }
Yuval Mintz42f82772014-03-23 18:12:23 +020014255 bnx2x_schedule_sp_rtnl(bp, BNX2X_SP_RTNL_GET_DRV_VERSION, 0);
Barak Witkowski1d187b32011-12-05 22:41:50 +000014256 break;
14257 }
Michael Chan993ac7b2009-10-10 13:46:56 +000014258
14259 default:
14260 BNX2X_ERR("unknown command %x\n", ctl->cmd);
14261 rc = -EINVAL;
14262 }
14263
14264 return rc;
14265}
14266
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000014267void bnx2x_setup_cnic_irq_info(struct bnx2x *bp)
Michael Chan993ac7b2009-10-10 13:46:56 +000014268{
14269 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
14270
14271 if (bp->flags & USING_MSIX_FLAG) {
14272 cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
14273 cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
14274 cp->irq_arr[0].vector = bp->msix_table[1].vector;
14275 } else {
14276 cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
14277 cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
14278 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014279 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000014280 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e2_sb;
14281 else
14282 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e1x_sb;
14283
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014284 cp->irq_arr[0].status_blk_num = bnx2x_cnic_fw_sb_id(bp);
14285 cp->irq_arr[0].status_blk_num2 = bnx2x_cnic_igu_sb_id(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000014286 cp->irq_arr[1].status_blk = bp->def_status_blk;
14287 cp->irq_arr[1].status_blk_num = DEF_SB_ID;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000014288 cp->irq_arr[1].status_blk_num2 = DEF_SB_IGU_ID;
Michael Chan993ac7b2009-10-10 13:46:56 +000014289
14290 cp->num_irq = 2;
14291}
14292
Merav Sicron37ae41a2012-06-19 07:48:27 +000014293void bnx2x_setup_cnic_info(struct bnx2x *bp)
14294{
14295 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
14296
Merav Sicron37ae41a2012-06-19 07:48:27 +000014297 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
14298 bnx2x_cid_ilt_lines(bp);
14299 cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
14300 cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID(bp);
14301 cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID(bp);
14302
Michael Chanf78afb32013-09-18 01:50:38 -070014303 DP(NETIF_MSG_IFUP, "BNX2X_1st_NON_L2_ETH_CID(bp) %x, cp->starting_cid %x, cp->fcoe_init_cid %x, cp->iscsi_l2_cid %x\n",
14304 BNX2X_1st_NON_L2_ETH_CID(bp), cp->starting_cid, cp->fcoe_init_cid,
14305 cp->iscsi_l2_cid);
14306
Merav Sicron37ae41a2012-06-19 07:48:27 +000014307 if (NO_ISCSI_OOO(bp))
14308 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
14309}
14310
Michael Chan993ac7b2009-10-10 13:46:56 +000014311static int bnx2x_register_cnic(struct net_device *dev, struct cnic_ops *ops,
14312 void *data)
14313{
14314 struct bnx2x *bp = netdev_priv(dev);
14315 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
Merav Sicron55c11942012-11-07 00:45:48 +000014316 int rc;
14317
14318 DP(NETIF_MSG_IFUP, "Register_cnic called\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000014319
Merav Sicron51c1a582012-03-18 10:33:38 +000014320 if (ops == NULL) {
14321 BNX2X_ERR("NULL ops received\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000014322 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +000014323 }
Michael Chan993ac7b2009-10-10 13:46:56 +000014324
Merav Sicron55c11942012-11-07 00:45:48 +000014325 if (!CNIC_SUPPORT(bp)) {
14326 BNX2X_ERR("Can't register CNIC when not supported\n");
14327 return -EOPNOTSUPP;
14328 }
14329
14330 if (!CNIC_LOADED(bp)) {
14331 rc = bnx2x_load_cnic(bp);
14332 if (rc) {
14333 BNX2X_ERR("CNIC-related load failed\n");
14334 return rc;
14335 }
Merav Sicron55c11942012-11-07 00:45:48 +000014336 }
14337
14338 bp->cnic_enabled = true;
14339
Michael Chan993ac7b2009-10-10 13:46:56 +000014340 bp->cnic_kwq = kzalloc(PAGE_SIZE, GFP_KERNEL);
14341 if (!bp->cnic_kwq)
14342 return -ENOMEM;
14343
14344 bp->cnic_kwq_cons = bp->cnic_kwq;
14345 bp->cnic_kwq_prod = bp->cnic_kwq;
14346 bp->cnic_kwq_last = bp->cnic_kwq + MAX_SP_DESC_CNT;
14347
14348 bp->cnic_spq_pending = 0;
14349 bp->cnic_kwq_pending = 0;
14350
14351 bp->cnic_data = data;
14352
14353 cp->num_irq = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014354 cp->drv_state |= CNIC_DRV_STATE_REGD;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000014355 cp->iro_arr = bp->iro_arr;
Michael Chan993ac7b2009-10-10 13:46:56 +000014356
Michael Chan993ac7b2009-10-10 13:46:56 +000014357 bnx2x_setup_cnic_irq_info(bp);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014358
Michael Chan993ac7b2009-10-10 13:46:56 +000014359 rcu_assign_pointer(bp->cnic_ops, ops);
14360
Yuval Mintz42f82772014-03-23 18:12:23 +020014361 /* Schedule driver to read CNIC driver versions */
14362 bnx2x_schedule_sp_rtnl(bp, BNX2X_SP_RTNL_GET_DRV_VERSION, 0);
14363
Michael Chan993ac7b2009-10-10 13:46:56 +000014364 return 0;
14365}
14366
14367static int bnx2x_unregister_cnic(struct net_device *dev)
14368{
14369 struct bnx2x *bp = netdev_priv(dev);
14370 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
14371
14372 mutex_lock(&bp->cnic_mutex);
Michael Chan993ac7b2009-10-10 13:46:56 +000014373 cp->drv_state = 0;
Eric Dumazet2cfa5a02011-11-23 07:09:32 +000014374 RCU_INIT_POINTER(bp->cnic_ops, NULL);
Michael Chan993ac7b2009-10-10 13:46:56 +000014375 mutex_unlock(&bp->cnic_mutex);
14376 synchronize_rcu();
Yuval Mintzfea75642013-04-10 13:34:39 +030014377 bp->cnic_enabled = false;
Michael Chan993ac7b2009-10-10 13:46:56 +000014378 kfree(bp->cnic_kwq);
14379 bp->cnic_kwq = NULL;
14380
14381 return 0;
14382}
14383
stephen hemmingera8f47eb2014-01-09 22:20:11 -080014384static struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev)
Michael Chan993ac7b2009-10-10 13:46:56 +000014385{
14386 struct bnx2x *bp = netdev_priv(dev);
14387 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
14388
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000014389 /* If both iSCSI and FCoE are disabled - return NULL in
14390 * order to indicate CNIC that it should not try to work
14391 * with this device.
14392 */
14393 if (NO_ISCSI(bp) && NO_FCOE(bp))
14394 return NULL;
14395
Michael Chan993ac7b2009-10-10 13:46:56 +000014396 cp->drv_owner = THIS_MODULE;
14397 cp->chip_id = CHIP_ID(bp);
14398 cp->pdev = bp->pdev;
14399 cp->io_base = bp->regview;
14400 cp->io_base2 = bp->doorbells;
14401 cp->max_kwqe_pending = 8;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000014402 cp->ctx_blk_size = CDU_ILT_PAGE_SZ;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014403 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
14404 bnx2x_cid_ilt_lines(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000014405 cp->ctx_tbl_len = CNIC_ILT_LINES;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014406 cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
Michael Chan993ac7b2009-10-10 13:46:56 +000014407 cp->drv_submit_kwqes_16 = bnx2x_cnic_sp_queue;
14408 cp->drv_ctl = bnx2x_drv_ctl;
14409 cp->drv_register_cnic = bnx2x_register_cnic;
14410 cp->drv_unregister_cnic = bnx2x_unregister_cnic;
Merav Sicron37ae41a2012-06-19 07:48:27 +000014411 cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014412 cp->iscsi_l2_client_id =
14413 bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
Merav Sicron37ae41a2012-06-19 07:48:27 +000014414 cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000014415
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000014416 if (NO_ISCSI_OOO(bp))
14417 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
14418
14419 if (NO_ISCSI(bp))
14420 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI;
14421
14422 if (NO_FCOE(bp))
14423 cp->drv_state |= CNIC_DRV_STATE_NO_FCOE;
14424
Merav Sicron51c1a582012-03-18 10:33:38 +000014425 BNX2X_DEV_INFO(
14426 "page_size %d, tbl_offset %d, tbl_lines %d, starting cid %d\n",
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014427 cp->ctx_blk_size,
14428 cp->ctx_tbl_offset,
14429 cp->ctx_tbl_len,
14430 cp->starting_cid);
Michael Chan993ac7b2009-10-10 13:46:56 +000014431 return cp;
14432}
Michael Chan993ac7b2009-10-10 13:46:56 +000014433
stephen hemmingera8f47eb2014-01-09 22:20:11 -080014434static u32 bnx2x_rx_ustorm_prods_offset(struct bnx2x_fastpath *fp)
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000014435{
Ariel Elior64112802013-01-07 00:50:23 +000014436 struct bnx2x *bp = fp->bp;
14437 u32 offset = BAR_USTRORM_INTMEM;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070014438
Ariel Elior64112802013-01-07 00:50:23 +000014439 if (IS_VF(bp))
14440 return bnx2x_vf_ustorm_prods_offset(bp, fp);
14441 else if (!CHIP_IS_E1x(bp))
14442 offset += USTORM_RX_PRODS_E2_OFFSET(fp->cl_qzone_id);
14443 else
14444 offset += USTORM_RX_PRODS_E1X_OFFSET(BP_PORT(bp), fp->cl_id);
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000014445
Ariel Elior64112802013-01-07 00:50:23 +000014446 return offset;
14447}
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000014448
Ariel Elior64112802013-01-07 00:50:23 +000014449/* called only on E1H or E2.
14450 * When pretending to be PF, the pretend value is the function number 0...7
14451 * When pretending to be VF, the pretend val is the PF-num:VF-valid:ABS-VFID
14452 * combination
14453 */
14454int bnx2x_pretend_func(struct bnx2x *bp, u16 pretend_func_val)
14455{
14456 u32 pretend_reg;
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000014457
Ariel Elior23826852013-01-09 07:04:35 +000014458 if (CHIP_IS_E1H(bp) && pretend_func_val >= E1H_FUNC_MAX)
Ariel Elior64112802013-01-07 00:50:23 +000014459 return -1;
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000014460
Ariel Elior64112802013-01-07 00:50:23 +000014461 /* get my own pretend register */
14462 pretend_reg = bnx2x_get_pretend_reg(bp);
14463 REG_WR(bp, pretend_reg, pretend_func_val);
14464 REG_RD(bp, pretend_reg);
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000014465 return 0;
14466}
Michal Kalderoneeed0182014-08-17 16:47:44 +030014467
14468static void bnx2x_ptp_task(struct work_struct *work)
14469{
14470 struct bnx2x *bp = container_of(work, struct bnx2x, ptp_task);
14471 int port = BP_PORT(bp);
14472 u32 val_seq;
14473 u64 timestamp, ns;
14474 struct skb_shared_hwtstamps shhwtstamps;
14475
14476 /* Read Tx timestamp registers */
14477 val_seq = REG_RD(bp, port ? NIG_REG_P1_TLLH_PTP_BUF_SEQID :
14478 NIG_REG_P0_TLLH_PTP_BUF_SEQID);
14479 if (val_seq & 0x10000) {
14480 /* There is a valid timestamp value */
14481 timestamp = REG_RD(bp, port ? NIG_REG_P1_TLLH_PTP_BUF_TS_MSB :
14482 NIG_REG_P0_TLLH_PTP_BUF_TS_MSB);
14483 timestamp <<= 32;
14484 timestamp |= REG_RD(bp, port ? NIG_REG_P1_TLLH_PTP_BUF_TS_LSB :
14485 NIG_REG_P0_TLLH_PTP_BUF_TS_LSB);
14486 /* Reset timestamp register to allow new timestamp */
14487 REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_BUF_SEQID :
14488 NIG_REG_P0_TLLH_PTP_BUF_SEQID, 0x10000);
14489 ns = timecounter_cyc2time(&bp->timecounter, timestamp);
14490
14491 memset(&shhwtstamps, 0, sizeof(shhwtstamps));
14492 shhwtstamps.hwtstamp = ns_to_ktime(ns);
14493 skb_tstamp_tx(bp->ptp_tx_skb, &shhwtstamps);
14494 dev_kfree_skb_any(bp->ptp_tx_skb);
14495 bp->ptp_tx_skb = NULL;
14496
14497 DP(BNX2X_MSG_PTP, "Tx timestamp, timestamp cycles = %llu, ns = %llu\n",
14498 timestamp, ns);
14499 } else {
14500 DP(BNX2X_MSG_PTP, "There is no valid Tx timestamp yet\n");
14501 /* Reschedule to keep checking for a valid timestamp value */
14502 schedule_work(&bp->ptp_task);
14503 }
14504}
14505
14506void bnx2x_set_rx_ts(struct bnx2x *bp, struct sk_buff *skb)
14507{
14508 int port = BP_PORT(bp);
14509 u64 timestamp, ns;
14510
14511 timestamp = REG_RD(bp, port ? NIG_REG_P1_LLH_PTP_HOST_BUF_TS_MSB :
14512 NIG_REG_P0_LLH_PTP_HOST_BUF_TS_MSB);
14513 timestamp <<= 32;
14514 timestamp |= REG_RD(bp, port ? NIG_REG_P1_LLH_PTP_HOST_BUF_TS_LSB :
14515 NIG_REG_P0_LLH_PTP_HOST_BUF_TS_LSB);
14516
14517 /* Reset timestamp register to allow new timestamp */
14518 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_HOST_BUF_SEQID :
14519 NIG_REG_P0_LLH_PTP_HOST_BUF_SEQID, 0x10000);
14520
14521 ns = timecounter_cyc2time(&bp->timecounter, timestamp);
14522
14523 skb_hwtstamps(skb)->hwtstamp = ns_to_ktime(ns);
14524
14525 DP(BNX2X_MSG_PTP, "Rx timestamp, timestamp cycles = %llu, ns = %llu\n",
14526 timestamp, ns);
14527}
14528
14529/* Read the PHC */
14530static cycle_t bnx2x_cyclecounter_read(const struct cyclecounter *cc)
14531{
14532 struct bnx2x *bp = container_of(cc, struct bnx2x, cyclecounter);
14533 int port = BP_PORT(bp);
14534 u32 wb_data[2];
14535 u64 phc_cycles;
14536
14537 REG_RD_DMAE(bp, port ? NIG_REG_TIMESYNC_GEN_REG + tsgen_synctime_t1 :
14538 NIG_REG_TIMESYNC_GEN_REG + tsgen_synctime_t0, wb_data, 2);
14539 phc_cycles = wb_data[1];
14540 phc_cycles = (phc_cycles << 32) + wb_data[0];
14541
14542 DP(BNX2X_MSG_PTP, "PHC read cycles = %llu\n", phc_cycles);
14543
14544 return phc_cycles;
14545}
14546
14547static void bnx2x_init_cyclecounter(struct bnx2x *bp)
14548{
14549 memset(&bp->cyclecounter, 0, sizeof(bp->cyclecounter));
14550 bp->cyclecounter.read = bnx2x_cyclecounter_read;
14551 bp->cyclecounter.mask = CLOCKSOURCE_MASK(64);
14552 bp->cyclecounter.shift = 1;
14553 bp->cyclecounter.mult = 1;
14554}
14555
14556static int bnx2x_send_reset_timesync_ramrod(struct bnx2x *bp)
14557{
14558 struct bnx2x_func_state_params func_params = {NULL};
14559 struct bnx2x_func_set_timesync_params *set_timesync_params =
14560 &func_params.params.set_timesync;
14561
14562 /* Prepare parameters for function state transitions */
14563 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
14564 __set_bit(RAMROD_RETRY, &func_params.ramrod_flags);
14565
14566 func_params.f_obj = &bp->func_obj;
14567 func_params.cmd = BNX2X_F_CMD_SET_TIMESYNC;
14568
14569 /* Function parameters */
14570 set_timesync_params->drift_adjust_cmd = TS_DRIFT_ADJUST_RESET;
14571 set_timesync_params->offset_cmd = TS_OFFSET_KEEP;
14572
14573 return bnx2x_func_state_change(bp, &func_params);
14574}
14575
14576int bnx2x_enable_ptp_packets(struct bnx2x *bp)
14577{
14578 struct bnx2x_queue_state_params q_params;
14579 int rc, i;
14580
14581 /* send queue update ramrod to enable PTP packets */
14582 memset(&q_params, 0, sizeof(q_params));
14583 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
14584 q_params.cmd = BNX2X_Q_CMD_UPDATE;
14585 __set_bit(BNX2X_Q_UPDATE_PTP_PKTS_CHNG,
14586 &q_params.params.update.update_flags);
14587 __set_bit(BNX2X_Q_UPDATE_PTP_PKTS,
14588 &q_params.params.update.update_flags);
14589
14590 /* send the ramrod on all the queues of the PF */
14591 for_each_eth_queue(bp, i) {
14592 struct bnx2x_fastpath *fp = &bp->fp[i];
14593
14594 /* Set the appropriate Queue object */
14595 q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
14596
14597 /* Update the Queue state */
14598 rc = bnx2x_queue_state_change(bp, &q_params);
14599 if (rc) {
14600 BNX2X_ERR("Failed to enable PTP packets\n");
14601 return rc;
14602 }
14603 }
14604
14605 return 0;
14606}
14607
14608int bnx2x_configure_ptp_filters(struct bnx2x *bp)
14609{
14610 int port = BP_PORT(bp);
14611 int rc;
14612
14613 if (!bp->hwtstamp_ioctl_called)
14614 return 0;
14615
14616 switch (bp->tx_type) {
14617 case HWTSTAMP_TX_ON:
14618 bp->flags |= TX_TIMESTAMPING_EN;
14619 REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_PARAM_MASK :
14620 NIG_REG_P0_TLLH_PTP_PARAM_MASK, 0x6AA);
14621 REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_RULE_MASK :
14622 NIG_REG_P0_TLLH_PTP_RULE_MASK, 0x3EEE);
14623 break;
14624 case HWTSTAMP_TX_ONESTEP_SYNC:
14625 BNX2X_ERR("One-step timestamping is not supported\n");
14626 return -ERANGE;
14627 }
14628
14629 switch (bp->rx_filter) {
14630 case HWTSTAMP_FILTER_NONE:
14631 break;
14632 case HWTSTAMP_FILTER_ALL:
14633 case HWTSTAMP_FILTER_SOME:
14634 bp->rx_filter = HWTSTAMP_FILTER_NONE;
14635 break;
14636 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
14637 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
14638 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
14639 bp->rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
14640 /* Initialize PTP detection for UDP/IPv4 events */
14641 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_PARAM_MASK :
14642 NIG_REG_P0_LLH_PTP_PARAM_MASK, 0x7EE);
14643 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_RULE_MASK :
14644 NIG_REG_P0_LLH_PTP_RULE_MASK, 0x3FFE);
14645 break;
14646 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
14647 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
14648 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
14649 bp->rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
14650 /* Initialize PTP detection for UDP/IPv4 or UDP/IPv6 events */
14651 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_PARAM_MASK :
14652 NIG_REG_P0_LLH_PTP_PARAM_MASK, 0x7EA);
14653 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_RULE_MASK :
14654 NIG_REG_P0_LLH_PTP_RULE_MASK, 0x3FEE);
14655 break;
14656 case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
14657 case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
14658 case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
14659 bp->rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_EVENT;
14660 /* Initialize PTP detection L2 events */
14661 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_PARAM_MASK :
14662 NIG_REG_P0_LLH_PTP_PARAM_MASK, 0x6BF);
14663 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_RULE_MASK :
14664 NIG_REG_P0_LLH_PTP_RULE_MASK, 0x3EFF);
14665
14666 break;
14667 case HWTSTAMP_FILTER_PTP_V2_EVENT:
14668 case HWTSTAMP_FILTER_PTP_V2_SYNC:
14669 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
14670 bp->rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
14671 /* Initialize PTP detection L2, UDP/IPv4 or UDP/IPv6 events */
14672 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_PARAM_MASK :
14673 NIG_REG_P0_LLH_PTP_PARAM_MASK, 0x6AA);
14674 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_RULE_MASK :
14675 NIG_REG_P0_LLH_PTP_RULE_MASK, 0x3EEE);
14676 break;
14677 }
14678
14679 /* Indicate to FW that this PF expects recorded PTP packets */
14680 rc = bnx2x_enable_ptp_packets(bp);
14681 if (rc)
14682 return rc;
14683
14684 /* Enable sending PTP packets to host */
14685 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_TO_HOST :
14686 NIG_REG_P0_LLH_PTP_TO_HOST, 0x1);
14687
14688 return 0;
14689}
14690
14691static int bnx2x_hwtstamp_ioctl(struct bnx2x *bp, struct ifreq *ifr)
14692{
14693 struct hwtstamp_config config;
14694 int rc;
14695
14696 DP(BNX2X_MSG_PTP, "HWTSTAMP IOCTL called\n");
14697
14698 if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
14699 return -EFAULT;
14700
14701 DP(BNX2X_MSG_PTP, "Requested tx_type: %d, requested rx_filters = %d\n",
14702 config.tx_type, config.rx_filter);
14703
14704 if (config.flags) {
14705 BNX2X_ERR("config.flags is reserved for future use\n");
14706 return -EINVAL;
14707 }
14708
14709 bp->hwtstamp_ioctl_called = 1;
14710 bp->tx_type = config.tx_type;
14711 bp->rx_filter = config.rx_filter;
14712
14713 rc = bnx2x_configure_ptp_filters(bp);
14714 if (rc)
14715 return rc;
14716
14717 config.rx_filter = bp->rx_filter;
14718
14719 return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
14720 -EFAULT : 0;
14721}
14722
14723/* Configrues HW for PTP */
14724static int bnx2x_configure_ptp(struct bnx2x *bp)
14725{
14726 int rc, port = BP_PORT(bp);
14727 u32 wb_data[2];
14728
14729 /* Reset PTP event detection rules - will be configured in the IOCTL */
14730 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_PARAM_MASK :
14731 NIG_REG_P0_LLH_PTP_PARAM_MASK, 0x7FF);
14732 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_RULE_MASK :
14733 NIG_REG_P0_LLH_PTP_RULE_MASK, 0x3FFF);
14734 REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_PARAM_MASK :
14735 NIG_REG_P0_TLLH_PTP_PARAM_MASK, 0x7FF);
14736 REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_RULE_MASK :
14737 NIG_REG_P0_TLLH_PTP_RULE_MASK, 0x3FFF);
14738
14739 /* Disable PTP packets to host - will be configured in the IOCTL*/
14740 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_TO_HOST :
14741 NIG_REG_P0_LLH_PTP_TO_HOST, 0x0);
14742
14743 /* Enable the PTP feature */
14744 REG_WR(bp, port ? NIG_REG_P1_PTP_EN :
14745 NIG_REG_P0_PTP_EN, 0x3F);
14746
14747 /* Enable the free-running counter */
14748 wb_data[0] = 0;
14749 wb_data[1] = 0;
14750 REG_WR_DMAE(bp, NIG_REG_TIMESYNC_GEN_REG + tsgen_ctrl, wb_data, 2);
14751
14752 /* Reset drift register (offset register is not reset) */
14753 rc = bnx2x_send_reset_timesync_ramrod(bp);
14754 if (rc) {
14755 BNX2X_ERR("Failed to reset PHC drift register\n");
14756 return -EFAULT;
14757 }
14758
14759 /* Reset possibly old timestamps */
14760 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_HOST_BUF_SEQID :
14761 NIG_REG_P0_LLH_PTP_HOST_BUF_SEQID, 0x10000);
14762 REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_BUF_SEQID :
14763 NIG_REG_P0_TLLH_PTP_BUF_SEQID, 0x10000);
14764
14765 return 0;
14766}
14767
14768/* Called during load, to initialize PTP-related stuff */
14769void bnx2x_init_ptp(struct bnx2x *bp)
14770{
14771 int rc;
14772
14773 /* Configure PTP in HW */
14774 rc = bnx2x_configure_ptp(bp);
14775 if (rc) {
14776 BNX2X_ERR("Stopping PTP initialization\n");
14777 return;
14778 }
14779
14780 /* Init work queue for Tx timestamping */
14781 INIT_WORK(&bp->ptp_task, bnx2x_ptp_task);
14782
14783 /* Init cyclecounter and timecounter. This is done only in the first
14784 * load. If done in every load, PTP application will fail when doing
14785 * unload / load (e.g. MTU change) while it is running.
14786 */
14787 if (!bp->timecounter_init_done) {
14788 bnx2x_init_cyclecounter(bp);
14789 timecounter_init(&bp->timecounter, &bp->cyclecounter,
14790 ktime_to_ns(ktime_get_real()));
14791 bp->timecounter_init_done = 1;
14792 }
14793
14794 DP(BNX2X_MSG_PTP, "PTP initialization ended successfully\n");
14795}