blob: 242189ee3607a91ed1049a375c5631c21b199308 [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010030#include <linux/circ_buf.h>
Daniel Vetter926321d2013-10-16 13:30:34 +020031#include <linux/ctype.h>
Chris Wilsonf3cd4742009-10-13 22:20:20 +010032#include <linux/debugfs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040034#include <linux/export.h>
Chris Wilson6d2b8882013-08-07 18:30:54 +010035#include <linux/list_sort.h>
Jesse Barnesec013e72013-08-20 10:29:23 +010036#include <asm/msr-index.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drmP.h>
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010038#include "intel_drv.h"
Chris Wilsone5c65262010-11-01 11:35:28 +000039#include "intel_ringbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/i915_drm.h>
Ben Gamari20172632009-02-17 20:08:50 -050041#include "i915_drv.h"
42
Ben Gamari20172632009-02-17 20:08:50 -050043#if defined(CONFIG_DEBUG_FS)
44
Chris Wilsonf13d3f72010-09-20 17:36:15 +010045enum {
Chris Wilson69dc4982010-10-19 10:36:51 +010046 ACTIVE_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010047 INACTIVE_LIST,
Chris Wilsond21d5972010-09-26 11:19:33 +010048 PINNED_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010049};
Ben Gamari433e12f2009-02-17 20:08:51 -050050
Chris Wilson70d39fe2010-08-25 16:03:34 +010051static const char *yesno(int v)
52{
53 return v ? "yes" : "no";
54}
55
Damien Lespiau497666d2013-10-15 18:55:39 +010056/* As the drm_debugfs_init() routines are called before dev->dev_private is
57 * allocated we need to hook into the minor for release. */
58static int
59drm_add_fake_info_node(struct drm_minor *minor,
60 struct dentry *ent,
61 const void *key)
62{
63 struct drm_info_node *node;
64
65 node = kmalloc(sizeof(*node), GFP_KERNEL);
66 if (node == NULL) {
67 debugfs_remove(ent);
68 return -ENOMEM;
69 }
70
71 node->minor = minor;
72 node->dent = ent;
73 node->info_ent = (void *) key;
74
75 mutex_lock(&minor->debugfs_lock);
76 list_add(&node->list, &minor->debugfs_list);
77 mutex_unlock(&minor->debugfs_lock);
78
79 return 0;
80}
81
Chris Wilson70d39fe2010-08-25 16:03:34 +010082static int i915_capabilities(struct seq_file *m, void *data)
83{
84 struct drm_info_node *node = (struct drm_info_node *) m->private;
85 struct drm_device *dev = node->minor->dev;
86 const struct intel_device_info *info = INTEL_INFO(dev);
87
88 seq_printf(m, "gen: %d\n", info->gen);
Paulo Zanoni03d00ac2011-10-14 18:17:41 -030089 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
Damien Lespiau79fc46d2013-04-23 16:37:17 +010090#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
91#define SEP_SEMICOLON ;
92 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
93#undef PRINT_FLAG
94#undef SEP_SEMICOLON
Chris Wilson70d39fe2010-08-25 16:03:34 +010095
96 return 0;
97}
Ben Gamari433e12f2009-02-17 20:08:51 -050098
Chris Wilson05394f32010-11-08 19:18:58 +000099static const char *get_pin_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +0000100{
Chris Wilson05394f32010-11-08 19:18:58 +0000101 if (obj->user_pin_count > 0)
Chris Wilsona6172a82009-02-11 14:26:38 +0000102 return "P";
Chris Wilson05394f32010-11-08 19:18:58 +0000103 else if (obj->pin_count > 0)
Chris Wilsona6172a82009-02-11 14:26:38 +0000104 return "p";
105 else
106 return " ";
107}
108
Chris Wilson05394f32010-11-08 19:18:58 +0000109static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +0000110{
Akshay Joshi0206e352011-08-16 15:34:10 -0400111 switch (obj->tiling_mode) {
112 default:
113 case I915_TILING_NONE: return " ";
114 case I915_TILING_X: return "X";
115 case I915_TILING_Y: return "Y";
116 }
Chris Wilsona6172a82009-02-11 14:26:38 +0000117}
118
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700119static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
120{
121 return obj->has_global_gtt_mapping ? "g" : " ";
122}
123
Chris Wilson37811fc2010-08-25 22:45:57 +0100124static void
125describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
126{
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700127 struct i915_vma *vma;
Ville Syrjäläfb1ae912013-08-22 19:21:30 +0300128 seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %u %u %u%s%s%s",
Chris Wilson37811fc2010-08-25 22:45:57 +0100129 &obj->base,
130 get_pin_flag(obj),
131 get_tiling_flag(obj),
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700132 get_global_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -0800133 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100134 obj->base.read_domains,
135 obj->base.write_domain,
Chris Wilson0201f1e2012-07-20 12:41:01 +0100136 obj->last_read_seqno,
137 obj->last_write_seqno,
Chris Wilsoncaea7472010-11-12 13:53:37 +0000138 obj->last_fenced_seqno,
Mika Kuoppala84734a02013-07-12 16:50:57 +0300139 i915_cache_level_str(obj->cache_level),
Chris Wilson37811fc2010-08-25 22:45:57 +0100140 obj->dirty ? " dirty" : "",
141 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
142 if (obj->base.name)
143 seq_printf(m, " (name: %d)", obj->base.name);
Chris Wilsonc110a6d2012-08-11 15:41:02 +0100144 if (obj->pin_count)
145 seq_printf(m, " (pinned x %d)", obj->pin_count);
Chris Wilsoncc98b412013-08-09 12:25:09 +0100146 if (obj->pin_display)
147 seq_printf(m, " (display)");
Chris Wilson37811fc2010-08-25 22:45:57 +0100148 if (obj->fence_reg != I915_FENCE_REG_NONE)
149 seq_printf(m, " (fence: %d)", obj->fence_reg);
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700150 list_for_each_entry(vma, &obj->vma_list, vma_link) {
151 if (!i915_is_ggtt(vma->vm))
152 seq_puts(m, " (pp");
153 else
154 seq_puts(m, " (g");
155 seq_printf(m, "gtt offset: %08lx, size: %08lx)",
156 vma->node.start, vma->node.size);
157 }
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000158 if (obj->stolen)
159 seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
Chris Wilson6299f992010-11-24 12:23:44 +0000160 if (obj->pin_mappable || obj->fault_mappable) {
161 char s[3], *t = s;
162 if (obj->pin_mappable)
163 *t++ = 'p';
164 if (obj->fault_mappable)
165 *t++ = 'f';
166 *t = '\0';
167 seq_printf(m, " (%s mappable)", s);
168 }
Chris Wilson69dc4982010-10-19 10:36:51 +0100169 if (obj->ring != NULL)
170 seq_printf(m, " (%s)", obj->ring->name);
Chris Wilson37811fc2010-08-25 22:45:57 +0100171}
172
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700173static void describe_ctx(struct seq_file *m, struct i915_hw_context *ctx)
174{
175 seq_putc(m, ctx->is_initialized ? 'I' : 'i');
176 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
177 seq_putc(m, ' ');
178}
179
Ben Gamari433e12f2009-02-17 20:08:51 -0500180static int i915_gem_object_list_info(struct seq_file *m, void *data)
Ben Gamari20172632009-02-17 20:08:50 -0500181{
182 struct drm_info_node *node = (struct drm_info_node *) m->private;
Ben Gamari433e12f2009-02-17 20:08:51 -0500183 uintptr_t list = (uintptr_t) node->info_ent->data;
184 struct list_head *head;
Ben Gamari20172632009-02-17 20:08:50 -0500185 struct drm_device *dev = node->minor->dev;
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700186 struct drm_i915_private *dev_priv = dev->dev_private;
187 struct i915_address_space *vm = &dev_priv->gtt.base;
Ben Widawskyca191b12013-07-31 17:00:14 -0700188 struct i915_vma *vma;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100189 size_t total_obj_size, total_gtt_size;
190 int count, ret;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100191
192 ret = mutex_lock_interruptible(&dev->struct_mutex);
193 if (ret)
194 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500195
Ben Widawskyca191b12013-07-31 17:00:14 -0700196 /* FIXME: the user of this interface might want more than just GGTT */
Ben Gamari433e12f2009-02-17 20:08:51 -0500197 switch (list) {
198 case ACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100199 seq_puts(m, "Active:\n");
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700200 head = &vm->active_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500201 break;
202 case INACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100203 seq_puts(m, "Inactive:\n");
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700204 head = &vm->inactive_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500205 break;
Ben Gamari433e12f2009-02-17 20:08:51 -0500206 default:
Chris Wilsonde227ef2010-07-03 07:58:38 +0100207 mutex_unlock(&dev->struct_mutex);
208 return -EINVAL;
Ben Gamari433e12f2009-02-17 20:08:51 -0500209 }
210
Chris Wilson8f2480f2010-09-26 11:44:19 +0100211 total_obj_size = total_gtt_size = count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700212 list_for_each_entry(vma, head, mm_list) {
213 seq_printf(m, " ");
214 describe_obj(m, vma->obj);
215 seq_printf(m, "\n");
216 total_obj_size += vma->obj->base.size;
217 total_gtt_size += vma->node.size;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100218 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500219 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100220 mutex_unlock(&dev->struct_mutex);
Carl Worth5e118f42009-03-20 11:54:25 -0700221
Chris Wilson8f2480f2010-09-26 11:44:19 +0100222 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
223 count, total_obj_size, total_gtt_size);
Ben Gamari20172632009-02-17 20:08:50 -0500224 return 0;
225}
226
Chris Wilson6d2b8882013-08-07 18:30:54 +0100227static int obj_rank_by_stolen(void *priv,
228 struct list_head *A, struct list_head *B)
229{
230 struct drm_i915_gem_object *a =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200231 container_of(A, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100232 struct drm_i915_gem_object *b =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200233 container_of(B, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100234
235 return a->stolen->start - b->stolen->start;
236}
237
238static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
239{
240 struct drm_info_node *node = (struct drm_info_node *) m->private;
241 struct drm_device *dev = node->minor->dev;
242 struct drm_i915_private *dev_priv = dev->dev_private;
243 struct drm_i915_gem_object *obj;
244 size_t total_obj_size, total_gtt_size;
245 LIST_HEAD(stolen);
246 int count, ret;
247
248 ret = mutex_lock_interruptible(&dev->struct_mutex);
249 if (ret)
250 return ret;
251
252 total_obj_size = total_gtt_size = count = 0;
253 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
254 if (obj->stolen == NULL)
255 continue;
256
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200257 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100258
259 total_obj_size += obj->base.size;
260 total_gtt_size += i915_gem_obj_ggtt_size(obj);
261 count++;
262 }
263 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
264 if (obj->stolen == NULL)
265 continue;
266
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200267 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100268
269 total_obj_size += obj->base.size;
270 count++;
271 }
272 list_sort(NULL, &stolen, obj_rank_by_stolen);
273 seq_puts(m, "Stolen:\n");
274 while (!list_empty(&stolen)) {
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200275 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100276 seq_puts(m, " ");
277 describe_obj(m, obj);
278 seq_putc(m, '\n');
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200279 list_del_init(&obj->obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100280 }
281 mutex_unlock(&dev->struct_mutex);
282
283 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
284 count, total_obj_size, total_gtt_size);
285 return 0;
286}
287
Chris Wilson6299f992010-11-24 12:23:44 +0000288#define count_objects(list, member) do { \
289 list_for_each_entry(obj, list, member) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700290 size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000291 ++count; \
292 if (obj->map_and_fenceable) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700293 mappable_size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000294 ++mappable_count; \
295 } \
296 } \
Akshay Joshi0206e352011-08-16 15:34:10 -0400297} while (0)
Chris Wilson6299f992010-11-24 12:23:44 +0000298
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100299struct file_stats {
300 int count;
301 size_t total, active, inactive, unbound;
302};
303
304static int per_file_stats(int id, void *ptr, void *data)
305{
306 struct drm_i915_gem_object *obj = ptr;
307 struct file_stats *stats = data;
308
309 stats->count++;
310 stats->total += obj->base.size;
311
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700312 if (i915_gem_obj_ggtt_bound(obj)) {
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100313 if (!list_empty(&obj->ring_list))
314 stats->active += obj->base.size;
315 else
316 stats->inactive += obj->base.size;
317 } else {
318 if (!list_empty(&obj->global_list))
319 stats->unbound += obj->base.size;
320 }
321
322 return 0;
323}
324
Ben Widawskyca191b12013-07-31 17:00:14 -0700325#define count_vmas(list, member) do { \
326 list_for_each_entry(vma, list, member) { \
327 size += i915_gem_obj_ggtt_size(vma->obj); \
328 ++count; \
329 if (vma->obj->map_and_fenceable) { \
330 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
331 ++mappable_count; \
332 } \
333 } \
334} while (0)
335
336static int i915_gem_object_info(struct seq_file *m, void* data)
Chris Wilson73aa8082010-09-30 11:46:12 +0100337{
338 struct drm_info_node *node = (struct drm_info_node *) m->private;
339 struct drm_device *dev = node->minor->dev;
340 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200341 u32 count, mappable_count, purgeable_count;
342 size_t size, mappable_size, purgeable_size;
Chris Wilson6299f992010-11-24 12:23:44 +0000343 struct drm_i915_gem_object *obj;
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700344 struct i915_address_space *vm = &dev_priv->gtt.base;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100345 struct drm_file *file;
Ben Widawskyca191b12013-07-31 17:00:14 -0700346 struct i915_vma *vma;
Chris Wilson73aa8082010-09-30 11:46:12 +0100347 int ret;
348
349 ret = mutex_lock_interruptible(&dev->struct_mutex);
350 if (ret)
351 return ret;
352
Chris Wilson6299f992010-11-24 12:23:44 +0000353 seq_printf(m, "%u objects, %zu bytes\n",
354 dev_priv->mm.object_count,
355 dev_priv->mm.object_memory);
356
357 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700358 count_objects(&dev_priv->mm.bound_list, global_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000359 seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
360 count, mappable_count, size, mappable_size);
361
362 size = count = mappable_size = mappable_count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700363 count_vmas(&vm->active_list, mm_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000364 seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
365 count, mappable_count, size, mappable_size);
366
367 size = count = mappable_size = mappable_count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700368 count_vmas(&vm->inactive_list, mm_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000369 seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
370 count, mappable_count, size, mappable_size);
371
Chris Wilsonb7abb712012-08-20 11:33:30 +0200372 size = count = purgeable_size = purgeable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700373 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
Chris Wilson6c085a72012-08-20 11:40:46 +0200374 size += obj->base.size, ++count;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200375 if (obj->madv == I915_MADV_DONTNEED)
376 purgeable_size += obj->base.size, ++purgeable_count;
377 }
Chris Wilson6c085a72012-08-20 11:40:46 +0200378 seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
379
Chris Wilson6299f992010-11-24 12:23:44 +0000380 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700381 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilson6299f992010-11-24 12:23:44 +0000382 if (obj->fault_mappable) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700383 size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000384 ++count;
385 }
386 if (obj->pin_mappable) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700387 mappable_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000388 ++mappable_count;
389 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200390 if (obj->madv == I915_MADV_DONTNEED) {
391 purgeable_size += obj->base.size;
392 ++purgeable_count;
393 }
Chris Wilson6299f992010-11-24 12:23:44 +0000394 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200395 seq_printf(m, "%u purgeable objects, %zu bytes\n",
396 purgeable_count, purgeable_size);
Chris Wilson6299f992010-11-24 12:23:44 +0000397 seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
398 mappable_count, mappable_size);
399 seq_printf(m, "%u fault mappable objects, %zu bytes\n",
400 count, size);
401
Ben Widawsky93d18792013-01-17 12:45:17 -0800402 seq_printf(m, "%zu [%lu] gtt total\n",
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700403 dev_priv->gtt.base.total,
404 dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
Chris Wilson73aa8082010-09-30 11:46:12 +0100405
Damien Lespiau267f0c92013-06-24 22:59:48 +0100406 seq_putc(m, '\n');
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100407 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
408 struct file_stats stats;
409
410 memset(&stats, 0, sizeof(stats));
411 idr_for_each(&file->object_idr, per_file_stats, &stats);
412 seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu unbound)\n",
413 get_pid_task(file->pid, PIDTYPE_PID)->comm,
414 stats.count,
415 stats.total,
416 stats.active,
417 stats.inactive,
418 stats.unbound);
419 }
420
Chris Wilson73aa8082010-09-30 11:46:12 +0100421 mutex_unlock(&dev->struct_mutex);
422
423 return 0;
424}
425
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100426static int i915_gem_gtt_info(struct seq_file *m, void *data)
Chris Wilson08c18322011-01-10 00:00:24 +0000427{
428 struct drm_info_node *node = (struct drm_info_node *) m->private;
429 struct drm_device *dev = node->minor->dev;
Chris Wilson1b502472012-04-24 15:47:30 +0100430 uintptr_t list = (uintptr_t) node->info_ent->data;
Chris Wilson08c18322011-01-10 00:00:24 +0000431 struct drm_i915_private *dev_priv = dev->dev_private;
432 struct drm_i915_gem_object *obj;
433 size_t total_obj_size, total_gtt_size;
434 int count, ret;
435
436 ret = mutex_lock_interruptible(&dev->struct_mutex);
437 if (ret)
438 return ret;
439
440 total_obj_size = total_gtt_size = count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700441 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilson1b502472012-04-24 15:47:30 +0100442 if (list == PINNED_LIST && obj->pin_count == 0)
443 continue;
444
Damien Lespiau267f0c92013-06-24 22:59:48 +0100445 seq_puts(m, " ");
Chris Wilson08c18322011-01-10 00:00:24 +0000446 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100447 seq_putc(m, '\n');
Chris Wilson08c18322011-01-10 00:00:24 +0000448 total_obj_size += obj->base.size;
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700449 total_gtt_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson08c18322011-01-10 00:00:24 +0000450 count++;
451 }
452
453 mutex_unlock(&dev->struct_mutex);
454
455 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
456 count, total_obj_size, total_gtt_size);
457
458 return 0;
459}
460
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100461static int i915_gem_pageflip_info(struct seq_file *m, void *data)
462{
463 struct drm_info_node *node = (struct drm_info_node *) m->private;
464 struct drm_device *dev = node->minor->dev;
465 unsigned long flags;
466 struct intel_crtc *crtc;
467
468 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800469 const char pipe = pipe_name(crtc->pipe);
470 const char plane = plane_name(crtc->plane);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100471 struct intel_unpin_work *work;
472
473 spin_lock_irqsave(&dev->event_lock, flags);
474 work = crtc->unpin_work;
475 if (work == NULL) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800476 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100477 pipe, plane);
478 } else {
Chris Wilsone7d841c2012-12-03 11:36:30 +0000479 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800480 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100481 pipe, plane);
482 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800483 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100484 pipe, plane);
485 }
486 if (work->enable_stall_check)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100487 seq_puts(m, "Stall check enabled, ");
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100488 else
Damien Lespiau267f0c92013-06-24 22:59:48 +0100489 seq_puts(m, "Stall check waiting for page flip ioctl, ");
Chris Wilsone7d841c2012-12-03 11:36:30 +0000490 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100491
492 if (work->old_fb_obj) {
Chris Wilson05394f32010-11-08 19:18:58 +0000493 struct drm_i915_gem_object *obj = work->old_fb_obj;
494 if (obj)
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700495 seq_printf(m, "Old framebuffer gtt_offset 0x%08lx\n",
496 i915_gem_obj_ggtt_offset(obj));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100497 }
498 if (work->pending_flip_obj) {
Chris Wilson05394f32010-11-08 19:18:58 +0000499 struct drm_i915_gem_object *obj = work->pending_flip_obj;
500 if (obj)
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700501 seq_printf(m, "New framebuffer gtt_offset 0x%08lx\n",
502 i915_gem_obj_ggtt_offset(obj));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100503 }
504 }
505 spin_unlock_irqrestore(&dev->event_lock, flags);
506 }
507
508 return 0;
509}
510
Ben Gamari20172632009-02-17 20:08:50 -0500511static int i915_gem_request_info(struct seq_file *m, void *data)
512{
513 struct drm_info_node *node = (struct drm_info_node *) m->private;
514 struct drm_device *dev = node->minor->dev;
515 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100516 struct intel_ring_buffer *ring;
Ben Gamari20172632009-02-17 20:08:50 -0500517 struct drm_i915_gem_request *gem_request;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100518 int ret, count, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100519
520 ret = mutex_lock_interruptible(&dev->struct_mutex);
521 if (ret)
522 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500523
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100524 count = 0;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100525 for_each_ring(ring, dev_priv, i) {
526 if (list_empty(&ring->request_list))
527 continue;
528
529 seq_printf(m, "%s requests:\n", ring->name);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100530 list_for_each_entry(gem_request,
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100531 &ring->request_list,
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100532 list) {
533 seq_printf(m, " %d @ %d\n",
534 gem_request->seqno,
535 (int) (jiffies - gem_request->emitted_jiffies));
536 }
537 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500538 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100539 mutex_unlock(&dev->struct_mutex);
540
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100541 if (count == 0)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100542 seq_puts(m, "No requests\n");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100543
Ben Gamari20172632009-02-17 20:08:50 -0500544 return 0;
545}
546
Chris Wilsonb2223492010-10-27 15:27:33 +0100547static void i915_ring_seqno_info(struct seq_file *m,
548 struct intel_ring_buffer *ring)
549{
550 if (ring->get_seqno) {
Mika Kuoppala43a7b922012-12-04 15:12:01 +0200551 seq_printf(m, "Current sequence (%s): %u\n",
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100552 ring->name, ring->get_seqno(ring, false));
Chris Wilsonb2223492010-10-27 15:27:33 +0100553 }
554}
555
Ben Gamari20172632009-02-17 20:08:50 -0500556static int i915_gem_seqno_info(struct seq_file *m, void *data)
557{
558 struct drm_info_node *node = (struct drm_info_node *) m->private;
559 struct drm_device *dev = node->minor->dev;
560 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100561 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000562 int ret, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100563
564 ret = mutex_lock_interruptible(&dev->struct_mutex);
565 if (ret)
566 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200567 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500568
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100569 for_each_ring(ring, dev_priv, i)
570 i915_ring_seqno_info(m, ring);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100571
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200572 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100573 mutex_unlock(&dev->struct_mutex);
574
Ben Gamari20172632009-02-17 20:08:50 -0500575 return 0;
576}
577
578
579static int i915_interrupt_info(struct seq_file *m, void *data)
580{
581 struct drm_info_node *node = (struct drm_info_node *) m->private;
582 struct drm_device *dev = node->minor->dev;
583 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100584 struct intel_ring_buffer *ring;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800585 int ret, i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100586
587 ret = mutex_lock_interruptible(&dev->struct_mutex);
588 if (ret)
589 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200590 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500591
Ben Widawskya123f152013-11-02 21:07:10 -0700592 if (INTEL_INFO(dev)->gen >= 8) {
593 int i;
594 seq_printf(m, "Master Interrupt Control:\t%08x\n",
595 I915_READ(GEN8_MASTER_IRQ));
596
597 for (i = 0; i < 4; i++) {
598 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
599 i, I915_READ(GEN8_GT_IMR(i)));
600 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
601 i, I915_READ(GEN8_GT_IIR(i)));
602 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
603 i, I915_READ(GEN8_GT_IER(i)));
604 }
605
606 for_each_pipe(i) {
607 seq_printf(m, "Pipe %c IMR:\t%08x\n",
608 pipe_name(i),
609 I915_READ(GEN8_DE_PIPE_IMR(i)));
610 seq_printf(m, "Pipe %c IIR:\t%08x\n",
611 pipe_name(i),
612 I915_READ(GEN8_DE_PIPE_IIR(i)));
613 seq_printf(m, "Pipe %c IER:\t%08x\n",
614 pipe_name(i),
615 I915_READ(GEN8_DE_PIPE_IER(i)));
616 }
617
618 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
619 I915_READ(GEN8_DE_PORT_IMR));
620 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
621 I915_READ(GEN8_DE_PORT_IIR));
622 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
623 I915_READ(GEN8_DE_PORT_IER));
624
625 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
626 I915_READ(GEN8_DE_MISC_IMR));
627 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
628 I915_READ(GEN8_DE_MISC_IIR));
629 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
630 I915_READ(GEN8_DE_MISC_IER));
631
632 seq_printf(m, "PCU interrupt mask:\t%08x\n",
633 I915_READ(GEN8_PCU_IMR));
634 seq_printf(m, "PCU interrupt identity:\t%08x\n",
635 I915_READ(GEN8_PCU_IIR));
636 seq_printf(m, "PCU interrupt enable:\t%08x\n",
637 I915_READ(GEN8_PCU_IER));
638 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700639 seq_printf(m, "Display IER:\t%08x\n",
640 I915_READ(VLV_IER));
641 seq_printf(m, "Display IIR:\t%08x\n",
642 I915_READ(VLV_IIR));
643 seq_printf(m, "Display IIR_RW:\t%08x\n",
644 I915_READ(VLV_IIR_RW));
645 seq_printf(m, "Display IMR:\t%08x\n",
646 I915_READ(VLV_IMR));
647 for_each_pipe(pipe)
648 seq_printf(m, "Pipe %c stat:\t%08x\n",
649 pipe_name(pipe),
650 I915_READ(PIPESTAT(pipe)));
651
652 seq_printf(m, "Master IER:\t%08x\n",
653 I915_READ(VLV_MASTER_IER));
654
655 seq_printf(m, "Render IER:\t%08x\n",
656 I915_READ(GTIER));
657 seq_printf(m, "Render IIR:\t%08x\n",
658 I915_READ(GTIIR));
659 seq_printf(m, "Render IMR:\t%08x\n",
660 I915_READ(GTIMR));
661
662 seq_printf(m, "PM IER:\t\t%08x\n",
663 I915_READ(GEN6_PMIER));
664 seq_printf(m, "PM IIR:\t\t%08x\n",
665 I915_READ(GEN6_PMIIR));
666 seq_printf(m, "PM IMR:\t\t%08x\n",
667 I915_READ(GEN6_PMIMR));
668
669 seq_printf(m, "Port hotplug:\t%08x\n",
670 I915_READ(PORT_HOTPLUG_EN));
671 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
672 I915_READ(VLV_DPFLIPSTAT));
673 seq_printf(m, "DPINVGTT:\t%08x\n",
674 I915_READ(DPINVGTT));
675
676 } else if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800677 seq_printf(m, "Interrupt enable: %08x\n",
678 I915_READ(IER));
679 seq_printf(m, "Interrupt identity: %08x\n",
680 I915_READ(IIR));
681 seq_printf(m, "Interrupt mask: %08x\n",
682 I915_READ(IMR));
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800683 for_each_pipe(pipe)
684 seq_printf(m, "Pipe %c stat: %08x\n",
685 pipe_name(pipe),
686 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800687 } else {
688 seq_printf(m, "North Display Interrupt enable: %08x\n",
689 I915_READ(DEIER));
690 seq_printf(m, "North Display Interrupt identity: %08x\n",
691 I915_READ(DEIIR));
692 seq_printf(m, "North Display Interrupt mask: %08x\n",
693 I915_READ(DEIMR));
694 seq_printf(m, "South Display Interrupt enable: %08x\n",
695 I915_READ(SDEIER));
696 seq_printf(m, "South Display Interrupt identity: %08x\n",
697 I915_READ(SDEIIR));
698 seq_printf(m, "South Display Interrupt mask: %08x\n",
699 I915_READ(SDEIMR));
700 seq_printf(m, "Graphics Interrupt enable: %08x\n",
701 I915_READ(GTIER));
702 seq_printf(m, "Graphics Interrupt identity: %08x\n",
703 I915_READ(GTIIR));
704 seq_printf(m, "Graphics Interrupt mask: %08x\n",
705 I915_READ(GTIMR));
706 }
Ben Gamari20172632009-02-17 20:08:50 -0500707 seq_printf(m, "Interrupts received: %d\n",
708 atomic_read(&dev_priv->irq_received));
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100709 for_each_ring(ring, dev_priv, i) {
Ben Widawskya123f152013-11-02 21:07:10 -0700710 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100711 seq_printf(m,
712 "Graphics Interrupt mask (%s): %08x\n",
713 ring->name, I915_READ_IMR(ring));
Chris Wilson9862e602011-01-04 22:22:17 +0000714 }
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100715 i915_ring_seqno_info(m, ring);
Chris Wilson9862e602011-01-04 22:22:17 +0000716 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200717 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100718 mutex_unlock(&dev->struct_mutex);
719
Ben Gamari20172632009-02-17 20:08:50 -0500720 return 0;
721}
722
Chris Wilsona6172a82009-02-11 14:26:38 +0000723static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
724{
725 struct drm_info_node *node = (struct drm_info_node *) m->private;
726 struct drm_device *dev = node->minor->dev;
727 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100728 int i, ret;
729
730 ret = mutex_lock_interruptible(&dev->struct_mutex);
731 if (ret)
732 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000733
734 seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
735 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
736 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +0000737 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
Chris Wilsona6172a82009-02-11 14:26:38 +0000738
Chris Wilson6c085a72012-08-20 11:40:46 +0200739 seq_printf(m, "Fence %d, pin count = %d, object = ",
740 i, dev_priv->fence_regs[i].pin_count);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100741 if (obj == NULL)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100742 seq_puts(m, "unused");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100743 else
Chris Wilson05394f32010-11-08 19:18:58 +0000744 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100745 seq_putc(m, '\n');
Chris Wilsona6172a82009-02-11 14:26:38 +0000746 }
747
Chris Wilson05394f32010-11-08 19:18:58 +0000748 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000749 return 0;
750}
751
Ben Gamari20172632009-02-17 20:08:50 -0500752static int i915_hws_info(struct seq_file *m, void *data)
753{
754 struct drm_info_node *node = (struct drm_info_node *) m->private;
755 struct drm_device *dev = node->minor->dev;
756 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson4066c0a2010-10-29 21:00:54 +0100757 struct intel_ring_buffer *ring;
Daniel Vetter1a240d42012-11-29 22:18:51 +0100758 const u32 *hws;
Chris Wilson4066c0a2010-10-29 21:00:54 +0100759 int i;
Ben Gamari20172632009-02-17 20:08:50 -0500760
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000761 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
Daniel Vetter1a240d42012-11-29 22:18:51 +0100762 hws = ring->status_page.page_addr;
Ben Gamari20172632009-02-17 20:08:50 -0500763 if (hws == NULL)
764 return 0;
765
766 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
767 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
768 i * 4,
769 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
770 }
771 return 0;
772}
773
Daniel Vetterd5442302012-04-27 15:17:40 +0200774static ssize_t
775i915_error_state_write(struct file *filp,
776 const char __user *ubuf,
777 size_t cnt,
778 loff_t *ppos)
779{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300780 struct i915_error_state_file_priv *error_priv = filp->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200781 struct drm_device *dev = error_priv->dev;
Daniel Vetter22bcfc62012-08-09 15:07:02 +0200782 int ret;
Daniel Vetterd5442302012-04-27 15:17:40 +0200783
784 DRM_DEBUG_DRIVER("Resetting error state\n");
785
Daniel Vetter22bcfc62012-08-09 15:07:02 +0200786 ret = mutex_lock_interruptible(&dev->struct_mutex);
787 if (ret)
788 return ret;
789
Daniel Vetterd5442302012-04-27 15:17:40 +0200790 i915_destroy_error_state(dev);
791 mutex_unlock(&dev->struct_mutex);
792
793 return cnt;
794}
795
796static int i915_error_state_open(struct inode *inode, struct file *file)
797{
798 struct drm_device *dev = inode->i_private;
Daniel Vetterd5442302012-04-27 15:17:40 +0200799 struct i915_error_state_file_priv *error_priv;
Daniel Vetterd5442302012-04-27 15:17:40 +0200800
801 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
802 if (!error_priv)
803 return -ENOMEM;
804
805 error_priv->dev = dev;
806
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +0300807 i915_error_state_get(dev, error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +0200808
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300809 file->private_data = error_priv;
810
811 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +0200812}
813
814static int i915_error_state_release(struct inode *inode, struct file *file)
815{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300816 struct i915_error_state_file_priv *error_priv = file->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200817
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +0300818 i915_error_state_put(error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +0200819 kfree(error_priv);
820
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300821 return 0;
822}
823
824static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
825 size_t count, loff_t *pos)
826{
827 struct i915_error_state_file_priv *error_priv = file->private_data;
828 struct drm_i915_error_state_buf error_str;
829 loff_t tmp_pos = 0;
830 ssize_t ret_count = 0;
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300831 int ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300832
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300833 ret = i915_error_state_buf_init(&error_str, count, *pos);
834 if (ret)
835 return ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300836
Mika Kuoppalafc16b482013-06-06 15:18:39 +0300837 ret = i915_error_state_to_str(&error_str, error_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300838 if (ret)
839 goto out;
840
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300841 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
842 error_str.buf,
843 error_str.bytes);
844
845 if (ret_count < 0)
846 ret = ret_count;
847 else
848 *pos = error_str.start + ret_count;
849out:
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300850 i915_error_state_buf_release(&error_str);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300851 return ret ?: ret_count;
Daniel Vetterd5442302012-04-27 15:17:40 +0200852}
853
854static const struct file_operations i915_error_state_fops = {
855 .owner = THIS_MODULE,
856 .open = i915_error_state_open,
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300857 .read = i915_error_state_read,
Daniel Vetterd5442302012-04-27 15:17:40 +0200858 .write = i915_error_state_write,
859 .llseek = default_llseek,
860 .release = i915_error_state_release,
861};
862
Kees Cook647416f2013-03-10 14:10:06 -0700863static int
864i915_next_seqno_get(void *data, u64 *val)
Mika Kuoppala40633212012-12-04 15:12:00 +0200865{
Kees Cook647416f2013-03-10 14:10:06 -0700866 struct drm_device *dev = data;
Mika Kuoppala40633212012-12-04 15:12:00 +0200867 drm_i915_private_t *dev_priv = dev->dev_private;
Mika Kuoppala40633212012-12-04 15:12:00 +0200868 int ret;
869
870 ret = mutex_lock_interruptible(&dev->struct_mutex);
871 if (ret)
872 return ret;
873
Kees Cook647416f2013-03-10 14:10:06 -0700874 *val = dev_priv->next_seqno;
Mika Kuoppala40633212012-12-04 15:12:00 +0200875 mutex_unlock(&dev->struct_mutex);
876
Kees Cook647416f2013-03-10 14:10:06 -0700877 return 0;
Mika Kuoppala40633212012-12-04 15:12:00 +0200878}
879
Kees Cook647416f2013-03-10 14:10:06 -0700880static int
881i915_next_seqno_set(void *data, u64 val)
Mika Kuoppala40633212012-12-04 15:12:00 +0200882{
Kees Cook647416f2013-03-10 14:10:06 -0700883 struct drm_device *dev = data;
Mika Kuoppala40633212012-12-04 15:12:00 +0200884 int ret;
885
Mika Kuoppala40633212012-12-04 15:12:00 +0200886 ret = mutex_lock_interruptible(&dev->struct_mutex);
887 if (ret)
888 return ret;
889
Mika Kuoppalae94fbaa2012-12-19 11:13:09 +0200890 ret = i915_gem_set_seqno(dev, val);
Mika Kuoppala40633212012-12-04 15:12:00 +0200891 mutex_unlock(&dev->struct_mutex);
892
Kees Cook647416f2013-03-10 14:10:06 -0700893 return ret;
Mika Kuoppala40633212012-12-04 15:12:00 +0200894}
895
Kees Cook647416f2013-03-10 14:10:06 -0700896DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
897 i915_next_seqno_get, i915_next_seqno_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +0300898 "0x%llx\n");
Mika Kuoppala40633212012-12-04 15:12:00 +0200899
Jesse Barnesf97108d2010-01-29 11:27:07 -0800900static int i915_rstdby_delays(struct seq_file *m, void *unused)
901{
902 struct drm_info_node *node = (struct drm_info_node *) m->private;
903 struct drm_device *dev = node->minor->dev;
904 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -0700905 u16 crstanddelay;
906 int ret;
907
908 ret = mutex_lock_interruptible(&dev->struct_mutex);
909 if (ret)
910 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200911 intel_runtime_pm_get(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -0700912
913 crstanddelay = I915_READ16(CRSTANDVID);
914
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200915 intel_runtime_pm_put(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -0700916 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800917
918 seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
919
920 return 0;
921}
922
923static int i915_cur_delayinfo(struct seq_file *m, void *unused)
924{
925 struct drm_info_node *node = (struct drm_info_node *) m->private;
926 struct drm_device *dev = node->minor->dev;
927 drm_i915_private_t *dev_priv = dev->dev_private;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200928 int ret = 0;
929
930 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800931
Tom O'Rourke5c9669c2013-09-16 14:56:43 -0700932 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
933
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800934 if (IS_GEN5(dev)) {
935 u16 rgvswctl = I915_READ16(MEMSWCTL);
936 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
937
938 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
939 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
940 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
941 MEMSTAT_VID_SHIFT);
942 seq_printf(m, "Current P-state: %d\n",
943 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
Jesse Barnes0a073b82013-04-17 15:54:58 -0700944 } else if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800945 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
946 u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
947 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Chris Wilson8e8c06c2013-08-26 19:51:01 -0300948 u32 rpstat, cagf, reqf;
Jesse Barnesccab5c82011-01-18 15:49:25 -0800949 u32 rpupei, rpcurup, rpprevup;
950 u32 rpdownei, rpcurdown, rpprevdown;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800951 int max_freq;
952
953 /* RPSTAT1 is in the GT power well */
Ben Widawskyd1ebd8162011-04-25 20:11:50 +0100954 ret = mutex_lock_interruptible(&dev->struct_mutex);
955 if (ret)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200956 goto out;
Ben Widawskyd1ebd8162011-04-25 20:11:50 +0100957
Deepak Sc8d9a592013-11-23 14:55:42 +0530958 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800959
Chris Wilson8e8c06c2013-08-26 19:51:01 -0300960 reqf = I915_READ(GEN6_RPNSWREQ);
961 reqf &= ~GEN6_TURBO_DISABLE;
962 if (IS_HASWELL(dev))
963 reqf >>= 24;
964 else
965 reqf >>= 25;
966 reqf *= GT_FREQUENCY_MULTIPLIER;
967
Jesse Barnesccab5c82011-01-18 15:49:25 -0800968 rpstat = I915_READ(GEN6_RPSTAT1);
969 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
970 rpcurup = I915_READ(GEN6_RP_CUR_UP);
971 rpprevup = I915_READ(GEN6_RP_PREV_UP);
972 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
973 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
974 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
Ben Widawskyf82855d2013-01-29 12:00:15 -0800975 if (IS_HASWELL(dev))
976 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
977 else
978 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
979 cagf *= GT_FREQUENCY_MULTIPLIER;
Jesse Barnesccab5c82011-01-18 15:49:25 -0800980
Deepak Sc8d9a592013-11-23 14:55:42 +0530981 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +0100982 mutex_unlock(&dev->struct_mutex);
983
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800984 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnesccab5c82011-01-18 15:49:25 -0800985 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800986 seq_printf(m, "Render p-state ratio: %d\n",
987 (gt_perf_status & 0xff00) >> 8);
988 seq_printf(m, "Render p-state VID: %d\n",
989 gt_perf_status & 0xff);
990 seq_printf(m, "Render p-state limit: %d\n",
991 rp_state_limits & 0xff);
Chris Wilson8e8c06c2013-08-26 19:51:01 -0300992 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
Ben Widawskyf82855d2013-01-29 12:00:15 -0800993 seq_printf(m, "CAGF: %dMHz\n", cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -0800994 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
995 GEN6_CURICONT_MASK);
996 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
997 GEN6_CURBSYTAVG_MASK);
998 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
999 GEN6_CURBSYTAVG_MASK);
1000 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
1001 GEN6_CURIAVG_MASK);
1002 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
1003 GEN6_CURBSYTAVG_MASK);
1004 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
1005 GEN6_CURBSYTAVG_MASK);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001006
1007 max_freq = (rp_state_cap & 0xff0000) >> 16;
1008 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -07001009 max_freq * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001010
1011 max_freq = (rp_state_cap & 0xff00) >> 8;
1012 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -07001013 max_freq * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001014
1015 max_freq = rp_state_cap & 0xff;
1016 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -07001017 max_freq * GT_FREQUENCY_MULTIPLIER);
Ben Widawsky31c77382013-04-05 14:29:22 -07001018
1019 seq_printf(m, "Max overclocked frequency: %dMHz\n",
1020 dev_priv->rps.hw_max * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001021 } else if (IS_VALLEYVIEW(dev)) {
1022 u32 freq_sts, val;
1023
Jesse Barnes259bd5d2013-04-22 15:59:30 -07001024 mutex_lock(&dev_priv->rps.hw_lock);
Jani Nikula64936252013-05-22 15:36:20 +03001025 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001026 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1027 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1028
Chon Ming Leec5bd2bf2013-11-07 15:23:27 +08001029 val = valleyview_rps_max_freq(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001030 seq_printf(m, "max GPU freq: %d MHz\n",
Ville Syrjälä2ec38152013-11-05 22:42:29 +02001031 vlv_gpu_freq(dev_priv, val));
Jesse Barnes0a073b82013-04-17 15:54:58 -07001032
Chon Ming Leec5bd2bf2013-11-07 15:23:27 +08001033 val = valleyview_rps_min_freq(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001034 seq_printf(m, "min GPU freq: %d MHz\n",
Ville Syrjälä2ec38152013-11-05 22:42:29 +02001035 vlv_gpu_freq(dev_priv, val));
Jesse Barnes0a073b82013-04-17 15:54:58 -07001036
1037 seq_printf(m, "current GPU freq: %d MHz\n",
Ville Syrjälä2ec38152013-11-05 22:42:29 +02001038 vlv_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
Jesse Barnes259bd5d2013-04-22 15:59:30 -07001039 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001040 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001041 seq_puts(m, "no P-state info available\n");
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001042 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001043
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001044out:
1045 intel_runtime_pm_put(dev_priv);
1046 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001047}
1048
1049static int i915_delayfreq_table(struct seq_file *m, void *unused)
1050{
1051 struct drm_info_node *node = (struct drm_info_node *) m->private;
1052 struct drm_device *dev = node->minor->dev;
1053 drm_i915_private_t *dev_priv = dev->dev_private;
1054 u32 delayfreq;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001055 int ret, i;
1056
1057 ret = mutex_lock_interruptible(&dev->struct_mutex);
1058 if (ret)
1059 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001060 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001061
1062 for (i = 0; i < 16; i++) {
1063 delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001064 seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
1065 (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001066 }
1067
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001068 intel_runtime_pm_put(dev_priv);
1069
Ben Widawsky616fdb52011-10-05 11:44:54 -07001070 mutex_unlock(&dev->struct_mutex);
1071
Jesse Barnesf97108d2010-01-29 11:27:07 -08001072 return 0;
1073}
1074
1075static inline int MAP_TO_MV(int map)
1076{
1077 return 1250 - (map * 25);
1078}
1079
1080static int i915_inttoext_table(struct seq_file *m, void *unused)
1081{
1082 struct drm_info_node *node = (struct drm_info_node *) m->private;
1083 struct drm_device *dev = node->minor->dev;
1084 drm_i915_private_t *dev_priv = dev->dev_private;
1085 u32 inttoext;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001086 int ret, i;
1087
1088 ret = mutex_lock_interruptible(&dev->struct_mutex);
1089 if (ret)
1090 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001091 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001092
1093 for (i = 1; i <= 32; i++) {
1094 inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
1095 seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
1096 }
1097
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001098 intel_runtime_pm_put(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001099 mutex_unlock(&dev->struct_mutex);
1100
Jesse Barnesf97108d2010-01-29 11:27:07 -08001101 return 0;
1102}
1103
Ben Widawsky4d855292011-12-12 19:34:16 -08001104static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001105{
1106 struct drm_info_node *node = (struct drm_info_node *) m->private;
1107 struct drm_device *dev = node->minor->dev;
1108 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001109 u32 rgvmodectl, rstdbyctl;
1110 u16 crstandvid;
1111 int ret;
1112
1113 ret = mutex_lock_interruptible(&dev->struct_mutex);
1114 if (ret)
1115 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001116 intel_runtime_pm_get(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001117
1118 rgvmodectl = I915_READ(MEMMODECTL);
1119 rstdbyctl = I915_READ(RSTDBYCTL);
1120 crstandvid = I915_READ16(CRSTANDVID);
1121
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001122 intel_runtime_pm_put(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001123 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001124
1125 seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
1126 "yes" : "no");
1127 seq_printf(m, "Boost freq: %d\n",
1128 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1129 MEMMODE_BOOST_FREQ_SHIFT);
1130 seq_printf(m, "HW control enabled: %s\n",
1131 rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
1132 seq_printf(m, "SW control enabled: %s\n",
1133 rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
1134 seq_printf(m, "Gated voltage change: %s\n",
1135 rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
1136 seq_printf(m, "Starting frequency: P%d\n",
1137 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001138 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -08001139 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001140 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1141 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1142 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1143 seq_printf(m, "Render standby enabled: %s\n",
1144 (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
Damien Lespiau267f0c92013-06-24 22:59:48 +01001145 seq_puts(m, "Current RS state: ");
Jesse Barnes88271da2011-01-05 12:01:24 -08001146 switch (rstdbyctl & RSX_STATUS_MASK) {
1147 case RSX_STATUS_ON:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001148 seq_puts(m, "on\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001149 break;
1150 case RSX_STATUS_RC1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001151 seq_puts(m, "RC1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001152 break;
1153 case RSX_STATUS_RC1E:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001154 seq_puts(m, "RC1E\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001155 break;
1156 case RSX_STATUS_RS1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001157 seq_puts(m, "RS1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001158 break;
1159 case RSX_STATUS_RS2:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001160 seq_puts(m, "RS2 (RC6)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001161 break;
1162 case RSX_STATUS_RS3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001163 seq_puts(m, "RC3 (RC6+)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001164 break;
1165 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001166 seq_puts(m, "unknown\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001167 break;
1168 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001169
1170 return 0;
1171}
1172
Ben Widawsky4d855292011-12-12 19:34:16 -08001173static int gen6_drpc_info(struct seq_file *m)
1174{
1175
1176 struct drm_info_node *node = (struct drm_info_node *) m->private;
1177 struct drm_device *dev = node->minor->dev;
1178 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001179 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
Daniel Vetter93b525d2012-01-25 13:52:43 +01001180 unsigned forcewake_count;
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001181 int count = 0, ret;
Ben Widawsky4d855292011-12-12 19:34:16 -08001182
1183 ret = mutex_lock_interruptible(&dev->struct_mutex);
1184 if (ret)
1185 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001186 intel_runtime_pm_get(dev_priv);
Ben Widawsky4d855292011-12-12 19:34:16 -08001187
Chris Wilson907b28c2013-07-19 20:36:52 +01001188 spin_lock_irq(&dev_priv->uncore.lock);
1189 forcewake_count = dev_priv->uncore.forcewake_count;
1190 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter93b525d2012-01-25 13:52:43 +01001191
1192 if (forcewake_count) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001193 seq_puts(m, "RC information inaccurate because somebody "
1194 "holds a forcewake reference \n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001195 } else {
1196 /* NB: we cannot use forcewake, else we read the wrong values */
1197 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1198 udelay(10);
1199 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1200 }
1201
1202 gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
Chris Wilsoned71f1b2013-07-19 20:36:56 +01001203 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
Ben Widawsky4d855292011-12-12 19:34:16 -08001204
1205 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1206 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1207 mutex_unlock(&dev->struct_mutex);
Ben Widawsky44cbd332012-11-06 14:36:36 +00001208 mutex_lock(&dev_priv->rps.hw_lock);
1209 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1210 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky4d855292011-12-12 19:34:16 -08001211
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001212 intel_runtime_pm_put(dev_priv);
1213
Ben Widawsky4d855292011-12-12 19:34:16 -08001214 seq_printf(m, "Video Turbo Mode: %s\n",
1215 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1216 seq_printf(m, "HW control enabled: %s\n",
1217 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1218 seq_printf(m, "SW control enabled: %s\n",
1219 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1220 GEN6_RP_MEDIA_SW_MODE));
Eric Anholtfff24e22012-01-23 16:14:05 -08001221 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001222 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1223 seq_printf(m, "RC6 Enabled: %s\n",
1224 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1225 seq_printf(m, "Deep RC6 Enabled: %s\n",
1226 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1227 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1228 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001229 seq_puts(m, "Current RC state: ");
Ben Widawsky4d855292011-12-12 19:34:16 -08001230 switch (gt_core_status & GEN6_RCn_MASK) {
1231 case GEN6_RC0:
1232 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001233 seq_puts(m, "Core Power Down\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001234 else
Damien Lespiau267f0c92013-06-24 22:59:48 +01001235 seq_puts(m, "on\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001236 break;
1237 case GEN6_RC3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001238 seq_puts(m, "RC3\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001239 break;
1240 case GEN6_RC6:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001241 seq_puts(m, "RC6\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001242 break;
1243 case GEN6_RC7:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001244 seq_puts(m, "RC7\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001245 break;
1246 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001247 seq_puts(m, "Unknown\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001248 break;
1249 }
1250
1251 seq_printf(m, "Core Power Down: %s\n",
1252 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
Ben Widawskycce66a22012-03-27 18:59:38 -07001253
1254 /* Not exactly sure what this is */
1255 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1256 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1257 seq_printf(m, "RC6 residency since boot: %u\n",
1258 I915_READ(GEN6_GT_GFX_RC6));
1259 seq_printf(m, "RC6+ residency since boot: %u\n",
1260 I915_READ(GEN6_GT_GFX_RC6p));
1261 seq_printf(m, "RC6++ residency since boot: %u\n",
1262 I915_READ(GEN6_GT_GFX_RC6pp));
1263
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001264 seq_printf(m, "RC6 voltage: %dmV\n",
1265 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1266 seq_printf(m, "RC6+ voltage: %dmV\n",
1267 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1268 seq_printf(m, "RC6++ voltage: %dmV\n",
1269 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
Ben Widawsky4d855292011-12-12 19:34:16 -08001270 return 0;
1271}
1272
1273static int i915_drpc_info(struct seq_file *m, void *unused)
1274{
1275 struct drm_info_node *node = (struct drm_info_node *) m->private;
1276 struct drm_device *dev = node->minor->dev;
1277
1278 if (IS_GEN6(dev) || IS_GEN7(dev))
1279 return gen6_drpc_info(m);
1280 else
1281 return ironlake_drpc_info(m);
1282}
1283
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001284static int i915_fbc_status(struct seq_file *m, void *unused)
1285{
1286 struct drm_info_node *node = (struct drm_info_node *) m->private;
1287 struct drm_device *dev = node->minor->dev;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001288 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001289
Adam Jacksonee5382a2010-04-23 11:17:39 -04001290 if (!I915_HAS_FBC(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001291 seq_puts(m, "FBC unsupported on this chipset\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001292 return 0;
1293 }
1294
Adam Jacksonee5382a2010-04-23 11:17:39 -04001295 if (intel_fbc_enabled(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001296 seq_puts(m, "FBC enabled\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001297 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001298 seq_puts(m, "FBC disabled: ");
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001299 switch (dev_priv->fbc.no_fbc_reason) {
Chris Wilson29ebf902013-07-27 17:23:55 +01001300 case FBC_OK:
1301 seq_puts(m, "FBC actived, but currently disabled in hardware");
1302 break;
1303 case FBC_UNSUPPORTED:
1304 seq_puts(m, "unsupported by this chipset");
1305 break;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001306 case FBC_NO_OUTPUT:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001307 seq_puts(m, "no outputs");
Chris Wilsonbed4a672010-09-11 10:47:47 +01001308 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001309 case FBC_STOLEN_TOO_SMALL:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001310 seq_puts(m, "not enough stolen memory");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001311 break;
1312 case FBC_UNSUPPORTED_MODE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001313 seq_puts(m, "mode not supported");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001314 break;
1315 case FBC_MODE_TOO_LARGE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001316 seq_puts(m, "mode too large");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001317 break;
1318 case FBC_BAD_PLANE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001319 seq_puts(m, "FBC unsupported on plane");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001320 break;
1321 case FBC_NOT_TILED:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001322 seq_puts(m, "scanout buffer not tiled");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001323 break;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001324 case FBC_MULTIPLE_PIPES:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001325 seq_puts(m, "multiple pipes are enabled");
Jesse Barnes9c928d12010-07-23 15:20:00 -07001326 break;
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001327 case FBC_MODULE_PARAM:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001328 seq_puts(m, "disabled per module param (default off)");
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001329 break;
Damien Lespiau8a5729a2013-06-24 16:22:02 +01001330 case FBC_CHIP_DEFAULT:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001331 seq_puts(m, "disabled per chip default");
Damien Lespiau8a5729a2013-06-24 16:22:02 +01001332 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001333 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001334 seq_puts(m, "unknown reason");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001335 }
Damien Lespiau267f0c92013-06-24 22:59:48 +01001336 seq_putc(m, '\n');
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001337 }
1338 return 0;
1339}
1340
Paulo Zanoni92d44622013-05-31 16:33:24 -03001341static int i915_ips_status(struct seq_file *m, void *unused)
1342{
1343 struct drm_info_node *node = (struct drm_info_node *) m->private;
1344 struct drm_device *dev = node->minor->dev;
1345 struct drm_i915_private *dev_priv = dev->dev_private;
1346
Damien Lespiauf5adf942013-06-24 18:29:34 +01001347 if (!HAS_IPS(dev)) {
Paulo Zanoni92d44622013-05-31 16:33:24 -03001348 seq_puts(m, "not supported\n");
1349 return 0;
1350 }
1351
1352 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1353 seq_puts(m, "enabled\n");
1354 else
1355 seq_puts(m, "disabled\n");
1356
1357 return 0;
1358}
1359
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001360static int i915_sr_status(struct seq_file *m, void *unused)
1361{
1362 struct drm_info_node *node = (struct drm_info_node *) m->private;
1363 struct drm_device *dev = node->minor->dev;
1364 drm_i915_private_t *dev_priv = dev->dev_private;
1365 bool sr_enabled = false;
1366
Yuanhan Liu13982612010-12-15 15:42:31 +08001367 if (HAS_PCH_SPLIT(dev))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001368 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001369 else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001370 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1371 else if (IS_I915GM(dev))
1372 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1373 else if (IS_PINEVIEW(dev))
1374 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1375
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001376 seq_printf(m, "self-refresh: %s\n",
1377 sr_enabled ? "enabled" : "disabled");
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001378
1379 return 0;
1380}
1381
Jesse Barnes7648fa92010-05-20 14:28:11 -07001382static int i915_emon_status(struct seq_file *m, void *unused)
1383{
1384 struct drm_info_node *node = (struct drm_info_node *) m->private;
1385 struct drm_device *dev = node->minor->dev;
1386 drm_i915_private_t *dev_priv = dev->dev_private;
1387 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001388 int ret;
1389
Chris Wilson582be6b2012-04-30 19:35:02 +01001390 if (!IS_GEN5(dev))
1391 return -ENODEV;
1392
Chris Wilsonde227ef2010-07-03 07:58:38 +01001393 ret = mutex_lock_interruptible(&dev->struct_mutex);
1394 if (ret)
1395 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001396
1397 temp = i915_mch_val(dev_priv);
1398 chipset = i915_chipset_val(dev_priv);
1399 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001400 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001401
1402 seq_printf(m, "GMCH temp: %ld\n", temp);
1403 seq_printf(m, "Chipset power: %ld\n", chipset);
1404 seq_printf(m, "GFX power: %ld\n", gfx);
1405 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1406
1407 return 0;
1408}
1409
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001410static int i915_ring_freq_table(struct seq_file *m, void *unused)
1411{
1412 struct drm_info_node *node = (struct drm_info_node *) m->private;
1413 struct drm_device *dev = node->minor->dev;
1414 drm_i915_private_t *dev_priv = dev->dev_private;
1415 int ret;
1416 int gpu_freq, ia_freq;
1417
Jesse Barnes1c70c0c2011-06-29 13:34:36 -07001418 if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001419 seq_puts(m, "unsupported on this chipset\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001420 return 0;
1421 }
1422
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07001423 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1424
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001425 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001426 if (ret)
1427 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001428 intel_runtime_pm_get(dev_priv);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001429
Damien Lespiau267f0c92013-06-24 22:59:48 +01001430 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001431
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001432 for (gpu_freq = dev_priv->rps.min_delay;
1433 gpu_freq <= dev_priv->rps.max_delay;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001434 gpu_freq++) {
Ben Widawsky42c05262012-09-26 10:34:00 -07001435 ia_freq = gpu_freq;
1436 sandybridge_pcode_read(dev_priv,
1437 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1438 &ia_freq);
Chris Wilson3ebecd02013-04-12 19:10:13 +01001439 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1440 gpu_freq * GT_FREQUENCY_MULTIPLIER,
1441 ((ia_freq >> 0) & 0xff) * 100,
1442 ((ia_freq >> 8) & 0xff) * 100);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001443 }
1444
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001445 intel_runtime_pm_put(dev_priv);
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001446 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001447
1448 return 0;
1449}
1450
Jesse Barnes7648fa92010-05-20 14:28:11 -07001451static int i915_gfxec(struct seq_file *m, void *unused)
1452{
1453 struct drm_info_node *node = (struct drm_info_node *) m->private;
1454 struct drm_device *dev = node->minor->dev;
1455 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001456 int ret;
1457
1458 ret = mutex_lock_interruptible(&dev->struct_mutex);
1459 if (ret)
1460 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001461 intel_runtime_pm_get(dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001462
1463 seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001464 intel_runtime_pm_put(dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001465
Ben Widawsky616fdb52011-10-05 11:44:54 -07001466 mutex_unlock(&dev->struct_mutex);
1467
Jesse Barnes7648fa92010-05-20 14:28:11 -07001468 return 0;
1469}
1470
Chris Wilson44834a62010-08-19 16:09:23 +01001471static int i915_opregion(struct seq_file *m, void *unused)
1472{
1473 struct drm_info_node *node = (struct drm_info_node *) m->private;
1474 struct drm_device *dev = node->minor->dev;
1475 drm_i915_private_t *dev_priv = dev->dev_private;
1476 struct intel_opregion *opregion = &dev_priv->opregion;
Daniel Vetter0d38f002012-04-21 22:49:10 +02001477 void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
Chris Wilson44834a62010-08-19 16:09:23 +01001478 int ret;
1479
Daniel Vetter0d38f002012-04-21 22:49:10 +02001480 if (data == NULL)
1481 return -ENOMEM;
1482
Chris Wilson44834a62010-08-19 16:09:23 +01001483 ret = mutex_lock_interruptible(&dev->struct_mutex);
1484 if (ret)
Daniel Vetter0d38f002012-04-21 22:49:10 +02001485 goto out;
Chris Wilson44834a62010-08-19 16:09:23 +01001486
Daniel Vetter0d38f002012-04-21 22:49:10 +02001487 if (opregion->header) {
1488 memcpy_fromio(data, opregion->header, OPREGION_SIZE);
1489 seq_write(m, data, OPREGION_SIZE);
1490 }
Chris Wilson44834a62010-08-19 16:09:23 +01001491
1492 mutex_unlock(&dev->struct_mutex);
1493
Daniel Vetter0d38f002012-04-21 22:49:10 +02001494out:
1495 kfree(data);
Chris Wilson44834a62010-08-19 16:09:23 +01001496 return 0;
1497}
1498
Chris Wilson37811fc2010-08-25 22:45:57 +01001499static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1500{
1501 struct drm_info_node *node = (struct drm_info_node *) m->private;
1502 struct drm_device *dev = node->minor->dev;
Daniel Vetter4520f532013-10-09 09:18:51 +02001503 struct intel_fbdev *ifbdev = NULL;
Chris Wilson37811fc2010-08-25 22:45:57 +01001504 struct intel_framebuffer *fb;
Chris Wilson37811fc2010-08-25 22:45:57 +01001505
Daniel Vetter4520f532013-10-09 09:18:51 +02001506#ifdef CONFIG_DRM_I915_FBDEV
1507 struct drm_i915_private *dev_priv = dev->dev_private;
1508 int ret = mutex_lock_interruptible(&dev->mode_config.mutex);
Chris Wilson37811fc2010-08-25 22:45:57 +01001509 if (ret)
1510 return ret;
1511
1512 ifbdev = dev_priv->fbdev;
1513 fb = to_intel_framebuffer(ifbdev->helper.fb);
1514
Daniel Vetter623f9782012-12-11 16:21:38 +01001515 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001516 fb->base.width,
1517 fb->base.height,
1518 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001519 fb->base.bits_per_pixel,
1520 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001521 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001522 seq_putc(m, '\n');
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001523 mutex_unlock(&dev->mode_config.mutex);
Daniel Vetter4520f532013-10-09 09:18:51 +02001524#endif
Chris Wilson37811fc2010-08-25 22:45:57 +01001525
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001526 mutex_lock(&dev->mode_config.fb_lock);
Chris Wilson37811fc2010-08-25 22:45:57 +01001527 list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
Daniel Vetter131a56d2013-10-17 14:35:31 +02001528 if (ifbdev && &fb->base == ifbdev->helper.fb)
Chris Wilson37811fc2010-08-25 22:45:57 +01001529 continue;
1530
Daniel Vetter623f9782012-12-11 16:21:38 +01001531 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001532 fb->base.width,
1533 fb->base.height,
1534 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001535 fb->base.bits_per_pixel,
1536 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001537 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001538 seq_putc(m, '\n');
Chris Wilson37811fc2010-08-25 22:45:57 +01001539 }
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001540 mutex_unlock(&dev->mode_config.fb_lock);
Chris Wilson37811fc2010-08-25 22:45:57 +01001541
1542 return 0;
1543}
1544
Ben Widawskye76d3632011-03-19 18:14:29 -07001545static int i915_context_status(struct seq_file *m, void *unused)
1546{
1547 struct drm_info_node *node = (struct drm_info_node *) m->private;
1548 struct drm_device *dev = node->minor->dev;
1549 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawskya168c292013-02-14 15:05:12 -08001550 struct intel_ring_buffer *ring;
Ben Widawskya33afea2013-09-17 21:12:45 -07001551 struct i915_hw_context *ctx;
Ben Widawskya168c292013-02-14 15:05:12 -08001552 int ret, i;
Ben Widawskye76d3632011-03-19 18:14:29 -07001553
1554 ret = mutex_lock_interruptible(&dev->mode_config.mutex);
1555 if (ret)
1556 return ret;
1557
Daniel Vetter3e373942012-11-02 19:55:04 +01001558 if (dev_priv->ips.pwrctx) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001559 seq_puts(m, "power context ");
Daniel Vetter3e373942012-11-02 19:55:04 +01001560 describe_obj(m, dev_priv->ips.pwrctx);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001561 seq_putc(m, '\n');
Ben Widawskydc501fb2011-06-29 11:41:51 -07001562 }
Ben Widawskye76d3632011-03-19 18:14:29 -07001563
Daniel Vetter3e373942012-11-02 19:55:04 +01001564 if (dev_priv->ips.renderctx) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001565 seq_puts(m, "render context ");
Daniel Vetter3e373942012-11-02 19:55:04 +01001566 describe_obj(m, dev_priv->ips.renderctx);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001567 seq_putc(m, '\n');
Ben Widawskydc501fb2011-06-29 11:41:51 -07001568 }
Ben Widawskye76d3632011-03-19 18:14:29 -07001569
Ben Widawskya33afea2013-09-17 21:12:45 -07001570 list_for_each_entry(ctx, &dev_priv->context_list, link) {
1571 seq_puts(m, "HW context ");
Ben Widawsky3ccfd192013-09-18 19:03:18 -07001572 describe_ctx(m, ctx);
Ben Widawskya33afea2013-09-17 21:12:45 -07001573 for_each_ring(ring, dev_priv, i)
1574 if (ring->default_context == ctx)
1575 seq_printf(m, "(default context %s) ", ring->name);
1576
1577 describe_obj(m, ctx->obj);
1578 seq_putc(m, '\n');
Ben Widawskya168c292013-02-14 15:05:12 -08001579 }
1580
Ben Widawskye76d3632011-03-19 18:14:29 -07001581 mutex_unlock(&dev->mode_config.mutex);
1582
1583 return 0;
1584}
1585
Ben Widawsky6d794d42011-04-25 11:25:56 -07001586static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
1587{
1588 struct drm_info_node *node = (struct drm_info_node *) m->private;
1589 struct drm_device *dev = node->minor->dev;
1590 struct drm_i915_private *dev_priv = dev->dev_private;
Deepak S43709ba2013-11-23 14:55:44 +05301591 unsigned forcewake_count = 0, fw_rendercount = 0, fw_mediacount = 0;
Ben Widawsky6d794d42011-04-25 11:25:56 -07001592
Chris Wilson907b28c2013-07-19 20:36:52 +01001593 spin_lock_irq(&dev_priv->uncore.lock);
Deepak S43709ba2013-11-23 14:55:44 +05301594 if (IS_VALLEYVIEW(dev)) {
1595 fw_rendercount = dev_priv->uncore.fw_rendercount;
1596 fw_mediacount = dev_priv->uncore.fw_mediacount;
1597 } else
1598 forcewake_count = dev_priv->uncore.forcewake_count;
Chris Wilson907b28c2013-07-19 20:36:52 +01001599 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter9f1f46a2011-12-14 13:57:03 +01001600
Deepak S43709ba2013-11-23 14:55:44 +05301601 if (IS_VALLEYVIEW(dev)) {
1602 seq_printf(m, "fw_rendercount = %u\n", fw_rendercount);
1603 seq_printf(m, "fw_mediacount = %u\n", fw_mediacount);
1604 } else
1605 seq_printf(m, "forcewake count = %u\n", forcewake_count);
Ben Widawsky6d794d42011-04-25 11:25:56 -07001606
1607 return 0;
1608}
1609
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001610static const char *swizzle_string(unsigned swizzle)
1611{
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001612 switch (swizzle) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001613 case I915_BIT_6_SWIZZLE_NONE:
1614 return "none";
1615 case I915_BIT_6_SWIZZLE_9:
1616 return "bit9";
1617 case I915_BIT_6_SWIZZLE_9_10:
1618 return "bit9/bit10";
1619 case I915_BIT_6_SWIZZLE_9_11:
1620 return "bit9/bit11";
1621 case I915_BIT_6_SWIZZLE_9_10_11:
1622 return "bit9/bit10/bit11";
1623 case I915_BIT_6_SWIZZLE_9_17:
1624 return "bit9/bit17";
1625 case I915_BIT_6_SWIZZLE_9_10_17:
1626 return "bit9/bit10/bit17";
1627 case I915_BIT_6_SWIZZLE_UNKNOWN:
Masanari Iida8a168ca2012-12-29 02:00:09 +09001628 return "unknown";
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001629 }
1630
1631 return "bug";
1632}
1633
1634static int i915_swizzle_info(struct seq_file *m, void *data)
1635{
1636 struct drm_info_node *node = (struct drm_info_node *) m->private;
1637 struct drm_device *dev = node->minor->dev;
1638 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001639 int ret;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001640
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001641 ret = mutex_lock_interruptible(&dev->struct_mutex);
1642 if (ret)
1643 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001644 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001645
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001646 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
1647 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
1648 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
1649 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
1650
1651 if (IS_GEN3(dev) || IS_GEN4(dev)) {
1652 seq_printf(m, "DDC = 0x%08x\n",
1653 I915_READ(DCC));
1654 seq_printf(m, "C0DRB3 = 0x%04x\n",
1655 I915_READ16(C0DRB3));
1656 seq_printf(m, "C1DRB3 = 0x%04x\n",
1657 I915_READ16(C1DRB3));
Ben Widawsky9d3203e2013-11-02 21:07:14 -07001658 } else if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter3fa7d232012-01-31 16:47:56 +01001659 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
1660 I915_READ(MAD_DIMM_C0));
1661 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
1662 I915_READ(MAD_DIMM_C1));
1663 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
1664 I915_READ(MAD_DIMM_C2));
1665 seq_printf(m, "TILECTL = 0x%08x\n",
1666 I915_READ(TILECTL));
Ben Widawsky9d3203e2013-11-02 21:07:14 -07001667 if (IS_GEN8(dev))
1668 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
1669 I915_READ(GAMTARBMODE));
1670 else
1671 seq_printf(m, "ARB_MODE = 0x%08x\n",
1672 I915_READ(ARB_MODE));
Daniel Vetter3fa7d232012-01-31 16:47:56 +01001673 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
1674 I915_READ(DISP_ARB_CTL));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001675 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001676 intel_runtime_pm_put(dev_priv);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001677 mutex_unlock(&dev->struct_mutex);
1678
1679 return 0;
1680}
1681
Ben Widawsky77df6772013-11-02 21:07:30 -07001682static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001683{
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001684 struct drm_i915_private *dev_priv = dev->dev_private;
1685 struct intel_ring_buffer *ring;
Ben Widawsky77df6772013-11-02 21:07:30 -07001686 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1687 int unused, i;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001688
Ben Widawsky77df6772013-11-02 21:07:30 -07001689 if (!ppgtt)
1690 return;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001691
Ben Widawsky77df6772013-11-02 21:07:30 -07001692 seq_printf(m, "Page directories: %d\n", ppgtt->num_pd_pages);
1693 seq_printf(m, "Page tables: %d\n", ppgtt->num_pt_pages);
1694 for_each_ring(ring, dev_priv, unused) {
1695 seq_printf(m, "%s\n", ring->name);
1696 for (i = 0; i < 4; i++) {
1697 u32 offset = 0x270 + i * 8;
1698 u64 pdp = I915_READ(ring->mmio_base + offset + 4);
1699 pdp <<= 32;
1700 pdp |= I915_READ(ring->mmio_base + offset);
1701 for (i = 0; i < 4; i++)
1702 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
1703 }
1704 }
1705}
1706
1707static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
1708{
1709 struct drm_i915_private *dev_priv = dev->dev_private;
1710 struct intel_ring_buffer *ring;
1711 int i;
1712
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001713 if (INTEL_INFO(dev)->gen == 6)
1714 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
1715
Chris Wilsona2c7f6f2012-09-01 20:51:22 +01001716 for_each_ring(ring, dev_priv, i) {
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001717 seq_printf(m, "%s\n", ring->name);
1718 if (INTEL_INFO(dev)->gen == 7)
1719 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
1720 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
1721 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
1722 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
1723 }
1724 if (dev_priv->mm.aliasing_ppgtt) {
1725 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1726
Damien Lespiau267f0c92013-06-24 22:59:48 +01001727 seq_puts(m, "aliasing PPGTT:\n");
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001728 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
1729 }
1730 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
Ben Widawsky77df6772013-11-02 21:07:30 -07001731}
1732
1733static int i915_ppgtt_info(struct seq_file *m, void *data)
1734{
1735 struct drm_info_node *node = (struct drm_info_node *) m->private;
1736 struct drm_device *dev = node->minor->dev;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001737 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky77df6772013-11-02 21:07:30 -07001738
1739 int ret = mutex_lock_interruptible(&dev->struct_mutex);
1740 if (ret)
1741 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001742 intel_runtime_pm_get(dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07001743
1744 if (INTEL_INFO(dev)->gen >= 8)
1745 gen8_ppgtt_info(m, dev);
1746 else if (INTEL_INFO(dev)->gen >= 6)
1747 gen6_ppgtt_info(m, dev);
1748
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001749 intel_runtime_pm_put(dev_priv);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001750 mutex_unlock(&dev->struct_mutex);
1751
1752 return 0;
1753}
1754
Jesse Barnes57f350b2012-03-28 13:39:25 -07001755static int i915_dpio_info(struct seq_file *m, void *data)
1756{
1757 struct drm_info_node *node = (struct drm_info_node *) m->private;
1758 struct drm_device *dev = node->minor->dev;
1759 struct drm_i915_private *dev_priv = dev->dev_private;
1760 int ret;
1761
1762
1763 if (!IS_VALLEYVIEW(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001764 seq_puts(m, "unsupported\n");
Jesse Barnes57f350b2012-03-28 13:39:25 -07001765 return 0;
1766 }
1767
Daniel Vetter09153002012-12-12 14:06:44 +01001768 ret = mutex_lock_interruptible(&dev_priv->dpio_lock);
Jesse Barnes57f350b2012-03-28 13:39:25 -07001769 if (ret)
1770 return ret;
1771
1772 seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));
1773
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001774 seq_printf(m, "DPIO PLL DW3 CH0 : 0x%08x\n",
1775 vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW3(0)));
1776 seq_printf(m, "DPIO PLL DW3 CH1: 0x%08x\n",
1777 vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW3(1)));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001778
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001779 seq_printf(m, "DPIO PLL DW5 CH0: 0x%08x\n",
1780 vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW5(0)));
1781 seq_printf(m, "DPIO PLL DW5 CH1: 0x%08x\n",
1782 vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW5(1)));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001783
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001784 seq_printf(m, "DPIO PLL DW7 CH0: 0x%08x\n",
1785 vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW7(0)));
1786 seq_printf(m, "DPIO PLL DW7 CH1: 0x%08x\n",
1787 vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW7(1)));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001788
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001789 seq_printf(m, "DPIO PLL DW10 CH0: 0x%08x\n",
1790 vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW10(0)));
1791 seq_printf(m, "DPIO PLL DW10 CH1: 0x%08x\n",
1792 vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW10(1)));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001793
1794 seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001795 vlv_dpio_read(dev_priv, PIPE_A, VLV_CMN_DW0));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001796
Daniel Vetter09153002012-12-12 14:06:44 +01001797 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes57f350b2012-03-28 13:39:25 -07001798
1799 return 0;
1800}
1801
Ben Widawsky63573eb2013-07-04 11:02:07 -07001802static int i915_llc(struct seq_file *m, void *data)
1803{
1804 struct drm_info_node *node = (struct drm_info_node *) m->private;
1805 struct drm_device *dev = node->minor->dev;
1806 struct drm_i915_private *dev_priv = dev->dev_private;
1807
1808 /* Size calculation for LLC is a bit of a pain. Ignore for now. */
1809 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
1810 seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
1811
1812 return 0;
1813}
1814
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001815static int i915_edp_psr_status(struct seq_file *m, void *data)
1816{
1817 struct drm_info_node *node = m->private;
1818 struct drm_device *dev = node->minor->dev;
1819 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivia031d702013-10-03 16:15:06 -03001820 u32 psrperf = 0;
1821 bool enabled = false;
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001822
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001823 intel_runtime_pm_get(dev_priv);
1824
Rodrigo Vivia031d702013-10-03 16:15:06 -03001825 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
1826 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001827
Rodrigo Vivia031d702013-10-03 16:15:06 -03001828 enabled = HAS_PSR(dev) &&
1829 I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
1830 seq_printf(m, "Enabled: %s\n", yesno(enabled));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001831
Rodrigo Vivia031d702013-10-03 16:15:06 -03001832 if (HAS_PSR(dev))
1833 psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
1834 EDP_PSR_PERF_CNT_MASK;
1835 seq_printf(m, "Performance_Counter: %u\n", psrperf);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001836
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001837 intel_runtime_pm_put(dev_priv);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001838 return 0;
1839}
1840
Jesse Barnesec013e72013-08-20 10:29:23 +01001841static int i915_energy_uJ(struct seq_file *m, void *data)
1842{
1843 struct drm_info_node *node = m->private;
1844 struct drm_device *dev = node->minor->dev;
1845 struct drm_i915_private *dev_priv = dev->dev_private;
1846 u64 power;
1847 u32 units;
1848
1849 if (INTEL_INFO(dev)->gen < 6)
1850 return -ENODEV;
1851
1852 rdmsrl(MSR_RAPL_POWER_UNIT, power);
1853 power = (power & 0x1f00) >> 8;
1854 units = 1000000 / (1 << power); /* convert to uJ */
1855 power = I915_READ(MCH_SECP_NRG_STTS);
1856 power *= units;
1857
1858 seq_printf(m, "%llu", (long long unsigned)power);
Paulo Zanoni371db662013-08-19 13:18:10 -03001859
1860 return 0;
1861}
1862
1863static int i915_pc8_status(struct seq_file *m, void *unused)
1864{
1865 struct drm_info_node *node = (struct drm_info_node *) m->private;
1866 struct drm_device *dev = node->minor->dev;
1867 struct drm_i915_private *dev_priv = dev->dev_private;
1868
1869 if (!IS_HASWELL(dev)) {
1870 seq_puts(m, "not supported\n");
1871 return 0;
1872 }
1873
1874 mutex_lock(&dev_priv->pc8.lock);
1875 seq_printf(m, "Requirements met: %s\n",
1876 yesno(dev_priv->pc8.requirements_met));
1877 seq_printf(m, "GPU idle: %s\n", yesno(dev_priv->pc8.gpu_idle));
1878 seq_printf(m, "Disable count: %d\n", dev_priv->pc8.disable_count);
1879 seq_printf(m, "IRQs disabled: %s\n",
1880 yesno(dev_priv->pc8.irqs_disabled));
1881 seq_printf(m, "Enabled: %s\n", yesno(dev_priv->pc8.enabled));
1882 mutex_unlock(&dev_priv->pc8.lock);
1883
Jesse Barnesec013e72013-08-20 10:29:23 +01001884 return 0;
1885}
1886
Imre Deak1da51582013-11-25 17:15:35 +02001887static const char *power_domain_str(enum intel_display_power_domain domain)
1888{
1889 switch (domain) {
1890 case POWER_DOMAIN_PIPE_A:
1891 return "PIPE_A";
1892 case POWER_DOMAIN_PIPE_B:
1893 return "PIPE_B";
1894 case POWER_DOMAIN_PIPE_C:
1895 return "PIPE_C";
1896 case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
1897 return "PIPE_A_PANEL_FITTER";
1898 case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
1899 return "PIPE_B_PANEL_FITTER";
1900 case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
1901 return "PIPE_C_PANEL_FITTER";
1902 case POWER_DOMAIN_TRANSCODER_A:
1903 return "TRANSCODER_A";
1904 case POWER_DOMAIN_TRANSCODER_B:
1905 return "TRANSCODER_B";
1906 case POWER_DOMAIN_TRANSCODER_C:
1907 return "TRANSCODER_C";
1908 case POWER_DOMAIN_TRANSCODER_EDP:
1909 return "TRANSCODER_EDP";
1910 case POWER_DOMAIN_VGA:
1911 return "VGA";
1912 case POWER_DOMAIN_AUDIO:
1913 return "AUDIO";
1914 case POWER_DOMAIN_INIT:
1915 return "INIT";
1916 default:
1917 WARN_ON(1);
1918 return "?";
1919 }
1920}
1921
1922static int i915_power_domain_info(struct seq_file *m, void *unused)
1923{
1924 struct drm_info_node *node = (struct drm_info_node *) m->private;
1925 struct drm_device *dev = node->minor->dev;
1926 struct drm_i915_private *dev_priv = dev->dev_private;
1927 struct i915_power_domains *power_domains = &dev_priv->power_domains;
1928 int i;
1929
1930 mutex_lock(&power_domains->lock);
1931
1932 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
1933 for (i = 0; i < power_domains->power_well_count; i++) {
1934 struct i915_power_well *power_well;
1935 enum intel_display_power_domain power_domain;
1936
1937 power_well = &power_domains->power_wells[i];
1938 seq_printf(m, "%-25s %d\n", power_well->name,
1939 power_well->count);
1940
1941 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
1942 power_domain++) {
1943 if (!(BIT(power_domain) & power_well->domains))
1944 continue;
1945
1946 seq_printf(m, " %-23s %d\n",
1947 power_domain_str(power_domain),
1948 power_domains->domain_use_count[power_domain]);
1949 }
1950 }
1951
1952 mutex_unlock(&power_domains->lock);
1953
1954 return 0;
1955}
1956
Damien Lespiau07144422013-10-15 18:55:40 +01001957struct pipe_crc_info {
1958 const char *name;
1959 struct drm_device *dev;
1960 enum pipe pipe;
1961};
1962
1963static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001964{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01001965 struct pipe_crc_info *info = inode->i_private;
1966 struct drm_i915_private *dev_priv = info->dev->dev_private;
1967 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
1968
Daniel Vetter7eb1c492013-11-14 11:30:43 +01001969 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
1970 return -ENODEV;
1971
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001972 spin_lock_irq(&pipe_crc->lock);
1973
1974 if (pipe_crc->opened) {
1975 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01001976 return -EBUSY; /* already open */
1977 }
1978
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001979 pipe_crc->opened = true;
Damien Lespiau07144422013-10-15 18:55:40 +01001980 filep->private_data = inode->i_private;
1981
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001982 spin_unlock_irq(&pipe_crc->lock);
1983
Damien Lespiau07144422013-10-15 18:55:40 +01001984 return 0;
1985}
1986
1987static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
1988{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01001989 struct pipe_crc_info *info = inode->i_private;
1990 struct drm_i915_private *dev_priv = info->dev->dev_private;
1991 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
1992
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001993 spin_lock_irq(&pipe_crc->lock);
1994 pipe_crc->opened = false;
1995 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01001996
Damien Lespiau07144422013-10-15 18:55:40 +01001997 return 0;
1998}
1999
2000/* (6 fields, 8 chars each, space separated (5) + '\n') */
2001#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
2002/* account for \'0' */
2003#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
2004
2005static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
2006{
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002007 assert_spin_locked(&pipe_crc->lock);
2008 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
2009 INTEL_PIPE_CRC_ENTRIES_NR);
Damien Lespiau07144422013-10-15 18:55:40 +01002010}
Shuang He8bf1e9f2013-10-15 18:55:27 +01002011
Damien Lespiau07144422013-10-15 18:55:40 +01002012static ssize_t
2013i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
2014 loff_t *pos)
2015{
2016 struct pipe_crc_info *info = filep->private_data;
2017 struct drm_device *dev = info->dev;
2018 struct drm_i915_private *dev_priv = dev->dev_private;
2019 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2020 char buf[PIPE_CRC_BUFFER_LEN];
2021 int head, tail, n_entries, n;
2022 ssize_t bytes_read;
2023
2024 /*
2025 * Don't allow user space to provide buffers not big enough to hold
2026 * a line of data.
2027 */
2028 if (count < PIPE_CRC_LINE_LEN)
2029 return -EINVAL;
2030
2031 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
2032 return 0;
2033
2034 /* nothing to read */
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002035 spin_lock_irq(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01002036 while (pipe_crc_data_count(pipe_crc) == 0) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002037 int ret;
Damien Lespiau07144422013-10-15 18:55:40 +01002038
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002039 if (filep->f_flags & O_NONBLOCK) {
2040 spin_unlock_irq(&pipe_crc->lock);
2041 return -EAGAIN;
2042 }
2043
2044 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
2045 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
2046 if (ret) {
2047 spin_unlock_irq(&pipe_crc->lock);
2048 return ret;
2049 }
Damien Lespiau07144422013-10-15 18:55:40 +01002050 }
2051
2052 /* We now have one or more entries to read */
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002053 head = pipe_crc->head;
2054 tail = pipe_crc->tail;
Damien Lespiau07144422013-10-15 18:55:40 +01002055 n_entries = min((size_t)CIRC_CNT(head, tail, INTEL_PIPE_CRC_ENTRIES_NR),
2056 count / PIPE_CRC_LINE_LEN);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002057 spin_unlock_irq(&pipe_crc->lock);
2058
Damien Lespiau07144422013-10-15 18:55:40 +01002059 bytes_read = 0;
2060 n = 0;
2061 do {
2062 struct intel_pipe_crc_entry *entry = &pipe_crc->entries[tail];
2063 int ret;
2064
2065 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
2066 "%8u %8x %8x %8x %8x %8x\n",
2067 entry->frame, entry->crc[0],
2068 entry->crc[1], entry->crc[2],
2069 entry->crc[3], entry->crc[4]);
2070
2071 ret = copy_to_user(user_buf + n * PIPE_CRC_LINE_LEN,
2072 buf, PIPE_CRC_LINE_LEN);
2073 if (ret == PIPE_CRC_LINE_LEN)
2074 return -EFAULT;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01002075
2076 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
2077 tail = (tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiau07144422013-10-15 18:55:40 +01002078 n++;
2079 } while (--n_entries);
Shuang He8bf1e9f2013-10-15 18:55:27 +01002080
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002081 spin_lock_irq(&pipe_crc->lock);
2082 pipe_crc->tail = tail;
2083 spin_unlock_irq(&pipe_crc->lock);
2084
Damien Lespiau07144422013-10-15 18:55:40 +01002085 return bytes_read;
2086}
2087
2088static const struct file_operations i915_pipe_crc_fops = {
2089 .owner = THIS_MODULE,
2090 .open = i915_pipe_crc_open,
2091 .read = i915_pipe_crc_read,
2092 .release = i915_pipe_crc_release,
2093};
2094
2095static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
2096 {
2097 .name = "i915_pipe_A_crc",
2098 .pipe = PIPE_A,
2099 },
2100 {
2101 .name = "i915_pipe_B_crc",
2102 .pipe = PIPE_B,
2103 },
2104 {
2105 .name = "i915_pipe_C_crc",
2106 .pipe = PIPE_C,
2107 },
2108};
2109
2110static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
2111 enum pipe pipe)
2112{
2113 struct drm_device *dev = minor->dev;
2114 struct dentry *ent;
2115 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
2116
2117 info->dev = dev;
2118 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
2119 &i915_pipe_crc_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08002120 if (!ent)
2121 return -ENOMEM;
Damien Lespiau07144422013-10-15 18:55:40 +01002122
2123 return drm_add_fake_info_node(minor, ent, info);
Shuang He8bf1e9f2013-10-15 18:55:27 +01002124}
2125
Daniel Vettere8dfcf72013-10-16 11:51:54 +02002126static const char * const pipe_crc_sources[] = {
Daniel Vetter926321d2013-10-16 13:30:34 +02002127 "none",
2128 "plane1",
2129 "plane2",
2130 "pf",
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002131 "pipe",
Daniel Vetter3d099a02013-10-16 22:55:58 +02002132 "TV",
2133 "DP-B",
2134 "DP-C",
2135 "DP-D",
Daniel Vetter46a19182013-11-01 10:50:20 +01002136 "auto",
Daniel Vetter926321d2013-10-16 13:30:34 +02002137};
2138
2139static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
2140{
2141 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
2142 return pipe_crc_sources[source];
2143}
2144
Damien Lespiaubd9db022013-10-15 18:55:36 +01002145static int display_crc_ctl_show(struct seq_file *m, void *data)
Daniel Vetter926321d2013-10-16 13:30:34 +02002146{
2147 struct drm_device *dev = m->private;
2148 struct drm_i915_private *dev_priv = dev->dev_private;
2149 int i;
2150
2151 for (i = 0; i < I915_MAX_PIPES; i++)
2152 seq_printf(m, "%c %s\n", pipe_name(i),
2153 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
2154
2155 return 0;
2156}
2157
Damien Lespiaubd9db022013-10-15 18:55:36 +01002158static int display_crc_ctl_open(struct inode *inode, struct file *file)
Daniel Vetter926321d2013-10-16 13:30:34 +02002159{
2160 struct drm_device *dev = inode->i_private;
2161
Damien Lespiaubd9db022013-10-15 18:55:36 +01002162 return single_open(file, display_crc_ctl_show, dev);
Daniel Vetter926321d2013-10-16 13:30:34 +02002163}
2164
Daniel Vetter46a19182013-11-01 10:50:20 +01002165static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter52f843f2013-10-21 17:26:38 +02002166 uint32_t *val)
2167{
Daniel Vetter46a19182013-11-01 10:50:20 +01002168 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
2169 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2170
2171 switch (*source) {
Daniel Vetter52f843f2013-10-21 17:26:38 +02002172 case INTEL_PIPE_CRC_SOURCE_PIPE:
2173 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
2174 break;
2175 case INTEL_PIPE_CRC_SOURCE_NONE:
2176 *val = 0;
2177 break;
2178 default:
2179 return -EINVAL;
2180 }
2181
2182 return 0;
2183}
2184
Daniel Vetter46a19182013-11-01 10:50:20 +01002185static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
2186 enum intel_pipe_crc_source *source)
2187{
2188 struct intel_encoder *encoder;
2189 struct intel_crtc *crtc;
Daniel Vetter26756802013-11-01 10:50:23 +01002190 struct intel_digital_port *dig_port;
Daniel Vetter46a19182013-11-01 10:50:20 +01002191 int ret = 0;
2192
2193 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2194
2195 mutex_lock(&dev->mode_config.mutex);
2196 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2197 base.head) {
2198 if (!encoder->base.crtc)
2199 continue;
2200
2201 crtc = to_intel_crtc(encoder->base.crtc);
2202
2203 if (crtc->pipe != pipe)
2204 continue;
2205
2206 switch (encoder->type) {
2207 case INTEL_OUTPUT_TVOUT:
2208 *source = INTEL_PIPE_CRC_SOURCE_TV;
2209 break;
2210 case INTEL_OUTPUT_DISPLAYPORT:
2211 case INTEL_OUTPUT_EDP:
Daniel Vetter26756802013-11-01 10:50:23 +01002212 dig_port = enc_to_dig_port(&encoder->base);
2213 switch (dig_port->port) {
2214 case PORT_B:
2215 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
2216 break;
2217 case PORT_C:
2218 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
2219 break;
2220 case PORT_D:
2221 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
2222 break;
2223 default:
2224 WARN(1, "nonexisting DP port %c\n",
2225 port_name(dig_port->port));
2226 break;
2227 }
Daniel Vetter46a19182013-11-01 10:50:20 +01002228 break;
2229 }
2230 }
2231 mutex_unlock(&dev->mode_config.mutex);
2232
2233 return ret;
2234}
2235
2236static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
2237 enum pipe pipe,
2238 enum intel_pipe_crc_source *source,
Daniel Vetter7ac01292013-10-18 16:37:06 +02002239 uint32_t *val)
2240{
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002241 struct drm_i915_private *dev_priv = dev->dev_private;
2242 bool need_stable_symbols = false;
2243
Daniel Vetter46a19182013-11-01 10:50:20 +01002244 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
2245 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
2246 if (ret)
2247 return ret;
2248 }
2249
2250 switch (*source) {
Daniel Vetter7ac01292013-10-18 16:37:06 +02002251 case INTEL_PIPE_CRC_SOURCE_PIPE:
2252 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
2253 break;
2254 case INTEL_PIPE_CRC_SOURCE_DP_B:
2255 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002256 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02002257 break;
2258 case INTEL_PIPE_CRC_SOURCE_DP_C:
2259 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002260 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02002261 break;
2262 case INTEL_PIPE_CRC_SOURCE_NONE:
2263 *val = 0;
2264 break;
2265 default:
2266 return -EINVAL;
2267 }
2268
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002269 /*
2270 * When the pipe CRC tap point is after the transcoders we need
2271 * to tweak symbol-level features to produce a deterministic series of
2272 * symbols for a given frame. We need to reset those features only once
2273 * a frame (instead of every nth symbol):
2274 * - DC-balance: used to ensure a better clock recovery from the data
2275 * link (SDVO)
2276 * - DisplayPort scrambling: used for EMI reduction
2277 */
2278 if (need_stable_symbols) {
2279 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2280
2281 WARN_ON(!IS_G4X(dev));
2282
2283 tmp |= DC_BALANCE_RESET_VLV;
2284 if (pipe == PIPE_A)
2285 tmp |= PIPE_A_SCRAMBLE_RESET;
2286 else
2287 tmp |= PIPE_B_SCRAMBLE_RESET;
2288
2289 I915_WRITE(PORT_DFT2_G4X, tmp);
2290 }
2291
Daniel Vetter7ac01292013-10-18 16:37:06 +02002292 return 0;
2293}
2294
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002295static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
Daniel Vetter46a19182013-11-01 10:50:20 +01002296 enum pipe pipe,
2297 enum intel_pipe_crc_source *source,
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002298 uint32_t *val)
2299{
Daniel Vetter84093602013-11-01 10:50:21 +01002300 struct drm_i915_private *dev_priv = dev->dev_private;
2301 bool need_stable_symbols = false;
2302
Daniel Vetter46a19182013-11-01 10:50:20 +01002303 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
2304 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
2305 if (ret)
2306 return ret;
2307 }
2308
2309 switch (*source) {
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002310 case INTEL_PIPE_CRC_SOURCE_PIPE:
2311 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
2312 break;
2313 case INTEL_PIPE_CRC_SOURCE_TV:
2314 if (!SUPPORTS_TV(dev))
2315 return -EINVAL;
2316 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
2317 break;
2318 case INTEL_PIPE_CRC_SOURCE_DP_B:
2319 if (!IS_G4X(dev))
2320 return -EINVAL;
2321 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01002322 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002323 break;
2324 case INTEL_PIPE_CRC_SOURCE_DP_C:
2325 if (!IS_G4X(dev))
2326 return -EINVAL;
2327 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01002328 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002329 break;
2330 case INTEL_PIPE_CRC_SOURCE_DP_D:
2331 if (!IS_G4X(dev))
2332 return -EINVAL;
2333 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01002334 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002335 break;
2336 case INTEL_PIPE_CRC_SOURCE_NONE:
2337 *val = 0;
2338 break;
2339 default:
2340 return -EINVAL;
2341 }
2342
Daniel Vetter84093602013-11-01 10:50:21 +01002343 /*
2344 * When the pipe CRC tap point is after the transcoders we need
2345 * to tweak symbol-level features to produce a deterministic series of
2346 * symbols for a given frame. We need to reset those features only once
2347 * a frame (instead of every nth symbol):
2348 * - DC-balance: used to ensure a better clock recovery from the data
2349 * link (SDVO)
2350 * - DisplayPort scrambling: used for EMI reduction
2351 */
2352 if (need_stable_symbols) {
2353 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2354
2355 WARN_ON(!IS_G4X(dev));
2356
2357 I915_WRITE(PORT_DFT_I9XX,
2358 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
2359
2360 if (pipe == PIPE_A)
2361 tmp |= PIPE_A_SCRAMBLE_RESET;
2362 else
2363 tmp |= PIPE_B_SCRAMBLE_RESET;
2364
2365 I915_WRITE(PORT_DFT2_G4X, tmp);
2366 }
2367
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002368 return 0;
2369}
2370
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002371static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
2372 enum pipe pipe)
2373{
2374 struct drm_i915_private *dev_priv = dev->dev_private;
2375 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2376
2377 if (pipe == PIPE_A)
2378 tmp &= ~PIPE_A_SCRAMBLE_RESET;
2379 else
2380 tmp &= ~PIPE_B_SCRAMBLE_RESET;
2381 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
2382 tmp &= ~DC_BALANCE_RESET_VLV;
2383 I915_WRITE(PORT_DFT2_G4X, tmp);
2384
2385}
2386
Daniel Vetter84093602013-11-01 10:50:21 +01002387static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
2388 enum pipe pipe)
2389{
2390 struct drm_i915_private *dev_priv = dev->dev_private;
2391 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2392
2393 if (pipe == PIPE_A)
2394 tmp &= ~PIPE_A_SCRAMBLE_RESET;
2395 else
2396 tmp &= ~PIPE_B_SCRAMBLE_RESET;
2397 I915_WRITE(PORT_DFT2_G4X, tmp);
2398
2399 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
2400 I915_WRITE(PORT_DFT_I9XX,
2401 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
2402 }
2403}
2404
Daniel Vetter46a19182013-11-01 10:50:20 +01002405static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002406 uint32_t *val)
2407{
Daniel Vetter46a19182013-11-01 10:50:20 +01002408 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
2409 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2410
2411 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002412 case INTEL_PIPE_CRC_SOURCE_PLANE1:
2413 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
2414 break;
2415 case INTEL_PIPE_CRC_SOURCE_PLANE2:
2416 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
2417 break;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002418 case INTEL_PIPE_CRC_SOURCE_PIPE:
2419 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
2420 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02002421 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002422 *val = 0;
2423 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02002424 default:
2425 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002426 }
2427
2428 return 0;
2429}
2430
Daniel Vetter46a19182013-11-01 10:50:20 +01002431static int ivb_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002432 uint32_t *val)
2433{
Daniel Vetter46a19182013-11-01 10:50:20 +01002434 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
2435 *source = INTEL_PIPE_CRC_SOURCE_PF;
2436
2437 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002438 case INTEL_PIPE_CRC_SOURCE_PLANE1:
2439 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
2440 break;
2441 case INTEL_PIPE_CRC_SOURCE_PLANE2:
2442 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
2443 break;
2444 case INTEL_PIPE_CRC_SOURCE_PF:
2445 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
2446 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02002447 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002448 *val = 0;
2449 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02002450 default:
2451 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002452 }
2453
2454 return 0;
2455}
2456
Daniel Vetter926321d2013-10-16 13:30:34 +02002457static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
2458 enum intel_pipe_crc_source source)
2459{
2460 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiaucc3da172013-10-15 18:55:31 +01002461 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Borislav Petkov432f3342013-11-21 16:49:46 +01002462 u32 val = 0; /* shut up gcc */
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002463 int ret;
Daniel Vetter926321d2013-10-16 13:30:34 +02002464
Damien Lespiaucc3da172013-10-15 18:55:31 +01002465 if (pipe_crc->source == source)
2466 return 0;
2467
Damien Lespiauae676fc2013-10-15 18:55:32 +01002468 /* forbid changing the source without going back to 'none' */
2469 if (pipe_crc->source && source)
2470 return -EINVAL;
2471
Daniel Vetter52f843f2013-10-21 17:26:38 +02002472 if (IS_GEN2(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01002473 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter52f843f2013-10-21 17:26:38 +02002474 else if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter46a19182013-11-01 10:50:20 +01002475 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter7ac01292013-10-18 16:37:06 +02002476 else if (IS_VALLEYVIEW(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01002477 ret = vlv_pipe_crc_ctl_reg(dev,pipe, &source, &val);
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002478 else if (IS_GEN5(dev) || IS_GEN6(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01002479 ret = ilk_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002480 else
Daniel Vetter46a19182013-11-01 10:50:20 +01002481 ret = ivb_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002482
2483 if (ret != 0)
2484 return ret;
2485
Damien Lespiau4b584362013-10-15 18:55:33 +01002486 /* none -> real source transition */
2487 if (source) {
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01002488 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
2489 pipe_name(pipe), pipe_crc_source_name(source));
2490
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01002491 pipe_crc->entries = kzalloc(sizeof(*pipe_crc->entries) *
2492 INTEL_PIPE_CRC_ENTRIES_NR,
2493 GFP_KERNEL);
2494 if (!pipe_crc->entries)
2495 return -ENOMEM;
2496
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002497 spin_lock_irq(&pipe_crc->lock);
2498 pipe_crc->head = 0;
2499 pipe_crc->tail = 0;
2500 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiau4b584362013-10-15 18:55:33 +01002501 }
2502
Damien Lespiaucc3da172013-10-15 18:55:31 +01002503 pipe_crc->source = source;
Daniel Vetter926321d2013-10-16 13:30:34 +02002504
Daniel Vetter926321d2013-10-16 13:30:34 +02002505 I915_WRITE(PIPE_CRC_CTL(pipe), val);
2506 POSTING_READ(PIPE_CRC_CTL(pipe));
2507
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01002508 /* real source -> none transition */
2509 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002510 struct intel_pipe_crc_entry *entries;
2511
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01002512 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
2513 pipe_name(pipe));
2514
Daniel Vetterbcf17ab2013-10-16 22:55:50 +02002515 intel_wait_for_vblank(dev, pipe);
2516
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002517 spin_lock_irq(&pipe_crc->lock);
2518 entries = pipe_crc->entries;
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01002519 pipe_crc->entries = NULL;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002520 spin_unlock_irq(&pipe_crc->lock);
2521
2522 kfree(entries);
Daniel Vetter84093602013-11-01 10:50:21 +01002523
2524 if (IS_G4X(dev))
2525 g4x_undo_pipe_scramble_reset(dev, pipe);
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002526 else if (IS_VALLEYVIEW(dev))
2527 vlv_undo_pipe_scramble_reset(dev, pipe);
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01002528 }
2529
Daniel Vetter926321d2013-10-16 13:30:34 +02002530 return 0;
2531}
2532
2533/*
2534 * Parse pipe CRC command strings:
Damien Lespiaub94dec82013-10-15 18:55:35 +01002535 * command: wsp* object wsp+ name wsp+ source wsp*
2536 * object: 'pipe'
2537 * name: (A | B | C)
Daniel Vetter926321d2013-10-16 13:30:34 +02002538 * source: (none | plane1 | plane2 | pf)
2539 * wsp: (#0x20 | #0x9 | #0xA)+
2540 *
2541 * eg.:
Damien Lespiaub94dec82013-10-15 18:55:35 +01002542 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
2543 * "pipe A none" -> Stop CRC
Daniel Vetter926321d2013-10-16 13:30:34 +02002544 */
Damien Lespiaubd9db022013-10-15 18:55:36 +01002545static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
Daniel Vetter926321d2013-10-16 13:30:34 +02002546{
2547 int n_words = 0;
2548
2549 while (*buf) {
2550 char *end;
2551
2552 /* skip leading white space */
2553 buf = skip_spaces(buf);
2554 if (!*buf)
2555 break; /* end of buffer */
2556
2557 /* find end of word */
2558 for (end = buf; *end && !isspace(*end); end++)
2559 ;
2560
2561 if (n_words == max_words) {
2562 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
2563 max_words);
2564 return -EINVAL; /* ran out of words[] before bytes */
2565 }
2566
2567 if (*end)
2568 *end++ = '\0';
2569 words[n_words++] = buf;
2570 buf = end;
2571 }
2572
2573 return n_words;
2574}
2575
Damien Lespiaub94dec82013-10-15 18:55:35 +01002576enum intel_pipe_crc_object {
2577 PIPE_CRC_OBJECT_PIPE,
2578};
2579
Daniel Vettere8dfcf72013-10-16 11:51:54 +02002580static const char * const pipe_crc_objects[] = {
Damien Lespiaub94dec82013-10-15 18:55:35 +01002581 "pipe",
2582};
2583
2584static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01002585display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
Damien Lespiaub94dec82013-10-15 18:55:35 +01002586{
2587 int i;
2588
2589 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
2590 if (!strcmp(buf, pipe_crc_objects[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01002591 *o = i;
Damien Lespiaub94dec82013-10-15 18:55:35 +01002592 return 0;
2593 }
2594
2595 return -EINVAL;
2596}
2597
Damien Lespiaubd9db022013-10-15 18:55:36 +01002598static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
Daniel Vetter926321d2013-10-16 13:30:34 +02002599{
2600 const char name = buf[0];
2601
2602 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
2603 return -EINVAL;
2604
2605 *pipe = name - 'A';
2606
2607 return 0;
2608}
2609
2610static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01002611display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
Daniel Vetter926321d2013-10-16 13:30:34 +02002612{
2613 int i;
2614
2615 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
2616 if (!strcmp(buf, pipe_crc_sources[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01002617 *s = i;
Daniel Vetter926321d2013-10-16 13:30:34 +02002618 return 0;
2619 }
2620
2621 return -EINVAL;
2622}
2623
Damien Lespiaubd9db022013-10-15 18:55:36 +01002624static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
Daniel Vetter926321d2013-10-16 13:30:34 +02002625{
Damien Lespiaub94dec82013-10-15 18:55:35 +01002626#define N_WORDS 3
Daniel Vetter926321d2013-10-16 13:30:34 +02002627 int n_words;
Damien Lespiaub94dec82013-10-15 18:55:35 +01002628 char *words[N_WORDS];
Daniel Vetter926321d2013-10-16 13:30:34 +02002629 enum pipe pipe;
Damien Lespiaub94dec82013-10-15 18:55:35 +01002630 enum intel_pipe_crc_object object;
Daniel Vetter926321d2013-10-16 13:30:34 +02002631 enum intel_pipe_crc_source source;
2632
Damien Lespiaubd9db022013-10-15 18:55:36 +01002633 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
Damien Lespiaub94dec82013-10-15 18:55:35 +01002634 if (n_words != N_WORDS) {
2635 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
2636 N_WORDS);
Daniel Vetter926321d2013-10-16 13:30:34 +02002637 return -EINVAL;
2638 }
2639
Damien Lespiaubd9db022013-10-15 18:55:36 +01002640 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01002641 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
Daniel Vetter926321d2013-10-16 13:30:34 +02002642 return -EINVAL;
2643 }
2644
Damien Lespiaubd9db022013-10-15 18:55:36 +01002645 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01002646 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
2647 return -EINVAL;
2648 }
2649
Damien Lespiaubd9db022013-10-15 18:55:36 +01002650 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01002651 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
Daniel Vetter926321d2013-10-16 13:30:34 +02002652 return -EINVAL;
2653 }
2654
2655 return pipe_crc_set_source(dev, pipe, source);
2656}
2657
Damien Lespiaubd9db022013-10-15 18:55:36 +01002658static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
2659 size_t len, loff_t *offp)
Daniel Vetter926321d2013-10-16 13:30:34 +02002660{
2661 struct seq_file *m = file->private_data;
2662 struct drm_device *dev = m->private;
2663 char *tmpbuf;
2664 int ret;
2665
2666 if (len == 0)
2667 return 0;
2668
2669 if (len > PAGE_SIZE - 1) {
2670 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
2671 PAGE_SIZE);
2672 return -E2BIG;
2673 }
2674
2675 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
2676 if (!tmpbuf)
2677 return -ENOMEM;
2678
2679 if (copy_from_user(tmpbuf, ubuf, len)) {
2680 ret = -EFAULT;
2681 goto out;
2682 }
2683 tmpbuf[len] = '\0';
2684
Damien Lespiaubd9db022013-10-15 18:55:36 +01002685 ret = display_crc_ctl_parse(dev, tmpbuf, len);
Daniel Vetter926321d2013-10-16 13:30:34 +02002686
2687out:
2688 kfree(tmpbuf);
2689 if (ret < 0)
2690 return ret;
2691
2692 *offp += len;
2693 return len;
2694}
2695
Damien Lespiaubd9db022013-10-15 18:55:36 +01002696static const struct file_operations i915_display_crc_ctl_fops = {
Daniel Vetter926321d2013-10-16 13:30:34 +02002697 .owner = THIS_MODULE,
Damien Lespiaubd9db022013-10-15 18:55:36 +01002698 .open = display_crc_ctl_open,
Daniel Vetter926321d2013-10-16 13:30:34 +02002699 .read = seq_read,
2700 .llseek = seq_lseek,
2701 .release = single_release,
Damien Lespiaubd9db022013-10-15 18:55:36 +01002702 .write = display_crc_ctl_write
Daniel Vetter926321d2013-10-16 13:30:34 +02002703};
2704
Kees Cook647416f2013-03-10 14:10:06 -07002705static int
2706i915_wedged_get(void *data, u64 *val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002707{
Kees Cook647416f2013-03-10 14:10:06 -07002708 struct drm_device *dev = data;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002709 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002710
Kees Cook647416f2013-03-10 14:10:06 -07002711 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002712
Kees Cook647416f2013-03-10 14:10:06 -07002713 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002714}
2715
Kees Cook647416f2013-03-10 14:10:06 -07002716static int
2717i915_wedged_set(void *data, u64 val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002718{
Kees Cook647416f2013-03-10 14:10:06 -07002719 struct drm_device *dev = data;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002720
Kees Cook647416f2013-03-10 14:10:06 -07002721 DRM_INFO("Manually setting wedged to %llu\n", val);
Chris Wilson527f9e92010-11-11 01:16:58 +00002722 i915_handle_error(dev, val);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002723
Kees Cook647416f2013-03-10 14:10:06 -07002724 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002725}
2726
Kees Cook647416f2013-03-10 14:10:06 -07002727DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
2728 i915_wedged_get, i915_wedged_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03002729 "%llu\n");
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002730
Kees Cook647416f2013-03-10 14:10:06 -07002731static int
2732i915_ring_stop_get(void *data, u64 *val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02002733{
Kees Cook647416f2013-03-10 14:10:06 -07002734 struct drm_device *dev = data;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02002735 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02002736
Kees Cook647416f2013-03-10 14:10:06 -07002737 *val = dev_priv->gpu_error.stop_rings;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02002738
Kees Cook647416f2013-03-10 14:10:06 -07002739 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02002740}
2741
Kees Cook647416f2013-03-10 14:10:06 -07002742static int
2743i915_ring_stop_set(void *data, u64 val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02002744{
Kees Cook647416f2013-03-10 14:10:06 -07002745 struct drm_device *dev = data;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02002746 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07002747 int ret;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02002748
Kees Cook647416f2013-03-10 14:10:06 -07002749 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
Daniel Vettere5eb3d62012-05-03 14:48:16 +02002750
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002751 ret = mutex_lock_interruptible(&dev->struct_mutex);
2752 if (ret)
2753 return ret;
2754
Daniel Vetter99584db2012-11-14 17:14:04 +01002755 dev_priv->gpu_error.stop_rings = val;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02002756 mutex_unlock(&dev->struct_mutex);
2757
Kees Cook647416f2013-03-10 14:10:06 -07002758 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02002759}
2760
Kees Cook647416f2013-03-10 14:10:06 -07002761DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
2762 i915_ring_stop_get, i915_ring_stop_set,
2763 "0x%08llx\n");
Daniel Vetterd5442302012-04-27 15:17:40 +02002764
Chris Wilson094f9a52013-09-25 17:34:55 +01002765static int
2766i915_ring_missed_irq_get(void *data, u64 *val)
2767{
2768 struct drm_device *dev = data;
2769 struct drm_i915_private *dev_priv = dev->dev_private;
2770
2771 *val = dev_priv->gpu_error.missed_irq_rings;
2772 return 0;
2773}
2774
2775static int
2776i915_ring_missed_irq_set(void *data, u64 val)
2777{
2778 struct drm_device *dev = data;
2779 struct drm_i915_private *dev_priv = dev->dev_private;
2780 int ret;
2781
2782 /* Lock against concurrent debugfs callers */
2783 ret = mutex_lock_interruptible(&dev->struct_mutex);
2784 if (ret)
2785 return ret;
2786 dev_priv->gpu_error.missed_irq_rings = val;
2787 mutex_unlock(&dev->struct_mutex);
2788
2789 return 0;
2790}
2791
2792DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
2793 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
2794 "0x%08llx\n");
2795
2796static int
2797i915_ring_test_irq_get(void *data, u64 *val)
2798{
2799 struct drm_device *dev = data;
2800 struct drm_i915_private *dev_priv = dev->dev_private;
2801
2802 *val = dev_priv->gpu_error.test_irq_rings;
2803
2804 return 0;
2805}
2806
2807static int
2808i915_ring_test_irq_set(void *data, u64 val)
2809{
2810 struct drm_device *dev = data;
2811 struct drm_i915_private *dev_priv = dev->dev_private;
2812 int ret;
2813
2814 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
2815
2816 /* Lock against concurrent debugfs callers */
2817 ret = mutex_lock_interruptible(&dev->struct_mutex);
2818 if (ret)
2819 return ret;
2820
2821 dev_priv->gpu_error.test_irq_rings = val;
2822 mutex_unlock(&dev->struct_mutex);
2823
2824 return 0;
2825}
2826
2827DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
2828 i915_ring_test_irq_get, i915_ring_test_irq_set,
2829 "0x%08llx\n");
2830
Chris Wilsondd624af2013-01-15 12:39:35 +00002831#define DROP_UNBOUND 0x1
2832#define DROP_BOUND 0x2
2833#define DROP_RETIRE 0x4
2834#define DROP_ACTIVE 0x8
2835#define DROP_ALL (DROP_UNBOUND | \
2836 DROP_BOUND | \
2837 DROP_RETIRE | \
2838 DROP_ACTIVE)
Kees Cook647416f2013-03-10 14:10:06 -07002839static int
2840i915_drop_caches_get(void *data, u64 *val)
Chris Wilsondd624af2013-01-15 12:39:35 +00002841{
Kees Cook647416f2013-03-10 14:10:06 -07002842 *val = DROP_ALL;
Chris Wilsondd624af2013-01-15 12:39:35 +00002843
Kees Cook647416f2013-03-10 14:10:06 -07002844 return 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00002845}
2846
Kees Cook647416f2013-03-10 14:10:06 -07002847static int
2848i915_drop_caches_set(void *data, u64 val)
Chris Wilsondd624af2013-01-15 12:39:35 +00002849{
Kees Cook647416f2013-03-10 14:10:06 -07002850 struct drm_device *dev = data;
Chris Wilsondd624af2013-01-15 12:39:35 +00002851 struct drm_i915_private *dev_priv = dev->dev_private;
2852 struct drm_i915_gem_object *obj, *next;
Ben Widawskyca191b12013-07-31 17:00:14 -07002853 struct i915_address_space *vm;
2854 struct i915_vma *vma, *x;
Kees Cook647416f2013-03-10 14:10:06 -07002855 int ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00002856
Ben Widawsky2f9fe5f2013-11-25 09:54:37 -08002857 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
Chris Wilsondd624af2013-01-15 12:39:35 +00002858
2859 /* No need to check and wait for gpu resets, only libdrm auto-restarts
2860 * on ioctls on -EAGAIN. */
2861 ret = mutex_lock_interruptible(&dev->struct_mutex);
2862 if (ret)
2863 return ret;
2864
2865 if (val & DROP_ACTIVE) {
2866 ret = i915_gpu_idle(dev);
2867 if (ret)
2868 goto unlock;
2869 }
2870
2871 if (val & (DROP_RETIRE | DROP_ACTIVE))
2872 i915_gem_retire_requests(dev);
2873
2874 if (val & DROP_BOUND) {
Ben Widawskyca191b12013-07-31 17:00:14 -07002875 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
2876 list_for_each_entry_safe(vma, x, &vm->inactive_list,
2877 mm_list) {
2878 if (vma->obj->pin_count)
2879 continue;
Ben Widawsky31a46c92013-07-31 16:59:55 -07002880
Ben Widawskyca191b12013-07-31 17:00:14 -07002881 ret = i915_vma_unbind(vma);
2882 if (ret)
2883 goto unlock;
2884 }
Ben Widawsky31a46c92013-07-31 16:59:55 -07002885 }
Chris Wilsondd624af2013-01-15 12:39:35 +00002886 }
2887
2888 if (val & DROP_UNBOUND) {
Ben Widawsky35c20a62013-05-31 11:28:48 -07002889 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
2890 global_list)
Chris Wilsondd624af2013-01-15 12:39:35 +00002891 if (obj->pages_pin_count == 0) {
2892 ret = i915_gem_object_put_pages(obj);
2893 if (ret)
2894 goto unlock;
2895 }
2896 }
2897
2898unlock:
2899 mutex_unlock(&dev->struct_mutex);
2900
Kees Cook647416f2013-03-10 14:10:06 -07002901 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00002902}
2903
Kees Cook647416f2013-03-10 14:10:06 -07002904DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
2905 i915_drop_caches_get, i915_drop_caches_set,
2906 "0x%08llx\n");
Chris Wilsondd624af2013-01-15 12:39:35 +00002907
Kees Cook647416f2013-03-10 14:10:06 -07002908static int
2909i915_max_freq_get(void *data, u64 *val)
Jesse Barnes358733e2011-07-27 11:53:01 -07002910{
Kees Cook647416f2013-03-10 14:10:06 -07002911 struct drm_device *dev = data;
Jesse Barnes358733e2011-07-27 11:53:01 -07002912 drm_i915_private_t *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07002913 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02002914
2915 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2916 return -ENODEV;
2917
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07002918 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
2919
Jesse Barnes4fc688c2012-11-02 11:14:01 -07002920 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02002921 if (ret)
2922 return ret;
Jesse Barnes358733e2011-07-27 11:53:01 -07002923
Jesse Barnes0a073b82013-04-17 15:54:58 -07002924 if (IS_VALLEYVIEW(dev))
Ville Syrjälä2ec38152013-11-05 22:42:29 +02002925 *val = vlv_gpu_freq(dev_priv, dev_priv->rps.max_delay);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002926 else
2927 *val = dev_priv->rps.max_delay * GT_FREQUENCY_MULTIPLIER;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07002928 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07002929
Kees Cook647416f2013-03-10 14:10:06 -07002930 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07002931}
2932
Kees Cook647416f2013-03-10 14:10:06 -07002933static int
2934i915_max_freq_set(void *data, u64 val)
Jesse Barnes358733e2011-07-27 11:53:01 -07002935{
Kees Cook647416f2013-03-10 14:10:06 -07002936 struct drm_device *dev = data;
Jesse Barnes358733e2011-07-27 11:53:01 -07002937 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07002938 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02002939
2940 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2941 return -ENODEV;
Jesse Barnes358733e2011-07-27 11:53:01 -07002942
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07002943 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
2944
Kees Cook647416f2013-03-10 14:10:06 -07002945 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
Jesse Barnes358733e2011-07-27 11:53:01 -07002946
Jesse Barnes4fc688c2012-11-02 11:14:01 -07002947 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02002948 if (ret)
2949 return ret;
2950
Jesse Barnes358733e2011-07-27 11:53:01 -07002951 /*
2952 * Turbo will still be enabled, but won't go above the set value.
2953 */
Jesse Barnes0a073b82013-04-17 15:54:58 -07002954 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2ec38152013-11-05 22:42:29 +02002955 val = vlv_freq_opcode(dev_priv, val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002956 dev_priv->rps.max_delay = val;
Chris Wilson6917c7b2013-11-06 13:56:26 -02002957 valleyview_set_rps(dev, val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002958 } else {
2959 do_div(val, GT_FREQUENCY_MULTIPLIER);
2960 dev_priv->rps.max_delay = val;
2961 gen6_set_rps(dev, val);
2962 }
2963
Jesse Barnes4fc688c2012-11-02 11:14:01 -07002964 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07002965
Kees Cook647416f2013-03-10 14:10:06 -07002966 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07002967}
2968
Kees Cook647416f2013-03-10 14:10:06 -07002969DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
2970 i915_max_freq_get, i915_max_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03002971 "%llu\n");
Jesse Barnes358733e2011-07-27 11:53:01 -07002972
Kees Cook647416f2013-03-10 14:10:06 -07002973static int
2974i915_min_freq_get(void *data, u64 *val)
Jesse Barnes1523c312012-05-25 12:34:54 -07002975{
Kees Cook647416f2013-03-10 14:10:06 -07002976 struct drm_device *dev = data;
Jesse Barnes1523c312012-05-25 12:34:54 -07002977 drm_i915_private_t *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07002978 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02002979
2980 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2981 return -ENODEV;
2982
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07002983 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
2984
Jesse Barnes4fc688c2012-11-02 11:14:01 -07002985 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02002986 if (ret)
2987 return ret;
Jesse Barnes1523c312012-05-25 12:34:54 -07002988
Jesse Barnes0a073b82013-04-17 15:54:58 -07002989 if (IS_VALLEYVIEW(dev))
Ville Syrjälä2ec38152013-11-05 22:42:29 +02002990 *val = vlv_gpu_freq(dev_priv, dev_priv->rps.min_delay);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002991 else
2992 *val = dev_priv->rps.min_delay * GT_FREQUENCY_MULTIPLIER;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07002993 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07002994
Kees Cook647416f2013-03-10 14:10:06 -07002995 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07002996}
2997
Kees Cook647416f2013-03-10 14:10:06 -07002998static int
2999i915_min_freq_set(void *data, u64 val)
Jesse Barnes1523c312012-05-25 12:34:54 -07003000{
Kees Cook647416f2013-03-10 14:10:06 -07003001 struct drm_device *dev = data;
Jesse Barnes1523c312012-05-25 12:34:54 -07003002 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07003003 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02003004
3005 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
3006 return -ENODEV;
Jesse Barnes1523c312012-05-25 12:34:54 -07003007
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07003008 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3009
Kees Cook647416f2013-03-10 14:10:06 -07003010 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
Jesse Barnes1523c312012-05-25 12:34:54 -07003011
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003012 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02003013 if (ret)
3014 return ret;
3015
Jesse Barnes1523c312012-05-25 12:34:54 -07003016 /*
3017 * Turbo will still be enabled, but won't go below the set value.
3018 */
Jesse Barnes0a073b82013-04-17 15:54:58 -07003019 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2ec38152013-11-05 22:42:29 +02003020 val = vlv_freq_opcode(dev_priv, val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003021 dev_priv->rps.min_delay = val;
3022 valleyview_set_rps(dev, val);
3023 } else {
3024 do_div(val, GT_FREQUENCY_MULTIPLIER);
3025 dev_priv->rps.min_delay = val;
3026 gen6_set_rps(dev, val);
3027 }
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003028 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07003029
Kees Cook647416f2013-03-10 14:10:06 -07003030 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07003031}
3032
Kees Cook647416f2013-03-10 14:10:06 -07003033DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
3034 i915_min_freq_get, i915_min_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03003035 "%llu\n");
Jesse Barnes1523c312012-05-25 12:34:54 -07003036
Kees Cook647416f2013-03-10 14:10:06 -07003037static int
3038i915_cache_sharing_get(void *data, u64 *val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003039{
Kees Cook647416f2013-03-10 14:10:06 -07003040 struct drm_device *dev = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003041 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003042 u32 snpcr;
Kees Cook647416f2013-03-10 14:10:06 -07003043 int ret;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003044
Daniel Vetter004777c2012-08-09 15:07:01 +02003045 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
3046 return -ENODEV;
3047
Daniel Vetter22bcfc62012-08-09 15:07:02 +02003048 ret = mutex_lock_interruptible(&dev->struct_mutex);
3049 if (ret)
3050 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003051 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02003052
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003053 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003054
3055 intel_runtime_pm_put(dev_priv);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003056 mutex_unlock(&dev_priv->dev->struct_mutex);
3057
Kees Cook647416f2013-03-10 14:10:06 -07003058 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003059
Kees Cook647416f2013-03-10 14:10:06 -07003060 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003061}
3062
Kees Cook647416f2013-03-10 14:10:06 -07003063static int
3064i915_cache_sharing_set(void *data, u64 val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003065{
Kees Cook647416f2013-03-10 14:10:06 -07003066 struct drm_device *dev = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003067 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003068 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003069
Daniel Vetter004777c2012-08-09 15:07:01 +02003070 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
3071 return -ENODEV;
3072
Kees Cook647416f2013-03-10 14:10:06 -07003073 if (val > 3)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003074 return -EINVAL;
3075
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003076 intel_runtime_pm_get(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07003077 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003078
3079 /* Update the cache sharing policy here as well */
3080 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
3081 snpcr &= ~GEN6_MBC_SNPCR_MASK;
3082 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
3083 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
3084
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003085 intel_runtime_pm_put(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07003086 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003087}
3088
Kees Cook647416f2013-03-10 14:10:06 -07003089DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
3090 i915_cache_sharing_get, i915_cache_sharing_set,
3091 "%llu\n");
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003092
Ben Widawsky6d794d42011-04-25 11:25:56 -07003093static int i915_forcewake_open(struct inode *inode, struct file *file)
3094{
3095 struct drm_device *dev = inode->i_private;
3096 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07003097
Daniel Vetter075edca2012-01-24 09:44:28 +01003098 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07003099 return 0;
3100
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003101 intel_runtime_pm_get(dev_priv);
Deepak Sc8d9a592013-11-23 14:55:42 +05303102 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6d794d42011-04-25 11:25:56 -07003103
3104 return 0;
3105}
3106
Ben Widawskyc43b5632012-04-16 14:07:40 -07003107static int i915_forcewake_release(struct inode *inode, struct file *file)
Ben Widawsky6d794d42011-04-25 11:25:56 -07003108{
3109 struct drm_device *dev = inode->i_private;
3110 struct drm_i915_private *dev_priv = dev->dev_private;
3111
Daniel Vetter075edca2012-01-24 09:44:28 +01003112 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07003113 return 0;
3114
Deepak Sc8d9a592013-11-23 14:55:42 +05303115 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003116 intel_runtime_pm_put(dev_priv);
Ben Widawsky6d794d42011-04-25 11:25:56 -07003117
3118 return 0;
3119}
3120
3121static const struct file_operations i915_forcewake_fops = {
3122 .owner = THIS_MODULE,
3123 .open = i915_forcewake_open,
3124 .release = i915_forcewake_release,
3125};
3126
3127static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
3128{
3129 struct drm_device *dev = minor->dev;
3130 struct dentry *ent;
3131
3132 ent = debugfs_create_file("i915_forcewake_user",
Ben Widawsky8eb57292011-05-11 15:10:58 -07003133 S_IRUSR,
Ben Widawsky6d794d42011-04-25 11:25:56 -07003134 root, dev,
3135 &i915_forcewake_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08003136 if (!ent)
3137 return -ENOMEM;
Ben Widawsky6d794d42011-04-25 11:25:56 -07003138
Ben Widawsky8eb57292011-05-11 15:10:58 -07003139 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
Ben Widawsky6d794d42011-04-25 11:25:56 -07003140}
3141
Daniel Vetter6a9c3082011-12-14 13:57:11 +01003142static int i915_debugfs_create(struct dentry *root,
3143 struct drm_minor *minor,
3144 const char *name,
3145 const struct file_operations *fops)
Jesse Barnes358733e2011-07-27 11:53:01 -07003146{
3147 struct drm_device *dev = minor->dev;
3148 struct dentry *ent;
3149
Daniel Vetter6a9c3082011-12-14 13:57:11 +01003150 ent = debugfs_create_file(name,
Jesse Barnes358733e2011-07-27 11:53:01 -07003151 S_IRUGO | S_IWUSR,
3152 root, dev,
Daniel Vetter6a9c3082011-12-14 13:57:11 +01003153 fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08003154 if (!ent)
3155 return -ENOMEM;
Jesse Barnes358733e2011-07-27 11:53:01 -07003156
Daniel Vetter6a9c3082011-12-14 13:57:11 +01003157 return drm_add_fake_info_node(minor, ent, fops);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003158}
3159
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01003160static const struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00003161 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01003162 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00003163 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Chris Wilson1b502472012-04-24 15:47:30 +01003164 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05003165 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05003166 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
Chris Wilson6d2b8882013-08-07 18:30:54 +01003167 {"i915_gem_stolen", i915_gem_stolen_list_info },
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01003168 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05003169 {"i915_gem_request", i915_gem_request_info, 0},
3170 {"i915_gem_seqno", i915_gem_seqno_info, 0},
Chris Wilsona6172a82009-02-11 14:26:38 +00003171 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05003172 {"i915_gem_interrupt", i915_interrupt_info, 0},
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003173 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
3174 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
3175 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
Xiang, Haihao9010ebf2013-05-29 09:22:36 -07003176 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
Jesse Barnesf97108d2010-01-29 11:27:07 -08003177 {"i915_rstdby_delays", i915_rstdby_delays, 0},
3178 {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
3179 {"i915_delayfreq_table", i915_delayfreq_table, 0},
3180 {"i915_inttoext_table", i915_inttoext_table, 0},
3181 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07003182 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07003183 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07003184 {"i915_gfxec", i915_gfxec, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08003185 {"i915_fbc_status", i915_fbc_status, 0},
Paulo Zanoni92d44622013-05-31 16:33:24 -03003186 {"i915_ips_status", i915_ips_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08003187 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01003188 {"i915_opregion", i915_opregion, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01003189 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07003190 {"i915_context_status", i915_context_status, 0},
Ben Widawsky6d794d42011-04-25 11:25:56 -07003191 {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
Daniel Vetterea16a3c2011-12-14 13:57:16 +01003192 {"i915_swizzle_info", i915_swizzle_info, 0},
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01003193 {"i915_ppgtt_info", i915_ppgtt_info, 0},
Jesse Barnes57f350b2012-03-28 13:39:25 -07003194 {"i915_dpio", i915_dpio_info, 0},
Ben Widawsky63573eb2013-07-04 11:02:07 -07003195 {"i915_llc", i915_llc, 0},
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03003196 {"i915_edp_psr_status", i915_edp_psr_status, 0},
Jesse Barnesec013e72013-08-20 10:29:23 +01003197 {"i915_energy_uJ", i915_energy_uJ, 0},
Paulo Zanoni371db662013-08-19 13:18:10 -03003198 {"i915_pc8_status", i915_pc8_status, 0},
Imre Deak1da51582013-11-25 17:15:35 +02003199 {"i915_power_domain_info", i915_power_domain_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05003200};
Ben Gamari27c202a2009-07-01 22:26:52 -04003201#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05003202
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01003203static const struct i915_debugfs_files {
Daniel Vetter34b96742013-07-04 20:49:44 +02003204 const char *name;
3205 const struct file_operations *fops;
3206} i915_debugfs_files[] = {
3207 {"i915_wedged", &i915_wedged_fops},
3208 {"i915_max_freq", &i915_max_freq_fops},
3209 {"i915_min_freq", &i915_min_freq_fops},
3210 {"i915_cache_sharing", &i915_cache_sharing_fops},
3211 {"i915_ring_stop", &i915_ring_stop_fops},
Chris Wilson094f9a52013-09-25 17:34:55 +01003212 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
3213 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02003214 {"i915_gem_drop_caches", &i915_drop_caches_fops},
3215 {"i915_error_state", &i915_error_state_fops},
3216 {"i915_next_seqno", &i915_next_seqno_fops},
Damien Lespiaubd9db022013-10-15 18:55:36 +01003217 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02003218};
3219
Damien Lespiau07144422013-10-15 18:55:40 +01003220void intel_display_crc_init(struct drm_device *dev)
3221{
3222 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb3783602013-11-14 11:30:42 +01003223 enum pipe pipe;
Damien Lespiau07144422013-10-15 18:55:40 +01003224
Daniel Vetterb3783602013-11-14 11:30:42 +01003225 for_each_pipe(pipe) {
3226 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Damien Lespiau07144422013-10-15 18:55:40 +01003227
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003228 pipe_crc->opened = false;
3229 spin_lock_init(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01003230 init_waitqueue_head(&pipe_crc->wq);
3231 }
3232}
3233
Ben Gamari27c202a2009-07-01 22:26:52 -04003234int i915_debugfs_init(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05003235{
Daniel Vetter34b96742013-07-04 20:49:44 +02003236 int ret, i;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003237
Ben Widawsky6d794d42011-04-25 11:25:56 -07003238 ret = i915_forcewake_create(minor->debugfs_root, minor);
3239 if (ret)
3240 return ret;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01003241
Damien Lespiau07144422013-10-15 18:55:40 +01003242 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
3243 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
3244 if (ret)
3245 return ret;
3246 }
3247
Daniel Vetter34b96742013-07-04 20:49:44 +02003248 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
3249 ret = i915_debugfs_create(minor->debugfs_root, minor,
3250 i915_debugfs_files[i].name,
3251 i915_debugfs_files[i].fops);
3252 if (ret)
3253 return ret;
3254 }
Mika Kuoppala40633212012-12-04 15:12:00 +02003255
Ben Gamari27c202a2009-07-01 22:26:52 -04003256 return drm_debugfs_create_files(i915_debugfs_list,
3257 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05003258 minor->debugfs_root, minor);
3259}
3260
Ben Gamari27c202a2009-07-01 22:26:52 -04003261void i915_debugfs_cleanup(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05003262{
Daniel Vetter34b96742013-07-04 20:49:44 +02003263 int i;
3264
Ben Gamari27c202a2009-07-01 22:26:52 -04003265 drm_debugfs_remove_files(i915_debugfs_list,
3266 I915_DEBUGFS_ENTRIES, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01003267
Ben Widawsky6d794d42011-04-25 11:25:56 -07003268 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
3269 1, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01003270
Daniel Vettere309a992013-10-16 22:55:51 +02003271 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
Damien Lespiau07144422013-10-15 18:55:40 +01003272 struct drm_info_list *info_list =
3273 (struct drm_info_list *)&i915_pipe_crc_data[i];
3274
3275 drm_debugfs_remove_files(info_list, 1, minor);
3276 }
3277
Daniel Vetter34b96742013-07-04 20:49:44 +02003278 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
3279 struct drm_info_list *info_list =
3280 (struct drm_info_list *) i915_debugfs_files[i].fops;
3281
3282 drm_debugfs_remove_files(info_list, 1, minor);
3283 }
Ben Gamari20172632009-02-17 20:08:50 -05003284}
3285
3286#endif /* CONFIG_DEBUG_FS */