blob: 4b77b79fbbc2d6b6baa027423506766051dfc113 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Jerome Glisse771fe6b2009-06-05 14:42:42 +020063#include <asm/atomic.h>
64#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
Jerome Glisse4c788672009-11-20 14:29:23 +010068#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
Thomas Hellstrom147666f2010-11-17 12:38:32 +000072#include <ttm/ttm_execbuf_util.h>
Jerome Glisse4c788672009-11-20 14:29:23 +010073
Dave Airliec2142712009-09-22 08:50:10 +100074#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020075#include "radeon_mode.h"
76#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020077
78/*
79 * Modules parameters.
80 */
81extern int radeon_no_wb;
82extern int radeon_modeset;
83extern int radeon_dynclks;
84extern int radeon_r4xx_atom;
85extern int radeon_agpmode;
86extern int radeon_vram_limit;
87extern int radeon_gart_size;
88extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020089extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020090extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100091extern int radeon_tv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020092extern int radeon_audio;
Alex Deucherf46c0122010-03-31 00:33:27 -040093extern int radeon_disp_priority;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -040094extern int radeon_hw_i2c;
Alex Deucherd42dd572011-01-12 20:05:11 -050095extern int radeon_pcie_gen2;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020096
97/*
98 * Copy from radeon_drv.h so we don't have to include both and have conflicting
99 * symbol;
100 */
101#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
Jerome Glisse225758d2010-03-09 14:45:10 +0000102#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
Jerome Glissee8217672010-02-15 21:36:13 +0100103/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200104#define RADEON_IB_POOL_SIZE 16
105#define RADEON_DEBUGFS_MAX_NUM_FILES 32
106#define RADEONFB_CONN_LIMIT 4
Yang Zhaof657c2a2009-09-15 12:21:01 +1000107#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200108
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200109/*
110 * Errata workarounds.
111 */
112enum radeon_pll_errata {
113 CHIP_ERRATA_R300_CG = 0x00000001,
114 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
115 CHIP_ERRATA_PLL_DELAY = 0x00000004
116};
117
118
119struct radeon_device;
120
121
122/*
123 * BIOS.
124 */
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000125#define ATRM_BIOS_PAGE 4096
126
Dave Airlie8edb3812010-03-01 21:50:01 +1100127#if defined(CONFIG_VGA_SWITCHEROO)
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000128bool radeon_atrm_supported(struct pci_dev *pdev);
129int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
Dave Airlie8edb3812010-03-01 21:50:01 +1100130#else
131static inline bool radeon_atrm_supported(struct pci_dev *pdev)
132{
133 return false;
134}
135
136static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
137 return -EINVAL;
138}
139#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200140bool radeon_get_bios(struct radeon_device *rdev);
141
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000142
143/*
144 * Dummy page
145 */
146struct radeon_dummy_page {
147 struct page *page;
148 dma_addr_t addr;
149};
150int radeon_dummy_page_init(struct radeon_device *rdev);
151void radeon_dummy_page_fini(struct radeon_device *rdev);
152
153
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200154/*
155 * Clocks
156 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200157struct radeon_clock {
158 struct radeon_pll p1pll;
159 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500160 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200161 struct radeon_pll spll;
162 struct radeon_pll mpll;
163 /* 10 Khz units */
164 uint32_t default_mclk;
165 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500166 uint32_t default_dispclk;
167 uint32_t dp_extclk;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200168};
169
Rafał Miłecki74338742009-11-03 00:53:02 +0100170/*
171 * Power management
172 */
173int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500174void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100175void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400176void radeon_pm_suspend(struct radeon_device *rdev);
177void radeon_pm_resume(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500178void radeon_combios_get_power_modes(struct radeon_device *rdev);
179void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Alex Deucher7ac9aa52010-05-27 19:25:54 -0400180void radeon_atom_set_voltage(struct radeon_device *rdev, u16 level);
Alex Deucherf8920342010-06-30 12:02:03 -0400181void rs690_pm_info(struct radeon_device *rdev);
Alex Deucher20d391d2011-02-01 16:12:34 -0500182extern int rv6xx_get_temp(struct radeon_device *rdev);
183extern int rv770_get_temp(struct radeon_device *rdev);
184extern int evergreen_get_temp(struct radeon_device *rdev);
185extern int sumo_get_temp(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000186
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200187/*
188 * Fences.
189 */
190struct radeon_fence_driver {
191 uint32_t scratch_reg;
192 atomic_t seq;
193 uint32_t last_seq;
Jerome Glisse225758d2010-03-09 14:45:10 +0000194 unsigned long last_jiffies;
195 unsigned long last_timeout;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200196 wait_queue_head_t queue;
197 rwlock_t lock;
198 struct list_head created;
199 struct list_head emited;
200 struct list_head signaled;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100201 bool initialized;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200202};
203
204struct radeon_fence {
205 struct radeon_device *rdev;
206 struct kref kref;
207 struct list_head list;
208 /* protected by radeon_fence.lock */
209 uint32_t seq;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200210 bool emited;
211 bool signaled;
212};
213
214int radeon_fence_driver_init(struct radeon_device *rdev);
215void radeon_fence_driver_fini(struct radeon_device *rdev);
216int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence);
217int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
218void radeon_fence_process(struct radeon_device *rdev);
219bool radeon_fence_signaled(struct radeon_fence *fence);
220int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
221int radeon_fence_wait_next(struct radeon_device *rdev);
222int radeon_fence_wait_last(struct radeon_device *rdev);
223struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
224void radeon_fence_unref(struct radeon_fence **fence);
225
Dave Airliee024e112009-06-24 09:48:08 +1000226/*
227 * Tiling registers
228 */
229struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100230 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000231};
232
233#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200234
235/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100236 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200237 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100238struct radeon_mman {
239 struct ttm_bo_global_ref bo_global_ref;
Dave Airlieba4420c2010-03-09 10:56:52 +1000240 struct drm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100241 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100242 bool mem_global_referenced;
243 bool initialized;
Jerome Glisse4c788672009-11-20 14:29:23 +0100244};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200245
Jerome Glisse4c788672009-11-20 14:29:23 +0100246struct radeon_bo {
247 /* Protected by gem.mutex */
248 struct list_head list;
249 /* Protected by tbo.reserved */
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100250 u32 placements[3];
251 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100252 struct ttm_buffer_object tbo;
253 struct ttm_bo_kmap_obj kmap;
254 unsigned pin_count;
255 void *kptr;
256 u32 tiling_flags;
257 u32 pitch;
258 int surface_reg;
259 /* Constant after initialization */
260 struct radeon_device *rdev;
Daniel Vetter441921d2011-02-18 17:59:16 +0100261 struct drm_gem_object gem_base;
Jerome Glisse4c788672009-11-20 14:29:23 +0100262};
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100263#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
Jerome Glisse4c788672009-11-20 14:29:23 +0100264
265struct radeon_bo_list {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000266 struct ttm_validate_buffer tv;
Jerome Glisse4c788672009-11-20 14:29:23 +0100267 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200268 uint64_t gpu_offset;
269 unsigned rdomain;
270 unsigned wdomain;
Jerome Glisse4c788672009-11-20 14:29:23 +0100271 u32 tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200272};
273
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200274/*
275 * GEM objects.
276 */
277struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100278 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200279 struct list_head objects;
280};
281
282int radeon_gem_init(struct radeon_device *rdev);
283void radeon_gem_fini(struct radeon_device *rdev);
284int radeon_gem_object_create(struct radeon_device *rdev, int size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100285 int alignment, int initial_domain,
286 bool discardable, bool kernel,
287 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200288int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
289 uint64_t *gpu_addr);
290void radeon_gem_object_unpin(struct drm_gem_object *obj);
291
Dave Airlieff72145b2011-02-07 12:16:14 +1000292int radeon_mode_dumb_create(struct drm_file *file_priv,
293 struct drm_device *dev,
294 struct drm_mode_create_dumb *args);
295int radeon_mode_dumb_mmap(struct drm_file *filp,
296 struct drm_device *dev,
297 uint32_t handle, uint64_t *offset_p);
298int radeon_mode_dumb_destroy(struct drm_file *file_priv,
299 struct drm_device *dev,
300 uint32_t handle);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200301
302/*
303 * GART structures, functions & helpers
304 */
305struct radeon_mc;
306
307struct radeon_gart_table_ram {
308 volatile uint32_t *ptr;
309};
310
311struct radeon_gart_table_vram {
Jerome Glisse4c788672009-11-20 14:29:23 +0100312 struct radeon_bo *robj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200313 volatile uint32_t *ptr;
314};
315
316union radeon_gart_table {
317 struct radeon_gart_table_ram ram;
318 struct radeon_gart_table_vram vram;
319};
320
Matt Turnera77f1712009-10-14 00:34:41 -0400321#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000322#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Matt Turnera77f1712009-10-14 00:34:41 -0400323
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200324struct radeon_gart {
325 dma_addr_t table_addr;
326 unsigned num_gpu_pages;
327 unsigned num_cpu_pages;
328 unsigned table_size;
329 union radeon_gart_table table;
330 struct page **pages;
331 dma_addr_t *pages_addr;
Konrad Rzeszutek Wilkc39d3512010-12-02 11:04:29 -0500332 bool *ttm_alloced;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200333 bool ready;
334};
335
336int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
337void radeon_gart_table_ram_free(struct radeon_device *rdev);
338int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
339void radeon_gart_table_vram_free(struct radeon_device *rdev);
340int radeon_gart_init(struct radeon_device *rdev);
341void radeon_gart_fini(struct radeon_device *rdev);
342void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
343 int pages);
344int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
Konrad Rzeszutek Wilkc39d3512010-12-02 11:04:29 -0500345 int pages, struct page **pagelist,
346 dma_addr_t *dma_addr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200347
348
349/*
350 * GPU MC structures, functions & helpers
351 */
352struct radeon_mc {
353 resource_size_t aper_size;
354 resource_size_t aper_base;
355 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000356 /* for some chips with <= 32MB we need to lie
357 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000358 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000359 u64 visible_vram_size;
Jerome Glissec919b372010-08-10 17:41:31 -0400360 u64 active_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000361 u64 gtt_size;
362 u64 gtt_start;
363 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000364 u64 vram_start;
365 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200366 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000367 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200368 int vram_mtrr;
369 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000370 bool igp_sideport_enabled;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400371 u64 gtt_base_align;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200372};
373
Alex Deucher06b64762010-01-05 11:27:29 -0500374bool radeon_combios_sideport_present(struct radeon_device *rdev);
375bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200376
377/*
378 * GPU scratch registers structures, functions & helpers
379 */
380struct radeon_scratch {
381 unsigned num_reg;
Alex Deucher724c80e2010-08-27 18:25:25 -0400382 uint32_t reg_base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200383 bool free[32];
384 uint32_t reg[32];
385};
386
387int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
388void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
389
390
391/*
392 * IRQS.
393 */
Alex Deucher6f34be52010-11-21 10:59:01 -0500394
395struct radeon_unpin_work {
396 struct work_struct work;
397 struct radeon_device *rdev;
398 int crtc_id;
399 struct radeon_fence *fence;
400 struct drm_pending_vblank_event *event;
401 struct radeon_bo *old_rbo;
402 u64 new_crtc_base;
403};
404
405struct r500_irq_stat_regs {
406 u32 disp_int;
407};
408
409struct r600_irq_stat_regs {
410 u32 disp_int;
411 u32 disp_int_cont;
412 u32 disp_int_cont2;
413 u32 d1grph_int;
414 u32 d2grph_int;
415};
416
417struct evergreen_irq_stat_regs {
418 u32 disp_int;
419 u32 disp_int_cont;
420 u32 disp_int_cont2;
421 u32 disp_int_cont3;
422 u32 disp_int_cont4;
423 u32 disp_int_cont5;
424 u32 d1grph_int;
425 u32 d2grph_int;
426 u32 d3grph_int;
427 u32 d4grph_int;
428 u32 d5grph_int;
429 u32 d6grph_int;
430};
431
432union radeon_irq_stat_regs {
433 struct r500_irq_stat_regs r500;
434 struct r600_irq_stat_regs r600;
435 struct evergreen_irq_stat_regs evergreen;
436};
437
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200438struct radeon_irq {
439 bool installed;
440 bool sw_int;
441 /* FIXME: use a define max crtc rather than hardcode it */
Alex Deucher45f9a392010-03-24 13:55:51 -0400442 bool crtc_vblank_int[6];
Alex Deucher6f34be52010-11-21 10:59:01 -0500443 bool pflip[6];
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +0100444 wait_queue_head_t vblank_queue;
Alex Deucherb500f682009-12-03 13:08:53 -0500445 /* FIXME: use defines for max hpd/dacs */
446 bool hpd[6];
Alex Deucher2031f772010-04-22 12:52:11 -0400447 bool gui_idle;
448 bool gui_idle_acked;
449 wait_queue_head_t idle_queue;
Christian Koenigf2594932010-04-10 03:13:16 +0200450 /* FIXME: use defines for max HDMI blocks */
451 bool hdmi[2];
Dave Airlie1614f8b2009-12-01 16:04:56 +1000452 spinlock_t sw_lock;
453 int sw_refcount;
Alex Deucher6f34be52010-11-21 10:59:01 -0500454 union radeon_irq_stat_regs stat_regs;
455 spinlock_t pflip_lock[6];
456 int pflip_refcount[6];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200457};
458
459int radeon_irq_kms_init(struct radeon_device *rdev);
460void radeon_irq_kms_fini(struct radeon_device *rdev);
Dave Airlie1614f8b2009-12-01 16:04:56 +1000461void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev);
462void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev);
Alex Deucher6f34be52010-11-21 10:59:01 -0500463void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
464void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200465
466/*
467 * CP & ring.
468 */
469struct radeon_ib {
470 struct list_head list;
Jerome Glissee8217672010-02-15 21:36:13 +0100471 unsigned idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200472 uint64_t gpu_addr;
473 struct radeon_fence *fence;
Jerome Glissee8217672010-02-15 21:36:13 +0100474 uint32_t *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200475 uint32_t length_dw;
Jerome Glissee8217672010-02-15 21:36:13 +0100476 bool free;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200477};
478
Dave Airlieecb114a2009-09-15 11:12:56 +1000479/*
480 * locking -
481 * mutex protects scheduled_ibs, ready, alloc_bm
482 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200483struct radeon_ib_pool {
484 struct mutex mutex;
Jerome Glisse4c788672009-11-20 14:29:23 +0100485 struct radeon_bo *robj;
Jerome Glisse9f93ed32010-01-28 18:22:31 +0100486 struct list_head bogus_ib;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200487 struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
488 bool ready;
Jerome Glissee8217672010-02-15 21:36:13 +0100489 unsigned head_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200490};
491
492struct radeon_cp {
Jerome Glisse4c788672009-11-20 14:29:23 +0100493 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200494 volatile uint32_t *ring;
495 unsigned rptr;
496 unsigned wptr;
497 unsigned wptr_old;
498 unsigned ring_size;
499 unsigned ring_free_dw;
500 int count_dw;
501 uint64_t gpu_addr;
502 uint32_t align_mask;
503 uint32_t ptr_mask;
504 struct mutex mutex;
505 bool ready;
506};
507
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500508/*
509 * R6xx+ IH ring
510 */
511struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100512 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500513 volatile uint32_t *ring;
514 unsigned rptr;
515 unsigned wptr;
516 unsigned wptr_old;
517 unsigned ring_size;
518 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500519 uint32_t ptr_mask;
520 spinlock_t lock;
521 bool enabled;
522};
523
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000524struct r600_blit {
Jerome Glisseff82f052010-01-22 15:19:00 +0100525 struct mutex mutex;
Jerome Glisse4c788672009-11-20 14:29:23 +0100526 struct radeon_bo *shader_obj;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000527 u64 shader_gpu_addr;
528 u32 vs_offset, ps_offset;
529 u32 state_offset;
530 u32 state_len;
531 u32 vb_used, vb_total;
532 struct radeon_ib *vb_ib;
533};
534
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200535int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
536void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
537int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
538int radeon_ib_pool_init(struct radeon_device *rdev);
539void radeon_ib_pool_fini(struct radeon_device *rdev);
540int radeon_ib_test(struct radeon_device *rdev);
Jerome Glisse9f93ed32010-01-28 18:22:31 +0100541extern void radeon_ib_bogus_add(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200542/* Ring access between begin & end cannot sleep */
543void radeon_ring_free_size(struct radeon_device *rdev);
Matthew Garrett91700f32010-04-30 15:24:17 -0400544int radeon_ring_alloc(struct radeon_device *rdev, unsigned ndw);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200545int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
Matthew Garrett91700f32010-04-30 15:24:17 -0400546void radeon_ring_commit(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200547void radeon_ring_unlock_commit(struct radeon_device *rdev);
548void radeon_ring_unlock_undo(struct radeon_device *rdev);
549int radeon_ring_test(struct radeon_device *rdev);
550int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
551void radeon_ring_fini(struct radeon_device *rdev);
552
553
554/*
555 * CS.
556 */
557struct radeon_cs_reloc {
558 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100559 struct radeon_bo *robj;
560 struct radeon_bo_list lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200561 uint32_t handle;
562 uint32_t flags;
563};
564
565struct radeon_cs_chunk {
566 uint32_t chunk_id;
567 uint32_t length_dw;
Dave Airlie513bcb42009-09-23 16:56:27 +1000568 int kpage_idx[2];
569 uint32_t *kpage[2];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200570 uint32_t *kdata;
Dave Airlie513bcb42009-09-23 16:56:27 +1000571 void __user *user_ptr;
572 int last_copied_page;
573 int last_page_index;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200574};
575
576struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100577 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200578 struct radeon_device *rdev;
579 struct drm_file *filp;
580 /* chunks */
581 unsigned nchunks;
582 struct radeon_cs_chunk *chunks;
583 uint64_t *chunks_array;
584 /* IB */
585 unsigned idx;
586 /* relocations */
587 unsigned nrelocs;
588 struct radeon_cs_reloc *relocs;
589 struct radeon_cs_reloc **relocs_ptr;
590 struct list_head validated;
591 /* indices of various chunks */
592 int chunk_ib_idx;
593 int chunk_relocs_idx;
594 struct radeon_ib *ib;
595 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000596 unsigned family;
Dave Airlie513bcb42009-09-23 16:56:27 +1000597 int parser_error;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200598};
599
Dave Airlie513bcb42009-09-23 16:56:27 +1000600extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
601extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
602
603
604static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
605{
606 struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
607 u32 pg_idx, pg_offset;
608 u32 idx_value = 0;
609 int new_page;
610
611 pg_idx = (idx * 4) / PAGE_SIZE;
612 pg_offset = (idx * 4) % PAGE_SIZE;
613
614 if (ibc->kpage_idx[0] == pg_idx)
615 return ibc->kpage[0][pg_offset/4];
616 if (ibc->kpage_idx[1] == pg_idx)
617 return ibc->kpage[1][pg_offset/4];
618
619 new_page = radeon_cs_update_pages(p, pg_idx);
620 if (new_page < 0) {
621 p->parser_error = new_page;
622 return 0;
623 }
624
625 idx_value = ibc->kpage[new_page][pg_offset/4];
626 return idx_value;
627}
628
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200629struct radeon_cs_packet {
630 unsigned idx;
631 unsigned type;
632 unsigned reg;
633 unsigned opcode;
634 int count;
635 unsigned one_reg_wr;
636};
637
638typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
639 struct radeon_cs_packet *pkt,
640 unsigned idx, unsigned reg);
641typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
642 struct radeon_cs_packet *pkt);
643
644
645/*
646 * AGP
647 */
648int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +1000649void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse10b06122010-05-21 18:48:54 +0200650void radeon_agp_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200651void radeon_agp_fini(struct radeon_device *rdev);
652
653
654/*
655 * Writeback
656 */
657struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +0100658 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200659 volatile uint32_t *wb;
660 uint64_t gpu_addr;
Alex Deucher724c80e2010-08-27 18:25:25 -0400661 bool enabled;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400662 bool use_event;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200663};
664
Alex Deucher724c80e2010-08-27 18:25:25 -0400665#define RADEON_WB_SCRATCH_OFFSET 0
666#define RADEON_WB_CP_RPTR_OFFSET 1024
667#define R600_WB_IH_WPTR_OFFSET 2048
Alex Deucherd0f8a852010-09-04 05:04:34 -0400668#define R600_WB_EVENT_OFFSET 3072
Alex Deucher724c80e2010-08-27 18:25:25 -0400669
Jerome Glissec93bb852009-07-13 21:04:08 +0200670/**
671 * struct radeon_pm - power management datas
672 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
673 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
674 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
675 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
676 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
677 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
678 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
679 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
680 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
681 * @sclk: GPU clock Mhz (core bandwith depends of this clock)
682 * @needed_bandwidth: current bandwidth needs
683 *
684 * It keeps track of various data needed to take powermanagement decision.
685 * Bandwith need is used to determine minimun clock of the GPU and memory.
686 * Equation between gpu/memory clock and available bandwidth is hw dependent
687 * (type of memory, bus size, efficiency, ...)
688 */
Alex Deucherce8f5372010-05-07 15:10:16 -0400689
690enum radeon_pm_method {
691 PM_METHOD_PROFILE,
692 PM_METHOD_DYNPM,
Rafał Miłeckic913e232009-12-22 23:02:16 +0100693};
Alex Deucherce8f5372010-05-07 15:10:16 -0400694
695enum radeon_dynpm_state {
696 DYNPM_STATE_DISABLED,
697 DYNPM_STATE_MINIMUM,
698 DYNPM_STATE_PAUSED,
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +0000699 DYNPM_STATE_ACTIVE,
700 DYNPM_STATE_SUSPENDED,
Alex Deucherce8f5372010-05-07 15:10:16 -0400701};
702enum radeon_dynpm_action {
703 DYNPM_ACTION_NONE,
704 DYNPM_ACTION_MINIMUM,
705 DYNPM_ACTION_DOWNCLOCK,
706 DYNPM_ACTION_UPCLOCK,
707 DYNPM_ACTION_DEFAULT
Rafał Miłeckic913e232009-12-22 23:02:16 +0100708};
Alex Deucher56278a82009-12-28 13:58:44 -0500709
710enum radeon_voltage_type {
711 VOLTAGE_NONE = 0,
712 VOLTAGE_GPIO,
713 VOLTAGE_VDDC,
714 VOLTAGE_SW
715};
716
Alex Deucher0ec0e742009-12-23 13:21:58 -0500717enum radeon_pm_state_type {
718 POWER_STATE_TYPE_DEFAULT,
719 POWER_STATE_TYPE_POWERSAVE,
720 POWER_STATE_TYPE_BATTERY,
721 POWER_STATE_TYPE_BALANCED,
722 POWER_STATE_TYPE_PERFORMANCE,
723};
724
Alex Deucherce8f5372010-05-07 15:10:16 -0400725enum radeon_pm_profile_type {
726 PM_PROFILE_DEFAULT,
727 PM_PROFILE_AUTO,
728 PM_PROFILE_LOW,
Alex Deucherc9e75b22010-06-02 17:56:01 -0400729 PM_PROFILE_MID,
Alex Deucherce8f5372010-05-07 15:10:16 -0400730 PM_PROFILE_HIGH,
731};
732
733#define PM_PROFILE_DEFAULT_IDX 0
734#define PM_PROFILE_LOW_SH_IDX 1
Alex Deucherc9e75b22010-06-02 17:56:01 -0400735#define PM_PROFILE_MID_SH_IDX 2
736#define PM_PROFILE_HIGH_SH_IDX 3
737#define PM_PROFILE_LOW_MH_IDX 4
738#define PM_PROFILE_MID_MH_IDX 5
739#define PM_PROFILE_HIGH_MH_IDX 6
740#define PM_PROFILE_MAX 7
Alex Deucherce8f5372010-05-07 15:10:16 -0400741
742struct radeon_pm_profile {
743 int dpms_off_ps_idx;
744 int dpms_on_ps_idx;
745 int dpms_off_cm_idx;
746 int dpms_on_cm_idx;
Alex Deucher516d0e42009-12-23 14:28:05 -0500747};
748
Alex Deucher21a81222010-07-02 12:58:16 -0400749enum radeon_int_thermal_type {
750 THERMAL_TYPE_NONE,
751 THERMAL_TYPE_RV6XX,
752 THERMAL_TYPE_RV770,
753 THERMAL_TYPE_EVERGREEN,
Alex Deuchere33df252010-11-22 17:56:32 -0500754 THERMAL_TYPE_SUMO,
Alex Deucher4fddba12011-01-06 21:19:22 -0500755 THERMAL_TYPE_NI,
Alex Deucher21a81222010-07-02 12:58:16 -0400756};
757
Alex Deucher56278a82009-12-28 13:58:44 -0500758struct radeon_voltage {
759 enum radeon_voltage_type type;
760 /* gpio voltage */
761 struct radeon_gpio_rec gpio;
762 u32 delay; /* delay in usec from voltage drop to sclk change */
763 bool active_high; /* voltage drop is active when bit is high */
764 /* VDDC voltage */
765 u8 vddc_id; /* index into vddc voltage table */
766 u8 vddci_id; /* index into vddci voltage table */
767 bool vddci_enabled;
768 /* r6xx+ sw */
769 u32 voltage;
770};
771
Alex Deucherd7311172010-05-03 01:13:14 -0400772/* clock mode flags */
773#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
774
Alex Deucher56278a82009-12-28 13:58:44 -0500775struct radeon_pm_clock_info {
776 /* memory clock */
777 u32 mclk;
778 /* engine clock */
779 u32 sclk;
780 /* voltage info */
781 struct radeon_voltage voltage;
Alex Deucherd7311172010-05-03 01:13:14 -0400782 /* standardized clock flags */
Alex Deucher56278a82009-12-28 13:58:44 -0500783 u32 flags;
784};
785
Alex Deuchera48b9b42010-04-22 14:03:55 -0400786/* state flags */
Alex Deucherd7311172010-05-03 01:13:14 -0400787#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400788
Alex Deucher56278a82009-12-28 13:58:44 -0500789struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -0500790 enum radeon_pm_state_type type;
Alex Deucher56278a82009-12-28 13:58:44 -0500791 /* XXX: use a define for num clock modes */
792 struct radeon_pm_clock_info clock_info[8];
793 /* number of valid clock modes in this power state */
794 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -0500795 struct radeon_pm_clock_info *default_clock_mode;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400796 /* standardized state flags */
797 u32 flags;
Alex Deucher79daedc2010-04-22 14:25:19 -0400798 u32 misc; /* vbios specific flags */
799 u32 misc2; /* vbios specific flags */
800 int pcie_lanes; /* pcie lanes */
Alex Deucher56278a82009-12-28 13:58:44 -0500801};
802
Rafał Miłecki27459322010-02-11 22:16:36 +0000803/*
804 * Some modes are overclocked by very low value, accept them
805 */
806#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
807
Jerome Glissec93bb852009-07-13 21:04:08 +0200808struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +0100809 struct mutex mutex;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400810 u32 active_crtcs;
811 int active_crtc_count;
Rafał Miłeckic913e232009-12-22 23:02:16 +0100812 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +0100813 bool vblank_sync;
Alex Deucher2031f772010-04-22 12:52:11 -0400814 bool gui_idle;
Jerome Glissec93bb852009-07-13 21:04:08 +0200815 fixed20_12 max_bandwidth;
816 fixed20_12 igp_sideport_mclk;
817 fixed20_12 igp_system_mclk;
818 fixed20_12 igp_ht_link_clk;
819 fixed20_12 igp_ht_link_width;
820 fixed20_12 k8_bandwidth;
821 fixed20_12 sideport_bandwidth;
822 fixed20_12 ht_bandwidth;
823 fixed20_12 core_bandwidth;
824 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -0400825 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +0200826 fixed20_12 needed_bandwidth;
Alex Deucher0975b162011-02-02 18:42:03 -0500827 struct radeon_power_state *power_state;
Alex Deucher56278a82009-12-28 13:58:44 -0500828 /* number of valid power states */
829 int num_power_states;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400830 int current_power_state_index;
831 int current_clock_mode_index;
832 int requested_power_state_index;
833 int requested_clock_mode_index;
834 int default_power_state_index;
835 u32 current_sclk;
836 u32 current_mclk;
Alex Deucher4d601732010-06-07 18:15:18 -0400837 u32 current_vddc;
Alex Deucher9ace9f72011-01-06 21:19:26 -0500838 u32 default_sclk;
839 u32 default_mclk;
840 u32 default_vddc;
Alex Deucher29fb52c2010-03-11 10:01:17 -0500841 struct radeon_i2c_chan *i2c_bus;
Alex Deucherce8f5372010-05-07 15:10:16 -0400842 /* selected pm method */
843 enum radeon_pm_method pm_method;
844 /* dynpm power management */
845 struct delayed_work dynpm_idle_work;
846 enum radeon_dynpm_state dynpm_state;
847 enum radeon_dynpm_action dynpm_planned_action;
848 unsigned long dynpm_action_timeout;
849 bool dynpm_can_upclock;
850 bool dynpm_can_downclock;
851 /* profile-based power management */
852 enum radeon_pm_profile_type profile;
853 int profile_index;
854 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
Alex Deucher21a81222010-07-02 12:58:16 -0400855 /* internal thermal controller on rv6xx+ */
856 enum radeon_int_thermal_type int_thermal_type;
857 struct device *int_hwmon_dev;
Jerome Glissec93bb852009-07-13 21:04:08 +0200858};
859
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200860
861/*
862 * Benchmarking
863 */
864void radeon_benchmark(struct radeon_device *rdev);
865
866
867/*
Michel Dänzerecc0b322009-07-21 11:23:57 +0200868 * Testing
869 */
870void radeon_test_moves(struct radeon_device *rdev);
871
872
873/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200874 * Debugfs
875 */
876int radeon_debugfs_add_files(struct radeon_device *rdev,
877 struct drm_info_list *files,
878 unsigned nfiles);
879int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200880
881
882/*
883 * ASIC specific functions.
884 */
885struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +0200886 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000887 void (*fini)(struct radeon_device *rdev);
888 int (*resume)(struct radeon_device *rdev);
889 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +1000890 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Jerome Glisse225758d2010-03-09 14:45:10 +0000891 bool (*gpu_is_lockup)(struct radeon_device *rdev);
Jerome Glissea2d07b72010-03-09 14:45:11 +0000892 int (*asic_reset)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200893 void (*gart_tlb_flush)(struct radeon_device *rdev);
894 int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
895 int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
896 void (*cp_fini)(struct radeon_device *rdev);
897 void (*cp_disable)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000898 void (*cp_commit)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200899 void (*ring_start)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000900 int (*ring_test)(struct radeon_device *rdev);
901 void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200902 int (*irq_set)(struct radeon_device *rdev);
903 int (*irq_process)(struct radeon_device *rdev);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200904 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200905 void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
906 int (*cs_parse)(struct radeon_cs_parser *p);
907 int (*copy_blit)(struct radeon_device *rdev,
908 uint64_t src_offset,
909 uint64_t dst_offset,
910 unsigned num_pages,
911 struct radeon_fence *fence);
912 int (*copy_dma)(struct radeon_device *rdev,
913 uint64_t src_offset,
914 uint64_t dst_offset,
915 unsigned num_pages,
916 struct radeon_fence *fence);
917 int (*copy)(struct radeon_device *rdev,
918 uint64_t src_offset,
919 uint64_t dst_offset,
920 unsigned num_pages,
921 struct radeon_fence *fence);
Rafał Miłecki74338742009-11-03 00:53:02 +0100922 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200923 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
Rafał Miłecki74338742009-11-03 00:53:02 +0100924 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200925 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
Alex Deucherc836a412009-12-23 10:07:50 -0500926 int (*get_pcie_lanes)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200927 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
928 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Dave Airliee024e112009-06-24 09:48:08 +1000929 int (*set_surface_reg)(struct radeon_device *rdev, int reg,
930 uint32_t tiling_flags, uint32_t pitch,
931 uint32_t offset, uint32_t obj_size);
Daniel Vetter9479c542010-03-11 21:19:16 +0000932 void (*clear_surface_reg)(struct radeon_device *rdev, int reg);
Jerome Glissec93bb852009-07-13 21:04:08 +0200933 void (*bandwidth_update)(struct radeon_device *rdev);
Alex Deucher429770b2009-12-04 15:26:55 -0500934 void (*hpd_init)(struct radeon_device *rdev);
935 void (*hpd_fini)(struct radeon_device *rdev);
936 bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
937 void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
Jerome Glisse062b3892010-02-04 20:36:39 +0100938 /* ioctl hw specific callback. Some hw might want to perform special
939 * operation on specific ioctl. For instance on wait idle some hw
940 * might want to perform and HDP flush through MMIO as it seems that
941 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
942 * through ring.
943 */
944 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
Alex Deucherdef9ba92010-04-22 12:39:58 -0400945 bool (*gui_idle)(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400946 /* power management */
Alex Deucher49e02b72010-04-23 17:57:27 -0400947 void (*pm_misc)(struct radeon_device *rdev);
948 void (*pm_prepare)(struct radeon_device *rdev);
949 void (*pm_finish)(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400950 void (*pm_init_profile)(struct radeon_device *rdev);
951 void (*pm_get_dynpm_state)(struct radeon_device *rdev);
Alex Deucher6f34be52010-11-21 10:59:01 -0500952 /* pageflipping */
953 void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
954 u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
955 void (*post_page_flip)(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200956};
957
Jerome Glisse21f9a432009-09-11 15:55:33 +0200958/*
959 * Asic structures
960 */
Jerome Glisse225758d2010-03-09 14:45:10 +0000961struct r100_gpu_lockup {
962 unsigned long last_jiffies;
963 u32 last_cp_rptr;
964};
965
Dave Airlie551ebd82009-09-01 15:25:57 +1000966struct r100_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +0000967 const unsigned *reg_safe_bm;
968 unsigned reg_safe_bm_size;
969 u32 hdp_cntl;
970 struct r100_gpu_lockup lockup;
Dave Airlie551ebd82009-09-01 15:25:57 +1000971};
972
Jerome Glisse21f9a432009-09-11 15:55:33 +0200973struct r300_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +0000974 const unsigned *reg_safe_bm;
975 unsigned reg_safe_bm_size;
976 u32 resync_scratch;
977 u32 hdp_cntl;
978 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +0200979};
980
981struct r600_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +0000982 unsigned max_pipes;
983 unsigned max_tile_pipes;
984 unsigned max_simds;
985 unsigned max_backends;
986 unsigned max_gprs;
987 unsigned max_threads;
988 unsigned max_stack_entries;
989 unsigned max_hw_contexts;
990 unsigned max_gs_threads;
991 unsigned sx_max_export_size;
992 unsigned sx_max_export_pos_size;
993 unsigned sx_max_export_smx_size;
994 unsigned sq_num_cf_insts;
995 unsigned tiling_nbanks;
996 unsigned tiling_npipes;
997 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -0400998 unsigned tile_config;
Jerome Glisse225758d2010-03-09 14:45:10 +0000999 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001000};
1001
1002struct rv770_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001003 unsigned max_pipes;
1004 unsigned max_tile_pipes;
1005 unsigned max_simds;
1006 unsigned max_backends;
1007 unsigned max_gprs;
1008 unsigned max_threads;
1009 unsigned max_stack_entries;
1010 unsigned max_hw_contexts;
1011 unsigned max_gs_threads;
1012 unsigned sx_max_export_size;
1013 unsigned sx_max_export_pos_size;
1014 unsigned sx_max_export_smx_size;
1015 unsigned sq_num_cf_insts;
1016 unsigned sx_num_of_sets;
1017 unsigned sc_prim_fifo_size;
1018 unsigned sc_hiz_tile_fifo_size;
1019 unsigned sc_earlyz_tile_fifo_fize;
1020 unsigned tiling_nbanks;
1021 unsigned tiling_npipes;
1022 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001023 unsigned tile_config;
Jerome Glisse225758d2010-03-09 14:45:10 +00001024 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001025};
1026
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001027struct evergreen_asic {
1028 unsigned num_ses;
1029 unsigned max_pipes;
1030 unsigned max_tile_pipes;
1031 unsigned max_simds;
1032 unsigned max_backends;
1033 unsigned max_gprs;
1034 unsigned max_threads;
1035 unsigned max_stack_entries;
1036 unsigned max_hw_contexts;
1037 unsigned max_gs_threads;
1038 unsigned sx_max_export_size;
1039 unsigned sx_max_export_pos_size;
1040 unsigned sx_max_export_smx_size;
1041 unsigned sq_num_cf_insts;
1042 unsigned sx_num_of_sets;
1043 unsigned sc_prim_fifo_size;
1044 unsigned sc_hiz_tile_fifo_size;
1045 unsigned sc_earlyz_tile_fifo_size;
1046 unsigned tiling_nbanks;
1047 unsigned tiling_npipes;
1048 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001049 unsigned tile_config;
Alex Deucher17db7042010-12-21 16:05:39 -05001050 struct r100_gpu_lockup lockup;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001051};
1052
Alex Deucherfecf1d02011-03-02 20:07:29 -05001053struct cayman_asic {
1054 unsigned max_shader_engines;
1055 unsigned max_pipes_per_simd;
1056 unsigned max_tile_pipes;
1057 unsigned max_simds_per_se;
1058 unsigned max_backends_per_se;
1059 unsigned max_texture_channel_caches;
1060 unsigned max_gprs;
1061 unsigned max_threads;
1062 unsigned max_gs_threads;
1063 unsigned max_stack_entries;
1064 unsigned sx_num_of_sets;
1065 unsigned sx_max_export_size;
1066 unsigned sx_max_export_pos_size;
1067 unsigned sx_max_export_smx_size;
1068 unsigned max_hw_contexts;
1069 unsigned sq_num_cf_insts;
1070 unsigned sc_prim_fifo_size;
1071 unsigned sc_hiz_tile_fifo_size;
1072 unsigned sc_earlyz_tile_fifo_size;
1073
1074 unsigned num_shader_engines;
1075 unsigned num_shader_pipes_per_simd;
1076 unsigned num_tile_pipes;
1077 unsigned num_simds_per_se;
1078 unsigned num_backends_per_se;
1079 unsigned backend_disable_mask_per_asic;
1080 unsigned backend_map;
1081 unsigned num_texture_channel_caches;
1082 unsigned mem_max_burst_length_bytes;
1083 unsigned mem_row_size_in_kb;
1084 unsigned shader_engine_tile_size;
1085 unsigned num_gpus;
1086 unsigned multi_gpu_tile_size;
1087
1088 unsigned tile_config;
1089 struct r100_gpu_lockup lockup;
1090};
1091
Jerome Glisse068a1172009-06-17 13:28:30 +02001092union radeon_asic_config {
1093 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +10001094 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001095 struct r600_asic r600;
1096 struct rv770_asic rv770;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001097 struct evergreen_asic evergreen;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001098 struct cayman_asic cayman;
Jerome Glisse068a1172009-06-17 13:28:30 +02001099};
1100
Daniel Vetter0a10c852010-03-11 21:19:14 +00001101/*
1102 * asic initizalization from radeon_asic.c
1103 */
1104void radeon_agp_disable(struct radeon_device *rdev);
1105int radeon_asic_init(struct radeon_device *rdev);
1106
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001107
1108/*
1109 * IOCTL.
1110 */
1111int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
1112 struct drm_file *filp);
1113int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
1114 struct drm_file *filp);
1115int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
1116 struct drm_file *file_priv);
1117int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
1118 struct drm_file *file_priv);
1119int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1120 struct drm_file *file_priv);
1121int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
1122 struct drm_file *file_priv);
1123int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1124 struct drm_file *filp);
1125int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
1126 struct drm_file *filp);
1127int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
1128 struct drm_file *filp);
1129int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1130 struct drm_file *filp);
1131int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +10001132int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
1133 struct drm_file *filp);
1134int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
1135 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001136
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001137/* VRAM scratch page for HDP bug */
1138struct r700_vram_scratch {
1139 struct radeon_bo *robj;
1140 volatile uint32_t *ptr;
1141};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001142
1143/*
1144 * Core structure, functions and helpers.
1145 */
1146typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
1147typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
1148
1149struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001150 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001151 struct drm_device *ddev;
1152 struct pci_dev *pdev;
1153 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +02001154 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001155 enum radeon_family family;
1156 unsigned long flags;
1157 int usec_timeout;
1158 enum radeon_pll_errata pll_errata;
1159 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -04001160 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001161 int disp_priority;
1162 /* BIOS */
1163 uint8_t *bios;
1164 bool is_atom_bios;
1165 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +01001166 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001167 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +10001168 resource_size_t rmmio_base;
1169 resource_size_t rmmio_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001170 void *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001171 radeon_rreg_t mc_rreg;
1172 radeon_wreg_t mc_wreg;
1173 radeon_rreg_t pll_rreg;
1174 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +10001175 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001176 radeon_rreg_t pciep_rreg;
1177 radeon_wreg_t pciep_wreg;
Alex Deucher351a52a2010-06-30 11:52:50 -04001178 /* io port */
1179 void __iomem *rio_mem;
1180 resource_size_t rio_mem_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001181 struct radeon_clock clock;
1182 struct radeon_mc mc;
1183 struct radeon_gart gart;
1184 struct radeon_mode_info mode_info;
1185 struct radeon_scratch scratch;
1186 struct radeon_mman mman;
1187 struct radeon_fence_driver fence_drv;
1188 struct radeon_cp cp;
1189 struct radeon_ib_pool ib_pool;
1190 struct radeon_irq irq;
1191 struct radeon_asic *asic;
1192 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +02001193 struct radeon_pm pm;
Yang Zhaof657c2a2009-09-15 12:21:01 +10001194 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001195 struct mutex cs_mutex;
1196 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001197 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001198 bool gpu_lockup;
1199 bool shutdown;
1200 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +10001201 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +02001202 bool accel_working;
Dave Airliee024e112009-06-24 09:48:08 +10001203 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001204 const struct firmware *me_fw; /* all family ME firmware */
1205 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001206 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Alex Deucher0af62b02011-01-06 21:19:31 -05001207 const struct firmware *mc_fw; /* NI MC firmware */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001208 struct r600_blit r600_blit;
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001209 struct r700_vram_scratch vram_scratch;
Alex Deucher3e5cb982009-10-16 12:21:24 -04001210 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001211 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucherd4877cf2009-12-04 16:56:37 -05001212 struct work_struct hotplug_work;
Alex Deucher18917b62010-02-01 16:02:25 -05001213 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -05001214 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Matthew Garrett5876dd22010-04-26 15:52:20 -04001215 struct mutex vram_mutex;
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001216
1217 /* audio stuff */
Rafał Miłecki7eea7e92010-06-19 12:24:56 +02001218 bool audio_enabled;
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001219 struct timer_list audio_timer;
1220 int audio_channels;
1221 int audio_rate;
1222 int audio_bits_per_sample;
1223 uint8_t audio_status_bits;
1224 uint8_t audio_category_code;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001225
Alex Deucherce8f5372010-05-07 15:10:16 -04001226 struct notifier_block acpi_nb;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001227 /* only one userspace can use Hyperz features or CMASK at a time */
Dave Airlieab9e1f52010-07-13 11:11:11 +10001228 struct drm_file *hyperz_filp;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001229 struct drm_file *cmask_filp;
Alex Deucherf376b942010-08-05 21:21:16 -04001230 /* i2c buses */
1231 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001232};
1233
1234int radeon_device_init(struct radeon_device *rdev,
1235 struct drm_device *ddev,
1236 struct pci_dev *pdev,
1237 uint32_t flags);
1238void radeon_device_fini(struct radeon_device *rdev);
1239int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
1240
Dave Airliede1b2892009-08-12 18:43:14 +10001241static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
1242{
Alex Deucher07bec2d2010-01-13 19:09:12 -05001243 if (reg < rdev->rmmio_size)
Dave Airliede1b2892009-08-12 18:43:14 +10001244 return readl(((void __iomem *)rdev->rmmio) + reg);
1245 else {
1246 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
1247 return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
1248 }
1249}
1250
1251static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1252{
Alex Deucher07bec2d2010-01-13 19:09:12 -05001253 if (reg < rdev->rmmio_size)
Dave Airliede1b2892009-08-12 18:43:14 +10001254 writel(v, ((void __iomem *)rdev->rmmio) + reg);
1255 else {
1256 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
1257 writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
1258 }
1259}
1260
Alex Deucher351a52a2010-06-30 11:52:50 -04001261static inline u32 r100_io_rreg(struct radeon_device *rdev, u32 reg)
1262{
1263 if (reg < rdev->rio_mem_size)
1264 return ioread32(rdev->rio_mem + reg);
1265 else {
1266 iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
1267 return ioread32(rdev->rio_mem + RADEON_MM_DATA);
1268 }
1269}
1270
1271static inline void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v)
1272{
1273 if (reg < rdev->rio_mem_size)
1274 iowrite32(v, rdev->rio_mem + reg);
1275 else {
1276 iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
1277 iowrite32(v, rdev->rio_mem + RADEON_MM_DATA);
1278 }
1279}
1280
Jerome Glisse4c788672009-11-20 14:29:23 +01001281/*
1282 * Cast helper
1283 */
1284#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001285
1286/*
1287 * Registers read & write functions.
1288 */
1289#define RREG8(reg) readb(((void __iomem *)rdev->rmmio) + (reg))
1290#define WREG8(reg, v) writeb(v, ((void __iomem *)rdev->rmmio) + (reg))
Alex Deucher9e46a482011-01-06 18:49:35 -05001291#define RREG16(reg) readw(((void __iomem *)rdev->rmmio) + (reg))
1292#define WREG16(reg, v) writew(v, ((void __iomem *)rdev->rmmio) + (reg))
Dave Airliede1b2892009-08-12 18:43:14 +10001293#define RREG32(reg) r100_mm_rreg(rdev, (reg))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001294#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
Dave Airliede1b2892009-08-12 18:43:14 +10001295#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001296#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1297#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1298#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1299#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1300#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1301#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10001302#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1303#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Rafał Miłeckiaa5120d2010-02-18 20:24:28 +00001304#define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
1305#define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001306#define WREG32_P(reg, val, mask) \
1307 do { \
1308 uint32_t tmp_ = RREG32(reg); \
1309 tmp_ &= (mask); \
1310 tmp_ |= ((val) & ~(mask)); \
1311 WREG32(reg, tmp_); \
1312 } while (0)
1313#define WREG32_PLL_P(reg, val, mask) \
1314 do { \
1315 uint32_t tmp_ = RREG32_PLL(reg); \
1316 tmp_ &= (mask); \
1317 tmp_ |= ((val) & ~(mask)); \
1318 WREG32_PLL(reg, tmp_); \
1319 } while (0)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001320#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
Alex Deucher351a52a2010-06-30 11:52:50 -04001321#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
1322#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001323
Dave Airliede1b2892009-08-12 18:43:14 +10001324/*
1325 * Indirect registers accessor
1326 */
1327static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1328{
1329 uint32_t r;
1330
1331 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1332 r = RREG32(RADEON_PCIE_DATA);
1333 return r;
1334}
1335
1336static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1337{
1338 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1339 WREG32(RADEON_PCIE_DATA, (v));
1340}
1341
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001342void r100_pll_errata_after_index(struct radeon_device *rdev);
1343
1344
1345/*
1346 * ASICs helpers.
1347 */
Dave Airlieb995e432009-07-14 02:02:32 +10001348#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1349 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001350#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1351 (rdev->family == CHIP_RV200) || \
1352 (rdev->family == CHIP_RS100) || \
1353 (rdev->family == CHIP_RS200) || \
1354 (rdev->family == CHIP_RV250) || \
1355 (rdev->family == CHIP_RV280) || \
1356 (rdev->family == CHIP_RS300))
1357#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1358 (rdev->family == CHIP_RV350) || \
1359 (rdev->family == CHIP_R350) || \
1360 (rdev->family == CHIP_RV380) || \
1361 (rdev->family == CHIP_R420) || \
1362 (rdev->family == CHIP_R423) || \
1363 (rdev->family == CHIP_RV410) || \
1364 (rdev->family == CHIP_RS400) || \
1365 (rdev->family == CHIP_RS480))
Alex Deucher3313e3d2011-01-06 18:49:34 -05001366#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
1367 (rdev->ddev->pdev->device == 0x9443) || \
1368 (rdev->ddev->pdev->device == 0x944B) || \
1369 (rdev->ddev->pdev->device == 0x9506) || \
1370 (rdev->ddev->pdev->device == 0x9509) || \
1371 (rdev->ddev->pdev->device == 0x950F) || \
1372 (rdev->ddev->pdev->device == 0x689C) || \
1373 (rdev->ddev->pdev->device == 0x689D))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001374#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
Alex Deucher99999aa2010-11-16 12:09:41 -05001375#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
1376 (rdev->family == CHIP_RS690) || \
1377 (rdev->family == CHIP_RS740) || \
1378 (rdev->family >= CHIP_R600))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001379#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1380#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001381#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Alex Deucher633b9162011-01-06 21:19:11 -05001382#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
1383 (rdev->flags & RADEON_IS_IGP))
Alex Deucher1fe18302011-01-06 21:19:12 -05001384#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001385
1386/*
1387 * BIOS helpers.
1388 */
1389#define RBIOS8(i) (rdev->bios[i])
1390#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1391#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1392
1393int radeon_combios_init(struct radeon_device *rdev);
1394void radeon_combios_fini(struct radeon_device *rdev);
1395int radeon_atombios_init(struct radeon_device *rdev);
1396void radeon_atombios_fini(struct radeon_device *rdev);
1397
1398
1399/*
1400 * RING helpers.
1401 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001402static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
1403{
1404#if DRM_DEBUG_CODE
1405 if (rdev->cp.count_dw <= 0) {
1406 DRM_ERROR("radeon: writting more dword to ring than expected !\n");
1407 }
1408#endif
1409 rdev->cp.ring[rdev->cp.wptr++] = v;
1410 rdev->cp.wptr &= rdev->cp.ptr_mask;
1411 rdev->cp.count_dw--;
1412 rdev->cp.ring_free_dw--;
1413}
1414
1415
1416/*
1417 * ASICs macro.
1418 */
Jerome Glisse068a1172009-06-17 13:28:30 +02001419#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001420#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1421#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1422#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001423#define radeon_cs_parse(p) rdev->asic->cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10001424#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Jerome Glisse225758d2010-03-09 14:45:10 +00001425#define radeon_gpu_is_lockup(rdev) (rdev)->asic->gpu_is_lockup((rdev))
Jerome Glissea2d07b72010-03-09 14:45:11 +00001426#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001427#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
1428#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001429#define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001430#define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001431#define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
1432#define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001433#define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
1434#define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
Michel Dänzer7ed220d2009-08-13 11:10:51 +02001435#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001436#define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
1437#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
1438#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
1439#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
Rafał Miłecki74338742009-11-03 00:53:02 +01001440#define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001441#define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
Rafał Miłecki74338742009-11-03 00:53:02 +01001442#define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
Rafał Miłecki93e7de72009-11-04 23:34:10 +01001443#define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
Alex Deucherc836a412009-12-23 10:07:50 -05001444#define radeon_get_pcie_lanes(rdev) (rdev)->asic->get_pcie_lanes((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001445#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
1446#define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
Dave Airliee024e112009-06-24 09:48:08 +10001447#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
1448#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
Jerome Glissec93bb852009-07-13 21:04:08 +02001449#define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
Alex Deucher429770b2009-12-04 15:26:55 -05001450#define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
1451#define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
1452#define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
1453#define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
Alex Deucherdef9ba92010-04-22 12:39:58 -04001454#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
Alex Deuchera4248162010-04-24 14:50:23 -04001455#define radeon_pm_misc(rdev) (rdev)->asic->pm_misc((rdev))
1456#define radeon_pm_prepare(rdev) (rdev)->asic->pm_prepare((rdev))
1457#define radeon_pm_finish(rdev) (rdev)->asic->pm_finish((rdev))
Alex Deucherce8f5372010-05-07 15:10:16 -04001458#define radeon_pm_init_profile(rdev) (rdev)->asic->pm_init_profile((rdev))
1459#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm_get_dynpm_state((rdev))
Alex Deucher6f34be52010-11-21 10:59:01 -05001460#define radeon_pre_page_flip(rdev, crtc) rdev->asic->pre_page_flip((rdev), (crtc))
1461#define radeon_page_flip(rdev, crtc, base) rdev->asic->page_flip((rdev), (crtc), (base))
1462#define radeon_post_page_flip(rdev, crtc) rdev->asic->post_page_flip((rdev), (crtc))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001463
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001464/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001465/* AGP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001466extern int radeon_gpu_reset(struct radeon_device *rdev);
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001467extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001468extern int radeon_gart_table_vram_pin(struct radeon_device *rdev);
Dave Airlie82568562010-02-05 16:00:07 +10001469extern void radeon_gart_restore(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001470extern int radeon_modeset_init(struct radeon_device *rdev);
1471extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001472extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04001473extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Alex Deucherf46c0122010-03-31 00:33:27 -04001474extern void radeon_update_display_priority(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10001475extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001476extern void radeon_scratch_init(struct radeon_device *rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04001477extern void radeon_wb_fini(struct radeon_device *rdev);
1478extern int radeon_wb_init(struct radeon_device *rdev);
1479extern void radeon_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001480extern void radeon_surface_init(struct radeon_device *rdev);
1481extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001482extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001483extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01001484extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01001485extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Jerome Glissed594e462010-02-17 21:54:29 +00001486extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
1487extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001488extern int radeon_resume_kms(struct drm_device *dev);
1489extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001490
Daniel Vetter3574dda2011-02-18 17:59:19 +01001491/*
1492 * r600 functions used by radeon_encoder.c
1493 */
Rafał Miłecki2cd6218c2010-03-08 22:14:01 +00001494extern void r600_hdmi_enable(struct drm_encoder *encoder);
1495extern void r600_hdmi_disable(struct drm_encoder *encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001496extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
Alex Deucherfe251e22010-03-24 13:36:43 -04001497
Alex Deucher0af62b02011-01-06 21:19:31 -05001498extern int ni_init_microcode(struct radeon_device *rdev);
1499extern int btc_mc_load_microcode(struct radeon_device *rdev);
1500
Alberto Miloned7a29522010-07-06 11:40:24 -04001501/* radeon_acpi.c */
1502#if defined(CONFIG_ACPI)
1503extern int radeon_acpi_init(struct radeon_device *rdev);
1504#else
1505static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
1506#endif
1507
Jerome Glisse4c788672009-11-20 14:29:23 +01001508#include "radeon_object.h"
1509
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001510#endif