blob: ce470b51e326d411e367d21dc2ead8375897170f [file] [log] [blame]
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001/*
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002 * Copyright (C) 2009 Nokia Corporation
3 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
4 *
5 * Some code and ideas taken from drivers/video/omap/ driver
6 * by Imre Deak.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License version 2 as published by
10 * the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program. If not, see <http://www.gnu.org/licenses/>.
19 */
20
21#define DSS_SUBSYS_NAME "DISPC"
22
23#include <linux/kernel.h>
24#include <linux/dma-mapping.h>
25#include <linux/vmalloc.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040026#include <linux/export.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020027#include <linux/clk.h>
28#include <linux/io.h>
29#include <linux/jiffies.h>
30#include <linux/seq_file.h>
31#include <linux/delay.h>
32#include <linux/workqueue.h>
Tomi Valkeinenab83b142010-06-09 15:31:01 +030033#include <linux/hardirq.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030034#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030035#include <linux/pm_runtime.h>
Tomi Valkeinen33366d02012-09-28 13:54:35 +030036#include <linux/sizes.h>
Tomi Valkeinen0006fd62014-09-05 19:15:03 +000037#include <linux/mfd/syscon.h>
38#include <linux/regmap.h>
39#include <linux/of.h>
Laurent Pinchart7a143a42017-08-05 01:43:55 +030040#include <linux/of_device.h>
Tomi Valkeinen736e60d2015-06-04 15:22:23 +030041#include <linux/component.h>
Laurent Pinchart7a143a42017-08-05 01:43:55 +030042#include <linux/sys_soc.h>
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +030043#include <drm/drm_fourcc.h>
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +030044#include <drm/drm_blend.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020045
Peter Ujfalusi32043da2016-05-27 14:40:49 +030046#include "omapdss.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020047#include "dss.h"
Archit Taneja9b372c22011-05-06 11:45:49 +053048#include "dispc.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020049
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +020050struct dispc_device;
51
Tomi Valkeinen80c39712009-11-12 11:41:42 +020052/* DISPC */
Sumit Semwal8613b002010-12-02 11:27:09 +000053#define DISPC_SZ_REGS SZ_4K
Tomi Valkeinen80c39712009-11-12 11:41:42 +020054
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +030055enum omap_burst_size {
56 BURST_SIZE_X2 = 0,
57 BURST_SIZE_X4 = 1,
58 BURST_SIZE_X8 = 2,
59};
60
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +020061#define REG_GET(dispc, idx, start, end) \
62 FLD_GET(dispc_read_reg(dispc, idx), start, end)
Tomi Valkeinen80c39712009-11-12 11:41:42 +020063
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +020064#define REG_FLD_MOD(dispc, idx, val, start, end) \
65 dispc_write_reg(dispc, idx, \
66 FLD_MOD(dispc_read_reg(dispc, idx), val, start, end))
Tomi Valkeinen80c39712009-11-12 11:41:42 +020067
Laurent Pinchart1ac0c892017-08-05 01:44:14 +030068/* DISPC has feature id */
69enum dispc_feature_id {
70 FEAT_LCDENABLEPOL,
71 FEAT_LCDENABLESIGNAL,
72 FEAT_PCKFREEENABLE,
73 FEAT_FUNCGATED,
74 FEAT_MGR_LCD2,
75 FEAT_MGR_LCD3,
76 FEAT_LINEBUFFERSPLIT,
77 FEAT_ROWREPEATENABLE,
78 FEAT_RESIZECONF,
79 /* Independent core clk divider */
80 FEAT_CORE_CLK_DIV,
81 FEAT_HANDLE_UV_SEPARATE,
82 FEAT_ATTR2,
83 FEAT_CPR,
84 FEAT_PRELOAD,
85 FEAT_FIR_COEF_V,
86 FEAT_ALPHA_FIXED_ZORDER,
87 FEAT_ALPHA_FREE_ZORDER,
88 FEAT_FIFO_MERGE,
89 /* An unknown HW bug causing the normal FIFO thresholds not to work */
90 FEAT_OMAP3_DSI_FIFO_BUG,
91 FEAT_BURST_2D,
92 FEAT_MFLAG,
93};
94
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053095struct dispc_features {
96 u8 sw_start;
97 u8 fp_start;
98 u8 bp_start;
99 u16 sw_max;
100 u16 vp_max;
101 u16 hp_max;
Archit Taneja33b89922012-11-14 13:50:15 +0530102 u8 mgr_width_start;
103 u8 mgr_height_start;
104 u16 mgr_width_max;
105 u16 mgr_height_max;
Archit Tanejaca5ca692013-03-26 19:15:22 +0530106 unsigned long max_lcd_pclk;
107 unsigned long max_tv_pclk;
Laurent Pinchartc4ff6ea2017-08-05 01:44:16 +0300108 unsigned int max_downscale;
109 unsigned int max_line_width;
110 unsigned int min_pcd;
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200111 int (*calc_scaling)(struct dispc_device *dispc,
112 unsigned long pclk, unsigned long lclk,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300113 const struct videomode *vm,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530114 u16 width, u16 height, u16 out_width, u16 out_height,
Tomi Valkeinen41aff422017-05-04 11:31:56 +0300115 u32 fourcc, bool *five_taps,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530116 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +0530117 u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
Tomi Valkeinen8702ee52012-10-19 15:36:11 +0300118 unsigned long (*calc_core_clk) (unsigned long pclk,
Archit Taneja8ba85302012-09-26 17:00:37 +0530119 u16 width, u16 height, u16 out_width, u16 out_height,
120 bool mem_to_mem);
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300121 u8 num_fifos;
Laurent Pinchart1ac0c892017-08-05 01:44:14 +0300122 const enum dispc_feature_id *features;
123 unsigned int num_features;
Laurent Pinchart38dc0702017-08-05 01:44:08 +0300124 const struct dss_reg_field *reg_fields;
125 const unsigned int num_reg_fields;
Laurent Pinchartfcd41882017-08-05 01:44:05 +0300126 const enum omap_overlay_caps *overlay_caps;
Laurent Pinchart94f96ad2017-08-05 01:44:04 +0300127 const u32 **supported_color_modes;
Laurent Pinchartacf591c2017-08-05 01:44:06 +0300128 unsigned int num_mgrs;
129 unsigned int num_ovls;
Laurent Pinchart28550472017-08-05 01:44:03 +0300130 unsigned int buffer_size_unit;
131 unsigned int burst_size_unit;
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +0300132
133 /* swap GFX & WB fifos */
134 bool gfx_fifo_workaround:1;
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200135
136 /* no DISPC_IRQ_FRAMEDONETV on this SoC */
137 bool no_framedone_tv:1;
Archit Tanejad0df9a22013-03-26 19:15:25 +0530138
139 /* revert to the OMAP4 mechanism of DISPC Smart Standby operation */
140 bool mstandby_workaround:1;
Archit Taneja8bc65552013-12-17 16:40:21 +0530141
142 bool set_max_preload:1;
Tomi Valkeinenf2aee312015-04-10 12:48:34 +0300143
144 /* PIXEL_INC is not added to the last pixel of a line */
145 bool last_pixel_inc_missing:1;
Tomi Valkeinene5f80912015-10-21 13:08:59 +0300146
147 /* POL_FREQ has ALIGN bit */
148 bool supports_sync_align:1;
Tomi Valkeinen20efbc32015-11-04 17:10:44 +0200149
150 bool has_writeback:1;
Tomi Valkeinen3a38ed532016-01-13 18:41:31 +0200151
152 bool supports_double_pixel:1;
Tomi Valkeinenb7536d62016-01-13 18:41:36 +0200153
154 /*
155 * Field order for VENC is different than HDMI. We should handle this in
156 * some intelligent manner, but as the SoCs have either HDMI or VENC,
157 * never both, we can just use this flag for now.
158 */
159 bool reverse_ilace_field_order:1;
Jyri Sarhaacc3a232016-06-07 15:09:15 +0300160
161 bool has_gamma_table:1;
Jyri Sarhafbff0102016-06-07 15:09:16 +0300162
163 bool has_gamma_i734_bug:1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530164};
165
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300166#define DISPC_MAX_NR_FIFOS 5
Jyri Sarhaacc3a232016-06-07 15:09:15 +0300167#define DISPC_MAX_CHANNEL_GAMMA 4
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300168
Laurent Pinchart50638ae2018-02-13 14:00:42 +0200169struct dispc_device {
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +0000170 struct platform_device *pdev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200171 void __iomem *base;
Laurent Pinchart3cc62aa2018-02-13 14:00:25 +0200172 struct dss_device *dss;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300173
Laurent Pinchartf33656e2018-02-13 14:00:29 +0200174 struct dss_debugfs_entry *debugfs;
175
archit tanejaaffe3602011-02-23 08:41:03 +0000176 int irq;
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300177 irq_handler_t user_handler;
178 void *user_data;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200179
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +0200180 unsigned long core_clk_rate;
Tomi Valkeinen5391e872013-05-16 10:44:13 +0300181 unsigned long tv_pclk_rate;
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +0200182
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300183 u32 fifo_size[DISPC_MAX_NR_FIFOS];
184 /* maps which plane is using a fifo. fifo-id -> plane-id */
185 int fifo_assignment[DISPC_MAX_NR_FIFOS];
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200186
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300187 bool ctx_valid;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200188 u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200189
Jyri Sarhaacc3a232016-06-07 15:09:15 +0300190 u32 *gamma_table[DISPC_MAX_CHANNEL_GAMMA];
191
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530192 const struct dispc_features *feat;
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300193
194 bool is_enabled;
Tomi Valkeinen0006fd62014-09-05 19:15:03 +0000195
196 struct regmap *syscon_pol;
197 u32 syscon_pol_offset;
Tomi Valkeinend49cd152014-11-10 12:23:00 +0200198
199 /* DISPC_CONTROL & DISPC_CONFIG lock*/
200 spinlock_t control_lock;
Laurent Pinchart50638ae2018-02-13 14:00:42 +0200201};
202
Amber Jain0d66cbb2011-05-19 19:47:54 +0530203enum omap_color_component {
204 /* used for all color formats for OMAP3 and earlier
205 * and for RGB and Y color component on OMAP4
206 */
207 DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
208 /* used for UV component for
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +0300209 * DRM_FORMAT_YUYV, DRM_FORMAT_UYVY, DRM_FORMAT_NV12
Amber Jain0d66cbb2011-05-19 19:47:54 +0530210 * color formats on OMAP4
211 */
212 DISPC_COLOR_COMPONENT_UV = 1 << 1,
213};
214
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530215enum mgr_reg_fields {
216 DISPC_MGR_FLD_ENABLE,
217 DISPC_MGR_FLD_STNTFT,
218 DISPC_MGR_FLD_GO,
219 DISPC_MGR_FLD_TFTDATALINES,
220 DISPC_MGR_FLD_STALLMODE,
221 DISPC_MGR_FLD_TCKENABLE,
222 DISPC_MGR_FLD_TCKSELECTION,
223 DISPC_MGR_FLD_CPR,
224 DISPC_MGR_FLD_FIFOHANDCHECK,
225 /* used to maintain a count of the above fields */
226 DISPC_MGR_FLD_NUM,
227};
228
Laurent Pinchart38dc0702017-08-05 01:44:08 +0300229/* DISPC register field id */
230enum dispc_feat_reg_field {
231 FEAT_REG_FIRHINC,
232 FEAT_REG_FIRVINC,
233 FEAT_REG_FIFOHIGHTHRESHOLD,
234 FEAT_REG_FIFOLOWTHRESHOLD,
235 FEAT_REG_FIFOSIZE,
236 FEAT_REG_HORIZONTALACCU,
237 FEAT_REG_VERTICALACCU,
238};
239
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300240struct dispc_reg_field {
241 u16 reg;
242 u8 high;
243 u8 low;
244};
245
Jyri Sarhaacc3a232016-06-07 15:09:15 +0300246struct dispc_gamma_desc {
247 u32 len;
248 u32 bits;
249 u16 reg;
250 bool has_index;
251};
252
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530253static const struct {
254 const char *name;
255 u32 vsync_irq;
256 u32 framedone_irq;
257 u32 sync_lost_irq;
Jyri Sarhaacc3a232016-06-07 15:09:15 +0300258 struct dispc_gamma_desc gamma;
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300259 struct dispc_reg_field reg_desc[DISPC_MGR_FLD_NUM];
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530260} mgr_desc[] = {
261 [OMAP_DSS_CHANNEL_LCD] = {
262 .name = "LCD",
263 .vsync_irq = DISPC_IRQ_VSYNC,
264 .framedone_irq = DISPC_IRQ_FRAMEDONE,
265 .sync_lost_irq = DISPC_IRQ_SYNC_LOST,
Jyri Sarhaacc3a232016-06-07 15:09:15 +0300266 .gamma = {
267 .len = 256,
268 .bits = 8,
269 .reg = DISPC_GAMMA_TABLE0,
270 .has_index = true,
271 },
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530272 .reg_desc = {
273 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 0, 0 },
274 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL, 3, 3 },
275 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 5, 5 },
276 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL, 9, 8 },
277 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL, 11, 11 },
278 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 10, 10 },
279 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 11, 11 },
280 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG, 15, 15 },
281 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
282 },
283 },
284 [OMAP_DSS_CHANNEL_DIGIT] = {
285 .name = "DIGIT",
286 .vsync_irq = DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200287 .framedone_irq = DISPC_IRQ_FRAMEDONETV,
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530288 .sync_lost_irq = DISPC_IRQ_SYNC_LOST_DIGIT,
Jyri Sarhaacc3a232016-06-07 15:09:15 +0300289 .gamma = {
290 .len = 1024,
291 .bits = 10,
292 .reg = DISPC_GAMMA_TABLE2,
293 .has_index = false,
294 },
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530295 .reg_desc = {
296 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 1, 1 },
297 [DISPC_MGR_FLD_STNTFT] = { },
298 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 6, 6 },
299 [DISPC_MGR_FLD_TFTDATALINES] = { },
300 [DISPC_MGR_FLD_STALLMODE] = { },
301 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 12, 12 },
302 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 13, 13 },
303 [DISPC_MGR_FLD_CPR] = { },
304 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
305 },
306 },
307 [OMAP_DSS_CHANNEL_LCD2] = {
308 .name = "LCD2",
309 .vsync_irq = DISPC_IRQ_VSYNC2,
310 .framedone_irq = DISPC_IRQ_FRAMEDONE2,
311 .sync_lost_irq = DISPC_IRQ_SYNC_LOST2,
Jyri Sarhaacc3a232016-06-07 15:09:15 +0300312 .gamma = {
313 .len = 256,
314 .bits = 8,
315 .reg = DISPC_GAMMA_TABLE1,
316 .has_index = true,
317 },
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530318 .reg_desc = {
319 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL2, 0, 0 },
320 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL2, 3, 3 },
321 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL2, 5, 5 },
322 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL2, 9, 8 },
323 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL2, 11, 11 },
324 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG2, 10, 10 },
325 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG2, 11, 11 },
326 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG2, 15, 15 },
327 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG2, 16, 16 },
328 },
329 },
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530330 [OMAP_DSS_CHANNEL_LCD3] = {
331 .name = "LCD3",
332 .vsync_irq = DISPC_IRQ_VSYNC3,
333 .framedone_irq = DISPC_IRQ_FRAMEDONE3,
334 .sync_lost_irq = DISPC_IRQ_SYNC_LOST3,
Jyri Sarhaacc3a232016-06-07 15:09:15 +0300335 .gamma = {
336 .len = 256,
337 .bits = 8,
338 .reg = DISPC_GAMMA_TABLE3,
339 .has_index = true,
340 },
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530341 .reg_desc = {
342 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL3, 0, 0 },
343 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL3, 3, 3 },
344 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL3, 5, 5 },
345 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL3, 9, 8 },
346 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL3, 11, 11 },
347 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG3, 10, 10 },
348 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG3, 11, 11 },
349 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG3, 15, 15 },
350 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG3, 16, 16 },
351 },
352 },
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530353};
354
Archit Taneja6e5264b2012-09-11 12:04:47 +0530355struct color_conv_coef {
356 int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
357 int full_range;
358};
359
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200360static unsigned long dispc_fclk_rate(struct dispc_device *dispc);
361static unsigned long dispc_core_clk_rate(struct dispc_device *dispc);
362static unsigned long dispc_mgr_lclk_rate(struct dispc_device *dispc,
363 enum omap_channel channel);
364static unsigned long dispc_mgr_pclk_rate(struct dispc_device *dispc,
365 enum omap_channel channel);
Tomi Valkeinen65904152015-11-04 17:10:57 +0200366
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200367static unsigned long dispc_plane_pclk_rate(struct dispc_device *dispc,
368 enum omap_plane_id plane);
369static unsigned long dispc_plane_lclk_rate(struct dispc_device *dispc,
370 enum omap_plane_id plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200371
Laurent Pinchart50638ae2018-02-13 14:00:42 +0200372static void dispc_clear_irqstatus(struct dispc_device *dispc, u32 mask);
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +0200373
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200374static inline void dispc_write_reg(struct dispc_device *dispc, u16 idx, u32 val)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200375{
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200376 __raw_writel(val, dispc->base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200377}
378
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200379static inline u32 dispc_read_reg(struct dispc_device *dispc, u16 idx)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200380{
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200381 return __raw_readl(dispc->base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200382}
383
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200384static u32 mgr_fld_read(struct dispc_device *dispc, enum omap_channel channel,
385 enum mgr_reg_fields regfld)
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530386{
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300387 const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200388
389 return REG_GET(dispc, rfld.reg, rfld.high, rfld.low);
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530390}
391
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200392static void mgr_fld_write(struct dispc_device *dispc, enum omap_channel channel,
393 enum mgr_reg_fields regfld, int val)
394{
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300395 const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
Tomi Valkeinend49cd152014-11-10 12:23:00 +0200396 const bool need_lock = rfld.reg == DISPC_CONTROL || rfld.reg == DISPC_CONFIG;
397 unsigned long flags;
398
399 if (need_lock)
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200400 spin_lock_irqsave(&dispc->control_lock, flags);
Tomi Valkeinend49cd152014-11-10 12:23:00 +0200401
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200402 REG_FLD_MOD(dispc, rfld.reg, val, rfld.high, rfld.low);
Tomi Valkeinend49cd152014-11-10 12:23:00 +0200403
404 if (need_lock)
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200405 spin_unlock_irqrestore(&dispc->control_lock, flags);
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530406}
407
Laurent Pinchart50638ae2018-02-13 14:00:42 +0200408static int dispc_get_num_ovls(struct dispc_device *dispc)
Laurent Pinchartacf591c2017-08-05 01:44:06 +0300409{
Laurent Pinchart50638ae2018-02-13 14:00:42 +0200410 return dispc->feat->num_ovls;
Laurent Pinchartacf591c2017-08-05 01:44:06 +0300411}
412
Laurent Pinchart50638ae2018-02-13 14:00:42 +0200413static int dispc_get_num_mgrs(struct dispc_device *dispc)
Laurent Pinchartacf591c2017-08-05 01:44:06 +0300414{
Laurent Pinchart50638ae2018-02-13 14:00:42 +0200415 return dispc->feat->num_mgrs;
Laurent Pinchartacf591c2017-08-05 01:44:06 +0300416}
417
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200418static void dispc_get_reg_field(struct dispc_device *dispc,
419 enum dispc_feat_reg_field id,
Laurent Pinchart38dc0702017-08-05 01:44:08 +0300420 u8 *start, u8 *end)
421{
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200422 if (id >= dispc->feat->num_reg_fields)
Laurent Pinchart38dc0702017-08-05 01:44:08 +0300423 BUG();
424
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200425 *start = dispc->feat->reg_fields[id].start;
426 *end = dispc->feat->reg_fields[id].end;
Laurent Pinchart38dc0702017-08-05 01:44:08 +0300427}
428
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200429static bool dispc_has_feature(struct dispc_device *dispc,
430 enum dispc_feature_id id)
Laurent Pinchart1ac0c892017-08-05 01:44:14 +0300431{
432 unsigned int i;
433
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200434 for (i = 0; i < dispc->feat->num_features; i++) {
435 if (dispc->feat->features[i] == id)
Laurent Pinchart1ac0c892017-08-05 01:44:14 +0300436 return true;
437 }
438
439 return false;
440}
441
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200442#define SR(dispc, reg) \
443 dispc->ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(dispc, DISPC_##reg)
444#define RR(dispc, reg) \
445 dispc_write_reg(dispc, DISPC_##reg, dispc->ctx[DISPC_##reg / sizeof(u32)])
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200446
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200447static void dispc_save_context(struct dispc_device *dispc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200448{
Archit Tanejac6104b82011-08-05 19:06:02 +0530449 int i, j;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200450
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300451 DSSDBG("dispc_save_context\n");
452
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200453 SR(dispc, IRQENABLE);
454 SR(dispc, CONTROL);
455 SR(dispc, CONFIG);
456 SR(dispc, LINE_NUMBER);
457 if (dispc_has_feature(dispc, FEAT_ALPHA_FIXED_ZORDER) ||
458 dispc_has_feature(dispc, FEAT_ALPHA_FREE_ZORDER))
459 SR(dispc, GLOBAL_ALPHA);
460 if (dispc_has_feature(dispc, FEAT_MGR_LCD2)) {
461 SR(dispc, CONTROL2);
462 SR(dispc, CONFIG2);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000463 }
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200464 if (dispc_has_feature(dispc, FEAT_MGR_LCD3)) {
465 SR(dispc, CONTROL3);
466 SR(dispc, CONFIG3);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530467 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200468
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200469 for (i = 0; i < dispc_get_num_mgrs(dispc); i++) {
470 SR(dispc, DEFAULT_COLOR(i));
471 SR(dispc, TRANS_COLOR(i));
472 SR(dispc, SIZE_MGR(i));
Archit Tanejac6104b82011-08-05 19:06:02 +0530473 if (i == OMAP_DSS_CHANNEL_DIGIT)
474 continue;
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200475 SR(dispc, TIMING_H(i));
476 SR(dispc, TIMING_V(i));
477 SR(dispc, POL_FREQ(i));
478 SR(dispc, DIVISORo(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200479
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200480 SR(dispc, DATA_CYCLE1(i));
481 SR(dispc, DATA_CYCLE2(i));
482 SR(dispc, DATA_CYCLE3(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200483
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200484 if (dispc_has_feature(dispc, FEAT_CPR)) {
485 SR(dispc, CPR_COEF_R(i));
486 SR(dispc, CPR_COEF_G(i));
487 SR(dispc, CPR_COEF_B(i));
Archit Tanejac6104b82011-08-05 19:06:02 +0530488 }
489 }
490
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200491 for (i = 0; i < dispc_get_num_ovls(dispc); i++) {
492 SR(dispc, OVL_BA0(i));
493 SR(dispc, OVL_BA1(i));
494 SR(dispc, OVL_POSITION(i));
495 SR(dispc, OVL_SIZE(i));
496 SR(dispc, OVL_ATTRIBUTES(i));
497 SR(dispc, OVL_FIFO_THRESHOLD(i));
498 SR(dispc, OVL_ROW_INC(i));
499 SR(dispc, OVL_PIXEL_INC(i));
500 if (dispc_has_feature(dispc, FEAT_PRELOAD))
501 SR(dispc, OVL_PRELOAD(i));
Archit Tanejac6104b82011-08-05 19:06:02 +0530502 if (i == OMAP_DSS_GFX) {
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200503 SR(dispc, OVL_WINDOW_SKIP(i));
504 SR(dispc, OVL_TABLE_BA(i));
Archit Tanejac6104b82011-08-05 19:06:02 +0530505 continue;
506 }
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200507 SR(dispc, OVL_FIR(i));
508 SR(dispc, OVL_PICTURE_SIZE(i));
509 SR(dispc, OVL_ACCU0(i));
510 SR(dispc, OVL_ACCU1(i));
Archit Tanejac6104b82011-08-05 19:06:02 +0530511
512 for (j = 0; j < 8; j++)
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200513 SR(dispc, OVL_FIR_COEF_H(i, j));
Archit Tanejac6104b82011-08-05 19:06:02 +0530514
515 for (j = 0; j < 8; j++)
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200516 SR(dispc, OVL_FIR_COEF_HV(i, j));
Archit Tanejac6104b82011-08-05 19:06:02 +0530517
518 for (j = 0; j < 5; j++)
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200519 SR(dispc, OVL_CONV_COEF(i, j));
Archit Tanejac6104b82011-08-05 19:06:02 +0530520
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200521 if (dispc_has_feature(dispc, FEAT_FIR_COEF_V)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530522 for (j = 0; j < 8; j++)
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200523 SR(dispc, OVL_FIR_COEF_V(i, j));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300524 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000525
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200526 if (dispc_has_feature(dispc, FEAT_HANDLE_UV_SEPARATE)) {
527 SR(dispc, OVL_BA0_UV(i));
528 SR(dispc, OVL_BA1_UV(i));
529 SR(dispc, OVL_FIR2(i));
530 SR(dispc, OVL_ACCU2_0(i));
531 SR(dispc, OVL_ACCU2_1(i));
Archit Tanejac6104b82011-08-05 19:06:02 +0530532
533 for (j = 0; j < 8; j++)
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200534 SR(dispc, OVL_FIR_COEF_H2(i, j));
Archit Tanejac6104b82011-08-05 19:06:02 +0530535
536 for (j = 0; j < 8; j++)
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200537 SR(dispc, OVL_FIR_COEF_HV2(i, j));
Archit Tanejac6104b82011-08-05 19:06:02 +0530538
539 for (j = 0; j < 8; j++)
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200540 SR(dispc, OVL_FIR_COEF_V2(i, j));
Archit Tanejac6104b82011-08-05 19:06:02 +0530541 }
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200542 if (dispc_has_feature(dispc, FEAT_ATTR2))
543 SR(dispc, OVL_ATTRIBUTES2(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000544 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200545
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200546 if (dispc_has_feature(dispc, FEAT_CORE_CLK_DIV))
547 SR(dispc, DIVISOR);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300548
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200549 dispc->ctx_valid = true;
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300550
Tomi Valkeinen9229b512014-02-14 09:37:09 +0200551 DSSDBG("context saved\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200552}
553
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200554static void dispc_restore_context(struct dispc_device *dispc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200555{
Tomi Valkeinen9229b512014-02-14 09:37:09 +0200556 int i, j;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300557
558 DSSDBG("dispc_restore_context\n");
559
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200560 if (!dispc->ctx_valid)
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300561 return;
562
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200563 /*RR(dispc, IRQENABLE);*/
564 /*RR(dispc, CONTROL);*/
565 RR(dispc, CONFIG);
566 RR(dispc, LINE_NUMBER);
567 if (dispc_has_feature(dispc, FEAT_ALPHA_FIXED_ZORDER) ||
568 dispc_has_feature(dispc, FEAT_ALPHA_FREE_ZORDER))
569 RR(dispc, GLOBAL_ALPHA);
570 if (dispc_has_feature(dispc, FEAT_MGR_LCD2))
571 RR(dispc, CONFIG2);
572 if (dispc_has_feature(dispc, FEAT_MGR_LCD3))
573 RR(dispc, CONFIG3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200574
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200575 for (i = 0; i < dispc_get_num_mgrs(dispc); i++) {
576 RR(dispc, DEFAULT_COLOR(i));
577 RR(dispc, TRANS_COLOR(i));
578 RR(dispc, SIZE_MGR(i));
Archit Tanejac6104b82011-08-05 19:06:02 +0530579 if (i == OMAP_DSS_CHANNEL_DIGIT)
580 continue;
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200581 RR(dispc, TIMING_H(i));
582 RR(dispc, TIMING_V(i));
583 RR(dispc, POL_FREQ(i));
584 RR(dispc, DIVISORo(i));
Archit Taneja9b372c22011-05-06 11:45:49 +0530585
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200586 RR(dispc, DATA_CYCLE1(i));
587 RR(dispc, DATA_CYCLE2(i));
588 RR(dispc, DATA_CYCLE3(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000589
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200590 if (dispc_has_feature(dispc, FEAT_CPR)) {
591 RR(dispc, CPR_COEF_R(i));
592 RR(dispc, CPR_COEF_G(i));
593 RR(dispc, CPR_COEF_B(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300594 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000595 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200596
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200597 for (i = 0; i < dispc_get_num_ovls(dispc); i++) {
598 RR(dispc, OVL_BA0(i));
599 RR(dispc, OVL_BA1(i));
600 RR(dispc, OVL_POSITION(i));
601 RR(dispc, OVL_SIZE(i));
602 RR(dispc, OVL_ATTRIBUTES(i));
603 RR(dispc, OVL_FIFO_THRESHOLD(i));
604 RR(dispc, OVL_ROW_INC(i));
605 RR(dispc, OVL_PIXEL_INC(i));
606 if (dispc_has_feature(dispc, FEAT_PRELOAD))
607 RR(dispc, OVL_PRELOAD(i));
Archit Tanejac6104b82011-08-05 19:06:02 +0530608 if (i == OMAP_DSS_GFX) {
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200609 RR(dispc, OVL_WINDOW_SKIP(i));
610 RR(dispc, OVL_TABLE_BA(i));
Archit Tanejac6104b82011-08-05 19:06:02 +0530611 continue;
612 }
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200613 RR(dispc, OVL_FIR(i));
614 RR(dispc, OVL_PICTURE_SIZE(i));
615 RR(dispc, OVL_ACCU0(i));
616 RR(dispc, OVL_ACCU1(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200617
Archit Tanejac6104b82011-08-05 19:06:02 +0530618 for (j = 0; j < 8; j++)
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200619 RR(dispc, OVL_FIR_COEF_H(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200620
Archit Tanejac6104b82011-08-05 19:06:02 +0530621 for (j = 0; j < 8; j++)
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200622 RR(dispc, OVL_FIR_COEF_HV(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200623
Archit Tanejac6104b82011-08-05 19:06:02 +0530624 for (j = 0; j < 5; j++)
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200625 RR(dispc, OVL_CONV_COEF(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200626
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200627 if (dispc_has_feature(dispc, FEAT_FIR_COEF_V)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530628 for (j = 0; j < 8; j++)
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200629 RR(dispc, OVL_FIR_COEF_V(i, j));
Archit Tanejac6104b82011-08-05 19:06:02 +0530630 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200631
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200632 if (dispc_has_feature(dispc, FEAT_HANDLE_UV_SEPARATE)) {
633 RR(dispc, OVL_BA0_UV(i));
634 RR(dispc, OVL_BA1_UV(i));
635 RR(dispc, OVL_FIR2(i));
636 RR(dispc, OVL_ACCU2_0(i));
637 RR(dispc, OVL_ACCU2_1(i));
Archit Tanejac6104b82011-08-05 19:06:02 +0530638
639 for (j = 0; j < 8; j++)
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200640 RR(dispc, OVL_FIR_COEF_H2(i, j));
Archit Tanejac6104b82011-08-05 19:06:02 +0530641
642 for (j = 0; j < 8; j++)
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200643 RR(dispc, OVL_FIR_COEF_HV2(i, j));
Archit Tanejac6104b82011-08-05 19:06:02 +0530644
645 for (j = 0; j < 8; j++)
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200646 RR(dispc, OVL_FIR_COEF_V2(i, j));
Archit Tanejac6104b82011-08-05 19:06:02 +0530647 }
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200648 if (dispc_has_feature(dispc, FEAT_ATTR2))
649 RR(dispc, OVL_ATTRIBUTES2(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300650 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200651
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200652 if (dispc_has_feature(dispc, FEAT_CORE_CLK_DIV))
653 RR(dispc, DIVISOR);
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600654
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200655 /* enable last, because LCD & DIGIT enable are here */
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200656 RR(dispc, CONTROL);
657 if (dispc_has_feature(dispc, FEAT_MGR_LCD2))
658 RR(dispc, CONTROL2);
659 if (dispc_has_feature(dispc, FEAT_MGR_LCD3))
660 RR(dispc, CONTROL3);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200661 /* clear spurious SYNC_LOST_DIGIT interrupts */
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200662 dispc_clear_irqstatus(dispc, DISPC_IRQ_SYNC_LOST_DIGIT);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200663
664 /*
665 * enable last so IRQs won't trigger before
666 * the context is fully restored
667 */
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200668 RR(dispc, IRQENABLE);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300669
670 DSSDBG("context restored\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200671}
672
673#undef SR
674#undef RR
675
Laurent Pinchart50638ae2018-02-13 14:00:42 +0200676int dispc_runtime_get(struct dispc_device *dispc)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300677{
678 int r;
679
680 DSSDBG("dispc_runtime_get\n");
681
Laurent Pinchart50638ae2018-02-13 14:00:42 +0200682 r = pm_runtime_get_sync(&dispc->pdev->dev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300683 WARN_ON(r < 0);
684 return r < 0 ? r : 0;
685}
686
Laurent Pinchart50638ae2018-02-13 14:00:42 +0200687void dispc_runtime_put(struct dispc_device *dispc)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300688{
689 int r;
690
691 DSSDBG("dispc_runtime_put\n");
692
Laurent Pinchart50638ae2018-02-13 14:00:42 +0200693 r = pm_runtime_put_sync(&dispc->pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300694 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300695}
696
Laurent Pinchart50638ae2018-02-13 14:00:42 +0200697static u32 dispc_mgr_get_vsync_irq(struct dispc_device *dispc,
698 enum omap_channel channel)
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200699{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530700 return mgr_desc[channel].vsync_irq;
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200701}
702
Laurent Pinchart50638ae2018-02-13 14:00:42 +0200703static u32 dispc_mgr_get_framedone_irq(struct dispc_device *dispc,
704 enum omap_channel channel)
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200705{
Laurent Pinchart50638ae2018-02-13 14:00:42 +0200706 if (channel == OMAP_DSS_CHANNEL_DIGIT && dispc->feat->no_framedone_tv)
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200707 return 0;
708
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530709 return mgr_desc[channel].framedone_irq;
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200710}
711
Laurent Pinchart50638ae2018-02-13 14:00:42 +0200712static u32 dispc_mgr_get_sync_lost_irq(struct dispc_device *dispc,
713 enum omap_channel channel)
Tomi Valkeinencb699202012-10-17 10:38:52 +0300714{
715 return mgr_desc[channel].sync_lost_irq;
716}
717
Laurent Pinchart8a7eda72018-02-13 14:00:43 +0200718u32 dispc_wb_get_framedone_irq(struct dispc_device *dispc)
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530719{
720 return DISPC_IRQ_FRAMEDONEWB;
721}
722
Laurent Pinchart50638ae2018-02-13 14:00:42 +0200723static void dispc_mgr_enable(struct dispc_device *dispc,
724 enum omap_channel channel, bool enable)
Laurent Pinchart03af8152016-04-18 03:09:48 +0300725{
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200726 mgr_fld_write(dispc, channel, DISPC_MGR_FLD_ENABLE, enable);
Laurent Pinchart03af8152016-04-18 03:09:48 +0300727 /* flush posted write */
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200728 mgr_fld_read(dispc, channel, DISPC_MGR_FLD_ENABLE);
Laurent Pinchart03af8152016-04-18 03:09:48 +0300729}
Laurent Pinchart03af8152016-04-18 03:09:48 +0300730
Laurent Pinchart50638ae2018-02-13 14:00:42 +0200731static bool dispc_mgr_is_enabled(struct dispc_device *dispc,
732 enum omap_channel channel)
Laurent Pinchart03af8152016-04-18 03:09:48 +0300733{
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200734 return !!mgr_fld_read(dispc, channel, DISPC_MGR_FLD_ENABLE);
Laurent Pinchart03af8152016-04-18 03:09:48 +0300735}
736
Laurent Pinchart50638ae2018-02-13 14:00:42 +0200737static bool dispc_mgr_go_busy(struct dispc_device *dispc,
738 enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200739{
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200740 return mgr_fld_read(dispc, channel, DISPC_MGR_FLD_GO) == 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200741}
742
Laurent Pinchart50638ae2018-02-13 14:00:42 +0200743static void dispc_mgr_go(struct dispc_device *dispc, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200744{
Laurent Pinchart50638ae2018-02-13 14:00:42 +0200745 WARN_ON(!dispc_mgr_is_enabled(dispc, channel));
746 WARN_ON(dispc_mgr_go_busy(dispc, channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200747
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530748 DSSDBG("GO %s\n", mgr_desc[channel].name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200749
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200750 mgr_fld_write(dispc, channel, DISPC_MGR_FLD_GO, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200751}
752
Laurent Pinchart8a7eda72018-02-13 14:00:43 +0200753bool dispc_wb_go_busy(struct dispc_device *dispc)
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530754{
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200755 return REG_GET(dispc, DISPC_CONTROL2, 6, 6) == 1;
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530756}
757
Laurent Pinchart8a7eda72018-02-13 14:00:43 +0200758void dispc_wb_go(struct dispc_device *dispc)
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530759{
Jyri Sarha864050c2017-03-24 16:47:52 +0200760 enum omap_plane_id plane = OMAP_DSS_WB;
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530761 bool enable, go;
762
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200763 enable = REG_GET(dispc, DISPC_OVL_ATTRIBUTES(plane), 0, 0) == 1;
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530764
765 if (!enable)
766 return;
767
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200768 go = REG_GET(dispc, DISPC_CONTROL2, 6, 6) == 1;
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530769 if (go) {
770 DSSERR("GO bit not down for WB\n");
771 return;
772 }
773
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200774 REG_FLD_MOD(dispc, DISPC_CONTROL2, 1, 6, 6);
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530775}
776
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200777static void dispc_ovl_write_firh_reg(struct dispc_device *dispc,
778 enum omap_plane_id plane, int reg,
Jyri Sarha864050c2017-03-24 16:47:52 +0200779 u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200780{
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200781 dispc_write_reg(dispc, DISPC_OVL_FIR_COEF_H(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200782}
783
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200784static void dispc_ovl_write_firhv_reg(struct dispc_device *dispc,
785 enum omap_plane_id plane, int reg,
Jyri Sarha864050c2017-03-24 16:47:52 +0200786 u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200787{
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200788 dispc_write_reg(dispc, DISPC_OVL_FIR_COEF_HV(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200789}
790
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200791static void dispc_ovl_write_firv_reg(struct dispc_device *dispc,
792 enum omap_plane_id plane, int reg,
Jyri Sarha864050c2017-03-24 16:47:52 +0200793 u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200794{
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200795 dispc_write_reg(dispc, DISPC_OVL_FIR_COEF_V(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200796}
797
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200798static void dispc_ovl_write_firh2_reg(struct dispc_device *dispc,
799 enum omap_plane_id plane, int reg,
Jyri Sarha864050c2017-03-24 16:47:52 +0200800 u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530801{
802 BUG_ON(plane == OMAP_DSS_GFX);
803
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200804 dispc_write_reg(dispc, DISPC_OVL_FIR_COEF_H2(plane, reg), value);
Amber Jainab5ca072011-05-19 19:47:53 +0530805}
806
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200807static void dispc_ovl_write_firhv2_reg(struct dispc_device *dispc,
808 enum omap_plane_id plane, int reg,
809 u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530810{
811 BUG_ON(plane == OMAP_DSS_GFX);
812
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200813 dispc_write_reg(dispc, DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
Amber Jainab5ca072011-05-19 19:47:53 +0530814}
815
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200816static void dispc_ovl_write_firv2_reg(struct dispc_device *dispc,
817 enum omap_plane_id plane, int reg,
Jyri Sarha864050c2017-03-24 16:47:52 +0200818 u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530819{
820 BUG_ON(plane == OMAP_DSS_GFX);
821
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200822 dispc_write_reg(dispc, DISPC_OVL_FIR_COEF_V2(plane, reg), value);
Amber Jainab5ca072011-05-19 19:47:53 +0530823}
824
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200825static void dispc_ovl_set_scale_coef(struct dispc_device *dispc,
826 enum omap_plane_id plane, int fir_hinc,
827 int fir_vinc, int five_taps,
828 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200829{
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530830 const struct dispc_coef *h_coef, *v_coef;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200831 int i;
832
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530833 h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
834 v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200835
836 for (i = 0; i < 8; i++) {
837 u32 h, hv;
838
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530839 h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
840 | FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
841 | FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
842 | FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
843 hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
844 | FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
845 | FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
846 | FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200847
Amber Jain0d66cbb2011-05-19 19:47:54 +0530848 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200849 dispc_ovl_write_firh_reg(dispc, plane, i, h);
850 dispc_ovl_write_firhv_reg(dispc, plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530851 } else {
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200852 dispc_ovl_write_firh2_reg(dispc, plane, i, h);
853 dispc_ovl_write_firhv2_reg(dispc, plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530854 }
855
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200856 }
857
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200858 if (five_taps) {
859 for (i = 0; i < 8; i++) {
860 u32 v;
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530861 v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
862 | FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530863 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200864 dispc_ovl_write_firv_reg(dispc, plane, i, v);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530865 else
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200866 dispc_ovl_write_firv2_reg(dispc, plane, i, v);
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200867 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200868 }
869}
870
Archit Taneja6e5264b2012-09-11 12:04:47 +0530871
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200872static void dispc_ovl_write_color_conv_coef(struct dispc_device *dispc,
873 enum omap_plane_id plane,
874 const struct color_conv_coef *ct)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200875{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200876#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
877
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200878 dispc_write_reg(dispc, DISPC_OVL_CONV_COEF(plane, 0), CVAL(ct->rcr, ct->ry));
879 dispc_write_reg(dispc, DISPC_OVL_CONV_COEF(plane, 1), CVAL(ct->gy, ct->rcb));
880 dispc_write_reg(dispc, DISPC_OVL_CONV_COEF(plane, 2), CVAL(ct->gcb, ct->gcr));
881 dispc_write_reg(dispc, DISPC_OVL_CONV_COEF(plane, 3), CVAL(ct->bcr, ct->by));
882 dispc_write_reg(dispc, DISPC_OVL_CONV_COEF(plane, 4), CVAL(0, ct->bcb));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200883
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200884 REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES(plane), ct->full_range, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200885
886#undef CVAL
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200887}
888
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200889static void dispc_setup_color_conv_coef(struct dispc_device *dispc)
Archit Taneja6e5264b2012-09-11 12:04:47 +0530890{
891 int i;
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200892 int num_ovl = dispc_get_num_ovls(dispc);
Archit Taneja6e5264b2012-09-11 12:04:47 +0530893 const struct color_conv_coef ctbl_bt601_5_ovl = {
Tomi Valkeinen7d18bbe2015-11-04 17:10:52 +0200894 /* YUV -> RGB */
Archit Taneja6e5264b2012-09-11 12:04:47 +0530895 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
896 };
897 const struct color_conv_coef ctbl_bt601_5_wb = {
Tomi Valkeinen7d18bbe2015-11-04 17:10:52 +0200898 /* RGB -> YUV */
899 66, 129, 25, 112, -94, -18, -38, -74, 112, 0,
Archit Taneja6e5264b2012-09-11 12:04:47 +0530900 };
901
902 for (i = 1; i < num_ovl; i++)
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200903 dispc_ovl_write_color_conv_coef(dispc, i, &ctbl_bt601_5_ovl);
Archit Taneja6e5264b2012-09-11 12:04:47 +0530904
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200905 if (dispc->feat->has_writeback)
906 dispc_ovl_write_color_conv_coef(dispc, OMAP_DSS_WB,
907 &ctbl_bt601_5_wb);
Archit Taneja6e5264b2012-09-11 12:04:47 +0530908}
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200909
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200910static void dispc_ovl_set_ba0(struct dispc_device *dispc,
911 enum omap_plane_id plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200912{
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200913 dispc_write_reg(dispc, DISPC_OVL_BA0(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200914}
915
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200916static void dispc_ovl_set_ba1(struct dispc_device *dispc,
917 enum omap_plane_id plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200918{
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200919 dispc_write_reg(dispc, DISPC_OVL_BA1(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200920}
921
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200922static void dispc_ovl_set_ba0_uv(struct dispc_device *dispc,
923 enum omap_plane_id plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530924{
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200925 dispc_write_reg(dispc, DISPC_OVL_BA0_UV(plane), paddr);
Amber Jainab5ca072011-05-19 19:47:53 +0530926}
927
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200928static void dispc_ovl_set_ba1_uv(struct dispc_device *dispc,
929 enum omap_plane_id plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530930{
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200931 dispc_write_reg(dispc, DISPC_OVL_BA1_UV(plane), paddr);
Amber Jainab5ca072011-05-19 19:47:53 +0530932}
933
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200934static void dispc_ovl_set_pos(struct dispc_device *dispc,
935 enum omap_plane_id plane,
936 enum omap_overlay_caps caps, int x, int y)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200937{
Archit Tanejad79db852012-09-22 12:30:17 +0530938 u32 val;
939
940 if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
941 return;
942
943 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530944
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200945 dispc_write_reg(dispc, DISPC_OVL_POSITION(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200946}
947
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200948static void dispc_ovl_set_input_size(struct dispc_device *dispc,
949 enum omap_plane_id plane, int width,
950 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200951{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200952 u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530953
Archit Taneja36d87d92012-07-28 22:59:03 +0530954 if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB)
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200955 dispc_write_reg(dispc, DISPC_OVL_SIZE(plane), val);
Archit Taneja9b372c22011-05-06 11:45:49 +0530956 else
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200957 dispc_write_reg(dispc, DISPC_OVL_PICTURE_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200958}
959
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200960static void dispc_ovl_set_output_size(struct dispc_device *dispc,
961 enum omap_plane_id plane, int width,
962 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200963{
964 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200965
966 BUG_ON(plane == OMAP_DSS_GFX);
967
968 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530969
Archit Taneja36d87d92012-07-28 22:59:03 +0530970 if (plane == OMAP_DSS_WB)
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200971 dispc_write_reg(dispc, DISPC_OVL_PICTURE_SIZE(plane), val);
Archit Taneja36d87d92012-07-28 22:59:03 +0530972 else
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200973 dispc_write_reg(dispc, DISPC_OVL_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200974}
975
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200976static void dispc_ovl_set_zorder(struct dispc_device *dispc,
977 enum omap_plane_id plane,
978 enum omap_overlay_caps caps, u8 zorder)
Archit Taneja54128702011-09-08 11:29:17 +0530979{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530980 if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
Archit Taneja54128702011-09-08 11:29:17 +0530981 return;
982
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200983 REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
Archit Taneja54128702011-09-08 11:29:17 +0530984}
985
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200986static void dispc_ovl_enable_zorder_planes(struct dispc_device *dispc)
Archit Taneja54128702011-09-08 11:29:17 +0530987{
988 int i;
989
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200990 if (!dispc_has_feature(dispc, FEAT_ALPHA_FREE_ZORDER))
Archit Taneja54128702011-09-08 11:29:17 +0530991 return;
992
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200993 for (i = 0; i < dispc_get_num_ovls(dispc); i++)
994 REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
Archit Taneja54128702011-09-08 11:29:17 +0530995}
996
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +0200997static void dispc_ovl_set_pre_mult_alpha(struct dispc_device *dispc,
998 enum omap_plane_id plane,
999 enum omap_overlay_caps caps,
1000 bool enable)
Rajkumar Nfd28a392010-11-04 12:28:42 +01001001{
Archit Taneja5b54ed32012-09-26 16:55:27 +05301002 if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +01001003 return;
1004
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001005 REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
Rajkumar Nfd28a392010-11-04 12:28:42 +01001006}
1007
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001008static void dispc_ovl_setup_global_alpha(struct dispc_device *dispc,
1009 enum omap_plane_id plane,
1010 enum omap_overlay_caps caps,
1011 u8 global_alpha)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001012{
Laurent Pinchartd11e5c82018-02-11 15:07:34 +02001013 static const unsigned int shifts[] = { 0, 8, 16, 24, };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001014 int shift;
1015
Archit Taneja5b54ed32012-09-26 16:55:27 +05301016 if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +01001017 return;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301018
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001019 shift = shifts[plane];
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001020 REG_FLD_MOD(dispc, DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001021}
1022
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001023static void dispc_ovl_set_pix_inc(struct dispc_device *dispc,
1024 enum omap_plane_id plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001025{
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001026 dispc_write_reg(dispc, DISPC_OVL_PIXEL_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001027}
1028
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001029static void dispc_ovl_set_row_inc(struct dispc_device *dispc,
1030 enum omap_plane_id plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001031{
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001032 dispc_write_reg(dispc, DISPC_OVL_ROW_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001033}
1034
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001035static void dispc_ovl_set_color_mode(struct dispc_device *dispc,
1036 enum omap_plane_id plane, u32 fourcc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001037{
1038 u32 m = 0;
Amber Jainf20e4222011-05-19 19:47:50 +05301039 if (plane != OMAP_DSS_GFX) {
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001040 switch (fourcc) {
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001041 case DRM_FORMAT_NV12:
Amber Jainf20e4222011-05-19 19:47:50 +05301042 m = 0x0; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001043 case DRM_FORMAT_XRGB4444:
Amber Jainf20e4222011-05-19 19:47:50 +05301044 m = 0x1; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001045 case DRM_FORMAT_RGBA4444:
Amber Jainf20e4222011-05-19 19:47:50 +05301046 m = 0x2; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001047 case DRM_FORMAT_RGBX4444:
Amber Jainf20e4222011-05-19 19:47:50 +05301048 m = 0x4; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001049 case DRM_FORMAT_ARGB4444:
Amber Jainf20e4222011-05-19 19:47:50 +05301050 m = 0x5; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001051 case DRM_FORMAT_RGB565:
Amber Jainf20e4222011-05-19 19:47:50 +05301052 m = 0x6; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001053 case DRM_FORMAT_ARGB1555:
Amber Jainf20e4222011-05-19 19:47:50 +05301054 m = 0x7; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001055 case DRM_FORMAT_XRGB8888:
Amber Jainf20e4222011-05-19 19:47:50 +05301056 m = 0x8; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001057 case DRM_FORMAT_RGB888:
Amber Jainf20e4222011-05-19 19:47:50 +05301058 m = 0x9; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001059 case DRM_FORMAT_YUYV:
Amber Jainf20e4222011-05-19 19:47:50 +05301060 m = 0xa; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001061 case DRM_FORMAT_UYVY:
Amber Jainf20e4222011-05-19 19:47:50 +05301062 m = 0xb; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001063 case DRM_FORMAT_ARGB8888:
Amber Jainf20e4222011-05-19 19:47:50 +05301064 m = 0xc; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001065 case DRM_FORMAT_RGBA8888:
Amber Jainf20e4222011-05-19 19:47:50 +05301066 m = 0xd; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001067 case DRM_FORMAT_RGBX8888:
Amber Jainf20e4222011-05-19 19:47:50 +05301068 m = 0xe; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001069 case DRM_FORMAT_XRGB1555:
Amber Jainf20e4222011-05-19 19:47:50 +05301070 m = 0xf; break;
1071 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001072 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +05301073 }
1074 } else {
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001075 switch (fourcc) {
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001076 case DRM_FORMAT_RGBX4444:
Amber Jainf20e4222011-05-19 19:47:50 +05301077 m = 0x4; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001078 case DRM_FORMAT_ARGB4444:
Amber Jainf20e4222011-05-19 19:47:50 +05301079 m = 0x5; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001080 case DRM_FORMAT_RGB565:
Amber Jainf20e4222011-05-19 19:47:50 +05301081 m = 0x6; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001082 case DRM_FORMAT_ARGB1555:
Amber Jainf20e4222011-05-19 19:47:50 +05301083 m = 0x7; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001084 case DRM_FORMAT_XRGB8888:
Amber Jainf20e4222011-05-19 19:47:50 +05301085 m = 0x8; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001086 case DRM_FORMAT_RGB888:
Amber Jainf20e4222011-05-19 19:47:50 +05301087 m = 0x9; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001088 case DRM_FORMAT_XRGB4444:
Amber Jainf20e4222011-05-19 19:47:50 +05301089 m = 0xa; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001090 case DRM_FORMAT_RGBA4444:
Amber Jainf20e4222011-05-19 19:47:50 +05301091 m = 0xb; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001092 case DRM_FORMAT_ARGB8888:
Amber Jainf20e4222011-05-19 19:47:50 +05301093 m = 0xc; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001094 case DRM_FORMAT_RGBA8888:
Amber Jainf20e4222011-05-19 19:47:50 +05301095 m = 0xd; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001096 case DRM_FORMAT_RGBX8888:
Amber Jainf20e4222011-05-19 19:47:50 +05301097 m = 0xe; break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001098 case DRM_FORMAT_XRGB1555:
Amber Jainf20e4222011-05-19 19:47:50 +05301099 m = 0xf; break;
1100 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001101 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +05301102 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001103 }
1104
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001105 REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001106}
1107
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001108static bool format_is_yuv(u32 fourcc)
Tomi Valkeinen5edec142017-05-04 09:13:32 +03001109{
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001110 switch (fourcc) {
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001111 case DRM_FORMAT_YUYV:
1112 case DRM_FORMAT_UYVY:
1113 case DRM_FORMAT_NV12:
Tomi Valkeinen5edec142017-05-04 09:13:32 +03001114 return true;
1115 default:
1116 return false;
1117 }
1118}
1119
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001120static void dispc_ovl_configure_burst_type(struct dispc_device *dispc,
1121 enum omap_plane_id plane,
1122 enum omap_dss_rotation_type rotation)
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05301123{
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001124 if (dispc_has_feature(dispc, FEAT_BURST_2D) == 0)
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05301125 return;
1126
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001127 if (rotation == OMAP_DSS_ROT_TILER)
1128 REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05301129 else
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001130 REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05301131}
1132
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001133static void dispc_ovl_set_channel_out(struct dispc_device *dispc,
1134 enum omap_plane_id plane,
Jyri Sarha864050c2017-03-24 16:47:52 +02001135 enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001136{
1137 int shift;
1138 u32 val;
Sumit Semwal2a205f32010-12-02 11:27:12 +00001139 int chan = 0, chan2 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001140
1141 switch (plane) {
1142 case OMAP_DSS_GFX:
1143 shift = 8;
1144 break;
1145 case OMAP_DSS_VIDEO1:
1146 case OMAP_DSS_VIDEO2:
Archit Tanejab8c095b2011-09-13 18:20:33 +05301147 case OMAP_DSS_VIDEO3:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001148 shift = 16;
1149 break;
1150 default:
1151 BUG();
1152 return;
1153 }
1154
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001155 val = dispc_read_reg(dispc, DISPC_OVL_ATTRIBUTES(plane));
1156 if (dispc_has_feature(dispc, FEAT_MGR_LCD2)) {
Sumit Semwal2a205f32010-12-02 11:27:12 +00001157 switch (channel) {
1158 case OMAP_DSS_CHANNEL_LCD:
1159 chan = 0;
1160 chan2 = 0;
1161 break;
1162 case OMAP_DSS_CHANNEL_DIGIT:
1163 chan = 1;
1164 chan2 = 0;
1165 break;
1166 case OMAP_DSS_CHANNEL_LCD2:
1167 chan = 0;
1168 chan2 = 1;
1169 break;
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +05301170 case OMAP_DSS_CHANNEL_LCD3:
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001171 if (dispc_has_feature(dispc, FEAT_MGR_LCD3)) {
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +05301172 chan = 0;
1173 chan2 = 2;
1174 } else {
1175 BUG();
1176 return;
1177 }
1178 break;
Tomi Valkeinenc2665c42015-11-04 17:10:47 +02001179 case OMAP_DSS_CHANNEL_WB:
1180 chan = 0;
1181 chan2 = 3;
1182 break;
Sumit Semwal2a205f32010-12-02 11:27:12 +00001183 default:
1184 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001185 return;
Sumit Semwal2a205f32010-12-02 11:27:12 +00001186 }
1187
1188 val = FLD_MOD(val, chan, shift, shift);
1189 val = FLD_MOD(val, chan2, 31, 30);
1190 } else {
1191 val = FLD_MOD(val, channel, shift, shift);
1192 }
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001193 dispc_write_reg(dispc, DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001194}
1195
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001196static enum omap_channel dispc_ovl_get_channel_out(struct dispc_device *dispc,
1197 enum omap_plane_id plane)
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001198{
1199 int shift;
1200 u32 val;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001201
1202 switch (plane) {
1203 case OMAP_DSS_GFX:
1204 shift = 8;
1205 break;
1206 case OMAP_DSS_VIDEO1:
1207 case OMAP_DSS_VIDEO2:
1208 case OMAP_DSS_VIDEO3:
1209 shift = 16;
1210 break;
1211 default:
1212 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001213 return 0;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001214 }
1215
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001216 val = dispc_read_reg(dispc, DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001217
Tomi Valkeinend7df5ad2015-11-04 17:10:46 +02001218 if (FLD_GET(val, shift, shift) == 1)
1219 return OMAP_DSS_CHANNEL_DIGIT;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001220
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001221 if (!dispc_has_feature(dispc, FEAT_MGR_LCD2))
Tomi Valkeinend7df5ad2015-11-04 17:10:46 +02001222 return OMAP_DSS_CHANNEL_LCD;
1223
1224 switch (FLD_GET(val, 31, 30)) {
1225 case 0:
1226 default:
1227 return OMAP_DSS_CHANNEL_LCD;
1228 case 1:
1229 return OMAP_DSS_CHANNEL_LCD2;
1230 case 2:
1231 return OMAP_DSS_CHANNEL_LCD3;
Tomi Valkeinenc2665c42015-11-04 17:10:47 +02001232 case 3:
1233 return OMAP_DSS_CHANNEL_WB;
Tomi Valkeinend7df5ad2015-11-04 17:10:46 +02001234 }
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001235}
1236
Laurent Pinchart8a7eda72018-02-13 14:00:43 +02001237void dispc_wb_set_channel_in(struct dispc_device *dispc,
1238 enum dss_writeback_channel channel)
Archit Tanejad9ac7732012-09-22 12:38:19 +05301239{
Jyri Sarha864050c2017-03-24 16:47:52 +02001240 enum omap_plane_id plane = OMAP_DSS_WB;
Archit Tanejad9ac7732012-09-22 12:38:19 +05301241
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001242 REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES(plane), channel, 18, 16);
Archit Tanejad9ac7732012-09-22 12:38:19 +05301243}
1244
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001245static void dispc_ovl_set_burst_size(struct dispc_device *dispc,
1246 enum omap_plane_id plane,
1247 enum omap_burst_size burst_size)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001248{
Laurent Pinchartd11e5c82018-02-11 15:07:34 +02001249 static const unsigned int shifts[] = { 6, 14, 14, 14, 14, };
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001250 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001251
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001252 shift = shifts[plane];
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001253 REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES(plane), burst_size,
1254 shift + 1, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001255}
1256
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001257static void dispc_configure_burst_sizes(struct dispc_device *dispc)
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001258{
1259 int i;
1260 const int burst_size = BURST_SIZE_X8;
1261
1262 /* Configure burst size always to maximum size */
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001263 for (i = 0; i < dispc_get_num_ovls(dispc); ++i)
1264 dispc_ovl_set_burst_size(dispc, i, burst_size);
1265 if (dispc->feat->has_writeback)
1266 dispc_ovl_set_burst_size(dispc, OMAP_DSS_WB, burst_size);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001267}
1268
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001269static u32 dispc_ovl_get_burst_size(struct dispc_device *dispc,
1270 enum omap_plane_id plane)
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001271{
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001272 /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001273 return dispc->feat->burst_size_unit * 8;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001274}
1275
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001276static bool dispc_ovl_color_mode_supported(struct dispc_device *dispc,
1277 enum omap_plane_id plane, u32 fourcc)
Laurent Pinchart94f96ad2017-08-05 01:44:04 +03001278{
1279 const u32 *modes;
1280 unsigned int i;
1281
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001282 modes = dispc->feat->supported_color_modes[plane];
Laurent Pinchart94f96ad2017-08-05 01:44:04 +03001283
1284 for (i = 0; modes[i]; ++i) {
1285 if (modes[i] == fourcc)
1286 return true;
1287 }
1288
1289 return false;
1290}
1291
Laurent Pinchart50638ae2018-02-13 14:00:42 +02001292static const u32 *dispc_ovl_get_color_modes(struct dispc_device *dispc,
1293 enum omap_plane_id plane)
Tomi Valkeinenc2834002015-11-05 19:54:33 +02001294{
Laurent Pinchart50638ae2018-02-13 14:00:42 +02001295 return dispc->feat->supported_color_modes[plane];
Tomi Valkeinenc2834002015-11-05 19:54:33 +02001296}
Tomi Valkeinenc2834002015-11-05 19:54:33 +02001297
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001298static void dispc_mgr_enable_cpr(struct dispc_device *dispc,
1299 enum omap_channel channel, bool enable)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001300{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301301 if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001302 return;
1303
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001304 mgr_fld_write(dispc, channel, DISPC_MGR_FLD_CPR, enable);
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001305}
1306
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001307static void dispc_mgr_set_cpr_coef(struct dispc_device *dispc,
1308 enum omap_channel channel,
1309 const struct omap_dss_cpr_coefs *coefs)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001310{
1311 u32 coef_r, coef_g, coef_b;
1312
Archit Tanejadd88b7a2012-06-29 14:41:30 +05301313 if (!dss_mgr_is_lcd(channel))
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001314 return;
1315
1316 coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
1317 FLD_VAL(coefs->rb, 9, 0);
1318 coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
1319 FLD_VAL(coefs->gb, 9, 0);
1320 coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
1321 FLD_VAL(coefs->bb, 9, 0);
1322
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001323 dispc_write_reg(dispc, DISPC_CPR_COEF_R(channel), coef_r);
1324 dispc_write_reg(dispc, DISPC_CPR_COEF_G(channel), coef_g);
1325 dispc_write_reg(dispc, DISPC_CPR_COEF_B(channel), coef_b);
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001326}
1327
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001328static void dispc_ovl_set_vid_color_conv(struct dispc_device *dispc,
1329 enum omap_plane_id plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001330{
1331 u32 val;
1332
1333 BUG_ON(plane == OMAP_DSS_GFX);
1334
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001335 val = dispc_read_reg(dispc, DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001336 val = FLD_MOD(val, enable, 9, 9);
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001337 dispc_write_reg(dispc, DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001338}
1339
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001340static void dispc_ovl_enable_replication(struct dispc_device *dispc,
1341 enum omap_plane_id plane,
1342 enum omap_overlay_caps caps,
1343 bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001344{
Laurent Pinchartd11e5c82018-02-11 15:07:34 +02001345 static const unsigned int shifts[] = { 5, 10, 10, 10 };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001346 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001347
Archit Tanejad79db852012-09-22 12:30:17 +05301348 if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
1349 return;
1350
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001351 shift = shifts[plane];
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001352 REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001353}
1354
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001355static void dispc_mgr_set_size(struct dispc_device *dispc,
1356 enum omap_channel channel, u16 width, u16 height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001357{
1358 u32 val;
Archit Taneja8f366162012-04-16 12:53:44 +05301359
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001360 val = FLD_VAL(height - 1, dispc->feat->mgr_height_start, 16) |
1361 FLD_VAL(width - 1, dispc->feat->mgr_width_start, 0);
Archit Taneja33b89922012-11-14 13:50:15 +05301362
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001363 dispc_write_reg(dispc, DISPC_SIZE_MGR(channel), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001364}
1365
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001366static void dispc_init_fifos(struct dispc_device *dispc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001367{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001368 u32 size;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001369 int fifo;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301370 u8 start, end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001371 u32 unit;
Tomi Valkeinen47fc4692014-09-29 20:46:17 +00001372 int i;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001373
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001374 unit = dispc->feat->buffer_size_unit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001375
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001376 dispc_get_reg_field(dispc, FEAT_REG_FIFOSIZE, &start, &end);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001377
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001378 for (fifo = 0; fifo < dispc->feat->num_fifos; ++fifo) {
1379 size = REG_GET(dispc, DISPC_OVL_FIFO_SIZE_STATUS(fifo),
1380 start, end);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001381 size *= unit;
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001382 dispc->fifo_size[fifo] = size;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001383
1384 /*
1385 * By default fifos are mapped directly to overlays, fifo 0 to
1386 * ovl 0, fifo 1 to ovl 1, etc.
1387 */
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001388 dispc->fifo_assignment[fifo] = fifo;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001389 }
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03001390
1391 /*
1392 * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
1393 * causes problems with certain use cases, like using the tiler in 2D
1394 * mode. The below hack swaps the fifos of GFX and WB planes, thus
1395 * giving GFX plane a larger fifo. WB but should work fine with a
1396 * smaller fifo.
1397 */
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001398 if (dispc->feat->gfx_fifo_workaround) {
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03001399 u32 v;
1400
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001401 v = dispc_read_reg(dispc, DISPC_GLOBAL_BUFFER);
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03001402
1403 v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
1404 v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
1405 v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
1406 v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */
1407
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001408 dispc_write_reg(dispc, DISPC_GLOBAL_BUFFER, v);
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03001409
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001410 dispc->fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
1411 dispc->fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03001412 }
Tomi Valkeinen47fc4692014-09-29 20:46:17 +00001413
1414 /*
1415 * Setup default fifo thresholds.
1416 */
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001417 for (i = 0; i < dispc_get_num_ovls(dispc); ++i) {
Tomi Valkeinen47fc4692014-09-29 20:46:17 +00001418 u32 low, high;
1419 const bool use_fifomerge = false;
1420 const bool manual_update = false;
1421
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001422 dispc_ovl_compute_fifo_thresholds(dispc, i, &low, &high,
Laurent Pinchart8a7eda72018-02-13 14:00:43 +02001423 use_fifomerge, manual_update);
Tomi Valkeinen65e116e2015-11-04 17:10:49 +02001424
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001425 dispc_ovl_set_fifo_threshold(dispc, i, low, high);
1426 }
1427
1428 if (dispc->feat->has_writeback) {
1429 u32 low, high;
1430 const bool use_fifomerge = false;
1431 const bool manual_update = false;
1432
1433 dispc_ovl_compute_fifo_thresholds(dispc, OMAP_DSS_WB,
1434 &low, &high, use_fifomerge,
1435 manual_update);
1436
1437 dispc_ovl_set_fifo_threshold(dispc, OMAP_DSS_WB, low, high);
Tomi Valkeinen65e116e2015-11-04 17:10:49 +02001438 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001439}
1440
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001441static u32 dispc_ovl_get_fifo_size(struct dispc_device *dispc,
1442 enum omap_plane_id plane)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001443{
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001444 int fifo;
1445 u32 size = 0;
1446
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001447 for (fifo = 0; fifo < dispc->feat->num_fifos; ++fifo) {
1448 if (dispc->fifo_assignment[fifo] == plane)
1449 size += dispc->fifo_size[fifo];
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001450 }
1451
1452 return size;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001453}
1454
Laurent Pinchart8a7eda72018-02-13 14:00:43 +02001455void dispc_ovl_set_fifo_threshold(struct dispc_device *dispc,
1456 enum omap_plane_id plane,
1457 u32 low, u32 high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001458{
Archit Tanejaa0acb552010-09-15 19:20:00 +05301459 u8 hi_start, hi_end, lo_start, lo_end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001460 u32 unit;
1461
Laurent Pinchart8a7eda72018-02-13 14:00:43 +02001462 unit = dispc->feat->buffer_size_unit;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001463
1464 WARN_ON(low % unit != 0);
1465 WARN_ON(high % unit != 0);
1466
1467 low /= unit;
1468 high /= unit;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301469
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001470 dispc_get_reg_field(dispc, FEAT_REG_FIFOHIGHTHRESHOLD,
1471 &hi_start, &hi_end);
1472 dispc_get_reg_field(dispc, FEAT_REG_FIFOLOWTHRESHOLD,
1473 &lo_start, &lo_end);
Archit Taneja9b372c22011-05-06 11:45:49 +05301474
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001475 DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001476 plane,
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001477 REG_GET(dispc, DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001478 lo_start, lo_end) * unit,
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001479 REG_GET(dispc, DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001480 hi_start, hi_end) * unit,
1481 low * unit, high * unit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001482
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001483 dispc_write_reg(dispc, DISPC_OVL_FIFO_THRESHOLD(plane),
Archit Tanejaa0acb552010-09-15 19:20:00 +05301484 FLD_VAL(high, hi_start, hi_end) |
1485 FLD_VAL(low, lo_start, lo_end));
Archit Taneja8bc65552013-12-17 16:40:21 +05301486
1487 /*
1488 * configure the preload to the pipeline's high threhold, if HT it's too
1489 * large for the preload field, set the threshold to the maximum value
1490 * that can be held by the preload register
1491 */
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001492 if (dispc_has_feature(dispc, FEAT_PRELOAD) &&
1493 dispc->feat->set_max_preload && plane != OMAP_DSS_WB)
1494 dispc_write_reg(dispc, DISPC_OVL_PRELOAD(plane),
1495 min(high, 0xfffu));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001496}
1497
Laurent Pinchart8a7eda72018-02-13 14:00:43 +02001498void dispc_enable_fifomerge(struct dispc_device *dispc, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001499{
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001500 if (!dispc_has_feature(dispc, FEAT_FIFO_MERGE)) {
Tomi Valkeinene6b0f882012-01-13 13:24:04 +02001501 WARN_ON(enable);
1502 return;
1503 }
1504
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001505 DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001506 REG_FLD_MOD(dispc, DISPC_CONFIG, enable ? 1 : 0, 14, 14);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001507}
1508
Laurent Pinchart8a7eda72018-02-13 14:00:43 +02001509void dispc_ovl_compute_fifo_thresholds(struct dispc_device *dispc,
1510 enum omap_plane_id plane,
1511 u32 *fifo_low, u32 *fifo_high,
1512 bool use_fifomerge, bool manual_update)
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001513{
1514 /*
1515 * All sizes are in bytes. Both the buffer and burst are made of
1516 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
1517 */
Laurent Pinchart8a7eda72018-02-13 14:00:43 +02001518 unsigned int buf_unit = dispc->feat->buffer_size_unit;
Laurent Pinchartd11e5c82018-02-11 15:07:34 +02001519 unsigned int ovl_fifo_size, total_fifo_size, burst_size;
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001520 int i;
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001521
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001522 burst_size = dispc_ovl_get_burst_size(dispc, plane);
1523 ovl_fifo_size = dispc_ovl_get_fifo_size(dispc, plane);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001524
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001525 if (use_fifomerge) {
1526 total_fifo_size = 0;
Laurent Pinchart8a7eda72018-02-13 14:00:43 +02001527 for (i = 0; i < dispc_get_num_ovls(dispc); ++i)
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001528 total_fifo_size += dispc_ovl_get_fifo_size(dispc, i);
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001529 } else {
1530 total_fifo_size = ovl_fifo_size;
1531 }
1532
1533 /*
1534 * We use the same low threshold for both fifomerge and non-fifomerge
1535 * cases, but for fifomerge we calculate the high threshold using the
1536 * combined fifo size
1537 */
1538
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001539 if (manual_update && dispc_has_feature(dispc, FEAT_OMAP3_DSI_FIFO_BUG)) {
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001540 *fifo_low = ovl_fifo_size - burst_size * 2;
1541 *fifo_high = total_fifo_size - burst_size;
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301542 } else if (plane == OMAP_DSS_WB) {
1543 /*
1544 * Most optimal configuration for writeback is to push out data
1545 * to the interconnect the moment writeback pushes enough pixels
1546 * in the FIFO to form a burst
1547 */
1548 *fifo_low = 0;
1549 *fifo_high = burst_size;
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001550 } else {
1551 *fifo_low = ovl_fifo_size - burst_size;
1552 *fifo_high = total_fifo_size - buf_unit;
1553 }
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001554}
1555
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001556static void dispc_ovl_set_mflag(struct dispc_device *dispc,
1557 enum omap_plane_id plane, bool enable)
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001558{
1559 int bit;
1560
1561 if (plane == OMAP_DSS_GFX)
1562 bit = 14;
1563 else
1564 bit = 23;
1565
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001566 REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES(plane), enable, bit, bit);
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001567}
1568
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001569static void dispc_ovl_set_mflag_threshold(struct dispc_device *dispc,
1570 enum omap_plane_id plane,
1571 int low, int high)
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001572{
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001573 dispc_write_reg(dispc, DISPC_OVL_MFLAG_THRESHOLD(plane),
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001574 FLD_VAL(high, 31, 16) | FLD_VAL(low, 15, 0));
1575}
1576
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001577static void dispc_init_mflag(struct dispc_device *dispc)
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001578{
1579 int i;
1580
Tomi Valkeinenfe59e5c2014-11-19 12:50:16 +02001581 /*
1582 * HACK: NV12 color format and MFLAG seem to have problems working
1583 * together: using two displays, and having an NV12 overlay on one of
1584 * the displays will cause underflows/synclosts when MFLAG_CTRL=2.
1585 * Changing MFLAG thresholds and PRELOAD to certain values seem to
1586 * remove the errors, but there doesn't seem to be a clear logic on
1587 * which values work and which not.
1588 *
1589 * As a work-around, set force MFLAG to always on.
1590 */
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001591 dispc_write_reg(dispc, DISPC_GLOBAL_MFLAG_ATTRIBUTE,
Tomi Valkeinenfe59e5c2014-11-19 12:50:16 +02001592 (1 << 0) | /* MFLAG_CTRL = force always on */
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001593 (0 << 2)); /* MFLAG_START = disable */
1594
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001595 for (i = 0; i < dispc_get_num_ovls(dispc); ++i) {
1596 u32 size = dispc_ovl_get_fifo_size(dispc, i);
1597 u32 unit = dispc->feat->buffer_size_unit;
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001598 u32 low, high;
1599
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001600 dispc_ovl_set_mflag(dispc, i, true);
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001601
1602 /*
1603 * Simulation team suggests below thesholds:
1604 * HT = fifosize * 5 / 8;
1605 * LT = fifosize * 4 / 8;
1606 */
1607
1608 low = size * 4 / 8 / unit;
1609 high = size * 5 / 8 / unit;
1610
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001611 dispc_ovl_set_mflag_threshold(dispc, i, low, high);
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001612 }
Tomi Valkeinenecb0b362015-11-04 17:10:50 +02001613
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001614 if (dispc->feat->has_writeback) {
1615 u32 size = dispc_ovl_get_fifo_size(dispc, OMAP_DSS_WB);
1616 u32 unit = dispc->feat->buffer_size_unit;
Tomi Valkeinenecb0b362015-11-04 17:10:50 +02001617 u32 low, high;
1618
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001619 dispc_ovl_set_mflag(dispc, OMAP_DSS_WB, true);
Tomi Valkeinenecb0b362015-11-04 17:10:50 +02001620
1621 /*
1622 * Simulation team suggests below thesholds:
1623 * HT = fifosize * 5 / 8;
1624 * LT = fifosize * 4 / 8;
1625 */
1626
1627 low = size * 4 / 8 / unit;
1628 high = size * 5 / 8 / unit;
1629
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001630 dispc_ovl_set_mflag_threshold(dispc, OMAP_DSS_WB, low, high);
Tomi Valkeinenecb0b362015-11-04 17:10:50 +02001631 }
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001632}
1633
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001634static void dispc_ovl_set_fir(struct dispc_device *dispc,
1635 enum omap_plane_id plane,
1636 int hinc, int vinc,
1637 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001638{
1639 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001640
Amber Jain0d66cbb2011-05-19 19:47:54 +05301641 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
1642 u8 hinc_start, hinc_end, vinc_start, vinc_end;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301643
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001644 dispc_get_reg_field(dispc, FEAT_REG_FIRHINC,
1645 &hinc_start, &hinc_end);
1646 dispc_get_reg_field(dispc, FEAT_REG_FIRVINC,
1647 &vinc_start, &vinc_end);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301648 val = FLD_VAL(vinc, vinc_start, vinc_end) |
1649 FLD_VAL(hinc, hinc_start, hinc_end);
Archit Tanejaa0acb552010-09-15 19:20:00 +05301650
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001651 dispc_write_reg(dispc, DISPC_OVL_FIR(plane), val);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301652 } else {
1653 val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001654 dispc_write_reg(dispc, DISPC_OVL_FIR2(plane), val);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301655 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001656}
1657
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001658static void dispc_ovl_set_vid_accu0(struct dispc_device *dispc,
1659 enum omap_plane_id plane, int haccu,
Jyri Sarha864050c2017-03-24 16:47:52 +02001660 int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001661{
1662 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301663 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001664
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001665 dispc_get_reg_field(dispc, FEAT_REG_HORIZONTALACCU,
1666 &hor_start, &hor_end);
1667 dispc_get_reg_field(dispc, FEAT_REG_VERTICALACCU,
1668 &vert_start, &vert_end);
Archit Taneja87a74842011-03-02 11:19:50 +05301669
1670 val = FLD_VAL(vaccu, vert_start, vert_end) |
1671 FLD_VAL(haccu, hor_start, hor_end);
1672
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001673 dispc_write_reg(dispc, DISPC_OVL_ACCU0(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001674}
1675
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001676static void dispc_ovl_set_vid_accu1(struct dispc_device *dispc,
1677 enum omap_plane_id plane, int haccu,
Jyri Sarha864050c2017-03-24 16:47:52 +02001678 int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001679{
1680 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301681 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001682
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001683 dispc_get_reg_field(dispc, FEAT_REG_HORIZONTALACCU,
1684 &hor_start, &hor_end);
1685 dispc_get_reg_field(dispc, FEAT_REG_VERTICALACCU,
1686 &vert_start, &vert_end);
Archit Taneja87a74842011-03-02 11:19:50 +05301687
1688 val = FLD_VAL(vaccu, vert_start, vert_end) |
1689 FLD_VAL(haccu, hor_start, hor_end);
1690
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001691 dispc_write_reg(dispc, DISPC_OVL_ACCU1(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001692}
1693
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001694static void dispc_ovl_set_vid_accu2_0(struct dispc_device *dispc,
1695 enum omap_plane_id plane, int haccu,
1696 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301697{
1698 u32 val;
1699
1700 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001701 dispc_write_reg(dispc, DISPC_OVL_ACCU2_0(plane), val);
Amber Jainab5ca072011-05-19 19:47:53 +05301702}
1703
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001704static void dispc_ovl_set_vid_accu2_1(struct dispc_device *dispc,
1705 enum omap_plane_id plane, int haccu,
1706 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301707{
1708 u32 val;
1709
1710 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001711 dispc_write_reg(dispc, DISPC_OVL_ACCU2_1(plane), val);
Amber Jainab5ca072011-05-19 19:47:53 +05301712}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001713
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001714static void dispc_ovl_set_scale_param(struct dispc_device *dispc,
1715 enum omap_plane_id plane,
1716 u16 orig_width, u16 orig_height,
1717 u16 out_width, u16 out_height,
1718 bool five_taps, u8 rotation,
1719 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001720{
Amber Jain0d66cbb2011-05-19 19:47:54 +05301721 int fir_hinc, fir_vinc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001722
Amber Jained14a3c2011-05-19 19:47:51 +05301723 fir_hinc = 1024 * orig_width / out_width;
1724 fir_vinc = 1024 * orig_height / out_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001725
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001726 dispc_ovl_set_scale_coef(dispc, plane, fir_hinc, fir_vinc, five_taps,
1727 color_comp);
1728 dispc_ovl_set_fir(dispc, plane, fir_hinc, fir_vinc, color_comp);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301729}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001730
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001731static void dispc_ovl_set_accu_uv(struct dispc_device *dispc,
1732 enum omap_plane_id plane,
1733 u16 orig_width, u16 orig_height,
1734 u16 out_width, u16 out_height,
1735 bool ilace, u32 fourcc, u8 rotation)
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301736{
1737 int h_accu2_0, h_accu2_1;
1738 int v_accu2_0, v_accu2_1;
1739 int chroma_hinc, chroma_vinc;
1740 int idx;
1741
1742 struct accu {
1743 s8 h0_m, h0_n;
1744 s8 h1_m, h1_n;
1745 s8 v0_m, v0_n;
1746 s8 v1_m, v1_n;
1747 };
1748
1749 const struct accu *accu_table;
1750 const struct accu *accu_val;
1751
1752 static const struct accu accu_nv12[4] = {
1753 { 0, 1, 0, 1 , -1, 2, 0, 1 },
1754 { 1, 2, -3, 4 , 0, 1, 0, 1 },
1755 { -1, 1, 0, 1 , -1, 2, 0, 1 },
1756 { -1, 2, -1, 2 , -1, 1, 0, 1 },
1757 };
1758
1759 static const struct accu accu_nv12_ilace[4] = {
1760 { 0, 1, 0, 1 , -3, 4, -1, 4 },
1761 { -1, 4, -3, 4 , 0, 1, 0, 1 },
1762 { -1, 1, 0, 1 , -1, 4, -3, 4 },
1763 { -3, 4, -3, 4 , -1, 1, 0, 1 },
1764 };
1765
1766 static const struct accu accu_yuv[4] = {
1767 { 0, 1, 0, 1, 0, 1, 0, 1 },
1768 { 0, 1, 0, 1, 0, 1, 0, 1 },
1769 { -1, 1, 0, 1, 0, 1, 0, 1 },
1770 { 0, 1, 0, 1, -1, 1, 0, 1 },
1771 };
1772
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03001773 /* Note: DSS HW rotates clockwise, DRM_MODE_ROTATE_* counter-clockwise */
1774 switch (rotation & DRM_MODE_ROTATE_MASK) {
1775 default:
1776 case DRM_MODE_ROTATE_0:
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301777 idx = 0;
1778 break;
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03001779 case DRM_MODE_ROTATE_90:
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301780 idx = 3;
1781 break;
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03001782 case DRM_MODE_ROTATE_180:
1783 idx = 2;
1784 break;
1785 case DRM_MODE_ROTATE_270:
1786 idx = 1;
1787 break;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301788 }
1789
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001790 switch (fourcc) {
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001791 case DRM_FORMAT_NV12:
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301792 if (ilace)
1793 accu_table = accu_nv12_ilace;
1794 else
1795 accu_table = accu_nv12;
1796 break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001797 case DRM_FORMAT_YUYV:
1798 case DRM_FORMAT_UYVY:
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301799 accu_table = accu_yuv;
1800 break;
1801 default:
1802 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001803 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301804 }
1805
1806 accu_val = &accu_table[idx];
1807
1808 chroma_hinc = 1024 * orig_width / out_width;
1809 chroma_vinc = 1024 * orig_height / out_height;
1810
1811 h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
1812 h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
1813 v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
1814 v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;
1815
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001816 dispc_ovl_set_vid_accu2_0(dispc, plane, h_accu2_0, v_accu2_0);
1817 dispc_ovl_set_vid_accu2_1(dispc, plane, h_accu2_1, v_accu2_1);
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301818}
1819
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001820static void dispc_ovl_set_scaling_common(struct dispc_device *dispc,
1821 enum omap_plane_id plane,
1822 u16 orig_width, u16 orig_height,
1823 u16 out_width, u16 out_height,
1824 bool ilace, bool five_taps,
1825 bool fieldmode, u32 fourcc,
1826 u8 rotation)
Amber Jain0d66cbb2011-05-19 19:47:54 +05301827{
1828 int accu0 = 0;
1829 int accu1 = 0;
1830 u32 l;
1831
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001832 dispc_ovl_set_scale_param(dispc, plane, orig_width, orig_height,
1833 out_width, out_height, five_taps,
1834 rotation, DISPC_COLOR_COMPONENT_RGB_Y);
1835 l = dispc_read_reg(dispc, DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001836
Archit Taneja87a74842011-03-02 11:19:50 +05301837 /* RESIZEENABLE and VERTICALTAPS */
1838 l &= ~((0x3 << 5) | (0x1 << 21));
Amber Jained14a3c2011-05-19 19:47:51 +05301839 l |= (orig_width != out_width) ? (1 << 5) : 0;
1840 l |= (orig_height != out_height) ? (1 << 6) : 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001841 l |= five_taps ? (1 << 21) : 0;
Archit Taneja87a74842011-03-02 11:19:50 +05301842
1843 /* VRESIZECONF and HRESIZECONF */
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001844 if (dispc_has_feature(dispc, FEAT_RESIZECONF)) {
Archit Taneja87a74842011-03-02 11:19:50 +05301845 l &= ~(0x3 << 7);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301846 l |= (orig_width <= out_width) ? 0 : (1 << 7);
1847 l |= (orig_height <= out_height) ? 0 : (1 << 8);
Archit Taneja87a74842011-03-02 11:19:50 +05301848 }
1849
1850 /* LINEBUFFERSPLIT */
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001851 if (dispc_has_feature(dispc, FEAT_LINEBUFFERSPLIT)) {
Archit Taneja87a74842011-03-02 11:19:50 +05301852 l &= ~(0x1 << 22);
1853 l |= five_taps ? (1 << 22) : 0;
1854 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001855
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001856 dispc_write_reg(dispc, DISPC_OVL_ATTRIBUTES(plane), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001857
1858 /*
1859 * field 0 = even field = bottom field
1860 * field 1 = odd field = top field
1861 */
1862 if (ilace && !fieldmode) {
1863 accu1 = 0;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301864 accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001865 if (accu0 >= 1024/2) {
1866 accu1 = 1024/2;
1867 accu0 -= accu1;
1868 }
1869 }
1870
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001871 dispc_ovl_set_vid_accu0(dispc, plane, 0, accu0);
1872 dispc_ovl_set_vid_accu1(dispc, plane, 0, accu1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001873}
1874
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001875static void dispc_ovl_set_scaling_uv(struct dispc_device *dispc,
1876 enum omap_plane_id plane,
1877 u16 orig_width, u16 orig_height,
1878 u16 out_width, u16 out_height,
1879 bool ilace, bool five_taps,
1880 bool fieldmode, u32 fourcc,
1881 u8 rotation)
Amber Jain0d66cbb2011-05-19 19:47:54 +05301882{
1883 int scale_x = out_width != orig_width;
1884 int scale_y = out_height != orig_height;
Andrew F. Davis0cac5b62016-07-01 09:27:21 -05001885 bool chroma_upscale = plane != OMAP_DSS_WB;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301886
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001887 if (!dispc_has_feature(dispc, FEAT_HANDLE_UV_SEPARATE))
Amber Jain0d66cbb2011-05-19 19:47:54 +05301888 return;
Tomi Valkeinen5edec142017-05-04 09:13:32 +03001889
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001890 if (!format_is_yuv(fourcc)) {
Amber Jain0d66cbb2011-05-19 19:47:54 +05301891 /* reset chroma resampling for RGB formats */
Archit Taneja2a5561b2012-07-16 16:37:45 +05301892 if (plane != OMAP_DSS_WB)
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001893 REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES2(plane),
1894 0, 8, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301895 return;
1896 }
Tomi Valkeinen36377352012-05-15 15:54:15 +03001897
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001898 dispc_ovl_set_accu_uv(dispc, plane, orig_width, orig_height, out_width,
1899 out_height, ilace, fourcc, rotation);
Tomi Valkeinen36377352012-05-15 15:54:15 +03001900
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001901 switch (fourcc) {
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001902 case DRM_FORMAT_NV12:
Archit Taneja20fbb502012-08-22 17:04:48 +05301903 if (chroma_upscale) {
1904 /* UV is subsampled by 2 horizontally and vertically */
1905 orig_height >>= 1;
1906 orig_width >>= 1;
1907 } else {
1908 /* UV is downsampled by 2 horizontally and vertically */
1909 orig_height <<= 1;
1910 orig_width <<= 1;
1911 }
1912
Amber Jain0d66cbb2011-05-19 19:47:54 +05301913 break;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03001914 case DRM_FORMAT_YUYV:
1915 case DRM_FORMAT_UYVY:
Archit Taneja20fbb502012-08-22 17:04:48 +05301916 /* For YUV422 with 90/270 rotation, we don't upsample chroma */
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03001917 if (!drm_rotation_90_or_270(rotation)) {
Archit Taneja20fbb502012-08-22 17:04:48 +05301918 if (chroma_upscale)
1919 /* UV is subsampled by 2 horizontally */
1920 orig_width >>= 1;
1921 else
1922 /* UV is downsampled by 2 horizontally */
1923 orig_width <<= 1;
1924 }
1925
Amber Jain0d66cbb2011-05-19 19:47:54 +05301926 /* must use FIR for YUV422 if rotated */
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03001927 if ((rotation & DRM_MODE_ROTATE_MASK) != DRM_MODE_ROTATE_0)
Amber Jain0d66cbb2011-05-19 19:47:54 +05301928 scale_x = scale_y = true;
Archit Taneja20fbb502012-08-22 17:04:48 +05301929
Amber Jain0d66cbb2011-05-19 19:47:54 +05301930 break;
1931 default:
1932 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001933 return;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301934 }
1935
1936 if (out_width != orig_width)
1937 scale_x = true;
1938 if (out_height != orig_height)
1939 scale_y = true;
1940
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001941 dispc_ovl_set_scale_param(dispc, plane, orig_width, orig_height,
1942 out_width, out_height, five_taps,
1943 rotation, DISPC_COLOR_COMPONENT_UV);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301944
Archit Taneja2a5561b2012-07-16 16:37:45 +05301945 if (plane != OMAP_DSS_WB)
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001946 REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES2(plane),
Archit Taneja2a5561b2012-07-16 16:37:45 +05301947 (scale_x || scale_y) ? 1 : 0, 8, 8);
1948
Amber Jain0d66cbb2011-05-19 19:47:54 +05301949 /* set H scaling */
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001950 REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301951 /* set V scaling */
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001952 REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301953}
1954
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001955static void dispc_ovl_set_scaling(struct dispc_device *dispc,
1956 enum omap_plane_id plane,
1957 u16 orig_width, u16 orig_height,
1958 u16 out_width, u16 out_height,
1959 bool ilace, bool five_taps,
1960 bool fieldmode, u32 fourcc,
1961 u8 rotation)
Amber Jain0d66cbb2011-05-19 19:47:54 +05301962{
1963 BUG_ON(plane == OMAP_DSS_GFX);
1964
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001965 dispc_ovl_set_scaling_common(dispc, plane, orig_width, orig_height,
1966 out_width, out_height, ilace, five_taps,
1967 fieldmode, fourcc, rotation);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301968
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001969 dispc_ovl_set_scaling_uv(dispc, plane, orig_width, orig_height,
1970 out_width, out_height, ilace, five_taps,
1971 fieldmode, fourcc, rotation);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301972}
1973
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02001974static void dispc_ovl_set_rotation_attrs(struct dispc_device *dispc,
1975 enum omap_plane_id plane, u8 rotation,
1976 enum omap_dss_rotation_type rotation_type,
1977 u32 fourcc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001978{
Archit Taneja87a74842011-03-02 11:19:50 +05301979 bool row_repeat = false;
1980 int vidrot = 0;
1981
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03001982 /* Note: DSS HW rotates clockwise, DRM_MODE_ROTATE_* counter-clockwise */
Tomi Valkeinen41aff422017-05-04 11:31:56 +03001983 if (fourcc == DRM_FORMAT_YUYV || fourcc == DRM_FORMAT_UYVY) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001984
Tomi Valkeinen4eebb802017-05-16 12:05:24 +03001985 if (rotation & DRM_MODE_REFLECT_X) {
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03001986 switch (rotation & DRM_MODE_ROTATE_MASK) {
1987 case DRM_MODE_ROTATE_0:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001988 vidrot = 2;
1989 break;
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03001990 case DRM_MODE_ROTATE_90:
Tomi Valkeinen2add8d132017-05-16 15:25:45 +03001991 vidrot = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001992 break;
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03001993 case DRM_MODE_ROTATE_180:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001994 vidrot = 0;
1995 break;
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03001996 case DRM_MODE_ROTATE_270:
Tomi Valkeinen2add8d132017-05-16 15:25:45 +03001997 vidrot = 3;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001998 break;
1999 }
2000 } else {
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03002001 switch (rotation & DRM_MODE_ROTATE_MASK) {
2002 case DRM_MODE_ROTATE_0:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002003 vidrot = 0;
2004 break;
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03002005 case DRM_MODE_ROTATE_90:
2006 vidrot = 3;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002007 break;
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03002008 case DRM_MODE_ROTATE_180:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002009 vidrot = 2;
2010 break;
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03002011 case DRM_MODE_ROTATE_270:
2012 vidrot = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002013 break;
2014 }
2015 }
2016
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03002017 if (drm_rotation_90_or_270(rotation))
Archit Taneja87a74842011-03-02 11:19:50 +05302018 row_repeat = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002019 else
Archit Taneja87a74842011-03-02 11:19:50 +05302020 row_repeat = false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002021 }
Archit Taneja87a74842011-03-02 11:19:50 +05302022
Tomi Valkeinen3397cc62015-04-09 13:51:30 +03002023 /*
2024 * OMAP4/5 Errata i631:
2025 * NV12 in 1D mode must use ROTATION=1. Otherwise DSS will fetch extra
2026 * rows beyond the framebuffer, which may cause OCP error.
2027 */
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002028 if (fourcc == DRM_FORMAT_NV12 && rotation_type != OMAP_DSS_ROT_TILER)
Tomi Valkeinen3397cc62015-04-09 13:51:30 +03002029 vidrot = 1;
2030
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002031 REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
2032 if (dispc_has_feature(dispc, FEAT_ROWREPEATENABLE))
2033 REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES(plane),
Archit Taneja9b372c22011-05-06 11:45:49 +05302034 row_repeat ? 1 : 0, 18, 18);
Archit Tanejac35eeb22013-03-26 19:15:24 +05302035
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002036 if (dispc_ovl_color_mode_supported(dispc, plane, DRM_FORMAT_NV12)) {
Tomi Valkeinen6d862782016-08-29 11:15:49 +03002037 bool doublestride =
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002038 fourcc == DRM_FORMAT_NV12 &&
Tomi Valkeinen6d862782016-08-29 11:15:49 +03002039 rotation_type == OMAP_DSS_ROT_TILER &&
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03002040 !drm_rotation_90_or_270(rotation);
Tomi Valkeinen6d862782016-08-29 11:15:49 +03002041
Archit Tanejac35eeb22013-03-26 19:15:24 +05302042 /* DOUBLESTRIDE */
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002043 REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES(plane),
2044 doublestride, 22, 22);
Archit Tanejac35eeb22013-03-26 19:15:24 +05302045 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002046}
2047
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002048static int color_mode_to_bpp(u32 fourcc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002049{
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002050 switch (fourcc) {
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03002051 case DRM_FORMAT_NV12:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002052 return 8;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03002053 case DRM_FORMAT_RGBX4444:
2054 case DRM_FORMAT_RGB565:
2055 case DRM_FORMAT_ARGB4444:
2056 case DRM_FORMAT_YUYV:
2057 case DRM_FORMAT_UYVY:
2058 case DRM_FORMAT_RGBA4444:
2059 case DRM_FORMAT_XRGB4444:
2060 case DRM_FORMAT_ARGB1555:
2061 case DRM_FORMAT_XRGB1555:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002062 return 16;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03002063 case DRM_FORMAT_RGB888:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002064 return 24;
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03002065 case DRM_FORMAT_XRGB8888:
2066 case DRM_FORMAT_ARGB8888:
2067 case DRM_FORMAT_RGBA8888:
2068 case DRM_FORMAT_RGBX8888:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002069 return 32;
2070 default:
2071 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002072 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002073 }
2074}
2075
2076static s32 pixinc(int pixels, u8 ps)
2077{
2078 if (pixels == 1)
2079 return 1;
2080 else if (pixels > 1)
2081 return 1 + (pixels - 1) * ps;
2082 else if (pixels < 0)
2083 return 1 - (-pixels + 1) * ps;
2084 else
2085 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002086 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002087}
2088
Tomi Valkeinen517a8a952017-05-03 14:14:27 +03002089static void calc_offset(u16 screen_width, u16 width,
Laurent Pinchartd11e5c82018-02-11 15:07:34 +02002090 u32 fourcc, bool fieldmode, unsigned int field_offset,
2091 unsigned int *offset0, unsigned int *offset1,
Tomi Valkeinenc4df6e42017-05-15 11:09:25 +03002092 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim,
2093 enum omap_dss_rotation_type rotation_type, u8 rotation)
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302094{
2095 u8 ps;
2096
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002097 ps = color_mode_to_bpp(fourcc) / 8;
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302098
2099 DSSDBG("scrw %d, width %d\n", screen_width, width);
2100
Tomi Valkeinenc4df6e42017-05-15 11:09:25 +03002101 if (rotation_type == OMAP_DSS_ROT_TILER &&
2102 (fourcc == DRM_FORMAT_UYVY || fourcc == DRM_FORMAT_YUYV) &&
2103 drm_rotation_90_or_270(rotation)) {
2104 /*
2105 * HACK: ROW_INC needs to be calculated with TILER units.
2106 * We get such 'screen_width' that multiplying it with the
2107 * YUV422 pixel size gives the correct TILER container width.
2108 * However, 'width' is in pixels and multiplying it with YUV422
2109 * pixel size gives incorrect result. We thus multiply it here
2110 * with 2 to match the 32 bit TILER unit size.
2111 */
2112 width *= 2;
2113 }
2114
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302115 /*
2116 * field 0 = even field = bottom field
2117 * field 1 = odd field = top field
2118 */
Tomi Valkeinen185e23e2017-05-03 15:01:10 +03002119 *offset0 = field_offset * screen_width * ps;
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302120 *offset1 = 0;
Tomi Valkeinen185e23e2017-05-03 15:01:10 +03002121
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302122 *row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
2123 (fieldmode ? screen_width : 0), ps);
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002124 if (fourcc == DRM_FORMAT_YUYV || fourcc == DRM_FORMAT_UYVY)
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302125 *pix_inc = pixinc(x_predecim, 2 * ps);
2126 else
2127 *pix_inc = pixinc(x_predecim, ps);
2128}
2129
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302130/*
2131 * This function is used to avoid synclosts in OMAP3, because of some
2132 * undocumented horizontal position and timing related limitations.
2133 */
Tomi Valkeinen465ec132012-10-19 15:40:24 +03002134static int check_horiz_timing_omap3(unsigned long pclk, unsigned long lclk,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002135 const struct videomode *vm, u16 pos_x,
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002136 u16 width, u16 height, u16 out_width, u16 out_height,
2137 bool five_taps)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302138{
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002139 const int ds = DIV_ROUND_UP(height, out_height);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302140 unsigned long nonactive;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302141 static const u8 limits[3] = { 8, 10, 20 };
2142 u64 val, blank;
2143 int i;
2144
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002145 nonactive = vm->hactive + vm->hfront_porch + vm->hsync_len +
2146 vm->hback_porch - out_width;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302147
2148 i = 0;
2149 if (out_height < height)
2150 i++;
2151 if (out_width < width)
2152 i++;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002153 blank = div_u64((u64)(vm->hback_porch + vm->hsync_len + vm->hfront_porch) *
Peter Ujfalusi0a30e152016-09-22 14:06:49 +03002154 lclk, pclk);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302155 DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
2156 if (blank <= limits[i])
2157 return -EINVAL;
2158
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002159 /* FIXME add checks for 3-tap filter once the limitations are known */
2160 if (!five_taps)
2161 return 0;
2162
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302163 /*
2164 * Pixel data should be prepared before visible display point starts.
2165 * So, atleast DS-2 lines must have already been fetched by DISPC
2166 * during nonactive - pos_x period.
2167 */
2168 val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
2169 DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002170 val, max(0, ds - 2) * width);
2171 if (val < max(0, ds - 2) * width)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302172 return -EINVAL;
2173
2174 /*
2175 * All lines need to be refilled during the nonactive period of which
2176 * only one line can be loaded during the active period. So, atleast
2177 * DS - 1 lines should be loaded during nonactive period.
2178 */
2179 val = div_u64((u64)nonactive * lclk, pclk);
2180 DSSDBG("nonactive * pcd = %llu, max(0, DS - 1) * width = %d\n",
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002181 val, max(0, ds - 1) * width);
2182 if (val < max(0, ds - 1) * width)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302183 return -EINVAL;
2184
2185 return 0;
2186}
2187
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002188static unsigned long calc_core_clk_five_taps(unsigned long pclk,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002189 const struct videomode *vm, u16 width,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302190 u16 height, u16 out_width, u16 out_height,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002191 u32 fourcc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002192{
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302193 u32 core_clk = 0;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302194 u64 tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002195
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302196 if (height <= out_height && width <= out_width)
2197 return (unsigned long) pclk;
2198
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002199 if (height > out_height) {
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002200 unsigned int ppl = vm->hactive;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002201
Tomi Valkeinenc5829352015-04-10 12:48:36 +03002202 tmp = (u64)pclk * height * out_width;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002203 do_div(tmp, 2 * out_height * ppl);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302204 core_clk = tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002205
Ville Syrjälä2d9c5592010-01-08 11:56:41 +02002206 if (height > 2 * out_height) {
2207 if (ppl == out_width)
2208 return 0;
2209
Tomi Valkeinenc5829352015-04-10 12:48:36 +03002210 tmp = (u64)pclk * (height - 2 * out_height) * out_width;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002211 do_div(tmp, 2 * out_height * (ppl - out_width));
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302212 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002213 }
2214 }
2215
2216 if (width > out_width) {
Tomi Valkeinenc5829352015-04-10 12:48:36 +03002217 tmp = (u64)pclk * width;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002218 do_div(tmp, out_width);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302219 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002220
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002221 if (fourcc == DRM_FORMAT_XRGB8888)
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302222 core_clk <<= 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002223 }
2224
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302225 return core_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002226}
2227
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002228static unsigned long calc_core_clk_24xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302229 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302230{
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302231 if (height > out_height && width > out_width)
2232 return pclk * 4;
2233 else
2234 return pclk * 2;
2235}
2236
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002237static unsigned long calc_core_clk_34xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302238 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002239{
2240 unsigned int hf, vf;
2241
2242 /*
2243 * FIXME how to determine the 'A' factor
2244 * for the no downscaling case ?
2245 */
2246
2247 if (width > 3 * out_width)
2248 hf = 4;
2249 else if (width > 2 * out_width)
2250 hf = 3;
2251 else if (width > out_width)
2252 hf = 2;
2253 else
2254 hf = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002255 if (height > out_height)
2256 vf = 2;
2257 else
2258 vf = 1;
2259
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302260 return pclk * vf * hf;
2261}
2262
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002263static unsigned long calc_core_clk_44xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302264 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302265{
Archit Taneja8ba85302012-09-26 17:00:37 +05302266 /*
2267 * If the overlay/writeback is in mem to mem mode, there are no
2268 * downscaling limitations with respect to pixel clock, return 1 as
2269 * required core clock to represent that we have sufficient enough
2270 * core clock to do maximum downscaling
2271 */
2272 if (mem_to_mem)
2273 return 1;
2274
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302275 if (width > out_width)
2276 return DIV_ROUND_UP(pclk, out_width) * width;
2277 else
2278 return pclk;
2279}
2280
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002281static int dispc_ovl_calc_scaling_24xx(struct dispc_device *dispc,
2282 unsigned long pclk, unsigned long lclk,
2283 const struct videomode *vm,
2284 u16 width, u16 height,
2285 u16 out_width, u16 out_height,
2286 u32 fourcc, bool *five_taps,
2287 int *x_predecim, int *y_predecim,
2288 int *decim_x, int *decim_y,
2289 u16 pos_x, unsigned long *core_clk,
2290 bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302291{
2292 int error;
2293 u16 in_width, in_height;
2294 int min_factor = min(*decim_x, *decim_y);
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002295 const int maxsinglelinewidth = dispc->feat->max_line_width;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302296
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302297 *five_taps = false;
2298
2299 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002300 in_height = height / *decim_y;
2301 in_width = width / *decim_x;
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002302 *core_clk = dispc->feat->calc_core_clk(pclk, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302303 in_height, out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302304 error = (in_width > maxsinglelinewidth || !*core_clk ||
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002305 *core_clk > dispc_core_clk_rate(dispc));
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302306 if (error) {
2307 if (*decim_x == *decim_y) {
2308 *decim_x = min_factor;
2309 ++*decim_y;
2310 } else {
2311 swap(*decim_x, *decim_y);
2312 if (*decim_x < *decim_y)
2313 ++*decim_x;
2314 }
2315 }
2316 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2317
Tomi Valkeinen3ce17b42015-04-10 12:48:37 +03002318 if (error) {
2319 DSSERR("failed to find scaling settings\n");
2320 return -EINVAL;
2321 }
2322
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302323 if (in_width > maxsinglelinewidth) {
2324 DSSERR("Cannot scale max input width exceeded");
2325 return -EINVAL;
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302326 }
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302327 return 0;
2328}
2329
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002330static int dispc_ovl_calc_scaling_34xx(struct dispc_device *dispc,
2331 unsigned long pclk, unsigned long lclk,
2332 const struct videomode *vm,
2333 u16 width, u16 height,
2334 u16 out_width, u16 out_height,
2335 u32 fourcc, bool *five_taps,
2336 int *x_predecim, int *y_predecim,
2337 int *decim_x, int *decim_y,
2338 u16 pos_x, unsigned long *core_clk,
2339 bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302340{
2341 int error;
2342 u16 in_width, in_height;
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002343 const int maxsinglelinewidth = dispc->feat->max_line_width;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302344
2345 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002346 in_height = height / *decim_y;
2347 in_width = width / *decim_x;
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002348 *five_taps = in_height > out_height;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302349
2350 if (in_width > maxsinglelinewidth)
2351 if (in_height > out_height &&
2352 in_height < out_height * 2)
2353 *five_taps = false;
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002354again:
2355 if (*five_taps)
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002356 *core_clk = calc_core_clk_five_taps(pclk, vm,
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002357 in_width, in_height, out_width,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002358 out_height, fourcc);
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002359 else
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002360 *core_clk = dispc->feat->calc_core_clk(pclk, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302361 in_height, out_width, out_height,
2362 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302363
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002364 error = check_horiz_timing_omap3(pclk, lclk, vm,
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002365 pos_x, in_width, in_height, out_width,
2366 out_height, *five_taps);
2367 if (error && *five_taps) {
2368 *five_taps = false;
2369 goto again;
2370 }
2371
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302372 error = (error || in_width > maxsinglelinewidth * 2 ||
2373 (in_width > maxsinglelinewidth && *five_taps) ||
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002374 !*core_clk || *core_clk > dispc_core_clk_rate(dispc));
Tomi Valkeinenab6b2582015-03-17 15:31:10 +02002375
2376 if (!error) {
2377 /* verify that we're inside the limits of scaler */
2378 if (in_width / 4 > out_width)
2379 error = 1;
2380
2381 if (*five_taps) {
2382 if (in_height / 4 > out_height)
2383 error = 1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302384 } else {
Tomi Valkeinenab6b2582015-03-17 15:31:10 +02002385 if (in_height / 2 > out_height)
2386 error = 1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302387 }
2388 }
Tomi Valkeinenab6b2582015-03-17 15:31:10 +02002389
Tomi Valkeinen7059e3d2015-04-10 12:48:38 +03002390 if (error)
2391 ++*decim_y;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302392 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2393
Tomi Valkeinen3ce17b42015-04-10 12:48:37 +03002394 if (error) {
2395 DSSERR("failed to find scaling settings\n");
2396 return -EINVAL;
2397 }
2398
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002399 if (check_horiz_timing_omap3(pclk, lclk, vm, pos_x, in_width,
Tomi Valkeinenf5a73482015-03-17 15:31:09 +02002400 in_height, out_width, out_height, *five_taps)) {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302401 DSSERR("horizontal timing too tight\n");
2402 return -EINVAL;
2403 }
2404
2405 if (in_width > (maxsinglelinewidth * 2)) {
2406 DSSERR("Cannot setup scaling");
2407 DSSERR("width exceeds maximum width possible");
2408 return -EINVAL;
2409 }
2410
2411 if (in_width > maxsinglelinewidth && *five_taps) {
2412 DSSERR("cannot setup scaling with five taps");
2413 return -EINVAL;
2414 }
2415 return 0;
2416}
2417
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002418static int dispc_ovl_calc_scaling_44xx(struct dispc_device *dispc,
2419 unsigned long pclk, unsigned long lclk,
2420 const struct videomode *vm,
2421 u16 width, u16 height,
2422 u16 out_width, u16 out_height,
2423 u32 fourcc, bool *five_taps,
2424 int *x_predecim, int *y_predecim,
2425 int *decim_x, int *decim_y,
2426 u16 pos_x, unsigned long *core_clk,
2427 bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302428{
2429 u16 in_width, in_width_max;
2430 int decim_x_min = *decim_x;
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002431 u16 in_height = height / *decim_y;
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002432 const int maxsinglelinewidth = dispc->feat->max_line_width;
2433 const int maxdownscale = dispc->feat->max_downscale;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302434
Archit Taneja5d501082012-11-07 11:45:02 +05302435 if (mem_to_mem) {
2436 in_width_max = out_width * maxdownscale;
2437 } else {
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002438 in_width_max = dispc_core_clk_rate(dispc)
2439 / DIV_ROUND_UP(pclk, out_width);
Archit Taneja5d501082012-11-07 11:45:02 +05302440 }
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302441
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302442 *decim_x = DIV_ROUND_UP(width, in_width_max);
2443
2444 *decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
2445 if (*decim_x > *x_predecim)
2446 return -EINVAL;
2447
2448 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002449 in_width = width / *decim_x;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302450 } while (*decim_x <= *x_predecim &&
2451 in_width > maxsinglelinewidth && ++*decim_x);
2452
2453 if (in_width > maxsinglelinewidth) {
2454 DSSERR("Cannot scale width exceeds max line width");
2455 return -EINVAL;
2456 }
2457
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002458 if (*decim_x > 4 && fourcc != DRM_FORMAT_NV12) {
Jyri Sarha1b30ab02017-02-08 16:08:06 +02002459 /*
2460 * Let's disable all scaling that requires horizontal
2461 * decimation with higher factor than 4, until we have
2462 * better estimates of what we can and can not
2463 * do. However, NV12 color format appears to work Ok
2464 * with all decimation factors.
2465 *
2466 * When decimating horizontally by more that 4 the dss
2467 * is not able to fetch the data in burst mode. When
2468 * this happens it is hard to tell if there enough
2469 * bandwidth. Despite what theory says this appears to
2470 * be true also for 16-bit color formats.
2471 */
2472 DSSERR("Not enough bandwidth, too much downscaling (x-decimation factor %d > 4)", *decim_x);
2473
2474 return -EINVAL;
2475 }
2476
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002477 *core_clk = dispc->feat->calc_core_clk(pclk, in_width, in_height,
Archit Taneja8ba85302012-09-26 17:00:37 +05302478 out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302479 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002480}
2481
Tomi Valkeinene4c5ae72015-04-10 12:48:39 +03002482#define DIV_FRAC(dividend, divisor) \
2483 ((dividend) * 100 / (divisor) - ((dividend) / (divisor) * 100))
2484
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002485static int dispc_ovl_calc_scaling(struct dispc_device *dispc,
2486 unsigned long pclk, unsigned long lclk,
2487 enum omap_overlay_caps caps,
2488 const struct videomode *vm,
2489 u16 width, u16 height,
2490 u16 out_width, u16 out_height,
2491 u32 fourcc, bool *five_taps,
2492 int *x_predecim, int *y_predecim, u16 pos_x,
2493 enum omap_dss_rotation_type rotation_type,
2494 bool mem_to_mem)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302495{
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002496 const int maxdownscale = dispc->feat->max_downscale;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302497 const int max_decim_limit = 16;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302498 unsigned long core_clk = 0;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302499 int decim_x, decim_y, ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302500
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002501 if (width == out_width && height == out_height)
2502 return 0;
2503
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002504 if (!mem_to_mem && (pclk == 0 || vm->pixelclock == 0)) {
Tomi Valkeinen4e1d3ca2014-10-03 15:14:09 +00002505 DSSERR("cannot calculate scaling settings: pclk is zero\n");
2506 return -EINVAL;
2507 }
2508
Archit Taneja5b54ed32012-09-26 16:55:27 +05302509 if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002510 return -EINVAL;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302511
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002512 if (mem_to_mem) {
Archit Taneja1c031442012-11-07 11:45:03 +05302513 *x_predecim = *y_predecim = 1;
2514 } else {
2515 *x_predecim = max_decim_limit;
2516 *y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002517 dispc_has_feature(dispc, FEAT_BURST_2D)) ?
Archit Taneja1c031442012-11-07 11:45:03 +05302518 2 : max_decim_limit;
2519 }
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302520
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302521 decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
2522 decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);
2523
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302524 if (decim_x > *x_predecim || out_width > width * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302525 return -EINVAL;
2526
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302527 if (decim_y > *y_predecim || out_height > height * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302528 return -EINVAL;
2529
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002530 ret = dispc->feat->calc_scaling(dispc, pclk, lclk, vm, width, height,
2531 out_width, out_height, fourcc,
2532 five_taps, x_predecim, y_predecim,
2533 &decim_x, &decim_y, pos_x, &core_clk,
2534 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302535 if (ret)
2536 return ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302537
Tomi Valkeinene4c5ae72015-04-10 12:48:39 +03002538 DSSDBG("%dx%d -> %dx%d (%d.%02d x %d.%02d), decim %dx%d %dx%d (%d.%02d x %d.%02d), taps %d, req clk %lu, cur clk %lu\n",
2539 width, height,
2540 out_width, out_height,
2541 out_width / width, DIV_FRAC(out_width, width),
2542 out_height / height, DIV_FRAC(out_height, height),
2543
2544 decim_x, decim_y,
2545 width / decim_x, height / decim_y,
2546 out_width / (width / decim_x), DIV_FRAC(out_width, width / decim_x),
2547 out_height / (height / decim_y), DIV_FRAC(out_height, height / decim_y),
2548
2549 *five_taps ? 5 : 3,
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002550 core_clk, dispc_core_clk_rate(dispc));
Archit Taneja79ad75f2011-09-08 13:15:11 +05302551
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002552 if (!core_clk || core_clk > dispc_core_clk_rate(dispc)) {
Archit Taneja79ad75f2011-09-08 13:15:11 +05302553 DSSERR("failed to set up scaling, "
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302554 "required core clk rate = %lu Hz, "
2555 "current core clk rate = %lu Hz\n",
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002556 core_clk, dispc_core_clk_rate(dispc));
Archit Taneja79ad75f2011-09-08 13:15:11 +05302557 return -EINVAL;
2558 }
2559
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302560 *x_predecim = decim_x;
2561 *y_predecim = decim_y;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302562 return 0;
2563}
2564
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002565static int dispc_ovl_setup_common(struct dispc_device *dispc,
2566 enum omap_plane_id plane,
2567 enum omap_overlay_caps caps,
2568 u32 paddr, u32 p_uv_addr,
2569 u16 screen_width, int pos_x, int pos_y,
2570 u16 width, u16 height,
2571 u16 out_width, u16 out_height,
2572 u32 fourcc, u8 rotation, u8 zorder,
2573 u8 pre_mult_alpha, u8 global_alpha,
2574 enum omap_dss_rotation_type rotation_type,
2575 bool replication, const struct videomode *vm,
2576 bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002577{
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302578 bool five_taps = true;
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002579 bool fieldmode = false;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302580 int r, cconv = 0;
Laurent Pinchartd11e5c82018-02-11 15:07:34 +02002581 unsigned int offset0, offset1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002582 s32 row_inc;
2583 s32 pix_inc;
Archit Taneja6be0d732012-11-07 11:45:04 +05302584 u16 frame_width, frame_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002585 unsigned int field_offset = 0;
Archit Taneja84a880f2012-09-26 16:57:37 +05302586 u16 in_height = height;
2587 u16 in_width = width;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302588 int x_predecim = 1, y_predecim = 1;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002589 bool ilace = !!(vm->flags & DISPLAY_FLAGS_INTERLACED);
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002590 unsigned long pclk = dispc_plane_pclk_rate(dispc, plane);
2591 unsigned long lclk = dispc_plane_lclk_rate(dispc, plane);
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02002592
Tomi Valkeinene5666582014-11-28 14:34:15 +02002593 if (paddr == 0 && rotation_type != OMAP_DSS_ROT_TILER)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002594 return -EINVAL;
2595
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002596 if (format_is_yuv(fourcc) && (in_width & 1)) {
Tomi Valkeinen5edec142017-05-04 09:13:32 +03002597 DSSERR("input width %d is not even for YUV format\n", in_width);
2598 return -EINVAL;
Tomi Valkeinenc4661b32015-02-27 13:07:58 +02002599 }
2600
Archit Taneja84a880f2012-09-26 16:57:37 +05302601 out_width = out_width == 0 ? width : out_width;
2602 out_height = out_height == 0 ? height : out_height;
Tomi Valkeinencf073662011-11-03 16:08:27 +02002603
Archit Taneja84a880f2012-09-26 16:57:37 +05302604 if (ilace && height == out_height)
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002605 fieldmode = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002606
2607 if (ilace) {
2608 if (fieldmode)
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302609 in_height /= 2;
Archit Taneja8eeb7012012-08-22 12:33:49 +05302610 pos_y /= 2;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302611 out_height /= 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002612
2613 DSSDBG("adjusting for ilace: height %d, pos_y %d, "
Archit Taneja84a880f2012-09-26 16:57:37 +05302614 "out_height %d\n", in_height, pos_y,
2615 out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002616 }
2617
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002618 if (!dispc_ovl_color_mode_supported(dispc, plane, fourcc))
Archit Taneja8dad2ab2010-11-25 17:58:10 +05302619 return -EINVAL;
2620
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002621 r = dispc_ovl_calc_scaling(dispc, pclk, lclk, caps, vm, in_width,
2622 in_height, out_width, out_height, fourcc,
2623 &five_taps, &x_predecim, &y_predecim, pos_x,
2624 rotation_type, mem_to_mem);
Archit Taneja79ad75f2011-09-08 13:15:11 +05302625 if (r)
2626 return r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002627
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002628 in_width = in_width / x_predecim;
2629 in_height = in_height / y_predecim;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302630
Tomi Valkeinenc4661b32015-02-27 13:07:58 +02002631 if (x_predecim > 1 || y_predecim > 1)
2632 DSSDBG("predecimation %d x %x, new input size %d x %d\n",
2633 x_predecim, y_predecim, in_width, in_height);
2634
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002635 if (format_is_yuv(fourcc) && (in_width & 1)) {
Tomi Valkeinen5edec142017-05-04 09:13:32 +03002636 DSSDBG("predecimated input width is not even for YUV format\n");
2637 DSSDBG("adjusting input width %d -> %d\n",
2638 in_width, in_width & ~1);
Tomi Valkeinenc4661b32015-02-27 13:07:58 +02002639
Tomi Valkeinen5edec142017-05-04 09:13:32 +03002640 in_width &= ~1;
Tomi Valkeinenc4661b32015-02-27 13:07:58 +02002641 }
2642
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002643 if (format_is_yuv(fourcc))
Archit Taneja79ad75f2011-09-08 13:15:11 +05302644 cconv = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002645
2646 if (ilace && !fieldmode) {
2647 /*
2648 * when downscaling the bottom field may have to start several
2649 * source lines below the top field. Unfortunately ACCUI
2650 * registers will only hold the fractional part of the offset
2651 * so the integer part must be added to the base address of the
2652 * bottom field.
2653 */
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302654 if (!in_height || in_height == out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002655 field_offset = 0;
2656 else
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302657 field_offset = in_height / out_height / 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002658 }
2659
2660 /* Fields are independent but interleaved in memory. */
2661 if (fieldmode)
2662 field_offset = 1;
2663
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002664 offset0 = 0;
2665 offset1 = 0;
2666 row_inc = 0;
2667 pix_inc = 0;
2668
Archit Taneja6be0d732012-11-07 11:45:04 +05302669 if (plane == OMAP_DSS_WB) {
2670 frame_width = out_width;
2671 frame_height = out_height;
2672 } else {
2673 frame_width = in_width;
2674 frame_height = height;
2675 }
2676
Tomi Valkeinen517a8a952017-05-03 14:14:27 +03002677 calc_offset(screen_width, frame_width,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002678 fourcc, fieldmode, field_offset,
Tomi Valkeinen517a8a952017-05-03 14:14:27 +03002679 &offset0, &offset1, &row_inc, &pix_inc,
Tomi Valkeinenc4df6e42017-05-15 11:09:25 +03002680 x_predecim, y_predecim,
2681 rotation_type, rotation);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002682
2683 DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
2684 offset0, offset1, row_inc, pix_inc);
2685
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002686 dispc_ovl_set_color_mode(dispc, plane, fourcc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002687
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002688 dispc_ovl_configure_burst_type(dispc, plane, rotation_type);
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302689
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002690 if (dispc->feat->reverse_ilace_field_order)
Tomi Valkeinenb7536d62016-01-13 18:41:36 +02002691 swap(offset0, offset1);
2692
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002693 dispc_ovl_set_ba0(dispc, plane, paddr + offset0);
2694 dispc_ovl_set_ba1(dispc, plane, paddr + offset1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002695
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002696 if (fourcc == DRM_FORMAT_NV12) {
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002697 dispc_ovl_set_ba0_uv(dispc, plane, p_uv_addr + offset0);
2698 dispc_ovl_set_ba1_uv(dispc, plane, p_uv_addr + offset1);
Amber Jain0d66cbb2011-05-19 19:47:54 +05302699 }
2700
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002701 if (dispc->feat->last_pixel_inc_missing)
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03002702 row_inc += pix_inc - 1;
2703
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002704 dispc_ovl_set_row_inc(dispc, plane, row_inc);
2705 dispc_ovl_set_pix_inc(dispc, plane, pix_inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002706
Archit Taneja84a880f2012-09-26 16:57:37 +05302707 DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302708 in_height, out_width, out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002709
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002710 dispc_ovl_set_pos(dispc, plane, caps, pos_x, pos_y);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002711
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002712 dispc_ovl_set_input_size(dispc, plane, in_width, in_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002713
Archit Taneja5b54ed32012-09-26 16:55:27 +05302714 if (caps & OMAP_DSS_OVL_CAP_SCALE) {
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002715 dispc_ovl_set_scaling(dispc, plane, in_width, in_height,
2716 out_width, out_height, ilace, five_taps,
2717 fieldmode, fourcc, rotation);
2718 dispc_ovl_set_output_size(dispc, plane, out_width, out_height);
2719 dispc_ovl_set_vid_color_conv(dispc, plane, cconv);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002720 }
2721
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002722 dispc_ovl_set_rotation_attrs(dispc, plane, rotation, rotation_type,
2723 fourcc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002724
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002725 dispc_ovl_set_zorder(dispc, plane, caps, zorder);
2726 dispc_ovl_set_pre_mult_alpha(dispc, plane, caps, pre_mult_alpha);
2727 dispc_ovl_setup_global_alpha(dispc, plane, caps, global_alpha);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002728
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002729 dispc_ovl_enable_replication(dispc, plane, caps, replication);
Archit Tanejac3d925292011-09-14 11:52:54 +05302730
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002731 return 0;
2732}
2733
Laurent Pinchart50638ae2018-02-13 14:00:42 +02002734static int dispc_ovl_setup(struct dispc_device *dispc,
2735 enum omap_plane_id plane,
2736 const struct omap_overlay_info *oi,
2737 const struct videomode *vm, bool mem_to_mem,
2738 enum omap_channel channel)
Archit Taneja84a880f2012-09-26 16:57:37 +05302739{
2740 int r;
Laurent Pinchart50638ae2018-02-13 14:00:42 +02002741 enum omap_overlay_caps caps = dispc->feat->overlay_caps[plane];
Tomi Valkeinenbe2d68c2016-08-29 13:15:02 +03002742 const bool replication = true;
Archit Taneja84a880f2012-09-26 16:57:37 +05302743
Arnd Bergmann24f13a62014-04-24 13:28:18 +01002744 DSSDBG("dispc_ovl_setup %d, pa %pad, pa_uv %pad, sw %d, %d,%d, %dx%d ->"
Tomi Valkeinen4eebb802017-05-16 12:05:24 +03002745 " %dx%d, cmode %x, rot %d, chan %d repl %d\n",
Arnd Bergmann24f13a62014-04-24 13:28:18 +01002746 plane, &oi->paddr, &oi->p_uv_addr, oi->screen_width, oi->pos_x,
Archit Taneja84a880f2012-09-26 16:57:37 +05302747 oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
Tomi Valkeinen4eebb802017-05-16 12:05:24 +03002748 oi->fourcc, oi->rotation, channel, replication);
Archit Taneja84a880f2012-09-26 16:57:37 +05302749
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002750 dispc_ovl_set_channel_out(dispc, plane, channel);
Tomi Valkeinen49a30572017-02-17 12:30:07 +02002751
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002752 r = dispc_ovl_setup_common(dispc, plane, caps, oi->paddr, oi->p_uv_addr,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302753 oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002754 oi->out_width, oi->out_height, oi->fourcc, oi->rotation,
Tomi Valkeinen4eebb802017-05-16 12:05:24 +03002755 oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002756 oi->rotation_type, replication, vm, mem_to_mem);
Archit Taneja84a880f2012-09-26 16:57:37 +05302757
2758 return r;
2759}
2760
Laurent Pinchart8a7eda72018-02-13 14:00:43 +02002761int dispc_wb_setup(struct dispc_device *dispc,
2762 const struct omap_dss_writeback_info *wi,
2763 bool mem_to_mem, const struct videomode *vm)
Archit Taneja749feff2012-08-31 12:32:52 +05302764{
2765 int r;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302766 u32 l;
Jyri Sarha864050c2017-03-24 16:47:52 +02002767 enum omap_plane_id plane = OMAP_DSS_WB;
Archit Taneja749feff2012-08-31 12:32:52 +05302768 const int pos_x = 0, pos_y = 0;
2769 const u8 zorder = 0, global_alpha = 0;
Tomi Valkeinenbe2d68c2016-08-29 13:15:02 +03002770 const bool replication = true;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302771 bool truncation;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002772 int in_width = vm->hactive;
2773 int in_height = vm->vactive;
Archit Taneja749feff2012-08-31 12:32:52 +05302774 enum omap_overlay_caps caps =
2775 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA;
2776
2777 DSSDBG("dispc_wb_setup, pa %x, pa_uv %x, %d,%d -> %dx%d, cmode %x, "
Tomi Valkeinen4eebb802017-05-16 12:05:24 +03002778 "rot %d\n", wi->paddr, wi->p_uv_addr, in_width,
2779 in_height, wi->width, wi->height, wi->fourcc, wi->rotation);
Archit Taneja749feff2012-08-31 12:32:52 +05302780
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002781 r = dispc_ovl_setup_common(dispc, plane, caps, wi->paddr, wi->p_uv_addr,
Archit Taneja749feff2012-08-31 12:32:52 +05302782 wi->buf_width, pos_x, pos_y, in_width, in_height, wi->width,
Tomi Valkeinen4eebb802017-05-16 12:05:24 +03002783 wi->height, wi->fourcc, wi->rotation, zorder,
Archit Taneja749feff2012-08-31 12:32:52 +05302784 wi->pre_mult_alpha, global_alpha, wi->rotation_type,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002785 replication, vm, mem_to_mem);
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302786
Tomi Valkeinen41aff422017-05-04 11:31:56 +03002787 switch (wi->fourcc) {
Tomi Valkeinen3e1d65c2017-05-04 10:40:46 +03002788 case DRM_FORMAT_RGB565:
2789 case DRM_FORMAT_RGB888:
2790 case DRM_FORMAT_ARGB4444:
2791 case DRM_FORMAT_RGBA4444:
2792 case DRM_FORMAT_RGBX4444:
2793 case DRM_FORMAT_ARGB1555:
2794 case DRM_FORMAT_XRGB1555:
2795 case DRM_FORMAT_XRGB4444:
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302796 truncation = true;
2797 break;
2798 default:
2799 truncation = false;
2800 break;
2801 }
2802
2803 /* setup extra DISPC_WB_ATTRIBUTES */
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002804 l = dispc_read_reg(dispc, DISPC_OVL_ATTRIBUTES(plane));
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302805 l = FLD_MOD(l, truncation, 10, 10); /* TRUNCATIONENABLE */
2806 l = FLD_MOD(l, mem_to_mem, 19, 19); /* WRITEBACKMODE */
Tomi Valkeinen4c055ce2015-11-04 17:10:53 +02002807 if (mem_to_mem)
2808 l = FLD_MOD(l, 1, 26, 24); /* CAPTUREMODE */
Tomi Valkeinen98cd5792015-11-04 17:10:54 +02002809 else
2810 l = FLD_MOD(l, 0, 26, 24); /* CAPTUREMODE */
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002811 dispc_write_reg(dispc, DISPC_OVL_ATTRIBUTES(plane), l);
Archit Taneja749feff2012-08-31 12:32:52 +05302812
Tomi Valkeinen98cd5792015-11-04 17:10:54 +02002813 if (mem_to_mem) {
2814 /* WBDELAYCOUNT */
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002815 REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES2(plane), 0, 7, 0);
Tomi Valkeinen98cd5792015-11-04 17:10:54 +02002816 } else {
2817 int wbdelay;
2818
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03002819 wbdelay = min(vm->vfront_porch +
2820 vm->vsync_len + vm->vback_porch, (u32)255);
Tomi Valkeinen98cd5792015-11-04 17:10:54 +02002821
2822 /* WBDELAYCOUNT */
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002823 REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES2(plane), wbdelay, 7, 0);
Tomi Valkeinen98cd5792015-11-04 17:10:54 +02002824 }
2825
Archit Taneja749feff2012-08-31 12:32:52 +05302826 return r;
2827}
2828
Laurent Pinchart50638ae2018-02-13 14:00:42 +02002829static int dispc_ovl_enable(struct dispc_device *dispc,
2830 enum omap_plane_id plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002831{
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002832 DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
2833
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002834 REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002835
2836 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002837}
2838
Laurent Pinchart50638ae2018-02-13 14:00:42 +02002839static enum omap_dss_output_id
2840dispc_mgr_get_supported_outputs(struct dispc_device *dispc,
2841 enum omap_channel channel)
Tomi Valkeinen7b9cb5e2015-11-04 15:11:25 +02002842{
Laurent Pinchart50638ae2018-02-13 14:00:42 +02002843 return dss_get_supported_outputs(dispc->dss, channel);
Tomi Valkeinen7b9cb5e2015-11-04 15:11:25 +02002844}
Tomi Valkeinen7b9cb5e2015-11-04 15:11:25 +02002845
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002846static void dispc_lcd_enable_signal_polarity(struct dispc_device *dispc,
2847 bool act_high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002848{
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002849 if (!dispc_has_feature(dispc, FEAT_LCDENABLEPOL))
Archit Taneja6ced40b2010-12-02 11:27:13 +00002850 return;
2851
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002852 REG_FLD_MOD(dispc, DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002853}
2854
Laurent Pinchart8a7eda72018-02-13 14:00:43 +02002855void dispc_lcd_enable_signal(struct dispc_device *dispc, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002856{
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002857 if (!dispc_has_feature(dispc, FEAT_LCDENABLESIGNAL))
Archit Taneja6ced40b2010-12-02 11:27:13 +00002858 return;
2859
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002860 REG_FLD_MOD(dispc, DISPC_CONTROL, enable ? 1 : 0, 28, 28);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002861}
2862
Laurent Pinchart8a7eda72018-02-13 14:00:43 +02002863void dispc_pck_free_enable(struct dispc_device *dispc, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002864{
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002865 if (!dispc_has_feature(dispc, FEAT_PCKFREEENABLE))
Archit Taneja6ced40b2010-12-02 11:27:13 +00002866 return;
2867
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002868 REG_FLD_MOD(dispc, DISPC_CONTROL, enable ? 1 : 0, 27, 27);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002869}
2870
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002871static void dispc_mgr_enable_fifohandcheck(struct dispc_device *dispc,
2872 enum omap_channel channel,
2873 bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002874{
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002875 mgr_fld_write(dispc, channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002876}
2877
2878
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002879static void dispc_mgr_set_lcd_type_tft(struct dispc_device *dispc,
2880 enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002881{
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002882 mgr_fld_write(dispc, channel, DISPC_MGR_FLD_STNTFT, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002883}
2884
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002885static void dispc_set_loadmode(struct dispc_device *dispc,
2886 enum omap_dss_load_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002887{
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002888 REG_FLD_MOD(dispc, DISPC_CONFIG, mode, 2, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002889}
2890
2891
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002892static void dispc_mgr_set_default_color(struct dispc_device *dispc,
2893 enum omap_channel channel, u32 color)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002894{
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002895 dispc_write_reg(dispc, DISPC_DEFAULT_COLOR(channel), color);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002896}
2897
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002898static void dispc_mgr_set_trans_key(struct dispc_device *dispc,
2899 enum omap_channel ch,
2900 enum omap_dss_trans_key_type type,
2901 u32 trans_key)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002902{
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002903 mgr_fld_write(dispc, ch, DISPC_MGR_FLD_TCKSELECTION, type);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002904
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002905 dispc_write_reg(dispc, DISPC_TRANS_COLOR(ch), trans_key);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002906}
2907
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002908static void dispc_mgr_enable_trans_key(struct dispc_device *dispc,
2909 enum omap_channel ch, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002910{
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002911 mgr_fld_write(dispc, ch, DISPC_MGR_FLD_TCKENABLE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002912}
Archit Taneja11354dd2011-09-26 11:47:29 +05302913
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002914static void dispc_mgr_enable_alpha_fixed_zorder(struct dispc_device *dispc,
2915 enum omap_channel ch,
2916 bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002917{
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002918 if (!dispc_has_feature(dispc, FEAT_ALPHA_FIXED_ZORDER))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002919 return;
2920
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002921 if (ch == OMAP_DSS_CHANNEL_LCD)
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002922 REG_FLD_MOD(dispc, DISPC_CONFIG, enable, 18, 18);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002923 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002924 REG_FLD_MOD(dispc, DISPC_CONFIG, enable, 19, 19);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002925}
Archit Taneja11354dd2011-09-26 11:47:29 +05302926
Laurent Pinchart50638ae2018-02-13 14:00:42 +02002927static void dispc_mgr_setup(struct dispc_device *dispc,
2928 enum omap_channel channel,
2929 const struct omap_overlay_manager_info *info)
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002930{
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002931 dispc_mgr_set_default_color(dispc, channel, info->default_color);
2932 dispc_mgr_set_trans_key(dispc, channel, info->trans_key_type,
2933 info->trans_key);
2934 dispc_mgr_enable_trans_key(dispc, channel, info->trans_enabled);
2935 dispc_mgr_enable_alpha_fixed_zorder(dispc, channel,
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002936 info->partial_alpha_enabled);
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002937 if (dispc_has_feature(dispc, FEAT_CPR)) {
2938 dispc_mgr_enable_cpr(dispc, channel, info->cpr_enable);
2939 dispc_mgr_set_cpr_coef(dispc, channel, &info->cpr_coefs);
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002940 }
2941}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002942
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002943static void dispc_mgr_set_tft_data_lines(struct dispc_device *dispc,
2944 enum omap_channel channel,
2945 u8 data_lines)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002946{
2947 int code;
2948
2949 switch (data_lines) {
2950 case 12:
2951 code = 0;
2952 break;
2953 case 16:
2954 code = 1;
2955 break;
2956 case 18:
2957 code = 2;
2958 break;
2959 case 24:
2960 code = 3;
2961 break;
2962 default:
2963 BUG();
2964 return;
2965 }
2966
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002967 mgr_fld_write(dispc, channel, DISPC_MGR_FLD_TFTDATALINES, code);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002968}
2969
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002970static void dispc_mgr_set_io_pad_mode(struct dispc_device *dispc,
2971 enum dss_io_pad_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002972{
2973 u32 l;
Archit Taneja569969d2011-08-22 17:41:57 +05302974 int gpout0, gpout1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002975
2976 switch (mode) {
Archit Taneja569969d2011-08-22 17:41:57 +05302977 case DSS_IO_PAD_MODE_RESET:
2978 gpout0 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002979 gpout1 = 0;
2980 break;
Archit Taneja569969d2011-08-22 17:41:57 +05302981 case DSS_IO_PAD_MODE_RFBI:
2982 gpout0 = 1;
2983 gpout1 = 0;
2984 break;
2985 case DSS_IO_PAD_MODE_BYPASS:
2986 gpout0 = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002987 gpout1 = 1;
2988 break;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002989 default:
2990 BUG();
2991 return;
2992 }
2993
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002994 l = dispc_read_reg(dispc, DISPC_CONTROL);
Archit Taneja569969d2011-08-22 17:41:57 +05302995 l = FLD_MOD(l, gpout0, 15, 15);
2996 l = FLD_MOD(l, gpout1, 16, 16);
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02002997 dispc_write_reg(dispc, DISPC_CONTROL, l);
Archit Taneja569969d2011-08-22 17:41:57 +05302998}
2999
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003000static void dispc_mgr_enable_stallmode(struct dispc_device *dispc,
3001 enum omap_channel channel, bool enable)
Archit Taneja569969d2011-08-22 17:41:57 +05303002{
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003003 mgr_fld_write(dispc, channel, DISPC_MGR_FLD_STALLMODE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003004}
3005
Laurent Pinchart50638ae2018-02-13 14:00:42 +02003006static void dispc_mgr_set_lcd_config(struct dispc_device *dispc,
3007 enum omap_channel channel,
3008 const struct dss_lcd_mgr_config *config)
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03003009{
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003010 dispc_mgr_set_io_pad_mode(dispc, config->io_pad_mode);
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03003011
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003012 dispc_mgr_enable_stallmode(dispc, channel, config->stallmode);
3013 dispc_mgr_enable_fifohandcheck(dispc, channel, config->fifohandcheck);
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03003014
Laurent Pinchart8a7eda72018-02-13 14:00:43 +02003015 dispc_mgr_set_clock_div(dispc, channel, &config->clock_info);
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03003016
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003017 dispc_mgr_set_tft_data_lines(dispc, channel, config->video_port_width);
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03003018
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003019 dispc_lcd_enable_signal_polarity(dispc, config->lcden_sig_polarity);
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03003020
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003021 dispc_mgr_set_lcd_type_tft(dispc, channel);
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03003022}
3023
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003024static bool _dispc_mgr_size_ok(struct dispc_device *dispc,
3025 u16 width, u16 height)
Archit Taneja8f366162012-04-16 12:53:44 +05303026{
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003027 return width <= dispc->feat->mgr_width_max &&
3028 height <= dispc->feat->mgr_height_max;
Archit Taneja8f366162012-04-16 12:53:44 +05303029}
3030
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003031static bool _dispc_lcd_timings_ok(struct dispc_device *dispc,
3032 int hsync_len, int hfp, int hbp,
3033 int vsw, int vfp, int vbp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003034{
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003035 if (hsync_len < 1 || hsync_len > dispc->feat->sw_max ||
3036 hfp < 1 || hfp > dispc->feat->hp_max ||
3037 hbp < 1 || hbp > dispc->feat->hp_max ||
3038 vsw < 1 || vsw > dispc->feat->sw_max ||
3039 vfp < 0 || vfp > dispc->feat->vp_max ||
3040 vbp < 0 || vbp > dispc->feat->vp_max)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303041 return false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003042 return true;
3043}
3044
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003045static bool _dispc_mgr_pclk_ok(struct dispc_device *dispc,
3046 enum omap_channel channel,
3047 unsigned long pclk)
Archit Tanejaca5ca692013-03-26 19:15:22 +05303048{
3049 if (dss_mgr_is_lcd(channel))
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003050 return pclk <= dispc->feat->max_lcd_pclk;
Archit Tanejaca5ca692013-03-26 19:15:22 +05303051 else
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003052 return pclk <= dispc->feat->max_tv_pclk;
Archit Tanejaca5ca692013-03-26 19:15:22 +05303053}
3054
Laurent Pinchart8a7eda72018-02-13 14:00:43 +02003055bool dispc_mgr_timings_ok(struct dispc_device *dispc, enum omap_channel channel,
3056 const struct videomode *vm)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003057{
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003058 if (!_dispc_mgr_size_ok(dispc, vm->hactive, vm->vactive))
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003059 return false;
Archit Taneja8f366162012-04-16 12:53:44 +05303060
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003061 if (!_dispc_mgr_pclk_ok(dispc, channel, vm->pixelclock))
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003062 return false;
Archit Tanejaca5ca692013-03-26 19:15:22 +05303063
3064 if (dss_mgr_is_lcd(channel)) {
Tomi Valkeinenbeb83842014-06-05 11:35:10 +03003065 /* TODO: OMAP4+ supports interlace for LCD outputs */
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003066 if (vm->flags & DISPLAY_FLAGS_INTERLACED)
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003067 return false;
Tomi Valkeinenbeb83842014-06-05 11:35:10 +03003068
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003069 if (!_dispc_lcd_timings_ok(dispc, vm->hsync_len,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003070 vm->hfront_porch, vm->hback_porch,
3071 vm->vsync_len, vm->vfront_porch,
3072 vm->vback_porch))
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003073 return false;
Archit Tanejaca5ca692013-03-26 19:15:22 +05303074 }
Archit Taneja8f366162012-04-16 12:53:44 +05303075
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003076 return true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003077}
3078
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003079static void _dispc_mgr_set_lcd_timings(struct dispc_device *dispc,
3080 enum omap_channel channel,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003081 const struct videomode *vm)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003082{
Archit Taneja655e2942012-06-21 10:37:43 +05303083 u32 timing_h, timing_v, l;
Tomi Valkeinened351882014-10-02 17:58:49 +00003084 bool onoff, rf, ipc, vs, hs, de;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003085
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003086 timing_h = FLD_VAL(vm->hsync_len - 1, dispc->feat->sw_start, 0) |
3087 FLD_VAL(vm->hfront_porch - 1, dispc->feat->fp_start, 8) |
3088 FLD_VAL(vm->hback_porch - 1, dispc->feat->bp_start, 20);
3089 timing_v = FLD_VAL(vm->vsync_len - 1, dispc->feat->sw_start, 0) |
3090 FLD_VAL(vm->vfront_porch, dispc->feat->fp_start, 8) |
3091 FLD_VAL(vm->vback_porch, dispc->feat->bp_start, 20);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003092
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003093 dispc_write_reg(dispc, DISPC_TIMING_H(channel), timing_h);
3094 dispc_write_reg(dispc, DISPC_TIMING_V(channel), timing_v);
Archit Taneja655e2942012-06-21 10:37:43 +05303095
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003096 if (vm->flags & DISPLAY_FLAGS_VSYNC_HIGH)
Tomi Valkeinened351882014-10-02 17:58:49 +00003097 vs = false;
Peter Ujfalusi6b44cd22016-09-22 14:06:57 +03003098 else
3099 vs = true;
Tomi Valkeinened351882014-10-02 17:58:49 +00003100
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003101 if (vm->flags & DISPLAY_FLAGS_HSYNC_HIGH)
Tomi Valkeinened351882014-10-02 17:58:49 +00003102 hs = false;
Peter Ujfalusi6b44cd22016-09-22 14:06:57 +03003103 else
3104 hs = true;
Tomi Valkeinened351882014-10-02 17:58:49 +00003105
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003106 if (vm->flags & DISPLAY_FLAGS_DE_HIGH)
Tomi Valkeinened351882014-10-02 17:58:49 +00003107 de = false;
Peter Ujfalusi3fa3ab42016-09-22 14:06:58 +03003108 else
3109 de = true;
Tomi Valkeinened351882014-10-02 17:58:49 +00003110
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003111 if (vm->flags & DISPLAY_FLAGS_PIXDATA_POSEDGE)
Archit Taneja655e2942012-06-21 10:37:43 +05303112 ipc = false;
Peter Ujfalusif149e172016-09-22 14:07:00 +03003113 else
Archit Taneja655e2942012-06-21 10:37:43 +05303114 ipc = true;
Archit Taneja655e2942012-06-21 10:37:43 +05303115
Tomi Valkeinen7a163602014-10-02 17:58:48 +00003116 /* always use the 'rf' setting */
3117 onoff = true;
3118
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003119 if (vm->flags & DISPLAY_FLAGS_SYNC_POSEDGE)
Archit Taneja655e2942012-06-21 10:37:43 +05303120 rf = true;
Peter Ujfalusid34afb72016-09-22 14:07:01 +03003121 else
3122 rf = false;
Archit Taneja655e2942012-06-21 10:37:43 +05303123
Tomi Valkeinend80e02e2014-04-25 11:46:16 +03003124 l = FLD_VAL(onoff, 17, 17) |
3125 FLD_VAL(rf, 16, 16) |
Tomi Valkeinened351882014-10-02 17:58:49 +00003126 FLD_VAL(de, 15, 15) |
Tomi Valkeinend80e02e2014-04-25 11:46:16 +03003127 FLD_VAL(ipc, 14, 14) |
Tomi Valkeinened351882014-10-02 17:58:49 +00003128 FLD_VAL(hs, 13, 13) |
3129 FLD_VAL(vs, 12, 12);
Tomi Valkeinend80e02e2014-04-25 11:46:16 +03003130
Tomi Valkeinene5f80912015-10-21 13:08:59 +03003131 /* always set ALIGN bit when available */
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003132 if (dispc->feat->supports_sync_align)
Tomi Valkeinene5f80912015-10-21 13:08:59 +03003133 l |= (1 << 18);
3134
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003135 dispc_write_reg(dispc, DISPC_POL_FREQ(channel), l);
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00003136
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003137 if (dispc->syscon_pol) {
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00003138 const int shifts[] = {
3139 [OMAP_DSS_CHANNEL_LCD] = 0,
3140 [OMAP_DSS_CHANNEL_LCD2] = 1,
3141 [OMAP_DSS_CHANNEL_LCD3] = 2,
3142 };
3143
3144 u32 mask, val;
3145
3146 mask = (1 << 0) | (1 << 3) | (1 << 6);
3147 val = (rf << 0) | (ipc << 3) | (onoff << 6);
3148
3149 mask <<= 16 + shifts[channel];
3150 val <<= 16 + shifts[channel];
3151
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003152 regmap_update_bits(dispc->syscon_pol, dispc->syscon_pol_offset,
3153 mask, val);
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00003154 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003155}
3156
Tomi Valkeinen956d4f92016-11-23 13:23:42 +02003157static int vm_flag_to_int(enum display_flags flags, enum display_flags high,
3158 enum display_flags low)
3159{
3160 if (flags & high)
3161 return 1;
3162 if (flags & low)
3163 return -1;
3164 return 0;
3165}
3166
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003167/* change name to mode? */
Laurent Pinchart50638ae2018-02-13 14:00:42 +02003168static void dispc_mgr_set_timings(struct dispc_device *dispc,
3169 enum omap_channel channel,
3170 const struct videomode *vm)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003171{
Laurent Pinchartd11e5c82018-02-11 15:07:34 +02003172 unsigned int xtot, ytot;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003173 unsigned long ht, vt;
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003174 struct videomode t = *vm;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003175
Peter Ujfalusifb7f3c42016-09-22 14:06:47 +03003176 DSSDBG("channel %d xres %u yres %u\n", channel, t.hactive, t.vactive);
Archit Tanejac51d9212012-04-16 12:53:43 +05303177
Laurent Pinchart8a7eda72018-02-13 14:00:43 +02003178 if (!dispc_mgr_timings_ok(dispc, channel, &t)) {
Archit Taneja8f366162012-04-16 12:53:44 +05303179 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003180 return;
3181 }
Archit Tanejac51d9212012-04-16 12:53:43 +05303182
Archit Tanejadd88b7a2012-06-29 14:41:30 +05303183 if (dss_mgr_is_lcd(channel)) {
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003184 _dispc_mgr_set_lcd_timings(dispc, channel, &t);
Archit Tanejac51d9212012-04-16 12:53:43 +05303185
Peter Ujfalusia85f4a82016-09-22 14:06:50 +03003186 xtot = t.hactive + t.hfront_porch + t.hsync_len + t.hback_porch;
Peter Ujfalusi458540c2016-09-22 14:06:53 +03003187 ytot = t.vactive + t.vfront_porch + t.vsync_len + t.vback_porch;
Archit Tanejac51d9212012-04-16 12:53:43 +05303188
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003189 ht = vm->pixelclock / xtot;
3190 vt = vm->pixelclock / xtot / ytot;
Archit Tanejac51d9212012-04-16 12:53:43 +05303191
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03003192 DSSDBG("pck %lu\n", vm->pixelclock);
Peter Ujfalusi4dc22502016-09-22 14:06:48 +03003193 DSSDBG("hsync_len %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
Peter Ujfalusia85f4a82016-09-22 14:06:50 +03003194 t.hsync_len, t.hfront_porch, t.hback_porch,
Peter Ujfalusi458540c2016-09-22 14:06:53 +03003195 t.vsync_len, t.vfront_porch, t.vback_porch);
Archit Taneja655e2942012-06-21 10:37:43 +05303196 DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
Tomi Valkeinen956d4f92016-11-23 13:23:42 +02003197 vm_flag_to_int(t.flags, DISPLAY_FLAGS_VSYNC_HIGH, DISPLAY_FLAGS_VSYNC_LOW),
3198 vm_flag_to_int(t.flags, DISPLAY_FLAGS_HSYNC_HIGH, DISPLAY_FLAGS_HSYNC_LOW),
3199 vm_flag_to_int(t.flags, DISPLAY_FLAGS_PIXDATA_POSEDGE, DISPLAY_FLAGS_PIXDATA_NEGEDGE),
3200 vm_flag_to_int(t.flags, DISPLAY_FLAGS_DE_HIGH, DISPLAY_FLAGS_DE_LOW),
3201 vm_flag_to_int(t.flags, DISPLAY_FLAGS_SYNC_POSEDGE, DISPLAY_FLAGS_SYNC_NEGEDGE));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003202
Archit Tanejac51d9212012-04-16 12:53:43 +05303203 DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
Archit Taneja2aefad42012-05-18 14:36:54 +05303204 } else {
Peter Ujfalusi53058292016-09-22 14:06:55 +03003205 if (t.flags & DISPLAY_FLAGS_INTERLACED)
Peter Ujfalusifb7f3c42016-09-22 14:06:47 +03003206 t.vactive /= 2;
Tomi Valkeinen3a38ed532016-01-13 18:41:31 +02003207
Laurent Pinchart50638ae2018-02-13 14:00:42 +02003208 if (dispc->feat->supports_double_pixel)
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003209 REG_FLD_MOD(dispc, DISPC_CONTROL,
Peter Ujfalusi531efb32016-09-22 14:06:59 +03003210 !!(t.flags & DISPLAY_FLAGS_DOUBLECLK),
3211 19, 17);
Archit Tanejac51d9212012-04-16 12:53:43 +05303212 }
Archit Taneja8f366162012-04-16 12:53:44 +05303213
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003214 dispc_mgr_set_size(dispc, channel, t.hactive, t.vactive);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003215}
3216
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003217static void dispc_mgr_set_lcd_divisor(struct dispc_device *dispc,
3218 enum omap_channel channel, u16 lck_div,
3219 u16 pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003220{
3221 BUG_ON(lck_div < 1);
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003222 BUG_ON(pck_div < 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003223
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003224 dispc_write_reg(dispc, DISPC_DIVISORo(channel),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003225 FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003226
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003227 if (!dispc_has_feature(dispc, FEAT_CORE_CLK_DIV) &&
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003228 channel == OMAP_DSS_CHANNEL_LCD)
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003229 dispc->core_clk_rate = dispc_fclk_rate(dispc) / lck_div;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003230}
3231
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003232static void dispc_mgr_get_lcd_divisor(struct dispc_device *dispc,
3233 enum omap_channel channel, int *lck_div,
3234 int *pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003235{
3236 u32 l;
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003237 l = dispc_read_reg(dispc, DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003238 *lck_div = FLD_GET(l, 23, 16);
3239 *pck_div = FLD_GET(l, 7, 0);
3240}
3241
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003242static unsigned long dispc_fclk_rate(struct dispc_device *dispc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003243{
Tomi Valkeinenef03b402016-05-18 13:52:14 +03003244 unsigned long r;
3245 enum dss_clk_source src;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003246
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003247 src = dss_get_dispc_clk_source(dispc->dss);
Tomi Valkeinenef03b402016-05-18 13:52:14 +03003248
3249 if (src == DSS_CLK_SRC_FCK) {
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003250 r = dss_get_dispc_clk_rate(dispc->dss);
Tomi Valkeinenef03b402016-05-18 13:52:14 +03003251 } else {
3252 struct dss_pll *pll;
Laurent Pinchartd11e5c82018-02-11 15:07:34 +02003253 unsigned int clkout_idx;
Tomi Valkeinen93550922014-12-31 11:25:48 +02003254
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003255 pll = dss_pll_find_by_src(dispc->dss, src);
Tomi Valkeinenef03b402016-05-18 13:52:14 +03003256 clkout_idx = dss_pll_get_clkout_idx_for_src(src);
Tomi Valkeinen93550922014-12-31 11:25:48 +02003257
Tomi Valkeinenef03b402016-05-18 13:52:14 +03003258 r = pll->cinfo.clkout[clkout_idx];
Taneja, Archit66534e82011-03-08 05:50:34 -06003259 }
3260
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003261 return r;
3262}
3263
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003264static unsigned long dispc_mgr_lclk_rate(struct dispc_device *dispc,
3265 enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003266{
3267 int lcd;
3268 unsigned long r;
Tomi Valkeinen01575772016-05-17 16:08:34 +03003269 enum dss_clk_source src;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003270
Tomi Valkeinen01575772016-05-17 16:08:34 +03003271 /* for TV, LCLK rate is the FCLK rate */
3272 if (!dss_mgr_is_lcd(channel))
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003273 return dispc_fclk_rate(dispc);
Tomi Valkeinen01575772016-05-17 16:08:34 +03003274
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003275 src = dss_get_lcd_clk_source(dispc->dss, channel);
Tomi Valkeinen01575772016-05-17 16:08:34 +03003276
3277 if (src == DSS_CLK_SRC_FCK) {
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003278 r = dss_get_dispc_clk_rate(dispc->dss);
Tomi Valkeinen01575772016-05-17 16:08:34 +03003279 } else {
3280 struct dss_pll *pll;
Laurent Pinchartd11e5c82018-02-11 15:07:34 +02003281 unsigned int clkout_idx;
Tomi Valkeinen01575772016-05-17 16:08:34 +03003282
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003283 pll = dss_pll_find_by_src(dispc->dss, src);
Tomi Valkeinen01575772016-05-17 16:08:34 +03003284 clkout_idx = dss_pll_get_clkout_idx_for_src(src);
3285
3286 r = pll->cinfo.clkout[clkout_idx];
Taneja, Architea751592011-03-08 05:50:35 -06003287 }
Tomi Valkeinen01575772016-05-17 16:08:34 +03003288
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003289 lcd = REG_GET(dispc, DISPC_DIVISORo(channel), 23, 16);
Tomi Valkeinen01575772016-05-17 16:08:34 +03003290
3291 return r / lcd;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003292}
3293
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003294static unsigned long dispc_mgr_pclk_rate(struct dispc_device *dispc,
3295 enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003296{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003297 unsigned long r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003298
Archit Tanejadd88b7a2012-06-29 14:41:30 +05303299 if (dss_mgr_is_lcd(channel)) {
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303300 int pcd;
3301 u32 l;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003302
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003303 l = dispc_read_reg(dispc, DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003304
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303305 pcd = FLD_GET(l, 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003306
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003307 r = dispc_mgr_lclk_rate(dispc, channel);
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303308
3309 return r / pcd;
3310 } else {
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003311 return dispc->tv_pclk_rate;
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303312 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003313}
3314
Laurent Pinchart8a7eda72018-02-13 14:00:43 +02003315void dispc_set_tv_pclk(struct dispc_device *dispc, unsigned long pclk)
Tomi Valkeinen5391e872013-05-16 10:44:13 +03003316{
Laurent Pinchart8a7eda72018-02-13 14:00:43 +02003317 dispc->tv_pclk_rate = pclk;
Tomi Valkeinen5391e872013-05-16 10:44:13 +03003318}
3319
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003320static unsigned long dispc_core_clk_rate(struct dispc_device *dispc)
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05303321{
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003322 return dispc->core_clk_rate;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05303323}
3324
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003325static unsigned long dispc_plane_pclk_rate(struct dispc_device *dispc,
3326 enum omap_plane_id plane)
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303327{
Tomi Valkeinen251886d2012-11-15 13:20:02 +02003328 enum omap_channel channel;
3329
3330 if (plane == OMAP_DSS_WB)
3331 return 0;
3332
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003333 channel = dispc_ovl_get_channel_out(dispc, plane);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303334
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003335 return dispc_mgr_pclk_rate(dispc, channel);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303336}
3337
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003338static unsigned long dispc_plane_lclk_rate(struct dispc_device *dispc,
3339 enum omap_plane_id plane)
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303340{
Tomi Valkeinen251886d2012-11-15 13:20:02 +02003341 enum omap_channel channel;
3342
3343 if (plane == OMAP_DSS_WB)
3344 return 0;
3345
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003346 channel = dispc_ovl_get_channel_out(dispc, plane);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303347
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003348 return dispc_mgr_lclk_rate(dispc, channel);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303349}
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003350
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003351static void dispc_dump_clocks_channel(struct dispc_device *dispc,
3352 struct seq_file *s,
3353 enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003354{
3355 int lcd, pcd;
Tomi Valkeinendc0352d2016-05-17 13:45:09 +03003356 enum dss_clk_source lcd_clk_src;
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303357
3358 seq_printf(s, "- %s -\n", mgr_desc[channel].name);
3359
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003360 lcd_clk_src = dss_get_lcd_clk_source(dispc->dss, channel);
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303361
Tomi Valkeinen557a1542016-05-17 13:49:18 +03003362 seq_printf(s, "%s clk source = %s\n", mgr_desc[channel].name,
Tomi Valkeinen407bd562016-05-17 13:50:55 +03003363 dss_get_clk_source_name(lcd_clk_src));
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303364
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003365 dispc_mgr_get_lcd_divisor(dispc, channel, &lcd, &pcd);
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303366
3367 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003368 dispc_mgr_lclk_rate(dispc, channel), lcd);
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303369 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003370 dispc_mgr_pclk_rate(dispc, channel), pcd);
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303371}
3372
Laurent Pinchart8a7eda72018-02-13 14:00:43 +02003373void dispc_dump_clocks(struct dispc_device *dispc, struct seq_file *s)
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303374{
Laurent Pinchart8a7eda72018-02-13 14:00:43 +02003375 enum dss_clk_source dispc_clk_src;
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303376 int lcd;
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003377 u32 l;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003378
Laurent Pinchart8a7eda72018-02-13 14:00:43 +02003379 if (dispc_runtime_get(dispc))
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003380 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003381
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003382 seq_printf(s, "- DISPC -\n");
3383
Laurent Pinchart8a7eda72018-02-13 14:00:43 +02003384 dispc_clk_src = dss_get_dispc_clk_source(dispc->dss);
Tomi Valkeinen557a1542016-05-17 13:49:18 +03003385 seq_printf(s, "dispc fclk source = %s\n",
Tomi Valkeinen407bd562016-05-17 13:50:55 +03003386 dss_get_clk_source_name(dispc_clk_src));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003387
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003388 seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate(dispc));
Sumit Semwal2a205f32010-12-02 11:27:12 +00003389
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003390 if (dispc_has_feature(dispc, FEAT_CORE_CLK_DIV)) {
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003391 seq_printf(s, "- DISPC-CORE-CLK -\n");
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003392 l = dispc_read_reg(dispc, DISPC_DIVISOR);
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003393 lcd = FLD_GET(l, 23, 16);
3394
3395 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003396 (dispc_fclk_rate(dispc)/lcd), lcd);
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003397 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003398
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003399 dispc_dump_clocks_channel(dispc, s, OMAP_DSS_CHANNEL_LCD);
Taneja, Architea751592011-03-08 05:50:35 -06003400
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003401 if (dispc_has_feature(dispc, FEAT_MGR_LCD2))
3402 dispc_dump_clocks_channel(dispc, s, OMAP_DSS_CHANNEL_LCD2);
3403 if (dispc_has_feature(dispc, FEAT_MGR_LCD3))
3404 dispc_dump_clocks_channel(dispc, s, OMAP_DSS_CHANNEL_LCD3);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003405
Laurent Pinchart8a7eda72018-02-13 14:00:43 +02003406 dispc_runtime_put(dispc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003407}
3408
Laurent Pinchartf33656e2018-02-13 14:00:29 +02003409static int dispc_dump_regs(struct seq_file *s, void *p)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003410{
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003411 struct dispc_device *dispc = s->private;
Archit Taneja4dd2da12011-08-05 19:06:01 +05303412 int i, j;
3413 const char *mgr_names[] = {
3414 [OMAP_DSS_CHANNEL_LCD] = "LCD",
3415 [OMAP_DSS_CHANNEL_DIGIT] = "TV",
3416 [OMAP_DSS_CHANNEL_LCD2] = "LCD2",
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303417 [OMAP_DSS_CHANNEL_LCD3] = "LCD3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303418 };
3419 const char *ovl_names[] = {
3420 [OMAP_DSS_GFX] = "GFX",
3421 [OMAP_DSS_VIDEO1] = "VID1",
3422 [OMAP_DSS_VIDEO2] = "VID2",
Archit Tanejab8c095b2011-09-13 18:20:33 +05303423 [OMAP_DSS_VIDEO3] = "VID3",
Tomi Valkeinen06c525f2015-11-04 17:10:42 +02003424 [OMAP_DSS_WB] = "WB",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303425 };
3426 const char **p_names;
3427
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003428#define DUMPREG(dispc, r) \
3429 seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(dispc, r))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003430
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003431 if (dispc_runtime_get(dispc))
Laurent Pinchartf33656e2018-02-13 14:00:29 +02003432 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003433
Archit Taneja5010be82011-08-05 19:06:00 +05303434 /* DISPC common registers */
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003435 DUMPREG(dispc, DISPC_REVISION);
3436 DUMPREG(dispc, DISPC_SYSCONFIG);
3437 DUMPREG(dispc, DISPC_SYSSTATUS);
3438 DUMPREG(dispc, DISPC_IRQSTATUS);
3439 DUMPREG(dispc, DISPC_IRQENABLE);
3440 DUMPREG(dispc, DISPC_CONTROL);
3441 DUMPREG(dispc, DISPC_CONFIG);
3442 DUMPREG(dispc, DISPC_CAPABLE);
3443 DUMPREG(dispc, DISPC_LINE_STATUS);
3444 DUMPREG(dispc, DISPC_LINE_NUMBER);
3445 if (dispc_has_feature(dispc, FEAT_ALPHA_FIXED_ZORDER) ||
3446 dispc_has_feature(dispc, FEAT_ALPHA_FREE_ZORDER))
3447 DUMPREG(dispc, DISPC_GLOBAL_ALPHA);
3448 if (dispc_has_feature(dispc, FEAT_MGR_LCD2)) {
3449 DUMPREG(dispc, DISPC_CONTROL2);
3450 DUMPREG(dispc, DISPC_CONFIG2);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003451 }
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003452 if (dispc_has_feature(dispc, FEAT_MGR_LCD3)) {
3453 DUMPREG(dispc, DISPC_CONTROL3);
3454 DUMPREG(dispc, DISPC_CONFIG3);
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303455 }
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003456 if (dispc_has_feature(dispc, FEAT_MFLAG))
3457 DUMPREG(dispc, DISPC_GLOBAL_MFLAG_ATTRIBUTE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003458
Archit Taneja5010be82011-08-05 19:06:00 +05303459#undef DUMPREG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003460
Archit Taneja5010be82011-08-05 19:06:00 +05303461#define DISPC_REG(i, name) name(i)
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003462#define DUMPREG(dispc, i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
Tomi Valkeinen311d5ce2012-09-28 13:58:14 +03003463 (int)(48 - strlen(#r) - strlen(p_names[i])), " ", \
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003464 dispc_read_reg(dispc, DISPC_REG(i, r)))
Archit Taneja5010be82011-08-05 19:06:00 +05303465
Archit Taneja4dd2da12011-08-05 19:06:01 +05303466 p_names = mgr_names;
Archit Taneja5010be82011-08-05 19:06:00 +05303467
Archit Taneja4dd2da12011-08-05 19:06:01 +05303468 /* DISPC channel specific registers */
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003469 for (i = 0; i < dispc_get_num_mgrs(dispc); i++) {
3470 DUMPREG(dispc, i, DISPC_DEFAULT_COLOR);
3471 DUMPREG(dispc, i, DISPC_TRANS_COLOR);
3472 DUMPREG(dispc, i, DISPC_SIZE_MGR);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003473
Archit Taneja4dd2da12011-08-05 19:06:01 +05303474 if (i == OMAP_DSS_CHANNEL_DIGIT)
3475 continue;
Archit Taneja5010be82011-08-05 19:06:00 +05303476
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003477 DUMPREG(dispc, i, DISPC_TIMING_H);
3478 DUMPREG(dispc, i, DISPC_TIMING_V);
3479 DUMPREG(dispc, i, DISPC_POL_FREQ);
3480 DUMPREG(dispc, i, DISPC_DIVISORo);
Archit Taneja5010be82011-08-05 19:06:00 +05303481
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003482 DUMPREG(dispc, i, DISPC_DATA_CYCLE1);
3483 DUMPREG(dispc, i, DISPC_DATA_CYCLE2);
3484 DUMPREG(dispc, i, DISPC_DATA_CYCLE3);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003485
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003486 if (dispc_has_feature(dispc, FEAT_CPR)) {
3487 DUMPREG(dispc, i, DISPC_CPR_COEF_R);
3488 DUMPREG(dispc, i, DISPC_CPR_COEF_G);
3489 DUMPREG(dispc, i, DISPC_CPR_COEF_B);
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003490 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003491 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003492
Archit Taneja4dd2da12011-08-05 19:06:01 +05303493 p_names = ovl_names;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003494
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003495 for (i = 0; i < dispc_get_num_ovls(dispc); i++) {
3496 DUMPREG(dispc, i, DISPC_OVL_BA0);
3497 DUMPREG(dispc, i, DISPC_OVL_BA1);
3498 DUMPREG(dispc, i, DISPC_OVL_POSITION);
3499 DUMPREG(dispc, i, DISPC_OVL_SIZE);
3500 DUMPREG(dispc, i, DISPC_OVL_ATTRIBUTES);
3501 DUMPREG(dispc, i, DISPC_OVL_FIFO_THRESHOLD);
3502 DUMPREG(dispc, i, DISPC_OVL_FIFO_SIZE_STATUS);
3503 DUMPREG(dispc, i, DISPC_OVL_ROW_INC);
3504 DUMPREG(dispc, i, DISPC_OVL_PIXEL_INC);
Tomi Valkeinenaba837a2014-09-29 20:46:16 +00003505
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003506 if (dispc_has_feature(dispc, FEAT_PRELOAD))
3507 DUMPREG(dispc, i, DISPC_OVL_PRELOAD);
3508 if (dispc_has_feature(dispc, FEAT_MFLAG))
3509 DUMPREG(dispc, i, DISPC_OVL_MFLAG_THRESHOLD);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003510
Archit Taneja4dd2da12011-08-05 19:06:01 +05303511 if (i == OMAP_DSS_GFX) {
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003512 DUMPREG(dispc, i, DISPC_OVL_WINDOW_SKIP);
3513 DUMPREG(dispc, i, DISPC_OVL_TABLE_BA);
Archit Taneja4dd2da12011-08-05 19:06:01 +05303514 continue;
3515 }
3516
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003517 DUMPREG(dispc, i, DISPC_OVL_FIR);
3518 DUMPREG(dispc, i, DISPC_OVL_PICTURE_SIZE);
3519 DUMPREG(dispc, i, DISPC_OVL_ACCU0);
3520 DUMPREG(dispc, i, DISPC_OVL_ACCU1);
3521 if (dispc_has_feature(dispc, FEAT_HANDLE_UV_SEPARATE)) {
3522 DUMPREG(dispc, i, DISPC_OVL_BA0_UV);
3523 DUMPREG(dispc, i, DISPC_OVL_BA1_UV);
3524 DUMPREG(dispc, i, DISPC_OVL_FIR2);
3525 DUMPREG(dispc, i, DISPC_OVL_ACCU2_0);
3526 DUMPREG(dispc, i, DISPC_OVL_ACCU2_1);
Archit Taneja4dd2da12011-08-05 19:06:01 +05303527 }
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003528 if (dispc_has_feature(dispc, FEAT_ATTR2))
3529 DUMPREG(dispc, i, DISPC_OVL_ATTRIBUTES2);
Archit Taneja5010be82011-08-05 19:06:00 +05303530 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003531
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003532 if (dispc->feat->has_writeback) {
Tomi Valkeinen06c525f2015-11-04 17:10:42 +02003533 i = OMAP_DSS_WB;
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003534 DUMPREG(dispc, i, DISPC_OVL_BA0);
3535 DUMPREG(dispc, i, DISPC_OVL_BA1);
3536 DUMPREG(dispc, i, DISPC_OVL_SIZE);
3537 DUMPREG(dispc, i, DISPC_OVL_ATTRIBUTES);
3538 DUMPREG(dispc, i, DISPC_OVL_FIFO_THRESHOLD);
3539 DUMPREG(dispc, i, DISPC_OVL_FIFO_SIZE_STATUS);
3540 DUMPREG(dispc, i, DISPC_OVL_ROW_INC);
3541 DUMPREG(dispc, i, DISPC_OVL_PIXEL_INC);
Tomi Valkeinen06c525f2015-11-04 17:10:42 +02003542
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003543 if (dispc_has_feature(dispc, FEAT_MFLAG))
3544 DUMPREG(dispc, i, DISPC_OVL_MFLAG_THRESHOLD);
Tomi Valkeinen06c525f2015-11-04 17:10:42 +02003545
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003546 DUMPREG(dispc, i, DISPC_OVL_FIR);
3547 DUMPREG(dispc, i, DISPC_OVL_PICTURE_SIZE);
3548 DUMPREG(dispc, i, DISPC_OVL_ACCU0);
3549 DUMPREG(dispc, i, DISPC_OVL_ACCU1);
3550 if (dispc_has_feature(dispc, FEAT_HANDLE_UV_SEPARATE)) {
3551 DUMPREG(dispc, i, DISPC_OVL_BA0_UV);
3552 DUMPREG(dispc, i, DISPC_OVL_BA1_UV);
3553 DUMPREG(dispc, i, DISPC_OVL_FIR2);
3554 DUMPREG(dispc, i, DISPC_OVL_ACCU2_0);
3555 DUMPREG(dispc, i, DISPC_OVL_ACCU2_1);
Tomi Valkeinen06c525f2015-11-04 17:10:42 +02003556 }
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003557 if (dispc_has_feature(dispc, FEAT_ATTR2))
3558 DUMPREG(dispc, i, DISPC_OVL_ATTRIBUTES2);
Tomi Valkeinen06c525f2015-11-04 17:10:42 +02003559 }
3560
Archit Taneja5010be82011-08-05 19:06:00 +05303561#undef DISPC_REG
3562#undef DUMPREG
3563
3564#define DISPC_REG(plane, name, i) name(plane, i)
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003565#define DUMPREG(dispc, plane, name, i) \
Archit Taneja4dd2da12011-08-05 19:06:01 +05303566 seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
Tomi Valkeinen311d5ce2012-09-28 13:58:14 +03003567 (int)(46 - strlen(#name) - strlen(p_names[plane])), " ", \
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003568 dispc_read_reg(dispc, DISPC_REG(plane, name, i)))
Archit Taneja5010be82011-08-05 19:06:00 +05303569
Archit Taneja4dd2da12011-08-05 19:06:01 +05303570 /* Video pipeline coefficient registers */
Archit Taneja5010be82011-08-05 19:06:00 +05303571
Archit Taneja4dd2da12011-08-05 19:06:01 +05303572 /* start from OMAP_DSS_VIDEO1 */
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003573 for (i = 1; i < dispc_get_num_ovls(dispc); i++) {
Archit Taneja4dd2da12011-08-05 19:06:01 +05303574 for (j = 0; j < 8; j++)
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003575 DUMPREG(dispc, i, DISPC_OVL_FIR_COEF_H, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303576
Archit Taneja4dd2da12011-08-05 19:06:01 +05303577 for (j = 0; j < 8; j++)
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003578 DUMPREG(dispc, i, DISPC_OVL_FIR_COEF_HV, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303579
Archit Taneja4dd2da12011-08-05 19:06:01 +05303580 for (j = 0; j < 5; j++)
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003581 DUMPREG(dispc, i, DISPC_OVL_CONV_COEF, j);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003582
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003583 if (dispc_has_feature(dispc, FEAT_FIR_COEF_V)) {
Archit Taneja4dd2da12011-08-05 19:06:01 +05303584 for (j = 0; j < 8; j++)
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003585 DUMPREG(dispc, i, DISPC_OVL_FIR_COEF_V, j);
Archit Taneja4dd2da12011-08-05 19:06:01 +05303586 }
Amber Jainab5ca072011-05-19 19:47:53 +05303587
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003588 if (dispc_has_feature(dispc, FEAT_HANDLE_UV_SEPARATE)) {
Archit Taneja4dd2da12011-08-05 19:06:01 +05303589 for (j = 0; j < 8; j++)
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003590 DUMPREG(dispc, i, DISPC_OVL_FIR_COEF_H2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303591
Archit Taneja4dd2da12011-08-05 19:06:01 +05303592 for (j = 0; j < 8; j++)
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003593 DUMPREG(dispc, i, DISPC_OVL_FIR_COEF_HV2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303594
Archit Taneja4dd2da12011-08-05 19:06:01 +05303595 for (j = 0; j < 8; j++)
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003596 DUMPREG(dispc, i, DISPC_OVL_FIR_COEF_V2, j);
Archit Taneja4dd2da12011-08-05 19:06:01 +05303597 }
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003598 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003599
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003600 dispc_runtime_put(dispc);
Archit Taneja5010be82011-08-05 19:06:00 +05303601
3602#undef DISPC_REG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003603#undef DUMPREG
Laurent Pinchartf33656e2018-02-13 14:00:29 +02003604
3605 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003606}
3607
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003608/* calculate clock rates using dividers in cinfo */
Laurent Pinchart8a7eda72018-02-13 14:00:43 +02003609int dispc_calc_clock_rates(struct dispc_device *dispc,
3610 unsigned long dispc_fclk_rate,
3611 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003612{
3613 if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
3614 return -EINVAL;
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003615 if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003616 return -EINVAL;
3617
3618 cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
3619 cinfo->pck = cinfo->lck / cinfo->pck_div;
3620
3621 return 0;
3622}
3623
Laurent Pinchart8a7eda72018-02-13 14:00:43 +02003624bool dispc_div_calc(struct dispc_device *dispc, unsigned long dispc_freq,
3625 unsigned long pck_min, unsigned long pck_max,
3626 dispc_div_calc_func func, void *data)
Tomi Valkeinen7c284e62013-03-05 16:32:08 +02003627{
3628 int lckd, lckd_start, lckd_stop;
3629 int pckd, pckd_start, pckd_stop;
3630 unsigned long pck, lck;
3631 unsigned long lck_max;
3632 unsigned long pckd_hw_min, pckd_hw_max;
Laurent Pinchartd11e5c82018-02-11 15:07:34 +02003633 unsigned int min_fck_per_pck;
Tomi Valkeinen7c284e62013-03-05 16:32:08 +02003634 unsigned long fck;
3635
3636#ifdef CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK
3637 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
3638#else
3639 min_fck_per_pck = 0;
3640#endif
3641
Laurent Pinchart8a7eda72018-02-13 14:00:43 +02003642 pckd_hw_min = dispc->feat->min_pcd;
Laurent Pinchartc4ff6ea2017-08-05 01:44:16 +03003643 pckd_hw_max = 255;
Tomi Valkeinen7c284e62013-03-05 16:32:08 +02003644
Laurent Pinchart8a7eda72018-02-13 14:00:43 +02003645 lck_max = dss_get_max_fck_rate(dispc->dss);
Tomi Valkeinen7c284e62013-03-05 16:32:08 +02003646
3647 pck_min = pck_min ? pck_min : 1;
3648 pck_max = pck_max ? pck_max : ULONG_MAX;
3649
Laurent Pinchartc4ff6ea2017-08-05 01:44:16 +03003650 lckd_start = max(DIV_ROUND_UP(dispc_freq, lck_max), 1ul);
3651 lckd_stop = min(dispc_freq / pck_min, 255ul);
Tomi Valkeinen7c284e62013-03-05 16:32:08 +02003652
3653 for (lckd = lckd_start; lckd <= lckd_stop; ++lckd) {
Laurent Pinchartc4ff6ea2017-08-05 01:44:16 +03003654 lck = dispc_freq / lckd;
Tomi Valkeinen7c284e62013-03-05 16:32:08 +02003655
3656 pckd_start = max(DIV_ROUND_UP(lck, pck_max), pckd_hw_min);
3657 pckd_stop = min(lck / pck_min, pckd_hw_max);
3658
3659 for (pckd = pckd_start; pckd <= pckd_stop; ++pckd) {
3660 pck = lck / pckd;
3661
3662 /*
3663 * For OMAP2/3 the DISPC fclk is the same as LCD's logic
3664 * clock, which means we're configuring DISPC fclk here
3665 * also. Thus we need to use the calculated lck. For
3666 * OMAP4+ the DISPC fclk is a separate clock.
3667 */
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003668 if (dispc_has_feature(dispc, FEAT_CORE_CLK_DIV))
3669 fck = dispc_core_clk_rate(dispc);
Tomi Valkeinen7c284e62013-03-05 16:32:08 +02003670 else
3671 fck = lck;
3672
3673 if (fck < pck * min_fck_per_pck)
3674 continue;
3675
3676 if (func(lckd, pckd, lck, pck, data))
3677 return true;
3678 }
3679 }
3680
3681 return false;
3682}
3683
Laurent Pinchart8a7eda72018-02-13 14:00:43 +02003684void dispc_mgr_set_clock_div(struct dispc_device *dispc,
3685 enum omap_channel channel,
3686 const struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003687{
3688 DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
3689 DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
3690
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003691 dispc_mgr_set_lcd_divisor(dispc, channel, cinfo->lck_div,
3692 cinfo->pck_div);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003693}
3694
Laurent Pinchart8a7eda72018-02-13 14:00:43 +02003695int dispc_mgr_get_clock_div(struct dispc_device *dispc,
3696 enum omap_channel channel,
3697 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003698{
3699 unsigned long fck;
3700
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003701 fck = dispc_fclk_rate(dispc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003702
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003703 cinfo->lck_div = REG_GET(dispc, DISPC_DIVISORo(channel), 23, 16);
3704 cinfo->pck_div = REG_GET(dispc, DISPC_DIVISORo(channel), 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003705
3706 cinfo->lck = fck / cinfo->lck_div;
3707 cinfo->pck = cinfo->lck / cinfo->pck_div;
3708
3709 return 0;
3710}
3711
Laurent Pinchart50638ae2018-02-13 14:00:42 +02003712static u32 dispc_read_irqstatus(struct dispc_device *dispc)
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003713{
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003714 return dispc_read_reg(dispc, DISPC_IRQSTATUS);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003715}
3716
Laurent Pinchart50638ae2018-02-13 14:00:42 +02003717static void dispc_clear_irqstatus(struct dispc_device *dispc, u32 mask)
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003718{
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003719 dispc_write_reg(dispc, DISPC_IRQSTATUS, mask);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003720}
3721
Laurent Pinchart50638ae2018-02-13 14:00:42 +02003722static void dispc_write_irqenable(struct dispc_device *dispc, u32 mask)
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003723{
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003724 u32 old_mask = dispc_read_reg(dispc, DISPC_IRQENABLE);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003725
3726 /* clear the irqstatus for newly enabled irqs */
Laurent Pinchart50638ae2018-02-13 14:00:42 +02003727 dispc_clear_irqstatus(dispc, (mask ^ old_mask) & mask);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003728
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003729 dispc_write_reg(dispc, DISPC_IRQENABLE, mask);
Tomi Valkeinen2e953d82017-02-20 13:18:38 +02003730
3731 /* flush posted write */
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003732 dispc_read_reg(dispc, DISPC_IRQENABLE);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003733}
3734
Laurent Pinchart8a7eda72018-02-13 14:00:43 +02003735void dispc_enable_sidle(struct dispc_device *dispc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003736{
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003737 /* SIDLEMODE: smart idle */
3738 REG_FLD_MOD(dispc, DISPC_SYSCONFIG, 2, 4, 3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003739}
3740
Laurent Pinchart8a7eda72018-02-13 14:00:43 +02003741void dispc_disable_sidle(struct dispc_device *dispc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003742{
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003743 REG_FLD_MOD(dispc, DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003744}
3745
Laurent Pinchart50638ae2018-02-13 14:00:42 +02003746static u32 dispc_mgr_gamma_size(struct dispc_device *dispc,
3747 enum omap_channel channel)
Jyri Sarhaacc3a232016-06-07 15:09:15 +03003748{
3749 const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
3750
Laurent Pinchart50638ae2018-02-13 14:00:42 +02003751 if (!dispc->feat->has_gamma_table)
Jyri Sarhaacc3a232016-06-07 15:09:15 +03003752 return 0;
3753
3754 return gdesc->len;
3755}
Jyri Sarhaacc3a232016-06-07 15:09:15 +03003756
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003757static void dispc_mgr_write_gamma_table(struct dispc_device *dispc,
3758 enum omap_channel channel)
Jyri Sarhaacc3a232016-06-07 15:09:15 +03003759{
3760 const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003761 u32 *table = dispc->gamma_table[channel];
Jyri Sarhaacc3a232016-06-07 15:09:15 +03003762 unsigned int i;
3763
3764 DSSDBG("%s: channel %d\n", __func__, channel);
3765
3766 for (i = 0; i < gdesc->len; ++i) {
3767 u32 v = table[i];
3768
3769 if (gdesc->has_index)
3770 v |= i << 24;
3771 else if (i == 0)
3772 v |= 1 << 31;
3773
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003774 dispc_write_reg(dispc, gdesc->reg, v);
Jyri Sarhaacc3a232016-06-07 15:09:15 +03003775 }
3776}
3777
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003778static void dispc_restore_gamma_tables(struct dispc_device *dispc)
Jyri Sarhaacc3a232016-06-07 15:09:15 +03003779{
3780 DSSDBG("%s()\n", __func__);
3781
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003782 if (!dispc->feat->has_gamma_table)
Jyri Sarhaacc3a232016-06-07 15:09:15 +03003783 return;
3784
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003785 dispc_mgr_write_gamma_table(dispc, OMAP_DSS_CHANNEL_LCD);
Jyri Sarhaacc3a232016-06-07 15:09:15 +03003786
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003787 dispc_mgr_write_gamma_table(dispc, OMAP_DSS_CHANNEL_DIGIT);
Jyri Sarhaacc3a232016-06-07 15:09:15 +03003788
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003789 if (dispc_has_feature(dispc, FEAT_MGR_LCD2))
3790 dispc_mgr_write_gamma_table(dispc, OMAP_DSS_CHANNEL_LCD2);
Jyri Sarhaacc3a232016-06-07 15:09:15 +03003791
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003792 if (dispc_has_feature(dispc, FEAT_MGR_LCD3))
3793 dispc_mgr_write_gamma_table(dispc, OMAP_DSS_CHANNEL_LCD3);
Jyri Sarhaacc3a232016-06-07 15:09:15 +03003794}
3795
3796static const struct drm_color_lut dispc_mgr_gamma_default_lut[] = {
3797 { .red = 0, .green = 0, .blue = 0, },
3798 { .red = U16_MAX, .green = U16_MAX, .blue = U16_MAX, },
3799};
3800
Laurent Pinchart50638ae2018-02-13 14:00:42 +02003801static void dispc_mgr_set_gamma(struct dispc_device *dispc,
3802 enum omap_channel channel,
3803 const struct drm_color_lut *lut,
3804 unsigned int length)
Jyri Sarhaacc3a232016-06-07 15:09:15 +03003805{
3806 const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
Laurent Pinchart50638ae2018-02-13 14:00:42 +02003807 u32 *table = dispc->gamma_table[channel];
Jyri Sarhaacc3a232016-06-07 15:09:15 +03003808 uint i;
3809
3810 DSSDBG("%s: channel %d, lut len %u, hw len %u\n", __func__,
3811 channel, length, gdesc->len);
3812
Laurent Pinchart50638ae2018-02-13 14:00:42 +02003813 if (!dispc->feat->has_gamma_table)
Jyri Sarhaacc3a232016-06-07 15:09:15 +03003814 return;
3815
3816 if (lut == NULL || length < 2) {
3817 lut = dispc_mgr_gamma_default_lut;
3818 length = ARRAY_SIZE(dispc_mgr_gamma_default_lut);
3819 }
3820
3821 for (i = 0; i < length - 1; ++i) {
3822 uint first = i * (gdesc->len - 1) / (length - 1);
3823 uint last = (i + 1) * (gdesc->len - 1) / (length - 1);
3824 uint w = last - first;
3825 u16 r, g, b;
3826 uint j;
3827
3828 if (w == 0)
3829 continue;
3830
3831 for (j = 0; j <= w; j++) {
3832 r = (lut[i].red * (w - j) + lut[i+1].red * j) / w;
3833 g = (lut[i].green * (w - j) + lut[i+1].green * j) / w;
3834 b = (lut[i].blue * (w - j) + lut[i+1].blue * j) / w;
3835
3836 r >>= 16 - gdesc->bits;
3837 g >>= 16 - gdesc->bits;
3838 b >>= 16 - gdesc->bits;
3839
3840 table[first + j] = (r << (gdesc->bits * 2)) |
3841 (g << gdesc->bits) | b;
3842 }
3843 }
3844
Laurent Pinchart50638ae2018-02-13 14:00:42 +02003845 if (dispc->is_enabled)
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003846 dispc_mgr_write_gamma_table(dispc, channel);
Jyri Sarhaacc3a232016-06-07 15:09:15 +03003847}
Jyri Sarhaacc3a232016-06-07 15:09:15 +03003848
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003849static int dispc_init_gamma_tables(struct dispc_device *dispc)
Jyri Sarhaacc3a232016-06-07 15:09:15 +03003850{
3851 int channel;
3852
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003853 if (!dispc->feat->has_gamma_table)
Jyri Sarhaacc3a232016-06-07 15:09:15 +03003854 return 0;
3855
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003856 for (channel = 0; channel < ARRAY_SIZE(dispc->gamma_table); channel++) {
Jyri Sarhaacc3a232016-06-07 15:09:15 +03003857 const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
3858 u32 *gt;
3859
3860 if (channel == OMAP_DSS_CHANNEL_LCD2 &&
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003861 !dispc_has_feature(dispc, FEAT_MGR_LCD2))
Jyri Sarhaacc3a232016-06-07 15:09:15 +03003862 continue;
3863
3864 if (channel == OMAP_DSS_CHANNEL_LCD3 &&
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003865 !dispc_has_feature(dispc, FEAT_MGR_LCD3))
Jyri Sarhaacc3a232016-06-07 15:09:15 +03003866 continue;
3867
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003868 gt = devm_kmalloc_array(&dispc->pdev->dev, gdesc->len,
3869 sizeof(u32), GFP_KERNEL);
Jyri Sarhaacc3a232016-06-07 15:09:15 +03003870 if (!gt)
3871 return -ENOMEM;
3872
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003873 dispc->gamma_table[channel] = gt;
Jyri Sarhaacc3a232016-06-07 15:09:15 +03003874
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003875 dispc_mgr_set_gamma(dispc, channel, NULL, 0);
Jyri Sarhaacc3a232016-06-07 15:09:15 +03003876 }
3877 return 0;
3878}
3879
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003880static void _omap_dispc_initial_config(struct dispc_device *dispc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003881{
3882 u32 l;
3883
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003884 /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003885 if (dispc_has_feature(dispc, FEAT_CORE_CLK_DIV)) {
3886 l = dispc_read_reg(dispc, DISPC_DIVISOR);
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003887 /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
3888 l = FLD_MOD(l, 1, 0, 0);
3889 l = FLD_MOD(l, 1, 23, 16);
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003890 dispc_write_reg(dispc, DISPC_DIVISOR, l);
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003891
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003892 dispc->core_clk_rate = dispc_fclk_rate(dispc);
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003893 }
3894
Jyri Sarhaacc3a232016-06-07 15:09:15 +03003895 /* Use gamma table mode, instead of palette mode */
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003896 if (dispc->feat->has_gamma_table)
3897 REG_FLD_MOD(dispc, DISPC_CONFIG, 1, 3, 3);
Jyri Sarhaacc3a232016-06-07 15:09:15 +03003898
3899 /* For older DSS versions (FEAT_FUNCGATED) this enables
3900 * func-clock auto-gating. For newer versions
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003901 * (dispc->feat->has_gamma_table) this enables tv-out gamma tables.
Jyri Sarhaacc3a232016-06-07 15:09:15 +03003902 */
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003903 if (dispc_has_feature(dispc, FEAT_FUNCGATED) ||
3904 dispc->feat->has_gamma_table)
3905 REG_FLD_MOD(dispc, DISPC_CONFIG, 1, 9, 9);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003906
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003907 dispc_setup_color_conv_coef(dispc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003908
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003909 dispc_set_loadmode(dispc, OMAP_DSS_LOAD_FRAME_ONLY);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003910
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003911 dispc_init_fifos(dispc);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03003912
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003913 dispc_configure_burst_sizes(dispc);
Archit Taneja54128702011-09-08 11:29:17 +05303914
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003915 dispc_ovl_enable_zorder_planes(dispc);
Archit Tanejad0df9a22013-03-26 19:15:25 +05303916
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003917 if (dispc->feat->mstandby_workaround)
3918 REG_FLD_MOD(dispc, DISPC_MSTANDBY_CTRL, 1, 0, 0);
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00003919
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02003920 if (dispc_has_feature(dispc, FEAT_MFLAG))
3921 dispc_init_mflag(dispc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003922}
3923
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03003924static const enum dispc_feature_id omap2_dispc_features_list[] = {
3925 FEAT_LCDENABLEPOL,
3926 FEAT_LCDENABLESIGNAL,
3927 FEAT_PCKFREEENABLE,
3928 FEAT_FUNCGATED,
3929 FEAT_ROWREPEATENABLE,
3930 FEAT_RESIZECONF,
3931};
3932
3933static const enum dispc_feature_id omap3_dispc_features_list[] = {
3934 FEAT_LCDENABLEPOL,
3935 FEAT_LCDENABLESIGNAL,
3936 FEAT_PCKFREEENABLE,
3937 FEAT_FUNCGATED,
3938 FEAT_LINEBUFFERSPLIT,
3939 FEAT_ROWREPEATENABLE,
3940 FEAT_RESIZECONF,
3941 FEAT_CPR,
3942 FEAT_PRELOAD,
3943 FEAT_FIR_COEF_V,
3944 FEAT_ALPHA_FIXED_ZORDER,
3945 FEAT_FIFO_MERGE,
3946 FEAT_OMAP3_DSI_FIFO_BUG,
3947};
3948
3949static const enum dispc_feature_id am43xx_dispc_features_list[] = {
3950 FEAT_LCDENABLEPOL,
3951 FEAT_LCDENABLESIGNAL,
3952 FEAT_PCKFREEENABLE,
3953 FEAT_FUNCGATED,
3954 FEAT_LINEBUFFERSPLIT,
3955 FEAT_ROWREPEATENABLE,
3956 FEAT_RESIZECONF,
3957 FEAT_CPR,
3958 FEAT_PRELOAD,
3959 FEAT_FIR_COEF_V,
3960 FEAT_ALPHA_FIXED_ZORDER,
3961 FEAT_FIFO_MERGE,
3962};
3963
3964static const enum dispc_feature_id omap4_dispc_features_list[] = {
3965 FEAT_MGR_LCD2,
3966 FEAT_CORE_CLK_DIV,
3967 FEAT_HANDLE_UV_SEPARATE,
3968 FEAT_ATTR2,
3969 FEAT_CPR,
3970 FEAT_PRELOAD,
3971 FEAT_FIR_COEF_V,
3972 FEAT_ALPHA_FREE_ZORDER,
3973 FEAT_FIFO_MERGE,
3974 FEAT_BURST_2D,
3975};
3976
3977static const enum dispc_feature_id omap5_dispc_features_list[] = {
3978 FEAT_MGR_LCD2,
3979 FEAT_MGR_LCD3,
3980 FEAT_CORE_CLK_DIV,
3981 FEAT_HANDLE_UV_SEPARATE,
3982 FEAT_ATTR2,
3983 FEAT_CPR,
3984 FEAT_PRELOAD,
3985 FEAT_FIR_COEF_V,
3986 FEAT_ALPHA_FREE_ZORDER,
3987 FEAT_FIFO_MERGE,
3988 FEAT_BURST_2D,
3989 FEAT_MFLAG,
3990};
3991
Laurent Pinchart38dc0702017-08-05 01:44:08 +03003992static const struct dss_reg_field omap2_dispc_reg_fields[] = {
3993 [FEAT_REG_FIRHINC] = { 11, 0 },
3994 [FEAT_REG_FIRVINC] = { 27, 16 },
3995 [FEAT_REG_FIFOLOWTHRESHOLD] = { 8, 0 },
3996 [FEAT_REG_FIFOHIGHTHRESHOLD] = { 24, 16 },
3997 [FEAT_REG_FIFOSIZE] = { 8, 0 },
3998 [FEAT_REG_HORIZONTALACCU] = { 9, 0 },
3999 [FEAT_REG_VERTICALACCU] = { 25, 16 },
4000};
4001
4002static const struct dss_reg_field omap3_dispc_reg_fields[] = {
4003 [FEAT_REG_FIRHINC] = { 12, 0 },
4004 [FEAT_REG_FIRVINC] = { 28, 16 },
4005 [FEAT_REG_FIFOLOWTHRESHOLD] = { 11, 0 },
4006 [FEAT_REG_FIFOHIGHTHRESHOLD] = { 27, 16 },
4007 [FEAT_REG_FIFOSIZE] = { 10, 0 },
4008 [FEAT_REG_HORIZONTALACCU] = { 9, 0 },
4009 [FEAT_REG_VERTICALACCU] = { 25, 16 },
4010};
4011
4012static const struct dss_reg_field omap4_dispc_reg_fields[] = {
4013 [FEAT_REG_FIRHINC] = { 12, 0 },
4014 [FEAT_REG_FIRVINC] = { 28, 16 },
4015 [FEAT_REG_FIFOLOWTHRESHOLD] = { 15, 0 },
4016 [FEAT_REG_FIFOHIGHTHRESHOLD] = { 31, 16 },
4017 [FEAT_REG_FIFOSIZE] = { 15, 0 },
4018 [FEAT_REG_HORIZONTALACCU] = { 10, 0 },
4019 [FEAT_REG_VERTICALACCU] = { 26, 16 },
4020};
4021
Laurent Pinchartfcd41882017-08-05 01:44:05 +03004022static const enum omap_overlay_caps omap2_dispc_overlay_caps[] = {
4023 /* OMAP_DSS_GFX */
4024 OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION,
4025
4026 /* OMAP_DSS_VIDEO1 */
4027 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_POS |
4028 OMAP_DSS_OVL_CAP_REPLICATION,
4029
4030 /* OMAP_DSS_VIDEO2 */
4031 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_POS |
4032 OMAP_DSS_OVL_CAP_REPLICATION,
4033};
4034
4035static const enum omap_overlay_caps omap3430_dispc_overlay_caps[] = {
4036 /* OMAP_DSS_GFX */
4037 OMAP_DSS_OVL_CAP_GLOBAL_ALPHA | OMAP_DSS_OVL_CAP_POS |
4038 OMAP_DSS_OVL_CAP_REPLICATION,
4039
4040 /* OMAP_DSS_VIDEO1 */
4041 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_POS |
4042 OMAP_DSS_OVL_CAP_REPLICATION,
4043
4044 /* OMAP_DSS_VIDEO2 */
4045 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA |
4046 OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION,
4047};
4048
4049static const enum omap_overlay_caps omap3630_dispc_overlay_caps[] = {
4050 /* OMAP_DSS_GFX */
4051 OMAP_DSS_OVL_CAP_GLOBAL_ALPHA | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA |
4052 OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION,
4053
4054 /* OMAP_DSS_VIDEO1 */
4055 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_POS |
4056 OMAP_DSS_OVL_CAP_REPLICATION,
4057
4058 /* OMAP_DSS_VIDEO2 */
4059 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA |
4060 OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA | OMAP_DSS_OVL_CAP_POS |
4061 OMAP_DSS_OVL_CAP_REPLICATION,
4062};
4063
4064static const enum omap_overlay_caps omap4_dispc_overlay_caps[] = {
4065 /* OMAP_DSS_GFX */
4066 OMAP_DSS_OVL_CAP_GLOBAL_ALPHA | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA |
4067 OMAP_DSS_OVL_CAP_ZORDER | OMAP_DSS_OVL_CAP_POS |
4068 OMAP_DSS_OVL_CAP_REPLICATION,
4069
4070 /* OMAP_DSS_VIDEO1 */
4071 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA |
4072 OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA | OMAP_DSS_OVL_CAP_ZORDER |
4073 OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION,
4074
4075 /* OMAP_DSS_VIDEO2 */
4076 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA |
4077 OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA | OMAP_DSS_OVL_CAP_ZORDER |
4078 OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION,
4079
4080 /* OMAP_DSS_VIDEO3 */
4081 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA |
4082 OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA | OMAP_DSS_OVL_CAP_ZORDER |
4083 OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION,
4084};
4085
Laurent Pinchart94f96ad2017-08-05 01:44:04 +03004086#define COLOR_ARRAY(arr...) (const u32[]) { arr, 0 }
4087
4088static const u32 *omap2_dispc_supported_color_modes[] = {
4089
4090 /* OMAP_DSS_GFX */
4091 COLOR_ARRAY(
4092 DRM_FORMAT_RGBX4444, DRM_FORMAT_RGB565,
4093 DRM_FORMAT_XRGB8888, DRM_FORMAT_RGB888),
4094
4095 /* OMAP_DSS_VIDEO1 */
4096 COLOR_ARRAY(
4097 DRM_FORMAT_RGB565, DRM_FORMAT_XRGB8888,
4098 DRM_FORMAT_RGB888, DRM_FORMAT_YUYV,
4099 DRM_FORMAT_UYVY),
4100
4101 /* OMAP_DSS_VIDEO2 */
4102 COLOR_ARRAY(
4103 DRM_FORMAT_RGB565, DRM_FORMAT_XRGB8888,
4104 DRM_FORMAT_RGB888, DRM_FORMAT_YUYV,
4105 DRM_FORMAT_UYVY),
4106};
4107
4108static const u32 *omap3_dispc_supported_color_modes[] = {
4109 /* OMAP_DSS_GFX */
4110 COLOR_ARRAY(
4111 DRM_FORMAT_RGBX4444, DRM_FORMAT_ARGB4444,
4112 DRM_FORMAT_RGB565, DRM_FORMAT_XRGB8888,
4113 DRM_FORMAT_RGB888, DRM_FORMAT_ARGB8888,
4114 DRM_FORMAT_RGBA8888, DRM_FORMAT_RGBX8888),
4115
4116 /* OMAP_DSS_VIDEO1 */
4117 COLOR_ARRAY(
4118 DRM_FORMAT_XRGB8888, DRM_FORMAT_RGB888,
4119 DRM_FORMAT_RGBX4444, DRM_FORMAT_RGB565,
4120 DRM_FORMAT_YUYV, DRM_FORMAT_UYVY),
4121
4122 /* OMAP_DSS_VIDEO2 */
4123 COLOR_ARRAY(
4124 DRM_FORMAT_RGBX4444, DRM_FORMAT_ARGB4444,
4125 DRM_FORMAT_RGB565, DRM_FORMAT_XRGB8888,
4126 DRM_FORMAT_RGB888, DRM_FORMAT_YUYV,
4127 DRM_FORMAT_UYVY, DRM_FORMAT_ARGB8888,
4128 DRM_FORMAT_RGBA8888, DRM_FORMAT_RGBX8888),
4129};
4130
4131static const u32 *omap4_dispc_supported_color_modes[] = {
4132 /* OMAP_DSS_GFX */
4133 COLOR_ARRAY(
4134 DRM_FORMAT_RGBX4444, DRM_FORMAT_ARGB4444,
4135 DRM_FORMAT_RGB565, DRM_FORMAT_XRGB8888,
4136 DRM_FORMAT_RGB888, DRM_FORMAT_ARGB8888,
4137 DRM_FORMAT_RGBA8888, DRM_FORMAT_RGBX8888,
4138 DRM_FORMAT_ARGB1555, DRM_FORMAT_XRGB4444,
4139 DRM_FORMAT_RGBA4444, DRM_FORMAT_XRGB1555),
4140
4141 /* OMAP_DSS_VIDEO1 */
4142 COLOR_ARRAY(
4143 DRM_FORMAT_RGB565, DRM_FORMAT_RGBX4444,
4144 DRM_FORMAT_YUYV, DRM_FORMAT_ARGB1555,
4145 DRM_FORMAT_RGBA8888, DRM_FORMAT_NV12,
4146 DRM_FORMAT_RGBA4444, DRM_FORMAT_XRGB8888,
4147 DRM_FORMAT_RGB888, DRM_FORMAT_UYVY,
4148 DRM_FORMAT_ARGB4444, DRM_FORMAT_XRGB1555,
4149 DRM_FORMAT_ARGB8888, DRM_FORMAT_XRGB4444,
4150 DRM_FORMAT_RGBX8888),
4151
4152 /* OMAP_DSS_VIDEO2 */
4153 COLOR_ARRAY(
4154 DRM_FORMAT_RGB565, DRM_FORMAT_RGBX4444,
4155 DRM_FORMAT_YUYV, DRM_FORMAT_ARGB1555,
4156 DRM_FORMAT_RGBA8888, DRM_FORMAT_NV12,
4157 DRM_FORMAT_RGBA4444, DRM_FORMAT_XRGB8888,
4158 DRM_FORMAT_RGB888, DRM_FORMAT_UYVY,
4159 DRM_FORMAT_ARGB4444, DRM_FORMAT_XRGB1555,
4160 DRM_FORMAT_ARGB8888, DRM_FORMAT_XRGB4444,
4161 DRM_FORMAT_RGBX8888),
4162
4163 /* OMAP_DSS_VIDEO3 */
4164 COLOR_ARRAY(
4165 DRM_FORMAT_RGB565, DRM_FORMAT_RGBX4444,
4166 DRM_FORMAT_YUYV, DRM_FORMAT_ARGB1555,
4167 DRM_FORMAT_RGBA8888, DRM_FORMAT_NV12,
4168 DRM_FORMAT_RGBA4444, DRM_FORMAT_XRGB8888,
4169 DRM_FORMAT_RGB888, DRM_FORMAT_UYVY,
4170 DRM_FORMAT_ARGB4444, DRM_FORMAT_XRGB1555,
4171 DRM_FORMAT_ARGB8888, DRM_FORMAT_XRGB4444,
4172 DRM_FORMAT_RGBX8888),
4173
4174 /* OMAP_DSS_WB */
4175 COLOR_ARRAY(
4176 DRM_FORMAT_RGB565, DRM_FORMAT_RGBX4444,
4177 DRM_FORMAT_YUYV, DRM_FORMAT_ARGB1555,
4178 DRM_FORMAT_RGBA8888, DRM_FORMAT_NV12,
4179 DRM_FORMAT_RGBA4444, DRM_FORMAT_XRGB8888,
4180 DRM_FORMAT_RGB888, DRM_FORMAT_UYVY,
4181 DRM_FORMAT_ARGB4444, DRM_FORMAT_XRGB1555,
4182 DRM_FORMAT_ARGB8888, DRM_FORMAT_XRGB4444,
4183 DRM_FORMAT_RGBX8888),
4184};
4185
Tomi Valkeinenede92692015-06-04 14:12:16 +03004186static const struct dispc_features omap24xx_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304187 .sw_start = 5,
4188 .fp_start = 15,
4189 .bp_start = 27,
4190 .sw_max = 64,
4191 .vp_max = 255,
4192 .hp_max = 256,
Archit Taneja33b89922012-11-14 13:50:15 +05304193 .mgr_width_start = 10,
4194 .mgr_height_start = 26,
4195 .mgr_width_max = 2048,
4196 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05304197 .max_lcd_pclk = 66500000,
Laurent Pinchartc4ff6ea2017-08-05 01:44:16 +03004198 .max_downscale = 2,
4199 /*
4200 * Assume the line width buffer to be 768 pixels as OMAP2 DISPC scaler
4201 * cannot scale an image width larger than 768.
4202 */
4203 .max_line_width = 768,
4204 .min_pcd = 2,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304205 .calc_scaling = dispc_ovl_calc_scaling_24xx,
4206 .calc_core_clk = calc_core_clk_24xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03004207 .num_fifos = 3,
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03004208 .features = omap2_dispc_features_list,
4209 .num_features = ARRAY_SIZE(omap2_dispc_features_list),
Laurent Pinchart38dc0702017-08-05 01:44:08 +03004210 .reg_fields = omap2_dispc_reg_fields,
4211 .num_reg_fields = ARRAY_SIZE(omap2_dispc_reg_fields),
Laurent Pinchartfcd41882017-08-05 01:44:05 +03004212 .overlay_caps = omap2_dispc_overlay_caps,
Laurent Pinchart94f96ad2017-08-05 01:44:04 +03004213 .supported_color_modes = omap2_dispc_supported_color_modes,
Laurent Pinchartacf591c2017-08-05 01:44:06 +03004214 .num_mgrs = 2,
4215 .num_ovls = 3,
Laurent Pinchart28550472017-08-05 01:44:03 +03004216 .buffer_size_unit = 1,
4217 .burst_size_unit = 8,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02004218 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05304219 .set_max_preload = false,
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03004220 .last_pixel_inc_missing = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304221};
4222
Tomi Valkeinenede92692015-06-04 14:12:16 +03004223static const struct dispc_features omap34xx_rev1_0_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304224 .sw_start = 5,
4225 .fp_start = 15,
4226 .bp_start = 27,
4227 .sw_max = 64,
4228 .vp_max = 255,
4229 .hp_max = 256,
Archit Taneja33b89922012-11-14 13:50:15 +05304230 .mgr_width_start = 10,
4231 .mgr_height_start = 26,
4232 .mgr_width_max = 2048,
4233 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05304234 .max_lcd_pclk = 173000000,
4235 .max_tv_pclk = 59000000,
Laurent Pinchartc4ff6ea2017-08-05 01:44:16 +03004236 .max_downscale = 4,
4237 .max_line_width = 1024,
4238 .min_pcd = 1,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304239 .calc_scaling = dispc_ovl_calc_scaling_34xx,
4240 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03004241 .num_fifos = 3,
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03004242 .features = omap3_dispc_features_list,
4243 .num_features = ARRAY_SIZE(omap3_dispc_features_list),
Laurent Pinchart38dc0702017-08-05 01:44:08 +03004244 .reg_fields = omap3_dispc_reg_fields,
4245 .num_reg_fields = ARRAY_SIZE(omap3_dispc_reg_fields),
Laurent Pinchartfcd41882017-08-05 01:44:05 +03004246 .overlay_caps = omap3430_dispc_overlay_caps,
Laurent Pinchart94f96ad2017-08-05 01:44:04 +03004247 .supported_color_modes = omap3_dispc_supported_color_modes,
Laurent Pinchartacf591c2017-08-05 01:44:06 +03004248 .num_mgrs = 2,
4249 .num_ovls = 3,
Laurent Pinchart28550472017-08-05 01:44:03 +03004250 .buffer_size_unit = 1,
4251 .burst_size_unit = 8,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02004252 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05304253 .set_max_preload = false,
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03004254 .last_pixel_inc_missing = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304255};
4256
Tomi Valkeinenede92692015-06-04 14:12:16 +03004257static const struct dispc_features omap34xx_rev3_0_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304258 .sw_start = 7,
4259 .fp_start = 19,
4260 .bp_start = 31,
4261 .sw_max = 256,
4262 .vp_max = 4095,
4263 .hp_max = 4096,
Archit Taneja33b89922012-11-14 13:50:15 +05304264 .mgr_width_start = 10,
4265 .mgr_height_start = 26,
4266 .mgr_width_max = 2048,
4267 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05304268 .max_lcd_pclk = 173000000,
4269 .max_tv_pclk = 59000000,
Laurent Pinchartc4ff6ea2017-08-05 01:44:16 +03004270 .max_downscale = 4,
4271 .max_line_width = 1024,
4272 .min_pcd = 1,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304273 .calc_scaling = dispc_ovl_calc_scaling_34xx,
4274 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03004275 .num_fifos = 3,
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03004276 .features = omap3_dispc_features_list,
4277 .num_features = ARRAY_SIZE(omap3_dispc_features_list),
Laurent Pinchart38dc0702017-08-05 01:44:08 +03004278 .reg_fields = omap3_dispc_reg_fields,
4279 .num_reg_fields = ARRAY_SIZE(omap3_dispc_reg_fields),
Laurent Pinchartfcd41882017-08-05 01:44:05 +03004280 .overlay_caps = omap3430_dispc_overlay_caps,
4281 .supported_color_modes = omap3_dispc_supported_color_modes,
Laurent Pinchartacf591c2017-08-05 01:44:06 +03004282 .num_mgrs = 2,
4283 .num_ovls = 3,
Laurent Pinchartfcd41882017-08-05 01:44:05 +03004284 .buffer_size_unit = 1,
4285 .burst_size_unit = 8,
4286 .no_framedone_tv = true,
4287 .set_max_preload = false,
4288 .last_pixel_inc_missing = true,
4289};
4290
4291static const struct dispc_features omap36xx_dispc_feats = {
4292 .sw_start = 7,
4293 .fp_start = 19,
4294 .bp_start = 31,
4295 .sw_max = 256,
4296 .vp_max = 4095,
4297 .hp_max = 4096,
4298 .mgr_width_start = 10,
4299 .mgr_height_start = 26,
4300 .mgr_width_max = 2048,
4301 .mgr_height_max = 2048,
4302 .max_lcd_pclk = 173000000,
4303 .max_tv_pclk = 59000000,
Laurent Pinchartc4ff6ea2017-08-05 01:44:16 +03004304 .max_downscale = 4,
4305 .max_line_width = 1024,
4306 .min_pcd = 1,
Laurent Pinchartfcd41882017-08-05 01:44:05 +03004307 .calc_scaling = dispc_ovl_calc_scaling_34xx,
4308 .calc_core_clk = calc_core_clk_34xx,
4309 .num_fifos = 3,
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03004310 .features = omap3_dispc_features_list,
4311 .num_features = ARRAY_SIZE(omap3_dispc_features_list),
Laurent Pinchart38dc0702017-08-05 01:44:08 +03004312 .reg_fields = omap3_dispc_reg_fields,
4313 .num_reg_fields = ARRAY_SIZE(omap3_dispc_reg_fields),
Laurent Pinchartfcd41882017-08-05 01:44:05 +03004314 .overlay_caps = omap3630_dispc_overlay_caps,
Laurent Pinchart94f96ad2017-08-05 01:44:04 +03004315 .supported_color_modes = omap3_dispc_supported_color_modes,
Laurent Pinchartacf591c2017-08-05 01:44:06 +03004316 .num_mgrs = 2,
4317 .num_ovls = 3,
4318 .buffer_size_unit = 1,
4319 .burst_size_unit = 8,
4320 .no_framedone_tv = true,
4321 .set_max_preload = false,
4322 .last_pixel_inc_missing = true,
4323};
4324
4325static const struct dispc_features am43xx_dispc_feats = {
4326 .sw_start = 7,
4327 .fp_start = 19,
4328 .bp_start = 31,
4329 .sw_max = 256,
4330 .vp_max = 4095,
4331 .hp_max = 4096,
4332 .mgr_width_start = 10,
4333 .mgr_height_start = 26,
4334 .mgr_width_max = 2048,
4335 .mgr_height_max = 2048,
4336 .max_lcd_pclk = 173000000,
4337 .max_tv_pclk = 59000000,
Laurent Pinchartc4ff6ea2017-08-05 01:44:16 +03004338 .max_downscale = 4,
4339 .max_line_width = 1024,
4340 .min_pcd = 1,
Laurent Pinchartacf591c2017-08-05 01:44:06 +03004341 .calc_scaling = dispc_ovl_calc_scaling_34xx,
4342 .calc_core_clk = calc_core_clk_34xx,
4343 .num_fifos = 3,
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03004344 .features = am43xx_dispc_features_list,
4345 .num_features = ARRAY_SIZE(am43xx_dispc_features_list),
Laurent Pinchart38dc0702017-08-05 01:44:08 +03004346 .reg_fields = omap3_dispc_reg_fields,
4347 .num_reg_fields = ARRAY_SIZE(omap3_dispc_reg_fields),
Laurent Pinchartacf591c2017-08-05 01:44:06 +03004348 .overlay_caps = omap3430_dispc_overlay_caps,
4349 .supported_color_modes = omap3_dispc_supported_color_modes,
4350 .num_mgrs = 1,
4351 .num_ovls = 3,
Laurent Pinchart28550472017-08-05 01:44:03 +03004352 .buffer_size_unit = 1,
4353 .burst_size_unit = 8,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02004354 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05304355 .set_max_preload = false,
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03004356 .last_pixel_inc_missing = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304357};
4358
Tomi Valkeinenede92692015-06-04 14:12:16 +03004359static const struct dispc_features omap44xx_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304360 .sw_start = 7,
4361 .fp_start = 19,
4362 .bp_start = 31,
4363 .sw_max = 256,
4364 .vp_max = 4095,
4365 .hp_max = 4096,
Archit Taneja33b89922012-11-14 13:50:15 +05304366 .mgr_width_start = 10,
4367 .mgr_height_start = 26,
4368 .mgr_width_max = 2048,
4369 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05304370 .max_lcd_pclk = 170000000,
4371 .max_tv_pclk = 185625000,
Laurent Pinchartc4ff6ea2017-08-05 01:44:16 +03004372 .max_downscale = 4,
4373 .max_line_width = 2048,
4374 .min_pcd = 1,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304375 .calc_scaling = dispc_ovl_calc_scaling_44xx,
4376 .calc_core_clk = calc_core_clk_44xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03004377 .num_fifos = 5,
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03004378 .features = omap4_dispc_features_list,
4379 .num_features = ARRAY_SIZE(omap4_dispc_features_list),
Laurent Pinchart38dc0702017-08-05 01:44:08 +03004380 .reg_fields = omap4_dispc_reg_fields,
4381 .num_reg_fields = ARRAY_SIZE(omap4_dispc_reg_fields),
Laurent Pinchartfcd41882017-08-05 01:44:05 +03004382 .overlay_caps = omap4_dispc_overlay_caps,
Laurent Pinchart94f96ad2017-08-05 01:44:04 +03004383 .supported_color_modes = omap4_dispc_supported_color_modes,
Laurent Pinchartacf591c2017-08-05 01:44:06 +03004384 .num_mgrs = 3,
4385 .num_ovls = 4,
Laurent Pinchart28550472017-08-05 01:44:03 +03004386 .buffer_size_unit = 16,
4387 .burst_size_unit = 16,
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03004388 .gfx_fifo_workaround = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05304389 .set_max_preload = true,
Tomi Valkeinene5f80912015-10-21 13:08:59 +03004390 .supports_sync_align = true,
Tomi Valkeinen20efbc32015-11-04 17:10:44 +02004391 .has_writeback = true,
Tomi Valkeinen3a38ed532016-01-13 18:41:31 +02004392 .supports_double_pixel = true,
Tomi Valkeinenb7536d62016-01-13 18:41:36 +02004393 .reverse_ilace_field_order = true,
Jyri Sarhaacc3a232016-06-07 15:09:15 +03004394 .has_gamma_table = true,
Jyri Sarhafbff0102016-06-07 15:09:16 +03004395 .has_gamma_i734_bug = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304396};
4397
Tomi Valkeinenede92692015-06-04 14:12:16 +03004398static const struct dispc_features omap54xx_dispc_feats = {
Archit Taneja264236f2012-11-14 13:50:16 +05304399 .sw_start = 7,
4400 .fp_start = 19,
4401 .bp_start = 31,
4402 .sw_max = 256,
4403 .vp_max = 4095,
4404 .hp_max = 4096,
4405 .mgr_width_start = 11,
4406 .mgr_height_start = 27,
4407 .mgr_width_max = 4096,
4408 .mgr_height_max = 4096,
Archit Tanejaca5ca692013-03-26 19:15:22 +05304409 .max_lcd_pclk = 170000000,
4410 .max_tv_pclk = 186000000,
Laurent Pinchartc4ff6ea2017-08-05 01:44:16 +03004411 .max_downscale = 4,
4412 .max_line_width = 2048,
4413 .min_pcd = 1,
Archit Taneja264236f2012-11-14 13:50:16 +05304414 .calc_scaling = dispc_ovl_calc_scaling_44xx,
4415 .calc_core_clk = calc_core_clk_44xx,
4416 .num_fifos = 5,
Laurent Pinchart1ac0c892017-08-05 01:44:14 +03004417 .features = omap5_dispc_features_list,
4418 .num_features = ARRAY_SIZE(omap5_dispc_features_list),
Laurent Pinchart38dc0702017-08-05 01:44:08 +03004419 .reg_fields = omap4_dispc_reg_fields,
4420 .num_reg_fields = ARRAY_SIZE(omap4_dispc_reg_fields),
Laurent Pinchartfcd41882017-08-05 01:44:05 +03004421 .overlay_caps = omap4_dispc_overlay_caps,
Laurent Pinchart94f96ad2017-08-05 01:44:04 +03004422 .supported_color_modes = omap4_dispc_supported_color_modes,
Laurent Pinchartacf591c2017-08-05 01:44:06 +03004423 .num_mgrs = 4,
4424 .num_ovls = 4,
Laurent Pinchart28550472017-08-05 01:44:03 +03004425 .buffer_size_unit = 16,
4426 .burst_size_unit = 16,
Archit Taneja264236f2012-11-14 13:50:16 +05304427 .gfx_fifo_workaround = true,
Archit Tanejad0df9a22013-03-26 19:15:25 +05304428 .mstandby_workaround = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05304429 .set_max_preload = true,
Tomi Valkeinene5f80912015-10-21 13:08:59 +03004430 .supports_sync_align = true,
Tomi Valkeinen20efbc32015-11-04 17:10:44 +02004431 .has_writeback = true,
Tomi Valkeinen3a38ed532016-01-13 18:41:31 +02004432 .supports_double_pixel = true,
Tomi Valkeinenb7536d62016-01-13 18:41:36 +02004433 .reverse_ilace_field_order = true,
Jyri Sarhaacc3a232016-06-07 15:09:15 +03004434 .has_gamma_table = true,
Jyri Sarhafbff0102016-06-07 15:09:16 +03004435 .has_gamma_i734_bug = true,
Archit Taneja264236f2012-11-14 13:50:16 +05304436};
4437
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004438static irqreturn_t dispc_irq_handler(int irq, void *arg)
4439{
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004440 struct dispc_device *dispc = arg;
4441
4442 if (!dispc->is_enabled)
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004443 return IRQ_NONE;
4444
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004445 return dispc->user_handler(irq, dispc->user_data);
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004446}
4447
Laurent Pinchart50638ae2018-02-13 14:00:42 +02004448static int dispc_request_irq(struct dispc_device *dispc, irq_handler_t handler,
4449 void *dev_id)
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03004450{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004451 int r;
4452
Laurent Pinchart50638ae2018-02-13 14:00:42 +02004453 if (dispc->user_handler != NULL)
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004454 return -EBUSY;
4455
Laurent Pinchart50638ae2018-02-13 14:00:42 +02004456 dispc->user_handler = handler;
4457 dispc->user_data = dev_id;
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004458
4459 /* ensure the dispc_irq_handler sees the values above */
4460 smp_wmb();
4461
Laurent Pinchart50638ae2018-02-13 14:00:42 +02004462 r = devm_request_irq(&dispc->pdev->dev, dispc->irq, dispc_irq_handler,
4463 IRQF_SHARED, "OMAP DISPC", dispc);
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004464 if (r) {
Laurent Pinchart50638ae2018-02-13 14:00:42 +02004465 dispc->user_handler = NULL;
4466 dispc->user_data = NULL;
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004467 }
4468
4469 return r;
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03004470}
4471
Laurent Pinchart50638ae2018-02-13 14:00:42 +02004472static void dispc_free_irq(struct dispc_device *dispc, void *dev_id)
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03004473{
Laurent Pinchart50638ae2018-02-13 14:00:42 +02004474 devm_free_irq(&dispc->pdev->dev, dispc->irq, dispc);
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004475
Laurent Pinchart50638ae2018-02-13 14:00:42 +02004476 dispc->user_handler = NULL;
4477 dispc->user_data = NULL;
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03004478}
4479
Laurent Pinchart50638ae2018-02-13 14:00:42 +02004480static u32 dispc_get_memory_bandwidth_limit(struct dispc_device *dispc)
Peter Ujfalusi867d7e02017-11-30 14:12:36 +02004481{
4482 u32 limit = 0;
4483
4484 /* Optional maximum memory bandwidth */
Laurent Pinchart50638ae2018-02-13 14:00:42 +02004485 of_property_read_u32(dispc->pdev->dev.of_node, "max-memory-bandwidth",
Peter Ujfalusi867d7e02017-11-30 14:12:36 +02004486 &limit);
4487
4488 return limit;
4489}
4490
Jyri Sarhafbff0102016-06-07 15:09:16 +03004491/*
4492 * Workaround for errata i734 in DSS dispc
4493 * - LCD1 Gamma Correction Is Not Working When GFX Pipe Is Disabled
4494 *
4495 * For gamma tables to work on LCD1 the GFX plane has to be used at
4496 * least once after DSS HW has come out of reset. The workaround
4497 * sets up a minimal LCD setup with GFX plane and waits for one
4498 * vertical sync irq before disabling the setup and continuing with
4499 * the context restore. The physical outputs are gated during the
4500 * operation. This workaround requires that gamma table's LOADMODE
4501 * is set to 0x2 in DISPC_CONTROL1 register.
4502 *
4503 * For details see:
4504 * OMAP543x Multimedia Device Silicon Revision 2.0 Silicon Errata
4505 * Literature Number: SWPZ037E
4506 * Or some other relevant errata document for the DSS IP version.
4507 */
4508
4509static const struct dispc_errata_i734_data {
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004510 struct videomode vm;
Jyri Sarhafbff0102016-06-07 15:09:16 +03004511 struct omap_overlay_info ovli;
4512 struct omap_overlay_manager_info mgri;
4513 struct dss_lcd_mgr_config lcd_conf;
4514} i734 = {
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +03004515 .vm = {
Peter Ujfalusifb7f3c42016-09-22 14:06:47 +03004516 .hactive = 8, .vactive = 1,
Jyri Sarhafbff0102016-06-07 15:09:16 +03004517 .pixelclock = 16000000,
Peter Ujfalusia85f4a82016-09-22 14:06:50 +03004518 .hsync_len = 8, .hfront_porch = 4, .hback_porch = 4,
Peter Ujfalusi458540c2016-09-22 14:06:53 +03004519 .vsync_len = 1, .vfront_porch = 1, .vback_porch = 1,
Peter Ujfalusi6b44cd22016-09-22 14:06:57 +03004520
Peter Ujfalusi3fa3ab42016-09-22 14:06:58 +03004521 .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
Peter Ujfalusid34afb72016-09-22 14:07:01 +03004522 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_SYNC_POSEDGE |
4523 DISPLAY_FLAGS_PIXDATA_POSEDGE,
Jyri Sarhafbff0102016-06-07 15:09:16 +03004524 },
4525 .ovli = {
4526 .screen_width = 1,
4527 .width = 1, .height = 1,
Tomi Valkeinen41aff422017-05-04 11:31:56 +03004528 .fourcc = DRM_FORMAT_XRGB8888,
Tomi Valkeinen0bd97c42017-05-16 11:05:09 +03004529 .rotation = DRM_MODE_ROTATE_0,
Tomi Valkeinen517a8a952017-05-03 14:14:27 +03004530 .rotation_type = OMAP_DSS_ROT_NONE,
Jyri Sarhafbff0102016-06-07 15:09:16 +03004531 .pos_x = 0, .pos_y = 0,
4532 .out_width = 0, .out_height = 0,
4533 .global_alpha = 0xff,
4534 .pre_mult_alpha = 0,
4535 .zorder = 0,
4536 },
4537 .mgri = {
4538 .default_color = 0,
4539 .trans_enabled = false,
4540 .partial_alpha_enabled = false,
4541 .cpr_enable = false,
4542 },
4543 .lcd_conf = {
4544 .io_pad_mode = DSS_IO_PAD_MODE_BYPASS,
4545 .stallmode = false,
4546 .fifohandcheck = false,
4547 .clock_info = {
4548 .lck_div = 1,
4549 .pck_div = 2,
4550 },
4551 .video_port_width = 24,
4552 .lcden_sig_polarity = 0,
4553 },
4554};
4555
4556static struct i734_buf {
4557 size_t size;
4558 dma_addr_t paddr;
4559 void *vaddr;
4560} i734_buf;
4561
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004562static int dispc_errata_i734_wa_init(struct dispc_device *dispc)
Jyri Sarhafbff0102016-06-07 15:09:16 +03004563{
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004564 if (!dispc->feat->has_gamma_i734_bug)
Jyri Sarhafbff0102016-06-07 15:09:16 +03004565 return 0;
4566
4567 i734_buf.size = i734.ovli.width * i734.ovli.height *
Tomi Valkeinen41aff422017-05-04 11:31:56 +03004568 color_mode_to_bpp(i734.ovli.fourcc) / 8;
Jyri Sarhafbff0102016-06-07 15:09:16 +03004569
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004570 i734_buf.vaddr = dma_alloc_writecombine(&dispc->pdev->dev,
4571 i734_buf.size, &i734_buf.paddr,
4572 GFP_KERNEL);
Jyri Sarhafbff0102016-06-07 15:09:16 +03004573 if (!i734_buf.vaddr) {
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004574 dev_err(&dispc->pdev->dev, "%s: dma_alloc_writecombine failed",
Jyri Sarhafbff0102016-06-07 15:09:16 +03004575 __func__);
4576 return -ENOMEM;
4577 }
4578
4579 return 0;
4580}
4581
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004582static void dispc_errata_i734_wa_fini(struct dispc_device *dispc)
Jyri Sarhafbff0102016-06-07 15:09:16 +03004583{
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004584 if (!dispc->feat->has_gamma_i734_bug)
Jyri Sarhafbff0102016-06-07 15:09:16 +03004585 return;
4586
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004587 dma_free_writecombine(&dispc->pdev->dev, i734_buf.size, i734_buf.vaddr,
Jyri Sarhafbff0102016-06-07 15:09:16 +03004588 i734_buf.paddr);
4589}
4590
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004591static void dispc_errata_i734_wa(struct dispc_device *dispc)
Jyri Sarhafbff0102016-06-07 15:09:16 +03004592{
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004593 u32 framedone_irq = dispc_mgr_get_framedone_irq(dispc,
Laurent Pinchart50638ae2018-02-13 14:00:42 +02004594 OMAP_DSS_CHANNEL_LCD);
Jyri Sarhafbff0102016-06-07 15:09:16 +03004595 struct omap_overlay_info ovli;
4596 struct dss_lcd_mgr_config lcd_conf;
4597 u32 gatestate;
4598 unsigned int count;
4599
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004600 if (!dispc->feat->has_gamma_i734_bug)
Jyri Sarhafbff0102016-06-07 15:09:16 +03004601 return;
4602
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004603 gatestate = REG_GET(dispc, DISPC_CONFIG, 8, 4);
Jyri Sarhafbff0102016-06-07 15:09:16 +03004604
4605 ovli = i734.ovli;
4606 ovli.paddr = i734_buf.paddr;
4607 lcd_conf = i734.lcd_conf;
4608
4609 /* Gate all LCD1 outputs */
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004610 REG_FLD_MOD(dispc, DISPC_CONFIG, 0x1f, 8, 4);
Jyri Sarhafbff0102016-06-07 15:09:16 +03004611
4612 /* Setup and enable GFX plane */
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004613 dispc_ovl_setup(dispc, OMAP_DSS_GFX, &ovli, &i734.vm, false,
Laurent Pinchart50638ae2018-02-13 14:00:42 +02004614 OMAP_DSS_CHANNEL_LCD);
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004615 dispc_ovl_enable(dispc, OMAP_DSS_GFX, true);
Jyri Sarhafbff0102016-06-07 15:09:16 +03004616
4617 /* Set up and enable display manager for LCD1 */
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004618 dispc_mgr_setup(dispc, OMAP_DSS_CHANNEL_LCD, &i734.mgri);
4619 dispc_calc_clock_rates(dispc, dss_get_dispc_clk_rate(dispc->dss),
Jyri Sarhafbff0102016-06-07 15:09:16 +03004620 &lcd_conf.clock_info);
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004621 dispc_mgr_set_lcd_config(dispc, OMAP_DSS_CHANNEL_LCD, &lcd_conf);
4622 dispc_mgr_set_timings(dispc, OMAP_DSS_CHANNEL_LCD, &i734.vm);
Jyri Sarhafbff0102016-06-07 15:09:16 +03004623
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004624 dispc_clear_irqstatus(dispc, framedone_irq);
Jyri Sarhafbff0102016-06-07 15:09:16 +03004625
4626 /* Enable and shut the channel to produce just one frame */
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004627 dispc_mgr_enable(dispc, OMAP_DSS_CHANNEL_LCD, true);
4628 dispc_mgr_enable(dispc, OMAP_DSS_CHANNEL_LCD, false);
Jyri Sarhafbff0102016-06-07 15:09:16 +03004629
4630 /* Busy wait for framedone. We can't fiddle with irq handlers
4631 * in PM resume. Typically the loop runs less than 5 times and
4632 * waits less than a micro second.
4633 */
4634 count = 0;
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004635 while (!(dispc_read_irqstatus(dispc) & framedone_irq)) {
Jyri Sarhafbff0102016-06-07 15:09:16 +03004636 if (count++ > 10000) {
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004637 dev_err(&dispc->pdev->dev, "%s: framedone timeout\n",
Jyri Sarhafbff0102016-06-07 15:09:16 +03004638 __func__);
4639 break;
4640 }
4641 }
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004642 dispc_ovl_enable(dispc, OMAP_DSS_GFX, false);
Jyri Sarhafbff0102016-06-07 15:09:16 +03004643
4644 /* Clear all irq bits before continuing */
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004645 dispc_clear_irqstatus(dispc, 0xffffffff);
Jyri Sarhafbff0102016-06-07 15:09:16 +03004646
4647 /* Restore the original state to LCD1 output gates */
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004648 REG_FLD_MOD(dispc, DISPC_CONFIG, gatestate, 8, 4);
Jyri Sarhafbff0102016-06-07 15:09:16 +03004649}
4650
Tomi Valkeinena1a376472015-11-05 19:44:38 +02004651static const struct dispc_ops dispc_ops = {
4652 .read_irqstatus = dispc_read_irqstatus,
4653 .clear_irqstatus = dispc_clear_irqstatus,
Tomi Valkeinena1a376472015-11-05 19:44:38 +02004654 .write_irqenable = dispc_write_irqenable,
4655
4656 .request_irq = dispc_request_irq,
4657 .free_irq = dispc_free_irq,
4658
4659 .runtime_get = dispc_runtime_get,
4660 .runtime_put = dispc_runtime_put,
4661
4662 .get_num_ovls = dispc_get_num_ovls,
4663 .get_num_mgrs = dispc_get_num_mgrs,
4664
Peter Ujfalusi867d7e02017-11-30 14:12:36 +02004665 .get_memory_bandwidth_limit = dispc_get_memory_bandwidth_limit,
4666
Tomi Valkeinena1a376472015-11-05 19:44:38 +02004667 .mgr_enable = dispc_mgr_enable,
4668 .mgr_is_enabled = dispc_mgr_is_enabled,
4669 .mgr_get_vsync_irq = dispc_mgr_get_vsync_irq,
4670 .mgr_get_framedone_irq = dispc_mgr_get_framedone_irq,
4671 .mgr_get_sync_lost_irq = dispc_mgr_get_sync_lost_irq,
4672 .mgr_go_busy = dispc_mgr_go_busy,
4673 .mgr_go = dispc_mgr_go,
4674 .mgr_set_lcd_config = dispc_mgr_set_lcd_config,
4675 .mgr_set_timings = dispc_mgr_set_timings,
4676 .mgr_setup = dispc_mgr_setup,
4677 .mgr_get_supported_outputs = dispc_mgr_get_supported_outputs,
4678 .mgr_gamma_size = dispc_mgr_gamma_size,
4679 .mgr_set_gamma = dispc_mgr_set_gamma,
4680
4681 .ovl_enable = dispc_ovl_enable,
Tomi Valkeinena1a376472015-11-05 19:44:38 +02004682 .ovl_setup = dispc_ovl_setup,
4683 .ovl_get_color_modes = dispc_ovl_get_color_modes,
4684};
4685
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004686/* DISPC HW IP initialisation */
Laurent Pinchart7a143a42017-08-05 01:43:55 +03004687static const struct of_device_id dispc_of_match[] = {
4688 { .compatible = "ti,omap2-dispc", .data = &omap24xx_dispc_feats },
Laurent Pinchartfcd41882017-08-05 01:44:05 +03004689 { .compatible = "ti,omap3-dispc", .data = &omap36xx_dispc_feats },
Laurent Pinchart7a143a42017-08-05 01:43:55 +03004690 { .compatible = "ti,omap4-dispc", .data = &omap44xx_dispc_feats },
4691 { .compatible = "ti,omap5-dispc", .data = &omap54xx_dispc_feats },
4692 { .compatible = "ti,dra7-dispc", .data = &omap54xx_dispc_feats },
4693 {},
4694};
4695
4696static const struct soc_device_attribute dispc_soc_devices[] = {
4697 { .machine = "OMAP3[45]*",
4698 .revision = "ES[12].?", .data = &omap34xx_rev1_0_dispc_feats },
Laurent Pinchartfcd41882017-08-05 01:44:05 +03004699 { .machine = "OMAP3[45]*", .data = &omap34xx_rev3_0_dispc_feats },
4700 { .machine = "AM35*", .data = &omap34xx_rev3_0_dispc_feats },
Laurent Pinchartacf591c2017-08-05 01:44:06 +03004701 { .machine = "AM43*", .data = &am43xx_dispc_feats },
Laurent Pinchart7a143a42017-08-05 01:43:55 +03004702 { /* sentinel */ }
4703};
4704
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004705static int dispc_bind(struct device *dev, struct device *master, void *data)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004706{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004707 struct platform_device *pdev = to_platform_device(dev);
Laurent Pinchart7a143a42017-08-05 01:43:55 +03004708 const struct soc_device_attribute *soc;
Laurent Pinchart3cc62aa2018-02-13 14:00:25 +02004709 struct dss_device *dss = dss_get_device(master);
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004710 struct dispc_device *dispc;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004711 u32 rev;
archit tanejaaffe3602011-02-23 08:41:03 +00004712 int r = 0;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004713 struct resource *dispc_mem;
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00004714 struct device_node *np = pdev->dev.of_node;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004715
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004716 dispc = kzalloc(sizeof(*dispc), GFP_KERNEL);
4717 if (!dispc)
4718 return -ENOMEM;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004719
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004720 dispc->pdev = pdev;
4721 platform_set_drvdata(pdev, dispc);
4722 dispc->dss = dss;
4723
4724 spin_lock_init(&dispc->control_lock);
Tomi Valkeinend49cd152014-11-10 12:23:00 +02004725
Laurent Pinchart7a143a42017-08-05 01:43:55 +03004726 /*
Laurent Pinchartacf591c2017-08-05 01:44:06 +03004727 * The OMAP3-based models can't be told apart using the compatible
Laurent Pinchartfcd41882017-08-05 01:44:05 +03004728 * string, use SoC device matching.
Laurent Pinchart7a143a42017-08-05 01:43:55 +03004729 */
4730 soc = soc_device_match(dispc_soc_devices);
4731 if (soc)
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004732 dispc->feat = soc->data;
Laurent Pinchart7a143a42017-08-05 01:43:55 +03004733 else
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004734 dispc->feat = of_match_device(dispc_of_match, &pdev->dev)->data;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304735
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004736 r = dispc_errata_i734_wa_init(dispc);
Jyri Sarhafbff0102016-06-07 15:09:16 +03004737 if (r)
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004738 goto err_free;
Jyri Sarhafbff0102016-06-07 15:09:16 +03004739
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004740 dispc_mem = platform_get_resource(dispc->pdev, IORESOURCE_MEM, 0);
4741 dispc->base = devm_ioremap_resource(&pdev->dev, dispc_mem);
4742 if (IS_ERR(dispc->base)) {
4743 r = PTR_ERR(dispc->base);
4744 goto err_free;
4745 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004746
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004747 dispc->irq = platform_get_irq(dispc->pdev, 0);
4748 if (dispc->irq < 0) {
archit tanejaaffe3602011-02-23 08:41:03 +00004749 DSSERR("platform_get_irq failed\n");
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004750 r = -ENODEV;
4751 goto err_free;
archit tanejaaffe3602011-02-23 08:41:03 +00004752 }
4753
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00004754 if (np && of_property_read_bool(np, "syscon-pol")) {
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004755 dispc->syscon_pol = syscon_regmap_lookup_by_phandle(np, "syscon-pol");
4756 if (IS_ERR(dispc->syscon_pol)) {
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00004757 dev_err(&pdev->dev, "failed to get syscon-pol regmap\n");
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004758 r = PTR_ERR(dispc->syscon_pol);
4759 goto err_free;
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00004760 }
4761
4762 if (of_property_read_u32_index(np, "syscon-pol", 1,
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004763 &dispc->syscon_pol_offset)) {
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00004764 dev_err(&pdev->dev, "failed to get syscon-pol offset\n");
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004765 r = -EINVAL;
4766 goto err_free;
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00004767 }
4768 }
4769
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004770 r = dispc_init_gamma_tables(dispc);
Jyri Sarhaacc3a232016-06-07 15:09:15 +03004771 if (r)
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004772 goto err_free;
Jyri Sarhaacc3a232016-06-07 15:09:15 +03004773
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004774 pm_runtime_enable(&pdev->dev);
4775
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004776 r = dispc_runtime_get(dispc);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004777 if (r)
4778 goto err_runtime_get;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004779
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004780 _omap_dispc_initial_config(dispc);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004781
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004782 rev = dispc_read_reg(dispc, DISPC_REVISION);
Sumit Semwala06b62f2011-01-24 06:22:03 +00004783 dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004784 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
4785
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004786 dispc_runtime_put(dispc);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004787
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004788 dss->dispc = dispc;
Laurent Pinchartd3541ca2018-02-13 14:00:41 +02004789 dss->dispc_ops = &dispc_ops;
Tomi Valkeinena1a376472015-11-05 19:44:38 +02004790
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004791 dispc->debugfs = dss_debugfs_create_file(dss, "dispc", dispc_dump_regs,
4792 dispc);
Tomi Valkeinene40402c2012-03-02 18:01:07 +02004793
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004794 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004795
4796err_runtime_get:
4797 pm_runtime_disable(&pdev->dev);
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004798err_free:
4799 kfree(dispc);
archit tanejaaffe3602011-02-23 08:41:03 +00004800 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004801}
4802
Laurent Pinchart50638ae2018-02-13 14:00:42 +02004803static void dispc_unbind(struct device *dev, struct device *master, void *data)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004804{
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004805 struct dispc_device *dispc = dev_get_drvdata(dev);
4806 struct dss_device *dss = dispc->dss;
Laurent Pinchartd3541ca2018-02-13 14:00:41 +02004807
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004808 dss_debugfs_remove_file(dispc->debugfs);
Laurent Pinchartf33656e2018-02-13 14:00:29 +02004809
Laurent Pinchart50638ae2018-02-13 14:00:42 +02004810 dss->dispc = NULL;
Laurent Pinchartd3541ca2018-02-13 14:00:41 +02004811 dss->dispc_ops = NULL;
Tomi Valkeinena1a376472015-11-05 19:44:38 +02004812
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004813 pm_runtime_disable(dev);
Jyri Sarhafbff0102016-06-07 15:09:16 +03004814
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004815 dispc_errata_i734_wa_fini(dispc);
4816
4817 kfree(dispc);
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004818}
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +03004819
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004820static const struct component_ops dispc_component_ops = {
4821 .bind = dispc_bind,
4822 .unbind = dispc_unbind,
4823};
4824
4825static int dispc_probe(struct platform_device *pdev)
4826{
4827 return component_add(&pdev->dev, &dispc_component_ops);
4828}
4829
4830static int dispc_remove(struct platform_device *pdev)
4831{
4832 component_del(&pdev->dev, &dispc_component_ops);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004833 return 0;
4834}
4835
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004836static int dispc_runtime_suspend(struct device *dev)
4837{
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004838 struct dispc_device *dispc = dev_get_drvdata(dev);
4839
4840 dispc->is_enabled = false;
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004841 /* ensure the dispc_irq_handler sees the is_enabled value */
4842 smp_wmb();
4843 /* wait for current handler to finish before turning the DISPC off */
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004844 synchronize_irq(dispc->irq);
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004845
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004846 dispc_save_context(dispc);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004847
4848 return 0;
4849}
4850
4851static int dispc_runtime_resume(struct device *dev)
4852{
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004853 struct dispc_device *dispc = dev_get_drvdata(dev);
4854
Tomi Valkeinen9229b512014-02-14 09:37:09 +02004855 /*
4856 * The reset value for load mode is 0 (OMAP_DSS_LOAD_CLUT_AND_FRAME)
4857 * but we always initialize it to 2 (OMAP_DSS_LOAD_FRAME_ONLY) in
4858 * _omap_dispc_initial_config(). We can thus use it to detect if
4859 * we have lost register context.
4860 */
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004861 if (REG_GET(dispc, DISPC_CONFIG, 2, 1) != OMAP_DSS_LOAD_FRAME_ONLY) {
4862 _omap_dispc_initial_config(dispc);
Tomi Valkeinen9229b512014-02-14 09:37:09 +02004863
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004864 dispc_errata_i734_wa(dispc);
Jyri Sarhafbff0102016-06-07 15:09:16 +03004865
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004866 dispc_restore_context(dispc);
Jyri Sarhaacc3a232016-06-07 15:09:15 +03004867
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004868 dispc_restore_gamma_tables(dispc);
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004869 }
Tomi Valkeinenbe07dcd72013-11-21 16:01:40 +02004870
Laurent Pinchart1f6b6b62018-02-13 14:00:44 +02004871 dispc->is_enabled = true;
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004872 /* ensure the dispc_irq_handler sees the is_enabled value */
4873 smp_wmb();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004874
4875 return 0;
4876}
4877
4878static const struct dev_pm_ops dispc_pm_ops = {
4879 .runtime_suspend = dispc_runtime_suspend,
4880 .runtime_resume = dispc_runtime_resume,
4881};
4882
Andrew F. Davisd66c36a2017-12-05 14:29:32 -06004883struct platform_driver omap_dispchw_driver = {
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004884 .probe = dispc_probe,
4885 .remove = dispc_remove,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004886 .driver = {
4887 .name = "omapdss_dispc",
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004888 .pm = &dispc_pm_ops,
Tomi Valkeinend7977f82013-12-17 11:54:02 +02004889 .of_match_table = dispc_of_match,
Tomi Valkeinen422ccbd2014-10-16 09:54:25 +03004890 .suppress_bind_attrs = true,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004891 },
4892};