Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1 | /* |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2 | * Copyright (C) 2009 Nokia Corporation |
| 3 | * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com> |
| 4 | * |
| 5 | * Some code and ideas taken from drivers/video/omap/ driver |
| 6 | * by Imre Deak. |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or modify it |
| 9 | * under the terms of the GNU General Public License version 2 as published by |
| 10 | * the Free Software Foundation. |
| 11 | * |
| 12 | * This program is distributed in the hope that it will be useful, but WITHOUT |
| 13 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 14 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 15 | * more details. |
| 16 | * |
| 17 | * You should have received a copy of the GNU General Public License along with |
| 18 | * this program. If not, see <http://www.gnu.org/licenses/>. |
| 19 | */ |
| 20 | |
| 21 | #define DSS_SUBSYS_NAME "DISPC" |
| 22 | |
| 23 | #include <linux/kernel.h> |
| 24 | #include <linux/dma-mapping.h> |
| 25 | #include <linux/vmalloc.h> |
Paul Gortmaker | a8a3593 | 2011-07-10 13:20:26 -0400 | [diff] [blame] | 26 | #include <linux/export.h> |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 27 | #include <linux/clk.h> |
| 28 | #include <linux/io.h> |
| 29 | #include <linux/jiffies.h> |
| 30 | #include <linux/seq_file.h> |
| 31 | #include <linux/delay.h> |
| 32 | #include <linux/workqueue.h> |
Tomi Valkeinen | ab83b14 | 2010-06-09 15:31:01 +0300 | [diff] [blame] | 33 | #include <linux/hardirq.h> |
Tomi Valkeinen | 24e6289 | 2011-05-23 11:51:18 +0300 | [diff] [blame] | 34 | #include <linux/platform_device.h> |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 35 | #include <linux/pm_runtime.h> |
Tomi Valkeinen | 33366d0 | 2012-09-28 13:54:35 +0300 | [diff] [blame] | 36 | #include <linux/sizes.h> |
Tomi Valkeinen | 0006fd6 | 2014-09-05 19:15:03 +0000 | [diff] [blame] | 37 | #include <linux/mfd/syscon.h> |
| 38 | #include <linux/regmap.h> |
| 39 | #include <linux/of.h> |
Laurent Pinchart | 7a143a4 | 2017-08-05 01:43:55 +0300 | [diff] [blame] | 40 | #include <linux/of_device.h> |
Tomi Valkeinen | 736e60d | 2015-06-04 15:22:23 +0300 | [diff] [blame] | 41 | #include <linux/component.h> |
Laurent Pinchart | 7a143a4 | 2017-08-05 01:43:55 +0300 | [diff] [blame] | 42 | #include <linux/sys_soc.h> |
Tomi Valkeinen | 3e1d65c | 2017-05-04 10:40:46 +0300 | [diff] [blame] | 43 | #include <drm/drm_fourcc.h> |
Tomi Valkeinen | 0bd97c4 | 2017-05-16 11:05:09 +0300 | [diff] [blame] | 44 | #include <drm/drm_blend.h> |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 45 | |
Peter Ujfalusi | 32043da | 2016-05-27 14:40:49 +0300 | [diff] [blame] | 46 | #include "omapdss.h" |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 47 | #include "dss.h" |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 48 | #include "dispc.h" |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 49 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 50 | struct dispc_device; |
| 51 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 52 | /* DISPC */ |
Sumit Semwal | 8613b00 | 2010-12-02 11:27:09 +0000 | [diff] [blame] | 53 | #define DISPC_SZ_REGS SZ_4K |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 54 | |
Tomi Valkeinen | 5ed8cf5 | 2011-06-21 09:35:36 +0300 | [diff] [blame] | 55 | enum omap_burst_size { |
| 56 | BURST_SIZE_X2 = 0, |
| 57 | BURST_SIZE_X4 = 1, |
| 58 | BURST_SIZE_X8 = 2, |
| 59 | }; |
| 60 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 61 | #define REG_GET(dispc, idx, start, end) \ |
| 62 | FLD_GET(dispc_read_reg(dispc, idx), start, end) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 63 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 64 | #define REG_FLD_MOD(dispc, idx, val, start, end) \ |
| 65 | dispc_write_reg(dispc, idx, \ |
| 66 | FLD_MOD(dispc_read_reg(dispc, idx), val, start, end)) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 67 | |
Laurent Pinchart | 1ac0c89 | 2017-08-05 01:44:14 +0300 | [diff] [blame] | 68 | /* DISPC has feature id */ |
| 69 | enum dispc_feature_id { |
| 70 | FEAT_LCDENABLEPOL, |
| 71 | FEAT_LCDENABLESIGNAL, |
| 72 | FEAT_PCKFREEENABLE, |
| 73 | FEAT_FUNCGATED, |
| 74 | FEAT_MGR_LCD2, |
| 75 | FEAT_MGR_LCD3, |
| 76 | FEAT_LINEBUFFERSPLIT, |
| 77 | FEAT_ROWREPEATENABLE, |
| 78 | FEAT_RESIZECONF, |
| 79 | /* Independent core clk divider */ |
| 80 | FEAT_CORE_CLK_DIV, |
| 81 | FEAT_HANDLE_UV_SEPARATE, |
| 82 | FEAT_ATTR2, |
| 83 | FEAT_CPR, |
| 84 | FEAT_PRELOAD, |
| 85 | FEAT_FIR_COEF_V, |
| 86 | FEAT_ALPHA_FIXED_ZORDER, |
| 87 | FEAT_ALPHA_FREE_ZORDER, |
| 88 | FEAT_FIFO_MERGE, |
| 89 | /* An unknown HW bug causing the normal FIFO thresholds not to work */ |
| 90 | FEAT_OMAP3_DSI_FIFO_BUG, |
| 91 | FEAT_BURST_2D, |
| 92 | FEAT_MFLAG, |
| 93 | }; |
| 94 | |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 95 | struct dispc_features { |
| 96 | u8 sw_start; |
| 97 | u8 fp_start; |
| 98 | u8 bp_start; |
| 99 | u16 sw_max; |
| 100 | u16 vp_max; |
| 101 | u16 hp_max; |
Archit Taneja | 33b8992 | 2012-11-14 13:50:15 +0530 | [diff] [blame] | 102 | u8 mgr_width_start; |
| 103 | u8 mgr_height_start; |
| 104 | u16 mgr_width_max; |
| 105 | u16 mgr_height_max; |
Archit Taneja | ca5ca69 | 2013-03-26 19:15:22 +0530 | [diff] [blame] | 106 | unsigned long max_lcd_pclk; |
| 107 | unsigned long max_tv_pclk; |
Laurent Pinchart | c4ff6ea | 2017-08-05 01:44:16 +0300 | [diff] [blame] | 108 | unsigned int max_downscale; |
| 109 | unsigned int max_line_width; |
| 110 | unsigned int min_pcd; |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 111 | int (*calc_scaling)(struct dispc_device *dispc, |
| 112 | unsigned long pclk, unsigned long lclk, |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 113 | const struct videomode *vm, |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 114 | u16 width, u16 height, u16 out_width, u16 out_height, |
Tomi Valkeinen | 41aff42 | 2017-05-04 11:31:56 +0300 | [diff] [blame] | 115 | u32 fourcc, bool *five_taps, |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 116 | int *x_predecim, int *y_predecim, int *decim_x, int *decim_y, |
Archit Taneja | 8ba8530 | 2012-09-26 17:00:37 +0530 | [diff] [blame] | 117 | u16 pos_x, unsigned long *core_clk, bool mem_to_mem); |
Tomi Valkeinen | 8702ee5 | 2012-10-19 15:36:11 +0300 | [diff] [blame] | 118 | unsigned long (*calc_core_clk) (unsigned long pclk, |
Archit Taneja | 8ba8530 | 2012-09-26 17:00:37 +0530 | [diff] [blame] | 119 | u16 width, u16 height, u16 out_width, u16 out_height, |
| 120 | bool mem_to_mem); |
Tomi Valkeinen | 42a6961 | 2012-08-22 16:56:57 +0300 | [diff] [blame] | 121 | u8 num_fifos; |
Laurent Pinchart | 1ac0c89 | 2017-08-05 01:44:14 +0300 | [diff] [blame] | 122 | const enum dispc_feature_id *features; |
| 123 | unsigned int num_features; |
Laurent Pinchart | 38dc070 | 2017-08-05 01:44:08 +0300 | [diff] [blame] | 124 | const struct dss_reg_field *reg_fields; |
| 125 | const unsigned int num_reg_fields; |
Laurent Pinchart | fcd4188 | 2017-08-05 01:44:05 +0300 | [diff] [blame] | 126 | const enum omap_overlay_caps *overlay_caps; |
Laurent Pinchart | 94f96ad | 2017-08-05 01:44:04 +0300 | [diff] [blame] | 127 | const u32 **supported_color_modes; |
Laurent Pinchart | acf591c | 2017-08-05 01:44:06 +0300 | [diff] [blame] | 128 | unsigned int num_mgrs; |
| 129 | unsigned int num_ovls; |
Laurent Pinchart | 2855047 | 2017-08-05 01:44:03 +0300 | [diff] [blame] | 130 | unsigned int buffer_size_unit; |
| 131 | unsigned int burst_size_unit; |
Tomi Valkeinen | 66a0f9e | 2012-08-22 16:57:02 +0300 | [diff] [blame] | 132 | |
| 133 | /* swap GFX & WB fifos */ |
| 134 | bool gfx_fifo_workaround:1; |
Tomi Valkeinen | cffa947 | 2012-11-08 10:01:33 +0200 | [diff] [blame] | 135 | |
| 136 | /* no DISPC_IRQ_FRAMEDONETV on this SoC */ |
| 137 | bool no_framedone_tv:1; |
Archit Taneja | d0df9a2 | 2013-03-26 19:15:25 +0530 | [diff] [blame] | 138 | |
| 139 | /* revert to the OMAP4 mechanism of DISPC Smart Standby operation */ |
| 140 | bool mstandby_workaround:1; |
Archit Taneja | 8bc6555 | 2013-12-17 16:40:21 +0530 | [diff] [blame] | 141 | |
| 142 | bool set_max_preload:1; |
Tomi Valkeinen | f2aee31 | 2015-04-10 12:48:34 +0300 | [diff] [blame] | 143 | |
| 144 | /* PIXEL_INC is not added to the last pixel of a line */ |
| 145 | bool last_pixel_inc_missing:1; |
Tomi Valkeinen | e5f8091 | 2015-10-21 13:08:59 +0300 | [diff] [blame] | 146 | |
| 147 | /* POL_FREQ has ALIGN bit */ |
| 148 | bool supports_sync_align:1; |
Tomi Valkeinen | 20efbc3 | 2015-11-04 17:10:44 +0200 | [diff] [blame] | 149 | |
| 150 | bool has_writeback:1; |
Tomi Valkeinen | 3a38ed53 | 2016-01-13 18:41:31 +0200 | [diff] [blame] | 151 | |
| 152 | bool supports_double_pixel:1; |
Tomi Valkeinen | b7536d6 | 2016-01-13 18:41:36 +0200 | [diff] [blame] | 153 | |
| 154 | /* |
| 155 | * Field order for VENC is different than HDMI. We should handle this in |
| 156 | * some intelligent manner, but as the SoCs have either HDMI or VENC, |
| 157 | * never both, we can just use this flag for now. |
| 158 | */ |
| 159 | bool reverse_ilace_field_order:1; |
Jyri Sarha | acc3a23 | 2016-06-07 15:09:15 +0300 | [diff] [blame] | 160 | |
| 161 | bool has_gamma_table:1; |
Jyri Sarha | fbff010 | 2016-06-07 15:09:16 +0300 | [diff] [blame] | 162 | |
| 163 | bool has_gamma_i734_bug:1; |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 164 | }; |
| 165 | |
Tomi Valkeinen | 42a6961 | 2012-08-22 16:56:57 +0300 | [diff] [blame] | 166 | #define DISPC_MAX_NR_FIFOS 5 |
Jyri Sarha | acc3a23 | 2016-06-07 15:09:15 +0300 | [diff] [blame] | 167 | #define DISPC_MAX_CHANNEL_GAMMA 4 |
Tomi Valkeinen | 42a6961 | 2012-08-22 16:56:57 +0300 | [diff] [blame] | 168 | |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 169 | struct dispc_device { |
Senthilvadivu Guruswamy | 060b6d9 | 2011-01-24 06:22:00 +0000 | [diff] [blame] | 170 | struct platform_device *pdev; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 171 | void __iomem *base; |
Laurent Pinchart | 3cc62aa | 2018-02-13 14:00:25 +0200 | [diff] [blame] | 172 | struct dss_device *dss; |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 173 | |
Laurent Pinchart | f33656e | 2018-02-13 14:00:29 +0200 | [diff] [blame] | 174 | struct dss_debugfs_entry *debugfs; |
| 175 | |
archit taneja | affe360 | 2011-02-23 08:41:03 +0000 | [diff] [blame] | 176 | int irq; |
Tomi Valkeinen | 0925afc | 2014-04-11 13:49:55 +0300 | [diff] [blame] | 177 | irq_handler_t user_handler; |
| 178 | void *user_data; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 179 | |
Tomi Valkeinen | 7b3926b | 2013-03-06 15:54:11 +0200 | [diff] [blame] | 180 | unsigned long core_clk_rate; |
Tomi Valkeinen | 5391e87 | 2013-05-16 10:44:13 +0300 | [diff] [blame] | 181 | unsigned long tv_pclk_rate; |
Tomi Valkeinen | 7b3926b | 2013-03-06 15:54:11 +0200 | [diff] [blame] | 182 | |
Tomi Valkeinen | 42a6961 | 2012-08-22 16:56:57 +0300 | [diff] [blame] | 183 | u32 fifo_size[DISPC_MAX_NR_FIFOS]; |
| 184 | /* maps which plane is using a fifo. fifo-id -> plane-id */ |
| 185 | int fifo_assignment[DISPC_MAX_NR_FIFOS]; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 186 | |
Tomi Valkeinen | 49ea86f | 2011-06-01 15:54:06 +0300 | [diff] [blame] | 187 | bool ctx_valid; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 188 | u32 ctx[DISPC_SZ_REGS / sizeof(u32)]; |
Tomi Valkeinen | dfc0fd8 | 2009-12-17 14:35:21 +0200 | [diff] [blame] | 189 | |
Jyri Sarha | acc3a23 | 2016-06-07 15:09:15 +0300 | [diff] [blame] | 190 | u32 *gamma_table[DISPC_MAX_CHANNEL_GAMMA]; |
| 191 | |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 192 | const struct dispc_features *feat; |
Tomi Valkeinen | 0925afc | 2014-04-11 13:49:55 +0300 | [diff] [blame] | 193 | |
| 194 | bool is_enabled; |
Tomi Valkeinen | 0006fd6 | 2014-09-05 19:15:03 +0000 | [diff] [blame] | 195 | |
| 196 | struct regmap *syscon_pol; |
| 197 | u32 syscon_pol_offset; |
Tomi Valkeinen | d49cd15 | 2014-11-10 12:23:00 +0200 | [diff] [blame] | 198 | |
| 199 | /* DISPC_CONTROL & DISPC_CONFIG lock*/ |
| 200 | spinlock_t control_lock; |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 201 | }; |
| 202 | |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 203 | enum omap_color_component { |
| 204 | /* used for all color formats for OMAP3 and earlier |
| 205 | * and for RGB and Y color component on OMAP4 |
| 206 | */ |
| 207 | DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0, |
| 208 | /* used for UV component for |
Tomi Valkeinen | 3e1d65c | 2017-05-04 10:40:46 +0300 | [diff] [blame] | 209 | * DRM_FORMAT_YUYV, DRM_FORMAT_UYVY, DRM_FORMAT_NV12 |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 210 | * color formats on OMAP4 |
| 211 | */ |
| 212 | DISPC_COLOR_COMPONENT_UV = 1 << 1, |
| 213 | }; |
| 214 | |
Chandrabhanu Mahapatra | efa70b3 | 2012-06-21 11:07:44 +0530 | [diff] [blame] | 215 | enum mgr_reg_fields { |
| 216 | DISPC_MGR_FLD_ENABLE, |
| 217 | DISPC_MGR_FLD_STNTFT, |
| 218 | DISPC_MGR_FLD_GO, |
| 219 | DISPC_MGR_FLD_TFTDATALINES, |
| 220 | DISPC_MGR_FLD_STALLMODE, |
| 221 | DISPC_MGR_FLD_TCKENABLE, |
| 222 | DISPC_MGR_FLD_TCKSELECTION, |
| 223 | DISPC_MGR_FLD_CPR, |
| 224 | DISPC_MGR_FLD_FIFOHANDCHECK, |
| 225 | /* used to maintain a count of the above fields */ |
| 226 | DISPC_MGR_FLD_NUM, |
| 227 | }; |
| 228 | |
Laurent Pinchart | 38dc070 | 2017-08-05 01:44:08 +0300 | [diff] [blame] | 229 | /* DISPC register field id */ |
| 230 | enum dispc_feat_reg_field { |
| 231 | FEAT_REG_FIRHINC, |
| 232 | FEAT_REG_FIRVINC, |
| 233 | FEAT_REG_FIFOHIGHTHRESHOLD, |
| 234 | FEAT_REG_FIFOLOWTHRESHOLD, |
| 235 | FEAT_REG_FIFOSIZE, |
| 236 | FEAT_REG_HORIZONTALACCU, |
| 237 | FEAT_REG_VERTICALACCU, |
| 238 | }; |
| 239 | |
Jyri Sarha | 5c348ba | 2014-04-11 16:25:06 +0300 | [diff] [blame] | 240 | struct dispc_reg_field { |
| 241 | u16 reg; |
| 242 | u8 high; |
| 243 | u8 low; |
| 244 | }; |
| 245 | |
Jyri Sarha | acc3a23 | 2016-06-07 15:09:15 +0300 | [diff] [blame] | 246 | struct dispc_gamma_desc { |
| 247 | u32 len; |
| 248 | u32 bits; |
| 249 | u16 reg; |
| 250 | bool has_index; |
| 251 | }; |
| 252 | |
Chandrabhanu Mahapatra | efa70b3 | 2012-06-21 11:07:44 +0530 | [diff] [blame] | 253 | static const struct { |
| 254 | const char *name; |
| 255 | u32 vsync_irq; |
| 256 | u32 framedone_irq; |
| 257 | u32 sync_lost_irq; |
Jyri Sarha | acc3a23 | 2016-06-07 15:09:15 +0300 | [diff] [blame] | 258 | struct dispc_gamma_desc gamma; |
Jyri Sarha | 5c348ba | 2014-04-11 16:25:06 +0300 | [diff] [blame] | 259 | struct dispc_reg_field reg_desc[DISPC_MGR_FLD_NUM]; |
Chandrabhanu Mahapatra | efa70b3 | 2012-06-21 11:07:44 +0530 | [diff] [blame] | 260 | } mgr_desc[] = { |
| 261 | [OMAP_DSS_CHANNEL_LCD] = { |
| 262 | .name = "LCD", |
| 263 | .vsync_irq = DISPC_IRQ_VSYNC, |
| 264 | .framedone_irq = DISPC_IRQ_FRAMEDONE, |
| 265 | .sync_lost_irq = DISPC_IRQ_SYNC_LOST, |
Jyri Sarha | acc3a23 | 2016-06-07 15:09:15 +0300 | [diff] [blame] | 266 | .gamma = { |
| 267 | .len = 256, |
| 268 | .bits = 8, |
| 269 | .reg = DISPC_GAMMA_TABLE0, |
| 270 | .has_index = true, |
| 271 | }, |
Chandrabhanu Mahapatra | efa70b3 | 2012-06-21 11:07:44 +0530 | [diff] [blame] | 272 | .reg_desc = { |
| 273 | [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 0, 0 }, |
| 274 | [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL, 3, 3 }, |
| 275 | [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 5, 5 }, |
| 276 | [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL, 9, 8 }, |
| 277 | [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL, 11, 11 }, |
| 278 | [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 10, 10 }, |
| 279 | [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 11, 11 }, |
| 280 | [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG, 15, 15 }, |
| 281 | [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 }, |
| 282 | }, |
| 283 | }, |
| 284 | [OMAP_DSS_CHANNEL_DIGIT] = { |
| 285 | .name = "DIGIT", |
| 286 | .vsync_irq = DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN, |
Tomi Valkeinen | cffa947 | 2012-11-08 10:01:33 +0200 | [diff] [blame] | 287 | .framedone_irq = DISPC_IRQ_FRAMEDONETV, |
Chandrabhanu Mahapatra | efa70b3 | 2012-06-21 11:07:44 +0530 | [diff] [blame] | 288 | .sync_lost_irq = DISPC_IRQ_SYNC_LOST_DIGIT, |
Jyri Sarha | acc3a23 | 2016-06-07 15:09:15 +0300 | [diff] [blame] | 289 | .gamma = { |
| 290 | .len = 1024, |
| 291 | .bits = 10, |
| 292 | .reg = DISPC_GAMMA_TABLE2, |
| 293 | .has_index = false, |
| 294 | }, |
Chandrabhanu Mahapatra | efa70b3 | 2012-06-21 11:07:44 +0530 | [diff] [blame] | 295 | .reg_desc = { |
| 296 | [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 1, 1 }, |
| 297 | [DISPC_MGR_FLD_STNTFT] = { }, |
| 298 | [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 6, 6 }, |
| 299 | [DISPC_MGR_FLD_TFTDATALINES] = { }, |
| 300 | [DISPC_MGR_FLD_STALLMODE] = { }, |
| 301 | [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 12, 12 }, |
| 302 | [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 13, 13 }, |
| 303 | [DISPC_MGR_FLD_CPR] = { }, |
| 304 | [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 }, |
| 305 | }, |
| 306 | }, |
| 307 | [OMAP_DSS_CHANNEL_LCD2] = { |
| 308 | .name = "LCD2", |
| 309 | .vsync_irq = DISPC_IRQ_VSYNC2, |
| 310 | .framedone_irq = DISPC_IRQ_FRAMEDONE2, |
| 311 | .sync_lost_irq = DISPC_IRQ_SYNC_LOST2, |
Jyri Sarha | acc3a23 | 2016-06-07 15:09:15 +0300 | [diff] [blame] | 312 | .gamma = { |
| 313 | .len = 256, |
| 314 | .bits = 8, |
| 315 | .reg = DISPC_GAMMA_TABLE1, |
| 316 | .has_index = true, |
| 317 | }, |
Chandrabhanu Mahapatra | efa70b3 | 2012-06-21 11:07:44 +0530 | [diff] [blame] | 318 | .reg_desc = { |
| 319 | [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL2, 0, 0 }, |
| 320 | [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL2, 3, 3 }, |
| 321 | [DISPC_MGR_FLD_GO] = { DISPC_CONTROL2, 5, 5 }, |
| 322 | [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL2, 9, 8 }, |
| 323 | [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL2, 11, 11 }, |
| 324 | [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG2, 10, 10 }, |
| 325 | [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG2, 11, 11 }, |
| 326 | [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG2, 15, 15 }, |
| 327 | [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG2, 16, 16 }, |
| 328 | }, |
| 329 | }, |
Chandrabhanu Mahapatra | e86d456 | 2012-06-29 10:43:13 +0530 | [diff] [blame] | 330 | [OMAP_DSS_CHANNEL_LCD3] = { |
| 331 | .name = "LCD3", |
| 332 | .vsync_irq = DISPC_IRQ_VSYNC3, |
| 333 | .framedone_irq = DISPC_IRQ_FRAMEDONE3, |
| 334 | .sync_lost_irq = DISPC_IRQ_SYNC_LOST3, |
Jyri Sarha | acc3a23 | 2016-06-07 15:09:15 +0300 | [diff] [blame] | 335 | .gamma = { |
| 336 | .len = 256, |
| 337 | .bits = 8, |
| 338 | .reg = DISPC_GAMMA_TABLE3, |
| 339 | .has_index = true, |
| 340 | }, |
Chandrabhanu Mahapatra | e86d456 | 2012-06-29 10:43:13 +0530 | [diff] [blame] | 341 | .reg_desc = { |
| 342 | [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL3, 0, 0 }, |
| 343 | [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL3, 3, 3 }, |
| 344 | [DISPC_MGR_FLD_GO] = { DISPC_CONTROL3, 5, 5 }, |
| 345 | [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL3, 9, 8 }, |
| 346 | [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL3, 11, 11 }, |
| 347 | [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG3, 10, 10 }, |
| 348 | [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG3, 11, 11 }, |
| 349 | [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG3, 15, 15 }, |
| 350 | [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG3, 16, 16 }, |
| 351 | }, |
| 352 | }, |
Chandrabhanu Mahapatra | efa70b3 | 2012-06-21 11:07:44 +0530 | [diff] [blame] | 353 | }; |
| 354 | |
Archit Taneja | 6e5264b | 2012-09-11 12:04:47 +0530 | [diff] [blame] | 355 | struct color_conv_coef { |
| 356 | int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb; |
| 357 | int full_range; |
| 358 | }; |
| 359 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 360 | static unsigned long dispc_fclk_rate(struct dispc_device *dispc); |
| 361 | static unsigned long dispc_core_clk_rate(struct dispc_device *dispc); |
| 362 | static unsigned long dispc_mgr_lclk_rate(struct dispc_device *dispc, |
| 363 | enum omap_channel channel); |
| 364 | static unsigned long dispc_mgr_pclk_rate(struct dispc_device *dispc, |
| 365 | enum omap_channel channel); |
Tomi Valkeinen | 6590415 | 2015-11-04 17:10:57 +0200 | [diff] [blame] | 366 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 367 | static unsigned long dispc_plane_pclk_rate(struct dispc_device *dispc, |
| 368 | enum omap_plane_id plane); |
| 369 | static unsigned long dispc_plane_lclk_rate(struct dispc_device *dispc, |
| 370 | enum omap_plane_id plane); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 371 | |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 372 | static void dispc_clear_irqstatus(struct dispc_device *dispc, u32 mask); |
Tomi Valkeinen | 5034b1f | 2015-11-05 20:06:06 +0200 | [diff] [blame] | 373 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 374 | static inline void dispc_write_reg(struct dispc_device *dispc, u16 idx, u32 val) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 375 | { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 376 | __raw_writel(val, dispc->base + idx); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 377 | } |
| 378 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 379 | static inline u32 dispc_read_reg(struct dispc_device *dispc, u16 idx) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 380 | { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 381 | return __raw_readl(dispc->base + idx); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 382 | } |
| 383 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 384 | static u32 mgr_fld_read(struct dispc_device *dispc, enum omap_channel channel, |
| 385 | enum mgr_reg_fields regfld) |
Chandrabhanu Mahapatra | efa70b3 | 2012-06-21 11:07:44 +0530 | [diff] [blame] | 386 | { |
Jyri Sarha | 5c348ba | 2014-04-11 16:25:06 +0300 | [diff] [blame] | 387 | const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld]; |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 388 | |
| 389 | return REG_GET(dispc, rfld.reg, rfld.high, rfld.low); |
Chandrabhanu Mahapatra | efa70b3 | 2012-06-21 11:07:44 +0530 | [diff] [blame] | 390 | } |
| 391 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 392 | static void mgr_fld_write(struct dispc_device *dispc, enum omap_channel channel, |
| 393 | enum mgr_reg_fields regfld, int val) |
| 394 | { |
Jyri Sarha | 5c348ba | 2014-04-11 16:25:06 +0300 | [diff] [blame] | 395 | const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld]; |
Tomi Valkeinen | d49cd15 | 2014-11-10 12:23:00 +0200 | [diff] [blame] | 396 | const bool need_lock = rfld.reg == DISPC_CONTROL || rfld.reg == DISPC_CONFIG; |
| 397 | unsigned long flags; |
| 398 | |
| 399 | if (need_lock) |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 400 | spin_lock_irqsave(&dispc->control_lock, flags); |
Tomi Valkeinen | d49cd15 | 2014-11-10 12:23:00 +0200 | [diff] [blame] | 401 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 402 | REG_FLD_MOD(dispc, rfld.reg, val, rfld.high, rfld.low); |
Tomi Valkeinen | d49cd15 | 2014-11-10 12:23:00 +0200 | [diff] [blame] | 403 | |
| 404 | if (need_lock) |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 405 | spin_unlock_irqrestore(&dispc->control_lock, flags); |
Chandrabhanu Mahapatra | efa70b3 | 2012-06-21 11:07:44 +0530 | [diff] [blame] | 406 | } |
| 407 | |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 408 | static int dispc_get_num_ovls(struct dispc_device *dispc) |
Laurent Pinchart | acf591c | 2017-08-05 01:44:06 +0300 | [diff] [blame] | 409 | { |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 410 | return dispc->feat->num_ovls; |
Laurent Pinchart | acf591c | 2017-08-05 01:44:06 +0300 | [diff] [blame] | 411 | } |
| 412 | |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 413 | static int dispc_get_num_mgrs(struct dispc_device *dispc) |
Laurent Pinchart | acf591c | 2017-08-05 01:44:06 +0300 | [diff] [blame] | 414 | { |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 415 | return dispc->feat->num_mgrs; |
Laurent Pinchart | acf591c | 2017-08-05 01:44:06 +0300 | [diff] [blame] | 416 | } |
| 417 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 418 | static void dispc_get_reg_field(struct dispc_device *dispc, |
| 419 | enum dispc_feat_reg_field id, |
Laurent Pinchart | 38dc070 | 2017-08-05 01:44:08 +0300 | [diff] [blame] | 420 | u8 *start, u8 *end) |
| 421 | { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 422 | if (id >= dispc->feat->num_reg_fields) |
Laurent Pinchart | 38dc070 | 2017-08-05 01:44:08 +0300 | [diff] [blame] | 423 | BUG(); |
| 424 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 425 | *start = dispc->feat->reg_fields[id].start; |
| 426 | *end = dispc->feat->reg_fields[id].end; |
Laurent Pinchart | 38dc070 | 2017-08-05 01:44:08 +0300 | [diff] [blame] | 427 | } |
| 428 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 429 | static bool dispc_has_feature(struct dispc_device *dispc, |
| 430 | enum dispc_feature_id id) |
Laurent Pinchart | 1ac0c89 | 2017-08-05 01:44:14 +0300 | [diff] [blame] | 431 | { |
| 432 | unsigned int i; |
| 433 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 434 | for (i = 0; i < dispc->feat->num_features; i++) { |
| 435 | if (dispc->feat->features[i] == id) |
Laurent Pinchart | 1ac0c89 | 2017-08-05 01:44:14 +0300 | [diff] [blame] | 436 | return true; |
| 437 | } |
| 438 | |
| 439 | return false; |
| 440 | } |
| 441 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 442 | #define SR(dispc, reg) \ |
| 443 | dispc->ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(dispc, DISPC_##reg) |
| 444 | #define RR(dispc, reg) \ |
| 445 | dispc_write_reg(dispc, DISPC_##reg, dispc->ctx[DISPC_##reg / sizeof(u32)]) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 446 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 447 | static void dispc_save_context(struct dispc_device *dispc) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 448 | { |
Archit Taneja | c6104b8 | 2011-08-05 19:06:02 +0530 | [diff] [blame] | 449 | int i, j; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 450 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 451 | DSSDBG("dispc_save_context\n"); |
| 452 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 453 | SR(dispc, IRQENABLE); |
| 454 | SR(dispc, CONTROL); |
| 455 | SR(dispc, CONFIG); |
| 456 | SR(dispc, LINE_NUMBER); |
| 457 | if (dispc_has_feature(dispc, FEAT_ALPHA_FIXED_ZORDER) || |
| 458 | dispc_has_feature(dispc, FEAT_ALPHA_FREE_ZORDER)) |
| 459 | SR(dispc, GLOBAL_ALPHA); |
| 460 | if (dispc_has_feature(dispc, FEAT_MGR_LCD2)) { |
| 461 | SR(dispc, CONTROL2); |
| 462 | SR(dispc, CONFIG2); |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 463 | } |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 464 | if (dispc_has_feature(dispc, FEAT_MGR_LCD3)) { |
| 465 | SR(dispc, CONTROL3); |
| 466 | SR(dispc, CONFIG3); |
Chandrabhanu Mahapatra | e86d456 | 2012-06-29 10:43:13 +0530 | [diff] [blame] | 467 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 468 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 469 | for (i = 0; i < dispc_get_num_mgrs(dispc); i++) { |
| 470 | SR(dispc, DEFAULT_COLOR(i)); |
| 471 | SR(dispc, TRANS_COLOR(i)); |
| 472 | SR(dispc, SIZE_MGR(i)); |
Archit Taneja | c6104b8 | 2011-08-05 19:06:02 +0530 | [diff] [blame] | 473 | if (i == OMAP_DSS_CHANNEL_DIGIT) |
| 474 | continue; |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 475 | SR(dispc, TIMING_H(i)); |
| 476 | SR(dispc, TIMING_V(i)); |
| 477 | SR(dispc, POL_FREQ(i)); |
| 478 | SR(dispc, DIVISORo(i)); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 479 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 480 | SR(dispc, DATA_CYCLE1(i)); |
| 481 | SR(dispc, DATA_CYCLE2(i)); |
| 482 | SR(dispc, DATA_CYCLE3(i)); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 483 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 484 | if (dispc_has_feature(dispc, FEAT_CPR)) { |
| 485 | SR(dispc, CPR_COEF_R(i)); |
| 486 | SR(dispc, CPR_COEF_G(i)); |
| 487 | SR(dispc, CPR_COEF_B(i)); |
Archit Taneja | c6104b8 | 2011-08-05 19:06:02 +0530 | [diff] [blame] | 488 | } |
| 489 | } |
| 490 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 491 | for (i = 0; i < dispc_get_num_ovls(dispc); i++) { |
| 492 | SR(dispc, OVL_BA0(i)); |
| 493 | SR(dispc, OVL_BA1(i)); |
| 494 | SR(dispc, OVL_POSITION(i)); |
| 495 | SR(dispc, OVL_SIZE(i)); |
| 496 | SR(dispc, OVL_ATTRIBUTES(i)); |
| 497 | SR(dispc, OVL_FIFO_THRESHOLD(i)); |
| 498 | SR(dispc, OVL_ROW_INC(i)); |
| 499 | SR(dispc, OVL_PIXEL_INC(i)); |
| 500 | if (dispc_has_feature(dispc, FEAT_PRELOAD)) |
| 501 | SR(dispc, OVL_PRELOAD(i)); |
Archit Taneja | c6104b8 | 2011-08-05 19:06:02 +0530 | [diff] [blame] | 502 | if (i == OMAP_DSS_GFX) { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 503 | SR(dispc, OVL_WINDOW_SKIP(i)); |
| 504 | SR(dispc, OVL_TABLE_BA(i)); |
Archit Taneja | c6104b8 | 2011-08-05 19:06:02 +0530 | [diff] [blame] | 505 | continue; |
| 506 | } |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 507 | SR(dispc, OVL_FIR(i)); |
| 508 | SR(dispc, OVL_PICTURE_SIZE(i)); |
| 509 | SR(dispc, OVL_ACCU0(i)); |
| 510 | SR(dispc, OVL_ACCU1(i)); |
Archit Taneja | c6104b8 | 2011-08-05 19:06:02 +0530 | [diff] [blame] | 511 | |
| 512 | for (j = 0; j < 8; j++) |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 513 | SR(dispc, OVL_FIR_COEF_H(i, j)); |
Archit Taneja | c6104b8 | 2011-08-05 19:06:02 +0530 | [diff] [blame] | 514 | |
| 515 | for (j = 0; j < 8; j++) |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 516 | SR(dispc, OVL_FIR_COEF_HV(i, j)); |
Archit Taneja | c6104b8 | 2011-08-05 19:06:02 +0530 | [diff] [blame] | 517 | |
| 518 | for (j = 0; j < 5; j++) |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 519 | SR(dispc, OVL_CONV_COEF(i, j)); |
Archit Taneja | c6104b8 | 2011-08-05 19:06:02 +0530 | [diff] [blame] | 520 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 521 | if (dispc_has_feature(dispc, FEAT_FIR_COEF_V)) { |
Archit Taneja | c6104b8 | 2011-08-05 19:06:02 +0530 | [diff] [blame] | 522 | for (j = 0; j < 8; j++) |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 523 | SR(dispc, OVL_FIR_COEF_V(i, j)); |
Tomi Valkeinen | 332e9d7 | 2011-05-27 14:22:16 +0300 | [diff] [blame] | 524 | } |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 525 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 526 | if (dispc_has_feature(dispc, FEAT_HANDLE_UV_SEPARATE)) { |
| 527 | SR(dispc, OVL_BA0_UV(i)); |
| 528 | SR(dispc, OVL_BA1_UV(i)); |
| 529 | SR(dispc, OVL_FIR2(i)); |
| 530 | SR(dispc, OVL_ACCU2_0(i)); |
| 531 | SR(dispc, OVL_ACCU2_1(i)); |
Archit Taneja | c6104b8 | 2011-08-05 19:06:02 +0530 | [diff] [blame] | 532 | |
| 533 | for (j = 0; j < 8; j++) |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 534 | SR(dispc, OVL_FIR_COEF_H2(i, j)); |
Archit Taneja | c6104b8 | 2011-08-05 19:06:02 +0530 | [diff] [blame] | 535 | |
| 536 | for (j = 0; j < 8; j++) |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 537 | SR(dispc, OVL_FIR_COEF_HV2(i, j)); |
Archit Taneja | c6104b8 | 2011-08-05 19:06:02 +0530 | [diff] [blame] | 538 | |
| 539 | for (j = 0; j < 8; j++) |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 540 | SR(dispc, OVL_FIR_COEF_V2(i, j)); |
Archit Taneja | c6104b8 | 2011-08-05 19:06:02 +0530 | [diff] [blame] | 541 | } |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 542 | if (dispc_has_feature(dispc, FEAT_ATTR2)) |
| 543 | SR(dispc, OVL_ATTRIBUTES2(i)); |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 544 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 545 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 546 | if (dispc_has_feature(dispc, FEAT_CORE_CLK_DIV)) |
| 547 | SR(dispc, DIVISOR); |
Tomi Valkeinen | 49ea86f | 2011-06-01 15:54:06 +0300 | [diff] [blame] | 548 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 549 | dispc->ctx_valid = true; |
Tomi Valkeinen | 49ea86f | 2011-06-01 15:54:06 +0300 | [diff] [blame] | 550 | |
Tomi Valkeinen | 9229b51 | 2014-02-14 09:37:09 +0200 | [diff] [blame] | 551 | DSSDBG("context saved\n"); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 552 | } |
| 553 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 554 | static void dispc_restore_context(struct dispc_device *dispc) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 555 | { |
Tomi Valkeinen | 9229b51 | 2014-02-14 09:37:09 +0200 | [diff] [blame] | 556 | int i, j; |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 557 | |
| 558 | DSSDBG("dispc_restore_context\n"); |
| 559 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 560 | if (!dispc->ctx_valid) |
Tomi Valkeinen | 49ea86f | 2011-06-01 15:54:06 +0300 | [diff] [blame] | 561 | return; |
| 562 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 563 | /*RR(dispc, IRQENABLE);*/ |
| 564 | /*RR(dispc, CONTROL);*/ |
| 565 | RR(dispc, CONFIG); |
| 566 | RR(dispc, LINE_NUMBER); |
| 567 | if (dispc_has_feature(dispc, FEAT_ALPHA_FIXED_ZORDER) || |
| 568 | dispc_has_feature(dispc, FEAT_ALPHA_FREE_ZORDER)) |
| 569 | RR(dispc, GLOBAL_ALPHA); |
| 570 | if (dispc_has_feature(dispc, FEAT_MGR_LCD2)) |
| 571 | RR(dispc, CONFIG2); |
| 572 | if (dispc_has_feature(dispc, FEAT_MGR_LCD3)) |
| 573 | RR(dispc, CONFIG3); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 574 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 575 | for (i = 0; i < dispc_get_num_mgrs(dispc); i++) { |
| 576 | RR(dispc, DEFAULT_COLOR(i)); |
| 577 | RR(dispc, TRANS_COLOR(i)); |
| 578 | RR(dispc, SIZE_MGR(i)); |
Archit Taneja | c6104b8 | 2011-08-05 19:06:02 +0530 | [diff] [blame] | 579 | if (i == OMAP_DSS_CHANNEL_DIGIT) |
| 580 | continue; |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 581 | RR(dispc, TIMING_H(i)); |
| 582 | RR(dispc, TIMING_V(i)); |
| 583 | RR(dispc, POL_FREQ(i)); |
| 584 | RR(dispc, DIVISORo(i)); |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 585 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 586 | RR(dispc, DATA_CYCLE1(i)); |
| 587 | RR(dispc, DATA_CYCLE2(i)); |
| 588 | RR(dispc, DATA_CYCLE3(i)); |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 589 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 590 | if (dispc_has_feature(dispc, FEAT_CPR)) { |
| 591 | RR(dispc, CPR_COEF_R(i)); |
| 592 | RR(dispc, CPR_COEF_G(i)); |
| 593 | RR(dispc, CPR_COEF_B(i)); |
Tomi Valkeinen | 332e9d7 | 2011-05-27 14:22:16 +0300 | [diff] [blame] | 594 | } |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 595 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 596 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 597 | for (i = 0; i < dispc_get_num_ovls(dispc); i++) { |
| 598 | RR(dispc, OVL_BA0(i)); |
| 599 | RR(dispc, OVL_BA1(i)); |
| 600 | RR(dispc, OVL_POSITION(i)); |
| 601 | RR(dispc, OVL_SIZE(i)); |
| 602 | RR(dispc, OVL_ATTRIBUTES(i)); |
| 603 | RR(dispc, OVL_FIFO_THRESHOLD(i)); |
| 604 | RR(dispc, OVL_ROW_INC(i)); |
| 605 | RR(dispc, OVL_PIXEL_INC(i)); |
| 606 | if (dispc_has_feature(dispc, FEAT_PRELOAD)) |
| 607 | RR(dispc, OVL_PRELOAD(i)); |
Archit Taneja | c6104b8 | 2011-08-05 19:06:02 +0530 | [diff] [blame] | 608 | if (i == OMAP_DSS_GFX) { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 609 | RR(dispc, OVL_WINDOW_SKIP(i)); |
| 610 | RR(dispc, OVL_TABLE_BA(i)); |
Archit Taneja | c6104b8 | 2011-08-05 19:06:02 +0530 | [diff] [blame] | 611 | continue; |
| 612 | } |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 613 | RR(dispc, OVL_FIR(i)); |
| 614 | RR(dispc, OVL_PICTURE_SIZE(i)); |
| 615 | RR(dispc, OVL_ACCU0(i)); |
| 616 | RR(dispc, OVL_ACCU1(i)); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 617 | |
Archit Taneja | c6104b8 | 2011-08-05 19:06:02 +0530 | [diff] [blame] | 618 | for (j = 0; j < 8; j++) |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 619 | RR(dispc, OVL_FIR_COEF_H(i, j)); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 620 | |
Archit Taneja | c6104b8 | 2011-08-05 19:06:02 +0530 | [diff] [blame] | 621 | for (j = 0; j < 8; j++) |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 622 | RR(dispc, OVL_FIR_COEF_HV(i, j)); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 623 | |
Archit Taneja | c6104b8 | 2011-08-05 19:06:02 +0530 | [diff] [blame] | 624 | for (j = 0; j < 5; j++) |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 625 | RR(dispc, OVL_CONV_COEF(i, j)); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 626 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 627 | if (dispc_has_feature(dispc, FEAT_FIR_COEF_V)) { |
Archit Taneja | c6104b8 | 2011-08-05 19:06:02 +0530 | [diff] [blame] | 628 | for (j = 0; j < 8; j++) |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 629 | RR(dispc, OVL_FIR_COEF_V(i, j)); |
Archit Taneja | c6104b8 | 2011-08-05 19:06:02 +0530 | [diff] [blame] | 630 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 631 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 632 | if (dispc_has_feature(dispc, FEAT_HANDLE_UV_SEPARATE)) { |
| 633 | RR(dispc, OVL_BA0_UV(i)); |
| 634 | RR(dispc, OVL_BA1_UV(i)); |
| 635 | RR(dispc, OVL_FIR2(i)); |
| 636 | RR(dispc, OVL_ACCU2_0(i)); |
| 637 | RR(dispc, OVL_ACCU2_1(i)); |
Archit Taneja | c6104b8 | 2011-08-05 19:06:02 +0530 | [diff] [blame] | 638 | |
| 639 | for (j = 0; j < 8; j++) |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 640 | RR(dispc, OVL_FIR_COEF_H2(i, j)); |
Archit Taneja | c6104b8 | 2011-08-05 19:06:02 +0530 | [diff] [blame] | 641 | |
| 642 | for (j = 0; j < 8; j++) |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 643 | RR(dispc, OVL_FIR_COEF_HV2(i, j)); |
Archit Taneja | c6104b8 | 2011-08-05 19:06:02 +0530 | [diff] [blame] | 644 | |
| 645 | for (j = 0; j < 8; j++) |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 646 | RR(dispc, OVL_FIR_COEF_V2(i, j)); |
Archit Taneja | c6104b8 | 2011-08-05 19:06:02 +0530 | [diff] [blame] | 647 | } |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 648 | if (dispc_has_feature(dispc, FEAT_ATTR2)) |
| 649 | RR(dispc, OVL_ATTRIBUTES2(i)); |
Tomi Valkeinen | 332e9d7 | 2011-05-27 14:22:16 +0300 | [diff] [blame] | 650 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 651 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 652 | if (dispc_has_feature(dispc, FEAT_CORE_CLK_DIV)) |
| 653 | RR(dispc, DIVISOR); |
Murthy, Raghuveer | 0cf35df | 2011-03-03 09:28:00 -0600 | [diff] [blame] | 654 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 655 | /* enable last, because LCD & DIGIT enable are here */ |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 656 | RR(dispc, CONTROL); |
| 657 | if (dispc_has_feature(dispc, FEAT_MGR_LCD2)) |
| 658 | RR(dispc, CONTROL2); |
| 659 | if (dispc_has_feature(dispc, FEAT_MGR_LCD3)) |
| 660 | RR(dispc, CONTROL3); |
Ville Syrjälä | 75c7d59 | 2010-03-05 01:13:11 +0200 | [diff] [blame] | 661 | /* clear spurious SYNC_LOST_DIGIT interrupts */ |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 662 | dispc_clear_irqstatus(dispc, DISPC_IRQ_SYNC_LOST_DIGIT); |
Ville Syrjälä | 75c7d59 | 2010-03-05 01:13:11 +0200 | [diff] [blame] | 663 | |
| 664 | /* |
| 665 | * enable last so IRQs won't trigger before |
| 666 | * the context is fully restored |
| 667 | */ |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 668 | RR(dispc, IRQENABLE); |
Tomi Valkeinen | 49ea86f | 2011-06-01 15:54:06 +0300 | [diff] [blame] | 669 | |
| 670 | DSSDBG("context restored\n"); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 671 | } |
| 672 | |
| 673 | #undef SR |
| 674 | #undef RR |
| 675 | |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 676 | int dispc_runtime_get(struct dispc_device *dispc) |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 677 | { |
| 678 | int r; |
| 679 | |
| 680 | DSSDBG("dispc_runtime_get\n"); |
| 681 | |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 682 | r = pm_runtime_get_sync(&dispc->pdev->dev); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 683 | WARN_ON(r < 0); |
| 684 | return r < 0 ? r : 0; |
| 685 | } |
| 686 | |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 687 | void dispc_runtime_put(struct dispc_device *dispc) |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 688 | { |
| 689 | int r; |
| 690 | |
| 691 | DSSDBG("dispc_runtime_put\n"); |
| 692 | |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 693 | r = pm_runtime_put_sync(&dispc->pdev->dev); |
Tomi Valkeinen | 5be3aeb | 2012-06-27 16:37:18 +0300 | [diff] [blame] | 694 | WARN_ON(r < 0 && r != -ENOSYS); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 695 | } |
| 696 | |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 697 | static u32 dispc_mgr_get_vsync_irq(struct dispc_device *dispc, |
| 698 | enum omap_channel channel) |
Tomi Valkeinen | 3dcec4d | 2011-11-07 15:50:09 +0200 | [diff] [blame] | 699 | { |
Chandrabhanu Mahapatra | efa70b3 | 2012-06-21 11:07:44 +0530 | [diff] [blame] | 700 | return mgr_desc[channel].vsync_irq; |
Tomi Valkeinen | 3dcec4d | 2011-11-07 15:50:09 +0200 | [diff] [blame] | 701 | } |
| 702 | |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 703 | static u32 dispc_mgr_get_framedone_irq(struct dispc_device *dispc, |
| 704 | enum omap_channel channel) |
Tomi Valkeinen | 7d1365c | 2011-11-18 15:39:52 +0200 | [diff] [blame] | 705 | { |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 706 | if (channel == OMAP_DSS_CHANNEL_DIGIT && dispc->feat->no_framedone_tv) |
Tomi Valkeinen | cffa947 | 2012-11-08 10:01:33 +0200 | [diff] [blame] | 707 | return 0; |
| 708 | |
Chandrabhanu Mahapatra | efa70b3 | 2012-06-21 11:07:44 +0530 | [diff] [blame] | 709 | return mgr_desc[channel].framedone_irq; |
Tomi Valkeinen | 7d1365c | 2011-11-18 15:39:52 +0200 | [diff] [blame] | 710 | } |
| 711 | |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 712 | static u32 dispc_mgr_get_sync_lost_irq(struct dispc_device *dispc, |
| 713 | enum omap_channel channel) |
Tomi Valkeinen | cb69920 | 2012-10-17 10:38:52 +0300 | [diff] [blame] | 714 | { |
| 715 | return mgr_desc[channel].sync_lost_irq; |
| 716 | } |
| 717 | |
Laurent Pinchart | 8a7eda7 | 2018-02-13 14:00:43 +0200 | [diff] [blame] | 718 | u32 dispc_wb_get_framedone_irq(struct dispc_device *dispc) |
Archit Taneja | 0b23e5b | 2012-09-22 12:39:33 +0530 | [diff] [blame] | 719 | { |
| 720 | return DISPC_IRQ_FRAMEDONEWB; |
| 721 | } |
| 722 | |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 723 | static void dispc_mgr_enable(struct dispc_device *dispc, |
| 724 | enum omap_channel channel, bool enable) |
Laurent Pinchart | 03af815 | 2016-04-18 03:09:48 +0300 | [diff] [blame] | 725 | { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 726 | mgr_fld_write(dispc, channel, DISPC_MGR_FLD_ENABLE, enable); |
Laurent Pinchart | 03af815 | 2016-04-18 03:09:48 +0300 | [diff] [blame] | 727 | /* flush posted write */ |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 728 | mgr_fld_read(dispc, channel, DISPC_MGR_FLD_ENABLE); |
Laurent Pinchart | 03af815 | 2016-04-18 03:09:48 +0300 | [diff] [blame] | 729 | } |
Laurent Pinchart | 03af815 | 2016-04-18 03:09:48 +0300 | [diff] [blame] | 730 | |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 731 | static bool dispc_mgr_is_enabled(struct dispc_device *dispc, |
| 732 | enum omap_channel channel) |
Laurent Pinchart | 03af815 | 2016-04-18 03:09:48 +0300 | [diff] [blame] | 733 | { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 734 | return !!mgr_fld_read(dispc, channel, DISPC_MGR_FLD_ENABLE); |
Laurent Pinchart | 03af815 | 2016-04-18 03:09:48 +0300 | [diff] [blame] | 735 | } |
| 736 | |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 737 | static bool dispc_mgr_go_busy(struct dispc_device *dispc, |
| 738 | enum omap_channel channel) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 739 | { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 740 | return mgr_fld_read(dispc, channel, DISPC_MGR_FLD_GO) == 1; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 741 | } |
| 742 | |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 743 | static void dispc_mgr_go(struct dispc_device *dispc, enum omap_channel channel) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 744 | { |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 745 | WARN_ON(!dispc_mgr_is_enabled(dispc, channel)); |
| 746 | WARN_ON(dispc_mgr_go_busy(dispc, channel)); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 747 | |
Chandrabhanu Mahapatra | efa70b3 | 2012-06-21 11:07:44 +0530 | [diff] [blame] | 748 | DSSDBG("GO %s\n", mgr_desc[channel].name); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 749 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 750 | mgr_fld_write(dispc, channel, DISPC_MGR_FLD_GO, 1); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 751 | } |
| 752 | |
Laurent Pinchart | 8a7eda7 | 2018-02-13 14:00:43 +0200 | [diff] [blame] | 753 | bool dispc_wb_go_busy(struct dispc_device *dispc) |
Archit Taneja | 0b23e5b | 2012-09-22 12:39:33 +0530 | [diff] [blame] | 754 | { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 755 | return REG_GET(dispc, DISPC_CONTROL2, 6, 6) == 1; |
Archit Taneja | 0b23e5b | 2012-09-22 12:39:33 +0530 | [diff] [blame] | 756 | } |
| 757 | |
Laurent Pinchart | 8a7eda7 | 2018-02-13 14:00:43 +0200 | [diff] [blame] | 758 | void dispc_wb_go(struct dispc_device *dispc) |
Archit Taneja | 0b23e5b | 2012-09-22 12:39:33 +0530 | [diff] [blame] | 759 | { |
Jyri Sarha | 864050c | 2017-03-24 16:47:52 +0200 | [diff] [blame] | 760 | enum omap_plane_id plane = OMAP_DSS_WB; |
Archit Taneja | 0b23e5b | 2012-09-22 12:39:33 +0530 | [diff] [blame] | 761 | bool enable, go; |
| 762 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 763 | enable = REG_GET(dispc, DISPC_OVL_ATTRIBUTES(plane), 0, 0) == 1; |
Archit Taneja | 0b23e5b | 2012-09-22 12:39:33 +0530 | [diff] [blame] | 764 | |
| 765 | if (!enable) |
| 766 | return; |
| 767 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 768 | go = REG_GET(dispc, DISPC_CONTROL2, 6, 6) == 1; |
Archit Taneja | 0b23e5b | 2012-09-22 12:39:33 +0530 | [diff] [blame] | 769 | if (go) { |
| 770 | DSSERR("GO bit not down for WB\n"); |
| 771 | return; |
| 772 | } |
| 773 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 774 | REG_FLD_MOD(dispc, DISPC_CONTROL2, 1, 6, 6); |
Archit Taneja | 0b23e5b | 2012-09-22 12:39:33 +0530 | [diff] [blame] | 775 | } |
| 776 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 777 | static void dispc_ovl_write_firh_reg(struct dispc_device *dispc, |
| 778 | enum omap_plane_id plane, int reg, |
Jyri Sarha | 864050c | 2017-03-24 16:47:52 +0200 | [diff] [blame] | 779 | u32 value) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 780 | { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 781 | dispc_write_reg(dispc, DISPC_OVL_FIR_COEF_H(plane, reg), value); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 782 | } |
| 783 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 784 | static void dispc_ovl_write_firhv_reg(struct dispc_device *dispc, |
| 785 | enum omap_plane_id plane, int reg, |
Jyri Sarha | 864050c | 2017-03-24 16:47:52 +0200 | [diff] [blame] | 786 | u32 value) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 787 | { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 788 | dispc_write_reg(dispc, DISPC_OVL_FIR_COEF_HV(plane, reg), value); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 789 | } |
| 790 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 791 | static void dispc_ovl_write_firv_reg(struct dispc_device *dispc, |
| 792 | enum omap_plane_id plane, int reg, |
Jyri Sarha | 864050c | 2017-03-24 16:47:52 +0200 | [diff] [blame] | 793 | u32 value) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 794 | { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 795 | dispc_write_reg(dispc, DISPC_OVL_FIR_COEF_V(plane, reg), value); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 796 | } |
| 797 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 798 | static void dispc_ovl_write_firh2_reg(struct dispc_device *dispc, |
| 799 | enum omap_plane_id plane, int reg, |
Jyri Sarha | 864050c | 2017-03-24 16:47:52 +0200 | [diff] [blame] | 800 | u32 value) |
Amber Jain | ab5ca07 | 2011-05-19 19:47:53 +0530 | [diff] [blame] | 801 | { |
| 802 | BUG_ON(plane == OMAP_DSS_GFX); |
| 803 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 804 | dispc_write_reg(dispc, DISPC_OVL_FIR_COEF_H2(plane, reg), value); |
Amber Jain | ab5ca07 | 2011-05-19 19:47:53 +0530 | [diff] [blame] | 805 | } |
| 806 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 807 | static void dispc_ovl_write_firhv2_reg(struct dispc_device *dispc, |
| 808 | enum omap_plane_id plane, int reg, |
| 809 | u32 value) |
Amber Jain | ab5ca07 | 2011-05-19 19:47:53 +0530 | [diff] [blame] | 810 | { |
| 811 | BUG_ON(plane == OMAP_DSS_GFX); |
| 812 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 813 | dispc_write_reg(dispc, DISPC_OVL_FIR_COEF_HV2(plane, reg), value); |
Amber Jain | ab5ca07 | 2011-05-19 19:47:53 +0530 | [diff] [blame] | 814 | } |
| 815 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 816 | static void dispc_ovl_write_firv2_reg(struct dispc_device *dispc, |
| 817 | enum omap_plane_id plane, int reg, |
Jyri Sarha | 864050c | 2017-03-24 16:47:52 +0200 | [diff] [blame] | 818 | u32 value) |
Amber Jain | ab5ca07 | 2011-05-19 19:47:53 +0530 | [diff] [blame] | 819 | { |
| 820 | BUG_ON(plane == OMAP_DSS_GFX); |
| 821 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 822 | dispc_write_reg(dispc, DISPC_OVL_FIR_COEF_V2(plane, reg), value); |
Amber Jain | ab5ca07 | 2011-05-19 19:47:53 +0530 | [diff] [blame] | 823 | } |
| 824 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 825 | static void dispc_ovl_set_scale_coef(struct dispc_device *dispc, |
| 826 | enum omap_plane_id plane, int fir_hinc, |
| 827 | int fir_vinc, int five_taps, |
| 828 | enum omap_color_component color_comp) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 829 | { |
Chandrabhanu Mahapatra | debd907 | 2011-12-19 14:03:44 +0530 | [diff] [blame] | 830 | const struct dispc_coef *h_coef, *v_coef; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 831 | int i; |
| 832 | |
Chandrabhanu Mahapatra | debd907 | 2011-12-19 14:03:44 +0530 | [diff] [blame] | 833 | h_coef = dispc_ovl_get_scale_coef(fir_hinc, true); |
| 834 | v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 835 | |
| 836 | for (i = 0; i < 8; i++) { |
| 837 | u32 h, hv; |
| 838 | |
Chandrabhanu Mahapatra | debd907 | 2011-12-19 14:03:44 +0530 | [diff] [blame] | 839 | h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0) |
| 840 | | FLD_VAL(h_coef[i].hc1_vc0, 15, 8) |
| 841 | | FLD_VAL(h_coef[i].hc2_vc1, 23, 16) |
| 842 | | FLD_VAL(h_coef[i].hc3_vc2, 31, 24); |
| 843 | hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0) |
| 844 | | FLD_VAL(v_coef[i].hc1_vc0, 15, 8) |
| 845 | | FLD_VAL(v_coef[i].hc2_vc1, 23, 16) |
| 846 | | FLD_VAL(v_coef[i].hc3_vc2, 31, 24); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 847 | |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 848 | if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 849 | dispc_ovl_write_firh_reg(dispc, plane, i, h); |
| 850 | dispc_ovl_write_firhv_reg(dispc, plane, i, hv); |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 851 | } else { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 852 | dispc_ovl_write_firh2_reg(dispc, plane, i, h); |
| 853 | dispc_ovl_write_firhv2_reg(dispc, plane, i, hv); |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 854 | } |
| 855 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 856 | } |
| 857 | |
Grazvydas Ignotas | 66be8f6 | 2010-08-24 15:18:43 +0200 | [diff] [blame] | 858 | if (five_taps) { |
| 859 | for (i = 0; i < 8; i++) { |
| 860 | u32 v; |
Chandrabhanu Mahapatra | debd907 | 2011-12-19 14:03:44 +0530 | [diff] [blame] | 861 | v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0) |
| 862 | | FLD_VAL(v_coef[i].hc4_vc22, 15, 8); |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 863 | if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 864 | dispc_ovl_write_firv_reg(dispc, plane, i, v); |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 865 | else |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 866 | dispc_ovl_write_firv2_reg(dispc, plane, i, v); |
Grazvydas Ignotas | 66be8f6 | 2010-08-24 15:18:43 +0200 | [diff] [blame] | 867 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 868 | } |
| 869 | } |
| 870 | |
Archit Taneja | 6e5264b | 2012-09-11 12:04:47 +0530 | [diff] [blame] | 871 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 872 | static void dispc_ovl_write_color_conv_coef(struct dispc_device *dispc, |
| 873 | enum omap_plane_id plane, |
| 874 | const struct color_conv_coef *ct) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 875 | { |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 876 | #define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0)) |
| 877 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 878 | dispc_write_reg(dispc, DISPC_OVL_CONV_COEF(plane, 0), CVAL(ct->rcr, ct->ry)); |
| 879 | dispc_write_reg(dispc, DISPC_OVL_CONV_COEF(plane, 1), CVAL(ct->gy, ct->rcb)); |
| 880 | dispc_write_reg(dispc, DISPC_OVL_CONV_COEF(plane, 2), CVAL(ct->gcb, ct->gcr)); |
| 881 | dispc_write_reg(dispc, DISPC_OVL_CONV_COEF(plane, 3), CVAL(ct->bcr, ct->by)); |
| 882 | dispc_write_reg(dispc, DISPC_OVL_CONV_COEF(plane, 4), CVAL(0, ct->bcb)); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 883 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 884 | REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES(plane), ct->full_range, 11, 11); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 885 | |
| 886 | #undef CVAL |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 887 | } |
| 888 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 889 | static void dispc_setup_color_conv_coef(struct dispc_device *dispc) |
Archit Taneja | 6e5264b | 2012-09-11 12:04:47 +0530 | [diff] [blame] | 890 | { |
| 891 | int i; |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 892 | int num_ovl = dispc_get_num_ovls(dispc); |
Archit Taneja | 6e5264b | 2012-09-11 12:04:47 +0530 | [diff] [blame] | 893 | const struct color_conv_coef ctbl_bt601_5_ovl = { |
Tomi Valkeinen | 7d18bbe | 2015-11-04 17:10:52 +0200 | [diff] [blame] | 894 | /* YUV -> RGB */ |
Archit Taneja | 6e5264b | 2012-09-11 12:04:47 +0530 | [diff] [blame] | 895 | 298, 409, 0, 298, -208, -100, 298, 0, 517, 0, |
| 896 | }; |
| 897 | const struct color_conv_coef ctbl_bt601_5_wb = { |
Tomi Valkeinen | 7d18bbe | 2015-11-04 17:10:52 +0200 | [diff] [blame] | 898 | /* RGB -> YUV */ |
| 899 | 66, 129, 25, 112, -94, -18, -38, -74, 112, 0, |
Archit Taneja | 6e5264b | 2012-09-11 12:04:47 +0530 | [diff] [blame] | 900 | }; |
| 901 | |
| 902 | for (i = 1; i < num_ovl; i++) |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 903 | dispc_ovl_write_color_conv_coef(dispc, i, &ctbl_bt601_5_ovl); |
Archit Taneja | 6e5264b | 2012-09-11 12:04:47 +0530 | [diff] [blame] | 904 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 905 | if (dispc->feat->has_writeback) |
| 906 | dispc_ovl_write_color_conv_coef(dispc, OMAP_DSS_WB, |
| 907 | &ctbl_bt601_5_wb); |
Archit Taneja | 6e5264b | 2012-09-11 12:04:47 +0530 | [diff] [blame] | 908 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 909 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 910 | static void dispc_ovl_set_ba0(struct dispc_device *dispc, |
| 911 | enum omap_plane_id plane, u32 paddr) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 912 | { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 913 | dispc_write_reg(dispc, DISPC_OVL_BA0(plane), paddr); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 914 | } |
| 915 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 916 | static void dispc_ovl_set_ba1(struct dispc_device *dispc, |
| 917 | enum omap_plane_id plane, u32 paddr) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 918 | { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 919 | dispc_write_reg(dispc, DISPC_OVL_BA1(plane), paddr); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 920 | } |
| 921 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 922 | static void dispc_ovl_set_ba0_uv(struct dispc_device *dispc, |
| 923 | enum omap_plane_id plane, u32 paddr) |
Amber Jain | ab5ca07 | 2011-05-19 19:47:53 +0530 | [diff] [blame] | 924 | { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 925 | dispc_write_reg(dispc, DISPC_OVL_BA0_UV(plane), paddr); |
Amber Jain | ab5ca07 | 2011-05-19 19:47:53 +0530 | [diff] [blame] | 926 | } |
| 927 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 928 | static void dispc_ovl_set_ba1_uv(struct dispc_device *dispc, |
| 929 | enum omap_plane_id plane, u32 paddr) |
Amber Jain | ab5ca07 | 2011-05-19 19:47:53 +0530 | [diff] [blame] | 930 | { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 931 | dispc_write_reg(dispc, DISPC_OVL_BA1_UV(plane), paddr); |
Amber Jain | ab5ca07 | 2011-05-19 19:47:53 +0530 | [diff] [blame] | 932 | } |
| 933 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 934 | static void dispc_ovl_set_pos(struct dispc_device *dispc, |
| 935 | enum omap_plane_id plane, |
| 936 | enum omap_overlay_caps caps, int x, int y) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 937 | { |
Archit Taneja | d79db85 | 2012-09-22 12:30:17 +0530 | [diff] [blame] | 938 | u32 val; |
| 939 | |
| 940 | if ((caps & OMAP_DSS_OVL_CAP_POS) == 0) |
| 941 | return; |
| 942 | |
| 943 | val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0); |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 944 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 945 | dispc_write_reg(dispc, DISPC_OVL_POSITION(plane), val); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 946 | } |
| 947 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 948 | static void dispc_ovl_set_input_size(struct dispc_device *dispc, |
| 949 | enum omap_plane_id plane, int width, |
| 950 | int height) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 951 | { |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 952 | u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0); |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 953 | |
Archit Taneja | 36d87d9 | 2012-07-28 22:59:03 +0530 | [diff] [blame] | 954 | if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB) |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 955 | dispc_write_reg(dispc, DISPC_OVL_SIZE(plane), val); |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 956 | else |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 957 | dispc_write_reg(dispc, DISPC_OVL_PICTURE_SIZE(plane), val); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 958 | } |
| 959 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 960 | static void dispc_ovl_set_output_size(struct dispc_device *dispc, |
| 961 | enum omap_plane_id plane, int width, |
| 962 | int height) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 963 | { |
| 964 | u32 val; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 965 | |
| 966 | BUG_ON(plane == OMAP_DSS_GFX); |
| 967 | |
| 968 | val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0); |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 969 | |
Archit Taneja | 36d87d9 | 2012-07-28 22:59:03 +0530 | [diff] [blame] | 970 | if (plane == OMAP_DSS_WB) |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 971 | dispc_write_reg(dispc, DISPC_OVL_PICTURE_SIZE(plane), val); |
Archit Taneja | 36d87d9 | 2012-07-28 22:59:03 +0530 | [diff] [blame] | 972 | else |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 973 | dispc_write_reg(dispc, DISPC_OVL_SIZE(plane), val); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 974 | } |
| 975 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 976 | static void dispc_ovl_set_zorder(struct dispc_device *dispc, |
| 977 | enum omap_plane_id plane, |
| 978 | enum omap_overlay_caps caps, u8 zorder) |
Archit Taneja | 5412870 | 2011-09-08 11:29:17 +0530 | [diff] [blame] | 979 | { |
Archit Taneja | 5b54ed3 | 2012-09-26 16:55:27 +0530 | [diff] [blame] | 980 | if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0) |
Archit Taneja | 5412870 | 2011-09-08 11:29:17 +0530 | [diff] [blame] | 981 | return; |
| 982 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 983 | REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26); |
Archit Taneja | 5412870 | 2011-09-08 11:29:17 +0530 | [diff] [blame] | 984 | } |
| 985 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 986 | static void dispc_ovl_enable_zorder_planes(struct dispc_device *dispc) |
Archit Taneja | 5412870 | 2011-09-08 11:29:17 +0530 | [diff] [blame] | 987 | { |
| 988 | int i; |
| 989 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 990 | if (!dispc_has_feature(dispc, FEAT_ALPHA_FREE_ZORDER)) |
Archit Taneja | 5412870 | 2011-09-08 11:29:17 +0530 | [diff] [blame] | 991 | return; |
| 992 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 993 | for (i = 0; i < dispc_get_num_ovls(dispc); i++) |
| 994 | REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES(i), 1, 25, 25); |
Archit Taneja | 5412870 | 2011-09-08 11:29:17 +0530 | [diff] [blame] | 995 | } |
| 996 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 997 | static void dispc_ovl_set_pre_mult_alpha(struct dispc_device *dispc, |
| 998 | enum omap_plane_id plane, |
| 999 | enum omap_overlay_caps caps, |
| 1000 | bool enable) |
Rajkumar N | fd28a39 | 2010-11-04 12:28:42 +0100 | [diff] [blame] | 1001 | { |
Archit Taneja | 5b54ed3 | 2012-09-26 16:55:27 +0530 | [diff] [blame] | 1002 | if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0) |
Rajkumar N | fd28a39 | 2010-11-04 12:28:42 +0100 | [diff] [blame] | 1003 | return; |
| 1004 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1005 | REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28); |
Rajkumar N | fd28a39 | 2010-11-04 12:28:42 +0100 | [diff] [blame] | 1006 | } |
| 1007 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1008 | static void dispc_ovl_setup_global_alpha(struct dispc_device *dispc, |
| 1009 | enum omap_plane_id plane, |
| 1010 | enum omap_overlay_caps caps, |
| 1011 | u8 global_alpha) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1012 | { |
Laurent Pinchart | d11e5c8 | 2018-02-11 15:07:34 +0200 | [diff] [blame] | 1013 | static const unsigned int shifts[] = { 0, 8, 16, 24, }; |
Tomi Valkeinen | fe3cc9d | 2011-08-15 11:51:50 +0300 | [diff] [blame] | 1014 | int shift; |
| 1015 | |
Archit Taneja | 5b54ed3 | 2012-09-26 16:55:27 +0530 | [diff] [blame] | 1016 | if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0) |
Rajkumar N | fd28a39 | 2010-11-04 12:28:42 +0100 | [diff] [blame] | 1017 | return; |
Archit Taneja | a0acb55 | 2010-09-15 19:20:00 +0530 | [diff] [blame] | 1018 | |
Tomi Valkeinen | fe3cc9d | 2011-08-15 11:51:50 +0300 | [diff] [blame] | 1019 | shift = shifts[plane]; |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1020 | REG_FLD_MOD(dispc, DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1021 | } |
| 1022 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1023 | static void dispc_ovl_set_pix_inc(struct dispc_device *dispc, |
| 1024 | enum omap_plane_id plane, s32 inc) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1025 | { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1026 | dispc_write_reg(dispc, DISPC_OVL_PIXEL_INC(plane), inc); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1027 | } |
| 1028 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1029 | static void dispc_ovl_set_row_inc(struct dispc_device *dispc, |
| 1030 | enum omap_plane_id plane, s32 inc) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1031 | { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1032 | dispc_write_reg(dispc, DISPC_OVL_ROW_INC(plane), inc); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1033 | } |
| 1034 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1035 | static void dispc_ovl_set_color_mode(struct dispc_device *dispc, |
| 1036 | enum omap_plane_id plane, u32 fourcc) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1037 | { |
| 1038 | u32 m = 0; |
Amber Jain | f20e422 | 2011-05-19 19:47:50 +0530 | [diff] [blame] | 1039 | if (plane != OMAP_DSS_GFX) { |
Tomi Valkeinen | 41aff42 | 2017-05-04 11:31:56 +0300 | [diff] [blame] | 1040 | switch (fourcc) { |
Tomi Valkeinen | 3e1d65c | 2017-05-04 10:40:46 +0300 | [diff] [blame] | 1041 | case DRM_FORMAT_NV12: |
Amber Jain | f20e422 | 2011-05-19 19:47:50 +0530 | [diff] [blame] | 1042 | m = 0x0; break; |
Tomi Valkeinen | 3e1d65c | 2017-05-04 10:40:46 +0300 | [diff] [blame] | 1043 | case DRM_FORMAT_XRGB4444: |
Amber Jain | f20e422 | 2011-05-19 19:47:50 +0530 | [diff] [blame] | 1044 | m = 0x1; break; |
Tomi Valkeinen | 3e1d65c | 2017-05-04 10:40:46 +0300 | [diff] [blame] | 1045 | case DRM_FORMAT_RGBA4444: |
Amber Jain | f20e422 | 2011-05-19 19:47:50 +0530 | [diff] [blame] | 1046 | m = 0x2; break; |
Tomi Valkeinen | 3e1d65c | 2017-05-04 10:40:46 +0300 | [diff] [blame] | 1047 | case DRM_FORMAT_RGBX4444: |
Amber Jain | f20e422 | 2011-05-19 19:47:50 +0530 | [diff] [blame] | 1048 | m = 0x4; break; |
Tomi Valkeinen | 3e1d65c | 2017-05-04 10:40:46 +0300 | [diff] [blame] | 1049 | case DRM_FORMAT_ARGB4444: |
Amber Jain | f20e422 | 2011-05-19 19:47:50 +0530 | [diff] [blame] | 1050 | m = 0x5; break; |
Tomi Valkeinen | 3e1d65c | 2017-05-04 10:40:46 +0300 | [diff] [blame] | 1051 | case DRM_FORMAT_RGB565: |
Amber Jain | f20e422 | 2011-05-19 19:47:50 +0530 | [diff] [blame] | 1052 | m = 0x6; break; |
Tomi Valkeinen | 3e1d65c | 2017-05-04 10:40:46 +0300 | [diff] [blame] | 1053 | case DRM_FORMAT_ARGB1555: |
Amber Jain | f20e422 | 2011-05-19 19:47:50 +0530 | [diff] [blame] | 1054 | m = 0x7; break; |
Tomi Valkeinen | 3e1d65c | 2017-05-04 10:40:46 +0300 | [diff] [blame] | 1055 | case DRM_FORMAT_XRGB8888: |
Amber Jain | f20e422 | 2011-05-19 19:47:50 +0530 | [diff] [blame] | 1056 | m = 0x8; break; |
Tomi Valkeinen | 3e1d65c | 2017-05-04 10:40:46 +0300 | [diff] [blame] | 1057 | case DRM_FORMAT_RGB888: |
Amber Jain | f20e422 | 2011-05-19 19:47:50 +0530 | [diff] [blame] | 1058 | m = 0x9; break; |
Tomi Valkeinen | 3e1d65c | 2017-05-04 10:40:46 +0300 | [diff] [blame] | 1059 | case DRM_FORMAT_YUYV: |
Amber Jain | f20e422 | 2011-05-19 19:47:50 +0530 | [diff] [blame] | 1060 | m = 0xa; break; |
Tomi Valkeinen | 3e1d65c | 2017-05-04 10:40:46 +0300 | [diff] [blame] | 1061 | case DRM_FORMAT_UYVY: |
Amber Jain | f20e422 | 2011-05-19 19:47:50 +0530 | [diff] [blame] | 1062 | m = 0xb; break; |
Tomi Valkeinen | 3e1d65c | 2017-05-04 10:40:46 +0300 | [diff] [blame] | 1063 | case DRM_FORMAT_ARGB8888: |
Amber Jain | f20e422 | 2011-05-19 19:47:50 +0530 | [diff] [blame] | 1064 | m = 0xc; break; |
Tomi Valkeinen | 3e1d65c | 2017-05-04 10:40:46 +0300 | [diff] [blame] | 1065 | case DRM_FORMAT_RGBA8888: |
Amber Jain | f20e422 | 2011-05-19 19:47:50 +0530 | [diff] [blame] | 1066 | m = 0xd; break; |
Tomi Valkeinen | 3e1d65c | 2017-05-04 10:40:46 +0300 | [diff] [blame] | 1067 | case DRM_FORMAT_RGBX8888: |
Amber Jain | f20e422 | 2011-05-19 19:47:50 +0530 | [diff] [blame] | 1068 | m = 0xe; break; |
Tomi Valkeinen | 3e1d65c | 2017-05-04 10:40:46 +0300 | [diff] [blame] | 1069 | case DRM_FORMAT_XRGB1555: |
Amber Jain | f20e422 | 2011-05-19 19:47:50 +0530 | [diff] [blame] | 1070 | m = 0xf; break; |
| 1071 | default: |
Tomi Valkeinen | c6eee96 | 2012-05-18 11:47:02 +0300 | [diff] [blame] | 1072 | BUG(); return; |
Amber Jain | f20e422 | 2011-05-19 19:47:50 +0530 | [diff] [blame] | 1073 | } |
| 1074 | } else { |
Tomi Valkeinen | 41aff42 | 2017-05-04 11:31:56 +0300 | [diff] [blame] | 1075 | switch (fourcc) { |
Tomi Valkeinen | 3e1d65c | 2017-05-04 10:40:46 +0300 | [diff] [blame] | 1076 | case DRM_FORMAT_RGBX4444: |
Amber Jain | f20e422 | 2011-05-19 19:47:50 +0530 | [diff] [blame] | 1077 | m = 0x4; break; |
Tomi Valkeinen | 3e1d65c | 2017-05-04 10:40:46 +0300 | [diff] [blame] | 1078 | case DRM_FORMAT_ARGB4444: |
Amber Jain | f20e422 | 2011-05-19 19:47:50 +0530 | [diff] [blame] | 1079 | m = 0x5; break; |
Tomi Valkeinen | 3e1d65c | 2017-05-04 10:40:46 +0300 | [diff] [blame] | 1080 | case DRM_FORMAT_RGB565: |
Amber Jain | f20e422 | 2011-05-19 19:47:50 +0530 | [diff] [blame] | 1081 | m = 0x6; break; |
Tomi Valkeinen | 3e1d65c | 2017-05-04 10:40:46 +0300 | [diff] [blame] | 1082 | case DRM_FORMAT_ARGB1555: |
Amber Jain | f20e422 | 2011-05-19 19:47:50 +0530 | [diff] [blame] | 1083 | m = 0x7; break; |
Tomi Valkeinen | 3e1d65c | 2017-05-04 10:40:46 +0300 | [diff] [blame] | 1084 | case DRM_FORMAT_XRGB8888: |
Amber Jain | f20e422 | 2011-05-19 19:47:50 +0530 | [diff] [blame] | 1085 | m = 0x8; break; |
Tomi Valkeinen | 3e1d65c | 2017-05-04 10:40:46 +0300 | [diff] [blame] | 1086 | case DRM_FORMAT_RGB888: |
Amber Jain | f20e422 | 2011-05-19 19:47:50 +0530 | [diff] [blame] | 1087 | m = 0x9; break; |
Tomi Valkeinen | 3e1d65c | 2017-05-04 10:40:46 +0300 | [diff] [blame] | 1088 | case DRM_FORMAT_XRGB4444: |
Amber Jain | f20e422 | 2011-05-19 19:47:50 +0530 | [diff] [blame] | 1089 | m = 0xa; break; |
Tomi Valkeinen | 3e1d65c | 2017-05-04 10:40:46 +0300 | [diff] [blame] | 1090 | case DRM_FORMAT_RGBA4444: |
Amber Jain | f20e422 | 2011-05-19 19:47:50 +0530 | [diff] [blame] | 1091 | m = 0xb; break; |
Tomi Valkeinen | 3e1d65c | 2017-05-04 10:40:46 +0300 | [diff] [blame] | 1092 | case DRM_FORMAT_ARGB8888: |
Amber Jain | f20e422 | 2011-05-19 19:47:50 +0530 | [diff] [blame] | 1093 | m = 0xc; break; |
Tomi Valkeinen | 3e1d65c | 2017-05-04 10:40:46 +0300 | [diff] [blame] | 1094 | case DRM_FORMAT_RGBA8888: |
Amber Jain | f20e422 | 2011-05-19 19:47:50 +0530 | [diff] [blame] | 1095 | m = 0xd; break; |
Tomi Valkeinen | 3e1d65c | 2017-05-04 10:40:46 +0300 | [diff] [blame] | 1096 | case DRM_FORMAT_RGBX8888: |
Amber Jain | f20e422 | 2011-05-19 19:47:50 +0530 | [diff] [blame] | 1097 | m = 0xe; break; |
Tomi Valkeinen | 3e1d65c | 2017-05-04 10:40:46 +0300 | [diff] [blame] | 1098 | case DRM_FORMAT_XRGB1555: |
Amber Jain | f20e422 | 2011-05-19 19:47:50 +0530 | [diff] [blame] | 1099 | m = 0xf; break; |
| 1100 | default: |
Tomi Valkeinen | c6eee96 | 2012-05-18 11:47:02 +0300 | [diff] [blame] | 1101 | BUG(); return; |
Amber Jain | f20e422 | 2011-05-19 19:47:50 +0530 | [diff] [blame] | 1102 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1103 | } |
| 1104 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1105 | REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES(plane), m, 4, 1); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1106 | } |
| 1107 | |
Tomi Valkeinen | 41aff42 | 2017-05-04 11:31:56 +0300 | [diff] [blame] | 1108 | static bool format_is_yuv(u32 fourcc) |
Tomi Valkeinen | 5edec14 | 2017-05-04 09:13:32 +0300 | [diff] [blame] | 1109 | { |
Tomi Valkeinen | 41aff42 | 2017-05-04 11:31:56 +0300 | [diff] [blame] | 1110 | switch (fourcc) { |
Tomi Valkeinen | 3e1d65c | 2017-05-04 10:40:46 +0300 | [diff] [blame] | 1111 | case DRM_FORMAT_YUYV: |
| 1112 | case DRM_FORMAT_UYVY: |
| 1113 | case DRM_FORMAT_NV12: |
Tomi Valkeinen | 5edec14 | 2017-05-04 09:13:32 +0300 | [diff] [blame] | 1114 | return true; |
| 1115 | default: |
| 1116 | return false; |
| 1117 | } |
| 1118 | } |
| 1119 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1120 | static void dispc_ovl_configure_burst_type(struct dispc_device *dispc, |
| 1121 | enum omap_plane_id plane, |
| 1122 | enum omap_dss_rotation_type rotation) |
Chandrabhanu Mahapatra | 65e006f | 2012-05-11 19:19:55 +0530 | [diff] [blame] | 1123 | { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1124 | if (dispc_has_feature(dispc, FEAT_BURST_2D) == 0) |
Chandrabhanu Mahapatra | 65e006f | 2012-05-11 19:19:55 +0530 | [diff] [blame] | 1125 | return; |
| 1126 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1127 | if (rotation == OMAP_DSS_ROT_TILER) |
| 1128 | REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29); |
Chandrabhanu Mahapatra | 65e006f | 2012-05-11 19:19:55 +0530 | [diff] [blame] | 1129 | else |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1130 | REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29); |
Chandrabhanu Mahapatra | 65e006f | 2012-05-11 19:19:55 +0530 | [diff] [blame] | 1131 | } |
| 1132 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1133 | static void dispc_ovl_set_channel_out(struct dispc_device *dispc, |
| 1134 | enum omap_plane_id plane, |
Jyri Sarha | 864050c | 2017-03-24 16:47:52 +0200 | [diff] [blame] | 1135 | enum omap_channel channel) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1136 | { |
| 1137 | int shift; |
| 1138 | u32 val; |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 1139 | int chan = 0, chan2 = 0; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1140 | |
| 1141 | switch (plane) { |
| 1142 | case OMAP_DSS_GFX: |
| 1143 | shift = 8; |
| 1144 | break; |
| 1145 | case OMAP_DSS_VIDEO1: |
| 1146 | case OMAP_DSS_VIDEO2: |
Archit Taneja | b8c095b | 2011-09-13 18:20:33 +0530 | [diff] [blame] | 1147 | case OMAP_DSS_VIDEO3: |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1148 | shift = 16; |
| 1149 | break; |
| 1150 | default: |
| 1151 | BUG(); |
| 1152 | return; |
| 1153 | } |
| 1154 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1155 | val = dispc_read_reg(dispc, DISPC_OVL_ATTRIBUTES(plane)); |
| 1156 | if (dispc_has_feature(dispc, FEAT_MGR_LCD2)) { |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 1157 | switch (channel) { |
| 1158 | case OMAP_DSS_CHANNEL_LCD: |
| 1159 | chan = 0; |
| 1160 | chan2 = 0; |
| 1161 | break; |
| 1162 | case OMAP_DSS_CHANNEL_DIGIT: |
| 1163 | chan = 1; |
| 1164 | chan2 = 0; |
| 1165 | break; |
| 1166 | case OMAP_DSS_CHANNEL_LCD2: |
| 1167 | chan = 0; |
| 1168 | chan2 = 1; |
| 1169 | break; |
Chandrabhanu Mahapatra | e86d456 | 2012-06-29 10:43:13 +0530 | [diff] [blame] | 1170 | case OMAP_DSS_CHANNEL_LCD3: |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1171 | if (dispc_has_feature(dispc, FEAT_MGR_LCD3)) { |
Chandrabhanu Mahapatra | e86d456 | 2012-06-29 10:43:13 +0530 | [diff] [blame] | 1172 | chan = 0; |
| 1173 | chan2 = 2; |
| 1174 | } else { |
| 1175 | BUG(); |
| 1176 | return; |
| 1177 | } |
| 1178 | break; |
Tomi Valkeinen | c2665c4 | 2015-11-04 17:10:47 +0200 | [diff] [blame] | 1179 | case OMAP_DSS_CHANNEL_WB: |
| 1180 | chan = 0; |
| 1181 | chan2 = 3; |
| 1182 | break; |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 1183 | default: |
| 1184 | BUG(); |
Tomi Valkeinen | c6eee96 | 2012-05-18 11:47:02 +0300 | [diff] [blame] | 1185 | return; |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 1186 | } |
| 1187 | |
| 1188 | val = FLD_MOD(val, chan, shift, shift); |
| 1189 | val = FLD_MOD(val, chan2, 31, 30); |
| 1190 | } else { |
| 1191 | val = FLD_MOD(val, channel, shift, shift); |
| 1192 | } |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1193 | dispc_write_reg(dispc, DISPC_OVL_ATTRIBUTES(plane), val); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1194 | } |
| 1195 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1196 | static enum omap_channel dispc_ovl_get_channel_out(struct dispc_device *dispc, |
| 1197 | enum omap_plane_id plane) |
Tomi Valkeinen | 2cc5d1a | 2011-11-03 17:03:44 +0200 | [diff] [blame] | 1198 | { |
| 1199 | int shift; |
| 1200 | u32 val; |
Tomi Valkeinen | 2cc5d1a | 2011-11-03 17:03:44 +0200 | [diff] [blame] | 1201 | |
| 1202 | switch (plane) { |
| 1203 | case OMAP_DSS_GFX: |
| 1204 | shift = 8; |
| 1205 | break; |
| 1206 | case OMAP_DSS_VIDEO1: |
| 1207 | case OMAP_DSS_VIDEO2: |
| 1208 | case OMAP_DSS_VIDEO3: |
| 1209 | shift = 16; |
| 1210 | break; |
| 1211 | default: |
| 1212 | BUG(); |
Tomi Valkeinen | c6eee96 | 2012-05-18 11:47:02 +0300 | [diff] [blame] | 1213 | return 0; |
Tomi Valkeinen | 2cc5d1a | 2011-11-03 17:03:44 +0200 | [diff] [blame] | 1214 | } |
| 1215 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1216 | val = dispc_read_reg(dispc, DISPC_OVL_ATTRIBUTES(plane)); |
Tomi Valkeinen | 2cc5d1a | 2011-11-03 17:03:44 +0200 | [diff] [blame] | 1217 | |
Tomi Valkeinen | d7df5ad | 2015-11-04 17:10:46 +0200 | [diff] [blame] | 1218 | if (FLD_GET(val, shift, shift) == 1) |
| 1219 | return OMAP_DSS_CHANNEL_DIGIT; |
Tomi Valkeinen | 2cc5d1a | 2011-11-03 17:03:44 +0200 | [diff] [blame] | 1220 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1221 | if (!dispc_has_feature(dispc, FEAT_MGR_LCD2)) |
Tomi Valkeinen | d7df5ad | 2015-11-04 17:10:46 +0200 | [diff] [blame] | 1222 | return OMAP_DSS_CHANNEL_LCD; |
| 1223 | |
| 1224 | switch (FLD_GET(val, 31, 30)) { |
| 1225 | case 0: |
| 1226 | default: |
| 1227 | return OMAP_DSS_CHANNEL_LCD; |
| 1228 | case 1: |
| 1229 | return OMAP_DSS_CHANNEL_LCD2; |
| 1230 | case 2: |
| 1231 | return OMAP_DSS_CHANNEL_LCD3; |
Tomi Valkeinen | c2665c4 | 2015-11-04 17:10:47 +0200 | [diff] [blame] | 1232 | case 3: |
| 1233 | return OMAP_DSS_CHANNEL_WB; |
Tomi Valkeinen | d7df5ad | 2015-11-04 17:10:46 +0200 | [diff] [blame] | 1234 | } |
Tomi Valkeinen | 2cc5d1a | 2011-11-03 17:03:44 +0200 | [diff] [blame] | 1235 | } |
| 1236 | |
Laurent Pinchart | 8a7eda7 | 2018-02-13 14:00:43 +0200 | [diff] [blame] | 1237 | void dispc_wb_set_channel_in(struct dispc_device *dispc, |
| 1238 | enum dss_writeback_channel channel) |
Archit Taneja | d9ac773 | 2012-09-22 12:38:19 +0530 | [diff] [blame] | 1239 | { |
Jyri Sarha | 864050c | 2017-03-24 16:47:52 +0200 | [diff] [blame] | 1240 | enum omap_plane_id plane = OMAP_DSS_WB; |
Archit Taneja | d9ac773 | 2012-09-22 12:38:19 +0530 | [diff] [blame] | 1241 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1242 | REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES(plane), channel, 18, 16); |
Archit Taneja | d9ac773 | 2012-09-22 12:38:19 +0530 | [diff] [blame] | 1243 | } |
| 1244 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1245 | static void dispc_ovl_set_burst_size(struct dispc_device *dispc, |
| 1246 | enum omap_plane_id plane, |
| 1247 | enum omap_burst_size burst_size) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1248 | { |
Laurent Pinchart | d11e5c8 | 2018-02-11 15:07:34 +0200 | [diff] [blame] | 1249 | static const unsigned int shifts[] = { 6, 14, 14, 14, 14, }; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1250 | int shift; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1251 | |
Tomi Valkeinen | fe3cc9d | 2011-08-15 11:51:50 +0300 | [diff] [blame] | 1252 | shift = shifts[plane]; |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1253 | REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES(plane), burst_size, |
| 1254 | shift + 1, shift); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1255 | } |
| 1256 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1257 | static void dispc_configure_burst_sizes(struct dispc_device *dispc) |
Tomi Valkeinen | 5ed8cf5 | 2011-06-21 09:35:36 +0300 | [diff] [blame] | 1258 | { |
| 1259 | int i; |
| 1260 | const int burst_size = BURST_SIZE_X8; |
| 1261 | |
| 1262 | /* Configure burst size always to maximum size */ |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1263 | for (i = 0; i < dispc_get_num_ovls(dispc); ++i) |
| 1264 | dispc_ovl_set_burst_size(dispc, i, burst_size); |
| 1265 | if (dispc->feat->has_writeback) |
| 1266 | dispc_ovl_set_burst_size(dispc, OMAP_DSS_WB, burst_size); |
Tomi Valkeinen | 5ed8cf5 | 2011-06-21 09:35:36 +0300 | [diff] [blame] | 1267 | } |
| 1268 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1269 | static u32 dispc_ovl_get_burst_size(struct dispc_device *dispc, |
| 1270 | enum omap_plane_id plane) |
Tomi Valkeinen | 5ed8cf5 | 2011-06-21 09:35:36 +0300 | [diff] [blame] | 1271 | { |
Tomi Valkeinen | 5ed8cf5 | 2011-06-21 09:35:36 +0300 | [diff] [blame] | 1272 | /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */ |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1273 | return dispc->feat->burst_size_unit * 8; |
Tomi Valkeinen | 5ed8cf5 | 2011-06-21 09:35:36 +0300 | [diff] [blame] | 1274 | } |
| 1275 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1276 | static bool dispc_ovl_color_mode_supported(struct dispc_device *dispc, |
| 1277 | enum omap_plane_id plane, u32 fourcc) |
Laurent Pinchart | 94f96ad | 2017-08-05 01:44:04 +0300 | [diff] [blame] | 1278 | { |
| 1279 | const u32 *modes; |
| 1280 | unsigned int i; |
| 1281 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1282 | modes = dispc->feat->supported_color_modes[plane]; |
Laurent Pinchart | 94f96ad | 2017-08-05 01:44:04 +0300 | [diff] [blame] | 1283 | |
| 1284 | for (i = 0; modes[i]; ++i) { |
| 1285 | if (modes[i] == fourcc) |
| 1286 | return true; |
| 1287 | } |
| 1288 | |
| 1289 | return false; |
| 1290 | } |
| 1291 | |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 1292 | static const u32 *dispc_ovl_get_color_modes(struct dispc_device *dispc, |
| 1293 | enum omap_plane_id plane) |
Tomi Valkeinen | c283400 | 2015-11-05 19:54:33 +0200 | [diff] [blame] | 1294 | { |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 1295 | return dispc->feat->supported_color_modes[plane]; |
Tomi Valkeinen | c283400 | 2015-11-05 19:54:33 +0200 | [diff] [blame] | 1296 | } |
Tomi Valkeinen | c283400 | 2015-11-05 19:54:33 +0200 | [diff] [blame] | 1297 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1298 | static void dispc_mgr_enable_cpr(struct dispc_device *dispc, |
| 1299 | enum omap_channel channel, bool enable) |
Tomi Valkeinen | 3c07cae | 2011-06-21 09:34:30 +0300 | [diff] [blame] | 1300 | { |
Chandrabhanu Mahapatra | efa70b3 | 2012-06-21 11:07:44 +0530 | [diff] [blame] | 1301 | if (channel == OMAP_DSS_CHANNEL_DIGIT) |
Tomi Valkeinen | 3c07cae | 2011-06-21 09:34:30 +0300 | [diff] [blame] | 1302 | return; |
| 1303 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1304 | mgr_fld_write(dispc, channel, DISPC_MGR_FLD_CPR, enable); |
Tomi Valkeinen | 3c07cae | 2011-06-21 09:34:30 +0300 | [diff] [blame] | 1305 | } |
| 1306 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1307 | static void dispc_mgr_set_cpr_coef(struct dispc_device *dispc, |
| 1308 | enum omap_channel channel, |
| 1309 | const struct omap_dss_cpr_coefs *coefs) |
Tomi Valkeinen | 3c07cae | 2011-06-21 09:34:30 +0300 | [diff] [blame] | 1310 | { |
| 1311 | u32 coef_r, coef_g, coef_b; |
| 1312 | |
Archit Taneja | dd88b7a | 2012-06-29 14:41:30 +0530 | [diff] [blame] | 1313 | if (!dss_mgr_is_lcd(channel)) |
Tomi Valkeinen | 3c07cae | 2011-06-21 09:34:30 +0300 | [diff] [blame] | 1314 | return; |
| 1315 | |
| 1316 | coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) | |
| 1317 | FLD_VAL(coefs->rb, 9, 0); |
| 1318 | coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) | |
| 1319 | FLD_VAL(coefs->gb, 9, 0); |
| 1320 | coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) | |
| 1321 | FLD_VAL(coefs->bb, 9, 0); |
| 1322 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1323 | dispc_write_reg(dispc, DISPC_CPR_COEF_R(channel), coef_r); |
| 1324 | dispc_write_reg(dispc, DISPC_CPR_COEF_G(channel), coef_g); |
| 1325 | dispc_write_reg(dispc, DISPC_CPR_COEF_B(channel), coef_b); |
Tomi Valkeinen | 3c07cae | 2011-06-21 09:34:30 +0300 | [diff] [blame] | 1326 | } |
| 1327 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1328 | static void dispc_ovl_set_vid_color_conv(struct dispc_device *dispc, |
| 1329 | enum omap_plane_id plane, bool enable) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1330 | { |
| 1331 | u32 val; |
| 1332 | |
| 1333 | BUG_ON(plane == OMAP_DSS_GFX); |
| 1334 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1335 | val = dispc_read_reg(dispc, DISPC_OVL_ATTRIBUTES(plane)); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1336 | val = FLD_MOD(val, enable, 9, 9); |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1337 | dispc_write_reg(dispc, DISPC_OVL_ATTRIBUTES(plane), val); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1338 | } |
| 1339 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1340 | static void dispc_ovl_enable_replication(struct dispc_device *dispc, |
| 1341 | enum omap_plane_id plane, |
| 1342 | enum omap_overlay_caps caps, |
| 1343 | bool enable) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1344 | { |
Laurent Pinchart | d11e5c8 | 2018-02-11 15:07:34 +0200 | [diff] [blame] | 1345 | static const unsigned int shifts[] = { 5, 10, 10, 10 }; |
Tomi Valkeinen | fe3cc9d | 2011-08-15 11:51:50 +0300 | [diff] [blame] | 1346 | int shift; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1347 | |
Archit Taneja | d79db85 | 2012-09-22 12:30:17 +0530 | [diff] [blame] | 1348 | if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0) |
| 1349 | return; |
| 1350 | |
Tomi Valkeinen | fe3cc9d | 2011-08-15 11:51:50 +0300 | [diff] [blame] | 1351 | shift = shifts[plane]; |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1352 | REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1353 | } |
| 1354 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1355 | static void dispc_mgr_set_size(struct dispc_device *dispc, |
| 1356 | enum omap_channel channel, u16 width, u16 height) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1357 | { |
| 1358 | u32 val; |
Archit Taneja | 8f36616 | 2012-04-16 12:53:44 +0530 | [diff] [blame] | 1359 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1360 | val = FLD_VAL(height - 1, dispc->feat->mgr_height_start, 16) | |
| 1361 | FLD_VAL(width - 1, dispc->feat->mgr_width_start, 0); |
Archit Taneja | 33b8992 | 2012-11-14 13:50:15 +0530 | [diff] [blame] | 1362 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1363 | dispc_write_reg(dispc, DISPC_SIZE_MGR(channel), val); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1364 | } |
| 1365 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1366 | static void dispc_init_fifos(struct dispc_device *dispc) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1367 | { |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1368 | u32 size; |
Tomi Valkeinen | 42a6961 | 2012-08-22 16:56:57 +0300 | [diff] [blame] | 1369 | int fifo; |
Archit Taneja | a0acb55 | 2010-09-15 19:20:00 +0530 | [diff] [blame] | 1370 | u8 start, end; |
Tomi Valkeinen | 5ed8cf5 | 2011-06-21 09:35:36 +0300 | [diff] [blame] | 1371 | u32 unit; |
Tomi Valkeinen | 47fc469 | 2014-09-29 20:46:17 +0000 | [diff] [blame] | 1372 | int i; |
Tomi Valkeinen | 5ed8cf5 | 2011-06-21 09:35:36 +0300 | [diff] [blame] | 1373 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1374 | unit = dispc->feat->buffer_size_unit; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1375 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1376 | dispc_get_reg_field(dispc, FEAT_REG_FIFOSIZE, &start, &end); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1377 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1378 | for (fifo = 0; fifo < dispc->feat->num_fifos; ++fifo) { |
| 1379 | size = REG_GET(dispc, DISPC_OVL_FIFO_SIZE_STATUS(fifo), |
| 1380 | start, end); |
Tomi Valkeinen | 5ed8cf5 | 2011-06-21 09:35:36 +0300 | [diff] [blame] | 1381 | size *= unit; |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1382 | dispc->fifo_size[fifo] = size; |
Tomi Valkeinen | 42a6961 | 2012-08-22 16:56:57 +0300 | [diff] [blame] | 1383 | |
| 1384 | /* |
| 1385 | * By default fifos are mapped directly to overlays, fifo 0 to |
| 1386 | * ovl 0, fifo 1 to ovl 1, etc. |
| 1387 | */ |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1388 | dispc->fifo_assignment[fifo] = fifo; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1389 | } |
Tomi Valkeinen | 66a0f9e | 2012-08-22 16:57:02 +0300 | [diff] [blame] | 1390 | |
| 1391 | /* |
| 1392 | * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo |
| 1393 | * causes problems with certain use cases, like using the tiler in 2D |
| 1394 | * mode. The below hack swaps the fifos of GFX and WB planes, thus |
| 1395 | * giving GFX plane a larger fifo. WB but should work fine with a |
| 1396 | * smaller fifo. |
| 1397 | */ |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1398 | if (dispc->feat->gfx_fifo_workaround) { |
Tomi Valkeinen | 66a0f9e | 2012-08-22 16:57:02 +0300 | [diff] [blame] | 1399 | u32 v; |
| 1400 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1401 | v = dispc_read_reg(dispc, DISPC_GLOBAL_BUFFER); |
Tomi Valkeinen | 66a0f9e | 2012-08-22 16:57:02 +0300 | [diff] [blame] | 1402 | |
| 1403 | v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */ |
| 1404 | v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */ |
| 1405 | v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */ |
| 1406 | v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */ |
| 1407 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1408 | dispc_write_reg(dispc, DISPC_GLOBAL_BUFFER, v); |
Tomi Valkeinen | 66a0f9e | 2012-08-22 16:57:02 +0300 | [diff] [blame] | 1409 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1410 | dispc->fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB; |
| 1411 | dispc->fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX; |
Tomi Valkeinen | 66a0f9e | 2012-08-22 16:57:02 +0300 | [diff] [blame] | 1412 | } |
Tomi Valkeinen | 47fc469 | 2014-09-29 20:46:17 +0000 | [diff] [blame] | 1413 | |
| 1414 | /* |
| 1415 | * Setup default fifo thresholds. |
| 1416 | */ |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1417 | for (i = 0; i < dispc_get_num_ovls(dispc); ++i) { |
Tomi Valkeinen | 47fc469 | 2014-09-29 20:46:17 +0000 | [diff] [blame] | 1418 | u32 low, high; |
| 1419 | const bool use_fifomerge = false; |
| 1420 | const bool manual_update = false; |
| 1421 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1422 | dispc_ovl_compute_fifo_thresholds(dispc, i, &low, &high, |
Laurent Pinchart | 8a7eda7 | 2018-02-13 14:00:43 +0200 | [diff] [blame] | 1423 | use_fifomerge, manual_update); |
Tomi Valkeinen | 65e116e | 2015-11-04 17:10:49 +0200 | [diff] [blame] | 1424 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1425 | dispc_ovl_set_fifo_threshold(dispc, i, low, high); |
| 1426 | } |
| 1427 | |
| 1428 | if (dispc->feat->has_writeback) { |
| 1429 | u32 low, high; |
| 1430 | const bool use_fifomerge = false; |
| 1431 | const bool manual_update = false; |
| 1432 | |
| 1433 | dispc_ovl_compute_fifo_thresholds(dispc, OMAP_DSS_WB, |
| 1434 | &low, &high, use_fifomerge, |
| 1435 | manual_update); |
| 1436 | |
| 1437 | dispc_ovl_set_fifo_threshold(dispc, OMAP_DSS_WB, low, high); |
Tomi Valkeinen | 65e116e | 2015-11-04 17:10:49 +0200 | [diff] [blame] | 1438 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1439 | } |
| 1440 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1441 | static u32 dispc_ovl_get_fifo_size(struct dispc_device *dispc, |
| 1442 | enum omap_plane_id plane) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1443 | { |
Tomi Valkeinen | 42a6961 | 2012-08-22 16:56:57 +0300 | [diff] [blame] | 1444 | int fifo; |
| 1445 | u32 size = 0; |
| 1446 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1447 | for (fifo = 0; fifo < dispc->feat->num_fifos; ++fifo) { |
| 1448 | if (dispc->fifo_assignment[fifo] == plane) |
| 1449 | size += dispc->fifo_size[fifo]; |
Tomi Valkeinen | 42a6961 | 2012-08-22 16:56:57 +0300 | [diff] [blame] | 1450 | } |
| 1451 | |
| 1452 | return size; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1453 | } |
| 1454 | |
Laurent Pinchart | 8a7eda7 | 2018-02-13 14:00:43 +0200 | [diff] [blame] | 1455 | void dispc_ovl_set_fifo_threshold(struct dispc_device *dispc, |
| 1456 | enum omap_plane_id plane, |
| 1457 | u32 low, u32 high) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1458 | { |
Archit Taneja | a0acb55 | 2010-09-15 19:20:00 +0530 | [diff] [blame] | 1459 | u8 hi_start, hi_end, lo_start, lo_end; |
Tomi Valkeinen | 5ed8cf5 | 2011-06-21 09:35:36 +0300 | [diff] [blame] | 1460 | u32 unit; |
| 1461 | |
Laurent Pinchart | 8a7eda7 | 2018-02-13 14:00:43 +0200 | [diff] [blame] | 1462 | unit = dispc->feat->buffer_size_unit; |
Tomi Valkeinen | 5ed8cf5 | 2011-06-21 09:35:36 +0300 | [diff] [blame] | 1463 | |
| 1464 | WARN_ON(low % unit != 0); |
| 1465 | WARN_ON(high % unit != 0); |
| 1466 | |
| 1467 | low /= unit; |
| 1468 | high /= unit; |
Archit Taneja | a0acb55 | 2010-09-15 19:20:00 +0530 | [diff] [blame] | 1469 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1470 | dispc_get_reg_field(dispc, FEAT_REG_FIFOHIGHTHRESHOLD, |
| 1471 | &hi_start, &hi_end); |
| 1472 | dispc_get_reg_field(dispc, FEAT_REG_FIFOLOWTHRESHOLD, |
| 1473 | &lo_start, &lo_end); |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 1474 | |
Tomi Valkeinen | 3cb5d96 | 2012-01-13 13:14:57 +0200 | [diff] [blame] | 1475 | DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n", |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1476 | plane, |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1477 | REG_GET(dispc, DISPC_OVL_FIFO_THRESHOLD(plane), |
Tomi Valkeinen | 3cb5d96 | 2012-01-13 13:14:57 +0200 | [diff] [blame] | 1478 | lo_start, lo_end) * unit, |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1479 | REG_GET(dispc, DISPC_OVL_FIFO_THRESHOLD(plane), |
Tomi Valkeinen | 3cb5d96 | 2012-01-13 13:14:57 +0200 | [diff] [blame] | 1480 | hi_start, hi_end) * unit, |
| 1481 | low * unit, high * unit); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1482 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1483 | dispc_write_reg(dispc, DISPC_OVL_FIFO_THRESHOLD(plane), |
Archit Taneja | a0acb55 | 2010-09-15 19:20:00 +0530 | [diff] [blame] | 1484 | FLD_VAL(high, hi_start, hi_end) | |
| 1485 | FLD_VAL(low, lo_start, lo_end)); |
Archit Taneja | 8bc6555 | 2013-12-17 16:40:21 +0530 | [diff] [blame] | 1486 | |
| 1487 | /* |
| 1488 | * configure the preload to the pipeline's high threhold, if HT it's too |
| 1489 | * large for the preload field, set the threshold to the maximum value |
| 1490 | * that can be held by the preload register |
| 1491 | */ |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1492 | if (dispc_has_feature(dispc, FEAT_PRELOAD) && |
| 1493 | dispc->feat->set_max_preload && plane != OMAP_DSS_WB) |
| 1494 | dispc_write_reg(dispc, DISPC_OVL_PRELOAD(plane), |
| 1495 | min(high, 0xfffu)); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1496 | } |
| 1497 | |
Laurent Pinchart | 8a7eda7 | 2018-02-13 14:00:43 +0200 | [diff] [blame] | 1498 | void dispc_enable_fifomerge(struct dispc_device *dispc, bool enable) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1499 | { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1500 | if (!dispc_has_feature(dispc, FEAT_FIFO_MERGE)) { |
Tomi Valkeinen | e6b0f88 | 2012-01-13 13:24:04 +0200 | [diff] [blame] | 1501 | WARN_ON(enable); |
| 1502 | return; |
| 1503 | } |
| 1504 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1505 | DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled"); |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1506 | REG_FLD_MOD(dispc, DISPC_CONFIG, enable ? 1 : 0, 14, 14); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1507 | } |
| 1508 | |
Laurent Pinchart | 8a7eda7 | 2018-02-13 14:00:43 +0200 | [diff] [blame] | 1509 | void dispc_ovl_compute_fifo_thresholds(struct dispc_device *dispc, |
| 1510 | enum omap_plane_id plane, |
| 1511 | u32 *fifo_low, u32 *fifo_high, |
| 1512 | bool use_fifomerge, bool manual_update) |
Tomi Valkeinen | 83fa2f2 | 2012-01-13 13:17:01 +0200 | [diff] [blame] | 1513 | { |
| 1514 | /* |
| 1515 | * All sizes are in bytes. Both the buffer and burst are made of |
| 1516 | * buffer_units, and the fifo thresholds must be buffer_unit aligned. |
| 1517 | */ |
Laurent Pinchart | 8a7eda7 | 2018-02-13 14:00:43 +0200 | [diff] [blame] | 1518 | unsigned int buf_unit = dispc->feat->buffer_size_unit; |
Laurent Pinchart | d11e5c8 | 2018-02-11 15:07:34 +0200 | [diff] [blame] | 1519 | unsigned int ovl_fifo_size, total_fifo_size, burst_size; |
Tomi Valkeinen | e0e405b | 2012-01-13 13:18:11 +0200 | [diff] [blame] | 1520 | int i; |
Tomi Valkeinen | 83fa2f2 | 2012-01-13 13:17:01 +0200 | [diff] [blame] | 1521 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1522 | burst_size = dispc_ovl_get_burst_size(dispc, plane); |
| 1523 | ovl_fifo_size = dispc_ovl_get_fifo_size(dispc, plane); |
Tomi Valkeinen | 83fa2f2 | 2012-01-13 13:17:01 +0200 | [diff] [blame] | 1524 | |
Tomi Valkeinen | e0e405b | 2012-01-13 13:18:11 +0200 | [diff] [blame] | 1525 | if (use_fifomerge) { |
| 1526 | total_fifo_size = 0; |
Laurent Pinchart | 8a7eda7 | 2018-02-13 14:00:43 +0200 | [diff] [blame] | 1527 | for (i = 0; i < dispc_get_num_ovls(dispc); ++i) |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1528 | total_fifo_size += dispc_ovl_get_fifo_size(dispc, i); |
Tomi Valkeinen | e0e405b | 2012-01-13 13:18:11 +0200 | [diff] [blame] | 1529 | } else { |
| 1530 | total_fifo_size = ovl_fifo_size; |
| 1531 | } |
| 1532 | |
| 1533 | /* |
| 1534 | * We use the same low threshold for both fifomerge and non-fifomerge |
| 1535 | * cases, but for fifomerge we calculate the high threshold using the |
| 1536 | * combined fifo size |
| 1537 | */ |
| 1538 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1539 | if (manual_update && dispc_has_feature(dispc, FEAT_OMAP3_DSI_FIFO_BUG)) { |
Tomi Valkeinen | e0e405b | 2012-01-13 13:18:11 +0200 | [diff] [blame] | 1540 | *fifo_low = ovl_fifo_size - burst_size * 2; |
| 1541 | *fifo_high = total_fifo_size - burst_size; |
Archit Taneja | 8bbe09e | 2012-09-10 17:31:39 +0530 | [diff] [blame] | 1542 | } else if (plane == OMAP_DSS_WB) { |
| 1543 | /* |
| 1544 | * Most optimal configuration for writeback is to push out data |
| 1545 | * to the interconnect the moment writeback pushes enough pixels |
| 1546 | * in the FIFO to form a burst |
| 1547 | */ |
| 1548 | *fifo_low = 0; |
| 1549 | *fifo_high = burst_size; |
Tomi Valkeinen | e0e405b | 2012-01-13 13:18:11 +0200 | [diff] [blame] | 1550 | } else { |
| 1551 | *fifo_low = ovl_fifo_size - burst_size; |
| 1552 | *fifo_high = total_fifo_size - buf_unit; |
| 1553 | } |
Tomi Valkeinen | 83fa2f2 | 2012-01-13 13:17:01 +0200 | [diff] [blame] | 1554 | } |
| 1555 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1556 | static void dispc_ovl_set_mflag(struct dispc_device *dispc, |
| 1557 | enum omap_plane_id plane, bool enable) |
Tomi Valkeinen | c64aa3a | 2014-09-29 20:46:18 +0000 | [diff] [blame] | 1558 | { |
| 1559 | int bit; |
| 1560 | |
| 1561 | if (plane == OMAP_DSS_GFX) |
| 1562 | bit = 14; |
| 1563 | else |
| 1564 | bit = 23; |
| 1565 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1566 | REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES(plane), enable, bit, bit); |
Tomi Valkeinen | c64aa3a | 2014-09-29 20:46:18 +0000 | [diff] [blame] | 1567 | } |
| 1568 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1569 | static void dispc_ovl_set_mflag_threshold(struct dispc_device *dispc, |
| 1570 | enum omap_plane_id plane, |
| 1571 | int low, int high) |
Tomi Valkeinen | c64aa3a | 2014-09-29 20:46:18 +0000 | [diff] [blame] | 1572 | { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1573 | dispc_write_reg(dispc, DISPC_OVL_MFLAG_THRESHOLD(plane), |
Tomi Valkeinen | c64aa3a | 2014-09-29 20:46:18 +0000 | [diff] [blame] | 1574 | FLD_VAL(high, 31, 16) | FLD_VAL(low, 15, 0)); |
| 1575 | } |
| 1576 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1577 | static void dispc_init_mflag(struct dispc_device *dispc) |
Tomi Valkeinen | c64aa3a | 2014-09-29 20:46:18 +0000 | [diff] [blame] | 1578 | { |
| 1579 | int i; |
| 1580 | |
Tomi Valkeinen | fe59e5c | 2014-11-19 12:50:16 +0200 | [diff] [blame] | 1581 | /* |
| 1582 | * HACK: NV12 color format and MFLAG seem to have problems working |
| 1583 | * together: using two displays, and having an NV12 overlay on one of |
| 1584 | * the displays will cause underflows/synclosts when MFLAG_CTRL=2. |
| 1585 | * Changing MFLAG thresholds and PRELOAD to certain values seem to |
| 1586 | * remove the errors, but there doesn't seem to be a clear logic on |
| 1587 | * which values work and which not. |
| 1588 | * |
| 1589 | * As a work-around, set force MFLAG to always on. |
| 1590 | */ |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1591 | dispc_write_reg(dispc, DISPC_GLOBAL_MFLAG_ATTRIBUTE, |
Tomi Valkeinen | fe59e5c | 2014-11-19 12:50:16 +0200 | [diff] [blame] | 1592 | (1 << 0) | /* MFLAG_CTRL = force always on */ |
Tomi Valkeinen | c64aa3a | 2014-09-29 20:46:18 +0000 | [diff] [blame] | 1593 | (0 << 2)); /* MFLAG_START = disable */ |
| 1594 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1595 | for (i = 0; i < dispc_get_num_ovls(dispc); ++i) { |
| 1596 | u32 size = dispc_ovl_get_fifo_size(dispc, i); |
| 1597 | u32 unit = dispc->feat->buffer_size_unit; |
Tomi Valkeinen | c64aa3a | 2014-09-29 20:46:18 +0000 | [diff] [blame] | 1598 | u32 low, high; |
| 1599 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1600 | dispc_ovl_set_mflag(dispc, i, true); |
Tomi Valkeinen | c64aa3a | 2014-09-29 20:46:18 +0000 | [diff] [blame] | 1601 | |
| 1602 | /* |
| 1603 | * Simulation team suggests below thesholds: |
| 1604 | * HT = fifosize * 5 / 8; |
| 1605 | * LT = fifosize * 4 / 8; |
| 1606 | */ |
| 1607 | |
| 1608 | low = size * 4 / 8 / unit; |
| 1609 | high = size * 5 / 8 / unit; |
| 1610 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1611 | dispc_ovl_set_mflag_threshold(dispc, i, low, high); |
Tomi Valkeinen | c64aa3a | 2014-09-29 20:46:18 +0000 | [diff] [blame] | 1612 | } |
Tomi Valkeinen | ecb0b36 | 2015-11-04 17:10:50 +0200 | [diff] [blame] | 1613 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1614 | if (dispc->feat->has_writeback) { |
| 1615 | u32 size = dispc_ovl_get_fifo_size(dispc, OMAP_DSS_WB); |
| 1616 | u32 unit = dispc->feat->buffer_size_unit; |
Tomi Valkeinen | ecb0b36 | 2015-11-04 17:10:50 +0200 | [diff] [blame] | 1617 | u32 low, high; |
| 1618 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1619 | dispc_ovl_set_mflag(dispc, OMAP_DSS_WB, true); |
Tomi Valkeinen | ecb0b36 | 2015-11-04 17:10:50 +0200 | [diff] [blame] | 1620 | |
| 1621 | /* |
| 1622 | * Simulation team suggests below thesholds: |
| 1623 | * HT = fifosize * 5 / 8; |
| 1624 | * LT = fifosize * 4 / 8; |
| 1625 | */ |
| 1626 | |
| 1627 | low = size * 4 / 8 / unit; |
| 1628 | high = size * 5 / 8 / unit; |
| 1629 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1630 | dispc_ovl_set_mflag_threshold(dispc, OMAP_DSS_WB, low, high); |
Tomi Valkeinen | ecb0b36 | 2015-11-04 17:10:50 +0200 | [diff] [blame] | 1631 | } |
Tomi Valkeinen | c64aa3a | 2014-09-29 20:46:18 +0000 | [diff] [blame] | 1632 | } |
| 1633 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1634 | static void dispc_ovl_set_fir(struct dispc_device *dispc, |
| 1635 | enum omap_plane_id plane, |
| 1636 | int hinc, int vinc, |
| 1637 | enum omap_color_component color_comp) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1638 | { |
| 1639 | u32 val; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1640 | |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1641 | if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) { |
| 1642 | u8 hinc_start, hinc_end, vinc_start, vinc_end; |
Archit Taneja | a0acb55 | 2010-09-15 19:20:00 +0530 | [diff] [blame] | 1643 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1644 | dispc_get_reg_field(dispc, FEAT_REG_FIRHINC, |
| 1645 | &hinc_start, &hinc_end); |
| 1646 | dispc_get_reg_field(dispc, FEAT_REG_FIRVINC, |
| 1647 | &vinc_start, &vinc_end); |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1648 | val = FLD_VAL(vinc, vinc_start, vinc_end) | |
| 1649 | FLD_VAL(hinc, hinc_start, hinc_end); |
Archit Taneja | a0acb55 | 2010-09-15 19:20:00 +0530 | [diff] [blame] | 1650 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1651 | dispc_write_reg(dispc, DISPC_OVL_FIR(plane), val); |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1652 | } else { |
| 1653 | val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0); |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1654 | dispc_write_reg(dispc, DISPC_OVL_FIR2(plane), val); |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1655 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1656 | } |
| 1657 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1658 | static void dispc_ovl_set_vid_accu0(struct dispc_device *dispc, |
| 1659 | enum omap_plane_id plane, int haccu, |
Jyri Sarha | 864050c | 2017-03-24 16:47:52 +0200 | [diff] [blame] | 1660 | int vaccu) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1661 | { |
| 1662 | u32 val; |
Archit Taneja | 87a7484 | 2011-03-02 11:19:50 +0530 | [diff] [blame] | 1663 | u8 hor_start, hor_end, vert_start, vert_end; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1664 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1665 | dispc_get_reg_field(dispc, FEAT_REG_HORIZONTALACCU, |
| 1666 | &hor_start, &hor_end); |
| 1667 | dispc_get_reg_field(dispc, FEAT_REG_VERTICALACCU, |
| 1668 | &vert_start, &vert_end); |
Archit Taneja | 87a7484 | 2011-03-02 11:19:50 +0530 | [diff] [blame] | 1669 | |
| 1670 | val = FLD_VAL(vaccu, vert_start, vert_end) | |
| 1671 | FLD_VAL(haccu, hor_start, hor_end); |
| 1672 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1673 | dispc_write_reg(dispc, DISPC_OVL_ACCU0(plane), val); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1674 | } |
| 1675 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1676 | static void dispc_ovl_set_vid_accu1(struct dispc_device *dispc, |
| 1677 | enum omap_plane_id plane, int haccu, |
Jyri Sarha | 864050c | 2017-03-24 16:47:52 +0200 | [diff] [blame] | 1678 | int vaccu) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1679 | { |
| 1680 | u32 val; |
Archit Taneja | 87a7484 | 2011-03-02 11:19:50 +0530 | [diff] [blame] | 1681 | u8 hor_start, hor_end, vert_start, vert_end; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1682 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1683 | dispc_get_reg_field(dispc, FEAT_REG_HORIZONTALACCU, |
| 1684 | &hor_start, &hor_end); |
| 1685 | dispc_get_reg_field(dispc, FEAT_REG_VERTICALACCU, |
| 1686 | &vert_start, &vert_end); |
Archit Taneja | 87a7484 | 2011-03-02 11:19:50 +0530 | [diff] [blame] | 1687 | |
| 1688 | val = FLD_VAL(vaccu, vert_start, vert_end) | |
| 1689 | FLD_VAL(haccu, hor_start, hor_end); |
| 1690 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1691 | dispc_write_reg(dispc, DISPC_OVL_ACCU1(plane), val); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1692 | } |
| 1693 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1694 | static void dispc_ovl_set_vid_accu2_0(struct dispc_device *dispc, |
| 1695 | enum omap_plane_id plane, int haccu, |
| 1696 | int vaccu) |
Amber Jain | ab5ca07 | 2011-05-19 19:47:53 +0530 | [diff] [blame] | 1697 | { |
| 1698 | u32 val; |
| 1699 | |
| 1700 | val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0); |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1701 | dispc_write_reg(dispc, DISPC_OVL_ACCU2_0(plane), val); |
Amber Jain | ab5ca07 | 2011-05-19 19:47:53 +0530 | [diff] [blame] | 1702 | } |
| 1703 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1704 | static void dispc_ovl_set_vid_accu2_1(struct dispc_device *dispc, |
| 1705 | enum omap_plane_id plane, int haccu, |
| 1706 | int vaccu) |
Amber Jain | ab5ca07 | 2011-05-19 19:47:53 +0530 | [diff] [blame] | 1707 | { |
| 1708 | u32 val; |
| 1709 | |
| 1710 | val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0); |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1711 | dispc_write_reg(dispc, DISPC_OVL_ACCU2_1(plane), val); |
Amber Jain | ab5ca07 | 2011-05-19 19:47:53 +0530 | [diff] [blame] | 1712 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1713 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1714 | static void dispc_ovl_set_scale_param(struct dispc_device *dispc, |
| 1715 | enum omap_plane_id plane, |
| 1716 | u16 orig_width, u16 orig_height, |
| 1717 | u16 out_width, u16 out_height, |
| 1718 | bool five_taps, u8 rotation, |
| 1719 | enum omap_color_component color_comp) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1720 | { |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1721 | int fir_hinc, fir_vinc; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1722 | |
Amber Jain | ed14a3c | 2011-05-19 19:47:51 +0530 | [diff] [blame] | 1723 | fir_hinc = 1024 * orig_width / out_width; |
| 1724 | fir_vinc = 1024 * orig_height / out_height; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1725 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1726 | dispc_ovl_set_scale_coef(dispc, plane, fir_hinc, fir_vinc, five_taps, |
| 1727 | color_comp); |
| 1728 | dispc_ovl_set_fir(dispc, plane, fir_hinc, fir_vinc, color_comp); |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1729 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1730 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1731 | static void dispc_ovl_set_accu_uv(struct dispc_device *dispc, |
| 1732 | enum omap_plane_id plane, |
| 1733 | u16 orig_width, u16 orig_height, |
| 1734 | u16 out_width, u16 out_height, |
| 1735 | bool ilace, u32 fourcc, u8 rotation) |
Chandrabhanu Mahapatra | 05dd0f5 | 2012-05-15 12:22:34 +0530 | [diff] [blame] | 1736 | { |
| 1737 | int h_accu2_0, h_accu2_1; |
| 1738 | int v_accu2_0, v_accu2_1; |
| 1739 | int chroma_hinc, chroma_vinc; |
| 1740 | int idx; |
| 1741 | |
| 1742 | struct accu { |
| 1743 | s8 h0_m, h0_n; |
| 1744 | s8 h1_m, h1_n; |
| 1745 | s8 v0_m, v0_n; |
| 1746 | s8 v1_m, v1_n; |
| 1747 | }; |
| 1748 | |
| 1749 | const struct accu *accu_table; |
| 1750 | const struct accu *accu_val; |
| 1751 | |
| 1752 | static const struct accu accu_nv12[4] = { |
| 1753 | { 0, 1, 0, 1 , -1, 2, 0, 1 }, |
| 1754 | { 1, 2, -3, 4 , 0, 1, 0, 1 }, |
| 1755 | { -1, 1, 0, 1 , -1, 2, 0, 1 }, |
| 1756 | { -1, 2, -1, 2 , -1, 1, 0, 1 }, |
| 1757 | }; |
| 1758 | |
| 1759 | static const struct accu accu_nv12_ilace[4] = { |
| 1760 | { 0, 1, 0, 1 , -3, 4, -1, 4 }, |
| 1761 | { -1, 4, -3, 4 , 0, 1, 0, 1 }, |
| 1762 | { -1, 1, 0, 1 , -1, 4, -3, 4 }, |
| 1763 | { -3, 4, -3, 4 , -1, 1, 0, 1 }, |
| 1764 | }; |
| 1765 | |
| 1766 | static const struct accu accu_yuv[4] = { |
| 1767 | { 0, 1, 0, 1, 0, 1, 0, 1 }, |
| 1768 | { 0, 1, 0, 1, 0, 1, 0, 1 }, |
| 1769 | { -1, 1, 0, 1, 0, 1, 0, 1 }, |
| 1770 | { 0, 1, 0, 1, -1, 1, 0, 1 }, |
| 1771 | }; |
| 1772 | |
Tomi Valkeinen | 0bd97c4 | 2017-05-16 11:05:09 +0300 | [diff] [blame] | 1773 | /* Note: DSS HW rotates clockwise, DRM_MODE_ROTATE_* counter-clockwise */ |
| 1774 | switch (rotation & DRM_MODE_ROTATE_MASK) { |
| 1775 | default: |
| 1776 | case DRM_MODE_ROTATE_0: |
Chandrabhanu Mahapatra | 05dd0f5 | 2012-05-15 12:22:34 +0530 | [diff] [blame] | 1777 | idx = 0; |
| 1778 | break; |
Tomi Valkeinen | 0bd97c4 | 2017-05-16 11:05:09 +0300 | [diff] [blame] | 1779 | case DRM_MODE_ROTATE_90: |
Chandrabhanu Mahapatra | 05dd0f5 | 2012-05-15 12:22:34 +0530 | [diff] [blame] | 1780 | idx = 3; |
| 1781 | break; |
Tomi Valkeinen | 0bd97c4 | 2017-05-16 11:05:09 +0300 | [diff] [blame] | 1782 | case DRM_MODE_ROTATE_180: |
| 1783 | idx = 2; |
| 1784 | break; |
| 1785 | case DRM_MODE_ROTATE_270: |
| 1786 | idx = 1; |
| 1787 | break; |
Chandrabhanu Mahapatra | 05dd0f5 | 2012-05-15 12:22:34 +0530 | [diff] [blame] | 1788 | } |
| 1789 | |
Tomi Valkeinen | 41aff42 | 2017-05-04 11:31:56 +0300 | [diff] [blame] | 1790 | switch (fourcc) { |
Tomi Valkeinen | 3e1d65c | 2017-05-04 10:40:46 +0300 | [diff] [blame] | 1791 | case DRM_FORMAT_NV12: |
Chandrabhanu Mahapatra | 05dd0f5 | 2012-05-15 12:22:34 +0530 | [diff] [blame] | 1792 | if (ilace) |
| 1793 | accu_table = accu_nv12_ilace; |
| 1794 | else |
| 1795 | accu_table = accu_nv12; |
| 1796 | break; |
Tomi Valkeinen | 3e1d65c | 2017-05-04 10:40:46 +0300 | [diff] [blame] | 1797 | case DRM_FORMAT_YUYV: |
| 1798 | case DRM_FORMAT_UYVY: |
Chandrabhanu Mahapatra | 05dd0f5 | 2012-05-15 12:22:34 +0530 | [diff] [blame] | 1799 | accu_table = accu_yuv; |
| 1800 | break; |
| 1801 | default: |
| 1802 | BUG(); |
Tomi Valkeinen | c6eee96 | 2012-05-18 11:47:02 +0300 | [diff] [blame] | 1803 | return; |
Chandrabhanu Mahapatra | 05dd0f5 | 2012-05-15 12:22:34 +0530 | [diff] [blame] | 1804 | } |
| 1805 | |
| 1806 | accu_val = &accu_table[idx]; |
| 1807 | |
| 1808 | chroma_hinc = 1024 * orig_width / out_width; |
| 1809 | chroma_vinc = 1024 * orig_height / out_height; |
| 1810 | |
| 1811 | h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024; |
| 1812 | h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024; |
| 1813 | v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024; |
| 1814 | v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024; |
| 1815 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1816 | dispc_ovl_set_vid_accu2_0(dispc, plane, h_accu2_0, v_accu2_0); |
| 1817 | dispc_ovl_set_vid_accu2_1(dispc, plane, h_accu2_1, v_accu2_1); |
Chandrabhanu Mahapatra | 05dd0f5 | 2012-05-15 12:22:34 +0530 | [diff] [blame] | 1818 | } |
| 1819 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1820 | static void dispc_ovl_set_scaling_common(struct dispc_device *dispc, |
| 1821 | enum omap_plane_id plane, |
| 1822 | u16 orig_width, u16 orig_height, |
| 1823 | u16 out_width, u16 out_height, |
| 1824 | bool ilace, bool five_taps, |
| 1825 | bool fieldmode, u32 fourcc, |
| 1826 | u8 rotation) |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1827 | { |
| 1828 | int accu0 = 0; |
| 1829 | int accu1 = 0; |
| 1830 | u32 l; |
| 1831 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1832 | dispc_ovl_set_scale_param(dispc, plane, orig_width, orig_height, |
| 1833 | out_width, out_height, five_taps, |
| 1834 | rotation, DISPC_COLOR_COMPONENT_RGB_Y); |
| 1835 | l = dispc_read_reg(dispc, DISPC_OVL_ATTRIBUTES(plane)); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1836 | |
Archit Taneja | 87a7484 | 2011-03-02 11:19:50 +0530 | [diff] [blame] | 1837 | /* RESIZEENABLE and VERTICALTAPS */ |
| 1838 | l &= ~((0x3 << 5) | (0x1 << 21)); |
Amber Jain | ed14a3c | 2011-05-19 19:47:51 +0530 | [diff] [blame] | 1839 | l |= (orig_width != out_width) ? (1 << 5) : 0; |
| 1840 | l |= (orig_height != out_height) ? (1 << 6) : 0; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1841 | l |= five_taps ? (1 << 21) : 0; |
Archit Taneja | 87a7484 | 2011-03-02 11:19:50 +0530 | [diff] [blame] | 1842 | |
| 1843 | /* VRESIZECONF and HRESIZECONF */ |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1844 | if (dispc_has_feature(dispc, FEAT_RESIZECONF)) { |
Archit Taneja | 87a7484 | 2011-03-02 11:19:50 +0530 | [diff] [blame] | 1845 | l &= ~(0x3 << 7); |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1846 | l |= (orig_width <= out_width) ? 0 : (1 << 7); |
| 1847 | l |= (orig_height <= out_height) ? 0 : (1 << 8); |
Archit Taneja | 87a7484 | 2011-03-02 11:19:50 +0530 | [diff] [blame] | 1848 | } |
| 1849 | |
| 1850 | /* LINEBUFFERSPLIT */ |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1851 | if (dispc_has_feature(dispc, FEAT_LINEBUFFERSPLIT)) { |
Archit Taneja | 87a7484 | 2011-03-02 11:19:50 +0530 | [diff] [blame] | 1852 | l &= ~(0x1 << 22); |
| 1853 | l |= five_taps ? (1 << 22) : 0; |
| 1854 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1855 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1856 | dispc_write_reg(dispc, DISPC_OVL_ATTRIBUTES(plane), l); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1857 | |
| 1858 | /* |
| 1859 | * field 0 = even field = bottom field |
| 1860 | * field 1 = odd field = top field |
| 1861 | */ |
| 1862 | if (ilace && !fieldmode) { |
| 1863 | accu1 = 0; |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1864 | accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1865 | if (accu0 >= 1024/2) { |
| 1866 | accu1 = 1024/2; |
| 1867 | accu0 -= accu1; |
| 1868 | } |
| 1869 | } |
| 1870 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1871 | dispc_ovl_set_vid_accu0(dispc, plane, 0, accu0); |
| 1872 | dispc_ovl_set_vid_accu1(dispc, plane, 0, accu1); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1873 | } |
| 1874 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1875 | static void dispc_ovl_set_scaling_uv(struct dispc_device *dispc, |
| 1876 | enum omap_plane_id plane, |
| 1877 | u16 orig_width, u16 orig_height, |
| 1878 | u16 out_width, u16 out_height, |
| 1879 | bool ilace, bool five_taps, |
| 1880 | bool fieldmode, u32 fourcc, |
| 1881 | u8 rotation) |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1882 | { |
| 1883 | int scale_x = out_width != orig_width; |
| 1884 | int scale_y = out_height != orig_height; |
Andrew F. Davis | 0cac5b6 | 2016-07-01 09:27:21 -0500 | [diff] [blame] | 1885 | bool chroma_upscale = plane != OMAP_DSS_WB; |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1886 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1887 | if (!dispc_has_feature(dispc, FEAT_HANDLE_UV_SEPARATE)) |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1888 | return; |
Tomi Valkeinen | 5edec14 | 2017-05-04 09:13:32 +0300 | [diff] [blame] | 1889 | |
Tomi Valkeinen | 41aff42 | 2017-05-04 11:31:56 +0300 | [diff] [blame] | 1890 | if (!format_is_yuv(fourcc)) { |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1891 | /* reset chroma resampling for RGB formats */ |
Archit Taneja | 2a5561b | 2012-07-16 16:37:45 +0530 | [diff] [blame] | 1892 | if (plane != OMAP_DSS_WB) |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1893 | REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES2(plane), |
| 1894 | 0, 8, 8); |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1895 | return; |
| 1896 | } |
Tomi Valkeinen | 3637735 | 2012-05-15 15:54:15 +0300 | [diff] [blame] | 1897 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1898 | dispc_ovl_set_accu_uv(dispc, plane, orig_width, orig_height, out_width, |
| 1899 | out_height, ilace, fourcc, rotation); |
Tomi Valkeinen | 3637735 | 2012-05-15 15:54:15 +0300 | [diff] [blame] | 1900 | |
Tomi Valkeinen | 41aff42 | 2017-05-04 11:31:56 +0300 | [diff] [blame] | 1901 | switch (fourcc) { |
Tomi Valkeinen | 3e1d65c | 2017-05-04 10:40:46 +0300 | [diff] [blame] | 1902 | case DRM_FORMAT_NV12: |
Archit Taneja | 20fbb50 | 2012-08-22 17:04:48 +0530 | [diff] [blame] | 1903 | if (chroma_upscale) { |
| 1904 | /* UV is subsampled by 2 horizontally and vertically */ |
| 1905 | orig_height >>= 1; |
| 1906 | orig_width >>= 1; |
| 1907 | } else { |
| 1908 | /* UV is downsampled by 2 horizontally and vertically */ |
| 1909 | orig_height <<= 1; |
| 1910 | orig_width <<= 1; |
| 1911 | } |
| 1912 | |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1913 | break; |
Tomi Valkeinen | 3e1d65c | 2017-05-04 10:40:46 +0300 | [diff] [blame] | 1914 | case DRM_FORMAT_YUYV: |
| 1915 | case DRM_FORMAT_UYVY: |
Archit Taneja | 20fbb50 | 2012-08-22 17:04:48 +0530 | [diff] [blame] | 1916 | /* For YUV422 with 90/270 rotation, we don't upsample chroma */ |
Tomi Valkeinen | 0bd97c4 | 2017-05-16 11:05:09 +0300 | [diff] [blame] | 1917 | if (!drm_rotation_90_or_270(rotation)) { |
Archit Taneja | 20fbb50 | 2012-08-22 17:04:48 +0530 | [diff] [blame] | 1918 | if (chroma_upscale) |
| 1919 | /* UV is subsampled by 2 horizontally */ |
| 1920 | orig_width >>= 1; |
| 1921 | else |
| 1922 | /* UV is downsampled by 2 horizontally */ |
| 1923 | orig_width <<= 1; |
| 1924 | } |
| 1925 | |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1926 | /* must use FIR for YUV422 if rotated */ |
Tomi Valkeinen | 0bd97c4 | 2017-05-16 11:05:09 +0300 | [diff] [blame] | 1927 | if ((rotation & DRM_MODE_ROTATE_MASK) != DRM_MODE_ROTATE_0) |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1928 | scale_x = scale_y = true; |
Archit Taneja | 20fbb50 | 2012-08-22 17:04:48 +0530 | [diff] [blame] | 1929 | |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1930 | break; |
| 1931 | default: |
| 1932 | BUG(); |
Tomi Valkeinen | c6eee96 | 2012-05-18 11:47:02 +0300 | [diff] [blame] | 1933 | return; |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1934 | } |
| 1935 | |
| 1936 | if (out_width != orig_width) |
| 1937 | scale_x = true; |
| 1938 | if (out_height != orig_height) |
| 1939 | scale_y = true; |
| 1940 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1941 | dispc_ovl_set_scale_param(dispc, plane, orig_width, orig_height, |
| 1942 | out_width, out_height, five_taps, |
| 1943 | rotation, DISPC_COLOR_COMPONENT_UV); |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1944 | |
Archit Taneja | 2a5561b | 2012-07-16 16:37:45 +0530 | [diff] [blame] | 1945 | if (plane != OMAP_DSS_WB) |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1946 | REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES2(plane), |
Archit Taneja | 2a5561b | 2012-07-16 16:37:45 +0530 | [diff] [blame] | 1947 | (scale_x || scale_y) ? 1 : 0, 8, 8); |
| 1948 | |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1949 | /* set H scaling */ |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1950 | REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5); |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1951 | /* set V scaling */ |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1952 | REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6); |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1953 | } |
| 1954 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1955 | static void dispc_ovl_set_scaling(struct dispc_device *dispc, |
| 1956 | enum omap_plane_id plane, |
| 1957 | u16 orig_width, u16 orig_height, |
| 1958 | u16 out_width, u16 out_height, |
| 1959 | bool ilace, bool five_taps, |
| 1960 | bool fieldmode, u32 fourcc, |
| 1961 | u8 rotation) |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1962 | { |
| 1963 | BUG_ON(plane == OMAP_DSS_GFX); |
| 1964 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1965 | dispc_ovl_set_scaling_common(dispc, plane, orig_width, orig_height, |
| 1966 | out_width, out_height, ilace, five_taps, |
| 1967 | fieldmode, fourcc, rotation); |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1968 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1969 | dispc_ovl_set_scaling_uv(dispc, plane, orig_width, orig_height, |
| 1970 | out_width, out_height, ilace, five_taps, |
| 1971 | fieldmode, fourcc, rotation); |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1972 | } |
| 1973 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 1974 | static void dispc_ovl_set_rotation_attrs(struct dispc_device *dispc, |
| 1975 | enum omap_plane_id plane, u8 rotation, |
| 1976 | enum omap_dss_rotation_type rotation_type, |
| 1977 | u32 fourcc) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1978 | { |
Archit Taneja | 87a7484 | 2011-03-02 11:19:50 +0530 | [diff] [blame] | 1979 | bool row_repeat = false; |
| 1980 | int vidrot = 0; |
| 1981 | |
Tomi Valkeinen | 0bd97c4 | 2017-05-16 11:05:09 +0300 | [diff] [blame] | 1982 | /* Note: DSS HW rotates clockwise, DRM_MODE_ROTATE_* counter-clockwise */ |
Tomi Valkeinen | 41aff42 | 2017-05-04 11:31:56 +0300 | [diff] [blame] | 1983 | if (fourcc == DRM_FORMAT_YUYV || fourcc == DRM_FORMAT_UYVY) { |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1984 | |
Tomi Valkeinen | 4eebb80 | 2017-05-16 12:05:24 +0300 | [diff] [blame] | 1985 | if (rotation & DRM_MODE_REFLECT_X) { |
Tomi Valkeinen | 0bd97c4 | 2017-05-16 11:05:09 +0300 | [diff] [blame] | 1986 | switch (rotation & DRM_MODE_ROTATE_MASK) { |
| 1987 | case DRM_MODE_ROTATE_0: |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1988 | vidrot = 2; |
| 1989 | break; |
Tomi Valkeinen | 0bd97c4 | 2017-05-16 11:05:09 +0300 | [diff] [blame] | 1990 | case DRM_MODE_ROTATE_90: |
Tomi Valkeinen | 2add8d13 | 2017-05-16 15:25:45 +0300 | [diff] [blame] | 1991 | vidrot = 1; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1992 | break; |
Tomi Valkeinen | 0bd97c4 | 2017-05-16 11:05:09 +0300 | [diff] [blame] | 1993 | case DRM_MODE_ROTATE_180: |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1994 | vidrot = 0; |
| 1995 | break; |
Tomi Valkeinen | 0bd97c4 | 2017-05-16 11:05:09 +0300 | [diff] [blame] | 1996 | case DRM_MODE_ROTATE_270: |
Tomi Valkeinen | 2add8d13 | 2017-05-16 15:25:45 +0300 | [diff] [blame] | 1997 | vidrot = 3; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1998 | break; |
| 1999 | } |
| 2000 | } else { |
Tomi Valkeinen | 0bd97c4 | 2017-05-16 11:05:09 +0300 | [diff] [blame] | 2001 | switch (rotation & DRM_MODE_ROTATE_MASK) { |
| 2002 | case DRM_MODE_ROTATE_0: |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2003 | vidrot = 0; |
| 2004 | break; |
Tomi Valkeinen | 0bd97c4 | 2017-05-16 11:05:09 +0300 | [diff] [blame] | 2005 | case DRM_MODE_ROTATE_90: |
| 2006 | vidrot = 3; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2007 | break; |
Tomi Valkeinen | 0bd97c4 | 2017-05-16 11:05:09 +0300 | [diff] [blame] | 2008 | case DRM_MODE_ROTATE_180: |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2009 | vidrot = 2; |
| 2010 | break; |
Tomi Valkeinen | 0bd97c4 | 2017-05-16 11:05:09 +0300 | [diff] [blame] | 2011 | case DRM_MODE_ROTATE_270: |
| 2012 | vidrot = 1; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2013 | break; |
| 2014 | } |
| 2015 | } |
| 2016 | |
Tomi Valkeinen | 0bd97c4 | 2017-05-16 11:05:09 +0300 | [diff] [blame] | 2017 | if (drm_rotation_90_or_270(rotation)) |
Archit Taneja | 87a7484 | 2011-03-02 11:19:50 +0530 | [diff] [blame] | 2018 | row_repeat = true; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2019 | else |
Archit Taneja | 87a7484 | 2011-03-02 11:19:50 +0530 | [diff] [blame] | 2020 | row_repeat = false; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2021 | } |
Archit Taneja | 87a7484 | 2011-03-02 11:19:50 +0530 | [diff] [blame] | 2022 | |
Tomi Valkeinen | 3397cc6 | 2015-04-09 13:51:30 +0300 | [diff] [blame] | 2023 | /* |
| 2024 | * OMAP4/5 Errata i631: |
| 2025 | * NV12 in 1D mode must use ROTATION=1. Otherwise DSS will fetch extra |
| 2026 | * rows beyond the framebuffer, which may cause OCP error. |
| 2027 | */ |
Tomi Valkeinen | 41aff42 | 2017-05-04 11:31:56 +0300 | [diff] [blame] | 2028 | if (fourcc == DRM_FORMAT_NV12 && rotation_type != OMAP_DSS_ROT_TILER) |
Tomi Valkeinen | 3397cc6 | 2015-04-09 13:51:30 +0300 | [diff] [blame] | 2029 | vidrot = 1; |
| 2030 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2031 | REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12); |
| 2032 | if (dispc_has_feature(dispc, FEAT_ROWREPEATENABLE)) |
| 2033 | REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES(plane), |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 2034 | row_repeat ? 1 : 0, 18, 18); |
Archit Taneja | c35eeb2 | 2013-03-26 19:15:24 +0530 | [diff] [blame] | 2035 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2036 | if (dispc_ovl_color_mode_supported(dispc, plane, DRM_FORMAT_NV12)) { |
Tomi Valkeinen | 6d86278 | 2016-08-29 11:15:49 +0300 | [diff] [blame] | 2037 | bool doublestride = |
Tomi Valkeinen | 41aff42 | 2017-05-04 11:31:56 +0300 | [diff] [blame] | 2038 | fourcc == DRM_FORMAT_NV12 && |
Tomi Valkeinen | 6d86278 | 2016-08-29 11:15:49 +0300 | [diff] [blame] | 2039 | rotation_type == OMAP_DSS_ROT_TILER && |
Tomi Valkeinen | 0bd97c4 | 2017-05-16 11:05:09 +0300 | [diff] [blame] | 2040 | !drm_rotation_90_or_270(rotation); |
Tomi Valkeinen | 6d86278 | 2016-08-29 11:15:49 +0300 | [diff] [blame] | 2041 | |
Archit Taneja | c35eeb2 | 2013-03-26 19:15:24 +0530 | [diff] [blame] | 2042 | /* DOUBLESTRIDE */ |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2043 | REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES(plane), |
| 2044 | doublestride, 22, 22); |
Archit Taneja | c35eeb2 | 2013-03-26 19:15:24 +0530 | [diff] [blame] | 2045 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2046 | } |
| 2047 | |
Tomi Valkeinen | 41aff42 | 2017-05-04 11:31:56 +0300 | [diff] [blame] | 2048 | static int color_mode_to_bpp(u32 fourcc) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2049 | { |
Tomi Valkeinen | 41aff42 | 2017-05-04 11:31:56 +0300 | [diff] [blame] | 2050 | switch (fourcc) { |
Tomi Valkeinen | 3e1d65c | 2017-05-04 10:40:46 +0300 | [diff] [blame] | 2051 | case DRM_FORMAT_NV12: |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2052 | return 8; |
Tomi Valkeinen | 3e1d65c | 2017-05-04 10:40:46 +0300 | [diff] [blame] | 2053 | case DRM_FORMAT_RGBX4444: |
| 2054 | case DRM_FORMAT_RGB565: |
| 2055 | case DRM_FORMAT_ARGB4444: |
| 2056 | case DRM_FORMAT_YUYV: |
| 2057 | case DRM_FORMAT_UYVY: |
| 2058 | case DRM_FORMAT_RGBA4444: |
| 2059 | case DRM_FORMAT_XRGB4444: |
| 2060 | case DRM_FORMAT_ARGB1555: |
| 2061 | case DRM_FORMAT_XRGB1555: |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2062 | return 16; |
Tomi Valkeinen | 3e1d65c | 2017-05-04 10:40:46 +0300 | [diff] [blame] | 2063 | case DRM_FORMAT_RGB888: |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2064 | return 24; |
Tomi Valkeinen | 3e1d65c | 2017-05-04 10:40:46 +0300 | [diff] [blame] | 2065 | case DRM_FORMAT_XRGB8888: |
| 2066 | case DRM_FORMAT_ARGB8888: |
| 2067 | case DRM_FORMAT_RGBA8888: |
| 2068 | case DRM_FORMAT_RGBX8888: |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2069 | return 32; |
| 2070 | default: |
| 2071 | BUG(); |
Tomi Valkeinen | c6eee96 | 2012-05-18 11:47:02 +0300 | [diff] [blame] | 2072 | return 0; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2073 | } |
| 2074 | } |
| 2075 | |
| 2076 | static s32 pixinc(int pixels, u8 ps) |
| 2077 | { |
| 2078 | if (pixels == 1) |
| 2079 | return 1; |
| 2080 | else if (pixels > 1) |
| 2081 | return 1 + (pixels - 1) * ps; |
| 2082 | else if (pixels < 0) |
| 2083 | return 1 - (-pixels + 1) * ps; |
| 2084 | else |
| 2085 | BUG(); |
Tomi Valkeinen | c6eee96 | 2012-05-18 11:47:02 +0300 | [diff] [blame] | 2086 | return 0; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2087 | } |
| 2088 | |
Tomi Valkeinen | 517a8a95 | 2017-05-03 14:14:27 +0300 | [diff] [blame] | 2089 | static void calc_offset(u16 screen_width, u16 width, |
Laurent Pinchart | d11e5c8 | 2018-02-11 15:07:34 +0200 | [diff] [blame] | 2090 | u32 fourcc, bool fieldmode, unsigned int field_offset, |
| 2091 | unsigned int *offset0, unsigned int *offset1, |
Tomi Valkeinen | c4df6e4 | 2017-05-15 11:09:25 +0300 | [diff] [blame] | 2092 | s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim, |
| 2093 | enum omap_dss_rotation_type rotation_type, u8 rotation) |
Chandrabhanu Mahapatra | 65e006f | 2012-05-11 19:19:55 +0530 | [diff] [blame] | 2094 | { |
| 2095 | u8 ps; |
| 2096 | |
Tomi Valkeinen | 41aff42 | 2017-05-04 11:31:56 +0300 | [diff] [blame] | 2097 | ps = color_mode_to_bpp(fourcc) / 8; |
Chandrabhanu Mahapatra | 65e006f | 2012-05-11 19:19:55 +0530 | [diff] [blame] | 2098 | |
| 2099 | DSSDBG("scrw %d, width %d\n", screen_width, width); |
| 2100 | |
Tomi Valkeinen | c4df6e4 | 2017-05-15 11:09:25 +0300 | [diff] [blame] | 2101 | if (rotation_type == OMAP_DSS_ROT_TILER && |
| 2102 | (fourcc == DRM_FORMAT_UYVY || fourcc == DRM_FORMAT_YUYV) && |
| 2103 | drm_rotation_90_or_270(rotation)) { |
| 2104 | /* |
| 2105 | * HACK: ROW_INC needs to be calculated with TILER units. |
| 2106 | * We get such 'screen_width' that multiplying it with the |
| 2107 | * YUV422 pixel size gives the correct TILER container width. |
| 2108 | * However, 'width' is in pixels and multiplying it with YUV422 |
| 2109 | * pixel size gives incorrect result. We thus multiply it here |
| 2110 | * with 2 to match the 32 bit TILER unit size. |
| 2111 | */ |
| 2112 | width *= 2; |
| 2113 | } |
| 2114 | |
Chandrabhanu Mahapatra | 65e006f | 2012-05-11 19:19:55 +0530 | [diff] [blame] | 2115 | /* |
| 2116 | * field 0 = even field = bottom field |
| 2117 | * field 1 = odd field = top field |
| 2118 | */ |
Tomi Valkeinen | 185e23e | 2017-05-03 15:01:10 +0300 | [diff] [blame] | 2119 | *offset0 = field_offset * screen_width * ps; |
Chandrabhanu Mahapatra | 65e006f | 2012-05-11 19:19:55 +0530 | [diff] [blame] | 2120 | *offset1 = 0; |
Tomi Valkeinen | 185e23e | 2017-05-03 15:01:10 +0300 | [diff] [blame] | 2121 | |
Chandrabhanu Mahapatra | 65e006f | 2012-05-11 19:19:55 +0530 | [diff] [blame] | 2122 | *row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) + |
| 2123 | (fieldmode ? screen_width : 0), ps); |
Tomi Valkeinen | 41aff42 | 2017-05-04 11:31:56 +0300 | [diff] [blame] | 2124 | if (fourcc == DRM_FORMAT_YUYV || fourcc == DRM_FORMAT_UYVY) |
Chandrabhanu Mahapatra | 65e006f | 2012-05-11 19:19:55 +0530 | [diff] [blame] | 2125 | *pix_inc = pixinc(x_predecim, 2 * ps); |
| 2126 | else |
| 2127 | *pix_inc = pixinc(x_predecim, ps); |
| 2128 | } |
| 2129 | |
Chandrabhanu Mahapatra | 7faa923 | 2012-04-02 20:43:17 +0530 | [diff] [blame] | 2130 | /* |
| 2131 | * This function is used to avoid synclosts in OMAP3, because of some |
| 2132 | * undocumented horizontal position and timing related limitations. |
| 2133 | */ |
Tomi Valkeinen | 465ec13 | 2012-10-19 15:40:24 +0300 | [diff] [blame] | 2134 | static int check_horiz_timing_omap3(unsigned long pclk, unsigned long lclk, |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 2135 | const struct videomode *vm, u16 pos_x, |
Ivaylo Dimitrov | e4998634 | 2014-01-13 18:33:02 +0200 | [diff] [blame] | 2136 | u16 width, u16 height, u16 out_width, u16 out_height, |
| 2137 | bool five_taps) |
Chandrabhanu Mahapatra | 7faa923 | 2012-04-02 20:43:17 +0530 | [diff] [blame] | 2138 | { |
Tomi Valkeinen | 230edc0 | 2012-11-05 14:40:19 +0200 | [diff] [blame] | 2139 | const int ds = DIV_ROUND_UP(height, out_height); |
Archit Taneja | 3e8a6ff | 2012-09-26 16:58:52 +0530 | [diff] [blame] | 2140 | unsigned long nonactive; |
Chandrabhanu Mahapatra | 7faa923 | 2012-04-02 20:43:17 +0530 | [diff] [blame] | 2141 | static const u8 limits[3] = { 8, 10, 20 }; |
| 2142 | u64 val, blank; |
| 2143 | int i; |
| 2144 | |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 2145 | nonactive = vm->hactive + vm->hfront_porch + vm->hsync_len + |
| 2146 | vm->hback_porch - out_width; |
Chandrabhanu Mahapatra | 7faa923 | 2012-04-02 20:43:17 +0530 | [diff] [blame] | 2147 | |
| 2148 | i = 0; |
| 2149 | if (out_height < height) |
| 2150 | i++; |
| 2151 | if (out_width < width) |
| 2152 | i++; |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 2153 | blank = div_u64((u64)(vm->hback_porch + vm->hsync_len + vm->hfront_porch) * |
Peter Ujfalusi | 0a30e15 | 2016-09-22 14:06:49 +0300 | [diff] [blame] | 2154 | lclk, pclk); |
Chandrabhanu Mahapatra | 7faa923 | 2012-04-02 20:43:17 +0530 | [diff] [blame] | 2155 | DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]); |
| 2156 | if (blank <= limits[i]) |
| 2157 | return -EINVAL; |
| 2158 | |
Ivaylo Dimitrov | e4998634 | 2014-01-13 18:33:02 +0200 | [diff] [blame] | 2159 | /* FIXME add checks for 3-tap filter once the limitations are known */ |
| 2160 | if (!five_taps) |
| 2161 | return 0; |
| 2162 | |
Chandrabhanu Mahapatra | 7faa923 | 2012-04-02 20:43:17 +0530 | [diff] [blame] | 2163 | /* |
| 2164 | * Pixel data should be prepared before visible display point starts. |
| 2165 | * So, atleast DS-2 lines must have already been fetched by DISPC |
| 2166 | * during nonactive - pos_x period. |
| 2167 | */ |
| 2168 | val = div_u64((u64)(nonactive - pos_x) * lclk, pclk); |
| 2169 | DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n", |
Tomi Valkeinen | 230edc0 | 2012-11-05 14:40:19 +0200 | [diff] [blame] | 2170 | val, max(0, ds - 2) * width); |
| 2171 | if (val < max(0, ds - 2) * width) |
Chandrabhanu Mahapatra | 7faa923 | 2012-04-02 20:43:17 +0530 | [diff] [blame] | 2172 | return -EINVAL; |
| 2173 | |
| 2174 | /* |
| 2175 | * All lines need to be refilled during the nonactive period of which |
| 2176 | * only one line can be loaded during the active period. So, atleast |
| 2177 | * DS - 1 lines should be loaded during nonactive period. |
| 2178 | */ |
| 2179 | val = div_u64((u64)nonactive * lclk, pclk); |
| 2180 | DSSDBG("nonactive * pcd = %llu, max(0, DS - 1) * width = %d\n", |
Tomi Valkeinen | 230edc0 | 2012-11-05 14:40:19 +0200 | [diff] [blame] | 2181 | val, max(0, ds - 1) * width); |
| 2182 | if (val < max(0, ds - 1) * width) |
Chandrabhanu Mahapatra | 7faa923 | 2012-04-02 20:43:17 +0530 | [diff] [blame] | 2183 | return -EINVAL; |
| 2184 | |
| 2185 | return 0; |
| 2186 | } |
| 2187 | |
Tomi Valkeinen | 8702ee5 | 2012-10-19 15:36:11 +0300 | [diff] [blame] | 2188 | static unsigned long calc_core_clk_five_taps(unsigned long pclk, |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 2189 | const struct videomode *vm, u16 width, |
Archit Taneja | 81ab95b | 2012-05-08 15:53:20 +0530 | [diff] [blame] | 2190 | u16 height, u16 out_width, u16 out_height, |
Tomi Valkeinen | 41aff42 | 2017-05-04 11:31:56 +0300 | [diff] [blame] | 2191 | u32 fourcc) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2192 | { |
Chandrabhanu Mahapatra | 8b53d99 | 2012-04-23 12:16:50 +0530 | [diff] [blame] | 2193 | u32 core_clk = 0; |
Archit Taneja | 3e8a6ff | 2012-09-26 16:58:52 +0530 | [diff] [blame] | 2194 | u64 tmp; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2195 | |
Chandrabhanu Mahapatra | 7282f1b | 2011-12-19 14:03:56 +0530 | [diff] [blame] | 2196 | if (height <= out_height && width <= out_width) |
| 2197 | return (unsigned long) pclk; |
| 2198 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2199 | if (height > out_height) { |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 2200 | unsigned int ppl = vm->hactive; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2201 | |
Tomi Valkeinen | c582935 | 2015-04-10 12:48:36 +0300 | [diff] [blame] | 2202 | tmp = (u64)pclk * height * out_width; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2203 | do_div(tmp, 2 * out_height * ppl); |
Chandrabhanu Mahapatra | 8b53d99 | 2012-04-23 12:16:50 +0530 | [diff] [blame] | 2204 | core_clk = tmp; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2205 | |
Ville Syrjälä | 2d9c559 | 2010-01-08 11:56:41 +0200 | [diff] [blame] | 2206 | if (height > 2 * out_height) { |
| 2207 | if (ppl == out_width) |
| 2208 | return 0; |
| 2209 | |
Tomi Valkeinen | c582935 | 2015-04-10 12:48:36 +0300 | [diff] [blame] | 2210 | tmp = (u64)pclk * (height - 2 * out_height) * out_width; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2211 | do_div(tmp, 2 * out_height * (ppl - out_width)); |
Chandrabhanu Mahapatra | 8b53d99 | 2012-04-23 12:16:50 +0530 | [diff] [blame] | 2212 | core_clk = max_t(u32, core_clk, tmp); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2213 | } |
| 2214 | } |
| 2215 | |
| 2216 | if (width > out_width) { |
Tomi Valkeinen | c582935 | 2015-04-10 12:48:36 +0300 | [diff] [blame] | 2217 | tmp = (u64)pclk * width; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2218 | do_div(tmp, out_width); |
Chandrabhanu Mahapatra | 8b53d99 | 2012-04-23 12:16:50 +0530 | [diff] [blame] | 2219 | core_clk = max_t(u32, core_clk, tmp); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2220 | |
Tomi Valkeinen | 41aff42 | 2017-05-04 11:31:56 +0300 | [diff] [blame] | 2221 | if (fourcc == DRM_FORMAT_XRGB8888) |
Chandrabhanu Mahapatra | 8b53d99 | 2012-04-23 12:16:50 +0530 | [diff] [blame] | 2222 | core_clk <<= 1; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2223 | } |
| 2224 | |
Chandrabhanu Mahapatra | 8b53d99 | 2012-04-23 12:16:50 +0530 | [diff] [blame] | 2225 | return core_clk; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2226 | } |
| 2227 | |
Tomi Valkeinen | 8702ee5 | 2012-10-19 15:36:11 +0300 | [diff] [blame] | 2228 | static unsigned long calc_core_clk_24xx(unsigned long pclk, u16 width, |
Archit Taneja | 8ba8530 | 2012-09-26 17:00:37 +0530 | [diff] [blame] | 2229 | u16 height, u16 out_width, u16 out_height, bool mem_to_mem) |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 2230 | { |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 2231 | if (height > out_height && width > out_width) |
| 2232 | return pclk * 4; |
| 2233 | else |
| 2234 | return pclk * 2; |
| 2235 | } |
| 2236 | |
Tomi Valkeinen | 8702ee5 | 2012-10-19 15:36:11 +0300 | [diff] [blame] | 2237 | static unsigned long calc_core_clk_34xx(unsigned long pclk, u16 width, |
Archit Taneja | 8ba8530 | 2012-09-26 17:00:37 +0530 | [diff] [blame] | 2238 | u16 height, u16 out_width, u16 out_height, bool mem_to_mem) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2239 | { |
| 2240 | unsigned int hf, vf; |
| 2241 | |
| 2242 | /* |
| 2243 | * FIXME how to determine the 'A' factor |
| 2244 | * for the no downscaling case ? |
| 2245 | */ |
| 2246 | |
| 2247 | if (width > 3 * out_width) |
| 2248 | hf = 4; |
| 2249 | else if (width > 2 * out_width) |
| 2250 | hf = 3; |
| 2251 | else if (width > out_width) |
| 2252 | hf = 2; |
| 2253 | else |
| 2254 | hf = 1; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2255 | if (height > out_height) |
| 2256 | vf = 2; |
| 2257 | else |
| 2258 | vf = 1; |
| 2259 | |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 2260 | return pclk * vf * hf; |
| 2261 | } |
| 2262 | |
Tomi Valkeinen | 8702ee5 | 2012-10-19 15:36:11 +0300 | [diff] [blame] | 2263 | static unsigned long calc_core_clk_44xx(unsigned long pclk, u16 width, |
Archit Taneja | 8ba8530 | 2012-09-26 17:00:37 +0530 | [diff] [blame] | 2264 | u16 height, u16 out_width, u16 out_height, bool mem_to_mem) |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 2265 | { |
Archit Taneja | 8ba8530 | 2012-09-26 17:00:37 +0530 | [diff] [blame] | 2266 | /* |
| 2267 | * If the overlay/writeback is in mem to mem mode, there are no |
| 2268 | * downscaling limitations with respect to pixel clock, return 1 as |
| 2269 | * required core clock to represent that we have sufficient enough |
| 2270 | * core clock to do maximum downscaling |
| 2271 | */ |
| 2272 | if (mem_to_mem) |
| 2273 | return 1; |
| 2274 | |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 2275 | if (width > out_width) |
| 2276 | return DIV_ROUND_UP(pclk, out_width) * width; |
| 2277 | else |
| 2278 | return pclk; |
| 2279 | } |
| 2280 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2281 | static int dispc_ovl_calc_scaling_24xx(struct dispc_device *dispc, |
| 2282 | unsigned long pclk, unsigned long lclk, |
| 2283 | const struct videomode *vm, |
| 2284 | u16 width, u16 height, |
| 2285 | u16 out_width, u16 out_height, |
| 2286 | u32 fourcc, bool *five_taps, |
| 2287 | int *x_predecim, int *y_predecim, |
| 2288 | int *decim_x, int *decim_y, |
| 2289 | u16 pos_x, unsigned long *core_clk, |
| 2290 | bool mem_to_mem) |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 2291 | { |
| 2292 | int error; |
| 2293 | u16 in_width, in_height; |
| 2294 | int min_factor = min(*decim_x, *decim_y); |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2295 | const int maxsinglelinewidth = dispc->feat->max_line_width; |
Archit Taneja | 3e8a6ff | 2012-09-26 16:58:52 +0530 | [diff] [blame] | 2296 | |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 2297 | *five_taps = false; |
| 2298 | |
| 2299 | do { |
Tomi Valkeinen | eec77da | 2014-01-27 11:29:53 +0200 | [diff] [blame] | 2300 | in_height = height / *decim_y; |
| 2301 | in_width = width / *decim_x; |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2302 | *core_clk = dispc->feat->calc_core_clk(pclk, in_width, |
Archit Taneja | 8ba8530 | 2012-09-26 17:00:37 +0530 | [diff] [blame] | 2303 | in_height, out_width, out_height, mem_to_mem); |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 2304 | error = (in_width > maxsinglelinewidth || !*core_clk || |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2305 | *core_clk > dispc_core_clk_rate(dispc)); |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 2306 | if (error) { |
| 2307 | if (*decim_x == *decim_y) { |
| 2308 | *decim_x = min_factor; |
| 2309 | ++*decim_y; |
| 2310 | } else { |
| 2311 | swap(*decim_x, *decim_y); |
| 2312 | if (*decim_x < *decim_y) |
| 2313 | ++*decim_x; |
| 2314 | } |
| 2315 | } |
| 2316 | } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error); |
| 2317 | |
Tomi Valkeinen | 3ce17b4 | 2015-04-10 12:48:37 +0300 | [diff] [blame] | 2318 | if (error) { |
| 2319 | DSSERR("failed to find scaling settings\n"); |
| 2320 | return -EINVAL; |
| 2321 | } |
| 2322 | |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 2323 | if (in_width > maxsinglelinewidth) { |
| 2324 | DSSERR("Cannot scale max input width exceeded"); |
| 2325 | return -EINVAL; |
Chandrabhanu Mahapatra | 7282f1b | 2011-12-19 14:03:56 +0530 | [diff] [blame] | 2326 | } |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 2327 | return 0; |
| 2328 | } |
| 2329 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2330 | static int dispc_ovl_calc_scaling_34xx(struct dispc_device *dispc, |
| 2331 | unsigned long pclk, unsigned long lclk, |
| 2332 | const struct videomode *vm, |
| 2333 | u16 width, u16 height, |
| 2334 | u16 out_width, u16 out_height, |
| 2335 | u32 fourcc, bool *five_taps, |
| 2336 | int *x_predecim, int *y_predecim, |
| 2337 | int *decim_x, int *decim_y, |
| 2338 | u16 pos_x, unsigned long *core_clk, |
| 2339 | bool mem_to_mem) |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 2340 | { |
| 2341 | int error; |
| 2342 | u16 in_width, in_height; |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2343 | const int maxsinglelinewidth = dispc->feat->max_line_width; |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 2344 | |
| 2345 | do { |
Tomi Valkeinen | eec77da | 2014-01-27 11:29:53 +0200 | [diff] [blame] | 2346 | in_height = height / *decim_y; |
| 2347 | in_width = width / *decim_x; |
Ivaylo Dimitrov | e4998634 | 2014-01-13 18:33:02 +0200 | [diff] [blame] | 2348 | *five_taps = in_height > out_height; |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 2349 | |
| 2350 | if (in_width > maxsinglelinewidth) |
| 2351 | if (in_height > out_height && |
| 2352 | in_height < out_height * 2) |
| 2353 | *five_taps = false; |
Ivaylo Dimitrov | e4998634 | 2014-01-13 18:33:02 +0200 | [diff] [blame] | 2354 | again: |
| 2355 | if (*five_taps) |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 2356 | *core_clk = calc_core_clk_five_taps(pclk, vm, |
Ivaylo Dimitrov | e4998634 | 2014-01-13 18:33:02 +0200 | [diff] [blame] | 2357 | in_width, in_height, out_width, |
Tomi Valkeinen | 41aff42 | 2017-05-04 11:31:56 +0300 | [diff] [blame] | 2358 | out_height, fourcc); |
Ivaylo Dimitrov | e4998634 | 2014-01-13 18:33:02 +0200 | [diff] [blame] | 2359 | else |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2360 | *core_clk = dispc->feat->calc_core_clk(pclk, in_width, |
Archit Taneja | 8ba8530 | 2012-09-26 17:00:37 +0530 | [diff] [blame] | 2361 | in_height, out_width, out_height, |
| 2362 | mem_to_mem); |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 2363 | |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 2364 | error = check_horiz_timing_omap3(pclk, lclk, vm, |
Ivaylo Dimitrov | e4998634 | 2014-01-13 18:33:02 +0200 | [diff] [blame] | 2365 | pos_x, in_width, in_height, out_width, |
| 2366 | out_height, *five_taps); |
| 2367 | if (error && *five_taps) { |
| 2368 | *five_taps = false; |
| 2369 | goto again; |
| 2370 | } |
| 2371 | |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 2372 | error = (error || in_width > maxsinglelinewidth * 2 || |
| 2373 | (in_width > maxsinglelinewidth && *five_taps) || |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2374 | !*core_clk || *core_clk > dispc_core_clk_rate(dispc)); |
Tomi Valkeinen | ab6b258 | 2015-03-17 15:31:10 +0200 | [diff] [blame] | 2375 | |
| 2376 | if (!error) { |
| 2377 | /* verify that we're inside the limits of scaler */ |
| 2378 | if (in_width / 4 > out_width) |
| 2379 | error = 1; |
| 2380 | |
| 2381 | if (*five_taps) { |
| 2382 | if (in_height / 4 > out_height) |
| 2383 | error = 1; |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 2384 | } else { |
Tomi Valkeinen | ab6b258 | 2015-03-17 15:31:10 +0200 | [diff] [blame] | 2385 | if (in_height / 2 > out_height) |
| 2386 | error = 1; |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 2387 | } |
| 2388 | } |
Tomi Valkeinen | ab6b258 | 2015-03-17 15:31:10 +0200 | [diff] [blame] | 2389 | |
Tomi Valkeinen | 7059e3d | 2015-04-10 12:48:38 +0300 | [diff] [blame] | 2390 | if (error) |
| 2391 | ++*decim_y; |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 2392 | } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error); |
| 2393 | |
Tomi Valkeinen | 3ce17b4 | 2015-04-10 12:48:37 +0300 | [diff] [blame] | 2394 | if (error) { |
| 2395 | DSSERR("failed to find scaling settings\n"); |
| 2396 | return -EINVAL; |
| 2397 | } |
| 2398 | |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 2399 | if (check_horiz_timing_omap3(pclk, lclk, vm, pos_x, in_width, |
Tomi Valkeinen | f5a7348 | 2015-03-17 15:31:09 +0200 | [diff] [blame] | 2400 | in_height, out_width, out_height, *five_taps)) { |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 2401 | DSSERR("horizontal timing too tight\n"); |
| 2402 | return -EINVAL; |
| 2403 | } |
| 2404 | |
| 2405 | if (in_width > (maxsinglelinewidth * 2)) { |
| 2406 | DSSERR("Cannot setup scaling"); |
| 2407 | DSSERR("width exceeds maximum width possible"); |
| 2408 | return -EINVAL; |
| 2409 | } |
| 2410 | |
| 2411 | if (in_width > maxsinglelinewidth && *five_taps) { |
| 2412 | DSSERR("cannot setup scaling with five taps"); |
| 2413 | return -EINVAL; |
| 2414 | } |
| 2415 | return 0; |
| 2416 | } |
| 2417 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2418 | static int dispc_ovl_calc_scaling_44xx(struct dispc_device *dispc, |
| 2419 | unsigned long pclk, unsigned long lclk, |
| 2420 | const struct videomode *vm, |
| 2421 | u16 width, u16 height, |
| 2422 | u16 out_width, u16 out_height, |
| 2423 | u32 fourcc, bool *five_taps, |
| 2424 | int *x_predecim, int *y_predecim, |
| 2425 | int *decim_x, int *decim_y, |
| 2426 | u16 pos_x, unsigned long *core_clk, |
| 2427 | bool mem_to_mem) |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 2428 | { |
| 2429 | u16 in_width, in_width_max; |
| 2430 | int decim_x_min = *decim_x; |
Tomi Valkeinen | eec77da | 2014-01-27 11:29:53 +0200 | [diff] [blame] | 2431 | u16 in_height = height / *decim_y; |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2432 | const int maxsinglelinewidth = dispc->feat->max_line_width; |
| 2433 | const int maxdownscale = dispc->feat->max_downscale; |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 2434 | |
Archit Taneja | 5d50108 | 2012-11-07 11:45:02 +0530 | [diff] [blame] | 2435 | if (mem_to_mem) { |
| 2436 | in_width_max = out_width * maxdownscale; |
| 2437 | } else { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2438 | in_width_max = dispc_core_clk_rate(dispc) |
| 2439 | / DIV_ROUND_UP(pclk, out_width); |
Archit Taneja | 5d50108 | 2012-11-07 11:45:02 +0530 | [diff] [blame] | 2440 | } |
Archit Taneja | 3e8a6ff | 2012-09-26 16:58:52 +0530 | [diff] [blame] | 2441 | |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 2442 | *decim_x = DIV_ROUND_UP(width, in_width_max); |
| 2443 | |
| 2444 | *decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min; |
| 2445 | if (*decim_x > *x_predecim) |
| 2446 | return -EINVAL; |
| 2447 | |
| 2448 | do { |
Tomi Valkeinen | eec77da | 2014-01-27 11:29:53 +0200 | [diff] [blame] | 2449 | in_width = width / *decim_x; |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 2450 | } while (*decim_x <= *x_predecim && |
| 2451 | in_width > maxsinglelinewidth && ++*decim_x); |
| 2452 | |
| 2453 | if (in_width > maxsinglelinewidth) { |
| 2454 | DSSERR("Cannot scale width exceeds max line width"); |
| 2455 | return -EINVAL; |
| 2456 | } |
| 2457 | |
Tomi Valkeinen | 41aff42 | 2017-05-04 11:31:56 +0300 | [diff] [blame] | 2458 | if (*decim_x > 4 && fourcc != DRM_FORMAT_NV12) { |
Jyri Sarha | 1b30ab0 | 2017-02-08 16:08:06 +0200 | [diff] [blame] | 2459 | /* |
| 2460 | * Let's disable all scaling that requires horizontal |
| 2461 | * decimation with higher factor than 4, until we have |
| 2462 | * better estimates of what we can and can not |
| 2463 | * do. However, NV12 color format appears to work Ok |
| 2464 | * with all decimation factors. |
| 2465 | * |
| 2466 | * When decimating horizontally by more that 4 the dss |
| 2467 | * is not able to fetch the data in burst mode. When |
| 2468 | * this happens it is hard to tell if there enough |
| 2469 | * bandwidth. Despite what theory says this appears to |
| 2470 | * be true also for 16-bit color formats. |
| 2471 | */ |
| 2472 | DSSERR("Not enough bandwidth, too much downscaling (x-decimation factor %d > 4)", *decim_x); |
| 2473 | |
| 2474 | return -EINVAL; |
| 2475 | } |
| 2476 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2477 | *core_clk = dispc->feat->calc_core_clk(pclk, in_width, in_height, |
Archit Taneja | 8ba8530 | 2012-09-26 17:00:37 +0530 | [diff] [blame] | 2478 | out_width, out_height, mem_to_mem); |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 2479 | return 0; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2480 | } |
| 2481 | |
Tomi Valkeinen | e4c5ae7 | 2015-04-10 12:48:39 +0300 | [diff] [blame] | 2482 | #define DIV_FRAC(dividend, divisor) \ |
| 2483 | ((dividend) * 100 / (divisor) - ((dividend) / (divisor) * 100)) |
| 2484 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2485 | static int dispc_ovl_calc_scaling(struct dispc_device *dispc, |
| 2486 | unsigned long pclk, unsigned long lclk, |
| 2487 | enum omap_overlay_caps caps, |
| 2488 | const struct videomode *vm, |
| 2489 | u16 width, u16 height, |
| 2490 | u16 out_width, u16 out_height, |
| 2491 | u32 fourcc, bool *five_taps, |
| 2492 | int *x_predecim, int *y_predecim, u16 pos_x, |
| 2493 | enum omap_dss_rotation_type rotation_type, |
| 2494 | bool mem_to_mem) |
Archit Taneja | 79ad75f | 2011-09-08 13:15:11 +0530 | [diff] [blame] | 2495 | { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2496 | const int maxdownscale = dispc->feat->max_downscale; |
Chandrabhanu Mahapatra | aed74b55 | 2012-04-02 20:43:16 +0530 | [diff] [blame] | 2497 | const int max_decim_limit = 16; |
Chandrabhanu Mahapatra | 8b53d99 | 2012-04-23 12:16:50 +0530 | [diff] [blame] | 2498 | unsigned long core_clk = 0; |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 2499 | int decim_x, decim_y, ret; |
Archit Taneja | 79ad75f | 2011-09-08 13:15:11 +0530 | [diff] [blame] | 2500 | |
Tomi Valkeinen | f95cb5e | 2011-11-01 10:50:45 +0200 | [diff] [blame] | 2501 | if (width == out_width && height == out_height) |
| 2502 | return 0; |
| 2503 | |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 2504 | if (!mem_to_mem && (pclk == 0 || vm->pixelclock == 0)) { |
Tomi Valkeinen | 4e1d3ca | 2014-10-03 15:14:09 +0000 | [diff] [blame] | 2505 | DSSERR("cannot calculate scaling settings: pclk is zero\n"); |
| 2506 | return -EINVAL; |
| 2507 | } |
| 2508 | |
Archit Taneja | 5b54ed3 | 2012-09-26 16:55:27 +0530 | [diff] [blame] | 2509 | if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0) |
Tomi Valkeinen | f95cb5e | 2011-11-01 10:50:45 +0200 | [diff] [blame] | 2510 | return -EINVAL; |
Archit Taneja | 79ad75f | 2011-09-08 13:15:11 +0530 | [diff] [blame] | 2511 | |
Tomi Valkeinen | 74e1645 | 2012-10-19 15:46:30 +0300 | [diff] [blame] | 2512 | if (mem_to_mem) { |
Archit Taneja | 1c03144 | 2012-11-07 11:45:03 +0530 | [diff] [blame] | 2513 | *x_predecim = *y_predecim = 1; |
| 2514 | } else { |
| 2515 | *x_predecim = max_decim_limit; |
| 2516 | *y_predecim = (rotation_type == OMAP_DSS_ROT_TILER && |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2517 | dispc_has_feature(dispc, FEAT_BURST_2D)) ? |
Archit Taneja | 1c03144 | 2012-11-07 11:45:03 +0530 | [diff] [blame] | 2518 | 2 : max_decim_limit; |
| 2519 | } |
Chandrabhanu Mahapatra | aed74b55 | 2012-04-02 20:43:16 +0530 | [diff] [blame] | 2520 | |
Chandrabhanu Mahapatra | aed74b55 | 2012-04-02 20:43:16 +0530 | [diff] [blame] | 2521 | decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale); |
| 2522 | decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale); |
| 2523 | |
Chandrabhanu Mahapatra | aed74b55 | 2012-04-02 20:43:16 +0530 | [diff] [blame] | 2524 | if (decim_x > *x_predecim || out_width > width * 8) |
Archit Taneja | 79ad75f | 2011-09-08 13:15:11 +0530 | [diff] [blame] | 2525 | return -EINVAL; |
| 2526 | |
Chandrabhanu Mahapatra | aed74b55 | 2012-04-02 20:43:16 +0530 | [diff] [blame] | 2527 | if (decim_y > *y_predecim || out_height > height * 8) |
Archit Taneja | 79ad75f | 2011-09-08 13:15:11 +0530 | [diff] [blame] | 2528 | return -EINVAL; |
| 2529 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2530 | ret = dispc->feat->calc_scaling(dispc, pclk, lclk, vm, width, height, |
| 2531 | out_width, out_height, fourcc, |
| 2532 | five_taps, x_predecim, y_predecim, |
| 2533 | &decim_x, &decim_y, pos_x, &core_clk, |
| 2534 | mem_to_mem); |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 2535 | if (ret) |
| 2536 | return ret; |
Archit Taneja | 79ad75f | 2011-09-08 13:15:11 +0530 | [diff] [blame] | 2537 | |
Tomi Valkeinen | e4c5ae7 | 2015-04-10 12:48:39 +0300 | [diff] [blame] | 2538 | DSSDBG("%dx%d -> %dx%d (%d.%02d x %d.%02d), decim %dx%d %dx%d (%d.%02d x %d.%02d), taps %d, req clk %lu, cur clk %lu\n", |
| 2539 | width, height, |
| 2540 | out_width, out_height, |
| 2541 | out_width / width, DIV_FRAC(out_width, width), |
| 2542 | out_height / height, DIV_FRAC(out_height, height), |
| 2543 | |
| 2544 | decim_x, decim_y, |
| 2545 | width / decim_x, height / decim_y, |
| 2546 | out_width / (width / decim_x), DIV_FRAC(out_width, width / decim_x), |
| 2547 | out_height / (height / decim_y), DIV_FRAC(out_height, height / decim_y), |
| 2548 | |
| 2549 | *five_taps ? 5 : 3, |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2550 | core_clk, dispc_core_clk_rate(dispc)); |
Archit Taneja | 79ad75f | 2011-09-08 13:15:11 +0530 | [diff] [blame] | 2551 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2552 | if (!core_clk || core_clk > dispc_core_clk_rate(dispc)) { |
Archit Taneja | 79ad75f | 2011-09-08 13:15:11 +0530 | [diff] [blame] | 2553 | DSSERR("failed to set up scaling, " |
Chandrabhanu Mahapatra | 8b53d99 | 2012-04-23 12:16:50 +0530 | [diff] [blame] | 2554 | "required core clk rate = %lu Hz, " |
| 2555 | "current core clk rate = %lu Hz\n", |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2556 | core_clk, dispc_core_clk_rate(dispc)); |
Archit Taneja | 79ad75f | 2011-09-08 13:15:11 +0530 | [diff] [blame] | 2557 | return -EINVAL; |
| 2558 | } |
| 2559 | |
Chandrabhanu Mahapatra | aed74b55 | 2012-04-02 20:43:16 +0530 | [diff] [blame] | 2560 | *x_predecim = decim_x; |
| 2561 | *y_predecim = decim_y; |
Archit Taneja | 79ad75f | 2011-09-08 13:15:11 +0530 | [diff] [blame] | 2562 | return 0; |
| 2563 | } |
| 2564 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2565 | static int dispc_ovl_setup_common(struct dispc_device *dispc, |
| 2566 | enum omap_plane_id plane, |
| 2567 | enum omap_overlay_caps caps, |
| 2568 | u32 paddr, u32 p_uv_addr, |
| 2569 | u16 screen_width, int pos_x, int pos_y, |
| 2570 | u16 width, u16 height, |
| 2571 | u16 out_width, u16 out_height, |
| 2572 | u32 fourcc, u8 rotation, u8 zorder, |
| 2573 | u8 pre_mult_alpha, u8 global_alpha, |
| 2574 | enum omap_dss_rotation_type rotation_type, |
| 2575 | bool replication, const struct videomode *vm, |
| 2576 | bool mem_to_mem) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2577 | { |
Chandrabhanu Mahapatra | 7282f1b | 2011-12-19 14:03:56 +0530 | [diff] [blame] | 2578 | bool five_taps = true; |
Peter Senna Tschudin | 62a8318 | 2013-09-22 20:44:11 +0200 | [diff] [blame] | 2579 | bool fieldmode = false; |
Archit Taneja | 79ad75f | 2011-09-08 13:15:11 +0530 | [diff] [blame] | 2580 | int r, cconv = 0; |
Laurent Pinchart | d11e5c8 | 2018-02-11 15:07:34 +0200 | [diff] [blame] | 2581 | unsigned int offset0, offset1; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2582 | s32 row_inc; |
| 2583 | s32 pix_inc; |
Archit Taneja | 6be0d73 | 2012-11-07 11:45:04 +0530 | [diff] [blame] | 2584 | u16 frame_width, frame_height; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2585 | unsigned int field_offset = 0; |
Archit Taneja | 84a880f | 2012-09-26 16:57:37 +0530 | [diff] [blame] | 2586 | u16 in_height = height; |
| 2587 | u16 in_width = width; |
Chandrabhanu Mahapatra | aed74b55 | 2012-04-02 20:43:16 +0530 | [diff] [blame] | 2588 | int x_predecim = 1, y_predecim = 1; |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 2589 | bool ilace = !!(vm->flags & DISPLAY_FLAGS_INTERLACED); |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2590 | unsigned long pclk = dispc_plane_pclk_rate(dispc, plane); |
| 2591 | unsigned long lclk = dispc_plane_lclk_rate(dispc, plane); |
Tomi Valkeinen | 2cc5d1a | 2011-11-03 17:03:44 +0200 | [diff] [blame] | 2592 | |
Tomi Valkeinen | e566658 | 2014-11-28 14:34:15 +0200 | [diff] [blame] | 2593 | if (paddr == 0 && rotation_type != OMAP_DSS_ROT_TILER) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2594 | return -EINVAL; |
| 2595 | |
Tomi Valkeinen | 41aff42 | 2017-05-04 11:31:56 +0300 | [diff] [blame] | 2596 | if (format_is_yuv(fourcc) && (in_width & 1)) { |
Tomi Valkeinen | 5edec14 | 2017-05-04 09:13:32 +0300 | [diff] [blame] | 2597 | DSSERR("input width %d is not even for YUV format\n", in_width); |
| 2598 | return -EINVAL; |
Tomi Valkeinen | c4661b3 | 2015-02-27 13:07:58 +0200 | [diff] [blame] | 2599 | } |
| 2600 | |
Archit Taneja | 84a880f | 2012-09-26 16:57:37 +0530 | [diff] [blame] | 2601 | out_width = out_width == 0 ? width : out_width; |
| 2602 | out_height = out_height == 0 ? height : out_height; |
Tomi Valkeinen | cf07366 | 2011-11-03 16:08:27 +0200 | [diff] [blame] | 2603 | |
Archit Taneja | 84a880f | 2012-09-26 16:57:37 +0530 | [diff] [blame] | 2604 | if (ilace && height == out_height) |
Peter Senna Tschudin | 62a8318 | 2013-09-22 20:44:11 +0200 | [diff] [blame] | 2605 | fieldmode = true; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2606 | |
| 2607 | if (ilace) { |
| 2608 | if (fieldmode) |
Chandrabhanu Mahapatra | aed74b55 | 2012-04-02 20:43:16 +0530 | [diff] [blame] | 2609 | in_height /= 2; |
Archit Taneja | 8eeb701 | 2012-08-22 12:33:49 +0530 | [diff] [blame] | 2610 | pos_y /= 2; |
Chandrabhanu Mahapatra | aed74b55 | 2012-04-02 20:43:16 +0530 | [diff] [blame] | 2611 | out_height /= 2; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2612 | |
| 2613 | DSSDBG("adjusting for ilace: height %d, pos_y %d, " |
Archit Taneja | 84a880f | 2012-09-26 16:57:37 +0530 | [diff] [blame] | 2614 | "out_height %d\n", in_height, pos_y, |
| 2615 | out_height); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2616 | } |
| 2617 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2618 | if (!dispc_ovl_color_mode_supported(dispc, plane, fourcc)) |
Archit Taneja | 8dad2ab | 2010-11-25 17:58:10 +0530 | [diff] [blame] | 2619 | return -EINVAL; |
| 2620 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2621 | r = dispc_ovl_calc_scaling(dispc, pclk, lclk, caps, vm, in_width, |
| 2622 | in_height, out_width, out_height, fourcc, |
| 2623 | &five_taps, &x_predecim, &y_predecim, pos_x, |
| 2624 | rotation_type, mem_to_mem); |
Archit Taneja | 79ad75f | 2011-09-08 13:15:11 +0530 | [diff] [blame] | 2625 | if (r) |
| 2626 | return r; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2627 | |
Tomi Valkeinen | eec77da | 2014-01-27 11:29:53 +0200 | [diff] [blame] | 2628 | in_width = in_width / x_predecim; |
| 2629 | in_height = in_height / y_predecim; |
Chandrabhanu Mahapatra | aed74b55 | 2012-04-02 20:43:16 +0530 | [diff] [blame] | 2630 | |
Tomi Valkeinen | c4661b3 | 2015-02-27 13:07:58 +0200 | [diff] [blame] | 2631 | if (x_predecim > 1 || y_predecim > 1) |
| 2632 | DSSDBG("predecimation %d x %x, new input size %d x %d\n", |
| 2633 | x_predecim, y_predecim, in_width, in_height); |
| 2634 | |
Tomi Valkeinen | 41aff42 | 2017-05-04 11:31:56 +0300 | [diff] [blame] | 2635 | if (format_is_yuv(fourcc) && (in_width & 1)) { |
Tomi Valkeinen | 5edec14 | 2017-05-04 09:13:32 +0300 | [diff] [blame] | 2636 | DSSDBG("predecimated input width is not even for YUV format\n"); |
| 2637 | DSSDBG("adjusting input width %d -> %d\n", |
| 2638 | in_width, in_width & ~1); |
Tomi Valkeinen | c4661b3 | 2015-02-27 13:07:58 +0200 | [diff] [blame] | 2639 | |
Tomi Valkeinen | 5edec14 | 2017-05-04 09:13:32 +0300 | [diff] [blame] | 2640 | in_width &= ~1; |
Tomi Valkeinen | c4661b3 | 2015-02-27 13:07:58 +0200 | [diff] [blame] | 2641 | } |
| 2642 | |
Tomi Valkeinen | 41aff42 | 2017-05-04 11:31:56 +0300 | [diff] [blame] | 2643 | if (format_is_yuv(fourcc)) |
Archit Taneja | 79ad75f | 2011-09-08 13:15:11 +0530 | [diff] [blame] | 2644 | cconv = 1; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2645 | |
| 2646 | if (ilace && !fieldmode) { |
| 2647 | /* |
| 2648 | * when downscaling the bottom field may have to start several |
| 2649 | * source lines below the top field. Unfortunately ACCUI |
| 2650 | * registers will only hold the fractional part of the offset |
| 2651 | * so the integer part must be added to the base address of the |
| 2652 | * bottom field. |
| 2653 | */ |
Chandrabhanu Mahapatra | aed74b55 | 2012-04-02 20:43:16 +0530 | [diff] [blame] | 2654 | if (!in_height || in_height == out_height) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2655 | field_offset = 0; |
| 2656 | else |
Chandrabhanu Mahapatra | aed74b55 | 2012-04-02 20:43:16 +0530 | [diff] [blame] | 2657 | field_offset = in_height / out_height / 2; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2658 | } |
| 2659 | |
| 2660 | /* Fields are independent but interleaved in memory. */ |
| 2661 | if (fieldmode) |
| 2662 | field_offset = 1; |
| 2663 | |
Tomi Valkeinen | c6eee96 | 2012-05-18 11:47:02 +0300 | [diff] [blame] | 2664 | offset0 = 0; |
| 2665 | offset1 = 0; |
| 2666 | row_inc = 0; |
| 2667 | pix_inc = 0; |
| 2668 | |
Archit Taneja | 6be0d73 | 2012-11-07 11:45:04 +0530 | [diff] [blame] | 2669 | if (plane == OMAP_DSS_WB) { |
| 2670 | frame_width = out_width; |
| 2671 | frame_height = out_height; |
| 2672 | } else { |
| 2673 | frame_width = in_width; |
| 2674 | frame_height = height; |
| 2675 | } |
| 2676 | |
Tomi Valkeinen | 517a8a95 | 2017-05-03 14:14:27 +0300 | [diff] [blame] | 2677 | calc_offset(screen_width, frame_width, |
Tomi Valkeinen | 41aff42 | 2017-05-04 11:31:56 +0300 | [diff] [blame] | 2678 | fourcc, fieldmode, field_offset, |
Tomi Valkeinen | 517a8a95 | 2017-05-03 14:14:27 +0300 | [diff] [blame] | 2679 | &offset0, &offset1, &row_inc, &pix_inc, |
Tomi Valkeinen | c4df6e4 | 2017-05-15 11:09:25 +0300 | [diff] [blame] | 2680 | x_predecim, y_predecim, |
| 2681 | rotation_type, rotation); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2682 | |
| 2683 | DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n", |
| 2684 | offset0, offset1, row_inc, pix_inc); |
| 2685 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2686 | dispc_ovl_set_color_mode(dispc, plane, fourcc); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2687 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2688 | dispc_ovl_configure_burst_type(dispc, plane, rotation_type); |
Chandrabhanu Mahapatra | 65e006f | 2012-05-11 19:19:55 +0530 | [diff] [blame] | 2689 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2690 | if (dispc->feat->reverse_ilace_field_order) |
Tomi Valkeinen | b7536d6 | 2016-01-13 18:41:36 +0200 | [diff] [blame] | 2691 | swap(offset0, offset1); |
| 2692 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2693 | dispc_ovl_set_ba0(dispc, plane, paddr + offset0); |
| 2694 | dispc_ovl_set_ba1(dispc, plane, paddr + offset1); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2695 | |
Tomi Valkeinen | 41aff42 | 2017-05-04 11:31:56 +0300 | [diff] [blame] | 2696 | if (fourcc == DRM_FORMAT_NV12) { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2697 | dispc_ovl_set_ba0_uv(dispc, plane, p_uv_addr + offset0); |
| 2698 | dispc_ovl_set_ba1_uv(dispc, plane, p_uv_addr + offset1); |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 2699 | } |
| 2700 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2701 | if (dispc->feat->last_pixel_inc_missing) |
Tomi Valkeinen | f2aee31 | 2015-04-10 12:48:34 +0300 | [diff] [blame] | 2702 | row_inc += pix_inc - 1; |
| 2703 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2704 | dispc_ovl_set_row_inc(dispc, plane, row_inc); |
| 2705 | dispc_ovl_set_pix_inc(dispc, plane, pix_inc); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2706 | |
Archit Taneja | 84a880f | 2012-09-26 16:57:37 +0530 | [diff] [blame] | 2707 | DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width, |
Chandrabhanu Mahapatra | aed74b55 | 2012-04-02 20:43:16 +0530 | [diff] [blame] | 2708 | in_height, out_width, out_height); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2709 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2710 | dispc_ovl_set_pos(dispc, plane, caps, pos_x, pos_y); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2711 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2712 | dispc_ovl_set_input_size(dispc, plane, in_width, in_height); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2713 | |
Archit Taneja | 5b54ed3 | 2012-09-26 16:55:27 +0530 | [diff] [blame] | 2714 | if (caps & OMAP_DSS_OVL_CAP_SCALE) { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2715 | dispc_ovl_set_scaling(dispc, plane, in_width, in_height, |
| 2716 | out_width, out_height, ilace, five_taps, |
| 2717 | fieldmode, fourcc, rotation); |
| 2718 | dispc_ovl_set_output_size(dispc, plane, out_width, out_height); |
| 2719 | dispc_ovl_set_vid_color_conv(dispc, plane, cconv); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2720 | } |
| 2721 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2722 | dispc_ovl_set_rotation_attrs(dispc, plane, rotation, rotation_type, |
| 2723 | fourcc); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2724 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2725 | dispc_ovl_set_zorder(dispc, plane, caps, zorder); |
| 2726 | dispc_ovl_set_pre_mult_alpha(dispc, plane, caps, pre_mult_alpha); |
| 2727 | dispc_ovl_setup_global_alpha(dispc, plane, caps, global_alpha); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2728 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2729 | dispc_ovl_enable_replication(dispc, plane, caps, replication); |
Archit Taneja | c3d92529 | 2011-09-14 11:52:54 +0530 | [diff] [blame] | 2730 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2731 | return 0; |
| 2732 | } |
| 2733 | |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 2734 | static int dispc_ovl_setup(struct dispc_device *dispc, |
| 2735 | enum omap_plane_id plane, |
| 2736 | const struct omap_overlay_info *oi, |
| 2737 | const struct videomode *vm, bool mem_to_mem, |
| 2738 | enum omap_channel channel) |
Archit Taneja | 84a880f | 2012-09-26 16:57:37 +0530 | [diff] [blame] | 2739 | { |
| 2740 | int r; |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 2741 | enum omap_overlay_caps caps = dispc->feat->overlay_caps[plane]; |
Tomi Valkeinen | be2d68c | 2016-08-29 13:15:02 +0300 | [diff] [blame] | 2742 | const bool replication = true; |
Archit Taneja | 84a880f | 2012-09-26 16:57:37 +0530 | [diff] [blame] | 2743 | |
Arnd Bergmann | 24f13a6 | 2014-04-24 13:28:18 +0100 | [diff] [blame] | 2744 | DSSDBG("dispc_ovl_setup %d, pa %pad, pa_uv %pad, sw %d, %d,%d, %dx%d ->" |
Tomi Valkeinen | 4eebb80 | 2017-05-16 12:05:24 +0300 | [diff] [blame] | 2745 | " %dx%d, cmode %x, rot %d, chan %d repl %d\n", |
Arnd Bergmann | 24f13a6 | 2014-04-24 13:28:18 +0100 | [diff] [blame] | 2746 | plane, &oi->paddr, &oi->p_uv_addr, oi->screen_width, oi->pos_x, |
Archit Taneja | 84a880f | 2012-09-26 16:57:37 +0530 | [diff] [blame] | 2747 | oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height, |
Tomi Valkeinen | 4eebb80 | 2017-05-16 12:05:24 +0300 | [diff] [blame] | 2748 | oi->fourcc, oi->rotation, channel, replication); |
Archit Taneja | 84a880f | 2012-09-26 16:57:37 +0530 | [diff] [blame] | 2749 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2750 | dispc_ovl_set_channel_out(dispc, plane, channel); |
Tomi Valkeinen | 49a3057 | 2017-02-17 12:30:07 +0200 | [diff] [blame] | 2751 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2752 | r = dispc_ovl_setup_common(dispc, plane, caps, oi->paddr, oi->p_uv_addr, |
Archit Taneja | 3e8a6ff | 2012-09-26 16:58:52 +0530 | [diff] [blame] | 2753 | oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height, |
Tomi Valkeinen | 41aff42 | 2017-05-04 11:31:56 +0300 | [diff] [blame] | 2754 | oi->out_width, oi->out_height, oi->fourcc, oi->rotation, |
Tomi Valkeinen | 4eebb80 | 2017-05-16 12:05:24 +0300 | [diff] [blame] | 2755 | oi->zorder, oi->pre_mult_alpha, oi->global_alpha, |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 2756 | oi->rotation_type, replication, vm, mem_to_mem); |
Archit Taneja | 84a880f | 2012-09-26 16:57:37 +0530 | [diff] [blame] | 2757 | |
| 2758 | return r; |
| 2759 | } |
| 2760 | |
Laurent Pinchart | 8a7eda7 | 2018-02-13 14:00:43 +0200 | [diff] [blame] | 2761 | int dispc_wb_setup(struct dispc_device *dispc, |
| 2762 | const struct omap_dss_writeback_info *wi, |
| 2763 | bool mem_to_mem, const struct videomode *vm) |
Archit Taneja | 749feff | 2012-08-31 12:32:52 +0530 | [diff] [blame] | 2764 | { |
| 2765 | int r; |
Archit Taneja | 9e4a0fc | 2012-08-24 16:59:26 +0530 | [diff] [blame] | 2766 | u32 l; |
Jyri Sarha | 864050c | 2017-03-24 16:47:52 +0200 | [diff] [blame] | 2767 | enum omap_plane_id plane = OMAP_DSS_WB; |
Archit Taneja | 749feff | 2012-08-31 12:32:52 +0530 | [diff] [blame] | 2768 | const int pos_x = 0, pos_y = 0; |
| 2769 | const u8 zorder = 0, global_alpha = 0; |
Tomi Valkeinen | be2d68c | 2016-08-29 13:15:02 +0300 | [diff] [blame] | 2770 | const bool replication = true; |
Archit Taneja | 9e4a0fc | 2012-08-24 16:59:26 +0530 | [diff] [blame] | 2771 | bool truncation; |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 2772 | int in_width = vm->hactive; |
| 2773 | int in_height = vm->vactive; |
Archit Taneja | 749feff | 2012-08-31 12:32:52 +0530 | [diff] [blame] | 2774 | enum omap_overlay_caps caps = |
| 2775 | OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA; |
| 2776 | |
| 2777 | DSSDBG("dispc_wb_setup, pa %x, pa_uv %x, %d,%d -> %dx%d, cmode %x, " |
Tomi Valkeinen | 4eebb80 | 2017-05-16 12:05:24 +0300 | [diff] [blame] | 2778 | "rot %d\n", wi->paddr, wi->p_uv_addr, in_width, |
| 2779 | in_height, wi->width, wi->height, wi->fourcc, wi->rotation); |
Archit Taneja | 749feff | 2012-08-31 12:32:52 +0530 | [diff] [blame] | 2780 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2781 | r = dispc_ovl_setup_common(dispc, plane, caps, wi->paddr, wi->p_uv_addr, |
Archit Taneja | 749feff | 2012-08-31 12:32:52 +0530 | [diff] [blame] | 2782 | wi->buf_width, pos_x, pos_y, in_width, in_height, wi->width, |
Tomi Valkeinen | 4eebb80 | 2017-05-16 12:05:24 +0300 | [diff] [blame] | 2783 | wi->height, wi->fourcc, wi->rotation, zorder, |
Archit Taneja | 749feff | 2012-08-31 12:32:52 +0530 | [diff] [blame] | 2784 | wi->pre_mult_alpha, global_alpha, wi->rotation_type, |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 2785 | replication, vm, mem_to_mem); |
Archit Taneja | 9e4a0fc | 2012-08-24 16:59:26 +0530 | [diff] [blame] | 2786 | |
Tomi Valkeinen | 41aff42 | 2017-05-04 11:31:56 +0300 | [diff] [blame] | 2787 | switch (wi->fourcc) { |
Tomi Valkeinen | 3e1d65c | 2017-05-04 10:40:46 +0300 | [diff] [blame] | 2788 | case DRM_FORMAT_RGB565: |
| 2789 | case DRM_FORMAT_RGB888: |
| 2790 | case DRM_FORMAT_ARGB4444: |
| 2791 | case DRM_FORMAT_RGBA4444: |
| 2792 | case DRM_FORMAT_RGBX4444: |
| 2793 | case DRM_FORMAT_ARGB1555: |
| 2794 | case DRM_FORMAT_XRGB1555: |
| 2795 | case DRM_FORMAT_XRGB4444: |
Archit Taneja | 9e4a0fc | 2012-08-24 16:59:26 +0530 | [diff] [blame] | 2796 | truncation = true; |
| 2797 | break; |
| 2798 | default: |
| 2799 | truncation = false; |
| 2800 | break; |
| 2801 | } |
| 2802 | |
| 2803 | /* setup extra DISPC_WB_ATTRIBUTES */ |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2804 | l = dispc_read_reg(dispc, DISPC_OVL_ATTRIBUTES(plane)); |
Archit Taneja | 9e4a0fc | 2012-08-24 16:59:26 +0530 | [diff] [blame] | 2805 | l = FLD_MOD(l, truncation, 10, 10); /* TRUNCATIONENABLE */ |
| 2806 | l = FLD_MOD(l, mem_to_mem, 19, 19); /* WRITEBACKMODE */ |
Tomi Valkeinen | 4c055ce | 2015-11-04 17:10:53 +0200 | [diff] [blame] | 2807 | if (mem_to_mem) |
| 2808 | l = FLD_MOD(l, 1, 26, 24); /* CAPTUREMODE */ |
Tomi Valkeinen | 98cd579 | 2015-11-04 17:10:54 +0200 | [diff] [blame] | 2809 | else |
| 2810 | l = FLD_MOD(l, 0, 26, 24); /* CAPTUREMODE */ |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2811 | dispc_write_reg(dispc, DISPC_OVL_ATTRIBUTES(plane), l); |
Archit Taneja | 749feff | 2012-08-31 12:32:52 +0530 | [diff] [blame] | 2812 | |
Tomi Valkeinen | 98cd579 | 2015-11-04 17:10:54 +0200 | [diff] [blame] | 2813 | if (mem_to_mem) { |
| 2814 | /* WBDELAYCOUNT */ |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2815 | REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES2(plane), 0, 7, 0); |
Tomi Valkeinen | 98cd579 | 2015-11-04 17:10:54 +0200 | [diff] [blame] | 2816 | } else { |
| 2817 | int wbdelay; |
| 2818 | |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 2819 | wbdelay = min(vm->vfront_porch + |
| 2820 | vm->vsync_len + vm->vback_porch, (u32)255); |
Tomi Valkeinen | 98cd579 | 2015-11-04 17:10:54 +0200 | [diff] [blame] | 2821 | |
| 2822 | /* WBDELAYCOUNT */ |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2823 | REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES2(plane), wbdelay, 7, 0); |
Tomi Valkeinen | 98cd579 | 2015-11-04 17:10:54 +0200 | [diff] [blame] | 2824 | } |
| 2825 | |
Archit Taneja | 749feff | 2012-08-31 12:32:52 +0530 | [diff] [blame] | 2826 | return r; |
| 2827 | } |
| 2828 | |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 2829 | static int dispc_ovl_enable(struct dispc_device *dispc, |
| 2830 | enum omap_plane_id plane, bool enable) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2831 | { |
Tomi Valkeinen | e6d80f9 | 2011-05-19 14:12:26 +0300 | [diff] [blame] | 2832 | DSSDBG("dispc_enable_plane %d, %d\n", plane, enable); |
| 2833 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2834 | REG_FLD_MOD(dispc, DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0); |
Tomi Valkeinen | e6d80f9 | 2011-05-19 14:12:26 +0300 | [diff] [blame] | 2835 | |
| 2836 | return 0; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2837 | } |
| 2838 | |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 2839 | static enum omap_dss_output_id |
| 2840 | dispc_mgr_get_supported_outputs(struct dispc_device *dispc, |
| 2841 | enum omap_channel channel) |
Tomi Valkeinen | 7b9cb5e | 2015-11-04 15:11:25 +0200 | [diff] [blame] | 2842 | { |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 2843 | return dss_get_supported_outputs(dispc->dss, channel); |
Tomi Valkeinen | 7b9cb5e | 2015-11-04 15:11:25 +0200 | [diff] [blame] | 2844 | } |
Tomi Valkeinen | 7b9cb5e | 2015-11-04 15:11:25 +0200 | [diff] [blame] | 2845 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2846 | static void dispc_lcd_enable_signal_polarity(struct dispc_device *dispc, |
| 2847 | bool act_high) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2848 | { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2849 | if (!dispc_has_feature(dispc, FEAT_LCDENABLEPOL)) |
Archit Taneja | 6ced40b | 2010-12-02 11:27:13 +0000 | [diff] [blame] | 2850 | return; |
| 2851 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2852 | REG_FLD_MOD(dispc, DISPC_CONTROL, act_high ? 1 : 0, 29, 29); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2853 | } |
| 2854 | |
Laurent Pinchart | 8a7eda7 | 2018-02-13 14:00:43 +0200 | [diff] [blame] | 2855 | void dispc_lcd_enable_signal(struct dispc_device *dispc, bool enable) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2856 | { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2857 | if (!dispc_has_feature(dispc, FEAT_LCDENABLESIGNAL)) |
Archit Taneja | 6ced40b | 2010-12-02 11:27:13 +0000 | [diff] [blame] | 2858 | return; |
| 2859 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2860 | REG_FLD_MOD(dispc, DISPC_CONTROL, enable ? 1 : 0, 28, 28); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2861 | } |
| 2862 | |
Laurent Pinchart | 8a7eda7 | 2018-02-13 14:00:43 +0200 | [diff] [blame] | 2863 | void dispc_pck_free_enable(struct dispc_device *dispc, bool enable) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2864 | { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2865 | if (!dispc_has_feature(dispc, FEAT_PCKFREEENABLE)) |
Archit Taneja | 6ced40b | 2010-12-02 11:27:13 +0000 | [diff] [blame] | 2866 | return; |
| 2867 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2868 | REG_FLD_MOD(dispc, DISPC_CONTROL, enable ? 1 : 0, 27, 27); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2869 | } |
| 2870 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2871 | static void dispc_mgr_enable_fifohandcheck(struct dispc_device *dispc, |
| 2872 | enum omap_channel channel, |
| 2873 | bool enable) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2874 | { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2875 | mgr_fld_write(dispc, channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2876 | } |
| 2877 | |
| 2878 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2879 | static void dispc_mgr_set_lcd_type_tft(struct dispc_device *dispc, |
| 2880 | enum omap_channel channel) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2881 | { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2882 | mgr_fld_write(dispc, channel, DISPC_MGR_FLD_STNTFT, 1); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2883 | } |
| 2884 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2885 | static void dispc_set_loadmode(struct dispc_device *dispc, |
| 2886 | enum omap_dss_load_mode mode) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2887 | { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2888 | REG_FLD_MOD(dispc, DISPC_CONFIG, mode, 2, 1); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2889 | } |
| 2890 | |
| 2891 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2892 | static void dispc_mgr_set_default_color(struct dispc_device *dispc, |
| 2893 | enum omap_channel channel, u32 color) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2894 | { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2895 | dispc_write_reg(dispc, DISPC_DEFAULT_COLOR(channel), color); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2896 | } |
| 2897 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2898 | static void dispc_mgr_set_trans_key(struct dispc_device *dispc, |
| 2899 | enum omap_channel ch, |
| 2900 | enum omap_dss_trans_key_type type, |
| 2901 | u32 trans_key) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2902 | { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2903 | mgr_fld_write(dispc, ch, DISPC_MGR_FLD_TCKSELECTION, type); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2904 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2905 | dispc_write_reg(dispc, DISPC_TRANS_COLOR(ch), trans_key); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2906 | } |
| 2907 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2908 | static void dispc_mgr_enable_trans_key(struct dispc_device *dispc, |
| 2909 | enum omap_channel ch, bool enable) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2910 | { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2911 | mgr_fld_write(dispc, ch, DISPC_MGR_FLD_TCKENABLE, enable); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2912 | } |
Archit Taneja | 11354dd | 2011-09-26 11:47:29 +0530 | [diff] [blame] | 2913 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2914 | static void dispc_mgr_enable_alpha_fixed_zorder(struct dispc_device *dispc, |
| 2915 | enum omap_channel ch, |
| 2916 | bool enable) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2917 | { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2918 | if (!dispc_has_feature(dispc, FEAT_ALPHA_FIXED_ZORDER)) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2919 | return; |
| 2920 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2921 | if (ch == OMAP_DSS_CHANNEL_LCD) |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2922 | REG_FLD_MOD(dispc, DISPC_CONFIG, enable, 18, 18); |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 2923 | else if (ch == OMAP_DSS_CHANNEL_DIGIT) |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2924 | REG_FLD_MOD(dispc, DISPC_CONFIG, enable, 19, 19); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2925 | } |
Archit Taneja | 11354dd | 2011-09-26 11:47:29 +0530 | [diff] [blame] | 2926 | |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 2927 | static void dispc_mgr_setup(struct dispc_device *dispc, |
| 2928 | enum omap_channel channel, |
| 2929 | const struct omap_overlay_manager_info *info) |
Tomi Valkeinen | c64dca4 | 2011-11-04 18:14:20 +0200 | [diff] [blame] | 2930 | { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2931 | dispc_mgr_set_default_color(dispc, channel, info->default_color); |
| 2932 | dispc_mgr_set_trans_key(dispc, channel, info->trans_key_type, |
| 2933 | info->trans_key); |
| 2934 | dispc_mgr_enable_trans_key(dispc, channel, info->trans_enabled); |
| 2935 | dispc_mgr_enable_alpha_fixed_zorder(dispc, channel, |
Tomi Valkeinen | c64dca4 | 2011-11-04 18:14:20 +0200 | [diff] [blame] | 2936 | info->partial_alpha_enabled); |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2937 | if (dispc_has_feature(dispc, FEAT_CPR)) { |
| 2938 | dispc_mgr_enable_cpr(dispc, channel, info->cpr_enable); |
| 2939 | dispc_mgr_set_cpr_coef(dispc, channel, &info->cpr_coefs); |
Tomi Valkeinen | c64dca4 | 2011-11-04 18:14:20 +0200 | [diff] [blame] | 2940 | } |
| 2941 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2942 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2943 | static void dispc_mgr_set_tft_data_lines(struct dispc_device *dispc, |
| 2944 | enum omap_channel channel, |
| 2945 | u8 data_lines) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2946 | { |
| 2947 | int code; |
| 2948 | |
| 2949 | switch (data_lines) { |
| 2950 | case 12: |
| 2951 | code = 0; |
| 2952 | break; |
| 2953 | case 16: |
| 2954 | code = 1; |
| 2955 | break; |
| 2956 | case 18: |
| 2957 | code = 2; |
| 2958 | break; |
| 2959 | case 24: |
| 2960 | code = 3; |
| 2961 | break; |
| 2962 | default: |
| 2963 | BUG(); |
| 2964 | return; |
| 2965 | } |
| 2966 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2967 | mgr_fld_write(dispc, channel, DISPC_MGR_FLD_TFTDATALINES, code); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2968 | } |
| 2969 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2970 | static void dispc_mgr_set_io_pad_mode(struct dispc_device *dispc, |
| 2971 | enum dss_io_pad_mode mode) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2972 | { |
| 2973 | u32 l; |
Archit Taneja | 569969d | 2011-08-22 17:41:57 +0530 | [diff] [blame] | 2974 | int gpout0, gpout1; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2975 | |
| 2976 | switch (mode) { |
Archit Taneja | 569969d | 2011-08-22 17:41:57 +0530 | [diff] [blame] | 2977 | case DSS_IO_PAD_MODE_RESET: |
| 2978 | gpout0 = 0; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2979 | gpout1 = 0; |
| 2980 | break; |
Archit Taneja | 569969d | 2011-08-22 17:41:57 +0530 | [diff] [blame] | 2981 | case DSS_IO_PAD_MODE_RFBI: |
| 2982 | gpout0 = 1; |
| 2983 | gpout1 = 0; |
| 2984 | break; |
| 2985 | case DSS_IO_PAD_MODE_BYPASS: |
| 2986 | gpout0 = 1; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2987 | gpout1 = 1; |
| 2988 | break; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2989 | default: |
| 2990 | BUG(); |
| 2991 | return; |
| 2992 | } |
| 2993 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2994 | l = dispc_read_reg(dispc, DISPC_CONTROL); |
Archit Taneja | 569969d | 2011-08-22 17:41:57 +0530 | [diff] [blame] | 2995 | l = FLD_MOD(l, gpout0, 15, 15); |
| 2996 | l = FLD_MOD(l, gpout1, 16, 16); |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 2997 | dispc_write_reg(dispc, DISPC_CONTROL, l); |
Archit Taneja | 569969d | 2011-08-22 17:41:57 +0530 | [diff] [blame] | 2998 | } |
| 2999 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3000 | static void dispc_mgr_enable_stallmode(struct dispc_device *dispc, |
| 3001 | enum omap_channel channel, bool enable) |
Archit Taneja | 569969d | 2011-08-22 17:41:57 +0530 | [diff] [blame] | 3002 | { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3003 | mgr_fld_write(dispc, channel, DISPC_MGR_FLD_STALLMODE, enable); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3004 | } |
| 3005 | |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 3006 | static void dispc_mgr_set_lcd_config(struct dispc_device *dispc, |
| 3007 | enum omap_channel channel, |
| 3008 | const struct dss_lcd_mgr_config *config) |
Tomi Valkeinen | fb2cec1 | 2012-09-12 13:30:39 +0300 | [diff] [blame] | 3009 | { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3010 | dispc_mgr_set_io_pad_mode(dispc, config->io_pad_mode); |
Tomi Valkeinen | fb2cec1 | 2012-09-12 13:30:39 +0300 | [diff] [blame] | 3011 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3012 | dispc_mgr_enable_stallmode(dispc, channel, config->stallmode); |
| 3013 | dispc_mgr_enable_fifohandcheck(dispc, channel, config->fifohandcheck); |
Tomi Valkeinen | fb2cec1 | 2012-09-12 13:30:39 +0300 | [diff] [blame] | 3014 | |
Laurent Pinchart | 8a7eda7 | 2018-02-13 14:00:43 +0200 | [diff] [blame] | 3015 | dispc_mgr_set_clock_div(dispc, channel, &config->clock_info); |
Tomi Valkeinen | fb2cec1 | 2012-09-12 13:30:39 +0300 | [diff] [blame] | 3016 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3017 | dispc_mgr_set_tft_data_lines(dispc, channel, config->video_port_width); |
Tomi Valkeinen | fb2cec1 | 2012-09-12 13:30:39 +0300 | [diff] [blame] | 3018 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3019 | dispc_lcd_enable_signal_polarity(dispc, config->lcden_sig_polarity); |
Tomi Valkeinen | fb2cec1 | 2012-09-12 13:30:39 +0300 | [diff] [blame] | 3020 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3021 | dispc_mgr_set_lcd_type_tft(dispc, channel); |
Tomi Valkeinen | fb2cec1 | 2012-09-12 13:30:39 +0300 | [diff] [blame] | 3022 | } |
| 3023 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3024 | static bool _dispc_mgr_size_ok(struct dispc_device *dispc, |
| 3025 | u16 width, u16 height) |
Archit Taneja | 8f36616 | 2012-04-16 12:53:44 +0530 | [diff] [blame] | 3026 | { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3027 | return width <= dispc->feat->mgr_width_max && |
| 3028 | height <= dispc->feat->mgr_height_max; |
Archit Taneja | 8f36616 | 2012-04-16 12:53:44 +0530 | [diff] [blame] | 3029 | } |
| 3030 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3031 | static bool _dispc_lcd_timings_ok(struct dispc_device *dispc, |
| 3032 | int hsync_len, int hfp, int hbp, |
| 3033 | int vsw, int vfp, int vbp) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3034 | { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3035 | if (hsync_len < 1 || hsync_len > dispc->feat->sw_max || |
| 3036 | hfp < 1 || hfp > dispc->feat->hp_max || |
| 3037 | hbp < 1 || hbp > dispc->feat->hp_max || |
| 3038 | vsw < 1 || vsw > dispc->feat->sw_max || |
| 3039 | vfp < 0 || vfp > dispc->feat->vp_max || |
| 3040 | vbp < 0 || vbp > dispc->feat->vp_max) |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 3041 | return false; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3042 | return true; |
| 3043 | } |
| 3044 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3045 | static bool _dispc_mgr_pclk_ok(struct dispc_device *dispc, |
| 3046 | enum omap_channel channel, |
| 3047 | unsigned long pclk) |
Archit Taneja | ca5ca69 | 2013-03-26 19:15:22 +0530 | [diff] [blame] | 3048 | { |
| 3049 | if (dss_mgr_is_lcd(channel)) |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3050 | return pclk <= dispc->feat->max_lcd_pclk; |
Archit Taneja | ca5ca69 | 2013-03-26 19:15:22 +0530 | [diff] [blame] | 3051 | else |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3052 | return pclk <= dispc->feat->max_tv_pclk; |
Archit Taneja | ca5ca69 | 2013-03-26 19:15:22 +0530 | [diff] [blame] | 3053 | } |
| 3054 | |
Laurent Pinchart | 8a7eda7 | 2018-02-13 14:00:43 +0200 | [diff] [blame] | 3055 | bool dispc_mgr_timings_ok(struct dispc_device *dispc, enum omap_channel channel, |
| 3056 | const struct videomode *vm) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3057 | { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3058 | if (!_dispc_mgr_size_ok(dispc, vm->hactive, vm->vactive)) |
Tomi Valkeinen | eadd33b | 2014-06-05 11:36:08 +0300 | [diff] [blame] | 3059 | return false; |
Archit Taneja | 8f36616 | 2012-04-16 12:53:44 +0530 | [diff] [blame] | 3060 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3061 | if (!_dispc_mgr_pclk_ok(dispc, channel, vm->pixelclock)) |
Tomi Valkeinen | eadd33b | 2014-06-05 11:36:08 +0300 | [diff] [blame] | 3062 | return false; |
Archit Taneja | ca5ca69 | 2013-03-26 19:15:22 +0530 | [diff] [blame] | 3063 | |
| 3064 | if (dss_mgr_is_lcd(channel)) { |
Tomi Valkeinen | beb8384 | 2014-06-05 11:35:10 +0300 | [diff] [blame] | 3065 | /* TODO: OMAP4+ supports interlace for LCD outputs */ |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 3066 | if (vm->flags & DISPLAY_FLAGS_INTERLACED) |
Tomi Valkeinen | eadd33b | 2014-06-05 11:36:08 +0300 | [diff] [blame] | 3067 | return false; |
Tomi Valkeinen | beb8384 | 2014-06-05 11:35:10 +0300 | [diff] [blame] | 3068 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3069 | if (!_dispc_lcd_timings_ok(dispc, vm->hsync_len, |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 3070 | vm->hfront_porch, vm->hback_porch, |
| 3071 | vm->vsync_len, vm->vfront_porch, |
| 3072 | vm->vback_porch)) |
Tomi Valkeinen | eadd33b | 2014-06-05 11:36:08 +0300 | [diff] [blame] | 3073 | return false; |
Archit Taneja | ca5ca69 | 2013-03-26 19:15:22 +0530 | [diff] [blame] | 3074 | } |
Archit Taneja | 8f36616 | 2012-04-16 12:53:44 +0530 | [diff] [blame] | 3075 | |
Tomi Valkeinen | eadd33b | 2014-06-05 11:36:08 +0300 | [diff] [blame] | 3076 | return true; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3077 | } |
| 3078 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3079 | static void _dispc_mgr_set_lcd_timings(struct dispc_device *dispc, |
| 3080 | enum omap_channel channel, |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 3081 | const struct videomode *vm) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3082 | { |
Archit Taneja | 655e294 | 2012-06-21 10:37:43 +0530 | [diff] [blame] | 3083 | u32 timing_h, timing_v, l; |
Tomi Valkeinen | ed35188 | 2014-10-02 17:58:49 +0000 | [diff] [blame] | 3084 | bool onoff, rf, ipc, vs, hs, de; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3085 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3086 | timing_h = FLD_VAL(vm->hsync_len - 1, dispc->feat->sw_start, 0) | |
| 3087 | FLD_VAL(vm->hfront_porch - 1, dispc->feat->fp_start, 8) | |
| 3088 | FLD_VAL(vm->hback_porch - 1, dispc->feat->bp_start, 20); |
| 3089 | timing_v = FLD_VAL(vm->vsync_len - 1, dispc->feat->sw_start, 0) | |
| 3090 | FLD_VAL(vm->vfront_porch, dispc->feat->fp_start, 8) | |
| 3091 | FLD_VAL(vm->vback_porch, dispc->feat->bp_start, 20); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3092 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3093 | dispc_write_reg(dispc, DISPC_TIMING_H(channel), timing_h); |
| 3094 | dispc_write_reg(dispc, DISPC_TIMING_V(channel), timing_v); |
Archit Taneja | 655e294 | 2012-06-21 10:37:43 +0530 | [diff] [blame] | 3095 | |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 3096 | if (vm->flags & DISPLAY_FLAGS_VSYNC_HIGH) |
Tomi Valkeinen | ed35188 | 2014-10-02 17:58:49 +0000 | [diff] [blame] | 3097 | vs = false; |
Peter Ujfalusi | 6b44cd2 | 2016-09-22 14:06:57 +0300 | [diff] [blame] | 3098 | else |
| 3099 | vs = true; |
Tomi Valkeinen | ed35188 | 2014-10-02 17:58:49 +0000 | [diff] [blame] | 3100 | |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 3101 | if (vm->flags & DISPLAY_FLAGS_HSYNC_HIGH) |
Tomi Valkeinen | ed35188 | 2014-10-02 17:58:49 +0000 | [diff] [blame] | 3102 | hs = false; |
Peter Ujfalusi | 6b44cd2 | 2016-09-22 14:06:57 +0300 | [diff] [blame] | 3103 | else |
| 3104 | hs = true; |
Tomi Valkeinen | ed35188 | 2014-10-02 17:58:49 +0000 | [diff] [blame] | 3105 | |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 3106 | if (vm->flags & DISPLAY_FLAGS_DE_HIGH) |
Tomi Valkeinen | ed35188 | 2014-10-02 17:58:49 +0000 | [diff] [blame] | 3107 | de = false; |
Peter Ujfalusi | 3fa3ab4 | 2016-09-22 14:06:58 +0300 | [diff] [blame] | 3108 | else |
| 3109 | de = true; |
Tomi Valkeinen | ed35188 | 2014-10-02 17:58:49 +0000 | [diff] [blame] | 3110 | |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 3111 | if (vm->flags & DISPLAY_FLAGS_PIXDATA_POSEDGE) |
Archit Taneja | 655e294 | 2012-06-21 10:37:43 +0530 | [diff] [blame] | 3112 | ipc = false; |
Peter Ujfalusi | f149e17 | 2016-09-22 14:07:00 +0300 | [diff] [blame] | 3113 | else |
Archit Taneja | 655e294 | 2012-06-21 10:37:43 +0530 | [diff] [blame] | 3114 | ipc = true; |
Archit Taneja | 655e294 | 2012-06-21 10:37:43 +0530 | [diff] [blame] | 3115 | |
Tomi Valkeinen | 7a16360 | 2014-10-02 17:58:48 +0000 | [diff] [blame] | 3116 | /* always use the 'rf' setting */ |
| 3117 | onoff = true; |
| 3118 | |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 3119 | if (vm->flags & DISPLAY_FLAGS_SYNC_POSEDGE) |
Archit Taneja | 655e294 | 2012-06-21 10:37:43 +0530 | [diff] [blame] | 3120 | rf = true; |
Peter Ujfalusi | d34afb7 | 2016-09-22 14:07:01 +0300 | [diff] [blame] | 3121 | else |
| 3122 | rf = false; |
Archit Taneja | 655e294 | 2012-06-21 10:37:43 +0530 | [diff] [blame] | 3123 | |
Tomi Valkeinen | d80e02e | 2014-04-25 11:46:16 +0300 | [diff] [blame] | 3124 | l = FLD_VAL(onoff, 17, 17) | |
| 3125 | FLD_VAL(rf, 16, 16) | |
Tomi Valkeinen | ed35188 | 2014-10-02 17:58:49 +0000 | [diff] [blame] | 3126 | FLD_VAL(de, 15, 15) | |
Tomi Valkeinen | d80e02e | 2014-04-25 11:46:16 +0300 | [diff] [blame] | 3127 | FLD_VAL(ipc, 14, 14) | |
Tomi Valkeinen | ed35188 | 2014-10-02 17:58:49 +0000 | [diff] [blame] | 3128 | FLD_VAL(hs, 13, 13) | |
| 3129 | FLD_VAL(vs, 12, 12); |
Tomi Valkeinen | d80e02e | 2014-04-25 11:46:16 +0300 | [diff] [blame] | 3130 | |
Tomi Valkeinen | e5f8091 | 2015-10-21 13:08:59 +0300 | [diff] [blame] | 3131 | /* always set ALIGN bit when available */ |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3132 | if (dispc->feat->supports_sync_align) |
Tomi Valkeinen | e5f8091 | 2015-10-21 13:08:59 +0300 | [diff] [blame] | 3133 | l |= (1 << 18); |
| 3134 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3135 | dispc_write_reg(dispc, DISPC_POL_FREQ(channel), l); |
Tomi Valkeinen | 0006fd6 | 2014-09-05 19:15:03 +0000 | [diff] [blame] | 3136 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3137 | if (dispc->syscon_pol) { |
Tomi Valkeinen | 0006fd6 | 2014-09-05 19:15:03 +0000 | [diff] [blame] | 3138 | const int shifts[] = { |
| 3139 | [OMAP_DSS_CHANNEL_LCD] = 0, |
| 3140 | [OMAP_DSS_CHANNEL_LCD2] = 1, |
| 3141 | [OMAP_DSS_CHANNEL_LCD3] = 2, |
| 3142 | }; |
| 3143 | |
| 3144 | u32 mask, val; |
| 3145 | |
| 3146 | mask = (1 << 0) | (1 << 3) | (1 << 6); |
| 3147 | val = (rf << 0) | (ipc << 3) | (onoff << 6); |
| 3148 | |
| 3149 | mask <<= 16 + shifts[channel]; |
| 3150 | val <<= 16 + shifts[channel]; |
| 3151 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3152 | regmap_update_bits(dispc->syscon_pol, dispc->syscon_pol_offset, |
| 3153 | mask, val); |
Tomi Valkeinen | 0006fd6 | 2014-09-05 19:15:03 +0000 | [diff] [blame] | 3154 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3155 | } |
| 3156 | |
Tomi Valkeinen | 956d4f9 | 2016-11-23 13:23:42 +0200 | [diff] [blame] | 3157 | static int vm_flag_to_int(enum display_flags flags, enum display_flags high, |
| 3158 | enum display_flags low) |
| 3159 | { |
| 3160 | if (flags & high) |
| 3161 | return 1; |
| 3162 | if (flags & low) |
| 3163 | return -1; |
| 3164 | return 0; |
| 3165 | } |
| 3166 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3167 | /* change name to mode? */ |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 3168 | static void dispc_mgr_set_timings(struct dispc_device *dispc, |
| 3169 | enum omap_channel channel, |
| 3170 | const struct videomode *vm) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3171 | { |
Laurent Pinchart | d11e5c8 | 2018-02-11 15:07:34 +0200 | [diff] [blame] | 3172 | unsigned int xtot, ytot; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3173 | unsigned long ht, vt; |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 3174 | struct videomode t = *vm; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3175 | |
Peter Ujfalusi | fb7f3c4 | 2016-09-22 14:06:47 +0300 | [diff] [blame] | 3176 | DSSDBG("channel %d xres %u yres %u\n", channel, t.hactive, t.vactive); |
Archit Taneja | c51d921 | 2012-04-16 12:53:43 +0530 | [diff] [blame] | 3177 | |
Laurent Pinchart | 8a7eda7 | 2018-02-13 14:00:43 +0200 | [diff] [blame] | 3178 | if (!dispc_mgr_timings_ok(dispc, channel, &t)) { |
Archit Taneja | 8f36616 | 2012-04-16 12:53:44 +0530 | [diff] [blame] | 3179 | BUG(); |
Tomi Valkeinen | c6eee96 | 2012-05-18 11:47:02 +0300 | [diff] [blame] | 3180 | return; |
| 3181 | } |
Archit Taneja | c51d921 | 2012-04-16 12:53:43 +0530 | [diff] [blame] | 3182 | |
Archit Taneja | dd88b7a | 2012-06-29 14:41:30 +0530 | [diff] [blame] | 3183 | if (dss_mgr_is_lcd(channel)) { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3184 | _dispc_mgr_set_lcd_timings(dispc, channel, &t); |
Archit Taneja | c51d921 | 2012-04-16 12:53:43 +0530 | [diff] [blame] | 3185 | |
Peter Ujfalusi | a85f4a8 | 2016-09-22 14:06:50 +0300 | [diff] [blame] | 3186 | xtot = t.hactive + t.hfront_porch + t.hsync_len + t.hback_porch; |
Peter Ujfalusi | 458540c | 2016-09-22 14:06:53 +0300 | [diff] [blame] | 3187 | ytot = t.vactive + t.vfront_porch + t.vsync_len + t.vback_porch; |
Archit Taneja | c51d921 | 2012-04-16 12:53:43 +0530 | [diff] [blame] | 3188 | |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 3189 | ht = vm->pixelclock / xtot; |
| 3190 | vt = vm->pixelclock / xtot / ytot; |
Archit Taneja | c51d921 | 2012-04-16 12:53:43 +0530 | [diff] [blame] | 3191 | |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 3192 | DSSDBG("pck %lu\n", vm->pixelclock); |
Peter Ujfalusi | 4dc2250 | 2016-09-22 14:06:48 +0300 | [diff] [blame] | 3193 | DSSDBG("hsync_len %d hfp %d hbp %d vsw %d vfp %d vbp %d\n", |
Peter Ujfalusi | a85f4a8 | 2016-09-22 14:06:50 +0300 | [diff] [blame] | 3194 | t.hsync_len, t.hfront_porch, t.hback_porch, |
Peter Ujfalusi | 458540c | 2016-09-22 14:06:53 +0300 | [diff] [blame] | 3195 | t.vsync_len, t.vfront_porch, t.vback_porch); |
Archit Taneja | 655e294 | 2012-06-21 10:37:43 +0530 | [diff] [blame] | 3196 | DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n", |
Tomi Valkeinen | 956d4f9 | 2016-11-23 13:23:42 +0200 | [diff] [blame] | 3197 | vm_flag_to_int(t.flags, DISPLAY_FLAGS_VSYNC_HIGH, DISPLAY_FLAGS_VSYNC_LOW), |
| 3198 | vm_flag_to_int(t.flags, DISPLAY_FLAGS_HSYNC_HIGH, DISPLAY_FLAGS_HSYNC_LOW), |
| 3199 | vm_flag_to_int(t.flags, DISPLAY_FLAGS_PIXDATA_POSEDGE, DISPLAY_FLAGS_PIXDATA_NEGEDGE), |
| 3200 | vm_flag_to_int(t.flags, DISPLAY_FLAGS_DE_HIGH, DISPLAY_FLAGS_DE_LOW), |
| 3201 | vm_flag_to_int(t.flags, DISPLAY_FLAGS_SYNC_POSEDGE, DISPLAY_FLAGS_SYNC_NEGEDGE)); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3202 | |
Archit Taneja | c51d921 | 2012-04-16 12:53:43 +0530 | [diff] [blame] | 3203 | DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt); |
Archit Taneja | 2aefad4 | 2012-05-18 14:36:54 +0530 | [diff] [blame] | 3204 | } else { |
Peter Ujfalusi | 5305829 | 2016-09-22 14:06:55 +0300 | [diff] [blame] | 3205 | if (t.flags & DISPLAY_FLAGS_INTERLACED) |
Peter Ujfalusi | fb7f3c4 | 2016-09-22 14:06:47 +0300 | [diff] [blame] | 3206 | t.vactive /= 2; |
Tomi Valkeinen | 3a38ed53 | 2016-01-13 18:41:31 +0200 | [diff] [blame] | 3207 | |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 3208 | if (dispc->feat->supports_double_pixel) |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3209 | REG_FLD_MOD(dispc, DISPC_CONTROL, |
Peter Ujfalusi | 531efb3 | 2016-09-22 14:06:59 +0300 | [diff] [blame] | 3210 | !!(t.flags & DISPLAY_FLAGS_DOUBLECLK), |
| 3211 | 19, 17); |
Archit Taneja | c51d921 | 2012-04-16 12:53:43 +0530 | [diff] [blame] | 3212 | } |
Archit Taneja | 8f36616 | 2012-04-16 12:53:44 +0530 | [diff] [blame] | 3213 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3214 | dispc_mgr_set_size(dispc, channel, t.hactive, t.vactive); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3215 | } |
| 3216 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3217 | static void dispc_mgr_set_lcd_divisor(struct dispc_device *dispc, |
| 3218 | enum omap_channel channel, u16 lck_div, |
| 3219 | u16 pck_div) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3220 | { |
| 3221 | BUG_ON(lck_div < 1); |
Tomi Valkeinen | 9eaaf20 | 2011-08-29 15:56:04 +0300 | [diff] [blame] | 3222 | BUG_ON(pck_div < 1); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3223 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3224 | dispc_write_reg(dispc, DISPC_DIVISORo(channel), |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3225 | FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0)); |
Tomi Valkeinen | 7b3926b | 2013-03-06 15:54:11 +0200 | [diff] [blame] | 3226 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3227 | if (!dispc_has_feature(dispc, FEAT_CORE_CLK_DIV) && |
Tomi Valkeinen | 7b3926b | 2013-03-06 15:54:11 +0200 | [diff] [blame] | 3228 | channel == OMAP_DSS_CHANNEL_LCD) |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3229 | dispc->core_clk_rate = dispc_fclk_rate(dispc) / lck_div; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3230 | } |
| 3231 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3232 | static void dispc_mgr_get_lcd_divisor(struct dispc_device *dispc, |
| 3233 | enum omap_channel channel, int *lck_div, |
| 3234 | int *pck_div) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3235 | { |
| 3236 | u32 l; |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3237 | l = dispc_read_reg(dispc, DISPC_DIVISORo(channel)); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3238 | *lck_div = FLD_GET(l, 23, 16); |
| 3239 | *pck_div = FLD_GET(l, 7, 0); |
| 3240 | } |
| 3241 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3242 | static unsigned long dispc_fclk_rate(struct dispc_device *dispc) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3243 | { |
Tomi Valkeinen | ef03b40 | 2016-05-18 13:52:14 +0300 | [diff] [blame] | 3244 | unsigned long r; |
| 3245 | enum dss_clk_source src; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3246 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3247 | src = dss_get_dispc_clk_source(dispc->dss); |
Tomi Valkeinen | ef03b40 | 2016-05-18 13:52:14 +0300 | [diff] [blame] | 3248 | |
| 3249 | if (src == DSS_CLK_SRC_FCK) { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3250 | r = dss_get_dispc_clk_rate(dispc->dss); |
Tomi Valkeinen | ef03b40 | 2016-05-18 13:52:14 +0300 | [diff] [blame] | 3251 | } else { |
| 3252 | struct dss_pll *pll; |
Laurent Pinchart | d11e5c8 | 2018-02-11 15:07:34 +0200 | [diff] [blame] | 3253 | unsigned int clkout_idx; |
Tomi Valkeinen | 9355092 | 2014-12-31 11:25:48 +0200 | [diff] [blame] | 3254 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3255 | pll = dss_pll_find_by_src(dispc->dss, src); |
Tomi Valkeinen | ef03b40 | 2016-05-18 13:52:14 +0300 | [diff] [blame] | 3256 | clkout_idx = dss_pll_get_clkout_idx_for_src(src); |
Tomi Valkeinen | 9355092 | 2014-12-31 11:25:48 +0200 | [diff] [blame] | 3257 | |
Tomi Valkeinen | ef03b40 | 2016-05-18 13:52:14 +0300 | [diff] [blame] | 3258 | r = pll->cinfo.clkout[clkout_idx]; |
Taneja, Archit | 66534e8 | 2011-03-08 05:50:34 -0600 | [diff] [blame] | 3259 | } |
| 3260 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3261 | return r; |
| 3262 | } |
| 3263 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3264 | static unsigned long dispc_mgr_lclk_rate(struct dispc_device *dispc, |
| 3265 | enum omap_channel channel) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3266 | { |
| 3267 | int lcd; |
| 3268 | unsigned long r; |
Tomi Valkeinen | 0157577 | 2016-05-17 16:08:34 +0300 | [diff] [blame] | 3269 | enum dss_clk_source src; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3270 | |
Tomi Valkeinen | 0157577 | 2016-05-17 16:08:34 +0300 | [diff] [blame] | 3271 | /* for TV, LCLK rate is the FCLK rate */ |
| 3272 | if (!dss_mgr_is_lcd(channel)) |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3273 | return dispc_fclk_rate(dispc); |
Tomi Valkeinen | 0157577 | 2016-05-17 16:08:34 +0300 | [diff] [blame] | 3274 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3275 | src = dss_get_lcd_clk_source(dispc->dss, channel); |
Tomi Valkeinen | 0157577 | 2016-05-17 16:08:34 +0300 | [diff] [blame] | 3276 | |
| 3277 | if (src == DSS_CLK_SRC_FCK) { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3278 | r = dss_get_dispc_clk_rate(dispc->dss); |
Tomi Valkeinen | 0157577 | 2016-05-17 16:08:34 +0300 | [diff] [blame] | 3279 | } else { |
| 3280 | struct dss_pll *pll; |
Laurent Pinchart | d11e5c8 | 2018-02-11 15:07:34 +0200 | [diff] [blame] | 3281 | unsigned int clkout_idx; |
Tomi Valkeinen | 0157577 | 2016-05-17 16:08:34 +0300 | [diff] [blame] | 3282 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3283 | pll = dss_pll_find_by_src(dispc->dss, src); |
Tomi Valkeinen | 0157577 | 2016-05-17 16:08:34 +0300 | [diff] [blame] | 3284 | clkout_idx = dss_pll_get_clkout_idx_for_src(src); |
| 3285 | |
| 3286 | r = pll->cinfo.clkout[clkout_idx]; |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 3287 | } |
Tomi Valkeinen | 0157577 | 2016-05-17 16:08:34 +0300 | [diff] [blame] | 3288 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3289 | lcd = REG_GET(dispc, DISPC_DIVISORo(channel), 23, 16); |
Tomi Valkeinen | 0157577 | 2016-05-17 16:08:34 +0300 | [diff] [blame] | 3290 | |
| 3291 | return r / lcd; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3292 | } |
| 3293 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3294 | static unsigned long dispc_mgr_pclk_rate(struct dispc_device *dispc, |
| 3295 | enum omap_channel channel) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3296 | { |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3297 | unsigned long r; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3298 | |
Archit Taneja | dd88b7a | 2012-06-29 14:41:30 +0530 | [diff] [blame] | 3299 | if (dss_mgr_is_lcd(channel)) { |
Archit Taneja | c3dc6a7 | 2011-09-13 18:28:41 +0530 | [diff] [blame] | 3300 | int pcd; |
| 3301 | u32 l; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3302 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3303 | l = dispc_read_reg(dispc, DISPC_DIVISORo(channel)); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3304 | |
Archit Taneja | c3dc6a7 | 2011-09-13 18:28:41 +0530 | [diff] [blame] | 3305 | pcd = FLD_GET(l, 7, 0); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3306 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3307 | r = dispc_mgr_lclk_rate(dispc, channel); |
Archit Taneja | c3dc6a7 | 2011-09-13 18:28:41 +0530 | [diff] [blame] | 3308 | |
| 3309 | return r / pcd; |
| 3310 | } else { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3311 | return dispc->tv_pclk_rate; |
Archit Taneja | c3dc6a7 | 2011-09-13 18:28:41 +0530 | [diff] [blame] | 3312 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3313 | } |
| 3314 | |
Laurent Pinchart | 8a7eda7 | 2018-02-13 14:00:43 +0200 | [diff] [blame] | 3315 | void dispc_set_tv_pclk(struct dispc_device *dispc, unsigned long pclk) |
Tomi Valkeinen | 5391e87 | 2013-05-16 10:44:13 +0300 | [diff] [blame] | 3316 | { |
Laurent Pinchart | 8a7eda7 | 2018-02-13 14:00:43 +0200 | [diff] [blame] | 3317 | dispc->tv_pclk_rate = pclk; |
Tomi Valkeinen | 5391e87 | 2013-05-16 10:44:13 +0300 | [diff] [blame] | 3318 | } |
| 3319 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3320 | static unsigned long dispc_core_clk_rate(struct dispc_device *dispc) |
Chandrabhanu Mahapatra | 8b53d99 | 2012-04-23 12:16:50 +0530 | [diff] [blame] | 3321 | { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3322 | return dispc->core_clk_rate; |
Chandrabhanu Mahapatra | 8b53d99 | 2012-04-23 12:16:50 +0530 | [diff] [blame] | 3323 | } |
| 3324 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3325 | static unsigned long dispc_plane_pclk_rate(struct dispc_device *dispc, |
| 3326 | enum omap_plane_id plane) |
Archit Taneja | 3e8a6ff | 2012-09-26 16:58:52 +0530 | [diff] [blame] | 3327 | { |
Tomi Valkeinen | 251886d | 2012-11-15 13:20:02 +0200 | [diff] [blame] | 3328 | enum omap_channel channel; |
| 3329 | |
| 3330 | if (plane == OMAP_DSS_WB) |
| 3331 | return 0; |
| 3332 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3333 | channel = dispc_ovl_get_channel_out(dispc, plane); |
Archit Taneja | 3e8a6ff | 2012-09-26 16:58:52 +0530 | [diff] [blame] | 3334 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3335 | return dispc_mgr_pclk_rate(dispc, channel); |
Archit Taneja | 3e8a6ff | 2012-09-26 16:58:52 +0530 | [diff] [blame] | 3336 | } |
| 3337 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3338 | static unsigned long dispc_plane_lclk_rate(struct dispc_device *dispc, |
| 3339 | enum omap_plane_id plane) |
Archit Taneja | 3e8a6ff | 2012-09-26 16:58:52 +0530 | [diff] [blame] | 3340 | { |
Tomi Valkeinen | 251886d | 2012-11-15 13:20:02 +0200 | [diff] [blame] | 3341 | enum omap_channel channel; |
| 3342 | |
| 3343 | if (plane == OMAP_DSS_WB) |
| 3344 | return 0; |
| 3345 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3346 | channel = dispc_ovl_get_channel_out(dispc, plane); |
Archit Taneja | 3e8a6ff | 2012-09-26 16:58:52 +0530 | [diff] [blame] | 3347 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3348 | return dispc_mgr_lclk_rate(dispc, channel); |
Archit Taneja | 3e8a6ff | 2012-09-26 16:58:52 +0530 | [diff] [blame] | 3349 | } |
Tomi Valkeinen | c31cba8 | 2012-10-23 11:50:10 +0300 | [diff] [blame] | 3350 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3351 | static void dispc_dump_clocks_channel(struct dispc_device *dispc, |
| 3352 | struct seq_file *s, |
| 3353 | enum omap_channel channel) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3354 | { |
| 3355 | int lcd, pcd; |
Tomi Valkeinen | dc0352d | 2016-05-17 13:45:09 +0300 | [diff] [blame] | 3356 | enum dss_clk_source lcd_clk_src; |
Chandrabhanu Mahapatra | 6f1891f | 2012-06-21 11:23:56 +0530 | [diff] [blame] | 3357 | |
| 3358 | seq_printf(s, "- %s -\n", mgr_desc[channel].name); |
| 3359 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3360 | lcd_clk_src = dss_get_lcd_clk_source(dispc->dss, channel); |
Chandrabhanu Mahapatra | 6f1891f | 2012-06-21 11:23:56 +0530 | [diff] [blame] | 3361 | |
Tomi Valkeinen | 557a154 | 2016-05-17 13:49:18 +0300 | [diff] [blame] | 3362 | seq_printf(s, "%s clk source = %s\n", mgr_desc[channel].name, |
Tomi Valkeinen | 407bd56 | 2016-05-17 13:50:55 +0300 | [diff] [blame] | 3363 | dss_get_clk_source_name(lcd_clk_src)); |
Chandrabhanu Mahapatra | 6f1891f | 2012-06-21 11:23:56 +0530 | [diff] [blame] | 3364 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3365 | dispc_mgr_get_lcd_divisor(dispc, channel, &lcd, &pcd); |
Chandrabhanu Mahapatra | 6f1891f | 2012-06-21 11:23:56 +0530 | [diff] [blame] | 3366 | |
| 3367 | seq_printf(s, "lck\t\t%-16lulck div\t%u\n", |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3368 | dispc_mgr_lclk_rate(dispc, channel), lcd); |
Chandrabhanu Mahapatra | 6f1891f | 2012-06-21 11:23:56 +0530 | [diff] [blame] | 3369 | seq_printf(s, "pck\t\t%-16lupck div\t%u\n", |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3370 | dispc_mgr_pclk_rate(dispc, channel), pcd); |
Chandrabhanu Mahapatra | 6f1891f | 2012-06-21 11:23:56 +0530 | [diff] [blame] | 3371 | } |
| 3372 | |
Laurent Pinchart | 8a7eda7 | 2018-02-13 14:00:43 +0200 | [diff] [blame] | 3373 | void dispc_dump_clocks(struct dispc_device *dispc, struct seq_file *s) |
Chandrabhanu Mahapatra | 6f1891f | 2012-06-21 11:23:56 +0530 | [diff] [blame] | 3374 | { |
Laurent Pinchart | 8a7eda7 | 2018-02-13 14:00:43 +0200 | [diff] [blame] | 3375 | enum dss_clk_source dispc_clk_src; |
Chandrabhanu Mahapatra | 6f1891f | 2012-06-21 11:23:56 +0530 | [diff] [blame] | 3376 | int lcd; |
Murthy, Raghuveer | 0cf35df | 2011-03-03 09:28:00 -0600 | [diff] [blame] | 3377 | u32 l; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3378 | |
Laurent Pinchart | 8a7eda7 | 2018-02-13 14:00:43 +0200 | [diff] [blame] | 3379 | if (dispc_runtime_get(dispc)) |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 3380 | return; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3381 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3382 | seq_printf(s, "- DISPC -\n"); |
| 3383 | |
Laurent Pinchart | 8a7eda7 | 2018-02-13 14:00:43 +0200 | [diff] [blame] | 3384 | dispc_clk_src = dss_get_dispc_clk_source(dispc->dss); |
Tomi Valkeinen | 557a154 | 2016-05-17 13:49:18 +0300 | [diff] [blame] | 3385 | seq_printf(s, "dispc fclk source = %s\n", |
Tomi Valkeinen | 407bd56 | 2016-05-17 13:50:55 +0300 | [diff] [blame] | 3386 | dss_get_clk_source_name(dispc_clk_src)); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3387 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3388 | seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate(dispc)); |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 3389 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3390 | if (dispc_has_feature(dispc, FEAT_CORE_CLK_DIV)) { |
Murthy, Raghuveer | 0cf35df | 2011-03-03 09:28:00 -0600 | [diff] [blame] | 3391 | seq_printf(s, "- DISPC-CORE-CLK -\n"); |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3392 | l = dispc_read_reg(dispc, DISPC_DIVISOR); |
Murthy, Raghuveer | 0cf35df | 2011-03-03 09:28:00 -0600 | [diff] [blame] | 3393 | lcd = FLD_GET(l, 23, 16); |
| 3394 | |
| 3395 | seq_printf(s, "lck\t\t%-16lulck div\t%u\n", |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3396 | (dispc_fclk_rate(dispc)/lcd), lcd); |
Murthy, Raghuveer | 0cf35df | 2011-03-03 09:28:00 -0600 | [diff] [blame] | 3397 | } |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 3398 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3399 | dispc_dump_clocks_channel(dispc, s, OMAP_DSS_CHANNEL_LCD); |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 3400 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3401 | if (dispc_has_feature(dispc, FEAT_MGR_LCD2)) |
| 3402 | dispc_dump_clocks_channel(dispc, s, OMAP_DSS_CHANNEL_LCD2); |
| 3403 | if (dispc_has_feature(dispc, FEAT_MGR_LCD3)) |
| 3404 | dispc_dump_clocks_channel(dispc, s, OMAP_DSS_CHANNEL_LCD3); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 3405 | |
Laurent Pinchart | 8a7eda7 | 2018-02-13 14:00:43 +0200 | [diff] [blame] | 3406 | dispc_runtime_put(dispc); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3407 | } |
| 3408 | |
Laurent Pinchart | f33656e | 2018-02-13 14:00:29 +0200 | [diff] [blame] | 3409 | static int dispc_dump_regs(struct seq_file *s, void *p) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3410 | { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3411 | struct dispc_device *dispc = s->private; |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 3412 | int i, j; |
| 3413 | const char *mgr_names[] = { |
| 3414 | [OMAP_DSS_CHANNEL_LCD] = "LCD", |
| 3415 | [OMAP_DSS_CHANNEL_DIGIT] = "TV", |
| 3416 | [OMAP_DSS_CHANNEL_LCD2] = "LCD2", |
Chandrabhanu Mahapatra | 6f1891f | 2012-06-21 11:23:56 +0530 | [diff] [blame] | 3417 | [OMAP_DSS_CHANNEL_LCD3] = "LCD3", |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 3418 | }; |
| 3419 | const char *ovl_names[] = { |
| 3420 | [OMAP_DSS_GFX] = "GFX", |
| 3421 | [OMAP_DSS_VIDEO1] = "VID1", |
| 3422 | [OMAP_DSS_VIDEO2] = "VID2", |
Archit Taneja | b8c095b | 2011-09-13 18:20:33 +0530 | [diff] [blame] | 3423 | [OMAP_DSS_VIDEO3] = "VID3", |
Tomi Valkeinen | 06c525f | 2015-11-04 17:10:42 +0200 | [diff] [blame] | 3424 | [OMAP_DSS_WB] = "WB", |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 3425 | }; |
| 3426 | const char **p_names; |
| 3427 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3428 | #define DUMPREG(dispc, r) \ |
| 3429 | seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(dispc, r)) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3430 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3431 | if (dispc_runtime_get(dispc)) |
Laurent Pinchart | f33656e | 2018-02-13 14:00:29 +0200 | [diff] [blame] | 3432 | return 0; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3433 | |
Archit Taneja | 5010be8 | 2011-08-05 19:06:00 +0530 | [diff] [blame] | 3434 | /* DISPC common registers */ |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3435 | DUMPREG(dispc, DISPC_REVISION); |
| 3436 | DUMPREG(dispc, DISPC_SYSCONFIG); |
| 3437 | DUMPREG(dispc, DISPC_SYSSTATUS); |
| 3438 | DUMPREG(dispc, DISPC_IRQSTATUS); |
| 3439 | DUMPREG(dispc, DISPC_IRQENABLE); |
| 3440 | DUMPREG(dispc, DISPC_CONTROL); |
| 3441 | DUMPREG(dispc, DISPC_CONFIG); |
| 3442 | DUMPREG(dispc, DISPC_CAPABLE); |
| 3443 | DUMPREG(dispc, DISPC_LINE_STATUS); |
| 3444 | DUMPREG(dispc, DISPC_LINE_NUMBER); |
| 3445 | if (dispc_has_feature(dispc, FEAT_ALPHA_FIXED_ZORDER) || |
| 3446 | dispc_has_feature(dispc, FEAT_ALPHA_FREE_ZORDER)) |
| 3447 | DUMPREG(dispc, DISPC_GLOBAL_ALPHA); |
| 3448 | if (dispc_has_feature(dispc, FEAT_MGR_LCD2)) { |
| 3449 | DUMPREG(dispc, DISPC_CONTROL2); |
| 3450 | DUMPREG(dispc, DISPC_CONFIG2); |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 3451 | } |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3452 | if (dispc_has_feature(dispc, FEAT_MGR_LCD3)) { |
| 3453 | DUMPREG(dispc, DISPC_CONTROL3); |
| 3454 | DUMPREG(dispc, DISPC_CONFIG3); |
Chandrabhanu Mahapatra | 6f1891f | 2012-06-21 11:23:56 +0530 | [diff] [blame] | 3455 | } |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3456 | if (dispc_has_feature(dispc, FEAT_MFLAG)) |
| 3457 | DUMPREG(dispc, DISPC_GLOBAL_MFLAG_ATTRIBUTE); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3458 | |
Archit Taneja | 5010be8 | 2011-08-05 19:06:00 +0530 | [diff] [blame] | 3459 | #undef DUMPREG |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3460 | |
Archit Taneja | 5010be8 | 2011-08-05 19:06:00 +0530 | [diff] [blame] | 3461 | #define DISPC_REG(i, name) name(i) |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3462 | #define DUMPREG(dispc, i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \ |
Tomi Valkeinen | 311d5ce | 2012-09-28 13:58:14 +0300 | [diff] [blame] | 3463 | (int)(48 - strlen(#r) - strlen(p_names[i])), " ", \ |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3464 | dispc_read_reg(dispc, DISPC_REG(i, r))) |
Archit Taneja | 5010be8 | 2011-08-05 19:06:00 +0530 | [diff] [blame] | 3465 | |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 3466 | p_names = mgr_names; |
Archit Taneja | 5010be8 | 2011-08-05 19:06:00 +0530 | [diff] [blame] | 3467 | |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 3468 | /* DISPC channel specific registers */ |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3469 | for (i = 0; i < dispc_get_num_mgrs(dispc); i++) { |
| 3470 | DUMPREG(dispc, i, DISPC_DEFAULT_COLOR); |
| 3471 | DUMPREG(dispc, i, DISPC_TRANS_COLOR); |
| 3472 | DUMPREG(dispc, i, DISPC_SIZE_MGR); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3473 | |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 3474 | if (i == OMAP_DSS_CHANNEL_DIGIT) |
| 3475 | continue; |
Archit Taneja | 5010be8 | 2011-08-05 19:06:00 +0530 | [diff] [blame] | 3476 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3477 | DUMPREG(dispc, i, DISPC_TIMING_H); |
| 3478 | DUMPREG(dispc, i, DISPC_TIMING_V); |
| 3479 | DUMPREG(dispc, i, DISPC_POL_FREQ); |
| 3480 | DUMPREG(dispc, i, DISPC_DIVISORo); |
Archit Taneja | 5010be8 | 2011-08-05 19:06:00 +0530 | [diff] [blame] | 3481 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3482 | DUMPREG(dispc, i, DISPC_DATA_CYCLE1); |
| 3483 | DUMPREG(dispc, i, DISPC_DATA_CYCLE2); |
| 3484 | DUMPREG(dispc, i, DISPC_DATA_CYCLE3); |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 3485 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3486 | if (dispc_has_feature(dispc, FEAT_CPR)) { |
| 3487 | DUMPREG(dispc, i, DISPC_CPR_COEF_R); |
| 3488 | DUMPREG(dispc, i, DISPC_CPR_COEF_G); |
| 3489 | DUMPREG(dispc, i, DISPC_CPR_COEF_B); |
Tomi Valkeinen | 332e9d7 | 2011-05-27 14:22:16 +0300 | [diff] [blame] | 3490 | } |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 3491 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3492 | |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 3493 | p_names = ovl_names; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3494 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3495 | for (i = 0; i < dispc_get_num_ovls(dispc); i++) { |
| 3496 | DUMPREG(dispc, i, DISPC_OVL_BA0); |
| 3497 | DUMPREG(dispc, i, DISPC_OVL_BA1); |
| 3498 | DUMPREG(dispc, i, DISPC_OVL_POSITION); |
| 3499 | DUMPREG(dispc, i, DISPC_OVL_SIZE); |
| 3500 | DUMPREG(dispc, i, DISPC_OVL_ATTRIBUTES); |
| 3501 | DUMPREG(dispc, i, DISPC_OVL_FIFO_THRESHOLD); |
| 3502 | DUMPREG(dispc, i, DISPC_OVL_FIFO_SIZE_STATUS); |
| 3503 | DUMPREG(dispc, i, DISPC_OVL_ROW_INC); |
| 3504 | DUMPREG(dispc, i, DISPC_OVL_PIXEL_INC); |
Tomi Valkeinen | aba837a | 2014-09-29 20:46:16 +0000 | [diff] [blame] | 3505 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3506 | if (dispc_has_feature(dispc, FEAT_PRELOAD)) |
| 3507 | DUMPREG(dispc, i, DISPC_OVL_PRELOAD); |
| 3508 | if (dispc_has_feature(dispc, FEAT_MFLAG)) |
| 3509 | DUMPREG(dispc, i, DISPC_OVL_MFLAG_THRESHOLD); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3510 | |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 3511 | if (i == OMAP_DSS_GFX) { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3512 | DUMPREG(dispc, i, DISPC_OVL_WINDOW_SKIP); |
| 3513 | DUMPREG(dispc, i, DISPC_OVL_TABLE_BA); |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 3514 | continue; |
| 3515 | } |
| 3516 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3517 | DUMPREG(dispc, i, DISPC_OVL_FIR); |
| 3518 | DUMPREG(dispc, i, DISPC_OVL_PICTURE_SIZE); |
| 3519 | DUMPREG(dispc, i, DISPC_OVL_ACCU0); |
| 3520 | DUMPREG(dispc, i, DISPC_OVL_ACCU1); |
| 3521 | if (dispc_has_feature(dispc, FEAT_HANDLE_UV_SEPARATE)) { |
| 3522 | DUMPREG(dispc, i, DISPC_OVL_BA0_UV); |
| 3523 | DUMPREG(dispc, i, DISPC_OVL_BA1_UV); |
| 3524 | DUMPREG(dispc, i, DISPC_OVL_FIR2); |
| 3525 | DUMPREG(dispc, i, DISPC_OVL_ACCU2_0); |
| 3526 | DUMPREG(dispc, i, DISPC_OVL_ACCU2_1); |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 3527 | } |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3528 | if (dispc_has_feature(dispc, FEAT_ATTR2)) |
| 3529 | DUMPREG(dispc, i, DISPC_OVL_ATTRIBUTES2); |
Archit Taneja | 5010be8 | 2011-08-05 19:06:00 +0530 | [diff] [blame] | 3530 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3531 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3532 | if (dispc->feat->has_writeback) { |
Tomi Valkeinen | 06c525f | 2015-11-04 17:10:42 +0200 | [diff] [blame] | 3533 | i = OMAP_DSS_WB; |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3534 | DUMPREG(dispc, i, DISPC_OVL_BA0); |
| 3535 | DUMPREG(dispc, i, DISPC_OVL_BA1); |
| 3536 | DUMPREG(dispc, i, DISPC_OVL_SIZE); |
| 3537 | DUMPREG(dispc, i, DISPC_OVL_ATTRIBUTES); |
| 3538 | DUMPREG(dispc, i, DISPC_OVL_FIFO_THRESHOLD); |
| 3539 | DUMPREG(dispc, i, DISPC_OVL_FIFO_SIZE_STATUS); |
| 3540 | DUMPREG(dispc, i, DISPC_OVL_ROW_INC); |
| 3541 | DUMPREG(dispc, i, DISPC_OVL_PIXEL_INC); |
Tomi Valkeinen | 06c525f | 2015-11-04 17:10:42 +0200 | [diff] [blame] | 3542 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3543 | if (dispc_has_feature(dispc, FEAT_MFLAG)) |
| 3544 | DUMPREG(dispc, i, DISPC_OVL_MFLAG_THRESHOLD); |
Tomi Valkeinen | 06c525f | 2015-11-04 17:10:42 +0200 | [diff] [blame] | 3545 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3546 | DUMPREG(dispc, i, DISPC_OVL_FIR); |
| 3547 | DUMPREG(dispc, i, DISPC_OVL_PICTURE_SIZE); |
| 3548 | DUMPREG(dispc, i, DISPC_OVL_ACCU0); |
| 3549 | DUMPREG(dispc, i, DISPC_OVL_ACCU1); |
| 3550 | if (dispc_has_feature(dispc, FEAT_HANDLE_UV_SEPARATE)) { |
| 3551 | DUMPREG(dispc, i, DISPC_OVL_BA0_UV); |
| 3552 | DUMPREG(dispc, i, DISPC_OVL_BA1_UV); |
| 3553 | DUMPREG(dispc, i, DISPC_OVL_FIR2); |
| 3554 | DUMPREG(dispc, i, DISPC_OVL_ACCU2_0); |
| 3555 | DUMPREG(dispc, i, DISPC_OVL_ACCU2_1); |
Tomi Valkeinen | 06c525f | 2015-11-04 17:10:42 +0200 | [diff] [blame] | 3556 | } |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3557 | if (dispc_has_feature(dispc, FEAT_ATTR2)) |
| 3558 | DUMPREG(dispc, i, DISPC_OVL_ATTRIBUTES2); |
Tomi Valkeinen | 06c525f | 2015-11-04 17:10:42 +0200 | [diff] [blame] | 3559 | } |
| 3560 | |
Archit Taneja | 5010be8 | 2011-08-05 19:06:00 +0530 | [diff] [blame] | 3561 | #undef DISPC_REG |
| 3562 | #undef DUMPREG |
| 3563 | |
| 3564 | #define DISPC_REG(plane, name, i) name(plane, i) |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3565 | #define DUMPREG(dispc, plane, name, i) \ |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 3566 | seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \ |
Tomi Valkeinen | 311d5ce | 2012-09-28 13:58:14 +0300 | [diff] [blame] | 3567 | (int)(46 - strlen(#name) - strlen(p_names[plane])), " ", \ |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3568 | dispc_read_reg(dispc, DISPC_REG(plane, name, i))) |
Archit Taneja | 5010be8 | 2011-08-05 19:06:00 +0530 | [diff] [blame] | 3569 | |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 3570 | /* Video pipeline coefficient registers */ |
Archit Taneja | 5010be8 | 2011-08-05 19:06:00 +0530 | [diff] [blame] | 3571 | |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 3572 | /* start from OMAP_DSS_VIDEO1 */ |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3573 | for (i = 1; i < dispc_get_num_ovls(dispc); i++) { |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 3574 | for (j = 0; j < 8; j++) |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3575 | DUMPREG(dispc, i, DISPC_OVL_FIR_COEF_H, j); |
Archit Taneja | 5010be8 | 2011-08-05 19:06:00 +0530 | [diff] [blame] | 3576 | |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 3577 | for (j = 0; j < 8; j++) |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3578 | DUMPREG(dispc, i, DISPC_OVL_FIR_COEF_HV, j); |
Archit Taneja | 5010be8 | 2011-08-05 19:06:00 +0530 | [diff] [blame] | 3579 | |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 3580 | for (j = 0; j < 5; j++) |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3581 | DUMPREG(dispc, i, DISPC_OVL_CONV_COEF, j); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3582 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3583 | if (dispc_has_feature(dispc, FEAT_FIR_COEF_V)) { |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 3584 | for (j = 0; j < 8; j++) |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3585 | DUMPREG(dispc, i, DISPC_OVL_FIR_COEF_V, j); |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 3586 | } |
Amber Jain | ab5ca07 | 2011-05-19 19:47:53 +0530 | [diff] [blame] | 3587 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3588 | if (dispc_has_feature(dispc, FEAT_HANDLE_UV_SEPARATE)) { |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 3589 | for (j = 0; j < 8; j++) |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3590 | DUMPREG(dispc, i, DISPC_OVL_FIR_COEF_H2, j); |
Amber Jain | ab5ca07 | 2011-05-19 19:47:53 +0530 | [diff] [blame] | 3591 | |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 3592 | for (j = 0; j < 8; j++) |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3593 | DUMPREG(dispc, i, DISPC_OVL_FIR_COEF_HV2, j); |
Amber Jain | ab5ca07 | 2011-05-19 19:47:53 +0530 | [diff] [blame] | 3594 | |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 3595 | for (j = 0; j < 8; j++) |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3596 | DUMPREG(dispc, i, DISPC_OVL_FIR_COEF_V2, j); |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 3597 | } |
Tomi Valkeinen | 332e9d7 | 2011-05-27 14:22:16 +0300 | [diff] [blame] | 3598 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3599 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3600 | dispc_runtime_put(dispc); |
Archit Taneja | 5010be8 | 2011-08-05 19:06:00 +0530 | [diff] [blame] | 3601 | |
| 3602 | #undef DISPC_REG |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3603 | #undef DUMPREG |
Laurent Pinchart | f33656e | 2018-02-13 14:00:29 +0200 | [diff] [blame] | 3604 | |
| 3605 | return 0; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3606 | } |
| 3607 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3608 | /* calculate clock rates using dividers in cinfo */ |
Laurent Pinchart | 8a7eda7 | 2018-02-13 14:00:43 +0200 | [diff] [blame] | 3609 | int dispc_calc_clock_rates(struct dispc_device *dispc, |
| 3610 | unsigned long dispc_fclk_rate, |
| 3611 | struct dispc_clock_info *cinfo) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3612 | { |
| 3613 | if (cinfo->lck_div > 255 || cinfo->lck_div == 0) |
| 3614 | return -EINVAL; |
Tomi Valkeinen | 9eaaf20 | 2011-08-29 15:56:04 +0300 | [diff] [blame] | 3615 | if (cinfo->pck_div < 1 || cinfo->pck_div > 255) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3616 | return -EINVAL; |
| 3617 | |
| 3618 | cinfo->lck = dispc_fclk_rate / cinfo->lck_div; |
| 3619 | cinfo->pck = cinfo->lck / cinfo->pck_div; |
| 3620 | |
| 3621 | return 0; |
| 3622 | } |
| 3623 | |
Laurent Pinchart | 8a7eda7 | 2018-02-13 14:00:43 +0200 | [diff] [blame] | 3624 | bool dispc_div_calc(struct dispc_device *dispc, unsigned long dispc_freq, |
| 3625 | unsigned long pck_min, unsigned long pck_max, |
| 3626 | dispc_div_calc_func func, void *data) |
Tomi Valkeinen | 7c284e6 | 2013-03-05 16:32:08 +0200 | [diff] [blame] | 3627 | { |
| 3628 | int lckd, lckd_start, lckd_stop; |
| 3629 | int pckd, pckd_start, pckd_stop; |
| 3630 | unsigned long pck, lck; |
| 3631 | unsigned long lck_max; |
| 3632 | unsigned long pckd_hw_min, pckd_hw_max; |
Laurent Pinchart | d11e5c8 | 2018-02-11 15:07:34 +0200 | [diff] [blame] | 3633 | unsigned int min_fck_per_pck; |
Tomi Valkeinen | 7c284e6 | 2013-03-05 16:32:08 +0200 | [diff] [blame] | 3634 | unsigned long fck; |
| 3635 | |
| 3636 | #ifdef CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK |
| 3637 | min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK; |
| 3638 | #else |
| 3639 | min_fck_per_pck = 0; |
| 3640 | #endif |
| 3641 | |
Laurent Pinchart | 8a7eda7 | 2018-02-13 14:00:43 +0200 | [diff] [blame] | 3642 | pckd_hw_min = dispc->feat->min_pcd; |
Laurent Pinchart | c4ff6ea | 2017-08-05 01:44:16 +0300 | [diff] [blame] | 3643 | pckd_hw_max = 255; |
Tomi Valkeinen | 7c284e6 | 2013-03-05 16:32:08 +0200 | [diff] [blame] | 3644 | |
Laurent Pinchart | 8a7eda7 | 2018-02-13 14:00:43 +0200 | [diff] [blame] | 3645 | lck_max = dss_get_max_fck_rate(dispc->dss); |
Tomi Valkeinen | 7c284e6 | 2013-03-05 16:32:08 +0200 | [diff] [blame] | 3646 | |
| 3647 | pck_min = pck_min ? pck_min : 1; |
| 3648 | pck_max = pck_max ? pck_max : ULONG_MAX; |
| 3649 | |
Laurent Pinchart | c4ff6ea | 2017-08-05 01:44:16 +0300 | [diff] [blame] | 3650 | lckd_start = max(DIV_ROUND_UP(dispc_freq, lck_max), 1ul); |
| 3651 | lckd_stop = min(dispc_freq / pck_min, 255ul); |
Tomi Valkeinen | 7c284e6 | 2013-03-05 16:32:08 +0200 | [diff] [blame] | 3652 | |
| 3653 | for (lckd = lckd_start; lckd <= lckd_stop; ++lckd) { |
Laurent Pinchart | c4ff6ea | 2017-08-05 01:44:16 +0300 | [diff] [blame] | 3654 | lck = dispc_freq / lckd; |
Tomi Valkeinen | 7c284e6 | 2013-03-05 16:32:08 +0200 | [diff] [blame] | 3655 | |
| 3656 | pckd_start = max(DIV_ROUND_UP(lck, pck_max), pckd_hw_min); |
| 3657 | pckd_stop = min(lck / pck_min, pckd_hw_max); |
| 3658 | |
| 3659 | for (pckd = pckd_start; pckd <= pckd_stop; ++pckd) { |
| 3660 | pck = lck / pckd; |
| 3661 | |
| 3662 | /* |
| 3663 | * For OMAP2/3 the DISPC fclk is the same as LCD's logic |
| 3664 | * clock, which means we're configuring DISPC fclk here |
| 3665 | * also. Thus we need to use the calculated lck. For |
| 3666 | * OMAP4+ the DISPC fclk is a separate clock. |
| 3667 | */ |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3668 | if (dispc_has_feature(dispc, FEAT_CORE_CLK_DIV)) |
| 3669 | fck = dispc_core_clk_rate(dispc); |
Tomi Valkeinen | 7c284e6 | 2013-03-05 16:32:08 +0200 | [diff] [blame] | 3670 | else |
| 3671 | fck = lck; |
| 3672 | |
| 3673 | if (fck < pck * min_fck_per_pck) |
| 3674 | continue; |
| 3675 | |
| 3676 | if (func(lckd, pckd, lck, pck, data)) |
| 3677 | return true; |
| 3678 | } |
| 3679 | } |
| 3680 | |
| 3681 | return false; |
| 3682 | } |
| 3683 | |
Laurent Pinchart | 8a7eda7 | 2018-02-13 14:00:43 +0200 | [diff] [blame] | 3684 | void dispc_mgr_set_clock_div(struct dispc_device *dispc, |
| 3685 | enum omap_channel channel, |
| 3686 | const struct dispc_clock_info *cinfo) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3687 | { |
| 3688 | DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div); |
| 3689 | DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div); |
| 3690 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3691 | dispc_mgr_set_lcd_divisor(dispc, channel, cinfo->lck_div, |
| 3692 | cinfo->pck_div); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3693 | } |
| 3694 | |
Laurent Pinchart | 8a7eda7 | 2018-02-13 14:00:43 +0200 | [diff] [blame] | 3695 | int dispc_mgr_get_clock_div(struct dispc_device *dispc, |
| 3696 | enum omap_channel channel, |
| 3697 | struct dispc_clock_info *cinfo) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3698 | { |
| 3699 | unsigned long fck; |
| 3700 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3701 | fck = dispc_fclk_rate(dispc); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3702 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3703 | cinfo->lck_div = REG_GET(dispc, DISPC_DIVISORo(channel), 23, 16); |
| 3704 | cinfo->pck_div = REG_GET(dispc, DISPC_DIVISORo(channel), 7, 0); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3705 | |
| 3706 | cinfo->lck = fck / cinfo->lck_div; |
| 3707 | cinfo->pck = cinfo->lck / cinfo->pck_div; |
| 3708 | |
| 3709 | return 0; |
| 3710 | } |
| 3711 | |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 3712 | static u32 dispc_read_irqstatus(struct dispc_device *dispc) |
Tomi Valkeinen | 4e0397c | 2012-10-10 15:13:14 +0300 | [diff] [blame] | 3713 | { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3714 | return dispc_read_reg(dispc, DISPC_IRQSTATUS); |
Tomi Valkeinen | 4e0397c | 2012-10-10 15:13:14 +0300 | [diff] [blame] | 3715 | } |
| 3716 | |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 3717 | static void dispc_clear_irqstatus(struct dispc_device *dispc, u32 mask) |
Tomi Valkeinen | 4e0397c | 2012-10-10 15:13:14 +0300 | [diff] [blame] | 3718 | { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3719 | dispc_write_reg(dispc, DISPC_IRQSTATUS, mask); |
Tomi Valkeinen | 4e0397c | 2012-10-10 15:13:14 +0300 | [diff] [blame] | 3720 | } |
| 3721 | |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 3722 | static void dispc_write_irqenable(struct dispc_device *dispc, u32 mask) |
Tomi Valkeinen | 4e0397c | 2012-10-10 15:13:14 +0300 | [diff] [blame] | 3723 | { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3724 | u32 old_mask = dispc_read_reg(dispc, DISPC_IRQENABLE); |
Tomi Valkeinen | 4e0397c | 2012-10-10 15:13:14 +0300 | [diff] [blame] | 3725 | |
| 3726 | /* clear the irqstatus for newly enabled irqs */ |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 3727 | dispc_clear_irqstatus(dispc, (mask ^ old_mask) & mask); |
Tomi Valkeinen | 4e0397c | 2012-10-10 15:13:14 +0300 | [diff] [blame] | 3728 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3729 | dispc_write_reg(dispc, DISPC_IRQENABLE, mask); |
Tomi Valkeinen | 2e953d8 | 2017-02-20 13:18:38 +0200 | [diff] [blame] | 3730 | |
| 3731 | /* flush posted write */ |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3732 | dispc_read_reg(dispc, DISPC_IRQENABLE); |
Tomi Valkeinen | 4e0397c | 2012-10-10 15:13:14 +0300 | [diff] [blame] | 3733 | } |
| 3734 | |
Laurent Pinchart | 8a7eda7 | 2018-02-13 14:00:43 +0200 | [diff] [blame] | 3735 | void dispc_enable_sidle(struct dispc_device *dispc) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3736 | { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3737 | /* SIDLEMODE: smart idle */ |
| 3738 | REG_FLD_MOD(dispc, DISPC_SYSCONFIG, 2, 4, 3); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3739 | } |
| 3740 | |
Laurent Pinchart | 8a7eda7 | 2018-02-13 14:00:43 +0200 | [diff] [blame] | 3741 | void dispc_disable_sidle(struct dispc_device *dispc) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3742 | { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3743 | REG_FLD_MOD(dispc, DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */ |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3744 | } |
| 3745 | |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 3746 | static u32 dispc_mgr_gamma_size(struct dispc_device *dispc, |
| 3747 | enum omap_channel channel) |
Jyri Sarha | acc3a23 | 2016-06-07 15:09:15 +0300 | [diff] [blame] | 3748 | { |
| 3749 | const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma; |
| 3750 | |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 3751 | if (!dispc->feat->has_gamma_table) |
Jyri Sarha | acc3a23 | 2016-06-07 15:09:15 +0300 | [diff] [blame] | 3752 | return 0; |
| 3753 | |
| 3754 | return gdesc->len; |
| 3755 | } |
Jyri Sarha | acc3a23 | 2016-06-07 15:09:15 +0300 | [diff] [blame] | 3756 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3757 | static void dispc_mgr_write_gamma_table(struct dispc_device *dispc, |
| 3758 | enum omap_channel channel) |
Jyri Sarha | acc3a23 | 2016-06-07 15:09:15 +0300 | [diff] [blame] | 3759 | { |
| 3760 | const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma; |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3761 | u32 *table = dispc->gamma_table[channel]; |
Jyri Sarha | acc3a23 | 2016-06-07 15:09:15 +0300 | [diff] [blame] | 3762 | unsigned int i; |
| 3763 | |
| 3764 | DSSDBG("%s: channel %d\n", __func__, channel); |
| 3765 | |
| 3766 | for (i = 0; i < gdesc->len; ++i) { |
| 3767 | u32 v = table[i]; |
| 3768 | |
| 3769 | if (gdesc->has_index) |
| 3770 | v |= i << 24; |
| 3771 | else if (i == 0) |
| 3772 | v |= 1 << 31; |
| 3773 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3774 | dispc_write_reg(dispc, gdesc->reg, v); |
Jyri Sarha | acc3a23 | 2016-06-07 15:09:15 +0300 | [diff] [blame] | 3775 | } |
| 3776 | } |
| 3777 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3778 | static void dispc_restore_gamma_tables(struct dispc_device *dispc) |
Jyri Sarha | acc3a23 | 2016-06-07 15:09:15 +0300 | [diff] [blame] | 3779 | { |
| 3780 | DSSDBG("%s()\n", __func__); |
| 3781 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3782 | if (!dispc->feat->has_gamma_table) |
Jyri Sarha | acc3a23 | 2016-06-07 15:09:15 +0300 | [diff] [blame] | 3783 | return; |
| 3784 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3785 | dispc_mgr_write_gamma_table(dispc, OMAP_DSS_CHANNEL_LCD); |
Jyri Sarha | acc3a23 | 2016-06-07 15:09:15 +0300 | [diff] [blame] | 3786 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3787 | dispc_mgr_write_gamma_table(dispc, OMAP_DSS_CHANNEL_DIGIT); |
Jyri Sarha | acc3a23 | 2016-06-07 15:09:15 +0300 | [diff] [blame] | 3788 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3789 | if (dispc_has_feature(dispc, FEAT_MGR_LCD2)) |
| 3790 | dispc_mgr_write_gamma_table(dispc, OMAP_DSS_CHANNEL_LCD2); |
Jyri Sarha | acc3a23 | 2016-06-07 15:09:15 +0300 | [diff] [blame] | 3791 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3792 | if (dispc_has_feature(dispc, FEAT_MGR_LCD3)) |
| 3793 | dispc_mgr_write_gamma_table(dispc, OMAP_DSS_CHANNEL_LCD3); |
Jyri Sarha | acc3a23 | 2016-06-07 15:09:15 +0300 | [diff] [blame] | 3794 | } |
| 3795 | |
| 3796 | static const struct drm_color_lut dispc_mgr_gamma_default_lut[] = { |
| 3797 | { .red = 0, .green = 0, .blue = 0, }, |
| 3798 | { .red = U16_MAX, .green = U16_MAX, .blue = U16_MAX, }, |
| 3799 | }; |
| 3800 | |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 3801 | static void dispc_mgr_set_gamma(struct dispc_device *dispc, |
| 3802 | enum omap_channel channel, |
| 3803 | const struct drm_color_lut *lut, |
| 3804 | unsigned int length) |
Jyri Sarha | acc3a23 | 2016-06-07 15:09:15 +0300 | [diff] [blame] | 3805 | { |
| 3806 | const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma; |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 3807 | u32 *table = dispc->gamma_table[channel]; |
Jyri Sarha | acc3a23 | 2016-06-07 15:09:15 +0300 | [diff] [blame] | 3808 | uint i; |
| 3809 | |
| 3810 | DSSDBG("%s: channel %d, lut len %u, hw len %u\n", __func__, |
| 3811 | channel, length, gdesc->len); |
| 3812 | |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 3813 | if (!dispc->feat->has_gamma_table) |
Jyri Sarha | acc3a23 | 2016-06-07 15:09:15 +0300 | [diff] [blame] | 3814 | return; |
| 3815 | |
| 3816 | if (lut == NULL || length < 2) { |
| 3817 | lut = dispc_mgr_gamma_default_lut; |
| 3818 | length = ARRAY_SIZE(dispc_mgr_gamma_default_lut); |
| 3819 | } |
| 3820 | |
| 3821 | for (i = 0; i < length - 1; ++i) { |
| 3822 | uint first = i * (gdesc->len - 1) / (length - 1); |
| 3823 | uint last = (i + 1) * (gdesc->len - 1) / (length - 1); |
| 3824 | uint w = last - first; |
| 3825 | u16 r, g, b; |
| 3826 | uint j; |
| 3827 | |
| 3828 | if (w == 0) |
| 3829 | continue; |
| 3830 | |
| 3831 | for (j = 0; j <= w; j++) { |
| 3832 | r = (lut[i].red * (w - j) + lut[i+1].red * j) / w; |
| 3833 | g = (lut[i].green * (w - j) + lut[i+1].green * j) / w; |
| 3834 | b = (lut[i].blue * (w - j) + lut[i+1].blue * j) / w; |
| 3835 | |
| 3836 | r >>= 16 - gdesc->bits; |
| 3837 | g >>= 16 - gdesc->bits; |
| 3838 | b >>= 16 - gdesc->bits; |
| 3839 | |
| 3840 | table[first + j] = (r << (gdesc->bits * 2)) | |
| 3841 | (g << gdesc->bits) | b; |
| 3842 | } |
| 3843 | } |
| 3844 | |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 3845 | if (dispc->is_enabled) |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3846 | dispc_mgr_write_gamma_table(dispc, channel); |
Jyri Sarha | acc3a23 | 2016-06-07 15:09:15 +0300 | [diff] [blame] | 3847 | } |
Jyri Sarha | acc3a23 | 2016-06-07 15:09:15 +0300 | [diff] [blame] | 3848 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3849 | static int dispc_init_gamma_tables(struct dispc_device *dispc) |
Jyri Sarha | acc3a23 | 2016-06-07 15:09:15 +0300 | [diff] [blame] | 3850 | { |
| 3851 | int channel; |
| 3852 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3853 | if (!dispc->feat->has_gamma_table) |
Jyri Sarha | acc3a23 | 2016-06-07 15:09:15 +0300 | [diff] [blame] | 3854 | return 0; |
| 3855 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3856 | for (channel = 0; channel < ARRAY_SIZE(dispc->gamma_table); channel++) { |
Jyri Sarha | acc3a23 | 2016-06-07 15:09:15 +0300 | [diff] [blame] | 3857 | const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma; |
| 3858 | u32 *gt; |
| 3859 | |
| 3860 | if (channel == OMAP_DSS_CHANNEL_LCD2 && |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3861 | !dispc_has_feature(dispc, FEAT_MGR_LCD2)) |
Jyri Sarha | acc3a23 | 2016-06-07 15:09:15 +0300 | [diff] [blame] | 3862 | continue; |
| 3863 | |
| 3864 | if (channel == OMAP_DSS_CHANNEL_LCD3 && |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3865 | !dispc_has_feature(dispc, FEAT_MGR_LCD3)) |
Jyri Sarha | acc3a23 | 2016-06-07 15:09:15 +0300 | [diff] [blame] | 3866 | continue; |
| 3867 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3868 | gt = devm_kmalloc_array(&dispc->pdev->dev, gdesc->len, |
| 3869 | sizeof(u32), GFP_KERNEL); |
Jyri Sarha | acc3a23 | 2016-06-07 15:09:15 +0300 | [diff] [blame] | 3870 | if (!gt) |
| 3871 | return -ENOMEM; |
| 3872 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3873 | dispc->gamma_table[channel] = gt; |
Jyri Sarha | acc3a23 | 2016-06-07 15:09:15 +0300 | [diff] [blame] | 3874 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3875 | dispc_mgr_set_gamma(dispc, channel, NULL, 0); |
Jyri Sarha | acc3a23 | 2016-06-07 15:09:15 +0300 | [diff] [blame] | 3876 | } |
| 3877 | return 0; |
| 3878 | } |
| 3879 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3880 | static void _omap_dispc_initial_config(struct dispc_device *dispc) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3881 | { |
| 3882 | u32 l; |
| 3883 | |
Murthy, Raghuveer | 0cf35df | 2011-03-03 09:28:00 -0600 | [diff] [blame] | 3884 | /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */ |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3885 | if (dispc_has_feature(dispc, FEAT_CORE_CLK_DIV)) { |
| 3886 | l = dispc_read_reg(dispc, DISPC_DIVISOR); |
Murthy, Raghuveer | 0cf35df | 2011-03-03 09:28:00 -0600 | [diff] [blame] | 3887 | /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */ |
| 3888 | l = FLD_MOD(l, 1, 0, 0); |
| 3889 | l = FLD_MOD(l, 1, 23, 16); |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3890 | dispc_write_reg(dispc, DISPC_DIVISOR, l); |
Tomi Valkeinen | 7b3926b | 2013-03-06 15:54:11 +0200 | [diff] [blame] | 3891 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3892 | dispc->core_clk_rate = dispc_fclk_rate(dispc); |
Murthy, Raghuveer | 0cf35df | 2011-03-03 09:28:00 -0600 | [diff] [blame] | 3893 | } |
| 3894 | |
Jyri Sarha | acc3a23 | 2016-06-07 15:09:15 +0300 | [diff] [blame] | 3895 | /* Use gamma table mode, instead of palette mode */ |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3896 | if (dispc->feat->has_gamma_table) |
| 3897 | REG_FLD_MOD(dispc, DISPC_CONFIG, 1, 3, 3); |
Jyri Sarha | acc3a23 | 2016-06-07 15:09:15 +0300 | [diff] [blame] | 3898 | |
| 3899 | /* For older DSS versions (FEAT_FUNCGATED) this enables |
| 3900 | * func-clock auto-gating. For newer versions |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3901 | * (dispc->feat->has_gamma_table) this enables tv-out gamma tables. |
Jyri Sarha | acc3a23 | 2016-06-07 15:09:15 +0300 | [diff] [blame] | 3902 | */ |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3903 | if (dispc_has_feature(dispc, FEAT_FUNCGATED) || |
| 3904 | dispc->feat->has_gamma_table) |
| 3905 | REG_FLD_MOD(dispc, DISPC_CONFIG, 1, 9, 9); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3906 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3907 | dispc_setup_color_conv_coef(dispc); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3908 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3909 | dispc_set_loadmode(dispc, OMAP_DSS_LOAD_FRAME_ONLY); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3910 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3911 | dispc_init_fifos(dispc); |
Tomi Valkeinen | 5ed8cf5 | 2011-06-21 09:35:36 +0300 | [diff] [blame] | 3912 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3913 | dispc_configure_burst_sizes(dispc); |
Archit Taneja | 5412870 | 2011-09-08 11:29:17 +0530 | [diff] [blame] | 3914 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3915 | dispc_ovl_enable_zorder_planes(dispc); |
Archit Taneja | d0df9a2 | 2013-03-26 19:15:25 +0530 | [diff] [blame] | 3916 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3917 | if (dispc->feat->mstandby_workaround) |
| 3918 | REG_FLD_MOD(dispc, DISPC_MSTANDBY_CTRL, 1, 0, 0); |
Tomi Valkeinen | c64aa3a | 2014-09-29 20:46:18 +0000 | [diff] [blame] | 3919 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 3920 | if (dispc_has_feature(dispc, FEAT_MFLAG)) |
| 3921 | dispc_init_mflag(dispc); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3922 | } |
| 3923 | |
Laurent Pinchart | 1ac0c89 | 2017-08-05 01:44:14 +0300 | [diff] [blame] | 3924 | static const enum dispc_feature_id omap2_dispc_features_list[] = { |
| 3925 | FEAT_LCDENABLEPOL, |
| 3926 | FEAT_LCDENABLESIGNAL, |
| 3927 | FEAT_PCKFREEENABLE, |
| 3928 | FEAT_FUNCGATED, |
| 3929 | FEAT_ROWREPEATENABLE, |
| 3930 | FEAT_RESIZECONF, |
| 3931 | }; |
| 3932 | |
| 3933 | static const enum dispc_feature_id omap3_dispc_features_list[] = { |
| 3934 | FEAT_LCDENABLEPOL, |
| 3935 | FEAT_LCDENABLESIGNAL, |
| 3936 | FEAT_PCKFREEENABLE, |
| 3937 | FEAT_FUNCGATED, |
| 3938 | FEAT_LINEBUFFERSPLIT, |
| 3939 | FEAT_ROWREPEATENABLE, |
| 3940 | FEAT_RESIZECONF, |
| 3941 | FEAT_CPR, |
| 3942 | FEAT_PRELOAD, |
| 3943 | FEAT_FIR_COEF_V, |
| 3944 | FEAT_ALPHA_FIXED_ZORDER, |
| 3945 | FEAT_FIFO_MERGE, |
| 3946 | FEAT_OMAP3_DSI_FIFO_BUG, |
| 3947 | }; |
| 3948 | |
| 3949 | static const enum dispc_feature_id am43xx_dispc_features_list[] = { |
| 3950 | FEAT_LCDENABLEPOL, |
| 3951 | FEAT_LCDENABLESIGNAL, |
| 3952 | FEAT_PCKFREEENABLE, |
| 3953 | FEAT_FUNCGATED, |
| 3954 | FEAT_LINEBUFFERSPLIT, |
| 3955 | FEAT_ROWREPEATENABLE, |
| 3956 | FEAT_RESIZECONF, |
| 3957 | FEAT_CPR, |
| 3958 | FEAT_PRELOAD, |
| 3959 | FEAT_FIR_COEF_V, |
| 3960 | FEAT_ALPHA_FIXED_ZORDER, |
| 3961 | FEAT_FIFO_MERGE, |
| 3962 | }; |
| 3963 | |
| 3964 | static const enum dispc_feature_id omap4_dispc_features_list[] = { |
| 3965 | FEAT_MGR_LCD2, |
| 3966 | FEAT_CORE_CLK_DIV, |
| 3967 | FEAT_HANDLE_UV_SEPARATE, |
| 3968 | FEAT_ATTR2, |
| 3969 | FEAT_CPR, |
| 3970 | FEAT_PRELOAD, |
| 3971 | FEAT_FIR_COEF_V, |
| 3972 | FEAT_ALPHA_FREE_ZORDER, |
| 3973 | FEAT_FIFO_MERGE, |
| 3974 | FEAT_BURST_2D, |
| 3975 | }; |
| 3976 | |
| 3977 | static const enum dispc_feature_id omap5_dispc_features_list[] = { |
| 3978 | FEAT_MGR_LCD2, |
| 3979 | FEAT_MGR_LCD3, |
| 3980 | FEAT_CORE_CLK_DIV, |
| 3981 | FEAT_HANDLE_UV_SEPARATE, |
| 3982 | FEAT_ATTR2, |
| 3983 | FEAT_CPR, |
| 3984 | FEAT_PRELOAD, |
| 3985 | FEAT_FIR_COEF_V, |
| 3986 | FEAT_ALPHA_FREE_ZORDER, |
| 3987 | FEAT_FIFO_MERGE, |
| 3988 | FEAT_BURST_2D, |
| 3989 | FEAT_MFLAG, |
| 3990 | }; |
| 3991 | |
Laurent Pinchart | 38dc070 | 2017-08-05 01:44:08 +0300 | [diff] [blame] | 3992 | static const struct dss_reg_field omap2_dispc_reg_fields[] = { |
| 3993 | [FEAT_REG_FIRHINC] = { 11, 0 }, |
| 3994 | [FEAT_REG_FIRVINC] = { 27, 16 }, |
| 3995 | [FEAT_REG_FIFOLOWTHRESHOLD] = { 8, 0 }, |
| 3996 | [FEAT_REG_FIFOHIGHTHRESHOLD] = { 24, 16 }, |
| 3997 | [FEAT_REG_FIFOSIZE] = { 8, 0 }, |
| 3998 | [FEAT_REG_HORIZONTALACCU] = { 9, 0 }, |
| 3999 | [FEAT_REG_VERTICALACCU] = { 25, 16 }, |
| 4000 | }; |
| 4001 | |
| 4002 | static const struct dss_reg_field omap3_dispc_reg_fields[] = { |
| 4003 | [FEAT_REG_FIRHINC] = { 12, 0 }, |
| 4004 | [FEAT_REG_FIRVINC] = { 28, 16 }, |
| 4005 | [FEAT_REG_FIFOLOWTHRESHOLD] = { 11, 0 }, |
| 4006 | [FEAT_REG_FIFOHIGHTHRESHOLD] = { 27, 16 }, |
| 4007 | [FEAT_REG_FIFOSIZE] = { 10, 0 }, |
| 4008 | [FEAT_REG_HORIZONTALACCU] = { 9, 0 }, |
| 4009 | [FEAT_REG_VERTICALACCU] = { 25, 16 }, |
| 4010 | }; |
| 4011 | |
| 4012 | static const struct dss_reg_field omap4_dispc_reg_fields[] = { |
| 4013 | [FEAT_REG_FIRHINC] = { 12, 0 }, |
| 4014 | [FEAT_REG_FIRVINC] = { 28, 16 }, |
| 4015 | [FEAT_REG_FIFOLOWTHRESHOLD] = { 15, 0 }, |
| 4016 | [FEAT_REG_FIFOHIGHTHRESHOLD] = { 31, 16 }, |
| 4017 | [FEAT_REG_FIFOSIZE] = { 15, 0 }, |
| 4018 | [FEAT_REG_HORIZONTALACCU] = { 10, 0 }, |
| 4019 | [FEAT_REG_VERTICALACCU] = { 26, 16 }, |
| 4020 | }; |
| 4021 | |
Laurent Pinchart | fcd4188 | 2017-08-05 01:44:05 +0300 | [diff] [blame] | 4022 | static const enum omap_overlay_caps omap2_dispc_overlay_caps[] = { |
| 4023 | /* OMAP_DSS_GFX */ |
| 4024 | OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION, |
| 4025 | |
| 4026 | /* OMAP_DSS_VIDEO1 */ |
| 4027 | OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_POS | |
| 4028 | OMAP_DSS_OVL_CAP_REPLICATION, |
| 4029 | |
| 4030 | /* OMAP_DSS_VIDEO2 */ |
| 4031 | OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_POS | |
| 4032 | OMAP_DSS_OVL_CAP_REPLICATION, |
| 4033 | }; |
| 4034 | |
| 4035 | static const enum omap_overlay_caps omap3430_dispc_overlay_caps[] = { |
| 4036 | /* OMAP_DSS_GFX */ |
| 4037 | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA | OMAP_DSS_OVL_CAP_POS | |
| 4038 | OMAP_DSS_OVL_CAP_REPLICATION, |
| 4039 | |
| 4040 | /* OMAP_DSS_VIDEO1 */ |
| 4041 | OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_POS | |
| 4042 | OMAP_DSS_OVL_CAP_REPLICATION, |
| 4043 | |
| 4044 | /* OMAP_DSS_VIDEO2 */ |
| 4045 | OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA | |
| 4046 | OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION, |
| 4047 | }; |
| 4048 | |
| 4049 | static const enum omap_overlay_caps omap3630_dispc_overlay_caps[] = { |
| 4050 | /* OMAP_DSS_GFX */ |
| 4051 | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA | |
| 4052 | OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION, |
| 4053 | |
| 4054 | /* OMAP_DSS_VIDEO1 */ |
| 4055 | OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_POS | |
| 4056 | OMAP_DSS_OVL_CAP_REPLICATION, |
| 4057 | |
| 4058 | /* OMAP_DSS_VIDEO2 */ |
| 4059 | OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA | |
| 4060 | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA | OMAP_DSS_OVL_CAP_POS | |
| 4061 | OMAP_DSS_OVL_CAP_REPLICATION, |
| 4062 | }; |
| 4063 | |
| 4064 | static const enum omap_overlay_caps omap4_dispc_overlay_caps[] = { |
| 4065 | /* OMAP_DSS_GFX */ |
| 4066 | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA | |
| 4067 | OMAP_DSS_OVL_CAP_ZORDER | OMAP_DSS_OVL_CAP_POS | |
| 4068 | OMAP_DSS_OVL_CAP_REPLICATION, |
| 4069 | |
| 4070 | /* OMAP_DSS_VIDEO1 */ |
| 4071 | OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA | |
| 4072 | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA | OMAP_DSS_OVL_CAP_ZORDER | |
| 4073 | OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION, |
| 4074 | |
| 4075 | /* OMAP_DSS_VIDEO2 */ |
| 4076 | OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA | |
| 4077 | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA | OMAP_DSS_OVL_CAP_ZORDER | |
| 4078 | OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION, |
| 4079 | |
| 4080 | /* OMAP_DSS_VIDEO3 */ |
| 4081 | OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA | |
| 4082 | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA | OMAP_DSS_OVL_CAP_ZORDER | |
| 4083 | OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION, |
| 4084 | }; |
| 4085 | |
Laurent Pinchart | 94f96ad | 2017-08-05 01:44:04 +0300 | [diff] [blame] | 4086 | #define COLOR_ARRAY(arr...) (const u32[]) { arr, 0 } |
| 4087 | |
| 4088 | static const u32 *omap2_dispc_supported_color_modes[] = { |
| 4089 | |
| 4090 | /* OMAP_DSS_GFX */ |
| 4091 | COLOR_ARRAY( |
| 4092 | DRM_FORMAT_RGBX4444, DRM_FORMAT_RGB565, |
| 4093 | DRM_FORMAT_XRGB8888, DRM_FORMAT_RGB888), |
| 4094 | |
| 4095 | /* OMAP_DSS_VIDEO1 */ |
| 4096 | COLOR_ARRAY( |
| 4097 | DRM_FORMAT_RGB565, DRM_FORMAT_XRGB8888, |
| 4098 | DRM_FORMAT_RGB888, DRM_FORMAT_YUYV, |
| 4099 | DRM_FORMAT_UYVY), |
| 4100 | |
| 4101 | /* OMAP_DSS_VIDEO2 */ |
| 4102 | COLOR_ARRAY( |
| 4103 | DRM_FORMAT_RGB565, DRM_FORMAT_XRGB8888, |
| 4104 | DRM_FORMAT_RGB888, DRM_FORMAT_YUYV, |
| 4105 | DRM_FORMAT_UYVY), |
| 4106 | }; |
| 4107 | |
| 4108 | static const u32 *omap3_dispc_supported_color_modes[] = { |
| 4109 | /* OMAP_DSS_GFX */ |
| 4110 | COLOR_ARRAY( |
| 4111 | DRM_FORMAT_RGBX4444, DRM_FORMAT_ARGB4444, |
| 4112 | DRM_FORMAT_RGB565, DRM_FORMAT_XRGB8888, |
| 4113 | DRM_FORMAT_RGB888, DRM_FORMAT_ARGB8888, |
| 4114 | DRM_FORMAT_RGBA8888, DRM_FORMAT_RGBX8888), |
| 4115 | |
| 4116 | /* OMAP_DSS_VIDEO1 */ |
| 4117 | COLOR_ARRAY( |
| 4118 | DRM_FORMAT_XRGB8888, DRM_FORMAT_RGB888, |
| 4119 | DRM_FORMAT_RGBX4444, DRM_FORMAT_RGB565, |
| 4120 | DRM_FORMAT_YUYV, DRM_FORMAT_UYVY), |
| 4121 | |
| 4122 | /* OMAP_DSS_VIDEO2 */ |
| 4123 | COLOR_ARRAY( |
| 4124 | DRM_FORMAT_RGBX4444, DRM_FORMAT_ARGB4444, |
| 4125 | DRM_FORMAT_RGB565, DRM_FORMAT_XRGB8888, |
| 4126 | DRM_FORMAT_RGB888, DRM_FORMAT_YUYV, |
| 4127 | DRM_FORMAT_UYVY, DRM_FORMAT_ARGB8888, |
| 4128 | DRM_FORMAT_RGBA8888, DRM_FORMAT_RGBX8888), |
| 4129 | }; |
| 4130 | |
| 4131 | static const u32 *omap4_dispc_supported_color_modes[] = { |
| 4132 | /* OMAP_DSS_GFX */ |
| 4133 | COLOR_ARRAY( |
| 4134 | DRM_FORMAT_RGBX4444, DRM_FORMAT_ARGB4444, |
| 4135 | DRM_FORMAT_RGB565, DRM_FORMAT_XRGB8888, |
| 4136 | DRM_FORMAT_RGB888, DRM_FORMAT_ARGB8888, |
| 4137 | DRM_FORMAT_RGBA8888, DRM_FORMAT_RGBX8888, |
| 4138 | DRM_FORMAT_ARGB1555, DRM_FORMAT_XRGB4444, |
| 4139 | DRM_FORMAT_RGBA4444, DRM_FORMAT_XRGB1555), |
| 4140 | |
| 4141 | /* OMAP_DSS_VIDEO1 */ |
| 4142 | COLOR_ARRAY( |
| 4143 | DRM_FORMAT_RGB565, DRM_FORMAT_RGBX4444, |
| 4144 | DRM_FORMAT_YUYV, DRM_FORMAT_ARGB1555, |
| 4145 | DRM_FORMAT_RGBA8888, DRM_FORMAT_NV12, |
| 4146 | DRM_FORMAT_RGBA4444, DRM_FORMAT_XRGB8888, |
| 4147 | DRM_FORMAT_RGB888, DRM_FORMAT_UYVY, |
| 4148 | DRM_FORMAT_ARGB4444, DRM_FORMAT_XRGB1555, |
| 4149 | DRM_FORMAT_ARGB8888, DRM_FORMAT_XRGB4444, |
| 4150 | DRM_FORMAT_RGBX8888), |
| 4151 | |
| 4152 | /* OMAP_DSS_VIDEO2 */ |
| 4153 | COLOR_ARRAY( |
| 4154 | DRM_FORMAT_RGB565, DRM_FORMAT_RGBX4444, |
| 4155 | DRM_FORMAT_YUYV, DRM_FORMAT_ARGB1555, |
| 4156 | DRM_FORMAT_RGBA8888, DRM_FORMAT_NV12, |
| 4157 | DRM_FORMAT_RGBA4444, DRM_FORMAT_XRGB8888, |
| 4158 | DRM_FORMAT_RGB888, DRM_FORMAT_UYVY, |
| 4159 | DRM_FORMAT_ARGB4444, DRM_FORMAT_XRGB1555, |
| 4160 | DRM_FORMAT_ARGB8888, DRM_FORMAT_XRGB4444, |
| 4161 | DRM_FORMAT_RGBX8888), |
| 4162 | |
| 4163 | /* OMAP_DSS_VIDEO3 */ |
| 4164 | COLOR_ARRAY( |
| 4165 | DRM_FORMAT_RGB565, DRM_FORMAT_RGBX4444, |
| 4166 | DRM_FORMAT_YUYV, DRM_FORMAT_ARGB1555, |
| 4167 | DRM_FORMAT_RGBA8888, DRM_FORMAT_NV12, |
| 4168 | DRM_FORMAT_RGBA4444, DRM_FORMAT_XRGB8888, |
| 4169 | DRM_FORMAT_RGB888, DRM_FORMAT_UYVY, |
| 4170 | DRM_FORMAT_ARGB4444, DRM_FORMAT_XRGB1555, |
| 4171 | DRM_FORMAT_ARGB8888, DRM_FORMAT_XRGB4444, |
| 4172 | DRM_FORMAT_RGBX8888), |
| 4173 | |
| 4174 | /* OMAP_DSS_WB */ |
| 4175 | COLOR_ARRAY( |
| 4176 | DRM_FORMAT_RGB565, DRM_FORMAT_RGBX4444, |
| 4177 | DRM_FORMAT_YUYV, DRM_FORMAT_ARGB1555, |
| 4178 | DRM_FORMAT_RGBA8888, DRM_FORMAT_NV12, |
| 4179 | DRM_FORMAT_RGBA4444, DRM_FORMAT_XRGB8888, |
| 4180 | DRM_FORMAT_RGB888, DRM_FORMAT_UYVY, |
| 4181 | DRM_FORMAT_ARGB4444, DRM_FORMAT_XRGB1555, |
| 4182 | DRM_FORMAT_ARGB8888, DRM_FORMAT_XRGB4444, |
| 4183 | DRM_FORMAT_RGBX8888), |
| 4184 | }; |
| 4185 | |
Tomi Valkeinen | ede9269 | 2015-06-04 14:12:16 +0300 | [diff] [blame] | 4186 | static const struct dispc_features omap24xx_dispc_feats = { |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 4187 | .sw_start = 5, |
| 4188 | .fp_start = 15, |
| 4189 | .bp_start = 27, |
| 4190 | .sw_max = 64, |
| 4191 | .vp_max = 255, |
| 4192 | .hp_max = 256, |
Archit Taneja | 33b8992 | 2012-11-14 13:50:15 +0530 | [diff] [blame] | 4193 | .mgr_width_start = 10, |
| 4194 | .mgr_height_start = 26, |
| 4195 | .mgr_width_max = 2048, |
| 4196 | .mgr_height_max = 2048, |
Archit Taneja | ca5ca69 | 2013-03-26 19:15:22 +0530 | [diff] [blame] | 4197 | .max_lcd_pclk = 66500000, |
Laurent Pinchart | c4ff6ea | 2017-08-05 01:44:16 +0300 | [diff] [blame] | 4198 | .max_downscale = 2, |
| 4199 | /* |
| 4200 | * Assume the line width buffer to be 768 pixels as OMAP2 DISPC scaler |
| 4201 | * cannot scale an image width larger than 768. |
| 4202 | */ |
| 4203 | .max_line_width = 768, |
| 4204 | .min_pcd = 2, |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 4205 | .calc_scaling = dispc_ovl_calc_scaling_24xx, |
| 4206 | .calc_core_clk = calc_core_clk_24xx, |
Tomi Valkeinen | 42a6961 | 2012-08-22 16:56:57 +0300 | [diff] [blame] | 4207 | .num_fifos = 3, |
Laurent Pinchart | 1ac0c89 | 2017-08-05 01:44:14 +0300 | [diff] [blame] | 4208 | .features = omap2_dispc_features_list, |
| 4209 | .num_features = ARRAY_SIZE(omap2_dispc_features_list), |
Laurent Pinchart | 38dc070 | 2017-08-05 01:44:08 +0300 | [diff] [blame] | 4210 | .reg_fields = omap2_dispc_reg_fields, |
| 4211 | .num_reg_fields = ARRAY_SIZE(omap2_dispc_reg_fields), |
Laurent Pinchart | fcd4188 | 2017-08-05 01:44:05 +0300 | [diff] [blame] | 4212 | .overlay_caps = omap2_dispc_overlay_caps, |
Laurent Pinchart | 94f96ad | 2017-08-05 01:44:04 +0300 | [diff] [blame] | 4213 | .supported_color_modes = omap2_dispc_supported_color_modes, |
Laurent Pinchart | acf591c | 2017-08-05 01:44:06 +0300 | [diff] [blame] | 4214 | .num_mgrs = 2, |
| 4215 | .num_ovls = 3, |
Laurent Pinchart | 2855047 | 2017-08-05 01:44:03 +0300 | [diff] [blame] | 4216 | .buffer_size_unit = 1, |
| 4217 | .burst_size_unit = 8, |
Tomi Valkeinen | cffa947 | 2012-11-08 10:01:33 +0200 | [diff] [blame] | 4218 | .no_framedone_tv = true, |
Archit Taneja | 8bc6555 | 2013-12-17 16:40:21 +0530 | [diff] [blame] | 4219 | .set_max_preload = false, |
Tomi Valkeinen | f2aee31 | 2015-04-10 12:48:34 +0300 | [diff] [blame] | 4220 | .last_pixel_inc_missing = true, |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 4221 | }; |
| 4222 | |
Tomi Valkeinen | ede9269 | 2015-06-04 14:12:16 +0300 | [diff] [blame] | 4223 | static const struct dispc_features omap34xx_rev1_0_dispc_feats = { |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 4224 | .sw_start = 5, |
| 4225 | .fp_start = 15, |
| 4226 | .bp_start = 27, |
| 4227 | .sw_max = 64, |
| 4228 | .vp_max = 255, |
| 4229 | .hp_max = 256, |
Archit Taneja | 33b8992 | 2012-11-14 13:50:15 +0530 | [diff] [blame] | 4230 | .mgr_width_start = 10, |
| 4231 | .mgr_height_start = 26, |
| 4232 | .mgr_width_max = 2048, |
| 4233 | .mgr_height_max = 2048, |
Archit Taneja | ca5ca69 | 2013-03-26 19:15:22 +0530 | [diff] [blame] | 4234 | .max_lcd_pclk = 173000000, |
| 4235 | .max_tv_pclk = 59000000, |
Laurent Pinchart | c4ff6ea | 2017-08-05 01:44:16 +0300 | [diff] [blame] | 4236 | .max_downscale = 4, |
| 4237 | .max_line_width = 1024, |
| 4238 | .min_pcd = 1, |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 4239 | .calc_scaling = dispc_ovl_calc_scaling_34xx, |
| 4240 | .calc_core_clk = calc_core_clk_34xx, |
Tomi Valkeinen | 42a6961 | 2012-08-22 16:56:57 +0300 | [diff] [blame] | 4241 | .num_fifos = 3, |
Laurent Pinchart | 1ac0c89 | 2017-08-05 01:44:14 +0300 | [diff] [blame] | 4242 | .features = omap3_dispc_features_list, |
| 4243 | .num_features = ARRAY_SIZE(omap3_dispc_features_list), |
Laurent Pinchart | 38dc070 | 2017-08-05 01:44:08 +0300 | [diff] [blame] | 4244 | .reg_fields = omap3_dispc_reg_fields, |
| 4245 | .num_reg_fields = ARRAY_SIZE(omap3_dispc_reg_fields), |
Laurent Pinchart | fcd4188 | 2017-08-05 01:44:05 +0300 | [diff] [blame] | 4246 | .overlay_caps = omap3430_dispc_overlay_caps, |
Laurent Pinchart | 94f96ad | 2017-08-05 01:44:04 +0300 | [diff] [blame] | 4247 | .supported_color_modes = omap3_dispc_supported_color_modes, |
Laurent Pinchart | acf591c | 2017-08-05 01:44:06 +0300 | [diff] [blame] | 4248 | .num_mgrs = 2, |
| 4249 | .num_ovls = 3, |
Laurent Pinchart | 2855047 | 2017-08-05 01:44:03 +0300 | [diff] [blame] | 4250 | .buffer_size_unit = 1, |
| 4251 | .burst_size_unit = 8, |
Tomi Valkeinen | cffa947 | 2012-11-08 10:01:33 +0200 | [diff] [blame] | 4252 | .no_framedone_tv = true, |
Archit Taneja | 8bc6555 | 2013-12-17 16:40:21 +0530 | [diff] [blame] | 4253 | .set_max_preload = false, |
Tomi Valkeinen | f2aee31 | 2015-04-10 12:48:34 +0300 | [diff] [blame] | 4254 | .last_pixel_inc_missing = true, |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 4255 | }; |
| 4256 | |
Tomi Valkeinen | ede9269 | 2015-06-04 14:12:16 +0300 | [diff] [blame] | 4257 | static const struct dispc_features omap34xx_rev3_0_dispc_feats = { |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 4258 | .sw_start = 7, |
| 4259 | .fp_start = 19, |
| 4260 | .bp_start = 31, |
| 4261 | .sw_max = 256, |
| 4262 | .vp_max = 4095, |
| 4263 | .hp_max = 4096, |
Archit Taneja | 33b8992 | 2012-11-14 13:50:15 +0530 | [diff] [blame] | 4264 | .mgr_width_start = 10, |
| 4265 | .mgr_height_start = 26, |
| 4266 | .mgr_width_max = 2048, |
| 4267 | .mgr_height_max = 2048, |
Archit Taneja | ca5ca69 | 2013-03-26 19:15:22 +0530 | [diff] [blame] | 4268 | .max_lcd_pclk = 173000000, |
| 4269 | .max_tv_pclk = 59000000, |
Laurent Pinchart | c4ff6ea | 2017-08-05 01:44:16 +0300 | [diff] [blame] | 4270 | .max_downscale = 4, |
| 4271 | .max_line_width = 1024, |
| 4272 | .min_pcd = 1, |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 4273 | .calc_scaling = dispc_ovl_calc_scaling_34xx, |
| 4274 | .calc_core_clk = calc_core_clk_34xx, |
Tomi Valkeinen | 42a6961 | 2012-08-22 16:56:57 +0300 | [diff] [blame] | 4275 | .num_fifos = 3, |
Laurent Pinchart | 1ac0c89 | 2017-08-05 01:44:14 +0300 | [diff] [blame] | 4276 | .features = omap3_dispc_features_list, |
| 4277 | .num_features = ARRAY_SIZE(omap3_dispc_features_list), |
Laurent Pinchart | 38dc070 | 2017-08-05 01:44:08 +0300 | [diff] [blame] | 4278 | .reg_fields = omap3_dispc_reg_fields, |
| 4279 | .num_reg_fields = ARRAY_SIZE(omap3_dispc_reg_fields), |
Laurent Pinchart | fcd4188 | 2017-08-05 01:44:05 +0300 | [diff] [blame] | 4280 | .overlay_caps = omap3430_dispc_overlay_caps, |
| 4281 | .supported_color_modes = omap3_dispc_supported_color_modes, |
Laurent Pinchart | acf591c | 2017-08-05 01:44:06 +0300 | [diff] [blame] | 4282 | .num_mgrs = 2, |
| 4283 | .num_ovls = 3, |
Laurent Pinchart | fcd4188 | 2017-08-05 01:44:05 +0300 | [diff] [blame] | 4284 | .buffer_size_unit = 1, |
| 4285 | .burst_size_unit = 8, |
| 4286 | .no_framedone_tv = true, |
| 4287 | .set_max_preload = false, |
| 4288 | .last_pixel_inc_missing = true, |
| 4289 | }; |
| 4290 | |
| 4291 | static const struct dispc_features omap36xx_dispc_feats = { |
| 4292 | .sw_start = 7, |
| 4293 | .fp_start = 19, |
| 4294 | .bp_start = 31, |
| 4295 | .sw_max = 256, |
| 4296 | .vp_max = 4095, |
| 4297 | .hp_max = 4096, |
| 4298 | .mgr_width_start = 10, |
| 4299 | .mgr_height_start = 26, |
| 4300 | .mgr_width_max = 2048, |
| 4301 | .mgr_height_max = 2048, |
| 4302 | .max_lcd_pclk = 173000000, |
| 4303 | .max_tv_pclk = 59000000, |
Laurent Pinchart | c4ff6ea | 2017-08-05 01:44:16 +0300 | [diff] [blame] | 4304 | .max_downscale = 4, |
| 4305 | .max_line_width = 1024, |
| 4306 | .min_pcd = 1, |
Laurent Pinchart | fcd4188 | 2017-08-05 01:44:05 +0300 | [diff] [blame] | 4307 | .calc_scaling = dispc_ovl_calc_scaling_34xx, |
| 4308 | .calc_core_clk = calc_core_clk_34xx, |
| 4309 | .num_fifos = 3, |
Laurent Pinchart | 1ac0c89 | 2017-08-05 01:44:14 +0300 | [diff] [blame] | 4310 | .features = omap3_dispc_features_list, |
| 4311 | .num_features = ARRAY_SIZE(omap3_dispc_features_list), |
Laurent Pinchart | 38dc070 | 2017-08-05 01:44:08 +0300 | [diff] [blame] | 4312 | .reg_fields = omap3_dispc_reg_fields, |
| 4313 | .num_reg_fields = ARRAY_SIZE(omap3_dispc_reg_fields), |
Laurent Pinchart | fcd4188 | 2017-08-05 01:44:05 +0300 | [diff] [blame] | 4314 | .overlay_caps = omap3630_dispc_overlay_caps, |
Laurent Pinchart | 94f96ad | 2017-08-05 01:44:04 +0300 | [diff] [blame] | 4315 | .supported_color_modes = omap3_dispc_supported_color_modes, |
Laurent Pinchart | acf591c | 2017-08-05 01:44:06 +0300 | [diff] [blame] | 4316 | .num_mgrs = 2, |
| 4317 | .num_ovls = 3, |
| 4318 | .buffer_size_unit = 1, |
| 4319 | .burst_size_unit = 8, |
| 4320 | .no_framedone_tv = true, |
| 4321 | .set_max_preload = false, |
| 4322 | .last_pixel_inc_missing = true, |
| 4323 | }; |
| 4324 | |
| 4325 | static const struct dispc_features am43xx_dispc_feats = { |
| 4326 | .sw_start = 7, |
| 4327 | .fp_start = 19, |
| 4328 | .bp_start = 31, |
| 4329 | .sw_max = 256, |
| 4330 | .vp_max = 4095, |
| 4331 | .hp_max = 4096, |
| 4332 | .mgr_width_start = 10, |
| 4333 | .mgr_height_start = 26, |
| 4334 | .mgr_width_max = 2048, |
| 4335 | .mgr_height_max = 2048, |
| 4336 | .max_lcd_pclk = 173000000, |
| 4337 | .max_tv_pclk = 59000000, |
Laurent Pinchart | c4ff6ea | 2017-08-05 01:44:16 +0300 | [diff] [blame] | 4338 | .max_downscale = 4, |
| 4339 | .max_line_width = 1024, |
| 4340 | .min_pcd = 1, |
Laurent Pinchart | acf591c | 2017-08-05 01:44:06 +0300 | [diff] [blame] | 4341 | .calc_scaling = dispc_ovl_calc_scaling_34xx, |
| 4342 | .calc_core_clk = calc_core_clk_34xx, |
| 4343 | .num_fifos = 3, |
Laurent Pinchart | 1ac0c89 | 2017-08-05 01:44:14 +0300 | [diff] [blame] | 4344 | .features = am43xx_dispc_features_list, |
| 4345 | .num_features = ARRAY_SIZE(am43xx_dispc_features_list), |
Laurent Pinchart | 38dc070 | 2017-08-05 01:44:08 +0300 | [diff] [blame] | 4346 | .reg_fields = omap3_dispc_reg_fields, |
| 4347 | .num_reg_fields = ARRAY_SIZE(omap3_dispc_reg_fields), |
Laurent Pinchart | acf591c | 2017-08-05 01:44:06 +0300 | [diff] [blame] | 4348 | .overlay_caps = omap3430_dispc_overlay_caps, |
| 4349 | .supported_color_modes = omap3_dispc_supported_color_modes, |
| 4350 | .num_mgrs = 1, |
| 4351 | .num_ovls = 3, |
Laurent Pinchart | 2855047 | 2017-08-05 01:44:03 +0300 | [diff] [blame] | 4352 | .buffer_size_unit = 1, |
| 4353 | .burst_size_unit = 8, |
Tomi Valkeinen | cffa947 | 2012-11-08 10:01:33 +0200 | [diff] [blame] | 4354 | .no_framedone_tv = true, |
Archit Taneja | 8bc6555 | 2013-12-17 16:40:21 +0530 | [diff] [blame] | 4355 | .set_max_preload = false, |
Tomi Valkeinen | f2aee31 | 2015-04-10 12:48:34 +0300 | [diff] [blame] | 4356 | .last_pixel_inc_missing = true, |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 4357 | }; |
| 4358 | |
Tomi Valkeinen | ede9269 | 2015-06-04 14:12:16 +0300 | [diff] [blame] | 4359 | static const struct dispc_features omap44xx_dispc_feats = { |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 4360 | .sw_start = 7, |
| 4361 | .fp_start = 19, |
| 4362 | .bp_start = 31, |
| 4363 | .sw_max = 256, |
| 4364 | .vp_max = 4095, |
| 4365 | .hp_max = 4096, |
Archit Taneja | 33b8992 | 2012-11-14 13:50:15 +0530 | [diff] [blame] | 4366 | .mgr_width_start = 10, |
| 4367 | .mgr_height_start = 26, |
| 4368 | .mgr_width_max = 2048, |
| 4369 | .mgr_height_max = 2048, |
Archit Taneja | ca5ca69 | 2013-03-26 19:15:22 +0530 | [diff] [blame] | 4370 | .max_lcd_pclk = 170000000, |
| 4371 | .max_tv_pclk = 185625000, |
Laurent Pinchart | c4ff6ea | 2017-08-05 01:44:16 +0300 | [diff] [blame] | 4372 | .max_downscale = 4, |
| 4373 | .max_line_width = 2048, |
| 4374 | .min_pcd = 1, |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 4375 | .calc_scaling = dispc_ovl_calc_scaling_44xx, |
| 4376 | .calc_core_clk = calc_core_clk_44xx, |
Tomi Valkeinen | 42a6961 | 2012-08-22 16:56:57 +0300 | [diff] [blame] | 4377 | .num_fifos = 5, |
Laurent Pinchart | 1ac0c89 | 2017-08-05 01:44:14 +0300 | [diff] [blame] | 4378 | .features = omap4_dispc_features_list, |
| 4379 | .num_features = ARRAY_SIZE(omap4_dispc_features_list), |
Laurent Pinchart | 38dc070 | 2017-08-05 01:44:08 +0300 | [diff] [blame] | 4380 | .reg_fields = omap4_dispc_reg_fields, |
| 4381 | .num_reg_fields = ARRAY_SIZE(omap4_dispc_reg_fields), |
Laurent Pinchart | fcd4188 | 2017-08-05 01:44:05 +0300 | [diff] [blame] | 4382 | .overlay_caps = omap4_dispc_overlay_caps, |
Laurent Pinchart | 94f96ad | 2017-08-05 01:44:04 +0300 | [diff] [blame] | 4383 | .supported_color_modes = omap4_dispc_supported_color_modes, |
Laurent Pinchart | acf591c | 2017-08-05 01:44:06 +0300 | [diff] [blame] | 4384 | .num_mgrs = 3, |
| 4385 | .num_ovls = 4, |
Laurent Pinchart | 2855047 | 2017-08-05 01:44:03 +0300 | [diff] [blame] | 4386 | .buffer_size_unit = 16, |
| 4387 | .burst_size_unit = 16, |
Tomi Valkeinen | 66a0f9e | 2012-08-22 16:57:02 +0300 | [diff] [blame] | 4388 | .gfx_fifo_workaround = true, |
Archit Taneja | 8bc6555 | 2013-12-17 16:40:21 +0530 | [diff] [blame] | 4389 | .set_max_preload = true, |
Tomi Valkeinen | e5f8091 | 2015-10-21 13:08:59 +0300 | [diff] [blame] | 4390 | .supports_sync_align = true, |
Tomi Valkeinen | 20efbc3 | 2015-11-04 17:10:44 +0200 | [diff] [blame] | 4391 | .has_writeback = true, |
Tomi Valkeinen | 3a38ed53 | 2016-01-13 18:41:31 +0200 | [diff] [blame] | 4392 | .supports_double_pixel = true, |
Tomi Valkeinen | b7536d6 | 2016-01-13 18:41:36 +0200 | [diff] [blame] | 4393 | .reverse_ilace_field_order = true, |
Jyri Sarha | acc3a23 | 2016-06-07 15:09:15 +0300 | [diff] [blame] | 4394 | .has_gamma_table = true, |
Jyri Sarha | fbff010 | 2016-06-07 15:09:16 +0300 | [diff] [blame] | 4395 | .has_gamma_i734_bug = true, |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 4396 | }; |
| 4397 | |
Tomi Valkeinen | ede9269 | 2015-06-04 14:12:16 +0300 | [diff] [blame] | 4398 | static const struct dispc_features omap54xx_dispc_feats = { |
Archit Taneja | 264236f | 2012-11-14 13:50:16 +0530 | [diff] [blame] | 4399 | .sw_start = 7, |
| 4400 | .fp_start = 19, |
| 4401 | .bp_start = 31, |
| 4402 | .sw_max = 256, |
| 4403 | .vp_max = 4095, |
| 4404 | .hp_max = 4096, |
| 4405 | .mgr_width_start = 11, |
| 4406 | .mgr_height_start = 27, |
| 4407 | .mgr_width_max = 4096, |
| 4408 | .mgr_height_max = 4096, |
Archit Taneja | ca5ca69 | 2013-03-26 19:15:22 +0530 | [diff] [blame] | 4409 | .max_lcd_pclk = 170000000, |
| 4410 | .max_tv_pclk = 186000000, |
Laurent Pinchart | c4ff6ea | 2017-08-05 01:44:16 +0300 | [diff] [blame] | 4411 | .max_downscale = 4, |
| 4412 | .max_line_width = 2048, |
| 4413 | .min_pcd = 1, |
Archit Taneja | 264236f | 2012-11-14 13:50:16 +0530 | [diff] [blame] | 4414 | .calc_scaling = dispc_ovl_calc_scaling_44xx, |
| 4415 | .calc_core_clk = calc_core_clk_44xx, |
| 4416 | .num_fifos = 5, |
Laurent Pinchart | 1ac0c89 | 2017-08-05 01:44:14 +0300 | [diff] [blame] | 4417 | .features = omap5_dispc_features_list, |
| 4418 | .num_features = ARRAY_SIZE(omap5_dispc_features_list), |
Laurent Pinchart | 38dc070 | 2017-08-05 01:44:08 +0300 | [diff] [blame] | 4419 | .reg_fields = omap4_dispc_reg_fields, |
| 4420 | .num_reg_fields = ARRAY_SIZE(omap4_dispc_reg_fields), |
Laurent Pinchart | fcd4188 | 2017-08-05 01:44:05 +0300 | [diff] [blame] | 4421 | .overlay_caps = omap4_dispc_overlay_caps, |
Laurent Pinchart | 94f96ad | 2017-08-05 01:44:04 +0300 | [diff] [blame] | 4422 | .supported_color_modes = omap4_dispc_supported_color_modes, |
Laurent Pinchart | acf591c | 2017-08-05 01:44:06 +0300 | [diff] [blame] | 4423 | .num_mgrs = 4, |
| 4424 | .num_ovls = 4, |
Laurent Pinchart | 2855047 | 2017-08-05 01:44:03 +0300 | [diff] [blame] | 4425 | .buffer_size_unit = 16, |
| 4426 | .burst_size_unit = 16, |
Archit Taneja | 264236f | 2012-11-14 13:50:16 +0530 | [diff] [blame] | 4427 | .gfx_fifo_workaround = true, |
Archit Taneja | d0df9a2 | 2013-03-26 19:15:25 +0530 | [diff] [blame] | 4428 | .mstandby_workaround = true, |
Archit Taneja | 8bc6555 | 2013-12-17 16:40:21 +0530 | [diff] [blame] | 4429 | .set_max_preload = true, |
Tomi Valkeinen | e5f8091 | 2015-10-21 13:08:59 +0300 | [diff] [blame] | 4430 | .supports_sync_align = true, |
Tomi Valkeinen | 20efbc3 | 2015-11-04 17:10:44 +0200 | [diff] [blame] | 4431 | .has_writeback = true, |
Tomi Valkeinen | 3a38ed53 | 2016-01-13 18:41:31 +0200 | [diff] [blame] | 4432 | .supports_double_pixel = true, |
Tomi Valkeinen | b7536d6 | 2016-01-13 18:41:36 +0200 | [diff] [blame] | 4433 | .reverse_ilace_field_order = true, |
Jyri Sarha | acc3a23 | 2016-06-07 15:09:15 +0300 | [diff] [blame] | 4434 | .has_gamma_table = true, |
Jyri Sarha | fbff010 | 2016-06-07 15:09:16 +0300 | [diff] [blame] | 4435 | .has_gamma_i734_bug = true, |
Archit Taneja | 264236f | 2012-11-14 13:50:16 +0530 | [diff] [blame] | 4436 | }; |
| 4437 | |
Tomi Valkeinen | 0925afc | 2014-04-11 13:49:55 +0300 | [diff] [blame] | 4438 | static irqreturn_t dispc_irq_handler(int irq, void *arg) |
| 4439 | { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4440 | struct dispc_device *dispc = arg; |
| 4441 | |
| 4442 | if (!dispc->is_enabled) |
Tomi Valkeinen | 0925afc | 2014-04-11 13:49:55 +0300 | [diff] [blame] | 4443 | return IRQ_NONE; |
| 4444 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4445 | return dispc->user_handler(irq, dispc->user_data); |
Tomi Valkeinen | 0925afc | 2014-04-11 13:49:55 +0300 | [diff] [blame] | 4446 | } |
| 4447 | |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 4448 | static int dispc_request_irq(struct dispc_device *dispc, irq_handler_t handler, |
| 4449 | void *dev_id) |
Tomi Valkeinen | 96e2e63 | 2012-10-10 15:55:19 +0300 | [diff] [blame] | 4450 | { |
Tomi Valkeinen | 0925afc | 2014-04-11 13:49:55 +0300 | [diff] [blame] | 4451 | int r; |
| 4452 | |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 4453 | if (dispc->user_handler != NULL) |
Tomi Valkeinen | 0925afc | 2014-04-11 13:49:55 +0300 | [diff] [blame] | 4454 | return -EBUSY; |
| 4455 | |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 4456 | dispc->user_handler = handler; |
| 4457 | dispc->user_data = dev_id; |
Tomi Valkeinen | 0925afc | 2014-04-11 13:49:55 +0300 | [diff] [blame] | 4458 | |
| 4459 | /* ensure the dispc_irq_handler sees the values above */ |
| 4460 | smp_wmb(); |
| 4461 | |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 4462 | r = devm_request_irq(&dispc->pdev->dev, dispc->irq, dispc_irq_handler, |
| 4463 | IRQF_SHARED, "OMAP DISPC", dispc); |
Tomi Valkeinen | 0925afc | 2014-04-11 13:49:55 +0300 | [diff] [blame] | 4464 | if (r) { |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 4465 | dispc->user_handler = NULL; |
| 4466 | dispc->user_data = NULL; |
Tomi Valkeinen | 0925afc | 2014-04-11 13:49:55 +0300 | [diff] [blame] | 4467 | } |
| 4468 | |
| 4469 | return r; |
Tomi Valkeinen | 96e2e63 | 2012-10-10 15:55:19 +0300 | [diff] [blame] | 4470 | } |
| 4471 | |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 4472 | static void dispc_free_irq(struct dispc_device *dispc, void *dev_id) |
Tomi Valkeinen | 96e2e63 | 2012-10-10 15:55:19 +0300 | [diff] [blame] | 4473 | { |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 4474 | devm_free_irq(&dispc->pdev->dev, dispc->irq, dispc); |
Tomi Valkeinen | 0925afc | 2014-04-11 13:49:55 +0300 | [diff] [blame] | 4475 | |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 4476 | dispc->user_handler = NULL; |
| 4477 | dispc->user_data = NULL; |
Tomi Valkeinen | 96e2e63 | 2012-10-10 15:55:19 +0300 | [diff] [blame] | 4478 | } |
| 4479 | |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 4480 | static u32 dispc_get_memory_bandwidth_limit(struct dispc_device *dispc) |
Peter Ujfalusi | 867d7e0 | 2017-11-30 14:12:36 +0200 | [diff] [blame] | 4481 | { |
| 4482 | u32 limit = 0; |
| 4483 | |
| 4484 | /* Optional maximum memory bandwidth */ |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 4485 | of_property_read_u32(dispc->pdev->dev.of_node, "max-memory-bandwidth", |
Peter Ujfalusi | 867d7e0 | 2017-11-30 14:12:36 +0200 | [diff] [blame] | 4486 | &limit); |
| 4487 | |
| 4488 | return limit; |
| 4489 | } |
| 4490 | |
Jyri Sarha | fbff010 | 2016-06-07 15:09:16 +0300 | [diff] [blame] | 4491 | /* |
| 4492 | * Workaround for errata i734 in DSS dispc |
| 4493 | * - LCD1 Gamma Correction Is Not Working When GFX Pipe Is Disabled |
| 4494 | * |
| 4495 | * For gamma tables to work on LCD1 the GFX plane has to be used at |
| 4496 | * least once after DSS HW has come out of reset. The workaround |
| 4497 | * sets up a minimal LCD setup with GFX plane and waits for one |
| 4498 | * vertical sync irq before disabling the setup and continuing with |
| 4499 | * the context restore. The physical outputs are gated during the |
| 4500 | * operation. This workaround requires that gamma table's LOADMODE |
| 4501 | * is set to 0x2 in DISPC_CONTROL1 register. |
| 4502 | * |
| 4503 | * For details see: |
| 4504 | * OMAP543x Multimedia Device Silicon Revision 2.0 Silicon Errata |
| 4505 | * Literature Number: SWPZ037E |
| 4506 | * Or some other relevant errata document for the DSS IP version. |
| 4507 | */ |
| 4508 | |
| 4509 | static const struct dispc_errata_i734_data { |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 4510 | struct videomode vm; |
Jyri Sarha | fbff010 | 2016-06-07 15:09:16 +0300 | [diff] [blame] | 4511 | struct omap_overlay_info ovli; |
| 4512 | struct omap_overlay_manager_info mgri; |
| 4513 | struct dss_lcd_mgr_config lcd_conf; |
| 4514 | } i734 = { |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 4515 | .vm = { |
Peter Ujfalusi | fb7f3c4 | 2016-09-22 14:06:47 +0300 | [diff] [blame] | 4516 | .hactive = 8, .vactive = 1, |
Jyri Sarha | fbff010 | 2016-06-07 15:09:16 +0300 | [diff] [blame] | 4517 | .pixelclock = 16000000, |
Peter Ujfalusi | a85f4a8 | 2016-09-22 14:06:50 +0300 | [diff] [blame] | 4518 | .hsync_len = 8, .hfront_porch = 4, .hback_porch = 4, |
Peter Ujfalusi | 458540c | 2016-09-22 14:06:53 +0300 | [diff] [blame] | 4519 | .vsync_len = 1, .vfront_porch = 1, .vback_porch = 1, |
Peter Ujfalusi | 6b44cd2 | 2016-09-22 14:06:57 +0300 | [diff] [blame] | 4520 | |
Peter Ujfalusi | 3fa3ab4 | 2016-09-22 14:06:58 +0300 | [diff] [blame] | 4521 | .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW | |
Peter Ujfalusi | d34afb7 | 2016-09-22 14:07:01 +0300 | [diff] [blame] | 4522 | DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_SYNC_POSEDGE | |
| 4523 | DISPLAY_FLAGS_PIXDATA_POSEDGE, |
Jyri Sarha | fbff010 | 2016-06-07 15:09:16 +0300 | [diff] [blame] | 4524 | }, |
| 4525 | .ovli = { |
| 4526 | .screen_width = 1, |
| 4527 | .width = 1, .height = 1, |
Tomi Valkeinen | 41aff42 | 2017-05-04 11:31:56 +0300 | [diff] [blame] | 4528 | .fourcc = DRM_FORMAT_XRGB8888, |
Tomi Valkeinen | 0bd97c4 | 2017-05-16 11:05:09 +0300 | [diff] [blame] | 4529 | .rotation = DRM_MODE_ROTATE_0, |
Tomi Valkeinen | 517a8a95 | 2017-05-03 14:14:27 +0300 | [diff] [blame] | 4530 | .rotation_type = OMAP_DSS_ROT_NONE, |
Jyri Sarha | fbff010 | 2016-06-07 15:09:16 +0300 | [diff] [blame] | 4531 | .pos_x = 0, .pos_y = 0, |
| 4532 | .out_width = 0, .out_height = 0, |
| 4533 | .global_alpha = 0xff, |
| 4534 | .pre_mult_alpha = 0, |
| 4535 | .zorder = 0, |
| 4536 | }, |
| 4537 | .mgri = { |
| 4538 | .default_color = 0, |
| 4539 | .trans_enabled = false, |
| 4540 | .partial_alpha_enabled = false, |
| 4541 | .cpr_enable = false, |
| 4542 | }, |
| 4543 | .lcd_conf = { |
| 4544 | .io_pad_mode = DSS_IO_PAD_MODE_BYPASS, |
| 4545 | .stallmode = false, |
| 4546 | .fifohandcheck = false, |
| 4547 | .clock_info = { |
| 4548 | .lck_div = 1, |
| 4549 | .pck_div = 2, |
| 4550 | }, |
| 4551 | .video_port_width = 24, |
| 4552 | .lcden_sig_polarity = 0, |
| 4553 | }, |
| 4554 | }; |
| 4555 | |
| 4556 | static struct i734_buf { |
| 4557 | size_t size; |
| 4558 | dma_addr_t paddr; |
| 4559 | void *vaddr; |
| 4560 | } i734_buf; |
| 4561 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4562 | static int dispc_errata_i734_wa_init(struct dispc_device *dispc) |
Jyri Sarha | fbff010 | 2016-06-07 15:09:16 +0300 | [diff] [blame] | 4563 | { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4564 | if (!dispc->feat->has_gamma_i734_bug) |
Jyri Sarha | fbff010 | 2016-06-07 15:09:16 +0300 | [diff] [blame] | 4565 | return 0; |
| 4566 | |
| 4567 | i734_buf.size = i734.ovli.width * i734.ovli.height * |
Tomi Valkeinen | 41aff42 | 2017-05-04 11:31:56 +0300 | [diff] [blame] | 4568 | color_mode_to_bpp(i734.ovli.fourcc) / 8; |
Jyri Sarha | fbff010 | 2016-06-07 15:09:16 +0300 | [diff] [blame] | 4569 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4570 | i734_buf.vaddr = dma_alloc_writecombine(&dispc->pdev->dev, |
| 4571 | i734_buf.size, &i734_buf.paddr, |
| 4572 | GFP_KERNEL); |
Jyri Sarha | fbff010 | 2016-06-07 15:09:16 +0300 | [diff] [blame] | 4573 | if (!i734_buf.vaddr) { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4574 | dev_err(&dispc->pdev->dev, "%s: dma_alloc_writecombine failed", |
Jyri Sarha | fbff010 | 2016-06-07 15:09:16 +0300 | [diff] [blame] | 4575 | __func__); |
| 4576 | return -ENOMEM; |
| 4577 | } |
| 4578 | |
| 4579 | return 0; |
| 4580 | } |
| 4581 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4582 | static void dispc_errata_i734_wa_fini(struct dispc_device *dispc) |
Jyri Sarha | fbff010 | 2016-06-07 15:09:16 +0300 | [diff] [blame] | 4583 | { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4584 | if (!dispc->feat->has_gamma_i734_bug) |
Jyri Sarha | fbff010 | 2016-06-07 15:09:16 +0300 | [diff] [blame] | 4585 | return; |
| 4586 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4587 | dma_free_writecombine(&dispc->pdev->dev, i734_buf.size, i734_buf.vaddr, |
Jyri Sarha | fbff010 | 2016-06-07 15:09:16 +0300 | [diff] [blame] | 4588 | i734_buf.paddr); |
| 4589 | } |
| 4590 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4591 | static void dispc_errata_i734_wa(struct dispc_device *dispc) |
Jyri Sarha | fbff010 | 2016-06-07 15:09:16 +0300 | [diff] [blame] | 4592 | { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4593 | u32 framedone_irq = dispc_mgr_get_framedone_irq(dispc, |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 4594 | OMAP_DSS_CHANNEL_LCD); |
Jyri Sarha | fbff010 | 2016-06-07 15:09:16 +0300 | [diff] [blame] | 4595 | struct omap_overlay_info ovli; |
| 4596 | struct dss_lcd_mgr_config lcd_conf; |
| 4597 | u32 gatestate; |
| 4598 | unsigned int count; |
| 4599 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4600 | if (!dispc->feat->has_gamma_i734_bug) |
Jyri Sarha | fbff010 | 2016-06-07 15:09:16 +0300 | [diff] [blame] | 4601 | return; |
| 4602 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4603 | gatestate = REG_GET(dispc, DISPC_CONFIG, 8, 4); |
Jyri Sarha | fbff010 | 2016-06-07 15:09:16 +0300 | [diff] [blame] | 4604 | |
| 4605 | ovli = i734.ovli; |
| 4606 | ovli.paddr = i734_buf.paddr; |
| 4607 | lcd_conf = i734.lcd_conf; |
| 4608 | |
| 4609 | /* Gate all LCD1 outputs */ |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4610 | REG_FLD_MOD(dispc, DISPC_CONFIG, 0x1f, 8, 4); |
Jyri Sarha | fbff010 | 2016-06-07 15:09:16 +0300 | [diff] [blame] | 4611 | |
| 4612 | /* Setup and enable GFX plane */ |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4613 | dispc_ovl_setup(dispc, OMAP_DSS_GFX, &ovli, &i734.vm, false, |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 4614 | OMAP_DSS_CHANNEL_LCD); |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4615 | dispc_ovl_enable(dispc, OMAP_DSS_GFX, true); |
Jyri Sarha | fbff010 | 2016-06-07 15:09:16 +0300 | [diff] [blame] | 4616 | |
| 4617 | /* Set up and enable display manager for LCD1 */ |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4618 | dispc_mgr_setup(dispc, OMAP_DSS_CHANNEL_LCD, &i734.mgri); |
| 4619 | dispc_calc_clock_rates(dispc, dss_get_dispc_clk_rate(dispc->dss), |
Jyri Sarha | fbff010 | 2016-06-07 15:09:16 +0300 | [diff] [blame] | 4620 | &lcd_conf.clock_info); |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4621 | dispc_mgr_set_lcd_config(dispc, OMAP_DSS_CHANNEL_LCD, &lcd_conf); |
| 4622 | dispc_mgr_set_timings(dispc, OMAP_DSS_CHANNEL_LCD, &i734.vm); |
Jyri Sarha | fbff010 | 2016-06-07 15:09:16 +0300 | [diff] [blame] | 4623 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4624 | dispc_clear_irqstatus(dispc, framedone_irq); |
Jyri Sarha | fbff010 | 2016-06-07 15:09:16 +0300 | [diff] [blame] | 4625 | |
| 4626 | /* Enable and shut the channel to produce just one frame */ |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4627 | dispc_mgr_enable(dispc, OMAP_DSS_CHANNEL_LCD, true); |
| 4628 | dispc_mgr_enable(dispc, OMAP_DSS_CHANNEL_LCD, false); |
Jyri Sarha | fbff010 | 2016-06-07 15:09:16 +0300 | [diff] [blame] | 4629 | |
| 4630 | /* Busy wait for framedone. We can't fiddle with irq handlers |
| 4631 | * in PM resume. Typically the loop runs less than 5 times and |
| 4632 | * waits less than a micro second. |
| 4633 | */ |
| 4634 | count = 0; |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4635 | while (!(dispc_read_irqstatus(dispc) & framedone_irq)) { |
Jyri Sarha | fbff010 | 2016-06-07 15:09:16 +0300 | [diff] [blame] | 4636 | if (count++ > 10000) { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4637 | dev_err(&dispc->pdev->dev, "%s: framedone timeout\n", |
Jyri Sarha | fbff010 | 2016-06-07 15:09:16 +0300 | [diff] [blame] | 4638 | __func__); |
| 4639 | break; |
| 4640 | } |
| 4641 | } |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4642 | dispc_ovl_enable(dispc, OMAP_DSS_GFX, false); |
Jyri Sarha | fbff010 | 2016-06-07 15:09:16 +0300 | [diff] [blame] | 4643 | |
| 4644 | /* Clear all irq bits before continuing */ |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4645 | dispc_clear_irqstatus(dispc, 0xffffffff); |
Jyri Sarha | fbff010 | 2016-06-07 15:09:16 +0300 | [diff] [blame] | 4646 | |
| 4647 | /* Restore the original state to LCD1 output gates */ |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4648 | REG_FLD_MOD(dispc, DISPC_CONFIG, gatestate, 8, 4); |
Jyri Sarha | fbff010 | 2016-06-07 15:09:16 +0300 | [diff] [blame] | 4649 | } |
| 4650 | |
Tomi Valkeinen | a1a37647 | 2015-11-05 19:44:38 +0200 | [diff] [blame] | 4651 | static const struct dispc_ops dispc_ops = { |
| 4652 | .read_irqstatus = dispc_read_irqstatus, |
| 4653 | .clear_irqstatus = dispc_clear_irqstatus, |
Tomi Valkeinen | a1a37647 | 2015-11-05 19:44:38 +0200 | [diff] [blame] | 4654 | .write_irqenable = dispc_write_irqenable, |
| 4655 | |
| 4656 | .request_irq = dispc_request_irq, |
| 4657 | .free_irq = dispc_free_irq, |
| 4658 | |
| 4659 | .runtime_get = dispc_runtime_get, |
| 4660 | .runtime_put = dispc_runtime_put, |
| 4661 | |
| 4662 | .get_num_ovls = dispc_get_num_ovls, |
| 4663 | .get_num_mgrs = dispc_get_num_mgrs, |
| 4664 | |
Peter Ujfalusi | 867d7e0 | 2017-11-30 14:12:36 +0200 | [diff] [blame] | 4665 | .get_memory_bandwidth_limit = dispc_get_memory_bandwidth_limit, |
| 4666 | |
Tomi Valkeinen | a1a37647 | 2015-11-05 19:44:38 +0200 | [diff] [blame] | 4667 | .mgr_enable = dispc_mgr_enable, |
| 4668 | .mgr_is_enabled = dispc_mgr_is_enabled, |
| 4669 | .mgr_get_vsync_irq = dispc_mgr_get_vsync_irq, |
| 4670 | .mgr_get_framedone_irq = dispc_mgr_get_framedone_irq, |
| 4671 | .mgr_get_sync_lost_irq = dispc_mgr_get_sync_lost_irq, |
| 4672 | .mgr_go_busy = dispc_mgr_go_busy, |
| 4673 | .mgr_go = dispc_mgr_go, |
| 4674 | .mgr_set_lcd_config = dispc_mgr_set_lcd_config, |
| 4675 | .mgr_set_timings = dispc_mgr_set_timings, |
| 4676 | .mgr_setup = dispc_mgr_setup, |
| 4677 | .mgr_get_supported_outputs = dispc_mgr_get_supported_outputs, |
| 4678 | .mgr_gamma_size = dispc_mgr_gamma_size, |
| 4679 | .mgr_set_gamma = dispc_mgr_set_gamma, |
| 4680 | |
| 4681 | .ovl_enable = dispc_ovl_enable, |
Tomi Valkeinen | a1a37647 | 2015-11-05 19:44:38 +0200 | [diff] [blame] | 4682 | .ovl_setup = dispc_ovl_setup, |
| 4683 | .ovl_get_color_modes = dispc_ovl_get_color_modes, |
| 4684 | }; |
| 4685 | |
Senthilvadivu Guruswamy | 060b6d9 | 2011-01-24 06:22:00 +0000 | [diff] [blame] | 4686 | /* DISPC HW IP initialisation */ |
Laurent Pinchart | 7a143a4 | 2017-08-05 01:43:55 +0300 | [diff] [blame] | 4687 | static const struct of_device_id dispc_of_match[] = { |
| 4688 | { .compatible = "ti,omap2-dispc", .data = &omap24xx_dispc_feats }, |
Laurent Pinchart | fcd4188 | 2017-08-05 01:44:05 +0300 | [diff] [blame] | 4689 | { .compatible = "ti,omap3-dispc", .data = &omap36xx_dispc_feats }, |
Laurent Pinchart | 7a143a4 | 2017-08-05 01:43:55 +0300 | [diff] [blame] | 4690 | { .compatible = "ti,omap4-dispc", .data = &omap44xx_dispc_feats }, |
| 4691 | { .compatible = "ti,omap5-dispc", .data = &omap54xx_dispc_feats }, |
| 4692 | { .compatible = "ti,dra7-dispc", .data = &omap54xx_dispc_feats }, |
| 4693 | {}, |
| 4694 | }; |
| 4695 | |
| 4696 | static const struct soc_device_attribute dispc_soc_devices[] = { |
| 4697 | { .machine = "OMAP3[45]*", |
| 4698 | .revision = "ES[12].?", .data = &omap34xx_rev1_0_dispc_feats }, |
Laurent Pinchart | fcd4188 | 2017-08-05 01:44:05 +0300 | [diff] [blame] | 4699 | { .machine = "OMAP3[45]*", .data = &omap34xx_rev3_0_dispc_feats }, |
| 4700 | { .machine = "AM35*", .data = &omap34xx_rev3_0_dispc_feats }, |
Laurent Pinchart | acf591c | 2017-08-05 01:44:06 +0300 | [diff] [blame] | 4701 | { .machine = "AM43*", .data = &am43xx_dispc_feats }, |
Laurent Pinchart | 7a143a4 | 2017-08-05 01:43:55 +0300 | [diff] [blame] | 4702 | { /* sentinel */ } |
| 4703 | }; |
| 4704 | |
Tomi Valkeinen | 736e60d | 2015-06-04 15:22:23 +0300 | [diff] [blame] | 4705 | static int dispc_bind(struct device *dev, struct device *master, void *data) |
Senthilvadivu Guruswamy | 060b6d9 | 2011-01-24 06:22:00 +0000 | [diff] [blame] | 4706 | { |
Tomi Valkeinen | 736e60d | 2015-06-04 15:22:23 +0300 | [diff] [blame] | 4707 | struct platform_device *pdev = to_platform_device(dev); |
Laurent Pinchart | 7a143a4 | 2017-08-05 01:43:55 +0300 | [diff] [blame] | 4708 | const struct soc_device_attribute *soc; |
Laurent Pinchart | 3cc62aa | 2018-02-13 14:00:25 +0200 | [diff] [blame] | 4709 | struct dss_device *dss = dss_get_device(master); |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4710 | struct dispc_device *dispc; |
Senthilvadivu Guruswamy | 060b6d9 | 2011-01-24 06:22:00 +0000 | [diff] [blame] | 4711 | u32 rev; |
archit taneja | affe360 | 2011-02-23 08:41:03 +0000 | [diff] [blame] | 4712 | int r = 0; |
Senthilvadivu Guruswamy | ea9da36 | 2011-01-24 06:22:04 +0000 | [diff] [blame] | 4713 | struct resource *dispc_mem; |
Tomi Valkeinen | 0006fd6 | 2014-09-05 19:15:03 +0000 | [diff] [blame] | 4714 | struct device_node *np = pdev->dev.of_node; |
Senthilvadivu Guruswamy | ea9da36 | 2011-01-24 06:22:04 +0000 | [diff] [blame] | 4715 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4716 | dispc = kzalloc(sizeof(*dispc), GFP_KERNEL); |
| 4717 | if (!dispc) |
| 4718 | return -ENOMEM; |
Senthilvadivu Guruswamy | 060b6d9 | 2011-01-24 06:22:00 +0000 | [diff] [blame] | 4719 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4720 | dispc->pdev = pdev; |
| 4721 | platform_set_drvdata(pdev, dispc); |
| 4722 | dispc->dss = dss; |
| 4723 | |
| 4724 | spin_lock_init(&dispc->control_lock); |
Tomi Valkeinen | d49cd15 | 2014-11-10 12:23:00 +0200 | [diff] [blame] | 4725 | |
Laurent Pinchart | 7a143a4 | 2017-08-05 01:43:55 +0300 | [diff] [blame] | 4726 | /* |
Laurent Pinchart | acf591c | 2017-08-05 01:44:06 +0300 | [diff] [blame] | 4727 | * The OMAP3-based models can't be told apart using the compatible |
Laurent Pinchart | fcd4188 | 2017-08-05 01:44:05 +0300 | [diff] [blame] | 4728 | * string, use SoC device matching. |
Laurent Pinchart | 7a143a4 | 2017-08-05 01:43:55 +0300 | [diff] [blame] | 4729 | */ |
| 4730 | soc = soc_device_match(dispc_soc_devices); |
| 4731 | if (soc) |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4732 | dispc->feat = soc->data; |
Laurent Pinchart | 7a143a4 | 2017-08-05 01:43:55 +0300 | [diff] [blame] | 4733 | else |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4734 | dispc->feat = of_match_device(dispc_of_match, &pdev->dev)->data; |
Chandrabhanu Mahapatra | dcbe765 | 2012-07-03 12:26:51 +0530 | [diff] [blame] | 4735 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4736 | r = dispc_errata_i734_wa_init(dispc); |
Jyri Sarha | fbff010 | 2016-06-07 15:09:16 +0300 | [diff] [blame] | 4737 | if (r) |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4738 | goto err_free; |
Jyri Sarha | fbff010 | 2016-06-07 15:09:16 +0300 | [diff] [blame] | 4739 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4740 | dispc_mem = platform_get_resource(dispc->pdev, IORESOURCE_MEM, 0); |
| 4741 | dispc->base = devm_ioremap_resource(&pdev->dev, dispc_mem); |
| 4742 | if (IS_ERR(dispc->base)) { |
| 4743 | r = PTR_ERR(dispc->base); |
| 4744 | goto err_free; |
| 4745 | } |
Tomi Valkeinen | cd3b344 | 2012-01-25 13:31:04 +0200 | [diff] [blame] | 4746 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4747 | dispc->irq = platform_get_irq(dispc->pdev, 0); |
| 4748 | if (dispc->irq < 0) { |
archit taneja | affe360 | 2011-02-23 08:41:03 +0000 | [diff] [blame] | 4749 | DSSERR("platform_get_irq failed\n"); |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4750 | r = -ENODEV; |
| 4751 | goto err_free; |
archit taneja | affe360 | 2011-02-23 08:41:03 +0000 | [diff] [blame] | 4752 | } |
| 4753 | |
Tomi Valkeinen | 0006fd6 | 2014-09-05 19:15:03 +0000 | [diff] [blame] | 4754 | if (np && of_property_read_bool(np, "syscon-pol")) { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4755 | dispc->syscon_pol = syscon_regmap_lookup_by_phandle(np, "syscon-pol"); |
| 4756 | if (IS_ERR(dispc->syscon_pol)) { |
Tomi Valkeinen | 0006fd6 | 2014-09-05 19:15:03 +0000 | [diff] [blame] | 4757 | dev_err(&pdev->dev, "failed to get syscon-pol regmap\n"); |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4758 | r = PTR_ERR(dispc->syscon_pol); |
| 4759 | goto err_free; |
Tomi Valkeinen | 0006fd6 | 2014-09-05 19:15:03 +0000 | [diff] [blame] | 4760 | } |
| 4761 | |
| 4762 | if (of_property_read_u32_index(np, "syscon-pol", 1, |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4763 | &dispc->syscon_pol_offset)) { |
Tomi Valkeinen | 0006fd6 | 2014-09-05 19:15:03 +0000 | [diff] [blame] | 4764 | dev_err(&pdev->dev, "failed to get syscon-pol offset\n"); |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4765 | r = -EINVAL; |
| 4766 | goto err_free; |
Tomi Valkeinen | 0006fd6 | 2014-09-05 19:15:03 +0000 | [diff] [blame] | 4767 | } |
| 4768 | } |
| 4769 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4770 | r = dispc_init_gamma_tables(dispc); |
Jyri Sarha | acc3a23 | 2016-06-07 15:09:15 +0300 | [diff] [blame] | 4771 | if (r) |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4772 | goto err_free; |
Jyri Sarha | acc3a23 | 2016-06-07 15:09:15 +0300 | [diff] [blame] | 4773 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 4774 | pm_runtime_enable(&pdev->dev); |
| 4775 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4776 | r = dispc_runtime_get(dispc); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 4777 | if (r) |
| 4778 | goto err_runtime_get; |
Senthilvadivu Guruswamy | 060b6d9 | 2011-01-24 06:22:00 +0000 | [diff] [blame] | 4779 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4780 | _omap_dispc_initial_config(dispc); |
Senthilvadivu Guruswamy | 060b6d9 | 2011-01-24 06:22:00 +0000 | [diff] [blame] | 4781 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4782 | rev = dispc_read_reg(dispc, DISPC_REVISION); |
Sumit Semwal | a06b62f | 2011-01-24 06:22:03 +0000 | [diff] [blame] | 4783 | dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n", |
Senthilvadivu Guruswamy | 060b6d9 | 2011-01-24 06:22:00 +0000 | [diff] [blame] | 4784 | FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0)); |
| 4785 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4786 | dispc_runtime_put(dispc); |
Senthilvadivu Guruswamy | 060b6d9 | 2011-01-24 06:22:00 +0000 | [diff] [blame] | 4787 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4788 | dss->dispc = dispc; |
Laurent Pinchart | d3541ca | 2018-02-13 14:00:41 +0200 | [diff] [blame] | 4789 | dss->dispc_ops = &dispc_ops; |
Tomi Valkeinen | a1a37647 | 2015-11-05 19:44:38 +0200 | [diff] [blame] | 4790 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4791 | dispc->debugfs = dss_debugfs_create_file(dss, "dispc", dispc_dump_regs, |
| 4792 | dispc); |
Tomi Valkeinen | e40402c | 2012-03-02 18:01:07 +0200 | [diff] [blame] | 4793 | |
Senthilvadivu Guruswamy | 060b6d9 | 2011-01-24 06:22:00 +0000 | [diff] [blame] | 4794 | return 0; |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 4795 | |
| 4796 | err_runtime_get: |
| 4797 | pm_runtime_disable(&pdev->dev); |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4798 | err_free: |
| 4799 | kfree(dispc); |
archit taneja | affe360 | 2011-02-23 08:41:03 +0000 | [diff] [blame] | 4800 | return r; |
Senthilvadivu Guruswamy | 060b6d9 | 2011-01-24 06:22:00 +0000 | [diff] [blame] | 4801 | } |
| 4802 | |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 4803 | static void dispc_unbind(struct device *dev, struct device *master, void *data) |
Senthilvadivu Guruswamy | 060b6d9 | 2011-01-24 06:22:00 +0000 | [diff] [blame] | 4804 | { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4805 | struct dispc_device *dispc = dev_get_drvdata(dev); |
| 4806 | struct dss_device *dss = dispc->dss; |
Laurent Pinchart | d3541ca | 2018-02-13 14:00:41 +0200 | [diff] [blame] | 4807 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4808 | dss_debugfs_remove_file(dispc->debugfs); |
Laurent Pinchart | f33656e | 2018-02-13 14:00:29 +0200 | [diff] [blame] | 4809 | |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 4810 | dss->dispc = NULL; |
Laurent Pinchart | d3541ca | 2018-02-13 14:00:41 +0200 | [diff] [blame] | 4811 | dss->dispc_ops = NULL; |
Tomi Valkeinen | a1a37647 | 2015-11-05 19:44:38 +0200 | [diff] [blame] | 4812 | |
Tomi Valkeinen | 736e60d | 2015-06-04 15:22:23 +0300 | [diff] [blame] | 4813 | pm_runtime_disable(dev); |
Jyri Sarha | fbff010 | 2016-06-07 15:09:16 +0300 | [diff] [blame] | 4814 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4815 | dispc_errata_i734_wa_fini(dispc); |
| 4816 | |
| 4817 | kfree(dispc); |
Tomi Valkeinen | 736e60d | 2015-06-04 15:22:23 +0300 | [diff] [blame] | 4818 | } |
Tomi Valkeinen | 04b1fc0 | 2013-05-14 10:55:19 +0300 | [diff] [blame] | 4819 | |
Tomi Valkeinen | 736e60d | 2015-06-04 15:22:23 +0300 | [diff] [blame] | 4820 | static const struct component_ops dispc_component_ops = { |
| 4821 | .bind = dispc_bind, |
| 4822 | .unbind = dispc_unbind, |
| 4823 | }; |
| 4824 | |
| 4825 | static int dispc_probe(struct platform_device *pdev) |
| 4826 | { |
| 4827 | return component_add(&pdev->dev, &dispc_component_ops); |
| 4828 | } |
| 4829 | |
| 4830 | static int dispc_remove(struct platform_device *pdev) |
| 4831 | { |
| 4832 | component_del(&pdev->dev, &dispc_component_ops); |
Senthilvadivu Guruswamy | 060b6d9 | 2011-01-24 06:22:00 +0000 | [diff] [blame] | 4833 | return 0; |
| 4834 | } |
| 4835 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 4836 | static int dispc_runtime_suspend(struct device *dev) |
| 4837 | { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4838 | struct dispc_device *dispc = dev_get_drvdata(dev); |
| 4839 | |
| 4840 | dispc->is_enabled = false; |
Tomi Valkeinen | 0925afc | 2014-04-11 13:49:55 +0300 | [diff] [blame] | 4841 | /* ensure the dispc_irq_handler sees the is_enabled value */ |
| 4842 | smp_wmb(); |
| 4843 | /* wait for current handler to finish before turning the DISPC off */ |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4844 | synchronize_irq(dispc->irq); |
Tomi Valkeinen | 0925afc | 2014-04-11 13:49:55 +0300 | [diff] [blame] | 4845 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4846 | dispc_save_context(dispc); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 4847 | |
| 4848 | return 0; |
| 4849 | } |
| 4850 | |
| 4851 | static int dispc_runtime_resume(struct device *dev) |
| 4852 | { |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4853 | struct dispc_device *dispc = dev_get_drvdata(dev); |
| 4854 | |
Tomi Valkeinen | 9229b51 | 2014-02-14 09:37:09 +0200 | [diff] [blame] | 4855 | /* |
| 4856 | * The reset value for load mode is 0 (OMAP_DSS_LOAD_CLUT_AND_FRAME) |
| 4857 | * but we always initialize it to 2 (OMAP_DSS_LOAD_FRAME_ONLY) in |
| 4858 | * _omap_dispc_initial_config(). We can thus use it to detect if |
| 4859 | * we have lost register context. |
| 4860 | */ |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4861 | if (REG_GET(dispc, DISPC_CONFIG, 2, 1) != OMAP_DSS_LOAD_FRAME_ONLY) { |
| 4862 | _omap_dispc_initial_config(dispc); |
Tomi Valkeinen | 9229b51 | 2014-02-14 09:37:09 +0200 | [diff] [blame] | 4863 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4864 | dispc_errata_i734_wa(dispc); |
Jyri Sarha | fbff010 | 2016-06-07 15:09:16 +0300 | [diff] [blame] | 4865 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4866 | dispc_restore_context(dispc); |
Jyri Sarha | acc3a23 | 2016-06-07 15:09:15 +0300 | [diff] [blame] | 4867 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4868 | dispc_restore_gamma_tables(dispc); |
Tomi Valkeinen | 0925afc | 2014-04-11 13:49:55 +0300 | [diff] [blame] | 4869 | } |
Tomi Valkeinen | be07dcd7 | 2013-11-21 16:01:40 +0200 | [diff] [blame] | 4870 | |
Laurent Pinchart | 1f6b6b6 | 2018-02-13 14:00:44 +0200 | [diff] [blame^] | 4871 | dispc->is_enabled = true; |
Tomi Valkeinen | 0925afc | 2014-04-11 13:49:55 +0300 | [diff] [blame] | 4872 | /* ensure the dispc_irq_handler sees the is_enabled value */ |
| 4873 | smp_wmb(); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 4874 | |
| 4875 | return 0; |
| 4876 | } |
| 4877 | |
| 4878 | static const struct dev_pm_ops dispc_pm_ops = { |
| 4879 | .runtime_suspend = dispc_runtime_suspend, |
| 4880 | .runtime_resume = dispc_runtime_resume, |
| 4881 | }; |
| 4882 | |
Andrew F. Davis | d66c36a | 2017-12-05 14:29:32 -0600 | [diff] [blame] | 4883 | struct platform_driver omap_dispchw_driver = { |
Tomi Valkeinen | 736e60d | 2015-06-04 15:22:23 +0300 | [diff] [blame] | 4884 | .probe = dispc_probe, |
| 4885 | .remove = dispc_remove, |
Senthilvadivu Guruswamy | 060b6d9 | 2011-01-24 06:22:00 +0000 | [diff] [blame] | 4886 | .driver = { |
| 4887 | .name = "omapdss_dispc", |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 4888 | .pm = &dispc_pm_ops, |
Tomi Valkeinen | d7977f8 | 2013-12-17 11:54:02 +0200 | [diff] [blame] | 4889 | .of_match_table = dispc_of_match, |
Tomi Valkeinen | 422ccbd | 2014-10-16 09:54:25 +0300 | [diff] [blame] | 4890 | .suppress_bind_attrs = true, |
Senthilvadivu Guruswamy | 060b6d9 | 2011-01-24 06:22:00 +0000 | [diff] [blame] | 4891 | }, |
| 4892 | }; |