blob: 8bb6fd9138196c8e41972ef7b3048780451d2102 [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Vasundhara Volam40263822014-02-12 16:09:07 +05302 * Copyright (C) 2005 - 2014 Emulex
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
Ajit Khaparded2145cd2011-03-16 08:20:46 +000011 * linux-drivers@emulex.com
Sathya Perla6b7c5b92009-03-11 23:32:03 -070012 *
Ajit Khaparded2145cd2011-03-16 08:20:46 +000013 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
Sathya Perla6b7c5b92009-03-11 23:32:03 -070016 */
17
Parav Pandit6a4ab662012-03-26 14:27:12 +000018#include <linux/module.h>
Sathya Perla6b7c5b92009-03-11 23:32:03 -070019#include "be.h"
Sathya Perla8788fdc2009-07-27 22:52:03 +000020#include "be_cmds.h"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070021
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +000022static struct be_cmd_priv_map cmd_priv_map[] = {
23 {
24 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
25 CMD_SUBSYSTEM_ETH,
26 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
27 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
28 },
29 {
30 OPCODE_COMMON_GET_FLOW_CONTROL,
31 CMD_SUBSYSTEM_COMMON,
32 BE_PRIV_LNKQUERY | BE_PRIV_VHADM |
33 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
34 },
35 {
36 OPCODE_COMMON_SET_FLOW_CONTROL,
37 CMD_SUBSYSTEM_COMMON,
38 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
39 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
40 },
41 {
42 OPCODE_ETH_GET_PPORT_STATS,
43 CMD_SUBSYSTEM_ETH,
44 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
45 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
46 },
47 {
48 OPCODE_COMMON_GET_PHY_DETAILS,
49 CMD_SUBSYSTEM_COMMON,
50 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
51 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
52 }
53};
54
Sathya Perlaa2cc4e02014-05-09 13:29:14 +053055static bool be_cmd_allowed(struct be_adapter *adapter, u8 opcode, u8 subsystem)
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +000056{
57 int i;
58 int num_entries = sizeof(cmd_priv_map)/sizeof(struct be_cmd_priv_map);
59 u32 cmd_privileges = adapter->cmd_privileges;
60
61 for (i = 0; i < num_entries; i++)
62 if (opcode == cmd_priv_map[i].opcode &&
63 subsystem == cmd_priv_map[i].subsystem)
64 if (!(cmd_privileges & cmd_priv_map[i].priv_mask))
65 return false;
66
67 return true;
68}
69
Somnath Kotur3de09452011-09-30 07:25:05 +000070static inline void *embedded_payload(struct be_mcc_wrb *wrb)
71{
72 return wrb->payload.embedded_payload;
73}
Ajit Khaparde609ff3b2011-02-20 11:42:07 +000074
Sathya Perla8788fdc2009-07-27 22:52:03 +000075static void be_mcc_notify(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +000076{
Sathya Perla8788fdc2009-07-27 22:52:03 +000077 struct be_queue_info *mccq = &adapter->mcc_obj.q;
Sathya Perla5fb379e2009-06-18 00:02:59 +000078 u32 val = 0;
79
Sathya Perla6589ade2011-11-10 19:18:00 +000080 if (be_error(adapter))
Ajit Khaparde7acc2082011-02-11 13:38:17 +000081 return;
Ajit Khaparde7acc2082011-02-11 13:38:17 +000082
Sathya Perla5fb379e2009-06-18 00:02:59 +000083 val |= mccq->id & DB_MCCQ_RING_ID_MASK;
84 val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
Sathya Perlaf3eb62d2010-06-29 00:11:17 +000085
86 wmb();
Sathya Perla8788fdc2009-07-27 22:52:03 +000087 iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
Sathya Perla5fb379e2009-06-18 00:02:59 +000088}
89
90/* To check if valid bit is set, check the entire word as we don't know
91 * the endianness of the data (old entry is host endian while a new entry is
92 * little endian) */
Sathya Perlaefd2e402009-07-27 22:53:10 +000093static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000094{
Sathya Perla9e9ff4b2013-02-12 23:05:19 +000095 u32 flags;
96
Sathya Perla5fb379e2009-06-18 00:02:59 +000097 if (compl->flags != 0) {
Sathya Perla9e9ff4b2013-02-12 23:05:19 +000098 flags = le32_to_cpu(compl->flags);
99 if (flags & CQE_FLAGS_VALID_MASK) {
100 compl->flags = flags;
101 return true;
102 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000103 }
Sathya Perla9e9ff4b2013-02-12 23:05:19 +0000104 return false;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000105}
106
107/* Need to reset the entire word that houses the valid bit */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000108static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000109{
110 compl->flags = 0;
111}
112
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000113static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
114{
115 unsigned long addr;
116
117 addr = tag1;
118 addr = ((addr << 16) << 16) | tag0;
119 return (void *)addr;
120}
121
Kalesh AP4c600052014-05-30 19:06:26 +0530122static bool be_skip_err_log(u8 opcode, u16 base_status, u16 addl_status)
123{
124 if (base_status == MCC_STATUS_NOT_SUPPORTED ||
125 base_status == MCC_STATUS_ILLEGAL_REQUEST ||
126 addl_status == MCC_ADDL_STATUS_TOO_MANY_INTERFACES ||
127 (opcode == OPCODE_COMMON_WRITE_FLASHROM &&
128 (base_status == MCC_STATUS_ILLEGAL_FIELD ||
129 addl_status == MCC_ADDL_STATUS_FLASH_IMAGE_CRC_MISMATCH)))
130 return true;
131 else
132 return false;
133}
134
Sathya Perla559b6332014-05-30 19:06:27 +0530135/* Place holder for all the async MCC cmds wherein the caller is not in a busy
136 * loop (has not issued be_mcc_notify_wait())
137 */
138static void be_async_cmd_process(struct be_adapter *adapter,
139 struct be_mcc_compl *compl,
140 struct be_cmd_resp_hdr *resp_hdr)
141{
142 enum mcc_base_status base_status = base_status(compl->status);
143 u8 opcode = 0, subsystem = 0;
144
145 if (resp_hdr) {
146 opcode = resp_hdr->opcode;
147 subsystem = resp_hdr->subsystem;
148 }
149
150 if (opcode == OPCODE_LOWLEVEL_LOOPBACK_TEST &&
151 subsystem == CMD_SUBSYSTEM_LOWLEVEL) {
152 complete(&adapter->et_cmd_compl);
153 return;
154 }
155
156 if ((opcode == OPCODE_COMMON_WRITE_FLASHROM ||
157 opcode == OPCODE_COMMON_WRITE_OBJECT) &&
158 subsystem == CMD_SUBSYSTEM_COMMON) {
159 adapter->flash_status = compl->status;
160 complete(&adapter->et_cmd_compl);
161 return;
162 }
163
164 if ((opcode == OPCODE_ETH_GET_STATISTICS ||
165 opcode == OPCODE_ETH_GET_PPORT_STATS) &&
166 subsystem == CMD_SUBSYSTEM_ETH &&
167 base_status == MCC_STATUS_SUCCESS) {
168 be_parse_stats(adapter);
169 adapter->stats_cmd_sent = false;
170 return;
171 }
172
173 if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
174 subsystem == CMD_SUBSYSTEM_COMMON) {
175 if (base_status == MCC_STATUS_SUCCESS) {
176 struct be_cmd_resp_get_cntl_addnl_attribs *resp =
177 (void *)resp_hdr;
178 adapter->drv_stats.be_on_die_temperature =
179 resp->on_die_temperature;
180 } else {
181 adapter->be_get_temp_freq = 0;
182 }
183 return;
184 }
185}
186
Sathya Perla8788fdc2009-07-27 22:52:03 +0000187static int be_mcc_compl_process(struct be_adapter *adapter,
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000188 struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000189{
Kalesh AP4c600052014-05-30 19:06:26 +0530190 enum mcc_base_status base_status;
191 enum mcc_addl_status addl_status;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000192 struct be_cmd_resp_hdr *resp_hdr;
193 u8 opcode = 0, subsystem = 0;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000194
195 /* Just swap the status to host endian; mcc tag is opaquely copied
196 * from mcc_wrb */
197 be_dws_le_to_cpu(compl, 4);
198
Kalesh AP4c600052014-05-30 19:06:26 +0530199 base_status = base_status(compl->status);
200 addl_status = addl_status(compl->status);
Vasundhara Volam96c9b2e2014-05-30 19:06:25 +0530201
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000202 resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000203 if (resp_hdr) {
204 opcode = resp_hdr->opcode;
205 subsystem = resp_hdr->subsystem;
206 }
207
Sathya Perla559b6332014-05-30 19:06:27 +0530208 be_async_cmd_process(adapter, compl, resp_hdr);
Suresh Reddy5eeff632014-01-06 13:02:24 +0530209
Sathya Perla559b6332014-05-30 19:06:27 +0530210 if (base_status != MCC_STATUS_SUCCESS &&
211 !be_skip_err_log(opcode, base_status, addl_status)) {
Vasundhara Volam96c9b2e2014-05-30 19:06:25 +0530212
Kalesh AP4c600052014-05-30 19:06:26 +0530213 if (base_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000214 dev_warn(&adapter->pdev->dev,
Vasundhara Volam522609f2012-08-28 20:37:44 +0000215 "VF is not privileged to issue opcode %d-%d\n",
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000216 opcode, subsystem);
Sathya Perla2b3f2912011-06-29 23:32:56 +0000217 } else {
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000218 dev_err(&adapter->pdev->dev,
219 "opcode %d-%d failed:status %d-%d\n",
Kalesh AP4c600052014-05-30 19:06:26 +0530220 opcode, subsystem, base_status, addl_status);
Sathya Perla2b3f2912011-06-29 23:32:56 +0000221 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000222 }
Kalesh AP4c600052014-05-30 19:06:26 +0530223 return compl->status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000224}
225
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000226/* Link state evt is a string of bytes; no need for endian swapping */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000227static void be_async_link_state_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530228 struct be_mcc_compl *compl)
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000229{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530230 struct be_async_event_link_state *evt =
231 (struct be_async_event_link_state *)compl;
232
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000233 /* When link status changes, link speed must be re-queried from FW */
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000234 adapter->phy.link_speed = -1;
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000235
Suresh Reddybdce2ad2014-03-11 18:53:04 +0530236 /* On BEx the FW does not send a separate link status
237 * notification for physical and logical link.
238 * On other chips just process the logical link
239 * status notification
240 */
241 if (!BEx_chip(adapter) &&
Padmanabh Ratnakar2e177a52012-07-18 02:52:15 +0000242 !(evt->port_link_status & LOGICAL_LINK_STATUS_MASK))
243 return;
244
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000245 /* For the initial link status do not rely on the ASYNC event as
246 * it may not be received in some cases.
247 */
248 if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
Suresh Reddybdce2ad2014-03-11 18:53:04 +0530249 be_link_status_update(adapter,
250 evt->port_link_status & LINK_STATUS_MASK);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000251}
252
Somnath Koturcc4ce022010-10-21 07:11:14 -0700253/* Grp5 CoS Priority evt */
254static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530255 struct be_mcc_compl *compl)
Somnath Koturcc4ce022010-10-21 07:11:14 -0700256{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530257 struct be_async_event_grp5_cos_priority *evt =
258 (struct be_async_event_grp5_cos_priority *)compl;
259
Somnath Koturcc4ce022010-10-21 07:11:14 -0700260 if (evt->valid) {
261 adapter->vlan_prio_bmap = evt->available_priority_bmap;
Ajit Khaparde60964dd2011-02-11 13:37:25 +0000262 adapter->recommended_prio &= ~VLAN_PRIO_MASK;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700263 adapter->recommended_prio =
264 evt->reco_default_priority << VLAN_PRIO_SHIFT;
265 }
266}
267
Sathya Perla323ff712012-09-28 04:39:43 +0000268/* Grp5 QOS Speed evt: qos_link_speed is in units of 10 Mbps */
Somnath Koturcc4ce022010-10-21 07:11:14 -0700269static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530270 struct be_mcc_compl *compl)
Somnath Koturcc4ce022010-10-21 07:11:14 -0700271{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530272 struct be_async_event_grp5_qos_link_speed *evt =
273 (struct be_async_event_grp5_qos_link_speed *)compl;
274
Sathya Perla323ff712012-09-28 04:39:43 +0000275 if (adapter->phy.link_speed >= 0 &&
276 evt->physical_port == adapter->port_num)
277 adapter->phy.link_speed = le16_to_cpu(evt->qos_link_speed) * 10;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700278}
279
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000280/*Grp5 PVID evt*/
281static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530282 struct be_mcc_compl *compl)
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000283{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530284 struct be_async_event_grp5_pvid_state *evt =
285 (struct be_async_event_grp5_pvid_state *)compl;
286
Ravikumar Nelavellibdac85b2014-03-11 18:53:05 +0530287 if (evt->enabled) {
Somnath Kotur939cf302011-08-18 21:51:49 -0700288 adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
Ravikumar Nelavellibdac85b2014-03-11 18:53:05 +0530289 dev_info(&adapter->pdev->dev, "LPVID: %d\n", adapter->pvid);
290 } else {
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000291 adapter->pvid = 0;
Ravikumar Nelavellibdac85b2014-03-11 18:53:05 +0530292 }
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000293}
294
Somnath Koturcc4ce022010-10-21 07:11:14 -0700295static void be_async_grp5_evt_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530296 struct be_mcc_compl *compl)
Somnath Koturcc4ce022010-10-21 07:11:14 -0700297{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530298 u8 event_type = (compl->flags >> ASYNC_EVENT_TYPE_SHIFT) &
299 ASYNC_EVENT_TYPE_MASK;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700300
301 switch (event_type) {
302 case ASYNC_EVENT_COS_PRIORITY:
Sathya Perla3acf19d2014-05-30 19:06:28 +0530303 be_async_grp5_cos_priority_process(adapter, compl);
304 break;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700305 case ASYNC_EVENT_QOS_SPEED:
Sathya Perla3acf19d2014-05-30 19:06:28 +0530306 be_async_grp5_qos_speed_process(adapter, compl);
307 break;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000308 case ASYNC_EVENT_PVID_STATE:
Sathya Perla3acf19d2014-05-30 19:06:28 +0530309 be_async_grp5_pvid_state_process(adapter, compl);
310 break;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700311 default:
Somnath Koturcc4ce022010-10-21 07:11:14 -0700312 break;
313 }
314}
315
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000316static void be_async_dbg_evt_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530317 struct be_mcc_compl *cmp)
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000318{
319 u8 event_type = 0;
320 struct be_async_event_qnq *evt = (struct be_async_event_qnq *) cmp;
321
Sathya Perla3acf19d2014-05-30 19:06:28 +0530322 event_type = (cmp->flags >> ASYNC_EVENT_TYPE_SHIFT) &
323 ASYNC_EVENT_TYPE_MASK;
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000324
325 switch (event_type) {
326 case ASYNC_DEBUG_EVENT_TYPE_QNQ:
327 if (evt->valid)
328 adapter->qnq_vid = le16_to_cpu(evt->vlan_tag);
329 adapter->flags |= BE_FLAGS_QNQ_ASYNC_EVT_RCVD;
330 break;
331 default:
Vasundhara Volam05ccaa22013-08-06 09:27:19 +0530332 dev_warn(&adapter->pdev->dev, "Unknown debug event 0x%x!\n",
333 event_type);
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000334 break;
335 }
336}
337
Sathya Perla3acf19d2014-05-30 19:06:28 +0530338static inline bool is_link_state_evt(u32 flags)
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000339{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530340 return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
341 ASYNC_EVENT_CODE_LINK_STATE;
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000342}
Sathya Perla5fb379e2009-06-18 00:02:59 +0000343
Sathya Perla3acf19d2014-05-30 19:06:28 +0530344static inline bool is_grp5_evt(u32 flags)
Somnath Koturcc4ce022010-10-21 07:11:14 -0700345{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530346 return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
347 ASYNC_EVENT_CODE_GRP_5;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700348}
349
Sathya Perla3acf19d2014-05-30 19:06:28 +0530350static inline bool is_dbg_evt(u32 flags)
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000351{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530352 return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
353 ASYNC_EVENT_CODE_QNQ;
354}
355
356static void be_mcc_event_process(struct be_adapter *adapter,
357 struct be_mcc_compl *compl)
358{
359 if (is_link_state_evt(compl->flags))
360 be_async_link_state_process(adapter, compl);
361 else if (is_grp5_evt(compl->flags))
362 be_async_grp5_evt_process(adapter, compl);
363 else if (is_dbg_evt(compl->flags))
364 be_async_dbg_evt_process(adapter, compl);
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000365}
366
Sathya Perlaefd2e402009-07-27 22:53:10 +0000367static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000368{
Sathya Perla8788fdc2009-07-27 22:52:03 +0000369 struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000370 struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000371
372 if (be_mcc_compl_is_new(compl)) {
373 queue_tail_inc(mcc_cq);
374 return compl;
375 }
376 return NULL;
377}
378
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000379void be_async_mcc_enable(struct be_adapter *adapter)
380{
381 spin_lock_bh(&adapter->mcc_cq_lock);
382
383 be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
384 adapter->mcc_obj.rearm_cq = true;
385
386 spin_unlock_bh(&adapter->mcc_cq_lock);
387}
388
389void be_async_mcc_disable(struct be_adapter *adapter)
390{
Sathya Perlaa323d9b2012-12-17 19:38:50 +0000391 spin_lock_bh(&adapter->mcc_cq_lock);
392
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000393 adapter->mcc_obj.rearm_cq = false;
Sathya Perlaa323d9b2012-12-17 19:38:50 +0000394 be_cq_notify(adapter, adapter->mcc_obj.cq.id, false, 0);
395
396 spin_unlock_bh(&adapter->mcc_cq_lock);
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000397}
398
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000399int be_process_mcc(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000400{
Sathya Perlaefd2e402009-07-27 22:53:10 +0000401 struct be_mcc_compl *compl;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000402 int num = 0, status = 0;
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000403 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000404
Amerigo Wang072a9c42012-08-24 21:41:11 +0000405 spin_lock(&adapter->mcc_cq_lock);
Sathya Perla3acf19d2014-05-30 19:06:28 +0530406
Sathya Perla8788fdc2009-07-27 22:52:03 +0000407 while ((compl = be_mcc_compl_get(adapter))) {
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000408 if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
Sathya Perla3acf19d2014-05-30 19:06:28 +0530409 be_mcc_event_process(adapter, compl);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700410 } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
Sathya Perla3acf19d2014-05-30 19:06:28 +0530411 status = be_mcc_compl_process(adapter, compl);
412 atomic_dec(&mcc_obj->q.used);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000413 }
414 be_mcc_compl_use(compl);
415 num++;
416 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700417
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000418 if (num)
419 be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);
420
Amerigo Wang072a9c42012-08-24 21:41:11 +0000421 spin_unlock(&adapter->mcc_cq_lock);
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000422 return status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000423}
424
Sathya Perla6ac7b682009-06-18 00:05:54 +0000425/* Wait till no more pending mcc requests are present */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700426static int be_mcc_wait_compl(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000427{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700428#define mcc_timeout 120000 /* 12s timeout */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000429 int i, status = 0;
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800430 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700431
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800432 for (i = 0; i < mcc_timeout; i++) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000433 if (be_error(adapter))
434 return -EIO;
435
Amerigo Wang072a9c42012-08-24 21:41:11 +0000436 local_bh_disable();
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000437 status = be_process_mcc(adapter);
Amerigo Wang072a9c42012-08-24 21:41:11 +0000438 local_bh_enable();
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800439
440 if (atomic_read(&mcc_obj->q.used) == 0)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000441 break;
442 udelay(100);
443 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700444 if (i == mcc_timeout) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000445 dev_err(&adapter->pdev->dev, "FW not responding\n");
446 adapter->fw_timeout = true;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000447 return -EIO;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700448 }
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800449 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000450}
451
452/* Notify MCC requests and wait for completion */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700453static int be_mcc_notify_wait(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000454{
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000455 int status;
456 struct be_mcc_wrb *wrb;
457 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
458 u16 index = mcc_obj->q.head;
459 struct be_cmd_resp_hdr *resp;
460
461 index_dec(&index, mcc_obj->q.len);
462 wrb = queue_index_node(&mcc_obj->q, index);
463
464 resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);
465
Sathya Perla8788fdc2009-07-27 22:52:03 +0000466 be_mcc_notify(adapter);
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000467
468 status = be_mcc_wait_compl(adapter);
469 if (status == -EIO)
470 goto out;
471
Kalesh AP4c600052014-05-30 19:06:26 +0530472 status = (resp->base_status |
473 ((resp->addl_status & CQE_ADDL_STATUS_MASK) <<
474 CQE_ADDL_STATUS_SHIFT));
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000475out:
476 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000477}
478
Sathya Perla5f0b8492009-07-27 22:52:56 +0000479static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700480{
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000481 int msecs = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700482 u32 ready;
483
484 do {
Sathya Perla6589ade2011-11-10 19:18:00 +0000485 if (be_error(adapter))
486 return -EIO;
487
Sathya Perlacf588472010-02-14 21:22:01 +0000488 ready = ioread32(db);
Sathya Perla434b3642011-11-10 19:17:59 +0000489 if (ready == 0xffffffff)
Sathya Perlacf588472010-02-14 21:22:01 +0000490 return -1;
Sathya Perlacf588472010-02-14 21:22:01 +0000491
492 ready &= MPU_MAILBOX_DB_RDY_MASK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700493 if (ready)
494 break;
495
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000496 if (msecs > 4000) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000497 dev_err(&adapter->pdev->dev, "FW not responding\n");
498 adapter->fw_timeout = true;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +0000499 be_detect_error(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700500 return -1;
501 }
502
Sathya Perla1dbf53a2011-05-12 19:32:16 +0000503 msleep(1);
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000504 msecs++;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700505 } while (true);
506
507 return 0;
508}
509
510/*
511 * Insert the mailbox address into the doorbell in two steps
Sathya Perla5fb379e2009-06-18 00:02:59 +0000512 * Polls on the mbox doorbell till a command completion (or a timeout) occurs
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700513 */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700514static int be_mbox_notify_wait(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700515{
516 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700517 u32 val = 0;
Sathya Perla8788fdc2009-07-27 22:52:03 +0000518 void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
519 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700520 struct be_mcc_mailbox *mbox = mbox_mem->va;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000521 struct be_mcc_compl *compl = &mbox->compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700522
Sathya Perlacf588472010-02-14 21:22:01 +0000523 /* wait for ready to be set */
524 status = be_mbox_db_ready_wait(adapter, db);
525 if (status != 0)
526 return status;
527
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700528 val |= MPU_MAILBOX_DB_HI_MASK;
529 /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
530 val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
531 iowrite32(val, db);
532
533 /* wait for ready to be set */
Sathya Perla5f0b8492009-07-27 22:52:56 +0000534 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700535 if (status != 0)
536 return status;
537
538 val = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700539 /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
540 val |= (u32)(mbox_mem->dma >> 4) << 2;
541 iowrite32(val, db);
542
Sathya Perla5f0b8492009-07-27 22:52:56 +0000543 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700544 if (status != 0)
545 return status;
546
Sathya Perla5fb379e2009-06-18 00:02:59 +0000547 /* A cq entry has been made now */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000548 if (be_mcc_compl_is_new(compl)) {
549 status = be_mcc_compl_process(adapter, &mbox->compl);
550 be_mcc_compl_use(compl);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000551 if (status)
552 return status;
553 } else {
Sathya Perla5f0b8492009-07-27 22:52:56 +0000554 dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700555 return -1;
556 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000557 return 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700558}
559
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000560static u16 be_POST_stage_get(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700561{
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000562 u32 sem;
563
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000564 if (BEx_chip(adapter))
565 sem = ioread32(adapter->csr + SLIPORT_SEMAPHORE_OFFSET_BEx);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700566 else
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000567 pci_read_config_dword(adapter->pdev,
568 SLIPORT_SEMAPHORE_OFFSET_SH, &sem);
569
570 return sem & POST_STAGE_MASK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700571}
572
Gavin Shan87f20c22013-10-29 17:30:57 +0800573static int lancer_wait_ready(struct be_adapter *adapter)
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000574{
575#define SLIPORT_READY_TIMEOUT 30
576 u32 sliport_status;
577 int status = 0, i;
578
579 for (i = 0; i < SLIPORT_READY_TIMEOUT; i++) {
580 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
581 if (sliport_status & SLIPORT_STATUS_RDY_MASK)
582 break;
583
584 msleep(1000);
585 }
586
587 if (i == SLIPORT_READY_TIMEOUT)
588 status = -1;
589
590 return status;
591}
592
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000593static bool lancer_provisioning_error(struct be_adapter *adapter)
594{
595 u32 sliport_status = 0, sliport_err1 = 0, sliport_err2 = 0;
596 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
597 if (sliport_status & SLIPORT_STATUS_ERR_MASK) {
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530598 sliport_err1 = ioread32(adapter->db + SLIPORT_ERROR1_OFFSET);
599 sliport_err2 = ioread32(adapter->db + SLIPORT_ERROR2_OFFSET);
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000600
601 if (sliport_err1 == SLIPORT_ERROR_NO_RESOURCE1 &&
602 sliport_err2 == SLIPORT_ERROR_NO_RESOURCE2)
603 return true;
604 }
605 return false;
606}
607
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000608int lancer_test_and_set_rdy_state(struct be_adapter *adapter)
609{
610 int status;
611 u32 sliport_status, err, reset_needed;
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000612 bool resource_error;
613
614 resource_error = lancer_provisioning_error(adapter);
615 if (resource_error)
Somnath Kotur01e5b2c2013-05-29 22:56:17 +0000616 return -EAGAIN;
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000617
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000618 status = lancer_wait_ready(adapter);
619 if (!status) {
620 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
621 err = sliport_status & SLIPORT_STATUS_ERR_MASK;
622 reset_needed = sliport_status & SLIPORT_STATUS_RN_MASK;
623 if (err && reset_needed) {
624 iowrite32(SLI_PORT_CONTROL_IP_MASK,
625 adapter->db + SLIPORT_CONTROL_OFFSET);
626
627 /* check adapter has corrected the error */
628 status = lancer_wait_ready(adapter);
629 sliport_status = ioread32(adapter->db +
630 SLIPORT_STATUS_OFFSET);
631 sliport_status &= (SLIPORT_STATUS_ERR_MASK |
632 SLIPORT_STATUS_RN_MASK);
633 if (status || sliport_status)
634 status = -1;
635 } else if (err || reset_needed) {
636 status = -1;
637 }
638 }
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000639 /* Stop error recovery if error is not recoverable.
640 * No resource error is temporary errors and will go away
641 * when PF provisions resources.
642 */
643 resource_error = lancer_provisioning_error(adapter);
Somnath Kotur01e5b2c2013-05-29 22:56:17 +0000644 if (resource_error)
645 status = -EAGAIN;
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000646
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000647 return status;
648}
649
650int be_fw_wait_ready(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700651{
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000652 u16 stage;
653 int status, timeout = 0;
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000654 struct device *dev = &adapter->pdev->dev;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700655
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000656 if (lancer_chip(adapter)) {
657 status = lancer_wait_ready(adapter);
658 return status;
659 }
660
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000661 do {
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000662 stage = be_POST_stage_get(adapter);
Gavin Shan66d29cb2013-03-03 21:48:46 +0000663 if (stage == POST_STAGE_ARMFW_RDY)
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000664 return 0;
Gavin Shan66d29cb2013-03-03 21:48:46 +0000665
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530666 dev_info(dev, "Waiting for POST, %ds elapsed\n", timeout);
Gavin Shan66d29cb2013-03-03 21:48:46 +0000667 if (msleep_interruptible(2000)) {
668 dev_err(dev, "Waiting for POST aborted\n");
669 return -EINTR;
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000670 }
Gavin Shan66d29cb2013-03-03 21:48:46 +0000671 timeout += 2;
Somnath Kotur3ab81b52011-10-03 08:10:57 +0000672 } while (timeout < 60);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700673
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000674 dev_err(dev, "POST timeout; stage=0x%x\n", stage);
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000675 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700676}
677
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700678
679static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
680{
681 return &wrb->payload.sgl[0];
682}
683
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530684static inline void fill_wrb_tags(struct be_mcc_wrb *wrb, unsigned long addr)
Sathya Perlabea50982013-08-27 16:57:33 +0530685{
686 wrb->tag0 = addr & 0xFFFFFFFF;
687 wrb->tag1 = upper_32_bits(addr);
688}
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700689
690/* Don't touch the hdr after it's prepared */
Somnath Kotur106df1e2011-10-27 07:12:13 +0000691/* mem will be NULL for embedded commands */
692static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530693 u8 subsystem, u8 opcode, int cmd_len,
694 struct be_mcc_wrb *wrb,
695 struct be_dma_mem *mem)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700696{
Somnath Kotur106df1e2011-10-27 07:12:13 +0000697 struct be_sge *sge;
698
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700699 req_hdr->opcode = opcode;
700 req_hdr->subsystem = subsystem;
701 req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
Ajit Khaparde07793d32010-02-16 00:18:46 +0000702 req_hdr->version = 0;
Sathya Perlabea50982013-08-27 16:57:33 +0530703 fill_wrb_tags(wrb, (ulong) req_hdr);
Somnath Kotur106df1e2011-10-27 07:12:13 +0000704 wrb->payload_length = cmd_len;
705 if (mem) {
706 wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
707 MCC_WRB_SGE_CNT_SHIFT;
708 sge = nonembedded_sgl(wrb);
709 sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
710 sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
711 sge->len = cpu_to_le32(mem->size);
712 } else
713 wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
714 be_dws_cpu_to_le(wrb, 8);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700715}
716
717static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530718 struct be_dma_mem *mem)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700719{
720 int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
721 u64 dma = (u64)mem->dma;
722
723 for (i = 0; i < buf_pages; i++) {
724 pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
725 pages[i].hi = cpu_to_le32(upper_32_bits(dma));
726 dma += PAGE_SIZE_4K;
727 }
728}
729
Sathya Perlab31c50a2009-09-17 10:30:13 -0700730static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700731{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700732 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
733 struct be_mcc_wrb *wrb
734 = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
735 memset(wrb, 0, sizeof(*wrb));
736 return wrb;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700737}
738
Sathya Perlab31c50a2009-09-17 10:30:13 -0700739static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000740{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700741 struct be_queue_info *mccq = &adapter->mcc_obj.q;
742 struct be_mcc_wrb *wrb;
743
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +0000744 if (!mccq->created)
745 return NULL;
746
Vasundhara Volam4d277122013-04-21 23:28:15 +0000747 if (atomic_read(&mccq->used) >= mccq->len)
Sathya Perla713d03942009-11-22 22:02:45 +0000748 return NULL;
Sathya Perla713d03942009-11-22 22:02:45 +0000749
Sathya Perlab31c50a2009-09-17 10:30:13 -0700750 wrb = queue_head_node(mccq);
751 queue_head_inc(mccq);
752 atomic_inc(&mccq->used);
753 memset(wrb, 0, sizeof(*wrb));
Sathya Perla5fb379e2009-06-18 00:02:59 +0000754 return wrb;
755}
756
Sathya Perlabea50982013-08-27 16:57:33 +0530757static bool use_mcc(struct be_adapter *adapter)
758{
759 return adapter->mcc_obj.q.created;
760}
761
762/* Must be used only in process context */
763static int be_cmd_lock(struct be_adapter *adapter)
764{
765 if (use_mcc(adapter)) {
766 spin_lock_bh(&adapter->mcc_lock);
767 return 0;
768 } else {
769 return mutex_lock_interruptible(&adapter->mbox_lock);
770 }
771}
772
773/* Must be used only in process context */
774static void be_cmd_unlock(struct be_adapter *adapter)
775{
776 if (use_mcc(adapter))
777 spin_unlock_bh(&adapter->mcc_lock);
778 else
779 return mutex_unlock(&adapter->mbox_lock);
780}
781
782static struct be_mcc_wrb *be_cmd_copy(struct be_adapter *adapter,
783 struct be_mcc_wrb *wrb)
784{
785 struct be_mcc_wrb *dest_wrb;
786
787 if (use_mcc(adapter)) {
788 dest_wrb = wrb_from_mccq(adapter);
789 if (!dest_wrb)
790 return NULL;
791 } else {
792 dest_wrb = wrb_from_mbox(adapter);
793 }
794
795 memcpy(dest_wrb, wrb, sizeof(*wrb));
796 if (wrb->embedded & cpu_to_le32(MCC_WRB_EMBEDDED_MASK))
797 fill_wrb_tags(dest_wrb, (ulong) embedded_payload(wrb));
798
799 return dest_wrb;
800}
801
802/* Must be used only in process context */
803static int be_cmd_notify_wait(struct be_adapter *adapter,
804 struct be_mcc_wrb *wrb)
805{
806 struct be_mcc_wrb *dest_wrb;
807 int status;
808
809 status = be_cmd_lock(adapter);
810 if (status)
811 return status;
812
813 dest_wrb = be_cmd_copy(adapter, wrb);
814 if (!dest_wrb)
815 return -EBUSY;
816
817 if (use_mcc(adapter))
818 status = be_mcc_notify_wait(adapter);
819 else
820 status = be_mbox_notify_wait(adapter);
821
822 if (!status)
823 memcpy(wrb, dest_wrb, sizeof(*wrb));
824
825 be_cmd_unlock(adapter);
826 return status;
827}
828
Sathya Perla2243e2e2009-11-22 22:02:03 +0000829/* Tell fw we're about to start firing cmds by writing a
830 * special pattern across the wrb hdr; uses mbox
831 */
832int be_cmd_fw_init(struct be_adapter *adapter)
833{
834 u8 *wrb;
835 int status;
836
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000837 if (lancer_chip(adapter))
838 return 0;
839
Ivan Vecera29849612010-12-14 05:43:19 +0000840 if (mutex_lock_interruptible(&adapter->mbox_lock))
841 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000842
843 wrb = (u8 *)wrb_from_mbox(adapter);
Sathya Perla359a9722010-12-01 01:03:36 +0000844 *wrb++ = 0xFF;
845 *wrb++ = 0x12;
846 *wrb++ = 0x34;
847 *wrb++ = 0xFF;
848 *wrb++ = 0xFF;
849 *wrb++ = 0x56;
850 *wrb++ = 0x78;
851 *wrb = 0xFF;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000852
853 status = be_mbox_notify_wait(adapter);
854
Ivan Vecera29849612010-12-14 05:43:19 +0000855 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000856 return status;
857}
858
859/* Tell fw we're done with firing cmds by writing a
860 * special pattern across the wrb hdr; uses mbox
861 */
862int be_cmd_fw_clean(struct be_adapter *adapter)
863{
864 u8 *wrb;
865 int status;
866
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000867 if (lancer_chip(adapter))
868 return 0;
869
Ivan Vecera29849612010-12-14 05:43:19 +0000870 if (mutex_lock_interruptible(&adapter->mbox_lock))
871 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000872
873 wrb = (u8 *)wrb_from_mbox(adapter);
874 *wrb++ = 0xFF;
875 *wrb++ = 0xAA;
876 *wrb++ = 0xBB;
877 *wrb++ = 0xFF;
878 *wrb++ = 0xFF;
879 *wrb++ = 0xCC;
880 *wrb++ = 0xDD;
881 *wrb = 0xFF;
882
883 status = be_mbox_notify_wait(adapter);
884
Ivan Vecera29849612010-12-14 05:43:19 +0000885 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000886 return status;
887}
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000888
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530889int be_cmd_eq_create(struct be_adapter *adapter, struct be_eq_obj *eqo)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700890{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700891 struct be_mcc_wrb *wrb;
892 struct be_cmd_req_eq_create *req;
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530893 struct be_dma_mem *q_mem = &eqo->q.dma_mem;
894 int status, ver = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700895
Ivan Vecera29849612010-12-14 05:43:19 +0000896 if (mutex_lock_interruptible(&adapter->mbox_lock))
897 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700898
899 wrb = wrb_from_mbox(adapter);
900 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700901
Somnath Kotur106df1e2011-10-27 07:12:13 +0000902 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530903 OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb,
904 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700905
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530906 /* Support for EQ_CREATEv2 available only SH-R onwards */
907 if (!(BEx_chip(adapter) || lancer_chip(adapter)))
908 ver = 2;
909
910 req->hdr.version = ver;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700911 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
912
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700913 AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
914 /* 4byte eqe*/
915 AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
916 AMAP_SET_BITS(struct amap_eq_context, count, req->context,
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530917 __ilog2_u32(eqo->q.len / 256));
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700918 be_dws_cpu_to_le(req->context, sizeof(req->context));
919
920 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
921
Sathya Perlab31c50a2009-09-17 10:30:13 -0700922 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700923 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700924 struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530925 eqo->q.id = le16_to_cpu(resp->eq_id);
926 eqo->msix_idx =
927 (ver == 2) ? le16_to_cpu(resp->msix_idx) : eqo->idx;
928 eqo->q.created = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700929 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700930
Ivan Vecera29849612010-12-14 05:43:19 +0000931 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700932 return status;
933}
934
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000935/* Use MCC */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000936int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
Sathya Perla5ee49792012-09-28 04:39:41 +0000937 bool permanent, u32 if_handle, u32 pmac_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700938{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700939 struct be_mcc_wrb *wrb;
940 struct be_cmd_req_mac_query *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700941 int status;
942
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000943 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700944
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000945 wrb = wrb_from_mccq(adapter);
946 if (!wrb) {
947 status = -EBUSY;
948 goto err;
949 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700950 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700951
Somnath Kotur106df1e2011-10-27 07:12:13 +0000952 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530953 OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb,
954 NULL);
Sathya Perla5ee49792012-09-28 04:39:41 +0000955 req->type = MAC_ADDRESS_TYPE_NETWORK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700956 if (permanent) {
957 req->permanent = 1;
958 } else {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700959 req->if_id = cpu_to_le16((u16) if_handle);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +0000960 req->pmac_id = cpu_to_le32(pmac_id);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700961 req->permanent = 0;
962 }
963
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000964 status = be_mcc_notify_wait(adapter);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700965 if (!status) {
966 struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700967 memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700968 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700969
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000970err:
971 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700972 return status;
973}
974
Sathya Perlab31c50a2009-09-17 10:30:13 -0700975/* Uses synchronous MCCQ */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000976int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530977 u32 if_id, u32 *pmac_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700978{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700979 struct be_mcc_wrb *wrb;
980 struct be_cmd_req_pmac_add *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700981 int status;
982
Sathya Perlab31c50a2009-09-17 10:30:13 -0700983 spin_lock_bh(&adapter->mcc_lock);
984
985 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000986 if (!wrb) {
987 status = -EBUSY;
988 goto err;
989 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700990 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700991
Somnath Kotur106df1e2011-10-27 07:12:13 +0000992 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530993 OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb,
994 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700995
Ajit Khapardef8617e02011-02-11 13:36:37 +0000996 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700997 req->if_id = cpu_to_le32(if_id);
998 memcpy(req->mac_address, mac_addr, ETH_ALEN);
999
Sathya Perlab31c50a2009-09-17 10:30:13 -07001000 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001001 if (!status) {
1002 struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
1003 *pmac_id = le32_to_cpu(resp->pmac_id);
1004 }
1005
Sathya Perla713d03942009-11-22 22:02:45 +00001006err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001007 spin_unlock_bh(&adapter->mcc_lock);
Somnath Koture3a7ae22011-10-27 07:14:05 +00001008
1009 if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
1010 status = -EPERM;
1011
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001012 return status;
1013}
1014
Sathya Perlab31c50a2009-09-17 10:30:13 -07001015/* Uses synchronous MCCQ */
Sathya Perla30128032011-11-10 19:17:57 +00001016int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001017{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001018 struct be_mcc_wrb *wrb;
1019 struct be_cmd_req_pmac_del *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001020 int status;
1021
Sathya Perla30128032011-11-10 19:17:57 +00001022 if (pmac_id == -1)
1023 return 0;
1024
Sathya Perlab31c50a2009-09-17 10:30:13 -07001025 spin_lock_bh(&adapter->mcc_lock);
1026
1027 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001028 if (!wrb) {
1029 status = -EBUSY;
1030 goto err;
1031 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001032 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001033
Somnath Kotur106df1e2011-10-27 07:12:13 +00001034 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1035 OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001036
Ajit Khapardef8617e02011-02-11 13:36:37 +00001037 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001038 req->if_id = cpu_to_le32(if_id);
1039 req->pmac_id = cpu_to_le32(pmac_id);
1040
Sathya Perlab31c50a2009-09-17 10:30:13 -07001041 status = be_mcc_notify_wait(adapter);
1042
Sathya Perla713d03942009-11-22 22:02:45 +00001043err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001044 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001045 return status;
1046}
1047
Sathya Perlab31c50a2009-09-17 10:30:13 -07001048/* Uses Mbox */
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001049int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301050 struct be_queue_info *eq, bool no_delay, int coalesce_wm)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001051{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001052 struct be_mcc_wrb *wrb;
1053 struct be_cmd_req_cq_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001054 struct be_dma_mem *q_mem = &cq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001055 void *ctxt;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001056 int status;
1057
Ivan Vecera29849612010-12-14 05:43:19 +00001058 if (mutex_lock_interruptible(&adapter->mbox_lock))
1059 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001060
1061 wrb = wrb_from_mbox(adapter);
1062 req = embedded_payload(wrb);
1063 ctxt = &req->context;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001064
Somnath Kotur106df1e2011-10-27 07:12:13 +00001065 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301066 OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb,
1067 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001068
1069 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001070
1071 if (BEx_chip(adapter)) {
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001072 AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301073 coalesce_wm);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001074 AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301075 ctxt, no_delay);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001076 AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301077 __ilog2_u32(cq->len / 256));
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001078 AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001079 AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
1080 AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001081 } else {
1082 req->hdr.version = 2;
1083 req->page_size = 1; /* 1 for 4K */
Ajit Khaparde09e83a92013-11-22 12:51:20 -06001084
1085 /* coalesce-wm field in this cmd is not relevant to Lancer.
1086 * Lancer uses COMMON_MODIFY_CQ to set this field
1087 */
1088 if (!lancer_chip(adapter))
1089 AMAP_SET_BITS(struct amap_cq_context_v2, coalescwm,
1090 ctxt, coalesce_wm);
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001091 AMAP_SET_BITS(struct amap_cq_context_v2, nodelay, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301092 no_delay);
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001093 AMAP_SET_BITS(struct amap_cq_context_v2, count, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301094 __ilog2_u32(cq->len / 256));
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001095 AMAP_SET_BITS(struct amap_cq_context_v2, valid, ctxt, 1);
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301096 AMAP_SET_BITS(struct amap_cq_context_v2, eventable, ctxt, 1);
1097 AMAP_SET_BITS(struct amap_cq_context_v2, eqid, ctxt, eq->id);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001098 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001099
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001100 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1101
1102 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1103
Sathya Perlab31c50a2009-09-17 10:30:13 -07001104 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001105 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -07001106 struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001107 cq->id = le16_to_cpu(resp->cq_id);
1108 cq->created = true;
1109 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001110
Ivan Vecera29849612010-12-14 05:43:19 +00001111 mutex_unlock(&adapter->mbox_lock);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001112
1113 return status;
1114}
1115
1116static u32 be_encoded_q_len(int q_len)
1117{
1118 u32 len_encoded = fls(q_len); /* log2(len) + 1 */
1119 if (len_encoded == 16)
1120 len_encoded = 0;
1121 return len_encoded;
1122}
1123
Jingoo Han4188e7d2013-08-05 18:02:02 +09001124static int be_cmd_mccq_ext_create(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301125 struct be_queue_info *mccq,
1126 struct be_queue_info *cq)
Sathya Perla5fb379e2009-06-18 00:02:59 +00001127{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001128 struct be_mcc_wrb *wrb;
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001129 struct be_cmd_req_mcc_ext_create *req;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001130 struct be_dma_mem *q_mem = &mccq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001131 void *ctxt;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001132 int status;
1133
Ivan Vecera29849612010-12-14 05:43:19 +00001134 if (mutex_lock_interruptible(&adapter->mbox_lock))
1135 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001136
1137 wrb = wrb_from_mbox(adapter);
1138 req = embedded_payload(wrb);
1139 ctxt = &req->context;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001140
Somnath Kotur106df1e2011-10-27 07:12:13 +00001141 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301142 OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb,
1143 NULL);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001144
Ajit Khaparded4a2ac32010-03-11 01:35:59 +00001145 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Vasundhara Volam666d39c2014-01-15 13:23:31 +05301146 if (BEx_chip(adapter)) {
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001147 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
1148 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301149 be_encoded_q_len(mccq->len));
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001150 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
Vasundhara Volam666d39c2014-01-15 13:23:31 +05301151 } else {
1152 req->hdr.version = 1;
1153 req->cq_id = cpu_to_le16(cq->id);
1154
1155 AMAP_SET_BITS(struct amap_mcc_context_v1, ring_size, ctxt,
1156 be_encoded_q_len(mccq->len));
1157 AMAP_SET_BITS(struct amap_mcc_context_v1, valid, ctxt, 1);
1158 AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_id,
1159 ctxt, cq->id);
1160 AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_valid,
1161 ctxt, 1);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001162 }
1163
Somnath Koturcc4ce022010-10-21 07:11:14 -07001164 /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001165 req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
Ajit Khapardebc0c3402013-04-24 11:52:50 +00001166 req->async_event_bitmap[0] |= cpu_to_le32(1 << ASYNC_EVENT_CODE_QNQ);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001167 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1168
1169 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1170
Sathya Perlab31c50a2009-09-17 10:30:13 -07001171 status = be_mbox_notify_wait(adapter);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001172 if (!status) {
1173 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
1174 mccq->id = le16_to_cpu(resp->id);
1175 mccq->created = true;
1176 }
Ivan Vecera29849612010-12-14 05:43:19 +00001177 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001178
1179 return status;
1180}
1181
Jingoo Han4188e7d2013-08-05 18:02:02 +09001182static int be_cmd_mccq_org_create(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301183 struct be_queue_info *mccq,
1184 struct be_queue_info *cq)
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001185{
1186 struct be_mcc_wrb *wrb;
1187 struct be_cmd_req_mcc_create *req;
1188 struct be_dma_mem *q_mem = &mccq->dma_mem;
1189 void *ctxt;
1190 int status;
1191
1192 if (mutex_lock_interruptible(&adapter->mbox_lock))
1193 return -1;
1194
1195 wrb = wrb_from_mbox(adapter);
1196 req = embedded_payload(wrb);
1197 ctxt = &req->context;
1198
Somnath Kotur106df1e2011-10-27 07:12:13 +00001199 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301200 OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb,
1201 NULL);
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001202
1203 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
1204
1205 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
1206 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301207 be_encoded_q_len(mccq->len));
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001208 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
1209
1210 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1211
1212 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1213
1214 status = be_mbox_notify_wait(adapter);
1215 if (!status) {
1216 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
1217 mccq->id = le16_to_cpu(resp->id);
1218 mccq->created = true;
1219 }
1220
1221 mutex_unlock(&adapter->mbox_lock);
1222 return status;
1223}
1224
1225int be_cmd_mccq_create(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301226 struct be_queue_info *mccq, struct be_queue_info *cq)
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001227{
1228 int status;
1229
1230 status = be_cmd_mccq_ext_create(adapter, mccq, cq);
Vasundhara Volam666d39c2014-01-15 13:23:31 +05301231 if (status && BEx_chip(adapter)) {
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001232 dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
1233 "or newer to avoid conflicting priorities between NIC "
1234 "and FCoE traffic");
1235 status = be_cmd_mccq_org_create(adapter, mccq, cq);
1236 }
1237 return status;
1238}
1239
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001240int be_cmd_txq_create(struct be_adapter *adapter, struct be_tx_obj *txo)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001241{
Sathya Perla77071332013-08-27 16:57:34 +05301242 struct be_mcc_wrb wrb = {0};
Sathya Perlab31c50a2009-09-17 10:30:13 -07001243 struct be_cmd_req_eth_tx_create *req;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001244 struct be_queue_info *txq = &txo->q;
1245 struct be_queue_info *cq = &txo->cq;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001246 struct be_dma_mem *q_mem = &txq->dma_mem;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001247 int status, ver = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001248
Sathya Perla77071332013-08-27 16:57:34 +05301249 req = embedded_payload(&wrb);
Somnath Kotur106df1e2011-10-27 07:12:13 +00001250 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301251 OPCODE_ETH_TX_CREATE, sizeof(*req), &wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001252
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +00001253 if (lancer_chip(adapter)) {
1254 req->hdr.version = 1;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001255 } else if (BEx_chip(adapter)) {
1256 if (adapter->function_caps & BE_FUNCTION_CAPS_SUPER_NIC)
1257 req->hdr.version = 2;
1258 } else { /* For SH */
1259 req->hdr.version = 2;
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +00001260 }
1261
Vasundhara Volam81b02652013-10-01 15:59:57 +05301262 if (req->hdr.version > 0)
1263 req->if_id = cpu_to_le16(adapter->if_handle);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001264 req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
1265 req->ulp_num = BE_ULP1_NUM;
1266 req->type = BE_ETH_TX_RING_TYPE_STANDARD;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001267 req->cq_id = cpu_to_le16(cq->id);
1268 req->queue_size = be_encoded_q_len(txq->len);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001269 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001270 ver = req->hdr.version;
1271
Sathya Perla77071332013-08-27 16:57:34 +05301272 status = be_cmd_notify_wait(adapter, &wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001273 if (!status) {
Sathya Perla77071332013-08-27 16:57:34 +05301274 struct be_cmd_resp_eth_tx_create *resp = embedded_payload(&wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001275 txq->id = le16_to_cpu(resp->cid);
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001276 if (ver == 2)
1277 txo->db_offset = le32_to_cpu(resp->db_offset);
1278 else
1279 txo->db_offset = DB_TXULP1_OFFSET;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001280 txq->created = true;
1281 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001282
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001283 return status;
1284}
1285
Sathya Perla482c9e72011-06-29 23:33:17 +00001286/* Uses MCC */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001287int be_cmd_rxq_create(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301288 struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
1289 u32 if_id, u32 rss, u8 *rss_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001290{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001291 struct be_mcc_wrb *wrb;
1292 struct be_cmd_req_eth_rx_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001293 struct be_dma_mem *q_mem = &rxq->dma_mem;
1294 int status;
1295
Sathya Perla482c9e72011-06-29 23:33:17 +00001296 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001297
Sathya Perla482c9e72011-06-29 23:33:17 +00001298 wrb = wrb_from_mccq(adapter);
1299 if (!wrb) {
1300 status = -EBUSY;
1301 goto err;
1302 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001303 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001304
Somnath Kotur106df1e2011-10-27 07:12:13 +00001305 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301306 OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001307
1308 req->cq_id = cpu_to_le16(cq_id);
1309 req->frag_size = fls(frag_size) - 1;
1310 req->num_pages = 2;
1311 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1312 req->interface_id = cpu_to_le32(if_id);
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001313 req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001314 req->rss_queue = cpu_to_le32(rss);
1315
Sathya Perla482c9e72011-06-29 23:33:17 +00001316 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001317 if (!status) {
1318 struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
1319 rxq->id = le16_to_cpu(resp->id);
1320 rxq->created = true;
Sathya Perla3abcded2010-10-03 22:12:27 -07001321 *rss_id = resp->rss_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001322 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001323
Sathya Perla482c9e72011-06-29 23:33:17 +00001324err:
1325 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001326 return status;
1327}
1328
Sathya Perlab31c50a2009-09-17 10:30:13 -07001329/* Generic destroyer function for all types of queues
1330 * Uses Mbox
1331 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001332int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301333 int queue_type)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001334{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001335 struct be_mcc_wrb *wrb;
1336 struct be_cmd_req_q_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001337 u8 subsys = 0, opcode = 0;
1338 int status;
1339
Ivan Vecera29849612010-12-14 05:43:19 +00001340 if (mutex_lock_interruptible(&adapter->mbox_lock))
1341 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001342
Sathya Perlab31c50a2009-09-17 10:30:13 -07001343 wrb = wrb_from_mbox(adapter);
1344 req = embedded_payload(wrb);
1345
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001346 switch (queue_type) {
1347 case QTYPE_EQ:
1348 subsys = CMD_SUBSYSTEM_COMMON;
1349 opcode = OPCODE_COMMON_EQ_DESTROY;
1350 break;
1351 case QTYPE_CQ:
1352 subsys = CMD_SUBSYSTEM_COMMON;
1353 opcode = OPCODE_COMMON_CQ_DESTROY;
1354 break;
1355 case QTYPE_TXQ:
1356 subsys = CMD_SUBSYSTEM_ETH;
1357 opcode = OPCODE_ETH_TX_DESTROY;
1358 break;
1359 case QTYPE_RXQ:
1360 subsys = CMD_SUBSYSTEM_ETH;
1361 opcode = OPCODE_ETH_RX_DESTROY;
1362 break;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001363 case QTYPE_MCCQ:
1364 subsys = CMD_SUBSYSTEM_COMMON;
1365 opcode = OPCODE_COMMON_MCC_DESTROY;
1366 break;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001367 default:
Sathya Perla5f0b8492009-07-27 22:52:56 +00001368 BUG();
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001369 }
Ajit Khaparded744b442009-12-03 06:12:06 +00001370
Somnath Kotur106df1e2011-10-27 07:12:13 +00001371 be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301372 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001373 req->id = cpu_to_le16(q->id);
1374
Sathya Perlab31c50a2009-09-17 10:30:13 -07001375 status = be_mbox_notify_wait(adapter);
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +00001376 q->created = false;
Sathya Perla5f0b8492009-07-27 22:52:56 +00001377
Ivan Vecera29849612010-12-14 05:43:19 +00001378 mutex_unlock(&adapter->mbox_lock);
Sathya Perla482c9e72011-06-29 23:33:17 +00001379 return status;
1380}
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001381
Sathya Perla482c9e72011-06-29 23:33:17 +00001382/* Uses MCC */
1383int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
1384{
1385 struct be_mcc_wrb *wrb;
1386 struct be_cmd_req_q_destroy *req;
1387 int status;
1388
1389 spin_lock_bh(&adapter->mcc_lock);
1390
1391 wrb = wrb_from_mccq(adapter);
1392 if (!wrb) {
1393 status = -EBUSY;
1394 goto err;
1395 }
1396 req = embedded_payload(wrb);
1397
Somnath Kotur106df1e2011-10-27 07:12:13 +00001398 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301399 OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
Sathya Perla482c9e72011-06-29 23:33:17 +00001400 req->id = cpu_to_le16(q->id);
1401
1402 status = be_mcc_notify_wait(adapter);
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +00001403 q->created = false;
Sathya Perla482c9e72011-06-29 23:33:17 +00001404
1405err:
1406 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001407 return status;
1408}
1409
Sathya Perlab31c50a2009-09-17 10:30:13 -07001410/* Create an rx filtering policy configuration on an i/f
Sathya Perlabea50982013-08-27 16:57:33 +05301411 * Will use MBOX only if MCCQ has not been created.
Sathya Perlab31c50a2009-09-17 10:30:13 -07001412 */
Sathya Perla73d540f2009-10-14 20:20:42 +00001413int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001414 u32 *if_handle, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001415{
Sathya Perlabea50982013-08-27 16:57:33 +05301416 struct be_mcc_wrb wrb = {0};
Sathya Perlab31c50a2009-09-17 10:30:13 -07001417 struct be_cmd_req_if_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001418 int status;
1419
Sathya Perlabea50982013-08-27 16:57:33 +05301420 req = embedded_payload(&wrb);
Somnath Kotur106df1e2011-10-27 07:12:13 +00001421 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301422 OPCODE_COMMON_NTWK_INTERFACE_CREATE,
1423 sizeof(*req), &wrb, NULL);
Sarveshwar Bandiba343c72010-03-31 02:56:12 +00001424 req->hdr.domain = domain;
Sathya Perla73d540f2009-10-14 20:20:42 +00001425 req->capability_flags = cpu_to_le32(cap_flags);
1426 req->enable_flags = cpu_to_le32(en_flags);
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001427 req->pmac_invalid = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001428
Sathya Perlabea50982013-08-27 16:57:33 +05301429 status = be_cmd_notify_wait(adapter, &wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001430 if (!status) {
Sathya Perlabea50982013-08-27 16:57:33 +05301431 struct be_cmd_resp_if_create *resp = embedded_payload(&wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001432 *if_handle = le32_to_cpu(resp->interface_id);
Sathya Perlab5bb9772013-07-23 15:25:01 +05301433
1434 /* Hack to retrieve VF's pmac-id on BE3 */
1435 if (BE3_chip(adapter) && !be_physfn(adapter))
1436 adapter->pmac_id[0] = le32_to_cpu(resp->pmac_id);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001437 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001438 return status;
1439}
1440
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001441/* Uses MCCQ */
Sathya Perla30128032011-11-10 19:17:57 +00001442int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001443{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001444 struct be_mcc_wrb *wrb;
1445 struct be_cmd_req_if_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001446 int status;
1447
Sathya Perla30128032011-11-10 19:17:57 +00001448 if (interface_id == -1)
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001449 return 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001450
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001451 spin_lock_bh(&adapter->mcc_lock);
1452
1453 wrb = wrb_from_mccq(adapter);
1454 if (!wrb) {
1455 status = -EBUSY;
1456 goto err;
1457 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001458 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001459
Somnath Kotur106df1e2011-10-27 07:12:13 +00001460 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301461 OPCODE_COMMON_NTWK_INTERFACE_DESTROY,
1462 sizeof(*req), wrb, NULL);
Ajit Khaparde658681f2011-02-11 13:34:46 +00001463 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001464 req->interface_id = cpu_to_le32(interface_id);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001465
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001466 status = be_mcc_notify_wait(adapter);
1467err:
1468 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001469 return status;
1470}
1471
1472/* Get stats is a non embedded command: the request is not embedded inside
1473 * WRB but is a separate dma memory block
Sathya Perlab31c50a2009-09-17 10:30:13 -07001474 * Uses asynchronous MCC
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001475 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001476int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001477{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001478 struct be_mcc_wrb *wrb;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001479 struct be_cmd_req_hdr *hdr;
Sathya Perla713d03942009-11-22 22:02:45 +00001480 int status = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001481
Sathya Perlab31c50a2009-09-17 10:30:13 -07001482 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001483
Sathya Perlab31c50a2009-09-17 10:30:13 -07001484 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001485 if (!wrb) {
1486 status = -EBUSY;
1487 goto err;
1488 }
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001489 hdr = nonemb_cmd->va;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001490
Somnath Kotur106df1e2011-10-27 07:12:13 +00001491 be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301492 OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb,
1493 nonemb_cmd);
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001494
Sathya Perlaca34fe32012-11-06 17:48:56 +00001495 /* version 1 of the cmd is not supported only by BE2 */
Ajit Khaparde61000862013-10-03 16:16:33 -05001496 if (BE2_chip(adapter))
1497 hdr->version = 0;
1498 if (BE3_chip(adapter) || lancer_chip(adapter))
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001499 hdr->version = 1;
Ajit Khaparde61000862013-10-03 16:16:33 -05001500 else
1501 hdr->version = 2;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001502
Sathya Perlab31c50a2009-09-17 10:30:13 -07001503 be_mcc_notify(adapter);
Ajit Khapardeb2aebe62011-02-20 11:41:39 +00001504 adapter->stats_cmd_sent = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001505
Sathya Perla713d03942009-11-22 22:02:45 +00001506err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001507 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001508 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001509}
1510
Selvin Xavier005d5692011-05-16 07:36:35 +00001511/* Lancer Stats */
1512int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301513 struct be_dma_mem *nonemb_cmd)
Selvin Xavier005d5692011-05-16 07:36:35 +00001514{
1515
1516 struct be_mcc_wrb *wrb;
1517 struct lancer_cmd_req_pport_stats *req;
Selvin Xavier005d5692011-05-16 07:36:35 +00001518 int status = 0;
1519
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001520 if (!be_cmd_allowed(adapter, OPCODE_ETH_GET_PPORT_STATS,
1521 CMD_SUBSYSTEM_ETH))
1522 return -EPERM;
1523
Selvin Xavier005d5692011-05-16 07:36:35 +00001524 spin_lock_bh(&adapter->mcc_lock);
1525
1526 wrb = wrb_from_mccq(adapter);
1527 if (!wrb) {
1528 status = -EBUSY;
1529 goto err;
1530 }
1531 req = nonemb_cmd->va;
Selvin Xavier005d5692011-05-16 07:36:35 +00001532
Somnath Kotur106df1e2011-10-27 07:12:13 +00001533 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301534 OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size,
1535 wrb, nonemb_cmd);
Selvin Xavier005d5692011-05-16 07:36:35 +00001536
Padmanabh Ratnakard51ebd32012-04-25 01:46:52 +00001537 req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
Selvin Xavier005d5692011-05-16 07:36:35 +00001538 req->cmd_params.params.reset_stats = 0;
1539
Selvin Xavier005d5692011-05-16 07:36:35 +00001540 be_mcc_notify(adapter);
1541 adapter->stats_cmd_sent = true;
1542
1543err:
1544 spin_unlock_bh(&adapter->mcc_lock);
1545 return status;
1546}
1547
Sathya Perla323ff712012-09-28 04:39:43 +00001548static int be_mac_to_link_speed(int mac_speed)
1549{
1550 switch (mac_speed) {
1551 case PHY_LINK_SPEED_ZERO:
1552 return 0;
1553 case PHY_LINK_SPEED_10MBPS:
1554 return 10;
1555 case PHY_LINK_SPEED_100MBPS:
1556 return 100;
1557 case PHY_LINK_SPEED_1GBPS:
1558 return 1000;
1559 case PHY_LINK_SPEED_10GBPS:
1560 return 10000;
Vasundhara Volamb971f842013-08-06 09:27:15 +05301561 case PHY_LINK_SPEED_20GBPS:
1562 return 20000;
1563 case PHY_LINK_SPEED_25GBPS:
1564 return 25000;
1565 case PHY_LINK_SPEED_40GBPS:
1566 return 40000;
Sathya Perla323ff712012-09-28 04:39:43 +00001567 }
1568 return 0;
1569}
1570
1571/* Uses synchronous mcc
1572 * Returns link_speed in Mbps
1573 */
1574int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
1575 u8 *link_status, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001576{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001577 struct be_mcc_wrb *wrb;
1578 struct be_cmd_req_link_status *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001579 int status;
1580
Sathya Perlab31c50a2009-09-17 10:30:13 -07001581 spin_lock_bh(&adapter->mcc_lock);
1582
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001583 if (link_status)
1584 *link_status = LINK_DOWN;
1585
Sathya Perlab31c50a2009-09-17 10:30:13 -07001586 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001587 if (!wrb) {
1588 status = -EBUSY;
1589 goto err;
1590 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001591 req = embedded_payload(wrb);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +00001592
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001593 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301594 OPCODE_COMMON_NTWK_LINK_STATUS_QUERY,
1595 sizeof(*req), wrb, NULL);
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001596
Sathya Perlaca34fe32012-11-06 17:48:56 +00001597 /* version 1 of the cmd is not supported only by BE2 */
1598 if (!BE2_chip(adapter))
Padmanabh Ratnakardaad6162011-11-16 02:03:45 +00001599 req->hdr.version = 1;
1600
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001601 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001602
Sathya Perlab31c50a2009-09-17 10:30:13 -07001603 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001604 if (!status) {
1605 struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
Sathya Perla323ff712012-09-28 04:39:43 +00001606 if (link_speed) {
1607 *link_speed = resp->link_speed ?
1608 le16_to_cpu(resp->link_speed) * 10 :
1609 be_mac_to_link_speed(resp->mac_speed);
1610
1611 if (!resp->logical_link_status)
1612 *link_speed = 0;
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001613 }
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001614 if (link_status)
1615 *link_status = resp->logical_link_status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001616 }
1617
Sathya Perla713d03942009-11-22 22:02:45 +00001618err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001619 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001620 return status;
1621}
1622
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001623/* Uses synchronous mcc */
1624int be_cmd_get_die_temperature(struct be_adapter *adapter)
1625{
1626 struct be_mcc_wrb *wrb;
1627 struct be_cmd_req_get_cntl_addnl_attribs *req;
Vasundhara Volam117affe2013-08-06 09:27:20 +05301628 int status = 0;
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001629
1630 spin_lock_bh(&adapter->mcc_lock);
1631
1632 wrb = wrb_from_mccq(adapter);
1633 if (!wrb) {
1634 status = -EBUSY;
1635 goto err;
1636 }
1637 req = embedded_payload(wrb);
1638
Somnath Kotur106df1e2011-10-27 07:12:13 +00001639 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301640 OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES,
1641 sizeof(*req), wrb, NULL);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001642
Somnath Kotur3de09452011-09-30 07:25:05 +00001643 be_mcc_notify(adapter);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001644
1645err:
1646 spin_unlock_bh(&adapter->mcc_lock);
1647 return status;
1648}
1649
Somnath Kotur311fddc2011-03-16 21:22:43 +00001650/* Uses synchronous mcc */
1651int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
1652{
1653 struct be_mcc_wrb *wrb;
1654 struct be_cmd_req_get_fat *req;
1655 int status;
1656
1657 spin_lock_bh(&adapter->mcc_lock);
1658
1659 wrb = wrb_from_mccq(adapter);
1660 if (!wrb) {
1661 status = -EBUSY;
1662 goto err;
1663 }
1664 req = embedded_payload(wrb);
1665
Somnath Kotur106df1e2011-10-27 07:12:13 +00001666 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301667 OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb,
1668 NULL);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001669 req->fat_operation = cpu_to_le32(QUERY_FAT);
1670 status = be_mcc_notify_wait(adapter);
1671 if (!status) {
1672 struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
1673 if (log_size && resp->log_size)
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001674 *log_size = le32_to_cpu(resp->log_size) -
1675 sizeof(u32);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001676 }
1677err:
1678 spin_unlock_bh(&adapter->mcc_lock);
1679 return status;
1680}
1681
Vasundhara Volamc5f156d2014-09-02 09:56:54 +05301682int be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
Somnath Kotur311fddc2011-03-16 21:22:43 +00001683{
1684 struct be_dma_mem get_fat_cmd;
1685 struct be_mcc_wrb *wrb;
1686 struct be_cmd_req_get_fat *req;
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001687 u32 offset = 0, total_size, buf_size,
1688 log_offset = sizeof(u32), payload_len;
Vasundhara Volamc5f156d2014-09-02 09:56:54 +05301689 int status = 0;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001690
1691 if (buf_len == 0)
Vasundhara Volamc5f156d2014-09-02 09:56:54 +05301692 return -EIO;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001693
1694 total_size = buf_len;
1695
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001696 get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
1697 get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301698 get_fat_cmd.size,
1699 &get_fat_cmd.dma);
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001700 if (!get_fat_cmd.va) {
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001701 dev_err(&adapter->pdev->dev,
1702 "Memory allocation failure while retrieving FAT data\n");
Vasundhara Volamc5f156d2014-09-02 09:56:54 +05301703 return -ENOMEM;
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001704 }
1705
Somnath Kotur311fddc2011-03-16 21:22:43 +00001706 spin_lock_bh(&adapter->mcc_lock);
1707
Somnath Kotur311fddc2011-03-16 21:22:43 +00001708 while (total_size) {
1709 buf_size = min(total_size, (u32)60*1024);
1710 total_size -= buf_size;
1711
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001712 wrb = wrb_from_mccq(adapter);
1713 if (!wrb) {
1714 status = -EBUSY;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001715 goto err;
1716 }
1717 req = get_fat_cmd.va;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001718
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001719 payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
Somnath Kotur106df1e2011-10-27 07:12:13 +00001720 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301721 OPCODE_COMMON_MANAGE_FAT, payload_len,
1722 wrb, &get_fat_cmd);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001723
1724 req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
1725 req->read_log_offset = cpu_to_le32(log_offset);
1726 req->read_log_length = cpu_to_le32(buf_size);
1727 req->data_buffer_size = cpu_to_le32(buf_size);
1728
1729 status = be_mcc_notify_wait(adapter);
1730 if (!status) {
1731 struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
1732 memcpy(buf + offset,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301733 resp->data_buffer,
1734 le32_to_cpu(resp->read_log_length));
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001735 } else {
Somnath Kotur311fddc2011-03-16 21:22:43 +00001736 dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001737 goto err;
1738 }
Somnath Kotur311fddc2011-03-16 21:22:43 +00001739 offset += buf_size;
1740 log_offset += buf_size;
1741 }
1742err:
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001743 pci_free_consistent(adapter->pdev, get_fat_cmd.size,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301744 get_fat_cmd.va, get_fat_cmd.dma);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001745 spin_unlock_bh(&adapter->mcc_lock);
Vasundhara Volamc5f156d2014-09-02 09:56:54 +05301746 return status;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001747}
1748
Sathya Perla04b71172011-09-27 13:30:27 -04001749/* Uses synchronous mcc */
Kalesh APe97e3cd2014-07-17 16:20:26 +05301750int be_cmd_get_fw_ver(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001751{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001752 struct be_mcc_wrb *wrb;
1753 struct be_cmd_req_get_fw_version *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001754 int status;
1755
Sathya Perla04b71172011-09-27 13:30:27 -04001756 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001757
Sathya Perla04b71172011-09-27 13:30:27 -04001758 wrb = wrb_from_mccq(adapter);
1759 if (!wrb) {
1760 status = -EBUSY;
1761 goto err;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001762 }
1763
Sathya Perla04b71172011-09-27 13:30:27 -04001764 req = embedded_payload(wrb);
Sathya Perla04b71172011-09-27 13:30:27 -04001765
Somnath Kotur106df1e2011-10-27 07:12:13 +00001766 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301767 OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb,
1768 NULL);
Sathya Perla04b71172011-09-27 13:30:27 -04001769 status = be_mcc_notify_wait(adapter);
1770 if (!status) {
1771 struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
Sathya Perlaacbafeb2014-09-02 09:56:46 +05301772
Vasundhara Volam242eb472014-09-12 17:39:15 +05301773 strlcpy(adapter->fw_ver, resp->firmware_version_string,
1774 sizeof(adapter->fw_ver));
1775 strlcpy(adapter->fw_on_flash, resp->fw_on_flash_version_string,
1776 sizeof(adapter->fw_on_flash));
Sathya Perla04b71172011-09-27 13:30:27 -04001777 }
1778err:
1779 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001780 return status;
1781}
1782
Sathya Perlab31c50a2009-09-17 10:30:13 -07001783/* set the EQ delay interval of an EQ to specified value
1784 * Uses async mcc
1785 */
Sathya Perla2632baf2013-10-01 16:00:00 +05301786int be_cmd_modify_eqd(struct be_adapter *adapter, struct be_set_eqd *set_eqd,
1787 int num)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001788{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001789 struct be_mcc_wrb *wrb;
1790 struct be_cmd_req_modify_eq_delay *req;
Sathya Perla2632baf2013-10-01 16:00:00 +05301791 int status = 0, i;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001792
Sathya Perlab31c50a2009-09-17 10:30:13 -07001793 spin_lock_bh(&adapter->mcc_lock);
1794
1795 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001796 if (!wrb) {
1797 status = -EBUSY;
1798 goto err;
1799 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001800 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001801
Somnath Kotur106df1e2011-10-27 07:12:13 +00001802 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301803 OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb,
1804 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001805
Sathya Perla2632baf2013-10-01 16:00:00 +05301806 req->num_eq = cpu_to_le32(num);
1807 for (i = 0; i < num; i++) {
1808 req->set_eqd[i].eq_id = cpu_to_le32(set_eqd[i].eq_id);
1809 req->set_eqd[i].phase = 0;
1810 req->set_eqd[i].delay_multiplier =
1811 cpu_to_le32(set_eqd[i].delay_multiplier);
1812 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001813
Sathya Perlab31c50a2009-09-17 10:30:13 -07001814 be_mcc_notify(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001815err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001816 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001817 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001818}
1819
Sathya Perlab31c50a2009-09-17 10:30:13 -07001820/* Uses sycnhronous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001821int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
Kalesh AP4d567d92014-05-09 13:29:17 +05301822 u32 num)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001823{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001824 struct be_mcc_wrb *wrb;
1825 struct be_cmd_req_vlan_config *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001826 int status;
1827
Sathya Perlab31c50a2009-09-17 10:30:13 -07001828 spin_lock_bh(&adapter->mcc_lock);
1829
1830 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001831 if (!wrb) {
1832 status = -EBUSY;
1833 goto err;
1834 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001835 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001836
Somnath Kotur106df1e2011-10-27 07:12:13 +00001837 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301838 OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req),
1839 wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001840
1841 req->interface_id = if_id;
Ajit Khaparde012bd382013-11-18 10:44:24 -06001842 req->untagged = BE_IF_FLAGS_UNTAGGED & be_if_cap_flags(adapter) ? 1 : 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001843 req->num_vlan = num;
Kalesh AP4d567d92014-05-09 13:29:17 +05301844 memcpy(req->normal_vlan, vtag_array,
1845 req->num_vlan * sizeof(vtag_array[0]));
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001846
Sathya Perlab31c50a2009-09-17 10:30:13 -07001847 status = be_mcc_notify_wait(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001848err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001849 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001850 return status;
1851}
1852
Sathya Perla5b8821b2011-08-02 19:57:44 +00001853int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001854{
Sathya Perla6ac7b682009-06-18 00:05:54 +00001855 struct be_mcc_wrb *wrb;
Sathya Perla5b8821b2011-08-02 19:57:44 +00001856 struct be_dma_mem *mem = &adapter->rx_filter;
1857 struct be_cmd_req_rx_filter *req = mem->va;
Sathya Perlae7b909a2009-11-22 22:01:10 +00001858 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001859
Sathya Perla8788fdc2009-07-27 22:52:03 +00001860 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6ac7b682009-06-18 00:05:54 +00001861
Sathya Perlab31c50a2009-09-17 10:30:13 -07001862 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001863 if (!wrb) {
1864 status = -EBUSY;
1865 goto err;
1866 }
Sathya Perla5b8821b2011-08-02 19:57:44 +00001867 memset(req, 0, sizeof(*req));
Somnath Kotur106df1e2011-10-27 07:12:13 +00001868 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301869 OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
1870 wrb, mem);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001871
Sathya Perla5b8821b2011-08-02 19:57:44 +00001872 req->if_id = cpu_to_le32(adapter->if_handle);
1873 if (flags & IFF_PROMISC) {
1874 req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301875 BE_IF_FLAGS_VLAN_PROMISCUOUS |
1876 BE_IF_FLAGS_MCAST_PROMISCUOUS);
Sathya Perla5b8821b2011-08-02 19:57:44 +00001877 if (value == ON)
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301878 req->if_flags =
1879 cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
1880 BE_IF_FLAGS_VLAN_PROMISCUOUS |
1881 BE_IF_FLAGS_MCAST_PROMISCUOUS);
Sathya Perla5b8821b2011-08-02 19:57:44 +00001882 } else if (flags & IFF_ALLMULTI) {
1883 req->if_flags_mask = req->if_flags =
Sathya Perla8e7d3f62011-09-27 13:29:38 -04001884 cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
Ajit Khaparded9d604f2013-09-27 15:17:58 -05001885 } else if (flags & BE_FLAGS_VLAN_PROMISC) {
1886 req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_VLAN_PROMISCUOUS);
1887
1888 if (value == ON)
1889 req->if_flags =
1890 cpu_to_le32(BE_IF_FLAGS_VLAN_PROMISCUOUS);
Sathya Perla24307ee2009-06-18 00:09:25 +00001891 } else {
Sathya Perla5b8821b2011-08-02 19:57:44 +00001892 struct netdev_hw_addr *ha;
1893 int i = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001894
Sathya Perla8e7d3f62011-09-27 13:29:38 -04001895 req->if_flags_mask = req->if_flags =
1896 cpu_to_le32(BE_IF_FLAGS_MULTICAST);
Padmanabh Ratnakar1610c792011-11-03 01:49:27 +00001897
1898 /* Reset mcast promisc mode if already set by setting mask
1899 * and not setting flags field
1900 */
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001901 req->if_flags_mask |=
1902 cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS &
Sathya Perla92bf14a2013-08-27 16:57:32 +05301903 be_if_cap_flags(adapter));
Padmanabh Ratnakar016f97b2011-11-03 01:49:13 +00001904 req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
Sathya Perla5b8821b2011-08-02 19:57:44 +00001905 netdev_for_each_mc_addr(ha, adapter->netdev)
1906 memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
1907 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001908
Ajit Khaparde012bd382013-11-18 10:44:24 -06001909 if ((req->if_flags_mask & cpu_to_le32(be_if_cap_flags(adapter))) !=
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301910 req->if_flags_mask) {
Ajit Khaparde012bd382013-11-18 10:44:24 -06001911 dev_warn(&adapter->pdev->dev,
1912 "Cannot set rx filter flags 0x%x\n",
1913 req->if_flags_mask);
1914 dev_warn(&adapter->pdev->dev,
1915 "Interface is capable of 0x%x flags only\n",
1916 be_if_cap_flags(adapter));
1917 }
1918 req->if_flags_mask &= cpu_to_le32(be_if_cap_flags(adapter));
1919
Sathya Perla0d1d5872011-08-03 05:19:27 -07001920 status = be_mcc_notify_wait(adapter);
Ajit Khaparde012bd382013-11-18 10:44:24 -06001921
Sathya Perla713d03942009-11-22 22:02:45 +00001922err:
Sathya Perla8788fdc2009-07-27 22:52:03 +00001923 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perlae7b909a2009-11-22 22:01:10 +00001924 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001925}
1926
Sathya Perlab31c50a2009-09-17 10:30:13 -07001927/* Uses synchrounous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001928int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001929{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001930 struct be_mcc_wrb *wrb;
1931 struct be_cmd_req_set_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001932 int status;
1933
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001934 if (!be_cmd_allowed(adapter, OPCODE_COMMON_SET_FLOW_CONTROL,
1935 CMD_SUBSYSTEM_COMMON))
1936 return -EPERM;
1937
Sathya Perlab31c50a2009-09-17 10:30:13 -07001938 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001939
Sathya Perlab31c50a2009-09-17 10:30:13 -07001940 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001941 if (!wrb) {
1942 status = -EBUSY;
1943 goto err;
1944 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001945 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001946
Somnath Kotur106df1e2011-10-27 07:12:13 +00001947 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301948 OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req),
1949 wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001950
1951 req->tx_flow_control = cpu_to_le16((u16)tx_fc);
1952 req->rx_flow_control = cpu_to_le16((u16)rx_fc);
1953
Sathya Perlab31c50a2009-09-17 10:30:13 -07001954 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001955
Sathya Perla713d03942009-11-22 22:02:45 +00001956err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001957 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001958 return status;
1959}
1960
Sathya Perlab31c50a2009-09-17 10:30:13 -07001961/* Uses sycn mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001962int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001963{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001964 struct be_mcc_wrb *wrb;
1965 struct be_cmd_req_get_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001966 int status;
1967
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001968 if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_FLOW_CONTROL,
1969 CMD_SUBSYSTEM_COMMON))
1970 return -EPERM;
1971
Sathya Perlab31c50a2009-09-17 10:30:13 -07001972 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001973
Sathya Perlab31c50a2009-09-17 10:30:13 -07001974 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001975 if (!wrb) {
1976 status = -EBUSY;
1977 goto err;
1978 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001979 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001980
Somnath Kotur106df1e2011-10-27 07:12:13 +00001981 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301982 OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req),
1983 wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001984
Sathya Perlab31c50a2009-09-17 10:30:13 -07001985 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001986 if (!status) {
1987 struct be_cmd_resp_get_flow_control *resp =
1988 embedded_payload(wrb);
1989 *tx_fc = le16_to_cpu(resp->tx_flow_control);
1990 *rx_fc = le16_to_cpu(resp->rx_flow_control);
1991 }
1992
Sathya Perla713d03942009-11-22 22:02:45 +00001993err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001994 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001995 return status;
1996}
1997
Sathya Perlab31c50a2009-09-17 10:30:13 -07001998/* Uses mbox */
Kalesh APe97e3cd2014-07-17 16:20:26 +05301999int be_cmd_query_fw_cfg(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002000{
Sathya Perlab31c50a2009-09-17 10:30:13 -07002001 struct be_mcc_wrb *wrb;
2002 struct be_cmd_req_query_fw_cfg *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002003 int status;
2004
Ivan Vecera29849612010-12-14 05:43:19 +00002005 if (mutex_lock_interruptible(&adapter->mbox_lock))
2006 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002007
Sathya Perlab31c50a2009-09-17 10:30:13 -07002008 wrb = wrb_from_mbox(adapter);
2009 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002010
Somnath Kotur106df1e2011-10-27 07:12:13 +00002011 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302012 OPCODE_COMMON_QUERY_FIRMWARE_CONFIG,
2013 sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002014
Sathya Perlab31c50a2009-09-17 10:30:13 -07002015 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002016 if (!status) {
2017 struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
Kalesh APe97e3cd2014-07-17 16:20:26 +05302018 adapter->port_num = le32_to_cpu(resp->phys_port);
2019 adapter->function_mode = le32_to_cpu(resp->function_mode);
2020 adapter->function_caps = le32_to_cpu(resp->function_caps);
2021 adapter->asic_rev = le32_to_cpu(resp->asic_revision) & 0xFF;
Sathya Perlaacbafeb2014-09-02 09:56:46 +05302022 dev_info(&adapter->pdev->dev,
2023 "FW config: function_mode=0x%x, function_caps=0x%x\n",
2024 adapter->function_mode, adapter->function_caps);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002025 }
2026
Ivan Vecera29849612010-12-14 05:43:19 +00002027 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002028 return status;
2029}
sarveshwarb14074ea2009-08-05 13:05:24 -07002030
Sathya Perlab31c50a2009-09-17 10:30:13 -07002031/* Uses mbox */
sarveshwarb14074ea2009-08-05 13:05:24 -07002032int be_cmd_reset_function(struct be_adapter *adapter)
2033{
Sathya Perlab31c50a2009-09-17 10:30:13 -07002034 struct be_mcc_wrb *wrb;
2035 struct be_cmd_req_hdr *req;
sarveshwarb14074ea2009-08-05 13:05:24 -07002036 int status;
2037
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +00002038 if (lancer_chip(adapter)) {
2039 status = lancer_wait_ready(adapter);
2040 if (!status) {
2041 iowrite32(SLI_PORT_CONTROL_IP_MASK,
2042 adapter->db + SLIPORT_CONTROL_OFFSET);
2043 status = lancer_test_and_set_rdy_state(adapter);
2044 }
2045 if (status) {
2046 dev_err(&adapter->pdev->dev,
2047 "Adapter in non recoverable error\n");
2048 }
2049 return status;
2050 }
2051
Ivan Vecera29849612010-12-14 05:43:19 +00002052 if (mutex_lock_interruptible(&adapter->mbox_lock))
2053 return -1;
sarveshwarb14074ea2009-08-05 13:05:24 -07002054
Sathya Perlab31c50a2009-09-17 10:30:13 -07002055 wrb = wrb_from_mbox(adapter);
2056 req = embedded_payload(wrb);
sarveshwarb14074ea2009-08-05 13:05:24 -07002057
Somnath Kotur106df1e2011-10-27 07:12:13 +00002058 be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302059 OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb,
2060 NULL);
sarveshwarb14074ea2009-08-05 13:05:24 -07002061
Sathya Perlab31c50a2009-09-17 10:30:13 -07002062 status = be_mbox_notify_wait(adapter);
sarveshwarb14074ea2009-08-05 13:05:24 -07002063
Ivan Vecera29849612010-12-14 05:43:19 +00002064 mutex_unlock(&adapter->mbox_lock);
sarveshwarb14074ea2009-08-05 13:05:24 -07002065 return status;
2066}
Ajit Khaparde84517482009-09-04 03:12:16 +00002067
Suresh Reddy594ad542013-04-25 23:03:20 +00002068int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
Ben Hutchings33cb0fa2014-05-15 02:01:23 +01002069 u32 rss_hash_opts, u16 table_size, const u8 *rss_hkey)
Sathya Perla3abcded2010-10-03 22:12:27 -07002070{
2071 struct be_mcc_wrb *wrb;
2072 struct be_cmd_req_rss_config *req;
Sathya Perla3abcded2010-10-03 22:12:27 -07002073 int status;
2074
Vasundhara Volamda1388d2014-01-06 13:02:23 +05302075 if (!(be_if_cap_flags(adapter) & BE_IF_FLAGS_RSS))
2076 return 0;
2077
Kalesh APb51aa362014-05-09 13:29:19 +05302078 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla3abcded2010-10-03 22:12:27 -07002079
Kalesh APb51aa362014-05-09 13:29:19 +05302080 wrb = wrb_from_mccq(adapter);
2081 if (!wrb) {
2082 status = -EBUSY;
2083 goto err;
2084 }
Sathya Perla3abcded2010-10-03 22:12:27 -07002085 req = embedded_payload(wrb);
2086
Somnath Kotur106df1e2011-10-27 07:12:13 +00002087 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302088 OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla3abcded2010-10-03 22:12:27 -07002089
2090 req->if_id = cpu_to_le32(adapter->if_handle);
Suresh Reddy594ad542013-04-25 23:03:20 +00002091 req->enable_rss = cpu_to_le16(rss_hash_opts);
Sathya Perla3abcded2010-10-03 22:12:27 -07002092 req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
Suresh Reddy594ad542013-04-25 23:03:20 +00002093
Kalesh APb51aa362014-05-09 13:29:19 +05302094 if (!BEx_chip(adapter))
Suresh Reddy594ad542013-04-25 23:03:20 +00002095 req->hdr.version = 1;
2096
Sathya Perla3abcded2010-10-03 22:12:27 -07002097 memcpy(req->cpu_table, rsstable, table_size);
Venkata Duvvurue2557872014-04-21 15:38:00 +05302098 memcpy(req->hash, rss_hkey, RSS_HASH_KEY_LEN);
Sathya Perla3abcded2010-10-03 22:12:27 -07002099 be_dws_cpu_to_le(req->hash, sizeof(req->hash));
2100
Kalesh APb51aa362014-05-09 13:29:19 +05302101 status = be_mcc_notify_wait(adapter);
2102err:
2103 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla3abcded2010-10-03 22:12:27 -07002104 return status;
2105}
2106
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002107/* Uses sync mcc */
2108int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302109 u8 bcn, u8 sts, u8 state)
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002110{
2111 struct be_mcc_wrb *wrb;
2112 struct be_cmd_req_enable_disable_beacon *req;
2113 int status;
2114
2115 spin_lock_bh(&adapter->mcc_lock);
2116
2117 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002118 if (!wrb) {
2119 status = -EBUSY;
2120 goto err;
2121 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002122 req = embedded_payload(wrb);
2123
Somnath Kotur106df1e2011-10-27 07:12:13 +00002124 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302125 OPCODE_COMMON_ENABLE_DISABLE_BEACON,
2126 sizeof(*req), wrb, NULL);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002127
2128 req->port_num = port_num;
2129 req->beacon_state = state;
2130 req->beacon_duration = bcn;
2131 req->status_duration = sts;
2132
2133 status = be_mcc_notify_wait(adapter);
2134
Sathya Perla713d03942009-11-22 22:02:45 +00002135err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002136 spin_unlock_bh(&adapter->mcc_lock);
2137 return status;
2138}
2139
2140/* Uses sync mcc */
2141int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
2142{
2143 struct be_mcc_wrb *wrb;
2144 struct be_cmd_req_get_beacon_state *req;
2145 int status;
2146
2147 spin_lock_bh(&adapter->mcc_lock);
2148
2149 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002150 if (!wrb) {
2151 status = -EBUSY;
2152 goto err;
2153 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002154 req = embedded_payload(wrb);
2155
Somnath Kotur106df1e2011-10-27 07:12:13 +00002156 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302157 OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req),
2158 wrb, NULL);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002159
2160 req->port_num = port_num;
2161
2162 status = be_mcc_notify_wait(adapter);
2163 if (!status) {
2164 struct be_cmd_resp_get_beacon_state *resp =
2165 embedded_payload(wrb);
2166 *state = resp->beacon_state;
2167 }
2168
Sathya Perla713d03942009-11-22 22:02:45 +00002169err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002170 spin_unlock_bh(&adapter->mcc_lock);
2171 return status;
2172}
2173
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002174int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002175 u32 data_size, u32 data_offset,
2176 const char *obj_name, u32 *data_written,
2177 u8 *change_status, u8 *addn_status)
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002178{
2179 struct be_mcc_wrb *wrb;
2180 struct lancer_cmd_req_write_object *req;
2181 struct lancer_cmd_resp_write_object *resp;
2182 void *ctxt = NULL;
2183 int status;
2184
2185 spin_lock_bh(&adapter->mcc_lock);
2186 adapter->flash_status = 0;
2187
2188 wrb = wrb_from_mccq(adapter);
2189 if (!wrb) {
2190 status = -EBUSY;
2191 goto err_unlock;
2192 }
2193
2194 req = embedded_payload(wrb);
2195
Somnath Kotur106df1e2011-10-27 07:12:13 +00002196 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302197 OPCODE_COMMON_WRITE_OBJECT,
2198 sizeof(struct lancer_cmd_req_write_object), wrb,
2199 NULL);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002200
2201 ctxt = &req->context;
2202 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302203 write_length, ctxt, data_size);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002204
2205 if (data_size == 0)
2206 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302207 eof, ctxt, 1);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002208 else
2209 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302210 eof, ctxt, 0);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002211
2212 be_dws_cpu_to_le(ctxt, sizeof(req->context));
2213 req->write_offset = cpu_to_le32(data_offset);
Vasundhara Volam242eb472014-09-12 17:39:15 +05302214 strlcpy(req->object_name, obj_name, sizeof(req->object_name));
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002215 req->descriptor_count = cpu_to_le32(1);
2216 req->buf_len = cpu_to_le32(data_size);
2217 req->addr_low = cpu_to_le32((cmd->dma +
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302218 sizeof(struct lancer_cmd_req_write_object))
2219 & 0xFFFFFFFF);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002220 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
2221 sizeof(struct lancer_cmd_req_write_object)));
2222
2223 be_mcc_notify(adapter);
2224 spin_unlock_bh(&adapter->mcc_lock);
2225
Suresh Reddy5eeff632014-01-06 13:02:24 +05302226 if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
Somnath Kotur701962d2013-05-02 03:36:34 +00002227 msecs_to_jiffies(60000)))
Kalesh APfd451602014-07-17 16:20:21 +05302228 status = -ETIMEDOUT;
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002229 else
2230 status = adapter->flash_status;
2231
2232 resp = embedded_payload(wrb);
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002233 if (!status) {
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002234 *data_written = le32_to_cpu(resp->actual_write_len);
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002235 *change_status = resp->change_status;
2236 } else {
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002237 *addn_status = resp->additional_status;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002238 }
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002239
2240 return status;
2241
2242err_unlock:
2243 spin_unlock_bh(&adapter->mcc_lock);
2244 return status;
2245}
2246
Kalesh APf0613382014-08-01 17:47:32 +05302247int lancer_cmd_delete_object(struct be_adapter *adapter, const char *obj_name)
2248{
2249 struct lancer_cmd_req_delete_object *req;
2250 struct be_mcc_wrb *wrb;
2251 int status;
2252
2253 spin_lock_bh(&adapter->mcc_lock);
2254
2255 wrb = wrb_from_mccq(adapter);
2256 if (!wrb) {
2257 status = -EBUSY;
2258 goto err;
2259 }
2260
2261 req = embedded_payload(wrb);
2262
2263 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2264 OPCODE_COMMON_DELETE_OBJECT,
2265 sizeof(*req), wrb, NULL);
2266
Vasundhara Volam242eb472014-09-12 17:39:15 +05302267 strlcpy(req->object_name, obj_name, sizeof(req->object_name));
Kalesh APf0613382014-08-01 17:47:32 +05302268
2269 status = be_mcc_notify_wait(adapter);
2270err:
2271 spin_unlock_bh(&adapter->mcc_lock);
2272 return status;
2273}
2274
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00002275int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302276 u32 data_size, u32 data_offset, const char *obj_name,
2277 u32 *data_read, u32 *eof, u8 *addn_status)
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00002278{
2279 struct be_mcc_wrb *wrb;
2280 struct lancer_cmd_req_read_object *req;
2281 struct lancer_cmd_resp_read_object *resp;
2282 int status;
2283
2284 spin_lock_bh(&adapter->mcc_lock);
2285
2286 wrb = wrb_from_mccq(adapter);
2287 if (!wrb) {
2288 status = -EBUSY;
2289 goto err_unlock;
2290 }
2291
2292 req = embedded_payload(wrb);
2293
2294 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302295 OPCODE_COMMON_READ_OBJECT,
2296 sizeof(struct lancer_cmd_req_read_object), wrb,
2297 NULL);
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00002298
2299 req->desired_read_len = cpu_to_le32(data_size);
2300 req->read_offset = cpu_to_le32(data_offset);
2301 strcpy(req->object_name, obj_name);
2302 req->descriptor_count = cpu_to_le32(1);
2303 req->buf_len = cpu_to_le32(data_size);
2304 req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
2305 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
2306
2307 status = be_mcc_notify_wait(adapter);
2308
2309 resp = embedded_payload(wrb);
2310 if (!status) {
2311 *data_read = le32_to_cpu(resp->actual_read_len);
2312 *eof = le32_to_cpu(resp->eof);
2313 } else {
2314 *addn_status = resp->additional_status;
2315 }
2316
2317err_unlock:
2318 spin_unlock_bh(&adapter->mcc_lock);
2319 return status;
2320}
2321
Ajit Khaparde84517482009-09-04 03:12:16 +00002322int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302323 u32 flash_type, u32 flash_opcode, u32 buf_size)
Ajit Khaparde84517482009-09-04 03:12:16 +00002324{
Sathya Perlab31c50a2009-09-17 10:30:13 -07002325 struct be_mcc_wrb *wrb;
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00002326 struct be_cmd_write_flashrom *req;
Ajit Khaparde84517482009-09-04 03:12:16 +00002327 int status;
2328
Sathya Perlab31c50a2009-09-17 10:30:13 -07002329 spin_lock_bh(&adapter->mcc_lock);
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002330 adapter->flash_status = 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07002331
2332 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002333 if (!wrb) {
2334 status = -EBUSY;
Dan Carpenter2892d9c2010-05-26 04:46:35 +00002335 goto err_unlock;
Sathya Perla713d03942009-11-22 22:02:45 +00002336 }
2337 req = cmd->va;
Sathya Perlab31c50a2009-09-17 10:30:13 -07002338
Somnath Kotur106df1e2011-10-27 07:12:13 +00002339 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302340 OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb,
2341 cmd);
Ajit Khaparde84517482009-09-04 03:12:16 +00002342
2343 req->params.op_type = cpu_to_le32(flash_type);
2344 req->params.op_code = cpu_to_le32(flash_opcode);
2345 req->params.data_buf_size = cpu_to_le32(buf_size);
2346
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002347 be_mcc_notify(adapter);
2348 spin_unlock_bh(&adapter->mcc_lock);
2349
Suresh Reddy5eeff632014-01-06 13:02:24 +05302350 if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
2351 msecs_to_jiffies(40000)))
Kalesh APfd451602014-07-17 16:20:21 +05302352 status = -ETIMEDOUT;
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002353 else
2354 status = adapter->flash_status;
Ajit Khaparde84517482009-09-04 03:12:16 +00002355
Dan Carpenter2892d9c2010-05-26 04:46:35 +00002356 return status;
2357
2358err_unlock:
2359 spin_unlock_bh(&adapter->mcc_lock);
Ajit Khaparde84517482009-09-04 03:12:16 +00002360 return status;
2361}
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002362
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00002363int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
Vasundhara Volam96c9b2e2014-05-30 19:06:25 +05302364 u16 optype, int offset)
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002365{
2366 struct be_mcc_wrb *wrb;
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002367 struct be_cmd_read_flash_crc *req;
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002368 int status;
2369
2370 spin_lock_bh(&adapter->mcc_lock);
2371
2372 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002373 if (!wrb) {
2374 status = -EBUSY;
2375 goto err;
2376 }
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002377 req = embedded_payload(wrb);
2378
Somnath Kotur106df1e2011-10-27 07:12:13 +00002379 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002380 OPCODE_COMMON_READ_FLASHROM, sizeof(*req),
2381 wrb, NULL);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002382
Vasundhara Volam96c9b2e2014-05-30 19:06:25 +05302383 req->params.op_type = cpu_to_le32(optype);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002384 req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
Ajit Khaparde8b93b712010-03-31 01:57:10 +00002385 req->params.offset = cpu_to_le32(offset);
2386 req->params.data_buf_size = cpu_to_le32(0x4);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002387
2388 status = be_mcc_notify_wait(adapter);
2389 if (!status)
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002390 memcpy(flashed_crc, req->crc, 4);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002391
Sathya Perla713d03942009-11-22 22:02:45 +00002392err:
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002393 spin_unlock_bh(&adapter->mcc_lock);
2394 return status;
2395}
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002396
Dan Carpenterc196b022010-05-26 04:47:39 +00002397int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302398 struct be_dma_mem *nonemb_cmd)
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002399{
2400 struct be_mcc_wrb *wrb;
2401 struct be_cmd_req_acpi_wol_magic_config *req;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002402 int status;
2403
2404 spin_lock_bh(&adapter->mcc_lock);
2405
2406 wrb = wrb_from_mccq(adapter);
2407 if (!wrb) {
2408 status = -EBUSY;
2409 goto err;
2410 }
2411 req = nonemb_cmd->va;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002412
Somnath Kotur106df1e2011-10-27 07:12:13 +00002413 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302414 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req),
2415 wrb, nonemb_cmd);
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002416 memcpy(req->magic_mac, mac, ETH_ALEN);
2417
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002418 status = be_mcc_notify_wait(adapter);
2419
2420err:
2421 spin_unlock_bh(&adapter->mcc_lock);
2422 return status;
2423}
Suresh Rff33a6e2009-12-03 16:15:52 -08002424
Sarveshwar Bandifced9992009-12-23 04:41:44 +00002425int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
2426 u8 loopback_type, u8 enable)
2427{
2428 struct be_mcc_wrb *wrb;
2429 struct be_cmd_req_set_lmode *req;
2430 int status;
2431
2432 spin_lock_bh(&adapter->mcc_lock);
2433
2434 wrb = wrb_from_mccq(adapter);
2435 if (!wrb) {
2436 status = -EBUSY;
2437 goto err;
2438 }
2439
2440 req = embedded_payload(wrb);
2441
Somnath Kotur106df1e2011-10-27 07:12:13 +00002442 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302443 OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req),
2444 wrb, NULL);
Sarveshwar Bandifced9992009-12-23 04:41:44 +00002445
2446 req->src_port = port_num;
2447 req->dest_port = port_num;
2448 req->loopback_type = loopback_type;
2449 req->loopback_state = enable;
2450
2451 status = be_mcc_notify_wait(adapter);
2452err:
2453 spin_unlock_bh(&adapter->mcc_lock);
2454 return status;
2455}
2456
Suresh Rff33a6e2009-12-03 16:15:52 -08002457int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302458 u32 loopback_type, u32 pkt_size, u32 num_pkts,
2459 u64 pattern)
Suresh Rff33a6e2009-12-03 16:15:52 -08002460{
2461 struct be_mcc_wrb *wrb;
2462 struct be_cmd_req_loopback_test *req;
Suresh Reddy5eeff632014-01-06 13:02:24 +05302463 struct be_cmd_resp_loopback_test *resp;
Suresh Rff33a6e2009-12-03 16:15:52 -08002464 int status;
2465
2466 spin_lock_bh(&adapter->mcc_lock);
2467
2468 wrb = wrb_from_mccq(adapter);
2469 if (!wrb) {
2470 status = -EBUSY;
2471 goto err;
2472 }
2473
2474 req = embedded_payload(wrb);
2475
Somnath Kotur106df1e2011-10-27 07:12:13 +00002476 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302477 OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb,
2478 NULL);
Suresh Rff33a6e2009-12-03 16:15:52 -08002479
Suresh Reddy5eeff632014-01-06 13:02:24 +05302480 req->hdr.timeout = cpu_to_le32(15);
Suresh Rff33a6e2009-12-03 16:15:52 -08002481 req->pattern = cpu_to_le64(pattern);
2482 req->src_port = cpu_to_le32(port_num);
2483 req->dest_port = cpu_to_le32(port_num);
2484 req->pkt_size = cpu_to_le32(pkt_size);
2485 req->num_pkts = cpu_to_le32(num_pkts);
2486 req->loopback_type = cpu_to_le32(loopback_type);
2487
Suresh Reddy5eeff632014-01-06 13:02:24 +05302488 be_mcc_notify(adapter);
Suresh Rff33a6e2009-12-03 16:15:52 -08002489
Suresh Reddy5eeff632014-01-06 13:02:24 +05302490 spin_unlock_bh(&adapter->mcc_lock);
2491
2492 wait_for_completion(&adapter->et_cmd_compl);
2493 resp = embedded_payload(wrb);
2494 status = le32_to_cpu(resp->status);
2495
2496 return status;
Suresh Rff33a6e2009-12-03 16:15:52 -08002497err:
2498 spin_unlock_bh(&adapter->mcc_lock);
2499 return status;
2500}
2501
2502int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302503 u32 byte_cnt, struct be_dma_mem *cmd)
Suresh Rff33a6e2009-12-03 16:15:52 -08002504{
2505 struct be_mcc_wrb *wrb;
2506 struct be_cmd_req_ddrdma_test *req;
Suresh Rff33a6e2009-12-03 16:15:52 -08002507 int status;
2508 int i, j = 0;
2509
2510 spin_lock_bh(&adapter->mcc_lock);
2511
2512 wrb = wrb_from_mccq(adapter);
2513 if (!wrb) {
2514 status = -EBUSY;
2515 goto err;
2516 }
2517 req = cmd->va;
Somnath Kotur106df1e2011-10-27 07:12:13 +00002518 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302519 OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb,
2520 cmd);
Suresh Rff33a6e2009-12-03 16:15:52 -08002521
2522 req->pattern = cpu_to_le64(pattern);
2523 req->byte_count = cpu_to_le32(byte_cnt);
2524 for (i = 0; i < byte_cnt; i++) {
2525 req->snd_buff[i] = (u8)(pattern >> (j*8));
2526 j++;
2527 if (j > 7)
2528 j = 0;
2529 }
2530
2531 status = be_mcc_notify_wait(adapter);
2532
2533 if (!status) {
2534 struct be_cmd_resp_ddrdma_test *resp;
2535 resp = cmd->va;
2536 if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
2537 resp->snd_err) {
2538 status = -1;
2539 }
2540 }
2541
2542err:
2543 spin_unlock_bh(&adapter->mcc_lock);
2544 return status;
2545}
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002546
Dan Carpenterc196b022010-05-26 04:47:39 +00002547int be_cmd_get_seeprom_data(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302548 struct be_dma_mem *nonemb_cmd)
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002549{
2550 struct be_mcc_wrb *wrb;
2551 struct be_cmd_req_seeprom_read *req;
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002552 int status;
2553
2554 spin_lock_bh(&adapter->mcc_lock);
2555
2556 wrb = wrb_from_mccq(adapter);
Ajit Khapardee45ff012011-02-04 17:18:28 +00002557 if (!wrb) {
2558 status = -EBUSY;
2559 goto err;
2560 }
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002561 req = nonemb_cmd->va;
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002562
Somnath Kotur106df1e2011-10-27 07:12:13 +00002563 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302564 OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
2565 nonemb_cmd);
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002566
2567 status = be_mcc_notify_wait(adapter);
2568
Ajit Khapardee45ff012011-02-04 17:18:28 +00002569err:
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002570 spin_unlock_bh(&adapter->mcc_lock);
2571 return status;
2572}
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002573
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002574int be_cmd_get_phy_info(struct be_adapter *adapter)
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002575{
2576 struct be_mcc_wrb *wrb;
2577 struct be_cmd_req_get_phy_info *req;
Sathya Perla306f1342011-08-02 19:57:45 +00002578 struct be_dma_mem cmd;
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002579 int status;
2580
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002581 if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_PHY_DETAILS,
2582 CMD_SUBSYSTEM_COMMON))
2583 return -EPERM;
2584
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002585 spin_lock_bh(&adapter->mcc_lock);
2586
2587 wrb = wrb_from_mccq(adapter);
2588 if (!wrb) {
2589 status = -EBUSY;
2590 goto err;
2591 }
Sathya Perla306f1342011-08-02 19:57:45 +00002592 cmd.size = sizeof(struct be_cmd_req_get_phy_info);
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302593 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
Sathya Perla306f1342011-08-02 19:57:45 +00002594 if (!cmd.va) {
2595 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
2596 status = -ENOMEM;
2597 goto err;
2598 }
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002599
Sathya Perla306f1342011-08-02 19:57:45 +00002600 req = cmd.va;
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002601
Somnath Kotur106df1e2011-10-27 07:12:13 +00002602 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302603 OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
2604 wrb, &cmd);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002605
2606 status = be_mcc_notify_wait(adapter);
Sathya Perla306f1342011-08-02 19:57:45 +00002607 if (!status) {
2608 struct be_phy_info *resp_phy_info =
2609 cmd.va + sizeof(struct be_cmd_req_hdr);
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002610 adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
2611 adapter->phy.interface_type =
Sathya Perla306f1342011-08-02 19:57:45 +00002612 le16_to_cpu(resp_phy_info->interface_type);
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002613 adapter->phy.auto_speeds_supported =
2614 le16_to_cpu(resp_phy_info->auto_speeds_supported);
2615 adapter->phy.fixed_speeds_supported =
2616 le16_to_cpu(resp_phy_info->fixed_speeds_supported);
2617 adapter->phy.misc_params =
2618 le32_to_cpu(resp_phy_info->misc_params);
Vasundhara Volam68cb7e42013-08-06 09:27:18 +05302619
2620 if (BE2_chip(adapter)) {
2621 adapter->phy.fixed_speeds_supported =
2622 BE_SUPPORTED_SPEED_10GBPS |
2623 BE_SUPPORTED_SPEED_1GBPS;
2624 }
Sathya Perla306f1342011-08-02 19:57:45 +00002625 }
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302626 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002627err:
2628 spin_unlock_bh(&adapter->mcc_lock);
2629 return status;
2630}
Ajit Khapardee1d18732010-07-23 01:52:13 +00002631
2632int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
2633{
2634 struct be_mcc_wrb *wrb;
2635 struct be_cmd_req_set_qos *req;
2636 int status;
2637
2638 spin_lock_bh(&adapter->mcc_lock);
2639
2640 wrb = wrb_from_mccq(adapter);
2641 if (!wrb) {
2642 status = -EBUSY;
2643 goto err;
2644 }
2645
2646 req = embedded_payload(wrb);
2647
Somnath Kotur106df1e2011-10-27 07:12:13 +00002648 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302649 OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
Ajit Khapardee1d18732010-07-23 01:52:13 +00002650
2651 req->hdr.domain = domain;
Ajit Khaparde6bff57a2011-02-11 13:33:02 +00002652 req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
2653 req->max_bps_nic = cpu_to_le32(bps);
Ajit Khapardee1d18732010-07-23 01:52:13 +00002654
2655 status = be_mcc_notify_wait(adapter);
2656
2657err:
2658 spin_unlock_bh(&adapter->mcc_lock);
2659 return status;
2660}
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002661
2662int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
2663{
2664 struct be_mcc_wrb *wrb;
2665 struct be_cmd_req_cntl_attribs *req;
2666 struct be_cmd_resp_cntl_attribs *resp;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002667 int status;
2668 int payload_len = max(sizeof(*req), sizeof(*resp));
2669 struct mgmt_controller_attrib *attribs;
2670 struct be_dma_mem attribs_cmd;
2671
Suresh Reddyd98ef502013-04-25 00:56:55 +00002672 if (mutex_lock_interruptible(&adapter->mbox_lock))
2673 return -1;
2674
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002675 memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
2676 attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
2677 attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302678 &attribs_cmd.dma);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002679 if (!attribs_cmd.va) {
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302680 dev_err(&adapter->pdev->dev, "Memory allocation failure\n");
Suresh Reddyd98ef502013-04-25 00:56:55 +00002681 status = -ENOMEM;
2682 goto err;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002683 }
2684
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002685 wrb = wrb_from_mbox(adapter);
2686 if (!wrb) {
2687 status = -EBUSY;
2688 goto err;
2689 }
2690 req = attribs_cmd.va;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002691
Somnath Kotur106df1e2011-10-27 07:12:13 +00002692 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302693 OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len,
2694 wrb, &attribs_cmd);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002695
2696 status = be_mbox_notify_wait(adapter);
2697 if (!status) {
Joe Perches43d620c2011-06-16 19:08:06 +00002698 attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002699 adapter->hba_port_num = attribs->hba_attribs.phy_port;
2700 }
2701
2702err:
2703 mutex_unlock(&adapter->mbox_lock);
Suresh Reddyd98ef502013-04-25 00:56:55 +00002704 if (attribs_cmd.va)
2705 pci_free_consistent(adapter->pdev, attribs_cmd.size,
2706 attribs_cmd.va, attribs_cmd.dma);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002707 return status;
2708}
Sathya Perla2e588f82011-03-11 02:49:26 +00002709
2710/* Uses mbox */
Sathya Perla2dc1deb2011-07-19 19:52:33 +00002711int be_cmd_req_native_mode(struct be_adapter *adapter)
Sathya Perla2e588f82011-03-11 02:49:26 +00002712{
2713 struct be_mcc_wrb *wrb;
2714 struct be_cmd_req_set_func_cap *req;
2715 int status;
2716
2717 if (mutex_lock_interruptible(&adapter->mbox_lock))
2718 return -1;
2719
2720 wrb = wrb_from_mbox(adapter);
2721 if (!wrb) {
2722 status = -EBUSY;
2723 goto err;
2724 }
2725
2726 req = embedded_payload(wrb);
2727
Somnath Kotur106df1e2011-10-27 07:12:13 +00002728 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302729 OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP,
2730 sizeof(*req), wrb, NULL);
Sathya Perla2e588f82011-03-11 02:49:26 +00002731
2732 req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
2733 CAPABILITY_BE3_NATIVE_ERX_API);
2734 req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
2735
2736 status = be_mbox_notify_wait(adapter);
2737 if (!status) {
2738 struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
2739 adapter->be3_native = le32_to_cpu(resp->cap_flags) &
2740 CAPABILITY_BE3_NATIVE_ERX_API;
Sathya Perlad3791422012-09-28 04:39:44 +00002741 if (!adapter->be3_native)
2742 dev_warn(&adapter->pdev->dev,
2743 "adapter not in advanced mode\n");
Sathya Perla2e588f82011-03-11 02:49:26 +00002744 }
2745err:
2746 mutex_unlock(&adapter->mbox_lock);
2747 return status;
2748}
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002749
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002750/* Get privilege(s) for a function */
2751int be_cmd_get_fn_privileges(struct be_adapter *adapter, u32 *privilege,
2752 u32 domain)
2753{
2754 struct be_mcc_wrb *wrb;
2755 struct be_cmd_req_get_fn_privileges *req;
2756 int status;
2757
2758 spin_lock_bh(&adapter->mcc_lock);
2759
2760 wrb = wrb_from_mccq(adapter);
2761 if (!wrb) {
2762 status = -EBUSY;
2763 goto err;
2764 }
2765
2766 req = embedded_payload(wrb);
2767
2768 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2769 OPCODE_COMMON_GET_FN_PRIVILEGES, sizeof(*req),
2770 wrb, NULL);
2771
2772 req->hdr.domain = domain;
2773
2774 status = be_mcc_notify_wait(adapter);
2775 if (!status) {
2776 struct be_cmd_resp_get_fn_privileges *resp =
2777 embedded_payload(wrb);
2778 *privilege = le32_to_cpu(resp->privilege_mask);
Suresh Reddy02308d72014-01-15 13:23:36 +05302779
2780 /* In UMC mode FW does not return right privileges.
2781 * Override with correct privilege equivalent to PF.
2782 */
2783 if (BEx_chip(adapter) && be_is_mc(adapter) &&
2784 be_physfn(adapter))
2785 *privilege = MAX_PRIVILEGES;
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002786 }
2787
2788err:
2789 spin_unlock_bh(&adapter->mcc_lock);
2790 return status;
2791}
2792
Sathya Perla04a06022013-07-23 15:25:00 +05302793/* Set privilege(s) for a function */
2794int be_cmd_set_fn_privileges(struct be_adapter *adapter, u32 privileges,
2795 u32 domain)
2796{
2797 struct be_mcc_wrb *wrb;
2798 struct be_cmd_req_set_fn_privileges *req;
2799 int status;
2800
2801 spin_lock_bh(&adapter->mcc_lock);
2802
2803 wrb = wrb_from_mccq(adapter);
2804 if (!wrb) {
2805 status = -EBUSY;
2806 goto err;
2807 }
2808
2809 req = embedded_payload(wrb);
2810 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2811 OPCODE_COMMON_SET_FN_PRIVILEGES, sizeof(*req),
2812 wrb, NULL);
2813 req->hdr.domain = domain;
2814 if (lancer_chip(adapter))
2815 req->privileges_lancer = cpu_to_le32(privileges);
2816 else
2817 req->privileges = cpu_to_le32(privileges);
2818
2819 status = be_mcc_notify_wait(adapter);
2820err:
2821 spin_unlock_bh(&adapter->mcc_lock);
2822 return status;
2823}
2824
Sathya Perla5a712c12013-07-23 15:24:59 +05302825/* pmac_id_valid: true => pmac_id is supplied and MAC address is requested.
2826 * pmac_id_valid: false => pmac_id or MAC address is requested.
2827 * If pmac_id is returned, pmac_id_valid is returned as true
2828 */
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00002829int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
Suresh Reddyb188f092014-01-15 13:23:39 +05302830 bool *pmac_id_valid, u32 *pmac_id, u32 if_handle,
2831 u8 domain)
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002832{
2833 struct be_mcc_wrb *wrb;
2834 struct be_cmd_req_get_mac_list *req;
2835 int status;
2836 int mac_count;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002837 struct be_dma_mem get_mac_list_cmd;
2838 int i;
2839
2840 memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
2841 get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
2842 get_mac_list_cmd.va = pci_alloc_consistent(adapter->pdev,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302843 get_mac_list_cmd.size,
2844 &get_mac_list_cmd.dma);
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002845
2846 if (!get_mac_list_cmd.va) {
2847 dev_err(&adapter->pdev->dev,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302848 "Memory allocation failure during GET_MAC_LIST\n");
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002849 return -ENOMEM;
2850 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002851
2852 spin_lock_bh(&adapter->mcc_lock);
2853
2854 wrb = wrb_from_mccq(adapter);
2855 if (!wrb) {
2856 status = -EBUSY;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002857 goto out;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002858 }
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002859
2860 req = get_mac_list_cmd.va;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002861
2862 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlabf591f52013-05-08 02:05:48 +00002863 OPCODE_COMMON_GET_MAC_LIST,
2864 get_mac_list_cmd.size, wrb, &get_mac_list_cmd);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002865 req->hdr.domain = domain;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002866 req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
Sathya Perla5a712c12013-07-23 15:24:59 +05302867 if (*pmac_id_valid) {
2868 req->mac_id = cpu_to_le32(*pmac_id);
Suresh Reddyb188f092014-01-15 13:23:39 +05302869 req->iface_id = cpu_to_le16(if_handle);
Sathya Perla5a712c12013-07-23 15:24:59 +05302870 req->perm_override = 0;
2871 } else {
2872 req->perm_override = 1;
2873 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002874
2875 status = be_mcc_notify_wait(adapter);
2876 if (!status) {
2877 struct be_cmd_resp_get_mac_list *resp =
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002878 get_mac_list_cmd.va;
Sathya Perla5a712c12013-07-23 15:24:59 +05302879
2880 if (*pmac_id_valid) {
2881 memcpy(mac, resp->macid_macaddr.mac_addr_id.macaddr,
2882 ETH_ALEN);
2883 goto out;
2884 }
2885
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002886 mac_count = resp->true_mac_count + resp->pseudo_mac_count;
2887 /* Mac list returned could contain one or more active mac_ids
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00002888 * or one or more true or pseudo permanant mac addresses.
2889 * If an active mac_id is present, return first active mac_id
2890 * found.
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002891 */
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002892 for (i = 0; i < mac_count; i++) {
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002893 struct get_list_macaddr *mac_entry;
2894 u16 mac_addr_size;
2895 u32 mac_id;
2896
2897 mac_entry = &resp->macaddr_list[i];
2898 mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
2899 /* mac_id is a 32 bit value and mac_addr size
2900 * is 6 bytes
2901 */
2902 if (mac_addr_size == sizeof(u32)) {
Sathya Perla5a712c12013-07-23 15:24:59 +05302903 *pmac_id_valid = true;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002904 mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
2905 *pmac_id = le32_to_cpu(mac_id);
2906 goto out;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002907 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002908 }
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00002909 /* If no active mac_id found, return first mac addr */
Sathya Perla5a712c12013-07-23 15:24:59 +05302910 *pmac_id_valid = false;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002911 memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302912 ETH_ALEN);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002913 }
2914
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002915out:
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002916 spin_unlock_bh(&adapter->mcc_lock);
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002917 pci_free_consistent(adapter->pdev, get_mac_list_cmd.size,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302918 get_mac_list_cmd.va, get_mac_list_cmd.dma);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002919 return status;
2920}
2921
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302922int be_cmd_get_active_mac(struct be_adapter *adapter, u32 curr_pmac_id,
2923 u8 *mac, u32 if_handle, bool active, u32 domain)
Sathya Perla5a712c12013-07-23 15:24:59 +05302924{
Sathya Perla5a712c12013-07-23 15:24:59 +05302925
Suresh Reddyb188f092014-01-15 13:23:39 +05302926 if (!active)
2927 be_cmd_get_mac_from_list(adapter, mac, &active, &curr_pmac_id,
2928 if_handle, domain);
Sathya Perla3175d8c2013-07-23 15:25:03 +05302929 if (BEx_chip(adapter))
Sathya Perla5a712c12013-07-23 15:24:59 +05302930 return be_cmd_mac_addr_query(adapter, mac, false,
Suresh Reddyb188f092014-01-15 13:23:39 +05302931 if_handle, curr_pmac_id);
Sathya Perla3175d8c2013-07-23 15:25:03 +05302932 else
2933 /* Fetch the MAC address using pmac_id */
2934 return be_cmd_get_mac_from_list(adapter, mac, &active,
Suresh Reddyb188f092014-01-15 13:23:39 +05302935 &curr_pmac_id,
2936 if_handle, domain);
Sathya Perla5a712c12013-07-23 15:24:59 +05302937}
2938
Sathya Perla95046b92013-07-23 15:25:02 +05302939int be_cmd_get_perm_mac(struct be_adapter *adapter, u8 *mac)
2940{
2941 int status;
2942 bool pmac_valid = false;
2943
2944 memset(mac, 0, ETH_ALEN);
2945
Sathya Perla3175d8c2013-07-23 15:25:03 +05302946 if (BEx_chip(adapter)) {
2947 if (be_physfn(adapter))
2948 status = be_cmd_mac_addr_query(adapter, mac, true, 0,
2949 0);
2950 else
2951 status = be_cmd_mac_addr_query(adapter, mac, false,
2952 adapter->if_handle, 0);
2953 } else {
Sathya Perla95046b92013-07-23 15:25:02 +05302954 status = be_cmd_get_mac_from_list(adapter, mac, &pmac_valid,
Suresh Reddyb188f092014-01-15 13:23:39 +05302955 NULL, adapter->if_handle, 0);
Sathya Perla3175d8c2013-07-23 15:25:03 +05302956 }
2957
Sathya Perla95046b92013-07-23 15:25:02 +05302958 return status;
2959}
2960
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002961/* Uses synchronous MCCQ */
2962int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
2963 u8 mac_count, u32 domain)
2964{
2965 struct be_mcc_wrb *wrb;
2966 struct be_cmd_req_set_mac_list *req;
2967 int status;
2968 struct be_dma_mem cmd;
2969
2970 memset(&cmd, 0, sizeof(struct be_dma_mem));
2971 cmd.size = sizeof(struct be_cmd_req_set_mac_list);
2972 cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302973 &cmd.dma, GFP_KERNEL);
Joe Perchesd0320f72013-03-14 13:07:21 +00002974 if (!cmd.va)
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002975 return -ENOMEM;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002976
2977 spin_lock_bh(&adapter->mcc_lock);
2978
2979 wrb = wrb_from_mccq(adapter);
2980 if (!wrb) {
2981 status = -EBUSY;
2982 goto err;
2983 }
2984
2985 req = cmd.va;
2986 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302987 OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
2988 wrb, &cmd);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002989
2990 req->hdr.domain = domain;
2991 req->mac_count = mac_count;
2992 if (mac_count)
2993 memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
2994
2995 status = be_mcc_notify_wait(adapter);
2996
2997err:
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302998 dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va, cmd.dma);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002999 spin_unlock_bh(&adapter->mcc_lock);
3000 return status;
3001}
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003002
Sathya Perla3175d8c2013-07-23 15:25:03 +05303003/* Wrapper to delete any active MACs and provision the new mac.
3004 * Changes to MAC_LIST are allowed iff none of the MAC addresses in the
3005 * current list are active.
3006 */
3007int be_cmd_set_mac(struct be_adapter *adapter, u8 *mac, int if_id, u32 dom)
3008{
3009 bool active_mac = false;
3010 u8 old_mac[ETH_ALEN];
3011 u32 pmac_id;
3012 int status;
3013
3014 status = be_cmd_get_mac_from_list(adapter, old_mac, &active_mac,
Suresh Reddyb188f092014-01-15 13:23:39 +05303015 &pmac_id, if_id, dom);
3016
Sathya Perla3175d8c2013-07-23 15:25:03 +05303017 if (!status && active_mac)
3018 be_cmd_pmac_del(adapter, if_id, pmac_id, dom);
3019
3020 return be_cmd_set_mac_list(adapter, mac, mac ? 1 : 0, dom);
3021}
3022
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003023int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003024 u32 domain, u16 intf_id, u16 hsw_mode)
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003025{
3026 struct be_mcc_wrb *wrb;
3027 struct be_cmd_req_set_hsw_config *req;
3028 void *ctxt;
3029 int status;
3030
3031 spin_lock_bh(&adapter->mcc_lock);
3032
3033 wrb = wrb_from_mccq(adapter);
3034 if (!wrb) {
3035 status = -EBUSY;
3036 goto err;
3037 }
3038
3039 req = embedded_payload(wrb);
3040 ctxt = &req->context;
3041
3042 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303043 OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb,
3044 NULL);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003045
3046 req->hdr.domain = domain;
3047 AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
3048 if (pvid) {
3049 AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
3050 AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
3051 }
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003052 if (!BEx_chip(adapter) && hsw_mode) {
3053 AMAP_SET_BITS(struct amap_set_hsw_context, interface_id,
3054 ctxt, adapter->hba_port_num);
3055 AMAP_SET_BITS(struct amap_set_hsw_context, pport, ctxt, 1);
3056 AMAP_SET_BITS(struct amap_set_hsw_context, port_fwd_type,
3057 ctxt, hsw_mode);
3058 }
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003059
3060 be_dws_cpu_to_le(req->context, sizeof(req->context));
3061 status = be_mcc_notify_wait(adapter);
3062
3063err:
3064 spin_unlock_bh(&adapter->mcc_lock);
3065 return status;
3066}
3067
3068/* Get Hyper switch config */
3069int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003070 u32 domain, u16 intf_id, u8 *mode)
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003071{
3072 struct be_mcc_wrb *wrb;
3073 struct be_cmd_req_get_hsw_config *req;
3074 void *ctxt;
3075 int status;
3076 u16 vid;
3077
3078 spin_lock_bh(&adapter->mcc_lock);
3079
3080 wrb = wrb_from_mccq(adapter);
3081 if (!wrb) {
3082 status = -EBUSY;
3083 goto err;
3084 }
3085
3086 req = embedded_payload(wrb);
3087 ctxt = &req->context;
3088
3089 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303090 OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb,
3091 NULL);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003092
3093 req->hdr.domain = domain;
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003094 AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
3095 ctxt, intf_id);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003096 AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003097
Vasundhara Volam2c07c1d2014-01-15 13:23:32 +05303098 if (!BEx_chip(adapter) && mode) {
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003099 AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
3100 ctxt, adapter->hba_port_num);
3101 AMAP_SET_BITS(struct amap_get_hsw_req_context, pport, ctxt, 1);
3102 }
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003103 be_dws_cpu_to_le(req->context, sizeof(req->context));
3104
3105 status = be_mcc_notify_wait(adapter);
3106 if (!status) {
3107 struct be_cmd_resp_get_hsw_config *resp =
3108 embedded_payload(wrb);
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303109 be_dws_le_to_cpu(&resp->context, sizeof(resp->context));
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003110 vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303111 pvid, &resp->context);
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003112 if (pvid)
3113 *pvid = le16_to_cpu(vid);
3114 if (mode)
3115 *mode = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
3116 port_fwd_type, &resp->context);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003117 }
3118
3119err:
3120 spin_unlock_bh(&adapter->mcc_lock);
3121 return status;
3122}
3123
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003124int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
3125{
3126 struct be_mcc_wrb *wrb;
3127 struct be_cmd_req_acpi_wol_magic_config_v1 *req;
Suresh Reddy76a9e082014-01-15 13:23:40 +05303128 int status = 0;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003129 struct be_dma_mem cmd;
3130
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00003131 if (!be_cmd_allowed(adapter, OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
3132 CMD_SUBSYSTEM_ETH))
3133 return -EPERM;
3134
Suresh Reddy76a9e082014-01-15 13:23:40 +05303135 if (be_is_wol_excluded(adapter))
3136 return status;
3137
Suresh Reddyd98ef502013-04-25 00:56:55 +00003138 if (mutex_lock_interruptible(&adapter->mbox_lock))
3139 return -1;
3140
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003141 memset(&cmd, 0, sizeof(struct be_dma_mem));
3142 cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303143 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003144 if (!cmd.va) {
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303145 dev_err(&adapter->pdev->dev, "Memory allocation failure\n");
Suresh Reddyd98ef502013-04-25 00:56:55 +00003146 status = -ENOMEM;
3147 goto err;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003148 }
3149
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003150 wrb = wrb_from_mbox(adapter);
3151 if (!wrb) {
3152 status = -EBUSY;
3153 goto err;
3154 }
3155
3156 req = cmd.va;
3157
3158 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
3159 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
Suresh Reddy76a9e082014-01-15 13:23:40 +05303160 sizeof(*req), wrb, &cmd);
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003161
3162 req->hdr.version = 1;
3163 req->query_options = BE_GET_WOL_CAP;
3164
3165 status = be_mbox_notify_wait(adapter);
3166 if (!status) {
3167 struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
3168 resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *) cmd.va;
3169
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003170 adapter->wol_cap = resp->wol_settings;
Suresh Reddy76a9e082014-01-15 13:23:40 +05303171 if (adapter->wol_cap & BE_WOL_CAP)
3172 adapter->wol_en = true;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003173 }
3174err:
3175 mutex_unlock(&adapter->mbox_lock);
Suresh Reddyd98ef502013-04-25 00:56:55 +00003176 if (cmd.va)
3177 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003178 return status;
Somnath Kotur941a77d2012-05-17 22:59:03 +00003179
3180}
Vasundhara Volambaaa08d2014-01-15 13:23:34 +05303181
3182int be_cmd_set_fw_log_level(struct be_adapter *adapter, u32 level)
3183{
3184 struct be_dma_mem extfat_cmd;
3185 struct be_fat_conf_params *cfgs;
3186 int status;
3187 int i, j;
3188
3189 memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
3190 extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
3191 extfat_cmd.va = pci_alloc_consistent(adapter->pdev, extfat_cmd.size,
3192 &extfat_cmd.dma);
3193 if (!extfat_cmd.va)
3194 return -ENOMEM;
3195
3196 status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
3197 if (status)
3198 goto err;
3199
3200 cfgs = (struct be_fat_conf_params *)
3201 (extfat_cmd.va + sizeof(struct be_cmd_resp_hdr));
3202 for (i = 0; i < le32_to_cpu(cfgs->num_modules); i++) {
3203 u32 num_modes = le32_to_cpu(cfgs->module[i].num_modes);
3204 for (j = 0; j < num_modes; j++) {
3205 if (cfgs->module[i].trace_lvl[j].mode == MODE_UART)
3206 cfgs->module[i].trace_lvl[j].dbg_lvl =
3207 cpu_to_le32(level);
3208 }
3209 }
3210
3211 status = be_cmd_set_ext_fat_capabilites(adapter, &extfat_cmd, cfgs);
3212err:
3213 pci_free_consistent(adapter->pdev, extfat_cmd.size, extfat_cmd.va,
3214 extfat_cmd.dma);
3215 return status;
3216}
3217
3218int be_cmd_get_fw_log_level(struct be_adapter *adapter)
3219{
3220 struct be_dma_mem extfat_cmd;
3221 struct be_fat_conf_params *cfgs;
3222 int status, j;
3223 int level = 0;
3224
3225 memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
3226 extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
3227 extfat_cmd.va = pci_alloc_consistent(adapter->pdev, extfat_cmd.size,
3228 &extfat_cmd.dma);
3229
3230 if (!extfat_cmd.va) {
3231 dev_err(&adapter->pdev->dev, "%s: Memory allocation failure\n",
3232 __func__);
3233 goto err;
3234 }
3235
3236 status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
3237 if (!status) {
3238 cfgs = (struct be_fat_conf_params *)(extfat_cmd.va +
3239 sizeof(struct be_cmd_resp_hdr));
3240 for (j = 0; j < le32_to_cpu(cfgs->module[0].num_modes); j++) {
3241 if (cfgs->module[0].trace_lvl[j].mode == MODE_UART)
3242 level = cfgs->module[0].trace_lvl[j].dbg_lvl;
3243 }
3244 }
3245 pci_free_consistent(adapter->pdev, extfat_cmd.size, extfat_cmd.va,
3246 extfat_cmd.dma);
3247err:
3248 return level;
3249}
3250
Somnath Kotur941a77d2012-05-17 22:59:03 +00003251int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
3252 struct be_dma_mem *cmd)
3253{
3254 struct be_mcc_wrb *wrb;
3255 struct be_cmd_req_get_ext_fat_caps *req;
3256 int status;
3257
3258 if (mutex_lock_interruptible(&adapter->mbox_lock))
3259 return -1;
3260
3261 wrb = wrb_from_mbox(adapter);
3262 if (!wrb) {
3263 status = -EBUSY;
3264 goto err;
3265 }
3266
3267 req = cmd->va;
3268 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3269 OPCODE_COMMON_GET_EXT_FAT_CAPABILITES,
3270 cmd->size, wrb, cmd);
3271 req->parameter_type = cpu_to_le32(1);
3272
3273 status = be_mbox_notify_wait(adapter);
3274err:
3275 mutex_unlock(&adapter->mbox_lock);
3276 return status;
3277}
3278
3279int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
3280 struct be_dma_mem *cmd,
3281 struct be_fat_conf_params *configs)
3282{
3283 struct be_mcc_wrb *wrb;
3284 struct be_cmd_req_set_ext_fat_caps *req;
3285 int status;
3286
3287 spin_lock_bh(&adapter->mcc_lock);
3288
3289 wrb = wrb_from_mccq(adapter);
3290 if (!wrb) {
3291 status = -EBUSY;
3292 goto err;
3293 }
3294
3295 req = cmd->va;
3296 memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
3297 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3298 OPCODE_COMMON_SET_EXT_FAT_CAPABILITES,
3299 cmd->size, wrb, cmd);
3300
3301 status = be_mcc_notify_wait(adapter);
3302err:
3303 spin_unlock_bh(&adapter->mcc_lock);
3304 return status;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003305}
Parav Pandit6a4ab662012-03-26 14:27:12 +00003306
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003307int be_cmd_query_port_name(struct be_adapter *adapter, u8 *port_name)
3308{
3309 struct be_mcc_wrb *wrb;
3310 struct be_cmd_req_get_port_name *req;
3311 int status;
3312
3313 if (!lancer_chip(adapter)) {
3314 *port_name = adapter->hba_port_num + '0';
3315 return 0;
3316 }
3317
3318 spin_lock_bh(&adapter->mcc_lock);
3319
3320 wrb = wrb_from_mccq(adapter);
3321 if (!wrb) {
3322 status = -EBUSY;
3323 goto err;
3324 }
3325
3326 req = embedded_payload(wrb);
3327
3328 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3329 OPCODE_COMMON_GET_PORT_NAME, sizeof(*req), wrb,
3330 NULL);
3331 req->hdr.version = 1;
3332
3333 status = be_mcc_notify_wait(adapter);
3334 if (!status) {
3335 struct be_cmd_resp_get_port_name *resp = embedded_payload(wrb);
3336 *port_name = resp->port_name[adapter->hba_port_num];
3337 } else {
3338 *port_name = adapter->hba_port_num + '0';
3339 }
3340err:
3341 spin_unlock_bh(&adapter->mcc_lock);
3342 return status;
3343}
3344
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303345/* Descriptor type */
3346enum {
3347 FUNC_DESC = 1,
3348 VFT_DESC = 2
3349};
3350
3351static struct be_nic_res_desc *be_get_nic_desc(u8 *buf, u32 desc_count,
3352 int desc_type)
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003353{
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303354 struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303355 struct be_nic_res_desc *nic;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003356 int i;
3357
3358 for (i = 0; i < desc_count; i++) {
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303359 if (hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V0 ||
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303360 hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V1) {
3361 nic = (struct be_nic_res_desc *)hdr;
3362 if (desc_type == FUNC_DESC ||
3363 (desc_type == VFT_DESC &&
3364 nic->flags & (1 << VFT_SHIFT)))
3365 return nic;
3366 }
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003367
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303368 hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
3369 hdr = (void *)hdr + hdr->desc_len;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003370 }
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303371 return NULL;
3372}
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003373
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303374static struct be_nic_res_desc *be_get_vft_desc(u8 *buf, u32 desc_count)
3375{
3376 return be_get_nic_desc(buf, desc_count, VFT_DESC);
3377}
3378
3379static struct be_nic_res_desc *be_get_func_nic_desc(u8 *buf, u32 desc_count)
3380{
3381 return be_get_nic_desc(buf, desc_count, FUNC_DESC);
3382}
3383
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303384static struct be_pcie_res_desc *be_get_pcie_desc(u8 devfn, u8 *buf,
3385 u32 desc_count)
3386{
3387 struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
3388 struct be_pcie_res_desc *pcie;
3389 int i;
3390
3391 for (i = 0; i < desc_count; i++) {
3392 if ((hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V0 ||
3393 hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V1)) {
3394 pcie = (struct be_pcie_res_desc *)hdr;
3395 if (pcie->pf_num == devfn)
3396 return pcie;
3397 }
3398
3399 hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
3400 hdr = (void *)hdr + hdr->desc_len;
3401 }
Wei Yang950e2952013-05-22 15:58:22 +00003402 return NULL;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003403}
3404
Vasundhara Volamf93f1602014-02-12 16:09:25 +05303405static struct be_port_res_desc *be_get_port_desc(u8 *buf, u32 desc_count)
3406{
3407 struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
3408 int i;
3409
3410 for (i = 0; i < desc_count; i++) {
3411 if (hdr->desc_type == PORT_RESOURCE_DESC_TYPE_V1)
3412 return (struct be_port_res_desc *)hdr;
3413
3414 hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
3415 hdr = (void *)hdr + hdr->desc_len;
3416 }
3417 return NULL;
3418}
3419
Sathya Perla92bf14a2013-08-27 16:57:32 +05303420static void be_copy_nic_desc(struct be_resources *res,
3421 struct be_nic_res_desc *desc)
3422{
3423 res->max_uc_mac = le16_to_cpu(desc->unicast_mac_count);
3424 res->max_vlans = le16_to_cpu(desc->vlan_count);
3425 res->max_mcast_mac = le16_to_cpu(desc->mcast_mac_count);
3426 res->max_tx_qs = le16_to_cpu(desc->txq_count);
3427 res->max_rss_qs = le16_to_cpu(desc->rssq_count);
3428 res->max_rx_qs = le16_to_cpu(desc->rq_count);
3429 res->max_evt_qs = le16_to_cpu(desc->eq_count);
3430 /* Clear flags that driver is not interested in */
3431 res->if_cap_flags = le32_to_cpu(desc->cap_flags) &
3432 BE_IF_CAP_FLAGS_WANT;
3433 /* Need 1 RXQ as the default RXQ */
3434 if (res->max_rss_qs && res->max_rss_qs == res->max_rx_qs)
3435 res->max_rss_qs -= 1;
3436}
3437
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003438/* Uses Mbox */
Sathya Perla92bf14a2013-08-27 16:57:32 +05303439int be_cmd_get_func_config(struct be_adapter *adapter, struct be_resources *res)
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003440{
3441 struct be_mcc_wrb *wrb;
3442 struct be_cmd_req_get_func_config *req;
3443 int status;
3444 struct be_dma_mem cmd;
3445
Suresh Reddyd98ef502013-04-25 00:56:55 +00003446 if (mutex_lock_interruptible(&adapter->mbox_lock))
3447 return -1;
3448
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003449 memset(&cmd, 0, sizeof(struct be_dma_mem));
3450 cmd.size = sizeof(struct be_cmd_resp_get_func_config);
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303451 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003452 if (!cmd.va) {
3453 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
Suresh Reddyd98ef502013-04-25 00:56:55 +00003454 status = -ENOMEM;
3455 goto err;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003456 }
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003457
3458 wrb = wrb_from_mbox(adapter);
3459 if (!wrb) {
3460 status = -EBUSY;
3461 goto err;
3462 }
3463
3464 req = cmd.va;
3465
3466 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3467 OPCODE_COMMON_GET_FUNC_CONFIG,
3468 cmd.size, wrb, &cmd);
3469
Kalesh AP28710c52013-04-28 22:21:13 +00003470 if (skyhawk_chip(adapter))
3471 req->hdr.version = 1;
3472
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003473 status = be_mbox_notify_wait(adapter);
3474 if (!status) {
3475 struct be_cmd_resp_get_func_config *resp = cmd.va;
3476 u32 desc_count = le32_to_cpu(resp->desc_count);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303477 struct be_nic_res_desc *desc;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003478
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303479 desc = be_get_func_nic_desc(resp->func_param, desc_count);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003480 if (!desc) {
3481 status = -EINVAL;
3482 goto err;
3483 }
3484
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003485 adapter->pf_number = desc->pf_num;
Sathya Perla92bf14a2013-08-27 16:57:32 +05303486 be_copy_nic_desc(res, desc);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003487 }
3488err:
3489 mutex_unlock(&adapter->mbox_lock);
Suresh Reddyd98ef502013-04-25 00:56:55 +00003490 if (cmd.va)
3491 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003492 return status;
3493}
3494
Vasundhara Volamba48c0c2014-06-30 13:01:30 +05303495/* Will use MBOX only if MCCQ has not been created */
Sathya Perla92bf14a2013-08-27 16:57:32 +05303496int be_cmd_get_profile_config(struct be_adapter *adapter,
3497 struct be_resources *res, u8 domain)
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003498{
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303499 struct be_cmd_resp_get_profile_config *resp;
Vasundhara Volamba48c0c2014-06-30 13:01:30 +05303500 struct be_cmd_req_get_profile_config *req;
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303501 struct be_nic_res_desc *vf_res;
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303502 struct be_pcie_res_desc *pcie;
Vasundhara Volamf93f1602014-02-12 16:09:25 +05303503 struct be_port_res_desc *port;
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303504 struct be_nic_res_desc *nic;
Vasundhara Volamba48c0c2014-06-30 13:01:30 +05303505 struct be_mcc_wrb wrb = {0};
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003506 struct be_dma_mem cmd;
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303507 u32 desc_count;
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003508 int status;
3509
3510 memset(&cmd, 0, sizeof(struct be_dma_mem));
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303511 cmd.size = sizeof(struct be_cmd_resp_get_profile_config);
3512 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
3513 if (!cmd.va)
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003514 return -ENOMEM;
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003515
Vasundhara Volamba48c0c2014-06-30 13:01:30 +05303516 req = cmd.va;
3517 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3518 OPCODE_COMMON_GET_PROFILE_CONFIG,
3519 cmd.size, &wrb, &cmd);
3520
3521 req->hdr.domain = domain;
3522 if (!lancer_chip(adapter))
3523 req->hdr.version = 1;
3524 req->type = ACTIVE_PROFILE_TYPE;
3525
3526 status = be_cmd_notify_wait(adapter, &wrb);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303527 if (status)
3528 goto err;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003529
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303530 resp = cmd.va;
3531 desc_count = le32_to_cpu(resp->desc_count);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003532
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303533 pcie = be_get_pcie_desc(adapter->pdev->devfn, resp->func_param,
3534 desc_count);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303535 if (pcie)
Sathya Perla92bf14a2013-08-27 16:57:32 +05303536 res->max_vfs = le16_to_cpu(pcie->num_vfs);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303537
Vasundhara Volamf93f1602014-02-12 16:09:25 +05303538 port = be_get_port_desc(resp->func_param, desc_count);
3539 if (port)
3540 adapter->mc_type = port->mc_type;
3541
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303542 nic = be_get_func_nic_desc(resp->func_param, desc_count);
Sathya Perla92bf14a2013-08-27 16:57:32 +05303543 if (nic)
3544 be_copy_nic_desc(res, nic);
3545
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303546 vf_res = be_get_vft_desc(resp->func_param, desc_count);
3547 if (vf_res)
3548 res->vf_if_cap_flags = vf_res->cap_flags;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003549err:
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003550 if (cmd.va)
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303551 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003552 return status;
3553}
3554
Vasundhara Volambec84e62014-06-30 13:01:32 +05303555/* Will use MBOX only if MCCQ has not been created */
3556static int be_cmd_set_profile_config(struct be_adapter *adapter, void *desc,
3557 int size, int count, u8 version, u8 domain)
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003558{
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003559 struct be_cmd_req_set_profile_config *req;
Vasundhara Volambec84e62014-06-30 13:01:32 +05303560 struct be_mcc_wrb wrb = {0};
3561 struct be_dma_mem cmd;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003562 int status;
3563
Vasundhara Volambec84e62014-06-30 13:01:32 +05303564 memset(&cmd, 0, sizeof(struct be_dma_mem));
3565 cmd.size = sizeof(struct be_cmd_req_set_profile_config);
3566 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
3567 if (!cmd.va)
3568 return -ENOMEM;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003569
Vasundhara Volambec84e62014-06-30 13:01:32 +05303570 req = cmd.va;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003571 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Vasundhara Volambec84e62014-06-30 13:01:32 +05303572 OPCODE_COMMON_SET_PROFILE_CONFIG, cmd.size,
3573 &wrb, &cmd);
Sathya Perlaa4018012014-03-27 10:46:18 +05303574 req->hdr.version = version;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003575 req->hdr.domain = domain;
Vasundhara Volambec84e62014-06-30 13:01:32 +05303576 req->desc_count = cpu_to_le32(count);
Sathya Perlaa4018012014-03-27 10:46:18 +05303577 memcpy(req->desc, desc, size);
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003578
Vasundhara Volambec84e62014-06-30 13:01:32 +05303579 status = be_cmd_notify_wait(adapter, &wrb);
3580
3581 if (cmd.va)
3582 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003583 return status;
3584}
3585
Sathya Perlaa4018012014-03-27 10:46:18 +05303586/* Mark all fields invalid */
Vasundhara Volambec84e62014-06-30 13:01:32 +05303587static void be_reset_nic_desc(struct be_nic_res_desc *nic)
Sathya Perlaa4018012014-03-27 10:46:18 +05303588{
3589 memset(nic, 0, sizeof(*nic));
3590 nic->unicast_mac_count = 0xFFFF;
3591 nic->mcc_count = 0xFFFF;
3592 nic->vlan_count = 0xFFFF;
3593 nic->mcast_mac_count = 0xFFFF;
3594 nic->txq_count = 0xFFFF;
3595 nic->rq_count = 0xFFFF;
3596 nic->rssq_count = 0xFFFF;
3597 nic->lro_count = 0xFFFF;
3598 nic->cq_count = 0xFFFF;
3599 nic->toe_conn_count = 0xFFFF;
3600 nic->eq_count = 0xFFFF;
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303601 nic->iface_count = 0xFFFF;
Sathya Perlaa4018012014-03-27 10:46:18 +05303602 nic->link_param = 0xFF;
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303603 nic->channel_id_param = cpu_to_le16(0xF000);
Sathya Perlaa4018012014-03-27 10:46:18 +05303604 nic->acpi_params = 0xFF;
3605 nic->wol_param = 0x0F;
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303606 nic->tunnel_iface_count = 0xFFFF;
3607 nic->direct_tenant_iface_count = 0xFFFF;
Vasundhara Volambec84e62014-06-30 13:01:32 +05303608 nic->bw_min = 0xFFFFFFFF;
Sathya Perlaa4018012014-03-27 10:46:18 +05303609 nic->bw_max = 0xFFFFFFFF;
3610}
3611
Vasundhara Volambec84e62014-06-30 13:01:32 +05303612/* Mark all fields invalid */
3613static void be_reset_pcie_desc(struct be_pcie_res_desc *pcie)
3614{
3615 memset(pcie, 0, sizeof(*pcie));
3616 pcie->sriov_state = 0xFF;
3617 pcie->pf_state = 0xFF;
3618 pcie->pf_type = 0xFF;
3619 pcie->num_vfs = 0xFFFF;
3620}
3621
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303622int be_cmd_config_qos(struct be_adapter *adapter, u32 max_rate, u16 link_speed,
3623 u8 domain)
Sathya Perlaa4018012014-03-27 10:46:18 +05303624{
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303625 struct be_nic_res_desc nic_desc;
3626 u32 bw_percent;
3627 u16 version = 0;
Sathya Perlaa4018012014-03-27 10:46:18 +05303628
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303629 if (BE3_chip(adapter))
3630 return be_cmd_set_qos(adapter, max_rate / 10, domain);
3631
3632 be_reset_nic_desc(&nic_desc);
3633 nic_desc.pf_num = adapter->pf_number;
3634 nic_desc.vf_num = domain;
3635 if (lancer_chip(adapter)) {
Sathya Perlaa4018012014-03-27 10:46:18 +05303636 nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V0;
3637 nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V0;
3638 nic_desc.flags = (1 << QUN_SHIFT) | (1 << IMM_SHIFT) |
3639 (1 << NOSV_SHIFT);
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303640 nic_desc.bw_max = cpu_to_le32(max_rate / 10);
Sathya Perlaa4018012014-03-27 10:46:18 +05303641 } else {
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303642 version = 1;
3643 nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V1;
3644 nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
3645 nic_desc.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
3646 bw_percent = max_rate ? (max_rate * 100) / link_speed : 100;
3647 nic_desc.bw_max = cpu_to_le32(bw_percent);
Sathya Perlaa4018012014-03-27 10:46:18 +05303648 }
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303649
3650 return be_cmd_set_profile_config(adapter, &nic_desc,
3651 nic_desc.hdr.desc_len,
Vasundhara Volambec84e62014-06-30 13:01:32 +05303652 1, version, domain);
3653}
3654
3655int be_cmd_set_sriov_config(struct be_adapter *adapter,
3656 struct be_resources res, u16 num_vfs)
3657{
3658 struct {
3659 struct be_pcie_res_desc pcie;
3660 struct be_nic_res_desc nic_vft;
3661 } __packed desc;
3662 u16 vf_q_count;
3663
3664 if (BEx_chip(adapter) || lancer_chip(adapter))
3665 return 0;
3666
3667 /* PF PCIE descriptor */
3668 be_reset_pcie_desc(&desc.pcie);
3669 desc.pcie.hdr.desc_type = PCIE_RESOURCE_DESC_TYPE_V1;
3670 desc.pcie.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
3671 desc.pcie.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
3672 desc.pcie.pf_num = adapter->pdev->devfn;
3673 desc.pcie.sriov_state = num_vfs ? 1 : 0;
3674 desc.pcie.num_vfs = cpu_to_le16(num_vfs);
3675
3676 /* VF NIC Template descriptor */
3677 be_reset_nic_desc(&desc.nic_vft);
3678 desc.nic_vft.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V1;
3679 desc.nic_vft.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
3680 desc.nic_vft.flags = (1 << VFT_SHIFT) | (1 << IMM_SHIFT) |
3681 (1 << NOSV_SHIFT);
3682 desc.nic_vft.pf_num = adapter->pdev->devfn;
3683 desc.nic_vft.vf_num = 0;
3684
3685 if (num_vfs && res.vf_if_cap_flags & BE_IF_FLAGS_RSS) {
3686 /* If number of VFs requested is 8 less than max supported,
3687 * assign 8 queue pairs to the PF and divide the remaining
3688 * resources evenly among the VFs
3689 */
3690 if (num_vfs < (be_max_vfs(adapter) - 8))
3691 vf_q_count = (res.max_rss_qs - 8) / num_vfs;
3692 else
3693 vf_q_count = res.max_rss_qs / num_vfs;
3694
3695 desc.nic_vft.rq_count = cpu_to_le16(vf_q_count);
3696 desc.nic_vft.txq_count = cpu_to_le16(vf_q_count);
3697 desc.nic_vft.rssq_count = cpu_to_le16(vf_q_count - 1);
3698 desc.nic_vft.cq_count = cpu_to_le16(3 * vf_q_count);
3699 } else {
3700 desc.nic_vft.txq_count = cpu_to_le16(1);
3701 desc.nic_vft.rq_count = cpu_to_le16(1);
3702 desc.nic_vft.rssq_count = cpu_to_le16(0);
3703 /* One CQ for each TX, RX and MCCQ */
3704 desc.nic_vft.cq_count = cpu_to_le16(3);
3705 }
3706
3707 return be_cmd_set_profile_config(adapter, &desc,
3708 2 * RESOURCE_DESC_SIZE_V1, 2, 1, 0);
Sathya Perlaa4018012014-03-27 10:46:18 +05303709}
3710
3711int be_cmd_manage_iface(struct be_adapter *adapter, u32 iface, u8 op)
3712{
3713 struct be_mcc_wrb *wrb;
3714 struct be_cmd_req_manage_iface_filters *req;
3715 int status;
3716
3717 if (iface == 0xFFFFFFFF)
3718 return -1;
3719
3720 spin_lock_bh(&adapter->mcc_lock);
3721
3722 wrb = wrb_from_mccq(adapter);
3723 if (!wrb) {
3724 status = -EBUSY;
3725 goto err;
3726 }
3727 req = embedded_payload(wrb);
3728
3729 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3730 OPCODE_COMMON_MANAGE_IFACE_FILTERS, sizeof(*req),
3731 wrb, NULL);
3732 req->op = op;
3733 req->target_iface_id = cpu_to_le32(iface);
3734
3735 status = be_mcc_notify_wait(adapter);
3736err:
3737 spin_unlock_bh(&adapter->mcc_lock);
3738 return status;
3739}
3740
3741int be_cmd_set_vxlan_port(struct be_adapter *adapter, __be16 port)
3742{
3743 struct be_port_res_desc port_desc;
3744
3745 memset(&port_desc, 0, sizeof(port_desc));
3746 port_desc.hdr.desc_type = PORT_RESOURCE_DESC_TYPE_V1;
3747 port_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
3748 port_desc.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
3749 port_desc.link_num = adapter->hba_port_num;
3750 if (port) {
3751 port_desc.nv_flags = NV_TYPE_VXLAN | (1 << SOCVID_SHIFT) |
3752 (1 << RCVID_SHIFT);
3753 port_desc.nv_port = swab16(port);
3754 } else {
3755 port_desc.nv_flags = NV_TYPE_DISABLED;
3756 port_desc.nv_port = 0;
3757 }
3758
3759 return be_cmd_set_profile_config(adapter, &port_desc,
Vasundhara Volambec84e62014-06-30 13:01:32 +05303760 RESOURCE_DESC_SIZE_V1, 1, 1, 0);
Sathya Perlaa4018012014-03-27 10:46:18 +05303761}
3762
Sathya Perla4c876612013-02-03 20:30:11 +00003763int be_cmd_get_if_id(struct be_adapter *adapter, struct be_vf_cfg *vf_cfg,
3764 int vf_num)
3765{
3766 struct be_mcc_wrb *wrb;
3767 struct be_cmd_req_get_iface_list *req;
3768 struct be_cmd_resp_get_iface_list *resp;
3769 int status;
3770
3771 spin_lock_bh(&adapter->mcc_lock);
3772
3773 wrb = wrb_from_mccq(adapter);
3774 if (!wrb) {
3775 status = -EBUSY;
3776 goto err;
3777 }
3778 req = embedded_payload(wrb);
3779
3780 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3781 OPCODE_COMMON_GET_IFACE_LIST, sizeof(*resp),
3782 wrb, NULL);
3783 req->hdr.domain = vf_num + 1;
3784
3785 status = be_mcc_notify_wait(adapter);
3786 if (!status) {
3787 resp = (struct be_cmd_resp_get_iface_list *)req;
3788 vf_cfg->if_handle = le32_to_cpu(resp->if_desc.if_id);
3789 }
3790
3791err:
3792 spin_unlock_bh(&adapter->mcc_lock);
3793 return status;
3794}
3795
Somnath Kotur5c510812013-05-30 02:52:23 +00003796static int lancer_wait_idle(struct be_adapter *adapter)
3797{
3798#define SLIPORT_IDLE_TIMEOUT 30
3799 u32 reg_val;
3800 int status = 0, i;
3801
3802 for (i = 0; i < SLIPORT_IDLE_TIMEOUT; i++) {
3803 reg_val = ioread32(adapter->db + PHYSDEV_CONTROL_OFFSET);
3804 if ((reg_val & PHYSDEV_CONTROL_INP_MASK) == 0)
3805 break;
3806
3807 ssleep(1);
3808 }
3809
3810 if (i == SLIPORT_IDLE_TIMEOUT)
3811 status = -1;
3812
3813 return status;
3814}
3815
3816int lancer_physdev_ctrl(struct be_adapter *adapter, u32 mask)
3817{
3818 int status = 0;
3819
3820 status = lancer_wait_idle(adapter);
3821 if (status)
3822 return status;
3823
3824 iowrite32(mask, adapter->db + PHYSDEV_CONTROL_OFFSET);
3825
3826 return status;
3827}
3828
3829/* Routine to check whether dump image is present or not */
3830bool dump_present(struct be_adapter *adapter)
3831{
3832 u32 sliport_status = 0;
3833
3834 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
3835 return !!(sliport_status & SLIPORT_STATUS_DIP_MASK);
3836}
3837
3838int lancer_initiate_dump(struct be_adapter *adapter)
3839{
Kalesh APf0613382014-08-01 17:47:32 +05303840 struct device *dev = &adapter->pdev->dev;
Somnath Kotur5c510812013-05-30 02:52:23 +00003841 int status;
3842
Kalesh APf0613382014-08-01 17:47:32 +05303843 if (dump_present(adapter)) {
3844 dev_info(dev, "Previous dump not cleared, not forcing dump\n");
3845 return -EEXIST;
3846 }
3847
Somnath Kotur5c510812013-05-30 02:52:23 +00003848 /* give firmware reset and diagnostic dump */
3849 status = lancer_physdev_ctrl(adapter, PHYSDEV_CONTROL_FW_RESET_MASK |
3850 PHYSDEV_CONTROL_DD_MASK);
3851 if (status < 0) {
Kalesh APf0613382014-08-01 17:47:32 +05303852 dev_err(dev, "FW reset failed\n");
Somnath Kotur5c510812013-05-30 02:52:23 +00003853 return status;
3854 }
3855
3856 status = lancer_wait_idle(adapter);
3857 if (status)
3858 return status;
3859
3860 if (!dump_present(adapter)) {
Kalesh APf0613382014-08-01 17:47:32 +05303861 dev_err(dev, "FW dump not generated\n");
3862 return -EIO;
Somnath Kotur5c510812013-05-30 02:52:23 +00003863 }
3864
3865 return 0;
3866}
3867
Kalesh APf0613382014-08-01 17:47:32 +05303868int lancer_delete_dump(struct be_adapter *adapter)
3869{
3870 int status;
3871
3872 status = lancer_cmd_delete_object(adapter, LANCER_FW_DUMP_FILE);
3873 return be_cmd_status(status);
3874}
3875
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +00003876/* Uses sync mcc */
3877int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain)
3878{
3879 struct be_mcc_wrb *wrb;
3880 struct be_cmd_enable_disable_vf *req;
3881 int status;
3882
Vasundhara Volam05998632013-10-01 15:59:59 +05303883 if (BEx_chip(adapter))
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +00003884 return 0;
3885
3886 spin_lock_bh(&adapter->mcc_lock);
3887
3888 wrb = wrb_from_mccq(adapter);
3889 if (!wrb) {
3890 status = -EBUSY;
3891 goto err;
3892 }
3893
3894 req = embedded_payload(wrb);
3895
3896 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3897 OPCODE_COMMON_ENABLE_DISABLE_VF, sizeof(*req),
3898 wrb, NULL);
3899
3900 req->hdr.domain = domain;
3901 req->enable = 1;
3902 status = be_mcc_notify_wait(adapter);
3903err:
3904 spin_unlock_bh(&adapter->mcc_lock);
3905 return status;
3906}
3907
Somnath Kotur68c45a22013-03-14 02:42:07 +00003908int be_cmd_intr_set(struct be_adapter *adapter, bool intr_enable)
3909{
3910 struct be_mcc_wrb *wrb;
3911 struct be_cmd_req_intr_set *req;
3912 int status;
3913
3914 if (mutex_lock_interruptible(&adapter->mbox_lock))
3915 return -1;
3916
3917 wrb = wrb_from_mbox(adapter);
3918
3919 req = embedded_payload(wrb);
3920
3921 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3922 OPCODE_COMMON_SET_INTERRUPT_ENABLE, sizeof(*req),
3923 wrb, NULL);
3924
3925 req->intr_enabled = intr_enable;
3926
3927 status = be_mbox_notify_wait(adapter);
3928
3929 mutex_unlock(&adapter->mbox_lock);
3930 return status;
3931}
3932
Vasundhara Volam542963b2014-01-15 13:23:33 +05303933/* Uses MBOX */
3934int be_cmd_get_active_profile(struct be_adapter *adapter, u16 *profile_id)
3935{
3936 struct be_cmd_req_get_active_profile *req;
3937 struct be_mcc_wrb *wrb;
3938 int status;
3939
3940 if (mutex_lock_interruptible(&adapter->mbox_lock))
3941 return -1;
3942
3943 wrb = wrb_from_mbox(adapter);
3944 if (!wrb) {
3945 status = -EBUSY;
3946 goto err;
3947 }
3948
3949 req = embedded_payload(wrb);
3950
3951 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3952 OPCODE_COMMON_GET_ACTIVE_PROFILE, sizeof(*req),
3953 wrb, NULL);
3954
3955 status = be_mbox_notify_wait(adapter);
3956 if (!status) {
3957 struct be_cmd_resp_get_active_profile *resp =
3958 embedded_payload(wrb);
3959 *profile_id = le16_to_cpu(resp->active_profile_id);
3960 }
3961
3962err:
3963 mutex_unlock(&adapter->mbox_lock);
3964 return status;
3965}
3966
Suresh Reddybdce2ad2014-03-11 18:53:04 +05303967int be_cmd_set_logical_link_config(struct be_adapter *adapter,
3968 int link_state, u8 domain)
3969{
3970 struct be_mcc_wrb *wrb;
3971 struct be_cmd_req_set_ll_link *req;
3972 int status;
3973
3974 if (BEx_chip(adapter) || lancer_chip(adapter))
3975 return 0;
3976
3977 spin_lock_bh(&adapter->mcc_lock);
3978
3979 wrb = wrb_from_mccq(adapter);
3980 if (!wrb) {
3981 status = -EBUSY;
3982 goto err;
3983 }
3984
3985 req = embedded_payload(wrb);
3986
3987 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3988 OPCODE_COMMON_SET_LOGICAL_LINK_CONFIG,
3989 sizeof(*req), wrb, NULL);
3990
3991 req->hdr.version = 1;
3992 req->hdr.domain = domain;
3993
3994 if (link_state == IFLA_VF_LINK_STATE_ENABLE)
3995 req->link_config |= 1;
3996
3997 if (link_state == IFLA_VF_LINK_STATE_AUTO)
3998 req->link_config |= 1 << PLINK_TRACK_SHIFT;
3999
4000 status = be_mcc_notify_wait(adapter);
4001err:
4002 spin_unlock_bh(&adapter->mcc_lock);
4003 return status;
4004}
4005
Parav Pandit6a4ab662012-03-26 14:27:12 +00004006int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05304007 int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
Parav Pandit6a4ab662012-03-26 14:27:12 +00004008{
4009 struct be_adapter *adapter = netdev_priv(netdev_handle);
4010 struct be_mcc_wrb *wrb;
4011 struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *) wrb_payload;
4012 struct be_cmd_req_hdr *req;
4013 struct be_cmd_resp_hdr *resp;
4014 int status;
4015
4016 spin_lock_bh(&adapter->mcc_lock);
4017
4018 wrb = wrb_from_mccq(adapter);
4019 if (!wrb) {
4020 status = -EBUSY;
4021 goto err;
4022 }
4023 req = embedded_payload(wrb);
4024 resp = embedded_payload(wrb);
4025
4026 be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
4027 hdr->opcode, wrb_payload_size, wrb, NULL);
4028 memcpy(req, wrb_payload, wrb_payload_size);
4029 be_dws_cpu_to_le(req, wrb_payload_size);
4030
4031 status = be_mcc_notify_wait(adapter);
4032 if (cmd_status)
4033 *cmd_status = (status & 0xffff);
4034 if (ext_status)
4035 *ext_status = 0;
4036 memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
4037 be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
4038err:
4039 spin_unlock_bh(&adapter->mcc_lock);
4040 return status;
4041}
4042EXPORT_SYMBOL(be_roce_mcc_cmd);