blob: e85e6ffa4e61b2c02be85bf4a23c616e73402cfa [file] [log] [blame]
Yuval Mintz4ad79e12015-07-22 09:16:23 +03001/* bnx2x_main.c: QLogic Everest network driver.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002 *
Yuval Mintz247fa822013-01-14 05:11:50 +00003 * Copyright (c) 2007-2013 Broadcom Corporation
Yuval Mintz4ad79e12015-07-22 09:16:23 +03004 * Copyright (c) 2014 QLogic Corporation
5 * All rights reserved
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation.
10 *
Ariel Elior08f6dd82014-05-27 13:11:36 +030011 * Maintained by: Ariel Elior <ariel.elior@qlogic.com>
Eilon Greenstein24e3fce2008-06-12 14:30:28 -070012 * Written by: Eliezer Tamir
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013 * Based on code from Michael Chan's bnx2 driver
14 * UDP CSUM errata workaround by Arik Gendelman
Eilon Greensteinca003922009-08-12 22:53:28 -070015 * Slowpath and fastpath rework by Vladislav Zolotarov
Eliezer Tamirc14423f2008-02-28 11:49:42 -080016 * Statistics and Link management by Yitchak Gertner
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020017 *
18 */
19
Joe Perchesf1deab52011-08-14 12:16:21 +000020#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
21
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020022#include <linux/module.h>
23#include <linux/moduleparam.h>
24#include <linux/kernel.h>
25#include <linux/device.h> /* for dev_info() */
26#include <linux/timer.h>
27#include <linux/errno.h>
28#include <linux/ioport.h>
29#include <linux/slab.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020030#include <linux/interrupt.h>
31#include <linux/pci.h>
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020032#include <linux/aer.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020033#include <linux/init.h>
34#include <linux/netdevice.h>
35#include <linux/etherdevice.h>
36#include <linux/skbuff.h>
37#include <linux/dma-mapping.h>
38#include <linux/bitops.h>
39#include <linux/irq.h>
40#include <linux/delay.h>
41#include <asm/byteorder.h>
42#include <linux/time.h>
43#include <linux/ethtool.h>
44#include <linux/mii.h>
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080045#include <linux/if_vlan.h>
Amir Vadaic9931892014-08-25 16:06:54 +030046#include <linux/crash_dump.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020047#include <net/ip.h>
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030048#include <net/ipv6.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020049#include <net/tcp.h>
Joe Stringer51de7bb2014-12-05 11:35:46 -080050#include <net/vxlan.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020051#include <net/checksum.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070052#include <net/ip6_checksum.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020053#include <linux/workqueue.h>
54#include <linux/crc32.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070055#include <linux/crc32c.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020056#include <linux/prefetch.h>
57#include <linux/zlib.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020058#include <linux/io.h>
Yuval Mintz452427b2012-03-26 20:47:07 +000059#include <linux/semaphore.h>
Ben Hutchings45229b42009-11-07 11:53:39 +000060#include <linux/stringify.h>
David S. Miller7ab24bf2011-06-29 05:48:41 -070061#include <linux/vmalloc.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020062
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020063#include "bnx2x.h"
64#include "bnx2x_init.h"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070065#include "bnx2x_init_ops.h"
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000066#include "bnx2x_cmn.h"
Ariel Elior1ab44342013-01-01 05:22:23 +000067#include "bnx2x_vfpf.h"
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000068#include "bnx2x_dcb.h"
Vladislav Zolotarov042181f2011-06-14 01:33:39 +000069#include "bnx2x_sp.h"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070070#include <linux/firmware.h>
71#include "bnx2x_fw_file_hdr.h"
72/* FW files */
Ben Hutchings45229b42009-11-07 11:53:39 +000073#define FW_FILE_VERSION \
74 __stringify(BCM_5710_FW_MAJOR_VERSION) "." \
75 __stringify(BCM_5710_FW_MINOR_VERSION) "." \
76 __stringify(BCM_5710_FW_REVISION_VERSION) "." \
77 __stringify(BCM_5710_FW_ENGINEERING_VERSION)
Dmitry Kravkov560131f2010-10-06 03:18:47 +000078#define FW_FILE_NAME_E1 "bnx2x/bnx2x-e1-" FW_FILE_VERSION ".fw"
79#define FW_FILE_NAME_E1H "bnx2x/bnx2x-e1h-" FW_FILE_VERSION ".fw"
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000080#define FW_FILE_NAME_E2 "bnx2x/bnx2x-e2-" FW_FILE_VERSION ".fw"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070081
Eilon Greenstein34f80b02008-06-23 20:33:01 -070082/* Time in jiffies before concluding the transmitter is hung */
83#define TX_TIMEOUT (5*HZ)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020084
Bill Pemberton0329aba2012-12-03 09:24:24 -050085static char version[] =
Yuval Mintz4ad79e12015-07-22 09:16:23 +030086 "QLogic 5771x/578xx 10/20-Gigabit Ethernet Driver "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020087 DRV_MODULE_NAME " " DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
88
Eilon Greenstein24e3fce2008-06-12 14:30:28 -070089MODULE_AUTHOR("Eliezer Tamir");
Yuval Mintz4ad79e12015-07-22 09:16:23 +030090MODULE_DESCRIPTION("QLogic "
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030091 "BCM57710/57711/57711E/"
92 "57712/57712_MF/57800/57800_MF/57810/57810_MF/"
93 "57840/57840_MF Driver");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020094MODULE_LICENSE("GPL");
95MODULE_VERSION(DRV_MODULE_VERSION);
Ben Hutchings45229b42009-11-07 11:53:39 +000096MODULE_FIRMWARE(FW_FILE_NAME_E1);
97MODULE_FIRMWARE(FW_FILE_NAME_E1H);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000098MODULE_FIRMWARE(FW_FILE_NAME_E2);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020099
stephen hemmingera8f47eb2014-01-09 22:20:11 -0800100int bnx2x_num_queues;
James M Leddy1c8bb762014-02-04 15:10:59 -0500101module_param_named(num_queues, bnx2x_num_queues, int, S_IRUGO);
Dmitry Kravkov96305232012-04-03 18:41:30 +0000102MODULE_PARM_DESC(num_queues,
103 " Set number of queues (default is as a number of CPUs)");
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000104
Eilon Greenstein19680c42008-08-13 15:47:33 -0700105static int disable_tpa;
James M Leddy1c8bb762014-02-04 15:10:59 -0500106module_param(disable_tpa, int, S_IRUGO);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000107MODULE_PARM_DESC(disable_tpa, " Disable the TPA (LRO) feature");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000108
stephen hemmingera8f47eb2014-01-09 22:20:11 -0800109static int int_mode;
James M Leddy1c8bb762014-02-04 15:10:59 -0500110module_param(int_mode, int, S_IRUGO);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300111MODULE_PARM_DESC(int_mode, " Force interrupt mode other than MSI-X "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000112 "(1 INT#x; 2 MSI)");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000113
Eilon Greensteina18f5122009-08-12 08:23:26 +0000114static int dropless_fc;
James M Leddy1c8bb762014-02-04 15:10:59 -0500115module_param(dropless_fc, int, S_IRUGO);
Eilon Greensteina18f5122009-08-12 08:23:26 +0000116MODULE_PARM_DESC(dropless_fc, " Pause on exhausted host ring");
117
Eilon Greenstein8d5726c2009-02-12 08:37:19 +0000118static int mrrs = -1;
James M Leddy1c8bb762014-02-04 15:10:59 -0500119module_param(mrrs, int, S_IRUGO);
Eilon Greenstein8d5726c2009-02-12 08:37:19 +0000120MODULE_PARM_DESC(mrrs, " Force Max Read Req Size (0..3) (for debug)");
121
Eilon Greenstein9898f862009-02-12 08:38:27 +0000122static int debug;
James M Leddy1c8bb762014-02-04 15:10:59 -0500123module_param(debug, int, S_IRUGO);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000124MODULE_PARM_DESC(debug, " Default debug msglevel");
125
Yuval Mintz370d4a22014-03-23 18:12:24 +0200126static struct workqueue_struct *bnx2x_wq;
127struct workqueue_struct *bnx2x_iov_wq;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000128
Barak Witkowski1ef1d452013-01-10 04:53:40 +0000129struct bnx2x_mac_vals {
130 u32 xmac_addr;
131 u32 xmac_val;
132 u32 emac_addr;
133 u32 emac_val;
Yuval Mintz3d6b7252015-04-01 10:02:19 +0300134 u32 umac_addr[2];
135 u32 umac_val[2];
Barak Witkowski1ef1d452013-01-10 04:53:40 +0000136 u32 bmac_addr;
137 u32 bmac_val[2];
138};
139
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200140enum bnx2x_board_type {
141 BCM57710 = 0,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300142 BCM57711,
143 BCM57711E,
144 BCM57712,
145 BCM57712_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000146 BCM57712_VF,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300147 BCM57800,
148 BCM57800_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000149 BCM57800_VF,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300150 BCM57810,
151 BCM57810_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000152 BCM57810_VF,
Yuval Mintzc3def942012-07-23 10:25:43 +0300153 BCM57840_4_10,
154 BCM57840_2_20,
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000155 BCM57840_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000156 BCM57840_VF,
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000157 BCM57811,
Ariel Elior1ab44342013-01-01 05:22:23 +0000158 BCM57811_MF,
159 BCM57840_O,
160 BCM57840_MFO,
161 BCM57811_VF
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200162};
163
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700164/* indexed by board_type, above */
Andrew Morton53a10562008-02-09 23:16:41 -0800165static struct {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200166 char *name;
Bill Pemberton0329aba2012-12-03 09:24:24 -0500167} board_info[] = {
Yuval Mintz4ad79e12015-07-22 09:16:23 +0300168 [BCM57710] = { "QLogic BCM57710 10 Gigabit PCIe [Everest]" },
169 [BCM57711] = { "QLogic BCM57711 10 Gigabit PCIe" },
170 [BCM57711E] = { "QLogic BCM57711E 10 Gigabit PCIe" },
171 [BCM57712] = { "QLogic BCM57712 10 Gigabit Ethernet" },
172 [BCM57712_MF] = { "QLogic BCM57712 10 Gigabit Ethernet Multi Function" },
173 [BCM57712_VF] = { "QLogic BCM57712 10 Gigabit Ethernet Virtual Function" },
174 [BCM57800] = { "QLogic BCM57800 10 Gigabit Ethernet" },
175 [BCM57800_MF] = { "QLogic BCM57800 10 Gigabit Ethernet Multi Function" },
176 [BCM57800_VF] = { "QLogic BCM57800 10 Gigabit Ethernet Virtual Function" },
177 [BCM57810] = { "QLogic BCM57810 10 Gigabit Ethernet" },
178 [BCM57810_MF] = { "QLogic BCM57810 10 Gigabit Ethernet Multi Function" },
179 [BCM57810_VF] = { "QLogic BCM57810 10 Gigabit Ethernet Virtual Function" },
180 [BCM57840_4_10] = { "QLogic BCM57840 10 Gigabit Ethernet" },
181 [BCM57840_2_20] = { "QLogic BCM57840 20 Gigabit Ethernet" },
182 [BCM57840_MF] = { "QLogic BCM57840 10/20 Gigabit Ethernet Multi Function" },
183 [BCM57840_VF] = { "QLogic BCM57840 10/20 Gigabit Ethernet Virtual Function" },
184 [BCM57811] = { "QLogic BCM57811 10 Gigabit Ethernet" },
185 [BCM57811_MF] = { "QLogic BCM57811 10 Gigabit Ethernet Multi Function" },
186 [BCM57840_O] = { "QLogic BCM57840 10/20 Gigabit Ethernet" },
187 [BCM57840_MFO] = { "QLogic BCM57840 10/20 Gigabit Ethernet Multi Function" },
188 [BCM57811_VF] = { "QLogic BCM57840 10/20 Gigabit Ethernet Virtual Function" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200189};
190
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300191#ifndef PCI_DEVICE_ID_NX2_57710
192#define PCI_DEVICE_ID_NX2_57710 CHIP_NUM_57710
193#endif
194#ifndef PCI_DEVICE_ID_NX2_57711
195#define PCI_DEVICE_ID_NX2_57711 CHIP_NUM_57711
196#endif
197#ifndef PCI_DEVICE_ID_NX2_57711E
198#define PCI_DEVICE_ID_NX2_57711E CHIP_NUM_57711E
199#endif
200#ifndef PCI_DEVICE_ID_NX2_57712
201#define PCI_DEVICE_ID_NX2_57712 CHIP_NUM_57712
202#endif
203#ifndef PCI_DEVICE_ID_NX2_57712_MF
204#define PCI_DEVICE_ID_NX2_57712_MF CHIP_NUM_57712_MF
205#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000206#ifndef PCI_DEVICE_ID_NX2_57712_VF
207#define PCI_DEVICE_ID_NX2_57712_VF CHIP_NUM_57712_VF
208#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300209#ifndef PCI_DEVICE_ID_NX2_57800
210#define PCI_DEVICE_ID_NX2_57800 CHIP_NUM_57800
211#endif
212#ifndef PCI_DEVICE_ID_NX2_57800_MF
213#define PCI_DEVICE_ID_NX2_57800_MF CHIP_NUM_57800_MF
214#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000215#ifndef PCI_DEVICE_ID_NX2_57800_VF
216#define PCI_DEVICE_ID_NX2_57800_VF CHIP_NUM_57800_VF
217#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300218#ifndef PCI_DEVICE_ID_NX2_57810
219#define PCI_DEVICE_ID_NX2_57810 CHIP_NUM_57810
220#endif
221#ifndef PCI_DEVICE_ID_NX2_57810_MF
222#define PCI_DEVICE_ID_NX2_57810_MF CHIP_NUM_57810_MF
223#endif
Yuval Mintzc3def942012-07-23 10:25:43 +0300224#ifndef PCI_DEVICE_ID_NX2_57840_O
225#define PCI_DEVICE_ID_NX2_57840_O CHIP_NUM_57840_OBSOLETE
226#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000227#ifndef PCI_DEVICE_ID_NX2_57810_VF
228#define PCI_DEVICE_ID_NX2_57810_VF CHIP_NUM_57810_VF
229#endif
Yuval Mintzc3def942012-07-23 10:25:43 +0300230#ifndef PCI_DEVICE_ID_NX2_57840_4_10
231#define PCI_DEVICE_ID_NX2_57840_4_10 CHIP_NUM_57840_4_10
232#endif
233#ifndef PCI_DEVICE_ID_NX2_57840_2_20
234#define PCI_DEVICE_ID_NX2_57840_2_20 CHIP_NUM_57840_2_20
235#endif
236#ifndef PCI_DEVICE_ID_NX2_57840_MFO
237#define PCI_DEVICE_ID_NX2_57840_MFO CHIP_NUM_57840_MF_OBSOLETE
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300238#endif
239#ifndef PCI_DEVICE_ID_NX2_57840_MF
240#define PCI_DEVICE_ID_NX2_57840_MF CHIP_NUM_57840_MF
241#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000242#ifndef PCI_DEVICE_ID_NX2_57840_VF
243#define PCI_DEVICE_ID_NX2_57840_VF CHIP_NUM_57840_VF
244#endif
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000245#ifndef PCI_DEVICE_ID_NX2_57811
246#define PCI_DEVICE_ID_NX2_57811 CHIP_NUM_57811
247#endif
248#ifndef PCI_DEVICE_ID_NX2_57811_MF
249#define PCI_DEVICE_ID_NX2_57811_MF CHIP_NUM_57811_MF
250#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000251#ifndef PCI_DEVICE_ID_NX2_57811_VF
252#define PCI_DEVICE_ID_NX2_57811_VF CHIP_NUM_57811_VF
253#endif
254
Benoit Taine9baa3c32014-08-08 15:56:03 +0200255static const struct pci_device_id bnx2x_pci_tbl[] = {
Eilon Greensteine4ed7112009-08-12 08:24:10 +0000256 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57710), BCM57710 },
257 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711), BCM57711 },
258 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711E), BCM57711E },
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000259 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712), BCM57712 },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300260 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_MF), BCM57712_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000261 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_VF), BCM57712_VF },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300262 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800), BCM57800 },
263 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_MF), BCM57800_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000264 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_VF), BCM57800_VF },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300265 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810), BCM57810 },
266 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_MF), BCM57810_MF },
Yuval Mintzc3def942012-07-23 10:25:43 +0300267 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_O), BCM57840_O },
268 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_4_10), BCM57840_4_10 },
269 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_2_20), BCM57840_2_20 },
Ariel Elior8395be52013-01-01 05:22:44 +0000270 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_VF), BCM57810_VF },
Yuval Mintzc3def942012-07-23 10:25:43 +0300271 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MFO), BCM57840_MFO },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300272 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MF), BCM57840_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000273 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_VF), BCM57840_VF },
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000274 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811), BCM57811 },
275 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811_MF), BCM57811_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000276 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811_VF), BCM57811_VF },
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200277 { 0 }
278};
279
280MODULE_DEVICE_TABLE(pci, bnx2x_pci_tbl);
281
Yuval Mintz452427b2012-03-26 20:47:07 +0000282/* Global resources for unloading a previously loaded device */
283#define BNX2X_PREV_WAIT_NEEDED 1
284static DEFINE_SEMAPHORE(bnx2x_prev_sem);
285static LIST_HEAD(bnx2x_prev_list);
stephen hemmingera8f47eb2014-01-09 22:20:11 -0800286
287/* Forward declaration */
288static struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev);
289static u32 bnx2x_rx_ustorm_prods_offset(struct bnx2x_fastpath *fp);
290static int bnx2x_set_storm_rx_mode(struct bnx2x *bp);
291
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200292/****************************************************************************
293* General service functions
294****************************************************************************/
295
Michal Kalderoneeed0182014-08-17 16:47:44 +0300296static int bnx2x_hwtstamp_ioctl(struct bnx2x *bp, struct ifreq *ifr);
297
Eric Dumazet1191cb82012-04-27 21:39:21 +0000298static void __storm_memset_dma_mapping(struct bnx2x *bp,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300299 u32 addr, dma_addr_t mapping)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000300{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300301 REG_WR(bp, addr, U64_LO(mapping));
302 REG_WR(bp, addr + 4, U64_HI(mapping));
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000303}
304
Eric Dumazet1191cb82012-04-27 21:39:21 +0000305static void storm_memset_spq_addr(struct bnx2x *bp,
306 dma_addr_t mapping, u16 abs_fid)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300307{
308 u32 addr = XSEM_REG_FAST_MEMORY +
309 XSTORM_SPQ_PAGE_BASE_OFFSET(abs_fid);
310
311 __storm_memset_dma_mapping(bp, addr, mapping);
312}
313
Eric Dumazet1191cb82012-04-27 21:39:21 +0000314static void storm_memset_vf_to_pf(struct bnx2x *bp, u16 abs_fid,
315 u16 pf_id)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300316{
317 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_VF_TO_PF_OFFSET(abs_fid),
318 pf_id);
319 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_VF_TO_PF_OFFSET(abs_fid),
320 pf_id);
321 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_VF_TO_PF_OFFSET(abs_fid),
322 pf_id);
323 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_VF_TO_PF_OFFSET(abs_fid),
324 pf_id);
325}
326
Eric Dumazet1191cb82012-04-27 21:39:21 +0000327static void storm_memset_func_en(struct bnx2x *bp, u16 abs_fid,
328 u8 enable)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300329{
330 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(abs_fid),
331 enable);
332 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(abs_fid),
333 enable);
334 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(abs_fid),
335 enable);
336 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(abs_fid),
337 enable);
338}
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000339
Eric Dumazet1191cb82012-04-27 21:39:21 +0000340static void storm_memset_eq_data(struct bnx2x *bp,
341 struct event_ring_data *eq_data,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000342 u16 pfid)
343{
344 size_t size = sizeof(struct event_ring_data);
345
346 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_DATA_OFFSET(pfid);
347
348 __storm_memset_struct(bp, addr, size, (u32 *)eq_data);
349}
350
Eric Dumazet1191cb82012-04-27 21:39:21 +0000351static void storm_memset_eq_prod(struct bnx2x *bp, u16 eq_prod,
352 u16 pfid)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000353{
354 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_PROD_OFFSET(pfid);
355 REG_WR16(bp, addr, eq_prod);
356}
357
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200358/* used only at init
359 * locking is done by mcp
360 */
stephen hemminger8d962862010-10-21 07:50:56 +0000361static void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200362{
363 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
364 pci_write_config_dword(bp->pdev, PCICFG_GRC_DATA, val);
365 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
366 PCICFG_VENDOR_ID_OFFSET);
367}
368
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200369static u32 bnx2x_reg_rd_ind(struct bnx2x *bp, u32 addr)
370{
371 u32 val;
372
373 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
374 pci_read_config_dword(bp->pdev, PCICFG_GRC_DATA, &val);
375 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
376 PCICFG_VENDOR_ID_OFFSET);
377
378 return val;
379}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200380
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000381#define DMAE_DP_SRC_GRC "grc src_addr [%08x]"
382#define DMAE_DP_SRC_PCI "pci src_addr [%x:%08x]"
383#define DMAE_DP_DST_GRC "grc dst_addr [%08x]"
384#define DMAE_DP_DST_PCI "pci dst_addr [%x:%08x]"
385#define DMAE_DP_DST_NONE "dst_addr [none]"
386
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000387static void bnx2x_dp_dmae(struct bnx2x *bp,
388 struct dmae_command *dmae, int msglvl)
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000389{
390 u32 src_type = dmae->opcode & DMAE_COMMAND_SRC;
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000391 int i;
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000392
393 switch (dmae->opcode & DMAE_COMMAND_DST) {
394 case DMAE_CMD_DST_PCI:
395 if (src_type == DMAE_CMD_SRC_PCI)
396 DP(msglvl, "DMAE: opcode 0x%08x\n"
397 "src [%x:%08x], len [%d*4], dst [%x:%08x]\n"
398 "comp_addr [%x:%08x], comp_val 0x%08x\n",
399 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
400 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo,
401 dmae->comp_addr_hi, dmae->comp_addr_lo,
402 dmae->comp_val);
403 else
404 DP(msglvl, "DMAE: opcode 0x%08x\n"
405 "src [%08x], len [%d*4], dst [%x:%08x]\n"
406 "comp_addr [%x:%08x], comp_val 0x%08x\n",
407 dmae->opcode, dmae->src_addr_lo >> 2,
408 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo,
409 dmae->comp_addr_hi, dmae->comp_addr_lo,
410 dmae->comp_val);
411 break;
412 case DMAE_CMD_DST_GRC:
413 if (src_type == DMAE_CMD_SRC_PCI)
414 DP(msglvl, "DMAE: opcode 0x%08x\n"
415 "src [%x:%08x], len [%d*4], dst_addr [%08x]\n"
416 "comp_addr [%x:%08x], comp_val 0x%08x\n",
417 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
418 dmae->len, dmae->dst_addr_lo >> 2,
419 dmae->comp_addr_hi, dmae->comp_addr_lo,
420 dmae->comp_val);
421 else
422 DP(msglvl, "DMAE: opcode 0x%08x\n"
423 "src [%08x], len [%d*4], dst [%08x]\n"
424 "comp_addr [%x:%08x], comp_val 0x%08x\n",
425 dmae->opcode, dmae->src_addr_lo >> 2,
426 dmae->len, dmae->dst_addr_lo >> 2,
427 dmae->comp_addr_hi, dmae->comp_addr_lo,
428 dmae->comp_val);
429 break;
430 default:
431 if (src_type == DMAE_CMD_SRC_PCI)
432 DP(msglvl, "DMAE: opcode 0x%08x\n"
433 "src_addr [%x:%08x] len [%d * 4] dst_addr [none]\n"
434 "comp_addr [%x:%08x] comp_val 0x%08x\n",
435 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
436 dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo,
437 dmae->comp_val);
438 else
439 DP(msglvl, "DMAE: opcode 0x%08x\n"
440 "src_addr [%08x] len [%d * 4] dst_addr [none]\n"
441 "comp_addr [%x:%08x] comp_val 0x%08x\n",
442 dmae->opcode, dmae->src_addr_lo >> 2,
443 dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo,
444 dmae->comp_val);
445 break;
446 }
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000447
448 for (i = 0; i < (sizeof(struct dmae_command)/4); i++)
449 DP(msglvl, "DMAE RAW [%02d]: 0x%08x\n",
450 i, *(((u32 *)dmae) + i));
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000451}
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000452
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200453/* copy command into DMAE command memory and set DMAE command go */
Dmitry Kravkov6c719d02010-07-27 12:36:15 +0000454void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200455{
456 u32 cmd_offset;
457 int i;
458
459 cmd_offset = (DMAE_REG_CMD_MEM + sizeof(struct dmae_command) * idx);
460 for (i = 0; i < (sizeof(struct dmae_command)/4); i++) {
461 REG_WR(bp, cmd_offset + i*4, *(((u32 *)dmae) + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200462 }
463 REG_WR(bp, dmae_reg_go_c[idx], 1);
464}
465
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000466u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type)
467{
468 return opcode | ((comp_type << DMAE_COMMAND_C_DST_SHIFT) |
469 DMAE_CMD_C_ENABLE);
470}
471
472u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode)
473{
474 return opcode & ~DMAE_CMD_SRC_RESET;
475}
476
477u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
478 bool with_comp, u8 comp_type)
479{
480 u32 opcode = 0;
481
482 opcode |= ((src_type << DMAE_COMMAND_SRC_SHIFT) |
483 (dst_type << DMAE_COMMAND_DST_SHIFT));
484
485 opcode |= (DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET);
486
487 opcode |= (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0);
David S. Miller8decf862011-09-22 03:23:13 -0400488 opcode |= ((BP_VN(bp) << DMAE_CMD_E1HVN_SHIFT) |
489 (BP_VN(bp) << DMAE_COMMAND_DST_VN_SHIFT));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000490 opcode |= (DMAE_COM_SET_ERR << DMAE_COMMAND_ERR_POLICY_SHIFT);
491
492#ifdef __BIG_ENDIAN
493 opcode |= DMAE_CMD_ENDIANITY_B_DW_SWAP;
494#else
495 opcode |= DMAE_CMD_ENDIANITY_DW_SWAP;
496#endif
497 if (with_comp)
498 opcode = bnx2x_dmae_opcode_add_comp(opcode, comp_type);
499 return opcode;
500}
501
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000502void bnx2x_prep_dmae_with_comp(struct bnx2x *bp,
stephen hemminger8d962862010-10-21 07:50:56 +0000503 struct dmae_command *dmae,
504 u8 src_type, u8 dst_type)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000505{
506 memset(dmae, 0, sizeof(struct dmae_command));
507
508 /* set the opcode */
509 dmae->opcode = bnx2x_dmae_opcode(bp, src_type, dst_type,
510 true, DMAE_COMP_PCI);
511
512 /* fill in the completion parameters */
513 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
514 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
515 dmae->comp_val = DMAE_COMP_VAL;
516}
517
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000518/* issue a dmae command over the init-channel and wait for completion */
Ariel Elior32316a42013-10-20 16:51:32 +0200519int bnx2x_issue_dmae_with_comp(struct bnx2x *bp, struct dmae_command *dmae,
520 u32 *comp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000521{
Dmitry Kravkov5e374b52011-05-22 10:09:19 +0000522 int cnt = CHIP_REV_IS_SLOW(bp) ? (400000) : 4000;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000523 int rc = 0;
524
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000525 bnx2x_dp_dmae(bp, dmae, BNX2X_MSG_DMAE);
526
527 /* Lock the dmae channel. Disable BHs to prevent a dead-lock
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300528 * as long as this code is called both from syscall context and
529 * from ndo_set_rx_mode() flow that may be called from BH.
530 */
Michal Kalderoneeed0182014-08-17 16:47:44 +0300531
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800532 spin_lock_bh(&bp->dmae_lock);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000533
534 /* reset completion */
Ariel Elior32316a42013-10-20 16:51:32 +0200535 *comp = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000536
537 /* post the command on the channel used for initializations */
538 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
539
540 /* wait for completion */
541 udelay(5);
Ariel Elior32316a42013-10-20 16:51:32 +0200542 while ((*comp & ~DMAE_PCI_ERR_FLAG) != DMAE_COMP_VAL) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000543
Ariel Elior95c6c6162012-01-26 06:01:52 +0000544 if (!cnt ||
545 (bp->recovery_state != BNX2X_RECOVERY_DONE &&
546 bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000547 BNX2X_ERR("DMAE timeout!\n");
548 rc = DMAE_TIMEOUT;
549 goto unlock;
550 }
551 cnt--;
552 udelay(50);
553 }
Ariel Elior32316a42013-10-20 16:51:32 +0200554 if (*comp & DMAE_PCI_ERR_FLAG) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000555 BNX2X_ERR("DMAE PCI error!\n");
556 rc = DMAE_PCI_ERROR;
557 }
558
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000559unlock:
Michal Kalderoneeed0182014-08-17 16:47:44 +0300560
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800561 spin_unlock_bh(&bp->dmae_lock);
Michal Kalderoneeed0182014-08-17 16:47:44 +0300562
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000563 return rc;
564}
565
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700566void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
567 u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200568{
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000569 int rc;
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000570 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700571
572 if (!bp->dmae_ready) {
573 u32 *data = bnx2x_sp(bp, wb_data[0]);
574
Ariel Elior127a4252012-01-26 06:01:46 +0000575 if (CHIP_IS_E1(bp))
576 bnx2x_init_ind_wr(bp, dst_addr, data, len32);
577 else
578 bnx2x_init_str_wr(bp, dst_addr, data, len32);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700579 return;
580 }
581
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000582 /* set opcode and fixed command fields */
583 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_PCI, DMAE_DST_GRC);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200584
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000585 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000586 dmae.src_addr_lo = U64_LO(dma_addr);
587 dmae.src_addr_hi = U64_HI(dma_addr);
588 dmae.dst_addr_lo = dst_addr >> 2;
589 dmae.dst_addr_hi = 0;
590 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200591
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000592 /* issue the command and wait for completion */
Ariel Elior32316a42013-10-20 16:51:32 +0200593 rc = bnx2x_issue_dmae_with_comp(bp, &dmae, bnx2x_sp(bp, wb_comp));
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000594 if (rc) {
595 BNX2X_ERR("DMAE returned failure %d\n", rc);
Dmitry Kravkov9dcd9ac2013-11-17 08:59:27 +0200596#ifdef BNX2X_STOP_ON_ERROR
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000597 bnx2x_panic();
Dmitry Kravkov9dcd9ac2013-11-17 08:59:27 +0200598#endif
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000599 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200600}
601
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700602void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200603{
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000604 int rc;
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000605 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700606
607 if (!bp->dmae_ready) {
608 u32 *data = bnx2x_sp(bp, wb_data[0]);
609 int i;
610
Merav Sicron51c1a582012-03-18 10:33:38 +0000611 if (CHIP_IS_E1(bp))
Ariel Elior127a4252012-01-26 06:01:46 +0000612 for (i = 0; i < len32; i++)
613 data[i] = bnx2x_reg_rd_ind(bp, src_addr + i*4);
Merav Sicron51c1a582012-03-18 10:33:38 +0000614 else
Ariel Elior127a4252012-01-26 06:01:46 +0000615 for (i = 0; i < len32; i++)
616 data[i] = REG_RD(bp, src_addr + i*4);
617
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700618 return;
619 }
620
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000621 /* set opcode and fixed command fields */
622 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_GRC, DMAE_DST_PCI);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200623
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000624 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000625 dmae.src_addr_lo = src_addr >> 2;
626 dmae.src_addr_hi = 0;
627 dmae.dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_data));
628 dmae.dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_data));
629 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200630
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000631 /* issue the command and wait for completion */
Ariel Elior32316a42013-10-20 16:51:32 +0200632 rc = bnx2x_issue_dmae_with_comp(bp, &dmae, bnx2x_sp(bp, wb_comp));
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000633 if (rc) {
634 BNX2X_ERR("DMAE returned failure %d\n", rc);
Dmitry Kravkov9dcd9ac2013-11-17 08:59:27 +0200635#ifdef BNX2X_STOP_ON_ERROR
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000636 bnx2x_panic();
Dmitry Kravkov9dcd9ac2013-11-17 08:59:27 +0200637#endif
Yuval Mintzc957d092013-06-25 08:50:11 +0300638 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200639}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200640
stephen hemminger8d962862010-10-21 07:50:56 +0000641static void bnx2x_write_dmae_phys_len(struct bnx2x *bp, dma_addr_t phys_addr,
642 u32 addr, u32 len)
Eilon Greenstein573f2032009-08-12 08:24:14 +0000643{
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000644 int dmae_wr_max = DMAE_LEN32_WR_MAX(bp);
Eilon Greenstein573f2032009-08-12 08:24:14 +0000645 int offset = 0;
646
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000647 while (len > dmae_wr_max) {
Eilon Greenstein573f2032009-08-12 08:24:14 +0000648 bnx2x_write_dmae(bp, phys_addr + offset,
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000649 addr + offset, dmae_wr_max);
650 offset += dmae_wr_max * 4;
651 len -= dmae_wr_max;
Eilon Greenstein573f2032009-08-12 08:24:14 +0000652 }
653
654 bnx2x_write_dmae(bp, phys_addr + offset, addr + offset, len);
655}
656
Ariel Elior97539f12014-08-17 16:47:51 +0300657enum storms {
658 XSTORM,
659 TSTORM,
660 CSTORM,
661 USTORM,
662 MAX_STORMS
663};
664
665#define STORMS_NUM 4
666#define REGS_IN_ENTRY 4
667
668static inline int bnx2x_get_assert_list_entry(struct bnx2x *bp,
669 enum storms storm,
670 int entry)
671{
672 switch (storm) {
673 case XSTORM:
674 return XSTORM_ASSERT_LIST_OFFSET(entry);
675 case TSTORM:
676 return TSTORM_ASSERT_LIST_OFFSET(entry);
677 case CSTORM:
678 return CSTORM_ASSERT_LIST_OFFSET(entry);
679 case USTORM:
680 return USTORM_ASSERT_LIST_OFFSET(entry);
681 case MAX_STORMS:
682 default:
683 BNX2X_ERR("unknown storm\n");
684 }
685 return -EINVAL;
686}
687
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200688static int bnx2x_mc_assert(struct bnx2x *bp)
689{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200690 char last_idx;
Ariel Elior97539f12014-08-17 16:47:51 +0300691 int i, j, rc = 0;
692 enum storms storm;
693 u32 regs[REGS_IN_ENTRY];
694 u32 bar_storm_intmem[STORMS_NUM] = {
695 BAR_XSTRORM_INTMEM,
696 BAR_TSTRORM_INTMEM,
697 BAR_CSTRORM_INTMEM,
698 BAR_USTRORM_INTMEM
699 };
700 u32 storm_assert_list_index[STORMS_NUM] = {
701 XSTORM_ASSERT_LIST_INDEX_OFFSET,
702 TSTORM_ASSERT_LIST_INDEX_OFFSET,
703 CSTORM_ASSERT_LIST_INDEX_OFFSET,
704 USTORM_ASSERT_LIST_INDEX_OFFSET
705 };
706 char *storms_string[STORMS_NUM] = {
707 "XSTORM",
708 "TSTORM",
709 "CSTORM",
710 "USTORM"
711 };
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200712
Ariel Elior97539f12014-08-17 16:47:51 +0300713 for (storm = XSTORM; storm < MAX_STORMS; storm++) {
714 last_idx = REG_RD8(bp, bar_storm_intmem[storm] +
715 storm_assert_list_index[storm]);
716 if (last_idx)
717 BNX2X_ERR("%s_ASSERT_LIST_INDEX 0x%x\n",
718 storms_string[storm], last_idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200719
Ariel Elior97539f12014-08-17 16:47:51 +0300720 /* print the asserts */
721 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
722 /* read a single assert entry */
723 for (j = 0; j < REGS_IN_ENTRY; j++)
724 regs[j] = REG_RD(bp, bar_storm_intmem[storm] +
725 bnx2x_get_assert_list_entry(bp,
726 storm,
727 i) +
728 sizeof(u32) * j);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200729
Ariel Elior97539f12014-08-17 16:47:51 +0300730 /* log entry if it contains a valid assert */
731 if (regs[0] != COMMON_ASM_INVALID_ASSERT_OPCODE) {
732 BNX2X_ERR("%s_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
733 storms_string[storm], i, regs[3],
734 regs[2], regs[1], regs[0]);
735 rc++;
736 } else {
737 break;
738 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200739 }
740 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700741
Ariel Elior97539f12014-08-17 16:47:51 +0300742 BNX2X_ERR("Chip Revision: %s, FW Version: %d_%d_%d\n",
743 CHIP_IS_E1(bp) ? "everest1" :
744 CHIP_IS_E1H(bp) ? "everest1h" :
745 CHIP_IS_E2(bp) ? "everest2" : "everest3",
746 BCM_5710_FW_MAJOR_VERSION,
747 BCM_5710_FW_MINOR_VERSION,
748 BCM_5710_FW_REVISION_VERSION);
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700749
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200750 return rc;
751}
Eliezer Tamirc14423f2008-02-28 11:49:42 -0800752
Yuval Mintz1a6974b2013-10-20 16:51:27 +0200753#define MCPR_TRACE_BUFFER_SIZE (0x800)
754#define SCRATCH_BUFFER_SIZE(bp) \
755 (CHIP_IS_E1(bp) ? 0x10000 : (CHIP_IS_E1H(bp) ? 0x20000 : 0x28000))
756
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000757void bnx2x_fw_dump_lvl(struct bnx2x *bp, const char *lvl)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200758{
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000759 u32 addr, val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200760 u32 mark, offset;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000761 __be32 data[9];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200762 int word;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000763 u32 trace_shmem_base;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +0000764 if (BP_NOMCP(bp)) {
765 BNX2X_ERR("NO MCP - can not dump\n");
766 return;
767 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000768 netdev_printk(lvl, bp->dev, "bc %d.%d.%d\n",
769 (bp->common.bc_ver & 0xff0000) >> 16,
770 (bp->common.bc_ver & 0xff00) >> 8,
771 (bp->common.bc_ver & 0xff));
772
773 val = REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER);
774 if (val == REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER))
Merav Sicron51c1a582012-03-18 10:33:38 +0000775 BNX2X_ERR("%s" "MCP PC at 0x%x\n", lvl, val);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000776
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000777 if (BP_PATH(bp) == 0)
778 trace_shmem_base = bp->common.shmem_base;
779 else
780 trace_shmem_base = SHMEM2_RD(bp, other_shmem_base_addr);
Yuval Mintz1a6974b2013-10-20 16:51:27 +0200781
782 /* sanity */
783 if (trace_shmem_base < MCPR_SCRATCH_BASE(bp) + MCPR_TRACE_BUFFER_SIZE ||
784 trace_shmem_base >= MCPR_SCRATCH_BASE(bp) +
785 SCRATCH_BUFFER_SIZE(bp)) {
786 BNX2X_ERR("Unable to dump trace buffer (mark %x)\n",
787 trace_shmem_base);
788 return;
789 }
790
791 addr = trace_shmem_base - MCPR_TRACE_BUFFER_SIZE;
Dmitry Kravkovde128802012-03-18 10:33:45 +0000792
793 /* validate TRCB signature */
794 mark = REG_RD(bp, addr);
795 if (mark != MFW_TRACE_SIGNATURE) {
796 BNX2X_ERR("Trace buffer signature is missing.");
797 return ;
798 }
799
800 /* read cyclic buffer pointer */
801 addr += 4;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000802 mark = REG_RD(bp, addr);
Yuval Mintz1a6974b2013-10-20 16:51:27 +0200803 mark = MCPR_SCRATCH_BASE(bp) + ((mark + 0x3) & ~0x3) - 0x08000000;
804 if (mark >= trace_shmem_base || mark < addr + 4) {
805 BNX2X_ERR("Mark doesn't fall inside Trace Buffer\n");
806 return;
807 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000808 printk("%s" "begin fw dump (mark 0x%x)\n", lvl, mark);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200809
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000810 printk("%s", lvl);
Yuval Mintz2de67432013-01-23 03:21:43 +0000811
812 /* dump buffer after the mark */
Yuval Mintz1a6974b2013-10-20 16:51:27 +0200813 for (offset = mark; offset < trace_shmem_base; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200814 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000815 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200816 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000817 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200818 }
Yuval Mintz2de67432013-01-23 03:21:43 +0000819
820 /* dump buffer before the mark */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000821 for (offset = addr + 4; offset <= mark; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200822 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000823 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200824 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000825 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200826 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000827 printk("%s" "end of fw dump\n", lvl);
828}
829
Eric Dumazet1191cb82012-04-27 21:39:21 +0000830static void bnx2x_fw_dump(struct bnx2x *bp)
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000831{
832 bnx2x_fw_dump_lvl(bp, KERN_ERR);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200833}
834
Yuval Mintz823e1d92013-01-14 05:11:47 +0000835static void bnx2x_hc_int_disable(struct bnx2x *bp)
836{
837 int port = BP_PORT(bp);
838 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
839 u32 val = REG_RD(bp, addr);
840
841 /* in E1 we must use only PCI configuration space to disable
Yuval Mintz16a5fd92013-06-02 00:06:18 +0000842 * MSI/MSIX capability
843 * It's forbidden to disable IGU_PF_CONF_MSI_MSIX_EN in HC block
Yuval Mintz823e1d92013-01-14 05:11:47 +0000844 */
845 if (CHIP_IS_E1(bp)) {
846 /* Since IGU_PF_CONF_MSI_MSIX_EN still always on
847 * Use mask register to prevent from HC sending interrupts
848 * after we exit the function
849 */
850 REG_WR(bp, HC_REG_INT_MASK + port*4, 0);
851
852 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
853 HC_CONFIG_0_REG_INT_LINE_EN_0 |
854 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
855 } else
856 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
857 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
858 HC_CONFIG_0_REG_INT_LINE_EN_0 |
859 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
860
861 DP(NETIF_MSG_IFDOWN,
862 "write %x to HC %d (addr 0x%x)\n",
863 val, port, addr);
864
865 /* flush all outstanding writes */
866 mmiowb();
867
868 REG_WR(bp, addr, val);
869 if (REG_RD(bp, addr) != val)
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000870 BNX2X_ERR("BUG! Proper val not read from IGU!\n");
Yuval Mintz823e1d92013-01-14 05:11:47 +0000871}
872
873static void bnx2x_igu_int_disable(struct bnx2x *bp)
874{
875 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
876
877 val &= ~(IGU_PF_CONF_MSI_MSIX_EN |
878 IGU_PF_CONF_INT_LINE_EN |
879 IGU_PF_CONF_ATTN_BIT_EN);
880
881 DP(NETIF_MSG_IFDOWN, "write %x to IGU\n", val);
882
883 /* flush all outstanding writes */
884 mmiowb();
885
886 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
887 if (REG_RD(bp, IGU_REG_PF_CONFIGURATION) != val)
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000888 BNX2X_ERR("BUG! Proper val not read from IGU!\n");
Yuval Mintz823e1d92013-01-14 05:11:47 +0000889}
890
891static void bnx2x_int_disable(struct bnx2x *bp)
892{
893 if (bp->common.int_block == INT_BLOCK_HC)
894 bnx2x_hc_int_disable(bp);
895 else
896 bnx2x_igu_int_disable(bp);
897}
898
899void bnx2x_panic_dump(struct bnx2x *bp, bool disable_int)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200900{
901 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000902 u16 j;
903 struct hc_sp_status_block_data sp_sb_data;
904 int func = BP_FUNC(bp);
905#ifdef BNX2X_STOP_ON_ERROR
906 u16 start = 0, end = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000907 u8 cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000908#endif
Yuval Mintz0155a272014-02-12 18:19:55 +0200909 if (IS_PF(bp) && disable_int)
Yuval Mintz823e1d92013-01-14 05:11:47 +0000910 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200911
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700912 bp->stats_state = STATS_STATE_DISABLED;
Ariel Elior7a752992012-01-26 06:01:53 +0000913 bp->eth_stats.unrecoverable_error++;
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700914 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
915
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200916 BNX2X_ERR("begin crash dump -----------------\n");
917
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000918 /* Indices */
919 /* Common */
Yuval Mintz0155a272014-02-12 18:19:55 +0200920 if (IS_PF(bp)) {
921 struct host_sp_status_block *def_sb = bp->def_status_blk;
922 int data_size, cstorm_offset;
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000923
Yuval Mintz0155a272014-02-12 18:19:55 +0200924 BNX2X_ERR("def_idx(0x%x) def_att_idx(0x%x) attn_state(0x%x) spq_prod_idx(0x%x) next_stats_cnt(0x%x)\n",
925 bp->def_idx, bp->def_att_idx, bp->attn_state,
926 bp->spq_prod_idx, bp->stats_counter);
927 BNX2X_ERR("DSB: attn bits(0x%x) ack(0x%x) id(0x%x) idx(0x%x)\n",
928 def_sb->atten_status_block.attn_bits,
929 def_sb->atten_status_block.attn_bits_ack,
930 def_sb->atten_status_block.status_block_id,
931 def_sb->atten_status_block.attn_bits_index);
932 BNX2X_ERR(" def (");
933 for (i = 0; i < HC_SP_SB_MAX_INDICES; i++)
934 pr_cont("0x%x%s",
935 def_sb->sp_sb.index_values[i],
936 (i == HC_SP_SB_MAX_INDICES - 1) ? ") " : " ");
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000937
Yuval Mintz0155a272014-02-12 18:19:55 +0200938 data_size = sizeof(struct hc_sp_status_block_data) /
939 sizeof(u32);
940 cstorm_offset = CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func);
941 for (i = 0; i < data_size; i++)
942 *((u32 *)&sp_sb_data + i) =
943 REG_RD(bp, BAR_CSTRORM_INTMEM + cstorm_offset +
944 i * sizeof(u32));
945
946 pr_cont("igu_sb_id(0x%x) igu_seg_id(0x%x) pf_id(0x%x) vnic_id(0x%x) vf_id(0x%x) vf_valid (0x%x) state(0x%x)\n",
947 sp_sb_data.igu_sb_id,
948 sp_sb_data.igu_seg_id,
949 sp_sb_data.p_func.pf_id,
950 sp_sb_data.p_func.vnic_id,
951 sp_sb_data.p_func.vf_id,
952 sp_sb_data.p_func.vf_valid,
953 sp_sb_data.state);
954 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000955
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000956 for_each_eth_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000957 struct bnx2x_fastpath *fp = &bp->fp[i];
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000958 int loop;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000959 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000960 struct hc_status_block_data_e1x sb_data_e1x;
961 struct hc_status_block_sm *hc_sm_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300962 CHIP_IS_E1x(bp) ?
963 sb_data_e1x.common.state_machine :
964 sb_data_e2.common.state_machine;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000965 struct hc_index_data *hc_index_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300966 CHIP_IS_E1x(bp) ?
967 sb_data_e1x.index_data :
968 sb_data_e2.index_data;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000969 u8 data_size, cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000970 u32 *sb_data_p;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000971 struct bnx2x_fp_txdata txdata;
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000972
Yuval Mintze2611992014-08-17 16:47:47 +0300973 if (!bp->fp)
974 break;
975
976 if (!fp->rx_cons_sb)
977 continue;
978
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000979 /* Rx */
Merav Sicron51c1a582012-03-18 10:33:38 +0000980 BNX2X_ERR("fp%d: rx_bd_prod(0x%x) rx_bd_cons(0x%x) rx_comp_prod(0x%x) rx_comp_cons(0x%x) *rx_cons_sb(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000981 i, fp->rx_bd_prod, fp->rx_bd_cons,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000982 fp->rx_comp_prod,
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000983 fp->rx_comp_cons, le16_to_cpu(*fp->rx_cons_sb));
Merav Sicron51c1a582012-03-18 10:33:38 +0000984 BNX2X_ERR(" rx_sge_prod(0x%x) last_max_sge(0x%x) fp_hc_idx(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000985 fp->rx_sge_prod, fp->last_max_sge,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000986 le16_to_cpu(fp->fp_hc_idx));
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000987
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000988 /* Tx */
Ariel Elior6383c0b2011-07-14 08:31:57 +0000989 for_each_cos_in_tx_queue(fp, cos)
990 {
Yuval Mintz1fc3de92014-08-26 10:24:41 +0300991 if (!fp->txdata_ptr[cos])
Yuval Mintze2611992014-08-17 16:47:47 +0300992 break;
993
Merav Sicron65565882012-06-19 07:48:26 +0000994 txdata = *fp->txdata_ptr[cos];
Yuval Mintze2611992014-08-17 16:47:47 +0300995
996 if (!txdata.tx_cons_sb)
997 continue;
998
Merav Sicron51c1a582012-03-18 10:33:38 +0000999 BNX2X_ERR("fp%d: tx_pkt_prod(0x%x) tx_pkt_cons(0x%x) tx_bd_prod(0x%x) tx_bd_cons(0x%x) *tx_cons_sb(0x%x)\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00001000 i, txdata.tx_pkt_prod,
1001 txdata.tx_pkt_cons, txdata.tx_bd_prod,
1002 txdata.tx_bd_cons,
1003 le16_to_cpu(*txdata.tx_cons_sb));
1004 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001005
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001006 loop = CHIP_IS_E1x(bp) ?
1007 HC_SB_MAX_INDICES_E1X : HC_SB_MAX_INDICES_E2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001008
1009 /* host sb data */
1010
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001011 if (IS_FCOE_FP(fp))
1012 continue;
Merav Sicron55c11942012-11-07 00:45:48 +00001013
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001014 BNX2X_ERR(" run indexes (");
1015 for (j = 0; j < HC_SB_MAX_SM; j++)
1016 pr_cont("0x%x%s",
1017 fp->sb_running_index[j],
1018 (j == HC_SB_MAX_SM - 1) ? ")" : " ");
1019
1020 BNX2X_ERR(" indexes (");
1021 for (j = 0; j < loop; j++)
1022 pr_cont("0x%x%s",
1023 fp->sb_index_values[j],
1024 (j == loop - 1) ? ")" : " ");
Yuval Mintz0155a272014-02-12 18:19:55 +02001025
1026 /* VF cannot access FW refelection for status block */
1027 if (IS_VF(bp))
1028 continue;
1029
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001030 /* fw sb data */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001031 data_size = CHIP_IS_E1x(bp) ?
1032 sizeof(struct hc_status_block_data_e1x) :
1033 sizeof(struct hc_status_block_data_e2);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001034 data_size /= sizeof(u32);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001035 sb_data_p = CHIP_IS_E1x(bp) ?
1036 (u32 *)&sb_data_e1x :
1037 (u32 *)&sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001038 /* copy sb data in here */
1039 for (j = 0; j < data_size; j++)
1040 *(sb_data_p + j) = REG_RD(bp, BAR_CSTRORM_INTMEM +
1041 CSTORM_STATUS_BLOCK_DATA_OFFSET(fp->fw_sb_id) +
1042 j * sizeof(u32));
1043
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001044 if (!CHIP_IS_E1x(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001045 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001046 sb_data_e2.common.p_func.pf_id,
1047 sb_data_e2.common.p_func.vf_id,
1048 sb_data_e2.common.p_func.vf_valid,
1049 sb_data_e2.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001050 sb_data_e2.common.same_igu_sb_1b,
1051 sb_data_e2.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001052 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00001053 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001054 sb_data_e1x.common.p_func.pf_id,
1055 sb_data_e1x.common.p_func.vf_id,
1056 sb_data_e1x.common.p_func.vf_valid,
1057 sb_data_e1x.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001058 sb_data_e1x.common.same_igu_sb_1b,
1059 sb_data_e1x.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001060 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001061
1062 /* SB_SMs data */
1063 for (j = 0; j < HC_SB_MAX_SM; j++) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001064 pr_cont("SM[%d] __flags (0x%x) igu_sb_id (0x%x) igu_seg_id(0x%x) time_to_expire (0x%x) timer_value(0x%x)\n",
1065 j, hc_sm_p[j].__flags,
1066 hc_sm_p[j].igu_sb_id,
1067 hc_sm_p[j].igu_seg_id,
1068 hc_sm_p[j].time_to_expire,
1069 hc_sm_p[j].timer_value);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001070 }
1071
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001072 /* Indices data */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001073 for (j = 0; j < loop; j++) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001074 pr_cont("INDEX[%d] flags (0x%x) timeout (0x%x)\n", j,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001075 hc_index_p[j].flags,
1076 hc_index_p[j].timeout);
1077 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001078 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001079
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001080#ifdef BNX2X_STOP_ON_ERROR
Yuval Mintz0155a272014-02-12 18:19:55 +02001081 if (IS_PF(bp)) {
1082 /* event queue */
1083 BNX2X_ERR("eq cons %x prod %x\n", bp->eq_cons, bp->eq_prod);
1084 for (i = 0; i < NUM_EQ_DESC; i++) {
1085 u32 *data = (u32 *)&bp->eq_ring[i].message.data;
Yuval Mintz04c46732013-01-23 03:21:46 +00001086
Yuval Mintz0155a272014-02-12 18:19:55 +02001087 BNX2X_ERR("event queue [%d]: header: opcode %d, error %d\n",
1088 i, bp->eq_ring[i].message.opcode,
1089 bp->eq_ring[i].message.error);
1090 BNX2X_ERR("data: %x %x %x\n",
1091 data[0], data[1], data[2]);
1092 }
Yuval Mintz04c46732013-01-23 03:21:46 +00001093 }
1094
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001095 /* Rings */
1096 /* Rx */
Merav Sicron55c11942012-11-07 00:45:48 +00001097 for_each_valid_rx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001098 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001099
Yuval Mintze2611992014-08-17 16:47:47 +03001100 if (!bp->fp)
1101 break;
1102
1103 if (!fp->rx_cons_sb)
1104 continue;
1105
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001106 start = RX_BD(le16_to_cpu(*fp->rx_cons_sb) - 10);
1107 end = RX_BD(le16_to_cpu(*fp->rx_cons_sb) + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001108 for (j = start; j != end; j = RX_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001109 u32 *rx_bd = (u32 *)&fp->rx_desc_ring[j];
1110 struct sw_rx_bd *sw_bd = &fp->rx_buf_ring[j];
1111
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00001112 BNX2X_ERR("fp%d: rx_bd[%x]=[%x:%x] sw_bd=[%p]\n",
Yuval Mintz44151ac2012-01-23 07:31:56 +00001113 i, j, rx_bd[1], rx_bd[0], sw_bd->data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001114 }
1115
Eilon Greenstein3196a882008-08-13 15:58:49 -07001116 start = RX_SGE(fp->rx_sge_prod);
1117 end = RX_SGE(fp->last_max_sge);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001118 for (j = start; j != end; j = RX_SGE(j + 1)) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001119 u32 *rx_sge = (u32 *)&fp->rx_sge_ring[j];
1120 struct sw_rx_page *sw_page = &fp->rx_page_ring[j];
1121
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00001122 BNX2X_ERR("fp%d: rx_sge[%x]=[%x:%x] sw_page=[%p]\n",
1123 i, j, rx_sge[1], rx_sge[0], sw_page->page);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001124 }
1125
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001126 start = RCQ_BD(fp->rx_comp_cons - 10);
1127 end = RCQ_BD(fp->rx_comp_cons + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001128 for (j = start; j != end; j = RCQ_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001129 u32 *cqe = (u32 *)&fp->rx_comp_ring[j];
1130
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00001131 BNX2X_ERR("fp%d: cqe[%x]=[%x:%x:%x:%x]\n",
1132 i, j, cqe[0], cqe[1], cqe[2], cqe[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001133 }
1134 }
1135
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001136 /* Tx */
Merav Sicron55c11942012-11-07 00:45:48 +00001137 for_each_valid_tx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001138 struct bnx2x_fastpath *fp = &bp->fp[i];
Yuval Mintze2611992014-08-17 16:47:47 +03001139
1140 if (!bp->fp)
1141 break;
1142
Ariel Elior6383c0b2011-07-14 08:31:57 +00001143 for_each_cos_in_tx_queue(fp, cos) {
Merav Sicron65565882012-06-19 07:48:26 +00001144 struct bnx2x_fp_txdata *txdata = fp->txdata_ptr[cos];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001145
Yuval Mintz1fc3de92014-08-26 10:24:41 +03001146 if (!fp->txdata_ptr[cos])
Yuval Mintze2611992014-08-17 16:47:47 +03001147 break;
1148
Yuval Mintzea36475a2014-08-25 17:48:30 +03001149 if (!txdata->tx_cons_sb)
Yuval Mintze2611992014-08-17 16:47:47 +03001150 continue;
1151
Ariel Elior6383c0b2011-07-14 08:31:57 +00001152 start = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) - 10);
1153 end = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) + 245);
1154 for (j = start; j != end; j = TX_BD(j + 1)) {
1155 struct sw_tx_bd *sw_bd =
1156 &txdata->tx_buf_ring[j];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001157
Merav Sicron51c1a582012-03-18 10:33:38 +00001158 BNX2X_ERR("fp%d: txdata %d, packet[%x]=[%p,%x]\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00001159 i, cos, j, sw_bd->skb,
1160 sw_bd->first_bd);
1161 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001162
Ariel Elior6383c0b2011-07-14 08:31:57 +00001163 start = TX_BD(txdata->tx_bd_cons - 10);
1164 end = TX_BD(txdata->tx_bd_cons + 254);
1165 for (j = start; j != end; j = TX_BD(j + 1)) {
1166 u32 *tx_bd = (u32 *)&txdata->tx_desc_ring[j];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001167
Merav Sicron51c1a582012-03-18 10:33:38 +00001168 BNX2X_ERR("fp%d: txdata %d, tx_bd[%x]=[%x:%x:%x:%x]\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00001169 i, cos, j, tx_bd[0], tx_bd[1],
1170 tx_bd[2], tx_bd[3]);
1171 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001172 }
1173 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001174#endif
Yuval Mintz0155a272014-02-12 18:19:55 +02001175 if (IS_PF(bp)) {
1176 bnx2x_fw_dump(bp);
1177 bnx2x_mc_assert(bp);
1178 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001179 BNX2X_ERR("end crash dump -----------------\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001180}
1181
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001182/*
1183 * FLR Support for E2
1184 *
1185 * bnx2x_pf_flr_clnup() is called during nic_load in the per function HW
1186 * initialization.
1187 */
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001188#define FLR_WAIT_USEC 10000 /* 10 milliseconds */
Ariel Elior89db4ad2012-01-26 06:01:48 +00001189#define FLR_WAIT_INTERVAL 50 /* usec */
1190#define FLR_POLL_CNT (FLR_WAIT_USEC/FLR_WAIT_INTERVAL) /* 200 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001191
1192struct pbf_pN_buf_regs {
1193 int pN;
1194 u32 init_crd;
1195 u32 crd;
1196 u32 crd_freed;
1197};
1198
1199struct pbf_pN_cmd_regs {
1200 int pN;
1201 u32 lines_occup;
1202 u32 lines_freed;
1203};
1204
1205static void bnx2x_pbf_pN_buf_flushed(struct bnx2x *bp,
1206 struct pbf_pN_buf_regs *regs,
1207 u32 poll_count)
1208{
1209 u32 init_crd, crd, crd_start, crd_freed, crd_freed_start;
1210 u32 cur_cnt = poll_count;
1211
1212 crd_freed = crd_freed_start = REG_RD(bp, regs->crd_freed);
1213 crd = crd_start = REG_RD(bp, regs->crd);
1214 init_crd = REG_RD(bp, regs->init_crd);
1215
1216 DP(BNX2X_MSG_SP, "INIT CREDIT[%d] : %x\n", regs->pN, init_crd);
1217 DP(BNX2X_MSG_SP, "CREDIT[%d] : s:%x\n", regs->pN, crd);
1218 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: s:%x\n", regs->pN, crd_freed);
1219
1220 while ((crd != init_crd) && ((u32)SUB_S32(crd_freed, crd_freed_start) <
1221 (init_crd - crd_start))) {
1222 if (cur_cnt--) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001223 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001224 crd = REG_RD(bp, regs->crd);
1225 crd_freed = REG_RD(bp, regs->crd_freed);
1226 } else {
1227 DP(BNX2X_MSG_SP, "PBF tx buffer[%d] timed out\n",
1228 regs->pN);
1229 DP(BNX2X_MSG_SP, "CREDIT[%d] : c:%x\n",
1230 regs->pN, crd);
1231 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: c:%x\n",
1232 regs->pN, crd_freed);
1233 break;
1234 }
1235 }
1236 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF tx buffer[%d]\n",
Ariel Elior89db4ad2012-01-26 06:01:48 +00001237 poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001238}
1239
1240static void bnx2x_pbf_pN_cmd_flushed(struct bnx2x *bp,
1241 struct pbf_pN_cmd_regs *regs,
1242 u32 poll_count)
1243{
1244 u32 occup, to_free, freed, freed_start;
1245 u32 cur_cnt = poll_count;
1246
1247 occup = to_free = REG_RD(bp, regs->lines_occup);
1248 freed = freed_start = REG_RD(bp, regs->lines_freed);
1249
1250 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n", regs->pN, occup);
1251 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n", regs->pN, freed);
1252
1253 while (occup && ((u32)SUB_S32(freed, freed_start) < to_free)) {
1254 if (cur_cnt--) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001255 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001256 occup = REG_RD(bp, regs->lines_occup);
1257 freed = REG_RD(bp, regs->lines_freed);
1258 } else {
1259 DP(BNX2X_MSG_SP, "PBF cmd queue[%d] timed out\n",
1260 regs->pN);
1261 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n",
1262 regs->pN, occup);
1263 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n",
1264 regs->pN, freed);
1265 break;
1266 }
1267 }
1268 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF cmd queue[%d]\n",
Ariel Elior89db4ad2012-01-26 06:01:48 +00001269 poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001270}
1271
Eric Dumazet1191cb82012-04-27 21:39:21 +00001272static u32 bnx2x_flr_clnup_reg_poll(struct bnx2x *bp, u32 reg,
1273 u32 expected, u32 poll_count)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001274{
1275 u32 cur_cnt = poll_count;
1276 u32 val;
1277
1278 while ((val = REG_RD(bp, reg)) != expected && cur_cnt--)
Ariel Elior89db4ad2012-01-26 06:01:48 +00001279 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001280
1281 return val;
1282}
1283
Ariel Eliord16132c2013-01-01 05:22:42 +00001284int bnx2x_flr_clnup_poll_hw_counter(struct bnx2x *bp, u32 reg,
1285 char *msg, u32 poll_cnt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001286{
1287 u32 val = bnx2x_flr_clnup_reg_poll(bp, reg, 0, poll_cnt);
1288 if (val != 0) {
1289 BNX2X_ERR("%s usage count=%d\n", msg, val);
1290 return 1;
1291 }
1292 return 0;
1293}
1294
Ariel Eliord16132c2013-01-01 05:22:42 +00001295/* Common routines with VF FLR cleanup */
1296u32 bnx2x_flr_clnup_poll_count(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001297{
1298 /* adjust polling timeout */
1299 if (CHIP_REV_IS_EMUL(bp))
1300 return FLR_POLL_CNT * 2000;
1301
1302 if (CHIP_REV_IS_FPGA(bp))
1303 return FLR_POLL_CNT * 120;
1304
1305 return FLR_POLL_CNT;
1306}
1307
Ariel Eliord16132c2013-01-01 05:22:42 +00001308void bnx2x_tx_hw_flushed(struct bnx2x *bp, u32 poll_count)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001309{
1310 struct pbf_pN_cmd_regs cmd_regs[] = {
1311 {0, (CHIP_IS_E3B0(bp)) ?
1312 PBF_REG_TQ_OCCUPANCY_Q0 :
1313 PBF_REG_P0_TQ_OCCUPANCY,
1314 (CHIP_IS_E3B0(bp)) ?
1315 PBF_REG_TQ_LINES_FREED_CNT_Q0 :
1316 PBF_REG_P0_TQ_LINES_FREED_CNT},
1317 {1, (CHIP_IS_E3B0(bp)) ?
1318 PBF_REG_TQ_OCCUPANCY_Q1 :
1319 PBF_REG_P1_TQ_OCCUPANCY,
1320 (CHIP_IS_E3B0(bp)) ?
1321 PBF_REG_TQ_LINES_FREED_CNT_Q1 :
1322 PBF_REG_P1_TQ_LINES_FREED_CNT},
1323 {4, (CHIP_IS_E3B0(bp)) ?
1324 PBF_REG_TQ_OCCUPANCY_LB_Q :
1325 PBF_REG_P4_TQ_OCCUPANCY,
1326 (CHIP_IS_E3B0(bp)) ?
1327 PBF_REG_TQ_LINES_FREED_CNT_LB_Q :
1328 PBF_REG_P4_TQ_LINES_FREED_CNT}
1329 };
1330
1331 struct pbf_pN_buf_regs buf_regs[] = {
1332 {0, (CHIP_IS_E3B0(bp)) ?
1333 PBF_REG_INIT_CRD_Q0 :
1334 PBF_REG_P0_INIT_CRD ,
1335 (CHIP_IS_E3B0(bp)) ?
1336 PBF_REG_CREDIT_Q0 :
1337 PBF_REG_P0_CREDIT,
1338 (CHIP_IS_E3B0(bp)) ?
1339 PBF_REG_INTERNAL_CRD_FREED_CNT_Q0 :
1340 PBF_REG_P0_INTERNAL_CRD_FREED_CNT},
1341 {1, (CHIP_IS_E3B0(bp)) ?
1342 PBF_REG_INIT_CRD_Q1 :
1343 PBF_REG_P1_INIT_CRD,
1344 (CHIP_IS_E3B0(bp)) ?
1345 PBF_REG_CREDIT_Q1 :
1346 PBF_REG_P1_CREDIT,
1347 (CHIP_IS_E3B0(bp)) ?
1348 PBF_REG_INTERNAL_CRD_FREED_CNT_Q1 :
1349 PBF_REG_P1_INTERNAL_CRD_FREED_CNT},
1350 {4, (CHIP_IS_E3B0(bp)) ?
1351 PBF_REG_INIT_CRD_LB_Q :
1352 PBF_REG_P4_INIT_CRD,
1353 (CHIP_IS_E3B0(bp)) ?
1354 PBF_REG_CREDIT_LB_Q :
1355 PBF_REG_P4_CREDIT,
1356 (CHIP_IS_E3B0(bp)) ?
1357 PBF_REG_INTERNAL_CRD_FREED_CNT_LB_Q :
1358 PBF_REG_P4_INTERNAL_CRD_FREED_CNT},
1359 };
1360
1361 int i;
1362
1363 /* Verify the command queues are flushed P0, P1, P4 */
1364 for (i = 0; i < ARRAY_SIZE(cmd_regs); i++)
1365 bnx2x_pbf_pN_cmd_flushed(bp, &cmd_regs[i], poll_count);
1366
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001367 /* Verify the transmission buffers are flushed P0, P1, P4 */
1368 for (i = 0; i < ARRAY_SIZE(buf_regs); i++)
1369 bnx2x_pbf_pN_buf_flushed(bp, &buf_regs[i], poll_count);
1370}
1371
1372#define OP_GEN_PARAM(param) \
1373 (((param) << SDM_OP_GEN_COMP_PARAM_SHIFT) & SDM_OP_GEN_COMP_PARAM)
1374
1375#define OP_GEN_TYPE(type) \
1376 (((type) << SDM_OP_GEN_COMP_TYPE_SHIFT) & SDM_OP_GEN_COMP_TYPE)
1377
1378#define OP_GEN_AGG_VECT(index) \
1379 (((index) << SDM_OP_GEN_AGG_VECT_IDX_SHIFT) & SDM_OP_GEN_AGG_VECT_IDX)
1380
Ariel Eliord16132c2013-01-01 05:22:42 +00001381int bnx2x_send_final_clnup(struct bnx2x *bp, u8 clnup_func, u32 poll_cnt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001382{
Yuval Mintz86564c32013-01-23 03:21:50 +00001383 u32 op_gen_command = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001384 u32 comp_addr = BAR_CSTRORM_INTMEM +
1385 CSTORM_FINAL_CLEANUP_COMPLETE_OFFSET(clnup_func);
1386 int ret = 0;
1387
1388 if (REG_RD(bp, comp_addr)) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001389 BNX2X_ERR("Cleanup complete was not 0 before sending\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001390 return 1;
1391 }
1392
Yuval Mintz86564c32013-01-23 03:21:50 +00001393 op_gen_command |= OP_GEN_PARAM(XSTORM_AGG_INT_FINAL_CLEANUP_INDEX);
1394 op_gen_command |= OP_GEN_TYPE(XSTORM_AGG_INT_FINAL_CLEANUP_COMP_TYPE);
1395 op_gen_command |= OP_GEN_AGG_VECT(clnup_func);
1396 op_gen_command |= 1 << SDM_OP_GEN_AGG_VECT_IDX_VALID_SHIFT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001397
Ariel Elior89db4ad2012-01-26 06:01:48 +00001398 DP(BNX2X_MSG_SP, "sending FW Final cleanup\n");
Yuval Mintz86564c32013-01-23 03:21:50 +00001399 REG_WR(bp, XSDM_REG_OPERATION_GEN, op_gen_command);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001400
1401 if (bnx2x_flr_clnup_reg_poll(bp, comp_addr, 1, poll_cnt) != 1) {
1402 BNX2X_ERR("FW final cleanup did not succeed\n");
Merav Sicron51c1a582012-03-18 10:33:38 +00001403 DP(BNX2X_MSG_SP, "At timeout completion address contained %x\n",
1404 (REG_RD(bp, comp_addr)));
Ariel Eliord16132c2013-01-01 05:22:42 +00001405 bnx2x_panic();
1406 return 1;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001407 }
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001408 /* Zero completion for next FLR */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001409 REG_WR(bp, comp_addr, 0);
1410
1411 return ret;
1412}
1413
Ariel Eliorb56e9672013-01-01 05:22:32 +00001414u8 bnx2x_is_pcie_pending(struct pci_dev *dev)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001415{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001416 u16 status;
1417
Jiang Liu2a80eeb2012-08-20 13:26:51 -06001418 pcie_capability_read_word(dev, PCI_EXP_DEVSTA, &status);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001419 return status & PCI_EXP_DEVSTA_TRPND;
1420}
1421
1422/* PF FLR specific routines
1423*/
1424static int bnx2x_poll_hw_usage_counters(struct bnx2x *bp, u32 poll_cnt)
1425{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001426 /* wait for CFC PF usage-counter to zero (includes all the VFs) */
1427 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1428 CFC_REG_NUM_LCIDS_INSIDE_PF,
1429 "CFC PF usage counter timed out",
1430 poll_cnt))
1431 return 1;
1432
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001433 /* Wait for DQ PF usage-counter to zero (until DQ cleanup) */
1434 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1435 DORQ_REG_PF_USAGE_CNT,
1436 "DQ PF usage counter timed out",
1437 poll_cnt))
1438 return 1;
1439
1440 /* Wait for QM PF usage-counter to zero (until DQ cleanup) */
1441 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1442 QM_REG_PF_USG_CNT_0 + 4*BP_FUNC(bp),
1443 "QM PF usage counter timed out",
1444 poll_cnt))
1445 return 1;
1446
1447 /* Wait for Timer PF usage-counters to zero (until DQ cleanup) */
1448 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1449 TM_REG_LIN0_VNIC_UC + 4*BP_PORT(bp),
1450 "Timers VNIC usage counter timed out",
1451 poll_cnt))
1452 return 1;
1453 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1454 TM_REG_LIN0_NUM_SCANS + 4*BP_PORT(bp),
1455 "Timers NUM_SCANS usage counter timed out",
1456 poll_cnt))
1457 return 1;
1458
1459 /* Wait DMAE PF usage counter to zero */
1460 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1461 dmae_reg_go_c[INIT_DMAE_C(bp)],
Yuval Mintz6bf07b82013-06-02 00:06:20 +00001462 "DMAE command register timed out",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001463 poll_cnt))
1464 return 1;
1465
1466 return 0;
1467}
1468
1469static void bnx2x_hw_enable_status(struct bnx2x *bp)
1470{
1471 u32 val;
1472
1473 val = REG_RD(bp, CFC_REG_WEAK_ENABLE_PF);
1474 DP(BNX2X_MSG_SP, "CFC_REG_WEAK_ENABLE_PF is 0x%x\n", val);
1475
1476 val = REG_RD(bp, PBF_REG_DISABLE_PF);
1477 DP(BNX2X_MSG_SP, "PBF_REG_DISABLE_PF is 0x%x\n", val);
1478
1479 val = REG_RD(bp, IGU_REG_PCI_PF_MSI_EN);
1480 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSI_EN is 0x%x\n", val);
1481
1482 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_EN);
1483 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_EN is 0x%x\n", val);
1484
1485 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_FUNC_MASK);
1486 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_FUNC_MASK is 0x%x\n", val);
1487
1488 val = REG_RD(bp, PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR);
1489 DP(BNX2X_MSG_SP, "PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR is 0x%x\n", val);
1490
1491 val = REG_RD(bp, PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR);
1492 DP(BNX2X_MSG_SP, "PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR is 0x%x\n", val);
1493
1494 val = REG_RD(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER);
1495 DP(BNX2X_MSG_SP, "PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER is 0x%x\n",
1496 val);
1497}
1498
1499static int bnx2x_pf_flr_clnup(struct bnx2x *bp)
1500{
1501 u32 poll_cnt = bnx2x_flr_clnup_poll_count(bp);
1502
1503 DP(BNX2X_MSG_SP, "Cleanup after FLR PF[%d]\n", BP_ABS_FUNC(bp));
1504
1505 /* Re-enable PF target read access */
1506 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
1507
1508 /* Poll HW usage counters */
Ariel Elior89db4ad2012-01-26 06:01:48 +00001509 DP(BNX2X_MSG_SP, "Polling usage counters\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001510 if (bnx2x_poll_hw_usage_counters(bp, poll_cnt))
1511 return -EBUSY;
1512
1513 /* Zero the igu 'trailing edge' and 'leading edge' */
1514
1515 /* Send the FW cleanup command */
1516 if (bnx2x_send_final_clnup(bp, (u8)BP_FUNC(bp), poll_cnt))
1517 return -EBUSY;
1518
1519 /* ATC cleanup */
1520
1521 /* Verify TX hw is flushed */
1522 bnx2x_tx_hw_flushed(bp, poll_cnt);
1523
1524 /* Wait 100ms (not adjusted according to platform) */
1525 msleep(100);
1526
1527 /* Verify no pending pci transactions */
1528 if (bnx2x_is_pcie_pending(bp->pdev))
1529 BNX2X_ERR("PCIE Transactions still pending\n");
1530
1531 /* Debug */
1532 bnx2x_hw_enable_status(bp);
1533
1534 /*
1535 * Master enable - Due to WB DMAE writes performed before this
1536 * register is re-initialized as part of the regular function init
1537 */
1538 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
1539
1540 return 0;
1541}
1542
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001543static void bnx2x_hc_int_enable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001544{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001545 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001546 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
1547 u32 val = REG_RD(bp, addr);
Dmitry Kravkov69c326b2012-05-02 01:16:33 +00001548 bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
1549 bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
1550 bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001551
1552 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001553 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1554 HC_CONFIG_0_REG_INT_LINE_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001555 val |= (HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1556 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Dmitry Kravkov69c326b2012-05-02 01:16:33 +00001557 if (single_msix)
1558 val |= HC_CONFIG_0_REG_SINGLE_ISR_EN_0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001559 } else if (msi) {
1560 val &= ~HC_CONFIG_0_REG_INT_LINE_EN_0;
1561 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1562 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1563 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001564 } else {
1565 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001566 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001567 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1568 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001569
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001570 if (!CHIP_IS_E1(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001571 DP(NETIF_MSG_IFUP,
1572 "write %x to HC %d (addr 0x%x)\n", val, port, addr);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001573
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001574 REG_WR(bp, addr, val);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001575
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001576 val &= ~HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0;
1577 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001578 }
1579
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001580 if (CHIP_IS_E1(bp))
1581 REG_WR(bp, HC_REG_INT_MASK + port*4, 0x1FFFF);
1582
Merav Sicron51c1a582012-03-18 10:33:38 +00001583 DP(NETIF_MSG_IFUP,
1584 "write %x to HC %d (addr 0x%x) mode %s\n", val, port, addr,
1585 (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001586
1587 REG_WR(bp, addr, val);
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001588 /*
1589 * Ensure that HC_CONFIG is written before leading/trailing edge config
1590 */
1591 mmiowb();
1592 barrier();
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001593
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001594 if (!CHIP_IS_E1(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001595 /* init leading/trailing edge */
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00001596 if (IS_MF(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04001597 val = (0xee0f | (1 << (BP_VN(bp) + 4)));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001598 if (bp->port.pmf)
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001599 /* enable nig and gpio3 attention */
1600 val |= 0x1100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001601 } else
1602 val = 0xffff;
1603
1604 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
1605 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
1606 }
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001607
1608 /* Make sure that interrupts are indeed enabled from here on */
1609 mmiowb();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001610}
1611
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001612static void bnx2x_igu_int_enable(struct bnx2x *bp)
1613{
1614 u32 val;
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00001615 bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
1616 bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
1617 bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001618
1619 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
1620
1621 if (msix) {
1622 val &= ~(IGU_PF_CONF_INT_LINE_EN |
1623 IGU_PF_CONF_SINGLE_ISR_EN);
Yuval Mintzebe61d82013-01-14 05:11:48 +00001624 val |= (IGU_PF_CONF_MSI_MSIX_EN |
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001625 IGU_PF_CONF_ATTN_BIT_EN);
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00001626
1627 if (single_msix)
1628 val |= IGU_PF_CONF_SINGLE_ISR_EN;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001629 } else if (msi) {
1630 val &= ~IGU_PF_CONF_INT_LINE_EN;
Yuval Mintzebe61d82013-01-14 05:11:48 +00001631 val |= (IGU_PF_CONF_MSI_MSIX_EN |
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001632 IGU_PF_CONF_ATTN_BIT_EN |
1633 IGU_PF_CONF_SINGLE_ISR_EN);
1634 } else {
1635 val &= ~IGU_PF_CONF_MSI_MSIX_EN;
Yuval Mintzebe61d82013-01-14 05:11:48 +00001636 val |= (IGU_PF_CONF_INT_LINE_EN |
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001637 IGU_PF_CONF_ATTN_BIT_EN |
1638 IGU_PF_CONF_SINGLE_ISR_EN);
1639 }
1640
Yuval Mintzebe61d82013-01-14 05:11:48 +00001641 /* Clean previous status - need to configure igu prior to ack*/
1642 if ((!msix) || single_msix) {
1643 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1644 bnx2x_ack_int(bp);
1645 }
1646
1647 val |= IGU_PF_CONF_FUNC_EN;
1648
Merav Sicron51c1a582012-03-18 10:33:38 +00001649 DP(NETIF_MSG_IFUP, "write 0x%x to IGU mode %s\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001650 val, (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
1651
1652 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1653
Yuval Mintz79a85572012-04-03 18:41:25 +00001654 if (val & IGU_PF_CONF_INT_LINE_EN)
1655 pci_intx(bp->pdev, true);
1656
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001657 barrier();
1658
1659 /* init leading/trailing edge */
1660 if (IS_MF(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04001661 val = (0xee0f | (1 << (BP_VN(bp) + 4)));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001662 if (bp->port.pmf)
1663 /* enable nig and gpio3 attention */
1664 val |= 0x1100;
1665 } else
1666 val = 0xffff;
1667
1668 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
1669 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
1670
1671 /* Make sure that interrupts are indeed enabled from here on */
1672 mmiowb();
1673}
1674
1675void bnx2x_int_enable(struct bnx2x *bp)
1676{
1677 if (bp->common.int_block == INT_BLOCK_HC)
1678 bnx2x_hc_int_enable(bp);
1679 else
1680 bnx2x_igu_int_enable(bp);
1681}
1682
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001683void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001684{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001685 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001686 int i, offset;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001687
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07001688 if (disable_hw)
1689 /* prevent the HW from sending interrupts */
1690 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001691
1692 /* make sure all ISRs are done */
1693 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001694 synchronize_irq(bp->msix_table[0].vector);
1695 offset = 1;
Merav Sicron55c11942012-11-07 00:45:48 +00001696 if (CNIC_SUPPORT(bp))
1697 offset++;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001698 for_each_eth_queue(bp, i)
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00001699 synchronize_irq(bp->msix_table[offset++].vector);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001700 } else
1701 synchronize_irq(bp->pdev->irq);
1702
1703 /* make sure sp_task is not running */
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001704 cancel_delayed_work(&bp->sp_task);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00001705 cancel_delayed_work(&bp->period_task);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001706 flush_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001707}
1708
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001709/* fast path */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001710
1711/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001712 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001713 */
1714
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001715/* Return true if succeeded to acquire the lock */
1716static bool bnx2x_trylock_hw_lock(struct bnx2x *bp, u32 resource)
1717{
1718 u32 lock_status;
1719 u32 resource_bit = (1 << resource);
1720 int func = BP_FUNC(bp);
1721 u32 hw_lock_control_reg;
1722
Merav Sicron51c1a582012-03-18 10:33:38 +00001723 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
1724 "Trying to take a lock on resource %d\n", resource);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001725
1726 /* Validating that the resource is within range */
1727 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001728 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001729 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1730 resource, HW_LOCK_MAX_RESOURCE_VALUE);
Eric Dumazet0fdf4d02010-08-26 22:03:53 -07001731 return false;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001732 }
1733
1734 if (func <= 5)
1735 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1736 else
1737 hw_lock_control_reg =
1738 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1739
1740 /* Try to acquire the lock */
1741 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1742 lock_status = REG_RD(bp, hw_lock_control_reg);
1743 if (lock_status & resource_bit)
1744 return true;
1745
Merav Sicron51c1a582012-03-18 10:33:38 +00001746 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
1747 "Failed to get a lock on resource %d\n", resource);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001748 return false;
1749}
1750
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001751/**
1752 * bnx2x_get_leader_lock_resource - get the recovery leader resource id
1753 *
1754 * @bp: driver handle
1755 *
1756 * Returns the recovery leader resource id according to the engine this function
1757 * belongs to. Currently only only 2 engines is supported.
1758 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00001759static int bnx2x_get_leader_lock_resource(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001760{
1761 if (BP_PATH(bp))
1762 return HW_LOCK_RESOURCE_RECOVERY_LEADER_1;
1763 else
1764 return HW_LOCK_RESOURCE_RECOVERY_LEADER_0;
1765}
1766
1767/**
Yuval Mintz2de67432013-01-23 03:21:43 +00001768 * bnx2x_trylock_leader_lock- try to acquire a leader lock.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001769 *
1770 * @bp: driver handle
1771 *
Yuval Mintz2de67432013-01-23 03:21:43 +00001772 * Tries to acquire a leader lock for current engine.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001773 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00001774static bool bnx2x_trylock_leader_lock(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001775{
1776 return bnx2x_trylock_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
1777}
1778
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001779static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err);
Merav Sicron55c11942012-11-07 00:45:48 +00001780
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001781/* schedule the sp task and mark that interrupt occurred (runs from ISR) */
1782static int bnx2x_schedule_sp_task(struct bnx2x *bp)
1783{
1784 /* Set the interrupt occurred bit for the sp-task to recognize it
1785 * must ack the interrupt and transition according to the IGU
1786 * state machine.
1787 */
1788 atomic_set(&bp->interrupt_occurred, 1);
1789
1790 /* The sp_task must execute only after this bit
1791 * is set, otherwise we will get out of sync and miss all
1792 * further interrupts. Hence, the barrier.
1793 */
1794 smp_wmb();
1795
1796 /* schedule sp_task to workqueue */
1797 return queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
1798}
Eilon Greenstein3196a882008-08-13 15:58:49 -07001799
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001800void bnx2x_sp_event(struct bnx2x_fastpath *fp, union eth_rx_cqe *rr_cqe)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001801{
1802 struct bnx2x *bp = fp->bp;
1803 int cid = SW_CID(rr_cqe->ramrod_cqe.conn_and_cmd_data);
1804 int command = CQE_CMD(rr_cqe->ramrod_cqe.conn_and_cmd_data);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001805 enum bnx2x_queue_cmd drv_cmd = BNX2X_Q_CMD_MAX;
Barak Witkowski15192a82012-06-19 07:48:28 +00001806 struct bnx2x_queue_sp_obj *q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001807
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001808 DP(BNX2X_MSG_SP,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001809 "fp %d cid %d got ramrod #%d state is %x type is %d\n",
Eilon Greenstein0626b892009-02-12 08:38:14 +00001810 fp->index, cid, command, bp->state,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001811 rr_cqe->ramrod_cqe.ramrod_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001812
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001813 /* If cid is within VF range, replace the slowpath object with the
1814 * one corresponding to this VF
1815 */
1816 if (cid >= BNX2X_FIRST_VF_CID &&
1817 cid < BNX2X_FIRST_VF_CID + BNX2X_VF_CIDS)
1818 bnx2x_iov_set_queue_sp_obj(bp, cid, &q_obj);
1819
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001820 switch (command) {
1821 case (RAMROD_CMD_ID_ETH_CLIENT_UPDATE):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001822 DP(BNX2X_MSG_SP, "got UPDATE ramrod. CID %d\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001823 drv_cmd = BNX2X_Q_CMD_UPDATE;
1824 break;
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001825
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001826 case (RAMROD_CMD_ID_ETH_CLIENT_SETUP):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001827 DP(BNX2X_MSG_SP, "got MULTI[%d] setup ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001828 drv_cmd = BNX2X_Q_CMD_SETUP;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001829 break;
1830
Ariel Elior6383c0b2011-07-14 08:31:57 +00001831 case (RAMROD_CMD_ID_ETH_TX_QUEUE_SETUP):
Merav Sicron51c1a582012-03-18 10:33:38 +00001832 DP(BNX2X_MSG_SP, "got MULTI[%d] tx-only setup ramrod\n", cid);
Ariel Elior6383c0b2011-07-14 08:31:57 +00001833 drv_cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
1834 break;
1835
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001836 case (RAMROD_CMD_ID_ETH_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001837 DP(BNX2X_MSG_SP, "got MULTI[%d] halt ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001838 drv_cmd = BNX2X_Q_CMD_HALT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001839 break;
1840
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001841 case (RAMROD_CMD_ID_ETH_TERMINATE):
Yuval Mintz6bf07b82013-06-02 00:06:20 +00001842 DP(BNX2X_MSG_SP, "got MULTI[%d] terminate ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001843 drv_cmd = BNX2X_Q_CMD_TERMINATE;
1844 break;
1845
1846 case (RAMROD_CMD_ID_ETH_EMPTY):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001847 DP(BNX2X_MSG_SP, "got MULTI[%d] empty ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001848 drv_cmd = BNX2X_Q_CMD_EMPTY;
Eliezer Tamir49d66772008-02-28 11:53:13 -08001849 break;
1850
Michal Kalderon14a94eb2014-02-12 18:19:53 +02001851 case (RAMROD_CMD_ID_ETH_TPA_UPDATE):
1852 DP(BNX2X_MSG_SP, "got tpa update ramrod CID=%d\n", cid);
1853 drv_cmd = BNX2X_Q_CMD_UPDATE_TPA;
1854 break;
1855
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001856 default:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001857 BNX2X_ERR("unexpected MC reply (%d) on fp[%d]\n",
1858 command, fp->index);
1859 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001860 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001861
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001862 if ((drv_cmd != BNX2X_Q_CMD_MAX) &&
1863 q_obj->complete_cmd(bp, q_obj, drv_cmd))
1864 /* q_obj->complete_cmd() failure means that this was
1865 * an unexpected completion.
1866 *
1867 * In this case we don't want to increase the bp->spq_left
1868 * because apparently we haven't sent this command the first
1869 * place.
1870 */
1871#ifdef BNX2X_STOP_ON_ERROR
1872 bnx2x_panic();
1873#else
1874 return;
1875#endif
1876
Peter Zijlstra4e857c52014-03-17 18:06:10 +01001877 smp_mb__before_atomic();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08001878 atomic_inc(&bp->cq_spq_left);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001879 /* push the change in bp->spq_left and towards the memory */
Peter Zijlstra4e857c52014-03-17 18:06:10 +01001880 smp_mb__after_atomic();
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001881
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001882 DP(BNX2X_MSG_SP, "bp->cq_spq_left %x\n", atomic_read(&bp->cq_spq_left));
1883
Barak Witkowskia3348722012-04-23 03:04:46 +00001884 if ((drv_cmd == BNX2X_Q_CMD_UPDATE) && (IS_FCOE_FP(fp)) &&
1885 (!!test_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state))) {
1886 /* if Q update ramrod is completed for last Q in AFEX vif set
1887 * flow, then ACK MCP at the end
1888 *
1889 * mark pending ACK to MCP bit.
1890 * prevent case that both bits are cleared.
1891 * At the end of load/unload driver checks that
Yuval Mintz2de67432013-01-23 03:21:43 +00001892 * sp_state is cleared, and this order prevents
Barak Witkowskia3348722012-04-23 03:04:46 +00001893 * races
1894 */
Peter Zijlstra4e857c52014-03-17 18:06:10 +01001895 smp_mb__before_atomic();
Barak Witkowskia3348722012-04-23 03:04:46 +00001896 set_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK, &bp->sp_state);
1897 wmb();
1898 clear_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
Peter Zijlstra4e857c52014-03-17 18:06:10 +01001899 smp_mb__after_atomic();
Barak Witkowskia3348722012-04-23 03:04:46 +00001900
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001901 /* schedule the sp task as mcp ack is required */
1902 bnx2x_schedule_sp_task(bp);
Barak Witkowskia3348722012-04-23 03:04:46 +00001903 }
1904
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001905 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001906}
1907
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001908irqreturn_t bnx2x_interrupt(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001909{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001910 struct bnx2x *bp = netdev_priv(dev_instance);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001911 u16 status = bnx2x_ack_int(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001912 u16 mask;
Eilon Greensteinca003922009-08-12 22:53:28 -07001913 int i;
Ariel Elior6383c0b2011-07-14 08:31:57 +00001914 u8 cos;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001915
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001916 /* Return here if interrupt is shared and it's not for us */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001917 if (unlikely(status == 0)) {
1918 DP(NETIF_MSG_INTR, "not our interrupt!\n");
1919 return IRQ_NONE;
1920 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00001921 DP(NETIF_MSG_INTR, "got an interrupt status 0x%x\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001922
Eilon Greenstein3196a882008-08-13 15:58:49 -07001923#ifdef BNX2X_STOP_ON_ERROR
1924 if (unlikely(bp->panic))
1925 return IRQ_HANDLED;
1926#endif
1927
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001928 for_each_eth_queue(bp, i) {
Eilon Greensteinca003922009-08-12 22:53:28 -07001929 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001930
Merav Sicron55c11942012-11-07 00:45:48 +00001931 mask = 0x2 << (fp->index + CNIC_SUPPORT(bp));
Eilon Greensteinca003922009-08-12 22:53:28 -07001932 if (status & mask) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001933 /* Handle Rx or Tx according to SB id */
Ariel Elior6383c0b2011-07-14 08:31:57 +00001934 for_each_cos_in_tx_queue(fp, cos)
Merav Sicron65565882012-06-19 07:48:26 +00001935 prefetch(fp->txdata_ptr[cos]->tx_cons_sb);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001936 prefetch(&fp->sb_running_index[SM_RX_ID]);
Eric Dumazetf5fbf112014-10-29 17:07:50 -07001937 napi_schedule_irqoff(&bnx2x_fp(bp, fp->index, napi));
Eilon Greensteinca003922009-08-12 22:53:28 -07001938 status &= ~mask;
1939 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001940 }
1941
Merav Sicron55c11942012-11-07 00:45:48 +00001942 if (CNIC_SUPPORT(bp)) {
1943 mask = 0x2;
1944 if (status & (mask | 0x1)) {
1945 struct cnic_ops *c_ops = NULL;
Michael Chan993ac7b2009-10-10 13:46:56 +00001946
Michael Chanad9b4352013-01-23 03:21:52 +00001947 rcu_read_lock();
1948 c_ops = rcu_dereference(bp->cnic_ops);
1949 if (c_ops && (bp->cnic_eth_dev.drv_state &
1950 CNIC_DRV_STATE_HANDLES_IRQ))
1951 c_ops->cnic_handler(bp->cnic_data, NULL);
1952 rcu_read_unlock();
Merav Sicron55c11942012-11-07 00:45:48 +00001953
1954 status &= ~mask;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001955 }
Michael Chan993ac7b2009-10-10 13:46:56 +00001956 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001957
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001958 if (unlikely(status & 0x1)) {
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001959
1960 /* schedule sp task to perform default status block work, ack
1961 * attentions and enable interrupts.
1962 */
1963 bnx2x_schedule_sp_task(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001964
1965 status &= ~0x1;
1966 if (!status)
1967 return IRQ_HANDLED;
1968 }
1969
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001970 if (unlikely(status))
1971 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status 0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001972 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001973
1974 return IRQ_HANDLED;
1975}
1976
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001977/* Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001978
1979/*
1980 * General service functions
1981 */
1982
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001983int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001984{
Eliezer Tamirf1410642008-02-28 11:51:50 -08001985 u32 lock_status;
1986 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001987 int func = BP_FUNC(bp);
1988 u32 hw_lock_control_reg;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001989 int cnt;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001990
1991 /* Validating that the resource is within range */
1992 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001993 BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001994 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1995 return -EINVAL;
1996 }
1997
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001998 if (func <= 5) {
1999 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
2000 } else {
2001 hw_lock_control_reg =
2002 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
2003 }
2004
Eliezer Tamirf1410642008-02-28 11:51:50 -08002005 /* Validating that the resource is not already taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002006 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002007 if (lock_status & resource_bit) {
Merav Sicron51c1a582012-03-18 10:33:38 +00002008 BNX2X_ERR("lock_status 0x%x resource_bit 0x%x\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002009 lock_status, resource_bit);
2010 return -EEXIST;
2011 }
2012
Eilon Greenstein46230476b2008-08-25 15:23:30 -07002013 /* Try for 5 second every 5ms */
2014 for (cnt = 0; cnt < 1000; cnt++) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08002015 /* Try to acquire the lock */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002016 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
2017 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002018 if (lock_status & resource_bit)
2019 return 0;
2020
Yuval Mintz639d65b2013-06-02 00:06:21 +00002021 usleep_range(5000, 10000);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002022 }
Merav Sicron51c1a582012-03-18 10:33:38 +00002023 BNX2X_ERR("Timeout\n");
Eliezer Tamirf1410642008-02-28 11:51:50 -08002024 return -EAGAIN;
2025}
2026
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002027int bnx2x_release_leader_lock(struct bnx2x *bp)
2028{
2029 return bnx2x_release_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
2030}
2031
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002032int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08002033{
2034 u32 lock_status;
2035 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002036 int func = BP_FUNC(bp);
2037 u32 hw_lock_control_reg;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002038
2039 /* Validating that the resource is within range */
2040 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00002041 BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002042 resource, HW_LOCK_MAX_RESOURCE_VALUE);
2043 return -EINVAL;
2044 }
2045
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002046 if (func <= 5) {
2047 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
2048 } else {
2049 hw_lock_control_reg =
2050 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
2051 }
2052
Eliezer Tamirf1410642008-02-28 11:51:50 -08002053 /* Validating that the resource is currently taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002054 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002055 if (!(lock_status & resource_bit)) {
Yuval Mintz6bf07b82013-06-02 00:06:20 +00002056 BNX2X_ERR("lock_status 0x%x resource_bit 0x%x. Unlock was called but lock wasn't taken!\n",
2057 lock_status, resource_bit);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002058 return -EFAULT;
2059 }
2060
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002061 REG_WR(bp, hw_lock_control_reg, resource_bit);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002062 return 0;
2063}
2064
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002065int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port)
2066{
2067 /* The GPIO should be swapped if swap register is set and active */
2068 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
2069 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
2070 int gpio_shift = gpio_num +
2071 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2072 u32 gpio_mask = (1 << gpio_shift);
2073 u32 gpio_reg;
2074 int value;
2075
2076 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2077 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2078 return -EINVAL;
2079 }
2080
2081 /* read GPIO value */
2082 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
2083
2084 /* get the requested pin value */
2085 if ((gpio_reg & gpio_mask) == gpio_mask)
2086 value = 1;
2087 else
2088 value = 0;
2089
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002090 return value;
2091}
2092
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002093int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
Eliezer Tamirf1410642008-02-28 11:51:50 -08002094{
2095 /* The GPIO should be swapped if swap register is set and active */
2096 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002097 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002098 int gpio_shift = gpio_num +
2099 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2100 u32 gpio_mask = (1 << gpio_shift);
2101 u32 gpio_reg;
2102
2103 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2104 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2105 return -EINVAL;
2106 }
2107
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002108 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002109 /* read GPIO and mask except the float bits */
2110 gpio_reg = (REG_RD(bp, MISC_REG_GPIO) & MISC_REGISTERS_GPIO_FLOAT);
2111
2112 switch (mode) {
2113 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
Merav Sicron51c1a582012-03-18 10:33:38 +00002114 DP(NETIF_MSG_LINK,
2115 "Set GPIO %d (shift %d) -> output low\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002116 gpio_num, gpio_shift);
2117 /* clear FLOAT and set CLR */
2118 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2119 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_CLR_POS);
2120 break;
2121
2122 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
Merav Sicron51c1a582012-03-18 10:33:38 +00002123 DP(NETIF_MSG_LINK,
2124 "Set GPIO %d (shift %d) -> output high\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002125 gpio_num, gpio_shift);
2126 /* clear FLOAT and set SET */
2127 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2128 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_SET_POS);
2129 break;
2130
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002131 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
Merav Sicron51c1a582012-03-18 10:33:38 +00002132 DP(NETIF_MSG_LINK,
2133 "Set GPIO %d (shift %d) -> input\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002134 gpio_num, gpio_shift);
2135 /* set FLOAT */
2136 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2137 break;
2138
2139 default:
2140 break;
2141 }
2142
2143 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002144 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002145
2146 return 0;
2147}
2148
Yaniv Rosner0d40f0d2011-06-14 01:34:27 +00002149int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode)
2150{
2151 u32 gpio_reg = 0;
2152 int rc = 0;
2153
2154 /* Any port swapping should be handled by caller. */
2155
2156 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2157 /* read GPIO and mask except the float bits */
2158 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
2159 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_FLOAT_POS);
2160 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_CLR_POS);
2161 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_SET_POS);
2162
2163 switch (mode) {
2164 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
2165 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output low\n", pins);
2166 /* set CLR */
2167 gpio_reg |= (pins << MISC_REGISTERS_GPIO_CLR_POS);
2168 break;
2169
2170 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
2171 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output high\n", pins);
2172 /* set SET */
2173 gpio_reg |= (pins << MISC_REGISTERS_GPIO_SET_POS);
2174 break;
2175
2176 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
2177 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> input\n", pins);
2178 /* set FLOAT */
2179 gpio_reg |= (pins << MISC_REGISTERS_GPIO_FLOAT_POS);
2180 break;
2181
2182 default:
2183 BNX2X_ERR("Invalid GPIO mode assignment %d\n", mode);
2184 rc = -EINVAL;
2185 break;
2186 }
2187
2188 if (rc == 0)
2189 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
2190
2191 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2192
2193 return rc;
2194}
2195
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002196int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
2197{
2198 /* The GPIO should be swapped if swap register is set and active */
2199 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
2200 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
2201 int gpio_shift = gpio_num +
2202 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2203 u32 gpio_mask = (1 << gpio_shift);
2204 u32 gpio_reg;
2205
2206 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2207 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2208 return -EINVAL;
2209 }
2210
2211 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2212 /* read GPIO int */
2213 gpio_reg = REG_RD(bp, MISC_REG_GPIO_INT);
2214
2215 switch (mode) {
2216 case MISC_REGISTERS_GPIO_INT_OUTPUT_CLR:
Merav Sicron51c1a582012-03-18 10:33:38 +00002217 DP(NETIF_MSG_LINK,
2218 "Clear GPIO INT %d (shift %d) -> output low\n",
2219 gpio_num, gpio_shift);
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002220 /* clear SET and set CLR */
2221 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2222 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2223 break;
2224
2225 case MISC_REGISTERS_GPIO_INT_OUTPUT_SET:
Merav Sicron51c1a582012-03-18 10:33:38 +00002226 DP(NETIF_MSG_LINK,
2227 "Set GPIO INT %d (shift %d) -> output high\n",
2228 gpio_num, gpio_shift);
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002229 /* clear CLR and set SET */
2230 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2231 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2232 break;
2233
2234 default:
2235 break;
2236 }
2237
2238 REG_WR(bp, MISC_REG_GPIO_INT, gpio_reg);
2239 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2240
2241 return 0;
2242}
2243
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002244static int bnx2x_set_spio(struct bnx2x *bp, int spio, u32 mode)
Eliezer Tamirf1410642008-02-28 11:51:50 -08002245{
Eliezer Tamirf1410642008-02-28 11:51:50 -08002246 u32 spio_reg;
2247
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002248 /* Only 2 SPIOs are configurable */
2249 if ((spio != MISC_SPIO_SPIO4) && (spio != MISC_SPIO_SPIO5)) {
2250 BNX2X_ERR("Invalid SPIO 0x%x\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002251 return -EINVAL;
2252 }
2253
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002254 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002255 /* read SPIO and mask except the float bits */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002256 spio_reg = (REG_RD(bp, MISC_REG_SPIO) & MISC_SPIO_FLOAT);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002257
2258 switch (mode) {
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002259 case MISC_SPIO_OUTPUT_LOW:
2260 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> output low\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002261 /* clear FLOAT and set CLR */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002262 spio_reg &= ~(spio << MISC_SPIO_FLOAT_POS);
2263 spio_reg |= (spio << MISC_SPIO_CLR_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002264 break;
2265
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002266 case MISC_SPIO_OUTPUT_HIGH:
2267 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> output high\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002268 /* clear FLOAT and set SET */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002269 spio_reg &= ~(spio << MISC_SPIO_FLOAT_POS);
2270 spio_reg |= (spio << MISC_SPIO_SET_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002271 break;
2272
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002273 case MISC_SPIO_INPUT_HI_Z:
2274 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> input\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002275 /* set FLOAT */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002276 spio_reg |= (spio << MISC_SPIO_FLOAT_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002277 break;
2278
2279 default:
2280 break;
2281 }
2282
2283 REG_WR(bp, MISC_REG_SPIO, spio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002284 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002285
2286 return 0;
2287}
2288
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002289void bnx2x_calc_fc_adv(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002290{
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002291 u8 cfg_idx = bnx2x_get_link_cfg_idx(bp);
Yuval Mintz1359d732015-06-25 15:19:21 +03002292
2293 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
2294 ADVERTISED_Pause);
Eilon Greensteinad33ea32009-01-14 21:24:57 -08002295 switch (bp->link_vars.ieee_fc &
2296 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002297 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002298 bp->port.advertising[cfg_idx] |= (ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002299 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002300 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002301
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002302 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002303 bp->port.advertising[cfg_idx] |= ADVERTISED_Asym_Pause;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002304 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002305
Eliezer Tamirf1410642008-02-28 11:51:50 -08002306 default:
2307 break;
2308 }
2309}
2310
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002311static void bnx2x_set_requested_fc(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002312{
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002313 /* Initialize link parameters structure variables
2314 * It is recommended to turn off RX FC for jumbo frames
2315 * for better performance
2316 */
2317 if (CHIP_IS_E1x(bp) && (bp->dev->mtu > 5000))
2318 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_TX;
2319 else
2320 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH;
2321}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002322
Dmitry Kravkov9156b302013-08-19 09:11:56 +03002323static void bnx2x_init_dropless_fc(struct bnx2x *bp)
2324{
2325 u32 pause_enabled = 0;
2326
2327 if (!CHIP_IS_E1(bp) && bp->dropless_fc && bp->link_vars.link_up) {
2328 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX)
2329 pause_enabled = 1;
2330
2331 REG_WR(bp, BAR_USTRORM_INTMEM +
2332 USTORM_ETH_PAUSE_ENABLED_OFFSET(BP_PORT(bp)),
2333 pause_enabled);
2334 }
2335
2336 DP(NETIF_MSG_IFUP | NETIF_MSG_LINK, "dropless_fc is %s\n",
2337 pause_enabled ? "enabled" : "disabled");
2338}
2339
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002340int bnx2x_initial_phy_init(struct bnx2x *bp, int load_mode)
2341{
2342 int rc, cfx_idx = bnx2x_get_link_cfg_idx(bp);
2343 u16 req_line_speed = bp->link_params.req_line_speed[cfx_idx];
2344
2345 if (!BP_NOMCP(bp)) {
2346 bnx2x_set_requested_fc(bp);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002347 bnx2x_acquire_phy_lock(bp);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002348
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002349 if (load_mode == LOAD_DIAG) {
Yaniv Rosner1cb0c782011-07-24 03:53:21 +00002350 struct link_params *lp = &bp->link_params;
2351 lp->loopback_mode = LOOPBACK_XGXS;
Yuval Mintz2f43b822015-06-25 15:19:26 +03002352 /* Prefer doing PHY loopback at highest speed */
2353 if (lp->req_line_speed[cfx_idx] < SPEED_20000) {
Yaniv Rosner1cb0c782011-07-24 03:53:21 +00002354 if (lp->speed_cap_mask[cfx_idx] &
Yuval Mintz2f43b822015-06-25 15:19:26 +03002355 PORT_HW_CFG_SPEED_CAPABILITY_D0_20G)
Yaniv Rosner1cb0c782011-07-24 03:53:21 +00002356 lp->req_line_speed[cfx_idx] =
Yuval Mintz2f43b822015-06-25 15:19:26 +03002357 SPEED_20000;
2358 else if (lp->speed_cap_mask[cfx_idx] &
2359 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
2360 lp->req_line_speed[cfx_idx] =
2361 SPEED_10000;
Yaniv Rosner1cb0c782011-07-24 03:53:21 +00002362 else
2363 lp->req_line_speed[cfx_idx] =
2364 SPEED_1000;
2365 }
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002366 }
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002367
Merav Sicron8970b2e2012-06-19 07:48:22 +00002368 if (load_mode == LOAD_LOOPBACK_EXT) {
2369 struct link_params *lp = &bp->link_params;
2370 lp->loopback_mode = LOOPBACK_EXT;
2371 }
2372
Eilon Greenstein19680c42008-08-13 15:47:33 -07002373 rc = bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002374
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002375 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002376
Dmitry Kravkov9156b302013-08-19 09:11:56 +03002377 bnx2x_init_dropless_fc(bp);
2378
Eilon Greenstein3c96c682009-01-14 21:25:31 -08002379 bnx2x_calc_fc_adv(bp);
2380
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002381 if (bp->link_vars.link_up) {
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002382 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002383 bnx2x_link_report(bp);
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002384 }
2385 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002386 bp->link_params.req_line_speed[cfx_idx] = req_line_speed;
Eilon Greenstein19680c42008-08-13 15:47:33 -07002387 return rc;
2388 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00002389 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
Eilon Greenstein19680c42008-08-13 15:47:33 -07002390 return -EINVAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002391}
2392
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002393void bnx2x_link_set(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002394{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002395 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002396 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002397 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002398 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002399
Dmitry Kravkov9156b302013-08-19 09:11:56 +03002400 bnx2x_init_dropless_fc(bp);
2401
Eilon Greenstein19680c42008-08-13 15:47:33 -07002402 bnx2x_calc_fc_adv(bp);
2403 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002404 BNX2X_ERR("Bootcode is missing - can not set link\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002405}
2406
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002407static void bnx2x__link_reset(struct bnx2x *bp)
2408{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002409 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002410 bnx2x_acquire_phy_lock(bp);
Yuval Mintz5d07d862012-09-13 02:56:21 +00002411 bnx2x_lfa_reset(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002412 bnx2x_release_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002413 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002414 BNX2X_ERR("Bootcode is missing - can not reset link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002415}
2416
Yuval Mintz5d07d862012-09-13 02:56:21 +00002417void bnx2x_force_link_reset(struct bnx2x *bp)
2418{
2419 bnx2x_acquire_phy_lock(bp);
2420 bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
2421 bnx2x_release_phy_lock(bp);
2422}
2423
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002424u8 bnx2x_link_test(struct bnx2x *bp, u8 is_serdes)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002425{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002426 u8 rc = 0;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002427
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002428 if (!BP_NOMCP(bp)) {
2429 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002430 rc = bnx2x_test_link(&bp->link_params, &bp->link_vars,
2431 is_serdes);
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002432 bnx2x_release_phy_lock(bp);
2433 } else
2434 BNX2X_ERR("Bootcode is missing - can not test link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002435
2436 return rc;
2437}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002438
Eilon Greenstein2691d512009-08-12 08:22:08 +00002439/* Calculates the sum of vn_min_rates.
2440 It's needed for further normalizing of the min_rates.
2441 Returns:
2442 sum of vn_min_rates.
2443 or
2444 0 - if all the min_rates are 0.
Yuval Mintz16a5fd92013-06-02 00:06:18 +00002445 In the later case fairness algorithm should be deactivated.
Eilon Greenstein2691d512009-08-12 08:22:08 +00002446 If not all min_rates are zero then those that are zeroes will be set to 1.
2447 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002448static void bnx2x_calc_vn_min(struct bnx2x *bp,
2449 struct cmng_init_input *input)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002450{
2451 int all_zero = 1;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002452 int vn;
2453
David S. Miller8decf862011-09-22 03:23:13 -04002454 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002455 u32 vn_cfg = bp->mf_config[vn];
Eilon Greenstein2691d512009-08-12 08:22:08 +00002456 u32 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
2457 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
2458
2459 /* Skip hidden vns */
2460 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
Yuval Mintzb475d782012-04-03 18:41:29 +00002461 vn_min_rate = 0;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002462 /* If min rate is zero - set it to 1 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002463 else if (!vn_min_rate)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002464 vn_min_rate = DEF_MIN_RATE;
2465 else
2466 all_zero = 0;
2467
Yuval Mintzb475d782012-04-03 18:41:29 +00002468 input->vnic_min_rate[vn] = vn_min_rate;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002469 }
2470
Dmitry Kravkov30ae438b2011-06-14 01:33:13 +00002471 /* if ETS or all min rates are zeros - disable fairness */
2472 if (BNX2X_IS_ETS_ENABLED(bp)) {
Yuval Mintzb475d782012-04-03 18:41:29 +00002473 input->flags.cmng_enables &=
Dmitry Kravkov30ae438b2011-06-14 01:33:13 +00002474 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
2475 DP(NETIF_MSG_IFUP, "Fairness will be disabled due to ETS\n");
2476 } else if (all_zero) {
Yuval Mintzb475d782012-04-03 18:41:29 +00002477 input->flags.cmng_enables &=
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002478 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Yuval Mintzb475d782012-04-03 18:41:29 +00002479 DP(NETIF_MSG_IFUP,
2480 "All MIN values are zeroes fairness will be disabled\n");
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002481 } else
Yuval Mintzb475d782012-04-03 18:41:29 +00002482 input->flags.cmng_enables |=
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002483 CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002484}
2485
Yuval Mintzb475d782012-04-03 18:41:29 +00002486static void bnx2x_calc_vn_max(struct bnx2x *bp, int vn,
2487 struct cmng_init_input *input)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002488{
Yuval Mintzb475d782012-04-03 18:41:29 +00002489 u16 vn_max_rate;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002490 u32 vn_cfg = bp->mf_config[vn];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002491
Yuval Mintzb475d782012-04-03 18:41:29 +00002492 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002493 vn_max_rate = 0;
Yuval Mintzb475d782012-04-03 18:41:29 +00002494 else {
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002495 u32 maxCfg = bnx2x_extract_max_cfg(bp, vn_cfg);
2496
Yuval Mintzb475d782012-04-03 18:41:29 +00002497 if (IS_MF_SI(bp)) {
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002498 /* maxCfg in percents of linkspeed */
2499 vn_max_rate = (bp->link_vars.line_speed * maxCfg) / 100;
Yuval Mintzb475d782012-04-03 18:41:29 +00002500 } else /* SD modes */
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002501 /* maxCfg is absolute in 100Mb units */
2502 vn_max_rate = maxCfg * 100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002503 }
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002504
Yuval Mintzb475d782012-04-03 18:41:29 +00002505 DP(NETIF_MSG_IFUP, "vn %d: vn_max_rate %d\n", vn, vn_max_rate);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002506
Yuval Mintzb475d782012-04-03 18:41:29 +00002507 input->vnic_max_rate[vn] = vn_max_rate;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002508}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002509
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002510static int bnx2x_get_cmng_fns_mode(struct bnx2x *bp)
2511{
2512 if (CHIP_REV_IS_SLOW(bp))
2513 return CMNG_FNS_NONE;
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00002514 if (IS_MF(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002515 return CMNG_FNS_MINMAX;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002516
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002517 return CMNG_FNS_NONE;
2518}
2519
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002520void bnx2x_read_mf_cfg(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002521{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002522 int vn, n = (CHIP_MODE_IS_4_PORT(bp) ? 2 : 1);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002523
2524 if (BP_NOMCP(bp))
Yuval Mintz16a5fd92013-06-02 00:06:18 +00002525 return; /* what should be the default value in this case */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002526
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002527 /* For 2 port configuration the absolute function number formula
2528 * is:
2529 * abs_func = 2 * vn + BP_PORT + BP_PATH
2530 *
2531 * and there are 4 functions per port
2532 *
2533 * For 4 port configuration it is
2534 * abs_func = 4 * vn + 2 * BP_PORT + BP_PATH
2535 *
2536 * and there are 2 functions per port
2537 */
David S. Miller8decf862011-09-22 03:23:13 -04002538 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002539 int /*abs*/func = n * (2 * vn + BP_PORT(bp)) + BP_PATH(bp);
2540
2541 if (func >= E1H_FUNC_MAX)
2542 break;
2543
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002544 bp->mf_config[vn] =
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002545 MF_CFG_RD(bp, func_mf_config[func].config);
2546 }
Barak Witkowskia3348722012-04-23 03:04:46 +00002547 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
2548 DP(NETIF_MSG_IFUP, "mf_cfg function disabled\n");
2549 bp->flags |= MF_FUNC_DIS;
2550 } else {
2551 DP(NETIF_MSG_IFUP, "mf_cfg function enabled\n");
2552 bp->flags &= ~MF_FUNC_DIS;
2553 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002554}
2555
2556static void bnx2x_cmng_fns_init(struct bnx2x *bp, u8 read_cfg, u8 cmng_type)
2557{
Yuval Mintzb475d782012-04-03 18:41:29 +00002558 struct cmng_init_input input;
2559 memset(&input, 0, sizeof(struct cmng_init_input));
2560
2561 input.port_rate = bp->link_vars.line_speed;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002562
Dmitry Kravkov568e2422013-08-13 02:25:00 +03002563 if (cmng_type == CMNG_FNS_MINMAX && input.port_rate) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002564 int vn;
2565
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002566 /* read mf conf from shmem */
2567 if (read_cfg)
2568 bnx2x_read_mf_cfg(bp);
2569
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002570 /* vn_weight_sum and enable fairness if not 0 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002571 bnx2x_calc_vn_min(bp, &input);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002572
2573 /* calculate and set min-max rate for each vn */
Dmitry Kravkovc4154f22011-03-06 10:49:25 +00002574 if (bp->port.pmf)
David S. Miller8decf862011-09-22 03:23:13 -04002575 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++)
Yuval Mintzb475d782012-04-03 18:41:29 +00002576 bnx2x_calc_vn_max(bp, vn, &input);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002577
2578 /* always enable rate shaping and fairness */
Yuval Mintzb475d782012-04-03 18:41:29 +00002579 input.flags.cmng_enables |=
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002580 CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN;
Yuval Mintzb475d782012-04-03 18:41:29 +00002581
2582 bnx2x_init_cmng(&input, &bp->cmng);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002583 return;
2584 }
2585
2586 /* rate shaping and fairness are disabled */
2587 DP(NETIF_MSG_IFUP,
2588 "rate shaping and fairness are disabled\n");
2589}
2590
Eric Dumazet1191cb82012-04-27 21:39:21 +00002591static void storm_memset_cmng(struct bnx2x *bp,
2592 struct cmng_init *cmng,
2593 u8 port)
2594{
2595 int vn;
2596 size_t size = sizeof(struct cmng_struct_per_port);
2597
2598 u32 addr = BAR_XSTRORM_INTMEM +
2599 XSTORM_CMNG_PER_PORT_VARS_OFFSET(port);
2600
2601 __storm_memset_struct(bp, addr, size, (u32 *)&cmng->port);
2602
2603 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
2604 int func = func_by_vn(bp, vn);
2605
2606 addr = BAR_XSTRORM_INTMEM +
2607 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(func);
2608 size = sizeof(struct rate_shaping_vars_per_vn);
2609 __storm_memset_struct(bp, addr, size,
2610 (u32 *)&cmng->vnic.vnic_max_rate[vn]);
2611
2612 addr = BAR_XSTRORM_INTMEM +
2613 XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(func);
2614 size = sizeof(struct fairness_vars_per_vn);
2615 __storm_memset_struct(bp, addr, size,
2616 (u32 *)&cmng->vnic.vnic_min_rate[vn]);
2617 }
2618}
2619
Dmitry Kravkov568e2422013-08-13 02:25:00 +03002620/* init cmng mode in HW according to local configuration */
2621void bnx2x_set_local_cmng(struct bnx2x *bp)
2622{
2623 int cmng_fns = bnx2x_get_cmng_fns_mode(bp);
2624
2625 if (cmng_fns != CMNG_FNS_NONE) {
2626 bnx2x_cmng_fns_init(bp, false, cmng_fns);
2627 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
2628 } else {
2629 /* rate shaping and fairness are disabled */
2630 DP(NETIF_MSG_IFUP,
2631 "single function mode without fairness\n");
2632 }
2633}
2634
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002635/* This function is called upon link interrupt */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002636static void bnx2x_link_attn(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002637{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002638 /* Make sure that we are synced with the current statistics */
2639 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2640
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002641 bnx2x_link_update(&bp->link_params, &bp->link_vars);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002642
Dmitry Kravkov9156b302013-08-19 09:11:56 +03002643 bnx2x_init_dropless_fc(bp);
2644
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002645 if (bp->link_vars.link_up) {
2646
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002647 if (bp->link_vars.mac_type != MAC_TYPE_EMAC) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002648 struct host_port_stats *pstats;
2649
2650 pstats = bnx2x_sp(bp, port_stats);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002651 /* reset old mac stats */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002652 memset(&(pstats->mac_stx[0]), 0,
2653 sizeof(struct mac_stx));
2654 }
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002655 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002656 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2657 }
2658
Dmitry Kravkov568e2422013-08-13 02:25:00 +03002659 if (bp->link_vars.link_up && bp->link_vars.line_speed)
2660 bnx2x_set_local_cmng(bp);
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002661
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002662 __bnx2x_link_report(bp);
2663
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002664 if (IS_MF(bp))
2665 bnx2x_link_sync_notify(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002666}
2667
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002668void bnx2x__link_status_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002669{
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002670 if (bp->state != BNX2X_STATE_OPEN)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002671 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002672
Dmitry Kravkov00253a82011-11-13 04:34:25 +00002673 /* read updated dcb configuration */
Ariel Eliorad5afc82013-01-01 05:22:26 +00002674 if (IS_PF(bp)) {
2675 bnx2x_dcbx_pmf_update(bp);
2676 bnx2x_link_status_update(&bp->link_params, &bp->link_vars);
2677 if (bp->link_vars.link_up)
2678 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2679 else
2680 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2681 /* indicate link status */
2682 bnx2x_link_report(bp);
Dmitry Kravkov00253a82011-11-13 04:34:25 +00002683
Ariel Eliorad5afc82013-01-01 05:22:26 +00002684 } else { /* VF */
2685 bp->port.supported[0] |= (SUPPORTED_10baseT_Half |
2686 SUPPORTED_10baseT_Full |
2687 SUPPORTED_100baseT_Half |
2688 SUPPORTED_100baseT_Full |
2689 SUPPORTED_1000baseT_Full |
2690 SUPPORTED_2500baseX_Full |
2691 SUPPORTED_10000baseT_Full |
2692 SUPPORTED_TP |
2693 SUPPORTED_FIBRE |
2694 SUPPORTED_Autoneg |
2695 SUPPORTED_Pause |
2696 SUPPORTED_Asym_Pause);
2697 bp->port.advertising[0] = bp->port.supported[0];
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002698
Ariel Eliorad5afc82013-01-01 05:22:26 +00002699 bp->link_params.bp = bp;
2700 bp->link_params.port = BP_PORT(bp);
2701 bp->link_params.req_duplex[0] = DUPLEX_FULL;
2702 bp->link_params.req_flow_ctrl[0] = BNX2X_FLOW_CTRL_NONE;
2703 bp->link_params.req_line_speed[0] = SPEED_10000;
2704 bp->link_params.speed_cap_mask[0] = 0x7f0000;
2705 bp->link_params.switch_cfg = SWITCH_CFG_10G;
2706 bp->link_vars.mac_type = MAC_TYPE_BMAC;
2707 bp->link_vars.line_speed = SPEED_10000;
2708 bp->link_vars.link_status =
2709 (LINK_STATUS_LINK_UP |
2710 LINK_STATUS_SPEED_AND_DUPLEX_10GTFD);
2711 bp->link_vars.link_up = 1;
2712 bp->link_vars.duplex = DUPLEX_FULL;
2713 bp->link_vars.flow_ctrl = BNX2X_FLOW_CTRL_NONE;
2714 __bnx2x_link_report(bp);
Dmitry Kravkov6495d152014-06-26 14:31:04 +03002715
2716 bnx2x_sample_bulletin(bp);
2717
2718 /* if bulletin board did not have an update for link status
2719 * __bnx2x_link_report will report current status
2720 * but it will NOT duplicate report in case of already reported
2721 * during sampling bulletin board.
2722 */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002723 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Ariel Eliorad5afc82013-01-01 05:22:26 +00002724 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002725}
2726
Barak Witkowskia3348722012-04-23 03:04:46 +00002727static int bnx2x_afex_func_update(struct bnx2x *bp, u16 vifid,
2728 u16 vlan_val, u8 allowed_prio)
2729{
Yuval Mintz86564c32013-01-23 03:21:50 +00002730 struct bnx2x_func_state_params func_params = {NULL};
Barak Witkowskia3348722012-04-23 03:04:46 +00002731 struct bnx2x_func_afex_update_params *f_update_params =
2732 &func_params.params.afex_update;
2733
2734 func_params.f_obj = &bp->func_obj;
2735 func_params.cmd = BNX2X_F_CMD_AFEX_UPDATE;
2736
2737 /* no need to wait for RAMROD completion, so don't
2738 * set RAMROD_COMP_WAIT flag
2739 */
2740
2741 f_update_params->vif_id = vifid;
2742 f_update_params->afex_default_vlan = vlan_val;
2743 f_update_params->allowed_priorities = allowed_prio;
2744
2745 /* if ramrod can not be sent, response to MCP immediately */
2746 if (bnx2x_func_state_change(bp, &func_params) < 0)
2747 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
2748
2749 return 0;
2750}
2751
2752static int bnx2x_afex_handle_vif_list_cmd(struct bnx2x *bp, u8 cmd_type,
2753 u16 vif_index, u8 func_bit_map)
2754{
Yuval Mintz86564c32013-01-23 03:21:50 +00002755 struct bnx2x_func_state_params func_params = {NULL};
Barak Witkowskia3348722012-04-23 03:04:46 +00002756 struct bnx2x_func_afex_viflists_params *update_params =
2757 &func_params.params.afex_viflists;
2758 int rc;
2759 u32 drv_msg_code;
2760
2761 /* validate only LIST_SET and LIST_GET are received from switch */
2762 if ((cmd_type != VIF_LIST_RULE_GET) && (cmd_type != VIF_LIST_RULE_SET))
2763 BNX2X_ERR("BUG! afex_handle_vif_list_cmd invalid type 0x%x\n",
2764 cmd_type);
2765
2766 func_params.f_obj = &bp->func_obj;
2767 func_params.cmd = BNX2X_F_CMD_AFEX_VIFLISTS;
2768
2769 /* set parameters according to cmd_type */
2770 update_params->afex_vif_list_command = cmd_type;
Yuval Mintz86564c32013-01-23 03:21:50 +00002771 update_params->vif_list_index = vif_index;
Barak Witkowskia3348722012-04-23 03:04:46 +00002772 update_params->func_bit_map =
2773 (cmd_type == VIF_LIST_RULE_GET) ? 0 : func_bit_map;
2774 update_params->func_to_clear = 0;
2775 drv_msg_code =
2776 (cmd_type == VIF_LIST_RULE_GET) ?
2777 DRV_MSG_CODE_AFEX_LISTGET_ACK :
2778 DRV_MSG_CODE_AFEX_LISTSET_ACK;
2779
2780 /* if ramrod can not be sent, respond to MCP immediately for
2781 * SET and GET requests (other are not triggered from MCP)
2782 */
2783 rc = bnx2x_func_state_change(bp, &func_params);
2784 if (rc < 0)
2785 bnx2x_fw_command(bp, drv_msg_code, 0);
2786
2787 return 0;
2788}
2789
2790static void bnx2x_handle_afex_cmd(struct bnx2x *bp, u32 cmd)
2791{
2792 struct afex_stats afex_stats;
2793 u32 func = BP_ABS_FUNC(bp);
2794 u32 mf_config;
2795 u16 vlan_val;
2796 u32 vlan_prio;
2797 u16 vif_id;
2798 u8 allowed_prio;
2799 u8 vlan_mode;
2800 u32 addr_to_write, vifid, addrs, stats_type, i;
2801
2802 if (cmd & DRV_STATUS_AFEX_LISTGET_REQ) {
2803 vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2804 DP(BNX2X_MSG_MCP,
2805 "afex: got MCP req LISTGET_REQ for vifid 0x%x\n", vifid);
2806 bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_GET, vifid, 0);
2807 }
2808
2809 if (cmd & DRV_STATUS_AFEX_LISTSET_REQ) {
2810 vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2811 addrs = SHMEM2_RD(bp, afex_param2_to_driver[BP_FW_MB_IDX(bp)]);
2812 DP(BNX2X_MSG_MCP,
2813 "afex: got MCP req LISTSET_REQ for vifid 0x%x addrs 0x%x\n",
2814 vifid, addrs);
2815 bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_SET, vifid,
2816 addrs);
2817 }
2818
2819 if (cmd & DRV_STATUS_AFEX_STATSGET_REQ) {
2820 addr_to_write = SHMEM2_RD(bp,
2821 afex_scratchpad_addr_to_write[BP_FW_MB_IDX(bp)]);
2822 stats_type = SHMEM2_RD(bp,
2823 afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2824
2825 DP(BNX2X_MSG_MCP,
2826 "afex: got MCP req STATSGET_REQ, write to addr 0x%x\n",
2827 addr_to_write);
2828
2829 bnx2x_afex_collect_stats(bp, (void *)&afex_stats, stats_type);
2830
2831 /* write response to scratchpad, for MCP */
2832 for (i = 0; i < (sizeof(struct afex_stats)/sizeof(u32)); i++)
2833 REG_WR(bp, addr_to_write + i*sizeof(u32),
2834 *(((u32 *)(&afex_stats))+i));
2835
2836 /* send ack message to MCP */
2837 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_STATSGET_ACK, 0);
2838 }
2839
2840 if (cmd & DRV_STATUS_AFEX_VIFSET_REQ) {
2841 mf_config = MF_CFG_RD(bp, func_mf_config[func].config);
2842 bp->mf_config[BP_VN(bp)] = mf_config;
2843 DP(BNX2X_MSG_MCP,
2844 "afex: got MCP req VIFSET_REQ, mf_config 0x%x\n",
2845 mf_config);
2846
2847 /* if VIF_SET is "enabled" */
2848 if (!(mf_config & FUNC_MF_CFG_FUNC_DISABLED)) {
2849 /* set rate limit directly to internal RAM */
2850 struct cmng_init_input cmng_input;
2851 struct rate_shaping_vars_per_vn m_rs_vn;
2852 size_t size = sizeof(struct rate_shaping_vars_per_vn);
2853 u32 addr = BAR_XSTRORM_INTMEM +
2854 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(BP_FUNC(bp));
2855
2856 bp->mf_config[BP_VN(bp)] = mf_config;
2857
2858 bnx2x_calc_vn_max(bp, BP_VN(bp), &cmng_input);
2859 m_rs_vn.vn_counter.rate =
2860 cmng_input.vnic_max_rate[BP_VN(bp)];
2861 m_rs_vn.vn_counter.quota =
2862 (m_rs_vn.vn_counter.rate *
2863 RS_PERIODIC_TIMEOUT_USEC) / 8;
2864
2865 __storm_memset_struct(bp, addr, size, (u32 *)&m_rs_vn);
2866
2867 /* read relevant values from mf_cfg struct in shmem */
2868 vif_id =
2869 (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
2870 FUNC_MF_CFG_E1HOV_TAG_MASK) >>
2871 FUNC_MF_CFG_E1HOV_TAG_SHIFT;
2872 vlan_val =
2873 (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
2874 FUNC_MF_CFG_AFEX_VLAN_MASK) >>
2875 FUNC_MF_CFG_AFEX_VLAN_SHIFT;
2876 vlan_prio = (mf_config &
2877 FUNC_MF_CFG_TRANSMIT_PRIORITY_MASK) >>
2878 FUNC_MF_CFG_TRANSMIT_PRIORITY_SHIFT;
2879 vlan_val |= (vlan_prio << VLAN_PRIO_SHIFT);
2880 vlan_mode =
2881 (MF_CFG_RD(bp,
2882 func_mf_config[func].afex_config) &
2883 FUNC_MF_CFG_AFEX_VLAN_MODE_MASK) >>
2884 FUNC_MF_CFG_AFEX_VLAN_MODE_SHIFT;
2885 allowed_prio =
2886 (MF_CFG_RD(bp,
2887 func_mf_config[func].afex_config) &
2888 FUNC_MF_CFG_AFEX_COS_FILTER_MASK) >>
2889 FUNC_MF_CFG_AFEX_COS_FILTER_SHIFT;
2890
2891 /* send ramrod to FW, return in case of failure */
2892 if (bnx2x_afex_func_update(bp, vif_id, vlan_val,
2893 allowed_prio))
2894 return;
2895
2896 bp->afex_def_vlan_tag = vlan_val;
2897 bp->afex_vlan_mode = vlan_mode;
2898 } else {
2899 /* notify link down because BP->flags is disabled */
2900 bnx2x_link_report(bp);
2901
2902 /* send INVALID VIF ramrod to FW */
2903 bnx2x_afex_func_update(bp, 0xFFFF, 0, 0);
2904
2905 /* Reset the default afex VLAN */
2906 bp->afex_def_vlan_tag = -1;
2907 }
2908 }
2909}
2910
Yuval Mintz76096472014-09-17 16:24:37 +03002911static void bnx2x_handle_update_svid_cmd(struct bnx2x *bp)
2912{
2913 struct bnx2x_func_switch_update_params *switch_update_params;
2914 struct bnx2x_func_state_params func_params;
2915
2916 memset(&func_params, 0, sizeof(struct bnx2x_func_state_params));
2917 switch_update_params = &func_params.params.switch_update;
2918 func_params.f_obj = &bp->func_obj;
2919 func_params.cmd = BNX2X_F_CMD_SWITCH_UPDATE;
2920
2921 if (IS_MF_UFP(bp)) {
2922 int func = BP_ABS_FUNC(bp);
2923 u32 val;
2924
2925 /* Re-learn the S-tag from shmem */
2926 val = MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
2927 FUNC_MF_CFG_E1HOV_TAG_MASK;
2928 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
2929 bp->mf_ov = val;
2930 } else {
2931 BNX2X_ERR("Got an SVID event, but no tag is configured in shmem\n");
2932 goto fail;
2933 }
2934
2935 /* Configure new S-tag in LLH */
2936 REG_WR(bp, NIG_REG_LLH0_FUNC_VLAN_ID + BP_PORT(bp) * 8,
2937 bp->mf_ov);
2938
2939 /* Send Ramrod to update FW of change */
2940 __set_bit(BNX2X_F_UPDATE_SD_VLAN_TAG_CHNG,
2941 &switch_update_params->changes);
2942 switch_update_params->vlan = bp->mf_ov;
2943
2944 if (bnx2x_func_state_change(bp, &func_params) < 0) {
2945 BNX2X_ERR("Failed to configure FW of S-tag Change to %02x\n",
2946 bp->mf_ov);
2947 goto fail;
2948 }
2949
2950 DP(BNX2X_MSG_MCP, "Configured S-tag %02x\n", bp->mf_ov);
2951
2952 bnx2x_fw_command(bp, DRV_MSG_CODE_OEM_UPDATE_SVID_OK, 0);
2953
2954 return;
2955 }
2956
2957 /* not supported by SW yet */
2958fail:
2959 bnx2x_fw_command(bp, DRV_MSG_CODE_OEM_UPDATE_SVID_FAILURE, 0);
2960}
2961
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002962static void bnx2x_pmf_update(struct bnx2x *bp)
2963{
2964 int port = BP_PORT(bp);
2965 u32 val;
2966
2967 bp->port.pmf = 1;
Merav Sicron51c1a582012-03-18 10:33:38 +00002968 DP(BNX2X_MSG_MCP, "pmf %d\n", bp->port.pmf);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002969
Yaniv Rosner3deb8162011-06-14 01:34:33 +00002970 /*
2971 * We need the mb() to ensure the ordering between the writing to
2972 * bp->port.pmf here and reading it from the bnx2x_periodic_task().
2973 */
2974 smp_mb();
2975
2976 /* queue a periodic task */
2977 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
2978
Dmitry Kravkovef018542011-06-14 01:33:57 +00002979 bnx2x_dcbx_pmf_update(bp);
2980
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002981 /* enable nig attention */
David S. Miller8decf862011-09-22 03:23:13 -04002982 val = (0xff0f | (1 << (BP_VN(bp) + 4)));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002983 if (bp->common.int_block == INT_BLOCK_HC) {
2984 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
2985 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002986 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002987 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
2988 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
2989 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002990
2991 bnx2x_stats_handle(bp, STATS_EVENT_PMF);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002992}
2993
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002994/* end of Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002995
2996/* slow path */
2997
2998/*
2999 * General service functions
3000 */
3001
Eilon Greenstein2691d512009-08-12 08:22:08 +00003002/* send the MCP a request, block until there is a reply */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003003u32 bnx2x_fw_command(struct bnx2x *bp, u32 command, u32 param)
Eilon Greenstein2691d512009-08-12 08:22:08 +00003004{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003005 int mb_idx = BP_FW_MB_IDX(bp);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00003006 u32 seq;
Eilon Greenstein2691d512009-08-12 08:22:08 +00003007 u32 rc = 0;
3008 u32 cnt = 1;
3009 u8 delay = CHIP_REV_IS_SLOW(bp) ? 100 : 10;
3010
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07003011 mutex_lock(&bp->fw_mb_mutex);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00003012 seq = ++bp->fw_seq;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003013 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_param, param);
3014 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_header, (command | seq));
3015
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00003016 DP(BNX2X_MSG_MCP, "wrote command (%x) to FW MB param 0x%08x\n",
3017 (command | seq), param);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003018
3019 do {
3020 /* let the FW do it's magic ... */
3021 msleep(delay);
3022
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003023 rc = SHMEM_RD(bp, func_mb[mb_idx].fw_mb_header);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003024
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07003025 /* Give the FW up to 5 second (500*10ms) */
3026 } while ((seq != (rc & FW_MSG_SEQ_NUMBER_MASK)) && (cnt++ < 500));
Eilon Greenstein2691d512009-08-12 08:22:08 +00003027
3028 DP(BNX2X_MSG_MCP, "[after %d ms] read (%x) seq is (%x) from FW MB\n",
3029 cnt*delay, rc, seq);
3030
3031 /* is this a reply to our command? */
3032 if (seq == (rc & FW_MSG_SEQ_NUMBER_MASK))
3033 rc &= FW_MSG_CODE_MASK;
3034 else {
3035 /* FW BUG! */
3036 BNX2X_ERR("FW failed to respond!\n");
3037 bnx2x_fw_dump(bp);
3038 rc = 0;
3039 }
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07003040 mutex_unlock(&bp->fw_mb_mutex);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003041
3042 return rc;
3043}
3044
Eric Dumazet1191cb82012-04-27 21:39:21 +00003045static void storm_memset_func_cfg(struct bnx2x *bp,
3046 struct tstorm_eth_function_common_config *tcfg,
3047 u16 abs_fid)
3048{
3049 size_t size = sizeof(struct tstorm_eth_function_common_config);
3050
3051 u32 addr = BAR_TSTRORM_INTMEM +
3052 TSTORM_FUNCTION_COMMON_CONFIG_OFFSET(abs_fid);
3053
3054 __storm_memset_struct(bp, addr, size, (u32 *)tcfg);
3055}
3056
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003057void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003058{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003059 if (CHIP_IS_E1x(bp)) {
3060 struct tstorm_eth_function_common_config tcfg = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003061
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003062 storm_memset_func_cfg(bp, &tcfg, p->func_id);
3063 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003064
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003065 /* Enable the function in the FW */
3066 storm_memset_vf_to_pf(bp, p->func_id, p->pf_id);
3067 storm_memset_func_en(bp, p->func_id, 1);
3068
3069 /* spq */
3070 if (p->func_flgs & FUNC_FLG_SPQ) {
3071 storm_memset_spq_addr(bp, p->spq_map, p->func_id);
3072 REG_WR(bp, XSEM_REG_FAST_MEMORY +
3073 XSTORM_SPQ_PROD_OFFSET(p->func_id), p->spq_prod);
3074 }
3075}
3076
Ariel Elior6383c0b2011-07-14 08:31:57 +00003077/**
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003078 * bnx2x_get_common_flags - Return common flags
Ariel Elior6383c0b2011-07-14 08:31:57 +00003079 *
3080 * @bp device handle
3081 * @fp queue handle
3082 * @zero_stats TRUE if statistics zeroing is needed
3083 *
3084 * Return the flags that are common for the Tx-only and not normal connections.
3085 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003086static unsigned long bnx2x_get_common_flags(struct bnx2x *bp,
3087 struct bnx2x_fastpath *fp,
3088 bool zero_stats)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003089{
3090 unsigned long flags = 0;
3091
3092 /* PF driver will always initialize the Queue to an ACTIVE state */
3093 __set_bit(BNX2X_Q_FLG_ACTIVE, &flags);
3094
Ariel Elior6383c0b2011-07-14 08:31:57 +00003095 /* tx only connections collect statistics (on the same index as the
Dmitry Kravkov91226792013-03-11 05:17:52 +00003096 * parent connection). The statistics are zeroed when the parent
3097 * connection is initialized.
Ariel Elior6383c0b2011-07-14 08:31:57 +00003098 */
Barak Witkowski50f0a562011-12-05 21:52:23 +00003099
3100 __set_bit(BNX2X_Q_FLG_STATS, &flags);
3101 if (zero_stats)
3102 __set_bit(BNX2X_Q_FLG_ZERO_STATS, &flags);
3103
Yuval Mintzc14db202014-01-12 14:37:59 +02003104 if (bp->flags & TX_SWITCHING)
3105 __set_bit(BNX2X_Q_FLG_TX_SWITCH, &flags);
3106
Dmitry Kravkov91226792013-03-11 05:17:52 +00003107 __set_bit(BNX2X_Q_FLG_PCSUM_ON_PKT, &flags);
Dmitry Kravkove287a752013-03-21 15:38:24 +00003108 __set_bit(BNX2X_Q_FLG_TUN_INC_INNER_IP_ID, &flags);
Ariel Elior6383c0b2011-07-14 08:31:57 +00003109
Yuval Mintz823e1d92013-01-14 05:11:47 +00003110#ifdef BNX2X_STOP_ON_ERROR
3111 __set_bit(BNX2X_Q_FLG_TX_SEC, &flags);
3112#endif
3113
Ariel Elior6383c0b2011-07-14 08:31:57 +00003114 return flags;
3115}
3116
Eric Dumazet1191cb82012-04-27 21:39:21 +00003117static unsigned long bnx2x_get_q_flags(struct bnx2x *bp,
3118 struct bnx2x_fastpath *fp,
3119 bool leading)
Ariel Elior6383c0b2011-07-14 08:31:57 +00003120{
3121 unsigned long flags = 0;
3122
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003123 /* calculate other queue flags */
3124 if (IS_MF_SD(bp))
3125 __set_bit(BNX2X_Q_FLG_OV, &flags);
3126
Barak Witkowskia3348722012-04-23 03:04:46 +00003127 if (IS_FCOE_FP(fp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003128 __set_bit(BNX2X_Q_FLG_FCOE, &flags);
Barak Witkowskia3348722012-04-23 03:04:46 +00003129 /* For FCoE - force usage of default priority (for afex) */
3130 __set_bit(BNX2X_Q_FLG_FORCE_DEFAULT_PRI, &flags);
3131 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003132
Michal Schmidt7e6b4d42015-04-28 11:34:22 +02003133 if (fp->mode != TPA_MODE_DISABLED) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003134 __set_bit(BNX2X_Q_FLG_TPA, &flags);
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00003135 __set_bit(BNX2X_Q_FLG_TPA_IPV6, &flags);
Dmitry Kravkov621b4d62012-02-20 09:59:08 +00003136 if (fp->mode == TPA_MODE_GRO)
3137 __set_bit(BNX2X_Q_FLG_TPA_GRO, &flags);
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00003138 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003139
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003140 if (leading) {
3141 __set_bit(BNX2X_Q_FLG_LEADING_RSS, &flags);
3142 __set_bit(BNX2X_Q_FLG_MCAST, &flags);
3143 }
3144
3145 /* Always set HW VLAN stripping */
3146 __set_bit(BNX2X_Q_FLG_VLAN, &flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003147
Barak Witkowskia3348722012-04-23 03:04:46 +00003148 /* configure silent vlan removal */
3149 if (IS_MF_AFEX(bp))
3150 __set_bit(BNX2X_Q_FLG_SILENT_VLAN_REM, &flags);
3151
Ariel Elior6383c0b2011-07-14 08:31:57 +00003152 return flags | bnx2x_get_common_flags(bp, fp, true);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003153}
3154
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003155static void bnx2x_pf_q_prep_general(struct bnx2x *bp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00003156 struct bnx2x_fastpath *fp, struct bnx2x_general_setup_params *gen_init,
3157 u8 cos)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003158{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003159 gen_init->stat_id = bnx2x_stats_id(fp);
3160 gen_init->spcl_id = fp->cl_id;
3161
3162 /* Always use mini-jumbo MTU for FCoE L2 ring */
3163 if (IS_FCOE_FP(fp))
3164 gen_init->mtu = BNX2X_FCOE_MINI_JUMBO_MTU;
3165 else
3166 gen_init->mtu = bp->dev->mtu;
Ariel Elior6383c0b2011-07-14 08:31:57 +00003167
3168 gen_init->cos = cos;
Yuval Mintz02dc4022014-12-04 12:52:06 +02003169
3170 gen_init->fp_hsi = ETH_FP_HSI_VERSION;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003171}
3172
3173static void bnx2x_pf_rx_q_prep(struct bnx2x *bp,
3174 struct bnx2x_fastpath *fp, struct rxq_pause_params *pause,
3175 struct bnx2x_rxq_setup_params *rxq_init)
3176{
3177 u8 max_sge = 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003178 u16 sge_sz = 0;
3179 u16 tpa_agg_size = 0;
3180
Michal Schmidt7e6b4d42015-04-28 11:34:22 +02003181 if (fp->mode != TPA_MODE_DISABLED) {
David S. Miller8decf862011-09-22 03:23:13 -04003182 pause->sge_th_lo = SGE_TH_LO(bp);
3183 pause->sge_th_hi = SGE_TH_HI(bp);
3184
3185 /* validate SGE ring has enough to cross high threshold */
3186 WARN_ON(bp->dropless_fc &&
3187 pause->sge_th_hi + FW_PREFETCH_CNT >
3188 MAX_RX_SGE_CNT * NUM_RX_SGE_PAGES);
3189
Yuval Mintz924d75a2013-01-23 03:21:44 +00003190 tpa_agg_size = TPA_AGG_SIZE;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003191 max_sge = SGE_PAGE_ALIGN(bp->dev->mtu) >>
3192 SGE_PAGE_SHIFT;
3193 max_sge = ((max_sge + PAGES_PER_SGE - 1) &
3194 (~(PAGES_PER_SGE-1))) >> PAGES_PER_SGE_SHIFT;
Yuval Mintz924d75a2013-01-23 03:21:44 +00003195 sge_sz = (u16)min_t(u32, SGE_PAGES, 0xffff);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003196 }
3197
3198 /* pause - not for e1 */
3199 if (!CHIP_IS_E1(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04003200 pause->bd_th_lo = BD_TH_LO(bp);
3201 pause->bd_th_hi = BD_TH_HI(bp);
3202
3203 pause->rcq_th_lo = RCQ_TH_LO(bp);
3204 pause->rcq_th_hi = RCQ_TH_HI(bp);
3205 /*
3206 * validate that rings have enough entries to cross
3207 * high thresholds
3208 */
3209 WARN_ON(bp->dropless_fc &&
3210 pause->bd_th_hi + FW_PREFETCH_CNT >
3211 bp->rx_ring_size);
3212 WARN_ON(bp->dropless_fc &&
3213 pause->rcq_th_hi + FW_PREFETCH_CNT >
3214 NUM_RCQ_RINGS * MAX_RCQ_DESC_CNT);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003215
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003216 pause->pri_map = 1;
3217 }
3218
3219 /* rxq setup */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003220 rxq_init->dscr_map = fp->rx_desc_mapping;
3221 rxq_init->sge_map = fp->rx_sge_mapping;
3222 rxq_init->rcq_map = fp->rx_comp_mapping;
3223 rxq_init->rcq_np_map = fp->rx_comp_mapping + BCM_PAGE_SIZE;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08003224
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003225 /* This should be a maximum number of data bytes that may be
3226 * placed on the BD (not including paddings).
3227 */
Eric Dumazete52fcb22011-11-14 06:05:34 +00003228 rxq_init->buf_sz = fp->rx_buf_size - BNX2X_FW_RX_ALIGN_START -
Yuval Mintz3cdeec22013-06-02 00:06:19 +00003229 BNX2X_FW_RX_ALIGN_END - IP_HEADER_ALIGNMENT_PADDING;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08003230
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003231 rxq_init->cl_qzone_id = fp->cl_qzone_id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003232 rxq_init->tpa_agg_sz = tpa_agg_size;
3233 rxq_init->sge_buf_sz = sge_sz;
3234 rxq_init->max_sges_pkt = max_sge;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003235 rxq_init->rss_engine_id = BP_FUNC(bp);
Yuval Mintz259afa12012-03-12 08:53:10 +00003236 rxq_init->mcast_engine_id = BP_FUNC(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003237
3238 /* Maximum number or simultaneous TPA aggregation for this Queue.
3239 *
Yuval Mintz2de67432013-01-23 03:21:43 +00003240 * For PF Clients it should be the maximum available number.
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003241 * VF driver(s) may want to define it to a smaller value.
3242 */
David S. Miller8decf862011-09-22 03:23:13 -04003243 rxq_init->max_tpa_queues = MAX_AGG_QS(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003244
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003245 rxq_init->cache_line_log = BNX2X_RX_ALIGN_SHIFT;
3246 rxq_init->fw_sb_id = fp->fw_sb_id;
3247
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003248 if (IS_FCOE_FP(fp))
3249 rxq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS;
3250 else
Ariel Elior6383c0b2011-07-14 08:31:57 +00003251 rxq_init->sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
Barak Witkowskia3348722012-04-23 03:04:46 +00003252 /* configure silent vlan removal
3253 * if multi function mode is afex, then mask default vlan
3254 */
3255 if (IS_MF_AFEX(bp)) {
3256 rxq_init->silent_removal_value = bp->afex_def_vlan_tag;
3257 rxq_init->silent_removal_mask = VLAN_VID_MASK;
3258 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003259}
3260
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003261static void bnx2x_pf_tx_q_prep(struct bnx2x *bp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00003262 struct bnx2x_fastpath *fp, struct bnx2x_txq_setup_params *txq_init,
3263 u8 cos)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003264{
Merav Sicron65565882012-06-19 07:48:26 +00003265 txq_init->dscr_map = fp->txdata_ptr[cos]->tx_desc_mapping;
Ariel Elior6383c0b2011-07-14 08:31:57 +00003266 txq_init->sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS + cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003267 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_NW;
3268 txq_init->fw_sb_id = fp->fw_sb_id;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003269
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003270 /*
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003271 * set the tss leading client id for TX classification ==
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003272 * leading RSS client id
3273 */
3274 txq_init->tss_leading_cl_id = bnx2x_fp(bp, 0, cl_id);
3275
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003276 if (IS_FCOE_FP(fp)) {
3277 txq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS;
3278 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_FCOE;
3279 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003280}
3281
stephen hemminger8d962862010-10-21 07:50:56 +00003282static void bnx2x_pf_init(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003283{
3284 struct bnx2x_func_init_params func_init = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003285 struct event_ring_data eq_data = { {0} };
3286 u16 flags;
3287
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003288 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003289 /* reset IGU PF statistics: MSIX + ATTN */
3290 /* PF */
3291 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
3292 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
3293 (CHIP_MODE_IS_4_PORT(bp) ?
3294 BP_FUNC(bp) : BP_VN(bp))*4, 0);
3295 /* ATTN */
3296 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
3297 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
3298 BNX2X_IGU_STAS_MSG_PF_CNT*4 +
3299 (CHIP_MODE_IS_4_PORT(bp) ?
3300 BP_FUNC(bp) : BP_VN(bp))*4, 0);
3301 }
3302
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003303 /* function setup flags */
3304 flags = (FUNC_FLG_STATS | FUNC_FLG_LEADING | FUNC_FLG_SPQ);
3305
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003306 /* This flag is relevant for E1x only.
3307 * E2 doesn't have a TPA configuration in a function level.
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003308 */
Michal Schmidtf8dcb5e2015-04-28 11:34:23 +02003309 flags |= (bp->dev->features & NETIF_F_LRO) ? FUNC_FLG_TPA : 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003310
3311 func_init.func_flgs = flags;
3312 func_init.pf_id = BP_FUNC(bp);
3313 func_init.func_id = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003314 func_init.spq_map = bp->spq_mapping;
3315 func_init.spq_prod = bp->spq_prod_idx;
3316
3317 bnx2x_func_init(bp, &func_init);
3318
3319 memset(&(bp->cmng), 0, sizeof(struct cmng_struct_per_port));
3320
3321 /*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003322 * Congestion management values depend on the link rate
3323 * There is no active link so initial link rate is set to 10 Gbps.
3324 * When the link comes up The congestion management values are
3325 * re-calculated according to the actual link rate.
3326 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003327 bp->link_vars.line_speed = SPEED_10000;
3328 bnx2x_cmng_fns_init(bp, true, bnx2x_get_cmng_fns_mode(bp));
3329
3330 /* Only the PMF sets the HW */
3331 if (bp->port.pmf)
3332 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
3333
Yuval Mintz86564c32013-01-23 03:21:50 +00003334 /* init Event Queue - PCI bus guarantees correct endianity*/
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003335 eq_data.base_addr.hi = U64_HI(bp->eq_mapping);
3336 eq_data.base_addr.lo = U64_LO(bp->eq_mapping);
3337 eq_data.producer = bp->eq_prod;
3338 eq_data.index_id = HC_SP_INDEX_EQ_CONS;
3339 eq_data.sb_id = DEF_SB_ID;
3340 storm_memset_eq_data(bp, &eq_data, BP_FUNC(bp));
3341}
3342
Eilon Greenstein2691d512009-08-12 08:22:08 +00003343static void bnx2x_e1h_disable(struct bnx2x *bp)
3344{
3345 int port = BP_PORT(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003346
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003347 bnx2x_tx_disable(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003348
3349 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003350}
3351
3352static void bnx2x_e1h_enable(struct bnx2x *bp)
3353{
3354 int port = BP_PORT(bp);
3355
Yuval Mintz76096472014-09-17 16:24:37 +03003356 if (!(IS_MF_UFP(bp) && BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp)))
3357 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port * 8, 1);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003358
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003359 /* Tx queue should be only re-enabled */
Eilon Greenstein2691d512009-08-12 08:22:08 +00003360 netif_tx_wake_all_queues(bp->dev);
3361
Eilon Greenstein061bc702009-10-15 00:18:47 -07003362 /*
3363 * Should not call netif_carrier_on since it will be called if the link
3364 * is up when checking for link state
3365 */
Eilon Greenstein2691d512009-08-12 08:22:08 +00003366}
3367
Barak Witkowski1d187b32011-12-05 22:41:50 +00003368#define DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED 3
3369
3370static void bnx2x_drv_info_ether_stat(struct bnx2x *bp)
3371{
3372 struct eth_stats_info *ether_stat =
3373 &bp->slowpath->drv_info_to_mcp.ether_stat;
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003374 struct bnx2x_vlan_mac_obj *mac_obj =
3375 &bp->sp_objs->mac_obj;
3376 int i;
Barak Witkowski1d187b32011-12-05 22:41:50 +00003377
Dan Carpenter786fdf02012-10-02 01:47:46 +00003378 strlcpy(ether_stat->version, DRV_MODULE_VERSION,
3379 ETH_STAT_INFO_VERSION_LEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003380
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003381 /* get DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED macs, placing them in the
3382 * mac_local field in ether_stat struct. The base address is offset by 2
3383 * bytes to account for the field being 8 bytes but a mac address is
3384 * only 6 bytes. Likewise, the stride for the get_n_elements function is
3385 * 2 bytes to compensate from the 6 bytes of a mac to the 8 bytes
3386 * allocated by the ether_stat struct, so the macs will land in their
3387 * proper positions.
3388 */
3389 for (i = 0; i < DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED; i++)
3390 memset(ether_stat->mac_local + i, 0,
3391 sizeof(ether_stat->mac_local[0]));
3392 mac_obj->get_n_elements(bp, &bp->sp_objs[0].mac_obj,
3393 DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED,
3394 ether_stat->mac_local + MAC_PAD, MAC_PAD,
3395 ETH_ALEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003396 ether_stat->mtu_size = bp->dev->mtu;
Barak Witkowski1d187b32011-12-05 22:41:50 +00003397 if (bp->dev->features & NETIF_F_RXCSUM)
3398 ether_stat->feature_flags |= FEATURE_ETH_CHKSUM_OFFLOAD_MASK;
3399 if (bp->dev->features & NETIF_F_TSO)
3400 ether_stat->feature_flags |= FEATURE_ETH_LSO_MASK;
3401 ether_stat->feature_flags |= bp->common.boot_mode;
3402
3403 ether_stat->promiscuous_mode = (bp->dev->flags & IFF_PROMISC) ? 1 : 0;
3404
3405 ether_stat->txq_size = bp->tx_ring_size;
3406 ether_stat->rxq_size = bp->rx_ring_size;
Yuval Mintz0c757de2013-12-26 09:57:11 +02003407
David S. Millerfcf93a02013-12-26 18:33:10 -05003408#ifdef CONFIG_BNX2X_SRIOV
Yuval Mintz0c757de2013-12-26 09:57:11 +02003409 ether_stat->vf_cnt = IS_SRIOV(bp) ? bp->vfdb->sriov.nr_virtfn : 0;
David S. Millerfcf93a02013-12-26 18:33:10 -05003410#endif
Barak Witkowski1d187b32011-12-05 22:41:50 +00003411}
3412
3413static void bnx2x_drv_info_fcoe_stat(struct bnx2x *bp)
3414{
3415 struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
3416 struct fcoe_stats_info *fcoe_stat =
3417 &bp->slowpath->drv_info_to_mcp.fcoe_stat;
3418
Merav Sicron55c11942012-11-07 00:45:48 +00003419 if (!CNIC_LOADED(bp))
3420 return;
3421
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003422 memcpy(fcoe_stat->mac_local + MAC_PAD, bp->fip_mac, ETH_ALEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003423
3424 fcoe_stat->qos_priority =
3425 app->traffic_type_priority[LLFC_TRAFFIC_TYPE_FCOE];
3426
3427 /* insert FCoE stats from ramrod response */
3428 if (!NO_FCOE(bp)) {
3429 struct tstorm_per_queue_stats *fcoe_q_tstorm_stats =
Merav Sicron65565882012-06-19 07:48:26 +00003430 &bp->fw_stats_data->queue_stats[FCOE_IDX(bp)].
Barak Witkowski1d187b32011-12-05 22:41:50 +00003431 tstorm_queue_statistics;
3432
3433 struct xstorm_per_queue_stats *fcoe_q_xstorm_stats =
Merav Sicron65565882012-06-19 07:48:26 +00003434 &bp->fw_stats_data->queue_stats[FCOE_IDX(bp)].
Barak Witkowski1d187b32011-12-05 22:41:50 +00003435 xstorm_queue_statistics;
3436
3437 struct fcoe_statistics_params *fw_fcoe_stat =
3438 &bp->fw_stats_data->fcoe;
3439
Yuval Mintz86564c32013-01-23 03:21:50 +00003440 ADD_64_LE(fcoe_stat->rx_bytes_hi, LE32_0,
3441 fcoe_stat->rx_bytes_lo,
3442 fw_fcoe_stat->rx_stat0.fcoe_rx_byte_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003443
Yuval Mintz86564c32013-01-23 03:21:50 +00003444 ADD_64_LE(fcoe_stat->rx_bytes_hi,
3445 fcoe_q_tstorm_stats->rcv_ucast_bytes.hi,
3446 fcoe_stat->rx_bytes_lo,
3447 fcoe_q_tstorm_stats->rcv_ucast_bytes.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003448
Yuval Mintz86564c32013-01-23 03:21:50 +00003449 ADD_64_LE(fcoe_stat->rx_bytes_hi,
3450 fcoe_q_tstorm_stats->rcv_bcast_bytes.hi,
3451 fcoe_stat->rx_bytes_lo,
3452 fcoe_q_tstorm_stats->rcv_bcast_bytes.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003453
Yuval Mintz86564c32013-01-23 03:21:50 +00003454 ADD_64_LE(fcoe_stat->rx_bytes_hi,
3455 fcoe_q_tstorm_stats->rcv_mcast_bytes.hi,
3456 fcoe_stat->rx_bytes_lo,
3457 fcoe_q_tstorm_stats->rcv_mcast_bytes.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003458
Yuval Mintz86564c32013-01-23 03:21:50 +00003459 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3460 fcoe_stat->rx_frames_lo,
3461 fw_fcoe_stat->rx_stat0.fcoe_rx_pkt_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003462
Yuval Mintz86564c32013-01-23 03:21:50 +00003463 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3464 fcoe_stat->rx_frames_lo,
3465 fcoe_q_tstorm_stats->rcv_ucast_pkts);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003466
Yuval Mintz86564c32013-01-23 03:21:50 +00003467 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3468 fcoe_stat->rx_frames_lo,
3469 fcoe_q_tstorm_stats->rcv_bcast_pkts);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003470
Yuval Mintz86564c32013-01-23 03:21:50 +00003471 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3472 fcoe_stat->rx_frames_lo,
3473 fcoe_q_tstorm_stats->rcv_mcast_pkts);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003474
Yuval Mintz86564c32013-01-23 03:21:50 +00003475 ADD_64_LE(fcoe_stat->tx_bytes_hi, LE32_0,
3476 fcoe_stat->tx_bytes_lo,
3477 fw_fcoe_stat->tx_stat.fcoe_tx_byte_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003478
Yuval Mintz86564c32013-01-23 03:21:50 +00003479 ADD_64_LE(fcoe_stat->tx_bytes_hi,
3480 fcoe_q_xstorm_stats->ucast_bytes_sent.hi,
3481 fcoe_stat->tx_bytes_lo,
3482 fcoe_q_xstorm_stats->ucast_bytes_sent.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003483
Yuval Mintz86564c32013-01-23 03:21:50 +00003484 ADD_64_LE(fcoe_stat->tx_bytes_hi,
3485 fcoe_q_xstorm_stats->bcast_bytes_sent.hi,
3486 fcoe_stat->tx_bytes_lo,
3487 fcoe_q_xstorm_stats->bcast_bytes_sent.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003488
Yuval Mintz86564c32013-01-23 03:21:50 +00003489 ADD_64_LE(fcoe_stat->tx_bytes_hi,
3490 fcoe_q_xstorm_stats->mcast_bytes_sent.hi,
3491 fcoe_stat->tx_bytes_lo,
3492 fcoe_q_xstorm_stats->mcast_bytes_sent.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003493
Yuval Mintz86564c32013-01-23 03:21:50 +00003494 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3495 fcoe_stat->tx_frames_lo,
3496 fw_fcoe_stat->tx_stat.fcoe_tx_pkt_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003497
Yuval Mintz86564c32013-01-23 03:21:50 +00003498 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3499 fcoe_stat->tx_frames_lo,
3500 fcoe_q_xstorm_stats->ucast_pkts_sent);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003501
Yuval Mintz86564c32013-01-23 03:21:50 +00003502 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3503 fcoe_stat->tx_frames_lo,
3504 fcoe_q_xstorm_stats->bcast_pkts_sent);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003505
Yuval Mintz86564c32013-01-23 03:21:50 +00003506 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3507 fcoe_stat->tx_frames_lo,
3508 fcoe_q_xstorm_stats->mcast_pkts_sent);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003509 }
3510
Barak Witkowski1d187b32011-12-05 22:41:50 +00003511 /* ask L5 driver to add data to the struct */
3512 bnx2x_cnic_notify(bp, CNIC_CTL_FCOE_STATS_GET_CMD);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003513}
3514
3515static void bnx2x_drv_info_iscsi_stat(struct bnx2x *bp)
3516{
3517 struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
3518 struct iscsi_stats_info *iscsi_stat =
3519 &bp->slowpath->drv_info_to_mcp.iscsi_stat;
3520
Merav Sicron55c11942012-11-07 00:45:48 +00003521 if (!CNIC_LOADED(bp))
3522 return;
3523
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003524 memcpy(iscsi_stat->mac_local + MAC_PAD, bp->cnic_eth_dev.iscsi_mac,
3525 ETH_ALEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003526
3527 iscsi_stat->qos_priority =
3528 app->traffic_type_priority[LLFC_TRAFFIC_TYPE_ISCSI];
3529
Barak Witkowski1d187b32011-12-05 22:41:50 +00003530 /* ask L5 driver to add data to the struct */
3531 bnx2x_cnic_notify(bp, CNIC_CTL_ISCSI_STATS_GET_CMD);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003532}
3533
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003534/* called due to MCP event (on pmf):
3535 * reread new bandwidth configuration
3536 * configure FW
3537 * notify others function about the change
3538 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003539static void bnx2x_config_mf_bw(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003540{
3541 if (bp->link_vars.link_up) {
3542 bnx2x_cmng_fns_init(bp, true, CMNG_FNS_MINMAX);
3543 bnx2x_link_sync_notify(bp);
3544 }
3545 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
3546}
3547
Eric Dumazet1191cb82012-04-27 21:39:21 +00003548static void bnx2x_set_mf_bw(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003549{
3550 bnx2x_config_mf_bw(bp);
3551 bnx2x_fw_command(bp, DRV_MSG_CODE_SET_MF_BW_ACK, 0);
3552}
3553
Yuval Mintzc8c60d82012-06-06 17:13:07 +00003554static void bnx2x_handle_eee_event(struct bnx2x *bp)
3555{
3556 DP(BNX2X_MSG_MCP, "EEE - LLDP event\n");
3557 bnx2x_fw_command(bp, DRV_MSG_CODE_EEE_RESULTS_ACK, 0);
3558}
3559
Yuval Mintz42f82772014-03-23 18:12:23 +02003560#define BNX2X_UPDATE_DRV_INFO_IND_LENGTH (20)
3561#define BNX2X_UPDATE_DRV_INFO_IND_COUNT (25)
3562
Barak Witkowski1d187b32011-12-05 22:41:50 +00003563static void bnx2x_handle_drv_info_req(struct bnx2x *bp)
3564{
3565 enum drv_info_opcode op_code;
3566 u32 drv_info_ctl = SHMEM2_RD(bp, drv_info_control);
Yuval Mintz42f82772014-03-23 18:12:23 +02003567 bool release = false;
3568 int wait;
Barak Witkowski1d187b32011-12-05 22:41:50 +00003569
3570 /* if drv_info version supported by MFW doesn't match - send NACK */
3571 if ((drv_info_ctl & DRV_INFO_CONTROL_VER_MASK) != DRV_INFO_CUR_VER) {
3572 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
3573 return;
3574 }
3575
3576 op_code = (drv_info_ctl & DRV_INFO_CONTROL_OP_CODE_MASK) >>
3577 DRV_INFO_CONTROL_OP_CODE_SHIFT;
3578
Yuval Mintz42f82772014-03-23 18:12:23 +02003579 /* Must prevent other flows from accessing drv_info_to_mcp */
3580 mutex_lock(&bp->drv_info_mutex);
3581
Barak Witkowski1d187b32011-12-05 22:41:50 +00003582 memset(&bp->slowpath->drv_info_to_mcp, 0,
3583 sizeof(union drv_info_to_mcp));
3584
3585 switch (op_code) {
3586 case ETH_STATS_OPCODE:
3587 bnx2x_drv_info_ether_stat(bp);
3588 break;
3589 case FCOE_STATS_OPCODE:
3590 bnx2x_drv_info_fcoe_stat(bp);
3591 break;
3592 case ISCSI_STATS_OPCODE:
3593 bnx2x_drv_info_iscsi_stat(bp);
3594 break;
3595 default:
3596 /* if op code isn't supported - send NACK */
3597 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
Yuval Mintz42f82772014-03-23 18:12:23 +02003598 goto out;
Barak Witkowski1d187b32011-12-05 22:41:50 +00003599 }
3600
3601 /* if we got drv_info attn from MFW then these fields are defined in
3602 * shmem2 for sure
3603 */
3604 SHMEM2_WR(bp, drv_info_host_addr_lo,
3605 U64_LO(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
3606 SHMEM2_WR(bp, drv_info_host_addr_hi,
3607 U64_HI(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
3608
3609 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_ACK, 0);
Yuval Mintz42f82772014-03-23 18:12:23 +02003610
3611 /* Since possible management wants both this and get_driver_version
3612 * need to wait until management notifies us it finished utilizing
3613 * the buffer.
3614 */
3615 if (!SHMEM2_HAS(bp, mfw_drv_indication)) {
3616 DP(BNX2X_MSG_MCP, "Management does not support indication\n");
3617 } else if (!bp->drv_info_mng_owner) {
3618 u32 bit = MFW_DRV_IND_READ_DONE_OFFSET((BP_ABS_FUNC(bp) >> 1));
3619
3620 for (wait = 0; wait < BNX2X_UPDATE_DRV_INFO_IND_COUNT; wait++) {
3621 u32 indication = SHMEM2_RD(bp, mfw_drv_indication);
3622
3623 /* Management is done; need to clear indication */
3624 if (indication & bit) {
3625 SHMEM2_WR(bp, mfw_drv_indication,
3626 indication & ~bit);
3627 release = true;
3628 break;
3629 }
3630
3631 msleep(BNX2X_UPDATE_DRV_INFO_IND_LENGTH);
3632 }
3633 }
3634 if (!release) {
3635 DP(BNX2X_MSG_MCP, "Management did not release indication\n");
3636 bp->drv_info_mng_owner = true;
3637 }
3638
3639out:
3640 mutex_unlock(&bp->drv_info_mutex);
3641}
3642
3643static u32 bnx2x_update_mng_version_utility(u8 *version, bool bnx2x_format)
3644{
3645 u8 vals[4];
3646 int i = 0;
3647
3648 if (bnx2x_format) {
3649 i = sscanf(version, "1.%c%hhd.%hhd.%hhd",
3650 &vals[0], &vals[1], &vals[2], &vals[3]);
3651 if (i > 0)
3652 vals[0] -= '0';
3653 } else {
3654 i = sscanf(version, "%hhd.%hhd.%hhd.%hhd",
3655 &vals[0], &vals[1], &vals[2], &vals[3]);
3656 }
3657
3658 while (i < 4)
3659 vals[i++] = 0;
3660
3661 return (vals[0] << 24) | (vals[1] << 16) | (vals[2] << 8) | vals[3];
3662}
3663
3664void bnx2x_update_mng_version(struct bnx2x *bp)
3665{
3666 u32 iscsiver = DRV_VER_NOT_LOADED;
3667 u32 fcoever = DRV_VER_NOT_LOADED;
3668 u32 ethver = DRV_VER_NOT_LOADED;
3669 int idx = BP_FW_MB_IDX(bp);
3670 u8 *version;
3671
3672 if (!SHMEM2_HAS(bp, func_os_drv_ver))
3673 return;
3674
3675 mutex_lock(&bp->drv_info_mutex);
3676 /* Must not proceed when `bnx2x_handle_drv_info_req' is feasible */
3677 if (bp->drv_info_mng_owner)
3678 goto out;
3679
3680 if (bp->state != BNX2X_STATE_OPEN)
3681 goto out;
3682
3683 /* Parse ethernet driver version */
3684 ethver = bnx2x_update_mng_version_utility(DRV_MODULE_VERSION, true);
3685 if (!CNIC_LOADED(bp))
3686 goto out;
3687
3688 /* Try getting storage driver version via cnic */
3689 memset(&bp->slowpath->drv_info_to_mcp, 0,
3690 sizeof(union drv_info_to_mcp));
3691 bnx2x_drv_info_iscsi_stat(bp);
3692 version = bp->slowpath->drv_info_to_mcp.iscsi_stat.version;
3693 iscsiver = bnx2x_update_mng_version_utility(version, false);
3694
3695 memset(&bp->slowpath->drv_info_to_mcp, 0,
3696 sizeof(union drv_info_to_mcp));
3697 bnx2x_drv_info_fcoe_stat(bp);
3698 version = bp->slowpath->drv_info_to_mcp.fcoe_stat.version;
3699 fcoever = bnx2x_update_mng_version_utility(version, false);
3700
3701out:
3702 SHMEM2_WR(bp, func_os_drv_ver[idx].versions[DRV_PERS_ETHERNET], ethver);
3703 SHMEM2_WR(bp, func_os_drv_ver[idx].versions[DRV_PERS_ISCSI], iscsiver);
3704 SHMEM2_WR(bp, func_os_drv_ver[idx].versions[DRV_PERS_FCOE], fcoever);
3705
3706 mutex_unlock(&bp->drv_info_mutex);
3707
3708 DP(BNX2X_MSG_MCP, "Setting driver version: ETH [%08x] iSCSI [%08x] FCoE [%08x]\n",
3709 ethver, iscsiver, fcoever);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003710}
3711
Yuval Mintz76096472014-09-17 16:24:37 +03003712static void bnx2x_oem_event(struct bnx2x *bp, u32 event)
Eilon Greenstein2691d512009-08-12 08:22:08 +00003713{
Yuval Mintz76096472014-09-17 16:24:37 +03003714 u32 cmd_ok, cmd_fail;
Eilon Greenstein2691d512009-08-12 08:22:08 +00003715
Yuval Mintz76096472014-09-17 16:24:37 +03003716 /* sanity */
3717 if (event & DRV_STATUS_DCC_EVENT_MASK &&
3718 event & DRV_STATUS_OEM_EVENT_MASK) {
3719 BNX2X_ERR("Received simultaneous events %08x\n", event);
3720 return;
3721 }
Eilon Greenstein2691d512009-08-12 08:22:08 +00003722
Yuval Mintz76096472014-09-17 16:24:37 +03003723 if (event & DRV_STATUS_DCC_EVENT_MASK) {
3724 cmd_fail = DRV_MSG_CODE_DCC_FAILURE;
3725 cmd_ok = DRV_MSG_CODE_DCC_OK;
3726 } else /* if (event & DRV_STATUS_OEM_EVENT_MASK) */ {
3727 cmd_fail = DRV_MSG_CODE_OEM_FAILURE;
3728 cmd_ok = DRV_MSG_CODE_OEM_OK;
3729 }
3730
3731 DP(BNX2X_MSG_MCP, "oem_event 0x%x\n", event);
3732
3733 if (event & (DRV_STATUS_DCC_DISABLE_ENABLE_PF |
3734 DRV_STATUS_OEM_DISABLE_ENABLE_PF)) {
3735 /* This is the only place besides the function initialization
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003736 * where the bp->flags can change so it is done without any
3737 * locks
3738 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003739 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
Merav Sicron51c1a582012-03-18 10:33:38 +00003740 DP(BNX2X_MSG_MCP, "mf_cfg function disabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003741 bp->flags |= MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00003742
3743 bnx2x_e1h_disable(bp);
3744 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00003745 DP(BNX2X_MSG_MCP, "mf_cfg function enabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003746 bp->flags &= ~MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00003747
3748 bnx2x_e1h_enable(bp);
3749 }
Yuval Mintz76096472014-09-17 16:24:37 +03003750 event &= ~(DRV_STATUS_DCC_DISABLE_ENABLE_PF |
3751 DRV_STATUS_OEM_DISABLE_ENABLE_PF);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003752 }
Yuval Mintz76096472014-09-17 16:24:37 +03003753
3754 if (event & (DRV_STATUS_DCC_BANDWIDTH_ALLOCATION |
3755 DRV_STATUS_OEM_BANDWIDTH_ALLOCATION)) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003756 bnx2x_config_mf_bw(bp);
Yuval Mintz76096472014-09-17 16:24:37 +03003757 event &= ~(DRV_STATUS_DCC_BANDWIDTH_ALLOCATION |
3758 DRV_STATUS_OEM_BANDWIDTH_ALLOCATION);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003759 }
3760
3761 /* Report results to MCP */
Yuval Mintz76096472014-09-17 16:24:37 +03003762 if (event)
3763 bnx2x_fw_command(bp, cmd_fail, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003764 else
Yuval Mintz76096472014-09-17 16:24:37 +03003765 bnx2x_fw_command(bp, cmd_ok, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003766}
3767
Michael Chan289129022009-10-10 13:46:53 +00003768/* must be called under the spq lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003769static struct eth_spe *bnx2x_sp_get_next(struct bnx2x *bp)
Michael Chan289129022009-10-10 13:46:53 +00003770{
3771 struct eth_spe *next_spe = bp->spq_prod_bd;
3772
3773 if (bp->spq_prod_bd == bp->spq_last_bd) {
3774 bp->spq_prod_bd = bp->spq;
3775 bp->spq_prod_idx = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +00003776 DP(BNX2X_MSG_SP, "end of spq\n");
Michael Chan289129022009-10-10 13:46:53 +00003777 } else {
3778 bp->spq_prod_bd++;
3779 bp->spq_prod_idx++;
3780 }
3781 return next_spe;
3782}
3783
3784/* must be called under the spq lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003785static void bnx2x_sp_prod_update(struct bnx2x *bp)
Michael Chan289129022009-10-10 13:46:53 +00003786{
3787 int func = BP_FUNC(bp);
3788
Vladislav Zolotarov53e51e22011-07-19 01:45:02 +00003789 /*
3790 * Make sure that BD data is updated before writing the producer:
3791 * BD data is written to the memory, the producer is read from the
3792 * memory, thus we need a full memory barrier to ensure the ordering.
3793 */
3794 mb();
Michael Chan289129022009-10-10 13:46:53 +00003795
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003796 REG_WR16(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_PROD_OFFSET(func),
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00003797 bp->spq_prod_idx);
Michael Chan289129022009-10-10 13:46:53 +00003798 mmiowb();
3799}
3800
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003801/**
3802 * bnx2x_is_contextless_ramrod - check if the current command ends on EQ
3803 *
3804 * @cmd: command to check
3805 * @cmd_type: command type
3806 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003807static bool bnx2x_is_contextless_ramrod(int cmd, int cmd_type)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003808{
3809 if ((cmd_type == NONE_CONNECTION_TYPE) ||
Ariel Elior6383c0b2011-07-14 08:31:57 +00003810 (cmd == RAMROD_CMD_ID_ETH_FORWARD_SETUP) ||
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003811 (cmd == RAMROD_CMD_ID_ETH_CLASSIFICATION_RULES) ||
3812 (cmd == RAMROD_CMD_ID_ETH_FILTER_RULES) ||
3813 (cmd == RAMROD_CMD_ID_ETH_MULTICAST_RULES) ||
3814 (cmd == RAMROD_CMD_ID_ETH_SET_MAC) ||
3815 (cmd == RAMROD_CMD_ID_ETH_RSS_UPDATE))
3816 return true;
3817 else
3818 return false;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003819}
3820
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003821/**
3822 * bnx2x_sp_post - place a single command on an SP ring
3823 *
3824 * @bp: driver handle
3825 * @command: command to place (e.g. SETUP, FILTER_RULES, etc.)
3826 * @cid: SW CID the command is related to
3827 * @data_hi: command private data address (high 32 bits)
3828 * @data_lo: command private data address (low 32 bits)
3829 * @cmd_type: command type (e.g. NONE, ETH)
3830 *
3831 * SP data is handled as if it's always an address pair, thus data fields are
3832 * not swapped to little endian in upper functions. Instead this function swaps
3833 * data as if it's two u32 fields.
3834 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00003835int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003836 u32 data_hi, u32 data_lo, int cmd_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003837{
Michael Chan289129022009-10-10 13:46:53 +00003838 struct eth_spe *spe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003839 u16 type;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003840 bool common = bnx2x_is_contextless_ramrod(command, cmd_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003841
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003842#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00003843 if (unlikely(bp->panic)) {
3844 BNX2X_ERR("Can't post SP when there is panic\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003845 return -EIO;
Merav Sicron51c1a582012-03-18 10:33:38 +00003846 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003847#endif
3848
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003849 spin_lock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003850
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003851 if (common) {
3852 if (!atomic_read(&bp->eq_spq_left)) {
3853 BNX2X_ERR("BUG! EQ ring full!\n");
3854 spin_unlock_bh(&bp->spq_lock);
3855 bnx2x_panic();
3856 return -EBUSY;
3857 }
3858 } else if (!atomic_read(&bp->cq_spq_left)) {
3859 BNX2X_ERR("BUG! SPQ ring full!\n");
3860 spin_unlock_bh(&bp->spq_lock);
3861 bnx2x_panic();
3862 return -EBUSY;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003863 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08003864
Michael Chan289129022009-10-10 13:46:53 +00003865 spe = bnx2x_sp_get_next(bp);
3866
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003867 /* CID needs port number to be encoded int it */
Michael Chan289129022009-10-10 13:46:53 +00003868 spe->hdr.conn_and_cmd_data =
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003869 cpu_to_le32((command << SPE_HDR_CMD_ID_SHIFT) |
3870 HW_CID(bp, cid));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003871
Michal Kalderon14a94eb2014-02-12 18:19:53 +02003872 /* In some cases, type may already contain the func-id
3873 * mainly in SRIOV related use cases, so we add it here only
3874 * if it's not already set.
3875 */
3876 if (!(cmd_type & SPE_HDR_FUNCTION_ID)) {
3877 type = (cmd_type << SPE_HDR_CONN_TYPE_SHIFT) &
3878 SPE_HDR_CONN_TYPE;
3879 type |= ((BP_FUNC(bp) << SPE_HDR_FUNCTION_ID_SHIFT) &
3880 SPE_HDR_FUNCTION_ID);
3881 } else {
3882 type = cmd_type;
3883 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003884
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003885 spe->hdr.type = cpu_to_le16(type);
3886
3887 spe->data.update_data_addr.hi = cpu_to_le32(data_hi);
3888 spe->data.update_data_addr.lo = cpu_to_le32(data_lo);
3889
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003890 /*
3891 * It's ok if the actual decrement is issued towards the memory
3892 * somewhere between the spin_lock and spin_unlock. Thus no
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003893 * more explicit memory barrier is needed.
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003894 */
3895 if (common)
3896 atomic_dec(&bp->eq_spq_left);
3897 else
3898 atomic_dec(&bp->cq_spq_left);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003899
Merav Sicron51c1a582012-03-18 10:33:38 +00003900 DP(BNX2X_MSG_SP,
3901 "SPQE[%x] (%x:%x) (cmd, common?) (%d,%d) hw_cid %x data (%x:%x) type(0x%x) left (CQ, EQ) (%x,%x)\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003902 bp->spq_prod_idx, (u32)U64_HI(bp->spq_mapping),
3903 (u32)(U64_LO(bp->spq_mapping) +
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003904 (void *)bp->spq_prod_bd - (void *)bp->spq), command, common,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003905 HW_CID(bp, cid), data_hi, data_lo, type,
3906 atomic_read(&bp->cq_spq_left), atomic_read(&bp->eq_spq_left));
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003907
Michael Chan289129022009-10-10 13:46:53 +00003908 bnx2x_sp_prod_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003909 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003910 return 0;
3911}
3912
3913/* acquire split MCP access lock register */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003914static int bnx2x_acquire_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003915{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003916 u32 j, val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003917 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003918
3919 might_sleep();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003920 for (j = 0; j < 1000; j++) {
Yuval Mintz3cdeec22013-06-02 00:06:19 +00003921 REG_WR(bp, MCP_REG_MCPR_ACCESS_LOCK, MCPR_ACCESS_LOCK_LOCK);
3922 val = REG_RD(bp, MCP_REG_MCPR_ACCESS_LOCK);
3923 if (val & MCPR_ACCESS_LOCK_LOCK)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003924 break;
3925
Yuval Mintz639d65b2013-06-02 00:06:21 +00003926 usleep_range(5000, 10000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003927 }
Yuval Mintz3cdeec22013-06-02 00:06:19 +00003928 if (!(val & MCPR_ACCESS_LOCK_LOCK)) {
Eilon Greenstein19680c42008-08-13 15:47:33 -07003929 BNX2X_ERR("Cannot acquire MCP access lock register\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003930 rc = -EBUSY;
3931 }
3932
3933 return rc;
3934}
3935
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003936/* release split MCP access lock register */
3937static void bnx2x_release_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003938{
Yuval Mintz3cdeec22013-06-02 00:06:19 +00003939 REG_WR(bp, MCP_REG_MCPR_ACCESS_LOCK, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003940}
3941
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003942#define BNX2X_DEF_SB_ATT_IDX 0x0001
3943#define BNX2X_DEF_SB_IDX 0x0002
3944
Eric Dumazet1191cb82012-04-27 21:39:21 +00003945static u16 bnx2x_update_dsb_idx(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003946{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003947 struct host_sp_status_block *def_sb = bp->def_status_blk;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003948 u16 rc = 0;
3949
3950 barrier(); /* status block is written to by the chip */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003951 if (bp->def_att_idx != def_sb->atten_status_block.attn_bits_index) {
3952 bp->def_att_idx = def_sb->atten_status_block.attn_bits_index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003953 rc |= BNX2X_DEF_SB_ATT_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003954 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003955
3956 if (bp->def_idx != def_sb->sp_sb.running_index) {
3957 bp->def_idx = def_sb->sp_sb.running_index;
3958 rc |= BNX2X_DEF_SB_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003959 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003960
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003961 /* Do not reorder: indices reading should complete before handling */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003962 barrier();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003963 return rc;
3964}
3965
3966/*
3967 * slow path service functions
3968 */
3969
3970static void bnx2x_attn_int_asserted(struct bnx2x *bp, u32 asserted)
3971{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003972 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003973 u32 aeu_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
3974 MISC_REG_AEU_MASK_ATTN_FUNC_0;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003975 u32 nig_int_mask_addr = port ? NIG_REG_MASK_INTERRUPT_PORT1 :
3976 NIG_REG_MASK_INTERRUPT_PORT0;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003977 u32 aeu_mask;
Eilon Greenstein87942b42009-02-12 08:36:49 +00003978 u32 nig_mask = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003979 u32 reg_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003980
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003981 if (bp->attn_state & asserted)
3982 BNX2X_ERR("IGU ERROR\n");
3983
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003984 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
3985 aeu_mask = REG_RD(bp, aeu_addr);
3986
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003987 DP(NETIF_MSG_HW, "aeu_mask %x newly asserted %x\n",
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003988 aeu_mask, asserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003989 aeu_mask &= ~(asserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003990 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003991
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003992 REG_WR(bp, aeu_addr, aeu_mask);
3993 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003994
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003995 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003996 bp->attn_state |= asserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003997 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003998
3999 if (asserted & ATTN_HARD_WIRED_MASK) {
4000 if (asserted & ATTN_NIG_FOR_FUNC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004001
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08004002 bnx2x_acquire_phy_lock(bp);
4003
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004004 /* save nig interrupt mask */
Eilon Greenstein87942b42009-02-12 08:36:49 +00004005 nig_mask = REG_RD(bp, nig_int_mask_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004006
Yaniv Rosner361c3912011-06-14 01:33:19 +00004007 /* If nig_mask is not set, no need to call the update
4008 * function.
4009 */
4010 if (nig_mask) {
4011 REG_WR(bp, nig_int_mask_addr, 0);
4012
4013 bnx2x_link_attn(bp);
4014 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004015
4016 /* handle unicore attn? */
4017 }
4018 if (asserted & ATTN_SW_TIMER_4_FUNC)
4019 DP(NETIF_MSG_HW, "ATTN_SW_TIMER_4_FUNC!\n");
4020
4021 if (asserted & GPIO_2_FUNC)
4022 DP(NETIF_MSG_HW, "GPIO_2_FUNC!\n");
4023
4024 if (asserted & GPIO_3_FUNC)
4025 DP(NETIF_MSG_HW, "GPIO_3_FUNC!\n");
4026
4027 if (asserted & GPIO_4_FUNC)
4028 DP(NETIF_MSG_HW, "GPIO_4_FUNC!\n");
4029
4030 if (port == 0) {
4031 if (asserted & ATTN_GENERAL_ATTN_1) {
4032 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_1!\n");
4033 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_1, 0x0);
4034 }
4035 if (asserted & ATTN_GENERAL_ATTN_2) {
4036 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_2!\n");
4037 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_2, 0x0);
4038 }
4039 if (asserted & ATTN_GENERAL_ATTN_3) {
4040 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_3!\n");
4041 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_3, 0x0);
4042 }
4043 } else {
4044 if (asserted & ATTN_GENERAL_ATTN_4) {
4045 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_4!\n");
4046 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_4, 0x0);
4047 }
4048 if (asserted & ATTN_GENERAL_ATTN_5) {
4049 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_5!\n");
4050 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_5, 0x0);
4051 }
4052 if (asserted & ATTN_GENERAL_ATTN_6) {
4053 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_6!\n");
4054 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_6, 0x0);
4055 }
4056 }
4057
4058 } /* if hardwired */
4059
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004060 if (bp->common.int_block == INT_BLOCK_HC)
4061 reg_addr = (HC_REG_COMMAND_REG + port*32 +
4062 COMMAND_REG_ATTN_BITS_SET);
4063 else
4064 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_SET_UPPER*8);
4065
4066 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", asserted,
4067 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
4068 REG_WR(bp, reg_addr, asserted);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004069
4070 /* now set back the mask */
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08004071 if (asserted & ATTN_NIG_FOR_FUNC) {
Yaniv Rosner27c11512012-12-02 04:05:54 +00004072 /* Verify that IGU ack through BAR was written before restoring
4073 * NIG mask. This loop should exit after 2-3 iterations max.
4074 */
4075 if (bp->common.int_block != INT_BLOCK_HC) {
4076 u32 cnt = 0, igu_acked;
4077 do {
4078 igu_acked = REG_RD(bp,
4079 IGU_REG_ATTENTION_ACK_BITS);
4080 } while (((igu_acked & ATTN_NIG_FOR_FUNC) == 0) &&
4081 (++cnt < MAX_IGU_ATTN_ACK_TO));
4082 if (!igu_acked)
4083 DP(NETIF_MSG_HW,
4084 "Failed to verify IGU ack on time\n");
4085 barrier();
4086 }
Eilon Greenstein87942b42009-02-12 08:36:49 +00004087 REG_WR(bp, nig_int_mask_addr, nig_mask);
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08004088 bnx2x_release_phy_lock(bp);
4089 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004090}
4091
Eric Dumazet1191cb82012-04-27 21:39:21 +00004092static void bnx2x_fan_failure(struct bnx2x *bp)
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004093{
4094 int port = BP_PORT(bp);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004095 u32 ext_phy_config;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004096 /* mark the failure */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004097 ext_phy_config =
4098 SHMEM_RD(bp,
4099 dev_info.port_hw_config[port].external_phy_config);
4100
4101 ext_phy_config &= ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
4102 ext_phy_config |= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004103 SHMEM_WR(bp, dev_info.port_hw_config[port].external_phy_config,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004104 ext_phy_config);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004105
4106 /* log the failure */
Merav Sicron51c1a582012-03-18 10:33:38 +00004107 netdev_err(bp->dev, "Fan Failure on Network Controller has caused the driver to shutdown the card to prevent permanent damage.\n"
4108 "Please contact OEM Support for assistance\n");
Ariel Elior83048592011-11-13 04:34:29 +00004109
Yuval Mintz16a5fd92013-06-02 00:06:18 +00004110 /* Schedule device reset (unload)
Ariel Elior83048592011-11-13 04:34:29 +00004111 * This is due to some boards consuming sufficient power when driver is
4112 * up to overheat if fan fails.
4113 */
Yuval Mintz230bb0f2014-02-12 18:19:56 +02004114 bnx2x_schedule_sp_rtnl(bp, BNX2X_SP_RTNL_FAN_FAILURE, 0);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004115}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00004116
Eric Dumazet1191cb82012-04-27 21:39:21 +00004117static void bnx2x_attn_int_deasserted0(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004118{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004119 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004120 int reg_offset;
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00004121 u32 val;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004122
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004123 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
4124 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004125
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004126 if (attn & AEU_INPUTS_ATTN_BITS_SPIO5) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004127
4128 val = REG_RD(bp, reg_offset);
4129 val &= ~AEU_INPUTS_ATTN_BITS_SPIO5;
4130 REG_WR(bp, reg_offset, val);
4131
4132 BNX2X_ERR("SPIO5 hw attention\n");
4133
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004134 /* Fan failure attention */
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00004135 bnx2x_hw_reset_phy(&bp->link_params);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004136 bnx2x_fan_failure(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004137 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004138
Yaniv Rosner3deb8162011-06-14 01:34:33 +00004139 if ((attn & bp->link_vars.aeu_int_mask) && bp->port.pmf) {
Eilon Greenstein589abe32009-02-12 08:36:55 +00004140 bnx2x_acquire_phy_lock(bp);
4141 bnx2x_handle_module_detect_int(&bp->link_params);
4142 bnx2x_release_phy_lock(bp);
4143 }
4144
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004145 if (attn & HW_INTERRUT_ASSERT_SET_0) {
4146
4147 val = REG_RD(bp, reg_offset);
4148 val &= ~(attn & HW_INTERRUT_ASSERT_SET_0);
4149 REG_WR(bp, reg_offset, val);
4150
4151 BNX2X_ERR("FATAL HW block attention set0 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00004152 (u32)(attn & HW_INTERRUT_ASSERT_SET_0));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004153 bnx2x_panic();
4154 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004155}
4156
Eric Dumazet1191cb82012-04-27 21:39:21 +00004157static void bnx2x_attn_int_deasserted1(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004158{
4159 u32 val;
4160
Eilon Greenstein0626b892009-02-12 08:38:14 +00004161 if (attn & AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004162
4163 val = REG_RD(bp, DORQ_REG_DORQ_INT_STS_CLR);
4164 BNX2X_ERR("DB hw attention 0x%x\n", val);
4165 /* DORQ discard attention */
4166 if (val & 0x2)
4167 BNX2X_ERR("FATAL error from DORQ\n");
4168 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004169
4170 if (attn & HW_INTERRUT_ASSERT_SET_1) {
4171
4172 int port = BP_PORT(bp);
4173 int reg_offset;
4174
4175 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 :
4176 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1);
4177
4178 val = REG_RD(bp, reg_offset);
4179 val &= ~(attn & HW_INTERRUT_ASSERT_SET_1);
4180 REG_WR(bp, reg_offset, val);
4181
4182 BNX2X_ERR("FATAL HW block attention set1 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00004183 (u32)(attn & HW_INTERRUT_ASSERT_SET_1));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004184 bnx2x_panic();
4185 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004186}
4187
Eric Dumazet1191cb82012-04-27 21:39:21 +00004188static void bnx2x_attn_int_deasserted2(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004189{
4190 u32 val;
4191
4192 if (attn & AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT) {
4193
4194 val = REG_RD(bp, CFC_REG_CFC_INT_STS_CLR);
4195 BNX2X_ERR("CFC hw attention 0x%x\n", val);
4196 /* CFC error attention */
4197 if (val & 0x2)
4198 BNX2X_ERR("FATAL error from CFC\n");
4199 }
4200
4201 if (attn & AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004202 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004203 BNX2X_ERR("PXP hw attention-0 0x%x\n", val);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004204 /* RQ_USDMDP_FIFO_OVERFLOW */
4205 if (val & 0x18000)
4206 BNX2X_ERR("FATAL error from PXP\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004207
4208 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004209 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_1);
4210 BNX2X_ERR("PXP hw attention-1 0x%x\n", val);
4211 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004212 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004213
4214 if (attn & HW_INTERRUT_ASSERT_SET_2) {
4215
4216 int port = BP_PORT(bp);
4217 int reg_offset;
4218
4219 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 :
4220 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2);
4221
4222 val = REG_RD(bp, reg_offset);
4223 val &= ~(attn & HW_INTERRUT_ASSERT_SET_2);
4224 REG_WR(bp, reg_offset, val);
4225
4226 BNX2X_ERR("FATAL HW block attention set2 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00004227 (u32)(attn & HW_INTERRUT_ASSERT_SET_2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004228 bnx2x_panic();
4229 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004230}
4231
Eric Dumazet1191cb82012-04-27 21:39:21 +00004232static void bnx2x_attn_int_deasserted3(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004233{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004234 u32 val;
4235
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004236 if (attn & EVEREST_GEN_ATTN_IN_USE_MASK) {
4237
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004238 if (attn & BNX2X_PMF_LINK_ASSERT) {
4239 int func = BP_FUNC(bp);
4240
4241 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
Barak Witkowskia3348722012-04-23 03:04:46 +00004242 bnx2x_read_mf_cfg(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004243 bp->mf_config[BP_VN(bp)] = MF_CFG_RD(bp,
4244 func_mf_config[BP_ABS_FUNC(bp)].config);
4245 val = SHMEM_RD(bp,
4246 func_mb[BP_FW_MB_IDX(bp)].drv_status);
Yuval Mintz76096472014-09-17 16:24:37 +03004247
4248 if (val & (DRV_STATUS_DCC_EVENT_MASK |
4249 DRV_STATUS_OEM_EVENT_MASK))
4250 bnx2x_oem_event(bp,
4251 (val & (DRV_STATUS_DCC_EVENT_MASK |
4252 DRV_STATUS_OEM_EVENT_MASK)));
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08004253
4254 if (val & DRV_STATUS_SET_MF_BW)
4255 bnx2x_set_mf_bw(bp);
4256
Barak Witkowski1d187b32011-12-05 22:41:50 +00004257 if (val & DRV_STATUS_DRV_INFO_REQ)
4258 bnx2x_handle_drv_info_req(bp);
Ariel Eliord16132c2013-01-01 05:22:42 +00004259
4260 if (val & DRV_STATUS_VF_DISABLED)
Yuval Mintz370d4a22014-03-23 18:12:24 +02004261 bnx2x_schedule_iov_task(bp,
4262 BNX2X_IOV_HANDLE_FLR);
Ariel Eliord16132c2013-01-01 05:22:42 +00004263
Eilon Greenstein2691d512009-08-12 08:22:08 +00004264 if ((bp->port.pmf == 0) && (val & DRV_STATUS_PMF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004265 bnx2x_pmf_update(bp);
4266
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004267 if (bp->port.pmf &&
Shmulik Ravid785b9b12010-12-30 06:27:03 +00004268 (val & DRV_STATUS_DCBX_NEGOTIATION_RESULTS) &&
4269 bp->dcbx_enabled > 0)
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004270 /* start dcbx state machine */
4271 bnx2x_dcbx_set_params(bp,
4272 BNX2X_DCBX_STATE_NEG_RECEIVED);
Barak Witkowskia3348722012-04-23 03:04:46 +00004273 if (val & DRV_STATUS_AFEX_EVENT_MASK)
4274 bnx2x_handle_afex_cmd(bp,
4275 val & DRV_STATUS_AFEX_EVENT_MASK);
Yuval Mintzc8c60d82012-06-06 17:13:07 +00004276 if (val & DRV_STATUS_EEE_NEGOTIATION_RESULTS)
4277 bnx2x_handle_eee_event(bp);
Yuval Mintz76096472014-09-17 16:24:37 +03004278
4279 if (val & DRV_STATUS_OEM_UPDATE_SVID)
4280 bnx2x_handle_update_svid_cmd(bp);
4281
Yaniv Rosner3deb8162011-06-14 01:34:33 +00004282 if (bp->link_vars.periodic_flags &
4283 PERIODIC_FLAGS_LINK_EVENT) {
4284 /* sync with link */
4285 bnx2x_acquire_phy_lock(bp);
4286 bp->link_vars.periodic_flags &=
4287 ~PERIODIC_FLAGS_LINK_EVENT;
4288 bnx2x_release_phy_lock(bp);
4289 if (IS_MF(bp))
4290 bnx2x_link_sync_notify(bp);
4291 bnx2x_link_report(bp);
4292 }
4293 /* Always call it here: bnx2x_link_report() will
4294 * prevent the link indication duplication.
4295 */
4296 bnx2x__link_status_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004297 } else if (attn & BNX2X_MC_ASSERT_BITS) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004298
4299 BNX2X_ERR("MC assert!\n");
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004300 bnx2x_mc_assert(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004301 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_10, 0);
4302 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_9, 0);
4303 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_8, 0);
4304 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_7, 0);
4305 bnx2x_panic();
4306
4307 } else if (attn & BNX2X_MCP_ASSERT) {
4308
4309 BNX2X_ERR("MCP assert!\n");
4310 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_11, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004311 bnx2x_fw_dump(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004312
4313 } else
4314 BNX2X_ERR("Unknown HW assert! (attn 0x%x)\n", attn);
4315 }
4316
4317 if (attn & EVEREST_LATCHED_ATTN_IN_USE_MASK) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004318 BNX2X_ERR("LATCHED attention 0x%08x (masked)\n", attn);
4319 if (attn & BNX2X_GRC_TIMEOUT) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004320 val = CHIP_IS_E1(bp) ? 0 :
4321 REG_RD(bp, MISC_REG_GRC_TIMEOUT_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004322 BNX2X_ERR("GRC time-out 0x%08x\n", val);
4323 }
4324 if (attn & BNX2X_GRC_RSV) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004325 val = CHIP_IS_E1(bp) ? 0 :
4326 REG_RD(bp, MISC_REG_GRC_RSV_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004327 BNX2X_ERR("GRC reserved 0x%08x\n", val);
4328 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004329 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL, 0x7ff);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004330 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004331}
4332
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004333/*
4334 * Bits map:
4335 * 0-7 - Engine0 load counter.
4336 * 8-15 - Engine1 load counter.
4337 * 16 - Engine0 RESET_IN_PROGRESS bit.
4338 * 17 - Engine1 RESET_IN_PROGRESS bit.
4339 * 18 - Engine0 ONE_IS_LOADED. Set when there is at least one active function
4340 * on the engine
4341 * 19 - Engine1 ONE_IS_LOADED.
4342 * 20 - Chip reset flow bit. When set none-leader must wait for both engines
4343 * leader to complete (check for both RESET_IN_PROGRESS bits and not for
4344 * just the one belonging to its engine).
4345 *
4346 */
4347#define BNX2X_RECOVERY_GLOB_REG MISC_REG_GENERIC_POR_1
4348
4349#define BNX2X_PATH0_LOAD_CNT_MASK 0x000000ff
4350#define BNX2X_PATH0_LOAD_CNT_SHIFT 0
4351#define BNX2X_PATH1_LOAD_CNT_MASK 0x0000ff00
4352#define BNX2X_PATH1_LOAD_CNT_SHIFT 8
4353#define BNX2X_PATH0_RST_IN_PROG_BIT 0x00010000
4354#define BNX2X_PATH1_RST_IN_PROG_BIT 0x00020000
4355#define BNX2X_GLOBAL_RESET_BIT 0x00040000
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00004356
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004357/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004358 * Set the GLOBAL_RESET bit.
4359 *
4360 * Should be run under rtnl lock
4361 */
4362void bnx2x_set_reset_global(struct bnx2x *bp)
4363{
Ariel Eliorf16da432012-01-26 06:01:50 +00004364 u32 val;
4365 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4366 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004367 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val | BNX2X_GLOBAL_RESET_BIT);
Ariel Eliorf16da432012-01-26 06:01:50 +00004368 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004369}
4370
4371/*
4372 * Clear the GLOBAL_RESET bit.
4373 *
4374 * Should be run under rtnl lock
4375 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004376static void bnx2x_clear_reset_global(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004377{
Ariel Eliorf16da432012-01-26 06:01:50 +00004378 u32 val;
4379 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4380 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004381 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val & (~BNX2X_GLOBAL_RESET_BIT));
Ariel Eliorf16da432012-01-26 06:01:50 +00004382 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004383}
4384
4385/*
4386 * Checks the GLOBAL_RESET bit.
4387 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004388 * should be run under rtnl lock
4389 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004390static bool bnx2x_reset_is_global(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004391{
Yuval Mintz3cdeec22013-06-02 00:06:19 +00004392 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004393
4394 DP(NETIF_MSG_HW, "GEN_REG_VAL=0x%08x\n", val);
4395 return (val & BNX2X_GLOBAL_RESET_BIT) ? true : false;
4396}
4397
4398/*
4399 * Clear RESET_IN_PROGRESS bit for the current engine.
4400 *
4401 * Should be run under rtnl lock
4402 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004403static void bnx2x_set_reset_done(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004404{
Ariel Eliorf16da432012-01-26 06:01:50 +00004405 u32 val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004406 u32 bit = BP_PATH(bp) ?
4407 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
Ariel Eliorf16da432012-01-26 06:01:50 +00004408 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4409 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004410
4411 /* Clear the bit */
4412 val &= ~bit;
4413 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004414
4415 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004416}
4417
4418/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004419 * Set RESET_IN_PROGRESS for the current engine.
4420 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004421 * should be run under rtnl lock
4422 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004423void bnx2x_set_reset_in_progress(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004424{
Ariel Eliorf16da432012-01-26 06:01:50 +00004425 u32 val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004426 u32 bit = BP_PATH(bp) ?
4427 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
Ariel Eliorf16da432012-01-26 06:01:50 +00004428 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4429 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004430
4431 /* Set the bit */
4432 val |= bit;
4433 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004434 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004435}
4436
4437/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004438 * Checks the RESET_IN_PROGRESS bit for the given engine.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004439 * should be run under rtnl lock
4440 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004441bool bnx2x_reset_is_done(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004442{
Yuval Mintz3cdeec22013-06-02 00:06:19 +00004443 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004444 u32 bit = engine ?
4445 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
4446
4447 /* return false if bit is set */
4448 return (val & bit) ? false : true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004449}
4450
4451/*
Ariel Elior889b9af2012-01-26 06:01:51 +00004452 * set pf load for the current pf.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004453 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004454 * should be run under rtnl lock
4455 */
Ariel Elior889b9af2012-01-26 06:01:51 +00004456void bnx2x_set_pf_load(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004457{
Ariel Eliorf16da432012-01-26 06:01:50 +00004458 u32 val1, val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004459 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
4460 BNX2X_PATH0_LOAD_CNT_MASK;
4461 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4462 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004463
Ariel Eliorf16da432012-01-26 06:01:50 +00004464 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4465 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4466
Merav Sicron51c1a582012-03-18 10:33:38 +00004467 DP(NETIF_MSG_IFUP, "Old GEN_REG_VAL=0x%08x\n", val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004468
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004469 /* get the current counter value */
4470 val1 = (val & mask) >> shift;
4471
Ariel Elior889b9af2012-01-26 06:01:51 +00004472 /* set bit of that PF */
4473 val1 |= (1 << bp->pf_num);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004474
4475 /* clear the old value */
4476 val &= ~mask;
4477
4478 /* set the new one */
4479 val |= ((val1 << shift) & mask);
4480
4481 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004482 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004483}
4484
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004485/**
Ariel Elior889b9af2012-01-26 06:01:51 +00004486 * bnx2x_clear_pf_load - clear pf load mark
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004487 *
4488 * @bp: driver handle
4489 *
4490 * Should be run under rtnl lock.
4491 * Decrements the load counter for the current engine. Returns
Ariel Elior889b9af2012-01-26 06:01:51 +00004492 * whether other functions are still loaded
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004493 */
Ariel Elior889b9af2012-01-26 06:01:51 +00004494bool bnx2x_clear_pf_load(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004495{
Ariel Eliorf16da432012-01-26 06:01:50 +00004496 u32 val1, val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004497 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
4498 BNX2X_PATH0_LOAD_CNT_MASK;
4499 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4500 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004501
Ariel Eliorf16da432012-01-26 06:01:50 +00004502 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4503 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Merav Sicron51c1a582012-03-18 10:33:38 +00004504 DP(NETIF_MSG_IFDOWN, "Old GEN_REG_VAL=0x%08x\n", val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004505
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004506 /* get the current counter value */
4507 val1 = (val & mask) >> shift;
4508
Ariel Elior889b9af2012-01-26 06:01:51 +00004509 /* clear bit of that PF */
4510 val1 &= ~(1 << bp->pf_num);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004511
4512 /* clear the old value */
4513 val &= ~mask;
4514
4515 /* set the new one */
4516 val |= ((val1 << shift) & mask);
4517
4518 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004519 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4520 return val1 != 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004521}
4522
4523/*
Ariel Elior889b9af2012-01-26 06:01:51 +00004524 * Read the load status for the current engine.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004525 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004526 * should be run under rtnl lock
4527 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004528static bool bnx2x_get_load_status(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004529{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004530 u32 mask = (engine ? BNX2X_PATH1_LOAD_CNT_MASK :
4531 BNX2X_PATH0_LOAD_CNT_MASK);
4532 u32 shift = (engine ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4533 BNX2X_PATH0_LOAD_CNT_SHIFT);
4534 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4535
Merav Sicron51c1a582012-03-18 10:33:38 +00004536 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "GLOB_REG=0x%08x\n", val);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004537
4538 val = (val & mask) >> shift;
4539
Merav Sicron51c1a582012-03-18 10:33:38 +00004540 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "load mask for engine %d = 0x%x\n",
4541 engine, val);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004542
Ariel Elior889b9af2012-01-26 06:01:51 +00004543 return val != 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004544}
4545
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004546static void _print_parity(struct bnx2x *bp, u32 reg)
4547{
4548 pr_cont(" [0x%08x] ", REG_RD(bp, reg));
4549}
4550
Eric Dumazet1191cb82012-04-27 21:39:21 +00004551static void _print_next_block(int idx, const char *blk)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004552{
Joe Perchesf1deab52011-08-14 12:16:21 +00004553 pr_cont("%s%s", idx ? ", " : "", blk);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004554}
4555
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004556static bool bnx2x_check_blocks_with_parity0(struct bnx2x *bp, u32 sig,
4557 int *par_num, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004558{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004559 u32 cur_bit;
4560 bool res;
4561 int i;
4562
4563 res = false;
4564
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004565 for (i = 0; sig; i++) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004566 cur_bit = (0x1UL << i);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004567 if (sig & cur_bit) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004568 res |= true; /* Each bit is real error! */
4569
4570 if (print) {
4571 switch (cur_bit) {
4572 case AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR:
4573 _print_next_block((*par_num)++, "BRB");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004574 _print_parity(bp,
4575 BRB1_REG_BRB1_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004576 break;
4577 case AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR:
4578 _print_next_block((*par_num)++,
4579 "PARSER");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004580 _print_parity(bp, PRS_REG_PRS_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004581 break;
4582 case AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR:
4583 _print_next_block((*par_num)++, "TSDM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004584 _print_parity(bp,
4585 TSDM_REG_TSDM_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004586 break;
4587 case AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR:
4588 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004589 "SEARCHER");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004590 _print_parity(bp, SRC_REG_SRC_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004591 break;
4592 case AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR:
4593 _print_next_block((*par_num)++, "TCM");
4594 _print_parity(bp, TCM_REG_TCM_PRTY_STS);
4595 break;
4596 case AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR:
4597 _print_next_block((*par_num)++,
4598 "TSEMI");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004599 _print_parity(bp,
4600 TSEM_REG_TSEM_PRTY_STS_0);
4601 _print_parity(bp,
4602 TSEM_REG_TSEM_PRTY_STS_1);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004603 break;
4604 case AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR:
4605 _print_next_block((*par_num)++, "XPB");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004606 _print_parity(bp, GRCBASE_XPB +
4607 PB_REG_PB_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004608 break;
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004609 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004610 }
4611
4612 /* Clear the bit */
4613 sig &= ~cur_bit;
4614 }
4615 }
4616
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004617 return res;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004618}
4619
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004620static bool bnx2x_check_blocks_with_parity1(struct bnx2x *bp, u32 sig,
4621 int *par_num, bool *global,
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004622 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004623{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004624 u32 cur_bit;
4625 bool res;
4626 int i;
4627
4628 res = false;
4629
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004630 for (i = 0; sig; i++) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004631 cur_bit = (0x1UL << i);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004632 if (sig & cur_bit) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004633 res |= true; /* Each bit is real error! */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004634 switch (cur_bit) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004635 case AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004636 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004637 _print_next_block((*par_num)++, "PBF");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004638 _print_parity(bp, PBF_REG_PBF_PRTY_STS);
4639 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004640 break;
4641 case AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004642 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004643 _print_next_block((*par_num)++, "QM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004644 _print_parity(bp, QM_REG_QM_PRTY_STS);
4645 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004646 break;
4647 case AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004648 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004649 _print_next_block((*par_num)++, "TM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004650 _print_parity(bp, TM_REG_TM_PRTY_STS);
4651 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004652 break;
4653 case AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004654 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004655 _print_next_block((*par_num)++, "XSDM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004656 _print_parity(bp,
4657 XSDM_REG_XSDM_PRTY_STS);
4658 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004659 break;
4660 case AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004661 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004662 _print_next_block((*par_num)++, "XCM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004663 _print_parity(bp, XCM_REG_XCM_PRTY_STS);
4664 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004665 break;
4666 case AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004667 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004668 _print_next_block((*par_num)++,
4669 "XSEMI");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004670 _print_parity(bp,
4671 XSEM_REG_XSEM_PRTY_STS_0);
4672 _print_parity(bp,
4673 XSEM_REG_XSEM_PRTY_STS_1);
4674 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004675 break;
4676 case AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004677 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004678 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004679 "DOORBELLQ");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004680 _print_parity(bp,
4681 DORQ_REG_DORQ_PRTY_STS);
4682 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004683 break;
4684 case AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004685 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004686 _print_next_block((*par_num)++, "NIG");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004687 if (CHIP_IS_E1x(bp)) {
4688 _print_parity(bp,
4689 NIG_REG_NIG_PRTY_STS);
4690 } else {
4691 _print_parity(bp,
4692 NIG_REG_NIG_PRTY_STS_0);
4693 _print_parity(bp,
4694 NIG_REG_NIG_PRTY_STS_1);
4695 }
4696 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004697 break;
4698 case AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004699 if (print)
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004700 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004701 "VAUX PCI CORE");
4702 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004703 break;
4704 case AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004705 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004706 _print_next_block((*par_num)++,
4707 "DEBUG");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004708 _print_parity(bp, DBG_REG_DBG_PRTY_STS);
4709 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004710 break;
4711 case AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004712 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004713 _print_next_block((*par_num)++, "USDM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004714 _print_parity(bp,
4715 USDM_REG_USDM_PRTY_STS);
4716 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004717 break;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004718 case AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004719 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004720 _print_next_block((*par_num)++, "UCM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004721 _print_parity(bp, UCM_REG_UCM_PRTY_STS);
4722 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004723 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004724 case AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004725 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004726 _print_next_block((*par_num)++,
4727 "USEMI");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004728 _print_parity(bp,
4729 USEM_REG_USEM_PRTY_STS_0);
4730 _print_parity(bp,
4731 USEM_REG_USEM_PRTY_STS_1);
4732 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004733 break;
4734 case AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004735 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004736 _print_next_block((*par_num)++, "UPB");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004737 _print_parity(bp, GRCBASE_UPB +
4738 PB_REG_PB_PRTY_STS);
4739 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004740 break;
4741 case AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004742 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004743 _print_next_block((*par_num)++, "CSDM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004744 _print_parity(bp,
4745 CSDM_REG_CSDM_PRTY_STS);
4746 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004747 break;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004748 case AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004749 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004750 _print_next_block((*par_num)++, "CCM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004751 _print_parity(bp, CCM_REG_CCM_PRTY_STS);
4752 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004753 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004754 }
4755
4756 /* Clear the bit */
4757 sig &= ~cur_bit;
4758 }
4759 }
4760
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004761 return res;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004762}
4763
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004764static bool bnx2x_check_blocks_with_parity2(struct bnx2x *bp, u32 sig,
4765 int *par_num, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004766{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004767 u32 cur_bit;
4768 bool res;
4769 int i;
4770
4771 res = false;
4772
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004773 for (i = 0; sig; i++) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004774 cur_bit = (0x1UL << i);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004775 if (sig & cur_bit) {
Yuval Mintz0c23ad32014-08-17 16:47:45 +03004776 res = true; /* Each bit is real error! */
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004777 if (print) {
4778 switch (cur_bit) {
4779 case AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR:
4780 _print_next_block((*par_num)++,
4781 "CSEMI");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004782 _print_parity(bp,
4783 CSEM_REG_CSEM_PRTY_STS_0);
4784 _print_parity(bp,
4785 CSEM_REG_CSEM_PRTY_STS_1);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004786 break;
4787 case AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR:
4788 _print_next_block((*par_num)++, "PXP");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004789 _print_parity(bp, PXP_REG_PXP_PRTY_STS);
4790 _print_parity(bp,
4791 PXP2_REG_PXP2_PRTY_STS_0);
4792 _print_parity(bp,
4793 PXP2_REG_PXP2_PRTY_STS_1);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004794 break;
4795 case AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR:
4796 _print_next_block((*par_num)++,
4797 "PXPPCICLOCKCLIENT");
4798 break;
4799 case AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR:
4800 _print_next_block((*par_num)++, "CFC");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004801 _print_parity(bp,
4802 CFC_REG_CFC_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004803 break;
4804 case AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR:
4805 _print_next_block((*par_num)++, "CDU");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004806 _print_parity(bp, CDU_REG_CDU_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004807 break;
4808 case AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR:
4809 _print_next_block((*par_num)++, "DMAE");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004810 _print_parity(bp,
4811 DMAE_REG_DMAE_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004812 break;
4813 case AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR:
4814 _print_next_block((*par_num)++, "IGU");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004815 if (CHIP_IS_E1x(bp))
4816 _print_parity(bp,
4817 HC_REG_HC_PRTY_STS);
4818 else
4819 _print_parity(bp,
4820 IGU_REG_IGU_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004821 break;
4822 case AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR:
4823 _print_next_block((*par_num)++, "MISC");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004824 _print_parity(bp,
4825 MISC_REG_MISC_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004826 break;
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004827 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004828 }
4829
4830 /* Clear the bit */
4831 sig &= ~cur_bit;
4832 }
4833 }
4834
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004835 return res;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004836}
4837
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004838static bool bnx2x_check_blocks_with_parity3(struct bnx2x *bp, u32 sig,
4839 int *par_num, bool *global,
4840 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004841{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004842 bool res = false;
4843 u32 cur_bit;
4844 int i;
4845
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004846 for (i = 0; sig; i++) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004847 cur_bit = (0x1UL << i);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004848 if (sig & cur_bit) {
4849 switch (cur_bit) {
4850 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004851 if (print)
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004852 _print_next_block((*par_num)++,
4853 "MCP ROM");
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004854 *global = true;
Yuval Mintz0c23ad32014-08-17 16:47:45 +03004855 res = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004856 break;
4857 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004858 if (print)
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004859 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004860 "MCP UMP RX");
4861 *global = true;
Yuval Mintz0c23ad32014-08-17 16:47:45 +03004862 res = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004863 break;
4864 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004865 if (print)
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004866 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004867 "MCP UMP TX");
4868 *global = true;
Yuval Mintz0c23ad32014-08-17 16:47:45 +03004869 res = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004870 break;
4871 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY:
Manish Chopraad6afbe2015-06-25 15:19:24 +03004872 (*par_num)++;
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004873 /* clear latched SCPAD PATIRY from MCP */
4874 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL,
4875 1UL << 10);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004876 break;
4877 }
4878
4879 /* Clear the bit */
4880 sig &= ~cur_bit;
4881 }
4882 }
4883
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004884 return res;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004885}
4886
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004887static bool bnx2x_check_blocks_with_parity4(struct bnx2x *bp, u32 sig,
4888 int *par_num, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004889{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004890 u32 cur_bit;
4891 bool res;
4892 int i;
4893
4894 res = false;
4895
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004896 for (i = 0; sig; i++) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004897 cur_bit = (0x1UL << i);
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004898 if (sig & cur_bit) {
Yuval Mintz0c23ad32014-08-17 16:47:45 +03004899 res = true; /* Each bit is real error! */
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004900 if (print) {
4901 switch (cur_bit) {
4902 case AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR:
4903 _print_next_block((*par_num)++,
4904 "PGLUE_B");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004905 _print_parity(bp,
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004906 PGLUE_B_REG_PGLUE_B_PRTY_STS);
4907 break;
4908 case AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR:
4909 _print_next_block((*par_num)++, "ATC");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004910 _print_parity(bp,
4911 ATC_REG_ATC_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004912 break;
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004913 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004914 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004915 /* Clear the bit */
4916 sig &= ~cur_bit;
4917 }
4918 }
4919
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004920 return res;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004921}
4922
Eric Dumazet1191cb82012-04-27 21:39:21 +00004923static bool bnx2x_parity_attn(struct bnx2x *bp, bool *global, bool print,
4924 u32 *sig)
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004925{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004926 bool res = false;
4927
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004928 if ((sig[0] & HW_PRTY_ASSERT_SET_0) ||
4929 (sig[1] & HW_PRTY_ASSERT_SET_1) ||
4930 (sig[2] & HW_PRTY_ASSERT_SET_2) ||
4931 (sig[3] & HW_PRTY_ASSERT_SET_3) ||
4932 (sig[4] & HW_PRTY_ASSERT_SET_4)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004933 int par_num = 0;
Manish Chopraad6afbe2015-06-25 15:19:24 +03004934
Merav Sicron51c1a582012-03-18 10:33:38 +00004935 DP(NETIF_MSG_HW, "Was parity error: HW block parity attention:\n"
4936 "[0]:0x%08x [1]:0x%08x [2]:0x%08x [3]:0x%08x [4]:0x%08x\n",
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004937 sig[0] & HW_PRTY_ASSERT_SET_0,
4938 sig[1] & HW_PRTY_ASSERT_SET_1,
4939 sig[2] & HW_PRTY_ASSERT_SET_2,
4940 sig[3] & HW_PRTY_ASSERT_SET_3,
4941 sig[4] & HW_PRTY_ASSERT_SET_4);
Manish Chopraad6afbe2015-06-25 15:19:24 +03004942 if (print) {
4943 if (((sig[0] & HW_PRTY_ASSERT_SET_0) ||
4944 (sig[1] & HW_PRTY_ASSERT_SET_1) ||
4945 (sig[2] & HW_PRTY_ASSERT_SET_2) ||
4946 (sig[4] & HW_PRTY_ASSERT_SET_4)) ||
4947 (sig[3] & HW_PRTY_ASSERT_SET_3_WITHOUT_SCPAD)) {
4948 netdev_err(bp->dev,
4949 "Parity errors detected in blocks: ");
4950 } else {
4951 print = false;
4952 }
4953 }
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004954 res |= bnx2x_check_blocks_with_parity0(bp,
4955 sig[0] & HW_PRTY_ASSERT_SET_0, &par_num, print);
4956 res |= bnx2x_check_blocks_with_parity1(bp,
4957 sig[1] & HW_PRTY_ASSERT_SET_1, &par_num, global, print);
4958 res |= bnx2x_check_blocks_with_parity2(bp,
4959 sig[2] & HW_PRTY_ASSERT_SET_2, &par_num, print);
4960 res |= bnx2x_check_blocks_with_parity3(bp,
4961 sig[3] & HW_PRTY_ASSERT_SET_3, &par_num, global, print);
4962 res |= bnx2x_check_blocks_with_parity4(bp,
4963 sig[4] & HW_PRTY_ASSERT_SET_4, &par_num, print);
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004964
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004965 if (print)
4966 pr_cont("\n");
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004967 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004968
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004969 return res;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004970}
4971
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004972/**
4973 * bnx2x_chk_parity_attn - checks for parity attentions.
4974 *
4975 * @bp: driver handle
4976 * @global: true if there was a global attention
4977 * @print: show parity attention in syslog
4978 */
4979bool bnx2x_chk_parity_attn(struct bnx2x *bp, bool *global, bool print)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004980{
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004981 struct attn_route attn = { {0} };
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004982 int port = BP_PORT(bp);
4983
4984 attn.sig[0] = REG_RD(bp,
4985 MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 +
4986 port*4);
4987 attn.sig[1] = REG_RD(bp,
4988 MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 +
4989 port*4);
4990 attn.sig[2] = REG_RD(bp,
4991 MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 +
4992 port*4);
4993 attn.sig[3] = REG_RD(bp,
4994 MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 +
4995 port*4);
Yuval Mintz0a5ccb72013-09-23 10:12:54 +03004996 /* Since MCP attentions can't be disabled inside the block, we need to
4997 * read AEU registers to see whether they're currently disabled
4998 */
4999 attn.sig[3] &= ((REG_RD(bp,
5000 !port ? MISC_REG_AEU_ENABLE4_FUNC_0_OUT_0
5001 : MISC_REG_AEU_ENABLE4_FUNC_1_OUT_0) &
5002 MISC_AEU_ENABLE_MCP_PRTY_BITS) |
5003 ~MISC_AEU_ENABLE_MCP_PRTY_BITS);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005004
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00005005 if (!CHIP_IS_E1x(bp))
5006 attn.sig[4] = REG_RD(bp,
5007 MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 +
5008 port*4);
5009
5010 return bnx2x_parity_attn(bp, global, print, attn.sig);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005011}
5012
Eric Dumazet1191cb82012-04-27 21:39:21 +00005013static void bnx2x_attn_int_deasserted4(struct bnx2x *bp, u32 attn)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005014{
5015 u32 val;
5016 if (attn & AEU_INPUTS_ATTN_BITS_PGLUE_HW_INTERRUPT) {
5017
5018 val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS_CLR);
5019 BNX2X_ERR("PGLUE hw attention 0x%x\n", val);
5020 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR)
Merav Sicron51c1a582012-03-18 10:33:38 +00005021 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005022 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR)
Merav Sicron51c1a582012-03-18 10:33:38 +00005023 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005024 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00005025 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005026 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00005027 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005028 if (val &
5029 PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00005030 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005031 if (val &
5032 PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00005033 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005034 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00005035 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005036 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00005037 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005038 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW)
Merav Sicron51c1a582012-03-18 10:33:38 +00005039 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005040 }
5041 if (attn & AEU_INPUTS_ATTN_BITS_ATC_HW_INTERRUPT) {
5042 val = REG_RD(bp, ATC_REG_ATC_INT_STS_CLR);
5043 BNX2X_ERR("ATC hw attention 0x%x\n", val);
5044 if (val & ATC_ATC_INT_STS_REG_ADDRESS_ERROR)
5045 BNX2X_ERR("ATC_ATC_INT_STS_REG_ADDRESS_ERROR\n");
5046 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND)
Merav Sicron51c1a582012-03-18 10:33:38 +00005047 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005048 if (val & ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS)
Merav Sicron51c1a582012-03-18 10:33:38 +00005049 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005050 if (val & ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT)
Merav Sicron51c1a582012-03-18 10:33:38 +00005051 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005052 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR)
5053 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR\n");
5054 if (val & ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU)
Merav Sicron51c1a582012-03-18 10:33:38 +00005055 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005056 }
5057
5058 if (attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
5059 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)) {
5060 BNX2X_ERR("FATAL parity attention set4 0x%x\n",
5061 (u32)(attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
5062 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)));
5063 }
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005064}
5065
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005066static void bnx2x_attn_int_deasserted(struct bnx2x *bp, u32 deasserted)
5067{
5068 struct attn_route attn, *group_mask;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005069 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08005070 int index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005071 u32 reg_addr;
5072 u32 val;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07005073 u32 aeu_mask;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00005074 bool global = false;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005075
5076 /* need to take HW lock because MCP or other port might also
5077 try to handle this event */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07005078 bnx2x_acquire_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005079
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00005080 if (bnx2x_chk_parity_attn(bp, &global, true)) {
5081#ifndef BNX2X_STOP_ON_ERROR
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005082 bp->recovery_state = BNX2X_RECOVERY_INIT;
Ariel Elior7be08a72011-07-14 08:31:19 +00005083 schedule_delayed_work(&bp->sp_rtnl_task, 0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005084 /* Disable HW interrupts */
5085 bnx2x_int_disable(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005086 /* In case of parity errors don't handle attentions so that
5087 * other function would "see" parity errors.
5088 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00005089#else
5090 bnx2x_panic();
5091#endif
5092 bnx2x_release_alr(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005093 return;
5094 }
5095
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005096 attn.sig[0] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + port*4);
5097 attn.sig[1] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 + port*4);
5098 attn.sig[2] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 + port*4);
5099 attn.sig[3] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 + port*4);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005100 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005101 attn.sig[4] =
5102 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 + port*4);
5103 else
5104 attn.sig[4] = 0;
5105
5106 DP(NETIF_MSG_HW, "attn: %08x %08x %08x %08x %08x\n",
5107 attn.sig[0], attn.sig[1], attn.sig[2], attn.sig[3], attn.sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005108
5109 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
5110 if (deasserted & (1 << index)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005111 group_mask = &bp->attn_group[index];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005112
Merav Sicron51c1a582012-03-18 10:33:38 +00005113 DP(NETIF_MSG_HW, "group[%d]: %08x %08x %08x %08x %08x\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005114 index,
5115 group_mask->sig[0], group_mask->sig[1],
5116 group_mask->sig[2], group_mask->sig[3],
5117 group_mask->sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005118
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005119 bnx2x_attn_int_deasserted4(bp,
5120 attn.sig[4] & group_mask->sig[4]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08005121 bnx2x_attn_int_deasserted3(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005122 attn.sig[3] & group_mask->sig[3]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08005123 bnx2x_attn_int_deasserted1(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005124 attn.sig[1] & group_mask->sig[1]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08005125 bnx2x_attn_int_deasserted2(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005126 attn.sig[2] & group_mask->sig[2]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08005127 bnx2x_attn_int_deasserted0(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005128 attn.sig[0] & group_mask->sig[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005129 }
5130 }
5131
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07005132 bnx2x_release_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005133
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005134 if (bp->common.int_block == INT_BLOCK_HC)
5135 reg_addr = (HC_REG_COMMAND_REG + port*32 +
5136 COMMAND_REG_ATTN_BITS_CLR);
5137 else
5138 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_CLR_UPPER*8);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005139
5140 val = ~deasserted;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005141 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", val,
5142 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
Eilon Greenstein5c862842008-08-13 15:51:48 -07005143 REG_WR(bp, reg_addr, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005144
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005145 if (~bp->attn_state & deasserted)
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07005146 BNX2X_ERR("IGU ERROR\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005147
5148 reg_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
5149 MISC_REG_AEU_MASK_ATTN_FUNC_0;
5150
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07005151 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
5152 aeu_mask = REG_RD(bp, reg_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005153
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07005154 DP(NETIF_MSG_HW, "aeu_mask %x newly deasserted %x\n",
5155 aeu_mask, deasserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005156 aeu_mask |= (deasserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07005157 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
5158
5159 REG_WR(bp, reg_addr, aeu_mask);
5160 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005161
5162 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
5163 bp->attn_state &= ~deasserted;
5164 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
5165}
5166
5167static void bnx2x_attn_int(struct bnx2x *bp)
5168{
5169 /* read local copy of bits */
Eilon Greenstein68d59482009-01-14 21:27:36 -08005170 u32 attn_bits = le32_to_cpu(bp->def_status_blk->atten_status_block.
5171 attn_bits);
5172 u32 attn_ack = le32_to_cpu(bp->def_status_blk->atten_status_block.
5173 attn_bits_ack);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005174 u32 attn_state = bp->attn_state;
5175
5176 /* look for changed bits */
5177 u32 asserted = attn_bits & ~attn_ack & ~attn_state;
5178 u32 deasserted = ~attn_bits & attn_ack & attn_state;
5179
5180 DP(NETIF_MSG_HW,
5181 "attn_bits %x attn_ack %x asserted %x deasserted %x\n",
5182 attn_bits, attn_ack, asserted, deasserted);
5183
5184 if (~(attn_bits ^ attn_ack) & (attn_bits ^ attn_state))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005185 BNX2X_ERR("BAD attention state\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005186
5187 /* handle bits that were raised */
5188 if (asserted)
5189 bnx2x_attn_int_asserted(bp, asserted);
5190
5191 if (deasserted)
5192 bnx2x_attn_int_deasserted(bp, deasserted);
5193}
5194
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005195void bnx2x_igu_ack_sb(struct bnx2x *bp, u8 igu_sb_id, u8 segment,
5196 u16 index, u8 op, u8 update)
5197{
Ariel Eliordc1ba592013-01-01 05:22:30 +00005198 u32 igu_addr = bp->igu_base_addr;
5199 igu_addr += (IGU_CMD_INT_ACK_BASE + igu_sb_id)*8;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005200 bnx2x_igu_ack_sb_gen(bp, igu_sb_id, segment, index, op, update,
5201 igu_addr);
5202}
5203
Eric Dumazet1191cb82012-04-27 21:39:21 +00005204static void bnx2x_update_eq_prod(struct bnx2x *bp, u16 prod)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005205{
5206 /* No memory barriers */
5207 storm_memset_eq_prod(bp, prod, BP_FUNC(bp));
5208 mmiowb(); /* keep prod updates ordered */
5209}
5210
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005211static int bnx2x_cnic_handle_cfc_del(struct bnx2x *bp, u32 cid,
5212 union event_ring_elem *elem)
5213{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005214 u8 err = elem->message.error;
5215
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005216 if (!bp->cnic_eth_dev.starting_cid ||
Vladislav Zolotarovc3a8ce62011-05-22 10:08:09 +00005217 (cid < bp->cnic_eth_dev.starting_cid &&
5218 cid != bp->cnic_eth_dev.iscsi_l2_cid))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005219 return 1;
5220
5221 DP(BNX2X_MSG_SP, "got delete ramrod for CNIC CID %d\n", cid);
5222
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005223 if (unlikely(err)) {
5224
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005225 BNX2X_ERR("got delete ramrod for CNIC CID %d with error!\n",
5226 cid);
Yuval Mintz823e1d92013-01-14 05:11:47 +00005227 bnx2x_panic_dump(bp, false);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005228 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005229 bnx2x_cnic_cfc_comp(bp, cid, err);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005230 return 0;
5231}
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005232
Eric Dumazet1191cb82012-04-27 21:39:21 +00005233static void bnx2x_handle_mcast_eqe(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005234{
5235 struct bnx2x_mcast_ramrod_params rparam;
5236 int rc;
5237
5238 memset(&rparam, 0, sizeof(rparam));
5239
5240 rparam.mcast_obj = &bp->mcast_obj;
5241
5242 netif_addr_lock_bh(bp->dev);
5243
5244 /* Clear pending state for the last command */
5245 bp->mcast_obj.raw.clear_pending(&bp->mcast_obj.raw);
5246
5247 /* If there are pending mcast commands - send them */
5248 if (bp->mcast_obj.check_pending(&bp->mcast_obj)) {
5249 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_CONT);
5250 if (rc < 0)
5251 BNX2X_ERR("Failed to send pending mcast commands: %d\n",
5252 rc);
5253 }
5254
5255 netif_addr_unlock_bh(bp->dev);
5256}
5257
Eric Dumazet1191cb82012-04-27 21:39:21 +00005258static void bnx2x_handle_classification_eqe(struct bnx2x *bp,
5259 union event_ring_elem *elem)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005260{
5261 unsigned long ramrod_flags = 0;
5262 int rc = 0;
5263 u32 cid = elem->message.data.eth_event.echo & BNX2X_SWCID_MASK;
5264 struct bnx2x_vlan_mac_obj *vlan_mac_obj;
5265
5266 /* Always push next commands out, don't wait here */
5267 __set_bit(RAMROD_CONT, &ramrod_flags);
5268
Yuval Mintz86564c32013-01-23 03:21:50 +00005269 switch (le32_to_cpu((__force __le32)elem->message.data.eth_event.echo)
5270 >> BNX2X_SWCID_SHIFT) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005271 case BNX2X_FILTER_MAC_PENDING:
Merav Sicron51c1a582012-03-18 10:33:38 +00005272 DP(BNX2X_MSG_SP, "Got SETUP_MAC completions\n");
Merav Sicron55c11942012-11-07 00:45:48 +00005273 if (CNIC_LOADED(bp) && (cid == BNX2X_ISCSI_ETH_CID(bp)))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005274 vlan_mac_obj = &bp->iscsi_l2_mac_obj;
5275 else
Barak Witkowski15192a82012-06-19 07:48:28 +00005276 vlan_mac_obj = &bp->sp_objs[cid].mac_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005277
5278 break;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005279 case BNX2X_FILTER_MCAST_PENDING:
Merav Sicron51c1a582012-03-18 10:33:38 +00005280 DP(BNX2X_MSG_SP, "Got SETUP_MCAST completions\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005281 /* This is only relevant for 57710 where multicast MACs are
5282 * configured as unicast MACs using the same ramrod.
5283 */
5284 bnx2x_handle_mcast_eqe(bp);
5285 return;
5286 default:
5287 BNX2X_ERR("Unsupported classification command: %d\n",
5288 elem->message.data.eth_event.echo);
5289 return;
5290 }
5291
5292 rc = vlan_mac_obj->complete(bp, vlan_mac_obj, elem, &ramrod_flags);
5293
5294 if (rc < 0)
5295 BNX2X_ERR("Failed to schedule new commands: %d\n", rc);
5296 else if (rc > 0)
5297 DP(BNX2X_MSG_SP, "Scheduled next pending commands...\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005298}
5299
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005300static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005301
Eric Dumazet1191cb82012-04-27 21:39:21 +00005302static void bnx2x_handle_rx_mode_eqe(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005303{
5304 netif_addr_lock_bh(bp->dev);
5305
5306 clear_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
5307
5308 /* Send rx_mode command again if was requested */
5309 if (test_and_clear_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state))
5310 bnx2x_set_storm_rx_mode(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005311 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED,
5312 &bp->sp_state))
5313 bnx2x_set_iscsi_eth_rx_mode(bp, true);
5314 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED,
5315 &bp->sp_state))
5316 bnx2x_set_iscsi_eth_rx_mode(bp, false);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005317
5318 netif_addr_unlock_bh(bp->dev);
5319}
5320
Eric Dumazet1191cb82012-04-27 21:39:21 +00005321static void bnx2x_after_afex_vif_lists(struct bnx2x *bp,
Barak Witkowskia3348722012-04-23 03:04:46 +00005322 union event_ring_elem *elem)
5323{
5324 if (elem->message.data.vif_list_event.echo == VIF_LIST_RULE_GET) {
5325 DP(BNX2X_MSG_SP,
5326 "afex: ramrod completed VIF LIST_GET, addrs 0x%x\n",
5327 elem->message.data.vif_list_event.func_bit_map);
5328 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTGET_ACK,
5329 elem->message.data.vif_list_event.func_bit_map);
5330 } else if (elem->message.data.vif_list_event.echo ==
5331 VIF_LIST_RULE_SET) {
5332 DP(BNX2X_MSG_SP, "afex: ramrod completed VIF LIST_SET\n");
5333 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTSET_ACK, 0);
5334 }
5335}
5336
5337/* called with rtnl_lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005338static void bnx2x_after_function_update(struct bnx2x *bp)
Barak Witkowskia3348722012-04-23 03:04:46 +00005339{
5340 int q, rc;
5341 struct bnx2x_fastpath *fp;
5342 struct bnx2x_queue_state_params queue_params = {NULL};
5343 struct bnx2x_queue_update_params *q_update_params =
5344 &queue_params.params.update;
5345
Yuval Mintz2de67432013-01-23 03:21:43 +00005346 /* Send Q update command with afex vlan removal values for all Qs */
Barak Witkowskia3348722012-04-23 03:04:46 +00005347 queue_params.cmd = BNX2X_Q_CMD_UPDATE;
5348
5349 /* set silent vlan removal values according to vlan mode */
5350 __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM_CHNG,
5351 &q_update_params->update_flags);
5352 __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM,
5353 &q_update_params->update_flags);
5354 __set_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);
5355
5356 /* in access mode mark mask and value are 0 to strip all vlans */
5357 if (bp->afex_vlan_mode == FUNC_MF_CFG_AFEX_VLAN_ACCESS_MODE) {
5358 q_update_params->silent_removal_value = 0;
5359 q_update_params->silent_removal_mask = 0;
5360 } else {
5361 q_update_params->silent_removal_value =
5362 (bp->afex_def_vlan_tag & VLAN_VID_MASK);
5363 q_update_params->silent_removal_mask = VLAN_VID_MASK;
5364 }
5365
5366 for_each_eth_queue(bp, q) {
5367 /* Set the appropriate Queue object */
5368 fp = &bp->fp[q];
Barak Witkowski15192a82012-06-19 07:48:28 +00005369 queue_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Barak Witkowskia3348722012-04-23 03:04:46 +00005370
5371 /* send the ramrod */
5372 rc = bnx2x_queue_state_change(bp, &queue_params);
5373 if (rc < 0)
5374 BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
5375 q);
5376 }
5377
Yuval Mintzfea75642013-04-10 13:34:39 +03005378 if (!NO_FCOE(bp) && CNIC_ENABLED(bp)) {
Merav Sicron65565882012-06-19 07:48:26 +00005379 fp = &bp->fp[FCOE_IDX(bp)];
Barak Witkowski15192a82012-06-19 07:48:28 +00005380 queue_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Barak Witkowskia3348722012-04-23 03:04:46 +00005381
5382 /* clear pending completion bit */
5383 __clear_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);
5384
5385 /* mark latest Q bit */
Peter Zijlstra4e857c52014-03-17 18:06:10 +01005386 smp_mb__before_atomic();
Barak Witkowskia3348722012-04-23 03:04:46 +00005387 set_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
Peter Zijlstra4e857c52014-03-17 18:06:10 +01005388 smp_mb__after_atomic();
Barak Witkowskia3348722012-04-23 03:04:46 +00005389
5390 /* send Q update ramrod for FCoE Q */
5391 rc = bnx2x_queue_state_change(bp, &queue_params);
5392 if (rc < 0)
5393 BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
5394 q);
5395 } else {
5396 /* If no FCoE ring - ACK MCP now */
5397 bnx2x_link_report(bp);
5398 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
5399 }
Barak Witkowskia3348722012-04-23 03:04:46 +00005400}
5401
Eric Dumazet1191cb82012-04-27 21:39:21 +00005402static struct bnx2x_queue_sp_obj *bnx2x_cid_to_q_obj(
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005403 struct bnx2x *bp, u32 cid)
5404{
Joe Perches94f05b02011-08-14 12:16:20 +00005405 DP(BNX2X_MSG_SP, "retrieving fp from cid %d\n", cid);
Merav Sicron55c11942012-11-07 00:45:48 +00005406
5407 if (CNIC_LOADED(bp) && (cid == BNX2X_FCOE_ETH_CID(bp)))
Barak Witkowski15192a82012-06-19 07:48:28 +00005408 return &bnx2x_fcoe_sp_obj(bp, q_obj);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005409 else
Barak Witkowski15192a82012-06-19 07:48:28 +00005410 return &bp->sp_objs[CID_TO_FP(cid, bp)].q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005411}
5412
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005413static void bnx2x_eq_int(struct bnx2x *bp)
5414{
5415 u16 hw_cons, sw_cons, sw_prod;
5416 union event_ring_elem *elem;
Merav Sicron55c11942012-11-07 00:45:48 +00005417 u8 echo;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005418 u32 cid;
5419 u8 opcode;
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005420 int rc, spqe_cnt = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005421 struct bnx2x_queue_sp_obj *q_obj;
5422 struct bnx2x_func_sp_obj *f_obj = &bp->func_obj;
5423 struct bnx2x_raw_obj *rss_raw = &bp->rss_conf_obj.raw;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005424
5425 hw_cons = le16_to_cpu(*bp->eq_cons_sb);
5426
5427 /* The hw_cos range is 1-255, 257 - the sw_cons range is 0-254, 256.
Yuval Mintz16a5fd92013-06-02 00:06:18 +00005428 * when we get the next-page we need to adjust so the loop
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005429 * condition below will be met. The next element is the size of a
5430 * regular element and hence incrementing by 1
5431 */
5432 if ((hw_cons & EQ_DESC_MAX_PAGE) == EQ_DESC_MAX_PAGE)
5433 hw_cons++;
5434
Lucas De Marchi25985ed2011-03-30 22:57:33 -03005435 /* This function may never run in parallel with itself for a
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005436 * specific bp, thus there is no need in "paired" read memory
5437 * barrier here.
5438 */
5439 sw_cons = bp->eq_cons;
5440 sw_prod = bp->eq_prod;
5441
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005442 DP(BNX2X_MSG_SP, "EQ: hw_cons %u sw_cons %u bp->eq_spq_left %x\n",
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005443 hw_cons, sw_cons, atomic_read(&bp->eq_spq_left));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005444
5445 for (; sw_cons != hw_cons;
5446 sw_prod = NEXT_EQ_IDX(sw_prod), sw_cons = NEXT_EQ_IDX(sw_cons)) {
5447
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005448 elem = &bp->eq_ring[EQ_DESC(sw_cons)];
5449
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005450 rc = bnx2x_iov_eq_sp_event(bp, elem);
5451 if (!rc) {
5452 DP(BNX2X_MSG_IOV, "bnx2x_iov_eq_sp_event returned %d\n",
5453 rc);
5454 goto next_spqe;
5455 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005456
Yuval Mintz86564c32013-01-23 03:21:50 +00005457 /* elem CID originates from FW; actually LE */
5458 cid = SW_CID((__force __le32)
5459 elem->message.data.cfc_del_event.cid);
5460 opcode = elem->message.opcode;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005461
5462 /* handle eq element */
5463 switch (opcode) {
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005464 case EVENT_RING_OPCODE_VF_PF_CHANNEL:
Yuval Mintz370d4a22014-03-23 18:12:24 +02005465 bnx2x_vf_mbx_schedule(bp,
5466 &elem->message.data.vf_pf_event);
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005467 continue;
5468
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005469 case EVENT_RING_OPCODE_STAT_QUERY:
Yuval Mintz76ca70f2014-02-12 18:19:49 +02005470 DP_AND((BNX2X_MSG_SP | BNX2X_MSG_STATS),
5471 "got statistics comp event %d\n",
5472 bp->stats_comp++);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005473 /* nothing to do with stats comp */
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005474 goto next_spqe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005475
5476 case EVENT_RING_OPCODE_CFC_DEL:
5477 /* handle according to cid range */
5478 /*
5479 * we may want to verify here that the bp state is
5480 * HALTING
5481 */
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005482 DP(BNX2X_MSG_SP,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005483 "got delete ramrod for MULTI[%d]\n", cid);
Merav Sicron55c11942012-11-07 00:45:48 +00005484
5485 if (CNIC_LOADED(bp) &&
5486 !bnx2x_cnic_handle_cfc_del(bp, cid, elem))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005487 goto next_spqe;
Merav Sicron55c11942012-11-07 00:45:48 +00005488
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005489 q_obj = bnx2x_cid_to_q_obj(bp, cid);
5490
5491 if (q_obj->complete_cmd(bp, q_obj, BNX2X_Q_CMD_CFC_DEL))
5492 break;
5493
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005494 goto next_spqe;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005495
5496 case EVENT_RING_OPCODE_STOP_TRAFFIC:
Merav Sicron51c1a582012-03-18 10:33:38 +00005497 DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got STOP TRAFFIC\n");
Dmitry Kravkov6ffa39f2013-11-17 08:59:29 +02005498 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_PAUSED);
Dmitry Kravkov6debea82011-07-19 01:42:04 +00005499 if (f_obj->complete_cmd(bp, f_obj,
5500 BNX2X_F_CMD_TX_STOP))
5501 break;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005502 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005503
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005504 case EVENT_RING_OPCODE_START_TRAFFIC:
Merav Sicron51c1a582012-03-18 10:33:38 +00005505 DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got START TRAFFIC\n");
Dmitry Kravkov6ffa39f2013-11-17 08:59:29 +02005506 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_RELEASED);
Dmitry Kravkov6debea82011-07-19 01:42:04 +00005507 if (f_obj->complete_cmd(bp, f_obj,
5508 BNX2X_F_CMD_TX_START))
5509 break;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005510 goto next_spqe;
Merav Sicron55c11942012-11-07 00:45:48 +00005511
Barak Witkowskia3348722012-04-23 03:04:46 +00005512 case EVENT_RING_OPCODE_FUNCTION_UPDATE:
Merav Sicron55c11942012-11-07 00:45:48 +00005513 echo = elem->message.data.function_update_event.echo;
5514 if (echo == SWITCH_UPDATE) {
5515 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5516 "got FUNC_SWITCH_UPDATE ramrod\n");
5517 if (f_obj->complete_cmd(
5518 bp, f_obj, BNX2X_F_CMD_SWITCH_UPDATE))
5519 break;
Barak Witkowskia3348722012-04-23 03:04:46 +00005520
Merav Sicron55c11942012-11-07 00:45:48 +00005521 } else {
Yuval Mintz230bb0f2014-02-12 18:19:56 +02005522 int cmd = BNX2X_SP_RTNL_AFEX_F_UPDATE;
5523
Merav Sicron55c11942012-11-07 00:45:48 +00005524 DP(BNX2X_MSG_SP | BNX2X_MSG_MCP,
5525 "AFEX: ramrod completed FUNCTION_UPDATE\n");
5526 f_obj->complete_cmd(bp, f_obj,
5527 BNX2X_F_CMD_AFEX_UPDATE);
Barak Witkowskia3348722012-04-23 03:04:46 +00005528
Merav Sicron55c11942012-11-07 00:45:48 +00005529 /* We will perform the Queues update from
5530 * sp_rtnl task as all Queue SP operations
5531 * should run under rtnl_lock.
5532 */
Yuval Mintz230bb0f2014-02-12 18:19:56 +02005533 bnx2x_schedule_sp_rtnl(bp, cmd, 0);
Merav Sicron55c11942012-11-07 00:45:48 +00005534 }
5535
Barak Witkowskia3348722012-04-23 03:04:46 +00005536 goto next_spqe;
5537
5538 case EVENT_RING_OPCODE_AFEX_VIF_LISTS:
5539 f_obj->complete_cmd(bp, f_obj,
5540 BNX2X_F_CMD_AFEX_VIFLISTS);
5541 bnx2x_after_afex_vif_lists(bp, elem);
5542 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005543 case EVENT_RING_OPCODE_FUNCTION_START:
Merav Sicron51c1a582012-03-18 10:33:38 +00005544 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5545 "got FUNC_START ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005546 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_START))
5547 break;
5548
5549 goto next_spqe;
5550
5551 case EVENT_RING_OPCODE_FUNCTION_STOP:
Merav Sicron51c1a582012-03-18 10:33:38 +00005552 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5553 "got FUNC_STOP ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005554 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_STOP))
5555 break;
5556
5557 goto next_spqe;
Michal Kalderoneeed0182014-08-17 16:47:44 +03005558
5559 case EVENT_RING_OPCODE_SET_TIMESYNC:
5560 DP(BNX2X_MSG_SP | BNX2X_MSG_PTP,
5561 "got set_timesync ramrod completion\n");
5562 if (f_obj->complete_cmd(bp, f_obj,
5563 BNX2X_F_CMD_SET_TIMESYNC))
5564 break;
5565 goto next_spqe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005566 }
5567
5568 switch (opcode | bp->state) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005569 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
5570 BNX2X_STATE_OPEN):
5571 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005572 BNX2X_STATE_OPENING_WAIT4_PORT):
Yuval Mintz28311f82015-07-22 09:16:22 +03005573 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
5574 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005575 cid = elem->message.data.eth_event.echo &
5576 BNX2X_SWCID_MASK;
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005577 DP(BNX2X_MSG_SP, "got RSS_UPDATE ramrod. CID %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005578 cid);
5579 rss_raw->clear_pending(rss_raw);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005580 break;
5581
5582 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_OPEN):
5583 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_DIAG):
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005584 case (EVENT_RING_OPCODE_SET_MAC |
5585 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005586 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5587 BNX2X_STATE_OPEN):
5588 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5589 BNX2X_STATE_DIAG):
5590 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5591 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005592 DP(BNX2X_MSG_SP, "got (un)set mac ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005593 bnx2x_handle_classification_eqe(bp, elem);
5594 break;
5595
5596 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5597 BNX2X_STATE_OPEN):
5598 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5599 BNX2X_STATE_DIAG):
5600 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5601 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005602 DP(BNX2X_MSG_SP, "got mcast ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005603 bnx2x_handle_mcast_eqe(bp);
5604 break;
5605
5606 case (EVENT_RING_OPCODE_FILTERS_RULES |
5607 BNX2X_STATE_OPEN):
5608 case (EVENT_RING_OPCODE_FILTERS_RULES |
5609 BNX2X_STATE_DIAG):
5610 case (EVENT_RING_OPCODE_FILTERS_RULES |
5611 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005612 DP(BNX2X_MSG_SP, "got rx_mode ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005613 bnx2x_handle_rx_mode_eqe(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005614 break;
5615 default:
5616 /* unknown event log error and continue */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005617 BNX2X_ERR("Unknown EQ event %d, bp->state 0x%x\n",
5618 elem->message.opcode, bp->state);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005619 }
5620next_spqe:
5621 spqe_cnt++;
5622 } /* for */
5623
Peter Zijlstra4e857c52014-03-17 18:06:10 +01005624 smp_mb__before_atomic();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005625 atomic_add(spqe_cnt, &bp->eq_spq_left);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005626
5627 bp->eq_cons = sw_cons;
5628 bp->eq_prod = sw_prod;
5629 /* Make sure that above mem writes were issued towards the memory */
5630 smp_wmb();
5631
5632 /* update producer */
5633 bnx2x_update_eq_prod(bp, bp->eq_prod);
5634}
5635
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005636static void bnx2x_sp_task(struct work_struct *work)
5637{
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08005638 struct bnx2x *bp = container_of(work, struct bnx2x, sp_task.work);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005639
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005640 DP(BNX2X_MSG_SP, "sp task invoked\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005641
Yuval Mintz16a5fd92013-06-02 00:06:18 +00005642 /* make sure the atomic interrupt_occurred has been written */
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005643 smp_rmb();
5644 if (atomic_read(&bp->interrupt_occurred)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005645
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005646 /* what work needs to be performed? */
5647 u16 status = bnx2x_update_dsb_idx(bp);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005648
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005649 DP(BNX2X_MSG_SP, "status %x\n", status);
5650 DP(BNX2X_MSG_SP, "setting interrupt_occurred to 0\n");
5651 atomic_set(&bp->interrupt_occurred, 0);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005652
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005653 /* HW attentions */
5654 if (status & BNX2X_DEF_SB_ATT_IDX) {
5655 bnx2x_attn_int(bp);
5656 status &= ~BNX2X_DEF_SB_ATT_IDX;
Vladislav Zolotarov019dbb42011-07-19 01:43:25 +00005657 }
Merav Sicron55c11942012-11-07 00:45:48 +00005658
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005659 /* SP events: STAT_QUERY and others */
5660 if (status & BNX2X_DEF_SB_IDX) {
5661 struct bnx2x_fastpath *fp = bnx2x_fcoe_fp(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005662
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005663 if (FCOE_INIT(bp) &&
5664 (bnx2x_has_rx_work(fp) || bnx2x_has_tx_work(fp))) {
5665 /* Prevent local bottom-halves from running as
5666 * we are going to change the local NAPI list.
5667 */
5668 local_bh_disable();
5669 napi_schedule(&bnx2x_fcoe(bp, napi));
5670 local_bh_enable();
5671 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005672
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005673 /* Handle EQ completions */
5674 bnx2x_eq_int(bp);
5675 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID,
5676 le16_to_cpu(bp->def_idx), IGU_INT_NOP, 1);
5677
5678 status &= ~BNX2X_DEF_SB_IDX;
5679 }
5680
5681 /* if status is non zero then perhaps something went wrong */
5682 if (unlikely(status))
5683 DP(BNX2X_MSG_SP,
5684 "got an unknown interrupt! (status 0x%x)\n", status);
5685
5686 /* ack status block only if something was actually handled */
5687 bnx2x_ack_sb(bp, bp->igu_dsb_id, ATTENTION_ID,
5688 le16_to_cpu(bp->def_att_idx), IGU_INT_ENABLE, 1);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005689 }
5690
Barak Witkowskia3348722012-04-23 03:04:46 +00005691 /* afex - poll to check if VIFSET_ACK should be sent to MFW */
5692 if (test_and_clear_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK,
5693 &bp->sp_state)) {
5694 bnx2x_link_report(bp);
5695 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
5696 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005697}
5698
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005699irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005700{
5701 struct net_device *dev = dev_instance;
5702 struct bnx2x *bp = netdev_priv(dev);
5703
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005704 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0,
5705 IGU_INT_DISABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005706
5707#ifdef BNX2X_STOP_ON_ERROR
5708 if (unlikely(bp->panic))
5709 return IRQ_HANDLED;
5710#endif
5711
Merav Sicron55c11942012-11-07 00:45:48 +00005712 if (CNIC_LOADED(bp)) {
Michael Chan993ac7b2009-10-10 13:46:56 +00005713 struct cnic_ops *c_ops;
5714
5715 rcu_read_lock();
5716 c_ops = rcu_dereference(bp->cnic_ops);
5717 if (c_ops)
5718 c_ops->cnic_handler(bp->cnic_data, NULL);
5719 rcu_read_unlock();
5720 }
Merav Sicron55c11942012-11-07 00:45:48 +00005721
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005722 /* schedule sp task to perform default status block work, ack
5723 * attentions and enable interrupts.
5724 */
5725 bnx2x_schedule_sp_task(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005726
5727 return IRQ_HANDLED;
5728}
5729
5730/* end of slow path */
5731
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005732void bnx2x_drv_pulse(struct bnx2x *bp)
5733{
5734 SHMEM_WR(bp, func_mb[BP_FW_MB_IDX(bp)].drv_pulse_mb,
5735 bp->fw_drv_pulse_wr_seq);
5736}
5737
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005738static void bnx2x_timer(unsigned long data)
5739{
5740 struct bnx2x *bp = (struct bnx2x *) data;
5741
5742 if (!netif_running(bp->dev))
5743 return;
5744
Ariel Elior67c431a2013-01-01 05:22:36 +00005745 if (IS_PF(bp) &&
5746 !BP_NOMCP(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005747 int mb_idx = BP_FW_MB_IDX(bp);
Eilon Greenstein4c868662013-09-23 10:12:50 +03005748 u16 drv_pulse;
5749 u16 mcp_pulse;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005750
5751 ++bp->fw_drv_pulse_wr_seq;
5752 bp->fw_drv_pulse_wr_seq &= DRV_PULSE_SEQ_MASK;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005753 drv_pulse = bp->fw_drv_pulse_wr_seq;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005754 bnx2x_drv_pulse(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005755
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005756 mcp_pulse = (SHMEM_RD(bp, func_mb[mb_idx].mcp_pulse_mb) &
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005757 MCP_PULSE_SEQ_MASK);
5758 /* The delta between driver pulse and mcp response
Eilon Greenstein4c868662013-09-23 10:12:50 +03005759 * should not get too big. If the MFW is more than 5 pulses
5760 * behind, we should worry about it enough to generate an error
5761 * log.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005762 */
Eilon Greenstein4c868662013-09-23 10:12:50 +03005763 if (((drv_pulse - mcp_pulse) & MCP_PULSE_SEQ_MASK) > 5)
5764 BNX2X_ERR("MFW seems hanged: drv_pulse (0x%x) != mcp_pulse (0x%x)\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005765 drv_pulse, mcp_pulse);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005766 }
5767
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07005768 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07005769 bnx2x_stats_handle(bp, STATS_EVENT_UPDATE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005770
Ariel Eliorabc5a022013-01-01 05:22:43 +00005771 /* sample pf vf bulletin board for new posts from pf */
Yuval Mintz371734882013-06-24 11:04:10 +03005772 if (IS_VF(bp))
5773 bnx2x_timer_sriov(bp);
Ariel Elior78c3bcc2013-06-20 17:39:08 +03005774
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005775 mod_timer(&bp->timer, jiffies + bp->current_interval);
5776}
5777
5778/* end of Statistics */
5779
5780/* nic init */
5781
5782/*
5783 * nic init service functions
5784 */
5785
Eric Dumazet1191cb82012-04-27 21:39:21 +00005786static void bnx2x_fill(struct bnx2x *bp, u32 addr, int fill, u32 len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005787{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005788 u32 i;
5789 if (!(len%4) && !(addr%4))
5790 for (i = 0; i < len; i += 4)
5791 REG_WR(bp, addr + i, fill);
5792 else
5793 for (i = 0; i < len; i++)
5794 REG_WR8(bp, addr + i, fill);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005795}
5796
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005797/* helper: writes FP SP data to FW - data_size in dwords */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005798static void bnx2x_wr_fp_sb_data(struct bnx2x *bp,
5799 int fw_sb_id,
5800 u32 *sb_data_p,
5801 u32 data_size)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005802{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005803 int index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005804 for (index = 0; index < data_size; index++)
5805 REG_WR(bp, BAR_CSTRORM_INTMEM +
5806 CSTORM_STATUS_BLOCK_DATA_OFFSET(fw_sb_id) +
5807 sizeof(u32)*index,
5808 *(sb_data_p + index));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005809}
5810
Eric Dumazet1191cb82012-04-27 21:39:21 +00005811static void bnx2x_zero_fp_sb(struct bnx2x *bp, int fw_sb_id)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005812{
5813 u32 *sb_data_p;
5814 u32 data_size = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005815 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005816 struct hc_status_block_data_e1x sb_data_e1x;
5817
5818 /* disable the function first */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005819 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005820 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005821 sb_data_e2.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005822 sb_data_e2.common.p_func.vf_valid = false;
5823 sb_data_p = (u32 *)&sb_data_e2;
5824 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
5825 } else {
5826 memset(&sb_data_e1x, 0,
5827 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005828 sb_data_e1x.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005829 sb_data_e1x.common.p_func.vf_valid = false;
5830 sb_data_p = (u32 *)&sb_data_e1x;
5831 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
5832 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005833 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
5834
5835 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5836 CSTORM_STATUS_BLOCK_OFFSET(fw_sb_id), 0,
5837 CSTORM_STATUS_BLOCK_SIZE);
5838 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5839 CSTORM_SYNC_BLOCK_OFFSET(fw_sb_id), 0,
5840 CSTORM_SYNC_BLOCK_SIZE);
5841}
5842
5843/* helper: writes SP SB data to FW */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005844static void bnx2x_wr_sp_sb_data(struct bnx2x *bp,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005845 struct hc_sp_status_block_data *sp_sb_data)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005846{
5847 int func = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005848 int i;
5849 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
5850 REG_WR(bp, BAR_CSTRORM_INTMEM +
5851 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
5852 i*sizeof(u32),
5853 *((u32 *)sp_sb_data + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005854}
5855
Eric Dumazet1191cb82012-04-27 21:39:21 +00005856static void bnx2x_zero_sp_sb(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005857{
5858 int func = BP_FUNC(bp);
5859 struct hc_sp_status_block_data sp_sb_data;
5860 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
5861
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005862 sp_sb_data.state = SB_DISABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005863 sp_sb_data.p_func.vf_valid = false;
5864
5865 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
5866
5867 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5868 CSTORM_SP_STATUS_BLOCK_OFFSET(func), 0,
5869 CSTORM_SP_STATUS_BLOCK_SIZE);
5870 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5871 CSTORM_SP_SYNC_BLOCK_OFFSET(func), 0,
5872 CSTORM_SP_SYNC_BLOCK_SIZE);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005873}
5874
Eric Dumazet1191cb82012-04-27 21:39:21 +00005875static void bnx2x_setup_ndsb_state_machine(struct hc_status_block_sm *hc_sm,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005876 int igu_sb_id, int igu_seg_id)
5877{
5878 hc_sm->igu_sb_id = igu_sb_id;
5879 hc_sm->igu_seg_id = igu_seg_id;
5880 hc_sm->timer_value = 0xFF;
5881 hc_sm->time_to_expire = 0xFFFFFFFF;
5882}
5883
David S. Miller8decf862011-09-22 03:23:13 -04005884/* allocates state machine ids. */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005885static void bnx2x_map_sb_state_machines(struct hc_index_data *index_data)
David S. Miller8decf862011-09-22 03:23:13 -04005886{
5887 /* zero out state machine indices */
5888 /* rx indices */
5889 index_data[HC_INDEX_ETH_RX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
5890
5891 /* tx indices */
5892 index_data[HC_INDEX_OOO_TX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
5893 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags &= ~HC_INDEX_DATA_SM_ID;
5894 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags &= ~HC_INDEX_DATA_SM_ID;
5895 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags &= ~HC_INDEX_DATA_SM_ID;
5896
5897 /* map indices */
5898 /* rx indices */
5899 index_data[HC_INDEX_ETH_RX_CQ_CONS].flags |=
5900 SM_RX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5901
5902 /* tx indices */
5903 index_data[HC_INDEX_OOO_TX_CQ_CONS].flags |=
5904 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5905 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags |=
5906 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5907 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags |=
5908 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5909 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags |=
5910 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5911}
5912
Ariel Eliorb93288d2013-01-01 05:22:35 +00005913void bnx2x_init_sb(struct bnx2x *bp, dma_addr_t mapping, int vfid,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005914 u8 vf_valid, int fw_sb_id, int igu_sb_id)
5915{
5916 int igu_seg_id;
5917
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005918 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005919 struct hc_status_block_data_e1x sb_data_e1x;
5920 struct hc_status_block_sm *hc_sm_p;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005921 int data_size;
5922 u32 *sb_data_p;
5923
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005924 if (CHIP_INT_MODE_IS_BC(bp))
5925 igu_seg_id = HC_SEG_ACCESS_NORM;
5926 else
5927 igu_seg_id = IGU_SEG_ACCESS_NORM;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005928
5929 bnx2x_zero_fp_sb(bp, fw_sb_id);
5930
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005931 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005932 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005933 sb_data_e2.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005934 sb_data_e2.common.p_func.pf_id = BP_FUNC(bp);
5935 sb_data_e2.common.p_func.vf_id = vfid;
5936 sb_data_e2.common.p_func.vf_valid = vf_valid;
5937 sb_data_e2.common.p_func.vnic_id = BP_VN(bp);
5938 sb_data_e2.common.same_igu_sb_1b = true;
5939 sb_data_e2.common.host_sb_addr.hi = U64_HI(mapping);
5940 sb_data_e2.common.host_sb_addr.lo = U64_LO(mapping);
5941 hc_sm_p = sb_data_e2.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005942 sb_data_p = (u32 *)&sb_data_e2;
5943 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
David S. Miller8decf862011-09-22 03:23:13 -04005944 bnx2x_map_sb_state_machines(sb_data_e2.index_data);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005945 } else {
5946 memset(&sb_data_e1x, 0,
5947 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005948 sb_data_e1x.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005949 sb_data_e1x.common.p_func.pf_id = BP_FUNC(bp);
5950 sb_data_e1x.common.p_func.vf_id = 0xff;
5951 sb_data_e1x.common.p_func.vf_valid = false;
5952 sb_data_e1x.common.p_func.vnic_id = BP_VN(bp);
5953 sb_data_e1x.common.same_igu_sb_1b = true;
5954 sb_data_e1x.common.host_sb_addr.hi = U64_HI(mapping);
5955 sb_data_e1x.common.host_sb_addr.lo = U64_LO(mapping);
5956 hc_sm_p = sb_data_e1x.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005957 sb_data_p = (u32 *)&sb_data_e1x;
5958 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
David S. Miller8decf862011-09-22 03:23:13 -04005959 bnx2x_map_sb_state_machines(sb_data_e1x.index_data);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005960 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005961
5962 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_RX_ID],
5963 igu_sb_id, igu_seg_id);
5964 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_TX_ID],
5965 igu_sb_id, igu_seg_id);
5966
Merav Sicron51c1a582012-03-18 10:33:38 +00005967 DP(NETIF_MSG_IFUP, "Init FW SB %d\n", fw_sb_id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005968
Yuval Mintz86564c32013-01-23 03:21:50 +00005969 /* write indices to HW - PCI guarantees endianity of regpairs */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005970 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
5971}
5972
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005973static void bnx2x_update_coalesce_sb(struct bnx2x *bp, u8 fw_sb_id,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005974 u16 tx_usec, u16 rx_usec)
5975{
Ariel Elior6383c0b2011-07-14 08:31:57 +00005976 bnx2x_update_coalesce_sb_index(bp, fw_sb_id, HC_INDEX_ETH_RX_CQ_CONS,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005977 false, rx_usec);
Ariel Elior6383c0b2011-07-14 08:31:57 +00005978 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5979 HC_INDEX_ETH_TX_CQ_CONS_COS0, false,
5980 tx_usec);
5981 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5982 HC_INDEX_ETH_TX_CQ_CONS_COS1, false,
5983 tx_usec);
5984 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5985 HC_INDEX_ETH_TX_CQ_CONS_COS2, false,
5986 tx_usec);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005987}
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005988
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005989static void bnx2x_init_def_sb(struct bnx2x *bp)
5990{
5991 struct host_sp_status_block *def_sb = bp->def_status_blk;
5992 dma_addr_t mapping = bp->def_status_blk_mapping;
5993 int igu_sp_sb_index;
5994 int igu_seg_id;
5995 int port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005996 int func = BP_FUNC(bp);
David S. Miller88c51002011-10-07 13:38:43 -04005997 int reg_offset, reg_offset_en5;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005998 u64 section;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005999 int index;
6000 struct hc_sp_status_block_data sp_sb_data;
6001 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
6002
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006003 if (CHIP_INT_MODE_IS_BC(bp)) {
6004 igu_sp_sb_index = DEF_SB_IGU_ID;
6005 igu_seg_id = HC_SEG_ACCESS_DEF;
6006 } else {
6007 igu_sp_sb_index = bp->igu_dsb_id;
6008 igu_seg_id = IGU_SEG_ACCESS_DEF;
6009 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006010
6011 /* ATTN */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006012 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006013 atten_status_block);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006014 def_sb->atten_status_block.status_block_id = igu_sp_sb_index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006015
Eliezer Tamir49d66772008-02-28 11:53:13 -08006016 bp->attn_state = 0;
6017
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006018 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
6019 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
David S. Miller88c51002011-10-07 13:38:43 -04006020 reg_offset_en5 = (port ? MISC_REG_AEU_ENABLE5_FUNC_1_OUT_0 :
6021 MISC_REG_AEU_ENABLE5_FUNC_0_OUT_0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006022 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006023 int sindex;
6024 /* take care of sig[0]..sig[4] */
6025 for (sindex = 0; sindex < 4; sindex++)
6026 bp->attn_group[index].sig[sindex] =
6027 REG_RD(bp, reg_offset + sindex*0x4 + 0x10*index);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006028
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006029 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006030 /*
6031 * enable5 is separate from the rest of the registers,
6032 * and therefore the address skip is 4
6033 * and not 16 between the different groups
6034 */
6035 bp->attn_group[index].sig[4] = REG_RD(bp,
David S. Miller88c51002011-10-07 13:38:43 -04006036 reg_offset_en5 + 0x4*index);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006037 else
6038 bp->attn_group[index].sig[4] = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006039 }
6040
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006041 if (bp->common.int_block == INT_BLOCK_HC) {
6042 reg_offset = (port ? HC_REG_ATTN_MSG1_ADDR_L :
6043 HC_REG_ATTN_MSG0_ADDR_L);
6044
6045 REG_WR(bp, reg_offset, U64_LO(section));
6046 REG_WR(bp, reg_offset + 4, U64_HI(section));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006047 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006048 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_L, U64_LO(section));
6049 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_H, U64_HI(section));
6050 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006051
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006052 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
6053 sp_sb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006054
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006055 bnx2x_zero_sp_sb(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006056
Yuval Mintz86564c32013-01-23 03:21:50 +00006057 /* PCI guarantees endianity of regpairs */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006058 sp_sb_data.state = SB_ENABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006059 sp_sb_data.host_sb_addr.lo = U64_LO(section);
6060 sp_sb_data.host_sb_addr.hi = U64_HI(section);
6061 sp_sb_data.igu_sb_id = igu_sp_sb_index;
6062 sp_sb_data.igu_seg_id = igu_seg_id;
6063 sp_sb_data.p_func.pf_id = func;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006064 sp_sb_data.p_func.vnic_id = BP_VN(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006065 sp_sb_data.p_func.vf_id = 0xff;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006066
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006067 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006068
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006069 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006070}
6071
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00006072void bnx2x_update_coalesce(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006073{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006074 int i;
6075
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00006076 for_each_eth_queue(bp, i)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006077 bnx2x_update_coalesce_sb(bp, bp->fp[i].fw_sb_id,
Ariel Elior423cfa7e2011-03-14 13:43:22 -07006078 bp->tx_ticks, bp->rx_ticks);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006079}
6080
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006081static void bnx2x_init_sp_ring(struct bnx2x *bp)
6082{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006083 spin_lock_init(&bp->spq_lock);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08006084 atomic_set(&bp->cq_spq_left, MAX_SPQ_PENDING);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006085
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006086 bp->spq_prod_idx = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006087 bp->dsb_sp_prod = BNX2X_SP_DSB_INDEX;
6088 bp->spq_prod_bd = bp->spq;
6089 bp->spq_last_bd = bp->spq_prod_bd + MAX_SP_DESC_CNT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006090}
6091
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006092static void bnx2x_init_eq_ring(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006093{
6094 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006095 for (i = 1; i <= NUM_EQ_PAGES; i++) {
6096 union event_ring_elem *elem =
6097 &bp->eq_ring[EQ_DESC_CNT_PAGE * i - 1];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006098
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006099 elem->next_page.addr.hi =
6100 cpu_to_le32(U64_HI(bp->eq_mapping +
6101 BCM_PAGE_SIZE * (i % NUM_EQ_PAGES)));
6102 elem->next_page.addr.lo =
6103 cpu_to_le32(U64_LO(bp->eq_mapping +
6104 BCM_PAGE_SIZE*(i % NUM_EQ_PAGES)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006105 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006106 bp->eq_cons = 0;
6107 bp->eq_prod = NUM_EQ_DESC;
6108 bp->eq_cons_sb = BNX2X_EQ_INDEX;
Yuval Mintz16a5fd92013-06-02 00:06:18 +00006109 /* we want a warning message before it gets wrought... */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08006110 atomic_set(&bp->eq_spq_left,
6111 min_t(int, MAX_SP_DESC_CNT - MAX_SPQ_PENDING, NUM_EQ_DESC) - 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006112}
6113
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006114/* called with netif_addr_lock_bh() */
stephen hemmingera8f47eb2014-01-09 22:20:11 -08006115static int bnx2x_set_q_rx_mode(struct bnx2x *bp, u8 cl_id,
6116 unsigned long rx_mode_flags,
6117 unsigned long rx_accept_flags,
6118 unsigned long tx_accept_flags,
6119 unsigned long ramrod_flags)
Tom Herbertab532cf2011-02-16 10:27:02 +00006120{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006121 struct bnx2x_rx_mode_ramrod_params ramrod_param;
6122 int rc;
Tom Herbertab532cf2011-02-16 10:27:02 +00006123
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006124 memset(&ramrod_param, 0, sizeof(ramrod_param));
Tom Herbertab532cf2011-02-16 10:27:02 +00006125
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006126 /* Prepare ramrod parameters */
6127 ramrod_param.cid = 0;
6128 ramrod_param.cl_id = cl_id;
6129 ramrod_param.rx_mode_obj = &bp->rx_mode_obj;
6130 ramrod_param.func_id = BP_FUNC(bp);
6131
6132 ramrod_param.pstate = &bp->sp_state;
6133 ramrod_param.state = BNX2X_FILTER_RX_MODE_PENDING;
6134
6135 ramrod_param.rdata = bnx2x_sp(bp, rx_mode_rdata);
6136 ramrod_param.rdata_mapping = bnx2x_sp_mapping(bp, rx_mode_rdata);
6137
6138 set_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
6139
6140 ramrod_param.ramrod_flags = ramrod_flags;
6141 ramrod_param.rx_mode_flags = rx_mode_flags;
6142
6143 ramrod_param.rx_accept_flags = rx_accept_flags;
6144 ramrod_param.tx_accept_flags = tx_accept_flags;
6145
6146 rc = bnx2x_config_rx_mode(bp, &ramrod_param);
6147 if (rc < 0) {
6148 BNX2X_ERR("Set rx_mode %d failed\n", bp->rx_mode);
Yuval Mintz924d75a2013-01-23 03:21:44 +00006149 return rc;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006150 }
Yuval Mintz924d75a2013-01-23 03:21:44 +00006151
6152 return 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006153}
6154
Yuval Mintz86564c32013-01-23 03:21:50 +00006155static int bnx2x_fill_accept_flags(struct bnx2x *bp, u32 rx_mode,
6156 unsigned long *rx_accept_flags,
6157 unsigned long *tx_accept_flags)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006158{
Yuval Mintz924d75a2013-01-23 03:21:44 +00006159 /* Clear the flags first */
6160 *rx_accept_flags = 0;
6161 *tx_accept_flags = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006162
Yuval Mintz924d75a2013-01-23 03:21:44 +00006163 switch (rx_mode) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006164 case BNX2X_RX_MODE_NONE:
6165 /*
6166 * 'drop all' supersedes any accept flags that may have been
6167 * passed to the function.
6168 */
6169 break;
6170 case BNX2X_RX_MODE_NORMAL:
Yuval Mintz924d75a2013-01-23 03:21:44 +00006171 __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
6172 __set_bit(BNX2X_ACCEPT_MULTICAST, rx_accept_flags);
6173 __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006174
6175 /* internal switching mode */
Yuval Mintz924d75a2013-01-23 03:21:44 +00006176 __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
6177 __set_bit(BNX2X_ACCEPT_MULTICAST, tx_accept_flags);
6178 __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006179
6180 break;
6181 case BNX2X_RX_MODE_ALLMULTI:
Yuval Mintz924d75a2013-01-23 03:21:44 +00006182 __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
6183 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, rx_accept_flags);
6184 __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006185
6186 /* internal switching mode */
Yuval Mintz924d75a2013-01-23 03:21:44 +00006187 __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
6188 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, tx_accept_flags);
6189 __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006190
6191 break;
6192 case BNX2X_RX_MODE_PROMISC:
Yuval Mintz16a5fd92013-06-02 00:06:18 +00006193 /* According to definition of SI mode, iface in promisc mode
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006194 * should receive matched and unmatched (in resolution of port)
6195 * unicast packets.
6196 */
Yuval Mintz924d75a2013-01-23 03:21:44 +00006197 __set_bit(BNX2X_ACCEPT_UNMATCHED, rx_accept_flags);
6198 __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
6199 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, rx_accept_flags);
6200 __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006201
6202 /* internal switching mode */
Yuval Mintz924d75a2013-01-23 03:21:44 +00006203 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, tx_accept_flags);
6204 __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006205
6206 if (IS_MF_SI(bp))
Yuval Mintz924d75a2013-01-23 03:21:44 +00006207 __set_bit(BNX2X_ACCEPT_ALL_UNICAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006208 else
Yuval Mintz924d75a2013-01-23 03:21:44 +00006209 __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006210
6211 break;
6212 default:
Yuval Mintz924d75a2013-01-23 03:21:44 +00006213 BNX2X_ERR("Unknown rx_mode: %d\n", rx_mode);
6214 return -EINVAL;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006215 }
6216
Yuval Mintz924d75a2013-01-23 03:21:44 +00006217 /* Set ACCEPT_ANY_VLAN as we do not enable filtering by VLAN */
Yuval Mintz0c23ad32014-08-17 16:47:45 +03006218 if (rx_mode != BNX2X_RX_MODE_NONE) {
Yuval Mintz924d75a2013-01-23 03:21:44 +00006219 __set_bit(BNX2X_ACCEPT_ANY_VLAN, rx_accept_flags);
6220 __set_bit(BNX2X_ACCEPT_ANY_VLAN, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006221 }
6222
Yuval Mintz924d75a2013-01-23 03:21:44 +00006223 return 0;
6224}
6225
6226/* called with netif_addr_lock_bh() */
stephen hemmingera8f47eb2014-01-09 22:20:11 -08006227static int bnx2x_set_storm_rx_mode(struct bnx2x *bp)
Yuval Mintz924d75a2013-01-23 03:21:44 +00006228{
6229 unsigned long rx_mode_flags = 0, ramrod_flags = 0;
6230 unsigned long rx_accept_flags = 0, tx_accept_flags = 0;
6231 int rc;
6232
6233 if (!NO_FCOE(bp))
6234 /* Configure rx_mode of FCoE Queue */
6235 __set_bit(BNX2X_RX_MODE_FCOE_ETH, &rx_mode_flags);
6236
6237 rc = bnx2x_fill_accept_flags(bp, bp->rx_mode, &rx_accept_flags,
6238 &tx_accept_flags);
6239 if (rc)
6240 return rc;
6241
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006242 __set_bit(RAMROD_RX, &ramrod_flags);
6243 __set_bit(RAMROD_TX, &ramrod_flags);
6244
Yuval Mintz924d75a2013-01-23 03:21:44 +00006245 return bnx2x_set_q_rx_mode(bp, bp->fp->cl_id, rx_mode_flags,
6246 rx_accept_flags, tx_accept_flags,
6247 ramrod_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006248}
6249
Eilon Greenstein471de712008-08-13 15:49:35 -07006250static void bnx2x_init_internal_common(struct bnx2x *bp)
6251{
6252 int i;
6253
6254 /* Zero this manually as its initialization is
6255 currently missing in the initTool */
6256 for (i = 0; i < (USTORM_AGG_DATA_SIZE >> 2); i++)
6257 REG_WR(bp, BAR_USTRORM_INTMEM +
6258 USTORM_AGG_DATA_OFFSET + i * 4, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006259 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006260 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_IGU_MODE_OFFSET,
6261 CHIP_INT_MODE_IS_BC(bp) ?
6262 HC_IGU_BC_MODE : HC_IGU_NBC_MODE);
6263 }
Eilon Greenstein471de712008-08-13 15:49:35 -07006264}
6265
Eilon Greenstein471de712008-08-13 15:49:35 -07006266static void bnx2x_init_internal(struct bnx2x *bp, u32 load_code)
6267{
6268 switch (load_code) {
6269 case FW_MSG_CODE_DRV_LOAD_COMMON:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006270 case FW_MSG_CODE_DRV_LOAD_COMMON_CHIP:
Eilon Greenstein471de712008-08-13 15:49:35 -07006271 bnx2x_init_internal_common(bp);
6272 /* no break */
6273
6274 case FW_MSG_CODE_DRV_LOAD_PORT:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006275 /* nothing to do */
Eilon Greenstein471de712008-08-13 15:49:35 -07006276 /* no break */
6277
6278 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006279 /* internal memory per function is
6280 initialized inside bnx2x_pf_init */
Eilon Greenstein471de712008-08-13 15:49:35 -07006281 break;
6282
6283 default:
6284 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
6285 break;
6286 }
6287}
6288
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006289static inline u8 bnx2x_fp_igu_sb_id(struct bnx2x_fastpath *fp)
6290{
Merav Sicron55c11942012-11-07 00:45:48 +00006291 return fp->bp->igu_base_sb + fp->index + CNIC_SUPPORT(fp->bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006292}
6293
6294static inline u8 bnx2x_fp_fw_sb_id(struct bnx2x_fastpath *fp)
6295{
Merav Sicron55c11942012-11-07 00:45:48 +00006296 return fp->bp->base_fw_ndsb + fp->index + CNIC_SUPPORT(fp->bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006297}
6298
Eric Dumazet1191cb82012-04-27 21:39:21 +00006299static u8 bnx2x_fp_cl_id(struct bnx2x_fastpath *fp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006300{
6301 if (CHIP_IS_E1x(fp->bp))
6302 return BP_L_ID(fp->bp) + fp->index;
6303 else /* We want Client ID to be the same as IGU SB ID for 57712 */
6304 return bnx2x_fp_igu_sb_id(fp);
6305}
6306
Ariel Elior6383c0b2011-07-14 08:31:57 +00006307static void bnx2x_init_eth_fp(struct bnx2x *bp, int fp_idx)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006308{
6309 struct bnx2x_fastpath *fp = &bp->fp[fp_idx];
Ariel Elior6383c0b2011-07-14 08:31:57 +00006310 u8 cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006311 unsigned long q_type = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +00006312 u32 cids[BNX2X_MULTI_TX_COS] = { 0 };
Dmitry Kravkovf233caf2011-11-13 04:34:22 +00006313 fp->rx_queue = fp_idx;
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006314 fp->cid = fp_idx;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006315 fp->cl_id = bnx2x_fp_cl_id(fp);
6316 fp->fw_sb_id = bnx2x_fp_fw_sb_id(fp);
6317 fp->igu_sb_id = bnx2x_fp_igu_sb_id(fp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006318 /* qZone id equals to FW (per path) client id */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006319 fp->cl_qzone_id = bnx2x_fp_qzone_id(fp);
6320
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006321 /* init shortcut */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006322 fp->ustorm_rx_prods_offset = bnx2x_rx_ustorm_prods_offset(fp);
Ariel Elior7a752992012-01-26 06:01:53 +00006323
Yuval Mintz16a5fd92013-06-02 00:06:18 +00006324 /* Setup SB indices */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006325 fp->rx_cons_sb = BNX2X_RX_SB_INDEX;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006326
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006327 /* Configure Queue State object */
6328 __set_bit(BNX2X_Q_TYPE_HAS_RX, &q_type);
6329 __set_bit(BNX2X_Q_TYPE_HAS_TX, &q_type);
Ariel Elior6383c0b2011-07-14 08:31:57 +00006330
6331 BUG_ON(fp->max_cos > BNX2X_MULTI_TX_COS);
6332
6333 /* init tx data */
6334 for_each_cos_in_tx_queue(fp, cos) {
Merav Sicron65565882012-06-19 07:48:26 +00006335 bnx2x_init_txdata(bp, fp->txdata_ptr[cos],
6336 CID_COS_TO_TX_ONLY_CID(fp->cid, cos, bp),
6337 FP_COS_TO_TXQ(fp, cos, bp),
6338 BNX2X_TX_SB_INDEX_BASE + cos, fp);
6339 cids[cos] = fp->txdata_ptr[cos]->cid;
Ariel Elior6383c0b2011-07-14 08:31:57 +00006340 }
6341
Ariel Eliorad5afc82013-01-01 05:22:26 +00006342 /* nothing more for vf to do here */
6343 if (IS_VF(bp))
6344 return;
6345
6346 bnx2x_init_sb(bp, fp->status_blk_mapping, BNX2X_VF_ID_INVALID, false,
6347 fp->fw_sb_id, fp->igu_sb_id);
6348 bnx2x_update_fpsb_idx(fp);
Barak Witkowski15192a82012-06-19 07:48:28 +00006349 bnx2x_init_queue_obj(bp, &bnx2x_sp_obj(bp, fp).q_obj, fp->cl_id, cids,
6350 fp->max_cos, BP_FUNC(bp), bnx2x_sp(bp, q_rdata),
Ariel Elior6383c0b2011-07-14 08:31:57 +00006351 bnx2x_sp_mapping(bp, q_rdata), q_type);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006352
6353 /**
6354 * Configure classification DBs: Always enable Tx switching
6355 */
6356 bnx2x_init_vlan_mac_fp_objs(fp, BNX2X_OBJ_TYPE_RX_TX);
6357
Ariel Eliorad5afc82013-01-01 05:22:26 +00006358 DP(NETIF_MSG_IFUP,
6359 "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d fw_sb %d igu_sb %d\n",
6360 fp_idx, bp, fp->status_blk.e2_sb, fp->cl_id, fp->fw_sb_id,
6361 fp->igu_sb_id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006362}
6363
Eric Dumazet1191cb82012-04-27 21:39:21 +00006364static void bnx2x_init_tx_ring_one(struct bnx2x_fp_txdata *txdata)
6365{
6366 int i;
6367
6368 for (i = 1; i <= NUM_TX_RINGS; i++) {
6369 struct eth_tx_next_bd *tx_next_bd =
6370 &txdata->tx_desc_ring[TX_DESC_CNT * i - 1].next_bd;
6371
6372 tx_next_bd->addr_hi =
6373 cpu_to_le32(U64_HI(txdata->tx_desc_mapping +
6374 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
6375 tx_next_bd->addr_lo =
6376 cpu_to_le32(U64_LO(txdata->tx_desc_mapping +
6377 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
6378 }
6379
Yuval Mintz639d65b2013-06-02 00:06:21 +00006380 *txdata->tx_cons_sb = cpu_to_le16(0);
6381
Eric Dumazet1191cb82012-04-27 21:39:21 +00006382 SET_FLAG(txdata->tx_db.data.header.header, DOORBELL_HDR_DB_TYPE, 1);
6383 txdata->tx_db.data.zero_fill1 = 0;
6384 txdata->tx_db.data.prod = 0;
6385
6386 txdata->tx_pkt_prod = 0;
6387 txdata->tx_pkt_cons = 0;
6388 txdata->tx_bd_prod = 0;
6389 txdata->tx_bd_cons = 0;
6390 txdata->tx_pkt = 0;
6391}
6392
Merav Sicron55c11942012-11-07 00:45:48 +00006393static void bnx2x_init_tx_rings_cnic(struct bnx2x *bp)
6394{
6395 int i;
6396
6397 for_each_tx_queue_cnic(bp, i)
6398 bnx2x_init_tx_ring_one(bp->fp[i].txdata_ptr[0]);
6399}
Yuval Mintzd76a6112013-06-02 00:06:17 +00006400
Eric Dumazet1191cb82012-04-27 21:39:21 +00006401static void bnx2x_init_tx_rings(struct bnx2x *bp)
6402{
6403 int i;
6404 u8 cos;
6405
Merav Sicron55c11942012-11-07 00:45:48 +00006406 for_each_eth_queue(bp, i)
Eric Dumazet1191cb82012-04-27 21:39:21 +00006407 for_each_cos_in_tx_queue(&bp->fp[i], cos)
Merav Sicron65565882012-06-19 07:48:26 +00006408 bnx2x_init_tx_ring_one(bp->fp[i].txdata_ptr[cos]);
Eric Dumazet1191cb82012-04-27 21:39:21 +00006409}
6410
stephen hemmingera8f47eb2014-01-09 22:20:11 -08006411static void bnx2x_init_fcoe_fp(struct bnx2x *bp)
6412{
6413 struct bnx2x_fastpath *fp = bnx2x_fcoe_fp(bp);
6414 unsigned long q_type = 0;
6415
6416 bnx2x_fcoe(bp, rx_queue) = BNX2X_NUM_ETH_QUEUES(bp);
6417 bnx2x_fcoe(bp, cl_id) = bnx2x_cnic_eth_cl_id(bp,
6418 BNX2X_FCOE_ETH_CL_ID_IDX);
6419 bnx2x_fcoe(bp, cid) = BNX2X_FCOE_ETH_CID(bp);
6420 bnx2x_fcoe(bp, fw_sb_id) = DEF_SB_ID;
6421 bnx2x_fcoe(bp, igu_sb_id) = bp->igu_dsb_id;
6422 bnx2x_fcoe(bp, rx_cons_sb) = BNX2X_FCOE_L2_RX_INDEX;
6423 bnx2x_init_txdata(bp, bnx2x_fcoe(bp, txdata_ptr[0]),
6424 fp->cid, FCOE_TXQ_IDX(bp), BNX2X_FCOE_L2_TX_INDEX,
6425 fp);
6426
6427 DP(NETIF_MSG_IFUP, "created fcoe tx data (fp index %d)\n", fp->index);
6428
6429 /* qZone id equals to FW (per path) client id */
6430 bnx2x_fcoe(bp, cl_qzone_id) = bnx2x_fp_qzone_id(fp);
6431 /* init shortcut */
6432 bnx2x_fcoe(bp, ustorm_rx_prods_offset) =
6433 bnx2x_rx_ustorm_prods_offset(fp);
6434
6435 /* Configure Queue State object */
6436 __set_bit(BNX2X_Q_TYPE_HAS_RX, &q_type);
6437 __set_bit(BNX2X_Q_TYPE_HAS_TX, &q_type);
6438
6439 /* No multi-CoS for FCoE L2 client */
6440 BUG_ON(fp->max_cos != 1);
6441
6442 bnx2x_init_queue_obj(bp, &bnx2x_sp_obj(bp, fp).q_obj, fp->cl_id,
6443 &fp->cid, 1, BP_FUNC(bp), bnx2x_sp(bp, q_rdata),
6444 bnx2x_sp_mapping(bp, q_rdata), q_type);
6445
6446 DP(NETIF_MSG_IFUP,
6447 "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d fw_sb %d igu_sb %d\n",
6448 fp->index, bp, fp->status_blk.e2_sb, fp->cl_id, fp->fw_sb_id,
6449 fp->igu_sb_id);
6450}
6451
Merav Sicron55c11942012-11-07 00:45:48 +00006452void bnx2x_nic_init_cnic(struct bnx2x *bp)
6453{
6454 if (!NO_FCOE(bp))
6455 bnx2x_init_fcoe_fp(bp);
6456
6457 bnx2x_init_sb(bp, bp->cnic_sb_mapping,
6458 BNX2X_VF_ID_INVALID, false,
6459 bnx2x_cnic_fw_sb_id(bp), bnx2x_cnic_igu_sb_id(bp));
6460
6461 /* ensure status block indices were read */
6462 rmb();
6463 bnx2x_init_rx_rings_cnic(bp);
6464 bnx2x_init_tx_rings_cnic(bp);
6465
6466 /* flush all */
6467 mb();
6468 mmiowb();
6469}
6470
Yuval Mintzecf01c22013-04-22 02:53:03 +00006471void bnx2x_pre_irq_nic_init(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006472{
6473 int i;
6474
Yuval Mintzecf01c22013-04-22 02:53:03 +00006475 /* Setup NIC internals and enable interrupts */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00006476 for_each_eth_queue(bp, i)
Ariel Elior6383c0b2011-07-14 08:31:57 +00006477 bnx2x_init_eth_fp(bp, i);
Ariel Eliorad5afc82013-01-01 05:22:26 +00006478
6479 /* ensure status block indices were read */
6480 rmb();
6481 bnx2x_init_rx_rings(bp);
6482 bnx2x_init_tx_rings(bp);
6483
Yuval Mintzecf01c22013-04-22 02:53:03 +00006484 if (IS_PF(bp)) {
6485 /* Initialize MOD_ABS interrupts */
6486 bnx2x_init_mod_abs_int(bp, &bp->link_vars, bp->common.chip_id,
6487 bp->common.shmem_base,
6488 bp->common.shmem2_base, BP_PORT(bp));
Eilon Greenstein16119782009-03-02 07:59:27 +00006489
Yuval Mintzecf01c22013-04-22 02:53:03 +00006490 /* initialize the default status block and sp ring */
6491 bnx2x_init_def_sb(bp);
6492 bnx2x_update_dsb_idx(bp);
6493 bnx2x_init_sp_ring(bp);
Yuval Mintz3cdeec22013-06-02 00:06:19 +00006494 } else {
6495 bnx2x_memset_stats(bp);
Yuval Mintzecf01c22013-04-22 02:53:03 +00006496 }
6497}
Eilon Greenstein16119782009-03-02 07:59:27 +00006498
Yuval Mintzecf01c22013-04-22 02:53:03 +00006499void bnx2x_post_irq_nic_init(struct bnx2x *bp, u32 load_code)
6500{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006501 bnx2x_init_eq_ring(bp);
Eilon Greenstein471de712008-08-13 15:49:35 -07006502 bnx2x_init_internal(bp, load_code);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006503 bnx2x_pf_init(bp);
Eilon Greenstein0ef00452009-01-14 21:31:08 -08006504 bnx2x_stats_init(bp);
6505
Eilon Greenstein0ef00452009-01-14 21:31:08 -08006506 /* flush all before enabling interrupts */
6507 mb();
6508 mmiowb();
6509
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08006510 bnx2x_int_enable(bp);
Eilon Greensteineb8da202009-07-21 05:47:30 +00006511
6512 /* Check for SPIO5 */
6513 bnx2x_attn_int_deasserted0(bp,
6514 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + BP_PORT(bp)*4) &
6515 AEU_INPUTS_ATTN_BITS_SPIO5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006516}
6517
Yuval Mintzecf01c22013-04-22 02:53:03 +00006518/* gzip service functions */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006519static int bnx2x_gunzip_init(struct bnx2x *bp)
6520{
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006521 bp->gunzip_buf = dma_alloc_coherent(&bp->pdev->dev, FW_BUF_SIZE,
6522 &bp->gunzip_mapping, GFP_KERNEL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006523 if (bp->gunzip_buf == NULL)
6524 goto gunzip_nomem1;
6525
6526 bp->strm = kmalloc(sizeof(*bp->strm), GFP_KERNEL);
6527 if (bp->strm == NULL)
6528 goto gunzip_nomem2;
6529
David S. Miller7ab24bf2011-06-29 05:48:41 -07006530 bp->strm->workspace = vmalloc(zlib_inflate_workspacesize());
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006531 if (bp->strm->workspace == NULL)
6532 goto gunzip_nomem3;
6533
6534 return 0;
6535
6536gunzip_nomem3:
6537 kfree(bp->strm);
6538 bp->strm = NULL;
6539
6540gunzip_nomem2:
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006541 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
6542 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006543 bp->gunzip_buf = NULL;
6544
6545gunzip_nomem1:
Merav Sicron51c1a582012-03-18 10:33:38 +00006546 BNX2X_ERR("Cannot allocate firmware buffer for un-compression\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006547 return -ENOMEM;
6548}
6549
6550static void bnx2x_gunzip_end(struct bnx2x *bp)
6551{
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006552 if (bp->strm) {
David S. Miller7ab24bf2011-06-29 05:48:41 -07006553 vfree(bp->strm->workspace);
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006554 kfree(bp->strm);
6555 bp->strm = NULL;
6556 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006557
6558 if (bp->gunzip_buf) {
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006559 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
6560 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006561 bp->gunzip_buf = NULL;
6562 }
6563}
6564
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006565static int bnx2x_gunzip(struct bnx2x *bp, const u8 *zbuf, int len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006566{
6567 int n, rc;
6568
6569 /* check gzip header */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006570 if ((zbuf[0] != 0x1f) || (zbuf[1] != 0x8b) || (zbuf[2] != Z_DEFLATED)) {
6571 BNX2X_ERR("Bad gzip header\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006572 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006573 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006574
6575 n = 10;
6576
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006577#define FNAME 0x8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006578
6579 if (zbuf[3] & FNAME)
6580 while ((zbuf[n++] != 0) && (n < len));
6581
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006582 bp->strm->next_in = (typeof(bp->strm->next_in))zbuf + n;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006583 bp->strm->avail_in = len - n;
6584 bp->strm->next_out = bp->gunzip_buf;
6585 bp->strm->avail_out = FW_BUF_SIZE;
6586
6587 rc = zlib_inflateInit2(bp->strm, -MAX_WBITS);
6588 if (rc != Z_OK)
6589 return rc;
6590
6591 rc = zlib_inflate(bp->strm, Z_FINISH);
6592 if ((rc != Z_OK) && (rc != Z_STREAM_END))
Joe Perches7995c642010-02-17 15:01:52 +00006593 netdev_err(bp->dev, "Firmware decompression error: %s\n",
6594 bp->strm->msg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006595
6596 bp->gunzip_outlen = (FW_BUF_SIZE - bp->strm->avail_out);
6597 if (bp->gunzip_outlen & 0x3)
Merav Sicron51c1a582012-03-18 10:33:38 +00006598 netdev_err(bp->dev,
6599 "Firmware decompression error: gunzip_outlen (%d) not aligned\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006600 bp->gunzip_outlen);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006601 bp->gunzip_outlen >>= 2;
6602
6603 zlib_inflateEnd(bp->strm);
6604
6605 if (rc == Z_STREAM_END)
6606 return 0;
6607
6608 return rc;
6609}
6610
6611/* nic load/unload */
6612
6613/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006614 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006615 */
6616
6617/* send a NIG loopback debug packet */
6618static void bnx2x_lb_pckt(struct bnx2x *bp)
6619{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006620 u32 wb_write[3];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006621
6622 /* Ethernet source and destination addresses */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006623 wb_write[0] = 0x55555555;
6624 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006625 wb_write[2] = 0x20; /* SOP */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006626 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006627
6628 /* NON-IP protocol */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006629 wb_write[0] = 0x09000000;
6630 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006631 wb_write[2] = 0x10; /* EOP, eop_bvalid = 0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006632 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006633}
6634
6635/* some of the internal memories
6636 * are not directly readable from the driver
6637 * to test them we send debug packets
6638 */
6639static int bnx2x_int_mem_test(struct bnx2x *bp)
6640{
6641 int factor;
6642 int count, i;
6643 u32 val = 0;
6644
Eilon Greensteinad8d3942008-06-23 20:29:02 -07006645 if (CHIP_REV_IS_FPGA(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006646 factor = 120;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07006647 else if (CHIP_REV_IS_EMUL(bp))
6648 factor = 200;
6649 else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006650 factor = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006651
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006652 /* Disable inputs of parser neighbor blocks */
6653 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
6654 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
6655 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006656 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006657
6658 /* Write 0 to parser credits for CFC search request */
6659 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
6660
6661 /* send Ethernet packet */
6662 bnx2x_lb_pckt(bp);
6663
6664 /* TODO do i reset NIG statistic? */
6665 /* Wait until NIG register shows 1 packet of size 0x10 */
6666 count = 1000 * factor;
6667 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006668
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006669 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6670 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006671 if (val == 0x10)
6672 break;
6673
Yuval Mintz639d65b2013-06-02 00:06:21 +00006674 usleep_range(10000, 20000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006675 count--;
6676 }
6677 if (val != 0x10) {
6678 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
6679 return -1;
6680 }
6681
6682 /* Wait until PRS register shows 1 packet */
6683 count = 1000 * factor;
6684 while (count) {
6685 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006686 if (val == 1)
6687 break;
6688
Yuval Mintz639d65b2013-06-02 00:06:21 +00006689 usleep_range(10000, 20000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006690 count--;
6691 }
6692 if (val != 0x1) {
6693 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6694 return -2;
6695 }
6696
6697 /* Reset and init BRB, PRS */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006698 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006699 msleep(50);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006700 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006701 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006702 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
6703 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006704
6705 DP(NETIF_MSG_HW, "part2\n");
6706
6707 /* Disable inputs of parser neighbor blocks */
6708 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
6709 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
6710 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006711 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006712
6713 /* Write 0 to parser credits for CFC search request */
6714 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
6715
6716 /* send 10 Ethernet packets */
6717 for (i = 0; i < 10; i++)
6718 bnx2x_lb_pckt(bp);
6719
6720 /* Wait until NIG register shows 10 + 1
6721 packets of size 11*0x10 = 0xb0 */
6722 count = 1000 * factor;
6723 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006724
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006725 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6726 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006727 if (val == 0xb0)
6728 break;
6729
Yuval Mintz639d65b2013-06-02 00:06:21 +00006730 usleep_range(10000, 20000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006731 count--;
6732 }
6733 if (val != 0xb0) {
6734 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
6735 return -3;
6736 }
6737
6738 /* Wait until PRS register shows 2 packets */
6739 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
6740 if (val != 2)
6741 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6742
6743 /* Write 1 to parser credits for CFC search request */
6744 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x1);
6745
6746 /* Wait until PRS register shows 3 packets */
6747 msleep(10 * factor);
6748 /* Wait until NIG register shows 1 packet of size 0x10 */
6749 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
6750 if (val != 3)
6751 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6752
6753 /* clear NIG EOP FIFO */
6754 for (i = 0; i < 11; i++)
6755 REG_RD(bp, NIG_REG_INGRESS_EOP_LB_FIFO);
6756 val = REG_RD(bp, NIG_REG_INGRESS_EOP_LB_EMPTY);
6757 if (val != 1) {
6758 BNX2X_ERR("clear of NIG failed\n");
6759 return -4;
6760 }
6761
6762 /* Reset and init BRB, PRS, NIG */
6763 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
6764 msleep(50);
6765 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
6766 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006767 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
6768 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Merav Sicron55c11942012-11-07 00:45:48 +00006769 if (!CNIC_SUPPORT(bp))
6770 /* set NIC mode */
6771 REG_WR(bp, PRS_REG_NIC_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006772
6773 /* Enable inputs of parser neighbor blocks */
6774 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x7fffffff);
6775 REG_WR(bp, TCM_REG_PRS_IFEN, 0x1);
6776 REG_WR(bp, CFC_REG_DEBUG0, 0x0);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006777 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006778
6779 DP(NETIF_MSG_HW, "done\n");
6780
6781 return 0; /* OK */
6782}
6783
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006784static void bnx2x_enable_blocks_attention(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006785{
Yuval Mintzb343d002012-12-02 04:05:53 +00006786 u32 val;
6787
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006788 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006789 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006790 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0x40);
6791 else
6792 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006793 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
6794 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006795 /*
6796 * mask read length error interrupts in brb for parser
6797 * (parsing unit and 'checksum and crc' unit)
6798 * these errors are legal (PU reads fixed length and CAC can cause
6799 * read length error on truncated packets)
6800 */
6801 REG_WR(bp, BRB1_REG_BRB1_INT_MASK, 0xFC00);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006802 REG_WR(bp, QM_REG_QM_INT_MASK, 0);
6803 REG_WR(bp, TM_REG_TM_INT_MASK, 0);
6804 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_0, 0);
6805 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_1, 0);
6806 REG_WR(bp, XCM_REG_XCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006807/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_0, 0); */
6808/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006809 REG_WR(bp, USDM_REG_USDM_INT_MASK_0, 0);
6810 REG_WR(bp, USDM_REG_USDM_INT_MASK_1, 0);
6811 REG_WR(bp, UCM_REG_UCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006812/* REG_WR(bp, USEM_REG_USEM_INT_MASK_0, 0); */
6813/* REG_WR(bp, USEM_REG_USEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006814 REG_WR(bp, GRCBASE_UPB + PB_REG_PB_INT_MASK, 0);
6815 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_0, 0);
6816 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_1, 0);
6817 REG_WR(bp, CCM_REG_CCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006818/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_0, 0); */
6819/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_1, 0); */
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006820
Yuval Mintzb343d002012-12-02 04:05:53 +00006821 val = PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_AFT |
6822 PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_OF |
6823 PXP2_PXP2_INT_MASK_0_REG_PGL_PCIE_ATTN;
6824 if (!CHIP_IS_E1x(bp))
6825 val |= PXP2_PXP2_INT_MASK_0_REG_PGL_READ_BLOCKED |
6826 PXP2_PXP2_INT_MASK_0_REG_PGL_WRITE_BLOCKED;
6827 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, val);
6828
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006829 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_0, 0);
6830 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_1, 0);
6831 REG_WR(bp, TCM_REG_TCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006832/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_0, 0); */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006833
6834 if (!CHIP_IS_E1x(bp))
6835 /* enable VFC attentions: bits 11 and 12, bits 31:13 reserved */
6836 REG_WR(bp, TSEM_REG_TSEM_INT_MASK_1, 0x07ff);
6837
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006838 REG_WR(bp, CDU_REG_CDU_INT_MASK, 0);
6839 REG_WR(bp, DMAE_REG_DMAE_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006840/* REG_WR(bp, MISC_REG_MISC_INT_MASK, 0); */
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006841 REG_WR(bp, PBF_REG_PBF_INT_MASK, 0x18); /* bit 3,4 masked */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006842}
6843
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006844static void bnx2x_reset_common(struct bnx2x *bp)
6845{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006846 u32 val = 0x1400;
6847
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006848 /* reset_common */
6849 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
6850 0xd3ffff7f);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006851
6852 if (CHIP_IS_E3(bp)) {
6853 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
6854 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
6855 }
6856
6857 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR, val);
6858}
6859
6860static void bnx2x_setup_dmae(struct bnx2x *bp)
6861{
6862 bp->dmae_ready = 0;
6863 spin_lock_init(&bp->dmae_lock);
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006864}
6865
Eilon Greenstein573f2032009-08-12 08:24:14 +00006866static void bnx2x_init_pxp(struct bnx2x *bp)
6867{
6868 u16 devctl;
6869 int r_order, w_order;
6870
Jiang Liu2a80eeb2012-08-20 13:26:51 -06006871 pcie_capability_read_word(bp->pdev, PCI_EXP_DEVCTL, &devctl);
Eilon Greenstein573f2032009-08-12 08:24:14 +00006872 DP(NETIF_MSG_HW, "read 0x%x from devctl\n", devctl);
6873 w_order = ((devctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
6874 if (bp->mrrs == -1)
6875 r_order = ((devctl & PCI_EXP_DEVCTL_READRQ) >> 12);
6876 else {
6877 DP(NETIF_MSG_HW, "force read order to %d\n", bp->mrrs);
6878 r_order = bp->mrrs;
6879 }
6880
6881 bnx2x_init_pxp_arb(bp, r_order, w_order);
6882}
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006883
6884static void bnx2x_setup_fan_failure_detection(struct bnx2x *bp)
6885{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006886 int is_required;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006887 u32 val;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006888 int port;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006889
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006890 if (BP_NOMCP(bp))
6891 return;
6892
6893 is_required = 0;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006894 val = SHMEM_RD(bp, dev_info.shared_hw_config.config2) &
6895 SHARED_HW_CFG_FAN_FAILURE_MASK;
6896
6897 if (val == SHARED_HW_CFG_FAN_FAILURE_ENABLED)
6898 is_required = 1;
6899
6900 /*
6901 * The fan failure mechanism is usually related to the PHY type since
6902 * the power consumption of the board is affected by the PHY. Currently,
6903 * fan is required for most designs with SFX7101, BCM8727 and BCM8481.
6904 */
6905 else if (val == SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE)
6906 for (port = PORT_0; port < PORT_MAX; port++) {
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006907 is_required |=
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00006908 bnx2x_fan_failure_det_req(
6909 bp,
6910 bp->common.shmem_base,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006911 bp->common.shmem2_base,
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00006912 port);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006913 }
6914
6915 DP(NETIF_MSG_HW, "fan detection setting: %d\n", is_required);
6916
6917 if (is_required == 0)
6918 return;
6919
6920 /* Fan failure is indicated by SPIO 5 */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006921 bnx2x_set_spio(bp, MISC_SPIO_SPIO5, MISC_SPIO_INPUT_HI_Z);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006922
6923 /* set to active low mode */
6924 val = REG_RD(bp, MISC_REG_SPIO_INT);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006925 val |= (MISC_SPIO_SPIO5 << MISC_SPIO_INT_OLD_SET_POS);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006926 REG_WR(bp, MISC_REG_SPIO_INT, val);
6927
6928 /* enable interrupt to signal the IGU */
6929 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006930 val |= MISC_SPIO_SPIO5;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006931 REG_WR(bp, MISC_REG_SPIO_EVENT_EN, val);
6932}
6933
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00006934void bnx2x_pf_disable(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006935{
6936 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
6937 val &= ~IGU_PF_CONF_FUNC_EN;
6938
6939 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
6940 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
6941 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 0);
6942}
6943
Eric Dumazet1191cb82012-04-27 21:39:21 +00006944static void bnx2x__common_init_phy(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006945{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006946 u32 shmem_base[2], shmem2_base[2];
Yaniv Rosnerb884d952012-11-27 03:46:28 +00006947 /* Avoid common init in case MFW supports LFA */
6948 if (SHMEM2_RD(bp, size) >
6949 (u32)offsetof(struct shmem2_region, lfa_host_addr[BP_PORT(bp)]))
6950 return;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006951 shmem_base[0] = bp->common.shmem_base;
6952 shmem2_base[0] = bp->common.shmem2_base;
6953 if (!CHIP_IS_E1x(bp)) {
6954 shmem_base[1] =
6955 SHMEM2_RD(bp, other_shmem_base_addr);
6956 shmem2_base[1] =
6957 SHMEM2_RD(bp, other_shmem2_base_addr);
6958 }
6959 bnx2x_acquire_phy_lock(bp);
6960 bnx2x_common_init_phy(bp, shmem_base, shmem2_base,
6961 bp->common.chip_id);
6962 bnx2x_release_phy_lock(bp);
6963}
6964
Manish Chopra04860eb2014-09-02 04:31:25 -04006965static void bnx2x_config_endianity(struct bnx2x *bp, u32 val)
6966{
6967 REG_WR(bp, PXP2_REG_RQ_QM_ENDIAN_M, val);
6968 REG_WR(bp, PXP2_REG_RQ_TM_ENDIAN_M, val);
6969 REG_WR(bp, PXP2_REG_RQ_SRC_ENDIAN_M, val);
6970 REG_WR(bp, PXP2_REG_RQ_CDU_ENDIAN_M, val);
6971 REG_WR(bp, PXP2_REG_RQ_DBG_ENDIAN_M, val);
6972
6973 /* make sure this value is 0 */
6974 REG_WR(bp, PXP2_REG_RQ_HC_ENDIAN_M, 0);
6975
6976 REG_WR(bp, PXP2_REG_RD_QM_SWAP_MODE, val);
6977 REG_WR(bp, PXP2_REG_RD_TM_SWAP_MODE, val);
6978 REG_WR(bp, PXP2_REG_RD_SRC_SWAP_MODE, val);
6979 REG_WR(bp, PXP2_REG_RD_CDURD_SWAP_MODE, val);
6980}
6981
6982static void bnx2x_set_endianity(struct bnx2x *bp)
6983{
6984#ifdef __BIG_ENDIAN
6985 bnx2x_config_endianity(bp, 1);
6986#else
6987 bnx2x_config_endianity(bp, 0);
6988#endif
6989}
6990
6991static void bnx2x_reset_endianity(struct bnx2x *bp)
6992{
6993 bnx2x_config_endianity(bp, 0);
6994}
6995
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006996/**
6997 * bnx2x_init_hw_common - initialize the HW at the COMMON phase.
6998 *
6999 * @bp: driver handle
7000 */
7001static int bnx2x_init_hw_common(struct bnx2x *bp)
7002{
7003 u32 val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007004
Merav Sicron51c1a582012-03-18 10:33:38 +00007005 DP(NETIF_MSG_HW, "starting common init func %d\n", BP_ABS_FUNC(bp));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007006
David S. Miller823dcd22011-08-20 10:39:12 -07007007 /*
Yuval Mintz2de67432013-01-23 03:21:43 +00007008 * take the RESET lock to protect undi_unload flow from accessing
David S. Miller823dcd22011-08-20 10:39:12 -07007009 * registers while we're resetting the chip
7010 */
David S. Miller8decf862011-09-22 03:23:13 -04007011 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
David S. Miller823dcd22011-08-20 10:39:12 -07007012
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00007013 bnx2x_reset_common(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007014 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0xffffffff);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007015
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007016 val = 0xfffc;
7017 if (CHIP_IS_E3(bp)) {
7018 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
7019 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
7020 }
7021 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007022
David S. Miller8decf862011-09-22 03:23:13 -04007023 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
David S. Miller823dcd22011-08-20 10:39:12 -07007024
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007025 bnx2x_init_block(bp, BLOCK_MISC, PHASE_COMMON);
7026
7027 if (!CHIP_IS_E1x(bp)) {
7028 u8 abs_func_id;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007029
7030 /**
7031 * 4-port mode or 2-port mode we need to turn of master-enable
7032 * for everyone, after that, turn it back on for self.
7033 * so, we disregard multi-function or not, and always disable
7034 * for all functions on the given path, this means 0,2,4,6 for
7035 * path 0 and 1,3,5,7 for path 1
7036 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007037 for (abs_func_id = BP_PATH(bp);
7038 abs_func_id < E2_FUNC_MAX*2; abs_func_id += 2) {
7039 if (abs_func_id == BP_ABS_FUNC(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007040 REG_WR(bp,
7041 PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER,
7042 1);
7043 continue;
7044 }
7045
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007046 bnx2x_pretend_func(bp, abs_func_id);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007047 /* clear pf enable */
7048 bnx2x_pf_disable(bp);
7049 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
7050 }
7051 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007052
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007053 bnx2x_init_block(bp, BLOCK_PXP, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007054 if (CHIP_IS_E1(bp)) {
7055 /* enable HW interrupt from PXP on USDM overflow
7056 bit 16 on INT_MASK_0 */
7057 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007058 }
7059
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007060 bnx2x_init_block(bp, BLOCK_PXP2, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007061 bnx2x_init_pxp(bp);
Manish Chopra04860eb2014-09-02 04:31:25 -04007062 bnx2x_set_endianity(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007063 bnx2x_ilt_init_page_size(bp, INITOP_SET);
7064
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007065 if (CHIP_REV_IS_FPGA(bp) && CHIP_IS_E1H(bp))
7066 REG_WR(bp, PXP2_REG_PGL_TAGS_LIMIT, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007067
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007068 /* let the HW do it's magic ... */
7069 msleep(100);
7070 /* finish PXP init */
7071 val = REG_RD(bp, PXP2_REG_RQ_CFG_DONE);
7072 if (val != 1) {
7073 BNX2X_ERR("PXP2 CFG failed\n");
7074 return -EBUSY;
7075 }
7076 val = REG_RD(bp, PXP2_REG_RD_INIT_DONE);
7077 if (val != 1) {
7078 BNX2X_ERR("PXP2 RD_INIT failed\n");
7079 return -EBUSY;
7080 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007081
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007082 /* Timers bug workaround E2 only. We need to set the entire ILT to
7083 * have entries with value "0" and valid bit on.
7084 * This needs to be done by the first PF that is loaded in a path
7085 * (i.e. common phase)
7086 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007087 if (!CHIP_IS_E1x(bp)) {
7088/* In E2 there is a bug in the timers block that can cause function 6 / 7
7089 * (i.e. vnic3) to start even if it is marked as "scan-off".
7090 * This occurs when a different function (func2,3) is being marked
7091 * as "scan-off". Real-life scenario for example: if a driver is being
7092 * load-unloaded while func6,7 are down. This will cause the timer to access
7093 * the ilt, translate to a logical address and send a request to read/write.
7094 * Since the ilt for the function that is down is not valid, this will cause
7095 * a translation error which is unrecoverable.
7096 * The Workaround is intended to make sure that when this happens nothing fatal
7097 * will occur. The workaround:
7098 * 1. First PF driver which loads on a path will:
7099 * a. After taking the chip out of reset, by using pretend,
7100 * it will write "0" to the following registers of
7101 * the other vnics.
7102 * REG_WR(pdev, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
7103 * REG_WR(pdev, CFC_REG_WEAK_ENABLE_PF,0);
7104 * REG_WR(pdev, CFC_REG_STRONG_ENABLE_PF,0);
7105 * And for itself it will write '1' to
7106 * PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER to enable
7107 * dmae-operations (writing to pram for example.)
7108 * note: can be done for only function 6,7 but cleaner this
7109 * way.
7110 * b. Write zero+valid to the entire ILT.
7111 * c. Init the first_timers_ilt_entry, last_timers_ilt_entry of
7112 * VNIC3 (of that port). The range allocated will be the
7113 * entire ILT. This is needed to prevent ILT range error.
7114 * 2. Any PF driver load flow:
7115 * a. ILT update with the physical addresses of the allocated
7116 * logical pages.
7117 * b. Wait 20msec. - note that this timeout is needed to make
7118 * sure there are no requests in one of the PXP internal
7119 * queues with "old" ILT addresses.
7120 * c. PF enable in the PGLC.
7121 * d. Clear the was_error of the PF in the PGLC. (could have
Yuval Mintz2de67432013-01-23 03:21:43 +00007122 * occurred while driver was down)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007123 * e. PF enable in the CFC (WEAK + STRONG)
7124 * f. Timers scan enable
7125 * 3. PF driver unload flow:
7126 * a. Clear the Timers scan_en.
7127 * b. Polling for scan_on=0 for that PF.
7128 * c. Clear the PF enable bit in the PXP.
7129 * d. Clear the PF enable in the CFC (WEAK + STRONG)
7130 * e. Write zero+valid to all ILT entries (The valid bit must
7131 * stay set)
7132 * f. If this is VNIC 3 of a port then also init
7133 * first_timers_ilt_entry to zero and last_timers_ilt_entry
Yuval Mintz16a5fd92013-06-02 00:06:18 +00007134 * to the last entry in the ILT.
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007135 *
7136 * Notes:
7137 * Currently the PF error in the PGLC is non recoverable.
7138 * In the future the there will be a recovery routine for this error.
7139 * Currently attention is masked.
7140 * Having an MCP lock on the load/unload process does not guarantee that
7141 * there is no Timer disable during Func6/7 enable. This is because the
7142 * Timers scan is currently being cleared by the MCP on FLR.
7143 * Step 2.d can be done only for PF6/7 and the driver can also check if
7144 * there is error before clearing it. But the flow above is simpler and
7145 * more general.
7146 * All ILT entries are written by zero+valid and not just PF6/7
7147 * ILT entries since in the future the ILT entries allocation for
7148 * PF-s might be dynamic.
7149 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007150 struct ilt_client_info ilt_cli;
7151 struct bnx2x_ilt ilt;
7152 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
7153 memset(&ilt, 0, sizeof(struct bnx2x_ilt));
7154
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04007155 /* initialize dummy TM client */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007156 ilt_cli.start = 0;
7157 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
7158 ilt_cli.client_num = ILT_CLIENT_TM;
7159
7160 /* Step 1: set zeroes to all ilt page entries with valid bit on
7161 * Step 2: set the timers first/last ilt entry to point
7162 * to the entire range to prevent ILT range error for 3rd/4th
Yuval Mintz2de67432013-01-23 03:21:43 +00007163 * vnic (this code assumes existence of the vnic)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007164 *
7165 * both steps performed by call to bnx2x_ilt_client_init_op()
7166 * with dummy TM client
7167 *
7168 * we must use pretend since PXP2_REG_RQ_##blk##_FIRST_ILT
7169 * and his brother are split registers
7170 */
7171 bnx2x_pretend_func(bp, (BP_PATH(bp) + 6));
7172 bnx2x_ilt_client_init_op_ilt(bp, &ilt, &ilt_cli, INITOP_CLEAR);
7173 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
7174
7175 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN, BNX2X_PXP_DRAM_ALIGN);
7176 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_RD, BNX2X_PXP_DRAM_ALIGN);
7177 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_SEL, 1);
7178 }
7179
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007180 REG_WR(bp, PXP2_REG_RQ_DISABLE_INPUTS, 0);
7181 REG_WR(bp, PXP2_REG_RD_DISABLE_INPUTS, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007182
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007183 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007184 int factor = CHIP_REV_IS_EMUL(bp) ? 1000 :
7185 (CHIP_REV_IS_FPGA(bp) ? 400 : 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007186 bnx2x_init_block(bp, BLOCK_PGLUE_B, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007187
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007188 bnx2x_init_block(bp, BLOCK_ATC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007189
7190 /* let the HW do it's magic ... */
7191 do {
7192 msleep(200);
7193 val = REG_RD(bp, ATC_REG_ATC_INIT_DONE);
7194 } while (factor-- && (val != 1));
7195
7196 if (val != 1) {
7197 BNX2X_ERR("ATC_INIT failed\n");
7198 return -EBUSY;
7199 }
7200 }
7201
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007202 bnx2x_init_block(bp, BLOCK_DMAE, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007203
Ariel Eliorb56e9672013-01-01 05:22:32 +00007204 bnx2x_iov_init_dmae(bp);
7205
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007206 /* clean the DMAE memory */
7207 bp->dmae_ready = 1;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007208 bnx2x_init_fill(bp, TSEM_REG_PRAM, 0, 8, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007209
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007210 bnx2x_init_block(bp, BLOCK_TCM, PHASE_COMMON);
7211
7212 bnx2x_init_block(bp, BLOCK_UCM, PHASE_COMMON);
7213
7214 bnx2x_init_block(bp, BLOCK_CCM, PHASE_COMMON);
7215
7216 bnx2x_init_block(bp, BLOCK_XCM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007217
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007218 bnx2x_read_dmae(bp, XSEM_REG_PASSIVE_BUFFER, 3);
7219 bnx2x_read_dmae(bp, CSEM_REG_PASSIVE_BUFFER, 3);
7220 bnx2x_read_dmae(bp, TSEM_REG_PASSIVE_BUFFER, 3);
7221 bnx2x_read_dmae(bp, USEM_REG_PASSIVE_BUFFER, 3);
7222
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007223 bnx2x_init_block(bp, BLOCK_QM, PHASE_COMMON);
Michael Chan37b091b2009-10-10 13:46:55 +00007224
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007225 /* QM queues pointers table */
7226 bnx2x_qm_init_ptr_table(bp, bp->qm_cid_count, INITOP_SET);
Michael Chan37b091b2009-10-10 13:46:55 +00007227
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007228 /* soft reset pulse */
7229 REG_WR(bp, QM_REG_SOFT_RESET, 1);
7230 REG_WR(bp, QM_REG_SOFT_RESET, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007231
Merav Sicron55c11942012-11-07 00:45:48 +00007232 if (CNIC_SUPPORT(bp))
7233 bnx2x_init_block(bp, BLOCK_TM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007234
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007235 bnx2x_init_block(bp, BLOCK_DORQ, PHASE_COMMON);
Ariel Eliorb9871bc2013-09-04 14:09:21 +03007236
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007237 if (!CHIP_REV_IS_SLOW(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007238 /* enable hw interrupt from doorbell Q */
7239 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007240
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007241 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007242
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007243 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08007244 REG_WR(bp, PRS_REG_A_PRSU_20, 0xf);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007245
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007246 if (!CHIP_IS_E1(bp))
7247 REG_WR(bp, PRS_REG_E1HOV_MODE, bp->path_has_ovlan);
7248
Barak Witkowskia3348722012-04-23 03:04:46 +00007249 if (!CHIP_IS_E1x(bp) && !CHIP_IS_E3B0(bp)) {
7250 if (IS_MF_AFEX(bp)) {
7251 /* configure that VNTag and VLAN headers must be
7252 * received in afex mode
7253 */
7254 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC, 0xE);
7255 REG_WR(bp, PRS_REG_MUST_HAVE_HDRS, 0xA);
7256 REG_WR(bp, PRS_REG_HDRS_AFTER_TAG_0, 0x6);
7257 REG_WR(bp, PRS_REG_TAG_ETHERTYPE_0, 0x8926);
7258 REG_WR(bp, PRS_REG_TAG_LEN_0, 0x4);
7259 } else {
7260 /* Bit-map indicating which L2 hdrs may appear
7261 * after the basic Ethernet header
7262 */
7263 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC,
7264 bp->path_has_ovlan ? 7 : 6);
7265 }
7266 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007267
7268 bnx2x_init_block(bp, BLOCK_TSDM, PHASE_COMMON);
7269 bnx2x_init_block(bp, BLOCK_CSDM, PHASE_COMMON);
7270 bnx2x_init_block(bp, BLOCK_USDM, PHASE_COMMON);
7271 bnx2x_init_block(bp, BLOCK_XSDM, PHASE_COMMON);
7272
7273 if (!CHIP_IS_E1x(bp)) {
7274 /* reset VFC memories */
7275 REG_WR(bp, TSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
7276 VFC_MEMORIES_RST_REG_CAM_RST |
7277 VFC_MEMORIES_RST_REG_RAM_RST);
7278 REG_WR(bp, XSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
7279 VFC_MEMORIES_RST_REG_CAM_RST |
7280 VFC_MEMORIES_RST_REG_RAM_RST);
7281
7282 msleep(20);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007283 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007284
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007285 bnx2x_init_block(bp, BLOCK_TSEM, PHASE_COMMON);
7286 bnx2x_init_block(bp, BLOCK_USEM, PHASE_COMMON);
7287 bnx2x_init_block(bp, BLOCK_CSEM, PHASE_COMMON);
7288 bnx2x_init_block(bp, BLOCK_XSEM, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007289
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007290 /* sync semi rtc */
7291 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
7292 0x80000000);
7293 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
7294 0x80000000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007295
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007296 bnx2x_init_block(bp, BLOCK_UPB, PHASE_COMMON);
7297 bnx2x_init_block(bp, BLOCK_XPB, PHASE_COMMON);
7298 bnx2x_init_block(bp, BLOCK_PBF, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007299
Barak Witkowskia3348722012-04-23 03:04:46 +00007300 if (!CHIP_IS_E1x(bp)) {
7301 if (IS_MF_AFEX(bp)) {
7302 /* configure that VNTag and VLAN headers must be
7303 * sent in afex mode
7304 */
7305 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC, 0xE);
7306 REG_WR(bp, PBF_REG_MUST_HAVE_HDRS, 0xA);
7307 REG_WR(bp, PBF_REG_HDRS_AFTER_TAG_0, 0x6);
7308 REG_WR(bp, PBF_REG_TAG_ETHERTYPE_0, 0x8926);
7309 REG_WR(bp, PBF_REG_TAG_LEN_0, 0x4);
7310 } else {
7311 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC,
7312 bp->path_has_ovlan ? 7 : 6);
7313 }
7314 }
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007315
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007316 REG_WR(bp, SRC_REG_SOFT_RST, 1);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007317
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007318 bnx2x_init_block(bp, BLOCK_SRC, PHASE_COMMON);
7319
Merav Sicron55c11942012-11-07 00:45:48 +00007320 if (CNIC_SUPPORT(bp)) {
7321 REG_WR(bp, SRC_REG_KEYSEARCH_0, 0x63285672);
7322 REG_WR(bp, SRC_REG_KEYSEARCH_1, 0x24b8f2cc);
7323 REG_WR(bp, SRC_REG_KEYSEARCH_2, 0x223aef9b);
7324 REG_WR(bp, SRC_REG_KEYSEARCH_3, 0x26001e3a);
7325 REG_WR(bp, SRC_REG_KEYSEARCH_4, 0x7ae91116);
7326 REG_WR(bp, SRC_REG_KEYSEARCH_5, 0x5ce5230b);
7327 REG_WR(bp, SRC_REG_KEYSEARCH_6, 0x298d8adf);
7328 REG_WR(bp, SRC_REG_KEYSEARCH_7, 0x6eb0ff09);
7329 REG_WR(bp, SRC_REG_KEYSEARCH_8, 0x1830f82f);
7330 REG_WR(bp, SRC_REG_KEYSEARCH_9, 0x01e46be7);
7331 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007332 REG_WR(bp, SRC_REG_SOFT_RST, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007333
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007334 if (sizeof(union cdu_context) != 1024)
7335 /* we currently assume that a context is 1024 bytes */
Merav Sicron51c1a582012-03-18 10:33:38 +00007336 dev_alert(&bp->pdev->dev,
7337 "please adjust the size of cdu_context(%ld)\n",
7338 (long)sizeof(union cdu_context));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007339
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007340 bnx2x_init_block(bp, BLOCK_CDU, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007341 val = (4 << 24) + (0 << 12) + 1024;
7342 REG_WR(bp, CDU_REG_CDU_GLOBAL_PARAMS, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007343
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007344 bnx2x_init_block(bp, BLOCK_CFC, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007345 REG_WR(bp, CFC_REG_INIT_REG, 0x7FF);
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08007346 /* enable context validation interrupt from CFC */
7347 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
7348
7349 /* set the thresholds to prevent CFC/CDU race */
7350 REG_WR(bp, CFC_REG_DEBUG0, 0x20020000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007351
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007352 bnx2x_init_block(bp, BLOCK_HC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007353
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007354 if (!CHIP_IS_E1x(bp) && BP_NOMCP(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007355 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x36);
7356
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007357 bnx2x_init_block(bp, BLOCK_IGU, PHASE_COMMON);
7358 bnx2x_init_block(bp, BLOCK_MISC_AEU, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007359
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007360 /* Reset PCIE errors for debug */
7361 REG_WR(bp, 0x2814, 0xffffffff);
7362 REG_WR(bp, 0x3820, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007363
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007364 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007365 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_CONTROL_5,
7366 (PXPCS_TL_CONTROL_5_ERR_UNSPPORT1 |
7367 PXPCS_TL_CONTROL_5_ERR_UNSPPORT));
7368 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC345_STAT,
7369 (PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT4 |
7370 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT3 |
7371 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT2));
7372 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC678_STAT,
7373 (PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT7 |
7374 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT6 |
7375 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT5));
7376 }
7377
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007378 bnx2x_init_block(bp, BLOCK_NIG, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007379 if (!CHIP_IS_E1(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007380 /* in E3 this done in per-port section */
7381 if (!CHIP_IS_E3(bp))
7382 REG_WR(bp, NIG_REG_LLH_MF_MODE, IS_MF(bp));
7383 }
7384 if (CHIP_IS_E1H(bp))
7385 /* not applicable for E2 (and above ...) */
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007386 REG_WR(bp, NIG_REG_LLH_E1HOV_MODE, IS_MF_SD(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007387
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007388 if (CHIP_REV_IS_SLOW(bp))
7389 msleep(200);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007390
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007391 /* finish CFC init */
7392 val = reg_poll(bp, CFC_REG_LL_INIT_DONE, 1, 100, 10);
7393 if (val != 1) {
7394 BNX2X_ERR("CFC LL_INIT failed\n");
7395 return -EBUSY;
7396 }
7397 val = reg_poll(bp, CFC_REG_AC_INIT_DONE, 1, 100, 10);
7398 if (val != 1) {
7399 BNX2X_ERR("CFC AC_INIT failed\n");
7400 return -EBUSY;
7401 }
7402 val = reg_poll(bp, CFC_REG_CAM_INIT_DONE, 1, 100, 10);
7403 if (val != 1) {
7404 BNX2X_ERR("CFC CAM_INIT failed\n");
7405 return -EBUSY;
7406 }
7407 REG_WR(bp, CFC_REG_DEBUG0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007408
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007409 if (CHIP_IS_E1(bp)) {
7410 /* read NIG statistic
7411 to see if this is our first up since powerup */
7412 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
7413 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007414
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007415 /* do internal memory self test */
7416 if ((val == 0) && bnx2x_int_mem_test(bp)) {
7417 BNX2X_ERR("internal mem self test failed\n");
7418 return -EBUSY;
7419 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007420 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007421
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00007422 bnx2x_setup_fan_failure_detection(bp);
7423
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007424 /* clear PXP2 attentions */
7425 REG_RD(bp, PXP2_REG_PXP2_INT_STS_CLR_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007426
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00007427 bnx2x_enable_blocks_attention(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007428 bnx2x_enable_blocks_parity(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007429
Yaniv Rosner6bbca912008-08-13 15:57:28 -07007430 if (!BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007431 if (CHIP_IS_E1x(bp))
7432 bnx2x__common_init_phy(bp);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07007433 } else
7434 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
7435
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007436 return 0;
7437}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007438
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007439/**
7440 * bnx2x_init_hw_common_chip - init HW at the COMMON_CHIP phase.
7441 *
7442 * @bp: driver handle
7443 */
7444static int bnx2x_init_hw_common_chip(struct bnx2x *bp)
7445{
7446 int rc = bnx2x_init_hw_common(bp);
7447
7448 if (rc)
7449 return rc;
7450
7451 /* In E2 2-PORT mode, same ext phy is used for the two paths */
7452 if (!BP_NOMCP(bp))
7453 bnx2x__common_init_phy(bp);
7454
7455 return 0;
7456}
7457
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007458static int bnx2x_init_hw_port(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007459{
7460 int port = BP_PORT(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007461 int init_phase = port ? PHASE_PORT1 : PHASE_PORT0;
Eilon Greenstein1c063282009-02-12 08:36:43 +00007462 u32 low, high;
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02007463 u32 val, reg;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007464
Merav Sicron51c1a582012-03-18 10:33:38 +00007465 DP(NETIF_MSG_HW, "starting port init port %d\n", port);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007466
7467 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007468
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007469 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
7470 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
7471 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
Eilon Greensteinca003922009-08-12 22:53:28 -07007472
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007473 /* Timers bug workaround: disables the pf_master bit in pglue at
7474 * common phase, we need to enable it here before any dmae access are
7475 * attempted. Therefore we manually added the enable-master to the
7476 * port phase (it also happens in the function phase)
7477 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007478 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007479 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
7480
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007481 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
7482 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
7483 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
7484 bnx2x_init_block(bp, BLOCK_QM, init_phase);
7485
7486 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
7487 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
7488 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
7489 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007490
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007491 /* QM cid (connection) count */
7492 bnx2x_qm_init_cid_count(bp, bp->qm_cid_count, INITOP_SET);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007493
Merav Sicron55c11942012-11-07 00:45:48 +00007494 if (CNIC_SUPPORT(bp)) {
7495 bnx2x_init_block(bp, BLOCK_TM, init_phase);
7496 REG_WR(bp, TM_REG_LIN0_SCAN_TIME + port*4, 20);
7497 REG_WR(bp, TM_REG_LIN0_MAX_ACTIVE_CID + port*4, 31);
7498 }
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00007499
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007500 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
Eilon Greenstein1c063282009-02-12 08:36:43 +00007501
Dmitry Kravkov2b674042012-10-28 21:59:04 +00007502 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
7503
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007504 if (CHIP_IS_E1(bp) || CHIP_IS_E1H(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007505
7506 if (IS_MF(bp))
7507 low = ((bp->flags & ONE_PORT_FLAG) ? 160 : 246);
7508 else if (bp->dev->mtu > 4096) {
7509 if (bp->flags & ONE_PORT_FLAG)
7510 low = 160;
7511 else {
7512 val = bp->dev->mtu;
7513 /* (24*1024 + val*4)/256 */
7514 low = 96 + (val/64) +
7515 ((val % 64) ? 1 : 0);
7516 }
7517 } else
7518 low = ((bp->flags & ONE_PORT_FLAG) ? 80 : 160);
7519 high = low + 56; /* 14*1024/256 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007520 REG_WR(bp, BRB1_REG_PAUSE_LOW_THRESHOLD_0 + port*4, low);
7521 REG_WR(bp, BRB1_REG_PAUSE_HIGH_THRESHOLD_0 + port*4, high);
7522 }
7523
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007524 if (CHIP_MODE_IS_4_PORT(bp))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007525 REG_WR(bp, (BP_PORT(bp) ?
7526 BRB1_REG_MAC_GUARANTIED_1 :
7527 BRB1_REG_MAC_GUARANTIED_0), 40);
Eilon Greenstein356e2382009-02-12 08:38:32 +00007528
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007529 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
Barak Witkowskia3348722012-04-23 03:04:46 +00007530 if (CHIP_IS_E3B0(bp)) {
7531 if (IS_MF_AFEX(bp)) {
7532 /* configure headers for AFEX mode */
7533 REG_WR(bp, BP_PORT(bp) ?
7534 PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
7535 PRS_REG_HDRS_AFTER_BASIC_PORT_0, 0xE);
7536 REG_WR(bp, BP_PORT(bp) ?
7537 PRS_REG_HDRS_AFTER_TAG_0_PORT_1 :
7538 PRS_REG_HDRS_AFTER_TAG_0_PORT_0, 0x6);
7539 REG_WR(bp, BP_PORT(bp) ?
7540 PRS_REG_MUST_HAVE_HDRS_PORT_1 :
7541 PRS_REG_MUST_HAVE_HDRS_PORT_0, 0xA);
7542 } else {
7543 /* Ovlan exists only if we are in multi-function +
7544 * switch-dependent mode, in switch-independent there
7545 * is no ovlan headers
7546 */
7547 REG_WR(bp, BP_PORT(bp) ?
7548 PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
7549 PRS_REG_HDRS_AFTER_BASIC_PORT_0,
7550 (bp->path_has_ovlan ? 7 : 6));
7551 }
7552 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007553
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007554 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
7555 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
7556 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
7557 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
7558
7559 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
7560 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
7561 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
7562 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
7563
7564 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
7565 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
7566
7567 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
7568
7569 if (CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007570 /* configure PBF to work without PAUSE mtu 9000 */
7571 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007572
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007573 /* update threshold */
7574 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, (9040/16));
7575 /* update init credit */
7576 REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, (9040/16) + 553 - 22);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007577
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007578 /* probe changes */
7579 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 1);
7580 udelay(50);
7581 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0);
7582 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007583
Merav Sicron55c11942012-11-07 00:45:48 +00007584 if (CNIC_SUPPORT(bp))
7585 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
7586
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007587 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
7588 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007589
7590 if (CHIP_IS_E1(bp)) {
7591 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7592 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7593 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007594 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007595
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007596 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007597
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007598 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007599 /* init aeu_mask_attn_func_0/1:
Yuval Mintz16a5fd92013-06-02 00:06:18 +00007600 * - SF mode: bits 3-7 are masked. Only bits 0-2 are in use
7601 * - MF mode: bit 3 is masked. Bits 0-2 are in use as in SF
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007602 * bits 4-7 are used for "per vn group attention" */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00007603 val = IS_MF(bp) ? 0xF7 : 0x7;
7604 /* Enable DCBX attention for all but E1 */
7605 val |= CHIP_IS_E1(bp) ? 0 : 0x10;
7606 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007607
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02007608 /* SCPAD_PARITY should NOT trigger close the gates */
7609 reg = port ? MISC_REG_AEU_ENABLE4_NIG_1 : MISC_REG_AEU_ENABLE4_NIG_0;
7610 REG_WR(bp, reg,
7611 REG_RD(bp, reg) &
7612 ~AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY);
7613
7614 reg = port ? MISC_REG_AEU_ENABLE4_PXP_1 : MISC_REG_AEU_ENABLE4_PXP_0;
7615 REG_WR(bp, reg,
7616 REG_RD(bp, reg) &
7617 ~AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY);
7618
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007619 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
Eilon Greenstein356e2382009-02-12 08:38:32 +00007620
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007621 if (!CHIP_IS_E1x(bp)) {
7622 /* Bit-map indicating which L2 hdrs may appear after the
7623 * basic Ethernet header
7624 */
Barak Witkowskia3348722012-04-23 03:04:46 +00007625 if (IS_MF_AFEX(bp))
7626 REG_WR(bp, BP_PORT(bp) ?
7627 NIG_REG_P1_HDRS_AFTER_BASIC :
7628 NIG_REG_P0_HDRS_AFTER_BASIC, 0xE);
7629 else
7630 REG_WR(bp, BP_PORT(bp) ?
7631 NIG_REG_P1_HDRS_AFTER_BASIC :
7632 NIG_REG_P0_HDRS_AFTER_BASIC,
7633 IS_MF_SD(bp) ? 7 : 6);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007634
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007635 if (CHIP_IS_E3(bp))
7636 REG_WR(bp, BP_PORT(bp) ?
7637 NIG_REG_LLH1_MF_MODE :
7638 NIG_REG_LLH_MF_MODE, IS_MF(bp));
7639 }
7640 if (!CHIP_IS_E3(bp))
7641 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007642
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007643 if (!CHIP_IS_E1(bp)) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007644 /* 0x2 disable mf_ov, 0x1 enable */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007645 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK_MF + port*4,
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007646 (IS_MF_SD(bp) ? 0x1 : 0x2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007647
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007648 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007649 val = 0;
7650 switch (bp->mf_mode) {
7651 case MULTI_FUNCTION_SD:
7652 val = 1;
7653 break;
7654 case MULTI_FUNCTION_SI:
Barak Witkowskia3348722012-04-23 03:04:46 +00007655 case MULTI_FUNCTION_AFEX:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007656 val = 2;
7657 break;
7658 }
7659
7660 REG_WR(bp, (BP_PORT(bp) ? NIG_REG_LLH1_CLS_TYPE :
7661 NIG_REG_LLH0_CLS_TYPE), val);
7662 }
Eilon Greenstein1c063282009-02-12 08:36:43 +00007663 {
7664 REG_WR(bp, NIG_REG_LLFC_ENABLE_0 + port*4, 0);
7665 REG_WR(bp, NIG_REG_LLFC_OUT_EN_0 + port*4, 0);
7666 REG_WR(bp, NIG_REG_PAUSE_ENABLE_0 + port*4, 1);
7667 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007668 }
7669
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007670 /* If SPIO5 is set to generate interrupts, enable it for this port */
7671 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00007672 if (val & MISC_SPIO_SPIO5) {
Eilon Greenstein4d295db2009-07-21 05:47:47 +00007673 u32 reg_addr = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
7674 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
7675 val = REG_RD(bp, reg_addr);
Eliezer Tamirf1410642008-02-28 11:51:50 -08007676 val |= AEU_INPUTS_ATTN_BITS_SPIO5;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00007677 REG_WR(bp, reg_addr, val);
Eliezer Tamirf1410642008-02-28 11:51:50 -08007678 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007679
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007680 return 0;
7681}
7682
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007683static void bnx2x_ilt_wr(struct bnx2x *bp, u32 index, dma_addr_t addr)
7684{
7685 int reg;
Yuval Mintz32d68de2012-04-03 18:41:24 +00007686 u32 wb_write[2];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007687
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007688 if (CHIP_IS_E1(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007689 reg = PXP2_REG_RQ_ONCHIP_AT + index*8;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007690 else
7691 reg = PXP2_REG_RQ_ONCHIP_AT_B0 + index*8;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007692
Yuval Mintz32d68de2012-04-03 18:41:24 +00007693 wb_write[0] = ONCHIP_ADDR1(addr);
7694 wb_write[1] = ONCHIP_ADDR2(addr);
7695 REG_WR_DMAE(bp, reg, wb_write, 2);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007696}
7697
Ariel Eliorb56e9672013-01-01 05:22:32 +00007698void bnx2x_igu_clear_sb_gen(struct bnx2x *bp, u8 func, u8 idu_sb_id, bool is_pf)
Eric Dumazet1191cb82012-04-27 21:39:21 +00007699{
7700 u32 data, ctl, cnt = 100;
7701 u32 igu_addr_data = IGU_REG_COMMAND_REG_32LSB_DATA;
7702 u32 igu_addr_ctl = IGU_REG_COMMAND_REG_CTRL;
7703 u32 igu_addr_ack = IGU_REG_CSTORM_TYPE_0_SB_CLEANUP + (idu_sb_id/32)*4;
7704 u32 sb_bit = 1 << (idu_sb_id%32);
Ariel Eliorb56e9672013-01-01 05:22:32 +00007705 u32 func_encode = func | (is_pf ? 1 : 0) << IGU_FID_ENCODE_IS_PF_SHIFT;
Eric Dumazet1191cb82012-04-27 21:39:21 +00007706 u32 addr_encode = IGU_CMD_E2_PROD_UPD_BASE + idu_sb_id;
7707
7708 /* Not supported in BC mode */
7709 if (CHIP_INT_MODE_IS_BC(bp))
7710 return;
7711
7712 data = (IGU_USE_REGISTER_cstorm_type_0_sb_cleanup
7713 << IGU_REGULAR_CLEANUP_TYPE_SHIFT) |
7714 IGU_REGULAR_CLEANUP_SET |
7715 IGU_REGULAR_BCLEANUP;
7716
7717 ctl = addr_encode << IGU_CTRL_REG_ADDRESS_SHIFT |
7718 func_encode << IGU_CTRL_REG_FID_SHIFT |
7719 IGU_CTRL_CMD_TYPE_WR << IGU_CTRL_REG_TYPE_SHIFT;
7720
7721 DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n",
7722 data, igu_addr_data);
7723 REG_WR(bp, igu_addr_data, data);
7724 mmiowb();
7725 barrier();
7726 DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n",
7727 ctl, igu_addr_ctl);
7728 REG_WR(bp, igu_addr_ctl, ctl);
7729 mmiowb();
7730 barrier();
7731
7732 /* wait for clean up to finish */
7733 while (!(REG_RD(bp, igu_addr_ack) & sb_bit) && --cnt)
7734 msleep(20);
7735
Eric Dumazet1191cb82012-04-27 21:39:21 +00007736 if (!(REG_RD(bp, igu_addr_ack) & sb_bit)) {
7737 DP(NETIF_MSG_HW,
7738 "Unable to finish IGU cleanup: idu_sb_id %d offset %d bit %d (cnt %d)\n",
7739 idu_sb_id, idu_sb_id/32, idu_sb_id%32, cnt);
7740 }
7741}
7742
7743static void bnx2x_igu_clear_sb(struct bnx2x *bp, u8 idu_sb_id)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007744{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007745 bnx2x_igu_clear_sb_gen(bp, BP_FUNC(bp), idu_sb_id, true /*PF*/);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007746}
7747
Eric Dumazet1191cb82012-04-27 21:39:21 +00007748static void bnx2x_clear_func_ilt(struct bnx2x *bp, u32 func)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007749{
7750 u32 i, base = FUNC_ILT_BASE(func);
7751 for (i = base; i < base + ILT_PER_FUNC; i++)
7752 bnx2x_ilt_wr(bp, i, 0);
7753}
7754
Merav Sicron910cc722012-11-11 03:56:08 +00007755static void bnx2x_init_searcher(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +00007756{
7757 int port = BP_PORT(bp);
7758 bnx2x_src_init_t2(bp, bp->t2, bp->t2_mapping, SRC_CONN_NUM);
7759 /* T1 hash bits value determines the T1 number of entries */
7760 REG_WR(bp, SRC_REG_NUMBER_HASH_BITS0 + port*4, SRC_HASH_BITS);
7761}
7762
7763static inline int bnx2x_func_switch_update(struct bnx2x *bp, int suspend)
7764{
7765 int rc;
7766 struct bnx2x_func_state_params func_params = {NULL};
7767 struct bnx2x_func_switch_update_params *switch_update_params =
7768 &func_params.params.switch_update;
7769
7770 /* Prepare parameters for function state transitions */
7771 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
7772 __set_bit(RAMROD_RETRY, &func_params.ramrod_flags);
7773
7774 func_params.f_obj = &bp->func_obj;
7775 func_params.cmd = BNX2X_F_CMD_SWITCH_UPDATE;
7776
7777 /* Function parameters */
Dmitry Kravkove42780b2014-08-17 16:47:43 +03007778 __set_bit(BNX2X_F_UPDATE_TX_SWITCH_SUSPEND_CHNG,
7779 &switch_update_params->changes);
7780 if (suspend)
7781 __set_bit(BNX2X_F_UPDATE_TX_SWITCH_SUSPEND,
7782 &switch_update_params->changes);
Merav Sicron55c11942012-11-07 00:45:48 +00007783
7784 rc = bnx2x_func_state_change(bp, &func_params);
7785
7786 return rc;
7787}
7788
Merav Sicron910cc722012-11-11 03:56:08 +00007789static int bnx2x_reset_nic_mode(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +00007790{
7791 int rc, i, port = BP_PORT(bp);
7792 int vlan_en = 0, mac_en[NUM_MACS];
7793
Merav Sicron55c11942012-11-07 00:45:48 +00007794 /* Close input from network */
7795 if (bp->mf_mode == SINGLE_FUNCTION) {
7796 bnx2x_set_rx_filter(&bp->link_params, 0);
7797 } else {
7798 vlan_en = REG_RD(bp, port ? NIG_REG_LLH1_FUNC_EN :
7799 NIG_REG_LLH0_FUNC_EN);
7800 REG_WR(bp, port ? NIG_REG_LLH1_FUNC_EN :
7801 NIG_REG_LLH0_FUNC_EN, 0);
7802 for (i = 0; i < NUM_MACS; i++) {
7803 mac_en[i] = REG_RD(bp, port ?
7804 (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7805 4 * i) :
7806 (NIG_REG_LLH0_FUNC_MEM_ENABLE +
7807 4 * i));
7808 REG_WR(bp, port ? (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7809 4 * i) :
7810 (NIG_REG_LLH0_FUNC_MEM_ENABLE + 4 * i), 0);
7811 }
7812 }
7813
7814 /* Close BMC to host */
7815 REG_WR(bp, port ? NIG_REG_P0_TX_MNG_HOST_ENABLE :
7816 NIG_REG_P1_TX_MNG_HOST_ENABLE, 0);
7817
7818 /* Suspend Tx switching to the PF. Completion of this ramrod
7819 * further guarantees that all the packets of that PF / child
7820 * VFs in BRB were processed by the Parser, so it is safe to
7821 * change the NIC_MODE register.
7822 */
7823 rc = bnx2x_func_switch_update(bp, 1);
7824 if (rc) {
7825 BNX2X_ERR("Can't suspend tx-switching!\n");
7826 return rc;
7827 }
7828
7829 /* Change NIC_MODE register */
7830 REG_WR(bp, PRS_REG_NIC_MODE, 0);
7831
7832 /* Open input from network */
7833 if (bp->mf_mode == SINGLE_FUNCTION) {
7834 bnx2x_set_rx_filter(&bp->link_params, 1);
7835 } else {
7836 REG_WR(bp, port ? NIG_REG_LLH1_FUNC_EN :
7837 NIG_REG_LLH0_FUNC_EN, vlan_en);
7838 for (i = 0; i < NUM_MACS; i++) {
7839 REG_WR(bp, port ? (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7840 4 * i) :
7841 (NIG_REG_LLH0_FUNC_MEM_ENABLE + 4 * i),
7842 mac_en[i]);
7843 }
7844 }
7845
7846 /* Enable BMC to host */
7847 REG_WR(bp, port ? NIG_REG_P0_TX_MNG_HOST_ENABLE :
7848 NIG_REG_P1_TX_MNG_HOST_ENABLE, 1);
7849
7850 /* Resume Tx switching to the PF */
7851 rc = bnx2x_func_switch_update(bp, 0);
7852 if (rc) {
7853 BNX2X_ERR("Can't resume tx-switching!\n");
7854 return rc;
7855 }
7856
7857 DP(NETIF_MSG_IFUP, "NIC MODE disabled\n");
7858 return 0;
7859}
7860
7861int bnx2x_init_hw_func_cnic(struct bnx2x *bp)
7862{
7863 int rc;
7864
7865 bnx2x_ilt_init_op_cnic(bp, INITOP_SET);
7866
7867 if (CONFIGURE_NIC_MODE(bp)) {
Yuval Mintz16a5fd92013-06-02 00:06:18 +00007868 /* Configure searcher as part of function hw init */
Merav Sicron55c11942012-11-07 00:45:48 +00007869 bnx2x_init_searcher(bp);
7870
7871 /* Reset NIC mode */
7872 rc = bnx2x_reset_nic_mode(bp);
7873 if (rc)
7874 BNX2X_ERR("Can't change NIC mode!\n");
7875 return rc;
7876 }
7877
7878 return 0;
7879}
7880
Yuval Mintzda254fb2015-04-01 10:02:20 +03007881/* previous driver DMAE transaction may have occurred when pre-boot stage ended
7882 * and boot began, or when kdump kernel was loaded. Either case would invalidate
7883 * the addresses of the transaction, resulting in was-error bit set in the pci
7884 * causing all hw-to-host pcie transactions to timeout. If this happened we want
7885 * to clear the interrupt which detected this from the pglueb and the was done
7886 * bit
7887 */
7888static void bnx2x_clean_pglue_errors(struct bnx2x *bp)
7889{
7890 if (!CHIP_IS_E1x(bp))
7891 REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR,
7892 1 << BP_ABS_FUNC(bp));
7893}
7894
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007895static int bnx2x_init_hw_func(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007896{
7897 int port = BP_PORT(bp);
7898 int func = BP_FUNC(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007899 int init_phase = PHASE_PF0 + func;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007900 struct bnx2x_ilt *ilt = BP_ILT(bp);
7901 u16 cdu_ilt_start;
Eilon Greenstein8badd272009-02-12 08:36:15 +00007902 u32 addr, val;
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00007903 u32 main_mem_base, main_mem_size, main_mem_prty_clr;
Ariel Elior89db4ad2012-01-26 06:01:48 +00007904 int i, main_mem_width, rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007905
Merav Sicron51c1a582012-03-18 10:33:38 +00007906 DP(NETIF_MSG_HW, "starting func init func %d\n", func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007907
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007908 /* FLR cleanup - hmmm */
Ariel Elior89db4ad2012-01-26 06:01:48 +00007909 if (!CHIP_IS_E1x(bp)) {
7910 rc = bnx2x_pf_flr_clnup(bp);
Yuval Mintz04c46732013-01-23 03:21:46 +00007911 if (rc) {
7912 bnx2x_fw_dump(bp);
Ariel Elior89db4ad2012-01-26 06:01:48 +00007913 return rc;
Yuval Mintz04c46732013-01-23 03:21:46 +00007914 }
Ariel Elior89db4ad2012-01-26 06:01:48 +00007915 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007916
Eilon Greenstein8badd272009-02-12 08:36:15 +00007917 /* set MSI reconfigure capability */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007918 if (bp->common.int_block == INT_BLOCK_HC) {
7919 addr = (port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0);
7920 val = REG_RD(bp, addr);
7921 val |= HC_CONFIG_0_REG_MSI_ATTN_EN_0;
7922 REG_WR(bp, addr, val);
7923 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00007924
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007925 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
7926 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
7927
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007928 ilt = BP_ILT(bp);
7929 cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007930
Ariel Elior290ca2b2013-01-01 05:22:31 +00007931 if (IS_SRIOV(bp))
7932 cdu_ilt_start += BNX2X_FIRST_VF_CID/ILT_PAGE_CIDS;
7933 cdu_ilt_start = bnx2x_iov_init_ilt(bp, cdu_ilt_start);
7934
7935 /* since BNX2X_FIRST_VF_CID > 0 the PF L2 cids precedes
7936 * those of the VFs, so start line should be reset
7937 */
7938 cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007939 for (i = 0; i < L2_ILT_LINES(bp); i++) {
Merav Sicrona0529972012-06-19 07:48:25 +00007940 ilt->lines[cdu_ilt_start + i].page = bp->context[i].vcxt;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007941 ilt->lines[cdu_ilt_start + i].page_mapping =
Merav Sicrona0529972012-06-19 07:48:25 +00007942 bp->context[i].cxt_mapping;
7943 ilt->lines[cdu_ilt_start + i].size = bp->context[i].size;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007944 }
Ariel Elior290ca2b2013-01-01 05:22:31 +00007945
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007946 bnx2x_ilt_init_op(bp, INITOP_SET);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007947
Merav Sicron55c11942012-11-07 00:45:48 +00007948 if (!CONFIGURE_NIC_MODE(bp)) {
7949 bnx2x_init_searcher(bp);
7950 REG_WR(bp, PRS_REG_NIC_MODE, 0);
7951 DP(NETIF_MSG_IFUP, "NIC MODE disabled\n");
7952 } else {
7953 /* Set NIC mode */
7954 REG_WR(bp, PRS_REG_NIC_MODE, 1);
Yuval Mintz6bf07b82013-06-02 00:06:20 +00007955 DP(NETIF_MSG_IFUP, "NIC MODE configured\n");
Merav Sicron55c11942012-11-07 00:45:48 +00007956 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007957
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007958 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007959 u32 pf_conf = IGU_PF_CONF_FUNC_EN;
7960
7961 /* Turn on a single ISR mode in IGU if driver is going to use
7962 * INT#x or MSI
7963 */
7964 if (!(bp->flags & USING_MSIX_FLAG))
7965 pf_conf |= IGU_PF_CONF_SINGLE_ISR_EN;
7966 /*
7967 * Timers workaround bug: function init part.
7968 * Need to wait 20msec after initializing ILT,
7969 * needed to make sure there are no requests in
7970 * one of the PXP internal queues with "old" ILT addresses
7971 */
7972 msleep(20);
7973 /*
7974 * Master enable - Due to WB DMAE writes performed before this
7975 * register is re-initialized as part of the regular function
7976 * init
7977 */
7978 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
7979 /* Enable the function in IGU */
7980 REG_WR(bp, IGU_REG_PF_CONFIGURATION, pf_conf);
7981 }
7982
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007983 bp->dmae_ready = 1;
7984
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007985 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007986
Yuval Mintzda254fb2015-04-01 10:02:20 +03007987 bnx2x_clean_pglue_errors(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007988
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007989 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
7990 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
7991 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
7992 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
7993 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
7994 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
7995 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
7996 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
7997 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
7998 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
7999 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
8000 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
8001 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008002
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008003 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008004 REG_WR(bp, QM_REG_PF_EN, 1);
8005
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008006 if (!CHIP_IS_E1x(bp)) {
8007 REG_WR(bp, TSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
8008 REG_WR(bp, USEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
8009 REG_WR(bp, CSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
8010 REG_WR(bp, XSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
8011 }
8012 bnx2x_init_block(bp, BLOCK_QM, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008013
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008014 bnx2x_init_block(bp, BLOCK_TM, init_phase);
8015 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
Ariel Eliorc19d65c2013-09-09 14:51:27 +03008016 REG_WR(bp, DORQ_REG_MODE_ACT, 1); /* no dpm */
Ariel Eliorb56e9672013-01-01 05:22:32 +00008017
8018 bnx2x_iov_init_dq(bp);
8019
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008020 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
8021 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
8022 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
8023 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
8024 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
8025 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
8026 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
8027 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
8028 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
8029 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008030 REG_WR(bp, PBF_REG_DISABLE_PF, 0);
8031
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008032 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008033
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008034 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008035
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008036 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008037 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 1);
8038
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00008039 if (IS_MF(bp)) {
Yuval Mintz76096472014-09-17 16:24:37 +03008040 if (!(IS_MF_UFP(bp) && BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp))) {
8041 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port * 8, 1);
8042 REG_WR(bp, NIG_REG_LLH0_FUNC_VLAN_ID + port * 8,
8043 bp->mf_ov);
8044 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008045 }
8046
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008047 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008048
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008049 /* HC init per function */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008050 if (bp->common.int_block == INT_BLOCK_HC) {
8051 if (CHIP_IS_E1H(bp)) {
8052 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
8053
8054 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
8055 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
8056 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008057 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008058
8059 } else {
8060 int num_segs, sb_idx, prod_offset;
8061
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008062 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
8063
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008064 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008065 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
8066 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
8067 }
8068
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008069 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008070
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008071 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008072 int dsb_idx = 0;
8073 /**
8074 * Producer memory:
8075 * E2 mode: address 0-135 match to the mapping memory;
8076 * 136 - PF0 default prod; 137 - PF1 default prod;
8077 * 138 - PF2 default prod; 139 - PF3 default prod;
8078 * 140 - PF0 attn prod; 141 - PF1 attn prod;
8079 * 142 - PF2 attn prod; 143 - PF3 attn prod;
8080 * 144-147 reserved.
8081 *
8082 * E1.5 mode - In backward compatible mode;
8083 * for non default SB; each even line in the memory
8084 * holds the U producer and each odd line hold
8085 * the C producer. The first 128 producers are for
8086 * NDSB (PF0 - 0-31; PF1 - 32-63 and so on). The last 20
8087 * producers are for the DSB for each PF.
8088 * Each PF has five segments: (the order inside each
8089 * segment is PF0; PF1; PF2; PF3) - 128-131 U prods;
8090 * 132-135 C prods; 136-139 X prods; 140-143 T prods;
8091 * 144-147 attn prods;
8092 */
8093 /* non-default-status-blocks */
8094 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
8095 IGU_BC_NDSB_NUM_SEGS : IGU_NORM_NDSB_NUM_SEGS;
8096 for (sb_idx = 0; sb_idx < bp->igu_sb_cnt; sb_idx++) {
8097 prod_offset = (bp->igu_base_sb + sb_idx) *
8098 num_segs;
8099
8100 for (i = 0; i < num_segs; i++) {
8101 addr = IGU_REG_PROD_CONS_MEMORY +
8102 (prod_offset + i) * 4;
8103 REG_WR(bp, addr, 0);
8104 }
8105 /* send consumer update with value 0 */
8106 bnx2x_ack_sb(bp, bp->igu_base_sb + sb_idx,
8107 USTORM_ID, 0, IGU_INT_NOP, 1);
8108 bnx2x_igu_clear_sb(bp,
8109 bp->igu_base_sb + sb_idx);
8110 }
8111
8112 /* default-status-blocks */
8113 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
8114 IGU_BC_DSB_NUM_SEGS : IGU_NORM_DSB_NUM_SEGS;
8115
8116 if (CHIP_MODE_IS_4_PORT(bp))
8117 dsb_idx = BP_FUNC(bp);
8118 else
David S. Miller8decf862011-09-22 03:23:13 -04008119 dsb_idx = BP_VN(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008120
8121 prod_offset = (CHIP_INT_MODE_IS_BC(bp) ?
8122 IGU_BC_BASE_DSB_PROD + dsb_idx :
8123 IGU_NORM_BASE_DSB_PROD + dsb_idx);
8124
David S. Miller8decf862011-09-22 03:23:13 -04008125 /*
8126 * igu prods come in chunks of E1HVN_MAX (4) -
8127 * does not matters what is the current chip mode
8128 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008129 for (i = 0; i < (num_segs * E1HVN_MAX);
8130 i += E1HVN_MAX) {
8131 addr = IGU_REG_PROD_CONS_MEMORY +
8132 (prod_offset + i)*4;
8133 REG_WR(bp, addr, 0);
8134 }
8135 /* send consumer update with 0 */
8136 if (CHIP_INT_MODE_IS_BC(bp)) {
8137 bnx2x_ack_sb(bp, bp->igu_dsb_id,
8138 USTORM_ID, 0, IGU_INT_NOP, 1);
8139 bnx2x_ack_sb(bp, bp->igu_dsb_id,
8140 CSTORM_ID, 0, IGU_INT_NOP, 1);
8141 bnx2x_ack_sb(bp, bp->igu_dsb_id,
8142 XSTORM_ID, 0, IGU_INT_NOP, 1);
8143 bnx2x_ack_sb(bp, bp->igu_dsb_id,
8144 TSTORM_ID, 0, IGU_INT_NOP, 1);
8145 bnx2x_ack_sb(bp, bp->igu_dsb_id,
8146 ATTENTION_ID, 0, IGU_INT_NOP, 1);
8147 } else {
8148 bnx2x_ack_sb(bp, bp->igu_dsb_id,
8149 USTORM_ID, 0, IGU_INT_NOP, 1);
8150 bnx2x_ack_sb(bp, bp->igu_dsb_id,
8151 ATTENTION_ID, 0, IGU_INT_NOP, 1);
8152 }
8153 bnx2x_igu_clear_sb(bp, bp->igu_dsb_id);
8154
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008155 /* !!! These should become driver const once
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008156 rf-tool supports split-68 const */
8157 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_LSB, 0);
8158 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_MSB, 0);
8159 REG_WR(bp, IGU_REG_SB_MASK_LSB, 0);
8160 REG_WR(bp, IGU_REG_SB_MASK_MSB, 0);
8161 REG_WR(bp, IGU_REG_PBA_STATUS_LSB, 0);
8162 REG_WR(bp, IGU_REG_PBA_STATUS_MSB, 0);
8163 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008164 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008165
Eliezer Tamirc14423f2008-02-28 11:49:42 -08008166 /* Reset PCIE errors for debug */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008167 REG_WR(bp, 0x2114, 0xffffffff);
8168 REG_WR(bp, 0x2120, 0xffffffff);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008169
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00008170 if (CHIP_IS_E1x(bp)) {
8171 main_mem_size = HC_REG_MAIN_MEMORY_SIZE / 2; /*dwords*/
8172 main_mem_base = HC_REG_MAIN_MEMORY +
8173 BP_PORT(bp) * (main_mem_size * 4);
8174 main_mem_prty_clr = HC_REG_HC_PRTY_STS_CLR;
8175 main_mem_width = 8;
8176
8177 val = REG_RD(bp, main_mem_prty_clr);
8178 if (val)
Merav Sicron51c1a582012-03-18 10:33:38 +00008179 DP(NETIF_MSG_HW,
8180 "Hmmm... Parity errors in HC block during function init (0x%x)!\n",
8181 val);
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00008182
8183 /* Clear "false" parity errors in MSI-X table */
8184 for (i = main_mem_base;
8185 i < main_mem_base + main_mem_size * 4;
8186 i += main_mem_width) {
8187 bnx2x_read_dmae(bp, i, main_mem_width / 4);
8188 bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data),
8189 i, main_mem_width / 4);
8190 }
8191 /* Clear HC parity attention */
8192 REG_RD(bp, main_mem_prty_clr);
8193 }
8194
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008195#ifdef BNX2X_STOP_ON_ERROR
8196 /* Enable STORMs SP logging */
8197 REG_WR8(bp, BAR_USTRORM_INTMEM +
8198 USTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
8199 REG_WR8(bp, BAR_TSTRORM_INTMEM +
8200 TSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
8201 REG_WR8(bp, BAR_CSTRORM_INTMEM +
8202 CSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
8203 REG_WR8(bp, BAR_XSTRORM_INTMEM +
8204 XSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
8205#endif
8206
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008207 bnx2x_phy_probe(&bp->link_params);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008208
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008209 return 0;
8210}
8211
Merav Sicron55c11942012-11-07 00:45:48 +00008212void bnx2x_free_mem_cnic(struct bnx2x *bp)
8213{
8214 bnx2x_ilt_mem_op_cnic(bp, ILT_MEMOP_FREE);
8215
8216 if (!CHIP_IS_E1x(bp))
8217 BNX2X_PCI_FREE(bp->cnic_sb.e2_sb, bp->cnic_sb_mapping,
8218 sizeof(struct host_hc_status_block_e2));
8219 else
8220 BNX2X_PCI_FREE(bp->cnic_sb.e1x_sb, bp->cnic_sb_mapping,
8221 sizeof(struct host_hc_status_block_e1x));
8222
8223 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ);
8224}
8225
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00008226void bnx2x_free_mem(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008227{
Merav Sicrona0529972012-06-19 07:48:25 +00008228 int i;
8229
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008230 BNX2X_PCI_FREE(bp->fw_stats, bp->fw_stats_mapping,
8231 bp->fw_stats_data_sz + bp->fw_stats_req_sz);
8232
Ariel Eliorb4cddbd2013-08-28 01:13:03 +03008233 if (IS_VF(bp))
8234 return;
8235
8236 BNX2X_PCI_FREE(bp->def_status_blk, bp->def_status_blk_mapping,
8237 sizeof(struct host_sp_status_block));
8238
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008239 BNX2X_PCI_FREE(bp->slowpath, bp->slowpath_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008240 sizeof(struct bnx2x_slowpath));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008241
Merav Sicrona0529972012-06-19 07:48:25 +00008242 for (i = 0; i < L2_ILT_LINES(bp); i++)
8243 BNX2X_PCI_FREE(bp->context[i].vcxt, bp->context[i].cxt_mapping,
8244 bp->context[i].size);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008245 bnx2x_ilt_mem_op(bp, ILT_MEMOP_FREE);
8246
8247 BNX2X_FREE(bp->ilt->lines);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008248
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07008249 BNX2X_PCI_FREE(bp->spq, bp->spq_mapping, BCM_PAGE_SIZE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008250
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008251 BNX2X_PCI_FREE(bp->eq_ring, bp->eq_mapping,
8252 BCM_PAGE_SIZE * NUM_EQ_PAGES);
Yuval Mintz580d9d02013-01-23 03:21:51 +00008253
Yuval Mintz05952242013-05-01 04:27:58 +00008254 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ);
8255
Yuval Mintz580d9d02013-01-23 03:21:51 +00008256 bnx2x_iov_free_mem(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008257}
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008258
Merav Sicron55c11942012-11-07 00:45:48 +00008259int bnx2x_alloc_mem_cnic(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008260{
Joe Perchescd2b0382014-02-20 13:25:51 -08008261 if (!CHIP_IS_E1x(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008262 /* size = the status block + ramrod buffers */
Joe Perchescd2b0382014-02-20 13:25:51 -08008263 bp->cnic_sb.e2_sb = BNX2X_PCI_ALLOC(&bp->cnic_sb_mapping,
8264 sizeof(struct host_hc_status_block_e2));
8265 if (!bp->cnic_sb.e2_sb)
8266 goto alloc_mem_err;
8267 } else {
8268 bp->cnic_sb.e1x_sb = BNX2X_PCI_ALLOC(&bp->cnic_sb_mapping,
8269 sizeof(struct host_hc_status_block_e1x));
8270 if (!bp->cnic_sb.e1x_sb)
8271 goto alloc_mem_err;
8272 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008273
Joe Perchescd2b0382014-02-20 13:25:51 -08008274 if (CONFIGURE_NIC_MODE(bp) && !bp->t2) {
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008275 /* allocate searcher T2 table, as it wasn't allocated before */
Joe Perchescd2b0382014-02-20 13:25:51 -08008276 bp->t2 = BNX2X_PCI_ALLOC(&bp->t2_mapping, SRC_T2_SZ);
8277 if (!bp->t2)
8278 goto alloc_mem_err;
8279 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008280
Merav Sicron55c11942012-11-07 00:45:48 +00008281 /* write address to which L5 should insert its values */
8282 bp->cnic_eth_dev.addr_drv_info_to_mcp =
8283 &bp->slowpath->drv_info_to_mcp;
8284
8285 if (bnx2x_ilt_mem_op_cnic(bp, ILT_MEMOP_ALLOC))
8286 goto alloc_mem_err;
8287
8288 return 0;
8289
8290alloc_mem_err:
8291 bnx2x_free_mem_cnic(bp);
8292 BNX2X_ERR("Can't allocate memory\n");
8293 return -ENOMEM;
8294}
8295
8296int bnx2x_alloc_mem(struct bnx2x *bp)
8297{
8298 int i, allocated, context_size;
8299
Joe Perchescd2b0382014-02-20 13:25:51 -08008300 if (!CONFIGURE_NIC_MODE(bp) && !bp->t2) {
Merav Sicron55c11942012-11-07 00:45:48 +00008301 /* allocate searcher T2 table */
Joe Perchescd2b0382014-02-20 13:25:51 -08008302 bp->t2 = BNX2X_PCI_ALLOC(&bp->t2_mapping, SRC_T2_SZ);
8303 if (!bp->t2)
8304 goto alloc_mem_err;
8305 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008306
Joe Perchescd2b0382014-02-20 13:25:51 -08008307 bp->def_status_blk = BNX2X_PCI_ALLOC(&bp->def_status_blk_mapping,
8308 sizeof(struct host_sp_status_block));
8309 if (!bp->def_status_blk)
8310 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008311
Joe Perchescd2b0382014-02-20 13:25:51 -08008312 bp->slowpath = BNX2X_PCI_ALLOC(&bp->slowpath_mapping,
8313 sizeof(struct bnx2x_slowpath));
8314 if (!bp->slowpath)
8315 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008316
Merav Sicrona0529972012-06-19 07:48:25 +00008317 /* Allocate memory for CDU context:
8318 * This memory is allocated separately and not in the generic ILT
8319 * functions because CDU differs in few aspects:
8320 * 1. There are multiple entities allocating memory for context -
8321 * 'regular' driver, CNIC and SRIOV driver. Each separately controls
8322 * its own ILT lines.
8323 * 2. Since CDU page-size is not a single 4KB page (which is the case
8324 * for the other ILT clients), to be efficient we want to support
8325 * allocation of sub-page-size in the last entry.
8326 * 3. Context pointers are used by the driver to pass to FW / update
8327 * the context (for the other ILT clients the pointers are used just to
8328 * free the memory during unload).
8329 */
8330 context_size = sizeof(union cdu_context) * BNX2X_L2_CID_COUNT(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008331
Merav Sicrona0529972012-06-19 07:48:25 +00008332 for (i = 0, allocated = 0; allocated < context_size; i++) {
8333 bp->context[i].size = min(CDU_ILT_PAGE_SZ,
8334 (context_size - allocated));
Joe Perchescd2b0382014-02-20 13:25:51 -08008335 bp->context[i].vcxt = BNX2X_PCI_ALLOC(&bp->context[i].cxt_mapping,
8336 bp->context[i].size);
8337 if (!bp->context[i].vcxt)
8338 goto alloc_mem_err;
Merav Sicrona0529972012-06-19 07:48:25 +00008339 allocated += bp->context[i].size;
8340 }
Joe Perchescd2b0382014-02-20 13:25:51 -08008341 bp->ilt->lines = kcalloc(ILT_MAX_LINES, sizeof(struct ilt_line),
8342 GFP_KERNEL);
8343 if (!bp->ilt->lines)
8344 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008345
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008346 if (bnx2x_ilt_mem_op(bp, ILT_MEMOP_ALLOC))
8347 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008348
Ariel Elior67c431a2013-01-01 05:22:36 +00008349 if (bnx2x_iov_alloc_mem(bp))
8350 goto alloc_mem_err;
8351
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008352 /* Slow path ring */
Joe Perchescd2b0382014-02-20 13:25:51 -08008353 bp->spq = BNX2X_PCI_ALLOC(&bp->spq_mapping, BCM_PAGE_SIZE);
8354 if (!bp->spq)
8355 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008356
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008357 /* EQ */
Joe Perchescd2b0382014-02-20 13:25:51 -08008358 bp->eq_ring = BNX2X_PCI_ALLOC(&bp->eq_mapping,
8359 BCM_PAGE_SIZE * NUM_EQ_PAGES);
8360 if (!bp->eq_ring)
8361 goto alloc_mem_err;
Tom Herbertab532cf2011-02-16 10:27:02 +00008362
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008363 return 0;
8364
8365alloc_mem_err:
8366 bnx2x_free_mem(bp);
Merav Sicron51c1a582012-03-18 10:33:38 +00008367 BNX2X_ERR("Can't allocate memory\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008368 return -ENOMEM;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008369}
8370
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008371/*
8372 * Init service functions
8373 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008374
8375int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac,
8376 struct bnx2x_vlan_mac_obj *obj, bool set,
8377 int mac_type, unsigned long *ramrod_flags)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008378{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008379 int rc;
8380 struct bnx2x_vlan_mac_ramrod_params ramrod_param;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008381
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008382 memset(&ramrod_param, 0, sizeof(ramrod_param));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008383
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008384 /* Fill general parameters */
8385 ramrod_param.vlan_mac_obj = obj;
8386 ramrod_param.ramrod_flags = *ramrod_flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008387
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008388 /* Fill a user request section if needed */
8389 if (!test_bit(RAMROD_CONT, ramrod_flags)) {
8390 memcpy(ramrod_param.user_req.u.mac.mac, mac, ETH_ALEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008391
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008392 __set_bit(mac_type, &ramrod_param.user_req.vlan_mac_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008393
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008394 /* Set the command: ADD or DEL */
8395 if (set)
8396 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_ADD;
8397 else
8398 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_DEL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008399 }
8400
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008401 rc = bnx2x_config_vlan_mac(bp, &ramrod_param);
Yuval Mintz7b5342d2012-09-11 04:34:14 +00008402
8403 if (rc == -EEXIST) {
8404 DP(BNX2X_MSG_SP, "Failed to schedule ADD operations: %d\n", rc);
8405 /* do not treat adding same MAC as error */
8406 rc = 0;
8407 } else if (rc < 0)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008408 BNX2X_ERR("%s MAC failed\n", (set ? "Set" : "Del"));
Yuval Mintz7b5342d2012-09-11 04:34:14 +00008409
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008410 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008411}
8412
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008413int bnx2x_del_all_macs(struct bnx2x *bp,
8414 struct bnx2x_vlan_mac_obj *mac_obj,
8415 int mac_type, bool wait_for_comp)
Michael Chane665bfd2009-10-10 13:46:54 +00008416{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008417 int rc;
8418 unsigned long ramrod_flags = 0, vlan_mac_flags = 0;
8419
8420 /* Wait for completion of requested */
8421 if (wait_for_comp)
8422 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
8423
8424 /* Set the mac type of addresses we want to clear */
8425 __set_bit(mac_type, &vlan_mac_flags);
8426
8427 rc = mac_obj->delete_all(bp, mac_obj, &vlan_mac_flags, &ramrod_flags);
8428 if (rc < 0)
8429 BNX2X_ERR("Failed to delete MACs: %d\n", rc);
8430
8431 return rc;
Michael Chane665bfd2009-10-10 13:46:54 +00008432}
8433
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008434int bnx2x_set_eth_mac(struct bnx2x *bp, bool set)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008435{
Dmitry Kravkovf8f4f612013-04-24 01:45:00 +00008436 if (IS_PF(bp)) {
8437 unsigned long ramrod_flags = 0;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008438
Dmitry Kravkovf8f4f612013-04-24 01:45:00 +00008439 DP(NETIF_MSG_IFUP, "Adding Eth MAC\n");
8440 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
8441 return bnx2x_set_mac_one(bp, bp->dev->dev_addr,
8442 &bp->sp_objs->mac_obj, set,
8443 BNX2X_ETH_MAC, &ramrod_flags);
8444 } else { /* vf */
8445 return bnx2x_vfpf_config_mac(bp, bp->dev->dev_addr,
Shahed Shaikhbb9e9c12015-06-25 15:19:25 +03008446 bp->fp->index, set);
Dmitry Kravkovf8f4f612013-04-24 01:45:00 +00008447 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008448}
8449
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008450int bnx2x_setup_leading(struct bnx2x *bp)
Michael Chane665bfd2009-10-10 13:46:54 +00008451{
Ariel Elior60cad4e2013-09-04 14:09:22 +03008452 if (IS_PF(bp))
8453 return bnx2x_setup_queue(bp, &bp->fp[0], true);
8454 else /* VF */
8455 return bnx2x_vfpf_setup_q(bp, &bp->fp[0], true);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008456}
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08008457
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008458/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00008459 * bnx2x_set_int_mode - configure interrupt mode
8460 *
8461 * @bp: driver handle
8462 *
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008463 * In case of MSI-X it will also try to enable MSI-X.
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008464 */
Ariel Elior1ab44342013-01-01 05:22:23 +00008465int bnx2x_set_int_mode(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008466{
Ariel Elior1ab44342013-01-01 05:22:23 +00008467 int rc = 0;
8468
Ariel Elior60cad4e2013-09-04 14:09:22 +03008469 if (IS_VF(bp) && int_mode != BNX2X_INT_MODE_MSIX) {
8470 BNX2X_ERR("VF not loaded since interrupt mode not msix\n");
Ariel Elior1ab44342013-01-01 05:22:23 +00008471 return -EINVAL;
Ariel Elior60cad4e2013-09-04 14:09:22 +03008472 }
Ariel Elior1ab44342013-01-01 05:22:23 +00008473
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +00008474 switch (int_mode) {
Ariel Elior1ab44342013-01-01 05:22:23 +00008475 case BNX2X_INT_MODE_MSIX:
8476 /* attempt to enable msix */
8477 rc = bnx2x_enable_msix(bp);
8478
8479 /* msix attained */
8480 if (!rc)
8481 return 0;
8482
8483 /* vfs use only msix */
8484 if (rc && IS_VF(bp))
8485 return rc;
8486
8487 /* failed to enable multiple MSI-X */
8488 BNX2X_DEV_INFO("Failed to enable multiple MSI-X (%d), set number of queues to %d\n",
8489 bp->num_queues,
8490 1 + bp->num_cnic_queues);
8491
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008492 /* falling through... */
Ariel Elior1ab44342013-01-01 05:22:23 +00008493 case BNX2X_INT_MODE_MSI:
8494 bnx2x_enable_msi(bp);
8495
8496 /* falling through... */
8497 case BNX2X_INT_MODE_INTX:
Merav Sicron55c11942012-11-07 00:45:48 +00008498 bp->num_ethernet_queues = 1;
8499 bp->num_queues = bp->num_ethernet_queues + bp->num_cnic_queues;
Merav Sicron51c1a582012-03-18 10:33:38 +00008500 BNX2X_DEV_INFO("set number of queues to 1\n");
Eilon Greensteinca003922009-08-12 22:53:28 -07008501 break;
Eilon Greensteinca003922009-08-12 22:53:28 -07008502 default:
Ariel Elior1ab44342013-01-01 05:22:23 +00008503 BNX2X_DEV_INFO("unknown value in int_mode module parameter\n");
8504 return -EINVAL;
Eilon Greensteinca003922009-08-12 22:53:28 -07008505 }
Ariel Elior1ab44342013-01-01 05:22:23 +00008506 return 0;
Eilon Greensteinca003922009-08-12 22:53:28 -07008507}
8508
Ariel Elior1ab44342013-01-01 05:22:23 +00008509/* must be called prior to any HW initializations */
Dmitry Kravkovc2bff632010-10-06 03:33:18 +00008510static inline u16 bnx2x_cid_ilt_lines(struct bnx2x *bp)
8511{
Ariel Elior290ca2b2013-01-01 05:22:31 +00008512 if (IS_SRIOV(bp))
8513 return (BNX2X_FIRST_VF_CID + BNX2X_VF_CIDS)/ILT_PAGE_CIDS;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +00008514 return L2_ILT_LINES(bp);
8515}
8516
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008517void bnx2x_ilt_set_info(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008518{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008519 struct ilt_client_info *ilt_client;
8520 struct bnx2x_ilt *ilt = BP_ILT(bp);
8521 u16 line = 0;
8522
8523 ilt->start_line = FUNC_ILT_BASE(BP_FUNC(bp));
8524 DP(BNX2X_MSG_SP, "ilt starts at line %d\n", ilt->start_line);
8525
8526 /* CDU */
8527 ilt_client = &ilt->clients[ILT_CLIENT_CDU];
8528 ilt_client->client_num = ILT_CLIENT_CDU;
8529 ilt_client->page_size = CDU_ILT_PAGE_SZ;
8530 ilt_client->flags = ILT_CLIENT_SKIP_MEM;
8531 ilt_client->start = line;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008532 line += bnx2x_cid_ilt_lines(bp);
Merav Sicron55c11942012-11-07 00:45:48 +00008533
8534 if (CNIC_SUPPORT(bp))
8535 line += CNIC_ILT_LINES;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008536 ilt_client->end = line - 1;
8537
Merav Sicron51c1a582012-03-18 10:33:38 +00008538 DP(NETIF_MSG_IFUP, "ilt client[CDU]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008539 ilt_client->start,
8540 ilt_client->end,
8541 ilt_client->page_size,
8542 ilt_client->flags,
8543 ilog2(ilt_client->page_size >> 12));
8544
8545 /* QM */
8546 if (QM_INIT(bp->qm_cid_count)) {
8547 ilt_client = &ilt->clients[ILT_CLIENT_QM];
8548 ilt_client->client_num = ILT_CLIENT_QM;
8549 ilt_client->page_size = QM_ILT_PAGE_SZ;
8550 ilt_client->flags = 0;
8551 ilt_client->start = line;
8552
8553 /* 4 bytes for each cid */
8554 line += DIV_ROUND_UP(bp->qm_cid_count * QM_QUEUES_PER_FUNC * 4,
8555 QM_ILT_PAGE_SZ);
8556
8557 ilt_client->end = line - 1;
8558
Merav Sicron51c1a582012-03-18 10:33:38 +00008559 DP(NETIF_MSG_IFUP,
8560 "ilt client[QM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008561 ilt_client->start,
8562 ilt_client->end,
8563 ilt_client->page_size,
8564 ilt_client->flags,
8565 ilog2(ilt_client->page_size >> 12));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008566 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008567
Merav Sicron55c11942012-11-07 00:45:48 +00008568 if (CNIC_SUPPORT(bp)) {
8569 /* SRC */
8570 ilt_client = &ilt->clients[ILT_CLIENT_SRC];
8571 ilt_client->client_num = ILT_CLIENT_SRC;
8572 ilt_client->page_size = SRC_ILT_PAGE_SZ;
8573 ilt_client->flags = 0;
8574 ilt_client->start = line;
8575 line += SRC_ILT_LINES;
8576 ilt_client->end = line - 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008577
Merav Sicron55c11942012-11-07 00:45:48 +00008578 DP(NETIF_MSG_IFUP,
8579 "ilt client[SRC]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
8580 ilt_client->start,
8581 ilt_client->end,
8582 ilt_client->page_size,
8583 ilt_client->flags,
8584 ilog2(ilt_client->page_size >> 12));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008585
Merav Sicron55c11942012-11-07 00:45:48 +00008586 /* TM */
8587 ilt_client = &ilt->clients[ILT_CLIENT_TM];
8588 ilt_client->client_num = ILT_CLIENT_TM;
8589 ilt_client->page_size = TM_ILT_PAGE_SZ;
8590 ilt_client->flags = 0;
8591 ilt_client->start = line;
8592 line += TM_ILT_LINES;
8593 ilt_client->end = line - 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008594
Merav Sicron55c11942012-11-07 00:45:48 +00008595 DP(NETIF_MSG_IFUP,
8596 "ilt client[TM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
8597 ilt_client->start,
8598 ilt_client->end,
8599 ilt_client->page_size,
8600 ilt_client->flags,
8601 ilog2(ilt_client->page_size >> 12));
8602 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008603
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008604 BUG_ON(line > ILT_MAX_LINES);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008605}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008606
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008607/**
8608 * bnx2x_pf_q_prep_init - prepare INIT transition parameters
8609 *
8610 * @bp: driver handle
8611 * @fp: pointer to fastpath
8612 * @init_params: pointer to parameters structure
8613 *
8614 * parameters configured:
8615 * - HC configuration
8616 * - Queue's CDU context
8617 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00008618static void bnx2x_pf_q_prep_init(struct bnx2x *bp,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008619 struct bnx2x_fastpath *fp, struct bnx2x_queue_init_params *init_params)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008620{
Ariel Elior6383c0b2011-07-14 08:31:57 +00008621 u8 cos;
Merav Sicrona0529972012-06-19 07:48:25 +00008622 int cxt_index, cxt_offset;
8623
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008624 /* FCoE Queue uses Default SB, thus has no HC capabilities */
8625 if (!IS_FCOE_FP(fp)) {
8626 __set_bit(BNX2X_Q_FLG_HC, &init_params->rx.flags);
8627 __set_bit(BNX2X_Q_FLG_HC, &init_params->tx.flags);
8628
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008629 /* If HC is supported, enable host coalescing in the transition
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008630 * to INIT state.
8631 */
8632 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->rx.flags);
8633 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->tx.flags);
8634
8635 /* HC rate */
8636 init_params->rx.hc_rate = bp->rx_ticks ?
8637 (1000000 / bp->rx_ticks) : 0;
8638 init_params->tx.hc_rate = bp->tx_ticks ?
8639 (1000000 / bp->tx_ticks) : 0;
8640
8641 /* FW SB ID */
8642 init_params->rx.fw_sb_id = init_params->tx.fw_sb_id =
8643 fp->fw_sb_id;
8644
8645 /*
8646 * CQ index among the SB indices: FCoE clients uses the default
8647 * SB, therefore it's different.
8648 */
Ariel Elior6383c0b2011-07-14 08:31:57 +00008649 init_params->rx.sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
8650 init_params->tx.sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008651 }
8652
Ariel Elior6383c0b2011-07-14 08:31:57 +00008653 /* set maximum number of COSs supported by this queue */
8654 init_params->max_cos = fp->max_cos;
8655
Merav Sicron51c1a582012-03-18 10:33:38 +00008656 DP(NETIF_MSG_IFUP, "fp: %d setting queue params max cos to: %d\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008657 fp->index, init_params->max_cos);
8658
8659 /* set the context pointers queue object */
Merav Sicrona0529972012-06-19 07:48:25 +00008660 for (cos = FIRST_TX_COS_INDEX; cos < init_params->max_cos; cos++) {
Merav Sicron65565882012-06-19 07:48:26 +00008661 cxt_index = fp->txdata_ptr[cos]->cid / ILT_PAGE_CIDS;
8662 cxt_offset = fp->txdata_ptr[cos]->cid - (cxt_index *
Merav Sicrona0529972012-06-19 07:48:25 +00008663 ILT_PAGE_CIDS);
Ariel Elior6383c0b2011-07-14 08:31:57 +00008664 init_params->cxts[cos] =
Merav Sicrona0529972012-06-19 07:48:25 +00008665 &bp->context[cxt_index].vcxt[cxt_offset].eth;
8666 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008667}
8668
Merav Sicron910cc722012-11-11 03:56:08 +00008669static int bnx2x_setup_tx_only(struct bnx2x *bp, struct bnx2x_fastpath *fp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00008670 struct bnx2x_queue_state_params *q_params,
8671 struct bnx2x_queue_setup_tx_only_params *tx_only_params,
8672 int tx_index, bool leading)
8673{
8674 memset(tx_only_params, 0, sizeof(*tx_only_params));
8675
8676 /* Set the command */
8677 q_params->cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
8678
8679 /* Set tx-only QUEUE flags: don't zero statistics */
8680 tx_only_params->flags = bnx2x_get_common_flags(bp, fp, false);
8681
8682 /* choose the index of the cid to send the slow path on */
8683 tx_only_params->cid_index = tx_index;
8684
8685 /* Set general TX_ONLY_SETUP parameters */
8686 bnx2x_pf_q_prep_general(bp, fp, &tx_only_params->gen_params, tx_index);
8687
8688 /* Set Tx TX_ONLY_SETUP parameters */
8689 bnx2x_pf_tx_q_prep(bp, fp, &tx_only_params->txq_params, tx_index);
8690
Merav Sicron51c1a582012-03-18 10:33:38 +00008691 DP(NETIF_MSG_IFUP,
8692 "preparing to send tx-only ramrod for connection: cos %d, primary cid %d, cid %d, client id %d, sp-client id %d, flags %lx\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008693 tx_index, q_params->q_obj->cids[FIRST_TX_COS_INDEX],
8694 q_params->q_obj->cids[tx_index], q_params->q_obj->cl_id,
8695 tx_only_params->gen_params.spcl_id, tx_only_params->flags);
8696
8697 /* send the ramrod */
8698 return bnx2x_queue_state_change(bp, q_params);
8699}
8700
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008701/**
8702 * bnx2x_setup_queue - setup queue
8703 *
8704 * @bp: driver handle
8705 * @fp: pointer to fastpath
8706 * @leading: is leading
8707 *
8708 * This function performs 2 steps in a Queue state machine
8709 * actually: 1) RESET->INIT 2) INIT->SETUP
8710 */
8711
8712int bnx2x_setup_queue(struct bnx2x *bp, struct bnx2x_fastpath *fp,
8713 bool leading)
8714{
Yuval Mintz3b603062012-03-18 10:33:39 +00008715 struct bnx2x_queue_state_params q_params = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008716 struct bnx2x_queue_setup_params *setup_params =
8717 &q_params.params.setup;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008718 struct bnx2x_queue_setup_tx_only_params *tx_only_params =
8719 &q_params.params.tx_only;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008720 int rc;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008721 u8 tx_index;
8722
Merav Sicron51c1a582012-03-18 10:33:38 +00008723 DP(NETIF_MSG_IFUP, "setting up queue %d\n", fp->index);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008724
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008725 /* reset IGU state skip FCoE L2 queue */
8726 if (!IS_FCOE_FP(fp))
8727 bnx2x_ack_sb(bp, fp->igu_sb_id, USTORM_ID, 0,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008728 IGU_INT_ENABLE, 0);
8729
Barak Witkowski15192a82012-06-19 07:48:28 +00008730 q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008731 /* We want to wait for completion in this context */
8732 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008733
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008734 /* Prepare the INIT parameters */
8735 bnx2x_pf_q_prep_init(bp, fp, &q_params.params.init);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008736
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008737 /* Set the command */
8738 q_params.cmd = BNX2X_Q_CMD_INIT;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008739
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008740 /* Change the state to INIT */
8741 rc = bnx2x_queue_state_change(bp, &q_params);
8742 if (rc) {
Ariel Elior6383c0b2011-07-14 08:31:57 +00008743 BNX2X_ERR("Queue(%d) INIT failed\n", fp->index);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008744 return rc;
8745 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008746
Merav Sicron51c1a582012-03-18 10:33:38 +00008747 DP(NETIF_MSG_IFUP, "init complete\n");
Ariel Elior6383c0b2011-07-14 08:31:57 +00008748
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008749 /* Now move the Queue to the SETUP state... */
8750 memset(setup_params, 0, sizeof(*setup_params));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008751
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008752 /* Set QUEUE flags */
8753 setup_params->flags = bnx2x_get_q_flags(bp, fp, leading);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008754
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008755 /* Set general SETUP parameters */
Ariel Elior6383c0b2011-07-14 08:31:57 +00008756 bnx2x_pf_q_prep_general(bp, fp, &setup_params->gen_params,
8757 FIRST_TX_COS_INDEX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008758
Ariel Elior6383c0b2011-07-14 08:31:57 +00008759 bnx2x_pf_rx_q_prep(bp, fp, &setup_params->pause_params,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008760 &setup_params->rxq_params);
8761
Ariel Elior6383c0b2011-07-14 08:31:57 +00008762 bnx2x_pf_tx_q_prep(bp, fp, &setup_params->txq_params,
8763 FIRST_TX_COS_INDEX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008764
8765 /* Set the command */
8766 q_params.cmd = BNX2X_Q_CMD_SETUP;
8767
Merav Sicron55c11942012-11-07 00:45:48 +00008768 if (IS_FCOE_FP(fp))
8769 bp->fcoe_init = true;
8770
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008771 /* Change the state to SETUP */
8772 rc = bnx2x_queue_state_change(bp, &q_params);
Ariel Elior6383c0b2011-07-14 08:31:57 +00008773 if (rc) {
8774 BNX2X_ERR("Queue(%d) SETUP failed\n", fp->index);
8775 return rc;
8776 }
8777
8778 /* loop through the relevant tx-only indices */
8779 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
8780 tx_index < fp->max_cos;
8781 tx_index++) {
8782
8783 /* prepare and send tx-only ramrod*/
8784 rc = bnx2x_setup_tx_only(bp, fp, &q_params,
8785 tx_only_params, tx_index, leading);
8786 if (rc) {
8787 BNX2X_ERR("Queue(%d.%d) TX_ONLY_SETUP failed\n",
8788 fp->index, tx_index);
8789 return rc;
8790 }
8791 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008792
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008793 return rc;
8794}
8795
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008796static int bnx2x_stop_queue(struct bnx2x *bp, int index)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008797{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008798 struct bnx2x_fastpath *fp = &bp->fp[index];
Ariel Elior6383c0b2011-07-14 08:31:57 +00008799 struct bnx2x_fp_txdata *txdata;
Yuval Mintz3b603062012-03-18 10:33:39 +00008800 struct bnx2x_queue_state_params q_params = {NULL};
Ariel Elior6383c0b2011-07-14 08:31:57 +00008801 int rc, tx_index;
8802
Merav Sicron51c1a582012-03-18 10:33:38 +00008803 DP(NETIF_MSG_IFDOWN, "stopping queue %d cid %d\n", index, fp->cid);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008804
Barak Witkowski15192a82012-06-19 07:48:28 +00008805 q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008806 /* We want to wait for completion in this context */
8807 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008808
Ariel Elior6383c0b2011-07-14 08:31:57 +00008809 /* close tx-only connections */
8810 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
8811 tx_index < fp->max_cos;
8812 tx_index++){
8813
8814 /* ascertain this is a normal queue*/
Merav Sicron65565882012-06-19 07:48:26 +00008815 txdata = fp->txdata_ptr[tx_index];
Ariel Elior6383c0b2011-07-14 08:31:57 +00008816
Merav Sicron51c1a582012-03-18 10:33:38 +00008817 DP(NETIF_MSG_IFDOWN, "stopping tx-only queue %d\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008818 txdata->txq_index);
8819
8820 /* send halt terminate on tx-only connection */
8821 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
8822 memset(&q_params.params.terminate, 0,
8823 sizeof(q_params.params.terminate));
8824 q_params.params.terminate.cid_index = tx_index;
8825
8826 rc = bnx2x_queue_state_change(bp, &q_params);
8827 if (rc)
8828 return rc;
8829
8830 /* send halt terminate on tx-only connection */
8831 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
8832 memset(&q_params.params.cfc_del, 0,
8833 sizeof(q_params.params.cfc_del));
8834 q_params.params.cfc_del.cid_index = tx_index;
8835 rc = bnx2x_queue_state_change(bp, &q_params);
8836 if (rc)
8837 return rc;
8838 }
8839 /* Stop the primary connection: */
8840 /* ...halt the connection */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008841 q_params.cmd = BNX2X_Q_CMD_HALT;
8842 rc = bnx2x_queue_state_change(bp, &q_params);
8843 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008844 return rc;
8845
Ariel Elior6383c0b2011-07-14 08:31:57 +00008846 /* ...terminate the connection */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008847 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008848 memset(&q_params.params.terminate, 0,
8849 sizeof(q_params.params.terminate));
8850 q_params.params.terminate.cid_index = FIRST_TX_COS_INDEX;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008851 rc = bnx2x_queue_state_change(bp, &q_params);
8852 if (rc)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008853 return rc;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008854 /* ...delete cfc entry */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008855 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008856 memset(&q_params.params.cfc_del, 0,
8857 sizeof(q_params.params.cfc_del));
8858 q_params.params.cfc_del.cid_index = FIRST_TX_COS_INDEX;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008859 return bnx2x_queue_state_change(bp, &q_params);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008860}
8861
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008862static void bnx2x_reset_func(struct bnx2x *bp)
8863{
8864 int port = BP_PORT(bp);
8865 int func = BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008866 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008867
8868 /* Disable the function in the FW */
8869 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(func), 0);
8870 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(func), 0);
8871 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(func), 0);
8872 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(func), 0);
8873
8874 /* FP SBs */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008875 for_each_eth_queue(bp, i) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008876 struct bnx2x_fastpath *fp = &bp->fp[i];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008877 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Ariel Elior6383c0b2011-07-14 08:31:57 +00008878 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET(fp->fw_sb_id),
8879 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008880 }
8881
Merav Sicron55c11942012-11-07 00:45:48 +00008882 if (CNIC_LOADED(bp))
8883 /* CNIC SB */
8884 REG_WR8(bp, BAR_CSTRORM_INTMEM +
8885 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET
8886 (bnx2x_cnic_fw_sb_id(bp)), SB_DISABLED);
8887
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008888 /* SP SB */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008889 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Yuval Mintz2de67432013-01-23 03:21:43 +00008890 CSTORM_SP_STATUS_BLOCK_DATA_STATE_OFFSET(func),
8891 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008892
8893 for (i = 0; i < XSTORM_SPQ_DATA_SIZE / 4; i++)
8894 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_DATA_OFFSET(func),
8895 0);
Eliezer Tamir49d66772008-02-28 11:53:13 -08008896
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008897 /* Configure IGU */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008898 if (bp->common.int_block == INT_BLOCK_HC) {
8899 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
8900 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
8901 } else {
8902 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
8903 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
8904 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008905
Merav Sicron55c11942012-11-07 00:45:48 +00008906 if (CNIC_LOADED(bp)) {
8907 /* Disable Timer scan */
8908 REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + port*4, 0);
8909 /*
8910 * Wait for at least 10ms and up to 2 second for the timers
8911 * scan to complete
8912 */
8913 for (i = 0; i < 200; i++) {
Yuval Mintz639d65b2013-06-02 00:06:21 +00008914 usleep_range(10000, 20000);
Merav Sicron55c11942012-11-07 00:45:48 +00008915 if (!REG_RD(bp, TM_REG_LIN0_SCAN_ON + port*4))
8916 break;
8917 }
Michael Chan37b091b2009-10-10 13:46:55 +00008918 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008919 /* Clear ILT */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008920 bnx2x_clear_func_ilt(bp, func);
8921
8922 /* Timers workaround bug for E2: if this is vnic-3,
8923 * we need to set the entire ilt range for this timers.
8924 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008925 if (!CHIP_IS_E1x(bp) && BP_VN(bp) == 3) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008926 struct ilt_client_info ilt_cli;
8927 /* use dummy TM client */
8928 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
8929 ilt_cli.start = 0;
8930 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
8931 ilt_cli.client_num = ILT_CLIENT_TM;
8932
8933 bnx2x_ilt_boundry_init_op(bp, &ilt_cli, 0, INITOP_CLEAR);
8934 }
8935
8936 /* this assumes that reset_port() called before reset_func()*/
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008937 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008938 bnx2x_pf_disable(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008939
8940 bp->dmae_ready = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008941}
8942
8943static void bnx2x_reset_port(struct bnx2x *bp)
8944{
8945 int port = BP_PORT(bp);
8946 u32 val;
8947
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008948 /* Reset physical Link */
8949 bnx2x__link_reset(bp);
8950
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008951 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
8952
8953 /* Do not rcv packets to BRB */
8954 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK + port*4, 0x0);
8955 /* Do not direct rcv packets that are not for MCP to the BRB */
8956 REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_NOT_MCP :
8957 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
8958
8959 /* Configure AEU */
8960 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, 0);
8961
8962 msleep(100);
8963 /* Check for BRB port occupancy */
8964 val = REG_RD(bp, BRB1_REG_PORT_NUM_OCC_BLOCKS_0 + port*4);
8965 if (val)
8966 DP(NETIF_MSG_IFDOWN,
Eilon Greenstein33471622008-08-13 15:59:08 -07008967 "BRB1 is not empty %d blocks are occupied\n", val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008968
8969 /* TODO: Close Doorbell port? */
8970}
8971
Eric Dumazet1191cb82012-04-27 21:39:21 +00008972static int bnx2x_reset_hw(struct bnx2x *bp, u32 load_code)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008973{
Yuval Mintz3b603062012-03-18 10:33:39 +00008974 struct bnx2x_func_state_params func_params = {NULL};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008975
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008976 /* Prepare parameters for function state transitions */
8977 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008978
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008979 func_params.f_obj = &bp->func_obj;
8980 func_params.cmd = BNX2X_F_CMD_HW_RESET;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008981
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008982 func_params.params.hw_init.load_phase = load_code;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008983
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008984 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008985}
8986
Eric Dumazet1191cb82012-04-27 21:39:21 +00008987static int bnx2x_func_stop(struct bnx2x *bp)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008988{
Yuval Mintz3b603062012-03-18 10:33:39 +00008989 struct bnx2x_func_state_params func_params = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008990 int rc;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008991
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008992 /* Prepare parameters for function state transitions */
8993 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
8994 func_params.f_obj = &bp->func_obj;
8995 func_params.cmd = BNX2X_F_CMD_STOP;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008996
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008997 /*
8998 * Try to stop the function the 'good way'. If fails (in case
8999 * of a parity error during bnx2x_chip_cleanup()) and we are
9000 * not in a debug mode, perform a state transaction in order to
9001 * enable further HW_RESET transaction.
9002 */
9003 rc = bnx2x_func_state_change(bp, &func_params);
9004 if (rc) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009005#ifdef BNX2X_STOP_ON_ERROR
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009006 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009007#else
Merav Sicron51c1a582012-03-18 10:33:38 +00009008 BNX2X_ERR("FUNC_STOP ramrod failed. Running a dry transaction\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009009 __set_bit(RAMROD_DRV_CLR_ONLY, &func_params.ramrod_flags);
9010 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009011#endif
Yitchak Gertner65abd742008-08-25 15:26:24 -07009012 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009013
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009014 return 0;
9015}
Yitchak Gertner65abd742008-08-25 15:26:24 -07009016
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009017/**
9018 * bnx2x_send_unload_req - request unload mode from the MCP.
9019 *
9020 * @bp: driver handle
9021 * @unload_mode: requested function's unload mode
9022 *
9023 * Return unload mode returned by the MCP: COMMON, PORT or FUNC.
9024 */
9025u32 bnx2x_send_unload_req(struct bnx2x *bp, int unload_mode)
9026{
9027 u32 reset_code = 0;
9028 int port = BP_PORT(bp);
9029
9030 /* Select the UNLOAD request mode */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07009031 if (unload_mode == UNLOAD_NORMAL)
9032 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eliezer Tamir228241e2008-02-28 11:56:57 -08009033
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00009034 else if (bp->flags & NO_WOL_FLAG)
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07009035 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07009036
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00009037 else if (bp->wol) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07009038 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009039 u8 *mac_addr = bp->dev->dev_addr;
Jon Mason29ed74c2013-09-11 11:22:39 -07009040 struct pci_dev *pdev = bp->pdev;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009041 u32 val;
David S. Miller88c51002011-10-07 13:38:43 -04009042 u16 pmc;
9043
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009044 /* The mac address is written to entries 1-4 to
David S. Miller88c51002011-10-07 13:38:43 -04009045 * preserve entry 0 which is used by the PMF
9046 */
David S. Miller8decf862011-09-22 03:23:13 -04009047 u8 entry = (BP_VN(bp) + 1)*8;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07009048
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009049 val = (mac_addr[0] << 8) | mac_addr[1];
Eilon Greenstein3196a882008-08-13 15:58:49 -07009050 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009051
9052 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
9053 (mac_addr[4] << 8) | mac_addr[5];
Eilon Greenstein3196a882008-08-13 15:58:49 -07009054 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry + 4, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009055
David S. Miller88c51002011-10-07 13:38:43 -04009056 /* Enable the PME and clear the status */
Jon Mason29ed74c2013-09-11 11:22:39 -07009057 pci_read_config_word(pdev, pdev->pm_cap + PCI_PM_CTRL, &pmc);
David S. Miller88c51002011-10-07 13:38:43 -04009058 pmc |= PCI_PM_CTRL_PME_ENABLE | PCI_PM_CTRL_PME_STATUS;
Jon Mason29ed74c2013-09-11 11:22:39 -07009059 pci_write_config_word(pdev, pdev->pm_cap + PCI_PM_CTRL, pmc);
David S. Miller88c51002011-10-07 13:38:43 -04009060
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009061 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_EN;
Eliezer Tamir228241e2008-02-28 11:56:57 -08009062
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009063 } else
9064 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
9065
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009066 /* Send the request to the MCP */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009067 if (!BP_NOMCP(bp))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009068 reset_code = bnx2x_fw_command(bp, reset_code, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009069 else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009070 int path = BP_PATH(bp);
9071
Merav Sicron51c1a582012-03-18 10:33:38 +00009072 DP(NETIF_MSG_IFDOWN, "NO MCP - load counts[%d] %d, %d, %d\n",
stephen hemmingera8f47eb2014-01-09 22:20:11 -08009073 path, bnx2x_load_count[path][0], bnx2x_load_count[path][1],
9074 bnx2x_load_count[path][2]);
9075 bnx2x_load_count[path][0]--;
9076 bnx2x_load_count[path][1 + port]--;
Merav Sicron51c1a582012-03-18 10:33:38 +00009077 DP(NETIF_MSG_IFDOWN, "NO MCP - new load counts[%d] %d, %d, %d\n",
stephen hemmingera8f47eb2014-01-09 22:20:11 -08009078 path, bnx2x_load_count[path][0], bnx2x_load_count[path][1],
9079 bnx2x_load_count[path][2]);
9080 if (bnx2x_load_count[path][0] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009081 reset_code = FW_MSG_CODE_DRV_UNLOAD_COMMON;
stephen hemmingera8f47eb2014-01-09 22:20:11 -08009082 else if (bnx2x_load_count[path][1 + port] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009083 reset_code = FW_MSG_CODE_DRV_UNLOAD_PORT;
9084 else
9085 reset_code = FW_MSG_CODE_DRV_UNLOAD_FUNCTION;
9086 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009087
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009088 return reset_code;
9089}
9090
9091/**
9092 * bnx2x_send_unload_done - send UNLOAD_DONE command to the MCP.
9093 *
9094 * @bp: driver handle
Yuval Mintz5d07d862012-09-13 02:56:21 +00009095 * @keep_link: true iff link should be kept up
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009096 */
Yuval Mintz5d07d862012-09-13 02:56:21 +00009097void bnx2x_send_unload_done(struct bnx2x *bp, bool keep_link)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009098{
Yuval Mintz5d07d862012-09-13 02:56:21 +00009099 u32 reset_param = keep_link ? DRV_MSG_CODE_UNLOAD_SKIP_LINK_RESET : 0;
9100
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009101 /* Report UNLOAD_DONE to MCP */
9102 if (!BP_NOMCP(bp))
Yuval Mintz5d07d862012-09-13 02:56:21 +00009103 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, reset_param);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009104}
9105
Eric Dumazet1191cb82012-04-27 21:39:21 +00009106static int bnx2x_func_wait_started(struct bnx2x *bp)
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009107{
9108 int tout = 50;
9109 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
9110
9111 if (!bp->port.pmf)
9112 return 0;
9113
9114 /*
9115 * (assumption: No Attention from MCP at this stage)
Yuval Mintz16a5fd92013-06-02 00:06:18 +00009116 * PMF probably in the middle of TX disable/enable transaction
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009117 * 1. Sync IRS for default SB
Yuval Mintz16a5fd92013-06-02 00:06:18 +00009118 * 2. Sync SP queue - this guarantees us that attention handling started
9119 * 3. Wait, that TX disable/enable transaction completes
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009120 *
Yuval Mintz16a5fd92013-06-02 00:06:18 +00009121 * 1+2 guarantee that if DCBx attention was scheduled it already changed
9122 * pending bit of transaction from STARTED-->TX_STOPPED, if we already
9123 * received completion for the transaction the state is TX_STOPPED.
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009124 * State will return to STARTED after completion of TX_STOPPED-->STARTED
9125 * transaction.
9126 */
9127
9128 /* make sure default SB ISR is done */
9129 if (msix)
9130 synchronize_irq(bp->msix_table[0].vector);
9131 else
9132 synchronize_irq(bp->pdev->irq);
9133
9134 flush_workqueue(bnx2x_wq);
Yuval Mintz370d4a22014-03-23 18:12:24 +02009135 flush_workqueue(bnx2x_iov_wq);
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009136
9137 while (bnx2x_func_get_state(bp, &bp->func_obj) !=
9138 BNX2X_F_STATE_STARTED && tout--)
9139 msleep(20);
9140
9141 if (bnx2x_func_get_state(bp, &bp->func_obj) !=
9142 BNX2X_F_STATE_STARTED) {
9143#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00009144 BNX2X_ERR("Wrong function state\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009145 return -EBUSY;
9146#else
9147 /*
9148 * Failed to complete the transaction in a "good way"
9149 * Force both transactions with CLR bit
9150 */
Yuval Mintz3b603062012-03-18 10:33:39 +00009151 struct bnx2x_func_state_params func_params = {NULL};
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009152
Merav Sicron51c1a582012-03-18 10:33:38 +00009153 DP(NETIF_MSG_IFDOWN,
Yuval Mintz0c23ad32014-08-17 16:47:45 +03009154 "Hmmm... Unexpected function state! Forcing STARTED-->TX_STOPPED-->STARTED\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009155
9156 func_params.f_obj = &bp->func_obj;
9157 __set_bit(RAMROD_DRV_CLR_ONLY,
9158 &func_params.ramrod_flags);
9159
9160 /* STARTED-->TX_ST0PPED */
9161 func_params.cmd = BNX2X_F_CMD_TX_STOP;
9162 bnx2x_func_state_change(bp, &func_params);
9163
9164 /* TX_ST0PPED-->STARTED */
9165 func_params.cmd = BNX2X_F_CMD_TX_START;
9166 return bnx2x_func_state_change(bp, &func_params);
9167#endif
9168 }
9169
9170 return 0;
9171}
9172
Michal Kalderoneeed0182014-08-17 16:47:44 +03009173static void bnx2x_disable_ptp(struct bnx2x *bp)
9174{
9175 int port = BP_PORT(bp);
9176
9177 /* Disable sending PTP packets to host */
9178 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_TO_HOST :
9179 NIG_REG_P0_LLH_PTP_TO_HOST, 0x0);
9180
9181 /* Reset PTP event detection rules */
9182 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_PARAM_MASK :
9183 NIG_REG_P0_LLH_PTP_PARAM_MASK, 0x7FF);
9184 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_RULE_MASK :
9185 NIG_REG_P0_LLH_PTP_RULE_MASK, 0x3FFF);
9186 REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_PARAM_MASK :
9187 NIG_REG_P0_TLLH_PTP_PARAM_MASK, 0x7FF);
9188 REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_RULE_MASK :
9189 NIG_REG_P0_TLLH_PTP_RULE_MASK, 0x3FFF);
9190
9191 /* Disable the PTP feature */
9192 REG_WR(bp, port ? NIG_REG_P1_PTP_EN :
9193 NIG_REG_P0_PTP_EN, 0x0);
9194}
9195
9196/* Called during unload, to stop PTP-related stuff */
Lad, Prabhakar1444c302015-02-05 15:47:17 +00009197static void bnx2x_stop_ptp(struct bnx2x *bp)
Michal Kalderoneeed0182014-08-17 16:47:44 +03009198{
9199 /* Cancel PTP work queue. Should be done after the Tx queues are
9200 * drained to prevent additional scheduling.
9201 */
9202 cancel_work_sync(&bp->ptp_task);
9203
9204 if (bp->ptp_tx_skb) {
9205 dev_kfree_skb_any(bp->ptp_tx_skb);
9206 bp->ptp_tx_skb = NULL;
9207 }
9208
9209 /* Disable PTP in HW */
9210 bnx2x_disable_ptp(bp);
9211
9212 DP(BNX2X_MSG_PTP, "PTP stop ended successfully\n");
9213}
9214
Yuval Mintz5d07d862012-09-13 02:56:21 +00009215void bnx2x_chip_cleanup(struct bnx2x *bp, int unload_mode, bool keep_link)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009216{
9217 int port = BP_PORT(bp);
Ariel Elior6383c0b2011-07-14 08:31:57 +00009218 int i, rc = 0;
9219 u8 cos;
Yuval Mintz3b603062012-03-18 10:33:39 +00009220 struct bnx2x_mcast_ramrod_params rparam = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009221 u32 reset_code;
9222
9223 /* Wait until tx fastpath tasks complete */
9224 for_each_tx_queue(bp, i) {
9225 struct bnx2x_fastpath *fp = &bp->fp[i];
9226
Ariel Elior6383c0b2011-07-14 08:31:57 +00009227 for_each_cos_in_tx_queue(fp, cos)
Merav Sicron65565882012-06-19 07:48:26 +00009228 rc = bnx2x_clean_tx_queue(bp, fp->txdata_ptr[cos]);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009229#ifdef BNX2X_STOP_ON_ERROR
9230 if (rc)
9231 return;
9232#endif
9233 }
9234
9235 /* Give HW time to discard old tx messages */
Yuval Mintz0926d492013-01-23 03:21:45 +00009236 usleep_range(1000, 2000);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009237
9238 /* Clean all ETH MACs */
Barak Witkowski15192a82012-06-19 07:48:28 +00009239 rc = bnx2x_del_all_macs(bp, &bp->sp_objs[0].mac_obj, BNX2X_ETH_MAC,
9240 false);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009241 if (rc < 0)
9242 BNX2X_ERR("Failed to delete all ETH macs: %d\n", rc);
9243
9244 /* Clean up UC list */
Barak Witkowski15192a82012-06-19 07:48:28 +00009245 rc = bnx2x_del_all_macs(bp, &bp->sp_objs[0].mac_obj, BNX2X_UC_LIST_MAC,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009246 true);
9247 if (rc < 0)
Merav Sicron51c1a582012-03-18 10:33:38 +00009248 BNX2X_ERR("Failed to schedule DEL commands for UC MACs list: %d\n",
9249 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009250
9251 /* Disable LLH */
9252 if (!CHIP_IS_E1(bp))
9253 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
9254
9255 /* Set "drop all" (stop Rx).
9256 * We need to take a netif_addr_lock() here in order to prevent
9257 * a race between the completion code and this code.
9258 */
9259 netif_addr_lock_bh(bp->dev);
9260 /* Schedule the rx_mode command */
9261 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
9262 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
9263 else
9264 bnx2x_set_storm_rx_mode(bp);
9265
9266 /* Cleanup multicast configuration */
9267 rparam.mcast_obj = &bp->mcast_obj;
9268 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
9269 if (rc < 0)
9270 BNX2X_ERR("Failed to send DEL multicast command: %d\n", rc);
9271
9272 netif_addr_unlock_bh(bp->dev);
9273
Ariel Eliorf1929b02013-01-01 05:22:41 +00009274 bnx2x_iov_chip_cleanup(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009275
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009276 /*
9277 * Send the UNLOAD_REQUEST to the MCP. This will return if
9278 * this function should perform FUNC, PORT or COMMON HW
9279 * reset.
9280 */
9281 reset_code = bnx2x_send_unload_req(bp, unload_mode);
9282
9283 /*
9284 * (assumption: No Attention from MCP at this stage)
Yuval Mintz16a5fd92013-06-02 00:06:18 +00009285 * PMF probably in the middle of TX disable/enable transaction
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009286 */
9287 rc = bnx2x_func_wait_started(bp);
9288 if (rc) {
9289 BNX2X_ERR("bnx2x_func_wait_started failed\n");
9290#ifdef BNX2X_STOP_ON_ERROR
9291 return;
9292#endif
9293 }
9294
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009295 /* Close multi and leading connections
9296 * Completions for ramrods are collected in a synchronous way
9297 */
Merav Sicron55c11942012-11-07 00:45:48 +00009298 for_each_eth_queue(bp, i)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009299 if (bnx2x_stop_queue(bp, i))
9300#ifdef BNX2X_STOP_ON_ERROR
9301 return;
9302#else
9303 goto unload_error;
9304#endif
Merav Sicron55c11942012-11-07 00:45:48 +00009305
9306 if (CNIC_LOADED(bp)) {
9307 for_each_cnic_queue(bp, i)
9308 if (bnx2x_stop_queue(bp, i))
9309#ifdef BNX2X_STOP_ON_ERROR
9310 return;
9311#else
9312 goto unload_error;
9313#endif
9314 }
9315
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009316 /* If SP settings didn't get completed so far - something
9317 * very wrong has happen.
9318 */
9319 if (!bnx2x_wait_sp_comp(bp, ~0x0UL))
9320 BNX2X_ERR("Hmmm... Common slow path ramrods got stuck!\n");
9321
9322#ifndef BNX2X_STOP_ON_ERROR
9323unload_error:
9324#endif
9325 rc = bnx2x_func_stop(bp);
9326 if (rc) {
9327 BNX2X_ERR("Function stop failed!\n");
9328#ifdef BNX2X_STOP_ON_ERROR
9329 return;
9330#endif
9331 }
9332
Michal Kalderoneeed0182014-08-17 16:47:44 +03009333 /* stop_ptp should be after the Tx queues are drained to prevent
9334 * scheduling to the cancelled PTP work queue. It should also be after
9335 * function stop ramrod is sent, since as part of this ramrod FW access
9336 * PTP registers.
9337 */
Eric Dumazetd53c66a2015-06-26 07:32:29 +02009338 if (bp->flags & PTP_SUPPORTED)
9339 bnx2x_stop_ptp(bp);
Michal Kalderoneeed0182014-08-17 16:47:44 +03009340
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009341 /* Disable HW interrupts, NAPI */
9342 bnx2x_netif_stop(bp, 1);
Merav Sicron26614ba2012-08-27 03:26:19 +00009343 /* Delete all NAPI objects */
9344 bnx2x_del_all_napi(bp);
Merav Sicron55c11942012-11-07 00:45:48 +00009345 if (CNIC_LOADED(bp))
9346 bnx2x_del_all_napi_cnic(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009347
9348 /* Release IRQs */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00009349 bnx2x_free_irq(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009350
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009351 /* Reset the chip */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009352 rc = bnx2x_reset_hw(bp, reset_code);
9353 if (rc)
9354 BNX2X_ERR("HW_RESET failed\n");
9355
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009356 /* Report UNLOAD_DONE to MCP */
Yuval Mintz5d07d862012-09-13 02:56:21 +00009357 bnx2x_send_unload_done(bp, keep_link);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009358}
9359
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00009360void bnx2x_disable_close_the_gate(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009361{
9362 u32 val;
9363
Merav Sicron51c1a582012-03-18 10:33:38 +00009364 DP(NETIF_MSG_IFDOWN, "Disabling \"close the gates\"\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009365
9366 if (CHIP_IS_E1(bp)) {
9367 int port = BP_PORT(bp);
9368 u32 addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
9369 MISC_REG_AEU_MASK_ATTN_FUNC_0;
9370
9371 val = REG_RD(bp, addr);
9372 val &= ~(0x300);
9373 REG_WR(bp, addr, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009374 } else {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009375 val = REG_RD(bp, MISC_REG_AEU_GENERAL_MASK);
9376 val &= ~(MISC_AEU_GENERAL_MASK_REG_AEU_PXP_CLOSE_MASK |
9377 MISC_AEU_GENERAL_MASK_REG_AEU_NIG_CLOSE_MASK);
9378 REG_WR(bp, MISC_REG_AEU_GENERAL_MASK, val);
9379 }
9380}
9381
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009382/* Close gates #2, #3 and #4: */
9383static void bnx2x_set_234_gates(struct bnx2x *bp, bool close)
9384{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009385 u32 val;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009386
9387 /* Gates #2 and #4a are closed/opened for "not E1" only */
9388 if (!CHIP_IS_E1(bp)) {
9389 /* #4 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009390 REG_WR(bp, PXP_REG_HST_DISCARD_DOORBELLS, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009391 /* #2 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009392 REG_WR(bp, PXP_REG_HST_DISCARD_INTERNAL_WRITES, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009393 }
9394
9395 /* #3 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009396 if (CHIP_IS_E1x(bp)) {
9397 /* Prevent interrupts from HC on both ports */
9398 val = REG_RD(bp, HC_REG_CONFIG_1);
9399 REG_WR(bp, HC_REG_CONFIG_1,
9400 (!close) ? (val | HC_CONFIG_1_REG_BLOCK_DISABLE_1) :
9401 (val & ~(u32)HC_CONFIG_1_REG_BLOCK_DISABLE_1));
9402
9403 val = REG_RD(bp, HC_REG_CONFIG_0);
9404 REG_WR(bp, HC_REG_CONFIG_0,
9405 (!close) ? (val | HC_CONFIG_0_REG_BLOCK_DISABLE_0) :
9406 (val & ~(u32)HC_CONFIG_0_REG_BLOCK_DISABLE_0));
9407 } else {
Jorrit Schippersd82603c2012-12-27 17:33:02 +01009408 /* Prevent incoming interrupts in IGU */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009409 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
9410
9411 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION,
9412 (!close) ?
9413 (val | IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE) :
9414 (val & ~(u32)IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE));
9415 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009416
Merav Sicron51c1a582012-03-18 10:33:38 +00009417 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "%s gates #2, #3 and #4\n",
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009418 close ? "closing" : "opening");
9419 mmiowb();
9420}
9421
9422#define SHARED_MF_CLP_MAGIC 0x80000000 /* `magic' bit */
9423
9424static void bnx2x_clp_reset_prep(struct bnx2x *bp, u32 *magic_val)
9425{
9426 /* Do some magic... */
9427 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
9428 *magic_val = val & SHARED_MF_CLP_MAGIC;
9429 MF_CFG_WR(bp, shared_mf_config.clp_mb, val | SHARED_MF_CLP_MAGIC);
9430}
9431
Dmitry Kravkove8920672011-05-04 23:52:40 +00009432/**
9433 * bnx2x_clp_reset_done - restore the value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009434 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00009435 * @bp: driver handle
9436 * @magic_val: old value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009437 */
9438static void bnx2x_clp_reset_done(struct bnx2x *bp, u32 magic_val)
9439{
9440 /* Restore the `magic' bit value... */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009441 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
9442 MF_CFG_WR(bp, shared_mf_config.clp_mb,
9443 (val & (~SHARED_MF_CLP_MAGIC)) | magic_val);
9444}
9445
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009446/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00009447 * bnx2x_reset_mcp_prep - prepare for MCP reset.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009448 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00009449 * @bp: driver handle
9450 * @magic_val: old value of 'magic' bit.
9451 *
9452 * Takes care of CLP configurations.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009453 */
9454static void bnx2x_reset_mcp_prep(struct bnx2x *bp, u32 *magic_val)
9455{
9456 u32 shmem;
9457 u32 validity_offset;
9458
Merav Sicron51c1a582012-03-18 10:33:38 +00009459 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "Starting\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009460
9461 /* Set `magic' bit in order to save MF config */
9462 if (!CHIP_IS_E1(bp))
9463 bnx2x_clp_reset_prep(bp, magic_val);
9464
9465 /* Get shmem offset */
9466 shmem = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
Barak Witkowskic55e7712012-12-02 04:05:46 +00009467 validity_offset =
9468 offsetof(struct shmem_region, validity_map[BP_PORT(bp)]);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009469
9470 /* Clear validity map flags */
9471 if (shmem > 0)
9472 REG_WR(bp, shmem + validity_offset, 0);
9473}
9474
9475#define MCP_TIMEOUT 5000 /* 5 seconds (in ms) */
9476#define MCP_ONE_TIMEOUT 100 /* 100 ms */
9477
Dmitry Kravkove8920672011-05-04 23:52:40 +00009478/**
9479 * bnx2x_mcp_wait_one - wait for MCP_ONE_TIMEOUT
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009480 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00009481 * @bp: driver handle
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009482 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00009483static void bnx2x_mcp_wait_one(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009484{
9485 /* special handling for emulation and FPGA,
9486 wait 10 times longer */
9487 if (CHIP_REV_IS_SLOW(bp))
9488 msleep(MCP_ONE_TIMEOUT*10);
9489 else
9490 msleep(MCP_ONE_TIMEOUT);
9491}
9492
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009493/*
9494 * initializes bp->common.shmem_base and waits for validity signature to appear
9495 */
9496static int bnx2x_init_shmem(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009497{
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009498 int cnt = 0;
9499 u32 val = 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009500
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009501 do {
9502 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
9503 if (bp->common.shmem_base) {
9504 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
9505 if (val & SHR_MEM_VALIDITY_MB)
9506 return 0;
9507 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009508
9509 bnx2x_mcp_wait_one(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009510
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009511 } while (cnt++ < (MCP_TIMEOUT / MCP_ONE_TIMEOUT));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009512
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009513 BNX2X_ERR("BAD MCP validity signature\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009514
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009515 return -ENODEV;
9516}
9517
9518static int bnx2x_reset_mcp_comp(struct bnx2x *bp, u32 magic_val)
9519{
9520 int rc = bnx2x_init_shmem(bp);
9521
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009522 /* Restore the `magic' bit value */
9523 if (!CHIP_IS_E1(bp))
9524 bnx2x_clp_reset_done(bp, magic_val);
9525
9526 return rc;
9527}
9528
9529static void bnx2x_pxp_prep(struct bnx2x *bp)
9530{
9531 if (!CHIP_IS_E1(bp)) {
9532 REG_WR(bp, PXP2_REG_RD_START_INIT, 0);
9533 REG_WR(bp, PXP2_REG_RQ_RBC_DONE, 0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009534 mmiowb();
9535 }
9536}
9537
9538/*
9539 * Reset the whole chip except for:
9540 * - PCIE core
9541 * - PCI Glue, PSWHST, PXP/PXP2 RF (all controlled by
9542 * one reset bit)
9543 * - IGU
9544 * - MISC (including AEU)
9545 * - GRC
9546 * - RBCN, RBCP
9547 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009548static void bnx2x_process_kill_chip_reset(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009549{
9550 u32 not_reset_mask1, reset_mask1, not_reset_mask2, reset_mask2;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009551 u32 global_bits2, stay_reset2;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009552
9553 /*
9554 * Bits that have to be set in reset_mask2 if we want to reset 'global'
9555 * (per chip) blocks.
9556 */
9557 global_bits2 =
9558 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CPU |
9559 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CORE;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009560
Barak Witkowskic55e7712012-12-02 04:05:46 +00009561 /* Don't reset the following blocks.
9562 * Important: per port blocks (such as EMAC, BMAC, UMAC) can't be
9563 * reset, as in 4 port device they might still be owned
9564 * by the MCP (there is only one leader per path).
9565 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009566 not_reset_mask1 =
9567 MISC_REGISTERS_RESET_REG_1_RST_HC |
9568 MISC_REGISTERS_RESET_REG_1_RST_PXPV |
9569 MISC_REGISTERS_RESET_REG_1_RST_PXP;
9570
9571 not_reset_mask2 =
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009572 MISC_REGISTERS_RESET_REG_2_RST_PCI_MDIO |
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009573 MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE |
9574 MISC_REGISTERS_RESET_REG_2_RST_EMAC1_HARD_CORE |
9575 MISC_REGISTERS_RESET_REG_2_RST_MISC_CORE |
9576 MISC_REGISTERS_RESET_REG_2_RST_RBCN |
9577 MISC_REGISTERS_RESET_REG_2_RST_GRC |
9578 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_REG_HARD_CORE |
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009579 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_HARD_CORE_RST_B |
9580 MISC_REGISTERS_RESET_REG_2_RST_ATC |
Barak Witkowskic55e7712012-12-02 04:05:46 +00009581 MISC_REGISTERS_RESET_REG_2_PGLC |
9582 MISC_REGISTERS_RESET_REG_2_RST_BMAC0 |
9583 MISC_REGISTERS_RESET_REG_2_RST_BMAC1 |
9584 MISC_REGISTERS_RESET_REG_2_RST_EMAC0 |
9585 MISC_REGISTERS_RESET_REG_2_RST_EMAC1 |
9586 MISC_REGISTERS_RESET_REG_2_UMAC0 |
9587 MISC_REGISTERS_RESET_REG_2_UMAC1;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009588
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009589 /*
9590 * Keep the following blocks in reset:
9591 * - all xxMACs are handled by the bnx2x_link code.
9592 */
9593 stay_reset2 =
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009594 MISC_REGISTERS_RESET_REG_2_XMAC |
9595 MISC_REGISTERS_RESET_REG_2_XMAC_SOFT;
9596
9597 /* Full reset masks according to the chip */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009598 reset_mask1 = 0xffffffff;
9599
9600 if (CHIP_IS_E1(bp))
9601 reset_mask2 = 0xffff;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009602 else if (CHIP_IS_E1H(bp))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009603 reset_mask2 = 0x1ffff;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009604 else if (CHIP_IS_E2(bp))
9605 reset_mask2 = 0xfffff;
9606 else /* CHIP_IS_E3 */
9607 reset_mask2 = 0x3ffffff;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009608
9609 /* Don't reset global blocks unless we need to */
9610 if (!global)
9611 reset_mask2 &= ~global_bits2;
9612
9613 /*
9614 * In case of attention in the QM, we need to reset PXP
9615 * (MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR) before QM
9616 * because otherwise QM reset would release 'close the gates' shortly
9617 * before resetting the PXP, then the PSWRQ would send a write
9618 * request to PGLUE. Then when PXP is reset, PGLUE would try to
9619 * read the payload data from PSWWR, but PSWWR would not
9620 * respond. The write queue in PGLUE would stuck, dmae commands
9621 * would not return. Therefore it's important to reset the second
9622 * reset register (containing the
9623 * MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR bit) before the
9624 * first one (containing the MISC_REGISTERS_RESET_REG_1_RST_QM
9625 * bit).
9626 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009627 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
9628 reset_mask2 & (~not_reset_mask2));
9629
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009630 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
9631 reset_mask1 & (~not_reset_mask1));
9632
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009633 barrier();
9634 mmiowb();
9635
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009636 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
9637 reset_mask2 & (~stay_reset2));
9638
9639 barrier();
9640 mmiowb();
9641
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009642 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, reset_mask1);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009643 mmiowb();
9644}
9645
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009646/**
9647 * bnx2x_er_poll_igu_vq - poll for pending writes bit.
9648 * It should get cleared in no more than 1s.
9649 *
9650 * @bp: driver handle
9651 *
9652 * It should get cleared in no more than 1s. Returns 0 if
9653 * pending writes bit gets cleared.
9654 */
9655static int bnx2x_er_poll_igu_vq(struct bnx2x *bp)
9656{
9657 u32 cnt = 1000;
9658 u32 pend_bits = 0;
9659
9660 do {
9661 pend_bits = REG_RD(bp, IGU_REG_PENDING_BITS_STATUS);
9662
9663 if (pend_bits == 0)
9664 break;
9665
Yuval Mintz0926d492013-01-23 03:21:45 +00009666 usleep_range(1000, 2000);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009667 } while (cnt-- > 0);
9668
9669 if (cnt <= 0) {
9670 BNX2X_ERR("Still pending IGU requests pend_bits=%x!\n",
9671 pend_bits);
9672 return -EBUSY;
9673 }
9674
9675 return 0;
9676}
9677
9678static int bnx2x_process_kill(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009679{
9680 int cnt = 1000;
9681 u32 val = 0;
9682 u32 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1, pgl_exp_rom2;
Yuval Mintz2de67432013-01-23 03:21:43 +00009683 u32 tags_63_32 = 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009684
9685 /* Empty the Tetris buffer, wait for 1s */
9686 do {
9687 sr_cnt = REG_RD(bp, PXP2_REG_RD_SR_CNT);
9688 blk_cnt = REG_RD(bp, PXP2_REG_RD_BLK_CNT);
9689 port_is_idle_0 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_0);
9690 port_is_idle_1 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_1);
9691 pgl_exp_rom2 = REG_RD(bp, PXP2_REG_PGL_EXP_ROM2);
Barak Witkowskic55e7712012-12-02 04:05:46 +00009692 if (CHIP_IS_E3(bp))
9693 tags_63_32 = REG_RD(bp, PGLUE_B_REG_TAGS_63_32);
9694
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009695 if ((sr_cnt == 0x7e) && (blk_cnt == 0xa0) &&
9696 ((port_is_idle_0 & 0x1) == 0x1) &&
9697 ((port_is_idle_1 & 0x1) == 0x1) &&
Barak Witkowskic55e7712012-12-02 04:05:46 +00009698 (pgl_exp_rom2 == 0xffffffff) &&
9699 (!CHIP_IS_E3(bp) || (tags_63_32 == 0xffffffff)))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009700 break;
Yuval Mintz0926d492013-01-23 03:21:45 +00009701 usleep_range(1000, 2000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009702 } while (cnt-- > 0);
9703
9704 if (cnt <= 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009705 BNX2X_ERR("Tetris buffer didn't get empty or there are still outstanding read requests after 1s!\n");
9706 BNX2X_ERR("sr_cnt=0x%08x, blk_cnt=0x%08x, port_is_idle_0=0x%08x, port_is_idle_1=0x%08x, pgl_exp_rom2=0x%08x\n",
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009707 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1,
9708 pgl_exp_rom2);
9709 return -EAGAIN;
9710 }
9711
9712 barrier();
9713
9714 /* Close gates #2, #3 and #4 */
9715 bnx2x_set_234_gates(bp, true);
9716
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009717 /* Poll for IGU VQs for 57712 and newer chips */
9718 if (!CHIP_IS_E1x(bp) && bnx2x_er_poll_igu_vq(bp))
9719 return -EAGAIN;
9720
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009721 /* TBD: Indicate that "process kill" is in progress to MCP */
9722
9723 /* Clear "unprepared" bit */
9724 REG_WR(bp, MISC_REG_UNPREPARED, 0);
9725 barrier();
9726
9727 /* Make sure all is written to the chip before the reset */
9728 mmiowb();
9729
9730 /* Wait for 1ms to empty GLUE and PCI-E core queues,
9731 * PSWHST, GRC and PSWRD Tetris buffer.
9732 */
Yuval Mintz0926d492013-01-23 03:21:45 +00009733 usleep_range(1000, 2000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009734
9735 /* Prepare to chip reset: */
9736 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009737 if (global)
9738 bnx2x_reset_mcp_prep(bp, &val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009739
9740 /* PXP */
9741 bnx2x_pxp_prep(bp);
9742 barrier();
9743
9744 /* reset the chip */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009745 bnx2x_process_kill_chip_reset(bp, global);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009746 barrier();
9747
Dmitry Kravkov9dcd9ac2013-11-17 08:59:27 +02009748 /* clear errors in PGB */
9749 if (!CHIP_IS_E1x(bp))
9750 REG_WR(bp, PGLUE_B_REG_LATCHED_ERRORS_CLR, 0x7f);
9751
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009752 /* Recover after reset: */
9753 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009754 if (global && bnx2x_reset_mcp_comp(bp, val))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009755 return -EAGAIN;
9756
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009757 /* TBD: Add resetting the NO_MCP mode DB here */
9758
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009759 /* Open the gates #2, #3 and #4 */
9760 bnx2x_set_234_gates(bp, false);
9761
9762 /* TBD: IGU/AEU preparation bring back the AEU/IGU to a
9763 * reset state, re-enable attentions. */
9764
9765 return 0;
9766}
9767
Merav Sicron910cc722012-11-11 03:56:08 +00009768static int bnx2x_leader_reset(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009769{
9770 int rc = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009771 bool global = bnx2x_reset_is_global(bp);
Ariel Elior95c6c6162012-01-26 06:01:52 +00009772 u32 load_code;
9773
9774 /* if not going to reset MCP - load "fake" driver to reset HW while
9775 * driver is owner of the HW
9776 */
9777 if (!global && !BP_NOMCP(bp)) {
Yuval Mintz5d07d862012-09-13 02:56:21 +00009778 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_REQ,
9779 DRV_MSG_CODE_LOAD_REQ_WITH_LFA);
Ariel Elior95c6c6162012-01-26 06:01:52 +00009780 if (!load_code) {
9781 BNX2X_ERR("MCP response failure, aborting\n");
9782 rc = -EAGAIN;
9783 goto exit_leader_reset;
9784 }
9785 if ((load_code != FW_MSG_CODE_DRV_LOAD_COMMON_CHIP) &&
9786 (load_code != FW_MSG_CODE_DRV_LOAD_COMMON)) {
9787 BNX2X_ERR("MCP unexpected resp, aborting\n");
9788 rc = -EAGAIN;
9789 goto exit_leader_reset2;
9790 }
9791 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_DONE, 0);
9792 if (!load_code) {
9793 BNX2X_ERR("MCP response failure, aborting\n");
9794 rc = -EAGAIN;
9795 goto exit_leader_reset2;
9796 }
9797 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009798
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009799 /* Try to recover after the failure */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009800 if (bnx2x_process_kill(bp, global)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009801 BNX2X_ERR("Something bad had happen on engine %d! Aii!\n",
9802 BP_PATH(bp));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009803 rc = -EAGAIN;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009804 goto exit_leader_reset2;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009805 }
9806
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009807 /*
9808 * Clear RESET_IN_PROGRES and RESET_GLOBAL bits and update the driver
9809 * state.
9810 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009811 bnx2x_set_reset_done(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009812 if (global)
9813 bnx2x_clear_reset_global(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009814
Ariel Elior95c6c6162012-01-26 06:01:52 +00009815exit_leader_reset2:
9816 /* unload "fake driver" if it was loaded */
9817 if (!global && !BP_NOMCP(bp)) {
9818 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP, 0);
9819 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0);
9820 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009821exit_leader_reset:
9822 bp->is_leader = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009823 bnx2x_release_leader_lock(bp);
9824 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009825 return rc;
9826}
9827
Eric Dumazet1191cb82012-04-27 21:39:21 +00009828static void bnx2x_recovery_failed(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009829{
9830 netdev_err(bp->dev, "Recovery has failed. Power cycle is needed.\n");
9831
9832 /* Disconnect this device */
9833 netif_device_detach(bp->dev);
9834
9835 /*
9836 * Block ifup for all function on this engine until "process kill"
9837 * or power cycle.
9838 */
9839 bnx2x_set_reset_in_progress(bp);
9840
9841 /* Shut down the power */
9842 bnx2x_set_power_state(bp, PCI_D3hot);
9843
9844 bp->recovery_state = BNX2X_RECOVERY_FAILED;
9845
9846 smp_mb();
9847}
9848
9849/*
9850 * Assumption: runs under rtnl lock. This together with the fact
Ariel Elior6383c0b2011-07-14 08:31:57 +00009851 * that it's called only from bnx2x_sp_rtnl() ensure that it
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009852 * will never be called when netif_running(bp->dev) is false.
9853 */
9854static void bnx2x_parity_recover(struct bnx2x *bp)
9855{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009856 bool global = false;
Ariel Elior7a752992012-01-26 06:01:53 +00009857 u32 error_recovered, error_unrecovered;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009858 bool is_parity;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009859
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009860 DP(NETIF_MSG_HW, "Handling parity\n");
9861 while (1) {
9862 switch (bp->recovery_state) {
9863 case BNX2X_RECOVERY_INIT:
9864 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_INIT\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +00009865 is_parity = bnx2x_chk_parity_attn(bp, &global, false);
9866 WARN_ON(!is_parity);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009867
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009868 /* Try to get a LEADER_LOCK HW lock */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009869 if (bnx2x_trylock_leader_lock(bp)) {
9870 bnx2x_set_reset_in_progress(bp);
9871 /*
9872 * Check if there is a global attention and if
9873 * there was a global attention, set the global
9874 * reset bit.
9875 */
9876
9877 if (global)
9878 bnx2x_set_reset_global(bp);
9879
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009880 bp->is_leader = 1;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009881 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009882
9883 /* Stop the driver */
9884 /* If interface has been removed - break */
Yuval Mintz5d07d862012-09-13 02:56:21 +00009885 if (bnx2x_nic_unload(bp, UNLOAD_RECOVERY, false))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009886 return;
9887
9888 bp->recovery_state = BNX2X_RECOVERY_WAIT;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009889
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009890 /* Ensure "is_leader", MCP command sequence and
9891 * "recovery_state" update values are seen on other
9892 * CPUs.
9893 */
9894 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009895 break;
9896
9897 case BNX2X_RECOVERY_WAIT:
9898 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_WAIT\n");
9899 if (bp->is_leader) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009900 int other_engine = BP_PATH(bp) ? 0 : 1;
Ariel Elior889b9af2012-01-26 06:01:51 +00009901 bool other_load_status =
9902 bnx2x_get_load_status(bp, other_engine);
9903 bool load_status =
9904 bnx2x_get_load_status(bp, BP_PATH(bp));
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009905 global = bnx2x_reset_is_global(bp);
9906
9907 /*
9908 * In case of a parity in a global block, let
9909 * the first leader that performs a
9910 * leader_reset() reset the global blocks in
9911 * order to clear global attentions. Otherwise
Yuval Mintz16a5fd92013-06-02 00:06:18 +00009912 * the gates will remain closed for that
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009913 * engine.
9914 */
Ariel Elior889b9af2012-01-26 06:01:51 +00009915 if (load_status ||
9916 (global && other_load_status)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009917 /* Wait until all other functions get
9918 * down.
9919 */
Ariel Elior7be08a72011-07-14 08:31:19 +00009920 schedule_delayed_work(&bp->sp_rtnl_task,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009921 HZ/10);
9922 return;
9923 } else {
9924 /* If all other functions got down -
9925 * try to bring the chip back to
9926 * normal. In any case it's an exit
9927 * point for a leader.
9928 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009929 if (bnx2x_leader_reset(bp)) {
9930 bnx2x_recovery_failed(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009931 return;
9932 }
9933
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009934 /* If we are here, means that the
9935 * leader has succeeded and doesn't
9936 * want to be a leader any more. Try
9937 * to continue as a none-leader.
9938 */
9939 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009940 }
9941 } else { /* non-leader */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009942 if (!bnx2x_reset_is_done(bp, BP_PATH(bp))) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009943 /* Try to get a LEADER_LOCK HW lock as
9944 * long as a former leader may have
9945 * been unloaded by the user or
9946 * released a leadership by another
9947 * reason.
9948 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009949 if (bnx2x_trylock_leader_lock(bp)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009950 /* I'm a leader now! Restart a
9951 * switch case.
9952 */
9953 bp->is_leader = 1;
9954 break;
9955 }
9956
Ariel Elior7be08a72011-07-14 08:31:19 +00009957 schedule_delayed_work(&bp->sp_rtnl_task,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009958 HZ/10);
9959 return;
9960
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009961 } else {
9962 /*
9963 * If there was a global attention, wait
9964 * for it to be cleared.
9965 */
9966 if (bnx2x_reset_is_global(bp)) {
9967 schedule_delayed_work(
Ariel Elior7be08a72011-07-14 08:31:19 +00009968 &bp->sp_rtnl_task,
9969 HZ/10);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009970 return;
9971 }
9972
Ariel Elior7a752992012-01-26 06:01:53 +00009973 error_recovered =
9974 bp->eth_stats.recoverable_error;
9975 error_unrecovered =
9976 bp->eth_stats.unrecoverable_error;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009977 bp->recovery_state =
9978 BNX2X_RECOVERY_NIC_LOADING;
9979 if (bnx2x_nic_load(bp, LOAD_NORMAL)) {
Ariel Elior7a752992012-01-26 06:01:53 +00009980 error_unrecovered++;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009981 netdev_err(bp->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +00009982 "Recovery failed. Power cycle needed\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +00009983 /* Disconnect this device */
9984 netif_device_detach(bp->dev);
9985 /* Shut down the power */
9986 bnx2x_set_power_state(
9987 bp, PCI_D3hot);
9988 smp_mb();
9989 } else {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009990 bp->recovery_state =
9991 BNX2X_RECOVERY_DONE;
Ariel Elior7a752992012-01-26 06:01:53 +00009992 error_recovered++;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009993 smp_mb();
9994 }
Ariel Elior7a752992012-01-26 06:01:53 +00009995 bp->eth_stats.recoverable_error =
9996 error_recovered;
9997 bp->eth_stats.unrecoverable_error =
9998 error_unrecovered;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009999
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010000 return;
10001 }
10002 }
10003 default:
10004 return;
10005 }
10006 }
10007}
10008
Michal Schmidt56ad3152012-02-16 02:38:48 +000010009static int bnx2x_close(struct net_device *dev);
10010
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010011/* bnx2x_nic_unload() flushes the bnx2x_wq, thus reset task is
10012 * scheduled on a general queue in order to prevent a dead lock.
10013 */
Ariel Elior7be08a72011-07-14 08:31:19 +000010014static void bnx2x_sp_rtnl_task(struct work_struct *work)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010015{
Ariel Elior7be08a72011-07-14 08:31:19 +000010016 struct bnx2x *bp = container_of(work, struct bnx2x, sp_rtnl_task.work);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010017
10018 rtnl_lock();
10019
Ariel Elior8395be52013-01-01 05:22:44 +000010020 if (!netif_running(bp->dev)) {
10021 rtnl_unlock();
10022 return;
10023 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010024
Ariel Elior7be08a72011-07-14 08:31:19 +000010025 if (unlikely(bp->recovery_state != BNX2X_RECOVERY_DONE)) {
Yuval Mintz6bf07b82013-06-02 00:06:20 +000010026#ifdef BNX2X_STOP_ON_ERROR
10027 BNX2X_ERR("recovery flow called but STOP_ON_ERROR defined so reset not done to allow debug dump,\n"
10028 "you will need to reboot when done\n");
10029 goto sp_rtnl_not_reset;
10030#endif
Ariel Elior7be08a72011-07-14 08:31:19 +000010031 /*
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +000010032 * Clear all pending SP commands as we are going to reset the
10033 * function anyway.
Ariel Elior7be08a72011-07-14 08:31:19 +000010034 */
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +000010035 bp->sp_rtnl_state = 0;
10036 smp_mb();
10037
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010038 bnx2x_parity_recover(bp);
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +000010039
Ariel Elior8395be52013-01-01 05:22:44 +000010040 rtnl_unlock();
10041 return;
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +000010042 }
10043
10044 if (test_and_clear_bit(BNX2X_SP_RTNL_TX_TIMEOUT, &bp->sp_rtnl_state)) {
Yuval Mintz6bf07b82013-06-02 00:06:20 +000010045#ifdef BNX2X_STOP_ON_ERROR
10046 BNX2X_ERR("recovery flow called but STOP_ON_ERROR defined so reset not done to allow debug dump,\n"
10047 "you will need to reboot when done\n");
10048 goto sp_rtnl_not_reset;
10049#endif
10050
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +000010051 /*
10052 * Clear all pending SP commands as we are going to reset the
10053 * function anyway.
10054 */
10055 bp->sp_rtnl_state = 0;
10056 smp_mb();
10057
Yuval Mintz5d07d862012-09-13 02:56:21 +000010058 bnx2x_nic_unload(bp, UNLOAD_NORMAL, true);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010059 bnx2x_nic_load(bp, LOAD_NORMAL);
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +000010060
Ariel Elior8395be52013-01-01 05:22:44 +000010061 rtnl_unlock();
10062 return;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010063 }
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +000010064#ifdef BNX2X_STOP_ON_ERROR
10065sp_rtnl_not_reset:
10066#endif
10067 if (test_and_clear_bit(BNX2X_SP_RTNL_SETUP_TC, &bp->sp_rtnl_state))
10068 bnx2x_setup_tc(bp->dev, bp->dcbx_port_params.ets.num_of_cos);
Barak Witkowskia3348722012-04-23 03:04:46 +000010069 if (test_and_clear_bit(BNX2X_SP_RTNL_AFEX_F_UPDATE, &bp->sp_rtnl_state))
10070 bnx2x_after_function_update(bp);
Ariel Elior83048592011-11-13 04:34:29 +000010071 /*
10072 * in case of fan failure we need to reset id if the "stop on error"
10073 * debug flag is set, since we trying to prevent permanent overheating
10074 * damage
10075 */
10076 if (test_and_clear_bit(BNX2X_SP_RTNL_FAN_FAILURE, &bp->sp_rtnl_state)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000010077 DP(NETIF_MSG_HW, "fan failure detected. Unloading driver\n");
Ariel Elior83048592011-11-13 04:34:29 +000010078 netif_device_detach(bp->dev);
10079 bnx2x_close(bp->dev);
Ariel Elior8395be52013-01-01 05:22:44 +000010080 rtnl_unlock();
10081 return;
Ariel Elior83048592011-11-13 04:34:29 +000010082 }
10083
Ariel Elior381ac162013-01-01 05:22:29 +000010084 if (test_and_clear_bit(BNX2X_SP_RTNL_VFPF_MCAST, &bp->sp_rtnl_state)) {
10085 DP(BNX2X_MSG_SP,
10086 "sending set mcast vf pf channel message from rtnl sp-task\n");
10087 bnx2x_vfpf_set_mcast(bp->dev);
10088 }
Ariel Elior78c3bcc2013-06-20 17:39:08 +030010089 if (test_and_clear_bit(BNX2X_SP_RTNL_VFPF_CHANNEL_DOWN,
10090 &bp->sp_rtnl_state)){
10091 if (!test_bit(__LINK_STATE_NOCARRIER, &bp->dev->state)) {
10092 bnx2x_tx_disable(bp);
10093 BNX2X_ERR("PF indicated channel is not servicable anymore. This means this VF device is no longer operational\n");
10094 }
10095 }
Ariel Elior381ac162013-01-01 05:22:29 +000010096
Yuval Mintz8b09be52013-08-01 17:30:59 +030010097 if (test_and_clear_bit(BNX2X_SP_RTNL_RX_MODE, &bp->sp_rtnl_state)) {
10098 DP(BNX2X_MSG_SP, "Handling Rx Mode setting\n");
10099 bnx2x_set_rx_mode_inner(bp);
Ariel Elior381ac162013-01-01 05:22:29 +000010100 }
10101
Ariel Elior3ec9f9c2013-03-11 05:17:45 +000010102 if (test_and_clear_bit(BNX2X_SP_RTNL_HYPERVISOR_VLAN,
10103 &bp->sp_rtnl_state))
10104 bnx2x_pf_set_vfs_vlan(bp);
10105
Dmitry Kravkov6ffa39f2013-11-17 08:59:29 +020010106 if (test_and_clear_bit(BNX2X_SP_RTNL_TX_STOP, &bp->sp_rtnl_state)) {
Dmitry Kravkov07b4eb32013-08-19 09:11:57 +030010107 bnx2x_dcbx_stop_hw_tx(bp);
Dmitry Kravkov07b4eb32013-08-19 09:11:57 +030010108 bnx2x_dcbx_resume_hw_tx(bp);
Dmitry Kravkov6ffa39f2013-11-17 08:59:29 +020010109 }
Dmitry Kravkov07b4eb32013-08-19 09:11:57 +030010110
Yuval Mintz42f82772014-03-23 18:12:23 +020010111 if (test_and_clear_bit(BNX2X_SP_RTNL_GET_DRV_VERSION,
10112 &bp->sp_rtnl_state))
10113 bnx2x_update_mng_version(bp);
10114
Ariel Elior8395be52013-01-01 05:22:44 +000010115 /* work which needs rtnl lock not-taken (as it takes the lock itself and
10116 * can be called from other contexts as well)
10117 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010118 rtnl_unlock();
Ariel Elior8395be52013-01-01 05:22:44 +000010119
Ariel Elior64112802013-01-07 00:50:23 +000010120 /* enable SR-IOV if applicable */
Ariel Elior8395be52013-01-01 05:22:44 +000010121 if (IS_SRIOV(bp) && test_and_clear_bit(BNX2X_SP_RTNL_ENABLE_SRIOV,
Ariel Elior3c76fef2013-03-11 05:17:46 +000010122 &bp->sp_rtnl_state)) {
10123 bnx2x_disable_sriov(bp);
Ariel Elior64112802013-01-07 00:50:23 +000010124 bnx2x_enable_sriov(bp);
Ariel Elior3c76fef2013-03-11 05:17:46 +000010125 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010126}
10127
Yaniv Rosner3deb8162011-06-14 01:34:33 +000010128static void bnx2x_period_task(struct work_struct *work)
10129{
10130 struct bnx2x *bp = container_of(work, struct bnx2x, period_task.work);
10131
10132 if (!netif_running(bp->dev))
10133 goto period_task_exit;
10134
10135 if (CHIP_REV_IS_SLOW(bp)) {
10136 BNX2X_ERR("period task called on emulation, ignoring\n");
10137 goto period_task_exit;
10138 }
10139
10140 bnx2x_acquire_phy_lock(bp);
10141 /*
10142 * The barrier is needed to ensure the ordering between the writing to
10143 * the bp->port.pmf in the bnx2x_nic_load() or bnx2x_pmf_update() and
10144 * the reading here.
10145 */
10146 smp_mb();
10147 if (bp->port.pmf) {
10148 bnx2x_period_func(&bp->link_params, &bp->link_vars);
10149
10150 /* Re-queue task in 1 sec */
10151 queue_delayed_work(bnx2x_wq, &bp->period_task, 1*HZ);
10152 }
10153
10154 bnx2x_release_phy_lock(bp);
10155period_task_exit:
10156 return;
10157}
10158
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010159/*
10160 * Init service functions
10161 */
10162
stephen hemmingera8f47eb2014-01-09 22:20:11 -080010163static u32 bnx2x_get_pretend_reg(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +000010164{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010165 u32 base = PXP2_REG_PGL_PRETEND_FUNC_F0;
10166 u32 stride = PXP2_REG_PGL_PRETEND_FUNC_F1 - base;
10167 return base + (BP_ABS_FUNC(bp)) * stride;
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +000010168}
10169
Yuval Mintz3d6b7252015-04-01 10:02:19 +030010170static bool bnx2x_prev_unload_close_umac(struct bnx2x *bp,
10171 u8 port, u32 reset_reg,
10172 struct bnx2x_mac_vals *vals)
10173{
10174 u32 mask = MISC_REGISTERS_RESET_REG_2_UMAC0 << port;
10175 u32 base_addr;
10176
10177 if (!(mask & reset_reg))
10178 return false;
10179
10180 BNX2X_DEV_INFO("Disable umac Rx %02x\n", port);
10181 base_addr = port ? GRCBASE_UMAC1 : GRCBASE_UMAC0;
10182 vals->umac_addr[port] = base_addr + UMAC_REG_COMMAND_CONFIG;
10183 vals->umac_val[port] = REG_RD(bp, vals->umac_addr[port]);
10184 REG_WR(bp, vals->umac_addr[port], 0);
10185
10186 return true;
10187}
10188
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010189static void bnx2x_prev_unload_close_mac(struct bnx2x *bp,
10190 struct bnx2x_mac_vals *vals)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010191{
Yuval Mintz452427b2012-03-26 20:47:07 +000010192 u32 val, base_addr, offset, mask, reset_reg;
10193 bool mac_stopped = false;
10194 u8 port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010195
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010196 /* reset addresses as they also mark which values were changed */
Yuval Mintz3d6b7252015-04-01 10:02:19 +030010197 memset(vals, 0, sizeof(*vals));
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010198
Yuval Mintz452427b2012-03-26 20:47:07 +000010199 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_2);
David S. Miller8decf862011-09-22 03:23:13 -040010200
Yuval Mintz452427b2012-03-26 20:47:07 +000010201 if (!CHIP_IS_E3(bp)) {
10202 val = REG_RD(bp, NIG_REG_BMAC0_REGS_OUT_EN + port * 4);
10203 mask = MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port;
10204 if ((mask & reset_reg) && val) {
10205 u32 wb_data[2];
10206 BNX2X_DEV_INFO("Disable bmac Rx\n");
10207 base_addr = BP_PORT(bp) ? NIG_REG_INGRESS_BMAC1_MEM
10208 : NIG_REG_INGRESS_BMAC0_MEM;
10209 offset = CHIP_IS_E2(bp) ? BIGMAC2_REGISTER_BMAC_CONTROL
10210 : BIGMAC_REGISTER_BMAC_CONTROL;
Ariel Eliorf16da432012-01-26 06:01:50 +000010211
Yuval Mintz452427b2012-03-26 20:47:07 +000010212 /*
10213 * use rd/wr since we cannot use dmae. This is safe
10214 * since MCP won't access the bus due to the request
10215 * to unload, and no function on the path can be
10216 * loaded at this time.
10217 */
10218 wb_data[0] = REG_RD(bp, base_addr + offset);
10219 wb_data[1] = REG_RD(bp, base_addr + offset + 0x4);
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010220 vals->bmac_addr = base_addr + offset;
10221 vals->bmac_val[0] = wb_data[0];
10222 vals->bmac_val[1] = wb_data[1];
Yuval Mintz452427b2012-03-26 20:47:07 +000010223 wb_data[0] &= ~BMAC_CONTROL_RX_ENABLE;
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010224 REG_WR(bp, vals->bmac_addr, wb_data[0]);
10225 REG_WR(bp, vals->bmac_addr + 0x4, wb_data[1]);
Yuval Mintz452427b2012-03-26 20:47:07 +000010226 }
10227 BNX2X_DEV_INFO("Disable emac Rx\n");
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010228 vals->emac_addr = NIG_REG_NIG_EMAC0_EN + BP_PORT(bp)*4;
10229 vals->emac_val = REG_RD(bp, vals->emac_addr);
10230 REG_WR(bp, vals->emac_addr, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +000010231 mac_stopped = true;
10232 } else {
10233 if (reset_reg & MISC_REGISTERS_RESET_REG_2_XMAC) {
10234 BNX2X_DEV_INFO("Disable xmac Rx\n");
10235 base_addr = BP_PORT(bp) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
10236 val = REG_RD(bp, base_addr + XMAC_REG_PFC_CTRL_HI);
10237 REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
10238 val & ~(1 << 1));
10239 REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
10240 val | (1 << 1));
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010241 vals->xmac_addr = base_addr + XMAC_REG_CTRL;
10242 vals->xmac_val = REG_RD(bp, vals->xmac_addr);
10243 REG_WR(bp, vals->xmac_addr, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +000010244 mac_stopped = true;
10245 }
Yuval Mintz3d6b7252015-04-01 10:02:19 +030010246
10247 mac_stopped |= bnx2x_prev_unload_close_umac(bp, 0,
10248 reset_reg, vals);
10249 mac_stopped |= bnx2x_prev_unload_close_umac(bp, 1,
10250 reset_reg, vals);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010251 }
Ariel Eliorf16da432012-01-26 06:01:50 +000010252
Yuval Mintz452427b2012-03-26 20:47:07 +000010253 if (mac_stopped)
10254 msleep(20);
Yuval Mintz452427b2012-03-26 20:47:07 +000010255}
10256
10257#define BNX2X_PREV_UNDI_PROD_ADDR(p) (BAR_TSTRORM_INTMEM + 0x1508 + ((p) << 4))
Yuval Mintz7c3afd82014-08-18 22:36:23 +030010258#define BNX2X_PREV_UNDI_PROD_ADDR_H(f) (BAR_TSTRORM_INTMEM + \
10259 0x1848 + ((f) << 4))
Yuval Mintz452427b2012-03-26 20:47:07 +000010260#define BNX2X_PREV_UNDI_RCQ(val) ((val) & 0xffff)
10261#define BNX2X_PREV_UNDI_BD(val) ((val) >> 16 & 0xffff)
10262#define BNX2X_PREV_UNDI_PROD(rcq, bd) ((bd) << 16 | (rcq))
10263
Yuval Mintz91ebb922013-12-26 09:57:07 +020010264#define BCM_5710_UNDI_FW_MF_MAJOR (0x07)
10265#define BCM_5710_UNDI_FW_MF_MINOR (0x08)
10266#define BCM_5710_UNDI_FW_MF_VERS (0x05)
Yuval Mintzb17b0ca2014-06-12 07:55:31 +030010267
10268static bool bnx2x_prev_is_after_undi(struct bnx2x *bp)
10269{
10270 /* UNDI marks its presence in DORQ -
10271 * it initializes CID offset for normal bell to 0x7
10272 */
10273 if (!(REG_RD(bp, MISC_REG_RESET_REG_1) &
10274 MISC_REGISTERS_RESET_REG_1_RST_DORQ))
10275 return false;
10276
10277 if (REG_RD(bp, DORQ_REG_NORM_CID_OFST) == 0x7) {
10278 BNX2X_DEV_INFO("UNDI previously loaded\n");
10279 return true;
10280 }
10281
10282 return false;
10283}
10284
Yuval Mintz7c3afd82014-08-18 22:36:23 +030010285static void bnx2x_prev_unload_undi_inc(struct bnx2x *bp, u8 inc)
Yuval Mintz452427b2012-03-26 20:47:07 +000010286{
10287 u16 rcq, bd;
Yuval Mintz7c3afd82014-08-18 22:36:23 +030010288 u32 addr, tmp_reg;
Yuval Mintz452427b2012-03-26 20:47:07 +000010289
Yuval Mintz7c3afd82014-08-18 22:36:23 +030010290 if (BP_FUNC(bp) < 2)
10291 addr = BNX2X_PREV_UNDI_PROD_ADDR(BP_PORT(bp));
10292 else
10293 addr = BNX2X_PREV_UNDI_PROD_ADDR_H(BP_FUNC(bp) - 2);
10294
10295 tmp_reg = REG_RD(bp, addr);
Yuval Mintz452427b2012-03-26 20:47:07 +000010296 rcq = BNX2X_PREV_UNDI_RCQ(tmp_reg) + inc;
10297 bd = BNX2X_PREV_UNDI_BD(tmp_reg) + inc;
10298
10299 tmp_reg = BNX2X_PREV_UNDI_PROD(rcq, bd);
Yuval Mintz7c3afd82014-08-18 22:36:23 +030010300 REG_WR(bp, addr, tmp_reg);
Yuval Mintz452427b2012-03-26 20:47:07 +000010301
Yuval Mintz7c3afd82014-08-18 22:36:23 +030010302 BNX2X_DEV_INFO("UNDI producer [%d/%d][%08x] rings bd -> 0x%04x, rcq -> 0x%04x\n",
10303 BP_PORT(bp), BP_FUNC(bp), addr, bd, rcq);
Yuval Mintz452427b2012-03-26 20:47:07 +000010304}
10305
Bill Pemberton0329aba2012-12-03 09:24:24 -050010306static int bnx2x_prev_mcp_done(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010307{
Yuval Mintz5d07d862012-09-13 02:56:21 +000010308 u32 rc = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE,
10309 DRV_MSG_CODE_UNLOAD_SKIP_LINK_RESET);
Yuval Mintz452427b2012-03-26 20:47:07 +000010310 if (!rc) {
10311 BNX2X_ERR("MCP response failure, aborting\n");
10312 return -EBUSY;
10313 }
10314
10315 return 0;
10316}
10317
Barak Witkowskic63da992012-12-05 23:04:03 +000010318static struct bnx2x_prev_path_list *
10319 bnx2x_prev_path_get_entry(struct bnx2x *bp)
10320{
10321 struct bnx2x_prev_path_list *tmp_list;
10322
10323 list_for_each_entry(tmp_list, &bnx2x_prev_list, list)
10324 if (PCI_SLOT(bp->pdev->devfn) == tmp_list->slot &&
10325 bp->pdev->bus->number == tmp_list->bus &&
10326 BP_PATH(bp) == tmp_list->path)
10327 return tmp_list;
10328
10329 return NULL;
10330}
10331
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010332static int bnx2x_prev_path_mark_eeh(struct bnx2x *bp)
10333{
10334 struct bnx2x_prev_path_list *tmp_list;
10335 int rc;
10336
10337 rc = down_interruptible(&bnx2x_prev_sem);
10338 if (rc) {
10339 BNX2X_ERR("Received %d when tried to take lock\n", rc);
10340 return rc;
10341 }
10342
10343 tmp_list = bnx2x_prev_path_get_entry(bp);
10344 if (tmp_list) {
10345 tmp_list->aer = 1;
10346 rc = 0;
10347 } else {
10348 BNX2X_ERR("path %d: Entry does not exist for eeh; Flow occurs before initial insmod is over ?\n",
10349 BP_PATH(bp));
10350 }
10351
10352 up(&bnx2x_prev_sem);
10353
10354 return rc;
10355}
10356
Bill Pemberton0329aba2012-12-03 09:24:24 -050010357static bool bnx2x_prev_is_path_marked(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010358{
10359 struct bnx2x_prev_path_list *tmp_list;
Peter Senna Tschudinb85d7172013-10-02 14:19:49 +020010360 bool rc = false;
Yuval Mintz452427b2012-03-26 20:47:07 +000010361
10362 if (down_trylock(&bnx2x_prev_sem))
10363 return false;
10364
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010365 tmp_list = bnx2x_prev_path_get_entry(bp);
10366 if (tmp_list) {
10367 if (tmp_list->aer) {
10368 DP(NETIF_MSG_HW, "Path %d was marked by AER\n",
10369 BP_PATH(bp));
10370 } else {
Yuval Mintz452427b2012-03-26 20:47:07 +000010371 rc = true;
10372 BNX2X_DEV_INFO("Path %d was already cleaned from previous drivers\n",
10373 BP_PATH(bp));
Yuval Mintz452427b2012-03-26 20:47:07 +000010374 }
10375 }
10376
10377 up(&bnx2x_prev_sem);
10378
10379 return rc;
10380}
10381
Dmitry Kravkov178135c2013-05-22 21:21:50 +000010382bool bnx2x_port_after_undi(struct bnx2x *bp)
10383{
10384 struct bnx2x_prev_path_list *entry;
10385 bool val;
10386
10387 down(&bnx2x_prev_sem);
10388
10389 entry = bnx2x_prev_path_get_entry(bp);
10390 val = !!(entry && (entry->undi & (1 << BP_PORT(bp))));
10391
10392 up(&bnx2x_prev_sem);
10393
10394 return val;
10395}
10396
Barak Witkowskic63da992012-12-05 23:04:03 +000010397static int bnx2x_prev_mark_path(struct bnx2x *bp, bool after_undi)
Yuval Mintz452427b2012-03-26 20:47:07 +000010398{
10399 struct bnx2x_prev_path_list *tmp_list;
10400 int rc;
10401
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010402 rc = down_interruptible(&bnx2x_prev_sem);
10403 if (rc) {
10404 BNX2X_ERR("Received %d when tried to take lock\n", rc);
10405 return rc;
10406 }
10407
10408 /* Check whether the entry for this path already exists */
10409 tmp_list = bnx2x_prev_path_get_entry(bp);
10410 if (tmp_list) {
10411 if (!tmp_list->aer) {
10412 BNX2X_ERR("Re-Marking the path.\n");
10413 } else {
10414 DP(NETIF_MSG_HW, "Removing AER indication from path %d\n",
10415 BP_PATH(bp));
10416 tmp_list->aer = 0;
10417 }
10418 up(&bnx2x_prev_sem);
10419 return 0;
10420 }
10421 up(&bnx2x_prev_sem);
10422
10423 /* Create an entry for this path and add it */
Devendra Nagaea4b3852012-07-29 03:19:23 +000010424 tmp_list = kmalloc(sizeof(struct bnx2x_prev_path_list), GFP_KERNEL);
Yuval Mintz452427b2012-03-26 20:47:07 +000010425 if (!tmp_list) {
10426 BNX2X_ERR("Failed to allocate 'bnx2x_prev_path_list'\n");
10427 return -ENOMEM;
10428 }
10429
10430 tmp_list->bus = bp->pdev->bus->number;
10431 tmp_list->slot = PCI_SLOT(bp->pdev->devfn);
10432 tmp_list->path = BP_PATH(bp);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010433 tmp_list->aer = 0;
Barak Witkowskic63da992012-12-05 23:04:03 +000010434 tmp_list->undi = after_undi ? (1 << BP_PORT(bp)) : 0;
Yuval Mintz452427b2012-03-26 20:47:07 +000010435
10436 rc = down_interruptible(&bnx2x_prev_sem);
10437 if (rc) {
10438 BNX2X_ERR("Received %d when tried to take lock\n", rc);
10439 kfree(tmp_list);
10440 } else {
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010441 DP(NETIF_MSG_HW, "Marked path [%d] - finished previous unload\n",
10442 BP_PATH(bp));
Yuval Mintz452427b2012-03-26 20:47:07 +000010443 list_add(&tmp_list->list, &bnx2x_prev_list);
10444 up(&bnx2x_prev_sem);
10445 }
10446
10447 return rc;
10448}
10449
Bill Pemberton0329aba2012-12-03 09:24:24 -050010450static int bnx2x_do_flr(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010451{
Yuval Mintz452427b2012-03-26 20:47:07 +000010452 struct pci_dev *dev = bp->pdev;
10453
Yuval Mintz8eee6942012-08-09 04:37:25 +000010454 if (CHIP_IS_E1x(bp)) {
10455 BNX2X_DEV_INFO("FLR not supported in E1/E1H\n");
10456 return -EINVAL;
10457 }
10458
10459 /* only bootcode REQ_BC_VER_4_INITIATE_FLR and onwards support flr */
10460 if (bp->common.bc_ver < REQ_BC_VER_4_INITIATE_FLR) {
10461 BNX2X_ERR("FLR not supported by BC_VER: 0x%x\n",
10462 bp->common.bc_ver);
10463 return -EINVAL;
10464 }
Yuval Mintz452427b2012-03-26 20:47:07 +000010465
Casey Leedom8903b9e2013-08-06 15:48:38 +053010466 if (!pci_wait_for_pending_transaction(dev))
10467 dev_err(&dev->dev, "transaction is not cleared; proceeding with reset anyway\n");
Yuval Mintz452427b2012-03-26 20:47:07 +000010468
Yuval Mintz8eee6942012-08-09 04:37:25 +000010469 BNX2X_DEV_INFO("Initiating FLR\n");
Yuval Mintz452427b2012-03-26 20:47:07 +000010470 bnx2x_fw_command(bp, DRV_MSG_CODE_INITIATE_FLR, 0);
10471
10472 return 0;
10473}
10474
Bill Pemberton0329aba2012-12-03 09:24:24 -050010475static int bnx2x_prev_unload_uncommon(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010476{
10477 int rc;
10478
10479 BNX2X_DEV_INFO("Uncommon unload Flow\n");
10480
10481 /* Test if previous unload process was already finished for this path */
10482 if (bnx2x_prev_is_path_marked(bp))
10483 return bnx2x_prev_mcp_done(bp);
10484
Yuval Mintz04c46732013-01-23 03:21:46 +000010485 BNX2X_DEV_INFO("Path is unmarked\n");
10486
Yuval Mintzb17b0ca2014-06-12 07:55:31 +030010487 /* Cannot proceed with FLR if UNDI is loaded, since FW does not match */
10488 if (bnx2x_prev_is_after_undi(bp))
10489 goto out;
10490
Yuval Mintz452427b2012-03-26 20:47:07 +000010491 /* If function has FLR capabilities, and existing FW version matches
10492 * the one required, then FLR will be sufficient to clean any residue
10493 * left by previous driver
10494 */
Yuval Mintz91ebb922013-12-26 09:57:07 +020010495 rc = bnx2x_compare_fw_ver(bp, FW_MSG_CODE_DRV_LOAD_FUNCTION, false);
Yuval Mintz8eee6942012-08-09 04:37:25 +000010496
10497 if (!rc) {
10498 /* fw version is good */
10499 BNX2X_DEV_INFO("FW version matches our own. Attempting FLR\n");
10500 rc = bnx2x_do_flr(bp);
10501 }
10502
10503 if (!rc) {
10504 /* FLR was performed */
10505 BNX2X_DEV_INFO("FLR successful\n");
10506 return 0;
10507 }
10508
10509 BNX2X_DEV_INFO("Could not FLR\n");
Yuval Mintz452427b2012-03-26 20:47:07 +000010510
Yuval Mintzb17b0ca2014-06-12 07:55:31 +030010511out:
Yuval Mintz452427b2012-03-26 20:47:07 +000010512 /* Close the MCP request, return failure*/
10513 rc = bnx2x_prev_mcp_done(bp);
10514 if (!rc)
10515 rc = BNX2X_PREV_WAIT_NEEDED;
10516
10517 return rc;
10518}
10519
Bill Pemberton0329aba2012-12-03 09:24:24 -050010520static int bnx2x_prev_unload_common(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010521{
10522 u32 reset_reg, tmp_reg = 0, rc;
Barak Witkowskic63da992012-12-05 23:04:03 +000010523 bool prev_undi = false;
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010524 struct bnx2x_mac_vals mac_vals;
10525
Yuval Mintz452427b2012-03-26 20:47:07 +000010526 /* It is possible a previous function received 'common' answer,
10527 * but hasn't loaded yet, therefore creating a scenario of
10528 * multiple functions receiving 'common' on the same path.
10529 */
10530 BNX2X_DEV_INFO("Common unload Flow\n");
10531
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010532 memset(&mac_vals, 0, sizeof(mac_vals));
10533
Yuval Mintz452427b2012-03-26 20:47:07 +000010534 if (bnx2x_prev_is_path_marked(bp))
10535 return bnx2x_prev_mcp_done(bp);
10536
10537 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_1);
10538
10539 /* Reset should be performed after BRB is emptied */
10540 if (reset_reg & MISC_REGISTERS_RESET_REG_1_RST_BRB1) {
10541 u32 timer_count = 1000;
Yuval Mintz452427b2012-03-26 20:47:07 +000010542
10543 /* Close the MAC Rx to prevent BRB from filling up */
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010544 bnx2x_prev_unload_close_mac(bp, &mac_vals);
10545
Yuval Mintz3d6b7252015-04-01 10:02:19 +030010546 /* close LLH filters for both ports towards the BRB */
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010547 bnx2x_set_rx_filter(&bp->link_params, 0);
Yuval Mintz3d6b7252015-04-01 10:02:19 +030010548 bp->link_params.port ^= 1;
10549 bnx2x_set_rx_filter(&bp->link_params, 0);
10550 bp->link_params.port ^= 1;
Yuval Mintz452427b2012-03-26 20:47:07 +000010551
Yuval Mintzb17b0ca2014-06-12 07:55:31 +030010552 /* Check if the UNDI driver was previously loaded */
10553 if (bnx2x_prev_is_after_undi(bp)) {
10554 prev_undi = true;
10555 /* clear the UNDI indication */
10556 REG_WR(bp, DORQ_REG_NORM_CID_OFST, 0);
10557 /* clear possible idle check errors */
10558 REG_RD(bp, NIG_REG_NIG_INT_STS_CLR_0);
Yuval Mintz452427b2012-03-26 20:47:07 +000010559 }
Dmitry Kravkovd46f7c42013-04-17 22:49:05 +000010560 if (!CHIP_IS_E1x(bp))
10561 /* block FW from writing to host */
10562 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
10563
Yuval Mintz452427b2012-03-26 20:47:07 +000010564 /* wait until BRB is empty */
10565 tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
10566 while (timer_count) {
10567 u32 prev_brb = tmp_reg;
10568
10569 tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
10570 if (!tmp_reg)
10571 break;
10572
10573 BNX2X_DEV_INFO("BRB still has 0x%08x\n", tmp_reg);
10574
10575 /* reset timer as long as BRB actually gets emptied */
10576 if (prev_brb > tmp_reg)
10577 timer_count = 1000;
10578 else
10579 timer_count--;
10580
Yuval Mintz7c3afd82014-08-18 22:36:23 +030010581 /* If UNDI resides in memory, manually increment it */
10582 if (prev_undi)
10583 bnx2x_prev_unload_undi_inc(bp, 1);
10584
Yuval Mintz452427b2012-03-26 20:47:07 +000010585 udelay(10);
10586 }
10587
10588 if (!timer_count)
10589 BNX2X_ERR("Failed to empty BRB, hope for the best\n");
Yuval Mintz452427b2012-03-26 20:47:07 +000010590 }
10591
10592 /* No packets are in the pipeline, path is ready for reset */
10593 bnx2x_reset_common(bp);
10594
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010595 if (mac_vals.xmac_addr)
10596 REG_WR(bp, mac_vals.xmac_addr, mac_vals.xmac_val);
Yuval Mintz3d6b7252015-04-01 10:02:19 +030010597 if (mac_vals.umac_addr[0])
10598 REG_WR(bp, mac_vals.umac_addr[0], mac_vals.umac_val[0]);
10599 if (mac_vals.umac_addr[1])
10600 REG_WR(bp, mac_vals.umac_addr[1], mac_vals.umac_val[1]);
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010601 if (mac_vals.emac_addr)
10602 REG_WR(bp, mac_vals.emac_addr, mac_vals.emac_val);
10603 if (mac_vals.bmac_addr) {
10604 REG_WR(bp, mac_vals.bmac_addr, mac_vals.bmac_val[0]);
10605 REG_WR(bp, mac_vals.bmac_addr + 4, mac_vals.bmac_val[1]);
10606 }
10607
Barak Witkowskic63da992012-12-05 23:04:03 +000010608 rc = bnx2x_prev_mark_path(bp, prev_undi);
Yuval Mintz452427b2012-03-26 20:47:07 +000010609 if (rc) {
10610 bnx2x_prev_mcp_done(bp);
10611 return rc;
10612 }
10613
10614 return bnx2x_prev_mcp_done(bp);
10615}
10616
Bill Pemberton0329aba2012-12-03 09:24:24 -050010617static int bnx2x_prev_unload(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010618{
10619 int time_counter = 10;
10620 u32 rc, fw, hw_lock_reg, hw_lock_val;
10621 BNX2X_DEV_INFO("Entering Previous Unload Flow\n");
10622
Ariel Elior24f06712012-05-06 07:05:57 +000010623 /* clear hw from errors which may have resulted from an interrupted
10624 * dmae transaction.
10625 */
Yuval Mintzda254fb2015-04-01 10:02:20 +030010626 bnx2x_clean_pglue_errors(bp);
Ariel Elior24f06712012-05-06 07:05:57 +000010627
10628 /* Release previously held locks */
Yuval Mintz452427b2012-03-26 20:47:07 +000010629 hw_lock_reg = (BP_FUNC(bp) <= 5) ?
10630 (MISC_REG_DRIVER_CONTROL_1 + BP_FUNC(bp) * 8) :
10631 (MISC_REG_DRIVER_CONTROL_7 + (BP_FUNC(bp) - 6) * 8);
10632
Yuval Mintz3cdeec22013-06-02 00:06:19 +000010633 hw_lock_val = REG_RD(bp, hw_lock_reg);
Yuval Mintz452427b2012-03-26 20:47:07 +000010634 if (hw_lock_val) {
10635 if (hw_lock_val & HW_LOCK_RESOURCE_NVRAM) {
10636 BNX2X_DEV_INFO("Release Previously held NVRAM lock\n");
10637 REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
10638 (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << BP_PORT(bp)));
10639 }
10640
10641 BNX2X_DEV_INFO("Release Previously held hw lock\n");
10642 REG_WR(bp, hw_lock_reg, 0xffffffff);
10643 } else
10644 BNX2X_DEV_INFO("No need to release hw/nvram locks\n");
10645
10646 if (MCPR_ACCESS_LOCK_LOCK & REG_RD(bp, MCP_REG_MCPR_ACCESS_LOCK)) {
10647 BNX2X_DEV_INFO("Release previously held alr\n");
Yuval Mintz3cdeec22013-06-02 00:06:19 +000010648 bnx2x_release_alr(bp);
Yuval Mintz452427b2012-03-26 20:47:07 +000010649 }
10650
Yuval Mintz452427b2012-03-26 20:47:07 +000010651 do {
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010652 int aer = 0;
Yuval Mintz452427b2012-03-26 20:47:07 +000010653 /* Lock MCP using an unload request */
10654 fw = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS, 0);
10655 if (!fw) {
10656 BNX2X_ERR("MCP response failure, aborting\n");
10657 rc = -EBUSY;
10658 break;
10659 }
10660
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010661 rc = down_interruptible(&bnx2x_prev_sem);
10662 if (rc) {
10663 BNX2X_ERR("Cannot check for AER; Received %d when tried to take lock\n",
10664 rc);
10665 } else {
10666 /* If Path is marked by EEH, ignore unload status */
10667 aer = !!(bnx2x_prev_path_get_entry(bp) &&
10668 bnx2x_prev_path_get_entry(bp)->aer);
Yuval Mintz60cde812013-03-26 23:28:03 +000010669 up(&bnx2x_prev_sem);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010670 }
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010671
10672 if (fw == FW_MSG_CODE_DRV_UNLOAD_COMMON || aer) {
Yuval Mintz452427b2012-03-26 20:47:07 +000010673 rc = bnx2x_prev_unload_common(bp);
10674 break;
10675 }
10676
Yuval Mintz16a5fd92013-06-02 00:06:18 +000010677 /* non-common reply from MCP might require looping */
Yuval Mintz452427b2012-03-26 20:47:07 +000010678 rc = bnx2x_prev_unload_uncommon(bp);
10679 if (rc != BNX2X_PREV_WAIT_NEEDED)
10680 break;
10681
10682 msleep(20);
10683 } while (--time_counter);
10684
10685 if (!time_counter || rc) {
Yuval Mintz91ebb922013-12-26 09:57:07 +020010686 BNX2X_DEV_INFO("Unloading previous driver did not occur, Possibly due to MF UNDI\n");
10687 rc = -EPROBE_DEFER;
Yuval Mintz452427b2012-03-26 20:47:07 +000010688 }
10689
Barak Witkowskic63da992012-12-05 23:04:03 +000010690 /* Mark function if its port was used to boot from SAN */
Dmitry Kravkov178135c2013-05-22 21:21:50 +000010691 if (bnx2x_port_after_undi(bp))
Barak Witkowskic63da992012-12-05 23:04:03 +000010692 bp->link_params.feature_config_flags |=
10693 FEATURE_CONFIG_BOOT_FROM_SAN;
10694
Yuval Mintz452427b2012-03-26 20:47:07 +000010695 BNX2X_DEV_INFO("Finished Previous Unload Flow [%d]\n", rc);
10696
10697 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010698}
10699
Bill Pemberton0329aba2012-12-03 09:24:24 -050010700static void bnx2x_get_common_hwinfo(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010701{
Barak Witkowski1d187b32011-12-05 22:41:50 +000010702 u32 val, val2, val3, val4, id, boot_mode;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -070010703 u16 pmc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010704
10705 /* Get the chip revision id and number. */
10706 /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
10707 val = REG_RD(bp, MISC_REG_CHIP_NUM);
10708 id = ((val & 0xffff) << 16);
10709 val = REG_RD(bp, MISC_REG_CHIP_REV);
10710 id |= ((val & 0xf) << 12);
Yuval Mintzf22fdf22013-03-11 05:17:43 +000010711
10712 /* Metal is read from PCI regs, but we can't access >=0x400 from
10713 * the configuration space (so we need to reg_rd)
10714 */
10715 val = REG_RD(bp, PCICFG_OFFSET + PCI_ID_VAL3);
10716 id |= (((val >> 24) & 0xf) << 4);
Eilon Greenstein5a40e082009-01-14 06:44:04 +000010717 val = REG_RD(bp, MISC_REG_BOND_ID);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010718 id |= (val & 0xf);
10719 bp->common.chip_id = id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010720
Barak Witkowski7e8e02d2012-04-03 18:41:28 +000010721 /* force 57811 according to MISC register */
10722 if (REG_RD(bp, MISC_REG_CHIP_TYPE) & MISC_REG_CHIP_TYPE_57811_MASK) {
10723 if (CHIP_IS_57810(bp))
10724 bp->common.chip_id = (CHIP_NUM_57811 << 16) |
10725 (bp->common.chip_id & 0x0000FFFF);
10726 else if (CHIP_IS_57810_MF(bp))
10727 bp->common.chip_id = (CHIP_NUM_57811_MF << 16) |
10728 (bp->common.chip_id & 0x0000FFFF);
10729 bp->common.chip_id |= 0x1;
10730 }
10731
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010732 /* Set doorbell size */
10733 bp->db_size = (1 << BNX2X_DB_SHIFT);
10734
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010735 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010736 val = REG_RD(bp, MISC_REG_PORT4MODE_EN_OVWR);
10737 if ((val & 1) == 0)
10738 val = REG_RD(bp, MISC_REG_PORT4MODE_EN);
10739 else
10740 val = (val >> 1) & 1;
10741 BNX2X_DEV_INFO("chip is in %s\n", val ? "4_PORT_MODE" :
10742 "2_PORT_MODE");
10743 bp->common.chip_port_mode = val ? CHIP_4_PORT_MODE :
10744 CHIP_2_PORT_MODE;
10745
10746 if (CHIP_MODE_IS_4_PORT(bp))
10747 bp->pfid = (bp->pf_num >> 1); /* 0..3 */
10748 else
10749 bp->pfid = (bp->pf_num & 0x6); /* 0, 2, 4, 6 */
10750 } else {
10751 bp->common.chip_port_mode = CHIP_PORT_MODE_NONE; /* N/A */
10752 bp->pfid = bp->pf_num; /* 0..7 */
10753 }
10754
Merav Sicron51c1a582012-03-18 10:33:38 +000010755 BNX2X_DEV_INFO("pf_id: %x", bp->pfid);
10756
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010757 bp->link_params.chip_id = bp->common.chip_id;
10758 BNX2X_DEV_INFO("chip ID is 0x%x\n", id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010759
Eilon Greenstein1c063282009-02-12 08:36:43 +000010760 val = (REG_RD(bp, 0x2874) & 0x55);
10761 if ((bp->common.chip_id & 0x1) ||
10762 (CHIP_IS_E1(bp) && val) || (CHIP_IS_E1H(bp) && (val == 0x55))) {
10763 bp->flags |= ONE_PORT_FLAG;
10764 BNX2X_DEV_INFO("single port device\n");
10765 }
10766
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010767 val = REG_RD(bp, MCP_REG_MCPR_NVM_CFG4);
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000010768 bp->common.flash_size = (BNX2X_NVRAM_1MB_SIZE <<
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010769 (val & MCPR_NVM_CFG4_FLASH_SIZE));
10770 BNX2X_DEV_INFO("flash_size 0x%x (%d)\n",
10771 bp->common.flash_size, bp->common.flash_size);
10772
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +000010773 bnx2x_init_shmem(bp);
10774
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010775 bp->common.shmem2_base = REG_RD(bp, (BP_PATH(bp) ?
10776 MISC_REG_GENERIC_CR_1 :
10777 MISC_REG_GENERIC_CR_0));
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +000010778
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010779 bp->link_params.shmem_base = bp->common.shmem_base;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010780 bp->link_params.shmem2_base = bp->common.shmem2_base;
Yaniv Rosnerb884d952012-11-27 03:46:28 +000010781 if (SHMEM2_RD(bp, size) >
10782 (u32)offsetof(struct shmem2_region, lfa_host_addr[BP_PORT(bp)]))
10783 bp->link_params.lfa_base =
10784 REG_RD(bp, bp->common.shmem2_base +
10785 (u32)offsetof(struct shmem2_region,
10786 lfa_host_addr[BP_PORT(bp)]));
10787 else
10788 bp->link_params.lfa_base = 0;
Eilon Greenstein2691d512009-08-12 08:22:08 +000010789 BNX2X_DEV_INFO("shmem offset 0x%x shmem2 offset 0x%x\n",
10790 bp->common.shmem_base, bp->common.shmem2_base);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010791
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010792 if (!bp->common.shmem_base) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010793 BNX2X_DEV_INFO("MCP not active\n");
10794 bp->flags |= NO_MCP_FLAG;
10795 return;
10796 }
10797
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010798 bp->common.hw_config = SHMEM_RD(bp, dev_info.shared_hw_config.config);
Eilon Greenstein35b19ba2009-02-12 08:36:47 +000010799 BNX2X_DEV_INFO("hw_config 0x%08x\n", bp->common.hw_config);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010800
10801 bp->link_params.hw_led_mode = ((bp->common.hw_config &
10802 SHARED_HW_CFG_LED_MODE_MASK) >>
10803 SHARED_HW_CFG_LED_MODE_SHIFT);
10804
Eilon Greensteinc2c8b032009-02-12 08:37:14 +000010805 bp->link_params.feature_config_flags = 0;
10806 val = SHMEM_RD(bp, dev_info.shared_feature_config.config);
10807 if (val & SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED)
10808 bp->link_params.feature_config_flags |=
10809 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
10810 else
10811 bp->link_params.feature_config_flags &=
10812 ~FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
10813
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010814 val = SHMEM_RD(bp, dev_info.bc_rev) >> 8;
10815 bp->common.bc_ver = val;
10816 BNX2X_DEV_INFO("bc_ver %X\n", val);
10817 if (val < BNX2X_BC_VER) {
10818 /* for now only warn
10819 * later we might need to enforce this */
Merav Sicron51c1a582012-03-18 10:33:38 +000010820 BNX2X_ERR("This driver needs bc_ver %X but found %X, please upgrade BC\n",
10821 BNX2X_BC_VER, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010822 }
Eilon Greenstein4d295db2009-07-21 05:47:47 +000010823 bp->link_params.feature_config_flags |=
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010824 (val >= REQ_BC_VER_4_VRFY_FIRST_PHY_OPT_MDL) ?
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010825 FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY : 0;
10826
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010827 bp->link_params.feature_config_flags |=
10828 (val >= REQ_BC_VER_4_VRFY_SPECIFIC_PHY_OPT_MDL) ?
10829 FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY : 0;
Barak Witkowskia3348722012-04-23 03:04:46 +000010830 bp->link_params.feature_config_flags |=
10831 (val >= REQ_BC_VER_4_VRFY_AFEX_SUPPORTED) ?
10832 FEATURE_CONFIG_BC_SUPPORTS_AFEX : 0;
Yaniv Rosner85242ee2011-07-05 01:06:53 +000010833 bp->link_params.feature_config_flags |=
10834 (val >= REQ_BC_VER_4_SFP_TX_DISABLE_SUPPORTED) ?
10835 FEATURE_CONFIG_BC_SUPPORTS_SFP_TX_DISABLED : 0;
Yaniv Rosner55386fe82012-11-27 03:46:30 +000010836
10837 bp->link_params.feature_config_flags |=
10838 (val >= REQ_BC_VER_4_MT_SUPPORTED) ?
10839 FEATURE_CONFIG_MT_SUPPORT : 0;
10840
Barak Witkowski0e898dd2011-12-05 21:52:22 +000010841 bp->flags |= (val >= REQ_BC_VER_4_PFC_STATS_SUPPORTED) ?
10842 BC_SUPPORTS_PFC_STATS : 0;
Yaniv Rosner85242ee2011-07-05 01:06:53 +000010843
Barak Witkowski2e499d32012-06-26 01:31:19 +000010844 bp->flags |= (val >= REQ_BC_VER_4_FCOE_FEATURES) ?
10845 BC_SUPPORTS_FCOE_FEATURES : 0;
10846
Barak Witkowski98768792012-06-19 07:48:31 +000010847 bp->flags |= (val >= REQ_BC_VER_4_DCBX_ADMIN_MSG_NON_PMF) ?
10848 BC_SUPPORTS_DCBX_MSG_NON_PMF : 0;
Barak Witkowskya6d3a5b2013-08-13 02:25:02 +030010849
10850 bp->flags |= (val >= REQ_BC_VER_4_RMMOD_CMD) ?
10851 BC_SUPPORTS_RMMOD_CMD : 0;
10852
Barak Witkowski1d187b32011-12-05 22:41:50 +000010853 boot_mode = SHMEM_RD(bp,
10854 dev_info.port_feature_config[BP_PORT(bp)].mba_config) &
10855 PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK;
10856 switch (boot_mode) {
10857 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE:
10858 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_PXE;
10859 break;
10860 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_ISCSIB:
10861 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_ISCSI;
10862 break;
10863 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_FCOE_BOOT:
10864 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_FCOE;
10865 break;
10866 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_NONE:
10867 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_NONE;
10868 break;
10869 }
10870
Jon Mason29ed74c2013-09-11 11:22:39 -070010871 pci_read_config_word(bp->pdev, bp->pdev->pm_cap + PCI_PM_PMC, &pmc);
Dmitry Kravkovf9a3ebb2011-05-04 23:49:11 +000010872 bp->flags |= (pmc & PCI_PM_CAP_PME_D3cold) ? 0 : NO_WOL_FLAG;
10873
Eilon Greenstein72ce58c2008-08-13 15:52:46 -070010874 BNX2X_DEV_INFO("%sWoL capable\n",
Eilon Greensteinf5372252009-02-12 08:38:30 +000010875 (bp->flags & NO_WOL_FLAG) ? "not " : "");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010876
10877 val = SHMEM_RD(bp, dev_info.shared_hw_config.part_num);
10878 val2 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[4]);
10879 val3 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[8]);
10880 val4 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[12]);
10881
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010882 dev_info(&bp->pdev->dev, "part number %X-%X-%X-%X\n",
10883 val, val2, val3, val4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010884}
10885
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010886#define IGU_FID(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_FID)
10887#define IGU_VEC(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_VECTOR)
10888
Bill Pemberton0329aba2012-12-03 09:24:24 -050010889static int bnx2x_get_igu_cam_info(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010890{
10891 int pfid = BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010892 int igu_sb_id;
10893 u32 val;
Ariel Elior6383c0b2011-07-14 08:31:57 +000010894 u8 fid, igu_sb_cnt = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010895
10896 bp->igu_base_sb = 0xff;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010897 if (CHIP_INT_MODE_IS_BC(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -040010898 int vn = BP_VN(bp);
Ariel Elior6383c0b2011-07-14 08:31:57 +000010899 igu_sb_cnt = bp->igu_sb_cnt;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010900 bp->igu_base_sb = (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn) *
10901 FP_SB_MAX_E1x;
10902
10903 bp->igu_dsb_id = E1HVN_MAX * FP_SB_MAX_E1x +
10904 (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn);
10905
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010906 return 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010907 }
10908
10909 /* IGU in normal mode - read CAM */
10910 for (igu_sb_id = 0; igu_sb_id < IGU_REG_MAPPING_MEMORY_SIZE;
10911 igu_sb_id++) {
10912 val = REG_RD(bp, IGU_REG_MAPPING_MEMORY + igu_sb_id * 4);
10913 if (!(val & IGU_REG_MAPPING_MEMORY_VALID))
10914 continue;
10915 fid = IGU_FID(val);
10916 if ((fid & IGU_FID_ENCODE_IS_PF)) {
10917 if ((fid & IGU_FID_PF_NUM_MASK) != pfid)
10918 continue;
10919 if (IGU_VEC(val) == 0)
10920 /* default status block */
10921 bp->igu_dsb_id = igu_sb_id;
10922 else {
10923 if (bp->igu_base_sb == 0xff)
10924 bp->igu_base_sb = igu_sb_id;
Ariel Elior6383c0b2011-07-14 08:31:57 +000010925 igu_sb_cnt++;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010926 }
10927 }
10928 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010929
Ariel Elior6383c0b2011-07-14 08:31:57 +000010930#ifdef CONFIG_PCI_MSI
Ariel Elior185d4c82012-09-20 05:26:41 +000010931 /* Due to new PF resource allocation by MFW T7.4 and above, it's
10932 * optional that number of CAM entries will not be equal to the value
10933 * advertised in PCI.
10934 * Driver should use the minimal value of both as the actual status
10935 * block count
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010936 */
Ariel Elior185d4c82012-09-20 05:26:41 +000010937 bp->igu_sb_cnt = min_t(int, bp->igu_sb_cnt, igu_sb_cnt);
Ariel Elior6383c0b2011-07-14 08:31:57 +000010938#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010939
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010940 if (igu_sb_cnt == 0) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010941 BNX2X_ERR("CAM configuration error\n");
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010942 return -EINVAL;
10943 }
10944
10945 return 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010946}
10947
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +000010948static void bnx2x_link_settings_supported(struct bnx2x *bp, u32 switch_cfg)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010949{
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010950 int cfg_size = 0, idx, port = BP_PORT(bp);
10951
10952 /* Aggregation of supported attributes of all external phys */
10953 bp->port.supported[0] = 0;
10954 bp->port.supported[1] = 0;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010955 switch (bp->link_params.num_phys) {
10956 case 1:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010957 bp->port.supported[0] = bp->link_params.phy[INT_PHY].supported;
10958 cfg_size = 1;
10959 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010960 case 2:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010961 bp->port.supported[0] = bp->link_params.phy[EXT_PHY1].supported;
10962 cfg_size = 1;
10963 break;
10964 case 3:
10965 if (bp->link_params.multi_phy_config &
10966 PORT_HW_CFG_PHY_SWAPPED_ENABLED) {
10967 bp->port.supported[1] =
10968 bp->link_params.phy[EXT_PHY1].supported;
10969 bp->port.supported[0] =
10970 bp->link_params.phy[EXT_PHY2].supported;
10971 } else {
10972 bp->port.supported[0] =
10973 bp->link_params.phy[EXT_PHY1].supported;
10974 bp->port.supported[1] =
10975 bp->link_params.phy[EXT_PHY2].supported;
10976 }
10977 cfg_size = 2;
10978 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010979 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010980
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010981 if (!(bp->port.supported[0] || bp->port.supported[1])) {
Merav Sicron51c1a582012-03-18 10:33:38 +000010982 BNX2X_ERR("NVRAM config error. BAD phy config. PHY1 config 0x%x, PHY2 config 0x%x\n",
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010983 SHMEM_RD(bp,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010984 dev_info.port_hw_config[port].external_phy_config),
10985 SHMEM_RD(bp,
10986 dev_info.port_hw_config[port].external_phy_config2));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010987 return;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010988 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010989
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010990 if (CHIP_IS_E3(bp))
10991 bp->port.phy_addr = REG_RD(bp, MISC_REG_WC0_CTRL_PHY_ADDR);
10992 else {
10993 switch (switch_cfg) {
10994 case SWITCH_CFG_1G:
10995 bp->port.phy_addr = REG_RD(
10996 bp, NIG_REG_SERDES0_CTRL_PHY_ADDR + port*0x10);
10997 break;
10998 case SWITCH_CFG_10G:
10999 bp->port.phy_addr = REG_RD(
11000 bp, NIG_REG_XGXS0_CTRL_PHY_ADDR + port*0x18);
11001 break;
11002 default:
11003 BNX2X_ERR("BAD switch_cfg link_config 0x%x\n",
11004 bp->port.link_config[0]);
11005 return;
11006 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011007 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011008 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011009 /* mask what we support according to speed_cap_mask per configuration */
11010 for (idx = 0; idx < cfg_size; idx++) {
11011 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011012 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011013 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011014
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011015 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011016 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011017 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011018
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011019 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011020 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011021 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011022
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011023 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011024 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011025 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011026
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011027 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011028 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011029 bp->port.supported[idx] &= ~(SUPPORTED_1000baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011030 SUPPORTED_1000baseT_Full);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011031
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011032 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011033 PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011034 bp->port.supported[idx] &= ~SUPPORTED_2500baseX_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011035
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011036 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011037 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011038 bp->port.supported[idx] &= ~SUPPORTED_10000baseT_Full;
Yaniv Rosnerb8e0d882013-06-20 17:39:11 +030011039
11040 if (!(bp->link_params.speed_cap_mask[idx] &
11041 PORT_HW_CFG_SPEED_CAPABILITY_D0_20G))
11042 bp->port.supported[idx] &= ~SUPPORTED_20000baseKR2_Full;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011043 }
11044
11045 BNX2X_DEV_INFO("supported 0x%x 0x%x\n", bp->port.supported[0],
11046 bp->port.supported[1]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011047}
11048
Bill Pemberton0329aba2012-12-03 09:24:24 -050011049static void bnx2x_link_settings_requested(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011050{
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011051 u32 link_config, idx, cfg_size = 0;
11052 bp->port.advertising[0] = 0;
11053 bp->port.advertising[1] = 0;
11054 switch (bp->link_params.num_phys) {
11055 case 1:
11056 case 2:
11057 cfg_size = 1;
11058 break;
11059 case 3:
11060 cfg_size = 2;
11061 break;
11062 }
11063 for (idx = 0; idx < cfg_size; idx++) {
11064 bp->link_params.req_duplex[idx] = DUPLEX_FULL;
11065 link_config = bp->port.link_config[idx];
11066 switch (link_config & PORT_FEATURE_LINK_SPEED_MASK) {
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011067 case PORT_FEATURE_LINK_SPEED_AUTO:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011068 if (bp->port.supported[idx] & SUPPORTED_Autoneg) {
11069 bp->link_params.req_line_speed[idx] =
11070 SPEED_AUTO_NEG;
11071 bp->port.advertising[idx] |=
11072 bp->port.supported[idx];
Mintz Yuval10bd1f22012-02-15 02:10:30 +000011073 if (bp->link_params.phy[EXT_PHY1].type ==
11074 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
11075 bp->port.advertising[idx] |=
11076 (SUPPORTED_100baseT_Half |
11077 SUPPORTED_100baseT_Full);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011078 } else {
11079 /* force 10G, no AN */
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011080 bp->link_params.req_line_speed[idx] =
11081 SPEED_10000;
11082 bp->port.advertising[idx] |=
11083 (ADVERTISED_10000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011084 ADVERTISED_FIBRE);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011085 continue;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011086 }
11087 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011088
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011089 case PORT_FEATURE_LINK_SPEED_10M_FULL:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011090 if (bp->port.supported[idx] & SUPPORTED_10baseT_Full) {
11091 bp->link_params.req_line_speed[idx] =
11092 SPEED_10;
11093 bp->port.advertising[idx] |=
11094 (ADVERTISED_10baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011095 ADVERTISED_TP);
11096 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000011097 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011098 link_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011099 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011100 return;
11101 }
11102 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011103
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011104 case PORT_FEATURE_LINK_SPEED_10M_HALF:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011105 if (bp->port.supported[idx] & SUPPORTED_10baseT_Half) {
11106 bp->link_params.req_line_speed[idx] =
11107 SPEED_10;
11108 bp->link_params.req_duplex[idx] =
11109 DUPLEX_HALF;
11110 bp->port.advertising[idx] |=
11111 (ADVERTISED_10baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011112 ADVERTISED_TP);
11113 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000011114 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011115 link_config,
11116 bp->link_params.speed_cap_mask[idx]);
11117 return;
11118 }
11119 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011120
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011121 case PORT_FEATURE_LINK_SPEED_100M_FULL:
11122 if (bp->port.supported[idx] &
11123 SUPPORTED_100baseT_Full) {
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011124 bp->link_params.req_line_speed[idx] =
11125 SPEED_100;
11126 bp->port.advertising[idx] |=
11127 (ADVERTISED_100baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011128 ADVERTISED_TP);
11129 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000011130 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011131 link_config,
11132 bp->link_params.speed_cap_mask[idx]);
11133 return;
11134 }
11135 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011136
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011137 case PORT_FEATURE_LINK_SPEED_100M_HALF:
11138 if (bp->port.supported[idx] &
11139 SUPPORTED_100baseT_Half) {
11140 bp->link_params.req_line_speed[idx] =
11141 SPEED_100;
11142 bp->link_params.req_duplex[idx] =
11143 DUPLEX_HALF;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011144 bp->port.advertising[idx] |=
11145 (ADVERTISED_100baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011146 ADVERTISED_TP);
11147 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000011148 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011149 link_config,
11150 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011151 return;
11152 }
11153 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011154
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011155 case PORT_FEATURE_LINK_SPEED_1G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011156 if (bp->port.supported[idx] &
11157 SUPPORTED_1000baseT_Full) {
11158 bp->link_params.req_line_speed[idx] =
11159 SPEED_1000;
11160 bp->port.advertising[idx] |=
11161 (ADVERTISED_1000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011162 ADVERTISED_TP);
Yuval Mintz5d67c1c2015-06-25 15:19:22 +030011163 } else if (bp->port.supported[idx] &
11164 SUPPORTED_1000baseKX_Full) {
11165 bp->link_params.req_line_speed[idx] =
11166 SPEED_1000;
11167 bp->port.advertising[idx] |=
11168 ADVERTISED_1000baseKX_Full;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011169 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000011170 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011171 link_config,
11172 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011173 return;
11174 }
11175 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011176
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011177 case PORT_FEATURE_LINK_SPEED_2_5G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011178 if (bp->port.supported[idx] &
11179 SUPPORTED_2500baseX_Full) {
11180 bp->link_params.req_line_speed[idx] =
11181 SPEED_2500;
11182 bp->port.advertising[idx] |=
11183 (ADVERTISED_2500baseX_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011184 ADVERTISED_TP);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011185 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000011186 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011187 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011188 bp->link_params.speed_cap_mask[idx]);
11189 return;
11190 }
11191 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011192
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011193 case PORT_FEATURE_LINK_SPEED_10G_CX4:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011194 if (bp->port.supported[idx] &
11195 SUPPORTED_10000baseT_Full) {
11196 bp->link_params.req_line_speed[idx] =
11197 SPEED_10000;
11198 bp->port.advertising[idx] |=
11199 (ADVERTISED_10000baseT_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011200 ADVERTISED_FIBRE);
Yuval Mintz5d67c1c2015-06-25 15:19:22 +030011201 } else if (bp->port.supported[idx] &
11202 SUPPORTED_10000baseKR_Full) {
11203 bp->link_params.req_line_speed[idx] =
11204 SPEED_10000;
11205 bp->port.advertising[idx] |=
11206 (ADVERTISED_10000baseKR_Full |
11207 ADVERTISED_FIBRE);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011208 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000011209 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011210 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011211 bp->link_params.speed_cap_mask[idx]);
11212 return;
11213 }
11214 break;
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000011215 case PORT_FEATURE_LINK_SPEED_20G:
11216 bp->link_params.req_line_speed[idx] = SPEED_20000;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011217
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000011218 break;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011219 default:
Merav Sicron51c1a582012-03-18 10:33:38 +000011220 BNX2X_ERR("NVRAM config error. BAD link speed link_config 0x%x\n",
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000011221 link_config);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011222 bp->link_params.req_line_speed[idx] =
11223 SPEED_AUTO_NEG;
11224 bp->port.advertising[idx] =
11225 bp->port.supported[idx];
11226 break;
11227 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011228
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011229 bp->link_params.req_flow_ctrl[idx] = (link_config &
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011230 PORT_FEATURE_FLOW_CONTROL_MASK);
Yuval Mintzcd1dfce2012-12-02 04:05:56 +000011231 if (bp->link_params.req_flow_ctrl[idx] ==
11232 BNX2X_FLOW_CTRL_AUTO) {
11233 if (!(bp->port.supported[idx] & SUPPORTED_Autoneg))
11234 bp->link_params.req_flow_ctrl[idx] =
11235 BNX2X_FLOW_CTRL_NONE;
11236 else
11237 bnx2x_set_requested_fc(bp);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011238 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011239
Merav Sicron51c1a582012-03-18 10:33:38 +000011240 BNX2X_DEV_INFO("req_line_speed %d req_duplex %d req_flow_ctrl 0x%x advertising 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011241 bp->link_params.req_line_speed[idx],
11242 bp->link_params.req_duplex[idx],
11243 bp->link_params.req_flow_ctrl[idx],
11244 bp->port.advertising[idx]);
11245 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011246}
11247
Bill Pemberton0329aba2012-12-03 09:24:24 -050011248static void bnx2x_set_mac_buf(u8 *mac_buf, u32 mac_lo, u16 mac_hi)
Michael Chane665bfd2009-10-10 13:46:54 +000011249{
Yuval Mintz86564c32013-01-23 03:21:50 +000011250 __be16 mac_hi_be = cpu_to_be16(mac_hi);
11251 __be32 mac_lo_be = cpu_to_be32(mac_lo);
11252 memcpy(mac_buf, &mac_hi_be, sizeof(mac_hi_be));
11253 memcpy(mac_buf + sizeof(mac_hi_be), &mac_lo_be, sizeof(mac_lo_be));
Michael Chane665bfd2009-10-10 13:46:54 +000011254}
11255
Bill Pemberton0329aba2012-12-03 09:24:24 -050011256static void bnx2x_get_port_hwinfo(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011257{
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011258 int port = BP_PORT(bp);
Eilon Greenstein589abe32009-02-12 08:36:55 +000011259 u32 config;
Yuval Mintzc8c60d82012-06-06 17:13:07 +000011260 u32 ext_phy_type, ext_phy_config, eee_mode;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011261
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011262 bp->link_params.bp = bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011263 bp->link_params.port = port;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011264
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011265 bp->link_params.lane_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011266 SHMEM_RD(bp, dev_info.port_hw_config[port].lane_config);
Eilon Greenstein4d295db2009-07-21 05:47:47 +000011267
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011268 bp->link_params.speed_cap_mask[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011269 SHMEM_RD(bp,
Yaniv Rosnerb0261922013-05-01 04:27:57 +000011270 dev_info.port_hw_config[port].speed_capability_mask) &
11271 PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011272 bp->link_params.speed_cap_mask[1] =
11273 SHMEM_RD(bp,
Yaniv Rosnerb0261922013-05-01 04:27:57 +000011274 dev_info.port_hw_config[port].speed_capability_mask2) &
11275 PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011276 bp->port.link_config[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011277 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config);
11278
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011279 bp->port.link_config[1] =
11280 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config2);
Eilon Greensteinc2c8b032009-02-12 08:37:14 +000011281
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011282 bp->link_params.multi_phy_config =
11283 SHMEM_RD(bp, dev_info.port_hw_config[port].multi_phy_config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +000011284 /* If the device is capable of WoL, set the default state according
11285 * to the HW
11286 */
Eilon Greenstein4d295db2009-07-21 05:47:47 +000011287 config = SHMEM_RD(bp, dev_info.port_feature_config[port].config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +000011288 bp->wol = (!(bp->flags & NO_WOL_FLAG) &&
11289 (config & PORT_FEATURE_WOL_ENABLED));
11290
Yuval Mintz4ba76992013-01-14 05:11:45 +000011291 if ((config & PORT_FEAT_CFG_STORAGE_PERSONALITY_MASK) ==
11292 PORT_FEAT_CFG_STORAGE_PERSONALITY_FCOE && !IS_MF(bp))
11293 bp->flags |= NO_ISCSI_FLAG;
11294 if ((config & PORT_FEAT_CFG_STORAGE_PERSONALITY_MASK) ==
11295 PORT_FEAT_CFG_STORAGE_PERSONALITY_ISCSI && !(IS_MF(bp)))
11296 bp->flags |= NO_FCOE_FLAG;
11297
Merav Sicron51c1a582012-03-18 10:33:38 +000011298 BNX2X_DEV_INFO("lane_config 0x%08x speed_cap_mask0 0x%08x link_config0 0x%08x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011299 bp->link_params.lane_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011300 bp->link_params.speed_cap_mask[0],
11301 bp->port.link_config[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011302
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011303 bp->link_params.switch_cfg = (bp->port.link_config[0] &
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011304 PORT_FEATURE_CONNECTED_SWITCH_MASK);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011305 bnx2x_phy_probe(&bp->link_params);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011306 bnx2x_link_settings_supported(bp, bp->link_params.switch_cfg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011307
11308 bnx2x_link_settings_requested(bp);
11309
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011310 /*
11311 * If connected directly, work with the internal PHY, otherwise, work
11312 * with the external PHY
11313 */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011314 ext_phy_config =
11315 SHMEM_RD(bp,
11316 dev_info.port_hw_config[port].external_phy_config);
11317 ext_phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011318 if (ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT)
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011319 bp->mdio.prtad = bp->port.phy_addr;
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011320
11321 else if ((ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) &&
11322 (ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN))
11323 bp->mdio.prtad =
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011324 XGXS_EXT_PHY_ADDR(ext_phy_config);
Yaniv Rosner5866df62011-01-30 04:15:07 +000011325
Yuval Mintzc8c60d82012-06-06 17:13:07 +000011326 /* Configure link feature according to nvram value */
11327 eee_mode = (((SHMEM_RD(bp, dev_info.
11328 port_feature_config[port].eee_power_mode)) &
11329 PORT_FEAT_CFG_EEE_POWER_MODE_MASK) >>
11330 PORT_FEAT_CFG_EEE_POWER_MODE_SHIFT);
11331 if (eee_mode != PORT_FEAT_CFG_EEE_POWER_MODE_DISABLED) {
11332 bp->link_params.eee_mode = EEE_MODE_ADV_LPI |
11333 EEE_MODE_ENABLE_LPI |
11334 EEE_MODE_OUTPUT_TIME;
11335 } else {
11336 bp->link_params.eee_mode = 0;
11337 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011338}
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011339
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011340void bnx2x_get_iscsi_info(struct bnx2x *bp)
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011341{
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000011342 u32 no_flags = NO_ISCSI_FLAG;
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011343 int port = BP_PORT(bp);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011344 u32 max_iscsi_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011345 drv_lic_key[port].max_iscsi_conn);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011346
Merav Sicron55c11942012-11-07 00:45:48 +000011347 if (!CNIC_SUPPORT(bp)) {
11348 bp->flags |= no_flags;
11349 return;
11350 }
11351
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011352 /* Get the number of maximum allowed iSCSI connections */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011353 bp->cnic_eth_dev.max_iscsi_conn =
11354 (max_iscsi_conn & BNX2X_MAX_ISCSI_INIT_CONN_MASK) >>
11355 BNX2X_MAX_ISCSI_INIT_CONN_SHIFT;
11356
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011357 BNX2X_DEV_INFO("max_iscsi_conn 0x%x\n",
11358 bp->cnic_eth_dev.max_iscsi_conn);
11359
11360 /*
11361 * If maximum allowed number of connections is zero -
11362 * disable the feature.
11363 */
11364 if (!bp->cnic_eth_dev.max_iscsi_conn)
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000011365 bp->flags |= no_flags;
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011366}
11367
Bill Pemberton0329aba2012-12-03 09:24:24 -050011368static void bnx2x_get_ext_wwn_info(struct bnx2x *bp, int func)
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000011369{
11370 /* Port info */
11371 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
11372 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_upper);
11373 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
11374 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_lower);
11375
11376 /* Node info */
11377 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
11378 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_upper);
11379 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
11380 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_lower);
11381}
Dmitry Kravkov86800192013-05-27 04:08:29 +000011382
11383static int bnx2x_shared_fcoe_funcs(struct bnx2x *bp)
11384{
11385 u8 count = 0;
11386
11387 if (IS_MF(bp)) {
11388 u8 fid;
11389
11390 /* iterate over absolute function ids for this path: */
11391 for (fid = BP_PATH(bp); fid < E2_FUNC_MAX * 2; fid += 2) {
11392 if (IS_MF_SD(bp)) {
11393 u32 cfg = MF_CFG_RD(bp,
11394 func_mf_config[fid].config);
11395
11396 if (!(cfg & FUNC_MF_CFG_FUNC_HIDE) &&
11397 ((cfg & FUNC_MF_CFG_PROTOCOL_MASK) ==
11398 FUNC_MF_CFG_PROTOCOL_FCOE))
11399 count++;
11400 } else {
11401 u32 cfg = MF_CFG_RD(bp,
11402 func_ext_config[fid].
11403 func_cfg);
11404
11405 if ((cfg & MACP_FUNC_CFG_FLAGS_ENABLED) &&
11406 (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD))
11407 count++;
11408 }
11409 }
11410 } else { /* SF */
11411 int port, port_cnt = CHIP_MODE_IS_4_PORT(bp) ? 2 : 1;
11412
11413 for (port = 0; port < port_cnt; port++) {
11414 u32 lic = SHMEM_RD(bp,
11415 drv_lic_key[port].max_fcoe_conn) ^
11416 FW_ENCODE_32BIT_PATTERN;
11417 if (lic)
11418 count++;
11419 }
11420 }
11421
11422 return count;
11423}
11424
Bill Pemberton0329aba2012-12-03 09:24:24 -050011425static void bnx2x_get_fcoe_info(struct bnx2x *bp)
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011426{
11427 int port = BP_PORT(bp);
11428 int func = BP_ABS_FUNC(bp);
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011429 u32 max_fcoe_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
11430 drv_lic_key[port].max_fcoe_conn);
Dmitry Kravkov86800192013-05-27 04:08:29 +000011431 u8 num_fcoe_func = bnx2x_shared_fcoe_funcs(bp);
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011432
Merav Sicron55c11942012-11-07 00:45:48 +000011433 if (!CNIC_SUPPORT(bp)) {
11434 bp->flags |= NO_FCOE_FLAG;
11435 return;
11436 }
11437
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011438 /* Get the number of maximum allowed FCoE connections */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011439 bp->cnic_eth_dev.max_fcoe_conn =
11440 (max_fcoe_conn & BNX2X_MAX_FCOE_INIT_CONN_MASK) >>
11441 BNX2X_MAX_FCOE_INIT_CONN_SHIFT;
11442
Bhanu Prakash Gollapudi0eb43b42013-04-22 19:22:30 +000011443 /* Calculate the number of maximum allowed FCoE tasks */
11444 bp->cnic_eth_dev.max_fcoe_exchanges = MAX_NUM_FCOE_TASKS_PER_ENGINE;
Dmitry Kravkov86800192013-05-27 04:08:29 +000011445
11446 /* check if FCoE resources must be shared between different functions */
11447 if (num_fcoe_func)
11448 bp->cnic_eth_dev.max_fcoe_exchanges /= num_fcoe_func;
Bhanu Prakash Gollapudi0eb43b42013-04-22 19:22:30 +000011449
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011450 /* Read the WWN: */
11451 if (!IS_MF(bp)) {
11452 /* Port info */
11453 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
11454 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000011455 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011456 fcoe_wwn_port_name_upper);
11457 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
11458 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000011459 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011460 fcoe_wwn_port_name_lower);
11461
11462 /* Node info */
11463 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
11464 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000011465 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011466 fcoe_wwn_node_name_upper);
11467 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
11468 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000011469 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011470 fcoe_wwn_node_name_lower);
11471 } else if (!IS_MF_SD(bp)) {
Dmitry Kravkov2e98ffc2014-09-17 16:24:36 +030011472 /* Read the WWN info only if the FCoE feature is enabled for
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011473 * this function.
11474 */
Dmitry Kravkov2e98ffc2014-09-17 16:24:36 +030011475 if (BNX2X_HAS_MF_EXT_PROTOCOL_FCOE(bp))
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000011476 bnx2x_get_ext_wwn_info(bp, func);
Dmitry Kravkov2e98ffc2014-09-17 16:24:36 +030011477 } else {
11478 if (BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp) && !CHIP_IS_E1x(bp))
11479 bnx2x_get_ext_wwn_info(bp, func);
Yuval Mintz382e5132012-12-02 04:05:51 +000011480 }
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011481
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011482 BNX2X_DEV_INFO("max_fcoe_conn 0x%x\n", bp->cnic_eth_dev.max_fcoe_conn);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011483
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011484 /*
11485 * If maximum allowed number of connections is zero -
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011486 * disable the feature.
11487 */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011488 if (!bp->cnic_eth_dev.max_fcoe_conn)
11489 bp->flags |= NO_FCOE_FLAG;
11490}
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011491
Bill Pemberton0329aba2012-12-03 09:24:24 -050011492static void bnx2x_get_cnic_info(struct bnx2x *bp)
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011493{
11494 /*
11495 * iSCSI may be dynamically disabled but reading
11496 * info here we will decrease memory usage by driver
11497 * if the feature is disabled for good
11498 */
11499 bnx2x_get_iscsi_info(bp);
11500 bnx2x_get_fcoe_info(bp);
11501}
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011502
Bill Pemberton0329aba2012-12-03 09:24:24 -050011503static void bnx2x_get_cnic_mac_hwinfo(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +000011504{
11505 u32 val, val2;
11506 int func = BP_ABS_FUNC(bp);
11507 int port = BP_PORT(bp);
11508 u8 *iscsi_mac = bp->cnic_eth_dev.iscsi_mac;
11509 u8 *fip_mac = bp->fip_mac;
11510
11511 if (IS_MF(bp)) {
11512 /* iSCSI and FCoE NPAR MACs: if there is no either iSCSI or
11513 * FCoE MAC then the appropriate feature should be disabled.
11514 * In non SD mode features configuration comes from struct
11515 * func_ext_config.
11516 */
Dmitry Kravkov2e98ffc2014-09-17 16:24:36 +030011517 if (!IS_MF_SD(bp)) {
Merav Sicron55c11942012-11-07 00:45:48 +000011518 u32 cfg = MF_CFG_RD(bp, func_ext_config[func].func_cfg);
11519 if (cfg & MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD) {
11520 val2 = MF_CFG_RD(bp, func_ext_config[func].
11521 iscsi_mac_addr_upper);
11522 val = MF_CFG_RD(bp, func_ext_config[func].
11523 iscsi_mac_addr_lower);
11524 bnx2x_set_mac_buf(iscsi_mac, val, val2);
11525 BNX2X_DEV_INFO
11526 ("Read iSCSI MAC: %pM\n", iscsi_mac);
11527 } else {
11528 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
11529 }
11530
11531 if (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD) {
11532 val2 = MF_CFG_RD(bp, func_ext_config[func].
11533 fcoe_mac_addr_upper);
11534 val = MF_CFG_RD(bp, func_ext_config[func].
11535 fcoe_mac_addr_lower);
11536 bnx2x_set_mac_buf(fip_mac, val, val2);
11537 BNX2X_DEV_INFO
11538 ("Read FCoE L2 MAC: %pM\n", fip_mac);
11539 } else {
11540 bp->flags |= NO_FCOE_FLAG;
11541 }
11542
11543 bp->mf_ext_config = cfg;
11544
11545 } else { /* SD MODE */
11546 if (BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp)) {
11547 /* use primary mac as iscsi mac */
11548 memcpy(iscsi_mac, bp->dev->dev_addr, ETH_ALEN);
11549
11550 BNX2X_DEV_INFO("SD ISCSI MODE\n");
11551 BNX2X_DEV_INFO
11552 ("Read iSCSI MAC: %pM\n", iscsi_mac);
11553 } else if (BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp)) {
11554 /* use primary mac as fip mac */
11555 memcpy(fip_mac, bp->dev->dev_addr, ETH_ALEN);
11556 BNX2X_DEV_INFO("SD FCoE MODE\n");
11557 BNX2X_DEV_INFO
11558 ("Read FIP MAC: %pM\n", fip_mac);
11559 }
11560 }
11561
Yuval Mintz82594f82013-03-11 05:17:51 +000011562 /* If this is a storage-only interface, use SAN mac as
11563 * primary MAC. Notice that for SD this is already the case,
11564 * as the SAN mac was copied from the primary MAC.
11565 */
11566 if (IS_MF_FCOE_AFEX(bp))
Merav Sicron55c11942012-11-07 00:45:48 +000011567 memcpy(bp->dev->dev_addr, fip_mac, ETH_ALEN);
Merav Sicron55c11942012-11-07 00:45:48 +000011568 } else {
11569 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
11570 iscsi_mac_upper);
11571 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
11572 iscsi_mac_lower);
11573 bnx2x_set_mac_buf(iscsi_mac, val, val2);
11574
11575 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
11576 fcoe_fip_mac_upper);
11577 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
11578 fcoe_fip_mac_lower);
11579 bnx2x_set_mac_buf(fip_mac, val, val2);
11580 }
11581
11582 /* Disable iSCSI OOO if MAC configuration is invalid. */
11583 if (!is_valid_ether_addr(iscsi_mac)) {
11584 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
Joe Perchesc7bf7162015-03-02 19:54:47 -080011585 eth_zero_addr(iscsi_mac);
Merav Sicron55c11942012-11-07 00:45:48 +000011586 }
11587
11588 /* Disable FCoE if MAC configuration is invalid. */
11589 if (!is_valid_ether_addr(fip_mac)) {
11590 bp->flags |= NO_FCOE_FLAG;
Joe Perchesc7bf7162015-03-02 19:54:47 -080011591 eth_zero_addr(bp->fip_mac);
Merav Sicron55c11942012-11-07 00:45:48 +000011592 }
11593}
11594
Bill Pemberton0329aba2012-12-03 09:24:24 -050011595static void bnx2x_get_mac_hwinfo(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011596{
11597 u32 val, val2;
11598 int func = BP_ABS_FUNC(bp);
11599 int port = BP_PORT(bp);
11600
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011601 /* Zero primary MAC configuration */
Joe Perchesc7bf7162015-03-02 19:54:47 -080011602 eth_zero_addr(bp->dev->dev_addr);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011603
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011604 if (BP_NOMCP(bp)) {
11605 BNX2X_ERROR("warning: random MAC workaround active\n");
Danny Kukawka7ce5d222012-02-15 06:45:40 +000011606 eth_hw_addr_random(bp->dev);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011607 } else if (IS_MF(bp)) {
11608 val2 = MF_CFG_RD(bp, func_mf_config[func].mac_upper);
11609 val = MF_CFG_RD(bp, func_mf_config[func].mac_lower);
11610 if ((val2 != FUNC_MF_CFG_UPPERMAC_DEFAULT) &&
11611 (val != FUNC_MF_CFG_LOWERMAC_DEFAULT))
11612 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
11613
Merav Sicron55c11942012-11-07 00:45:48 +000011614 if (CNIC_SUPPORT(bp))
11615 bnx2x_get_cnic_mac_hwinfo(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011616 } else {
11617 /* in SF read MACs from port configuration */
11618 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
11619 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
11620 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
11621
Merav Sicron55c11942012-11-07 00:45:48 +000011622 if (CNIC_SUPPORT(bp))
11623 bnx2x_get_cnic_mac_hwinfo(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011624 }
11625
Yuval Mintz3d7d5622013-10-09 16:06:28 +020011626 if (!BP_NOMCP(bp)) {
11627 /* Read physical port identifier from shmem */
11628 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
11629 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
11630 bnx2x_set_mac_buf(bp->phys_port_id, val, val2);
11631 bp->flags |= HAS_PHYS_PORT_ID;
11632 }
11633
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011634 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr, ETH_ALEN);
Michael Chan37b091b2009-10-10 13:46:55 +000011635
Dmitry Kravkov2e98ffc2014-09-17 16:24:36 +030011636 if (!is_valid_ether_addr(bp->dev->dev_addr))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011637 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000011638 "bad Ethernet MAC address configuration: %pM\n"
11639 "change it manually before bringing up the appropriate network interface\n",
Joe Perches0f9dad12011-08-14 12:16:19 +000011640 bp->dev->dev_addr);
Yuval Mintz79642112012-12-02 04:05:50 +000011641}
Merav Sicron51c1a582012-03-18 10:33:38 +000011642
Bill Pemberton0329aba2012-12-03 09:24:24 -050011643static bool bnx2x_get_dropless_info(struct bnx2x *bp)
Yuval Mintz79642112012-12-02 04:05:50 +000011644{
11645 int tmp;
11646 u32 cfg;
Merav Sicron51c1a582012-03-18 10:33:38 +000011647
Yuval Mintzaeeddb82013-08-19 09:11:59 +030011648 if (IS_VF(bp))
Joe Perches4e833c52015-03-29 18:25:12 -070011649 return false;
Yuval Mintzaeeddb82013-08-19 09:11:59 +030011650
Yuval Mintz79642112012-12-02 04:05:50 +000011651 if (IS_MF(bp) && !CHIP_IS_E1x(bp)) {
11652 /* Take function: tmp = func */
11653 tmp = BP_ABS_FUNC(bp);
11654 cfg = MF_CFG_RD(bp, func_ext_config[tmp].func_cfg);
11655 cfg = !!(cfg & MACP_FUNC_CFG_PAUSE_ON_HOST_RING);
11656 } else {
11657 /* Take port: tmp = port */
11658 tmp = BP_PORT(bp);
11659 cfg = SHMEM_RD(bp,
11660 dev_info.port_hw_config[tmp].generic_features);
11661 cfg = !!(cfg & PORT_HW_CFG_PAUSE_ON_HOST_RING_ENABLED);
11662 }
11663 return cfg;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011664}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011665
Yuval Mintz83bad202014-09-17 16:24:38 +030011666static void validate_set_si_mode(struct bnx2x *bp)
11667{
11668 u8 func = BP_ABS_FUNC(bp);
11669 u32 val;
11670
11671 val = MF_CFG_RD(bp, func_mf_config[func].mac_upper);
11672
11673 /* check for legal mac (upper bytes) */
11674 if (val != 0xffff) {
11675 bp->mf_mode = MULTI_FUNCTION_SI;
11676 bp->mf_config[BP_VN(bp)] =
11677 MF_CFG_RD(bp, func_mf_config[func].config);
11678 } else
11679 BNX2X_DEV_INFO("illegal MAC address for SI\n");
11680}
11681
Bill Pemberton0329aba2012-12-03 09:24:24 -050011682static int bnx2x_get_hwinfo(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011683{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011684 int /*abs*/func = BP_ABS_FUNC(bp);
David S. Millerb8ee8322011-04-17 16:56:12 -070011685 int vn;
Yuval Mintz83bad202014-09-17 16:24:38 +030011686 u32 val = 0, val2 = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011687 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011688
Yuval Mintz0f587f12015-03-29 10:05:01 +030011689 /* Validate that chip access is feasible */
11690 if (REG_RD(bp, MISC_REG_CHIP_NUM) == 0xffffffff) {
11691 dev_err(&bp->pdev->dev,
11692 "Chip read returns all Fs. Preventing probe from continuing\n");
11693 return -EINVAL;
11694 }
11695
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011696 bnx2x_get_common_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011697
Ariel Elior6383c0b2011-07-14 08:31:57 +000011698 /*
11699 * initialize IGU parameters
11700 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011701 if (CHIP_IS_E1x(bp)) {
11702 bp->common.int_block = INT_BLOCK_HC;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011703
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011704 bp->igu_dsb_id = DEF_SB_IGU_ID;
11705 bp->igu_base_sb = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011706 } else {
11707 bp->common.int_block = INT_BLOCK_IGU;
David S. Miller8decf862011-09-22 03:23:13 -040011708
Yuval Mintz16a5fd92013-06-02 00:06:18 +000011709 /* do not allow device reset during IGU info processing */
David S. Miller8decf862011-09-22 03:23:13 -040011710 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
11711
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011712 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011713
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011714 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011715 int tout = 5000;
11716
11717 BNX2X_DEV_INFO("FORCING Normal Mode\n");
11718
11719 val &= ~(IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN);
11720 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION, val);
11721 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x7f);
11722
11723 while (tout && REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
11724 tout--;
Yuval Mintz0926d492013-01-23 03:21:45 +000011725 usleep_range(1000, 2000);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011726 }
11727
11728 if (REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
11729 dev_err(&bp->pdev->dev,
11730 "FORCING Normal Mode failed!!!\n");
Barak Witkowski9b341bb2012-12-02 04:05:52 +000011731 bnx2x_release_hw_lock(bp,
11732 HW_LOCK_RESOURCE_RESET);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011733 return -EPERM;
11734 }
11735 }
11736
11737 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
11738 BNX2X_DEV_INFO("IGU Backward Compatible Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011739 bp->common.int_block |= INT_BLOCK_MODE_BW_COMP;
11740 } else
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011741 BNX2X_DEV_INFO("IGU Normal Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011742
Barak Witkowski9b341bb2012-12-02 04:05:52 +000011743 rc = bnx2x_get_igu_cam_info(bp);
David S. Miller8decf862011-09-22 03:23:13 -040011744 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
Barak Witkowski9b341bb2012-12-02 04:05:52 +000011745 if (rc)
11746 return rc;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011747 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011748
11749 /*
11750 * set base FW non-default (fast path) status block id, this value is
11751 * used to initialize the fw_sb_id saved on the fp/queue structure to
11752 * determine the id used by the FW.
11753 */
11754 if (CHIP_IS_E1x(bp))
11755 bp->base_fw_ndsb = BP_PORT(bp) * FP_SB_MAX_E1x + BP_L_ID(bp);
11756 else /*
11757 * 57712 - we currently use one FW SB per IGU SB (Rx and Tx of
11758 * the same queue are indicated on the same IGU SB). So we prefer
11759 * FW and IGU SBs to be the same value.
11760 */
11761 bp->base_fw_ndsb = bp->igu_base_sb;
11762
11763 BNX2X_DEV_INFO("igu_dsb_id %d igu_base_sb %d igu_sb_cnt %d\n"
11764 "base_fw_ndsb %d\n", bp->igu_dsb_id, bp->igu_base_sb,
11765 bp->igu_sb_cnt, bp->base_fw_ndsb);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011766
11767 /*
11768 * Initialize MF configuration
11769 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011770
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000011771 bp->mf_ov = 0;
11772 bp->mf_mode = 0;
Yuval Mintz76096472014-09-17 16:24:37 +030011773 bp->mf_sub_mode = 0;
David S. Miller8decf862011-09-22 03:23:13 -040011774 vn = BP_VN(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011775
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011776 if (!CHIP_IS_E1(bp) && !BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011777 BNX2X_DEV_INFO("shmem2base 0x%x, size %d, mfcfg offset %d\n",
11778 bp->common.shmem2_base, SHMEM2_RD(bp, size),
11779 (u32)offsetof(struct shmem2_region, mf_cfg_addr));
11780
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011781 if (SHMEM2_HAS(bp, mf_cfg_addr))
11782 bp->common.mf_cfg_base = SHMEM2_RD(bp, mf_cfg_addr);
11783 else
11784 bp->common.mf_cfg_base = bp->common.shmem_base +
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011785 offsetof(struct shmem_region, func_mb) +
11786 E1H_FUNC_MAX * sizeof(struct drv_func_mb);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011787 /*
11788 * get mf configuration:
Yuval Mintz16a5fd92013-06-02 00:06:18 +000011789 * 1. Existence of MF configuration
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011790 * 2. MAC address must be legal (check only upper bytes)
11791 * for Switch-Independent mode;
11792 * OVLAN must be legal for Switch-Dependent mode
11793 * 3. SF_MODE configures specific MF mode
11794 */
11795 if (bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
11796 /* get mf configuration */
11797 val = SHMEM_RD(bp,
11798 dev_info.shared_feature_config.config);
11799 val &= SHARED_FEAT_CFG_FORCE_SF_MODE_MASK;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011800
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011801 switch (val) {
11802 case SHARED_FEAT_CFG_FORCE_SF_MODE_SWITCH_INDEPT:
Yuval Mintz83bad202014-09-17 16:24:38 +030011803 validate_set_si_mode(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011804 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000011805 case SHARED_FEAT_CFG_FORCE_SF_MODE_AFEX_MODE:
11806 if ((!CHIP_IS_E1x(bp)) &&
11807 (MF_CFG_RD(bp, func_mf_config[func].
11808 mac_upper) != 0xffff) &&
11809 (SHMEM2_HAS(bp,
11810 afex_driver_support))) {
11811 bp->mf_mode = MULTI_FUNCTION_AFEX;
11812 bp->mf_config[vn] = MF_CFG_RD(bp,
11813 func_mf_config[func].config);
11814 } else {
11815 BNX2X_DEV_INFO("can not configure afex mode\n");
11816 }
11817 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011818 case SHARED_FEAT_CFG_FORCE_SF_MODE_MF_ALLOWED:
11819 /* get OV configuration */
11820 val = MF_CFG_RD(bp,
11821 func_mf_config[FUNC_0].e1hov_tag);
11822 val &= FUNC_MF_CFG_E1HOV_TAG_MASK;
11823
11824 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
11825 bp->mf_mode = MULTI_FUNCTION_SD;
11826 bp->mf_config[vn] = MF_CFG_RD(bp,
11827 func_mf_config[func].config);
11828 } else
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000011829 BNX2X_DEV_INFO("illegal OV for SD\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011830 break;
Yuval Mintz76096472014-09-17 16:24:37 +030011831 case SHARED_FEAT_CFG_FORCE_SF_MODE_UFP_MODE:
11832 bp->mf_mode = MULTI_FUNCTION_SD;
11833 bp->mf_sub_mode = SUB_MF_MODE_UFP;
11834 bp->mf_config[vn] =
11835 MF_CFG_RD(bp,
11836 func_mf_config[func].config);
11837 break;
Ariel Elior3786b942013-03-11 05:17:44 +000011838 case SHARED_FEAT_CFG_FORCE_SF_MODE_FORCED_SF:
11839 bp->mf_config[vn] = 0;
11840 break;
Yuval Mintz83bad202014-09-17 16:24:38 +030011841 case SHARED_FEAT_CFG_FORCE_SF_MODE_EXTENDED_MODE:
11842 val2 = SHMEM_RD(bp,
11843 dev_info.shared_hw_config.config_3);
11844 val2 &= SHARED_HW_CFG_EXTENDED_MF_MODE_MASK;
11845 switch (val2) {
11846 case SHARED_HW_CFG_EXTENDED_MF_MODE_NPAR1_DOT_5:
11847 validate_set_si_mode(bp);
11848 bp->mf_sub_mode =
11849 SUB_MF_MODE_NPAR1_DOT_5;
11850 break;
11851 default:
11852 /* Unknown configuration */
11853 bp->mf_config[vn] = 0;
11854 BNX2X_DEV_INFO("unknown extended MF mode 0x%x\n",
11855 val);
11856 }
11857 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011858 default:
11859 /* Unknown configuration: reset mf_config */
11860 bp->mf_config[vn] = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +000011861 BNX2X_DEV_INFO("unknown MF mode 0x%x\n", val);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011862 }
11863 }
11864
Eilon Greenstein2691d512009-08-12 08:22:08 +000011865 BNX2X_DEV_INFO("%s function mode\n",
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000011866 IS_MF(bp) ? "multi" : "single");
Eilon Greenstein2691d512009-08-12 08:22:08 +000011867
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011868 switch (bp->mf_mode) {
11869 case MULTI_FUNCTION_SD:
11870 val = MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
11871 FUNC_MF_CFG_E1HOV_TAG_MASK;
Eilon Greenstein2691d512009-08-12 08:22:08 +000011872 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000011873 bp->mf_ov = val;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011874 bp->path_has_ovlan = true;
11875
Merav Sicron51c1a582012-03-18 10:33:38 +000011876 BNX2X_DEV_INFO("MF OV for func %d is %d (0x%04x)\n",
11877 func, bp->mf_ov, bp->mf_ov);
Yuval Mintz76096472014-09-17 16:24:37 +030011878 } else if (bp->mf_sub_mode == SUB_MF_MODE_UFP) {
11879 dev_err(&bp->pdev->dev,
11880 "Unexpected - no valid MF OV for func %d in UFP mode\n",
11881 func);
11882 bp->path_has_ovlan = true;
Eilon Greenstein2691d512009-08-12 08:22:08 +000011883 } else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011884 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000011885 "No valid MF OV for func %d, aborting\n",
11886 func);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011887 return -EPERM;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011888 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011889 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000011890 case MULTI_FUNCTION_AFEX:
11891 BNX2X_DEV_INFO("func %d is in MF afex mode\n", func);
11892 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011893 case MULTI_FUNCTION_SI:
Merav Sicron51c1a582012-03-18 10:33:38 +000011894 BNX2X_DEV_INFO("func %d is in MF switch-independent mode\n",
11895 func);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011896 break;
11897 default:
11898 if (vn) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011899 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000011900 "VN %d is in a single function mode, aborting\n",
11901 vn);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011902 return -EPERM;
Eilon Greenstein2691d512009-08-12 08:22:08 +000011903 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011904 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011905 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011906
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011907 /* check if other port on the path needs ovlan:
11908 * Since MF configuration is shared between ports
11909 * Possible mixed modes are only
11910 * {SF, SI} {SF, SD} {SD, SF} {SI, SF}
11911 */
11912 if (CHIP_MODE_IS_4_PORT(bp) &&
11913 !bp->path_has_ovlan &&
11914 !IS_MF(bp) &&
11915 bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
11916 u8 other_port = !BP_PORT(bp);
11917 u8 other_func = BP_PATH(bp) + 2*other_port;
11918 val = MF_CFG_RD(bp,
11919 func_mf_config[other_func].e1hov_tag);
11920 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT)
11921 bp->path_has_ovlan = true;
11922 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011923 }
11924
Dmitry Kravkove8485822014-01-05 18:33:50 +020011925 /* adjust igu_sb_cnt to MF for E1H */
11926 if (CHIP_IS_E1H(bp) && IS_MF(bp))
11927 bp->igu_sb_cnt = min_t(u8, bp->igu_sb_cnt, E1H_MAX_MF_SB_COUNT);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011928
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011929 /* port info */
11930 bnx2x_get_port_hwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011931
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011932 /* Get MAC addresses */
11933 bnx2x_get_mac_hwinfo(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011934
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011935 bnx2x_get_cnic_info(bp);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011936
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011937 return rc;
11938}
11939
Bill Pemberton0329aba2012-12-03 09:24:24 -050011940static void bnx2x_read_fwinfo(struct bnx2x *bp)
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011941{
11942 int cnt, i, block_end, rodi;
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011943 char vpd_start[BNX2X_VPD_LEN+1];
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011944 char str_id_reg[VENDOR_ID_LEN+1];
11945 char str_id_cap[VENDOR_ID_LEN+1];
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011946 char *vpd_data;
11947 char *vpd_extended_data = NULL;
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011948 u8 len;
11949
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011950 cnt = pci_read_vpd(bp->pdev, 0, BNX2X_VPD_LEN, vpd_start);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011951 memset(bp->fw_ver, 0, sizeof(bp->fw_ver));
11952
11953 if (cnt < BNX2X_VPD_LEN)
11954 goto out_not_found;
11955
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011956 /* VPD RO tag should be first tag after identifier string, hence
11957 * we should be able to find it in first BNX2X_VPD_LEN chars
11958 */
11959 i = pci_vpd_find_tag(vpd_start, 0, BNX2X_VPD_LEN,
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011960 PCI_VPD_LRDT_RO_DATA);
11961 if (i < 0)
11962 goto out_not_found;
11963
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011964 block_end = i + PCI_VPD_LRDT_TAG_SIZE +
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011965 pci_vpd_lrdt_size(&vpd_start[i]);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011966
11967 i += PCI_VPD_LRDT_TAG_SIZE;
11968
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011969 if (block_end > BNX2X_VPD_LEN) {
11970 vpd_extended_data = kmalloc(block_end, GFP_KERNEL);
11971 if (vpd_extended_data == NULL)
11972 goto out_not_found;
11973
11974 /* read rest of vpd image into vpd_extended_data */
11975 memcpy(vpd_extended_data, vpd_start, BNX2X_VPD_LEN);
11976 cnt = pci_read_vpd(bp->pdev, BNX2X_VPD_LEN,
11977 block_end - BNX2X_VPD_LEN,
11978 vpd_extended_data + BNX2X_VPD_LEN);
11979 if (cnt < (block_end - BNX2X_VPD_LEN))
11980 goto out_not_found;
11981 vpd_data = vpd_extended_data;
11982 } else
11983 vpd_data = vpd_start;
11984
11985 /* now vpd_data holds full vpd content in both cases */
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011986
11987 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
11988 PCI_VPD_RO_KEYWORD_MFR_ID);
11989 if (rodi < 0)
11990 goto out_not_found;
11991
11992 len = pci_vpd_info_field_size(&vpd_data[rodi]);
11993
11994 if (len != VENDOR_ID_LEN)
11995 goto out_not_found;
11996
11997 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
11998
11999 /* vendor specific info */
12000 snprintf(str_id_reg, VENDOR_ID_LEN + 1, "%04x", PCI_VENDOR_ID_DELL);
12001 snprintf(str_id_cap, VENDOR_ID_LEN + 1, "%04X", PCI_VENDOR_ID_DELL);
12002 if (!strncmp(str_id_reg, &vpd_data[rodi], VENDOR_ID_LEN) ||
12003 !strncmp(str_id_cap, &vpd_data[rodi], VENDOR_ID_LEN)) {
12004
12005 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
12006 PCI_VPD_RO_KEYWORD_VENDOR0);
12007 if (rodi >= 0) {
12008 len = pci_vpd_info_field_size(&vpd_data[rodi]);
12009
12010 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
12011
12012 if (len < 32 && (len + rodi) <= BNX2X_VPD_LEN) {
12013 memcpy(bp->fw_ver, &vpd_data[rodi], len);
12014 bp->fw_ver[len] = ' ';
12015 }
12016 }
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000012017 kfree(vpd_extended_data);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000012018 return;
12019 }
12020out_not_found:
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000012021 kfree(vpd_extended_data);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000012022 return;
12023}
12024
Bill Pemberton0329aba2012-12-03 09:24:24 -050012025static void bnx2x_set_modes_bitmap(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012026{
12027 u32 flags = 0;
12028
12029 if (CHIP_REV_IS_FPGA(bp))
12030 SET_FLAGS(flags, MODE_FPGA);
12031 else if (CHIP_REV_IS_EMUL(bp))
12032 SET_FLAGS(flags, MODE_EMUL);
12033 else
12034 SET_FLAGS(flags, MODE_ASIC);
12035
12036 if (CHIP_MODE_IS_4_PORT(bp))
12037 SET_FLAGS(flags, MODE_PORT4);
12038 else
12039 SET_FLAGS(flags, MODE_PORT2);
12040
12041 if (CHIP_IS_E2(bp))
12042 SET_FLAGS(flags, MODE_E2);
12043 else if (CHIP_IS_E3(bp)) {
12044 SET_FLAGS(flags, MODE_E3);
12045 if (CHIP_REV(bp) == CHIP_REV_Ax)
12046 SET_FLAGS(flags, MODE_E3_A0);
Ariel Elior6383c0b2011-07-14 08:31:57 +000012047 else /*if (CHIP_REV(bp) == CHIP_REV_Bx)*/
12048 SET_FLAGS(flags, MODE_E3_B0 | MODE_COS3);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012049 }
12050
12051 if (IS_MF(bp)) {
12052 SET_FLAGS(flags, MODE_MF);
12053 switch (bp->mf_mode) {
12054 case MULTI_FUNCTION_SD:
12055 SET_FLAGS(flags, MODE_MF_SD);
12056 break;
12057 case MULTI_FUNCTION_SI:
12058 SET_FLAGS(flags, MODE_MF_SI);
12059 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000012060 case MULTI_FUNCTION_AFEX:
12061 SET_FLAGS(flags, MODE_MF_AFEX);
12062 break;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012063 }
12064 } else
12065 SET_FLAGS(flags, MODE_SF);
12066
12067#if defined(__LITTLE_ENDIAN)
12068 SET_FLAGS(flags, MODE_LITTLE_ENDIAN);
12069#else /*(__BIG_ENDIAN)*/
12070 SET_FLAGS(flags, MODE_BIG_ENDIAN);
12071#endif
12072 INIT_MODE_FLAGS(bp) = flags;
12073}
12074
Bill Pemberton0329aba2012-12-03 09:24:24 -050012075static int bnx2x_init_bp(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012076{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000012077 int func;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012078 int rc;
12079
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012080 mutex_init(&bp->port.phy_mutex);
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -070012081 mutex_init(&bp->fw_mb_mutex);
Yuval Mintz42f82772014-03-23 18:12:23 +020012082 mutex_init(&bp->drv_info_mutex);
Yuval Mintzc6e36d82015-06-01 15:08:18 +030012083 sema_init(&bp->stats_lock, 1);
Yuval Mintz42f82772014-03-23 18:12:23 +020012084 bp->drv_info_mng_owner = false;
Merav Sicron55c11942012-11-07 00:45:48 +000012085
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080012086 INIT_DELAYED_WORK(&bp->sp_task, bnx2x_sp_task);
Ariel Elior7be08a72011-07-14 08:31:19 +000012087 INIT_DELAYED_WORK(&bp->sp_rtnl_task, bnx2x_sp_rtnl_task);
Yaniv Rosner3deb8162011-06-14 01:34:33 +000012088 INIT_DELAYED_WORK(&bp->period_task, bnx2x_period_task);
Yuval Mintz370d4a22014-03-23 18:12:24 +020012089 INIT_DELAYED_WORK(&bp->iov_task, bnx2x_iov_task);
Ariel Elior1ab44342013-01-01 05:22:23 +000012090 if (IS_PF(bp)) {
12091 rc = bnx2x_get_hwinfo(bp);
12092 if (rc)
12093 return rc;
12094 } else {
Ariel Eliore09b74d2013-05-27 04:08:26 +000012095 eth_zero_addr(bp->dev->dev_addr);
Ariel Elior1ab44342013-01-01 05:22:23 +000012096 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012097
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012098 bnx2x_set_modes_bitmap(bp);
12099
12100 rc = bnx2x_alloc_mem_bp(bp);
12101 if (rc)
12102 return rc;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012103
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000012104 bnx2x_read_fwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000012105
12106 func = BP_FUNC(bp);
12107
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012108 /* need to reset chip if undi was active */
Ariel Elior1ab44342013-01-01 05:22:23 +000012109 if (IS_PF(bp) && !BP_NOMCP(bp)) {
Yuval Mintz452427b2012-03-26 20:47:07 +000012110 /* init fw_seq */
12111 bp->fw_seq =
12112 SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
12113 DRV_MSG_SEQ_NUMBER_MASK;
12114 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
12115
Yuval Mintz91ebb922013-12-26 09:57:07 +020012116 rc = bnx2x_prev_unload(bp);
12117 if (rc) {
12118 bnx2x_free_mem_bp(bp);
12119 return rc;
12120 }
Yuval Mintz452427b2012-03-26 20:47:07 +000012121 }
12122
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012123 if (CHIP_REV_IS_FPGA(bp))
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012124 dev_err(&bp->pdev->dev, "FPGA detected\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012125
12126 if (BP_NOMCP(bp) && (func == 0))
Merav Sicron51c1a582012-03-18 10:33:38 +000012127 dev_err(&bp->pdev->dev, "MCP disabled, must load devices in order!\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012128
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012129 bp->disable_tpa = disable_tpa;
Dmitry Kravkov2e98ffc2014-09-17 16:24:36 +030012130 bp->disable_tpa |= !!IS_MF_STORAGE_ONLY(bp);
Michal Schmidt94d9de32014-02-25 16:04:26 +010012131 /* Reduce memory usage in kdump environment by disabling TPA */
Amir Vadaic9931892014-08-25 16:06:54 +030012132 bp->disable_tpa |= is_kdump_kernel();
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012133
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070012134 /* Set TPA flags */
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012135 if (bp->disable_tpa) {
Michal Schmidtd9b9e862015-04-28 11:34:21 +020012136 bp->dev->hw_features &= ~NETIF_F_LRO;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070012137 bp->dev->features &= ~NETIF_F_LRO;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070012138 }
12139
Eilon Greensteina18f5122009-08-12 08:23:26 +000012140 if (CHIP_IS_E1(bp))
12141 bp->dropless_fc = 0;
12142 else
Yuval Mintz79642112012-12-02 04:05:50 +000012143 bp->dropless_fc = dropless_fc | bnx2x_get_dropless_info(bp);
Eilon Greensteina18f5122009-08-12 08:23:26 +000012144
Eilon Greenstein8d5726c2009-02-12 08:37:19 +000012145 bp->mrrs = mrrs;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070012146
Dmitry Kravkov2e98ffc2014-09-17 16:24:36 +030012147 bp->tx_ring_size = IS_MF_STORAGE_ONLY(bp) ? 0 : MAX_TX_AVAIL;
Ariel Elior1ab44342013-01-01 05:22:23 +000012148 if (IS_VF(bp))
12149 bp->rx_ring_size = MAX_RX_AVAIL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012150
Eilon Greenstein7d323bf2009-11-09 06:09:35 +000012151 /* make sure that the numbers are in the right granularity */
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012152 bp->tx_ticks = (50 / BNX2X_BTR) * BNX2X_BTR;
12153 bp->rx_ticks = (25 / BNX2X_BTR) * BNX2X_BTR;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012154
Michal Schmidtfc543632012-02-14 09:05:46 +000012155 bp->current_interval = CHIP_REV_IS_SLOW(bp) ? 5*HZ : HZ;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012156
12157 init_timer(&bp->timer);
12158 bp->timer.expires = jiffies + bp->current_interval;
12159 bp->timer.data = (unsigned long) bp;
12160 bp->timer.function = bnx2x_timer;
12161
Barak Witkowski0370cf92012-12-02 04:05:55 +000012162 if (SHMEM2_HAS(bp, dcbx_lldp_params_offset) &&
12163 SHMEM2_HAS(bp, dcbx_lldp_dcbx_stat_offset) &&
12164 SHMEM2_RD(bp, dcbx_lldp_params_offset) &&
12165 SHMEM2_RD(bp, dcbx_lldp_dcbx_stat_offset)) {
12166 bnx2x_dcbx_set_state(bp, true, BNX2X_DCBX_ENABLED_ON_NEG_ON);
12167 bnx2x_dcbx_init_params(bp);
12168 } else {
12169 bnx2x_dcbx_set_state(bp, false, BNX2X_DCBX_ENABLED_OFF);
12170 }
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000012171
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012172 if (CHIP_IS_E1x(bp))
12173 bp->cnic_base_cl_id = FP_SB_MAX_E1x;
12174 else
12175 bp->cnic_base_cl_id = FP_SB_MAX_E2;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012176
Ariel Elior6383c0b2011-07-14 08:31:57 +000012177 /* multiple tx priority */
Ariel Elior1ab44342013-01-01 05:22:23 +000012178 if (IS_VF(bp))
12179 bp->max_cos = 1;
12180 else if (CHIP_IS_E1x(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +000012181 bp->max_cos = BNX2X_MULTI_TX_COS_E1X;
Ariel Elior1ab44342013-01-01 05:22:23 +000012182 else if (CHIP_IS_E2(bp) || CHIP_IS_E3A0(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +000012183 bp->max_cos = BNX2X_MULTI_TX_COS_E2_E3A0;
Ariel Elior1ab44342013-01-01 05:22:23 +000012184 else if (CHIP_IS_E3B0(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +000012185 bp->max_cos = BNX2X_MULTI_TX_COS_E3B0;
Ariel Elior1ab44342013-01-01 05:22:23 +000012186 else
12187 BNX2X_ERR("unknown chip %x revision %x\n",
12188 CHIP_NUM(bp), CHIP_REV(bp));
12189 BNX2X_DEV_INFO("set bp->max_cos to %d\n", bp->max_cos);
Ariel Elior6383c0b2011-07-14 08:31:57 +000012190
Merav Sicron55c11942012-11-07 00:45:48 +000012191 /* We need at least one default status block for slow-path events,
12192 * second status block for the L2 queue, and a third status block for
Yuval Mintz16a5fd92013-06-02 00:06:18 +000012193 * CNIC if supported.
Merav Sicron55c11942012-11-07 00:45:48 +000012194 */
Ariel Elior60cad4e2013-09-04 14:09:22 +030012195 if (IS_VF(bp))
12196 bp->min_msix_vec_cnt = 1;
12197 else if (CNIC_SUPPORT(bp))
Merav Sicron55c11942012-11-07 00:45:48 +000012198 bp->min_msix_vec_cnt = 3;
Ariel Elior60cad4e2013-09-04 14:09:22 +030012199 else /* PF w/o cnic */
Merav Sicron55c11942012-11-07 00:45:48 +000012200 bp->min_msix_vec_cnt = 2;
12201 BNX2X_DEV_INFO("bp->min_msix_vec_cnt %d", bp->min_msix_vec_cnt);
12202
Michal Schmidt5bb680d2013-07-01 17:23:06 +020012203 bp->dump_preset_idx = 1;
12204
Michal Kalderoneeed0182014-08-17 16:47:44 +030012205 if (CHIP_IS_E3B0(bp))
12206 bp->flags |= PTP_SUPPORTED;
12207
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012208 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012209}
12210
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +000012211/****************************************************************************
12212* General service functions
12213****************************************************************************/
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012214
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012215/*
12216 * net_device service functions
12217 */
12218
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070012219/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012220static int bnx2x_open(struct net_device *dev)
12221{
12222 struct bnx2x *bp = netdev_priv(dev);
Ariel Elior8395be52013-01-01 05:22:44 +000012223 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012224
Mintz Yuval1355b702012-02-15 02:10:22 +000012225 bp->stats_init = true;
12226
Eilon Greenstein6eccabb2009-01-22 03:37:48 +000012227 netif_carrier_off(dev);
12228
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012229 bnx2x_set_power_state(bp, PCI_D0);
12230
Ariel Eliorad5afc82013-01-01 05:22:26 +000012231 /* If parity had happen during the unload, then attentions
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000012232 * and/or RECOVERY_IN_PROGRES may still be set. In this case we
12233 * want the first function loaded on the current engine to
12234 * complete the recovery.
Ariel Eliorad5afc82013-01-01 05:22:26 +000012235 * Parity recovery is only relevant for PF driver.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000012236 */
Ariel Eliorad5afc82013-01-01 05:22:26 +000012237 if (IS_PF(bp)) {
Yuval Mintz1a6974b2013-10-20 16:51:27 +020012238 int other_engine = BP_PATH(bp) ? 0 : 1;
12239 bool other_load_status, load_status;
12240 bool global = false;
12241
Ariel Eliorad5afc82013-01-01 05:22:26 +000012242 other_load_status = bnx2x_get_load_status(bp, other_engine);
12243 load_status = bnx2x_get_load_status(bp, BP_PATH(bp));
12244 if (!bnx2x_reset_is_done(bp, BP_PATH(bp)) ||
12245 bnx2x_chk_parity_attn(bp, &global, true)) {
12246 do {
12247 /* If there are attentions and they are in a
12248 * global blocks, set the GLOBAL_RESET bit
12249 * regardless whether it will be this function
12250 * that will complete the recovery or not.
12251 */
12252 if (global)
12253 bnx2x_set_reset_global(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000012254
Ariel Eliorad5afc82013-01-01 05:22:26 +000012255 /* Only the first function on the current
12256 * engine should try to recover in open. In case
12257 * of attentions in global blocks only the first
12258 * in the chip should try to recover.
12259 */
12260 if ((!load_status &&
12261 (!global || !other_load_status)) &&
12262 bnx2x_trylock_leader_lock(bp) &&
12263 !bnx2x_leader_reset(bp)) {
12264 netdev_info(bp->dev,
12265 "Recovered in open\n");
12266 break;
12267 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012268
Ariel Eliorad5afc82013-01-01 05:22:26 +000012269 /* recovery has failed... */
12270 bnx2x_set_power_state(bp, PCI_D3hot);
12271 bp->recovery_state = BNX2X_RECOVERY_FAILED;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012272
Ariel Eliorad5afc82013-01-01 05:22:26 +000012273 BNX2X_ERR("Recovery flow hasn't been properly completed yet. Try again later.\n"
12274 "If you still see this message after a few retries then power cycle is required.\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012275
Ariel Eliorad5afc82013-01-01 05:22:26 +000012276 return -EAGAIN;
12277 } while (0);
12278 }
12279 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012280
12281 bp->recovery_state = BNX2X_RECOVERY_DONE;
Ariel Elior8395be52013-01-01 05:22:44 +000012282 rc = bnx2x_nic_load(bp, LOAD_OPEN);
12283 if (rc)
12284 return rc;
Ariel Elior9a8130b2013-09-28 08:46:09 +030012285 return 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012286}
12287
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070012288/* called with rtnl_lock */
Michal Schmidt56ad3152012-02-16 02:38:48 +000012289static int bnx2x_close(struct net_device *dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012290{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012291 struct bnx2x *bp = netdev_priv(dev);
12292
12293 /* Unload the driver, release IRQs */
Yuval Mintz5d07d862012-09-13 02:56:21 +000012294 bnx2x_nic_unload(bp, UNLOAD_CLOSE, false);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000012295
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012296 return 0;
12297}
12298
Eric Dumazet1191cb82012-04-27 21:39:21 +000012299static int bnx2x_init_mcast_macs_list(struct bnx2x *bp,
12300 struct bnx2x_mcast_ramrod_params *p)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012301{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012302 int mc_count = netdev_mc_count(bp->dev);
12303 struct bnx2x_mcast_list_elem *mc_mac =
Joe Perchescd2b0382014-02-20 13:25:51 -080012304 kcalloc(mc_count, sizeof(*mc_mac), GFP_ATOMIC);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012305 struct netdev_hw_addr *ha;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012306
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012307 if (!mc_mac)
12308 return -ENOMEM;
12309
12310 INIT_LIST_HEAD(&p->mcast_list);
12311
12312 netdev_for_each_mc_addr(ha, bp->dev) {
12313 mc_mac->mac = bnx2x_mc_addr(ha);
12314 list_add_tail(&mc_mac->link, &p->mcast_list);
12315 mc_mac++;
12316 }
12317
12318 p->mcast_list_len = mc_count;
12319
12320 return 0;
12321}
12322
Eric Dumazet1191cb82012-04-27 21:39:21 +000012323static void bnx2x_free_mcast_macs_list(
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012324 struct bnx2x_mcast_ramrod_params *p)
12325{
12326 struct bnx2x_mcast_list_elem *mc_mac =
12327 list_first_entry(&p->mcast_list, struct bnx2x_mcast_list_elem,
12328 link);
12329
12330 WARN_ON(!mc_mac);
12331 kfree(mc_mac);
12332}
12333
12334/**
12335 * bnx2x_set_uc_list - configure a new unicast MACs list.
12336 *
12337 * @bp: driver handle
12338 *
12339 * We will use zero (0) as a MAC type for these MACs.
12340 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012341static int bnx2x_set_uc_list(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012342{
12343 int rc;
12344 struct net_device *dev = bp->dev;
12345 struct netdev_hw_addr *ha;
Barak Witkowski15192a82012-06-19 07:48:28 +000012346 struct bnx2x_vlan_mac_obj *mac_obj = &bp->sp_objs->mac_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012347 unsigned long ramrod_flags = 0;
12348
12349 /* First schedule a cleanup up of old configuration */
12350 rc = bnx2x_del_all_macs(bp, mac_obj, BNX2X_UC_LIST_MAC, false);
12351 if (rc < 0) {
12352 BNX2X_ERR("Failed to schedule DELETE operations: %d\n", rc);
12353 return rc;
12354 }
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012355
12356 netdev_for_each_uc_addr(ha, dev) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012357 rc = bnx2x_set_mac_one(bp, bnx2x_uc_addr(ha), mac_obj, true,
12358 BNX2X_UC_LIST_MAC, &ramrod_flags);
Yuval Mintz7b5342d2012-09-11 04:34:14 +000012359 if (rc == -EEXIST) {
12360 DP(BNX2X_MSG_SP,
12361 "Failed to schedule ADD operations: %d\n", rc);
12362 /* do not treat adding same MAC as error */
12363 rc = 0;
12364
12365 } else if (rc < 0) {
12366
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012367 BNX2X_ERR("Failed to schedule ADD operations: %d\n",
12368 rc);
12369 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012370 }
12371 }
12372
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012373 /* Execute the pending commands */
12374 __set_bit(RAMROD_CONT, &ramrod_flags);
12375 return bnx2x_set_mac_one(bp, NULL, mac_obj, false /* don't care */,
12376 BNX2X_UC_LIST_MAC, &ramrod_flags);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012377}
12378
Eric Dumazet1191cb82012-04-27 21:39:21 +000012379static int bnx2x_set_mc_list(struct bnx2x *bp)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012380{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012381 struct net_device *dev = bp->dev;
Yuval Mintz3b603062012-03-18 10:33:39 +000012382 struct bnx2x_mcast_ramrod_params rparam = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012383 int rc = 0;
12384
12385 rparam.mcast_obj = &bp->mcast_obj;
12386
12387 /* first, clear all configured multicast MACs */
12388 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
12389 if (rc < 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012390 BNX2X_ERR("Failed to clear multicast configuration: %d\n", rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012391 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012392 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012393
12394 /* then, configure a new MACs list */
12395 if (netdev_mc_count(dev)) {
12396 rc = bnx2x_init_mcast_macs_list(bp, &rparam);
12397 if (rc) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012398 BNX2X_ERR("Failed to create multicast MACs list: %d\n",
12399 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012400 return rc;
12401 }
12402
12403 /* Now add the new MACs */
12404 rc = bnx2x_config_mcast(bp, &rparam,
12405 BNX2X_MCAST_CMD_ADD);
12406 if (rc < 0)
Merav Sicron51c1a582012-03-18 10:33:38 +000012407 BNX2X_ERR("Failed to set a new multicast configuration: %d\n",
12408 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012409
12410 bnx2x_free_mcast_macs_list(&rparam);
12411 }
12412
12413 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012414}
12415
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012416/* If bp->state is OPEN, should be called with netif_addr_lock_bh() */
stephen hemmingera8f47eb2014-01-09 22:20:11 -080012417static void bnx2x_set_rx_mode(struct net_device *dev)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012418{
12419 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012420
12421 if (bp->state != BNX2X_STATE_OPEN) {
12422 DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
12423 return;
Yuval Mintz8b09be52013-08-01 17:30:59 +030012424 } else {
12425 /* Schedule an SP task to handle rest of change */
Yuval Mintz230bb0f2014-02-12 18:19:56 +020012426 bnx2x_schedule_sp_rtnl(bp, BNX2X_SP_RTNL_RX_MODE,
12427 NETIF_MSG_IFUP);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012428 }
Yuval Mintz8b09be52013-08-01 17:30:59 +030012429}
12430
12431void bnx2x_set_rx_mode_inner(struct bnx2x *bp)
12432{
12433 u32 rx_mode = BNX2X_RX_MODE_NORMAL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012434
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012435 DP(NETIF_MSG_IFUP, "dev->flags = %x\n", bp->dev->flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012436
Yuval Mintz8b09be52013-08-01 17:30:59 +030012437 netif_addr_lock_bh(bp->dev);
12438
12439 if (bp->dev->flags & IFF_PROMISC) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012440 rx_mode = BNX2X_RX_MODE_PROMISC;
Yuval Mintz8b09be52013-08-01 17:30:59 +030012441 } else if ((bp->dev->flags & IFF_ALLMULTI) ||
12442 ((netdev_mc_count(bp->dev) > BNX2X_MAX_MULTICAST) &&
12443 CHIP_IS_E1(bp))) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012444 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Yuval Mintz8b09be52013-08-01 17:30:59 +030012445 } else {
Ariel Elior381ac162013-01-01 05:22:29 +000012446 if (IS_PF(bp)) {
12447 /* some multicasts */
12448 if (bnx2x_set_mc_list(bp) < 0)
12449 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012450
Yuval Mintz8b09be52013-08-01 17:30:59 +030012451 /* release bh lock, as bnx2x_set_uc_list might sleep */
12452 netif_addr_unlock_bh(bp->dev);
Ariel Elior381ac162013-01-01 05:22:29 +000012453 if (bnx2x_set_uc_list(bp) < 0)
12454 rx_mode = BNX2X_RX_MODE_PROMISC;
Yuval Mintz8b09be52013-08-01 17:30:59 +030012455 netif_addr_lock_bh(bp->dev);
Ariel Elior381ac162013-01-01 05:22:29 +000012456 } else {
12457 /* configuring mcast to a vf involves sleeping (when we
Yuval Mintz8b09be52013-08-01 17:30:59 +030012458 * wait for the pf's response).
Ariel Elior381ac162013-01-01 05:22:29 +000012459 */
Yuval Mintz230bb0f2014-02-12 18:19:56 +020012460 bnx2x_schedule_sp_rtnl(bp,
12461 BNX2X_SP_RTNL_VFPF_MCAST, 0);
Ariel Elior381ac162013-01-01 05:22:29 +000012462 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012463 }
12464
12465 bp->rx_mode = rx_mode;
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012466 /* handle ISCSI SD mode */
Dmitry Kravkov2e98ffc2014-09-17 16:24:36 +030012467 if (IS_MF_ISCSI_ONLY(bp))
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012468 bp->rx_mode = BNX2X_RX_MODE_NONE;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012469
12470 /* Schedule the rx_mode command */
12471 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state)) {
12472 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
Yuval Mintz8b09be52013-08-01 17:30:59 +030012473 netif_addr_unlock_bh(bp->dev);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012474 return;
12475 }
12476
Ariel Elior381ac162013-01-01 05:22:29 +000012477 if (IS_PF(bp)) {
12478 bnx2x_set_storm_rx_mode(bp);
Yuval Mintz8b09be52013-08-01 17:30:59 +030012479 netif_addr_unlock_bh(bp->dev);
Ariel Elior381ac162013-01-01 05:22:29 +000012480 } else {
Yuval Mintz8b09be52013-08-01 17:30:59 +030012481 /* VF will need to request the PF to make this change, and so
12482 * the VF needs to release the bottom-half lock prior to the
12483 * request (as it will likely require sleep on the VF side)
Ariel Elior381ac162013-01-01 05:22:29 +000012484 */
Yuval Mintz8b09be52013-08-01 17:30:59 +030012485 netif_addr_unlock_bh(bp->dev);
12486 bnx2x_vfpf_storm_rx_mode(bp);
Ariel Elior381ac162013-01-01 05:22:29 +000012487 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012488}
12489
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070012490/* called with rtnl_lock */
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012491static int bnx2x_mdio_read(struct net_device *netdev, int prtad,
12492 int devad, u16 addr)
12493{
12494 struct bnx2x *bp = netdev_priv(netdev);
12495 u16 value;
12496 int rc;
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012497
12498 DP(NETIF_MSG_LINK, "mdio_read: prtad 0x%x, devad 0x%x, addr 0x%x\n",
12499 prtad, devad, addr);
12500
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012501 /* The HW expects different devad if CL22 is used */
12502 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
12503
12504 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +000012505 rc = bnx2x_phy_read(&bp->link_params, prtad, devad, addr, &value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012506 bnx2x_release_phy_lock(bp);
12507 DP(NETIF_MSG_LINK, "mdio_read_val 0x%x rc = 0x%x\n", value, rc);
12508
12509 if (!rc)
12510 rc = value;
12511 return rc;
12512}
12513
12514/* called with rtnl_lock */
12515static int bnx2x_mdio_write(struct net_device *netdev, int prtad, int devad,
12516 u16 addr, u16 value)
12517{
12518 struct bnx2x *bp = netdev_priv(netdev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012519 int rc;
12520
Merav Sicron51c1a582012-03-18 10:33:38 +000012521 DP(NETIF_MSG_LINK,
12522 "mdio_write: prtad 0x%x, devad 0x%x, addr 0x%x, value 0x%x\n",
12523 prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012524
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012525 /* The HW expects different devad if CL22 is used */
12526 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
12527
12528 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +000012529 rc = bnx2x_phy_write(&bp->link_params, prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012530 bnx2x_release_phy_lock(bp);
12531 return rc;
12532}
12533
12534/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012535static int bnx2x_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
12536{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012537 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012538 struct mii_ioctl_data *mdio = if_mii(ifr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012539
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012540 if (!netif_running(dev))
12541 return -EAGAIN;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070012542
Michal Kalderoneeed0182014-08-17 16:47:44 +030012543 switch (cmd) {
12544 case SIOCSHWTSTAMP:
12545 return bnx2x_hwtstamp_ioctl(bp, ifr);
12546 default:
12547 DP(NETIF_MSG_LINK, "ioctl: phy id 0x%x, reg 0x%x, val_in 0x%x\n",
12548 mdio->phy_id, mdio->reg_num, mdio->val_in);
12549 return mdio_mii_ioctl(&bp->mdio, mdio, cmd);
12550 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012551}
12552
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000012553#ifdef CONFIG_NET_POLL_CONTROLLER
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012554static void poll_bnx2x(struct net_device *dev)
12555{
12556 struct bnx2x *bp = netdev_priv(dev);
Merav Sicron14a15d62012-08-27 03:26:20 +000012557 int i;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012558
Merav Sicron14a15d62012-08-27 03:26:20 +000012559 for_each_eth_queue(bp, i) {
12560 struct bnx2x_fastpath *fp = &bp->fp[i];
12561 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
12562 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012563}
12564#endif
12565
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012566static int bnx2x_validate_addr(struct net_device *dev)
12567{
12568 struct bnx2x *bp = netdev_priv(dev);
12569
Ariel Eliore09b74d2013-05-27 04:08:26 +000012570 /* query the bulletin board for mac address configured by the PF */
12571 if (IS_VF(bp))
12572 bnx2x_sample_bulletin(bp);
12573
Dmitry Kravkov2e98ffc2014-09-17 16:24:36 +030012574 if (!is_valid_ether_addr(dev->dev_addr)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012575 BNX2X_ERR("Non-valid Ethernet address\n");
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012576 return -EADDRNOTAVAIL;
Merav Sicron51c1a582012-03-18 10:33:38 +000012577 }
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012578 return 0;
12579}
12580
Yuval Mintz3d7d5622013-10-09 16:06:28 +020012581static int bnx2x_get_phys_port_id(struct net_device *netdev,
Jiri Pirko02637fc2014-11-28 14:34:16 +010012582 struct netdev_phys_item_id *ppid)
Yuval Mintz3d7d5622013-10-09 16:06:28 +020012583{
12584 struct bnx2x *bp = netdev_priv(netdev);
12585
12586 if (!(bp->flags & HAS_PHYS_PORT_ID))
12587 return -EOPNOTSUPP;
12588
12589 ppid->id_len = sizeof(bp->phys_port_id);
12590 memcpy(ppid->id, bp->phys_port_id, ppid->id_len);
12591
12592 return 0;
12593}
12594
Jesse Gross5f352272014-12-23 22:37:26 -080012595static netdev_features_t bnx2x_features_check(struct sk_buff *skb,
12596 struct net_device *dev,
12597 netdev_features_t features)
Joe Stringer51de7bb2014-12-05 11:35:46 -080012598{
Toshiaki Makita8cb65d02015-03-27 14:31:12 +090012599 features = vlan_features_check(skb, features);
Jesse Gross5f352272014-12-23 22:37:26 -080012600 return vxlan_features_check(skb, features);
Joe Stringer51de7bb2014-12-05 11:35:46 -080012601}
12602
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012603static const struct net_device_ops bnx2x_netdev_ops = {
12604 .ndo_open = bnx2x_open,
12605 .ndo_stop = bnx2x_close,
12606 .ndo_start_xmit = bnx2x_start_xmit,
Vladislav Zolotarov8307fa32010-12-13 05:44:09 +000012607 .ndo_select_queue = bnx2x_select_queue,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012608 .ndo_set_rx_mode = bnx2x_set_rx_mode,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012609 .ndo_set_mac_address = bnx2x_change_mac_addr,
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012610 .ndo_validate_addr = bnx2x_validate_addr,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012611 .ndo_do_ioctl = bnx2x_ioctl,
12612 .ndo_change_mtu = bnx2x_change_mtu,
Michał Mirosław66371c42011-04-12 09:38:23 +000012613 .ndo_fix_features = bnx2x_fix_features,
12614 .ndo_set_features = bnx2x_set_features,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012615 .ndo_tx_timeout = bnx2x_tx_timeout,
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000012616#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012617 .ndo_poll_controller = poll_bnx2x,
12618#endif
Ariel Elior6383c0b2011-07-14 08:31:57 +000012619 .ndo_setup_tc = bnx2x_setup_tc,
Ariel Elior64112802013-01-07 00:50:23 +000012620#ifdef CONFIG_BNX2X_SRIOV
Ariel Eliorabc5a022013-01-01 05:22:43 +000012621 .ndo_set_vf_mac = bnx2x_set_vf_mac,
Yuval Mintz3cdeec22013-06-02 00:06:19 +000012622 .ndo_set_vf_vlan = bnx2x_set_vf_vlan,
Ariel Elior3ec9f9c2013-03-11 05:17:45 +000012623 .ndo_get_vf_config = bnx2x_get_vf_config,
Ariel Elior64112802013-01-07 00:50:23 +000012624#endif
Merav Sicron55c11942012-11-07 00:45:48 +000012625#ifdef NETDEV_FCOE_WWNN
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000012626 .ndo_fcoe_get_wwn = bnx2x_fcoe_get_wwn,
12627#endif
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +030012628
Cong Wange0d10952013-08-01 11:10:25 +080012629#ifdef CONFIG_NET_RX_BUSY_POLL
Eliezer Tamir8b80cda2013-07-10 17:13:26 +030012630 .ndo_busy_poll = bnx2x_low_latency_recv,
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +030012631#endif
Yuval Mintz3d7d5622013-10-09 16:06:28 +020012632 .ndo_get_phys_port_id = bnx2x_get_phys_port_id,
Dmitry Kravkov6495d152014-06-26 14:31:04 +030012633 .ndo_set_vf_link_state = bnx2x_set_vf_link_state,
Jesse Gross5f352272014-12-23 22:37:26 -080012634 .ndo_features_check = bnx2x_features_check,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012635};
12636
Eric Dumazet1191cb82012-04-27 21:39:21 +000012637static int bnx2x_set_coherency_mask(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012638{
12639 struct device *dev = &bp->pdev->dev;
12640
Linus Torvalds8ceafbf2013-11-14 07:55:21 +090012641 if (dma_set_mask_and_coherent(dev, DMA_BIT_MASK(64)) != 0 &&
12642 dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32)) != 0) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012643 dev_err(dev, "System does not support DMA, aborting\n");
12644 return -EIO;
12645 }
12646
12647 return 0;
12648}
12649
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020012650static void bnx2x_disable_pcie_error_reporting(struct bnx2x *bp)
12651{
12652 if (bp->flags & AER_ENABLED) {
12653 pci_disable_pcie_error_reporting(bp->pdev);
12654 bp->flags &= ~AER_ENABLED;
12655 }
12656}
12657
Ariel Elior1ab44342013-01-01 05:22:23 +000012658static int bnx2x_init_dev(struct bnx2x *bp, struct pci_dev *pdev,
12659 struct net_device *dev, unsigned long board_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012660{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012661 int rc;
Ariel Eliorc22610d02012-01-26 06:01:47 +000012662 u32 pci_cfg_dword;
Ariel Elior65087cf2012-01-23 07:31:55 +000012663 bool chip_is_e1x = (board_type == BCM57710 ||
12664 board_type == BCM57711 ||
12665 board_type == BCM57711E);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012666
12667 SET_NETDEV_DEV(dev, &pdev->dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012668
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012669 bp->dev = dev;
12670 bp->pdev = pdev;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012671
12672 rc = pci_enable_device(pdev);
12673 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012674 dev_err(&bp->pdev->dev,
12675 "Cannot enable PCI device, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012676 goto err_out;
12677 }
12678
12679 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012680 dev_err(&bp->pdev->dev,
12681 "Cannot find PCI device base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012682 rc = -ENODEV;
12683 goto err_out_disable;
12684 }
12685
Ariel Elior1ab44342013-01-01 05:22:23 +000012686 if (IS_PF(bp) && !(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
12687 dev_err(&bp->pdev->dev, "Cannot find second PCI device base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012688 rc = -ENODEV;
12689 goto err_out_disable;
12690 }
12691
Yaniv Rosner092a5fc2012-12-02 23:56:49 +000012692 pci_read_config_dword(pdev, PCICFG_REVISION_ID_OFFSET, &pci_cfg_dword);
12693 if ((pci_cfg_dword & PCICFG_REVESION_ID_MASK) ==
12694 PCICFG_REVESION_ID_ERROR_VAL) {
12695 pr_err("PCI device error, probably due to fan failure, aborting\n");
12696 rc = -ENODEV;
12697 goto err_out_disable;
12698 }
12699
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012700 if (atomic_read(&pdev->enable_cnt) == 1) {
12701 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
12702 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012703 dev_err(&bp->pdev->dev,
12704 "Cannot obtain PCI resources, aborting\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012705 goto err_out_disable;
12706 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012707
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012708 pci_set_master(pdev);
12709 pci_save_state(pdev);
12710 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012711
Ariel Elior1ab44342013-01-01 05:22:23 +000012712 if (IS_PF(bp)) {
Jon Mason29ed74c2013-09-11 11:22:39 -070012713 if (!pdev->pm_cap) {
Ariel Elior1ab44342013-01-01 05:22:23 +000012714 dev_err(&bp->pdev->dev,
12715 "Cannot find power management capability, aborting\n");
12716 rc = -EIO;
12717 goto err_out_release;
12718 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012719 }
12720
Jon Mason77c98e62011-06-27 07:45:12 +000012721 if (!pci_is_pcie(pdev)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012722 dev_err(&bp->pdev->dev, "Not PCI Express, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012723 rc = -EIO;
12724 goto err_out_release;
12725 }
12726
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012727 rc = bnx2x_set_coherency_mask(bp);
12728 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012729 goto err_out_release;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012730
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012731 dev->mem_start = pci_resource_start(pdev, 0);
12732 dev->base_addr = dev->mem_start;
12733 dev->mem_end = pci_resource_end(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012734
12735 dev->irq = pdev->irq;
12736
Arjan van de Ven275f1652008-10-20 21:42:39 -070012737 bp->regview = pci_ioremap_bar(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012738 if (!bp->regview) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012739 dev_err(&bp->pdev->dev,
12740 "Cannot map register space, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012741 rc = -ENOMEM;
12742 goto err_out_release;
12743 }
12744
Ariel Eliorc22610d02012-01-26 06:01:47 +000012745 /* In E1/E1H use pci device function given by kernel.
12746 * In E2/E3 read physical function from ME register since these chips
12747 * support Physical Device Assignment where kernel BDF maybe arbitrary
12748 * (depending on hypervisor).
12749 */
Yuval Mintz2de67432013-01-23 03:21:43 +000012750 if (chip_is_e1x) {
Ariel Eliorc22610d02012-01-26 06:01:47 +000012751 bp->pf_num = PCI_FUNC(pdev->devfn);
Yuval Mintz2de67432013-01-23 03:21:43 +000012752 } else {
12753 /* chip is E2/3*/
Ariel Eliorc22610d02012-01-26 06:01:47 +000012754 pci_read_config_dword(bp->pdev,
12755 PCICFG_ME_REGISTER, &pci_cfg_dword);
12756 bp->pf_num = (u8)((pci_cfg_dword & ME_REG_ABS_PF_NUM) >>
Yuval Mintz2de67432013-01-23 03:21:43 +000012757 ME_REG_ABS_PF_NUM_SHIFT);
Ariel Eliorc22610d02012-01-26 06:01:47 +000012758 }
Merav Sicron51c1a582012-03-18 10:33:38 +000012759 BNX2X_DEV_INFO("me reg PF num: %d\n", bp->pf_num);
Ariel Eliorc22610d02012-01-26 06:01:47 +000012760
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012761 /* clean indirect addresses */
12762 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
12763 PCICFG_VENDOR_ID_OFFSET);
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020012764
Brian Kingda293702015-03-04 08:09:44 -060012765 /* Set PCIe reset type to fundamental for EEH recovery */
12766 pdev->needs_freset = 1;
12767
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020012768 /* AER (Advanced Error reporting) configuration */
12769 rc = pci_enable_pcie_error_reporting(pdev);
12770 if (!rc)
12771 bp->flags |= AER_ENABLED;
12772 else
12773 BNX2X_DEV_INFO("Failed To configure PCIe AER [%d]\n", rc);
12774
David S. Miller8decf862011-09-22 03:23:13 -040012775 /*
12776 * Clean the following indirect addresses for all functions since it
David S. Miller823dcd22011-08-20 10:39:12 -070012777 * is not used by the driver.
12778 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012779 if (IS_PF(bp)) {
12780 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F0, 0);
12781 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F0, 0);
12782 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F0, 0);
12783 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F0, 0);
David S. Miller8decf862011-09-22 03:23:13 -040012784
Ariel Elior1ab44342013-01-01 05:22:23 +000012785 if (chip_is_e1x) {
12786 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F1, 0);
12787 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F1, 0);
12788 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F1, 0);
12789 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F1, 0);
12790 }
12791
12792 /* Enable internal target-read (in case we are probed after PF
12793 * FLR). Must be done prior to any BAR read access. Only for
12794 * 57712 and up
12795 */
12796 if (!chip_is_e1x)
12797 REG_WR(bp,
12798 PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
David S. Miller8decf862011-09-22 03:23:13 -040012799 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012800
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012801 dev->watchdog_timeo = TX_TIMEOUT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012802
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012803 dev->netdev_ops = &bnx2x_netdev_ops;
Ariel Elior005a07ba2013-03-11 05:17:42 +000012804 bnx2x_set_ethtool_ops(bp, dev);
Michał Mirosław66371c42011-04-12 09:38:23 +000012805
Jiri Pirko01789342011-08-16 06:29:00 +000012806 dev->priv_flags |= IFF_UNICAST_FLT;
12807
Michał Mirosław66371c42011-04-12 09:38:23 +000012808 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000012809 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 |
12810 NETIF_F_RXCSUM | NETIF_F_LRO | NETIF_F_GRO |
Patrick McHardyf6469682013-04-19 02:04:27 +000012811 NETIF_F_RXHASH | NETIF_F_HW_VLAN_CTAG_TX;
Michal Schmidta8e0c242015-03-16 16:15:59 +010012812 if (!chip_is_e1x) {
Eric Dumazet117401e2013-10-19 11:42:58 -070012813 dev->hw_features |= NETIF_F_GSO_GRE | NETIF_F_GSO_UDP_TUNNEL |
Eric Dumazet2e3bd6a2013-10-20 20:47:31 -070012814 NETIF_F_GSO_IPIP | NETIF_F_GSO_SIT;
Dmitry Kravkova848ade2013-03-18 06:51:03 +000012815 dev->hw_enc_features =
12816 NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
12817 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 |
Eric Dumazet117401e2013-10-19 11:42:58 -070012818 NETIF_F_GSO_IPIP |
Eric Dumazet2e3bd6a2013-10-20 20:47:31 -070012819 NETIF_F_GSO_SIT |
Dmitry Kravkov65bc0cf2013-04-28 08:16:02 +000012820 NETIF_F_GSO_GRE | NETIF_F_GSO_UDP_TUNNEL;
Dmitry Kravkova848ade2013-03-18 06:51:03 +000012821 }
Michał Mirosław66371c42011-04-12 09:38:23 +000012822
12823 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
12824 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 | NETIF_F_HIGHDMA;
12825
Patrick McHardyf6469682013-04-19 02:04:27 +000012826 dev->features |= dev->hw_features | NETIF_F_HW_VLAN_CTAG_RX;
Merav Sicronedd31472013-10-20 16:51:34 +020012827 dev->features |= NETIF_F_HIGHDMA;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012828
Mahesh Bandewar538dd2e2011-05-13 15:08:49 +000012829 /* Add Loopback capability to the device */
12830 dev->hw_features |= NETIF_F_LOOPBACK;
12831
Shmulik Ravid98507672011-02-28 12:19:55 -080012832#ifdef BCM_DCBNL
Shmulik Ravid785b9b12010-12-30 06:27:03 +000012833 dev->dcbnl_ops = &bnx2x_dcbnl_ops;
12834#endif
12835
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012836 /* get_port_hwinfo() will set prtad and mmds properly */
12837 bp->mdio.prtad = MDIO_PRTAD_NONE;
12838 bp->mdio.mmds = 0;
12839 bp->mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
12840 bp->mdio.dev = dev;
12841 bp->mdio.mdio_read = bnx2x_mdio_read;
12842 bp->mdio.mdio_write = bnx2x_mdio_write;
12843
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012844 return 0;
12845
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012846err_out_release:
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012847 if (atomic_read(&pdev->enable_cnt) == 1)
12848 pci_release_regions(pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012849
12850err_out_disable:
12851 pci_disable_device(pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012852
12853err_out:
12854 return rc;
12855}
12856
Dmitry Kravkov6891dd22010-08-03 21:49:40 +000012857static int bnx2x_check_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012858{
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012859 const struct firmware *firmware = bp->firmware;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012860 struct bnx2x_fw_file_hdr *fw_hdr;
12861 struct bnx2x_fw_file_section *sections;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012862 u32 offset, len, num_ops;
Yuval Mintz86564c32013-01-23 03:21:50 +000012863 __be16 *ops_offsets;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012864 int i;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012865 const u8 *fw_ver;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012866
Merav Sicron51c1a582012-03-18 10:33:38 +000012867 if (firmware->size < sizeof(struct bnx2x_fw_file_hdr)) {
12868 BNX2X_ERR("Wrong FW size\n");
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012869 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +000012870 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012871
12872 fw_hdr = (struct bnx2x_fw_file_hdr *)firmware->data;
12873 sections = (struct bnx2x_fw_file_section *)fw_hdr;
12874
12875 /* Make sure none of the offsets and sizes make us read beyond
12876 * the end of the firmware data */
12877 for (i = 0; i < sizeof(*fw_hdr) / sizeof(*sections); i++) {
12878 offset = be32_to_cpu(sections[i].offset);
12879 len = be32_to_cpu(sections[i].len);
12880 if (offset + len > firmware->size) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012881 BNX2X_ERR("Section %d length is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012882 return -EINVAL;
12883 }
12884 }
12885
12886 /* Likewise for the init_ops offsets */
12887 offset = be32_to_cpu(fw_hdr->init_ops_offsets.offset);
Yuval Mintz86564c32013-01-23 03:21:50 +000012888 ops_offsets = (__force __be16 *)(firmware->data + offset);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012889 num_ops = be32_to_cpu(fw_hdr->init_ops.len) / sizeof(struct raw_op);
12890
12891 for (i = 0; i < be32_to_cpu(fw_hdr->init_ops_offsets.len) / 2; i++) {
12892 if (be16_to_cpu(ops_offsets[i]) > num_ops) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012893 BNX2X_ERR("Section offset %d is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012894 return -EINVAL;
12895 }
12896 }
12897
12898 /* Check FW version */
12899 offset = be32_to_cpu(fw_hdr->fw_version.offset);
12900 fw_ver = firmware->data + offset;
12901 if ((fw_ver[0] != BCM_5710_FW_MAJOR_VERSION) ||
12902 (fw_ver[1] != BCM_5710_FW_MINOR_VERSION) ||
12903 (fw_ver[2] != BCM_5710_FW_REVISION_VERSION) ||
12904 (fw_ver[3] != BCM_5710_FW_ENGINEERING_VERSION)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012905 BNX2X_ERR("Bad FW version:%d.%d.%d.%d. Should be %d.%d.%d.%d\n",
12906 fw_ver[0], fw_ver[1], fw_ver[2], fw_ver[3],
12907 BCM_5710_FW_MAJOR_VERSION,
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012908 BCM_5710_FW_MINOR_VERSION,
12909 BCM_5710_FW_REVISION_VERSION,
12910 BCM_5710_FW_ENGINEERING_VERSION);
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012911 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012912 }
12913
12914 return 0;
12915}
12916
Eric Dumazet1191cb82012-04-27 21:39:21 +000012917static void be32_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012918{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012919 const __be32 *source = (const __be32 *)_source;
12920 u32 *target = (u32 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012921 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012922
12923 for (i = 0; i < n/4; i++)
12924 target[i] = be32_to_cpu(source[i]);
12925}
12926
12927/*
12928 Ops array is stored in the following format:
12929 {op(8bit), offset(24bit, big endian), data(32bit, big endian)}
12930 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012931static void bnx2x_prep_ops(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012932{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012933 const __be32 *source = (const __be32 *)_source;
12934 struct raw_op *target = (struct raw_op *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012935 u32 i, j, tmp;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012936
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012937 for (i = 0, j = 0; i < n/8; i++, j += 2) {
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012938 tmp = be32_to_cpu(source[j]);
12939 target[i].op = (tmp >> 24) & 0xff;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012940 target[i].offset = tmp & 0xffffff;
12941 target[i].raw_data = be32_to_cpu(source[j + 1]);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012942 }
12943}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012944
Ben Hutchings1aa8b472012-07-10 10:56:59 +000012945/* IRO array is stored in the following format:
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012946 * {base(24bit), m1(16bit), m2(16bit), m3(16bit), size(16bit) }
12947 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012948static void bnx2x_prep_iro(const u8 *_source, u8 *_target, u32 n)
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012949{
12950 const __be32 *source = (const __be32 *)_source;
12951 struct iro *target = (struct iro *)_target;
12952 u32 i, j, tmp;
12953
12954 for (i = 0, j = 0; i < n/sizeof(struct iro); i++) {
12955 target[i].base = be32_to_cpu(source[j]);
12956 j++;
12957 tmp = be32_to_cpu(source[j]);
12958 target[i].m1 = (tmp >> 16) & 0xffff;
12959 target[i].m2 = tmp & 0xffff;
12960 j++;
12961 tmp = be32_to_cpu(source[j]);
12962 target[i].m3 = (tmp >> 16) & 0xffff;
12963 target[i].size = tmp & 0xffff;
12964 j++;
12965 }
12966}
12967
Eric Dumazet1191cb82012-04-27 21:39:21 +000012968static void be16_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012969{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012970 const __be16 *source = (const __be16 *)_source;
12971 u16 *target = (u16 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012972 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012973
12974 for (i = 0; i < n/2; i++)
12975 target[i] = be16_to_cpu(source[i]);
12976}
12977
Joe Perches7995c642010-02-17 15:01:52 +000012978#define BNX2X_ALLOC_AND_SET(arr, lbl, func) \
12979do { \
12980 u32 len = be32_to_cpu(fw_hdr->arr.len); \
12981 bp->arr = kmalloc(len, GFP_KERNEL); \
Joe Perchese404dec2012-01-29 12:56:23 +000012982 if (!bp->arr) \
Joe Perches7995c642010-02-17 15:01:52 +000012983 goto lbl; \
Joe Perches7995c642010-02-17 15:01:52 +000012984 func(bp->firmware->data + be32_to_cpu(fw_hdr->arr.offset), \
12985 (u8 *)bp->arr, len); \
12986} while (0)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012987
Yuval Mintz3b603062012-03-18 10:33:39 +000012988static int bnx2x_init_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012989{
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012990 const char *fw_file_name;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012991 struct bnx2x_fw_file_hdr *fw_hdr;
Ben Hutchings45229b42009-11-07 11:53:39 +000012992 int rc;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012993
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012994 if (bp->firmware)
12995 return 0;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012996
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012997 if (CHIP_IS_E1(bp))
12998 fw_file_name = FW_FILE_NAME_E1;
12999 else if (CHIP_IS_E1H(bp))
13000 fw_file_name = FW_FILE_NAME_E1H;
13001 else if (!CHIP_IS_E1x(bp))
13002 fw_file_name = FW_FILE_NAME_E2;
13003 else {
13004 BNX2X_ERR("Unsupported chip revision\n");
13005 return -EINVAL;
13006 }
13007 BNX2X_DEV_INFO("Loading %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013008
Michal Schmidtc0ea4522012-03-15 14:08:29 +000013009 rc = request_firmware(&bp->firmware, fw_file_name, &bp->pdev->dev);
13010 if (rc) {
13011 BNX2X_ERR("Can't load firmware file %s\n",
13012 fw_file_name);
13013 goto request_firmware_exit;
13014 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013015
Michal Schmidtc0ea4522012-03-15 14:08:29 +000013016 rc = bnx2x_check_firmware(bp);
13017 if (rc) {
13018 BNX2X_ERR("Corrupt firmware file %s\n", fw_file_name);
13019 goto request_firmware_exit;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013020 }
13021
13022 fw_hdr = (struct bnx2x_fw_file_hdr *)bp->firmware->data;
13023
13024 /* Initialize the pointers to the init arrays */
13025 /* Blob */
13026 BNX2X_ALLOC_AND_SET(init_data, request_firmware_exit, be32_to_cpu_n);
13027
13028 /* Opcodes */
13029 BNX2X_ALLOC_AND_SET(init_ops, init_ops_alloc_err, bnx2x_prep_ops);
13030
13031 /* Offsets */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000013032 BNX2X_ALLOC_AND_SET(init_ops_offsets, init_offsets_alloc_err,
13033 be16_to_cpu_n);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013034
13035 /* STORMs firmware */
Eilon Greenstein573f2032009-08-12 08:24:14 +000013036 INIT_TSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
13037 be32_to_cpu(fw_hdr->tsem_int_table_data.offset);
13038 INIT_TSEM_PRAM_DATA(bp) = bp->firmware->data +
13039 be32_to_cpu(fw_hdr->tsem_pram_data.offset);
13040 INIT_USEM_INT_TABLE_DATA(bp) = bp->firmware->data +
13041 be32_to_cpu(fw_hdr->usem_int_table_data.offset);
13042 INIT_USEM_PRAM_DATA(bp) = bp->firmware->data +
13043 be32_to_cpu(fw_hdr->usem_pram_data.offset);
13044 INIT_XSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
13045 be32_to_cpu(fw_hdr->xsem_int_table_data.offset);
13046 INIT_XSEM_PRAM_DATA(bp) = bp->firmware->data +
13047 be32_to_cpu(fw_hdr->xsem_pram_data.offset);
13048 INIT_CSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
13049 be32_to_cpu(fw_hdr->csem_int_table_data.offset);
13050 INIT_CSEM_PRAM_DATA(bp) = bp->firmware->data +
13051 be32_to_cpu(fw_hdr->csem_pram_data.offset);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013052 /* IRO */
13053 BNX2X_ALLOC_AND_SET(iro_arr, iro_alloc_err, bnx2x_prep_iro);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013054
13055 return 0;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000013056
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013057iro_alloc_err:
13058 kfree(bp->init_ops_offsets);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013059init_offsets_alloc_err:
13060 kfree(bp->init_ops);
13061init_ops_alloc_err:
13062 kfree(bp->init_data);
13063request_firmware_exit:
13064 release_firmware(bp->firmware);
Michal Schmidt127d0a12012-03-15 14:08:28 +000013065 bp->firmware = NULL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013066
13067 return rc;
13068}
13069
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013070static void bnx2x_release_firmware(struct bnx2x *bp)
13071{
13072 kfree(bp->init_ops_offsets);
13073 kfree(bp->init_ops);
13074 kfree(bp->init_data);
13075 release_firmware(bp->firmware);
Dmitry Kravkoveb2afd42011-11-15 12:07:33 +000013076 bp->firmware = NULL;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013077}
13078
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013079static struct bnx2x_func_sp_drv_ops bnx2x_func_sp_drv = {
13080 .init_hw_cmn_chip = bnx2x_init_hw_common_chip,
13081 .init_hw_cmn = bnx2x_init_hw_common,
13082 .init_hw_port = bnx2x_init_hw_port,
13083 .init_hw_func = bnx2x_init_hw_func,
13084
13085 .reset_hw_cmn = bnx2x_reset_common,
13086 .reset_hw_port = bnx2x_reset_port,
13087 .reset_hw_func = bnx2x_reset_func,
13088
13089 .gunzip_init = bnx2x_gunzip_init,
13090 .gunzip_end = bnx2x_gunzip_end,
13091
13092 .init_fw = bnx2x_init_firmware,
13093 .release_fw = bnx2x_release_firmware,
13094};
13095
13096void bnx2x__init_func_obj(struct bnx2x *bp)
13097{
13098 /* Prepare DMAE related driver resources */
13099 bnx2x_setup_dmae(bp);
13100
13101 bnx2x_init_func_obj(bp, &bp->func_obj,
13102 bnx2x_sp(bp, func_rdata),
13103 bnx2x_sp_mapping(bp, func_rdata),
Barak Witkowskia3348722012-04-23 03:04:46 +000013104 bnx2x_sp(bp, func_afex_rdata),
13105 bnx2x_sp_mapping(bp, func_afex_rdata),
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013106 &bnx2x_func_sp_drv);
13107}
13108
13109/* must be called after sriov-enable */
Eric Dumazet1191cb82012-04-27 21:39:21 +000013110static int bnx2x_set_qm_cid_count(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013111{
Merav Sicron37ae41a2012-06-19 07:48:27 +000013112 int cid_count = BNX2X_L2_MAX_CID(bp);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013113
Ariel Elior290ca2b2013-01-01 05:22:31 +000013114 if (IS_SRIOV(bp))
13115 cid_count += BNX2X_VF_CIDS;
13116
Merav Sicron55c11942012-11-07 00:45:48 +000013117 if (CNIC_SUPPORT(bp))
13118 cid_count += CNIC_CID_MAX;
Ariel Elior290ca2b2013-01-01 05:22:31 +000013119
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013120 return roundup(cid_count, QM_CID_ROUND);
13121}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000013122
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013123/**
Ariel Elior6383c0b2011-07-14 08:31:57 +000013124 * bnx2x_get_num_none_def_sbs - return the number of none default SBs
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013125 *
13126 * @dev: pci device
13127 *
13128 */
Ariel Elior60cad4e2013-09-04 14:09:22 +030013129static int bnx2x_get_num_non_def_sbs(struct pci_dev *pdev, int cnic_cnt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013130{
Yijing Wangae2104b2013-08-08 21:02:36 +080013131 int index;
Ariel Elior1ab44342013-01-01 05:22:23 +000013132 u16 control = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013133
Ariel Elior6383c0b2011-07-14 08:31:57 +000013134 /*
13135 * If MSI-X is not supported - return number of SBs needed to support
13136 * one fast path queue: one FP queue + SB for CNIC
13137 */
Yijing Wangae2104b2013-08-08 21:02:36 +080013138 if (!pdev->msix_cap) {
Ariel Elior1ab44342013-01-01 05:22:23 +000013139 dev_info(&pdev->dev, "no msix capability found\n");
Merav Sicron55c11942012-11-07 00:45:48 +000013140 return 1 + cnic_cnt;
Ariel Elior1ab44342013-01-01 05:22:23 +000013141 }
13142 dev_info(&pdev->dev, "msix capability found\n");
Ariel Elior6383c0b2011-07-14 08:31:57 +000013143
13144 /*
13145 * The value in the PCI configuration space is the index of the last
13146 * entry, namely one less than the actual size of the table, which is
13147 * exactly what we want to return from this function: number of all SBs
13148 * without the default SB.
Ariel Elior1ab44342013-01-01 05:22:23 +000013149 * For VFs there is no default SB, then we return (index+1).
Ariel Elior6383c0b2011-07-14 08:31:57 +000013150 */
Yijing Wang73413ff2014-06-25 12:22:56 +080013151 pci_read_config_word(pdev, pdev->msix_cap + PCI_MSIX_FLAGS, &control);
Ariel Elior1ab44342013-01-01 05:22:23 +000013152
13153 index = control & PCI_MSIX_FLAGS_QSIZE;
13154
Ariel Elior60cad4e2013-09-04 14:09:22 +030013155 return index;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013156}
13157
Ariel Elior1ab44342013-01-01 05:22:23 +000013158static int set_max_cos_est(int chip_id)
13159{
13160 switch (chip_id) {
13161 case BCM57710:
13162 case BCM57711:
13163 case BCM57711E:
13164 return BNX2X_MULTI_TX_COS_E1X;
13165 case BCM57712:
13166 case BCM57712_MF:
Ariel Elior1ab44342013-01-01 05:22:23 +000013167 return BNX2X_MULTI_TX_COS_E2_E3A0;
13168 case BCM57800:
13169 case BCM57800_MF:
Ariel Elior1ab44342013-01-01 05:22:23 +000013170 case BCM57810:
13171 case BCM57810_MF:
13172 case BCM57840_4_10:
13173 case BCM57840_2_20:
13174 case BCM57840_O:
13175 case BCM57840_MFO:
Ariel Elior1ab44342013-01-01 05:22:23 +000013176 case BCM57840_MF:
Ariel Elior1ab44342013-01-01 05:22:23 +000013177 case BCM57811:
13178 case BCM57811_MF:
Ariel Elior1ab44342013-01-01 05:22:23 +000013179 return BNX2X_MULTI_TX_COS_E3B0;
Yuval Mintzb1239722013-10-20 16:51:26 +020013180 case BCM57712_VF:
13181 case BCM57800_VF:
13182 case BCM57810_VF:
13183 case BCM57840_VF:
13184 case BCM57811_VF:
Ariel Elior1ab44342013-01-01 05:22:23 +000013185 return 1;
13186 default:
13187 pr_err("Unknown board_type (%d), aborting\n", chip_id);
13188 return -ENODEV;
13189 }
13190}
Michael Chan4bd9b0ff2012-12-06 10:33:12 +000013191
Ariel Elior1ab44342013-01-01 05:22:23 +000013192static int set_is_vf(int chip_id)
13193{
13194 switch (chip_id) {
13195 case BCM57712_VF:
13196 case BCM57800_VF:
13197 case BCM57810_VF:
13198 case BCM57840_VF:
13199 case BCM57811_VF:
13200 return true;
13201 default:
13202 return false;
13203 }
13204}
13205
Michal Kalderoneeed0182014-08-17 16:47:44 +030013206/* nig_tsgen registers relative address */
13207#define tsgen_ctrl 0x0
13208#define tsgen_freecount 0x10
13209#define tsgen_synctime_t0 0x20
13210#define tsgen_offset_t0 0x28
13211#define tsgen_drift_t0 0x30
13212#define tsgen_synctime_t1 0x58
13213#define tsgen_offset_t1 0x60
13214#define tsgen_drift_t1 0x68
13215
13216/* FW workaround for setting drift */
13217static int bnx2x_send_update_drift_ramrod(struct bnx2x *bp, int drift_dir,
13218 int best_val, int best_period)
13219{
13220 struct bnx2x_func_state_params func_params = {NULL};
13221 struct bnx2x_func_set_timesync_params *set_timesync_params =
13222 &func_params.params.set_timesync;
13223
13224 /* Prepare parameters for function state transitions */
13225 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
13226 __set_bit(RAMROD_RETRY, &func_params.ramrod_flags);
13227
13228 func_params.f_obj = &bp->func_obj;
13229 func_params.cmd = BNX2X_F_CMD_SET_TIMESYNC;
13230
13231 /* Function parameters */
13232 set_timesync_params->drift_adjust_cmd = TS_DRIFT_ADJUST_SET;
13233 set_timesync_params->offset_cmd = TS_OFFSET_KEEP;
13234 set_timesync_params->add_sub_drift_adjust_value =
13235 drift_dir ? TS_ADD_VALUE : TS_SUB_VALUE;
13236 set_timesync_params->drift_adjust_value = best_val;
13237 set_timesync_params->drift_adjust_period = best_period;
13238
13239 return bnx2x_func_state_change(bp, &func_params);
13240}
13241
13242static int bnx2x_ptp_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
13243{
13244 struct bnx2x *bp = container_of(ptp, struct bnx2x, ptp_clock_info);
13245 int rc;
13246 int drift_dir = 1;
13247 int val, period, period1, period2, dif, dif1, dif2;
13248 int best_dif = BNX2X_MAX_PHC_DRIFT, best_period = 0, best_val = 0;
13249
13250 DP(BNX2X_MSG_PTP, "PTP adjfreq called, ppb = %d\n", ppb);
13251
13252 if (!netif_running(bp->dev)) {
13253 DP(BNX2X_MSG_PTP,
13254 "PTP adjfreq called while the interface is down\n");
13255 return -EFAULT;
13256 }
13257
13258 if (ppb < 0) {
13259 ppb = -ppb;
13260 drift_dir = 0;
13261 }
13262
13263 if (ppb == 0) {
13264 best_val = 1;
13265 best_period = 0x1FFFFFF;
13266 } else if (ppb >= BNX2X_MAX_PHC_DRIFT) {
13267 best_val = 31;
13268 best_period = 1;
13269 } else {
13270 /* Changed not to allow val = 8, 16, 24 as these values
13271 * are not supported in workaround.
13272 */
13273 for (val = 0; val <= 31; val++) {
13274 if ((val & 0x7) == 0)
13275 continue;
13276 period1 = val * 1000000 / ppb;
13277 period2 = period1 + 1;
13278 if (period1 != 0)
13279 dif1 = ppb - (val * 1000000 / period1);
13280 else
13281 dif1 = BNX2X_MAX_PHC_DRIFT;
13282 if (dif1 < 0)
13283 dif1 = -dif1;
13284 dif2 = ppb - (val * 1000000 / period2);
13285 if (dif2 < 0)
13286 dif2 = -dif2;
13287 dif = (dif1 < dif2) ? dif1 : dif2;
13288 period = (dif1 < dif2) ? period1 : period2;
13289 if (dif < best_dif) {
13290 best_dif = dif;
13291 best_val = val;
13292 best_period = period;
13293 }
13294 }
13295 }
13296
13297 rc = bnx2x_send_update_drift_ramrod(bp, drift_dir, best_val,
13298 best_period);
13299 if (rc) {
13300 BNX2X_ERR("Failed to set drift\n");
13301 return -EFAULT;
13302 }
13303
Jiri Bencbf27c352014-12-18 09:04:35 +010013304 DP(BNX2X_MSG_PTP, "Configured val = %d, period = %d\n", best_val,
Michal Kalderoneeed0182014-08-17 16:47:44 +030013305 best_period);
13306
13307 return 0;
13308}
13309
13310static int bnx2x_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
13311{
13312 struct bnx2x *bp = container_of(ptp, struct bnx2x, ptp_clock_info);
Michal Kalderoneeed0182014-08-17 16:47:44 +030013313
13314 DP(BNX2X_MSG_PTP, "PTP adjtime called, delta = %llx\n", delta);
13315
Richard Cochran2e5601f2014-12-21 19:46:59 +010013316 timecounter_adjtime(&bp->timecounter, delta);
Michal Kalderoneeed0182014-08-17 16:47:44 +030013317
13318 return 0;
13319}
13320
Richard Cochran5d451862015-03-29 23:11:56 +020013321static int bnx2x_ptp_gettime(struct ptp_clock_info *ptp, struct timespec64 *ts)
Michal Kalderoneeed0182014-08-17 16:47:44 +030013322{
13323 struct bnx2x *bp = container_of(ptp, struct bnx2x, ptp_clock_info);
13324 u64 ns;
Michal Kalderoneeed0182014-08-17 16:47:44 +030013325
13326 ns = timecounter_read(&bp->timecounter);
13327
13328 DP(BNX2X_MSG_PTP, "PTP gettime called, ns = %llu\n", ns);
13329
Richard Cochranf7dcdef2015-03-31 23:08:07 +020013330 *ts = ns_to_timespec64(ns);
Michal Kalderoneeed0182014-08-17 16:47:44 +030013331
13332 return 0;
13333}
13334
13335static int bnx2x_ptp_settime(struct ptp_clock_info *ptp,
Richard Cochran5d451862015-03-29 23:11:56 +020013336 const struct timespec64 *ts)
Michal Kalderoneeed0182014-08-17 16:47:44 +030013337{
13338 struct bnx2x *bp = container_of(ptp, struct bnx2x, ptp_clock_info);
13339 u64 ns;
13340
Richard Cochranf7dcdef2015-03-31 23:08:07 +020013341 ns = timespec64_to_ns(ts);
Michal Kalderoneeed0182014-08-17 16:47:44 +030013342
13343 DP(BNX2X_MSG_PTP, "PTP settime called, ns = %llu\n", ns);
13344
13345 /* Re-init the timecounter */
13346 timecounter_init(&bp->timecounter, &bp->cyclecounter, ns);
13347
13348 return 0;
13349}
13350
13351/* Enable (or disable) ancillary features of the phc subsystem */
13352static int bnx2x_ptp_enable(struct ptp_clock_info *ptp,
13353 struct ptp_clock_request *rq, int on)
13354{
13355 struct bnx2x *bp = container_of(ptp, struct bnx2x, ptp_clock_info);
13356
13357 BNX2X_ERR("PHC ancillary features are not supported\n");
13358 return -ENOTSUPP;
13359}
13360
Lad, Prabhakar1444c302015-02-05 15:47:17 +000013361static void bnx2x_register_phc(struct bnx2x *bp)
Michal Kalderoneeed0182014-08-17 16:47:44 +030013362{
13363 /* Fill the ptp_clock_info struct and register PTP clock*/
13364 bp->ptp_clock_info.owner = THIS_MODULE;
13365 snprintf(bp->ptp_clock_info.name, 16, "%s", bp->dev->name);
13366 bp->ptp_clock_info.max_adj = BNX2X_MAX_PHC_DRIFT; /* In PPB */
13367 bp->ptp_clock_info.n_alarm = 0;
13368 bp->ptp_clock_info.n_ext_ts = 0;
13369 bp->ptp_clock_info.n_per_out = 0;
13370 bp->ptp_clock_info.pps = 0;
13371 bp->ptp_clock_info.adjfreq = bnx2x_ptp_adjfreq;
13372 bp->ptp_clock_info.adjtime = bnx2x_ptp_adjtime;
Richard Cochran5d451862015-03-29 23:11:56 +020013373 bp->ptp_clock_info.gettime64 = bnx2x_ptp_gettime;
13374 bp->ptp_clock_info.settime64 = bnx2x_ptp_settime;
Michal Kalderoneeed0182014-08-17 16:47:44 +030013375 bp->ptp_clock_info.enable = bnx2x_ptp_enable;
13376
13377 bp->ptp_clock = ptp_clock_register(&bp->ptp_clock_info, &bp->pdev->dev);
13378 if (IS_ERR(bp->ptp_clock)) {
13379 bp->ptp_clock = NULL;
13380 BNX2X_ERR("PTP clock registeration failed\n");
13381 }
13382}
13383
Ariel Elior1ab44342013-01-01 05:22:23 +000013384static int bnx2x_init_one(struct pci_dev *pdev,
13385 const struct pci_device_id *ent)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013386{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013387 struct net_device *dev = NULL;
13388 struct bnx2x *bp;
Yuval Mintzb91e1a12013-09-28 08:46:12 +030013389 enum pcie_link_width pcie_width;
13390 enum pci_bus_speed pcie_speed;
Ariel Elior6383c0b2011-07-14 08:31:57 +000013391 int rc, max_non_def_sbs;
Merav Sicron65565882012-06-19 07:48:26 +000013392 int rx_count, tx_count, rss_count, doorbell_size;
Ariel Elior1ab44342013-01-01 05:22:23 +000013393 int max_cos_est;
13394 bool is_vf;
Merav Sicron55c11942012-11-07 00:45:48 +000013395 int cnic_cnt;
Ariel Elior1ab44342013-01-01 05:22:23 +000013396
Yuval Mintz12a85412015-04-29 08:09:49 +030013397 /* Management FW 'remembers' living interfaces. Allow it some time
13398 * to forget previously living interfaces, allowing a proper re-load.
13399 */
Michal Schmidtcd9c3992015-05-07 20:37:10 +020013400 if (is_kdump_kernel()) {
13401 ktime_t now = ktime_get_boottime();
13402 ktime_t fw_ready_time = ktime_set(5, 0);
13403
13404 if (ktime_before(now, fw_ready_time))
13405 msleep(ktime_ms_delta(fw_ready_time, now));
13406 }
Yuval Mintz12a85412015-04-29 08:09:49 +030013407
Ariel Elior1ab44342013-01-01 05:22:23 +000013408 /* An estimated maximum supported CoS number according to the chip
Ariel Elior6383c0b2011-07-14 08:31:57 +000013409 * version.
13410 * We will try to roughly estimate the maximum number of CoSes this chip
13411 * may support in order to minimize the memory allocated for Tx
13412 * netdev_queue's. This number will be accurately calculated during the
13413 * initialization of bp->max_cos based on the chip versions AND chip
13414 * revision in the bnx2x_init_bp().
13415 */
Ariel Elior1ab44342013-01-01 05:22:23 +000013416 max_cos_est = set_max_cos_est(ent->driver_data);
13417 if (max_cos_est < 0)
13418 return max_cos_est;
13419 is_vf = set_is_vf(ent->driver_data);
13420 cnic_cnt = is_vf ? 0 : 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013421
Ariel Elior60cad4e2013-09-04 14:09:22 +030013422 max_non_def_sbs = bnx2x_get_num_non_def_sbs(pdev, cnic_cnt);
13423
13424 /* add another SB for VF as it has no default SB */
13425 max_non_def_sbs += is_vf ? 1 : 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +000013426
13427 /* Maximum number of RSS queues: one IGU SB goes to CNIC */
Ariel Elior60cad4e2013-09-04 14:09:22 +030013428 rss_count = max_non_def_sbs - cnic_cnt;
Ariel Elior1ab44342013-01-01 05:22:23 +000013429
13430 if (rss_count < 1)
13431 return -EINVAL;
Ariel Elior6383c0b2011-07-14 08:31:57 +000013432
13433 /* Maximum number of netdev Rx queues: RSS + FCoE L2 */
Merav Sicron55c11942012-11-07 00:45:48 +000013434 rx_count = rss_count + cnic_cnt;
Ariel Elior6383c0b2011-07-14 08:31:57 +000013435
Ariel Elior1ab44342013-01-01 05:22:23 +000013436 /* Maximum number of netdev Tx queues:
Merav Sicron37ae41a2012-06-19 07:48:27 +000013437 * Maximum TSS queues * Maximum supported number of CoS + FCoE L2
Ariel Elior6383c0b2011-07-14 08:31:57 +000013438 */
Merav Sicron55c11942012-11-07 00:45:48 +000013439 tx_count = rss_count * max_cos_est + cnic_cnt;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000013440
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013441 /* dev zeroed in init_etherdev */
Ariel Elior6383c0b2011-07-14 08:31:57 +000013442 dev = alloc_etherdev_mqs(sizeof(*bp), tx_count, rx_count);
Joe Perches41de8d42012-01-29 13:47:52 +000013443 if (!dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013444 return -ENOMEM;
13445
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013446 bp = netdev_priv(dev);
Ariel Elior6383c0b2011-07-14 08:31:57 +000013447
Ariel Elior1ab44342013-01-01 05:22:23 +000013448 bp->flags = 0;
13449 if (is_vf)
13450 bp->flags |= IS_VF_FLAG;
13451
Ariel Elior6383c0b2011-07-14 08:31:57 +000013452 bp->igu_sb_cnt = max_non_def_sbs;
Ariel Elior1ab44342013-01-01 05:22:23 +000013453 bp->igu_base_addr = IS_VF(bp) ? PXP_VF_ADDR_IGU_START : BAR_IGU_INTMEM;
Joe Perches7995c642010-02-17 15:01:52 +000013454 bp->msg_enable = debug;
Merav Sicron55c11942012-11-07 00:45:48 +000013455 bp->cnic_support = cnic_cnt;
Michael Chan4bd9b0ff2012-12-06 10:33:12 +000013456 bp->cnic_probe = bnx2x_cnic_probe;
Merav Sicron55c11942012-11-07 00:45:48 +000013457
Eilon Greensteindf4770de2009-08-12 08:23:28 +000013458 pci_set_drvdata(pdev, dev);
13459
Ariel Elior1ab44342013-01-01 05:22:23 +000013460 rc = bnx2x_init_dev(bp, pdev, dev, ent->driver_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013461 if (rc < 0) {
13462 free_netdev(dev);
13463 return rc;
13464 }
13465
Ariel Elior1ab44342013-01-01 05:22:23 +000013466 BNX2X_DEV_INFO("This is a %s function\n",
13467 IS_PF(bp) ? "physical" : "virtual");
Merav Sicron55c11942012-11-07 00:45:48 +000013468 BNX2X_DEV_INFO("Cnic support is %s\n", CNIC_SUPPORT(bp) ? "on" : "off");
Ariel Elior1ab44342013-01-01 05:22:23 +000013469 BNX2X_DEV_INFO("Max num of status blocks %d\n", max_non_def_sbs);
Merav Sicron60aa0502012-06-19 07:48:29 +000013470 BNX2X_DEV_INFO("Allocated netdev with %d tx and %d rx queues\n",
Yuval Mintz2de67432013-01-23 03:21:43 +000013471 tx_count, rx_count);
Merav Sicron60aa0502012-06-19 07:48:29 +000013472
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013473 rc = bnx2x_init_bp(bp);
Eilon Greenstein693fc0d2009-01-14 06:43:52 +000013474 if (rc)
13475 goto init_one_exit;
13476
Ariel Elior1ab44342013-01-01 05:22:23 +000013477 /* Map doorbells here as we need the real value of bp->max_cos which
13478 * is initialized in bnx2x_init_bp() to determine the number of
13479 * l2 connections.
Ariel Elior6383c0b2011-07-14 08:31:57 +000013480 */
Ariel Elior1ab44342013-01-01 05:22:23 +000013481 if (IS_VF(bp)) {
Dmitry Kravkov1d6f3cd2013-03-27 01:05:17 +000013482 bp->doorbells = bnx2x_vf_doorbells(bp);
Ariel Elior64112802013-01-07 00:50:23 +000013483 rc = bnx2x_vf_pci_alloc(bp);
13484 if (rc)
13485 goto init_one_exit;
Ariel Elior1ab44342013-01-01 05:22:23 +000013486 } else {
13487 doorbell_size = BNX2X_L2_MAX_CID(bp) * (1 << BNX2X_DB_SHIFT);
13488 if (doorbell_size > pci_resource_len(pdev, 2)) {
13489 dev_err(&bp->pdev->dev,
13490 "Cannot map doorbells, bar size too small, aborting\n");
13491 rc = -ENOMEM;
13492 goto init_one_exit;
13493 }
13494 bp->doorbells = ioremap_nocache(pci_resource_start(pdev, 2),
13495 doorbell_size);
Merav Sicron37ae41a2012-06-19 07:48:27 +000013496 }
Ariel Elior6383c0b2011-07-14 08:31:57 +000013497 if (!bp->doorbells) {
13498 dev_err(&bp->pdev->dev,
13499 "Cannot map doorbell space, aborting\n");
13500 rc = -ENOMEM;
13501 goto init_one_exit;
13502 }
13503
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013504 if (IS_VF(bp)) {
13505 rc = bnx2x_vfpf_acquire(bp, tx_count, rx_count);
13506 if (rc)
13507 goto init_one_exit;
13508 }
13509
Ariel Elior3c76fef2013-03-11 05:17:46 +000013510 /* Enable SRIOV if capability found in configuration space */
13511 rc = bnx2x_iov_init_one(bp, int_mode, BNX2X_MAX_NUM_OF_VFS);
Ariel Elior290ca2b2013-01-01 05:22:31 +000013512 if (rc)
13513 goto init_one_exit;
13514
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013515 /* calc qm_cid_count */
Ariel Elior6383c0b2011-07-14 08:31:57 +000013516 bp->qm_cid_count = bnx2x_set_qm_cid_count(bp);
Ariel Elior1ab44342013-01-01 05:22:23 +000013517 BNX2X_DEV_INFO("qm_cid_count %d\n", bp->qm_cid_count);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013518
Merav Sicron55c11942012-11-07 00:45:48 +000013519 /* disable FCOE L2 queue for E1x*/
Dmitry Kravkov62ac0dc2011-11-13 04:34:21 +000013520 if (CHIP_IS_E1x(bp))
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000013521 bp->flags |= NO_FCOE_FLAG;
13522
Merav Sicron0e8d2ec2012-06-19 07:48:30 +000013523 /* Set bp->num_queues for MSI-X mode*/
13524 bnx2x_set_num_queues(bp);
13525
Lucas De Marchi25985ed2011-03-30 22:57:33 -030013526 /* Configure interrupt mode: try to enable MSI-X/MSI if
Merav Sicron0e8d2ec2012-06-19 07:48:30 +000013527 * needed.
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000013528 */
Ariel Elior1ab44342013-01-01 05:22:23 +000013529 rc = bnx2x_set_int_mode(bp);
13530 if (rc) {
13531 dev_err(&pdev->dev, "Cannot set interrupts\n");
13532 goto init_one_exit;
13533 }
Yuval Mintz04c46732013-01-23 03:21:46 +000013534 BNX2X_DEV_INFO("set interrupts successfully\n");
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000013535
Ariel Elior1ab44342013-01-01 05:22:23 +000013536 /* register the net device */
Vladislav Zolotarovb3400072010-11-24 11:09:50 -080013537 rc = register_netdev(dev);
13538 if (rc) {
13539 dev_err(&pdev->dev, "Cannot register net device\n");
13540 goto init_one_exit;
13541 }
Ariel Elior1ab44342013-01-01 05:22:23 +000013542 BNX2X_DEV_INFO("device name after netdev register %s\n", dev->name);
Vladislav Zolotarovb3400072010-11-24 11:09:50 -080013543
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000013544 if (!NO_FCOE(bp)) {
13545 /* Add storage MAC address */
13546 rtnl_lock();
13547 dev_addr_add(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
13548 rtnl_unlock();
13549 }
Yuval Mintzb91e1a12013-09-28 08:46:12 +030013550 if (pcie_get_minimum_link(bp->pdev, &pcie_speed, &pcie_width) ||
13551 pcie_speed == PCI_SPEED_UNKNOWN ||
13552 pcie_width == PCIE_LNK_WIDTH_UNKNOWN)
13553 BNX2X_DEV_INFO("Failed to determine PCI Express Bandwidth\n");
13554 else
13555 BNX2X_DEV_INFO(
13556 "%s (%c%d) PCI-E x%d %s found at mem %lx, IRQ %d, node addr %pM\n",
Dmitry Kravkovca1ee4b2013-05-27 04:08:27 +000013557 board_info[ent->driver_data].name,
13558 (CHIP_REV(bp) >> 12) + 'A', (CHIP_METAL(bp) >> 4),
13559 pcie_width,
Yuval Mintzb91e1a12013-09-28 08:46:12 +030013560 pcie_speed == PCIE_SPEED_2_5GT ? "2.5GHz" :
13561 pcie_speed == PCIE_SPEED_5_0GT ? "5.0GHz" :
13562 pcie_speed == PCIE_SPEED_8_0GT ? "8.0GHz" :
Dmitry Kravkovca1ee4b2013-05-27 04:08:27 +000013563 "Unknown",
13564 dev->base_addr, bp->pdev->irq, dev->dev_addr);
Eilon Greensteinc0162012009-03-02 08:01:05 +000013565
Michal Kalderoneeed0182014-08-17 16:47:44 +030013566 bnx2x_register_phc(bp);
13567
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013568 return 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013569
13570init_one_exit:
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020013571 bnx2x_disable_pcie_error_reporting(bp);
13572
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013573 if (bp->regview)
13574 iounmap(bp->regview);
13575
Ariel Elior1ab44342013-01-01 05:22:23 +000013576 if (IS_PF(bp) && bp->doorbells)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013577 iounmap(bp->doorbells);
13578
13579 free_netdev(dev);
13580
13581 if (atomic_read(&pdev->enable_cnt) == 1)
13582 pci_release_regions(pdev);
13583
13584 pci_disable_device(pdev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013585
13586 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013587}
13588
Yuval Mintzb030ed22013-05-27 04:08:30 +000013589static void __bnx2x_remove(struct pci_dev *pdev,
13590 struct net_device *dev,
13591 struct bnx2x *bp,
13592 bool remove_netdev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013593{
Michal Kalderoneeed0182014-08-17 16:47:44 +030013594 if (bp->ptp_clock) {
13595 ptp_clock_unregister(bp->ptp_clock);
13596 bp->ptp_clock = NULL;
13597 }
13598
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000013599 /* Delete storage MAC address */
13600 if (!NO_FCOE(bp)) {
13601 rtnl_lock();
13602 dev_addr_del(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
13603 rtnl_unlock();
13604 }
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000013605
Shmulik Ravid98507672011-02-28 12:19:55 -080013606#ifdef BCM_DCBNL
13607 /* Delete app tlvs from dcbnl */
13608 bnx2x_dcbnl_update_applist(bp, true);
13609#endif
13610
Barak Witkowskya6d3a5b2013-08-13 02:25:02 +030013611 if (IS_PF(bp) &&
13612 !BP_NOMCP(bp) &&
13613 (bp->flags & BC_SUPPORTS_RMMOD_CMD))
13614 bnx2x_fw_command(bp, DRV_MSG_CODE_RMMOD, 0);
13615
Yuval Mintzb030ed22013-05-27 04:08:30 +000013616 /* Close the interface - either directly or implicitly */
13617 if (remove_netdev) {
13618 unregister_netdev(dev);
13619 } else {
13620 rtnl_lock();
Yuval Mintz6ef5a922013-08-13 02:25:03 +030013621 dev_close(dev);
Yuval Mintzb030ed22013-05-27 04:08:30 +000013622 rtnl_unlock();
13623 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013624
Ariel Elior78c3bcc2013-06-20 17:39:08 +030013625 bnx2x_iov_remove_one(bp);
13626
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000013627 /* Power on: we can't let PCI layer write to us while we are in D3 */
Manish Chopra04860eb2014-09-02 04:31:25 -040013628 if (IS_PF(bp)) {
Ariel Elior1ab44342013-01-01 05:22:23 +000013629 bnx2x_set_power_state(bp, PCI_D0);
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000013630
Manish Chopra04860eb2014-09-02 04:31:25 -040013631 /* Set endianity registers to reset values in case next driver
13632 * boots in different endianty environment.
13633 */
13634 bnx2x_reset_endianity(bp);
13635 }
13636
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000013637 /* Disable MSI/MSI-X */
13638 bnx2x_disable_msi(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000013639
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000013640 /* Power off */
Ariel Elior1ab44342013-01-01 05:22:23 +000013641 if (IS_PF(bp))
13642 bnx2x_set_power_state(bp, PCI_D3hot);
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000013643
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000013644 /* Make sure RESET task is not scheduled before continuing */
Ariel Elior7be08a72011-07-14 08:31:19 +000013645 cancel_delayed_work_sync(&bp->sp_rtnl_task);
Ariel Elior290ca2b2013-01-01 05:22:31 +000013646
Ariel Elior4513f922013-01-01 05:22:25 +000013647 /* send message via vfpf channel to release the resources of this vf */
13648 if (IS_VF(bp))
13649 bnx2x_vfpf_release(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000013650
Yuval Mintzb030ed22013-05-27 04:08:30 +000013651 /* Assumes no further PCIe PM changes will occur */
13652 if (system_state == SYSTEM_POWER_OFF) {
13653 pci_wake_from_d3(pdev, bp->wol);
13654 pci_set_power_state(pdev, PCI_D3hot);
13655 }
13656
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020013657 bnx2x_disable_pcie_error_reporting(bp);
Yuval Mintzd9aee592014-01-15 12:05:30 +020013658 if (remove_netdev) {
13659 if (bp->regview)
13660 iounmap(bp->regview);
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020013661
Yuval Mintzd9aee592014-01-15 12:05:30 +020013662 /* For vfs, doorbells are part of the regview and were unmapped
13663 * along with it. FW is only loaded by PF.
13664 */
13665 if (IS_PF(bp)) {
13666 if (bp->doorbells)
13667 iounmap(bp->doorbells);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013668
Yuval Mintzd9aee592014-01-15 12:05:30 +020013669 bnx2x_release_firmware(bp);
Yuval Mintze2a367f2014-04-24 19:29:52 +030013670 } else {
13671 bnx2x_vf_pci_dealloc(bp);
Yuval Mintzd9aee592014-01-15 12:05:30 +020013672 }
13673 bnx2x_free_mem_bp(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013674
Yuval Mintzb030ed22013-05-27 04:08:30 +000013675 free_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013676
Yuval Mintzd9aee592014-01-15 12:05:30 +020013677 if (atomic_read(&pdev->enable_cnt) == 1)
13678 pci_release_regions(pdev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013679
Yuval Mintz5f6db132014-01-27 17:11:58 +020013680 pci_disable_device(pdev);
13681 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013682}
13683
Yuval Mintzb030ed22013-05-27 04:08:30 +000013684static void bnx2x_remove_one(struct pci_dev *pdev)
13685{
13686 struct net_device *dev = pci_get_drvdata(pdev);
13687 struct bnx2x *bp;
13688
13689 if (!dev) {
13690 dev_err(&pdev->dev, "BAD net device from bnx2x_init_one\n");
13691 return;
13692 }
13693 bp = netdev_priv(dev);
13694
13695 __bnx2x_remove(pdev, dev, bp, true);
13696}
13697
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013698static int bnx2x_eeh_nic_unload(struct bnx2x *bp)
13699{
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013700 bp->state = BNX2X_STATE_CLOSING_WAIT4_HALT;
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013701
13702 bp->rx_mode = BNX2X_RX_MODE_NONE;
13703
Merav Sicron55c11942012-11-07 00:45:48 +000013704 if (CNIC_LOADED(bp))
13705 bnx2x_cnic_notify(bp, CNIC_CTL_STOP_CMD);
13706
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013707 /* Stop Tx */
13708 bnx2x_tx_disable(bp);
Merav Sicron26614ba2012-08-27 03:26:19 +000013709 /* Delete all NAPI objects */
13710 bnx2x_del_all_napi(bp);
Merav Sicron55c11942012-11-07 00:45:48 +000013711 if (CNIC_LOADED(bp))
13712 bnx2x_del_all_napi_cnic(bp);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013713 netdev_reset_tc(bp->dev);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013714
13715 del_timer_sync(&bp->timer);
wenxiong@linux.vnet.ibm.com0c0e6342014-06-03 14:14:45 -050013716 cancel_delayed_work_sync(&bp->sp_task);
13717 cancel_delayed_work_sync(&bp->period_task);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013718
Yuval Mintzc6e36d82015-06-01 15:08:18 +030013719 if (!down_timeout(&bp->stats_lock, HZ / 10)) {
13720 bp->stats_state = STATS_STATE_DISABLED;
13721 up(&bp->stats_lock);
13722 }
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013723
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013724 bnx2x_save_statistics(bp);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013725
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013726 netif_carrier_off(bp->dev);
13727
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013728 return 0;
13729}
13730
Wendy Xiong493adb12008-06-23 20:36:22 -070013731/**
13732 * bnx2x_io_error_detected - called when PCI error is detected
13733 * @pdev: Pointer to PCI device
13734 * @state: The current pci connection state
13735 *
13736 * This function is called after a PCI bus error affecting
13737 * this device has been detected.
13738 */
13739static pci_ers_result_t bnx2x_io_error_detected(struct pci_dev *pdev,
13740 pci_channel_state_t state)
13741{
13742 struct net_device *dev = pci_get_drvdata(pdev);
13743 struct bnx2x *bp = netdev_priv(dev);
13744
13745 rtnl_lock();
13746
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013747 BNX2X_ERR("IO error detected\n");
13748
Wendy Xiong493adb12008-06-23 20:36:22 -070013749 netif_device_detach(dev);
13750
Dean Nelson07ce50e42009-07-31 09:13:25 +000013751 if (state == pci_channel_io_perm_failure) {
13752 rtnl_unlock();
13753 return PCI_ERS_RESULT_DISCONNECT;
13754 }
13755
Wendy Xiong493adb12008-06-23 20:36:22 -070013756 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013757 bnx2x_eeh_nic_unload(bp);
Wendy Xiong493adb12008-06-23 20:36:22 -070013758
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013759 bnx2x_prev_path_mark_eeh(bp);
13760
Wendy Xiong493adb12008-06-23 20:36:22 -070013761 pci_disable_device(pdev);
13762
13763 rtnl_unlock();
13764
13765 /* Request a slot reset */
13766 return PCI_ERS_RESULT_NEED_RESET;
13767}
13768
13769/**
13770 * bnx2x_io_slot_reset - called after the PCI bus has been reset
13771 * @pdev: Pointer to PCI device
13772 *
13773 * Restart the card from scratch, as if from a cold-boot.
13774 */
13775static pci_ers_result_t bnx2x_io_slot_reset(struct pci_dev *pdev)
13776{
13777 struct net_device *dev = pci_get_drvdata(pdev);
13778 struct bnx2x *bp = netdev_priv(dev);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013779 int i;
Wendy Xiong493adb12008-06-23 20:36:22 -070013780
13781 rtnl_lock();
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013782 BNX2X_ERR("IO slot reset initializing...\n");
Wendy Xiong493adb12008-06-23 20:36:22 -070013783 if (pci_enable_device(pdev)) {
13784 dev_err(&pdev->dev,
13785 "Cannot re-enable PCI device after reset\n");
13786 rtnl_unlock();
13787 return PCI_ERS_RESULT_DISCONNECT;
13788 }
13789
13790 pci_set_master(pdev);
13791 pci_restore_state(pdev);
Yuval Mintz70632d02013-04-24 01:45:02 +000013792 pci_save_state(pdev);
Wendy Xiong493adb12008-06-23 20:36:22 -070013793
13794 if (netif_running(dev))
13795 bnx2x_set_power_state(bp, PCI_D0);
13796
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013797 if (netif_running(dev)) {
13798 BNX2X_ERR("IO slot reset --> driver unload\n");
Yuval Mintze68072e2013-05-22 21:21:51 +000013799
13800 /* MCP should have been reset; Need to wait for validity */
13801 bnx2x_init_shmem(bp);
13802
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013803 if (IS_PF(bp) && SHMEM2_HAS(bp, drv_capabilities_flag)) {
13804 u32 v;
13805
13806 v = SHMEM2_RD(bp,
13807 drv_capabilities_flag[BP_FW_MB_IDX(bp)]);
13808 SHMEM2_WR(bp, drv_capabilities_flag[BP_FW_MB_IDX(bp)],
13809 v & ~DRV_FLAGS_CAPABILITIES_LOADED_L2);
13810 }
13811 bnx2x_drain_tx_queues(bp);
13812 bnx2x_send_unload_req(bp, UNLOAD_RECOVERY);
13813 bnx2x_netif_stop(bp, 1);
13814 bnx2x_free_irq(bp);
13815
13816 /* Report UNLOAD_DONE to MCP */
13817 bnx2x_send_unload_done(bp, true);
13818
13819 bp->sp_state = 0;
13820 bp->port.pmf = 0;
13821
13822 bnx2x_prev_unload(bp);
13823
Yuval Mintz16a5fd92013-06-02 00:06:18 +000013824 /* We should have reseted the engine, so It's fair to
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013825 * assume the FW will no longer write to the bnx2x driver.
13826 */
13827 bnx2x_squeeze_objects(bp);
13828 bnx2x_free_skbs(bp);
13829 for_each_rx_queue(bp, i)
13830 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
13831 bnx2x_free_fp_mem(bp);
13832 bnx2x_free_mem(bp);
13833
13834 bp->state = BNX2X_STATE_CLOSED;
13835 }
13836
Wendy Xiong493adb12008-06-23 20:36:22 -070013837 rtnl_unlock();
13838
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020013839 /* If AER, perform cleanup of the PCIe registers */
13840 if (bp->flags & AER_ENABLED) {
13841 if (pci_cleanup_aer_uncorrect_error_status(pdev))
13842 BNX2X_ERR("pci_cleanup_aer_uncorrect_error_status failed\n");
13843 else
13844 DP(NETIF_MSG_HW, "pci_cleanup_aer_uncorrect_error_status succeeded\n");
13845 }
13846
Wendy Xiong493adb12008-06-23 20:36:22 -070013847 return PCI_ERS_RESULT_RECOVERED;
13848}
13849
13850/**
13851 * bnx2x_io_resume - called when traffic can start flowing again
13852 * @pdev: Pointer to PCI device
13853 *
13854 * This callback is called when the error recovery driver tells us that
13855 * its OK to resume normal operation.
13856 */
13857static void bnx2x_io_resume(struct pci_dev *pdev)
13858{
13859 struct net_device *dev = pci_get_drvdata(pdev);
13860 struct bnx2x *bp = netdev_priv(dev);
13861
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000013862 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
Merav Sicron51c1a582012-03-18 10:33:38 +000013863 netdev_err(bp->dev, "Handling parity error recovery. Try again later\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000013864 return;
13865 }
13866
Wendy Xiong493adb12008-06-23 20:36:22 -070013867 rtnl_lock();
13868
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013869 bp->fw_seq = SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
13870 DRV_MSG_SEQ_NUMBER_MASK;
13871
Wendy Xiong493adb12008-06-23 20:36:22 -070013872 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013873 bnx2x_nic_load(bp, LOAD_NORMAL);
Wendy Xiong493adb12008-06-23 20:36:22 -070013874
13875 netif_device_attach(dev);
13876
13877 rtnl_unlock();
13878}
13879
Stephen Hemminger3646f0e2012-09-07 09:33:15 -070013880static const struct pci_error_handlers bnx2x_err_handler = {
Wendy Xiong493adb12008-06-23 20:36:22 -070013881 .error_detected = bnx2x_io_error_detected,
Eilon Greenstein356e2382009-02-12 08:38:32 +000013882 .slot_reset = bnx2x_io_slot_reset,
13883 .resume = bnx2x_io_resume,
Wendy Xiong493adb12008-06-23 20:36:22 -070013884};
13885
Yuval Mintzb030ed22013-05-27 04:08:30 +000013886static void bnx2x_shutdown(struct pci_dev *pdev)
13887{
13888 struct net_device *dev = pci_get_drvdata(pdev);
13889 struct bnx2x *bp;
13890
13891 if (!dev)
13892 return;
13893
13894 bp = netdev_priv(dev);
13895 if (!bp)
13896 return;
13897
13898 rtnl_lock();
13899 netif_device_detach(dev);
13900 rtnl_unlock();
13901
13902 /* Don't remove the netdevice, as there are scenarios which will cause
13903 * the kernel to hang, e.g., when trying to remove bnx2i while the
13904 * rootfs is mounted from SAN.
13905 */
13906 __bnx2x_remove(pdev, dev, bp, false);
13907}
13908
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013909static struct pci_driver bnx2x_pci_driver = {
Wendy Xiong493adb12008-06-23 20:36:22 -070013910 .name = DRV_MODULE_NAME,
13911 .id_table = bnx2x_pci_tbl,
13912 .probe = bnx2x_init_one,
Bill Pemberton0329aba2012-12-03 09:24:24 -050013913 .remove = bnx2x_remove_one,
Wendy Xiong493adb12008-06-23 20:36:22 -070013914 .suspend = bnx2x_suspend,
13915 .resume = bnx2x_resume,
13916 .err_handler = &bnx2x_err_handler,
Ariel Elior3c76fef2013-03-11 05:17:46 +000013917#ifdef CONFIG_BNX2X_SRIOV
13918 .sriov_configure = bnx2x_sriov_configure,
13919#endif
Yuval Mintzb030ed22013-05-27 04:08:30 +000013920 .shutdown = bnx2x_shutdown,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013921};
13922
13923static int __init bnx2x_init(void)
13924{
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000013925 int ret;
13926
Joe Perches7995c642010-02-17 15:01:52 +000013927 pr_info("%s", version);
Eilon Greenstein938cf542009-08-12 08:23:37 +000013928
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080013929 bnx2x_wq = create_singlethread_workqueue("bnx2x");
13930 if (bnx2x_wq == NULL) {
Joe Perches7995c642010-02-17 15:01:52 +000013931 pr_err("Cannot create workqueue\n");
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080013932 return -ENOMEM;
13933 }
Yuval Mintz370d4a22014-03-23 18:12:24 +020013934 bnx2x_iov_wq = create_singlethread_workqueue("bnx2x_iov");
13935 if (!bnx2x_iov_wq) {
13936 pr_err("Cannot create iov workqueue\n");
13937 destroy_workqueue(bnx2x_wq);
13938 return -ENOMEM;
13939 }
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080013940
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000013941 ret = pci_register_driver(&bnx2x_pci_driver);
13942 if (ret) {
Joe Perches7995c642010-02-17 15:01:52 +000013943 pr_err("Cannot register driver\n");
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000013944 destroy_workqueue(bnx2x_wq);
Yuval Mintz370d4a22014-03-23 18:12:24 +020013945 destroy_workqueue(bnx2x_iov_wq);
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000013946 }
13947 return ret;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013948}
13949
13950static void __exit bnx2x_cleanup(void)
13951{
Yuval Mintz452427b2012-03-26 20:47:07 +000013952 struct list_head *pos, *q;
Yuval Mintzd76a6112013-06-02 00:06:17 +000013953
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013954 pci_unregister_driver(&bnx2x_pci_driver);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080013955
13956 destroy_workqueue(bnx2x_wq);
Yuval Mintz370d4a22014-03-23 18:12:24 +020013957 destroy_workqueue(bnx2x_iov_wq);
Yuval Mintz452427b2012-03-26 20:47:07 +000013958
Yuval Mintz16a5fd92013-06-02 00:06:18 +000013959 /* Free globally allocated resources */
Yuval Mintz452427b2012-03-26 20:47:07 +000013960 list_for_each_safe(pos, q, &bnx2x_prev_list) {
13961 struct bnx2x_prev_path_list *tmp =
13962 list_entry(pos, struct bnx2x_prev_path_list, list);
13963 list_del(pos);
13964 kfree(tmp);
13965 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013966}
13967
Yaniv Rosner3deb8162011-06-14 01:34:33 +000013968void bnx2x_notify_link_changed(struct bnx2x *bp)
13969{
13970 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + BP_FUNC(bp)*sizeof(u32), 1);
13971}
13972
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013973module_init(bnx2x_init);
13974module_exit(bnx2x_cleanup);
13975
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013976/**
13977 * bnx2x_set_iscsi_eth_mac_addr - set iSCSI MAC(s).
13978 *
13979 * @bp: driver handle
13980 * @set: set or clear the CAM entry
13981 *
Yuval Mintz16a5fd92013-06-02 00:06:18 +000013982 * This function will wait until the ramrod completion returns.
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013983 * Return 0 if success, -ENODEV if ramrod doesn't return.
13984 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000013985static int bnx2x_set_iscsi_eth_mac_addr(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013986{
13987 unsigned long ramrod_flags = 0;
13988
13989 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
13990 return bnx2x_set_mac_one(bp, bp->cnic_eth_dev.iscsi_mac,
13991 &bp->iscsi_l2_mac_obj, true,
13992 BNX2X_ISCSI_ETH_MAC, &ramrod_flags);
13993}
Michael Chan993ac7b2009-10-10 13:46:56 +000013994
13995/* count denotes the number of new completions we have seen */
13996static void bnx2x_cnic_sp_post(struct bnx2x *bp, int count)
13997{
13998 struct eth_spe *spe;
Merav Sicrona0529972012-06-19 07:48:25 +000013999 int cxt_index, cxt_offset;
Michael Chan993ac7b2009-10-10 13:46:56 +000014000
14001#ifdef BNX2X_STOP_ON_ERROR
14002 if (unlikely(bp->panic))
14003 return;
14004#endif
14005
14006 spin_lock_bh(&bp->spq_lock);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014007 BUG_ON(bp->cnic_spq_pending < count);
Michael Chan993ac7b2009-10-10 13:46:56 +000014008 bp->cnic_spq_pending -= count;
14009
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014010 for (; bp->cnic_kwq_pending; bp->cnic_kwq_pending--) {
14011 u16 type = (le16_to_cpu(bp->cnic_kwq_cons->hdr.type)
14012 & SPE_HDR_CONN_TYPE) >>
14013 SPE_HDR_CONN_TYPE_SHIFT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014014 u8 cmd = (le32_to_cpu(bp->cnic_kwq_cons->hdr.conn_and_cmd_data)
14015 >> SPE_HDR_CMD_ID_SHIFT) & 0xff;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014016
14017 /* Set validation for iSCSI L2 client before sending SETUP
14018 * ramrod
14019 */
14020 if (type == ETH_CONNECTION_TYPE) {
Merav Sicrona0529972012-06-19 07:48:25 +000014021 if (cmd == RAMROD_CMD_ID_ETH_CLIENT_SETUP) {
Merav Sicron37ae41a2012-06-19 07:48:27 +000014022 cxt_index = BNX2X_ISCSI_ETH_CID(bp) /
Merav Sicrona0529972012-06-19 07:48:25 +000014023 ILT_PAGE_CIDS;
Merav Sicron37ae41a2012-06-19 07:48:27 +000014024 cxt_offset = BNX2X_ISCSI_ETH_CID(bp) -
Merav Sicrona0529972012-06-19 07:48:25 +000014025 (cxt_index * ILT_PAGE_CIDS);
14026 bnx2x_set_ctx_validation(bp,
14027 &bp->context[cxt_index].
14028 vcxt[cxt_offset].eth,
Merav Sicron37ae41a2012-06-19 07:48:27 +000014029 BNX2X_ISCSI_ETH_CID(bp));
Merav Sicrona0529972012-06-19 07:48:25 +000014030 }
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014031 }
14032
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014033 /*
14034 * There may be not more than 8 L2, not more than 8 L5 SPEs
14035 * and in the air. We also check that number of outstanding
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080014036 * COMMON ramrods is not more than the EQ and SPQ can
14037 * accommodate.
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014038 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080014039 if (type == ETH_CONNECTION_TYPE) {
14040 if (!atomic_read(&bp->cq_spq_left))
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014041 break;
14042 else
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080014043 atomic_dec(&bp->cq_spq_left);
14044 } else if (type == NONE_CONNECTION_TYPE) {
14045 if (!atomic_read(&bp->eq_spq_left))
14046 break;
14047 else
14048 atomic_dec(&bp->eq_spq_left);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000014049 } else if ((type == ISCSI_CONNECTION_TYPE) ||
14050 (type == FCOE_CONNECTION_TYPE)) {
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014051 if (bp->cnic_spq_pending >=
14052 bp->cnic_eth_dev.max_kwqe_pending)
14053 break;
14054 else
14055 bp->cnic_spq_pending++;
14056 } else {
14057 BNX2X_ERR("Unknown SPE type: %d\n", type);
14058 bnx2x_panic();
Michael Chan993ac7b2009-10-10 13:46:56 +000014059 break;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014060 }
Michael Chan993ac7b2009-10-10 13:46:56 +000014061
14062 spe = bnx2x_sp_get_next(bp);
14063 *spe = *bp->cnic_kwq_cons;
14064
Merav Sicron51c1a582012-03-18 10:33:38 +000014065 DP(BNX2X_MSG_SP, "pending on SPQ %d, on KWQ %d count %d\n",
Michael Chan993ac7b2009-10-10 13:46:56 +000014066 bp->cnic_spq_pending, bp->cnic_kwq_pending, count);
14067
14068 if (bp->cnic_kwq_cons == bp->cnic_kwq_last)
14069 bp->cnic_kwq_cons = bp->cnic_kwq;
14070 else
14071 bp->cnic_kwq_cons++;
14072 }
14073 bnx2x_sp_prod_update(bp);
14074 spin_unlock_bh(&bp->spq_lock);
14075}
14076
14077static int bnx2x_cnic_sp_queue(struct net_device *dev,
14078 struct kwqe_16 *kwqes[], u32 count)
14079{
14080 struct bnx2x *bp = netdev_priv(dev);
14081 int i;
14082
14083#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +000014084 if (unlikely(bp->panic)) {
14085 BNX2X_ERR("Can't post to SP queue while panic\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000014086 return -EIO;
Merav Sicron51c1a582012-03-18 10:33:38 +000014087 }
Michael Chan993ac7b2009-10-10 13:46:56 +000014088#endif
14089
Ariel Elior95c6c6162012-01-26 06:01:52 +000014090 if ((bp->recovery_state != BNX2X_RECOVERY_DONE) &&
14091 (bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000014092 BNX2X_ERR("Handling parity error recovery. Try again later\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +000014093 return -EAGAIN;
14094 }
14095
Michael Chan993ac7b2009-10-10 13:46:56 +000014096 spin_lock_bh(&bp->spq_lock);
14097
14098 for (i = 0; i < count; i++) {
14099 struct eth_spe *spe = (struct eth_spe *)kwqes[i];
14100
14101 if (bp->cnic_kwq_pending == MAX_SP_DESC_CNT)
14102 break;
14103
14104 *bp->cnic_kwq_prod = *spe;
14105
14106 bp->cnic_kwq_pending++;
14107
Merav Sicron51c1a582012-03-18 10:33:38 +000014108 DP(BNX2X_MSG_SP, "L5 SPQE %x %x %x:%x pos %d\n",
Michael Chan993ac7b2009-10-10 13:46:56 +000014109 spe->hdr.conn_and_cmd_data, spe->hdr.type,
Dmitry Kravkov523224a2010-10-06 03:23:26 +000014110 spe->data.update_data_addr.hi,
14111 spe->data.update_data_addr.lo,
Michael Chan993ac7b2009-10-10 13:46:56 +000014112 bp->cnic_kwq_pending);
14113
14114 if (bp->cnic_kwq_prod == bp->cnic_kwq_last)
14115 bp->cnic_kwq_prod = bp->cnic_kwq;
14116 else
14117 bp->cnic_kwq_prod++;
14118 }
14119
14120 spin_unlock_bh(&bp->spq_lock);
14121
14122 if (bp->cnic_spq_pending < bp->cnic_eth_dev.max_kwqe_pending)
14123 bnx2x_cnic_sp_post(bp, 0);
14124
14125 return i;
14126}
14127
14128static int bnx2x_cnic_ctl_send(struct bnx2x *bp, struct cnic_ctl_info *ctl)
14129{
14130 struct cnic_ops *c_ops;
14131 int rc = 0;
14132
14133 mutex_lock(&bp->cnic_mutex);
Eric Dumazet13707f92011-01-26 19:28:23 +000014134 c_ops = rcu_dereference_protected(bp->cnic_ops,
14135 lockdep_is_held(&bp->cnic_mutex));
Michael Chan993ac7b2009-10-10 13:46:56 +000014136 if (c_ops)
14137 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
14138 mutex_unlock(&bp->cnic_mutex);
14139
14140 return rc;
14141}
14142
14143static int bnx2x_cnic_ctl_send_bh(struct bnx2x *bp, struct cnic_ctl_info *ctl)
14144{
14145 struct cnic_ops *c_ops;
14146 int rc = 0;
14147
14148 rcu_read_lock();
14149 c_ops = rcu_dereference(bp->cnic_ops);
14150 if (c_ops)
14151 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
14152 rcu_read_unlock();
14153
14154 return rc;
14155}
14156
14157/*
14158 * for commands that have no data
14159 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000014160int bnx2x_cnic_notify(struct bnx2x *bp, int cmd)
Michael Chan993ac7b2009-10-10 13:46:56 +000014161{
14162 struct cnic_ctl_info ctl = {0};
14163
14164 ctl.cmd = cmd;
14165
14166 return bnx2x_cnic_ctl_send(bp, &ctl);
14167}
14168
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014169static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err)
Michael Chan993ac7b2009-10-10 13:46:56 +000014170{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014171 struct cnic_ctl_info ctl = {0};
Michael Chan993ac7b2009-10-10 13:46:56 +000014172
14173 /* first we tell CNIC and only then we count this as a completion */
14174 ctl.cmd = CNIC_CTL_COMPLETION_CMD;
14175 ctl.data.comp.cid = cid;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014176 ctl.data.comp.error = err;
Michael Chan993ac7b2009-10-10 13:46:56 +000014177
14178 bnx2x_cnic_ctl_send_bh(bp, &ctl);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014179 bnx2x_cnic_sp_post(bp, 0);
Michael Chan993ac7b2009-10-10 13:46:56 +000014180}
14181
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014182/* Called with netif_addr_lock_bh() taken.
14183 * Sets an rx_mode config for an iSCSI ETH client.
14184 * Doesn't block.
14185 * Completion should be checked outside.
14186 */
14187static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start)
14188{
14189 unsigned long accept_flags = 0, ramrod_flags = 0;
14190 u8 cl_id = bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
14191 int sched_state = BNX2X_FILTER_ISCSI_ETH_STOP_SCHED;
14192
14193 if (start) {
14194 /* Start accepting on iSCSI L2 ring. Accept all multicasts
14195 * because it's the only way for UIO Queue to accept
14196 * multicasts (in non-promiscuous mode only one Queue per
14197 * function will receive multicast packets (leading in our
14198 * case).
14199 */
14200 __set_bit(BNX2X_ACCEPT_UNICAST, &accept_flags);
14201 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &accept_flags);
14202 __set_bit(BNX2X_ACCEPT_BROADCAST, &accept_flags);
14203 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &accept_flags);
14204
14205 /* Clear STOP_PENDING bit if START is requested */
14206 clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &bp->sp_state);
14207
14208 sched_state = BNX2X_FILTER_ISCSI_ETH_START_SCHED;
14209 } else
14210 /* Clear START_PENDING bit if STOP is requested */
14211 clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &bp->sp_state);
14212
14213 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
14214 set_bit(sched_state, &bp->sp_state);
14215 else {
14216 __set_bit(RAMROD_RX, &ramrod_flags);
14217 bnx2x_set_q_rx_mode(bp, cl_id, 0, accept_flags, 0,
14218 ramrod_flags);
14219 }
14220}
14221
Michael Chan993ac7b2009-10-10 13:46:56 +000014222static int bnx2x_drv_ctl(struct net_device *dev, struct drv_ctl_info *ctl)
14223{
14224 struct bnx2x *bp = netdev_priv(dev);
14225 int rc = 0;
14226
14227 switch (ctl->cmd) {
14228 case DRV_CTL_CTXTBL_WR_CMD: {
14229 u32 index = ctl->data.io.offset;
14230 dma_addr_t addr = ctl->data.io.dma_addr;
14231
14232 bnx2x_ilt_wr(bp, index, addr);
14233 break;
14234 }
14235
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014236 case DRV_CTL_RET_L5_SPQ_CREDIT_CMD: {
14237 int count = ctl->data.credit.credit_count;
Michael Chan993ac7b2009-10-10 13:46:56 +000014238
14239 bnx2x_cnic_sp_post(bp, count);
14240 break;
14241 }
14242
14243 /* rtnl_lock is held. */
14244 case DRV_CTL_START_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014245 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
14246 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000014247
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014248 /* Configure the iSCSI classification object */
14249 bnx2x_init_mac_obj(bp, &bp->iscsi_l2_mac_obj,
14250 cp->iscsi_l2_client_id,
14251 cp->iscsi_l2_cid, BP_FUNC(bp),
14252 bnx2x_sp(bp, mac_rdata),
14253 bnx2x_sp_mapping(bp, mac_rdata),
14254 BNX2X_FILTER_MAC_PENDING,
14255 &bp->sp_state, BNX2X_OBJ_TYPE_RX,
14256 &bp->macs_pool);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000014257
Dmitry Kravkov523224a2010-10-06 03:23:26 +000014258 /* Set iSCSI MAC address */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014259 rc = bnx2x_set_iscsi_eth_mac_addr(bp);
14260 if (rc)
14261 break;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000014262
14263 mmiowb();
14264 barrier();
14265
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014266 /* Start accepting on iSCSI L2 ring */
14267
14268 netif_addr_lock_bh(dev);
14269 bnx2x_set_iscsi_eth_rx_mode(bp, true);
14270 netif_addr_unlock_bh(dev);
14271
14272 /* bits to wait on */
14273 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
14274 __set_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &sp_bits);
14275
14276 if (!bnx2x_wait_sp_comp(bp, sp_bits))
14277 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000014278
Michael Chan993ac7b2009-10-10 13:46:56 +000014279 break;
14280 }
14281
14282 /* rtnl_lock is held. */
14283 case DRV_CTL_STOP_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014284 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000014285
Dmitry Kravkov523224a2010-10-06 03:23:26 +000014286 /* Stop accepting on iSCSI L2 ring */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014287 netif_addr_lock_bh(dev);
14288 bnx2x_set_iscsi_eth_rx_mode(bp, false);
14289 netif_addr_unlock_bh(dev);
14290
14291 /* bits to wait on */
14292 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
14293 __set_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &sp_bits);
14294
14295 if (!bnx2x_wait_sp_comp(bp, sp_bits))
14296 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000014297
14298 mmiowb();
14299 barrier();
14300
14301 /* Unset iSCSI L2 MAC */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014302 rc = bnx2x_del_all_macs(bp, &bp->iscsi_l2_mac_obj,
14303 BNX2X_ISCSI_ETH_MAC, true);
Michael Chan993ac7b2009-10-10 13:46:56 +000014304 break;
14305 }
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014306 case DRV_CTL_RET_L2_SPQ_CREDIT_CMD: {
14307 int count = ctl->data.credit.credit_count;
14308
Peter Zijlstra4e857c52014-03-17 18:06:10 +010014309 smp_mb__before_atomic();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080014310 atomic_add(count, &bp->cq_spq_left);
Peter Zijlstra4e857c52014-03-17 18:06:10 +010014311 smp_mb__after_atomic();
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014312 break;
14313 }
Barak Witkowski1d187b32011-12-05 22:41:50 +000014314 case DRV_CTL_ULP_REGISTER_CMD: {
Barak Witkowski2e499d32012-06-26 01:31:19 +000014315 int ulp_type = ctl->data.register_data.ulp_type;
Barak Witkowski1d187b32011-12-05 22:41:50 +000014316
14317 if (CHIP_IS_E3(bp)) {
14318 int idx = BP_FW_MB_IDX(bp);
Barak Witkowski2e499d32012-06-26 01:31:19 +000014319 u32 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
14320 int path = BP_PATH(bp);
14321 int port = BP_PORT(bp);
14322 int i;
14323 u32 scratch_offset;
14324 u32 *host_addr;
Barak Witkowski1d187b32011-12-05 22:41:50 +000014325
Barak Witkowski2e499d32012-06-26 01:31:19 +000014326 /* first write capability to shmem2 */
Barak Witkowski1d187b32011-12-05 22:41:50 +000014327 if (ulp_type == CNIC_ULP_ISCSI)
14328 cap |= DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
14329 else if (ulp_type == CNIC_ULP_FCOE)
14330 cap |= DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
14331 SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
Barak Witkowski2e499d32012-06-26 01:31:19 +000014332
14333 if ((ulp_type != CNIC_ULP_FCOE) ||
14334 (!SHMEM2_HAS(bp, ncsi_oem_data_addr)) ||
14335 (!(bp->flags & BC_SUPPORTS_FCOE_FEATURES)))
14336 break;
14337
14338 /* if reached here - should write fcoe capabilities */
14339 scratch_offset = SHMEM2_RD(bp, ncsi_oem_data_addr);
14340 if (!scratch_offset)
14341 break;
14342 scratch_offset += offsetof(struct glob_ncsi_oem_data,
14343 fcoe_features[path][port]);
14344 host_addr = (u32 *) &(ctl->data.register_data.
14345 fcoe_features);
14346 for (i = 0; i < sizeof(struct fcoe_capabilities);
14347 i += 4)
14348 REG_WR(bp, scratch_offset + i,
14349 *(host_addr + i/4));
Barak Witkowski1d187b32011-12-05 22:41:50 +000014350 }
Yuval Mintz42f82772014-03-23 18:12:23 +020014351 bnx2x_schedule_sp_rtnl(bp, BNX2X_SP_RTNL_GET_DRV_VERSION, 0);
Barak Witkowski1d187b32011-12-05 22:41:50 +000014352 break;
14353 }
Barak Witkowski2e499d32012-06-26 01:31:19 +000014354
Barak Witkowski1d187b32011-12-05 22:41:50 +000014355 case DRV_CTL_ULP_UNREGISTER_CMD: {
14356 int ulp_type = ctl->data.ulp_type;
14357
14358 if (CHIP_IS_E3(bp)) {
14359 int idx = BP_FW_MB_IDX(bp);
14360 u32 cap;
14361
14362 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
14363 if (ulp_type == CNIC_ULP_ISCSI)
14364 cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
14365 else if (ulp_type == CNIC_ULP_FCOE)
14366 cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
14367 SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
14368 }
Yuval Mintz42f82772014-03-23 18:12:23 +020014369 bnx2x_schedule_sp_rtnl(bp, BNX2X_SP_RTNL_GET_DRV_VERSION, 0);
Barak Witkowski1d187b32011-12-05 22:41:50 +000014370 break;
14371 }
Michael Chan993ac7b2009-10-10 13:46:56 +000014372
14373 default:
14374 BNX2X_ERR("unknown command %x\n", ctl->cmd);
14375 rc = -EINVAL;
14376 }
14377
14378 return rc;
14379}
14380
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000014381void bnx2x_setup_cnic_irq_info(struct bnx2x *bp)
Michael Chan993ac7b2009-10-10 13:46:56 +000014382{
14383 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
14384
14385 if (bp->flags & USING_MSIX_FLAG) {
14386 cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
14387 cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
14388 cp->irq_arr[0].vector = bp->msix_table[1].vector;
14389 } else {
14390 cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
14391 cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
14392 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014393 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000014394 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e2_sb;
14395 else
14396 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e1x_sb;
14397
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014398 cp->irq_arr[0].status_blk_num = bnx2x_cnic_fw_sb_id(bp);
14399 cp->irq_arr[0].status_blk_num2 = bnx2x_cnic_igu_sb_id(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000014400 cp->irq_arr[1].status_blk = bp->def_status_blk;
14401 cp->irq_arr[1].status_blk_num = DEF_SB_ID;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000014402 cp->irq_arr[1].status_blk_num2 = DEF_SB_IGU_ID;
Michael Chan993ac7b2009-10-10 13:46:56 +000014403
14404 cp->num_irq = 2;
14405}
14406
Merav Sicron37ae41a2012-06-19 07:48:27 +000014407void bnx2x_setup_cnic_info(struct bnx2x *bp)
14408{
14409 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
14410
Merav Sicron37ae41a2012-06-19 07:48:27 +000014411 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
14412 bnx2x_cid_ilt_lines(bp);
14413 cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
14414 cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID(bp);
14415 cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID(bp);
14416
Michael Chanf78afb32013-09-18 01:50:38 -070014417 DP(NETIF_MSG_IFUP, "BNX2X_1st_NON_L2_ETH_CID(bp) %x, cp->starting_cid %x, cp->fcoe_init_cid %x, cp->iscsi_l2_cid %x\n",
14418 BNX2X_1st_NON_L2_ETH_CID(bp), cp->starting_cid, cp->fcoe_init_cid,
14419 cp->iscsi_l2_cid);
14420
Merav Sicron37ae41a2012-06-19 07:48:27 +000014421 if (NO_ISCSI_OOO(bp))
14422 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
14423}
14424
Michael Chan993ac7b2009-10-10 13:46:56 +000014425static int bnx2x_register_cnic(struct net_device *dev, struct cnic_ops *ops,
14426 void *data)
14427{
14428 struct bnx2x *bp = netdev_priv(dev);
14429 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
Merav Sicron55c11942012-11-07 00:45:48 +000014430 int rc;
14431
14432 DP(NETIF_MSG_IFUP, "Register_cnic called\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000014433
Merav Sicron51c1a582012-03-18 10:33:38 +000014434 if (ops == NULL) {
14435 BNX2X_ERR("NULL ops received\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000014436 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +000014437 }
Michael Chan993ac7b2009-10-10 13:46:56 +000014438
Merav Sicron55c11942012-11-07 00:45:48 +000014439 if (!CNIC_SUPPORT(bp)) {
14440 BNX2X_ERR("Can't register CNIC when not supported\n");
14441 return -EOPNOTSUPP;
14442 }
14443
14444 if (!CNIC_LOADED(bp)) {
14445 rc = bnx2x_load_cnic(bp);
14446 if (rc) {
14447 BNX2X_ERR("CNIC-related load failed\n");
14448 return rc;
14449 }
Merav Sicron55c11942012-11-07 00:45:48 +000014450 }
14451
14452 bp->cnic_enabled = true;
14453
Michael Chan993ac7b2009-10-10 13:46:56 +000014454 bp->cnic_kwq = kzalloc(PAGE_SIZE, GFP_KERNEL);
14455 if (!bp->cnic_kwq)
14456 return -ENOMEM;
14457
14458 bp->cnic_kwq_cons = bp->cnic_kwq;
14459 bp->cnic_kwq_prod = bp->cnic_kwq;
14460 bp->cnic_kwq_last = bp->cnic_kwq + MAX_SP_DESC_CNT;
14461
14462 bp->cnic_spq_pending = 0;
14463 bp->cnic_kwq_pending = 0;
14464
14465 bp->cnic_data = data;
14466
14467 cp->num_irq = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014468 cp->drv_state |= CNIC_DRV_STATE_REGD;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000014469 cp->iro_arr = bp->iro_arr;
Michael Chan993ac7b2009-10-10 13:46:56 +000014470
Michael Chan993ac7b2009-10-10 13:46:56 +000014471 bnx2x_setup_cnic_irq_info(bp);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014472
Michael Chan993ac7b2009-10-10 13:46:56 +000014473 rcu_assign_pointer(bp->cnic_ops, ops);
14474
Yuval Mintz42f82772014-03-23 18:12:23 +020014475 /* Schedule driver to read CNIC driver versions */
14476 bnx2x_schedule_sp_rtnl(bp, BNX2X_SP_RTNL_GET_DRV_VERSION, 0);
14477
Michael Chan993ac7b2009-10-10 13:46:56 +000014478 return 0;
14479}
14480
14481static int bnx2x_unregister_cnic(struct net_device *dev)
14482{
14483 struct bnx2x *bp = netdev_priv(dev);
14484 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
14485
14486 mutex_lock(&bp->cnic_mutex);
Michael Chan993ac7b2009-10-10 13:46:56 +000014487 cp->drv_state = 0;
Eric Dumazet2cfa5a02011-11-23 07:09:32 +000014488 RCU_INIT_POINTER(bp->cnic_ops, NULL);
Michael Chan993ac7b2009-10-10 13:46:56 +000014489 mutex_unlock(&bp->cnic_mutex);
14490 synchronize_rcu();
Yuval Mintzfea75642013-04-10 13:34:39 +030014491 bp->cnic_enabled = false;
Michael Chan993ac7b2009-10-10 13:46:56 +000014492 kfree(bp->cnic_kwq);
14493 bp->cnic_kwq = NULL;
14494
14495 return 0;
14496}
14497
stephen hemmingera8f47eb2014-01-09 22:20:11 -080014498static struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev)
Michael Chan993ac7b2009-10-10 13:46:56 +000014499{
14500 struct bnx2x *bp = netdev_priv(dev);
14501 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
14502
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000014503 /* If both iSCSI and FCoE are disabled - return NULL in
14504 * order to indicate CNIC that it should not try to work
14505 * with this device.
14506 */
14507 if (NO_ISCSI(bp) && NO_FCOE(bp))
14508 return NULL;
14509
Michael Chan993ac7b2009-10-10 13:46:56 +000014510 cp->drv_owner = THIS_MODULE;
14511 cp->chip_id = CHIP_ID(bp);
14512 cp->pdev = bp->pdev;
14513 cp->io_base = bp->regview;
14514 cp->io_base2 = bp->doorbells;
14515 cp->max_kwqe_pending = 8;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000014516 cp->ctx_blk_size = CDU_ILT_PAGE_SZ;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014517 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
14518 bnx2x_cid_ilt_lines(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000014519 cp->ctx_tbl_len = CNIC_ILT_LINES;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014520 cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
Michael Chan993ac7b2009-10-10 13:46:56 +000014521 cp->drv_submit_kwqes_16 = bnx2x_cnic_sp_queue;
14522 cp->drv_ctl = bnx2x_drv_ctl;
14523 cp->drv_register_cnic = bnx2x_register_cnic;
14524 cp->drv_unregister_cnic = bnx2x_unregister_cnic;
Merav Sicron37ae41a2012-06-19 07:48:27 +000014525 cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014526 cp->iscsi_l2_client_id =
14527 bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
Merav Sicron37ae41a2012-06-19 07:48:27 +000014528 cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000014529
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000014530 if (NO_ISCSI_OOO(bp))
14531 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
14532
14533 if (NO_ISCSI(bp))
14534 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI;
14535
14536 if (NO_FCOE(bp))
14537 cp->drv_state |= CNIC_DRV_STATE_NO_FCOE;
14538
Merav Sicron51c1a582012-03-18 10:33:38 +000014539 BNX2X_DEV_INFO(
14540 "page_size %d, tbl_offset %d, tbl_lines %d, starting cid %d\n",
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014541 cp->ctx_blk_size,
14542 cp->ctx_tbl_offset,
14543 cp->ctx_tbl_len,
14544 cp->starting_cid);
Michael Chan993ac7b2009-10-10 13:46:56 +000014545 return cp;
14546}
Michael Chan993ac7b2009-10-10 13:46:56 +000014547
stephen hemmingera8f47eb2014-01-09 22:20:11 -080014548static u32 bnx2x_rx_ustorm_prods_offset(struct bnx2x_fastpath *fp)
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000014549{
Ariel Elior64112802013-01-07 00:50:23 +000014550 struct bnx2x *bp = fp->bp;
14551 u32 offset = BAR_USTRORM_INTMEM;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070014552
Ariel Elior64112802013-01-07 00:50:23 +000014553 if (IS_VF(bp))
14554 return bnx2x_vf_ustorm_prods_offset(bp, fp);
14555 else if (!CHIP_IS_E1x(bp))
14556 offset += USTORM_RX_PRODS_E2_OFFSET(fp->cl_qzone_id);
14557 else
14558 offset += USTORM_RX_PRODS_E1X_OFFSET(BP_PORT(bp), fp->cl_id);
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000014559
Ariel Elior64112802013-01-07 00:50:23 +000014560 return offset;
14561}
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000014562
Ariel Elior64112802013-01-07 00:50:23 +000014563/* called only on E1H or E2.
14564 * When pretending to be PF, the pretend value is the function number 0...7
14565 * When pretending to be VF, the pretend val is the PF-num:VF-valid:ABS-VFID
14566 * combination
14567 */
14568int bnx2x_pretend_func(struct bnx2x *bp, u16 pretend_func_val)
14569{
14570 u32 pretend_reg;
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000014571
Ariel Elior23826852013-01-09 07:04:35 +000014572 if (CHIP_IS_E1H(bp) && pretend_func_val >= E1H_FUNC_MAX)
Ariel Elior64112802013-01-07 00:50:23 +000014573 return -1;
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000014574
Ariel Elior64112802013-01-07 00:50:23 +000014575 /* get my own pretend register */
14576 pretend_reg = bnx2x_get_pretend_reg(bp);
14577 REG_WR(bp, pretend_reg, pretend_func_val);
14578 REG_RD(bp, pretend_reg);
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000014579 return 0;
14580}
Michal Kalderoneeed0182014-08-17 16:47:44 +030014581
14582static void bnx2x_ptp_task(struct work_struct *work)
14583{
14584 struct bnx2x *bp = container_of(work, struct bnx2x, ptp_task);
14585 int port = BP_PORT(bp);
14586 u32 val_seq;
14587 u64 timestamp, ns;
14588 struct skb_shared_hwtstamps shhwtstamps;
14589
14590 /* Read Tx timestamp registers */
14591 val_seq = REG_RD(bp, port ? NIG_REG_P1_TLLH_PTP_BUF_SEQID :
14592 NIG_REG_P0_TLLH_PTP_BUF_SEQID);
14593 if (val_seq & 0x10000) {
14594 /* There is a valid timestamp value */
14595 timestamp = REG_RD(bp, port ? NIG_REG_P1_TLLH_PTP_BUF_TS_MSB :
14596 NIG_REG_P0_TLLH_PTP_BUF_TS_MSB);
14597 timestamp <<= 32;
14598 timestamp |= REG_RD(bp, port ? NIG_REG_P1_TLLH_PTP_BUF_TS_LSB :
14599 NIG_REG_P0_TLLH_PTP_BUF_TS_LSB);
14600 /* Reset timestamp register to allow new timestamp */
14601 REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_BUF_SEQID :
14602 NIG_REG_P0_TLLH_PTP_BUF_SEQID, 0x10000);
14603 ns = timecounter_cyc2time(&bp->timecounter, timestamp);
14604
14605 memset(&shhwtstamps, 0, sizeof(shhwtstamps));
14606 shhwtstamps.hwtstamp = ns_to_ktime(ns);
14607 skb_tstamp_tx(bp->ptp_tx_skb, &shhwtstamps);
14608 dev_kfree_skb_any(bp->ptp_tx_skb);
14609 bp->ptp_tx_skb = NULL;
14610
14611 DP(BNX2X_MSG_PTP, "Tx timestamp, timestamp cycles = %llu, ns = %llu\n",
14612 timestamp, ns);
14613 } else {
14614 DP(BNX2X_MSG_PTP, "There is no valid Tx timestamp yet\n");
14615 /* Reschedule to keep checking for a valid timestamp value */
14616 schedule_work(&bp->ptp_task);
14617 }
14618}
14619
14620void bnx2x_set_rx_ts(struct bnx2x *bp, struct sk_buff *skb)
14621{
14622 int port = BP_PORT(bp);
14623 u64 timestamp, ns;
14624
14625 timestamp = REG_RD(bp, port ? NIG_REG_P1_LLH_PTP_HOST_BUF_TS_MSB :
14626 NIG_REG_P0_LLH_PTP_HOST_BUF_TS_MSB);
14627 timestamp <<= 32;
14628 timestamp |= REG_RD(bp, port ? NIG_REG_P1_LLH_PTP_HOST_BUF_TS_LSB :
14629 NIG_REG_P0_LLH_PTP_HOST_BUF_TS_LSB);
14630
14631 /* Reset timestamp register to allow new timestamp */
14632 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_HOST_BUF_SEQID :
14633 NIG_REG_P0_LLH_PTP_HOST_BUF_SEQID, 0x10000);
14634
14635 ns = timecounter_cyc2time(&bp->timecounter, timestamp);
14636
14637 skb_hwtstamps(skb)->hwtstamp = ns_to_ktime(ns);
14638
14639 DP(BNX2X_MSG_PTP, "Rx timestamp, timestamp cycles = %llu, ns = %llu\n",
14640 timestamp, ns);
14641}
14642
14643/* Read the PHC */
14644static cycle_t bnx2x_cyclecounter_read(const struct cyclecounter *cc)
14645{
14646 struct bnx2x *bp = container_of(cc, struct bnx2x, cyclecounter);
14647 int port = BP_PORT(bp);
14648 u32 wb_data[2];
14649 u64 phc_cycles;
14650
14651 REG_RD_DMAE(bp, port ? NIG_REG_TIMESYNC_GEN_REG + tsgen_synctime_t1 :
14652 NIG_REG_TIMESYNC_GEN_REG + tsgen_synctime_t0, wb_data, 2);
14653 phc_cycles = wb_data[1];
14654 phc_cycles = (phc_cycles << 32) + wb_data[0];
14655
14656 DP(BNX2X_MSG_PTP, "PHC read cycles = %llu\n", phc_cycles);
14657
14658 return phc_cycles;
14659}
14660
14661static void bnx2x_init_cyclecounter(struct bnx2x *bp)
14662{
14663 memset(&bp->cyclecounter, 0, sizeof(bp->cyclecounter));
14664 bp->cyclecounter.read = bnx2x_cyclecounter_read;
Richard Cochranf28ba402015-01-02 20:22:04 +010014665 bp->cyclecounter.mask = CYCLECOUNTER_MASK(64);
Michal Kalderoneeed0182014-08-17 16:47:44 +030014666 bp->cyclecounter.shift = 1;
14667 bp->cyclecounter.mult = 1;
14668}
14669
14670static int bnx2x_send_reset_timesync_ramrod(struct bnx2x *bp)
14671{
14672 struct bnx2x_func_state_params func_params = {NULL};
14673 struct bnx2x_func_set_timesync_params *set_timesync_params =
14674 &func_params.params.set_timesync;
14675
14676 /* Prepare parameters for function state transitions */
14677 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
14678 __set_bit(RAMROD_RETRY, &func_params.ramrod_flags);
14679
14680 func_params.f_obj = &bp->func_obj;
14681 func_params.cmd = BNX2X_F_CMD_SET_TIMESYNC;
14682
14683 /* Function parameters */
14684 set_timesync_params->drift_adjust_cmd = TS_DRIFT_ADJUST_RESET;
14685 set_timesync_params->offset_cmd = TS_OFFSET_KEEP;
14686
14687 return bnx2x_func_state_change(bp, &func_params);
14688}
14689
Lad, Prabhakar1444c302015-02-05 15:47:17 +000014690static int bnx2x_enable_ptp_packets(struct bnx2x *bp)
Michal Kalderoneeed0182014-08-17 16:47:44 +030014691{
14692 struct bnx2x_queue_state_params q_params;
14693 int rc, i;
14694
14695 /* send queue update ramrod to enable PTP packets */
14696 memset(&q_params, 0, sizeof(q_params));
14697 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
14698 q_params.cmd = BNX2X_Q_CMD_UPDATE;
14699 __set_bit(BNX2X_Q_UPDATE_PTP_PKTS_CHNG,
14700 &q_params.params.update.update_flags);
14701 __set_bit(BNX2X_Q_UPDATE_PTP_PKTS,
14702 &q_params.params.update.update_flags);
14703
14704 /* send the ramrod on all the queues of the PF */
14705 for_each_eth_queue(bp, i) {
14706 struct bnx2x_fastpath *fp = &bp->fp[i];
14707
14708 /* Set the appropriate Queue object */
14709 q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
14710
14711 /* Update the Queue state */
14712 rc = bnx2x_queue_state_change(bp, &q_params);
14713 if (rc) {
14714 BNX2X_ERR("Failed to enable PTP packets\n");
14715 return rc;
14716 }
14717 }
14718
14719 return 0;
14720}
14721
14722int bnx2x_configure_ptp_filters(struct bnx2x *bp)
14723{
14724 int port = BP_PORT(bp);
14725 int rc;
14726
14727 if (!bp->hwtstamp_ioctl_called)
14728 return 0;
14729
14730 switch (bp->tx_type) {
14731 case HWTSTAMP_TX_ON:
14732 bp->flags |= TX_TIMESTAMPING_EN;
14733 REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_PARAM_MASK :
14734 NIG_REG_P0_TLLH_PTP_PARAM_MASK, 0x6AA);
14735 REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_RULE_MASK :
14736 NIG_REG_P0_TLLH_PTP_RULE_MASK, 0x3EEE);
14737 break;
14738 case HWTSTAMP_TX_ONESTEP_SYNC:
14739 BNX2X_ERR("One-step timestamping is not supported\n");
14740 return -ERANGE;
14741 }
14742
14743 switch (bp->rx_filter) {
14744 case HWTSTAMP_FILTER_NONE:
14745 break;
14746 case HWTSTAMP_FILTER_ALL:
14747 case HWTSTAMP_FILTER_SOME:
14748 bp->rx_filter = HWTSTAMP_FILTER_NONE;
14749 break;
14750 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
14751 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
14752 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
14753 bp->rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
14754 /* Initialize PTP detection for UDP/IPv4 events */
14755 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_PARAM_MASK :
14756 NIG_REG_P0_LLH_PTP_PARAM_MASK, 0x7EE);
14757 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_RULE_MASK :
14758 NIG_REG_P0_LLH_PTP_RULE_MASK, 0x3FFE);
14759 break;
14760 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
14761 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
14762 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
14763 bp->rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
14764 /* Initialize PTP detection for UDP/IPv4 or UDP/IPv6 events */
14765 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_PARAM_MASK :
14766 NIG_REG_P0_LLH_PTP_PARAM_MASK, 0x7EA);
14767 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_RULE_MASK :
14768 NIG_REG_P0_LLH_PTP_RULE_MASK, 0x3FEE);
14769 break;
14770 case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
14771 case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
14772 case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
14773 bp->rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_EVENT;
14774 /* Initialize PTP detection L2 events */
14775 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_PARAM_MASK :
14776 NIG_REG_P0_LLH_PTP_PARAM_MASK, 0x6BF);
14777 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_RULE_MASK :
14778 NIG_REG_P0_LLH_PTP_RULE_MASK, 0x3EFF);
14779
14780 break;
14781 case HWTSTAMP_FILTER_PTP_V2_EVENT:
14782 case HWTSTAMP_FILTER_PTP_V2_SYNC:
14783 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
14784 bp->rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
14785 /* Initialize PTP detection L2, UDP/IPv4 or UDP/IPv6 events */
14786 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_PARAM_MASK :
14787 NIG_REG_P0_LLH_PTP_PARAM_MASK, 0x6AA);
14788 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_RULE_MASK :
14789 NIG_REG_P0_LLH_PTP_RULE_MASK, 0x3EEE);
14790 break;
14791 }
14792
14793 /* Indicate to FW that this PF expects recorded PTP packets */
14794 rc = bnx2x_enable_ptp_packets(bp);
14795 if (rc)
14796 return rc;
14797
14798 /* Enable sending PTP packets to host */
14799 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_TO_HOST :
14800 NIG_REG_P0_LLH_PTP_TO_HOST, 0x1);
14801
14802 return 0;
14803}
14804
14805static int bnx2x_hwtstamp_ioctl(struct bnx2x *bp, struct ifreq *ifr)
14806{
14807 struct hwtstamp_config config;
14808 int rc;
14809
14810 DP(BNX2X_MSG_PTP, "HWTSTAMP IOCTL called\n");
14811
14812 if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
14813 return -EFAULT;
14814
14815 DP(BNX2X_MSG_PTP, "Requested tx_type: %d, requested rx_filters = %d\n",
14816 config.tx_type, config.rx_filter);
14817
14818 if (config.flags) {
14819 BNX2X_ERR("config.flags is reserved for future use\n");
14820 return -EINVAL;
14821 }
14822
14823 bp->hwtstamp_ioctl_called = 1;
14824 bp->tx_type = config.tx_type;
14825 bp->rx_filter = config.rx_filter;
14826
14827 rc = bnx2x_configure_ptp_filters(bp);
14828 if (rc)
14829 return rc;
14830
14831 config.rx_filter = bp->rx_filter;
14832
14833 return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
14834 -EFAULT : 0;
14835}
14836
Jiri Bencbf27c352014-12-18 09:04:35 +010014837/* Configures HW for PTP */
Michal Kalderoneeed0182014-08-17 16:47:44 +030014838static int bnx2x_configure_ptp(struct bnx2x *bp)
14839{
14840 int rc, port = BP_PORT(bp);
14841 u32 wb_data[2];
14842
14843 /* Reset PTP event detection rules - will be configured in the IOCTL */
14844 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_PARAM_MASK :
14845 NIG_REG_P0_LLH_PTP_PARAM_MASK, 0x7FF);
14846 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_RULE_MASK :
14847 NIG_REG_P0_LLH_PTP_RULE_MASK, 0x3FFF);
14848 REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_PARAM_MASK :
14849 NIG_REG_P0_TLLH_PTP_PARAM_MASK, 0x7FF);
14850 REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_RULE_MASK :
14851 NIG_REG_P0_TLLH_PTP_RULE_MASK, 0x3FFF);
14852
14853 /* Disable PTP packets to host - will be configured in the IOCTL*/
14854 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_TO_HOST :
14855 NIG_REG_P0_LLH_PTP_TO_HOST, 0x0);
14856
14857 /* Enable the PTP feature */
14858 REG_WR(bp, port ? NIG_REG_P1_PTP_EN :
14859 NIG_REG_P0_PTP_EN, 0x3F);
14860
14861 /* Enable the free-running counter */
14862 wb_data[0] = 0;
14863 wb_data[1] = 0;
14864 REG_WR_DMAE(bp, NIG_REG_TIMESYNC_GEN_REG + tsgen_ctrl, wb_data, 2);
14865
14866 /* Reset drift register (offset register is not reset) */
14867 rc = bnx2x_send_reset_timesync_ramrod(bp);
14868 if (rc) {
14869 BNX2X_ERR("Failed to reset PHC drift register\n");
14870 return -EFAULT;
14871 }
14872
14873 /* Reset possibly old timestamps */
14874 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_HOST_BUF_SEQID :
14875 NIG_REG_P0_LLH_PTP_HOST_BUF_SEQID, 0x10000);
14876 REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_BUF_SEQID :
14877 NIG_REG_P0_TLLH_PTP_BUF_SEQID, 0x10000);
14878
14879 return 0;
14880}
14881
14882/* Called during load, to initialize PTP-related stuff */
14883void bnx2x_init_ptp(struct bnx2x *bp)
14884{
14885 int rc;
14886
14887 /* Configure PTP in HW */
14888 rc = bnx2x_configure_ptp(bp);
14889 if (rc) {
14890 BNX2X_ERR("Stopping PTP initialization\n");
14891 return;
14892 }
14893
14894 /* Init work queue for Tx timestamping */
14895 INIT_WORK(&bp->ptp_task, bnx2x_ptp_task);
14896
14897 /* Init cyclecounter and timecounter. This is done only in the first
14898 * load. If done in every load, PTP application will fail when doing
14899 * unload / load (e.g. MTU change) while it is running.
14900 */
14901 if (!bp->timecounter_init_done) {
14902 bnx2x_init_cyclecounter(bp);
14903 timecounter_init(&bp->timecounter, &bp->cyclecounter,
14904 ktime_to_ns(ktime_get_real()));
14905 bp->timecounter_init_done = 1;
14906 }
14907
14908 DP(BNX2X_MSG_PTP, "PTP initialization ended successfully\n");
14909}