blob: 788d37166872eb846b5b5b19b29e00d878de140f [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Daniel Vetterfca52a52014-09-30 10:56:45 +020040/**
41 * DOC: interrupt handling
42 *
43 * These functions provide the basic support for enabling and disabling the
44 * interrupt handling support. There's a lot more functionality in i915_irq.c
45 * and related files, but that will be described in separate chapters.
46 */
47
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +030048static const u32 hpd_ilk[HPD_NUM_PINS] = {
49 [HPD_PORT_A] = DE_DP_A_HOTPLUG,
50};
51
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +030052static const u32 hpd_ivb[HPD_NUM_PINS] = {
53 [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
54};
55
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +030056static const u32 hpd_bdw[HPD_NUM_PINS] = {
57 [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
58};
59
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020060static const u32 hpd_ibx[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050061 [HPD_CRT] = SDE_CRT_HOTPLUG,
62 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
63 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
64 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
65 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
66};
67
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020068static const u32 hpd_cpt[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050069 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010070 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050071 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
72 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
73 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
74};
75
Xiong Zhang26951ca2015-08-17 15:55:50 +080076static const u32 hpd_spt[HPD_NUM_PINS] = {
Ville Syrjälä74c0b392015-08-27 23:56:07 +030077 [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
Xiong Zhang26951ca2015-08-17 15:55:50 +080078 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
79 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
80 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
81 [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
82};
83
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020084static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050085 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
86 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
87 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
88 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
89 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
90 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
91};
92
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020093static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050094 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
95 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
96 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
97 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
98 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
99 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
100};
101
Ville Syrjälä4bca26d2015-05-11 20:49:10 +0300102static const u32 hpd_status_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -0500103 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
104 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
105 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
106 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
107 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
108 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
109};
110
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200111/* BXT hpd list */
112static const u32 hpd_bxt[HPD_NUM_PINS] = {
Sonika Jindal7f3561b2015-08-10 10:35:35 +0530113 [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200114 [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
115 [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
116};
117
Paulo Zanoni5c502442014-04-01 15:37:11 -0300118/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300119#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300120 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
121 POSTING_READ(GEN8_##type##_IMR(which)); \
122 I915_WRITE(GEN8_##type##_IER(which), 0); \
123 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
124 POSTING_READ(GEN8_##type##_IIR(which)); \
125 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
126 POSTING_READ(GEN8_##type##_IIR(which)); \
127} while (0)
128
Ville Syrjälä3488d4e2017-08-18 21:36:52 +0300129#define GEN3_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300130 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300131 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300132 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300133 I915_WRITE(type##IIR, 0xffffffff); \
134 POSTING_READ(type##IIR); \
135 I915_WRITE(type##IIR, 0xffffffff); \
136 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300137} while (0)
138
Paulo Zanoni337ba012014-04-01 15:37:16 -0300139/*
140 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
141 */
Ville Syrjälä3488d4e2017-08-18 21:36:52 +0300142static void gen3_assert_iir_is_zero(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200143 i915_reg_t reg)
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300144{
145 u32 val = I915_READ(reg);
146
147 if (val == 0)
148 return;
149
150 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200151 i915_mmio_reg_offset(reg), val);
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300152 I915_WRITE(reg, 0xffffffff);
153 POSTING_READ(reg);
154 I915_WRITE(reg, 0xffffffff);
155 POSTING_READ(reg);
156}
Paulo Zanoni337ba012014-04-01 15:37:16 -0300157
Paulo Zanoni35079892014-04-01 15:37:15 -0300158#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Ville Syrjälä3488d4e2017-08-18 21:36:52 +0300159 gen3_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300160 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200161 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
162 POSTING_READ(GEN8_##type##_IMR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300163} while (0)
164
Ville Syrjälä3488d4e2017-08-18 21:36:52 +0300165#define GEN3_IRQ_INIT(type, imr_val, ier_val) do { \
166 gen3_assert_iir_is_zero(dev_priv, type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300167 I915_WRITE(type##IER, (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200168 I915_WRITE(type##IMR, (imr_val)); \
169 POSTING_READ(type##IMR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300170} while (0)
171
Imre Deakc9a9a262014-11-05 20:48:37 +0200172static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
Sagar Arun Kamble26705e22016-10-12 21:54:31 +0530173static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
Imre Deakc9a9a262014-11-05 20:48:37 +0200174
Egbert Eich0706f172015-09-23 16:15:27 +0200175/* For display hotplug interrupt */
176static inline void
177i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
178 uint32_t mask,
179 uint32_t bits)
180{
181 uint32_t val;
182
Chris Wilson67520412017-03-02 13:28:01 +0000183 lockdep_assert_held(&dev_priv->irq_lock);
Egbert Eich0706f172015-09-23 16:15:27 +0200184 WARN_ON(bits & ~mask);
185
186 val = I915_READ(PORT_HOTPLUG_EN);
187 val &= ~mask;
188 val |= bits;
189 I915_WRITE(PORT_HOTPLUG_EN, val);
190}
191
192/**
193 * i915_hotplug_interrupt_update - update hotplug interrupt enable
194 * @dev_priv: driver private
195 * @mask: bits to update
196 * @bits: bits to enable
197 * NOTE: the HPD enable bits are modified both inside and outside
198 * of an interrupt context. To avoid that read-modify-write cycles
199 * interfer, these bits are protected by a spinlock. Since this
200 * function is usually not called from a context where the lock is
201 * held already, this function acquires the lock itself. A non-locking
202 * version is also available.
203 */
204void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
205 uint32_t mask,
206 uint32_t bits)
207{
208 spin_lock_irq(&dev_priv->irq_lock);
209 i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
210 spin_unlock_irq(&dev_priv->irq_lock);
211}
212
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300213/**
214 * ilk_update_display_irq - update DEIMR
215 * @dev_priv: driver private
216 * @interrupt_mask: mask of interrupt bits to update
217 * @enabled_irq_mask: mask of interrupt bits to enable
218 */
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +0200219void ilk_update_display_irq(struct drm_i915_private *dev_priv,
220 uint32_t interrupt_mask,
221 uint32_t enabled_irq_mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800222{
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300223 uint32_t new_val;
224
Chris Wilson67520412017-03-02 13:28:01 +0000225 lockdep_assert_held(&dev_priv->irq_lock);
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200226
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300227 WARN_ON(enabled_irq_mask & ~interrupt_mask);
228
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700229 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300230 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300231
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300232 new_val = dev_priv->irq_mask;
233 new_val &= ~interrupt_mask;
234 new_val |= (~enabled_irq_mask & interrupt_mask);
235
236 if (new_val != dev_priv->irq_mask) {
237 dev_priv->irq_mask = new_val;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000238 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000239 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800240 }
241}
242
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300243/**
244 * ilk_update_gt_irq - update GTIMR
245 * @dev_priv: driver private
246 * @interrupt_mask: mask of interrupt bits to update
247 * @enabled_irq_mask: mask of interrupt bits to enable
248 */
249static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
250 uint32_t interrupt_mask,
251 uint32_t enabled_irq_mask)
252{
Chris Wilson67520412017-03-02 13:28:01 +0000253 lockdep_assert_held(&dev_priv->irq_lock);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300254
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100255 WARN_ON(enabled_irq_mask & ~interrupt_mask);
256
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700257 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300258 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300259
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300260 dev_priv->gt_irq_mask &= ~interrupt_mask;
261 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
262 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300263}
264
Daniel Vetter480c8032014-07-16 09:49:40 +0200265void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300266{
267 ilk_update_gt_irq(dev_priv, mask, mask);
Chris Wilson31bb59c2016-07-01 17:23:27 +0100268 POSTING_READ_FW(GTIMR);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300269}
270
Daniel Vetter480c8032014-07-16 09:49:40 +0200271void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300272{
273 ilk_update_gt_irq(dev_priv, mask, 0);
274}
275
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200276static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200277{
Pandiyan, Dhinakaranbca2bf22017-07-18 11:28:00 -0700278 return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
Imre Deakb900b942014-11-05 20:48:48 +0200279}
280
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200281static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
Imre Deaka72fbc32014-11-05 20:48:31 +0200282{
Pandiyan, Dhinakaranbca2bf22017-07-18 11:28:00 -0700283 return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
Imre Deaka72fbc32014-11-05 20:48:31 +0200284}
285
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200286static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200287{
Pandiyan, Dhinakaranbca2bf22017-07-18 11:28:00 -0700288 return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
Imre Deakb900b942014-11-05 20:48:48 +0200289}
290
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300291/**
Ville Syrjälä81fd8742015-11-25 16:21:30 +0200292 * snb_update_pm_irq - update GEN6_PMIMR
293 * @dev_priv: driver private
294 * @interrupt_mask: mask of interrupt bits to update
295 * @enabled_irq_mask: mask of interrupt bits to enable
296 */
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300297static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
298 uint32_t interrupt_mask,
299 uint32_t enabled_irq_mask)
300{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300301 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300302
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100303 WARN_ON(enabled_irq_mask & ~interrupt_mask);
304
Chris Wilson67520412017-03-02 13:28:01 +0000305 lockdep_assert_held(&dev_priv->irq_lock);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300306
Akash Goelf4e9af42016-10-12 21:54:30 +0530307 new_val = dev_priv->pm_imr;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300308 new_val &= ~interrupt_mask;
309 new_val |= (~enabled_irq_mask & interrupt_mask);
310
Akash Goelf4e9af42016-10-12 21:54:30 +0530311 if (new_val != dev_priv->pm_imr) {
312 dev_priv->pm_imr = new_val;
313 I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_imr);
Imre Deaka72fbc32014-11-05 20:48:31 +0200314 POSTING_READ(gen6_pm_imr(dev_priv));
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300315 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300316}
317
Akash Goelf4e9af42016-10-12 21:54:30 +0530318void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300319{
Imre Deak9939fba2014-11-20 23:01:47 +0200320 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
321 return;
322
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300323 snb_update_pm_irq(dev_priv, mask, mask);
324}
325
Akash Goelf4e9af42016-10-12 21:54:30 +0530326static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
Imre Deak9939fba2014-11-20 23:01:47 +0200327{
328 snb_update_pm_irq(dev_priv, mask, 0);
329}
330
Akash Goelf4e9af42016-10-12 21:54:30 +0530331void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300332{
Imre Deak9939fba2014-11-20 23:01:47 +0200333 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
334 return;
335
Akash Goelf4e9af42016-10-12 21:54:30 +0530336 __gen6_mask_pm_irq(dev_priv, mask);
337}
338
Oscar Mateo3814fd72017-08-23 16:58:24 -0700339static void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask)
Akash Goelf4e9af42016-10-12 21:54:30 +0530340{
341 i915_reg_t reg = gen6_pm_iir(dev_priv);
342
Chris Wilson67520412017-03-02 13:28:01 +0000343 lockdep_assert_held(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +0530344
345 I915_WRITE(reg, reset_mask);
346 I915_WRITE(reg, reset_mask);
347 POSTING_READ(reg);
348}
349
Oscar Mateo3814fd72017-08-23 16:58:24 -0700350static void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask)
Akash Goelf4e9af42016-10-12 21:54:30 +0530351{
Chris Wilson67520412017-03-02 13:28:01 +0000352 lockdep_assert_held(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +0530353
354 dev_priv->pm_ier |= enable_mask;
355 I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
356 gen6_unmask_pm_irq(dev_priv, enable_mask);
357 /* unmask_pm_irq provides an implicit barrier (POSTING_READ) */
358}
359
Oscar Mateo3814fd72017-08-23 16:58:24 -0700360static void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask)
Akash Goelf4e9af42016-10-12 21:54:30 +0530361{
Chris Wilson67520412017-03-02 13:28:01 +0000362 lockdep_assert_held(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +0530363
364 dev_priv->pm_ier &= ~disable_mask;
365 __gen6_mask_pm_irq(dev_priv, disable_mask);
366 I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
367 /* though a barrier is missing here, but don't really need a one */
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300368}
369
Chris Wilsondc979972016-05-10 14:10:04 +0100370void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deak3cc134e2014-11-19 15:30:03 +0200371{
Imre Deak3cc134e2014-11-19 15:30:03 +0200372 spin_lock_irq(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +0530373 gen6_reset_pm_iir(dev_priv, dev_priv->pm_rps_events);
Imre Deak096fad92015-03-23 19:11:35 +0200374 dev_priv->rps.pm_iir = 0;
Imre Deak3cc134e2014-11-19 15:30:03 +0200375 spin_unlock_irq(&dev_priv->irq_lock);
376}
377
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100378void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200379{
Chris Wilsonf2a91d12016-09-21 14:51:06 +0100380 if (READ_ONCE(dev_priv->rps.interrupts_enabled))
381 return;
382
Imre Deakb900b942014-11-05 20:48:48 +0200383 spin_lock_irq(&dev_priv->irq_lock);
Chris Wilsonc33d2472016-07-04 08:08:36 +0100384 WARN_ON_ONCE(dev_priv->rps.pm_iir);
385 WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +0200386 dev_priv->rps.interrupts_enabled = true;
Imre Deakb900b942014-11-05 20:48:48 +0200387 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak78e68d32014-12-15 18:59:27 +0200388
Imre Deakb900b942014-11-05 20:48:48 +0200389 spin_unlock_irq(&dev_priv->irq_lock);
390}
391
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100392void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200393{
Chris Wilsonf2a91d12016-09-21 14:51:06 +0100394 if (!READ_ONCE(dev_priv->rps.interrupts_enabled))
395 return;
396
Imre Deakd4d70aa2014-11-19 15:30:04 +0200397 spin_lock_irq(&dev_priv->irq_lock);
398 dev_priv->rps.interrupts_enabled = false;
Imre Deak9939fba2014-11-20 23:01:47 +0200399
Dave Gordonb20e3cf2016-09-12 21:19:35 +0100400 I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u));
Imre Deak9939fba2014-11-20 23:01:47 +0200401
Akash Goelf4e9af42016-10-12 21:54:30 +0530402 gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak58072cc2015-03-23 19:11:34 +0200403
404 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilson91c8a322016-07-05 10:40:23 +0100405 synchronize_irq(dev_priv->drm.irq);
Chris Wilsonc33d2472016-07-04 08:08:36 +0100406
407 /* Now that we will not be generating any more work, flush any
Oscar Mateo3814fd72017-08-23 16:58:24 -0700408 * outstanding tasks. As we are called on the RPS idle path,
Chris Wilsonc33d2472016-07-04 08:08:36 +0100409 * we will reset the GPU to minimum frequencies, so the current
410 * state of the worker can be discarded.
411 */
412 cancel_work_sync(&dev_priv->rps.work);
413 gen6_reset_rps_interrupts(dev_priv);
Imre Deakb900b942014-11-05 20:48:48 +0200414}
415
Sagar Arun Kamble26705e22016-10-12 21:54:31 +0530416void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv)
417{
418 spin_lock_irq(&dev_priv->irq_lock);
419 gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events);
420 spin_unlock_irq(&dev_priv->irq_lock);
421}
422
423void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv)
424{
425 spin_lock_irq(&dev_priv->irq_lock);
426 if (!dev_priv->guc.interrupts_enabled) {
427 WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) &
428 dev_priv->pm_guc_events);
429 dev_priv->guc.interrupts_enabled = true;
430 gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events);
431 }
432 spin_unlock_irq(&dev_priv->irq_lock);
433}
434
435void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv)
436{
437 spin_lock_irq(&dev_priv->irq_lock);
438 dev_priv->guc.interrupts_enabled = false;
439
440 gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events);
441
442 spin_unlock_irq(&dev_priv->irq_lock);
443 synchronize_irq(dev_priv->drm.irq);
444
445 gen9_reset_guc_interrupts(dev_priv);
446}
447
Ben Widawsky09610212014-05-15 20:58:08 +0300448/**
Ville Syrjälä81fd8742015-11-25 16:21:30 +0200449 * bdw_update_port_irq - update DE port interrupt
450 * @dev_priv: driver private
451 * @interrupt_mask: mask of interrupt bits to update
452 * @enabled_irq_mask: mask of interrupt bits to enable
453 */
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +0300454static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
455 uint32_t interrupt_mask,
456 uint32_t enabled_irq_mask)
457{
458 uint32_t new_val;
459 uint32_t old_val;
460
Chris Wilson67520412017-03-02 13:28:01 +0000461 lockdep_assert_held(&dev_priv->irq_lock);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +0300462
463 WARN_ON(enabled_irq_mask & ~interrupt_mask);
464
465 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
466 return;
467
468 old_val = I915_READ(GEN8_DE_PORT_IMR);
469
470 new_val = old_val;
471 new_val &= ~interrupt_mask;
472 new_val |= (~enabled_irq_mask & interrupt_mask);
473
474 if (new_val != old_val) {
475 I915_WRITE(GEN8_DE_PORT_IMR, new_val);
476 POSTING_READ(GEN8_DE_PORT_IMR);
477 }
478}
479
480/**
Ville Syrjälä013d3752015-11-23 18:06:17 +0200481 * bdw_update_pipe_irq - update DE pipe interrupt
482 * @dev_priv: driver private
483 * @pipe: pipe whose interrupt to update
484 * @interrupt_mask: mask of interrupt bits to update
485 * @enabled_irq_mask: mask of interrupt bits to enable
486 */
487void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
488 enum pipe pipe,
489 uint32_t interrupt_mask,
490 uint32_t enabled_irq_mask)
491{
492 uint32_t new_val;
493
Chris Wilson67520412017-03-02 13:28:01 +0000494 lockdep_assert_held(&dev_priv->irq_lock);
Ville Syrjälä013d3752015-11-23 18:06:17 +0200495
496 WARN_ON(enabled_irq_mask & ~interrupt_mask);
497
498 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
499 return;
500
501 new_val = dev_priv->de_irq_mask[pipe];
502 new_val &= ~interrupt_mask;
503 new_val |= (~enabled_irq_mask & interrupt_mask);
504
505 if (new_val != dev_priv->de_irq_mask[pipe]) {
506 dev_priv->de_irq_mask[pipe] = new_val;
507 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
508 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
509 }
510}
511
512/**
Daniel Vetterfee884e2013-07-04 23:35:21 +0200513 * ibx_display_interrupt_update - update SDEIMR
514 * @dev_priv: driver private
515 * @interrupt_mask: mask of interrupt bits to update
516 * @enabled_irq_mask: mask of interrupt bits to enable
517 */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200518void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
519 uint32_t interrupt_mask,
520 uint32_t enabled_irq_mask)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200521{
522 uint32_t sdeimr = I915_READ(SDEIMR);
523 sdeimr &= ~interrupt_mask;
524 sdeimr |= (~enabled_irq_mask & interrupt_mask);
525
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100526 WARN_ON(enabled_irq_mask & ~interrupt_mask);
527
Chris Wilson67520412017-03-02 13:28:01 +0000528 lockdep_assert_held(&dev_priv->irq_lock);
Daniel Vetterfee884e2013-07-04 23:35:21 +0200529
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700530 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300531 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300532
Daniel Vetterfee884e2013-07-04 23:35:21 +0200533 I915_WRITE(SDEIMR, sdeimr);
534 POSTING_READ(SDEIMR);
535}
Paulo Zanoni86642812013-04-12 17:57:57 -0300536
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100537static void
Imre Deak755e9012014-02-10 18:42:47 +0200538__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
539 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800540{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200541 i915_reg_t reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200542 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800543
Chris Wilson67520412017-03-02 13:28:01 +0000544 lockdep_assert_held(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200545 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200546
Ville Syrjälä04feced2014-04-03 13:28:33 +0300547 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
548 status_mask & ~PIPESTAT_INT_STATUS_MASK,
549 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
550 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200551 return;
552
553 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200554 return;
555
Imre Deak91d181d2014-02-10 18:42:49 +0200556 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
557
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200558 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200559 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200560 I915_WRITE(reg, pipestat);
561 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800562}
563
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100564static void
Imre Deak755e9012014-02-10 18:42:47 +0200565__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
566 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800567{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200568 i915_reg_t reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200569 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800570
Chris Wilson67520412017-03-02 13:28:01 +0000571 lockdep_assert_held(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200572 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200573
Ville Syrjälä04feced2014-04-03 13:28:33 +0300574 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
575 status_mask & ~PIPESTAT_INT_STATUS_MASK,
576 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
577 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200578 return;
579
Imre Deak755e9012014-02-10 18:42:47 +0200580 if ((pipestat & enable_mask) == 0)
581 return;
582
Imre Deak91d181d2014-02-10 18:42:49 +0200583 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
584
Imre Deak755e9012014-02-10 18:42:47 +0200585 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200586 I915_WRITE(reg, pipestat);
587 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800588}
589
Imre Deak10c59c52014-02-10 18:42:48 +0200590static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
591{
592 u32 enable_mask = status_mask << 16;
593
594 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300595 * On pipe A we don't support the PSR interrupt yet,
596 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200597 */
598 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
599 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300600 /*
601 * On pipe B and C we don't support the PSR interrupt yet, on pipe
602 * A the same bit is for perf counters which we don't use either.
603 */
604 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
605 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200606
607 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
608 SPRITE0_FLIP_DONE_INT_EN_VLV |
609 SPRITE1_FLIP_DONE_INT_EN_VLV);
610 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
611 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
612 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
613 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
614
615 return enable_mask;
616}
617
Imre Deak755e9012014-02-10 18:42:47 +0200618void
619i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
620 u32 status_mask)
621{
622 u32 enable_mask;
623
Wayne Boyer666a4532015-12-09 12:29:35 -0800624 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson91c8a322016-07-05 10:40:23 +0100625 enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
Imre Deak10c59c52014-02-10 18:42:48 +0200626 status_mask);
627 else
628 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200629 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
630}
631
632void
633i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
634 u32 status_mask)
635{
636 u32 enable_mask;
637
Wayne Boyer666a4532015-12-09 12:29:35 -0800638 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson91c8a322016-07-05 10:40:23 +0100639 enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
Imre Deak10c59c52014-02-10 18:42:48 +0200640 status_mask);
641 else
642 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200643 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
644}
645
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000646/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300647 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100648 * @dev_priv: i915 device private
Zhao Yakui01c66882009-10-28 05:10:00 +0000649 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100650static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
Zhao Yakui01c66882009-10-28 05:10:00 +0000651{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100652 if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv))
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300653 return;
654
Daniel Vetter13321782014-09-15 14:55:29 +0200655 spin_lock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000656
Imre Deak755e9012014-02-10 18:42:47 +0200657 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100658 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200659 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200660 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000661
Daniel Vetter13321782014-09-15 14:55:29 +0200662 spin_unlock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000663}
664
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300665/*
666 * This timing diagram depicts the video signal in and
667 * around the vertical blanking period.
668 *
669 * Assumptions about the fictitious mode used in this example:
670 * vblank_start >= 3
671 * vsync_start = vblank_start + 1
672 * vsync_end = vblank_start + 2
673 * vtotal = vblank_start + 3
674 *
675 * start of vblank:
676 * latch double buffered registers
677 * increment frame counter (ctg+)
678 * generate start of vblank interrupt (gen4+)
679 * |
680 * | frame start:
681 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
682 * | may be shifted forward 1-3 extra lines via PIPECONF
683 * | |
684 * | | start of vsync:
685 * | | generate vsync interrupt
686 * | | |
687 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
688 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
689 * ----va---> <-----------------vb--------------------> <--------va-------------
690 * | | <----vs-----> |
691 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
692 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
693 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
694 * | | |
695 * last visible pixel first visible pixel
696 * | increment frame counter (gen3/4)
697 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
698 *
699 * x = horizontal active
700 * _ = horizontal blanking
701 * hs = horizontal sync
702 * va = vertical active
703 * vb = vertical blanking
704 * vs = vertical sync
705 * vbs = vblank_start (number)
706 *
707 * Summary:
708 * - most events happen at the start of horizontal sync
709 * - frame start happens at the start of horizontal blank, 1-4 lines
710 * (depending on PIPECONF settings) after the start of vblank
711 * - gen3/4 pixel and frame counter are synchronized with the start
712 * of horizontal active on the first line of vertical active
713 */
714
Keith Packard42f52ef2008-10-18 19:39:29 -0700715/* Called from drm generic code, passed a 'crtc', which
716 * we use as a pipe index
717 */
Thierry Reding88e72712015-09-24 18:35:31 +0200718static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700719{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100720 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200721 i915_reg_t high_frame, low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300722 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Daniel Vetter5caa0fe2017-05-09 16:03:29 +0200723 const struct drm_display_mode *mode = &dev->vblank[pipe].hwmode;
Ville Syrjälä694e4092017-03-09 17:44:30 +0200724 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700725
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100726 htotal = mode->crtc_htotal;
727 hsync_start = mode->crtc_hsync_start;
728 vbl_start = mode->crtc_vblank_start;
729 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
730 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300731
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300732 /* Convert to pixel count */
733 vbl_start *= htotal;
734
735 /* Start of vblank event occurs at start of hsync */
736 vbl_start -= htotal - hsync_start;
737
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800738 high_frame = PIPEFRAME(pipe);
739 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100740
Ville Syrjälä694e4092017-03-09 17:44:30 +0200741 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
742
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700743 /*
744 * High & low register fields aren't synchronized, so make sure
745 * we get a low value that's stable across two reads of the high
746 * register.
747 */
748 do {
Ville Syrjälä694e4092017-03-09 17:44:30 +0200749 high1 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
750 low = I915_READ_FW(low_frame);
751 high2 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700752 } while (high1 != high2);
753
Ville Syrjälä694e4092017-03-09 17:44:30 +0200754 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
755
Chris Wilson5eddb702010-09-11 13:48:45 +0100756 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300757 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100758 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300759
760 /*
761 * The frame counter increments at beginning of active.
762 * Cook up a vblank counter by also checking the pixel
763 * counter against vblank start.
764 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200765 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700766}
767
Dave Airlie974e59b2015-10-30 09:45:33 +1000768static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800769{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100770 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800771
Ville Syrjälä649636e2015-09-22 19:50:01 +0300772 return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800773}
774
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300775/* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300776static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
777{
778 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100779 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5caa0fe2017-05-09 16:03:29 +0200780 const struct drm_display_mode *mode;
781 struct drm_vblank_crtc *vblank;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300782 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300783 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300784
Ville Syrjälä72259532017-03-02 19:15:05 +0200785 if (!crtc->active)
786 return -1;
787
Daniel Vetter5caa0fe2017-05-09 16:03:29 +0200788 vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
789 mode = &vblank->hwmode;
790
Ville Syrjälä80715b22014-05-15 20:23:23 +0300791 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300792 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
793 vtotal /= 2;
794
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100795 if (IS_GEN2(dev_priv))
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300796 position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300797 else
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300798 position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300799
800 /*
Jesse Barnes41b578f2015-09-22 12:15:54 -0700801 * On HSW, the DSL reg (0x70000) appears to return 0 if we
802 * read it just before the start of vblank. So try it again
803 * so we don't accidentally end up spanning a vblank frame
804 * increment, causing the pipe_update_end() code to squak at us.
805 *
806 * The nature of this problem means we can't simply check the ISR
807 * bit and return the vblank start value; nor can we use the scanline
808 * debug register in the transcoder as it appears to have the same
809 * problem. We may need to extend this to include other platforms,
810 * but so far testing only shows the problem on HSW.
811 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100812 if (HAS_DDI(dev_priv) && !position) {
Jesse Barnes41b578f2015-09-22 12:15:54 -0700813 int i, temp;
814
815 for (i = 0; i < 100; i++) {
816 udelay(1);
Ville Syrjälä707bdd32017-03-09 17:44:31 +0200817 temp = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
Jesse Barnes41b578f2015-09-22 12:15:54 -0700818 if (temp != position) {
819 position = temp;
820 break;
821 }
822 }
823 }
824
825 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300826 * See update_scanline_offset() for the details on the
827 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300828 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300829 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300830}
831
Daniel Vetter1bf6ad62017-05-09 16:03:28 +0200832static bool i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
833 bool in_vblank_irq, int *vpos, int *hpos,
834 ktime_t *stime, ktime_t *etime,
835 const struct drm_display_mode *mode)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100836{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100837 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä98187832016-10-31 22:37:10 +0200838 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
839 pipe);
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300840 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300841 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100842 bool in_vbl = true;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100843 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100844
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200845 if (WARN_ON(!mode->crtc_clock)) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100846 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800847 "pipe %c\n", pipe_name(pipe));
Daniel Vetter1bf6ad62017-05-09 16:03:28 +0200848 return false;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100849 }
850
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300851 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300852 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300853 vtotal = mode->crtc_vtotal;
854 vbl_start = mode->crtc_vblank_start;
855 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100856
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200857 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
858 vbl_start = DIV_ROUND_UP(vbl_start, 2);
859 vbl_end /= 2;
860 vtotal /= 2;
861 }
862
Mario Kleinerad3543e2013-10-30 05:13:08 +0100863 /*
864 * Lock uncore.lock, as we will do multiple timing critical raw
865 * register reads, potentially with preemption disabled, so the
866 * following code must not block on uncore.lock.
867 */
868 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300869
Mario Kleinerad3543e2013-10-30 05:13:08 +0100870 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
871
872 /* Get optional system timestamp before query. */
873 if (stime)
874 *stime = ktime_get();
875
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100876 if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100877 /* No obvious pixelcount register. Only query vertical
878 * scanout position from Display scan line register.
879 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300880 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100881 } else {
882 /* Have access to pixelcount since start of frame.
883 * We can split this into vertical and horizontal
884 * scanout position.
885 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300886 position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100887
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300888 /* convert to pixel counts */
889 vbl_start *= htotal;
890 vbl_end *= htotal;
891 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300892
893 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300894 * In interlaced modes, the pixel counter counts all pixels,
895 * so one field will have htotal more pixels. In order to avoid
896 * the reported position from jumping backwards when the pixel
897 * counter is beyond the length of the shorter field, just
898 * clamp the position the length of the shorter field. This
899 * matches how the scanline counter based position works since
900 * the scanline counter doesn't count the two half lines.
901 */
902 if (position >= vtotal)
903 position = vtotal - 1;
904
905 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300906 * Start of vblank interrupt is triggered at start of hsync,
907 * just prior to the first active line of vblank. However we
908 * consider lines to start at the leading edge of horizontal
909 * active. So, should we get here before we've crossed into
910 * the horizontal active of the first line in vblank, we would
911 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
912 * always add htotal-hsync_start to the current pixel position.
913 */
914 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300915 }
916
Mario Kleinerad3543e2013-10-30 05:13:08 +0100917 /* Get optional system timestamp after query. */
918 if (etime)
919 *etime = ktime_get();
920
921 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
922
923 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
924
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300925 in_vbl = position >= vbl_start && position < vbl_end;
926
927 /*
928 * While in vblank, position will be negative
929 * counting up towards 0 at vbl_end. And outside
930 * vblank, position will be positive counting
931 * up since vbl_end.
932 */
933 if (position >= vbl_start)
934 position -= vbl_end;
935 else
936 position += vtotal - vbl_end;
937
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100938 if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300939 *vpos = position;
940 *hpos = 0;
941 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100942 *vpos = position / htotal;
943 *hpos = position - (*vpos * htotal);
944 }
945
Daniel Vetter1bf6ad62017-05-09 16:03:28 +0200946 return true;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100947}
948
Ville Syrjäläa225f072014-04-29 13:35:45 +0300949int intel_get_crtc_scanline(struct intel_crtc *crtc)
950{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100951 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläa225f072014-04-29 13:35:45 +0300952 unsigned long irqflags;
953 int position;
954
955 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
956 position = __intel_get_crtc_scanline(crtc);
957 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
958
959 return position;
960}
961
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100962static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800963{
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000964 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200965 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200966
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200967 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800968
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200969 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
970
Daniel Vetter20e4d402012-08-08 23:35:39 +0200971 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200972
Jesse Barnes7648fa92010-05-20 14:28:11 -0700973 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000974 busy_up = I915_READ(RCPREVBSYTUPAVG);
975 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800976 max_avg = I915_READ(RCBMAXAVG);
977 min_avg = I915_READ(RCBMINAVG);
978
979 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000980 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200981 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
982 new_delay = dev_priv->ips.cur_delay - 1;
983 if (new_delay < dev_priv->ips.max_delay)
984 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000985 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200986 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
987 new_delay = dev_priv->ips.cur_delay + 1;
988 if (new_delay > dev_priv->ips.min_delay)
989 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800990 }
991
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100992 if (ironlake_set_drps(dev_priv, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200993 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800994
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200995 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +0200996
Jesse Barnesf97108d2010-01-29 11:27:07 -0800997 return;
998}
999
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001000static void notify_ring(struct intel_engine_cs *engine)
Chris Wilson549f7362010-10-19 11:19:32 +01001001{
Chris Wilson56299fb2017-02-27 20:58:48 +00001002 struct drm_i915_gem_request *rq = NULL;
1003 struct intel_wait *wait;
Tvrtko Ursulindffabc82017-02-21 09:13:48 +00001004
Chris Wilson2246bea2017-02-17 15:13:00 +00001005 atomic_inc(&engine->irq_count);
Chris Wilson538b2572017-01-24 15:18:05 +00001006 set_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted);
Chris Wilson56299fb2017-02-27 20:58:48 +00001007
Chris Wilson61d3dc72017-03-03 19:08:24 +00001008 spin_lock(&engine->breadcrumbs.irq_lock);
1009 wait = engine->breadcrumbs.irq_wait;
Chris Wilson56299fb2017-02-27 20:58:48 +00001010 if (wait) {
1011 /* We use a callback from the dma-fence to submit
1012 * requests after waiting on our own requests. To
1013 * ensure minimum delay in queuing the next request to
1014 * hardware, signal the fence now rather than wait for
1015 * the signaler to be woken up. We still wake up the
1016 * waiter in order to handle the irq-seqno coherency
1017 * issues (we may receive the interrupt before the
1018 * seqno is written, see __i915_request_irq_complete())
1019 * and to handle coalescing of multiple seqno updates
1020 * and many waiters.
1021 */
1022 if (i915_seqno_passed(intel_engine_get_seqno(engine),
Chris Wilsondb939912017-03-15 21:07:26 +00001023 wait->seqno) &&
1024 !test_bit(DMA_FENCE_FLAG_SIGNALED_BIT,
1025 &wait->request->fence.flags))
Chris Wilson24754d72017-03-03 14:45:57 +00001026 rq = i915_gem_request_get(wait->request);
Chris Wilson56299fb2017-02-27 20:58:48 +00001027
1028 wake_up_process(wait->tsk);
Chris Wilson67b807a82017-02-27 20:58:50 +00001029 } else {
1030 __intel_engine_disarm_breadcrumbs(engine);
Chris Wilson56299fb2017-02-27 20:58:48 +00001031 }
Chris Wilson61d3dc72017-03-03 19:08:24 +00001032 spin_unlock(&engine->breadcrumbs.irq_lock);
Chris Wilson56299fb2017-02-27 20:58:48 +00001033
Chris Wilson24754d72017-03-03 14:45:57 +00001034 if (rq) {
Chris Wilson56299fb2017-02-27 20:58:48 +00001035 dma_fence_signal(&rq->fence);
Chris Wilson24754d72017-03-03 14:45:57 +00001036 i915_gem_request_put(rq);
1037 }
Chris Wilson56299fb2017-02-27 20:58:48 +00001038
1039 trace_intel_engine_notify(engine, wait);
Chris Wilson549f7362010-10-19 11:19:32 +01001040}
1041
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001042static void vlv_c0_read(struct drm_i915_private *dev_priv,
1043 struct intel_rps_ei *ei)
Deepak S31685c22014-07-03 17:33:01 -04001044{
Mika Kuoppala679cb6c2017-03-15 17:43:03 +02001045 ei->ktime = ktime_get_raw();
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001046 ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
1047 ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
Deepak S31685c22014-07-03 17:33:01 -04001048}
1049
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001050void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
1051{
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001052 memset(&dev_priv->rps.ei, 0, sizeof(dev_priv->rps.ei));
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001053}
1054
1055static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
1056{
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001057 const struct intel_rps_ei *prev = &dev_priv->rps.ei;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001058 struct intel_rps_ei now;
1059 u32 events = 0;
1060
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001061 if ((pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) == 0)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001062 return 0;
1063
1064 vlv_c0_read(dev_priv, &now);
Deepak S31685c22014-07-03 17:33:01 -04001065
Mika Kuoppala679cb6c2017-03-15 17:43:03 +02001066 if (prev->ktime) {
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001067 u64 time, c0;
Chris Wilson569884e2017-03-09 21:12:31 +00001068 u32 render, media;
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001069
Mika Kuoppala679cb6c2017-03-15 17:43:03 +02001070 time = ktime_us_delta(now.ktime, prev->ktime);
Chris Wilson8f68d592017-03-13 17:06:17 +00001071
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001072 time *= dev_priv->czclk_freq;
1073
1074 /* Workload can be split between render + media,
1075 * e.g. SwapBuffers being blitted in X after being rendered in
1076 * mesa. To account for this we need to combine both engines
1077 * into our activity counter.
1078 */
Chris Wilson569884e2017-03-09 21:12:31 +00001079 render = now.render_c0 - prev->render_c0;
1080 media = now.media_c0 - prev->media_c0;
1081 c0 = max(render, media);
Mika Kuoppala6b7f6aa2017-03-15 18:12:59 +02001082 c0 *= 1000 * 100 << 8; /* to usecs and scale to threshold% */
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001083
1084 if (c0 > time * dev_priv->rps.up_threshold)
1085 events = GEN6_PM_RP_UP_THRESHOLD;
1086 else if (c0 < time * dev_priv->rps.down_threshold)
1087 events = GEN6_PM_RP_DOWN_THRESHOLD;
Deepak S31685c22014-07-03 17:33:01 -04001088 }
1089
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001090 dev_priv->rps.ei = now;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001091 return events;
Deepak S31685c22014-07-03 17:33:01 -04001092}
1093
Ben Widawsky4912d042011-04-25 11:25:20 -07001094static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001095{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001096 struct drm_i915_private *dev_priv =
1097 container_of(work, struct drm_i915_private, rps.work);
Chris Wilson7c0a16a2017-03-09 21:12:32 +00001098 bool client_boost = false;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001099 int new_delay, adj, min, max;
Chris Wilson7c0a16a2017-03-09 21:12:32 +00001100 u32 pm_iir = 0;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001101
Daniel Vetter59cdb632013-07-04 23:35:28 +02001102 spin_lock_irq(&dev_priv->irq_lock);
Chris Wilson7c0a16a2017-03-09 21:12:32 +00001103 if (dev_priv->rps.interrupts_enabled) {
1104 pm_iir = fetch_and_zero(&dev_priv->rps.pm_iir);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01001105 client_boost = atomic_read(&dev_priv->rps.num_waiters);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001106 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001107 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001108
Paulo Zanoni60611c12013-08-15 11:50:01 -03001109 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301110 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001111 if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
Chris Wilson7c0a16a2017-03-09 21:12:32 +00001112 goto out;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001113
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001114 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001115
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001116 pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
1117
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001118 adj = dev_priv->rps.last_adj;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001119 new_delay = dev_priv->rps.cur_freq;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001120 min = dev_priv->rps.min_freq_softlimit;
1121 max = dev_priv->rps.max_freq_softlimit;
Chris Wilson7b92c1b2017-06-28 13:35:48 +01001122 if (client_boost)
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001123 max = dev_priv->rps.max_freq;
1124 if (client_boost && new_delay < dev_priv->rps.boost_freq) {
1125 new_delay = dev_priv->rps.boost_freq;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001126 adj = 0;
1127 } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001128 if (adj > 0)
1129 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001130 else /* CHV needs even encode values */
1131 adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
Sagar Arun Kamble7e79a682017-01-20 09:18:24 +05301132
1133 if (new_delay >= dev_priv->rps.max_freq_softlimit)
1134 adj = 0;
Chris Wilson7b92c1b2017-06-28 13:35:48 +01001135 } else if (client_boost) {
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001136 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001137 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001138 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1139 new_delay = dev_priv->rps.efficient_freq;
Chris Wilson17136d52017-02-10 15:03:47 +00001140 else if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit)
Ben Widawskyb39fb292014-03-19 18:31:11 -07001141 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001142 adj = 0;
1143 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1144 if (adj < 0)
1145 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001146 else /* CHV needs even encode values */
1147 adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
Sagar Arun Kamble7e79a682017-01-20 09:18:24 +05301148
1149 if (new_delay <= dev_priv->rps.min_freq_softlimit)
1150 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001151 } else { /* unknown event */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001152 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001153 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001154
Chris Wilsonedcf2842015-04-07 16:20:29 +01001155 dev_priv->rps.last_adj = adj;
1156
Ben Widawsky79249632012-09-07 19:43:42 -07001157 /* sysfs frequency interfaces may have snuck in while servicing the
1158 * interrupt
1159 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001160 new_delay += adj;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001161 new_delay = clamp_t(int, new_delay, min, max);
Deepak S27544362014-01-27 21:35:05 +05301162
Chris Wilson9fcee2f2017-01-26 10:19:19 +00001163 if (intel_set_rps(dev_priv, new_delay)) {
1164 DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n");
1165 dev_priv->rps.last_adj = 0;
1166 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001167
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001168 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilson7c0a16a2017-03-09 21:12:32 +00001169
1170out:
1171 /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1172 spin_lock_irq(&dev_priv->irq_lock);
1173 if (dev_priv->rps.interrupts_enabled)
1174 gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events);
1175 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001176}
1177
Ben Widawskye3689192012-05-25 16:56:22 -07001178
1179/**
1180 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1181 * occurred.
1182 * @work: workqueue struct
1183 *
1184 * Doesn't actually do anything except notify userspace. As a consequence of
1185 * this event, userspace should try to remap the bad rows since statistically
1186 * it is likely the same row is more likely to go bad again.
1187 */
1188static void ivybridge_parity_work(struct work_struct *work)
1189{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001190 struct drm_i915_private *dev_priv =
Joonas Lahtinencefcff82017-04-28 10:58:39 +03001191 container_of(work, typeof(*dev_priv), l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001192 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001193 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001194 uint32_t misccpctl;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001195 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001196
1197 /* We must turn off DOP level clock gating to access the L3 registers.
1198 * In order to prevent a get/put style interface, acquire struct mutex
1199 * any time we access those registers.
1200 */
Chris Wilson91c8a322016-07-05 10:40:23 +01001201 mutex_lock(&dev_priv->drm.struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001202
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001203 /* If we've screwed up tracking, just let the interrupt fire again */
1204 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1205 goto out;
1206
Ben Widawskye3689192012-05-25 16:56:22 -07001207 misccpctl = I915_READ(GEN7_MISCCPCTL);
1208 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1209 POSTING_READ(GEN7_MISCCPCTL);
1210
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001211 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001212 i915_reg_t reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001213
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001214 slice--;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001215 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001216 break;
1217
1218 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1219
Ville Syrjälä6fa1c5f2015-11-04 23:20:02 +02001220 reg = GEN7_L3CDERRST1(slice);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001221
1222 error_status = I915_READ(reg);
1223 row = GEN7_PARITY_ERROR_ROW(error_status);
1224 bank = GEN7_PARITY_ERROR_BANK(error_status);
1225 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1226
1227 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1228 POSTING_READ(reg);
1229
1230 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1231 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1232 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1233 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1234 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1235 parity_event[5] = NULL;
1236
Chris Wilson91c8a322016-07-05 10:40:23 +01001237 kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001238 KOBJ_CHANGE, parity_event);
1239
1240 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1241 slice, row, bank, subbank);
1242
1243 kfree(parity_event[4]);
1244 kfree(parity_event[3]);
1245 kfree(parity_event[2]);
1246 kfree(parity_event[1]);
1247 }
Ben Widawskye3689192012-05-25 16:56:22 -07001248
1249 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1250
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001251out:
1252 WARN_ON(dev_priv->l3_parity.which_slice);
Daniel Vetter4cb21832014-09-15 14:55:26 +02001253 spin_lock_irq(&dev_priv->irq_lock);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001254 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
Daniel Vetter4cb21832014-09-15 14:55:26 +02001255 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001256
Chris Wilson91c8a322016-07-05 10:40:23 +01001257 mutex_unlock(&dev_priv->drm.struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001258}
1259
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001260static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
1261 u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001262{
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001263 if (!HAS_L3_DPF(dev_priv))
Ben Widawskye3689192012-05-25 16:56:22 -07001264 return;
1265
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001266 spin_lock(&dev_priv->irq_lock);
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001267 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001268 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001269
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001270 iir &= GT_PARITY_ERROR(dev_priv);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001271 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1272 dev_priv->l3_parity.which_slice |= 1 << 1;
1273
1274 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1275 dev_priv->l3_parity.which_slice |= 1 << 0;
1276
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001277 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001278}
1279
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001280static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001281 u32 gt_iir)
1282{
Chris Wilsonf8973c22016-07-01 17:23:21 +01001283 if (gt_iir & GT_RENDER_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301284 notify_ring(dev_priv->engine[RCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001285 if (gt_iir & ILK_BSD_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301286 notify_ring(dev_priv->engine[VCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001287}
1288
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001289static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001290 u32 gt_iir)
1291{
Chris Wilsonf8973c22016-07-01 17:23:21 +01001292 if (gt_iir & GT_RENDER_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301293 notify_ring(dev_priv->engine[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001294 if (gt_iir & GT_BSD_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301295 notify_ring(dev_priv->engine[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001296 if (gt_iir & GT_BLT_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301297 notify_ring(dev_priv->engine[BCS]);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001298
Ben Widawskycc609d52013-05-28 19:22:29 -07001299 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1300 GT_BSD_CS_ERROR_INTERRUPT |
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001301 GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1302 DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
Ben Widawskye3689192012-05-25 16:56:22 -07001303
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001304 if (gt_iir & GT_PARITY_ERROR(dev_priv))
1305 ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001306}
1307
Chris Wilson5d3d69d2017-05-17 13:10:06 +01001308static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001309gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift)
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001310{
Chris Wilson31de7352017-03-16 12:56:18 +00001311 bool tasklet = false;
Chris Wilsonf7470262017-01-24 15:20:21 +00001312
1313 if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift)) {
Chris Wilsona4b2b012017-05-17 13:10:01 +01001314 if (port_count(&engine->execlist_port[0])) {
Chris Wilson955a4b82017-05-17 13:10:07 +01001315 __set_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
Chris Wilsona4b2b012017-05-17 13:10:01 +01001316 tasklet = true;
1317 }
Chris Wilsonf7470262017-01-24 15:20:21 +00001318 }
Chris Wilson31de7352017-03-16 12:56:18 +00001319
1320 if (iir & (GT_RENDER_USER_INTERRUPT << test_shift)) {
1321 notify_ring(engine);
1322 tasklet |= i915.enable_guc_submission;
1323 }
1324
1325 if (tasklet)
1326 tasklet_hi_schedule(&engine->irq_tasklet);
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001327}
1328
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001329static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv,
1330 u32 master_ctl,
1331 u32 gt_iir[4])
Ben Widawskyabd58f02013-11-02 21:07:09 -07001332{
Ben Widawskyabd58f02013-11-02 21:07:09 -07001333 irqreturn_t ret = IRQ_NONE;
1334
1335 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001336 gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0));
1337 if (gt_iir[0]) {
1338 I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001339 ret = IRQ_HANDLED;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001340 } else
1341 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1342 }
1343
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001344 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001345 gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1));
1346 if (gt_iir[1]) {
1347 I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001348 ret = IRQ_HANDLED;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001349 } else
1350 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1351 }
1352
Chris Wilson74cdb332015-04-07 16:21:05 +01001353 if (master_ctl & GEN8_GT_VECS_IRQ) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001354 gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3));
1355 if (gt_iir[3]) {
1356 I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]);
Chris Wilson74cdb332015-04-07 16:21:05 +01001357 ret = IRQ_HANDLED;
Chris Wilson74cdb332015-04-07 16:21:05 +01001358 } else
1359 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1360 }
1361
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301362 if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001363 gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2));
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301364 if (gt_iir[2] & (dev_priv->pm_rps_events |
1365 dev_priv->pm_guc_events)) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001366 I915_WRITE_FW(GEN8_GT_IIR(2),
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301367 gt_iir[2] & (dev_priv->pm_rps_events |
1368 dev_priv->pm_guc_events));
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001369 ret = IRQ_HANDLED;
Ben Widawsky09610212014-05-15 20:58:08 +03001370 } else
1371 DRM_ERROR("The master control interrupt lied (PM)!\n");
1372 }
1373
Ben Widawskyabd58f02013-11-02 21:07:09 -07001374 return ret;
1375}
1376
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001377static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
1378 u32 gt_iir[4])
1379{
1380 if (gt_iir[0]) {
Akash Goel3b3f1652016-10-13 22:44:48 +05301381 gen8_cs_irq_handler(dev_priv->engine[RCS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001382 gt_iir[0], GEN8_RCS_IRQ_SHIFT);
Akash Goel3b3f1652016-10-13 22:44:48 +05301383 gen8_cs_irq_handler(dev_priv->engine[BCS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001384 gt_iir[0], GEN8_BCS_IRQ_SHIFT);
1385 }
1386
1387 if (gt_iir[1]) {
Akash Goel3b3f1652016-10-13 22:44:48 +05301388 gen8_cs_irq_handler(dev_priv->engine[VCS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001389 gt_iir[1], GEN8_VCS1_IRQ_SHIFT);
Akash Goel3b3f1652016-10-13 22:44:48 +05301390 gen8_cs_irq_handler(dev_priv->engine[VCS2],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001391 gt_iir[1], GEN8_VCS2_IRQ_SHIFT);
1392 }
1393
1394 if (gt_iir[3])
Akash Goel3b3f1652016-10-13 22:44:48 +05301395 gen8_cs_irq_handler(dev_priv->engine[VECS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001396 gt_iir[3], GEN8_VECS_IRQ_SHIFT);
1397
1398 if (gt_iir[2] & dev_priv->pm_rps_events)
1399 gen6_rps_irq_handler(dev_priv, gt_iir[2]);
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301400
1401 if (gt_iir[2] & dev_priv->pm_guc_events)
1402 gen9_guc_irq_handler(dev_priv, gt_iir[2]);
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001403}
1404
Imre Deak63c88d22015-07-20 14:43:39 -07001405static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
1406{
1407 switch (port) {
1408 case PORT_A:
Ville Syrjälä195baa02015-08-27 23:56:00 +03001409 return val & PORTA_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001410 case PORT_B:
1411 return val & PORTB_HOTPLUG_LONG_DETECT;
1412 case PORT_C:
1413 return val & PORTC_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001414 default:
1415 return false;
1416 }
1417}
1418
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001419static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
1420{
1421 switch (port) {
1422 case PORT_E:
1423 return val & PORTE_HOTPLUG_LONG_DETECT;
1424 default:
1425 return false;
1426 }
1427}
1428
Ville Syrjälä74c0b392015-08-27 23:56:07 +03001429static bool spt_port_hotplug_long_detect(enum port port, u32 val)
1430{
1431 switch (port) {
1432 case PORT_A:
1433 return val & PORTA_HOTPLUG_LONG_DETECT;
1434 case PORT_B:
1435 return val & PORTB_HOTPLUG_LONG_DETECT;
1436 case PORT_C:
1437 return val & PORTC_HOTPLUG_LONG_DETECT;
1438 case PORT_D:
1439 return val & PORTD_HOTPLUG_LONG_DETECT;
1440 default:
1441 return false;
1442 }
1443}
1444
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03001445static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
1446{
1447 switch (port) {
1448 case PORT_A:
1449 return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1450 default:
1451 return false;
1452 }
1453}
1454
Jani Nikula676574d2015-05-28 15:43:53 +03001455static bool pch_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001456{
1457 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001458 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001459 return val & PORTB_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001460 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001461 return val & PORTC_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001462 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001463 return val & PORTD_HOTPLUG_LONG_DETECT;
1464 default:
1465 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001466 }
1467}
1468
Jani Nikula676574d2015-05-28 15:43:53 +03001469static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001470{
1471 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001472 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001473 return val & PORTB_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001474 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001475 return val & PORTC_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001476 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001477 return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1478 default:
1479 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001480 }
1481}
1482
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001483/*
1484 * Get a bit mask of pins that have triggered, and which ones may be long.
1485 * This can be called multiple times with the same masks to accumulate
1486 * hotplug detection results from several registers.
1487 *
1488 * Note that the caller is expected to zero out the masks initially.
1489 */
Imre Deakfd63e2a2015-07-21 15:32:44 -07001490static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
Jani Nikula8c841e52015-06-18 13:06:17 +03001491 u32 hotplug_trigger, u32 dig_hotplug_reg,
Imre Deakfd63e2a2015-07-21 15:32:44 -07001492 const u32 hpd[HPD_NUM_PINS],
1493 bool long_pulse_detect(enum port port, u32 val))
Jani Nikula676574d2015-05-28 15:43:53 +03001494{
Jani Nikula8c841e52015-06-18 13:06:17 +03001495 enum port port;
Jani Nikula676574d2015-05-28 15:43:53 +03001496 int i;
1497
Jani Nikula676574d2015-05-28 15:43:53 +03001498 for_each_hpd_pin(i) {
Jani Nikula8c841e52015-06-18 13:06:17 +03001499 if ((hpd[i] & hotplug_trigger) == 0)
1500 continue;
Jani Nikula676574d2015-05-28 15:43:53 +03001501
Jani Nikula8c841e52015-06-18 13:06:17 +03001502 *pin_mask |= BIT(i);
1503
Rodrigo Vivi256cfdd2017-08-11 11:26:49 -07001504 port = intel_hpd_pin_to_port(i);
1505 if (port == PORT_NONE)
Imre Deakcc24fcd2015-07-21 15:32:45 -07001506 continue;
1507
Imre Deakfd63e2a2015-07-21 15:32:44 -07001508 if (long_pulse_detect(port, dig_hotplug_reg))
Jani Nikula8c841e52015-06-18 13:06:17 +03001509 *long_mask |= BIT(i);
Jani Nikula676574d2015-05-28 15:43:53 +03001510 }
1511
1512 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1513 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1514
1515}
1516
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001517static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001518{
Daniel Vetter28c70f12012-12-01 13:53:45 +01001519 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001520}
1521
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001522static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
Daniel Vetterce99c252012-12-01 13:53:47 +01001523{
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001524 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001525}
1526
Shuang He8bf1e9f2013-10-15 18:55:27 +01001527#if defined(CONFIG_DEBUG_FS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001528static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1529 enum pipe pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001530 uint32_t crc0, uint32_t crc1,
1531 uint32_t crc2, uint32_t crc3,
1532 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001533{
Shuang He8bf1e9f2013-10-15 18:55:27 +01001534 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1535 struct intel_pipe_crc_entry *entry;
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001536 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
1537 struct drm_driver *driver = dev_priv->drm.driver;
1538 uint32_t crcs[5];
Damien Lespiauac2300d2013-10-15 18:55:30 +01001539 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001540
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001541 spin_lock(&pipe_crc->lock);
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001542 if (pipe_crc->source) {
1543 if (!pipe_crc->entries) {
1544 spin_unlock(&pipe_crc->lock);
1545 DRM_DEBUG_KMS("spurious interrupt\n");
1546 return;
1547 }
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001548
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001549 head = pipe_crc->head;
1550 tail = pipe_crc->tail;
1551
1552 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1553 spin_unlock(&pipe_crc->lock);
1554 DRM_ERROR("CRC buffer overflowing\n");
1555 return;
1556 }
1557
1558 entry = &pipe_crc->entries[head];
1559
1560 entry->frame = driver->get_vblank_counter(&dev_priv->drm, pipe);
1561 entry->crc[0] = crc0;
1562 entry->crc[1] = crc1;
1563 entry->crc[2] = crc2;
1564 entry->crc[3] = crc3;
1565 entry->crc[4] = crc4;
1566
1567 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1568 pipe_crc->head = head;
1569
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001570 spin_unlock(&pipe_crc->lock);
Damien Lespiau0c912c72013-10-15 18:55:37 +01001571
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001572 wake_up_interruptible(&pipe_crc->wq);
1573 } else {
1574 /*
1575 * For some not yet identified reason, the first CRC is
1576 * bonkers. So let's just wait for the next vblank and read
1577 * out the buggy result.
1578 *
1579 * On CHV sometimes the second CRC is bonkers as well, so
1580 * don't trust that one either.
1581 */
1582 if (pipe_crc->skipped == 0 ||
1583 (IS_CHERRYVIEW(dev_priv) && pipe_crc->skipped == 1)) {
1584 pipe_crc->skipped++;
1585 spin_unlock(&pipe_crc->lock);
1586 return;
1587 }
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001588 spin_unlock(&pipe_crc->lock);
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001589 crcs[0] = crc0;
1590 crcs[1] = crc1;
1591 crcs[2] = crc2;
1592 crcs[3] = crc3;
1593 crcs[4] = crc4;
Tomeu Vizoso246ee522017-01-10 14:43:05 +01001594 drm_crtc_add_crc_entry(&crtc->base, true,
Daniel Vetterca814b22017-05-24 16:51:47 +02001595 drm_crtc_accurate_vblank_count(&crtc->base),
Tomeu Vizoso246ee522017-01-10 14:43:05 +01001596 crcs);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001597 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001598}
Daniel Vetter277de952013-10-18 16:37:07 +02001599#else
1600static inline void
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001601display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1602 enum pipe pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001603 uint32_t crc0, uint32_t crc1,
1604 uint32_t crc2, uint32_t crc3,
1605 uint32_t crc4) {}
1606#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001607
Daniel Vetter277de952013-10-18 16:37:07 +02001608
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001609static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1610 enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001611{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001612 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001613 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1614 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001615}
1616
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001617static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1618 enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001619{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001620 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001621 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1622 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1623 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1624 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1625 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001626}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001627
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001628static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1629 enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001630{
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001631 uint32_t res1, res2;
1632
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001633 if (INTEL_GEN(dev_priv) >= 3)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001634 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1635 else
1636 res1 = 0;
1637
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001638 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001639 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1640 else
1641 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001642
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001643 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001644 I915_READ(PIPE_CRC_RES_RED(pipe)),
1645 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1646 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1647 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001648}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001649
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001650/* The RPS events need forcewake, so we add them to a work queue and mask their
1651 * IMR bits until the work is done. Other interrupts can be processed without
1652 * the work queue. */
1653static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001654{
Deepak Sa6706b42014-03-15 20:23:22 +05301655 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001656 spin_lock(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +05301657 gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001658 if (dev_priv->rps.interrupts_enabled) {
1659 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
Chris Wilsonc33d2472016-07-04 08:08:36 +01001660 schedule_work(&dev_priv->rps.work);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001661 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001662 spin_unlock(&dev_priv->irq_lock);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001663 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001664
Pandiyan, Dhinakaranbca2bf22017-07-18 11:28:00 -07001665 if (INTEL_GEN(dev_priv) >= 8)
Imre Deakc9a9a262014-11-05 20:48:37 +02001666 return;
1667
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001668 if (HAS_VEBOX(dev_priv)) {
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001669 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301670 notify_ring(dev_priv->engine[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001671
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001672 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1673 DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
Ben Widawsky12638c52013-05-28 19:22:31 -07001674 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001675}
1676
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301677static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir)
1678{
1679 if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) {
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301680 /* Sample the log buffer flush related bits & clear them out now
1681 * itself from the message identity register to minimize the
1682 * probability of losing a flush interrupt, when there are back
1683 * to back flush interrupts.
1684 * There can be a new flush interrupt, for different log buffer
1685 * type (like for ISR), whilst Host is handling one (for DPC).
1686 * Since same bit is used in message register for ISR & DPC, it
1687 * could happen that GuC sets the bit for 2nd interrupt but Host
1688 * clears out the bit on handling the 1st interrupt.
1689 */
1690 u32 msg, flush;
1691
1692 msg = I915_READ(SOFT_SCRATCH(15));
Arkadiusz Hilera80bc452016-11-25 18:59:34 +01001693 flush = msg & (INTEL_GUC_RECV_MSG_CRASH_DUMP_POSTED |
1694 INTEL_GUC_RECV_MSG_FLUSH_LOG_BUFFER);
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301695 if (flush) {
1696 /* Clear the message bits that are handled */
1697 I915_WRITE(SOFT_SCRATCH(15), msg & ~flush);
1698
1699 /* Handle flush interrupt in bottom half */
Oscar Mateoe7465472017-03-22 10:39:48 -07001700 queue_work(dev_priv->guc.log.runtime.flush_wq,
1701 &dev_priv->guc.log.runtime.flush_work);
Akash Goel5aa1ee42016-10-12 21:54:36 +05301702
1703 dev_priv->guc.log.flush_interrupt_count++;
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301704 } else {
1705 /* Not clearing of unhandled event bits won't result in
1706 * re-triggering of the interrupt.
1707 */
1708 }
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301709 }
1710}
1711
Ville Syrjälä44d92412017-08-18 21:36:51 +03001712static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv)
1713{
1714 enum pipe pipe;
1715
1716 for_each_pipe(dev_priv, pipe) {
1717 I915_WRITE(PIPESTAT(pipe),
1718 PIPESTAT_INT_STATUS_MASK |
1719 PIPE_FIFO_UNDERRUN_STATUS);
1720
1721 dev_priv->pipestat_irq_mask[pipe] = 0;
1722 }
1723}
1724
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001725static void valleyview_pipestat_irq_ack(struct drm_i915_private *dev_priv,
1726 u32 iir, u32 pipe_stats[I915_MAX_PIPES])
Imre Deakc1874ed2014-02-04 21:35:46 +02001727{
Imre Deakc1874ed2014-02-04 21:35:46 +02001728 int pipe;
1729
Imre Deak58ead0d2014-02-04 21:35:47 +02001730 spin_lock(&dev_priv->irq_lock);
Ville Syrjälä1ca993d2016-02-18 21:54:26 +02001731
1732 if (!dev_priv->display_irqs_enabled) {
1733 spin_unlock(&dev_priv->irq_lock);
1734 return;
1735 }
1736
Damien Lespiau055e3932014-08-18 13:49:10 +01001737 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001738 i915_reg_t reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001739 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001740
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001741 /*
1742 * PIPESTAT bits get signalled even when the interrupt is
1743 * disabled with the mask bits, and some of the status bits do
1744 * not generate interrupts at all (like the underrun bit). Hence
1745 * we need to be careful that we only handle what we want to
1746 * handle.
1747 */
Daniel Vetter0f239f42014-09-30 10:56:49 +02001748
1749 /* fifo underruns are filterered in the underrun handler. */
1750 mask = PIPE_FIFO_UNDERRUN_STATUS;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001751
1752 switch (pipe) {
1753 case PIPE_A:
1754 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1755 break;
1756 case PIPE_B:
1757 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1758 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001759 case PIPE_C:
1760 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1761 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001762 }
1763 if (iir & iir_bit)
1764 mask |= dev_priv->pipestat_irq_mask[pipe];
1765
1766 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001767 continue;
1768
1769 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001770 mask |= PIPESTAT_INT_ENABLE_MASK;
1771 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001772
1773 /*
1774 * Clear the PIPE*STAT regs before the IIR
1775 */
Imre Deak91d181d2014-02-10 18:42:49 +02001776 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1777 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001778 I915_WRITE(reg, pipe_stats[pipe]);
1779 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001780 spin_unlock(&dev_priv->irq_lock);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001781}
1782
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001783static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001784 u32 pipe_stats[I915_MAX_PIPES])
1785{
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001786 enum pipe pipe;
Imre Deakc1874ed2014-02-04 21:35:46 +02001787
Damien Lespiau055e3932014-08-18 13:49:10 +01001788 for_each_pipe(dev_priv, pipe) {
Daniel Vetterfd3a4022017-07-20 19:57:51 +02001789 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1790 drm_handle_vblank(&dev_priv->drm, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001791
1792 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001793 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001794
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001795 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1796 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001797 }
1798
1799 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001800 gmbus_irq_handler(dev_priv);
Imre Deakc1874ed2014-02-04 21:35:46 +02001801}
1802
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001803static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001804{
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001805 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001806
1807 if (hotplug_status)
1808 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1809
1810 return hotplug_status;
1811}
1812
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001813static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001814 u32 hotplug_status)
1815{
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001816 u32 pin_mask = 0, long_mask = 0;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001817
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001818 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
1819 IS_CHERRYVIEW(dev_priv)) {
Jani Nikula0d2e4292015-05-27 15:03:39 +03001820 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001821
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001822 if (hotplug_trigger) {
1823 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1824 hotplug_trigger, hpd_status_g4x,
1825 i9xx_port_hotplug_long_detect);
1826
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001827 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001828 }
Jani Nikula369712e2015-05-27 15:03:40 +03001829
1830 if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001831 dp_aux_irq_handler(dev_priv);
Jani Nikula0d2e4292015-05-27 15:03:39 +03001832 } else {
1833 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001834
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001835 if (hotplug_trigger) {
1836 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Daniel Vetter44cc6c02015-09-30 08:47:41 +02001837 hotplug_trigger, hpd_status_i915,
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001838 i9xx_port_hotplug_long_detect);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001839 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001840 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001841 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001842}
1843
Daniel Vetterff1f5252012-10-02 15:10:55 +02001844static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001845{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001846 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001847 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001848 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001849
Imre Deak2dd2a882015-02-24 11:14:30 +02001850 if (!intel_irqs_enabled(dev_priv))
1851 return IRQ_NONE;
1852
Imre Deak1f814da2015-12-16 02:52:19 +02001853 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
1854 disable_rpm_wakeref_asserts(dev_priv);
1855
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03001856 do {
Ville Syrjälä6e814802016-04-13 21:19:53 +03001857 u32 iir, gt_iir, pm_iir;
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001858 u32 pipe_stats[I915_MAX_PIPES] = {};
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001859 u32 hotplug_status = 0;
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001860 u32 ier = 0;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001861
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001862 gt_iir = I915_READ(GTIIR);
1863 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001864 iir = I915_READ(VLV_IIR);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001865
1866 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03001867 break;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001868
1869 ret = IRQ_HANDLED;
1870
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001871 /*
1872 * Theory on interrupt generation, based on empirical evidence:
1873 *
1874 * x = ((VLV_IIR & VLV_IER) ||
1875 * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
1876 * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
1877 *
1878 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1879 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
1880 * guarantee the CPU interrupt will be raised again even if we
1881 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
1882 * bits this time around.
1883 */
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001884 I915_WRITE(VLV_MASTER_IER, 0);
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001885 ier = I915_READ(VLV_IER);
1886 I915_WRITE(VLV_IER, 0);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001887
1888 if (gt_iir)
1889 I915_WRITE(GTIIR, gt_iir);
1890 if (pm_iir)
1891 I915_WRITE(GEN6_PMIIR, pm_iir);
1892
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001893 if (iir & I915_DISPLAY_PORT_INTERRUPT)
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001894 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001895
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001896 /* Call regardless, as some status bits might not be
1897 * signalled in iir */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001898 valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001899
Jerome Anandeef57322017-01-25 04:27:49 +05301900 if (iir & (I915_LPE_PIPE_A_INTERRUPT |
1901 I915_LPE_PIPE_B_INTERRUPT))
1902 intel_lpe_audio_irq_handler(dev_priv);
1903
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001904 /*
1905 * VLV_IIR is single buffered, and reflects the level
1906 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
1907 */
1908 if (iir)
1909 I915_WRITE(VLV_IIR, iir);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001910
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001911 I915_WRITE(VLV_IER, ier);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001912 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
1913 POSTING_READ(VLV_MASTER_IER);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001914
Ville Syrjälä52894872016-04-13 21:19:56 +03001915 if (gt_iir)
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001916 snb_gt_irq_handler(dev_priv, gt_iir);
Ville Syrjälä52894872016-04-13 21:19:56 +03001917 if (pm_iir)
1918 gen6_rps_irq_handler(dev_priv, pm_iir);
1919
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001920 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001921 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001922
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001923 valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03001924 } while (0);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001925
Imre Deak1f814da2015-12-16 02:52:19 +02001926 enable_rpm_wakeref_asserts(dev_priv);
1927
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001928 return ret;
1929}
1930
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001931static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1932{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001933 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001934 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001935 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001936
Imre Deak2dd2a882015-02-24 11:14:30 +02001937 if (!intel_irqs_enabled(dev_priv))
1938 return IRQ_NONE;
1939
Imre Deak1f814da2015-12-16 02:52:19 +02001940 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
1941 disable_rpm_wakeref_asserts(dev_priv);
1942
Chris Wilson579de732016-03-14 09:01:57 +00001943 do {
Ville Syrjälä6e814802016-04-13 21:19:53 +03001944 u32 master_ctl, iir;
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001945 u32 gt_iir[4] = {};
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001946 u32 pipe_stats[I915_MAX_PIPES] = {};
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001947 u32 hotplug_status = 0;
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001948 u32 ier = 0;
1949
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001950 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1951 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03001952
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001953 if (master_ctl == 0 && iir == 0)
1954 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001955
Oscar Mateo27b6c122014-06-16 16:11:00 +01001956 ret = IRQ_HANDLED;
1957
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001958 /*
1959 * Theory on interrupt generation, based on empirical evidence:
1960 *
1961 * x = ((VLV_IIR & VLV_IER) ||
1962 * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
1963 * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
1964 *
1965 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1966 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
1967 * guarantee the CPU interrupt will be raised again even if we
1968 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
1969 * bits this time around.
1970 */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001971 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001972 ier = I915_READ(VLV_IER);
1973 I915_WRITE(VLV_IER, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001974
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001975 gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001976
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001977 if (iir & I915_DISPLAY_PORT_INTERRUPT)
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001978 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001979
Oscar Mateo27b6c122014-06-16 16:11:00 +01001980 /* Call regardless, as some status bits might not be
1981 * signalled in iir */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001982 valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001983
Jerome Anandeef57322017-01-25 04:27:49 +05301984 if (iir & (I915_LPE_PIPE_A_INTERRUPT |
1985 I915_LPE_PIPE_B_INTERRUPT |
1986 I915_LPE_PIPE_C_INTERRUPT))
1987 intel_lpe_audio_irq_handler(dev_priv);
1988
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001989 /*
1990 * VLV_IIR is single buffered, and reflects the level
1991 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
1992 */
1993 if (iir)
1994 I915_WRITE(VLV_IIR, iir);
1995
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001996 I915_WRITE(VLV_IER, ier);
Ville Syrjäläe5328c42016-04-13 21:19:47 +03001997 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001998 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001999
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002000 gen8_gt_irq_handler(dev_priv, gt_iir);
2001
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002002 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002003 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03002004
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002005 valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
Chris Wilson579de732016-03-14 09:01:57 +00002006 } while (0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002007
Imre Deak1f814da2015-12-16 02:52:19 +02002008 enable_rpm_wakeref_asserts(dev_priv);
2009
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002010 return ret;
2011}
2012
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002013static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
2014 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002015 const u32 hpd[HPD_NUM_PINS])
2016{
Ville Syrjälä40e56412015-08-27 23:56:10 +03002017 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2018
Jani Nikula6a39d7c2015-11-25 16:47:22 +02002019 /*
2020 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
2021 * unless we touch the hotplug register, even if hotplug_trigger is
2022 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
2023 * errors.
2024 */
Ville Syrjälä40e56412015-08-27 23:56:10 +03002025 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
Jani Nikula6a39d7c2015-11-25 16:47:22 +02002026 if (!hotplug_trigger) {
2027 u32 mask = PORTA_HOTPLUG_STATUS_MASK |
2028 PORTD_HOTPLUG_STATUS_MASK |
2029 PORTC_HOTPLUG_STATUS_MASK |
2030 PORTB_HOTPLUG_STATUS_MASK;
2031 dig_hotplug_reg &= ~mask;
2032 }
2033
Ville Syrjälä40e56412015-08-27 23:56:10 +03002034 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Jani Nikula6a39d7c2015-11-25 16:47:22 +02002035 if (!hotplug_trigger)
2036 return;
Ville Syrjälä40e56412015-08-27 23:56:10 +03002037
2038 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2039 dig_hotplug_reg, hpd,
2040 pch_port_hotplug_long_detect);
2041
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002042 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002043}
2044
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002045static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08002046{
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002047 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02002048 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08002049
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002050 ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002051
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002052 if (pch_iir & SDE_AUDIO_POWER_MASK) {
2053 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
2054 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08002055 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002056 port_name(port));
2057 }
Jesse Barnes776ad802011-01-04 15:09:39 -08002058
Daniel Vetterce99c252012-12-01 13:53:47 +01002059 if (pch_iir & SDE_AUX_MASK)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002060 dp_aux_irq_handler(dev_priv);
Daniel Vetterce99c252012-12-01 13:53:47 +01002061
Jesse Barnes776ad802011-01-04 15:09:39 -08002062 if (pch_iir & SDE_GMBUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002063 gmbus_irq_handler(dev_priv);
Jesse Barnes776ad802011-01-04 15:09:39 -08002064
2065 if (pch_iir & SDE_AUDIO_HDCP_MASK)
2066 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
2067
2068 if (pch_iir & SDE_AUDIO_TRANS_MASK)
2069 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
2070
2071 if (pch_iir & SDE_POISON)
2072 DRM_ERROR("PCH poison interrupt\n");
2073
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002074 if (pch_iir & SDE_FDI_MASK)
Damien Lespiau055e3932014-08-18 13:49:10 +01002075 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002076 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2077 pipe_name(pipe),
2078 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08002079
2080 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
2081 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
2082
2083 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
2084 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
2085
Jesse Barnes776ad802011-01-04 15:09:39 -08002086 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Matthias Kaehlckea2196032017-07-17 11:14:03 -07002087 intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03002088
2089 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
Matthias Kaehlckea2196032017-07-17 11:14:03 -07002090 intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03002091}
2092
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002093static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
Paulo Zanoni86642812013-04-12 17:57:57 -03002094{
Paulo Zanoni86642812013-04-12 17:57:57 -03002095 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002096 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03002097
Paulo Zanonide032bf2013-04-12 17:57:58 -03002098 if (err_int & ERR_INT_POISON)
2099 DRM_ERROR("Poison interrupt\n");
2100
Damien Lespiau055e3932014-08-18 13:49:10 +01002101 for_each_pipe(dev_priv, pipe) {
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002102 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
2103 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03002104
Daniel Vetter5a69b892013-10-16 22:55:52 +02002105 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002106 if (IS_IVYBRIDGE(dev_priv))
2107 ivb_pipe_crc_irq_handler(dev_priv, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002108 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002109 hsw_pipe_crc_irq_handler(dev_priv, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002110 }
2111 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01002112
Paulo Zanoni86642812013-04-12 17:57:57 -03002113 I915_WRITE(GEN7_ERR_INT, err_int);
2114}
2115
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002116static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
Paulo Zanoni86642812013-04-12 17:57:57 -03002117{
Paulo Zanoni86642812013-04-12 17:57:57 -03002118 u32 serr_int = I915_READ(SERR_INT);
2119
Paulo Zanonide032bf2013-04-12 17:57:58 -03002120 if (serr_int & SERR_INT_POISON)
2121 DRM_ERROR("PCH poison interrupt\n");
2122
Paulo Zanoni86642812013-04-12 17:57:57 -03002123 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
Matthias Kaehlckea2196032017-07-17 11:14:03 -07002124 intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03002125
2126 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
Matthias Kaehlckea2196032017-07-17 11:14:03 -07002127 intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03002128
2129 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
Matthias Kaehlckea2196032017-07-17 11:14:03 -07002130 intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_C);
Paulo Zanoni86642812013-04-12 17:57:57 -03002131
2132 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08002133}
2134
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002135static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Adam Jackson23e81d62012-06-06 15:45:44 -04002136{
Adam Jackson23e81d62012-06-06 15:45:44 -04002137 int pipe;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002138 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04002139
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002140 ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002141
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002142 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2143 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
2144 SDE_AUDIO_POWER_SHIFT_CPT);
2145 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2146 port_name(port));
2147 }
Adam Jackson23e81d62012-06-06 15:45:44 -04002148
2149 if (pch_iir & SDE_AUX_MASK_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002150 dp_aux_irq_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002151
2152 if (pch_iir & SDE_GMBUS_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002153 gmbus_irq_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002154
2155 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
2156 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
2157
2158 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
2159 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
2160
2161 if (pch_iir & SDE_FDI_MASK_CPT)
Damien Lespiau055e3932014-08-18 13:49:10 +01002162 for_each_pipe(dev_priv, pipe)
Adam Jackson23e81d62012-06-06 15:45:44 -04002163 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2164 pipe_name(pipe),
2165 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03002166
2167 if (pch_iir & SDE_ERROR_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002168 cpt_serr_int_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002169}
2170
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002171static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002172{
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002173 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
2174 ~SDE_PORTE_HOTPLUG_SPT;
2175 u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
2176 u32 pin_mask = 0, long_mask = 0;
2177
2178 if (hotplug_trigger) {
2179 u32 dig_hotplug_reg;
2180
2181 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2182 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2183
2184 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2185 dig_hotplug_reg, hpd_spt,
Ville Syrjälä74c0b392015-08-27 23:56:07 +03002186 spt_port_hotplug_long_detect);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002187 }
2188
2189 if (hotplug2_trigger) {
2190 u32 dig_hotplug_reg;
2191
2192 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
2193 I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
2194
2195 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
2196 dig_hotplug_reg, hpd_spt,
2197 spt_port_hotplug2_long_detect);
2198 }
2199
2200 if (pin_mask)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002201 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002202
2203 if (pch_iir & SDE_GMBUS_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002204 gmbus_irq_handler(dev_priv);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002205}
2206
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002207static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
2208 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002209 const u32 hpd[HPD_NUM_PINS])
2210{
Ville Syrjälä40e56412015-08-27 23:56:10 +03002211 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2212
2213 dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2214 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2215
2216 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2217 dig_hotplug_reg, hpd,
2218 ilk_port_hotplug_long_detect);
2219
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002220 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002221}
2222
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002223static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
2224 u32 de_iir)
Paulo Zanonic008bc62013-07-12 16:35:10 -03002225{
Daniel Vetter40da17c22013-10-21 18:04:36 +02002226 enum pipe pipe;
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03002227 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
2228
Ville Syrjälä40e56412015-08-27 23:56:10 +03002229 if (hotplug_trigger)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002230 ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002231
2232 if (de_iir & DE_AUX_CHANNEL_A)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002233 dp_aux_irq_handler(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002234
2235 if (de_iir & DE_GSE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002236 intel_opregion_asle_intr(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002237
Paulo Zanonic008bc62013-07-12 16:35:10 -03002238 if (de_iir & DE_POISON)
2239 DRM_ERROR("Poison interrupt\n");
2240
Damien Lespiau055e3932014-08-18 13:49:10 +01002241 for_each_pipe(dev_priv, pipe) {
Daniel Vetterfd3a4022017-07-20 19:57:51 +02002242 if (de_iir & DE_PIPE_VBLANK(pipe))
2243 drm_handle_vblank(&dev_priv->drm, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002244
Daniel Vetter40da17c22013-10-21 18:04:36 +02002245 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002246 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002247
Daniel Vetter40da17c22013-10-21 18:04:36 +02002248 if (de_iir & DE_PIPE_CRC_DONE(pipe))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002249 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002250 }
2251
2252 /* check event from PCH */
2253 if (de_iir & DE_PCH_EVENT) {
2254 u32 pch_iir = I915_READ(SDEIIR);
2255
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002256 if (HAS_PCH_CPT(dev_priv))
2257 cpt_irq_handler(dev_priv, pch_iir);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002258 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002259 ibx_irq_handler(dev_priv, pch_iir);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002260
2261 /* should clear PCH hotplug event before clear CPU irq */
2262 I915_WRITE(SDEIIR, pch_iir);
2263 }
2264
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002265 if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT)
2266 ironlake_rps_change_irq_handler(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002267}
2268
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002269static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
2270 u32 de_iir)
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002271{
Damien Lespiau07d27e22014-03-03 17:31:46 +00002272 enum pipe pipe;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03002273 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
2274
Ville Syrjälä40e56412015-08-27 23:56:10 +03002275 if (hotplug_trigger)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002276 ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002277
2278 if (de_iir & DE_ERR_INT_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002279 ivb_err_int_handler(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002280
2281 if (de_iir & DE_AUX_CHANNEL_A_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002282 dp_aux_irq_handler(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002283
2284 if (de_iir & DE_GSE_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002285 intel_opregion_asle_intr(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002286
Damien Lespiau055e3932014-08-18 13:49:10 +01002287 for_each_pipe(dev_priv, pipe) {
Daniel Vetterfd3a4022017-07-20 19:57:51 +02002288 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
2289 drm_handle_vblank(&dev_priv->drm, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002290 }
2291
2292 /* check event from PCH */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002293 if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002294 u32 pch_iir = I915_READ(SDEIIR);
2295
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002296 cpt_irq_handler(dev_priv, pch_iir);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002297
2298 /* clear PCH hotplug event before clear CPU irq */
2299 I915_WRITE(SDEIIR, pch_iir);
2300 }
2301}
2302
Oscar Mateo72c90f62014-06-16 16:10:57 +01002303/*
2304 * To handle irqs with the minimum potential races with fresh interrupts, we:
2305 * 1 - Disable Master Interrupt Control.
2306 * 2 - Find the source(s) of the interrupt.
2307 * 3 - Clear the Interrupt Identity bits (IIR).
2308 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2309 * 5 - Re-enable Master Interrupt Control.
2310 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002311static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002312{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002313 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002314 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002315 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002316 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002317
Imre Deak2dd2a882015-02-24 11:14:30 +02002318 if (!intel_irqs_enabled(dev_priv))
2319 return IRQ_NONE;
2320
Imre Deak1f814da2015-12-16 02:52:19 +02002321 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2322 disable_rpm_wakeref_asserts(dev_priv);
2323
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002324 /* disable master interrupt before clearing iir */
2325 de_ier = I915_READ(DEIER);
2326 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002327 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002328
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002329 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2330 * interrupts will will be stored on its back queue, and then we'll be
2331 * able to process them after we restore SDEIER (as soon as we restore
2332 * it, we'll get an interrupt if SDEIIR still has something to process
2333 * due to its back queue). */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002334 if (!HAS_PCH_NOP(dev_priv)) {
Ben Widawskyab5c6082013-04-05 13:12:41 -07002335 sde_ier = I915_READ(SDEIER);
2336 I915_WRITE(SDEIER, 0);
2337 POSTING_READ(SDEIER);
2338 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002339
Oscar Mateo72c90f62014-06-16 16:10:57 +01002340 /* Find, clear, then process each source of interrupt */
2341
Chris Wilson0e434062012-05-09 21:45:44 +01002342 gt_iir = I915_READ(GTIIR);
2343 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002344 I915_WRITE(GTIIR, gt_iir);
2345 ret = IRQ_HANDLED;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002346 if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjälä261e40b2016-04-13 21:19:57 +03002347 snb_gt_irq_handler(dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002348 else
Ville Syrjälä261e40b2016-04-13 21:19:57 +03002349 ilk_gt_irq_handler(dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002350 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002351
2352 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002353 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002354 I915_WRITE(DEIIR, de_iir);
2355 ret = IRQ_HANDLED;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002356 if (INTEL_GEN(dev_priv) >= 7)
2357 ivb_display_irq_handler(dev_priv, de_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002358 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002359 ilk_display_irq_handler(dev_priv, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002360 }
2361
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002362 if (INTEL_GEN(dev_priv) >= 6) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002363 u32 pm_iir = I915_READ(GEN6_PMIIR);
2364 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002365 I915_WRITE(GEN6_PMIIR, pm_iir);
2366 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002367 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002368 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002369 }
2370
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002371 I915_WRITE(DEIER, de_ier);
2372 POSTING_READ(DEIER);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002373 if (!HAS_PCH_NOP(dev_priv)) {
Ben Widawskyab5c6082013-04-05 13:12:41 -07002374 I915_WRITE(SDEIER, sde_ier);
2375 POSTING_READ(SDEIER);
2376 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002377
Imre Deak1f814da2015-12-16 02:52:19 +02002378 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2379 enable_rpm_wakeref_asserts(dev_priv);
2380
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002381 return ret;
2382}
2383
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002384static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
2385 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002386 const u32 hpd[HPD_NUM_PINS])
Shashank Sharmad04a4922014-08-22 17:40:41 +05302387{
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002388 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302389
Ville Syrjäläa52bb152015-08-27 23:56:11 +03002390 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2391 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302392
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002393 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002394 dig_hotplug_reg, hpd,
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002395 bxt_port_hotplug_long_detect);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002396
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002397 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302398}
2399
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002400static irqreturn_t
2401gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002402{
Ben Widawskyabd58f02013-11-02 21:07:09 -07002403 irqreturn_t ret = IRQ_NONE;
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002404 u32 iir;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002405 enum pipe pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00002406
Ben Widawskyabd58f02013-11-02 21:07:09 -07002407 if (master_ctl & GEN8_DE_MISC_IRQ) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002408 iir = I915_READ(GEN8_DE_MISC_IIR);
2409 if (iir) {
2410 I915_WRITE(GEN8_DE_MISC_IIR, iir);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002411 ret = IRQ_HANDLED;
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002412 if (iir & GEN8_DE_MISC_GSE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002413 intel_opregion_asle_intr(dev_priv);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002414 else
2415 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002416 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002417 else
2418 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002419 }
2420
Daniel Vetter6d766f02013-11-07 14:49:55 +01002421 if (master_ctl & GEN8_DE_PORT_IRQ) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002422 iir = I915_READ(GEN8_DE_PORT_IIR);
2423 if (iir) {
2424 u32 tmp_mask;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302425 bool found = false;
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002426
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002427 I915_WRITE(GEN8_DE_PORT_IIR, iir);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002428 ret = IRQ_HANDLED;
Jesse Barnes88e04702014-11-13 17:51:48 +00002429
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002430 tmp_mask = GEN8_AUX_CHANNEL_A;
Pandiyan, Dhinakaranbca2bf22017-07-18 11:28:00 -07002431 if (INTEL_GEN(dev_priv) >= 9)
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002432 tmp_mask |= GEN9_AUX_CHANNEL_B |
2433 GEN9_AUX_CHANNEL_C |
2434 GEN9_AUX_CHANNEL_D;
2435
2436 if (iir & tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002437 dp_aux_irq_handler(dev_priv);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302438 found = true;
2439 }
2440
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002441 if (IS_GEN9_LP(dev_priv)) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002442 tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
2443 if (tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002444 bxt_hpd_irq_handler(dev_priv, tmp_mask,
2445 hpd_bxt);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002446 found = true;
2447 }
2448 } else if (IS_BROADWELL(dev_priv)) {
2449 tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
2450 if (tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002451 ilk_hpd_irq_handler(dev_priv,
2452 tmp_mask, hpd_bdw);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002453 found = true;
2454 }
Shashank Sharmad04a4922014-08-22 17:40:41 +05302455 }
2456
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002457 if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002458 gmbus_irq_handler(dev_priv);
Shashank Sharma9e637432014-08-22 17:40:43 +05302459 found = true;
2460 }
2461
Shashank Sharmad04a4922014-08-22 17:40:41 +05302462 if (!found)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002463 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002464 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002465 else
2466 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002467 }
2468
Damien Lespiau055e3932014-08-18 13:49:10 +01002469 for_each_pipe(dev_priv, pipe) {
Daniel Vetterfd3a4022017-07-20 19:57:51 +02002470 u32 fault_errors;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002471
Daniel Vetterc42664c2013-11-07 11:05:40 +01002472 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2473 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002474
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002475 iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2476 if (!iir) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07002477 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002478 continue;
2479 }
2480
2481 ret = IRQ_HANDLED;
2482 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2483
Daniel Vetterfd3a4022017-07-20 19:57:51 +02002484 if (iir & GEN8_PIPE_VBLANK)
2485 drm_handle_vblank(&dev_priv->drm, pipe);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002486
2487 if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002488 hsw_pipe_crc_irq_handler(dev_priv, pipe);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002489
2490 if (iir & GEN8_PIPE_FIFO_UNDERRUN)
2491 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2492
2493 fault_errors = iir;
Pandiyan, Dhinakaranbca2bf22017-07-18 11:28:00 -07002494 if (INTEL_GEN(dev_priv) >= 9)
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002495 fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2496 else
2497 fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2498
2499 if (fault_errors)
Tvrtko Ursulin1353ec32016-10-27 13:48:32 +01002500 DRM_ERROR("Fault errors on pipe %c: 0x%08x\n",
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002501 pipe_name(pipe),
2502 fault_errors);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002503 }
2504
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002505 if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
Shashank Sharma266ea3d2014-08-22 17:40:42 +05302506 master_ctl & GEN8_DE_PCH_IRQ) {
Daniel Vetter92d03a82013-11-07 11:05:43 +01002507 /*
2508 * FIXME(BDW): Assume for now that the new interrupt handling
2509 * scheme also closed the SDE interrupt handling race we've seen
2510 * on older pch-split platforms. But this needs testing.
2511 */
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002512 iir = I915_READ(SDEIIR);
2513 if (iir) {
2514 I915_WRITE(SDEIIR, iir);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002515 ret = IRQ_HANDLED;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002516
Rodrigo Vivi7b22b8c2017-06-02 13:06:39 -07002517 if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv) ||
2518 HAS_PCH_CNP(dev_priv))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002519 spt_irq_handler(dev_priv, iir);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002520 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002521 cpt_irq_handler(dev_priv, iir);
Jani Nikula2dfb0b82016-01-07 10:29:10 +02002522 } else {
2523 /*
2524 * Like on previous PCH there seems to be something
2525 * fishy going on with forwarding PCH interrupts.
2526 */
2527 DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
2528 }
Daniel Vetter92d03a82013-11-07 11:05:43 +01002529 }
2530
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002531 return ret;
2532}
2533
2534static irqreturn_t gen8_irq_handler(int irq, void *arg)
2535{
2536 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002537 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002538 u32 master_ctl;
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002539 u32 gt_iir[4] = {};
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002540 irqreturn_t ret;
2541
2542 if (!intel_irqs_enabled(dev_priv))
2543 return IRQ_NONE;
2544
2545 master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
2546 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2547 if (!master_ctl)
2548 return IRQ_NONE;
2549
2550 I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2551
2552 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2553 disable_rpm_wakeref_asserts(dev_priv);
2554
2555 /* Find, clear, then process each source of interrupt */
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002556 ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
2557 gen8_gt_irq_handler(dev_priv, gt_iir);
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002558 ret |= gen8_de_irq_handler(dev_priv, master_ctl);
2559
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002560 I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2561 POSTING_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002562
Imre Deak1f814da2015-12-16 02:52:19 +02002563 enable_rpm_wakeref_asserts(dev_priv);
2564
Ben Widawskyabd58f02013-11-02 21:07:09 -07002565 return ret;
2566}
2567
Chris Wilson36703e72017-06-22 11:56:25 +01002568struct wedge_me {
2569 struct delayed_work work;
2570 struct drm_i915_private *i915;
2571 const char *name;
2572};
2573
2574static void wedge_me(struct work_struct *work)
2575{
2576 struct wedge_me *w = container_of(work, typeof(*w), work.work);
2577
2578 dev_err(w->i915->drm.dev,
2579 "%s timed out, cancelling all in-flight rendering.\n",
2580 w->name);
2581 i915_gem_set_wedged(w->i915);
2582}
2583
2584static void __init_wedge(struct wedge_me *w,
2585 struct drm_i915_private *i915,
2586 long timeout,
2587 const char *name)
2588{
2589 w->i915 = i915;
2590 w->name = name;
2591
2592 INIT_DELAYED_WORK_ONSTACK(&w->work, wedge_me);
2593 schedule_delayed_work(&w->work, timeout);
2594}
2595
2596static void __fini_wedge(struct wedge_me *w)
2597{
2598 cancel_delayed_work_sync(&w->work);
2599 destroy_delayed_work_on_stack(&w->work);
2600 w->i915 = NULL;
2601}
2602
2603#define i915_wedge_on_timeout(W, DEV, TIMEOUT) \
2604 for (__init_wedge((W), (DEV), (TIMEOUT), __func__); \
2605 (W)->i915; \
2606 __fini_wedge((W)))
2607
Jesse Barnes8a905232009-07-11 16:48:03 -04002608/**
Chris Wilsond5367302017-06-20 10:57:43 +01002609 * i915_reset_device - do process context error handling work
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002610 * @dev_priv: i915 device private
Jesse Barnes8a905232009-07-11 16:48:03 -04002611 *
2612 * Fire an error uevent so userspace can see that a hang or error
2613 * was detected.
2614 */
Chris Wilsond5367302017-06-20 10:57:43 +01002615static void i915_reset_device(struct drm_i915_private *dev_priv)
Jesse Barnes8a905232009-07-11 16:48:03 -04002616{
Chris Wilson91c8a322016-07-05 10:40:23 +01002617 struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj;
Ben Widawskycce723e2013-07-19 09:16:42 -07002618 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2619 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2620 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Chris Wilson36703e72017-06-22 11:56:25 +01002621 struct wedge_me w;
Jesse Barnes8a905232009-07-11 16:48:03 -04002622
Chris Wilsonc0336662016-05-06 15:40:21 +01002623 kobject_uevent_env(kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002624
Chris Wilson8af29b02016-09-09 14:11:47 +01002625 DRM_DEBUG_DRIVER("resetting chip\n");
2626 kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event);
2627
Chris Wilson36703e72017-06-22 11:56:25 +01002628 /* Use a watchdog to ensure that our reset completes */
2629 i915_wedge_on_timeout(&w, dev_priv, 5*HZ) {
2630 intel_prepare_reset(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02002631
Chris Wilson36703e72017-06-22 11:56:25 +01002632 /* Signal that locked waiters should reset the GPU */
2633 set_bit(I915_RESET_HANDOFF, &dev_priv->gpu_error.flags);
2634 wake_up_all(&dev_priv->gpu_error.wait_queue);
Chris Wilson8c185ec2017-03-16 17:13:02 +00002635
Chris Wilson36703e72017-06-22 11:56:25 +01002636 /* Wait for anyone holding the lock to wakeup, without
2637 * blocking indefinitely on struct_mutex.
Chris Wilson780f2622016-09-09 14:11:52 +01002638 */
Chris Wilson36703e72017-06-22 11:56:25 +01002639 do {
2640 if (mutex_trylock(&dev_priv->drm.struct_mutex)) {
Chris Wilson535275d2017-07-21 13:32:37 +01002641 i915_reset(dev_priv, 0);
Chris Wilson36703e72017-06-22 11:56:25 +01002642 mutex_unlock(&dev_priv->drm.struct_mutex);
2643 }
2644 } while (wait_on_bit_timeout(&dev_priv->gpu_error.flags,
2645 I915_RESET_HANDOFF,
2646 TASK_UNINTERRUPTIBLE,
2647 1));
Chris Wilson780f2622016-09-09 14:11:52 +01002648
Chris Wilson36703e72017-06-22 11:56:25 +01002649 intel_finish_reset(dev_priv);
2650 }
Daniel Vetter17e1df02013-09-08 21:57:13 +02002651
Chris Wilson780f2622016-09-09 14:11:52 +01002652 if (!test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
Chris Wilson8af29b02016-09-09 14:11:47 +01002653 kobject_uevent_env(kobj,
2654 KOBJ_CHANGE, reset_done_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002655}
2656
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002657static void i915_clear_error_registers(struct drm_i915_private *dev_priv)
Jesse Barnes8a905232009-07-11 16:48:03 -04002658{
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002659 u32 eir;
Jesse Barnes8a905232009-07-11 16:48:03 -04002660
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002661 if (!IS_GEN2(dev_priv))
2662 I915_WRITE(PGTBL_ER, I915_READ(PGTBL_ER));
Jesse Barnes8a905232009-07-11 16:48:03 -04002663
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002664 if (INTEL_GEN(dev_priv) < 4)
2665 I915_WRITE(IPEIR, I915_READ(IPEIR));
2666 else
2667 I915_WRITE(IPEIR_I965, I915_READ(IPEIR_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002668
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002669 I915_WRITE(EIR, I915_READ(EIR));
Jesse Barnes8a905232009-07-11 16:48:03 -04002670 eir = I915_READ(EIR);
2671 if (eir) {
2672 /*
2673 * some errors might have become stuck,
2674 * mask them.
2675 */
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002676 DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masking\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002677 I915_WRITE(EMR, I915_READ(EMR) | eir);
2678 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2679 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002680}
2681
2682/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002683 * i915_handle_error - handle a gpu error
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002684 * @dev_priv: i915 device private
arun.siluvery@linux.intel.com14b730f2016-03-18 20:07:55 +00002685 * @engine_mask: mask representing engines that are hung
Michel Thierry87c390b2017-01-11 20:18:08 -08002686 * @fmt: Error message format string
2687 *
Javier Martinez Canillasaafd8582015-10-08 09:57:49 +02002688 * Do some basic checking of register state at error time and
Chris Wilson35aed2e2010-05-27 13:18:12 +01002689 * dump it to the syslog. Also call i915_capture_error_state() to make
2690 * sure we get a record and make it available in debugfs. Fire a uevent
2691 * so userspace knows something bad happened (should trigger collection
2692 * of a ring dump etc.).
2693 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002694void i915_handle_error(struct drm_i915_private *dev_priv,
2695 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02002696 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002697{
Michel Thierry142bc7d2017-06-20 10:57:46 +01002698 struct intel_engine_cs *engine;
2699 unsigned int tmp;
Mika Kuoppala58174462014-02-25 17:11:26 +02002700 va_list args;
2701 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002702
Mika Kuoppala58174462014-02-25 17:11:26 +02002703 va_start(args, fmt);
2704 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2705 va_end(args);
2706
Chris Wilson1604a862017-03-14 17:18:40 +00002707 /*
2708 * In most cases it's guaranteed that we get here with an RPM
2709 * reference held, for example because there is a pending GPU
2710 * request that won't finish until the reset is done. This
2711 * isn't the case at least when we get here by doing a
2712 * simulated reset via debugfs, so get an RPM reference.
2713 */
2714 intel_runtime_pm_get(dev_priv);
2715
Chris Wilsonc0336662016-05-06 15:40:21 +01002716 i915_capture_error_state(dev_priv, engine_mask, error_msg);
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002717 i915_clear_error_registers(dev_priv);
Jesse Barnes8a905232009-07-11 16:48:03 -04002718
Michel Thierry142bc7d2017-06-20 10:57:46 +01002719 /*
2720 * Try engine reset when available. We fall back to full reset if
2721 * single reset fails.
2722 */
2723 if (intel_has_reset_engine(dev_priv)) {
2724 for_each_engine_masked(engine, dev_priv, engine_mask, tmp) {
Daniel Vetter9db529a2017-08-08 10:08:28 +02002725 BUILD_BUG_ON(I915_RESET_MODESET >= I915_RESET_ENGINE);
Michel Thierry142bc7d2017-06-20 10:57:46 +01002726 if (test_and_set_bit(I915_RESET_ENGINE + engine->id,
2727 &dev_priv->gpu_error.flags))
2728 continue;
2729
Chris Wilson535275d2017-07-21 13:32:37 +01002730 if (i915_reset_engine(engine, 0) == 0)
Michel Thierry142bc7d2017-06-20 10:57:46 +01002731 engine_mask &= ~intel_engine_flag(engine);
2732
2733 clear_bit(I915_RESET_ENGINE + engine->id,
2734 &dev_priv->gpu_error.flags);
2735 wake_up_bit(&dev_priv->gpu_error.flags,
2736 I915_RESET_ENGINE + engine->id);
2737 }
2738 }
2739
Chris Wilson8af29b02016-09-09 14:11:47 +01002740 if (!engine_mask)
Chris Wilson1604a862017-03-14 17:18:40 +00002741 goto out;
Ben Gamariba1234d2009-09-14 17:48:47 -04002742
Michel Thierry142bc7d2017-06-20 10:57:46 +01002743 /* Full reset needs the mutex, stop any other user trying to do so. */
Chris Wilsond5367302017-06-20 10:57:43 +01002744 if (test_and_set_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags)) {
2745 wait_event(dev_priv->gpu_error.reset_queue,
2746 !test_bit(I915_RESET_BACKOFF,
2747 &dev_priv->gpu_error.flags));
Chris Wilson1604a862017-03-14 17:18:40 +00002748 goto out;
Chris Wilsond5367302017-06-20 10:57:43 +01002749 }
Chris Wilson8af29b02016-09-09 14:11:47 +01002750
Michel Thierry142bc7d2017-06-20 10:57:46 +01002751 /* Prevent any other reset-engine attempt. */
2752 for_each_engine(engine, dev_priv, tmp) {
2753 while (test_and_set_bit(I915_RESET_ENGINE + engine->id,
2754 &dev_priv->gpu_error.flags))
2755 wait_on_bit(&dev_priv->gpu_error.flags,
2756 I915_RESET_ENGINE + engine->id,
2757 TASK_UNINTERRUPTIBLE);
2758 }
2759
Chris Wilsond5367302017-06-20 10:57:43 +01002760 i915_reset_device(dev_priv);
2761
Michel Thierry142bc7d2017-06-20 10:57:46 +01002762 for_each_engine(engine, dev_priv, tmp) {
2763 clear_bit(I915_RESET_ENGINE + engine->id,
2764 &dev_priv->gpu_error.flags);
2765 }
2766
Chris Wilsond5367302017-06-20 10:57:43 +01002767 clear_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags);
2768 wake_up_all(&dev_priv->gpu_error.reset_queue);
Chris Wilson1604a862017-03-14 17:18:40 +00002769
2770out:
2771 intel_runtime_pm_put(dev_priv);
Jesse Barnes8a905232009-07-11 16:48:03 -04002772}
2773
Keith Packard42f52ef2008-10-18 19:39:29 -07002774/* Called from drm generic code, passed 'crtc' which
2775 * we use as a pipe index
2776 */
Chris Wilson86e83e32016-10-07 20:49:52 +01002777static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002778{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002779 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packarde9d21d72008-10-16 11:31:38 -07002780 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002781
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002782 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson86e83e32016-10-07 20:49:52 +01002783 i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2784 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2785
2786 return 0;
2787}
2788
2789static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe)
2790{
2791 struct drm_i915_private *dev_priv = to_i915(dev);
2792 unsigned long irqflags;
2793
2794 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2795 i915_enable_pipestat(dev_priv, pipe,
2796 PIPE_START_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002797 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002798
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002799 return 0;
2800}
2801
Thierry Reding88e72712015-09-24 18:35:31 +02002802static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002803{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002804 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002805 unsigned long irqflags;
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002806 uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
Chris Wilson86e83e32016-10-07 20:49:52 +01002807 DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002808
Jesse Barnesf796cf82011-04-07 13:58:17 -07002809 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002810 ilk_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002811 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2812
2813 return 0;
2814}
2815
Thierry Reding88e72712015-09-24 18:35:31 +02002816static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002817{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002818 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002819 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002820
Ben Widawskyabd58f02013-11-02 21:07:09 -07002821 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002822 bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002823 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002824
Ben Widawskyabd58f02013-11-02 21:07:09 -07002825 return 0;
2826}
2827
Keith Packard42f52ef2008-10-18 19:39:29 -07002828/* Called from drm generic code, passed 'crtc' which
2829 * we use as a pipe index
2830 */
Chris Wilson86e83e32016-10-07 20:49:52 +01002831static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe)
2832{
2833 struct drm_i915_private *dev_priv = to_i915(dev);
2834 unsigned long irqflags;
2835
2836 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2837 i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2838 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2839}
2840
2841static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002842{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002843 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packarde9d21d72008-10-16 11:31:38 -07002844 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002845
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002846 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002847 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002848 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002849 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2850}
2851
Thierry Reding88e72712015-09-24 18:35:31 +02002852static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002853{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002854 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002855 unsigned long irqflags;
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002856 uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
Chris Wilson86e83e32016-10-07 20:49:52 +01002857 DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002858
2859 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002860 ilk_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002861 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2862}
2863
Thierry Reding88e72712015-09-24 18:35:31 +02002864static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002865{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002866 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002867 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002868
Ben Widawskyabd58f02013-11-02 21:07:09 -07002869 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002870 bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002871 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2872}
2873
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002874static void ibx_irq_reset(struct drm_i915_private *dev_priv)
Paulo Zanoni91738a92013-06-05 14:21:51 -03002875{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002876 if (HAS_PCH_NOP(dev_priv))
Paulo Zanoni91738a92013-06-05 14:21:51 -03002877 return;
2878
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03002879 GEN3_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03002880
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002881 if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
Paulo Zanoni105b1222014-04-01 15:37:17 -03002882 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03002883}
Paulo Zanoni105b1222014-04-01 15:37:17 -03002884
Paulo Zanoni622364b2014-04-01 15:37:22 -03002885/*
2886 * SDEIER is also touched by the interrupt handler to work around missed PCH
2887 * interrupts. Hence we can't update it after the interrupt handler is enabled -
2888 * instead we unconditionally enable all PCH interrupt sources here, but then
2889 * only unmask them as needed with SDEIMR.
2890 *
2891 * This function needs to be called before interrupts are enabled.
2892 */
2893static void ibx_irq_pre_postinstall(struct drm_device *dev)
2894{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002895 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03002896
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002897 if (HAS_PCH_NOP(dev_priv))
Paulo Zanoni622364b2014-04-01 15:37:22 -03002898 return;
2899
2900 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03002901 I915_WRITE(SDEIER, 0xffffffff);
2902 POSTING_READ(SDEIER);
2903}
2904
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002905static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002906{
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03002907 GEN3_IRQ_RESET(GT);
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002908 if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03002909 GEN3_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002910}
2911
Ville Syrjälä70591a42014-10-30 19:42:58 +02002912static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
2913{
Ville Syrjälä71b8b412016-04-11 16:56:31 +03002914 if (IS_CHERRYVIEW(dev_priv))
2915 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
2916 else
2917 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
2918
Ville Syrjäläad22d102016-04-12 18:56:14 +03002919 i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
Ville Syrjälä70591a42014-10-30 19:42:58 +02002920 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2921
Ville Syrjälä44d92412017-08-18 21:36:51 +03002922 i9xx_pipestat_irq_reset(dev_priv);
Ville Syrjälä70591a42014-10-30 19:42:58 +02002923
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03002924 GEN3_IRQ_RESET(VLV_);
Ville Syrjäläad22d102016-04-12 18:56:14 +03002925 dev_priv->irq_mask = ~0;
Ville Syrjälä70591a42014-10-30 19:42:58 +02002926}
2927
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002928static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
2929{
2930 u32 pipestat_mask;
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03002931 u32 enable_mask;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002932 enum pipe pipe;
2933
Ville Syrjälä842ebf72017-08-18 21:36:50 +03002934 pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002935
2936 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
2937 for_each_pipe(dev_priv, pipe)
2938 i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
2939
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03002940 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
2941 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Ville Syrjäläebf5f922017-04-27 19:02:22 +03002942 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2943 I915_LPE_PIPE_A_INTERRUPT |
2944 I915_LPE_PIPE_B_INTERRUPT;
2945
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002946 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläebf5f922017-04-27 19:02:22 +03002947 enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT |
2948 I915_LPE_PIPE_C_INTERRUPT;
Ville Syrjälä6b7eafc2016-04-11 16:56:29 +03002949
2950 WARN_ON(dev_priv->irq_mask != ~0);
2951
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03002952 dev_priv->irq_mask = ~enable_mask;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002953
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03002954 GEN3_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002955}
2956
2957/* drm_dma.h hooks
2958*/
2959static void ironlake_irq_reset(struct drm_device *dev)
2960{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002961 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002962
2963 I915_WRITE(HWSTAM, 0xffffffff);
2964
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03002965 GEN3_IRQ_RESET(DE);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002966 if (IS_GEN7(dev_priv))
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002967 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
2968
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002969 gen5_gt_irq_reset(dev_priv);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002970
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002971 ibx_irq_reset(dev_priv);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002972}
2973
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002974static void valleyview_irq_preinstall(struct drm_device *dev)
2975{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002976 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002977
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03002978 I915_WRITE(VLV_MASTER_IER, 0);
2979 POSTING_READ(VLV_MASTER_IER);
2980
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002981 gen5_gt_irq_reset(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002982
Ville Syrjäläad22d102016-04-12 18:56:14 +03002983 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03002984 if (dev_priv->display_irqs_enabled)
2985 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03002986 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002987}
2988
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02002989static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
2990{
2991 GEN8_IRQ_RESET_NDX(GT, 0);
2992 GEN8_IRQ_RESET_NDX(GT, 1);
2993 GEN8_IRQ_RESET_NDX(GT, 2);
2994 GEN8_IRQ_RESET_NDX(GT, 3);
2995}
2996
Paulo Zanoni823f6b32014-04-01 15:37:26 -03002997static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002998{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002999 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003000 int pipe;
3001
Ben Widawskyabd58f02013-11-02 21:07:09 -07003002 I915_WRITE(GEN8_MASTER_IRQ, 0);
3003 POSTING_READ(GEN8_MASTER_IRQ);
3004
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003005 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003006
Damien Lespiau055e3932014-08-18 13:49:10 +01003007 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003008 if (intel_display_power_is_enabled(dev_priv,
3009 POWER_DOMAIN_PIPE(pipe)))
Paulo Zanoni813bde42014-07-04 11:50:29 -03003010 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003011
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03003012 GEN3_IRQ_RESET(GEN8_DE_PORT_);
3013 GEN3_IRQ_RESET(GEN8_DE_MISC_);
3014 GEN3_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003015
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003016 if (HAS_PCH_SPLIT(dev_priv))
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003017 ibx_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003018}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003019
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003020void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
Imre Deak001bd2c2017-07-12 18:54:13 +03003021 u8 pipe_mask)
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003022{
Paulo Zanoni1180e202014-10-07 18:02:52 -03003023 uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003024 enum pipe pipe;
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003025
Daniel Vetter13321782014-09-15 14:55:29 +02003026 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003027 for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3028 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3029 dev_priv->de_irq_mask[pipe],
3030 ~dev_priv->de_irq_mask[pipe] | extra_ier);
Daniel Vetter13321782014-09-15 14:55:29 +02003031 spin_unlock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003032}
3033
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003034void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
Imre Deak001bd2c2017-07-12 18:54:13 +03003035 u8 pipe_mask)
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003036{
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003037 enum pipe pipe;
3038
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003039 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003040 for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3041 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003042 spin_unlock_irq(&dev_priv->irq_lock);
3043
3044 /* make sure we're done processing display irqs */
Chris Wilson91c8a322016-07-05 10:40:23 +01003045 synchronize_irq(dev_priv->drm.irq);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003046}
3047
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003048static void cherryview_irq_preinstall(struct drm_device *dev)
3049{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003050 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003051
3052 I915_WRITE(GEN8_MASTER_IRQ, 0);
3053 POSTING_READ(GEN8_MASTER_IRQ);
3054
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003055 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003056
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03003057 GEN3_IRQ_RESET(GEN8_PCU_);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003058
Ville Syrjäläad22d102016-04-12 18:56:14 +03003059 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003060 if (dev_priv->display_irqs_enabled)
3061 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003062 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003063}
3064
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003065static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
Ville Syrjälä87a02102015-08-27 23:55:57 +03003066 const u32 hpd[HPD_NUM_PINS])
3067{
Ville Syrjälä87a02102015-08-27 23:55:57 +03003068 struct intel_encoder *encoder;
3069 u32 enabled_irqs = 0;
3070
Chris Wilson91c8a322016-07-05 10:40:23 +01003071 for_each_intel_encoder(&dev_priv->drm, encoder)
Ville Syrjälä87a02102015-08-27 23:55:57 +03003072 if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
3073 enabled_irqs |= hpd[encoder->hpd_pin];
3074
3075 return enabled_irqs;
3076}
3077
Imre Deak1a56b1a2017-01-27 11:39:21 +02003078static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
3079{
3080 u32 hotplug;
3081
3082 /*
3083 * Enable digital hotplug on the PCH, and configure the DP short pulse
3084 * duration to 2ms (which is the minimum in the Display Port spec).
3085 * The pulse duration bits are reserved on LPT+.
3086 */
3087 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3088 hotplug &= ~(PORTB_PULSE_DURATION_MASK |
3089 PORTC_PULSE_DURATION_MASK |
3090 PORTD_PULSE_DURATION_MASK);
3091 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3092 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3093 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3094 /*
3095 * When CPU and PCH are on the same package, port A
3096 * HPD must be enabled in both north and south.
3097 */
3098 if (HAS_PCH_LPT_LP(dev_priv))
3099 hotplug |= PORTA_HOTPLUG_ENABLE;
3100 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3101}
3102
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003103static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
Keith Packard7fe0b972011-09-19 13:31:02 -07003104{
Imre Deak1a56b1a2017-01-27 11:39:21 +02003105 u32 hotplug_irqs, enabled_irqs;
Keith Packard7fe0b972011-09-19 13:31:02 -07003106
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003107 if (HAS_PCH_IBX(dev_priv)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003108 hotplug_irqs = SDE_HOTPLUG_MASK;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003109 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003110 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003111 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003112 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003113 }
3114
Daniel Vetterfee884e2013-07-04 23:35:21 +02003115 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003116
Imre Deak1a56b1a2017-01-27 11:39:21 +02003117 ibx_hpd_detection_setup(dev_priv);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003118}
Xiong Zhang26951ca2015-08-17 15:55:50 +08003119
Imre Deak2a57d9c2017-01-27 11:39:18 +02003120static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
3121{
3122 u32 hotplug;
3123
3124 /* Enable digital hotplug on the PCH */
3125 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3126 hotplug |= PORTA_HOTPLUG_ENABLE |
3127 PORTB_HOTPLUG_ENABLE |
3128 PORTC_HOTPLUG_ENABLE |
3129 PORTD_HOTPLUG_ENABLE;
3130 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3131
3132 hotplug = I915_READ(PCH_PORT_HOTPLUG2);
3133 hotplug |= PORTE_HOTPLUG_ENABLE;
3134 I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
3135}
3136
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003137static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003138{
Imre Deak2a57d9c2017-01-27 11:39:18 +02003139 u32 hotplug_irqs, enabled_irqs;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003140
3141 hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003142 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003143
3144 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3145
Imre Deak2a57d9c2017-01-27 11:39:18 +02003146 spt_hpd_detection_setup(dev_priv);
Keith Packard7fe0b972011-09-19 13:31:02 -07003147}
3148
Imre Deak1a56b1a2017-01-27 11:39:21 +02003149static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
3150{
3151 u32 hotplug;
3152
3153 /*
3154 * Enable digital hotplug on the CPU, and configure the DP short pulse
3155 * duration to 2ms (which is the minimum in the Display Port spec)
3156 * The pulse duration bits are reserved on HSW+.
3157 */
3158 hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
3159 hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
3160 hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE |
3161 DIGITAL_PORTA_PULSE_DURATION_2ms;
3162 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
3163}
3164
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003165static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003166{
Imre Deak1a56b1a2017-01-27 11:39:21 +02003167 u32 hotplug_irqs, enabled_irqs;
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003168
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003169 if (INTEL_GEN(dev_priv) >= 8) {
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003170 hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003171 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003172
3173 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003174 } else if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003175 hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003176 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003177
3178 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003179 } else {
3180 hotplug_irqs = DE_DP_A_HOTPLUG;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003181 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003182
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003183 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3184 }
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003185
Imre Deak1a56b1a2017-01-27 11:39:21 +02003186 ilk_hpd_detection_setup(dev_priv);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003187
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003188 ibx_hpd_irq_setup(dev_priv);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003189}
3190
Imre Deak2a57d9c2017-01-27 11:39:18 +02003191static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv,
3192 u32 enabled_irqs)
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003193{
Imre Deak2a57d9c2017-01-27 11:39:18 +02003194 u32 hotplug;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003195
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003196 hotplug = I915_READ(PCH_PORT_HOTPLUG);
Imre Deak2a57d9c2017-01-27 11:39:18 +02003197 hotplug |= PORTA_HOTPLUG_ENABLE |
3198 PORTB_HOTPLUG_ENABLE |
3199 PORTC_HOTPLUG_ENABLE;
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303200
3201 DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
3202 hotplug, enabled_irqs);
3203 hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
3204
3205 /*
3206 * For BXT invert bit has to be set based on AOB design
3207 * for HPD detection logic, update it based on VBT fields.
3208 */
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303209 if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
3210 intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
3211 hotplug |= BXT_DDIA_HPD_INVERT;
3212 if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
3213 intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
3214 hotplug |= BXT_DDIB_HPD_INVERT;
3215 if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
3216 intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
3217 hotplug |= BXT_DDIC_HPD_INVERT;
3218
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003219 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003220}
3221
Imre Deak2a57d9c2017-01-27 11:39:18 +02003222static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
3223{
3224 __bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK);
3225}
3226
3227static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
3228{
3229 u32 hotplug_irqs, enabled_irqs;
3230
3231 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
3232 hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
3233
3234 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3235
3236 __bxt_hpd_detection_setup(dev_priv, enabled_irqs);
3237}
3238
Paulo Zanonid46da432013-02-08 17:35:15 -02003239static void ibx_irq_postinstall(struct drm_device *dev)
3240{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003241 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003242 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003243
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003244 if (HAS_PCH_NOP(dev_priv))
Daniel Vetter692a04c2013-05-29 21:43:05 +02003245 return;
3246
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003247 if (HAS_PCH_IBX(dev_priv))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003248 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Dhinakaran Pandiyan4ebc6502017-09-08 17:42:55 -07003249 else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003250 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Dhinakaran Pandiyan4ebc6502017-09-08 17:42:55 -07003251 else
3252 mask = SDE_GMBUS_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003253
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03003254 gen3_assert_iir_is_zero(dev_priv, SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003255 I915_WRITE(SDEIMR, ~mask);
Imre Deak2a57d9c2017-01-27 11:39:18 +02003256
3257 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
3258 HAS_PCH_LPT(dev_priv))
Imre Deak1a56b1a2017-01-27 11:39:21 +02003259 ibx_hpd_detection_setup(dev_priv);
Imre Deak2a57d9c2017-01-27 11:39:18 +02003260 else
3261 spt_hpd_detection_setup(dev_priv);
Paulo Zanonid46da432013-02-08 17:35:15 -02003262}
3263
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003264static void gen5_gt_irq_postinstall(struct drm_device *dev)
3265{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003266 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003267 u32 pm_irqs, gt_irqs;
3268
3269 pm_irqs = gt_irqs = 0;
3270
3271 dev_priv->gt_irq_mask = ~0;
Tvrtko Ursulin3c9192b2016-10-13 11:03:05 +01003272 if (HAS_L3_DPF(dev_priv)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003273 /* L3 parity interrupt is always unmasked. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01003274 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv);
3275 gt_irqs |= GT_PARITY_ERROR(dev_priv);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003276 }
3277
3278 gt_irqs |= GT_RENDER_USER_INTERRUPT;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003279 if (IS_GEN5(dev_priv)) {
Chris Wilsonf8973c22016-07-01 17:23:21 +01003280 gt_irqs |= ILK_BSD_USER_INTERRUPT;
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003281 } else {
3282 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3283 }
3284
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03003285 GEN3_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003286
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003287 if (INTEL_GEN(dev_priv) >= 6) {
Imre Deak78e68d32014-12-15 18:59:27 +02003288 /*
3289 * RPS interrupts will get enabled/disabled on demand when RPS
3290 * itself is enabled/disabled.
3291 */
Akash Goelf4e9af42016-10-12 21:54:30 +05303292 if (HAS_VEBOX(dev_priv)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003293 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
Akash Goelf4e9af42016-10-12 21:54:30 +05303294 dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT;
3295 }
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003296
Akash Goelf4e9af42016-10-12 21:54:30 +05303297 dev_priv->pm_imr = 0xffffffff;
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03003298 GEN3_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003299 }
3300}
3301
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003302static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003303{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003304 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003305 u32 display_mask, extra_mask;
3306
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003307 if (INTEL_GEN(dev_priv) >= 7) {
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003308 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
Ville Syrjälä842ebf72017-08-18 21:36:50 +03003309 DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003310 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003311 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
3312 DE_DP_A_HOTPLUG_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003313 } else {
3314 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
Ville Syrjälä842ebf72017-08-18 21:36:50 +03003315 DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE |
3316 DE_PIPEA_CRC_DONE | DE_POISON);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003317 extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3318 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3319 DE_DP_A_HOTPLUG);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003320 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003321
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003322 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003323
Paulo Zanoni0c841212014-04-01 15:37:27 -03003324 I915_WRITE(HWSTAM, 0xeffe);
3325
Paulo Zanoni622364b2014-04-01 15:37:22 -03003326 ibx_irq_pre_postinstall(dev);
3327
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03003328 GEN3_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003329
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003330 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003331
Imre Deak1a56b1a2017-01-27 11:39:21 +02003332 ilk_hpd_detection_setup(dev_priv);
3333
Paulo Zanonid46da432013-02-08 17:35:15 -02003334 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003335
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01003336 if (IS_IRONLAKE_M(dev_priv)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003337 /* Enable PCU event interrupts
3338 *
3339 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003340 * setup is guaranteed to run in single-threaded context. But we
3341 * need it to make the assert_spin_locked happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003342 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02003343 ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetterd6207432014-09-15 14:55:27 +02003344 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003345 }
3346
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003347 return 0;
3348}
3349
Imre Deakf8b79e52014-03-04 19:23:07 +02003350void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3351{
Chris Wilson67520412017-03-02 13:28:01 +00003352 lockdep_assert_held(&dev_priv->irq_lock);
Imre Deakf8b79e52014-03-04 19:23:07 +02003353
3354 if (dev_priv->display_irqs_enabled)
3355 return;
3356
3357 dev_priv->display_irqs_enabled = true;
3358
Ville Syrjäläd6c69802016-04-11 16:56:27 +03003359 if (intel_irqs_enabled(dev_priv)) {
3360 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003361 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläd6c69802016-04-11 16:56:27 +03003362 }
Imre Deakf8b79e52014-03-04 19:23:07 +02003363}
3364
3365void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3366{
Chris Wilson67520412017-03-02 13:28:01 +00003367 lockdep_assert_held(&dev_priv->irq_lock);
Imre Deakf8b79e52014-03-04 19:23:07 +02003368
3369 if (!dev_priv->display_irqs_enabled)
3370 return;
3371
3372 dev_priv->display_irqs_enabled = false;
3373
Imre Deak950eaba2014-09-08 15:21:09 +03003374 if (intel_irqs_enabled(dev_priv))
Ville Syrjäläad22d102016-04-12 18:56:14 +03003375 vlv_display_irq_reset(dev_priv);
Imre Deakf8b79e52014-03-04 19:23:07 +02003376}
3377
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003378
3379static int valleyview_irq_postinstall(struct drm_device *dev)
3380{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003381 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003382
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003383 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003384
Ville Syrjäläad22d102016-04-12 18:56:14 +03003385 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003386 if (dev_priv->display_irqs_enabled)
3387 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003388 spin_unlock_irq(&dev_priv->irq_lock);
3389
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003390 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03003391 POSTING_READ(VLV_MASTER_IER);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003392
3393 return 0;
3394}
3395
Ben Widawskyabd58f02013-11-02 21:07:09 -07003396static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3397{
Ben Widawskyabd58f02013-11-02 21:07:09 -07003398 /* These are interrupts we'll toggle with the ring mask register */
3399 uint32_t gt_interrupts[] = {
3400 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003401 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003402 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3403 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003404 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003405 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3406 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3407 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003408 0,
Oscar Mateo73d477f2014-07-24 17:04:31 +01003409 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3410 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
Ben Widawskyabd58f02013-11-02 21:07:09 -07003411 };
3412
Tvrtko Ursulin98735732016-04-19 16:46:08 +01003413 if (HAS_L3_DPF(dev_priv))
3414 gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
3415
Akash Goelf4e9af42016-10-12 21:54:30 +05303416 dev_priv->pm_ier = 0x0;
3417 dev_priv->pm_imr = ~dev_priv->pm_ier;
Deepak S9a2d2d82014-08-22 08:32:40 +05303418 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3419 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
Imre Deak78e68d32014-12-15 18:59:27 +02003420 /*
3421 * RPS interrupts will get enabled/disabled on demand when RPS itself
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05303422 * is enabled/disabled. Same wil be the case for GuC interrupts.
Imre Deak78e68d32014-12-15 18:59:27 +02003423 */
Akash Goelf4e9af42016-10-12 21:54:30 +05303424 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier);
Deepak S9a2d2d82014-08-22 08:32:40 +05303425 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003426}
3427
3428static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3429{
Damien Lespiau770de832014-03-20 20:45:01 +00003430 uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3431 uint32_t de_pipe_enables;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003432 u32 de_port_masked = GEN8_AUX_CHANNEL_A;
3433 u32 de_port_enables;
Ville Syrjälä11825b02016-05-19 12:14:43 +03003434 u32 de_misc_masked = GEN8_DE_MISC_GSE;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003435 enum pipe pipe;
Damien Lespiau770de832014-03-20 20:45:01 +00003436
Pandiyan, Dhinakaranbca2bf22017-07-18 11:28:00 -07003437 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä842ebf72017-08-18 21:36:50 +03003438 de_pipe_masked |= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003439 de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
3440 GEN9_AUX_CHANNEL_D;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003441 if (IS_GEN9_LP(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003442 de_port_masked |= BXT_DE_PORT_GMBUS;
3443 } else {
Ville Syrjälä842ebf72017-08-18 21:36:50 +03003444 de_pipe_masked |= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003445 }
Damien Lespiau770de832014-03-20 20:45:01 +00003446
3447 de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3448 GEN8_PIPE_FIFO_UNDERRUN;
3449
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003450 de_port_enables = de_port_masked;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003451 if (IS_GEN9_LP(dev_priv))
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003452 de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3453 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003454 de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
3455
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003456 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3457 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3458 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003459
Damien Lespiau055e3932014-08-18 13:49:10 +01003460 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003461 if (intel_display_power_is_enabled(dev_priv,
Paulo Zanoni813bde42014-07-04 11:50:29 -03003462 POWER_DOMAIN_PIPE(pipe)))
3463 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3464 dev_priv->de_irq_mask[pipe],
3465 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003466
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03003467 GEN3_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
3468 GEN3_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
Imre Deak2a57d9c2017-01-27 11:39:18 +02003469
3470 if (IS_GEN9_LP(dev_priv))
3471 bxt_hpd_detection_setup(dev_priv);
Imre Deak1a56b1a2017-01-27 11:39:21 +02003472 else if (IS_BROADWELL(dev_priv))
3473 ilk_hpd_detection_setup(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003474}
3475
3476static int gen8_irq_postinstall(struct drm_device *dev)
3477{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003478 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003479
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003480 if (HAS_PCH_SPLIT(dev_priv))
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303481 ibx_irq_pre_postinstall(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003482
Ben Widawskyabd58f02013-11-02 21:07:09 -07003483 gen8_gt_irq_postinstall(dev_priv);
3484 gen8_de_irq_postinstall(dev_priv);
3485
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003486 if (HAS_PCH_SPLIT(dev_priv))
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303487 ibx_irq_postinstall(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003488
Ville Syrjäläe5328c42016-04-13 21:19:47 +03003489 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003490 POSTING_READ(GEN8_MASTER_IRQ);
3491
3492 return 0;
3493}
3494
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003495static int cherryview_irq_postinstall(struct drm_device *dev)
3496{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003497 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003498
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003499 gen8_gt_irq_postinstall(dev_priv);
3500
Ville Syrjäläad22d102016-04-12 18:56:14 +03003501 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003502 if (dev_priv->display_irqs_enabled)
3503 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003504 spin_unlock_irq(&dev_priv->irq_lock);
3505
Ville Syrjäläe5328c42016-04-13 21:19:47 +03003506 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003507 POSTING_READ(GEN8_MASTER_IRQ);
3508
3509 return 0;
3510}
3511
Ben Widawskyabd58f02013-11-02 21:07:09 -07003512static void gen8_irq_uninstall(struct drm_device *dev)
3513{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003514 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003515
3516 if (!dev_priv)
3517 return;
3518
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003519 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003520}
3521
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003522static void valleyview_irq_uninstall(struct drm_device *dev)
3523{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003524 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003525
3526 if (!dev_priv)
3527 return;
3528
Imre Deak843d0e72014-04-14 20:24:23 +03003529 I915_WRITE(VLV_MASTER_IER, 0);
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03003530 POSTING_READ(VLV_MASTER_IER);
Imre Deak843d0e72014-04-14 20:24:23 +03003531
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003532 gen5_gt_irq_reset(dev_priv);
Ville Syrjälä893fce82014-10-30 19:42:56 +02003533
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003534 I915_WRITE(HWSTAM, 0xffffffff);
Imre Deakf8b79e52014-03-04 19:23:07 +02003535
Ville Syrjäläad22d102016-04-12 18:56:14 +03003536 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003537 if (dev_priv->display_irqs_enabled)
3538 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003539 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003540}
3541
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003542static void cherryview_irq_uninstall(struct drm_device *dev)
3543{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003544 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003545
3546 if (!dev_priv)
3547 return;
3548
3549 I915_WRITE(GEN8_MASTER_IRQ, 0);
3550 POSTING_READ(GEN8_MASTER_IRQ);
3551
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003552 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003553
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03003554 GEN3_IRQ_RESET(GEN8_PCU_);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003555
Ville Syrjäläad22d102016-04-12 18:56:14 +03003556 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003557 if (dev_priv->display_irqs_enabled)
3558 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003559 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003560}
3561
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003562static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003563{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003564 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46979952011-04-07 13:53:55 -07003565
3566 if (!dev_priv)
3567 return;
3568
Paulo Zanonibe30b292014-04-01 15:37:25 -03003569 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003570}
3571
Chris Wilsonc2798b12012-04-22 21:13:57 +01003572static void i8xx_irq_preinstall(struct drm_device * dev)
3573{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003574 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003575
Ville Syrjälä44d92412017-08-18 21:36:51 +03003576 i9xx_pipestat_irq_reset(dev_priv);
3577
Chris Wilsonc2798b12012-04-22 21:13:57 +01003578 I915_WRITE16(IMR, 0xffff);
3579 I915_WRITE16(IER, 0x0);
3580 POSTING_READ16(IER);
3581}
3582
3583static int i8xx_irq_postinstall(struct drm_device *dev)
3584{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003585 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003586
Chris Wilsonc2798b12012-04-22 21:13:57 +01003587 I915_WRITE16(EMR,
3588 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3589
3590 /* Unmask the interrupts that we always want on. */
3591 dev_priv->irq_mask =
3592 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Ville Syrjälä842ebf72017-08-18 21:36:50 +03003593 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003594 I915_WRITE16(IMR, dev_priv->irq_mask);
3595
3596 I915_WRITE16(IER,
3597 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3598 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilsonc2798b12012-04-22 21:13:57 +01003599 I915_USER_INTERRUPT);
3600 POSTING_READ16(IER);
3601
Daniel Vetter379ef822013-10-16 22:55:56 +02003602 /* Interrupt setup is already guaranteed to be single-threaded, this is
3603 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003604 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003605 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3606 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003607 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003608
Chris Wilsonc2798b12012-04-22 21:13:57 +01003609 return 0;
3610}
3611
Daniel Vetterff1f5252012-10-02 15:10:55 +02003612static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003613{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003614 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003615 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003616 u16 iir, new_iir;
3617 u32 pipe_stats[2];
Chris Wilsonc2798b12012-04-22 21:13:57 +01003618 int pipe;
Imre Deak1f814da2015-12-16 02:52:19 +02003619 irqreturn_t ret;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003620
Imre Deak2dd2a882015-02-24 11:14:30 +02003621 if (!intel_irqs_enabled(dev_priv))
3622 return IRQ_NONE;
3623
Imre Deak1f814da2015-12-16 02:52:19 +02003624 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
3625 disable_rpm_wakeref_asserts(dev_priv);
3626
3627 ret = IRQ_NONE;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003628 iir = I915_READ16(IIR);
3629 if (iir == 0)
Imre Deak1f814da2015-12-16 02:52:19 +02003630 goto out;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003631
Daniel Vetterfd3a4022017-07-20 19:57:51 +02003632 while (iir) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003633 /* Can't rely on pipestat interrupt bit in iir as it might
3634 * have been cleared after the pipestat interrupt was received.
3635 * It doesn't set the bit in iir again, but it still produces
3636 * interrupts (for non-MSI).
3637 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003638 spin_lock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003639 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003640 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003641
Damien Lespiau055e3932014-08-18 13:49:10 +01003642 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003643 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003644 pipe_stats[pipe] = I915_READ(reg);
3645
3646 /*
3647 * Clear the PIPE*STAT regs before the IIR
3648 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003649 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003650 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003651 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003652 spin_unlock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003653
Daniel Vetterfd3a4022017-07-20 19:57:51 +02003654 I915_WRITE16(IIR, iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003655 new_iir = I915_READ16(IIR); /* Flush posted writes */
3656
Chris Wilsonc2798b12012-04-22 21:13:57 +01003657 if (iir & I915_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05303658 notify_ring(dev_priv->engine[RCS]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003659
Damien Lespiau055e3932014-08-18 13:49:10 +01003660 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02003661 int plane = pipe;
3662 if (HAS_FBC(dev_priv))
3663 plane = !plane;
3664
Daniel Vetterfd3a4022017-07-20 19:57:51 +02003665 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
3666 drm_handle_vblank(&dev_priv->drm, pipe);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003667
Daniel Vetter4356d582013-10-16 22:55:55 +02003668 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003669 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003670
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003671 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3672 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3673 pipe);
Daniel Vetter4356d582013-10-16 22:55:55 +02003674 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003675
3676 iir = new_iir;
3677 }
Imre Deak1f814da2015-12-16 02:52:19 +02003678 ret = IRQ_HANDLED;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003679
Imre Deak1f814da2015-12-16 02:52:19 +02003680out:
3681 enable_rpm_wakeref_asserts(dev_priv);
3682
3683 return ret;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003684}
3685
3686static void i8xx_irq_uninstall(struct drm_device * dev)
3687{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003688 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003689
Ville Syrjälä44d92412017-08-18 21:36:51 +03003690 i9xx_pipestat_irq_reset(dev_priv);
3691
Chris Wilsonc2798b12012-04-22 21:13:57 +01003692 I915_WRITE16(IMR, 0xffff);
3693 I915_WRITE16(IER, 0x0);
3694 I915_WRITE16(IIR, I915_READ16(IIR));
3695}
3696
Chris Wilsona266c7d2012-04-24 22:59:44 +01003697static void i915_irq_preinstall(struct drm_device * dev)
3698{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003699 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003700
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003701 if (I915_HAS_HOTPLUG(dev_priv)) {
Egbert Eich0706f172015-09-23 16:15:27 +02003702 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003703 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3704 }
3705
Ville Syrjälä44d92412017-08-18 21:36:51 +03003706 i9xx_pipestat_irq_reset(dev_priv);
3707
Chris Wilson00d98eb2012-04-24 22:59:48 +01003708 I915_WRITE16(HWSTAM, 0xeffe);
Ville Syrjälä44d92412017-08-18 21:36:51 +03003709
Ville Syrjäläba7eb782017-08-18 21:36:53 +03003710 GEN3_IRQ_RESET();
Chris Wilsona266c7d2012-04-24 22:59:44 +01003711}
3712
3713static int i915_irq_postinstall(struct drm_device *dev)
3714{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003715 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson38bde182012-04-24 22:59:50 +01003716 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003717
Chris Wilson38bde182012-04-24 22:59:50 +01003718 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3719
3720 /* Unmask the interrupts that we always want on. */
3721 dev_priv->irq_mask =
3722 ~(I915_ASLE_INTERRUPT |
3723 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Ville Syrjälä842ebf72017-08-18 21:36:50 +03003724 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT);
Chris Wilson38bde182012-04-24 22:59:50 +01003725
3726 enable_mask =
3727 I915_ASLE_INTERRUPT |
3728 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3729 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilson38bde182012-04-24 22:59:50 +01003730 I915_USER_INTERRUPT;
3731
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003732 if (I915_HAS_HOTPLUG(dev_priv)) {
Egbert Eich0706f172015-09-23 16:15:27 +02003733 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003734 POSTING_READ(PORT_HOTPLUG_EN);
3735
Chris Wilsona266c7d2012-04-24 22:59:44 +01003736 /* Enable in IER... */
3737 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3738 /* and unmask in IMR */
3739 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3740 }
3741
Ville Syrjäläba7eb782017-08-18 21:36:53 +03003742 GEN3_IRQ_INIT(, dev_priv->irq_mask, enable_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003743
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003744 i915_enable_asle_pipestat(dev_priv);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003745
Daniel Vetter379ef822013-10-16 22:55:56 +02003746 /* Interrupt setup is already guaranteed to be single-threaded, this is
3747 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003748 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003749 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3750 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003751 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003752
Daniel Vetter20afbda2012-12-11 14:05:07 +01003753 return 0;
3754}
3755
Daniel Vetterff1f5252012-10-02 15:10:55 +02003756static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003757{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003758 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003759 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01003760 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilson38bde182012-04-24 22:59:50 +01003761 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003762
Imre Deak2dd2a882015-02-24 11:14:30 +02003763 if (!intel_irqs_enabled(dev_priv))
3764 return IRQ_NONE;
3765
Imre Deak1f814da2015-12-16 02:52:19 +02003766 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
3767 disable_rpm_wakeref_asserts(dev_priv);
3768
Chris Wilsona266c7d2012-04-24 22:59:44 +01003769 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01003770 do {
Daniel Vetterfd3a4022017-07-20 19:57:51 +02003771 bool irq_received = (iir) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01003772 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003773
3774 /* Can't rely on pipestat interrupt bit in iir as it might
3775 * have been cleared after the pipestat interrupt was received.
3776 * It doesn't set the bit in iir again, but it still produces
3777 * interrupts (for non-MSI).
3778 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003779 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003780 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003781 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003782
Damien Lespiau055e3932014-08-18 13:49:10 +01003783 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003784 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003785 pipe_stats[pipe] = I915_READ(reg);
3786
Chris Wilson38bde182012-04-24 22:59:50 +01003787 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003788 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003789 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01003790 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003791 }
3792 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003793 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003794
3795 if (!irq_received)
3796 break;
3797
Chris Wilsona266c7d2012-04-24 22:59:44 +01003798 /* Consume port. Then clear IIR or we'll miss events */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003799 if (I915_HAS_HOTPLUG(dev_priv) &&
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03003800 iir & I915_DISPLAY_PORT_INTERRUPT) {
3801 u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
3802 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003803 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03003804 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003805
Daniel Vetterfd3a4022017-07-20 19:57:51 +02003806 I915_WRITE(IIR, iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003807 new_iir = I915_READ(IIR); /* Flush posted writes */
3808
Chris Wilsona266c7d2012-04-24 22:59:44 +01003809 if (iir & I915_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05303810 notify_ring(dev_priv->engine[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003811
Damien Lespiau055e3932014-08-18 13:49:10 +01003812 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02003813 int plane = pipe;
3814 if (HAS_FBC(dev_priv))
3815 plane = !plane;
3816
Daniel Vetterfd3a4022017-07-20 19:57:51 +02003817 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
3818 drm_handle_vblank(&dev_priv->drm, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003819
3820 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3821 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02003822
3823 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003824 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003825
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003826 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3827 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3828 pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003829 }
3830
Chris Wilsona266c7d2012-04-24 22:59:44 +01003831 if (blc_event || (iir & I915_ASLE_INTERRUPT))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003832 intel_opregion_asle_intr(dev_priv);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003833
3834 /* With MSI, interrupts are only generated when iir
3835 * transitions from zero to nonzero. If another bit got
3836 * set while we were handling the existing iir bits, then
3837 * we would never get another interrupt.
3838 *
3839 * This is fine on non-MSI as well, as if we hit this path
3840 * we avoid exiting the interrupt handler only to generate
3841 * another one.
3842 *
3843 * Note that for MSI this could cause a stray interrupt report
3844 * if an interrupt landed in the time between writing IIR and
3845 * the posting read. This should be rare enough to never
3846 * trigger the 99% of 100,000 interrupts test for disabling
3847 * stray interrupts.
3848 */
Chris Wilson38bde182012-04-24 22:59:50 +01003849 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003850 iir = new_iir;
Daniel Vetterfd3a4022017-07-20 19:57:51 +02003851 } while (iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003852
Imre Deak1f814da2015-12-16 02:52:19 +02003853 enable_rpm_wakeref_asserts(dev_priv);
3854
Chris Wilsona266c7d2012-04-24 22:59:44 +01003855 return ret;
3856}
3857
3858static void i915_irq_uninstall(struct drm_device * dev)
3859{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003860 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003861
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003862 if (I915_HAS_HOTPLUG(dev_priv)) {
Egbert Eich0706f172015-09-23 16:15:27 +02003863 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003864 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3865 }
3866
Ville Syrjälä44d92412017-08-18 21:36:51 +03003867 i9xx_pipestat_irq_reset(dev_priv);
3868
Chris Wilson00d98eb2012-04-24 22:59:48 +01003869 I915_WRITE16(HWSTAM, 0xffff);
Ville Syrjälä44d92412017-08-18 21:36:51 +03003870
Ville Syrjäläba7eb782017-08-18 21:36:53 +03003871 GEN3_IRQ_RESET();
Chris Wilsona266c7d2012-04-24 22:59:44 +01003872}
3873
3874static void i965_irq_preinstall(struct drm_device * dev)
3875{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003876 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003877
Egbert Eich0706f172015-09-23 16:15:27 +02003878 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsonadca4732012-05-11 18:01:31 +01003879 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003880
Ville Syrjälä44d92412017-08-18 21:36:51 +03003881 i9xx_pipestat_irq_reset(dev_priv);
3882
Chris Wilsona266c7d2012-04-24 22:59:44 +01003883 I915_WRITE(HWSTAM, 0xeffe);
Ville Syrjälä44d92412017-08-18 21:36:51 +03003884
Ville Syrjäläba7eb782017-08-18 21:36:53 +03003885 GEN3_IRQ_RESET();
Chris Wilsona266c7d2012-04-24 22:59:44 +01003886}
3887
3888static int i965_irq_postinstall(struct drm_device *dev)
3889{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003890 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003891 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003892 u32 error_mask;
3893
Chris Wilsona266c7d2012-04-24 22:59:44 +01003894 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003895 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01003896 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003897 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3898 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003899 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3900
3901 enable_mask = ~dev_priv->irq_mask;
3902 enable_mask |= I915_USER_INTERRUPT;
3903
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003904 if (IS_G4X(dev_priv))
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003905 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003906
Daniel Vetterb79480b2013-06-27 17:52:10 +02003907 /* Interrupt setup is already guaranteed to be single-threaded, this is
3908 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003909 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003910 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3911 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3912 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003913 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003914
Chris Wilsona266c7d2012-04-24 22:59:44 +01003915 /*
3916 * Enable some error detection, note the instruction error mask
3917 * bit is reserved, so we leave it masked.
3918 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003919 if (IS_G4X(dev_priv)) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003920 error_mask = ~(GM45_ERROR_PAGE_TABLE |
3921 GM45_ERROR_MEM_PRIV |
3922 GM45_ERROR_CP_PRIV |
3923 I915_ERROR_MEMORY_REFRESH);
3924 } else {
3925 error_mask = ~(I915_ERROR_PAGE_TABLE |
3926 I915_ERROR_MEMORY_REFRESH);
3927 }
3928 I915_WRITE(EMR, error_mask);
3929
Ville Syrjäläba7eb782017-08-18 21:36:53 +03003930 GEN3_IRQ_INIT(, dev_priv->irq_mask, enable_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003931
Egbert Eich0706f172015-09-23 16:15:27 +02003932 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003933 POSTING_READ(PORT_HOTPLUG_EN);
3934
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003935 i915_enable_asle_pipestat(dev_priv);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003936
3937 return 0;
3938}
3939
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003940static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
Daniel Vetter20afbda2012-12-11 14:05:07 +01003941{
Daniel Vetter20afbda2012-12-11 14:05:07 +01003942 u32 hotplug_en;
3943
Chris Wilson67520412017-03-02 13:28:01 +00003944 lockdep_assert_held(&dev_priv->irq_lock);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02003945
Ville Syrjälä778eb332015-01-09 14:21:13 +02003946 /* Note HDMI and DP share hotplug bits */
3947 /* enable bits are the same for all generations */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003948 hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
Ville Syrjälä778eb332015-01-09 14:21:13 +02003949 /* Programming the CRT detection parameters tends
3950 to generate a spurious hotplug event about three
3951 seconds later. So just do it once.
3952 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003953 if (IS_G4X(dev_priv))
Ville Syrjälä778eb332015-01-09 14:21:13 +02003954 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Ville Syrjälä778eb332015-01-09 14:21:13 +02003955 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003956
Ville Syrjälä778eb332015-01-09 14:21:13 +02003957 /* Ignore TV since it's buggy */
Egbert Eich0706f172015-09-23 16:15:27 +02003958 i915_hotplug_interrupt_update_locked(dev_priv,
Jani Nikulaf9e3dc72015-10-21 17:22:43 +03003959 HOTPLUG_INT_EN_MASK |
3960 CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
3961 CRT_HOTPLUG_ACTIVATION_PERIOD_64,
3962 hotplug_en);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003963}
3964
Daniel Vetterff1f5252012-10-02 15:10:55 +02003965static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003966{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003967 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003968 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003969 u32 iir, new_iir;
3970 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01003971 int ret = IRQ_NONE, pipe;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003972
Imre Deak2dd2a882015-02-24 11:14:30 +02003973 if (!intel_irqs_enabled(dev_priv))
3974 return IRQ_NONE;
3975
Imre Deak1f814da2015-12-16 02:52:19 +02003976 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
3977 disable_rpm_wakeref_asserts(dev_priv);
3978
Chris Wilsona266c7d2012-04-24 22:59:44 +01003979 iir = I915_READ(IIR);
3980
Chris Wilsona266c7d2012-04-24 22:59:44 +01003981 for (;;) {
Daniel Vetterfd3a4022017-07-20 19:57:51 +02003982 bool irq_received = (iir) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01003983 bool blc_event = false;
3984
Chris Wilsona266c7d2012-04-24 22:59:44 +01003985 /* Can't rely on pipestat interrupt bit in iir as it might
3986 * have been cleared after the pipestat interrupt was received.
3987 * It doesn't set the bit in iir again, but it still produces
3988 * interrupts (for non-MSI).
3989 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003990 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003991 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003992 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003993
Damien Lespiau055e3932014-08-18 13:49:10 +01003994 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003995 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003996 pipe_stats[pipe] = I915_READ(reg);
3997
3998 /*
3999 * Clear the PIPE*STAT regs before the IIR
4000 */
4001 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004002 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004003 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004004 }
4005 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004006 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004007
4008 if (!irq_received)
4009 break;
4010
4011 ret = IRQ_HANDLED;
4012
4013 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03004014 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
4015 u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4016 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004017 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03004018 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004019
Daniel Vetterfd3a4022017-07-20 19:57:51 +02004020 I915_WRITE(IIR, iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004021 new_iir = I915_READ(IIR); /* Flush posted writes */
4022
Chris Wilsona266c7d2012-04-24 22:59:44 +01004023 if (iir & I915_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05304024 notify_ring(dev_priv->engine[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004025 if (iir & I915_BSD_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05304026 notify_ring(dev_priv->engine[VCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004027
Damien Lespiau055e3932014-08-18 13:49:10 +01004028 for_each_pipe(dev_priv, pipe) {
Daniel Vetterfd3a4022017-07-20 19:57:51 +02004029 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
4030 drm_handle_vblank(&dev_priv->drm, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004031
4032 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4033 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004034
4035 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004036 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004037
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004038 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4039 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004040 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004041
4042 if (blc_event || (iir & I915_ASLE_INTERRUPT))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004043 intel_opregion_asle_intr(dev_priv);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004044
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004045 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004046 gmbus_irq_handler(dev_priv);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004047
Chris Wilsona266c7d2012-04-24 22:59:44 +01004048 /* With MSI, interrupts are only generated when iir
4049 * transitions from zero to nonzero. If another bit got
4050 * set while we were handling the existing iir bits, then
4051 * we would never get another interrupt.
4052 *
4053 * This is fine on non-MSI as well, as if we hit this path
4054 * we avoid exiting the interrupt handler only to generate
4055 * another one.
4056 *
4057 * Note that for MSI this could cause a stray interrupt report
4058 * if an interrupt landed in the time between writing IIR and
4059 * the posting read. This should be rare enough to never
4060 * trigger the 99% of 100,000 interrupts test for disabling
4061 * stray interrupts.
4062 */
4063 iir = new_iir;
4064 }
4065
Imre Deak1f814da2015-12-16 02:52:19 +02004066 enable_rpm_wakeref_asserts(dev_priv);
4067
Chris Wilsona266c7d2012-04-24 22:59:44 +01004068 return ret;
4069}
4070
4071static void i965_irq_uninstall(struct drm_device * dev)
4072{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004073 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004074
4075 if (!dev_priv)
4076 return;
4077
Egbert Eich0706f172015-09-23 16:15:27 +02004078 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsonadca4732012-05-11 18:01:31 +01004079 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004080
Ville Syrjälä44d92412017-08-18 21:36:51 +03004081 i9xx_pipestat_irq_reset(dev_priv);
4082
Chris Wilsona266c7d2012-04-24 22:59:44 +01004083 I915_WRITE(HWSTAM, 0xffffffff);
Ville Syrjälä44d92412017-08-18 21:36:51 +03004084
Ville Syrjäläba7eb782017-08-18 21:36:53 +03004085 GEN3_IRQ_RESET();
Chris Wilsona266c7d2012-04-24 22:59:44 +01004086}
4087
Daniel Vetterfca52a52014-09-30 10:56:45 +02004088/**
4089 * intel_irq_init - initializes irq support
4090 * @dev_priv: i915 device instance
4091 *
4092 * This function initializes all the irq support including work items, timers
4093 * and all the vtables. It does not setup the interrupt itself though.
4094 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004095void intel_irq_init(struct drm_i915_private *dev_priv)
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004096{
Chris Wilson91c8a322016-07-05 10:40:23 +01004097 struct drm_device *dev = &dev_priv->drm;
Joonas Lahtinencefcff82017-04-28 10:58:39 +03004098 int i;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004099
Jani Nikula77913b32015-06-18 13:06:16 +03004100 intel_hpd_init_work(dev_priv);
4101
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004102 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Joonas Lahtinencefcff82017-04-28 10:58:39 +03004103
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004104 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Joonas Lahtinencefcff82017-04-28 10:58:39 +03004105 for (i = 0; i < MAX_L3_SLICES; ++i)
4106 dev_priv->l3_parity.remap_info[i] = NULL;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004107
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00004108 if (HAS_GUC_SCHED(dev_priv))
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05304109 dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT;
4110
Deepak Sa6706b42014-03-15 20:23:22 +05304111 /* Let's track the enabled rps events */
Wayne Boyer666a4532015-12-09 12:29:35 -08004112 if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä6c65a582014-08-29 14:14:07 +03004113 /* WaGsvRC0ResidencyMethod:vlv */
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00004114 dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
Deepak S31685c22014-07-03 17:33:01 -04004115 else
4116 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
Deepak Sa6706b42014-03-15 20:23:22 +05304117
Sagar Arun Kamble5dd04552017-03-11 08:07:00 +05304118 dev_priv->rps.pm_intrmsk_mbz = 0;
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05304119
4120 /*
Mika Kuoppalaacf2dc22017-04-13 14:15:27 +03004121 * SNB,IVB,HSW can while VLV,CHV may hard hang on looping batchbuffer
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05304122 * if GEN6_PM_UP_EI_EXPIRED is masked.
4123 *
4124 * TODO: verify if this can be reproduced on VLV,CHV.
4125 */
Pandiyan, Dhinakaranbca2bf22017-07-18 11:28:00 -07004126 if (INTEL_GEN(dev_priv) <= 7)
Sagar Arun Kamble5dd04552017-03-11 08:07:00 +05304127 dev_priv->rps.pm_intrmsk_mbz |= GEN6_PM_RP_UP_EI_EXPIRED;
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05304128
Pandiyan, Dhinakaranbca2bf22017-07-18 11:28:00 -07004129 if (INTEL_GEN(dev_priv) >= 8)
Chris Wilson655d49e2017-03-12 13:27:45 +00004130 dev_priv->rps.pm_intrmsk_mbz |= GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC;
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05304131
Daniel Vetterb9632912014-09-30 10:56:44 +02004132 if (IS_GEN2(dev_priv)) {
Rodrigo Vivi4194c082016-08-03 10:00:56 -07004133 /* Gen2 doesn't have a hardware frame counter */
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004134 dev->max_vblank_count = 0;
Pandiyan, Dhinakaranbca2bf22017-07-18 11:28:00 -07004135 } else if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004136 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
Ville Syrjäläfd8f5072015-09-18 20:03:42 +03004137 dev->driver->get_vblank_counter = g4x_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004138 } else {
4139 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4140 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004141 }
4142
Ville Syrjälä21da2702014-08-06 14:49:55 +03004143 /*
4144 * Opt out of the vblank disable timer on everything except gen2.
4145 * Gen2 doesn't have a hardware frame counter and so depends on
4146 * vblank interrupts to produce sane vblank seuquence numbers.
4147 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004148 if (!IS_GEN2(dev_priv))
Ville Syrjälä21da2702014-08-06 14:49:55 +03004149 dev->vblank_disable_immediate = true;
4150
Chris Wilson262fd482017-02-15 13:15:47 +00004151 /* Most platforms treat the display irq block as an always-on
4152 * power domain. vlv/chv can disable it at runtime and need
4153 * special care to avoid writing any of the display block registers
4154 * outside of the power domain. We defer setting up the display irqs
4155 * in this case to the runtime pm.
4156 */
4157 dev_priv->display_irqs_enabled = true;
4158 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4159 dev_priv->display_irqs_enabled = false;
4160
Lyude317eaa92017-02-03 21:18:25 -05004161 dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD;
4162
Daniel Vetter1bf6ad62017-05-09 16:03:28 +02004163 dev->driver->get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos;
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +01004164 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004165
Daniel Vetterb9632912014-09-30 10:56:44 +02004166 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004167 dev->driver->irq_handler = cherryview_irq_handler;
4168 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4169 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4170 dev->driver->irq_uninstall = cherryview_irq_uninstall;
Chris Wilson86e83e32016-10-07 20:49:52 +01004171 dev->driver->enable_vblank = i965_enable_vblank;
4172 dev->driver->disable_vblank = i965_disable_vblank;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004173 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004174 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004175 dev->driver->irq_handler = valleyview_irq_handler;
4176 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4177 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4178 dev->driver->irq_uninstall = valleyview_irq_uninstall;
Chris Wilson86e83e32016-10-07 20:49:52 +01004179 dev->driver->enable_vblank = i965_enable_vblank;
4180 dev->driver->disable_vblank = i965_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004181 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Pandiyan, Dhinakaranbca2bf22017-07-18 11:28:00 -07004182 } else if (INTEL_GEN(dev_priv) >= 8) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07004183 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004184 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004185 dev->driver->irq_postinstall = gen8_irq_postinstall;
4186 dev->driver->irq_uninstall = gen8_irq_uninstall;
4187 dev->driver->enable_vblank = gen8_enable_vblank;
4188 dev->driver->disable_vblank = gen8_disable_vblank;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004189 if (IS_GEN9_LP(dev_priv))
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02004190 dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
Rodrigo Vivi7b22b8c2017-06-02 13:06:39 -07004191 else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv) ||
4192 HAS_PCH_CNP(dev_priv))
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03004193 dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
4194 else
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03004195 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004196 } else if (HAS_PCH_SPLIT(dev_priv)) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004197 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004198 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004199 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4200 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4201 dev->driver->enable_vblank = ironlake_enable_vblank;
4202 dev->driver->disable_vblank = ironlake_disable_vblank;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03004203 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004204 } else {
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01004205 if (IS_GEN2(dev_priv)) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004206 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4207 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4208 dev->driver->irq_handler = i8xx_irq_handler;
4209 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilson86e83e32016-10-07 20:49:52 +01004210 dev->driver->enable_vblank = i8xx_enable_vblank;
4211 dev->driver->disable_vblank = i8xx_disable_vblank;
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01004212 } else if (IS_GEN3(dev_priv)) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004213 dev->driver->irq_preinstall = i915_irq_preinstall;
4214 dev->driver->irq_postinstall = i915_irq_postinstall;
4215 dev->driver->irq_uninstall = i915_irq_uninstall;
4216 dev->driver->irq_handler = i915_irq_handler;
Chris Wilson86e83e32016-10-07 20:49:52 +01004217 dev->driver->enable_vblank = i8xx_enable_vblank;
4218 dev->driver->disable_vblank = i8xx_disable_vblank;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004219 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004220 dev->driver->irq_preinstall = i965_irq_preinstall;
4221 dev->driver->irq_postinstall = i965_irq_postinstall;
4222 dev->driver->irq_uninstall = i965_irq_uninstall;
4223 dev->driver->irq_handler = i965_irq_handler;
Chris Wilson86e83e32016-10-07 20:49:52 +01004224 dev->driver->enable_vblank = i965_enable_vblank;
4225 dev->driver->disable_vblank = i965_disable_vblank;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004226 }
Ville Syrjälä778eb332015-01-09 14:21:13 +02004227 if (I915_HAS_HOTPLUG(dev_priv))
4228 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004229 }
4230}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004231
Daniel Vetterfca52a52014-09-30 10:56:45 +02004232/**
Joonas Lahtinencefcff82017-04-28 10:58:39 +03004233 * intel_irq_fini - deinitializes IRQ support
4234 * @i915: i915 device instance
4235 *
4236 * This function deinitializes all the IRQ support.
4237 */
4238void intel_irq_fini(struct drm_i915_private *i915)
4239{
4240 int i;
4241
4242 for (i = 0; i < MAX_L3_SLICES; ++i)
4243 kfree(i915->l3_parity.remap_info[i]);
4244}
4245
4246/**
Daniel Vetterfca52a52014-09-30 10:56:45 +02004247 * intel_irq_install - enables the hardware interrupt
4248 * @dev_priv: i915 device instance
4249 *
4250 * This function enables the hardware interrupt handling, but leaves the hotplug
4251 * handling still disabled. It is called after intel_irq_init().
4252 *
4253 * In the driver load and resume code we need working interrupts in a few places
4254 * but don't want to deal with the hassle of concurrent probe and hotplug
4255 * workers. Hence the split into this two-stage approach.
4256 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004257int intel_irq_install(struct drm_i915_private *dev_priv)
4258{
4259 /*
4260 * We enable some interrupt sources in our postinstall hooks, so mark
4261 * interrupts as enabled _before_ actually enabling them to avoid
4262 * special cases in our ordering checks.
4263 */
4264 dev_priv->pm.irqs_enabled = true;
4265
Chris Wilson91c8a322016-07-05 10:40:23 +01004266 return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004267}
4268
Daniel Vetterfca52a52014-09-30 10:56:45 +02004269/**
4270 * intel_irq_uninstall - finilizes all irq handling
4271 * @dev_priv: i915 device instance
4272 *
4273 * This stops interrupt and hotplug handling and unregisters and frees all
4274 * resources acquired in the init functions.
4275 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004276void intel_irq_uninstall(struct drm_i915_private *dev_priv)
4277{
Chris Wilson91c8a322016-07-05 10:40:23 +01004278 drm_irq_uninstall(&dev_priv->drm);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004279 intel_hpd_cancel_work(dev_priv);
4280 dev_priv->pm.irqs_enabled = false;
4281}
4282
Daniel Vetterfca52a52014-09-30 10:56:45 +02004283/**
4284 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4285 * @dev_priv: i915 device instance
4286 *
4287 * This function is used to disable interrupts at runtime, both in the runtime
4288 * pm and the system suspend/resume code.
4289 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004290void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004291{
Chris Wilson91c8a322016-07-05 10:40:23 +01004292 dev_priv->drm.driver->irq_uninstall(&dev_priv->drm);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004293 dev_priv->pm.irqs_enabled = false;
Chris Wilson91c8a322016-07-05 10:40:23 +01004294 synchronize_irq(dev_priv->drm.irq);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004295}
4296
Daniel Vetterfca52a52014-09-30 10:56:45 +02004297/**
4298 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4299 * @dev_priv: i915 device instance
4300 *
4301 * This function is used to enable interrupts at runtime, both in the runtime
4302 * pm and the system suspend/resume code.
4303 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004304void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004305{
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004306 dev_priv->pm.irqs_enabled = true;
Chris Wilson91c8a322016-07-05 10:40:23 +01004307 dev_priv->drm.driver->irq_preinstall(&dev_priv->drm);
4308 dev_priv->drm.driver->irq_postinstall(&dev_priv->drm);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004309}