blob: 0a4728fdecdc7408ab80dbeef98994ea7aa868a6 [file] [log] [blame]
Ben Widawsky254f9652012-06-04 14:42:42 -07001/*
2 * Copyright © 2011-2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 *
26 */
27
28/*
29 * This file implements HW context support. On gen5+ a HW context consists of an
30 * opaque GPU object which is referenced at times of context saves and restores.
31 * With RC6 enabled, the context is also referenced as the GPU enters and exists
32 * from RC6 (GPU has it's own internal power context, except on gen5). Though
33 * something like a context does exist for the media ring, the code only
34 * supports contexts for the render ring.
35 *
36 * In software, there is a distinction between contexts created by the user,
37 * and the default HW context. The default HW context is used by GPU clients
38 * that do not request setup of their own hardware context. The default
39 * context's state is never restored to help prevent programming errors. This
40 * would happen if a client ran and piggy-backed off another clients GPU state.
41 * The default context only exists to give the GPU some offset to load as the
42 * current to invoke a save of the context we actually care about. In fact, the
43 * code could likely be constructed, albeit in a more complicated fashion, to
44 * never use the default context, though that limits the driver's ability to
45 * swap out, and/or destroy other contexts.
46 *
47 * All other contexts are created as a request by the GPU client. These contexts
48 * store GPU state, and thus allow GPU clients to not re-emit state (and
49 * potentially query certain state) at any time. The kernel driver makes
50 * certain that the appropriate commands are inserted.
51 *
52 * The context life cycle is semi-complicated in that context BOs may live
53 * longer than the context itself because of the way the hardware, and object
54 * tracking works. Below is a very crude representation of the state machine
55 * describing the context life.
56 * refcount pincount active
57 * S0: initial state 0 0 0
58 * S1: context created 1 0 0
59 * S2: context is currently running 2 1 X
60 * S3: GPU referenced, but not current 2 0 1
61 * S4: context is current, but destroyed 1 1 0
62 * S5: like S3, but destroyed 1 0 1
63 *
64 * The most common (but not all) transitions:
65 * S0->S1: client creates a context
66 * S1->S2: client submits execbuf with context
67 * S2->S3: other clients submits execbuf with context
68 * S3->S1: context object was retired
69 * S3->S2: clients submits another execbuf
70 * S2->S4: context destroy called with current context
71 * S3->S5->S0: destroy path
72 * S4->S5->S0: destroy path on current context
73 *
74 * There are two confusing terms used above:
75 * The "current context" means the context which is currently running on the
Damien Lespiau508842a2013-08-30 14:40:26 +010076 * GPU. The GPU has loaded its state already and has stored away the gtt
Ben Widawsky254f9652012-06-04 14:42:42 -070077 * offset of the BO. The GPU is not actively referencing the data at this
78 * offset, but it will on the next context switch. The only way to avoid this
79 * is to do a GPU reset.
80 *
81 * An "active context' is one which was previously the "current context" and is
82 * on the active list waiting for the next context switch to occur. Until this
83 * happens, the object must remain at the same gtt offset. It is therefore
84 * possible to destroy a context, but it is still active.
85 *
86 */
87
David Howells760285e2012-10-02 18:01:07 +010088#include <drm/drmP.h>
89#include <drm/i915_drm.h>
Ben Widawsky254f9652012-06-04 14:42:42 -070090#include "i915_drv.h"
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +000091#include "i915_trace.h"
Ben Widawsky254f9652012-06-04 14:42:42 -070092
Chris Wilsonb2e862d2016-04-28 09:56:41 +010093#define ALL_L3_SLICES(dev) (1 << NUM_L3_SLICES(dev)) - 1
94
Ben Widawsky40521052012-06-04 14:42:43 -070095/* This is a HW constraint. The value below is the largest known requirement
96 * I've seen in a spec to date, and that was a workaround for a non-shipping
97 * part. It should be safe to decrease this, but it's more future proof as is.
98 */
Ben Widawskyb731d332013-12-06 14:10:59 -080099#define GEN6_CONTEXT_ALIGN (64<<10)
Chris Wilsonf51455d2017-01-10 14:47:34 +0000100#define GEN7_CONTEXT_ALIGN I915_GTT_MIN_ALIGNMENT
Ben Widawsky40521052012-06-04 14:42:43 -0700101
Chris Wilsonc0336662016-05-06 15:40:21 +0100102static size_t get_context_alignment(struct drm_i915_private *dev_priv)
Ben Widawskyb731d332013-12-06 14:10:59 -0800103{
Chris Wilsonc0336662016-05-06 15:40:21 +0100104 if (IS_GEN6(dev_priv))
Ben Widawskyb731d332013-12-06 14:10:59 -0800105 return GEN6_CONTEXT_ALIGN;
106
107 return GEN7_CONTEXT_ALIGN;
108}
109
Chris Wilsonc0336662016-05-06 15:40:21 +0100110static int get_context_size(struct drm_i915_private *dev_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700111{
Ben Widawsky254f9652012-06-04 14:42:42 -0700112 int ret;
113 u32 reg;
114
Chris Wilsonc0336662016-05-06 15:40:21 +0100115 switch (INTEL_GEN(dev_priv)) {
Ben Widawsky254f9652012-06-04 14:42:42 -0700116 case 6:
117 reg = I915_READ(CXT_SIZE);
118 ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
119 break;
120 case 7:
Ben Widawsky4f91dd62012-07-18 10:10:09 -0700121 reg = I915_READ(GEN7_CXT_SIZE);
Chris Wilsonc0336662016-05-06 15:40:21 +0100122 if (IS_HASWELL(dev_priv))
Ben Widawskya0de80a2013-06-25 21:53:40 -0700123 ret = HSW_CXT_TOTAL_SIZE;
Ben Widawsky2e4291e2012-07-24 20:47:30 -0700124 else
125 ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
Ben Widawsky254f9652012-06-04 14:42:42 -0700126 break;
Ben Widawsky88976442013-11-02 21:07:05 -0700127 case 8:
128 ret = GEN8_CXT_TOTAL_SIZE;
129 break;
Ben Widawsky254f9652012-06-04 14:42:42 -0700130 default:
131 BUG();
132 }
133
134 return ret;
135}
136
Mika Kuoppaladce32712013-04-30 13:30:33 +0300137void i915_gem_context_free(struct kref *ctx_ref)
Ben Widawsky40521052012-06-04 14:42:43 -0700138{
Chris Wilsone2efd132016-05-24 14:53:34 +0100139 struct i915_gem_context *ctx = container_of(ctx_ref, typeof(*ctx), ref);
Chris Wilsonbca44d82016-05-24 14:53:41 +0100140 int i;
Ben Widawsky40521052012-06-04 14:42:43 -0700141
Chris Wilson91c8a322016-07-05 10:40:23 +0100142 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000143 trace_i915_context_free(ctx);
Chris Wilson60958682016-12-31 11:20:11 +0000144 GEM_BUG_ON(!i915_gem_context_is_closed(ctx));
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000145
Daniel Vetterae6c4802014-08-06 15:04:53 +0200146 i915_ppgtt_put(ctx->ppgtt);
147
Chris Wilsonbca44d82016-05-24 14:53:41 +0100148 for (i = 0; i < I915_NUM_ENGINES; i++) {
149 struct intel_context *ce = &ctx->engine[i];
150
151 if (!ce->state)
152 continue;
153
154 WARN_ON(ce->pin_count);
Chris Wilsondca33ec2016-08-02 22:50:20 +0100155 if (ce->ring)
Chris Wilson7e37f882016-08-02 22:50:21 +0100156 intel_ring_free(ce->ring);
Chris Wilsonbca44d82016-05-24 14:53:41 +0100157
Chris Wilsonf8a7fde2016-10-28 13:58:29 +0100158 __i915_gem_object_release_unless_active(ce->state->obj);
Chris Wilsonbca44d82016-05-24 14:53:41 +0100159 }
160
Chris Wilson562f5d42016-10-28 13:58:54 +0100161 kfree(ctx->name);
Chris Wilsonc84455b2016-08-15 10:49:08 +0100162 put_pid(ctx->pid);
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800163 list_del(&ctx->link);
Chris Wilson5d1808e2016-04-28 09:56:51 +0100164
165 ida_simple_remove(&ctx->i915->context_hw_ida, ctx->hw_id);
Ben Widawsky40521052012-06-04 14:42:43 -0700166 kfree(ctx);
167}
168
Tvrtko Ursulin793b61e2016-11-23 10:49:15 +0000169static struct drm_i915_gem_object *
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000170alloc_context_obj(struct drm_i915_private *dev_priv, u64 size)
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100171{
172 struct drm_i915_gem_object *obj;
173 int ret;
174
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000175 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson499f2692016-05-24 14:53:35 +0100176
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000177 obj = i915_gem_object_create(dev_priv, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100178 if (IS_ERR(obj))
179 return obj;
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100180
181 /*
182 * Try to make the context utilize L3 as well as LLC.
183 *
184 * On VLV we don't have L3 controls in the PTEs so we
185 * shouldn't touch the cache level, especially as that
186 * would make the object snooped which might have a
187 * negative performance impact.
Wayne Boyer4d3e9042015-12-08 09:38:52 -0800188 *
189 * Snooping is required on non-llc platforms in execlist
190 * mode, but since all GGTT accesses use PAT entry 0 we
191 * get snooping anyway regardless of cache_level.
192 *
193 * This is only applicable for Ivy Bridge devices since
194 * later platforms don't have L3 control bits in the PTE.
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100195 */
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000196 if (IS_IVYBRIDGE(dev_priv)) {
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100197 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_L3_LLC);
198 /* Failure shouldn't ever happen this early */
199 if (WARN_ON(ret)) {
Chris Wilsonf8c417c2016-07-20 13:31:53 +0100200 i915_gem_object_put(obj);
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100201 return ERR_PTR(ret);
202 }
203 }
204
205 return obj;
206}
207
Chris Wilson50e046b2016-08-04 07:52:46 +0100208static void context_close(struct i915_gem_context *ctx)
209{
Chris Wilson60958682016-12-31 11:20:11 +0000210 i915_gem_context_set_closed(ctx);
Chris Wilson50e046b2016-08-04 07:52:46 +0100211 if (ctx->ppgtt)
212 i915_ppgtt_close(&ctx->ppgtt->base);
213 ctx->file_priv = ERR_PTR(-EBADF);
214 i915_gem_context_put(ctx);
215}
216
Chris Wilson5d1808e2016-04-28 09:56:51 +0100217static int assign_hw_id(struct drm_i915_private *dev_priv, unsigned *out)
218{
219 int ret;
220
221 ret = ida_simple_get(&dev_priv->context_hw_ida,
222 0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
223 if (ret < 0) {
224 /* Contexts are only released when no longer active.
225 * Flush any pending retires to hopefully release some
226 * stale contexts and try again.
227 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100228 i915_gem_retire_requests(dev_priv);
Chris Wilson5d1808e2016-04-28 09:56:51 +0100229 ret = ida_simple_get(&dev_priv->context_hw_ida,
230 0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
231 if (ret < 0)
232 return ret;
233 }
234
235 *out = ret;
236 return 0;
237}
238
Chris Wilsone2efd132016-05-24 14:53:34 +0100239static struct i915_gem_context *
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000240__create_hw_context(struct drm_i915_private *dev_priv,
Daniel Vetteree960be2014-08-06 15:04:45 +0200241 struct drm_i915_file_private *file_priv)
Ben Widawsky40521052012-06-04 14:42:43 -0700242{
Chris Wilsone2efd132016-05-24 14:53:34 +0100243 struct i915_gem_context *ctx;
Tejun Heoc8c470a2013-02-27 17:04:10 -0800244 int ret;
Ben Widawsky40521052012-06-04 14:42:43 -0700245
Ben Widawskyf94982b2012-11-10 10:56:04 -0800246 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
Ben Widawsky146937e2012-06-29 10:30:39 -0700247 if (ctx == NULL)
248 return ERR_PTR(-ENOMEM);
Ben Widawsky40521052012-06-04 14:42:43 -0700249
Chris Wilson5d1808e2016-04-28 09:56:51 +0100250 ret = assign_hw_id(dev_priv, &ctx->hw_id);
251 if (ret) {
252 kfree(ctx);
253 return ERR_PTR(ret);
254 }
255
Mika Kuoppaladce32712013-04-30 13:30:33 +0300256 kref_init(&ctx->ref);
Ben Widawskya33afea2013-09-17 21:12:45 -0700257 list_add_tail(&ctx->link, &dev_priv->context_list);
Chris Wilson9ea4fee2015-05-05 09:17:29 +0100258 ctx->i915 = dev_priv;
Ben Widawsky40521052012-06-04 14:42:43 -0700259
Chris Wilson0cb26a82016-06-24 14:55:53 +0100260 ctx->ggtt_alignment = get_context_alignment(dev_priv);
261
Chris Wilson691e6412014-04-09 09:07:36 +0100262 if (dev_priv->hw_context_size) {
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100263 struct drm_i915_gem_object *obj;
264 struct i915_vma *vma;
265
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000266 obj = alloc_context_obj(dev_priv, dev_priv->hw_context_size);
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100267 if (IS_ERR(obj)) {
268 ret = PTR_ERR(obj);
Chris Wilson691e6412014-04-09 09:07:36 +0100269 goto err_out;
270 }
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100271
272 vma = i915_vma_create(obj, &dev_priv->ggtt.base, NULL);
273 if (IS_ERR(vma)) {
274 i915_gem_object_put(obj);
275 ret = PTR_ERR(vma);
276 goto err_out;
277 }
278
279 ctx->engine[RCS].state = vma;
Chris Wilson691e6412014-04-09 09:07:36 +0100280 }
281
282 /* Default context will never have a file_priv */
Chris Wilson562f5d42016-10-28 13:58:54 +0100283 ret = DEFAULT_CONTEXT_HANDLE;
284 if (file_priv) {
Chris Wilson691e6412014-04-09 09:07:36 +0100285 ret = idr_alloc(&file_priv->context_idr, ctx,
Oscar Mateo821d66d2014-07-03 16:28:00 +0100286 DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL);
Chris Wilson691e6412014-04-09 09:07:36 +0100287 if (ret < 0)
288 goto err_out;
Chris Wilson562f5d42016-10-28 13:58:54 +0100289 }
290 ctx->user_handle = ret;
Mika Kuoppaladce32712013-04-30 13:30:33 +0300291
292 ctx->file_priv = file_priv;
Chris Wilson562f5d42016-10-28 13:58:54 +0100293 if (file_priv) {
Chris Wilsonc84455b2016-08-15 10:49:08 +0100294 ctx->pid = get_task_pid(current, PIDTYPE_PID);
Chris Wilson562f5d42016-10-28 13:58:54 +0100295 ctx->name = kasprintf(GFP_KERNEL, "%s[%d]/%x",
296 current->comm,
297 pid_nr(ctx->pid),
298 ctx->user_handle);
299 if (!ctx->name) {
300 ret = -ENOMEM;
301 goto err_pid;
302 }
303 }
Chris Wilsonc84455b2016-08-15 10:49:08 +0100304
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700305 /* NB: Mark all slices as needing a remap so that when the context first
306 * loads it will restore whatever remap state already exists. If there
307 * is no remap info, it will be a NOP. */
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100308 ctx->remap_slice = ALL_L3_SLICES(dev_priv);
Ben Widawsky40521052012-06-04 14:42:43 -0700309
Chris Wilson60958682016-12-31 11:20:11 +0000310 i915_gem_context_set_bannable(ctx);
Zhi Wangbcd794c2016-06-16 08:07:01 -0400311 ctx->ring_size = 4 * PAGE_SIZE;
Zhi Wangc01fc532016-06-16 08:07:02 -0400312 ctx->desc_template = GEN8_CTX_ADDRESSING_MODE(dev_priv) <<
313 GEN8_CTX_ADDRESSING_MODE_SHIFT;
Zhi Wang3c7ba632016-06-16 08:07:03 -0400314 ATOMIC_INIT_NOTIFIER_HEAD(&ctx->status_notifier);
Chris Wilson676fa572014-12-24 08:13:39 -0800315
Daniele Ceraolo Spuriod3ef1af2016-12-23 15:56:21 -0800316 /* GuC requires the ring to be placed above GUC_WOPCM_TOP. If GuC is not
317 * present or not in use we still need a small bias as ring wraparound
318 * at offset 0 sometimes hangs. No idea why.
319 */
320 if (HAS_GUC(dev_priv) && i915.enable_guc_loading)
321 ctx->ggtt_offset_bias = GUC_WOPCM_TOP;
322 else
Chris Wilsonf51455d2017-01-10 14:47:34 +0000323 ctx->ggtt_offset_bias = I915_GTT_PAGE_SIZE;
Daniele Ceraolo Spuriod3ef1af2016-12-23 15:56:21 -0800324
Ben Widawsky146937e2012-06-29 10:30:39 -0700325 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700326
Chris Wilson562f5d42016-10-28 13:58:54 +0100327err_pid:
328 put_pid(ctx->pid);
329 idr_remove(&file_priv->context_idr, ctx->user_handle);
Ben Widawsky40521052012-06-04 14:42:43 -0700330err_out:
Chris Wilson50e046b2016-08-04 07:52:46 +0100331 context_close(ctx);
Ben Widawsky146937e2012-06-29 10:30:39 -0700332 return ERR_PTR(ret);
Ben Widawsky40521052012-06-04 14:42:43 -0700333}
334
Ben Widawsky254f9652012-06-04 14:42:42 -0700335/**
336 * The default context needs to exist per ring that uses contexts. It stores the
337 * context state of the GPU for applications that don't utilize HW contexts, as
338 * well as an idle case.
339 */
Chris Wilsone2efd132016-05-24 14:53:34 +0100340static struct i915_gem_context *
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000341i915_gem_create_context(struct drm_i915_private *dev_priv,
Daniel Vetterd624d862014-08-06 15:04:54 +0200342 struct drm_i915_file_private *file_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700343{
Chris Wilsone2efd132016-05-24 14:53:34 +0100344 struct i915_gem_context *ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700345
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000346 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Ben Widawsky40521052012-06-04 14:42:43 -0700347
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000348 ctx = __create_hw_context(dev_priv, file_priv);
Ben Widawsky146937e2012-06-29 10:30:39 -0700349 if (IS_ERR(ctx))
Ben Widawskya45d0f62013-12-06 14:11:05 -0800350 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700351
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000352 if (USES_FULL_PPGTT(dev_priv)) {
Chris Wilson80b204b2016-10-28 13:58:58 +0100353 struct i915_hw_ppgtt *ppgtt;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800354
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000355 ppgtt = i915_ppgtt_create(dev_priv, file_priv, ctx->name);
Chris Wilsonc6aab912016-05-24 14:53:38 +0100356 if (IS_ERR(ppgtt)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800357 DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
358 PTR_ERR(ppgtt));
Chris Wilsonc6aab912016-05-24 14:53:38 +0100359 idr_remove(&file_priv->context_idr, ctx->user_handle);
Chris Wilson50e046b2016-08-04 07:52:46 +0100360 context_close(ctx);
Chris Wilsonc6aab912016-05-24 14:53:38 +0100361 return ERR_CAST(ppgtt);
Daniel Vetterae6c4802014-08-06 15:04:53 +0200362 }
363
364 ctx->ppgtt = ppgtt;
365 }
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800366
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000367 trace_i915_context_create(ctx);
368
Ben Widawskya45d0f62013-12-06 14:11:05 -0800369 return ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700370}
371
Zhi Wangc8c35792016-06-16 08:07:05 -0400372/**
373 * i915_gem_context_create_gvt - create a GVT GEM context
374 * @dev: drm device *
375 *
376 * This function is used to create a GVT specific GEM context.
377 *
378 * Returns:
379 * pointer to i915_gem_context on success, error pointer if failed
380 *
381 */
382struct i915_gem_context *
383i915_gem_context_create_gvt(struct drm_device *dev)
384{
385 struct i915_gem_context *ctx;
386 int ret;
387
388 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
389 return ERR_PTR(-ENODEV);
390
391 ret = i915_mutex_lock_interruptible(dev);
392 if (ret)
393 return ERR_PTR(ret);
394
Chris Wilson984ff29f2017-01-06 15:20:13 +0000395 ctx = __create_hw_context(to_i915(dev), NULL);
Zhi Wangc8c35792016-06-16 08:07:05 -0400396 if (IS_ERR(ctx))
397 goto out;
398
Chris Wilson984ff29f2017-01-06 15:20:13 +0000399 ctx->file_priv = ERR_PTR(-EBADF);
Chris Wilson60958682016-12-31 11:20:11 +0000400 i915_gem_context_set_closed(ctx); /* not user accessible */
401 i915_gem_context_clear_bannable(ctx);
402 i915_gem_context_set_force_single_submission(ctx);
Zhi Wangc8c35792016-06-16 08:07:05 -0400403 ctx->ring_size = 512 * PAGE_SIZE; /* Max ring buffer size */
Chris Wilson984ff29f2017-01-06 15:20:13 +0000404
405 GEM_BUG_ON(i915_gem_context_is_kernel(ctx));
Zhi Wangc8c35792016-06-16 08:07:05 -0400406out:
407 mutex_unlock(&dev->struct_mutex);
408 return ctx;
409}
410
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000411int i915_gem_context_init(struct drm_i915_private *dev_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700412{
Chris Wilsone2efd132016-05-24 14:53:34 +0100413 struct i915_gem_context *ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700414
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800415 /* Init should only be called once per module load. Eventually the
416 * restriction on the context_disabled check can be loosened. */
Dave Gordoned54c1a2016-01-19 19:02:54 +0000417 if (WARN_ON(dev_priv->kernel_context))
Ben Widawsky8245be32013-11-06 13:56:29 -0200418 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700419
Chris Wilsonc0336662016-05-06 15:40:21 +0100420 if (intel_vgpu_active(dev_priv) &&
421 HAS_LOGICAL_RING_CONTEXTS(dev_priv)) {
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800422 if (!i915.enable_execlists) {
423 DRM_INFO("Only EXECLIST mode is supported in vgpu.\n");
424 return -EINVAL;
425 }
426 }
427
Chris Wilson5d1808e2016-04-28 09:56:51 +0100428 /* Using the simple ida interface, the max is limited by sizeof(int) */
429 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > INT_MAX);
430 ida_init(&dev_priv->context_hw_ida);
431
Oscar Mateoede7d422014-07-24 17:04:12 +0100432 if (i915.enable_execlists) {
433 /* NB: intentionally left blank. We will allocate our own
434 * backing objects as we need them, thank you very much */
435 dev_priv->hw_context_size = 0;
Chris Wilsonc0336662016-05-06 15:40:21 +0100436 } else if (HAS_HW_CONTEXTS(dev_priv)) {
437 dev_priv->hw_context_size =
Chris Wilsonf51455d2017-01-10 14:47:34 +0000438 round_up(get_context_size(dev_priv),
439 I915_GTT_PAGE_SIZE);
Chris Wilson691e6412014-04-09 09:07:36 +0100440 if (dev_priv->hw_context_size > (1<<20)) {
441 DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size %d\n",
442 dev_priv->hw_context_size);
443 dev_priv->hw_context_size = 0;
444 }
Ben Widawsky254f9652012-06-04 14:42:42 -0700445 }
446
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000447 ctx = i915_gem_create_context(dev_priv, NULL);
Chris Wilson691e6412014-04-09 09:07:36 +0100448 if (IS_ERR(ctx)) {
449 DRM_ERROR("Failed to create default global context (error %ld)\n",
450 PTR_ERR(ctx));
451 return PTR_ERR(ctx);
Ben Widawsky254f9652012-06-04 14:42:42 -0700452 }
453
Chris Wilson60958682016-12-31 11:20:11 +0000454 i915_gem_context_clear_bannable(ctx);
Chris Wilson9f792eb2016-11-14 20:41:04 +0000455 ctx->priority = I915_PRIORITY_MIN; /* lowest priority; idle task */
Dave Gordoned54c1a2016-01-19 19:02:54 +0000456 dev_priv->kernel_context = ctx;
Oscar Mateoede7d422014-07-24 17:04:12 +0100457
Chris Wilson984ff29f2017-01-06 15:20:13 +0000458 GEM_BUG_ON(!i915_gem_context_is_kernel(ctx));
459
Oscar Mateoede7d422014-07-24 17:04:12 +0100460 DRM_DEBUG_DRIVER("%s context support initialized\n",
461 i915.enable_execlists ? "LR" :
462 dev_priv->hw_context_size ? "HW" : "fake");
Ben Widawsky8245be32013-11-06 13:56:29 -0200463 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700464}
465
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100466void i915_gem_context_lost(struct drm_i915_private *dev_priv)
467{
468 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530469 enum intel_engine_id id;
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100470
Chris Wilson91c8a322016-07-05 10:40:23 +0100471 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson499f2692016-05-24 14:53:35 +0100472
Akash Goel3b3f1652016-10-13 22:44:48 +0530473 for_each_engine(engine, dev_priv, id) {
Chris Wilsone8a9c582016-12-18 15:37:20 +0000474 engine->legacy_active_context = NULL;
475
476 if (!engine->last_retired_context)
477 continue;
478
479 engine->context_unpin(engine, engine->last_retired_context);
480 engine->last_retired_context = NULL;
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100481 }
482
Chris Wilsonc7c3c072016-06-24 14:55:54 +0100483 /* Force the GPU state to be restored on enabling */
484 if (!i915.enable_execlists) {
Chris Wilsona168b2d2016-06-24 14:55:55 +0100485 struct i915_gem_context *ctx;
486
487 list_for_each_entry(ctx, &dev_priv->context_list, link) {
488 if (!i915_gem_context_is_default(ctx))
489 continue;
490
Akash Goel3b3f1652016-10-13 22:44:48 +0530491 for_each_engine(engine, dev_priv, id)
Chris Wilsona168b2d2016-06-24 14:55:55 +0100492 ctx->engine[engine->id].initialised = false;
493
494 ctx->remap_slice = ALL_L3_SLICES(dev_priv);
495 }
496
Akash Goel3b3f1652016-10-13 22:44:48 +0530497 for_each_engine(engine, dev_priv, id) {
Chris Wilsonc7c3c072016-06-24 14:55:54 +0100498 struct intel_context *kce =
499 &dev_priv->kernel_context->engine[engine->id];
500
501 kce->initialised = true;
502 }
503 }
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100504}
505
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000506void i915_gem_context_fini(struct drm_i915_private *dev_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700507{
Chris Wilsone2efd132016-05-24 14:53:34 +0100508 struct i915_gem_context *dctx = dev_priv->kernel_context;
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100509
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000510 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson499f2692016-05-24 14:53:35 +0100511
Chris Wilson984ff29f2017-01-06 15:20:13 +0000512 GEM_BUG_ON(!i915_gem_context_is_kernel(dctx));
513
Chris Wilson50e046b2016-08-04 07:52:46 +0100514 context_close(dctx);
Dave Gordoned54c1a2016-01-19 19:02:54 +0000515 dev_priv->kernel_context = NULL;
Chris Wilson5d1808e2016-04-28 09:56:51 +0100516
517 ida_destroy(&dev_priv->context_hw_ida);
Ben Widawsky254f9652012-06-04 14:42:42 -0700518}
519
Ben Widawsky40521052012-06-04 14:42:43 -0700520static int context_idr_cleanup(int id, void *p, void *data)
521{
Chris Wilsone2efd132016-05-24 14:53:34 +0100522 struct i915_gem_context *ctx = p;
Ben Widawsky40521052012-06-04 14:42:43 -0700523
Chris Wilson50e046b2016-08-04 07:52:46 +0100524 context_close(ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700525 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700526}
527
Ben Widawskye422b882013-12-06 14:10:58 -0800528int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
529{
530 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +0100531 struct i915_gem_context *ctx;
Ben Widawskye422b882013-12-06 14:10:58 -0800532
533 idr_init(&file_priv->context_idr);
534
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800535 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000536 ctx = i915_gem_create_context(to_i915(dev), file_priv);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800537 mutex_unlock(&dev->struct_mutex);
538
Chris Wilson984ff29f2017-01-06 15:20:13 +0000539 GEM_BUG_ON(i915_gem_context_is_kernel(ctx));
540
Oscar Mateof83d6512014-05-22 14:13:38 +0100541 if (IS_ERR(ctx)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800542 idr_destroy(&file_priv->context_idr);
Oscar Mateof83d6512014-05-22 14:13:38 +0100543 return PTR_ERR(ctx);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800544 }
545
Ben Widawskye422b882013-12-06 14:10:58 -0800546 return 0;
547}
548
Ben Widawsky254f9652012-06-04 14:42:42 -0700549void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
550{
Ben Widawsky40521052012-06-04 14:42:43 -0700551 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky254f9652012-06-04 14:42:42 -0700552
Chris Wilson499f2692016-05-24 14:53:35 +0100553 lockdep_assert_held(&dev->struct_mutex);
554
Daniel Vetter73c273e2012-06-19 20:27:39 +0200555 idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
Ben Widawsky40521052012-06-04 14:42:43 -0700556 idr_destroy(&file_priv->context_idr);
Ben Widawsky40521052012-06-04 14:42:43 -0700557}
558
Ben Widawskye0556842012-06-04 14:42:46 -0700559static inline int
John Harrison1d719cd2015-05-29 17:43:52 +0100560mi_set_context(struct drm_i915_gem_request *req, u32 hw_flags)
Ben Widawskye0556842012-06-04 14:42:46 -0700561{
Chris Wilsonc0336662016-05-06 15:40:21 +0100562 struct drm_i915_private *dev_priv = req->i915;
Chris Wilson7e37f882016-08-02 22:50:21 +0100563 struct intel_ring *ring = req->ring;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000564 struct intel_engine_cs *engine = req->engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530565 enum intel_engine_id id;
Ben Widawskye80f14b2014-08-18 10:35:28 -0700566 u32 flags = hw_flags | MI_MM_SPACE_GTT;
Chris Wilson2c550182014-12-16 10:02:27 +0000567 const int num_rings =
568 /* Use an extended w/a on ivb+ if signalling from other rings */
Chris Wilson39df9192016-07-20 13:31:57 +0100569 i915.semaphores ?
Tvrtko Ursulinc1bb1142016-08-10 16:22:10 +0100570 INTEL_INFO(dev_priv)->num_rings - 1 :
Chris Wilson2c550182014-12-16 10:02:27 +0000571 0;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000572 int len, ret;
Ben Widawskye0556842012-06-04 14:42:46 -0700573
Ben Widawsky12b02862012-06-04 14:42:50 -0700574 /* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
575 * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
576 * explicitly, so we rely on the value at ring init, stored in
577 * itlb_before_ctx_switch.
578 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100579 if (IS_GEN6(dev_priv)) {
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100580 ret = engine->emit_flush(req, EMIT_INVALIDATE);
Ben Widawsky12b02862012-06-04 14:42:50 -0700581 if (ret)
582 return ret;
583 }
584
Ben Widawskye80f14b2014-08-18 10:35:28 -0700585 /* These flags are for resource streamer on HSW+ */
Chris Wilsonc0336662016-05-06 15:40:21 +0100586 if (IS_HASWELL(dev_priv) || INTEL_GEN(dev_priv) >= 8)
Abdiel Janulgue4c436d552015-06-16 13:39:41 +0300587 flags |= (HSW_MI_RS_SAVE_STATE_EN | HSW_MI_RS_RESTORE_STATE_EN);
Chris Wilsonc0336662016-05-06 15:40:21 +0100588 else if (INTEL_GEN(dev_priv) < 8)
Ben Widawskye80f14b2014-08-18 10:35:28 -0700589 flags |= (MI_SAVE_EXT_STATE_EN | MI_RESTORE_EXT_STATE_EN);
590
Chris Wilson2c550182014-12-16 10:02:27 +0000591
592 len = 4;
Chris Wilsonc0336662016-05-06 15:40:21 +0100593 if (INTEL_GEN(dev_priv) >= 7)
Chris Wilsone9135c42016-04-13 17:35:10 +0100594 len += 2 + (num_rings ? 4*num_rings + 6 : 0);
Chris Wilson2c550182014-12-16 10:02:27 +0000595
John Harrison5fb9de12015-05-29 17:44:07 +0100596 ret = intel_ring_begin(req, len);
Ben Widawskye0556842012-06-04 14:42:46 -0700597 if (ret)
598 return ret;
599
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300600 /* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
Chris Wilsonc0336662016-05-06 15:40:21 +0100601 if (INTEL_GEN(dev_priv) >= 7) {
Chris Wilsonb5321f32016-08-02 22:50:18 +0100602 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Chris Wilson2c550182014-12-16 10:02:27 +0000603 if (num_rings) {
604 struct intel_engine_cs *signaller;
605
Chris Wilsonb5321f32016-08-02 22:50:18 +0100606 intel_ring_emit(ring,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000607 MI_LOAD_REGISTER_IMM(num_rings));
Akash Goel3b3f1652016-10-13 22:44:48 +0530608 for_each_engine(signaller, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000609 if (signaller == engine)
Chris Wilson2c550182014-12-16 10:02:27 +0000610 continue;
611
Chris Wilsonb5321f32016-08-02 22:50:18 +0100612 intel_ring_emit_reg(ring,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000613 RING_PSMI_CTL(signaller->mmio_base));
Chris Wilsonb5321f32016-08-02 22:50:18 +0100614 intel_ring_emit(ring,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000615 _MASKED_BIT_ENABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
Chris Wilson2c550182014-12-16 10:02:27 +0000616 }
617 }
618 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700619
Chris Wilsonb5321f32016-08-02 22:50:18 +0100620 intel_ring_emit(ring, MI_NOOP);
621 intel_ring_emit(ring, MI_SET_CONTEXT);
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100622 intel_ring_emit(ring,
623 i915_ggtt_offset(req->ctx->engine[RCS].state) | flags);
Ville Syrjälä2b7e8082014-01-22 21:32:43 +0200624 /*
625 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
626 * WaMiSetContext_Hang:snb,ivb,vlv
627 */
Chris Wilsonb5321f32016-08-02 22:50:18 +0100628 intel_ring_emit(ring, MI_NOOP);
Ben Widawskye0556842012-06-04 14:42:46 -0700629
Chris Wilsonc0336662016-05-06 15:40:21 +0100630 if (INTEL_GEN(dev_priv) >= 7) {
Chris Wilson2c550182014-12-16 10:02:27 +0000631 if (num_rings) {
632 struct intel_engine_cs *signaller;
Chris Wilsone9135c42016-04-13 17:35:10 +0100633 i915_reg_t last_reg = {}; /* keep gcc quiet */
Chris Wilson2c550182014-12-16 10:02:27 +0000634
Chris Wilsonb5321f32016-08-02 22:50:18 +0100635 intel_ring_emit(ring,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000636 MI_LOAD_REGISTER_IMM(num_rings));
Akash Goel3b3f1652016-10-13 22:44:48 +0530637 for_each_engine(signaller, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000638 if (signaller == engine)
Chris Wilson2c550182014-12-16 10:02:27 +0000639 continue;
640
Chris Wilsone9135c42016-04-13 17:35:10 +0100641 last_reg = RING_PSMI_CTL(signaller->mmio_base);
Chris Wilsonb5321f32016-08-02 22:50:18 +0100642 intel_ring_emit_reg(ring, last_reg);
643 intel_ring_emit(ring,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000644 _MASKED_BIT_DISABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
Chris Wilson2c550182014-12-16 10:02:27 +0000645 }
Chris Wilsone9135c42016-04-13 17:35:10 +0100646
647 /* Insert a delay before the next switch! */
Chris Wilsonb5321f32016-08-02 22:50:18 +0100648 intel_ring_emit(ring,
Chris Wilsone9135c42016-04-13 17:35:10 +0100649 MI_STORE_REGISTER_MEM |
650 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonb5321f32016-08-02 22:50:18 +0100651 intel_ring_emit_reg(ring, last_reg);
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100652 intel_ring_emit(ring,
653 i915_ggtt_offset(engine->scratch));
Chris Wilsonb5321f32016-08-02 22:50:18 +0100654 intel_ring_emit(ring, MI_NOOP);
Chris Wilson2c550182014-12-16 10:02:27 +0000655 }
Chris Wilsonb5321f32016-08-02 22:50:18 +0100656 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_ENABLE);
Chris Wilson2c550182014-12-16 10:02:27 +0000657 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700658
Chris Wilsonb5321f32016-08-02 22:50:18 +0100659 intel_ring_advance(ring);
Ben Widawskye0556842012-06-04 14:42:46 -0700660
661 return ret;
662}
663
Chris Wilsond200cda2016-04-28 09:56:44 +0100664static int remap_l3(struct drm_i915_gem_request *req, int slice)
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100665{
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100666 u32 *remap_info = req->i915->l3_parity.remap_info[slice];
Chris Wilson7e37f882016-08-02 22:50:21 +0100667 struct intel_ring *ring = req->ring;
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100668 int i, ret;
669
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100670 if (!remap_info)
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100671 return 0;
672
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100673 ret = intel_ring_begin(req, GEN7_L3LOG_SIZE/4 * 2 + 2);
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100674 if (ret)
675 return ret;
676
677 /*
678 * Note: We do not worry about the concurrent register cacheline hang
679 * here because no other code should access these registers other than
680 * at initialization time.
681 */
Chris Wilsonb5321f32016-08-02 22:50:18 +0100682 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(GEN7_L3LOG_SIZE/4));
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100683 for (i = 0; i < GEN7_L3LOG_SIZE/4; i++) {
Chris Wilsonb5321f32016-08-02 22:50:18 +0100684 intel_ring_emit_reg(ring, GEN7_L3LOG(slice, i));
685 intel_ring_emit(ring, remap_info[i]);
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100686 }
Chris Wilsonb5321f32016-08-02 22:50:18 +0100687 intel_ring_emit(ring, MI_NOOP);
688 intel_ring_advance(ring);
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100689
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100690 return 0;
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100691}
692
Chris Wilsonf9326be2016-04-28 09:56:45 +0100693static inline bool skip_rcs_switch(struct i915_hw_ppgtt *ppgtt,
694 struct intel_engine_cs *engine,
Chris Wilsone2efd132016-05-24 14:53:34 +0100695 struct i915_gem_context *to)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000696{
Ben Widawsky563222a2015-03-19 12:53:28 +0000697 if (to->remap_slice)
698 return false;
699
Chris Wilsonbca44d82016-05-24 14:53:41 +0100700 if (!to->engine[RCS].initialised)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100701 return false;
Ben Widawsky317b4e92015-03-16 16:00:55 +0000702
Chris Wilsonf9326be2016-04-28 09:56:45 +0100703 if (ppgtt && (intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
Chris Wilsonfcb51062016-04-13 17:35:14 +0100704 return false;
705
Chris Wilsone8a9c582016-12-18 15:37:20 +0000706 return to == engine->legacy_active_context;
Ben Widawsky317b4e92015-03-16 16:00:55 +0000707}
708
709static bool
Chris Wilsonf9326be2016-04-28 09:56:45 +0100710needs_pd_load_pre(struct i915_hw_ppgtt *ppgtt,
711 struct intel_engine_cs *engine,
Chris Wilsone2efd132016-05-24 14:53:34 +0100712 struct i915_gem_context *to)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000713{
Chris Wilsonf9326be2016-04-28 09:56:45 +0100714 if (!ppgtt)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000715 return false;
716
Chris Wilsonf9326be2016-04-28 09:56:45 +0100717 /* Always load the ppgtt on first use */
Chris Wilsone8a9c582016-12-18 15:37:20 +0000718 if (!engine->legacy_active_context)
Chris Wilsonf9326be2016-04-28 09:56:45 +0100719 return true;
720
721 /* Same context without new entries, skip */
Chris Wilsone8a9c582016-12-18 15:37:20 +0000722 if (engine->legacy_active_context == to &&
Chris Wilsonf9326be2016-04-28 09:56:45 +0100723 !(intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100724 return false;
725
726 if (engine->id != RCS)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000727 return true;
728
Chris Wilsonc0336662016-05-06 15:40:21 +0100729 if (INTEL_GEN(engine->i915) < 8)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000730 return true;
731
732 return false;
733}
734
735static bool
Chris Wilsonf9326be2016-04-28 09:56:45 +0100736needs_pd_load_post(struct i915_hw_ppgtt *ppgtt,
Chris Wilsone2efd132016-05-24 14:53:34 +0100737 struct i915_gem_context *to,
Chris Wilsonf9326be2016-04-28 09:56:45 +0100738 u32 hw_flags)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000739{
Chris Wilsonf9326be2016-04-28 09:56:45 +0100740 if (!ppgtt)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000741 return false;
742
Chris Wilsonfcb51062016-04-13 17:35:14 +0100743 if (!IS_GEN8(to->i915))
Ben Widawsky317b4e92015-03-16 16:00:55 +0000744 return false;
745
Ben Widawsky6702cf12015-03-16 16:00:58 +0000746 if (hw_flags & MI_RESTORE_INHIBIT)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000747 return true;
748
749 return false;
750}
751
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100752static int do_rcs_switch(struct drm_i915_gem_request *req)
Ben Widawskye0556842012-06-04 14:42:46 -0700753{
Chris Wilsone2efd132016-05-24 14:53:34 +0100754 struct i915_gem_context *to = req->ctx;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000755 struct intel_engine_cs *engine = req->engine;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100756 struct i915_hw_ppgtt *ppgtt = to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
Chris Wilsone8a9c582016-12-18 15:37:20 +0000757 struct i915_gem_context *from = engine->legacy_active_context;
Chris Wilsonfcb51062016-04-13 17:35:14 +0100758 u32 hw_flags;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700759 int ret, i;
Ben Widawskye0556842012-06-04 14:42:46 -0700760
Chris Wilsone8a9c582016-12-18 15:37:20 +0000761 GEM_BUG_ON(engine->id != RCS);
762
Chris Wilsonf9326be2016-04-28 09:56:45 +0100763 if (skip_rcs_switch(ppgtt, engine, to))
Chris Wilson9a3b5302012-07-15 12:34:24 +0100764 return 0;
765
Chris Wilsonf9326be2016-04-28 09:56:45 +0100766 if (needs_pd_load_pre(ppgtt, engine, to)) {
Chris Wilsonfcb51062016-04-13 17:35:14 +0100767 /* Older GENs and non render rings still want the load first,
768 * "PP_DCLV followed by PP_DIR_BASE register through Load
769 * Register Immediate commands in Ring Buffer before submitting
770 * a context."*/
771 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100772 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100773 if (ret)
Chris Wilsone8a9c582016-12-18 15:37:20 +0000774 return ret;
Chris Wilsonfcb51062016-04-13 17:35:14 +0100775 }
776
Chris Wilsonbca44d82016-05-24 14:53:41 +0100777 if (!to->engine[RCS].initialised || i915_gem_context_is_default(to))
Ben Widawsky6702cf12015-03-16 16:00:58 +0000778 /* NB: If we inhibit the restore, the context is not allowed to
779 * die because future work may end up depending on valid address
780 * space. This means we must enforce that a page table load
781 * occur when this occurs. */
Chris Wilsonfcb51062016-04-13 17:35:14 +0100782 hw_flags = MI_RESTORE_INHIBIT;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100783 else if (ppgtt && intel_engine_flag(engine) & ppgtt->pd_dirty_rings)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100784 hw_flags = MI_FORCE_RESTORE;
785 else
786 hw_flags = 0;
Ben Widawskye0556842012-06-04 14:42:46 -0700787
Chris Wilsonfcb51062016-04-13 17:35:14 +0100788 if (to != from || (hw_flags & MI_FORCE_RESTORE)) {
789 ret = mi_set_context(req, hw_flags);
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700790 if (ret)
Chris Wilsone8a9c582016-12-18 15:37:20 +0000791 return ret;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700792
Chris Wilsone8a9c582016-12-18 15:37:20 +0000793 engine->legacy_active_context = to;
Ben Widawskye0556842012-06-04 14:42:46 -0700794 }
Ben Widawskye0556842012-06-04 14:42:46 -0700795
Chris Wilsonfcb51062016-04-13 17:35:14 +0100796 /* GEN8 does *not* require an explicit reload if the PDPs have been
797 * setup, and we do not wish to move them.
798 */
Chris Wilsonf9326be2016-04-28 09:56:45 +0100799 if (needs_pd_load_post(ppgtt, to, hw_flags)) {
Chris Wilsonfcb51062016-04-13 17:35:14 +0100800 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100801 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100802 /* The hardware context switch is emitted, but we haven't
803 * actually changed the state - so it's probably safe to bail
804 * here. Still, let the user know something dangerous has
805 * happened.
806 */
807 if (ret)
808 return ret;
809 }
810
Chris Wilsonf9326be2016-04-28 09:56:45 +0100811 if (ppgtt)
812 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100813
814 for (i = 0; i < MAX_L3_SLICES; i++) {
815 if (!(to->remap_slice & (1<<i)))
816 continue;
817
Chris Wilsond200cda2016-04-28 09:56:44 +0100818 ret = remap_l3(req, i);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100819 if (ret)
820 return ret;
821
822 to->remap_slice &= ~(1<<i);
823 }
824
Chris Wilsonbca44d82016-05-24 14:53:41 +0100825 if (!to->engine[RCS].initialised) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000826 if (engine->init_context) {
827 ret = engine->init_context(req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100828 if (ret)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100829 return ret;
Arun Siluvery86d7f232014-08-26 14:44:50 +0100830 }
Chris Wilsonbca44d82016-05-24 14:53:41 +0100831 to->engine[RCS].initialised = true;
Mika Kuoppala46470fc92014-05-21 19:01:06 +0300832 }
833
Ben Widawskye0556842012-06-04 14:42:46 -0700834 return 0;
835}
836
837/**
838 * i915_switch_context() - perform a GPU context switch.
John Harrisonba01cc92015-05-29 17:43:41 +0100839 * @req: request for which we'll execute the context switch
Ben Widawskye0556842012-06-04 14:42:46 -0700840 *
841 * The context life cycle is simple. The context refcount is incremented and
842 * decremented by 1 and create and destroy. If the context is in use by the GPU,
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100843 * it will have a refcount > 1. This allows us to destroy the context abstract
Ben Widawskye0556842012-06-04 14:42:46 -0700844 * object while letting the normal object tracking destroy the backing BO.
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100845 *
846 * This function should not be used in execlists mode. Instead the context is
847 * switched by writing to the ELSP and requests keep a reference to their
848 * context.
Ben Widawskye0556842012-06-04 14:42:46 -0700849 */
John Harrisonba01cc92015-05-29 17:43:41 +0100850int i915_switch_context(struct drm_i915_gem_request *req)
Ben Widawskye0556842012-06-04 14:42:46 -0700851{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000852 struct intel_engine_cs *engine = req->engine;
Ben Widawskye0556842012-06-04 14:42:46 -0700853
Chris Wilson91c8a322016-07-05 10:40:23 +0100854 lockdep_assert_held(&req->i915->drm.struct_mutex);
Chris Wilson5b043f42016-08-02 22:50:38 +0100855 if (i915.enable_execlists)
856 return 0;
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800857
Chris Wilsonbca44d82016-05-24 14:53:41 +0100858 if (!req->ctx->engine[engine->id].state) {
Chris Wilsone2efd132016-05-24 14:53:34 +0100859 struct i915_gem_context *to = req->ctx;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100860 struct i915_hw_ppgtt *ppgtt =
861 to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100862
Chris Wilsonf9326be2016-04-28 09:56:45 +0100863 if (needs_pd_load_pre(ppgtt, engine, to)) {
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100864 int ret;
865
866 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100867 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100868 if (ret)
869 return ret;
870
Chris Wilsonf9326be2016-04-28 09:56:45 +0100871 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100872 }
873
Ben Widawskyc4829722013-12-06 14:11:20 -0800874 return 0;
Mika Kuoppalaa95f6a02014-03-14 16:22:10 +0200875 }
Ben Widawskyc4829722013-12-06 14:11:20 -0800876
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100877 return do_rcs_switch(req);
Ben Widawskye0556842012-06-04 14:42:46 -0700878}
Ben Widawsky84624812012-06-04 14:42:54 -0700879
Chris Wilsonf131e352016-12-29 14:40:37 +0000880static bool engine_has_kernel_context(struct intel_engine_cs *engine)
881{
882 struct i915_gem_timeline *timeline;
883
884 list_for_each_entry(timeline, &engine->i915->gt.timelines, link) {
885 struct intel_timeline *tl;
886
887 if (timeline == &engine->i915->gt.global_timeline)
888 continue;
889
890 tl = &timeline->engine[engine->id];
891 if (i915_gem_active_peek(&tl->last_request,
892 &engine->i915->drm.struct_mutex))
893 return false;
894 }
895
896 return (!engine->last_retired_context ||
897 i915_gem_context_is_kernel(engine->last_retired_context));
898}
899
Chris Wilson945657b2016-07-15 14:56:19 +0100900int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv)
901{
902 struct intel_engine_cs *engine;
Chris Wilson3033aca2016-10-28 13:58:47 +0100903 struct i915_gem_timeline *timeline;
Akash Goel3b3f1652016-10-13 22:44:48 +0530904 enum intel_engine_id id;
Chris Wilson945657b2016-07-15 14:56:19 +0100905
Chris Wilson3033aca2016-10-28 13:58:47 +0100906 lockdep_assert_held(&dev_priv->drm.struct_mutex);
907
Chris Wilsonf131e352016-12-29 14:40:37 +0000908 i915_gem_retire_requests(dev_priv);
909
Akash Goel3b3f1652016-10-13 22:44:48 +0530910 for_each_engine(engine, dev_priv, id) {
Chris Wilson945657b2016-07-15 14:56:19 +0100911 struct drm_i915_gem_request *req;
912 int ret;
913
Chris Wilsonf131e352016-12-29 14:40:37 +0000914 if (engine_has_kernel_context(engine))
915 continue;
916
Chris Wilson945657b2016-07-15 14:56:19 +0100917 req = i915_gem_request_alloc(engine, dev_priv->kernel_context);
918 if (IS_ERR(req))
919 return PTR_ERR(req);
920
Chris Wilson3033aca2016-10-28 13:58:47 +0100921 /* Queue this switch after all other activity */
922 list_for_each_entry(timeline, &dev_priv->gt.timelines, link) {
923 struct drm_i915_gem_request *prev;
924 struct intel_timeline *tl;
925
926 tl = &timeline->engine[engine->id];
927 prev = i915_gem_active_raw(&tl->last_request,
928 &dev_priv->drm.struct_mutex);
929 if (prev)
930 i915_sw_fence_await_sw_fence_gfp(&req->submit,
931 &prev->submit,
932 GFP_KERNEL);
933 }
934
Chris Wilson5b043f42016-08-02 22:50:38 +0100935 ret = i915_switch_context(req);
Chris Wilson945657b2016-07-15 14:56:19 +0100936 i915_add_request_no_flush(req);
937 if (ret)
938 return ret;
939 }
940
941 return 0;
942}
943
Oscar Mateoec3e9962014-07-24 17:04:18 +0100944static bool contexts_enabled(struct drm_device *dev)
Chris Wilson691e6412014-04-09 09:07:36 +0100945{
Oscar Mateoec3e9962014-07-24 17:04:18 +0100946 return i915.enable_execlists || to_i915(dev)->hw_context_size;
Chris Wilson691e6412014-04-09 09:07:36 +0100947}
948
Mika Kuoppalab083a082016-11-18 15:10:47 +0200949static bool client_is_banned(struct drm_i915_file_private *file_priv)
950{
951 return file_priv->context_bans > I915_MAX_CLIENT_CONTEXT_BANS;
952}
953
Ben Widawsky84624812012-06-04 14:42:54 -0700954int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
955 struct drm_file *file)
956{
Ben Widawsky84624812012-06-04 14:42:54 -0700957 struct drm_i915_gem_context_create *args = data;
958 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +0100959 struct i915_gem_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -0700960 int ret;
961
Oscar Mateoec3e9962014-07-24 17:04:18 +0100962 if (!contexts_enabled(dev))
Daniel Vetter5fa8be62012-06-19 17:16:01 +0200963 return -ENODEV;
964
Chris Wilsonb31e5132016-02-05 16:45:59 +0000965 if (args->pad != 0)
966 return -EINVAL;
967
Mika Kuoppalab083a082016-11-18 15:10:47 +0200968 if (client_is_banned(file_priv)) {
969 DRM_DEBUG("client %s[%d] banned from creating ctx\n",
970 current->comm,
971 pid_nr(get_task_pid(current, PIDTYPE_PID)));
972
973 return -EIO;
974 }
975
Ben Widawsky84624812012-06-04 14:42:54 -0700976 ret = i915_mutex_lock_interruptible(dev);
977 if (ret)
978 return ret;
979
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000980 ctx = i915_gem_create_context(to_i915(dev), file_priv);
Ben Widawsky84624812012-06-04 14:42:54 -0700981 mutex_unlock(&dev->struct_mutex);
Dan Carpenterbe636382012-07-17 09:44:49 +0300982 if (IS_ERR(ctx))
983 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700984
Chris Wilson984ff29f2017-01-06 15:20:13 +0000985 GEM_BUG_ON(i915_gem_context_is_kernel(ctx));
986
Oscar Mateo821d66d2014-07-03 16:28:00 +0100987 args->ctx_id = ctx->user_handle;
Chris Wilsonb84cf532016-11-21 11:31:09 +0000988 DRM_DEBUG("HW context %d created\n", args->ctx_id);
Ben Widawsky84624812012-06-04 14:42:54 -0700989
Dan Carpenterbe636382012-07-17 09:44:49 +0300990 return 0;
Ben Widawsky84624812012-06-04 14:42:54 -0700991}
992
993int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
994 struct drm_file *file)
995{
996 struct drm_i915_gem_context_destroy *args = data;
997 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +0100998 struct i915_gem_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -0700999 int ret;
1000
Chris Wilsonb31e5132016-02-05 16:45:59 +00001001 if (args->pad != 0)
1002 return -EINVAL;
1003
Oscar Mateo821d66d2014-07-03 16:28:00 +01001004 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE)
Ben Widawskyc2cf2412013-12-24 16:02:54 -08001005 return -ENOENT;
Ben Widawsky0eea67e2013-12-06 14:11:19 -08001006
Ben Widawsky84624812012-06-04 14:42:54 -07001007 ret = i915_mutex_lock_interruptible(dev);
1008 if (ret)
1009 return ret;
1010
Chris Wilsonca585b52016-05-24 14:53:36 +01001011 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -10001012 if (IS_ERR(ctx)) {
Ben Widawsky84624812012-06-04 14:42:54 -07001013 mutex_unlock(&dev->struct_mutex);
Ben Widawsky72ad5c42014-01-02 19:50:27 -10001014 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -07001015 }
1016
Chris Wilsond28b99a2016-05-24 14:53:39 +01001017 idr_remove(&file_priv->context_idr, ctx->user_handle);
Chris Wilson50e046b2016-08-04 07:52:46 +01001018 context_close(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -07001019 mutex_unlock(&dev->struct_mutex);
1020
Chris Wilsonb84cf532016-11-21 11:31:09 +00001021 DRM_DEBUG("HW context %d destroyed\n", args->ctx_id);
Ben Widawsky84624812012-06-04 14:42:54 -07001022 return 0;
1023}
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001024
1025int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
1026 struct drm_file *file)
1027{
1028 struct drm_i915_file_private *file_priv = file->driver_priv;
1029 struct drm_i915_gem_context_param *args = data;
Chris Wilsone2efd132016-05-24 14:53:34 +01001030 struct i915_gem_context *ctx;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001031 int ret;
1032
1033 ret = i915_mutex_lock_interruptible(dev);
1034 if (ret)
1035 return ret;
1036
Chris Wilsonca585b52016-05-24 14:53:36 +01001037 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001038 if (IS_ERR(ctx)) {
1039 mutex_unlock(&dev->struct_mutex);
1040 return PTR_ERR(ctx);
1041 }
1042
1043 args->size = 0;
1044 switch (args->param) {
1045 case I915_CONTEXT_PARAM_BAN_PERIOD:
Mika Kuoppala84102172016-11-16 17:20:32 +02001046 ret = -EINVAL;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001047 break;
David Weinehallb1b38272015-05-20 17:00:13 +03001048 case I915_CONTEXT_PARAM_NO_ZEROMAP:
1049 args->value = ctx->flags & CONTEXT_NO_ZEROMAP;
1050 break;
Chris Wilsonfa8848f2015-10-14 14:17:11 +01001051 case I915_CONTEXT_PARAM_GTT_SIZE:
1052 if (ctx->ppgtt)
1053 args->value = ctx->ppgtt->base.total;
1054 else if (to_i915(dev)->mm.aliasing_ppgtt)
1055 args->value = to_i915(dev)->mm.aliasing_ppgtt->base.total;
1056 else
Joonas Lahtinen62106b42016-03-18 10:42:57 +02001057 args->value = to_i915(dev)->ggtt.base.total;
Chris Wilsonfa8848f2015-10-14 14:17:11 +01001058 break;
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001059 case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
Chris Wilson60958682016-12-31 11:20:11 +00001060 args->value = i915_gem_context_no_error_capture(ctx);
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001061 break;
Mika Kuoppala84102172016-11-16 17:20:32 +02001062 case I915_CONTEXT_PARAM_BANNABLE:
Chris Wilson60958682016-12-31 11:20:11 +00001063 args->value = i915_gem_context_is_bannable(ctx);
Mika Kuoppala84102172016-11-16 17:20:32 +02001064 break;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001065 default:
1066 ret = -EINVAL;
1067 break;
1068 }
1069 mutex_unlock(&dev->struct_mutex);
1070
1071 return ret;
1072}
1073
1074int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
1075 struct drm_file *file)
1076{
1077 struct drm_i915_file_private *file_priv = file->driver_priv;
1078 struct drm_i915_gem_context_param *args = data;
Chris Wilsone2efd132016-05-24 14:53:34 +01001079 struct i915_gem_context *ctx;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001080 int ret;
1081
1082 ret = i915_mutex_lock_interruptible(dev);
1083 if (ret)
1084 return ret;
1085
Chris Wilsonca585b52016-05-24 14:53:36 +01001086 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001087 if (IS_ERR(ctx)) {
1088 mutex_unlock(&dev->struct_mutex);
1089 return PTR_ERR(ctx);
1090 }
1091
1092 switch (args->param) {
1093 case I915_CONTEXT_PARAM_BAN_PERIOD:
Mika Kuoppala84102172016-11-16 17:20:32 +02001094 ret = -EINVAL;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001095 break;
David Weinehallb1b38272015-05-20 17:00:13 +03001096 case I915_CONTEXT_PARAM_NO_ZEROMAP:
1097 if (args->size) {
1098 ret = -EINVAL;
1099 } else {
1100 ctx->flags &= ~CONTEXT_NO_ZEROMAP;
1101 ctx->flags |= args->value ? CONTEXT_NO_ZEROMAP : 0;
1102 }
1103 break;
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001104 case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
Chris Wilson60958682016-12-31 11:20:11 +00001105 if (args->size)
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001106 ret = -EINVAL;
Chris Wilson60958682016-12-31 11:20:11 +00001107 else if (args->value)
1108 i915_gem_context_set_no_error_capture(ctx);
1109 else
1110 i915_gem_context_clear_no_error_capture(ctx);
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001111 break;
Mika Kuoppala84102172016-11-16 17:20:32 +02001112 case I915_CONTEXT_PARAM_BANNABLE:
1113 if (args->size)
1114 ret = -EINVAL;
1115 else if (!capable(CAP_SYS_ADMIN) && !args->value)
1116 ret = -EPERM;
Chris Wilson60958682016-12-31 11:20:11 +00001117 else if (args->value)
1118 i915_gem_context_set_bannable(ctx);
Mika Kuoppala84102172016-11-16 17:20:32 +02001119 else
Chris Wilson60958682016-12-31 11:20:11 +00001120 i915_gem_context_clear_bannable(ctx);
Mika Kuoppala84102172016-11-16 17:20:32 +02001121 break;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001122 default:
1123 ret = -EINVAL;
1124 break;
1125 }
1126 mutex_unlock(&dev->struct_mutex);
1127
1128 return ret;
1129}
Chris Wilsond5387042016-05-13 11:57:19 +01001130
1131int i915_gem_context_reset_stats_ioctl(struct drm_device *dev,
1132 void *data, struct drm_file *file)
1133{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001134 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsond5387042016-05-13 11:57:19 +01001135 struct drm_i915_reset_stats *args = data;
Chris Wilsone2efd132016-05-24 14:53:34 +01001136 struct i915_gem_context *ctx;
Chris Wilsond5387042016-05-13 11:57:19 +01001137 int ret;
1138
1139 if (args->flags || args->pad)
1140 return -EINVAL;
1141
1142 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE && !capable(CAP_SYS_ADMIN))
1143 return -EPERM;
1144
Chris Wilsonbdb04612016-05-13 11:57:20 +01001145 ret = i915_mutex_lock_interruptible(dev);
Chris Wilsond5387042016-05-13 11:57:19 +01001146 if (ret)
1147 return ret;
1148
Chris Wilsonca585b52016-05-24 14:53:36 +01001149 ctx = i915_gem_context_lookup(file->driver_priv, args->ctx_id);
Chris Wilsond5387042016-05-13 11:57:19 +01001150 if (IS_ERR(ctx)) {
1151 mutex_unlock(&dev->struct_mutex);
1152 return PTR_ERR(ctx);
1153 }
Chris Wilsond5387042016-05-13 11:57:19 +01001154
1155 if (capable(CAP_SYS_ADMIN))
1156 args->reset_count = i915_reset_count(&dev_priv->gpu_error);
1157 else
1158 args->reset_count = 0;
1159
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02001160 args->batch_active = ctx->guilty_count;
1161 args->batch_pending = ctx->active_count;
Chris Wilsond5387042016-05-13 11:57:19 +01001162
1163 mutex_unlock(&dev->struct_mutex);
1164
1165 return 0;
1166}