blob: 5768f420c8b06125c5927d44cd6472eb7ab70854 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000016#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Evan Cheng94b95502011-07-26 00:24:13 +000018#include "MCTargetDesc/PPCPredicates.h"
Craig Topper79aa3412012-03-17 18:46:09 +000019#include "llvm/CallingConv.h"
20#include "llvm/Constants.h"
21#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
23#include "llvm/Intrinsics.h"
Owen Anderson718cb662007-09-07 04:06:50 +000024#include "llvm/ADT/STLExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000025#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000026#include "llvm/CodeGen/MachineFrameInfo.h"
27#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000028#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000031#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000032#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000036#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037using namespace llvm;
38
Duncan Sands1e96bab2010-11-04 10:49:57 +000039static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000040 CCValAssign::LocInfo &LocInfo,
41 ISD::ArgFlagsTy &ArgFlags,
42 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000043static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000044 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000048static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000049 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000050 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
53
Hal Finkel77838f92012-06-04 02:21:00 +000054static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
55cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000056
Hal Finkel71ffcfe2012-06-10 19:32:29 +000057static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
58cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
59
Chris Lattnerf0144122009-07-28 03:13:23 +000060static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
61 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000062 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000063
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000064 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000065}
66
Chris Lattner331d1bc2006-11-02 01:44:04 +000067PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000068 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Evan Cheng769951f2012-07-02 22:39:56 +000069 const PPCSubtarget *Subtarget = &TM.getSubtarget<PPCSubtarget>();
Scott Michelfdc40a02009-02-17 22:15:04 +000070
Nate Begeman405e3ec2005-10-21 00:02:42 +000071 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000072
Chris Lattnerd145a612005-09-27 22:18:25 +000073 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000074 setUseUnderscoreSetJmp(true);
75 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000076
Chris Lattner749dc722010-10-10 18:34:00 +000077 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
78 // arguments are at least 4/8 bytes aligned.
Evan Cheng769951f2012-07-02 22:39:56 +000079 bool isPPC64 = Subtarget->isPPC64();
80 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000081
Chris Lattner7c5a3d32005-08-16 17:14:42 +000082 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +000083 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
84 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
85 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000086
Evan Chengc5484282006-10-04 00:56:09 +000087 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000088 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
89 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000090
Owen Anderson825b72b2009-08-11 20:47:22 +000091 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000092
Chris Lattner94e509c2006-11-10 23:58:45 +000093 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000094 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
95 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
96 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
97 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
98 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
99 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
100 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
101 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
102 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
103 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000104
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000105 // This is used in the ppcf128->int sequence. Note it has different semantics
106 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000107 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000108
Roman Divacky0016f732012-08-16 18:19:29 +0000109 // We do not currently implement these libm ops for PowerPC.
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000110 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
111 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
112 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
113 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
114 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
115
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000116 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000117 setOperationAction(ISD::SREM, MVT::i32, Expand);
118 setOperationAction(ISD::UREM, MVT::i32, Expand);
119 setOperationAction(ISD::SREM, MVT::i64, Expand);
120 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000121
122 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
124 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
125 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
126 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
127 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
128 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
129 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
130 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000131
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000132 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setOperationAction(ISD::FSIN , MVT::f64, Expand);
134 setOperationAction(ISD::FCOS , MVT::f64, Expand);
135 setOperationAction(ISD::FREM , MVT::f64, Expand);
136 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000137 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::FSIN , MVT::f32, Expand);
139 setOperationAction(ISD::FCOS , MVT::f32, Expand);
140 setOperationAction(ISD::FREM , MVT::f32, Expand);
141 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000142 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000143
Owen Anderson825b72b2009-08-11 20:47:22 +0000144 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000145
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000146 // If we're enabling GP optimizations, use hardware square root
Evan Cheng769951f2012-07-02 22:39:56 +0000147 if (!Subtarget->hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
149 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000150 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000151
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
153 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000154
Nate Begemand88fc032006-01-14 03:14:10 +0000155 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
157 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
158 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000159 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
160 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
162 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
163 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000164 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
165 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000166
Nate Begeman35ef9132006-01-11 21:21:00 +0000167 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
169 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000170
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000171 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000172 setOperationAction(ISD::SELECT, MVT::i32, Expand);
173 setOperationAction(ISD::SELECT, MVT::i64, Expand);
174 setOperationAction(ISD::SELECT, MVT::f32, Expand);
175 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000176
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000177 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
179 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000180
Nate Begeman750ac1b2006-02-01 07:19:44 +0000181 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000182 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000183
Nate Begeman81e80972006-03-17 01:40:33 +0000184 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000186
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000188
Chris Lattnerf7605322005-08-31 21:09:52 +0000189 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000191
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000192 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
194 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000195
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000196 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
197 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
198 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
199 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000200
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000201 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000203
Owen Anderson825b72b2009-08-11 20:47:22 +0000204 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
205 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
206 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
207 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000208
209
210 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000211 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
213 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000214 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000215 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
216 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
217 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
218 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000219 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
221 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000222
Nate Begeman1db3c922008-08-11 17:36:31 +0000223 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000225
226 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000227 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
228 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000229
Nate Begemanacc398c2006-01-25 18:21:52 +0000230 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000232
Evan Cheng769951f2012-07-02 22:39:56 +0000233 if (Subtarget->isSVR4ABI()) {
234 if (isPPC64) {
Hal Finkel179a4dd2012-03-24 03:53:55 +0000235 // VAARG always uses double-word chunks, so promote anything smaller.
236 setOperationAction(ISD::VAARG, MVT::i1, Promote);
237 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
238 setOperationAction(ISD::VAARG, MVT::i8, Promote);
239 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
240 setOperationAction(ISD::VAARG, MVT::i16, Promote);
241 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
242 setOperationAction(ISD::VAARG, MVT::i32, Promote);
243 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
244 setOperationAction(ISD::VAARG, MVT::Other, Expand);
245 } else {
246 // VAARG is custom lowered with the 32-bit SVR4 ABI.
247 setOperationAction(ISD::VAARG, MVT::Other, Custom);
248 setOperationAction(ISD::VAARG, MVT::i64, Custom);
249 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000250 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000251 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000252
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000253 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000254 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
255 setOperationAction(ISD::VAEND , MVT::Other, Expand);
256 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
257 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
258 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
259 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000260
Chris Lattner6d92cad2006-03-26 10:06:40 +0000261 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000263
Dale Johannesen53e4e442008-11-07 22:54:33 +0000264 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
266 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
267 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
268 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
269 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
270 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
271 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
272 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
273 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
274 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
275 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
276 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000277
Evan Cheng769951f2012-07-02 22:39:56 +0000278 if (Subtarget->has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000279 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
281 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
282 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
283 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000284 // This is just the low 32 bits of a (signed) fp->i64 conversion.
285 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000286 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000287
Chris Lattner7fbcef72006-03-24 07:53:47 +0000288 // FIXME: disable this lowered code. This generates 64-bit register values,
289 // and we don't model the fact that the top part is clobbered by calls. We
290 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000292 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000293 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000295 }
296
Evan Cheng769951f2012-07-02 22:39:56 +0000297 if (Subtarget->use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000298 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperc9099502012-04-20 06:31:50 +0000299 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000300 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000302 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
304 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
305 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000306 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000307 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
309 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
310 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000311 }
Evan Chengd30bf012006-03-01 01:11:20 +0000312
Evan Cheng769951f2012-07-02 22:39:56 +0000313 if (Subtarget->hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000314 // First set operation action for all vector types to expand. Then we
315 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
317 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
318 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000319
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000320 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000321 setOperationAction(ISD::ADD , VT, Legal);
322 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000323
Chris Lattner7ff7e672006-04-04 17:25:31 +0000324 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000325 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000327
328 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000329 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000331 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000333 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000335 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000337 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000339 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000341
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000342 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000343 setOperationAction(ISD::MUL , VT, Expand);
344 setOperationAction(ISD::SDIV, VT, Expand);
345 setOperationAction(ISD::SREM, VT, Expand);
346 setOperationAction(ISD::UDIV, VT, Expand);
347 setOperationAction(ISD::UREM, VT, Expand);
348 setOperationAction(ISD::FDIV, VT, Expand);
349 setOperationAction(ISD::FNEG, VT, Expand);
350 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
351 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
352 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
353 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
354 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
355 setOperationAction(ISD::UDIVREM, VT, Expand);
356 setOperationAction(ISD::SDIVREM, VT, Expand);
357 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
358 setOperationAction(ISD::FPOW, VT, Expand);
359 setOperationAction(ISD::CTPOP, VT, Expand);
360 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000361 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000362 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000363 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000364 }
365
Adhemerval Zanellac83b5dc2012-10-30 18:29:42 +0000366 for (unsigned i = (unsigned)MVT::FIRST_FP_VECTOR_VALUETYPE;
367 i <= (unsigned)MVT::LAST_FP_VECTOR_VALUETYPE; ++i) {
368 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
369 setOperationAction(ISD::FSQRT, VT, Expand);
370 }
371
Chris Lattner7ff7e672006-04-04 17:25:31 +0000372 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
373 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000374 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000375
Owen Anderson825b72b2009-08-11 20:47:22 +0000376 setOperationAction(ISD::AND , MVT::v4i32, Legal);
377 setOperationAction(ISD::OR , MVT::v4i32, Legal);
378 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
379 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
380 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
381 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella51aaadb2012-10-08 17:27:24 +0000382 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
383 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
384 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
385 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000386
Craig Topperc9099502012-04-20 06:31:50 +0000387 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
388 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
389 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
390 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000391
Owen Anderson825b72b2009-08-11 20:47:22 +0000392 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel070b8db2012-06-22 00:49:52 +0000393 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
395 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
396 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000397
Owen Anderson825b72b2009-08-11 20:47:22 +0000398 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
399 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000400
Owen Anderson825b72b2009-08-11 20:47:22 +0000401 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
402 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
403 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
404 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella5f41fd62012-10-30 13:50:19 +0000405
406 // Altivec does not contain unordered floating-point compare instructions
407 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
408 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
409 setCondCodeAction(ISD::SETUGT, MVT::v4f32, Expand);
410 setCondCodeAction(ISD::SETUGE, MVT::v4f32, Expand);
411 setCondCodeAction(ISD::SETULT, MVT::v4f32, Expand);
412 setCondCodeAction(ISD::SETULE, MVT::v4f32, Expand);
Nate Begeman425a9692005-11-29 08:17:20 +0000413 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000414
Hal Finkel8cc34742012-08-04 14:10:46 +0000415 if (Subtarget->has64BitSupport()) {
Hal Finkel19aa2b52012-04-01 20:08:17 +0000416 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel8cc34742012-08-04 14:10:46 +0000417 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
418 }
Hal Finkel19aa2b52012-04-01 20:08:17 +0000419
Eli Friedman4db5aca2011-08-29 18:23:02 +0000420 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
421 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
422
Duncan Sands03228082008-11-23 15:47:28 +0000423 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000424 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Scott Michelfdc40a02009-02-17 22:15:04 +0000425
Evan Cheng769951f2012-07-02 22:39:56 +0000426 if (isPPC64) {
Chris Lattner10da9572006-10-18 01:20:43 +0000427 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000428 setExceptionPointerRegister(PPC::X3);
429 setExceptionSelectorRegister(PPC::X4);
430 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000431 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000432 setExceptionPointerRegister(PPC::R3);
433 setExceptionSelectorRegister(PPC::R4);
434 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000435
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000436 // We have target-specific dag combine patterns for the following nodes:
437 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000438 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000439 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000440 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000441
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000442 // Darwin long double math library functions have $LDBL128 appended.
Evan Cheng769951f2012-07-02 22:39:56 +0000443 if (Subtarget->isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000444 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000445 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
446 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000447 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
448 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000449 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
450 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
451 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
452 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
453 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000454 }
455
Hal Finkelc6129162011-10-17 18:53:03 +0000456 setMinFunctionAlignment(2);
457 if (PPCSubTarget.isDarwin())
458 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000459
Evan Cheng769951f2012-07-02 22:39:56 +0000460 if (isPPC64 && Subtarget->isJITCodeModel())
461 // Temporary workaround for the inability of PPC64 JIT to handle jump
462 // tables.
463 setSupportJumpTables(false);
464
Eli Friedman26689ac2011-08-03 21:06:02 +0000465 setInsertFencesForAtomic(true);
466
Hal Finkel768c65f2011-11-22 16:21:04 +0000467 setSchedulingPreference(Sched::Hybrid);
468
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000469 computeRegisterProperties();
Hal Finkel621b77a2012-08-28 16:12:39 +0000470
471 // The Freescale cores does better with aggressive inlining of memcpy and
472 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
473 if (Subtarget->getDarwinDirective() == PPC::DIR_E500mc ||
474 Subtarget->getDarwinDirective() == PPC::DIR_E5500) {
475 maxStoresPerMemset = 32;
476 maxStoresPerMemsetOptSize = 16;
477 maxStoresPerMemcpy = 32;
478 maxStoresPerMemcpyOptSize = 8;
479 maxStoresPerMemmove = 32;
480 maxStoresPerMemmoveOptSize = 8;
481
482 setPrefFunctionAlignment(4);
483 benefitFromCodePlacementOpt = true;
484 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000485}
486
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000487/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
488/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000489unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000490 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000491 // Darwin passes everything on 4 byte boundary.
492 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
493 return 4;
Roman Divacky466958c2012-04-02 15:49:30 +0000494
495 // 16byte and wider vectors are passed on 16byte boundary.
496 if (VectorType *VTy = dyn_cast<VectorType>(Ty))
497 if (VTy->getBitWidth() >= 128)
498 return 16;
499
500 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
501 if (PPCSubTarget.isPPC64())
502 return 8;
503
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000504 return 4;
505}
506
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000507const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
508 switch (Opcode) {
509 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000510 case PPCISD::FSEL: return "PPCISD::FSEL";
511 case PPCISD::FCFID: return "PPCISD::FCFID";
512 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
513 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
514 case PPCISD::STFIWX: return "PPCISD::STFIWX";
515 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
516 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
517 case PPCISD::VPERM: return "PPCISD::VPERM";
518 case PPCISD::Hi: return "PPCISD::Hi";
519 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000520 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000521 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
522 case PPCISD::LOAD: return "PPCISD::LOAD";
523 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000524 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
525 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
526 case PPCISD::SRL: return "PPCISD::SRL";
527 case PPCISD::SRA: return "PPCISD::SRA";
528 case PPCISD::SHL: return "PPCISD::SHL";
529 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
530 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000531 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
Hal Finkel5b00cea2012-03-31 14:45:15 +0000532 case PPCISD::CALL_NOP_SVR4: return "PPCISD::CALL_NOP_SVR4";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000533 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000534 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000535 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000536 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
537 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000538 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
539 case PPCISD::MFCR: return "PPCISD::MFCR";
540 case PPCISD::VCMP: return "PPCISD::VCMP";
541 case PPCISD::VCMPo: return "PPCISD::VCMPo";
542 case PPCISD::LBRX: return "PPCISD::LBRX";
543 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000544 case PPCISD::LARX: return "PPCISD::LARX";
545 case PPCISD::STCX: return "PPCISD::STCX";
546 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
547 case PPCISD::MFFS: return "PPCISD::MFFS";
548 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
549 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
550 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
551 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000552 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel82b38212012-08-28 02:10:27 +0000553 case PPCISD::CR6SET: return "PPCISD::CR6SET";
554 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000555 }
556}
557
Duncan Sands28b77e92011-09-06 19:07:46 +0000558EVT PPCTargetLowering::getSetCCResultType(EVT VT) const {
Adhemerval Zanella1c7d69b2012-10-08 18:59:53 +0000559 if (!VT.isVector())
560 return MVT::i32;
561 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000562}
563
Chris Lattner1a635d62006-04-14 06:01:58 +0000564//===----------------------------------------------------------------------===//
565// Node matching predicates, for use by the tblgen matching code.
566//===----------------------------------------------------------------------===//
567
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000568/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000569static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000570 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000571 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000572 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000573 // Maybe this has already been legalized into the constant pool?
574 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000575 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000576 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000577 }
578 return false;
579}
580
Chris Lattnerddb739e2006-04-06 17:23:16 +0000581/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
582/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000583static bool isConstantOrUndef(int Op, int Val) {
584 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000585}
586
587/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
588/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000589bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000590 if (!isUnary) {
591 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000592 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000593 return false;
594 } else {
595 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000596 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
597 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000598 return false;
599 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000600 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000601}
602
603/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
604/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000605bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000606 if (!isUnary) {
607 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000608 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
609 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000610 return false;
611 } else {
612 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000613 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
614 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
615 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
616 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000617 return false;
618 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000619 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000620}
621
Chris Lattnercaad1632006-04-06 22:02:42 +0000622/// isVMerge - Common function, used to match vmrg* shuffles.
623///
Nate Begeman9008ca62009-04-27 18:41:29 +0000624static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000625 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000626 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000627 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000628 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
629 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000630
Chris Lattner116cc482006-04-06 21:11:54 +0000631 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
632 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000633 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000634 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000635 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000636 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000637 return false;
638 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000639 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000640}
641
642/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
643/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000644bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000645 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000646 if (!isUnary)
647 return isVMerge(N, UnitSize, 8, 24);
648 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000649}
650
651/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
652/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000653bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000654 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000655 if (!isUnary)
656 return isVMerge(N, UnitSize, 0, 16);
657 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000658}
659
660
Chris Lattnerd0608e12006-04-06 18:26:28 +0000661/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
662/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000663int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000664 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000665 "PPC only supports shuffles by bytes!");
666
667 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000668
Chris Lattnerd0608e12006-04-06 18:26:28 +0000669 // Find the first non-undef value in the shuffle mask.
670 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000671 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000672 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000673
Chris Lattnerd0608e12006-04-06 18:26:28 +0000674 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000675
Nate Begeman9008ca62009-04-27 18:41:29 +0000676 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000677 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000678 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000679 if (ShiftAmt < i) return -1;
680 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000681
Chris Lattnerf24380e2006-04-06 22:28:36 +0000682 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000683 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000684 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000685 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000686 return -1;
687 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000688 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000689 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000690 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000691 return -1;
692 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000693 return ShiftAmt;
694}
Chris Lattneref819f82006-03-20 06:33:01 +0000695
696/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
697/// specifies a splat of a single element that is suitable for input to
698/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000699bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000700 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000701 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000702
Chris Lattner88a99ef2006-03-20 06:37:44 +0000703 // This is a splat operation if each element of the permute is the same, and
704 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000705 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000706
Nate Begeman9008ca62009-04-27 18:41:29 +0000707 // FIXME: Handle UNDEF elements too!
708 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000709 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000710
Nate Begeman9008ca62009-04-27 18:41:29 +0000711 // Check that the indices are consecutive, in the case of a multi-byte element
712 // splatted with a v16i8 mask.
713 for (unsigned i = 1; i != EltSize; ++i)
714 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000715 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000716
Chris Lattner7ff7e672006-04-04 17:25:31 +0000717 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000718 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000719 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000720 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000721 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000722 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000723 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000724}
725
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000726/// isAllNegativeZeroVector - Returns true if all elements of build_vector
727/// are -0.0.
728bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000729 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
730
731 APInt APVal, APUndef;
732 unsigned BitSize;
733 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000734
Dale Johannesen1e608812009-11-13 01:45:18 +0000735 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000736 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000737 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000738
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000739 return false;
740}
741
Chris Lattneref819f82006-03-20 06:33:01 +0000742/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
743/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000744unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000745 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
746 assert(isSplatShuffleMask(SVOp, EltSize));
747 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000748}
749
Chris Lattnere87192a2006-04-12 17:37:20 +0000750/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000751/// by using a vspltis[bhw] instruction of the specified element size, return
752/// the constant being splatted. The ByteSize field indicates the number of
753/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000754SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
755 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000756
757 // If ByteSize of the splat is bigger than the element size of the
758 // build_vector, then we have a case where we are checking for a splat where
759 // multiple elements of the buildvector are folded together into a single
760 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
761 unsigned EltSize = 16/N->getNumOperands();
762 if (EltSize < ByteSize) {
763 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000764 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000765 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000766
Chris Lattner79d9a882006-04-08 07:14:26 +0000767 // See if all of the elements in the buildvector agree across.
768 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
769 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
770 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000771 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000772
Scott Michelfdc40a02009-02-17 22:15:04 +0000773
Gabor Greifba36cb52008-08-28 21:40:38 +0000774 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000775 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
776 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000777 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000778 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000779
Chris Lattner79d9a882006-04-08 07:14:26 +0000780 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
781 // either constant or undef values that are identical for each chunk. See
782 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000783
Chris Lattner79d9a882006-04-08 07:14:26 +0000784 // Check to see if all of the leading entries are either 0 or -1. If
785 // neither, then this won't fit into the immediate field.
786 bool LeadingZero = true;
787 bool LeadingOnes = true;
788 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000789 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000790
Chris Lattner79d9a882006-04-08 07:14:26 +0000791 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
792 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
793 }
794 // Finally, check the least significant entry.
795 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000796 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000797 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000798 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000799 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000800 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000801 }
802 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000803 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000804 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000805 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000806 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000808 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000809
Dan Gohman475871a2008-07-27 21:46:04 +0000810 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000811 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000812
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000813 // Check to see if this buildvec has a single non-undef value in its elements.
814 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
815 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000816 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000817 OpVal = N->getOperand(i);
818 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000819 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000820 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000821
Gabor Greifba36cb52008-08-28 21:40:38 +0000822 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000823
Eli Friedman1a8229b2009-05-24 02:03:36 +0000824 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000825 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000826 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000827 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000828 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000829 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000830 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000831 }
832
833 // If the splat value is larger than the element value, then we can never do
834 // this splat. The only case that we could fit the replicated bits into our
835 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000836 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000837
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000838 // If the element value is larger than the splat value, cut it in half and
839 // check to see if the two halves are equal. Continue doing this until we
840 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
841 while (ValSizeInBytes > ByteSize) {
842 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000843
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000844 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000845 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
846 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000847 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000848 }
849
850 // Properly sign extend the value.
Richard Smith1144af32012-08-24 23:29:28 +0000851 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelfdc40a02009-02-17 22:15:04 +0000852
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000853 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000854 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000855
Chris Lattner140a58f2006-04-08 06:46:53 +0000856 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith1144af32012-08-24 23:29:28 +0000857 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000858 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000859 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000860}
861
Chris Lattner1a635d62006-04-14 06:01:58 +0000862//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000863// Addressing Mode Selection
864//===----------------------------------------------------------------------===//
865
866/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
867/// or 64-bit immediate, and if the value can be accurately represented as a
868/// sign extension from a 16-bit value. If so, this returns true and the
869/// immediate.
870static bool isIntS16Immediate(SDNode *N, short &Imm) {
871 if (N->getOpcode() != ISD::Constant)
872 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000873
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000874 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000875 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000876 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000877 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000878 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000879}
Dan Gohman475871a2008-07-27 21:46:04 +0000880static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000881 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000882}
883
884
885/// SelectAddressRegReg - Given the specified addressed, check to see if it
886/// can be represented as an indexed [r+r] operation. Returns false if it
887/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000888bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
889 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000890 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000891 short imm = 0;
892 if (N.getOpcode() == ISD::ADD) {
893 if (isIntS16Immediate(N.getOperand(1), imm))
894 return false; // r+i
895 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
896 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000897
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000898 Base = N.getOperand(0);
899 Index = N.getOperand(1);
900 return true;
901 } else if (N.getOpcode() == ISD::OR) {
902 if (isIntS16Immediate(N.getOperand(1), imm))
903 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000904
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000905 // If this is an or of disjoint bitfields, we can codegen this as an add
906 // (for better address arithmetic) if the LHS and RHS of the OR are provably
907 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000908 APInt LHSKnownZero, LHSKnownOne;
909 APInt RHSKnownZero, RHSKnownOne;
910 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000911 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000912
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000913 if (LHSKnownZero.getBoolValue()) {
914 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000915 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000916 // If all of the bits are known zero on the LHS or RHS, the add won't
917 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000918 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000919 Base = N.getOperand(0);
920 Index = N.getOperand(1);
921 return true;
922 }
923 }
924 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000925
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000926 return false;
927}
928
929/// Returns true if the address N can be represented by a base register plus
930/// a signed 16-bit displacement [r+imm], and if it is not better
931/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000932bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000933 SDValue &Base,
934 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000935 // FIXME dl should come from parent load or store, not from address
936 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000937 // If this can be more profitably realized as r+r, fail.
938 if (SelectAddressRegReg(N, Disp, Base, DAG))
939 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000940
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000941 if (N.getOpcode() == ISD::ADD) {
942 short imm = 0;
943 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000944 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000945 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
946 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
947 } else {
948 Base = N.getOperand(0);
949 }
950 return true; // [r+i]
951 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
952 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +0000953 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000954 && "Cannot handle constant offsets yet!");
955 Disp = N.getOperand(1).getOperand(0); // The global address.
956 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackyfd42ed62012-06-04 17:36:38 +0000957 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000958 Disp.getOpcode() == ISD::TargetConstantPool ||
959 Disp.getOpcode() == ISD::TargetJumpTable);
960 Base = N.getOperand(0);
961 return true; // [&g+r]
962 }
963 } else if (N.getOpcode() == ISD::OR) {
964 short imm = 0;
965 if (isIntS16Immediate(N.getOperand(1), imm)) {
966 // If this is an or of disjoint bitfields, we can codegen this as an add
967 // (for better address arithmetic) if the LHS and RHS of the OR are
968 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000969 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +0000970 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000971
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000972 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000973 // If all of the bits are known zero on the LHS or RHS, the add won't
974 // carry.
975 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000976 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000977 return true;
978 }
979 }
980 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
981 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +0000982
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000983 // If this address fits entirely in a 16-bit sext immediate field, codegen
984 // this as "d, 0"
985 short Imm;
986 if (isIntS16Immediate(CN, Imm)) {
987 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000988 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
989 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000990 return true;
991 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000992
993 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +0000994 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000995 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
996 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000997
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000998 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000999 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001000
Owen Anderson825b72b2009-08-11 20:47:22 +00001001 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1002 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001003 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001004 return true;
1005 }
1006 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001007
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001008 Disp = DAG.getTargetConstant(0, getPointerTy());
1009 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1010 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1011 else
1012 Base = N;
1013 return true; // [r+0]
1014}
1015
1016/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1017/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +00001018bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1019 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +00001020 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001021 // Check to see if we can easily represent this as an [r+r] address. This
1022 // will fail if it thinks that the address is more profitably represented as
1023 // reg+imm, e.g. where imm = 0.
1024 if (SelectAddressRegReg(N, Base, Index, DAG))
1025 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +00001026
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001027 // If the operand is an addition, always emit this as [r+r], since this is
1028 // better (for code size, and execution, as the memop does the add for free)
1029 // than emitting an explicit add.
1030 if (N.getOpcode() == ISD::ADD) {
1031 Base = N.getOperand(0);
1032 Index = N.getOperand(1);
1033 return true;
1034 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001035
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001036 // Otherwise, do it the hard way, using R0 as the base register.
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00001037 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1038 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001039 Index = N;
1040 return true;
1041}
1042
1043/// SelectAddressRegImmShift - Returns true if the address N can be
1044/// represented by a base register plus a signed 14-bit displacement
1045/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +00001046bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
1047 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +00001048 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001049 // FIXME dl should come from the parent load or store, not the address
1050 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001051 // If this can be more profitably realized as r+r, fail.
1052 if (SelectAddressRegReg(N, Disp, Base, DAG))
1053 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001054
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001055 if (N.getOpcode() == ISD::ADD) {
1056 short imm = 0;
1057 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Gabor Greifc77d6782012-04-20 08:58:49 +00001058 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001059 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1060 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1061 } else {
1062 Base = N.getOperand(0);
1063 }
1064 return true; // [r+i]
1065 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1066 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001067 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001068 && "Cannot handle constant offsets yet!");
1069 Disp = N.getOperand(1).getOperand(0); // The global address.
1070 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
1071 Disp.getOpcode() == ISD::TargetConstantPool ||
1072 Disp.getOpcode() == ISD::TargetJumpTable);
1073 Base = N.getOperand(0);
1074 return true; // [&g+r]
1075 }
1076 } else if (N.getOpcode() == ISD::OR) {
1077 short imm = 0;
1078 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
1079 // If this is an or of disjoint bitfields, we can codegen this as an add
1080 // (for better address arithmetic) if the LHS and RHS of the OR are
1081 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001082 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001083 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001084 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001085 // If all of the bits are known zero on the LHS or RHS, the add won't
1086 // carry.
1087 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001088 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001089 return true;
1090 }
1091 }
1092 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001093 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001094 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001095 // If this address fits entirely in a 14-bit sext immediate field, codegen
1096 // this as "d, 0"
1097 short Imm;
1098 if (isIntS16Immediate(CN, Imm)) {
1099 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Cameron Zwarichd76773a2011-05-19 03:11:06 +00001100 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1101 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001102 return true;
1103 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001104
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001105 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001106 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001107 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1108 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001109
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001110 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001111 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1112 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1113 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001114 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001115 return true;
1116 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001117 }
1118 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001119
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001120 Disp = DAG.getTargetConstant(0, getPointerTy());
1121 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1122 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1123 else
1124 Base = N;
1125 return true; // [r+0]
1126}
1127
1128
1129/// getPreIndexedAddressParts - returns true by value, base pointer and
1130/// offset pointer and addressing mode by reference if the node's address
1131/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001132bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1133 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001134 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001135 SelectionDAG &DAG) const {
Hal Finkel77838f92012-06-04 02:21:00 +00001136 if (DisablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001137
Dan Gohman475871a2008-07-27 21:46:04 +00001138 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001139 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001140 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1141 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001142 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001143
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001144 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001145 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001146 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001147 } else
1148 return false;
1149
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001150 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001151 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001152 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001153
Hal Finkelac81cc32012-06-19 02:34:32 +00001154 if (SelectAddressRegReg(Ptr, Offset, Base, DAG)) {
Hal Finkel0fcdd8b2012-06-20 15:43:03 +00001155 AM = ISD::PRE_INC;
1156 return true;
Hal Finkelac81cc32012-06-19 02:34:32 +00001157 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001158
Chris Lattner0851b4f2006-11-15 19:55:13 +00001159 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001160 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001161 // reg + imm
1162 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1163 return false;
1164 } else {
1165 // reg + imm * 4.
1166 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1167 return false;
1168 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001169
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001170 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001171 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1172 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001173 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001174 LD->getExtensionType() == ISD::SEXTLOAD &&
1175 isa<ConstantSDNode>(Offset))
1176 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001177 }
1178
Chris Lattner4eab7142006-11-10 02:08:47 +00001179 AM = ISD::PRE_INC;
1180 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001181}
1182
1183//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001184// LowerOperation implementation
1185//===----------------------------------------------------------------------===//
1186
Chris Lattner1e61e692010-11-15 02:46:57 +00001187/// GetLabelAccessInfo - Return true if we should reference labels using a
1188/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1189static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001190 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1191 HiOpFlags = PPCII::MO_HA16;
1192 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001193
Chris Lattner1e61e692010-11-15 02:46:57 +00001194 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1195 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001196 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001197 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001198 if (isPIC) {
1199 HiOpFlags |= PPCII::MO_PIC_FLAG;
1200 LoOpFlags |= PPCII::MO_PIC_FLAG;
1201 }
1202
1203 // If this is a reference to a global value that requires a non-lazy-ptr, make
1204 // sure that instruction lowering adds it.
1205 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1206 HiOpFlags |= PPCII::MO_NLP_FLAG;
1207 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001208
Chris Lattner6d2ff122010-11-15 03:13:19 +00001209 if (GV->hasHiddenVisibility()) {
1210 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1211 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1212 }
1213 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001214
Chris Lattner1e61e692010-11-15 02:46:57 +00001215 return isPIC;
1216}
1217
1218static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1219 SelectionDAG &DAG) {
1220 EVT PtrVT = HiPart.getValueType();
1221 SDValue Zero = DAG.getConstant(0, PtrVT);
1222 DebugLoc DL = HiPart.getDebugLoc();
1223
1224 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1225 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001226
Chris Lattner1e61e692010-11-15 02:46:57 +00001227 // With PIC, the first instruction is actually "GR+hi(&G)".
1228 if (isPIC)
1229 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1230 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001231
Chris Lattner1e61e692010-11-15 02:46:57 +00001232 // Generate non-pic code that has direct accesses to the constant pool.
1233 // The address of the global is just (hi(&g)+lo(&g)).
1234 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1235}
1236
Scott Michelfdc40a02009-02-17 22:15:04 +00001237SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001238 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001239 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001240 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001241 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001242
Roman Divacky9fb8b492012-08-24 16:26:02 +00001243 // 64-bit SVR4 ABI code is always position-independent.
1244 // The actual address of the GlobalValue is stored in the TOC.
1245 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1246 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
1247 return DAG.getNode(PPCISD::TOC_ENTRY, CP->getDebugLoc(), MVT::i64, GA,
1248 DAG.getRegister(PPC::X2, MVT::i64));
1249 }
1250
Chris Lattner1e61e692010-11-15 02:46:57 +00001251 unsigned MOHiFlag, MOLoFlag;
1252 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1253 SDValue CPIHi =
1254 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1255 SDValue CPILo =
1256 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1257 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001258}
1259
Dan Gohmand858e902010-04-17 15:26:15 +00001260SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001261 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001262 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001263
Roman Divacky9fb8b492012-08-24 16:26:02 +00001264 // 64-bit SVR4 ABI code is always position-independent.
1265 // The actual address of the GlobalValue is stored in the TOC.
1266 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1267 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1268 return DAG.getNode(PPCISD::TOC_ENTRY, JT->getDebugLoc(), MVT::i64, GA,
1269 DAG.getRegister(PPC::X2, MVT::i64));
1270 }
1271
Chris Lattner1e61e692010-11-15 02:46:57 +00001272 unsigned MOHiFlag, MOLoFlag;
1273 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1274 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1275 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1276 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001277}
1278
Dan Gohmand858e902010-04-17 15:26:15 +00001279SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1280 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001281 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001282
Dan Gohman46510a72010-04-15 01:51:59 +00001283 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001284
Chris Lattner1e61e692010-11-15 02:46:57 +00001285 unsigned MOHiFlag, MOLoFlag;
1286 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001287 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1288 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattner1e61e692010-11-15 02:46:57 +00001289 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1290}
1291
Roman Divackyfd42ed62012-06-04 17:36:38 +00001292SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1293 SelectionDAG &DAG) const {
1294
1295 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1296 DebugLoc dl = GA->getDebugLoc();
1297 const GlobalValue *GV = GA->getGlobal();
1298 EVT PtrVT = getPointerTy();
1299 bool is64bit = PPCSubTarget.isPPC64();
1300
1301 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1302
1303 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1304 PPCII::MO_TPREL16_HA);
1305 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1306 PPCII::MO_TPREL16_LO);
1307
1308 if (model != TLSModel::LocalExec)
1309 llvm_unreachable("only local-exec TLS mode supported");
Roman Divacky3e77af42012-06-05 17:14:17 +00001310 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1311 is64bit ? MVT::i64 : MVT::i32);
1312 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001313 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1314}
1315
Chris Lattner1e61e692010-11-15 02:46:57 +00001316SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1317 SelectionDAG &DAG) const {
1318 EVT PtrVT = Op.getValueType();
1319 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1320 DebugLoc DL = GSDN->getDebugLoc();
1321 const GlobalValue *GV = GSDN->getGlobal();
1322
Chris Lattner1e61e692010-11-15 02:46:57 +00001323 // 64-bit SVR4 ABI code is always position-independent.
1324 // The actual address of the GlobalValue is stored in the TOC.
1325 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1326 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1327 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1328 DAG.getRegister(PPC::X2, MVT::i64));
1329 }
1330
Chris Lattner6d2ff122010-11-15 03:13:19 +00001331 unsigned MOHiFlag, MOLoFlag;
1332 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001333
Chris Lattner6d2ff122010-11-15 03:13:19 +00001334 SDValue GAHi =
1335 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1336 SDValue GALo =
1337 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001338
Chris Lattner6d2ff122010-11-15 03:13:19 +00001339 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001340
Chris Lattner6d2ff122010-11-15 03:13:19 +00001341 // If the global reference is actually to a non-lazy-pointer, we have to do an
1342 // extra load to get the address of the global.
1343 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1344 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001345 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001346 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001347}
1348
Dan Gohmand858e902010-04-17 15:26:15 +00001349SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001350 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001351 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001352
Chris Lattner1a635d62006-04-14 06:01:58 +00001353 // If we're comparing for equality to zero, expose the fact that this is
1354 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1355 // fold the new nodes.
1356 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1357 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001358 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001359 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001360 if (VT.bitsLT(MVT::i32)) {
1361 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001362 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001363 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001364 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001365 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1366 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001367 DAG.getConstant(Log2b, MVT::i32));
1368 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001369 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001370 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001371 // optimized. FIXME: revisit this when we can custom lower all setcc
1372 // optimizations.
1373 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001374 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001375 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001376
Chris Lattner1a635d62006-04-14 06:01:58 +00001377 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001378 // by xor'ing the rhs with the lhs, which is faster than setting a
1379 // condition register, reading it back out, and masking the correct bit. The
1380 // normal approach here uses sub to do this instead of xor. Using xor exposes
1381 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001382 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001383 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001384 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001385 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001386 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001387 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001388 }
Dan Gohman475871a2008-07-27 21:46:04 +00001389 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001390}
1391
Dan Gohman475871a2008-07-27 21:46:04 +00001392SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001393 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001394 SDNode *Node = Op.getNode();
1395 EVT VT = Node->getValueType(0);
1396 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1397 SDValue InChain = Node->getOperand(0);
1398 SDValue VAListPtr = Node->getOperand(1);
1399 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1400 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001401
Roman Divackybdb226e2011-06-28 15:30:42 +00001402 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1403
1404 // gpr_index
1405 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1406 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1407 false, false, 0);
1408 InChain = GprIndex.getValue(1);
1409
1410 if (VT == MVT::i64) {
1411 // Check if GprIndex is even
1412 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1413 DAG.getConstant(1, MVT::i32));
1414 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1415 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1416 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1417 DAG.getConstant(1, MVT::i32));
1418 // Align GprIndex to be even if it isn't
1419 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1420 GprIndex);
1421 }
1422
1423 // fpr index is 1 byte after gpr
1424 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1425 DAG.getConstant(1, MVT::i32));
1426
1427 // fpr
1428 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1429 FprPtr, MachinePointerInfo(SV), MVT::i8,
1430 false, false, 0);
1431 InChain = FprIndex.getValue(1);
1432
1433 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1434 DAG.getConstant(8, MVT::i32));
1435
1436 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1437 DAG.getConstant(4, MVT::i32));
1438
1439 // areas
1440 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001441 MachinePointerInfo(), false, false,
1442 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001443 InChain = OverflowArea.getValue(1);
1444
1445 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001446 MachinePointerInfo(), false, false,
1447 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001448 InChain = RegSaveArea.getValue(1);
1449
1450 // select overflow_area if index > 8
1451 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1452 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1453
Roman Divackybdb226e2011-06-28 15:30:42 +00001454 // adjustment constant gpr_index * 4/8
1455 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1456 VT.isInteger() ? GprIndex : FprIndex,
1457 DAG.getConstant(VT.isInteger() ? 4 : 8,
1458 MVT::i32));
1459
1460 // OurReg = RegSaveArea + RegConstant
1461 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1462 RegConstant);
1463
1464 // Floating types are 32 bytes into RegSaveArea
1465 if (VT.isFloatingPoint())
1466 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1467 DAG.getConstant(32, MVT::i32));
1468
1469 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1470 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1471 VT.isInteger() ? GprIndex : FprIndex,
1472 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1473 MVT::i32));
1474
1475 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1476 VT.isInteger() ? VAListPtr : FprPtr,
1477 MachinePointerInfo(SV),
1478 MVT::i8, false, false, 0);
1479
1480 // determine if we should load from reg_save_area or overflow_area
1481 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1482
1483 // increase overflow_area by 4/8 if gpr/fpr > 8
1484 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1485 DAG.getConstant(VT.isInteger() ? 4 : 8,
1486 MVT::i32));
1487
1488 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1489 OverflowAreaPlusN);
1490
1491 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1492 OverflowAreaPtr,
1493 MachinePointerInfo(),
1494 MVT::i32, false, false, 0);
1495
NAKAMURA Takumi25f6b5a2012-08-30 15:52:23 +00001496 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001497 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001498}
1499
Duncan Sands4a544a72011-09-06 13:37:06 +00001500SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1501 SelectionDAG &DAG) const {
1502 return Op.getOperand(0);
1503}
1504
1505SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1506 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001507 SDValue Chain = Op.getOperand(0);
1508 SDValue Trmp = Op.getOperand(1); // trampoline
1509 SDValue FPtr = Op.getOperand(2); // nested function
1510 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001511 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001512
Owen Andersone50ed302009-08-10 22:56:29 +00001513 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001514 bool isPPC64 = (PtrVT == MVT::i64);
Micah Villmowaa76e9e2012-10-24 15:52:52 +00001515 unsigned AS = 0;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001516 Type *IntPtrTy =
Micah Villmow3574eca2012-10-08 16:38:25 +00001517 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Micah Villmowaa76e9e2012-10-24 15:52:52 +00001518 *DAG.getContext(), AS);
Bill Wendling77959322008-09-17 00:30:57 +00001519
Scott Michelfdc40a02009-02-17 22:15:04 +00001520 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001521 TargetLowering::ArgListEntry Entry;
1522
1523 Entry.Ty = IntPtrTy;
1524 Entry.Node = Trmp; Args.push_back(Entry);
1525
1526 // TrampSize == (isPPC64 ? 48 : 40);
1527 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001528 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001529 Args.push_back(Entry);
1530
1531 Entry.Node = FPtr; Args.push_back(Entry);
1532 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001533
Bill Wendling77959322008-09-17 00:30:57 +00001534 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001535 TargetLowering::CallLoweringInfo CLI(Chain,
1536 Type::getVoidTy(*DAG.getContext()),
1537 false, false, false, false, 0,
1538 CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001539 /*isTailCall=*/false,
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001540 /*doesNotRet=*/false,
1541 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001542 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001543 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001544 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bill Wendling77959322008-09-17 00:30:57 +00001545
Duncan Sands4a544a72011-09-06 13:37:06 +00001546 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001547}
1548
Dan Gohman475871a2008-07-27 21:46:04 +00001549SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001550 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001551 MachineFunction &MF = DAG.getMachineFunction();
1552 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1553
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001554 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001555
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001556 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001557 // vastart just stores the address of the VarArgsFrameIndex slot into the
1558 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001559 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001560 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001561 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001562 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1563 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001564 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001565 }
1566
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001567 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001568 // We suppose the given va_list is already allocated.
1569 //
1570 // typedef struct {
1571 // char gpr; /* index into the array of 8 GPRs
1572 // * stored in the register save area
1573 // * gpr=0 corresponds to r3,
1574 // * gpr=1 to r4, etc.
1575 // */
1576 // char fpr; /* index into the array of 8 FPRs
1577 // * stored in the register save area
1578 // * fpr=0 corresponds to f1,
1579 // * fpr=1 to f2, etc.
1580 // */
1581 // char *overflow_arg_area;
1582 // /* location on stack that holds
1583 // * the next overflow argument
1584 // */
1585 // char *reg_save_area;
1586 // /* where r3:r10 and f1:f8 (if saved)
1587 // * are stored
1588 // */
1589 // } va_list[1];
1590
1591
Dan Gohman1e93df62010-04-17 14:41:14 +00001592 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1593 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001594
Nicolas Geoffray01119992007-04-03 13:59:52 +00001595
Owen Andersone50ed302009-08-10 22:56:29 +00001596 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001597
Dan Gohman1e93df62010-04-17 14:41:14 +00001598 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1599 PtrVT);
1600 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1601 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001602
Duncan Sands83ec4b62008-06-06 12:08:01 +00001603 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001604 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001605
Duncan Sands83ec4b62008-06-06 12:08:01 +00001606 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001607 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001608
1609 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001610 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001611
Dan Gohman69de1932008-02-06 22:27:42 +00001612 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001613
Nicolas Geoffray01119992007-04-03 13:59:52 +00001614 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001615 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001616 Op.getOperand(1),
1617 MachinePointerInfo(SV),
1618 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001619 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001620 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001621 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001622
Nicolas Geoffray01119992007-04-03 13:59:52 +00001623 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001624 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001625 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1626 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001627 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001628 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001629 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001630
Nicolas Geoffray01119992007-04-03 13:59:52 +00001631 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001632 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001633 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1634 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001635 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001636 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001637 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001638
1639 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001640 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1641 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001642 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001643
Chris Lattner1a635d62006-04-14 06:01:58 +00001644}
1645
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001646#include "PPCGenCallingConv.inc"
1647
Duncan Sands1e96bab2010-11-04 10:49:57 +00001648static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001649 CCValAssign::LocInfo &LocInfo,
1650 ISD::ArgFlagsTy &ArgFlags,
1651 CCState &State) {
1652 return true;
1653}
1654
Duncan Sands1e96bab2010-11-04 10:49:57 +00001655static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001656 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001657 CCValAssign::LocInfo &LocInfo,
1658 ISD::ArgFlagsTy &ArgFlags,
1659 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001660 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001661 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1662 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1663 };
1664 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001665
Tilmann Schellerffd02002009-07-03 06:45:56 +00001666 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1667
1668 // Skip one register if the first unallocated register has an even register
1669 // number and there are still argument registers available which have not been
1670 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1671 // need to skip a register if RegNum is odd.
1672 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1673 State.AllocateReg(ArgRegs[RegNum]);
1674 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001675
Tilmann Schellerffd02002009-07-03 06:45:56 +00001676 // Always return false here, as this function only makes sure that the first
1677 // unallocated register has an odd register number and does not actually
1678 // allocate a register for the current argument.
1679 return false;
1680}
1681
Duncan Sands1e96bab2010-11-04 10:49:57 +00001682static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001683 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001684 CCValAssign::LocInfo &LocInfo,
1685 ISD::ArgFlagsTy &ArgFlags,
1686 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001687 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001688 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1689 PPC::F8
1690 };
1691
1692 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001693
Tilmann Schellerffd02002009-07-03 06:45:56 +00001694 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1695
1696 // If there is only one Floating-point register left we need to put both f64
1697 // values of a split ppc_fp128 value on the stack.
1698 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1699 State.AllocateReg(ArgRegs[RegNum]);
1700 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001701
Tilmann Schellerffd02002009-07-03 06:45:56 +00001702 // Always return false here, as this function only makes sure that the two f64
1703 // values a ppc_fp128 value is split into are both passed in registers or both
1704 // passed on the stack and does not actually allocate a register for the
1705 // current argument.
1706 return false;
1707}
1708
Chris Lattner9f0bc652007-02-25 05:34:32 +00001709/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001710/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001711static const uint16_t *GetFPR() {
1712 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001713 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001714 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001715 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001716
Chris Lattner9f0bc652007-02-25 05:34:32 +00001717 return FPR;
1718}
1719
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001720/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1721/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001722static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001723 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001724 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001725 if (Flags.isByVal())
1726 ArgSize = Flags.getByValSize();
1727 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1728
1729 return ArgSize;
1730}
1731
Dan Gohman475871a2008-07-27 21:46:04 +00001732SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001733PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001734 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001735 const SmallVectorImpl<ISD::InputArg>
1736 &Ins,
1737 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001738 SmallVectorImpl<SDValue> &InVals)
1739 const {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001740 if (PPCSubTarget.isSVR4ABI()) {
1741 if (PPCSubTarget.isPPC64())
1742 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
1743 dl, DAG, InVals);
1744 else
1745 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
1746 dl, DAG, InVals);
Bill Schmidt419f3762012-09-19 15:42:13 +00001747 } else {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001748 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1749 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001750 }
1751}
1752
1753SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00001754PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001755 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001756 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001757 const SmallVectorImpl<ISD::InputArg>
1758 &Ins,
1759 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001760 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001761
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001762 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001763 // +-----------------------------------+
1764 // +--> | Back chain |
1765 // | +-----------------------------------+
1766 // | | Floating-point register save area |
1767 // | +-----------------------------------+
1768 // | | General register save area |
1769 // | +-----------------------------------+
1770 // | | CR save word |
1771 // | +-----------------------------------+
1772 // | | VRSAVE save word |
1773 // | +-----------------------------------+
1774 // | | Alignment padding |
1775 // | +-----------------------------------+
1776 // | | Vector register save area |
1777 // | +-----------------------------------+
1778 // | | Local variable space |
1779 // | +-----------------------------------+
1780 // | | Parameter list area |
1781 // | +-----------------------------------+
1782 // | | LR save word |
1783 // | +-----------------------------------+
1784 // SP--> +--- | Back chain |
1785 // +-----------------------------------+
1786 //
1787 // Specifications:
1788 // System V Application Binary Interface PowerPC Processor Supplement
1789 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001790
Tilmann Schellerffd02002009-07-03 06:45:56 +00001791 MachineFunction &MF = DAG.getMachineFunction();
1792 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001793 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001794
Owen Andersone50ed302009-08-10 22:56:29 +00001795 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001796 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001797 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1798 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001799 unsigned PtrByteSize = 4;
1800
1801 // Assign locations to all of the incoming arguments.
1802 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001803 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001804 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001805
1806 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001807 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001808
Dan Gohman98ca4f22009-08-05 01:29:28 +00001809 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001810
Tilmann Schellerffd02002009-07-03 06:45:56 +00001811 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1812 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001813
Tilmann Schellerffd02002009-07-03 06:45:56 +00001814 // Arguments stored in registers.
1815 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00001816 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001817 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001818
Owen Anderson825b72b2009-08-11 20:47:22 +00001819 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001820 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001821 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001822 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +00001823 RC = &PPC::GPRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001824 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001825 case MVT::f32:
Craig Topperc9099502012-04-20 06:31:50 +00001826 RC = &PPC::F4RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001827 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001828 case MVT::f64:
Craig Topperc9099502012-04-20 06:31:50 +00001829 RC = &PPC::F8RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001830 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001831 case MVT::v16i8:
1832 case MVT::v8i16:
1833 case MVT::v4i32:
1834 case MVT::v4f32:
Craig Topperc9099502012-04-20 06:31:50 +00001835 RC = &PPC::VRRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001836 break;
1837 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001838
Tilmann Schellerffd02002009-07-03 06:45:56 +00001839 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001840 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001841 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001842
Dan Gohman98ca4f22009-08-05 01:29:28 +00001843 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001844 } else {
1845 // Argument stored in memory.
1846 assert(VA.isMemLoc());
1847
1848 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1849 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001850 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001851
1852 // Create load nodes to retrieve arguments from the stack.
1853 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001854 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1855 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001856 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001857 }
1858 }
1859
1860 // Assign locations to all of the incoming aggregate by value arguments.
1861 // Aggregates passed by value are stored in the local variable space of the
1862 // caller's stack frame, right above the parameter list area.
1863 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001864 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001865 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001866
1867 // Reserve stack space for the allocations in CCInfo.
1868 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1869
Dan Gohman98ca4f22009-08-05 01:29:28 +00001870 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001871
1872 // Area that is at least reserved in the caller of this function.
1873 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001874
Tilmann Schellerffd02002009-07-03 06:45:56 +00001875 // Set the size that is at least reserved in caller of this function. Tail
1876 // call optimized function's reserved stack space needs to be aligned so that
1877 // taking the difference between two stack areas will result in an aligned
1878 // stack.
1879 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1880
1881 MinReservedArea =
1882 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001883 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001884
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001885 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00001886 getStackAlignment();
1887 unsigned AlignMask = TargetAlign-1;
1888 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001889
Tilmann Schellerffd02002009-07-03 06:45:56 +00001890 FI->setMinReservedArea(MinReservedArea);
1891
1892 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001893
Tilmann Schellerffd02002009-07-03 06:45:56 +00001894 // If the function takes variable number of arguments, make a frame index for
1895 // the start of the first vararg value... for expansion of llvm.va_start.
1896 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001897 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001898 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1899 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1900 };
1901 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1902
Craig Topperc5eaae42012-03-11 07:57:25 +00001903 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001904 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1905 PPC::F8
1906 };
1907 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1908
Dan Gohman1e93df62010-04-17 14:41:14 +00001909 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
1910 NumGPArgRegs));
1911 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
1912 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001913
1914 // Make room for NumGPArgRegs and NumFPArgRegs.
1915 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00001916 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001917
Dan Gohman1e93df62010-04-17 14:41:14 +00001918 FuncInfo->setVarArgsStackOffset(
1919 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001920 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001921
Dan Gohman1e93df62010-04-17 14:41:14 +00001922 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
1923 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001924
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001925 // The fixed integer arguments of a variadic function are stored to the
1926 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
1927 // the result of va_next.
1928 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1929 // Get an existing live-in vreg, or add a new one.
1930 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
1931 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001932 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001933
Dan Gohman98ca4f22009-08-05 01:29:28 +00001934 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001935 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1936 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001937 MemOps.push_back(Store);
1938 // Increment the address by four for the next argument to store
1939 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1940 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1941 }
1942
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001943 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
1944 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00001945 // The double arguments are stored to the VarArgsFrameIndex
1946 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001947 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1948 // Get an existing live-in vreg, or add a new one.
1949 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
1950 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001951 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001952
Owen Anderson825b72b2009-08-11 20:47:22 +00001953 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001954 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1955 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001956 MemOps.push_back(Store);
1957 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001958 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001959 PtrVT);
1960 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1961 }
1962 }
1963
1964 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00001965 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001966 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001967
Dan Gohman98ca4f22009-08-05 01:29:28 +00001968 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001969}
1970
Bill Schmidt726c2372012-10-23 15:51:16 +00001971// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
1972// value to MVT::i64 and then truncate to the correct register size.
1973SDValue
1974PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
1975 SelectionDAG &DAG, SDValue ArgVal,
1976 DebugLoc dl) const {
1977 if (Flags.isSExt())
1978 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
1979 DAG.getValueType(ObjectVT));
1980 else if (Flags.isZExt())
1981 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
1982 DAG.getValueType(ObjectVT));
1983
1984 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
1985}
1986
1987// Set the size that is at least reserved in caller of this function. Tail
1988// call optimized functions' reserved stack space needs to be aligned so that
1989// taking the difference between two stack areas will result in an aligned
1990// stack.
1991void
1992PPCTargetLowering::setMinReservedArea(MachineFunction &MF, SelectionDAG &DAG,
1993 unsigned nAltivecParamsAtEnd,
1994 unsigned MinReservedArea,
1995 bool isPPC64) const {
1996 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1997 // Add the Altivec parameters at the end, if needed.
1998 if (nAltivecParamsAtEnd) {
1999 MinReservedArea = ((MinReservedArea+15)/16)*16;
2000 MinReservedArea += 16*nAltivecParamsAtEnd;
2001 }
2002 MinReservedArea =
2003 std::max(MinReservedArea,
2004 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2005 unsigned TargetAlign
2006 = DAG.getMachineFunction().getTarget().getFrameLowering()->
2007 getStackAlignment();
2008 unsigned AlignMask = TargetAlign-1;
2009 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2010 FI->setMinReservedArea(MinReservedArea);
2011}
2012
Tilmann Schellerffd02002009-07-03 06:45:56 +00002013SDValue
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002014PPCTargetLowering::LowerFormalArguments_64SVR4(
2015 SDValue Chain,
2016 CallingConv::ID CallConv, bool isVarArg,
2017 const SmallVectorImpl<ISD::InputArg>
2018 &Ins,
2019 DebugLoc dl, SelectionDAG &DAG,
2020 SmallVectorImpl<SDValue> &InVals) const {
2021 // TODO: add description of PPC stack frame format, or at least some docs.
2022 //
2023 MachineFunction &MF = DAG.getMachineFunction();
2024 MachineFrameInfo *MFI = MF.getFrameInfo();
2025 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2026
2027 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2028 // Potential tail calls could cause overwriting of argument stack slots.
2029 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2030 (CallConv == CallingConv::Fast));
2031 unsigned PtrByteSize = 8;
2032
2033 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
2034 // Area that is at least reserved in caller of this function.
2035 unsigned MinReservedArea = ArgOffset;
2036
2037 static const uint16_t GPR[] = {
2038 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2039 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2040 };
2041
2042 static const uint16_t *FPR = GetFPR();
2043
2044 static const uint16_t VR[] = {
2045 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2046 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2047 };
2048
2049 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2050 const unsigned Num_FPR_Regs = 13;
2051 const unsigned Num_VR_Regs = array_lengthof(VR);
2052
2053 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
2054
2055 // Add DAG nodes to load the arguments or copy them out of registers. On
2056 // entry to a function on PPC, the arguments start after the linkage area,
2057 // although the first ones are often in registers.
2058
2059 SmallVector<SDValue, 8> MemOps;
2060 unsigned nAltivecParamsAtEnd = 0;
2061 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
2062 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo, ++FuncArg) {
2063 SDValue ArgVal;
2064 bool needsLoad = false;
2065 EVT ObjectVT = Ins[ArgNo].VT;
2066 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
2067 unsigned ArgSize = ObjSize;
2068 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
2069
2070 unsigned CurArgOffset = ArgOffset;
2071
2072 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
2073 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2074 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
2075 if (isVarArg) {
2076 MinReservedArea = ((MinReservedArea+15)/16)*16;
2077 MinReservedArea += CalculateStackSlotSize(ObjectVT,
2078 Flags,
2079 PtrByteSize);
2080 } else
2081 nAltivecParamsAtEnd++;
2082 } else
2083 // Calculate min reserved area.
2084 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
2085 Flags,
2086 PtrByteSize);
2087
2088 // FIXME the codegen can be much improved in some cases.
2089 // We do not have to keep everything in memory.
2090 if (Flags.isByVal()) {
2091 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2092 ObjSize = Flags.getByValSize();
2093 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt42d43352012-10-31 01:15:05 +00002094 // Empty aggregate parameters do not take up registers. Examples:
2095 // struct { } a;
2096 // union { } b;
2097 // int c[0];
2098 // etc. However, we have to provide a place-holder in InVals, so
2099 // pretend we have an 8-byte item at the current address for that
2100 // purpose.
2101 if (!ObjSize) {
2102 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2103 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2104 InVals.push_back(FIN);
2105 continue;
2106 }
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002107 // All aggregates smaller than 8 bytes must be passed right-justified.
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002108 if (ObjSize < PtrByteSize)
2109 CurArgOffset = CurArgOffset + (PtrByteSize - ObjSize);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002110 // The value of the object is its address.
2111 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
2112 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2113 InVals.push_back(FIN);
Bill Schmidt37900c52012-10-25 13:38:09 +00002114
2115 if (ObjSize < 8) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002116 if (GPR_idx != Num_GPR_Regs) {
Bill Schmidt37900c52012-10-25 13:38:09 +00002117 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002118 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002119 SDValue Store;
2120
2121 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2122 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2123 (ObjSize == 2 ? MVT::i16 : MVT::i32));
2124 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
2125 MachinePointerInfo(FuncArg, CurArgOffset),
2126 ObjType, false, false, 0);
2127 } else {
2128 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2129 // store the whole register as-is to the parameter save area
2130 // slot. The address of the parameter was already calculated
2131 // above (InVals.push_back(FIN)) to be the right-justified
2132 // offset within the slot. For this store, we need a new
2133 // frame index that points at the beginning of the slot.
2134 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2135 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2136 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2137 MachinePointerInfo(FuncArg, ArgOffset),
2138 false, false, 0);
2139 }
2140
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002141 MemOps.push_back(Store);
2142 ++GPR_idx;
2143 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002144 // Whether we copied from a register or not, advance the offset
2145 // into the parameter save area by a full doubleword.
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002146 ArgOffset += PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002147 continue;
2148 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002149
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002150 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2151 // Store whatever pieces of the object are in registers
2152 // to memory. ArgOffset will be the address of the beginning
2153 // of the object.
2154 if (GPR_idx != Num_GPR_Regs) {
2155 unsigned VReg;
2156 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2157 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2158 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2159 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002160 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002161 MachinePointerInfo(FuncArg, ArgOffset),
2162 false, false, 0);
2163 MemOps.push_back(Store);
2164 ++GPR_idx;
2165 ArgOffset += PtrByteSize;
2166 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002167 ArgOffset += ArgSize - j;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002168 break;
2169 }
2170 }
2171 continue;
2172 }
2173
2174 switch (ObjectVT.getSimpleVT().SimpleTy) {
2175 default: llvm_unreachable("Unhandled argument type!");
2176 case MVT::i32:
2177 case MVT::i64:
2178 if (GPR_idx != Num_GPR_Regs) {
2179 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2180 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2181
Bill Schmidt726c2372012-10-23 15:51:16 +00002182 if (ObjectVT == MVT::i32)
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002183 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2184 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002185 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002186
2187 ++GPR_idx;
2188 } else {
2189 needsLoad = true;
2190 ArgSize = PtrByteSize;
2191 }
2192 ArgOffset += 8;
2193 break;
2194
2195 case MVT::f32:
2196 case MVT::f64:
2197 // Every 8 bytes of argument space consumes one of the GPRs available for
2198 // argument passing.
2199 if (GPR_idx != Num_GPR_Regs) {
2200 ++GPR_idx;
2201 }
2202 if (FPR_idx != Num_FPR_Regs) {
2203 unsigned VReg;
2204
2205 if (ObjectVT == MVT::f32)
2206 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2207 else
2208 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
2209
2210 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2211 ++FPR_idx;
2212 } else {
2213 needsLoad = true;
Bill Schmidta867f372012-10-11 15:38:20 +00002214 ArgSize = PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002215 }
2216
2217 ArgOffset += 8;
2218 break;
2219 case MVT::v4f32:
2220 case MVT::v4i32:
2221 case MVT::v8i16:
2222 case MVT::v16i8:
2223 // Note that vector arguments in registers don't reserve stack space,
2224 // except in varargs functions.
2225 if (VR_idx != Num_VR_Regs) {
2226 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
2227 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2228 if (isVarArg) {
2229 while ((ArgOffset % 16) != 0) {
2230 ArgOffset += PtrByteSize;
2231 if (GPR_idx != Num_GPR_Regs)
2232 GPR_idx++;
2233 }
2234 ArgOffset += 16;
2235 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
2236 }
2237 ++VR_idx;
2238 } else {
2239 // Vectors are aligned.
2240 ArgOffset = ((ArgOffset+15)/16)*16;
2241 CurArgOffset = ArgOffset;
2242 ArgOffset += 16;
2243 needsLoad = true;
2244 }
2245 break;
2246 }
2247
2248 // We need to load the argument to a virtual register if we determined
2249 // above that we ran out of physical registers of the appropriate type.
2250 if (needsLoad) {
2251 int FI = MFI->CreateFixedObject(ObjSize,
2252 CurArgOffset + (ArgSize - ObjSize),
2253 isImmutable);
2254 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2255 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2256 false, false, false, 0);
2257 }
2258
2259 InVals.push_back(ArgVal);
2260 }
2261
2262 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002263 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002264 // taking the difference between two stack areas will result in an aligned
2265 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002266 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, true);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002267
2268 // If the function takes variable number of arguments, make a frame index for
2269 // the start of the first vararg value... for expansion of llvm.va_start.
2270 if (isVarArg) {
2271 int Depth = ArgOffset;
2272
2273 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt726c2372012-10-23 15:51:16 +00002274 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002275 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2276
2277 // If this function is vararg, store any remaining integer argument regs
2278 // to their spots on the stack so that they may be loaded by deferencing the
2279 // result of va_next.
2280 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
2281 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2282 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2283 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2284 MachinePointerInfo(), false, false, 0);
2285 MemOps.push_back(Store);
2286 // Increment the address by four for the next argument to store
Bill Schmidt726c2372012-10-23 15:51:16 +00002287 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002288 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2289 }
2290 }
2291
2292 if (!MemOps.empty())
2293 Chain = DAG.getNode(ISD::TokenFactor, dl,
2294 MVT::Other, &MemOps[0], MemOps.size());
2295
2296 return Chain;
2297}
2298
2299SDValue
2300PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002301 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002302 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002303 const SmallVectorImpl<ISD::InputArg>
2304 &Ins,
2305 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002306 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002307 // TODO: add description of PPC stack frame format, or at least some docs.
2308 //
2309 MachineFunction &MF = DAG.getMachineFunction();
2310 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00002311 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00002312
Owen Andersone50ed302009-08-10 22:56:29 +00002313 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002314 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002315 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002316 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2317 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00002318 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00002319
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002320 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002321 // Area that is at least reserved in caller of this function.
2322 unsigned MinReservedArea = ArgOffset;
2323
Craig Topperb78ca422012-03-11 07:16:55 +00002324 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002325 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2326 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2327 };
Craig Topperb78ca422012-03-11 07:16:55 +00002328 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00002329 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2330 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2331 };
Scott Michelfdc40a02009-02-17 22:15:04 +00002332
Craig Topperb78ca422012-03-11 07:16:55 +00002333 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00002334
Craig Topperb78ca422012-03-11 07:16:55 +00002335 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002336 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2337 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2338 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002339
Owen Anderson718cb662007-09-07 04:06:50 +00002340 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002341 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00002342 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002343
2344 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002345
Craig Topperb78ca422012-03-11 07:16:55 +00002346 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00002347
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002348 // In 32-bit non-varargs functions, the stack space for vectors is after the
2349 // stack space for non-vectors. We do not use this space unless we have
2350 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00002351 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002352 // that out...for the pathological case, compute VecArgOffset as the
2353 // start of the vector parameter area. Computing VecArgOffset is the
2354 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002355 unsigned VecArgOffset = ArgOffset;
2356 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002357 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002358 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00002359 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002360 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002361
Duncan Sands276dcbd2008-03-21 09:14:45 +00002362 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002363 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00002364 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00002365 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002366 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2367 VecArgOffset += ArgSize;
2368 continue;
2369 }
2370
Owen Anderson825b72b2009-08-11 20:47:22 +00002371 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002372 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002373 case MVT::i32:
2374 case MVT::f32:
Bill Schmidt419f3762012-09-19 15:42:13 +00002375 VecArgOffset += 4;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002376 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002377 case MVT::i64: // PPC64
2378 case MVT::f64:
Bill Schmidt419f3762012-09-19 15:42:13 +00002379 // FIXME: We are guaranteed to be !isPPC64 at this point.
2380 // Does MVT::i64 apply?
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002381 VecArgOffset += 8;
2382 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002383 case MVT::v4f32:
2384 case MVT::v4i32:
2385 case MVT::v8i16:
2386 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002387 // Nothing to do, we're only looking at Nonvector args here.
2388 break;
2389 }
2390 }
2391 }
2392 // We've found where the vector parameter area in memory is. Skip the
2393 // first 12 parameters; these don't use that memory.
2394 VecArgOffset = ((VecArgOffset+15)/16)*16;
2395 VecArgOffset += 12*16;
2396
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002397 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00002398 // entry to a function on PPC, the arguments start after the linkage area,
2399 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002400
Dan Gohman475871a2008-07-27 21:46:04 +00002401 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002402 unsigned nAltivecParamsAtEnd = 0;
Roman Divacky5236ab32012-09-24 20:47:19 +00002403 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
2404 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo, ++FuncArg) {
Dan Gohman475871a2008-07-27 21:46:04 +00002405 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002406 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00002407 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002408 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00002409 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002410 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002411
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002412 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002413
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002414 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002415 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2416 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002417 if (isVarArg || isPPC64) {
2418 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002419 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00002420 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002421 PtrByteSize);
2422 } else nAltivecParamsAtEnd++;
2423 } else
2424 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002425 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00002426 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002427 PtrByteSize);
2428
Dale Johannesen8419dd62008-03-07 20:27:40 +00002429 // FIXME the codegen can be much improved in some cases.
2430 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002431 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00002432 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002433 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002434 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002435 // Objects of size 1 and 2 are right justified, everything else is
2436 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen7f96f392008-03-08 01:41:42 +00002437 if (ObjSize==1 || ObjSize==2) {
2438 CurArgOffset = CurArgOffset + (4 - ObjSize);
2439 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002440 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002441 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002442 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002443 InVals.push_back(FIN);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002444 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen7f96f392008-03-08 01:41:42 +00002445 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002446 unsigned VReg;
2447 if (isPPC64)
2448 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2449 else
2450 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002451 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt726c2372012-10-23 15:51:16 +00002452 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelfdc40a02009-02-17 22:15:04 +00002453 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002454 MachinePointerInfo(FuncArg,
2455 CurArgOffset),
Bill Schmidt419f3762012-09-19 15:42:13 +00002456 ObjType, false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002457 MemOps.push_back(Store);
2458 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002459 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002460
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002461 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002462
Dale Johannesen7f96f392008-03-08 01:41:42 +00002463 continue;
2464 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002465 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2466 // Store whatever pieces of the object are in registers
Bill Schmidt419f3762012-09-19 15:42:13 +00002467 // to memory. ArgOffset will be the address of the beginning
2468 // of the object.
Dale Johannesen8419dd62008-03-07 20:27:40 +00002469 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002470 unsigned VReg;
2471 if (isPPC64)
2472 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2473 else
2474 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002475 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002476 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002477 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002478 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002479 MachinePointerInfo(FuncArg, ArgOffset),
David Greene534502d12010-02-15 16:56:53 +00002480 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002481 MemOps.push_back(Store);
2482 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002483 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002484 } else {
2485 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2486 break;
2487 }
2488 }
2489 continue;
2490 }
2491
Owen Anderson825b72b2009-08-11 20:47:22 +00002492 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002493 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002494 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002495 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002496 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002497 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002498 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002499 ++GPR_idx;
2500 } else {
2501 needsLoad = true;
2502 ArgSize = PtrByteSize;
2503 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002504 // All int arguments reserve stack space in the Darwin ABI.
2505 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002506 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002507 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002508 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002509 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002510 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002511 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002512 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002513
Bill Schmidt726c2372012-10-23 15:51:16 +00002514 if (ObjectVT == MVT::i32)
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002515 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002516 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002517 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002518
Chris Lattnerc91a4752006-06-26 22:48:35 +00002519 ++GPR_idx;
2520 } else {
2521 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002522 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002523 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002524 // All int arguments reserve stack space in the Darwin ABI.
2525 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002526 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002527
Owen Anderson825b72b2009-08-11 20:47:22 +00002528 case MVT::f32:
2529 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002530 // Every 4 bytes of argument space consumes one of the GPRs available for
2531 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002532 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002533 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002534 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002535 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002536 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002537 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002538 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002539
Owen Anderson825b72b2009-08-11 20:47:22 +00002540 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002541 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002542 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002543 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002544
Dan Gohman98ca4f22009-08-05 01:29:28 +00002545 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002546 ++FPR_idx;
2547 } else {
2548 needsLoad = true;
2549 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002550
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002551 // All FP arguments reserve stack space in the Darwin ABI.
2552 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002553 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002554 case MVT::v4f32:
2555 case MVT::v4i32:
2556 case MVT::v8i16:
2557 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002558 // Note that vector arguments in registers don't reserve stack space,
2559 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002560 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002561 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002562 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002563 if (isVarArg) {
2564 while ((ArgOffset % 16) != 0) {
2565 ArgOffset += PtrByteSize;
2566 if (GPR_idx != Num_GPR_Regs)
2567 GPR_idx++;
2568 }
2569 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002570 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002571 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002572 ++VR_idx;
2573 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002574 if (!isVarArg && !isPPC64) {
2575 // Vectors go after all the nonvectors.
2576 CurArgOffset = VecArgOffset;
2577 VecArgOffset += 16;
2578 } else {
2579 // Vectors are aligned.
2580 ArgOffset = ((ArgOffset+15)/16)*16;
2581 CurArgOffset = ArgOffset;
2582 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002583 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002584 needsLoad = true;
2585 }
2586 break;
2587 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002588
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002589 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002590 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002591 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002592 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002593 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002594 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002595 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002596 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002597 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002598 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002599
Dan Gohman98ca4f22009-08-05 01:29:28 +00002600 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002601 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002602
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002603 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002604 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002605 // taking the difference between two stack areas will result in an aligned
2606 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002607 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, isPPC64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002608
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002609 // If the function takes variable number of arguments, make a frame index for
2610 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002611 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002612 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002613
Dan Gohman1e93df62010-04-17 14:41:14 +00002614 FuncInfo->setVarArgsFrameIndex(
2615 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002616 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002617 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002618
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002619 // If this function is vararg, store any remaining integer argument regs
2620 // to their spots on the stack so that they may be loaded by deferencing the
2621 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002622 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002623 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002624
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002625 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002626 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002627 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002628 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002629
Dan Gohman98ca4f22009-08-05 01:29:28 +00002630 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002631 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2632 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002633 MemOps.push_back(Store);
2634 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002635 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002636 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002637 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002638 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002639
Dale Johannesen8419dd62008-03-07 20:27:40 +00002640 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002641 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002642 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002643
Dan Gohman98ca4f22009-08-05 01:29:28 +00002644 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002645}
2646
Bill Schmidt419f3762012-09-19 15:42:13 +00002647/// CalculateParameterAndLinkageAreaSize - Get the size of the parameter plus
2648/// linkage area for the Darwin ABI, or the 64-bit SVR4 ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002649static unsigned
2650CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2651 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002652 bool isVarArg,
2653 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002654 const SmallVectorImpl<ISD::OutputArg>
2655 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002656 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002657 unsigned &nAltivecParamsAtEnd) {
2658 // Count how many bytes are to be pushed on the stack, including the linkage
2659 // area, and parameter passing area. We start with 24/48 bytes, which is
2660 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002661 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002662 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002663 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2664
2665 // Add up all the space actually used.
2666 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2667 // they all go in registers, but we must reserve stack space for them for
2668 // possible use by the caller. In varargs or 64-bit calls, parameters are
2669 // assigned stack space in order, with padding so Altivec parameters are
2670 // 16-byte aligned.
2671 nAltivecParamsAtEnd = 0;
2672 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002673 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002674 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002675 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002676 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2677 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002678 if (!isVarArg && !isPPC64) {
2679 // Non-varargs Altivec parameters go after all the non-Altivec
2680 // parameters; handle those later so we know how much padding we need.
2681 nAltivecParamsAtEnd++;
2682 continue;
2683 }
2684 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2685 NumBytes = ((NumBytes+15)/16)*16;
2686 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002687 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002688 }
2689
2690 // Allow for Altivec parameters at the end, if needed.
2691 if (nAltivecParamsAtEnd) {
2692 NumBytes = ((NumBytes+15)/16)*16;
2693 NumBytes += 16*nAltivecParamsAtEnd;
2694 }
2695
2696 // The prolog code of the callee may store up to 8 GPR argument registers to
2697 // the stack, allowing va_start to index over them in memory if its varargs.
2698 // Because we cannot tell if this is needed on the caller side, we have to
2699 // conservatively assume that it is needed. As such, make sure we have at
2700 // least enough stack space for the caller to store the 8 GPRs.
2701 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002702 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002703
2704 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002705 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2706 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2707 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002708 unsigned AlignMask = TargetAlign-1;
2709 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2710 }
2711
2712 return NumBytes;
2713}
2714
2715/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002716/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002717static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002718 unsigned ParamSize) {
2719
Dale Johannesenb60d5192009-11-24 01:09:07 +00002720 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002721
2722 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2723 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2724 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2725 // Remember only if the new adjustement is bigger.
2726 if (SPDiff < FI->getTailCallSPDelta())
2727 FI->setTailCallSPDelta(SPDiff);
2728
2729 return SPDiff;
2730}
2731
Dan Gohman98ca4f22009-08-05 01:29:28 +00002732/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2733/// for tail call optimization. Targets which want to do tail call
2734/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002735bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002736PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002737 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002738 bool isVarArg,
2739 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002740 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002741 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002742 return false;
2743
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002744 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002745 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002746 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002747
Dan Gohman98ca4f22009-08-05 01:29:28 +00002748 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002749 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002750 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2751 // Functions containing by val parameters are not supported.
2752 for (unsigned i = 0; i != Ins.size(); i++) {
2753 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2754 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002755 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002756
2757 // Non PIC/GOT tail calls are supported.
2758 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2759 return true;
2760
2761 // At the moment we can only do local tail calls (in same module, hidden
2762 // or protected) if we are generating PIC.
2763 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2764 return G->getGlobal()->hasHiddenVisibility()
2765 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002766 }
2767
2768 return false;
2769}
2770
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002771/// isCallCompatibleAddress - Return the immediate to use if the specified
2772/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002773static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002774 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2775 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002776
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002777 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002778 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith1144af32012-08-24 23:29:28 +00002779 SignExtend32<26>(Addr) != Addr)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002780 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002781
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002782 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002783 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002784}
2785
Dan Gohman844731a2008-05-13 00:00:25 +00002786namespace {
2787
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002788struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002789 SDValue Arg;
2790 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002791 int FrameIdx;
2792
2793 TailCallArgumentInfo() : FrameIdx(0) {}
2794};
2795
Dan Gohman844731a2008-05-13 00:00:25 +00002796}
2797
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002798/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2799static void
2800StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002801 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002802 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002803 SmallVector<SDValue, 8> &MemOpChains,
2804 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002805 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002806 SDValue Arg = TailCallArgs[i].Arg;
2807 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002808 int FI = TailCallArgs[i].FrameIdx;
2809 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002810 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002811 MachinePointerInfo::getFixedStack(FI),
2812 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002813 }
2814}
2815
2816/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2817/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002818static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002819 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002820 SDValue Chain,
2821 SDValue OldRetAddr,
2822 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002823 int SPDiff,
2824 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002825 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002826 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002827 if (SPDiff) {
2828 // Calculate the new stack slot for the return address.
2829 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002830 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002831 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002832 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002833 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002834 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002835 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002836 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002837 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002838 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002839
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002840 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2841 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002842 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002843 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002844 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002845 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002846 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002847 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2848 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002849 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002850 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002851 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002852 }
2853 return Chain;
2854}
2855
2856/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2857/// the position of the argument.
2858static void
2859CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002860 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002861 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2862 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002863 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002864 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002865 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002866 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002867 TailCallArgumentInfo Info;
2868 Info.Arg = Arg;
2869 Info.FrameIdxOp = FIN;
2870 Info.FrameIdx = FI;
2871 TailCallArguments.push_back(Info);
2872}
2873
2874/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2875/// stack slot. Returns the chain as result and the loaded frame pointers in
2876/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002877SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002878 int SPDiff,
2879 SDValue Chain,
2880 SDValue &LROpOut,
2881 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002882 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00002883 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002884 if (SPDiff) {
2885 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002886 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002887 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002888 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002889 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002890 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002891
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002892 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2893 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002894 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002895 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002896 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002897 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002898 Chain = SDValue(FPOpOut.getNode(), 1);
2899 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002900 }
2901 return Chain;
2902}
2903
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002904/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002905/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002906/// specified by the specific parameter attribute. The copy will be passed as
2907/// a byval function parameter.
2908/// Sometimes what we are copying is the end of a larger object, the part that
2909/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002910static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002911CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002912 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002913 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002914 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002915 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00002916 false, false, MachinePointerInfo(0),
2917 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002918}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002919
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002920/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2921/// tail calls.
2922static void
Dan Gohman475871a2008-07-27 21:46:04 +00002923LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2924 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002925 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002926 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002927 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002928 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00002929 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002930 if (!isTailCall) {
2931 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002932 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002933 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002934 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002935 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002936 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002937 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002938 DAG.getConstant(ArgOffset, PtrVT));
2939 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00002940 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2941 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002942 // Calculate and remember argument location.
2943 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2944 TailCallArguments);
2945}
2946
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002947static
2948void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2949 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2950 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2951 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2952 MachineFunction &MF = DAG.getMachineFunction();
2953
2954 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2955 // might overwrite each other in case of tail call optimization.
2956 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002957 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002958 InFlag = SDValue();
2959 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2960 MemOpChains2, dl);
2961 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002962 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002963 &MemOpChains2[0], MemOpChains2.size());
2964
2965 // Store the return address to the appropriate stack slot.
2966 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2967 isPPC64, isDarwinABI, dl);
2968
2969 // Emit callseq_end just before tailcall node.
2970 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2971 DAG.getIntPtrConstant(0, true), InFlag);
2972 InFlag = Chain.getValue(1);
2973}
2974
2975static
2976unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
2977 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
2978 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00002979 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002980 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002981
Chris Lattnerb9082582010-11-14 23:42:06 +00002982 bool isPPC64 = PPCSubTarget.isPPC64();
2983 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
2984
Owen Andersone50ed302009-08-10 22:56:29 +00002985 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002986 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002987 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002988
2989 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
2990
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002991 bool needIndirectCall = true;
2992 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002993 // If this is an absolute destination address, use the munged value.
2994 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002995 needIndirectCall = false;
2996 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002997
Chris Lattnerb9082582010-11-14 23:42:06 +00002998 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2999 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
3000 // Use indirect calls for ALL functions calls in JIT mode, since the
3001 // far-call stubs may be outside relocation limits for a BL instruction.
3002 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
3003 unsigned OpFlags = 0;
3004 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003005 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003006 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00003007 (G->getGlobal()->isDeclaration() ||
3008 G->getGlobal()->isWeakForLinker())) {
3009 // PC-relative references to external symbols should go through $stub,
3010 // unless we're building with the leopard linker or later, which
3011 // automatically synthesizes these stubs.
3012 OpFlags = PPCII::MO_DARWIN_STUB;
3013 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003014
Chris Lattnerb9082582010-11-14 23:42:06 +00003015 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3016 // every direct call is) turn it into a TargetGlobalAddress /
3017 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003018 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00003019 Callee.getValueType(),
3020 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003021 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003022 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003023 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003024
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003025 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003026 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003027
Chris Lattnerb9082582010-11-14 23:42:06 +00003028 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003029 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003030 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003031 // PC-relative references to external symbols should go through $stub,
3032 // unless we're building with the leopard linker or later, which
3033 // automatically synthesizes these stubs.
3034 OpFlags = PPCII::MO_DARWIN_STUB;
3035 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003036
Chris Lattnerb9082582010-11-14 23:42:06 +00003037 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3038 OpFlags);
3039 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003040 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003041
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003042 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003043 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3044 // to do the call, we can't use PPCISD::CALL.
3045 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003046
3047 if (isSVR4ABI && isPPC64) {
3048 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3049 // entry point, but to the function descriptor (the function entry point
3050 // address is part of the function descriptor though).
3051 // The function descriptor is a three doubleword structure with the
3052 // following fields: function entry point, TOC base address and
3053 // environment pointer.
3054 // Thus for a call through a function pointer, the following actions need
3055 // to be performed:
3056 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt726c2372012-10-23 15:51:16 +00003057 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003058 // 2. Load the address of the function entry point from the function
3059 // descriptor.
3060 // 3. Load the TOC of the callee from the function descriptor into r2.
3061 // 4. Load the environment pointer from the function descriptor into
3062 // r11.
3063 // 5. Branch to the function entry point address.
3064 // 6. On return of the callee, the TOC of the caller needs to be
3065 // restored (this is done in FinishCall()).
3066 //
3067 // All those operations are flagged together to ensure that no other
3068 // operations can be scheduled in between. E.g. without flagging the
3069 // operations together, a TOC access in the caller could be scheduled
3070 // between the load of the callee TOC and the branch to the callee, which
3071 // results in the TOC access going through the TOC of the callee instead
3072 // of going through the TOC of the caller, which leads to incorrect code.
3073
3074 // Load the address of the function entry point from the function
3075 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003076 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003077 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
3078 InFlag.getNode() ? 3 : 2);
3079 Chain = LoadFuncPtr.getValue(1);
3080 InFlag = LoadFuncPtr.getValue(2);
3081
3082 // Load environment pointer into r11.
3083 // Offset of the environment pointer within the function descriptor.
3084 SDValue PtrOff = DAG.getIntPtrConstant(16);
3085
3086 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3087 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3088 InFlag);
3089 Chain = LoadEnvPtr.getValue(1);
3090 InFlag = LoadEnvPtr.getValue(2);
3091
3092 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3093 InFlag);
3094 Chain = EnvVal.getValue(0);
3095 InFlag = EnvVal.getValue(1);
3096
3097 // Load TOC of the callee into r2. We are using a target-specific load
3098 // with r2 hard coded, because the result of a target-independent load
3099 // would never go directly into r2, since r2 is a reserved register (which
3100 // prevents the register allocator from allocating it), resulting in an
3101 // additional register being allocated and an unnecessary move instruction
3102 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003103 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003104 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
3105 Callee, InFlag);
3106 Chain = LoadTOCPtr.getValue(0);
3107 InFlag = LoadTOCPtr.getValue(1);
3108
3109 MTCTROps[0] = Chain;
3110 MTCTROps[1] = LoadFuncPtr;
3111 MTCTROps[2] = InFlag;
3112 }
3113
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003114 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
3115 2 + (InFlag.getNode() != 0));
3116 InFlag = Chain.getValue(1);
3117
3118 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00003119 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003120 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003121 Ops.push_back(Chain);
3122 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
3123 Callee.setNode(0);
3124 // Add CTR register as callee so a bctr can be emitted later.
3125 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00003126 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003127 }
3128
3129 // If this is a direct call, pass the chain and the callee.
3130 if (Callee.getNode()) {
3131 Ops.push_back(Chain);
3132 Ops.push_back(Callee);
3133 }
3134 // If this is a tail call add stack pointer delta.
3135 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00003136 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003137
3138 // Add argument registers to the end of the list so that they are known live
3139 // into the call.
3140 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3141 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3142 RegsToPass[i].second.getValueType()));
3143
3144 return CallOpc;
3145}
3146
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003147static
3148bool isLocalCall(const SDValue &Callee)
3149{
3150 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky6fc3ea22012-09-18 18:27:49 +00003151 return !G->getGlobal()->isDeclaration() &&
3152 !G->getGlobal()->isWeakForLinker();
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003153 return false;
3154}
3155
Dan Gohman98ca4f22009-08-05 01:29:28 +00003156SDValue
3157PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003158 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003159 const SmallVectorImpl<ISD::InputArg> &Ins,
3160 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003161 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003162
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003163 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003164 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003165 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003166 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003167
3168 // Copy all of the result registers out of their specified physreg.
3169 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3170 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00003171 EVT VT = VA.getValVT();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003172 assert(VA.isRegLoc() && "Can only return in registers!");
3173 Chain = DAG.getCopyFromReg(Chain, dl,
3174 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003175 InVals.push_back(Chain.getValue(0));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003176 InFlag = Chain.getValue(2);
3177 }
3178
Dan Gohman98ca4f22009-08-05 01:29:28 +00003179 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003180}
3181
Dan Gohman98ca4f22009-08-05 01:29:28 +00003182SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003183PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
3184 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003185 SelectionDAG &DAG,
3186 SmallVector<std::pair<unsigned, SDValue>, 8>
3187 &RegsToPass,
3188 SDValue InFlag, SDValue Chain,
3189 SDValue &Callee,
3190 int SPDiff, unsigned NumBytes,
3191 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00003192 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003193 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003194 SmallVector<SDValue, 8> Ops;
3195 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3196 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003197 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003198
Hal Finkel82b38212012-08-28 02:10:27 +00003199 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
3200 if (isVarArg && PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
3201 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3202
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003203 // When performing tail call optimization the callee pops its arguments off
3204 // the stack. Account for this here so these bytes can be pushed back on in
3205 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
3206 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003207 (CallConv == CallingConv::Fast &&
3208 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003209
Roman Divackye46137f2012-03-06 16:41:49 +00003210 // Add a register mask operand representing the call-preserved registers.
3211 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3212 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3213 assert(Mask && "Missing call preserved mask for calling convention");
3214 Ops.push_back(DAG.getRegisterMask(Mask));
3215
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003216 if (InFlag.getNode())
3217 Ops.push_back(InFlag);
3218
3219 // Emit tail call.
3220 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003221 // If this is the first return lowered for this function, add the regs
3222 // to the liveout set for the function.
3223 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
3224 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003225 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003226 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003227 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
3228 for (unsigned i = 0; i != RVLocs.size(); ++i)
3229 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
3230 }
3231
3232 assert(((Callee.getOpcode() == ISD::Register &&
3233 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3234 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3235 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3236 isa<ConstantSDNode>(Callee)) &&
3237 "Expecting an global address, external symbol, absolute value or register");
3238
Owen Anderson825b72b2009-08-11 20:47:22 +00003239 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003240 }
3241
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003242 // Add a NOP immediately after the branch instruction when using the 64-bit
3243 // SVR4 ABI. At link time, if caller and callee are in a different module and
3244 // thus have a different TOC, the call will be replaced with a call to a stub
3245 // function which saves the current TOC, loads the TOC of the callee and
3246 // branches to the callee. The NOP will be replaced with a load instruction
3247 // which restores the TOC of the caller from the TOC save slot of the current
3248 // stack frame. If caller and callee belong to the same module (and have the
3249 // same TOC), the NOP will remain unchanged.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003250
3251 bool needsTOCRestore = false;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003252 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003253 if (CallOpc == PPCISD::BCTRL_SVR4) {
3254 // This is a call through a function pointer.
3255 // Restore the caller TOC from the save area into R2.
3256 // See PrepareCall() for more information about calls through function
3257 // pointers in the 64-bit SVR4 ABI.
3258 // We are using a target-specific load with r2 hard coded, because the
3259 // result of a target-independent load would never go directly into r2,
3260 // since r2 is a reserved register (which prevents the register allocator
3261 // from allocating it), resulting in an additional register being
3262 // allocated and an unnecessary move instruction being generated.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003263 needsTOCRestore = true;
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003264 } else if ((CallOpc == PPCISD::CALL_SVR4) && !isLocalCall(Callee)) {
3265 // Otherwise insert NOP for non-local calls.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003266 CallOpc = PPCISD::CALL_NOP_SVR4;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003267 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003268 }
3269
Hal Finkel5b00cea2012-03-31 14:45:15 +00003270 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
3271 InFlag = Chain.getValue(1);
3272
3273 if (needsTOCRestore) {
3274 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3275 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
3276 InFlag = Chain.getValue(1);
3277 }
3278
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003279 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3280 DAG.getIntPtrConstant(BytesCalleePops, true),
3281 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003282 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003283 InFlag = Chain.getValue(1);
3284
Dan Gohman98ca4f22009-08-05 01:29:28 +00003285 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3286 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003287}
3288
Dan Gohman98ca4f22009-08-05 01:29:28 +00003289SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003290PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00003291 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003292 SelectionDAG &DAG = CLI.DAG;
3293 DebugLoc &dl = CLI.DL;
3294 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
3295 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
3296 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
3297 SDValue Chain = CLI.Chain;
3298 SDValue Callee = CLI.Callee;
3299 bool &isTailCall = CLI.IsTailCall;
3300 CallingConv::ID CallConv = CLI.CallConv;
3301 bool isVarArg = CLI.IsVarArg;
3302
Evan Cheng0c439eb2010-01-27 00:07:07 +00003303 if (isTailCall)
3304 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3305 Ins, DAG);
3306
Bill Schmidt726c2372012-10-23 15:51:16 +00003307 if (PPCSubTarget.isSVR4ABI()) {
3308 if (PPCSubTarget.isPPC64())
3309 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
3310 isTailCall, Outs, OutVals, Ins,
3311 dl, DAG, InVals);
3312 else
3313 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3314 isTailCall, Outs, OutVals, Ins,
3315 dl, DAG, InVals);
3316 }
Chris Lattnerb9082582010-11-14 23:42:06 +00003317
Bill Schmidt726c2372012-10-23 15:51:16 +00003318 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
3319 isTailCall, Outs, OutVals, Ins,
3320 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003321}
3322
3323SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00003324PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3325 CallingConv::ID CallConv, bool isVarArg,
3326 bool isTailCall,
3327 const SmallVectorImpl<ISD::OutputArg> &Outs,
3328 const SmallVectorImpl<SDValue> &OutVals,
3329 const SmallVectorImpl<ISD::InputArg> &Ins,
3330 DebugLoc dl, SelectionDAG &DAG,
3331 SmallVectorImpl<SDValue> &InVals) const {
3332 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003333 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003334
Dan Gohman98ca4f22009-08-05 01:29:28 +00003335 assert((CallConv == CallingConv::C ||
3336 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00003337
Tilmann Schellerffd02002009-07-03 06:45:56 +00003338 unsigned PtrByteSize = 4;
3339
3340 MachineFunction &MF = DAG.getMachineFunction();
3341
3342 // Mark this function as potentially containing a function that contains a
3343 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3344 // and restoring the callers stack pointer in this functions epilog. This is
3345 // done because by tail calling the called function might overwrite the value
3346 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003347 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3348 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00003349 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003350
Tilmann Schellerffd02002009-07-03 06:45:56 +00003351 // Count how many bytes are to be pushed on the stack, including the linkage
3352 // area, parameter list area and the part of the local variable space which
3353 // contains copies of aggregates which are passed by value.
3354
3355 // Assign locations to all of the outgoing arguments.
3356 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003357 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003358 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003359
3360 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003361 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003362
3363 if (isVarArg) {
3364 // Handle fixed and variable vector arguments differently.
3365 // Fixed vector arguments go into registers as long as registers are
3366 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003367 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003368
Tilmann Schellerffd02002009-07-03 06:45:56 +00003369 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00003370 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00003371 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003372 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003373
Dan Gohman98ca4f22009-08-05 01:29:28 +00003374 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003375 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3376 CCInfo);
3377 } else {
3378 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3379 ArgFlags, CCInfo);
3380 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003381
Tilmann Schellerffd02002009-07-03 06:45:56 +00003382 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00003383#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00003384 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00003385 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00003386#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00003387 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003388 }
3389 }
3390 } else {
3391 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003392 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003393 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003394
Tilmann Schellerffd02002009-07-03 06:45:56 +00003395 // Assign locations to all of the outgoing aggregate by value arguments.
3396 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003397 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003398 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003399
3400 // Reserve stack space for the allocations in CCInfo.
3401 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3402
Dan Gohman98ca4f22009-08-05 01:29:28 +00003403 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003404
3405 // Size of the linkage area, parameter list area and the part of the local
3406 // space variable where copies of aggregates which are passed by value are
3407 // stored.
3408 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003409
Tilmann Schellerffd02002009-07-03 06:45:56 +00003410 // Calculate by how many bytes the stack has to be adjusted in case of tail
3411 // call optimization.
3412 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3413
3414 // Adjust the stack pointer for the new arguments...
3415 // These operations are automatically eliminated by the prolog/epilog pass
3416 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3417 SDValue CallSeqStart = Chain;
3418
3419 // Load the return address and frame pointer so it can be moved somewhere else
3420 // later.
3421 SDValue LROp, FPOp;
3422 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3423 dl);
3424
3425 // Set up a copy of the stack pointer for use loading and storing any
3426 // arguments that may not fit in the registers available for argument
3427 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00003428 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003429
Tilmann Schellerffd02002009-07-03 06:45:56 +00003430 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3431 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3432 SmallVector<SDValue, 8> MemOpChains;
3433
Roman Divacky0aaa9192011-08-30 17:04:16 +00003434 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003435 // Walk the register/memloc assignments, inserting copies/loads.
3436 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3437 i != e;
3438 ++i) {
3439 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003440 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003441 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003442
Tilmann Schellerffd02002009-07-03 06:45:56 +00003443 if (Flags.isByVal()) {
3444 // Argument is an aggregate which is passed by value, thus we need to
3445 // create a copy of it in the local variable space of the current stack
3446 // frame (which is the stack frame of the caller) and pass the address of
3447 // this copy to the callee.
3448 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3449 CCValAssign &ByValVA = ByValArgLocs[j++];
3450 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003451
Tilmann Schellerffd02002009-07-03 06:45:56 +00003452 // Memory reserved in the local variable space of the callers stack frame.
3453 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003454
Tilmann Schellerffd02002009-07-03 06:45:56 +00003455 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3456 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003457
Tilmann Schellerffd02002009-07-03 06:45:56 +00003458 // Create a copy of the argument in the local area of the current
3459 // stack frame.
3460 SDValue MemcpyCall =
3461 CreateCopyOfByValArgument(Arg, PtrOff,
3462 CallSeqStart.getNode()->getOperand(0),
3463 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003464
Tilmann Schellerffd02002009-07-03 06:45:56 +00003465 // This must go outside the CALLSEQ_START..END.
3466 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3467 CallSeqStart.getNode()->getOperand(1));
3468 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3469 NewCallSeqStart.getNode());
3470 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003471
Tilmann Schellerffd02002009-07-03 06:45:56 +00003472 // Pass the address of the aggregate copy on the stack either in a
3473 // physical register or in the parameter list area of the current stack
3474 // frame to the callee.
3475 Arg = PtrOff;
3476 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003477
Tilmann Schellerffd02002009-07-03 06:45:56 +00003478 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003479 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003480 // Put argument in a physical register.
3481 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3482 } else {
3483 // Put argument in the parameter list area of the current stack frame.
3484 assert(VA.isMemLoc());
3485 unsigned LocMemOffset = VA.getLocMemOffset();
3486
3487 if (!isTailCall) {
3488 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3489 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3490
3491 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003492 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003493 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003494 } else {
3495 // Calculate and remember argument location.
3496 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3497 TailCallArguments);
3498 }
3499 }
3500 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003501
Tilmann Schellerffd02002009-07-03 06:45:56 +00003502 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003503 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003504 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003505
Tilmann Schellerffd02002009-07-03 06:45:56 +00003506 // Build a sequence of copy-to-reg nodes chained together with token chain
3507 // and flag operands which copy the outgoing args into the appropriate regs.
3508 SDValue InFlag;
3509 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3510 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3511 RegsToPass[i].second, InFlag);
3512 InFlag = Chain.getValue(1);
3513 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003514
Hal Finkel82b38212012-08-28 02:10:27 +00003515 // Set CR bit 6 to true if this is a vararg call with floating args passed in
3516 // registers.
3517 if (isVarArg) {
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003518 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3519 SDValue Ops[] = { Chain, InFlag };
3520
Hal Finkel82b38212012-08-28 02:10:27 +00003521 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003522 dl, VTs, Ops, InFlag.getNode() ? 2 : 1);
3523
Hal Finkel82b38212012-08-28 02:10:27 +00003524 InFlag = Chain.getValue(1);
3525 }
3526
Chris Lattnerb9082582010-11-14 23:42:06 +00003527 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003528 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3529 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003530
Dan Gohman98ca4f22009-08-05 01:29:28 +00003531 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3532 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3533 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003534}
3535
Bill Schmidt726c2372012-10-23 15:51:16 +00003536// Copy an argument into memory, being careful to do this outside the
3537// call sequence for the call to which the argument belongs.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003538SDValue
Bill Schmidt726c2372012-10-23 15:51:16 +00003539PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
3540 SDValue CallSeqStart,
3541 ISD::ArgFlagsTy Flags,
3542 SelectionDAG &DAG,
3543 DebugLoc dl) const {
3544 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
3545 CallSeqStart.getNode()->getOperand(0),
3546 Flags, DAG, dl);
3547 // The MEMCPY must go outside the CALLSEQ_START..END.
3548 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3549 CallSeqStart.getNode()->getOperand(1));
3550 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3551 NewCallSeqStart.getNode());
3552 return NewCallSeqStart;
3553}
3554
3555SDValue
3556PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003557 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003558 bool isTailCall,
3559 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003560 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003561 const SmallVectorImpl<ISD::InputArg> &Ins,
3562 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003563 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003564
Bill Schmidt726c2372012-10-23 15:51:16 +00003565 unsigned NumOps = Outs.size();
Bill Schmidt419f3762012-09-19 15:42:13 +00003566
Bill Schmidt726c2372012-10-23 15:51:16 +00003567 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3568 unsigned PtrByteSize = 8;
3569
3570 MachineFunction &MF = DAG.getMachineFunction();
3571
3572 // Mark this function as potentially containing a function that contains a
3573 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3574 // and restoring the callers stack pointer in this functions epilog. This is
3575 // done because by tail calling the called function might overwrite the value
3576 // in this function's (MF) stack pointer stack slot 0(SP).
3577 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3578 CallConv == CallingConv::Fast)
3579 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3580
3581 unsigned nAltivecParamsAtEnd = 0;
3582
3583 // Count how many bytes are to be pushed on the stack, including the linkage
3584 // area, and parameter passing area. We start with at least 48 bytes, which
3585 // is reserved space for [SP][CR][LR][3 x unused].
3586 // NOTE: For PPC64, nAltivecParamsAtEnd always remains zero as a result
3587 // of this call.
3588 unsigned NumBytes =
3589 CalculateParameterAndLinkageAreaSize(DAG, true, isVarArg, CallConv,
3590 Outs, OutVals, nAltivecParamsAtEnd);
3591
3592 // Calculate by how many bytes the stack has to be adjusted in case of tail
3593 // call optimization.
3594 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3595
3596 // To protect arguments on the stack from being clobbered in a tail call,
3597 // force all the loads to happen before doing any other lowering.
3598 if (isTailCall)
3599 Chain = DAG.getStackArgumentTokenFactor(Chain);
3600
3601 // Adjust the stack pointer for the new arguments...
3602 // These operations are automatically eliminated by the prolog/epilog pass
3603 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3604 SDValue CallSeqStart = Chain;
3605
3606 // Load the return address and frame pointer so it can be move somewhere else
3607 // later.
3608 SDValue LROp, FPOp;
3609 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3610 dl);
3611
3612 // Set up a copy of the stack pointer for use loading and storing any
3613 // arguments that may not fit in the registers available for argument
3614 // passing.
3615 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
3616
3617 // Figure out which arguments are going to go in registers, and which in
3618 // memory. Also, if this is a vararg function, floating point operations
3619 // must be stored to our stack, and loaded into integer regs as well, if
3620 // any integer regs are available for argument passing.
3621 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
3622 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
3623
3624 static const uint16_t GPR[] = {
3625 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3626 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3627 };
3628 static const uint16_t *FPR = GetFPR();
3629
3630 static const uint16_t VR[] = {
3631 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3632 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3633 };
3634 const unsigned NumGPRs = array_lengthof(GPR);
3635 const unsigned NumFPRs = 13;
3636 const unsigned NumVRs = array_lengthof(VR);
3637
3638 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3639 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3640
3641 SmallVector<SDValue, 8> MemOpChains;
3642 for (unsigned i = 0; i != NumOps; ++i) {
3643 SDValue Arg = OutVals[i];
3644 ISD::ArgFlagsTy Flags = Outs[i].Flags;
3645
3646 // PtrOff will be used to store the current argument to the stack if a
3647 // register cannot be found for it.
3648 SDValue PtrOff;
3649
3650 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
3651
3652 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
3653
3654 // Promote integers to 64-bit values.
3655 if (Arg.getValueType() == MVT::i32) {
3656 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3657 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
3658 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
3659 }
3660
3661 // FIXME memcpy is used way more than necessary. Correctness first.
3662 // Note: "by value" is code for passing a structure by value, not
3663 // basic types.
3664 if (Flags.isByVal()) {
3665 // Note: Size includes alignment padding, so
3666 // struct x { short a; char b; }
3667 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
3668 // These are the proper values we need for right-justifying the
3669 // aggregate in a parameter register.
3670 unsigned Size = Flags.getByValSize();
Bill Schmidt42d43352012-10-31 01:15:05 +00003671
3672 // An empty aggregate parameter takes up no storage and no
3673 // registers.
3674 if (Size == 0)
3675 continue;
3676
Bill Schmidt726c2372012-10-23 15:51:16 +00003677 // All aggregates smaller than 8 bytes must be passed right-justified.
3678 if (Size==1 || Size==2 || Size==4) {
3679 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
3680 if (GPR_idx != NumGPRs) {
3681 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
3682 MachinePointerInfo(), VT,
3683 false, false, 0);
3684 MemOpChains.push_back(Load.getValue(1));
3685 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3686
3687 ArgOffset += PtrByteSize;
3688 continue;
3689 }
3690 }
3691
3692 if (GPR_idx == NumGPRs && Size < 8) {
3693 SDValue Const = DAG.getConstant(PtrByteSize - Size,
3694 PtrOff.getValueType());
3695 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3696 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3697 CallSeqStart,
3698 Flags, DAG, dl);
3699 ArgOffset += PtrByteSize;
3700 continue;
3701 }
3702 // Copy entire object into memory. There are cases where gcc-generated
3703 // code assumes it is there, even if it could be put entirely into
3704 // registers. (This is not what the doc says.)
3705
3706 // FIXME: The above statement is likely due to a misunderstanding of the
3707 // documents. All arguments must be copied into the parameter area BY
3708 // THE CALLEE in the event that the callee takes the address of any
3709 // formal argument. That has not yet been implemented. However, it is
3710 // reasonable to use the stack area as a staging area for the register
3711 // load.
3712
3713 // Skip this for small aggregates, as we will use the same slot for a
3714 // right-justified copy, below.
3715 if (Size >= 8)
3716 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
3717 CallSeqStart,
3718 Flags, DAG, dl);
3719
3720 // When a register is available, pass a small aggregate right-justified.
3721 if (Size < 8 && GPR_idx != NumGPRs) {
3722 // The easiest way to get this right-justified in a register
3723 // is to copy the structure into the rightmost portion of a
3724 // local variable slot, then load the whole slot into the
3725 // register.
3726 // FIXME: The memcpy seems to produce pretty awful code for
3727 // small aggregates, particularly for packed ones.
3728 // FIXME: It would be preferable to use the slot in the
3729 // parameter save area instead of a new local variable.
3730 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
3731 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3732 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3733 CallSeqStart,
3734 Flags, DAG, dl);
3735
3736 // Load the slot into the register.
3737 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
3738 MachinePointerInfo(),
3739 false, false, false, 0);
3740 MemOpChains.push_back(Load.getValue(1));
3741 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3742
3743 // Done with this argument.
3744 ArgOffset += PtrByteSize;
3745 continue;
3746 }
3747
3748 // For aggregates larger than PtrByteSize, copy the pieces of the
3749 // object that fit into registers from the parameter save area.
3750 for (unsigned j=0; j<Size; j+=PtrByteSize) {
3751 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
3752 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
3753 if (GPR_idx != NumGPRs) {
3754 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3755 MachinePointerInfo(),
3756 false, false, false, 0);
3757 MemOpChains.push_back(Load.getValue(1));
3758 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3759 ArgOffset += PtrByteSize;
3760 } else {
3761 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
3762 break;
3763 }
3764 }
3765 continue;
3766 }
3767
3768 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
3769 default: llvm_unreachable("Unexpected ValueType for argument!");
3770 case MVT::i32:
3771 case MVT::i64:
3772 if (GPR_idx != NumGPRs) {
3773 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
3774 } else {
3775 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3776 true, isTailCall, false, MemOpChains,
3777 TailCallArguments, dl);
3778 }
3779 ArgOffset += PtrByteSize;
3780 break;
3781 case MVT::f32:
3782 case MVT::f64:
3783 if (FPR_idx != NumFPRs) {
3784 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3785
3786 if (isVarArg) {
Bill Schmidte6c56432012-10-29 21:18:16 +00003787 // A single float or an aggregate containing only a single float
3788 // must be passed right-justified in the stack doubleword, and
3789 // in the GPR, if one is available.
3790 SDValue StoreOff;
3791 if (Arg.getValueType().getSimpleVT().SimpleTy == MVT::f32) {
3792 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3793 StoreOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3794 } else
3795 StoreOff = PtrOff;
3796
3797 SDValue Store = DAG.getStore(Chain, dl, Arg, StoreOff,
Bill Schmidt726c2372012-10-23 15:51:16 +00003798 MachinePointerInfo(), false, false, 0);
3799 MemOpChains.push_back(Store);
3800
3801 // Float varargs are always shadowed in available integer registers
3802 if (GPR_idx != NumGPRs) {
3803 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3804 MachinePointerInfo(), false, false,
3805 false, 0);
3806 MemOpChains.push_back(Load.getValue(1));
3807 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3808 }
3809 } else if (GPR_idx != NumGPRs)
3810 // If we have any FPRs remaining, we may also have GPRs remaining.
3811 ++GPR_idx;
3812 } else {
3813 // Single-precision floating-point values are mapped to the
3814 // second (rightmost) word of the stack doubleword.
3815 if (Arg.getValueType() == MVT::f32) {
3816 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3817 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3818 }
3819
3820 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3821 true, isTailCall, false, MemOpChains,
3822 TailCallArguments, dl);
3823 }
3824 ArgOffset += 8;
3825 break;
3826 case MVT::v4f32:
3827 case MVT::v4i32:
3828 case MVT::v8i16:
3829 case MVT::v16i8:
3830 if (isVarArg) {
3831 // These go aligned on the stack, or in the corresponding R registers
3832 // when within range. The Darwin PPC ABI doc claims they also go in
3833 // V registers; in fact gcc does this only for arguments that are
3834 // prototyped, not for those that match the ... We do it for all
3835 // arguments, seems to work.
3836 while (ArgOffset % 16 !=0) {
3837 ArgOffset += PtrByteSize;
3838 if (GPR_idx != NumGPRs)
3839 GPR_idx++;
3840 }
3841 // We could elide this store in the case where the object fits
3842 // entirely in R registers. Maybe later.
3843 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
3844 DAG.getConstant(ArgOffset, PtrVT));
3845 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3846 MachinePointerInfo(), false, false, 0);
3847 MemOpChains.push_back(Store);
3848 if (VR_idx != NumVRs) {
3849 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
3850 MachinePointerInfo(),
3851 false, false, false, 0);
3852 MemOpChains.push_back(Load.getValue(1));
3853 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3854 }
3855 ArgOffset += 16;
3856 for (unsigned i=0; i<16; i+=PtrByteSize) {
3857 if (GPR_idx == NumGPRs)
3858 break;
3859 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
3860 DAG.getConstant(i, PtrVT));
3861 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
3862 false, false, false, 0);
3863 MemOpChains.push_back(Load.getValue(1));
3864 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3865 }
3866 break;
3867 }
3868
3869 // Non-varargs Altivec params generally go in registers, but have
3870 // stack space allocated at the end.
3871 if (VR_idx != NumVRs) {
3872 // Doesn't have GPR space allocated.
3873 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3874 } else {
3875 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3876 true, isTailCall, true, MemOpChains,
3877 TailCallArguments, dl);
3878 ArgOffset += 16;
3879 }
3880 break;
3881 }
3882 }
3883
3884 if (!MemOpChains.empty())
3885 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
3886 &MemOpChains[0], MemOpChains.size());
3887
3888 // Check if this is an indirect call (MTCTR/BCTRL).
3889 // See PrepareCall() for more information about calls through function
3890 // pointers in the 64-bit SVR4 ABI.
3891 if (!isTailCall &&
3892 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3893 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3894 !isBLACompatibleAddress(Callee, DAG)) {
3895 // Load r2 into a virtual register and store it to the TOC save area.
3896 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
3897 // TOC save area offset.
3898 SDValue PtrOff = DAG.getIntPtrConstant(40);
3899 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
3900 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
3901 false, false, 0);
3902 // R12 must contain the address of an indirect callee. This does not
3903 // mean the MTCTR instruction must use R12; it's easier to model this
3904 // as an extra parameter, so do that.
3905 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
3906 }
3907
3908 // Build a sequence of copy-to-reg nodes chained together with token chain
3909 // and flag operands which copy the outgoing args into the appropriate regs.
3910 SDValue InFlag;
3911 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3912 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3913 RegsToPass[i].second, InFlag);
3914 InFlag = Chain.getValue(1);
3915 }
3916
3917 if (isTailCall)
3918 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
3919 FPOp, true, TailCallArguments);
3920
3921 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3922 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3923 Ins, InVals);
3924}
3925
3926SDValue
3927PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
3928 CallingConv::ID CallConv, bool isVarArg,
3929 bool isTailCall,
3930 const SmallVectorImpl<ISD::OutputArg> &Outs,
3931 const SmallVectorImpl<SDValue> &OutVals,
3932 const SmallVectorImpl<ISD::InputArg> &Ins,
3933 DebugLoc dl, SelectionDAG &DAG,
3934 SmallVectorImpl<SDValue> &InVals) const {
3935
3936 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00003937
Owen Andersone50ed302009-08-10 22:56:29 +00003938 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003939 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003940 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00003941
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003942 MachineFunction &MF = DAG.getMachineFunction();
3943
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003944 // Mark this function as potentially containing a function that contains a
3945 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3946 // and restoring the callers stack pointer in this functions epilog. This is
3947 // done because by tail calling the called function might overwrite the value
3948 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003949 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3950 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003951 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3952
3953 unsigned nAltivecParamsAtEnd = 0;
3954
Chris Lattnerabde4602006-05-16 22:56:08 +00003955 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00003956 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003957 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003958 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00003959 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00003960 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003961 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00003962
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003963 // Calculate by how many bytes the stack has to be adjusted in case of tail
3964 // call optimization.
3965 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00003966
Dan Gohman98ca4f22009-08-05 01:29:28 +00003967 // To protect arguments on the stack from being clobbered in a tail call,
3968 // force all the loads to happen before doing any other lowering.
3969 if (isTailCall)
3970 Chain = DAG.getStackArgumentTokenFactor(Chain);
3971
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003972 // Adjust the stack pointer for the new arguments...
3973 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00003974 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00003975 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00003976
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003977 // Load the return address and frame pointer so it can be move somewhere else
3978 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00003979 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003980 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3981 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003982
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003983 // Set up a copy of the stack pointer for use loading and storing any
3984 // arguments that may not fit in the registers available for argument
3985 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00003986 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003987 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003988 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003989 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003990 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00003991
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003992 // Figure out which arguments are going to go in registers, and which in
3993 // memory. Also, if this is a vararg function, floating point operations
3994 // must be stored to our stack, and loaded into integer regs as well, if
3995 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003996 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003997 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00003998
Craig Topperb78ca422012-03-11 07:16:55 +00003999 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00004000 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4001 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4002 };
Craig Topperb78ca422012-03-11 07:16:55 +00004003 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00004004 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4005 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4006 };
Craig Topperb78ca422012-03-11 07:16:55 +00004007 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00004008
Craig Topperb78ca422012-03-11 07:16:55 +00004009 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00004010 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4011 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4012 };
Owen Anderson718cb662007-09-07 04:06:50 +00004013 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004014 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00004015 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00004016
Craig Topperb78ca422012-03-11 07:16:55 +00004017 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004018
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004019 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004020 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4021
Dan Gohman475871a2008-07-27 21:46:04 +00004022 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00004023 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004024 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00004025 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004026
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004027 // PtrOff will be used to store the current argument to the stack if a
4028 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00004029 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00004030
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004031 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004032
Dale Johannesen39355f92009-02-04 02:34:38 +00004033 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004034
4035 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00004036 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00004037 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4038 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00004039 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004040 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004041
Dale Johannesen8419dd62008-03-07 20:27:40 +00004042 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt419f3762012-09-19 15:42:13 +00004043 // Note: "by value" is code for passing a structure by value, not
4044 // basic types.
Duncan Sands276dcbd2008-03-21 09:14:45 +00004045 if (Flags.isByVal()) {
4046 unsigned Size = Flags.getByValSize();
Bill Schmidt726c2372012-10-23 15:51:16 +00004047 // Very small objects are passed right-justified. Everything else is
4048 // passed left-justified.
4049 if (Size==1 || Size==2) {
4050 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004051 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00004052 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00004053 MachinePointerInfo(), VT,
4054 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004055 MemOpChains.push_back(Load.getValue(1));
4056 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004057
4058 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004059 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00004060 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4061 PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004062 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt726c2372012-10-23 15:51:16 +00004063 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4064 CallSeqStart,
4065 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004066 ArgOffset += PtrByteSize;
4067 }
4068 continue;
4069 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004070 // Copy entire object into memory. There are cases where gcc-generated
4071 // code assumes it is there, even if it could be put entirely into
4072 // registers. (This is not what the doc says.)
Bill Schmidt726c2372012-10-23 15:51:16 +00004073 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4074 CallSeqStart,
4075 Flags, DAG, dl);
Bill Schmidt419f3762012-09-19 15:42:13 +00004076
4077 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
4078 // copy the pieces of the object that fit into registers from the
4079 // parameter save area.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004080 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00004081 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004082 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004083 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004084 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4085 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004086 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00004087 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004088 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004089 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004090 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004091 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004092 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004093 }
4094 }
4095 continue;
4096 }
4097
Owen Anderson825b72b2009-08-11 20:47:22 +00004098 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004099 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004100 case MVT::i32:
4101 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004102 if (GPR_idx != NumGPRs) {
4103 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004104 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004105 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4106 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004107 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004108 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004109 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004110 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004111 case MVT::f32:
4112 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004113 if (FPR_idx != NumFPRs) {
4114 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4115
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004116 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00004117 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4118 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004119 MemOpChains.push_back(Store);
4120
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004121 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00004122 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004123 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00004124 MachinePointerInfo(), false, false,
4125 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004126 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004127 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004128 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004129 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00004130 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004131 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004132 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4133 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004134 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004135 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004136 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00004137 }
4138 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004139 // If we have any FPRs remaining, we may also have GPRs remaining.
4140 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
4141 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004142 if (GPR_idx != NumGPRs)
4143 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00004144 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004145 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
4146 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00004147 }
Bill Schmidt726c2372012-10-23 15:51:16 +00004148 } else
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004149 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4150 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004151 TailCallArguments, dl);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004152 if (isPPC64)
4153 ArgOffset += 8;
4154 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004155 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004156 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004157 case MVT::v4f32:
4158 case MVT::v4i32:
4159 case MVT::v8i16:
4160 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00004161 if (isVarArg) {
4162 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00004163 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00004164 // V registers; in fact gcc does this only for arguments that are
4165 // prototyped, not for those that match the ... We do it for all
4166 // arguments, seems to work.
4167 while (ArgOffset % 16 !=0) {
4168 ArgOffset += PtrByteSize;
4169 if (GPR_idx != NumGPRs)
4170 GPR_idx++;
4171 }
4172 // We could elide this store in the case where the object fits
4173 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00004174 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00004175 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00004176 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4177 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004178 MemOpChains.push_back(Store);
4179 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004180 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004181 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004182 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004183 MemOpChains.push_back(Load.getValue(1));
4184 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4185 }
4186 ArgOffset += 16;
4187 for (unsigned i=0; i<16; i+=PtrByteSize) {
4188 if (GPR_idx == NumGPRs)
4189 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00004190 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00004191 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004192 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004193 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004194 MemOpChains.push_back(Load.getValue(1));
4195 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4196 }
4197 break;
4198 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004199
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004200 // Non-varargs Altivec params generally go in registers, but have
4201 // stack space allocated at the end.
4202 if (VR_idx != NumVRs) {
4203 // Doesn't have GPR space allocated.
4204 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4205 } else if (nAltivecParamsAtEnd==0) {
4206 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004207 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4208 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004209 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00004210 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00004211 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004212 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00004213 }
Chris Lattnerabde4602006-05-16 22:56:08 +00004214 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004215 // If all Altivec parameters fit in registers, as they usually do,
4216 // they get stack space following the non-Altivec parameters. We
4217 // don't track this here because nobody below needs it.
4218 // If there are more Altivec parameters than fit in registers emit
4219 // the stores here.
4220 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
4221 unsigned j = 0;
4222 // Offset is aligned; skip 1st 12 params which go in V registers.
4223 ArgOffset = ((ArgOffset+15)/16)*16;
4224 ArgOffset += 12*16;
4225 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004226 SDValue Arg = OutVals[i];
4227 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004228 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
4229 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004230 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00004231 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004232 // We are emitting Altivec params in order.
4233 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4234 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004235 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004236 ArgOffset += 16;
4237 }
4238 }
4239 }
4240 }
4241
Chris Lattner9a2a4972006-05-17 06:01:33 +00004242 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00004243 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00004244 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00004245
Dale Johannesenf7b73042010-03-09 20:15:42 +00004246 // On Darwin, R12 must contain the address of an indirect callee. This does
4247 // not mean the MTCTR instruction must use R12; it's easier to model this as
4248 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004249 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00004250 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4251 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4252 !isBLACompatibleAddress(Callee, DAG))
4253 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
4254 PPC::R12), Callee));
4255
Chris Lattner9a2a4972006-05-17 06:01:33 +00004256 // Build a sequence of copy-to-reg nodes chained together with token chain
4257 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00004258 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00004259 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004260 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00004261 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004262 InFlag = Chain.getValue(1);
4263 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004264
Chris Lattnerb9082582010-11-14 23:42:06 +00004265 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004266 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
4267 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004268
Dan Gohman98ca4f22009-08-05 01:29:28 +00004269 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4270 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4271 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00004272}
4273
Hal Finkeld712f932011-10-14 19:51:36 +00004274bool
4275PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
4276 MachineFunction &MF, bool isVarArg,
4277 const SmallVectorImpl<ISD::OutputArg> &Outs,
4278 LLVMContext &Context) const {
4279 SmallVector<CCValAssign, 16> RVLocs;
4280 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
4281 RVLocs, Context);
4282 return CCInfo.CheckReturn(Outs, RetCC_PPC);
4283}
4284
Dan Gohman98ca4f22009-08-05 01:29:28 +00004285SDValue
4286PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00004287 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00004288 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00004289 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00004290 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00004291
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004292 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00004293 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00004294 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004295 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00004296
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004297 // If this is the first return lowered for this function, add the regs to the
4298 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00004299 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004300 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00004301 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004302 }
4303
Dan Gohman475871a2008-07-27 21:46:04 +00004304 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00004305
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004306 // Copy the result values into the output registers.
4307 for (unsigned i = 0; i != RVLocs.size(); ++i) {
4308 CCValAssign &VA = RVLocs[i];
4309 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004310 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00004311 OutVals[i], Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004312 Flag = Chain.getValue(1);
4313 }
4314
Gabor Greifba36cb52008-08-28 21:40:38 +00004315 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004316 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004317 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004318 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00004319}
4320
Dan Gohman475871a2008-07-27 21:46:04 +00004321SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004322 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00004323 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004324 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004325
Jim Laskeyefc7e522006-12-04 22:04:42 +00004326 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004327 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00004328
4329 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00004330 bool isPPC64 = Subtarget.isPPC64();
4331 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00004332 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004333
4334 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00004335 SDValue Chain = Op.getOperand(0);
4336 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004337
Jim Laskeyefc7e522006-12-04 22:04:42 +00004338 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004339 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
4340 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004341 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004342
Jim Laskeyefc7e522006-12-04 22:04:42 +00004343 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004344 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00004345
Jim Laskeyefc7e522006-12-04 22:04:42 +00004346 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004347 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004348 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004349}
4350
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004351
4352
Dan Gohman475871a2008-07-27 21:46:04 +00004353SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004354PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004355 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004356 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004357 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004358 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004359
4360 // Get current frame pointer save index. The users of this index will be
4361 // primarily DYNALLOC instructions.
4362 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4363 int RASI = FI->getReturnAddrSaveIndex();
4364
4365 // If the frame pointer save index hasn't been defined yet.
4366 if (!RASI) {
4367 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004368 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004369 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004370 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004371 // Save the result.
4372 FI->setReturnAddrSaveIndex(RASI);
4373 }
4374 return DAG.getFrameIndex(RASI, PtrVT);
4375}
4376
Dan Gohman475871a2008-07-27 21:46:04 +00004377SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004378PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
4379 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004380 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004381 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004382 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004383
4384 // Get current frame pointer save index. The users of this index will be
4385 // primarily DYNALLOC instructions.
4386 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4387 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004388
Jim Laskey2f616bf2006-11-16 22:43:37 +00004389 // If the frame pointer save index hasn't been defined yet.
4390 if (!FPSI) {
4391 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004392 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004393 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00004394
Jim Laskey2f616bf2006-11-16 22:43:37 +00004395 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004396 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004397 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00004398 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004399 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004400 return DAG.getFrameIndex(FPSI, PtrVT);
4401}
Jim Laskey2f616bf2006-11-16 22:43:37 +00004402
Dan Gohman475871a2008-07-27 21:46:04 +00004403SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004404 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004405 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004406 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00004407 SDValue Chain = Op.getOperand(0);
4408 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004409 DebugLoc dl = Op.getDebugLoc();
4410
Jim Laskey2f616bf2006-11-16 22:43:37 +00004411 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004412 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004413 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00004414 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00004415 DAG.getConstant(0, PtrVT), Size);
4416 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00004417 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004418 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00004419 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00004420 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00004421 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004422}
4423
Chris Lattner1a635d62006-04-14 06:01:58 +00004424/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
4425/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00004426SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00004427 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004428 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
4429 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00004430 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004431
Chris Lattner1a635d62006-04-14 06:01:58 +00004432 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00004433
Chris Lattner1a635d62006-04-14 06:01:58 +00004434 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00004435 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004436
Owen Andersone50ed302009-08-10 22:56:29 +00004437 EVT ResVT = Op.getValueType();
4438 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004439 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
4440 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00004441 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004442
Chris Lattner1a635d62006-04-14 06:01:58 +00004443 // If the RHS of the comparison is a 0.0, we don't need to do the
4444 // subtraction at all.
4445 if (isFloatingPointZero(RHS))
4446 switch (CC) {
4447 default: break; // SETUO etc aren't handled by fsel.
4448 case ISD::SETULT:
4449 case ISD::SETLT:
4450 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004451 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004452 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004453 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4454 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004455 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004456 case ISD::SETUGT:
4457 case ISD::SETGT:
4458 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004459 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004460 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004461 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4462 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004463 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004464 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004465 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004466
Dan Gohman475871a2008-07-27 21:46:04 +00004467 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00004468 switch (CC) {
4469 default: break; // SETUO etc aren't handled by fsel.
4470 case ISD::SETULT:
4471 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00004472 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004473 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4474 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004475 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004476 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004477 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00004478 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004479 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4480 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004481 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004482 case ISD::SETUGT:
4483 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00004484 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004485 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4486 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004487 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004488 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004489 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00004490 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004491 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4492 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004493 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004494 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00004495 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00004496}
4497
Chris Lattner1f873002007-11-28 18:44:47 +00004498// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004499SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004500 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004501 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00004502 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00004503 if (Src.getValueType() == MVT::f32)
4504 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004505
Dan Gohman475871a2008-07-27 21:46:04 +00004506 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00004507 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004508 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004509 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004510 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004511 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00004512 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004513 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004514 case MVT::i64:
4515 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004516 break;
4517 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00004518
Chris Lattner1a635d62006-04-14 06:01:58 +00004519 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00004520 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004521
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004522 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004523 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
4524 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004525
4526 // Result is a load from the stack slot. If loading 4 bytes, make sure to
4527 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00004528 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004529 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004530 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004531 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004532 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004533}
4534
Dan Gohmand858e902010-04-17 15:26:15 +00004535SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
4536 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004537 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00004538 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00004539 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00004540 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00004541
Owen Anderson825b72b2009-08-11 20:47:22 +00004542 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004543 SDValue SINT = Op.getOperand(0);
4544 // When converting to single-precision, we actually need to convert
4545 // to double-precision first and then round to single-precision.
4546 // To avoid double-rounding effects during that operation, we have
4547 // to prepare the input operand. Bits that might be truncated when
4548 // converting to double-precision are replaced by a bit that won't
4549 // be lost at this stage, but is below the single-precision rounding
4550 // position.
4551 //
4552 // However, if -enable-unsafe-fp-math is in effect, accept double
4553 // rounding to avoid the extra overhead.
4554 if (Op.getValueType() == MVT::f32 &&
4555 !DAG.getTarget().Options.UnsafeFPMath) {
4556
4557 // Twiddle input to make sure the low 11 bits are zero. (If this
4558 // is the case, we are guaranteed the value will fit into the 53 bit
4559 // mantissa of an IEEE double-precision value without rounding.)
4560 // If any of those low 11 bits were not zero originally, make sure
4561 // bit 12 (value 2048) is set instead, so that the final rounding
4562 // to single-precision gets the correct result.
4563 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4564 SINT, DAG.getConstant(2047, MVT::i64));
4565 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
4566 Round, DAG.getConstant(2047, MVT::i64));
4567 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
4568 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4569 Round, DAG.getConstant(-2048, MVT::i64));
4570
4571 // However, we cannot use that value unconditionally: if the magnitude
4572 // of the input value is small, the bit-twiddling we did above might
4573 // end up visibly changing the output. Fortunately, in that case, we
4574 // don't need to twiddle bits since the original input will convert
4575 // exactly to double-precision floating-point already. Therefore,
4576 // construct a conditional to use the original value if the top 11
4577 // bits are all sign-bit copies, and use the rounded value computed
4578 // above otherwise.
4579 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
4580 SINT, DAG.getConstant(53, MVT::i32));
4581 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
4582 Cond, DAG.getConstant(1, MVT::i64));
4583 Cond = DAG.getSetCC(dl, MVT::i32,
4584 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
4585
4586 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
4587 }
4588 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
Owen Anderson825b72b2009-08-11 20:47:22 +00004589 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
4590 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00004591 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004592 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004593 return FP;
4594 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004595
Owen Anderson825b72b2009-08-11 20:47:22 +00004596 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00004597 "Unhandled SINT_TO_FP type in custom expander!");
4598 // Since we only generate this in 64-bit mode, we can take advantage of
4599 // 64-bit registers. In particular, sign extend the input value into the
4600 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
4601 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004602 MachineFunction &MF = DAG.getMachineFunction();
4603 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004604 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00004605 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004606 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004607
Owen Anderson825b72b2009-08-11 20:47:22 +00004608 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00004609 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00004610
Chris Lattner1a635d62006-04-14 06:01:58 +00004611 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004612 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004613 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00004614 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00004615 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
4616 SDValue Store =
4617 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
4618 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00004619 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004620 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004621 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004622
Chris Lattner1a635d62006-04-14 06:01:58 +00004623 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004624 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
4625 if (Op.getValueType() == MVT::f32)
4626 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004627 return FP;
4628}
4629
Dan Gohmand858e902010-04-17 15:26:15 +00004630SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
4631 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004632 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004633 /*
4634 The rounding mode is in bits 30:31 of FPSR, and has the following
4635 settings:
4636 00 Round to nearest
4637 01 Round to 0
4638 10 Round to +inf
4639 11 Round to -inf
4640
4641 FLT_ROUNDS, on the other hand, expects the following:
4642 -1 Undefined
4643 0 Round to 0
4644 1 Round to nearest
4645 2 Round to +inf
4646 3 Round to -inf
4647
4648 To perform the conversion, we do:
4649 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
4650 */
4651
4652 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00004653 EVT VT = Op.getValueType();
4654 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
4655 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00004656 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004657
4658 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00004659 NodeTys.push_back(MVT::f64); // return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004660 NodeTys.push_back(MVT::Glue); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00004661 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004662
4663 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00004664 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00004665 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004666 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004667 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004668
4669 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00004670 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004671 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004672 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004673 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004674
4675 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00004676 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004677 DAG.getNode(ISD::AND, dl, MVT::i32,
4678 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00004679 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004680 DAG.getNode(ISD::SRL, dl, MVT::i32,
4681 DAG.getNode(ISD::AND, dl, MVT::i32,
4682 DAG.getNode(ISD::XOR, dl, MVT::i32,
4683 CWD, DAG.getConstant(3, MVT::i32)),
4684 DAG.getConstant(3, MVT::i32)),
4685 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004686
Dan Gohman475871a2008-07-27 21:46:04 +00004687 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00004688 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004689
Duncan Sands83ec4b62008-06-06 12:08:01 +00004690 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00004691 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004692}
4693
Dan Gohmand858e902010-04-17 15:26:15 +00004694SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004695 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004696 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004697 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004698 assert(Op.getNumOperands() == 3 &&
4699 VT == Op.getOperand(1).getValueType() &&
4700 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004701
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004702 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004703 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004704 SDValue Lo = Op.getOperand(0);
4705 SDValue Hi = Op.getOperand(1);
4706 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004707 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004708
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004709 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004710 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004711 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
4712 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
4713 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
4714 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004715 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004716 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
4717 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4718 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004719 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004720 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004721}
4722
Dan Gohmand858e902010-04-17 15:26:15 +00004723SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004724 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004725 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004726 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004727 assert(Op.getNumOperands() == 3 &&
4728 VT == Op.getOperand(1).getValueType() &&
4729 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004730
Dan Gohman9ed06db2008-03-07 20:36:53 +00004731 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004732 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004733 SDValue Lo = Op.getOperand(0);
4734 SDValue Hi = Op.getOperand(1);
4735 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004736 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004737
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004738 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004739 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004740 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
4741 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
4742 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
4743 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004744 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004745 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
4746 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4747 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004748 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004749 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004750}
4751
Dan Gohmand858e902010-04-17 15:26:15 +00004752SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004753 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004754 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004755 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004756 assert(Op.getNumOperands() == 3 &&
4757 VT == Op.getOperand(1).getValueType() &&
4758 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004759
Dan Gohman9ed06db2008-03-07 20:36:53 +00004760 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00004761 SDValue Lo = Op.getOperand(0);
4762 SDValue Hi = Op.getOperand(1);
4763 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004764 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004765
Dale Johannesenf5d97892009-02-04 01:48:28 +00004766 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004767 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00004768 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
4769 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
4770 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
4771 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004772 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00004773 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
4774 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
4775 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004776 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00004777 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004778 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004779}
4780
4781//===----------------------------------------------------------------------===//
4782// Vector related lowering.
4783//
4784
Chris Lattner4a998b92006-04-17 06:00:21 +00004785/// BuildSplatI - Build a canonical splati of Val with an element size of
4786/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00004787static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00004788 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00004789 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00004790
Owen Andersone50ed302009-08-10 22:56:29 +00004791 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00004792 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00004793 };
Chris Lattner70fa4932006-12-01 01:45:39 +00004794
Owen Anderson825b72b2009-08-11 20:47:22 +00004795 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00004796
Chris Lattner70fa4932006-12-01 01:45:39 +00004797 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
4798 if (Val == -1)
4799 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004800
Owen Andersone50ed302009-08-10 22:56:29 +00004801 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00004802
Chris Lattner4a998b92006-04-17 06:00:21 +00004803 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00004804 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00004805 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00004806 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00004807 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
4808 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004809 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004810}
4811
Chris Lattnere7c768e2006-04-18 03:24:30 +00004812/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00004813/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004814static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00004815 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004816 EVT DestVT = MVT::Other) {
4817 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004818 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004819 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00004820}
4821
Chris Lattnere7c768e2006-04-18 03:24:30 +00004822/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
4823/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004824static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00004825 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00004826 DebugLoc dl, EVT DestVT = MVT::Other) {
4827 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004828 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004829 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004830}
4831
4832
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004833/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
4834/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00004835static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00004836 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004837 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004838 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
4839 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00004840
Nate Begeman9008ca62009-04-27 18:41:29 +00004841 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004842 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004843 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00004844 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004845 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004846}
4847
Chris Lattnerf1b47082006-04-14 05:19:18 +00004848// If this is a case we can't handle, return null and let the default
4849// expansion code take care of it. If we CAN select this case, and if it
4850// selects to a single instruction, return Op. Otherwise, if we can codegen
4851// this case more efficiently than a constant pool load, lower it to the
4852// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00004853SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
4854 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004855 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004856 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4857 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00004858
Bob Wilson24e338e2009-03-02 23:24:16 +00004859 // Check if this is a splat of a constant value.
4860 APInt APSplatBits, APSplatUndef;
4861 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004862 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00004863 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00004864 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00004865 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00004866
Bob Wilsonf2950b02009-03-03 19:26:27 +00004867 unsigned SplatBits = APSplatBits.getZExtValue();
4868 unsigned SplatUndef = APSplatUndef.getZExtValue();
4869 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004870
Bob Wilsonf2950b02009-03-03 19:26:27 +00004871 // First, handle single instruction cases.
4872
4873 // All zeros?
4874 if (SplatBits == 0) {
4875 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00004876 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
4877 SDValue Z = DAG.getConstant(0, MVT::i32);
4878 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004879 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004880 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004881 return Op;
4882 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00004883
Bob Wilsonf2950b02009-03-03 19:26:27 +00004884 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
4885 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
4886 (32-SplatBitSize));
4887 if (SextVal >= -16 && SextVal <= 15)
4888 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004889
4890
Bob Wilsonf2950b02009-03-03 19:26:27 +00004891 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00004892
Bob Wilsonf2950b02009-03-03 19:26:27 +00004893 // If this value is in the range [-32,30] and is even, use:
4894 // tmp = VSPLTI[bhw], result = add tmp, tmp
4895 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004896 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004897 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004898 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004899 }
4900
4901 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
4902 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
4903 // for fneg/fabs.
4904 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
4905 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00004906 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004907
4908 // Make the VSLW intrinsic, computing 0x8000_0000.
4909 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
4910 OnesV, DAG, dl);
4911
4912 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004913 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004914 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004915 }
4916
4917 // Check to see if this is a wide variety of vsplti*, binop self cases.
4918 static const signed char SplatCsts[] = {
4919 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
4920 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
4921 };
4922
4923 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
4924 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
4925 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
4926 int i = SplatCsts[idx];
4927
4928 // Figure out what shift amount will be used by altivec if shifted by i in
4929 // this splat size.
4930 unsigned TypeShiftAmt = i & (SplatBitSize-1);
4931
4932 // vsplti + shl self.
Richard Smith1144af32012-08-24 23:29:28 +00004933 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004934 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004935 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4936 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
4937 Intrinsic::ppc_altivec_vslw
4938 };
4939 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004940 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004941 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004942
Bob Wilsonf2950b02009-03-03 19:26:27 +00004943 // vsplti + srl self.
4944 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004945 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004946 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4947 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
4948 Intrinsic::ppc_altivec_vsrw
4949 };
4950 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004951 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004952 }
4953
Bob Wilsonf2950b02009-03-03 19:26:27 +00004954 // vsplti + sra self.
4955 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004956 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004957 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4958 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
4959 Intrinsic::ppc_altivec_vsraw
4960 };
4961 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004962 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004963 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004964
Bob Wilsonf2950b02009-03-03 19:26:27 +00004965 // vsplti + rol self.
4966 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
4967 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004968 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004969 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4970 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
4971 Intrinsic::ppc_altivec_vrlw
4972 };
4973 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004974 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004975 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004976
Bob Wilsonf2950b02009-03-03 19:26:27 +00004977 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith1144af32012-08-24 23:29:28 +00004978 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004979 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004980 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00004981 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004982 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith1144af32012-08-24 23:29:28 +00004983 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004984 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004985 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004986 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004987 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith1144af32012-08-24 23:29:28 +00004988 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004989 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004990 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
4991 }
4992 }
4993
4994 // Three instruction sequences.
4995
4996 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
4997 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004998 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
4999 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005000 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005001 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005002 }
5003 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
5004 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005005 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
5006 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005007 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005008 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005009 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005010
Dan Gohman475871a2008-07-27 21:46:04 +00005011 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00005012}
5013
Chris Lattner59138102006-04-17 05:28:54 +00005014/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5015/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00005016static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00005017 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00005018 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00005019 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00005020 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00005021 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005022
Chris Lattner59138102006-04-17 05:28:54 +00005023 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00005024 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00005025 OP_VMRGHW,
5026 OP_VMRGLW,
5027 OP_VSPLTISW0,
5028 OP_VSPLTISW1,
5029 OP_VSPLTISW2,
5030 OP_VSPLTISW3,
5031 OP_VSLDOI4,
5032 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00005033 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00005034 };
Scott Michelfdc40a02009-02-17 22:15:04 +00005035
Chris Lattner59138102006-04-17 05:28:54 +00005036 if (OpNum == OP_COPY) {
5037 if (LHSID == (1*9+2)*9+3) return LHS;
5038 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5039 return RHS;
5040 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005041
Dan Gohman475871a2008-07-27 21:46:04 +00005042 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00005043 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5044 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005045
Nate Begeman9008ca62009-04-27 18:41:29 +00005046 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00005047 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005048 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00005049 case OP_VMRGHW:
5050 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
5051 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
5052 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
5053 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
5054 break;
5055 case OP_VMRGLW:
5056 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
5057 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
5058 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
5059 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
5060 break;
5061 case OP_VSPLTISW0:
5062 for (unsigned i = 0; i != 16; ++i)
5063 ShufIdxs[i] = (i&3)+0;
5064 break;
5065 case OP_VSPLTISW1:
5066 for (unsigned i = 0; i != 16; ++i)
5067 ShufIdxs[i] = (i&3)+4;
5068 break;
5069 case OP_VSPLTISW2:
5070 for (unsigned i = 0; i != 16; ++i)
5071 ShufIdxs[i] = (i&3)+8;
5072 break;
5073 case OP_VSPLTISW3:
5074 for (unsigned i = 0; i != 16; ++i)
5075 ShufIdxs[i] = (i&3)+12;
5076 break;
5077 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00005078 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005079 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00005080 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005081 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00005082 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005083 }
Owen Andersone50ed302009-08-10 22:56:29 +00005084 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005085 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
5086 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00005087 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005088 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00005089}
5090
Chris Lattnerf1b47082006-04-14 05:19:18 +00005091/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
5092/// is a shuffle we can handle in a single instruction, return it. Otherwise,
5093/// return the code it can be lowered into. Worst case, it can always be
5094/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00005095SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005096 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005097 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005098 SDValue V1 = Op.getOperand(0);
5099 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005100 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00005101 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005102
Chris Lattnerf1b47082006-04-14 05:19:18 +00005103 // Cases that are handled by instructions that take permute immediates
5104 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
5105 // selected by the instruction selector.
5106 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005107 if (PPC::isSplatShuffleMask(SVOp, 1) ||
5108 PPC::isSplatShuffleMask(SVOp, 2) ||
5109 PPC::isSplatShuffleMask(SVOp, 4) ||
5110 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
5111 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
5112 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
5113 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
5114 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
5115 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
5116 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
5117 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
5118 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00005119 return Op;
5120 }
5121 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005122
Chris Lattnerf1b47082006-04-14 05:19:18 +00005123 // Altivec has a variety of "shuffle immediates" that take two vector inputs
5124 // and produce a fixed permutation. If any of these match, do not lower to
5125 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00005126 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
5127 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
5128 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
5129 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
5130 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
5131 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
5132 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
5133 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
5134 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00005135 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005136
Chris Lattner59138102006-04-17 05:28:54 +00005137 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
5138 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005139 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005140
Chris Lattner59138102006-04-17 05:28:54 +00005141 unsigned PFIndexes[4];
5142 bool isFourElementShuffle = true;
5143 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
5144 unsigned EltNo = 8; // Start out undef.
5145 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00005146 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00005147 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00005148
Nate Begeman9008ca62009-04-27 18:41:29 +00005149 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00005150 if ((ByteSource & 3) != j) {
5151 isFourElementShuffle = false;
5152 break;
5153 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005154
Chris Lattner59138102006-04-17 05:28:54 +00005155 if (EltNo == 8) {
5156 EltNo = ByteSource/4;
5157 } else if (EltNo != ByteSource/4) {
5158 isFourElementShuffle = false;
5159 break;
5160 }
5161 }
5162 PFIndexes[i] = EltNo;
5163 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005164
5165 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00005166 // perfect shuffle vector to determine if it is cost effective to do this as
5167 // discrete instructions, or whether we should use a vperm.
5168 if (isFourElementShuffle) {
5169 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00005170 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00005171 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00005172
Chris Lattner59138102006-04-17 05:28:54 +00005173 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5174 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00005175
Chris Lattner59138102006-04-17 05:28:54 +00005176 // Determining when to avoid vperm is tricky. Many things affect the cost
5177 // of vperm, particularly how many times the perm mask needs to be computed.
5178 // For example, if the perm mask can be hoisted out of a loop or is already
5179 // used (perhaps because there are multiple permutes with the same shuffle
5180 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
5181 // the loop requires an extra register.
5182 //
5183 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00005184 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00005185 // available, if this block is within a loop, we should avoid using vperm
5186 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00005187 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00005188 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005189 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005190
Chris Lattnerf1b47082006-04-14 05:19:18 +00005191 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
5192 // vector that will get spilled to the constant pool.
5193 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00005194
Chris Lattnerf1b47082006-04-14 05:19:18 +00005195 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
5196 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00005197 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005198 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005199
Dan Gohman475871a2008-07-27 21:46:04 +00005200 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00005201 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
5202 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00005203
Chris Lattnerf1b47082006-04-14 05:19:18 +00005204 for (unsigned j = 0; j != BytesPerElement; ++j)
5205 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00005206 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00005207 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005208
Owen Anderson825b72b2009-08-11 20:47:22 +00005209 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00005210 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00005211 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005212}
5213
Chris Lattner90564f22006-04-18 17:59:36 +00005214/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
5215/// altivec comparison. If it is, return true and fill in Opc/isDot with
5216/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00005217static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00005218 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005219 unsigned IntrinsicID =
5220 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005221 CompareOpc = -1;
5222 isDot = false;
5223 switch (IntrinsicID) {
5224 default: return false;
5225 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00005226 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
5227 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
5228 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
5229 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
5230 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
5231 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
5232 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
5233 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
5234 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
5235 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
5236 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
5237 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
5238 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005239
Chris Lattner1a635d62006-04-14 06:01:58 +00005240 // Normal Comparisons.
5241 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
5242 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
5243 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
5244 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
5245 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
5246 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
5247 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
5248 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
5249 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
5250 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
5251 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
5252 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
5253 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
5254 }
Chris Lattner90564f22006-04-18 17:59:36 +00005255 return true;
5256}
5257
5258/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
5259/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00005260SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005261 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00005262 // If this is a lowered altivec predicate compare, CompareOpc is set to the
5263 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00005264 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00005265 int CompareOpc;
5266 bool isDot;
5267 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00005268 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00005269
Chris Lattner90564f22006-04-18 17:59:36 +00005270 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00005271 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00005272 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00005273 Op.getOperand(1), Op.getOperand(2),
5274 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005275 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00005276 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005277
Chris Lattner1a635d62006-04-14 06:01:58 +00005278 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00005279 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005280 Op.getOperand(2), // LHS
5281 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00005282 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005283 };
Owen Andersone50ed302009-08-10 22:56:29 +00005284 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00005285 VTs.push_back(Op.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005286 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00005287 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005288
Chris Lattner1a635d62006-04-14 06:01:58 +00005289 // Now that we have the comparison, emit a copy from the CR to a GPR.
5290 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00005291 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
5292 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00005293 CompNode.getValue(1));
5294
Chris Lattner1a635d62006-04-14 06:01:58 +00005295 // Unpack the result based on how the target uses it.
5296 unsigned BitNo; // Bit # of CR6.
5297 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005298 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00005299 default: // Can't happen, don't crash on invalid number though.
5300 case 0: // Return the value of the EQ bit of CR6.
5301 BitNo = 0; InvertBit = false;
5302 break;
5303 case 1: // Return the inverted value of the EQ bit of CR6.
5304 BitNo = 0; InvertBit = true;
5305 break;
5306 case 2: // Return the value of the LT bit of CR6.
5307 BitNo = 2; InvertBit = false;
5308 break;
5309 case 3: // Return the inverted value of the LT bit of CR6.
5310 BitNo = 2; InvertBit = true;
5311 break;
5312 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005313
Chris Lattner1a635d62006-04-14 06:01:58 +00005314 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00005315 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
5316 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005317 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00005318 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
5319 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00005320
Chris Lattner1a635d62006-04-14 06:01:58 +00005321 // If we are supposed to, toggle the bit.
5322 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00005323 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
5324 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005325 return Flags;
5326}
5327
Scott Michelfdc40a02009-02-17 22:15:04 +00005328SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005329 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005330 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00005331 // Create a stack slot that is 16-byte aligned.
5332 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00005333 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00005334 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00005335 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00005336
Chris Lattner1a635d62006-04-14 06:01:58 +00005337 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005338 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00005339 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00005340 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005341 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005342 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005343 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005344}
5345
Dan Gohmand858e902010-04-17 15:26:15 +00005346SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005347 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005348 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00005349 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005350
Owen Anderson825b72b2009-08-11 20:47:22 +00005351 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
5352 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00005353
Dan Gohman475871a2008-07-27 21:46:04 +00005354 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00005355 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005356
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005357 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005358 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
5359 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
5360 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00005361
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005362 // Low parts multiplied together, generating 32-bit results (we ignore the
5363 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00005364 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00005365 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00005366
Dan Gohman475871a2008-07-27 21:46:04 +00005367 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00005368 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005369 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00005370 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00005371 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005372 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
5373 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005374 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005375
Owen Anderson825b72b2009-08-11 20:47:22 +00005376 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005377
Chris Lattnercea2aa72006-04-18 04:28:57 +00005378 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00005379 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005380 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005381 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005382
Chris Lattner19a81522006-04-18 03:57:35 +00005383 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005384 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005385 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005386 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005387
Chris Lattner19a81522006-04-18 03:57:35 +00005388 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005389 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005390 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005391 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005392
Chris Lattner19a81522006-04-18 03:57:35 +00005393 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00005394 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00005395 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005396 Ops[i*2 ] = 2*i+1;
5397 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00005398 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005399 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005400 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005401 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005402 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00005403}
5404
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005405/// LowerOperation - Provide custom lowering hooks for some operations.
5406///
Dan Gohmand858e902010-04-17 15:26:15 +00005407SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005408 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005409 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00005410 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00005411 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005412 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackyfd42ed62012-06-04 17:36:38 +00005413 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00005414 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005415 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00005416 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
5417 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005418 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00005419 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00005420
5421 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00005422 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00005423
Jim Laskeyefc7e522006-12-04 22:04:42 +00005424 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00005425 case ISD::DYNAMIC_STACKALLOC:
5426 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00005427
Chris Lattner1a635d62006-04-14 06:01:58 +00005428 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005429 case ISD::FP_TO_UINT:
5430 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00005431 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00005432 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00005433 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005434
Chris Lattner1a635d62006-04-14 06:01:58 +00005435 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00005436 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
5437 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
5438 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005439
Chris Lattner1a635d62006-04-14 06:01:58 +00005440 // Vector-related lowering.
5441 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
5442 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
5443 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
5444 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005445 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005446
Chris Lattner3fc027d2007-12-08 06:59:59 +00005447 // Frame & Return address.
5448 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005449 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00005450 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005451}
5452
Duncan Sands1607f052008-12-01 11:39:25 +00005453void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
5454 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005455 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00005456 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00005457 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00005458 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00005459 default:
Craig Topperbc219812012-02-07 02:50:20 +00005460 llvm_unreachable("Do not know how to custom type legalize this operation!");
Roman Divackybdb226e2011-06-28 15:30:42 +00005461 case ISD::VAARG: {
5462 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
5463 || TM.getSubtarget<PPCSubtarget>().isPPC64())
5464 return;
5465
5466 EVT VT = N->getValueType(0);
5467
5468 if (VT == MVT::i64) {
5469 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
5470
5471 Results.push_back(NewNode);
5472 Results.push_back(NewNode.getValue(1));
5473 }
5474 return;
5475 }
Duncan Sands1607f052008-12-01 11:39:25 +00005476 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00005477 assert(N->getValueType(0) == MVT::ppcf128);
5478 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00005479 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005480 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005481 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00005482 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005483 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005484 DAG.getIntPtrConstant(1));
5485
5486 // This sequence changes FPSCR to do round-to-zero, adds the two halves
5487 // of the long double, and puts FPSCR back the way it was. We do not
5488 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00005489 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00005490 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
5491
Owen Anderson825b72b2009-08-11 20:47:22 +00005492 NodeTys.push_back(MVT::f64); // Return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005493 NodeTys.push_back(MVT::Glue); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00005494 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00005495 MFFSreg = Result.getValue(0);
5496 InFlag = Result.getValue(1);
5497
5498 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005499 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00005500 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005501 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005502 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00005503 InFlag = Result.getValue(0);
5504
5505 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005506 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00005507 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005508 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005509 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00005510 InFlag = Result.getValue(0);
5511
5512 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005513 NodeTys.push_back(MVT::f64); // result of add
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005514 NodeTys.push_back(MVT::Glue); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00005515 Ops[0] = Lo;
5516 Ops[1] = Hi;
5517 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005518 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00005519 FPreg = Result.getValue(0);
5520 InFlag = Result.getValue(1);
5521
5522 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005523 NodeTys.push_back(MVT::f64);
5524 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005525 Ops[1] = MFFSreg;
5526 Ops[2] = FPreg;
5527 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005528 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00005529 FPreg = Result.getValue(0);
5530
5531 // We know the low half is about to be thrown away, so just use something
5532 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00005533 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00005534 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00005535 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00005536 }
Duncan Sands1607f052008-12-01 11:39:25 +00005537 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005538 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00005539 return;
Chris Lattner1f873002007-11-28 18:44:47 +00005540 }
5541}
5542
5543
Chris Lattner1a635d62006-04-14 06:01:58 +00005544//===----------------------------------------------------------------------===//
5545// Other Lowering Code
5546//===----------------------------------------------------------------------===//
5547
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005548MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005549PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005550 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005551 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005552 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5553
5554 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5555 MachineFunction *F = BB->getParent();
5556 MachineFunction::iterator It = BB;
5557 ++It;
5558
5559 unsigned dest = MI->getOperand(0).getReg();
5560 unsigned ptrA = MI->getOperand(1).getReg();
5561 unsigned ptrB = MI->getOperand(2).getReg();
5562 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005563 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005564
5565 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5566 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5567 F->insert(It, loopMBB);
5568 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005569 exitMBB->splice(exitMBB->begin(), BB,
5570 llvm::next(MachineBasicBlock::iterator(MI)),
5571 BB->end());
5572 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005573
5574 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00005575 unsigned TmpReg = (!BinOpcode) ? incr :
5576 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00005577 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5578 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005579
5580 // thisMBB:
5581 // ...
5582 // fallthrough --> loopMBB
5583 BB->addSuccessor(loopMBB);
5584
5585 // loopMBB:
5586 // l[wd]arx dest, ptr
5587 // add r0, dest, incr
5588 // st[wd]cx. r0, ptr
5589 // bne- loopMBB
5590 // fallthrough --> exitMBB
5591 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005592 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005593 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005594 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005595 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
5596 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005597 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005598 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005599 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005600 BB->addSuccessor(loopMBB);
5601 BB->addSuccessor(exitMBB);
5602
5603 // exitMBB:
5604 // ...
5605 BB = exitMBB;
5606 return BB;
5607}
5608
5609MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00005610PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00005611 MachineBasicBlock *BB,
5612 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005613 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005614 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00005615 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5616 // In 64 bit mode we have to use 64 bits for addresses, even though the
5617 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
5618 // registers without caring whether they're 32 or 64, but here we're
5619 // doing actual arithmetic on the addresses.
5620 bool is64bit = PPCSubTarget.isPPC64();
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005621 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesen97efa362008-08-28 17:53:09 +00005622
5623 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5624 MachineFunction *F = BB->getParent();
5625 MachineFunction::iterator It = BB;
5626 ++It;
5627
5628 unsigned dest = MI->getOperand(0).getReg();
5629 unsigned ptrA = MI->getOperand(1).getReg();
5630 unsigned ptrB = MI->getOperand(2).getReg();
5631 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005632 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00005633
5634 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5635 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5636 F->insert(It, loopMBB);
5637 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005638 exitMBB->splice(exitMBB->begin(), BB,
5639 llvm::next(MachineBasicBlock::iterator(MI)),
5640 BB->end());
5641 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005642
5643 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005644 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005645 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5646 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00005647 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5648 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5649 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5650 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
5651 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5652 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5653 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5654 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5655 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
5656 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005657 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005658 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00005659 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005660
5661 // thisMBB:
5662 // ...
5663 // fallthrough --> loopMBB
5664 BB->addSuccessor(loopMBB);
5665
5666 // The 4-byte load must be aligned, while a char or short may be
5667 // anywhere in the word. Hence all this nasty bookkeeping code.
5668 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5669 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005670 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00005671 // rlwinm ptr, ptr1, 0, 0, 29
5672 // slw incr2, incr, shift
5673 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5674 // slw mask, mask2, shift
5675 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005676 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00005677 // add tmp, tmpDest, incr2
5678 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00005679 // and tmp3, tmp, mask
5680 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005681 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00005682 // bne- loopMBB
5683 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00005684 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005685 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00005686 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005687 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005688 .addReg(ptrA).addReg(ptrB);
5689 } else {
5690 Ptr1Reg = ptrB;
5691 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005692 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005693 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005694 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005695 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5696 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005697 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005698 .addReg(Ptr1Reg).addImm(0).addImm(61);
5699 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005700 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005701 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005702 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005703 .addReg(incr).addReg(ShiftReg);
5704 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005705 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00005706 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005707 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5708 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00005709 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005710 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005711 .addReg(Mask2Reg).addReg(ShiftReg);
5712
5713 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005714 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005715 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005716 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005717 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005718 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005719 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005720 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005721 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005722 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005723 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005724 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Roman Divacky951cd022011-06-17 15:21:10 +00005725 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005726 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005727 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005728 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005729 BB->addSuccessor(loopMBB);
5730 BB->addSuccessor(exitMBB);
5731
5732 // exitMBB:
5733 // ...
5734 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005735 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
5736 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00005737 return BB;
5738}
5739
5740MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00005741PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00005742 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00005743 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00005744
5745 // To "insert" these instructions we actually have to insert their
5746 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005747 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00005748 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005749 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00005750
Dan Gohman8e5f2c62008-07-07 23:14:23 +00005751 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00005752
Hal Finkel009f7af2012-06-22 23:10:08 +00005753 if (PPCSubTarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
5754 MI->getOpcode() == PPC::SELECT_CC_I8)) {
5755 unsigned OpCode = MI->getOpcode() == PPC::SELECT_CC_I8 ?
5756 PPC::ISEL8 : PPC::ISEL;
5757 unsigned SelectPred = MI->getOperand(4).getImm();
5758 DebugLoc dl = MI->getDebugLoc();
5759
5760 // The SelectPred is ((BI << 5) | BO) for a BCC
5761 unsigned BO = SelectPred & 0xF;
5762 assert((BO == 12 || BO == 4) && "invalid predicate BO field for isel");
5763
5764 unsigned TrueOpNo, FalseOpNo;
5765 if (BO == 12) {
5766 TrueOpNo = 2;
5767 FalseOpNo = 3;
5768 } else {
5769 TrueOpNo = 3;
5770 FalseOpNo = 2;
5771 SelectPred = PPC::InvertPredicate((PPC::Predicate)SelectPred);
5772 }
5773
5774 BuildMI(*BB, MI, dl, TII->get(OpCode), MI->getOperand(0).getReg())
5775 .addReg(MI->getOperand(TrueOpNo).getReg())
5776 .addReg(MI->getOperand(FalseOpNo).getReg())
5777 .addImm(SelectPred).addReg(MI->getOperand(1).getReg());
5778 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
5779 MI->getOpcode() == PPC::SELECT_CC_I8 ||
5780 MI->getOpcode() == PPC::SELECT_CC_F4 ||
5781 MI->getOpcode() == PPC::SELECT_CC_F8 ||
5782 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
5783
Evan Cheng53301922008-07-12 02:23:19 +00005784
5785 // The incoming instruction knows the destination vreg to set, the
5786 // condition code register to branch on, the true/false values to
5787 // select between, and a branch opcode to use.
5788
5789 // thisMBB:
5790 // ...
5791 // TrueVal = ...
5792 // cmpTY ccX, r1, r2
5793 // bCC copy1MBB
5794 // fallthrough --> copy0MBB
5795 MachineBasicBlock *thisMBB = BB;
5796 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
5797 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
5798 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005799 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00005800 F->insert(It, copy0MBB);
5801 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005802
5803 // Transfer the remainder of BB and its successor edges to sinkMBB.
5804 sinkMBB->splice(sinkMBB->begin(), BB,
5805 llvm::next(MachineBasicBlock::iterator(MI)),
5806 BB->end());
5807 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
5808
Evan Cheng53301922008-07-12 02:23:19 +00005809 // Next, add the true and fallthrough blocks as its successors.
5810 BB->addSuccessor(copy0MBB);
5811 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005812
Dan Gohman14152b42010-07-06 20:24:04 +00005813 BuildMI(BB, dl, TII->get(PPC::BCC))
5814 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
5815
Evan Cheng53301922008-07-12 02:23:19 +00005816 // copy0MBB:
5817 // %FalseValue = ...
5818 // # fallthrough to sinkMBB
5819 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00005820
Evan Cheng53301922008-07-12 02:23:19 +00005821 // Update machine-CFG edges
5822 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005823
Evan Cheng53301922008-07-12 02:23:19 +00005824 // sinkMBB:
5825 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
5826 // ...
5827 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00005828 BuildMI(*BB, BB->begin(), dl,
5829 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00005830 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
5831 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
5832 }
Dale Johannesen97efa362008-08-28 17:53:09 +00005833 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
5834 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
5835 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
5836 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005837 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
5838 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
5839 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
5840 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005841
5842 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
5843 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
5844 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
5845 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005846 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
5847 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
5848 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
5849 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005850
5851 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
5852 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
5853 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
5854 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005855 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
5856 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
5857 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
5858 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005859
5860 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
5861 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
5862 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
5863 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005864 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
5865 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
5866 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
5867 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005868
5869 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00005870 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005871 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00005872 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005873 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00005874 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005875 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00005876 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005877
5878 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
5879 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
5880 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
5881 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005882 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
5883 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
5884 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
5885 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005886
Dale Johannesen0e55f062008-08-29 18:29:46 +00005887 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
5888 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
5889 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
5890 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
5891 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
5892 BB = EmitAtomicBinary(MI, BB, false, 0);
5893 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
5894 BB = EmitAtomicBinary(MI, BB, true, 0);
5895
Evan Cheng53301922008-07-12 02:23:19 +00005896 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
5897 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
5898 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
5899
5900 unsigned dest = MI->getOperand(0).getReg();
5901 unsigned ptrA = MI->getOperand(1).getReg();
5902 unsigned ptrB = MI->getOperand(2).getReg();
5903 unsigned oldval = MI->getOperand(3).getReg();
5904 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005905 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00005906
Dale Johannesen65e39732008-08-25 18:53:26 +00005907 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5908 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5909 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00005910 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005911 F->insert(It, loop1MBB);
5912 F->insert(It, loop2MBB);
5913 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00005914 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005915 exitMBB->splice(exitMBB->begin(), BB,
5916 llvm::next(MachineBasicBlock::iterator(MI)),
5917 BB->end());
5918 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00005919
5920 // thisMBB:
5921 // ...
5922 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005923 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005924
Dale Johannesen65e39732008-08-25 18:53:26 +00005925 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005926 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00005927 // cmp[wd] dest, oldval
5928 // bne- midMBB
5929 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005930 // st[wd]cx. newval, ptr
5931 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005932 // b exitBB
5933 // midMBB:
5934 // st[wd]cx. dest, ptr
5935 // exitBB:
5936 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005937 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00005938 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005939 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00005940 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005941 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005942 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5943 BB->addSuccessor(loop2MBB);
5944 BB->addSuccessor(midMBB);
5945
5946 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005947 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00005948 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005949 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005950 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005951 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005952 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005953 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005954
Dale Johannesen65e39732008-08-25 18:53:26 +00005955 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005956 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00005957 .addReg(dest).addReg(ptrA).addReg(ptrB);
5958 BB->addSuccessor(exitMBB);
5959
Evan Cheng53301922008-07-12 02:23:19 +00005960 // exitMBB:
5961 // ...
5962 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005963 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
5964 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
5965 // We must use 64-bit registers for addresses when targeting 64-bit,
5966 // since we're actually doing arithmetic on them. Other registers
5967 // can be 32-bit.
5968 bool is64bit = PPCSubTarget.isPPC64();
5969 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
5970
5971 unsigned dest = MI->getOperand(0).getReg();
5972 unsigned ptrA = MI->getOperand(1).getReg();
5973 unsigned ptrB = MI->getOperand(2).getReg();
5974 unsigned oldval = MI->getOperand(3).getReg();
5975 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005976 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005977
5978 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5979 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5980 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
5981 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5982 F->insert(It, loop1MBB);
5983 F->insert(It, loop2MBB);
5984 F->insert(It, midMBB);
5985 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005986 exitMBB->splice(exitMBB->begin(), BB,
5987 llvm::next(MachineBasicBlock::iterator(MI)),
5988 BB->end());
5989 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005990
5991 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005992 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005993 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5994 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005995 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5996 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5997 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5998 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
5999 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
6000 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
6001 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
6002 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6003 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6004 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6005 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6006 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
6007 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
6008 unsigned Ptr1Reg;
6009 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006010 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006011 // thisMBB:
6012 // ...
6013 // fallthrough --> loopMBB
6014 BB->addSuccessor(loop1MBB);
6015
6016 // The 4-byte load must be aligned, while a char or short may be
6017 // anywhere in the word. Hence all this nasty bookkeeping code.
6018 // add ptr1, ptrA, ptrB [copy if ptrA==0]
6019 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00006020 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006021 // rlwinm ptr, ptr1, 0, 0, 29
6022 // slw newval2, newval, shift
6023 // slw oldval2, oldval,shift
6024 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
6025 // slw mask, mask2, shift
6026 // and newval3, newval2, mask
6027 // and oldval3, oldval2, mask
6028 // loop1MBB:
6029 // lwarx tmpDest, ptr
6030 // and tmp, tmpDest, mask
6031 // cmpw tmp, oldval3
6032 // bne- midMBB
6033 // loop2MBB:
6034 // andc tmp2, tmpDest, mask
6035 // or tmp4, tmp2, newval3
6036 // stwcx. tmp4, ptr
6037 // bne- loop1MBB
6038 // b exitBB
6039 // midMBB:
6040 // stwcx. tmpDest, ptr
6041 // exitBB:
6042 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006043 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006044 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006045 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006046 .addReg(ptrA).addReg(ptrB);
6047 } else {
6048 Ptr1Reg = ptrB;
6049 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006050 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006051 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006052 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006053 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6054 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006055 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006056 .addReg(Ptr1Reg).addImm(0).addImm(61);
6057 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00006058 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006059 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006060 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006061 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006062 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006063 .addReg(oldval).addReg(ShiftReg);
6064 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006065 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006066 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00006067 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6068 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
6069 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006070 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006071 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006072 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006073 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006074 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006075 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006076 .addReg(OldVal2Reg).addReg(MaskReg);
6077
6078 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006079 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006080 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006081 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
6082 .addReg(TmpDestReg).addReg(MaskReg);
6083 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006084 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006085 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006086 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6087 BB->addSuccessor(loop2MBB);
6088 BB->addSuccessor(midMBB);
6089
6090 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006091 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
6092 .addReg(TmpDestReg).addReg(MaskReg);
6093 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
6094 .addReg(Tmp2Reg).addReg(NewVal3Reg);
6095 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006096 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006097 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006098 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006099 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006100 BB->addSuccessor(loop1MBB);
6101 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006102
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006103 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006104 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006105 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006106 BB->addSuccessor(exitMBB);
6107
6108 // exitMBB:
6109 // ...
6110 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00006111 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
6112 .addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006113 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00006114 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00006115 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006116
Dan Gohman14152b42010-07-06 20:24:04 +00006117 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006118 return BB;
6119}
6120
Chris Lattner1a635d62006-04-14 06:01:58 +00006121//===----------------------------------------------------------------------===//
6122// Target Optimization Hooks
6123//===----------------------------------------------------------------------===//
6124
Duncan Sands25cf2272008-11-24 14:53:14 +00006125SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
6126 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00006127 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006128 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00006129 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006130 switch (N->getOpcode()) {
6131 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006132 case PPCISD::SHL:
6133 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006134 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006135 return N->getOperand(0);
6136 }
6137 break;
6138 case PPCISD::SRL:
6139 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006140 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006141 return N->getOperand(0);
6142 }
6143 break;
6144 case PPCISD::SRA:
6145 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006146 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006147 C->isAllOnesValue()) // -1 >>s V -> -1.
6148 return N->getOperand(0);
6149 }
6150 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006151
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006152 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00006153 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006154 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
6155 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
6156 // We allow the src/dst to be either f32/f64, but the intermediate
6157 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00006158 if (N->getOperand(0).getValueType() == MVT::i64 &&
6159 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006160 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006161 if (Val.getValueType() == MVT::f32) {
6162 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006163 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006164 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006165
Owen Anderson825b72b2009-08-11 20:47:22 +00006166 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006167 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006168 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006169 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006170 if (N->getValueType(0) == MVT::f32) {
6171 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00006172 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00006173 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006174 }
6175 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00006176 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006177 // If the intermediate type is i32, we can avoid the load/store here
6178 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006179 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006180 }
6181 }
6182 break;
Chris Lattner51269842006-03-01 05:50:56 +00006183 case ISD::STORE:
6184 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
6185 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00006186 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00006187 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006188 N->getOperand(1).getValueType() == MVT::i32 &&
6189 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006190 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006191 if (Val.getValueType() == MVT::f32) {
6192 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006193 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006194 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006195 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006196 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006197
Owen Anderson825b72b2009-08-11 20:47:22 +00006198 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00006199 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00006200 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006201 return Val;
6202 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006203
Chris Lattnerd9989382006-07-10 20:56:58 +00006204 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00006205 if (cast<StoreSDNode>(N)->isUnindexed() &&
6206 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00006207 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006208 (N->getOperand(1).getValueType() == MVT::i32 ||
6209 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00006210 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006211 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00006212 if (BSwapOp.getValueType() == MVT::i16)
6213 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00006214
Dan Gohmanc76909a2009-09-25 20:36:54 +00006215 SDValue Ops[] = {
6216 N->getOperand(0), BSwapOp, N->getOperand(2),
6217 DAG.getValueType(N->getOperand(1).getValueType())
6218 };
6219 return
6220 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
6221 Ops, array_lengthof(Ops),
6222 cast<StoreSDNode>(N)->getMemoryVT(),
6223 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006224 }
6225 break;
6226 case ISD::BSWAP:
6227 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00006228 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00006229 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006230 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00006231 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00006232 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00006233 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00006234 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00006235 LD->getChain(), // Chain
6236 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00006237 DAG.getValueType(N->getValueType(0)) // VT
6238 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00006239 SDValue BSLoad =
6240 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
6241 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
6242 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006243
Scott Michelfdc40a02009-02-17 22:15:04 +00006244 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00006245 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00006246 if (N->getValueType(0) == MVT::i16)
6247 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00006248
Chris Lattnerd9989382006-07-10 20:56:58 +00006249 // First, combine the bswap away. This makes the value produced by the
6250 // load dead.
6251 DCI.CombineTo(N, ResVal);
6252
6253 // Next, combine the load away, we give it a bogus result value but a real
6254 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00006255 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00006256
Chris Lattnerd9989382006-07-10 20:56:58 +00006257 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00006258 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006259 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006260
Chris Lattner51269842006-03-01 05:50:56 +00006261 break;
Chris Lattner4468c222006-03-31 06:02:07 +00006262 case PPCISD::VCMP: {
6263 // If a VCMPo node already exists with exactly the same operands as this
6264 // node, use its result instead of this node (VCMPo computes both a CR6 and
6265 // a normal output).
6266 //
6267 if (!N->getOperand(0).hasOneUse() &&
6268 !N->getOperand(1).hasOneUse() &&
6269 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006270
Chris Lattner4468c222006-03-31 06:02:07 +00006271 // Scan all of the users of the LHS, looking for VCMPo's that match.
6272 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00006273
Gabor Greifba36cb52008-08-28 21:40:38 +00006274 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00006275 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
6276 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00006277 if (UI->getOpcode() == PPCISD::VCMPo &&
6278 UI->getOperand(1) == N->getOperand(1) &&
6279 UI->getOperand(2) == N->getOperand(2) &&
6280 UI->getOperand(0) == N->getOperand(0)) {
6281 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00006282 break;
6283 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006284
Chris Lattner00901202006-04-18 18:28:22 +00006285 // If there is no VCMPo node, or if the flag value has a single use, don't
6286 // transform this.
6287 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
6288 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006289
6290 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00006291 // chain, this transformation is more complex. Note that multiple things
6292 // could use the value result, which we should ignore.
6293 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00006294 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00006295 FlagUser == 0; ++UI) {
6296 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00006297 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00006298 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00006299 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00006300 FlagUser = User;
6301 break;
6302 }
6303 }
6304 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006305
Chris Lattner00901202006-04-18 18:28:22 +00006306 // If the user is a MFCR instruction, we know this is safe. Otherwise we
6307 // give up for right now.
6308 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00006309 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00006310 }
6311 break;
6312 }
Chris Lattner90564f22006-04-18 17:59:36 +00006313 case ISD::BR_CC: {
6314 // If this is a branch on an altivec predicate comparison, lower this so
6315 // that we don't have to do a MFCR: instead, branch directly on CR6. This
6316 // lowering is done pre-legalize, because the legalizer lowers the predicate
6317 // compare down to code that is difficult to reassemble.
6318 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00006319 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00006320 int CompareOpc;
6321 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00006322
Chris Lattner90564f22006-04-18 17:59:36 +00006323 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
6324 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
6325 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
6326 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00006327
Chris Lattner90564f22006-04-18 17:59:36 +00006328 // If this is a comparison against something other than 0/1, then we know
6329 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006330 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00006331 if (Val != 0 && Val != 1) {
6332 if (CC == ISD::SETEQ) // Cond never true, remove branch.
6333 return N->getOperand(0);
6334 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00006335 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00006336 N->getOperand(0), N->getOperand(4));
6337 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006338
Chris Lattner90564f22006-04-18 17:59:36 +00006339 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006340
Chris Lattner90564f22006-04-18 17:59:36 +00006341 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00006342 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00006343 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00006344 LHS.getOperand(2), // LHS of compare
6345 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00006346 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00006347 };
Chris Lattner90564f22006-04-18 17:59:36 +00006348 VTs.push_back(LHS.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006349 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00006350 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00006351
Chris Lattner90564f22006-04-18 17:59:36 +00006352 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006353 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006354 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00006355 default: // Can't happen, don't crash on invalid number though.
6356 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006357 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00006358 break;
6359 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006360 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00006361 break;
6362 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006363 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00006364 break;
6365 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006366 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00006367 break;
6368 }
6369
Owen Anderson825b72b2009-08-11 20:47:22 +00006370 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
6371 DAG.getConstant(CompOpc, MVT::i32),
6372 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00006373 N->getOperand(4), CompNode.getValue(1));
6374 }
6375 break;
6376 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006377 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006378
Dan Gohman475871a2008-07-27 21:46:04 +00006379 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006380}
6381
Chris Lattner1a635d62006-04-14 06:01:58 +00006382//===----------------------------------------------------------------------===//
6383// Inline Assembly Support
6384//===----------------------------------------------------------------------===//
6385
Dan Gohman475871a2008-07-27 21:46:04 +00006386void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Scott Michelfdc40a02009-02-17 22:15:04 +00006387 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00006388 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00006389 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006390 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00006391 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006392 switch (Op.getOpcode()) {
6393 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00006394 case PPCISD::LBRX: {
6395 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00006396 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00006397 KnownZero = 0xFFFF0000;
6398 break;
6399 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006400 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006401 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006402 default: break;
6403 case Intrinsic::ppc_altivec_vcmpbfp_p:
6404 case Intrinsic::ppc_altivec_vcmpeqfp_p:
6405 case Intrinsic::ppc_altivec_vcmpequb_p:
6406 case Intrinsic::ppc_altivec_vcmpequh_p:
6407 case Intrinsic::ppc_altivec_vcmpequw_p:
6408 case Intrinsic::ppc_altivec_vcmpgefp_p:
6409 case Intrinsic::ppc_altivec_vcmpgtfp_p:
6410 case Intrinsic::ppc_altivec_vcmpgtsb_p:
6411 case Intrinsic::ppc_altivec_vcmpgtsh_p:
6412 case Intrinsic::ppc_altivec_vcmpgtsw_p:
6413 case Intrinsic::ppc_altivec_vcmpgtub_p:
6414 case Intrinsic::ppc_altivec_vcmpgtuh_p:
6415 case Intrinsic::ppc_altivec_vcmpgtuw_p:
6416 KnownZero = ~1U; // All bits but the low one are known to be zero.
6417 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006418 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006419 }
6420 }
6421}
6422
6423
Chris Lattner4234f572007-03-25 02:14:49 +00006424/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00006425/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00006426PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00006427PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
6428 if (Constraint.size() == 1) {
6429 switch (Constraint[0]) {
6430 default: break;
6431 case 'b':
6432 case 'r':
6433 case 'f':
6434 case 'v':
6435 case 'y':
6436 return C_RegisterClass;
6437 }
6438 }
6439 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00006440}
6441
John Thompson44ab89e2010-10-29 17:29:13 +00006442/// Examine constraint type and operand type and determine a weight value.
6443/// This object must already have been set up with the operand type
6444/// and the current alternative constraint selected.
6445TargetLowering::ConstraintWeight
6446PPCTargetLowering::getSingleConstraintMatchWeight(
6447 AsmOperandInfo &info, const char *constraint) const {
6448 ConstraintWeight weight = CW_Invalid;
6449 Value *CallOperandVal = info.CallOperandVal;
6450 // If we don't have a value, we can't do a match,
6451 // but allow it at the lowest weight.
6452 if (CallOperandVal == NULL)
6453 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006454 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00006455 // Look at the constraint type.
6456 switch (*constraint) {
6457 default:
6458 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
6459 break;
6460 case 'b':
6461 if (type->isIntegerTy())
6462 weight = CW_Register;
6463 break;
6464 case 'f':
6465 if (type->isFloatTy())
6466 weight = CW_Register;
6467 break;
6468 case 'd':
6469 if (type->isDoubleTy())
6470 weight = CW_Register;
6471 break;
6472 case 'v':
6473 if (type->isVectorTy())
6474 weight = CW_Register;
6475 break;
6476 case 'y':
6477 weight = CW_Register;
6478 break;
6479 }
6480 return weight;
6481}
6482
Scott Michelfdc40a02009-02-17 22:15:04 +00006483std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00006484PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00006485 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00006486 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00006487 // GCC RS6000 Constraint Letters
6488 switch (Constraint[0]) {
6489 case 'b': // R1-R31
6490 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00006491 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Craig Topperc9099502012-04-20 06:31:50 +00006492 return std::make_pair(0U, &PPC::G8RCRegClass);
6493 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006494 case 'f':
Ulrich Weigand78dab642012-10-29 17:49:34 +00006495 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00006496 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand78dab642012-10-29 17:49:34 +00006497 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00006498 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006499 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006500 case 'v':
Craig Topperc9099502012-04-20 06:31:50 +00006501 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006502 case 'y': // crrc
Craig Topperc9099502012-04-20 06:31:50 +00006503 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00006504 }
6505 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006506
Chris Lattner331d1bc2006-11-02 01:44:04 +00006507 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00006508}
Chris Lattner763317d2006-02-07 00:47:13 +00006509
Chris Lattner331d1bc2006-11-02 01:44:04 +00006510
Chris Lattner48884cd2007-08-25 00:47:38 +00006511/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00006512/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00006513void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00006514 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00006515 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00006516 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006517 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00006518
Eric Christopher100c8332011-06-02 23:16:42 +00006519 // Only support length 1 constraints.
6520 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00006521
Eric Christopher100c8332011-06-02 23:16:42 +00006522 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00006523 switch (Letter) {
6524 default: break;
6525 case 'I':
6526 case 'J':
6527 case 'K':
6528 case 'L':
6529 case 'M':
6530 case 'N':
6531 case 'O':
6532 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00006533 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00006534 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006535 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00006536 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006537 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00006538 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006539 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00006540 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006541 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006542 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
6543 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006544 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006545 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006546 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006547 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006548 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006549 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006550 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006551 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006552 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00006553 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006554 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006555 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006556 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00006557 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006558 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006559 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006560 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006561 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006562 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006563 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006564 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00006565 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006566 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006567 }
6568 break;
6569 }
6570 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006571
Gabor Greifba36cb52008-08-28 21:40:38 +00006572 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00006573 Ops.push_back(Result);
6574 return;
6575 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006576
Chris Lattner763317d2006-02-07 00:47:13 +00006577 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00006578 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00006579}
Evan Chengc4c62572006-03-13 23:20:37 +00006580
Chris Lattnerc9addb72007-03-30 23:15:24 +00006581// isLegalAddressingMode - Return true if the addressing mode represented
6582// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00006583bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006584 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00006585 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00006586
Chris Lattnerc9addb72007-03-30 23:15:24 +00006587 // PPC allows a sign-extended 16-bit immediate field.
6588 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
6589 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006590
Chris Lattnerc9addb72007-03-30 23:15:24 +00006591 // No global is ever allowed as a base.
6592 if (AM.BaseGV)
6593 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006594
6595 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00006596 switch (AM.Scale) {
6597 case 0: // "r+i" or just "i", depending on HasBaseReg.
6598 break;
6599 case 1:
6600 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
6601 return false;
6602 // Otherwise we have r+r or r+i.
6603 break;
6604 case 2:
6605 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
6606 return false;
6607 // Allow 2*r as r+r.
6608 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00006609 default:
6610 // No other scales are supported.
6611 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00006612 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006613
Chris Lattnerc9addb72007-03-30 23:15:24 +00006614 return true;
6615}
6616
Evan Chengc4c62572006-03-13 23:20:37 +00006617/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00006618/// as the offset of the target addressing mode for load / store of the
6619/// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006620bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00006621 // PPC allows a sign-extended 16-bit immediate field.
6622 return (V > -(1 << 16) && V < (1 << 16)-1);
6623}
Reid Spencer3a9ec242006-08-28 01:02:49 +00006624
Craig Topperc89c7442012-03-27 07:21:54 +00006625bool PPCTargetLowering::isLegalAddressImmediate(GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00006626 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00006627}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006628
Dan Gohmand858e902010-04-17 15:26:15 +00006629SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
6630 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00006631 MachineFunction &MF = DAG.getMachineFunction();
6632 MachineFrameInfo *MFI = MF.getFrameInfo();
6633 MFI->setReturnAddressIsTaken(true);
6634
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006635 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00006636 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00006637
Dale Johannesen08673d22010-05-03 22:59:34 +00006638 // Make sure the function does not optimize away the store of the RA to
6639 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00006640 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00006641 FuncInfo->setLRStoreRequired();
6642 bool isPPC64 = PPCSubTarget.isPPC64();
6643 bool isDarwinABI = PPCSubTarget.isDarwinABI();
6644
6645 if (Depth > 0) {
6646 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6647 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006648
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00006649 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00006650 isPPC64? MVT::i64 : MVT::i32);
6651 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
6652 DAG.getNode(ISD::ADD, dl, getPointerTy(),
6653 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006654 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00006655 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00006656
Chris Lattner3fc027d2007-12-08 06:59:59 +00006657 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00006658 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00006659 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006660 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00006661}
6662
Dan Gohmand858e902010-04-17 15:26:15 +00006663SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
6664 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00006665 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00006666 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006667
Owen Andersone50ed302009-08-10 22:56:29 +00006668 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006669 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00006670
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006671 MachineFunction &MF = DAG.getMachineFunction();
6672 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00006673 MFI->setFrameAddressIsTaken(true);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006674 bool is31 = (getTargetMachine().Options.DisableFramePointerElim(MF) ||
6675 MFI->hasVarSizedObjects()) &&
Dale Johannesen08673d22010-05-03 22:59:34 +00006676 MFI->getStackSize() &&
Bill Wendling67658342012-10-09 07:45:08 +00006677 !MF.getFunction()->getFnAttributes().
6678 hasAttribute(Attributes::Naked);
Dale Johannesen08673d22010-05-03 22:59:34 +00006679 unsigned FrameReg = isPPC64 ? (is31 ? PPC::X31 : PPC::X1) :
6680 (is31 ? PPC::R31 : PPC::R1);
6681 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
6682 PtrVT);
6683 while (Depth--)
6684 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006685 FrameAddr, MachinePointerInfo(), false, false,
6686 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00006687 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006688}
Dan Gohman54aeea32008-10-21 03:41:46 +00006689
6690bool
6691PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
6692 // The PowerPC target isn't yet aware of offsets.
6693 return false;
6694}
Tilmann Schellerffd02002009-07-03 06:45:56 +00006695
Evan Cheng42642d02010-04-01 20:10:42 +00006696/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00006697/// and store operations as a result of memset, memcpy, and memmove
6698/// lowering. If DstAlign is zero that means it's safe to destination
6699/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
6700/// means there isn't a need to check it against alignment requirement,
6701/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00006702/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengf28f8bc2010-04-02 19:36:14 +00006703/// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengc3b0c342010-04-08 07:37:57 +00006704/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
6705/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00006706/// It returns EVT::Other if the type should be determined using generic
6707/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00006708EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
6709 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00006710 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00006711 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00006712 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00006713 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006714 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00006715 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006716 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00006717 }
6718}
Hal Finkel3f31d492012-04-01 19:23:08 +00006719
Hal Finkel070b8db2012-06-22 00:49:52 +00006720/// isFMAFasterThanMulAndAdd - Return true if an FMA operation is faster than
6721/// a pair of mul and add instructions. fmuladd intrinsics will be expanded to
6722/// FMAs when this method returns true (and FMAs are legal), otherwise fmuladd
6723/// is expanded to mul + add.
6724bool PPCTargetLowering::isFMAFasterThanMulAndAdd(EVT VT) const {
6725 if (!VT.isSimple())
6726 return false;
6727
6728 switch (VT.getSimpleVT().SimpleTy) {
6729 case MVT::f32:
6730 case MVT::f64:
6731 case MVT::v4f32:
6732 return true;
6733 default:
6734 break;
6735 }
6736
6737 return false;
6738}
6739
Hal Finkel3f31d492012-04-01 19:23:08 +00006740Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Hal Finkel71ffcfe2012-06-10 19:32:29 +00006741 if (DisableILPPref)
6742 return TargetLowering::getSchedulingPreference(N);
Hal Finkel3f31d492012-04-01 19:23:08 +00006743
Hal Finkel71ffcfe2012-06-10 19:32:29 +00006744 return Sched::ILP;
Hal Finkel3f31d492012-04-01 19:23:08 +00006745}
6746