blob: 838f20f4b77f24199f8565540b28f047eef861a2 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMLoadStoreOptimizer.cpp - ARM load / store opt. pass ----*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a pass that performs load / store related peephole
11// optimizations. This pass should be run after register allocation.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "arm-ldst-opt"
16#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng8fb90362009-08-08 03:20:32 +000018#include "ARMBaseInstrInfo.h"
Evan Cheng603b83e2007-03-07 20:30:36 +000019#include "ARMMachineFunctionInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000020#include "ARMRegisterInfo.h"
Evan Cheng358dec52009-06-15 08:28:29 +000021#include "llvm/DerivedTypes.h"
Owen Anderson1d0be152009-08-13 21:58:54 +000022#include "llvm/Function.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "llvm/CodeGen/MachineBasicBlock.h"
24#include "llvm/CodeGen/MachineFunctionPass.h"
25#include "llvm/CodeGen/MachineInstr.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chengcc1c4272007-03-06 18:02:41 +000028#include "llvm/CodeGen/RegisterScavenging.h"
Evan Cheng358dec52009-06-15 08:28:29 +000029#include "llvm/Target/TargetData.h"
Evan Chenga8e29892007-01-19 07:51:42 +000030#include "llvm/Target/TargetInstrInfo.h"
31#include "llvm/Target/TargetMachine.h"
Evan Cheng358dec52009-06-15 08:28:29 +000032#include "llvm/Target/TargetRegisterInfo.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000033#include "llvm/Support/ErrorHandling.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000034#include "llvm/ADT/DenseMap.h"
35#include "llvm/ADT/STLExtras.h"
36#include "llvm/ADT/SmallPtrSet.h"
Evan Chengae69a2a2009-06-19 23:17:27 +000037#include "llvm/ADT/SmallSet.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000038#include "llvm/ADT/SmallVector.h"
39#include "llvm/ADT/Statistic.h"
Evan Chenga8e29892007-01-19 07:51:42 +000040using namespace llvm;
41
42STATISTIC(NumLDMGened , "Number of ldm instructions generated");
43STATISTIC(NumSTMGened , "Number of stm instructions generated");
Jim Grosbache5165492009-11-09 00:11:35 +000044STATISTIC(NumVLDMGened, "Number of vldm instructions generated");
45STATISTIC(NumVSTMGened, "Number of vstm instructions generated");
Evan Chenge7d6df72009-06-13 09:12:55 +000046STATISTIC(NumLdStMoved, "Number of load / store instructions moved");
Evan Chengf9f1da12009-06-18 02:04:01 +000047STATISTIC(NumLDRDFormed,"Number of ldrd created before allocation");
48STATISTIC(NumSTRDFormed,"Number of strd created before allocation");
49STATISTIC(NumLDRD2LDM, "Number of ldrd instructions turned back into ldm");
50STATISTIC(NumSTRD2STM, "Number of strd instructions turned back into stm");
51STATISTIC(NumLDRD2LDR, "Number of ldrd instructions turned back into ldr's");
52STATISTIC(NumSTRD2STR, "Number of strd instructions turned back into str's");
Evan Chenge7d6df72009-06-13 09:12:55 +000053
54/// ARMAllocLoadStoreOpt - Post- register allocation pass the combine
55/// load / store instructions to form ldm / stm instructions.
Evan Chenga8e29892007-01-19 07:51:42 +000056
57namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +000058 struct ARMLoadStoreOpt : public MachineFunctionPass {
Devang Patel19974732007-05-03 01:11:54 +000059 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +000060 ARMLoadStoreOpt() : MachineFunctionPass(ID) {}
Devang Patel794fd752007-05-01 21:15:47 +000061
Evan Chenga8e29892007-01-19 07:51:42 +000062 const TargetInstrInfo *TII;
Dan Gohman6f0d0242008-02-10 18:45:23 +000063 const TargetRegisterInfo *TRI;
Evan Cheng603b83e2007-03-07 20:30:36 +000064 ARMFunctionInfo *AFI;
Evan Chengcc1c4272007-03-06 18:02:41 +000065 RegScavenger *RS;
Evan Cheng45032f22009-07-09 23:11:34 +000066 bool isThumb2;
Evan Chenga8e29892007-01-19 07:51:42 +000067
68 virtual bool runOnMachineFunction(MachineFunction &Fn);
69
70 virtual const char *getPassName() const {
71 return "ARM load / store optimization pass";
72 }
73
74 private:
75 struct MemOpQueueEntry {
76 int Offset;
Evan Chengd95ea2d2010-06-21 21:21:14 +000077 unsigned Reg;
78 bool isKill;
Evan Chenga8e29892007-01-19 07:51:42 +000079 unsigned Position;
80 MachineBasicBlock::iterator MBBI;
81 bool Merged;
Owen Anderson848b0c32011-03-29 16:45:53 +000082 MemOpQueueEntry(int o, unsigned r, bool k, unsigned p,
Evan Chengd95ea2d2010-06-21 21:21:14 +000083 MachineBasicBlock::iterator i)
84 : Offset(o), Reg(r), isKill(k), Position(p), MBBI(i), Merged(false) {}
Evan Chenga8e29892007-01-19 07:51:42 +000085 };
86 typedef SmallVector<MemOpQueueEntry,8> MemOpQueue;
87 typedef MemOpQueue::iterator MemOpQueueIter;
88
Evan Cheng92549222009-06-05 19:08:58 +000089 bool MergeOps(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
Evan Cheng87d59e42009-06-05 18:19:23 +000090 int Offset, unsigned Base, bool BaseKill, int Opcode,
91 ARMCC::CondCodes Pred, unsigned PredReg, unsigned Scratch,
92 DebugLoc dl, SmallVector<std::pair<unsigned, bool>, 8> &Regs);
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +000093 void MergeOpsUpdate(MachineBasicBlock &MBB,
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +000094 MemOpQueue &MemOps,
95 unsigned memOpsBegin,
96 unsigned memOpsEnd,
97 unsigned insertAfter,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +000098 int Offset,
99 unsigned Base,
100 bool BaseKill,
101 int Opcode,
102 ARMCC::CondCodes Pred,
103 unsigned PredReg,
104 unsigned Scratch,
105 DebugLoc dl,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000106 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000107 void MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex, unsigned Base,
108 int Opcode, unsigned Size,
109 ARMCC::CondCodes Pred, unsigned PredReg,
110 unsigned Scratch, MemOpQueue &MemOps,
111 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Chenga8e29892007-01-19 07:51:42 +0000112
Evan Cheng11788fd2007-03-08 02:55:08 +0000113 void AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps);
Evan Cheng358dec52009-06-15 08:28:29 +0000114 bool FixInvalidRegPairOp(MachineBasicBlock &MBB,
115 MachineBasicBlock::iterator &MBBI);
Evan Cheng45032f22009-07-09 23:11:34 +0000116 bool MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
117 MachineBasicBlock::iterator MBBI,
118 const TargetInstrInfo *TII,
119 bool &Advance,
120 MachineBasicBlock::iterator &I);
121 bool MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
122 MachineBasicBlock::iterator MBBI,
123 bool &Advance,
124 MachineBasicBlock::iterator &I);
Evan Chenga8e29892007-01-19 07:51:42 +0000125 bool LoadStoreMultipleOpti(MachineBasicBlock &MBB);
126 bool MergeReturnIntoLDM(MachineBasicBlock &MBB);
127 };
Devang Patel19974732007-05-03 01:11:54 +0000128 char ARMLoadStoreOpt::ID = 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000129}
130
Bill Wendling73fe34a2010-11-16 01:16:36 +0000131static int getLoadStoreMultipleOpcode(int Opcode, ARM_AM::AMSubMode Mode) {
Evan Chenga8e29892007-01-19 07:51:42 +0000132 switch (Opcode) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000133 default: llvm_unreachable("Unhandled opcode!");
Jim Grosbach3e556122010-10-26 22:37:02 +0000134 case ARM::LDRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000135 ++NumLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000136 switch (Mode) {
137 default: llvm_unreachable("Unhandled submode!");
138 case ARM_AM::ia: return ARM::LDMIA;
139 case ARM_AM::da: return ARM::LDMDA;
140 case ARM_AM::db: return ARM::LDMDB;
141 case ARM_AM::ib: return ARM::LDMIB;
142 }
143 break;
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000144 case ARM::STRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000145 ++NumSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000146 switch (Mode) {
147 default: llvm_unreachable("Unhandled submode!");
148 case ARM_AM::ia: return ARM::STMIA;
149 case ARM_AM::da: return ARM::STMDA;
150 case ARM_AM::db: return ARM::STMDB;
151 case ARM_AM::ib: return ARM::STMIB;
152 }
153 break;
Evan Cheng45032f22009-07-09 23:11:34 +0000154 case ARM::t2LDRi8:
155 case ARM::t2LDRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000156 ++NumLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000157 switch (Mode) {
158 default: llvm_unreachable("Unhandled submode!");
159 case ARM_AM::ia: return ARM::t2LDMIA;
160 case ARM_AM::db: return ARM::t2LDMDB;
161 }
162 break;
Evan Cheng45032f22009-07-09 23:11:34 +0000163 case ARM::t2STRi8:
164 case ARM::t2STRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000165 ++NumSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000166 switch (Mode) {
167 default: llvm_unreachable("Unhandled submode!");
168 case ARM_AM::ia: return ARM::t2STMIA;
169 case ARM_AM::db: return ARM::t2STMDB;
170 }
171 break;
Jim Grosbache5165492009-11-09 00:11:35 +0000172 case ARM::VLDRS:
Dan Gohmanfe601042010-06-22 15:08:57 +0000173 ++NumVLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000174 switch (Mode) {
175 default: llvm_unreachable("Unhandled submode!");
176 case ARM_AM::ia: return ARM::VLDMSIA;
Owen Anderson848b0c32011-03-29 16:45:53 +0000177 case ARM_AM::db: return 0; // Only VLDMSDB_UPD exists.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000178 }
179 break;
Jim Grosbache5165492009-11-09 00:11:35 +0000180 case ARM::VSTRS:
Dan Gohmanfe601042010-06-22 15:08:57 +0000181 ++NumVSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000182 switch (Mode) {
183 default: llvm_unreachable("Unhandled submode!");
184 case ARM_AM::ia: return ARM::VSTMSIA;
Owen Anderson848b0c32011-03-29 16:45:53 +0000185 case ARM_AM::db: return 0; // Only VSTMSDB_UPD exists.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000186 }
187 break;
Jim Grosbache5165492009-11-09 00:11:35 +0000188 case ARM::VLDRD:
Dan Gohmanfe601042010-06-22 15:08:57 +0000189 ++NumVLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000190 switch (Mode) {
191 default: llvm_unreachable("Unhandled submode!");
192 case ARM_AM::ia: return ARM::VLDMDIA;
Owen Anderson848b0c32011-03-29 16:45:53 +0000193 case ARM_AM::db: return 0; // Only VLDMDDB_UPD exists.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000194 }
195 break;
Jim Grosbache5165492009-11-09 00:11:35 +0000196 case ARM::VSTRD:
Dan Gohmanfe601042010-06-22 15:08:57 +0000197 ++NumVSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000198 switch (Mode) {
199 default: llvm_unreachable("Unhandled submode!");
200 case ARM_AM::ia: return ARM::VSTMDIA;
Owen Anderson848b0c32011-03-29 16:45:53 +0000201 case ARM_AM::db: return 0; // Only VSTMDDB_UPD exists.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000202 }
203 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000204 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000205
Evan Chenga8e29892007-01-19 07:51:42 +0000206 return 0;
207}
208
Bill Wendling2567eec2010-11-17 05:31:09 +0000209namespace llvm {
210 namespace ARM_AM {
211
212AMSubMode getLoadStoreMultipleSubMode(int Opcode) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000213 switch (Opcode) {
214 default: llvm_unreachable("Unhandled opcode!");
Bill Wendling70712002010-11-18 19:44:29 +0000215 case ARM::LDMIA_RET:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000216 case ARM::LDMIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000217 case ARM::LDMIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000218 case ARM::STMIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000219 case ARM::STMIA_UPD:
Bill Wendling70712002010-11-18 19:44:29 +0000220 case ARM::t2LDMIA_RET:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000221 case ARM::t2LDMIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000222 case ARM::t2LDMIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000223 case ARM::t2STMIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000224 case ARM::t2STMIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000225 case ARM::VLDMSIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000226 case ARM::VLDMSIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000227 case ARM::VSTMSIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000228 case ARM::VSTMSIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000229 case ARM::VLDMDIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000230 case ARM::VLDMDIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000231 case ARM::VSTMDIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000232 case ARM::VSTMDIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000233 return ARM_AM::ia;
234
235 case ARM::LDMDA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000236 case ARM::LDMDA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000237 case ARM::STMDA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000238 case ARM::STMDA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000239 return ARM_AM::da;
240
241 case ARM::LDMDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000242 case ARM::LDMDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000243 case ARM::STMDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000244 case ARM::STMDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000245 case ARM::t2LDMDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000246 case ARM::t2LDMDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000247 case ARM::t2STMDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000248 case ARM::t2STMDB_UPD:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000249 case ARM::VLDMSDB_UPD:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000250 case ARM::VSTMSDB_UPD:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000251 case ARM::VLDMDDB_UPD:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000252 case ARM::VSTMDDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000253 return ARM_AM::db;
254
255 case ARM::LDMIB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000256 case ARM::LDMIB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000257 case ARM::STMIB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000258 case ARM::STMIB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000259 return ARM_AM::ib;
260 }
261
262 return ARM_AM::bad_am_submode;
263}
264
Bill Wendling2567eec2010-11-17 05:31:09 +0000265 } // end namespace ARM_AM
266} // end namespace llvm
267
Evan Cheng27934da2009-08-04 01:43:45 +0000268static bool isT2i32Load(unsigned Opc) {
269 return Opc == ARM::t2LDRi12 || Opc == ARM::t2LDRi8;
270}
271
Evan Cheng45032f22009-07-09 23:11:34 +0000272static bool isi32Load(unsigned Opc) {
Jim Grosbach3e556122010-10-26 22:37:02 +0000273 return Opc == ARM::LDRi12 || isT2i32Load(Opc);
Evan Cheng27934da2009-08-04 01:43:45 +0000274}
275
276static bool isT2i32Store(unsigned Opc) {
277 return Opc == ARM::t2STRi12 || Opc == ARM::t2STRi8;
Evan Cheng45032f22009-07-09 23:11:34 +0000278}
279
280static bool isi32Store(unsigned Opc) {
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000281 return Opc == ARM::STRi12 || isT2i32Store(Opc);
Evan Cheng45032f22009-07-09 23:11:34 +0000282}
283
Evan Cheng92549222009-06-05 19:08:58 +0000284/// MergeOps - Create and insert a LDM or STM with Base as base register and
Evan Chenga8e29892007-01-19 07:51:42 +0000285/// registers in Regs as the register operands that would be loaded / stored.
Jim Grosbach764ab522009-08-11 15:33:49 +0000286/// It returns true if the transformation is done.
Evan Cheng87d59e42009-06-05 18:19:23 +0000287bool
Evan Cheng92549222009-06-05 19:08:58 +0000288ARMLoadStoreOpt::MergeOps(MachineBasicBlock &MBB,
Evan Cheng87d59e42009-06-05 18:19:23 +0000289 MachineBasicBlock::iterator MBBI,
290 int Offset, unsigned Base, bool BaseKill,
291 int Opcode, ARMCC::CondCodes Pred,
292 unsigned PredReg, unsigned Scratch, DebugLoc dl,
293 SmallVector<std::pair<unsigned, bool>, 8> &Regs) {
Evan Chenga8e29892007-01-19 07:51:42 +0000294 // Only a single register to load / store. Don't bother.
295 unsigned NumRegs = Regs.size();
296 if (NumRegs <= 1)
297 return false;
298
299 ARM_AM::AMSubMode Mode = ARM_AM::ia;
Bob Wilson14805e22010-08-27 23:57:52 +0000300 // VFP and Thumb2 do not support IB or DA modes.
Bob Wilsond4bfd542010-08-27 23:18:17 +0000301 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
Bob Wilson14805e22010-08-27 23:57:52 +0000302 bool haveIBAndDA = isNotVFP && !isThumb2;
303 if (Offset == 4 && haveIBAndDA)
Evan Chenga8e29892007-01-19 07:51:42 +0000304 Mode = ARM_AM::ib;
Bob Wilson14805e22010-08-27 23:57:52 +0000305 else if (Offset == -4 * (int)NumRegs + 4 && haveIBAndDA)
Evan Chenga8e29892007-01-19 07:51:42 +0000306 Mode = ARM_AM::da;
Bob Wilson14805e22010-08-27 23:57:52 +0000307 else if (Offset == -4 * (int)NumRegs && isNotVFP)
308 // VLDM/VSTM do not support DB mode without also updating the base reg.
Evan Chenga8e29892007-01-19 07:51:42 +0000309 Mode = ARM_AM::db;
Bob Wilson14805e22010-08-27 23:57:52 +0000310 else if (Offset != 0) {
Owen Andersond0cfc992011-03-29 20:27:38 +0000311 // Check if this is a supported opcode before we insert instructions to
312 // calculate a new base register.
313 if (!getLoadStoreMultipleOpcode(Opcode, Mode)) return false;
314
Evan Chenga8e29892007-01-19 07:51:42 +0000315 // If starting offset isn't zero, insert a MI to materialize a new base.
316 // But only do so if it is cost effective, i.e. merging more than two
317 // loads / stores.
318 if (NumRegs <= 2)
319 return false;
320
321 unsigned NewBase;
Evan Cheng45032f22009-07-09 23:11:34 +0000322 if (isi32Load(Opcode))
Evan Chenga8e29892007-01-19 07:51:42 +0000323 // If it is a load, then just use one of the destination register to
324 // use as the new base.
Evan Chenga90f3402007-03-06 21:59:20 +0000325 NewBase = Regs[NumRegs-1].first;
Evan Chenga8e29892007-01-19 07:51:42 +0000326 else {
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000327 // Use the scratch register to use as a new base.
328 NewBase = Scratch;
Evan Chenga90f3402007-03-06 21:59:20 +0000329 if (NewBase == 0)
330 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000331 }
Evan Cheng86198642009-08-07 00:34:42 +0000332 int BaseOpc = !isThumb2
333 ? ARM::ADDri
334 : ((Base == ARM::SP) ? ARM::t2ADDrSPi : ARM::t2ADDri);
Evan Chenga8e29892007-01-19 07:51:42 +0000335 if (Offset < 0) {
Evan Cheng86198642009-08-07 00:34:42 +0000336 BaseOpc = !isThumb2
337 ? ARM::SUBri
338 : ((Base == ARM::SP) ? ARM::t2SUBrSPi : ARM::t2SUBri);
Evan Chenga8e29892007-01-19 07:51:42 +0000339 Offset = - Offset;
340 }
Evan Cheng45032f22009-07-09 23:11:34 +0000341 int ImmedOffset = isThumb2
342 ? ARM_AM::getT2SOImmVal(Offset) : ARM_AM::getSOImmVal(Offset);
343 if (ImmedOffset == -1)
344 // FIXME: Try t2ADDri12 or t2SUBri12?
Evan Chenga8e29892007-01-19 07:51:42 +0000345 return false; // Probably not worth it then.
Evan Chenga90f3402007-03-06 21:59:20 +0000346
Dale Johannesenb6728402009-02-13 02:25:56 +0000347 BuildMI(MBB, MBBI, dl, TII->get(BaseOpc), NewBase)
Evan Chenge7cbe412009-07-08 21:03:57 +0000348 .addReg(Base, getKillRegState(BaseKill)).addImm(Offset)
Evan Cheng13ab0202007-07-10 18:08:01 +0000349 .addImm(Pred).addReg(PredReg).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000350 Base = NewBase;
Evan Chenga90f3402007-03-06 21:59:20 +0000351 BaseKill = true; // New base is always killed right its use.
Evan Chenga8e29892007-01-19 07:51:42 +0000352 }
353
Bob Wilson8d95e0b2010-03-16 00:31:15 +0000354 bool isDef = (isi32Load(Opcode) || Opcode == ARM::VLDRS ||
355 Opcode == ARM::VLDRD);
Bill Wendling73fe34a2010-11-16 01:16:36 +0000356 Opcode = getLoadStoreMultipleOpcode(Opcode, Mode);
Owen Anderson9eae8002011-03-29 17:42:25 +0000357 if (!Opcode) return false;
Bob Wilsond4bfd542010-08-27 23:18:17 +0000358 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(Opcode))
359 .addReg(Base, getKillRegState(BaseKill))
Bill Wendling73fe34a2010-11-16 01:16:36 +0000360 .addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000361 for (unsigned i = 0; i != NumRegs; ++i)
Bill Wendling587daed2009-05-13 21:33:08 +0000362 MIB = MIB.addReg(Regs[i].first, getDefRegState(isDef)
363 | getKillRegState(Regs[i].second));
Evan Chenga8e29892007-01-19 07:51:42 +0000364
365 return true;
366}
367
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000368// MergeOpsUpdate - call MergeOps and update MemOps and merges accordingly on
369// success.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000370void ARMLoadStoreOpt::MergeOpsUpdate(MachineBasicBlock &MBB,
371 MemOpQueue &memOps,
372 unsigned memOpsBegin, unsigned memOpsEnd,
373 unsigned insertAfter, int Offset,
374 unsigned Base, bool BaseKill,
375 int Opcode,
376 ARMCC::CondCodes Pred, unsigned PredReg,
377 unsigned Scratch,
378 DebugLoc dl,
379 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000380 // First calculate which of the registers should be killed by the merged
381 // instruction.
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000382 const unsigned insertPos = memOps[insertAfter].Position;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000383 SmallSet<unsigned, 4> KilledRegs;
384 DenseMap<unsigned, unsigned> Killer;
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000385 for (unsigned i = 0, e = memOps.size(); i != e; ++i) {
386 if (i == memOpsBegin) {
387 i = memOpsEnd;
388 if (i == e)
389 break;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000390 }
Evan Chengd95ea2d2010-06-21 21:21:14 +0000391 if (memOps[i].Position < insertPos && memOps[i].isKill) {
392 unsigned Reg = memOps[i].Reg;
393 KilledRegs.insert(Reg);
394 Killer[Reg] = i;
395 }
396 }
397
398 SmallVector<std::pair<unsigned, bool>, 8> Regs;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000399 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Evan Chengd95ea2d2010-06-21 21:21:14 +0000400 unsigned Reg = memOps[i].Reg;
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000401 // If we are inserting the merged operation after an operation that
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000402 // uses the same register, make sure to transfer any kill flag.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000403 bool isKill = memOps[i].isKill || KilledRegs.count(Reg);
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000404 Regs.push_back(std::make_pair(Reg, isKill));
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000405 }
406
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000407 // Try to do the merge.
408 MachineBasicBlock::iterator Loc = memOps[insertAfter].MBBI;
Dan Gohmanfe601042010-06-22 15:08:57 +0000409 ++Loc;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000410 if (!MergeOps(MBB, Loc, Offset, Base, BaseKill, Opcode,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000411 Pred, PredReg, Scratch, dl, Regs))
412 return;
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000413
414 // Merge succeeded, update records.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000415 Merges.push_back(prior(Loc));
416 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000417 // Remove kill flags from any memops that come before insertPos.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000418 if (Regs[i-memOpsBegin].second) {
419 unsigned Reg = Regs[i-memOpsBegin].first;
420 if (KilledRegs.count(Reg)) {
421 unsigned j = Killer[Reg];
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000422 int Idx = memOps[j].MBBI->findRegisterUseOperandIdx(Reg, true);
423 assert(Idx >= 0 && "Cannot find killing operand");
424 memOps[j].MBBI->getOperand(Idx).setIsKill(false);
Jakob Stoklund Olesen25362792010-08-30 21:52:40 +0000425 memOps[j].isKill = false;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000426 }
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000427 memOps[i].isKill = true;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000428 }
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000429 MBB.erase(memOps[i].MBBI);
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000430 // Update this memop to refer to the merged instruction.
431 // We may need to move kill flags again.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000432 memOps[i].Merged = true;
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000433 memOps[i].MBBI = Merges.back();
434 memOps[i].Position = insertPos;
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000435 }
436}
437
Evan Chenga90f3402007-03-06 21:59:20 +0000438/// MergeLDR_STR - Merge a number of load / store instructions into one or more
439/// load / store multiple instructions.
Evan Cheng5ba71882009-06-05 17:56:14 +0000440void
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000441ARMLoadStoreOpt::MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex,
Evan Cheng5ba71882009-06-05 17:56:14 +0000442 unsigned Base, int Opcode, unsigned Size,
443 ARMCC::CondCodes Pred, unsigned PredReg,
444 unsigned Scratch, MemOpQueue &MemOps,
445 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Bob Wilsond4bfd542010-08-27 23:18:17 +0000446 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
Evan Chenga8e29892007-01-19 07:51:42 +0000447 int Offset = MemOps[SIndex].Offset;
448 int SOffset = Offset;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000449 unsigned insertAfter = SIndex;
Evan Chenga8e29892007-01-19 07:51:42 +0000450 MachineBasicBlock::iterator Loc = MemOps[SIndex].MBBI;
Evan Cheng87d59e42009-06-05 18:19:23 +0000451 DebugLoc dl = Loc->getDebugLoc();
Jakob Stoklund Olesen158a2262009-12-23 21:28:42 +0000452 const MachineOperand &PMO = Loc->getOperand(0);
453 unsigned PReg = PMO.getReg();
454 unsigned PRegNum = PMO.isUndef() ? UINT_MAX
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000455 : getARMRegisterNumbering(PReg);
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000456 unsigned Count = 1;
Evan Cheng44bec522007-05-15 01:29:07 +0000457
Evan Chenga8e29892007-01-19 07:51:42 +0000458 for (unsigned i = SIndex+1, e = MemOps.size(); i != e; ++i) {
459 int NewOffset = MemOps[i].Offset;
Jakob Stoklund Olesen158a2262009-12-23 21:28:42 +0000460 const MachineOperand &MO = MemOps[i].MBBI->getOperand(0);
461 unsigned Reg = MO.getReg();
462 unsigned RegNum = MO.isUndef() ? UINT_MAX
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000463 : getARMRegisterNumbering(Reg);
Bob Wilsond4bfd542010-08-27 23:18:17 +0000464 // Register numbers must be in ascending order. For VFP, the registers
465 // must also be consecutive and there is a limit of 16 double-word
466 // registers per instruction.
Evan Cheng3f7aa792010-02-12 22:17:21 +0000467 if (Reg != ARM::SP &&
468 NewOffset == Offset + (int)Size &&
Bob Wilsond4bfd542010-08-27 23:18:17 +0000469 ((isNotVFP && RegNum > PRegNum)
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000470 || ((Size < 8 || Count < 16) && RegNum == PRegNum+1))) {
Evan Chenga8e29892007-01-19 07:51:42 +0000471 Offset += Size;
Evan Chenga8e29892007-01-19 07:51:42 +0000472 PRegNum = RegNum;
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000473 ++Count;
Evan Chenga8e29892007-01-19 07:51:42 +0000474 } else {
475 // Can't merge this in. Try merge the earlier ones first.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000476 MergeOpsUpdate(MBB, MemOps, SIndex, i, insertAfter, SOffset,
477 Base, false, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000478 MergeLDR_STR(MBB, i, Base, Opcode, Size, Pred, PredReg, Scratch,
479 MemOps, Merges);
480 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000481 }
482
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000483 if (MemOps[i].Position > MemOps[insertAfter].Position)
484 insertAfter = i;
Evan Chenga8e29892007-01-19 07:51:42 +0000485 }
486
Evan Chengfaa51072007-04-26 19:00:32 +0000487 bool BaseKill = Loc->findRegisterUseOperandIdx(Base, true) != -1;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000488 MergeOpsUpdate(MBB, MemOps, SIndex, MemOps.size(), insertAfter, SOffset,
489 Base, BaseKill, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000490 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000491}
492
493static inline bool isMatchingDecrement(MachineInstr *MI, unsigned Base,
Evan Cheng27934da2009-08-04 01:43:45 +0000494 unsigned Bytes, unsigned Limit,
495 ARMCC::CondCodes Pred, unsigned PredReg){
Evan Cheng0e1d3792007-07-05 07:18:20 +0000496 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000497 if (!MI)
498 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000499 if (MI->getOpcode() != ARM::t2SUBri &&
Evan Cheng86198642009-08-07 00:34:42 +0000500 MI->getOpcode() != ARM::t2SUBrSPi &&
501 MI->getOpcode() != ARM::t2SUBrSPi12 &&
502 MI->getOpcode() != ARM::tSUBspi &&
Evan Cheng27934da2009-08-04 01:43:45 +0000503 MI->getOpcode() != ARM::SUBri)
504 return false;
505
506 // Make sure the offset fits in 8 bits.
Bob Wilson3d38e832010-08-27 21:44:35 +0000507 if (Bytes == 0 || (Limit && Bytes >= Limit))
Evan Cheng27934da2009-08-04 01:43:45 +0000508 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000509
Evan Cheng86198642009-08-07 00:34:42 +0000510 unsigned Scale = (MI->getOpcode() == ARM::tSUBspi) ? 4 : 1; // FIXME
Evan Cheng45032f22009-07-09 23:11:34 +0000511 return (MI->getOperand(0).getReg() == Base &&
Evan Chenga8e29892007-01-19 07:51:42 +0000512 MI->getOperand(1).getReg() == Base &&
Evan Cheng86198642009-08-07 00:34:42 +0000513 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Evan Cheng8fb90362009-08-08 03:20:32 +0000514 llvm::getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000515 MyPredReg == PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000516}
517
518static inline bool isMatchingIncrement(MachineInstr *MI, unsigned Base,
Evan Cheng27934da2009-08-04 01:43:45 +0000519 unsigned Bytes, unsigned Limit,
520 ARMCC::CondCodes Pred, unsigned PredReg){
Evan Cheng0e1d3792007-07-05 07:18:20 +0000521 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000522 if (!MI)
523 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000524 if (MI->getOpcode() != ARM::t2ADDri &&
Evan Cheng86198642009-08-07 00:34:42 +0000525 MI->getOpcode() != ARM::t2ADDrSPi &&
526 MI->getOpcode() != ARM::t2ADDrSPi12 &&
527 MI->getOpcode() != ARM::tADDspi &&
Evan Cheng27934da2009-08-04 01:43:45 +0000528 MI->getOpcode() != ARM::ADDri)
529 return false;
530
Bob Wilson3d38e832010-08-27 21:44:35 +0000531 if (Bytes == 0 || (Limit && Bytes >= Limit))
Evan Cheng45032f22009-07-09 23:11:34 +0000532 // Make sure the offset fits in 8 bits.
Evan Cheng27934da2009-08-04 01:43:45 +0000533 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000534
Evan Cheng86198642009-08-07 00:34:42 +0000535 unsigned Scale = (MI->getOpcode() == ARM::tADDspi) ? 4 : 1; // FIXME
Evan Cheng45032f22009-07-09 23:11:34 +0000536 return (MI->getOperand(0).getReg() == Base &&
Evan Chenga8e29892007-01-19 07:51:42 +0000537 MI->getOperand(1).getReg() == Base &&
Evan Cheng86198642009-08-07 00:34:42 +0000538 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Evan Cheng8fb90362009-08-08 03:20:32 +0000539 llvm::getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000540 MyPredReg == PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000541}
542
543static inline unsigned getLSMultipleTransferSize(MachineInstr *MI) {
544 switch (MI->getOpcode()) {
545 default: return 0;
Jim Grosbach3e556122010-10-26 22:37:02 +0000546 case ARM::LDRi12:
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000547 case ARM::STRi12:
Evan Cheng45032f22009-07-09 23:11:34 +0000548 case ARM::t2LDRi8:
549 case ARM::t2LDRi12:
550 case ARM::t2STRi8:
551 case ARM::t2STRi12:
Jim Grosbache5165492009-11-09 00:11:35 +0000552 case ARM::VLDRS:
553 case ARM::VSTRS:
Evan Chenga8e29892007-01-19 07:51:42 +0000554 return 4;
Jim Grosbache5165492009-11-09 00:11:35 +0000555 case ARM::VLDRD:
556 case ARM::VSTRD:
Evan Chenga8e29892007-01-19 07:51:42 +0000557 return 8;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000558 case ARM::LDMIA:
559 case ARM::LDMDA:
560 case ARM::LDMDB:
561 case ARM::LDMIB:
562 case ARM::STMIA:
563 case ARM::STMDA:
564 case ARM::STMDB:
565 case ARM::STMIB:
566 case ARM::t2LDMIA:
567 case ARM::t2LDMDB:
568 case ARM::t2STMIA:
569 case ARM::t2STMDB:
570 case ARM::VLDMSIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000571 case ARM::VSTMSIA:
Bob Wilson979927a2010-09-10 18:25:35 +0000572 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 4;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000573 case ARM::VLDMDIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000574 case ARM::VSTMDIA:
Bob Wilson979927a2010-09-10 18:25:35 +0000575 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 8;
Evan Chenga8e29892007-01-19 07:51:42 +0000576 }
577}
578
Bill Wendling73fe34a2010-11-16 01:16:36 +0000579static unsigned getUpdatingLSMultipleOpcode(unsigned Opc,
580 ARM_AM::AMSubMode Mode) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000581 switch (Opc) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000582 default: llvm_unreachable("Unhandled opcode!");
Bill Wendling73fe34a2010-11-16 01:16:36 +0000583 case ARM::LDMIA:
584 case ARM::LDMDA:
585 case ARM::LDMDB:
586 case ARM::LDMIB:
587 switch (Mode) {
588 default: llvm_unreachable("Unhandled submode!");
589 case ARM_AM::ia: return ARM::LDMIA_UPD;
590 case ARM_AM::ib: return ARM::LDMIB_UPD;
591 case ARM_AM::da: return ARM::LDMDA_UPD;
592 case ARM_AM::db: return ARM::LDMDB_UPD;
593 }
594 break;
595 case ARM::STMIA:
596 case ARM::STMDA:
597 case ARM::STMDB:
598 case ARM::STMIB:
599 switch (Mode) {
600 default: llvm_unreachable("Unhandled submode!");
601 case ARM_AM::ia: return ARM::STMIA_UPD;
602 case ARM_AM::ib: return ARM::STMIB_UPD;
603 case ARM_AM::da: return ARM::STMDA_UPD;
604 case ARM_AM::db: return ARM::STMDB_UPD;
605 }
606 break;
607 case ARM::t2LDMIA:
608 case ARM::t2LDMDB:
609 switch (Mode) {
610 default: llvm_unreachable("Unhandled submode!");
611 case ARM_AM::ia: return ARM::t2LDMIA_UPD;
612 case ARM_AM::db: return ARM::t2LDMDB_UPD;
613 }
614 break;
615 case ARM::t2STMIA:
616 case ARM::t2STMDB:
617 switch (Mode) {
618 default: llvm_unreachable("Unhandled submode!");
619 case ARM_AM::ia: return ARM::t2STMIA_UPD;
620 case ARM_AM::db: return ARM::t2STMDB_UPD;
621 }
622 break;
623 case ARM::VLDMSIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000624 switch (Mode) {
625 default: llvm_unreachable("Unhandled submode!");
626 case ARM_AM::ia: return ARM::VLDMSIA_UPD;
627 case ARM_AM::db: return ARM::VLDMSDB_UPD;
628 }
629 break;
630 case ARM::VLDMDIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000631 switch (Mode) {
632 default: llvm_unreachable("Unhandled submode!");
633 case ARM_AM::ia: return ARM::VLDMDIA_UPD;
634 case ARM_AM::db: return ARM::VLDMDDB_UPD;
635 }
636 break;
637 case ARM::VSTMSIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000638 switch (Mode) {
639 default: llvm_unreachable("Unhandled submode!");
640 case ARM_AM::ia: return ARM::VSTMSIA_UPD;
641 case ARM_AM::db: return ARM::VSTMSDB_UPD;
642 }
643 break;
644 case ARM::VSTMDIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000645 switch (Mode) {
646 default: llvm_unreachable("Unhandled submode!");
647 case ARM_AM::ia: return ARM::VSTMDIA_UPD;
648 case ARM_AM::db: return ARM::VSTMDDB_UPD;
649 }
650 break;
Bob Wilson815baeb2010-03-13 01:08:20 +0000651 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000652
Bob Wilson815baeb2010-03-13 01:08:20 +0000653 return 0;
654}
655
Evan Cheng45032f22009-07-09 23:11:34 +0000656/// MergeBaseUpdateLSMultiple - Fold proceeding/trailing inc/dec of base
Jim Grosbache5165492009-11-09 00:11:35 +0000657/// register into the LDM/STM/VLDM{D|S}/VSTM{D|S} op when possible:
Evan Chenga8e29892007-01-19 07:51:42 +0000658///
659/// stmia rn, <ra, rb, rc>
660/// rn := rn + 4 * 3;
661/// =>
662/// stmia rn!, <ra, rb, rc>
663///
664/// rn := rn - 4 * 3;
665/// ldmia rn, <ra, rb, rc>
666/// =>
667/// ldmdb rn!, <ra, rb, rc>
Evan Cheng45032f22009-07-09 23:11:34 +0000668bool ARMLoadStoreOpt::MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
669 MachineBasicBlock::iterator MBBI,
670 bool &Advance,
671 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000672 MachineInstr *MI = MBBI;
673 unsigned Base = MI->getOperand(0).getReg();
Bob Wilson815baeb2010-03-13 01:08:20 +0000674 bool BaseKill = MI->getOperand(0).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000675 unsigned Bytes = getLSMultipleTransferSize(MI);
Evan Cheng0e1d3792007-07-05 07:18:20 +0000676 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000677 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000678 int Opcode = MI->getOpcode();
Bob Wilson815baeb2010-03-13 01:08:20 +0000679 DebugLoc dl = MI->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +0000680
Bob Wilsond4bfd542010-08-27 23:18:17 +0000681 // Can't use an updating ld/st if the base register is also a dest
682 // register. e.g. ldmdb r0!, {r0, r1, r2}. The behavior is undefined.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000683 for (unsigned i = 2, e = MI->getNumOperands(); i != e; ++i)
Bob Wilsond4bfd542010-08-27 23:18:17 +0000684 if (MI->getOperand(i).getReg() == Base)
685 return false;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000686
687 bool DoMerge = false;
Bill Wendling2567eec2010-11-17 05:31:09 +0000688 ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(Opcode);
Evan Chenga8e29892007-01-19 07:51:42 +0000689
Bob Wilson815baeb2010-03-13 01:08:20 +0000690 // Try merging with the previous instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000691 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
692 if (MBBI != BeginMBBI) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000693 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000694 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
695 --PrevMBBI;
Bob Wilsond4bfd542010-08-27 23:18:17 +0000696 if (Mode == ARM_AM::ia &&
697 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
698 Mode = ARM_AM::db;
699 DoMerge = true;
700 } else if (Mode == ARM_AM::ib &&
701 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
702 Mode = ARM_AM::da;
703 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000704 }
Bob Wilson815baeb2010-03-13 01:08:20 +0000705 if (DoMerge)
706 MBB.erase(PrevMBBI);
707 }
Evan Chenga8e29892007-01-19 07:51:42 +0000708
Bob Wilson815baeb2010-03-13 01:08:20 +0000709 // Try merging with the next instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000710 MachineBasicBlock::iterator EndMBBI = MBB.end();
711 if (!DoMerge && MBBI != EndMBBI) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000712 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000713 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
714 ++NextMBBI;
Bob Wilsond4bfd542010-08-27 23:18:17 +0000715 if ((Mode == ARM_AM::ia || Mode == ARM_AM::ib) &&
716 isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
717 DoMerge = true;
718 } else if ((Mode == ARM_AM::da || Mode == ARM_AM::db) &&
719 isMatchingDecrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
720 DoMerge = true;
Bob Wilson815baeb2010-03-13 01:08:20 +0000721 }
722 if (DoMerge) {
723 if (NextMBBI == I) {
724 Advance = true;
725 ++I;
726 }
727 MBB.erase(NextMBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000728 }
729 }
730
Bob Wilson815baeb2010-03-13 01:08:20 +0000731 if (!DoMerge)
732 return false;
733
Bill Wendling73fe34a2010-11-16 01:16:36 +0000734 unsigned NewOpc = getUpdatingLSMultipleOpcode(Opcode, Mode);
Bob Wilson815baeb2010-03-13 01:08:20 +0000735 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
736 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilsond4bfd542010-08-27 23:18:17 +0000737 .addReg(Base, getKillRegState(BaseKill))
Bob Wilsond4bfd542010-08-27 23:18:17 +0000738 .addImm(Pred).addReg(PredReg);
Bill Wendling73fe34a2010-11-16 01:16:36 +0000739
Bob Wilson815baeb2010-03-13 01:08:20 +0000740 // Transfer the rest of operands.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000741 for (unsigned OpNum = 3, e = MI->getNumOperands(); OpNum != e; ++OpNum)
Bob Wilson815baeb2010-03-13 01:08:20 +0000742 MIB.addOperand(MI->getOperand(OpNum));
Bill Wendling73fe34a2010-11-16 01:16:36 +0000743
Bob Wilson815baeb2010-03-13 01:08:20 +0000744 // Transfer memoperands.
745 (*MIB).setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
746
747 MBB.erase(MBBI);
748 return true;
Evan Chenga8e29892007-01-19 07:51:42 +0000749}
750
Bill Wendling73fe34a2010-11-16 01:16:36 +0000751static unsigned getPreIndexedLoadStoreOpcode(unsigned Opc,
752 ARM_AM::AddrOpc Mode) {
Evan Chenga8e29892007-01-19 07:51:42 +0000753 switch (Opc) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000754 case ARM::LDRi12:
755 return ARM::LDR_PRE;
756 case ARM::STRi12:
757 return ARM::STR_PRE;
758 case ARM::VLDRS:
759 return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
760 case ARM::VLDRD:
761 return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
762 case ARM::VSTRS:
763 return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
764 case ARM::VSTRD:
765 return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
Evan Cheng45032f22009-07-09 23:11:34 +0000766 case ARM::t2LDRi8:
767 case ARM::t2LDRi12:
768 return ARM::t2LDR_PRE;
769 case ARM::t2STRi8:
770 case ARM::t2STRi12:
771 return ARM::t2STR_PRE;
Torok Edwinc23197a2009-07-14 16:55:14 +0000772 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000773 }
774 return 0;
775}
776
Bill Wendling73fe34a2010-11-16 01:16:36 +0000777static unsigned getPostIndexedLoadStoreOpcode(unsigned Opc,
778 ARM_AM::AddrOpc Mode) {
Evan Chenga8e29892007-01-19 07:51:42 +0000779 switch (Opc) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000780 case ARM::LDRi12:
781 return ARM::LDR_POST;
782 case ARM::STRi12:
783 return ARM::STR_POST;
784 case ARM::VLDRS:
785 return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
786 case ARM::VLDRD:
787 return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
788 case ARM::VSTRS:
789 return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
790 case ARM::VSTRD:
791 return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
Evan Cheng45032f22009-07-09 23:11:34 +0000792 case ARM::t2LDRi8:
793 case ARM::t2LDRi12:
794 return ARM::t2LDR_POST;
795 case ARM::t2STRi8:
796 case ARM::t2STRi12:
797 return ARM::t2STR_POST;
Torok Edwinc23197a2009-07-14 16:55:14 +0000798 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000799 }
800 return 0;
801}
802
Evan Cheng45032f22009-07-09 23:11:34 +0000803/// MergeBaseUpdateLoadStore - Fold proceeding/trailing inc/dec of base
Evan Chenga8e29892007-01-19 07:51:42 +0000804/// register into the LDR/STR/FLD{D|S}/FST{D|S} op when possible:
Evan Cheng45032f22009-07-09 23:11:34 +0000805bool ARMLoadStoreOpt::MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
806 MachineBasicBlock::iterator MBBI,
807 const TargetInstrInfo *TII,
808 bool &Advance,
809 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000810 MachineInstr *MI = MBBI;
811 unsigned Base = MI->getOperand(1).getReg();
Evan Chenga90f3402007-03-06 21:59:20 +0000812 bool BaseKill = MI->getOperand(1).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000813 unsigned Bytes = getLSMultipleTransferSize(MI);
814 int Opcode = MI->getOpcode();
Dale Johannesenb6728402009-02-13 02:25:56 +0000815 DebugLoc dl = MI->getDebugLoc();
Bob Wilsone4193b22010-03-12 22:50:09 +0000816 bool isAM5 = (Opcode == ARM::VLDRD || Opcode == ARM::VLDRS ||
817 Opcode == ARM::VSTRD || Opcode == ARM::VSTRS);
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000818 bool isAM2 = (Opcode == ARM::LDRi12 || Opcode == ARM::STRi12);
819 if (isi32Load(Opcode) || isi32Store(Opcode))
Jim Grosbach3e556122010-10-26 22:37:02 +0000820 if (MI->getOperand(2).getImm() != 0)
821 return false;
Bob Wilsone4193b22010-03-12 22:50:09 +0000822 if (isAM5 && ARM_AM::getAM5Offset(MI->getOperand(2).getImm()) != 0)
Evan Cheng45032f22009-07-09 23:11:34 +0000823 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000824
Jim Grosbache5165492009-11-09 00:11:35 +0000825 bool isLd = isi32Load(Opcode) || Opcode == ARM::VLDRS || Opcode == ARM::VLDRD;
Evan Chenga8e29892007-01-19 07:51:42 +0000826 // Can't do the merge if the destination register is the same as the would-be
827 // writeback register.
828 if (isLd && MI->getOperand(0).getReg() == Base)
829 return false;
830
Evan Cheng0e1d3792007-07-05 07:18:20 +0000831 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000832 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000833 bool DoMerge = false;
834 ARM_AM::AddrOpc AddSub = ARM_AM::add;
835 unsigned NewOpc = 0;
Evan Cheng27934da2009-08-04 01:43:45 +0000836 // AM2 - 12 bits, thumb2 - 8 bits.
837 unsigned Limit = isAM5 ? 0 : (isAM2 ? 0x1000 : 0x100);
Bob Wilsone4193b22010-03-12 22:50:09 +0000838
839 // Try merging with the previous instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000840 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
841 if (MBBI != BeginMBBI) {
Evan Chenga8e29892007-01-19 07:51:42 +0000842 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000843 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
844 --PrevMBBI;
Evan Cheng27934da2009-08-04 01:43:45 +0000845 if (isMatchingDecrement(PrevMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000846 DoMerge = true;
847 AddSub = ARM_AM::sub;
Evan Cheng27934da2009-08-04 01:43:45 +0000848 } else if (!isAM5 &&
849 isMatchingIncrement(PrevMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000850 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000851 }
Bob Wilsone4193b22010-03-12 22:50:09 +0000852 if (DoMerge) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000853 NewOpc = getPreIndexedLoadStoreOpcode(Opcode, AddSub);
Evan Chenga8e29892007-01-19 07:51:42 +0000854 MBB.erase(PrevMBBI);
Bob Wilsone4193b22010-03-12 22:50:09 +0000855 }
Evan Chenga8e29892007-01-19 07:51:42 +0000856 }
857
Bob Wilsone4193b22010-03-12 22:50:09 +0000858 // Try merging with the next instruction.
Jim Grosbach6335ac62010-06-08 22:53:32 +0000859 MachineBasicBlock::iterator EndMBBI = MBB.end();
Jim Grosbach3de755b2010-06-03 22:41:15 +0000860 if (!DoMerge && MBBI != EndMBBI) {
Chris Lattner7896c9f2009-12-03 00:50:42 +0000861 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000862 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
863 ++NextMBBI;
Evan Cheng27934da2009-08-04 01:43:45 +0000864 if (!isAM5 &&
865 isMatchingDecrement(NextMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000866 DoMerge = true;
867 AddSub = ARM_AM::sub;
Evan Cheng27934da2009-08-04 01:43:45 +0000868 } else if (isMatchingIncrement(NextMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000869 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000870 }
Evan Chenge71bff72007-09-19 21:48:07 +0000871 if (DoMerge) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000872 NewOpc = getPostIndexedLoadStoreOpcode(Opcode, AddSub);
Evan Chenge71bff72007-09-19 21:48:07 +0000873 if (NextMBBI == I) {
874 Advance = true;
875 ++I;
876 }
Evan Chenga8e29892007-01-19 07:51:42 +0000877 MBB.erase(NextMBBI);
Evan Chenge71bff72007-09-19 21:48:07 +0000878 }
Evan Chenga8e29892007-01-19 07:51:42 +0000879 }
880
881 if (!DoMerge)
882 return false;
883
Evan Cheng9e7a3122009-08-04 21:12:13 +0000884 unsigned Offset = 0;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000885 if (isAM2)
Evan Cheng9e7a3122009-08-04 21:12:13 +0000886 Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
Bill Wendling73fe34a2010-11-16 01:16:36 +0000887 else if (!isAM5)
Evan Cheng9e7a3122009-08-04 21:12:13 +0000888 Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Bob Wilson3943ac32010-03-13 00:43:32 +0000889
890 if (isAM5) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000891 // VLDM[SD}_UPD, VSTM[SD]_UPD
Bob Wilsond4bfd542010-08-27 23:18:17 +0000892 // (There are no base-updating versions of VLDR/VSTR instructions, but the
893 // updating load/store-multiple instructions can be used with only one
894 // register.)
Bob Wilson3943ac32010-03-13 00:43:32 +0000895 MachineOperand &MO = MI->getOperand(0);
896 BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
Bob Wilson815baeb2010-03-13 01:08:20 +0000897 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilson3943ac32010-03-13 00:43:32 +0000898 .addReg(Base, getKillRegState(isLd ? BaseKill : false))
Bob Wilson3943ac32010-03-13 00:43:32 +0000899 .addImm(Pred).addReg(PredReg)
Bob Wilson3943ac32010-03-13 00:43:32 +0000900 .addReg(MO.getReg(), (isLd ? getDefRegState(true) :
901 getKillRegState(MO.isKill())));
902 } else if (isLd) {
903 if (isAM2)
Evan Cheng27934da2009-08-04 01:43:45 +0000904 // LDR_PRE, LDR_POST,
905 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
906 .addReg(Base, RegState::Define)
Evan Cheng0e1d3792007-07-05 07:18:20 +0000907 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000908 else
Evan Cheng27934da2009-08-04 01:43:45 +0000909 // t2LDR_PRE, t2LDR_POST
910 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
911 .addReg(Base, RegState::Define)
912 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
913 } else {
914 MachineOperand &MO = MI->getOperand(0);
Bob Wilson3943ac32010-03-13 00:43:32 +0000915 if (isAM2)
Evan Cheng27934da2009-08-04 01:43:45 +0000916 // STR_PRE, STR_POST
917 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
918 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
919 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
920 else
921 // t2STR_PRE, t2STR_POST
922 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
923 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
924 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000925 }
926 MBB.erase(MBBI);
927
928 return true;
929}
930
Evan Chengcc1c4272007-03-06 18:02:41 +0000931/// isMemoryOp - Returns true if instruction is a memory operations (that this
932/// pass is capable of operating on).
Evan Cheng45032f22009-07-09 23:11:34 +0000933static bool isMemoryOp(const MachineInstr *MI) {
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000934 // When no memory operands are present, conservatively assume unaligned,
935 // volatile, unfoldable.
936 if (!MI->hasOneMemOperand())
937 return false;
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000938
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000939 const MachineMemOperand *MMO = *MI->memoperands_begin();
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000940
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000941 // Don't touch volatile memory accesses - we may be changing their order.
942 if (MMO->isVolatile())
943 return false;
944
945 // Unaligned ldr/str is emulated by some kernels, but unaligned ldm/stm is
946 // not.
947 if (MMO->getAlignment() < 4)
948 return false;
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000949
Jakob Stoklund Olesen9e6396d2010-02-24 18:57:08 +0000950 // str <undef> could probably be eliminated entirely, but for now we just want
951 // to avoid making a mess of it.
952 // FIXME: Use str <undef> as a wildcard to enable better stm folding.
953 if (MI->getNumOperands() > 0 && MI->getOperand(0).isReg() &&
954 MI->getOperand(0).isUndef())
955 return false;
956
Bob Wilsonbbf39b02010-03-04 21:04:38 +0000957 // Likewise don't mess with references to undefined addresses.
958 if (MI->getNumOperands() > 1 && MI->getOperand(1).isReg() &&
959 MI->getOperand(1).isUndef())
960 return false;
961
Evan Chengcc1c4272007-03-06 18:02:41 +0000962 int Opcode = MI->getOpcode();
963 switch (Opcode) {
964 default: break;
Jim Grosbache5165492009-11-09 00:11:35 +0000965 case ARM::VLDRS:
966 case ARM::VSTRS:
Dan Gohmand735b802008-10-03 15:45:36 +0000967 return MI->getOperand(1).isReg();
Jim Grosbache5165492009-11-09 00:11:35 +0000968 case ARM::VLDRD:
969 case ARM::VSTRD:
Dan Gohmand735b802008-10-03 15:45:36 +0000970 return MI->getOperand(1).isReg();
Jim Grosbach3e556122010-10-26 22:37:02 +0000971 case ARM::LDRi12:
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000972 case ARM::STRi12:
Evan Cheng45032f22009-07-09 23:11:34 +0000973 case ARM::t2LDRi8:
974 case ARM::t2LDRi12:
975 case ARM::t2STRi8:
976 case ARM::t2STRi12:
Evan Chenge298ab22009-09-27 09:46:04 +0000977 return MI->getOperand(1).isReg();
Evan Chengcc1c4272007-03-06 18:02:41 +0000978 }
979 return false;
980}
981
Evan Cheng11788fd2007-03-08 02:55:08 +0000982/// AdvanceRS - Advance register scavenger to just before the earliest memory
983/// op that is being merged.
984void ARMLoadStoreOpt::AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps) {
985 MachineBasicBlock::iterator Loc = MemOps[0].MBBI;
986 unsigned Position = MemOps[0].Position;
987 for (unsigned i = 1, e = MemOps.size(); i != e; ++i) {
988 if (MemOps[i].Position < Position) {
989 Position = MemOps[i].Position;
990 Loc = MemOps[i].MBBI;
991 }
992 }
993
994 if (Loc != MBB.begin())
995 RS->forward(prior(Loc));
996}
997
Evan Chenge7d6df72009-06-13 09:12:55 +0000998static int getMemoryOpOffset(const MachineInstr *MI) {
999 int Opcode = MI->getOpcode();
Evan Cheng358dec52009-06-15 08:28:29 +00001000 bool isAM3 = Opcode == ARM::LDRD || Opcode == ARM::STRD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001001 unsigned NumOperands = MI->getDesc().getNumOperands();
1002 unsigned OffField = MI->getOperand(NumOperands-3).getImm();
Evan Cheng45032f22009-07-09 23:11:34 +00001003
1004 if (Opcode == ARM::t2LDRi12 || Opcode == ARM::t2LDRi8 ||
1005 Opcode == ARM::t2STRi12 || Opcode == ARM::t2STRi8 ||
Jim Grosbach3e556122010-10-26 22:37:02 +00001006 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8 ||
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001007 Opcode == ARM::LDRi12 || Opcode == ARM::STRi12)
Evan Cheng45032f22009-07-09 23:11:34 +00001008 return OffField;
1009
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001010 int Offset = isAM3 ? ARM_AM::getAM3Offset(OffField)
1011 : ARM_AM::getAM5Offset(OffField) * 4;
1012 if (isAM3) {
Evan Cheng358dec52009-06-15 08:28:29 +00001013 if (ARM_AM::getAM3Op(OffField) == ARM_AM::sub)
1014 Offset = -Offset;
Evan Chenge7d6df72009-06-13 09:12:55 +00001015 } else {
1016 if (ARM_AM::getAM5Op(OffField) == ARM_AM::sub)
1017 Offset = -Offset;
1018 }
1019 return Offset;
1020}
1021
Evan Cheng358dec52009-06-15 08:28:29 +00001022static void InsertLDR_STR(MachineBasicBlock &MBB,
1023 MachineBasicBlock::iterator &MBBI,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001024 int Offset, bool isDef,
Evan Cheng358dec52009-06-15 08:28:29 +00001025 DebugLoc dl, unsigned NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +00001026 unsigned Reg, bool RegDeadKill, bool RegUndef,
1027 unsigned BaseReg, bool BaseKill, bool BaseUndef,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001028 bool OffKill, bool OffUndef,
Evan Cheng358dec52009-06-15 08:28:29 +00001029 ARMCC::CondCodes Pred, unsigned PredReg,
Evan Chenge298ab22009-09-27 09:46:04 +00001030 const TargetInstrInfo *TII, bool isT2) {
Evan Chenge298ab22009-09-27 09:46:04 +00001031 if (isDef) {
1032 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1033 TII->get(NewOpc))
Evan Cheng974fe5d2009-06-19 01:59:04 +00001034 .addReg(Reg, getDefRegState(true) | getDeadRegState(RegDeadKill))
Evan Chenge298ab22009-09-27 09:46:04 +00001035 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
Evan Chenge298ab22009-09-27 09:46:04 +00001036 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1037 } else {
1038 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1039 TII->get(NewOpc))
1040 .addReg(Reg, getKillRegState(RegDeadKill) | getUndefRegState(RegUndef))
1041 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
Evan Chenge298ab22009-09-27 09:46:04 +00001042 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1043 }
Evan Cheng358dec52009-06-15 08:28:29 +00001044}
1045
1046bool ARMLoadStoreOpt::FixInvalidRegPairOp(MachineBasicBlock &MBB,
1047 MachineBasicBlock::iterator &MBBI) {
1048 MachineInstr *MI = &*MBBI;
1049 unsigned Opcode = MI->getOpcode();
Evan Chenge298ab22009-09-27 09:46:04 +00001050 if (Opcode == ARM::LDRD || Opcode == ARM::STRD ||
1051 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8) {
Evan Cheng358dec52009-06-15 08:28:29 +00001052 unsigned EvenReg = MI->getOperand(0).getReg();
1053 unsigned OddReg = MI->getOperand(1).getReg();
1054 unsigned EvenRegNum = TRI->getDwarfRegNum(EvenReg, false);
1055 unsigned OddRegNum = TRI->getDwarfRegNum(OddReg, false);
1056 if ((EvenRegNum & 1) == 0 && (EvenRegNum + 1) == OddRegNum)
1057 return false;
1058
Evan Chengd95ea2d2010-06-21 21:21:14 +00001059 MachineBasicBlock::iterator NewBBI = MBBI;
Evan Chenge298ab22009-09-27 09:46:04 +00001060 bool isT2 = Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8;
1061 bool isLd = Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8;
Evan Cheng974fe5d2009-06-19 01:59:04 +00001062 bool EvenDeadKill = isLd ?
1063 MI->getOperand(0).isDead() : MI->getOperand(0).isKill();
Evan Chenge298ab22009-09-27 09:46:04 +00001064 bool EvenUndef = MI->getOperand(0).isUndef();
Evan Cheng974fe5d2009-06-19 01:59:04 +00001065 bool OddDeadKill = isLd ?
1066 MI->getOperand(1).isDead() : MI->getOperand(1).isKill();
Evan Chenge298ab22009-09-27 09:46:04 +00001067 bool OddUndef = MI->getOperand(1).isUndef();
Evan Cheng358dec52009-06-15 08:28:29 +00001068 const MachineOperand &BaseOp = MI->getOperand(2);
1069 unsigned BaseReg = BaseOp.getReg();
1070 bool BaseKill = BaseOp.isKill();
Evan Chenge298ab22009-09-27 09:46:04 +00001071 bool BaseUndef = BaseOp.isUndef();
Evan Chenge298ab22009-09-27 09:46:04 +00001072 bool OffKill = isT2 ? false : MI->getOperand(3).isKill();
1073 bool OffUndef = isT2 ? false : MI->getOperand(3).isUndef();
Evan Cheng358dec52009-06-15 08:28:29 +00001074 int OffImm = getMemoryOpOffset(MI);
1075 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001076 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Cheng358dec52009-06-15 08:28:29 +00001077
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001078 if (OddRegNum > EvenRegNum && OffImm == 0) {
Evan Cheng358dec52009-06-15 08:28:29 +00001079 // Ascending register numbers and no offset. It's safe to change it to a
1080 // ldm or stm.
Evan Chenge298ab22009-09-27 09:46:04 +00001081 unsigned NewOpc = (isLd)
Bill Wendling73fe34a2010-11-16 01:16:36 +00001082 ? (isT2 ? ARM::t2LDMIA : ARM::LDMIA)
1083 : (isT2 ? ARM::t2STMIA : ARM::STMIA);
Evan Chengf9f1da12009-06-18 02:04:01 +00001084 if (isLd) {
1085 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1086 .addReg(BaseReg, getKillRegState(BaseKill))
Evan Chengf9f1da12009-06-18 02:04:01 +00001087 .addImm(Pred).addReg(PredReg)
Evan Cheng974fe5d2009-06-19 01:59:04 +00001088 .addReg(EvenReg, getDefRegState(isLd) | getDeadRegState(EvenDeadKill))
Evan Chengd20d6582009-10-01 01:33:39 +00001089 .addReg(OddReg, getDefRegState(isLd) | getDeadRegState(OddDeadKill));
Evan Chengf9f1da12009-06-18 02:04:01 +00001090 ++NumLDRD2LDM;
1091 } else {
1092 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1093 .addReg(BaseReg, getKillRegState(BaseKill))
Evan Chengf9f1da12009-06-18 02:04:01 +00001094 .addImm(Pred).addReg(PredReg)
Evan Chenge298ab22009-09-27 09:46:04 +00001095 .addReg(EvenReg,
1096 getKillRegState(EvenDeadKill) | getUndefRegState(EvenUndef))
1097 .addReg(OddReg,
Evan Chengd20d6582009-10-01 01:33:39 +00001098 getKillRegState(OddDeadKill) | getUndefRegState(OddUndef));
Evan Chengf9f1da12009-06-18 02:04:01 +00001099 ++NumSTRD2STM;
1100 }
Evan Chengd95ea2d2010-06-21 21:21:14 +00001101 NewBBI = llvm::prior(MBBI);
Evan Cheng358dec52009-06-15 08:28:29 +00001102 } else {
1103 // Split into two instructions.
Evan Chenge298ab22009-09-27 09:46:04 +00001104 unsigned NewOpc = (isLd)
Jim Grosbach3e556122010-10-26 22:37:02 +00001105 ? (isT2 ? (OffImm < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDRi12)
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001106 : (isT2 ? (OffImm < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STRi12);
Evan Cheng358dec52009-06-15 08:28:29 +00001107 DebugLoc dl = MBBI->getDebugLoc();
1108 // If this is a load and base register is killed, it may have been
1109 // re-defed by the load, make sure the first load does not clobber it.
Evan Chengf9f1da12009-06-18 02:04:01 +00001110 if (isLd &&
Evan Cheng358dec52009-06-15 08:28:29 +00001111 (BaseKill || OffKill) &&
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001112 (TRI->regsOverlap(EvenReg, BaseReg))) {
1113 assert(!TRI->regsOverlap(OddReg, BaseReg));
Evan Chenge298ab22009-09-27 09:46:04 +00001114 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
1115 OddReg, OddDeadKill, false,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001116 BaseReg, false, BaseUndef, false, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001117 Pred, PredReg, TII, isT2);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001118 NewBBI = llvm::prior(MBBI);
Evan Chenge298ab22009-09-27 09:46:04 +00001119 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
1120 EvenReg, EvenDeadKill, false,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001121 BaseReg, BaseKill, BaseUndef, OffKill, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001122 Pred, PredReg, TII, isT2);
Evan Cheng358dec52009-06-15 08:28:29 +00001123 } else {
Evan Cheng0cd22dd2009-11-14 01:50:00 +00001124 if (OddReg == EvenReg && EvenDeadKill) {
Jim Grosbach18f30e62010-06-02 21:53:11 +00001125 // If the two source operands are the same, the kill marker is
1126 // probably on the first one. e.g.
Evan Cheng0cd22dd2009-11-14 01:50:00 +00001127 // t2STRDi8 %R5<kill>, %R5, %R9<kill>, 0, 14, %reg0
1128 EvenDeadKill = false;
1129 OddDeadKill = true;
1130 }
Evan Cheng974fe5d2009-06-19 01:59:04 +00001131 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +00001132 EvenReg, EvenDeadKill, EvenUndef,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001133 BaseReg, false, BaseUndef, false, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001134 Pred, PredReg, TII, isT2);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001135 NewBBI = llvm::prior(MBBI);
Evan Cheng974fe5d2009-06-19 01:59:04 +00001136 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +00001137 OddReg, OddDeadKill, OddUndef,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001138 BaseReg, BaseKill, BaseUndef, OffKill, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001139 Pred, PredReg, TII, isT2);
Evan Cheng358dec52009-06-15 08:28:29 +00001140 }
Evan Chengf9f1da12009-06-18 02:04:01 +00001141 if (isLd)
1142 ++NumLDRD2LDR;
1143 else
1144 ++NumSTRD2STR;
Evan Cheng358dec52009-06-15 08:28:29 +00001145 }
1146
Evan Cheng358dec52009-06-15 08:28:29 +00001147 MBB.erase(MI);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001148 MBBI = NewBBI;
1149 return true;
Evan Cheng358dec52009-06-15 08:28:29 +00001150 }
1151 return false;
1152}
1153
Evan Chenga8e29892007-01-19 07:51:42 +00001154/// LoadStoreMultipleOpti - An optimization pass to turn multiple LDR / STR
1155/// ops of the same base and incrementing offset into LDM / STM ops.
1156bool ARMLoadStoreOpt::LoadStoreMultipleOpti(MachineBasicBlock &MBB) {
1157 unsigned NumMerges = 0;
1158 unsigned NumMemOps = 0;
1159 MemOpQueue MemOps;
1160 unsigned CurrBase = 0;
1161 int CurrOpc = -1;
1162 unsigned CurrSize = 0;
Evan Cheng44bec522007-05-15 01:29:07 +00001163 ARMCC::CondCodes CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001164 unsigned CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001165 unsigned Position = 0;
Evan Cheng5ba71882009-06-05 17:56:14 +00001166 SmallVector<MachineBasicBlock::iterator,4> Merges;
Evan Chengcc1c4272007-03-06 18:02:41 +00001167
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001168 RS->enterBasicBlock(&MBB);
Evan Chenga8e29892007-01-19 07:51:42 +00001169 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
1170 while (MBBI != E) {
Evan Cheng358dec52009-06-15 08:28:29 +00001171 if (FixInvalidRegPairOp(MBB, MBBI))
1172 continue;
1173
Evan Chenga8e29892007-01-19 07:51:42 +00001174 bool Advance = false;
1175 bool TryMerge = false;
1176 bool Clobber = false;
1177
Evan Chengcc1c4272007-03-06 18:02:41 +00001178 bool isMemOp = isMemoryOp(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +00001179 if (isMemOp) {
Evan Chengcc1c4272007-03-06 18:02:41 +00001180 int Opcode = MBBI->getOpcode();
Evan Chengcc1c4272007-03-06 18:02:41 +00001181 unsigned Size = getLSMultipleTransferSize(MBBI);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001182 const MachineOperand &MO = MBBI->getOperand(0);
1183 unsigned Reg = MO.getReg();
1184 bool isKill = MO.isDef() ? false : MO.isKill();
Evan Chenga8e29892007-01-19 07:51:42 +00001185 unsigned Base = MBBI->getOperand(1).getReg();
Evan Cheng0e1d3792007-07-05 07:18:20 +00001186 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001187 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MBBI, PredReg);
Evan Chenge7d6df72009-06-13 09:12:55 +00001188 int Offset = getMemoryOpOffset(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +00001189 // Watch out for:
1190 // r4 := ldr [r5]
1191 // r5 := ldr [r5, #4]
1192 // r6 := ldr [r5, #8]
1193 //
1194 // The second ldr has effectively broken the chain even though it
1195 // looks like the later ldr(s) use the same base register. Try to
1196 // merge the ldr's so far, including this one. But don't try to
1197 // combine the following ldr(s).
Evan Cheng45032f22009-07-09 23:11:34 +00001198 Clobber = (isi32Load(Opcode) && Base == MBBI->getOperand(0).getReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001199 if (CurrBase == 0 && !Clobber) {
1200 // Start of a new chain.
1201 CurrBase = Base;
1202 CurrOpc = Opcode;
1203 CurrSize = Size;
Evan Cheng44bec522007-05-15 01:29:07 +00001204 CurrPred = Pred;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001205 CurrPredReg = PredReg;
Evan Chengd95ea2d2010-06-21 21:21:14 +00001206 MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill, Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001207 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001208 Advance = true;
1209 } else {
1210 if (Clobber) {
1211 TryMerge = true;
1212 Advance = true;
1213 }
1214
Evan Cheng44bec522007-05-15 01:29:07 +00001215 if (CurrOpc == Opcode && CurrBase == Base && CurrPred == Pred) {
Evan Cheng0e1d3792007-07-05 07:18:20 +00001216 // No need to match PredReg.
Evan Chenga8e29892007-01-19 07:51:42 +00001217 // Continue adding to the queue.
1218 if (Offset > MemOps.back().Offset) {
Evan Chengd95ea2d2010-06-21 21:21:14 +00001219 MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill,
1220 Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001221 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001222 Advance = true;
1223 } else {
1224 for (MemOpQueueIter I = MemOps.begin(), E = MemOps.end();
1225 I != E; ++I) {
1226 if (Offset < I->Offset) {
Evan Chengd95ea2d2010-06-21 21:21:14 +00001227 MemOps.insert(I, MemOpQueueEntry(Offset, Reg, isKill,
1228 Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001229 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001230 Advance = true;
1231 break;
1232 } else if (Offset == I->Offset) {
1233 // Collision! This can't be merged!
1234 break;
1235 }
1236 }
1237 }
1238 }
1239 }
1240 }
1241
Jim Grosbachdb03adb2010-06-09 22:21:24 +00001242 if (MBBI->isDebugValue()) {
1243 ++MBBI;
1244 if (MBBI == E)
1245 // Reach the end of the block, try merging the memory instructions.
1246 TryMerge = true;
1247 } else if (Advance) {
Evan Chenga8e29892007-01-19 07:51:42 +00001248 ++Position;
1249 ++MBBI;
Evan Chengfaf93aa2009-10-22 06:47:35 +00001250 if (MBBI == E)
1251 // Reach the end of the block, try merging the memory instructions.
1252 TryMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +00001253 } else
1254 TryMerge = true;
1255
1256 if (TryMerge) {
1257 if (NumMemOps > 1) {
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001258 // Try to find a free register to use as a new base in case it's needed.
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001259 // First advance to the instruction just before the start of the chain.
Evan Cheng11788fd2007-03-08 02:55:08 +00001260 AdvanceRS(MBB, MemOps);
Jakob Stoklund Olesenc0823fe2009-08-18 21:14:54 +00001261 // Find a scratch register.
Jim Grosbache11a8f52009-09-11 19:49:06 +00001262 unsigned Scratch = RS->FindUnusedReg(ARM::GPRRegisterClass);
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001263 // Process the load / store instructions.
1264 RS->forward(prior(MBBI));
1265
1266 // Merge ops.
Evan Cheng5ba71882009-06-05 17:56:14 +00001267 Merges.clear();
1268 MergeLDR_STR(MBB, 0, CurrBase, CurrOpc, CurrSize,
1269 CurrPred, CurrPredReg, Scratch, MemOps, Merges);
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001270
Evan Chenga8e29892007-01-19 07:51:42 +00001271 // Try folding preceeding/trailing base inc/dec into the generated
1272 // LDM/STM ops.
Evan Cheng5ba71882009-06-05 17:56:14 +00001273 for (unsigned i = 0, e = Merges.size(); i < e; ++i)
Evan Cheng45032f22009-07-09 23:11:34 +00001274 if (MergeBaseUpdateLSMultiple(MBB, Merges[i], Advance, MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +00001275 ++NumMerges;
Evan Cheng5ba71882009-06-05 17:56:14 +00001276 NumMerges += Merges.size();
Evan Chenga8e29892007-01-19 07:51:42 +00001277
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001278 // Try folding preceeding/trailing base inc/dec into those load/store
1279 // that were not merged to form LDM/STM ops.
1280 for (unsigned i = 0; i != NumMemOps; ++i)
1281 if (!MemOps[i].Merged)
Evan Cheng45032f22009-07-09 23:11:34 +00001282 if (MergeBaseUpdateLoadStore(MBB, MemOps[i].MBBI, TII,Advance,MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +00001283 ++NumMerges;
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001284
Jim Grosbach764ab522009-08-11 15:33:49 +00001285 // RS may be pointing to an instruction that's deleted.
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001286 RS->skipTo(prior(MBBI));
Evan Cheng14883262009-06-04 01:15:28 +00001287 } else if (NumMemOps == 1) {
1288 // Try folding preceeding/trailing base inc/dec into the single
1289 // load/store.
Evan Cheng45032f22009-07-09 23:11:34 +00001290 if (MergeBaseUpdateLoadStore(MBB, MemOps[0].MBBI, TII, Advance, MBBI)) {
Evan Cheng14883262009-06-04 01:15:28 +00001291 ++NumMerges;
1292 RS->forward(prior(MBBI));
1293 }
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001294 }
Evan Chenga8e29892007-01-19 07:51:42 +00001295
1296 CurrBase = 0;
1297 CurrOpc = -1;
Evan Cheng44bec522007-05-15 01:29:07 +00001298 CurrSize = 0;
1299 CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001300 CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001301 if (NumMemOps) {
1302 MemOps.clear();
1303 NumMemOps = 0;
1304 }
1305
1306 // If iterator hasn't been advanced and this is not a memory op, skip it.
1307 // It can't start a new chain anyway.
1308 if (!Advance && !isMemOp && MBBI != E) {
1309 ++Position;
1310 ++MBBI;
1311 }
1312 }
1313 }
1314 return NumMerges > 0;
1315}
1316
Bob Wilsonc88d0722010-03-20 22:20:40 +00001317/// MergeReturnIntoLDM - If this is a exit BB, try merging the return ops
1318/// ("bx lr" and "mov pc, lr") into the preceeding stack restore so it
1319/// directly restore the value of LR into pc.
1320/// ldmfd sp!, {..., lr}
Evan Chenga8e29892007-01-19 07:51:42 +00001321/// bx lr
Bob Wilsonc88d0722010-03-20 22:20:40 +00001322/// or
1323/// ldmfd sp!, {..., lr}
1324/// mov pc, lr
Evan Chenga8e29892007-01-19 07:51:42 +00001325/// =>
Bob Wilsonc88d0722010-03-20 22:20:40 +00001326/// ldmfd sp!, {..., pc}
Evan Chenga8e29892007-01-19 07:51:42 +00001327bool ARMLoadStoreOpt::MergeReturnIntoLDM(MachineBasicBlock &MBB) {
1328 if (MBB.empty()) return false;
1329
Jakob Stoklund Olesenf7ca9762011-01-13 22:47:43 +00001330 MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr();
Evan Cheng45032f22009-07-09 23:11:34 +00001331 if (MBBI != MBB.begin() &&
Bob Wilsonc88d0722010-03-20 22:20:40 +00001332 (MBBI->getOpcode() == ARM::BX_RET ||
1333 MBBI->getOpcode() == ARM::tBX_RET ||
1334 MBBI->getOpcode() == ARM::MOVPCLR)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001335 MachineInstr *PrevMI = prior(MBBI);
Bill Wendling73fe34a2010-11-16 01:16:36 +00001336 unsigned Opcode = PrevMI->getOpcode();
1337 if (Opcode == ARM::LDMIA_UPD || Opcode == ARM::LDMDA_UPD ||
1338 Opcode == ARM::LDMDB_UPD || Opcode == ARM::LDMIB_UPD ||
1339 Opcode == ARM::t2LDMIA_UPD || Opcode == ARM::t2LDMDB_UPD) {
Evan Chenga8e29892007-01-19 07:51:42 +00001340 MachineOperand &MO = PrevMI->getOperand(PrevMI->getNumOperands()-1);
Evan Cheng27934da2009-08-04 01:43:45 +00001341 if (MO.getReg() != ARM::LR)
1342 return false;
Bill Wendling73fe34a2010-11-16 01:16:36 +00001343 unsigned NewOpc = (isThumb2 ? ARM::t2LDMIA_RET : ARM::LDMIA_RET);
1344 assert(((isThumb2 && Opcode == ARM::t2LDMIA_UPD) ||
1345 Opcode == ARM::LDMIA_UPD) && "Unsupported multiple load-return!");
Evan Cheng27934da2009-08-04 01:43:45 +00001346 PrevMI->setDesc(TII->get(NewOpc));
1347 MO.setReg(ARM::PC);
Evan Chengb179b462010-10-22 21:29:58 +00001348 PrevMI->copyImplicitOps(&*MBBI);
Evan Cheng27934da2009-08-04 01:43:45 +00001349 MBB.erase(MBBI);
1350 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00001351 }
1352 }
1353 return false;
1354}
1355
1356bool ARMLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Chengcc1c4272007-03-06 18:02:41 +00001357 const TargetMachine &TM = Fn.getTarget();
Evan Cheng603b83e2007-03-07 20:30:36 +00001358 AFI = Fn.getInfo<ARMFunctionInfo>();
Evan Chengcc1c4272007-03-06 18:02:41 +00001359 TII = TM.getInstrInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001360 TRI = TM.getRegisterInfo();
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001361 RS = new RegScavenger();
Evan Cheng45032f22009-07-09 23:11:34 +00001362 isThumb2 = AFI->isThumb2Function();
Evan Chengcc1c4272007-03-06 18:02:41 +00001363
Evan Chenga8e29892007-01-19 07:51:42 +00001364 bool Modified = false;
1365 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1366 ++MFI) {
1367 MachineBasicBlock &MBB = *MFI;
1368 Modified |= LoadStoreMultipleOpti(MBB);
Bob Wilson6819dbb2011-01-06 19:24:41 +00001369 if (TM.getSubtarget<ARMSubtarget>().hasV5TOps())
1370 Modified |= MergeReturnIntoLDM(MBB);
Evan Chenga8e29892007-01-19 07:51:42 +00001371 }
Evan Chengcc1c4272007-03-06 18:02:41 +00001372
1373 delete RS;
Evan Chenga8e29892007-01-19 07:51:42 +00001374 return Modified;
1375}
Evan Chenge7d6df72009-06-13 09:12:55 +00001376
1377
1378/// ARMPreAllocLoadStoreOpt - Pre- register allocation pass that move
1379/// load / stores from consecutive locations close to make it more
1380/// likely they will be combined later.
1381
1382namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +00001383 struct ARMPreAllocLoadStoreOpt : public MachineFunctionPass{
Evan Chenge7d6df72009-06-13 09:12:55 +00001384 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +00001385 ARMPreAllocLoadStoreOpt() : MachineFunctionPass(ID) {}
Evan Chenge7d6df72009-06-13 09:12:55 +00001386
Evan Cheng358dec52009-06-15 08:28:29 +00001387 const TargetData *TD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001388 const TargetInstrInfo *TII;
1389 const TargetRegisterInfo *TRI;
Evan Cheng358dec52009-06-15 08:28:29 +00001390 const ARMSubtarget *STI;
Evan Chenge7d6df72009-06-13 09:12:55 +00001391 MachineRegisterInfo *MRI;
Evan Chengeef490f2009-09-25 21:44:53 +00001392 MachineFunction *MF;
Evan Chenge7d6df72009-06-13 09:12:55 +00001393
1394 virtual bool runOnMachineFunction(MachineFunction &Fn);
1395
1396 virtual const char *getPassName() const {
1397 return "ARM pre- register allocation load / store optimization pass";
1398 }
1399
1400 private:
Evan Chengd780f352009-06-15 20:54:56 +00001401 bool CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, DebugLoc &dl,
1402 unsigned &NewOpc, unsigned &EvenReg,
1403 unsigned &OddReg, unsigned &BaseReg,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001404 int &Offset,
Evan Chengeef490f2009-09-25 21:44:53 +00001405 unsigned &PredReg, ARMCC::CondCodes &Pred,
1406 bool &isT2);
Evan Chenge7d6df72009-06-13 09:12:55 +00001407 bool RescheduleOps(MachineBasicBlock *MBB,
1408 SmallVector<MachineInstr*, 4> &Ops,
1409 unsigned Base, bool isLd,
1410 DenseMap<MachineInstr*, unsigned> &MI2LocMap);
1411 bool RescheduleLoadStoreInstrs(MachineBasicBlock *MBB);
1412 };
1413 char ARMPreAllocLoadStoreOpt::ID = 0;
1414}
1415
1416bool ARMPreAllocLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Cheng358dec52009-06-15 08:28:29 +00001417 TD = Fn.getTarget().getTargetData();
Evan Chenge7d6df72009-06-13 09:12:55 +00001418 TII = Fn.getTarget().getInstrInfo();
1419 TRI = Fn.getTarget().getRegisterInfo();
Evan Cheng358dec52009-06-15 08:28:29 +00001420 STI = &Fn.getTarget().getSubtarget<ARMSubtarget>();
Evan Chenge7d6df72009-06-13 09:12:55 +00001421 MRI = &Fn.getRegInfo();
Evan Chengeef490f2009-09-25 21:44:53 +00001422 MF = &Fn;
Evan Chenge7d6df72009-06-13 09:12:55 +00001423
1424 bool Modified = false;
1425 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1426 ++MFI)
1427 Modified |= RescheduleLoadStoreInstrs(MFI);
1428
1429 return Modified;
1430}
1431
Evan Chengae69a2a2009-06-19 23:17:27 +00001432static bool IsSafeAndProfitableToMove(bool isLd, unsigned Base,
1433 MachineBasicBlock::iterator I,
1434 MachineBasicBlock::iterator E,
1435 SmallPtrSet<MachineInstr*, 4> &MemOps,
1436 SmallSet<unsigned, 4> &MemRegs,
1437 const TargetRegisterInfo *TRI) {
Evan Chenge7d6df72009-06-13 09:12:55 +00001438 // Are there stores / loads / calls between them?
1439 // FIXME: This is overly conservative. We should make use of alias information
1440 // some day.
Evan Chengae69a2a2009-06-19 23:17:27 +00001441 SmallSet<unsigned, 4> AddedRegPressure;
Evan Chenge7d6df72009-06-13 09:12:55 +00001442 while (++I != E) {
Jim Grosbach958e4e12010-06-04 01:23:30 +00001443 if (I->isDebugValue() || MemOps.count(&*I))
Evan Chengae69a2a2009-06-19 23:17:27 +00001444 continue;
Evan Chenge7d6df72009-06-13 09:12:55 +00001445 const TargetInstrDesc &TID = I->getDesc();
Evan Chengc36b7062011-01-07 23:50:32 +00001446 if (TID.isCall() || TID.isTerminator() || I->hasUnmodeledSideEffects())
Evan Chenge7d6df72009-06-13 09:12:55 +00001447 return false;
1448 if (isLd && TID.mayStore())
1449 return false;
1450 if (!isLd) {
1451 if (TID.mayLoad())
1452 return false;
1453 // It's not safe to move the first 'str' down.
1454 // str r1, [r0]
1455 // strh r5, [r0]
1456 // str r4, [r0, #+4]
Evan Chengae69a2a2009-06-19 23:17:27 +00001457 if (TID.mayStore())
Evan Chenge7d6df72009-06-13 09:12:55 +00001458 return false;
1459 }
1460 for (unsigned j = 0, NumOps = I->getNumOperands(); j != NumOps; ++j) {
1461 MachineOperand &MO = I->getOperand(j);
Evan Chengae69a2a2009-06-19 23:17:27 +00001462 if (!MO.isReg())
1463 continue;
1464 unsigned Reg = MO.getReg();
1465 if (MO.isDef() && TRI->regsOverlap(Reg, Base))
Evan Chenge7d6df72009-06-13 09:12:55 +00001466 return false;
Evan Chengae69a2a2009-06-19 23:17:27 +00001467 if (Reg != Base && !MemRegs.count(Reg))
1468 AddedRegPressure.insert(Reg);
Evan Chenge7d6df72009-06-13 09:12:55 +00001469 }
1470 }
Evan Chengae69a2a2009-06-19 23:17:27 +00001471
1472 // Estimate register pressure increase due to the transformation.
1473 if (MemRegs.size() <= 4)
1474 // Ok if we are moving small number of instructions.
1475 return true;
1476 return AddedRegPressure.size() <= MemRegs.size() * 2;
Evan Chenge7d6df72009-06-13 09:12:55 +00001477}
1478
Evan Chengd780f352009-06-15 20:54:56 +00001479bool
1480ARMPreAllocLoadStoreOpt::CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1,
1481 DebugLoc &dl,
1482 unsigned &NewOpc, unsigned &EvenReg,
1483 unsigned &OddReg, unsigned &BaseReg,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001484 int &Offset, unsigned &PredReg,
Evan Chengeef490f2009-09-25 21:44:53 +00001485 ARMCC::CondCodes &Pred,
1486 bool &isT2) {
Evan Chengfa1be5d2009-09-29 07:07:30 +00001487 // Make sure we're allowed to generate LDRD/STRD.
1488 if (!STI->hasV5TEOps())
1489 return false;
1490
Jim Grosbache5165492009-11-09 00:11:35 +00001491 // FIXME: VLDRS / VSTRS -> VLDRD / VSTRD
Evan Chengeef490f2009-09-25 21:44:53 +00001492 unsigned Scale = 1;
Evan Chengd780f352009-06-15 20:54:56 +00001493 unsigned Opcode = Op0->getOpcode();
Jim Grosbach3e556122010-10-26 22:37:02 +00001494 if (Opcode == ARM::LDRi12)
Evan Chengd780f352009-06-15 20:54:56 +00001495 NewOpc = ARM::LDRD;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001496 else if (Opcode == ARM::STRi12)
Evan Chengd780f352009-06-15 20:54:56 +00001497 NewOpc = ARM::STRD;
Evan Chengeef490f2009-09-25 21:44:53 +00001498 else if (Opcode == ARM::t2LDRi8 || Opcode == ARM::t2LDRi12) {
1499 NewOpc = ARM::t2LDRDi8;
1500 Scale = 4;
1501 isT2 = true;
1502 } else if (Opcode == ARM::t2STRi8 || Opcode == ARM::t2STRi12) {
1503 NewOpc = ARM::t2STRDi8;
1504 Scale = 4;
1505 isT2 = true;
1506 } else
1507 return false;
1508
Jim Grosbach0eb7d062010-10-26 19:34:41 +00001509 // Make sure the base address satisfies i64 ld / st alignment requirement.
Evan Chengd780f352009-06-15 20:54:56 +00001510 if (!Op0->hasOneMemOperand() ||
Dan Gohmanc76909a2009-09-25 20:36:54 +00001511 !(*Op0->memoperands_begin())->getValue() ||
1512 (*Op0->memoperands_begin())->isVolatile())
Evan Cheng358dec52009-06-15 08:28:29 +00001513 return false;
1514
Dan Gohmanc76909a2009-09-25 20:36:54 +00001515 unsigned Align = (*Op0->memoperands_begin())->getAlignment();
Dan Gohmanae541aa2010-04-15 04:33:49 +00001516 const Function *Func = MF->getFunction();
Evan Cheng358dec52009-06-15 08:28:29 +00001517 unsigned ReqAlign = STI->hasV6Ops()
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001518 ? TD->getABITypeAlignment(Type::getInt64Ty(Func->getContext()))
Evan Chengeef490f2009-09-25 21:44:53 +00001519 : 8; // Pre-v6 need 8-byte align
Evan Chengd780f352009-06-15 20:54:56 +00001520 if (Align < ReqAlign)
1521 return false;
1522
1523 // Then make sure the immediate offset fits.
1524 int OffImm = getMemoryOpOffset(Op0);
Evan Chenge298ab22009-09-27 09:46:04 +00001525 if (isT2) {
Evan Cheng01919522011-03-15 18:41:52 +00001526 int Limit = (1 << 8) * Scale;
1527 if (OffImm >= Limit || (OffImm <= -Limit) || (OffImm & (Scale-1)))
1528 return false;
Evan Chengeef490f2009-09-25 21:44:53 +00001529 Offset = OffImm;
Evan Chenge298ab22009-09-27 09:46:04 +00001530 } else {
1531 ARM_AM::AddrOpc AddSub = ARM_AM::add;
1532 if (OffImm < 0) {
1533 AddSub = ARM_AM::sub;
1534 OffImm = - OffImm;
1535 }
1536 int Limit = (1 << 8) * Scale;
1537 if (OffImm >= Limit || (OffImm & (Scale-1)))
1538 return false;
Evan Chengeef490f2009-09-25 21:44:53 +00001539 Offset = ARM_AM::getAM3Opc(AddSub, OffImm);
Evan Chenge298ab22009-09-27 09:46:04 +00001540 }
Evan Chengd780f352009-06-15 20:54:56 +00001541 EvenReg = Op0->getOperand(0).getReg();
Evan Cheng67586072009-06-15 21:18:20 +00001542 OddReg = Op1->getOperand(0).getReg();
Evan Chengd780f352009-06-15 20:54:56 +00001543 if (EvenReg == OddReg)
1544 return false;
1545 BaseReg = Op0->getOperand(1).getReg();
Evan Cheng8fb90362009-08-08 03:20:32 +00001546 Pred = llvm::getInstrPredicate(Op0, PredReg);
Evan Chengd780f352009-06-15 20:54:56 +00001547 dl = Op0->getDebugLoc();
1548 return true;
Evan Cheng358dec52009-06-15 08:28:29 +00001549}
1550
Bob Wilson4e97e8e2011-02-07 17:43:03 +00001551namespace {
1552 struct OffsetCompare {
1553 bool operator()(const MachineInstr *LHS, const MachineInstr *RHS) const {
1554 int LOffset = getMemoryOpOffset(LHS);
1555 int ROffset = getMemoryOpOffset(RHS);
1556 assert(LHS == RHS || LOffset != ROffset);
1557 return LOffset > ROffset;
1558 }
1559 };
1560}
1561
Evan Chenge7d6df72009-06-13 09:12:55 +00001562bool ARMPreAllocLoadStoreOpt::RescheduleOps(MachineBasicBlock *MBB,
1563 SmallVector<MachineInstr*, 4> &Ops,
1564 unsigned Base, bool isLd,
1565 DenseMap<MachineInstr*, unsigned> &MI2LocMap) {
1566 bool RetVal = false;
1567
1568 // Sort by offset (in reverse order).
1569 std::sort(Ops.begin(), Ops.end(), OffsetCompare());
1570
1571 // The loads / stores of the same base are in order. Scan them from first to
Jim Grosbachd089a7a2010-06-04 00:15:00 +00001572 // last and check for the following:
Evan Chenge7d6df72009-06-13 09:12:55 +00001573 // 1. Any def of base.
1574 // 2. Any gaps.
1575 while (Ops.size() > 1) {
1576 unsigned FirstLoc = ~0U;
1577 unsigned LastLoc = 0;
1578 MachineInstr *FirstOp = 0;
1579 MachineInstr *LastOp = 0;
1580 int LastOffset = 0;
Evan Chengf9f1da12009-06-18 02:04:01 +00001581 unsigned LastOpcode = 0;
Evan Chenge7d6df72009-06-13 09:12:55 +00001582 unsigned LastBytes = 0;
1583 unsigned NumMove = 0;
1584 for (int i = Ops.size() - 1; i >= 0; --i) {
1585 MachineInstr *Op = Ops[i];
1586 unsigned Loc = MI2LocMap[Op];
1587 if (Loc <= FirstLoc) {
1588 FirstLoc = Loc;
1589 FirstOp = Op;
1590 }
1591 if (Loc >= LastLoc) {
1592 LastLoc = Loc;
1593 LastOp = Op;
1594 }
1595
Evan Chengf9f1da12009-06-18 02:04:01 +00001596 unsigned Opcode = Op->getOpcode();
1597 if (LastOpcode && Opcode != LastOpcode)
1598 break;
1599
Evan Chenge7d6df72009-06-13 09:12:55 +00001600 int Offset = getMemoryOpOffset(Op);
1601 unsigned Bytes = getLSMultipleTransferSize(Op);
1602 if (LastBytes) {
1603 if (Bytes != LastBytes || Offset != (LastOffset + (int)Bytes))
1604 break;
1605 }
1606 LastOffset = Offset;
1607 LastBytes = Bytes;
Evan Chengf9f1da12009-06-18 02:04:01 +00001608 LastOpcode = Opcode;
Evan Chengeef490f2009-09-25 21:44:53 +00001609 if (++NumMove == 8) // FIXME: Tune this limit.
Evan Chenge7d6df72009-06-13 09:12:55 +00001610 break;
1611 }
1612
1613 if (NumMove <= 1)
1614 Ops.pop_back();
1615 else {
Evan Chengae69a2a2009-06-19 23:17:27 +00001616 SmallPtrSet<MachineInstr*, 4> MemOps;
1617 SmallSet<unsigned, 4> MemRegs;
1618 for (int i = NumMove-1; i >= 0; --i) {
1619 MemOps.insert(Ops[i]);
1620 MemRegs.insert(Ops[i]->getOperand(0).getReg());
1621 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001622
1623 // Be conservative, if the instructions are too far apart, don't
1624 // move them. We want to limit the increase of register pressure.
Evan Chengae69a2a2009-06-19 23:17:27 +00001625 bool DoMove = (LastLoc - FirstLoc) <= NumMove*4; // FIXME: Tune this.
Evan Chenge7d6df72009-06-13 09:12:55 +00001626 if (DoMove)
Evan Chengae69a2a2009-06-19 23:17:27 +00001627 DoMove = IsSafeAndProfitableToMove(isLd, Base, FirstOp, LastOp,
1628 MemOps, MemRegs, TRI);
Evan Chenge7d6df72009-06-13 09:12:55 +00001629 if (!DoMove) {
1630 for (unsigned i = 0; i != NumMove; ++i)
1631 Ops.pop_back();
1632 } else {
1633 // This is the new location for the loads / stores.
1634 MachineBasicBlock::iterator InsertPos = isLd ? FirstOp : LastOp;
Jim Grosbach400c95f2010-06-15 00:41:09 +00001635 while (InsertPos != MBB->end()
1636 && (MemOps.count(InsertPos) || InsertPos->isDebugValue()))
Evan Chenge7d6df72009-06-13 09:12:55 +00001637 ++InsertPos;
Evan Cheng358dec52009-06-15 08:28:29 +00001638
1639 // If we are moving a pair of loads / stores, see if it makes sense
1640 // to try to allocate a pair of registers that can form register pairs.
Evan Chengd780f352009-06-15 20:54:56 +00001641 MachineInstr *Op0 = Ops.back();
1642 MachineInstr *Op1 = Ops[Ops.size()-2];
1643 unsigned EvenReg = 0, OddReg = 0;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001644 unsigned BaseReg = 0, PredReg = 0;
Evan Chengd780f352009-06-15 20:54:56 +00001645 ARMCC::CondCodes Pred = ARMCC::AL;
Evan Chengeef490f2009-09-25 21:44:53 +00001646 bool isT2 = false;
Evan Chengd780f352009-06-15 20:54:56 +00001647 unsigned NewOpc = 0;
Evan Chenge298ab22009-09-27 09:46:04 +00001648 int Offset = 0;
Evan Chengd780f352009-06-15 20:54:56 +00001649 DebugLoc dl;
1650 if (NumMove == 2 && CanFormLdStDWord(Op0, Op1, dl, NewOpc,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001651 EvenReg, OddReg, BaseReg,
Evan Chengeef490f2009-09-25 21:44:53 +00001652 Offset, PredReg, Pred, isT2)) {
Evan Chengd780f352009-06-15 20:54:56 +00001653 Ops.pop_back();
1654 Ops.pop_back();
Evan Cheng358dec52009-06-15 08:28:29 +00001655
Evan Chengd780f352009-06-15 20:54:56 +00001656 // Form the pair instruction.
Evan Chengf9f1da12009-06-18 02:04:01 +00001657 if (isLd) {
Evan Chengeef490f2009-09-25 21:44:53 +00001658 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos,
1659 dl, TII->get(NewOpc))
Evan Cheng358dec52009-06-15 08:28:29 +00001660 .addReg(EvenReg, RegState::Define)
1661 .addReg(OddReg, RegState::Define)
Evan Chengeef490f2009-09-25 21:44:53 +00001662 .addReg(BaseReg);
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001663 // FIXME: We're converting from LDRi12 to an insn that still
Jim Grosbach3e556122010-10-26 22:37:02 +00001664 // uses addrmode2, so we need an explicit offset reg. It should
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001665 // always by reg0 since we're transforming LDRi12s.
Evan Chengeef490f2009-09-25 21:44:53 +00001666 if (!isT2)
Jim Grosbach3e556122010-10-26 22:37:02 +00001667 MIB.addReg(0);
Evan Chengeef490f2009-09-25 21:44:53 +00001668 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chengf9f1da12009-06-18 02:04:01 +00001669 ++NumLDRDFormed;
1670 } else {
Evan Chengeef490f2009-09-25 21:44:53 +00001671 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos,
1672 dl, TII->get(NewOpc))
Evan Cheng358dec52009-06-15 08:28:29 +00001673 .addReg(EvenReg)
1674 .addReg(OddReg)
Evan Chengeef490f2009-09-25 21:44:53 +00001675 .addReg(BaseReg);
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001676 // FIXME: We're converting from LDRi12 to an insn that still
1677 // uses addrmode2, so we need an explicit offset reg. It should
1678 // always by reg0 since we're transforming STRi12s.
Evan Chengeef490f2009-09-25 21:44:53 +00001679 if (!isT2)
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001680 MIB.addReg(0);
Evan Chengeef490f2009-09-25 21:44:53 +00001681 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chengf9f1da12009-06-18 02:04:01 +00001682 ++NumSTRDFormed;
1683 }
1684 MBB->erase(Op0);
1685 MBB->erase(Op1);
Evan Cheng358dec52009-06-15 08:28:29 +00001686
1687 // Add register allocation hints to form register pairs.
1688 MRI->setRegAllocationHint(EvenReg, ARMRI::RegPairEven, OddReg);
1689 MRI->setRegAllocationHint(OddReg, ARMRI::RegPairOdd, EvenReg);
Evan Chengd780f352009-06-15 20:54:56 +00001690 } else {
1691 for (unsigned i = 0; i != NumMove; ++i) {
1692 MachineInstr *Op = Ops.back();
1693 Ops.pop_back();
1694 MBB->splice(InsertPos, MBB, Op);
1695 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001696 }
1697
1698 NumLdStMoved += NumMove;
1699 RetVal = true;
1700 }
1701 }
1702 }
1703
1704 return RetVal;
1705}
1706
1707bool
1708ARMPreAllocLoadStoreOpt::RescheduleLoadStoreInstrs(MachineBasicBlock *MBB) {
1709 bool RetVal = false;
1710
1711 DenseMap<MachineInstr*, unsigned> MI2LocMap;
1712 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2LdsMap;
1713 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2StsMap;
1714 SmallVector<unsigned, 4> LdBases;
1715 SmallVector<unsigned, 4> StBases;
1716
1717 unsigned Loc = 0;
1718 MachineBasicBlock::iterator MBBI = MBB->begin();
1719 MachineBasicBlock::iterator E = MBB->end();
1720 while (MBBI != E) {
1721 for (; MBBI != E; ++MBBI) {
1722 MachineInstr *MI = MBBI;
1723 const TargetInstrDesc &TID = MI->getDesc();
1724 if (TID.isCall() || TID.isTerminator()) {
1725 // Stop at barriers.
1726 ++MBBI;
1727 break;
1728 }
1729
Jim Grosbach958e4e12010-06-04 01:23:30 +00001730 if (!MI->isDebugValue())
1731 MI2LocMap[MI] = ++Loc;
1732
Evan Chenge7d6df72009-06-13 09:12:55 +00001733 if (!isMemoryOp(MI))
1734 continue;
1735 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001736 if (llvm::getInstrPredicate(MI, PredReg) != ARMCC::AL)
Evan Chenge7d6df72009-06-13 09:12:55 +00001737 continue;
1738
Evan Chengeef490f2009-09-25 21:44:53 +00001739 int Opc = MI->getOpcode();
Jim Grosbache5165492009-11-09 00:11:35 +00001740 bool isLd = isi32Load(Opc) || Opc == ARM::VLDRS || Opc == ARM::VLDRD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001741 unsigned Base = MI->getOperand(1).getReg();
1742 int Offset = getMemoryOpOffset(MI);
1743
1744 bool StopHere = false;
1745 if (isLd) {
1746 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1747 Base2LdsMap.find(Base);
1748 if (BI != Base2LdsMap.end()) {
1749 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1750 if (Offset == getMemoryOpOffset(BI->second[i])) {
1751 StopHere = true;
1752 break;
1753 }
1754 }
1755 if (!StopHere)
1756 BI->second.push_back(MI);
1757 } else {
1758 SmallVector<MachineInstr*, 4> MIs;
1759 MIs.push_back(MI);
1760 Base2LdsMap[Base] = MIs;
1761 LdBases.push_back(Base);
1762 }
1763 } else {
1764 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1765 Base2StsMap.find(Base);
1766 if (BI != Base2StsMap.end()) {
1767 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1768 if (Offset == getMemoryOpOffset(BI->second[i])) {
1769 StopHere = true;
1770 break;
1771 }
1772 }
1773 if (!StopHere)
1774 BI->second.push_back(MI);
1775 } else {
1776 SmallVector<MachineInstr*, 4> MIs;
1777 MIs.push_back(MI);
1778 Base2StsMap[Base] = MIs;
1779 StBases.push_back(Base);
1780 }
1781 }
1782
1783 if (StopHere) {
Evan Chengae69a2a2009-06-19 23:17:27 +00001784 // Found a duplicate (a base+offset combination that's seen earlier).
1785 // Backtrack.
Evan Chenge7d6df72009-06-13 09:12:55 +00001786 --Loc;
1787 break;
1788 }
1789 }
1790
1791 // Re-schedule loads.
1792 for (unsigned i = 0, e = LdBases.size(); i != e; ++i) {
1793 unsigned Base = LdBases[i];
1794 SmallVector<MachineInstr*, 4> &Lds = Base2LdsMap[Base];
1795 if (Lds.size() > 1)
1796 RetVal |= RescheduleOps(MBB, Lds, Base, true, MI2LocMap);
1797 }
1798
1799 // Re-schedule stores.
1800 for (unsigned i = 0, e = StBases.size(); i != e; ++i) {
1801 unsigned Base = StBases[i];
1802 SmallVector<MachineInstr*, 4> &Sts = Base2StsMap[Base];
1803 if (Sts.size() > 1)
1804 RetVal |= RescheduleOps(MBB, Sts, Base, false, MI2LocMap);
1805 }
1806
1807 if (MBBI != E) {
1808 Base2LdsMap.clear();
1809 Base2StsMap.clear();
1810 LdBases.clear();
1811 StBases.clear();
1812 }
1813 }
1814
1815 return RetVal;
1816}
1817
1818
1819/// createARMLoadStoreOptimizationPass - returns an instance of the load / store
1820/// optimization pass.
1821FunctionPass *llvm::createARMLoadStoreOptimizationPass(bool PreAlloc) {
1822 if (PreAlloc)
1823 return new ARMPreAllocLoadStoreOpt();
1824 return new ARMLoadStoreOpt();
1825}