sewardj | 35421a3 | 2004-07-05 13:12:34 +0000 | [diff] [blame] | 1 | |
| 2 | /*---------------------------------------------------------------*/ |
sewardj | 752f906 | 2010-05-03 21:38:49 +0000 | [diff] [blame] | 3 | /*--- begin main_main.c ---*/ |
sewardj | 35421a3 | 2004-07-05 13:12:34 +0000 | [diff] [blame] | 4 | /*---------------------------------------------------------------*/ |
| 5 | |
sewardj | f8ed9d8 | 2004-11-12 17:40:23 +0000 | [diff] [blame] | 6 | /* |
sewardj | 752f906 | 2010-05-03 21:38:49 +0000 | [diff] [blame] | 7 | This file is part of Valgrind, a dynamic binary instrumentation |
| 8 | framework. |
sewardj | f8ed9d8 | 2004-11-12 17:40:23 +0000 | [diff] [blame] | 9 | |
sewardj | 25e5473 | 2012-08-05 15:36:51 +0000 | [diff] [blame] | 10 | Copyright (C) 2004-2012 OpenWorks LLP |
sewardj | 752f906 | 2010-05-03 21:38:49 +0000 | [diff] [blame] | 11 | info@open-works.net |
sewardj | f8ed9d8 | 2004-11-12 17:40:23 +0000 | [diff] [blame] | 12 | |
sewardj | 752f906 | 2010-05-03 21:38:49 +0000 | [diff] [blame] | 13 | This program is free software; you can redistribute it and/or |
| 14 | modify it under the terms of the GNU General Public License as |
| 15 | published by the Free Software Foundation; either version 2 of the |
| 16 | License, or (at your option) any later version. |
sewardj | f8ed9d8 | 2004-11-12 17:40:23 +0000 | [diff] [blame] | 17 | |
sewardj | 752f906 | 2010-05-03 21:38:49 +0000 | [diff] [blame] | 18 | This program is distributed in the hope that it will be useful, but |
| 19 | WITHOUT ANY WARRANTY; without even the implied warranty of |
| 20 | MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU |
| 21 | General Public License for more details. |
| 22 | |
| 23 | You should have received a copy of the GNU General Public License |
| 24 | along with this program; if not, write to the Free Software |
| 25 | Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA |
sewardj | 7bd6ffe | 2005-08-03 16:07:36 +0000 | [diff] [blame] | 26 | 02110-1301, USA. |
| 27 | |
sewardj | 752f906 | 2010-05-03 21:38:49 +0000 | [diff] [blame] | 28 | The GNU General Public License is contained in the file COPYING. |
sewardj | f8ed9d8 | 2004-11-12 17:40:23 +0000 | [diff] [blame] | 29 | |
| 30 | Neither the names of the U.S. Department of Energy nor the |
| 31 | University of California nor the names of its contributors may be |
| 32 | used to endorse or promote products derived from this software |
| 33 | without prior written permission. |
sewardj | f8ed9d8 | 2004-11-12 17:40:23 +0000 | [diff] [blame] | 34 | */ |
| 35 | |
sewardj | 887a11a | 2004-07-05 17:26:47 +0000 | [diff] [blame] | 36 | #include "libvex.h" |
florian | 33b0243 | 2012-08-25 21:48:04 +0000 | [diff] [blame] | 37 | #include "libvex_emnote.h" |
sewardj | 81ec418 | 2004-10-25 23:15:52 +0000 | [diff] [blame] | 38 | #include "libvex_guest_x86.h" |
sewardj | 44d494d | 2005-01-20 20:26:33 +0000 | [diff] [blame] | 39 | #include "libvex_guest_amd64.h" |
sewardj | 2a9ad02 | 2004-11-25 02:46:58 +0000 | [diff] [blame] | 40 | #include "libvex_guest_arm.h" |
cerion | aabdfbf | 2005-01-29 12:56:15 +0000 | [diff] [blame] | 41 | #include "libvex_guest_ppc32.h" |
cerion | f0de28c | 2005-12-13 20:21:11 +0000 | [diff] [blame] | 42 | #include "libvex_guest_ppc64.h" |
sewardj | 2019a97 | 2011-03-07 16:04:07 +0000 | [diff] [blame] | 43 | #include "libvex_guest_s390x.h" |
sewardj | d0e5fe7 | 2012-06-07 08:51:02 +0000 | [diff] [blame] | 44 | #include "libvex_guest_mips32.h" |
petarj | b92a954 | 2013-02-27 22:57:17 +0000 | [diff] [blame] | 45 | #include "libvex_guest_mips64.h" |
sewardj | f13a16a | 2004-07-05 17:10:14 +0000 | [diff] [blame] | 46 | |
sewardj | cef7d3e | 2009-07-02 12:21:59 +0000 | [diff] [blame] | 47 | #include "main_globals.h" |
| 48 | #include "main_util.h" |
| 49 | #include "host_generic_regs.h" |
| 50 | #include "ir_opt.h" |
sewardj | 35421a3 | 2004-07-05 13:12:34 +0000 | [diff] [blame] | 51 | |
sewardj | cef7d3e | 2009-07-02 12:21:59 +0000 | [diff] [blame] | 52 | #include "host_x86_defs.h" |
| 53 | #include "host_amd64_defs.h" |
| 54 | #include "host_ppc_defs.h" |
sewardj | 6c299f3 | 2009-12-31 18:00:12 +0000 | [diff] [blame] | 55 | #include "host_arm_defs.h" |
sewardj | 2019a97 | 2011-03-07 16:04:07 +0000 | [diff] [blame] | 56 | #include "host_s390_defs.h" |
sewardj | d0e5fe7 | 2012-06-07 08:51:02 +0000 | [diff] [blame] | 57 | #include "host_mips_defs.h" |
sewardj | 2a9ad02 | 2004-11-25 02:46:58 +0000 | [diff] [blame] | 58 | |
sewardj | cef7d3e | 2009-07-02 12:21:59 +0000 | [diff] [blame] | 59 | #include "guest_generic_bb_to_IR.h" |
| 60 | #include "guest_x86_defs.h" |
| 61 | #include "guest_amd64_defs.h" |
| 62 | #include "guest_arm_defs.h" |
| 63 | #include "guest_ppc_defs.h" |
sewardj | 2019a97 | 2011-03-07 16:04:07 +0000 | [diff] [blame] | 64 | #include "guest_s390_defs.h" |
sewardj | d0e5fe7 | 2012-06-07 08:51:02 +0000 | [diff] [blame] | 65 | #include "guest_mips_defs.h" |
sewardj | 2a9ad02 | 2004-11-25 02:46:58 +0000 | [diff] [blame] | 66 | |
sewardj | 69d98e3 | 2010-06-18 08:17:41 +0000 | [diff] [blame] | 67 | #include "host_generic_simd128.h" |
| 68 | |
sewardj | 35421a3 | 2004-07-05 13:12:34 +0000 | [diff] [blame] | 69 | |
| 70 | /* This file contains the top level interface to the library. */ |
| 71 | |
sewardj | 5117ce1 | 2006-01-27 21:20:15 +0000 | [diff] [blame] | 72 | /* --------- fwds ... --------- */ |
| 73 | |
| 74 | static Bool are_valid_hwcaps ( VexArch arch, UInt hwcaps ); |
florian | 55085f8 | 2012-11-21 00:36:55 +0000 | [diff] [blame] | 75 | static const HChar* show_hwcaps ( VexArch arch, UInt hwcaps ); |
sewardj | 5117ce1 | 2006-01-27 21:20:15 +0000 | [diff] [blame] | 76 | |
| 77 | |
sewardj | 8bde7f1 | 2013-04-11 13:57:43 +0000 | [diff] [blame] | 78 | /* --------- helpers --------- */ |
| 79 | |
| 80 | __attribute__((noinline)) |
| 81 | static UInt udiv32 ( UInt x, UInt y ) { return x/y; } |
| 82 | __attribute__((noinline)) |
| 83 | static Int sdiv32 ( Int x, Int y ) { return x/y; } |
| 84 | |
| 85 | |
sewardj | 35421a3 | 2004-07-05 13:12:34 +0000 | [diff] [blame] | 86 | /* --------- Initialise the library. --------- */ |
| 87 | |
| 88 | /* Exported to library client. */ |
| 89 | |
sewardj | 0861374 | 2004-10-25 13:01:45 +0000 | [diff] [blame] | 90 | void LibVEX_default_VexControl ( /*OUT*/ VexControl* vcon ) |
| 91 | { |
| 92 | vcon->iropt_verbosity = 0; |
| 93 | vcon->iropt_level = 2; |
philippe | c8e2f98 | 2012-08-01 22:04:13 +0000 | [diff] [blame] | 94 | vcon->iropt_register_updates = VexRegUpdUnwindregsAtMemAccess; |
sewardj | 0861374 | 2004-10-25 13:01:45 +0000 | [diff] [blame] | 95 | vcon->iropt_unroll_thresh = 120; |
sewardj | 18b4bb7 | 2005-03-29 21:32:41 +0000 | [diff] [blame] | 96 | vcon->guest_max_insns = 60; |
sewardj | 0861374 | 2004-10-25 13:01:45 +0000 | [diff] [blame] | 97 | vcon->guest_chase_thresh = 10; |
sewardj | 984d9b1 | 2010-01-15 10:53:21 +0000 | [diff] [blame] | 98 | vcon->guest_chase_cond = False; |
sewardj | 0861374 | 2004-10-25 13:01:45 +0000 | [diff] [blame] | 99 | } |
| 100 | |
| 101 | |
| 102 | /* Exported to library client. */ |
| 103 | |
sewardj | 887a11a | 2004-07-05 17:26:47 +0000 | [diff] [blame] | 104 | void LibVEX_Init ( |
sewardj | 35421a3 | 2004-07-05 13:12:34 +0000 | [diff] [blame] | 105 | /* failure exit function */ |
sewardj | 2b51587 | 2004-07-05 20:50:45 +0000 | [diff] [blame] | 106 | __attribute__ ((noreturn)) |
sewardj | 35421a3 | 2004-07-05 13:12:34 +0000 | [diff] [blame] | 107 | void (*failure_exit) ( void ), |
| 108 | /* logging output function */ |
sewardj | d976362 | 2005-02-07 03:12:19 +0000 | [diff] [blame] | 109 | void (*log_bytes) ( HChar*, Int nbytes ), |
sewardj | 35421a3 | 2004-07-05 13:12:34 +0000 | [diff] [blame] | 110 | /* debug paranoia level */ |
| 111 | Int debuglevel, |
sewardj | 35421a3 | 2004-07-05 13:12:34 +0000 | [diff] [blame] | 112 | /* Are we supporting valgrind checking? */ |
| 113 | Bool valgrind_support, |
sewardj | 0861374 | 2004-10-25 13:01:45 +0000 | [diff] [blame] | 114 | /* Control ... */ |
| 115 | /*READONLY*/VexControl* vcon |
sewardj | 35421a3 | 2004-07-05 13:12:34 +0000 | [diff] [blame] | 116 | ) |
| 117 | { |
sewardj | 0861374 | 2004-10-25 13:01:45 +0000 | [diff] [blame] | 118 | /* First off, do enough minimal setup so that the following |
| 119 | assertions can fail in a sane fashion, if need be. */ |
sewardj | ea602bc | 2004-10-14 21:40:12 +0000 | [diff] [blame] | 120 | vex_failure_exit = failure_exit; |
| 121 | vex_log_bytes = log_bytes; |
| 122 | |
| 123 | /* Now it's safe to check parameters for sanity. */ |
sewardj | 35421a3 | 2004-07-05 13:12:34 +0000 | [diff] [blame] | 124 | vassert(!vex_initdone); |
| 125 | vassert(failure_exit); |
sewardj | 35421a3 | 2004-07-05 13:12:34 +0000 | [diff] [blame] | 126 | vassert(log_bytes); |
sewardj | 35421a3 | 2004-07-05 13:12:34 +0000 | [diff] [blame] | 127 | vassert(debuglevel >= 0); |
sewardj | 0861374 | 2004-10-25 13:01:45 +0000 | [diff] [blame] | 128 | |
| 129 | vassert(vcon->iropt_verbosity >= 0); |
| 130 | vassert(vcon->iropt_level >= 0); |
| 131 | vassert(vcon->iropt_level <= 2); |
| 132 | vassert(vcon->iropt_unroll_thresh >= 0); |
| 133 | vassert(vcon->iropt_unroll_thresh <= 400); |
| 134 | vassert(vcon->guest_max_insns >= 1); |
| 135 | vassert(vcon->guest_max_insns <= 100); |
| 136 | vassert(vcon->guest_chase_thresh >= 0); |
| 137 | vassert(vcon->guest_chase_thresh < vcon->guest_max_insns); |
sewardj | 984d9b1 | 2010-01-15 10:53:21 +0000 | [diff] [blame] | 138 | vassert(vcon->guest_chase_cond == True |
| 139 | || vcon->guest_chase_cond == False); |
sewardj | 443cd9d | 2004-07-18 23:06:45 +0000 | [diff] [blame] | 140 | |
sewardj | ea602bc | 2004-10-14 21:40:12 +0000 | [diff] [blame] | 141 | /* Check that Vex has been built with sizes of basic types as |
| 142 | stated in priv/libvex_basictypes.h. Failure of any of these is |
| 143 | a serious configuration error and should be corrected |
| 144 | immediately. If any of these assertions fail you can fully |
| 145 | expect Vex not to work properly, if at all. */ |
| 146 | |
| 147 | vassert(1 == sizeof(UChar)); |
| 148 | vassert(1 == sizeof(Char)); |
| 149 | vassert(2 == sizeof(UShort)); |
| 150 | vassert(2 == sizeof(Short)); |
| 151 | vassert(4 == sizeof(UInt)); |
| 152 | vassert(4 == sizeof(Int)); |
| 153 | vassert(8 == sizeof(ULong)); |
| 154 | vassert(8 == sizeof(Long)); |
| 155 | vassert(4 == sizeof(Float)); |
| 156 | vassert(8 == sizeof(Double)); |
| 157 | vassert(1 == sizeof(Bool)); |
| 158 | vassert(4 == sizeof(Addr32)); |
| 159 | vassert(8 == sizeof(Addr64)); |
sewardj | c9a4366 | 2004-11-30 18:51:59 +0000 | [diff] [blame] | 160 | vassert(16 == sizeof(U128)); |
sewardj | 69d98e3 | 2010-06-18 08:17:41 +0000 | [diff] [blame] | 161 | vassert(16 == sizeof(V128)); |
sewardj | c9069f2 | 2012-06-01 16:09:50 +0000 | [diff] [blame] | 162 | vassert(32 == sizeof(U256)); |
sewardj | ea602bc | 2004-10-14 21:40:12 +0000 | [diff] [blame] | 163 | |
| 164 | vassert(sizeof(void*) == 4 || sizeof(void*) == 8); |
| 165 | vassert(sizeof(void*) == sizeof(int*)); |
| 166 | vassert(sizeof(void*) == sizeof(HWord)); |
| 167 | |
sewardj | 97e8793 | 2005-02-07 00:00:50 +0000 | [diff] [blame] | 168 | vassert(VEX_HOST_WORDSIZE == sizeof(void*)); |
| 169 | vassert(VEX_HOST_WORDSIZE == sizeof(HWord)); |
| 170 | |
sewardj | c6f970f | 2012-04-02 21:54:49 +0000 | [diff] [blame] | 171 | /* These take a lot of space, so make sure we don't have |
| 172 | any unnoticed size regressions. */ |
| 173 | if (VEX_HOST_WORDSIZE == 4) { |
florian | 420bfa9 | 2012-06-02 20:29:22 +0000 | [diff] [blame] | 174 | vassert(sizeof(IRExpr) == 16); |
sewardj | c6f970f | 2012-04-02 21:54:49 +0000 | [diff] [blame] | 175 | vassert(sizeof(IRStmt) == 20 /* x86 */ |
| 176 | || sizeof(IRStmt) == 24 /* arm */); |
| 177 | } else { |
florian | 420bfa9 | 2012-06-02 20:29:22 +0000 | [diff] [blame] | 178 | vassert(sizeof(IRExpr) == 32); |
florian | d6f38b3 | 2012-05-31 15:46:18 +0000 | [diff] [blame] | 179 | vassert(sizeof(IRStmt) == 32); |
sewardj | c6f970f | 2012-04-02 21:54:49 +0000 | [diff] [blame] | 180 | } |
| 181 | |
sewardj | 8bde7f1 | 2013-04-11 13:57:43 +0000 | [diff] [blame] | 182 | /* Check that signed integer division on the host rounds towards |
| 183 | zero. If not, h_calc_sdiv32_w_arm_semantics() won't work |
| 184 | correctly. */ |
| 185 | /* 100.0 / 7.0 == 14.2857 */ |
| 186 | vassert(udiv32(100, 7) == 14); |
| 187 | vassert(sdiv32(100, 7) == 14); |
| 188 | vassert(sdiv32(-100, 7) == -14); /* and not -15 */ |
| 189 | vassert(sdiv32(100, -7) == -14); /* ditto */ |
| 190 | vassert(sdiv32(-100, -7) == 14); /* not sure what this proves */ |
| 191 | |
sewardj | ea602bc | 2004-10-14 21:40:12 +0000 | [diff] [blame] | 192 | /* Really start up .. */ |
sewardj | 443cd9d | 2004-07-18 23:06:45 +0000 | [diff] [blame] | 193 | vex_debuglevel = debuglevel; |
sewardj | 443cd9d | 2004-07-18 23:06:45 +0000 | [diff] [blame] | 194 | vex_valgrind_support = valgrind_support; |
sewardj | 0861374 | 2004-10-25 13:01:45 +0000 | [diff] [blame] | 195 | vex_control = *vcon; |
sewardj | 443cd9d | 2004-07-18 23:06:45 +0000 | [diff] [blame] | 196 | vex_initdone = True; |
sewardj | d887b86 | 2005-01-17 18:34:34 +0000 | [diff] [blame] | 197 | vexSetAllocMode ( VexAllocModeTEMP ); |
sewardj | 35421a3 | 2004-07-05 13:12:34 +0000 | [diff] [blame] | 198 | } |
| 199 | |
| 200 | |
| 201 | /* --------- Make a translation. --------- */ |
| 202 | |
| 203 | /* Exported to library client. */ |
| 204 | |
sewardj | 17c7f95 | 2005-12-15 14:02:34 +0000 | [diff] [blame] | 205 | VexTranslateResult LibVEX_Translate ( VexTranslateArgs* vta ) |
sewardj | 35421a3 | 2004-07-05 13:12:34 +0000 | [diff] [blame] | 206 | { |
sewardj | 81bd550 | 2004-07-21 18:49:27 +0000 | [diff] [blame] | 207 | /* This the bundle of functions we need to do the back-end stuff |
| 208 | (insn selection, reg-alloc, assembly) whilst being insulated |
| 209 | from the target instruction set. */ |
sewardj | f13a16a | 2004-07-05 17:10:14 +0000 | [diff] [blame] | 210 | HReg* available_real_regs; |
| 211 | Int n_available_real_regs; |
sewardj | fb7373a | 2007-08-25 21:29:03 +0000 | [diff] [blame] | 212 | Bool (*isMove) ( HInstr*, HReg*, HReg* ); |
| 213 | void (*getRegUsage) ( HRegUsage*, HInstr*, Bool ); |
| 214 | void (*mapRegs) ( HRegRemap*, HInstr*, Bool ); |
sewardj | 6c299f3 | 2009-12-31 18:00:12 +0000 | [diff] [blame] | 215 | void (*genSpill) ( HInstr**, HInstr**, HReg, Int, Bool ); |
| 216 | void (*genReload) ( HInstr**, HInstr**, HReg, Int, Bool ); |
sewardj | fb7373a | 2007-08-25 21:29:03 +0000 | [diff] [blame] | 217 | HInstr* (*directReload) ( HInstr*, HReg, Short ); |
| 218 | void (*ppInstr) ( HInstr*, Bool ); |
| 219 | void (*ppReg) ( HReg ); |
sewardj | c6f970f | 2012-04-02 21:54:49 +0000 | [diff] [blame] | 220 | HInstrArray* (*iselSB) ( IRSB*, VexArch, VexArchInfo*, VexAbiInfo*, |
| 221 | Int, Int, Bool, Bool, Addr64 ); |
| 222 | Int (*emit) ( /*MB_MOD*/Bool*, |
| 223 | UChar*, Int, HInstr*, Bool, |
| 224 | void*, void*, void*, void* ); |
florian | 1ff4756 | 2012-10-21 02:09:51 +0000 | [diff] [blame] | 225 | IRExpr* (*specHelper) ( const HChar*, IRExpr**, IRStmt**, Int ); |
sewardj | 8d2291c | 2004-10-25 14:50:21 +0000 | [diff] [blame] | 226 | Bool (*preciseMemExnsFn) ( Int, Int ); |
sewardj | f13a16a | 2004-07-05 17:10:14 +0000 | [diff] [blame] | 227 | |
sewardj | 9e6491a | 2005-07-02 19:24:10 +0000 | [diff] [blame] | 228 | DisOneInstrFn disInstrFn; |
| 229 | |
sewardj | eeac841 | 2004-11-02 00:26:55 +0000 | [diff] [blame] | 230 | VexGuestLayout* guest_layout; |
| 231 | Bool host_is_bigendian = False; |
sewardj | dd40fdf | 2006-12-24 02:20:24 +0000 | [diff] [blame] | 232 | IRSB* irsb; |
sewardj | eeac841 | 2004-11-02 00:26:55 +0000 | [diff] [blame] | 233 | HInstrArray* vcode; |
| 234 | HInstrArray* rcode; |
| 235 | Int i, j, k, out_used, guest_sizeB; |
sewardj | c6f970f | 2012-04-02 21:54:49 +0000 | [diff] [blame] | 236 | Int offB_TISTART, offB_TILEN, offB_GUEST_IP, szB_GUEST_IP; |
| 237 | Int offB_HOST_EvC_COUNTER, offB_HOST_EvC_FAILADDR; |
petarj | b92a954 | 2013-02-27 22:57:17 +0000 | [diff] [blame] | 238 | UChar insn_bytes[128]; |
sewardj | cf78790 | 2004-11-03 09:08:33 +0000 | [diff] [blame] | 239 | IRType guest_word_type; |
| 240 | IRType host_word_type; |
sewardj | c6f970f | 2012-04-02 21:54:49 +0000 | [diff] [blame] | 241 | Bool mode64, chainingAllowed; |
| 242 | Addr64 max_ga; |
sewardj | f13a16a | 2004-07-05 17:10:14 +0000 | [diff] [blame] | 243 | |
sewardj | 49651f4 | 2004-10-28 22:11:04 +0000 | [diff] [blame] | 244 | guest_layout = NULL; |
sewardj | 36ca513 | 2004-07-24 13:12:23 +0000 | [diff] [blame] | 245 | available_real_regs = NULL; |
| 246 | n_available_real_regs = 0; |
| 247 | isMove = NULL; |
| 248 | getRegUsage = NULL; |
| 249 | mapRegs = NULL; |
| 250 | genSpill = NULL; |
| 251 | genReload = NULL; |
sewardj | fb7373a | 2007-08-25 21:29:03 +0000 | [diff] [blame] | 252 | directReload = NULL; |
sewardj | 36ca513 | 2004-07-24 13:12:23 +0000 | [diff] [blame] | 253 | ppInstr = NULL; |
| 254 | ppReg = NULL; |
sewardj | dd40fdf | 2006-12-24 02:20:24 +0000 | [diff] [blame] | 255 | iselSB = NULL; |
sewardj | 36ca513 | 2004-07-24 13:12:23 +0000 | [diff] [blame] | 256 | emit = NULL; |
sewardj | 84ff065 | 2004-08-23 16:16:08 +0000 | [diff] [blame] | 257 | specHelper = NULL; |
sewardj | 8d2291c | 2004-10-25 14:50:21 +0000 | [diff] [blame] | 258 | preciseMemExnsFn = NULL; |
sewardj | 9e6491a | 2005-07-02 19:24:10 +0000 | [diff] [blame] | 259 | disInstrFn = NULL; |
sewardj | cf78790 | 2004-11-03 09:08:33 +0000 | [diff] [blame] | 260 | guest_word_type = Ity_INVALID; |
| 261 | host_word_type = Ity_INVALID; |
sewardj | db4738a | 2005-07-07 01:32:16 +0000 | [diff] [blame] | 262 | offB_TISTART = 0; |
| 263 | offB_TILEN = 0; |
sewardj | c6f970f | 2012-04-02 21:54:49 +0000 | [diff] [blame] | 264 | offB_GUEST_IP = 0; |
| 265 | szB_GUEST_IP = 0; |
| 266 | offB_HOST_EvC_COUNTER = 0; |
| 267 | offB_HOST_EvC_FAILADDR = 0; |
cerion | 92b6436 | 2005-12-13 12:02:26 +0000 | [diff] [blame] | 268 | mode64 = False; |
sewardj | c6f970f | 2012-04-02 21:54:49 +0000 | [diff] [blame] | 269 | chainingAllowed = False; |
sewardj | 36ca513 | 2004-07-24 13:12:23 +0000 | [diff] [blame] | 270 | |
sewardj | 17c7f95 | 2005-12-15 14:02:34 +0000 | [diff] [blame] | 271 | vex_traceflags = vta->traceflags; |
sewardj | 58800ff | 2004-07-28 01:51:10 +0000 | [diff] [blame] | 272 | |
sewardj | 35421a3 | 2004-07-05 13:12:34 +0000 | [diff] [blame] | 273 | vassert(vex_initdone); |
sewardj | c6f970f | 2012-04-02 21:54:49 +0000 | [diff] [blame] | 274 | vassert(vta->needs_self_check != NULL); |
| 275 | vassert(vta->disp_cp_xassisted != NULL); |
| 276 | /* Both the chainers and the indir are either NULL or non-NULL. */ |
| 277 | if (vta->disp_cp_chain_me_to_slowEP != NULL) { |
| 278 | vassert(vta->disp_cp_chain_me_to_fastEP != NULL); |
| 279 | vassert(vta->disp_cp_xindir != NULL); |
| 280 | chainingAllowed = True; |
| 281 | } else { |
| 282 | vassert(vta->disp_cp_chain_me_to_fastEP == NULL); |
| 283 | vassert(vta->disp_cp_xindir == NULL); |
| 284 | } |
florian | 2eeeb9b | 2011-09-23 18:03:21 +0000 | [diff] [blame] | 285 | |
sewardj | 2d6b14a | 2005-11-23 04:25:07 +0000 | [diff] [blame] | 286 | vexSetAllocModeTEMP_and_clear(); |
| 287 | vexAllocSanityCheck(); |
sewardj | 2a9ad02 | 2004-11-25 02:46:58 +0000 | [diff] [blame] | 288 | |
sewardj | f13a16a | 2004-07-05 17:10:14 +0000 | [diff] [blame] | 289 | /* First off, check that the guest and host insn sets |
| 290 | are supported. */ |
sewardj | 2a9ad02 | 2004-11-25 02:46:58 +0000 | [diff] [blame] | 291 | |
sewardj | 17c7f95 | 2005-12-15 14:02:34 +0000 | [diff] [blame] | 292 | switch (vta->arch_host) { |
sewardj | 2a9ad02 | 2004-11-25 02:46:58 +0000 | [diff] [blame] | 293 | |
sewardj | bef170b | 2004-12-21 01:23:00 +0000 | [diff] [blame] | 294 | case VexArchX86: |
sewardj | fb7373a | 2007-08-25 21:29:03 +0000 | [diff] [blame] | 295 | mode64 = False; |
sewardj | f13a16a | 2004-07-05 17:10:14 +0000 | [diff] [blame] | 296 | getAllocableRegs_X86 ( &n_available_real_regs, |
| 297 | &available_real_regs ); |
sewardj | fb7373a | 2007-08-25 21:29:03 +0000 | [diff] [blame] | 298 | isMove = (Bool(*)(HInstr*,HReg*,HReg*)) isMove_X86Instr; |
sewardj | 2a1ed8e | 2009-12-31 19:26:03 +0000 | [diff] [blame] | 299 | getRegUsage = (void(*)(HRegUsage*,HInstr*, Bool)) |
| 300 | getRegUsage_X86Instr; |
sewardj | fb7373a | 2007-08-25 21:29:03 +0000 | [diff] [blame] | 301 | mapRegs = (void(*)(HRegRemap*,HInstr*, Bool)) mapRegs_X86Instr; |
sewardj | 2a1ed8e | 2009-12-31 19:26:03 +0000 | [diff] [blame] | 302 | genSpill = (void(*)(HInstr**,HInstr**,HReg,Int,Bool)) |
| 303 | genSpill_X86; |
| 304 | genReload = (void(*)(HInstr**,HInstr**,HReg,Int,Bool)) |
| 305 | genReload_X86; |
sewardj | fb7373a | 2007-08-25 21:29:03 +0000 | [diff] [blame] | 306 | directReload = (HInstr*(*)(HInstr*,HReg,Short)) directReload_X86; |
| 307 | ppInstr = (void(*)(HInstr*, Bool)) ppX86Instr; |
| 308 | ppReg = (void(*)(HReg)) ppHRegX86; |
| 309 | iselSB = iselSB_X86; |
sewardj | c6f970f | 2012-04-02 21:54:49 +0000 | [diff] [blame] | 310 | emit = (Int(*)(Bool*,UChar*,Int,HInstr*,Bool, |
| 311 | void*,void*,void*,void*)) |
sewardj | 010ac54 | 2011-05-29 09:29:18 +0000 | [diff] [blame] | 312 | emit_X86Instr; |
sewardj | 72c7281 | 2005-01-19 11:49:45 +0000 | [diff] [blame] | 313 | host_is_bigendian = False; |
sewardj | cf78790 | 2004-11-03 09:08:33 +0000 | [diff] [blame] | 314 | host_word_type = Ity_I32; |
sewardj | 5117ce1 | 2006-01-27 21:20:15 +0000 | [diff] [blame] | 315 | vassert(are_valid_hwcaps(VexArchX86, vta->archinfo_host.hwcaps)); |
sewardj | f13a16a | 2004-07-05 17:10:14 +0000 | [diff] [blame] | 316 | break; |
sewardj | 2a9ad02 | 2004-11-25 02:46:58 +0000 | [diff] [blame] | 317 | |
sewardj | c33671d | 2005-02-01 20:30:00 +0000 | [diff] [blame] | 318 | case VexArchAMD64: |
cerion | 92b6436 | 2005-12-13 12:02:26 +0000 | [diff] [blame] | 319 | mode64 = True; |
sewardj | c33671d | 2005-02-01 20:30:00 +0000 | [diff] [blame] | 320 | getAllocableRegs_AMD64 ( &n_available_real_regs, |
| 321 | &available_real_regs ); |
| 322 | isMove = (Bool(*)(HInstr*,HReg*,HReg*)) isMove_AMD64Instr; |
sewardj | 2a1ed8e | 2009-12-31 19:26:03 +0000 | [diff] [blame] | 323 | getRegUsage = (void(*)(HRegUsage*,HInstr*, Bool)) |
| 324 | getRegUsage_AMD64Instr; |
cerion | 92b6436 | 2005-12-13 12:02:26 +0000 | [diff] [blame] | 325 | mapRegs = (void(*)(HRegRemap*,HInstr*, Bool)) mapRegs_AMD64Instr; |
sewardj | 2a1ed8e | 2009-12-31 19:26:03 +0000 | [diff] [blame] | 326 | genSpill = (void(*)(HInstr**,HInstr**,HReg,Int,Bool)) |
| 327 | genSpill_AMD64; |
| 328 | genReload = (void(*)(HInstr**,HInstr**,HReg,Int,Bool)) |
| 329 | genReload_AMD64; |
cerion | 92b6436 | 2005-12-13 12:02:26 +0000 | [diff] [blame] | 330 | ppInstr = (void(*)(HInstr*, Bool)) ppAMD64Instr; |
sewardj | c33671d | 2005-02-01 20:30:00 +0000 | [diff] [blame] | 331 | ppReg = (void(*)(HReg)) ppHRegAMD64; |
sewardj | dd40fdf | 2006-12-24 02:20:24 +0000 | [diff] [blame] | 332 | iselSB = iselSB_AMD64; |
sewardj | c6f970f | 2012-04-02 21:54:49 +0000 | [diff] [blame] | 333 | emit = (Int(*)(Bool*,UChar*,Int,HInstr*,Bool, |
| 334 | void*,void*,void*,void*)) |
sewardj | 010ac54 | 2011-05-29 09:29:18 +0000 | [diff] [blame] | 335 | emit_AMD64Instr; |
sewardj | c33671d | 2005-02-01 20:30:00 +0000 | [diff] [blame] | 336 | host_is_bigendian = False; |
| 337 | host_word_type = Ity_I64; |
sewardj | 5117ce1 | 2006-01-27 21:20:15 +0000 | [diff] [blame] | 338 | vassert(are_valid_hwcaps(VexArchAMD64, vta->archinfo_host.hwcaps)); |
sewardj | c33671d | 2005-02-01 20:30:00 +0000 | [diff] [blame] | 339 | break; |
| 340 | |
cerion | 487e4c9 | 2005-02-04 16:28:19 +0000 | [diff] [blame] | 341 | case VexArchPPC32: |
cerion | 92b6436 | 2005-12-13 12:02:26 +0000 | [diff] [blame] | 342 | mode64 = False; |
cerion | 5b2325f | 2005-12-23 00:55:09 +0000 | [diff] [blame] | 343 | getAllocableRegs_PPC ( &n_available_real_regs, |
| 344 | &available_real_regs, mode64 ); |
| 345 | isMove = (Bool(*)(HInstr*,HReg*,HReg*)) isMove_PPCInstr; |
| 346 | getRegUsage = (void(*)(HRegUsage*,HInstr*,Bool)) getRegUsage_PPCInstr; |
| 347 | mapRegs = (void(*)(HRegRemap*,HInstr*,Bool)) mapRegs_PPCInstr; |
sewardj | 2a1ed8e | 2009-12-31 19:26:03 +0000 | [diff] [blame] | 348 | genSpill = (void(*)(HInstr**,HInstr**,HReg,Int,Bool)) genSpill_PPC; |
| 349 | genReload = (void(*)(HInstr**,HInstr**,HReg,Int,Bool)) genReload_PPC; |
cerion | 5b2325f | 2005-12-23 00:55:09 +0000 | [diff] [blame] | 350 | ppInstr = (void(*)(HInstr*,Bool)) ppPPCInstr; |
| 351 | ppReg = (void(*)(HReg)) ppHRegPPC; |
sewardj | dd40fdf | 2006-12-24 02:20:24 +0000 | [diff] [blame] | 352 | iselSB = iselSB_PPC; |
sewardj | 3dee849 | 2012-04-20 00:13:28 +0000 | [diff] [blame] | 353 | emit = (Int(*)(Bool*,UChar*,Int,HInstr*,Bool, |
| 354 | void*,void*,void*,void*)) |
sewardj | 010ac54 | 2011-05-29 09:29:18 +0000 | [diff] [blame] | 355 | emit_PPCInstr; |
cerion | 487e4c9 | 2005-02-04 16:28:19 +0000 | [diff] [blame] | 356 | host_is_bigendian = True; |
| 357 | host_word_type = Ity_I32; |
sewardj | 5117ce1 | 2006-01-27 21:20:15 +0000 | [diff] [blame] | 358 | vassert(are_valid_hwcaps(VexArchPPC32, vta->archinfo_host.hwcaps)); |
cerion | 487e4c9 | 2005-02-04 16:28:19 +0000 | [diff] [blame] | 359 | break; |
| 360 | |
cerion | f0de28c | 2005-12-13 20:21:11 +0000 | [diff] [blame] | 361 | case VexArchPPC64: |
| 362 | mode64 = True; |
cerion | 5b2325f | 2005-12-23 00:55:09 +0000 | [diff] [blame] | 363 | getAllocableRegs_PPC ( &n_available_real_regs, |
| 364 | &available_real_regs, mode64 ); |
| 365 | isMove = (Bool(*)(HInstr*,HReg*,HReg*)) isMove_PPCInstr; |
| 366 | getRegUsage = (void(*)(HRegUsage*,HInstr*, Bool)) getRegUsage_PPCInstr; |
| 367 | mapRegs = (void(*)(HRegRemap*,HInstr*, Bool)) mapRegs_PPCInstr; |
sewardj | 2a1ed8e | 2009-12-31 19:26:03 +0000 | [diff] [blame] | 368 | genSpill = (void(*)(HInstr**,HInstr**,HReg,Int,Bool)) genSpill_PPC; |
| 369 | genReload = (void(*)(HInstr**,HInstr**,HReg,Int,Bool)) genReload_PPC; |
cerion | 5b2325f | 2005-12-23 00:55:09 +0000 | [diff] [blame] | 370 | ppInstr = (void(*)(HInstr*, Bool)) ppPPCInstr; |
| 371 | ppReg = (void(*)(HReg)) ppHRegPPC; |
sewardj | dd40fdf | 2006-12-24 02:20:24 +0000 | [diff] [blame] | 372 | iselSB = iselSB_PPC; |
sewardj | 9e1cf15 | 2012-04-20 02:18:31 +0000 | [diff] [blame] | 373 | emit = (Int(*)(Bool*,UChar*,Int,HInstr*,Bool, |
| 374 | void*,void*,void*,void*)) |
sewardj | 010ac54 | 2011-05-29 09:29:18 +0000 | [diff] [blame] | 375 | emit_PPCInstr; |
cerion | f0de28c | 2005-12-13 20:21:11 +0000 | [diff] [blame] | 376 | host_is_bigendian = True; |
| 377 | host_word_type = Ity_I64; |
sewardj | 5117ce1 | 2006-01-27 21:20:15 +0000 | [diff] [blame] | 378 | vassert(are_valid_hwcaps(VexArchPPC64, vta->archinfo_host.hwcaps)); |
cerion | f0de28c | 2005-12-13 20:21:11 +0000 | [diff] [blame] | 379 | break; |
| 380 | |
sewardj | 2019a97 | 2011-03-07 16:04:07 +0000 | [diff] [blame] | 381 | case VexArchS390X: |
| 382 | mode64 = True; |
| 383 | getAllocableRegs_S390 ( &n_available_real_regs, |
| 384 | &available_real_regs, mode64 ); |
| 385 | isMove = (Bool(*)(HInstr*,HReg*,HReg*)) isMove_S390Instr; |
| 386 | getRegUsage = (void(*)(HRegUsage*,HInstr*, Bool)) getRegUsage_S390Instr; |
| 387 | mapRegs = (void(*)(HRegRemap*,HInstr*, Bool)) mapRegs_S390Instr; |
| 388 | genSpill = (void(*)(HInstr**,HInstr**,HReg,Int,Bool)) genSpill_S390; |
| 389 | genReload = (void(*)(HInstr**,HInstr**,HReg,Int,Bool)) genReload_S390; |
| 390 | ppInstr = (void(*)(HInstr*, Bool)) ppS390Instr; |
| 391 | ppReg = (void(*)(HReg)) ppHRegS390; |
| 392 | iselSB = iselSB_S390; |
florian | 8844a63 | 2012-04-13 04:04:06 +0000 | [diff] [blame] | 393 | emit = (Int(*)(Bool*,UChar*,Int,HInstr*,Bool, |
| 394 | void*,void*,void*,void*)) emit_S390Instr; |
sewardj | 2019a97 | 2011-03-07 16:04:07 +0000 | [diff] [blame] | 395 | host_is_bigendian = True; |
| 396 | host_word_type = Ity_I64; |
| 397 | vassert(are_valid_hwcaps(VexArchS390X, vta->archinfo_host.hwcaps)); |
sewardj | 2019a97 | 2011-03-07 16:04:07 +0000 | [diff] [blame] | 398 | break; |
| 399 | |
sewardj | 6c299f3 | 2009-12-31 18:00:12 +0000 | [diff] [blame] | 400 | case VexArchARM: |
sewardj | 2a1ed8e | 2009-12-31 19:26:03 +0000 | [diff] [blame] | 401 | mode64 = False; |
sewardj | 6c299f3 | 2009-12-31 18:00:12 +0000 | [diff] [blame] | 402 | getAllocableRegs_ARM ( &n_available_real_regs, |
| 403 | &available_real_regs ); |
sewardj | 2a1ed8e | 2009-12-31 19:26:03 +0000 | [diff] [blame] | 404 | isMove = (Bool(*)(HInstr*,HReg*,HReg*)) isMove_ARMInstr; |
| 405 | getRegUsage = (void(*)(HRegUsage*,HInstr*, Bool)) getRegUsage_ARMInstr; |
| 406 | mapRegs = (void(*)(HRegRemap*,HInstr*, Bool)) mapRegs_ARMInstr; |
| 407 | genSpill = (void(*)(HInstr**,HInstr**,HReg,Int,Bool)) genSpill_ARM; |
| 408 | genReload = (void(*)(HInstr**,HInstr**,HReg,Int,Bool)) genReload_ARM; |
| 409 | ppInstr = (void(*)(HInstr*, Bool)) ppARMInstr; |
| 410 | ppReg = (void(*)(HReg)) ppHRegARM; |
| 411 | iselSB = iselSB_ARM; |
sewardj | c6f970f | 2012-04-02 21:54:49 +0000 | [diff] [blame] | 412 | emit = (Int(*)(Bool*,UChar*,Int,HInstr*,Bool, |
| 413 | void*,void*,void*,void*)) |
sewardj | 010ac54 | 2011-05-29 09:29:18 +0000 | [diff] [blame] | 414 | emit_ARMInstr; |
sewardj | 6c299f3 | 2009-12-31 18:00:12 +0000 | [diff] [blame] | 415 | host_is_bigendian = False; |
| 416 | host_word_type = Ity_I32; |
| 417 | vassert(are_valid_hwcaps(VexArchARM, vta->archinfo_host.hwcaps)); |
sewardj | 6c299f3 | 2009-12-31 18:00:12 +0000 | [diff] [blame] | 418 | break; |
| 419 | |
sewardj | d0e5fe7 | 2012-06-07 08:51:02 +0000 | [diff] [blame] | 420 | case VexArchMIPS32: |
| 421 | mode64 = False; |
| 422 | getAllocableRegs_MIPS ( &n_available_real_regs, |
| 423 | &available_real_regs, mode64 ); |
| 424 | isMove = (Bool(*)(HInstr*,HReg*,HReg*)) isMove_MIPSInstr; |
| 425 | getRegUsage = (void(*)(HRegUsage*,HInstr*, Bool)) getRegUsage_MIPSInstr; |
| 426 | mapRegs = (void(*)(HRegRemap*,HInstr*, Bool)) mapRegs_MIPSInstr; |
| 427 | genSpill = (void(*)(HInstr**,HInstr**,HReg,Int,Bool)) genSpill_MIPS; |
| 428 | genReload = (void(*)(HInstr**,HInstr**,HReg,Int,Bool)) genReload_MIPS; |
| 429 | ppInstr = (void(*)(HInstr*, Bool)) ppMIPSInstr; |
| 430 | ppReg = (void(*)(HReg)) ppHRegMIPS; |
| 431 | iselSB = iselSB_MIPS; |
| 432 | emit = (Int(*)(Bool*,UChar*,Int,HInstr*,Bool, |
| 433 | void*,void*,void*,void*)) |
| 434 | emit_MIPSInstr; |
sewardj | 74142b8 | 2013-08-08 10:28:59 +0000 | [diff] [blame] | 435 | # if defined(VKI_LITTLE_ENDIAN) |
sewardj | d0e5fe7 | 2012-06-07 08:51:02 +0000 | [diff] [blame] | 436 | host_is_bigendian = False; |
sewardj | 74142b8 | 2013-08-08 10:28:59 +0000 | [diff] [blame] | 437 | # elif defined(VKI_BIG_ENDIAN) |
sewardj | d0e5fe7 | 2012-06-07 08:51:02 +0000 | [diff] [blame] | 438 | host_is_bigendian = True; |
sewardj | 74142b8 | 2013-08-08 10:28:59 +0000 | [diff] [blame] | 439 | # endif |
sewardj | d0e5fe7 | 2012-06-07 08:51:02 +0000 | [diff] [blame] | 440 | host_word_type = Ity_I32; |
| 441 | vassert(are_valid_hwcaps(VexArchMIPS32, vta->archinfo_host.hwcaps)); |
| 442 | break; |
| 443 | |
petarj | b92a954 | 2013-02-27 22:57:17 +0000 | [diff] [blame] | 444 | case VexArchMIPS64: |
| 445 | mode64 = True; |
| 446 | getAllocableRegs_MIPS ( &n_available_real_regs, |
| 447 | &available_real_regs, mode64 ); |
| 448 | isMove = (Bool(*)(HInstr*,HReg*,HReg*)) isMove_MIPSInstr; |
| 449 | getRegUsage = (void(*)(HRegUsage*,HInstr*, Bool)) getRegUsage_MIPSInstr; |
| 450 | mapRegs = (void(*)(HRegRemap*,HInstr*, Bool)) mapRegs_MIPSInstr; |
| 451 | genSpill = (void(*)(HInstr**,HInstr**,HReg,Int,Bool)) genSpill_MIPS; |
| 452 | genReload = (void(*)(HInstr**,HInstr**,HReg,Int,Bool)) genReload_MIPS; |
| 453 | ppInstr = (void(*)(HInstr*, Bool)) ppMIPSInstr; |
| 454 | ppReg = (void(*)(HReg)) ppHRegMIPS; |
| 455 | iselSB = iselSB_MIPS; |
| 456 | emit = (Int(*)(Bool*,UChar*,Int,HInstr*,Bool, |
| 457 | void*,void*,void*,void*)) |
| 458 | emit_MIPSInstr; |
sewardj | 74142b8 | 2013-08-08 10:28:59 +0000 | [diff] [blame] | 459 | # if defined(VKI_LITTLE_ENDIAN) |
petarj | b92a954 | 2013-02-27 22:57:17 +0000 | [diff] [blame] | 460 | host_is_bigendian = False; |
sewardj | 74142b8 | 2013-08-08 10:28:59 +0000 | [diff] [blame] | 461 | # elif defined(VKI_BIG_ENDIAN) |
petarj | b92a954 | 2013-02-27 22:57:17 +0000 | [diff] [blame] | 462 | host_is_bigendian = True; |
sewardj | 74142b8 | 2013-08-08 10:28:59 +0000 | [diff] [blame] | 463 | # endif |
petarj | b92a954 | 2013-02-27 22:57:17 +0000 | [diff] [blame] | 464 | host_word_type = Ity_I64; |
| 465 | vassert(are_valid_hwcaps(VexArchMIPS64, vta->archinfo_host.hwcaps)); |
| 466 | break; |
| 467 | |
sewardj | f13a16a | 2004-07-05 17:10:14 +0000 | [diff] [blame] | 468 | default: |
sewardj | 6c299f3 | 2009-12-31 18:00:12 +0000 | [diff] [blame] | 469 | vpanic("LibVEX_Translate: unsupported host insn set"); |
sewardj | f13a16a | 2004-07-05 17:10:14 +0000 | [diff] [blame] | 470 | } |
| 471 | |
sewardj | 2a9ad02 | 2004-11-25 02:46:58 +0000 | [diff] [blame] | 472 | |
sewardj | 17c7f95 | 2005-12-15 14:02:34 +0000 | [diff] [blame] | 473 | switch (vta->arch_guest) { |
sewardj | 2a9ad02 | 2004-11-25 02:46:58 +0000 | [diff] [blame] | 474 | |
sewardj | bef170b | 2004-12-21 01:23:00 +0000 | [diff] [blame] | 475 | case VexArchX86: |
sewardj | c6f970f | 2012-04-02 21:54:49 +0000 | [diff] [blame] | 476 | preciseMemExnsFn = guest_x86_state_requires_precise_mem_exns; |
| 477 | disInstrFn = disInstr_X86; |
| 478 | specHelper = guest_x86_spechelper; |
| 479 | guest_sizeB = sizeof(VexGuestX86State); |
| 480 | guest_word_type = Ity_I32; |
| 481 | guest_layout = &x86guest_layout; |
| 482 | offB_TISTART = offsetof(VexGuestX86State,guest_TISTART); |
| 483 | offB_TILEN = offsetof(VexGuestX86State,guest_TILEN); |
| 484 | offB_GUEST_IP = offsetof(VexGuestX86State,guest_EIP); |
| 485 | szB_GUEST_IP = sizeof( ((VexGuestX86State*)0)->guest_EIP ); |
| 486 | offB_HOST_EvC_COUNTER = offsetof(VexGuestX86State,host_EvC_COUNTER); |
| 487 | offB_HOST_EvC_FAILADDR = offsetof(VexGuestX86State,host_EvC_FAILADDR); |
sewardj | 5117ce1 | 2006-01-27 21:20:15 +0000 | [diff] [blame] | 488 | vassert(are_valid_hwcaps(VexArchX86, vta->archinfo_guest.hwcaps)); |
sewardj | 6c299f3 | 2009-12-31 18:00:12 +0000 | [diff] [blame] | 489 | vassert(0 == sizeof(VexGuestX86State) % 16); |
sewardj | ce02aa7 | 2006-01-12 12:27:58 +0000 | [diff] [blame] | 490 | vassert(sizeof( ((VexGuestX86State*)0)->guest_TISTART) == 4); |
| 491 | vassert(sizeof( ((VexGuestX86State*)0)->guest_TILEN ) == 4); |
| 492 | vassert(sizeof( ((VexGuestX86State*)0)->guest_NRADDR ) == 4); |
sewardj | f13a16a | 2004-07-05 17:10:14 +0000 | [diff] [blame] | 493 | break; |
sewardj | 2a9ad02 | 2004-11-25 02:46:58 +0000 | [diff] [blame] | 494 | |
sewardj | 44d494d | 2005-01-20 20:26:33 +0000 | [diff] [blame] | 495 | case VexArchAMD64: |
sewardj | c6f970f | 2012-04-02 21:54:49 +0000 | [diff] [blame] | 496 | preciseMemExnsFn = guest_amd64_state_requires_precise_mem_exns; |
| 497 | disInstrFn = disInstr_AMD64; |
| 498 | specHelper = guest_amd64_spechelper; |
| 499 | guest_sizeB = sizeof(VexGuestAMD64State); |
| 500 | guest_word_type = Ity_I64; |
| 501 | guest_layout = &amd64guest_layout; |
| 502 | offB_TISTART = offsetof(VexGuestAMD64State,guest_TISTART); |
| 503 | offB_TILEN = offsetof(VexGuestAMD64State,guest_TILEN); |
| 504 | offB_GUEST_IP = offsetof(VexGuestAMD64State,guest_RIP); |
| 505 | szB_GUEST_IP = sizeof( ((VexGuestAMD64State*)0)->guest_RIP ); |
| 506 | offB_HOST_EvC_COUNTER = offsetof(VexGuestAMD64State,host_EvC_COUNTER); |
| 507 | offB_HOST_EvC_FAILADDR = offsetof(VexGuestAMD64State,host_EvC_FAILADDR); |
sewardj | 5117ce1 | 2006-01-27 21:20:15 +0000 | [diff] [blame] | 508 | vassert(are_valid_hwcaps(VexArchAMD64, vta->archinfo_guest.hwcaps)); |
sewardj | 6c299f3 | 2009-12-31 18:00:12 +0000 | [diff] [blame] | 509 | vassert(0 == sizeof(VexGuestAMD64State) % 16); |
sewardj | db4738a | 2005-07-07 01:32:16 +0000 | [diff] [blame] | 510 | vassert(sizeof( ((VexGuestAMD64State*)0)->guest_TISTART ) == 8); |
sewardj | ce02aa7 | 2006-01-12 12:27:58 +0000 | [diff] [blame] | 511 | vassert(sizeof( ((VexGuestAMD64State*)0)->guest_TILEN ) == 8); |
| 512 | vassert(sizeof( ((VexGuestAMD64State*)0)->guest_NRADDR ) == 8); |
sewardj | 44d494d | 2005-01-20 20:26:33 +0000 | [diff] [blame] | 513 | break; |
| 514 | |
cerion | aabdfbf | 2005-01-29 12:56:15 +0000 | [diff] [blame] | 515 | case VexArchPPC32: |
sewardj | 3dee849 | 2012-04-20 00:13:28 +0000 | [diff] [blame] | 516 | preciseMemExnsFn = guest_ppc32_state_requires_precise_mem_exns; |
| 517 | disInstrFn = disInstr_PPC; |
| 518 | specHelper = guest_ppc32_spechelper; |
| 519 | guest_sizeB = sizeof(VexGuestPPC32State); |
| 520 | guest_word_type = Ity_I32; |
| 521 | guest_layout = &ppc32Guest_layout; |
| 522 | offB_TISTART = offsetof(VexGuestPPC32State,guest_TISTART); |
| 523 | offB_TILEN = offsetof(VexGuestPPC32State,guest_TILEN); |
| 524 | offB_GUEST_IP = offsetof(VexGuestPPC32State,guest_CIA); |
| 525 | szB_GUEST_IP = sizeof( ((VexGuestPPC32State*)0)->guest_CIA ); |
| 526 | offB_HOST_EvC_COUNTER = offsetof(VexGuestPPC32State,host_EvC_COUNTER); |
| 527 | offB_HOST_EvC_FAILADDR = offsetof(VexGuestPPC32State,host_EvC_FAILADDR); |
sewardj | 5117ce1 | 2006-01-27 21:20:15 +0000 | [diff] [blame] | 528 | vassert(are_valid_hwcaps(VexArchPPC32, vta->archinfo_guest.hwcaps)); |
sewardj | 6c299f3 | 2009-12-31 18:00:12 +0000 | [diff] [blame] | 529 | vassert(0 == sizeof(VexGuestPPC32State) % 16); |
sewardj | db4738a | 2005-07-07 01:32:16 +0000 | [diff] [blame] | 530 | vassert(sizeof( ((VexGuestPPC32State*)0)->guest_TISTART ) == 4); |
sewardj | ce02aa7 | 2006-01-12 12:27:58 +0000 | [diff] [blame] | 531 | vassert(sizeof( ((VexGuestPPC32State*)0)->guest_TILEN ) == 4); |
| 532 | vassert(sizeof( ((VexGuestPPC32State*)0)->guest_NRADDR ) == 4); |
cerion | aabdfbf | 2005-01-29 12:56:15 +0000 | [diff] [blame] | 533 | break; |
| 534 | |
cerion | f0de28c | 2005-12-13 20:21:11 +0000 | [diff] [blame] | 535 | case VexArchPPC64: |
sewardj | 9e1cf15 | 2012-04-20 02:18:31 +0000 | [diff] [blame] | 536 | preciseMemExnsFn = guest_ppc64_state_requires_precise_mem_exns; |
| 537 | disInstrFn = disInstr_PPC; |
| 538 | specHelper = guest_ppc64_spechelper; |
| 539 | guest_sizeB = sizeof(VexGuestPPC64State); |
| 540 | guest_word_type = Ity_I64; |
| 541 | guest_layout = &ppc64Guest_layout; |
| 542 | offB_TISTART = offsetof(VexGuestPPC64State,guest_TISTART); |
| 543 | offB_TILEN = offsetof(VexGuestPPC64State,guest_TILEN); |
| 544 | offB_GUEST_IP = offsetof(VexGuestPPC64State,guest_CIA); |
| 545 | szB_GUEST_IP = sizeof( ((VexGuestPPC64State*)0)->guest_CIA ); |
| 546 | offB_HOST_EvC_COUNTER = offsetof(VexGuestPPC64State,host_EvC_COUNTER); |
| 547 | offB_HOST_EvC_FAILADDR = offsetof(VexGuestPPC64State,host_EvC_FAILADDR); |
sewardj | 5117ce1 | 2006-01-27 21:20:15 +0000 | [diff] [blame] | 548 | vassert(are_valid_hwcaps(VexArchPPC64, vta->archinfo_guest.hwcaps)); |
cerion | f0de28c | 2005-12-13 20:21:11 +0000 | [diff] [blame] | 549 | vassert(0 == sizeof(VexGuestPPC64State) % 16); |
sewardj | 3fd3967 | 2006-01-27 22:05:55 +0000 | [diff] [blame] | 550 | vassert(sizeof( ((VexGuestPPC64State*)0)->guest_TISTART ) == 8); |
| 551 | vassert(sizeof( ((VexGuestPPC64State*)0)->guest_TILEN ) == 8); |
| 552 | vassert(sizeof( ((VexGuestPPC64State*)0)->guest_NRADDR ) == 8); |
| 553 | vassert(sizeof( ((VexGuestPPC64State*)0)->guest_NRADDR_GPR2) == 8); |
cerion | f0de28c | 2005-12-13 20:21:11 +0000 | [diff] [blame] | 554 | break; |
| 555 | |
sewardj | 2019a97 | 2011-03-07 16:04:07 +0000 | [diff] [blame] | 556 | case VexArchS390X: |
| 557 | preciseMemExnsFn = guest_s390x_state_requires_precise_mem_exns; |
| 558 | disInstrFn = disInstr_S390; |
| 559 | specHelper = guest_s390x_spechelper; |
| 560 | guest_sizeB = sizeof(VexGuestS390XState); |
| 561 | guest_word_type = Ity_I64; |
| 562 | guest_layout = &s390xGuest_layout; |
| 563 | offB_TISTART = offsetof(VexGuestS390XState,guest_TISTART); |
| 564 | offB_TILEN = offsetof(VexGuestS390XState,guest_TILEN); |
florian | 8844a63 | 2012-04-13 04:04:06 +0000 | [diff] [blame] | 565 | offB_GUEST_IP = offsetof(VexGuestS390XState,guest_IA); |
| 566 | szB_GUEST_IP = sizeof( ((VexGuestS390XState*)0)->guest_IA); |
| 567 | offB_HOST_EvC_COUNTER = offsetof(VexGuestS390XState,host_EvC_COUNTER); |
| 568 | offB_HOST_EvC_FAILADDR = offsetof(VexGuestS390XState,host_EvC_FAILADDR); |
sewardj | 2019a97 | 2011-03-07 16:04:07 +0000 | [diff] [blame] | 569 | vassert(are_valid_hwcaps(VexArchS390X, vta->archinfo_guest.hwcaps)); |
| 570 | vassert(0 == sizeof(VexGuestS390XState) % 16); |
| 571 | vassert(sizeof( ((VexGuestS390XState*)0)->guest_TISTART ) == 8); |
| 572 | vassert(sizeof( ((VexGuestS390XState*)0)->guest_TILEN ) == 8); |
| 573 | vassert(sizeof( ((VexGuestS390XState*)0)->guest_NRADDR ) == 8); |
| 574 | break; |
| 575 | |
sewardj | 6c299f3 | 2009-12-31 18:00:12 +0000 | [diff] [blame] | 576 | case VexArchARM: |
sewardj | c6f970f | 2012-04-02 21:54:49 +0000 | [diff] [blame] | 577 | preciseMemExnsFn = guest_arm_state_requires_precise_mem_exns; |
| 578 | disInstrFn = disInstr_ARM; |
| 579 | specHelper = guest_arm_spechelper; |
| 580 | guest_sizeB = sizeof(VexGuestARMState); |
| 581 | guest_word_type = Ity_I32; |
| 582 | guest_layout = &armGuest_layout; |
| 583 | offB_TISTART = offsetof(VexGuestARMState,guest_TISTART); |
| 584 | offB_TILEN = offsetof(VexGuestARMState,guest_TILEN); |
| 585 | offB_GUEST_IP = offsetof(VexGuestARMState,guest_R15T); |
| 586 | szB_GUEST_IP = sizeof( ((VexGuestARMState*)0)->guest_R15T ); |
| 587 | offB_HOST_EvC_COUNTER = offsetof(VexGuestARMState,host_EvC_COUNTER); |
| 588 | offB_HOST_EvC_FAILADDR = offsetof(VexGuestARMState,host_EvC_FAILADDR); |
sewardj | 6c299f3 | 2009-12-31 18:00:12 +0000 | [diff] [blame] | 589 | vassert(are_valid_hwcaps(VexArchARM, vta->archinfo_guest.hwcaps)); |
| 590 | vassert(0 == sizeof(VexGuestARMState) % 16); |
| 591 | vassert(sizeof( ((VexGuestARMState*)0)->guest_TISTART) == 4); |
| 592 | vassert(sizeof( ((VexGuestARMState*)0)->guest_TILEN ) == 4); |
| 593 | vassert(sizeof( ((VexGuestARMState*)0)->guest_NRADDR ) == 4); |
| 594 | break; |
| 595 | |
sewardj | d0e5fe7 | 2012-06-07 08:51:02 +0000 | [diff] [blame] | 596 | case VexArchMIPS32: |
| 597 | preciseMemExnsFn = guest_mips32_state_requires_precise_mem_exns; |
| 598 | disInstrFn = disInstr_MIPS; |
| 599 | specHelper = guest_mips32_spechelper; |
| 600 | guest_sizeB = sizeof(VexGuestMIPS32State); |
| 601 | guest_word_type = Ity_I32; |
| 602 | guest_layout = &mips32Guest_layout; |
| 603 | offB_TISTART = offsetof(VexGuestMIPS32State,guest_TISTART); |
| 604 | offB_TILEN = offsetof(VexGuestMIPS32State,guest_TILEN); |
| 605 | offB_GUEST_IP = offsetof(VexGuestMIPS32State,guest_PC); |
| 606 | szB_GUEST_IP = sizeof( ((VexGuestMIPS32State*)0)->guest_PC ); |
| 607 | offB_HOST_EvC_COUNTER = offsetof(VexGuestMIPS32State,host_EvC_COUNTER); |
| 608 | offB_HOST_EvC_FAILADDR = offsetof(VexGuestMIPS32State,host_EvC_FAILADDR); |
| 609 | vassert(are_valid_hwcaps(VexArchMIPS32, vta->archinfo_guest.hwcaps)); |
| 610 | vassert(0 == sizeof(VexGuestMIPS32State) % 16); |
| 611 | vassert(sizeof( ((VexGuestMIPS32State*)0)->guest_TISTART) == 4); |
| 612 | vassert(sizeof( ((VexGuestMIPS32State*)0)->guest_TILEN ) == 4); |
| 613 | vassert(sizeof( ((VexGuestMIPS32State*)0)->guest_NRADDR ) == 4); |
| 614 | break; |
| 615 | |
petarj | b92a954 | 2013-02-27 22:57:17 +0000 | [diff] [blame] | 616 | case VexArchMIPS64: |
| 617 | preciseMemExnsFn = guest_mips64_state_requires_precise_mem_exns; |
| 618 | disInstrFn = disInstr_MIPS; |
| 619 | specHelper = guest_mips64_spechelper; |
| 620 | guest_sizeB = sizeof(VexGuestMIPS64State); |
| 621 | guest_word_type = Ity_I64; |
| 622 | guest_layout = &mips64Guest_layout; |
| 623 | offB_TISTART = offsetof(VexGuestMIPS64State,guest_TISTART); |
| 624 | offB_TILEN = offsetof(VexGuestMIPS64State,guest_TILEN); |
| 625 | offB_GUEST_IP = offsetof(VexGuestMIPS64State,guest_PC); |
| 626 | szB_GUEST_IP = sizeof( ((VexGuestMIPS64State*)0)->guest_PC ); |
| 627 | offB_HOST_EvC_COUNTER = offsetof(VexGuestMIPS64State,host_EvC_COUNTER); |
| 628 | offB_HOST_EvC_FAILADDR = offsetof(VexGuestMIPS64State,host_EvC_FAILADDR); |
| 629 | vassert(are_valid_hwcaps(VexArchMIPS64, vta->archinfo_guest.hwcaps)); |
| 630 | vassert(0 == sizeof(VexGuestMIPS64State) % 16); |
| 631 | vassert(sizeof( ((VexGuestMIPS64State*)0)->guest_TISTART) == 8); |
| 632 | vassert(sizeof( ((VexGuestMIPS64State*)0)->guest_TILEN ) == 8); |
| 633 | vassert(sizeof( ((VexGuestMIPS64State*)0)->guest_NRADDR ) == 8); |
| 634 | break; |
| 635 | |
sewardj | f13a16a | 2004-07-05 17:10:14 +0000 | [diff] [blame] | 636 | default: |
sewardj | 887a11a | 2004-07-05 17:26:47 +0000 | [diff] [blame] | 637 | vpanic("LibVEX_Translate: unsupported guest insn set"); |
sewardj | f13a16a | 2004-07-05 17:10:14 +0000 | [diff] [blame] | 638 | } |
| 639 | |
sewardj | bc161a4 | 2011-06-07 21:28:38 +0000 | [diff] [blame] | 640 | /* Set up result struct. */ |
| 641 | VexTranslateResult res; |
sewardj | fadbbe2 | 2012-04-24 11:49:03 +0000 | [diff] [blame] | 642 | res.status = VexTransOK; |
| 643 | res.n_sc_extents = 0; |
| 644 | res.offs_profInc = -1; |
| 645 | res.n_guest_instrs = 0; |
sewardj | bc161a4 | 2011-06-07 21:28:38 +0000 | [diff] [blame] | 646 | |
sewardj | 9df271d | 2004-12-31 22:37:42 +0000 | [diff] [blame] | 647 | /* yet more sanity checks ... */ |
sewardj | 17c7f95 | 2005-12-15 14:02:34 +0000 | [diff] [blame] | 648 | if (vta->arch_guest == vta->arch_host) { |
sewardj | 9df271d | 2004-12-31 22:37:42 +0000 | [diff] [blame] | 649 | /* doesn't necessarily have to be true, but if it isn't it means |
sewardj | 0ec57c5 | 2005-02-01 15:24:10 +0000 | [diff] [blame] | 650 | we are simulating one flavour of an architecture a different |
| 651 | flavour of the same architecture, which is pretty strange. */ |
sewardj | 5117ce1 | 2006-01-27 21:20:15 +0000 | [diff] [blame] | 652 | vassert(vta->archinfo_guest.hwcaps == vta->archinfo_host.hwcaps); |
sewardj | 9df271d | 2004-12-31 22:37:42 +0000 | [diff] [blame] | 653 | } |
sewardj | 2a9ad02 | 2004-11-25 02:46:58 +0000 | [diff] [blame] | 654 | |
sewardj | 2d6b14a | 2005-11-23 04:25:07 +0000 | [diff] [blame] | 655 | vexAllocSanityCheck(); |
| 656 | |
sewardj | f48ac19 | 2004-10-29 00:41:29 +0000 | [diff] [blame] | 657 | if (vex_traceflags & VEX_TRACE_FE) |
| 658 | vex_printf("\n------------------------" |
| 659 | " Front end " |
| 660 | "------------------------\n\n"); |
| 661 | |
sewardj | dd40fdf | 2006-12-24 02:20:24 +0000 | [diff] [blame] | 662 | irsb = bb_to_IR ( vta->guest_extents, |
sewardj | bc161a4 | 2011-06-07 21:28:38 +0000 | [diff] [blame] | 663 | &res.n_sc_extents, |
sewardj | fadbbe2 | 2012-04-24 11:49:03 +0000 | [diff] [blame] | 664 | &res.n_guest_instrs, |
sewardj | c716aea | 2006-01-17 01:48:46 +0000 | [diff] [blame] | 665 | vta->callback_opaque, |
sewardj | 9e6491a | 2005-07-02 19:24:10 +0000 | [diff] [blame] | 666 | disInstrFn, |
sewardj | 17c7f95 | 2005-12-15 14:02:34 +0000 | [diff] [blame] | 667 | vta->guest_bytes, |
| 668 | vta->guest_bytes_addr, |
| 669 | vta->chase_into_ok, |
sewardj | 9e6491a | 2005-07-02 19:24:10 +0000 | [diff] [blame] | 670 | host_is_bigendian, |
sewardj | 442e51a | 2012-12-06 18:08:04 +0000 | [diff] [blame] | 671 | vta->sigill_diag, |
sewardj | a5f55da | 2006-04-30 23:37:32 +0000 | [diff] [blame] | 672 | vta->arch_guest, |
sewardj | 17c7f95 | 2005-12-15 14:02:34 +0000 | [diff] [blame] | 673 | &vta->archinfo_guest, |
sewardj | dd40fdf | 2006-12-24 02:20:24 +0000 | [diff] [blame] | 674 | &vta->abiinfo_both, |
sewardj | db4738a | 2005-07-07 01:32:16 +0000 | [diff] [blame] | 675 | guest_word_type, |
sewardj | bc161a4 | 2011-06-07 21:28:38 +0000 | [diff] [blame] | 676 | vta->needs_self_check, |
sewardj | c716aea | 2006-01-17 01:48:46 +0000 | [diff] [blame] | 677 | vta->preamble_function, |
sewardj | db4738a | 2005-07-07 01:32:16 +0000 | [diff] [blame] | 678 | offB_TISTART, |
sewardj | c6f970f | 2012-04-02 21:54:49 +0000 | [diff] [blame] | 679 | offB_TILEN, |
| 680 | offB_GUEST_IP, |
| 681 | szB_GUEST_IP ); |
sewardj | f13a16a | 2004-07-05 17:10:14 +0000 | [diff] [blame] | 682 | |
sewardj | 2d6b14a | 2005-11-23 04:25:07 +0000 | [diff] [blame] | 683 | vexAllocSanityCheck(); |
| 684 | |
sewardj | dd40fdf | 2006-12-24 02:20:24 +0000 | [diff] [blame] | 685 | if (irsb == NULL) { |
sewardj | f13a16a | 2004-07-05 17:10:14 +0000 | [diff] [blame] | 686 | /* Access failure. */ |
sewardj | 2d6b14a | 2005-11-23 04:25:07 +0000 | [diff] [blame] | 687 | vexSetAllocModeTEMP_and_clear(); |
sewardj | f48ac19 | 2004-10-29 00:41:29 +0000 | [diff] [blame] | 688 | vex_traceflags = 0; |
sewardj | bc161a4 | 2011-06-07 21:28:38 +0000 | [diff] [blame] | 689 | res.status = VexTransAccessFail; return res; |
sewardj | f13a16a | 2004-07-05 17:10:14 +0000 | [diff] [blame] | 690 | } |
sewardj | aa59f94 | 2004-10-09 09:34:36 +0000 | [diff] [blame] | 691 | |
sewardj | 17c7f95 | 2005-12-15 14:02:34 +0000 | [diff] [blame] | 692 | vassert(vta->guest_extents->n_used >= 1 && vta->guest_extents->n_used <= 3); |
| 693 | vassert(vta->guest_extents->base[0] == vta->guest_bytes_addr); |
| 694 | for (i = 0; i < vta->guest_extents->n_used; i++) { |
| 695 | vassert(vta->guest_extents->len[i] < 10000); /* sanity */ |
sewardj | 72c7281 | 2005-01-19 11:49:45 +0000 | [diff] [blame] | 696 | } |
| 697 | |
sewardj | aa59f94 | 2004-10-09 09:34:36 +0000 | [diff] [blame] | 698 | /* If debugging, show the raw guest bytes for this bb. */ |
sewardj | 109ffdb | 2004-12-10 21:45:38 +0000 | [diff] [blame] | 699 | if (0 || (vex_traceflags & VEX_TRACE_FE)) { |
sewardj | 17c7f95 | 2005-12-15 14:02:34 +0000 | [diff] [blame] | 700 | if (vta->guest_extents->n_used > 1) { |
sewardj | 72c7281 | 2005-01-19 11:49:45 +0000 | [diff] [blame] | 701 | vex_printf("can't show code due to extents > 1\n"); |
| 702 | } else { |
| 703 | /* HACK */ |
sewardj | 17c7f95 | 2005-12-15 14:02:34 +0000 | [diff] [blame] | 704 | UChar* p = (UChar*)vta->guest_bytes; |
sewardj | 01f8cce | 2009-08-31 08:50:02 +0000 | [diff] [blame] | 705 | UInt sum = 0; |
sewardj | 17c7f95 | 2005-12-15 14:02:34 +0000 | [diff] [blame] | 706 | UInt guest_bytes_read = (UInt)vta->guest_extents->len[0]; |
sewardj | 01f8cce | 2009-08-31 08:50:02 +0000 | [diff] [blame] | 707 | vex_printf("GuestBytes %llx %u ", vta->guest_bytes_addr, |
| 708 | guest_bytes_read ); |
| 709 | for (i = 0; i < guest_bytes_read; i++) { |
| 710 | UInt b = (UInt)p[i]; |
| 711 | vex_printf(" %02x", b ); |
| 712 | sum = (sum << 1) ^ b; |
| 713 | } |
| 714 | vex_printf(" %08x\n\n", sum); |
sewardj | 72c7281 | 2005-01-19 11:49:45 +0000 | [diff] [blame] | 715 | } |
sewardj | aa59f94 | 2004-10-09 09:34:36 +0000 | [diff] [blame] | 716 | } |
| 717 | |
| 718 | /* Sanity check the initial IR. */ |
sewardj | dd40fdf | 2006-12-24 02:20:24 +0000 | [diff] [blame] | 719 | sanityCheckIRSB( irsb, "initial IR", |
sewardj | b923075 | 2004-12-29 19:25:06 +0000 | [diff] [blame] | 720 | False/*can be non-flat*/, guest_word_type ); |
sewardj | e8e9d73 | 2004-07-16 21:03:45 +0000 | [diff] [blame] | 721 | |
sewardj | 2d6b14a | 2005-11-23 04:25:07 +0000 | [diff] [blame] | 722 | vexAllocSanityCheck(); |
| 723 | |
sewardj | edf4d69 | 2004-08-17 13:52:58 +0000 | [diff] [blame] | 724 | /* Clean it up, hopefully a lot. */ |
sewardj | dd40fdf | 2006-12-24 02:20:24 +0000 | [diff] [blame] | 725 | irsb = do_iropt_BB ( irsb, specHelper, preciseMemExnsFn, |
sewardj | ec0d9a0 | 2010-08-22 12:54:56 +0000 | [diff] [blame] | 726 | vta->guest_bytes_addr, |
| 727 | vta->arch_guest ); |
sewardj | dd40fdf | 2006-12-24 02:20:24 +0000 | [diff] [blame] | 728 | sanityCheckIRSB( irsb, "after initial iropt", |
sewardj | b923075 | 2004-12-29 19:25:06 +0000 | [diff] [blame] | 729 | True/*must be flat*/, guest_word_type ); |
sewardj | edf4d69 | 2004-08-17 13:52:58 +0000 | [diff] [blame] | 730 | |
sewardj | f48ac19 | 2004-10-29 00:41:29 +0000 | [diff] [blame] | 731 | if (vex_traceflags & VEX_TRACE_OPT1) { |
| 732 | vex_printf("\n------------------------" |
| 733 | " After pre-instr IR optimisation " |
| 734 | "------------------------\n\n"); |
sewardj | dd40fdf | 2006-12-24 02:20:24 +0000 | [diff] [blame] | 735 | ppIRSB ( irsb ); |
sewardj | edf4d69 | 2004-08-17 13:52:58 +0000 | [diff] [blame] | 736 | vex_printf("\n"); |
| 737 | } |
| 738 | |
sewardj | 2d6b14a | 2005-11-23 04:25:07 +0000 | [diff] [blame] | 739 | vexAllocSanityCheck(); |
| 740 | |
sewardj | f13a16a | 2004-07-05 17:10:14 +0000 | [diff] [blame] | 741 | /* Get the thing instrumented. */ |
sewardj | 17c7f95 | 2005-12-15 14:02:34 +0000 | [diff] [blame] | 742 | if (vta->instrument1) |
sewardj | dd40fdf | 2006-12-24 02:20:24 +0000 | [diff] [blame] | 743 | irsb = vta->instrument1(vta->callback_opaque, |
| 744 | irsb, guest_layout, |
sewardj | 17c7f95 | 2005-12-15 14:02:34 +0000 | [diff] [blame] | 745 | vta->guest_extents, |
florian | 5048192 | 2012-10-07 21:58:07 +0000 | [diff] [blame] | 746 | &vta->archinfo_host, |
sewardj | 17c7f95 | 2005-12-15 14:02:34 +0000 | [diff] [blame] | 747 | guest_word_type, host_word_type); |
sewardj | 2d6b14a | 2005-11-23 04:25:07 +0000 | [diff] [blame] | 748 | vexAllocSanityCheck(); |
| 749 | |
sewardj | 17c7f95 | 2005-12-15 14:02:34 +0000 | [diff] [blame] | 750 | if (vta->instrument2) |
sewardj | dd40fdf | 2006-12-24 02:20:24 +0000 | [diff] [blame] | 751 | irsb = vta->instrument2(vta->callback_opaque, |
| 752 | irsb, guest_layout, |
sewardj | 17c7f95 | 2005-12-15 14:02:34 +0000 | [diff] [blame] | 753 | vta->guest_extents, |
florian | 5048192 | 2012-10-07 21:58:07 +0000 | [diff] [blame] | 754 | &vta->archinfo_host, |
sewardj | 17c7f95 | 2005-12-15 14:02:34 +0000 | [diff] [blame] | 755 | guest_word_type, host_word_type); |
sewardj | 49651f4 | 2004-10-28 22:11:04 +0000 | [diff] [blame] | 756 | |
sewardj | f48ac19 | 2004-10-29 00:41:29 +0000 | [diff] [blame] | 757 | if (vex_traceflags & VEX_TRACE_INST) { |
| 758 | vex_printf("\n------------------------" |
| 759 | " After instrumentation " |
| 760 | "------------------------\n\n"); |
sewardj | dd40fdf | 2006-12-24 02:20:24 +0000 | [diff] [blame] | 761 | ppIRSB ( irsb ); |
sewardj | f48ac19 | 2004-10-29 00:41:29 +0000 | [diff] [blame] | 762 | vex_printf("\n"); |
| 763 | } |
| 764 | |
sewardj | 17c7f95 | 2005-12-15 14:02:34 +0000 | [diff] [blame] | 765 | if (vta->instrument1 || vta->instrument2) |
sewardj | dd40fdf | 2006-12-24 02:20:24 +0000 | [diff] [blame] | 766 | sanityCheckIRSB( irsb, "after instrumentation", |
sewardj | b923075 | 2004-12-29 19:25:06 +0000 | [diff] [blame] | 767 | True/*must be flat*/, guest_word_type ); |
sewardj | f13a16a | 2004-07-05 17:10:14 +0000 | [diff] [blame] | 768 | |
sewardj | 9578a8b | 2004-11-04 19:44:48 +0000 | [diff] [blame] | 769 | /* Do a post-instrumentation cleanup pass. */ |
sewardj | 17c7f95 | 2005-12-15 14:02:34 +0000 | [diff] [blame] | 770 | if (vta->instrument1 || vta->instrument2) { |
sewardj | dd40fdf | 2006-12-24 02:20:24 +0000 | [diff] [blame] | 771 | do_deadcode_BB( irsb ); |
| 772 | irsb = cprop_BB( irsb ); |
| 773 | do_deadcode_BB( irsb ); |
| 774 | sanityCheckIRSB( irsb, "after post-instrumentation cleanup", |
sewardj | b923075 | 2004-12-29 19:25:06 +0000 | [diff] [blame] | 775 | True/*must be flat*/, guest_word_type ); |
sewardj | 9578a8b | 2004-11-04 19:44:48 +0000 | [diff] [blame] | 776 | } |
| 777 | |
sewardj | 2d6b14a | 2005-11-23 04:25:07 +0000 | [diff] [blame] | 778 | vexAllocSanityCheck(); |
| 779 | |
sewardj | 9578a8b | 2004-11-04 19:44:48 +0000 | [diff] [blame] | 780 | if (vex_traceflags & VEX_TRACE_OPT2) { |
| 781 | vex_printf("\n------------------------" |
| 782 | " After post-instr IR optimisation " |
| 783 | "------------------------\n\n"); |
sewardj | dd40fdf | 2006-12-24 02:20:24 +0000 | [diff] [blame] | 784 | ppIRSB ( irsb ); |
sewardj | 9578a8b | 2004-11-04 19:44:48 +0000 | [diff] [blame] | 785 | vex_printf("\n"); |
| 786 | } |
| 787 | |
sewardj | f9517d0 | 2005-11-28 13:39:37 +0000 | [diff] [blame] | 788 | /* Turn it into virtual-registerised code. Build trees -- this |
| 789 | also throws away any dead bindings. */ |
florian | 62140c1 | 2013-01-20 03:51:04 +0000 | [diff] [blame] | 790 | max_ga = ado_treebuild_BB( irsb, preciseMemExnsFn ); |
sewardj | f48ac19 | 2004-10-29 00:41:29 +0000 | [diff] [blame] | 791 | |
sewardj | be1b6ff | 2007-08-28 06:06:27 +0000 | [diff] [blame] | 792 | if (vta->finaltidy) { |
| 793 | irsb = vta->finaltidy(irsb); |
| 794 | } |
| 795 | |
sewardj | 2d6b14a | 2005-11-23 04:25:07 +0000 | [diff] [blame] | 796 | vexAllocSanityCheck(); |
| 797 | |
sewardj | f48ac19 | 2004-10-29 00:41:29 +0000 | [diff] [blame] | 798 | if (vex_traceflags & VEX_TRACE_TREES) { |
| 799 | vex_printf("\n------------------------" |
| 800 | " After tree-building " |
| 801 | "------------------------\n\n"); |
sewardj | dd40fdf | 2006-12-24 02:20:24 +0000 | [diff] [blame] | 802 | ppIRSB ( irsb ); |
sewardj | f48ac19 | 2004-10-29 00:41:29 +0000 | [diff] [blame] | 803 | vex_printf("\n"); |
| 804 | } |
| 805 | |
sewardj | e908c42 | 2005-02-04 21:18:16 +0000 | [diff] [blame] | 806 | /* HACK */ |
sewardj | bc161a4 | 2011-06-07 21:28:38 +0000 | [diff] [blame] | 807 | if (0) { |
| 808 | *(vta->host_bytes_used) = 0; |
| 809 | res.status = VexTransOK; return res; |
| 810 | } |
sewardj | e908c42 | 2005-02-04 21:18:16 +0000 | [diff] [blame] | 811 | /* end HACK */ |
sewardj | c33671d | 2005-02-01 20:30:00 +0000 | [diff] [blame] | 812 | |
sewardj | f48ac19 | 2004-10-29 00:41:29 +0000 | [diff] [blame] | 813 | if (vex_traceflags & VEX_TRACE_VCODE) |
| 814 | vex_printf("\n------------------------" |
| 815 | " Instruction selection " |
| 816 | "------------------------\n"); |
| 817 | |
sewardj | c6f970f | 2012-04-02 21:54:49 +0000 | [diff] [blame] | 818 | /* No guest has its IP field at offset zero. If this fails it |
| 819 | means some transformation pass somewhere failed to update/copy |
| 820 | irsb->offsIP properly. */ |
| 821 | vassert(irsb->offsIP >= 16); |
| 822 | |
| 823 | vcode = iselSB ( irsb, vta->arch_host, |
| 824 | &vta->archinfo_host, |
| 825 | &vta->abiinfo_both, |
| 826 | offB_HOST_EvC_COUNTER, |
| 827 | offB_HOST_EvC_FAILADDR, |
| 828 | chainingAllowed, |
| 829 | vta->addProfInc, |
| 830 | max_ga ); |
sewardj | f13a16a | 2004-07-05 17:10:14 +0000 | [diff] [blame] | 831 | |
sewardj | 2d6b14a | 2005-11-23 04:25:07 +0000 | [diff] [blame] | 832 | vexAllocSanityCheck(); |
| 833 | |
sewardj | f48ac19 | 2004-10-29 00:41:29 +0000 | [diff] [blame] | 834 | if (vex_traceflags & VEX_TRACE_VCODE) |
| 835 | vex_printf("\n"); |
| 836 | |
sewardj | f48ac19 | 2004-10-29 00:41:29 +0000 | [diff] [blame] | 837 | if (vex_traceflags & VEX_TRACE_VCODE) { |
sewardj | 1f40a0a | 2004-07-21 12:28:07 +0000 | [diff] [blame] | 838 | for (i = 0; i < vcode->arr_used; i++) { |
| 839 | vex_printf("%3d ", i); |
cerion | 92b6436 | 2005-12-13 12:02:26 +0000 | [diff] [blame] | 840 | ppInstr(vcode->arr[i], mode64); |
sewardj | 1f40a0a | 2004-07-21 12:28:07 +0000 | [diff] [blame] | 841 | vex_printf("\n"); |
| 842 | } |
sewardj | fbcaf33 | 2004-07-08 01:46:01 +0000 | [diff] [blame] | 843 | vex_printf("\n"); |
| 844 | } |
sewardj | fbcaf33 | 2004-07-08 01:46:01 +0000 | [diff] [blame] | 845 | |
sewardj | f13a16a | 2004-07-05 17:10:14 +0000 | [diff] [blame] | 846 | /* Register allocate. */ |
| 847 | rcode = doRegisterAllocation ( vcode, available_real_regs, |
cerion | f0de28c | 2005-12-13 20:21:11 +0000 | [diff] [blame] | 848 | n_available_real_regs, |
sewardj | 72c7281 | 2005-01-19 11:49:45 +0000 | [diff] [blame] | 849 | isMove, getRegUsage, mapRegs, |
sewardj | fb7373a | 2007-08-25 21:29:03 +0000 | [diff] [blame] | 850 | genSpill, genReload, directReload, |
| 851 | guest_sizeB, |
cerion | 92b6436 | 2005-12-13 12:02:26 +0000 | [diff] [blame] | 852 | ppInstr, ppReg, mode64 ); |
sewardj | f13a16a | 2004-07-05 17:10:14 +0000 | [diff] [blame] | 853 | |
sewardj | 2d6b14a | 2005-11-23 04:25:07 +0000 | [diff] [blame] | 854 | vexAllocSanityCheck(); |
| 855 | |
sewardj | f48ac19 | 2004-10-29 00:41:29 +0000 | [diff] [blame] | 856 | if (vex_traceflags & VEX_TRACE_RCODE) { |
| 857 | vex_printf("\n------------------------" |
| 858 | " Register-allocated code " |
| 859 | "------------------------\n\n"); |
sewardj | 1f40a0a | 2004-07-21 12:28:07 +0000 | [diff] [blame] | 860 | for (i = 0; i < rcode->arr_used; i++) { |
| 861 | vex_printf("%3d ", i); |
cerion | 92b6436 | 2005-12-13 12:02:26 +0000 | [diff] [blame] | 862 | ppInstr(rcode->arr[i], mode64); |
sewardj | 1f40a0a | 2004-07-21 12:28:07 +0000 | [diff] [blame] | 863 | vex_printf("\n"); |
| 864 | } |
sewardj | fbcaf33 | 2004-07-08 01:46:01 +0000 | [diff] [blame] | 865 | vex_printf("\n"); |
| 866 | } |
sewardj | fbcaf33 | 2004-07-08 01:46:01 +0000 | [diff] [blame] | 867 | |
sewardj | e908c42 | 2005-02-04 21:18:16 +0000 | [diff] [blame] | 868 | /* HACK */ |
sewardj | bc161a4 | 2011-06-07 21:28:38 +0000 | [diff] [blame] | 869 | if (0) { |
| 870 | *(vta->host_bytes_used) = 0; |
| 871 | res.status = VexTransOK; return res; |
| 872 | } |
sewardj | e908c42 | 2005-02-04 21:18:16 +0000 | [diff] [blame] | 873 | /* end HACK */ |
| 874 | |
sewardj | 81bd550 | 2004-07-21 18:49:27 +0000 | [diff] [blame] | 875 | /* Assemble */ |
sewardj | f48ac19 | 2004-10-29 00:41:29 +0000 | [diff] [blame] | 876 | if (vex_traceflags & VEX_TRACE_ASM) { |
| 877 | vex_printf("\n------------------------" |
| 878 | " Assembly " |
| 879 | "------------------------\n\n"); |
| 880 | } |
| 881 | |
sewardj | 81bd550 | 2004-07-21 18:49:27 +0000 | [diff] [blame] | 882 | out_used = 0; /* tracks along the host_bytes array */ |
| 883 | for (i = 0; i < rcode->arr_used; i++) { |
sewardj | c6f970f | 2012-04-02 21:54:49 +0000 | [diff] [blame] | 884 | HInstr* hi = rcode->arr[i]; |
| 885 | Bool hi_isProfInc = False; |
| 886 | if (UNLIKELY(vex_traceflags & VEX_TRACE_ASM)) { |
| 887 | ppInstr(hi, mode64); |
sewardj | bad34a9 | 2004-07-22 01:14:11 +0000 | [diff] [blame] | 888 | vex_printf("\n"); |
| 889 | } |
sewardj | c6f970f | 2012-04-02 21:54:49 +0000 | [diff] [blame] | 890 | j = emit( &hi_isProfInc, |
| 891 | insn_bytes, sizeof insn_bytes, hi, mode64, |
| 892 | vta->disp_cp_chain_me_to_slowEP, |
| 893 | vta->disp_cp_chain_me_to_fastEP, |
| 894 | vta->disp_cp_xindir, |
| 895 | vta->disp_cp_xassisted ); |
| 896 | if (UNLIKELY(vex_traceflags & VEX_TRACE_ASM)) { |
sewardj | bad34a9 | 2004-07-22 01:14:11 +0000 | [diff] [blame] | 897 | for (k = 0; k < j; k++) |
sewardj | 72c7281 | 2005-01-19 11:49:45 +0000 | [diff] [blame] | 898 | if (insn_bytes[k] < 16) |
sewardj | 86898e8 | 2004-07-22 17:26:12 +0000 | [diff] [blame] | 899 | vex_printf("0%x ", (UInt)insn_bytes[k]); |
| 900 | else |
| 901 | vex_printf("%x ", (UInt)insn_bytes[k]); |
sewardj | bad34a9 | 2004-07-22 01:14:11 +0000 | [diff] [blame] | 902 | vex_printf("\n\n"); |
| 903 | } |
sewardj | c6f970f | 2012-04-02 21:54:49 +0000 | [diff] [blame] | 904 | if (UNLIKELY(out_used + j > vta->host_bytes_size)) { |
sewardj | 2d6b14a | 2005-11-23 04:25:07 +0000 | [diff] [blame] | 905 | vexSetAllocModeTEMP_and_clear(); |
sewardj | f48ac19 | 2004-10-29 00:41:29 +0000 | [diff] [blame] | 906 | vex_traceflags = 0; |
sewardj | bc161a4 | 2011-06-07 21:28:38 +0000 | [diff] [blame] | 907 | res.status = VexTransOutputFull; |
| 908 | return res; |
sewardj | 81bd550 | 2004-07-21 18:49:27 +0000 | [diff] [blame] | 909 | } |
sewardj | c6f970f | 2012-04-02 21:54:49 +0000 | [diff] [blame] | 910 | if (UNLIKELY(hi_isProfInc)) { |
| 911 | vassert(vta->addProfInc); /* else where did it come from? */ |
| 912 | vassert(res.offs_profInc == -1); /* there can be only one (tm) */ |
| 913 | vassert(out_used >= 0); |
| 914 | res.offs_profInc = out_used; |
| 915 | } |
| 916 | { UChar* dst = &vta->host_bytes[out_used]; |
| 917 | for (k = 0; k < j; k++) { |
| 918 | dst[k] = insn_bytes[k]; |
| 919 | } |
| 920 | out_used += j; |
sewardj | 81bd550 | 2004-07-21 18:49:27 +0000 | [diff] [blame] | 921 | } |
sewardj | 17c7f95 | 2005-12-15 14:02:34 +0000 | [diff] [blame] | 922 | vassert(out_used <= vta->host_bytes_size); |
sewardj | 81bd550 | 2004-07-21 18:49:27 +0000 | [diff] [blame] | 923 | } |
sewardj | 17c7f95 | 2005-12-15 14:02:34 +0000 | [diff] [blame] | 924 | *(vta->host_bytes_used) = out_used; |
sewardj | 81bd550 | 2004-07-21 18:49:27 +0000 | [diff] [blame] | 925 | |
sewardj | 2d6b14a | 2005-11-23 04:25:07 +0000 | [diff] [blame] | 926 | vexAllocSanityCheck(); |
| 927 | |
| 928 | vexSetAllocModeTEMP_and_clear(); |
sewardj | f13a16a | 2004-07-05 17:10:14 +0000 | [diff] [blame] | 929 | |
sewardj | 65ea17e | 2012-12-28 09:01:59 +0000 | [diff] [blame] | 930 | if (vex_traceflags) { |
| 931 | /* Print the expansion ratio for this SB. */ |
| 932 | j = 0; /* total guest bytes */ |
| 933 | for (i = 0; i < vta->guest_extents->n_used; i++) { |
| 934 | j += vta->guest_extents->len[i]; |
| 935 | } |
| 936 | if (1) vex_printf("VexExpansionRatio %d %d %d :10\n\n", |
| 937 | j, out_used, (10 * out_used) / (j == 0 ? 1 : j)); |
| 938 | } |
| 939 | |
sewardj | f48ac19 | 2004-10-29 00:41:29 +0000 | [diff] [blame] | 940 | vex_traceflags = 0; |
sewardj | bc161a4 | 2011-06-07 21:28:38 +0000 | [diff] [blame] | 941 | res.status = VexTransOK; |
| 942 | return res; |
sewardj | 35421a3 | 2004-07-05 13:12:34 +0000 | [diff] [blame] | 943 | } |
| 944 | |
| 945 | |
sewardj | c6f970f | 2012-04-02 21:54:49 +0000 | [diff] [blame] | 946 | /* --------- Chain/Unchain XDirects. --------- */ |
| 947 | |
| 948 | VexInvalRange LibVEX_Chain ( VexArch arch_host, |
| 949 | void* place_to_chain, |
| 950 | void* disp_cp_chain_me_EXPECTED, |
| 951 | void* place_to_jump_to ) |
| 952 | { |
| 953 | VexInvalRange (*chainXDirect)(void*, void*, void*) = NULL; |
| 954 | switch (arch_host) { |
| 955 | case VexArchX86: |
| 956 | chainXDirect = chainXDirect_X86; break; |
| 957 | case VexArchAMD64: |
| 958 | chainXDirect = chainXDirect_AMD64; break; |
| 959 | case VexArchARM: |
| 960 | chainXDirect = chainXDirect_ARM; break; |
florian | 8844a63 | 2012-04-13 04:04:06 +0000 | [diff] [blame] | 961 | case VexArchS390X: |
| 962 | chainXDirect = chainXDirect_S390; break; |
sewardj | 3dee849 | 2012-04-20 00:13:28 +0000 | [diff] [blame] | 963 | case VexArchPPC32: |
| 964 | return chainXDirect_PPC(place_to_chain, |
| 965 | disp_cp_chain_me_EXPECTED, |
| 966 | place_to_jump_to, False/*!mode64*/); |
sewardj | f252de5 | 2012-04-20 10:42:24 +0000 | [diff] [blame] | 967 | case VexArchPPC64: |
| 968 | return chainXDirect_PPC(place_to_chain, |
| 969 | disp_cp_chain_me_EXPECTED, |
| 970 | place_to_jump_to, True/*mode64*/); |
sewardj | d0e5fe7 | 2012-06-07 08:51:02 +0000 | [diff] [blame] | 971 | case VexArchMIPS32: |
| 972 | return chainXDirect_MIPS(place_to_chain, |
| 973 | disp_cp_chain_me_EXPECTED, |
| 974 | place_to_jump_to, False/*!mode64*/); |
petarj | b92a954 | 2013-02-27 22:57:17 +0000 | [diff] [blame] | 975 | case VexArchMIPS64: |
| 976 | return chainXDirect_MIPS(place_to_chain, |
| 977 | disp_cp_chain_me_EXPECTED, |
| 978 | place_to_jump_to, True/*!mode64*/); |
sewardj | c6f970f | 2012-04-02 21:54:49 +0000 | [diff] [blame] | 979 | default: |
| 980 | vassert(0); |
| 981 | } |
| 982 | vassert(chainXDirect); |
| 983 | VexInvalRange vir |
| 984 | = chainXDirect(place_to_chain, disp_cp_chain_me_EXPECTED, |
| 985 | place_to_jump_to); |
| 986 | return vir; |
| 987 | } |
| 988 | |
| 989 | VexInvalRange LibVEX_UnChain ( VexArch arch_host, |
| 990 | void* place_to_unchain, |
| 991 | void* place_to_jump_to_EXPECTED, |
| 992 | void* disp_cp_chain_me ) |
| 993 | { |
| 994 | VexInvalRange (*unchainXDirect)(void*, void*, void*) = NULL; |
| 995 | switch (arch_host) { |
| 996 | case VexArchX86: |
| 997 | unchainXDirect = unchainXDirect_X86; break; |
| 998 | case VexArchAMD64: |
| 999 | unchainXDirect = unchainXDirect_AMD64; break; |
| 1000 | case VexArchARM: |
| 1001 | unchainXDirect = unchainXDirect_ARM; break; |
florian | 8844a63 | 2012-04-13 04:04:06 +0000 | [diff] [blame] | 1002 | case VexArchS390X: |
| 1003 | unchainXDirect = unchainXDirect_S390; break; |
sewardj | 3dee849 | 2012-04-20 00:13:28 +0000 | [diff] [blame] | 1004 | case VexArchPPC32: |
| 1005 | return unchainXDirect_PPC(place_to_unchain, |
| 1006 | place_to_jump_to_EXPECTED, |
| 1007 | disp_cp_chain_me, False/*!mode64*/); |
sewardj | f252de5 | 2012-04-20 10:42:24 +0000 | [diff] [blame] | 1008 | case VexArchPPC64: |
| 1009 | return unchainXDirect_PPC(place_to_unchain, |
| 1010 | place_to_jump_to_EXPECTED, |
| 1011 | disp_cp_chain_me, True/*mode64*/); |
sewardj | d0e5fe7 | 2012-06-07 08:51:02 +0000 | [diff] [blame] | 1012 | case VexArchMIPS32: |
| 1013 | return unchainXDirect_MIPS(place_to_unchain, |
petarj | b92a954 | 2013-02-27 22:57:17 +0000 | [diff] [blame] | 1014 | place_to_jump_to_EXPECTED, |
| 1015 | disp_cp_chain_me, False/*!mode64*/); |
| 1016 | case VexArchMIPS64: |
| 1017 | return unchainXDirect_MIPS(place_to_unchain, |
| 1018 | place_to_jump_to_EXPECTED, |
| 1019 | disp_cp_chain_me, True/*!mode64*/); |
sewardj | c6f970f | 2012-04-02 21:54:49 +0000 | [diff] [blame] | 1020 | default: |
| 1021 | vassert(0); |
| 1022 | } |
| 1023 | vassert(unchainXDirect); |
| 1024 | VexInvalRange vir |
| 1025 | = unchainXDirect(place_to_unchain, place_to_jump_to_EXPECTED, |
| 1026 | disp_cp_chain_me); |
| 1027 | return vir; |
| 1028 | } |
| 1029 | |
| 1030 | Int LibVEX_evCheckSzB ( VexArch arch_host ) |
| 1031 | { |
| 1032 | static Int cached = 0; /* DO NOT MAKE NON-STATIC */ |
| 1033 | if (UNLIKELY(cached == 0)) { |
| 1034 | switch (arch_host) { |
| 1035 | case VexArchX86: |
| 1036 | cached = evCheckSzB_X86(); break; |
| 1037 | case VexArchAMD64: |
| 1038 | cached = evCheckSzB_AMD64(); break; |
| 1039 | case VexArchARM: |
| 1040 | cached = evCheckSzB_ARM(); break; |
florian | 8844a63 | 2012-04-13 04:04:06 +0000 | [diff] [blame] | 1041 | case VexArchS390X: |
| 1042 | cached = evCheckSzB_S390(); break; |
sewardj | 3dee849 | 2012-04-20 00:13:28 +0000 | [diff] [blame] | 1043 | case VexArchPPC32: |
sewardj | f252de5 | 2012-04-20 10:42:24 +0000 | [diff] [blame] | 1044 | case VexArchPPC64: |
sewardj | 3dee849 | 2012-04-20 00:13:28 +0000 | [diff] [blame] | 1045 | cached = evCheckSzB_PPC(); break; |
sewardj | d0e5fe7 | 2012-06-07 08:51:02 +0000 | [diff] [blame] | 1046 | case VexArchMIPS32: |
petarj | b92a954 | 2013-02-27 22:57:17 +0000 | [diff] [blame] | 1047 | case VexArchMIPS64: |
sewardj | d0e5fe7 | 2012-06-07 08:51:02 +0000 | [diff] [blame] | 1048 | cached = evCheckSzB_MIPS(); break; |
sewardj | c6f970f | 2012-04-02 21:54:49 +0000 | [diff] [blame] | 1049 | default: |
| 1050 | vassert(0); |
| 1051 | } |
| 1052 | } |
| 1053 | return cached; |
| 1054 | } |
| 1055 | |
| 1056 | VexInvalRange LibVEX_PatchProfInc ( VexArch arch_host, |
| 1057 | void* place_to_patch, |
| 1058 | ULong* location_of_counter ) |
| 1059 | { |
| 1060 | VexInvalRange (*patchProfInc)(void*,ULong*) = NULL; |
| 1061 | switch (arch_host) { |
| 1062 | case VexArchX86: |
| 1063 | patchProfInc = patchProfInc_X86; break; |
| 1064 | case VexArchAMD64: |
| 1065 | patchProfInc = patchProfInc_AMD64; break; |
| 1066 | case VexArchARM: |
| 1067 | patchProfInc = patchProfInc_ARM; break; |
florian | 8844a63 | 2012-04-13 04:04:06 +0000 | [diff] [blame] | 1068 | case VexArchS390X: |
| 1069 | patchProfInc = patchProfInc_S390; break; |
sewardj | 3dee849 | 2012-04-20 00:13:28 +0000 | [diff] [blame] | 1070 | case VexArchPPC32: |
| 1071 | return patchProfInc_PPC(place_to_patch, |
| 1072 | location_of_counter, False/*!mode64*/); |
sewardj | f252de5 | 2012-04-20 10:42:24 +0000 | [diff] [blame] | 1073 | case VexArchPPC64: |
| 1074 | return patchProfInc_PPC(place_to_patch, |
| 1075 | location_of_counter, True/*mode64*/); |
sewardj | d0e5fe7 | 2012-06-07 08:51:02 +0000 | [diff] [blame] | 1076 | case VexArchMIPS32: |
| 1077 | return patchProfInc_MIPS(place_to_patch, |
| 1078 | location_of_counter, False/*!mode64*/); |
petarj | b92a954 | 2013-02-27 22:57:17 +0000 | [diff] [blame] | 1079 | case VexArchMIPS64: |
| 1080 | return patchProfInc_MIPS(place_to_patch, |
| 1081 | location_of_counter, True/*!mode64*/); |
sewardj | c6f970f | 2012-04-02 21:54:49 +0000 | [diff] [blame] | 1082 | default: |
| 1083 | vassert(0); |
| 1084 | } |
| 1085 | vassert(patchProfInc); |
| 1086 | VexInvalRange vir |
| 1087 | = patchProfInc(place_to_patch, location_of_counter); |
| 1088 | return vir; |
| 1089 | } |
| 1090 | |
| 1091 | |
sewardj | 893aada | 2004-11-29 19:57:54 +0000 | [diff] [blame] | 1092 | /* --------- Emulation warnings. --------- */ |
| 1093 | |
florian | 1ff4756 | 2012-10-21 02:09:51 +0000 | [diff] [blame] | 1094 | const HChar* LibVEX_EmNote_string ( VexEmNote ew ) |
sewardj | 893aada | 2004-11-29 19:57:54 +0000 | [diff] [blame] | 1095 | { |
| 1096 | switch (ew) { |
florian | 6ef84be | 2012-08-26 03:20:07 +0000 | [diff] [blame] | 1097 | case EmNote_NONE: |
sewardj | 893aada | 2004-11-29 19:57:54 +0000 | [diff] [blame] | 1098 | return "none"; |
| 1099 | case EmWarn_X86_x87exns: |
| 1100 | return "Unmasking x87 FP exceptions"; |
sewardj | 893aada | 2004-11-29 19:57:54 +0000 | [diff] [blame] | 1101 | case EmWarn_X86_x87precision: |
| 1102 | return "Selection of non-80-bit x87 FP precision"; |
| 1103 | case EmWarn_X86_sseExns: |
sewardj | 5edfc26 | 2004-12-15 12:13:52 +0000 | [diff] [blame] | 1104 | return "Unmasking SSE FP exceptions"; |
| 1105 | case EmWarn_X86_fz: |
| 1106 | return "Setting %mxcsr.fz (SSE flush-underflows-to-zero mode)"; |
| 1107 | case EmWarn_X86_daz: |
| 1108 | return "Setting %mxcsr.daz (SSE treat-denormals-as-zero mode)"; |
sewardj | 6d26984 | 2005-08-06 11:45:02 +0000 | [diff] [blame] | 1109 | case EmWarn_X86_acFlag: |
| 1110 | return "Setting %eflags.ac (setting noted but ignored)"; |
sewardj | 9dd9cf1 | 2006-01-20 14:13:55 +0000 | [diff] [blame] | 1111 | case EmWarn_PPCexns: |
| 1112 | return "Unmasking PPC32/64 FP exceptions"; |
| 1113 | case EmWarn_PPC64_redir_overflow: |
| 1114 | return "PPC64 function redirection stack overflow"; |
| 1115 | case EmWarn_PPC64_redir_underflow: |
| 1116 | return "PPC64 function redirection stack underflow"; |
florian | 4b8efad | 2012-09-02 18:07:08 +0000 | [diff] [blame] | 1117 | case EmWarn_S390X_fpext_rounding: |
| 1118 | return "The specified rounding mode cannot be supported. That\n" |
| 1119 | " feature requires the floating point extension facility.\n" |
| 1120 | " which is not available on this host. Continuing using\n" |
| 1121 | " the rounding mode from FPC. Results may differ!"; |
florian | f0fa1be | 2012-09-18 20:24:38 +0000 | [diff] [blame] | 1122 | case EmWarn_S390X_invalid_rounding: |
| 1123 | return "The specified rounding mode is invalid.\n" |
| 1124 | " Continuing using 'round to nearest'. Results may differ!"; |
florian | e75dafa | 2012-09-01 17:54:09 +0000 | [diff] [blame] | 1125 | case EmFail_S390X_stfle: |
florian | 4e0083e | 2012-08-26 03:41:56 +0000 | [diff] [blame] | 1126 | return "Instruction stfle is not supported on this host"; |
florian | e75dafa | 2012-09-01 17:54:09 +0000 | [diff] [blame] | 1127 | case EmFail_S390X_stckf: |
florian | c5c669b | 2012-08-26 14:32:28 +0000 | [diff] [blame] | 1128 | return "Instruction stckf is not supported on this host"; |
florian | e75dafa | 2012-09-01 17:54:09 +0000 | [diff] [blame] | 1129 | case EmFail_S390X_ecag: |
florian | 8c88cb6 | 2012-08-26 18:58:13 +0000 | [diff] [blame] | 1130 | return "Instruction ecag is not supported on this host"; |
florian | e75dafa | 2012-09-01 17:54:09 +0000 | [diff] [blame] | 1131 | case EmFail_S390X_fpext: |
| 1132 | return "Encountered an instruction that requires the floating " |
| 1133 | "point extension facility.\n" |
| 1134 | " That facility is not available on this host"; |
florian | 78d5ef7 | 2013-05-11 15:02:58 +0000 | [diff] [blame] | 1135 | case EmFail_S390X_invalid_PFPO_rounding_mode: |
| 1136 | return "The rounding mode specified in GPR 0 for PFPO instruction" |
| 1137 | " is invalid"; |
| 1138 | case EmFail_S390X_invalid_PFPO_function: |
| 1139 | return "The function code specified in GPR 0 for PFPO instruction" |
| 1140 | " is invalid"; |
sewardj | 893aada | 2004-11-29 19:57:54 +0000 | [diff] [blame] | 1141 | default: |
florian | 6ef84be | 2012-08-26 03:20:07 +0000 | [diff] [blame] | 1142 | vpanic("LibVEX_EmNote_string: unknown warning"); |
sewardj | 893aada | 2004-11-29 19:57:54 +0000 | [diff] [blame] | 1143 | } |
| 1144 | } |
sewardj | 35421a3 | 2004-07-05 13:12:34 +0000 | [diff] [blame] | 1145 | |
sewardj | 5117ce1 | 2006-01-27 21:20:15 +0000 | [diff] [blame] | 1146 | /* ------------------ Arch/HwCaps stuff. ------------------ */ |
sewardj | bef170b | 2004-12-21 01:23:00 +0000 | [diff] [blame] | 1147 | |
| 1148 | const HChar* LibVEX_ppVexArch ( VexArch arch ) |
| 1149 | { |
| 1150 | switch (arch) { |
| 1151 | case VexArch_INVALID: return "INVALID"; |
| 1152 | case VexArchX86: return "X86"; |
| 1153 | case VexArchAMD64: return "AMD64"; |
| 1154 | case VexArchARM: return "ARM"; |
sewardj | 0ec57c5 | 2005-02-01 15:24:10 +0000 | [diff] [blame] | 1155 | case VexArchPPC32: return "PPC32"; |
cerion | f0de28c | 2005-12-13 20:21:11 +0000 | [diff] [blame] | 1156 | case VexArchPPC64: return "PPC64"; |
sewardj | 2019a97 | 2011-03-07 16:04:07 +0000 | [diff] [blame] | 1157 | case VexArchS390X: return "S390X"; |
sewardj | d0e5fe7 | 2012-06-07 08:51:02 +0000 | [diff] [blame] | 1158 | case VexArchMIPS32: return "MIPS32"; |
petarj | b92a954 | 2013-02-27 22:57:17 +0000 | [diff] [blame] | 1159 | case VexArchMIPS64: return "MIPS64"; |
sewardj | bef170b | 2004-12-21 01:23:00 +0000 | [diff] [blame] | 1160 | default: return "VexArch???"; |
| 1161 | } |
| 1162 | } |
| 1163 | |
sewardj | 5117ce1 | 2006-01-27 21:20:15 +0000 | [diff] [blame] | 1164 | const HChar* LibVEX_ppVexHwCaps ( VexArch arch, UInt hwcaps ) |
sewardj | bef170b | 2004-12-21 01:23:00 +0000 | [diff] [blame] | 1165 | { |
florian | 55085f8 | 2012-11-21 00:36:55 +0000 | [diff] [blame] | 1166 | const HChar* str = show_hwcaps(arch,hwcaps); |
sewardj | 5117ce1 | 2006-01-27 21:20:15 +0000 | [diff] [blame] | 1167 | return str ? str : "INVALID"; |
sewardj | bef170b | 2004-12-21 01:23:00 +0000 | [diff] [blame] | 1168 | } |
| 1169 | |
sewardj | 5117ce1 | 2006-01-27 21:20:15 +0000 | [diff] [blame] | 1170 | |
sewardj | 27e1dd6 | 2005-06-30 11:49:14 +0000 | [diff] [blame] | 1171 | /* Write default settings info *vai. */ |
| 1172 | void LibVEX_default_VexArchInfo ( /*OUT*/VexArchInfo* vai ) |
| 1173 | { |
florian | 9138b17 | 2013-08-03 19:36:55 +0000 | [diff] [blame] | 1174 | vai->hwcaps = 0; |
| 1175 | vai->ppc_icache_line_szB = 0; |
| 1176 | vai->ppc_dcbz_szB = 0; |
| 1177 | vai->ppc_dcbzl_szB = 0; |
sewardj | e971c6a | 2010-09-03 15:49:57 +0000 | [diff] [blame] | 1178 | |
florian | f192a39 | 2012-10-07 19:44:40 +0000 | [diff] [blame] | 1179 | vai->hwcache_info.num_levels = 0; |
| 1180 | vai->hwcache_info.num_caches = 0; |
| 1181 | vai->hwcache_info.caches = NULL; |
| 1182 | vai->hwcache_info.icaches_maintain_coherence = True; // whatever |
sewardj | 27e1dd6 | 2005-06-30 11:49:14 +0000 | [diff] [blame] | 1183 | } |
| 1184 | |
sewardj | dd40fdf | 2006-12-24 02:20:24 +0000 | [diff] [blame] | 1185 | /* Write default settings info *vbi. */ |
| 1186 | void LibVEX_default_VexAbiInfo ( /*OUT*/VexAbiInfo* vbi ) |
sewardj | aca070a | 2006-10-17 00:28:22 +0000 | [diff] [blame] | 1187 | { |
sewardj | dd40fdf | 2006-12-24 02:20:24 +0000 | [diff] [blame] | 1188 | vbi->guest_stack_redzone_size = 0; |
sewardj | 2e28ac4 | 2008-12-04 00:05:12 +0000 | [diff] [blame] | 1189 | vbi->guest_amd64_assume_fs_is_zero = False; |
| 1190 | vbi->guest_amd64_assume_gs_is_0x60 = False; |
sewardj | dd40fdf | 2006-12-24 02:20:24 +0000 | [diff] [blame] | 1191 | vbi->guest_ppc_zap_RZ_at_blr = False; |
| 1192 | vbi->guest_ppc_zap_RZ_at_bl = NULL; |
| 1193 | vbi->guest_ppc_sc_continues_at_LR = False; |
| 1194 | vbi->host_ppc_calls_use_fndescrs = False; |
| 1195 | vbi->host_ppc32_regalign_int64_args = False; |
sewardj | aca070a | 2006-10-17 00:28:22 +0000 | [diff] [blame] | 1196 | } |
| 1197 | |
sewardj | 27e1dd6 | 2005-06-30 11:49:14 +0000 | [diff] [blame] | 1198 | |
sewardj | 5117ce1 | 2006-01-27 21:20:15 +0000 | [diff] [blame] | 1199 | /* Return a string showing the hwcaps in a nice way. The string will |
| 1200 | be NULL for invalid combinations of flags, so these functions also |
| 1201 | serve as a way to validate hwcaps values. */ |
| 1202 | |
florian | 55085f8 | 2012-11-21 00:36:55 +0000 | [diff] [blame] | 1203 | static const HChar* show_hwcaps_x86 ( UInt hwcaps ) |
sewardj | 5117ce1 | 2006-01-27 21:20:15 +0000 | [diff] [blame] | 1204 | { |
| 1205 | /* Monotonic, SSE3 > SSE2 > SSE1 > baseline. */ |
sewardj | 536fbab | 2010-07-29 15:39:05 +0000 | [diff] [blame] | 1206 | switch (hwcaps) { |
| 1207 | case 0: |
| 1208 | return "x86-sse0"; |
| 1209 | case VEX_HWCAPS_X86_SSE1: |
| 1210 | return "x86-sse1"; |
| 1211 | case VEX_HWCAPS_X86_SSE1 | VEX_HWCAPS_X86_SSE2: |
| 1212 | return "x86-sse1-sse2"; |
| 1213 | case VEX_HWCAPS_X86_SSE1 | VEX_HWCAPS_X86_SSE2 |
| 1214 | | VEX_HWCAPS_X86_LZCNT: |
| 1215 | return "x86-sse1-sse2-lzcnt"; |
| 1216 | case VEX_HWCAPS_X86_SSE1 | VEX_HWCAPS_X86_SSE2 |
| 1217 | | VEX_HWCAPS_X86_SSE3: |
| 1218 | return "x86-sse1-sse2-sse3"; |
| 1219 | case VEX_HWCAPS_X86_SSE1 | VEX_HWCAPS_X86_SSE2 |
| 1220 | | VEX_HWCAPS_X86_SSE3 | VEX_HWCAPS_X86_LZCNT: |
| 1221 | return "x86-sse1-sse2-sse3-lzcnt"; |
| 1222 | default: |
| 1223 | return NULL; |
| 1224 | } |
sewardj | 5117ce1 | 2006-01-27 21:20:15 +0000 | [diff] [blame] | 1225 | } |
| 1226 | |
florian | 55085f8 | 2012-11-21 00:36:55 +0000 | [diff] [blame] | 1227 | static const HChar* show_hwcaps_amd64 ( UInt hwcaps ) |
sewardj | 5117ce1 | 2006-01-27 21:20:15 +0000 | [diff] [blame] | 1228 | { |
sewardj | e9d8a26 | 2009-07-01 08:06:34 +0000 | [diff] [blame] | 1229 | /* SSE3 and CX16 are orthogonal and > baseline, although we really |
| 1230 | don't expect to come across anything which can do SSE3 but can't |
sewardj | 536fbab | 2010-07-29 15:39:05 +0000 | [diff] [blame] | 1231 | do CX16. Still, we can handle that case. LZCNT is similarly |
sewardj | 818c730 | 2013-03-26 13:53:18 +0000 | [diff] [blame] | 1232 | orthogonal. */ |
| 1233 | |
| 1234 | /* Throw out obviously stupid cases: */ |
sewardj | 818c730 | 2013-03-26 13:53:18 +0000 | [diff] [blame] | 1235 | Bool have_sse3 = (hwcaps & VEX_HWCAPS_AMD64_SSE3) != 0; |
| 1236 | Bool have_avx = (hwcaps & VEX_HWCAPS_AMD64_AVX) != 0; |
sewardj | cc3d219 | 2013-03-27 11:37:33 +0000 | [diff] [blame] | 1237 | Bool have_bmi = (hwcaps & VEX_HWCAPS_AMD64_BMI) != 0; |
| 1238 | Bool have_avx2 = (hwcaps & VEX_HWCAPS_AMD64_AVX2) != 0; |
| 1239 | /* AVX without SSE3 */ |
sewardj | 818c730 | 2013-03-26 13:53:18 +0000 | [diff] [blame] | 1240 | if (have_avx && !have_sse3) |
| 1241 | return NULL; |
sewardj | cc3d219 | 2013-03-27 11:37:33 +0000 | [diff] [blame] | 1242 | /* AVX2 or BMI without AVX */ |
| 1243 | if ((have_avx2 || have_bmi) && !have_avx) |
| 1244 | return NULL; |
sewardj | 818c730 | 2013-03-26 13:53:18 +0000 | [diff] [blame] | 1245 | |
| 1246 | /* This isn't threadsafe. We might need to fix it at some point. */ |
| 1247 | static HChar buf[100] = { 0 }; |
| 1248 | if (buf[0] != 0) return buf; /* already constructed */ |
| 1249 | |
| 1250 | vex_bzero(buf, sizeof(buf)); |
| 1251 | |
| 1252 | HChar* p = &buf[0]; |
| 1253 | |
| 1254 | p = p + vex_sprintf(p, "%s", "amd64"); |
| 1255 | if (hwcaps == 0) { |
| 1256 | /* special-case the baseline case */ |
| 1257 | p = p + vex_sprintf(p, "%s", "-sse2"); |
| 1258 | goto out; |
sewardj | 536fbab | 2010-07-29 15:39:05 +0000 | [diff] [blame] | 1259 | } |
sewardj | 818c730 | 2013-03-26 13:53:18 +0000 | [diff] [blame] | 1260 | if (hwcaps & VEX_HWCAPS_AMD64_CX16) { |
| 1261 | p = p + vex_sprintf(p, "%s", "-cx16"); |
| 1262 | } |
| 1263 | if (hwcaps & VEX_HWCAPS_AMD64_LZCNT) { |
| 1264 | p = p + vex_sprintf(p, "%s", "-lzcnt"); |
| 1265 | } |
| 1266 | if (hwcaps & VEX_HWCAPS_AMD64_RDTSCP) { |
| 1267 | p = p + vex_sprintf(p, "%s", "-rdtscp"); |
| 1268 | } |
| 1269 | if (hwcaps & VEX_HWCAPS_AMD64_SSE3) { |
| 1270 | p = p + vex_sprintf(p, "%s", "-sse3"); |
| 1271 | } |
| 1272 | if (hwcaps & VEX_HWCAPS_AMD64_AVX) { |
| 1273 | p = p + vex_sprintf(p, "%s", "-avx"); |
| 1274 | } |
sewardj | cc3d219 | 2013-03-27 11:37:33 +0000 | [diff] [blame] | 1275 | if (hwcaps & VEX_HWCAPS_AMD64_AVX2) { |
| 1276 | p = p + vex_sprintf(p, "%s", "-avx2"); |
| 1277 | } |
| 1278 | if (hwcaps & VEX_HWCAPS_AMD64_BMI) { |
| 1279 | p = p + vex_sprintf(p, "%s", "-bmi"); |
| 1280 | } |
sewardj | 818c730 | 2013-03-26 13:53:18 +0000 | [diff] [blame] | 1281 | |
| 1282 | out: |
| 1283 | vassert(buf[sizeof(buf)-1] == 0); |
| 1284 | return buf; |
sewardj | 5117ce1 | 2006-01-27 21:20:15 +0000 | [diff] [blame] | 1285 | } |
| 1286 | |
florian | 55085f8 | 2012-11-21 00:36:55 +0000 | [diff] [blame] | 1287 | static const HChar* show_hwcaps_ppc32 ( UInt hwcaps ) |
sewardj | 5117ce1 | 2006-01-27 21:20:15 +0000 | [diff] [blame] | 1288 | { |
| 1289 | /* Monotonic with complications. Basically V > F > baseline, |
| 1290 | but once you have F then you can have FX or GX too. */ |
| 1291 | const UInt F = VEX_HWCAPS_PPC32_F; |
| 1292 | const UInt V = VEX_HWCAPS_PPC32_V; |
| 1293 | const UInt FX = VEX_HWCAPS_PPC32_FX; |
| 1294 | const UInt GX = VEX_HWCAPS_PPC32_GX; |
sewardj | 66d5ef2 | 2011-04-15 11:55:00 +0000 | [diff] [blame] | 1295 | const UInt VX = VEX_HWCAPS_PPC32_VX; |
sewardj | c66d6fa | 2012-04-02 21:24:12 +0000 | [diff] [blame] | 1296 | const UInt DFP = VEX_HWCAPS_PPC32_DFP; |
carll | 0c74bb5 | 2013-08-12 18:01:40 +0000 | [diff] [blame] | 1297 | const UInt ISA2_07 = VEX_HWCAPS_PPC32_ISA2_07; |
sewardj | 5117ce1 | 2006-01-27 21:20:15 +0000 | [diff] [blame] | 1298 | UInt c = hwcaps; |
| 1299 | if (c == 0) return "ppc32-int"; |
| 1300 | if (c == F) return "ppc32-int-flt"; |
| 1301 | if (c == (F|FX)) return "ppc32-int-flt-FX"; |
| 1302 | if (c == (F|GX)) return "ppc32-int-flt-GX"; |
| 1303 | if (c == (F|FX|GX)) return "ppc32-int-flt-FX-GX"; |
| 1304 | if (c == (F|V)) return "ppc32-int-flt-vmx"; |
| 1305 | if (c == (F|V|FX)) return "ppc32-int-flt-vmx-FX"; |
| 1306 | if (c == (F|V|GX)) return "ppc32-int-flt-vmx-GX"; |
| 1307 | if (c == (F|V|FX|GX)) return "ppc32-int-flt-vmx-FX-GX"; |
sewardj | c66d6fa | 2012-04-02 21:24:12 +0000 | [diff] [blame] | 1308 | if (c == (F|V|FX|GX|DFP)) return "ppc32-int-flt-vmx-FX-GX-DFP"; |
| 1309 | if (c == (F|V|FX|GX|VX|DFP)) return "ppc32-int-flt-vmx-FX-GX-VX-DFP"; |
carll | 0c74bb5 | 2013-08-12 18:01:40 +0000 | [diff] [blame] | 1310 | if (c == (F|V|FX|GX|VX|DFP|ISA2_07)) |
| 1311 | return "ppc32-int-flt-vmx-FX-GX-VX-DFP-ISA2_07"; |
| 1312 | |
sewardj | 5117ce1 | 2006-01-27 21:20:15 +0000 | [diff] [blame] | 1313 | return NULL; |
| 1314 | } |
| 1315 | |
florian | 55085f8 | 2012-11-21 00:36:55 +0000 | [diff] [blame] | 1316 | static const HChar* show_hwcaps_ppc64 ( UInt hwcaps ) |
sewardj | 5117ce1 | 2006-01-27 21:20:15 +0000 | [diff] [blame] | 1317 | { |
| 1318 | /* Monotonic with complications. Basically V > baseline(==F), |
| 1319 | but once you have F then you can have FX or GX too. */ |
sewardj | 3fd3967 | 2006-01-27 22:05:55 +0000 | [diff] [blame] | 1320 | const UInt V = VEX_HWCAPS_PPC64_V; |
| 1321 | const UInt FX = VEX_HWCAPS_PPC64_FX; |
| 1322 | const UInt GX = VEX_HWCAPS_PPC64_GX; |
sewardj | 66d5ef2 | 2011-04-15 11:55:00 +0000 | [diff] [blame] | 1323 | const UInt VX = VEX_HWCAPS_PPC64_VX; |
sewardj | c66d6fa | 2012-04-02 21:24:12 +0000 | [diff] [blame] | 1324 | const UInt DFP = VEX_HWCAPS_PPC64_DFP; |
carll | 0c74bb5 | 2013-08-12 18:01:40 +0000 | [diff] [blame] | 1325 | const UInt ISA2_07 = VEX_HWCAPS_PPC64_ISA2_07; |
sewardj | 5117ce1 | 2006-01-27 21:20:15 +0000 | [diff] [blame] | 1326 | UInt c = hwcaps; |
| 1327 | if (c == 0) return "ppc64-int-flt"; |
| 1328 | if (c == FX) return "ppc64-int-flt-FX"; |
| 1329 | if (c == GX) return "ppc64-int-flt-GX"; |
| 1330 | if (c == (FX|GX)) return "ppc64-int-flt-FX-GX"; |
| 1331 | if (c == V) return "ppc64-int-flt-vmx"; |
| 1332 | if (c == (V|FX)) return "ppc64-int-flt-vmx-FX"; |
| 1333 | if (c == (V|GX)) return "ppc64-int-flt-vmx-GX"; |
| 1334 | if (c == (V|FX|GX)) return "ppc64-int-flt-vmx-FX-GX"; |
sewardj | c66d6fa | 2012-04-02 21:24:12 +0000 | [diff] [blame] | 1335 | if (c == (V|FX|GX|DFP)) return "ppc64-int-flt-vmx-FX-GX-DFP"; |
| 1336 | if (c == (V|FX|GX|VX|DFP)) return "ppc64-int-flt-vmx-FX-GX-VX-DFP"; |
carll | 0c74bb5 | 2013-08-12 18:01:40 +0000 | [diff] [blame] | 1337 | if (c == (V|FX|GX|VX|DFP|ISA2_07)) |
| 1338 | return "ppc64-int-flt-vmx-FX-GX-VX-DFP-ISA2_07"; |
sewardj | 5117ce1 | 2006-01-27 21:20:15 +0000 | [diff] [blame] | 1339 | return NULL; |
| 1340 | } |
| 1341 | |
florian | 55085f8 | 2012-11-21 00:36:55 +0000 | [diff] [blame] | 1342 | static const HChar* show_hwcaps_arm ( UInt hwcaps ) |
sewardj | 5117ce1 | 2006-01-27 21:20:15 +0000 | [diff] [blame] | 1343 | { |
sewardj | ec0d9a0 | 2010-08-22 12:54:56 +0000 | [diff] [blame] | 1344 | Bool N = ((hwcaps & VEX_HWCAPS_ARM_NEON) != 0); |
| 1345 | Bool vfp = ((hwcaps & (VEX_HWCAPS_ARM_VFP | |
| 1346 | VEX_HWCAPS_ARM_VFP2 | VEX_HWCAPS_ARM_VFP3)) != 0); |
| 1347 | switch (VEX_ARM_ARCHLEVEL(hwcaps)) { |
| 1348 | case 5: |
| 1349 | if (N) |
| 1350 | return NULL; |
| 1351 | if (vfp) |
| 1352 | return "ARMv5-vfp"; |
| 1353 | else |
| 1354 | return "ARMv5"; |
| 1355 | return NULL; |
| 1356 | case 6: |
| 1357 | if (N) |
| 1358 | return NULL; |
| 1359 | if (vfp) |
| 1360 | return "ARMv6-vfp"; |
| 1361 | else |
| 1362 | return "ARMv6"; |
| 1363 | return NULL; |
| 1364 | case 7: |
| 1365 | if (vfp) { |
| 1366 | if (N) |
| 1367 | return "ARMv7-vfp-neon"; |
| 1368 | else |
| 1369 | return "ARMv7-vfp"; |
| 1370 | } else { |
| 1371 | if (N) |
| 1372 | return "ARMv7-neon"; |
| 1373 | else |
| 1374 | return "ARMv7"; |
| 1375 | } |
| 1376 | default: |
| 1377 | return NULL; |
| 1378 | } |
sewardj | 5117ce1 | 2006-01-27 21:20:15 +0000 | [diff] [blame] | 1379 | return NULL; |
| 1380 | } |
| 1381 | |
florian | 55085f8 | 2012-11-21 00:36:55 +0000 | [diff] [blame] | 1382 | static const HChar* show_hwcaps_s390x ( UInt hwcaps ) |
sewardj | 2019a97 | 2011-03-07 16:04:07 +0000 | [diff] [blame] | 1383 | { |
sewardj | d07b856 | 2011-04-27 11:58:22 +0000 | [diff] [blame] | 1384 | static const HChar prefix[] = "s390x"; |
florian | 9061eb3 | 2012-12-09 17:53:45 +0000 | [diff] [blame] | 1385 | static const struct { |
| 1386 | UInt hwcaps_bit; |
| 1387 | HChar name[6]; |
| 1388 | } hwcaps_list[] = { |
| 1389 | { VEX_HWCAPS_S390X_LDISP, "ldisp" }, |
| 1390 | { VEX_HWCAPS_S390X_EIMM, "eimm" }, |
| 1391 | { VEX_HWCAPS_S390X_GIE, "gie" }, |
| 1392 | { VEX_HWCAPS_S390X_DFP, "dfp" }, |
| 1393 | { VEX_HWCAPS_S390X_FGX, "fgx" }, |
| 1394 | { VEX_HWCAPS_S390X_STFLE, "stfle" }, |
| 1395 | { VEX_HWCAPS_S390X_ETF2, "etf2" }, |
| 1396 | { VEX_HWCAPS_S390X_ETF3, "etf3" }, |
| 1397 | { VEX_HWCAPS_S390X_STCKF, "stckf" }, |
| 1398 | { VEX_HWCAPS_S390X_FPEXT, "fpext" }, |
| 1399 | { VEX_HWCAPS_S390X_LSC, "lsc" }, |
florian | 78d5ef7 | 2013-05-11 15:02:58 +0000 | [diff] [blame] | 1400 | { VEX_HWCAPS_S390X_PFPO, "pfpo" }, |
sewardj | d07b856 | 2011-04-27 11:58:22 +0000 | [diff] [blame] | 1401 | }; |
florian | 9061eb3 | 2012-12-09 17:53:45 +0000 | [diff] [blame] | 1402 | #define NUM_HWCAPS (sizeof hwcaps_list / sizeof hwcaps_list[0]) |
| 1403 | static HChar buf[sizeof prefix + |
| 1404 | NUM_HWCAPS * (sizeof hwcaps_list[0].name + 1) + |
| 1405 | 1]; // '\0' |
| 1406 | HChar *p; |
| 1407 | UInt i; |
sewardj | d07b856 | 2011-04-27 11:58:22 +0000 | [diff] [blame] | 1408 | |
| 1409 | if (buf[0] != '\0') return buf; /* already constructed */ |
sewardj | 2019a97 | 2011-03-07 16:04:07 +0000 | [diff] [blame] | 1410 | |
sewardj | 652b56a | 2011-04-13 15:38:17 +0000 | [diff] [blame] | 1411 | hwcaps = VEX_HWCAPS_S390X(hwcaps); |
| 1412 | |
sewardj | d07b856 | 2011-04-27 11:58:22 +0000 | [diff] [blame] | 1413 | p = buf + vex_sprintf(buf, "%s", prefix); |
florian | 9061eb3 | 2012-12-09 17:53:45 +0000 | [diff] [blame] | 1414 | for (i = 0 ; i < NUM_HWCAPS; ++i) { |
| 1415 | if (hwcaps & hwcaps_list[i].hwcaps_bit) |
| 1416 | p = p + vex_sprintf(p, "-%s", hwcaps_list[i].name); |
| 1417 | } |
sewardj | 2019a97 | 2011-03-07 16:04:07 +0000 | [diff] [blame] | 1418 | |
sewardj | d07b856 | 2011-04-27 11:58:22 +0000 | [diff] [blame] | 1419 | /* If there are no facilities, add "zarch" */ |
| 1420 | if (hwcaps == 0) |
| 1421 | vex_sprintf(p, "-%s", "zarch"); |
| 1422 | |
| 1423 | return buf; |
sewardj | 2019a97 | 2011-03-07 16:04:07 +0000 | [diff] [blame] | 1424 | } |
| 1425 | |
florian | 55085f8 | 2012-11-21 00:36:55 +0000 | [diff] [blame] | 1426 | static const HChar* show_hwcaps_mips32 ( UInt hwcaps ) |
sewardj | d0e5fe7 | 2012-06-07 08:51:02 +0000 | [diff] [blame] | 1427 | { |
dejanj | c3fee0d | 2013-07-25 09:08:03 +0000 | [diff] [blame] | 1428 | /* MIPS baseline. */ |
| 1429 | if (hwcaps && VEX_PRID_COMP_MIPS == VEX_PRID_COMP_MIPS) { |
| 1430 | /* MIPS baseline with dspr2. */ |
| 1431 | if (hwcaps && VEX_MIPS_ASE_DSP2P == VEX_MIPS_ASE_DSP2P) { |
| 1432 | return "MIPS-baseline-dspr2"; |
| 1433 | } |
| 1434 | /* MIPS baseline with dsp. */ |
| 1435 | if (hwcaps && VEX_MIPS_ASE_DSP == VEX_MIPS_ASE_DSP) { |
| 1436 | return "MIPS-baseline-dsp"; |
| 1437 | } |
| 1438 | return "MIPS-baseline"; |
| 1439 | } |
| 1440 | |
| 1441 | /* Broadcom baseline. */ |
| 1442 | if (hwcaps && VEX_PRID_COMP_BROADCOM == VEX_PRID_COMP_BROADCOM) { |
| 1443 | /* Broadcom baseline with dspr2. */ |
| 1444 | if (hwcaps && VEX_MIPS_ASE_DSP2P == VEX_MIPS_ASE_DSP2P) { |
| 1445 | return "Broadcom-baseline-dspr2"; |
| 1446 | } |
| 1447 | /* Broadcom baseline with dsp. */ |
| 1448 | if (hwcaps && VEX_MIPS_ASE_DSP == VEX_MIPS_ASE_DSP) { |
| 1449 | return "Broadcom-baseline-dsp"; |
| 1450 | } |
| 1451 | return "Broadcom-baseline"; |
| 1452 | } |
| 1453 | |
| 1454 | /* Netlogic baseline. */ |
| 1455 | if (hwcaps && VEX_PRID_COMP_NETLOGIC == VEX_PRID_COMP_NETLOGIC) { |
| 1456 | /* Netlogic baseline with dspr2. */ |
| 1457 | if (hwcaps && VEX_MIPS_ASE_DSP2P == VEX_MIPS_ASE_DSP2P) { |
| 1458 | return "Netlogic-baseline-dspr2"; |
| 1459 | } |
| 1460 | /* Netlogic baseline with dsp. */ |
| 1461 | if (hwcaps && VEX_MIPS_ASE_DSP == VEX_MIPS_ASE_DSP) { |
| 1462 | return "Netlogic-baseline-dsp"; |
| 1463 | } |
| 1464 | return "Netlogic-baseline"; |
| 1465 | } |
| 1466 | |
sewardj | d0e5fe7 | 2012-06-07 08:51:02 +0000 | [diff] [blame] | 1467 | return NULL; |
| 1468 | } |
| 1469 | |
petarj | b92a954 | 2013-02-27 22:57:17 +0000 | [diff] [blame] | 1470 | static const HChar* show_hwcaps_mips64 ( UInt hwcaps ) |
| 1471 | { |
| 1472 | return "mips64-baseline"; |
| 1473 | } |
| 1474 | |
sewardj | 5117ce1 | 2006-01-27 21:20:15 +0000 | [diff] [blame] | 1475 | /* ---- */ |
florian | 55085f8 | 2012-11-21 00:36:55 +0000 | [diff] [blame] | 1476 | static const HChar* show_hwcaps ( VexArch arch, UInt hwcaps ) |
sewardj | 5117ce1 | 2006-01-27 21:20:15 +0000 | [diff] [blame] | 1477 | { |
| 1478 | switch (arch) { |
sewardj | d0e5fe7 | 2012-06-07 08:51:02 +0000 | [diff] [blame] | 1479 | case VexArchX86: return show_hwcaps_x86(hwcaps); |
| 1480 | case VexArchAMD64: return show_hwcaps_amd64(hwcaps); |
| 1481 | case VexArchPPC32: return show_hwcaps_ppc32(hwcaps); |
| 1482 | case VexArchPPC64: return show_hwcaps_ppc64(hwcaps); |
| 1483 | case VexArchARM: return show_hwcaps_arm(hwcaps); |
| 1484 | case VexArchS390X: return show_hwcaps_s390x(hwcaps); |
| 1485 | case VexArchMIPS32: return show_hwcaps_mips32(hwcaps); |
petarj | b92a954 | 2013-02-27 22:57:17 +0000 | [diff] [blame] | 1486 | case VexArchMIPS64: return show_hwcaps_mips64(hwcaps); |
sewardj | 5117ce1 | 2006-01-27 21:20:15 +0000 | [diff] [blame] | 1487 | default: return NULL; |
| 1488 | } |
| 1489 | } |
| 1490 | |
| 1491 | static Bool are_valid_hwcaps ( VexArch arch, UInt hwcaps ) |
| 1492 | { |
| 1493 | return show_hwcaps(arch,hwcaps) != NULL; |
| 1494 | } |
| 1495 | |
| 1496 | |
sewardj | 35421a3 | 2004-07-05 13:12:34 +0000 | [diff] [blame] | 1497 | /*---------------------------------------------------------------*/ |
sewardj | cef7d3e | 2009-07-02 12:21:59 +0000 | [diff] [blame] | 1498 | /*--- end main_main.c ---*/ |
sewardj | 35421a3 | 2004-07-05 13:12:34 +0000 | [diff] [blame] | 1499 | /*---------------------------------------------------------------*/ |