blob: 84fa591844701fec2f5131d1e9f4ca2958ca3663 [file] [log] [blame]
Tom Stellard45bb48e2015-06-13 03:28:10 +00001//===-- AMDGPUTargetMachine.cpp - TargetMachine for hw codegen targets-----===//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Tom Stellard45bb48e2015-06-13 03:28:10 +00006//
7//===----------------------------------------------------------------------===//
8//
9/// \file
Adrian Prantl5f8f34e42018-05-01 15:54:18 +000010/// The AMDGPU target machine contains all of the hardware specific
Tom Stellard45bb48e2015-06-13 03:28:10 +000011/// information needed to emit code for R600 and SI GPUs.
12//
13//===----------------------------------------------------------------------===//
14
15#include "AMDGPUTargetMachine.h"
16#include "AMDGPU.h"
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +000017#include "AMDGPUAliasAnalysis.h"
Matt Arsenaulteb9025d2016-06-28 17:42:09 +000018#include "AMDGPUCallLowering.h"
Tom Stellardca166212017-01-30 21:56:46 +000019#include "AMDGPUInstructionSelector.h"
20#include "AMDGPULegalizerInfo.h"
Matt Arsenault9aa45f02017-07-06 20:57:05 +000021#include "AMDGPUMacroFusion.h"
Matt Arsenaulteb9025d2016-06-28 17:42:09 +000022#include "AMDGPUTargetObjectFile.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000023#include "AMDGPUTargetTransformInfo.h"
Valery Pykhtinfd4c4102017-03-21 13:15:46 +000024#include "GCNIterativeScheduler.h"
Tom Stellard0d23ebe2016-08-29 19:42:52 +000025#include "GCNSchedStrategy.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000026#include "R600MachineScheduler.h"
Matt Arsenaultbc6d07c2019-03-14 22:54:43 +000027#include "SIMachineFunctionInfo.h"
Matt Arsenault2ffe8fd2016-08-11 19:18:50 +000028#include "SIMachineScheduler.h"
Tom Stellard000c5af2016-04-14 19:09:28 +000029#include "llvm/CodeGen/GlobalISel/IRTranslator.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000030#include "llvm/CodeGen/GlobalISel/InstructionSelect.h"
Tom Stellardca166212017-01-30 21:56:46 +000031#include "llvm/CodeGen/GlobalISel/Legalizer.h"
32#include "llvm/CodeGen/GlobalISel/RegBankSelect.h"
Matt Arsenaultbc6d07c2019-03-14 22:54:43 +000033#include "llvm/CodeGen/MIRParser/MIParser.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000034#include "llvm/CodeGen/Passes.h"
Matthias Braun31d19d42016-05-10 03:21:59 +000035#include "llvm/CodeGen/TargetPassConfig.h"
Eugene Zelenko6a9226d2016-12-12 22:23:53 +000036#include "llvm/IR/Attributes.h"
37#include "llvm/IR/Function.h"
Stanislav Mekhanoshin50ea93a2016-12-08 19:46:04 +000038#include "llvm/IR/LegacyPassManager.h"
Eugene Zelenko6a9226d2016-12-12 22:23:53 +000039#include "llvm/Pass.h"
40#include "llvm/Support/CommandLine.h"
41#include "llvm/Support/Compiler.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000042#include "llvm/Support/TargetRegistry.h"
David Blaikie6054e652018-03-23 23:58:19 +000043#include "llvm/Target/TargetLoweringObjectFile.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000044#include "llvm/Transforms/IPO.h"
45#include "llvm/Transforms/IPO/AlwaysInliner.h"
46#include "llvm/Transforms/IPO/PassManagerBuilder.h"
47#include "llvm/Transforms/Scalar.h"
48#include "llvm/Transforms/Scalar/GVN.h"
Sameer Sahasrabuddheb4f2d1c2018-09-25 09:39:21 +000049#include "llvm/Transforms/Utils.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000050#include "llvm/Transforms/Vectorize.h"
Eugene Zelenko6a9226d2016-12-12 22:23:53 +000051#include <memory>
Tom Stellard45bb48e2015-06-13 03:28:10 +000052
53using namespace llvm;
54
Matt Arsenaultc5816112016-06-24 06:30:22 +000055static cl::opt<bool> EnableR600StructurizeCFG(
56 "r600-ir-structurize",
57 cl::desc("Use StructurizeCFG IR pass"),
58 cl::init(true));
59
Matt Arsenault03d85842016-06-27 20:32:13 +000060static cl::opt<bool> EnableSROA(
61 "amdgpu-sroa",
62 cl::desc("Run SROA after promote alloca pass"),
63 cl::ReallyHidden,
64 cl::init(true));
65
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +000066static cl::opt<bool>
67EnableEarlyIfConversion("amdgpu-early-ifcvt", cl::Hidden,
68 cl::desc("Run early if-conversion"),
69 cl::init(false));
70
Matt Arsenault4d47ac32019-03-27 16:58:30 +000071static cl::opt<bool>
72OptExecMaskPreRA("amdgpu-opt-exec-mask-pre-ra", cl::Hidden,
73 cl::desc("Run pre-RA exec mask optimizations"),
74 cl::init(true));
75
Matt Arsenault03d85842016-06-27 20:32:13 +000076static cl::opt<bool> EnableR600IfConvert(
77 "r600-if-convert",
78 cl::desc("Use if conversion pass"),
79 cl::ReallyHidden,
80 cl::init(true));
81
Matt Arsenault908b9e22016-07-01 03:33:52 +000082// Option to disable vectorizer for tests.
83static cl::opt<bool> EnableLoadStoreVectorizer(
84 "amdgpu-load-store-vectorizer",
85 cl::desc("Enable load store vectorizer"),
Matt Arsenault0efdd062016-09-09 22:29:28 +000086 cl::init(true),
Matt Arsenault908b9e22016-07-01 03:33:52 +000087 cl::Hidden);
88
Hiroshi Inouec8e92452018-01-29 05:17:03 +000089// Option to control global loads scalarization
Alexander Timofeev18009562016-12-08 17:28:47 +000090static cl::opt<bool> ScalarizeGlobal(
91 "amdgpu-scalarize-global-loads",
92 cl::desc("Enable global load scalarization"),
Alexander Timofeev982aee62017-07-04 17:32:00 +000093 cl::init(true),
Alexander Timofeev18009562016-12-08 17:28:47 +000094 cl::Hidden);
95
Stanislav Mekhanoshina3b72792017-01-30 21:05:18 +000096// Option to run internalize pass.
97static cl::opt<bool> InternalizeSymbols(
98 "amdgpu-internalize-symbols",
99 cl::desc("Enable elimination of non-kernel functions and unused globals"),
100 cl::init(false),
101 cl::Hidden);
102
Stanislav Mekhanoshin9053f222017-03-28 18:23:24 +0000103// Option to inline all early.
104static cl::opt<bool> EarlyInlineAll(
105 "amdgpu-early-inline-all",
106 cl::desc("Inline all functions early"),
107 cl::init(false),
108 cl::Hidden);
109
Sam Koltonf60ad582017-03-21 12:51:34 +0000110static cl::opt<bool> EnableSDWAPeephole(
111 "amdgpu-sdwa-peephole",
112 cl::desc("Enable SDWA peepholer"),
Sam Kolton9fa16962017-04-06 15:03:28 +0000113 cl::init(true));
Sam Koltonf60ad582017-03-21 12:51:34 +0000114
Valery Pykhtin3d9afa22018-11-30 14:21:56 +0000115static cl::opt<bool> EnableDPPCombine(
116 "amdgpu-dpp-combine",
117 cl::desc("Enable DPP combiner"),
Valery Pykhtinded96df2019-02-11 11:15:03 +0000118 cl::init(true));
Valery Pykhtin3d9afa22018-11-30 14:21:56 +0000119
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +0000120// Enable address space based alias analysis
121static cl::opt<bool> EnableAMDGPUAliasAnalysis("enable-amdgpu-aa", cl::Hidden,
122 cl::desc("Enable AMDGPU Alias Analysis"),
123 cl::init(true));
124
Jan Sjodina06bfe02017-05-15 20:18:37 +0000125// Option to run late CFG structurizer
Matt Arsenaultcc852232017-10-10 20:22:07 +0000126static cl::opt<bool, true> LateCFGStructurize(
Jan Sjodina06bfe02017-05-15 20:18:37 +0000127 "amdgpu-late-structurize",
128 cl::desc("Enable late CFG structurization"),
Matt Arsenaultcc852232017-10-10 20:22:07 +0000129 cl::location(AMDGPUTargetMachine::EnableLateStructurizeCFG),
Jan Sjodina06bfe02017-05-15 20:18:37 +0000130 cl::Hidden);
131
Matt Arsenault5d567dc2019-02-28 00:40:32 +0000132static cl::opt<bool, true> EnableAMDGPUFunctionCallsOpt(
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +0000133 "amdgpu-function-calls",
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +0000134 cl::desc("Enable AMDGPU function call support"),
Matt Arsenaulta6801992018-07-10 14:03:41 +0000135 cl::location(AMDGPUTargetMachine::EnableFunctionCalls),
Matt Arsenault5d567dc2019-02-28 00:40:32 +0000136 cl::init(true),
Matt Arsenaulta6801992018-07-10 14:03:41 +0000137 cl::Hidden);
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +0000138
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +0000139// Enable lib calls simplifications
140static cl::opt<bool> EnableLibCallSimplify(
141 "amdgpu-simplify-libcall",
Matt Arsenault2e4d3382018-05-29 19:35:46 +0000142 cl::desc("Enable amdgpu library simplifications"),
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +0000143 cl::init(true),
144 cl::Hidden);
145
Matt Arsenault8c4a3522018-06-26 19:10:00 +0000146static cl::opt<bool> EnableLowerKernelArguments(
147 "amdgpu-ir-lower-kernel-arguments",
148 cl::desc("Lower kernel argument loads in IR pass"),
149 cl::init(true),
150 cl::Hidden);
151
Neil Henning66416572018-10-08 15:49:19 +0000152// Enable atomic optimization
153static cl::opt<bool> EnableAtomicOptimizations(
154 "amdgpu-atomic-optimizations",
155 cl::desc("Enable atomic optimizations"),
156 cl::init(false),
157 cl::Hidden);
158
Tim Corringham4c4d2fe2018-12-10 12:06:10 +0000159// Enable Mode register optimization
160static cl::opt<bool> EnableSIModeRegisterPass(
161 "amdgpu-mode-register",
162 cl::desc("Enable mode register pass"),
163 cl::init(true),
164 cl::Hidden);
165
Tom Stellard45bb48e2015-06-13 03:28:10 +0000166extern "C" void LLVMInitializeAMDGPUTarget() {
167 // Register the target
Mehdi Aminif42454b2016-10-09 23:00:34 +0000168 RegisterTargetMachine<R600TargetMachine> X(getTheAMDGPUTarget());
169 RegisterTargetMachine<GCNTargetMachine> Y(getTheGCNTarget());
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000170
171 PassRegistry *PR = PassRegistry::getPassRegistry();
Tom Stellarda2f57be2017-08-02 22:19:45 +0000172 initializeR600ClauseMergePassPass(*PR);
173 initializeR600ControlFlowFinalizerPass(*PR);
174 initializeR600PacketizerPass(*PR);
175 initializeR600ExpandSpecialInstrsPassPass(*PR);
176 initializeR600VectorRegMergerPass(*PR);
Tom Stellarde753c522018-04-09 16:09:13 +0000177 initializeGlobalISel(*PR);
Matt Arsenault7016f132017-08-03 22:30:46 +0000178 initializeAMDGPUDAGToDAGISelPass(*PR);
Valery Pykhtin3d9afa22018-11-30 14:21:56 +0000179 initializeGCNDPPCombinePass(*PR);
Matt Arsenault8c0ef8b2015-10-12 17:43:59 +0000180 initializeSILowerI1CopiesPass(*PR);
Matt Arsenault782c03b2015-11-03 22:30:13 +0000181 initializeSIFixSGPRCopiesPass(*PR);
Stanislav Mekhanoshin22a56f22017-01-24 17:46:17 +0000182 initializeSIFixVGPRCopiesPass(*PR);
Ron Liebermancac749a2018-11-16 01:13:34 +0000183 initializeSIFixupVectorISelPass(*PR);
Matt Arsenault8c0ef8b2015-10-12 17:43:59 +0000184 initializeSIFoldOperandsPass(*PR);
Sam Koltonf60ad582017-03-21 12:51:34 +0000185 initializeSIPeepholeSDWAPass(*PR);
Matt Arsenaultc3a01ec2016-06-09 23:18:47 +0000186 initializeSIShrinkInstructionsPass(*PR);
Stanislav Mekhanoshin37e7f952017-08-01 23:14:32 +0000187 initializeSIOptimizeExecMaskingPreRAPass(*PR);
Matt Arsenault187276f2015-10-07 00:42:53 +0000188 initializeSILoadStoreOptimizerPass(*PR);
Scott Linder11ef7982018-10-26 13:18:36 +0000189 initializeAMDGPUFixFunctionBitcastsPass(*PR);
Matt Arsenault746e0652017-06-02 18:02:42 +0000190 initializeAMDGPUAlwaysInlinePass(*PR);
Matt Arsenault39319482015-11-06 18:01:57 +0000191 initializeAMDGPUAnnotateKernelFeaturesPass(*PR);
Tom Stellarda6f24c62015-12-15 20:55:55 +0000192 initializeAMDGPUAnnotateUniformValuesPass(*PR);
Matt Arsenault7016f132017-08-03 22:30:46 +0000193 initializeAMDGPUArgumentUsageInfoPass(*PR);
Neil Henning66416572018-10-08 15:49:19 +0000194 initializeAMDGPUAtomicOptimizerPass(*PR);
Matt Arsenault8c4a3522018-06-26 19:10:00 +0000195 initializeAMDGPULowerKernelArgumentsPass(*PR);
Matt Arsenault372d7962018-05-18 21:35:00 +0000196 initializeAMDGPULowerKernelAttributesPass(*PR);
Matt Arsenault0699ef32017-02-09 22:00:42 +0000197 initializeAMDGPULowerIntrinsicsPass(*PR);
Yaxun Liude4b88d2017-10-10 19:39:48 +0000198 initializeAMDGPUOpenCLEnqueuedBlockLoweringPass(*PR);
Matt Arsenaulte0132462016-01-30 05:19:45 +0000199 initializeAMDGPUPromoteAllocaPass(*PR);
Matt Arsenault86de4862016-06-24 07:07:55 +0000200 initializeAMDGPUCodeGenPreparePass(*PR);
Matt Arsenaultc06574f2017-07-28 18:40:05 +0000201 initializeAMDGPURewriteOutArgumentsPass(*PR);
Stanislav Mekhanoshin50ea93a2016-12-08 19:46:04 +0000202 initializeAMDGPUUnifyMetadataPass(*PR);
Tom Stellard77a17772016-01-20 15:48:27 +0000203 initializeSIAnnotateControlFlowPass(*PR);
Kannan Narayananacb089e2017-04-12 03:25:12 +0000204 initializeSIInsertWaitcntsPass(*PR);
Tim Corringham4c4d2fe2018-12-10 12:06:10 +0000205 initializeSIModeRegisterPass(*PR);
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000206 initializeSIWholeQuadModePass(*PR);
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000207 initializeSILowerControlFlowPass(*PR);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000208 initializeSIInsertSkipsPass(*PR);
Konstantin Zhuravlyove9a5a772017-07-21 21:19:23 +0000209 initializeSIMemoryLegalizerPass(*PR);
Matt Arsenaulte6740752016-09-29 01:44:16 +0000210 initializeSIOptimizeExecMaskingPass(*PR);
Neil Henning0a30f332019-04-01 15:19:52 +0000211 initializeSIPreAllocateWWMRegsPass(*PR);
Stanislav Mekhanoshin739174c2018-05-31 20:13:51 +0000212 initializeSIFormMemoryClausesPass(*PR);
Matt Arsenaultb8f8dbc2017-03-24 19:52:05 +0000213 initializeAMDGPUUnifyDivergentExitNodesPass(*PR);
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +0000214 initializeAMDGPUAAWrapperPassPass(*PR);
Matt Arsenault8ba740a2018-11-07 20:26:42 +0000215 initializeAMDGPUExternalAAWrapperPass(*PR);
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +0000216 initializeAMDGPUUseNativeCallsPass(*PR);
217 initializeAMDGPUSimplifyLibCallsPass(*PR);
Stanislav Mekhanoshin5670e6d2017-09-20 04:25:58 +0000218 initializeAMDGPUInlinerPass(*PR);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000219}
220
Tom Stellarde135ffd2015-09-25 21:41:28 +0000221static std::unique_ptr<TargetLoweringObjectFile> createTLOF(const Triple &TT) {
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000222 return llvm::make_unique<AMDGPUTargetObjectFile>();
Tom Stellarde135ffd2015-09-25 21:41:28 +0000223}
224
Tom Stellard45bb48e2015-06-13 03:28:10 +0000225static ScheduleDAGInstrs *createR600MachineScheduler(MachineSchedContext *C) {
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000226 return new ScheduleDAGMILive(C, llvm::make_unique<R600SchedStrategy>());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000227}
228
Matt Arsenault2ffe8fd2016-08-11 19:18:50 +0000229static ScheduleDAGInstrs *createSIMachineScheduler(MachineSchedContext *C) {
230 return new SIScheduleDAGMI(C);
231}
232
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000233static ScheduleDAGInstrs *
234createGCNMaxOccupancyMachineScheduler(MachineSchedContext *C) {
235 ScheduleDAGMILive *DAG =
Stanislav Mekhanoshin582a5232017-02-15 17:19:50 +0000236 new GCNScheduleDAGMILive(C, make_unique<GCNMaxOccupancySchedStrategy>(C));
Matthias Braun115efcd2016-11-28 20:11:54 +0000237 DAG->addMutation(createLoadClusterDAGMutation(DAG->TII, DAG->TRI));
238 DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI));
Matt Arsenault9aa45f02017-07-06 20:57:05 +0000239 DAG->addMutation(createAMDGPUMacroFusionDAGMutation());
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000240 return DAG;
241}
242
Valery Pykhtinfd4c4102017-03-21 13:15:46 +0000243static ScheduleDAGInstrs *
244createIterativeGCNMaxOccupancyMachineScheduler(MachineSchedContext *C) {
245 auto DAG = new GCNIterativeScheduler(C,
246 GCNIterativeScheduler::SCHEDULE_LEGACYMAXOCCUPANCY);
247 DAG->addMutation(createLoadClusterDAGMutation(DAG->TII, DAG->TRI));
248 DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI));
249 return DAG;
250}
251
252static ScheduleDAGInstrs *createMinRegScheduler(MachineSchedContext *C) {
253 return new GCNIterativeScheduler(C,
254 GCNIterativeScheduler::SCHEDULE_MINREGFORCED);
255}
256
Valery Pykhtinf2fe9722017-11-20 14:35:53 +0000257static ScheduleDAGInstrs *
258createIterativeILPMachineScheduler(MachineSchedContext *C) {
259 auto DAG = new GCNIterativeScheduler(C,
260 GCNIterativeScheduler::SCHEDULE_ILP);
261 DAG->addMutation(createLoadClusterDAGMutation(DAG->TII, DAG->TRI));
262 DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI));
263 DAG->addMutation(createAMDGPUMacroFusionDAGMutation());
264 return DAG;
265}
266
Tom Stellard45bb48e2015-06-13 03:28:10 +0000267static MachineSchedRegistry
Nicolai Haehnle02c32912016-01-13 16:10:10 +0000268R600SchedRegistry("r600", "Run R600's custom scheduler",
269 createR600MachineScheduler);
270
271static MachineSchedRegistry
272SISchedRegistry("si", "Run SI's custom scheduler",
273 createSIMachineScheduler);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000274
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000275static MachineSchedRegistry
276GCNMaxOccupancySchedRegistry("gcn-max-occupancy",
277 "Run GCN scheduler to maximize occupancy",
278 createGCNMaxOccupancyMachineScheduler);
279
Valery Pykhtinfd4c4102017-03-21 13:15:46 +0000280static MachineSchedRegistry
281IterativeGCNMaxOccupancySchedRegistry("gcn-max-occupancy-experimental",
282 "Run GCN scheduler to maximize occupancy (experimental)",
283 createIterativeGCNMaxOccupancyMachineScheduler);
284
285static MachineSchedRegistry
286GCNMinRegSchedRegistry("gcn-minreg",
287 "Run GCN iterative scheduler for minimal register usage (experimental)",
288 createMinRegScheduler);
289
Valery Pykhtinf2fe9722017-11-20 14:35:53 +0000290static MachineSchedRegistry
291GCNILPSchedRegistry("gcn-ilp",
292 "Run GCN iterative scheduler for ILP scheduling (experimental)",
293 createIterativeILPMachineScheduler);
294
Matt Arsenaultec30eb52016-05-31 16:57:45 +0000295static StringRef computeDataLayout(const Triple &TT) {
296 if (TT.getArch() == Triple::r600) {
297 // 32-bit pointers.
Yaxun Liucc56a8b2017-11-06 14:32:33 +0000298 return "e-p:32:32-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128"
Matt Arsenault95329f82018-03-27 19:26:40 +0000299 "-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64-S32-A5";
Tom Stellard45bb48e2015-06-13 03:28:10 +0000300 }
301
Matt Arsenaultec30eb52016-05-31 16:57:45 +0000302 // 32-bit private, local, and region pointers. 64-bit global, constant and
Neil Henning523dab02019-03-18 14:44:28 +0000303 // flat, non-integral buffer fat pointers.
Yaxun Liu0124b542018-02-13 18:00:25 +0000304 return "e-p:64:64-p1:64:64-p2:32:32-p3:32:32-p4:64:64-p5:32:32-p6:32:32"
Matt Arsenaultec30eb52016-05-31 16:57:45 +0000305 "-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128"
Neil Henning523dab02019-03-18 14:44:28 +0000306 "-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64-S32-A5"
307 "-ni:7";
Tom Stellard45bb48e2015-06-13 03:28:10 +0000308}
309
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000310LLVM_READNONE
311static StringRef getGPUOrDefault(const Triple &TT, StringRef GPU) {
312 if (!GPU.empty())
313 return GPU;
314
Matt Arsenaulte0c1f9e2019-03-17 21:31:35 +0000315 // Need to default to a target with flat support for HSA.
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000316 if (TT.getArch() == Triple::amdgcn)
Matt Arsenaulte0c1f9e2019-03-17 21:31:35 +0000317 return TT.getOS() == Triple::AMDHSA ? "generic-hsa" : "generic";
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000318
Matt Arsenault8e001942016-06-02 18:37:16 +0000319 return "r600";
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000320}
321
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000322static Reloc::Model getEffectiveRelocModel(Optional<Reloc::Model> RM) {
Tom Stellard418beb72016-07-13 14:23:33 +0000323 // The AMDGPU toolchain only supports generating shared objects, so we
324 // must always use PIC.
325 return Reloc::PIC_;
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000326}
327
Tom Stellard45bb48e2015-06-13 03:28:10 +0000328AMDGPUTargetMachine::AMDGPUTargetMachine(const Target &T, const Triple &TT,
329 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000330 TargetOptions Options,
331 Optional<Reloc::Model> RM,
Rafael Espindola79e238a2017-08-03 02:16:21 +0000332 Optional<CodeModel::Model> CM,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000333 CodeGenOpt::Level OptLevel)
Matthias Braunbb8507e2017-10-12 22:57:28 +0000334 : LLVMTargetMachine(T, computeDataLayout(TT), TT, getGPUOrDefault(TT, CPU),
335 FS, Options, getEffectiveRelocModel(RM),
David Greenca29c272018-12-07 12:10:23 +0000336 getEffectiveCodeModel(CM, CodeModel::Small), OptLevel),
Rafael Espindola79e238a2017-08-03 02:16:21 +0000337 TLOF(createTLOF(getTargetTriple())) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000338 initAsmInfo();
339}
340
Vlad Tsyrklevich688e7522018-07-10 00:46:07 +0000341bool AMDGPUTargetMachine::EnableLateStructurizeCFG = false;
Matt Arsenaulta6801992018-07-10 14:03:41 +0000342bool AMDGPUTargetMachine::EnableFunctionCalls = false;
343
344AMDGPUTargetMachine::~AMDGPUTargetMachine() = default;
Vlad Tsyrklevich688e7522018-07-10 00:46:07 +0000345
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000346StringRef AMDGPUTargetMachine::getGPUName(const Function &F) const {
347 Attribute GPUAttr = F.getFnAttribute("target-cpu");
348 return GPUAttr.hasAttribute(Attribute::None) ?
349 getTargetCPU() : GPUAttr.getValueAsString();
350}
351
352StringRef AMDGPUTargetMachine::getFeatureString(const Function &F) const {
353 Attribute FSAttr = F.getFnAttribute("target-features");
354
355 return FSAttr.hasAttribute(Attribute::None) ?
356 getTargetFeatureString() :
357 FSAttr.getValueAsString();
358}
359
Matt Arsenaulte745d992017-09-19 07:40:11 +0000360/// Predicate for Internalize pass.
Benjamin Kramerf9ab3dd2017-10-31 23:21:30 +0000361static bool mustPreserveGV(const GlobalValue &GV) {
Matt Arsenaulte745d992017-09-19 07:40:11 +0000362 if (const Function *F = dyn_cast<Function>(&GV))
363 return F->isDeclaration() || AMDGPU::isEntryFunctionCC(F->getCallingConv());
364
365 return !GV.use_empty();
366}
367
Stanislav Mekhanoshin81598112017-01-26 16:49:08 +0000368void AMDGPUTargetMachine::adjustPassManager(PassManagerBuilder &Builder) {
Stanislav Mekhanoshinee2dd782017-03-17 17:13:41 +0000369 Builder.DivergentTarget = true;
370
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +0000371 bool EnableOpt = getOptLevel() > CodeGenOpt::None;
Matt Arsenaulte745d992017-09-19 07:40:11 +0000372 bool Internalize = InternalizeSymbols;
Matt Arsenault5d567dc2019-02-28 00:40:32 +0000373 bool EarlyInline = EarlyInlineAll && EnableOpt && !EnableFunctionCalls;
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +0000374 bool AMDGPUAA = EnableAMDGPUAliasAnalysis && EnableOpt;
375 bool LibCallSimplify = EnableLibCallSimplify && EnableOpt;
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000376
Matt Arsenault5d567dc2019-02-28 00:40:32 +0000377 if (EnableFunctionCalls) {
Stanislav Mekhanoshin2e3bf372017-09-20 06:34:28 +0000378 delete Builder.Inliner;
Stanislav Mekhanoshin56418202017-09-20 06:10:15 +0000379 Builder.Inliner = createAMDGPUFunctionInliningPass();
Stanislav Mekhanoshin2e3bf372017-09-20 06:34:28 +0000380 }
Stanislav Mekhanoshin5670e6d2017-09-20 04:25:58 +0000381
Stanislav Mekhanoshin81598112017-01-26 16:49:08 +0000382 Builder.addExtension(
Stanislav Mekhanoshinf6c1feb2017-01-27 16:38:10 +0000383 PassManagerBuilder::EP_ModuleOptimizerEarly,
Stanislav Mekhanoshin9053f222017-03-28 18:23:24 +0000384 [Internalize, EarlyInline, AMDGPUAA](const PassManagerBuilder &,
385 legacy::PassManagerBase &PM) {
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000386 if (AMDGPUAA) {
387 PM.add(createAMDGPUAAWrapperPass());
388 PM.add(createAMDGPUExternalAAWrapperPass());
389 }
Stanislav Mekhanoshin81598112017-01-26 16:49:08 +0000390 PM.add(createAMDGPUUnifyMetadataPass());
Stanislav Mekhanoshina3b72792017-01-30 21:05:18 +0000391 if (Internalize) {
Matt Arsenaulte745d992017-09-19 07:40:11 +0000392 PM.add(createInternalizePass(mustPreserveGV));
Stanislav Mekhanoshina3b72792017-01-30 21:05:18 +0000393 PM.add(createGlobalDCEPass());
394 }
Stanislav Mekhanoshin9053f222017-03-28 18:23:24 +0000395 if (EarlyInline)
Stanislav Mekhanoshin89653df2017-03-30 20:16:02 +0000396 PM.add(createAMDGPUAlwaysInlinePass(false));
Stanislav Mekhanoshina3b72792017-01-30 21:05:18 +0000397 });
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000398
Stanislav Mekhanoshin1d8cf2b2017-09-29 23:40:19 +0000399 const auto &Opt = Options;
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000400 Builder.addExtension(
401 PassManagerBuilder::EP_EarlyAsPossible,
Stanislav Mekhanoshin1d8cf2b2017-09-29 23:40:19 +0000402 [AMDGPUAA, LibCallSimplify, &Opt](const PassManagerBuilder &,
403 legacy::PassManagerBase &PM) {
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000404 if (AMDGPUAA) {
405 PM.add(createAMDGPUAAWrapperPass());
406 PM.add(createAMDGPUExternalAAWrapperPass());
407 }
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +0000408 PM.add(llvm::createAMDGPUUseNativeCallsPass());
409 if (LibCallSimplify)
Stanislav Mekhanoshin1d8cf2b2017-09-29 23:40:19 +0000410 PM.add(llvm::createAMDGPUSimplifyLibCallsPass(Opt));
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000411 });
Stanislav Mekhanoshin50c2f252017-06-19 23:17:36 +0000412
413 Builder.addExtension(
414 PassManagerBuilder::EP_CGSCCOptimizerLate,
415 [](const PassManagerBuilder &, legacy::PassManagerBase &PM) {
416 // Add infer address spaces pass to the opt pipeline after inlining
417 // but before SROA to increase SROA opportunities.
418 PM.add(createInferAddressSpacesPass());
Matt Arsenault372d7962018-05-18 21:35:00 +0000419
420 // This should run after inlining to have any chance of doing anything,
421 // and before other cleanup optimizations.
422 PM.add(createAMDGPULowerKernelAttributesPass());
Stanislav Mekhanoshin50c2f252017-06-19 23:17:36 +0000423 });
Stanislav Mekhanoshin50ea93a2016-12-08 19:46:04 +0000424}
425
Tom Stellard45bb48e2015-06-13 03:28:10 +0000426//===----------------------------------------------------------------------===//
427// R600 Target Machine (R600 -> Cayman)
428//===----------------------------------------------------------------------===//
429
430R600TargetMachine::R600TargetMachine(const Target &T, const Triple &TT,
Tom Stellard5dde1d22016-02-05 18:29:17 +0000431 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000432 TargetOptions Options,
433 Optional<Reloc::Model> RM,
Rafael Espindola79e238a2017-08-03 02:16:21 +0000434 Optional<CodeModel::Model> CM,
435 CodeGenOpt::Level OL, bool JIT)
436 : AMDGPUTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {
Matt Arsenaultad55ee52016-12-06 01:02:51 +0000437 setRequiresStructuredCFG(true);
Matt Arsenault5d567dc2019-02-28 00:40:32 +0000438
Matt Arsenault09a09ef2019-02-28 00:52:33 +0000439 // Override the default since calls aren't supported for r600.
Matt Arsenault5d567dc2019-02-28 00:40:32 +0000440 if (EnableFunctionCalls &&
441 EnableAMDGPUFunctionCallsOpt.getNumOccurrences() == 0)
442 EnableFunctionCalls = false;
Matt Arsenaultad55ee52016-12-06 01:02:51 +0000443}
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000444
445const R600Subtarget *R600TargetMachine::getSubtargetImpl(
446 const Function &F) const {
447 StringRef GPU = getGPUName(F);
448 StringRef FS = getFeatureString(F);
449
450 SmallString<128> SubtargetKey(GPU);
451 SubtargetKey.append(FS);
452
453 auto &I = SubtargetMap[SubtargetKey];
454 if (!I) {
455 // This needs to be done before we create a new subtarget since any
456 // creation will depend on the TM and the code generation flags on the
457 // function that reside in TargetOptions.
458 resetTargetOptions(F);
459 I = llvm::make_unique<R600Subtarget>(TargetTriple, GPU, FS, *this);
460 }
461
462 return I.get();
463}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000464
Tom Stellardc7624312018-05-30 22:55:35 +0000465TargetTransformInfo
466R600TargetMachine::getTargetTransformInfo(const Function &F) {
467 return TargetTransformInfo(R600TTIImpl(this, F));
468}
469
Tom Stellard45bb48e2015-06-13 03:28:10 +0000470//===----------------------------------------------------------------------===//
471// GCN Target Machine (SI+)
472//===----------------------------------------------------------------------===//
473
474GCNTargetMachine::GCNTargetMachine(const Target &T, const Triple &TT,
Tom Stellard5dde1d22016-02-05 18:29:17 +0000475 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000476 TargetOptions Options,
477 Optional<Reloc::Model> RM,
Rafael Espindola79e238a2017-08-03 02:16:21 +0000478 Optional<CodeModel::Model> CM,
479 CodeGenOpt::Level OL, bool JIT)
480 : AMDGPUTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {}
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000481
Tom Stellard5bfbae52018-07-11 20:59:01 +0000482const GCNSubtarget *GCNTargetMachine::getSubtargetImpl(const Function &F) const {
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000483 StringRef GPU = getGPUName(F);
484 StringRef FS = getFeatureString(F);
485
486 SmallString<128> SubtargetKey(GPU);
487 SubtargetKey.append(FS);
488
489 auto &I = SubtargetMap[SubtargetKey];
490 if (!I) {
491 // This needs to be done before we create a new subtarget since any
492 // creation will depend on the TM and the code generation flags on the
493 // function that reside in TargetOptions.
494 resetTargetOptions(F);
Tom Stellard5bfbae52018-07-11 20:59:01 +0000495 I = llvm::make_unique<GCNSubtarget>(TargetTriple, GPU, FS, *this);
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000496 }
497
Alexander Timofeev18009562016-12-08 17:28:47 +0000498 I->setScalarizeGlobalBehavior(ScalarizeGlobal);
499
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000500 return I.get();
501}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000502
Tom Stellardc7624312018-05-30 22:55:35 +0000503TargetTransformInfo
504GCNTargetMachine::getTargetTransformInfo(const Function &F) {
505 return TargetTransformInfo(GCNTTIImpl(this, F));
506}
507
Tom Stellard45bb48e2015-06-13 03:28:10 +0000508//===----------------------------------------------------------------------===//
509// AMDGPU Pass Setup
510//===----------------------------------------------------------------------===//
511
512namespace {
Tom Stellardcc7067a62016-03-03 03:53:29 +0000513
Tom Stellard45bb48e2015-06-13 03:28:10 +0000514class AMDGPUPassConfig : public TargetPassConfig {
515public:
Matthias Braunbb8507e2017-10-12 22:57:28 +0000516 AMDGPUPassConfig(LLVMTargetMachine &TM, PassManagerBase &PM)
Matt Arsenault0a109002015-09-25 17:41:20 +0000517 : TargetPassConfig(TM, PM) {
Matt Arsenault0a109002015-09-25 17:41:20 +0000518 // Exceptions and StackMaps are not supported, so these passes will never do
519 // anything.
520 disablePass(&StackMapLivenessID);
521 disablePass(&FuncletLayoutID);
522 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000523
524 AMDGPUTargetMachine &getAMDGPUTargetMachine() const {
525 return getTM<AMDGPUTargetMachine>();
526 }
527
Matthias Braun115efcd2016-11-28 20:11:54 +0000528 ScheduleDAGInstrs *
529 createMachineScheduler(MachineSchedContext *C) const override {
530 ScheduleDAGMILive *DAG = createGenericSchedLive(C);
531 DAG->addMutation(createLoadClusterDAGMutation(DAG->TII, DAG->TRI));
532 DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI));
533 return DAG;
534 }
535
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000536 void addEarlyCSEOrGVNPass();
537 void addStraightLineScalarOptimizationPasses();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000538 void addIRPasses() override;
Matt Arsenault908b9e22016-07-01 03:33:52 +0000539 void addCodeGenPrepare() override;
Matt Arsenault0a109002015-09-25 17:41:20 +0000540 bool addPreISel() override;
541 bool addInstSelector() override;
542 bool addGCPasses() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000543};
544
Matt Arsenault6b6a2c32016-03-11 08:00:27 +0000545class R600PassConfig final : public AMDGPUPassConfig {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000546public:
Matthias Braunbb8507e2017-10-12 22:57:28 +0000547 R600PassConfig(LLVMTargetMachine &TM, PassManagerBase &PM)
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000548 : AMDGPUPassConfig(TM, PM) {}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000549
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000550 ScheduleDAGInstrs *createMachineScheduler(
551 MachineSchedContext *C) const override {
552 return createR600MachineScheduler(C);
553 }
554
Tom Stellard45bb48e2015-06-13 03:28:10 +0000555 bool addPreISel() override;
Tom Stellard20287692017-08-08 04:57:55 +0000556 bool addInstSelector() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000557 void addPreRegAlloc() override;
558 void addPreSched2() override;
559 void addPreEmitPass() override;
560};
561
Matt Arsenault6b6a2c32016-03-11 08:00:27 +0000562class GCNPassConfig final : public AMDGPUPassConfig {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000563public:
Matthias Braunbb8507e2017-10-12 22:57:28 +0000564 GCNPassConfig(LLVMTargetMachine &TM, PassManagerBase &PM)
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000565 : AMDGPUPassConfig(TM, PM) {
Matt Arsenaulta2025382017-08-03 23:24:05 +0000566 // It is necessary to know the register usage of the entire call graph. We
567 // allow calls without EnableAMDGPUFunctionCalls if they are marked
568 // noinline, so this is always required.
569 setRequiresCodeGenSCCOrder(true);
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000570 }
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000571
572 GCNTargetMachine &getGCNTargetMachine() const {
573 return getTM<GCNTargetMachine>();
574 }
575
576 ScheduleDAGInstrs *
Matt Arsenault03d85842016-06-27 20:32:13 +0000577 createMachineScheduler(MachineSchedContext *C) const override;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000578
Tom Stellard45bb48e2015-06-13 03:28:10 +0000579 bool addPreISel() override;
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000580 void addMachineSSAOptimization() override;
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +0000581 bool addILPOpts() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000582 bool addInstSelector() override;
Tom Stellard000c5af2016-04-14 19:09:28 +0000583 bool addIRTranslator() override;
Tim Northover33b07d62016-07-22 20:03:43 +0000584 bool addLegalizeMachineIR() override;
Tom Stellard000c5af2016-04-14 19:09:28 +0000585 bool addRegBankSelect() override;
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000586 bool addGlobalInstructionSelect() override;
Matt Arsenaultcf55a652019-03-19 19:33:12 +0000587 void addFastRegAlloc() override;
588 void addOptimizedRegAlloc() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000589 void addPreRegAlloc() override;
Matt Arsenaulte6740752016-09-29 01:44:16 +0000590 void addPostRegAlloc() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000591 void addPreSched2() override;
592 void addPreEmitPass() override;
593};
594
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000595} // end anonymous namespace
Tom Stellard45bb48e2015-06-13 03:28:10 +0000596
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000597void AMDGPUPassConfig::addEarlyCSEOrGVNPass() {
598 if (getOptLevel() == CodeGenOpt::Aggressive)
599 addPass(createGVNPass());
600 else
601 addPass(createEarlyCSEPass());
602}
603
604void AMDGPUPassConfig::addStraightLineScalarOptimizationPasses() {
Stanislav Mekhanoshin20d47952018-06-29 16:26:53 +0000605 addPass(createLICMPass());
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000606 addPass(createSeparateConstOffsetFromGEPPass());
607 addPass(createSpeculativeExecutionPass());
608 // ReassociateGEPs exposes more opportunites for SLSR. See
609 // the example in reassociate-geps-and-slsr.ll.
610 addPass(createStraightLineStrengthReducePass());
611 // SeparateConstOffsetFromGEP and SLSR creates common expressions which GVN or
612 // EarlyCSE can reuse.
613 addEarlyCSEOrGVNPass();
614 // Run NaryReassociate after EarlyCSE/GVN to be more effective.
615 addPass(createNaryReassociatePass());
616 // NaryReassociate on GEPs creates redundant common expressions, so run
617 // EarlyCSE after it.
618 addPass(createEarlyCSEPass());
619}
620
Tom Stellard45bb48e2015-06-13 03:28:10 +0000621void AMDGPUPassConfig::addIRPasses() {
Stanislav Mekhanoshinc90347d2017-04-12 20:48:56 +0000622 const AMDGPUTargetMachine &TM = getAMDGPUTargetMachine();
623
Matt Arsenaultbde80342016-05-18 15:41:07 +0000624 // There is no reason to run these.
625 disablePass(&StackMapLivenessID);
626 disablePass(&FuncletLayoutID);
627 disablePass(&PatchableFunctionID);
628
Matt Arsenaultab411932018-10-02 03:50:56 +0000629 addPass(createAtomicExpandPass());
Scott Linder11ef7982018-10-26 13:18:36 +0000630
631 // This must occur before inlining, as the inliner will not look through
632 // bitcast calls.
633 addPass(createAMDGPUFixFunctionBitcastsPass());
634
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000635 addPass(createAMDGPULowerIntrinsicsPass());
Matt Arsenault0699ef32017-02-09 22:00:42 +0000636
Matt Arsenault635d4792018-10-03 02:47:25 +0000637 // Function calls are not supported, so make sure we inline everything.
638 addPass(createAMDGPUAlwaysInlinePass());
639 addPass(createAlwaysInlinerLegacyPass());
640 // We need to add the barrier noop pass, otherwise adding the function
641 // inlining pass will cause all of the PassConfigs passes to be run
642 // one function at a time, which means if we have a nodule with two
643 // functions, then we will generate code for the first function
644 // without ever running any passes on the second.
645 addPass(createBarrierNoopPass());
Matt Arsenault39319482015-11-06 18:01:57 +0000646
Matt Arsenault0c329382017-01-30 18:40:29 +0000647 if (TM.getTargetTriple().getArch() == Triple::amdgcn) {
648 // TODO: May want to move later or split into an early and late one.
649
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000650 addPass(createAMDGPUCodeGenPreparePass());
Matt Arsenault0c329382017-01-30 18:40:29 +0000651 }
652
Tom Stellardfd253952015-08-07 23:19:30 +0000653 // Handle uses of OpenCL image2d_t, image3d_t and sampler_t arguments.
Matt Arsenault432aaea2018-05-13 10:04:48 +0000654 if (TM.getTargetTriple().getArch() == Triple::r600)
655 addPass(createR600OpenCLImageTypeLoweringPass());
Matt Arsenault39319482015-11-06 18:01:57 +0000656
Yaxun Liude4b88d2017-10-10 19:39:48 +0000657 // Replace OpenCL enqueued block function pointers with global variables.
658 addPass(createAMDGPUOpenCLEnqueuedBlockLoweringPass());
659
Matt Arsenault03d85842016-06-27 20:32:13 +0000660 if (TM.getOptLevel() > CodeGenOpt::None) {
Matt Arsenault417e0072017-02-08 06:16:04 +0000661 addPass(createInferAddressSpacesPass());
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000662 addPass(createAMDGPUPromoteAlloca());
Matt Arsenault03d85842016-06-27 20:32:13 +0000663
664 if (EnableSROA)
665 addPass(createSROAPass());
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000666
Konstantin Zhuravlyov4658e5f2016-09-30 16:39:24 +0000667 addStraightLineScalarOptimizationPasses();
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +0000668
669 if (EnableAMDGPUAliasAnalysis) {
670 addPass(createAMDGPUAAWrapperPass());
671 addPass(createExternalAAWrapperPass([](Pass &P, Function &,
672 AAResults &AAR) {
673 if (auto *WrapperPass = P.getAnalysisIfAvailable<AMDGPUAAWrapperPass>())
674 AAR.addAAResult(WrapperPass->getResult());
675 }));
676 }
Konstantin Zhuravlyov4658e5f2016-09-30 16:39:24 +0000677 }
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000678
679 TargetPassConfig::addIRPasses();
680
681 // EarlyCSE is not always strong enough to clean up what LSR produces. For
682 // example, GVN can combine
683 //
684 // %0 = add %a, %b
685 // %1 = add %b, %a
686 //
687 // and
688 //
689 // %0 = shl nsw %a, 2
690 // %1 = shl %a, 2
691 //
692 // but EarlyCSE can do neither of them.
693 if (getOptLevel() != CodeGenOpt::None)
694 addEarlyCSEOrGVNPass();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000695}
696
Matt Arsenault908b9e22016-07-01 03:33:52 +0000697void AMDGPUPassConfig::addCodeGenPrepare() {
Aakanksha Patilc56d2af2019-03-07 00:54:04 +0000698 if (TM->getTargetTriple().getArch() == Triple::amdgcn)
699 addPass(createAMDGPUAnnotateKernelFeaturesPass());
700
Matt Arsenault8c4a3522018-06-26 19:10:00 +0000701 if (TM->getTargetTriple().getArch() == Triple::amdgcn &&
702 EnableLowerKernelArguments)
703 addPass(createAMDGPULowerKernelArgumentsPass());
704
Matt Arsenault908b9e22016-07-01 03:33:52 +0000705 TargetPassConfig::addCodeGenPrepare();
706
707 if (EnableLoadStoreVectorizer)
708 addPass(createLoadStoreVectorizerPass());
709}
710
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000711bool AMDGPUPassConfig::addPreISel() {
Sameer Sahasrabuddheb4f2d1c2018-09-25 09:39:21 +0000712 addPass(createLowerSwitchPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000713 addPass(createFlattenCFGPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000714 return false;
715}
716
717bool AMDGPUPassConfig::addInstSelector() {
Matt Arsenault7016f132017-08-03 22:30:46 +0000718 addPass(createAMDGPUISelDag(&getAMDGPUTargetMachine(), getOptLevel()));
Tom Stellard45bb48e2015-06-13 03:28:10 +0000719 return false;
720}
721
Matt Arsenault0a109002015-09-25 17:41:20 +0000722bool AMDGPUPassConfig::addGCPasses() {
723 // Do nothing. GC is not supported.
724 return false;
725}
726
Tom Stellard45bb48e2015-06-13 03:28:10 +0000727//===----------------------------------------------------------------------===//
728// R600 Pass Setup
729//===----------------------------------------------------------------------===//
730
731bool R600PassConfig::addPreISel() {
732 AMDGPUPassConfig::addPreISel();
Matt Arsenaultc5816112016-06-24 06:30:22 +0000733
734 if (EnableR600StructurizeCFG)
Tom Stellardbc4497b2016-02-12 23:45:29 +0000735 addPass(createStructurizeCFGPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000736 return false;
737}
738
Tom Stellard20287692017-08-08 04:57:55 +0000739bool R600PassConfig::addInstSelector() {
740 addPass(createR600ISelDag(&getAMDGPUTargetMachine(), getOptLevel()));
741 return false;
742}
743
Tom Stellard45bb48e2015-06-13 03:28:10 +0000744void R600PassConfig::addPreRegAlloc() {
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000745 addPass(createR600VectorRegMerger());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000746}
747
748void R600PassConfig::addPreSched2() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000749 addPass(createR600EmitClauseMarkers(), false);
Matt Arsenault03d85842016-06-27 20:32:13 +0000750 if (EnableR600IfConvert)
Tom Stellard45bb48e2015-06-13 03:28:10 +0000751 addPass(&IfConverterID, false);
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000752 addPass(createR600ClauseMergePass(), false);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000753}
754
755void R600PassConfig::addPreEmitPass() {
756 addPass(createAMDGPUCFGStructurizerPass(), false);
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000757 addPass(createR600ExpandSpecialInstrsPass(), false);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000758 addPass(&FinalizeMachineBundlesID, false);
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000759 addPass(createR600Packetizer(), false);
760 addPass(createR600ControlFlowFinalizer(), false);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000761}
762
763TargetPassConfig *R600TargetMachine::createPassConfig(PassManagerBase &PM) {
Matthias Braun5e394c32017-05-30 21:36:41 +0000764 return new R600PassConfig(*this, PM);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000765}
766
767//===----------------------------------------------------------------------===//
768// GCN Pass Setup
769//===----------------------------------------------------------------------===//
770
Matt Arsenault03d85842016-06-27 20:32:13 +0000771ScheduleDAGInstrs *GCNPassConfig::createMachineScheduler(
772 MachineSchedContext *C) const {
Tom Stellard5bfbae52018-07-11 20:59:01 +0000773 const GCNSubtarget &ST = C->MF->getSubtarget<GCNSubtarget>();
Matt Arsenault03d85842016-06-27 20:32:13 +0000774 if (ST.enableSIScheduler())
775 return createSIMachineScheduler(C);
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000776 return createGCNMaxOccupancyMachineScheduler(C);
Matt Arsenault03d85842016-06-27 20:32:13 +0000777}
778
Tom Stellard45bb48e2015-06-13 03:28:10 +0000779bool GCNPassConfig::addPreISel() {
780 AMDGPUPassConfig::addPreISel();
Matt Arsenault39319482015-11-06 18:01:57 +0000781
Neil Henning66416572018-10-08 15:49:19 +0000782 if (EnableAtomicOptimizations) {
783 addPass(createAMDGPUAtomicOptimizerPass());
784 }
785
Matt Arsenault39319482015-11-06 18:01:57 +0000786 // FIXME: We need to run a pass to propagate the attributes when calls are
787 // supported.
Matt Arsenaultb8f8dbc2017-03-24 19:52:05 +0000788
789 // Merge divergent exit nodes. StructurizeCFG won't recognize the multi-exit
790 // regions formed by them.
791 addPass(&AMDGPUUnifyDivergentExitNodesID);
Jan Sjodina06bfe02017-05-15 20:18:37 +0000792 if (!LateCFGStructurize) {
793 addPass(createStructurizeCFGPass(true)); // true -> SkipUniformRegions
794 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000795 addPass(createSinkingPass());
Tom Stellarda6f24c62015-12-15 20:55:55 +0000796 addPass(createAMDGPUAnnotateUniformValues());
Jan Sjodina06bfe02017-05-15 20:18:37 +0000797 if (!LateCFGStructurize) {
798 addPass(createSIAnnotateControlFlowPass());
799 }
Tom Stellarda6f24c62015-12-15 20:55:55 +0000800
Tom Stellard45bb48e2015-06-13 03:28:10 +0000801 return false;
802}
803
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000804void GCNPassConfig::addMachineSSAOptimization() {
805 TargetPassConfig::addMachineSSAOptimization();
806
807 // We want to fold operands after PeepholeOptimizer has run (or as part of
808 // it), because it will eliminate extra copies making it easier to fold the
809 // real source operand. We want to eliminate dead instructions after, so that
810 // we see fewer uses of the copies. We then need to clean up the dead
811 // instructions leftover after the operands are folded as well.
812 //
813 // XXX - Can we get away without running DeadMachineInstructionElim again?
814 addPass(&SIFoldOperandsID);
Valery Pykhtin3d9afa22018-11-30 14:21:56 +0000815 if (EnableDPPCombine)
816 addPass(&GCNDPPCombineID);
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000817 addPass(&DeadMachineInstructionElimID);
Tom Stellardc2ff0eb2016-08-29 19:15:22 +0000818 addPass(&SILoadStoreOptimizerID);
Sam Kolton6e795292017-04-07 10:53:12 +0000819 if (EnableSDWAPeephole) {
820 addPass(&SIPeepholeSDWAID);
Matthias Braun4a7c8e72018-01-19 06:46:10 +0000821 addPass(&EarlyMachineLICMID);
Stanislav Mekhanoshin56ea4882017-05-30 16:49:24 +0000822 addPass(&MachineCSEID);
823 addPass(&SIFoldOperandsID);
Sam Kolton6e795292017-04-07 10:53:12 +0000824 addPass(&DeadMachineInstructionElimID);
825 }
Stanislav Mekhanoshin03306602017-06-03 17:39:47 +0000826 addPass(createSIShrinkInstructionsPass());
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000827}
828
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +0000829bool GCNPassConfig::addILPOpts() {
830 if (EnableEarlyIfConversion)
831 addPass(&EarlyIfConverterID);
832
833 TargetPassConfig::addILPOpts();
834 return false;
835}
836
Tom Stellard45bb48e2015-06-13 03:28:10 +0000837bool GCNPassConfig::addInstSelector() {
838 AMDGPUPassConfig::addInstSelector();
Matt Arsenault782c03b2015-11-03 22:30:13 +0000839 addPass(&SIFixSGPRCopiesID);
Nicolai Haehnle814abb52018-10-31 13:27:08 +0000840 addPass(createSILowerI1CopiesPass());
Ron Liebermancac749a2018-11-16 01:13:34 +0000841 addPass(createSIFixupVectorISelPass());
David Stuttardf77079f2019-01-14 11:55:24 +0000842 addPass(createSIAddIMGInitPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000843 return false;
844}
845
Tom Stellard000c5af2016-04-14 19:09:28 +0000846bool GCNPassConfig::addIRTranslator() {
847 addPass(new IRTranslator());
848 return false;
849}
850
Tim Northover33b07d62016-07-22 20:03:43 +0000851bool GCNPassConfig::addLegalizeMachineIR() {
Tom Stellardca166212017-01-30 21:56:46 +0000852 addPass(new Legalizer());
Tim Northover33b07d62016-07-22 20:03:43 +0000853 return false;
854}
855
Tom Stellard000c5af2016-04-14 19:09:28 +0000856bool GCNPassConfig::addRegBankSelect() {
Tom Stellardca166212017-01-30 21:56:46 +0000857 addPass(new RegBankSelect());
Tom Stellard000c5af2016-04-14 19:09:28 +0000858 return false;
859}
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000860
861bool GCNPassConfig::addGlobalInstructionSelect() {
Tom Stellardca166212017-01-30 21:56:46 +0000862 addPass(new InstructionSelect());
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000863 return false;
864}
Tom Stellardca166212017-01-30 21:56:46 +0000865
Tom Stellard45bb48e2015-06-13 03:28:10 +0000866void GCNPassConfig::addPreRegAlloc() {
Jan Sjodina06bfe02017-05-15 20:18:37 +0000867 if (LateCFGStructurize) {
868 addPass(createAMDGPUMachineCFGStructurizerPass());
869 }
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000870 addPass(createSIWholeQuadModePass());
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000871}
872
Matt Arsenaultcf55a652019-03-19 19:33:12 +0000873void GCNPassConfig::addFastRegAlloc() {
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000874 // FIXME: We have to disable the verifier here because of PHIElimination +
875 // TwoAddressInstructions disabling it.
Matt Arsenaulte6740752016-09-29 01:44:16 +0000876
877 // This must be run immediately after phi elimination and before
878 // TwoAddressInstructions, otherwise the processing of the tied operand of
879 // SI_ELSE will introduce a copy of the tied operand source after the else.
880 insertPass(&PHIEliminationID, &SILowerControlFlowID, false);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000881
Neil Henning0a30f332019-04-01 15:19:52 +0000882 // This must be run just after RegisterCoalescing.
883 insertPass(&RegisterCoalescerID, &SIPreAllocateWWMRegsID, false);
Connor Abbott92638ab2017-08-04 18:36:52 +0000884
Matt Arsenaultcf55a652019-03-19 19:33:12 +0000885 TargetPassConfig::addFastRegAlloc();
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000886}
887
Matt Arsenaultcf55a652019-03-19 19:33:12 +0000888void GCNPassConfig::addOptimizedRegAlloc() {
Matt Arsenault4d47ac32019-03-27 16:58:30 +0000889 if (OptExecMaskPreRA) {
890 insertPass(&MachineSchedulerID, &SIOptimizeExecMaskingPreRAID);
891 insertPass(&SIOptimizeExecMaskingPreRAID, &SIFormMemoryClausesID);
892 } else {
893 insertPass(&MachineSchedulerID, &SIFormMemoryClausesID);
894 }
Stanislav Mekhanoshin739174c2018-05-31 20:13:51 +0000895
Matt Arsenaulte6740752016-09-29 01:44:16 +0000896 // This must be run immediately after phi elimination and before
897 // TwoAddressInstructions, otherwise the processing of the tied operand of
898 // SI_ELSE will introduce a copy of the tied operand source after the else.
899 insertPass(&PHIEliminationID, &SILowerControlFlowID, false);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000900
Neil Henning0a30f332019-04-01 15:19:52 +0000901 // This must be run just after RegisterCoalescing.
902 insertPass(&RegisterCoalescerID, &SIPreAllocateWWMRegsID, false);
Connor Abbott92638ab2017-08-04 18:36:52 +0000903
Matt Arsenaultcf55a652019-03-19 19:33:12 +0000904 TargetPassConfig::addOptimizedRegAlloc();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000905}
906
Matt Arsenaulte6740752016-09-29 01:44:16 +0000907void GCNPassConfig::addPostRegAlloc() {
Stanislav Mekhanoshin22a56f22017-01-24 17:46:17 +0000908 addPass(&SIFixVGPRCopiesID);
Matt Arsenault105fc1a2018-11-26 17:02:02 +0000909 if (getOptLevel() > CodeGenOpt::None)
910 addPass(&SIOptimizeExecMaskingID);
Matt Arsenaulte6740752016-09-29 01:44:16 +0000911 TargetPassConfig::addPostRegAlloc();
912}
913
Tom Stellard45bb48e2015-06-13 03:28:10 +0000914void GCNPassConfig::addPreSched2() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000915}
916
917void GCNPassConfig::addPreEmitPass() {
Mark Searles72da47d2018-07-16 10:02:41 +0000918 addPass(createSIMemoryLegalizerPass());
919 addPass(createSIInsertWaitcntsPass());
920 addPass(createSIShrinkInstructionsPass());
Tim Corringham4c4d2fe2018-12-10 12:06:10 +0000921 addPass(createSIModeRegisterPass());
Mark Searles72da47d2018-07-16 10:02:41 +0000922
Tom Stellardcb6ba622016-04-30 00:23:06 +0000923 // The hazard recognizer that runs as part of the post-ra scheduler does not
Matt Arsenault254a6452016-06-28 16:59:53 +0000924 // guarantee to be able handle all hazards correctly. This is because if there
925 // are multiple scheduling regions in a basic block, the regions are scheduled
926 // bottom up, so when we begin to schedule a region we don't know what
927 // instructions were emitted directly before it.
Tom Stellardcb6ba622016-04-30 00:23:06 +0000928 //
Matt Arsenault254a6452016-06-28 16:59:53 +0000929 // Here we add a stand-alone hazard recognizer pass which can handle all
930 // cases.
Mark Searles72da47d2018-07-16 10:02:41 +0000931 //
932 // FIXME: This stand-alone pass will emit indiv. S_NOP 0, as needed. It would
933 // be better for it to emit S_NOP <N> when possible.
Tom Stellardcb6ba622016-04-30 00:23:06 +0000934 addPass(&PostRAHazardRecognizerID);
935
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000936 addPass(&SIInsertSkipsPassID);
Matt Arsenault6bc43d82016-10-06 16:20:41 +0000937 addPass(&BranchRelaxationPassID);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000938}
939
940TargetPassConfig *GCNTargetMachine::createPassConfig(PassManagerBase &PM) {
Matthias Braun5e394c32017-05-30 21:36:41 +0000941 return new GCNPassConfig(*this, PM);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000942}
Matt Arsenaultbc6d07c2019-03-14 22:54:43 +0000943
944yaml::MachineFunctionInfo *GCNTargetMachine::createDefaultFuncInfoYAML() const {
945 return new yaml::SIMachineFunctionInfo();
946}
947
948yaml::MachineFunctionInfo *
949GCNTargetMachine::convertFuncInfoToYAML(const MachineFunction &MF) const {
950 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
951 return new yaml::SIMachineFunctionInfo(*MFI,
952 *MF.getSubtarget().getRegisterInfo());
953}
954
955bool GCNTargetMachine::parseMachineFunctionInfo(
956 const yaml::MachineFunctionInfo &MFI_, PerFunctionMIParsingState &PFS,
957 SMDiagnostic &Error, SMRange &SourceRange) const {
958 const yaml::SIMachineFunctionInfo &YamlMFI =
959 reinterpret_cast<const yaml::SIMachineFunctionInfo &>(MFI_);
960 MachineFunction &MF = PFS.MF;
961 SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
962
963 MFI->initializeBaseYamlFields(YamlMFI);
964
965 auto parseRegister = [&](const yaml::StringValue &RegName, unsigned &RegVal) {
966 if (parseNamedRegisterReference(PFS, RegVal, RegName.Value, Error)) {
967 SourceRange = RegName.SourceRange;
968 return true;
969 }
970
971 return false;
972 };
973
974 auto diagnoseRegisterClass = [&](const yaml::StringValue &RegName) {
975 // Create a diagnostic for a the register string literal.
976 const MemoryBuffer &Buffer =
977 *PFS.SM->getMemoryBuffer(PFS.SM->getMainFileID());
978 Error = SMDiagnostic(*PFS.SM, SMLoc(), Buffer.getBufferIdentifier(), 1,
979 RegName.Value.size(), SourceMgr::DK_Error,
980 "incorrect register class for field", RegName.Value,
981 None, None);
982 SourceRange = RegName.SourceRange;
983 return true;
984 };
985
986 if (parseRegister(YamlMFI.ScratchRSrcReg, MFI->ScratchRSrcReg) ||
987 parseRegister(YamlMFI.ScratchWaveOffsetReg, MFI->ScratchWaveOffsetReg) ||
988 parseRegister(YamlMFI.FrameOffsetReg, MFI->FrameOffsetReg) ||
989 parseRegister(YamlMFI.StackPtrOffsetReg, MFI->StackPtrOffsetReg))
990 return true;
991
992 if (MFI->ScratchRSrcReg != AMDGPU::PRIVATE_RSRC_REG &&
993 !AMDGPU::SReg_128RegClass.contains(MFI->ScratchRSrcReg)) {
994 return diagnoseRegisterClass(YamlMFI.ScratchRSrcReg);
995 }
996
997 if (MFI->ScratchWaveOffsetReg != AMDGPU::SCRATCH_WAVE_OFFSET_REG &&
998 !AMDGPU::SGPR_32RegClass.contains(MFI->ScratchWaveOffsetReg)) {
999 return diagnoseRegisterClass(YamlMFI.ScratchWaveOffsetReg);
1000 }
1001
1002 if (MFI->FrameOffsetReg != AMDGPU::FP_REG &&
1003 !AMDGPU::SGPR_32RegClass.contains(MFI->FrameOffsetReg)) {
1004 return diagnoseRegisterClass(YamlMFI.FrameOffsetReg);
1005 }
1006
1007 if (MFI->StackPtrOffsetReg != AMDGPU::SP_REG &&
1008 !AMDGPU::SGPR_32RegClass.contains(MFI->StackPtrOffsetReg)) {
1009 return diagnoseRegisterClass(YamlMFI.StackPtrOffsetReg);
1010 }
1011
1012 return false;
1013}