blob: 5772573e9c77f668de43d21d167b3e16b2b3feac [file] [log] [blame]
Christian Konig72d5d5c2013-02-21 15:16:44 +00001//===-- SIInstrInfo.td - SI Instruction Infos -------------*- tablegen -*--===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Tom Stellardd7e6f132015-04-08 01:09:26 +00009def isCI : Predicate<"Subtarget->getGeneration() "
10 ">= AMDGPUSubtarget::SEA_ISLANDS">;
Tom Stellard217361c2015-08-06 19:28:38 +000011def isCIOnly : Predicate<"Subtarget->getGeneration() =="
12 "AMDGPUSubtarget::SEA_ISLANDS">,
13 AssemblerPredicate <"FeatureSeaIslands">;
Tom Stellardd7e6f132015-04-08 01:09:26 +000014def isVI : Predicate <
15 "Subtarget->getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS">,
16 AssemblerPredicate<"FeatureGCN3Encoding">;
Tom Stellard75aadc22012-12-11 21:25:42 +000017
Tom Stellardd1f0f022015-04-23 19:33:54 +000018def DisableInst : Predicate <"false">, AssemblerPredicate<"FeatureDisable">;
19
Tom Stellard94d2e992014-10-07 23:51:34 +000020class vop {
21 field bits<9> SI3;
Marek Olsak5df00d62014-12-07 12:18:57 +000022 field bits<10> VI3;
Tom Stellard94d2e992014-10-07 23:51:34 +000023}
24
Marek Olsak5df00d62014-12-07 12:18:57 +000025class vopc <bits<8> si, bits<8> vi = !add(0x40, si)> : vop {
Tom Stellard0aec5872014-10-07 23:51:39 +000026 field bits<8> SI = si;
Marek Olsak5df00d62014-12-07 12:18:57 +000027 field bits<8> VI = vi;
Tom Stellard0aec5872014-10-07 23:51:39 +000028
Marek Olsak5df00d62014-12-07 12:18:57 +000029 field bits<9> SI3 = {0, si{7-0}};
30 field bits<10> VI3 = {0, 0, vi{7-0}};
Tom Stellard0aec5872014-10-07 23:51:39 +000031}
32
Marek Olsak5df00d62014-12-07 12:18:57 +000033class vop1 <bits<8> si, bits<8> vi = si> : vop {
34 field bits<8> SI = si;
35 field bits<8> VI = vi;
Tom Stellard94d2e992014-10-07 23:51:34 +000036
Marek Olsak5df00d62014-12-07 12:18:57 +000037 field bits<9> SI3 = {1, 1, si{6-0}};
38 field bits<10> VI3 = !add(0x140, vi);
Tom Stellard94d2e992014-10-07 23:51:34 +000039}
40
Marek Olsak5df00d62014-12-07 12:18:57 +000041class vop2 <bits<6> si, bits<6> vi = si> : vop {
Tom Stellardbec5a242014-10-07 23:51:38 +000042 field bits<6> SI = si;
Marek Olsak5df00d62014-12-07 12:18:57 +000043 field bits<6> VI = vi;
Tom Stellardbec5a242014-10-07 23:51:38 +000044
Marek Olsak5df00d62014-12-07 12:18:57 +000045 field bits<9> SI3 = {1, 0, 0, si{5-0}};
46 field bits<10> VI3 = {0, 1, 0, 0, vi{5-0}};
Tom Stellardbec5a242014-10-07 23:51:38 +000047}
48
Marek Olsakf0b130a2015-01-15 18:43:06 +000049// Specify a VOP2 opcode for SI and VOP3 opcode for VI
50// that doesn't have VOP2 encoding on VI
51class vop23 <bits<6> si, bits<10> vi> : vop2 <si> {
52 let VI3 = vi;
53}
54
Marek Olsak5df00d62014-12-07 12:18:57 +000055class vop3 <bits<9> si, bits<10> vi = {0, si}> : vop {
56 let SI3 = si;
57 let VI3 = vi;
58}
59
60class sop1 <bits<8> si, bits<8> vi = si> {
61 field bits<8> SI = si;
62 field bits<8> VI = vi;
63}
64
65class sop2 <bits<7> si, bits<7> vi = si> {
66 field bits<7> SI = si;
67 field bits<7> VI = vi;
68}
69
70class sopk <bits<5> si, bits<5> vi = si> {
71 field bits<5> SI = si;
72 field bits<5> VI = vi;
Tom Stellard845bb3c2014-10-07 23:51:41 +000073}
74
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +000075// Specify an SMRD opcode for SI and SMEM opcode for VI
76class smrd<bits<5> si, bits<5> vi = si> {
77 field bits<5> SI = si;
78 field bits<8> VI = { 0, 0, 0, vi };
79}
80
Tom Stellardc721a232014-05-16 20:56:47 +000081// Execpt for the NONE field, this must be kept in sync with the SISubtarget enum
Marek Olsaka93603d2015-01-15 18:42:51 +000082// in AMDGPUInstrInfo.cpp
Tom Stellardc721a232014-05-16 20:56:47 +000083def SISubtarget {
84 int NONE = -1;
85 int SI = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +000086 int VI = 1;
Tom Stellardc721a232014-05-16 20:56:47 +000087}
88
Tom Stellard75aadc22012-12-11 21:25:42 +000089//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +000090// SI DAG Nodes
91//===----------------------------------------------------------------------===//
92
Tom Stellard9fa17912013-08-14 23:24:45 +000093def SIload_constant : SDNode<"AMDGPUISD::LOAD_CONSTANT",
Tom Stellard868fd922014-04-17 21:00:11 +000094 SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisVT<1, v4i32>, SDTCisVT<2, i32>]>,
Tom Stellard9fa17912013-08-14 23:24:45 +000095 [SDNPMayLoad, SDNPMemOperand]
96>;
97
Tom Stellardafcf12f2013-09-12 02:55:14 +000098def SItbuffer_store : SDNode<"AMDGPUISD::TBUFFER_STORE_FORMAT",
99 SDTypeProfile<0, 13,
Tom Stellard868fd922014-04-17 21:00:11 +0000100 [SDTCisVT<0, v4i32>, // rsrc(SGPR)
Tom Stellardafcf12f2013-09-12 02:55:14 +0000101 SDTCisVT<1, iAny>, // vdata(VGPR)
102 SDTCisVT<2, i32>, // num_channels(imm)
103 SDTCisVT<3, i32>, // vaddr(VGPR)
104 SDTCisVT<4, i32>, // soffset(SGPR)
105 SDTCisVT<5, i32>, // inst_offset(imm)
106 SDTCisVT<6, i32>, // dfmt(imm)
107 SDTCisVT<7, i32>, // nfmt(imm)
108 SDTCisVT<8, i32>, // offen(imm)
109 SDTCisVT<9, i32>, // idxen(imm)
110 SDTCisVT<10, i32>, // glc(imm)
111 SDTCisVT<11, i32>, // slc(imm)
112 SDTCisVT<12, i32> // tfe(imm)
113 ]>,
114 [SDNPMayStore, SDNPMemOperand, SDNPHasChain]
115>;
116
Tom Stellard9fa17912013-08-14 23:24:45 +0000117def SIload_input : SDNode<"AMDGPUISD::LOAD_INPUT",
Tom Stellard868fd922014-04-17 21:00:11 +0000118 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisVT<1, v4i32>, SDTCisVT<2, i16>,
Tom Stellard9fa17912013-08-14 23:24:45 +0000119 SDTCisVT<3, i32>]>
120>;
121
122class SDSample<string opcode> : SDNode <opcode,
Tom Stellard67850652013-08-14 23:24:53 +0000123 SDTypeProfile<1, 4, [SDTCisVT<0, v4f32>, SDTCisVT<2, v32i8>,
Tom Stellard868fd922014-04-17 21:00:11 +0000124 SDTCisVT<3, v4i32>, SDTCisVT<4, i32>]>
Tom Stellard9fa17912013-08-14 23:24:45 +0000125>;
126
127def SIsample : SDSample<"AMDGPUISD::SAMPLE">;
128def SIsampleb : SDSample<"AMDGPUISD::SAMPLEB">;
129def SIsampled : SDSample<"AMDGPUISD::SAMPLED">;
130def SIsamplel : SDSample<"AMDGPUISD::SAMPLEL">;
131
Tom Stellard067c8152014-07-21 14:01:14 +0000132def SIconstdata_ptr : SDNode<
133 "AMDGPUISD::CONST_DATA_PTR", SDTypeProfile <1, 0, [SDTCisVT<0, i64>]>
134>;
135
Tom Stellard381a94a2015-05-12 15:00:49 +0000136//===----------------------------------------------------------------------===//
137// SDNodes and PatFrag for local loads and stores to enable s_mov_b32 m0, -1
138// to be glued to the memory instructions.
139//===----------------------------------------------------------------------===//
140
141def SIld_local : SDNode <"ISD::LOAD", SDTLoad,
142 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand, SDNPInGlue]
143>;
144
145def si_ld_local : PatFrag <(ops node:$ptr), (SIld_local node:$ptr), [{
146 return isLocalLoad(cast<LoadSDNode>(N));
147}]>;
148
149def si_load_local : PatFrag <(ops node:$ptr), (si_ld_local node:$ptr), [{
150 return cast<LoadSDNode>(N)->getAddressingMode() == ISD::UNINDEXED &&
151 cast<LoadSDNode>(N)->getExtensionType() == ISD::NON_EXTLOAD;
152}]>;
153
154def si_load_local_align8 : Aligned8Bytes <
155 (ops node:$ptr), (si_load_local node:$ptr)
156>;
157
158def si_sextload_local : PatFrag <(ops node:$ptr), (si_ld_local node:$ptr), [{
159 return cast<LoadSDNode>(N)->getExtensionType() == ISD::SEXTLOAD;
160}]>;
161def si_az_extload_local : AZExtLoadBase <si_ld_local>;
162
163multiclass SIExtLoadLocal <PatFrag ld_node> {
164
165 def _i8 : PatFrag <(ops node:$ptr), (ld_node node:$ptr),
166 [{return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i8;}]
167 >;
168
169 def _i16 : PatFrag <(ops node:$ptr), (ld_node node:$ptr),
170 [{return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i16;}]
171 >;
172}
173
174defm si_sextload_local : SIExtLoadLocal <si_sextload_local>;
175defm si_az_extload_local : SIExtLoadLocal <si_az_extload_local>;
176
177def SIst_local : SDNode <"ISD::STORE", SDTStore,
178 [SDNPHasChain, SDNPMayStore, SDNPMemOperand, SDNPInGlue]
179>;
180
181def si_st_local : PatFrag <
182 (ops node:$val, node:$ptr), (SIst_local node:$val, node:$ptr), [{
183 return isLocalStore(cast<StoreSDNode>(N));
184}]>;
185
186def si_store_local : PatFrag <
187 (ops node:$val, node:$ptr), (si_st_local node:$val, node:$ptr), [{
188 return cast<StoreSDNode>(N)->getAddressingMode() == ISD::UNINDEXED &&
189 !cast<StoreSDNode>(N)->isTruncatingStore();
190}]>;
191
192def si_store_local_align8 : Aligned8Bytes <
193 (ops node:$val, node:$ptr), (si_store_local node:$val, node:$ptr)
194>;
195
196def si_truncstore_local : PatFrag <
197 (ops node:$val, node:$ptr), (si_st_local node:$val, node:$ptr), [{
198 return cast<StoreSDNode>(N)->isTruncatingStore();
199}]>;
200
201def si_truncstore_local_i8 : PatFrag <
202 (ops node:$val, node:$ptr), (si_truncstore_local node:$val, node:$ptr), [{
203 return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i8;
204}]>;
205
206def si_truncstore_local_i16 : PatFrag <
207 (ops node:$val, node:$ptr), (si_truncstore_local node:$val, node:$ptr), [{
208 return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i16;
209}]>;
210
211multiclass SIAtomicM0Glue2 <string op_name> {
212
213 def _glue : SDNode <"ISD::ATOMIC_"#op_name, SDTAtomic2,
214 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand, SDNPInGlue]
215 >;
216
217 def _local : local_binary_atomic_op <!cast<SDNode>(NAME#"_glue")>;
218}
219
220defm si_atomic_load_add : SIAtomicM0Glue2 <"LOAD_ADD">;
221defm si_atomic_load_and : SIAtomicM0Glue2 <"LOAD_AND">;
222defm si_atomic_load_min : SIAtomicM0Glue2 <"LOAD_MIN">;
223defm si_atomic_load_max : SIAtomicM0Glue2 <"LOAD_MAX">;
224defm si_atomic_load_or : SIAtomicM0Glue2 <"LOAD_OR">;
225defm si_atomic_load_sub : SIAtomicM0Glue2 <"LOAD_SUB">;
226defm si_atomic_load_xor : SIAtomicM0Glue2 <"LOAD_XOR">;
227defm si_atomic_load_umin : SIAtomicM0Glue2 <"LOAD_UMIN">;
228defm si_atomic_load_umax : SIAtomicM0Glue2 <"LOAD_UMAX">;
229defm si_atomic_swap : SIAtomicM0Glue2 <"SWAP">;
230
231def si_atomic_cmp_swap_glue : SDNode <"ISD::ATOMIC_CMP_SWAP", SDTAtomic3,
232 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand, SDNPInGlue]
233>;
234
235defm si_atomic_cmp_swap : AtomicCmpSwapLocal <si_atomic_cmp_swap_glue>;
236
Tom Stellard26075d52013-02-07 19:39:38 +0000237// Transformation function, extract the lower 32bit of a 64bit immediate
238def LO32 : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000239 return CurDAG->getTargetConstant(N->getZExtValue() & 0xffffffff, SDLoc(N),
240 MVT::i32);
Tom Stellard26075d52013-02-07 19:39:38 +0000241}]>;
242
Tom Stellardab8a8c82013-07-12 18:15:02 +0000243def LO32f : SDNodeXForm<fpimm, [{
Benjamin Kramerc22c7902013-07-12 20:18:05 +0000244 APInt V = N->getValueAPF().bitcastToAPInt().trunc(32);
245 return CurDAG->getTargetConstantFP(APFloat(APFloat::IEEEsingle, V), MVT::f32);
Tom Stellardab8a8c82013-07-12 18:15:02 +0000246}]>;
247
Tom Stellard26075d52013-02-07 19:39:38 +0000248// Transformation function, extract the upper 32bit of a 64bit immediate
249def HI32 : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000250 return CurDAG->getTargetConstant(N->getZExtValue() >> 32, SDLoc(N), MVT::i32);
Tom Stellard26075d52013-02-07 19:39:38 +0000251}]>;
252
Tom Stellardab8a8c82013-07-12 18:15:02 +0000253def HI32f : SDNodeXForm<fpimm, [{
Benjamin Kramerc22c7902013-07-12 20:18:05 +0000254 APInt V = N->getValueAPF().bitcastToAPInt().lshr(32).trunc(32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000255 return CurDAG->getTargetConstantFP(APFloat(APFloat::IEEEsingle, V), SDLoc(N),
256 MVT::f32);
Tom Stellardab8a8c82013-07-12 18:15:02 +0000257}]>;
258
Tom Stellard044e4182014-02-06 18:36:34 +0000259def IMM8bitDWORD : PatLeaf <(imm),
260 [{return (N->getZExtValue() & ~0x3FC) == 0;}]
Tom Stellard89093802013-02-07 19:39:40 +0000261>;
262
Tom Stellard044e4182014-02-06 18:36:34 +0000263def as_dword_i32imm : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000264 return CurDAG->getTargetConstant(N->getZExtValue() >> 2, SDLoc(N), MVT::i32);
Tom Stellard044e4182014-02-06 18:36:34 +0000265}]>;
266
Tom Stellardafcf12f2013-09-12 02:55:14 +0000267def as_i1imm : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000268 return CurDAG->getTargetConstant(N->getZExtValue(), SDLoc(N), MVT::i1);
Tom Stellardafcf12f2013-09-12 02:55:14 +0000269}]>;
270
271def as_i8imm : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000272 return CurDAG->getTargetConstant(N->getZExtValue(), SDLoc(N), MVT::i8);
Tom Stellardafcf12f2013-09-12 02:55:14 +0000273}]>;
274
Tom Stellard07a10a32013-06-03 17:39:43 +0000275def as_i16imm : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000276 return CurDAG->getTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i16);
Tom Stellard07a10a32013-06-03 17:39:43 +0000277}]>;
278
Tom Stellard044e4182014-02-06 18:36:34 +0000279def as_i32imm: SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000280 return CurDAG->getTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i32);
Tom Stellard044e4182014-02-06 18:36:34 +0000281}]>;
282
Matt Arsenaultbecd6562014-12-03 05:22:35 +0000283def as_i64imm: SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000284 return CurDAG->getTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i64);
Matt Arsenaultbecd6562014-12-03 05:22:35 +0000285}]>;
286
Tom Stellardfb77f002015-01-13 22:59:41 +0000287// Copied from the AArch64 backend:
288def bitcast_fpimm_to_i32 : SDNodeXForm<fpimm, [{
289return CurDAG->getTargetConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000290 N->getValueAPF().bitcastToAPInt().getZExtValue(), SDLoc(N), MVT::i32);
Tom Stellardfb77f002015-01-13 22:59:41 +0000291}]>;
292
293// Copied from the AArch64 backend:
294def bitcast_fpimm_to_i64 : SDNodeXForm<fpimm, [{
295return CurDAG->getTargetConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000296 N->getValueAPF().bitcastToAPInt().getZExtValue(), SDLoc(N), MVT::i64);
Tom Stellardfb77f002015-01-13 22:59:41 +0000297}]>;
298
Matt Arsenault99ed7892014-03-19 22:19:49 +0000299def IMM8bit : PatLeaf <(imm),
300 [{return isUInt<8>(N->getZExtValue());}]
301>;
302
Tom Stellard07a10a32013-06-03 17:39:43 +0000303def IMM12bit : PatLeaf <(imm),
304 [{return isUInt<12>(N->getZExtValue());}]
Tom Stellard89093802013-02-07 19:39:40 +0000305>;
306
Matt Arsenault99ed7892014-03-19 22:19:49 +0000307def IMM16bit : PatLeaf <(imm),
308 [{return isUInt<16>(N->getZExtValue());}]
309>;
310
Marek Olsak58f61a82014-12-07 17:17:38 +0000311def IMM20bit : PatLeaf <(imm),
312 [{return isUInt<20>(N->getZExtValue());}]
313>;
314
Tom Stellardd6cb8e82014-05-09 16:42:21 +0000315def IMM32bit : PatLeaf <(imm),
316 [{return isUInt<32>(N->getZExtValue());}]
317>;
318
Tom Stellarde2367942014-02-06 18:36:41 +0000319def mubuf_vaddr_offset : PatFrag<
320 (ops node:$ptr, node:$offset, node:$imm_offset),
321 (add (add node:$ptr, node:$offset), node:$imm_offset)
322>;
323
Christian Konigf82901a2013-02-26 17:52:23 +0000324class InlineImm <ValueType vt> : PatLeaf <(vt imm), [{
Tom Stellard7ed0b522014-04-03 20:19:27 +0000325 return isInlineImmediate(N);
Christian Konigb559b072013-02-16 11:28:36 +0000326}]>;
327
Matt Arsenault303011a2014-12-17 21:04:08 +0000328class InlineFPImm <ValueType vt> : PatLeaf <(vt fpimm), [{
329 return isInlineImmediate(N);
330}]>;
331
Tom Stellarddf94dc32013-08-14 23:24:24 +0000332class SGPRImm <dag frag> : PatLeaf<frag, [{
Eric Christopher7792e322015-01-30 23:24:40 +0000333 if (Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS) {
Tom Stellarddf94dc32013-08-14 23:24:24 +0000334 return false;
335 }
336 const SIRegisterInfo *SIRI =
Eric Christopher7792e322015-01-30 23:24:40 +0000337 static_cast<const SIRegisterInfo *>(Subtarget->getRegisterInfo());
Tom Stellarddf94dc32013-08-14 23:24:24 +0000338 for (SDNode::use_iterator U = N->use_begin(), E = SDNode::use_end();
339 U != E; ++U) {
340 if (SIRI->isSGPRClass(getOperandRegClass(*U, U.getOperandNo()))) {
341 return true;
342 }
343 }
344 return false;
345}]>;
346
Tom Stellard01825af2014-07-21 14:01:08 +0000347//===----------------------------------------------------------------------===//
348// Custom Operands
349//===----------------------------------------------------------------------===//
350
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +0000351def FRAMEri32 : Operand<iPTR> {
Matt Arsenault06028dd2014-05-01 16:37:52 +0000352 let MIOperandInfo = (ops i32:$ptr, i32imm:$index);
Tom Stellard81d871d2013-11-13 23:36:50 +0000353}
354
Tom Stellardd7e6f132015-04-08 01:09:26 +0000355def SoppBrTarget : AsmOperandClass {
356 let Name = "SoppBrTarget";
357 let ParserMethod = "parseSOppBrTarget";
358}
359
Tom Stellard01825af2014-07-21 14:01:08 +0000360def sopp_brtarget : Operand<OtherVT> {
361 let EncoderMethod = "getSOPPBrEncoding";
362 let OperandType = "OPERAND_PCREL";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000363 let ParserMatchClass = SoppBrTarget;
Tom Stellard01825af2014-07-21 14:01:08 +0000364}
365
Tom Stellardb4a313a2014-08-01 00:32:39 +0000366include "SIInstrFormats.td"
Marek Olsak5df00d62014-12-07 12:18:57 +0000367include "VIInstrFormats.td"
Tom Stellardb4a313a2014-08-01 00:32:39 +0000368
Tom Stellardd7e6f132015-04-08 01:09:26 +0000369def MubufOffsetMatchClass : AsmOperandClass {
370 let Name = "MubufOffset";
371 let ParserMethod = "parseMubufOptionalOps";
372 let RenderMethod = "addImmOperands";
373}
374
375class DSOffsetBaseMatchClass <string parser> : AsmOperandClass {
376 let Name = "DSOffset"#parser;
377 let ParserMethod = parser;
378 let RenderMethod = "addImmOperands";
379 let PredicateMethod = "isDSOffset";
380}
381
382def DSOffsetMatchClass : DSOffsetBaseMatchClass <"parseDSOptionalOps">;
383def DSOffsetGDSMatchClass : DSOffsetBaseMatchClass <"parseDSOffsetOptional">;
384
385def DSOffset01MatchClass : AsmOperandClass {
386 let Name = "DSOffset1";
387 let ParserMethod = "parseDSOff01OptionalOps";
388 let RenderMethod = "addImmOperands";
389 let PredicateMethod = "isDSOffset01";
390}
391
392class GDSBaseMatchClass <string parser> : AsmOperandClass {
393 let Name = "GDS"#parser;
394 let PredicateMethod = "isImm";
395 let ParserMethod = parser;
396 let RenderMethod = "addImmOperands";
397}
398
399def GDSMatchClass : GDSBaseMatchClass <"parseDSOptionalOps">;
400def GDS01MatchClass : GDSBaseMatchClass <"parseDSOff01OptionalOps">;
401
Tom Stellard12a19102015-06-12 20:47:06 +0000402class GLCBaseMatchClass <string parser> : AsmOperandClass {
403 let Name = "GLC"#parser;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000404 let PredicateMethod = "isImm";
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000405 let ParserMethod = parser;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000406 let RenderMethod = "addImmOperands";
407}
408
Tom Stellard12a19102015-06-12 20:47:06 +0000409def GLCMubufMatchClass : GLCBaseMatchClass <"parseMubufOptionalOps">;
410def GLCFlatMatchClass : GLCBaseMatchClass <"parseFlatOptionalOps">;
411
412class SLCBaseMatchClass <string parser> : AsmOperandClass {
413 let Name = "SLC"#parser;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000414 let PredicateMethod = "isImm";
Tom Stellard12a19102015-06-12 20:47:06 +0000415 let ParserMethod = parser;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000416 let RenderMethod = "addImmOperands";
417}
418
Tom Stellard12a19102015-06-12 20:47:06 +0000419def SLCMubufMatchClass : SLCBaseMatchClass <"parseMubufOptionalOps">;
420def SLCFlatMatchClass : SLCBaseMatchClass <"parseFlatOptionalOps">;
421def SLCFlatAtomicMatchClass : SLCBaseMatchClass <"parseFlatAtomicOptionalOps">;
422
423class TFEBaseMatchClass <string parser> : AsmOperandClass {
424 let Name = "TFE"#parser;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000425 let PredicateMethod = "isImm";
Tom Stellard12a19102015-06-12 20:47:06 +0000426 let ParserMethod = parser;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000427 let RenderMethod = "addImmOperands";
428}
429
Tom Stellard12a19102015-06-12 20:47:06 +0000430def TFEMubufMatchClass : TFEBaseMatchClass <"parseMubufOptionalOps">;
431def TFEFlatMatchClass : TFEBaseMatchClass <"parseFlatOptionalOps">;
432def TFEFlatAtomicMatchClass : TFEBaseMatchClass <"parseFlatAtomicOptionalOps">;
433
Tom Stellardd7e6f132015-04-08 01:09:26 +0000434def OModMatchClass : AsmOperandClass {
435 let Name = "OMod";
436 let PredicateMethod = "isImm";
437 let ParserMethod = "parseVOP3OptionalOps";
438 let RenderMethod = "addImmOperands";
439}
440
441def ClampMatchClass : AsmOperandClass {
442 let Name = "Clamp";
443 let PredicateMethod = "isImm";
444 let ParserMethod = "parseVOP3OptionalOps";
445 let RenderMethod = "addImmOperands";
446}
447
Tom Stellard217361c2015-08-06 19:28:38 +0000448class SMRDOffsetBaseMatchClass <string predicate> : AsmOperandClass {
449 let Name = "SMRDOffset"#predicate;
450 let PredicateMethod = predicate;
451 let RenderMethod = "addImmOperands";
452}
453
454def SMRDOffsetMatchClass : SMRDOffsetBaseMatchClass <"isSMRDOffset">;
455def SMRDLiteralOffsetMatchClass : SMRDOffsetBaseMatchClass <
456 "isSMRDLiteralOffset"
457>;
458
Tom Stellard229d5e62014-08-05 14:48:12 +0000459let OperandType = "OPERAND_IMMEDIATE" in {
460
461def offen : Operand<i1> {
462 let PrintMethod = "printOffen";
463}
464def idxen : Operand<i1> {
465 let PrintMethod = "printIdxen";
466}
467def addr64 : Operand<i1> {
468 let PrintMethod = "printAddr64";
469}
470def mbuf_offset : Operand<i16> {
471 let PrintMethod = "printMBUFOffset";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000472 let ParserMatchClass = MubufOffsetMatchClass;
Tom Stellard229d5e62014-08-05 14:48:12 +0000473}
Tom Stellardd7e6f132015-04-08 01:09:26 +0000474class ds_offset_base <AsmOperandClass mc> : Operand<i16> {
Matt Arsenault61cc9082014-10-10 22:16:07 +0000475 let PrintMethod = "printDSOffset";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000476 let ParserMatchClass = mc;
Matt Arsenault61cc9082014-10-10 22:16:07 +0000477}
Tom Stellardd7e6f132015-04-08 01:09:26 +0000478def ds_offset : ds_offset_base <DSOffsetMatchClass>;
479def ds_offset_gds : ds_offset_base <DSOffsetGDSMatchClass>;
480
Matt Arsenault61cc9082014-10-10 22:16:07 +0000481def ds_offset0 : Operand<i8> {
482 let PrintMethod = "printDSOffset0";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000483 let ParserMatchClass = DSOffset01MatchClass;
Matt Arsenault61cc9082014-10-10 22:16:07 +0000484}
485def ds_offset1 : Operand<i8> {
486 let PrintMethod = "printDSOffset1";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000487 let ParserMatchClass = DSOffset01MatchClass;
Matt Arsenault61cc9082014-10-10 22:16:07 +0000488}
Tom Stellardd7e6f132015-04-08 01:09:26 +0000489class gds_base <AsmOperandClass mc> : Operand <i1> {
Tom Stellard065e3d42015-03-09 18:49:54 +0000490 let PrintMethod = "printGDS";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000491 let ParserMatchClass = mc;
Tom Stellard065e3d42015-03-09 18:49:54 +0000492}
Tom Stellardd7e6f132015-04-08 01:09:26 +0000493def gds : gds_base <GDSMatchClass>;
494
495def gds01 : gds_base <GDS01MatchClass>;
496
Tom Stellard12a19102015-06-12 20:47:06 +0000497class glc_base <AsmOperandClass mc> : Operand <i1> {
Tom Stellard229d5e62014-08-05 14:48:12 +0000498 let PrintMethod = "printGLC";
Tom Stellard12a19102015-06-12 20:47:06 +0000499 let ParserMatchClass = mc;
Tom Stellard229d5e62014-08-05 14:48:12 +0000500}
Tom Stellard12a19102015-06-12 20:47:06 +0000501
502def glc : glc_base <GLCMubufMatchClass>;
503def glc_flat : glc_base <GLCFlatMatchClass>;
504
505class slc_base <AsmOperandClass mc> : Operand <i1> {
Tom Stellard229d5e62014-08-05 14:48:12 +0000506 let PrintMethod = "printSLC";
Tom Stellard12a19102015-06-12 20:47:06 +0000507 let ParserMatchClass = mc;
Tom Stellard229d5e62014-08-05 14:48:12 +0000508}
Tom Stellard12a19102015-06-12 20:47:06 +0000509
510def slc : slc_base <SLCMubufMatchClass>;
511def slc_flat : slc_base <SLCFlatMatchClass>;
512def slc_flat_atomic : slc_base <SLCFlatAtomicMatchClass>;
513
514class tfe_base <AsmOperandClass mc> : Operand <i1> {
Tom Stellard229d5e62014-08-05 14:48:12 +0000515 let PrintMethod = "printTFE";
Tom Stellard12a19102015-06-12 20:47:06 +0000516 let ParserMatchClass = mc;
Tom Stellard229d5e62014-08-05 14:48:12 +0000517}
518
Tom Stellard12a19102015-06-12 20:47:06 +0000519def tfe : tfe_base <TFEMubufMatchClass>;
520def tfe_flat : tfe_base <TFEFlatMatchClass>;
521def tfe_flat_atomic : tfe_base <TFEFlatAtomicMatchClass>;
522
Matt Arsenault97069782014-09-30 19:49:48 +0000523def omod : Operand <i32> {
524 let PrintMethod = "printOModSI";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000525 let ParserMatchClass = OModMatchClass;
Matt Arsenault97069782014-09-30 19:49:48 +0000526}
527
528def ClampMod : Operand <i1> {
529 let PrintMethod = "printClampSI";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000530 let ParserMatchClass = ClampMatchClass;
Matt Arsenault97069782014-09-30 19:49:48 +0000531}
532
Tom Stellard217361c2015-08-06 19:28:38 +0000533def smrd_offset : Operand <i32> {
534 let PrintMethod = "printU32ImmOperand";
535 let ParserMatchClass = SMRDOffsetMatchClass;
536}
537
538def smrd_literal_offset : Operand <i32> {
539 let PrintMethod = "printU32ImmOperand";
540 let ParserMatchClass = SMRDLiteralOffsetMatchClass;
541}
542
Tom Stellard229d5e62014-08-05 14:48:12 +0000543} // End OperandType = "OPERAND_IMMEDIATE"
544
Tom Stellardc0503922015-03-12 21:34:22 +0000545def VOPDstS64 : VOPDstOperand <SReg_64>;
546
Christian Konig72d5d5c2013-02-21 15:16:44 +0000547//===----------------------------------------------------------------------===//
Tom Stellardb02c2682014-06-24 23:33:07 +0000548// Complex patterns
549//===----------------------------------------------------------------------===//
550
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000551def DS1Addr1Offset : ComplexPattern<i32, 2, "SelectDS1Addr1Offset">;
Tom Stellardf3fc5552014-08-22 18:49:35 +0000552def DS64Bit4ByteAligned : ComplexPattern<i32, 3, "SelectDS64Bit4ByteAligned">;
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000553
Tom Stellardb02094e2014-07-21 15:45:01 +0000554def MUBUFAddr32 : ComplexPattern<i64, 9, "SelectMUBUFAddr32">;
Tom Stellard1f9939f2015-02-27 14:59:41 +0000555def MUBUFAddr64 : ComplexPattern<i64, 7, "SelectMUBUFAddr64">;
Tom Stellardc53861a2015-02-11 00:34:32 +0000556def MUBUFAddr64Atomic : ComplexPattern<i64, 5, "SelectMUBUFAddr64">;
Tom Stellardb02094e2014-07-21 15:45:01 +0000557def MUBUFScratch : ComplexPattern<i64, 4, "SelectMUBUFScratch">;
Tom Stellard155bbb72014-08-11 22:18:17 +0000558def MUBUFOffset : ComplexPattern<i64, 6, "SelectMUBUFOffset">;
Tom Stellard7980fc82014-09-25 18:30:26 +0000559def MUBUFOffsetAtomic : ComplexPattern<i64, 4, "SelectMUBUFOffset">;
Tom Stellardb02c2682014-06-24 23:33:07 +0000560
Tom Stellarddee26a22015-08-06 19:28:30 +0000561def SMRDImm : ComplexPattern<i64, 2, "SelectSMRDImm">;
Tom Stellard217361c2015-08-06 19:28:38 +0000562def SMRDImm32 : ComplexPattern<i64, 2, "SelectSMRDImm32">;
Tom Stellarddee26a22015-08-06 19:28:30 +0000563def SMRDSgpr : ComplexPattern<i64, 2, "SelectSMRDSgpr">;
564def SMRDBufferImm : ComplexPattern<i32, 1, "SelectSMRDBufferImm">;
Tom Stellard217361c2015-08-06 19:28:38 +0000565def SMRDBufferImm32 : ComplexPattern<i32, 1, "SelectSMRDBufferImm32">;
Tom Stellarddee26a22015-08-06 19:28:30 +0000566def SMRDBufferSgpr : ComplexPattern<i32, 1, "SelectSMRDBufferSgpr">;
567
Tom Stellardb4a313a2014-08-01 00:32:39 +0000568def VOP3Mods0 : ComplexPattern<untyped, 4, "SelectVOP3Mods0">;
Tom Stellarddb5a11f2015-07-13 15:47:57 +0000569def VOP3NoMods0 : ComplexPattern<untyped, 4, "SelectVOP3NoMods0">;
Matt Arsenault1cffa4c2014-11-13 19:49:04 +0000570def VOP3Mods0Clamp : ComplexPattern<untyped, 3, "SelectVOP3Mods0Clamp">;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000571def VOP3Mods0Clamp0OMod : ComplexPattern<untyped, 4, "SelectVOP3Mods0Clamp0OMod">;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000572def VOP3Mods : ComplexPattern<untyped, 2, "SelectVOP3Mods">;
Tom Stellarddb5a11f2015-07-13 15:47:57 +0000573def VOP3NoMods : ComplexPattern<untyped, 2, "SelectVOP3NoMods">;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000574
Tom Stellardb02c2682014-06-24 23:33:07 +0000575//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000576// SI assembler operands
577//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000578
Christian Konigeabf8332013-02-21 15:16:49 +0000579def SIOperand {
580 int ZERO = 0x80;
Christian Konigd3039962013-02-26 17:52:09 +0000581 int VCC = 0x6A;
Matt Arsenault3f981402014-09-15 15:41:53 +0000582 int FLAT_SCR = 0x68;
Tom Stellard75aadc22012-12-11 21:25:42 +0000583}
584
Tom Stellardb4a313a2014-08-01 00:32:39 +0000585def SRCMODS {
586 int NONE = 0;
Marek Olsak7d777282015-03-24 13:40:15 +0000587 int NEG = 1;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000588}
589
590def DSTCLAMP {
591 int NONE = 0;
592}
593
594def DSTOMOD {
595 int NONE = 0;
596}
Tom Stellard75aadc22012-12-11 21:25:42 +0000597
Christian Konig72d5d5c2013-02-21 15:16:44 +0000598//===----------------------------------------------------------------------===//
599//
600// SI Instruction multiclass helpers.
601//
602// Instructions with _32 take 32-bit operands.
603// Instructions with _64 take 64-bit operands.
604//
605// VOP_* instructions can use either a 32-bit or 64-bit encoding. The 32-bit
606// encoding is the standard encoding, but instruction that make use of
607// any of the instruction modifiers must use the 64-bit encoding.
608//
609// Instructions with _e32 use the 32-bit encoding.
610// Instructions with _e64 use the 64-bit encoding.
611//
612//===----------------------------------------------------------------------===//
613
Tom Stellardc470c962014-10-01 14:44:42 +0000614class SIMCInstr <string pseudo, int subtarget> {
615 string PseudoInstr = pseudo;
616 int Subtarget = subtarget;
617}
618
Christian Konig72d5d5c2013-02-21 15:16:44 +0000619//===----------------------------------------------------------------------===//
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000620// EXP classes
621//===----------------------------------------------------------------------===//
622
623class EXPCommon : InstSI<
624 (outs),
625 (ins i32imm:$en, i32imm:$tgt, i32imm:$compr, i32imm:$done, i32imm:$vm,
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000626 VGPR_32:$src0, VGPR_32:$src1, VGPR_32:$src2, VGPR_32:$src3),
Tom Stellard326d6ec2014-11-05 14:50:53 +0000627 "exp $en, $tgt, $compr, $done, $vm, $src0, $src1, $src2, $src3",
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000628 [] > {
629
630 let EXP_CNT = 1;
631 let Uses = [EXEC];
632}
633
634multiclass EXP_m {
635
Tom Stellard1ca873b2015-02-18 16:08:17 +0000636 let isPseudo = 1, isCodeGenOnly = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000637 def "" : EXPCommon, SIMCInstr <"exp", SISubtarget.NONE> ;
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000638 }
639
Tom Stellard326d6ec2014-11-05 14:50:53 +0000640 def _si : EXPCommon, SIMCInstr <"exp", SISubtarget.SI>, EXPe;
Marek Olsak5df00d62014-12-07 12:18:57 +0000641
642 def _vi : EXPCommon, SIMCInstr <"exp", SISubtarget.VI>, EXPe_vi;
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000643}
644
645//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000646// Scalar classes
647//===----------------------------------------------------------------------===//
648
Marek Olsak5df00d62014-12-07 12:18:57 +0000649class SOP1_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
650 SOP1 <outs, ins, "", pattern>,
651 SIMCInstr<opName, SISubtarget.NONE> {
652 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +0000653 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000654}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000655
Marek Olsak367447c2015-01-27 17:25:11 +0000656class SOP1_Real_si <sop1 op, string opName, dag outs, dag ins, string asm> :
657 SOP1 <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000658 SOP1e <op.SI>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000659 SIMCInstr<opName, SISubtarget.SI> {
660 let isCodeGenOnly = 0;
661 let AssemblerPredicates = [isSICI];
662}
Marek Olsak5df00d62014-12-07 12:18:57 +0000663
Marek Olsak367447c2015-01-27 17:25:11 +0000664class SOP1_Real_vi <sop1 op, string opName, dag outs, dag ins, string asm> :
665 SOP1 <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000666 SOP1e <op.VI>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000667 SIMCInstr<opName, SISubtarget.VI> {
668 let isCodeGenOnly = 0;
669 let AssemblerPredicates = [isVI];
670}
Marek Olsak5df00d62014-12-07 12:18:57 +0000671
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000672multiclass SOP1_m <sop1 op, string opName, dag outs, dag ins, string asm,
673 list<dag> pattern> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000674
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000675 def "" : SOP1_Pseudo <opName, outs, ins, pattern>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000676
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000677 def _si : SOP1_Real_si <op, opName, outs, ins, asm>;
678
679 def _vi : SOP1_Real_vi <op, opName, outs, ins, asm>;
680
Marek Olsak5df00d62014-12-07 12:18:57 +0000681}
682
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000683multiclass SOP1_32 <sop1 op, string opName, list<dag> pattern> : SOP1_m <
684 op, opName, (outs SReg_32:$dst), (ins SSrc_32:$src0),
685 opName#" $dst, $src0", pattern
686>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000687
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000688multiclass SOP1_64 <sop1 op, string opName, list<dag> pattern> : SOP1_m <
689 op, opName, (outs SReg_64:$dst), (ins SSrc_64:$src0),
690 opName#" $dst, $src0", pattern
691>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000692
693// no input, 64-bit output.
694multiclass SOP1_64_0 <sop1 op, string opName, list<dag> pattern> {
695 def "" : SOP1_Pseudo <opName, (outs SReg_64:$dst), (ins), pattern>;
696
697 def _si : SOP1_Real_si <op, opName, (outs SReg_64:$dst), (ins),
Marek Olsak367447c2015-01-27 17:25:11 +0000698 opName#" $dst"> {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000699 let ssrc0 = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +0000700 }
701
702 def _vi : SOP1_Real_vi <op, opName, (outs SReg_64:$dst), (ins),
Marek Olsak367447c2015-01-27 17:25:11 +0000703 opName#" $dst"> {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000704 let ssrc0 = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +0000705 }
706}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000707
Tom Stellardce449ad2015-02-18 16:08:11 +0000708// 64-bit input, no output
709multiclass SOP1_1 <sop1 op, string opName, list<dag> pattern> {
710 def "" : SOP1_Pseudo <opName, (outs), (ins SReg_64:$src0), pattern>;
711
712 def _si : SOP1_Real_si <op, opName, (outs), (ins SReg_64:$src0),
713 opName#" $src0"> {
714 let sdst = 0;
715 }
716
717 def _vi : SOP1_Real_vi <op, opName, (outs), (ins SReg_64:$src0),
718 opName#" $src0"> {
719 let sdst = 0;
720 }
721}
722
Matt Arsenault8333e432014-06-10 19:18:24 +0000723// 64-bit input, 32-bit output.
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000724multiclass SOP1_32_64 <sop1 op, string opName, list<dag> pattern> : SOP1_m <
725 op, opName, (outs SReg_32:$dst), (ins SSrc_64:$src0),
726 opName#" $dst, $src0", pattern
727>;
Matt Arsenault1a179e82014-11-13 20:23:36 +0000728
Marek Olsak5df00d62014-12-07 12:18:57 +0000729class SOP2_Pseudo<string opName, dag outs, dag ins, list<dag> pattern> :
730 SOP2<outs, ins, "", pattern>,
731 SIMCInstr<opName, SISubtarget.NONE> {
732 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +0000733 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000734 let Size = 4;
Tom Stellard0c0008c2015-02-18 16:08:13 +0000735
736 // Pseudo instructions have no encodings, but adding this field here allows
737 // us to do:
738 // let sdst = xxx in {
739 // for multiclasses that include both real and pseudo instructions.
740 field bits<7> sdst = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +0000741}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000742
Marek Olsak367447c2015-01-27 17:25:11 +0000743class SOP2_Real_si<sop2 op, string opName, dag outs, dag ins, string asm> :
744 SOP2<outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000745 SOP2e<op.SI>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000746 SIMCInstr<opName, SISubtarget.SI> {
747 let AssemblerPredicates = [isSICI];
748}
Matt Arsenault94812212014-11-14 18:18:16 +0000749
Marek Olsak367447c2015-01-27 17:25:11 +0000750class SOP2_Real_vi<sop2 op, string opName, dag outs, dag ins, string asm> :
751 SOP2<outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000752 SOP2e<op.VI>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000753 SIMCInstr<opName, SISubtarget.VI> {
754 let AssemblerPredicates = [isVI];
755}
Marek Olsak5df00d62014-12-07 12:18:57 +0000756
Tom Stellardee21faa2015-02-18 16:08:09 +0000757multiclass SOP2_m <sop2 op, string opName, dag outs, dag ins, string asm,
758 list<dag> pattern> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000759
Tom Stellardee21faa2015-02-18 16:08:09 +0000760 def "" : SOP2_Pseudo <opName, outs, ins, pattern>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000761
Tom Stellardee21faa2015-02-18 16:08:09 +0000762 def _si : SOP2_Real_si <op, opName, outs, ins, asm>;
763
764 def _vi : SOP2_Real_vi <op, opName, outs, ins, asm>;
765
Marek Olsak5df00d62014-12-07 12:18:57 +0000766}
767
Tom Stellardee21faa2015-02-18 16:08:09 +0000768multiclass SOP2_32 <sop2 op, string opName, list<dag> pattern> : SOP2_m <
769 op, opName, (outs SReg_32:$dst), (ins SSrc_32:$src0, SSrc_32:$src1),
770 opName#" $dst, $src0, $src1", pattern
771>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000772
Tom Stellardee21faa2015-02-18 16:08:09 +0000773multiclass SOP2_64 <sop2 op, string opName, list<dag> pattern> : SOP2_m <
774 op, opName, (outs SReg_64:$dst), (ins SSrc_64:$src0, SSrc_64:$src1),
775 opName#" $dst, $src0, $src1", pattern
776>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000777
Tom Stellardee21faa2015-02-18 16:08:09 +0000778multiclass SOP2_64_32 <sop2 op, string opName, list<dag> pattern> : SOP2_m <
779 op, opName, (outs SReg_64:$dst), (ins SSrc_64:$src0, SSrc_32:$src1),
780 opName#" $dst, $src0, $src1", pattern
781>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000782
Tom Stellardb6550522015-01-12 19:33:18 +0000783class SOPC_Helper <bits<7> op, RegisterOperand rc, ValueType vt,
Matt Arsenault0cb92e12014-04-11 19:25:18 +0000784 string opName, PatLeaf cond> : SOPC <
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000785 op, (outs), (ins rc:$src0, rc:$src1),
786 opName#" $src0, $src1", []> {
787 let Defs = [SCC];
788}
Matt Arsenault0cb92e12014-04-11 19:25:18 +0000789
790class SOPC_32<bits<7> op, string opName, PatLeaf cond = COND_NULL>
791 : SOPC_Helper<op, SSrc_32, i32, opName, cond>;
792
793class SOPC_64<bits<7> op, string opName, PatLeaf cond = COND_NULL>
794 : SOPC_Helper<op, SSrc_64, i64, opName, cond>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000795
Marek Olsak5df00d62014-12-07 12:18:57 +0000796class SOPK_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
797 SOPK <outs, ins, "", pattern>,
798 SIMCInstr<opName, SISubtarget.NONE> {
799 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +0000800 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000801}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000802
Marek Olsak367447c2015-01-27 17:25:11 +0000803class SOPK_Real_si <sopk op, string opName, dag outs, dag ins, string asm> :
804 SOPK <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000805 SOPKe <op.SI>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000806 SIMCInstr<opName, SISubtarget.SI> {
807 let AssemblerPredicates = [isSICI];
808 let isCodeGenOnly = 0;
809}
Marek Olsak5df00d62014-12-07 12:18:57 +0000810
Marek Olsak367447c2015-01-27 17:25:11 +0000811class SOPK_Real_vi <sopk op, string opName, dag outs, dag ins, string asm> :
812 SOPK <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000813 SOPKe <op.VI>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000814 SIMCInstr<opName, SISubtarget.VI> {
815 let AssemblerPredicates = [isVI];
816 let isCodeGenOnly = 0;
817}
Marek Olsak5df00d62014-12-07 12:18:57 +0000818
Tom Stellard8980dc32015-04-08 01:09:22 +0000819multiclass SOPK_m <sopk op, string opName, dag outs, dag ins, string opAsm,
820 string asm = opName#opAsm> {
821 def "" : SOPK_Pseudo <opName, outs, ins, []>;
822
823 def _si : SOPK_Real_si <op, opName, outs, ins, asm>;
824
825 def _vi : SOPK_Real_vi <op, opName, outs, ins, asm>;
826
827}
828
Marek Olsak5df00d62014-12-07 12:18:57 +0000829multiclass SOPK_32 <sopk op, string opName, list<dag> pattern> {
830 def "" : SOPK_Pseudo <opName, (outs SReg_32:$dst), (ins u16imm:$src0),
831 pattern>;
832
833 def _si : SOPK_Real_si <op, opName, (outs SReg_32:$dst), (ins u16imm:$src0),
Marek Olsak367447c2015-01-27 17:25:11 +0000834 opName#" $dst, $src0">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000835
836 def _vi : SOPK_Real_vi <op, opName, (outs SReg_32:$dst), (ins u16imm:$src0),
Marek Olsak367447c2015-01-27 17:25:11 +0000837 opName#" $dst, $src0">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000838}
839
840multiclass SOPK_SCC <sopk op, string opName, list<dag> pattern> {
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000841 def "" : SOPK_Pseudo <opName, (outs),
842 (ins SReg_32:$src0, u16imm:$src1), pattern> {
843 let Defs = [SCC];
844 }
Marek Olsak5df00d62014-12-07 12:18:57 +0000845
Marek Olsak5df00d62014-12-07 12:18:57 +0000846
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000847 def _si : SOPK_Real_si <op, opName, (outs),
848 (ins SReg_32:$sdst, u16imm:$simm16), opName#" $sdst, $simm16"> {
849 let Defs = [SCC];
850 }
851
852 def _vi : SOPK_Real_vi <op, opName, (outs),
853 (ins SReg_32:$sdst, u16imm:$simm16), opName#" $sdst, $simm16"> {
854 let Defs = [SCC];
Tom Stellard8980dc32015-04-08 01:09:22 +0000855 }
Marek Olsak5df00d62014-12-07 12:18:57 +0000856}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000857
Tom Stellard8980dc32015-04-08 01:09:22 +0000858multiclass SOPK_32TIE <sopk op, string opName, list<dag> pattern> : SOPK_m <
859 op, opName, (outs SReg_32:$sdst), (ins SReg_32:$src0, u16imm:$simm16),
860 " $sdst, $simm16"
861>;
862
863multiclass SOPK_IMM32 <sopk op, string opName, dag outs, dag ins,
864 string argAsm, string asm = opName#argAsm> {
865
866 def "" : SOPK_Pseudo <opName, outs, ins, []>;
867
868 def _si : SOPK <outs, ins, asm, []>,
869 SOPK64e <op.SI>,
870 SIMCInstr<opName, SISubtarget.SI> {
871 let AssemblerPredicates = [isSICI];
872 let isCodeGenOnly = 0;
873 }
874
875 def _vi : SOPK <outs, ins, asm, []>,
876 SOPK64e <op.VI>,
877 SIMCInstr<opName, SISubtarget.VI> {
878 let AssemblerPredicates = [isVI];
879 let isCodeGenOnly = 0;
880 }
881}
Tom Stellardc470c962014-10-01 14:44:42 +0000882//===----------------------------------------------------------------------===//
883// SMRD classes
884//===----------------------------------------------------------------------===//
885
886class SMRD_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
887 SMRD <outs, ins, "", pattern>,
888 SIMCInstr<opName, SISubtarget.NONE> {
889 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +0000890 let isCodeGenOnly = 1;
Tom Stellardc470c962014-10-01 14:44:42 +0000891}
892
893class SMRD_Real_si <bits<5> op, string opName, bit imm, dag outs, dag ins,
894 string asm> :
895 SMRD <outs, ins, asm, []>,
896 SMRDe <op, imm>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000897 SIMCInstr<opName, SISubtarget.SI> {
898 let AssemblerPredicates = [isSICI];
899}
Tom Stellardc470c962014-10-01 14:44:42 +0000900
Marek Olsak5df00d62014-12-07 12:18:57 +0000901class SMRD_Real_vi <bits<8> op, string opName, bit imm, dag outs, dag ins,
902 string asm> :
903 SMRD <outs, ins, asm, []>,
904 SMEMe_vi <op, imm>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000905 SIMCInstr<opName, SISubtarget.VI> {
906 let AssemblerPredicates = [isVI];
907}
Marek Olsak5df00d62014-12-07 12:18:57 +0000908
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +0000909multiclass SMRD_m <smrd op, string opName, bit imm, dag outs, dag ins,
Tom Stellardc470c962014-10-01 14:44:42 +0000910 string asm, list<dag> pattern> {
911
912 def "" : SMRD_Pseudo <opName, outs, ins, pattern>;
913
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +0000914 def _si : SMRD_Real_si <op.SI, opName, imm, outs, ins, asm>;
Tom Stellardc470c962014-10-01 14:44:42 +0000915
Matt Arsenault1991f5e2015-02-18 02:10:40 +0000916 // glc is only applicable to scalar stores, which are not yet
917 // implemented.
918 let glc = 0 in {
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +0000919 def _vi : SMRD_Real_vi <op.VI, opName, imm, outs, ins, asm>;
Matt Arsenault1991f5e2015-02-18 02:10:40 +0000920 }
Tom Stellardc470c962014-10-01 14:44:42 +0000921}
922
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +0000923multiclass SMRD_Helper <smrd op, string opName, RegisterClass baseClass,
Christian Konig9c7afd12013-03-18 11:33:50 +0000924 RegisterClass dstClass> {
Tom Stellardc470c962014-10-01 14:44:42 +0000925 defm _IMM : SMRD_m <
926 op, opName#"_IMM", 1, (outs dstClass:$dst),
Tom Stellard217361c2015-08-06 19:28:38 +0000927 (ins baseClass:$sbase, smrd_offset:$offset),
Tom Stellardc470c962014-10-01 14:44:42 +0000928 opName#" $dst, $sbase, $offset", []
Christian Konig72d5d5c2013-02-21 15:16:44 +0000929 >;
930
Tom Stellarddee26a22015-08-06 19:28:30 +0000931 def _IMM_ci : SMRD <
Tom Stellard217361c2015-08-06 19:28:38 +0000932 (outs dstClass:$dst), (ins baseClass:$sbase, smrd_literal_offset:$offset),
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +0000933 opName#" $dst, $sbase, $offset", []>, SMRD_IMMe_ci <op.SI> {
Tom Stellard217361c2015-08-06 19:28:38 +0000934 let AssemblerPredicates = [isCIOnly];
Tom Stellarddee26a22015-08-06 19:28:30 +0000935 }
936
Tom Stellardc470c962014-10-01 14:44:42 +0000937 defm _SGPR : SMRD_m <
938 op, opName#"_SGPR", 0, (outs dstClass:$dst),
Christian Konig9c7afd12013-03-18 11:33:50 +0000939 (ins baseClass:$sbase, SReg_32:$soff),
Tom Stellardc470c962014-10-01 14:44:42 +0000940 opName#" $dst, $sbase, $soff", []
Christian Konig72d5d5c2013-02-21 15:16:44 +0000941 >;
942}
943
944//===----------------------------------------------------------------------===//
945// Vector ALU classes
946//===----------------------------------------------------------------------===//
947
Tom Stellardb4a313a2014-08-01 00:32:39 +0000948// This must always be right before the operand being input modified.
949def InputMods : OperandWithDefaultOps <i32, (ops (i32 0))> {
950 let PrintMethod = "printOperandAndMods";
951}
Tom Stellardd7e6f132015-04-08 01:09:26 +0000952
953def InputModsMatchClass : AsmOperandClass {
954 let Name = "RegWithInputMods";
955}
956
Tom Stellardb4a313a2014-08-01 00:32:39 +0000957def InputModsNoDefault : Operand <i32> {
958 let PrintMethod = "printOperandAndMods";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000959 let ParserMatchClass = InputModsMatchClass;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000960}
961
962class getNumSrcArgs<ValueType Src1, ValueType Src2> {
963 int ret =
964 !if (!eq(Src1.Value, untyped.Value), 1, // VOP1
965 !if (!eq(Src2.Value, untyped.Value), 2, // VOP2
966 3)); // VOP3
967}
968
969// Returns the register class to use for the destination of VOP[123C]
970// instructions for the given VT.
971class getVALUDstForVT<ValueType VT> {
Tom Stellardc0503922015-03-12 21:34:22 +0000972 RegisterOperand ret = !if(!eq(VT.Size, 32), VOPDstOperand<VGPR_32>,
973 !if(!eq(VT.Size, 64), VOPDstOperand<VReg_64>,
Matt Arsenaultf56872d2015-08-21 23:49:51 +0000974 !if(!eq(VT.Size, 16), VOPDstOperand<VGPR_32>,
975 VOPDstOperand<SReg_64>))); // else VT == i1
Tom Stellardb4a313a2014-08-01 00:32:39 +0000976}
977
978// Returns the register class to use for source 0 of VOP[12C]
979// instructions for the given VT.
980class getVOPSrc0ForVT<ValueType VT> {
Matt Arsenaultf56872d2015-08-21 23:49:51 +0000981 RegisterOperand ret = !if(!eq(VT.Size, 64), VSrc_64, VSrc_32);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000982}
983
984// Returns the register class to use for source 1 of VOP[12C] for the
985// given VT.
986class getVOPSrc1ForVT<ValueType VT> {
Matt Arsenaultf56872d2015-08-21 23:49:51 +0000987 RegisterClass ret = !if(!eq(VT.Size, 64), VReg_64, VGPR_32);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000988}
989
Tom Stellardb4a313a2014-08-01 00:32:39 +0000990// Returns the register class to use for sources of VOP3 instructions for the
991// given VT.
992class getVOP3SrcForVT<ValueType VT> {
Matt Arsenaultf56872d2015-08-21 23:49:51 +0000993 RegisterOperand ret = !if(!eq(VT.Size, 64), VCSrc_64, VCSrc_32);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000994}
995
Tom Stellardb4a313a2014-08-01 00:32:39 +0000996// Returns 1 if the source arguments have modifiers, 0 if they do not.
Matt Arsenaultf56872d2015-08-21 23:49:51 +0000997// XXX - do f16 instructions?
Tom Stellardb4a313a2014-08-01 00:32:39 +0000998class hasModifiers<ValueType SrcVT> {
999 bit ret = !if(!eq(SrcVT.Value, f32.Value), 1,
1000 !if(!eq(SrcVT.Value, f64.Value), 1, 0));
1001}
1002
1003// Returns the input arguments for VOP[12C] instructions for the given SrcVT.
Tom Stellardb6550522015-01-12 19:33:18 +00001004class getIns32 <RegisterOperand Src0RC, RegisterClass Src1RC, int NumSrcArgs> {
Tom Stellardb4a313a2014-08-01 00:32:39 +00001005 dag ret = !if(!eq(NumSrcArgs, 1), (ins Src0RC:$src0), // VOP1
1006 !if(!eq(NumSrcArgs, 2), (ins Src0RC:$src0, Src1RC:$src1), // VOP2
1007 (ins)));
1008}
1009
1010// Returns the input arguments for VOP3 instructions for the given SrcVT.
Tom Stellardb6550522015-01-12 19:33:18 +00001011class getIns64 <RegisterOperand Src0RC, RegisterOperand Src1RC,
1012 RegisterOperand Src2RC, int NumSrcArgs,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001013 bit HasModifiers> {
1014
1015 dag ret =
1016 !if (!eq(NumSrcArgs, 1),
1017 !if (!eq(HasModifiers, 1),
1018 // VOP1 with modifiers
1019 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
Matt Arsenault97069782014-09-30 19:49:48 +00001020 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +00001021 /* else */,
1022 // VOP1 without modifiers
1023 (ins Src0RC:$src0)
1024 /* endif */ ),
1025 !if (!eq(NumSrcArgs, 2),
1026 !if (!eq(HasModifiers, 1),
1027 // VOP 2 with modifiers
1028 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
1029 InputModsNoDefault:$src1_modifiers, Src1RC:$src1,
Matt Arsenault97069782014-09-30 19:49:48 +00001030 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +00001031 /* else */,
1032 // VOP2 without modifiers
1033 (ins Src0RC:$src0, Src1RC:$src1)
1034 /* endif */ )
1035 /* NumSrcArgs == 3 */,
1036 !if (!eq(HasModifiers, 1),
1037 // VOP3 with modifiers
1038 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
1039 InputModsNoDefault:$src1_modifiers, Src1RC:$src1,
1040 InputModsNoDefault:$src2_modifiers, Src2RC:$src2,
Matt Arsenault97069782014-09-30 19:49:48 +00001041 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +00001042 /* else */,
1043 // VOP3 without modifiers
1044 (ins Src0RC:$src0, Src1RC:$src1, Src2RC:$src2)
1045 /* endif */ )));
1046}
1047
1048// Returns the assembly string for the inputs and outputs of a VOP[12C]
1049// instruction. This does not add the _e32 suffix, so it can be reused
1050// by getAsm64.
1051class getAsm32 <int NumSrcArgs> {
1052 string src1 = ", $src1";
1053 string src2 = ", $src2";
Tom Stellardc0503922015-03-12 21:34:22 +00001054 string ret = "$dst, $src0"#
Tom Stellardb4a313a2014-08-01 00:32:39 +00001055 !if(!eq(NumSrcArgs, 1), "", src1)#
1056 !if(!eq(NumSrcArgs, 3), src2, "");
1057}
1058
1059// Returns the assembly string for the inputs and outputs of a VOP3
1060// instruction.
1061class getAsm64 <int NumSrcArgs, bit HasModifiers> {
Matt Arsenault268757b2015-01-15 23:17:03 +00001062 string src0 = !if(!eq(NumSrcArgs, 1), "$src0_modifiers", "$src0_modifiers,");
Matt Arsenault97069782014-09-30 19:49:48 +00001063 string src1 = !if(!eq(NumSrcArgs, 1), "",
1064 !if(!eq(NumSrcArgs, 2), " $src1_modifiers",
1065 " $src1_modifiers,"));
1066 string src2 = !if(!eq(NumSrcArgs, 3), " $src2_modifiers", "");
Tom Stellardb4a313a2014-08-01 00:32:39 +00001067 string ret =
1068 !if(!eq(HasModifiers, 0),
1069 getAsm32<NumSrcArgs>.ret,
Tom Stellardc0503922015-03-12 21:34:22 +00001070 "$dst, "#src0#src1#src2#"$clamp"#"$omod");
Tom Stellardb4a313a2014-08-01 00:32:39 +00001071}
1072
1073
1074class VOPProfile <list<ValueType> _ArgVT> {
1075
1076 field list<ValueType> ArgVT = _ArgVT;
1077
1078 field ValueType DstVT = ArgVT[0];
1079 field ValueType Src0VT = ArgVT[1];
1080 field ValueType Src1VT = ArgVT[2];
1081 field ValueType Src2VT = ArgVT[3];
Tom Stellardc0503922015-03-12 21:34:22 +00001082 field RegisterOperand DstRC = getVALUDstForVT<DstVT>.ret;
Tom Stellardb6550522015-01-12 19:33:18 +00001083 field RegisterOperand Src0RC32 = getVOPSrc0ForVT<Src0VT>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001084 field RegisterClass Src1RC32 = getVOPSrc1ForVT<Src1VT>.ret;
Tom Stellardb6550522015-01-12 19:33:18 +00001085 field RegisterOperand Src0RC64 = getVOP3SrcForVT<Src0VT>.ret;
1086 field RegisterOperand Src1RC64 = getVOP3SrcForVT<Src1VT>.ret;
1087 field RegisterOperand Src2RC64 = getVOP3SrcForVT<Src2VT>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001088
1089 field int NumSrcArgs = getNumSrcArgs<Src1VT, Src2VT>.ret;
1090 field bit HasModifiers = hasModifiers<Src0VT>.ret;
1091
1092 field dag Outs = (outs DstRC:$dst);
1093
1094 field dag Ins32 = getIns32<Src0RC32, Src1RC32, NumSrcArgs>.ret;
1095 field dag Ins64 = getIns64<Src0RC64, Src1RC64, Src2RC64, NumSrcArgs,
1096 HasModifiers>.ret;
1097
Tom Stellardc0503922015-03-12 21:34:22 +00001098 field string Asm32 = getAsm32<NumSrcArgs>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001099 field string Asm64 = getAsm64<NumSrcArgs, HasModifiers>.ret;
1100}
1101
Tom Stellard245c15f2015-05-26 15:55:52 +00001102// FIXME: I think these F16/I16 profiles will need to use f16/i16 types in order
Tom Stellardd1f0f022015-04-23 19:33:54 +00001103// for the instruction patterns to work.
Matt Arsenaultf56872d2015-08-21 23:49:51 +00001104def VOP_F16_F16 : VOPProfile <[f16, f16, untyped, untyped]>;
1105def VOP_F16_I16 : VOPProfile <[f16, i32, untyped, untyped]>;
1106def VOP_I16_F16 : VOPProfile <[i32, f16, untyped, untyped]>;
Tom Stellardd1f0f022015-04-23 19:33:54 +00001107
Matt Arsenaultf56872d2015-08-21 23:49:51 +00001108def VOP_F16_F16_F16 : VOPProfile <[f16, f16, f16, untyped]>;
1109def VOP_F16_F16_I16 : VOPProfile <[f16, f16, i32, untyped]>;
Tom Stellard245c15f2015-05-26 15:55:52 +00001110def VOP_I16_I16_I16 : VOPProfile <[i32, i32, i32, untyped]>;
1111
Tom Stellardb4a313a2014-08-01 00:32:39 +00001112def VOP_F32_F32 : VOPProfile <[f32, f32, untyped, untyped]>;
1113def VOP_F32_F64 : VOPProfile <[f32, f64, untyped, untyped]>;
1114def VOP_F32_I32 : VOPProfile <[f32, i32, untyped, untyped]>;
1115def VOP_F64_F32 : VOPProfile <[f64, f32, untyped, untyped]>;
1116def VOP_F64_F64 : VOPProfile <[f64, f64, untyped, untyped]>;
1117def VOP_F64_I32 : VOPProfile <[f64, i32, untyped, untyped]>;
1118def VOP_I32_F32 : VOPProfile <[i32, f32, untyped, untyped]>;
1119def VOP_I32_F64 : VOPProfile <[i32, f64, untyped, untyped]>;
1120def VOP_I32_I32 : VOPProfile <[i32, i32, untyped, untyped]>;
1121
1122def VOP_F32_F32_F32 : VOPProfile <[f32, f32, f32, untyped]>;
1123def VOP_F32_F32_I32 : VOPProfile <[f32, f32, i32, untyped]>;
1124def VOP_F64_F64_F64 : VOPProfile <[f64, f64, f64, untyped]>;
1125def VOP_F64_F64_I32 : VOPProfile <[f64, f64, i32, untyped]>;
1126def VOP_I32_F32_F32 : VOPProfile <[i32, f32, f32, untyped]>;
Marek Olsak11057ee2015-02-03 17:38:01 +00001127def VOP_I32_F32_I32 : VOPProfile <[i32, f32, i32, untyped]>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001128def VOP_I32_I32_I32 : VOPProfile <[i32, i32, i32, untyped]>;
1129def VOP_I32_I32_I32_VCC : VOPProfile <[i32, i32, i32, untyped]> {
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001130 let Src0RC32 = VCSrc_32;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001131}
Matt Arsenault4831ce52015-01-06 23:00:37 +00001132
Matt Arsenault46359152015-08-08 00:41:48 +00001133// VOPC instructions are a special case because for the 32-bit
1134// encoding, we want to display the implicit vcc write as if it were
1135// an explicit $dst.
1136class VOPC_Profile<ValueType vt0, ValueType vt1 = vt0> : VOPProfile <[i1, vt0, vt1, untyped]> {
1137 let Asm32 = "vcc, $src0, $src1";
1138}
1139
1140class VOPC_Class_Profile<ValueType vt> : VOPC_Profile<vt, i32> {
Matt Arsenault4831ce52015-01-06 23:00:37 +00001141 let Ins64 = (ins InputModsNoDefault:$src0_modifiers, Src0RC64:$src0, Src1RC64:$src1);
Tom Stellardc0503922015-03-12 21:34:22 +00001142 let Asm64 = "$dst, $src0_modifiers, $src1";
Matt Arsenault4831ce52015-01-06 23:00:37 +00001143}
1144
Matt Arsenault46359152015-08-08 00:41:48 +00001145def VOPC_I1_F32_F32 : VOPC_Profile<f32>;
1146def VOPC_I1_F64_F64 : VOPC_Profile<f64>;
1147def VOPC_I1_I32_I32 : VOPC_Profile<i32>;
1148def VOPC_I1_I64_I64 : VOPC_Profile<i64>;
1149
1150def VOPC_I1_F32_I32 : VOPC_Class_Profile<f32>;
1151def VOPC_I1_F64_I32 : VOPC_Class_Profile<f64>;
Matt Arsenault4831ce52015-01-06 23:00:37 +00001152
Tom Stellardb4a313a2014-08-01 00:32:39 +00001153def VOP_I64_I64_I32 : VOPProfile <[i64, i64, i32, untyped]>;
Marek Olsak707a6d02015-02-03 21:53:01 +00001154def VOP_I64_I32_I64 : VOPProfile <[i64, i32, i64, untyped]>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001155def VOP_I64_I64_I64 : VOPProfile <[i64, i64, i64, untyped]>;
Tom Stellard5224df32015-03-10 16:16:44 +00001156def VOP_CNDMASK : VOPProfile <[i32, i32, i32, untyped]> {
Matt Arsenault6942d1a2015-08-08 00:41:45 +00001157 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1);
Tom Stellard5224df32015-03-10 16:16:44 +00001158 let Ins64 = (ins Src0RC64:$src0, Src1RC64:$src1, SSrc_64:$src2);
Tom Stellardc0503922015-03-12 21:34:22 +00001159 let Asm64 = "$dst, $src0, $src1, $src2";
Tom Stellard5224df32015-03-10 16:16:44 +00001160}
Tom Stellardb4a313a2014-08-01 00:32:39 +00001161
1162def VOP_F32_F32_F32_F32 : VOPProfile <[f32, f32, f32, f32]>;
Matt Arsenault70120fa2015-02-21 21:29:00 +00001163def VOP_MADK : VOPProfile <[f32, f32, f32, f32]> {
1164 field dag Ins = (ins VCSrc_32:$src0, VGPR_32:$vsrc1, u32imm:$src2);
Tom Stellardc0503922015-03-12 21:34:22 +00001165 field string Asm = "$dst, $src0, $vsrc1, $src2";
Matt Arsenault70120fa2015-02-21 21:29:00 +00001166}
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001167def VOP_MAC : VOPProfile <[f32, f32, f32, f32]> {
1168 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1, VGPR_32:$src2);
1169 let Ins64 = getIns64<Src0RC64, Src1RC64, RegisterOperand<VGPR_32>, 3,
1170 HasModifiers>.ret;
1171 let Asm32 = getAsm32<2>.ret;
1172 let Asm64 = getAsm64<2, HasModifiers>.ret;
1173}
Tom Stellardb4a313a2014-08-01 00:32:39 +00001174def VOP_F64_F64_F64_F64 : VOPProfile <[f64, f64, f64, f64]>;
1175def VOP_I32_I32_I32_I32 : VOPProfile <[i32, i32, i32, i32]>;
1176def VOP_I64_I32_I32_I64 : VOPProfile <[i64, i32, i32, i64]>;
1177
Tom Stellard8ebad112015-08-07 22:00:56 +00001178class SIInstAlias <string asm, dag result> : InstAlias <asm, result>,
1179 PredicateControl {
1180 field bit isCompare;
1181 field bit isCommutable;
1182}
Tom Stellardb4a313a2014-08-01 00:32:39 +00001183
Christian Konigf741fbf2013-02-26 17:52:42 +00001184class VOP <string opName> {
1185 string OpName = opName;
1186}
1187
Christian Konig3c145802013-03-27 09:12:59 +00001188class VOP2_REV <string revOp, bit isOrig> {
1189 string RevOp = revOp;
1190 bit IsOrig = isOrig;
1191}
1192
Matt Arsenault9903ccf2014-09-08 15:07:27 +00001193class AtomicNoRet <string noRetOp, bit isRet> {
1194 string NoRetOp = noRetOp;
1195 bit IsRet = isRet;
1196}
1197
Tom Stellard94d2e992014-10-07 23:51:34 +00001198class VOP1_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
1199 VOP1Common <outs, ins, "", pattern>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001200 VOP <opName>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001201 SIMCInstr <opName#"_e32", SISubtarget.NONE>,
1202 MnemonicAlias<opName#"_e32", opName> {
Tom Stellard94d2e992014-10-07 23:51:34 +00001203 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001204 let isCodeGenOnly = 1;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001205
1206 field bits<8> vdst;
1207 field bits<9> src0;
Tom Stellard94d2e992014-10-07 23:51:34 +00001208}
1209
Tom Stellard23c2c3d2015-03-20 15:14:21 +00001210class VOP1_Real_si <string opName, vop1 op, dag outs, dag ins, string asm> :
1211 VOP1<op.SI, outs, ins, asm, []>,
Tom Stellardd1f0f022015-04-23 19:33:54 +00001212 SIMCInstr <opName#"_e32", SISubtarget.SI> {
1213 let AssemblerPredicate = SIAssemblerPredicate;
1214}
Tom Stellard23c2c3d2015-03-20 15:14:21 +00001215
1216class VOP1_Real_vi <string opName, vop1 op, dag outs, dag ins, string asm> :
1217 VOP1<op.VI, outs, ins, asm, []>,
Tom Stellardd1f0f022015-04-23 19:33:54 +00001218 SIMCInstr <opName#"_e32", SISubtarget.VI> {
1219 let AssemblerPredicates = [isVI];
1220}
Tom Stellard23c2c3d2015-03-20 15:14:21 +00001221
Tom Stellard94d2e992014-10-07 23:51:34 +00001222multiclass VOP1_m <vop1 op, dag outs, dag ins, string asm, list<dag> pattern,
1223 string opName> {
1224 def "" : VOP1_Pseudo <outs, ins, pattern, opName>;
1225
Tom Stellard23c2c3d2015-03-20 15:14:21 +00001226 def _si : VOP1_Real_si <opName, op, outs, ins, asm>;
1227
1228 def _vi : VOP1_Real_vi <opName, op, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001229}
1230
Marek Olsak3ecf5082015-02-03 21:53:05 +00001231multiclass VOP1SI_m <vop1 op, dag outs, dag ins, string asm, list<dag> pattern,
1232 string opName> {
1233 def "" : VOP1_Pseudo <outs, ins, pattern, opName>;
1234
Tom Stellard23c2c3d2015-03-20 15:14:21 +00001235 def _si : VOP1_Real_si <opName, op, outs, ins, asm>;
Marek Olsak3ecf5082015-02-03 21:53:05 +00001236}
1237
Marek Olsak5df00d62014-12-07 12:18:57 +00001238class VOP2_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
1239 VOP2Common <outs, ins, "", pattern>,
1240 VOP <opName>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001241 SIMCInstr<opName#"_e32", SISubtarget.NONE>,
1242 MnemonicAlias<opName#"_e32", opName> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001243 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001244 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +00001245}
1246
Tom Stellard3b0dab92015-03-20 15:14:23 +00001247class VOP2_Real_si <string opName, vop2 op, dag outs, dag ins, string asm> :
1248 VOP2 <op.SI, outs, ins, opName#asm, []>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001249 SIMCInstr <opName#"_e32", SISubtarget.SI> {
1250 let AssemblerPredicates = [isSICI];
1251}
Tom Stellard3b0dab92015-03-20 15:14:23 +00001252
1253class VOP2_Real_vi <string opName, vop2 op, dag outs, dag ins, string asm> :
Marek Olsak2a1c9d02015-03-27 19:10:06 +00001254 VOP2 <op.VI, outs, ins, opName#asm, []>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001255 SIMCInstr <opName#"_e32", SISubtarget.VI> {
1256 let AssemblerPredicates = [isVI];
1257}
Tom Stellard3b0dab92015-03-20 15:14:23 +00001258
Marek Olsakf0b130a2015-01-15 18:43:06 +00001259multiclass VOP2SI_m <vop2 op, dag outs, dag ins, string asm, list<dag> pattern,
Marek Olsak7585a292015-02-03 17:38:05 +00001260 string opName, string revOp> {
Marek Olsakf0b130a2015-01-15 18:43:06 +00001261 def "" : VOP2_Pseudo <outs, ins, pattern, opName>,
Marek Olsak7585a292015-02-03 17:38:05 +00001262 VOP2_REV<revOp#"_e32", !eq(revOp, opName)>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001263
Tom Stellard3b0dab92015-03-20 15:14:23 +00001264 def _si : VOP2_Real_si <opName, op, outs, ins, asm>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001265}
1266
Marek Olsak5df00d62014-12-07 12:18:57 +00001267multiclass VOP2_m <vop2 op, dag outs, dag ins, string asm, list<dag> pattern,
Marek Olsak7585a292015-02-03 17:38:05 +00001268 string opName, string revOp> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001269 def "" : VOP2_Pseudo <outs, ins, pattern, opName>,
Marek Olsak7585a292015-02-03 17:38:05 +00001270 VOP2_REV<revOp#"_e32", !eq(revOp, opName)>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001271
Tom Stellard3b0dab92015-03-20 15:14:23 +00001272 def _si : VOP2_Real_si <opName, op, outs, ins, asm>;
1273
1274 def _vi : VOP2_Real_vi <opName, op, outs, ins, asm>;
1275
Tom Stellard94d2e992014-10-07 23:51:34 +00001276}
1277
Tom Stellardb4a313a2014-08-01 00:32:39 +00001278class VOP3DisableFields <bit HasSrc1, bit HasSrc2, bit HasModifiers> {
1279
1280 bits<2> src0_modifiers = !if(HasModifiers, ?, 0);
1281 bits<2> src1_modifiers = !if(HasModifiers, !if(HasSrc1, ?, 0), 0);
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001282 bits<2> src2_modifiers = !if(HasModifiers, !if(HasSrc2, ?, 0), 0);
Tom Stellardb4a313a2014-08-01 00:32:39 +00001283 bits<2> omod = !if(HasModifiers, ?, 0);
1284 bits<1> clamp = !if(HasModifiers, ?, 0);
1285 bits<9> src1 = !if(HasSrc1, ?, 0);
1286 bits<9> src2 = !if(HasSrc2, ?, 0);
1287}
1288
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001289class VOP3DisableModFields <bit HasSrc0Mods,
1290 bit HasSrc1Mods = 0,
1291 bit HasSrc2Mods = 0,
1292 bit HasOutputMods = 0> {
1293 bits<2> src0_modifiers = !if(HasSrc0Mods, ?, 0);
1294 bits<2> src1_modifiers = !if(HasSrc1Mods, ?, 0);
1295 bits<2> src2_modifiers = !if(HasSrc2Mods, ?, 0);
1296 bits<2> omod = !if(HasOutputMods, ?, 0);
1297 bits<1> clamp = !if(HasOutputMods, ?, 0);
1298}
1299
Tom Stellardbda32c92014-07-21 17:44:29 +00001300class VOP3_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
1301 VOP3Common <outs, ins, "", pattern>,
1302 VOP <opName>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001303 SIMCInstr<opName#"_e64", SISubtarget.NONE>,
1304 MnemonicAlias<opName#"_e64", opName> {
Tom Stellardbda32c92014-07-21 17:44:29 +00001305 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001306 let isCodeGenOnly = 1;
Tom Stellardbda32c92014-07-21 17:44:29 +00001307}
1308
1309class VOP3_Real_si <bits<9> op, dag outs, dag ins, string asm, string opName> :
Marek Olsak5df00d62014-12-07 12:18:57 +00001310 VOP3Common <outs, ins, asm, []>,
1311 VOP3e <op>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001312 SIMCInstr<opName#"_e64", SISubtarget.SI> {
1313 let AssemblerPredicates = [isSICI];
1314}
Tom Stellardbda32c92014-07-21 17:44:29 +00001315
Marek Olsak5df00d62014-12-07 12:18:57 +00001316class VOP3_Real_vi <bits<10> op, dag outs, dag ins, string asm, string opName> :
1317 VOP3Common <outs, ins, asm, []>,
1318 VOP3e_vi <op>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001319 SIMCInstr <opName#"_e64", SISubtarget.VI> {
1320 let AssemblerPredicates = [isVI];
1321}
Marek Olsak5df00d62014-12-07 12:18:57 +00001322
Matt Arsenault692acf12015-02-14 03:02:23 +00001323class VOP3b_Real_si <bits<9> op, dag outs, dag ins, string asm, string opName> :
1324 VOP3Common <outs, ins, asm, []>,
1325 VOP3be <op>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001326 SIMCInstr<opName#"_e64", SISubtarget.SI> {
1327 let AssemblerPredicates = [isSICI];
1328}
Matt Arsenault692acf12015-02-14 03:02:23 +00001329
1330class VOP3b_Real_vi <bits<10> op, dag outs, dag ins, string asm, string opName> :
1331 VOP3Common <outs, ins, asm, []>,
1332 VOP3be_vi <op>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001333 SIMCInstr <opName#"_e64", SISubtarget.VI> {
1334 let AssemblerPredicates = [isVI];
1335}
Matt Arsenault692acf12015-02-14 03:02:23 +00001336
Marek Olsak5df00d62014-12-07 12:18:57 +00001337multiclass VOP3_m <vop op, dag outs, dag ins, string asm, list<dag> pattern,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001338 string opName, int NumSrcArgs, bit HasMods = 1> {
Tom Stellardc721a232014-05-16 20:56:47 +00001339
Tom Stellardbda32c92014-07-21 17:44:29 +00001340 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
Tom Stellardc721a232014-05-16 20:56:47 +00001341
Tom Stellard845bb3c2014-10-07 23:51:41 +00001342 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001343 VOP3DisableFields<!if(!eq(NumSrcArgs, 1), 0, 1),
1344 !if(!eq(NumSrcArgs, 2), 0, 1),
1345 HasMods>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001346 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
1347 VOP3DisableFields<!if(!eq(NumSrcArgs, 1), 0, 1),
1348 !if(!eq(NumSrcArgs, 2), 0, 1),
1349 HasMods>;
1350}
Tom Stellardc721a232014-05-16 20:56:47 +00001351
Marek Olsak5df00d62014-12-07 12:18:57 +00001352// VOP3_m without source modifiers
Matt Arsenault65fa1c42015-02-18 02:15:27 +00001353multiclass VOP3_m_nomods <vop op, dag outs, dag ins, string asm, list<dag> pattern,
Marek Olsak5df00d62014-12-07 12:18:57 +00001354 string opName, int NumSrcArgs, bit HasMods = 1> {
1355
1356 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
1357
1358 let src0_modifiers = 0,
1359 src1_modifiers = 0,
Matt Arsenault65fa1c42015-02-18 02:15:27 +00001360 src2_modifiers = 0,
1361 clamp = 0,
1362 omod = 0 in {
Marek Olsak5df00d62014-12-07 12:18:57 +00001363 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>;
1364 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>;
1365 }
Tom Stellardc721a232014-05-16 20:56:47 +00001366}
1367
Tom Stellard94d2e992014-10-07 23:51:34 +00001368multiclass VOP3_1_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001369 list<dag> pattern, string opName, bit HasMods = 1> {
Tom Stellardbda32c92014-07-21 17:44:29 +00001370
1371 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
1372
Tom Stellard94d2e992014-10-07 23:51:34 +00001373 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001374 VOP3DisableFields<0, 0, HasMods>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001375
1376 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
1377 VOP3DisableFields<0, 0, HasMods>;
Tom Stellardbda32c92014-07-21 17:44:29 +00001378}
1379
Marek Olsak3ecf5082015-02-03 21:53:05 +00001380multiclass VOP3SI_1_m <vop op, dag outs, dag ins, string asm,
1381 list<dag> pattern, string opName, bit HasMods = 1> {
1382
1383 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
1384
1385 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
1386 VOP3DisableFields<0, 0, HasMods>;
1387 // No VI instruction. This class is for SI only.
1388}
1389
Tom Stellardbec5a242014-10-07 23:51:38 +00001390multiclass VOP3_2_m <vop op, dag outs, dag ins, string asm,
Marek Olsak7585a292015-02-03 17:38:05 +00001391 list<dag> pattern, string opName, string revOp,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001392 bit HasMods = 1, bit UseFullOp = 0> {
1393
1394 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
Marek Olsak7585a292015-02-03 17:38:05 +00001395 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001396
Marek Olsak191507e2015-02-03 17:38:12 +00001397 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001398 VOP3DisableFields<1, 0, HasMods>;
1399
Marek Olsak191507e2015-02-03 17:38:12 +00001400 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001401 VOP3DisableFields<1, 0, HasMods>;
1402}
1403
Marek Olsak191507e2015-02-03 17:38:12 +00001404multiclass VOP3SI_2_m <vop op, dag outs, dag ins, string asm,
1405 list<dag> pattern, string opName, string revOp,
1406 bit HasMods = 1, bit UseFullOp = 0> {
1407
1408 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
1409 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
1410
1411 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
1412 VOP3DisableFields<1, 0, HasMods>;
1413
1414 // No VI instruction. This class is for SI only.
1415}
1416
Matt Arsenault692acf12015-02-14 03:02:23 +00001417// XXX - Is v_div_scale_{f32|f64} only available in vop3b without
1418// option of implicit vcc use?
Tom Stellard845bb3c2014-10-07 23:51:41 +00001419multiclass VOP3b_2_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001420 list<dag> pattern, string opName, string revOp,
1421 bit HasMods = 1, bit UseFullOp = 0> {
1422 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
1423 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
1424
1425 // The VOP2 variant puts the carry out into VCC, the VOP3 variant
1426 // can write it into any SGPR. We currently don't use the carry out,
1427 // so for now hardcode it to VCC as well.
1428 let sdst = SIOperand.VCC, Defs = [VCC] in {
Matt Arsenault692acf12015-02-14 03:02:23 +00001429 def _si : VOP3b_Real_si <op.SI3, outs, ins, asm, opName>,
1430 VOP3DisableFields<1, 0, HasMods>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001431
Matt Arsenault692acf12015-02-14 03:02:23 +00001432 def _vi : VOP3b_Real_vi <op.VI3, outs, ins, asm, opName>,
1433 VOP3DisableFields<1, 0, HasMods>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001434 } // End sdst = SIOperand.VCC, Defs = [VCC]
1435}
1436
Matt Arsenault31ec5982015-02-14 03:40:35 +00001437multiclass VOP3b_3_m <vop op, dag outs, dag ins, string asm,
1438 list<dag> pattern, string opName, string revOp,
1439 bit HasMods = 1, bit UseFullOp = 0> {
1440 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
1441
1442
1443 def _si : VOP3b_Real_si <op.SI3, outs, ins, asm, opName>,
1444 VOP3DisableFields<1, 1, HasMods>;
1445
1446 def _vi : VOP3b_Real_vi <op.VI3, outs, ins, asm, opName>,
1447 VOP3DisableFields<1, 1, HasMods>;
1448}
1449
Tom Stellard0aec5872014-10-07 23:51:39 +00001450multiclass VOP3_C_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001451 list<dag> pattern, string opName,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001452 bit HasMods, bit defExec, string revOp> {
Tom Stellardbda32c92014-07-21 17:44:29 +00001453
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001454 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
Matt Arsenault88a13c62015-03-23 18:45:41 +00001455 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
Tom Stellardbda32c92014-07-21 17:44:29 +00001456
Tom Stellard0aec5872014-10-07 23:51:39 +00001457 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001458 VOP3DisableFields<1, 0, HasMods> {
1459 let Defs = !if(defExec, [EXEC], []);
1460 }
1461
1462 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
1463 VOP3DisableFields<1, 0, HasMods> {
Tom Stellard0aec5872014-10-07 23:51:39 +00001464 let Defs = !if(defExec, [EXEC], []);
Christian Konigd3039962013-02-26 17:52:09 +00001465 }
1466}
1467
Marek Olsak15e4a592015-01-15 18:42:55 +00001468// An instruction that is VOP2 on SI and VOP3 on VI, no modifiers.
1469multiclass VOP2SI_3VI_m <vop3 op, string opName, dag outs, dag ins,
1470 string asm, list<dag> pattern = []> {
Tom Stellard1ca873b2015-02-18 16:08:17 +00001471 let isPseudo = 1, isCodeGenOnly = 1 in {
Marek Olsak15e4a592015-01-15 18:42:55 +00001472 def "" : VOPAnyCommon <outs, ins, "", pattern>,
1473 SIMCInstr<opName, SISubtarget.NONE>;
1474 }
1475
1476 def _si : VOP2 <op.SI3{5-0}, outs, ins, asm, []>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001477 SIMCInstr <opName, SISubtarget.SI> {
1478 let AssemblerPredicates = [isSICI];
1479 }
Marek Olsak15e4a592015-01-15 18:42:55 +00001480
1481 def _vi : VOP3Common <outs, ins, asm, []>,
1482 VOP3e_vi <op.VI3>,
1483 VOP3DisableFields <1, 0, 0>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001484 SIMCInstr <opName, SISubtarget.VI> {
1485 let AssemblerPredicates = [isVI];
1486 }
Marek Olsak15e4a592015-01-15 18:42:55 +00001487}
1488
Tom Stellard94d2e992014-10-07 23:51:34 +00001489multiclass VOP1_Helper <vop1 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001490 dag ins32, string asm32, list<dag> pat32,
1491 dag ins64, string asm64, list<dag> pat64,
1492 bit HasMods> {
Christian Konigb19849a2013-02-21 15:17:04 +00001493
Marek Olsak5df00d62014-12-07 12:18:57 +00001494 defm _e32 : VOP1_m <op, outs, ins32, opName#asm32, pat32, opName>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001495
Tom Stellardc0503922015-03-12 21:34:22 +00001496 defm _e64 : VOP3_1_m <op, outs, ins64, opName#asm64, pat64, opName, HasMods>;
Christian Konig72d5d5c2013-02-21 15:16:44 +00001497}
1498
Tom Stellard94d2e992014-10-07 23:51:34 +00001499multiclass VOP1Inst <vop1 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001500 SDPatternOperator node = null_frag> : VOP1_Helper <
1501 op, opName, P.Outs,
1502 P.Ins32, P.Asm32, [],
1503 P.Ins64, P.Asm64,
1504 !if(P.HasModifiers,
1505 [(set P.DstVT:$dst, (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0,
Matt Arsenault97069782014-09-30 19:49:48 +00001506 i32:$src0_modifiers, i1:$clamp, i32:$omod))))],
Tom Stellardb4a313a2014-08-01 00:32:39 +00001507 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]),
1508 P.HasModifiers
Tom Stellardc721a232014-05-16 20:56:47 +00001509>;
Christian Konigf5754a02013-02-21 15:17:09 +00001510
Marek Olsak5df00d62014-12-07 12:18:57 +00001511multiclass VOP1InstSI <vop1 op, string opName, VOPProfile P,
1512 SDPatternOperator node = null_frag> {
1513
Marek Olsak3ecf5082015-02-03 21:53:05 +00001514 defm _e32 : VOP1SI_m <op, P.Outs, P.Ins32, opName#P.Asm32, [], opName>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001515
Marek Olsak3ecf5082015-02-03 21:53:05 +00001516 defm _e64 : VOP3SI_1_m <op, P.Outs, P.Ins64, opName#P.Asm64,
Marek Olsak5df00d62014-12-07 12:18:57 +00001517 !if(P.HasModifiers,
1518 [(set P.DstVT:$dst, (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0,
1519 i32:$src0_modifiers, i1:$clamp, i32:$omod))))],
Marek Olsak3ecf5082015-02-03 21:53:05 +00001520 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]),
1521 opName, P.HasModifiers>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001522}
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001523
Tom Stellardbec5a242014-10-07 23:51:38 +00001524multiclass VOP2_Helper <vop2 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001525 dag ins32, string asm32, list<dag> pat32,
1526 dag ins64, string asm64, list<dag> pat64,
Marek Olsak7585a292015-02-03 17:38:05 +00001527 string revOp, bit HasMods> {
1528 defm _e32 : VOP2_m <op, outs, ins32, asm32, pat32, opName, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001529
Tom Stellardbec5a242014-10-07 23:51:38 +00001530 defm _e64 : VOP3_2_m <op,
Tom Stellardc0503922015-03-12 21:34:22 +00001531 outs, ins64, opName#asm64, pat64, opName, revOp, HasMods
Tom Stellardb4a313a2014-08-01 00:32:39 +00001532 >;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001533}
1534
Tom Stellardbec5a242014-10-07 23:51:38 +00001535multiclass VOP2Inst <vop2 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001536 SDPatternOperator node = null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001537 string revOp = opName> : VOP2_Helper <
Tom Stellardb4a313a2014-08-01 00:32:39 +00001538 op, opName, P.Outs,
1539 P.Ins32, P.Asm32, [],
1540 P.Ins64, P.Asm64,
1541 !if(P.HasModifiers,
1542 [(set P.DstVT:$dst,
1543 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001544 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001545 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1546 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
Marek Olsak7585a292015-02-03 17:38:05 +00001547 revOp, P.HasModifiers
Tom Stellardb4a313a2014-08-01 00:32:39 +00001548>;
1549
Marek Olsak191507e2015-02-03 17:38:12 +00001550multiclass VOP2InstSI <vop2 op, string opName, VOPProfile P,
1551 SDPatternOperator node = null_frag,
1552 string revOp = opName> {
1553 defm _e32 : VOP2SI_m <op, P.Outs, P.Ins32, P.Asm32, [], opName, revOp>;
1554
Tom Stellardc0503922015-03-12 21:34:22 +00001555 defm _e64 : VOP3SI_2_m <op, P.Outs, P.Ins64, opName#P.Asm64,
Marek Olsak191507e2015-02-03 17:38:12 +00001556 !if(P.HasModifiers,
1557 [(set P.DstVT:$dst,
1558 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
1559 i1:$clamp, i32:$omod)),
1560 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1561 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
1562 opName, revOp, P.HasModifiers>;
1563}
1564
Tom Stellard845bb3c2014-10-07 23:51:41 +00001565multiclass VOP2b_Helper <vop2 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001566 dag ins32, string asm32, list<dag> pat32,
1567 dag ins64, string asm64, list<dag> pat64,
1568 string revOp, bit HasMods> {
1569
Marek Olsak7585a292015-02-03 17:38:05 +00001570 defm _e32 : VOP2_m <op, outs, ins32, asm32, pat32, opName, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001571
Tom Stellard845bb3c2014-10-07 23:51:41 +00001572 defm _e64 : VOP3b_2_m <op,
Tom Stellardc0503922015-03-12 21:34:22 +00001573 outs, ins64, opName#asm64, pat64, opName, revOp, HasMods
Tom Stellardb4a313a2014-08-01 00:32:39 +00001574 >;
1575}
1576
Tom Stellard845bb3c2014-10-07 23:51:41 +00001577multiclass VOP2bInst <vop2 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001578 SDPatternOperator node = null_frag,
1579 string revOp = opName> : VOP2b_Helper <
1580 op, opName, P.Outs,
1581 P.Ins32, P.Asm32, [],
1582 P.Ins64, P.Asm64,
1583 !if(P.HasModifiers,
1584 [(set P.DstVT:$dst,
1585 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001586 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001587 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1588 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
1589 revOp, P.HasModifiers
1590>;
1591
Marek Olsakf0b130a2015-01-15 18:43:06 +00001592// A VOP2 instruction that is VOP3-only on VI.
1593multiclass VOP2_VI3_Helper <vop23 op, string opName, dag outs,
1594 dag ins32, string asm32, list<dag> pat32,
1595 dag ins64, string asm64, list<dag> pat64,
Marek Olsak7585a292015-02-03 17:38:05 +00001596 string revOp, bit HasMods> {
1597 defm _e32 : VOP2SI_m <op, outs, ins32, asm32, pat32, opName, revOp>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001598
Tom Stellardc0503922015-03-12 21:34:22 +00001599 defm _e64 : VOP3_2_m <op, outs, ins64, opName#asm64, pat64, opName,
Marek Olsak7585a292015-02-03 17:38:05 +00001600 revOp, HasMods>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001601}
1602
1603multiclass VOP2_VI3_Inst <vop23 op, string opName, VOPProfile P,
1604 SDPatternOperator node = null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001605 string revOp = opName>
Marek Olsakf0b130a2015-01-15 18:43:06 +00001606 : VOP2_VI3_Helper <
1607 op, opName, P.Outs,
1608 P.Ins32, P.Asm32, [],
1609 P.Ins64, P.Asm64,
1610 !if(P.HasModifiers,
1611 [(set P.DstVT:$dst,
1612 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
1613 i1:$clamp, i32:$omod)),
1614 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1615 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
Marek Olsak7585a292015-02-03 17:38:05 +00001616 revOp, P.HasModifiers
Marek Olsakf0b130a2015-01-15 18:43:06 +00001617>;
1618
Matt Arsenault70120fa2015-02-21 21:29:00 +00001619multiclass VOP2MADK <vop2 op, string opName, list<dag> pattern = []> {
1620
1621 def "" : VOP2_Pseudo <VOP_MADK.Outs, VOP_MADK.Ins, pattern, opName>;
1622
1623let isCodeGenOnly = 0 in {
1624 def _si : VOP2Common <VOP_MADK.Outs, VOP_MADK.Ins,
1625 !strconcat(opName, VOP_MADK.Asm), []>,
1626 SIMCInstr <opName#"_e32", SISubtarget.SI>,
Tom Stellard245c15f2015-05-26 15:55:52 +00001627 VOP2_MADKe <op.SI> {
1628 let AssemblerPredicates = [isSICI];
1629 }
Matt Arsenault70120fa2015-02-21 21:29:00 +00001630
1631 def _vi : VOP2Common <VOP_MADK.Outs, VOP_MADK.Ins,
1632 !strconcat(opName, VOP_MADK.Asm), []>,
1633 SIMCInstr <opName#"_e32", SISubtarget.VI>,
Tom Stellard245c15f2015-05-26 15:55:52 +00001634 VOP2_MADKe <op.VI> {
1635 let AssemblerPredicates = [isVI];
1636 }
Matt Arsenault70120fa2015-02-21 21:29:00 +00001637} // End isCodeGenOnly = 0
1638}
1639
Tom Stellard11f19f72015-08-07 15:34:27 +00001640class VOPC_Pseudo <dag ins, list<dag> pattern, string opName> :
Marek Olsak5df00d62014-12-07 12:18:57 +00001641 VOPCCommon <ins, "", pattern>,
1642 VOP <opName>,
Tom Stellard8ebad112015-08-07 22:00:56 +00001643 SIMCInstr<opName#"_e32", SISubtarget.NONE> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001644 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001645 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +00001646}
1647
Tom Stellard8ebad112015-08-07 22:00:56 +00001648multiclass VOPC_m <vopc op, dag ins, string op_asm, list<dag> pattern,
1649 string opName, bit DefExec, VOPProfile p,
1650 string revOpName = "", string asm = opName#"_e32 "#op_asm,
1651 string alias_asm = opName#" "#op_asm> {
Tom Stellard11f19f72015-08-07 15:34:27 +00001652 def "" : VOPC_Pseudo <ins, pattern, opName>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001653
Tom Stellard8ebad112015-08-07 22:00:56 +00001654 let AssemblerPredicates = [isSICI] in {
1655
Marek Olsak5df00d62014-12-07 12:18:57 +00001656 def _si : VOPC<op.SI, ins, asm, []>,
1657 SIMCInstr <opName#"_e32", SISubtarget.SI> {
Matt Arsenault46359152015-08-08 00:41:48 +00001658 let Defs = !if(DefExec, [VCC, EXEC], [VCC]);
Matt Arsenault42f39e12015-03-23 18:45:35 +00001659 let hasSideEffects = DefExec;
Marek Olsak5df00d62014-12-07 12:18:57 +00001660 }
1661
Tom Stellard8ebad112015-08-07 22:00:56 +00001662 def : SIInstAlias <
1663 alias_asm,
Matt Arsenault46359152015-08-08 00:41:48 +00001664 (!cast<Instruction>(NAME#"_e32_si") p.Src0RC32:$src0, p.Src1RC32:$src1)
Tom Stellard8ebad112015-08-07 22:00:56 +00001665 >;
1666
1667 } // End AssemblerPredicates = [isSICI]
1668
1669
1670 let AssemblerPredicates = [isVI] in {
1671
Marek Olsak5df00d62014-12-07 12:18:57 +00001672 def _vi : VOPC<op.VI, ins, asm, []>,
1673 SIMCInstr <opName#"_e32", SISubtarget.VI> {
Matt Arsenault46359152015-08-08 00:41:48 +00001674 let Defs = !if(DefExec, [VCC, EXEC], [VCC]);
Matt Arsenault42f39e12015-03-23 18:45:35 +00001675 let hasSideEffects = DefExec;
Marek Olsak5df00d62014-12-07 12:18:57 +00001676 }
Tom Stellard8ebad112015-08-07 22:00:56 +00001677
1678 def : SIInstAlias <
1679 alias_asm,
Matt Arsenault46359152015-08-08 00:41:48 +00001680 (!cast<Instruction>(NAME#"_e32_vi") p.Src0RC32:$src0, p.Src1RC32:$src1)
Tom Stellard8ebad112015-08-07 22:00:56 +00001681 >;
1682
1683 } // End AssemblerPredicates = [isVI]
Marek Olsak5df00d62014-12-07 12:18:57 +00001684}
1685
Tom Stellard0aec5872014-10-07 23:51:39 +00001686multiclass VOPC_Helper <vopc op, string opName,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001687 dag ins32, string asm32, list<dag> pat32,
1688 dag out64, dag ins64, string asm64, list<dag> pat64,
Tom Stellard8ebad112015-08-07 22:00:56 +00001689 bit HasMods, bit DefExec, string revOp,
1690 VOPProfile p> {
1691 defm _e32 : VOPC_m <op, ins32, asm32, pat32, opName, DefExec, p>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001692
Tom Stellardc0503922015-03-12 21:34:22 +00001693 defm _e64 : VOP3_C_m <op, out64, ins64, opName#asm64, pat64,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001694 opName, HasMods, DefExec, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001695}
1696
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001697// Special case for class instructions which only have modifiers on
1698// the 1st source operand.
1699multiclass VOPC_Class_Helper <vopc op, string opName,
1700 dag ins32, string asm32, list<dag> pat32,
1701 dag out64, dag ins64, string asm64, list<dag> pat64,
Tom Stellard8ebad112015-08-07 22:00:56 +00001702 bit HasMods, bit DefExec, string revOp,
1703 VOPProfile p> {
1704 defm _e32 : VOPC_m <op, ins32, asm32, pat32, opName, DefExec, p>;
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001705
Tom Stellardc0503922015-03-12 21:34:22 +00001706 defm _e64 : VOP3_C_m <op, out64, ins64, opName#asm64, pat64,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001707 opName, HasMods, DefExec, revOp>,
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001708 VOP3DisableModFields<1, 0, 0>;
1709}
1710
Tom Stellard0aec5872014-10-07 23:51:39 +00001711multiclass VOPCInst <vopc op, string opName,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001712 VOPProfile P, PatLeaf cond = COND_NULL,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001713 string revOp = opName,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001714 bit DefExec = 0> : VOPC_Helper <
1715 op, opName,
1716 P.Ins32, P.Asm32, [],
Tom Stellardc0503922015-03-12 21:34:22 +00001717 (outs VOPDstS64:$dst), P.Ins64, P.Asm64,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001718 !if(P.HasModifiers,
1719 [(set i1:$dst,
1720 (setcc (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001721 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001722 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1723 cond))],
1724 [(set i1:$dst, (setcc P.Src0VT:$src0, P.Src1VT:$src1, cond))]),
Tom Stellard8ebad112015-08-07 22:00:56 +00001725 P.HasModifiers, DefExec, revOp, P
Tom Stellardb4a313a2014-08-01 00:32:39 +00001726>;
1727
Matt Arsenault4831ce52015-01-06 23:00:37 +00001728multiclass VOPCClassInst <vopc op, string opName, VOPProfile P,
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001729 bit DefExec = 0> : VOPC_Class_Helper <
Matt Arsenault4831ce52015-01-06 23:00:37 +00001730 op, opName,
1731 P.Ins32, P.Asm32, [],
Tom Stellardc0503922015-03-12 21:34:22 +00001732 (outs VOPDstS64:$dst), P.Ins64, P.Asm64,
Matt Arsenault4831ce52015-01-06 23:00:37 +00001733 !if(P.HasModifiers,
1734 [(set i1:$dst,
1735 (AMDGPUfp_class (P.Src0VT (VOP3Mods0Clamp0OMod P.Src0VT:$src0, i32:$src0_modifiers)), P.Src1VT:$src1))],
1736 [(set i1:$dst, (AMDGPUfp_class P.Src0VT:$src0, P.Src1VT:$src1))]),
Tom Stellard8ebad112015-08-07 22:00:56 +00001737 P.HasModifiers, DefExec, opName, P
Matt Arsenault4831ce52015-01-06 23:00:37 +00001738>;
1739
1740
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001741multiclass VOPC_F32 <vopc op, string opName, PatLeaf cond = COND_NULL, string revOp = opName> :
Matt Arsenault46359152015-08-08 00:41:48 +00001742 VOPCInst <op, opName, VOPC_I1_F32_F32, cond, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001743
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001744multiclass VOPC_F64 <vopc op, string opName, PatLeaf cond = COND_NULL, string revOp = opName> :
Matt Arsenault46359152015-08-08 00:41:48 +00001745 VOPCInst <op, opName, VOPC_I1_F64_F64, cond, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001746
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001747multiclass VOPC_I32 <vopc op, string opName, PatLeaf cond = COND_NULL, string revOp = opName> :
Matt Arsenault46359152015-08-08 00:41:48 +00001748 VOPCInst <op, opName, VOPC_I1_I32_I32, cond, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001749
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001750multiclass VOPC_I64 <vopc op, string opName, PatLeaf cond = COND_NULL, string revOp = opName> :
Matt Arsenault46359152015-08-08 00:41:48 +00001751 VOPCInst <op, opName, VOPC_I1_I64_I64, cond, revOp>;
Christian Konigf5754a02013-02-21 15:17:09 +00001752
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001753
Tom Stellard0aec5872014-10-07 23:51:39 +00001754multiclass VOPCX <vopc op, string opName, VOPProfile P,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001755 PatLeaf cond = COND_NULL,
1756 string revOp = "">
1757 : VOPCInst <op, opName, P, cond, revOp, 1>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001758
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001759multiclass VOPCX_F32 <vopc op, string opName, string revOp = opName> :
Matt Arsenault46359152015-08-08 00:41:48 +00001760 VOPCX <op, opName, VOPC_I1_F32_F32, COND_NULL, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001761
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001762multiclass VOPCX_F64 <vopc op, string opName, string revOp = opName> :
Matt Arsenault46359152015-08-08 00:41:48 +00001763 VOPCX <op, opName, VOPC_I1_F64_F64, COND_NULL, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001764
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001765multiclass VOPCX_I32 <vopc op, string opName, string revOp = opName> :
Matt Arsenault46359152015-08-08 00:41:48 +00001766 VOPCX <op, opName, VOPC_I1_I32_I32, COND_NULL, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001767
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001768multiclass VOPCX_I64 <vopc op, string opName, string revOp = opName> :
Matt Arsenault46359152015-08-08 00:41:48 +00001769 VOPCX <op, opName, VOPC_I1_I64_I64, COND_NULL, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001770
Tom Stellard845bb3c2014-10-07 23:51:41 +00001771multiclass VOP3_Helper <vop3 op, string opName, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001772 list<dag> pat, int NumSrcArgs, bit HasMods> : VOP3_m <
Tom Stellardc0503922015-03-12 21:34:22 +00001773 op, outs, ins, opName#" "#asm, pat, opName, NumSrcArgs, HasMods
Tom Stellardb4a313a2014-08-01 00:32:39 +00001774>;
1775
Matt Arsenault4831ce52015-01-06 23:00:37 +00001776multiclass VOPC_CLASS_F32 <vopc op, string opName> :
Matt Arsenault46359152015-08-08 00:41:48 +00001777 VOPCClassInst <op, opName, VOPC_I1_F32_I32, 0>;
Matt Arsenault4831ce52015-01-06 23:00:37 +00001778
1779multiclass VOPCX_CLASS_F32 <vopc op, string opName> :
Matt Arsenault46359152015-08-08 00:41:48 +00001780 VOPCClassInst <op, opName, VOPC_I1_F32_I32, 1>;
Matt Arsenault4831ce52015-01-06 23:00:37 +00001781
1782multiclass VOPC_CLASS_F64 <vopc op, string opName> :
Matt Arsenault46359152015-08-08 00:41:48 +00001783 VOPCClassInst <op, opName, VOPC_I1_F64_I32, 0>;
Matt Arsenault4831ce52015-01-06 23:00:37 +00001784
1785multiclass VOPCX_CLASS_F64 <vopc op, string opName> :
Matt Arsenault46359152015-08-08 00:41:48 +00001786 VOPCClassInst <op, opName, VOPC_I1_F64_I32, 1>;
Matt Arsenault4831ce52015-01-06 23:00:37 +00001787
Tom Stellard845bb3c2014-10-07 23:51:41 +00001788multiclass VOP3Inst <vop3 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001789 SDPatternOperator node = null_frag> : VOP3_Helper <
Tom Stellardc0503922015-03-12 21:34:22 +00001790 op, opName, (outs P.DstRC.RegClass:$dst), P.Ins64, P.Asm64,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001791 !if(!eq(P.NumSrcArgs, 3),
1792 !if(P.HasModifiers,
1793 [(set P.DstVT:$dst,
1794 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001795 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001796 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1797 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers))))],
1798 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1,
1799 P.Src2VT:$src2))]),
1800 !if(!eq(P.NumSrcArgs, 2),
1801 !if(P.HasModifiers,
1802 [(set P.DstVT:$dst,
1803 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001804 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001805 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1806 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))])
1807 /* P.NumSrcArgs == 1 */,
1808 !if(P.HasModifiers,
1809 [(set P.DstVT:$dst,
1810 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001811 i1:$clamp, i32:$omod))))],
Tom Stellardb4a313a2014-08-01 00:32:39 +00001812 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]))),
1813 P.NumSrcArgs, P.HasModifiers
1814>;
1815
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001816// Special case for v_div_fmas_{f32|f64}, since it seems to be the
1817// only VOP instruction that implicitly reads VCC.
1818multiclass VOP3_VCC_Inst <vop3 op, string opName,
1819 VOPProfile P,
1820 SDPatternOperator node = null_frag> : VOP3_Helper <
1821 op, opName,
Tom Stellardc0503922015-03-12 21:34:22 +00001822 (outs P.DstRC.RegClass:$dst),
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001823 (ins InputModsNoDefault:$src0_modifiers, P.Src0RC64:$src0,
1824 InputModsNoDefault:$src1_modifiers, P.Src1RC64:$src1,
1825 InputModsNoDefault:$src2_modifiers, P.Src2RC64:$src2,
1826 ClampMod:$clamp,
1827 omod:$omod),
Matt Arsenault8ebce8f2015-06-28 18:16:14 +00001828 "$dst, $src0_modifiers, $src1_modifiers, $src2_modifiers"#"$clamp"#"$omod",
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001829 [(set P.DstVT:$dst,
1830 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
1831 i1:$clamp, i32:$omod)),
1832 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1833 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers)),
1834 (i1 VCC)))],
1835 3, 1
1836>;
1837
Tom Stellardb6550522015-01-12 19:33:18 +00001838multiclass VOP3b_Helper <vop op, RegisterClass vrc, RegisterOperand arc,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001839 string opName, list<dag> pattern> :
Matt Arsenault31ec5982015-02-14 03:40:35 +00001840 VOP3b_3_m <
Matt Arsenaulta95f5a02014-11-04 20:29:20 +00001841 op, (outs vrc:$vdst, SReg_64:$sdst),
Matt Arsenault272c50a2014-09-30 19:49:43 +00001842 (ins InputModsNoDefault:$src0_modifiers, arc:$src0,
1843 InputModsNoDefault:$src1_modifiers, arc:$src1,
1844 InputModsNoDefault:$src2_modifiers, arc:$src2,
Matt Arsenaultf2676a52014-11-05 19:35:00 +00001845 ClampMod:$clamp, omod:$omod),
Matt Arsenaulta95f5a02014-11-04 20:29:20 +00001846 opName#" $vdst, $sdst, $src0_modifiers, $src1_modifiers, $src2_modifiers"#"$clamp"#"$omod", pattern,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001847 opName, opName, 1, 1
1848>;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001849
Tom Stellard845bb3c2014-10-07 23:51:41 +00001850multiclass VOP3b_64 <vop3 op, string opName, list<dag> pattern> :
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001851 VOP3b_Helper <op, VReg_64, VSrc_64, opName, pattern>;
1852
Tom Stellard845bb3c2014-10-07 23:51:41 +00001853multiclass VOP3b_32 <vop3 op, string opName, list<dag> pattern> :
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001854 VOP3b_Helper <op, VGPR_32, VSrc_32, opName, pattern>;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001855
Matt Arsenault8675db12014-08-29 16:01:14 +00001856
1857class Vop3ModPat<Instruction Inst, VOPProfile P, SDPatternOperator node> : Pat<
Matt Arsenault97069782014-09-30 19:49:48 +00001858 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod)),
Matt Arsenault8675db12014-08-29 16:01:14 +00001859 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1860 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers))),
1861 (Inst i32:$src0_modifiers, P.Src0VT:$src0,
1862 i32:$src1_modifiers, P.Src1VT:$src1,
1863 i32:$src2_modifiers, P.Src2VT:$src2,
Matt Arsenault97069782014-09-30 19:49:48 +00001864 i1:$clamp,
Matt Arsenault8675db12014-08-29 16:01:14 +00001865 i32:$omod)>;
1866
Christian Konig72d5d5c2013-02-21 15:16:44 +00001867//===----------------------------------------------------------------------===//
Marek Olsak5df00d62014-12-07 12:18:57 +00001868// Interpolation opcodes
1869//===----------------------------------------------------------------------===//
1870
Marek Olsak367447c2015-01-27 17:25:11 +00001871class VINTRP_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
1872 VINTRPCommon <outs, ins, "", pattern>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001873 SIMCInstr<opName, SISubtarget.NONE> {
1874 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001875 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +00001876}
1877
1878class VINTRP_Real_si <bits <2> op, string opName, dag outs, dag ins,
Marek Olsak367447c2015-01-27 17:25:11 +00001879 string asm> :
1880 VINTRPCommon <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001881 VINTRPe <op>,
1882 SIMCInstr<opName, SISubtarget.SI>;
1883
1884class VINTRP_Real_vi <bits <2> op, string opName, dag outs, dag ins,
Marek Olsak367447c2015-01-27 17:25:11 +00001885 string asm> :
1886 VINTRPCommon <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001887 VINTRPe_vi <op>,
1888 SIMCInstr<opName, SISubtarget.VI>;
1889
Tom Stellardc70cf902015-05-25 16:15:50 +00001890multiclass VINTRP_m <bits <2> op, dag outs, dag ins, string asm,
Tom Stellard50828162015-05-25 16:15:56 +00001891 list<dag> pattern = []> {
1892 def "" : VINTRP_Pseudo <NAME, outs, ins, pattern>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001893
Tom Stellard50828162015-05-25 16:15:56 +00001894 def _si : VINTRP_Real_si <op, NAME, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001895
Tom Stellard50828162015-05-25 16:15:56 +00001896 def _vi : VINTRP_Real_vi <op, NAME, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001897}
1898
1899//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +00001900// Vector I/O classes
1901//===----------------------------------------------------------------------===//
1902
Marek Olsak5df00d62014-12-07 12:18:57 +00001903class DS_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
1904 DS <outs, ins, "", pattern>,
1905 SIMCInstr <opName, SISubtarget.NONE> {
1906 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001907 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +00001908}
1909
1910class DS_Real_si <bits<8> op, string opName, dag outs, dag ins, string asm> :
1911 DS <outs, ins, asm, []>,
1912 DSe <op>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001913 SIMCInstr <opName, SISubtarget.SI> {
1914 let isCodeGenOnly = 0;
1915}
Marek Olsak5df00d62014-12-07 12:18:57 +00001916
1917class DS_Real_vi <bits<8> op, string opName, dag outs, dag ins, string asm> :
1918 DS <outs, ins, asm, []>,
1919 DSe_vi <op>,
1920 SIMCInstr <opName, SISubtarget.VI>;
1921
Tom Stellardcf051f42015-03-09 18:49:45 +00001922class DS_Off16_Real_si <bits<8> op, string opName, dag outs, dag ins, string asm> :
1923 DS_Real_si <op,opName, outs, ins, asm> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001924
1925 // Single load interpret the 2 i8imm operands as a single i16 offset.
1926 bits<16> offset;
1927 let offset0 = offset{7-0};
1928 let offset1 = offset{15-8};
Tom Stellardd7e6f132015-04-08 01:09:26 +00001929 let isCodeGenOnly = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +00001930}
1931
Tom Stellardcf051f42015-03-09 18:49:45 +00001932class DS_Off16_Real_vi <bits<8> op, string opName, dag outs, dag ins, string asm> :
1933 DS_Real_vi <op, opName, outs, ins, asm> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001934
1935 // Single load interpret the 2 i8imm operands as a single i16 offset.
1936 bits<16> offset;
1937 let offset0 = offset{7-0};
1938 let offset1 = offset{15-8};
1939}
1940
Tom Stellardcf051f42015-03-09 18:49:45 +00001941multiclass DS_1A_RET <bits<8> op, string opName, RegisterClass rc,
1942 dag outs = (outs rc:$vdst),
Tom Stellard381a94a2015-05-12 15:00:49 +00001943 dag ins = (ins VGPR_32:$addr, ds_offset:$offset, gds:$gds),
Tom Stellard065e3d42015-03-09 18:49:54 +00001944 string asm = opName#" $vdst, $addr"#"$offset$gds"> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001945
Tom Stellardcf051f42015-03-09 18:49:45 +00001946 def "" : DS_Pseudo <opName, outs, ins, []>;
1947
1948 let data0 = 0, data1 = 0 in {
1949 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1950 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001951 }
1952}
1953
Tom Stellardcf051f42015-03-09 18:49:45 +00001954multiclass DS_1A_Off8_RET <bits<8> op, string opName, RegisterClass rc,
1955 dag outs = (outs rc:$vdst),
Tom Stellard065e3d42015-03-09 18:49:54 +00001956 dag ins = (ins VGPR_32:$addr, ds_offset0:$offset0, ds_offset1:$offset1,
Tom Stellard381a94a2015-05-12 15:00:49 +00001957 gds01:$gds),
Tom Stellard065e3d42015-03-09 18:49:54 +00001958 string asm = opName#" $vdst, $addr"#"$offset0"#"$offset1$gds"> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001959
Tom Stellardcf051f42015-03-09 18:49:45 +00001960 def "" : DS_Pseudo <opName, outs, ins, []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001961
Tom Stellardd7e6f132015-04-08 01:09:26 +00001962 let data0 = 0, data1 = 0, AsmMatchConverter = "cvtDSOffset01" in {
Tom Stellardcf051f42015-03-09 18:49:45 +00001963 def _si : DS_Real_si <op, opName, outs, ins, asm>;
1964 def _vi : DS_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001965 }
1966}
1967
Tom Stellardcf051f42015-03-09 18:49:45 +00001968multiclass DS_1A1D_NORET <bits<8> op, string opName, RegisterClass rc,
1969 dag outs = (outs),
Tom Stellard381a94a2015-05-12 15:00:49 +00001970 dag ins = (ins VGPR_32:$addr, rc:$data0, ds_offset:$offset, gds:$gds),
Tom Stellard065e3d42015-03-09 18:49:54 +00001971 string asm = opName#" $addr, $data0"#"$offset$gds"> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001972
Tom Stellardcf051f42015-03-09 18:49:45 +00001973 def "" : DS_Pseudo <opName, outs, ins, []>,
1974 AtomicNoRet<opName, 0>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001975
Tom Stellardcf051f42015-03-09 18:49:45 +00001976 let data1 = 0, vdst = 0 in {
1977 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1978 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001979 }
1980}
1981
Tom Stellardcf051f42015-03-09 18:49:45 +00001982multiclass DS_1A1D_Off8_NORET <bits<8> op, string opName, RegisterClass rc,
1983 dag outs = (outs),
Tom Stellard065e3d42015-03-09 18:49:54 +00001984 dag ins = (ins VGPR_32:$addr, rc:$data0, rc:$data1,
Tom Stellard381a94a2015-05-12 15:00:49 +00001985 ds_offset0:$offset0, ds_offset1:$offset1, gds01:$gds),
Tom Stellard065e3d42015-03-09 18:49:54 +00001986 string asm = opName#" $addr, $data0, $data1"#"$offset0"#"$offset1"#"$gds"> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001987
Tom Stellardcf051f42015-03-09 18:49:45 +00001988 def "" : DS_Pseudo <opName, outs, ins, []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001989
Tom Stellardd7e6f132015-04-08 01:09:26 +00001990 let vdst = 0, AsmMatchConverter = "cvtDSOffset01" in {
Tom Stellardcf051f42015-03-09 18:49:45 +00001991 def _si : DS_Real_si <op, opName, outs, ins, asm>;
1992 def _vi : DS_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001993 }
1994}
1995
Tom Stellardcf051f42015-03-09 18:49:45 +00001996multiclass DS_1A1D_RET <bits<8> op, string opName, RegisterClass rc,
1997 string noRetOp = "",
1998 dag outs = (outs rc:$vdst),
Tom Stellard381a94a2015-05-12 15:00:49 +00001999 dag ins = (ins VGPR_32:$addr, rc:$data0, ds_offset:$offset, gds:$gds),
Tom Stellard065e3d42015-03-09 18:49:54 +00002000 string asm = opName#" $vdst, $addr, $data0"#"$offset$gds"> {
Marek Olsak5df00d62014-12-07 12:18:57 +00002001
Tom Stellardcf051f42015-03-09 18:49:45 +00002002 def "" : DS_Pseudo <opName, outs, ins, []>,
2003 AtomicNoRet<noRetOp, 1>;
Matt Arsenault9cd8c382014-03-19 22:19:39 +00002004
Tom Stellardcf051f42015-03-09 18:49:45 +00002005 let data1 = 0 in {
2006 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
2007 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak0c1f8812015-01-27 17:25:07 +00002008 }
Matt Arsenault9cd8c382014-03-19 22:19:39 +00002009}
2010
Tom Stellardcf051f42015-03-09 18:49:45 +00002011multiclass DS_1A2D_RET_m <bits<8> op, string opName, RegisterClass rc,
2012 string noRetOp = "", dag ins,
2013 dag outs = (outs rc:$vdst),
Tom Stellard065e3d42015-03-09 18:49:54 +00002014 string asm = opName#" $vdst, $addr, $data0, $data1"#"$offset"#"$gds"> {
Tom Stellard13c68ef2013-09-05 18:38:09 +00002015
Tom Stellardcf051f42015-03-09 18:49:45 +00002016 def "" : DS_Pseudo <opName, outs, ins, []>,
2017 AtomicNoRet<noRetOp, 1>;
Marek Olsak0c1f8812015-01-27 17:25:07 +00002018
Tom Stellardcf051f42015-03-09 18:49:45 +00002019 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
2020 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak0c1f8812015-01-27 17:25:07 +00002021}
2022
2023multiclass DS_1A2D_RET <bits<8> op, string asm, RegisterClass rc,
Tom Stellardcf051f42015-03-09 18:49:45 +00002024 string noRetOp = "", RegisterClass src = rc> :
2025 DS_1A2D_RET_m <op, asm, rc, noRetOp,
Tom Stellard065e3d42015-03-09 18:49:54 +00002026 (ins VGPR_32:$addr, src:$data0, src:$data1,
Tom Stellard381a94a2015-05-12 15:00:49 +00002027 ds_offset:$offset, gds:$gds)
Tom Stellardcf051f42015-03-09 18:49:45 +00002028>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +00002029
Tom Stellardcf051f42015-03-09 18:49:45 +00002030multiclass DS_1A2D_NORET <bits<8> op, string opName, RegisterClass rc,
2031 string noRetOp = opName,
2032 dag outs = (outs),
Tom Stellard065e3d42015-03-09 18:49:54 +00002033 dag ins = (ins VGPR_32:$addr, rc:$data0, rc:$data1,
Tom Stellard381a94a2015-05-12 15:00:49 +00002034 ds_offset:$offset, gds:$gds),
Tom Stellard065e3d42015-03-09 18:49:54 +00002035 string asm = opName#" $addr, $data0, $data1"#"$offset"#"$gds"> {
Marek Olsak0c1f8812015-01-27 17:25:07 +00002036
Tom Stellardcf051f42015-03-09 18:49:45 +00002037 def "" : DS_Pseudo <opName, outs, ins, []>,
2038 AtomicNoRet<noRetOp, 0>;
2039
2040 let vdst = 0 in {
2041 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
2042 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak0c1f8812015-01-27 17:25:07 +00002043 }
2044}
2045
Tom Stellarddb4995a2015-03-09 16:03:45 +00002046multiclass DS_0A_RET <bits<8> op, string opName,
2047 dag outs = (outs VGPR_32:$vdst),
Tom Stellard381a94a2015-05-12 15:00:49 +00002048 dag ins = (ins ds_offset:$offset, gds:$gds),
Tom Stellard065e3d42015-03-09 18:49:54 +00002049 string asm = opName#" $vdst"#"$offset"#"$gds"> {
Tom Stellarddb4995a2015-03-09 16:03:45 +00002050
2051 let mayLoad = 1, mayStore = 1 in {
2052 def "" : DS_Pseudo <opName, outs, ins, []>;
2053
2054 let addr = 0, data0 = 0, data1 = 0 in {
Tom Stellardcf051f42015-03-09 18:49:45 +00002055 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
2056 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Tom Stellarddb4995a2015-03-09 16:03:45 +00002057 } // end addr = 0, data0 = 0, data1 = 0
2058 } // end mayLoad = 1, mayStore = 1
2059}
2060
2061multiclass DS_1A_RET_GDS <bits<8> op, string opName,
2062 dag outs = (outs VGPR_32:$vdst),
Tom Stellard381a94a2015-05-12 15:00:49 +00002063 dag ins = (ins VGPR_32:$addr, ds_offset_gds:$offset),
Tom Stellard065e3d42015-03-09 18:49:54 +00002064 string asm = opName#" $vdst, $addr"#"$offset gds"> {
Tom Stellarddb4995a2015-03-09 16:03:45 +00002065
Tom Stellardcf051f42015-03-09 18:49:45 +00002066 def "" : DS_Pseudo <opName, outs, ins, []>;
Tom Stellarddb4995a2015-03-09 16:03:45 +00002067
Tom Stellardcf051f42015-03-09 18:49:45 +00002068 let data0 = 0, data1 = 0, gds = 1 in {
2069 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
2070 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
2071 } // end data0 = 0, data1 = 0, gds = 1
Tom Stellarddb4995a2015-03-09 16:03:45 +00002072}
2073
2074multiclass DS_1A_GDS <bits<8> op, string opName,
2075 dag outs = (outs),
Tom Stellard381a94a2015-05-12 15:00:49 +00002076 dag ins = (ins VGPR_32:$addr),
Tom Stellarddb4995a2015-03-09 16:03:45 +00002077 string asm = opName#" $addr gds"> {
2078
2079 def "" : DS_Pseudo <opName, outs, ins, []>;
2080
2081 let vdst = 0, data0 = 0, data1 = 0, offset0 = 0, offset1 = 0, gds = 1 in {
2082 def _si : DS_Real_si <op, opName, outs, ins, asm>;
2083 def _vi : DS_Real_vi <op, opName, outs, ins, asm>;
2084 } // end vdst = 0, data = 0, data1 = 0, gds = 1
2085}
2086
2087multiclass DS_1A <bits<8> op, string opName,
2088 dag outs = (outs),
Tom Stellard381a94a2015-05-12 15:00:49 +00002089 dag ins = (ins VGPR_32:$addr, ds_offset:$offset, gds:$gds),
Tom Stellard065e3d42015-03-09 18:49:54 +00002090 string asm = opName#" $addr"#"$offset"#"$gds"> {
Tom Stellarddb4995a2015-03-09 16:03:45 +00002091
2092 let mayLoad = 1, mayStore = 1 in {
2093 def "" : DS_Pseudo <opName, outs, ins, []>;
2094
2095 let vdst = 0, data0 = 0, data1 = 0 in {
Tom Stellardcf051f42015-03-09 18:49:45 +00002096 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
2097 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Tom Stellarddb4995a2015-03-09 16:03:45 +00002098 } // let vdst = 0, data0 = 0, data1 = 0
2099 } // end mayLoad = 1, mayStore = 1
2100}
2101
Tom Stellard0c238c22014-10-01 14:44:43 +00002102//===----------------------------------------------------------------------===//
2103// MTBUF classes
2104//===----------------------------------------------------------------------===//
2105
2106class MTBUF_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
2107 MTBUF <outs, ins, "", pattern>,
2108 SIMCInstr<opName, SISubtarget.NONE> {
2109 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00002110 let isCodeGenOnly = 1;
Tom Stellard0c238c22014-10-01 14:44:43 +00002111}
2112
2113class MTBUF_Real_si <bits<3> op, string opName, dag outs, dag ins,
2114 string asm> :
2115 MTBUF <outs, ins, asm, []>,
2116 MTBUFe <op>,
2117 SIMCInstr<opName, SISubtarget.SI>;
2118
Marek Olsak5df00d62014-12-07 12:18:57 +00002119class MTBUF_Real_vi <bits<4> op, string opName, dag outs, dag ins, string asm> :
2120 MTBUF <outs, ins, asm, []>,
2121 MTBUFe_vi <op>,
2122 SIMCInstr <opName, SISubtarget.VI>;
2123
Tom Stellard0c238c22014-10-01 14:44:43 +00002124multiclass MTBUF_m <bits<3> op, string opName, dag outs, dag ins, string asm,
2125 list<dag> pattern> {
2126
2127 def "" : MTBUF_Pseudo <opName, outs, ins, pattern>;
2128
2129 def _si : MTBUF_Real_si <op, opName, outs, ins, asm>;
2130
Marek Olsak5df00d62014-12-07 12:18:57 +00002131 def _vi : MTBUF_Real_vi <{0, op{2}, op{1}, op{0}}, opName, outs, ins, asm>;
2132
Tom Stellard0c238c22014-10-01 14:44:43 +00002133}
2134
2135let mayStore = 1, mayLoad = 0 in {
2136
2137multiclass MTBUF_Store_Helper <bits<3> op, string opName,
2138 RegisterClass regClass> : MTBUF_m <
2139 op, opName, (outs),
2140 (ins regClass:$vdata, u16imm:$offset, i1imm:$offen, i1imm:$idxen, i1imm:$glc,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002141 i1imm:$addr64, i8imm:$dfmt, i8imm:$nfmt, VGPR_32:$vaddr,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00002142 SReg_128:$srsrc, i1imm:$slc, i1imm:$tfe, SCSrc_32:$soffset),
Tom Stellard0c238c22014-10-01 14:44:43 +00002143 opName#" $vdata, $offset, $offen, $idxen, $glc, $addr64, $dfmt,"
2144 #" $nfmt, $vaddr, $srsrc, $slc, $tfe, $soffset", []
2145>;
2146
2147} // mayStore = 1, mayLoad = 0
2148
2149let mayLoad = 1, mayStore = 0 in {
2150
2151multiclass MTBUF_Load_Helper <bits<3> op, string opName,
2152 RegisterClass regClass> : MTBUF_m <
2153 op, opName, (outs regClass:$dst),
2154 (ins u16imm:$offset, i1imm:$offen, i1imm:$idxen, i1imm:$glc, i1imm:$addr64,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002155 i8imm:$dfmt, i8imm:$nfmt, VGPR_32:$vaddr, SReg_128:$srsrc,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00002156 i1imm:$slc, i1imm:$tfe, SCSrc_32:$soffset),
Tom Stellard0c238c22014-10-01 14:44:43 +00002157 opName#" $dst, $offset, $offen, $idxen, $glc, $addr64, $dfmt,"
2158 #" $nfmt, $vaddr, $srsrc, $slc, $tfe, $soffset", []
2159>;
2160
2161} // mayLoad = 1, mayStore = 0
2162
Marek Olsak5df00d62014-12-07 12:18:57 +00002163//===----------------------------------------------------------------------===//
2164// MUBUF classes
2165//===----------------------------------------------------------------------===//
2166
Marek Olsakee98b112015-01-27 17:24:58 +00002167class mubuf <bits<7> si, bits<7> vi = si> {
2168 field bits<7> SI = si;
2169 field bits<7> VI = vi;
2170}
2171
Tom Stellardd7e6f132015-04-08 01:09:26 +00002172let isCodeGenOnly = 0 in {
2173
2174class MUBUF_si <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
2175 MUBUF <outs, ins, asm, pattern>, MUBUFe <op> {
2176 let lds = 0;
2177}
2178
2179} // End let isCodeGenOnly = 0
2180
2181class MUBUF_vi <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
2182 MUBUF <outs, ins, asm, pattern>, MUBUFe_vi <op> {
2183 let lds = 0;
2184}
2185
Marek Olsak7ef6db42015-01-27 17:24:54 +00002186class MUBUFAddr64Table <bit is_addr64, string suffix = ""> {
2187 bit IsAddr64 = is_addr64;
2188 string OpName = NAME # suffix;
2189}
2190
2191class MUBUF_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
2192 MUBUF <outs, ins, "", pattern>,
2193 SIMCInstr<opName, SISubtarget.NONE> {
2194 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00002195 let isCodeGenOnly = 1;
Marek Olsak7ef6db42015-01-27 17:24:54 +00002196
2197 // dummy fields, so that we can use let statements around multiclasses
2198 bits<1> offen;
2199 bits<1> idxen;
2200 bits<8> vaddr;
2201 bits<1> glc;
2202 bits<1> slc;
2203 bits<1> tfe;
2204 bits<8> soffset;
2205}
2206
Marek Olsakee98b112015-01-27 17:24:58 +00002207class MUBUF_Real_si <mubuf op, string opName, dag outs, dag ins,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002208 string asm> :
2209 MUBUF <outs, ins, asm, []>,
Marek Olsakee98b112015-01-27 17:24:58 +00002210 MUBUFe <op.SI>,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002211 SIMCInstr<opName, SISubtarget.SI> {
2212 let lds = 0;
2213}
2214
Marek Olsakee98b112015-01-27 17:24:58 +00002215class MUBUF_Real_vi <mubuf op, string opName, dag outs, dag ins,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002216 string asm> :
2217 MUBUF <outs, ins, asm, []>,
Marek Olsakee98b112015-01-27 17:24:58 +00002218 MUBUFe_vi <op.VI>,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002219 SIMCInstr<opName, SISubtarget.VI> {
2220 let lds = 0;
2221}
2222
Marek Olsakee98b112015-01-27 17:24:58 +00002223multiclass MUBUF_m <mubuf op, string opName, dag outs, dag ins, string asm,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002224 list<dag> pattern> {
2225
2226 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
2227 MUBUFAddr64Table <0>;
2228
Tom Stellardd7e6f132015-04-08 01:09:26 +00002229 let addr64 = 0, isCodeGenOnly = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002230 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
2231 }
Marek Olsakee98b112015-01-27 17:24:58 +00002232
2233 def _vi : MUBUF_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak7ef6db42015-01-27 17:24:54 +00002234}
2235
Marek Olsakee98b112015-01-27 17:24:58 +00002236multiclass MUBUFAddr64_m <mubuf op, string opName, dag outs,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002237 dag ins, string asm, list<dag> pattern> {
2238
2239 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
2240 MUBUFAddr64Table <1>;
2241
Tom Stellardd7e6f132015-04-08 01:09:26 +00002242 let addr64 = 1, isCodeGenOnly = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002243 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
2244 }
2245
2246 // There is no VI version. If the pseudo is selected, it should be lowered
2247 // for VI appropriately.
2248}
2249
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002250multiclass MUBUFAtomicOffset_m <mubuf op, string opName, dag outs, dag ins,
2251 string asm, list<dag> pattern, bit is_return> {
Tom Stellard7980fc82014-09-25 18:30:26 +00002252
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002253 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
2254 MUBUFAddr64Table <0, !if(is_return, "_RTN", "")>,
2255 AtomicNoRet<NAME#"_OFFSET", is_return>;
2256
2257 let offen = 0, idxen = 0, tfe = 0, vaddr = 0 in {
2258 let addr64 = 0 in {
2259 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
2260 }
2261
2262 def _vi : MUBUF_Real_vi <op, opName, outs, ins, asm>;
2263 }
Tom Stellard7980fc82014-09-25 18:30:26 +00002264}
2265
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002266multiclass MUBUFAtomicAddr64_m <mubuf op, string opName, dag outs, dag ins,
2267 string asm, list<dag> pattern, bit is_return> {
Tom Stellard7980fc82014-09-25 18:30:26 +00002268
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002269 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
2270 MUBUFAddr64Table <1, !if(is_return, "_RTN", "")>,
2271 AtomicNoRet<NAME#"_ADDR64", is_return>;
2272
Tom Stellardc53861a2015-02-11 00:34:32 +00002273 let offen = 0, idxen = 0, addr64 = 1, tfe = 0 in {
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002274 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
2275 }
2276
2277 // There is no VI version. If the pseudo is selected, it should be lowered
2278 // for VI appropriately.
Tom Stellard7980fc82014-09-25 18:30:26 +00002279}
2280
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002281multiclass MUBUF_Atomic <mubuf op, string name, RegisterClass rc,
Tom Stellard7980fc82014-09-25 18:30:26 +00002282 ValueType vt, SDPatternOperator atomic> {
2283
2284 let mayStore = 1, mayLoad = 1, hasPostISelHook = 1 in {
2285
2286 // No return variants
2287 let glc = 0 in {
2288
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002289 defm _ADDR64 : MUBUFAtomicAddr64_m <
2290 op, name#"_addr64", (outs),
Tom Stellard7980fc82014-09-25 18:30:26 +00002291 (ins rc:$vdata, SReg_128:$srsrc, VReg_64:$vaddr,
Tom Stellard49282c92015-02-27 14:59:44 +00002292 SCSrc_32:$soffset, mbuf_offset:$offset, slc:$slc),
Matt Arsenault2ad8bab2015-02-18 02:04:35 +00002293 name#" $vdata, $vaddr, $srsrc, $soffset addr64"#"$offset"#"$slc", [], 0
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002294 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00002295
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002296 defm _OFFSET : MUBUFAtomicOffset_m <
2297 op, name#"_offset", (outs),
Tom Stellard49282c92015-02-27 14:59:44 +00002298 (ins rc:$vdata, SReg_128:$srsrc, SCSrc_32:$soffset, mbuf_offset:$offset,
2299 slc:$slc),
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002300 name#" $vdata, $srsrc, $soffset"#"$offset"#"$slc", [], 0
2301 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00002302 } // glc = 0
2303
2304 // Variant that return values
2305 let glc = 1, Constraints = "$vdata = $vdata_in",
2306 DisableEncoding = "$vdata_in" in {
2307
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002308 defm _RTN_ADDR64 : MUBUFAtomicAddr64_m <
2309 op, name#"_rtn_addr64", (outs rc:$vdata),
Tom Stellard7980fc82014-09-25 18:30:26 +00002310 (ins rc:$vdata_in, SReg_128:$srsrc, VReg_64:$vaddr,
Tom Stellard49282c92015-02-27 14:59:44 +00002311 SCSrc_32:$soffset, mbuf_offset:$offset, slc:$slc),
Tom Stellardc53861a2015-02-11 00:34:32 +00002312 name#" $vdata, $vaddr, $srsrc, $soffset addr64"#"$offset"#" glc"#"$slc",
Tom Stellard7980fc82014-09-25 18:30:26 +00002313 [(set vt:$vdata,
Tom Stellardc53861a2015-02-11 00:34:32 +00002314 (atomic (MUBUFAddr64Atomic v4i32:$srsrc, i64:$vaddr, i32:$soffset,
2315 i16:$offset, i1:$slc), vt:$vdata_in))], 1
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002316 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00002317
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002318 defm _RTN_OFFSET : MUBUFAtomicOffset_m <
2319 op, name#"_rtn_offset", (outs rc:$vdata),
Tom Stellard49282c92015-02-27 14:59:44 +00002320 (ins rc:$vdata_in, SReg_128:$srsrc, SCSrc_32:$soffset,
2321 mbuf_offset:$offset, slc:$slc),
Tom Stellard7980fc82014-09-25 18:30:26 +00002322 name#" $vdata, $srsrc, $soffset"#"$offset"#" glc $slc",
2323 [(set vt:$vdata,
2324 (atomic (MUBUFOffsetAtomic v4i32:$srsrc, i32:$soffset, i16:$offset,
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002325 i1:$slc), vt:$vdata_in))], 1
2326 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00002327
2328 } // glc = 1
2329
2330 } // mayStore = 1, mayLoad = 1, hasPostISelHook = 1
2331}
2332
Marek Olsakee98b112015-01-27 17:24:58 +00002333multiclass MUBUF_Load_Helper <mubuf op, string name, RegisterClass regClass,
Tom Stellard7c1838d2014-07-02 20:53:56 +00002334 ValueType load_vt = i32,
2335 SDPatternOperator ld = null_frag> {
Tom Stellardf1ee7162013-05-20 15:02:31 +00002336
Tom Stellard3e41dc42014-12-09 00:03:54 +00002337 let mayLoad = 1, mayStore = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002338 let offen = 0, idxen = 0, vaddr = 0 in {
2339 defm _OFFSET : MUBUF_m <op, name#"_offset", (outs regClass:$vdata),
Tom Stellard49282c92015-02-27 14:59:44 +00002340 (ins SReg_128:$srsrc, SCSrc_32:$soffset,
2341 mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe),
Marek Olsak7ef6db42015-01-27 17:24:54 +00002342 name#" $vdata, $srsrc, $soffset"#"$offset"#"$glc"#"$slc"#"$tfe",
2343 [(set load_vt:$vdata, (ld (MUBUFOffset v4i32:$srsrc,
2344 i32:$soffset, i16:$offset,
2345 i1:$glc, i1:$slc, i1:$tfe)))]>;
Michel Danzer13736222014-01-27 07:20:51 +00002346 }
2347
Marek Olsak7ef6db42015-01-27 17:24:54 +00002348 let offen = 1, idxen = 0 in {
2349 defm _OFFEN : MUBUF_m <op, name#"_offen", (outs regClass:$vdata),
Tom Stellardc229baa2015-03-10 16:16:49 +00002350 (ins VGPR_32:$vaddr, SReg_128:$srsrc,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002351 SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc, slc:$slc,
2352 tfe:$tfe),
2353 name#" $vdata, $vaddr, $srsrc, $soffset offen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
2354 }
2355
2356 let offen = 0, idxen = 1 in {
2357 defm _IDXEN : MUBUF_m <op, name#"_idxen", (outs regClass:$vdata),
Tom Stellardc229baa2015-03-10 16:16:49 +00002358 (ins VGPR_32:$vaddr, SReg_128:$srsrc,
Tom Stellard49282c92015-02-27 14:59:44 +00002359 SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002360 slc:$slc, tfe:$tfe),
2361 name#" $vdata, $vaddr, $srsrc, $soffset idxen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
2362 }
2363
2364 let offen = 1, idxen = 1 in {
2365 defm _BOTHEN : MUBUF_m <op, name#"_bothen", (outs regClass:$vdata),
Tom Stellardc229baa2015-03-10 16:16:49 +00002366 (ins VReg_64:$vaddr, SReg_128:$srsrc, SCSrc_32:$soffset,
Tom Stellard49282c92015-02-27 14:59:44 +00002367 mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe),
Matt Arsenaultcaa12882015-02-18 02:04:38 +00002368 name#" $vdata, $vaddr, $srsrc, $soffset idxen offen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
Marek Olsak7ef6db42015-01-27 17:24:54 +00002369 }
2370
Tom Stellard1f9939f2015-02-27 14:59:41 +00002371 let offen = 0, idxen = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002372 defm _ADDR64 : MUBUFAddr64_m <op, name#"_addr64", (outs regClass:$vdata),
Tom Stellardc229baa2015-03-10 16:16:49 +00002373 (ins VReg_64:$vaddr, SReg_128:$srsrc,
Tom Stellard1f9939f2015-02-27 14:59:41 +00002374 SCSrc_32:$soffset, mbuf_offset:$offset,
2375 glc:$glc, slc:$slc, tfe:$tfe),
2376 name#" $vdata, $vaddr, $srsrc, $soffset addr64"#"$offset"#
2377 "$glc"#"$slc"#"$tfe",
Tom Stellard7c1838d2014-07-02 20:53:56 +00002378 [(set load_vt:$vdata, (ld (MUBUFAddr64 v4i32:$srsrc,
Tom Stellardc53861a2015-02-11 00:34:32 +00002379 i64:$vaddr, i32:$soffset,
Tom Stellard1f9939f2015-02-27 14:59:41 +00002380 i16:$offset, i1:$glc, i1:$slc,
2381 i1:$tfe)))]>;
Michel Danzer13736222014-01-27 07:20:51 +00002382 }
Tom Stellardf1ee7162013-05-20 15:02:31 +00002383 }
Tom Stellard75aadc22012-12-11 21:25:42 +00002384}
2385
Marek Olsakee98b112015-01-27 17:24:58 +00002386multiclass MUBUF_Store_Helper <mubuf op, string name, RegisterClass vdataClass,
Tom Stellardaec94b32015-02-27 14:59:46 +00002387 ValueType store_vt = i32, SDPatternOperator st = null_frag> {
Tom Stellard42fb60e2015-01-14 15:42:31 +00002388 let mayLoad = 0, mayStore = 1 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002389 defm : MUBUF_m <op, name, (outs),
Tom Stellardc229baa2015-03-10 16:16:49 +00002390 (ins vdataClass:$vdata, VGPR_32:$vaddr, SReg_128:$srsrc, SCSrc_32:$soffset,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002391 mbuf_offset:$offset, offen:$offen, idxen:$idxen, glc:$glc, slc:$slc,
2392 tfe:$tfe),
2393 name#" $vdata, $vaddr, $srsrc, $soffset"#"$offen"#"$idxen"#"$offset"#
Tom Stellard1f9939f2015-02-27 14:59:41 +00002394 "$glc"#"$slc"#"$tfe", []>;
Tom Stellardddea4862014-08-11 22:18:14 +00002395
Tom Stellard155bbb72014-08-11 22:18:17 +00002396 let offen = 0, idxen = 0, vaddr = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002397 defm _OFFSET : MUBUF_m <op, name#"_offset",(outs),
Tom Stellard49282c92015-02-27 14:59:44 +00002398 (ins vdataClass:$vdata, SReg_128:$srsrc, SCSrc_32:$soffset,
2399 mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe),
Marek Olsak7ef6db42015-01-27 17:24:54 +00002400 name#" $vdata, $srsrc, $soffset"#"$offset"#"$glc"#"$slc"#"$tfe",
2401 [(st store_vt:$vdata, (MUBUFOffset v4i32:$srsrc, i32:$soffset,
2402 i16:$offset, i1:$glc, i1:$slc, i1:$tfe))]>;
Tom Stellard155bbb72014-08-11 22:18:17 +00002403 } // offen = 0, idxen = 0, vaddr = 0
2404
Tom Stellardddea4862014-08-11 22:18:14 +00002405 let offen = 1, idxen = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002406 defm _OFFEN : MUBUF_m <op, name#"_offen", (outs),
Tom Stellardc229baa2015-03-10 16:16:49 +00002407 (ins vdataClass:$vdata, VGPR_32:$vaddr, SReg_128:$srsrc,
Tom Stellard49282c92015-02-27 14:59:44 +00002408 SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc,
2409 slc:$slc, tfe:$tfe),
Marek Olsak7ef6db42015-01-27 17:24:54 +00002410 name#" $vdata, $vaddr, $srsrc, $soffset offen"#"$offset"#
2411 "$glc"#"$slc"#"$tfe", []>;
Tom Stellardddea4862014-08-11 22:18:14 +00002412 } // end offen = 1, idxen = 0
2413
Tom Stellarda14b0112015-03-10 16:16:51 +00002414 let offen = 0, idxen = 1 in {
2415 defm _IDXEN : MUBUF_m <op, name#"_idxen", (outs),
2416 (ins vdataClass:$vdata, VGPR_32:$vaddr, SReg_128:$srsrc,
2417 SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc,
2418 slc:$slc, tfe:$tfe),
2419 name#" $vdata, $vaddr, $srsrc, $soffset idxen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
2420 }
2421
2422 let offen = 1, idxen = 1 in {
2423 defm _BOTHEN : MUBUF_m <op, name#"_bothen", (outs),
2424 (ins vdataClass:$vdata, VReg_64:$vaddr, SReg_128:$srsrc, SCSrc_32:$soffset,
2425 mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe),
2426 name#" $vdata, $vaddr, $srsrc, $soffset idxen offen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
2427 }
2428
Tom Stellard1f9939f2015-02-27 14:59:41 +00002429 let offen = 0, idxen = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002430 defm _ADDR64 : MUBUFAddr64_m <op, name#"_addr64", (outs),
Tom Stellardc229baa2015-03-10 16:16:49 +00002431 (ins vdataClass:$vdata, VReg_64:$vaddr, SReg_128:$srsrc,
2432 SCSrc_32:$soffset,
Tom Stellard1f9939f2015-02-27 14:59:41 +00002433 mbuf_offset:$offset, glc:$glc, slc:$slc,
2434 tfe:$tfe),
2435 name#" $vdata, $vaddr, $srsrc, $soffset addr64"#
2436 "$offset"#"$glc"#"$slc"#"$tfe",
Marek Olsak7ef6db42015-01-27 17:24:54 +00002437 [(st store_vt:$vdata,
Tom Stellardc53861a2015-02-11 00:34:32 +00002438 (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr,
Tom Stellard1f9939f2015-02-27 14:59:41 +00002439 i32:$soffset, i16:$offset,
2440 i1:$glc, i1:$slc, i1:$tfe))]>;
Marek Olsak7ef6db42015-01-27 17:24:54 +00002441 }
2442 } // End mayLoad = 0, mayStore = 1
Tom Stellard754f80f2013-04-05 23:31:51 +00002443}
2444
Matt Arsenault3f981402014-09-15 15:41:53 +00002445class FLAT_Load_Helper <bits<7> op, string asm, RegisterClass regClass> :
Matt Arsenaulte6c52412015-02-18 02:10:37 +00002446 FLAT <op, (outs regClass:$vdst),
Tom Stellard12a19102015-06-12 20:47:06 +00002447 (ins VReg_64:$addr, glc_flat:$glc, slc_flat:$slc, tfe_flat:$tfe),
2448 asm#" $vdst, $addr"#"$glc"#"$slc"#"$tfe", []> {
Matt Arsenaulte6c52412015-02-18 02:10:37 +00002449 let data = 0;
Matt Arsenault3f981402014-09-15 15:41:53 +00002450 let mayLoad = 1;
2451}
2452
2453class FLAT_Store_Helper <bits<7> op, string name, RegisterClass vdataClass> :
Tom Stellard12a19102015-06-12 20:47:06 +00002454 FLAT <op, (outs), (ins vdataClass:$data, VReg_64:$addr,
2455 glc_flat:$glc, slc_flat:$slc, tfe_flat:$tfe),
2456 name#" $data, $addr"#"$glc"#"$slc"#"$tfe",
Matt Arsenault3f981402014-09-15 15:41:53 +00002457 []> {
2458
2459 let mayLoad = 0;
2460 let mayStore = 1;
2461
2462 // Encoding
Matt Arsenaulte6c52412015-02-18 02:10:37 +00002463 let vdst = 0;
Matt Arsenault3f981402014-09-15 15:41:53 +00002464}
2465
Tom Stellard12a19102015-06-12 20:47:06 +00002466multiclass FLAT_ATOMIC <bits<7> op, string name, RegisterClass vdst_rc,
2467 RegisterClass data_rc = vdst_rc> {
2468
2469 let mayLoad = 1, mayStore = 1 in {
2470 def "" : FLAT <op, (outs),
2471 (ins VReg_64:$addr, data_rc:$data, slc_flat_atomic:$slc,
2472 tfe_flat_atomic:$tfe),
2473 name#" $addr, $data"#"$slc"#"$tfe", []>,
2474 AtomicNoRet <NAME, 0> {
2475 let glc = 0;
2476 let vdst = 0;
2477 }
2478
2479 def _RTN : FLAT <op, (outs vdst_rc:$vdst),
2480 (ins VReg_64:$addr, data_rc:$data, slc_flat_atomic:$slc,
2481 tfe_flat_atomic:$tfe),
2482 name#" $vdst, $addr, $data glc"#"$slc"#"$tfe", []>,
2483 AtomicNoRet <NAME, 1> {
2484 let glc = 1;
2485 }
2486 }
2487}
2488
Tom Stellard682bfbc2013-10-10 17:11:24 +00002489class MIMG_Mask <string op, int channels> {
2490 string Op = op;
2491 int Channels = channels;
2492}
2493
Tom Stellard16a9a202013-08-14 23:24:17 +00002494class MIMG_NoSampler_Helper <bits<7> op, string asm,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002495 RegisterClass dst_rc,
Tom Stellard16a9a202013-08-14 23:24:17 +00002496 RegisterClass src_rc> : MIMG <
Tom Stellard353b3362013-05-06 23:02:12 +00002497 op,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002498 (outs dst_rc:$vdata),
Tom Stellard353b3362013-05-06 23:02:12 +00002499 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
Tom Stellard16a9a202013-08-14 23:24:17 +00002500 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
Tom Stellard353b3362013-05-06 23:02:12 +00002501 SReg_256:$srsrc),
2502 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
2503 #" $tfe, $lwe, $slc, $vaddr, $srsrc",
2504 []> {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +00002505 let ssamp = 0;
Tom Stellard353b3362013-05-06 23:02:12 +00002506 let mayLoad = 1;
2507 let mayStore = 0;
2508 let hasPostISelHook = 1;
2509}
2510
Tom Stellard682bfbc2013-10-10 17:11:24 +00002511multiclass MIMG_NoSampler_Src_Helper <bits<7> op, string asm,
2512 RegisterClass dst_rc,
2513 int channels> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002514 def _V1 : MIMG_NoSampler_Helper <op, asm, dst_rc, VGPR_32>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002515 MIMG_Mask<asm#"_V1", channels>;
2516 def _V2 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_64>,
2517 MIMG_Mask<asm#"_V2", channels>;
2518 def _V4 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_128>,
2519 MIMG_Mask<asm#"_V4", channels>;
2520}
2521
Tom Stellard16a9a202013-08-14 23:24:17 +00002522multiclass MIMG_NoSampler <bits<7> op, string asm> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002523 defm _V1 : MIMG_NoSampler_Src_Helper <op, asm, VGPR_32, 1>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002524 defm _V2 : MIMG_NoSampler_Src_Helper <op, asm, VReg_64, 2>;
2525 defm _V3 : MIMG_NoSampler_Src_Helper <op, asm, VReg_96, 3>;
2526 defm _V4 : MIMG_NoSampler_Src_Helper <op, asm, VReg_128, 4>;
Tom Stellard16a9a202013-08-14 23:24:17 +00002527}
2528
2529class MIMG_Sampler_Helper <bits<7> op, string asm,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002530 RegisterClass dst_rc,
Michel Danzer494391b2015-02-06 02:51:20 +00002531 RegisterClass src_rc, int wqm> : MIMG <
Christian Konig72d5d5c2013-02-21 15:16:44 +00002532 op,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002533 (outs dst_rc:$vdata),
Christian Konig72d5d5c2013-02-21 15:16:44 +00002534 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
Tom Stellard16a9a202013-08-14 23:24:17 +00002535 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
Christian Konig84652962013-03-01 09:46:17 +00002536 SReg_256:$srsrc, SReg_128:$ssamp),
Christian Konig08e768b2013-02-21 15:17:17 +00002537 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
2538 #" $tfe, $lwe, $slc, $vaddr, $srsrc, $ssamp",
Christian Konig72d5d5c2013-02-21 15:16:44 +00002539 []> {
2540 let mayLoad = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +00002541 let mayStore = 0;
Christian Konig8b1ed282013-04-10 08:39:16 +00002542 let hasPostISelHook = 1;
Michel Danzer494391b2015-02-06 02:51:20 +00002543 let WQM = wqm;
Tom Stellard75aadc22012-12-11 21:25:42 +00002544}
2545
Tom Stellard682bfbc2013-10-10 17:11:24 +00002546multiclass MIMG_Sampler_Src_Helper <bits<7> op, string asm,
2547 RegisterClass dst_rc,
Michel Danzer494391b2015-02-06 02:51:20 +00002548 int channels, int wqm> {
2549 def _V1 : MIMG_Sampler_Helper <op, asm, dst_rc, VGPR_32, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002550 MIMG_Mask<asm#"_V1", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002551 def _V2 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_64, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002552 MIMG_Mask<asm#"_V2", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002553 def _V4 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_128, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002554 MIMG_Mask<asm#"_V4", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002555 def _V8 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_256, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002556 MIMG_Mask<asm#"_V8", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002557 def _V16 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_512, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002558 MIMG_Mask<asm#"_V16", channels>;
2559}
2560
Tom Stellard16a9a202013-08-14 23:24:17 +00002561multiclass MIMG_Sampler <bits<7> op, string asm> {
Michel Danzer494391b2015-02-06 02:51:20 +00002562 defm _V1 : MIMG_Sampler_Src_Helper<op, asm, VGPR_32, 1, 0>;
2563 defm _V2 : MIMG_Sampler_Src_Helper<op, asm, VReg_64, 2, 0>;
2564 defm _V3 : MIMG_Sampler_Src_Helper<op, asm, VReg_96, 3, 0>;
2565 defm _V4 : MIMG_Sampler_Src_Helper<op, asm, VReg_128, 4, 0>;
2566}
2567
2568multiclass MIMG_Sampler_WQM <bits<7> op, string asm> {
2569 defm _V1 : MIMG_Sampler_Src_Helper<op, asm, VGPR_32, 1, 1>;
2570 defm _V2 : MIMG_Sampler_Src_Helper<op, asm, VReg_64, 2, 1>;
2571 defm _V3 : MIMG_Sampler_Src_Helper<op, asm, VReg_96, 3, 1>;
2572 defm _V4 : MIMG_Sampler_Src_Helper<op, asm, VReg_128, 4, 1>;
Tom Stellard16a9a202013-08-14 23:24:17 +00002573}
2574
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002575class MIMG_Gather_Helper <bits<7> op, string asm,
2576 RegisterClass dst_rc,
Michel Danzer494391b2015-02-06 02:51:20 +00002577 RegisterClass src_rc, int wqm> : MIMG <
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002578 op,
2579 (outs dst_rc:$vdata),
2580 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
2581 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
2582 SReg_256:$srsrc, SReg_128:$ssamp),
2583 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
2584 #" $tfe, $lwe, $slc, $vaddr, $srsrc, $ssamp",
2585 []> {
2586 let mayLoad = 1;
2587 let mayStore = 0;
2588
2589 // DMASK was repurposed for GATHER4. 4 components are always
2590 // returned and DMASK works like a swizzle - it selects
2591 // the component to fetch. The only useful DMASK values are
2592 // 1=red, 2=green, 4=blue, 8=alpha. (e.g. 1 returns
2593 // (red,red,red,red) etc.) The ISA document doesn't mention
2594 // this.
2595 // Therefore, disable all code which updates DMASK by setting these two:
2596 let MIMG = 0;
2597 let hasPostISelHook = 0;
Michel Danzer494391b2015-02-06 02:51:20 +00002598 let WQM = wqm;
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002599}
2600
2601multiclass MIMG_Gather_Src_Helper <bits<7> op, string asm,
2602 RegisterClass dst_rc,
Michel Danzer494391b2015-02-06 02:51:20 +00002603 int channels, int wqm> {
2604 def _V1 : MIMG_Gather_Helper <op, asm, dst_rc, VGPR_32, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002605 MIMG_Mask<asm#"_V1", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002606 def _V2 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_64, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002607 MIMG_Mask<asm#"_V2", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002608 def _V4 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_128, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002609 MIMG_Mask<asm#"_V4", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002610 def _V8 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_256, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002611 MIMG_Mask<asm#"_V8", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002612 def _V16 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_512, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002613 MIMG_Mask<asm#"_V16", channels>;
2614}
2615
2616multiclass MIMG_Gather <bits<7> op, string asm> {
Michel Danzer494391b2015-02-06 02:51:20 +00002617 defm _V1 : MIMG_Gather_Src_Helper<op, asm, VGPR_32, 1, 0>;
2618 defm _V2 : MIMG_Gather_Src_Helper<op, asm, VReg_64, 2, 0>;
2619 defm _V3 : MIMG_Gather_Src_Helper<op, asm, VReg_96, 3, 0>;
2620 defm _V4 : MIMG_Gather_Src_Helper<op, asm, VReg_128, 4, 0>;
2621}
2622
2623multiclass MIMG_Gather_WQM <bits<7> op, string asm> {
2624 defm _V1 : MIMG_Gather_Src_Helper<op, asm, VGPR_32, 1, 1>;
2625 defm _V2 : MIMG_Gather_Src_Helper<op, asm, VReg_64, 2, 1>;
2626 defm _V3 : MIMG_Gather_Src_Helper<op, asm, VReg_96, 3, 1>;
2627 defm _V4 : MIMG_Gather_Src_Helper<op, asm, VReg_128, 4, 1>;
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002628}
2629
Christian Konigf741fbf2013-02-26 17:52:42 +00002630//===----------------------------------------------------------------------===//
2631// Vector instruction mappings
2632//===----------------------------------------------------------------------===//
2633
2634// Maps an opcode in e32 form to its e64 equivalent
2635def getVOPe64 : InstrMapping {
2636 let FilterClass = "VOP";
2637 let RowFields = ["OpName"];
2638 let ColFields = ["Size"];
2639 let KeyCol = ["4"];
2640 let ValueCols = [["8"]];
2641}
2642
Tom Stellard1aaad692014-07-21 16:55:33 +00002643// Maps an opcode in e64 form to its e32 equivalent
2644def getVOPe32 : InstrMapping {
2645 let FilterClass = "VOP";
2646 let RowFields = ["OpName"];
2647 let ColFields = ["Size"];
2648 let KeyCol = ["8"];
2649 let ValueCols = [["4"]];
2650}
2651
Tom Stellard682bfbc2013-10-10 17:11:24 +00002652def getMaskedMIMGOp : InstrMapping {
2653 let FilterClass = "MIMG_Mask";
2654 let RowFields = ["Op"];
2655 let ColFields = ["Channels"];
2656 let KeyCol = ["4"];
2657 let ValueCols = [["1"], ["2"], ["3"] ];
2658}
2659
Christian Konig3c145802013-03-27 09:12:59 +00002660// Maps an commuted opcode to its original version
2661def getCommuteOrig : InstrMapping {
2662 let FilterClass = "VOP2_REV";
2663 let RowFields = ["RevOp"];
2664 let ColFields = ["IsOrig"];
2665 let KeyCol = ["0"];
2666 let ValueCols = [["1"]];
2667}
2668
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00002669// Maps an original opcode to its commuted version
2670def getCommuteRev : InstrMapping {
2671 let FilterClass = "VOP2_REV";
2672 let RowFields = ["RevOp"];
2673 let ColFields = ["IsOrig"];
2674 let KeyCol = ["1"];
2675 let ValueCols = [["0"]];
2676}
2677
2678def getCommuteCmpOrig : InstrMapping {
Matt Arsenault88a13c62015-03-23 18:45:41 +00002679 let FilterClass = "VOP2_REV";
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00002680 let RowFields = ["RevOp"];
2681 let ColFields = ["IsOrig"];
2682 let KeyCol = ["0"];
2683 let ValueCols = [["1"]];
2684}
2685
2686// Maps an original opcode to its commuted version
2687def getCommuteCmpRev : InstrMapping {
Matt Arsenault88a13c62015-03-23 18:45:41 +00002688 let FilterClass = "VOP2_REV";
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00002689 let RowFields = ["RevOp"];
2690 let ColFields = ["IsOrig"];
2691 let KeyCol = ["1"];
2692 let ValueCols = [["0"]];
2693}
2694
2695
Marek Olsak5df00d62014-12-07 12:18:57 +00002696def getMCOpcodeGen : InstrMapping {
Tom Stellardc721a232014-05-16 20:56:47 +00002697 let FilterClass = "SIMCInstr";
2698 let RowFields = ["PseudoInstr"];
2699 let ColFields = ["Subtarget"];
2700 let KeyCol = [!cast<string>(SISubtarget.NONE)];
Marek Olsak5df00d62014-12-07 12:18:57 +00002701 let ValueCols = [[!cast<string>(SISubtarget.SI)],[!cast<string>(SISubtarget.VI)]];
Tom Stellardc721a232014-05-16 20:56:47 +00002702}
2703
Tom Stellard155bbb72014-08-11 22:18:17 +00002704def getAddr64Inst : InstrMapping {
2705 let FilterClass = "MUBUFAddr64Table";
Tom Stellard7980fc82014-09-25 18:30:26 +00002706 let RowFields = ["OpName"];
Tom Stellard155bbb72014-08-11 22:18:17 +00002707 let ColFields = ["IsAddr64"];
2708 let KeyCol = ["0"];
2709 let ValueCols = [["1"]];
2710}
2711
Matt Arsenault9903ccf2014-09-08 15:07:27 +00002712// Maps an atomic opcode to its version with a return value.
2713def getAtomicRetOp : InstrMapping {
2714 let FilterClass = "AtomicNoRet";
2715 let RowFields = ["NoRetOp"];
2716 let ColFields = ["IsRet"];
2717 let KeyCol = ["0"];
2718 let ValueCols = [["1"]];
2719}
2720
2721// Maps an atomic opcode to its returnless version.
2722def getAtomicNoRetOp : InstrMapping {
2723 let FilterClass = "AtomicNoRet";
2724 let RowFields = ["NoRetOp"];
2725 let ColFields = ["IsRet"];
2726 let KeyCol = ["1"];
2727 let ValueCols = [["0"]];
2728}
2729
Tom Stellard75aadc22012-12-11 21:25:42 +00002730include "SIInstructions.td"
Marek Olsak5df00d62014-12-07 12:18:57 +00002731include "CIInstructions.td"
2732include "VIInstructions.td"