Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 1 | //===-- SIInstrInfo.td - SI Instruction Infos -------------*- tablegen -*--===// |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 9 | def isCI : Predicate<"Subtarget->getGeneration() " |
| 10 | ">= AMDGPUSubtarget::SEA_ISLANDS">; |
Tom Stellard | 217361c | 2015-08-06 19:28:38 +0000 | [diff] [blame] | 11 | def isCIOnly : Predicate<"Subtarget->getGeneration() ==" |
| 12 | "AMDGPUSubtarget::SEA_ISLANDS">, |
| 13 | AssemblerPredicate <"FeatureSeaIslands">; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 14 | def isVI : Predicate < |
| 15 | "Subtarget->getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS">, |
| 16 | AssemblerPredicate<"FeatureGCN3Encoding">; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 17 | |
Tom Stellard | d1f0f02 | 2015-04-23 19:33:54 +0000 | [diff] [blame] | 18 | def DisableInst : Predicate <"false">, AssemblerPredicate<"FeatureDisable">; |
| 19 | |
Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 20 | class vop { |
| 21 | field bits<9> SI3; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 22 | field bits<10> VI3; |
Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 23 | } |
| 24 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 25 | class vopc <bits<8> si, bits<8> vi = !add(0x40, si)> : vop { |
Tom Stellard | 0aec587 | 2014-10-07 23:51:39 +0000 | [diff] [blame] | 26 | field bits<8> SI = si; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 27 | field bits<8> VI = vi; |
Tom Stellard | 0aec587 | 2014-10-07 23:51:39 +0000 | [diff] [blame] | 28 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 29 | field bits<9> SI3 = {0, si{7-0}}; |
| 30 | field bits<10> VI3 = {0, 0, vi{7-0}}; |
Tom Stellard | 0aec587 | 2014-10-07 23:51:39 +0000 | [diff] [blame] | 31 | } |
| 32 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 33 | class vop1 <bits<8> si, bits<8> vi = si> : vop { |
| 34 | field bits<8> SI = si; |
| 35 | field bits<8> VI = vi; |
Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 36 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 37 | field bits<9> SI3 = {1, 1, si{6-0}}; |
| 38 | field bits<10> VI3 = !add(0x140, vi); |
Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 39 | } |
| 40 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 41 | class vop2 <bits<6> si, bits<6> vi = si> : vop { |
Tom Stellard | bec5a24 | 2014-10-07 23:51:38 +0000 | [diff] [blame] | 42 | field bits<6> SI = si; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 43 | field bits<6> VI = vi; |
Tom Stellard | bec5a24 | 2014-10-07 23:51:38 +0000 | [diff] [blame] | 44 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 45 | field bits<9> SI3 = {1, 0, 0, si{5-0}}; |
| 46 | field bits<10> VI3 = {0, 1, 0, 0, vi{5-0}}; |
Tom Stellard | bec5a24 | 2014-10-07 23:51:38 +0000 | [diff] [blame] | 47 | } |
| 48 | |
Marek Olsak | f0b130a | 2015-01-15 18:43:06 +0000 | [diff] [blame] | 49 | // Specify a VOP2 opcode for SI and VOP3 opcode for VI |
| 50 | // that doesn't have VOP2 encoding on VI |
| 51 | class vop23 <bits<6> si, bits<10> vi> : vop2 <si> { |
| 52 | let VI3 = vi; |
| 53 | } |
| 54 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 55 | class vop3 <bits<9> si, bits<10> vi = {0, si}> : vop { |
| 56 | let SI3 = si; |
| 57 | let VI3 = vi; |
| 58 | } |
| 59 | |
| 60 | class sop1 <bits<8> si, bits<8> vi = si> { |
| 61 | field bits<8> SI = si; |
| 62 | field bits<8> VI = vi; |
| 63 | } |
| 64 | |
| 65 | class sop2 <bits<7> si, bits<7> vi = si> { |
| 66 | field bits<7> SI = si; |
| 67 | field bits<7> VI = vi; |
| 68 | } |
| 69 | |
| 70 | class sopk <bits<5> si, bits<5> vi = si> { |
| 71 | field bits<5> SI = si; |
| 72 | field bits<5> VI = vi; |
Tom Stellard | 845bb3c | 2014-10-07 23:51:41 +0000 | [diff] [blame] | 73 | } |
| 74 | |
Matt Arsenault | 0a3ac1b | 2015-08-22 00:54:31 +0000 | [diff] [blame] | 75 | // Specify an SMRD opcode for SI and SMEM opcode for VI |
Matt Arsenault | e66621b | 2015-09-24 19:52:27 +0000 | [diff] [blame] | 76 | |
| 77 | // FIXME: This should really be bits<5> si, Tablegen crashes if |
| 78 | // parameter default value is other parameter with different bit size |
| 79 | class smrd<bits<8> si, bits<8> vi = si> { |
| 80 | field bits<5> SI = si{4-0}; |
| 81 | field bits<8> VI = vi; |
Matt Arsenault | 0a3ac1b | 2015-08-22 00:54:31 +0000 | [diff] [blame] | 82 | } |
| 83 | |
Tom Stellard | c721a23 | 2014-05-16 20:56:47 +0000 | [diff] [blame] | 84 | // Execpt for the NONE field, this must be kept in sync with the SISubtarget enum |
Marek Olsak | a93603d | 2015-01-15 18:42:51 +0000 | [diff] [blame] | 85 | // in AMDGPUInstrInfo.cpp |
Tom Stellard | c721a23 | 2014-05-16 20:56:47 +0000 | [diff] [blame] | 86 | def SISubtarget { |
| 87 | int NONE = -1; |
| 88 | int SI = 0; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 89 | int VI = 1; |
Tom Stellard | c721a23 | 2014-05-16 20:56:47 +0000 | [diff] [blame] | 90 | } |
| 91 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 92 | //===----------------------------------------------------------------------===// |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 93 | // SI DAG Nodes |
| 94 | //===----------------------------------------------------------------------===// |
| 95 | |
Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 96 | def SIload_constant : SDNode<"AMDGPUISD::LOAD_CONSTANT", |
Tom Stellard | 868fd92 | 2014-04-17 21:00:11 +0000 | [diff] [blame] | 97 | SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisVT<1, v4i32>, SDTCisVT<2, i32>]>, |
Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 98 | [SDNPMayLoad, SDNPMemOperand] |
| 99 | >; |
| 100 | |
Tom Stellard | afcf12f | 2013-09-12 02:55:14 +0000 | [diff] [blame] | 101 | def SItbuffer_store : SDNode<"AMDGPUISD::TBUFFER_STORE_FORMAT", |
| 102 | SDTypeProfile<0, 13, |
Tom Stellard | 868fd92 | 2014-04-17 21:00:11 +0000 | [diff] [blame] | 103 | [SDTCisVT<0, v4i32>, // rsrc(SGPR) |
Tom Stellard | afcf12f | 2013-09-12 02:55:14 +0000 | [diff] [blame] | 104 | SDTCisVT<1, iAny>, // vdata(VGPR) |
| 105 | SDTCisVT<2, i32>, // num_channels(imm) |
| 106 | SDTCisVT<3, i32>, // vaddr(VGPR) |
| 107 | SDTCisVT<4, i32>, // soffset(SGPR) |
| 108 | SDTCisVT<5, i32>, // inst_offset(imm) |
| 109 | SDTCisVT<6, i32>, // dfmt(imm) |
| 110 | SDTCisVT<7, i32>, // nfmt(imm) |
| 111 | SDTCisVT<8, i32>, // offen(imm) |
| 112 | SDTCisVT<9, i32>, // idxen(imm) |
| 113 | SDTCisVT<10, i32>, // glc(imm) |
| 114 | SDTCisVT<11, i32>, // slc(imm) |
| 115 | SDTCisVT<12, i32> // tfe(imm) |
| 116 | ]>, |
| 117 | [SDNPMayStore, SDNPMemOperand, SDNPHasChain] |
| 118 | >; |
| 119 | |
Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 120 | def SIload_input : SDNode<"AMDGPUISD::LOAD_INPUT", |
Tom Stellard | 868fd92 | 2014-04-17 21:00:11 +0000 | [diff] [blame] | 121 | SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisVT<1, v4i32>, SDTCisVT<2, i16>, |
Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 122 | SDTCisVT<3, i32>]> |
| 123 | >; |
| 124 | |
| 125 | class SDSample<string opcode> : SDNode <opcode, |
Tom Stellard | 6785065 | 2013-08-14 23:24:53 +0000 | [diff] [blame] | 126 | SDTypeProfile<1, 4, [SDTCisVT<0, v4f32>, SDTCisVT<2, v32i8>, |
Tom Stellard | 868fd92 | 2014-04-17 21:00:11 +0000 | [diff] [blame] | 127 | SDTCisVT<3, v4i32>, SDTCisVT<4, i32>]> |
Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 128 | >; |
| 129 | |
| 130 | def SIsample : SDSample<"AMDGPUISD::SAMPLE">; |
| 131 | def SIsampleb : SDSample<"AMDGPUISD::SAMPLEB">; |
| 132 | def SIsampled : SDSample<"AMDGPUISD::SAMPLED">; |
| 133 | def SIsamplel : SDSample<"AMDGPUISD::SAMPLEL">; |
| 134 | |
Tom Stellard | 067c815 | 2014-07-21 14:01:14 +0000 | [diff] [blame] | 135 | def SIconstdata_ptr : SDNode< |
| 136 | "AMDGPUISD::CONST_DATA_PTR", SDTypeProfile <1, 0, [SDTCisVT<0, i64>]> |
| 137 | >; |
| 138 | |
Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 139 | //===----------------------------------------------------------------------===// |
| 140 | // SDNodes and PatFrag for local loads and stores to enable s_mov_b32 m0, -1 |
| 141 | // to be glued to the memory instructions. |
| 142 | //===----------------------------------------------------------------------===// |
| 143 | |
| 144 | def SIld_local : SDNode <"ISD::LOAD", SDTLoad, |
| 145 | [SDNPHasChain, SDNPMayLoad, SDNPMemOperand, SDNPInGlue] |
| 146 | >; |
| 147 | |
| 148 | def si_ld_local : PatFrag <(ops node:$ptr), (SIld_local node:$ptr), [{ |
| 149 | return isLocalLoad(cast<LoadSDNode>(N)); |
| 150 | }]>; |
| 151 | |
| 152 | def si_load_local : PatFrag <(ops node:$ptr), (si_ld_local node:$ptr), [{ |
| 153 | return cast<LoadSDNode>(N)->getAddressingMode() == ISD::UNINDEXED && |
| 154 | cast<LoadSDNode>(N)->getExtensionType() == ISD::NON_EXTLOAD; |
| 155 | }]>; |
| 156 | |
| 157 | def si_load_local_align8 : Aligned8Bytes < |
| 158 | (ops node:$ptr), (si_load_local node:$ptr) |
| 159 | >; |
| 160 | |
| 161 | def si_sextload_local : PatFrag <(ops node:$ptr), (si_ld_local node:$ptr), [{ |
| 162 | return cast<LoadSDNode>(N)->getExtensionType() == ISD::SEXTLOAD; |
| 163 | }]>; |
| 164 | def si_az_extload_local : AZExtLoadBase <si_ld_local>; |
| 165 | |
| 166 | multiclass SIExtLoadLocal <PatFrag ld_node> { |
| 167 | |
| 168 | def _i8 : PatFrag <(ops node:$ptr), (ld_node node:$ptr), |
| 169 | [{return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i8;}] |
| 170 | >; |
| 171 | |
| 172 | def _i16 : PatFrag <(ops node:$ptr), (ld_node node:$ptr), |
| 173 | [{return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i16;}] |
| 174 | >; |
| 175 | } |
| 176 | |
| 177 | defm si_sextload_local : SIExtLoadLocal <si_sextload_local>; |
| 178 | defm si_az_extload_local : SIExtLoadLocal <si_az_extload_local>; |
| 179 | |
| 180 | def SIst_local : SDNode <"ISD::STORE", SDTStore, |
| 181 | [SDNPHasChain, SDNPMayStore, SDNPMemOperand, SDNPInGlue] |
| 182 | >; |
| 183 | |
| 184 | def si_st_local : PatFrag < |
| 185 | (ops node:$val, node:$ptr), (SIst_local node:$val, node:$ptr), [{ |
| 186 | return isLocalStore(cast<StoreSDNode>(N)); |
| 187 | }]>; |
| 188 | |
| 189 | def si_store_local : PatFrag < |
| 190 | (ops node:$val, node:$ptr), (si_st_local node:$val, node:$ptr), [{ |
| 191 | return cast<StoreSDNode>(N)->getAddressingMode() == ISD::UNINDEXED && |
| 192 | !cast<StoreSDNode>(N)->isTruncatingStore(); |
| 193 | }]>; |
| 194 | |
| 195 | def si_store_local_align8 : Aligned8Bytes < |
| 196 | (ops node:$val, node:$ptr), (si_store_local node:$val, node:$ptr) |
| 197 | >; |
| 198 | |
| 199 | def si_truncstore_local : PatFrag < |
| 200 | (ops node:$val, node:$ptr), (si_st_local node:$val, node:$ptr), [{ |
| 201 | return cast<StoreSDNode>(N)->isTruncatingStore(); |
| 202 | }]>; |
| 203 | |
| 204 | def si_truncstore_local_i8 : PatFrag < |
| 205 | (ops node:$val, node:$ptr), (si_truncstore_local node:$val, node:$ptr), [{ |
| 206 | return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i8; |
| 207 | }]>; |
| 208 | |
| 209 | def si_truncstore_local_i16 : PatFrag < |
| 210 | (ops node:$val, node:$ptr), (si_truncstore_local node:$val, node:$ptr), [{ |
| 211 | return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i16; |
| 212 | }]>; |
| 213 | |
| 214 | multiclass SIAtomicM0Glue2 <string op_name> { |
| 215 | |
| 216 | def _glue : SDNode <"ISD::ATOMIC_"#op_name, SDTAtomic2, |
| 217 | [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand, SDNPInGlue] |
| 218 | >; |
| 219 | |
| 220 | def _local : local_binary_atomic_op <!cast<SDNode>(NAME#"_glue")>; |
| 221 | } |
| 222 | |
| 223 | defm si_atomic_load_add : SIAtomicM0Glue2 <"LOAD_ADD">; |
| 224 | defm si_atomic_load_and : SIAtomicM0Glue2 <"LOAD_AND">; |
| 225 | defm si_atomic_load_min : SIAtomicM0Glue2 <"LOAD_MIN">; |
| 226 | defm si_atomic_load_max : SIAtomicM0Glue2 <"LOAD_MAX">; |
| 227 | defm si_atomic_load_or : SIAtomicM0Glue2 <"LOAD_OR">; |
| 228 | defm si_atomic_load_sub : SIAtomicM0Glue2 <"LOAD_SUB">; |
| 229 | defm si_atomic_load_xor : SIAtomicM0Glue2 <"LOAD_XOR">; |
| 230 | defm si_atomic_load_umin : SIAtomicM0Glue2 <"LOAD_UMIN">; |
| 231 | defm si_atomic_load_umax : SIAtomicM0Glue2 <"LOAD_UMAX">; |
| 232 | defm si_atomic_swap : SIAtomicM0Glue2 <"SWAP">; |
| 233 | |
| 234 | def si_atomic_cmp_swap_glue : SDNode <"ISD::ATOMIC_CMP_SWAP", SDTAtomic3, |
| 235 | [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand, SDNPInGlue] |
| 236 | >; |
| 237 | |
| 238 | defm si_atomic_cmp_swap : AtomicCmpSwapLocal <si_atomic_cmp_swap_glue>; |
| 239 | |
Tom Stellard | 26075d5 | 2013-02-07 19:39:38 +0000 | [diff] [blame] | 240 | // Transformation function, extract the lower 32bit of a 64bit immediate |
| 241 | def LO32 : SDNodeXForm<imm, [{ |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 242 | return CurDAG->getTargetConstant(N->getZExtValue() & 0xffffffff, SDLoc(N), |
| 243 | MVT::i32); |
Tom Stellard | 26075d5 | 2013-02-07 19:39:38 +0000 | [diff] [blame] | 244 | }]>; |
| 245 | |
Tom Stellard | ab8a8c8 | 2013-07-12 18:15:02 +0000 | [diff] [blame] | 246 | def LO32f : SDNodeXForm<fpimm, [{ |
Benjamin Kramer | c22c790 | 2013-07-12 20:18:05 +0000 | [diff] [blame] | 247 | APInt V = N->getValueAPF().bitcastToAPInt().trunc(32); |
| 248 | return CurDAG->getTargetConstantFP(APFloat(APFloat::IEEEsingle, V), MVT::f32); |
Tom Stellard | ab8a8c8 | 2013-07-12 18:15:02 +0000 | [diff] [blame] | 249 | }]>; |
| 250 | |
Tom Stellard | 26075d5 | 2013-02-07 19:39:38 +0000 | [diff] [blame] | 251 | // Transformation function, extract the upper 32bit of a 64bit immediate |
| 252 | def HI32 : SDNodeXForm<imm, [{ |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 253 | return CurDAG->getTargetConstant(N->getZExtValue() >> 32, SDLoc(N), MVT::i32); |
Tom Stellard | 26075d5 | 2013-02-07 19:39:38 +0000 | [diff] [blame] | 254 | }]>; |
| 255 | |
Tom Stellard | ab8a8c8 | 2013-07-12 18:15:02 +0000 | [diff] [blame] | 256 | def HI32f : SDNodeXForm<fpimm, [{ |
Benjamin Kramer | c22c790 | 2013-07-12 20:18:05 +0000 | [diff] [blame] | 257 | APInt V = N->getValueAPF().bitcastToAPInt().lshr(32).trunc(32); |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 258 | return CurDAG->getTargetConstantFP(APFloat(APFloat::IEEEsingle, V), SDLoc(N), |
| 259 | MVT::f32); |
Tom Stellard | ab8a8c8 | 2013-07-12 18:15:02 +0000 | [diff] [blame] | 260 | }]>; |
| 261 | |
Tom Stellard | 044e418 | 2014-02-06 18:36:34 +0000 | [diff] [blame] | 262 | def IMM8bitDWORD : PatLeaf <(imm), |
| 263 | [{return (N->getZExtValue() & ~0x3FC) == 0;}] |
Tom Stellard | 8909380 | 2013-02-07 19:39:40 +0000 | [diff] [blame] | 264 | >; |
| 265 | |
Tom Stellard | 044e418 | 2014-02-06 18:36:34 +0000 | [diff] [blame] | 266 | def as_dword_i32imm : SDNodeXForm<imm, [{ |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 267 | return CurDAG->getTargetConstant(N->getZExtValue() >> 2, SDLoc(N), MVT::i32); |
Tom Stellard | 044e418 | 2014-02-06 18:36:34 +0000 | [diff] [blame] | 268 | }]>; |
| 269 | |
Tom Stellard | afcf12f | 2013-09-12 02:55:14 +0000 | [diff] [blame] | 270 | def as_i1imm : SDNodeXForm<imm, [{ |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 271 | return CurDAG->getTargetConstant(N->getZExtValue(), SDLoc(N), MVT::i1); |
Tom Stellard | afcf12f | 2013-09-12 02:55:14 +0000 | [diff] [blame] | 272 | }]>; |
| 273 | |
| 274 | def as_i8imm : SDNodeXForm<imm, [{ |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 275 | return CurDAG->getTargetConstant(N->getZExtValue(), SDLoc(N), MVT::i8); |
Tom Stellard | afcf12f | 2013-09-12 02:55:14 +0000 | [diff] [blame] | 276 | }]>; |
| 277 | |
Tom Stellard | 07a10a3 | 2013-06-03 17:39:43 +0000 | [diff] [blame] | 278 | def as_i16imm : SDNodeXForm<imm, [{ |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 279 | return CurDAG->getTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i16); |
Tom Stellard | 07a10a3 | 2013-06-03 17:39:43 +0000 | [diff] [blame] | 280 | }]>; |
| 281 | |
Tom Stellard | 044e418 | 2014-02-06 18:36:34 +0000 | [diff] [blame] | 282 | def as_i32imm: SDNodeXForm<imm, [{ |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 283 | return CurDAG->getTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i32); |
Tom Stellard | 044e418 | 2014-02-06 18:36:34 +0000 | [diff] [blame] | 284 | }]>; |
| 285 | |
Matt Arsenault | becd656 | 2014-12-03 05:22:35 +0000 | [diff] [blame] | 286 | def as_i64imm: SDNodeXForm<imm, [{ |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 287 | return CurDAG->getTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i64); |
Matt Arsenault | becd656 | 2014-12-03 05:22:35 +0000 | [diff] [blame] | 288 | }]>; |
| 289 | |
Tom Stellard | fb77f00 | 2015-01-13 22:59:41 +0000 | [diff] [blame] | 290 | // Copied from the AArch64 backend: |
| 291 | def bitcast_fpimm_to_i32 : SDNodeXForm<fpimm, [{ |
| 292 | return CurDAG->getTargetConstant( |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 293 | N->getValueAPF().bitcastToAPInt().getZExtValue(), SDLoc(N), MVT::i32); |
Tom Stellard | fb77f00 | 2015-01-13 22:59:41 +0000 | [diff] [blame] | 294 | }]>; |
| 295 | |
| 296 | // Copied from the AArch64 backend: |
| 297 | def bitcast_fpimm_to_i64 : SDNodeXForm<fpimm, [{ |
| 298 | return CurDAG->getTargetConstant( |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 299 | N->getValueAPF().bitcastToAPInt().getZExtValue(), SDLoc(N), MVT::i64); |
Tom Stellard | fb77f00 | 2015-01-13 22:59:41 +0000 | [diff] [blame] | 300 | }]>; |
| 301 | |
Matt Arsenault | 99ed789 | 2014-03-19 22:19:49 +0000 | [diff] [blame] | 302 | def IMM8bit : PatLeaf <(imm), |
| 303 | [{return isUInt<8>(N->getZExtValue());}] |
| 304 | >; |
| 305 | |
Tom Stellard | 07a10a3 | 2013-06-03 17:39:43 +0000 | [diff] [blame] | 306 | def IMM12bit : PatLeaf <(imm), |
| 307 | [{return isUInt<12>(N->getZExtValue());}] |
Tom Stellard | 8909380 | 2013-02-07 19:39:40 +0000 | [diff] [blame] | 308 | >; |
| 309 | |
Matt Arsenault | 99ed789 | 2014-03-19 22:19:49 +0000 | [diff] [blame] | 310 | def IMM16bit : PatLeaf <(imm), |
| 311 | [{return isUInt<16>(N->getZExtValue());}] |
| 312 | >; |
| 313 | |
Marek Olsak | 58f61a8 | 2014-12-07 17:17:38 +0000 | [diff] [blame] | 314 | def IMM20bit : PatLeaf <(imm), |
| 315 | [{return isUInt<20>(N->getZExtValue());}] |
| 316 | >; |
| 317 | |
Tom Stellard | d6cb8e8 | 2014-05-09 16:42:21 +0000 | [diff] [blame] | 318 | def IMM32bit : PatLeaf <(imm), |
| 319 | [{return isUInt<32>(N->getZExtValue());}] |
| 320 | >; |
| 321 | |
Tom Stellard | e236794 | 2014-02-06 18:36:41 +0000 | [diff] [blame] | 322 | def mubuf_vaddr_offset : PatFrag< |
| 323 | (ops node:$ptr, node:$offset, node:$imm_offset), |
| 324 | (add (add node:$ptr, node:$offset), node:$imm_offset) |
| 325 | >; |
| 326 | |
Christian Konig | f82901a | 2013-02-26 17:52:23 +0000 | [diff] [blame] | 327 | class InlineImm <ValueType vt> : PatLeaf <(vt imm), [{ |
Tom Stellard | 7ed0b52 | 2014-04-03 20:19:27 +0000 | [diff] [blame] | 328 | return isInlineImmediate(N); |
Christian Konig | b559b07 | 2013-02-16 11:28:36 +0000 | [diff] [blame] | 329 | }]>; |
| 330 | |
Matt Arsenault | 303011a | 2014-12-17 21:04:08 +0000 | [diff] [blame] | 331 | class InlineFPImm <ValueType vt> : PatLeaf <(vt fpimm), [{ |
| 332 | return isInlineImmediate(N); |
| 333 | }]>; |
| 334 | |
Tom Stellard | df94dc3 | 2013-08-14 23:24:24 +0000 | [diff] [blame] | 335 | class SGPRImm <dag frag> : PatLeaf<frag, [{ |
Eric Christopher | 7792e32 | 2015-01-30 23:24:40 +0000 | [diff] [blame] | 336 | if (Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS) { |
Tom Stellard | df94dc3 | 2013-08-14 23:24:24 +0000 | [diff] [blame] | 337 | return false; |
| 338 | } |
| 339 | const SIRegisterInfo *SIRI = |
Eric Christopher | 7792e32 | 2015-01-30 23:24:40 +0000 | [diff] [blame] | 340 | static_cast<const SIRegisterInfo *>(Subtarget->getRegisterInfo()); |
Tom Stellard | df94dc3 | 2013-08-14 23:24:24 +0000 | [diff] [blame] | 341 | for (SDNode::use_iterator U = N->use_begin(), E = SDNode::use_end(); |
| 342 | U != E; ++U) { |
Matt Arsenault | f324813 | 2015-09-26 04:59:04 +0000 | [diff] [blame] | 343 | const TargetRegisterClass *RC = getOperandRegClass(*U, U.getOperandNo()); |
| 344 | if (RC && SIRI->isSGPRClass(RC)) |
Tom Stellard | df94dc3 | 2013-08-14 23:24:24 +0000 | [diff] [blame] | 345 | return true; |
Tom Stellard | df94dc3 | 2013-08-14 23:24:24 +0000 | [diff] [blame] | 346 | } |
| 347 | return false; |
| 348 | }]>; |
| 349 | |
Tom Stellard | 01825af | 2014-07-21 14:01:08 +0000 | [diff] [blame] | 350 | //===----------------------------------------------------------------------===// |
| 351 | // Custom Operands |
| 352 | //===----------------------------------------------------------------------===// |
| 353 | |
Matt Arsenault | a98cd6a | 2013-12-19 05:32:55 +0000 | [diff] [blame] | 354 | def FRAMEri32 : Operand<iPTR> { |
Matt Arsenault | 06028dd | 2014-05-01 16:37:52 +0000 | [diff] [blame] | 355 | let MIOperandInfo = (ops i32:$ptr, i32imm:$index); |
Tom Stellard | 81d871d | 2013-11-13 23:36:50 +0000 | [diff] [blame] | 356 | } |
| 357 | |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 358 | def SoppBrTarget : AsmOperandClass { |
| 359 | let Name = "SoppBrTarget"; |
| 360 | let ParserMethod = "parseSOppBrTarget"; |
| 361 | } |
| 362 | |
Tom Stellard | 01825af | 2014-07-21 14:01:08 +0000 | [diff] [blame] | 363 | def sopp_brtarget : Operand<OtherVT> { |
| 364 | let EncoderMethod = "getSOPPBrEncoding"; |
| 365 | let OperandType = "OPERAND_PCREL"; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 366 | let ParserMatchClass = SoppBrTarget; |
Tom Stellard | 01825af | 2014-07-21 14:01:08 +0000 | [diff] [blame] | 367 | } |
| 368 | |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 369 | include "SIInstrFormats.td" |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 370 | include "VIInstrFormats.td" |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 371 | |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 372 | def MubufOffsetMatchClass : AsmOperandClass { |
| 373 | let Name = "MubufOffset"; |
| 374 | let ParserMethod = "parseMubufOptionalOps"; |
| 375 | let RenderMethod = "addImmOperands"; |
| 376 | } |
| 377 | |
| 378 | class DSOffsetBaseMatchClass <string parser> : AsmOperandClass { |
| 379 | let Name = "DSOffset"#parser; |
| 380 | let ParserMethod = parser; |
| 381 | let RenderMethod = "addImmOperands"; |
| 382 | let PredicateMethod = "isDSOffset"; |
| 383 | } |
| 384 | |
| 385 | def DSOffsetMatchClass : DSOffsetBaseMatchClass <"parseDSOptionalOps">; |
| 386 | def DSOffsetGDSMatchClass : DSOffsetBaseMatchClass <"parseDSOffsetOptional">; |
| 387 | |
| 388 | def DSOffset01MatchClass : AsmOperandClass { |
| 389 | let Name = "DSOffset1"; |
| 390 | let ParserMethod = "parseDSOff01OptionalOps"; |
| 391 | let RenderMethod = "addImmOperands"; |
| 392 | let PredicateMethod = "isDSOffset01"; |
| 393 | } |
| 394 | |
| 395 | class GDSBaseMatchClass <string parser> : AsmOperandClass { |
| 396 | let Name = "GDS"#parser; |
| 397 | let PredicateMethod = "isImm"; |
| 398 | let ParserMethod = parser; |
| 399 | let RenderMethod = "addImmOperands"; |
| 400 | } |
| 401 | |
| 402 | def GDSMatchClass : GDSBaseMatchClass <"parseDSOptionalOps">; |
| 403 | def GDS01MatchClass : GDSBaseMatchClass <"parseDSOff01OptionalOps">; |
| 404 | |
Tom Stellard | 12a1910 | 2015-06-12 20:47:06 +0000 | [diff] [blame] | 405 | class GLCBaseMatchClass <string parser> : AsmOperandClass { |
| 406 | let Name = "GLC"#parser; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 407 | let PredicateMethod = "isImm"; |
Matt Arsenault | 4c0487b | 2015-08-05 16:42:54 +0000 | [diff] [blame] | 408 | let ParserMethod = parser; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 409 | let RenderMethod = "addImmOperands"; |
| 410 | } |
| 411 | |
Tom Stellard | 12a1910 | 2015-06-12 20:47:06 +0000 | [diff] [blame] | 412 | def GLCMubufMatchClass : GLCBaseMatchClass <"parseMubufOptionalOps">; |
| 413 | def GLCFlatMatchClass : GLCBaseMatchClass <"parseFlatOptionalOps">; |
| 414 | |
| 415 | class SLCBaseMatchClass <string parser> : AsmOperandClass { |
| 416 | let Name = "SLC"#parser; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 417 | let PredicateMethod = "isImm"; |
Tom Stellard | 12a1910 | 2015-06-12 20:47:06 +0000 | [diff] [blame] | 418 | let ParserMethod = parser; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 419 | let RenderMethod = "addImmOperands"; |
| 420 | } |
| 421 | |
Tom Stellard | 12a1910 | 2015-06-12 20:47:06 +0000 | [diff] [blame] | 422 | def SLCMubufMatchClass : SLCBaseMatchClass <"parseMubufOptionalOps">; |
| 423 | def SLCFlatMatchClass : SLCBaseMatchClass <"parseFlatOptionalOps">; |
| 424 | def SLCFlatAtomicMatchClass : SLCBaseMatchClass <"parseFlatAtomicOptionalOps">; |
| 425 | |
| 426 | class TFEBaseMatchClass <string parser> : AsmOperandClass { |
| 427 | let Name = "TFE"#parser; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 428 | let PredicateMethod = "isImm"; |
Tom Stellard | 12a1910 | 2015-06-12 20:47:06 +0000 | [diff] [blame] | 429 | let ParserMethod = parser; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 430 | let RenderMethod = "addImmOperands"; |
| 431 | } |
| 432 | |
Tom Stellard | 12a1910 | 2015-06-12 20:47:06 +0000 | [diff] [blame] | 433 | def TFEMubufMatchClass : TFEBaseMatchClass <"parseMubufOptionalOps">; |
| 434 | def TFEFlatMatchClass : TFEBaseMatchClass <"parseFlatOptionalOps">; |
| 435 | def TFEFlatAtomicMatchClass : TFEBaseMatchClass <"parseFlatAtomicOptionalOps">; |
| 436 | |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 437 | def OModMatchClass : AsmOperandClass { |
| 438 | let Name = "OMod"; |
| 439 | let PredicateMethod = "isImm"; |
| 440 | let ParserMethod = "parseVOP3OptionalOps"; |
| 441 | let RenderMethod = "addImmOperands"; |
| 442 | } |
| 443 | |
| 444 | def ClampMatchClass : AsmOperandClass { |
| 445 | let Name = "Clamp"; |
| 446 | let PredicateMethod = "isImm"; |
| 447 | let ParserMethod = "parseVOP3OptionalOps"; |
| 448 | let RenderMethod = "addImmOperands"; |
| 449 | } |
| 450 | |
Tom Stellard | 217361c | 2015-08-06 19:28:38 +0000 | [diff] [blame] | 451 | class SMRDOffsetBaseMatchClass <string predicate> : AsmOperandClass { |
| 452 | let Name = "SMRDOffset"#predicate; |
| 453 | let PredicateMethod = predicate; |
| 454 | let RenderMethod = "addImmOperands"; |
| 455 | } |
| 456 | |
| 457 | def SMRDOffsetMatchClass : SMRDOffsetBaseMatchClass <"isSMRDOffset">; |
| 458 | def SMRDLiteralOffsetMatchClass : SMRDOffsetBaseMatchClass < |
| 459 | "isSMRDLiteralOffset" |
| 460 | >; |
| 461 | |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 462 | let OperandType = "OPERAND_IMMEDIATE" in { |
| 463 | |
| 464 | def offen : Operand<i1> { |
| 465 | let PrintMethod = "printOffen"; |
| 466 | } |
| 467 | def idxen : Operand<i1> { |
| 468 | let PrintMethod = "printIdxen"; |
| 469 | } |
| 470 | def addr64 : Operand<i1> { |
| 471 | let PrintMethod = "printAddr64"; |
| 472 | } |
| 473 | def mbuf_offset : Operand<i16> { |
| 474 | let PrintMethod = "printMBUFOffset"; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 475 | let ParserMatchClass = MubufOffsetMatchClass; |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 476 | } |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 477 | class ds_offset_base <AsmOperandClass mc> : Operand<i16> { |
Matt Arsenault | 61cc908 | 2014-10-10 22:16:07 +0000 | [diff] [blame] | 478 | let PrintMethod = "printDSOffset"; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 479 | let ParserMatchClass = mc; |
Matt Arsenault | 61cc908 | 2014-10-10 22:16:07 +0000 | [diff] [blame] | 480 | } |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 481 | def ds_offset : ds_offset_base <DSOffsetMatchClass>; |
| 482 | def ds_offset_gds : ds_offset_base <DSOffsetGDSMatchClass>; |
| 483 | |
Matt Arsenault | 61cc908 | 2014-10-10 22:16:07 +0000 | [diff] [blame] | 484 | def ds_offset0 : Operand<i8> { |
| 485 | let PrintMethod = "printDSOffset0"; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 486 | let ParserMatchClass = DSOffset01MatchClass; |
Matt Arsenault | 61cc908 | 2014-10-10 22:16:07 +0000 | [diff] [blame] | 487 | } |
| 488 | def ds_offset1 : Operand<i8> { |
| 489 | let PrintMethod = "printDSOffset1"; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 490 | let ParserMatchClass = DSOffset01MatchClass; |
Matt Arsenault | 61cc908 | 2014-10-10 22:16:07 +0000 | [diff] [blame] | 491 | } |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 492 | class gds_base <AsmOperandClass mc> : Operand <i1> { |
Tom Stellard | 065e3d4 | 2015-03-09 18:49:54 +0000 | [diff] [blame] | 493 | let PrintMethod = "printGDS"; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 494 | let ParserMatchClass = mc; |
Tom Stellard | 065e3d4 | 2015-03-09 18:49:54 +0000 | [diff] [blame] | 495 | } |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 496 | def gds : gds_base <GDSMatchClass>; |
| 497 | |
| 498 | def gds01 : gds_base <GDS01MatchClass>; |
| 499 | |
Tom Stellard | 12a1910 | 2015-06-12 20:47:06 +0000 | [diff] [blame] | 500 | class glc_base <AsmOperandClass mc> : Operand <i1> { |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 501 | let PrintMethod = "printGLC"; |
Tom Stellard | 12a1910 | 2015-06-12 20:47:06 +0000 | [diff] [blame] | 502 | let ParserMatchClass = mc; |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 503 | } |
Tom Stellard | 12a1910 | 2015-06-12 20:47:06 +0000 | [diff] [blame] | 504 | |
| 505 | def glc : glc_base <GLCMubufMatchClass>; |
| 506 | def glc_flat : glc_base <GLCFlatMatchClass>; |
| 507 | |
| 508 | class slc_base <AsmOperandClass mc> : Operand <i1> { |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 509 | let PrintMethod = "printSLC"; |
Tom Stellard | 12a1910 | 2015-06-12 20:47:06 +0000 | [diff] [blame] | 510 | let ParserMatchClass = mc; |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 511 | } |
Tom Stellard | 12a1910 | 2015-06-12 20:47:06 +0000 | [diff] [blame] | 512 | |
| 513 | def slc : slc_base <SLCMubufMatchClass>; |
| 514 | def slc_flat : slc_base <SLCFlatMatchClass>; |
| 515 | def slc_flat_atomic : slc_base <SLCFlatAtomicMatchClass>; |
| 516 | |
| 517 | class tfe_base <AsmOperandClass mc> : Operand <i1> { |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 518 | let PrintMethod = "printTFE"; |
Tom Stellard | 12a1910 | 2015-06-12 20:47:06 +0000 | [diff] [blame] | 519 | let ParserMatchClass = mc; |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 520 | } |
| 521 | |
Tom Stellard | 12a1910 | 2015-06-12 20:47:06 +0000 | [diff] [blame] | 522 | def tfe : tfe_base <TFEMubufMatchClass>; |
| 523 | def tfe_flat : tfe_base <TFEFlatMatchClass>; |
| 524 | def tfe_flat_atomic : tfe_base <TFEFlatAtomicMatchClass>; |
| 525 | |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 526 | def omod : Operand <i32> { |
| 527 | let PrintMethod = "printOModSI"; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 528 | let ParserMatchClass = OModMatchClass; |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 529 | } |
| 530 | |
| 531 | def ClampMod : Operand <i1> { |
| 532 | let PrintMethod = "printClampSI"; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 533 | let ParserMatchClass = ClampMatchClass; |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 534 | } |
| 535 | |
Tom Stellard | 217361c | 2015-08-06 19:28:38 +0000 | [diff] [blame] | 536 | def smrd_offset : Operand <i32> { |
| 537 | let PrintMethod = "printU32ImmOperand"; |
| 538 | let ParserMatchClass = SMRDOffsetMatchClass; |
| 539 | } |
| 540 | |
| 541 | def smrd_literal_offset : Operand <i32> { |
| 542 | let PrintMethod = "printU32ImmOperand"; |
| 543 | let ParserMatchClass = SMRDLiteralOffsetMatchClass; |
| 544 | } |
| 545 | |
Tom Stellard | 229d5e6 | 2014-08-05 14:48:12 +0000 | [diff] [blame] | 546 | } // End OperandType = "OPERAND_IMMEDIATE" |
| 547 | |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 548 | def VOPDstS64 : VOPDstOperand <SReg_64>; |
| 549 | |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 550 | //===----------------------------------------------------------------------===// |
Tom Stellard | b02c268 | 2014-06-24 23:33:07 +0000 | [diff] [blame] | 551 | // Complex patterns |
| 552 | //===----------------------------------------------------------------------===// |
| 553 | |
Tom Stellard | 85e8b6d | 2014-08-22 18:49:33 +0000 | [diff] [blame] | 554 | def DS1Addr1Offset : ComplexPattern<i32, 2, "SelectDS1Addr1Offset">; |
Tom Stellard | f3fc555 | 2014-08-22 18:49:35 +0000 | [diff] [blame] | 555 | def DS64Bit4ByteAligned : ComplexPattern<i32, 3, "SelectDS64Bit4ByteAligned">; |
Tom Stellard | 85e8b6d | 2014-08-22 18:49:33 +0000 | [diff] [blame] | 556 | |
Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 557 | def MUBUFAddr32 : ComplexPattern<i64, 9, "SelectMUBUFAddr32">; |
Tom Stellard | 1f9939f | 2015-02-27 14:59:41 +0000 | [diff] [blame] | 558 | def MUBUFAddr64 : ComplexPattern<i64, 7, "SelectMUBUFAddr64">; |
Tom Stellard | c53861a | 2015-02-11 00:34:32 +0000 | [diff] [blame] | 559 | def MUBUFAddr64Atomic : ComplexPattern<i64, 5, "SelectMUBUFAddr64">; |
Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 560 | def MUBUFScratch : ComplexPattern<i64, 4, "SelectMUBUFScratch">; |
Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 561 | def MUBUFOffset : ComplexPattern<i64, 6, "SelectMUBUFOffset">; |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 562 | def MUBUFOffsetAtomic : ComplexPattern<i64, 4, "SelectMUBUFOffset">; |
Tom Stellard | b02c268 | 2014-06-24 23:33:07 +0000 | [diff] [blame] | 563 | |
Tom Stellard | dee26a2 | 2015-08-06 19:28:30 +0000 | [diff] [blame] | 564 | def SMRDImm : ComplexPattern<i64, 2, "SelectSMRDImm">; |
Tom Stellard | 217361c | 2015-08-06 19:28:38 +0000 | [diff] [blame] | 565 | def SMRDImm32 : ComplexPattern<i64, 2, "SelectSMRDImm32">; |
Tom Stellard | dee26a2 | 2015-08-06 19:28:30 +0000 | [diff] [blame] | 566 | def SMRDSgpr : ComplexPattern<i64, 2, "SelectSMRDSgpr">; |
| 567 | def SMRDBufferImm : ComplexPattern<i32, 1, "SelectSMRDBufferImm">; |
Tom Stellard | 217361c | 2015-08-06 19:28:38 +0000 | [diff] [blame] | 568 | def SMRDBufferImm32 : ComplexPattern<i32, 1, "SelectSMRDBufferImm32">; |
Tom Stellard | dee26a2 | 2015-08-06 19:28:30 +0000 | [diff] [blame] | 569 | def SMRDBufferSgpr : ComplexPattern<i32, 1, "SelectSMRDBufferSgpr">; |
| 570 | |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 571 | def VOP3Mods0 : ComplexPattern<untyped, 4, "SelectVOP3Mods0">; |
Tom Stellard | db5a11f | 2015-07-13 15:47:57 +0000 | [diff] [blame] | 572 | def VOP3NoMods0 : ComplexPattern<untyped, 4, "SelectVOP3NoMods0">; |
Matt Arsenault | 1cffa4c | 2014-11-13 19:49:04 +0000 | [diff] [blame] | 573 | def VOP3Mods0Clamp : ComplexPattern<untyped, 3, "SelectVOP3Mods0Clamp">; |
Matt Arsenault | 4831ce5 | 2015-01-06 23:00:37 +0000 | [diff] [blame] | 574 | def VOP3Mods0Clamp0OMod : ComplexPattern<untyped, 4, "SelectVOP3Mods0Clamp0OMod">; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 575 | def VOP3Mods : ComplexPattern<untyped, 2, "SelectVOP3Mods">; |
Tom Stellard | db5a11f | 2015-07-13 15:47:57 +0000 | [diff] [blame] | 576 | def VOP3NoMods : ComplexPattern<untyped, 2, "SelectVOP3NoMods">; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 577 | |
Tom Stellard | b02c268 | 2014-06-24 23:33:07 +0000 | [diff] [blame] | 578 | //===----------------------------------------------------------------------===// |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 579 | // SI assembler operands |
| 580 | //===----------------------------------------------------------------------===// |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 581 | |
Christian Konig | eabf833 | 2013-02-21 15:16:49 +0000 | [diff] [blame] | 582 | def SIOperand { |
| 583 | int ZERO = 0x80; |
Christian Konig | d303996 | 2013-02-26 17:52:09 +0000 | [diff] [blame] | 584 | int VCC = 0x6A; |
Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 585 | int FLAT_SCR = 0x68; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 586 | } |
| 587 | |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 588 | def SRCMODS { |
| 589 | int NONE = 0; |
Marek Olsak | 7d77728 | 2015-03-24 13:40:15 +0000 | [diff] [blame] | 590 | int NEG = 1; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 591 | } |
| 592 | |
| 593 | def DSTCLAMP { |
| 594 | int NONE = 0; |
| 595 | } |
| 596 | |
| 597 | def DSTOMOD { |
| 598 | int NONE = 0; |
| 599 | } |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 600 | |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 601 | //===----------------------------------------------------------------------===// |
| 602 | // |
| 603 | // SI Instruction multiclass helpers. |
| 604 | // |
| 605 | // Instructions with _32 take 32-bit operands. |
| 606 | // Instructions with _64 take 64-bit operands. |
| 607 | // |
| 608 | // VOP_* instructions can use either a 32-bit or 64-bit encoding. The 32-bit |
| 609 | // encoding is the standard encoding, but instruction that make use of |
| 610 | // any of the instruction modifiers must use the 64-bit encoding. |
| 611 | // |
| 612 | // Instructions with _e32 use the 32-bit encoding. |
| 613 | // Instructions with _e64 use the 64-bit encoding. |
| 614 | // |
| 615 | //===----------------------------------------------------------------------===// |
| 616 | |
Tom Stellard | c470c96 | 2014-10-01 14:44:42 +0000 | [diff] [blame] | 617 | class SIMCInstr <string pseudo, int subtarget> { |
| 618 | string PseudoInstr = pseudo; |
| 619 | int Subtarget = subtarget; |
| 620 | } |
| 621 | |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 622 | //===----------------------------------------------------------------------===// |
Tom Stellard | 3a35d8f | 2014-10-01 14:44:45 +0000 | [diff] [blame] | 623 | // EXP classes |
| 624 | //===----------------------------------------------------------------------===// |
| 625 | |
| 626 | class EXPCommon : InstSI< |
| 627 | (outs), |
| 628 | (ins i32imm:$en, i32imm:$tgt, i32imm:$compr, i32imm:$done, i32imm:$vm, |
Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 629 | VGPR_32:$src0, VGPR_32:$src1, VGPR_32:$src2, VGPR_32:$src3), |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 630 | "exp $en, $tgt, $compr, $done, $vm, $src0, $src1, $src2, $src3", |
Tom Stellard | 3a35d8f | 2014-10-01 14:44:45 +0000 | [diff] [blame] | 631 | [] > { |
| 632 | |
| 633 | let EXP_CNT = 1; |
| 634 | let Uses = [EXEC]; |
| 635 | } |
| 636 | |
| 637 | multiclass EXP_m { |
| 638 | |
Tom Stellard | 1ca873b | 2015-02-18 16:08:17 +0000 | [diff] [blame] | 639 | let isPseudo = 1, isCodeGenOnly = 1 in { |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 640 | def "" : EXPCommon, SIMCInstr <"exp", SISubtarget.NONE> ; |
Tom Stellard | 3a35d8f | 2014-10-01 14:44:45 +0000 | [diff] [blame] | 641 | } |
| 642 | |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 643 | def _si : EXPCommon, SIMCInstr <"exp", SISubtarget.SI>, EXPe; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 644 | |
| 645 | def _vi : EXPCommon, SIMCInstr <"exp", SISubtarget.VI>, EXPe_vi; |
Tom Stellard | 3a35d8f | 2014-10-01 14:44:45 +0000 | [diff] [blame] | 646 | } |
| 647 | |
| 648 | //===----------------------------------------------------------------------===// |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 649 | // Scalar classes |
| 650 | //===----------------------------------------------------------------------===// |
| 651 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 652 | class SOP1_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> : |
| 653 | SOP1 <outs, ins, "", pattern>, |
| 654 | SIMCInstr<opName, SISubtarget.NONE> { |
| 655 | let isPseudo = 1; |
Tom Stellard | 1ca873b | 2015-02-18 16:08:17 +0000 | [diff] [blame] | 656 | let isCodeGenOnly = 1; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 657 | } |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 658 | |
Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 659 | class SOP1_Real_si <sop1 op, string opName, dag outs, dag ins, string asm> : |
| 660 | SOP1 <outs, ins, asm, []>, |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 661 | SOP1e <op.SI>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 662 | SIMCInstr<opName, SISubtarget.SI> { |
| 663 | let isCodeGenOnly = 0; |
| 664 | let AssemblerPredicates = [isSICI]; |
| 665 | } |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 666 | |
Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 667 | class SOP1_Real_vi <sop1 op, string opName, dag outs, dag ins, string asm> : |
| 668 | SOP1 <outs, ins, asm, []>, |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 669 | SOP1e <op.VI>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 670 | SIMCInstr<opName, SISubtarget.VI> { |
| 671 | let isCodeGenOnly = 0; |
| 672 | let AssemblerPredicates = [isVI]; |
| 673 | } |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 674 | |
Tom Stellard | e1e4a2d3 | 2015-02-13 21:02:37 +0000 | [diff] [blame] | 675 | multiclass SOP1_m <sop1 op, string opName, dag outs, dag ins, string asm, |
| 676 | list<dag> pattern> { |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 677 | |
Tom Stellard | e1e4a2d3 | 2015-02-13 21:02:37 +0000 | [diff] [blame] | 678 | def "" : SOP1_Pseudo <opName, outs, ins, pattern>; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 679 | |
Tom Stellard | e1e4a2d3 | 2015-02-13 21:02:37 +0000 | [diff] [blame] | 680 | def _si : SOP1_Real_si <op, opName, outs, ins, asm>; |
| 681 | |
| 682 | def _vi : SOP1_Real_vi <op, opName, outs, ins, asm>; |
| 683 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 684 | } |
| 685 | |
Tom Stellard | e1e4a2d3 | 2015-02-13 21:02:37 +0000 | [diff] [blame] | 686 | multiclass SOP1_32 <sop1 op, string opName, list<dag> pattern> : SOP1_m < |
| 687 | op, opName, (outs SReg_32:$dst), (ins SSrc_32:$src0), |
| 688 | opName#" $dst, $src0", pattern |
| 689 | >; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 690 | |
Tom Stellard | e1e4a2d3 | 2015-02-13 21:02:37 +0000 | [diff] [blame] | 691 | multiclass SOP1_64 <sop1 op, string opName, list<dag> pattern> : SOP1_m < |
| 692 | op, opName, (outs SReg_64:$dst), (ins SSrc_64:$src0), |
| 693 | opName#" $dst, $src0", pattern |
| 694 | >; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 695 | |
| 696 | // no input, 64-bit output. |
| 697 | multiclass SOP1_64_0 <sop1 op, string opName, list<dag> pattern> { |
| 698 | def "" : SOP1_Pseudo <opName, (outs SReg_64:$dst), (ins), pattern>; |
| 699 | |
| 700 | def _si : SOP1_Real_si <op, opName, (outs SReg_64:$dst), (ins), |
Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 701 | opName#" $dst"> { |
Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 702 | let ssrc0 = 0; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 703 | } |
| 704 | |
| 705 | def _vi : SOP1_Real_vi <op, opName, (outs SReg_64:$dst), (ins), |
Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 706 | opName#" $dst"> { |
Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 707 | let ssrc0 = 0; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 708 | } |
| 709 | } |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 710 | |
Tom Stellard | ce449ad | 2015-02-18 16:08:11 +0000 | [diff] [blame] | 711 | // 64-bit input, no output |
| 712 | multiclass SOP1_1 <sop1 op, string opName, list<dag> pattern> { |
| 713 | def "" : SOP1_Pseudo <opName, (outs), (ins SReg_64:$src0), pattern>; |
| 714 | |
| 715 | def _si : SOP1_Real_si <op, opName, (outs), (ins SReg_64:$src0), |
| 716 | opName#" $src0"> { |
| 717 | let sdst = 0; |
| 718 | } |
| 719 | |
| 720 | def _vi : SOP1_Real_vi <op, opName, (outs), (ins SReg_64:$src0), |
| 721 | opName#" $src0"> { |
| 722 | let sdst = 0; |
| 723 | } |
| 724 | } |
| 725 | |
Matt Arsenault | 8333e43 | 2014-06-10 19:18:24 +0000 | [diff] [blame] | 726 | // 64-bit input, 32-bit output. |
Tom Stellard | e1e4a2d3 | 2015-02-13 21:02:37 +0000 | [diff] [blame] | 727 | multiclass SOP1_32_64 <sop1 op, string opName, list<dag> pattern> : SOP1_m < |
| 728 | op, opName, (outs SReg_32:$dst), (ins SSrc_64:$src0), |
| 729 | opName#" $dst, $src0", pattern |
| 730 | >; |
Matt Arsenault | 1a179e8 | 2014-11-13 20:23:36 +0000 | [diff] [blame] | 731 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 732 | class SOP2_Pseudo<string opName, dag outs, dag ins, list<dag> pattern> : |
| 733 | SOP2<outs, ins, "", pattern>, |
| 734 | SIMCInstr<opName, SISubtarget.NONE> { |
| 735 | let isPseudo = 1; |
Tom Stellard | 1ca873b | 2015-02-18 16:08:17 +0000 | [diff] [blame] | 736 | let isCodeGenOnly = 1; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 737 | let Size = 4; |
Tom Stellard | 0c0008c | 2015-02-18 16:08:13 +0000 | [diff] [blame] | 738 | |
| 739 | // Pseudo instructions have no encodings, but adding this field here allows |
| 740 | // us to do: |
| 741 | // let sdst = xxx in { |
| 742 | // for multiclasses that include both real and pseudo instructions. |
| 743 | field bits<7> sdst = 0; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 744 | } |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 745 | |
Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 746 | class SOP2_Real_si<sop2 op, string opName, dag outs, dag ins, string asm> : |
| 747 | SOP2<outs, ins, asm, []>, |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 748 | SOP2e<op.SI>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 749 | SIMCInstr<opName, SISubtarget.SI> { |
| 750 | let AssemblerPredicates = [isSICI]; |
| 751 | } |
Matt Arsenault | 9481221 | 2014-11-14 18:18:16 +0000 | [diff] [blame] | 752 | |
Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 753 | class SOP2_Real_vi<sop2 op, string opName, dag outs, dag ins, string asm> : |
| 754 | SOP2<outs, ins, asm, []>, |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 755 | SOP2e<op.VI>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 756 | SIMCInstr<opName, SISubtarget.VI> { |
| 757 | let AssemblerPredicates = [isVI]; |
| 758 | } |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 759 | |
Tom Stellard | ee21faa | 2015-02-18 16:08:09 +0000 | [diff] [blame] | 760 | multiclass SOP2_m <sop2 op, string opName, dag outs, dag ins, string asm, |
| 761 | list<dag> pattern> { |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 762 | |
Tom Stellard | ee21faa | 2015-02-18 16:08:09 +0000 | [diff] [blame] | 763 | def "" : SOP2_Pseudo <opName, outs, ins, pattern>; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 764 | |
Tom Stellard | ee21faa | 2015-02-18 16:08:09 +0000 | [diff] [blame] | 765 | def _si : SOP2_Real_si <op, opName, outs, ins, asm>; |
| 766 | |
| 767 | def _vi : SOP2_Real_vi <op, opName, outs, ins, asm>; |
| 768 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 769 | } |
| 770 | |
Tom Stellard | ee21faa | 2015-02-18 16:08:09 +0000 | [diff] [blame] | 771 | multiclass SOP2_32 <sop2 op, string opName, list<dag> pattern> : SOP2_m < |
| 772 | op, opName, (outs SReg_32:$dst), (ins SSrc_32:$src0, SSrc_32:$src1), |
| 773 | opName#" $dst, $src0, $src1", pattern |
| 774 | >; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 775 | |
Tom Stellard | ee21faa | 2015-02-18 16:08:09 +0000 | [diff] [blame] | 776 | multiclass SOP2_64 <sop2 op, string opName, list<dag> pattern> : SOP2_m < |
| 777 | op, opName, (outs SReg_64:$dst), (ins SSrc_64:$src0, SSrc_64:$src1), |
| 778 | opName#" $dst, $src0, $src1", pattern |
| 779 | >; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 780 | |
Tom Stellard | ee21faa | 2015-02-18 16:08:09 +0000 | [diff] [blame] | 781 | multiclass SOP2_64_32 <sop2 op, string opName, list<dag> pattern> : SOP2_m < |
| 782 | op, opName, (outs SReg_64:$dst), (ins SSrc_64:$src0, SSrc_32:$src1), |
| 783 | opName#" $dst, $src0, $src1", pattern |
| 784 | >; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 785 | |
Tom Stellard | b655052 | 2015-01-12 19:33:18 +0000 | [diff] [blame] | 786 | class SOPC_Helper <bits<7> op, RegisterOperand rc, ValueType vt, |
Matt Arsenault | 0cb92e1 | 2014-04-11 19:25:18 +0000 | [diff] [blame] | 787 | string opName, PatLeaf cond> : SOPC < |
Matt Arsenault | 4c0487b | 2015-08-05 16:42:54 +0000 | [diff] [blame] | 788 | op, (outs), (ins rc:$src0, rc:$src1), |
| 789 | opName#" $src0, $src1", []> { |
| 790 | let Defs = [SCC]; |
| 791 | } |
Matt Arsenault | 0cb92e1 | 2014-04-11 19:25:18 +0000 | [diff] [blame] | 792 | |
| 793 | class SOPC_32<bits<7> op, string opName, PatLeaf cond = COND_NULL> |
| 794 | : SOPC_Helper<op, SSrc_32, i32, opName, cond>; |
| 795 | |
| 796 | class SOPC_64<bits<7> op, string opName, PatLeaf cond = COND_NULL> |
| 797 | : SOPC_Helper<op, SSrc_64, i64, opName, cond>; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 798 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 799 | class SOPK_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> : |
| 800 | SOPK <outs, ins, "", pattern>, |
| 801 | SIMCInstr<opName, SISubtarget.NONE> { |
| 802 | let isPseudo = 1; |
Tom Stellard | 1ca873b | 2015-02-18 16:08:17 +0000 | [diff] [blame] | 803 | let isCodeGenOnly = 1; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 804 | } |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 805 | |
Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 806 | class SOPK_Real_si <sopk op, string opName, dag outs, dag ins, string asm> : |
| 807 | SOPK <outs, ins, asm, []>, |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 808 | SOPKe <op.SI>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 809 | SIMCInstr<opName, SISubtarget.SI> { |
| 810 | let AssemblerPredicates = [isSICI]; |
| 811 | let isCodeGenOnly = 0; |
| 812 | } |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 813 | |
Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 814 | class SOPK_Real_vi <sopk op, string opName, dag outs, dag ins, string asm> : |
| 815 | SOPK <outs, ins, asm, []>, |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 816 | SOPKe <op.VI>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 817 | SIMCInstr<opName, SISubtarget.VI> { |
| 818 | let AssemblerPredicates = [isVI]; |
| 819 | let isCodeGenOnly = 0; |
| 820 | } |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 821 | |
Tom Stellard | 8980dc3 | 2015-04-08 01:09:22 +0000 | [diff] [blame] | 822 | multiclass SOPK_m <sopk op, string opName, dag outs, dag ins, string opAsm, |
| 823 | string asm = opName#opAsm> { |
| 824 | def "" : SOPK_Pseudo <opName, outs, ins, []>; |
| 825 | |
| 826 | def _si : SOPK_Real_si <op, opName, outs, ins, asm>; |
| 827 | |
| 828 | def _vi : SOPK_Real_vi <op, opName, outs, ins, asm>; |
| 829 | |
| 830 | } |
| 831 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 832 | multiclass SOPK_32 <sopk op, string opName, list<dag> pattern> { |
| 833 | def "" : SOPK_Pseudo <opName, (outs SReg_32:$dst), (ins u16imm:$src0), |
| 834 | pattern>; |
| 835 | |
| 836 | def _si : SOPK_Real_si <op, opName, (outs SReg_32:$dst), (ins u16imm:$src0), |
Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 837 | opName#" $dst, $src0">; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 838 | |
| 839 | def _vi : SOPK_Real_vi <op, opName, (outs SReg_32:$dst), (ins u16imm:$src0), |
Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 840 | opName#" $dst, $src0">; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 841 | } |
| 842 | |
| 843 | multiclass SOPK_SCC <sopk op, string opName, list<dag> pattern> { |
Matt Arsenault | 4c0487b | 2015-08-05 16:42:54 +0000 | [diff] [blame] | 844 | def "" : SOPK_Pseudo <opName, (outs), |
| 845 | (ins SReg_32:$src0, u16imm:$src1), pattern> { |
| 846 | let Defs = [SCC]; |
| 847 | } |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 848 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 849 | |
Matt Arsenault | 4c0487b | 2015-08-05 16:42:54 +0000 | [diff] [blame] | 850 | def _si : SOPK_Real_si <op, opName, (outs), |
| 851 | (ins SReg_32:$sdst, u16imm:$simm16), opName#" $sdst, $simm16"> { |
| 852 | let Defs = [SCC]; |
| 853 | } |
| 854 | |
| 855 | def _vi : SOPK_Real_vi <op, opName, (outs), |
| 856 | (ins SReg_32:$sdst, u16imm:$simm16), opName#" $sdst, $simm16"> { |
| 857 | let Defs = [SCC]; |
Tom Stellard | 8980dc3 | 2015-04-08 01:09:22 +0000 | [diff] [blame] | 858 | } |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 859 | } |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 860 | |
Tom Stellard | 8980dc3 | 2015-04-08 01:09:22 +0000 | [diff] [blame] | 861 | multiclass SOPK_32TIE <sopk op, string opName, list<dag> pattern> : SOPK_m < |
| 862 | op, opName, (outs SReg_32:$sdst), (ins SReg_32:$src0, u16imm:$simm16), |
| 863 | " $sdst, $simm16" |
| 864 | >; |
| 865 | |
| 866 | multiclass SOPK_IMM32 <sopk op, string opName, dag outs, dag ins, |
| 867 | string argAsm, string asm = opName#argAsm> { |
| 868 | |
| 869 | def "" : SOPK_Pseudo <opName, outs, ins, []>; |
| 870 | |
| 871 | def _si : SOPK <outs, ins, asm, []>, |
| 872 | SOPK64e <op.SI>, |
| 873 | SIMCInstr<opName, SISubtarget.SI> { |
| 874 | let AssemblerPredicates = [isSICI]; |
| 875 | let isCodeGenOnly = 0; |
| 876 | } |
| 877 | |
| 878 | def _vi : SOPK <outs, ins, asm, []>, |
| 879 | SOPK64e <op.VI>, |
| 880 | SIMCInstr<opName, SISubtarget.VI> { |
| 881 | let AssemblerPredicates = [isVI]; |
| 882 | let isCodeGenOnly = 0; |
| 883 | } |
| 884 | } |
Tom Stellard | c470c96 | 2014-10-01 14:44:42 +0000 | [diff] [blame] | 885 | //===----------------------------------------------------------------------===// |
| 886 | // SMRD classes |
| 887 | //===----------------------------------------------------------------------===// |
| 888 | |
| 889 | class SMRD_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> : |
| 890 | SMRD <outs, ins, "", pattern>, |
| 891 | SIMCInstr<opName, SISubtarget.NONE> { |
| 892 | let isPseudo = 1; |
Tom Stellard | 1ca873b | 2015-02-18 16:08:17 +0000 | [diff] [blame] | 893 | let isCodeGenOnly = 1; |
Tom Stellard | c470c96 | 2014-10-01 14:44:42 +0000 | [diff] [blame] | 894 | } |
| 895 | |
| 896 | class SMRD_Real_si <bits<5> op, string opName, bit imm, dag outs, dag ins, |
| 897 | string asm> : |
| 898 | SMRD <outs, ins, asm, []>, |
| 899 | SMRDe <op, imm>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 900 | SIMCInstr<opName, SISubtarget.SI> { |
| 901 | let AssemblerPredicates = [isSICI]; |
| 902 | } |
Tom Stellard | c470c96 | 2014-10-01 14:44:42 +0000 | [diff] [blame] | 903 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 904 | class SMRD_Real_vi <bits<8> op, string opName, bit imm, dag outs, dag ins, |
Matt Arsenault | e66621b | 2015-09-24 19:52:27 +0000 | [diff] [blame] | 905 | string asm, list<dag> pattern = []> : |
| 906 | SMRD <outs, ins, asm, pattern>, |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 907 | SMEMe_vi <op, imm>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 908 | SIMCInstr<opName, SISubtarget.VI> { |
| 909 | let AssemblerPredicates = [isVI]; |
| 910 | } |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 911 | |
Matt Arsenault | 0a3ac1b | 2015-08-22 00:54:31 +0000 | [diff] [blame] | 912 | multiclass SMRD_m <smrd op, string opName, bit imm, dag outs, dag ins, |
Tom Stellard | c470c96 | 2014-10-01 14:44:42 +0000 | [diff] [blame] | 913 | string asm, list<dag> pattern> { |
| 914 | |
| 915 | def "" : SMRD_Pseudo <opName, outs, ins, pattern>; |
| 916 | |
Matt Arsenault | 0a3ac1b | 2015-08-22 00:54:31 +0000 | [diff] [blame] | 917 | def _si : SMRD_Real_si <op.SI, opName, imm, outs, ins, asm>; |
Tom Stellard | c470c96 | 2014-10-01 14:44:42 +0000 | [diff] [blame] | 918 | |
Matt Arsenault | 1991f5e | 2015-02-18 02:10:40 +0000 | [diff] [blame] | 919 | // glc is only applicable to scalar stores, which are not yet |
| 920 | // implemented. |
| 921 | let glc = 0 in { |
Matt Arsenault | 0a3ac1b | 2015-08-22 00:54:31 +0000 | [diff] [blame] | 922 | def _vi : SMRD_Real_vi <op.VI, opName, imm, outs, ins, asm>; |
Matt Arsenault | 1991f5e | 2015-02-18 02:10:40 +0000 | [diff] [blame] | 923 | } |
Tom Stellard | c470c96 | 2014-10-01 14:44:42 +0000 | [diff] [blame] | 924 | } |
| 925 | |
Matt Arsenault | e66621b | 2015-09-24 19:52:27 +0000 | [diff] [blame] | 926 | multiclass SMRD_Inval <smrd op, string opName, |
| 927 | SDPatternOperator node> { |
| 928 | let hasSideEffects = 1, mayStore = 1 in { |
| 929 | def "" : SMRD_Pseudo <opName, (outs), (ins), [(node)]>; |
| 930 | |
| 931 | let sbase = 0, offset = 0 in { |
| 932 | let sdst = 0 in { |
| 933 | def _si : SMRD_Real_si <op.SI, opName, 0, (outs), (ins), opName>; |
| 934 | } |
| 935 | |
| 936 | let glc = 0, sdata = 0 in { |
| 937 | def _vi : SMRD_Real_vi <op.VI, opName, 0, (outs), (ins), opName>; |
| 938 | } |
| 939 | } |
| 940 | } |
| 941 | } |
| 942 | |
| 943 | class SMEM_Inval <bits<8> op, string opName, SDPatternOperator node> : |
| 944 | SMRD_Real_vi<op, opName, 0, (outs), (ins), opName, [(node)]> { |
| 945 | let hasSideEffects = 1; |
| 946 | let mayStore = 1; |
| 947 | let sbase = 0; |
| 948 | let sdata = 0; |
| 949 | let glc = 0; |
| 950 | let offset = 0; |
| 951 | } |
| 952 | |
Matt Arsenault | 0a3ac1b | 2015-08-22 00:54:31 +0000 | [diff] [blame] | 953 | multiclass SMRD_Helper <smrd op, string opName, RegisterClass baseClass, |
Christian Konig | 9c7afd1 | 2013-03-18 11:33:50 +0000 | [diff] [blame] | 954 | RegisterClass dstClass> { |
Tom Stellard | c470c96 | 2014-10-01 14:44:42 +0000 | [diff] [blame] | 955 | defm _IMM : SMRD_m < |
| 956 | op, opName#"_IMM", 1, (outs dstClass:$dst), |
Tom Stellard | 217361c | 2015-08-06 19:28:38 +0000 | [diff] [blame] | 957 | (ins baseClass:$sbase, smrd_offset:$offset), |
Tom Stellard | c470c96 | 2014-10-01 14:44:42 +0000 | [diff] [blame] | 958 | opName#" $dst, $sbase, $offset", [] |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 959 | >; |
| 960 | |
Tom Stellard | dee26a2 | 2015-08-06 19:28:30 +0000 | [diff] [blame] | 961 | def _IMM_ci : SMRD < |
Tom Stellard | 217361c | 2015-08-06 19:28:38 +0000 | [diff] [blame] | 962 | (outs dstClass:$dst), (ins baseClass:$sbase, smrd_literal_offset:$offset), |
Matt Arsenault | 0a3ac1b | 2015-08-22 00:54:31 +0000 | [diff] [blame] | 963 | opName#" $dst, $sbase, $offset", []>, SMRD_IMMe_ci <op.SI> { |
Tom Stellard | 217361c | 2015-08-06 19:28:38 +0000 | [diff] [blame] | 964 | let AssemblerPredicates = [isCIOnly]; |
Tom Stellard | dee26a2 | 2015-08-06 19:28:30 +0000 | [diff] [blame] | 965 | } |
| 966 | |
Tom Stellard | c470c96 | 2014-10-01 14:44:42 +0000 | [diff] [blame] | 967 | defm _SGPR : SMRD_m < |
| 968 | op, opName#"_SGPR", 0, (outs dstClass:$dst), |
Christian Konig | 9c7afd1 | 2013-03-18 11:33:50 +0000 | [diff] [blame] | 969 | (ins baseClass:$sbase, SReg_32:$soff), |
Tom Stellard | c470c96 | 2014-10-01 14:44:42 +0000 | [diff] [blame] | 970 | opName#" $dst, $sbase, $soff", [] |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 971 | >; |
| 972 | } |
| 973 | |
| 974 | //===----------------------------------------------------------------------===// |
| 975 | // Vector ALU classes |
| 976 | //===----------------------------------------------------------------------===// |
| 977 | |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 978 | // This must always be right before the operand being input modified. |
| 979 | def InputMods : OperandWithDefaultOps <i32, (ops (i32 0))> { |
| 980 | let PrintMethod = "printOperandAndMods"; |
| 981 | } |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 982 | |
| 983 | def InputModsMatchClass : AsmOperandClass { |
| 984 | let Name = "RegWithInputMods"; |
| 985 | } |
| 986 | |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 987 | def InputModsNoDefault : Operand <i32> { |
| 988 | let PrintMethod = "printOperandAndMods"; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 989 | let ParserMatchClass = InputModsMatchClass; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 990 | } |
| 991 | |
| 992 | class getNumSrcArgs<ValueType Src1, ValueType Src2> { |
| 993 | int ret = |
| 994 | !if (!eq(Src1.Value, untyped.Value), 1, // VOP1 |
| 995 | !if (!eq(Src2.Value, untyped.Value), 2, // VOP2 |
| 996 | 3)); // VOP3 |
| 997 | } |
| 998 | |
| 999 | // Returns the register class to use for the destination of VOP[123C] |
| 1000 | // instructions for the given VT. |
| 1001 | class getVALUDstForVT<ValueType VT> { |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1002 | RegisterOperand ret = !if(!eq(VT.Size, 32), VOPDstOperand<VGPR_32>, |
| 1003 | !if(!eq(VT.Size, 64), VOPDstOperand<VReg_64>, |
Matt Arsenault | f56872d | 2015-08-21 23:49:51 +0000 | [diff] [blame] | 1004 | !if(!eq(VT.Size, 16), VOPDstOperand<VGPR_32>, |
| 1005 | VOPDstOperand<SReg_64>))); // else VT == i1 |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1006 | } |
| 1007 | |
| 1008 | // Returns the register class to use for source 0 of VOP[12C] |
| 1009 | // instructions for the given VT. |
| 1010 | class getVOPSrc0ForVT<ValueType VT> { |
Matt Arsenault | f56872d | 2015-08-21 23:49:51 +0000 | [diff] [blame] | 1011 | RegisterOperand ret = !if(!eq(VT.Size, 64), VSrc_64, VSrc_32); |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1012 | } |
| 1013 | |
| 1014 | // Returns the register class to use for source 1 of VOP[12C] for the |
| 1015 | // given VT. |
| 1016 | class getVOPSrc1ForVT<ValueType VT> { |
Matt Arsenault | f56872d | 2015-08-21 23:49:51 +0000 | [diff] [blame] | 1017 | RegisterClass ret = !if(!eq(VT.Size, 64), VReg_64, VGPR_32); |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1018 | } |
| 1019 | |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1020 | // Returns the register class to use for sources of VOP3 instructions for the |
| 1021 | // given VT. |
| 1022 | class getVOP3SrcForVT<ValueType VT> { |
Matt Arsenault | 86d336e | 2015-09-08 21:15:00 +0000 | [diff] [blame] | 1023 | RegisterOperand ret = |
| 1024 | !if(!eq(VT.Size, 64), |
| 1025 | VCSrc_64, |
| 1026 | !if(!eq(VT.Value, i1.Value), |
| 1027 | SCSrc_64, |
| 1028 | VCSrc_32 |
| 1029 | ) |
| 1030 | ); |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1031 | } |
| 1032 | |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1033 | // Returns 1 if the source arguments have modifiers, 0 if they do not. |
Matt Arsenault | f56872d | 2015-08-21 23:49:51 +0000 | [diff] [blame] | 1034 | // XXX - do f16 instructions? |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1035 | class hasModifiers<ValueType SrcVT> { |
| 1036 | bit ret = !if(!eq(SrcVT.Value, f32.Value), 1, |
| 1037 | !if(!eq(SrcVT.Value, f64.Value), 1, 0)); |
| 1038 | } |
| 1039 | |
| 1040 | // Returns the input arguments for VOP[12C] instructions for the given SrcVT. |
Tom Stellard | b655052 | 2015-01-12 19:33:18 +0000 | [diff] [blame] | 1041 | class getIns32 <RegisterOperand Src0RC, RegisterClass Src1RC, int NumSrcArgs> { |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1042 | dag ret = !if(!eq(NumSrcArgs, 1), (ins Src0RC:$src0), // VOP1 |
| 1043 | !if(!eq(NumSrcArgs, 2), (ins Src0RC:$src0, Src1RC:$src1), // VOP2 |
| 1044 | (ins))); |
| 1045 | } |
| 1046 | |
| 1047 | // Returns the input arguments for VOP3 instructions for the given SrcVT. |
Tom Stellard | b655052 | 2015-01-12 19:33:18 +0000 | [diff] [blame] | 1048 | class getIns64 <RegisterOperand Src0RC, RegisterOperand Src1RC, |
| 1049 | RegisterOperand Src2RC, int NumSrcArgs, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1050 | bit HasModifiers> { |
| 1051 | |
| 1052 | dag ret = |
| 1053 | !if (!eq(NumSrcArgs, 1), |
| 1054 | !if (!eq(HasModifiers, 1), |
| 1055 | // VOP1 with modifiers |
| 1056 | (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0, |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 1057 | ClampMod:$clamp, omod:$omod) |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1058 | /* else */, |
| 1059 | // VOP1 without modifiers |
| 1060 | (ins Src0RC:$src0) |
| 1061 | /* endif */ ), |
| 1062 | !if (!eq(NumSrcArgs, 2), |
| 1063 | !if (!eq(HasModifiers, 1), |
| 1064 | // VOP 2 with modifiers |
| 1065 | (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0, |
| 1066 | InputModsNoDefault:$src1_modifiers, Src1RC:$src1, |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 1067 | ClampMod:$clamp, omod:$omod) |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1068 | /* else */, |
| 1069 | // VOP2 without modifiers |
| 1070 | (ins Src0RC:$src0, Src1RC:$src1) |
| 1071 | /* endif */ ) |
| 1072 | /* NumSrcArgs == 3 */, |
| 1073 | !if (!eq(HasModifiers, 1), |
| 1074 | // VOP3 with modifiers |
| 1075 | (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0, |
| 1076 | InputModsNoDefault:$src1_modifiers, Src1RC:$src1, |
| 1077 | InputModsNoDefault:$src2_modifiers, Src2RC:$src2, |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 1078 | ClampMod:$clamp, omod:$omod) |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1079 | /* else */, |
| 1080 | // VOP3 without modifiers |
| 1081 | (ins Src0RC:$src0, Src1RC:$src1, Src2RC:$src2) |
| 1082 | /* endif */ ))); |
| 1083 | } |
| 1084 | |
| 1085 | // Returns the assembly string for the inputs and outputs of a VOP[12C] |
| 1086 | // instruction. This does not add the _e32 suffix, so it can be reused |
| 1087 | // by getAsm64. |
| 1088 | class getAsm32 <int NumSrcArgs> { |
| 1089 | string src1 = ", $src1"; |
| 1090 | string src2 = ", $src2"; |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1091 | string ret = "$dst, $src0"# |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1092 | !if(!eq(NumSrcArgs, 1), "", src1)# |
| 1093 | !if(!eq(NumSrcArgs, 3), src2, ""); |
| 1094 | } |
| 1095 | |
| 1096 | // Returns the assembly string for the inputs and outputs of a VOP3 |
| 1097 | // instruction. |
| 1098 | class getAsm64 <int NumSrcArgs, bit HasModifiers> { |
Matt Arsenault | 268757b | 2015-01-15 23:17:03 +0000 | [diff] [blame] | 1099 | string src0 = !if(!eq(NumSrcArgs, 1), "$src0_modifiers", "$src0_modifiers,"); |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 1100 | string src1 = !if(!eq(NumSrcArgs, 1), "", |
| 1101 | !if(!eq(NumSrcArgs, 2), " $src1_modifiers", |
| 1102 | " $src1_modifiers,")); |
| 1103 | string src2 = !if(!eq(NumSrcArgs, 3), " $src2_modifiers", ""); |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1104 | string ret = |
| 1105 | !if(!eq(HasModifiers, 0), |
| 1106 | getAsm32<NumSrcArgs>.ret, |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1107 | "$dst, "#src0#src1#src2#"$clamp"#"$omod"); |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1108 | } |
| 1109 | |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1110 | class VOPProfile <list<ValueType> _ArgVT> { |
| 1111 | |
| 1112 | field list<ValueType> ArgVT = _ArgVT; |
| 1113 | |
| 1114 | field ValueType DstVT = ArgVT[0]; |
| 1115 | field ValueType Src0VT = ArgVT[1]; |
| 1116 | field ValueType Src1VT = ArgVT[2]; |
| 1117 | field ValueType Src2VT = ArgVT[3]; |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1118 | field RegisterOperand DstRC = getVALUDstForVT<DstVT>.ret; |
Tom Stellard | b655052 | 2015-01-12 19:33:18 +0000 | [diff] [blame] | 1119 | field RegisterOperand Src0RC32 = getVOPSrc0ForVT<Src0VT>.ret; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1120 | field RegisterClass Src1RC32 = getVOPSrc1ForVT<Src1VT>.ret; |
Tom Stellard | b655052 | 2015-01-12 19:33:18 +0000 | [diff] [blame] | 1121 | field RegisterOperand Src0RC64 = getVOP3SrcForVT<Src0VT>.ret; |
| 1122 | field RegisterOperand Src1RC64 = getVOP3SrcForVT<Src1VT>.ret; |
| 1123 | field RegisterOperand Src2RC64 = getVOP3SrcForVT<Src2VT>.ret; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1124 | |
| 1125 | field int NumSrcArgs = getNumSrcArgs<Src1VT, Src2VT>.ret; |
| 1126 | field bit HasModifiers = hasModifiers<Src0VT>.ret; |
| 1127 | |
| 1128 | field dag Outs = (outs DstRC:$dst); |
| 1129 | |
Matt Arsenault | e4d0c14 | 2015-08-29 07:16:50 +0000 | [diff] [blame] | 1130 | // VOP3b instructions are a special case with a second explicit |
| 1131 | // output. This is manually overridden for them. |
| 1132 | field dag Outs32 = Outs; |
| 1133 | field dag Outs64 = Outs; |
| 1134 | |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1135 | field dag Ins32 = getIns32<Src0RC32, Src1RC32, NumSrcArgs>.ret; |
| 1136 | field dag Ins64 = getIns64<Src0RC64, Src1RC64, Src2RC64, NumSrcArgs, |
| 1137 | HasModifiers>.ret; |
| 1138 | |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1139 | field string Asm32 = getAsm32<NumSrcArgs>.ret; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1140 | field string Asm64 = getAsm64<NumSrcArgs, HasModifiers>.ret; |
| 1141 | } |
| 1142 | |
Tom Stellard | 245c15f | 2015-05-26 15:55:52 +0000 | [diff] [blame] | 1143 | // FIXME: I think these F16/I16 profiles will need to use f16/i16 types in order |
Tom Stellard | d1f0f02 | 2015-04-23 19:33:54 +0000 | [diff] [blame] | 1144 | // for the instruction patterns to work. |
Matt Arsenault | f56872d | 2015-08-21 23:49:51 +0000 | [diff] [blame] | 1145 | def VOP_F16_F16 : VOPProfile <[f16, f16, untyped, untyped]>; |
| 1146 | def VOP_F16_I16 : VOPProfile <[f16, i32, untyped, untyped]>; |
| 1147 | def VOP_I16_F16 : VOPProfile <[i32, f16, untyped, untyped]>; |
Tom Stellard | d1f0f02 | 2015-04-23 19:33:54 +0000 | [diff] [blame] | 1148 | |
Matt Arsenault | f56872d | 2015-08-21 23:49:51 +0000 | [diff] [blame] | 1149 | def VOP_F16_F16_F16 : VOPProfile <[f16, f16, f16, untyped]>; |
| 1150 | def VOP_F16_F16_I16 : VOPProfile <[f16, f16, i32, untyped]>; |
Tom Stellard | 245c15f | 2015-05-26 15:55:52 +0000 | [diff] [blame] | 1151 | def VOP_I16_I16_I16 : VOPProfile <[i32, i32, i32, untyped]>; |
| 1152 | |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1153 | def VOP_F32_F32 : VOPProfile <[f32, f32, untyped, untyped]>; |
| 1154 | def VOP_F32_F64 : VOPProfile <[f32, f64, untyped, untyped]>; |
| 1155 | def VOP_F32_I32 : VOPProfile <[f32, i32, untyped, untyped]>; |
| 1156 | def VOP_F64_F32 : VOPProfile <[f64, f32, untyped, untyped]>; |
| 1157 | def VOP_F64_F64 : VOPProfile <[f64, f64, untyped, untyped]>; |
| 1158 | def VOP_F64_I32 : VOPProfile <[f64, i32, untyped, untyped]>; |
| 1159 | def VOP_I32_F32 : VOPProfile <[i32, f32, untyped, untyped]>; |
| 1160 | def VOP_I32_F64 : VOPProfile <[i32, f64, untyped, untyped]>; |
| 1161 | def VOP_I32_I32 : VOPProfile <[i32, i32, untyped, untyped]>; |
| 1162 | |
| 1163 | def VOP_F32_F32_F32 : VOPProfile <[f32, f32, f32, untyped]>; |
| 1164 | def VOP_F32_F32_I32 : VOPProfile <[f32, f32, i32, untyped]>; |
| 1165 | def VOP_F64_F64_F64 : VOPProfile <[f64, f64, f64, untyped]>; |
| 1166 | def VOP_F64_F64_I32 : VOPProfile <[f64, f64, i32, untyped]>; |
| 1167 | def VOP_I32_F32_F32 : VOPProfile <[i32, f32, f32, untyped]>; |
Marek Olsak | 11057ee | 2015-02-03 17:38:01 +0000 | [diff] [blame] | 1168 | def VOP_I32_F32_I32 : VOPProfile <[i32, f32, i32, untyped]>; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1169 | def VOP_I32_I32_I32 : VOPProfile <[i32, i32, i32, untyped]>; |
Matt Arsenault | e4d0c14 | 2015-08-29 07:16:50 +0000 | [diff] [blame] | 1170 | |
Matt Arsenault | 86d336e | 2015-09-08 21:15:00 +0000 | [diff] [blame] | 1171 | // Write out to vcc or arbitrary SGPR. |
| 1172 | def VOP2b_I32_I1_I32_I32 : VOPProfile<[i32, i32, i32, untyped]> { |
Matt Arsenault | e4d0c14 | 2015-08-29 07:16:50 +0000 | [diff] [blame] | 1173 | let Asm32 = "$dst, vcc, $src0, $src1"; |
| 1174 | let Asm64 = "$dst, $sdst, $src0, $src1"; |
| 1175 | let Outs32 = (outs DstRC:$dst); |
| 1176 | let Outs64 = (outs DstRC:$dst, SReg_64:$sdst); |
| 1177 | } |
| 1178 | |
Matt Arsenault | 86d336e | 2015-09-08 21:15:00 +0000 | [diff] [blame] | 1179 | // Write out to vcc or arbitrary SGPR and read in from vcc or |
| 1180 | // arbitrary SGPR. |
| 1181 | def VOP2b_I32_I1_I32_I32_I1 : VOPProfile<[i32, i32, i32, i1]> { |
Tom Stellard | 73ae1cb | 2014-09-23 21:26:25 +0000 | [diff] [blame] | 1182 | let Src0RC32 = VCSrc_32; |
Matt Arsenault | 86d336e | 2015-09-08 21:15:00 +0000 | [diff] [blame] | 1183 | let Asm32 = "$dst, vcc, $src0, $src1, vcc"; |
| 1184 | let Asm64 = "$dst, $sdst, $src0, $src1, $src2"; |
| 1185 | let Outs32 = (outs DstRC:$dst); |
| 1186 | let Outs64 = (outs DstRC:$dst, SReg_64:$sdst); |
| 1187 | |
| 1188 | // Suppress src2 implied by type since the 32-bit encoding uses an |
| 1189 | // implicit VCC use. |
| 1190 | let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1); |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1191 | } |
Matt Arsenault | 4831ce5 | 2015-01-06 23:00:37 +0000 | [diff] [blame] | 1192 | |
Matt Arsenault | e98a074 | 2015-09-26 02:25:48 +0000 | [diff] [blame] | 1193 | class VOP3b_Profile<ValueType vt> : VOPProfile<[vt, vt, vt, vt]> { |
| 1194 | let Outs64 = (outs DstRC:$vdst, SReg_64:$sdst); |
| 1195 | let Asm64 = "$vdst, $sdst, $src0_modifiers, $src1_modifiers, $src2_modifiers"#"$clamp"#"$omod"; |
| 1196 | } |
| 1197 | |
| 1198 | def VOP3b_F32_I1_F32_F32_F32 : VOP3b_Profile<f32> { |
| 1199 | // FIXME: Hack to stop printing _e64 |
| 1200 | let DstRC = RegisterOperand<VGPR_32>; |
| 1201 | } |
| 1202 | |
| 1203 | def VOP3b_F64_I1_F64_F64_F64 : VOP3b_Profile<f64> { |
| 1204 | // FIXME: Hack to stop printing _e64 |
| 1205 | let DstRC = RegisterOperand<VReg_64>; |
| 1206 | } |
| 1207 | |
Matt Arsenault | 4635915 | 2015-08-08 00:41:48 +0000 | [diff] [blame] | 1208 | // VOPC instructions are a special case because for the 32-bit |
| 1209 | // encoding, we want to display the implicit vcc write as if it were |
| 1210 | // an explicit $dst. |
| 1211 | class VOPC_Profile<ValueType vt0, ValueType vt1 = vt0> : VOPProfile <[i1, vt0, vt1, untyped]> { |
| 1212 | let Asm32 = "vcc, $src0, $src1"; |
| 1213 | } |
| 1214 | |
| 1215 | class VOPC_Class_Profile<ValueType vt> : VOPC_Profile<vt, i32> { |
Matt Arsenault | 4831ce5 | 2015-01-06 23:00:37 +0000 | [diff] [blame] | 1216 | let Ins64 = (ins InputModsNoDefault:$src0_modifiers, Src0RC64:$src0, Src1RC64:$src1); |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1217 | let Asm64 = "$dst, $src0_modifiers, $src1"; |
Matt Arsenault | 4831ce5 | 2015-01-06 23:00:37 +0000 | [diff] [blame] | 1218 | } |
| 1219 | |
Matt Arsenault | 4635915 | 2015-08-08 00:41:48 +0000 | [diff] [blame] | 1220 | def VOPC_I1_F32_F32 : VOPC_Profile<f32>; |
| 1221 | def VOPC_I1_F64_F64 : VOPC_Profile<f64>; |
| 1222 | def VOPC_I1_I32_I32 : VOPC_Profile<i32>; |
| 1223 | def VOPC_I1_I64_I64 : VOPC_Profile<i64>; |
| 1224 | |
| 1225 | def VOPC_I1_F32_I32 : VOPC_Class_Profile<f32>; |
| 1226 | def VOPC_I1_F64_I32 : VOPC_Class_Profile<f64>; |
Matt Arsenault | 4831ce5 | 2015-01-06 23:00:37 +0000 | [diff] [blame] | 1227 | |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1228 | def VOP_I64_I64_I32 : VOPProfile <[i64, i64, i32, untyped]>; |
Marek Olsak | 707a6d0 | 2015-02-03 21:53:01 +0000 | [diff] [blame] | 1229 | def VOP_I64_I32_I64 : VOPProfile <[i64, i32, i64, untyped]>; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1230 | def VOP_I64_I64_I64 : VOPProfile <[i64, i64, i64, untyped]>; |
Tom Stellard | 5224df3 | 2015-03-10 16:16:44 +0000 | [diff] [blame] | 1231 | def VOP_CNDMASK : VOPProfile <[i32, i32, i32, untyped]> { |
Matt Arsenault | 6942d1a | 2015-08-08 00:41:45 +0000 | [diff] [blame] | 1232 | let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1); |
Tom Stellard | 5224df3 | 2015-03-10 16:16:44 +0000 | [diff] [blame] | 1233 | let Ins64 = (ins Src0RC64:$src0, Src1RC64:$src1, SSrc_64:$src2); |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1234 | let Asm64 = "$dst, $src0, $src1, $src2"; |
Tom Stellard | 5224df3 | 2015-03-10 16:16:44 +0000 | [diff] [blame] | 1235 | } |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1236 | |
| 1237 | def VOP_F32_F32_F32_F32 : VOPProfile <[f32, f32, f32, f32]>; |
Matt Arsenault | 70120fa | 2015-02-21 21:29:00 +0000 | [diff] [blame] | 1238 | def VOP_MADK : VOPProfile <[f32, f32, f32, f32]> { |
| 1239 | field dag Ins = (ins VCSrc_32:$src0, VGPR_32:$vsrc1, u32imm:$src2); |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1240 | field string Asm = "$dst, $src0, $vsrc1, $src2"; |
Matt Arsenault | 70120fa | 2015-02-21 21:29:00 +0000 | [diff] [blame] | 1241 | } |
Tom Stellard | db5a11f | 2015-07-13 15:47:57 +0000 | [diff] [blame] | 1242 | def VOP_MAC : VOPProfile <[f32, f32, f32, f32]> { |
| 1243 | let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1, VGPR_32:$src2); |
| 1244 | let Ins64 = getIns64<Src0RC64, Src1RC64, RegisterOperand<VGPR_32>, 3, |
| 1245 | HasModifiers>.ret; |
| 1246 | let Asm32 = getAsm32<2>.ret; |
| 1247 | let Asm64 = getAsm64<2, HasModifiers>.ret; |
| 1248 | } |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1249 | def VOP_F64_F64_F64_F64 : VOPProfile <[f64, f64, f64, f64]>; |
| 1250 | def VOP_I32_I32_I32_I32 : VOPProfile <[i32, i32, i32, i32]>; |
| 1251 | def VOP_I64_I32_I32_I64 : VOPProfile <[i64, i32, i32, i64]>; |
| 1252 | |
Tom Stellard | 8ebad11 | 2015-08-07 22:00:56 +0000 | [diff] [blame] | 1253 | class SIInstAlias <string asm, dag result> : InstAlias <asm, result>, |
| 1254 | PredicateControl { |
| 1255 | field bit isCompare; |
| 1256 | field bit isCommutable; |
| 1257 | } |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1258 | |
Christian Konig | f741fbf | 2013-02-26 17:52:42 +0000 | [diff] [blame] | 1259 | class VOP <string opName> { |
| 1260 | string OpName = opName; |
| 1261 | } |
| 1262 | |
Christian Konig | 3c14580 | 2013-03-27 09:12:59 +0000 | [diff] [blame] | 1263 | class VOP2_REV <string revOp, bit isOrig> { |
| 1264 | string RevOp = revOp; |
| 1265 | bit IsOrig = isOrig; |
| 1266 | } |
| 1267 | |
Matt Arsenault | 9903ccf | 2014-09-08 15:07:27 +0000 | [diff] [blame] | 1268 | class AtomicNoRet <string noRetOp, bit isRet> { |
| 1269 | string NoRetOp = noRetOp; |
| 1270 | bit IsRet = isRet; |
| 1271 | } |
| 1272 | |
Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 1273 | class VOP1_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> : |
| 1274 | VOP1Common <outs, ins, "", pattern>, |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1275 | VOP <opName>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 1276 | SIMCInstr <opName#"_e32", SISubtarget.NONE>, |
| 1277 | MnemonicAlias<opName#"_e32", opName> { |
Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 1278 | let isPseudo = 1; |
Tom Stellard | 1ca873b | 2015-02-18 16:08:17 +0000 | [diff] [blame] | 1279 | let isCodeGenOnly = 1; |
Tom Stellard | c34c37a | 2015-02-18 16:08:15 +0000 | [diff] [blame] | 1280 | |
| 1281 | field bits<8> vdst; |
| 1282 | field bits<9> src0; |
Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 1283 | } |
| 1284 | |
Tom Stellard | 23c2c3d | 2015-03-20 15:14:21 +0000 | [diff] [blame] | 1285 | class VOP1_Real_si <string opName, vop1 op, dag outs, dag ins, string asm> : |
| 1286 | VOP1<op.SI, outs, ins, asm, []>, |
Tom Stellard | d1f0f02 | 2015-04-23 19:33:54 +0000 | [diff] [blame] | 1287 | SIMCInstr <opName#"_e32", SISubtarget.SI> { |
| 1288 | let AssemblerPredicate = SIAssemblerPredicate; |
| 1289 | } |
Tom Stellard | 23c2c3d | 2015-03-20 15:14:21 +0000 | [diff] [blame] | 1290 | |
| 1291 | class VOP1_Real_vi <string opName, vop1 op, dag outs, dag ins, string asm> : |
| 1292 | VOP1<op.VI, outs, ins, asm, []>, |
Tom Stellard | d1f0f02 | 2015-04-23 19:33:54 +0000 | [diff] [blame] | 1293 | SIMCInstr <opName#"_e32", SISubtarget.VI> { |
| 1294 | let AssemblerPredicates = [isVI]; |
| 1295 | } |
Tom Stellard | 23c2c3d | 2015-03-20 15:14:21 +0000 | [diff] [blame] | 1296 | |
Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 1297 | multiclass VOP1_m <vop1 op, dag outs, dag ins, string asm, list<dag> pattern, |
| 1298 | string opName> { |
| 1299 | def "" : VOP1_Pseudo <outs, ins, pattern, opName>; |
| 1300 | |
Tom Stellard | 23c2c3d | 2015-03-20 15:14:21 +0000 | [diff] [blame] | 1301 | def _si : VOP1_Real_si <opName, op, outs, ins, asm>; |
| 1302 | |
| 1303 | def _vi : VOP1_Real_vi <opName, op, outs, ins, asm>; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1304 | } |
| 1305 | |
Marek Olsak | 3ecf508 | 2015-02-03 21:53:05 +0000 | [diff] [blame] | 1306 | multiclass VOP1SI_m <vop1 op, dag outs, dag ins, string asm, list<dag> pattern, |
| 1307 | string opName> { |
| 1308 | def "" : VOP1_Pseudo <outs, ins, pattern, opName>; |
| 1309 | |
Tom Stellard | 23c2c3d | 2015-03-20 15:14:21 +0000 | [diff] [blame] | 1310 | def _si : VOP1_Real_si <opName, op, outs, ins, asm>; |
Marek Olsak | 3ecf508 | 2015-02-03 21:53:05 +0000 | [diff] [blame] | 1311 | } |
| 1312 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1313 | class VOP2_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> : |
| 1314 | VOP2Common <outs, ins, "", pattern>, |
| 1315 | VOP <opName>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 1316 | SIMCInstr<opName#"_e32", SISubtarget.NONE>, |
| 1317 | MnemonicAlias<opName#"_e32", opName> { |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1318 | let isPseudo = 1; |
Tom Stellard | 1ca873b | 2015-02-18 16:08:17 +0000 | [diff] [blame] | 1319 | let isCodeGenOnly = 1; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1320 | } |
| 1321 | |
Tom Stellard | 3b0dab9 | 2015-03-20 15:14:23 +0000 | [diff] [blame] | 1322 | class VOP2_Real_si <string opName, vop2 op, dag outs, dag ins, string asm> : |
| 1323 | VOP2 <op.SI, outs, ins, opName#asm, []>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 1324 | SIMCInstr <opName#"_e32", SISubtarget.SI> { |
| 1325 | let AssemblerPredicates = [isSICI]; |
| 1326 | } |
Tom Stellard | 3b0dab9 | 2015-03-20 15:14:23 +0000 | [diff] [blame] | 1327 | |
| 1328 | class VOP2_Real_vi <string opName, vop2 op, dag outs, dag ins, string asm> : |
Marek Olsak | 2a1c9d0 | 2015-03-27 19:10:06 +0000 | [diff] [blame] | 1329 | VOP2 <op.VI, outs, ins, opName#asm, []>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 1330 | SIMCInstr <opName#"_e32", SISubtarget.VI> { |
| 1331 | let AssemblerPredicates = [isVI]; |
| 1332 | } |
Tom Stellard | 3b0dab9 | 2015-03-20 15:14:23 +0000 | [diff] [blame] | 1333 | |
Marek Olsak | f0b130a | 2015-01-15 18:43:06 +0000 | [diff] [blame] | 1334 | multiclass VOP2SI_m <vop2 op, dag outs, dag ins, string asm, list<dag> pattern, |
Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 1335 | string opName, string revOp> { |
Marek Olsak | f0b130a | 2015-01-15 18:43:06 +0000 | [diff] [blame] | 1336 | def "" : VOP2_Pseudo <outs, ins, pattern, opName>, |
Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 1337 | VOP2_REV<revOp#"_e32", !eq(revOp, opName)>; |
Marek Olsak | f0b130a | 2015-01-15 18:43:06 +0000 | [diff] [blame] | 1338 | |
Tom Stellard | 3b0dab9 | 2015-03-20 15:14:23 +0000 | [diff] [blame] | 1339 | def _si : VOP2_Real_si <opName, op, outs, ins, asm>; |
Marek Olsak | f0b130a | 2015-01-15 18:43:06 +0000 | [diff] [blame] | 1340 | } |
| 1341 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1342 | multiclass VOP2_m <vop2 op, dag outs, dag ins, string asm, list<dag> pattern, |
Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 1343 | string opName, string revOp> { |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1344 | def "" : VOP2_Pseudo <outs, ins, pattern, opName>, |
Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 1345 | VOP2_REV<revOp#"_e32", !eq(revOp, opName)>; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1346 | |
Tom Stellard | 3b0dab9 | 2015-03-20 15:14:23 +0000 | [diff] [blame] | 1347 | def _si : VOP2_Real_si <opName, op, outs, ins, asm>; |
| 1348 | |
| 1349 | def _vi : VOP2_Real_vi <opName, op, outs, ins, asm>; |
| 1350 | |
Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 1351 | } |
| 1352 | |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1353 | class VOP3DisableFields <bit HasSrc1, bit HasSrc2, bit HasModifiers> { |
| 1354 | |
| 1355 | bits<2> src0_modifiers = !if(HasModifiers, ?, 0); |
| 1356 | bits<2> src1_modifiers = !if(HasModifiers, !if(HasSrc1, ?, 0), 0); |
Matt Arsenault | 096ec1e | 2015-02-18 02:15:30 +0000 | [diff] [blame] | 1357 | bits<2> src2_modifiers = !if(HasModifiers, !if(HasSrc2, ?, 0), 0); |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1358 | bits<2> omod = !if(HasModifiers, ?, 0); |
| 1359 | bits<1> clamp = !if(HasModifiers, ?, 0); |
| 1360 | bits<9> src1 = !if(HasSrc1, ?, 0); |
| 1361 | bits<9> src2 = !if(HasSrc2, ?, 0); |
| 1362 | } |
| 1363 | |
Matt Arsenault | 096ec1e | 2015-02-18 02:15:30 +0000 | [diff] [blame] | 1364 | class VOP3DisableModFields <bit HasSrc0Mods, |
| 1365 | bit HasSrc1Mods = 0, |
| 1366 | bit HasSrc2Mods = 0, |
| 1367 | bit HasOutputMods = 0> { |
| 1368 | bits<2> src0_modifiers = !if(HasSrc0Mods, ?, 0); |
| 1369 | bits<2> src1_modifiers = !if(HasSrc1Mods, ?, 0); |
| 1370 | bits<2> src2_modifiers = !if(HasSrc2Mods, ?, 0); |
| 1371 | bits<2> omod = !if(HasOutputMods, ?, 0); |
| 1372 | bits<1> clamp = !if(HasOutputMods, ?, 0); |
| 1373 | } |
| 1374 | |
Tom Stellard | bda32c9 | 2014-07-21 17:44:29 +0000 | [diff] [blame] | 1375 | class VOP3_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> : |
| 1376 | VOP3Common <outs, ins, "", pattern>, |
| 1377 | VOP <opName>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 1378 | SIMCInstr<opName#"_e64", SISubtarget.NONE>, |
| 1379 | MnemonicAlias<opName#"_e64", opName> { |
Tom Stellard | bda32c9 | 2014-07-21 17:44:29 +0000 | [diff] [blame] | 1380 | let isPseudo = 1; |
Tom Stellard | 1ca873b | 2015-02-18 16:08:17 +0000 | [diff] [blame] | 1381 | let isCodeGenOnly = 1; |
Tom Stellard | bda32c9 | 2014-07-21 17:44:29 +0000 | [diff] [blame] | 1382 | } |
| 1383 | |
| 1384 | class VOP3_Real_si <bits<9> op, dag outs, dag ins, string asm, string opName> : |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1385 | VOP3Common <outs, ins, asm, []>, |
| 1386 | VOP3e <op>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 1387 | SIMCInstr<opName#"_e64", SISubtarget.SI> { |
| 1388 | let AssemblerPredicates = [isSICI]; |
| 1389 | } |
Tom Stellard | bda32c9 | 2014-07-21 17:44:29 +0000 | [diff] [blame] | 1390 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1391 | class VOP3_Real_vi <bits<10> op, dag outs, dag ins, string asm, string opName> : |
| 1392 | VOP3Common <outs, ins, asm, []>, |
| 1393 | VOP3e_vi <op>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 1394 | SIMCInstr <opName#"_e64", SISubtarget.VI> { |
| 1395 | let AssemblerPredicates = [isVI]; |
| 1396 | } |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1397 | |
Matt Arsenault | 692acf1 | 2015-02-14 03:02:23 +0000 | [diff] [blame] | 1398 | class VOP3b_Real_si <bits<9> op, dag outs, dag ins, string asm, string opName> : |
| 1399 | VOP3Common <outs, ins, asm, []>, |
| 1400 | VOP3be <op>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 1401 | SIMCInstr<opName#"_e64", SISubtarget.SI> { |
| 1402 | let AssemblerPredicates = [isSICI]; |
| 1403 | } |
Matt Arsenault | 692acf1 | 2015-02-14 03:02:23 +0000 | [diff] [blame] | 1404 | |
| 1405 | class VOP3b_Real_vi <bits<10> op, dag outs, dag ins, string asm, string opName> : |
| 1406 | VOP3Common <outs, ins, asm, []>, |
| 1407 | VOP3be_vi <op>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 1408 | SIMCInstr <opName#"_e64", SISubtarget.VI> { |
| 1409 | let AssemblerPredicates = [isVI]; |
| 1410 | } |
Matt Arsenault | 692acf1 | 2015-02-14 03:02:23 +0000 | [diff] [blame] | 1411 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1412 | multiclass VOP3_m <vop op, dag outs, dag ins, string asm, list<dag> pattern, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1413 | string opName, int NumSrcArgs, bit HasMods = 1> { |
Tom Stellard | c721a23 | 2014-05-16 20:56:47 +0000 | [diff] [blame] | 1414 | |
Tom Stellard | bda32c9 | 2014-07-21 17:44:29 +0000 | [diff] [blame] | 1415 | def "" : VOP3_Pseudo <outs, ins, pattern, opName>; |
Tom Stellard | c721a23 | 2014-05-16 20:56:47 +0000 | [diff] [blame] | 1416 | |
Tom Stellard | 845bb3c | 2014-10-07 23:51:41 +0000 | [diff] [blame] | 1417 | def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1418 | VOP3DisableFields<!if(!eq(NumSrcArgs, 1), 0, 1), |
| 1419 | !if(!eq(NumSrcArgs, 2), 0, 1), |
| 1420 | HasMods>; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1421 | def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>, |
| 1422 | VOP3DisableFields<!if(!eq(NumSrcArgs, 1), 0, 1), |
| 1423 | !if(!eq(NumSrcArgs, 2), 0, 1), |
| 1424 | HasMods>; |
| 1425 | } |
Tom Stellard | c721a23 | 2014-05-16 20:56:47 +0000 | [diff] [blame] | 1426 | |
Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 1427 | multiclass VOP3_1_m <vop op, dag outs, dag ins, string asm, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1428 | list<dag> pattern, string opName, bit HasMods = 1> { |
Tom Stellard | bda32c9 | 2014-07-21 17:44:29 +0000 | [diff] [blame] | 1429 | |
| 1430 | def "" : VOP3_Pseudo <outs, ins, pattern, opName>; |
| 1431 | |
Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 1432 | def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1433 | VOP3DisableFields<0, 0, HasMods>; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1434 | |
| 1435 | def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>, |
| 1436 | VOP3DisableFields<0, 0, HasMods>; |
Tom Stellard | bda32c9 | 2014-07-21 17:44:29 +0000 | [diff] [blame] | 1437 | } |
| 1438 | |
Marek Olsak | 3ecf508 | 2015-02-03 21:53:05 +0000 | [diff] [blame] | 1439 | multiclass VOP3SI_1_m <vop op, dag outs, dag ins, string asm, |
| 1440 | list<dag> pattern, string opName, bit HasMods = 1> { |
| 1441 | |
| 1442 | def "" : VOP3_Pseudo <outs, ins, pattern, opName>; |
| 1443 | |
| 1444 | def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>, |
| 1445 | VOP3DisableFields<0, 0, HasMods>; |
| 1446 | // No VI instruction. This class is for SI only. |
| 1447 | } |
| 1448 | |
Tom Stellard | bec5a24 | 2014-10-07 23:51:38 +0000 | [diff] [blame] | 1449 | multiclass VOP3_2_m <vop op, dag outs, dag ins, string asm, |
Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 1450 | list<dag> pattern, string opName, string revOp, |
Matt Arsenault | b5541fb | 2015-09-09 17:03:18 +0000 | [diff] [blame] | 1451 | bit HasMods = 1> { |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1452 | |
| 1453 | def "" : VOP3_Pseudo <outs, ins, pattern, opName>, |
Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 1454 | VOP2_REV<revOp#"_e64", !eq(revOp, opName)>; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1455 | |
Marek Olsak | 191507e | 2015-02-03 17:38:12 +0000 | [diff] [blame] | 1456 | def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>, |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1457 | VOP3DisableFields<1, 0, HasMods>; |
| 1458 | |
Marek Olsak | 191507e | 2015-02-03 17:38:12 +0000 | [diff] [blame] | 1459 | def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1460 | VOP3DisableFields<1, 0, HasMods>; |
| 1461 | } |
| 1462 | |
Marek Olsak | 191507e | 2015-02-03 17:38:12 +0000 | [diff] [blame] | 1463 | multiclass VOP3SI_2_m <vop op, dag outs, dag ins, string asm, |
| 1464 | list<dag> pattern, string opName, string revOp, |
Matt Arsenault | b5541fb | 2015-09-09 17:03:18 +0000 | [diff] [blame] | 1465 | bit HasMods = 1> { |
Marek Olsak | 191507e | 2015-02-03 17:38:12 +0000 | [diff] [blame] | 1466 | |
| 1467 | def "" : VOP3_Pseudo <outs, ins, pattern, opName>, |
| 1468 | VOP2_REV<revOp#"_e64", !eq(revOp, opName)>; |
| 1469 | |
| 1470 | def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>, |
| 1471 | VOP3DisableFields<1, 0, HasMods>; |
| 1472 | |
| 1473 | // No VI instruction. This class is for SI only. |
| 1474 | } |
| 1475 | |
Matt Arsenault | 86d336e | 2015-09-08 21:15:00 +0000 | [diff] [blame] | 1476 | // Two operand VOP3b instruction that may have a 3rd SGPR bool operand |
| 1477 | // instead of an implicit VCC as in the VOP2b format. |
| 1478 | multiclass VOP3b_2_3_m <vop op, dag outs, dag ins, string asm, |
| 1479 | list<dag> pattern, string opName, string revOp, |
Matt Arsenault | b5541fb | 2015-09-09 17:03:18 +0000 | [diff] [blame] | 1480 | bit HasMods = 1, bit useSrc2Input = 0> { |
Matt Arsenault | 31ec598 | 2015-02-14 03:40:35 +0000 | [diff] [blame] | 1481 | def "" : VOP3_Pseudo <outs, ins, pattern, opName>; |
| 1482 | |
Matt Arsenault | 31ec598 | 2015-02-14 03:40:35 +0000 | [diff] [blame] | 1483 | def _si : VOP3b_Real_si <op.SI3, outs, ins, asm, opName>, |
Matt Arsenault | d768737 | 2015-09-09 08:39:49 +0000 | [diff] [blame] | 1484 | VOP3DisableFields<1, useSrc2Input, HasMods>; |
Matt Arsenault | 31ec598 | 2015-02-14 03:40:35 +0000 | [diff] [blame] | 1485 | |
| 1486 | def _vi : VOP3b_Real_vi <op.VI3, outs, ins, asm, opName>, |
Matt Arsenault | d768737 | 2015-09-09 08:39:49 +0000 | [diff] [blame] | 1487 | VOP3DisableFields<1, useSrc2Input, HasMods>; |
Matt Arsenault | 31ec598 | 2015-02-14 03:40:35 +0000 | [diff] [blame] | 1488 | } |
| 1489 | |
Tom Stellard | 0aec587 | 2014-10-07 23:51:39 +0000 | [diff] [blame] | 1490 | multiclass VOP3_C_m <vop op, dag outs, dag ins, string asm, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1491 | list<dag> pattern, string opName, |
Matt Arsenault | 5f70436 | 2015-09-25 16:58:25 +0000 | [diff] [blame] | 1492 | bit HasMods, bit defExec, |
| 1493 | string revOp, list<SchedReadWrite> sched> { |
Tom Stellard | bda32c9 | 2014-07-21 17:44:29 +0000 | [diff] [blame] | 1494 | |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 1495 | def "" : VOP3_Pseudo <outs, ins, pattern, opName>, |
Matt Arsenault | 5f70436 | 2015-09-25 16:58:25 +0000 | [diff] [blame] | 1496 | VOP2_REV<revOp#"_e64", !eq(revOp, opName)> { |
Matt Arsenault | 6525aa3 | 2015-09-25 16:58:27 +0000 | [diff] [blame] | 1497 | let Defs = !if(defExec, [EXEC], []); |
Matt Arsenault | 5f70436 | 2015-09-25 16:58:25 +0000 | [diff] [blame] | 1498 | let SchedRW = sched; |
| 1499 | } |
Tom Stellard | bda32c9 | 2014-07-21 17:44:29 +0000 | [diff] [blame] | 1500 | |
Tom Stellard | 0aec587 | 2014-10-07 23:51:39 +0000 | [diff] [blame] | 1501 | def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>, |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1502 | VOP3DisableFields<1, 0, HasMods> { |
| 1503 | let Defs = !if(defExec, [EXEC], []); |
Matt Arsenault | 5f70436 | 2015-09-25 16:58:25 +0000 | [diff] [blame] | 1504 | let SchedRW = sched; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1505 | } |
| 1506 | |
| 1507 | def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>, |
| 1508 | VOP3DisableFields<1, 0, HasMods> { |
Tom Stellard | 0aec587 | 2014-10-07 23:51:39 +0000 | [diff] [blame] | 1509 | let Defs = !if(defExec, [EXEC], []); |
Matt Arsenault | 5f70436 | 2015-09-25 16:58:25 +0000 | [diff] [blame] | 1510 | let SchedRW = sched; |
Christian Konig | d303996 | 2013-02-26 17:52:09 +0000 | [diff] [blame] | 1511 | } |
| 1512 | } |
| 1513 | |
Marek Olsak | 15e4a59 | 2015-01-15 18:42:55 +0000 | [diff] [blame] | 1514 | // An instruction that is VOP2 on SI and VOP3 on VI, no modifiers. |
| 1515 | multiclass VOP2SI_3VI_m <vop3 op, string opName, dag outs, dag ins, |
| 1516 | string asm, list<dag> pattern = []> { |
Tom Stellard | 1ca873b | 2015-02-18 16:08:17 +0000 | [diff] [blame] | 1517 | let isPseudo = 1, isCodeGenOnly = 1 in { |
Marek Olsak | 15e4a59 | 2015-01-15 18:42:55 +0000 | [diff] [blame] | 1518 | def "" : VOPAnyCommon <outs, ins, "", pattern>, |
| 1519 | SIMCInstr<opName, SISubtarget.NONE>; |
| 1520 | } |
| 1521 | |
| 1522 | def _si : VOP2 <op.SI3{5-0}, outs, ins, asm, []>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 1523 | SIMCInstr <opName, SISubtarget.SI> { |
| 1524 | let AssemblerPredicates = [isSICI]; |
| 1525 | } |
Marek Olsak | 15e4a59 | 2015-01-15 18:42:55 +0000 | [diff] [blame] | 1526 | |
| 1527 | def _vi : VOP3Common <outs, ins, asm, []>, |
| 1528 | VOP3e_vi <op.VI3>, |
| 1529 | VOP3DisableFields <1, 0, 0>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 1530 | SIMCInstr <opName, SISubtarget.VI> { |
| 1531 | let AssemblerPredicates = [isVI]; |
| 1532 | } |
Marek Olsak | 15e4a59 | 2015-01-15 18:42:55 +0000 | [diff] [blame] | 1533 | } |
| 1534 | |
Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 1535 | multiclass VOP1_Helper <vop1 op, string opName, dag outs, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1536 | dag ins32, string asm32, list<dag> pat32, |
| 1537 | dag ins64, string asm64, list<dag> pat64, |
| 1538 | bit HasMods> { |
Christian Konig | b19849a | 2013-02-21 15:17:04 +0000 | [diff] [blame] | 1539 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1540 | defm _e32 : VOP1_m <op, outs, ins32, opName#asm32, pat32, opName>; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1541 | |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1542 | defm _e64 : VOP3_1_m <op, outs, ins64, opName#asm64, pat64, opName, HasMods>; |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 1543 | } |
| 1544 | |
Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 1545 | multiclass VOP1Inst <vop1 op, string opName, VOPProfile P, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1546 | SDPatternOperator node = null_frag> : VOP1_Helper < |
| 1547 | op, opName, P.Outs, |
| 1548 | P.Ins32, P.Asm32, [], |
| 1549 | P.Ins64, P.Asm64, |
| 1550 | !if(P.HasModifiers, |
| 1551 | [(set P.DstVT:$dst, (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 1552 | i32:$src0_modifiers, i1:$clamp, i32:$omod))))], |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1553 | [(set P.DstVT:$dst, (node P.Src0VT:$src0))]), |
| 1554 | P.HasModifiers |
Tom Stellard | c721a23 | 2014-05-16 20:56:47 +0000 | [diff] [blame] | 1555 | >; |
Christian Konig | f5754a0 | 2013-02-21 15:17:09 +0000 | [diff] [blame] | 1556 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1557 | multiclass VOP1InstSI <vop1 op, string opName, VOPProfile P, |
| 1558 | SDPatternOperator node = null_frag> { |
| 1559 | |
Marek Olsak | 3ecf508 | 2015-02-03 21:53:05 +0000 | [diff] [blame] | 1560 | defm _e32 : VOP1SI_m <op, P.Outs, P.Ins32, opName#P.Asm32, [], opName>; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1561 | |
Marek Olsak | 3ecf508 | 2015-02-03 21:53:05 +0000 | [diff] [blame] | 1562 | defm _e64 : VOP3SI_1_m <op, P.Outs, P.Ins64, opName#P.Asm64, |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1563 | !if(P.HasModifiers, |
| 1564 | [(set P.DstVT:$dst, (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, |
| 1565 | i32:$src0_modifiers, i1:$clamp, i32:$omod))))], |
Marek Olsak | 3ecf508 | 2015-02-03 21:53:05 +0000 | [diff] [blame] | 1566 | [(set P.DstVT:$dst, (node P.Src0VT:$src0))]), |
| 1567 | opName, P.HasModifiers>; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1568 | } |
Tom Stellard | 1cfd7a5 | 2013-05-20 15:02:12 +0000 | [diff] [blame] | 1569 | |
Tom Stellard | bec5a24 | 2014-10-07 23:51:38 +0000 | [diff] [blame] | 1570 | multiclass VOP2_Helper <vop2 op, string opName, dag outs, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1571 | dag ins32, string asm32, list<dag> pat32, |
| 1572 | dag ins64, string asm64, list<dag> pat64, |
Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 1573 | string revOp, bit HasMods> { |
| 1574 | defm _e32 : VOP2_m <op, outs, ins32, asm32, pat32, opName, revOp>; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1575 | |
Tom Stellard | bec5a24 | 2014-10-07 23:51:38 +0000 | [diff] [blame] | 1576 | defm _e64 : VOP3_2_m <op, |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1577 | outs, ins64, opName#asm64, pat64, opName, revOp, HasMods |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1578 | >; |
Tom Stellard | 1cfd7a5 | 2013-05-20 15:02:12 +0000 | [diff] [blame] | 1579 | } |
| 1580 | |
Tom Stellard | bec5a24 | 2014-10-07 23:51:38 +0000 | [diff] [blame] | 1581 | multiclass VOP2Inst <vop2 op, string opName, VOPProfile P, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1582 | SDPatternOperator node = null_frag, |
Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 1583 | string revOp = opName> : VOP2_Helper < |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1584 | op, opName, P.Outs, |
| 1585 | P.Ins32, P.Asm32, [], |
| 1586 | P.Ins64, P.Asm64, |
| 1587 | !if(P.HasModifiers, |
| 1588 | [(set P.DstVT:$dst, |
| 1589 | (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 1590 | i1:$clamp, i32:$omod)), |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1591 | (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))], |
| 1592 | [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]), |
Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 1593 | revOp, P.HasModifiers |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1594 | >; |
| 1595 | |
Marek Olsak | 191507e | 2015-02-03 17:38:12 +0000 | [diff] [blame] | 1596 | multiclass VOP2InstSI <vop2 op, string opName, VOPProfile P, |
| 1597 | SDPatternOperator node = null_frag, |
| 1598 | string revOp = opName> { |
| 1599 | defm _e32 : VOP2SI_m <op, P.Outs, P.Ins32, P.Asm32, [], opName, revOp>; |
| 1600 | |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1601 | defm _e64 : VOP3SI_2_m <op, P.Outs, P.Ins64, opName#P.Asm64, |
Marek Olsak | 191507e | 2015-02-03 17:38:12 +0000 | [diff] [blame] | 1602 | !if(P.HasModifiers, |
| 1603 | [(set P.DstVT:$dst, |
| 1604 | (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, |
| 1605 | i1:$clamp, i32:$omod)), |
| 1606 | (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))], |
| 1607 | [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]), |
| 1608 | opName, revOp, P.HasModifiers>; |
| 1609 | } |
| 1610 | |
Matt Arsenault | e4d0c14 | 2015-08-29 07:16:50 +0000 | [diff] [blame] | 1611 | multiclass VOP2b_Helper <vop2 op, string opName, dag outs32, dag outs64, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1612 | dag ins32, string asm32, list<dag> pat32, |
| 1613 | dag ins64, string asm64, list<dag> pat64, |
Matt Arsenault | 86d336e | 2015-09-08 21:15:00 +0000 | [diff] [blame] | 1614 | string revOp, bit HasMods, bit useSGPRInput> { |
Matt Arsenault | 86095b8 | 2015-09-26 02:25:45 +0000 | [diff] [blame] | 1615 | let SchedRW = [Write32Bit, WriteSALU] in { |
| 1616 | let Uses = !if(useSGPRInput, [VCC, EXEC], [EXEC]), Defs = [VCC] in { |
| 1617 | defm _e32 : VOP2_m <op, outs32, ins32, asm32, pat32, opName, revOp>; |
| 1618 | } |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1619 | |
Matt Arsenault | 86095b8 | 2015-09-26 02:25:45 +0000 | [diff] [blame] | 1620 | defm _e64 : VOP3b_2_3_m <op, |
| 1621 | outs64, ins64, opName#asm64, pat64, opName, revOp, HasMods, useSGPRInput |
| 1622 | >; |
Matt Arsenault | 86d336e | 2015-09-08 21:15:00 +0000 | [diff] [blame] | 1623 | } |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1624 | } |
| 1625 | |
Tom Stellard | 845bb3c | 2014-10-07 23:51:41 +0000 | [diff] [blame] | 1626 | multiclass VOP2bInst <vop2 op, string opName, VOPProfile P, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1627 | SDPatternOperator node = null_frag, |
| 1628 | string revOp = opName> : VOP2b_Helper < |
Matt Arsenault | e4d0c14 | 2015-08-29 07:16:50 +0000 | [diff] [blame] | 1629 | op, opName, P.Outs32, P.Outs64, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1630 | P.Ins32, P.Asm32, [], |
| 1631 | P.Ins64, P.Asm64, |
| 1632 | !if(P.HasModifiers, |
| 1633 | [(set P.DstVT:$dst, |
| 1634 | (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 1635 | i1:$clamp, i32:$omod)), |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1636 | (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))], |
| 1637 | [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]), |
Matt Arsenault | 86d336e | 2015-09-08 21:15:00 +0000 | [diff] [blame] | 1638 | revOp, P.HasModifiers, !eq(P.NumSrcArgs, 3) |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1639 | >; |
| 1640 | |
Marek Olsak | f0b130a | 2015-01-15 18:43:06 +0000 | [diff] [blame] | 1641 | // A VOP2 instruction that is VOP3-only on VI. |
| 1642 | multiclass VOP2_VI3_Helper <vop23 op, string opName, dag outs, |
| 1643 | dag ins32, string asm32, list<dag> pat32, |
| 1644 | dag ins64, string asm64, list<dag> pat64, |
Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 1645 | string revOp, bit HasMods> { |
| 1646 | defm _e32 : VOP2SI_m <op, outs, ins32, asm32, pat32, opName, revOp>; |
Marek Olsak | f0b130a | 2015-01-15 18:43:06 +0000 | [diff] [blame] | 1647 | |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1648 | defm _e64 : VOP3_2_m <op, outs, ins64, opName#asm64, pat64, opName, |
Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 1649 | revOp, HasMods>; |
Marek Olsak | f0b130a | 2015-01-15 18:43:06 +0000 | [diff] [blame] | 1650 | } |
| 1651 | |
| 1652 | multiclass VOP2_VI3_Inst <vop23 op, string opName, VOPProfile P, |
| 1653 | SDPatternOperator node = null_frag, |
Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 1654 | string revOp = opName> |
Marek Olsak | f0b130a | 2015-01-15 18:43:06 +0000 | [diff] [blame] | 1655 | : VOP2_VI3_Helper < |
| 1656 | op, opName, P.Outs, |
| 1657 | P.Ins32, P.Asm32, [], |
| 1658 | P.Ins64, P.Asm64, |
| 1659 | !if(P.HasModifiers, |
| 1660 | [(set P.DstVT:$dst, |
| 1661 | (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, |
| 1662 | i1:$clamp, i32:$omod)), |
| 1663 | (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))], |
| 1664 | [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]), |
Marek Olsak | 7585a29 | 2015-02-03 17:38:05 +0000 | [diff] [blame] | 1665 | revOp, P.HasModifiers |
Marek Olsak | f0b130a | 2015-01-15 18:43:06 +0000 | [diff] [blame] | 1666 | >; |
| 1667 | |
Matt Arsenault | 70120fa | 2015-02-21 21:29:00 +0000 | [diff] [blame] | 1668 | multiclass VOP2MADK <vop2 op, string opName, list<dag> pattern = []> { |
| 1669 | |
| 1670 | def "" : VOP2_Pseudo <VOP_MADK.Outs, VOP_MADK.Ins, pattern, opName>; |
| 1671 | |
| 1672 | let isCodeGenOnly = 0 in { |
| 1673 | def _si : VOP2Common <VOP_MADK.Outs, VOP_MADK.Ins, |
| 1674 | !strconcat(opName, VOP_MADK.Asm), []>, |
| 1675 | SIMCInstr <opName#"_e32", SISubtarget.SI>, |
Tom Stellard | 245c15f | 2015-05-26 15:55:52 +0000 | [diff] [blame] | 1676 | VOP2_MADKe <op.SI> { |
| 1677 | let AssemblerPredicates = [isSICI]; |
| 1678 | } |
Matt Arsenault | 70120fa | 2015-02-21 21:29:00 +0000 | [diff] [blame] | 1679 | |
| 1680 | def _vi : VOP2Common <VOP_MADK.Outs, VOP_MADK.Ins, |
| 1681 | !strconcat(opName, VOP_MADK.Asm), []>, |
| 1682 | SIMCInstr <opName#"_e32", SISubtarget.VI>, |
Tom Stellard | 245c15f | 2015-05-26 15:55:52 +0000 | [diff] [blame] | 1683 | VOP2_MADKe <op.VI> { |
| 1684 | let AssemblerPredicates = [isVI]; |
| 1685 | } |
Matt Arsenault | 70120fa | 2015-02-21 21:29:00 +0000 | [diff] [blame] | 1686 | } // End isCodeGenOnly = 0 |
| 1687 | } |
| 1688 | |
Tom Stellard | 11f19f7 | 2015-08-07 15:34:27 +0000 | [diff] [blame] | 1689 | class VOPC_Pseudo <dag ins, list<dag> pattern, string opName> : |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1690 | VOPCCommon <ins, "", pattern>, |
| 1691 | VOP <opName>, |
Tom Stellard | 8ebad11 | 2015-08-07 22:00:56 +0000 | [diff] [blame] | 1692 | SIMCInstr<opName#"_e32", SISubtarget.NONE> { |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1693 | let isPseudo = 1; |
Tom Stellard | 1ca873b | 2015-02-18 16:08:17 +0000 | [diff] [blame] | 1694 | let isCodeGenOnly = 1; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1695 | } |
| 1696 | |
Tom Stellard | 8ebad11 | 2015-08-07 22:00:56 +0000 | [diff] [blame] | 1697 | multiclass VOPC_m <vopc op, dag ins, string op_asm, list<dag> pattern, |
| 1698 | string opName, bit DefExec, VOPProfile p, |
Matt Arsenault | 5f70436 | 2015-09-25 16:58:25 +0000 | [diff] [blame] | 1699 | list<SchedReadWrite> sched, |
Tom Stellard | 8ebad11 | 2015-08-07 22:00:56 +0000 | [diff] [blame] | 1700 | string revOpName = "", string asm = opName#"_e32 "#op_asm, |
| 1701 | string alias_asm = opName#" "#op_asm> { |
Matt Arsenault | 5f70436 | 2015-09-25 16:58:25 +0000 | [diff] [blame] | 1702 | def "" : VOPC_Pseudo <ins, pattern, opName> { |
Matt Arsenault | 6525aa3 | 2015-09-25 16:58:27 +0000 | [diff] [blame] | 1703 | let Defs = !if(DefExec, [VCC, EXEC], [VCC]); |
Matt Arsenault | 5f70436 | 2015-09-25 16:58:25 +0000 | [diff] [blame] | 1704 | let SchedRW = sched; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1705 | } |
| 1706 | |
Matt Arsenault | 5f70436 | 2015-09-25 16:58:25 +0000 | [diff] [blame] | 1707 | let AssemblerPredicates = [isSICI] in { |
| 1708 | def _si : VOPC<op.SI, ins, asm, []>, |
| 1709 | SIMCInstr <opName#"_e32", SISubtarget.SI> { |
| 1710 | let Defs = !if(DefExec, [VCC, EXEC], [VCC]); |
| 1711 | let hasSideEffects = DefExec; |
| 1712 | let SchedRW = sched; |
| 1713 | } |
| 1714 | |
| 1715 | def : SIInstAlias < |
| 1716 | alias_asm, |
| 1717 | (!cast<Instruction>(NAME#"_e32_si") p.Src0RC32:$src0, p.Src1RC32:$src1) |
| 1718 | >; |
Tom Stellard | 8ebad11 | 2015-08-07 22:00:56 +0000 | [diff] [blame] | 1719 | |
| 1720 | } // End AssemblerPredicates = [isSICI] |
| 1721 | |
Tom Stellard | 8ebad11 | 2015-08-07 22:00:56 +0000 | [diff] [blame] | 1722 | let AssemblerPredicates = [isVI] in { |
Matt Arsenault | 5f70436 | 2015-09-25 16:58:25 +0000 | [diff] [blame] | 1723 | def _vi : VOPC<op.VI, ins, asm, []>, |
| 1724 | SIMCInstr <opName#"_e32", SISubtarget.VI> { |
| 1725 | let Defs = !if(DefExec, [VCC, EXEC], [VCC]); |
| 1726 | let hasSideEffects = DefExec; |
| 1727 | let SchedRW = sched; |
| 1728 | } |
Tom Stellard | 8ebad11 | 2015-08-07 22:00:56 +0000 | [diff] [blame] | 1729 | |
Matt Arsenault | 5f70436 | 2015-09-25 16:58:25 +0000 | [diff] [blame] | 1730 | def : SIInstAlias < |
| 1731 | alias_asm, |
| 1732 | (!cast<Instruction>(NAME#"_e32_vi") p.Src0RC32:$src0, p.Src1RC32:$src1) |
| 1733 | >; |
Tom Stellard | 8ebad11 | 2015-08-07 22:00:56 +0000 | [diff] [blame] | 1734 | } // End AssemblerPredicates = [isVI] |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1735 | } |
| 1736 | |
Tom Stellard | 0aec587 | 2014-10-07 23:51:39 +0000 | [diff] [blame] | 1737 | multiclass VOPC_Helper <vopc op, string opName, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1738 | dag ins32, string asm32, list<dag> pat32, |
| 1739 | dag out64, dag ins64, string asm64, list<dag> pat64, |
Tom Stellard | 8ebad11 | 2015-08-07 22:00:56 +0000 | [diff] [blame] | 1740 | bit HasMods, bit DefExec, string revOp, |
Matt Arsenault | 5f70436 | 2015-09-25 16:58:25 +0000 | [diff] [blame] | 1741 | VOPProfile p, |
| 1742 | list<SchedReadWrite> sched> { |
| 1743 | defm _e32 : VOPC_m <op, ins32, asm32, pat32, opName, DefExec, p, sched>; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1744 | |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1745 | defm _e64 : VOP3_C_m <op, out64, ins64, opName#asm64, pat64, |
Matt Arsenault | 5f70436 | 2015-09-25 16:58:25 +0000 | [diff] [blame] | 1746 | opName, HasMods, DefExec, revOp, |
| 1747 | sched>; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1748 | } |
| 1749 | |
Matt Arsenault | 096ec1e | 2015-02-18 02:15:30 +0000 | [diff] [blame] | 1750 | // Special case for class instructions which only have modifiers on |
| 1751 | // the 1st source operand. |
| 1752 | multiclass VOPC_Class_Helper <vopc op, string opName, |
| 1753 | dag ins32, string asm32, list<dag> pat32, |
| 1754 | dag out64, dag ins64, string asm64, list<dag> pat64, |
Tom Stellard | 8ebad11 | 2015-08-07 22:00:56 +0000 | [diff] [blame] | 1755 | bit HasMods, bit DefExec, string revOp, |
Matt Arsenault | 5f70436 | 2015-09-25 16:58:25 +0000 | [diff] [blame] | 1756 | VOPProfile p, |
| 1757 | list<SchedReadWrite> sched> { |
| 1758 | defm _e32 : VOPC_m <op, ins32, asm32, pat32, opName, DefExec, p, sched>; |
Matt Arsenault | 096ec1e | 2015-02-18 02:15:30 +0000 | [diff] [blame] | 1759 | |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1760 | defm _e64 : VOP3_C_m <op, out64, ins64, opName#asm64, pat64, |
Matt Arsenault | 5f70436 | 2015-09-25 16:58:25 +0000 | [diff] [blame] | 1761 | opName, HasMods, DefExec, revOp, sched>, |
Matt Arsenault | 096ec1e | 2015-02-18 02:15:30 +0000 | [diff] [blame] | 1762 | VOP3DisableModFields<1, 0, 0>; |
| 1763 | } |
| 1764 | |
Tom Stellard | 0aec587 | 2014-10-07 23:51:39 +0000 | [diff] [blame] | 1765 | multiclass VOPCInst <vopc op, string opName, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1766 | VOPProfile P, PatLeaf cond = COND_NULL, |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 1767 | string revOp = opName, |
Matt Arsenault | 5f70436 | 2015-09-25 16:58:25 +0000 | [diff] [blame] | 1768 | bit DefExec = 0, |
| 1769 | list<SchedReadWrite> sched = [Write32Bit]> : |
| 1770 | VOPC_Helper < |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1771 | op, opName, |
| 1772 | P.Ins32, P.Asm32, [], |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1773 | (outs VOPDstS64:$dst), P.Ins64, P.Asm64, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1774 | !if(P.HasModifiers, |
| 1775 | [(set i1:$dst, |
| 1776 | (setcc (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 1777 | i1:$clamp, i32:$omod)), |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1778 | (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)), |
| 1779 | cond))], |
| 1780 | [(set i1:$dst, (setcc P.Src0VT:$src0, P.Src1VT:$src1, cond))]), |
Matt Arsenault | 5f70436 | 2015-09-25 16:58:25 +0000 | [diff] [blame] | 1781 | P.HasModifiers, DefExec, revOp, P, sched |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1782 | >; |
| 1783 | |
Matt Arsenault | 4831ce5 | 2015-01-06 23:00:37 +0000 | [diff] [blame] | 1784 | multiclass VOPCClassInst <vopc op, string opName, VOPProfile P, |
Matt Arsenault | 5f70436 | 2015-09-25 16:58:25 +0000 | [diff] [blame] | 1785 | bit DefExec = 0, |
| 1786 | list<SchedReadWrite> sched> : VOPC_Class_Helper < |
Matt Arsenault | 4831ce5 | 2015-01-06 23:00:37 +0000 | [diff] [blame] | 1787 | op, opName, |
| 1788 | P.Ins32, P.Asm32, [], |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1789 | (outs VOPDstS64:$dst), P.Ins64, P.Asm64, |
Matt Arsenault | 4831ce5 | 2015-01-06 23:00:37 +0000 | [diff] [blame] | 1790 | !if(P.HasModifiers, |
| 1791 | [(set i1:$dst, |
| 1792 | (AMDGPUfp_class (P.Src0VT (VOP3Mods0Clamp0OMod P.Src0VT:$src0, i32:$src0_modifiers)), P.Src1VT:$src1))], |
| 1793 | [(set i1:$dst, (AMDGPUfp_class P.Src0VT:$src0, P.Src1VT:$src1))]), |
Matt Arsenault | 5f70436 | 2015-09-25 16:58:25 +0000 | [diff] [blame] | 1794 | P.HasModifiers, DefExec, opName, P, sched |
Matt Arsenault | 4831ce5 | 2015-01-06 23:00:37 +0000 | [diff] [blame] | 1795 | >; |
| 1796 | |
| 1797 | |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 1798 | multiclass VOPC_F32 <vopc op, string opName, PatLeaf cond = COND_NULL, string revOp = opName> : |
Matt Arsenault | 4635915 | 2015-08-08 00:41:48 +0000 | [diff] [blame] | 1799 | VOPCInst <op, opName, VOPC_I1_F32_F32, cond, revOp>; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1800 | |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 1801 | multiclass VOPC_F64 <vopc op, string opName, PatLeaf cond = COND_NULL, string revOp = opName> : |
Matt Arsenault | 5f70436 | 2015-09-25 16:58:25 +0000 | [diff] [blame] | 1802 | VOPCInst <op, opName, VOPC_I1_F64_F64, cond, revOp, 0, [WriteDoubleAdd]>; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1803 | |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 1804 | multiclass VOPC_I32 <vopc op, string opName, PatLeaf cond = COND_NULL, string revOp = opName> : |
Matt Arsenault | 4635915 | 2015-08-08 00:41:48 +0000 | [diff] [blame] | 1805 | VOPCInst <op, opName, VOPC_I1_I32_I32, cond, revOp>; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1806 | |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 1807 | multiclass VOPC_I64 <vopc op, string opName, PatLeaf cond = COND_NULL, string revOp = opName> : |
Matt Arsenault | 5f70436 | 2015-09-25 16:58:25 +0000 | [diff] [blame] | 1808 | VOPCInst <op, opName, VOPC_I1_I64_I64, cond, revOp, 0, [Write64Bit]>; |
Christian Konig | f5754a0 | 2013-02-21 15:17:09 +0000 | [diff] [blame] | 1809 | |
Matt Arsenault | f2b0aeb | 2014-06-23 18:28:28 +0000 | [diff] [blame] | 1810 | |
Tom Stellard | 0aec587 | 2014-10-07 23:51:39 +0000 | [diff] [blame] | 1811 | multiclass VOPCX <vopc op, string opName, VOPProfile P, |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 1812 | PatLeaf cond = COND_NULL, |
Matt Arsenault | 5f70436 | 2015-09-25 16:58:25 +0000 | [diff] [blame] | 1813 | list<SchedReadWrite> sched, |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 1814 | string revOp = ""> |
Matt Arsenault | 5f70436 | 2015-09-25 16:58:25 +0000 | [diff] [blame] | 1815 | : VOPCInst <op, opName, P, cond, revOp, 1, sched>; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1816 | |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 1817 | multiclass VOPCX_F32 <vopc op, string opName, string revOp = opName> : |
Matt Arsenault | 5f70436 | 2015-09-25 16:58:25 +0000 | [diff] [blame] | 1818 | VOPCX <op, opName, VOPC_I1_F32_F32, COND_NULL, [Write32Bit], revOp>; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1819 | |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 1820 | multiclass VOPCX_F64 <vopc op, string opName, string revOp = opName> : |
Matt Arsenault | 5f70436 | 2015-09-25 16:58:25 +0000 | [diff] [blame] | 1821 | VOPCX <op, opName, VOPC_I1_F64_F64, COND_NULL, [WriteDoubleAdd], revOp>; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1822 | |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 1823 | multiclass VOPCX_I32 <vopc op, string opName, string revOp = opName> : |
Matt Arsenault | 5f70436 | 2015-09-25 16:58:25 +0000 | [diff] [blame] | 1824 | VOPCX <op, opName, VOPC_I1_I32_I32, COND_NULL, [Write32Bit], revOp>; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1825 | |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 1826 | multiclass VOPCX_I64 <vopc op, string opName, string revOp = opName> : |
Matt Arsenault | 5f70436 | 2015-09-25 16:58:25 +0000 | [diff] [blame] | 1827 | VOPCX <op, opName, VOPC_I1_I64_I64, COND_NULL, [Write64Bit], revOp>; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1828 | |
Tom Stellard | 845bb3c | 2014-10-07 23:51:41 +0000 | [diff] [blame] | 1829 | multiclass VOP3_Helper <vop3 op, string opName, dag outs, dag ins, string asm, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1830 | list<dag> pat, int NumSrcArgs, bit HasMods> : VOP3_m < |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1831 | op, outs, ins, opName#" "#asm, pat, opName, NumSrcArgs, HasMods |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1832 | >; |
| 1833 | |
Matt Arsenault | 4831ce5 | 2015-01-06 23:00:37 +0000 | [diff] [blame] | 1834 | multiclass VOPC_CLASS_F32 <vopc op, string opName> : |
Matt Arsenault | 5f70436 | 2015-09-25 16:58:25 +0000 | [diff] [blame] | 1835 | VOPCClassInst <op, opName, VOPC_I1_F32_I32, 0, [Write32Bit]>; |
Matt Arsenault | 4831ce5 | 2015-01-06 23:00:37 +0000 | [diff] [blame] | 1836 | |
| 1837 | multiclass VOPCX_CLASS_F32 <vopc op, string opName> : |
Matt Arsenault | 5f70436 | 2015-09-25 16:58:25 +0000 | [diff] [blame] | 1838 | VOPCClassInst <op, opName, VOPC_I1_F32_I32, 1, [Write32Bit]>; |
Matt Arsenault | 4831ce5 | 2015-01-06 23:00:37 +0000 | [diff] [blame] | 1839 | |
| 1840 | multiclass VOPC_CLASS_F64 <vopc op, string opName> : |
Matt Arsenault | 5f70436 | 2015-09-25 16:58:25 +0000 | [diff] [blame] | 1841 | VOPCClassInst <op, opName, VOPC_I1_F64_I32, 0, [WriteDoubleAdd]>; |
Matt Arsenault | 4831ce5 | 2015-01-06 23:00:37 +0000 | [diff] [blame] | 1842 | |
| 1843 | multiclass VOPCX_CLASS_F64 <vopc op, string opName> : |
Matt Arsenault | 5f70436 | 2015-09-25 16:58:25 +0000 | [diff] [blame] | 1844 | VOPCClassInst <op, opName, VOPC_I1_F64_I32, 1, [WriteDoubleAdd]>; |
Matt Arsenault | 4831ce5 | 2015-01-06 23:00:37 +0000 | [diff] [blame] | 1845 | |
Tom Stellard | 845bb3c | 2014-10-07 23:51:41 +0000 | [diff] [blame] | 1846 | multiclass VOP3Inst <vop3 op, string opName, VOPProfile P, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1847 | SDPatternOperator node = null_frag> : VOP3_Helper < |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1848 | op, opName, (outs P.DstRC.RegClass:$dst), P.Ins64, P.Asm64, |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1849 | !if(!eq(P.NumSrcArgs, 3), |
| 1850 | !if(P.HasModifiers, |
| 1851 | [(set P.DstVT:$dst, |
| 1852 | (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 1853 | i1:$clamp, i32:$omod)), |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1854 | (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)), |
| 1855 | (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers))))], |
| 1856 | [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1, |
| 1857 | P.Src2VT:$src2))]), |
| 1858 | !if(!eq(P.NumSrcArgs, 2), |
| 1859 | !if(P.HasModifiers, |
| 1860 | [(set P.DstVT:$dst, |
| 1861 | (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 1862 | i1:$clamp, i32:$omod)), |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1863 | (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))], |
| 1864 | [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]) |
| 1865 | /* P.NumSrcArgs == 1 */, |
| 1866 | !if(P.HasModifiers, |
| 1867 | [(set P.DstVT:$dst, |
| 1868 | (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 1869 | i1:$clamp, i32:$omod))))], |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1870 | [(set P.DstVT:$dst, (node P.Src0VT:$src0))]))), |
| 1871 | P.NumSrcArgs, P.HasModifiers |
| 1872 | >; |
| 1873 | |
Matt Arsenault | 1bc9d95 | 2015-02-14 04:22:00 +0000 | [diff] [blame] | 1874 | // Special case for v_div_fmas_{f32|f64}, since it seems to be the |
| 1875 | // only VOP instruction that implicitly reads VCC. |
| 1876 | multiclass VOP3_VCC_Inst <vop3 op, string opName, |
| 1877 | VOPProfile P, |
| 1878 | SDPatternOperator node = null_frag> : VOP3_Helper < |
| 1879 | op, opName, |
Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 1880 | (outs P.DstRC.RegClass:$dst), |
Matt Arsenault | 1bc9d95 | 2015-02-14 04:22:00 +0000 | [diff] [blame] | 1881 | (ins InputModsNoDefault:$src0_modifiers, P.Src0RC64:$src0, |
| 1882 | InputModsNoDefault:$src1_modifiers, P.Src1RC64:$src1, |
| 1883 | InputModsNoDefault:$src2_modifiers, P.Src2RC64:$src2, |
| 1884 | ClampMod:$clamp, |
| 1885 | omod:$omod), |
Matt Arsenault | 8ebce8f | 2015-06-28 18:16:14 +0000 | [diff] [blame] | 1886 | "$dst, $src0_modifiers, $src1_modifiers, $src2_modifiers"#"$clamp"#"$omod", |
Matt Arsenault | 1bc9d95 | 2015-02-14 04:22:00 +0000 | [diff] [blame] | 1887 | [(set P.DstVT:$dst, |
| 1888 | (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, |
| 1889 | i1:$clamp, i32:$omod)), |
| 1890 | (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)), |
| 1891 | (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers)), |
| 1892 | (i1 VCC)))], |
| 1893 | 3, 1 |
| 1894 | >; |
| 1895 | |
Matt Arsenault | e98a074 | 2015-09-26 02:25:48 +0000 | [diff] [blame] | 1896 | multiclass VOP3bInst <vop op, string opName, VOPProfile P, list<dag> pattern = []> : |
Matt Arsenault | 86d336e | 2015-09-08 21:15:00 +0000 | [diff] [blame] | 1897 | VOP3b_2_3_m < |
Matt Arsenault | e98a074 | 2015-09-26 02:25:48 +0000 | [diff] [blame] | 1898 | op, P.Outs64, P.Ins64, |
| 1899 | opName#" "#P.Asm64, pattern, |
| 1900 | opName, "", 1, 1 |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1901 | >; |
Matt Arsenault | f2b0aeb | 2014-06-23 18:28:28 +0000 | [diff] [blame] | 1902 | |
Matt Arsenault | 8675db1 | 2014-08-29 16:01:14 +0000 | [diff] [blame] | 1903 | class Vop3ModPat<Instruction Inst, VOPProfile P, SDPatternOperator node> : Pat< |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 1904 | (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod)), |
Matt Arsenault | 8675db1 | 2014-08-29 16:01:14 +0000 | [diff] [blame] | 1905 | (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)), |
| 1906 | (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers))), |
| 1907 | (Inst i32:$src0_modifiers, P.Src0VT:$src0, |
| 1908 | i32:$src1_modifiers, P.Src1VT:$src1, |
| 1909 | i32:$src2_modifiers, P.Src2VT:$src2, |
Matt Arsenault | 9706978 | 2014-09-30 19:49:48 +0000 | [diff] [blame] | 1910 | i1:$clamp, |
Matt Arsenault | 8675db1 | 2014-08-29 16:01:14 +0000 | [diff] [blame] | 1911 | i32:$omod)>; |
| 1912 | |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 1913 | //===----------------------------------------------------------------------===// |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1914 | // Interpolation opcodes |
| 1915 | //===----------------------------------------------------------------------===// |
| 1916 | |
Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 1917 | class VINTRP_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> : |
| 1918 | VINTRPCommon <outs, ins, "", pattern>, |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1919 | SIMCInstr<opName, SISubtarget.NONE> { |
| 1920 | let isPseudo = 1; |
Tom Stellard | 1ca873b | 2015-02-18 16:08:17 +0000 | [diff] [blame] | 1921 | let isCodeGenOnly = 1; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1922 | } |
| 1923 | |
| 1924 | class VINTRP_Real_si <bits <2> op, string opName, dag outs, dag ins, |
Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 1925 | string asm> : |
| 1926 | VINTRPCommon <outs, ins, asm, []>, |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1927 | VINTRPe <op>, |
| 1928 | SIMCInstr<opName, SISubtarget.SI>; |
| 1929 | |
| 1930 | class VINTRP_Real_vi <bits <2> op, string opName, dag outs, dag ins, |
Marek Olsak | 367447c | 2015-01-27 17:25:11 +0000 | [diff] [blame] | 1931 | string asm> : |
| 1932 | VINTRPCommon <outs, ins, asm, []>, |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1933 | VINTRPe_vi <op>, |
| 1934 | SIMCInstr<opName, SISubtarget.VI>; |
| 1935 | |
Tom Stellard | c70cf90 | 2015-05-25 16:15:50 +0000 | [diff] [blame] | 1936 | multiclass VINTRP_m <bits <2> op, dag outs, dag ins, string asm, |
Tom Stellard | 5082816 | 2015-05-25 16:15:56 +0000 | [diff] [blame] | 1937 | list<dag> pattern = []> { |
| 1938 | def "" : VINTRP_Pseudo <NAME, outs, ins, pattern>; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1939 | |
Tom Stellard | 5082816 | 2015-05-25 16:15:56 +0000 | [diff] [blame] | 1940 | def _si : VINTRP_Real_si <op, NAME, outs, ins, asm>; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1941 | |
Tom Stellard | 5082816 | 2015-05-25 16:15:56 +0000 | [diff] [blame] | 1942 | def _vi : VINTRP_Real_vi <op, NAME, outs, ins, asm>; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1943 | } |
| 1944 | |
| 1945 | //===----------------------------------------------------------------------===// |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 1946 | // Vector I/O classes |
| 1947 | //===----------------------------------------------------------------------===// |
| 1948 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1949 | class DS_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> : |
| 1950 | DS <outs, ins, "", pattern>, |
| 1951 | SIMCInstr <opName, SISubtarget.NONE> { |
| 1952 | let isPseudo = 1; |
Tom Stellard | 1ca873b | 2015-02-18 16:08:17 +0000 | [diff] [blame] | 1953 | let isCodeGenOnly = 1; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1954 | } |
| 1955 | |
| 1956 | class DS_Real_si <bits<8> op, string opName, dag outs, dag ins, string asm> : |
| 1957 | DS <outs, ins, asm, []>, |
| 1958 | DSe <op>, |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 1959 | SIMCInstr <opName, SISubtarget.SI> { |
| 1960 | let isCodeGenOnly = 0; |
| 1961 | } |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1962 | |
| 1963 | class DS_Real_vi <bits<8> op, string opName, dag outs, dag ins, string asm> : |
| 1964 | DS <outs, ins, asm, []>, |
| 1965 | DSe_vi <op>, |
| 1966 | SIMCInstr <opName, SISubtarget.VI>; |
| 1967 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 1968 | class DS_Off16_Real_si <bits<8> op, string opName, dag outs, dag ins, string asm> : |
| 1969 | DS_Real_si <op,opName, outs, ins, asm> { |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1970 | |
| 1971 | // Single load interpret the 2 i8imm operands as a single i16 offset. |
| 1972 | bits<16> offset; |
| 1973 | let offset0 = offset{7-0}; |
| 1974 | let offset1 = offset{15-8}; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 1975 | let isCodeGenOnly = 0; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1976 | } |
| 1977 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 1978 | class DS_Off16_Real_vi <bits<8> op, string opName, dag outs, dag ins, string asm> : |
| 1979 | DS_Real_vi <op, opName, outs, ins, asm> { |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1980 | |
| 1981 | // Single load interpret the 2 i8imm operands as a single i16 offset. |
| 1982 | bits<16> offset; |
| 1983 | let offset0 = offset{7-0}; |
| 1984 | let offset1 = offset{15-8}; |
| 1985 | } |
| 1986 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 1987 | multiclass DS_1A_RET <bits<8> op, string opName, RegisterClass rc, |
| 1988 | dag outs = (outs rc:$vdst), |
Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 1989 | dag ins = (ins VGPR_32:$addr, ds_offset:$offset, gds:$gds), |
Tom Stellard | 065e3d4 | 2015-03-09 18:49:54 +0000 | [diff] [blame] | 1990 | string asm = opName#" $vdst, $addr"#"$offset$gds"> { |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1991 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 1992 | def "" : DS_Pseudo <opName, outs, ins, []>; |
| 1993 | |
| 1994 | let data0 = 0, data1 = 0 in { |
| 1995 | def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>; |
| 1996 | def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 1997 | } |
| 1998 | } |
| 1999 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 2000 | multiclass DS_1A_Off8_RET <bits<8> op, string opName, RegisterClass rc, |
| 2001 | dag outs = (outs rc:$vdst), |
Tom Stellard | 065e3d4 | 2015-03-09 18:49:54 +0000 | [diff] [blame] | 2002 | dag ins = (ins VGPR_32:$addr, ds_offset0:$offset0, ds_offset1:$offset1, |
Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 2003 | gds01:$gds), |
Tom Stellard | 065e3d4 | 2015-03-09 18:49:54 +0000 | [diff] [blame] | 2004 | string asm = opName#" $vdst, $addr"#"$offset0"#"$offset1$gds"> { |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 2005 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 2006 | def "" : DS_Pseudo <opName, outs, ins, []>; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 2007 | |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 2008 | let data0 = 0, data1 = 0, AsmMatchConverter = "cvtDSOffset01" in { |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 2009 | def _si : DS_Real_si <op, opName, outs, ins, asm>; |
| 2010 | def _vi : DS_Real_vi <op, opName, outs, ins, asm>; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 2011 | } |
| 2012 | } |
| 2013 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 2014 | multiclass DS_1A1D_NORET <bits<8> op, string opName, RegisterClass rc, |
| 2015 | dag outs = (outs), |
Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 2016 | dag ins = (ins VGPR_32:$addr, rc:$data0, ds_offset:$offset, gds:$gds), |
Tom Stellard | 065e3d4 | 2015-03-09 18:49:54 +0000 | [diff] [blame] | 2017 | string asm = opName#" $addr, $data0"#"$offset$gds"> { |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 2018 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 2019 | def "" : DS_Pseudo <opName, outs, ins, []>, |
| 2020 | AtomicNoRet<opName, 0>; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 2021 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 2022 | let data1 = 0, vdst = 0 in { |
| 2023 | def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>; |
| 2024 | def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 2025 | } |
| 2026 | } |
| 2027 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 2028 | multiclass DS_1A1D_Off8_NORET <bits<8> op, string opName, RegisterClass rc, |
| 2029 | dag outs = (outs), |
Tom Stellard | 065e3d4 | 2015-03-09 18:49:54 +0000 | [diff] [blame] | 2030 | dag ins = (ins VGPR_32:$addr, rc:$data0, rc:$data1, |
Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 2031 | ds_offset0:$offset0, ds_offset1:$offset1, gds01:$gds), |
Tom Stellard | 065e3d4 | 2015-03-09 18:49:54 +0000 | [diff] [blame] | 2032 | string asm = opName#" $addr, $data0, $data1"#"$offset0"#"$offset1"#"$gds"> { |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 2033 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 2034 | def "" : DS_Pseudo <opName, outs, ins, []>; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 2035 | |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 2036 | let vdst = 0, AsmMatchConverter = "cvtDSOffset01" in { |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 2037 | def _si : DS_Real_si <op, opName, outs, ins, asm>; |
| 2038 | def _vi : DS_Real_vi <op, opName, outs, ins, asm>; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 2039 | } |
| 2040 | } |
| 2041 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 2042 | multiclass DS_1A1D_RET <bits<8> op, string opName, RegisterClass rc, |
| 2043 | string noRetOp = "", |
| 2044 | dag outs = (outs rc:$vdst), |
Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 2045 | dag ins = (ins VGPR_32:$addr, rc:$data0, ds_offset:$offset, gds:$gds), |
Tom Stellard | 065e3d4 | 2015-03-09 18:49:54 +0000 | [diff] [blame] | 2046 | string asm = opName#" $vdst, $addr, $data0"#"$offset$gds"> { |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 2047 | |
Matt Arsenault | 1d36b71 | 2015-09-26 05:06:48 +0000 | [diff] [blame] | 2048 | let hasPostISelHook = 1 in { |
| 2049 | def "" : DS_Pseudo <opName, outs, ins, []>, |
| 2050 | AtomicNoRet<noRetOp, 1>; |
Matt Arsenault | 9cd8c38 | 2014-03-19 22:19:39 +0000 | [diff] [blame] | 2051 | |
Matt Arsenault | 1d36b71 | 2015-09-26 05:06:48 +0000 | [diff] [blame] | 2052 | let data1 = 0 in { |
| 2053 | def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>; |
| 2054 | def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>; |
| 2055 | } |
Marek Olsak | 0c1f881 | 2015-01-27 17:25:07 +0000 | [diff] [blame] | 2056 | } |
Matt Arsenault | 9cd8c38 | 2014-03-19 22:19:39 +0000 | [diff] [blame] | 2057 | } |
| 2058 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 2059 | multiclass DS_1A2D_RET_m <bits<8> op, string opName, RegisterClass rc, |
| 2060 | string noRetOp = "", dag ins, |
| 2061 | dag outs = (outs rc:$vdst), |
Tom Stellard | 065e3d4 | 2015-03-09 18:49:54 +0000 | [diff] [blame] | 2062 | string asm = opName#" $vdst, $addr, $data0, $data1"#"$offset"#"$gds"> { |
Tom Stellard | 13c68ef | 2013-09-05 18:38:09 +0000 | [diff] [blame] | 2063 | |
Matt Arsenault | 1d36b71 | 2015-09-26 05:06:48 +0000 | [diff] [blame] | 2064 | let hasPostISelHook = 1 in { |
| 2065 | def "" : DS_Pseudo <opName, outs, ins, []>, |
| 2066 | AtomicNoRet<noRetOp, 1>; |
Marek Olsak | 0c1f881 | 2015-01-27 17:25:07 +0000 | [diff] [blame] | 2067 | |
Matt Arsenault | 1d36b71 | 2015-09-26 05:06:48 +0000 | [diff] [blame] | 2068 | def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>; |
| 2069 | def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>; |
| 2070 | } |
Marek Olsak | 0c1f881 | 2015-01-27 17:25:07 +0000 | [diff] [blame] | 2071 | } |
| 2072 | |
| 2073 | multiclass DS_1A2D_RET <bits<8> op, string asm, RegisterClass rc, |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 2074 | string noRetOp = "", RegisterClass src = rc> : |
| 2075 | DS_1A2D_RET_m <op, asm, rc, noRetOp, |
Tom Stellard | 065e3d4 | 2015-03-09 18:49:54 +0000 | [diff] [blame] | 2076 | (ins VGPR_32:$addr, src:$data0, src:$data1, |
Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 2077 | ds_offset:$offset, gds:$gds) |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 2078 | >; |
Matt Arsenault | 8c6613d | 2014-06-11 18:08:39 +0000 | [diff] [blame] | 2079 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 2080 | multiclass DS_1A2D_NORET <bits<8> op, string opName, RegisterClass rc, |
| 2081 | string noRetOp = opName, |
| 2082 | dag outs = (outs), |
Tom Stellard | 065e3d4 | 2015-03-09 18:49:54 +0000 | [diff] [blame] | 2083 | dag ins = (ins VGPR_32:$addr, rc:$data0, rc:$data1, |
Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 2084 | ds_offset:$offset, gds:$gds), |
Tom Stellard | 065e3d4 | 2015-03-09 18:49:54 +0000 | [diff] [blame] | 2085 | string asm = opName#" $addr, $data0, $data1"#"$offset"#"$gds"> { |
Marek Olsak | 0c1f881 | 2015-01-27 17:25:07 +0000 | [diff] [blame] | 2086 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 2087 | def "" : DS_Pseudo <opName, outs, ins, []>, |
| 2088 | AtomicNoRet<noRetOp, 0>; |
| 2089 | |
| 2090 | let vdst = 0 in { |
| 2091 | def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>; |
| 2092 | def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>; |
Marek Olsak | 0c1f881 | 2015-01-27 17:25:07 +0000 | [diff] [blame] | 2093 | } |
| 2094 | } |
| 2095 | |
Tom Stellard | db4995a | 2015-03-09 16:03:45 +0000 | [diff] [blame] | 2096 | multiclass DS_0A_RET <bits<8> op, string opName, |
| 2097 | dag outs = (outs VGPR_32:$vdst), |
Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 2098 | dag ins = (ins ds_offset:$offset, gds:$gds), |
Tom Stellard | 065e3d4 | 2015-03-09 18:49:54 +0000 | [diff] [blame] | 2099 | string asm = opName#" $vdst"#"$offset"#"$gds"> { |
Tom Stellard | db4995a | 2015-03-09 16:03:45 +0000 | [diff] [blame] | 2100 | |
| 2101 | let mayLoad = 1, mayStore = 1 in { |
| 2102 | def "" : DS_Pseudo <opName, outs, ins, []>; |
| 2103 | |
| 2104 | let addr = 0, data0 = 0, data1 = 0 in { |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 2105 | def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>; |
| 2106 | def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>; |
Tom Stellard | db4995a | 2015-03-09 16:03:45 +0000 | [diff] [blame] | 2107 | } // end addr = 0, data0 = 0, data1 = 0 |
| 2108 | } // end mayLoad = 1, mayStore = 1 |
| 2109 | } |
| 2110 | |
| 2111 | multiclass DS_1A_RET_GDS <bits<8> op, string opName, |
| 2112 | dag outs = (outs VGPR_32:$vdst), |
Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 2113 | dag ins = (ins VGPR_32:$addr, ds_offset_gds:$offset), |
Tom Stellard | 065e3d4 | 2015-03-09 18:49:54 +0000 | [diff] [blame] | 2114 | string asm = opName#" $vdst, $addr"#"$offset gds"> { |
Tom Stellard | db4995a | 2015-03-09 16:03:45 +0000 | [diff] [blame] | 2115 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 2116 | def "" : DS_Pseudo <opName, outs, ins, []>; |
Tom Stellard | db4995a | 2015-03-09 16:03:45 +0000 | [diff] [blame] | 2117 | |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 2118 | let data0 = 0, data1 = 0, gds = 1 in { |
| 2119 | def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>; |
| 2120 | def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>; |
| 2121 | } // end data0 = 0, data1 = 0, gds = 1 |
Tom Stellard | db4995a | 2015-03-09 16:03:45 +0000 | [diff] [blame] | 2122 | } |
| 2123 | |
| 2124 | multiclass DS_1A_GDS <bits<8> op, string opName, |
| 2125 | dag outs = (outs), |
Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 2126 | dag ins = (ins VGPR_32:$addr), |
Tom Stellard | db4995a | 2015-03-09 16:03:45 +0000 | [diff] [blame] | 2127 | string asm = opName#" $addr gds"> { |
| 2128 | |
| 2129 | def "" : DS_Pseudo <opName, outs, ins, []>; |
| 2130 | |
| 2131 | let vdst = 0, data0 = 0, data1 = 0, offset0 = 0, offset1 = 0, gds = 1 in { |
| 2132 | def _si : DS_Real_si <op, opName, outs, ins, asm>; |
| 2133 | def _vi : DS_Real_vi <op, opName, outs, ins, asm>; |
| 2134 | } // end vdst = 0, data = 0, data1 = 0, gds = 1 |
| 2135 | } |
| 2136 | |
| 2137 | multiclass DS_1A <bits<8> op, string opName, |
| 2138 | dag outs = (outs), |
Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 2139 | dag ins = (ins VGPR_32:$addr, ds_offset:$offset, gds:$gds), |
Tom Stellard | 065e3d4 | 2015-03-09 18:49:54 +0000 | [diff] [blame] | 2140 | string asm = opName#" $addr"#"$offset"#"$gds"> { |
Tom Stellard | db4995a | 2015-03-09 16:03:45 +0000 | [diff] [blame] | 2141 | |
| 2142 | let mayLoad = 1, mayStore = 1 in { |
| 2143 | def "" : DS_Pseudo <opName, outs, ins, []>; |
| 2144 | |
| 2145 | let vdst = 0, data0 = 0, data1 = 0 in { |
Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 2146 | def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>; |
| 2147 | def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>; |
Tom Stellard | db4995a | 2015-03-09 16:03:45 +0000 | [diff] [blame] | 2148 | } // let vdst = 0, data0 = 0, data1 = 0 |
| 2149 | } // end mayLoad = 1, mayStore = 1 |
| 2150 | } |
| 2151 | |
Tom Stellard | 0c238c2 | 2014-10-01 14:44:43 +0000 | [diff] [blame] | 2152 | //===----------------------------------------------------------------------===// |
| 2153 | // MTBUF classes |
| 2154 | //===----------------------------------------------------------------------===// |
| 2155 | |
| 2156 | class MTBUF_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> : |
| 2157 | MTBUF <outs, ins, "", pattern>, |
| 2158 | SIMCInstr<opName, SISubtarget.NONE> { |
| 2159 | let isPseudo = 1; |
Tom Stellard | 1ca873b | 2015-02-18 16:08:17 +0000 | [diff] [blame] | 2160 | let isCodeGenOnly = 1; |
Tom Stellard | 0c238c2 | 2014-10-01 14:44:43 +0000 | [diff] [blame] | 2161 | } |
| 2162 | |
| 2163 | class MTBUF_Real_si <bits<3> op, string opName, dag outs, dag ins, |
| 2164 | string asm> : |
| 2165 | MTBUF <outs, ins, asm, []>, |
| 2166 | MTBUFe <op>, |
| 2167 | SIMCInstr<opName, SISubtarget.SI>; |
| 2168 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 2169 | class MTBUF_Real_vi <bits<4> op, string opName, dag outs, dag ins, string asm> : |
| 2170 | MTBUF <outs, ins, asm, []>, |
| 2171 | MTBUFe_vi <op>, |
| 2172 | SIMCInstr <opName, SISubtarget.VI>; |
| 2173 | |
Tom Stellard | 0c238c2 | 2014-10-01 14:44:43 +0000 | [diff] [blame] | 2174 | multiclass MTBUF_m <bits<3> op, string opName, dag outs, dag ins, string asm, |
| 2175 | list<dag> pattern> { |
| 2176 | |
| 2177 | def "" : MTBUF_Pseudo <opName, outs, ins, pattern>; |
| 2178 | |
| 2179 | def _si : MTBUF_Real_si <op, opName, outs, ins, asm>; |
| 2180 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 2181 | def _vi : MTBUF_Real_vi <{0, op{2}, op{1}, op{0}}, opName, outs, ins, asm>; |
| 2182 | |
Tom Stellard | 0c238c2 | 2014-10-01 14:44:43 +0000 | [diff] [blame] | 2183 | } |
| 2184 | |
| 2185 | let mayStore = 1, mayLoad = 0 in { |
| 2186 | |
| 2187 | multiclass MTBUF_Store_Helper <bits<3> op, string opName, |
| 2188 | RegisterClass regClass> : MTBUF_m < |
| 2189 | op, opName, (outs), |
| 2190 | (ins regClass:$vdata, u16imm:$offset, i1imm:$offen, i1imm:$idxen, i1imm:$glc, |
Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 2191 | i1imm:$addr64, i8imm:$dfmt, i8imm:$nfmt, VGPR_32:$vaddr, |
Tom Stellard | c3d7eeb | 2014-12-19 22:15:30 +0000 | [diff] [blame] | 2192 | SReg_128:$srsrc, i1imm:$slc, i1imm:$tfe, SCSrc_32:$soffset), |
Tom Stellard | 0c238c2 | 2014-10-01 14:44:43 +0000 | [diff] [blame] | 2193 | opName#" $vdata, $offset, $offen, $idxen, $glc, $addr64, $dfmt," |
| 2194 | #" $nfmt, $vaddr, $srsrc, $slc, $tfe, $soffset", [] |
| 2195 | >; |
| 2196 | |
| 2197 | } // mayStore = 1, mayLoad = 0 |
| 2198 | |
| 2199 | let mayLoad = 1, mayStore = 0 in { |
| 2200 | |
| 2201 | multiclass MTBUF_Load_Helper <bits<3> op, string opName, |
| 2202 | RegisterClass regClass> : MTBUF_m < |
| 2203 | op, opName, (outs regClass:$dst), |
| 2204 | (ins u16imm:$offset, i1imm:$offen, i1imm:$idxen, i1imm:$glc, i1imm:$addr64, |
Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 2205 | i8imm:$dfmt, i8imm:$nfmt, VGPR_32:$vaddr, SReg_128:$srsrc, |
Tom Stellard | c3d7eeb | 2014-12-19 22:15:30 +0000 | [diff] [blame] | 2206 | i1imm:$slc, i1imm:$tfe, SCSrc_32:$soffset), |
Tom Stellard | 0c238c2 | 2014-10-01 14:44:43 +0000 | [diff] [blame] | 2207 | opName#" $dst, $offset, $offen, $idxen, $glc, $addr64, $dfmt," |
| 2208 | #" $nfmt, $vaddr, $srsrc, $slc, $tfe, $soffset", [] |
| 2209 | >; |
| 2210 | |
| 2211 | } // mayLoad = 1, mayStore = 0 |
| 2212 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 2213 | //===----------------------------------------------------------------------===// |
| 2214 | // MUBUF classes |
| 2215 | //===----------------------------------------------------------------------===// |
| 2216 | |
Marek Olsak | ee98b11 | 2015-01-27 17:24:58 +0000 | [diff] [blame] | 2217 | class mubuf <bits<7> si, bits<7> vi = si> { |
| 2218 | field bits<7> SI = si; |
| 2219 | field bits<7> VI = vi; |
| 2220 | } |
| 2221 | |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 2222 | let isCodeGenOnly = 0 in { |
| 2223 | |
| 2224 | class MUBUF_si <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> : |
| 2225 | MUBUF <outs, ins, asm, pattern>, MUBUFe <op> { |
| 2226 | let lds = 0; |
| 2227 | } |
| 2228 | |
| 2229 | } // End let isCodeGenOnly = 0 |
| 2230 | |
| 2231 | class MUBUF_vi <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> : |
| 2232 | MUBUF <outs, ins, asm, pattern>, MUBUFe_vi <op> { |
| 2233 | let lds = 0; |
| 2234 | } |
| 2235 | |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2236 | class MUBUFAddr64Table <bit is_addr64, string suffix = ""> { |
| 2237 | bit IsAddr64 = is_addr64; |
| 2238 | string OpName = NAME # suffix; |
| 2239 | } |
| 2240 | |
| 2241 | class MUBUF_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> : |
| 2242 | MUBUF <outs, ins, "", pattern>, |
| 2243 | SIMCInstr<opName, SISubtarget.NONE> { |
| 2244 | let isPseudo = 1; |
Tom Stellard | 1ca873b | 2015-02-18 16:08:17 +0000 | [diff] [blame] | 2245 | let isCodeGenOnly = 1; |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2246 | |
| 2247 | // dummy fields, so that we can use let statements around multiclasses |
| 2248 | bits<1> offen; |
| 2249 | bits<1> idxen; |
| 2250 | bits<8> vaddr; |
| 2251 | bits<1> glc; |
| 2252 | bits<1> slc; |
| 2253 | bits<1> tfe; |
| 2254 | bits<8> soffset; |
| 2255 | } |
| 2256 | |
Marek Olsak | ee98b11 | 2015-01-27 17:24:58 +0000 | [diff] [blame] | 2257 | class MUBUF_Real_si <mubuf op, string opName, dag outs, dag ins, |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2258 | string asm> : |
| 2259 | MUBUF <outs, ins, asm, []>, |
Marek Olsak | ee98b11 | 2015-01-27 17:24:58 +0000 | [diff] [blame] | 2260 | MUBUFe <op.SI>, |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2261 | SIMCInstr<opName, SISubtarget.SI> { |
| 2262 | let lds = 0; |
| 2263 | } |
| 2264 | |
Marek Olsak | ee98b11 | 2015-01-27 17:24:58 +0000 | [diff] [blame] | 2265 | class MUBUF_Real_vi <mubuf op, string opName, dag outs, dag ins, |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2266 | string asm> : |
| 2267 | MUBUF <outs, ins, asm, []>, |
Marek Olsak | ee98b11 | 2015-01-27 17:24:58 +0000 | [diff] [blame] | 2268 | MUBUFe_vi <op.VI>, |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2269 | SIMCInstr<opName, SISubtarget.VI> { |
| 2270 | let lds = 0; |
| 2271 | } |
| 2272 | |
Marek Olsak | ee98b11 | 2015-01-27 17:24:58 +0000 | [diff] [blame] | 2273 | multiclass MUBUF_m <mubuf op, string opName, dag outs, dag ins, string asm, |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2274 | list<dag> pattern> { |
| 2275 | |
| 2276 | def "" : MUBUF_Pseudo <opName, outs, ins, pattern>, |
| 2277 | MUBUFAddr64Table <0>; |
| 2278 | |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 2279 | let addr64 = 0, isCodeGenOnly = 0 in { |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2280 | def _si : MUBUF_Real_si <op, opName, outs, ins, asm>; |
| 2281 | } |
Marek Olsak | ee98b11 | 2015-01-27 17:24:58 +0000 | [diff] [blame] | 2282 | |
| 2283 | def _vi : MUBUF_Real_vi <op, opName, outs, ins, asm>; |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2284 | } |
| 2285 | |
Marek Olsak | ee98b11 | 2015-01-27 17:24:58 +0000 | [diff] [blame] | 2286 | multiclass MUBUFAddr64_m <mubuf op, string opName, dag outs, |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2287 | dag ins, string asm, list<dag> pattern> { |
| 2288 | |
| 2289 | def "" : MUBUF_Pseudo <opName, outs, ins, pattern>, |
| 2290 | MUBUFAddr64Table <1>; |
| 2291 | |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 2292 | let addr64 = 1, isCodeGenOnly = 0 in { |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2293 | def _si : MUBUF_Real_si <op, opName, outs, ins, asm>; |
| 2294 | } |
| 2295 | |
| 2296 | // There is no VI version. If the pseudo is selected, it should be lowered |
| 2297 | // for VI appropriately. |
| 2298 | } |
| 2299 | |
Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 2300 | multiclass MUBUFAtomicOffset_m <mubuf op, string opName, dag outs, dag ins, |
| 2301 | string asm, list<dag> pattern, bit is_return> { |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 2302 | |
Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 2303 | def "" : MUBUF_Pseudo <opName, outs, ins, pattern>, |
| 2304 | MUBUFAddr64Table <0, !if(is_return, "_RTN", "")>, |
| 2305 | AtomicNoRet<NAME#"_OFFSET", is_return>; |
| 2306 | |
| 2307 | let offen = 0, idxen = 0, tfe = 0, vaddr = 0 in { |
| 2308 | let addr64 = 0 in { |
| 2309 | def _si : MUBUF_Real_si <op, opName, outs, ins, asm>; |
| 2310 | } |
| 2311 | |
| 2312 | def _vi : MUBUF_Real_vi <op, opName, outs, ins, asm>; |
| 2313 | } |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 2314 | } |
| 2315 | |
Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 2316 | multiclass MUBUFAtomicAddr64_m <mubuf op, string opName, dag outs, dag ins, |
| 2317 | string asm, list<dag> pattern, bit is_return> { |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 2318 | |
Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 2319 | def "" : MUBUF_Pseudo <opName, outs, ins, pattern>, |
| 2320 | MUBUFAddr64Table <1, !if(is_return, "_RTN", "")>, |
| 2321 | AtomicNoRet<NAME#"_ADDR64", is_return>; |
| 2322 | |
Tom Stellard | c53861a | 2015-02-11 00:34:32 +0000 | [diff] [blame] | 2323 | let offen = 0, idxen = 0, addr64 = 1, tfe = 0 in { |
Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 2324 | def _si : MUBUF_Real_si <op, opName, outs, ins, asm>; |
| 2325 | } |
| 2326 | |
| 2327 | // There is no VI version. If the pseudo is selected, it should be lowered |
| 2328 | // for VI appropriately. |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 2329 | } |
| 2330 | |
Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 2331 | multiclass MUBUF_Atomic <mubuf op, string name, RegisterClass rc, |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 2332 | ValueType vt, SDPatternOperator atomic> { |
| 2333 | |
| 2334 | let mayStore = 1, mayLoad = 1, hasPostISelHook = 1 in { |
| 2335 | |
| 2336 | // No return variants |
| 2337 | let glc = 0 in { |
| 2338 | |
Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 2339 | defm _ADDR64 : MUBUFAtomicAddr64_m < |
| 2340 | op, name#"_addr64", (outs), |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 2341 | (ins rc:$vdata, SReg_128:$srsrc, VReg_64:$vaddr, |
Tom Stellard | 49282c9 | 2015-02-27 14:59:44 +0000 | [diff] [blame] | 2342 | SCSrc_32:$soffset, mbuf_offset:$offset, slc:$slc), |
Matt Arsenault | 2ad8bab | 2015-02-18 02:04:35 +0000 | [diff] [blame] | 2343 | name#" $vdata, $vaddr, $srsrc, $soffset addr64"#"$offset"#"$slc", [], 0 |
Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 2344 | >; |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 2345 | |
Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 2346 | defm _OFFSET : MUBUFAtomicOffset_m < |
| 2347 | op, name#"_offset", (outs), |
Tom Stellard | 49282c9 | 2015-02-27 14:59:44 +0000 | [diff] [blame] | 2348 | (ins rc:$vdata, SReg_128:$srsrc, SCSrc_32:$soffset, mbuf_offset:$offset, |
| 2349 | slc:$slc), |
Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 2350 | name#" $vdata, $srsrc, $soffset"#"$offset"#"$slc", [], 0 |
| 2351 | >; |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 2352 | } // glc = 0 |
| 2353 | |
| 2354 | // Variant that return values |
| 2355 | let glc = 1, Constraints = "$vdata = $vdata_in", |
| 2356 | DisableEncoding = "$vdata_in" in { |
| 2357 | |
Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 2358 | defm _RTN_ADDR64 : MUBUFAtomicAddr64_m < |
| 2359 | op, name#"_rtn_addr64", (outs rc:$vdata), |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 2360 | (ins rc:$vdata_in, SReg_128:$srsrc, VReg_64:$vaddr, |
Tom Stellard | 49282c9 | 2015-02-27 14:59:44 +0000 | [diff] [blame] | 2361 | SCSrc_32:$soffset, mbuf_offset:$offset, slc:$slc), |
Tom Stellard | c53861a | 2015-02-11 00:34:32 +0000 | [diff] [blame] | 2362 | name#" $vdata, $vaddr, $srsrc, $soffset addr64"#"$offset"#" glc"#"$slc", |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 2363 | [(set vt:$vdata, |
Tom Stellard | c53861a | 2015-02-11 00:34:32 +0000 | [diff] [blame] | 2364 | (atomic (MUBUFAddr64Atomic v4i32:$srsrc, i64:$vaddr, i32:$soffset, |
| 2365 | i16:$offset, i1:$slc), vt:$vdata_in))], 1 |
Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 2366 | >; |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 2367 | |
Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 2368 | defm _RTN_OFFSET : MUBUFAtomicOffset_m < |
| 2369 | op, name#"_rtn_offset", (outs rc:$vdata), |
Tom Stellard | 49282c9 | 2015-02-27 14:59:44 +0000 | [diff] [blame] | 2370 | (ins rc:$vdata_in, SReg_128:$srsrc, SCSrc_32:$soffset, |
| 2371 | mbuf_offset:$offset, slc:$slc), |
Matt Arsenault | cab64f1 | 2015-09-24 07:51:17 +0000 | [diff] [blame] | 2372 | name#" $vdata, $srsrc, $soffset"#"$offset"#" glc$slc", |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 2373 | [(set vt:$vdata, |
| 2374 | (atomic (MUBUFOffsetAtomic v4i32:$srsrc, i32:$soffset, i16:$offset, |
Marek Olsak | 19d9e1f | 2015-01-27 17:25:02 +0000 | [diff] [blame] | 2375 | i1:$slc), vt:$vdata_in))], 1 |
| 2376 | >; |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 2377 | |
| 2378 | } // glc = 1 |
| 2379 | |
| 2380 | } // mayStore = 1, mayLoad = 1, hasPostISelHook = 1 |
| 2381 | } |
| 2382 | |
Marek Olsak | ee98b11 | 2015-01-27 17:24:58 +0000 | [diff] [blame] | 2383 | multiclass MUBUF_Load_Helper <mubuf op, string name, RegisterClass regClass, |
Tom Stellard | 7c1838d | 2014-07-02 20:53:56 +0000 | [diff] [blame] | 2384 | ValueType load_vt = i32, |
| 2385 | SDPatternOperator ld = null_frag> { |
Tom Stellard | f1ee716 | 2013-05-20 15:02:31 +0000 | [diff] [blame] | 2386 | |
Tom Stellard | 3e41dc4 | 2014-12-09 00:03:54 +0000 | [diff] [blame] | 2387 | let mayLoad = 1, mayStore = 0 in { |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2388 | let offen = 0, idxen = 0, vaddr = 0 in { |
| 2389 | defm _OFFSET : MUBUF_m <op, name#"_offset", (outs regClass:$vdata), |
Tom Stellard | 49282c9 | 2015-02-27 14:59:44 +0000 | [diff] [blame] | 2390 | (ins SReg_128:$srsrc, SCSrc_32:$soffset, |
| 2391 | mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe), |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2392 | name#" $vdata, $srsrc, $soffset"#"$offset"#"$glc"#"$slc"#"$tfe", |
| 2393 | [(set load_vt:$vdata, (ld (MUBUFOffset v4i32:$srsrc, |
| 2394 | i32:$soffset, i16:$offset, |
| 2395 | i1:$glc, i1:$slc, i1:$tfe)))]>; |
Michel Danzer | 1373622 | 2014-01-27 07:20:51 +0000 | [diff] [blame] | 2396 | } |
| 2397 | |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2398 | let offen = 1, idxen = 0 in { |
| 2399 | defm _OFFEN : MUBUF_m <op, name#"_offen", (outs regClass:$vdata), |
Tom Stellard | c229baa | 2015-03-10 16:16:49 +0000 | [diff] [blame] | 2400 | (ins VGPR_32:$vaddr, SReg_128:$srsrc, |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2401 | SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc, slc:$slc, |
| 2402 | tfe:$tfe), |
| 2403 | name#" $vdata, $vaddr, $srsrc, $soffset offen"#"$offset"#"$glc"#"$slc"#"$tfe", []>; |
| 2404 | } |
| 2405 | |
| 2406 | let offen = 0, idxen = 1 in { |
| 2407 | defm _IDXEN : MUBUF_m <op, name#"_idxen", (outs regClass:$vdata), |
Tom Stellard | c229baa | 2015-03-10 16:16:49 +0000 | [diff] [blame] | 2408 | (ins VGPR_32:$vaddr, SReg_128:$srsrc, |
Tom Stellard | 49282c9 | 2015-02-27 14:59:44 +0000 | [diff] [blame] | 2409 | SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc, |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2410 | slc:$slc, tfe:$tfe), |
| 2411 | name#" $vdata, $vaddr, $srsrc, $soffset idxen"#"$offset"#"$glc"#"$slc"#"$tfe", []>; |
| 2412 | } |
| 2413 | |
| 2414 | let offen = 1, idxen = 1 in { |
| 2415 | defm _BOTHEN : MUBUF_m <op, name#"_bothen", (outs regClass:$vdata), |
Tom Stellard | c229baa | 2015-03-10 16:16:49 +0000 | [diff] [blame] | 2416 | (ins VReg_64:$vaddr, SReg_128:$srsrc, SCSrc_32:$soffset, |
Tom Stellard | 49282c9 | 2015-02-27 14:59:44 +0000 | [diff] [blame] | 2417 | mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe), |
Matt Arsenault | caa1288 | 2015-02-18 02:04:38 +0000 | [diff] [blame] | 2418 | name#" $vdata, $vaddr, $srsrc, $soffset idxen offen"#"$offset"#"$glc"#"$slc"#"$tfe", []>; |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2419 | } |
| 2420 | |
Tom Stellard | 1f9939f | 2015-02-27 14:59:41 +0000 | [diff] [blame] | 2421 | let offen = 0, idxen = 0 in { |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2422 | defm _ADDR64 : MUBUFAddr64_m <op, name#"_addr64", (outs regClass:$vdata), |
Tom Stellard | c229baa | 2015-03-10 16:16:49 +0000 | [diff] [blame] | 2423 | (ins VReg_64:$vaddr, SReg_128:$srsrc, |
Tom Stellard | 1f9939f | 2015-02-27 14:59:41 +0000 | [diff] [blame] | 2424 | SCSrc_32:$soffset, mbuf_offset:$offset, |
| 2425 | glc:$glc, slc:$slc, tfe:$tfe), |
| 2426 | name#" $vdata, $vaddr, $srsrc, $soffset addr64"#"$offset"# |
| 2427 | "$glc"#"$slc"#"$tfe", |
Tom Stellard | 7c1838d | 2014-07-02 20:53:56 +0000 | [diff] [blame] | 2428 | [(set load_vt:$vdata, (ld (MUBUFAddr64 v4i32:$srsrc, |
Tom Stellard | c53861a | 2015-02-11 00:34:32 +0000 | [diff] [blame] | 2429 | i64:$vaddr, i32:$soffset, |
Tom Stellard | 1f9939f | 2015-02-27 14:59:41 +0000 | [diff] [blame] | 2430 | i16:$offset, i1:$glc, i1:$slc, |
| 2431 | i1:$tfe)))]>; |
Michel Danzer | 1373622 | 2014-01-27 07:20:51 +0000 | [diff] [blame] | 2432 | } |
Tom Stellard | f1ee716 | 2013-05-20 15:02:31 +0000 | [diff] [blame] | 2433 | } |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2434 | } |
| 2435 | |
Marek Olsak | ee98b11 | 2015-01-27 17:24:58 +0000 | [diff] [blame] | 2436 | multiclass MUBUF_Store_Helper <mubuf op, string name, RegisterClass vdataClass, |
Tom Stellard | aec94b3 | 2015-02-27 14:59:46 +0000 | [diff] [blame] | 2437 | ValueType store_vt = i32, SDPatternOperator st = null_frag> { |
Tom Stellard | 42fb60e | 2015-01-14 15:42:31 +0000 | [diff] [blame] | 2438 | let mayLoad = 0, mayStore = 1 in { |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2439 | defm : MUBUF_m <op, name, (outs), |
Tom Stellard | c229baa | 2015-03-10 16:16:49 +0000 | [diff] [blame] | 2440 | (ins vdataClass:$vdata, VGPR_32:$vaddr, SReg_128:$srsrc, SCSrc_32:$soffset, |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2441 | mbuf_offset:$offset, offen:$offen, idxen:$idxen, glc:$glc, slc:$slc, |
| 2442 | tfe:$tfe), |
| 2443 | name#" $vdata, $vaddr, $srsrc, $soffset"#"$offen"#"$idxen"#"$offset"# |
Tom Stellard | 1f9939f | 2015-02-27 14:59:41 +0000 | [diff] [blame] | 2444 | "$glc"#"$slc"#"$tfe", []>; |
Tom Stellard | ddea486 | 2014-08-11 22:18:14 +0000 | [diff] [blame] | 2445 | |
Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 2446 | let offen = 0, idxen = 0, vaddr = 0 in { |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2447 | defm _OFFSET : MUBUF_m <op, name#"_offset",(outs), |
Tom Stellard | 49282c9 | 2015-02-27 14:59:44 +0000 | [diff] [blame] | 2448 | (ins vdataClass:$vdata, SReg_128:$srsrc, SCSrc_32:$soffset, |
| 2449 | mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe), |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2450 | name#" $vdata, $srsrc, $soffset"#"$offset"#"$glc"#"$slc"#"$tfe", |
| 2451 | [(st store_vt:$vdata, (MUBUFOffset v4i32:$srsrc, i32:$soffset, |
| 2452 | i16:$offset, i1:$glc, i1:$slc, i1:$tfe))]>; |
Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 2453 | } // offen = 0, idxen = 0, vaddr = 0 |
| 2454 | |
Tom Stellard | ddea486 | 2014-08-11 22:18:14 +0000 | [diff] [blame] | 2455 | let offen = 1, idxen = 0 in { |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2456 | defm _OFFEN : MUBUF_m <op, name#"_offen", (outs), |
Tom Stellard | c229baa | 2015-03-10 16:16:49 +0000 | [diff] [blame] | 2457 | (ins vdataClass:$vdata, VGPR_32:$vaddr, SReg_128:$srsrc, |
Tom Stellard | 49282c9 | 2015-02-27 14:59:44 +0000 | [diff] [blame] | 2458 | SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc, |
| 2459 | slc:$slc, tfe:$tfe), |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2460 | name#" $vdata, $vaddr, $srsrc, $soffset offen"#"$offset"# |
| 2461 | "$glc"#"$slc"#"$tfe", []>; |
Tom Stellard | ddea486 | 2014-08-11 22:18:14 +0000 | [diff] [blame] | 2462 | } // end offen = 1, idxen = 0 |
| 2463 | |
Tom Stellard | a14b011 | 2015-03-10 16:16:51 +0000 | [diff] [blame] | 2464 | let offen = 0, idxen = 1 in { |
| 2465 | defm _IDXEN : MUBUF_m <op, name#"_idxen", (outs), |
| 2466 | (ins vdataClass:$vdata, VGPR_32:$vaddr, SReg_128:$srsrc, |
| 2467 | SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc, |
| 2468 | slc:$slc, tfe:$tfe), |
| 2469 | name#" $vdata, $vaddr, $srsrc, $soffset idxen"#"$offset"#"$glc"#"$slc"#"$tfe", []>; |
| 2470 | } |
| 2471 | |
| 2472 | let offen = 1, idxen = 1 in { |
| 2473 | defm _BOTHEN : MUBUF_m <op, name#"_bothen", (outs), |
| 2474 | (ins vdataClass:$vdata, VReg_64:$vaddr, SReg_128:$srsrc, SCSrc_32:$soffset, |
| 2475 | mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe), |
| 2476 | name#" $vdata, $vaddr, $srsrc, $soffset idxen offen"#"$offset"#"$glc"#"$slc"#"$tfe", []>; |
| 2477 | } |
| 2478 | |
Tom Stellard | 1f9939f | 2015-02-27 14:59:41 +0000 | [diff] [blame] | 2479 | let offen = 0, idxen = 0 in { |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2480 | defm _ADDR64 : MUBUFAddr64_m <op, name#"_addr64", (outs), |
Tom Stellard | c229baa | 2015-03-10 16:16:49 +0000 | [diff] [blame] | 2481 | (ins vdataClass:$vdata, VReg_64:$vaddr, SReg_128:$srsrc, |
| 2482 | SCSrc_32:$soffset, |
Tom Stellard | 1f9939f | 2015-02-27 14:59:41 +0000 | [diff] [blame] | 2483 | mbuf_offset:$offset, glc:$glc, slc:$slc, |
| 2484 | tfe:$tfe), |
| 2485 | name#" $vdata, $vaddr, $srsrc, $soffset addr64"# |
| 2486 | "$offset"#"$glc"#"$slc"#"$tfe", |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2487 | [(st store_vt:$vdata, |
Tom Stellard | c53861a | 2015-02-11 00:34:32 +0000 | [diff] [blame] | 2488 | (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, |
Tom Stellard | 1f9939f | 2015-02-27 14:59:41 +0000 | [diff] [blame] | 2489 | i32:$soffset, i16:$offset, |
| 2490 | i1:$glc, i1:$slc, i1:$tfe))]>; |
Marek Olsak | 7ef6db4 | 2015-01-27 17:24:54 +0000 | [diff] [blame] | 2491 | } |
| 2492 | } // End mayLoad = 0, mayStore = 1 |
Tom Stellard | 754f80f | 2013-04-05 23:31:51 +0000 | [diff] [blame] | 2493 | } |
| 2494 | |
Matt Arsenault | d6adfb4 | 2015-09-24 19:52:21 +0000 | [diff] [blame] | 2495 | // For cache invalidation instructions. |
| 2496 | multiclass MUBUF_Invalidate <mubuf op, string opName, SDPatternOperator node> { |
| 2497 | let hasSideEffects = 1, mayStore = 1, AsmMatchConverter = "" in { |
| 2498 | def "" : MUBUF_Pseudo <opName, (outs), (ins), [(node)]>; |
| 2499 | |
| 2500 | // Set everything to 0. |
| 2501 | let offset = 0, offen = 0, idxen = 0, glc = 0, vaddr = 0, |
| 2502 | vdata = 0, srsrc = 0, slc = 0, tfe = 0, soffset = 0 in { |
| 2503 | let addr64 = 0 in { |
| 2504 | def _si : MUBUF_Real_si <op, opName, (outs), (ins), opName>; |
| 2505 | } |
| 2506 | |
| 2507 | def _vi : MUBUF_Real_vi <op, opName, (outs), (ins), opName>; |
| 2508 | } |
| 2509 | } // End hasSideEffects = 1, mayStore = 1, AsmMatchConverter = "" |
| 2510 | } |
| 2511 | |
Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 2512 | class FLAT_Load_Helper <bits<7> op, string asm, RegisterClass regClass> : |
Matt Arsenault | e6c5241 | 2015-02-18 02:10:37 +0000 | [diff] [blame] | 2513 | FLAT <op, (outs regClass:$vdst), |
Tom Stellard | 12a1910 | 2015-06-12 20:47:06 +0000 | [diff] [blame] | 2514 | (ins VReg_64:$addr, glc_flat:$glc, slc_flat:$slc, tfe_flat:$tfe), |
| 2515 | asm#" $vdst, $addr"#"$glc"#"$slc"#"$tfe", []> { |
Matt Arsenault | e6c5241 | 2015-02-18 02:10:37 +0000 | [diff] [blame] | 2516 | let data = 0; |
Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 2517 | let mayLoad = 1; |
| 2518 | } |
| 2519 | |
| 2520 | class FLAT_Store_Helper <bits<7> op, string name, RegisterClass vdataClass> : |
Tom Stellard | 12a1910 | 2015-06-12 20:47:06 +0000 | [diff] [blame] | 2521 | FLAT <op, (outs), (ins vdataClass:$data, VReg_64:$addr, |
| 2522 | glc_flat:$glc, slc_flat:$slc, tfe_flat:$tfe), |
| 2523 | name#" $data, $addr"#"$glc"#"$slc"#"$tfe", |
Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 2524 | []> { |
| 2525 | |
| 2526 | let mayLoad = 0; |
| 2527 | let mayStore = 1; |
| 2528 | |
| 2529 | // Encoding |
Matt Arsenault | e6c5241 | 2015-02-18 02:10:37 +0000 | [diff] [blame] | 2530 | let vdst = 0; |
Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 2531 | } |
| 2532 | |
Tom Stellard | 12a1910 | 2015-06-12 20:47:06 +0000 | [diff] [blame] | 2533 | multiclass FLAT_ATOMIC <bits<7> op, string name, RegisterClass vdst_rc, |
| 2534 | RegisterClass data_rc = vdst_rc> { |
| 2535 | |
| 2536 | let mayLoad = 1, mayStore = 1 in { |
| 2537 | def "" : FLAT <op, (outs), |
| 2538 | (ins VReg_64:$addr, data_rc:$data, slc_flat_atomic:$slc, |
| 2539 | tfe_flat_atomic:$tfe), |
| 2540 | name#" $addr, $data"#"$slc"#"$tfe", []>, |
| 2541 | AtomicNoRet <NAME, 0> { |
| 2542 | let glc = 0; |
| 2543 | let vdst = 0; |
| 2544 | } |
| 2545 | |
| 2546 | def _RTN : FLAT <op, (outs vdst_rc:$vdst), |
| 2547 | (ins VReg_64:$addr, data_rc:$data, slc_flat_atomic:$slc, |
| 2548 | tfe_flat_atomic:$tfe), |
| 2549 | name#" $vdst, $addr, $data glc"#"$slc"#"$tfe", []>, |
| 2550 | AtomicNoRet <NAME, 1> { |
| 2551 | let glc = 1; |
Matt Arsenault | 1d36b71 | 2015-09-26 05:06:48 +0000 | [diff] [blame] | 2552 | let hasPostISelHook = 1; |
Tom Stellard | 12a1910 | 2015-06-12 20:47:06 +0000 | [diff] [blame] | 2553 | } |
| 2554 | } |
| 2555 | } |
| 2556 | |
Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2557 | class MIMG_Mask <string op, int channels> { |
| 2558 | string Op = op; |
| 2559 | int Channels = channels; |
| 2560 | } |
| 2561 | |
Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 2562 | class MIMG_NoSampler_Helper <bits<7> op, string asm, |
Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2563 | RegisterClass dst_rc, |
Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 2564 | RegisterClass src_rc> : MIMG < |
Tom Stellard | 353b336 | 2013-05-06 23:02:12 +0000 | [diff] [blame] | 2565 | op, |
Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2566 | (outs dst_rc:$vdata), |
Tom Stellard | 353b336 | 2013-05-06 23:02:12 +0000 | [diff] [blame] | 2567 | (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128, |
Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 2568 | i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr, |
Tom Stellard | 353b336 | 2013-05-06 23:02:12 +0000 | [diff] [blame] | 2569 | SReg_256:$srsrc), |
| 2570 | asm#" $vdata, $dmask, $unorm, $glc, $da, $r128," |
| 2571 | #" $tfe, $lwe, $slc, $vaddr, $srsrc", |
| 2572 | []> { |
Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 2573 | let ssamp = 0; |
Tom Stellard | 353b336 | 2013-05-06 23:02:12 +0000 | [diff] [blame] | 2574 | let mayLoad = 1; |
| 2575 | let mayStore = 0; |
| 2576 | let hasPostISelHook = 1; |
| 2577 | } |
| 2578 | |
Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2579 | multiclass MIMG_NoSampler_Src_Helper <bits<7> op, string asm, |
| 2580 | RegisterClass dst_rc, |
| 2581 | int channels> { |
Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 2582 | def _V1 : MIMG_NoSampler_Helper <op, asm, dst_rc, VGPR_32>, |
Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2583 | MIMG_Mask<asm#"_V1", channels>; |
| 2584 | def _V2 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_64>, |
| 2585 | MIMG_Mask<asm#"_V2", channels>; |
| 2586 | def _V4 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_128>, |
| 2587 | MIMG_Mask<asm#"_V4", channels>; |
| 2588 | } |
| 2589 | |
Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 2590 | multiclass MIMG_NoSampler <bits<7> op, string asm> { |
Tom Stellard | 45c0b3a | 2015-01-07 20:59:25 +0000 | [diff] [blame] | 2591 | defm _V1 : MIMG_NoSampler_Src_Helper <op, asm, VGPR_32, 1>; |
Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2592 | defm _V2 : MIMG_NoSampler_Src_Helper <op, asm, VReg_64, 2>; |
| 2593 | defm _V3 : MIMG_NoSampler_Src_Helper <op, asm, VReg_96, 3>; |
| 2594 | defm _V4 : MIMG_NoSampler_Src_Helper <op, asm, VReg_128, 4>; |
Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 2595 | } |
| 2596 | |
| 2597 | class MIMG_Sampler_Helper <bits<7> op, string asm, |
Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2598 | RegisterClass dst_rc, |
Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 2599 | RegisterClass src_rc, int wqm> : MIMG < |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 2600 | op, |
Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2601 | (outs dst_rc:$vdata), |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 2602 | (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128, |
Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 2603 | i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr, |
Christian Konig | 8465296 | 2013-03-01 09:46:17 +0000 | [diff] [blame] | 2604 | SReg_256:$srsrc, SReg_128:$ssamp), |
Christian Konig | 08e768b | 2013-02-21 15:17:17 +0000 | [diff] [blame] | 2605 | asm#" $vdata, $dmask, $unorm, $glc, $da, $r128," |
| 2606 | #" $tfe, $lwe, $slc, $vaddr, $srsrc, $ssamp", |
Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 2607 | []> { |
| 2608 | let mayLoad = 1; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2609 | let mayStore = 0; |
Christian Konig | 8b1ed28 | 2013-04-10 08:39:16 +0000 | [diff] [blame] | 2610 | let hasPostISelHook = 1; |
Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 2611 | let WQM = wqm; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2612 | } |
| 2613 | |
Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2614 | multiclass MIMG_Sampler_Src_Helper <bits<7> op, string asm, |
| 2615 | RegisterClass dst_rc, |
Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 2616 | int channels, int wqm> { |
| 2617 | def _V1 : MIMG_Sampler_Helper <op, asm, dst_rc, VGPR_32, wqm>, |
Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2618 | MIMG_Mask<asm#"_V1", channels>; |
Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 2619 | def _V2 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_64, wqm>, |
Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2620 | MIMG_Mask<asm#"_V2", channels>; |
Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 2621 | def _V4 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_128, wqm>, |
Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2622 | MIMG_Mask<asm#"_V4", channels>; |
Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 2623 | def _V8 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_256, wqm>, |
Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2624 | MIMG_Mask<asm#"_V8", channels>; |
Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 2625 | def _V16 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_512, wqm>, |
Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2626 | MIMG_Mask<asm#"_V16", channels>; |
| 2627 | } |
| 2628 | |
Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 2629 | multiclass MIMG_Sampler <bits<7> op, string asm> { |
Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 2630 | defm _V1 : MIMG_Sampler_Src_Helper<op, asm, VGPR_32, 1, 0>; |
| 2631 | defm _V2 : MIMG_Sampler_Src_Helper<op, asm, VReg_64, 2, 0>; |
| 2632 | defm _V3 : MIMG_Sampler_Src_Helper<op, asm, VReg_96, 3, 0>; |
| 2633 | defm _V4 : MIMG_Sampler_Src_Helper<op, asm, VReg_128, 4, 0>; |
| 2634 | } |
| 2635 | |
| 2636 | multiclass MIMG_Sampler_WQM <bits<7> op, string asm> { |
| 2637 | defm _V1 : MIMG_Sampler_Src_Helper<op, asm, VGPR_32, 1, 1>; |
| 2638 | defm _V2 : MIMG_Sampler_Src_Helper<op, asm, VReg_64, 2, 1>; |
| 2639 | defm _V3 : MIMG_Sampler_Src_Helper<op, asm, VReg_96, 3, 1>; |
| 2640 | defm _V4 : MIMG_Sampler_Src_Helper<op, asm, VReg_128, 4, 1>; |
Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 2641 | } |
| 2642 | |
Marek Olsak | 51b8e7b | 2014-06-18 22:00:29 +0000 | [diff] [blame] | 2643 | class MIMG_Gather_Helper <bits<7> op, string asm, |
| 2644 | RegisterClass dst_rc, |
Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 2645 | RegisterClass src_rc, int wqm> : MIMG < |
Marek Olsak | 51b8e7b | 2014-06-18 22:00:29 +0000 | [diff] [blame] | 2646 | op, |
| 2647 | (outs dst_rc:$vdata), |
| 2648 | (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128, |
| 2649 | i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr, |
| 2650 | SReg_256:$srsrc, SReg_128:$ssamp), |
| 2651 | asm#" $vdata, $dmask, $unorm, $glc, $da, $r128," |
| 2652 | #" $tfe, $lwe, $slc, $vaddr, $srsrc, $ssamp", |
| 2653 | []> { |
| 2654 | let mayLoad = 1; |
| 2655 | let mayStore = 0; |
| 2656 | |
| 2657 | // DMASK was repurposed for GATHER4. 4 components are always |
| 2658 | // returned and DMASK works like a swizzle - it selects |
| 2659 | // the component to fetch. The only useful DMASK values are |
| 2660 | // 1=red, 2=green, 4=blue, 8=alpha. (e.g. 1 returns |
| 2661 | // (red,red,red,red) etc.) The ISA document doesn't mention |
| 2662 | // this. |
| 2663 | // Therefore, disable all code which updates DMASK by setting these two: |
| 2664 | let MIMG = 0; |
| 2665 | let hasPostISelHook = 0; |
Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 2666 | let WQM = wqm; |
Marek Olsak | 51b8e7b | 2014-06-18 22:00:29 +0000 | [diff] [blame] | 2667 | } |
| 2668 | |
| 2669 | multiclass MIMG_Gather_Src_Helper <bits<7> op, string asm, |
| 2670 | RegisterClass dst_rc, |
Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 2671 | int channels, int wqm> { |
| 2672 | def _V1 : MIMG_Gather_Helper <op, asm, dst_rc, VGPR_32, wqm>, |
Marek Olsak | 51b8e7b | 2014-06-18 22:00:29 +0000 | [diff] [blame] | 2673 | MIMG_Mask<asm#"_V1", channels>; |
Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 2674 | def _V2 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_64, wqm>, |
Marek Olsak | 51b8e7b | 2014-06-18 22:00:29 +0000 | [diff] [blame] | 2675 | MIMG_Mask<asm#"_V2", channels>; |
Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 2676 | def _V4 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_128, wqm>, |
Marek Olsak | 51b8e7b | 2014-06-18 22:00:29 +0000 | [diff] [blame] | 2677 | MIMG_Mask<asm#"_V4", channels>; |
Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 2678 | def _V8 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_256, wqm>, |
Marek Olsak | 51b8e7b | 2014-06-18 22:00:29 +0000 | [diff] [blame] | 2679 | MIMG_Mask<asm#"_V8", channels>; |
Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 2680 | def _V16 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_512, wqm>, |
Marek Olsak | 51b8e7b | 2014-06-18 22:00:29 +0000 | [diff] [blame] | 2681 | MIMG_Mask<asm#"_V16", channels>; |
| 2682 | } |
| 2683 | |
| 2684 | multiclass MIMG_Gather <bits<7> op, string asm> { |
Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 2685 | defm _V1 : MIMG_Gather_Src_Helper<op, asm, VGPR_32, 1, 0>; |
| 2686 | defm _V2 : MIMG_Gather_Src_Helper<op, asm, VReg_64, 2, 0>; |
| 2687 | defm _V3 : MIMG_Gather_Src_Helper<op, asm, VReg_96, 3, 0>; |
| 2688 | defm _V4 : MIMG_Gather_Src_Helper<op, asm, VReg_128, 4, 0>; |
| 2689 | } |
| 2690 | |
| 2691 | multiclass MIMG_Gather_WQM <bits<7> op, string asm> { |
| 2692 | defm _V1 : MIMG_Gather_Src_Helper<op, asm, VGPR_32, 1, 1>; |
| 2693 | defm _V2 : MIMG_Gather_Src_Helper<op, asm, VReg_64, 2, 1>; |
| 2694 | defm _V3 : MIMG_Gather_Src_Helper<op, asm, VReg_96, 3, 1>; |
| 2695 | defm _V4 : MIMG_Gather_Src_Helper<op, asm, VReg_128, 4, 1>; |
Marek Olsak | 51b8e7b | 2014-06-18 22:00:29 +0000 | [diff] [blame] | 2696 | } |
| 2697 | |
Christian Konig | f741fbf | 2013-02-26 17:52:42 +0000 | [diff] [blame] | 2698 | //===----------------------------------------------------------------------===// |
| 2699 | // Vector instruction mappings |
| 2700 | //===----------------------------------------------------------------------===// |
| 2701 | |
| 2702 | // Maps an opcode in e32 form to its e64 equivalent |
| 2703 | def getVOPe64 : InstrMapping { |
| 2704 | let FilterClass = "VOP"; |
| 2705 | let RowFields = ["OpName"]; |
| 2706 | let ColFields = ["Size"]; |
| 2707 | let KeyCol = ["4"]; |
| 2708 | let ValueCols = [["8"]]; |
| 2709 | } |
| 2710 | |
Tom Stellard | 1aaad69 | 2014-07-21 16:55:33 +0000 | [diff] [blame] | 2711 | // Maps an opcode in e64 form to its e32 equivalent |
| 2712 | def getVOPe32 : InstrMapping { |
| 2713 | let FilterClass = "VOP"; |
| 2714 | let RowFields = ["OpName"]; |
| 2715 | let ColFields = ["Size"]; |
| 2716 | let KeyCol = ["8"]; |
| 2717 | let ValueCols = [["4"]]; |
| 2718 | } |
| 2719 | |
Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2720 | def getMaskedMIMGOp : InstrMapping { |
| 2721 | let FilterClass = "MIMG_Mask"; |
| 2722 | let RowFields = ["Op"]; |
| 2723 | let ColFields = ["Channels"]; |
| 2724 | let KeyCol = ["4"]; |
| 2725 | let ValueCols = [["1"], ["2"], ["3"] ]; |
| 2726 | } |
| 2727 | |
Christian Konig | 3c14580 | 2013-03-27 09:12:59 +0000 | [diff] [blame] | 2728 | // Maps an commuted opcode to its original version |
| 2729 | def getCommuteOrig : InstrMapping { |
| 2730 | let FilterClass = "VOP2_REV"; |
| 2731 | let RowFields = ["RevOp"]; |
| 2732 | let ColFields = ["IsOrig"]; |
| 2733 | let KeyCol = ["0"]; |
| 2734 | let ValueCols = [["1"]]; |
| 2735 | } |
| 2736 | |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 2737 | // Maps an original opcode to its commuted version |
| 2738 | def getCommuteRev : InstrMapping { |
| 2739 | let FilterClass = "VOP2_REV"; |
| 2740 | let RowFields = ["RevOp"]; |
| 2741 | let ColFields = ["IsOrig"]; |
| 2742 | let KeyCol = ["1"]; |
| 2743 | let ValueCols = [["0"]]; |
| 2744 | } |
| 2745 | |
| 2746 | def getCommuteCmpOrig : InstrMapping { |
Matt Arsenault | 88a13c6 | 2015-03-23 18:45:41 +0000 | [diff] [blame] | 2747 | let FilterClass = "VOP2_REV"; |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 2748 | let RowFields = ["RevOp"]; |
| 2749 | let ColFields = ["IsOrig"]; |
| 2750 | let KeyCol = ["0"]; |
| 2751 | let ValueCols = [["1"]]; |
| 2752 | } |
| 2753 | |
| 2754 | // Maps an original opcode to its commuted version |
| 2755 | def getCommuteCmpRev : InstrMapping { |
Matt Arsenault | 88a13c6 | 2015-03-23 18:45:41 +0000 | [diff] [blame] | 2756 | let FilterClass = "VOP2_REV"; |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 2757 | let RowFields = ["RevOp"]; |
| 2758 | let ColFields = ["IsOrig"]; |
| 2759 | let KeyCol = ["1"]; |
| 2760 | let ValueCols = [["0"]]; |
| 2761 | } |
| 2762 | |
| 2763 | |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 2764 | def getMCOpcodeGen : InstrMapping { |
Tom Stellard | c721a23 | 2014-05-16 20:56:47 +0000 | [diff] [blame] | 2765 | let FilterClass = "SIMCInstr"; |
| 2766 | let RowFields = ["PseudoInstr"]; |
| 2767 | let ColFields = ["Subtarget"]; |
| 2768 | let KeyCol = [!cast<string>(SISubtarget.NONE)]; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 2769 | let ValueCols = [[!cast<string>(SISubtarget.SI)],[!cast<string>(SISubtarget.VI)]]; |
Tom Stellard | c721a23 | 2014-05-16 20:56:47 +0000 | [diff] [blame] | 2770 | } |
| 2771 | |
Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 2772 | def getAddr64Inst : InstrMapping { |
| 2773 | let FilterClass = "MUBUFAddr64Table"; |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 2774 | let RowFields = ["OpName"]; |
Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 2775 | let ColFields = ["IsAddr64"]; |
| 2776 | let KeyCol = ["0"]; |
| 2777 | let ValueCols = [["1"]]; |
| 2778 | } |
| 2779 | |
Matt Arsenault | 9903ccf | 2014-09-08 15:07:27 +0000 | [diff] [blame] | 2780 | // Maps an atomic opcode to its version with a return value. |
| 2781 | def getAtomicRetOp : InstrMapping { |
| 2782 | let FilterClass = "AtomicNoRet"; |
| 2783 | let RowFields = ["NoRetOp"]; |
| 2784 | let ColFields = ["IsRet"]; |
| 2785 | let KeyCol = ["0"]; |
| 2786 | let ValueCols = [["1"]]; |
| 2787 | } |
| 2788 | |
| 2789 | // Maps an atomic opcode to its returnless version. |
| 2790 | def getAtomicNoRetOp : InstrMapping { |
| 2791 | let FilterClass = "AtomicNoRet"; |
| 2792 | let RowFields = ["NoRetOp"]; |
| 2793 | let ColFields = ["IsRet"]; |
| 2794 | let KeyCol = ["1"]; |
| 2795 | let ValueCols = [["0"]]; |
| 2796 | } |
| 2797 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2798 | include "SIInstructions.td" |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 2799 | include "CIInstructions.td" |
| 2800 | include "VIInstructions.td" |