blob: a90ed1db1b9e6fdf26334312dd058c7798b9b962 [file] [log] [blame]
Christian Konig72d5d5c2013-02-21 15:16:44 +00001//===-- SIInstrInfo.td - SI Instruction Infos -------------*- tablegen -*--===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Tom Stellardd7e6f132015-04-08 01:09:26 +00009def isCI : Predicate<"Subtarget->getGeneration() "
10 ">= AMDGPUSubtarget::SEA_ISLANDS">;
Tom Stellard217361c2015-08-06 19:28:38 +000011def isCIOnly : Predicate<"Subtarget->getGeneration() =="
12 "AMDGPUSubtarget::SEA_ISLANDS">,
13 AssemblerPredicate <"FeatureSeaIslands">;
Tom Stellardd7e6f132015-04-08 01:09:26 +000014def isVI : Predicate <
15 "Subtarget->getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS">,
16 AssemblerPredicate<"FeatureGCN3Encoding">;
Tom Stellard75aadc22012-12-11 21:25:42 +000017
Tom Stellardd1f0f022015-04-23 19:33:54 +000018def DisableInst : Predicate <"false">, AssemblerPredicate<"FeatureDisable">;
19
Tom Stellard94d2e992014-10-07 23:51:34 +000020class vop {
21 field bits<9> SI3;
Marek Olsak5df00d62014-12-07 12:18:57 +000022 field bits<10> VI3;
Tom Stellard94d2e992014-10-07 23:51:34 +000023}
24
Marek Olsak5df00d62014-12-07 12:18:57 +000025class vopc <bits<8> si, bits<8> vi = !add(0x40, si)> : vop {
Tom Stellard0aec5872014-10-07 23:51:39 +000026 field bits<8> SI = si;
Marek Olsak5df00d62014-12-07 12:18:57 +000027 field bits<8> VI = vi;
Tom Stellard0aec5872014-10-07 23:51:39 +000028
Marek Olsak5df00d62014-12-07 12:18:57 +000029 field bits<9> SI3 = {0, si{7-0}};
30 field bits<10> VI3 = {0, 0, vi{7-0}};
Tom Stellard0aec5872014-10-07 23:51:39 +000031}
32
Marek Olsak5df00d62014-12-07 12:18:57 +000033class vop1 <bits<8> si, bits<8> vi = si> : vop {
34 field bits<8> SI = si;
35 field bits<8> VI = vi;
Tom Stellard94d2e992014-10-07 23:51:34 +000036
Marek Olsak5df00d62014-12-07 12:18:57 +000037 field bits<9> SI3 = {1, 1, si{6-0}};
38 field bits<10> VI3 = !add(0x140, vi);
Tom Stellard94d2e992014-10-07 23:51:34 +000039}
40
Marek Olsak5df00d62014-12-07 12:18:57 +000041class vop2 <bits<6> si, bits<6> vi = si> : vop {
Tom Stellardbec5a242014-10-07 23:51:38 +000042 field bits<6> SI = si;
Marek Olsak5df00d62014-12-07 12:18:57 +000043 field bits<6> VI = vi;
Tom Stellardbec5a242014-10-07 23:51:38 +000044
Marek Olsak5df00d62014-12-07 12:18:57 +000045 field bits<9> SI3 = {1, 0, 0, si{5-0}};
46 field bits<10> VI3 = {0, 1, 0, 0, vi{5-0}};
Tom Stellardbec5a242014-10-07 23:51:38 +000047}
48
Marek Olsakf0b130a2015-01-15 18:43:06 +000049// Specify a VOP2 opcode for SI and VOP3 opcode for VI
50// that doesn't have VOP2 encoding on VI
51class vop23 <bits<6> si, bits<10> vi> : vop2 <si> {
52 let VI3 = vi;
53}
54
Marek Olsak5df00d62014-12-07 12:18:57 +000055class vop3 <bits<9> si, bits<10> vi = {0, si}> : vop {
56 let SI3 = si;
57 let VI3 = vi;
58}
59
60class sop1 <bits<8> si, bits<8> vi = si> {
61 field bits<8> SI = si;
62 field bits<8> VI = vi;
63}
64
65class sop2 <bits<7> si, bits<7> vi = si> {
66 field bits<7> SI = si;
67 field bits<7> VI = vi;
68}
69
70class sopk <bits<5> si, bits<5> vi = si> {
71 field bits<5> SI = si;
72 field bits<5> VI = vi;
Tom Stellard845bb3c2014-10-07 23:51:41 +000073}
74
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +000075// Specify an SMRD opcode for SI and SMEM opcode for VI
Matt Arsenaulte66621b2015-09-24 19:52:27 +000076
77// FIXME: This should really be bits<5> si, Tablegen crashes if
78// parameter default value is other parameter with different bit size
79class smrd<bits<8> si, bits<8> vi = si> {
80 field bits<5> SI = si{4-0};
81 field bits<8> VI = vi;
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +000082}
83
Tom Stellardc721a232014-05-16 20:56:47 +000084// Execpt for the NONE field, this must be kept in sync with the SISubtarget enum
Marek Olsaka93603d2015-01-15 18:42:51 +000085// in AMDGPUInstrInfo.cpp
Tom Stellardc721a232014-05-16 20:56:47 +000086def SISubtarget {
87 int NONE = -1;
88 int SI = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +000089 int VI = 1;
Tom Stellardc721a232014-05-16 20:56:47 +000090}
91
Tom Stellard75aadc22012-12-11 21:25:42 +000092//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +000093// SI DAG Nodes
94//===----------------------------------------------------------------------===//
95
Tom Stellard9fa17912013-08-14 23:24:45 +000096def SIload_constant : SDNode<"AMDGPUISD::LOAD_CONSTANT",
Tom Stellard868fd922014-04-17 21:00:11 +000097 SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisVT<1, v4i32>, SDTCisVT<2, i32>]>,
Tom Stellard9fa17912013-08-14 23:24:45 +000098 [SDNPMayLoad, SDNPMemOperand]
99>;
100
Tom Stellardafcf12f2013-09-12 02:55:14 +0000101def SItbuffer_store : SDNode<"AMDGPUISD::TBUFFER_STORE_FORMAT",
102 SDTypeProfile<0, 13,
Tom Stellard868fd922014-04-17 21:00:11 +0000103 [SDTCisVT<0, v4i32>, // rsrc(SGPR)
Tom Stellardafcf12f2013-09-12 02:55:14 +0000104 SDTCisVT<1, iAny>, // vdata(VGPR)
105 SDTCisVT<2, i32>, // num_channels(imm)
106 SDTCisVT<3, i32>, // vaddr(VGPR)
107 SDTCisVT<4, i32>, // soffset(SGPR)
108 SDTCisVT<5, i32>, // inst_offset(imm)
109 SDTCisVT<6, i32>, // dfmt(imm)
110 SDTCisVT<7, i32>, // nfmt(imm)
111 SDTCisVT<8, i32>, // offen(imm)
112 SDTCisVT<9, i32>, // idxen(imm)
113 SDTCisVT<10, i32>, // glc(imm)
114 SDTCisVT<11, i32>, // slc(imm)
115 SDTCisVT<12, i32> // tfe(imm)
116 ]>,
117 [SDNPMayStore, SDNPMemOperand, SDNPHasChain]
118>;
119
Tom Stellard9fa17912013-08-14 23:24:45 +0000120def SIload_input : SDNode<"AMDGPUISD::LOAD_INPUT",
Tom Stellard868fd922014-04-17 21:00:11 +0000121 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisVT<1, v4i32>, SDTCisVT<2, i16>,
Tom Stellard9fa17912013-08-14 23:24:45 +0000122 SDTCisVT<3, i32>]>
123>;
124
125class SDSample<string opcode> : SDNode <opcode,
Tom Stellard67850652013-08-14 23:24:53 +0000126 SDTypeProfile<1, 4, [SDTCisVT<0, v4f32>, SDTCisVT<2, v32i8>,
Tom Stellard868fd922014-04-17 21:00:11 +0000127 SDTCisVT<3, v4i32>, SDTCisVT<4, i32>]>
Tom Stellard9fa17912013-08-14 23:24:45 +0000128>;
129
130def SIsample : SDSample<"AMDGPUISD::SAMPLE">;
131def SIsampleb : SDSample<"AMDGPUISD::SAMPLEB">;
132def SIsampled : SDSample<"AMDGPUISD::SAMPLED">;
133def SIsamplel : SDSample<"AMDGPUISD::SAMPLEL">;
134
Tom Stellard067c8152014-07-21 14:01:14 +0000135def SIconstdata_ptr : SDNode<
136 "AMDGPUISD::CONST_DATA_PTR", SDTypeProfile <1, 0, [SDTCisVT<0, i64>]>
137>;
138
Tom Stellard381a94a2015-05-12 15:00:49 +0000139//===----------------------------------------------------------------------===//
140// SDNodes and PatFrag for local loads and stores to enable s_mov_b32 m0, -1
141// to be glued to the memory instructions.
142//===----------------------------------------------------------------------===//
143
144def SIld_local : SDNode <"ISD::LOAD", SDTLoad,
145 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand, SDNPInGlue]
146>;
147
148def si_ld_local : PatFrag <(ops node:$ptr), (SIld_local node:$ptr), [{
149 return isLocalLoad(cast<LoadSDNode>(N));
150}]>;
151
152def si_load_local : PatFrag <(ops node:$ptr), (si_ld_local node:$ptr), [{
153 return cast<LoadSDNode>(N)->getAddressingMode() == ISD::UNINDEXED &&
154 cast<LoadSDNode>(N)->getExtensionType() == ISD::NON_EXTLOAD;
155}]>;
156
157def si_load_local_align8 : Aligned8Bytes <
158 (ops node:$ptr), (si_load_local node:$ptr)
159>;
160
161def si_sextload_local : PatFrag <(ops node:$ptr), (si_ld_local node:$ptr), [{
162 return cast<LoadSDNode>(N)->getExtensionType() == ISD::SEXTLOAD;
163}]>;
164def si_az_extload_local : AZExtLoadBase <si_ld_local>;
165
166multiclass SIExtLoadLocal <PatFrag ld_node> {
167
168 def _i8 : PatFrag <(ops node:$ptr), (ld_node node:$ptr),
169 [{return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i8;}]
170 >;
171
172 def _i16 : PatFrag <(ops node:$ptr), (ld_node node:$ptr),
173 [{return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i16;}]
174 >;
175}
176
177defm si_sextload_local : SIExtLoadLocal <si_sextload_local>;
178defm si_az_extload_local : SIExtLoadLocal <si_az_extload_local>;
179
180def SIst_local : SDNode <"ISD::STORE", SDTStore,
181 [SDNPHasChain, SDNPMayStore, SDNPMemOperand, SDNPInGlue]
182>;
183
184def si_st_local : PatFrag <
185 (ops node:$val, node:$ptr), (SIst_local node:$val, node:$ptr), [{
186 return isLocalStore(cast<StoreSDNode>(N));
187}]>;
188
189def si_store_local : PatFrag <
190 (ops node:$val, node:$ptr), (si_st_local node:$val, node:$ptr), [{
191 return cast<StoreSDNode>(N)->getAddressingMode() == ISD::UNINDEXED &&
192 !cast<StoreSDNode>(N)->isTruncatingStore();
193}]>;
194
195def si_store_local_align8 : Aligned8Bytes <
196 (ops node:$val, node:$ptr), (si_store_local node:$val, node:$ptr)
197>;
198
199def si_truncstore_local : PatFrag <
200 (ops node:$val, node:$ptr), (si_st_local node:$val, node:$ptr), [{
201 return cast<StoreSDNode>(N)->isTruncatingStore();
202}]>;
203
204def si_truncstore_local_i8 : PatFrag <
205 (ops node:$val, node:$ptr), (si_truncstore_local node:$val, node:$ptr), [{
206 return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i8;
207}]>;
208
209def si_truncstore_local_i16 : PatFrag <
210 (ops node:$val, node:$ptr), (si_truncstore_local node:$val, node:$ptr), [{
211 return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i16;
212}]>;
213
214multiclass SIAtomicM0Glue2 <string op_name> {
215
216 def _glue : SDNode <"ISD::ATOMIC_"#op_name, SDTAtomic2,
217 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand, SDNPInGlue]
218 >;
219
220 def _local : local_binary_atomic_op <!cast<SDNode>(NAME#"_glue")>;
221}
222
223defm si_atomic_load_add : SIAtomicM0Glue2 <"LOAD_ADD">;
224defm si_atomic_load_and : SIAtomicM0Glue2 <"LOAD_AND">;
225defm si_atomic_load_min : SIAtomicM0Glue2 <"LOAD_MIN">;
226defm si_atomic_load_max : SIAtomicM0Glue2 <"LOAD_MAX">;
227defm si_atomic_load_or : SIAtomicM0Glue2 <"LOAD_OR">;
228defm si_atomic_load_sub : SIAtomicM0Glue2 <"LOAD_SUB">;
229defm si_atomic_load_xor : SIAtomicM0Glue2 <"LOAD_XOR">;
230defm si_atomic_load_umin : SIAtomicM0Glue2 <"LOAD_UMIN">;
231defm si_atomic_load_umax : SIAtomicM0Glue2 <"LOAD_UMAX">;
232defm si_atomic_swap : SIAtomicM0Glue2 <"SWAP">;
233
234def si_atomic_cmp_swap_glue : SDNode <"ISD::ATOMIC_CMP_SWAP", SDTAtomic3,
235 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand, SDNPInGlue]
236>;
237
238defm si_atomic_cmp_swap : AtomicCmpSwapLocal <si_atomic_cmp_swap_glue>;
239
Tom Stellard26075d52013-02-07 19:39:38 +0000240// Transformation function, extract the lower 32bit of a 64bit immediate
241def LO32 : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000242 return CurDAG->getTargetConstant(N->getZExtValue() & 0xffffffff, SDLoc(N),
243 MVT::i32);
Tom Stellard26075d52013-02-07 19:39:38 +0000244}]>;
245
Tom Stellardab8a8c82013-07-12 18:15:02 +0000246def LO32f : SDNodeXForm<fpimm, [{
Benjamin Kramerc22c7902013-07-12 20:18:05 +0000247 APInt V = N->getValueAPF().bitcastToAPInt().trunc(32);
248 return CurDAG->getTargetConstantFP(APFloat(APFloat::IEEEsingle, V), MVT::f32);
Tom Stellardab8a8c82013-07-12 18:15:02 +0000249}]>;
250
Tom Stellard26075d52013-02-07 19:39:38 +0000251// Transformation function, extract the upper 32bit of a 64bit immediate
252def HI32 : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000253 return CurDAG->getTargetConstant(N->getZExtValue() >> 32, SDLoc(N), MVT::i32);
Tom Stellard26075d52013-02-07 19:39:38 +0000254}]>;
255
Tom Stellardab8a8c82013-07-12 18:15:02 +0000256def HI32f : SDNodeXForm<fpimm, [{
Benjamin Kramerc22c7902013-07-12 20:18:05 +0000257 APInt V = N->getValueAPF().bitcastToAPInt().lshr(32).trunc(32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000258 return CurDAG->getTargetConstantFP(APFloat(APFloat::IEEEsingle, V), SDLoc(N),
259 MVT::f32);
Tom Stellardab8a8c82013-07-12 18:15:02 +0000260}]>;
261
Tom Stellard044e4182014-02-06 18:36:34 +0000262def IMM8bitDWORD : PatLeaf <(imm),
263 [{return (N->getZExtValue() & ~0x3FC) == 0;}]
Tom Stellard89093802013-02-07 19:39:40 +0000264>;
265
Tom Stellard044e4182014-02-06 18:36:34 +0000266def as_dword_i32imm : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000267 return CurDAG->getTargetConstant(N->getZExtValue() >> 2, SDLoc(N), MVT::i32);
Tom Stellard044e4182014-02-06 18:36:34 +0000268}]>;
269
Tom Stellardafcf12f2013-09-12 02:55:14 +0000270def as_i1imm : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000271 return CurDAG->getTargetConstant(N->getZExtValue(), SDLoc(N), MVT::i1);
Tom Stellardafcf12f2013-09-12 02:55:14 +0000272}]>;
273
274def as_i8imm : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000275 return CurDAG->getTargetConstant(N->getZExtValue(), SDLoc(N), MVT::i8);
Tom Stellardafcf12f2013-09-12 02:55:14 +0000276}]>;
277
Tom Stellard07a10a32013-06-03 17:39:43 +0000278def as_i16imm : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000279 return CurDAG->getTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i16);
Tom Stellard07a10a32013-06-03 17:39:43 +0000280}]>;
281
Tom Stellard044e4182014-02-06 18:36:34 +0000282def as_i32imm: SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000283 return CurDAG->getTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i32);
Tom Stellard044e4182014-02-06 18:36:34 +0000284}]>;
285
Matt Arsenaultbecd6562014-12-03 05:22:35 +0000286def as_i64imm: SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000287 return CurDAG->getTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i64);
Matt Arsenaultbecd6562014-12-03 05:22:35 +0000288}]>;
289
Tom Stellardfb77f002015-01-13 22:59:41 +0000290// Copied from the AArch64 backend:
291def bitcast_fpimm_to_i32 : SDNodeXForm<fpimm, [{
292return CurDAG->getTargetConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000293 N->getValueAPF().bitcastToAPInt().getZExtValue(), SDLoc(N), MVT::i32);
Tom Stellardfb77f002015-01-13 22:59:41 +0000294}]>;
295
296// Copied from the AArch64 backend:
297def bitcast_fpimm_to_i64 : SDNodeXForm<fpimm, [{
298return CurDAG->getTargetConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000299 N->getValueAPF().bitcastToAPInt().getZExtValue(), SDLoc(N), MVT::i64);
Tom Stellardfb77f002015-01-13 22:59:41 +0000300}]>;
301
Matt Arsenault99ed7892014-03-19 22:19:49 +0000302def IMM8bit : PatLeaf <(imm),
303 [{return isUInt<8>(N->getZExtValue());}]
304>;
305
Tom Stellard07a10a32013-06-03 17:39:43 +0000306def IMM12bit : PatLeaf <(imm),
307 [{return isUInt<12>(N->getZExtValue());}]
Tom Stellard89093802013-02-07 19:39:40 +0000308>;
309
Matt Arsenault99ed7892014-03-19 22:19:49 +0000310def IMM16bit : PatLeaf <(imm),
311 [{return isUInt<16>(N->getZExtValue());}]
312>;
313
Marek Olsak58f61a82014-12-07 17:17:38 +0000314def IMM20bit : PatLeaf <(imm),
315 [{return isUInt<20>(N->getZExtValue());}]
316>;
317
Tom Stellardd6cb8e82014-05-09 16:42:21 +0000318def IMM32bit : PatLeaf <(imm),
319 [{return isUInt<32>(N->getZExtValue());}]
320>;
321
Tom Stellarde2367942014-02-06 18:36:41 +0000322def mubuf_vaddr_offset : PatFrag<
323 (ops node:$ptr, node:$offset, node:$imm_offset),
324 (add (add node:$ptr, node:$offset), node:$imm_offset)
325>;
326
Christian Konigf82901a2013-02-26 17:52:23 +0000327class InlineImm <ValueType vt> : PatLeaf <(vt imm), [{
Tom Stellard7ed0b522014-04-03 20:19:27 +0000328 return isInlineImmediate(N);
Christian Konigb559b072013-02-16 11:28:36 +0000329}]>;
330
Matt Arsenault303011a2014-12-17 21:04:08 +0000331class InlineFPImm <ValueType vt> : PatLeaf <(vt fpimm), [{
332 return isInlineImmediate(N);
333}]>;
334
Tom Stellarddf94dc32013-08-14 23:24:24 +0000335class SGPRImm <dag frag> : PatLeaf<frag, [{
Eric Christopher7792e322015-01-30 23:24:40 +0000336 if (Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS) {
Tom Stellarddf94dc32013-08-14 23:24:24 +0000337 return false;
338 }
339 const SIRegisterInfo *SIRI =
Eric Christopher7792e322015-01-30 23:24:40 +0000340 static_cast<const SIRegisterInfo *>(Subtarget->getRegisterInfo());
Tom Stellarddf94dc32013-08-14 23:24:24 +0000341 for (SDNode::use_iterator U = N->use_begin(), E = SDNode::use_end();
342 U != E; ++U) {
Matt Arsenaultf3248132015-09-26 04:59:04 +0000343 const TargetRegisterClass *RC = getOperandRegClass(*U, U.getOperandNo());
344 if (RC && SIRI->isSGPRClass(RC))
Tom Stellarddf94dc32013-08-14 23:24:24 +0000345 return true;
Tom Stellarddf94dc32013-08-14 23:24:24 +0000346 }
347 return false;
348}]>;
349
Tom Stellard01825af2014-07-21 14:01:08 +0000350//===----------------------------------------------------------------------===//
351// Custom Operands
352//===----------------------------------------------------------------------===//
353
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +0000354def FRAMEri32 : Operand<iPTR> {
Matt Arsenault06028dd2014-05-01 16:37:52 +0000355 let MIOperandInfo = (ops i32:$ptr, i32imm:$index);
Tom Stellard81d871d2013-11-13 23:36:50 +0000356}
357
Tom Stellardd7e6f132015-04-08 01:09:26 +0000358def SoppBrTarget : AsmOperandClass {
359 let Name = "SoppBrTarget";
360 let ParserMethod = "parseSOppBrTarget";
361}
362
Tom Stellard01825af2014-07-21 14:01:08 +0000363def sopp_brtarget : Operand<OtherVT> {
364 let EncoderMethod = "getSOPPBrEncoding";
365 let OperandType = "OPERAND_PCREL";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000366 let ParserMatchClass = SoppBrTarget;
Tom Stellard01825af2014-07-21 14:01:08 +0000367}
368
Tom Stellardb4a313a2014-08-01 00:32:39 +0000369include "SIInstrFormats.td"
Marek Olsak5df00d62014-12-07 12:18:57 +0000370include "VIInstrFormats.td"
Tom Stellardb4a313a2014-08-01 00:32:39 +0000371
Tom Stellardd7e6f132015-04-08 01:09:26 +0000372def MubufOffsetMatchClass : AsmOperandClass {
373 let Name = "MubufOffset";
374 let ParserMethod = "parseMubufOptionalOps";
375 let RenderMethod = "addImmOperands";
376}
377
378class DSOffsetBaseMatchClass <string parser> : AsmOperandClass {
379 let Name = "DSOffset"#parser;
380 let ParserMethod = parser;
381 let RenderMethod = "addImmOperands";
382 let PredicateMethod = "isDSOffset";
383}
384
385def DSOffsetMatchClass : DSOffsetBaseMatchClass <"parseDSOptionalOps">;
386def DSOffsetGDSMatchClass : DSOffsetBaseMatchClass <"parseDSOffsetOptional">;
387
388def DSOffset01MatchClass : AsmOperandClass {
389 let Name = "DSOffset1";
390 let ParserMethod = "parseDSOff01OptionalOps";
391 let RenderMethod = "addImmOperands";
392 let PredicateMethod = "isDSOffset01";
393}
394
395class GDSBaseMatchClass <string parser> : AsmOperandClass {
396 let Name = "GDS"#parser;
397 let PredicateMethod = "isImm";
398 let ParserMethod = parser;
399 let RenderMethod = "addImmOperands";
400}
401
402def GDSMatchClass : GDSBaseMatchClass <"parseDSOptionalOps">;
403def GDS01MatchClass : GDSBaseMatchClass <"parseDSOff01OptionalOps">;
404
Tom Stellard12a19102015-06-12 20:47:06 +0000405class GLCBaseMatchClass <string parser> : AsmOperandClass {
406 let Name = "GLC"#parser;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000407 let PredicateMethod = "isImm";
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000408 let ParserMethod = parser;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000409 let RenderMethod = "addImmOperands";
410}
411
Tom Stellard12a19102015-06-12 20:47:06 +0000412def GLCMubufMatchClass : GLCBaseMatchClass <"parseMubufOptionalOps">;
413def GLCFlatMatchClass : GLCBaseMatchClass <"parseFlatOptionalOps">;
414
415class SLCBaseMatchClass <string parser> : AsmOperandClass {
416 let Name = "SLC"#parser;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000417 let PredicateMethod = "isImm";
Tom Stellard12a19102015-06-12 20:47:06 +0000418 let ParserMethod = parser;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000419 let RenderMethod = "addImmOperands";
420}
421
Tom Stellard12a19102015-06-12 20:47:06 +0000422def SLCMubufMatchClass : SLCBaseMatchClass <"parseMubufOptionalOps">;
423def SLCFlatMatchClass : SLCBaseMatchClass <"parseFlatOptionalOps">;
424def SLCFlatAtomicMatchClass : SLCBaseMatchClass <"parseFlatAtomicOptionalOps">;
425
426class TFEBaseMatchClass <string parser> : AsmOperandClass {
427 let Name = "TFE"#parser;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000428 let PredicateMethod = "isImm";
Tom Stellard12a19102015-06-12 20:47:06 +0000429 let ParserMethod = parser;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000430 let RenderMethod = "addImmOperands";
431}
432
Tom Stellard12a19102015-06-12 20:47:06 +0000433def TFEMubufMatchClass : TFEBaseMatchClass <"parseMubufOptionalOps">;
434def TFEFlatMatchClass : TFEBaseMatchClass <"parseFlatOptionalOps">;
435def TFEFlatAtomicMatchClass : TFEBaseMatchClass <"parseFlatAtomicOptionalOps">;
436
Tom Stellardd7e6f132015-04-08 01:09:26 +0000437def OModMatchClass : AsmOperandClass {
438 let Name = "OMod";
439 let PredicateMethod = "isImm";
440 let ParserMethod = "parseVOP3OptionalOps";
441 let RenderMethod = "addImmOperands";
442}
443
444def ClampMatchClass : AsmOperandClass {
445 let Name = "Clamp";
446 let PredicateMethod = "isImm";
447 let ParserMethod = "parseVOP3OptionalOps";
448 let RenderMethod = "addImmOperands";
449}
450
Tom Stellard217361c2015-08-06 19:28:38 +0000451class SMRDOffsetBaseMatchClass <string predicate> : AsmOperandClass {
452 let Name = "SMRDOffset"#predicate;
453 let PredicateMethod = predicate;
454 let RenderMethod = "addImmOperands";
455}
456
457def SMRDOffsetMatchClass : SMRDOffsetBaseMatchClass <"isSMRDOffset">;
458def SMRDLiteralOffsetMatchClass : SMRDOffsetBaseMatchClass <
459 "isSMRDLiteralOffset"
460>;
461
Tom Stellard229d5e62014-08-05 14:48:12 +0000462let OperandType = "OPERAND_IMMEDIATE" in {
463
464def offen : Operand<i1> {
465 let PrintMethod = "printOffen";
466}
467def idxen : Operand<i1> {
468 let PrintMethod = "printIdxen";
469}
470def addr64 : Operand<i1> {
471 let PrintMethod = "printAddr64";
472}
473def mbuf_offset : Operand<i16> {
474 let PrintMethod = "printMBUFOffset";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000475 let ParserMatchClass = MubufOffsetMatchClass;
Tom Stellard229d5e62014-08-05 14:48:12 +0000476}
Tom Stellardd7e6f132015-04-08 01:09:26 +0000477class ds_offset_base <AsmOperandClass mc> : Operand<i16> {
Matt Arsenault61cc9082014-10-10 22:16:07 +0000478 let PrintMethod = "printDSOffset";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000479 let ParserMatchClass = mc;
Matt Arsenault61cc9082014-10-10 22:16:07 +0000480}
Tom Stellardd7e6f132015-04-08 01:09:26 +0000481def ds_offset : ds_offset_base <DSOffsetMatchClass>;
482def ds_offset_gds : ds_offset_base <DSOffsetGDSMatchClass>;
483
Matt Arsenault61cc9082014-10-10 22:16:07 +0000484def ds_offset0 : Operand<i8> {
485 let PrintMethod = "printDSOffset0";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000486 let ParserMatchClass = DSOffset01MatchClass;
Matt Arsenault61cc9082014-10-10 22:16:07 +0000487}
488def ds_offset1 : Operand<i8> {
489 let PrintMethod = "printDSOffset1";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000490 let ParserMatchClass = DSOffset01MatchClass;
Matt Arsenault61cc9082014-10-10 22:16:07 +0000491}
Tom Stellardd7e6f132015-04-08 01:09:26 +0000492class gds_base <AsmOperandClass mc> : Operand <i1> {
Tom Stellard065e3d42015-03-09 18:49:54 +0000493 let PrintMethod = "printGDS";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000494 let ParserMatchClass = mc;
Tom Stellard065e3d42015-03-09 18:49:54 +0000495}
Tom Stellardd7e6f132015-04-08 01:09:26 +0000496def gds : gds_base <GDSMatchClass>;
497
498def gds01 : gds_base <GDS01MatchClass>;
499
Tom Stellard12a19102015-06-12 20:47:06 +0000500class glc_base <AsmOperandClass mc> : Operand <i1> {
Tom Stellard229d5e62014-08-05 14:48:12 +0000501 let PrintMethod = "printGLC";
Tom Stellard12a19102015-06-12 20:47:06 +0000502 let ParserMatchClass = mc;
Tom Stellard229d5e62014-08-05 14:48:12 +0000503}
Tom Stellard12a19102015-06-12 20:47:06 +0000504
505def glc : glc_base <GLCMubufMatchClass>;
506def glc_flat : glc_base <GLCFlatMatchClass>;
507
508class slc_base <AsmOperandClass mc> : Operand <i1> {
Tom Stellard229d5e62014-08-05 14:48:12 +0000509 let PrintMethod = "printSLC";
Tom Stellard12a19102015-06-12 20:47:06 +0000510 let ParserMatchClass = mc;
Tom Stellard229d5e62014-08-05 14:48:12 +0000511}
Tom Stellard12a19102015-06-12 20:47:06 +0000512
513def slc : slc_base <SLCMubufMatchClass>;
514def slc_flat : slc_base <SLCFlatMatchClass>;
515def slc_flat_atomic : slc_base <SLCFlatAtomicMatchClass>;
516
517class tfe_base <AsmOperandClass mc> : Operand <i1> {
Tom Stellard229d5e62014-08-05 14:48:12 +0000518 let PrintMethod = "printTFE";
Tom Stellard12a19102015-06-12 20:47:06 +0000519 let ParserMatchClass = mc;
Tom Stellard229d5e62014-08-05 14:48:12 +0000520}
521
Tom Stellard12a19102015-06-12 20:47:06 +0000522def tfe : tfe_base <TFEMubufMatchClass>;
523def tfe_flat : tfe_base <TFEFlatMatchClass>;
524def tfe_flat_atomic : tfe_base <TFEFlatAtomicMatchClass>;
525
Matt Arsenault97069782014-09-30 19:49:48 +0000526def omod : Operand <i32> {
527 let PrintMethod = "printOModSI";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000528 let ParserMatchClass = OModMatchClass;
Matt Arsenault97069782014-09-30 19:49:48 +0000529}
530
531def ClampMod : Operand <i1> {
532 let PrintMethod = "printClampSI";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000533 let ParserMatchClass = ClampMatchClass;
Matt Arsenault97069782014-09-30 19:49:48 +0000534}
535
Tom Stellard217361c2015-08-06 19:28:38 +0000536def smrd_offset : Operand <i32> {
537 let PrintMethod = "printU32ImmOperand";
538 let ParserMatchClass = SMRDOffsetMatchClass;
539}
540
541def smrd_literal_offset : Operand <i32> {
542 let PrintMethod = "printU32ImmOperand";
543 let ParserMatchClass = SMRDLiteralOffsetMatchClass;
544}
545
Tom Stellard229d5e62014-08-05 14:48:12 +0000546} // End OperandType = "OPERAND_IMMEDIATE"
547
Tom Stellardc0503922015-03-12 21:34:22 +0000548def VOPDstS64 : VOPDstOperand <SReg_64>;
549
Christian Konig72d5d5c2013-02-21 15:16:44 +0000550//===----------------------------------------------------------------------===//
Tom Stellardb02c2682014-06-24 23:33:07 +0000551// Complex patterns
552//===----------------------------------------------------------------------===//
553
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000554def DS1Addr1Offset : ComplexPattern<i32, 2, "SelectDS1Addr1Offset">;
Tom Stellardf3fc5552014-08-22 18:49:35 +0000555def DS64Bit4ByteAligned : ComplexPattern<i32, 3, "SelectDS64Bit4ByteAligned">;
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000556
Tom Stellardb02094e2014-07-21 15:45:01 +0000557def MUBUFAddr32 : ComplexPattern<i64, 9, "SelectMUBUFAddr32">;
Tom Stellard1f9939f2015-02-27 14:59:41 +0000558def MUBUFAddr64 : ComplexPattern<i64, 7, "SelectMUBUFAddr64">;
Tom Stellardc53861a2015-02-11 00:34:32 +0000559def MUBUFAddr64Atomic : ComplexPattern<i64, 5, "SelectMUBUFAddr64">;
Tom Stellardb02094e2014-07-21 15:45:01 +0000560def MUBUFScratch : ComplexPattern<i64, 4, "SelectMUBUFScratch">;
Tom Stellard155bbb72014-08-11 22:18:17 +0000561def MUBUFOffset : ComplexPattern<i64, 6, "SelectMUBUFOffset">;
Tom Stellard7980fc82014-09-25 18:30:26 +0000562def MUBUFOffsetAtomic : ComplexPattern<i64, 4, "SelectMUBUFOffset">;
Tom Stellardb02c2682014-06-24 23:33:07 +0000563
Tom Stellarddee26a22015-08-06 19:28:30 +0000564def SMRDImm : ComplexPattern<i64, 2, "SelectSMRDImm">;
Tom Stellard217361c2015-08-06 19:28:38 +0000565def SMRDImm32 : ComplexPattern<i64, 2, "SelectSMRDImm32">;
Tom Stellarddee26a22015-08-06 19:28:30 +0000566def SMRDSgpr : ComplexPattern<i64, 2, "SelectSMRDSgpr">;
567def SMRDBufferImm : ComplexPattern<i32, 1, "SelectSMRDBufferImm">;
Tom Stellard217361c2015-08-06 19:28:38 +0000568def SMRDBufferImm32 : ComplexPattern<i32, 1, "SelectSMRDBufferImm32">;
Tom Stellarddee26a22015-08-06 19:28:30 +0000569def SMRDBufferSgpr : ComplexPattern<i32, 1, "SelectSMRDBufferSgpr">;
570
Tom Stellardb4a313a2014-08-01 00:32:39 +0000571def VOP3Mods0 : ComplexPattern<untyped, 4, "SelectVOP3Mods0">;
Tom Stellarddb5a11f2015-07-13 15:47:57 +0000572def VOP3NoMods0 : ComplexPattern<untyped, 4, "SelectVOP3NoMods0">;
Matt Arsenault1cffa4c2014-11-13 19:49:04 +0000573def VOP3Mods0Clamp : ComplexPattern<untyped, 3, "SelectVOP3Mods0Clamp">;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000574def VOP3Mods0Clamp0OMod : ComplexPattern<untyped, 4, "SelectVOP3Mods0Clamp0OMod">;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000575def VOP3Mods : ComplexPattern<untyped, 2, "SelectVOP3Mods">;
Tom Stellarddb5a11f2015-07-13 15:47:57 +0000576def VOP3NoMods : ComplexPattern<untyped, 2, "SelectVOP3NoMods">;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000577
Tom Stellardb02c2682014-06-24 23:33:07 +0000578//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000579// SI assembler operands
580//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000581
Christian Konigeabf8332013-02-21 15:16:49 +0000582def SIOperand {
583 int ZERO = 0x80;
Christian Konigd3039962013-02-26 17:52:09 +0000584 int VCC = 0x6A;
Matt Arsenault3f981402014-09-15 15:41:53 +0000585 int FLAT_SCR = 0x68;
Tom Stellard75aadc22012-12-11 21:25:42 +0000586}
587
Tom Stellardb4a313a2014-08-01 00:32:39 +0000588def SRCMODS {
589 int NONE = 0;
Marek Olsak7d777282015-03-24 13:40:15 +0000590 int NEG = 1;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000591}
592
593def DSTCLAMP {
594 int NONE = 0;
595}
596
597def DSTOMOD {
598 int NONE = 0;
599}
Tom Stellard75aadc22012-12-11 21:25:42 +0000600
Christian Konig72d5d5c2013-02-21 15:16:44 +0000601//===----------------------------------------------------------------------===//
602//
603// SI Instruction multiclass helpers.
604//
605// Instructions with _32 take 32-bit operands.
606// Instructions with _64 take 64-bit operands.
607//
608// VOP_* instructions can use either a 32-bit or 64-bit encoding. The 32-bit
609// encoding is the standard encoding, but instruction that make use of
610// any of the instruction modifiers must use the 64-bit encoding.
611//
612// Instructions with _e32 use the 32-bit encoding.
613// Instructions with _e64 use the 64-bit encoding.
614//
615//===----------------------------------------------------------------------===//
616
Tom Stellardc470c962014-10-01 14:44:42 +0000617class SIMCInstr <string pseudo, int subtarget> {
618 string PseudoInstr = pseudo;
619 int Subtarget = subtarget;
620}
621
Christian Konig72d5d5c2013-02-21 15:16:44 +0000622//===----------------------------------------------------------------------===//
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000623// EXP classes
624//===----------------------------------------------------------------------===//
625
626class EXPCommon : InstSI<
627 (outs),
628 (ins i32imm:$en, i32imm:$tgt, i32imm:$compr, i32imm:$done, i32imm:$vm,
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000629 VGPR_32:$src0, VGPR_32:$src1, VGPR_32:$src2, VGPR_32:$src3),
Tom Stellard326d6ec2014-11-05 14:50:53 +0000630 "exp $en, $tgt, $compr, $done, $vm, $src0, $src1, $src2, $src3",
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000631 [] > {
632
633 let EXP_CNT = 1;
634 let Uses = [EXEC];
635}
636
637multiclass EXP_m {
638
Tom Stellard1ca873b2015-02-18 16:08:17 +0000639 let isPseudo = 1, isCodeGenOnly = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000640 def "" : EXPCommon, SIMCInstr <"exp", SISubtarget.NONE> ;
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000641 }
642
Tom Stellard326d6ec2014-11-05 14:50:53 +0000643 def _si : EXPCommon, SIMCInstr <"exp", SISubtarget.SI>, EXPe;
Marek Olsak5df00d62014-12-07 12:18:57 +0000644
645 def _vi : EXPCommon, SIMCInstr <"exp", SISubtarget.VI>, EXPe_vi;
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000646}
647
648//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000649// Scalar classes
650//===----------------------------------------------------------------------===//
651
Marek Olsak5df00d62014-12-07 12:18:57 +0000652class SOP1_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
653 SOP1 <outs, ins, "", pattern>,
654 SIMCInstr<opName, SISubtarget.NONE> {
655 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +0000656 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000657}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000658
Marek Olsak367447c2015-01-27 17:25:11 +0000659class SOP1_Real_si <sop1 op, string opName, dag outs, dag ins, string asm> :
660 SOP1 <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000661 SOP1e <op.SI>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000662 SIMCInstr<opName, SISubtarget.SI> {
663 let isCodeGenOnly = 0;
664 let AssemblerPredicates = [isSICI];
665}
Marek Olsak5df00d62014-12-07 12:18:57 +0000666
Marek Olsak367447c2015-01-27 17:25:11 +0000667class SOP1_Real_vi <sop1 op, string opName, dag outs, dag ins, string asm> :
668 SOP1 <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000669 SOP1e <op.VI>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000670 SIMCInstr<opName, SISubtarget.VI> {
671 let isCodeGenOnly = 0;
672 let AssemblerPredicates = [isVI];
673}
Marek Olsak5df00d62014-12-07 12:18:57 +0000674
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000675multiclass SOP1_m <sop1 op, string opName, dag outs, dag ins, string asm,
676 list<dag> pattern> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000677
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000678 def "" : SOP1_Pseudo <opName, outs, ins, pattern>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000679
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000680 def _si : SOP1_Real_si <op, opName, outs, ins, asm>;
681
682 def _vi : SOP1_Real_vi <op, opName, outs, ins, asm>;
683
Marek Olsak5df00d62014-12-07 12:18:57 +0000684}
685
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000686multiclass SOP1_32 <sop1 op, string opName, list<dag> pattern> : SOP1_m <
687 op, opName, (outs SReg_32:$dst), (ins SSrc_32:$src0),
688 opName#" $dst, $src0", pattern
689>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000690
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000691multiclass SOP1_64 <sop1 op, string opName, list<dag> pattern> : SOP1_m <
692 op, opName, (outs SReg_64:$dst), (ins SSrc_64:$src0),
693 opName#" $dst, $src0", pattern
694>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000695
696// no input, 64-bit output.
697multiclass SOP1_64_0 <sop1 op, string opName, list<dag> pattern> {
698 def "" : SOP1_Pseudo <opName, (outs SReg_64:$dst), (ins), pattern>;
699
700 def _si : SOP1_Real_si <op, opName, (outs SReg_64:$dst), (ins),
Marek Olsak367447c2015-01-27 17:25:11 +0000701 opName#" $dst"> {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000702 let ssrc0 = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +0000703 }
704
705 def _vi : SOP1_Real_vi <op, opName, (outs SReg_64:$dst), (ins),
Marek Olsak367447c2015-01-27 17:25:11 +0000706 opName#" $dst"> {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000707 let ssrc0 = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +0000708 }
709}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000710
Tom Stellardce449ad2015-02-18 16:08:11 +0000711// 64-bit input, no output
712multiclass SOP1_1 <sop1 op, string opName, list<dag> pattern> {
713 def "" : SOP1_Pseudo <opName, (outs), (ins SReg_64:$src0), pattern>;
714
715 def _si : SOP1_Real_si <op, opName, (outs), (ins SReg_64:$src0),
716 opName#" $src0"> {
717 let sdst = 0;
718 }
719
720 def _vi : SOP1_Real_vi <op, opName, (outs), (ins SReg_64:$src0),
721 opName#" $src0"> {
722 let sdst = 0;
723 }
724}
725
Matt Arsenault8333e432014-06-10 19:18:24 +0000726// 64-bit input, 32-bit output.
Tom Stellarde1e4a2d32015-02-13 21:02:37 +0000727multiclass SOP1_32_64 <sop1 op, string opName, list<dag> pattern> : SOP1_m <
728 op, opName, (outs SReg_32:$dst), (ins SSrc_64:$src0),
729 opName#" $dst, $src0", pattern
730>;
Matt Arsenault1a179e82014-11-13 20:23:36 +0000731
Marek Olsak5df00d62014-12-07 12:18:57 +0000732class SOP2_Pseudo<string opName, dag outs, dag ins, list<dag> pattern> :
733 SOP2<outs, ins, "", pattern>,
734 SIMCInstr<opName, SISubtarget.NONE> {
735 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +0000736 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000737 let Size = 4;
Tom Stellard0c0008c2015-02-18 16:08:13 +0000738
739 // Pseudo instructions have no encodings, but adding this field here allows
740 // us to do:
741 // let sdst = xxx in {
742 // for multiclasses that include both real and pseudo instructions.
743 field bits<7> sdst = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +0000744}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000745
Marek Olsak367447c2015-01-27 17:25:11 +0000746class SOP2_Real_si<sop2 op, string opName, dag outs, dag ins, string asm> :
747 SOP2<outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000748 SOP2e<op.SI>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000749 SIMCInstr<opName, SISubtarget.SI> {
750 let AssemblerPredicates = [isSICI];
751}
Matt Arsenault94812212014-11-14 18:18:16 +0000752
Marek Olsak367447c2015-01-27 17:25:11 +0000753class SOP2_Real_vi<sop2 op, string opName, dag outs, dag ins, string asm> :
754 SOP2<outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000755 SOP2e<op.VI>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000756 SIMCInstr<opName, SISubtarget.VI> {
757 let AssemblerPredicates = [isVI];
758}
Marek Olsak5df00d62014-12-07 12:18:57 +0000759
Tom Stellardee21faa2015-02-18 16:08:09 +0000760multiclass SOP2_m <sop2 op, string opName, dag outs, dag ins, string asm,
761 list<dag> pattern> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000762
Tom Stellardee21faa2015-02-18 16:08:09 +0000763 def "" : SOP2_Pseudo <opName, outs, ins, pattern>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000764
Tom Stellardee21faa2015-02-18 16:08:09 +0000765 def _si : SOP2_Real_si <op, opName, outs, ins, asm>;
766
767 def _vi : SOP2_Real_vi <op, opName, outs, ins, asm>;
768
Marek Olsak5df00d62014-12-07 12:18:57 +0000769}
770
Tom Stellardee21faa2015-02-18 16:08:09 +0000771multiclass SOP2_32 <sop2 op, string opName, list<dag> pattern> : SOP2_m <
772 op, opName, (outs SReg_32:$dst), (ins SSrc_32:$src0, SSrc_32:$src1),
773 opName#" $dst, $src0, $src1", pattern
774>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000775
Tom Stellardee21faa2015-02-18 16:08:09 +0000776multiclass SOP2_64 <sop2 op, string opName, list<dag> pattern> : SOP2_m <
777 op, opName, (outs SReg_64:$dst), (ins SSrc_64:$src0, SSrc_64:$src1),
778 opName#" $dst, $src0, $src1", pattern
779>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000780
Tom Stellardee21faa2015-02-18 16:08:09 +0000781multiclass SOP2_64_32 <sop2 op, string opName, list<dag> pattern> : SOP2_m <
782 op, opName, (outs SReg_64:$dst), (ins SSrc_64:$src0, SSrc_32:$src1),
783 opName#" $dst, $src0, $src1", pattern
784>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000785
Tom Stellardb6550522015-01-12 19:33:18 +0000786class SOPC_Helper <bits<7> op, RegisterOperand rc, ValueType vt,
Matt Arsenault0cb92e12014-04-11 19:25:18 +0000787 string opName, PatLeaf cond> : SOPC <
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000788 op, (outs), (ins rc:$src0, rc:$src1),
789 opName#" $src0, $src1", []> {
790 let Defs = [SCC];
791}
Matt Arsenault0cb92e12014-04-11 19:25:18 +0000792
793class SOPC_32<bits<7> op, string opName, PatLeaf cond = COND_NULL>
794 : SOPC_Helper<op, SSrc_32, i32, opName, cond>;
795
796class SOPC_64<bits<7> op, string opName, PatLeaf cond = COND_NULL>
797 : SOPC_Helper<op, SSrc_64, i64, opName, cond>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000798
Marek Olsak5df00d62014-12-07 12:18:57 +0000799class SOPK_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
800 SOPK <outs, ins, "", pattern>,
801 SIMCInstr<opName, SISubtarget.NONE> {
802 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +0000803 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000804}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000805
Marek Olsak367447c2015-01-27 17:25:11 +0000806class SOPK_Real_si <sopk op, string opName, dag outs, dag ins, string asm> :
807 SOPK <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000808 SOPKe <op.SI>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000809 SIMCInstr<opName, SISubtarget.SI> {
810 let AssemblerPredicates = [isSICI];
811 let isCodeGenOnly = 0;
812}
Marek Olsak5df00d62014-12-07 12:18:57 +0000813
Marek Olsak367447c2015-01-27 17:25:11 +0000814class SOPK_Real_vi <sopk op, string opName, dag outs, dag ins, string asm> :
815 SOPK <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000816 SOPKe <op.VI>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000817 SIMCInstr<opName, SISubtarget.VI> {
818 let AssemblerPredicates = [isVI];
819 let isCodeGenOnly = 0;
820}
Marek Olsak5df00d62014-12-07 12:18:57 +0000821
Tom Stellard8980dc32015-04-08 01:09:22 +0000822multiclass SOPK_m <sopk op, string opName, dag outs, dag ins, string opAsm,
823 string asm = opName#opAsm> {
824 def "" : SOPK_Pseudo <opName, outs, ins, []>;
825
826 def _si : SOPK_Real_si <op, opName, outs, ins, asm>;
827
828 def _vi : SOPK_Real_vi <op, opName, outs, ins, asm>;
829
830}
831
Marek Olsak5df00d62014-12-07 12:18:57 +0000832multiclass SOPK_32 <sopk op, string opName, list<dag> pattern> {
833 def "" : SOPK_Pseudo <opName, (outs SReg_32:$dst), (ins u16imm:$src0),
834 pattern>;
835
836 def _si : SOPK_Real_si <op, opName, (outs SReg_32:$dst), (ins u16imm:$src0),
Marek Olsak367447c2015-01-27 17:25:11 +0000837 opName#" $dst, $src0">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000838
839 def _vi : SOPK_Real_vi <op, opName, (outs SReg_32:$dst), (ins u16imm:$src0),
Marek Olsak367447c2015-01-27 17:25:11 +0000840 opName#" $dst, $src0">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000841}
842
843multiclass SOPK_SCC <sopk op, string opName, list<dag> pattern> {
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000844 def "" : SOPK_Pseudo <opName, (outs),
845 (ins SReg_32:$src0, u16imm:$src1), pattern> {
846 let Defs = [SCC];
847 }
Marek Olsak5df00d62014-12-07 12:18:57 +0000848
Marek Olsak5df00d62014-12-07 12:18:57 +0000849
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000850 def _si : SOPK_Real_si <op, opName, (outs),
851 (ins SReg_32:$sdst, u16imm:$simm16), opName#" $sdst, $simm16"> {
852 let Defs = [SCC];
853 }
854
855 def _vi : SOPK_Real_vi <op, opName, (outs),
856 (ins SReg_32:$sdst, u16imm:$simm16), opName#" $sdst, $simm16"> {
857 let Defs = [SCC];
Tom Stellard8980dc32015-04-08 01:09:22 +0000858 }
Marek Olsak5df00d62014-12-07 12:18:57 +0000859}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000860
Tom Stellard8980dc32015-04-08 01:09:22 +0000861multiclass SOPK_32TIE <sopk op, string opName, list<dag> pattern> : SOPK_m <
862 op, opName, (outs SReg_32:$sdst), (ins SReg_32:$src0, u16imm:$simm16),
863 " $sdst, $simm16"
864>;
865
866multiclass SOPK_IMM32 <sopk op, string opName, dag outs, dag ins,
867 string argAsm, string asm = opName#argAsm> {
868
869 def "" : SOPK_Pseudo <opName, outs, ins, []>;
870
871 def _si : SOPK <outs, ins, asm, []>,
872 SOPK64e <op.SI>,
873 SIMCInstr<opName, SISubtarget.SI> {
874 let AssemblerPredicates = [isSICI];
875 let isCodeGenOnly = 0;
876 }
877
878 def _vi : SOPK <outs, ins, asm, []>,
879 SOPK64e <op.VI>,
880 SIMCInstr<opName, SISubtarget.VI> {
881 let AssemblerPredicates = [isVI];
882 let isCodeGenOnly = 0;
883 }
884}
Tom Stellardc470c962014-10-01 14:44:42 +0000885//===----------------------------------------------------------------------===//
886// SMRD classes
887//===----------------------------------------------------------------------===//
888
889class SMRD_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
890 SMRD <outs, ins, "", pattern>,
891 SIMCInstr<opName, SISubtarget.NONE> {
892 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +0000893 let isCodeGenOnly = 1;
Tom Stellardc470c962014-10-01 14:44:42 +0000894}
895
896class SMRD_Real_si <bits<5> op, string opName, bit imm, dag outs, dag ins,
897 string asm> :
898 SMRD <outs, ins, asm, []>,
899 SMRDe <op, imm>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000900 SIMCInstr<opName, SISubtarget.SI> {
901 let AssemblerPredicates = [isSICI];
902}
Tom Stellardc470c962014-10-01 14:44:42 +0000903
Marek Olsak5df00d62014-12-07 12:18:57 +0000904class SMRD_Real_vi <bits<8> op, string opName, bit imm, dag outs, dag ins,
Matt Arsenaulte66621b2015-09-24 19:52:27 +0000905 string asm, list<dag> pattern = []> :
906 SMRD <outs, ins, asm, pattern>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000907 SMEMe_vi <op, imm>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000908 SIMCInstr<opName, SISubtarget.VI> {
909 let AssemblerPredicates = [isVI];
910}
Marek Olsak5df00d62014-12-07 12:18:57 +0000911
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +0000912multiclass SMRD_m <smrd op, string opName, bit imm, dag outs, dag ins,
Tom Stellardc470c962014-10-01 14:44:42 +0000913 string asm, list<dag> pattern> {
914
915 def "" : SMRD_Pseudo <opName, outs, ins, pattern>;
916
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +0000917 def _si : SMRD_Real_si <op.SI, opName, imm, outs, ins, asm>;
Tom Stellardc470c962014-10-01 14:44:42 +0000918
Matt Arsenault1991f5e2015-02-18 02:10:40 +0000919 // glc is only applicable to scalar stores, which are not yet
920 // implemented.
921 let glc = 0 in {
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +0000922 def _vi : SMRD_Real_vi <op.VI, opName, imm, outs, ins, asm>;
Matt Arsenault1991f5e2015-02-18 02:10:40 +0000923 }
Tom Stellardc470c962014-10-01 14:44:42 +0000924}
925
Matt Arsenaulte66621b2015-09-24 19:52:27 +0000926multiclass SMRD_Inval <smrd op, string opName,
927 SDPatternOperator node> {
928 let hasSideEffects = 1, mayStore = 1 in {
929 def "" : SMRD_Pseudo <opName, (outs), (ins), [(node)]>;
930
931 let sbase = 0, offset = 0 in {
932 let sdst = 0 in {
933 def _si : SMRD_Real_si <op.SI, opName, 0, (outs), (ins), opName>;
934 }
935
936 let glc = 0, sdata = 0 in {
937 def _vi : SMRD_Real_vi <op.VI, opName, 0, (outs), (ins), opName>;
938 }
939 }
940 }
941}
942
943class SMEM_Inval <bits<8> op, string opName, SDPatternOperator node> :
944 SMRD_Real_vi<op, opName, 0, (outs), (ins), opName, [(node)]> {
945 let hasSideEffects = 1;
946 let mayStore = 1;
947 let sbase = 0;
948 let sdata = 0;
949 let glc = 0;
950 let offset = 0;
951}
952
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +0000953multiclass SMRD_Helper <smrd op, string opName, RegisterClass baseClass,
Christian Konig9c7afd12013-03-18 11:33:50 +0000954 RegisterClass dstClass> {
Tom Stellardc470c962014-10-01 14:44:42 +0000955 defm _IMM : SMRD_m <
956 op, opName#"_IMM", 1, (outs dstClass:$dst),
Tom Stellard217361c2015-08-06 19:28:38 +0000957 (ins baseClass:$sbase, smrd_offset:$offset),
Tom Stellardc470c962014-10-01 14:44:42 +0000958 opName#" $dst, $sbase, $offset", []
Christian Konig72d5d5c2013-02-21 15:16:44 +0000959 >;
960
Tom Stellarddee26a22015-08-06 19:28:30 +0000961 def _IMM_ci : SMRD <
Tom Stellard217361c2015-08-06 19:28:38 +0000962 (outs dstClass:$dst), (ins baseClass:$sbase, smrd_literal_offset:$offset),
Matt Arsenault0a3ac1b2015-08-22 00:54:31 +0000963 opName#" $dst, $sbase, $offset", []>, SMRD_IMMe_ci <op.SI> {
Tom Stellard217361c2015-08-06 19:28:38 +0000964 let AssemblerPredicates = [isCIOnly];
Tom Stellarddee26a22015-08-06 19:28:30 +0000965 }
966
Tom Stellardc470c962014-10-01 14:44:42 +0000967 defm _SGPR : SMRD_m <
968 op, opName#"_SGPR", 0, (outs dstClass:$dst),
Christian Konig9c7afd12013-03-18 11:33:50 +0000969 (ins baseClass:$sbase, SReg_32:$soff),
Tom Stellardc470c962014-10-01 14:44:42 +0000970 opName#" $dst, $sbase, $soff", []
Christian Konig72d5d5c2013-02-21 15:16:44 +0000971 >;
972}
973
974//===----------------------------------------------------------------------===//
975// Vector ALU classes
976//===----------------------------------------------------------------------===//
977
Tom Stellardb4a313a2014-08-01 00:32:39 +0000978// This must always be right before the operand being input modified.
979def InputMods : OperandWithDefaultOps <i32, (ops (i32 0))> {
980 let PrintMethod = "printOperandAndMods";
981}
Tom Stellardd7e6f132015-04-08 01:09:26 +0000982
983def InputModsMatchClass : AsmOperandClass {
984 let Name = "RegWithInputMods";
985}
986
Tom Stellardb4a313a2014-08-01 00:32:39 +0000987def InputModsNoDefault : Operand <i32> {
988 let PrintMethod = "printOperandAndMods";
Tom Stellardd7e6f132015-04-08 01:09:26 +0000989 let ParserMatchClass = InputModsMatchClass;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000990}
991
992class getNumSrcArgs<ValueType Src1, ValueType Src2> {
993 int ret =
994 !if (!eq(Src1.Value, untyped.Value), 1, // VOP1
995 !if (!eq(Src2.Value, untyped.Value), 2, // VOP2
996 3)); // VOP3
997}
998
999// Returns the register class to use for the destination of VOP[123C]
1000// instructions for the given VT.
1001class getVALUDstForVT<ValueType VT> {
Tom Stellardc0503922015-03-12 21:34:22 +00001002 RegisterOperand ret = !if(!eq(VT.Size, 32), VOPDstOperand<VGPR_32>,
1003 !if(!eq(VT.Size, 64), VOPDstOperand<VReg_64>,
Matt Arsenaultf56872d2015-08-21 23:49:51 +00001004 !if(!eq(VT.Size, 16), VOPDstOperand<VGPR_32>,
1005 VOPDstOperand<SReg_64>))); // else VT == i1
Tom Stellardb4a313a2014-08-01 00:32:39 +00001006}
1007
1008// Returns the register class to use for source 0 of VOP[12C]
1009// instructions for the given VT.
1010class getVOPSrc0ForVT<ValueType VT> {
Matt Arsenaultf56872d2015-08-21 23:49:51 +00001011 RegisterOperand ret = !if(!eq(VT.Size, 64), VSrc_64, VSrc_32);
Tom Stellardb4a313a2014-08-01 00:32:39 +00001012}
1013
1014// Returns the register class to use for source 1 of VOP[12C] for the
1015// given VT.
1016class getVOPSrc1ForVT<ValueType VT> {
Matt Arsenaultf56872d2015-08-21 23:49:51 +00001017 RegisterClass ret = !if(!eq(VT.Size, 64), VReg_64, VGPR_32);
Tom Stellardb4a313a2014-08-01 00:32:39 +00001018}
1019
Tom Stellardb4a313a2014-08-01 00:32:39 +00001020// Returns the register class to use for sources of VOP3 instructions for the
1021// given VT.
1022class getVOP3SrcForVT<ValueType VT> {
Matt Arsenault86d336e2015-09-08 21:15:00 +00001023 RegisterOperand ret =
1024 !if(!eq(VT.Size, 64),
1025 VCSrc_64,
1026 !if(!eq(VT.Value, i1.Value),
1027 SCSrc_64,
1028 VCSrc_32
1029 )
1030 );
Tom Stellardb4a313a2014-08-01 00:32:39 +00001031}
1032
Tom Stellardb4a313a2014-08-01 00:32:39 +00001033// Returns 1 if the source arguments have modifiers, 0 if they do not.
Matt Arsenaultf56872d2015-08-21 23:49:51 +00001034// XXX - do f16 instructions?
Tom Stellardb4a313a2014-08-01 00:32:39 +00001035class hasModifiers<ValueType SrcVT> {
1036 bit ret = !if(!eq(SrcVT.Value, f32.Value), 1,
1037 !if(!eq(SrcVT.Value, f64.Value), 1, 0));
1038}
1039
1040// Returns the input arguments for VOP[12C] instructions for the given SrcVT.
Tom Stellardb6550522015-01-12 19:33:18 +00001041class getIns32 <RegisterOperand Src0RC, RegisterClass Src1RC, int NumSrcArgs> {
Tom Stellardb4a313a2014-08-01 00:32:39 +00001042 dag ret = !if(!eq(NumSrcArgs, 1), (ins Src0RC:$src0), // VOP1
1043 !if(!eq(NumSrcArgs, 2), (ins Src0RC:$src0, Src1RC:$src1), // VOP2
1044 (ins)));
1045}
1046
1047// Returns the input arguments for VOP3 instructions for the given SrcVT.
Tom Stellardb6550522015-01-12 19:33:18 +00001048class getIns64 <RegisterOperand Src0RC, RegisterOperand Src1RC,
1049 RegisterOperand Src2RC, int NumSrcArgs,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001050 bit HasModifiers> {
1051
1052 dag ret =
1053 !if (!eq(NumSrcArgs, 1),
1054 !if (!eq(HasModifiers, 1),
1055 // VOP1 with modifiers
1056 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
Matt Arsenault97069782014-09-30 19:49:48 +00001057 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +00001058 /* else */,
1059 // VOP1 without modifiers
1060 (ins Src0RC:$src0)
1061 /* endif */ ),
1062 !if (!eq(NumSrcArgs, 2),
1063 !if (!eq(HasModifiers, 1),
1064 // VOP 2 with modifiers
1065 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
1066 InputModsNoDefault:$src1_modifiers, Src1RC:$src1,
Matt Arsenault97069782014-09-30 19:49:48 +00001067 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +00001068 /* else */,
1069 // VOP2 without modifiers
1070 (ins Src0RC:$src0, Src1RC:$src1)
1071 /* endif */ )
1072 /* NumSrcArgs == 3 */,
1073 !if (!eq(HasModifiers, 1),
1074 // VOP3 with modifiers
1075 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
1076 InputModsNoDefault:$src1_modifiers, Src1RC:$src1,
1077 InputModsNoDefault:$src2_modifiers, Src2RC:$src2,
Matt Arsenault97069782014-09-30 19:49:48 +00001078 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +00001079 /* else */,
1080 // VOP3 without modifiers
1081 (ins Src0RC:$src0, Src1RC:$src1, Src2RC:$src2)
1082 /* endif */ )));
1083}
1084
1085// Returns the assembly string for the inputs and outputs of a VOP[12C]
1086// instruction. This does not add the _e32 suffix, so it can be reused
1087// by getAsm64.
1088class getAsm32 <int NumSrcArgs> {
1089 string src1 = ", $src1";
1090 string src2 = ", $src2";
Tom Stellardc0503922015-03-12 21:34:22 +00001091 string ret = "$dst, $src0"#
Tom Stellardb4a313a2014-08-01 00:32:39 +00001092 !if(!eq(NumSrcArgs, 1), "", src1)#
1093 !if(!eq(NumSrcArgs, 3), src2, "");
1094}
1095
1096// Returns the assembly string for the inputs and outputs of a VOP3
1097// instruction.
1098class getAsm64 <int NumSrcArgs, bit HasModifiers> {
Matt Arsenault268757b2015-01-15 23:17:03 +00001099 string src0 = !if(!eq(NumSrcArgs, 1), "$src0_modifiers", "$src0_modifiers,");
Matt Arsenault97069782014-09-30 19:49:48 +00001100 string src1 = !if(!eq(NumSrcArgs, 1), "",
1101 !if(!eq(NumSrcArgs, 2), " $src1_modifiers",
1102 " $src1_modifiers,"));
1103 string src2 = !if(!eq(NumSrcArgs, 3), " $src2_modifiers", "");
Tom Stellardb4a313a2014-08-01 00:32:39 +00001104 string ret =
1105 !if(!eq(HasModifiers, 0),
1106 getAsm32<NumSrcArgs>.ret,
Tom Stellardc0503922015-03-12 21:34:22 +00001107 "$dst, "#src0#src1#src2#"$clamp"#"$omod");
Tom Stellardb4a313a2014-08-01 00:32:39 +00001108}
1109
Tom Stellardb4a313a2014-08-01 00:32:39 +00001110class VOPProfile <list<ValueType> _ArgVT> {
1111
1112 field list<ValueType> ArgVT = _ArgVT;
1113
1114 field ValueType DstVT = ArgVT[0];
1115 field ValueType Src0VT = ArgVT[1];
1116 field ValueType Src1VT = ArgVT[2];
1117 field ValueType Src2VT = ArgVT[3];
Tom Stellardc0503922015-03-12 21:34:22 +00001118 field RegisterOperand DstRC = getVALUDstForVT<DstVT>.ret;
Tom Stellardb6550522015-01-12 19:33:18 +00001119 field RegisterOperand Src0RC32 = getVOPSrc0ForVT<Src0VT>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001120 field RegisterClass Src1RC32 = getVOPSrc1ForVT<Src1VT>.ret;
Tom Stellardb6550522015-01-12 19:33:18 +00001121 field RegisterOperand Src0RC64 = getVOP3SrcForVT<Src0VT>.ret;
1122 field RegisterOperand Src1RC64 = getVOP3SrcForVT<Src1VT>.ret;
1123 field RegisterOperand Src2RC64 = getVOP3SrcForVT<Src2VT>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001124
1125 field int NumSrcArgs = getNumSrcArgs<Src1VT, Src2VT>.ret;
1126 field bit HasModifiers = hasModifiers<Src0VT>.ret;
1127
1128 field dag Outs = (outs DstRC:$dst);
1129
Matt Arsenaulte4d0c142015-08-29 07:16:50 +00001130 // VOP3b instructions are a special case with a second explicit
1131 // output. This is manually overridden for them.
1132 field dag Outs32 = Outs;
1133 field dag Outs64 = Outs;
1134
Tom Stellardb4a313a2014-08-01 00:32:39 +00001135 field dag Ins32 = getIns32<Src0RC32, Src1RC32, NumSrcArgs>.ret;
1136 field dag Ins64 = getIns64<Src0RC64, Src1RC64, Src2RC64, NumSrcArgs,
1137 HasModifiers>.ret;
1138
Tom Stellardc0503922015-03-12 21:34:22 +00001139 field string Asm32 = getAsm32<NumSrcArgs>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001140 field string Asm64 = getAsm64<NumSrcArgs, HasModifiers>.ret;
1141}
1142
Tom Stellard245c15f2015-05-26 15:55:52 +00001143// FIXME: I think these F16/I16 profiles will need to use f16/i16 types in order
Tom Stellardd1f0f022015-04-23 19:33:54 +00001144// for the instruction patterns to work.
Matt Arsenaultf56872d2015-08-21 23:49:51 +00001145def VOP_F16_F16 : VOPProfile <[f16, f16, untyped, untyped]>;
1146def VOP_F16_I16 : VOPProfile <[f16, i32, untyped, untyped]>;
1147def VOP_I16_F16 : VOPProfile <[i32, f16, untyped, untyped]>;
Tom Stellardd1f0f022015-04-23 19:33:54 +00001148
Matt Arsenaultf56872d2015-08-21 23:49:51 +00001149def VOP_F16_F16_F16 : VOPProfile <[f16, f16, f16, untyped]>;
1150def VOP_F16_F16_I16 : VOPProfile <[f16, f16, i32, untyped]>;
Tom Stellard245c15f2015-05-26 15:55:52 +00001151def VOP_I16_I16_I16 : VOPProfile <[i32, i32, i32, untyped]>;
1152
Tom Stellardb4a313a2014-08-01 00:32:39 +00001153def VOP_F32_F32 : VOPProfile <[f32, f32, untyped, untyped]>;
1154def VOP_F32_F64 : VOPProfile <[f32, f64, untyped, untyped]>;
1155def VOP_F32_I32 : VOPProfile <[f32, i32, untyped, untyped]>;
1156def VOP_F64_F32 : VOPProfile <[f64, f32, untyped, untyped]>;
1157def VOP_F64_F64 : VOPProfile <[f64, f64, untyped, untyped]>;
1158def VOP_F64_I32 : VOPProfile <[f64, i32, untyped, untyped]>;
1159def VOP_I32_F32 : VOPProfile <[i32, f32, untyped, untyped]>;
1160def VOP_I32_F64 : VOPProfile <[i32, f64, untyped, untyped]>;
1161def VOP_I32_I32 : VOPProfile <[i32, i32, untyped, untyped]>;
1162
1163def VOP_F32_F32_F32 : VOPProfile <[f32, f32, f32, untyped]>;
1164def VOP_F32_F32_I32 : VOPProfile <[f32, f32, i32, untyped]>;
1165def VOP_F64_F64_F64 : VOPProfile <[f64, f64, f64, untyped]>;
1166def VOP_F64_F64_I32 : VOPProfile <[f64, f64, i32, untyped]>;
1167def VOP_I32_F32_F32 : VOPProfile <[i32, f32, f32, untyped]>;
Marek Olsak11057ee2015-02-03 17:38:01 +00001168def VOP_I32_F32_I32 : VOPProfile <[i32, f32, i32, untyped]>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001169def VOP_I32_I32_I32 : VOPProfile <[i32, i32, i32, untyped]>;
Matt Arsenaulte4d0c142015-08-29 07:16:50 +00001170
Matt Arsenault86d336e2015-09-08 21:15:00 +00001171// Write out to vcc or arbitrary SGPR.
1172def VOP2b_I32_I1_I32_I32 : VOPProfile<[i32, i32, i32, untyped]> {
Matt Arsenaulte4d0c142015-08-29 07:16:50 +00001173 let Asm32 = "$dst, vcc, $src0, $src1";
1174 let Asm64 = "$dst, $sdst, $src0, $src1";
1175 let Outs32 = (outs DstRC:$dst);
1176 let Outs64 = (outs DstRC:$dst, SReg_64:$sdst);
1177}
1178
Matt Arsenault86d336e2015-09-08 21:15:00 +00001179// Write out to vcc or arbitrary SGPR and read in from vcc or
1180// arbitrary SGPR.
1181def VOP2b_I32_I1_I32_I32_I1 : VOPProfile<[i32, i32, i32, i1]> {
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001182 let Src0RC32 = VCSrc_32;
Matt Arsenault86d336e2015-09-08 21:15:00 +00001183 let Asm32 = "$dst, vcc, $src0, $src1, vcc";
1184 let Asm64 = "$dst, $sdst, $src0, $src1, $src2";
1185 let Outs32 = (outs DstRC:$dst);
1186 let Outs64 = (outs DstRC:$dst, SReg_64:$sdst);
1187
1188 // Suppress src2 implied by type since the 32-bit encoding uses an
1189 // implicit VCC use.
1190 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1);
Tom Stellardb4a313a2014-08-01 00:32:39 +00001191}
Matt Arsenault4831ce52015-01-06 23:00:37 +00001192
Matt Arsenaulte98a0742015-09-26 02:25:48 +00001193class VOP3b_Profile<ValueType vt> : VOPProfile<[vt, vt, vt, vt]> {
1194 let Outs64 = (outs DstRC:$vdst, SReg_64:$sdst);
1195 let Asm64 = "$vdst, $sdst, $src0_modifiers, $src1_modifiers, $src2_modifiers"#"$clamp"#"$omod";
1196}
1197
1198def VOP3b_F32_I1_F32_F32_F32 : VOP3b_Profile<f32> {
1199 // FIXME: Hack to stop printing _e64
1200 let DstRC = RegisterOperand<VGPR_32>;
1201}
1202
1203def VOP3b_F64_I1_F64_F64_F64 : VOP3b_Profile<f64> {
1204 // FIXME: Hack to stop printing _e64
1205 let DstRC = RegisterOperand<VReg_64>;
1206}
1207
Matt Arsenault46359152015-08-08 00:41:48 +00001208// VOPC instructions are a special case because for the 32-bit
1209// encoding, we want to display the implicit vcc write as if it were
1210// an explicit $dst.
1211class VOPC_Profile<ValueType vt0, ValueType vt1 = vt0> : VOPProfile <[i1, vt0, vt1, untyped]> {
1212 let Asm32 = "vcc, $src0, $src1";
1213}
1214
1215class VOPC_Class_Profile<ValueType vt> : VOPC_Profile<vt, i32> {
Matt Arsenault4831ce52015-01-06 23:00:37 +00001216 let Ins64 = (ins InputModsNoDefault:$src0_modifiers, Src0RC64:$src0, Src1RC64:$src1);
Tom Stellardc0503922015-03-12 21:34:22 +00001217 let Asm64 = "$dst, $src0_modifiers, $src1";
Matt Arsenault4831ce52015-01-06 23:00:37 +00001218}
1219
Matt Arsenault46359152015-08-08 00:41:48 +00001220def VOPC_I1_F32_F32 : VOPC_Profile<f32>;
1221def VOPC_I1_F64_F64 : VOPC_Profile<f64>;
1222def VOPC_I1_I32_I32 : VOPC_Profile<i32>;
1223def VOPC_I1_I64_I64 : VOPC_Profile<i64>;
1224
1225def VOPC_I1_F32_I32 : VOPC_Class_Profile<f32>;
1226def VOPC_I1_F64_I32 : VOPC_Class_Profile<f64>;
Matt Arsenault4831ce52015-01-06 23:00:37 +00001227
Tom Stellardb4a313a2014-08-01 00:32:39 +00001228def VOP_I64_I64_I32 : VOPProfile <[i64, i64, i32, untyped]>;
Marek Olsak707a6d02015-02-03 21:53:01 +00001229def VOP_I64_I32_I64 : VOPProfile <[i64, i32, i64, untyped]>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001230def VOP_I64_I64_I64 : VOPProfile <[i64, i64, i64, untyped]>;
Tom Stellard5224df32015-03-10 16:16:44 +00001231def VOP_CNDMASK : VOPProfile <[i32, i32, i32, untyped]> {
Matt Arsenault6942d1a2015-08-08 00:41:45 +00001232 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1);
Tom Stellard5224df32015-03-10 16:16:44 +00001233 let Ins64 = (ins Src0RC64:$src0, Src1RC64:$src1, SSrc_64:$src2);
Tom Stellardc0503922015-03-12 21:34:22 +00001234 let Asm64 = "$dst, $src0, $src1, $src2";
Tom Stellard5224df32015-03-10 16:16:44 +00001235}
Tom Stellardb4a313a2014-08-01 00:32:39 +00001236
1237def VOP_F32_F32_F32_F32 : VOPProfile <[f32, f32, f32, f32]>;
Matt Arsenault70120fa2015-02-21 21:29:00 +00001238def VOP_MADK : VOPProfile <[f32, f32, f32, f32]> {
1239 field dag Ins = (ins VCSrc_32:$src0, VGPR_32:$vsrc1, u32imm:$src2);
Tom Stellardc0503922015-03-12 21:34:22 +00001240 field string Asm = "$dst, $src0, $vsrc1, $src2";
Matt Arsenault70120fa2015-02-21 21:29:00 +00001241}
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001242def VOP_MAC : VOPProfile <[f32, f32, f32, f32]> {
1243 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1, VGPR_32:$src2);
1244 let Ins64 = getIns64<Src0RC64, Src1RC64, RegisterOperand<VGPR_32>, 3,
1245 HasModifiers>.ret;
1246 let Asm32 = getAsm32<2>.ret;
1247 let Asm64 = getAsm64<2, HasModifiers>.ret;
1248}
Tom Stellardb4a313a2014-08-01 00:32:39 +00001249def VOP_F64_F64_F64_F64 : VOPProfile <[f64, f64, f64, f64]>;
1250def VOP_I32_I32_I32_I32 : VOPProfile <[i32, i32, i32, i32]>;
1251def VOP_I64_I32_I32_I64 : VOPProfile <[i64, i32, i32, i64]>;
1252
Tom Stellard8ebad112015-08-07 22:00:56 +00001253class SIInstAlias <string asm, dag result> : InstAlias <asm, result>,
1254 PredicateControl {
1255 field bit isCompare;
1256 field bit isCommutable;
1257}
Tom Stellardb4a313a2014-08-01 00:32:39 +00001258
Christian Konigf741fbf2013-02-26 17:52:42 +00001259class VOP <string opName> {
1260 string OpName = opName;
1261}
1262
Christian Konig3c145802013-03-27 09:12:59 +00001263class VOP2_REV <string revOp, bit isOrig> {
1264 string RevOp = revOp;
1265 bit IsOrig = isOrig;
1266}
1267
Matt Arsenault9903ccf2014-09-08 15:07:27 +00001268class AtomicNoRet <string noRetOp, bit isRet> {
1269 string NoRetOp = noRetOp;
1270 bit IsRet = isRet;
1271}
1272
Tom Stellard94d2e992014-10-07 23:51:34 +00001273class VOP1_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
1274 VOP1Common <outs, ins, "", pattern>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001275 VOP <opName>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001276 SIMCInstr <opName#"_e32", SISubtarget.NONE>,
1277 MnemonicAlias<opName#"_e32", opName> {
Tom Stellard94d2e992014-10-07 23:51:34 +00001278 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001279 let isCodeGenOnly = 1;
Tom Stellardc34c37a2015-02-18 16:08:15 +00001280
1281 field bits<8> vdst;
1282 field bits<9> src0;
Tom Stellard94d2e992014-10-07 23:51:34 +00001283}
1284
Tom Stellard23c2c3d2015-03-20 15:14:21 +00001285class VOP1_Real_si <string opName, vop1 op, dag outs, dag ins, string asm> :
1286 VOP1<op.SI, outs, ins, asm, []>,
Tom Stellardd1f0f022015-04-23 19:33:54 +00001287 SIMCInstr <opName#"_e32", SISubtarget.SI> {
1288 let AssemblerPredicate = SIAssemblerPredicate;
1289}
Tom Stellard23c2c3d2015-03-20 15:14:21 +00001290
1291class VOP1_Real_vi <string opName, vop1 op, dag outs, dag ins, string asm> :
1292 VOP1<op.VI, outs, ins, asm, []>,
Tom Stellardd1f0f022015-04-23 19:33:54 +00001293 SIMCInstr <opName#"_e32", SISubtarget.VI> {
1294 let AssemblerPredicates = [isVI];
1295}
Tom Stellard23c2c3d2015-03-20 15:14:21 +00001296
Tom Stellard94d2e992014-10-07 23:51:34 +00001297multiclass VOP1_m <vop1 op, dag outs, dag ins, string asm, list<dag> pattern,
1298 string opName> {
1299 def "" : VOP1_Pseudo <outs, ins, pattern, opName>;
1300
Tom Stellard23c2c3d2015-03-20 15:14:21 +00001301 def _si : VOP1_Real_si <opName, op, outs, ins, asm>;
1302
1303 def _vi : VOP1_Real_vi <opName, op, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001304}
1305
Marek Olsak3ecf5082015-02-03 21:53:05 +00001306multiclass VOP1SI_m <vop1 op, dag outs, dag ins, string asm, list<dag> pattern,
1307 string opName> {
1308 def "" : VOP1_Pseudo <outs, ins, pattern, opName>;
1309
Tom Stellard23c2c3d2015-03-20 15:14:21 +00001310 def _si : VOP1_Real_si <opName, op, outs, ins, asm>;
Marek Olsak3ecf5082015-02-03 21:53:05 +00001311}
1312
Marek Olsak5df00d62014-12-07 12:18:57 +00001313class VOP2_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
1314 VOP2Common <outs, ins, "", pattern>,
1315 VOP <opName>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001316 SIMCInstr<opName#"_e32", SISubtarget.NONE>,
1317 MnemonicAlias<opName#"_e32", opName> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001318 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001319 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +00001320}
1321
Tom Stellard3b0dab92015-03-20 15:14:23 +00001322class VOP2_Real_si <string opName, vop2 op, dag outs, dag ins, string asm> :
1323 VOP2 <op.SI, outs, ins, opName#asm, []>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001324 SIMCInstr <opName#"_e32", SISubtarget.SI> {
1325 let AssemblerPredicates = [isSICI];
1326}
Tom Stellard3b0dab92015-03-20 15:14:23 +00001327
1328class VOP2_Real_vi <string opName, vop2 op, dag outs, dag ins, string asm> :
Marek Olsak2a1c9d02015-03-27 19:10:06 +00001329 VOP2 <op.VI, outs, ins, opName#asm, []>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001330 SIMCInstr <opName#"_e32", SISubtarget.VI> {
1331 let AssemblerPredicates = [isVI];
1332}
Tom Stellard3b0dab92015-03-20 15:14:23 +00001333
Marek Olsakf0b130a2015-01-15 18:43:06 +00001334multiclass VOP2SI_m <vop2 op, dag outs, dag ins, string asm, list<dag> pattern,
Marek Olsak7585a292015-02-03 17:38:05 +00001335 string opName, string revOp> {
Marek Olsakf0b130a2015-01-15 18:43:06 +00001336 def "" : VOP2_Pseudo <outs, ins, pattern, opName>,
Marek Olsak7585a292015-02-03 17:38:05 +00001337 VOP2_REV<revOp#"_e32", !eq(revOp, opName)>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001338
Tom Stellard3b0dab92015-03-20 15:14:23 +00001339 def _si : VOP2_Real_si <opName, op, outs, ins, asm>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001340}
1341
Marek Olsak5df00d62014-12-07 12:18:57 +00001342multiclass VOP2_m <vop2 op, dag outs, dag ins, string asm, list<dag> pattern,
Marek Olsak7585a292015-02-03 17:38:05 +00001343 string opName, string revOp> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001344 def "" : VOP2_Pseudo <outs, ins, pattern, opName>,
Marek Olsak7585a292015-02-03 17:38:05 +00001345 VOP2_REV<revOp#"_e32", !eq(revOp, opName)>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001346
Tom Stellard3b0dab92015-03-20 15:14:23 +00001347 def _si : VOP2_Real_si <opName, op, outs, ins, asm>;
1348
1349 def _vi : VOP2_Real_vi <opName, op, outs, ins, asm>;
1350
Tom Stellard94d2e992014-10-07 23:51:34 +00001351}
1352
Tom Stellardb4a313a2014-08-01 00:32:39 +00001353class VOP3DisableFields <bit HasSrc1, bit HasSrc2, bit HasModifiers> {
1354
1355 bits<2> src0_modifiers = !if(HasModifiers, ?, 0);
1356 bits<2> src1_modifiers = !if(HasModifiers, !if(HasSrc1, ?, 0), 0);
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001357 bits<2> src2_modifiers = !if(HasModifiers, !if(HasSrc2, ?, 0), 0);
Tom Stellardb4a313a2014-08-01 00:32:39 +00001358 bits<2> omod = !if(HasModifiers, ?, 0);
1359 bits<1> clamp = !if(HasModifiers, ?, 0);
1360 bits<9> src1 = !if(HasSrc1, ?, 0);
1361 bits<9> src2 = !if(HasSrc2, ?, 0);
1362}
1363
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001364class VOP3DisableModFields <bit HasSrc0Mods,
1365 bit HasSrc1Mods = 0,
1366 bit HasSrc2Mods = 0,
1367 bit HasOutputMods = 0> {
1368 bits<2> src0_modifiers = !if(HasSrc0Mods, ?, 0);
1369 bits<2> src1_modifiers = !if(HasSrc1Mods, ?, 0);
1370 bits<2> src2_modifiers = !if(HasSrc2Mods, ?, 0);
1371 bits<2> omod = !if(HasOutputMods, ?, 0);
1372 bits<1> clamp = !if(HasOutputMods, ?, 0);
1373}
1374
Tom Stellardbda32c92014-07-21 17:44:29 +00001375class VOP3_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
1376 VOP3Common <outs, ins, "", pattern>,
1377 VOP <opName>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001378 SIMCInstr<opName#"_e64", SISubtarget.NONE>,
1379 MnemonicAlias<opName#"_e64", opName> {
Tom Stellardbda32c92014-07-21 17:44:29 +00001380 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001381 let isCodeGenOnly = 1;
Tom Stellardbda32c92014-07-21 17:44:29 +00001382}
1383
1384class VOP3_Real_si <bits<9> op, dag outs, dag ins, string asm, string opName> :
Marek Olsak5df00d62014-12-07 12:18:57 +00001385 VOP3Common <outs, ins, asm, []>,
1386 VOP3e <op>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001387 SIMCInstr<opName#"_e64", SISubtarget.SI> {
1388 let AssemblerPredicates = [isSICI];
1389}
Tom Stellardbda32c92014-07-21 17:44:29 +00001390
Marek Olsak5df00d62014-12-07 12:18:57 +00001391class VOP3_Real_vi <bits<10> op, dag outs, dag ins, string asm, string opName> :
1392 VOP3Common <outs, ins, asm, []>,
1393 VOP3e_vi <op>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001394 SIMCInstr <opName#"_e64", SISubtarget.VI> {
1395 let AssemblerPredicates = [isVI];
1396}
Marek Olsak5df00d62014-12-07 12:18:57 +00001397
Matt Arsenault692acf12015-02-14 03:02:23 +00001398class VOP3b_Real_si <bits<9> op, dag outs, dag ins, string asm, string opName> :
1399 VOP3Common <outs, ins, asm, []>,
1400 VOP3be <op>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001401 SIMCInstr<opName#"_e64", SISubtarget.SI> {
1402 let AssemblerPredicates = [isSICI];
1403}
Matt Arsenault692acf12015-02-14 03:02:23 +00001404
1405class VOP3b_Real_vi <bits<10> op, dag outs, dag ins, string asm, string opName> :
1406 VOP3Common <outs, ins, asm, []>,
1407 VOP3be_vi <op>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001408 SIMCInstr <opName#"_e64", SISubtarget.VI> {
1409 let AssemblerPredicates = [isVI];
1410}
Matt Arsenault692acf12015-02-14 03:02:23 +00001411
Marek Olsak5df00d62014-12-07 12:18:57 +00001412multiclass VOP3_m <vop op, dag outs, dag ins, string asm, list<dag> pattern,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001413 string opName, int NumSrcArgs, bit HasMods = 1> {
Tom Stellardc721a232014-05-16 20:56:47 +00001414
Tom Stellardbda32c92014-07-21 17:44:29 +00001415 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
Tom Stellardc721a232014-05-16 20:56:47 +00001416
Tom Stellard845bb3c2014-10-07 23:51:41 +00001417 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001418 VOP3DisableFields<!if(!eq(NumSrcArgs, 1), 0, 1),
1419 !if(!eq(NumSrcArgs, 2), 0, 1),
1420 HasMods>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001421 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
1422 VOP3DisableFields<!if(!eq(NumSrcArgs, 1), 0, 1),
1423 !if(!eq(NumSrcArgs, 2), 0, 1),
1424 HasMods>;
1425}
Tom Stellardc721a232014-05-16 20:56:47 +00001426
Tom Stellard94d2e992014-10-07 23:51:34 +00001427multiclass VOP3_1_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001428 list<dag> pattern, string opName, bit HasMods = 1> {
Tom Stellardbda32c92014-07-21 17:44:29 +00001429
1430 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
1431
Tom Stellard94d2e992014-10-07 23:51:34 +00001432 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001433 VOP3DisableFields<0, 0, HasMods>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001434
1435 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
1436 VOP3DisableFields<0, 0, HasMods>;
Tom Stellardbda32c92014-07-21 17:44:29 +00001437}
1438
Marek Olsak3ecf5082015-02-03 21:53:05 +00001439multiclass VOP3SI_1_m <vop op, dag outs, dag ins, string asm,
1440 list<dag> pattern, string opName, bit HasMods = 1> {
1441
1442 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
1443
1444 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
1445 VOP3DisableFields<0, 0, HasMods>;
1446 // No VI instruction. This class is for SI only.
1447}
1448
Tom Stellardbec5a242014-10-07 23:51:38 +00001449multiclass VOP3_2_m <vop op, dag outs, dag ins, string asm,
Marek Olsak7585a292015-02-03 17:38:05 +00001450 list<dag> pattern, string opName, string revOp,
Matt Arsenaultb5541fb2015-09-09 17:03:18 +00001451 bit HasMods = 1> {
Tom Stellardb4a313a2014-08-01 00:32:39 +00001452
1453 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
Marek Olsak7585a292015-02-03 17:38:05 +00001454 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001455
Marek Olsak191507e2015-02-03 17:38:12 +00001456 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001457 VOP3DisableFields<1, 0, HasMods>;
1458
Marek Olsak191507e2015-02-03 17:38:12 +00001459 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001460 VOP3DisableFields<1, 0, HasMods>;
1461}
1462
Marek Olsak191507e2015-02-03 17:38:12 +00001463multiclass VOP3SI_2_m <vop op, dag outs, dag ins, string asm,
1464 list<dag> pattern, string opName, string revOp,
Matt Arsenaultb5541fb2015-09-09 17:03:18 +00001465 bit HasMods = 1> {
Marek Olsak191507e2015-02-03 17:38:12 +00001466
1467 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
1468 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
1469
1470 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
1471 VOP3DisableFields<1, 0, HasMods>;
1472
1473 // No VI instruction. This class is for SI only.
1474}
1475
Matt Arsenault86d336e2015-09-08 21:15:00 +00001476// Two operand VOP3b instruction that may have a 3rd SGPR bool operand
1477// instead of an implicit VCC as in the VOP2b format.
1478multiclass VOP3b_2_3_m <vop op, dag outs, dag ins, string asm,
1479 list<dag> pattern, string opName, string revOp,
Matt Arsenaultb5541fb2015-09-09 17:03:18 +00001480 bit HasMods = 1, bit useSrc2Input = 0> {
Matt Arsenault31ec5982015-02-14 03:40:35 +00001481 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
1482
Matt Arsenault31ec5982015-02-14 03:40:35 +00001483 def _si : VOP3b_Real_si <op.SI3, outs, ins, asm, opName>,
Matt Arsenaultd7687372015-09-09 08:39:49 +00001484 VOP3DisableFields<1, useSrc2Input, HasMods>;
Matt Arsenault31ec5982015-02-14 03:40:35 +00001485
1486 def _vi : VOP3b_Real_vi <op.VI3, outs, ins, asm, opName>,
Matt Arsenaultd7687372015-09-09 08:39:49 +00001487 VOP3DisableFields<1, useSrc2Input, HasMods>;
Matt Arsenault31ec5982015-02-14 03:40:35 +00001488}
1489
Tom Stellard0aec5872014-10-07 23:51:39 +00001490multiclass VOP3_C_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001491 list<dag> pattern, string opName,
Matt Arsenault5f704362015-09-25 16:58:25 +00001492 bit HasMods, bit defExec,
1493 string revOp, list<SchedReadWrite> sched> {
Tom Stellardbda32c92014-07-21 17:44:29 +00001494
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001495 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
Matt Arsenault5f704362015-09-25 16:58:25 +00001496 VOP2_REV<revOp#"_e64", !eq(revOp, opName)> {
Matt Arsenault6525aa32015-09-25 16:58:27 +00001497 let Defs = !if(defExec, [EXEC], []);
Matt Arsenault5f704362015-09-25 16:58:25 +00001498 let SchedRW = sched;
1499 }
Tom Stellardbda32c92014-07-21 17:44:29 +00001500
Tom Stellard0aec5872014-10-07 23:51:39 +00001501 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001502 VOP3DisableFields<1, 0, HasMods> {
1503 let Defs = !if(defExec, [EXEC], []);
Matt Arsenault5f704362015-09-25 16:58:25 +00001504 let SchedRW = sched;
Marek Olsak5df00d62014-12-07 12:18:57 +00001505 }
1506
1507 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
1508 VOP3DisableFields<1, 0, HasMods> {
Tom Stellard0aec5872014-10-07 23:51:39 +00001509 let Defs = !if(defExec, [EXEC], []);
Matt Arsenault5f704362015-09-25 16:58:25 +00001510 let SchedRW = sched;
Christian Konigd3039962013-02-26 17:52:09 +00001511 }
1512}
1513
Marek Olsak15e4a592015-01-15 18:42:55 +00001514// An instruction that is VOP2 on SI and VOP3 on VI, no modifiers.
1515multiclass VOP2SI_3VI_m <vop3 op, string opName, dag outs, dag ins,
1516 string asm, list<dag> pattern = []> {
Tom Stellard1ca873b2015-02-18 16:08:17 +00001517 let isPseudo = 1, isCodeGenOnly = 1 in {
Marek Olsak15e4a592015-01-15 18:42:55 +00001518 def "" : VOPAnyCommon <outs, ins, "", pattern>,
1519 SIMCInstr<opName, SISubtarget.NONE>;
1520 }
1521
1522 def _si : VOP2 <op.SI3{5-0}, outs, ins, asm, []>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001523 SIMCInstr <opName, SISubtarget.SI> {
1524 let AssemblerPredicates = [isSICI];
1525 }
Marek Olsak15e4a592015-01-15 18:42:55 +00001526
1527 def _vi : VOP3Common <outs, ins, asm, []>,
1528 VOP3e_vi <op.VI3>,
1529 VOP3DisableFields <1, 0, 0>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001530 SIMCInstr <opName, SISubtarget.VI> {
1531 let AssemblerPredicates = [isVI];
1532 }
Marek Olsak15e4a592015-01-15 18:42:55 +00001533}
1534
Tom Stellard94d2e992014-10-07 23:51:34 +00001535multiclass VOP1_Helper <vop1 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001536 dag ins32, string asm32, list<dag> pat32,
1537 dag ins64, string asm64, list<dag> pat64,
1538 bit HasMods> {
Christian Konigb19849a2013-02-21 15:17:04 +00001539
Marek Olsak5df00d62014-12-07 12:18:57 +00001540 defm _e32 : VOP1_m <op, outs, ins32, opName#asm32, pat32, opName>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001541
Tom Stellardc0503922015-03-12 21:34:22 +00001542 defm _e64 : VOP3_1_m <op, outs, ins64, opName#asm64, pat64, opName, HasMods>;
Christian Konig72d5d5c2013-02-21 15:16:44 +00001543}
1544
Tom Stellard94d2e992014-10-07 23:51:34 +00001545multiclass VOP1Inst <vop1 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001546 SDPatternOperator node = null_frag> : VOP1_Helper <
1547 op, opName, P.Outs,
1548 P.Ins32, P.Asm32, [],
1549 P.Ins64, P.Asm64,
1550 !if(P.HasModifiers,
1551 [(set P.DstVT:$dst, (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0,
Matt Arsenault97069782014-09-30 19:49:48 +00001552 i32:$src0_modifiers, i1:$clamp, i32:$omod))))],
Tom Stellardb4a313a2014-08-01 00:32:39 +00001553 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]),
1554 P.HasModifiers
Tom Stellardc721a232014-05-16 20:56:47 +00001555>;
Christian Konigf5754a02013-02-21 15:17:09 +00001556
Marek Olsak5df00d62014-12-07 12:18:57 +00001557multiclass VOP1InstSI <vop1 op, string opName, VOPProfile P,
1558 SDPatternOperator node = null_frag> {
1559
Marek Olsak3ecf5082015-02-03 21:53:05 +00001560 defm _e32 : VOP1SI_m <op, P.Outs, P.Ins32, opName#P.Asm32, [], opName>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001561
Marek Olsak3ecf5082015-02-03 21:53:05 +00001562 defm _e64 : VOP3SI_1_m <op, P.Outs, P.Ins64, opName#P.Asm64,
Marek Olsak5df00d62014-12-07 12:18:57 +00001563 !if(P.HasModifiers,
1564 [(set P.DstVT:$dst, (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0,
1565 i32:$src0_modifiers, i1:$clamp, i32:$omod))))],
Marek Olsak3ecf5082015-02-03 21:53:05 +00001566 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]),
1567 opName, P.HasModifiers>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001568}
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001569
Tom Stellardbec5a242014-10-07 23:51:38 +00001570multiclass VOP2_Helper <vop2 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001571 dag ins32, string asm32, list<dag> pat32,
1572 dag ins64, string asm64, list<dag> pat64,
Marek Olsak7585a292015-02-03 17:38:05 +00001573 string revOp, bit HasMods> {
1574 defm _e32 : VOP2_m <op, outs, ins32, asm32, pat32, opName, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001575
Tom Stellardbec5a242014-10-07 23:51:38 +00001576 defm _e64 : VOP3_2_m <op,
Tom Stellardc0503922015-03-12 21:34:22 +00001577 outs, ins64, opName#asm64, pat64, opName, revOp, HasMods
Tom Stellardb4a313a2014-08-01 00:32:39 +00001578 >;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001579}
1580
Tom Stellardbec5a242014-10-07 23:51:38 +00001581multiclass VOP2Inst <vop2 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001582 SDPatternOperator node = null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001583 string revOp = opName> : VOP2_Helper <
Tom Stellardb4a313a2014-08-01 00:32:39 +00001584 op, opName, P.Outs,
1585 P.Ins32, P.Asm32, [],
1586 P.Ins64, P.Asm64,
1587 !if(P.HasModifiers,
1588 [(set P.DstVT:$dst,
1589 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001590 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001591 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1592 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
Marek Olsak7585a292015-02-03 17:38:05 +00001593 revOp, P.HasModifiers
Tom Stellardb4a313a2014-08-01 00:32:39 +00001594>;
1595
Marek Olsak191507e2015-02-03 17:38:12 +00001596multiclass VOP2InstSI <vop2 op, string opName, VOPProfile P,
1597 SDPatternOperator node = null_frag,
1598 string revOp = opName> {
1599 defm _e32 : VOP2SI_m <op, P.Outs, P.Ins32, P.Asm32, [], opName, revOp>;
1600
Tom Stellardc0503922015-03-12 21:34:22 +00001601 defm _e64 : VOP3SI_2_m <op, P.Outs, P.Ins64, opName#P.Asm64,
Marek Olsak191507e2015-02-03 17:38:12 +00001602 !if(P.HasModifiers,
1603 [(set P.DstVT:$dst,
1604 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
1605 i1:$clamp, i32:$omod)),
1606 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1607 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
1608 opName, revOp, P.HasModifiers>;
1609}
1610
Matt Arsenaulte4d0c142015-08-29 07:16:50 +00001611multiclass VOP2b_Helper <vop2 op, string opName, dag outs32, dag outs64,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001612 dag ins32, string asm32, list<dag> pat32,
1613 dag ins64, string asm64, list<dag> pat64,
Matt Arsenault86d336e2015-09-08 21:15:00 +00001614 string revOp, bit HasMods, bit useSGPRInput> {
Matt Arsenault86095b82015-09-26 02:25:45 +00001615 let SchedRW = [Write32Bit, WriteSALU] in {
1616 let Uses = !if(useSGPRInput, [VCC, EXEC], [EXEC]), Defs = [VCC] in {
1617 defm _e32 : VOP2_m <op, outs32, ins32, asm32, pat32, opName, revOp>;
1618 }
Tom Stellardb4a313a2014-08-01 00:32:39 +00001619
Matt Arsenault86095b82015-09-26 02:25:45 +00001620 defm _e64 : VOP3b_2_3_m <op,
1621 outs64, ins64, opName#asm64, pat64, opName, revOp, HasMods, useSGPRInput
1622 >;
Matt Arsenault86d336e2015-09-08 21:15:00 +00001623 }
Tom Stellardb4a313a2014-08-01 00:32:39 +00001624}
1625
Tom Stellard845bb3c2014-10-07 23:51:41 +00001626multiclass VOP2bInst <vop2 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001627 SDPatternOperator node = null_frag,
1628 string revOp = opName> : VOP2b_Helper <
Matt Arsenaulte4d0c142015-08-29 07:16:50 +00001629 op, opName, P.Outs32, P.Outs64,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001630 P.Ins32, P.Asm32, [],
1631 P.Ins64, P.Asm64,
1632 !if(P.HasModifiers,
1633 [(set P.DstVT:$dst,
1634 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001635 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001636 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1637 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
Matt Arsenault86d336e2015-09-08 21:15:00 +00001638 revOp, P.HasModifiers, !eq(P.NumSrcArgs, 3)
Tom Stellardb4a313a2014-08-01 00:32:39 +00001639>;
1640
Marek Olsakf0b130a2015-01-15 18:43:06 +00001641// A VOP2 instruction that is VOP3-only on VI.
1642multiclass VOP2_VI3_Helper <vop23 op, string opName, dag outs,
1643 dag ins32, string asm32, list<dag> pat32,
1644 dag ins64, string asm64, list<dag> pat64,
Marek Olsak7585a292015-02-03 17:38:05 +00001645 string revOp, bit HasMods> {
1646 defm _e32 : VOP2SI_m <op, outs, ins32, asm32, pat32, opName, revOp>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001647
Tom Stellardc0503922015-03-12 21:34:22 +00001648 defm _e64 : VOP3_2_m <op, outs, ins64, opName#asm64, pat64, opName,
Marek Olsak7585a292015-02-03 17:38:05 +00001649 revOp, HasMods>;
Marek Olsakf0b130a2015-01-15 18:43:06 +00001650}
1651
1652multiclass VOP2_VI3_Inst <vop23 op, string opName, VOPProfile P,
1653 SDPatternOperator node = null_frag,
Marek Olsak7585a292015-02-03 17:38:05 +00001654 string revOp = opName>
Marek Olsakf0b130a2015-01-15 18:43:06 +00001655 : VOP2_VI3_Helper <
1656 op, opName, P.Outs,
1657 P.Ins32, P.Asm32, [],
1658 P.Ins64, P.Asm64,
1659 !if(P.HasModifiers,
1660 [(set P.DstVT:$dst,
1661 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
1662 i1:$clamp, i32:$omod)),
1663 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1664 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
Marek Olsak7585a292015-02-03 17:38:05 +00001665 revOp, P.HasModifiers
Marek Olsakf0b130a2015-01-15 18:43:06 +00001666>;
1667
Matt Arsenault70120fa2015-02-21 21:29:00 +00001668multiclass VOP2MADK <vop2 op, string opName, list<dag> pattern = []> {
1669
1670 def "" : VOP2_Pseudo <VOP_MADK.Outs, VOP_MADK.Ins, pattern, opName>;
1671
1672let isCodeGenOnly = 0 in {
1673 def _si : VOP2Common <VOP_MADK.Outs, VOP_MADK.Ins,
1674 !strconcat(opName, VOP_MADK.Asm), []>,
1675 SIMCInstr <opName#"_e32", SISubtarget.SI>,
Tom Stellard245c15f2015-05-26 15:55:52 +00001676 VOP2_MADKe <op.SI> {
1677 let AssemblerPredicates = [isSICI];
1678 }
Matt Arsenault70120fa2015-02-21 21:29:00 +00001679
1680 def _vi : VOP2Common <VOP_MADK.Outs, VOP_MADK.Ins,
1681 !strconcat(opName, VOP_MADK.Asm), []>,
1682 SIMCInstr <opName#"_e32", SISubtarget.VI>,
Tom Stellard245c15f2015-05-26 15:55:52 +00001683 VOP2_MADKe <op.VI> {
1684 let AssemblerPredicates = [isVI];
1685 }
Matt Arsenault70120fa2015-02-21 21:29:00 +00001686} // End isCodeGenOnly = 0
1687}
1688
Tom Stellard11f19f72015-08-07 15:34:27 +00001689class VOPC_Pseudo <dag ins, list<dag> pattern, string opName> :
Marek Olsak5df00d62014-12-07 12:18:57 +00001690 VOPCCommon <ins, "", pattern>,
1691 VOP <opName>,
Tom Stellard8ebad112015-08-07 22:00:56 +00001692 SIMCInstr<opName#"_e32", SISubtarget.NONE> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001693 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001694 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +00001695}
1696
Tom Stellard8ebad112015-08-07 22:00:56 +00001697multiclass VOPC_m <vopc op, dag ins, string op_asm, list<dag> pattern,
1698 string opName, bit DefExec, VOPProfile p,
Matt Arsenault5f704362015-09-25 16:58:25 +00001699 list<SchedReadWrite> sched,
Tom Stellard8ebad112015-08-07 22:00:56 +00001700 string revOpName = "", string asm = opName#"_e32 "#op_asm,
1701 string alias_asm = opName#" "#op_asm> {
Matt Arsenault5f704362015-09-25 16:58:25 +00001702 def "" : VOPC_Pseudo <ins, pattern, opName> {
Matt Arsenault6525aa32015-09-25 16:58:27 +00001703 let Defs = !if(DefExec, [VCC, EXEC], [VCC]);
Matt Arsenault5f704362015-09-25 16:58:25 +00001704 let SchedRW = sched;
Marek Olsak5df00d62014-12-07 12:18:57 +00001705 }
1706
Matt Arsenault5f704362015-09-25 16:58:25 +00001707 let AssemblerPredicates = [isSICI] in {
1708 def _si : VOPC<op.SI, ins, asm, []>,
1709 SIMCInstr <opName#"_e32", SISubtarget.SI> {
1710 let Defs = !if(DefExec, [VCC, EXEC], [VCC]);
1711 let hasSideEffects = DefExec;
1712 let SchedRW = sched;
1713 }
1714
1715 def : SIInstAlias <
1716 alias_asm,
1717 (!cast<Instruction>(NAME#"_e32_si") p.Src0RC32:$src0, p.Src1RC32:$src1)
1718 >;
Tom Stellard8ebad112015-08-07 22:00:56 +00001719
1720 } // End AssemblerPredicates = [isSICI]
1721
Tom Stellard8ebad112015-08-07 22:00:56 +00001722 let AssemblerPredicates = [isVI] in {
Matt Arsenault5f704362015-09-25 16:58:25 +00001723 def _vi : VOPC<op.VI, ins, asm, []>,
1724 SIMCInstr <opName#"_e32", SISubtarget.VI> {
1725 let Defs = !if(DefExec, [VCC, EXEC], [VCC]);
1726 let hasSideEffects = DefExec;
1727 let SchedRW = sched;
1728 }
Tom Stellard8ebad112015-08-07 22:00:56 +00001729
Matt Arsenault5f704362015-09-25 16:58:25 +00001730 def : SIInstAlias <
1731 alias_asm,
1732 (!cast<Instruction>(NAME#"_e32_vi") p.Src0RC32:$src0, p.Src1RC32:$src1)
1733 >;
Tom Stellard8ebad112015-08-07 22:00:56 +00001734 } // End AssemblerPredicates = [isVI]
Marek Olsak5df00d62014-12-07 12:18:57 +00001735}
1736
Tom Stellard0aec5872014-10-07 23:51:39 +00001737multiclass VOPC_Helper <vopc op, string opName,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001738 dag ins32, string asm32, list<dag> pat32,
1739 dag out64, dag ins64, string asm64, list<dag> pat64,
Tom Stellard8ebad112015-08-07 22:00:56 +00001740 bit HasMods, bit DefExec, string revOp,
Matt Arsenault5f704362015-09-25 16:58:25 +00001741 VOPProfile p,
1742 list<SchedReadWrite> sched> {
1743 defm _e32 : VOPC_m <op, ins32, asm32, pat32, opName, DefExec, p, sched>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001744
Tom Stellardc0503922015-03-12 21:34:22 +00001745 defm _e64 : VOP3_C_m <op, out64, ins64, opName#asm64, pat64,
Matt Arsenault5f704362015-09-25 16:58:25 +00001746 opName, HasMods, DefExec, revOp,
1747 sched>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001748}
1749
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001750// Special case for class instructions which only have modifiers on
1751// the 1st source operand.
1752multiclass VOPC_Class_Helper <vopc op, string opName,
1753 dag ins32, string asm32, list<dag> pat32,
1754 dag out64, dag ins64, string asm64, list<dag> pat64,
Tom Stellard8ebad112015-08-07 22:00:56 +00001755 bit HasMods, bit DefExec, string revOp,
Matt Arsenault5f704362015-09-25 16:58:25 +00001756 VOPProfile p,
1757 list<SchedReadWrite> sched> {
1758 defm _e32 : VOPC_m <op, ins32, asm32, pat32, opName, DefExec, p, sched>;
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001759
Tom Stellardc0503922015-03-12 21:34:22 +00001760 defm _e64 : VOP3_C_m <op, out64, ins64, opName#asm64, pat64,
Matt Arsenault5f704362015-09-25 16:58:25 +00001761 opName, HasMods, DefExec, revOp, sched>,
Matt Arsenault096ec1e2015-02-18 02:15:30 +00001762 VOP3DisableModFields<1, 0, 0>;
1763}
1764
Tom Stellard0aec5872014-10-07 23:51:39 +00001765multiclass VOPCInst <vopc op, string opName,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001766 VOPProfile P, PatLeaf cond = COND_NULL,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001767 string revOp = opName,
Matt Arsenault5f704362015-09-25 16:58:25 +00001768 bit DefExec = 0,
1769 list<SchedReadWrite> sched = [Write32Bit]> :
1770 VOPC_Helper <
Tom Stellardb4a313a2014-08-01 00:32:39 +00001771 op, opName,
1772 P.Ins32, P.Asm32, [],
Tom Stellardc0503922015-03-12 21:34:22 +00001773 (outs VOPDstS64:$dst), P.Ins64, P.Asm64,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001774 !if(P.HasModifiers,
1775 [(set i1:$dst,
1776 (setcc (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001777 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001778 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1779 cond))],
1780 [(set i1:$dst, (setcc P.Src0VT:$src0, P.Src1VT:$src1, cond))]),
Matt Arsenault5f704362015-09-25 16:58:25 +00001781 P.HasModifiers, DefExec, revOp, P, sched
Tom Stellardb4a313a2014-08-01 00:32:39 +00001782>;
1783
Matt Arsenault4831ce52015-01-06 23:00:37 +00001784multiclass VOPCClassInst <vopc op, string opName, VOPProfile P,
Matt Arsenault5f704362015-09-25 16:58:25 +00001785 bit DefExec = 0,
1786 list<SchedReadWrite> sched> : VOPC_Class_Helper <
Matt Arsenault4831ce52015-01-06 23:00:37 +00001787 op, opName,
1788 P.Ins32, P.Asm32, [],
Tom Stellardc0503922015-03-12 21:34:22 +00001789 (outs VOPDstS64:$dst), P.Ins64, P.Asm64,
Matt Arsenault4831ce52015-01-06 23:00:37 +00001790 !if(P.HasModifiers,
1791 [(set i1:$dst,
1792 (AMDGPUfp_class (P.Src0VT (VOP3Mods0Clamp0OMod P.Src0VT:$src0, i32:$src0_modifiers)), P.Src1VT:$src1))],
1793 [(set i1:$dst, (AMDGPUfp_class P.Src0VT:$src0, P.Src1VT:$src1))]),
Matt Arsenault5f704362015-09-25 16:58:25 +00001794 P.HasModifiers, DefExec, opName, P, sched
Matt Arsenault4831ce52015-01-06 23:00:37 +00001795>;
1796
1797
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001798multiclass VOPC_F32 <vopc op, string opName, PatLeaf cond = COND_NULL, string revOp = opName> :
Matt Arsenault46359152015-08-08 00:41:48 +00001799 VOPCInst <op, opName, VOPC_I1_F32_F32, cond, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001800
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001801multiclass VOPC_F64 <vopc op, string opName, PatLeaf cond = COND_NULL, string revOp = opName> :
Matt Arsenault5f704362015-09-25 16:58:25 +00001802 VOPCInst <op, opName, VOPC_I1_F64_F64, cond, revOp, 0, [WriteDoubleAdd]>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001803
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001804multiclass VOPC_I32 <vopc op, string opName, PatLeaf cond = COND_NULL, string revOp = opName> :
Matt Arsenault46359152015-08-08 00:41:48 +00001805 VOPCInst <op, opName, VOPC_I1_I32_I32, cond, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001806
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001807multiclass VOPC_I64 <vopc op, string opName, PatLeaf cond = COND_NULL, string revOp = opName> :
Matt Arsenault5f704362015-09-25 16:58:25 +00001808 VOPCInst <op, opName, VOPC_I1_I64_I64, cond, revOp, 0, [Write64Bit]>;
Christian Konigf5754a02013-02-21 15:17:09 +00001809
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001810
Tom Stellard0aec5872014-10-07 23:51:39 +00001811multiclass VOPCX <vopc op, string opName, VOPProfile P,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001812 PatLeaf cond = COND_NULL,
Matt Arsenault5f704362015-09-25 16:58:25 +00001813 list<SchedReadWrite> sched,
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001814 string revOp = "">
Matt Arsenault5f704362015-09-25 16:58:25 +00001815 : VOPCInst <op, opName, P, cond, revOp, 1, sched>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001816
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001817multiclass VOPCX_F32 <vopc op, string opName, string revOp = opName> :
Matt Arsenault5f704362015-09-25 16:58:25 +00001818 VOPCX <op, opName, VOPC_I1_F32_F32, COND_NULL, [Write32Bit], revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001819
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001820multiclass VOPCX_F64 <vopc op, string opName, string revOp = opName> :
Matt Arsenault5f704362015-09-25 16:58:25 +00001821 VOPCX <op, opName, VOPC_I1_F64_F64, COND_NULL, [WriteDoubleAdd], revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001822
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001823multiclass VOPCX_I32 <vopc op, string opName, string revOp = opName> :
Matt Arsenault5f704362015-09-25 16:58:25 +00001824 VOPCX <op, opName, VOPC_I1_I32_I32, COND_NULL, [Write32Bit], revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001825
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00001826multiclass VOPCX_I64 <vopc op, string opName, string revOp = opName> :
Matt Arsenault5f704362015-09-25 16:58:25 +00001827 VOPCX <op, opName, VOPC_I1_I64_I64, COND_NULL, [Write64Bit], revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001828
Tom Stellard845bb3c2014-10-07 23:51:41 +00001829multiclass VOP3_Helper <vop3 op, string opName, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001830 list<dag> pat, int NumSrcArgs, bit HasMods> : VOP3_m <
Tom Stellardc0503922015-03-12 21:34:22 +00001831 op, outs, ins, opName#" "#asm, pat, opName, NumSrcArgs, HasMods
Tom Stellardb4a313a2014-08-01 00:32:39 +00001832>;
1833
Matt Arsenault4831ce52015-01-06 23:00:37 +00001834multiclass VOPC_CLASS_F32 <vopc op, string opName> :
Matt Arsenault5f704362015-09-25 16:58:25 +00001835 VOPCClassInst <op, opName, VOPC_I1_F32_I32, 0, [Write32Bit]>;
Matt Arsenault4831ce52015-01-06 23:00:37 +00001836
1837multiclass VOPCX_CLASS_F32 <vopc op, string opName> :
Matt Arsenault5f704362015-09-25 16:58:25 +00001838 VOPCClassInst <op, opName, VOPC_I1_F32_I32, 1, [Write32Bit]>;
Matt Arsenault4831ce52015-01-06 23:00:37 +00001839
1840multiclass VOPC_CLASS_F64 <vopc op, string opName> :
Matt Arsenault5f704362015-09-25 16:58:25 +00001841 VOPCClassInst <op, opName, VOPC_I1_F64_I32, 0, [WriteDoubleAdd]>;
Matt Arsenault4831ce52015-01-06 23:00:37 +00001842
1843multiclass VOPCX_CLASS_F64 <vopc op, string opName> :
Matt Arsenault5f704362015-09-25 16:58:25 +00001844 VOPCClassInst <op, opName, VOPC_I1_F64_I32, 1, [WriteDoubleAdd]>;
Matt Arsenault4831ce52015-01-06 23:00:37 +00001845
Tom Stellard845bb3c2014-10-07 23:51:41 +00001846multiclass VOP3Inst <vop3 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001847 SDPatternOperator node = null_frag> : VOP3_Helper <
Tom Stellardc0503922015-03-12 21:34:22 +00001848 op, opName, (outs P.DstRC.RegClass:$dst), P.Ins64, P.Asm64,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001849 !if(!eq(P.NumSrcArgs, 3),
1850 !if(P.HasModifiers,
1851 [(set P.DstVT:$dst,
1852 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001853 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001854 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1855 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers))))],
1856 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1,
1857 P.Src2VT:$src2))]),
1858 !if(!eq(P.NumSrcArgs, 2),
1859 !if(P.HasModifiers,
1860 [(set P.DstVT:$dst,
1861 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001862 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001863 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1864 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))])
1865 /* P.NumSrcArgs == 1 */,
1866 !if(P.HasModifiers,
1867 [(set P.DstVT:$dst,
1868 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001869 i1:$clamp, i32:$omod))))],
Tom Stellardb4a313a2014-08-01 00:32:39 +00001870 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]))),
1871 P.NumSrcArgs, P.HasModifiers
1872>;
1873
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001874// Special case for v_div_fmas_{f32|f64}, since it seems to be the
1875// only VOP instruction that implicitly reads VCC.
1876multiclass VOP3_VCC_Inst <vop3 op, string opName,
1877 VOPProfile P,
1878 SDPatternOperator node = null_frag> : VOP3_Helper <
1879 op, opName,
Tom Stellardc0503922015-03-12 21:34:22 +00001880 (outs P.DstRC.RegClass:$dst),
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001881 (ins InputModsNoDefault:$src0_modifiers, P.Src0RC64:$src0,
1882 InputModsNoDefault:$src1_modifiers, P.Src1RC64:$src1,
1883 InputModsNoDefault:$src2_modifiers, P.Src2RC64:$src2,
1884 ClampMod:$clamp,
1885 omod:$omod),
Matt Arsenault8ebce8f2015-06-28 18:16:14 +00001886 "$dst, $src0_modifiers, $src1_modifiers, $src2_modifiers"#"$clamp"#"$omod",
Matt Arsenault1bc9d952015-02-14 04:22:00 +00001887 [(set P.DstVT:$dst,
1888 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
1889 i1:$clamp, i32:$omod)),
1890 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1891 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers)),
1892 (i1 VCC)))],
1893 3, 1
1894>;
1895
Matt Arsenaulte98a0742015-09-26 02:25:48 +00001896multiclass VOP3bInst <vop op, string opName, VOPProfile P, list<dag> pattern = []> :
Matt Arsenault86d336e2015-09-08 21:15:00 +00001897 VOP3b_2_3_m <
Matt Arsenaulte98a0742015-09-26 02:25:48 +00001898 op, P.Outs64, P.Ins64,
1899 opName#" "#P.Asm64, pattern,
1900 opName, "", 1, 1
Tom Stellardb4a313a2014-08-01 00:32:39 +00001901>;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001902
Matt Arsenault8675db12014-08-29 16:01:14 +00001903class Vop3ModPat<Instruction Inst, VOPProfile P, SDPatternOperator node> : Pat<
Matt Arsenault97069782014-09-30 19:49:48 +00001904 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod)),
Matt Arsenault8675db12014-08-29 16:01:14 +00001905 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1906 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers))),
1907 (Inst i32:$src0_modifiers, P.Src0VT:$src0,
1908 i32:$src1_modifiers, P.Src1VT:$src1,
1909 i32:$src2_modifiers, P.Src2VT:$src2,
Matt Arsenault97069782014-09-30 19:49:48 +00001910 i1:$clamp,
Matt Arsenault8675db12014-08-29 16:01:14 +00001911 i32:$omod)>;
1912
Christian Konig72d5d5c2013-02-21 15:16:44 +00001913//===----------------------------------------------------------------------===//
Marek Olsak5df00d62014-12-07 12:18:57 +00001914// Interpolation opcodes
1915//===----------------------------------------------------------------------===//
1916
Marek Olsak367447c2015-01-27 17:25:11 +00001917class VINTRP_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
1918 VINTRPCommon <outs, ins, "", pattern>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001919 SIMCInstr<opName, SISubtarget.NONE> {
1920 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001921 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +00001922}
1923
1924class VINTRP_Real_si <bits <2> op, string opName, dag outs, dag ins,
Marek Olsak367447c2015-01-27 17:25:11 +00001925 string asm> :
1926 VINTRPCommon <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001927 VINTRPe <op>,
1928 SIMCInstr<opName, SISubtarget.SI>;
1929
1930class VINTRP_Real_vi <bits <2> op, string opName, dag outs, dag ins,
Marek Olsak367447c2015-01-27 17:25:11 +00001931 string asm> :
1932 VINTRPCommon <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001933 VINTRPe_vi <op>,
1934 SIMCInstr<opName, SISubtarget.VI>;
1935
Tom Stellardc70cf902015-05-25 16:15:50 +00001936multiclass VINTRP_m <bits <2> op, dag outs, dag ins, string asm,
Tom Stellard50828162015-05-25 16:15:56 +00001937 list<dag> pattern = []> {
1938 def "" : VINTRP_Pseudo <NAME, outs, ins, pattern>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001939
Tom Stellard50828162015-05-25 16:15:56 +00001940 def _si : VINTRP_Real_si <op, NAME, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001941
Tom Stellard50828162015-05-25 16:15:56 +00001942 def _vi : VINTRP_Real_vi <op, NAME, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001943}
1944
1945//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +00001946// Vector I/O classes
1947//===----------------------------------------------------------------------===//
1948
Marek Olsak5df00d62014-12-07 12:18:57 +00001949class DS_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
1950 DS <outs, ins, "", pattern>,
1951 SIMCInstr <opName, SISubtarget.NONE> {
1952 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00001953 let isCodeGenOnly = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +00001954}
1955
1956class DS_Real_si <bits<8> op, string opName, dag outs, dag ins, string asm> :
1957 DS <outs, ins, asm, []>,
1958 DSe <op>,
Tom Stellardd7e6f132015-04-08 01:09:26 +00001959 SIMCInstr <opName, SISubtarget.SI> {
1960 let isCodeGenOnly = 0;
1961}
Marek Olsak5df00d62014-12-07 12:18:57 +00001962
1963class DS_Real_vi <bits<8> op, string opName, dag outs, dag ins, string asm> :
1964 DS <outs, ins, asm, []>,
1965 DSe_vi <op>,
1966 SIMCInstr <opName, SISubtarget.VI>;
1967
Tom Stellardcf051f42015-03-09 18:49:45 +00001968class DS_Off16_Real_si <bits<8> op, string opName, dag outs, dag ins, string asm> :
1969 DS_Real_si <op,opName, outs, ins, asm> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001970
1971 // Single load interpret the 2 i8imm operands as a single i16 offset.
1972 bits<16> offset;
1973 let offset0 = offset{7-0};
1974 let offset1 = offset{15-8};
Tom Stellardd7e6f132015-04-08 01:09:26 +00001975 let isCodeGenOnly = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +00001976}
1977
Tom Stellardcf051f42015-03-09 18:49:45 +00001978class DS_Off16_Real_vi <bits<8> op, string opName, dag outs, dag ins, string asm> :
1979 DS_Real_vi <op, opName, outs, ins, asm> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001980
1981 // Single load interpret the 2 i8imm operands as a single i16 offset.
1982 bits<16> offset;
1983 let offset0 = offset{7-0};
1984 let offset1 = offset{15-8};
1985}
1986
Tom Stellardcf051f42015-03-09 18:49:45 +00001987multiclass DS_1A_RET <bits<8> op, string opName, RegisterClass rc,
1988 dag outs = (outs rc:$vdst),
Tom Stellard381a94a2015-05-12 15:00:49 +00001989 dag ins = (ins VGPR_32:$addr, ds_offset:$offset, gds:$gds),
Tom Stellard065e3d42015-03-09 18:49:54 +00001990 string asm = opName#" $vdst, $addr"#"$offset$gds"> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001991
Tom Stellardcf051f42015-03-09 18:49:45 +00001992 def "" : DS_Pseudo <opName, outs, ins, []>;
1993
1994 let data0 = 0, data1 = 0 in {
1995 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
1996 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001997 }
1998}
1999
Tom Stellardcf051f42015-03-09 18:49:45 +00002000multiclass DS_1A_Off8_RET <bits<8> op, string opName, RegisterClass rc,
2001 dag outs = (outs rc:$vdst),
Tom Stellard065e3d42015-03-09 18:49:54 +00002002 dag ins = (ins VGPR_32:$addr, ds_offset0:$offset0, ds_offset1:$offset1,
Tom Stellard381a94a2015-05-12 15:00:49 +00002003 gds01:$gds),
Tom Stellard065e3d42015-03-09 18:49:54 +00002004 string asm = opName#" $vdst, $addr"#"$offset0"#"$offset1$gds"> {
Marek Olsak5df00d62014-12-07 12:18:57 +00002005
Tom Stellardcf051f42015-03-09 18:49:45 +00002006 def "" : DS_Pseudo <opName, outs, ins, []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00002007
Tom Stellardd7e6f132015-04-08 01:09:26 +00002008 let data0 = 0, data1 = 0, AsmMatchConverter = "cvtDSOffset01" in {
Tom Stellardcf051f42015-03-09 18:49:45 +00002009 def _si : DS_Real_si <op, opName, outs, ins, asm>;
2010 def _vi : DS_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00002011 }
2012}
2013
Tom Stellardcf051f42015-03-09 18:49:45 +00002014multiclass DS_1A1D_NORET <bits<8> op, string opName, RegisterClass rc,
2015 dag outs = (outs),
Tom Stellard381a94a2015-05-12 15:00:49 +00002016 dag ins = (ins VGPR_32:$addr, rc:$data0, ds_offset:$offset, gds:$gds),
Tom Stellard065e3d42015-03-09 18:49:54 +00002017 string asm = opName#" $addr, $data0"#"$offset$gds"> {
Marek Olsak5df00d62014-12-07 12:18:57 +00002018
Tom Stellardcf051f42015-03-09 18:49:45 +00002019 def "" : DS_Pseudo <opName, outs, ins, []>,
2020 AtomicNoRet<opName, 0>;
Marek Olsak5df00d62014-12-07 12:18:57 +00002021
Tom Stellardcf051f42015-03-09 18:49:45 +00002022 let data1 = 0, vdst = 0 in {
2023 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
2024 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00002025 }
2026}
2027
Tom Stellardcf051f42015-03-09 18:49:45 +00002028multiclass DS_1A1D_Off8_NORET <bits<8> op, string opName, RegisterClass rc,
2029 dag outs = (outs),
Tom Stellard065e3d42015-03-09 18:49:54 +00002030 dag ins = (ins VGPR_32:$addr, rc:$data0, rc:$data1,
Tom Stellard381a94a2015-05-12 15:00:49 +00002031 ds_offset0:$offset0, ds_offset1:$offset1, gds01:$gds),
Tom Stellard065e3d42015-03-09 18:49:54 +00002032 string asm = opName#" $addr, $data0, $data1"#"$offset0"#"$offset1"#"$gds"> {
Marek Olsak5df00d62014-12-07 12:18:57 +00002033
Tom Stellardcf051f42015-03-09 18:49:45 +00002034 def "" : DS_Pseudo <opName, outs, ins, []>;
Marek Olsak5df00d62014-12-07 12:18:57 +00002035
Tom Stellardd7e6f132015-04-08 01:09:26 +00002036 let vdst = 0, AsmMatchConverter = "cvtDSOffset01" in {
Tom Stellardcf051f42015-03-09 18:49:45 +00002037 def _si : DS_Real_si <op, opName, outs, ins, asm>;
2038 def _vi : DS_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00002039 }
2040}
2041
Tom Stellardcf051f42015-03-09 18:49:45 +00002042multiclass DS_1A1D_RET <bits<8> op, string opName, RegisterClass rc,
2043 string noRetOp = "",
2044 dag outs = (outs rc:$vdst),
Tom Stellard381a94a2015-05-12 15:00:49 +00002045 dag ins = (ins VGPR_32:$addr, rc:$data0, ds_offset:$offset, gds:$gds),
Tom Stellard065e3d42015-03-09 18:49:54 +00002046 string asm = opName#" $vdst, $addr, $data0"#"$offset$gds"> {
Marek Olsak5df00d62014-12-07 12:18:57 +00002047
Matt Arsenault1d36b712015-09-26 05:06:48 +00002048 let hasPostISelHook = 1 in {
2049 def "" : DS_Pseudo <opName, outs, ins, []>,
2050 AtomicNoRet<noRetOp, 1>;
Matt Arsenault9cd8c382014-03-19 22:19:39 +00002051
Matt Arsenault1d36b712015-09-26 05:06:48 +00002052 let data1 = 0 in {
2053 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
2054 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
2055 }
Marek Olsak0c1f8812015-01-27 17:25:07 +00002056 }
Matt Arsenault9cd8c382014-03-19 22:19:39 +00002057}
2058
Tom Stellardcf051f42015-03-09 18:49:45 +00002059multiclass DS_1A2D_RET_m <bits<8> op, string opName, RegisterClass rc,
2060 string noRetOp = "", dag ins,
2061 dag outs = (outs rc:$vdst),
Tom Stellard065e3d42015-03-09 18:49:54 +00002062 string asm = opName#" $vdst, $addr, $data0, $data1"#"$offset"#"$gds"> {
Tom Stellard13c68ef2013-09-05 18:38:09 +00002063
Matt Arsenault1d36b712015-09-26 05:06:48 +00002064 let hasPostISelHook = 1 in {
2065 def "" : DS_Pseudo <opName, outs, ins, []>,
2066 AtomicNoRet<noRetOp, 1>;
Marek Olsak0c1f8812015-01-27 17:25:07 +00002067
Matt Arsenault1d36b712015-09-26 05:06:48 +00002068 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
2069 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
2070 }
Marek Olsak0c1f8812015-01-27 17:25:07 +00002071}
2072
2073multiclass DS_1A2D_RET <bits<8> op, string asm, RegisterClass rc,
Tom Stellardcf051f42015-03-09 18:49:45 +00002074 string noRetOp = "", RegisterClass src = rc> :
2075 DS_1A2D_RET_m <op, asm, rc, noRetOp,
Tom Stellard065e3d42015-03-09 18:49:54 +00002076 (ins VGPR_32:$addr, src:$data0, src:$data1,
Tom Stellard381a94a2015-05-12 15:00:49 +00002077 ds_offset:$offset, gds:$gds)
Tom Stellardcf051f42015-03-09 18:49:45 +00002078>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +00002079
Tom Stellardcf051f42015-03-09 18:49:45 +00002080multiclass DS_1A2D_NORET <bits<8> op, string opName, RegisterClass rc,
2081 string noRetOp = opName,
2082 dag outs = (outs),
Tom Stellard065e3d42015-03-09 18:49:54 +00002083 dag ins = (ins VGPR_32:$addr, rc:$data0, rc:$data1,
Tom Stellard381a94a2015-05-12 15:00:49 +00002084 ds_offset:$offset, gds:$gds),
Tom Stellard065e3d42015-03-09 18:49:54 +00002085 string asm = opName#" $addr, $data0, $data1"#"$offset"#"$gds"> {
Marek Olsak0c1f8812015-01-27 17:25:07 +00002086
Tom Stellardcf051f42015-03-09 18:49:45 +00002087 def "" : DS_Pseudo <opName, outs, ins, []>,
2088 AtomicNoRet<noRetOp, 0>;
2089
2090 let vdst = 0 in {
2091 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
2092 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak0c1f8812015-01-27 17:25:07 +00002093 }
2094}
2095
Tom Stellarddb4995a2015-03-09 16:03:45 +00002096multiclass DS_0A_RET <bits<8> op, string opName,
2097 dag outs = (outs VGPR_32:$vdst),
Tom Stellard381a94a2015-05-12 15:00:49 +00002098 dag ins = (ins ds_offset:$offset, gds:$gds),
Tom Stellard065e3d42015-03-09 18:49:54 +00002099 string asm = opName#" $vdst"#"$offset"#"$gds"> {
Tom Stellarddb4995a2015-03-09 16:03:45 +00002100
2101 let mayLoad = 1, mayStore = 1 in {
2102 def "" : DS_Pseudo <opName, outs, ins, []>;
2103
2104 let addr = 0, data0 = 0, data1 = 0 in {
Tom Stellardcf051f42015-03-09 18:49:45 +00002105 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
2106 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Tom Stellarddb4995a2015-03-09 16:03:45 +00002107 } // end addr = 0, data0 = 0, data1 = 0
2108 } // end mayLoad = 1, mayStore = 1
2109}
2110
2111multiclass DS_1A_RET_GDS <bits<8> op, string opName,
2112 dag outs = (outs VGPR_32:$vdst),
Tom Stellard381a94a2015-05-12 15:00:49 +00002113 dag ins = (ins VGPR_32:$addr, ds_offset_gds:$offset),
Tom Stellard065e3d42015-03-09 18:49:54 +00002114 string asm = opName#" $vdst, $addr"#"$offset gds"> {
Tom Stellarddb4995a2015-03-09 16:03:45 +00002115
Tom Stellardcf051f42015-03-09 18:49:45 +00002116 def "" : DS_Pseudo <opName, outs, ins, []>;
Tom Stellarddb4995a2015-03-09 16:03:45 +00002117
Tom Stellardcf051f42015-03-09 18:49:45 +00002118 let data0 = 0, data1 = 0, gds = 1 in {
2119 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
2120 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
2121 } // end data0 = 0, data1 = 0, gds = 1
Tom Stellarddb4995a2015-03-09 16:03:45 +00002122}
2123
2124multiclass DS_1A_GDS <bits<8> op, string opName,
2125 dag outs = (outs),
Tom Stellard381a94a2015-05-12 15:00:49 +00002126 dag ins = (ins VGPR_32:$addr),
Tom Stellarddb4995a2015-03-09 16:03:45 +00002127 string asm = opName#" $addr gds"> {
2128
2129 def "" : DS_Pseudo <opName, outs, ins, []>;
2130
2131 let vdst = 0, data0 = 0, data1 = 0, offset0 = 0, offset1 = 0, gds = 1 in {
2132 def _si : DS_Real_si <op, opName, outs, ins, asm>;
2133 def _vi : DS_Real_vi <op, opName, outs, ins, asm>;
2134 } // end vdst = 0, data = 0, data1 = 0, gds = 1
2135}
2136
2137multiclass DS_1A <bits<8> op, string opName,
2138 dag outs = (outs),
Tom Stellard381a94a2015-05-12 15:00:49 +00002139 dag ins = (ins VGPR_32:$addr, ds_offset:$offset, gds:$gds),
Tom Stellard065e3d42015-03-09 18:49:54 +00002140 string asm = opName#" $addr"#"$offset"#"$gds"> {
Tom Stellarddb4995a2015-03-09 16:03:45 +00002141
2142 let mayLoad = 1, mayStore = 1 in {
2143 def "" : DS_Pseudo <opName, outs, ins, []>;
2144
2145 let vdst = 0, data0 = 0, data1 = 0 in {
Tom Stellardcf051f42015-03-09 18:49:45 +00002146 def _si : DS_Off16_Real_si <op, opName, outs, ins, asm>;
2147 def _vi : DS_Off16_Real_vi <op, opName, outs, ins, asm>;
Tom Stellarddb4995a2015-03-09 16:03:45 +00002148 } // let vdst = 0, data0 = 0, data1 = 0
2149 } // end mayLoad = 1, mayStore = 1
2150}
2151
Tom Stellard0c238c22014-10-01 14:44:43 +00002152//===----------------------------------------------------------------------===//
2153// MTBUF classes
2154//===----------------------------------------------------------------------===//
2155
2156class MTBUF_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
2157 MTBUF <outs, ins, "", pattern>,
2158 SIMCInstr<opName, SISubtarget.NONE> {
2159 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00002160 let isCodeGenOnly = 1;
Tom Stellard0c238c22014-10-01 14:44:43 +00002161}
2162
2163class MTBUF_Real_si <bits<3> op, string opName, dag outs, dag ins,
2164 string asm> :
2165 MTBUF <outs, ins, asm, []>,
2166 MTBUFe <op>,
2167 SIMCInstr<opName, SISubtarget.SI>;
2168
Marek Olsak5df00d62014-12-07 12:18:57 +00002169class MTBUF_Real_vi <bits<4> op, string opName, dag outs, dag ins, string asm> :
2170 MTBUF <outs, ins, asm, []>,
2171 MTBUFe_vi <op>,
2172 SIMCInstr <opName, SISubtarget.VI>;
2173
Tom Stellard0c238c22014-10-01 14:44:43 +00002174multiclass MTBUF_m <bits<3> op, string opName, dag outs, dag ins, string asm,
2175 list<dag> pattern> {
2176
2177 def "" : MTBUF_Pseudo <opName, outs, ins, pattern>;
2178
2179 def _si : MTBUF_Real_si <op, opName, outs, ins, asm>;
2180
Marek Olsak5df00d62014-12-07 12:18:57 +00002181 def _vi : MTBUF_Real_vi <{0, op{2}, op{1}, op{0}}, opName, outs, ins, asm>;
2182
Tom Stellard0c238c22014-10-01 14:44:43 +00002183}
2184
2185let mayStore = 1, mayLoad = 0 in {
2186
2187multiclass MTBUF_Store_Helper <bits<3> op, string opName,
2188 RegisterClass regClass> : MTBUF_m <
2189 op, opName, (outs),
2190 (ins regClass:$vdata, u16imm:$offset, i1imm:$offen, i1imm:$idxen, i1imm:$glc,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002191 i1imm:$addr64, i8imm:$dfmt, i8imm:$nfmt, VGPR_32:$vaddr,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00002192 SReg_128:$srsrc, i1imm:$slc, i1imm:$tfe, SCSrc_32:$soffset),
Tom Stellard0c238c22014-10-01 14:44:43 +00002193 opName#" $vdata, $offset, $offen, $idxen, $glc, $addr64, $dfmt,"
2194 #" $nfmt, $vaddr, $srsrc, $slc, $tfe, $soffset", []
2195>;
2196
2197} // mayStore = 1, mayLoad = 0
2198
2199let mayLoad = 1, mayStore = 0 in {
2200
2201multiclass MTBUF_Load_Helper <bits<3> op, string opName,
2202 RegisterClass regClass> : MTBUF_m <
2203 op, opName, (outs regClass:$dst),
2204 (ins u16imm:$offset, i1imm:$offen, i1imm:$idxen, i1imm:$glc, i1imm:$addr64,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002205 i8imm:$dfmt, i8imm:$nfmt, VGPR_32:$vaddr, SReg_128:$srsrc,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00002206 i1imm:$slc, i1imm:$tfe, SCSrc_32:$soffset),
Tom Stellard0c238c22014-10-01 14:44:43 +00002207 opName#" $dst, $offset, $offen, $idxen, $glc, $addr64, $dfmt,"
2208 #" $nfmt, $vaddr, $srsrc, $slc, $tfe, $soffset", []
2209>;
2210
2211} // mayLoad = 1, mayStore = 0
2212
Marek Olsak5df00d62014-12-07 12:18:57 +00002213//===----------------------------------------------------------------------===//
2214// MUBUF classes
2215//===----------------------------------------------------------------------===//
2216
Marek Olsakee98b112015-01-27 17:24:58 +00002217class mubuf <bits<7> si, bits<7> vi = si> {
2218 field bits<7> SI = si;
2219 field bits<7> VI = vi;
2220}
2221
Tom Stellardd7e6f132015-04-08 01:09:26 +00002222let isCodeGenOnly = 0 in {
2223
2224class MUBUF_si <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
2225 MUBUF <outs, ins, asm, pattern>, MUBUFe <op> {
2226 let lds = 0;
2227}
2228
2229} // End let isCodeGenOnly = 0
2230
2231class MUBUF_vi <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
2232 MUBUF <outs, ins, asm, pattern>, MUBUFe_vi <op> {
2233 let lds = 0;
2234}
2235
Marek Olsak7ef6db42015-01-27 17:24:54 +00002236class MUBUFAddr64Table <bit is_addr64, string suffix = ""> {
2237 bit IsAddr64 = is_addr64;
2238 string OpName = NAME # suffix;
2239}
2240
2241class MUBUF_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
2242 MUBUF <outs, ins, "", pattern>,
2243 SIMCInstr<opName, SISubtarget.NONE> {
2244 let isPseudo = 1;
Tom Stellard1ca873b2015-02-18 16:08:17 +00002245 let isCodeGenOnly = 1;
Marek Olsak7ef6db42015-01-27 17:24:54 +00002246
2247 // dummy fields, so that we can use let statements around multiclasses
2248 bits<1> offen;
2249 bits<1> idxen;
2250 bits<8> vaddr;
2251 bits<1> glc;
2252 bits<1> slc;
2253 bits<1> tfe;
2254 bits<8> soffset;
2255}
2256
Marek Olsakee98b112015-01-27 17:24:58 +00002257class MUBUF_Real_si <mubuf op, string opName, dag outs, dag ins,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002258 string asm> :
2259 MUBUF <outs, ins, asm, []>,
Marek Olsakee98b112015-01-27 17:24:58 +00002260 MUBUFe <op.SI>,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002261 SIMCInstr<opName, SISubtarget.SI> {
2262 let lds = 0;
2263}
2264
Marek Olsakee98b112015-01-27 17:24:58 +00002265class MUBUF_Real_vi <mubuf op, string opName, dag outs, dag ins,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002266 string asm> :
2267 MUBUF <outs, ins, asm, []>,
Marek Olsakee98b112015-01-27 17:24:58 +00002268 MUBUFe_vi <op.VI>,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002269 SIMCInstr<opName, SISubtarget.VI> {
2270 let lds = 0;
2271}
2272
Marek Olsakee98b112015-01-27 17:24:58 +00002273multiclass MUBUF_m <mubuf op, string opName, dag outs, dag ins, string asm,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002274 list<dag> pattern> {
2275
2276 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
2277 MUBUFAddr64Table <0>;
2278
Tom Stellardd7e6f132015-04-08 01:09:26 +00002279 let addr64 = 0, isCodeGenOnly = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002280 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
2281 }
Marek Olsakee98b112015-01-27 17:24:58 +00002282
2283 def _vi : MUBUF_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak7ef6db42015-01-27 17:24:54 +00002284}
2285
Marek Olsakee98b112015-01-27 17:24:58 +00002286multiclass MUBUFAddr64_m <mubuf op, string opName, dag outs,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002287 dag ins, string asm, list<dag> pattern> {
2288
2289 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
2290 MUBUFAddr64Table <1>;
2291
Tom Stellardd7e6f132015-04-08 01:09:26 +00002292 let addr64 = 1, isCodeGenOnly = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002293 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
2294 }
2295
2296 // There is no VI version. If the pseudo is selected, it should be lowered
2297 // for VI appropriately.
2298}
2299
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002300multiclass MUBUFAtomicOffset_m <mubuf op, string opName, dag outs, dag ins,
2301 string asm, list<dag> pattern, bit is_return> {
Tom Stellard7980fc82014-09-25 18:30:26 +00002302
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002303 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
2304 MUBUFAddr64Table <0, !if(is_return, "_RTN", "")>,
2305 AtomicNoRet<NAME#"_OFFSET", is_return>;
2306
2307 let offen = 0, idxen = 0, tfe = 0, vaddr = 0 in {
2308 let addr64 = 0 in {
2309 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
2310 }
2311
2312 def _vi : MUBUF_Real_vi <op, opName, outs, ins, asm>;
2313 }
Tom Stellard7980fc82014-09-25 18:30:26 +00002314}
2315
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002316multiclass MUBUFAtomicAddr64_m <mubuf op, string opName, dag outs, dag ins,
2317 string asm, list<dag> pattern, bit is_return> {
Tom Stellard7980fc82014-09-25 18:30:26 +00002318
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002319 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
2320 MUBUFAddr64Table <1, !if(is_return, "_RTN", "")>,
2321 AtomicNoRet<NAME#"_ADDR64", is_return>;
2322
Tom Stellardc53861a2015-02-11 00:34:32 +00002323 let offen = 0, idxen = 0, addr64 = 1, tfe = 0 in {
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002324 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
2325 }
2326
2327 // There is no VI version. If the pseudo is selected, it should be lowered
2328 // for VI appropriately.
Tom Stellard7980fc82014-09-25 18:30:26 +00002329}
2330
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002331multiclass MUBUF_Atomic <mubuf op, string name, RegisterClass rc,
Tom Stellard7980fc82014-09-25 18:30:26 +00002332 ValueType vt, SDPatternOperator atomic> {
2333
2334 let mayStore = 1, mayLoad = 1, hasPostISelHook = 1 in {
2335
2336 // No return variants
2337 let glc = 0 in {
2338
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002339 defm _ADDR64 : MUBUFAtomicAddr64_m <
2340 op, name#"_addr64", (outs),
Tom Stellard7980fc82014-09-25 18:30:26 +00002341 (ins rc:$vdata, SReg_128:$srsrc, VReg_64:$vaddr,
Tom Stellard49282c92015-02-27 14:59:44 +00002342 SCSrc_32:$soffset, mbuf_offset:$offset, slc:$slc),
Matt Arsenault2ad8bab2015-02-18 02:04:35 +00002343 name#" $vdata, $vaddr, $srsrc, $soffset addr64"#"$offset"#"$slc", [], 0
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002344 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00002345
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002346 defm _OFFSET : MUBUFAtomicOffset_m <
2347 op, name#"_offset", (outs),
Tom Stellard49282c92015-02-27 14:59:44 +00002348 (ins rc:$vdata, SReg_128:$srsrc, SCSrc_32:$soffset, mbuf_offset:$offset,
2349 slc:$slc),
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002350 name#" $vdata, $srsrc, $soffset"#"$offset"#"$slc", [], 0
2351 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00002352 } // glc = 0
2353
2354 // Variant that return values
2355 let glc = 1, Constraints = "$vdata = $vdata_in",
2356 DisableEncoding = "$vdata_in" in {
2357
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002358 defm _RTN_ADDR64 : MUBUFAtomicAddr64_m <
2359 op, name#"_rtn_addr64", (outs rc:$vdata),
Tom Stellard7980fc82014-09-25 18:30:26 +00002360 (ins rc:$vdata_in, SReg_128:$srsrc, VReg_64:$vaddr,
Tom Stellard49282c92015-02-27 14:59:44 +00002361 SCSrc_32:$soffset, mbuf_offset:$offset, slc:$slc),
Tom Stellardc53861a2015-02-11 00:34:32 +00002362 name#" $vdata, $vaddr, $srsrc, $soffset addr64"#"$offset"#" glc"#"$slc",
Tom Stellard7980fc82014-09-25 18:30:26 +00002363 [(set vt:$vdata,
Tom Stellardc53861a2015-02-11 00:34:32 +00002364 (atomic (MUBUFAddr64Atomic v4i32:$srsrc, i64:$vaddr, i32:$soffset,
2365 i16:$offset, i1:$slc), vt:$vdata_in))], 1
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002366 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00002367
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002368 defm _RTN_OFFSET : MUBUFAtomicOffset_m <
2369 op, name#"_rtn_offset", (outs rc:$vdata),
Tom Stellard49282c92015-02-27 14:59:44 +00002370 (ins rc:$vdata_in, SReg_128:$srsrc, SCSrc_32:$soffset,
2371 mbuf_offset:$offset, slc:$slc),
Matt Arsenaultcab64f12015-09-24 07:51:17 +00002372 name#" $vdata, $srsrc, $soffset"#"$offset"#" glc$slc",
Tom Stellard7980fc82014-09-25 18:30:26 +00002373 [(set vt:$vdata,
2374 (atomic (MUBUFOffsetAtomic v4i32:$srsrc, i32:$soffset, i16:$offset,
Marek Olsak19d9e1f2015-01-27 17:25:02 +00002375 i1:$slc), vt:$vdata_in))], 1
2376 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00002377
2378 } // glc = 1
2379
2380 } // mayStore = 1, mayLoad = 1, hasPostISelHook = 1
2381}
2382
Marek Olsakee98b112015-01-27 17:24:58 +00002383multiclass MUBUF_Load_Helper <mubuf op, string name, RegisterClass regClass,
Tom Stellard7c1838d2014-07-02 20:53:56 +00002384 ValueType load_vt = i32,
2385 SDPatternOperator ld = null_frag> {
Tom Stellardf1ee7162013-05-20 15:02:31 +00002386
Tom Stellard3e41dc42014-12-09 00:03:54 +00002387 let mayLoad = 1, mayStore = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002388 let offen = 0, idxen = 0, vaddr = 0 in {
2389 defm _OFFSET : MUBUF_m <op, name#"_offset", (outs regClass:$vdata),
Tom Stellard49282c92015-02-27 14:59:44 +00002390 (ins SReg_128:$srsrc, SCSrc_32:$soffset,
2391 mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe),
Marek Olsak7ef6db42015-01-27 17:24:54 +00002392 name#" $vdata, $srsrc, $soffset"#"$offset"#"$glc"#"$slc"#"$tfe",
2393 [(set load_vt:$vdata, (ld (MUBUFOffset v4i32:$srsrc,
2394 i32:$soffset, i16:$offset,
2395 i1:$glc, i1:$slc, i1:$tfe)))]>;
Michel Danzer13736222014-01-27 07:20:51 +00002396 }
2397
Marek Olsak7ef6db42015-01-27 17:24:54 +00002398 let offen = 1, idxen = 0 in {
2399 defm _OFFEN : MUBUF_m <op, name#"_offen", (outs regClass:$vdata),
Tom Stellardc229baa2015-03-10 16:16:49 +00002400 (ins VGPR_32:$vaddr, SReg_128:$srsrc,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002401 SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc, slc:$slc,
2402 tfe:$tfe),
2403 name#" $vdata, $vaddr, $srsrc, $soffset offen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
2404 }
2405
2406 let offen = 0, idxen = 1 in {
2407 defm _IDXEN : MUBUF_m <op, name#"_idxen", (outs regClass:$vdata),
Tom Stellardc229baa2015-03-10 16:16:49 +00002408 (ins VGPR_32:$vaddr, SReg_128:$srsrc,
Tom Stellard49282c92015-02-27 14:59:44 +00002409 SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002410 slc:$slc, tfe:$tfe),
2411 name#" $vdata, $vaddr, $srsrc, $soffset idxen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
2412 }
2413
2414 let offen = 1, idxen = 1 in {
2415 defm _BOTHEN : MUBUF_m <op, name#"_bothen", (outs regClass:$vdata),
Tom Stellardc229baa2015-03-10 16:16:49 +00002416 (ins VReg_64:$vaddr, SReg_128:$srsrc, SCSrc_32:$soffset,
Tom Stellard49282c92015-02-27 14:59:44 +00002417 mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe),
Matt Arsenaultcaa12882015-02-18 02:04:38 +00002418 name#" $vdata, $vaddr, $srsrc, $soffset idxen offen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
Marek Olsak7ef6db42015-01-27 17:24:54 +00002419 }
2420
Tom Stellard1f9939f2015-02-27 14:59:41 +00002421 let offen = 0, idxen = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002422 defm _ADDR64 : MUBUFAddr64_m <op, name#"_addr64", (outs regClass:$vdata),
Tom Stellardc229baa2015-03-10 16:16:49 +00002423 (ins VReg_64:$vaddr, SReg_128:$srsrc,
Tom Stellard1f9939f2015-02-27 14:59:41 +00002424 SCSrc_32:$soffset, mbuf_offset:$offset,
2425 glc:$glc, slc:$slc, tfe:$tfe),
2426 name#" $vdata, $vaddr, $srsrc, $soffset addr64"#"$offset"#
2427 "$glc"#"$slc"#"$tfe",
Tom Stellard7c1838d2014-07-02 20:53:56 +00002428 [(set load_vt:$vdata, (ld (MUBUFAddr64 v4i32:$srsrc,
Tom Stellardc53861a2015-02-11 00:34:32 +00002429 i64:$vaddr, i32:$soffset,
Tom Stellard1f9939f2015-02-27 14:59:41 +00002430 i16:$offset, i1:$glc, i1:$slc,
2431 i1:$tfe)))]>;
Michel Danzer13736222014-01-27 07:20:51 +00002432 }
Tom Stellardf1ee7162013-05-20 15:02:31 +00002433 }
Tom Stellard75aadc22012-12-11 21:25:42 +00002434}
2435
Marek Olsakee98b112015-01-27 17:24:58 +00002436multiclass MUBUF_Store_Helper <mubuf op, string name, RegisterClass vdataClass,
Tom Stellardaec94b32015-02-27 14:59:46 +00002437 ValueType store_vt = i32, SDPatternOperator st = null_frag> {
Tom Stellard42fb60e2015-01-14 15:42:31 +00002438 let mayLoad = 0, mayStore = 1 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002439 defm : MUBUF_m <op, name, (outs),
Tom Stellardc229baa2015-03-10 16:16:49 +00002440 (ins vdataClass:$vdata, VGPR_32:$vaddr, SReg_128:$srsrc, SCSrc_32:$soffset,
Marek Olsak7ef6db42015-01-27 17:24:54 +00002441 mbuf_offset:$offset, offen:$offen, idxen:$idxen, glc:$glc, slc:$slc,
2442 tfe:$tfe),
2443 name#" $vdata, $vaddr, $srsrc, $soffset"#"$offen"#"$idxen"#"$offset"#
Tom Stellard1f9939f2015-02-27 14:59:41 +00002444 "$glc"#"$slc"#"$tfe", []>;
Tom Stellardddea4862014-08-11 22:18:14 +00002445
Tom Stellard155bbb72014-08-11 22:18:17 +00002446 let offen = 0, idxen = 0, vaddr = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002447 defm _OFFSET : MUBUF_m <op, name#"_offset",(outs),
Tom Stellard49282c92015-02-27 14:59:44 +00002448 (ins vdataClass:$vdata, SReg_128:$srsrc, SCSrc_32:$soffset,
2449 mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe),
Marek Olsak7ef6db42015-01-27 17:24:54 +00002450 name#" $vdata, $srsrc, $soffset"#"$offset"#"$glc"#"$slc"#"$tfe",
2451 [(st store_vt:$vdata, (MUBUFOffset v4i32:$srsrc, i32:$soffset,
2452 i16:$offset, i1:$glc, i1:$slc, i1:$tfe))]>;
Tom Stellard155bbb72014-08-11 22:18:17 +00002453 } // offen = 0, idxen = 0, vaddr = 0
2454
Tom Stellardddea4862014-08-11 22:18:14 +00002455 let offen = 1, idxen = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002456 defm _OFFEN : MUBUF_m <op, name#"_offen", (outs),
Tom Stellardc229baa2015-03-10 16:16:49 +00002457 (ins vdataClass:$vdata, VGPR_32:$vaddr, SReg_128:$srsrc,
Tom Stellard49282c92015-02-27 14:59:44 +00002458 SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc,
2459 slc:$slc, tfe:$tfe),
Marek Olsak7ef6db42015-01-27 17:24:54 +00002460 name#" $vdata, $vaddr, $srsrc, $soffset offen"#"$offset"#
2461 "$glc"#"$slc"#"$tfe", []>;
Tom Stellardddea4862014-08-11 22:18:14 +00002462 } // end offen = 1, idxen = 0
2463
Tom Stellarda14b0112015-03-10 16:16:51 +00002464 let offen = 0, idxen = 1 in {
2465 defm _IDXEN : MUBUF_m <op, name#"_idxen", (outs),
2466 (ins vdataClass:$vdata, VGPR_32:$vaddr, SReg_128:$srsrc,
2467 SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc,
2468 slc:$slc, tfe:$tfe),
2469 name#" $vdata, $vaddr, $srsrc, $soffset idxen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
2470 }
2471
2472 let offen = 1, idxen = 1 in {
2473 defm _BOTHEN : MUBUF_m <op, name#"_bothen", (outs),
2474 (ins vdataClass:$vdata, VReg_64:$vaddr, SReg_128:$srsrc, SCSrc_32:$soffset,
2475 mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe),
2476 name#" $vdata, $vaddr, $srsrc, $soffset idxen offen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
2477 }
2478
Tom Stellard1f9939f2015-02-27 14:59:41 +00002479 let offen = 0, idxen = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00002480 defm _ADDR64 : MUBUFAddr64_m <op, name#"_addr64", (outs),
Tom Stellardc229baa2015-03-10 16:16:49 +00002481 (ins vdataClass:$vdata, VReg_64:$vaddr, SReg_128:$srsrc,
2482 SCSrc_32:$soffset,
Tom Stellard1f9939f2015-02-27 14:59:41 +00002483 mbuf_offset:$offset, glc:$glc, slc:$slc,
2484 tfe:$tfe),
2485 name#" $vdata, $vaddr, $srsrc, $soffset addr64"#
2486 "$offset"#"$glc"#"$slc"#"$tfe",
Marek Olsak7ef6db42015-01-27 17:24:54 +00002487 [(st store_vt:$vdata,
Tom Stellardc53861a2015-02-11 00:34:32 +00002488 (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr,
Tom Stellard1f9939f2015-02-27 14:59:41 +00002489 i32:$soffset, i16:$offset,
2490 i1:$glc, i1:$slc, i1:$tfe))]>;
Marek Olsak7ef6db42015-01-27 17:24:54 +00002491 }
2492 } // End mayLoad = 0, mayStore = 1
Tom Stellard754f80f2013-04-05 23:31:51 +00002493}
2494
Matt Arsenaultd6adfb42015-09-24 19:52:21 +00002495// For cache invalidation instructions.
2496multiclass MUBUF_Invalidate <mubuf op, string opName, SDPatternOperator node> {
2497 let hasSideEffects = 1, mayStore = 1, AsmMatchConverter = "" in {
2498 def "" : MUBUF_Pseudo <opName, (outs), (ins), [(node)]>;
2499
2500 // Set everything to 0.
2501 let offset = 0, offen = 0, idxen = 0, glc = 0, vaddr = 0,
2502 vdata = 0, srsrc = 0, slc = 0, tfe = 0, soffset = 0 in {
2503 let addr64 = 0 in {
2504 def _si : MUBUF_Real_si <op, opName, (outs), (ins), opName>;
2505 }
2506
2507 def _vi : MUBUF_Real_vi <op, opName, (outs), (ins), opName>;
2508 }
2509 } // End hasSideEffects = 1, mayStore = 1, AsmMatchConverter = ""
2510}
2511
Matt Arsenault3f981402014-09-15 15:41:53 +00002512class FLAT_Load_Helper <bits<7> op, string asm, RegisterClass regClass> :
Matt Arsenaulte6c52412015-02-18 02:10:37 +00002513 FLAT <op, (outs regClass:$vdst),
Tom Stellard12a19102015-06-12 20:47:06 +00002514 (ins VReg_64:$addr, glc_flat:$glc, slc_flat:$slc, tfe_flat:$tfe),
2515 asm#" $vdst, $addr"#"$glc"#"$slc"#"$tfe", []> {
Matt Arsenaulte6c52412015-02-18 02:10:37 +00002516 let data = 0;
Matt Arsenault3f981402014-09-15 15:41:53 +00002517 let mayLoad = 1;
2518}
2519
2520class FLAT_Store_Helper <bits<7> op, string name, RegisterClass vdataClass> :
Tom Stellard12a19102015-06-12 20:47:06 +00002521 FLAT <op, (outs), (ins vdataClass:$data, VReg_64:$addr,
2522 glc_flat:$glc, slc_flat:$slc, tfe_flat:$tfe),
2523 name#" $data, $addr"#"$glc"#"$slc"#"$tfe",
Matt Arsenault3f981402014-09-15 15:41:53 +00002524 []> {
2525
2526 let mayLoad = 0;
2527 let mayStore = 1;
2528
2529 // Encoding
Matt Arsenaulte6c52412015-02-18 02:10:37 +00002530 let vdst = 0;
Matt Arsenault3f981402014-09-15 15:41:53 +00002531}
2532
Tom Stellard12a19102015-06-12 20:47:06 +00002533multiclass FLAT_ATOMIC <bits<7> op, string name, RegisterClass vdst_rc,
2534 RegisterClass data_rc = vdst_rc> {
2535
2536 let mayLoad = 1, mayStore = 1 in {
2537 def "" : FLAT <op, (outs),
2538 (ins VReg_64:$addr, data_rc:$data, slc_flat_atomic:$slc,
2539 tfe_flat_atomic:$tfe),
2540 name#" $addr, $data"#"$slc"#"$tfe", []>,
2541 AtomicNoRet <NAME, 0> {
2542 let glc = 0;
2543 let vdst = 0;
2544 }
2545
2546 def _RTN : FLAT <op, (outs vdst_rc:$vdst),
2547 (ins VReg_64:$addr, data_rc:$data, slc_flat_atomic:$slc,
2548 tfe_flat_atomic:$tfe),
2549 name#" $vdst, $addr, $data glc"#"$slc"#"$tfe", []>,
2550 AtomicNoRet <NAME, 1> {
2551 let glc = 1;
Matt Arsenault1d36b712015-09-26 05:06:48 +00002552 let hasPostISelHook = 1;
Tom Stellard12a19102015-06-12 20:47:06 +00002553 }
2554 }
2555}
2556
Tom Stellard682bfbc2013-10-10 17:11:24 +00002557class MIMG_Mask <string op, int channels> {
2558 string Op = op;
2559 int Channels = channels;
2560}
2561
Tom Stellard16a9a202013-08-14 23:24:17 +00002562class MIMG_NoSampler_Helper <bits<7> op, string asm,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002563 RegisterClass dst_rc,
Tom Stellard16a9a202013-08-14 23:24:17 +00002564 RegisterClass src_rc> : MIMG <
Tom Stellard353b3362013-05-06 23:02:12 +00002565 op,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002566 (outs dst_rc:$vdata),
Tom Stellard353b3362013-05-06 23:02:12 +00002567 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
Tom Stellard16a9a202013-08-14 23:24:17 +00002568 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
Tom Stellard353b3362013-05-06 23:02:12 +00002569 SReg_256:$srsrc),
2570 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
2571 #" $tfe, $lwe, $slc, $vaddr, $srsrc",
2572 []> {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +00002573 let ssamp = 0;
Tom Stellard353b3362013-05-06 23:02:12 +00002574 let mayLoad = 1;
2575 let mayStore = 0;
2576 let hasPostISelHook = 1;
2577}
2578
Tom Stellard682bfbc2013-10-10 17:11:24 +00002579multiclass MIMG_NoSampler_Src_Helper <bits<7> op, string asm,
2580 RegisterClass dst_rc,
2581 int channels> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002582 def _V1 : MIMG_NoSampler_Helper <op, asm, dst_rc, VGPR_32>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002583 MIMG_Mask<asm#"_V1", channels>;
2584 def _V2 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_64>,
2585 MIMG_Mask<asm#"_V2", channels>;
2586 def _V4 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_128>,
2587 MIMG_Mask<asm#"_V4", channels>;
2588}
2589
Tom Stellard16a9a202013-08-14 23:24:17 +00002590multiclass MIMG_NoSampler <bits<7> op, string asm> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002591 defm _V1 : MIMG_NoSampler_Src_Helper <op, asm, VGPR_32, 1>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002592 defm _V2 : MIMG_NoSampler_Src_Helper <op, asm, VReg_64, 2>;
2593 defm _V3 : MIMG_NoSampler_Src_Helper <op, asm, VReg_96, 3>;
2594 defm _V4 : MIMG_NoSampler_Src_Helper <op, asm, VReg_128, 4>;
Tom Stellard16a9a202013-08-14 23:24:17 +00002595}
2596
2597class MIMG_Sampler_Helper <bits<7> op, string asm,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002598 RegisterClass dst_rc,
Michel Danzer494391b2015-02-06 02:51:20 +00002599 RegisterClass src_rc, int wqm> : MIMG <
Christian Konig72d5d5c2013-02-21 15:16:44 +00002600 op,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002601 (outs dst_rc:$vdata),
Christian Konig72d5d5c2013-02-21 15:16:44 +00002602 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
Tom Stellard16a9a202013-08-14 23:24:17 +00002603 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
Christian Konig84652962013-03-01 09:46:17 +00002604 SReg_256:$srsrc, SReg_128:$ssamp),
Christian Konig08e768b2013-02-21 15:17:17 +00002605 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
2606 #" $tfe, $lwe, $slc, $vaddr, $srsrc, $ssamp",
Christian Konig72d5d5c2013-02-21 15:16:44 +00002607 []> {
2608 let mayLoad = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +00002609 let mayStore = 0;
Christian Konig8b1ed282013-04-10 08:39:16 +00002610 let hasPostISelHook = 1;
Michel Danzer494391b2015-02-06 02:51:20 +00002611 let WQM = wqm;
Tom Stellard75aadc22012-12-11 21:25:42 +00002612}
2613
Tom Stellard682bfbc2013-10-10 17:11:24 +00002614multiclass MIMG_Sampler_Src_Helper <bits<7> op, string asm,
2615 RegisterClass dst_rc,
Michel Danzer494391b2015-02-06 02:51:20 +00002616 int channels, int wqm> {
2617 def _V1 : MIMG_Sampler_Helper <op, asm, dst_rc, VGPR_32, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002618 MIMG_Mask<asm#"_V1", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002619 def _V2 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_64, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002620 MIMG_Mask<asm#"_V2", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002621 def _V4 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_128, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002622 MIMG_Mask<asm#"_V4", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002623 def _V8 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_256, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002624 MIMG_Mask<asm#"_V8", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002625 def _V16 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_512, wqm>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00002626 MIMG_Mask<asm#"_V16", channels>;
2627}
2628
Tom Stellard16a9a202013-08-14 23:24:17 +00002629multiclass MIMG_Sampler <bits<7> op, string asm> {
Michel Danzer494391b2015-02-06 02:51:20 +00002630 defm _V1 : MIMG_Sampler_Src_Helper<op, asm, VGPR_32, 1, 0>;
2631 defm _V2 : MIMG_Sampler_Src_Helper<op, asm, VReg_64, 2, 0>;
2632 defm _V3 : MIMG_Sampler_Src_Helper<op, asm, VReg_96, 3, 0>;
2633 defm _V4 : MIMG_Sampler_Src_Helper<op, asm, VReg_128, 4, 0>;
2634}
2635
2636multiclass MIMG_Sampler_WQM <bits<7> op, string asm> {
2637 defm _V1 : MIMG_Sampler_Src_Helper<op, asm, VGPR_32, 1, 1>;
2638 defm _V2 : MIMG_Sampler_Src_Helper<op, asm, VReg_64, 2, 1>;
2639 defm _V3 : MIMG_Sampler_Src_Helper<op, asm, VReg_96, 3, 1>;
2640 defm _V4 : MIMG_Sampler_Src_Helper<op, asm, VReg_128, 4, 1>;
Tom Stellard16a9a202013-08-14 23:24:17 +00002641}
2642
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002643class MIMG_Gather_Helper <bits<7> op, string asm,
2644 RegisterClass dst_rc,
Michel Danzer494391b2015-02-06 02:51:20 +00002645 RegisterClass src_rc, int wqm> : MIMG <
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002646 op,
2647 (outs dst_rc:$vdata),
2648 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
2649 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
2650 SReg_256:$srsrc, SReg_128:$ssamp),
2651 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
2652 #" $tfe, $lwe, $slc, $vaddr, $srsrc, $ssamp",
2653 []> {
2654 let mayLoad = 1;
2655 let mayStore = 0;
2656
2657 // DMASK was repurposed for GATHER4. 4 components are always
2658 // returned and DMASK works like a swizzle - it selects
2659 // the component to fetch. The only useful DMASK values are
2660 // 1=red, 2=green, 4=blue, 8=alpha. (e.g. 1 returns
2661 // (red,red,red,red) etc.) The ISA document doesn't mention
2662 // this.
2663 // Therefore, disable all code which updates DMASK by setting these two:
2664 let MIMG = 0;
2665 let hasPostISelHook = 0;
Michel Danzer494391b2015-02-06 02:51:20 +00002666 let WQM = wqm;
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002667}
2668
2669multiclass MIMG_Gather_Src_Helper <bits<7> op, string asm,
2670 RegisterClass dst_rc,
Michel Danzer494391b2015-02-06 02:51:20 +00002671 int channels, int wqm> {
2672 def _V1 : MIMG_Gather_Helper <op, asm, dst_rc, VGPR_32, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002673 MIMG_Mask<asm#"_V1", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002674 def _V2 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_64, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002675 MIMG_Mask<asm#"_V2", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002676 def _V4 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_128, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002677 MIMG_Mask<asm#"_V4", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002678 def _V8 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_256, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002679 MIMG_Mask<asm#"_V8", channels>;
Michel Danzer494391b2015-02-06 02:51:20 +00002680 def _V16 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_512, wqm>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002681 MIMG_Mask<asm#"_V16", channels>;
2682}
2683
2684multiclass MIMG_Gather <bits<7> op, string asm> {
Michel Danzer494391b2015-02-06 02:51:20 +00002685 defm _V1 : MIMG_Gather_Src_Helper<op, asm, VGPR_32, 1, 0>;
2686 defm _V2 : MIMG_Gather_Src_Helper<op, asm, VReg_64, 2, 0>;
2687 defm _V3 : MIMG_Gather_Src_Helper<op, asm, VReg_96, 3, 0>;
2688 defm _V4 : MIMG_Gather_Src_Helper<op, asm, VReg_128, 4, 0>;
2689}
2690
2691multiclass MIMG_Gather_WQM <bits<7> op, string asm> {
2692 defm _V1 : MIMG_Gather_Src_Helper<op, asm, VGPR_32, 1, 1>;
2693 defm _V2 : MIMG_Gather_Src_Helper<op, asm, VReg_64, 2, 1>;
2694 defm _V3 : MIMG_Gather_Src_Helper<op, asm, VReg_96, 3, 1>;
2695 defm _V4 : MIMG_Gather_Src_Helper<op, asm, VReg_128, 4, 1>;
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002696}
2697
Christian Konigf741fbf2013-02-26 17:52:42 +00002698//===----------------------------------------------------------------------===//
2699// Vector instruction mappings
2700//===----------------------------------------------------------------------===//
2701
2702// Maps an opcode in e32 form to its e64 equivalent
2703def getVOPe64 : InstrMapping {
2704 let FilterClass = "VOP";
2705 let RowFields = ["OpName"];
2706 let ColFields = ["Size"];
2707 let KeyCol = ["4"];
2708 let ValueCols = [["8"]];
2709}
2710
Tom Stellard1aaad692014-07-21 16:55:33 +00002711// Maps an opcode in e64 form to its e32 equivalent
2712def getVOPe32 : InstrMapping {
2713 let FilterClass = "VOP";
2714 let RowFields = ["OpName"];
2715 let ColFields = ["Size"];
2716 let KeyCol = ["8"];
2717 let ValueCols = [["4"]];
2718}
2719
Tom Stellard682bfbc2013-10-10 17:11:24 +00002720def getMaskedMIMGOp : InstrMapping {
2721 let FilterClass = "MIMG_Mask";
2722 let RowFields = ["Op"];
2723 let ColFields = ["Channels"];
2724 let KeyCol = ["4"];
2725 let ValueCols = [["1"], ["2"], ["3"] ];
2726}
2727
Christian Konig3c145802013-03-27 09:12:59 +00002728// Maps an commuted opcode to its original version
2729def getCommuteOrig : InstrMapping {
2730 let FilterClass = "VOP2_REV";
2731 let RowFields = ["RevOp"];
2732 let ColFields = ["IsOrig"];
2733 let KeyCol = ["0"];
2734 let ValueCols = [["1"]];
2735}
2736
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00002737// Maps an original opcode to its commuted version
2738def getCommuteRev : InstrMapping {
2739 let FilterClass = "VOP2_REV";
2740 let RowFields = ["RevOp"];
2741 let ColFields = ["IsOrig"];
2742 let KeyCol = ["1"];
2743 let ValueCols = [["0"]];
2744}
2745
2746def getCommuteCmpOrig : InstrMapping {
Matt Arsenault88a13c62015-03-23 18:45:41 +00002747 let FilterClass = "VOP2_REV";
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00002748 let RowFields = ["RevOp"];
2749 let ColFields = ["IsOrig"];
2750 let KeyCol = ["0"];
2751 let ValueCols = [["1"]];
2752}
2753
2754// Maps an original opcode to its commuted version
2755def getCommuteCmpRev : InstrMapping {
Matt Arsenault88a13c62015-03-23 18:45:41 +00002756 let FilterClass = "VOP2_REV";
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +00002757 let RowFields = ["RevOp"];
2758 let ColFields = ["IsOrig"];
2759 let KeyCol = ["1"];
2760 let ValueCols = [["0"]];
2761}
2762
2763
Marek Olsak5df00d62014-12-07 12:18:57 +00002764def getMCOpcodeGen : InstrMapping {
Tom Stellardc721a232014-05-16 20:56:47 +00002765 let FilterClass = "SIMCInstr";
2766 let RowFields = ["PseudoInstr"];
2767 let ColFields = ["Subtarget"];
2768 let KeyCol = [!cast<string>(SISubtarget.NONE)];
Marek Olsak5df00d62014-12-07 12:18:57 +00002769 let ValueCols = [[!cast<string>(SISubtarget.SI)],[!cast<string>(SISubtarget.VI)]];
Tom Stellardc721a232014-05-16 20:56:47 +00002770}
2771
Tom Stellard155bbb72014-08-11 22:18:17 +00002772def getAddr64Inst : InstrMapping {
2773 let FilterClass = "MUBUFAddr64Table";
Tom Stellard7980fc82014-09-25 18:30:26 +00002774 let RowFields = ["OpName"];
Tom Stellard155bbb72014-08-11 22:18:17 +00002775 let ColFields = ["IsAddr64"];
2776 let KeyCol = ["0"];
2777 let ValueCols = [["1"]];
2778}
2779
Matt Arsenault9903ccf2014-09-08 15:07:27 +00002780// Maps an atomic opcode to its version with a return value.
2781def getAtomicRetOp : InstrMapping {
2782 let FilterClass = "AtomicNoRet";
2783 let RowFields = ["NoRetOp"];
2784 let ColFields = ["IsRet"];
2785 let KeyCol = ["0"];
2786 let ValueCols = [["1"]];
2787}
2788
2789// Maps an atomic opcode to its returnless version.
2790def getAtomicNoRetOp : InstrMapping {
2791 let FilterClass = "AtomicNoRet";
2792 let RowFields = ["NoRetOp"];
2793 let ColFields = ["IsRet"];
2794 let KeyCol = ["1"];
2795 let ValueCols = [["0"]];
2796}
2797
Tom Stellard75aadc22012-12-11 21:25:42 +00002798include "SIInstructions.td"
Marek Olsak5df00d62014-12-07 12:18:57 +00002799include "CIInstructions.td"
2800include "VIInstructions.td"