blob: e3ab1fb892029fe510963d564ddaa79d01578bc4 [file] [log] [blame]
Tom Stellard45bb48e2015-06-13 03:28:10 +00001//===-- AMDGPUTargetMachine.cpp - TargetMachine for hw codegen targets-----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
Adrian Prantl5f8f34e42018-05-01 15:54:18 +000011/// The AMDGPU target machine contains all of the hardware specific
Tom Stellard45bb48e2015-06-13 03:28:10 +000012/// information needed to emit code for R600 and SI GPUs.
13//
14//===----------------------------------------------------------------------===//
15
16#include "AMDGPUTargetMachine.h"
17#include "AMDGPU.h"
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +000018#include "AMDGPUAliasAnalysis.h"
Matt Arsenaulteb9025d2016-06-28 17:42:09 +000019#include "AMDGPUCallLowering.h"
Tom Stellardca166212017-01-30 21:56:46 +000020#include "AMDGPUInstructionSelector.h"
21#include "AMDGPULegalizerInfo.h"
Matt Arsenault9aa45f02017-07-06 20:57:05 +000022#include "AMDGPUMacroFusion.h"
Matt Arsenaulteb9025d2016-06-28 17:42:09 +000023#include "AMDGPUTargetObjectFile.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000024#include "AMDGPUTargetTransformInfo.h"
Valery Pykhtinfd4c4102017-03-21 13:15:46 +000025#include "GCNIterativeScheduler.h"
Tom Stellard0d23ebe2016-08-29 19:42:52 +000026#include "GCNSchedStrategy.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000027#include "R600MachineScheduler.h"
Matt Arsenault2ffe8fd2016-08-11 19:18:50 +000028#include "SIMachineScheduler.h"
Tom Stellard000c5af2016-04-14 19:09:28 +000029#include "llvm/CodeGen/GlobalISel/IRTranslator.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000030#include "llvm/CodeGen/GlobalISel/InstructionSelect.h"
Tom Stellardca166212017-01-30 21:56:46 +000031#include "llvm/CodeGen/GlobalISel/Legalizer.h"
32#include "llvm/CodeGen/GlobalISel/RegBankSelect.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000033#include "llvm/CodeGen/Passes.h"
Matthias Braun31d19d42016-05-10 03:21:59 +000034#include "llvm/CodeGen/TargetPassConfig.h"
Eugene Zelenko6a9226d2016-12-12 22:23:53 +000035#include "llvm/IR/Attributes.h"
36#include "llvm/IR/Function.h"
Stanislav Mekhanoshin50ea93a2016-12-08 19:46:04 +000037#include "llvm/IR/LegacyPassManager.h"
Eugene Zelenko6a9226d2016-12-12 22:23:53 +000038#include "llvm/Pass.h"
39#include "llvm/Support/CommandLine.h"
40#include "llvm/Support/Compiler.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000041#include "llvm/Support/TargetRegistry.h"
David Blaikie6054e652018-03-23 23:58:19 +000042#include "llvm/Target/TargetLoweringObjectFile.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000043#include "llvm/Transforms/IPO.h"
44#include "llvm/Transforms/IPO/AlwaysInliner.h"
45#include "llvm/Transforms/IPO/PassManagerBuilder.h"
46#include "llvm/Transforms/Scalar.h"
47#include "llvm/Transforms/Scalar/GVN.h"
Sameer Sahasrabuddheb4f2d1c2018-09-25 09:39:21 +000048#include "llvm/Transforms/Utils.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000049#include "llvm/Transforms/Vectorize.h"
Eugene Zelenko6a9226d2016-12-12 22:23:53 +000050#include <memory>
Tom Stellard45bb48e2015-06-13 03:28:10 +000051
52using namespace llvm;
53
Matt Arsenaultc5816112016-06-24 06:30:22 +000054static cl::opt<bool> EnableR600StructurizeCFG(
55 "r600-ir-structurize",
56 cl::desc("Use StructurizeCFG IR pass"),
57 cl::init(true));
58
Matt Arsenault03d85842016-06-27 20:32:13 +000059static cl::opt<bool> EnableSROA(
60 "amdgpu-sroa",
61 cl::desc("Run SROA after promote alloca pass"),
62 cl::ReallyHidden,
63 cl::init(true));
64
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +000065static cl::opt<bool>
66EnableEarlyIfConversion("amdgpu-early-ifcvt", cl::Hidden,
67 cl::desc("Run early if-conversion"),
68 cl::init(false));
69
Matt Arsenault03d85842016-06-27 20:32:13 +000070static cl::opt<bool> EnableR600IfConvert(
71 "r600-if-convert",
72 cl::desc("Use if conversion pass"),
73 cl::ReallyHidden,
74 cl::init(true));
75
Matt Arsenault908b9e22016-07-01 03:33:52 +000076// Option to disable vectorizer for tests.
77static cl::opt<bool> EnableLoadStoreVectorizer(
78 "amdgpu-load-store-vectorizer",
79 cl::desc("Enable load store vectorizer"),
Matt Arsenault0efdd062016-09-09 22:29:28 +000080 cl::init(true),
Matt Arsenault908b9e22016-07-01 03:33:52 +000081 cl::Hidden);
82
Hiroshi Inouec8e92452018-01-29 05:17:03 +000083// Option to control global loads scalarization
Alexander Timofeev18009562016-12-08 17:28:47 +000084static cl::opt<bool> ScalarizeGlobal(
85 "amdgpu-scalarize-global-loads",
86 cl::desc("Enable global load scalarization"),
Alexander Timofeev982aee62017-07-04 17:32:00 +000087 cl::init(true),
Alexander Timofeev18009562016-12-08 17:28:47 +000088 cl::Hidden);
89
Stanislav Mekhanoshina3b72792017-01-30 21:05:18 +000090// Option to run internalize pass.
91static cl::opt<bool> InternalizeSymbols(
92 "amdgpu-internalize-symbols",
93 cl::desc("Enable elimination of non-kernel functions and unused globals"),
94 cl::init(false),
95 cl::Hidden);
96
Stanislav Mekhanoshin9053f222017-03-28 18:23:24 +000097// Option to inline all early.
98static cl::opt<bool> EarlyInlineAll(
99 "amdgpu-early-inline-all",
100 cl::desc("Inline all functions early"),
101 cl::init(false),
102 cl::Hidden);
103
Sam Koltonf60ad582017-03-21 12:51:34 +0000104static cl::opt<bool> EnableSDWAPeephole(
105 "amdgpu-sdwa-peephole",
106 cl::desc("Enable SDWA peepholer"),
Sam Kolton9fa16962017-04-06 15:03:28 +0000107 cl::init(true));
Sam Koltonf60ad582017-03-21 12:51:34 +0000108
Valery Pykhtin3d9afa22018-11-30 14:21:56 +0000109static cl::opt<bool> EnableDPPCombine(
110 "amdgpu-dpp-combine",
111 cl::desc("Enable DPP combiner"),
Valery Pykhtinf479fbb2018-12-06 14:20:02 +0000112 cl::init(false));
Valery Pykhtin3d9afa22018-11-30 14:21:56 +0000113
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +0000114// Enable address space based alias analysis
115static cl::opt<bool> EnableAMDGPUAliasAnalysis("enable-amdgpu-aa", cl::Hidden,
116 cl::desc("Enable AMDGPU Alias Analysis"),
117 cl::init(true));
118
Jan Sjodina06bfe02017-05-15 20:18:37 +0000119// Option to run late CFG structurizer
Matt Arsenaultcc852232017-10-10 20:22:07 +0000120static cl::opt<bool, true> LateCFGStructurize(
Jan Sjodina06bfe02017-05-15 20:18:37 +0000121 "amdgpu-late-structurize",
122 cl::desc("Enable late CFG structurization"),
Matt Arsenaultcc852232017-10-10 20:22:07 +0000123 cl::location(AMDGPUTargetMachine::EnableLateStructurizeCFG),
Jan Sjodina06bfe02017-05-15 20:18:37 +0000124 cl::Hidden);
125
Matt Arsenaulta6801992018-07-10 14:03:41 +0000126static cl::opt<bool, true> EnableAMDGPUFunctionCalls(
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +0000127 "amdgpu-function-calls",
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +0000128 cl::desc("Enable AMDGPU function call support"),
Matt Arsenaulta6801992018-07-10 14:03:41 +0000129 cl::location(AMDGPUTargetMachine::EnableFunctionCalls),
130 cl::init(false),
131 cl::Hidden);
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +0000132
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +0000133// Enable lib calls simplifications
134static cl::opt<bool> EnableLibCallSimplify(
135 "amdgpu-simplify-libcall",
Matt Arsenault2e4d3382018-05-29 19:35:46 +0000136 cl::desc("Enable amdgpu library simplifications"),
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +0000137 cl::init(true),
138 cl::Hidden);
139
Matt Arsenault8c4a3522018-06-26 19:10:00 +0000140static cl::opt<bool> EnableLowerKernelArguments(
141 "amdgpu-ir-lower-kernel-arguments",
142 cl::desc("Lower kernel argument loads in IR pass"),
143 cl::init(true),
144 cl::Hidden);
145
Neil Henning66416572018-10-08 15:49:19 +0000146// Enable atomic optimization
147static cl::opt<bool> EnableAtomicOptimizations(
148 "amdgpu-atomic-optimizations",
149 cl::desc("Enable atomic optimizations"),
150 cl::init(false),
151 cl::Hidden);
152
Tom Stellard45bb48e2015-06-13 03:28:10 +0000153extern "C" void LLVMInitializeAMDGPUTarget() {
154 // Register the target
Mehdi Aminif42454b2016-10-09 23:00:34 +0000155 RegisterTargetMachine<R600TargetMachine> X(getTheAMDGPUTarget());
156 RegisterTargetMachine<GCNTargetMachine> Y(getTheGCNTarget());
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000157
158 PassRegistry *PR = PassRegistry::getPassRegistry();
Tom Stellarda2f57be2017-08-02 22:19:45 +0000159 initializeR600ClauseMergePassPass(*PR);
160 initializeR600ControlFlowFinalizerPass(*PR);
161 initializeR600PacketizerPass(*PR);
162 initializeR600ExpandSpecialInstrsPassPass(*PR);
163 initializeR600VectorRegMergerPass(*PR);
Tom Stellarde753c522018-04-09 16:09:13 +0000164 initializeGlobalISel(*PR);
Matt Arsenault7016f132017-08-03 22:30:46 +0000165 initializeAMDGPUDAGToDAGISelPass(*PR);
Valery Pykhtin3d9afa22018-11-30 14:21:56 +0000166 initializeGCNDPPCombinePass(*PR);
Matt Arsenault8c0ef8b2015-10-12 17:43:59 +0000167 initializeSILowerI1CopiesPass(*PR);
Matt Arsenault782c03b2015-11-03 22:30:13 +0000168 initializeSIFixSGPRCopiesPass(*PR);
Stanislav Mekhanoshin22a56f22017-01-24 17:46:17 +0000169 initializeSIFixVGPRCopiesPass(*PR);
Ron Liebermancac749a2018-11-16 01:13:34 +0000170 initializeSIFixupVectorISelPass(*PR);
Matt Arsenault8c0ef8b2015-10-12 17:43:59 +0000171 initializeSIFoldOperandsPass(*PR);
Sam Koltonf60ad582017-03-21 12:51:34 +0000172 initializeSIPeepholeSDWAPass(*PR);
Matt Arsenaultc3a01ec2016-06-09 23:18:47 +0000173 initializeSIShrinkInstructionsPass(*PR);
Stanislav Mekhanoshin37e7f952017-08-01 23:14:32 +0000174 initializeSIOptimizeExecMaskingPreRAPass(*PR);
Matt Arsenault187276f2015-10-07 00:42:53 +0000175 initializeSILoadStoreOptimizerPass(*PR);
Scott Linder11ef7982018-10-26 13:18:36 +0000176 initializeAMDGPUFixFunctionBitcastsPass(*PR);
Matt Arsenault746e0652017-06-02 18:02:42 +0000177 initializeAMDGPUAlwaysInlinePass(*PR);
Matt Arsenault39319482015-11-06 18:01:57 +0000178 initializeAMDGPUAnnotateKernelFeaturesPass(*PR);
Tom Stellarda6f24c62015-12-15 20:55:55 +0000179 initializeAMDGPUAnnotateUniformValuesPass(*PR);
Matt Arsenault7016f132017-08-03 22:30:46 +0000180 initializeAMDGPUArgumentUsageInfoPass(*PR);
Neil Henning66416572018-10-08 15:49:19 +0000181 initializeAMDGPUAtomicOptimizerPass(*PR);
Matt Arsenault8c4a3522018-06-26 19:10:00 +0000182 initializeAMDGPULowerKernelArgumentsPass(*PR);
Matt Arsenault372d7962018-05-18 21:35:00 +0000183 initializeAMDGPULowerKernelAttributesPass(*PR);
Matt Arsenault0699ef32017-02-09 22:00:42 +0000184 initializeAMDGPULowerIntrinsicsPass(*PR);
Yaxun Liude4b88d2017-10-10 19:39:48 +0000185 initializeAMDGPUOpenCLEnqueuedBlockLoweringPass(*PR);
Matt Arsenaulte0132462016-01-30 05:19:45 +0000186 initializeAMDGPUPromoteAllocaPass(*PR);
Matt Arsenault86de4862016-06-24 07:07:55 +0000187 initializeAMDGPUCodeGenPreparePass(*PR);
Matt Arsenaultc06574f2017-07-28 18:40:05 +0000188 initializeAMDGPURewriteOutArgumentsPass(*PR);
Stanislav Mekhanoshin50ea93a2016-12-08 19:46:04 +0000189 initializeAMDGPUUnifyMetadataPass(*PR);
Tom Stellard77a17772016-01-20 15:48:27 +0000190 initializeSIAnnotateControlFlowPass(*PR);
Kannan Narayananacb089e2017-04-12 03:25:12 +0000191 initializeSIInsertWaitcntsPass(*PR);
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000192 initializeSIWholeQuadModePass(*PR);
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000193 initializeSILowerControlFlowPass(*PR);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000194 initializeSIInsertSkipsPass(*PR);
Konstantin Zhuravlyove9a5a772017-07-21 21:19:23 +0000195 initializeSIMemoryLegalizerPass(*PR);
Matt Arsenaultd3e4c642016-06-02 00:04:22 +0000196 initializeSIDebuggerInsertNopsPass(*PR);
Matt Arsenaulte6740752016-09-29 01:44:16 +0000197 initializeSIOptimizeExecMaskingPass(*PR);
Connor Abbott92638ab2017-08-04 18:36:52 +0000198 initializeSIFixWWMLivenessPass(*PR);
Stanislav Mekhanoshin739174c2018-05-31 20:13:51 +0000199 initializeSIFormMemoryClausesPass(*PR);
Matt Arsenaultb8f8dbc2017-03-24 19:52:05 +0000200 initializeAMDGPUUnifyDivergentExitNodesPass(*PR);
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +0000201 initializeAMDGPUAAWrapperPassPass(*PR);
Matt Arsenault8ba740a2018-11-07 20:26:42 +0000202 initializeAMDGPUExternalAAWrapperPass(*PR);
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +0000203 initializeAMDGPUUseNativeCallsPass(*PR);
204 initializeAMDGPUSimplifyLibCallsPass(*PR);
Stanislav Mekhanoshin5670e6d2017-09-20 04:25:58 +0000205 initializeAMDGPUInlinerPass(*PR);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000206}
207
Tom Stellarde135ffd2015-09-25 21:41:28 +0000208static std::unique_ptr<TargetLoweringObjectFile> createTLOF(const Triple &TT) {
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000209 return llvm::make_unique<AMDGPUTargetObjectFile>();
Tom Stellarde135ffd2015-09-25 21:41:28 +0000210}
211
Tom Stellard45bb48e2015-06-13 03:28:10 +0000212static ScheduleDAGInstrs *createR600MachineScheduler(MachineSchedContext *C) {
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000213 return new ScheduleDAGMILive(C, llvm::make_unique<R600SchedStrategy>());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000214}
215
Matt Arsenault2ffe8fd2016-08-11 19:18:50 +0000216static ScheduleDAGInstrs *createSIMachineScheduler(MachineSchedContext *C) {
217 return new SIScheduleDAGMI(C);
218}
219
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000220static ScheduleDAGInstrs *
221createGCNMaxOccupancyMachineScheduler(MachineSchedContext *C) {
222 ScheduleDAGMILive *DAG =
Stanislav Mekhanoshin582a5232017-02-15 17:19:50 +0000223 new GCNScheduleDAGMILive(C, make_unique<GCNMaxOccupancySchedStrategy>(C));
Matthias Braun115efcd2016-11-28 20:11:54 +0000224 DAG->addMutation(createLoadClusterDAGMutation(DAG->TII, DAG->TRI));
225 DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI));
Matt Arsenault9aa45f02017-07-06 20:57:05 +0000226 DAG->addMutation(createAMDGPUMacroFusionDAGMutation());
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000227 return DAG;
228}
229
Valery Pykhtinfd4c4102017-03-21 13:15:46 +0000230static ScheduleDAGInstrs *
231createIterativeGCNMaxOccupancyMachineScheduler(MachineSchedContext *C) {
232 auto DAG = new GCNIterativeScheduler(C,
233 GCNIterativeScheduler::SCHEDULE_LEGACYMAXOCCUPANCY);
234 DAG->addMutation(createLoadClusterDAGMutation(DAG->TII, DAG->TRI));
235 DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI));
236 return DAG;
237}
238
239static ScheduleDAGInstrs *createMinRegScheduler(MachineSchedContext *C) {
240 return new GCNIterativeScheduler(C,
241 GCNIterativeScheduler::SCHEDULE_MINREGFORCED);
242}
243
Valery Pykhtinf2fe9722017-11-20 14:35:53 +0000244static ScheduleDAGInstrs *
245createIterativeILPMachineScheduler(MachineSchedContext *C) {
246 auto DAG = new GCNIterativeScheduler(C,
247 GCNIterativeScheduler::SCHEDULE_ILP);
248 DAG->addMutation(createLoadClusterDAGMutation(DAG->TII, DAG->TRI));
249 DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI));
250 DAG->addMutation(createAMDGPUMacroFusionDAGMutation());
251 return DAG;
252}
253
Tom Stellard45bb48e2015-06-13 03:28:10 +0000254static MachineSchedRegistry
Nicolai Haehnle02c32912016-01-13 16:10:10 +0000255R600SchedRegistry("r600", "Run R600's custom scheduler",
256 createR600MachineScheduler);
257
258static MachineSchedRegistry
259SISchedRegistry("si", "Run SI's custom scheduler",
260 createSIMachineScheduler);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000261
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000262static MachineSchedRegistry
263GCNMaxOccupancySchedRegistry("gcn-max-occupancy",
264 "Run GCN scheduler to maximize occupancy",
265 createGCNMaxOccupancyMachineScheduler);
266
Valery Pykhtinfd4c4102017-03-21 13:15:46 +0000267static MachineSchedRegistry
268IterativeGCNMaxOccupancySchedRegistry("gcn-max-occupancy-experimental",
269 "Run GCN scheduler to maximize occupancy (experimental)",
270 createIterativeGCNMaxOccupancyMachineScheduler);
271
272static MachineSchedRegistry
273GCNMinRegSchedRegistry("gcn-minreg",
274 "Run GCN iterative scheduler for minimal register usage (experimental)",
275 createMinRegScheduler);
276
Valery Pykhtinf2fe9722017-11-20 14:35:53 +0000277static MachineSchedRegistry
278GCNILPSchedRegistry("gcn-ilp",
279 "Run GCN iterative scheduler for ILP scheduling (experimental)",
280 createIterativeILPMachineScheduler);
281
Matt Arsenaultec30eb52016-05-31 16:57:45 +0000282static StringRef computeDataLayout(const Triple &TT) {
283 if (TT.getArch() == Triple::r600) {
284 // 32-bit pointers.
Yaxun Liucc56a8b2017-11-06 14:32:33 +0000285 return "e-p:32:32-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128"
Matt Arsenault95329f82018-03-27 19:26:40 +0000286 "-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64-S32-A5";
Tom Stellard45bb48e2015-06-13 03:28:10 +0000287 }
288
Matt Arsenaultec30eb52016-05-31 16:57:45 +0000289 // 32-bit private, local, and region pointers. 64-bit global, constant and
290 // flat.
Yaxun Liu0124b542018-02-13 18:00:25 +0000291 return "e-p:64:64-p1:64:64-p2:32:32-p3:32:32-p4:64:64-p5:32:32-p6:32:32"
Matt Arsenaultec30eb52016-05-31 16:57:45 +0000292 "-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128"
Matt Arsenault95329f82018-03-27 19:26:40 +0000293 "-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64-S32-A5";
Tom Stellard45bb48e2015-06-13 03:28:10 +0000294}
295
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000296LLVM_READNONE
297static StringRef getGPUOrDefault(const Triple &TT, StringRef GPU) {
298 if (!GPU.empty())
299 return GPU;
300
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000301 if (TT.getArch() == Triple::amdgcn)
Matt Arsenault8728c5f2017-08-07 14:58:04 +0000302 return "generic";
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000303
Matt Arsenault8e001942016-06-02 18:37:16 +0000304 return "r600";
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000305}
306
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000307static Reloc::Model getEffectiveRelocModel(Optional<Reloc::Model> RM) {
Tom Stellard418beb72016-07-13 14:23:33 +0000308 // The AMDGPU toolchain only supports generating shared objects, so we
309 // must always use PIC.
310 return Reloc::PIC_;
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000311}
312
Tom Stellard45bb48e2015-06-13 03:28:10 +0000313AMDGPUTargetMachine::AMDGPUTargetMachine(const Target &T, const Triple &TT,
314 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000315 TargetOptions Options,
316 Optional<Reloc::Model> RM,
Rafael Espindola79e238a2017-08-03 02:16:21 +0000317 Optional<CodeModel::Model> CM,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000318 CodeGenOpt::Level OptLevel)
Matthias Braunbb8507e2017-10-12 22:57:28 +0000319 : LLVMTargetMachine(T, computeDataLayout(TT), TT, getGPUOrDefault(TT, CPU),
320 FS, Options, getEffectiveRelocModel(RM),
David Greenca29c272018-12-07 12:10:23 +0000321 getEffectiveCodeModel(CM, CodeModel::Small), OptLevel),
Rafael Espindola79e238a2017-08-03 02:16:21 +0000322 TLOF(createTLOF(getTargetTriple())) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000323 initAsmInfo();
324}
325
Vlad Tsyrklevich688e7522018-07-10 00:46:07 +0000326bool AMDGPUTargetMachine::EnableLateStructurizeCFG = false;
Matt Arsenaulta6801992018-07-10 14:03:41 +0000327bool AMDGPUTargetMachine::EnableFunctionCalls = false;
328
329AMDGPUTargetMachine::~AMDGPUTargetMachine() = default;
Vlad Tsyrklevich688e7522018-07-10 00:46:07 +0000330
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000331StringRef AMDGPUTargetMachine::getGPUName(const Function &F) const {
332 Attribute GPUAttr = F.getFnAttribute("target-cpu");
333 return GPUAttr.hasAttribute(Attribute::None) ?
334 getTargetCPU() : GPUAttr.getValueAsString();
335}
336
337StringRef AMDGPUTargetMachine::getFeatureString(const Function &F) const {
338 Attribute FSAttr = F.getFnAttribute("target-features");
339
340 return FSAttr.hasAttribute(Attribute::None) ?
341 getTargetFeatureString() :
342 FSAttr.getValueAsString();
343}
344
Matt Arsenaulte745d992017-09-19 07:40:11 +0000345/// Predicate for Internalize pass.
Benjamin Kramerf9ab3dd2017-10-31 23:21:30 +0000346static bool mustPreserveGV(const GlobalValue &GV) {
Matt Arsenaulte745d992017-09-19 07:40:11 +0000347 if (const Function *F = dyn_cast<Function>(&GV))
348 return F->isDeclaration() || AMDGPU::isEntryFunctionCC(F->getCallingConv());
349
350 return !GV.use_empty();
351}
352
Stanislav Mekhanoshin81598112017-01-26 16:49:08 +0000353void AMDGPUTargetMachine::adjustPassManager(PassManagerBuilder &Builder) {
Stanislav Mekhanoshinee2dd782017-03-17 17:13:41 +0000354 Builder.DivergentTarget = true;
355
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +0000356 bool EnableOpt = getOptLevel() > CodeGenOpt::None;
Matt Arsenaulte745d992017-09-19 07:40:11 +0000357 bool Internalize = InternalizeSymbols;
Stanislav Mekhanoshin5670e6d2017-09-20 04:25:58 +0000358 bool EarlyInline = EarlyInlineAll && EnableOpt && !EnableAMDGPUFunctionCalls;
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +0000359 bool AMDGPUAA = EnableAMDGPUAliasAnalysis && EnableOpt;
360 bool LibCallSimplify = EnableLibCallSimplify && EnableOpt;
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000361
Stanislav Mekhanoshin2e3bf372017-09-20 06:34:28 +0000362 if (EnableAMDGPUFunctionCalls) {
363 delete Builder.Inliner;
Stanislav Mekhanoshin56418202017-09-20 06:10:15 +0000364 Builder.Inliner = createAMDGPUFunctionInliningPass();
Stanislav Mekhanoshin2e3bf372017-09-20 06:34:28 +0000365 }
Stanislav Mekhanoshin5670e6d2017-09-20 04:25:58 +0000366
Stanislav Mekhanoshin81598112017-01-26 16:49:08 +0000367 Builder.addExtension(
Stanislav Mekhanoshinf6c1feb2017-01-27 16:38:10 +0000368 PassManagerBuilder::EP_ModuleOptimizerEarly,
Stanislav Mekhanoshin9053f222017-03-28 18:23:24 +0000369 [Internalize, EarlyInline, AMDGPUAA](const PassManagerBuilder &,
370 legacy::PassManagerBase &PM) {
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000371 if (AMDGPUAA) {
372 PM.add(createAMDGPUAAWrapperPass());
373 PM.add(createAMDGPUExternalAAWrapperPass());
374 }
Stanislav Mekhanoshin81598112017-01-26 16:49:08 +0000375 PM.add(createAMDGPUUnifyMetadataPass());
Stanislav Mekhanoshina3b72792017-01-30 21:05:18 +0000376 if (Internalize) {
Matt Arsenaulte745d992017-09-19 07:40:11 +0000377 PM.add(createInternalizePass(mustPreserveGV));
Stanislav Mekhanoshina3b72792017-01-30 21:05:18 +0000378 PM.add(createGlobalDCEPass());
379 }
Stanislav Mekhanoshin9053f222017-03-28 18:23:24 +0000380 if (EarlyInline)
Stanislav Mekhanoshin89653df2017-03-30 20:16:02 +0000381 PM.add(createAMDGPUAlwaysInlinePass(false));
Stanislav Mekhanoshina3b72792017-01-30 21:05:18 +0000382 });
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000383
Stanislav Mekhanoshin1d8cf2b2017-09-29 23:40:19 +0000384 const auto &Opt = Options;
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000385 Builder.addExtension(
386 PassManagerBuilder::EP_EarlyAsPossible,
Stanislav Mekhanoshin1d8cf2b2017-09-29 23:40:19 +0000387 [AMDGPUAA, LibCallSimplify, &Opt](const PassManagerBuilder &,
388 legacy::PassManagerBase &PM) {
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000389 if (AMDGPUAA) {
390 PM.add(createAMDGPUAAWrapperPass());
391 PM.add(createAMDGPUExternalAAWrapperPass());
392 }
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +0000393 PM.add(llvm::createAMDGPUUseNativeCallsPass());
394 if (LibCallSimplify)
Stanislav Mekhanoshin1d8cf2b2017-09-29 23:40:19 +0000395 PM.add(llvm::createAMDGPUSimplifyLibCallsPass(Opt));
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000396 });
Stanislav Mekhanoshin50c2f252017-06-19 23:17:36 +0000397
398 Builder.addExtension(
399 PassManagerBuilder::EP_CGSCCOptimizerLate,
400 [](const PassManagerBuilder &, legacy::PassManagerBase &PM) {
401 // Add infer address spaces pass to the opt pipeline after inlining
402 // but before SROA to increase SROA opportunities.
403 PM.add(createInferAddressSpacesPass());
Matt Arsenault372d7962018-05-18 21:35:00 +0000404
405 // This should run after inlining to have any chance of doing anything,
406 // and before other cleanup optimizations.
407 PM.add(createAMDGPULowerKernelAttributesPass());
Stanislav Mekhanoshin50c2f252017-06-19 23:17:36 +0000408 });
Stanislav Mekhanoshin50ea93a2016-12-08 19:46:04 +0000409}
410
Tom Stellard45bb48e2015-06-13 03:28:10 +0000411//===----------------------------------------------------------------------===//
412// R600 Target Machine (R600 -> Cayman)
413//===----------------------------------------------------------------------===//
414
415R600TargetMachine::R600TargetMachine(const Target &T, const Triple &TT,
Tom Stellard5dde1d22016-02-05 18:29:17 +0000416 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000417 TargetOptions Options,
418 Optional<Reloc::Model> RM,
Rafael Espindola79e238a2017-08-03 02:16:21 +0000419 Optional<CodeModel::Model> CM,
420 CodeGenOpt::Level OL, bool JIT)
421 : AMDGPUTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {
Matt Arsenaultad55ee52016-12-06 01:02:51 +0000422 setRequiresStructuredCFG(true);
423}
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000424
425const R600Subtarget *R600TargetMachine::getSubtargetImpl(
426 const Function &F) const {
427 StringRef GPU = getGPUName(F);
428 StringRef FS = getFeatureString(F);
429
430 SmallString<128> SubtargetKey(GPU);
431 SubtargetKey.append(FS);
432
433 auto &I = SubtargetMap[SubtargetKey];
434 if (!I) {
435 // This needs to be done before we create a new subtarget since any
436 // creation will depend on the TM and the code generation flags on the
437 // function that reside in TargetOptions.
438 resetTargetOptions(F);
439 I = llvm::make_unique<R600Subtarget>(TargetTriple, GPU, FS, *this);
440 }
441
442 return I.get();
443}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000444
Tom Stellardc7624312018-05-30 22:55:35 +0000445TargetTransformInfo
446R600TargetMachine::getTargetTransformInfo(const Function &F) {
447 return TargetTransformInfo(R600TTIImpl(this, F));
448}
449
Tom Stellard45bb48e2015-06-13 03:28:10 +0000450//===----------------------------------------------------------------------===//
451// GCN Target Machine (SI+)
452//===----------------------------------------------------------------------===//
453
454GCNTargetMachine::GCNTargetMachine(const Target &T, const Triple &TT,
Tom Stellard5dde1d22016-02-05 18:29:17 +0000455 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000456 TargetOptions Options,
457 Optional<Reloc::Model> RM,
Rafael Espindola79e238a2017-08-03 02:16:21 +0000458 Optional<CodeModel::Model> CM,
459 CodeGenOpt::Level OL, bool JIT)
460 : AMDGPUTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {}
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000461
Tom Stellard5bfbae52018-07-11 20:59:01 +0000462const GCNSubtarget *GCNTargetMachine::getSubtargetImpl(const Function &F) const {
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000463 StringRef GPU = getGPUName(F);
464 StringRef FS = getFeatureString(F);
465
466 SmallString<128> SubtargetKey(GPU);
467 SubtargetKey.append(FS);
468
469 auto &I = SubtargetMap[SubtargetKey];
470 if (!I) {
471 // This needs to be done before we create a new subtarget since any
472 // creation will depend on the TM and the code generation flags on the
473 // function that reside in TargetOptions.
474 resetTargetOptions(F);
Tom Stellard5bfbae52018-07-11 20:59:01 +0000475 I = llvm::make_unique<GCNSubtarget>(TargetTriple, GPU, FS, *this);
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000476 }
477
Alexander Timofeev18009562016-12-08 17:28:47 +0000478 I->setScalarizeGlobalBehavior(ScalarizeGlobal);
479
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000480 return I.get();
481}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000482
Tom Stellardc7624312018-05-30 22:55:35 +0000483TargetTransformInfo
484GCNTargetMachine::getTargetTransformInfo(const Function &F) {
485 return TargetTransformInfo(GCNTTIImpl(this, F));
486}
487
Tom Stellard45bb48e2015-06-13 03:28:10 +0000488//===----------------------------------------------------------------------===//
489// AMDGPU Pass Setup
490//===----------------------------------------------------------------------===//
491
492namespace {
Tom Stellardcc7067a62016-03-03 03:53:29 +0000493
Tom Stellard45bb48e2015-06-13 03:28:10 +0000494class AMDGPUPassConfig : public TargetPassConfig {
495public:
Matthias Braunbb8507e2017-10-12 22:57:28 +0000496 AMDGPUPassConfig(LLVMTargetMachine &TM, PassManagerBase &PM)
Matt Arsenault0a109002015-09-25 17:41:20 +0000497 : TargetPassConfig(TM, PM) {
Matt Arsenault0a109002015-09-25 17:41:20 +0000498 // Exceptions and StackMaps are not supported, so these passes will never do
499 // anything.
500 disablePass(&StackMapLivenessID);
501 disablePass(&FuncletLayoutID);
502 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000503
504 AMDGPUTargetMachine &getAMDGPUTargetMachine() const {
505 return getTM<AMDGPUTargetMachine>();
506 }
507
Matthias Braun115efcd2016-11-28 20:11:54 +0000508 ScheduleDAGInstrs *
509 createMachineScheduler(MachineSchedContext *C) const override {
510 ScheduleDAGMILive *DAG = createGenericSchedLive(C);
511 DAG->addMutation(createLoadClusterDAGMutation(DAG->TII, DAG->TRI));
512 DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI));
513 return DAG;
514 }
515
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000516 void addEarlyCSEOrGVNPass();
517 void addStraightLineScalarOptimizationPasses();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000518 void addIRPasses() override;
Matt Arsenault908b9e22016-07-01 03:33:52 +0000519 void addCodeGenPrepare() override;
Matt Arsenault0a109002015-09-25 17:41:20 +0000520 bool addPreISel() override;
521 bool addInstSelector() override;
522 bool addGCPasses() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000523};
524
Matt Arsenault6b6a2c32016-03-11 08:00:27 +0000525class R600PassConfig final : public AMDGPUPassConfig {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000526public:
Matthias Braunbb8507e2017-10-12 22:57:28 +0000527 R600PassConfig(LLVMTargetMachine &TM, PassManagerBase &PM)
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000528 : AMDGPUPassConfig(TM, PM) {}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000529
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000530 ScheduleDAGInstrs *createMachineScheduler(
531 MachineSchedContext *C) const override {
532 return createR600MachineScheduler(C);
533 }
534
Tom Stellard45bb48e2015-06-13 03:28:10 +0000535 bool addPreISel() override;
Tom Stellard20287692017-08-08 04:57:55 +0000536 bool addInstSelector() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000537 void addPreRegAlloc() override;
538 void addPreSched2() override;
539 void addPreEmitPass() override;
540};
541
Matt Arsenault6b6a2c32016-03-11 08:00:27 +0000542class GCNPassConfig final : public AMDGPUPassConfig {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000543public:
Matthias Braunbb8507e2017-10-12 22:57:28 +0000544 GCNPassConfig(LLVMTargetMachine &TM, PassManagerBase &PM)
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000545 : AMDGPUPassConfig(TM, PM) {
Matt Arsenaulta2025382017-08-03 23:24:05 +0000546 // It is necessary to know the register usage of the entire call graph. We
547 // allow calls without EnableAMDGPUFunctionCalls if they are marked
548 // noinline, so this is always required.
549 setRequiresCodeGenSCCOrder(true);
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000550 }
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000551
552 GCNTargetMachine &getGCNTargetMachine() const {
553 return getTM<GCNTargetMachine>();
554 }
555
556 ScheduleDAGInstrs *
Matt Arsenault03d85842016-06-27 20:32:13 +0000557 createMachineScheduler(MachineSchedContext *C) const override;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000558
Tom Stellard45bb48e2015-06-13 03:28:10 +0000559 bool addPreISel() override;
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000560 void addMachineSSAOptimization() override;
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +0000561 bool addILPOpts() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000562 bool addInstSelector() override;
Tom Stellard000c5af2016-04-14 19:09:28 +0000563 bool addIRTranslator() override;
Tim Northover33b07d62016-07-22 20:03:43 +0000564 bool addLegalizeMachineIR() override;
Tom Stellard000c5af2016-04-14 19:09:28 +0000565 bool addRegBankSelect() override;
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000566 bool addGlobalInstructionSelect() override;
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000567 void addFastRegAlloc(FunctionPass *RegAllocPass) override;
568 void addOptimizedRegAlloc(FunctionPass *RegAllocPass) override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000569 void addPreRegAlloc() override;
Matt Arsenaulte6740752016-09-29 01:44:16 +0000570 void addPostRegAlloc() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000571 void addPreSched2() override;
572 void addPreEmitPass() override;
573};
574
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000575} // end anonymous namespace
Tom Stellard45bb48e2015-06-13 03:28:10 +0000576
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000577void AMDGPUPassConfig::addEarlyCSEOrGVNPass() {
578 if (getOptLevel() == CodeGenOpt::Aggressive)
579 addPass(createGVNPass());
580 else
581 addPass(createEarlyCSEPass());
582}
583
584void AMDGPUPassConfig::addStraightLineScalarOptimizationPasses() {
Stanislav Mekhanoshin20d47952018-06-29 16:26:53 +0000585 addPass(createLICMPass());
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000586 addPass(createSeparateConstOffsetFromGEPPass());
587 addPass(createSpeculativeExecutionPass());
588 // ReassociateGEPs exposes more opportunites for SLSR. See
589 // the example in reassociate-geps-and-slsr.ll.
590 addPass(createStraightLineStrengthReducePass());
591 // SeparateConstOffsetFromGEP and SLSR creates common expressions which GVN or
592 // EarlyCSE can reuse.
593 addEarlyCSEOrGVNPass();
594 // Run NaryReassociate after EarlyCSE/GVN to be more effective.
595 addPass(createNaryReassociatePass());
596 // NaryReassociate on GEPs creates redundant common expressions, so run
597 // EarlyCSE after it.
598 addPass(createEarlyCSEPass());
599}
600
Tom Stellard45bb48e2015-06-13 03:28:10 +0000601void AMDGPUPassConfig::addIRPasses() {
Stanislav Mekhanoshinc90347d2017-04-12 20:48:56 +0000602 const AMDGPUTargetMachine &TM = getAMDGPUTargetMachine();
603
Matt Arsenaultbde80342016-05-18 15:41:07 +0000604 // There is no reason to run these.
605 disablePass(&StackMapLivenessID);
606 disablePass(&FuncletLayoutID);
607 disablePass(&PatchableFunctionID);
608
Matt Arsenaultab411932018-10-02 03:50:56 +0000609 addPass(createAtomicExpandPass());
Scott Linder11ef7982018-10-26 13:18:36 +0000610
611 // This must occur before inlining, as the inliner will not look through
612 // bitcast calls.
613 addPass(createAMDGPUFixFunctionBitcastsPass());
614
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000615 addPass(createAMDGPULowerIntrinsicsPass());
Matt Arsenault0699ef32017-02-09 22:00:42 +0000616
Matt Arsenault635d4792018-10-03 02:47:25 +0000617 // Function calls are not supported, so make sure we inline everything.
618 addPass(createAMDGPUAlwaysInlinePass());
619 addPass(createAlwaysInlinerLegacyPass());
620 // We need to add the barrier noop pass, otherwise adding the function
621 // inlining pass will cause all of the PassConfigs passes to be run
622 // one function at a time, which means if we have a nodule with two
623 // functions, then we will generate code for the first function
624 // without ever running any passes on the second.
625 addPass(createBarrierNoopPass());
Matt Arsenault39319482015-11-06 18:01:57 +0000626
Matt Arsenault0c329382017-01-30 18:40:29 +0000627 if (TM.getTargetTriple().getArch() == Triple::amdgcn) {
628 // TODO: May want to move later or split into an early and late one.
629
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000630 addPass(createAMDGPUCodeGenPreparePass());
Matt Arsenault0c329382017-01-30 18:40:29 +0000631 }
632
Tom Stellardfd253952015-08-07 23:19:30 +0000633 // Handle uses of OpenCL image2d_t, image3d_t and sampler_t arguments.
Matt Arsenault432aaea2018-05-13 10:04:48 +0000634 if (TM.getTargetTriple().getArch() == Triple::r600)
635 addPass(createR600OpenCLImageTypeLoweringPass());
Matt Arsenault39319482015-11-06 18:01:57 +0000636
Yaxun Liude4b88d2017-10-10 19:39:48 +0000637 // Replace OpenCL enqueued block function pointers with global variables.
638 addPass(createAMDGPUOpenCLEnqueuedBlockLoweringPass());
639
Matt Arsenault03d85842016-06-27 20:32:13 +0000640 if (TM.getOptLevel() > CodeGenOpt::None) {
Matt Arsenault417e0072017-02-08 06:16:04 +0000641 addPass(createInferAddressSpacesPass());
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000642 addPass(createAMDGPUPromoteAlloca());
Matt Arsenault03d85842016-06-27 20:32:13 +0000643
644 if (EnableSROA)
645 addPass(createSROAPass());
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000646
Konstantin Zhuravlyov4658e5f2016-09-30 16:39:24 +0000647 addStraightLineScalarOptimizationPasses();
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +0000648
649 if (EnableAMDGPUAliasAnalysis) {
650 addPass(createAMDGPUAAWrapperPass());
651 addPass(createExternalAAWrapperPass([](Pass &P, Function &,
652 AAResults &AAR) {
653 if (auto *WrapperPass = P.getAnalysisIfAvailable<AMDGPUAAWrapperPass>())
654 AAR.addAAResult(WrapperPass->getResult());
655 }));
656 }
Konstantin Zhuravlyov4658e5f2016-09-30 16:39:24 +0000657 }
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000658
659 TargetPassConfig::addIRPasses();
660
661 // EarlyCSE is not always strong enough to clean up what LSR produces. For
662 // example, GVN can combine
663 //
664 // %0 = add %a, %b
665 // %1 = add %b, %a
666 //
667 // and
668 //
669 // %0 = shl nsw %a, 2
670 // %1 = shl %a, 2
671 //
672 // but EarlyCSE can do neither of them.
673 if (getOptLevel() != CodeGenOpt::None)
674 addEarlyCSEOrGVNPass();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000675}
676
Matt Arsenault908b9e22016-07-01 03:33:52 +0000677void AMDGPUPassConfig::addCodeGenPrepare() {
Matt Arsenault8c4a3522018-06-26 19:10:00 +0000678 if (TM->getTargetTriple().getArch() == Triple::amdgcn &&
679 EnableLowerKernelArguments)
680 addPass(createAMDGPULowerKernelArgumentsPass());
681
Matt Arsenault908b9e22016-07-01 03:33:52 +0000682 TargetPassConfig::addCodeGenPrepare();
683
684 if (EnableLoadStoreVectorizer)
685 addPass(createLoadStoreVectorizerPass());
686}
687
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000688bool AMDGPUPassConfig::addPreISel() {
Sameer Sahasrabuddheb4f2d1c2018-09-25 09:39:21 +0000689 addPass(createLowerSwitchPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000690 addPass(createFlattenCFGPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000691 return false;
692}
693
694bool AMDGPUPassConfig::addInstSelector() {
Matt Arsenault7016f132017-08-03 22:30:46 +0000695 addPass(createAMDGPUISelDag(&getAMDGPUTargetMachine(), getOptLevel()));
Tom Stellard45bb48e2015-06-13 03:28:10 +0000696 return false;
697}
698
Matt Arsenault0a109002015-09-25 17:41:20 +0000699bool AMDGPUPassConfig::addGCPasses() {
700 // Do nothing. GC is not supported.
701 return false;
702}
703
Tom Stellard45bb48e2015-06-13 03:28:10 +0000704//===----------------------------------------------------------------------===//
705// R600 Pass Setup
706//===----------------------------------------------------------------------===//
707
708bool R600PassConfig::addPreISel() {
709 AMDGPUPassConfig::addPreISel();
Matt Arsenaultc5816112016-06-24 06:30:22 +0000710
711 if (EnableR600StructurizeCFG)
Tom Stellardbc4497b2016-02-12 23:45:29 +0000712 addPass(createStructurizeCFGPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000713 return false;
714}
715
Tom Stellard20287692017-08-08 04:57:55 +0000716bool R600PassConfig::addInstSelector() {
717 addPass(createR600ISelDag(&getAMDGPUTargetMachine(), getOptLevel()));
718 return false;
719}
720
Tom Stellard45bb48e2015-06-13 03:28:10 +0000721void R600PassConfig::addPreRegAlloc() {
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000722 addPass(createR600VectorRegMerger());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000723}
724
725void R600PassConfig::addPreSched2() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000726 addPass(createR600EmitClauseMarkers(), false);
Matt Arsenault03d85842016-06-27 20:32:13 +0000727 if (EnableR600IfConvert)
Tom Stellard45bb48e2015-06-13 03:28:10 +0000728 addPass(&IfConverterID, false);
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000729 addPass(createR600ClauseMergePass(), false);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000730}
731
732void R600PassConfig::addPreEmitPass() {
733 addPass(createAMDGPUCFGStructurizerPass(), false);
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000734 addPass(createR600ExpandSpecialInstrsPass(), false);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000735 addPass(&FinalizeMachineBundlesID, false);
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000736 addPass(createR600Packetizer(), false);
737 addPass(createR600ControlFlowFinalizer(), false);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000738}
739
740TargetPassConfig *R600TargetMachine::createPassConfig(PassManagerBase &PM) {
Matthias Braun5e394c32017-05-30 21:36:41 +0000741 return new R600PassConfig(*this, PM);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000742}
743
744//===----------------------------------------------------------------------===//
745// GCN Pass Setup
746//===----------------------------------------------------------------------===//
747
Matt Arsenault03d85842016-06-27 20:32:13 +0000748ScheduleDAGInstrs *GCNPassConfig::createMachineScheduler(
749 MachineSchedContext *C) const {
Tom Stellard5bfbae52018-07-11 20:59:01 +0000750 const GCNSubtarget &ST = C->MF->getSubtarget<GCNSubtarget>();
Matt Arsenault03d85842016-06-27 20:32:13 +0000751 if (ST.enableSIScheduler())
752 return createSIMachineScheduler(C);
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000753 return createGCNMaxOccupancyMachineScheduler(C);
Matt Arsenault03d85842016-06-27 20:32:13 +0000754}
755
Tom Stellard45bb48e2015-06-13 03:28:10 +0000756bool GCNPassConfig::addPreISel() {
757 AMDGPUPassConfig::addPreISel();
Matt Arsenault39319482015-11-06 18:01:57 +0000758
Neil Henning66416572018-10-08 15:49:19 +0000759 if (EnableAtomicOptimizations) {
760 addPass(createAMDGPUAtomicOptimizerPass());
761 }
762
Matt Arsenault39319482015-11-06 18:01:57 +0000763 // FIXME: We need to run a pass to propagate the attributes when calls are
764 // supported.
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000765 addPass(createAMDGPUAnnotateKernelFeaturesPass());
Matt Arsenaultb8f8dbc2017-03-24 19:52:05 +0000766
767 // Merge divergent exit nodes. StructurizeCFG won't recognize the multi-exit
768 // regions formed by them.
769 addPass(&AMDGPUUnifyDivergentExitNodesID);
Jan Sjodina06bfe02017-05-15 20:18:37 +0000770 if (!LateCFGStructurize) {
771 addPass(createStructurizeCFGPass(true)); // true -> SkipUniformRegions
772 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000773 addPass(createSinkingPass());
Tom Stellarda6f24c62015-12-15 20:55:55 +0000774 addPass(createAMDGPUAnnotateUniformValues());
Jan Sjodina06bfe02017-05-15 20:18:37 +0000775 if (!LateCFGStructurize) {
776 addPass(createSIAnnotateControlFlowPass());
777 }
Tom Stellarda6f24c62015-12-15 20:55:55 +0000778
Tom Stellard45bb48e2015-06-13 03:28:10 +0000779 return false;
780}
781
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000782void GCNPassConfig::addMachineSSAOptimization() {
783 TargetPassConfig::addMachineSSAOptimization();
784
785 // We want to fold operands after PeepholeOptimizer has run (or as part of
786 // it), because it will eliminate extra copies making it easier to fold the
787 // real source operand. We want to eliminate dead instructions after, so that
788 // we see fewer uses of the copies. We then need to clean up the dead
789 // instructions leftover after the operands are folded as well.
790 //
791 // XXX - Can we get away without running DeadMachineInstructionElim again?
792 addPass(&SIFoldOperandsID);
Valery Pykhtin3d9afa22018-11-30 14:21:56 +0000793 if (EnableDPPCombine)
794 addPass(&GCNDPPCombineID);
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000795 addPass(&DeadMachineInstructionElimID);
Tom Stellardc2ff0eb2016-08-29 19:15:22 +0000796 addPass(&SILoadStoreOptimizerID);
Sam Kolton6e795292017-04-07 10:53:12 +0000797 if (EnableSDWAPeephole) {
798 addPass(&SIPeepholeSDWAID);
Matthias Braun4a7c8e72018-01-19 06:46:10 +0000799 addPass(&EarlyMachineLICMID);
Stanislav Mekhanoshin56ea4882017-05-30 16:49:24 +0000800 addPass(&MachineCSEID);
801 addPass(&SIFoldOperandsID);
Sam Kolton6e795292017-04-07 10:53:12 +0000802 addPass(&DeadMachineInstructionElimID);
803 }
Stanislav Mekhanoshin03306602017-06-03 17:39:47 +0000804 addPass(createSIShrinkInstructionsPass());
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000805}
806
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +0000807bool GCNPassConfig::addILPOpts() {
808 if (EnableEarlyIfConversion)
809 addPass(&EarlyIfConverterID);
810
811 TargetPassConfig::addILPOpts();
812 return false;
813}
814
Tom Stellard45bb48e2015-06-13 03:28:10 +0000815bool GCNPassConfig::addInstSelector() {
816 AMDGPUPassConfig::addInstSelector();
Matt Arsenault782c03b2015-11-03 22:30:13 +0000817 addPass(&SIFixSGPRCopiesID);
Nicolai Haehnle814abb52018-10-31 13:27:08 +0000818 addPass(createSILowerI1CopiesPass());
Ron Liebermancac749a2018-11-16 01:13:34 +0000819 addPass(createSIFixupVectorISelPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000820 return false;
821}
822
Tom Stellard000c5af2016-04-14 19:09:28 +0000823bool GCNPassConfig::addIRTranslator() {
824 addPass(new IRTranslator());
825 return false;
826}
827
Tim Northover33b07d62016-07-22 20:03:43 +0000828bool GCNPassConfig::addLegalizeMachineIR() {
Tom Stellardca166212017-01-30 21:56:46 +0000829 addPass(new Legalizer());
Tim Northover33b07d62016-07-22 20:03:43 +0000830 return false;
831}
832
Tom Stellard000c5af2016-04-14 19:09:28 +0000833bool GCNPassConfig::addRegBankSelect() {
Tom Stellardca166212017-01-30 21:56:46 +0000834 addPass(new RegBankSelect());
Tom Stellard000c5af2016-04-14 19:09:28 +0000835 return false;
836}
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000837
838bool GCNPassConfig::addGlobalInstructionSelect() {
Tom Stellardca166212017-01-30 21:56:46 +0000839 addPass(new InstructionSelect());
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000840 return false;
841}
Tom Stellardca166212017-01-30 21:56:46 +0000842
Tom Stellard45bb48e2015-06-13 03:28:10 +0000843void GCNPassConfig::addPreRegAlloc() {
Jan Sjodina06bfe02017-05-15 20:18:37 +0000844 if (LateCFGStructurize) {
845 addPass(createAMDGPUMachineCFGStructurizerPass());
846 }
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000847 addPass(createSIWholeQuadModePass());
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000848}
849
850void GCNPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000851 // FIXME: We have to disable the verifier here because of PHIElimination +
852 // TwoAddressInstructions disabling it.
Matt Arsenaulte6740752016-09-29 01:44:16 +0000853
854 // This must be run immediately after phi elimination and before
855 // TwoAddressInstructions, otherwise the processing of the tied operand of
856 // SI_ELSE will introduce a copy of the tied operand source after the else.
857 insertPass(&PHIEliminationID, &SILowerControlFlowID, false);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000858
Connor Abbott92638ab2017-08-04 18:36:52 +0000859 // This must be run after SILowerControlFlow, since it needs to use the
860 // machine-level CFG, but before register allocation.
861 insertPass(&SILowerControlFlowID, &SIFixWWMLivenessID, false);
862
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000863 TargetPassConfig::addFastRegAlloc(RegAllocPass);
864}
865
866void GCNPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
Matt Arsenault9d288e62017-08-07 18:12:48 +0000867 insertPass(&MachineSchedulerID, &SIOptimizeExecMaskingPreRAID);
Stanislav Mekhanoshin37e7f952017-08-01 23:14:32 +0000868
Stanislav Mekhanoshin739174c2018-05-31 20:13:51 +0000869 insertPass(&SIOptimizeExecMaskingPreRAID, &SIFormMemoryClausesID);
870
Matt Arsenaulte6740752016-09-29 01:44:16 +0000871 // This must be run immediately after phi elimination and before
872 // TwoAddressInstructions, otherwise the processing of the tied operand of
873 // SI_ELSE will introduce a copy of the tied operand source after the else.
874 insertPass(&PHIEliminationID, &SILowerControlFlowID, false);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000875
Connor Abbott92638ab2017-08-04 18:36:52 +0000876 // This must be run after SILowerControlFlow, since it needs to use the
877 // machine-level CFG, but before register allocation.
878 insertPass(&SILowerControlFlowID, &SIFixWWMLivenessID, false);
879
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000880 TargetPassConfig::addOptimizedRegAlloc(RegAllocPass);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000881}
882
Matt Arsenaulte6740752016-09-29 01:44:16 +0000883void GCNPassConfig::addPostRegAlloc() {
Stanislav Mekhanoshin22a56f22017-01-24 17:46:17 +0000884 addPass(&SIFixVGPRCopiesID);
Matt Arsenault105fc1a2018-11-26 17:02:02 +0000885 if (getOptLevel() > CodeGenOpt::None)
886 addPass(&SIOptimizeExecMaskingID);
Matt Arsenaulte6740752016-09-29 01:44:16 +0000887 TargetPassConfig::addPostRegAlloc();
888}
889
Tom Stellard45bb48e2015-06-13 03:28:10 +0000890void GCNPassConfig::addPreSched2() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000891}
892
893void GCNPassConfig::addPreEmitPass() {
Mark Searles72da47d2018-07-16 10:02:41 +0000894 addPass(createSIMemoryLegalizerPass());
895 addPass(createSIInsertWaitcntsPass());
896 addPass(createSIShrinkInstructionsPass());
897
Tom Stellardcb6ba622016-04-30 00:23:06 +0000898 // The hazard recognizer that runs as part of the post-ra scheduler does not
Matt Arsenault254a6452016-06-28 16:59:53 +0000899 // guarantee to be able handle all hazards correctly. This is because if there
900 // are multiple scheduling regions in a basic block, the regions are scheduled
901 // bottom up, so when we begin to schedule a region we don't know what
902 // instructions were emitted directly before it.
Tom Stellardcb6ba622016-04-30 00:23:06 +0000903 //
Matt Arsenault254a6452016-06-28 16:59:53 +0000904 // Here we add a stand-alone hazard recognizer pass which can handle all
905 // cases.
Mark Searles72da47d2018-07-16 10:02:41 +0000906 //
907 // FIXME: This stand-alone pass will emit indiv. S_NOP 0, as needed. It would
908 // be better for it to emit S_NOP <N> when possible.
Tom Stellardcb6ba622016-04-30 00:23:06 +0000909 addPass(&PostRAHazardRecognizerID);
910
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000911 addPass(&SIInsertSkipsPassID);
Matt Arsenault9babdf42016-06-22 20:15:28 +0000912 addPass(createSIDebuggerInsertNopsPass());
Matt Arsenault6bc43d82016-10-06 16:20:41 +0000913 addPass(&BranchRelaxationPassID);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000914}
915
916TargetPassConfig *GCNTargetMachine::createPassConfig(PassManagerBase &PM) {
Matthias Braun5e394c32017-05-30 21:36:41 +0000917 return new GCNPassConfig(*this, PM);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000918}