blob: e417c2e0c7023bc8484d0c20364b32efc61d380c [file] [log] [blame]
Gadi Haber323f2e12017-10-24 20:19:47 +00001//=- X86SchedBroadwell.td - X86 Broadwell Scheduling ---------*- tablegen -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the machine model for Broadwell to support instruction
11// scheduling and other instruction cost heuristics.
12//
13//===----------------------------------------------------------------------===//
Clement Courbet0f1da8f2018-05-02 13:54:38 +000014
Gadi Haber323f2e12017-10-24 20:19:47 +000015def BroadwellModel : SchedMachineModel {
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000016 // All x86 instructions are modeled as a single micro-op, and BW can decode 4
Gadi Haber323f2e12017-10-24 20:19:47 +000017 // instructions per cycle.
18 let IssueWidth = 4;
19 let MicroOpBufferSize = 192; // Based on the reorder buffer.
20 let LoadLatency = 5;
21 let MispredictPenalty = 16;
22
23 // Based on the LSD (loop-stream detector) queue size and benchmarking data.
24 let LoopMicroOpBufferSize = 50;
Simon Pilgrim68f9acc2017-12-12 16:12:53 +000025
Simon Pilgrimc21deec2018-03-24 19:37:28 +000026 // This flag is set to allow the scheduler to assign a default model to
Simon Pilgrim68f9acc2017-12-12 16:12:53 +000027 // unrecognized opcodes.
28 let CompleteModel = 0;
Gadi Haber323f2e12017-10-24 20:19:47 +000029}
30
31let SchedModel = BroadwellModel in {
32
33// Broadwell can issue micro-ops to 8 different ports in one cycle.
34
35// Ports 0, 1, 5, and 6 handle all computation.
36// Port 4 gets the data half of stores. Store data can be available later than
37// the store address, but since we don't model the latency of stores, we can
38// ignore that.
39// Ports 2 and 3 are identical. They handle loads and the address half of
40// stores. Port 7 can handle address calculations.
41def BWPort0 : ProcResource<1>;
42def BWPort1 : ProcResource<1>;
43def BWPort2 : ProcResource<1>;
44def BWPort3 : ProcResource<1>;
45def BWPort4 : ProcResource<1>;
46def BWPort5 : ProcResource<1>;
47def BWPort6 : ProcResource<1>;
48def BWPort7 : ProcResource<1>;
49
50// Many micro-ops are capable of issuing on multiple ports.
51def BWPort01 : ProcResGroup<[BWPort0, BWPort1]>;
52def BWPort23 : ProcResGroup<[BWPort2, BWPort3]>;
53def BWPort237 : ProcResGroup<[BWPort2, BWPort3, BWPort7]>;
54def BWPort04 : ProcResGroup<[BWPort0, BWPort4]>;
55def BWPort05 : ProcResGroup<[BWPort0, BWPort5]>;
56def BWPort06 : ProcResGroup<[BWPort0, BWPort6]>;
57def BWPort15 : ProcResGroup<[BWPort1, BWPort5]>;
58def BWPort16 : ProcResGroup<[BWPort1, BWPort6]>;
59def BWPort56 : ProcResGroup<[BWPort5, BWPort6]>;
60def BWPort015 : ProcResGroup<[BWPort0, BWPort1, BWPort5]>;
61def BWPort056 : ProcResGroup<[BWPort0, BWPort5, BWPort6]>;
62def BWPort0156: ProcResGroup<[BWPort0, BWPort1, BWPort5, BWPort6]>;
63
64// 60 Entry Unified Scheduler
65def BWPortAny : ProcResGroup<[BWPort0, BWPort1, BWPort2, BWPort3, BWPort4,
66 BWPort5, BWPort6, BWPort7]> {
67 let BufferSize=60;
68}
69
Simon Pilgrim30c38c32018-03-19 14:46:07 +000070// Integer division issued on port 0.
Craig Topper8104f262018-04-02 05:33:28 +000071def BWDivider : ProcResource<1>;
72// FP division and sqrt on port 0.
73def BWFPDivider : ProcResource<1>;
Simon Pilgrim30c38c32018-03-19 14:46:07 +000074
Gadi Haber323f2e12017-10-24 20:19:47 +000075// Loads are 5 cycles, so ReadAfterLd registers needn't be available until 5
76// cycles after the memory operand.
77def : ReadAdvance<ReadAfterLd, 5>;
78
79// Many SchedWrites are defined in pairs with and without a folded load.
80// Instructions with folded loads are usually micro-fused, so they only appear
81// as two micro-ops when queued in the reservation station.
82// This multiclass defines the resource usage for variants with and without
83// folded loads.
84multiclass BWWriteResPair<X86FoldableSchedWrite SchedRW,
Simon Pilgrim30c38c32018-03-19 14:46:07 +000085 list<ProcResourceKind> ExePorts,
Simon Pilgrime3547af2018-03-25 10:21:19 +000086 int Lat, list<int> Res = [1], int UOps = 1,
87 int LoadLat = 5> {
Gadi Haber323f2e12017-10-24 20:19:47 +000088 // Register variant is using a single cycle on ExePort.
Simon Pilgrim30c38c32018-03-19 14:46:07 +000089 def : WriteRes<SchedRW, ExePorts> {
90 let Latency = Lat;
91 let ResourceCycles = Res;
92 let NumMicroOps = UOps;
93 }
Gadi Haber323f2e12017-10-24 20:19:47 +000094
Simon Pilgrime3547af2018-03-25 10:21:19 +000095 // Memory variant also uses a cycle on port 2/3 and adds LoadLat cycles to
96 // the latency (default = 5).
Simon Pilgrim30c38c32018-03-19 14:46:07 +000097 def : WriteRes<SchedRW.Folded, !listconcat([BWPort23], ExePorts)> {
Simon Pilgrime3547af2018-03-25 10:21:19 +000098 let Latency = !add(Lat, LoadLat);
Simon Pilgrim30c38c32018-03-19 14:46:07 +000099 let ResourceCycles = !listconcat([1], Res);
Simon Pilgrime3547af2018-03-25 10:21:19 +0000100 let NumMicroOps = !add(UOps, 1);
Gadi Haber323f2e12017-10-24 20:19:47 +0000101 }
102}
103
Craig Topperf131b602018-04-06 16:16:46 +0000104// A folded store needs a cycle on port 4 for the store data, and an extra port
105// 2/3/7 cycle to recompute the address.
106def : WriteRes<WriteRMW, [BWPort237,BWPort4]>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000107
108// Arithmetic.
Simon Pilgrim2864b462018-05-08 14:55:16 +0000109defm : BWWriteResPair<WriteALU, [BWPort0156], 1>; // Simple integer ALU op.
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000110defm : BWWriteResPair<WriteADC, [BWPort06], 1>; // Integer ALU + flags op.
Simon Pilgrim2864b462018-05-08 14:55:16 +0000111defm : BWWriteResPair<WriteIMul, [BWPort1], 3>; // Integer multiplication.
112defm : BWWriteResPair<WriteIMul64, [BWPort1], 3>; // Integer 64-bit multiplication.
Simon Pilgrim25805542018-05-08 13:51:45 +0000113
114defm : BWWriteResPair<WriteDiv8, [BWPort0, BWDivider], 25, [1, 10]>;
115defm : BWWriteResPair<WriteDiv16, [BWPort0, BWDivider], 25, [1, 10]>;
116defm : BWWriteResPair<WriteDiv32, [BWPort0, BWDivider], 25, [1, 10]>;
117defm : BWWriteResPair<WriteDiv64, [BWPort0, BWDivider], 25, [1, 10]>;
118defm : BWWriteResPair<WriteIDiv8, [BWPort0, BWDivider], 25, [1, 10]>;
119defm : BWWriteResPair<WriteIDiv16, [BWPort0, BWDivider], 25, [1, 10]>;
120defm : BWWriteResPair<WriteIDiv32, [BWPort0, BWDivider], 25, [1, 10]>;
121defm : BWWriteResPair<WriteIDiv64, [BWPort0, BWDivider], 25, [1, 10]>;
122
Simon Pilgrim28e7bcb2018-03-26 21:06:14 +0000123defm : BWWriteResPair<WriteCRC32, [BWPort1], 3>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000124def : WriteRes<WriteIMulH, []> { let Latency = 3; } // Integer multiplication, high part.
Gadi Haber323f2e12017-10-24 20:19:47 +0000125
126def : WriteRes<WriteLEA, [BWPort15]>; // LEA instructions can't fold loads.
127
Craig Topperb7baa352018-04-08 17:53:18 +0000128defm : BWWriteResPair<WriteCMOV, [BWPort06], 1>; // Conditional move.
Simon Pilgrim2782a192018-05-17 16:47:30 +0000129defm : BWWriteResPair<WriteCMOV2, [BWPort06,BWPort0156], 2, [1,1], 2>; // // Conditional (CF + ZF flag) move.
Simon Pilgrim6e160c12018-05-12 18:07:07 +0000130defm : X86WriteRes<WriteFCMOV, [BWPort1], 3, [1], 1>; // x87 conditional move.
131
Craig Topperb7baa352018-04-08 17:53:18 +0000132def : WriteRes<WriteSETCC, [BWPort06]>; // Setcc.
133def : WriteRes<WriteSETCCStore, [BWPort06,BWPort4,BWPort237]> {
134 let Latency = 2;
135 let NumMicroOps = 3;
136}
Clement Courbet7b9913f2018-06-20 06:13:39 +0000137def : WriteRes<WriteLAHFSAHF, [BWPort06]>;
Craig Topperb7baa352018-04-08 17:53:18 +0000138
Simon Pilgrimf33d9052018-03-26 18:19:28 +0000139// Bit counts.
Roman Lebedevfa988852018-07-08 09:50:25 +0000140defm : BWWriteResPair<WriteBSF, [BWPort1], 3>;
141defm : BWWriteResPair<WriteBSR, [BWPort1], 3>;
142defm : BWWriteResPair<WriteLZCNT, [BWPort1], 3>;
143defm : BWWriteResPair<WriteTZCNT, [BWPort1], 3>;
144defm : BWWriteResPair<WritePOPCNT, [BWPort1], 3>;
Simon Pilgrimf33d9052018-03-26 18:19:28 +0000145
Gadi Haber323f2e12017-10-24 20:19:47 +0000146// Integer shifts and rotates.
Simon Pilgrim30c38c32018-03-19 14:46:07 +0000147defm : BWWriteResPair<WriteShift, [BWPort06], 1>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000148
Craig Topper89310f52018-03-29 20:41:39 +0000149// BMI1 BEXTR, BMI2 BZHI
150defm : BWWriteResPair<WriteBEXTR, [BWPort06,BWPort15], 2, [1,1], 2>;
151defm : BWWriteResPair<WriteBZHI, [BWPort15], 1>;
152
Gadi Haber323f2e12017-10-24 20:19:47 +0000153// Loads, stores, and moves, not folded with other operations.
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000154defm : X86WriteRes<WriteLoad, [BWPort23], 5, [1], 1>;
155defm : X86WriteRes<WriteStore, [BWPort237, BWPort4], 1, [1,1], 1>;
156defm : X86WriteRes<WriteStoreNT, [BWPort237, BWPort4], 1, [1,1], 2>;
Clement Courbet9212ef02018-06-07 07:37:49 +0000157defm : X86WriteRes<WriteMove, [BWPort0156], 1, [1], 1>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000158
159// Idioms that clear a register, like xorps %xmm0, %xmm0.
160// These can often bypass execution ports completely.
161def : WriteRes<WriteZero, []>;
162
Sanjoy Das1074eb22017-12-12 19:11:31 +0000163// Treat misc copies as a move.
164def : InstRW<[WriteMove], (instrs COPY)>;
165
Gadi Haber323f2e12017-10-24 20:19:47 +0000166// Branches don't produce values, so they have no latency, but they still
167// consume resources. Indirect branches can fold loads.
Simon Pilgrim30c38c32018-03-19 14:46:07 +0000168defm : BWWriteResPair<WriteJump, [BWPort06], 1>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000169
170// Floating point. This covers both scalar and vector operations.
Clement Courbetb78ab502018-05-31 11:41:27 +0000171defm : X86WriteRes<WriteFLD0, [BWPort01], 1, [1], 1>;
172defm : X86WriteRes<WriteFLD1, [BWPort01], 1, [2], 2>;
Clement Courbet2e41c5a2018-05-31 14:22:01 +0000173defm : X86WriteRes<WriteFLDC, [BWPort01], 1, [2], 2>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000174defm : X86WriteRes<WriteFLoad, [BWPort23], 5, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000175defm : X86WriteRes<WriteFLoadX, [BWPort23], 5, [1], 1>;
176defm : X86WriteRes<WriteFLoadY, [BWPort23], 6, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000177defm : X86WriteRes<WriteFMaskedLoad, [BWPort23,BWPort5], 7, [1,2], 3>;
178defm : X86WriteRes<WriteFMaskedLoadY, [BWPort23,BWPort5], 8, [1,2], 3>;
Simon Pilgrimab34aa82018-05-09 11:01:16 +0000179defm : X86WriteRes<WriteFStore, [BWPort237,BWPort4], 1, [1,1], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000180defm : X86WriteRes<WriteFStoreX, [BWPort237,BWPort4], 1, [1,1], 2>;
181defm : X86WriteRes<WriteFStoreY, [BWPort237,BWPort4], 1, [1,1], 2>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000182defm : X86WriteRes<WriteFStoreNT, [BWPort237,BWPort4], 1, [1,1], 2>;
183defm : X86WriteRes<WriteFStoreNTX, [BWPort237,BWPort4], 1, [1,1], 2>;
184defm : X86WriteRes<WriteFStoreNTY, [BWPort237,BWPort4], 1, [1,1], 2>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000185defm : X86WriteRes<WriteFMaskedStore, [BWPort0,BWPort4,BWPort237,BWPort15], 5, [1,1,1,1], 4>;
186defm : X86WriteRes<WriteFMaskedStoreY, [BWPort0,BWPort4,BWPort237,BWPort15], 5, [1,1,1,1], 4>;
187defm : X86WriteRes<WriteFMove, [BWPort5], 1, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000188defm : X86WriteRes<WriteFMoveX, [BWPort5], 1, [1], 1>;
189defm : X86WriteRes<WriteFMoveY, [BWPort5], 1, [1], 1>;
Simon Pilgrimfb7aa572018-03-15 14:45:30 +0000190
Simon Pilgrim1233e122018-05-07 20:52:53 +0000191defm : BWWriteResPair<WriteFAdd, [BWPort1], 3, [1], 1, 5>; // Floating point add/sub.
192defm : BWWriteResPair<WriteFAddX, [BWPort1], 3, [1], 1, 5>; // Floating point add/sub (XMM).
193defm : BWWriteResPair<WriteFAddY, [BWPort1], 3, [1], 1, 6>; // Floating point add/sub (YMM/ZMM).
Clement Courbet7db69cc2018-06-11 14:37:53 +0000194defm : X86WriteResPairUnsupported<WriteFAddZ>;
Simon Pilgrim1233e122018-05-07 20:52:53 +0000195defm : BWWriteResPair<WriteFAdd64, [BWPort1], 3, [1], 1, 5>; // Floating point double add/sub.
196defm : BWWriteResPair<WriteFAdd64X, [BWPort1], 3, [1], 1, 5>; // Floating point double add/sub (XMM).
197defm : BWWriteResPair<WriteFAdd64Y, [BWPort1], 3, [1], 1, 6>; // Floating point double add/sub (YMM/ZMM).
Clement Courbet7db69cc2018-06-11 14:37:53 +0000198defm : X86WriteResPairUnsupported<WriteFAdd64Z>;
Simon Pilgrim1233e122018-05-07 20:52:53 +0000199
200defm : BWWriteResPair<WriteFCmp, [BWPort1], 3, [1], 1, 5>; // Floating point compare.
201defm : BWWriteResPair<WriteFCmpX, [BWPort1], 3, [1], 1, 5>; // Floating point compare (XMM).
202defm : BWWriteResPair<WriteFCmpY, [BWPort1], 3, [1], 1, 6>; // Floating point compare (YMM/ZMM).
Clement Courbet7db69cc2018-06-11 14:37:53 +0000203defm : X86WriteResPairUnsupported<WriteFCmpZ>;
Simon Pilgrim1233e122018-05-07 20:52:53 +0000204defm : BWWriteResPair<WriteFCmp64, [BWPort1], 3, [1], 1, 5>; // Floating point double compare.
205defm : BWWriteResPair<WriteFCmp64X, [BWPort1], 3, [1], 1, 5>; // Floating point double compare (XMM).
206defm : BWWriteResPair<WriteFCmp64Y, [BWPort1], 3, [1], 1, 6>; // Floating point double compare (YMM/ZMM).
Clement Courbet7db69cc2018-06-11 14:37:53 +0000207defm : X86WriteResPairUnsupported<WriteFCmp64Z>;
Simon Pilgrim1233e122018-05-07 20:52:53 +0000208
209defm : BWWriteResPair<WriteFCom, [BWPort1], 3>; // Floating point compare to flags.
210
211defm : BWWriteResPair<WriteFMul, [BWPort01], 3, [1], 1, 5>; // Floating point multiplication.
212defm : BWWriteResPair<WriteFMulX, [BWPort01], 3, [1], 1, 5>; // Floating point multiplication (XMM).
213defm : BWWriteResPair<WriteFMulY, [BWPort01], 3, [1], 1, 6>; // Floating point multiplication (YMM/ZMM).
Clement Courbet7db69cc2018-06-11 14:37:53 +0000214defm : X86WriteResPairUnsupported<WriteFMulZ>;
Simon Pilgrim1233e122018-05-07 20:52:53 +0000215defm : BWWriteResPair<WriteFMul64, [BWPort01], 3, [1], 1, 5>; // Floating point double multiplication.
216defm : BWWriteResPair<WriteFMul64X, [BWPort01], 3, [1], 1, 5>; // Floating point double multiplication (XMM).
217defm : BWWriteResPair<WriteFMul64Y, [BWPort01], 3, [1], 1, 6>; // Floating point double multiplication (YMM/ZMM).
Clement Courbet7db69cc2018-06-11 14:37:53 +0000218defm : X86WriteResPairUnsupported<WriteFMul64Z>;
Simon Pilgrimac5d0a32018-05-07 16:15:46 +0000219
220//defm : BWWriteResPair<WriteFDiv, [BWPort0,BWFPDivider], 11, [1,3], 1, 5>; // Floating point division.
221defm : BWWriteResPair<WriteFDivX, [BWPort0,BWFPDivider], 11, [1,5], 1, 5>; // Floating point division (XMM).
222defm : BWWriteResPair<WriteFDivY, [BWPort0,BWPort015,BWFPDivider], 17, [2,1,10], 3, 6>; // Floating point division (YMM).
Clement Courbetc48435b2018-06-11 07:00:08 +0000223defm : X86WriteResPairUnsupported<WriteFDivZ>;
Simon Pilgrimac5d0a32018-05-07 16:15:46 +0000224//defm : BWWriteResPair<WriteFDiv64, [BWPort0,BWFPDivider], 14, [1,8], 1, 5>; // Floating point division.
225defm : BWWriteResPair<WriteFDiv64X, [BWPort0,BWFPDivider], 14, [1,8], 1, 5>; // Floating point division (XMM).
226defm : BWWriteResPair<WriteFDiv64Y, [BWPort0,BWPort015,BWFPDivider], 23, [2,1,16], 3, 6>; // Floating point division (YMM).
Clement Courbetc48435b2018-06-11 07:00:08 +0000227defm : X86WriteResPairUnsupported<WriteFDiv64Z>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000228
229defm : X86WriteRes<WriteFSqrt, [BWPort0,BWFPDivider], 11, [1,4], 1>; // Floating point square root.
230defm : X86WriteRes<WriteFSqrtLd, [BWPort0,BWPort23,BWFPDivider], 16, [1,1,7], 2>;
231defm : BWWriteResPair<WriteFSqrtX, [BWPort0,BWFPDivider], 11, [1,7], 1, 5>; // Floating point square root (XMM).
232defm : BWWriteResPair<WriteFSqrtY, [BWPort0,BWPort015,BWFPDivider], 21, [2,1,14], 3, 6>; // Floating point square root (YMM).
Clement Courbetc48435b2018-06-11 07:00:08 +0000233defm : X86WriteResPairUnsupported<WriteFSqrtZ>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000234defm : X86WriteRes<WriteFSqrt64, [BWPort0,BWFPDivider], 16, [1,8], 1>; // Floating point double square root.
235defm : X86WriteRes<WriteFSqrt64Ld, [BWPort0,BWPort23,BWFPDivider], 21, [1,1,14], 2>;
236defm : BWWriteResPair<WriteFSqrt64X, [BWPort0,BWFPDivider], 16, [1,14],1, 5>; // Floating point double square root (XMM).
237defm : BWWriteResPair<WriteFSqrt64Y, [BWPort0,BWPort015,BWFPDivider], 29, [2,1,28], 3, 6>; // Floating point double square root (YMM).
Clement Courbetc48435b2018-06-11 07:00:08 +0000238defm : X86WriteResPairUnsupported<WriteFSqrt64Z>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000239defm : BWWriteResPair<WriteFSqrt80, [BWPort0,BWFPDivider], 23, [1,9]>; // Floating point long double square root.
240
Simon Pilgrimc7088682018-05-01 18:06:07 +0000241defm : BWWriteResPair<WriteFRcp, [BWPort0], 5, [1], 1, 5>; // Floating point reciprocal estimate.
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000242defm : BWWriteResPair<WriteFRcpX, [BWPort0], 5, [1], 1, 5>; // Floating point reciprocal estimate (XMM).
243defm : BWWriteResPair<WriteFRcpY, [BWPort0,BWPort015], 11, [2,1], 3, 6>; // Floating point reciprocal estimate (YMM/ZMM).
Clement Courbet7db69cc2018-06-11 14:37:53 +0000244defm : X86WriteResPairUnsupported<WriteFRcpZ>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000245
Simon Pilgrimc7088682018-05-01 18:06:07 +0000246defm : BWWriteResPair<WriteFRsqrt, [BWPort0], 5, [1], 1, 5>; // Floating point reciprocal square root estimate.
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000247defm : BWWriteResPair<WriteFRsqrtX,[BWPort0], 5, [1], 1, 5>; // Floating point reciprocal square root estimate (XMM).
248defm : BWWriteResPair<WriteFRsqrtY,[BWPort0,BWPort015], 11, [2,1], 3, 6>; // Floating point reciprocal square root estimate (YMM/ZMM).
Clement Courbet7db69cc2018-06-11 14:37:53 +0000249defm : X86WriteResPairUnsupported<WriteFRsqrtZ>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000250
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +0000251defm : BWWriteResPair<WriteFMA, [BWPort01], 5, [1], 1, 5>; // Fused Multiply Add.
Simon Pilgrim67cc2462018-05-04 15:20:18 +0000252defm : BWWriteResPair<WriteFMAX, [BWPort01], 5, [1], 1, 5>; // Fused Multiply Add (XMM).
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +0000253defm : BWWriteResPair<WriteFMAY, [BWPort01], 5, [1], 1, 6>; // Fused Multiply Add (YMM/ZMM).
Clement Courbet7db69cc2018-06-11 14:37:53 +0000254defm : X86WriteResPairUnsupported<WriteFMAZ>;
Simon Pilgrim542b20d2018-05-03 22:31:19 +0000255defm : BWWriteResPair<WriteDPPD, [BWPort0,BWPort1,BWPort5], 9, [1,1,1], 3, 5>; // Floating point double dot product.
256defm : BWWriteResPair<WriteDPPS, [BWPort0,BWPort1,BWPort5], 14, [2,1,1], 4, 5>; // Floating point single dot product.
257defm : BWWriteResPair<WriteDPPSY, [BWPort0,BWPort1,BWPort5], 14, [2,1,1], 4, 6>; // Floating point single dot product (YMM).
Clement Courbet7db69cc2018-06-11 14:37:53 +0000258defm : X86WriteResPairUnsupported<WriteDPPSZ>;
Simon Pilgrimbe51b202018-05-04 12:59:24 +0000259defm : BWWriteResPair<WriteFSign, [BWPort5], 1>; // Floating point fabs/fchs.
260defm : X86WriteRes<WriteFRnd, [BWPort23], 6, [1], 1>; // Floating point rounding.
261defm : X86WriteRes<WriteFRndY, [BWPort23], 6, [1], 1>; // Floating point rounding (YMM/ZMM).
Clement Courbet7db69cc2018-06-11 14:37:53 +0000262defm : X86WriteResPairUnsupported<WriteFRndZ>;
Simon Pilgrimbe51b202018-05-04 12:59:24 +0000263defm : X86WriteRes<WriteFRndLd, [BWPort1,BWPort23], 11, [2,1], 3>;
264defm : X86WriteRes<WriteFRndYLd, [BWPort1,BWPort23], 12, [2,1], 3>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +0000265defm : BWWriteResPair<WriteFLogic, [BWPort5], 1, [1], 1, 5>; // Floating point and/or/xor logicals.
266defm : BWWriteResPair<WriteFLogicY, [BWPort5], 1, [1], 1, 6>; // Floating point and/or/xor logicals (YMM/ZMM).
Clement Courbet7db69cc2018-06-11 14:37:53 +0000267defm : X86WriteResPairUnsupported<WriteFLogicZ>;
Simon Pilgrim210286e2018-05-08 10:28:03 +0000268defm : BWWriteResPair<WriteFTest, [BWPort0], 1, [1], 1, 5>; // Floating point TEST instructions.
269defm : BWWriteResPair<WriteFTestY, [BWPort0], 1, [1], 1, 6>; // Floating point TEST instructions (YMM/ZMM).
Clement Courbet7db69cc2018-06-11 14:37:53 +0000270defm : X86WriteResPairUnsupported<WriteFTestZ>;
Simon Pilgrimdd8eae12018-05-01 14:25:01 +0000271defm : BWWriteResPair<WriteFShuffle, [BWPort5], 1, [1], 1, 5>; // Floating point vector shuffles.
272defm : BWWriteResPair<WriteFShuffleY, [BWPort5], 1, [1], 1, 6>; // Floating point vector shuffles (YMM/ZMM).
Clement Courbet7db69cc2018-06-11 14:37:53 +0000273defm : X86WriteResPairUnsupported<WriteFShuffleZ>;
Simon Pilgrim8a937e02018-04-27 18:19:48 +0000274defm : BWWriteResPair<WriteFVarShuffle, [BWPort5], 1, [1], 1, 5>; // Floating point vector variable shuffles.
275defm : BWWriteResPair<WriteFVarShuffleY, [BWPort5], 1, [1], 1, 6>; // Floating point vector variable shuffles.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000276defm : X86WriteResPairUnsupported<WriteFVarShuffleZ>;
Simon Pilgrim8a937e02018-04-27 18:19:48 +0000277defm : BWWriteResPair<WriteFBlend, [BWPort015], 1, [1], 1, 5>; // Floating point vector blends.
278defm : BWWriteResPair<WriteFBlendY, [BWPort015], 1, [1], 1, 6>; // Floating point vector blends.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000279defm : X86WriteResPairUnsupported<WriteFBlendZ>;
Simon Pilgrim96855ec2018-04-22 14:43:12 +0000280defm : BWWriteResPair<WriteFVarBlend, [BWPort5], 2, [2], 2, 5>; // Fp vector variable blends.
Simon Pilgrim8a937e02018-04-27 18:19:48 +0000281defm : BWWriteResPair<WriteFVarBlendY, [BWPort5], 2, [2], 2, 6>; // Fp vector variable blends.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000282defm : X86WriteResPairUnsupported<WriteFVarBlendZ>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000283
284// FMA Scheduling helper class.
285// class FMASC { X86FoldableSchedWrite Sched = WriteFAdd; }
286
287// Vector integer operations.
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000288defm : X86WriteRes<WriteVecLoad, [BWPort23], 5, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000289defm : X86WriteRes<WriteVecLoadX, [BWPort23], 5, [1], 1>;
290defm : X86WriteRes<WriteVecLoadY, [BWPort23], 6, [1], 1>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000291defm : X86WriteRes<WriteVecLoadNT, [BWPort23], 5, [1], 1>;
292defm : X86WriteRes<WriteVecLoadNTY, [BWPort23], 6, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000293defm : X86WriteRes<WriteVecMaskedLoad, [BWPort23,BWPort5], 7, [1,2], 3>;
294defm : X86WriteRes<WriteVecMaskedLoadY, [BWPort23,BWPort5], 8, [1,2], 3>;
Simon Pilgrimab34aa82018-05-09 11:01:16 +0000295defm : X86WriteRes<WriteVecStore, [BWPort237,BWPort4], 1, [1,1], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000296defm : X86WriteRes<WriteVecStoreX, [BWPort237,BWPort4], 1, [1,1], 2>;
297defm : X86WriteRes<WriteVecStoreY, [BWPort237,BWPort4], 1, [1,1], 2>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000298defm : X86WriteRes<WriteVecStoreNT, [BWPort237,BWPort4], 1, [1,1], 2>;
299defm : X86WriteRes<WriteVecStoreNTY, [BWPort237,BWPort4], 1, [1,1], 2>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000300defm : X86WriteRes<WriteVecMaskedStore, [BWPort0,BWPort4,BWPort237,BWPort15], 5, [1,1,1,1], 4>;
301defm : X86WriteRes<WriteVecMaskedStoreY, [BWPort0,BWPort4,BWPort237,BWPort15], 5, [1,1,1,1], 4>;
302defm : X86WriteRes<WriteVecMove, [BWPort015], 1, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000303defm : X86WriteRes<WriteVecMoveX, [BWPort015], 1, [1], 1>;
304defm : X86WriteRes<WriteVecMoveY, [BWPort015], 1, [1], 1>;
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000305defm : X86WriteRes<WriteVecMoveToGpr, [BWPort0], 1, [1], 1>;
306defm : X86WriteRes<WriteVecMoveFromGpr, [BWPort5], 1, [1], 1>;
307
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000308defm : X86WriteRes<WriteEMMS, [BWPort01,BWPort15,BWPort015,BWPort0156], 31, [8,1,21,1], 31>;
Simon Pilgrimfb7aa572018-03-15 14:45:30 +0000309
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000310defm : BWWriteResPair<WriteVecALU, [BWPort15], 1, [1], 1, 5>; // Vector integer ALU op, no logicals.
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000311defm : BWWriteResPair<WriteVecALUX, [BWPort15], 1, [1], 1, 5>; // Vector integer ALU op, no logicals.
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000312defm : BWWriteResPair<WriteVecALUY, [BWPort15], 1, [1], 1, 6>; // Vector integer ALU op, no logicals (YMM/ZMM).
Clement Courbet7db69cc2018-06-11 14:37:53 +0000313defm : X86WriteResPairUnsupported<WriteVecALUZ>;
Simon Pilgrim57f2b182018-05-01 12:39:17 +0000314defm : BWWriteResPair<WriteVecLogic, [BWPort015], 1, [1], 1, 5>; // Vector integer and/or/xor.
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000315defm : BWWriteResPair<WriteVecLogicX,[BWPort015], 1, [1], 1, 5>; // Vector integer and/or/xor.
Simon Pilgrim57f2b182018-05-01 12:39:17 +0000316defm : BWWriteResPair<WriteVecLogicY,[BWPort015], 1, [1], 1, 6>; // Vector integer and/or/xor (YMM/ZMM).
Clement Courbet7db69cc2018-06-11 14:37:53 +0000317defm : X86WriteResPairUnsupported<WriteVecLogicZ>;
Simon Pilgrim210286e2018-05-08 10:28:03 +0000318defm : BWWriteResPair<WriteVecTest, [BWPort0,BWPort5], 2, [1,1], 2, 5>; // Vector integer TEST instructions.
319defm : BWWriteResPair<WriteVecTestY, [BWPort0,BWPort5], 4, [1,1], 2, 6>; // Vector integer TEST instructions (YMM/ZMM).
Clement Courbet7db69cc2018-06-11 14:37:53 +0000320defm : X86WriteResPairUnsupported<WriteVecTestZ>;
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000321defm : BWWriteResPair<WriteVecIMul, [BWPort0], 5, [1], 1, 5>; // Vector integer multiply.
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000322defm : BWWriteResPair<WriteVecIMulX, [BWPort0], 5, [1], 1, 5>; // Vector integer multiply.
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000323defm : BWWriteResPair<WriteVecIMulY, [BWPort0], 5, [1], 1, 6>; // Vector integer multiply.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000324defm : X86WriteResPairUnsupported<WriteVecIMulZ>;
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000325defm : BWWriteResPair<WritePMULLD, [BWPort0], 10, [2], 2, 5>; // Vector PMULLD.
326defm : BWWriteResPair<WritePMULLDY, [BWPort0], 10, [2], 2, 6>; // Vector PMULLD (YMM/ZMM).
Clement Courbet7db69cc2018-06-11 14:37:53 +0000327defm : X86WriteResPairUnsupported<WritePMULLDZ>;
Simon Pilgrim819f2182018-05-02 17:58:50 +0000328defm : BWWriteResPair<WriteShuffle, [BWPort5], 1, [1], 1, 5>; // Vector shuffles.
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000329defm : BWWriteResPair<WriteShuffleX, [BWPort5], 1, [1], 1, 5>; // Vector shuffles.
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000330defm : BWWriteResPair<WriteShuffleY, [BWPort5], 1, [1], 1, 6>; // Vector shuffles (YMM/ZMM).
Clement Courbet7db69cc2018-06-11 14:37:53 +0000331defm : X86WriteResPairUnsupported<WriteShuffleZ>;
Simon Pilgrim819f2182018-05-02 17:58:50 +0000332defm : BWWriteResPair<WriteVarShuffle, [BWPort5], 1, [1], 1, 5>; // Vector variable shuffles.
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000333defm : BWWriteResPair<WriteVarShuffleX,[BWPort5], 1, [1], 1, 5>; // Vector variable shuffles.
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000334defm : BWWriteResPair<WriteVarShuffleY,[BWPort5], 1, [1], 1, 6>; // Vector variable shuffles (YMM/ZMM).
Clement Courbet7db69cc2018-06-11 14:37:53 +0000335defm : X86WriteResPairUnsupported<WriteVarShuffleZ>;
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000336defm : BWWriteResPair<WriteBlend, [BWPort5], 1, [1], 1, 5>; // Vector blends.
337defm : BWWriteResPair<WriteBlendY, [BWPort5], 1, [1], 1, 6>; // Vector blends (YMM/ZMM).
Clement Courbet7db69cc2018-06-11 14:37:53 +0000338defm : X86WriteResPairUnsupported<WriteBlendZ>;
Simon Pilgrim96855ec2018-04-22 14:43:12 +0000339defm : BWWriteResPair<WriteVarBlend, [BWPort5], 2, [2], 2, 5>; // Vector variable blends.
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000340defm : BWWriteResPair<WriteVarBlendY, [BWPort5], 2, [2], 2, 6>; // Vector variable blends (YMM/ZMM).
Clement Courbet7db69cc2018-06-11 14:37:53 +0000341defm : X86WriteResPairUnsupported<WriteVarBlendZ>;
Simon Pilgrima41ae2f2018-04-22 10:39:16 +0000342defm : BWWriteResPair<WriteMPSAD, [BWPort0, BWPort5], 7, [1, 2], 3, 5>; // Vector MPSAD.
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000343defm : BWWriteResPair<WriteMPSADY, [BWPort0, BWPort5], 7, [1, 2], 3, 6>; // Vector MPSAD.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000344defm : X86WriteResPairUnsupported<WriteMPSADZ>;
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000345defm : BWWriteResPair<WritePSADBW, [BWPort0], 5, [1], 1, 5>; // Vector PSADBW.
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000346defm : BWWriteResPair<WritePSADBWX, [BWPort0], 5, [1], 1, 5>; // Vector PSADBW.
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000347defm : BWWriteResPair<WritePSADBWY, [BWPort0], 5, [1], 1, 6>; // Vector PSADBW (YMM/ZMM).
Clement Courbet7db69cc2018-06-11 14:37:53 +0000348defm : X86WriteResPairUnsupported<WritePSADBWZ>;
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000349defm : BWWriteResPair<WritePHMINPOS, [BWPort0], 5>; // Vector PHMINPOS.
Gadi Haber323f2e12017-10-24 20:19:47 +0000350
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000351// Vector integer shifts.
352defm : BWWriteResPair<WriteVecShift, [BWPort0], 1, [1], 1, 5>;
353defm : BWWriteResPair<WriteVecShiftX, [BWPort0,BWPort5], 2, [1,1], 2, 5>;
354defm : X86WriteRes<WriteVecShiftY, [BWPort0,BWPort5], 4, [1,1], 2>;
355defm : X86WriteRes<WriteVecShiftYLd, [BWPort0,BWPort23], 7, [1,1], 2>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000356defm : X86WriteResPairUnsupported<WriteVecShiftZ>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000357
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000358defm : BWWriteResPair<WriteVecShiftImm, [BWPort0], 1, [1], 1, 5>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000359defm : BWWriteResPair<WriteVecShiftImmX, [BWPort0], 1, [1], 1, 5>; // Vector integer immediate shifts (XMM).
360defm : BWWriteResPair<WriteVecShiftImmY, [BWPort0], 1, [1], 1, 6>; // Vector integer immediate shifts (YMM/ZMM).
Clement Courbet7db69cc2018-06-11 14:37:53 +0000361defm : X86WriteResPairUnsupported<WriteVecShiftImmZ>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000362defm : BWWriteResPair<WriteVarVecShift, [BWPort0, BWPort5], 3, [2,1], 3, 5>; // Variable vector shifts.
363defm : BWWriteResPair<WriteVarVecShiftY, [BWPort0, BWPort5], 3, [2,1], 3, 6>; // Variable vector shifts (YMM/ZMM).
Clement Courbet7db69cc2018-06-11 14:37:53 +0000364defm : X86WriteResPairUnsupported<WriteVarVecShiftZ>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000365
Simon Pilgrimf7d2a932018-04-24 13:21:41 +0000366// Vector insert/extract operations.
367def : WriteRes<WriteVecInsert, [BWPort5]> {
368 let Latency = 2;
369 let NumMicroOps = 2;
370 let ResourceCycles = [2];
371}
372def : WriteRes<WriteVecInsertLd, [BWPort5,BWPort23]> {
373 let Latency = 6;
374 let NumMicroOps = 2;
375}
376
377def : WriteRes<WriteVecExtract, [BWPort0,BWPort5]> {
378 let Latency = 2;
379 let NumMicroOps = 2;
380}
381def : WriteRes<WriteVecExtractSt, [BWPort4,BWPort5,BWPort237]> {
382 let Latency = 2;
383 let NumMicroOps = 3;
384}
385
Gadi Haber323f2e12017-10-24 20:19:47 +0000386// Conversion between integer and float.
Simon Pilgrim5647e892018-05-16 10:53:45 +0000387defm : BWWriteResPair<WriteCvtSS2I, [BWPort1], 3>;
388defm : BWWriteResPair<WriteCvtPS2I, [BWPort1], 3>;
389defm : BWWriteResPair<WriteCvtPS2IY, [BWPort1], 3>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000390defm : X86WriteResPairUnsupported<WriteCvtPS2IZ>;
Simon Pilgrim5647e892018-05-16 10:53:45 +0000391defm : BWWriteResPair<WriteCvtSD2I, [BWPort1], 3>;
392defm : BWWriteResPair<WriteCvtPD2I, [BWPort1], 3>;
393defm : BWWriteResPair<WriteCvtPD2IY, [BWPort1], 3>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000394defm : X86WriteResPairUnsupported<WriteCvtPD2IZ>;
Simon Pilgrim5647e892018-05-16 10:53:45 +0000395
396defm : BWWriteResPair<WriteCvtI2SS, [BWPort1], 4>;
397defm : BWWriteResPair<WriteCvtI2PS, [BWPort1], 4>;
398defm : BWWriteResPair<WriteCvtI2PSY, [BWPort1], 4>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000399defm : X86WriteResPairUnsupported<WriteCvtI2PSZ>;
Simon Pilgrim5647e892018-05-16 10:53:45 +0000400defm : BWWriteResPair<WriteCvtI2SD, [BWPort1], 4>;
401defm : BWWriteResPair<WriteCvtI2PD, [BWPort1], 4>;
402defm : BWWriteResPair<WriteCvtI2PDY, [BWPort1], 4>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000403defm : X86WriteResPairUnsupported<WriteCvtI2PDZ>;
Simon Pilgrimbe9a2062018-05-15 17:36:49 +0000404
405defm : BWWriteResPair<WriteCvtSS2SD, [BWPort1], 3>;
406defm : BWWriteResPair<WriteCvtPS2PD, [BWPort1], 3>;
407defm : BWWriteResPair<WriteCvtPS2PDY, [BWPort1], 3>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000408defm : X86WriteResPairUnsupported<WriteCvtPS2PDZ>;
Simon Pilgrimbe9a2062018-05-15 17:36:49 +0000409defm : BWWriteResPair<WriteCvtSD2SS, [BWPort1], 3>;
410defm : BWWriteResPair<WriteCvtPD2PS, [BWPort1], 3>;
411defm : BWWriteResPair<WriteCvtPD2PSY, [BWPort1], 3>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000412defm : X86WriteResPairUnsupported<WriteCvtPD2PSZ>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000413
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000414defm : X86WriteRes<WriteCvtPH2PS, [BWPort0,BWPort5], 2, [1,1], 2>;
415defm : X86WriteRes<WriteCvtPH2PSY, [BWPort0,BWPort5], 2, [1,1], 2>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000416defm : X86WriteResUnsupported<WriteCvtPH2PSZ>;
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000417defm : X86WriteRes<WriteCvtPH2PSLd, [BWPort0,BWPort23], 6, [1,1], 2>;
418defm : X86WriteRes<WriteCvtPH2PSYLd, [BWPort0,BWPort23], 6, [1,1], 2>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000419defm : X86WriteResUnsupported<WriteCvtPH2PSZLd>;
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000420
421defm : X86WriteRes<WriteCvtPS2PH, [BWPort1,BWPort5], 4, [1,1], 2>;
422defm : X86WriteRes<WriteCvtPS2PHY, [BWPort1,BWPort5], 6, [1,1], 2>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000423defm : X86WriteResUnsupported<WriteCvtPS2PHZ>;
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000424defm : X86WriteRes<WriteCvtPS2PHSt, [BWPort1,BWPort4,BWPort237], 5, [1,1,1], 3>;
425defm : X86WriteRes<WriteCvtPS2PHYSt, [BWPort1,BWPort4,BWPort237], 7, [1,1,1], 3>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000426defm : X86WriteResUnsupported<WriteCvtPS2PHZSt>;
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000427
Gadi Haber323f2e12017-10-24 20:19:47 +0000428// Strings instructions.
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000429
Gadi Haber323f2e12017-10-24 20:19:47 +0000430// Packed Compare Implicit Length Strings, Return Mask
Gadi Haber323f2e12017-10-24 20:19:47 +0000431def : WriteRes<WritePCmpIStrM, [BWPort0]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000432 let Latency = 11;
433 let NumMicroOps = 3;
Gadi Haber323f2e12017-10-24 20:19:47 +0000434 let ResourceCycles = [3];
435}
436def : WriteRes<WritePCmpIStrMLd, [BWPort0, BWPort23]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000437 let Latency = 16;
438 let NumMicroOps = 4;
439 let ResourceCycles = [3,1];
Gadi Haber323f2e12017-10-24 20:19:47 +0000440}
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000441
442// Packed Compare Explicit Length Strings, Return Mask
443def : WriteRes<WritePCmpEStrM, [BWPort0, BWPort5, BWPort015, BWPort0156]> {
444 let Latency = 19;
445 let NumMicroOps = 9;
446 let ResourceCycles = [4,3,1,1];
447}
448def : WriteRes<WritePCmpEStrMLd, [BWPort0, BWPort5, BWPort23, BWPort015, BWPort0156]> {
449 let Latency = 24;
450 let NumMicroOps = 10;
451 let ResourceCycles = [4,3,1,1,1];
452}
453
454// Packed Compare Implicit Length Strings, Return Index
Gadi Haber323f2e12017-10-24 20:19:47 +0000455def : WriteRes<WritePCmpIStrI, [BWPort0]> {
456 let Latency = 11;
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000457 let NumMicroOps = 3;
Gadi Haber323f2e12017-10-24 20:19:47 +0000458 let ResourceCycles = [3];
459}
460def : WriteRes<WritePCmpIStrILd, [BWPort0, BWPort23]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000461 let Latency = 16;
462 let NumMicroOps = 4;
463 let ResourceCycles = [3,1];
Gadi Haber323f2e12017-10-24 20:19:47 +0000464}
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000465
466// Packed Compare Explicit Length Strings, Return Index
467def : WriteRes<WritePCmpEStrI, [BWPort0, BWPort5, BWPort0156]> {
468 let Latency = 18;
469 let NumMicroOps = 8;
470 let ResourceCycles = [4,3,1];
471}
472def : WriteRes<WritePCmpEStrILd, [BWPort0, BWPort5, BWPort23, BWPort0156]> {
473 let Latency = 23;
474 let NumMicroOps = 9;
475 let ResourceCycles = [4,3,1,1];
Gadi Haber323f2e12017-10-24 20:19:47 +0000476}
477
Simon Pilgrima2f26782018-03-27 20:38:54 +0000478// MOVMSK Instructions.
Simon Pilgrimbf4c8c02018-05-04 14:54:33 +0000479def : WriteRes<WriteFMOVMSK, [BWPort0]> { let Latency = 3; }
480def : WriteRes<WriteVecMOVMSK, [BWPort0]> { let Latency = 3; }
481def : WriteRes<WriteVecMOVMSKY, [BWPort0]> { let Latency = 3; }
482def : WriteRes<WriteMMXMOVMSK, [BWPort0]> { let Latency = 1; }
Simon Pilgrima2f26782018-03-27 20:38:54 +0000483
Gadi Haber323f2e12017-10-24 20:19:47 +0000484// AES instructions.
485def : WriteRes<WriteAESDecEnc, [BWPort5]> { // Decryption, encryption.
486 let Latency = 7;
Simon Pilgrim7684e052018-03-22 13:18:08 +0000487 let NumMicroOps = 1;
Gadi Haber323f2e12017-10-24 20:19:47 +0000488 let ResourceCycles = [1];
489}
490def : WriteRes<WriteAESDecEncLd, [BWPort5, BWPort23]> {
Simon Pilgrim7684e052018-03-22 13:18:08 +0000491 let Latency = 12;
492 let NumMicroOps = 2;
493 let ResourceCycles = [1,1];
Gadi Haber323f2e12017-10-24 20:19:47 +0000494}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000495
Gadi Haber323f2e12017-10-24 20:19:47 +0000496def : WriteRes<WriteAESIMC, [BWPort5]> { // InvMixColumn.
497 let Latency = 14;
Simon Pilgrim7684e052018-03-22 13:18:08 +0000498 let NumMicroOps = 2;
Gadi Haber323f2e12017-10-24 20:19:47 +0000499 let ResourceCycles = [2];
500}
501def : WriteRes<WriteAESIMCLd, [BWPort5, BWPort23]> {
Simon Pilgrim7684e052018-03-22 13:18:08 +0000502 let Latency = 19;
503 let NumMicroOps = 3;
504 let ResourceCycles = [2,1];
Gadi Haber323f2e12017-10-24 20:19:47 +0000505}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000506
507def : WriteRes<WriteAESKeyGen, [BWPort0, BWPort5, BWPort015]> { // Key Generation.
508 let Latency = 29;
509 let NumMicroOps = 11;
510 let ResourceCycles = [2,7,2];
Gadi Haber323f2e12017-10-24 20:19:47 +0000511}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000512def : WriteRes<WriteAESKeyGenLd, [BWPort0, BWPort5, BWPort23, BWPort015]> {
513 let Latency = 33;
514 let NumMicroOps = 11;
515 let ResourceCycles = [2,7,1,1];
Gadi Haber323f2e12017-10-24 20:19:47 +0000516}
517
518// Carry-less multiplication instructions.
Simon Pilgrim3b2ff1f2018-03-22 13:37:30 +0000519defm : BWWriteResPair<WriteCLMul, [BWPort0], 5>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000520
521// Catch-all for expensive system instructions.
522def : WriteRes<WriteSystem, [BWPort0156]> { let Latency = 100; } // def WriteSystem : SchedWrite;
523
524// AVX2.
Simon Pilgrimca7981a2018-05-09 19:27:48 +0000525defm : BWWriteResPair<WriteFShuffle256, [BWPort5], 3, [1], 1, 6>; // Fp 256-bit width vector shuffles.
526defm : BWWriteResPair<WriteFVarShuffle256, [BWPort5], 3, [1], 1, 6>; // Fp 256-bit width vector variable shuffles.
527defm : BWWriteResPair<WriteShuffle256, [BWPort5], 3, [1], 1, 6>; // 256-bit width vector shuffles.
528defm : BWWriteResPair<WriteVarShuffle256, [BWPort5], 3, [1], 1, 6>; // 256-bit width vector variable shuffles.
Gadi Haber323f2e12017-10-24 20:19:47 +0000529
530// Old microcoded instructions that nobody use.
531def : WriteRes<WriteMicrocoded, [BWPort0156]> { let Latency = 100; } // def WriteMicrocoded : SchedWrite;
532
533// Fence instructions.
534def : WriteRes<WriteFence, [BWPort23, BWPort4]>;
535
Craig Topper05242bf2018-04-21 18:07:36 +0000536// Load/store MXCSR.
537def : WriteRes<WriteLDMXCSR, [BWPort0,BWPort23,BWPort0156]> { let Latency = 7; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; }
538def : WriteRes<WriteSTMXCSR, [BWPort4,BWPort5,BWPort237]> { let Latency = 2; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; }
539
Gadi Haber323f2e12017-10-24 20:19:47 +0000540// Nop, not very useful expect it provides a model for nops!
541def : WriteRes<WriteNop, []>;
542
543////////////////////////////////////////////////////////////////////////////////
544// Horizontal add/sub instructions.
545////////////////////////////////////////////////////////////////////////////////
Gadi Haber323f2e12017-10-24 20:19:47 +0000546
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000547defm : BWWriteResPair<WriteFHAdd, [BWPort1,BWPort5], 5, [1,2], 3, 5>;
Simon Pilgrimc3c767b2018-04-27 16:11:57 +0000548defm : BWWriteResPair<WriteFHAddY, [BWPort1,BWPort5], 5, [1,2], 3, 6>;
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000549defm : BWWriteResPair<WritePHAdd, [BWPort5,BWPort15], 3, [2,1], 3, 5>;
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000550defm : BWWriteResPair<WritePHAddX, [BWPort5,BWPort15], 3, [2,1], 3, 5>;
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000551defm : BWWriteResPair<WritePHAddY, [BWPort5,BWPort15], 3, [2,1], 3, 6>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000552
553// Remaining instrs.
554
555def BWWriteResGroup1 : SchedWriteRes<[BWPort0]> {
556 let Latency = 1;
557 let NumMicroOps = 1;
558 let ResourceCycles = [1];
559}
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000560def: InstRW<[BWWriteResGroup1], (instregex "VPSLLVQ(Y?)rr",
Simon Pilgrim210286e2018-05-08 10:28:03 +0000561 "VPSRLVQ(Y?)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000562
563def BWWriteResGroup2 : SchedWriteRes<[BWPort1]> {
564 let Latency = 1;
565 let NumMicroOps = 1;
566 let ResourceCycles = [1];
567}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000568def: InstRW<[BWWriteResGroup2], (instregex "COM(P?)_FST0r",
569 "UCOM_F(P?)r")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000570
571def BWWriteResGroup3 : SchedWriteRes<[BWPort5]> {
572 let Latency = 1;
573 let NumMicroOps = 1;
574 let ResourceCycles = [1];
575}
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000576def: InstRW<[BWWriteResGroup3], (instregex "MMX_MOVQ2DQrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000577
578def BWWriteResGroup4 : SchedWriteRes<[BWPort6]> {
579 let Latency = 1;
580 let NumMicroOps = 1;
581 let ResourceCycles = [1];
582}
583def: InstRW<[BWWriteResGroup4], (instregex "JMP(16|32|64)r")>;
584
585def BWWriteResGroup5 : SchedWriteRes<[BWPort01]> {
586 let Latency = 1;
587 let NumMicroOps = 1;
588 let ResourceCycles = [1];
589}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000590def: InstRW<[BWWriteResGroup5], (instrs FINCSTP, FNOP)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000591
592def BWWriteResGroup6 : SchedWriteRes<[BWPort06]> {
593 let Latency = 1;
594 let NumMicroOps = 1;
595 let ResourceCycles = [1];
596}
Craig Topperfbe31322018-04-05 21:56:19 +0000597def: InstRW<[BWWriteResGroup6], (instrs CDQ, CQO)>;
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000598def: InstRW<[BWWriteResGroup6], (instregex "BT(16|32|64)ri8",
Craig Topper5a69a002018-03-21 06:28:42 +0000599 "BT(16|32|64)rr",
600 "BTC(16|32|64)ri8",
601 "BTC(16|32|64)rr",
602 "BTR(16|32|64)ri8",
603 "BTR(16|32|64)rr",
604 "BTS(16|32|64)ri8",
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000605 "BTS(16|32|64)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000606
607def BWWriteResGroup7 : SchedWriteRes<[BWPort15]> {
608 let Latency = 1;
609 let NumMicroOps = 1;
610 let ResourceCycles = [1];
611}
Craig Topper5a69a002018-03-21 06:28:42 +0000612def: InstRW<[BWWriteResGroup7], (instregex "ANDN(32|64)rr",
613 "BLSI(32|64)rr",
614 "BLSMSK(32|64)rr",
Simon Pilgrimed09ebb2018-04-23 21:04:23 +0000615 "BLSR(32|64)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000616
617def BWWriteResGroup8 : SchedWriteRes<[BWPort015]> {
618 let Latency = 1;
619 let NumMicroOps = 1;
620 let ResourceCycles = [1];
621}
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000622def: InstRW<[BWWriteResGroup8], (instregex "VPBLENDD(Y?)rri")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000623
624def BWWriteResGroup9 : SchedWriteRes<[BWPort0156]> {
625 let Latency = 1;
626 let NumMicroOps = 1;
627 let ResourceCycles = [1];
628}
Clement Courbet0d9da882018-06-18 06:48:22 +0000629def: InstRW<[BWWriteResGroup9], (instregex "SGDT64m",
Craig Topper5a69a002018-03-21 06:28:42 +0000630 "SIDT64m",
Craig Topper5a69a002018-03-21 06:28:42 +0000631 "SMSW16m",
Craig Topper5a69a002018-03-21 06:28:42 +0000632 "STRm",
Craig Topperb5f26592018-04-19 18:00:17 +0000633 "SYSCALL")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000634
635def BWWriteResGroup10 : SchedWriteRes<[BWPort4,BWPort237]> {
636 let Latency = 1;
637 let NumMicroOps = 2;
638 let ResourceCycles = [1,1];
639}
Craig Topper5a69a002018-03-21 06:28:42 +0000640def: InstRW<[BWWriteResGroup10], (instregex "FBSTPm",
Simon Pilgrimc4b8d362018-05-18 14:08:01 +0000641 "ST_FP(32|64|80)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000642
Gadi Haber323f2e12017-10-24 20:19:47 +0000643def BWWriteResGroup12 : SchedWriteRes<[BWPort01]> {
644 let Latency = 2;
645 let NumMicroOps = 2;
646 let ResourceCycles = [2];
647}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000648def: InstRW<[BWWriteResGroup12], (instrs FDECSTP)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000649
650def BWWriteResGroup13 : SchedWriteRes<[BWPort06]> {
651 let Latency = 2;
652 let NumMicroOps = 2;
653 let ResourceCycles = [2];
654}
Craig Topper5a69a002018-03-21 06:28:42 +0000655def: InstRW<[BWWriteResGroup13], (instregex "ROL(8|16|32|64)r1",
656 "ROL(8|16|32|64)ri",
657 "ROR(8|16|32|64)r1",
658 "ROR(8|16|32|64)ri")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000659
660def BWWriteResGroup14 : SchedWriteRes<[BWPort0156]> {
661 let Latency = 2;
662 let NumMicroOps = 2;
663 let ResourceCycles = [2];
664}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000665def: InstRW<[BWWriteResGroup14], (instrs LFENCE,
666 MFENCE,
667 WAIT,
668 XGETBV)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000669
670def BWWriteResGroup15 : SchedWriteRes<[BWPort0,BWPort5]> {
671 let Latency = 2;
672 let NumMicroOps = 2;
673 let ResourceCycles = [1,1];
674}
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000675def: InstRW<[BWWriteResGroup15], (instregex "(V?)CVTPS2PDrr",
Simon Pilgrim210286e2018-05-08 10:28:03 +0000676 "(V?)CVTSS2SDrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000677
678def BWWriteResGroup16 : SchedWriteRes<[BWPort6,BWPort0156]> {
679 let Latency = 2;
680 let NumMicroOps = 2;
681 let ResourceCycles = [1,1];
682}
683def: InstRW<[BWWriteResGroup16], (instregex "CLFLUSH")>;
684
685def BWWriteResGroup17 : SchedWriteRes<[BWPort01,BWPort015]> {
686 let Latency = 2;
687 let NumMicroOps = 2;
688 let ResourceCycles = [1,1];
689}
690def: InstRW<[BWWriteResGroup17], (instregex "MMX_MOVDQ2Qrr")>;
691
692def BWWriteResGroup18 : SchedWriteRes<[BWPort237,BWPort0156]> {
693 let Latency = 2;
694 let NumMicroOps = 2;
695 let ResourceCycles = [1,1];
696}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000697def: InstRW<[BWWriteResGroup18], (instrs SFENCE)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000698
699def BWWriteResGroup19 : SchedWriteRes<[BWPort06,BWPort15]> {
700 let Latency = 2;
701 let NumMicroOps = 2;
702 let ResourceCycles = [1,1];
703}
Craig Topper498875f2018-04-04 17:54:19 +0000704def: InstRW<[BWWriteResGroup19], (instrs BSWAP64r)>;
705
706def BWWriteResGroup19_1 : SchedWriteRes<[BWPort15]> {
707 let Latency = 1;
708 let NumMicroOps = 1;
709 let ResourceCycles = [1];
710}
711def: InstRW<[BWWriteResGroup19_1], (instrs BSWAP32r)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000712
713def BWWriteResGroup20 : SchedWriteRes<[BWPort06,BWPort0156]> {
714 let Latency = 2;
715 let NumMicroOps = 2;
716 let ResourceCycles = [1,1];
717}
Craig Topper2d451e72018-03-18 08:38:06 +0000718def: InstRW<[BWWriteResGroup20], (instrs CWD)>;
Craig Topperb4c78732018-03-19 19:00:32 +0000719def: InstRW<[BWWriteResGroup20], (instrs JCXZ, JECXZ, JRCXZ)>;
Craig Topper5a69a002018-03-21 06:28:42 +0000720def: InstRW<[BWWriteResGroup20], (instregex "ADC8i8",
721 "ADC8ri",
Craig Topper5a69a002018-03-21 06:28:42 +0000722 "SBB8i8",
723 "SBB8ri",
724 "SET(A|BE)r")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000725
Gadi Haber323f2e12017-10-24 20:19:47 +0000726def BWWriteResGroup22 : SchedWriteRes<[BWPort4,BWPort6,BWPort237]> {
727 let Latency = 2;
728 let NumMicroOps = 3;
729 let ResourceCycles = [1,1,1];
730}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000731def: InstRW<[BWWriteResGroup22], (instrs FNSTCW16m)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000732
Gadi Haber323f2e12017-10-24 20:19:47 +0000733def BWWriteResGroup24 : SchedWriteRes<[BWPort4,BWPort237,BWPort15]> {
734 let Latency = 2;
735 let NumMicroOps = 3;
736 let ResourceCycles = [1,1,1];
737}
738def: InstRW<[BWWriteResGroup24], (instregex "MOVBE(16|32|64)mr")>;
739
740def BWWriteResGroup25 : SchedWriteRes<[BWPort4,BWPort237,BWPort0156]> {
741 let Latency = 2;
742 let NumMicroOps = 3;
743 let ResourceCycles = [1,1,1];
744}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000745def: InstRW<[BWWriteResGroup25], (instrs PUSH16r, PUSH32r, PUSH64r,
746 STOSB, STOSL, STOSQ, STOSW)>;
Craig Topper5a69a002018-03-21 06:28:42 +0000747def: InstRW<[BWWriteResGroup25], (instregex "PUSH(16|32|64)rmr",
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000748 "PUSH64i8")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000749
Gadi Haber323f2e12017-10-24 20:19:47 +0000750def BWWriteResGroup27 : SchedWriteRes<[BWPort1]> {
751 let Latency = 3;
752 let NumMicroOps = 1;
753 let ResourceCycles = [1];
754}
Simon Pilgrimc0f654f2018-04-21 11:25:02 +0000755def: InstRW<[BWWriteResGroup27], (instregex "MMX_CVTPI2PSirr",
Craig Topper5a69a002018-03-21 06:28:42 +0000756 "PDEP(32|64)rr",
757 "PEXT(32|64)rr",
Craig Topper5a69a002018-03-21 06:28:42 +0000758 "SHLD(16|32|64)rri8",
759 "SHRD(16|32|64)rri8",
Simon Pilgrim920802c2018-04-21 21:16:44 +0000760 "(V?)CVTDQ2PS(Y?)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000761
762def BWWriteResGroup27_16 : SchedWriteRes<[BWPort1, BWPort0156]> {
Craig Topperf846e2d2018-04-19 05:34:05 +0000763 let Latency = 4;
Gadi Haber323f2e12017-10-24 20:19:47 +0000764 let NumMicroOps = 2;
765 let ResourceCycles = [1,1];
766}
Clement Courbet327fac42018-03-07 08:14:02 +0000767def: InstRW<[BWWriteResGroup27_16], (instrs IMUL16rri, IMUL16rri8)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000768
769def BWWriteResGroup28 : SchedWriteRes<[BWPort5]> {
770 let Latency = 3;
771 let NumMicroOps = 1;
772 let ResourceCycles = [1];
773}
Simon Pilgrim825ead92018-04-21 20:45:12 +0000774def: InstRW<[BWWriteResGroup28], (instregex "VPBROADCASTBrr",
Simon Pilgrime480ed02018-05-07 18:25:19 +0000775 "VPBROADCASTWrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000776
Gadi Haber323f2e12017-10-24 20:19:47 +0000777def BWWriteResGroup30 : SchedWriteRes<[BWPort0156]> {
Craig Topperb5f26592018-04-19 18:00:17 +0000778 let Latency = 2;
Gadi Haber323f2e12017-10-24 20:19:47 +0000779 let NumMicroOps = 3;
780 let ResourceCycles = [3];
781}
Craig Topperb5f26592018-04-19 18:00:17 +0000782def: InstRW<[BWWriteResGroup30], (instrs XADD8rr, XADD16rr, XADD32rr, XADD64rr,
783 XCHG8rr, XCHG16rr, XCHG32rr, XCHG64rr,
784 XCHG16ar, XCHG32ar, XCHG64ar)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000785
Gadi Haber323f2e12017-10-24 20:19:47 +0000786def BWWriteResGroup33 : SchedWriteRes<[BWPort5,BWPort0156]> {
787 let Latency = 3;
788 let NumMicroOps = 3;
789 let ResourceCycles = [2,1];
790}
Craig Topper5a69a002018-03-21 06:28:42 +0000791def: InstRW<[BWWriteResGroup33], (instregex "MMX_PACKSSDWirr",
792 "MMX_PACKSSWBirr",
793 "MMX_PACKUSWBirr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000794
795def BWWriteResGroup34 : SchedWriteRes<[BWPort6,BWPort0156]> {
796 let Latency = 3;
797 let NumMicroOps = 3;
798 let ResourceCycles = [1,2];
799}
800def: InstRW<[BWWriteResGroup34], (instregex "CLD")>;
801
802def BWWriteResGroup35 : SchedWriteRes<[BWPort06,BWPort0156]> {
803 let Latency = 3;
804 let NumMicroOps = 3;
805 let ResourceCycles = [1,2];
806}
Craig Topper5a69a002018-03-21 06:28:42 +0000807def: InstRW<[BWWriteResGroup35], (instregex "RCL(8|16|32|64)r1",
808 "RCL(8|16|32|64)ri",
809 "RCR(8|16|32|64)r1",
810 "RCR(8|16|32|64)ri")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000811
812def BWWriteResGroup36 : SchedWriteRes<[BWPort06,BWPort0156]> {
813 let Latency = 3;
814 let NumMicroOps = 3;
815 let ResourceCycles = [2,1];
816}
Craig Topper5a69a002018-03-21 06:28:42 +0000817def: InstRW<[BWWriteResGroup36], (instregex "ROL(8|16|32|64)rCL",
818 "ROR(8|16|32|64)rCL",
819 "SAR(8|16|32|64)rCL",
820 "SHL(8|16|32|64)rCL",
821 "SHR(8|16|32|64)rCL")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000822
823def BWWriteResGroup37 : SchedWriteRes<[BWPort4,BWPort6,BWPort237,BWPort0156]> {
824 let Latency = 3;
825 let NumMicroOps = 4;
826 let ResourceCycles = [1,1,1,1];
827}
828def: InstRW<[BWWriteResGroup37], (instregex "CALL(16|32|64)r")>;
829
830def BWWriteResGroup38 : SchedWriteRes<[BWPort4,BWPort237,BWPort06,BWPort0156]> {
831 let Latency = 3;
832 let NumMicroOps = 4;
833 let ResourceCycles = [1,1,1,1];
834}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000835def: InstRW<[BWWriteResGroup38], (instrs CALL64pcrel32)>;
836def: InstRW<[BWWriteResGroup38], (instregex "SET(A|BE)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000837
838def BWWriteResGroup39 : SchedWriteRes<[BWPort0,BWPort1]> {
839 let Latency = 4;
840 let NumMicroOps = 2;
841 let ResourceCycles = [1,1];
842}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000843def: InstRW<[BWWriteResGroup39], (instregex "(V?)CVT(T?)SD2SI64rr",
844 "(V?)CVT(T?)SD2SIrr",
845 "(V?)CVT(T?)SS2SI64rr",
846 "(V?)CVT(T?)SS2SIrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000847
848def BWWriteResGroup40 : SchedWriteRes<[BWPort0,BWPort5]> {
849 let Latency = 4;
850 let NumMicroOps = 2;
851 let ResourceCycles = [1,1];
852}
Simon Pilgrim210286e2018-05-08 10:28:03 +0000853def: InstRW<[BWWriteResGroup40], (instregex "VCVTPS2PDYrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000854
855def BWWriteResGroup41 : SchedWriteRes<[BWPort0,BWPort0156]> {
856 let Latency = 4;
857 let NumMicroOps = 2;
858 let ResourceCycles = [1,1];
859}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000860def: InstRW<[BWWriteResGroup41], (instrs FNSTSW16r)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000861
862def BWWriteResGroup42 : SchedWriteRes<[BWPort1,BWPort5]> {
863 let Latency = 4;
864 let NumMicroOps = 2;
865 let ResourceCycles = [1,1];
866}
Craig Topper4a3be6e2018-03-22 19:22:51 +0000867def: InstRW<[BWWriteResGroup42], (instrs IMUL64r, MUL64r, MULX64rr)>;
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000868def: InstRW<[BWWriteResGroup42], (instregex "MMX_CVTPI2PDirr",
869 "MMX_CVT(T?)PD2PIirr",
870 "MMX_CVT(T?)PS2PIirr",
Simon Pilgrimc21deec2018-03-24 19:37:28 +0000871 "(V?)CVTDQ2PDrr",
Simon Pilgrimc21deec2018-03-24 19:37:28 +0000872 "(V?)CVTPD2PSrr",
Simon Pilgrimc21deec2018-03-24 19:37:28 +0000873 "(V?)CVTSD2SSrr",
874 "(V?)CVTSI642SDrr",
875 "(V?)CVTSI2SDrr",
876 "(V?)CVTSI2SSrr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000877 "(V?)CVT(T?)PD2DQrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000878
879def BWWriteResGroup42_16 : SchedWriteRes<[BWPort1,BWPort06,BWPort0156]> {
880 let Latency = 4;
881 let NumMicroOps = 4;
Craig Topperf846e2d2018-04-19 05:34:05 +0000882 let ResourceCycles = [1,1,2];
Gadi Haber323f2e12017-10-24 20:19:47 +0000883}
Craig Topper5a69a002018-03-21 06:28:42 +0000884def: InstRW<[BWWriteResGroup42_16], (instrs IMUL16r, MUL16r)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000885
886def BWWriteResGroup43 : SchedWriteRes<[BWPort0,BWPort4,BWPort237]> {
887 let Latency = 4;
888 let NumMicroOps = 3;
889 let ResourceCycles = [1,1,1];
890}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000891def: InstRW<[BWWriteResGroup43], (instrs FNSTSWm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000892
893def BWWriteResGroup44 : SchedWriteRes<[BWPort1,BWPort4,BWPort237]> {
894 let Latency = 4;
895 let NumMicroOps = 3;
896 let ResourceCycles = [1,1,1];
897}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +0000898def: InstRW<[BWWriteResGroup44], (instregex "IST(T?)_FP(16|32|64)m",
899 "IST_F(16|32)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000900
901def BWWriteResGroup45 : SchedWriteRes<[BWPort0156]> {
902 let Latency = 4;
903 let NumMicroOps = 4;
904 let ResourceCycles = [4];
905}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000906def: InstRW<[BWWriteResGroup45], (instrs FNCLEX)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000907
908def BWWriteResGroup46 : SchedWriteRes<[BWPort015,BWPort0156]> {
909 let Latency = 4;
910 let NumMicroOps = 4;
911 let ResourceCycles = [1,3];
912}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000913def: InstRW<[BWWriteResGroup46], (instrs VZEROUPPER)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000914
915def BWWriteResGroup47 : SchedWriteRes<[BWPort0]> {
916 let Latency = 5;
917 let NumMicroOps = 1;
918 let ResourceCycles = [1];
919}
Simon Pilgrima53d3302018-05-02 16:16:24 +0000920def: InstRW<[BWWriteResGroup47], (instregex "(V?)PCMPGTQ(Y?)rr",
Simon Pilgrima3686c92018-05-10 19:08:06 +0000921 "MUL_(FPrST0|FST0r|FrST0)")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000922
Gadi Haber323f2e12017-10-24 20:19:47 +0000923def BWWriteResGroup49 : SchedWriteRes<[BWPort23]> {
924 let Latency = 5;
925 let NumMicroOps = 1;
926 let ResourceCycles = [1];
927}
Simon Pilgrim02fc3752018-04-21 12:15:42 +0000928def: InstRW<[BWWriteResGroup49], (instregex "MOVSX(16|32|64)rm16",
Craig Topper5a69a002018-03-21 06:28:42 +0000929 "MOVSX(16|32|64)rm32",
930 "MOVSX(16|32|64)rm8",
Craig Topper5a69a002018-03-21 06:28:42 +0000931 "MOVZX(16|32|64)rm16",
932 "MOVZX(16|32|64)rm8",
Craig Topper5a69a002018-03-21 06:28:42 +0000933 "VBROADCASTSSrm",
Simon Pilgrimc21deec2018-03-24 19:37:28 +0000934 "(V?)MOVDDUPrm",
Simon Pilgrimc21deec2018-03-24 19:37:28 +0000935 "(V?)MOVSHDUPrm",
936 "(V?)MOVSLDUPrm",
Craig Topper5a69a002018-03-21 06:28:42 +0000937 "VPBROADCASTDrm",
938 "VPBROADCASTQrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000939
940def BWWriteResGroup50 : SchedWriteRes<[BWPort1,BWPort5]> {
941 let Latency = 5;
942 let NumMicroOps = 3;
943 let ResourceCycles = [1,2];
944}
Simon Pilgrimef8d3ae2018-04-22 15:25:59 +0000945def: InstRW<[BWWriteResGroup50], (instregex "(V?)CVTSI642SSrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000946
947def BWWriteResGroup51 : SchedWriteRes<[BWPort1,BWPort6,BWPort06]> {
948 let Latency = 5;
949 let NumMicroOps = 3;
950 let ResourceCycles = [1,1,1];
951}
952def: InstRW<[BWWriteResGroup51], (instregex "STR(16|32|64)r")>;
953
954def BWWriteResGroup52 : SchedWriteRes<[BWPort1,BWPort06,BWPort0156]> {
Craig Topper4a3be6e2018-03-22 19:22:51 +0000955 let Latency = 4;
Gadi Haber323f2e12017-10-24 20:19:47 +0000956 let NumMicroOps = 3;
957 let ResourceCycles = [1,1,1];
958}
Craig Topper4a3be6e2018-03-22 19:22:51 +0000959def: InstRW<[BWWriteResGroup52], (instrs IMUL32r, MUL32r, MULX32rr)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000960
Gadi Haber323f2e12017-10-24 20:19:47 +0000961def BWWriteResGroup54 : SchedWriteRes<[BWPort6,BWPort0156]> {
962 let Latency = 5;
963 let NumMicroOps = 5;
964 let ResourceCycles = [1,4];
965}
Simon Pilgrimd5ada492018-04-29 15:33:15 +0000966def: InstRW<[BWWriteResGroup54], (instrs PAUSE)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000967
968def BWWriteResGroup55 : SchedWriteRes<[BWPort06,BWPort0156]> {
969 let Latency = 5;
970 let NumMicroOps = 5;
971 let ResourceCycles = [1,4];
972}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000973def: InstRW<[BWWriteResGroup55], (instrs XSETBV)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000974
975def BWWriteResGroup56 : SchedWriteRes<[BWPort06,BWPort0156]> {
976 let Latency = 5;
977 let NumMicroOps = 5;
978 let ResourceCycles = [2,3];
979}
Craig Topper5a69a002018-03-21 06:28:42 +0000980def: InstRW<[BWWriteResGroup56], (instregex "CMPXCHG(8|16|32|64)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000981
982def BWWriteResGroup57 : SchedWriteRes<[BWPort4,BWPort237,BWPort0156]> {
983 let Latency = 5;
984 let NumMicroOps = 6;
985 let ResourceCycles = [1,1,4];
986}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000987def: InstRW<[BWWriteResGroup57], (instregex "PUSHF(16|64)")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000988
989def BWWriteResGroup58 : SchedWriteRes<[BWPort23]> {
990 let Latency = 6;
991 let NumMicroOps = 1;
992 let ResourceCycles = [1];
993}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +0000994def: InstRW<[BWWriteResGroup58], (instregex "LD_F(32|64|80)m",
Craig Topper5a69a002018-03-21 06:28:42 +0000995 "VBROADCASTF128",
996 "VBROADCASTI128",
997 "VBROADCASTSDYrm",
998 "VBROADCASTSSYrm",
Craig Topper5a69a002018-03-21 06:28:42 +0000999 "VMOVDDUPYrm",
Craig Topper5a69a002018-03-21 06:28:42 +00001000 "VMOVSHDUPYrm",
1001 "VMOVSLDUPYrm",
Craig Topper5a69a002018-03-21 06:28:42 +00001002 "VPBROADCASTDYrm",
Simon Pilgrimbe51b202018-05-04 12:59:24 +00001003 "VPBROADCASTQYrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001004
1005def BWWriteResGroup59 : SchedWriteRes<[BWPort0,BWPort23]> {
1006 let Latency = 6;
1007 let NumMicroOps = 2;
1008 let ResourceCycles = [1,1];
1009}
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00001010def: InstRW<[BWWriteResGroup59], (instregex "(V?)CVTPS2PDrm",
Simon Pilgrimc21deec2018-03-24 19:37:28 +00001011 "(V?)CVTSS2SDrm",
Craig Topper5a69a002018-03-21 06:28:42 +00001012 "VPSLLVQrm",
Simon Pilgrim210286e2018-05-08 10:28:03 +00001013 "VPSRLVQrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001014
1015def BWWriteResGroup60 : SchedWriteRes<[BWPort1,BWPort5]> {
1016 let Latency = 6;
1017 let NumMicroOps = 2;
1018 let ResourceCycles = [1,1];
1019}
Craig Topper5a69a002018-03-21 06:28:42 +00001020def: InstRW<[BWWriteResGroup60], (instregex "VCVTDQ2PDYrr",
Craig Topper5a69a002018-03-21 06:28:42 +00001021 "VCVTPD2PSYrr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001022 "VCVT(T?)PD2DQYrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001023
Gadi Haber323f2e12017-10-24 20:19:47 +00001024def BWWriteResGroup62 : SchedWriteRes<[BWPort6,BWPort23]> {
1025 let Latency = 6;
1026 let NumMicroOps = 2;
1027 let ResourceCycles = [1,1];
1028}
Craig Topper5a69a002018-03-21 06:28:42 +00001029def: InstRW<[BWWriteResGroup62], (instregex "FARJMP64",
1030 "JMP(16|32|64)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001031
1032def BWWriteResGroup63 : SchedWriteRes<[BWPort23,BWPort06]> {
1033 let Latency = 6;
1034 let NumMicroOps = 2;
1035 let ResourceCycles = [1,1];
1036}
Craig Topperdfccafe2018-04-18 06:41:25 +00001037def: InstRW<[BWWriteResGroup63], (instregex "BT(16|32|64)mi8")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001038
1039def BWWriteResGroup64 : SchedWriteRes<[BWPort23,BWPort15]> {
1040 let Latency = 6;
1041 let NumMicroOps = 2;
1042 let ResourceCycles = [1,1];
1043}
Craig Topper5a69a002018-03-21 06:28:42 +00001044def: InstRW<[BWWriteResGroup64], (instregex "ANDN(32|64)rm",
1045 "BLSI(32|64)rm",
1046 "BLSMSK(32|64)rm",
1047 "BLSR(32|64)rm",
Simon Pilgrime5e4bf02018-04-23 22:45:04 +00001048 "MOVBE(16|32|64)rm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001049
1050def BWWriteResGroup65 : SchedWriteRes<[BWPort23,BWPort015]> {
1051 let Latency = 6;
1052 let NumMicroOps = 2;
1053 let ResourceCycles = [1,1];
1054}
Simon Pilgrim06e16542018-04-22 18:35:53 +00001055def: InstRW<[BWWriteResGroup65], (instregex "VINSERTF128rm",
Craig Topper5a69a002018-03-21 06:28:42 +00001056 "VINSERTI128rm",
Simon Pilgrimd14d2e72018-04-20 21:16:05 +00001057 "VPBLENDDrmi")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001058
1059def BWWriteResGroup66 : SchedWriteRes<[BWPort23,BWPort0156]> {
1060 let Latency = 6;
1061 let NumMicroOps = 2;
1062 let ResourceCycles = [1,1];
1063}
Craig Topper2d451e72018-03-18 08:38:06 +00001064def: InstRW<[BWWriteResGroup66], (instrs POP16r, POP32r, POP64r)>;
Craig Topperf0d04262018-04-06 16:16:48 +00001065def: InstRW<[BWWriteResGroup66], (instregex "POP(16|32|64)rmr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001066
1067def BWWriteResGroup67 : SchedWriteRes<[BWPort1,BWPort06,BWPort0156]> {
1068 let Latency = 6;
1069 let NumMicroOps = 4;
1070 let ResourceCycles = [1,1,2];
1071}
Craig Topper5a69a002018-03-21 06:28:42 +00001072def: InstRW<[BWWriteResGroup67], (instregex "SHLD(16|32|64)rrCL",
1073 "SHRD(16|32|64)rrCL")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001074
1075def BWWriteResGroup68 : SchedWriteRes<[BWPort1,BWPort6,BWPort06,BWPort0156]> {
1076 let Latency = 6;
1077 let NumMicroOps = 4;
1078 let ResourceCycles = [1,1,1,1];
1079}
1080def: InstRW<[BWWriteResGroup68], (instregex "SLDT(16|32|64)r")>;
1081
1082def BWWriteResGroup69 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort06]> {
1083 let Latency = 6;
1084 let NumMicroOps = 4;
1085 let ResourceCycles = [1,1,1,1];
1086}
Craig Topper5a69a002018-03-21 06:28:42 +00001087def: InstRW<[BWWriteResGroup69], (instregex "BTC(16|32|64)mi8",
1088 "BTR(16|32|64)mi8",
1089 "BTS(16|32|64)mi8",
1090 "SAR(8|16|32|64)m1",
1091 "SAR(8|16|32|64)mi",
1092 "SHL(8|16|32|64)m1",
1093 "SHL(8|16|32|64)mi",
1094 "SHR(8|16|32|64)m1",
1095 "SHR(8|16|32|64)mi")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001096
1097def BWWriteResGroup70 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort0156]> {
1098 let Latency = 6;
1099 let NumMicroOps = 4;
1100 let ResourceCycles = [1,1,1,1];
1101}
Craig Topperf0d04262018-04-06 16:16:48 +00001102def: InstRW<[BWWriteResGroup70], (instregex "POP(16|32|64)rmm",
1103 "PUSH(16|32|64)rmm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001104
1105def BWWriteResGroup71 : SchedWriteRes<[BWPort6,BWPort0156]> {
1106 let Latency = 6;
1107 let NumMicroOps = 6;
1108 let ResourceCycles = [1,5];
1109}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001110def: InstRW<[BWWriteResGroup71], (instrs STD)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001111
Gadi Haber323f2e12017-10-24 20:19:47 +00001112def BWWriteResGroup73 : SchedWriteRes<[BWPort0,BWPort23]> {
1113 let Latency = 7;
1114 let NumMicroOps = 2;
1115 let ResourceCycles = [1,1];
1116}
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00001117def: InstRW<[BWWriteResGroup73], (instregex "VPSLLVQYrm",
Simon Pilgrim210286e2018-05-08 10:28:03 +00001118 "VPSRLVQYrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001119
1120def BWWriteResGroup74 : SchedWriteRes<[BWPort1,BWPort23]> {
1121 let Latency = 7;
1122 let NumMicroOps = 2;
1123 let ResourceCycles = [1,1];
1124}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001125def: InstRW<[BWWriteResGroup74], (instregex "FCOM(P?)(32|64)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001126
Gadi Haber323f2e12017-10-24 20:19:47 +00001127def BWWriteResGroup77 : SchedWriteRes<[BWPort23,BWPort015]> {
1128 let Latency = 7;
1129 let NumMicroOps = 2;
1130 let ResourceCycles = [1,1];
1131}
Simon Pilgrim57f2b182018-05-01 12:39:17 +00001132def: InstRW<[BWWriteResGroup77], (instregex "VPBLENDDYrmi")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001133
Gadi Haber323f2e12017-10-24 20:19:47 +00001134def BWWriteResGroup79 : SchedWriteRes<[BWPort5,BWPort23]> {
1135 let Latency = 7;
1136 let NumMicroOps = 3;
1137 let ResourceCycles = [2,1];
1138}
Simon Pilgrim96855ec2018-04-22 14:43:12 +00001139def: InstRW<[BWWriteResGroup79], (instregex "MMX_PACKSSDWirm",
Craig Topper5a69a002018-03-21 06:28:42 +00001140 "MMX_PACKSSWBirm",
Simon Pilgrimb0a3be02018-05-08 12:17:55 +00001141 "MMX_PACKUSWBirm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001142
1143def BWWriteResGroup80 : SchedWriteRes<[BWPort23,BWPort0156]> {
1144 let Latency = 7;
1145 let NumMicroOps = 3;
1146 let ResourceCycles = [1,2];
1147}
Craig Topper3b0b96c2018-04-05 21:16:26 +00001148def: InstRW<[BWWriteResGroup80], (instrs LEAVE, LEAVE64,
1149 SCASB, SCASL, SCASQ, SCASW)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001150
Gadi Haber323f2e12017-10-24 20:19:47 +00001151def BWWriteResGroup82 : SchedWriteRes<[BWPort0,BWPort01,BWPort23]> {
1152 let Latency = 7;
1153 let NumMicroOps = 3;
1154 let ResourceCycles = [1,1,1];
1155}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001156def: InstRW<[BWWriteResGroup82], (instrs FLDCW16m)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001157
Gadi Haber323f2e12017-10-24 20:19:47 +00001158def BWWriteResGroup84 : SchedWriteRes<[BWPort6,BWPort23,BWPort0156]> {
1159 let Latency = 7;
1160 let NumMicroOps = 3;
1161 let ResourceCycles = [1,1,1];
1162}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001163def: InstRW<[BWWriteResGroup84], (instrs LRETQ, RETQ)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001164
Gadi Haber323f2e12017-10-24 20:19:47 +00001165def BWWriteResGroup87 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort06]> {
1166 let Latency = 7;
1167 let NumMicroOps = 5;
1168 let ResourceCycles = [1,1,1,2];
1169}
Craig Topper5a69a002018-03-21 06:28:42 +00001170def: InstRW<[BWWriteResGroup87], (instregex "ROL(8|16|32|64)m1",
1171 "ROL(8|16|32|64)mi",
1172 "ROR(8|16|32|64)m1",
1173 "ROR(8|16|32|64)mi")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001174
1175def BWWriteResGroup88 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort0156]> {
1176 let Latency = 7;
1177 let NumMicroOps = 5;
1178 let ResourceCycles = [1,1,1,2];
1179}
Craig Topper5a69a002018-03-21 06:28:42 +00001180def: InstRW<[BWWriteResGroup88], (instregex "XADD(8|16|32|64)rm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001181
1182def BWWriteResGroup89 : SchedWriteRes<[BWPort4,BWPort6,BWPort23,BWPort237,BWPort0156]> {
1183 let Latency = 7;
1184 let NumMicroOps = 5;
1185 let ResourceCycles = [1,1,1,1,1];
1186}
Craig Topper5a69a002018-03-21 06:28:42 +00001187def: InstRW<[BWWriteResGroup89], (instregex "CALL(16|32|64)m",
1188 "FARCALL64")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001189
1190def BWWriteResGroup90 : SchedWriteRes<[BWPort6,BWPort06,BWPort15,BWPort0156]> {
1191 let Latency = 7;
1192 let NumMicroOps = 7;
1193 let ResourceCycles = [2,2,1,2];
1194}
Craig Topper2d451e72018-03-18 08:38:06 +00001195def: InstRW<[BWWriteResGroup90], (instrs LOOP)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001196
1197def BWWriteResGroup91 : SchedWriteRes<[BWPort1,BWPort23]> {
1198 let Latency = 8;
1199 let NumMicroOps = 2;
1200 let ResourceCycles = [1,1];
1201}
Simon Pilgrimf33d9052018-03-26 18:19:28 +00001202def: InstRW<[BWWriteResGroup91], (instregex "MMX_CVTPI2PSirm",
Craig Topper5a69a002018-03-21 06:28:42 +00001203 "PDEP(32|64)rm",
1204 "PEXT(32|64)rm",
Simon Pilgrime5e4bf02018-04-23 22:45:04 +00001205 "(V?)CVTDQ2PSrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001206
1207def BWWriteResGroup91_16 : SchedWriteRes<[BWPort1, BWPort0156, BWPort23]> {
Craig Topperf846e2d2018-04-19 05:34:05 +00001208 let Latency = 8;
Gadi Haber323f2e12017-10-24 20:19:47 +00001209 let NumMicroOps = 3;
Simon Pilgrimc21deec2018-03-24 19:37:28 +00001210 let ResourceCycles = [1,1,1];
Gadi Haber323f2e12017-10-24 20:19:47 +00001211}
Craig Topperf846e2d2018-04-19 05:34:05 +00001212def: InstRW<[BWWriteResGroup91_16], (instrs IMUL16rmi, IMUL16rmi8)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001213
Craig Topperf846e2d2018-04-19 05:34:05 +00001214def BWWriteResGroup91_16_2 : SchedWriteRes<[BWPort1, BWPort06, BWPort0156, BWPort23]> {
1215 let Latency = 9;
Gadi Haber323f2e12017-10-24 20:19:47 +00001216 let NumMicroOps = 5;
Craig Topperf846e2d2018-04-19 05:34:05 +00001217 let ResourceCycles = [1,1,2,1];
Gadi Haber323f2e12017-10-24 20:19:47 +00001218}
Craig Topper5a69a002018-03-21 06:28:42 +00001219def: InstRW<[BWWriteResGroup91_16_2], (instrs IMUL16m, MUL16m)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001220
Gadi Haber323f2e12017-10-24 20:19:47 +00001221def BWWriteResGroup92 : SchedWriteRes<[BWPort5,BWPort23]> {
1222 let Latency = 8;
1223 let NumMicroOps = 2;
1224 let ResourceCycles = [1,1];
1225}
Craig Topper5a69a002018-03-21 06:28:42 +00001226def: InstRW<[BWWriteResGroup92], (instregex "VPMOVSXBDYrm",
1227 "VPMOVSXBQYrm",
1228 "VPMOVSXBWYrm",
1229 "VPMOVSXDQYrm",
1230 "VPMOVSXWDYrm",
1231 "VPMOVSXWQYrm",
1232 "VPMOVZXWDYrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001233
Gadi Haber323f2e12017-10-24 20:19:47 +00001234def BWWriteResGroup97 : SchedWriteRes<[BWPort23,BWPort237,BWPort06,BWPort0156]> {
1235 let Latency = 8;
1236 let NumMicroOps = 5;
1237 let ResourceCycles = [1,1,1,2];
1238}
Craig Topper5a69a002018-03-21 06:28:42 +00001239def: InstRW<[BWWriteResGroup97], (instregex "RCL(8|16|32|64)m1",
1240 "RCL(8|16|32|64)mi",
1241 "RCR(8|16|32|64)m1",
1242 "RCR(8|16|32|64)mi")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001243
1244def BWWriteResGroup98 : SchedWriteRes<[BWPort23,BWPort237,BWPort06,BWPort0156]> {
1245 let Latency = 8;
1246 let NumMicroOps = 5;
1247 let ResourceCycles = [1,1,2,1];
1248}
Craig Topper13a16502018-03-19 00:56:09 +00001249def: InstRW<[BWWriteResGroup98], (instregex "ROR(8|16|32|64)mCL")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001250
1251def BWWriteResGroup99 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort0156]> {
1252 let Latency = 8;
1253 let NumMicroOps = 6;
1254 let ResourceCycles = [1,1,1,3];
1255}
Craig Topper9f834812018-04-01 21:54:24 +00001256def: InstRW<[BWWriteResGroup99], (instregex "XCHG(8|16|32|64)rm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001257
1258def BWWriteResGroup100 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort06,BWPort0156]> {
1259 let Latency = 8;
1260 let NumMicroOps = 6;
1261 let ResourceCycles = [1,1,1,2,1];
1262}
Simon Pilgrim0c0336e2018-05-17 12:43:42 +00001263def : SchedAlias<WriteADCRMW, BWWriteResGroup100>;
1264def: InstRW<[BWWriteResGroup100], (instregex "CMPXCHG(8|16|32|64)rm",
Craig Topper5a69a002018-03-21 06:28:42 +00001265 "ROL(8|16|32|64)mCL",
1266 "SAR(8|16|32|64)mCL",
Craig Topper5a69a002018-03-21 06:28:42 +00001267 "SHL(8|16|32|64)mCL",
1268 "SHR(8|16|32|64)mCL")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001269
1270def BWWriteResGroup101 : SchedWriteRes<[BWPort1,BWPort23]> {
1271 let Latency = 9;
1272 let NumMicroOps = 2;
1273 let ResourceCycles = [1,1];
1274}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001275def: InstRW<[BWWriteResGroup101], (instregex "(ADD|SUB|SUBR)_F(32|64)m",
1276 "ILD_F(16|32|64)m",
Craig Topper5a69a002018-03-21 06:28:42 +00001277 "VCVTPS2DQYrm",
Clement Courbet0f1da8f2018-05-02 13:54:38 +00001278 "VCVTTPS2DQYrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001279
Gadi Haber323f2e12017-10-24 20:19:47 +00001280def BWWriteResGroup105 : SchedWriteRes<[BWPort0,BWPort1,BWPort23]> {
1281 let Latency = 9;
1282 let NumMicroOps = 3;
1283 let ResourceCycles = [1,1,1];
1284}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001285def: InstRW<[BWWriteResGroup105], (instregex "(V?)CVTSS2SI(64)?rm",
1286 "(V?)CVT(T?)SD2SI64rm",
1287 "(V?)CVT(T?)SD2SIrm",
Craig Topper5a69a002018-03-21 06:28:42 +00001288 "VCVTTSS2SI64rm",
Simon Pilgrimc21deec2018-03-24 19:37:28 +00001289 "(V?)CVTTSS2SIrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001290
1291def BWWriteResGroup106 : SchedWriteRes<[BWPort0,BWPort5,BWPort23]> {
1292 let Latency = 9;
1293 let NumMicroOps = 3;
1294 let ResourceCycles = [1,1,1];
1295}
1296def: InstRW<[BWWriteResGroup106], (instregex "VCVTPS2PDYrm")>;
1297
1298def BWWriteResGroup107 : SchedWriteRes<[BWPort1,BWPort5,BWPort23]> {
1299 let Latency = 9;
1300 let NumMicroOps = 3;
1301 let ResourceCycles = [1,1,1];
1302}
Craig Topper4a3be6e2018-03-22 19:22:51 +00001303def: InstRW<[BWWriteResGroup107], (instrs IMUL64m, MUL64m, MULX64rm)>;
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001304def: InstRW<[BWWriteResGroup107], (instregex "CVTPD2PSrm",
1305 "CVT(T?)PD2DQrm",
Craig Topper5a69a002018-03-21 06:28:42 +00001306 "MMX_CVTPI2PDirm",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001307 "MMX_CVT(T?)PD2PIirm",
Simon Pilgrimc21deec2018-03-24 19:37:28 +00001308 "(V?)CVTDQ2PDrm",
1309 "(V?)CVTSD2SSrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001310
1311def BWWriteResGroup108 : SchedWriteRes<[BWPort5,BWPort23,BWPort015]> {
1312 let Latency = 9;
1313 let NumMicroOps = 3;
1314 let ResourceCycles = [1,1,1];
1315}
Simon Pilgrimc21deec2018-03-24 19:37:28 +00001316def: InstRW<[BWWriteResGroup108], (instregex "VPBROADCASTB(Y?)rm",
1317 "VPBROADCASTW(Y?)rm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001318
Gadi Haber323f2e12017-10-24 20:19:47 +00001319def BWWriteResGroup111 : SchedWriteRes<[BWPort1,BWPort23,BWPort237,BWPort0156]> {
1320 let Latency = 9;
1321 let NumMicroOps = 4;
1322 let ResourceCycles = [1,1,1,1];
1323}
Craig Topper5a69a002018-03-21 06:28:42 +00001324def: InstRW<[BWWriteResGroup111], (instregex "SHLD(16|32|64)mri8",
1325 "SHRD(16|32|64)mri8")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001326
1327def BWWriteResGroup112 : SchedWriteRes<[BWPort23,BWPort06,BWPort0156]> {
1328 let Latency = 9;
1329 let NumMicroOps = 5;
1330 let ResourceCycles = [1,1,3];
1331}
1332def: InstRW<[BWWriteResGroup112], (instregex "RDRAND(16|32|64)r")>;
1333
1334def BWWriteResGroup113 : SchedWriteRes<[BWPort1,BWPort6,BWPort23,BWPort0156]> {
1335 let Latency = 9;
1336 let NumMicroOps = 5;
1337 let ResourceCycles = [1,2,1,1];
1338}
Craig Topper5a69a002018-03-21 06:28:42 +00001339def: InstRW<[BWWriteResGroup113], (instregex "LAR(16|32|64)rm",
1340 "LSL(16|32|64)rm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001341
Gadi Haber323f2e12017-10-24 20:19:47 +00001342def BWWriteResGroup115 : SchedWriteRes<[BWPort0,BWPort23]> {
1343 let Latency = 10;
1344 let NumMicroOps = 2;
1345 let ResourceCycles = [1,1];
1346}
Simon Pilgrime5e4bf02018-04-23 22:45:04 +00001347def: InstRW<[BWWriteResGroup115], (instregex "(V?)PCMPGTQrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001348
Gadi Haber323f2e12017-10-24 20:19:47 +00001349def BWWriteResGroup117 : SchedWriteRes<[BWPort1,BWPort23]> {
1350 let Latency = 10;
1351 let NumMicroOps = 3;
1352 let ResourceCycles = [2,1];
1353}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001354def: InstRW<[BWWriteResGroup117], (instregex "FICOM(P?)(16|32)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001355
Gadi Haber323f2e12017-10-24 20:19:47 +00001356def BWWriteResGroup120 : SchedWriteRes<[BWPort0,BWPort1,BWPort5,BWPort23]> {
1357 let Latency = 10;
1358 let NumMicroOps = 4;
1359 let ResourceCycles = [1,1,1,1];
1360}
1361def: InstRW<[BWWriteResGroup120], (instregex "CVTTSS2SI64rm")>;
1362
1363def BWWriteResGroup121 : SchedWriteRes<[BWPort1,BWPort23,BWPort06,BWPort0156]> {
Craig Topper4a3be6e2018-03-22 19:22:51 +00001364 let Latency = 9;
Gadi Haber323f2e12017-10-24 20:19:47 +00001365 let NumMicroOps = 4;
1366 let ResourceCycles = [1,1,1,1];
1367}
Craig Topper4a3be6e2018-03-22 19:22:51 +00001368def: InstRW<[BWWriteResGroup121], (instrs IMUL32m, MUL32m, MULX32rm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001369
Craig Topper8104f262018-04-02 05:33:28 +00001370def BWWriteResGroup122_1 : SchedWriteRes<[BWPort0,BWFPDivider]> {
1371 let Latency = 11;
1372 let NumMicroOps = 1;
1373 let ResourceCycles = [1,3]; // Really 2.5 cycle throughput
1374}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001375def : SchedAlias<WriteFDiv, BWWriteResGroup122_1>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber323f2e12017-10-24 20:19:47 +00001376
1377def BWWriteResGroup123 : SchedWriteRes<[BWPort0,BWPort23]> {
1378 let Latency = 11;
1379 let NumMicroOps = 2;
1380 let ResourceCycles = [1,1];
1381}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001382def: InstRW<[BWWriteResGroup123], (instregex "MUL_F(32|64)m",
Simon Pilgrim93c878c2018-05-03 10:31:20 +00001383 "VPCMPGTQYrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001384
Gadi Haber323f2e12017-10-24 20:19:47 +00001385def BWWriteResGroup128 : SchedWriteRes<[BWPort1,BWPort5,BWPort23]> {
1386 let Latency = 11;
1387 let NumMicroOps = 3;
1388 let ResourceCycles = [1,1,1];
1389}
1390def: InstRW<[BWWriteResGroup128], (instregex "VCVTDQ2PDYrm")>;
1391
Gadi Haber323f2e12017-10-24 20:19:47 +00001392def BWWriteResGroup130 : SchedWriteRes<[BWPort1,BWPort23,BWPort237,BWPort06,BWPort0156]> {
1393 let Latency = 11;
1394 let NumMicroOps = 6;
1395 let ResourceCycles = [1,1,1,1,2];
1396}
Craig Topper5a69a002018-03-21 06:28:42 +00001397def: InstRW<[BWWriteResGroup130], (instregex "SHLD(16|32|64)mrCL",
1398 "SHRD(16|32|64)mrCL")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001399
1400def BWWriteResGroup131 : SchedWriteRes<[BWPort1,BWPort06,BWPort0156]> {
1401 let Latency = 11;
1402 let NumMicroOps = 7;
1403 let ResourceCycles = [2,2,3];
1404}
Craig Topper5a69a002018-03-21 06:28:42 +00001405def: InstRW<[BWWriteResGroup131], (instregex "RCL(16|32|64)rCL",
1406 "RCR(16|32|64)rCL")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001407
1408def BWWriteResGroup132 : SchedWriteRes<[BWPort1,BWPort06,BWPort15,BWPort0156]> {
1409 let Latency = 11;
1410 let NumMicroOps = 9;
1411 let ResourceCycles = [1,4,1,3];
1412}
1413def: InstRW<[BWWriteResGroup132], (instregex "RCL8rCL")>;
1414
1415def BWWriteResGroup133 : SchedWriteRes<[BWPort06,BWPort0156]> {
1416 let Latency = 11;
1417 let NumMicroOps = 11;
1418 let ResourceCycles = [2,9];
1419}
Craig Topper2d451e72018-03-18 08:38:06 +00001420def: InstRW<[BWWriteResGroup133], (instrs LOOPE)>;
1421def: InstRW<[BWWriteResGroup133], (instrs LOOPNE)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001422
Gadi Haber323f2e12017-10-24 20:19:47 +00001423def BWWriteResGroup135 : SchedWriteRes<[BWPort1,BWPort23]> {
1424 let Latency = 12;
1425 let NumMicroOps = 3;
1426 let ResourceCycles = [2,1];
1427}
Simon Pilgrimbe51b202018-05-04 12:59:24 +00001428def: InstRW<[BWWriteResGroup135], (instregex "(ADD|SUB|SUBR)_FI(16|32)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001429
Craig Topper8104f262018-04-02 05:33:28 +00001430def BWWriteResGroup139_1 : SchedWriteRes<[BWPort0,BWFPDivider]> {
1431 let Latency = 14;
1432 let NumMicroOps = 1;
1433 let ResourceCycles = [1,4];
1434}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001435def : SchedAlias<WriteFDiv64, BWWriteResGroup139_1>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber323f2e12017-10-24 20:19:47 +00001436
Gadi Haber323f2e12017-10-24 20:19:47 +00001437def BWWriteResGroup141 : SchedWriteRes<[BWPort0,BWPort1,BWPort23]> {
1438 let Latency = 14;
1439 let NumMicroOps = 3;
1440 let ResourceCycles = [1,1,1];
1441}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001442def: InstRW<[BWWriteResGroup141], (instregex "MUL_FI(16|32)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001443
Gadi Haber323f2e12017-10-24 20:19:47 +00001444def BWWriteResGroup144 : SchedWriteRes<[BWPort1,BWPort6,BWPort23,BWPort0156]> {
1445 let Latency = 14;
1446 let NumMicroOps = 8;
1447 let ResourceCycles = [2,2,1,3];
1448}
1449def: InstRW<[BWWriteResGroup144], (instregex "LAR(16|32|64)rr")>;
1450
1451def BWWriteResGroup145 : SchedWriteRes<[BWPort1,BWPort06,BWPort15,BWPort0156]> {
1452 let Latency = 14;
1453 let NumMicroOps = 10;
1454 let ResourceCycles = [2,3,1,4];
1455}
1456def: InstRW<[BWWriteResGroup145], (instregex "RCR8rCL")>;
1457
1458def BWWriteResGroup146 : SchedWriteRes<[BWPort0,BWPort1,BWPort6,BWPort0156]> {
1459 let Latency = 14;
1460 let NumMicroOps = 12;
1461 let ResourceCycles = [2,1,4,5];
1462}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001463def: InstRW<[BWWriteResGroup146], (instrs XCH_F)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001464
1465def BWWriteResGroup147 : SchedWriteRes<[BWPort0]> {
1466 let Latency = 15;
1467 let NumMicroOps = 1;
1468 let ResourceCycles = [1];
1469}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001470def: InstRW<[BWWriteResGroup147], (instregex "DIVR_(FPrST0|FST0r|FrST0)")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001471
Gadi Haber323f2e12017-10-24 20:19:47 +00001472def BWWriteResGroup149 : SchedWriteRes<[BWPort1,BWPort23,BWPort237,BWPort06,BWPort15,BWPort0156]> {
1473 let Latency = 15;
1474 let NumMicroOps = 10;
1475 let ResourceCycles = [1,1,1,4,1,2];
1476}
Craig Topper13a16502018-03-19 00:56:09 +00001477def: InstRW<[BWWriteResGroup149], (instregex "RCL(8|16|32|64)mCL")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001478
Craig Topper8104f262018-04-02 05:33:28 +00001479def BWWriteResGroup150 : SchedWriteRes<[BWPort0,BWPort23,BWFPDivider]> {
Gadi Haber323f2e12017-10-24 20:19:47 +00001480 let Latency = 16;
1481 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001482 let ResourceCycles = [1,1,5];
Gadi Haber323f2e12017-10-24 20:19:47 +00001483}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001484def : SchedAlias<WriteFDivLd, BWWriteResGroup150>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber323f2e12017-10-24 20:19:47 +00001485
Gadi Haber323f2e12017-10-24 20:19:47 +00001486def BWWriteResGroup153 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort06,BWPort15,BWPort0156]> {
1487 let Latency = 16;
1488 let NumMicroOps = 14;
1489 let ResourceCycles = [1,1,1,4,2,5];
1490}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001491def: InstRW<[BWWriteResGroup153], (instrs CMPXCHG8B)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001492
1493def BWWriteResGroup154 : SchedWriteRes<[BWPort5]> {
1494 let Latency = 16;
1495 let NumMicroOps = 16;
1496 let ResourceCycles = [16];
1497}
Craig Topper5a69a002018-03-21 06:28:42 +00001498def: InstRW<[BWWriteResGroup154], (instrs VZEROALL)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001499
Gadi Haber323f2e12017-10-24 20:19:47 +00001500def BWWriteResGroup159 : SchedWriteRes<[BWPort5,BWPort6,BWPort06,BWPort0156]> {
1501 let Latency = 18;
1502 let NumMicroOps = 8;
1503 let ResourceCycles = [1,1,1,5];
1504}
Craig Topper5a69a002018-03-21 06:28:42 +00001505def: InstRW<[BWWriteResGroup159], (instrs CPUID)>;
Craig Topper2d451e72018-03-18 08:38:06 +00001506def: InstRW<[BWWriteResGroup159], (instrs RDTSC)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001507
1508def BWWriteResGroup160 : SchedWriteRes<[BWPort1,BWPort23,BWPort237,BWPort06,BWPort15,BWPort0156]> {
1509 let Latency = 18;
1510 let NumMicroOps = 11;
1511 let ResourceCycles = [2,1,1,3,1,3];
1512}
Craig Topper13a16502018-03-19 00:56:09 +00001513def: InstRW<[BWWriteResGroup160], (instregex "RCR(8|16|32|64)mCL")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001514
Craig Topper8104f262018-04-02 05:33:28 +00001515def BWWriteResGroup161 : SchedWriteRes<[BWPort0,BWPort23,BWFPDivider]> {
Gadi Haber323f2e12017-10-24 20:19:47 +00001516 let Latency = 19;
1517 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001518 let ResourceCycles = [1,1,8];
Gadi Haber323f2e12017-10-24 20:19:47 +00001519}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001520def : SchedAlias<WriteFDiv64Ld, BWWriteResGroup161>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber323f2e12017-10-24 20:19:47 +00001521
Gadi Haber323f2e12017-10-24 20:19:47 +00001522def BWWriteResGroup165 : SchedWriteRes<[BWPort0]> {
1523 let Latency = 20;
1524 let NumMicroOps = 1;
1525 let ResourceCycles = [1];
1526}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001527def: InstRW<[BWWriteResGroup165], (instregex "DIV_(FPrST0|FST0r|FrST0)")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001528
Gadi Haber323f2e12017-10-24 20:19:47 +00001529def BWWriteResGroup167 : SchedWriteRes<[BWPort4,BWPort5,BWPort6,BWPort23,BWPort237,BWPort06,BWPort0156]> {
1530 let Latency = 20;
1531 let NumMicroOps = 8;
1532 let ResourceCycles = [1,1,1,1,1,1,2];
1533}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001534def: InstRW<[BWWriteResGroup167], (instrs INSB, INSL, INSW)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001535
Gadi Haber323f2e12017-10-24 20:19:47 +00001536def BWWriteResGroup169 : SchedWriteRes<[BWPort0,BWPort23]> {
1537 let Latency = 21;
1538 let NumMicroOps = 2;
1539 let ResourceCycles = [1,1];
1540}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001541def: InstRW<[BWWriteResGroup169], (instregex "DIV_F(32|64)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001542
Gadi Haber323f2e12017-10-24 20:19:47 +00001543def BWWriteResGroup171 : SchedWriteRes<[BWPort0,BWPort4,BWPort5,BWPort23,BWPort237,BWPort06,BWPort0156]> {
1544 let Latency = 21;
1545 let NumMicroOps = 19;
1546 let ResourceCycles = [2,1,4,1,1,4,6];
1547}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001548def: InstRW<[BWWriteResGroup171], (instrs CMPXCHG16B)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001549
1550def BWWriteResGroup172 : SchedWriteRes<[BWPort6,BWPort23,BWPort0156]> {
1551 let Latency = 22;
1552 let NumMicroOps = 18;
1553 let ResourceCycles = [1,1,16];
1554}
1555def: InstRW<[BWWriteResGroup172], (instregex "POPF64")>;
1556
Gadi Haber323f2e12017-10-24 20:19:47 +00001557def BWWriteResGroup176 : SchedWriteRes<[BWPort6,BWPort23,BWPort0156]> {
1558 let Latency = 23;
1559 let NumMicroOps = 19;
1560 let ResourceCycles = [3,1,15];
1561}
Craig Topper391c6f92017-12-10 01:24:08 +00001562def: InstRW<[BWWriteResGroup176], (instregex "XRSTOR(64)?")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001563
1564def BWWriteResGroup177 : SchedWriteRes<[BWPort0,BWPort1,BWPort23]> {
1565 let Latency = 24;
1566 let NumMicroOps = 3;
1567 let ResourceCycles = [1,1,1];
1568}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001569def: InstRW<[BWWriteResGroup177], (instregex "DIV_FI(16|32)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001570
Gadi Haber323f2e12017-10-24 20:19:47 +00001571def BWWriteResGroup180 : SchedWriteRes<[BWPort0,BWPort23]> {
1572 let Latency = 26;
1573 let NumMicroOps = 2;
1574 let ResourceCycles = [1,1];
1575}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001576def: InstRW<[BWWriteResGroup180], (instregex "DIVR_F(32|64)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001577
Gadi Haber323f2e12017-10-24 20:19:47 +00001578def BWWriteResGroup182 : SchedWriteRes<[BWPort0,BWPort1,BWPort23]> {
1579 let Latency = 29;
1580 let NumMicroOps = 3;
1581 let ResourceCycles = [1,1,1];
1582}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001583def: InstRW<[BWWriteResGroup182], (instregex "DIVR_FI(16|32)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001584
Gadi Haber323f2e12017-10-24 20:19:47 +00001585def BWWriteResGroup183_1 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
1586 let Latency = 22;
1587 let NumMicroOps = 7;
1588 let ResourceCycles = [1,3,2,1];
1589}
Craig Topper17a31182017-12-16 18:35:29 +00001590def: InstRW<[BWWriteResGroup183_1], (instrs VGATHERQPDrm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001591
1592def BWWriteResGroup183_2 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
1593 let Latency = 23;
1594 let NumMicroOps = 9;
1595 let ResourceCycles = [1,3,4,1];
1596}
Craig Topper17a31182017-12-16 18:35:29 +00001597def: InstRW<[BWWriteResGroup183_2], (instrs VGATHERQPDYrm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001598
1599def BWWriteResGroup183_3 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
1600 let Latency = 24;
1601 let NumMicroOps = 9;
1602 let ResourceCycles = [1,5,2,1];
1603}
Craig Topper17a31182017-12-16 18:35:29 +00001604def: InstRW<[BWWriteResGroup183_3], (instrs VGATHERQPSYrm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001605
1606def BWWriteResGroup183_4 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
1607 let Latency = 25;
1608 let NumMicroOps = 7;
1609 let ResourceCycles = [1,3,2,1];
1610}
Craig Topper17a31182017-12-16 18:35:29 +00001611def: InstRW<[BWWriteResGroup183_4], (instrs VGATHERDPDrm,
1612 VGATHERDPSrm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001613
1614def BWWriteResGroup183_5 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
1615 let Latency = 26;
1616 let NumMicroOps = 9;
1617 let ResourceCycles = [1,5,2,1];
1618}
Craig Topper17a31182017-12-16 18:35:29 +00001619def: InstRW<[BWWriteResGroup183_5], (instrs VGATHERDPDYrm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001620
1621def BWWriteResGroup183_6 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
1622 let Latency = 26;
1623 let NumMicroOps = 14;
Simon Pilgrimc21deec2018-03-24 19:37:28 +00001624 let ResourceCycles = [1,4,8,1];
Gadi Haber323f2e12017-10-24 20:19:47 +00001625}
Craig Topper17a31182017-12-16 18:35:29 +00001626def: InstRW<[BWWriteResGroup183_6], (instrs VGATHERDPSYrm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001627
1628def BWWriteResGroup183_7 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
1629 let Latency = 27;
1630 let NumMicroOps = 9;
1631 let ResourceCycles = [1,5,2,1];
1632}
Craig Topper17a31182017-12-16 18:35:29 +00001633def: InstRW<[BWWriteResGroup183_7], (instrs VGATHERQPSrm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001634
Gadi Haber323f2e12017-10-24 20:19:47 +00001635def BWWriteResGroup185 : SchedWriteRes<[BWPort4,BWPort6,BWPort23,BWPort237,BWPort0156]> {
1636 let Latency = 29;
1637 let NumMicroOps = 27;
1638 let ResourceCycles = [1,5,1,1,19];
1639}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001640def: InstRW<[BWWriteResGroup185], (instrs XSAVE64)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001641
1642def BWWriteResGroup186 : SchedWriteRes<[BWPort4,BWPort6,BWPort23,BWPort237,BWPort0156]> {
1643 let Latency = 30;
1644 let NumMicroOps = 28;
1645 let ResourceCycles = [1,6,1,1,19];
1646}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001647def: InstRW<[BWWriteResGroup186], (instrs XSAVE)>;
1648def: InstRW<[BWWriteResGroup186], (instregex "XSAVEC", "XSAVES", "XSAVEOPT")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001649
Gadi Haber323f2e12017-10-24 20:19:47 +00001650def BWWriteResGroup190 : SchedWriteRes<[BWPort0,BWPort1,BWPort5,BWPort23,BWPort0156]> {
1651 let Latency = 34;
1652 let NumMicroOps = 8;
1653 let ResourceCycles = [2,2,2,1,1];
1654}
Craig Topper13a16502018-03-19 00:56:09 +00001655def: InstRW<[BWWriteResGroup190], (instregex "DIV(8|16|32|64)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001656
1657def BWWriteResGroup191 : SchedWriteRes<[BWPort5,BWPort6,BWPort23,BWPort06,BWPort0156]> {
1658 let Latency = 34;
1659 let NumMicroOps = 23;
1660 let ResourceCycles = [1,5,3,4,10];
1661}
Craig Topper5a69a002018-03-21 06:28:42 +00001662def: InstRW<[BWWriteResGroup191], (instregex "IN(8|16|32)ri",
1663 "IN(8|16|32)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001664
1665def BWWriteResGroup193 : SchedWriteRes<[BWPort0,BWPort1,BWPort5,BWPort23,BWPort0156]> {
1666 let Latency = 35;
1667 let NumMicroOps = 8;
1668 let ResourceCycles = [2,2,2,1,1];
1669}
Craig Topper13a16502018-03-19 00:56:09 +00001670def: InstRW<[BWWriteResGroup193], (instregex "IDIV(8|16|32|64)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001671
1672def BWWriteResGroup194 : SchedWriteRes<[BWPort5,BWPort6,BWPort23,BWPort237,BWPort06,BWPort0156]> {
1673 let Latency = 35;
1674 let NumMicroOps = 23;
1675 let ResourceCycles = [1,5,2,1,4,10];
1676}
Craig Topper5a69a002018-03-21 06:28:42 +00001677def: InstRW<[BWWriteResGroup194], (instregex "OUT(8|16|32)ir",
1678 "OUT(8|16|32)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001679
Gadi Haber323f2e12017-10-24 20:19:47 +00001680def BWWriteResGroup196 : SchedWriteRes<[BWPort5,BWPort0156]> {
1681 let Latency = 42;
1682 let NumMicroOps = 22;
1683 let ResourceCycles = [2,20];
1684}
Craig Topper2d451e72018-03-18 08:38:06 +00001685def: InstRW<[BWWriteResGroup196], (instrs RDTSCP)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001686
1687def BWWriteResGroup197 : SchedWriteRes<[BWPort0,BWPort01,BWPort23,BWPort05,BWPort06,BWPort015,BWPort0156]> {
1688 let Latency = 60;
1689 let NumMicroOps = 64;
1690 let ResourceCycles = [2,2,8,1,10,2,39];
1691}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001692def: InstRW<[BWWriteResGroup197], (instrs FLDENVm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001693
1694def BWWriteResGroup198 : SchedWriteRes<[BWPort0,BWPort6,BWPort23,BWPort05,BWPort06,BWPort15,BWPort0156]> {
1695 let Latency = 63;
1696 let NumMicroOps = 88;
1697 let ResourceCycles = [4,4,31,1,2,1,45];
1698}
Craig Topper2d451e72018-03-18 08:38:06 +00001699def: InstRW<[BWWriteResGroup198], (instrs FXRSTOR64)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001700
1701def BWWriteResGroup199 : SchedWriteRes<[BWPort0,BWPort6,BWPort23,BWPort05,BWPort06,BWPort15,BWPort0156]> {
1702 let Latency = 63;
1703 let NumMicroOps = 90;
1704 let ResourceCycles = [4,2,33,1,2,1,47];
1705}
Craig Topper2d451e72018-03-18 08:38:06 +00001706def: InstRW<[BWWriteResGroup199], (instrs FXRSTOR)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001707
1708def BWWriteResGroup200 : SchedWriteRes<[BWPort5,BWPort01,BWPort0156]> {
1709 let Latency = 75;
1710 let NumMicroOps = 15;
1711 let ResourceCycles = [6,3,6];
1712}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +00001713def: InstRW<[BWWriteResGroup200], (instrs FNINIT)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001714
1715def BWWriteResGroup201 : SchedWriteRes<[BWPort0,BWPort1,BWPort5,BWPort6,BWPort01,BWPort0156]> {
1716 let Latency = 80;
1717 let NumMicroOps = 32;
1718 let ResourceCycles = [7,7,3,3,1,11];
1719}
1720def: InstRW<[BWWriteResGroup201], (instregex "DIV(16|32|64)r")>;
1721
1722def BWWriteResGroup202 : SchedWriteRes<[BWPort0,BWPort1,BWPort4,BWPort5,BWPort6,BWPort237,BWPort06,BWPort0156]> {
1723 let Latency = 115;
1724 let NumMicroOps = 100;
1725 let ResourceCycles = [9,9,11,8,1,11,21,30];
1726}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001727def: InstRW<[BWWriteResGroup202], (instrs FSTENVm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001728
Clement Courbet07c9ec62018-05-29 06:19:39 +00001729def: InstRW<[WriteZero], (instrs CLC)>;
1730
Gadi Haber323f2e12017-10-24 20:19:47 +00001731} // SchedModel