blob: 47c3702c5383faaa03328310917b9d522a43e688 [file] [log] [blame]
Gadi Haber323f2e12017-10-24 20:19:47 +00001//=- X86SchedBroadwell.td - X86 Broadwell Scheduling ---------*- tablegen -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the machine model for Broadwell to support instruction
11// scheduling and other instruction cost heuristics.
12//
13//===----------------------------------------------------------------------===//
Clement Courbet0f1da8f2018-05-02 13:54:38 +000014
Gadi Haber323f2e12017-10-24 20:19:47 +000015def BroadwellModel : SchedMachineModel {
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000016 // All x86 instructions are modeled as a single micro-op, and BW can decode 4
Gadi Haber323f2e12017-10-24 20:19:47 +000017 // instructions per cycle.
18 let IssueWidth = 4;
19 let MicroOpBufferSize = 192; // Based on the reorder buffer.
20 let LoadLatency = 5;
21 let MispredictPenalty = 16;
22
23 // Based on the LSD (loop-stream detector) queue size and benchmarking data.
24 let LoopMicroOpBufferSize = 50;
Simon Pilgrim68f9acc2017-12-12 16:12:53 +000025
Simon Pilgrimc21deec2018-03-24 19:37:28 +000026 // This flag is set to allow the scheduler to assign a default model to
Simon Pilgrim68f9acc2017-12-12 16:12:53 +000027 // unrecognized opcodes.
28 let CompleteModel = 0;
Gadi Haber323f2e12017-10-24 20:19:47 +000029}
30
31let SchedModel = BroadwellModel in {
32
33// Broadwell can issue micro-ops to 8 different ports in one cycle.
34
35// Ports 0, 1, 5, and 6 handle all computation.
36// Port 4 gets the data half of stores. Store data can be available later than
37// the store address, but since we don't model the latency of stores, we can
38// ignore that.
39// Ports 2 and 3 are identical. They handle loads and the address half of
40// stores. Port 7 can handle address calculations.
41def BWPort0 : ProcResource<1>;
42def BWPort1 : ProcResource<1>;
43def BWPort2 : ProcResource<1>;
44def BWPort3 : ProcResource<1>;
45def BWPort4 : ProcResource<1>;
46def BWPort5 : ProcResource<1>;
47def BWPort6 : ProcResource<1>;
48def BWPort7 : ProcResource<1>;
49
50// Many micro-ops are capable of issuing on multiple ports.
51def BWPort01 : ProcResGroup<[BWPort0, BWPort1]>;
52def BWPort23 : ProcResGroup<[BWPort2, BWPort3]>;
53def BWPort237 : ProcResGroup<[BWPort2, BWPort3, BWPort7]>;
54def BWPort04 : ProcResGroup<[BWPort0, BWPort4]>;
55def BWPort05 : ProcResGroup<[BWPort0, BWPort5]>;
56def BWPort06 : ProcResGroup<[BWPort0, BWPort6]>;
57def BWPort15 : ProcResGroup<[BWPort1, BWPort5]>;
58def BWPort16 : ProcResGroup<[BWPort1, BWPort6]>;
59def BWPort56 : ProcResGroup<[BWPort5, BWPort6]>;
60def BWPort015 : ProcResGroup<[BWPort0, BWPort1, BWPort5]>;
61def BWPort056 : ProcResGroup<[BWPort0, BWPort5, BWPort6]>;
62def BWPort0156: ProcResGroup<[BWPort0, BWPort1, BWPort5, BWPort6]>;
63
64// 60 Entry Unified Scheduler
65def BWPortAny : ProcResGroup<[BWPort0, BWPort1, BWPort2, BWPort3, BWPort4,
66 BWPort5, BWPort6, BWPort7]> {
67 let BufferSize=60;
68}
69
Simon Pilgrim30c38c32018-03-19 14:46:07 +000070// Integer division issued on port 0.
Craig Topper8104f262018-04-02 05:33:28 +000071def BWDivider : ProcResource<1>;
72// FP division and sqrt on port 0.
73def BWFPDivider : ProcResource<1>;
Simon Pilgrim30c38c32018-03-19 14:46:07 +000074
Gadi Haber323f2e12017-10-24 20:19:47 +000075// Loads are 5 cycles, so ReadAfterLd registers needn't be available until 5
76// cycles after the memory operand.
77def : ReadAdvance<ReadAfterLd, 5>;
78
79// Many SchedWrites are defined in pairs with and without a folded load.
80// Instructions with folded loads are usually micro-fused, so they only appear
81// as two micro-ops when queued in the reservation station.
82// This multiclass defines the resource usage for variants with and without
83// folded loads.
84multiclass BWWriteResPair<X86FoldableSchedWrite SchedRW,
Simon Pilgrim30c38c32018-03-19 14:46:07 +000085 list<ProcResourceKind> ExePorts,
Simon Pilgrime3547af2018-03-25 10:21:19 +000086 int Lat, list<int> Res = [1], int UOps = 1,
87 int LoadLat = 5> {
Gadi Haber323f2e12017-10-24 20:19:47 +000088 // Register variant is using a single cycle on ExePort.
Simon Pilgrim30c38c32018-03-19 14:46:07 +000089 def : WriteRes<SchedRW, ExePorts> {
90 let Latency = Lat;
91 let ResourceCycles = Res;
92 let NumMicroOps = UOps;
93 }
Gadi Haber323f2e12017-10-24 20:19:47 +000094
Simon Pilgrime3547af2018-03-25 10:21:19 +000095 // Memory variant also uses a cycle on port 2/3 and adds LoadLat cycles to
96 // the latency (default = 5).
Simon Pilgrim30c38c32018-03-19 14:46:07 +000097 def : WriteRes<SchedRW.Folded, !listconcat([BWPort23], ExePorts)> {
Simon Pilgrime3547af2018-03-25 10:21:19 +000098 let Latency = !add(Lat, LoadLat);
Simon Pilgrim30c38c32018-03-19 14:46:07 +000099 let ResourceCycles = !listconcat([1], Res);
Simon Pilgrime3547af2018-03-25 10:21:19 +0000100 let NumMicroOps = !add(UOps, 1);
Gadi Haber323f2e12017-10-24 20:19:47 +0000101 }
102}
103
Craig Topperf131b602018-04-06 16:16:46 +0000104// A folded store needs a cycle on port 4 for the store data, and an extra port
105// 2/3/7 cycle to recompute the address.
106def : WriteRes<WriteRMW, [BWPort237,BWPort4]>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000107
108// Arithmetic.
Simon Pilgrim2864b462018-05-08 14:55:16 +0000109defm : BWWriteResPair<WriteALU, [BWPort0156], 1>; // Simple integer ALU op.
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000110defm : BWWriteResPair<WriteADC, [BWPort06], 1>; // Integer ALU + flags op.
Simon Pilgrim2864b462018-05-08 14:55:16 +0000111defm : BWWriteResPair<WriteIMul, [BWPort1], 3>; // Integer multiplication.
112defm : BWWriteResPair<WriteIMul64, [BWPort1], 3>; // Integer 64-bit multiplication.
Simon Pilgrim25805542018-05-08 13:51:45 +0000113
114defm : BWWriteResPair<WriteDiv8, [BWPort0, BWDivider], 25, [1, 10]>;
115defm : BWWriteResPair<WriteDiv16, [BWPort0, BWDivider], 25, [1, 10]>;
116defm : BWWriteResPair<WriteDiv32, [BWPort0, BWDivider], 25, [1, 10]>;
117defm : BWWriteResPair<WriteDiv64, [BWPort0, BWDivider], 25, [1, 10]>;
118defm : BWWriteResPair<WriteIDiv8, [BWPort0, BWDivider], 25, [1, 10]>;
119defm : BWWriteResPair<WriteIDiv16, [BWPort0, BWDivider], 25, [1, 10]>;
120defm : BWWriteResPair<WriteIDiv32, [BWPort0, BWDivider], 25, [1, 10]>;
121defm : BWWriteResPair<WriteIDiv64, [BWPort0, BWDivider], 25, [1, 10]>;
122
Simon Pilgrim28e7bcb2018-03-26 21:06:14 +0000123defm : BWWriteResPair<WriteCRC32, [BWPort1], 3>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000124def : WriteRes<WriteIMulH, []> { let Latency = 3; } // Integer multiplication, high part.
Gadi Haber323f2e12017-10-24 20:19:47 +0000125
126def : WriteRes<WriteLEA, [BWPort15]>; // LEA instructions can't fold loads.
127
Craig Topperb7baa352018-04-08 17:53:18 +0000128defm : BWWriteResPair<WriteCMOV, [BWPort06], 1>; // Conditional move.
Simon Pilgrim2782a192018-05-17 16:47:30 +0000129defm : BWWriteResPair<WriteCMOV2, [BWPort06,BWPort0156], 2, [1,1], 2>; // // Conditional (CF + ZF flag) move.
Simon Pilgrim6e160c12018-05-12 18:07:07 +0000130defm : X86WriteRes<WriteFCMOV, [BWPort1], 3, [1], 1>; // x87 conditional move.
131
Craig Topperb7baa352018-04-08 17:53:18 +0000132def : WriteRes<WriteSETCC, [BWPort06]>; // Setcc.
133def : WriteRes<WriteSETCCStore, [BWPort06,BWPort4,BWPort237]> {
134 let Latency = 2;
135 let NumMicroOps = 3;
136}
137
Simon Pilgrimf33d9052018-03-26 18:19:28 +0000138// Bit counts.
139defm : BWWriteResPair<WriteBitScan, [BWPort1], 3>;
140defm : BWWriteResPair<WriteLZCNT, [BWPort1], 3>;
141defm : BWWriteResPair<WriteTZCNT, [BWPort1], 3>;
142defm : BWWriteResPair<WritePOPCNT, [BWPort1], 3>;
143
Gadi Haber323f2e12017-10-24 20:19:47 +0000144// Integer shifts and rotates.
Simon Pilgrim30c38c32018-03-19 14:46:07 +0000145defm : BWWriteResPair<WriteShift, [BWPort06], 1>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000146
Craig Topper89310f52018-03-29 20:41:39 +0000147// BMI1 BEXTR, BMI2 BZHI
148defm : BWWriteResPair<WriteBEXTR, [BWPort06,BWPort15], 2, [1,1], 2>;
149defm : BWWriteResPair<WriteBZHI, [BWPort15], 1>;
150
Gadi Haber323f2e12017-10-24 20:19:47 +0000151// Loads, stores, and moves, not folded with other operations.
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000152defm : X86WriteRes<WriteLoad, [BWPort23], 5, [1], 1>;
153defm : X86WriteRes<WriteStore, [BWPort237, BWPort4], 1, [1,1], 1>;
154defm : X86WriteRes<WriteStoreNT, [BWPort237, BWPort4], 1, [1,1], 2>;
Clement Courbet9212ef02018-06-07 07:37:49 +0000155defm : X86WriteRes<WriteMove, [BWPort0156], 1, [1], 1>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000156
157// Idioms that clear a register, like xorps %xmm0, %xmm0.
158// These can often bypass execution ports completely.
159def : WriteRes<WriteZero, []>;
160
Sanjoy Das1074eb22017-12-12 19:11:31 +0000161// Treat misc copies as a move.
162def : InstRW<[WriteMove], (instrs COPY)>;
163
Gadi Haber323f2e12017-10-24 20:19:47 +0000164// Branches don't produce values, so they have no latency, but they still
165// consume resources. Indirect branches can fold loads.
Simon Pilgrim30c38c32018-03-19 14:46:07 +0000166defm : BWWriteResPair<WriteJump, [BWPort06], 1>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000167
168// Floating point. This covers both scalar and vector operations.
Clement Courbetb78ab502018-05-31 11:41:27 +0000169defm : X86WriteRes<WriteFLD0, [BWPort01], 1, [1], 1>;
170defm : X86WriteRes<WriteFLD1, [BWPort01], 1, [2], 2>;
Clement Courbet2e41c5a2018-05-31 14:22:01 +0000171defm : X86WriteRes<WriteFLDC, [BWPort01], 1, [2], 2>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000172defm : X86WriteRes<WriteFLoad, [BWPort23], 5, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000173defm : X86WriteRes<WriteFLoadX, [BWPort23], 5, [1], 1>;
174defm : X86WriteRes<WriteFLoadY, [BWPort23], 6, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000175defm : X86WriteRes<WriteFMaskedLoad, [BWPort23,BWPort5], 7, [1,2], 3>;
176defm : X86WriteRes<WriteFMaskedLoadY, [BWPort23,BWPort5], 8, [1,2], 3>;
Simon Pilgrimab34aa82018-05-09 11:01:16 +0000177defm : X86WriteRes<WriteFStore, [BWPort237,BWPort4], 1, [1,1], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000178defm : X86WriteRes<WriteFStoreX, [BWPort237,BWPort4], 1, [1,1], 2>;
179defm : X86WriteRes<WriteFStoreY, [BWPort237,BWPort4], 1, [1,1], 2>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000180defm : X86WriteRes<WriteFStoreNT, [BWPort237,BWPort4], 1, [1,1], 2>;
181defm : X86WriteRes<WriteFStoreNTX, [BWPort237,BWPort4], 1, [1,1], 2>;
182defm : X86WriteRes<WriteFStoreNTY, [BWPort237,BWPort4], 1, [1,1], 2>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000183defm : X86WriteRes<WriteFMaskedStore, [BWPort0,BWPort4,BWPort237,BWPort15], 5, [1,1,1,1], 4>;
184defm : X86WriteRes<WriteFMaskedStoreY, [BWPort0,BWPort4,BWPort237,BWPort15], 5, [1,1,1,1], 4>;
185defm : X86WriteRes<WriteFMove, [BWPort5], 1, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000186defm : X86WriteRes<WriteFMoveX, [BWPort5], 1, [1], 1>;
187defm : X86WriteRes<WriteFMoveY, [BWPort5], 1, [1], 1>;
Simon Pilgrimfb7aa572018-03-15 14:45:30 +0000188
Simon Pilgrim1233e122018-05-07 20:52:53 +0000189defm : BWWriteResPair<WriteFAdd, [BWPort1], 3, [1], 1, 5>; // Floating point add/sub.
190defm : BWWriteResPair<WriteFAddX, [BWPort1], 3, [1], 1, 5>; // Floating point add/sub (XMM).
191defm : BWWriteResPair<WriteFAddY, [BWPort1], 3, [1], 1, 6>; // Floating point add/sub (YMM/ZMM).
192defm : BWWriteResPair<WriteFAdd64, [BWPort1], 3, [1], 1, 5>; // Floating point double add/sub.
193defm : BWWriteResPair<WriteFAdd64X, [BWPort1], 3, [1], 1, 5>; // Floating point double add/sub (XMM).
194defm : BWWriteResPair<WriteFAdd64Y, [BWPort1], 3, [1], 1, 6>; // Floating point double add/sub (YMM/ZMM).
195
196defm : BWWriteResPair<WriteFCmp, [BWPort1], 3, [1], 1, 5>; // Floating point compare.
197defm : BWWriteResPair<WriteFCmpX, [BWPort1], 3, [1], 1, 5>; // Floating point compare (XMM).
198defm : BWWriteResPair<WriteFCmpY, [BWPort1], 3, [1], 1, 6>; // Floating point compare (YMM/ZMM).
199defm : BWWriteResPair<WriteFCmp64, [BWPort1], 3, [1], 1, 5>; // Floating point double compare.
200defm : BWWriteResPair<WriteFCmp64X, [BWPort1], 3, [1], 1, 5>; // Floating point double compare (XMM).
201defm : BWWriteResPair<WriteFCmp64Y, [BWPort1], 3, [1], 1, 6>; // Floating point double compare (YMM/ZMM).
202
203defm : BWWriteResPair<WriteFCom, [BWPort1], 3>; // Floating point compare to flags.
204
205defm : BWWriteResPair<WriteFMul, [BWPort01], 3, [1], 1, 5>; // Floating point multiplication.
206defm : BWWriteResPair<WriteFMulX, [BWPort01], 3, [1], 1, 5>; // Floating point multiplication (XMM).
207defm : BWWriteResPair<WriteFMulY, [BWPort01], 3, [1], 1, 6>; // Floating point multiplication (YMM/ZMM).
208defm : BWWriteResPair<WriteFMul64, [BWPort01], 3, [1], 1, 5>; // Floating point double multiplication.
209defm : BWWriteResPair<WriteFMul64X, [BWPort01], 3, [1], 1, 5>; // Floating point double multiplication (XMM).
210defm : BWWriteResPair<WriteFMul64Y, [BWPort01], 3, [1], 1, 6>; // Floating point double multiplication (YMM/ZMM).
Simon Pilgrimac5d0a32018-05-07 16:15:46 +0000211
212//defm : BWWriteResPair<WriteFDiv, [BWPort0,BWFPDivider], 11, [1,3], 1, 5>; // Floating point division.
213defm : BWWriteResPair<WriteFDivX, [BWPort0,BWFPDivider], 11, [1,5], 1, 5>; // Floating point division (XMM).
214defm : BWWriteResPair<WriteFDivY, [BWPort0,BWPort015,BWFPDivider], 17, [2,1,10], 3, 6>; // Floating point division (YMM).
Clement Courbetc48435b2018-06-11 07:00:08 +0000215defm : X86WriteResPairUnsupported<WriteFDivZ>;
Simon Pilgrimac5d0a32018-05-07 16:15:46 +0000216//defm : BWWriteResPair<WriteFDiv64, [BWPort0,BWFPDivider], 14, [1,8], 1, 5>; // Floating point division.
217defm : BWWriteResPair<WriteFDiv64X, [BWPort0,BWFPDivider], 14, [1,8], 1, 5>; // Floating point division (XMM).
218defm : BWWriteResPair<WriteFDiv64Y, [BWPort0,BWPort015,BWFPDivider], 23, [2,1,16], 3, 6>; // Floating point division (YMM).
Clement Courbetc48435b2018-06-11 07:00:08 +0000219defm : X86WriteResPairUnsupported<WriteFDiv64Z>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000220
221defm : X86WriteRes<WriteFSqrt, [BWPort0,BWFPDivider], 11, [1,4], 1>; // Floating point square root.
222defm : X86WriteRes<WriteFSqrtLd, [BWPort0,BWPort23,BWFPDivider], 16, [1,1,7], 2>;
223defm : BWWriteResPair<WriteFSqrtX, [BWPort0,BWFPDivider], 11, [1,7], 1, 5>; // Floating point square root (XMM).
224defm : BWWriteResPair<WriteFSqrtY, [BWPort0,BWPort015,BWFPDivider], 21, [2,1,14], 3, 6>; // Floating point square root (YMM).
Clement Courbetc48435b2018-06-11 07:00:08 +0000225defm : X86WriteResPairUnsupported<WriteFSqrtZ>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000226defm : X86WriteRes<WriteFSqrt64, [BWPort0,BWFPDivider], 16, [1,8], 1>; // Floating point double square root.
227defm : X86WriteRes<WriteFSqrt64Ld, [BWPort0,BWPort23,BWFPDivider], 21, [1,1,14], 2>;
228defm : BWWriteResPair<WriteFSqrt64X, [BWPort0,BWFPDivider], 16, [1,14],1, 5>; // Floating point double square root (XMM).
229defm : BWWriteResPair<WriteFSqrt64Y, [BWPort0,BWPort015,BWFPDivider], 29, [2,1,28], 3, 6>; // Floating point double square root (YMM).
Clement Courbetc48435b2018-06-11 07:00:08 +0000230defm : X86WriteResPairUnsupported<WriteFSqrt64Z>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000231defm : BWWriteResPair<WriteFSqrt80, [BWPort0,BWFPDivider], 23, [1,9]>; // Floating point long double square root.
232
Simon Pilgrimc7088682018-05-01 18:06:07 +0000233defm : BWWriteResPair<WriteFRcp, [BWPort0], 5, [1], 1, 5>; // Floating point reciprocal estimate.
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000234defm : BWWriteResPair<WriteFRcpX, [BWPort0], 5, [1], 1, 5>; // Floating point reciprocal estimate (XMM).
235defm : BWWriteResPair<WriteFRcpY, [BWPort0,BWPort015], 11, [2,1], 3, 6>; // Floating point reciprocal estimate (YMM/ZMM).
236
Simon Pilgrimc7088682018-05-01 18:06:07 +0000237defm : BWWriteResPair<WriteFRsqrt, [BWPort0], 5, [1], 1, 5>; // Floating point reciprocal square root estimate.
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000238defm : BWWriteResPair<WriteFRsqrtX,[BWPort0], 5, [1], 1, 5>; // Floating point reciprocal square root estimate (XMM).
239defm : BWWriteResPair<WriteFRsqrtY,[BWPort0,BWPort015], 11, [2,1], 3, 6>; // Floating point reciprocal square root estimate (YMM/ZMM).
240
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +0000241defm : BWWriteResPair<WriteFMA, [BWPort01], 5, [1], 1, 5>; // Fused Multiply Add.
Simon Pilgrim67cc2462018-05-04 15:20:18 +0000242defm : BWWriteResPair<WriteFMAX, [BWPort01], 5, [1], 1, 5>; // Fused Multiply Add (XMM).
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +0000243defm : BWWriteResPair<WriteFMAY, [BWPort01], 5, [1], 1, 6>; // Fused Multiply Add (YMM/ZMM).
Simon Pilgrim542b20d2018-05-03 22:31:19 +0000244defm : BWWriteResPair<WriteDPPD, [BWPort0,BWPort1,BWPort5], 9, [1,1,1], 3, 5>; // Floating point double dot product.
245defm : BWWriteResPair<WriteDPPS, [BWPort0,BWPort1,BWPort5], 14, [2,1,1], 4, 5>; // Floating point single dot product.
246defm : BWWriteResPair<WriteDPPSY, [BWPort0,BWPort1,BWPort5], 14, [2,1,1], 4, 6>; // Floating point single dot product (YMM).
Simon Pilgrimbe51b202018-05-04 12:59:24 +0000247defm : BWWriteResPair<WriteFSign, [BWPort5], 1>; // Floating point fabs/fchs.
248defm : X86WriteRes<WriteFRnd, [BWPort23], 6, [1], 1>; // Floating point rounding.
249defm : X86WriteRes<WriteFRndY, [BWPort23], 6, [1], 1>; // Floating point rounding (YMM/ZMM).
250defm : X86WriteRes<WriteFRndLd, [BWPort1,BWPort23], 11, [2,1], 3>;
251defm : X86WriteRes<WriteFRndYLd, [BWPort1,BWPort23], 12, [2,1], 3>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +0000252defm : BWWriteResPair<WriteFLogic, [BWPort5], 1, [1], 1, 5>; // Floating point and/or/xor logicals.
253defm : BWWriteResPair<WriteFLogicY, [BWPort5], 1, [1], 1, 6>; // Floating point and/or/xor logicals (YMM/ZMM).
Simon Pilgrim210286e2018-05-08 10:28:03 +0000254defm : BWWriteResPair<WriteFTest, [BWPort0], 1, [1], 1, 5>; // Floating point TEST instructions.
255defm : BWWriteResPair<WriteFTestY, [BWPort0], 1, [1], 1, 6>; // Floating point TEST instructions (YMM/ZMM).
Simon Pilgrimdd8eae12018-05-01 14:25:01 +0000256defm : BWWriteResPair<WriteFShuffle, [BWPort5], 1, [1], 1, 5>; // Floating point vector shuffles.
257defm : BWWriteResPair<WriteFShuffleY, [BWPort5], 1, [1], 1, 6>; // Floating point vector shuffles (YMM/ZMM).
Simon Pilgrim8a937e02018-04-27 18:19:48 +0000258defm : BWWriteResPair<WriteFVarShuffle, [BWPort5], 1, [1], 1, 5>; // Floating point vector variable shuffles.
259defm : BWWriteResPair<WriteFVarShuffleY, [BWPort5], 1, [1], 1, 6>; // Floating point vector variable shuffles.
260defm : BWWriteResPair<WriteFBlend, [BWPort015], 1, [1], 1, 5>; // Floating point vector blends.
261defm : BWWriteResPair<WriteFBlendY, [BWPort015], 1, [1], 1, 6>; // Floating point vector blends.
Simon Pilgrim96855ec2018-04-22 14:43:12 +0000262defm : BWWriteResPair<WriteFVarBlend, [BWPort5], 2, [2], 2, 5>; // Fp vector variable blends.
Simon Pilgrim8a937e02018-04-27 18:19:48 +0000263defm : BWWriteResPair<WriteFVarBlendY, [BWPort5], 2, [2], 2, 6>; // Fp vector variable blends.
Gadi Haber323f2e12017-10-24 20:19:47 +0000264
265// FMA Scheduling helper class.
266// class FMASC { X86FoldableSchedWrite Sched = WriteFAdd; }
267
268// Vector integer operations.
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000269defm : X86WriteRes<WriteVecLoad, [BWPort23], 5, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000270defm : X86WriteRes<WriteVecLoadX, [BWPort23], 5, [1], 1>;
271defm : X86WriteRes<WriteVecLoadY, [BWPort23], 6, [1], 1>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000272defm : X86WriteRes<WriteVecLoadNT, [BWPort23], 5, [1], 1>;
273defm : X86WriteRes<WriteVecLoadNTY, [BWPort23], 6, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000274defm : X86WriteRes<WriteVecMaskedLoad, [BWPort23,BWPort5], 7, [1,2], 3>;
275defm : X86WriteRes<WriteVecMaskedLoadY, [BWPort23,BWPort5], 8, [1,2], 3>;
Simon Pilgrimab34aa82018-05-09 11:01:16 +0000276defm : X86WriteRes<WriteVecStore, [BWPort237,BWPort4], 1, [1,1], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000277defm : X86WriteRes<WriteVecStoreX, [BWPort237,BWPort4], 1, [1,1], 2>;
278defm : X86WriteRes<WriteVecStoreY, [BWPort237,BWPort4], 1, [1,1], 2>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000279defm : X86WriteRes<WriteVecStoreNT, [BWPort237,BWPort4], 1, [1,1], 2>;
280defm : X86WriteRes<WriteVecStoreNTY, [BWPort237,BWPort4], 1, [1,1], 2>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000281defm : X86WriteRes<WriteVecMaskedStore, [BWPort0,BWPort4,BWPort237,BWPort15], 5, [1,1,1,1], 4>;
282defm : X86WriteRes<WriteVecMaskedStoreY, [BWPort0,BWPort4,BWPort237,BWPort15], 5, [1,1,1,1], 4>;
283defm : X86WriteRes<WriteVecMove, [BWPort015], 1, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000284defm : X86WriteRes<WriteVecMoveX, [BWPort015], 1, [1], 1>;
285defm : X86WriteRes<WriteVecMoveY, [BWPort015], 1, [1], 1>;
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000286defm : X86WriteRes<WriteVecMoveToGpr, [BWPort0], 1, [1], 1>;
287defm : X86WriteRes<WriteVecMoveFromGpr, [BWPort5], 1, [1], 1>;
288
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000289defm : X86WriteRes<WriteEMMS, [BWPort01,BWPort15,BWPort015,BWPort0156], 31, [8,1,21,1], 31>;
Simon Pilgrimfb7aa572018-03-15 14:45:30 +0000290
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000291defm : BWWriteResPair<WriteVecALU, [BWPort15], 1, [1], 1, 5>; // Vector integer ALU op, no logicals.
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000292defm : BWWriteResPair<WriteVecALUX, [BWPort15], 1, [1], 1, 5>; // Vector integer ALU op, no logicals.
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000293defm : BWWriteResPair<WriteVecALUY, [BWPort15], 1, [1], 1, 6>; // Vector integer ALU op, no logicals (YMM/ZMM).
Simon Pilgrim57f2b182018-05-01 12:39:17 +0000294defm : BWWriteResPair<WriteVecLogic, [BWPort015], 1, [1], 1, 5>; // Vector integer and/or/xor.
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000295defm : BWWriteResPair<WriteVecLogicX,[BWPort015], 1, [1], 1, 5>; // Vector integer and/or/xor.
Simon Pilgrim57f2b182018-05-01 12:39:17 +0000296defm : BWWriteResPair<WriteVecLogicY,[BWPort015], 1, [1], 1, 6>; // Vector integer and/or/xor (YMM/ZMM).
Simon Pilgrim210286e2018-05-08 10:28:03 +0000297defm : BWWriteResPair<WriteVecTest, [BWPort0,BWPort5], 2, [1,1], 2, 5>; // Vector integer TEST instructions.
298defm : BWWriteResPair<WriteVecTestY, [BWPort0,BWPort5], 4, [1,1], 2, 6>; // Vector integer TEST instructions (YMM/ZMM).
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000299defm : BWWriteResPair<WriteVecIMul, [BWPort0], 5, [1], 1, 5>; // Vector integer multiply.
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000300defm : BWWriteResPair<WriteVecIMulX, [BWPort0], 5, [1], 1, 5>; // Vector integer multiply.
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000301defm : BWWriteResPair<WriteVecIMulY, [BWPort0], 5, [1], 1, 6>; // Vector integer multiply.
302defm : BWWriteResPair<WritePMULLD, [BWPort0], 10, [2], 2, 5>; // Vector PMULLD.
303defm : BWWriteResPair<WritePMULLDY, [BWPort0], 10, [2], 2, 6>; // Vector PMULLD (YMM/ZMM).
Simon Pilgrim819f2182018-05-02 17:58:50 +0000304defm : BWWriteResPair<WriteShuffle, [BWPort5], 1, [1], 1, 5>; // Vector shuffles.
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000305defm : BWWriteResPair<WriteShuffleX, [BWPort5], 1, [1], 1, 5>; // Vector shuffles.
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000306defm : BWWriteResPair<WriteShuffleY, [BWPort5], 1, [1], 1, 6>; // Vector shuffles (YMM/ZMM).
Simon Pilgrim819f2182018-05-02 17:58:50 +0000307defm : BWWriteResPair<WriteVarShuffle, [BWPort5], 1, [1], 1, 5>; // Vector variable shuffles.
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000308defm : BWWriteResPair<WriteVarShuffleX,[BWPort5], 1, [1], 1, 5>; // Vector variable shuffles.
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000309defm : BWWriteResPair<WriteVarShuffleY,[BWPort5], 1, [1], 1, 6>; // Vector variable shuffles (YMM/ZMM).
310defm : BWWriteResPair<WriteBlend, [BWPort5], 1, [1], 1, 5>; // Vector blends.
311defm : BWWriteResPair<WriteBlendY, [BWPort5], 1, [1], 1, 6>; // Vector blends (YMM/ZMM).
Simon Pilgrim96855ec2018-04-22 14:43:12 +0000312defm : BWWriteResPair<WriteVarBlend, [BWPort5], 2, [2], 2, 5>; // Vector variable blends.
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000313defm : BWWriteResPair<WriteVarBlendY, [BWPort5], 2, [2], 2, 6>; // Vector variable blends (YMM/ZMM).
Simon Pilgrima41ae2f2018-04-22 10:39:16 +0000314defm : BWWriteResPair<WriteMPSAD, [BWPort0, BWPort5], 7, [1, 2], 3, 5>; // Vector MPSAD.
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000315defm : BWWriteResPair<WriteMPSADY, [BWPort0, BWPort5], 7, [1, 2], 3, 6>; // Vector MPSAD.
316defm : BWWriteResPair<WritePSADBW, [BWPort0], 5, [1], 1, 5>; // Vector PSADBW.
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000317defm : BWWriteResPair<WritePSADBWX, [BWPort0], 5, [1], 1, 5>; // Vector PSADBW.
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000318defm : BWWriteResPair<WritePSADBWY, [BWPort0], 5, [1], 1, 6>; // Vector PSADBW (YMM/ZMM).
319defm : BWWriteResPair<WritePHMINPOS, [BWPort0], 5>; // Vector PHMINPOS.
Gadi Haber323f2e12017-10-24 20:19:47 +0000320
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000321// Vector integer shifts.
322defm : BWWriteResPair<WriteVecShift, [BWPort0], 1, [1], 1, 5>;
323defm : BWWriteResPair<WriteVecShiftX, [BWPort0,BWPort5], 2, [1,1], 2, 5>;
324defm : X86WriteRes<WriteVecShiftY, [BWPort0,BWPort5], 4, [1,1], 2>;
325defm : X86WriteRes<WriteVecShiftYLd, [BWPort0,BWPort23], 7, [1,1], 2>;
326
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000327defm : BWWriteResPair<WriteVecShiftImm, [BWPort0], 1, [1], 1, 5>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000328defm : BWWriteResPair<WriteVecShiftImmX, [BWPort0], 1, [1], 1, 5>; // Vector integer immediate shifts (XMM).
329defm : BWWriteResPair<WriteVecShiftImmY, [BWPort0], 1, [1], 1, 6>; // Vector integer immediate shifts (YMM/ZMM).
330defm : BWWriteResPair<WriteVarVecShift, [BWPort0, BWPort5], 3, [2,1], 3, 5>; // Variable vector shifts.
331defm : BWWriteResPair<WriteVarVecShiftY, [BWPort0, BWPort5], 3, [2,1], 3, 6>; // Variable vector shifts (YMM/ZMM).
332
Simon Pilgrimf7d2a932018-04-24 13:21:41 +0000333// Vector insert/extract operations.
334def : WriteRes<WriteVecInsert, [BWPort5]> {
335 let Latency = 2;
336 let NumMicroOps = 2;
337 let ResourceCycles = [2];
338}
339def : WriteRes<WriteVecInsertLd, [BWPort5,BWPort23]> {
340 let Latency = 6;
341 let NumMicroOps = 2;
342}
343
344def : WriteRes<WriteVecExtract, [BWPort0,BWPort5]> {
345 let Latency = 2;
346 let NumMicroOps = 2;
347}
348def : WriteRes<WriteVecExtractSt, [BWPort4,BWPort5,BWPort237]> {
349 let Latency = 2;
350 let NumMicroOps = 3;
351}
352
Gadi Haber323f2e12017-10-24 20:19:47 +0000353// Conversion between integer and float.
Simon Pilgrim5647e892018-05-16 10:53:45 +0000354defm : BWWriteResPair<WriteCvtSS2I, [BWPort1], 3>;
355defm : BWWriteResPair<WriteCvtPS2I, [BWPort1], 3>;
356defm : BWWriteResPair<WriteCvtPS2IY, [BWPort1], 3>;
357defm : BWWriteResPair<WriteCvtSD2I, [BWPort1], 3>;
358defm : BWWriteResPair<WriteCvtPD2I, [BWPort1], 3>;
359defm : BWWriteResPair<WriteCvtPD2IY, [BWPort1], 3>;
360
361defm : BWWriteResPair<WriteCvtI2SS, [BWPort1], 4>;
362defm : BWWriteResPair<WriteCvtI2PS, [BWPort1], 4>;
363defm : BWWriteResPair<WriteCvtI2PSY, [BWPort1], 4>;
364defm : BWWriteResPair<WriteCvtI2SD, [BWPort1], 4>;
365defm : BWWriteResPair<WriteCvtI2PD, [BWPort1], 4>;
366defm : BWWriteResPair<WriteCvtI2PDY, [BWPort1], 4>;
Simon Pilgrimbe9a2062018-05-15 17:36:49 +0000367
368defm : BWWriteResPair<WriteCvtSS2SD, [BWPort1], 3>;
369defm : BWWriteResPair<WriteCvtPS2PD, [BWPort1], 3>;
370defm : BWWriteResPair<WriteCvtPS2PDY, [BWPort1], 3>;
Simon Pilgrimbe9a2062018-05-15 17:36:49 +0000371defm : BWWriteResPair<WriteCvtSD2SS, [BWPort1], 3>;
372defm : BWWriteResPair<WriteCvtPD2PS, [BWPort1], 3>;
373defm : BWWriteResPair<WriteCvtPD2PSY, [BWPort1], 3>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000374
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000375defm : X86WriteRes<WriteCvtPH2PS, [BWPort0,BWPort5], 2, [1,1], 2>;
376defm : X86WriteRes<WriteCvtPH2PSY, [BWPort0,BWPort5], 2, [1,1], 2>;
377defm : X86WriteRes<WriteCvtPH2PSLd, [BWPort0,BWPort23], 6, [1,1], 2>;
378defm : X86WriteRes<WriteCvtPH2PSYLd, [BWPort0,BWPort23], 6, [1,1], 2>;
379
380defm : X86WriteRes<WriteCvtPS2PH, [BWPort1,BWPort5], 4, [1,1], 2>;
381defm : X86WriteRes<WriteCvtPS2PHY, [BWPort1,BWPort5], 6, [1,1], 2>;
382defm : X86WriteRes<WriteCvtPS2PHSt, [BWPort1,BWPort4,BWPort237], 5, [1,1,1], 3>;
383defm : X86WriteRes<WriteCvtPS2PHYSt, [BWPort1,BWPort4,BWPort237], 7, [1,1,1], 3>;
384
Gadi Haber323f2e12017-10-24 20:19:47 +0000385// Strings instructions.
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000386
Gadi Haber323f2e12017-10-24 20:19:47 +0000387// Packed Compare Implicit Length Strings, Return Mask
Gadi Haber323f2e12017-10-24 20:19:47 +0000388def : WriteRes<WritePCmpIStrM, [BWPort0]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000389 let Latency = 11;
390 let NumMicroOps = 3;
Gadi Haber323f2e12017-10-24 20:19:47 +0000391 let ResourceCycles = [3];
392}
393def : WriteRes<WritePCmpIStrMLd, [BWPort0, BWPort23]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000394 let Latency = 16;
395 let NumMicroOps = 4;
396 let ResourceCycles = [3,1];
Gadi Haber323f2e12017-10-24 20:19:47 +0000397}
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000398
399// Packed Compare Explicit Length Strings, Return Mask
400def : WriteRes<WritePCmpEStrM, [BWPort0, BWPort5, BWPort015, BWPort0156]> {
401 let Latency = 19;
402 let NumMicroOps = 9;
403 let ResourceCycles = [4,3,1,1];
404}
405def : WriteRes<WritePCmpEStrMLd, [BWPort0, BWPort5, BWPort23, BWPort015, BWPort0156]> {
406 let Latency = 24;
407 let NumMicroOps = 10;
408 let ResourceCycles = [4,3,1,1,1];
409}
410
411// Packed Compare Implicit Length Strings, Return Index
Gadi Haber323f2e12017-10-24 20:19:47 +0000412def : WriteRes<WritePCmpIStrI, [BWPort0]> {
413 let Latency = 11;
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000414 let NumMicroOps = 3;
Gadi Haber323f2e12017-10-24 20:19:47 +0000415 let ResourceCycles = [3];
416}
417def : WriteRes<WritePCmpIStrILd, [BWPort0, BWPort23]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000418 let Latency = 16;
419 let NumMicroOps = 4;
420 let ResourceCycles = [3,1];
Gadi Haber323f2e12017-10-24 20:19:47 +0000421}
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000422
423// Packed Compare Explicit Length Strings, Return Index
424def : WriteRes<WritePCmpEStrI, [BWPort0, BWPort5, BWPort0156]> {
425 let Latency = 18;
426 let NumMicroOps = 8;
427 let ResourceCycles = [4,3,1];
428}
429def : WriteRes<WritePCmpEStrILd, [BWPort0, BWPort5, BWPort23, BWPort0156]> {
430 let Latency = 23;
431 let NumMicroOps = 9;
432 let ResourceCycles = [4,3,1,1];
Gadi Haber323f2e12017-10-24 20:19:47 +0000433}
434
Simon Pilgrima2f26782018-03-27 20:38:54 +0000435// MOVMSK Instructions.
Simon Pilgrimbf4c8c02018-05-04 14:54:33 +0000436def : WriteRes<WriteFMOVMSK, [BWPort0]> { let Latency = 3; }
437def : WriteRes<WriteVecMOVMSK, [BWPort0]> { let Latency = 3; }
438def : WriteRes<WriteVecMOVMSKY, [BWPort0]> { let Latency = 3; }
439def : WriteRes<WriteMMXMOVMSK, [BWPort0]> { let Latency = 1; }
Simon Pilgrima2f26782018-03-27 20:38:54 +0000440
Gadi Haber323f2e12017-10-24 20:19:47 +0000441// AES instructions.
442def : WriteRes<WriteAESDecEnc, [BWPort5]> { // Decryption, encryption.
443 let Latency = 7;
Simon Pilgrim7684e052018-03-22 13:18:08 +0000444 let NumMicroOps = 1;
Gadi Haber323f2e12017-10-24 20:19:47 +0000445 let ResourceCycles = [1];
446}
447def : WriteRes<WriteAESDecEncLd, [BWPort5, BWPort23]> {
Simon Pilgrim7684e052018-03-22 13:18:08 +0000448 let Latency = 12;
449 let NumMicroOps = 2;
450 let ResourceCycles = [1,1];
Gadi Haber323f2e12017-10-24 20:19:47 +0000451}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000452
Gadi Haber323f2e12017-10-24 20:19:47 +0000453def : WriteRes<WriteAESIMC, [BWPort5]> { // InvMixColumn.
454 let Latency = 14;
Simon Pilgrim7684e052018-03-22 13:18:08 +0000455 let NumMicroOps = 2;
Gadi Haber323f2e12017-10-24 20:19:47 +0000456 let ResourceCycles = [2];
457}
458def : WriteRes<WriteAESIMCLd, [BWPort5, BWPort23]> {
Simon Pilgrim7684e052018-03-22 13:18:08 +0000459 let Latency = 19;
460 let NumMicroOps = 3;
461 let ResourceCycles = [2,1];
Gadi Haber323f2e12017-10-24 20:19:47 +0000462}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000463
464def : WriteRes<WriteAESKeyGen, [BWPort0, BWPort5, BWPort015]> { // Key Generation.
465 let Latency = 29;
466 let NumMicroOps = 11;
467 let ResourceCycles = [2,7,2];
Gadi Haber323f2e12017-10-24 20:19:47 +0000468}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000469def : WriteRes<WriteAESKeyGenLd, [BWPort0, BWPort5, BWPort23, BWPort015]> {
470 let Latency = 33;
471 let NumMicroOps = 11;
472 let ResourceCycles = [2,7,1,1];
Gadi Haber323f2e12017-10-24 20:19:47 +0000473}
474
475// Carry-less multiplication instructions.
Simon Pilgrim3b2ff1f2018-03-22 13:37:30 +0000476defm : BWWriteResPair<WriteCLMul, [BWPort0], 5>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000477
478// Catch-all for expensive system instructions.
479def : WriteRes<WriteSystem, [BWPort0156]> { let Latency = 100; } // def WriteSystem : SchedWrite;
480
481// AVX2.
Simon Pilgrimca7981a2018-05-09 19:27:48 +0000482defm : BWWriteResPair<WriteFShuffle256, [BWPort5], 3, [1], 1, 6>; // Fp 256-bit width vector shuffles.
483defm : BWWriteResPair<WriteFVarShuffle256, [BWPort5], 3, [1], 1, 6>; // Fp 256-bit width vector variable shuffles.
484defm : BWWriteResPair<WriteShuffle256, [BWPort5], 3, [1], 1, 6>; // 256-bit width vector shuffles.
485defm : BWWriteResPair<WriteVarShuffle256, [BWPort5], 3, [1], 1, 6>; // 256-bit width vector variable shuffles.
Gadi Haber323f2e12017-10-24 20:19:47 +0000486
487// Old microcoded instructions that nobody use.
488def : WriteRes<WriteMicrocoded, [BWPort0156]> { let Latency = 100; } // def WriteMicrocoded : SchedWrite;
489
490// Fence instructions.
491def : WriteRes<WriteFence, [BWPort23, BWPort4]>;
492
Craig Topper05242bf2018-04-21 18:07:36 +0000493// Load/store MXCSR.
494def : WriteRes<WriteLDMXCSR, [BWPort0,BWPort23,BWPort0156]> { let Latency = 7; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; }
495def : WriteRes<WriteSTMXCSR, [BWPort4,BWPort5,BWPort237]> { let Latency = 2; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; }
496
Gadi Haber323f2e12017-10-24 20:19:47 +0000497// Nop, not very useful expect it provides a model for nops!
498def : WriteRes<WriteNop, []>;
499
500////////////////////////////////////////////////////////////////////////////////
501// Horizontal add/sub instructions.
502////////////////////////////////////////////////////////////////////////////////
Gadi Haber323f2e12017-10-24 20:19:47 +0000503
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000504defm : BWWriteResPair<WriteFHAdd, [BWPort1,BWPort5], 5, [1,2], 3, 5>;
Simon Pilgrimc3c767b2018-04-27 16:11:57 +0000505defm : BWWriteResPair<WriteFHAddY, [BWPort1,BWPort5], 5, [1,2], 3, 6>;
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000506defm : BWWriteResPair<WritePHAdd, [BWPort5,BWPort15], 3, [2,1], 3, 5>;
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000507defm : BWWriteResPair<WritePHAddX, [BWPort5,BWPort15], 3, [2,1], 3, 5>;
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000508defm : BWWriteResPair<WritePHAddY, [BWPort5,BWPort15], 3, [2,1], 3, 6>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000509
510// Remaining instrs.
511
512def BWWriteResGroup1 : SchedWriteRes<[BWPort0]> {
513 let Latency = 1;
514 let NumMicroOps = 1;
515 let ResourceCycles = [1];
516}
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000517def: InstRW<[BWWriteResGroup1], (instregex "VPSLLVQ(Y?)rr",
Simon Pilgrim210286e2018-05-08 10:28:03 +0000518 "VPSRLVQ(Y?)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000519
520def BWWriteResGroup2 : SchedWriteRes<[BWPort1]> {
521 let Latency = 1;
522 let NumMicroOps = 1;
523 let ResourceCycles = [1];
524}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000525def: InstRW<[BWWriteResGroup2], (instregex "COM(P?)_FST0r",
526 "UCOM_F(P?)r")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000527
528def BWWriteResGroup3 : SchedWriteRes<[BWPort5]> {
529 let Latency = 1;
530 let NumMicroOps = 1;
531 let ResourceCycles = [1];
532}
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000533def: InstRW<[BWWriteResGroup3], (instregex "MMX_MOVQ2DQrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000534
535def BWWriteResGroup4 : SchedWriteRes<[BWPort6]> {
536 let Latency = 1;
537 let NumMicroOps = 1;
538 let ResourceCycles = [1];
539}
540def: InstRW<[BWWriteResGroup4], (instregex "JMP(16|32|64)r")>;
541
542def BWWriteResGroup5 : SchedWriteRes<[BWPort01]> {
543 let Latency = 1;
544 let NumMicroOps = 1;
545 let ResourceCycles = [1];
546}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000547def: InstRW<[BWWriteResGroup5], (instrs FINCSTP, FNOP)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000548
549def BWWriteResGroup6 : SchedWriteRes<[BWPort06]> {
550 let Latency = 1;
551 let NumMicroOps = 1;
552 let ResourceCycles = [1];
553}
Craig Topperfbe31322018-04-05 21:56:19 +0000554def: InstRW<[BWWriteResGroup6], (instrs CDQ, CQO)>;
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000555def: InstRW<[BWWriteResGroup6], (instregex "BT(16|32|64)ri8",
Craig Topper5a69a002018-03-21 06:28:42 +0000556 "BT(16|32|64)rr",
557 "BTC(16|32|64)ri8",
558 "BTC(16|32|64)rr",
559 "BTR(16|32|64)ri8",
560 "BTR(16|32|64)rr",
561 "BTS(16|32|64)ri8",
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000562 "BTS(16|32|64)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000563
564def BWWriteResGroup7 : SchedWriteRes<[BWPort15]> {
565 let Latency = 1;
566 let NumMicroOps = 1;
567 let ResourceCycles = [1];
568}
Craig Topper5a69a002018-03-21 06:28:42 +0000569def: InstRW<[BWWriteResGroup7], (instregex "ANDN(32|64)rr",
570 "BLSI(32|64)rr",
571 "BLSMSK(32|64)rr",
Simon Pilgrimed09ebb2018-04-23 21:04:23 +0000572 "BLSR(32|64)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000573
574def BWWriteResGroup8 : SchedWriteRes<[BWPort015]> {
575 let Latency = 1;
576 let NumMicroOps = 1;
577 let ResourceCycles = [1];
578}
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000579def: InstRW<[BWWriteResGroup8], (instregex "VPBLENDD(Y?)rri")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000580
581def BWWriteResGroup9 : SchedWriteRes<[BWPort0156]> {
582 let Latency = 1;
583 let NumMicroOps = 1;
584 let ResourceCycles = [1];
585}
Simon Pilgrimd5ada492018-04-29 15:33:15 +0000586def: InstRW<[BWWriteResGroup9], (instrs LAHF, SAHF)>; // TODO: This doesnt match Agner's data
587def: InstRW<[BWWriteResGroup9], (instregex "NOOP",
Craig Topper5a69a002018-03-21 06:28:42 +0000588 "SGDT64m",
589 "SIDT64m",
Craig Topper5a69a002018-03-21 06:28:42 +0000590 "SMSW16m",
Craig Topper5a69a002018-03-21 06:28:42 +0000591 "STRm",
Craig Topperb5f26592018-04-19 18:00:17 +0000592 "SYSCALL")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000593
594def BWWriteResGroup10 : SchedWriteRes<[BWPort4,BWPort237]> {
595 let Latency = 1;
596 let NumMicroOps = 2;
597 let ResourceCycles = [1,1];
598}
Craig Topper5a69a002018-03-21 06:28:42 +0000599def: InstRW<[BWWriteResGroup10], (instregex "FBSTPm",
Simon Pilgrimc4b8d362018-05-18 14:08:01 +0000600 "ST_FP(32|64|80)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000601
Gadi Haber323f2e12017-10-24 20:19:47 +0000602def BWWriteResGroup12 : SchedWriteRes<[BWPort01]> {
603 let Latency = 2;
604 let NumMicroOps = 2;
605 let ResourceCycles = [2];
606}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000607def: InstRW<[BWWriteResGroup12], (instrs FDECSTP)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000608
609def BWWriteResGroup13 : SchedWriteRes<[BWPort06]> {
610 let Latency = 2;
611 let NumMicroOps = 2;
612 let ResourceCycles = [2];
613}
Craig Topper5a69a002018-03-21 06:28:42 +0000614def: InstRW<[BWWriteResGroup13], (instregex "ROL(8|16|32|64)r1",
615 "ROL(8|16|32|64)ri",
616 "ROR(8|16|32|64)r1",
617 "ROR(8|16|32|64)ri")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000618
619def BWWriteResGroup14 : SchedWriteRes<[BWPort0156]> {
620 let Latency = 2;
621 let NumMicroOps = 2;
622 let ResourceCycles = [2];
623}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000624def: InstRW<[BWWriteResGroup14], (instrs LFENCE,
625 MFENCE,
626 WAIT,
627 XGETBV)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000628
629def BWWriteResGroup15 : SchedWriteRes<[BWPort0,BWPort5]> {
630 let Latency = 2;
631 let NumMicroOps = 2;
632 let ResourceCycles = [1,1];
633}
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000634def: InstRW<[BWWriteResGroup15], (instregex "(V?)CVTPS2PDrr",
Simon Pilgrim210286e2018-05-08 10:28:03 +0000635 "(V?)CVTSS2SDrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000636
637def BWWriteResGroup16 : SchedWriteRes<[BWPort6,BWPort0156]> {
638 let Latency = 2;
639 let NumMicroOps = 2;
640 let ResourceCycles = [1,1];
641}
642def: InstRW<[BWWriteResGroup16], (instregex "CLFLUSH")>;
643
644def BWWriteResGroup17 : SchedWriteRes<[BWPort01,BWPort015]> {
645 let Latency = 2;
646 let NumMicroOps = 2;
647 let ResourceCycles = [1,1];
648}
649def: InstRW<[BWWriteResGroup17], (instregex "MMX_MOVDQ2Qrr")>;
650
651def BWWriteResGroup18 : SchedWriteRes<[BWPort237,BWPort0156]> {
652 let Latency = 2;
653 let NumMicroOps = 2;
654 let ResourceCycles = [1,1];
655}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000656def: InstRW<[BWWriteResGroup18], (instrs SFENCE)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000657
658def BWWriteResGroup19 : SchedWriteRes<[BWPort06,BWPort15]> {
659 let Latency = 2;
660 let NumMicroOps = 2;
661 let ResourceCycles = [1,1];
662}
Craig Topper498875f2018-04-04 17:54:19 +0000663def: InstRW<[BWWriteResGroup19], (instrs BSWAP64r)>;
664
665def BWWriteResGroup19_1 : SchedWriteRes<[BWPort15]> {
666 let Latency = 1;
667 let NumMicroOps = 1;
668 let ResourceCycles = [1];
669}
670def: InstRW<[BWWriteResGroup19_1], (instrs BSWAP32r)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000671
672def BWWriteResGroup20 : SchedWriteRes<[BWPort06,BWPort0156]> {
673 let Latency = 2;
674 let NumMicroOps = 2;
675 let ResourceCycles = [1,1];
676}
Craig Topper2d451e72018-03-18 08:38:06 +0000677def: InstRW<[BWWriteResGroup20], (instrs CWD)>;
Craig Topperb4c78732018-03-19 19:00:32 +0000678def: InstRW<[BWWriteResGroup20], (instrs JCXZ, JECXZ, JRCXZ)>;
Craig Topper5a69a002018-03-21 06:28:42 +0000679def: InstRW<[BWWriteResGroup20], (instregex "ADC8i8",
680 "ADC8ri",
Craig Topper5a69a002018-03-21 06:28:42 +0000681 "SBB8i8",
682 "SBB8ri",
683 "SET(A|BE)r")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000684
Gadi Haber323f2e12017-10-24 20:19:47 +0000685def BWWriteResGroup22 : SchedWriteRes<[BWPort4,BWPort6,BWPort237]> {
686 let Latency = 2;
687 let NumMicroOps = 3;
688 let ResourceCycles = [1,1,1];
689}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000690def: InstRW<[BWWriteResGroup22], (instrs FNSTCW16m)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000691
Gadi Haber323f2e12017-10-24 20:19:47 +0000692def BWWriteResGroup24 : SchedWriteRes<[BWPort4,BWPort237,BWPort15]> {
693 let Latency = 2;
694 let NumMicroOps = 3;
695 let ResourceCycles = [1,1,1];
696}
697def: InstRW<[BWWriteResGroup24], (instregex "MOVBE(16|32|64)mr")>;
698
699def BWWriteResGroup25 : SchedWriteRes<[BWPort4,BWPort237,BWPort0156]> {
700 let Latency = 2;
701 let NumMicroOps = 3;
702 let ResourceCycles = [1,1,1];
703}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000704def: InstRW<[BWWriteResGroup25], (instrs PUSH16r, PUSH32r, PUSH64r,
705 STOSB, STOSL, STOSQ, STOSW)>;
Craig Topper5a69a002018-03-21 06:28:42 +0000706def: InstRW<[BWWriteResGroup25], (instregex "PUSH(16|32|64)rmr",
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000707 "PUSH64i8")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000708
Gadi Haber323f2e12017-10-24 20:19:47 +0000709def BWWriteResGroup27 : SchedWriteRes<[BWPort1]> {
710 let Latency = 3;
711 let NumMicroOps = 1;
712 let ResourceCycles = [1];
713}
Simon Pilgrimc0f654f2018-04-21 11:25:02 +0000714def: InstRW<[BWWriteResGroup27], (instregex "MMX_CVTPI2PSirr",
Craig Topper5a69a002018-03-21 06:28:42 +0000715 "PDEP(32|64)rr",
716 "PEXT(32|64)rr",
Craig Topper5a69a002018-03-21 06:28:42 +0000717 "SHLD(16|32|64)rri8",
718 "SHRD(16|32|64)rri8",
Simon Pilgrim920802c2018-04-21 21:16:44 +0000719 "(V?)CVTDQ2PS(Y?)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000720
721def BWWriteResGroup27_16 : SchedWriteRes<[BWPort1, BWPort0156]> {
Craig Topperf846e2d2018-04-19 05:34:05 +0000722 let Latency = 4;
Gadi Haber323f2e12017-10-24 20:19:47 +0000723 let NumMicroOps = 2;
724 let ResourceCycles = [1,1];
725}
Clement Courbet327fac42018-03-07 08:14:02 +0000726def: InstRW<[BWWriteResGroup27_16], (instrs IMUL16rri, IMUL16rri8)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000727
728def BWWriteResGroup28 : SchedWriteRes<[BWPort5]> {
729 let Latency = 3;
730 let NumMicroOps = 1;
731 let ResourceCycles = [1];
732}
Simon Pilgrim825ead92018-04-21 20:45:12 +0000733def: InstRW<[BWWriteResGroup28], (instregex "VPBROADCASTBrr",
Simon Pilgrime480ed02018-05-07 18:25:19 +0000734 "VPBROADCASTWrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000735
Gadi Haber323f2e12017-10-24 20:19:47 +0000736def BWWriteResGroup30 : SchedWriteRes<[BWPort0156]> {
Craig Topperb5f26592018-04-19 18:00:17 +0000737 let Latency = 2;
Gadi Haber323f2e12017-10-24 20:19:47 +0000738 let NumMicroOps = 3;
739 let ResourceCycles = [3];
740}
Craig Topperb5f26592018-04-19 18:00:17 +0000741def: InstRW<[BWWriteResGroup30], (instrs XADD8rr, XADD16rr, XADD32rr, XADD64rr,
742 XCHG8rr, XCHG16rr, XCHG32rr, XCHG64rr,
743 XCHG16ar, XCHG32ar, XCHG64ar)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000744
Gadi Haber323f2e12017-10-24 20:19:47 +0000745def BWWriteResGroup33 : SchedWriteRes<[BWPort5,BWPort0156]> {
746 let Latency = 3;
747 let NumMicroOps = 3;
748 let ResourceCycles = [2,1];
749}
Craig Topper5a69a002018-03-21 06:28:42 +0000750def: InstRW<[BWWriteResGroup33], (instregex "MMX_PACKSSDWirr",
751 "MMX_PACKSSWBirr",
752 "MMX_PACKUSWBirr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000753
754def BWWriteResGroup34 : SchedWriteRes<[BWPort6,BWPort0156]> {
755 let Latency = 3;
756 let NumMicroOps = 3;
757 let ResourceCycles = [1,2];
758}
759def: InstRW<[BWWriteResGroup34], (instregex "CLD")>;
760
761def BWWriteResGroup35 : SchedWriteRes<[BWPort06,BWPort0156]> {
762 let Latency = 3;
763 let NumMicroOps = 3;
764 let ResourceCycles = [1,2];
765}
Craig Topper5a69a002018-03-21 06:28:42 +0000766def: InstRW<[BWWriteResGroup35], (instregex "RCL(8|16|32|64)r1",
767 "RCL(8|16|32|64)ri",
768 "RCR(8|16|32|64)r1",
769 "RCR(8|16|32|64)ri")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000770
771def BWWriteResGroup36 : SchedWriteRes<[BWPort06,BWPort0156]> {
772 let Latency = 3;
773 let NumMicroOps = 3;
774 let ResourceCycles = [2,1];
775}
Craig Topper5a69a002018-03-21 06:28:42 +0000776def: InstRW<[BWWriteResGroup36], (instregex "ROL(8|16|32|64)rCL",
777 "ROR(8|16|32|64)rCL",
778 "SAR(8|16|32|64)rCL",
779 "SHL(8|16|32|64)rCL",
780 "SHR(8|16|32|64)rCL")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000781
782def BWWriteResGroup37 : SchedWriteRes<[BWPort4,BWPort6,BWPort237,BWPort0156]> {
783 let Latency = 3;
784 let NumMicroOps = 4;
785 let ResourceCycles = [1,1,1,1];
786}
787def: InstRW<[BWWriteResGroup37], (instregex "CALL(16|32|64)r")>;
788
789def BWWriteResGroup38 : SchedWriteRes<[BWPort4,BWPort237,BWPort06,BWPort0156]> {
790 let Latency = 3;
791 let NumMicroOps = 4;
792 let ResourceCycles = [1,1,1,1];
793}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000794def: InstRW<[BWWriteResGroup38], (instrs CALL64pcrel32)>;
795def: InstRW<[BWWriteResGroup38], (instregex "SET(A|BE)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000796
797def BWWriteResGroup39 : SchedWriteRes<[BWPort0,BWPort1]> {
798 let Latency = 4;
799 let NumMicroOps = 2;
800 let ResourceCycles = [1,1];
801}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000802def: InstRW<[BWWriteResGroup39], (instregex "(V?)CVT(T?)SD2SI64rr",
803 "(V?)CVT(T?)SD2SIrr",
804 "(V?)CVT(T?)SS2SI64rr",
805 "(V?)CVT(T?)SS2SIrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000806
807def BWWriteResGroup40 : SchedWriteRes<[BWPort0,BWPort5]> {
808 let Latency = 4;
809 let NumMicroOps = 2;
810 let ResourceCycles = [1,1];
811}
Simon Pilgrim210286e2018-05-08 10:28:03 +0000812def: InstRW<[BWWriteResGroup40], (instregex "VCVTPS2PDYrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000813
814def BWWriteResGroup41 : SchedWriteRes<[BWPort0,BWPort0156]> {
815 let Latency = 4;
816 let NumMicroOps = 2;
817 let ResourceCycles = [1,1];
818}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000819def: InstRW<[BWWriteResGroup41], (instrs FNSTSW16r)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000820
821def BWWriteResGroup42 : SchedWriteRes<[BWPort1,BWPort5]> {
822 let Latency = 4;
823 let NumMicroOps = 2;
824 let ResourceCycles = [1,1];
825}
Craig Topper4a3be6e2018-03-22 19:22:51 +0000826def: InstRW<[BWWriteResGroup42], (instrs IMUL64r, MUL64r, MULX64rr)>;
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000827def: InstRW<[BWWriteResGroup42], (instregex "MMX_CVTPI2PDirr",
828 "MMX_CVT(T?)PD2PIirr",
829 "MMX_CVT(T?)PS2PIirr",
Simon Pilgrimc21deec2018-03-24 19:37:28 +0000830 "(V?)CVTDQ2PDrr",
Simon Pilgrimc21deec2018-03-24 19:37:28 +0000831 "(V?)CVTPD2PSrr",
Simon Pilgrimc21deec2018-03-24 19:37:28 +0000832 "(V?)CVTSD2SSrr",
833 "(V?)CVTSI642SDrr",
834 "(V?)CVTSI2SDrr",
835 "(V?)CVTSI2SSrr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000836 "(V?)CVT(T?)PD2DQrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000837
838def BWWriteResGroup42_16 : SchedWriteRes<[BWPort1,BWPort06,BWPort0156]> {
839 let Latency = 4;
840 let NumMicroOps = 4;
Craig Topperf846e2d2018-04-19 05:34:05 +0000841 let ResourceCycles = [1,1,2];
Gadi Haber323f2e12017-10-24 20:19:47 +0000842}
Craig Topper5a69a002018-03-21 06:28:42 +0000843def: InstRW<[BWWriteResGroup42_16], (instrs IMUL16r, MUL16r)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000844
845def BWWriteResGroup43 : SchedWriteRes<[BWPort0,BWPort4,BWPort237]> {
846 let Latency = 4;
847 let NumMicroOps = 3;
848 let ResourceCycles = [1,1,1];
849}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000850def: InstRW<[BWWriteResGroup43], (instrs FNSTSWm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000851
852def BWWriteResGroup44 : SchedWriteRes<[BWPort1,BWPort4,BWPort237]> {
853 let Latency = 4;
854 let NumMicroOps = 3;
855 let ResourceCycles = [1,1,1];
856}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +0000857def: InstRW<[BWWriteResGroup44], (instregex "IST(T?)_FP(16|32|64)m",
858 "IST_F(16|32)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000859
860def BWWriteResGroup45 : SchedWriteRes<[BWPort0156]> {
861 let Latency = 4;
862 let NumMicroOps = 4;
863 let ResourceCycles = [4];
864}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000865def: InstRW<[BWWriteResGroup45], (instrs FNCLEX)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000866
867def BWWriteResGroup46 : SchedWriteRes<[BWPort015,BWPort0156]> {
868 let Latency = 4;
869 let NumMicroOps = 4;
870 let ResourceCycles = [1,3];
871}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000872def: InstRW<[BWWriteResGroup46], (instrs VZEROUPPER)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000873
874def BWWriteResGroup47 : SchedWriteRes<[BWPort0]> {
875 let Latency = 5;
876 let NumMicroOps = 1;
877 let ResourceCycles = [1];
878}
Simon Pilgrima53d3302018-05-02 16:16:24 +0000879def: InstRW<[BWWriteResGroup47], (instregex "(V?)PCMPGTQ(Y?)rr",
Simon Pilgrima3686c92018-05-10 19:08:06 +0000880 "MUL_(FPrST0|FST0r|FrST0)")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000881
Gadi Haber323f2e12017-10-24 20:19:47 +0000882def BWWriteResGroup49 : SchedWriteRes<[BWPort23]> {
883 let Latency = 5;
884 let NumMicroOps = 1;
885 let ResourceCycles = [1];
886}
Simon Pilgrim02fc3752018-04-21 12:15:42 +0000887def: InstRW<[BWWriteResGroup49], (instregex "MOVSX(16|32|64)rm16",
Craig Topper5a69a002018-03-21 06:28:42 +0000888 "MOVSX(16|32|64)rm32",
889 "MOVSX(16|32|64)rm8",
Craig Topper5a69a002018-03-21 06:28:42 +0000890 "MOVZX(16|32|64)rm16",
891 "MOVZX(16|32|64)rm8",
Craig Topper5a69a002018-03-21 06:28:42 +0000892 "VBROADCASTSSrm",
Simon Pilgrimc21deec2018-03-24 19:37:28 +0000893 "(V?)MOVDDUPrm",
Simon Pilgrimc21deec2018-03-24 19:37:28 +0000894 "(V?)MOVSHDUPrm",
895 "(V?)MOVSLDUPrm",
Craig Topper5a69a002018-03-21 06:28:42 +0000896 "VPBROADCASTDrm",
897 "VPBROADCASTQrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000898
899def BWWriteResGroup50 : SchedWriteRes<[BWPort1,BWPort5]> {
900 let Latency = 5;
901 let NumMicroOps = 3;
902 let ResourceCycles = [1,2];
903}
Simon Pilgrimef8d3ae2018-04-22 15:25:59 +0000904def: InstRW<[BWWriteResGroup50], (instregex "(V?)CVTSI642SSrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000905
906def BWWriteResGroup51 : SchedWriteRes<[BWPort1,BWPort6,BWPort06]> {
907 let Latency = 5;
908 let NumMicroOps = 3;
909 let ResourceCycles = [1,1,1];
910}
911def: InstRW<[BWWriteResGroup51], (instregex "STR(16|32|64)r")>;
912
913def BWWriteResGroup52 : SchedWriteRes<[BWPort1,BWPort06,BWPort0156]> {
Craig Topper4a3be6e2018-03-22 19:22:51 +0000914 let Latency = 4;
Gadi Haber323f2e12017-10-24 20:19:47 +0000915 let NumMicroOps = 3;
916 let ResourceCycles = [1,1,1];
917}
Craig Topper4a3be6e2018-03-22 19:22:51 +0000918def: InstRW<[BWWriteResGroup52], (instrs IMUL32r, MUL32r, MULX32rr)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000919
Gadi Haber323f2e12017-10-24 20:19:47 +0000920def BWWriteResGroup54 : SchedWriteRes<[BWPort6,BWPort0156]> {
921 let Latency = 5;
922 let NumMicroOps = 5;
923 let ResourceCycles = [1,4];
924}
Simon Pilgrimd5ada492018-04-29 15:33:15 +0000925def: InstRW<[BWWriteResGroup54], (instrs PAUSE)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000926
927def BWWriteResGroup55 : SchedWriteRes<[BWPort06,BWPort0156]> {
928 let Latency = 5;
929 let NumMicroOps = 5;
930 let ResourceCycles = [1,4];
931}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000932def: InstRW<[BWWriteResGroup55], (instrs XSETBV)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000933
934def BWWriteResGroup56 : SchedWriteRes<[BWPort06,BWPort0156]> {
935 let Latency = 5;
936 let NumMicroOps = 5;
937 let ResourceCycles = [2,3];
938}
Craig Topper5a69a002018-03-21 06:28:42 +0000939def: InstRW<[BWWriteResGroup56], (instregex "CMPXCHG(8|16|32|64)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000940
941def BWWriteResGroup57 : SchedWriteRes<[BWPort4,BWPort237,BWPort0156]> {
942 let Latency = 5;
943 let NumMicroOps = 6;
944 let ResourceCycles = [1,1,4];
945}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000946def: InstRW<[BWWriteResGroup57], (instregex "PUSHF(16|64)")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000947
948def BWWriteResGroup58 : SchedWriteRes<[BWPort23]> {
949 let Latency = 6;
950 let NumMicroOps = 1;
951 let ResourceCycles = [1];
952}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +0000953def: InstRW<[BWWriteResGroup58], (instregex "LD_F(32|64|80)m",
Craig Topper5a69a002018-03-21 06:28:42 +0000954 "VBROADCASTF128",
955 "VBROADCASTI128",
956 "VBROADCASTSDYrm",
957 "VBROADCASTSSYrm",
Craig Topper5a69a002018-03-21 06:28:42 +0000958 "VMOVDDUPYrm",
Craig Topper5a69a002018-03-21 06:28:42 +0000959 "VMOVSHDUPYrm",
960 "VMOVSLDUPYrm",
Craig Topper5a69a002018-03-21 06:28:42 +0000961 "VPBROADCASTDYrm",
Simon Pilgrimbe51b202018-05-04 12:59:24 +0000962 "VPBROADCASTQYrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000963
964def BWWriteResGroup59 : SchedWriteRes<[BWPort0,BWPort23]> {
965 let Latency = 6;
966 let NumMicroOps = 2;
967 let ResourceCycles = [1,1];
968}
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000969def: InstRW<[BWWriteResGroup59], (instregex "(V?)CVTPS2PDrm",
Simon Pilgrimc21deec2018-03-24 19:37:28 +0000970 "(V?)CVTSS2SDrm",
Craig Topper5a69a002018-03-21 06:28:42 +0000971 "VPSLLVQrm",
Simon Pilgrim210286e2018-05-08 10:28:03 +0000972 "VPSRLVQrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000973
974def BWWriteResGroup60 : SchedWriteRes<[BWPort1,BWPort5]> {
975 let Latency = 6;
976 let NumMicroOps = 2;
977 let ResourceCycles = [1,1];
978}
Craig Topper5a69a002018-03-21 06:28:42 +0000979def: InstRW<[BWWriteResGroup60], (instregex "VCVTDQ2PDYrr",
Craig Topper5a69a002018-03-21 06:28:42 +0000980 "VCVTPD2PSYrr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000981 "VCVT(T?)PD2DQYrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000982
Gadi Haber323f2e12017-10-24 20:19:47 +0000983def BWWriteResGroup62 : SchedWriteRes<[BWPort6,BWPort23]> {
984 let Latency = 6;
985 let NumMicroOps = 2;
986 let ResourceCycles = [1,1];
987}
Craig Topper5a69a002018-03-21 06:28:42 +0000988def: InstRW<[BWWriteResGroup62], (instregex "FARJMP64",
989 "JMP(16|32|64)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000990
991def BWWriteResGroup63 : SchedWriteRes<[BWPort23,BWPort06]> {
992 let Latency = 6;
993 let NumMicroOps = 2;
994 let ResourceCycles = [1,1];
995}
Craig Topperdfccafe2018-04-18 06:41:25 +0000996def: InstRW<[BWWriteResGroup63], (instregex "BT(16|32|64)mi8")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000997
998def BWWriteResGroup64 : SchedWriteRes<[BWPort23,BWPort15]> {
999 let Latency = 6;
1000 let NumMicroOps = 2;
1001 let ResourceCycles = [1,1];
1002}
Craig Topper5a69a002018-03-21 06:28:42 +00001003def: InstRW<[BWWriteResGroup64], (instregex "ANDN(32|64)rm",
1004 "BLSI(32|64)rm",
1005 "BLSMSK(32|64)rm",
1006 "BLSR(32|64)rm",
Simon Pilgrime5e4bf02018-04-23 22:45:04 +00001007 "MOVBE(16|32|64)rm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001008
1009def BWWriteResGroup65 : SchedWriteRes<[BWPort23,BWPort015]> {
1010 let Latency = 6;
1011 let NumMicroOps = 2;
1012 let ResourceCycles = [1,1];
1013}
Simon Pilgrim06e16542018-04-22 18:35:53 +00001014def: InstRW<[BWWriteResGroup65], (instregex "VINSERTF128rm",
Craig Topper5a69a002018-03-21 06:28:42 +00001015 "VINSERTI128rm",
Simon Pilgrimd14d2e72018-04-20 21:16:05 +00001016 "VPBLENDDrmi")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001017
1018def BWWriteResGroup66 : SchedWriteRes<[BWPort23,BWPort0156]> {
1019 let Latency = 6;
1020 let NumMicroOps = 2;
1021 let ResourceCycles = [1,1];
1022}
Craig Topper2d451e72018-03-18 08:38:06 +00001023def: InstRW<[BWWriteResGroup66], (instrs POP16r, POP32r, POP64r)>;
Craig Topperf0d04262018-04-06 16:16:48 +00001024def: InstRW<[BWWriteResGroup66], (instregex "POP(16|32|64)rmr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001025
1026def BWWriteResGroup67 : SchedWriteRes<[BWPort1,BWPort06,BWPort0156]> {
1027 let Latency = 6;
1028 let NumMicroOps = 4;
1029 let ResourceCycles = [1,1,2];
1030}
Craig Topper5a69a002018-03-21 06:28:42 +00001031def: InstRW<[BWWriteResGroup67], (instregex "SHLD(16|32|64)rrCL",
1032 "SHRD(16|32|64)rrCL")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001033
1034def BWWriteResGroup68 : SchedWriteRes<[BWPort1,BWPort6,BWPort06,BWPort0156]> {
1035 let Latency = 6;
1036 let NumMicroOps = 4;
1037 let ResourceCycles = [1,1,1,1];
1038}
1039def: InstRW<[BWWriteResGroup68], (instregex "SLDT(16|32|64)r")>;
1040
1041def BWWriteResGroup69 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort06]> {
1042 let Latency = 6;
1043 let NumMicroOps = 4;
1044 let ResourceCycles = [1,1,1,1];
1045}
Craig Topper5a69a002018-03-21 06:28:42 +00001046def: InstRW<[BWWriteResGroup69], (instregex "BTC(16|32|64)mi8",
1047 "BTR(16|32|64)mi8",
1048 "BTS(16|32|64)mi8",
1049 "SAR(8|16|32|64)m1",
1050 "SAR(8|16|32|64)mi",
1051 "SHL(8|16|32|64)m1",
1052 "SHL(8|16|32|64)mi",
1053 "SHR(8|16|32|64)m1",
1054 "SHR(8|16|32|64)mi")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001055
1056def BWWriteResGroup70 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort0156]> {
1057 let Latency = 6;
1058 let NumMicroOps = 4;
1059 let ResourceCycles = [1,1,1,1];
1060}
Craig Topperf0d04262018-04-06 16:16:48 +00001061def: InstRW<[BWWriteResGroup70], (instregex "POP(16|32|64)rmm",
1062 "PUSH(16|32|64)rmm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001063
1064def BWWriteResGroup71 : SchedWriteRes<[BWPort6,BWPort0156]> {
1065 let Latency = 6;
1066 let NumMicroOps = 6;
1067 let ResourceCycles = [1,5];
1068}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001069def: InstRW<[BWWriteResGroup71], (instrs STD)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001070
Gadi Haber323f2e12017-10-24 20:19:47 +00001071def BWWriteResGroup73 : SchedWriteRes<[BWPort0,BWPort23]> {
1072 let Latency = 7;
1073 let NumMicroOps = 2;
1074 let ResourceCycles = [1,1];
1075}
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00001076def: InstRW<[BWWriteResGroup73], (instregex "VPSLLVQYrm",
Simon Pilgrim210286e2018-05-08 10:28:03 +00001077 "VPSRLVQYrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001078
1079def BWWriteResGroup74 : SchedWriteRes<[BWPort1,BWPort23]> {
1080 let Latency = 7;
1081 let NumMicroOps = 2;
1082 let ResourceCycles = [1,1];
1083}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001084def: InstRW<[BWWriteResGroup74], (instregex "FCOM(P?)(32|64)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001085
Gadi Haber323f2e12017-10-24 20:19:47 +00001086def BWWriteResGroup77 : SchedWriteRes<[BWPort23,BWPort015]> {
1087 let Latency = 7;
1088 let NumMicroOps = 2;
1089 let ResourceCycles = [1,1];
1090}
Simon Pilgrim57f2b182018-05-01 12:39:17 +00001091def: InstRW<[BWWriteResGroup77], (instregex "VPBLENDDYrmi")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001092
Gadi Haber323f2e12017-10-24 20:19:47 +00001093def BWWriteResGroup79 : SchedWriteRes<[BWPort5,BWPort23]> {
1094 let Latency = 7;
1095 let NumMicroOps = 3;
1096 let ResourceCycles = [2,1];
1097}
Simon Pilgrim96855ec2018-04-22 14:43:12 +00001098def: InstRW<[BWWriteResGroup79], (instregex "MMX_PACKSSDWirm",
Craig Topper5a69a002018-03-21 06:28:42 +00001099 "MMX_PACKSSWBirm",
Simon Pilgrimb0a3be02018-05-08 12:17:55 +00001100 "MMX_PACKUSWBirm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001101
1102def BWWriteResGroup80 : SchedWriteRes<[BWPort23,BWPort0156]> {
1103 let Latency = 7;
1104 let NumMicroOps = 3;
1105 let ResourceCycles = [1,2];
1106}
Craig Topper3b0b96c2018-04-05 21:16:26 +00001107def: InstRW<[BWWriteResGroup80], (instrs LEAVE, LEAVE64,
1108 SCASB, SCASL, SCASQ, SCASW)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001109
Gadi Haber323f2e12017-10-24 20:19:47 +00001110def BWWriteResGroup82 : SchedWriteRes<[BWPort0,BWPort01,BWPort23]> {
1111 let Latency = 7;
1112 let NumMicroOps = 3;
1113 let ResourceCycles = [1,1,1];
1114}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001115def: InstRW<[BWWriteResGroup82], (instrs FLDCW16m)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001116
Gadi Haber323f2e12017-10-24 20:19:47 +00001117def BWWriteResGroup84 : SchedWriteRes<[BWPort6,BWPort23,BWPort0156]> {
1118 let Latency = 7;
1119 let NumMicroOps = 3;
1120 let ResourceCycles = [1,1,1];
1121}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001122def: InstRW<[BWWriteResGroup84], (instrs LRETQ, RETQ)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001123
Gadi Haber323f2e12017-10-24 20:19:47 +00001124def BWWriteResGroup87 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort06]> {
1125 let Latency = 7;
1126 let NumMicroOps = 5;
1127 let ResourceCycles = [1,1,1,2];
1128}
Craig Topper5a69a002018-03-21 06:28:42 +00001129def: InstRW<[BWWriteResGroup87], (instregex "ROL(8|16|32|64)m1",
1130 "ROL(8|16|32|64)mi",
1131 "ROR(8|16|32|64)m1",
1132 "ROR(8|16|32|64)mi")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001133
1134def BWWriteResGroup88 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort0156]> {
1135 let Latency = 7;
1136 let NumMicroOps = 5;
1137 let ResourceCycles = [1,1,1,2];
1138}
Craig Topper5a69a002018-03-21 06:28:42 +00001139def: InstRW<[BWWriteResGroup88], (instregex "XADD(8|16|32|64)rm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001140
1141def BWWriteResGroup89 : SchedWriteRes<[BWPort4,BWPort6,BWPort23,BWPort237,BWPort0156]> {
1142 let Latency = 7;
1143 let NumMicroOps = 5;
1144 let ResourceCycles = [1,1,1,1,1];
1145}
Craig Topper5a69a002018-03-21 06:28:42 +00001146def: InstRW<[BWWriteResGroup89], (instregex "CALL(16|32|64)m",
1147 "FARCALL64")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001148
1149def BWWriteResGroup90 : SchedWriteRes<[BWPort6,BWPort06,BWPort15,BWPort0156]> {
1150 let Latency = 7;
1151 let NumMicroOps = 7;
1152 let ResourceCycles = [2,2,1,2];
1153}
Craig Topper2d451e72018-03-18 08:38:06 +00001154def: InstRW<[BWWriteResGroup90], (instrs LOOP)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001155
1156def BWWriteResGroup91 : SchedWriteRes<[BWPort1,BWPort23]> {
1157 let Latency = 8;
1158 let NumMicroOps = 2;
1159 let ResourceCycles = [1,1];
1160}
Simon Pilgrimf33d9052018-03-26 18:19:28 +00001161def: InstRW<[BWWriteResGroup91], (instregex "MMX_CVTPI2PSirm",
Craig Topper5a69a002018-03-21 06:28:42 +00001162 "PDEP(32|64)rm",
1163 "PEXT(32|64)rm",
Simon Pilgrime5e4bf02018-04-23 22:45:04 +00001164 "(V?)CVTDQ2PSrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001165
1166def BWWriteResGroup91_16 : SchedWriteRes<[BWPort1, BWPort0156, BWPort23]> {
Craig Topperf846e2d2018-04-19 05:34:05 +00001167 let Latency = 8;
Gadi Haber323f2e12017-10-24 20:19:47 +00001168 let NumMicroOps = 3;
Simon Pilgrimc21deec2018-03-24 19:37:28 +00001169 let ResourceCycles = [1,1,1];
Gadi Haber323f2e12017-10-24 20:19:47 +00001170}
Craig Topperf846e2d2018-04-19 05:34:05 +00001171def: InstRW<[BWWriteResGroup91_16], (instrs IMUL16rmi, IMUL16rmi8)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001172
Craig Topperf846e2d2018-04-19 05:34:05 +00001173def BWWriteResGroup91_16_2 : SchedWriteRes<[BWPort1, BWPort06, BWPort0156, BWPort23]> {
1174 let Latency = 9;
Gadi Haber323f2e12017-10-24 20:19:47 +00001175 let NumMicroOps = 5;
Craig Topperf846e2d2018-04-19 05:34:05 +00001176 let ResourceCycles = [1,1,2,1];
Gadi Haber323f2e12017-10-24 20:19:47 +00001177}
Craig Topper5a69a002018-03-21 06:28:42 +00001178def: InstRW<[BWWriteResGroup91_16_2], (instrs IMUL16m, MUL16m)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001179
Gadi Haber323f2e12017-10-24 20:19:47 +00001180def BWWriteResGroup92 : SchedWriteRes<[BWPort5,BWPort23]> {
1181 let Latency = 8;
1182 let NumMicroOps = 2;
1183 let ResourceCycles = [1,1];
1184}
Craig Topper5a69a002018-03-21 06:28:42 +00001185def: InstRW<[BWWriteResGroup92], (instregex "VPMOVSXBDYrm",
1186 "VPMOVSXBQYrm",
1187 "VPMOVSXBWYrm",
1188 "VPMOVSXDQYrm",
1189 "VPMOVSXWDYrm",
1190 "VPMOVSXWQYrm",
1191 "VPMOVZXWDYrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001192
Gadi Haber323f2e12017-10-24 20:19:47 +00001193def BWWriteResGroup97 : SchedWriteRes<[BWPort23,BWPort237,BWPort06,BWPort0156]> {
1194 let Latency = 8;
1195 let NumMicroOps = 5;
1196 let ResourceCycles = [1,1,1,2];
1197}
Craig Topper5a69a002018-03-21 06:28:42 +00001198def: InstRW<[BWWriteResGroup97], (instregex "RCL(8|16|32|64)m1",
1199 "RCL(8|16|32|64)mi",
1200 "RCR(8|16|32|64)m1",
1201 "RCR(8|16|32|64)mi")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001202
1203def BWWriteResGroup98 : SchedWriteRes<[BWPort23,BWPort237,BWPort06,BWPort0156]> {
1204 let Latency = 8;
1205 let NumMicroOps = 5;
1206 let ResourceCycles = [1,1,2,1];
1207}
Craig Topper13a16502018-03-19 00:56:09 +00001208def: InstRW<[BWWriteResGroup98], (instregex "ROR(8|16|32|64)mCL")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001209
1210def BWWriteResGroup99 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort0156]> {
1211 let Latency = 8;
1212 let NumMicroOps = 6;
1213 let ResourceCycles = [1,1,1,3];
1214}
Craig Topper9f834812018-04-01 21:54:24 +00001215def: InstRW<[BWWriteResGroup99], (instregex "XCHG(8|16|32|64)rm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001216
1217def BWWriteResGroup100 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort06,BWPort0156]> {
1218 let Latency = 8;
1219 let NumMicroOps = 6;
1220 let ResourceCycles = [1,1,1,2,1];
1221}
Simon Pilgrim0c0336e2018-05-17 12:43:42 +00001222def : SchedAlias<WriteADCRMW, BWWriteResGroup100>;
1223def: InstRW<[BWWriteResGroup100], (instregex "CMPXCHG(8|16|32|64)rm",
Craig Topper5a69a002018-03-21 06:28:42 +00001224 "ROL(8|16|32|64)mCL",
1225 "SAR(8|16|32|64)mCL",
Craig Topper5a69a002018-03-21 06:28:42 +00001226 "SHL(8|16|32|64)mCL",
1227 "SHR(8|16|32|64)mCL")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001228
1229def BWWriteResGroup101 : SchedWriteRes<[BWPort1,BWPort23]> {
1230 let Latency = 9;
1231 let NumMicroOps = 2;
1232 let ResourceCycles = [1,1];
1233}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001234def: InstRW<[BWWriteResGroup101], (instregex "(ADD|SUB|SUBR)_F(32|64)m",
1235 "ILD_F(16|32|64)m",
Craig Topper5a69a002018-03-21 06:28:42 +00001236 "VCVTPS2DQYrm",
Clement Courbet0f1da8f2018-05-02 13:54:38 +00001237 "VCVTTPS2DQYrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001238
Gadi Haber323f2e12017-10-24 20:19:47 +00001239def BWWriteResGroup105 : SchedWriteRes<[BWPort0,BWPort1,BWPort23]> {
1240 let Latency = 9;
1241 let NumMicroOps = 3;
1242 let ResourceCycles = [1,1,1];
1243}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001244def: InstRW<[BWWriteResGroup105], (instregex "(V?)CVTSS2SI(64)?rm",
1245 "(V?)CVT(T?)SD2SI64rm",
1246 "(V?)CVT(T?)SD2SIrm",
Craig Topper5a69a002018-03-21 06:28:42 +00001247 "VCVTTSS2SI64rm",
Simon Pilgrimc21deec2018-03-24 19:37:28 +00001248 "(V?)CVTTSS2SIrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001249
1250def BWWriteResGroup106 : SchedWriteRes<[BWPort0,BWPort5,BWPort23]> {
1251 let Latency = 9;
1252 let NumMicroOps = 3;
1253 let ResourceCycles = [1,1,1];
1254}
1255def: InstRW<[BWWriteResGroup106], (instregex "VCVTPS2PDYrm")>;
1256
1257def BWWriteResGroup107 : SchedWriteRes<[BWPort1,BWPort5,BWPort23]> {
1258 let Latency = 9;
1259 let NumMicroOps = 3;
1260 let ResourceCycles = [1,1,1];
1261}
Craig Topper4a3be6e2018-03-22 19:22:51 +00001262def: InstRW<[BWWriteResGroup107], (instrs IMUL64m, MUL64m, MULX64rm)>;
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001263def: InstRW<[BWWriteResGroup107], (instregex "CVTPD2PSrm",
1264 "CVT(T?)PD2DQrm",
Craig Topper5a69a002018-03-21 06:28:42 +00001265 "MMX_CVTPI2PDirm",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001266 "MMX_CVT(T?)PD2PIirm",
Simon Pilgrimc21deec2018-03-24 19:37:28 +00001267 "(V?)CVTDQ2PDrm",
1268 "(V?)CVTSD2SSrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001269
1270def BWWriteResGroup108 : SchedWriteRes<[BWPort5,BWPort23,BWPort015]> {
1271 let Latency = 9;
1272 let NumMicroOps = 3;
1273 let ResourceCycles = [1,1,1];
1274}
Simon Pilgrimc21deec2018-03-24 19:37:28 +00001275def: InstRW<[BWWriteResGroup108], (instregex "VPBROADCASTB(Y?)rm",
1276 "VPBROADCASTW(Y?)rm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001277
Gadi Haber323f2e12017-10-24 20:19:47 +00001278def BWWriteResGroup111 : SchedWriteRes<[BWPort1,BWPort23,BWPort237,BWPort0156]> {
1279 let Latency = 9;
1280 let NumMicroOps = 4;
1281 let ResourceCycles = [1,1,1,1];
1282}
Craig Topper5a69a002018-03-21 06:28:42 +00001283def: InstRW<[BWWriteResGroup111], (instregex "SHLD(16|32|64)mri8",
1284 "SHRD(16|32|64)mri8")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001285
1286def BWWriteResGroup112 : SchedWriteRes<[BWPort23,BWPort06,BWPort0156]> {
1287 let Latency = 9;
1288 let NumMicroOps = 5;
1289 let ResourceCycles = [1,1,3];
1290}
1291def: InstRW<[BWWriteResGroup112], (instregex "RDRAND(16|32|64)r")>;
1292
1293def BWWriteResGroup113 : SchedWriteRes<[BWPort1,BWPort6,BWPort23,BWPort0156]> {
1294 let Latency = 9;
1295 let NumMicroOps = 5;
1296 let ResourceCycles = [1,2,1,1];
1297}
Craig Topper5a69a002018-03-21 06:28:42 +00001298def: InstRW<[BWWriteResGroup113], (instregex "LAR(16|32|64)rm",
1299 "LSL(16|32|64)rm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001300
Gadi Haber323f2e12017-10-24 20:19:47 +00001301def BWWriteResGroup115 : SchedWriteRes<[BWPort0,BWPort23]> {
1302 let Latency = 10;
1303 let NumMicroOps = 2;
1304 let ResourceCycles = [1,1];
1305}
Simon Pilgrime5e4bf02018-04-23 22:45:04 +00001306def: InstRW<[BWWriteResGroup115], (instregex "(V?)PCMPGTQrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001307
Gadi Haber323f2e12017-10-24 20:19:47 +00001308def BWWriteResGroup117 : SchedWriteRes<[BWPort1,BWPort23]> {
1309 let Latency = 10;
1310 let NumMicroOps = 3;
1311 let ResourceCycles = [2,1];
1312}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001313def: InstRW<[BWWriteResGroup117], (instregex "FICOM(P?)(16|32)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001314
Gadi Haber323f2e12017-10-24 20:19:47 +00001315def BWWriteResGroup120 : SchedWriteRes<[BWPort0,BWPort1,BWPort5,BWPort23]> {
1316 let Latency = 10;
1317 let NumMicroOps = 4;
1318 let ResourceCycles = [1,1,1,1];
1319}
1320def: InstRW<[BWWriteResGroup120], (instregex "CVTTSS2SI64rm")>;
1321
1322def BWWriteResGroup121 : SchedWriteRes<[BWPort1,BWPort23,BWPort06,BWPort0156]> {
Craig Topper4a3be6e2018-03-22 19:22:51 +00001323 let Latency = 9;
Gadi Haber323f2e12017-10-24 20:19:47 +00001324 let NumMicroOps = 4;
1325 let ResourceCycles = [1,1,1,1];
1326}
Craig Topper4a3be6e2018-03-22 19:22:51 +00001327def: InstRW<[BWWriteResGroup121], (instrs IMUL32m, MUL32m, MULX32rm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001328
Craig Topper8104f262018-04-02 05:33:28 +00001329def BWWriteResGroup122_1 : SchedWriteRes<[BWPort0,BWFPDivider]> {
1330 let Latency = 11;
1331 let NumMicroOps = 1;
1332 let ResourceCycles = [1,3]; // Really 2.5 cycle throughput
1333}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001334def : SchedAlias<WriteFDiv, BWWriteResGroup122_1>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber323f2e12017-10-24 20:19:47 +00001335
1336def BWWriteResGroup123 : SchedWriteRes<[BWPort0,BWPort23]> {
1337 let Latency = 11;
1338 let NumMicroOps = 2;
1339 let ResourceCycles = [1,1];
1340}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001341def: InstRW<[BWWriteResGroup123], (instregex "MUL_F(32|64)m",
Simon Pilgrim93c878c2018-05-03 10:31:20 +00001342 "VPCMPGTQYrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001343
Gadi Haber323f2e12017-10-24 20:19:47 +00001344def BWWriteResGroup128 : SchedWriteRes<[BWPort1,BWPort5,BWPort23]> {
1345 let Latency = 11;
1346 let NumMicroOps = 3;
1347 let ResourceCycles = [1,1,1];
1348}
1349def: InstRW<[BWWriteResGroup128], (instregex "VCVTDQ2PDYrm")>;
1350
Gadi Haber323f2e12017-10-24 20:19:47 +00001351def BWWriteResGroup130 : SchedWriteRes<[BWPort1,BWPort23,BWPort237,BWPort06,BWPort0156]> {
1352 let Latency = 11;
1353 let NumMicroOps = 6;
1354 let ResourceCycles = [1,1,1,1,2];
1355}
Craig Topper5a69a002018-03-21 06:28:42 +00001356def: InstRW<[BWWriteResGroup130], (instregex "SHLD(16|32|64)mrCL",
1357 "SHRD(16|32|64)mrCL")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001358
1359def BWWriteResGroup131 : SchedWriteRes<[BWPort1,BWPort06,BWPort0156]> {
1360 let Latency = 11;
1361 let NumMicroOps = 7;
1362 let ResourceCycles = [2,2,3];
1363}
Craig Topper5a69a002018-03-21 06:28:42 +00001364def: InstRW<[BWWriteResGroup131], (instregex "RCL(16|32|64)rCL",
1365 "RCR(16|32|64)rCL")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001366
1367def BWWriteResGroup132 : SchedWriteRes<[BWPort1,BWPort06,BWPort15,BWPort0156]> {
1368 let Latency = 11;
1369 let NumMicroOps = 9;
1370 let ResourceCycles = [1,4,1,3];
1371}
1372def: InstRW<[BWWriteResGroup132], (instregex "RCL8rCL")>;
1373
1374def BWWriteResGroup133 : SchedWriteRes<[BWPort06,BWPort0156]> {
1375 let Latency = 11;
1376 let NumMicroOps = 11;
1377 let ResourceCycles = [2,9];
1378}
Craig Topper2d451e72018-03-18 08:38:06 +00001379def: InstRW<[BWWriteResGroup133], (instrs LOOPE)>;
1380def: InstRW<[BWWriteResGroup133], (instrs LOOPNE)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001381
Gadi Haber323f2e12017-10-24 20:19:47 +00001382def BWWriteResGroup135 : SchedWriteRes<[BWPort1,BWPort23]> {
1383 let Latency = 12;
1384 let NumMicroOps = 3;
1385 let ResourceCycles = [2,1];
1386}
Simon Pilgrimbe51b202018-05-04 12:59:24 +00001387def: InstRW<[BWWriteResGroup135], (instregex "(ADD|SUB|SUBR)_FI(16|32)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001388
Craig Topper8104f262018-04-02 05:33:28 +00001389def BWWriteResGroup139_1 : SchedWriteRes<[BWPort0,BWFPDivider]> {
1390 let Latency = 14;
1391 let NumMicroOps = 1;
1392 let ResourceCycles = [1,4];
1393}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001394def : SchedAlias<WriteFDiv64, BWWriteResGroup139_1>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber323f2e12017-10-24 20:19:47 +00001395
Gadi Haber323f2e12017-10-24 20:19:47 +00001396def BWWriteResGroup141 : SchedWriteRes<[BWPort0,BWPort1,BWPort23]> {
1397 let Latency = 14;
1398 let NumMicroOps = 3;
1399 let ResourceCycles = [1,1,1];
1400}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001401def: InstRW<[BWWriteResGroup141], (instregex "MUL_FI(16|32)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001402
Gadi Haber323f2e12017-10-24 20:19:47 +00001403def BWWriteResGroup144 : SchedWriteRes<[BWPort1,BWPort6,BWPort23,BWPort0156]> {
1404 let Latency = 14;
1405 let NumMicroOps = 8;
1406 let ResourceCycles = [2,2,1,3];
1407}
1408def: InstRW<[BWWriteResGroup144], (instregex "LAR(16|32|64)rr")>;
1409
1410def BWWriteResGroup145 : SchedWriteRes<[BWPort1,BWPort06,BWPort15,BWPort0156]> {
1411 let Latency = 14;
1412 let NumMicroOps = 10;
1413 let ResourceCycles = [2,3,1,4];
1414}
1415def: InstRW<[BWWriteResGroup145], (instregex "RCR8rCL")>;
1416
1417def BWWriteResGroup146 : SchedWriteRes<[BWPort0,BWPort1,BWPort6,BWPort0156]> {
1418 let Latency = 14;
1419 let NumMicroOps = 12;
1420 let ResourceCycles = [2,1,4,5];
1421}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001422def: InstRW<[BWWriteResGroup146], (instrs XCH_F)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001423
1424def BWWriteResGroup147 : SchedWriteRes<[BWPort0]> {
1425 let Latency = 15;
1426 let NumMicroOps = 1;
1427 let ResourceCycles = [1];
1428}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001429def: InstRW<[BWWriteResGroup147], (instregex "DIVR_(FPrST0|FST0r|FrST0)")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001430
Gadi Haber323f2e12017-10-24 20:19:47 +00001431def BWWriteResGroup149 : SchedWriteRes<[BWPort1,BWPort23,BWPort237,BWPort06,BWPort15,BWPort0156]> {
1432 let Latency = 15;
1433 let NumMicroOps = 10;
1434 let ResourceCycles = [1,1,1,4,1,2];
1435}
Craig Topper13a16502018-03-19 00:56:09 +00001436def: InstRW<[BWWriteResGroup149], (instregex "RCL(8|16|32|64)mCL")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001437
Craig Topper8104f262018-04-02 05:33:28 +00001438def BWWriteResGroup150 : SchedWriteRes<[BWPort0,BWPort23,BWFPDivider]> {
Gadi Haber323f2e12017-10-24 20:19:47 +00001439 let Latency = 16;
1440 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001441 let ResourceCycles = [1,1,5];
Gadi Haber323f2e12017-10-24 20:19:47 +00001442}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001443def : SchedAlias<WriteFDivLd, BWWriteResGroup150>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber323f2e12017-10-24 20:19:47 +00001444
Gadi Haber323f2e12017-10-24 20:19:47 +00001445def BWWriteResGroup153 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort06,BWPort15,BWPort0156]> {
1446 let Latency = 16;
1447 let NumMicroOps = 14;
1448 let ResourceCycles = [1,1,1,4,2,5];
1449}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001450def: InstRW<[BWWriteResGroup153], (instrs CMPXCHG8B)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001451
1452def BWWriteResGroup154 : SchedWriteRes<[BWPort5]> {
1453 let Latency = 16;
1454 let NumMicroOps = 16;
1455 let ResourceCycles = [16];
1456}
Craig Topper5a69a002018-03-21 06:28:42 +00001457def: InstRW<[BWWriteResGroup154], (instrs VZEROALL)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001458
Gadi Haber323f2e12017-10-24 20:19:47 +00001459def BWWriteResGroup159 : SchedWriteRes<[BWPort5,BWPort6,BWPort06,BWPort0156]> {
1460 let Latency = 18;
1461 let NumMicroOps = 8;
1462 let ResourceCycles = [1,1,1,5];
1463}
Craig Topper5a69a002018-03-21 06:28:42 +00001464def: InstRW<[BWWriteResGroup159], (instrs CPUID)>;
Craig Topper2d451e72018-03-18 08:38:06 +00001465def: InstRW<[BWWriteResGroup159], (instrs RDTSC)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001466
1467def BWWriteResGroup160 : SchedWriteRes<[BWPort1,BWPort23,BWPort237,BWPort06,BWPort15,BWPort0156]> {
1468 let Latency = 18;
1469 let NumMicroOps = 11;
1470 let ResourceCycles = [2,1,1,3,1,3];
1471}
Craig Topper13a16502018-03-19 00:56:09 +00001472def: InstRW<[BWWriteResGroup160], (instregex "RCR(8|16|32|64)mCL")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001473
Craig Topper8104f262018-04-02 05:33:28 +00001474def BWWriteResGroup161 : SchedWriteRes<[BWPort0,BWPort23,BWFPDivider]> {
Gadi Haber323f2e12017-10-24 20:19:47 +00001475 let Latency = 19;
1476 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001477 let ResourceCycles = [1,1,8];
Gadi Haber323f2e12017-10-24 20:19:47 +00001478}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001479def : SchedAlias<WriteFDiv64Ld, BWWriteResGroup161>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber323f2e12017-10-24 20:19:47 +00001480
Gadi Haber323f2e12017-10-24 20:19:47 +00001481def BWWriteResGroup165 : SchedWriteRes<[BWPort0]> {
1482 let Latency = 20;
1483 let NumMicroOps = 1;
1484 let ResourceCycles = [1];
1485}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001486def: InstRW<[BWWriteResGroup165], (instregex "DIV_(FPrST0|FST0r|FrST0)")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001487
Gadi Haber323f2e12017-10-24 20:19:47 +00001488def BWWriteResGroup167 : SchedWriteRes<[BWPort4,BWPort5,BWPort6,BWPort23,BWPort237,BWPort06,BWPort0156]> {
1489 let Latency = 20;
1490 let NumMicroOps = 8;
1491 let ResourceCycles = [1,1,1,1,1,1,2];
1492}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001493def: InstRW<[BWWriteResGroup167], (instrs INSB, INSL, INSW)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001494
Gadi Haber323f2e12017-10-24 20:19:47 +00001495def BWWriteResGroup169 : SchedWriteRes<[BWPort0,BWPort23]> {
1496 let Latency = 21;
1497 let NumMicroOps = 2;
1498 let ResourceCycles = [1,1];
1499}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001500def: InstRW<[BWWriteResGroup169], (instregex "DIV_F(32|64)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001501
Gadi Haber323f2e12017-10-24 20:19:47 +00001502def BWWriteResGroup171 : SchedWriteRes<[BWPort0,BWPort4,BWPort5,BWPort23,BWPort237,BWPort06,BWPort0156]> {
1503 let Latency = 21;
1504 let NumMicroOps = 19;
1505 let ResourceCycles = [2,1,4,1,1,4,6];
1506}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001507def: InstRW<[BWWriteResGroup171], (instrs CMPXCHG16B)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001508
1509def BWWriteResGroup172 : SchedWriteRes<[BWPort6,BWPort23,BWPort0156]> {
1510 let Latency = 22;
1511 let NumMicroOps = 18;
1512 let ResourceCycles = [1,1,16];
1513}
1514def: InstRW<[BWWriteResGroup172], (instregex "POPF64")>;
1515
Gadi Haber323f2e12017-10-24 20:19:47 +00001516def BWWriteResGroup176 : SchedWriteRes<[BWPort6,BWPort23,BWPort0156]> {
1517 let Latency = 23;
1518 let NumMicroOps = 19;
1519 let ResourceCycles = [3,1,15];
1520}
Craig Topper391c6f92017-12-10 01:24:08 +00001521def: InstRW<[BWWriteResGroup176], (instregex "XRSTOR(64)?")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001522
1523def BWWriteResGroup177 : SchedWriteRes<[BWPort0,BWPort1,BWPort23]> {
1524 let Latency = 24;
1525 let NumMicroOps = 3;
1526 let ResourceCycles = [1,1,1];
1527}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001528def: InstRW<[BWWriteResGroup177], (instregex "DIV_FI(16|32)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001529
Gadi Haber323f2e12017-10-24 20:19:47 +00001530def BWWriteResGroup180 : SchedWriteRes<[BWPort0,BWPort23]> {
1531 let Latency = 26;
1532 let NumMicroOps = 2;
1533 let ResourceCycles = [1,1];
1534}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001535def: InstRW<[BWWriteResGroup180], (instregex "DIVR_F(32|64)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001536
Gadi Haber323f2e12017-10-24 20:19:47 +00001537def BWWriteResGroup182 : SchedWriteRes<[BWPort0,BWPort1,BWPort23]> {
1538 let Latency = 29;
1539 let NumMicroOps = 3;
1540 let ResourceCycles = [1,1,1];
1541}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001542def: InstRW<[BWWriteResGroup182], (instregex "DIVR_FI(16|32)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001543
Gadi Haber323f2e12017-10-24 20:19:47 +00001544def BWWriteResGroup183_1 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
1545 let Latency = 22;
1546 let NumMicroOps = 7;
1547 let ResourceCycles = [1,3,2,1];
1548}
Craig Topper17a31182017-12-16 18:35:29 +00001549def: InstRW<[BWWriteResGroup183_1], (instrs VGATHERQPDrm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001550
1551def BWWriteResGroup183_2 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
1552 let Latency = 23;
1553 let NumMicroOps = 9;
1554 let ResourceCycles = [1,3,4,1];
1555}
Craig Topper17a31182017-12-16 18:35:29 +00001556def: InstRW<[BWWriteResGroup183_2], (instrs VGATHERQPDYrm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001557
1558def BWWriteResGroup183_3 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
1559 let Latency = 24;
1560 let NumMicroOps = 9;
1561 let ResourceCycles = [1,5,2,1];
1562}
Craig Topper17a31182017-12-16 18:35:29 +00001563def: InstRW<[BWWriteResGroup183_3], (instrs VGATHERQPSYrm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001564
1565def BWWriteResGroup183_4 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
1566 let Latency = 25;
1567 let NumMicroOps = 7;
1568 let ResourceCycles = [1,3,2,1];
1569}
Craig Topper17a31182017-12-16 18:35:29 +00001570def: InstRW<[BWWriteResGroup183_4], (instrs VGATHERDPDrm,
1571 VGATHERDPSrm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001572
1573def BWWriteResGroup183_5 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
1574 let Latency = 26;
1575 let NumMicroOps = 9;
1576 let ResourceCycles = [1,5,2,1];
1577}
Craig Topper17a31182017-12-16 18:35:29 +00001578def: InstRW<[BWWriteResGroup183_5], (instrs VGATHERDPDYrm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001579
1580def BWWriteResGroup183_6 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
1581 let Latency = 26;
1582 let NumMicroOps = 14;
Simon Pilgrimc21deec2018-03-24 19:37:28 +00001583 let ResourceCycles = [1,4,8,1];
Gadi Haber323f2e12017-10-24 20:19:47 +00001584}
Craig Topper17a31182017-12-16 18:35:29 +00001585def: InstRW<[BWWriteResGroup183_6], (instrs VGATHERDPSYrm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001586
1587def BWWriteResGroup183_7 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
1588 let Latency = 27;
1589 let NumMicroOps = 9;
1590 let ResourceCycles = [1,5,2,1];
1591}
Craig Topper17a31182017-12-16 18:35:29 +00001592def: InstRW<[BWWriteResGroup183_7], (instrs VGATHERQPSrm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001593
Gadi Haber323f2e12017-10-24 20:19:47 +00001594def BWWriteResGroup185 : SchedWriteRes<[BWPort4,BWPort6,BWPort23,BWPort237,BWPort0156]> {
1595 let Latency = 29;
1596 let NumMicroOps = 27;
1597 let ResourceCycles = [1,5,1,1,19];
1598}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001599def: InstRW<[BWWriteResGroup185], (instrs XSAVE64)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001600
1601def BWWriteResGroup186 : SchedWriteRes<[BWPort4,BWPort6,BWPort23,BWPort237,BWPort0156]> {
1602 let Latency = 30;
1603 let NumMicroOps = 28;
1604 let ResourceCycles = [1,6,1,1,19];
1605}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001606def: InstRW<[BWWriteResGroup186], (instrs XSAVE)>;
1607def: InstRW<[BWWriteResGroup186], (instregex "XSAVEC", "XSAVES", "XSAVEOPT")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001608
Gadi Haber323f2e12017-10-24 20:19:47 +00001609def BWWriteResGroup190 : SchedWriteRes<[BWPort0,BWPort1,BWPort5,BWPort23,BWPort0156]> {
1610 let Latency = 34;
1611 let NumMicroOps = 8;
1612 let ResourceCycles = [2,2,2,1,1];
1613}
Craig Topper13a16502018-03-19 00:56:09 +00001614def: InstRW<[BWWriteResGroup190], (instregex "DIV(8|16|32|64)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001615
1616def BWWriteResGroup191 : SchedWriteRes<[BWPort5,BWPort6,BWPort23,BWPort06,BWPort0156]> {
1617 let Latency = 34;
1618 let NumMicroOps = 23;
1619 let ResourceCycles = [1,5,3,4,10];
1620}
Craig Topper5a69a002018-03-21 06:28:42 +00001621def: InstRW<[BWWriteResGroup191], (instregex "IN(8|16|32)ri",
1622 "IN(8|16|32)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001623
1624def BWWriteResGroup193 : SchedWriteRes<[BWPort0,BWPort1,BWPort5,BWPort23,BWPort0156]> {
1625 let Latency = 35;
1626 let NumMicroOps = 8;
1627 let ResourceCycles = [2,2,2,1,1];
1628}
Craig Topper13a16502018-03-19 00:56:09 +00001629def: InstRW<[BWWriteResGroup193], (instregex "IDIV(8|16|32|64)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001630
1631def BWWriteResGroup194 : SchedWriteRes<[BWPort5,BWPort6,BWPort23,BWPort237,BWPort06,BWPort0156]> {
1632 let Latency = 35;
1633 let NumMicroOps = 23;
1634 let ResourceCycles = [1,5,2,1,4,10];
1635}
Craig Topper5a69a002018-03-21 06:28:42 +00001636def: InstRW<[BWWriteResGroup194], (instregex "OUT(8|16|32)ir",
1637 "OUT(8|16|32)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001638
Gadi Haber323f2e12017-10-24 20:19:47 +00001639def BWWriteResGroup196 : SchedWriteRes<[BWPort5,BWPort0156]> {
1640 let Latency = 42;
1641 let NumMicroOps = 22;
1642 let ResourceCycles = [2,20];
1643}
Craig Topper2d451e72018-03-18 08:38:06 +00001644def: InstRW<[BWWriteResGroup196], (instrs RDTSCP)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001645
1646def BWWriteResGroup197 : SchedWriteRes<[BWPort0,BWPort01,BWPort23,BWPort05,BWPort06,BWPort015,BWPort0156]> {
1647 let Latency = 60;
1648 let NumMicroOps = 64;
1649 let ResourceCycles = [2,2,8,1,10,2,39];
1650}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001651def: InstRW<[BWWriteResGroup197], (instrs FLDENVm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001652
1653def BWWriteResGroup198 : SchedWriteRes<[BWPort0,BWPort6,BWPort23,BWPort05,BWPort06,BWPort15,BWPort0156]> {
1654 let Latency = 63;
1655 let NumMicroOps = 88;
1656 let ResourceCycles = [4,4,31,1,2,1,45];
1657}
Craig Topper2d451e72018-03-18 08:38:06 +00001658def: InstRW<[BWWriteResGroup198], (instrs FXRSTOR64)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001659
1660def BWWriteResGroup199 : SchedWriteRes<[BWPort0,BWPort6,BWPort23,BWPort05,BWPort06,BWPort15,BWPort0156]> {
1661 let Latency = 63;
1662 let NumMicroOps = 90;
1663 let ResourceCycles = [4,2,33,1,2,1,47];
1664}
Craig Topper2d451e72018-03-18 08:38:06 +00001665def: InstRW<[BWWriteResGroup199], (instrs FXRSTOR)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001666
1667def BWWriteResGroup200 : SchedWriteRes<[BWPort5,BWPort01,BWPort0156]> {
1668 let Latency = 75;
1669 let NumMicroOps = 15;
1670 let ResourceCycles = [6,3,6];
1671}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +00001672def: InstRW<[BWWriteResGroup200], (instrs FNINIT)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001673
1674def BWWriteResGroup201 : SchedWriteRes<[BWPort0,BWPort1,BWPort5,BWPort6,BWPort01,BWPort0156]> {
1675 let Latency = 80;
1676 let NumMicroOps = 32;
1677 let ResourceCycles = [7,7,3,3,1,11];
1678}
1679def: InstRW<[BWWriteResGroup201], (instregex "DIV(16|32|64)r")>;
1680
1681def BWWriteResGroup202 : SchedWriteRes<[BWPort0,BWPort1,BWPort4,BWPort5,BWPort6,BWPort237,BWPort06,BWPort0156]> {
1682 let Latency = 115;
1683 let NumMicroOps = 100;
1684 let ResourceCycles = [9,9,11,8,1,11,21,30];
1685}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001686def: InstRW<[BWWriteResGroup202], (instrs FSTENVm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001687
Clement Courbet07c9ec62018-05-29 06:19:39 +00001688def: InstRW<[WriteZero], (instrs CLC)>;
1689
Gadi Haber323f2e12017-10-24 20:19:47 +00001690} // SchedModel