blob: 2f04bea269acb6aac1e3550497c0c467f63b4ac7 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstructions.td - SI Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This file was originally auto-generated from a GPU register header file and
10// all the instruction definitions were originally commented out. Instructions
11// that are not yet supported remain commented out.
12//===----------------------------------------------------------------------===//
13
Michel Danzere9bb18b2013-02-14 19:03:25 +000014class InterpSlots {
15int P0 = 2;
16int P10 = 0;
17int P20 = 1;
18}
19def INTERP : InterpSlots;
20
21def InterpSlot : Operand<i32> {
22 let PrintMethod = "printInterpSlot";
23}
24
Michel Danzer6064f572014-01-27 07:20:44 +000025def SendMsgImm : Operand<i32> {
26 let PrintMethod = "printSendMsg";
27}
28
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000029def isSI : Predicate<"Subtarget.getGeneration() "
Tom Stellard6e1ee472013-10-29 16:37:28 +000030 ">= AMDGPUSubtarget::SOUTHERN_ISLANDS">;
Tom Stellard75aadc22012-12-11 21:25:42 +000031
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000032def isCI : Predicate<"Subtarget.getGeneration() "
33 ">= AMDGPUSubtarget::SEA_ISLANDS">;
34
Tom Stellard58ac7442014-04-29 23:12:48 +000035def isCFDepth0 : Predicate<"isCFDepth0()">;
Vincent Lejeuned6cbede2013-10-13 17:56:28 +000036
Tom Stellard58ac7442014-04-29 23:12:48 +000037def WAIT_FLAG : InstFlag<"printWaitFlag">;
Tom Stellard75aadc22012-12-11 21:25:42 +000038
Tom Stellard0e70de52014-05-16 20:56:45 +000039let SubtargetPredicate = isSI in {
40let OtherPredicates = [isCFDepth0] in {
41
Tom Stellard8d6d4492014-04-22 16:33:57 +000042//===----------------------------------------------------------------------===//
43// SMRD Instructions
44//===----------------------------------------------------------------------===//
45
46let mayLoad = 1 in {
47
48// We are using the SGPR_32 and not the SReg_32 register class for 32-bit
49// SMRD instructions, because the SGPR_32 register class does not include M0
50// and writing to M0 from an SMRD instruction will hang the GPU.
51defm S_LOAD_DWORD : SMRD_Helper <0x00, "S_LOAD_DWORD", SReg_64, SGPR_32>;
52defm S_LOAD_DWORDX2 : SMRD_Helper <0x01, "S_LOAD_DWORDX2", SReg_64, SReg_64>;
53defm S_LOAD_DWORDX4 : SMRD_Helper <0x02, "S_LOAD_DWORDX4", SReg_64, SReg_128>;
54defm S_LOAD_DWORDX8 : SMRD_Helper <0x03, "S_LOAD_DWORDX8", SReg_64, SReg_256>;
55defm S_LOAD_DWORDX16 : SMRD_Helper <0x04, "S_LOAD_DWORDX16", SReg_64, SReg_512>;
56
57defm S_BUFFER_LOAD_DWORD : SMRD_Helper <
58 0x08, "S_BUFFER_LOAD_DWORD", SReg_128, SGPR_32
59>;
60
61defm S_BUFFER_LOAD_DWORDX2 : SMRD_Helper <
62 0x09, "S_BUFFER_LOAD_DWORDX2", SReg_128, SReg_64
63>;
64
65defm S_BUFFER_LOAD_DWORDX4 : SMRD_Helper <
66 0x0a, "S_BUFFER_LOAD_DWORDX4", SReg_128, SReg_128
67>;
68
69defm S_BUFFER_LOAD_DWORDX8 : SMRD_Helper <
70 0x0b, "S_BUFFER_LOAD_DWORDX8", SReg_128, SReg_256
71>;
72
73defm S_BUFFER_LOAD_DWORDX16 : SMRD_Helper <
74 0x0c, "S_BUFFER_LOAD_DWORDX16", SReg_128, SReg_512
75>;
76
77} // mayLoad = 1
78
79//def S_MEMTIME : SMRD_ <0x0000001e, "S_MEMTIME", []>;
80//def S_DCACHE_INV : SMRD_ <0x0000001f, "S_DCACHE_INV", []>;
81
82//===----------------------------------------------------------------------===//
83// SOP1 Instructions
84//===----------------------------------------------------------------------===//
85
Tom Stellard75aadc22012-12-11 21:25:42 +000086let neverHasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +000087
88let isMoveImm = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +000089def S_MOV_B32 : SOP1_32 <0x00000003, "S_MOV_B32", []>;
90def S_MOV_B64 : SOP1_64 <0x00000004, "S_MOV_B64", []>;
91def S_CMOV_B32 : SOP1_32 <0x00000005, "S_CMOV_B32", []>;
92def S_CMOV_B64 : SOP1_64 <0x00000006, "S_CMOV_B64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +000093} // End isMoveImm = 1
94
Matt Arsenault2c335622014-04-09 07:16:16 +000095def S_NOT_B32 : SOP1_32 <0x00000007, "S_NOT_B32",
96 [(set i32:$dst, (not i32:$src0))]
97>;
98
Matt Arsenault689f3252014-06-09 16:36:31 +000099def S_NOT_B64 : SOP1_64 <0x00000008, "S_NOT_B64",
100 [(set i64:$dst, (not i64:$src0))]
101>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000102def S_WQM_B32 : SOP1_32 <0x00000009, "S_WQM_B32", []>;
103def S_WQM_B64 : SOP1_64 <0x0000000a, "S_WQM_B64", []>;
104def S_BREV_B32 : SOP1_32 <0x0000000b, "S_BREV_B32", []>;
105def S_BREV_B64 : SOP1_64 <0x0000000c, "S_BREV_B64", []>;
106} // End neverHasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000107
Tom Stellard75aadc22012-12-11 21:25:42 +0000108////def S_BCNT0_I32_B32 : SOP1_BCNT0 <0x0000000d, "S_BCNT0_I32_B32", []>;
109////def S_BCNT0_I32_B64 : SOP1_BCNT0 <0x0000000e, "S_BCNT0_I32_B64", []>;
Matt Arsenaultb5b51102014-06-10 19:18:21 +0000110def S_BCNT1_I32_B32 : SOP1_32 <0x0000000f, "S_BCNT1_I32_B32",
111 [(set i32:$dst, (ctpop i32:$src0))]
112>;
Matt Arsenault8333e432014-06-10 19:18:24 +0000113def S_BCNT1_I32_B64 : SOP1_32_64 <0x00000010, "S_BCNT1_I32_B64", []>;
114
Tom Stellard75aadc22012-12-11 21:25:42 +0000115////def S_FF0_I32_B32 : SOP1_FF0 <0x00000011, "S_FF0_I32_B32", []>;
116////def S_FF0_I32_B64 : SOP1_FF0 <0x00000012, "S_FF0_I32_B64", []>;
117////def S_FF1_I32_B32 : SOP1_FF1 <0x00000013, "S_FF1_I32_B32", []>;
118////def S_FF1_I32_B64 : SOP1_FF1 <0x00000014, "S_FF1_I32_B64", []>;
119//def S_FLBIT_I32_B32 : SOP1_32 <0x00000015, "S_FLBIT_I32_B32", []>;
120//def S_FLBIT_I32_B64 : SOP1_32 <0x00000016, "S_FLBIT_I32_B64", []>;
121def S_FLBIT_I32 : SOP1_32 <0x00000017, "S_FLBIT_I32", []>;
122//def S_FLBIT_I32_I64 : SOP1_32 <0x00000018, "S_FLBIT_I32_I64", []>;
Matt Arsenault27cc9582014-04-18 01:53:18 +0000123def S_SEXT_I32_I8 : SOP1_32 <0x00000019, "S_SEXT_I32_I8",
124 [(set i32:$dst, (sext_inreg i32:$src0, i8))]
125>;
126def S_SEXT_I32_I16 : SOP1_32 <0x0000001a, "S_SEXT_I32_I16",
127 [(set i32:$dst, (sext_inreg i32:$src0, i16))]
128>;
Matt Arsenault5dbd5db2014-04-22 03:49:30 +0000129
Tom Stellard75aadc22012-12-11 21:25:42 +0000130////def S_BITSET0_B32 : SOP1_BITSET0 <0x0000001b, "S_BITSET0_B32", []>;
131////def S_BITSET0_B64 : SOP1_BITSET0 <0x0000001c, "S_BITSET0_B64", []>;
132////def S_BITSET1_B32 : SOP1_BITSET1 <0x0000001d, "S_BITSET1_B32", []>;
133////def S_BITSET1_B64 : SOP1_BITSET1 <0x0000001e, "S_BITSET1_B64", []>;
134def S_GETPC_B64 : SOP1_64 <0x0000001f, "S_GETPC_B64", []>;
135def S_SETPC_B64 : SOP1_64 <0x00000020, "S_SETPC_B64", []>;
136def S_SWAPPC_B64 : SOP1_64 <0x00000021, "S_SWAPPC_B64", []>;
137def S_RFE_B64 : SOP1_64 <0x00000022, "S_RFE_B64", []>;
138
139let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC] in {
140
141def S_AND_SAVEEXEC_B64 : SOP1_64 <0x00000024, "S_AND_SAVEEXEC_B64", []>;
142def S_OR_SAVEEXEC_B64 : SOP1_64 <0x00000025, "S_OR_SAVEEXEC_B64", []>;
143def S_XOR_SAVEEXEC_B64 : SOP1_64 <0x00000026, "S_XOR_SAVEEXEC_B64", []>;
144def S_ANDN2_SAVEEXEC_B64 : SOP1_64 <0x00000027, "S_ANDN2_SAVEEXEC_B64", []>;
145def S_ORN2_SAVEEXEC_B64 : SOP1_64 <0x00000028, "S_ORN2_SAVEEXEC_B64", []>;
146def S_NAND_SAVEEXEC_B64 : SOP1_64 <0x00000029, "S_NAND_SAVEEXEC_B64", []>;
147def S_NOR_SAVEEXEC_B64 : SOP1_64 <0x0000002a, "S_NOR_SAVEEXEC_B64", []>;
148def S_XNOR_SAVEEXEC_B64 : SOP1_64 <0x0000002b, "S_XNOR_SAVEEXEC_B64", []>;
149
150} // End hasSideEffects = 1
151
152def S_QUADMASK_B32 : SOP1_32 <0x0000002c, "S_QUADMASK_B32", []>;
153def S_QUADMASK_B64 : SOP1_64 <0x0000002d, "S_QUADMASK_B64", []>;
154def S_MOVRELS_B32 : SOP1_32 <0x0000002e, "S_MOVRELS_B32", []>;
155def S_MOVRELS_B64 : SOP1_64 <0x0000002f, "S_MOVRELS_B64", []>;
156def S_MOVRELD_B32 : SOP1_32 <0x00000030, "S_MOVRELD_B32", []>;
157def S_MOVRELD_B64 : SOP1_64 <0x00000031, "S_MOVRELD_B64", []>;
158//def S_CBRANCH_JOIN : SOP1_ <0x00000032, "S_CBRANCH_JOIN", []>;
159def S_MOV_REGRD_B32 : SOP1_32 <0x00000033, "S_MOV_REGRD_B32", []>;
160def S_ABS_I32 : SOP1_32 <0x00000034, "S_ABS_I32", []>;
161def S_MOV_FED_B32 : SOP1_32 <0x00000035, "S_MOV_FED_B32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000162
163//===----------------------------------------------------------------------===//
164// SOP2 Instructions
165//===----------------------------------------------------------------------===//
166
167let Defs = [SCC] in { // Carry out goes to SCC
168let isCommutable = 1 in {
169def S_ADD_U32 : SOP2_32 <0x00000000, "S_ADD_U32", []>;
170def S_ADD_I32 : SOP2_32 <0x00000002, "S_ADD_I32",
171 [(set i32:$dst, (add SSrc_32:$src0, SSrc_32:$src1))]
172>;
173} // End isCommutable = 1
174
175def S_SUB_U32 : SOP2_32 <0x00000001, "S_SUB_U32", []>;
176def S_SUB_I32 : SOP2_32 <0x00000003, "S_SUB_I32",
177 [(set i32:$dst, (sub SSrc_32:$src0, SSrc_32:$src1))]
178>;
179
180let Uses = [SCC] in { // Carry in comes from SCC
181let isCommutable = 1 in {
182def S_ADDC_U32 : SOP2_32 <0x00000004, "S_ADDC_U32",
183 [(set i32:$dst, (adde (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
184} // End isCommutable = 1
185
186def S_SUBB_U32 : SOP2_32 <0x00000005, "S_SUBB_U32",
187 [(set i32:$dst, (sube (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
188} // End Uses = [SCC]
189} // End Defs = [SCC]
190
191def S_MIN_I32 : SOP2_32 <0x00000006, "S_MIN_I32",
192 [(set i32:$dst, (AMDGPUsmin i32:$src0, i32:$src1))]
193>;
194def S_MIN_U32 : SOP2_32 <0x00000007, "S_MIN_U32",
195 [(set i32:$dst, (AMDGPUumin i32:$src0, i32:$src1))]
196>;
197def S_MAX_I32 : SOP2_32 <0x00000008, "S_MAX_I32",
198 [(set i32:$dst, (AMDGPUsmax i32:$src0, i32:$src1))]
199>;
200def S_MAX_U32 : SOP2_32 <0x00000009, "S_MAX_U32",
201 [(set i32:$dst, (AMDGPUumax i32:$src0, i32:$src1))]
202>;
203
204def S_CSELECT_B32 : SOP2 <
205 0x0000000a, (outs SReg_32:$dst),
206 (ins SReg_32:$src0, SReg_32:$src1, SCCReg:$scc), "S_CSELECT_B32",
207 []
208>;
209
210def S_CSELECT_B64 : SOP2_64 <0x0000000b, "S_CSELECT_B64", []>;
211
212def S_AND_B32 : SOP2_32 <0x0000000e, "S_AND_B32",
213 [(set i32:$dst, (and i32:$src0, i32:$src1))]
214>;
215
216def S_AND_B64 : SOP2_64 <0x0000000f, "S_AND_B64",
217 [(set i64:$dst, (and i64:$src0, i64:$src1))]
218>;
219
Tom Stellard8d6d4492014-04-22 16:33:57 +0000220def S_OR_B32 : SOP2_32 <0x00000010, "S_OR_B32",
221 [(set i32:$dst, (or i32:$src0, i32:$src1))]
222>;
223
224def S_OR_B64 : SOP2_64 <0x00000011, "S_OR_B64",
225 [(set i64:$dst, (or i64:$src0, i64:$src1))]
226>;
227
Tom Stellard8d6d4492014-04-22 16:33:57 +0000228def S_XOR_B32 : SOP2_32 <0x00000012, "S_XOR_B32",
229 [(set i32:$dst, (xor i32:$src0, i32:$src1))]
230>;
231
232def S_XOR_B64 : SOP2_64 <0x00000013, "S_XOR_B64",
Tom Stellard58ac7442014-04-29 23:12:48 +0000233 [(set i64:$dst, (xor i64:$src0, i64:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000234>;
235def S_ANDN2_B32 : SOP2_32 <0x00000014, "S_ANDN2_B32", []>;
236def S_ANDN2_B64 : SOP2_64 <0x00000015, "S_ANDN2_B64", []>;
237def S_ORN2_B32 : SOP2_32 <0x00000016, "S_ORN2_B32", []>;
238def S_ORN2_B64 : SOP2_64 <0x00000017, "S_ORN2_B64", []>;
239def S_NAND_B32 : SOP2_32 <0x00000018, "S_NAND_B32", []>;
240def S_NAND_B64 : SOP2_64 <0x00000019, "S_NAND_B64", []>;
241def S_NOR_B32 : SOP2_32 <0x0000001a, "S_NOR_B32", []>;
242def S_NOR_B64 : SOP2_64 <0x0000001b, "S_NOR_B64", []>;
243def S_XNOR_B32 : SOP2_32 <0x0000001c, "S_XNOR_B32", []>;
244def S_XNOR_B64 : SOP2_64 <0x0000001d, "S_XNOR_B64", []>;
245
246// Use added complexity so these patterns are preferred to the VALU patterns.
247let AddedComplexity = 1 in {
248
249def S_LSHL_B32 : SOP2_32 <0x0000001e, "S_LSHL_B32",
250 [(set i32:$dst, (shl i32:$src0, i32:$src1))]
251>;
252def S_LSHL_B64 : SOP2_SHIFT_64 <0x0000001f, "S_LSHL_B64",
253 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
254>;
255def S_LSHR_B32 : SOP2_32 <0x00000020, "S_LSHR_B32",
256 [(set i32:$dst, (srl i32:$src0, i32:$src1))]
257>;
258def S_LSHR_B64 : SOP2_SHIFT_64 <0x00000021, "S_LSHR_B64",
259 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
260>;
261def S_ASHR_I32 : SOP2_32 <0x00000022, "S_ASHR_I32",
262 [(set i32:$dst, (sra i32:$src0, i32:$src1))]
263>;
264def S_ASHR_I64 : SOP2_SHIFT_64 <0x00000023, "S_ASHR_I64",
265 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
266>;
267
268} // End AddedComplexity = 1
269
270def S_BFM_B32 : SOP2_32 <0x00000024, "S_BFM_B32", []>;
271def S_BFM_B64 : SOP2_64 <0x00000025, "S_BFM_B64", []>;
272def S_MUL_I32 : SOP2_32 <0x00000026, "S_MUL_I32", []>;
273def S_BFE_U32 : SOP2_32 <0x00000027, "S_BFE_U32", []>;
274def S_BFE_I32 : SOP2_32 <0x00000028, "S_BFE_I32", []>;
275def S_BFE_U64 : SOP2_64 <0x00000029, "S_BFE_U64", []>;
276def S_BFE_I64 : SOP2_64 <0x0000002a, "S_BFE_I64", []>;
277//def S_CBRANCH_G_FORK : SOP2_ <0x0000002b, "S_CBRANCH_G_FORK", []>;
278def S_ABSDIFF_I32 : SOP2_32 <0x0000002c, "S_ABSDIFF_I32", []>;
279
280//===----------------------------------------------------------------------===//
281// SOPC Instructions
282//===----------------------------------------------------------------------===//
283
284def S_CMP_EQ_I32 : SOPC_32 <0x00000000, "S_CMP_EQ_I32">;
285def S_CMP_LG_I32 : SOPC_32 <0x00000001, "S_CMP_LG_I32">;
286def S_CMP_GT_I32 : SOPC_32 <0x00000002, "S_CMP_GT_I32">;
287def S_CMP_GE_I32 : SOPC_32 <0x00000003, "S_CMP_GE_I32">;
288def S_CMP_LT_I32 : SOPC_32 <0x00000004, "S_CMP_LT_I32">;
289def S_CMP_LE_I32 : SOPC_32 <0x00000005, "S_CMP_LE_I32">;
290def S_CMP_EQ_U32 : SOPC_32 <0x00000006, "S_CMP_EQ_U32">;
291def S_CMP_LG_U32 : SOPC_32 <0x00000007, "S_CMP_LG_U32">;
292def S_CMP_GT_U32 : SOPC_32 <0x00000008, "S_CMP_GT_U32">;
293def S_CMP_GE_U32 : SOPC_32 <0x00000009, "S_CMP_GE_U32">;
294def S_CMP_LT_U32 : SOPC_32 <0x0000000a, "S_CMP_LT_U32">;
295def S_CMP_LE_U32 : SOPC_32 <0x0000000b, "S_CMP_LE_U32">;
296////def S_BITCMP0_B32 : SOPC_BITCMP0 <0x0000000c, "S_BITCMP0_B32", []>;
297////def S_BITCMP1_B32 : SOPC_BITCMP1 <0x0000000d, "S_BITCMP1_B32", []>;
298////def S_BITCMP0_B64 : SOPC_BITCMP0 <0x0000000e, "S_BITCMP0_B64", []>;
299////def S_BITCMP1_B64 : SOPC_BITCMP1 <0x0000000f, "S_BITCMP1_B64", []>;
300//def S_SETVSKIP : SOPC_ <0x00000010, "S_SETVSKIP", []>;
301
302//===----------------------------------------------------------------------===//
303// SOPK Instructions
304//===----------------------------------------------------------------------===//
305
Tom Stellard75aadc22012-12-11 21:25:42 +0000306def S_MOVK_I32 : SOPK_32 <0x00000000, "S_MOVK_I32", []>;
307def S_CMOVK_I32 : SOPK_32 <0x00000002, "S_CMOVK_I32", []>;
308
309/*
310This instruction is disabled for now until we can figure out how to teach
311the instruction selector to correctly use the S_CMP* vs V_CMP*
312instructions.
313
314When this instruction is enabled the code generator sometimes produces this
315invalid sequence:
316
317SCC = S_CMPK_EQ_I32 SGPR0, imm
318VCC = COPY SCC
319VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
320
321def S_CMPK_EQ_I32 : SOPK <
322 0x00000003, (outs SCCReg:$dst), (ins SReg_32:$src0, i32imm:$src1),
323 "S_CMPK_EQ_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000324 [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000325>;
326*/
327
Christian Konig76edd4f2013-02-26 17:52:29 +0000328let isCompare = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000329def S_CMPK_LG_I32 : SOPK_32 <0x00000004, "S_CMPK_LG_I32", []>;
330def S_CMPK_GT_I32 : SOPK_32 <0x00000005, "S_CMPK_GT_I32", []>;
331def S_CMPK_GE_I32 : SOPK_32 <0x00000006, "S_CMPK_GE_I32", []>;
332def S_CMPK_LT_I32 : SOPK_32 <0x00000007, "S_CMPK_LT_I32", []>;
333def S_CMPK_LE_I32 : SOPK_32 <0x00000008, "S_CMPK_LE_I32", []>;
334def S_CMPK_EQ_U32 : SOPK_32 <0x00000009, "S_CMPK_EQ_U32", []>;
335def S_CMPK_LG_U32 : SOPK_32 <0x0000000a, "S_CMPK_LG_U32", []>;
336def S_CMPK_GT_U32 : SOPK_32 <0x0000000b, "S_CMPK_GT_U32", []>;
337def S_CMPK_GE_U32 : SOPK_32 <0x0000000c, "S_CMPK_GE_U32", []>;
338def S_CMPK_LT_U32 : SOPK_32 <0x0000000d, "S_CMPK_LT_U32", []>;
339def S_CMPK_LE_U32 : SOPK_32 <0x0000000e, "S_CMPK_LE_U32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000340} // End isCompare = 1
341
Matt Arsenault3383eec2013-11-14 22:32:49 +0000342let Defs = [SCC], isCommutable = 1 in {
343 def S_ADDK_I32 : SOPK_32 <0x0000000f, "S_ADDK_I32", []>;
344 def S_MULK_I32 : SOPK_32 <0x00000010, "S_MULK_I32", []>;
345}
346
Tom Stellard75aadc22012-12-11 21:25:42 +0000347//def S_CBRANCH_I_FORK : SOPK_ <0x00000011, "S_CBRANCH_I_FORK", []>;
348def S_GETREG_B32 : SOPK_32 <0x00000012, "S_GETREG_B32", []>;
349def S_SETREG_B32 : SOPK_32 <0x00000013, "S_SETREG_B32", []>;
350def S_GETREG_REGRD_B32 : SOPK_32 <0x00000014, "S_GETREG_REGRD_B32", []>;
351//def S_SETREG_IMM32_B32 : SOPK_32 <0x00000015, "S_SETREG_IMM32_B32", []>;
352//def EXP : EXP_ <0x00000000, "EXP", []>;
353
Tom Stellard0e70de52014-05-16 20:56:45 +0000354} // End let OtherPredicates = [isCFDepth0]
Tom Stellard58ac7442014-04-29 23:12:48 +0000355
Tom Stellard8d6d4492014-04-22 16:33:57 +0000356//===----------------------------------------------------------------------===//
357// SOPP Instructions
358//===----------------------------------------------------------------------===//
359
Tom Stellardeba61072014-05-02 15:41:42 +0000360def S_NOP : SOPP <0x00000000, (ins i16imm:$SIMM16), "S_NOP $SIMM16", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000361
362let isTerminator = 1 in {
363
364def S_ENDPGM : SOPP <0x00000001, (ins), "S_ENDPGM",
365 [(IL_retflag)]> {
366 let SIMM16 = 0;
367 let isBarrier = 1;
368 let hasCtrlDep = 1;
369}
370
371let isBranch = 1 in {
372def S_BRANCH : SOPP <
373 0x00000002, (ins brtarget:$target), "S_BRANCH $target",
374 [(br bb:$target)]> {
375 let isBarrier = 1;
376}
377
378let DisableEncoding = "$scc" in {
379def S_CBRANCH_SCC0 : SOPP <
380 0x00000004, (ins brtarget:$target, SCCReg:$scc),
381 "S_CBRANCH_SCC0 $target", []
382>;
383def S_CBRANCH_SCC1 : SOPP <
384 0x00000005, (ins brtarget:$target, SCCReg:$scc),
385 "S_CBRANCH_SCC1 $target",
386 []
387>;
388} // End DisableEncoding = "$scc"
389
390def S_CBRANCH_VCCZ : SOPP <
391 0x00000006, (ins brtarget:$target, VCCReg:$vcc),
392 "S_CBRANCH_VCCZ $target",
393 []
394>;
395def S_CBRANCH_VCCNZ : SOPP <
396 0x00000007, (ins brtarget:$target, VCCReg:$vcc),
397 "S_CBRANCH_VCCNZ $target",
398 []
399>;
400
401let DisableEncoding = "$exec" in {
402def S_CBRANCH_EXECZ : SOPP <
403 0x00000008, (ins brtarget:$target, EXECReg:$exec),
404 "S_CBRANCH_EXECZ $target",
405 []
406>;
407def S_CBRANCH_EXECNZ : SOPP <
408 0x00000009, (ins brtarget:$target, EXECReg:$exec),
409 "S_CBRANCH_EXECNZ $target",
410 []
411>;
412} // End DisableEncoding = "$exec"
413
414
415} // End isBranch = 1
416} // End isTerminator = 1
417
418let hasSideEffects = 1 in {
419def S_BARRIER : SOPP <0x0000000a, (ins), "S_BARRIER",
420 [(int_AMDGPU_barrier_local)]
421> {
422 let SIMM16 = 0;
423 let isBarrier = 1;
424 let hasCtrlDep = 1;
425 let mayLoad = 1;
426 let mayStore = 1;
427}
428
429def S_WAITCNT : SOPP <0x0000000c, (ins WAIT_FLAG:$simm16), "S_WAITCNT $simm16",
430 []
431>;
432//def S_SETHALT : SOPP_ <0x0000000d, "S_SETHALT", []>;
433//def S_SLEEP : SOPP_ <0x0000000e, "S_SLEEP", []>;
434//def S_SETPRIO : SOPP_ <0x0000000f, "S_SETPRIO", []>;
435
436let Uses = [EXEC] in {
437 def S_SENDMSG : SOPP <0x00000010, (ins SendMsgImm:$simm16, M0Reg:$m0), "S_SENDMSG $simm16",
438 [(int_SI_sendmsg imm:$simm16, M0Reg:$m0)]
439 > {
440 let DisableEncoding = "$m0";
441 }
442} // End Uses = [EXEC]
443
444//def S_SENDMSGHALT : SOPP_ <0x00000011, "S_SENDMSGHALT", []>;
445//def S_TRAP : SOPP_ <0x00000012, "S_TRAP", []>;
446//def S_ICACHE_INV : SOPP_ <0x00000013, "S_ICACHE_INV", []>;
447//def S_INCPERFLEVEL : SOPP_ <0x00000014, "S_INCPERFLEVEL", []>;
448//def S_DECPERFLEVEL : SOPP_ <0x00000015, "S_DECPERFLEVEL", []>;
449//def S_TTRACEDATA : SOPP_ <0x00000016, "S_TTRACEDATA", []>;
450} // End hasSideEffects
451
452//===----------------------------------------------------------------------===//
453// VOPC Instructions
454//===----------------------------------------------------------------------===//
455
Christian Konig76edd4f2013-02-26 17:52:29 +0000456let isCompare = 1 in {
457
Christian Konigb19849a2013-02-21 15:17:04 +0000458defm V_CMP_F_F32 : VOPC_32 <0x00000000, "V_CMP_F_F32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000459defm V_CMP_LT_F32 : VOPC_32 <0x00000001, "V_CMP_LT_F32", f32, COND_OLT>;
460defm V_CMP_EQ_F32 : VOPC_32 <0x00000002, "V_CMP_EQ_F32", f32, COND_OEQ>;
461defm V_CMP_LE_F32 : VOPC_32 <0x00000003, "V_CMP_LE_F32", f32, COND_OLE>;
462defm V_CMP_GT_F32 : VOPC_32 <0x00000004, "V_CMP_GT_F32", f32, COND_OGT>;
463defm V_CMP_LG_F32 : VOPC_32 <0x00000005, "V_CMP_LG_F32">;
464defm V_CMP_GE_F32 : VOPC_32 <0x00000006, "V_CMP_GE_F32", f32, COND_OGE>;
465defm V_CMP_O_F32 : VOPC_32 <0x00000007, "V_CMP_O_F32", f32, COND_O>;
466defm V_CMP_U_F32 : VOPC_32 <0x00000008, "V_CMP_U_F32", f32, COND_UO>;
Christian Konigb19849a2013-02-21 15:17:04 +0000467defm V_CMP_NGE_F32 : VOPC_32 <0x00000009, "V_CMP_NGE_F32">;
468defm V_CMP_NLG_F32 : VOPC_32 <0x0000000a, "V_CMP_NLG_F32">;
469defm V_CMP_NGT_F32 : VOPC_32 <0x0000000b, "V_CMP_NGT_F32">;
470defm V_CMP_NLE_F32 : VOPC_32 <0x0000000c, "V_CMP_NLE_F32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000471defm V_CMP_NEQ_F32 : VOPC_32 <0x0000000d, "V_CMP_NEQ_F32", f32, COND_UNE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000472defm V_CMP_NLT_F32 : VOPC_32 <0x0000000e, "V_CMP_NLT_F32">;
473defm V_CMP_TRU_F32 : VOPC_32 <0x0000000f, "V_CMP_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000474
Christian Konig76edd4f2013-02-26 17:52:29 +0000475let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000476
Christian Konigb19849a2013-02-21 15:17:04 +0000477defm V_CMPX_F_F32 : VOPC_32 <0x00000010, "V_CMPX_F_F32">;
478defm V_CMPX_LT_F32 : VOPC_32 <0x00000011, "V_CMPX_LT_F32">;
479defm V_CMPX_EQ_F32 : VOPC_32 <0x00000012, "V_CMPX_EQ_F32">;
480defm V_CMPX_LE_F32 : VOPC_32 <0x00000013, "V_CMPX_LE_F32">;
481defm V_CMPX_GT_F32 : VOPC_32 <0x00000014, "V_CMPX_GT_F32">;
482defm V_CMPX_LG_F32 : VOPC_32 <0x00000015, "V_CMPX_LG_F32">;
483defm V_CMPX_GE_F32 : VOPC_32 <0x00000016, "V_CMPX_GE_F32">;
484defm V_CMPX_O_F32 : VOPC_32 <0x00000017, "V_CMPX_O_F32">;
485defm V_CMPX_U_F32 : VOPC_32 <0x00000018, "V_CMPX_U_F32">;
486defm V_CMPX_NGE_F32 : VOPC_32 <0x00000019, "V_CMPX_NGE_F32">;
487defm V_CMPX_NLG_F32 : VOPC_32 <0x0000001a, "V_CMPX_NLG_F32">;
488defm V_CMPX_NGT_F32 : VOPC_32 <0x0000001b, "V_CMPX_NGT_F32">;
489defm V_CMPX_NLE_F32 : VOPC_32 <0x0000001c, "V_CMPX_NLE_F32">;
490defm V_CMPX_NEQ_F32 : VOPC_32 <0x0000001d, "V_CMPX_NEQ_F32">;
491defm V_CMPX_NLT_F32 : VOPC_32 <0x0000001e, "V_CMPX_NLT_F32">;
492defm V_CMPX_TRU_F32 : VOPC_32 <0x0000001f, "V_CMPX_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000493
Christian Konig76edd4f2013-02-26 17:52:29 +0000494} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000495
Christian Konigb19849a2013-02-21 15:17:04 +0000496defm V_CMP_F_F64 : VOPC_64 <0x00000020, "V_CMP_F_F64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000497defm V_CMP_LT_F64 : VOPC_64 <0x00000021, "V_CMP_LT_F64", f64, COND_OLT>;
498defm V_CMP_EQ_F64 : VOPC_64 <0x00000022, "V_CMP_EQ_F64", f64, COND_OEQ>;
499defm V_CMP_LE_F64 : VOPC_64 <0x00000023, "V_CMP_LE_F64", f64, COND_OLE>;
500defm V_CMP_GT_F64 : VOPC_64 <0x00000024, "V_CMP_GT_F64", f64, COND_OGT>;
Christian Konigb19849a2013-02-21 15:17:04 +0000501defm V_CMP_LG_F64 : VOPC_64 <0x00000025, "V_CMP_LG_F64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000502defm V_CMP_GE_F64 : VOPC_64 <0x00000026, "V_CMP_GE_F64", f64, COND_OGE>;
503defm V_CMP_O_F64 : VOPC_64 <0x00000027, "V_CMP_O_F64", f64, COND_O>;
504defm V_CMP_U_F64 : VOPC_64 <0x00000028, "V_CMP_U_F64", f64, COND_UO>;
Christian Konigb19849a2013-02-21 15:17:04 +0000505defm V_CMP_NGE_F64 : VOPC_64 <0x00000029, "V_CMP_NGE_F64">;
506defm V_CMP_NLG_F64 : VOPC_64 <0x0000002a, "V_CMP_NLG_F64">;
507defm V_CMP_NGT_F64 : VOPC_64 <0x0000002b, "V_CMP_NGT_F64">;
508defm V_CMP_NLE_F64 : VOPC_64 <0x0000002c, "V_CMP_NLE_F64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000509defm V_CMP_NEQ_F64 : VOPC_64 <0x0000002d, "V_CMP_NEQ_F64", f64, COND_UNE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000510defm V_CMP_NLT_F64 : VOPC_64 <0x0000002e, "V_CMP_NLT_F64">;
511defm V_CMP_TRU_F64 : VOPC_64 <0x0000002f, "V_CMP_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000512
Christian Konig76edd4f2013-02-26 17:52:29 +0000513let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000514
Christian Konigb19849a2013-02-21 15:17:04 +0000515defm V_CMPX_F_F64 : VOPC_64 <0x00000030, "V_CMPX_F_F64">;
516defm V_CMPX_LT_F64 : VOPC_64 <0x00000031, "V_CMPX_LT_F64">;
517defm V_CMPX_EQ_F64 : VOPC_64 <0x00000032, "V_CMPX_EQ_F64">;
518defm V_CMPX_LE_F64 : VOPC_64 <0x00000033, "V_CMPX_LE_F64">;
519defm V_CMPX_GT_F64 : VOPC_64 <0x00000034, "V_CMPX_GT_F64">;
520defm V_CMPX_LG_F64 : VOPC_64 <0x00000035, "V_CMPX_LG_F64">;
521defm V_CMPX_GE_F64 : VOPC_64 <0x00000036, "V_CMPX_GE_F64">;
522defm V_CMPX_O_F64 : VOPC_64 <0x00000037, "V_CMPX_O_F64">;
523defm V_CMPX_U_F64 : VOPC_64 <0x00000038, "V_CMPX_U_F64">;
524defm V_CMPX_NGE_F64 : VOPC_64 <0x00000039, "V_CMPX_NGE_F64">;
525defm V_CMPX_NLG_F64 : VOPC_64 <0x0000003a, "V_CMPX_NLG_F64">;
526defm V_CMPX_NGT_F64 : VOPC_64 <0x0000003b, "V_CMPX_NGT_F64">;
527defm V_CMPX_NLE_F64 : VOPC_64 <0x0000003c, "V_CMPX_NLE_F64">;
528defm V_CMPX_NEQ_F64 : VOPC_64 <0x0000003d, "V_CMPX_NEQ_F64">;
529defm V_CMPX_NLT_F64 : VOPC_64 <0x0000003e, "V_CMPX_NLT_F64">;
530defm V_CMPX_TRU_F64 : VOPC_64 <0x0000003f, "V_CMPX_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000531
Christian Konig76edd4f2013-02-26 17:52:29 +0000532} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000533
Christian Konigb19849a2013-02-21 15:17:04 +0000534defm V_CMPS_F_F32 : VOPC_32 <0x00000040, "V_CMPS_F_F32">;
535defm V_CMPS_LT_F32 : VOPC_32 <0x00000041, "V_CMPS_LT_F32">;
536defm V_CMPS_EQ_F32 : VOPC_32 <0x00000042, "V_CMPS_EQ_F32">;
537defm V_CMPS_LE_F32 : VOPC_32 <0x00000043, "V_CMPS_LE_F32">;
538defm V_CMPS_GT_F32 : VOPC_32 <0x00000044, "V_CMPS_GT_F32">;
539defm V_CMPS_LG_F32 : VOPC_32 <0x00000045, "V_CMPS_LG_F32">;
540defm V_CMPS_GE_F32 : VOPC_32 <0x00000046, "V_CMPS_GE_F32">;
541defm V_CMPS_O_F32 : VOPC_32 <0x00000047, "V_CMPS_O_F32">;
542defm V_CMPS_U_F32 : VOPC_32 <0x00000048, "V_CMPS_U_F32">;
543defm V_CMPS_NGE_F32 : VOPC_32 <0x00000049, "V_CMPS_NGE_F32">;
544defm V_CMPS_NLG_F32 : VOPC_32 <0x0000004a, "V_CMPS_NLG_F32">;
545defm V_CMPS_NGT_F32 : VOPC_32 <0x0000004b, "V_CMPS_NGT_F32">;
546defm V_CMPS_NLE_F32 : VOPC_32 <0x0000004c, "V_CMPS_NLE_F32">;
547defm V_CMPS_NEQ_F32 : VOPC_32 <0x0000004d, "V_CMPS_NEQ_F32">;
548defm V_CMPS_NLT_F32 : VOPC_32 <0x0000004e, "V_CMPS_NLT_F32">;
549defm V_CMPS_TRU_F32 : VOPC_32 <0x0000004f, "V_CMPS_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000550
551let hasSideEffects = 1, Defs = [EXEC] in {
552
Christian Konigb19849a2013-02-21 15:17:04 +0000553defm V_CMPSX_F_F32 : VOPC_32 <0x00000050, "V_CMPSX_F_F32">;
554defm V_CMPSX_LT_F32 : VOPC_32 <0x00000051, "V_CMPSX_LT_F32">;
555defm V_CMPSX_EQ_F32 : VOPC_32 <0x00000052, "V_CMPSX_EQ_F32">;
556defm V_CMPSX_LE_F32 : VOPC_32 <0x00000053, "V_CMPSX_LE_F32">;
557defm V_CMPSX_GT_F32 : VOPC_32 <0x00000054, "V_CMPSX_GT_F32">;
558defm V_CMPSX_LG_F32 : VOPC_32 <0x00000055, "V_CMPSX_LG_F32">;
559defm V_CMPSX_GE_F32 : VOPC_32 <0x00000056, "V_CMPSX_GE_F32">;
560defm V_CMPSX_O_F32 : VOPC_32 <0x00000057, "V_CMPSX_O_F32">;
561defm V_CMPSX_U_F32 : VOPC_32 <0x00000058, "V_CMPSX_U_F32">;
562defm V_CMPSX_NGE_F32 : VOPC_32 <0x00000059, "V_CMPSX_NGE_F32">;
563defm V_CMPSX_NLG_F32 : VOPC_32 <0x0000005a, "V_CMPSX_NLG_F32">;
564defm V_CMPSX_NGT_F32 : VOPC_32 <0x0000005b, "V_CMPSX_NGT_F32">;
565defm V_CMPSX_NLE_F32 : VOPC_32 <0x0000005c, "V_CMPSX_NLE_F32">;
566defm V_CMPSX_NEQ_F32 : VOPC_32 <0x0000005d, "V_CMPSX_NEQ_F32">;
567defm V_CMPSX_NLT_F32 : VOPC_32 <0x0000005e, "V_CMPSX_NLT_F32">;
568defm V_CMPSX_TRU_F32 : VOPC_32 <0x0000005f, "V_CMPSX_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000569
570} // End hasSideEffects = 1, Defs = [EXEC]
571
Christian Konigb19849a2013-02-21 15:17:04 +0000572defm V_CMPS_F_F64 : VOPC_64 <0x00000060, "V_CMPS_F_F64">;
573defm V_CMPS_LT_F64 : VOPC_64 <0x00000061, "V_CMPS_LT_F64">;
574defm V_CMPS_EQ_F64 : VOPC_64 <0x00000062, "V_CMPS_EQ_F64">;
575defm V_CMPS_LE_F64 : VOPC_64 <0x00000063, "V_CMPS_LE_F64">;
576defm V_CMPS_GT_F64 : VOPC_64 <0x00000064, "V_CMPS_GT_F64">;
577defm V_CMPS_LG_F64 : VOPC_64 <0x00000065, "V_CMPS_LG_F64">;
578defm V_CMPS_GE_F64 : VOPC_64 <0x00000066, "V_CMPS_GE_F64">;
579defm V_CMPS_O_F64 : VOPC_64 <0x00000067, "V_CMPS_O_F64">;
580defm V_CMPS_U_F64 : VOPC_64 <0x00000068, "V_CMPS_U_F64">;
581defm V_CMPS_NGE_F64 : VOPC_64 <0x00000069, "V_CMPS_NGE_F64">;
582defm V_CMPS_NLG_F64 : VOPC_64 <0x0000006a, "V_CMPS_NLG_F64">;
583defm V_CMPS_NGT_F64 : VOPC_64 <0x0000006b, "V_CMPS_NGT_F64">;
584defm V_CMPS_NLE_F64 : VOPC_64 <0x0000006c, "V_CMPS_NLE_F64">;
585defm V_CMPS_NEQ_F64 : VOPC_64 <0x0000006d, "V_CMPS_NEQ_F64">;
586defm V_CMPS_NLT_F64 : VOPC_64 <0x0000006e, "V_CMPS_NLT_F64">;
587defm V_CMPS_TRU_F64 : VOPC_64 <0x0000006f, "V_CMPS_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000588
589let hasSideEffects = 1, Defs = [EXEC] in {
590
Christian Konigb19849a2013-02-21 15:17:04 +0000591defm V_CMPSX_F_F64 : VOPC_64 <0x00000070, "V_CMPSX_F_F64">;
592defm V_CMPSX_LT_F64 : VOPC_64 <0x00000071, "V_CMPSX_LT_F64">;
593defm V_CMPSX_EQ_F64 : VOPC_64 <0x00000072, "V_CMPSX_EQ_F64">;
594defm V_CMPSX_LE_F64 : VOPC_64 <0x00000073, "V_CMPSX_LE_F64">;
595defm V_CMPSX_GT_F64 : VOPC_64 <0x00000074, "V_CMPSX_GT_F64">;
596defm V_CMPSX_LG_F64 : VOPC_64 <0x00000075, "V_CMPSX_LG_F64">;
597defm V_CMPSX_GE_F64 : VOPC_64 <0x00000076, "V_CMPSX_GE_F64">;
598defm V_CMPSX_O_F64 : VOPC_64 <0x00000077, "V_CMPSX_O_F64">;
599defm V_CMPSX_U_F64 : VOPC_64 <0x00000078, "V_CMPSX_U_F64">;
600defm V_CMPSX_NGE_F64 : VOPC_64 <0x00000079, "V_CMPSX_NGE_F64">;
601defm V_CMPSX_NLG_F64 : VOPC_64 <0x0000007a, "V_CMPSX_NLG_F64">;
602defm V_CMPSX_NGT_F64 : VOPC_64 <0x0000007b, "V_CMPSX_NGT_F64">;
603defm V_CMPSX_NLE_F64 : VOPC_64 <0x0000007c, "V_CMPSX_NLE_F64">;
604defm V_CMPSX_NEQ_F64 : VOPC_64 <0x0000007d, "V_CMPSX_NEQ_F64">;
605defm V_CMPSX_NLT_F64 : VOPC_64 <0x0000007e, "V_CMPSX_NLT_F64">;
606defm V_CMPSX_TRU_F64 : VOPC_64 <0x0000007f, "V_CMPSX_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000607
608} // End hasSideEffects = 1, Defs = [EXEC]
609
Christian Konigb19849a2013-02-21 15:17:04 +0000610defm V_CMP_F_I32 : VOPC_32 <0x00000080, "V_CMP_F_I32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000611defm V_CMP_LT_I32 : VOPC_32 <0x00000081, "V_CMP_LT_I32", i32, COND_SLT>;
Christian Konigb19849a2013-02-21 15:17:04 +0000612defm V_CMP_EQ_I32 : VOPC_32 <0x00000082, "V_CMP_EQ_I32", i32, COND_EQ>;
Tom Stellardc0845332013-11-22 23:07:58 +0000613defm V_CMP_LE_I32 : VOPC_32 <0x00000083, "V_CMP_LE_I32", i32, COND_SLE>;
614defm V_CMP_GT_I32 : VOPC_32 <0x00000084, "V_CMP_GT_I32", i32, COND_SGT>;
Christian Konigb19849a2013-02-21 15:17:04 +0000615defm V_CMP_NE_I32 : VOPC_32 <0x00000085, "V_CMP_NE_I32", i32, COND_NE>;
Tom Stellardc0845332013-11-22 23:07:58 +0000616defm V_CMP_GE_I32 : VOPC_32 <0x00000086, "V_CMP_GE_I32", i32, COND_SGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000617defm V_CMP_T_I32 : VOPC_32 <0x00000087, "V_CMP_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000618
Christian Konig76edd4f2013-02-26 17:52:29 +0000619let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000620
Christian Konigb19849a2013-02-21 15:17:04 +0000621defm V_CMPX_F_I32 : VOPC_32 <0x00000090, "V_CMPX_F_I32">;
622defm V_CMPX_LT_I32 : VOPC_32 <0x00000091, "V_CMPX_LT_I32">;
623defm V_CMPX_EQ_I32 : VOPC_32 <0x00000092, "V_CMPX_EQ_I32">;
624defm V_CMPX_LE_I32 : VOPC_32 <0x00000093, "V_CMPX_LE_I32">;
625defm V_CMPX_GT_I32 : VOPC_32 <0x00000094, "V_CMPX_GT_I32">;
626defm V_CMPX_NE_I32 : VOPC_32 <0x00000095, "V_CMPX_NE_I32">;
627defm V_CMPX_GE_I32 : VOPC_32 <0x00000096, "V_CMPX_GE_I32">;
628defm V_CMPX_T_I32 : VOPC_32 <0x00000097, "V_CMPX_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000629
Christian Konig76edd4f2013-02-26 17:52:29 +0000630} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000631
Christian Konigb19849a2013-02-21 15:17:04 +0000632defm V_CMP_F_I64 : VOPC_64 <0x000000a0, "V_CMP_F_I64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000633defm V_CMP_LT_I64 : VOPC_64 <0x000000a1, "V_CMP_LT_I64", i64, COND_SLT>;
634defm V_CMP_EQ_I64 : VOPC_64 <0x000000a2, "V_CMP_EQ_I64", i64, COND_EQ>;
635defm V_CMP_LE_I64 : VOPC_64 <0x000000a3, "V_CMP_LE_I64", i64, COND_SLE>;
636defm V_CMP_GT_I64 : VOPC_64 <0x000000a4, "V_CMP_GT_I64", i64, COND_SGT>;
637defm V_CMP_NE_I64 : VOPC_64 <0x000000a5, "V_CMP_NE_I64", i64, COND_NE>;
638defm V_CMP_GE_I64 : VOPC_64 <0x000000a6, "V_CMP_GE_I64", i64, COND_SGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000639defm V_CMP_T_I64 : VOPC_64 <0x000000a7, "V_CMP_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000640
Christian Konig76edd4f2013-02-26 17:52:29 +0000641let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000642
Christian Konigb19849a2013-02-21 15:17:04 +0000643defm V_CMPX_F_I64 : VOPC_64 <0x000000b0, "V_CMPX_F_I64">;
644defm V_CMPX_LT_I64 : VOPC_64 <0x000000b1, "V_CMPX_LT_I64">;
645defm V_CMPX_EQ_I64 : VOPC_64 <0x000000b2, "V_CMPX_EQ_I64">;
646defm V_CMPX_LE_I64 : VOPC_64 <0x000000b3, "V_CMPX_LE_I64">;
647defm V_CMPX_GT_I64 : VOPC_64 <0x000000b4, "V_CMPX_GT_I64">;
648defm V_CMPX_NE_I64 : VOPC_64 <0x000000b5, "V_CMPX_NE_I64">;
649defm V_CMPX_GE_I64 : VOPC_64 <0x000000b6, "V_CMPX_GE_I64">;
650defm V_CMPX_T_I64 : VOPC_64 <0x000000b7, "V_CMPX_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000651
Christian Konig76edd4f2013-02-26 17:52:29 +0000652} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000653
Christian Konigb19849a2013-02-21 15:17:04 +0000654defm V_CMP_F_U32 : VOPC_32 <0x000000c0, "V_CMP_F_U32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000655defm V_CMP_LT_U32 : VOPC_32 <0x000000c1, "V_CMP_LT_U32", i32, COND_ULT>;
656defm V_CMP_EQ_U32 : VOPC_32 <0x000000c2, "V_CMP_EQ_U32", i32, COND_EQ>;
657defm V_CMP_LE_U32 : VOPC_32 <0x000000c3, "V_CMP_LE_U32", i32, COND_ULE>;
658defm V_CMP_GT_U32 : VOPC_32 <0x000000c4, "V_CMP_GT_U32", i32, COND_UGT>;
659defm V_CMP_NE_U32 : VOPC_32 <0x000000c5, "V_CMP_NE_U32", i32, COND_NE>;
660defm V_CMP_GE_U32 : VOPC_32 <0x000000c6, "V_CMP_GE_U32", i32, COND_UGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000661defm V_CMP_T_U32 : VOPC_32 <0x000000c7, "V_CMP_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000662
Christian Konig76edd4f2013-02-26 17:52:29 +0000663let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000664
Christian Konigb19849a2013-02-21 15:17:04 +0000665defm V_CMPX_F_U32 : VOPC_32 <0x000000d0, "V_CMPX_F_U32">;
666defm V_CMPX_LT_U32 : VOPC_32 <0x000000d1, "V_CMPX_LT_U32">;
667defm V_CMPX_EQ_U32 : VOPC_32 <0x000000d2, "V_CMPX_EQ_U32">;
668defm V_CMPX_LE_U32 : VOPC_32 <0x000000d3, "V_CMPX_LE_U32">;
669defm V_CMPX_GT_U32 : VOPC_32 <0x000000d4, "V_CMPX_GT_U32">;
670defm V_CMPX_NE_U32 : VOPC_32 <0x000000d5, "V_CMPX_NE_U32">;
671defm V_CMPX_GE_U32 : VOPC_32 <0x000000d6, "V_CMPX_GE_U32">;
672defm V_CMPX_T_U32 : VOPC_32 <0x000000d7, "V_CMPX_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000673
Christian Konig76edd4f2013-02-26 17:52:29 +0000674} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000675
Christian Konigb19849a2013-02-21 15:17:04 +0000676defm V_CMP_F_U64 : VOPC_64 <0x000000e0, "V_CMP_F_U64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000677defm V_CMP_LT_U64 : VOPC_64 <0x000000e1, "V_CMP_LT_U64", i64, COND_ULT>;
678defm V_CMP_EQ_U64 : VOPC_64 <0x000000e2, "V_CMP_EQ_U64", i64, COND_EQ>;
679defm V_CMP_LE_U64 : VOPC_64 <0x000000e3, "V_CMP_LE_U64", i64, COND_ULE>;
680defm V_CMP_GT_U64 : VOPC_64 <0x000000e4, "V_CMP_GT_U64", i64, COND_UGT>;
681defm V_CMP_NE_U64 : VOPC_64 <0x000000e5, "V_CMP_NE_U64", i64, COND_NE>;
682defm V_CMP_GE_U64 : VOPC_64 <0x000000e6, "V_CMP_GE_U64", i64, COND_UGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000683defm V_CMP_T_U64 : VOPC_64 <0x000000e7, "V_CMP_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000684
685let hasSideEffects = 1, Defs = [EXEC] in {
686
Christian Konigb19849a2013-02-21 15:17:04 +0000687defm V_CMPX_F_U64 : VOPC_64 <0x000000f0, "V_CMPX_F_U64">;
688defm V_CMPX_LT_U64 : VOPC_64 <0x000000f1, "V_CMPX_LT_U64">;
689defm V_CMPX_EQ_U64 : VOPC_64 <0x000000f2, "V_CMPX_EQ_U64">;
690defm V_CMPX_LE_U64 : VOPC_64 <0x000000f3, "V_CMPX_LE_U64">;
691defm V_CMPX_GT_U64 : VOPC_64 <0x000000f4, "V_CMPX_GT_U64">;
692defm V_CMPX_NE_U64 : VOPC_64 <0x000000f5, "V_CMPX_NE_U64">;
693defm V_CMPX_GE_U64 : VOPC_64 <0x000000f6, "V_CMPX_GE_U64">;
694defm V_CMPX_T_U64 : VOPC_64 <0x000000f7, "V_CMPX_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000695
696} // End hasSideEffects = 1, Defs = [EXEC]
697
Christian Konigb19849a2013-02-21 15:17:04 +0000698defm V_CMP_CLASS_F32 : VOPC_32 <0x00000088, "V_CMP_CLASS_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000699
700let hasSideEffects = 1, Defs = [EXEC] in {
Christian Konigb19849a2013-02-21 15:17:04 +0000701defm V_CMPX_CLASS_F32 : VOPC_32 <0x00000098, "V_CMPX_CLASS_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000702} // End hasSideEffects = 1, Defs = [EXEC]
703
Christian Konigb19849a2013-02-21 15:17:04 +0000704defm V_CMP_CLASS_F64 : VOPC_64 <0x000000a8, "V_CMP_CLASS_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000705
706let hasSideEffects = 1, Defs = [EXEC] in {
Christian Konigb19849a2013-02-21 15:17:04 +0000707defm V_CMPX_CLASS_F64 : VOPC_64 <0x000000b8, "V_CMPX_CLASS_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000708} // End hasSideEffects = 1, Defs = [EXEC]
709
710} // End isCompare = 1
711
Tom Stellard8d6d4492014-04-22 16:33:57 +0000712//===----------------------------------------------------------------------===//
713// DS Instructions
714//===----------------------------------------------------------------------===//
715
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000716
717def DS_ADD_U32 : DS_1A1D_NORET <0x0, "DS_ADD_U32", VReg_32>;
718def DS_SUB_U32 : DS_1A1D_NORET <0x1, "DS_SUB_U32", VReg_32>;
719def DS_RSUB_U32 : DS_1A1D_NORET <0x2, "DS_RSUB_U32", VReg_32>;
Matt Arsenault2c819942014-06-12 08:21:54 +0000720def DS_INC_U32 : DS_1A1D_NORET <0x3, "DS_INC_U32", VReg_32>;
721def DS_DEC_U32 : DS_1A1D_NORET <0x4, "DS_DEC_U32", VReg_32>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000722def DS_MIN_I32 : DS_1A1D_NORET <0x5, "DS_MIN_I32", VReg_32>;
723def DS_MAX_I32 : DS_1A1D_NORET <0x6, "DS_MAX_I32", VReg_32>;
724def DS_MIN_U32 : DS_1A1D_NORET <0x7, "DS_MIN_U32", VReg_32>;
725def DS_MAX_U32 : DS_1A1D_NORET <0x8, "DS_MAX_U32", VReg_32>;
726def DS_AND_B32 : DS_1A1D_NORET <0x9, "DS_AND_B32", VReg_32>;
727def DS_OR_B32 : DS_1A1D_NORET <0xa, "DS_OR_B32", VReg_32>;
728def DS_XOR_B32 : DS_1A1D_NORET <0xb, "DS_XOR_B32", VReg_32>;
729def DS_MSKOR_B32 : DS_1A1D_NORET <0xc, "DS_MSKOR_B32", VReg_32>;
730def DS_CMPST_B32 : DS_1A2D_NORET <0x10, "DS_CMPST_B32", VReg_32>;
731def DS_CMPST_F32 : DS_1A2D_NORET <0x11, "DS_CMPST_F32", VReg_32>;
732def DS_MIN_F32 : DS_1A1D_NORET <0x12, "DS_MIN_F32", VReg_32>;
733def DS_MAX_F32 : DS_1A1D_NORET <0x13, "DS_MAX_F32", VReg_32>;
734
Matt Arsenault7ddcd832014-06-11 18:08:37 +0000735def DS_ADD_RTN_U32 : DS_1A1D_RET <0x20, "DS_ADD_RTN_U32", VReg_32>;
736def DS_SUB_RTN_U32 : DS_1A1D_RET <0x21, "DS_SUB_RTN_U32", VReg_32>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000737def DS_RSUB_RTN_U32 : DS_1A1D_RET <0x22, "DS_RSUB_RTN_U32", VReg_32>;
Matt Arsenault2c819942014-06-12 08:21:54 +0000738def DS_INC_RTN_U32 : DS_1A1D_RET <0x23, "DS_INC_RTN_U32", VReg_32>;
739def DS_DEC_RTN_U32 : DS_1A1D_RET <0x24, "DS_DEC_RTN_U32", VReg_32>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000740def DS_MIN_RTN_I32 : DS_1A1D_RET <0x25, "DS_MIN_RTN_I32", VReg_32>;
741def DS_MAX_RTN_I32 : DS_1A1D_RET <0x26, "DS_MAX_RTN_I32", VReg_32>;
742def DS_MIN_RTN_U32 : DS_1A1D_RET <0x27, "DS_MIN_RTN_U32", VReg_32>;
743def DS_MAX_RTN_U32 : DS_1A1D_RET <0x28, "DS_MAX_RTN_U32", VReg_32>;
744def DS_AND_RTN_B32 : DS_1A1D_RET <0x29, "DS_AND_RTN_B32", VReg_32>;
745def DS_OR_RTN_B32 : DS_1A1D_RET <0x2a, "DS_OR_RTN_B32", VReg_32>;
746def DS_XOR_RTN_B32 : DS_1A1D_RET <0x2b, "DS_XOR_RTN_B32", VReg_32>;
747def DS_MSKOR_RTN_B32 : DS_1A1D_RET <0x2c, "DS_MSKOR_RTN_B32", VReg_32>;
748def DS_WRXCHG_RTN_B32 : DS_1A1D_RET <0x2d, "DS_WRXCHG_RTN_B32", VReg_32>;
749//def DS_WRXCHG2_RTN_B32 : DS_2A0D_RET <0x2e, "DS_WRXCHG2_RTN_B32", VReg_32>;
750//def DS_WRXCHG2ST64_RTN_B32 : DS_2A0D_RET <0x2f, "DS_WRXCHG2_RTN_B32", VReg_32>;
751def DS_CMPST_RTN_B32 : DS_1A2D_RET <0x30, "DS_CMPST_RTN_B32", VReg_32>;
752def DS_CMPST_RTN_F32 : DS_1A2D_RET <0x31, "DS_CMPST_RTN_F32", VReg_32>;
753def DS_MIN_RTN_F32 : DS_1A1D_RET <0x32, "DS_MIN_RTN_F32", VReg_32>;
754def DS_MAX_RTN_F32 : DS_1A1D_RET <0x33, "DS_MAX_RTN_F32", VReg_32>;
755
756let SubtargetPredicate = isCI in {
757def DS_WRAP_RTN_F32 : DS_1A1D_RET <0x34, "DS_WRAP_RTN_F32", VReg_32>;
758} // End isCI
759
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000760
761def DS_ADD_U64 : DS_1A1D_NORET <0x40, "DS_ADD_U64", VReg_32>;
762def DS_SUB_U64 : DS_1A1D_NORET <0x41, "DS_SUB_U64", VReg_32>;
763def DS_RSUB_U64 : DS_1A1D_NORET <0x42, "DS_RSUB_U64", VReg_32>;
Matt Arsenault2c819942014-06-12 08:21:54 +0000764def DS_INC_U64 : DS_1A1D_NORET <0x43, "DS_INC_U64", VReg_32>;
765def DS_DEC_U64 : DS_1A1D_NORET <0x44, "DS_DEC_U64", VReg_32>;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000766def DS_MIN_I64 : DS_1A1D_NORET <0x45, "DS_MIN_I64", VReg_64>;
767def DS_MAX_I64 : DS_1A1D_NORET <0x46, "DS_MAX_I64", VReg_64>;
768def DS_MIN_U64 : DS_1A1D_NORET <0x47, "DS_MIN_U64", VReg_64>;
769def DS_MAX_U64 : DS_1A1D_NORET <0x48, "DS_MAX_U64", VReg_64>;
770def DS_AND_B64 : DS_1A1D_NORET <0x49, "DS_AND_B64", VReg_64>;
771def DS_OR_B64 : DS_1A1D_NORET <0x4a, "DS_OR_B64", VReg_64>;
772def DS_XOR_B64 : DS_1A1D_NORET <0x4b, "DS_XOR_B64", VReg_64>;
773def DS_MSKOR_B64 : DS_1A1D_NORET <0x4c, "DS_MSKOR_B64", VReg_64>;
774def DS_CMPST_B64 : DS_1A2D_NORET <0x50, "DS_CMPST_B64", VReg_64>;
775def DS_CMPST_F64 : DS_1A2D_NORET <0x51, "DS_CMPST_F64", VReg_64>;
776def DS_MIN_F64 : DS_1A1D_NORET <0x52, "DS_MIN_F64", VReg_64>;
777def DS_MAX_F64 : DS_1A1D_NORET <0x53, "DS_MAX_F64", VReg_64>;
778
779def DS_ADD_RTN_U64 : DS_1A1D_RET <0x60, "DS_ADD_RTN_U64", VReg_64>;
780def DS_SUB_RTN_U64 : DS_1A1D_RET <0x61, "DS_SUB_RTN_U64", VReg_64>;
781def DS_RSUB_RTN_U64 : DS_1A1D_RET <0x62, "DS_RSUB_RTN_U64", VReg_64>;
Matt Arsenault2c819942014-06-12 08:21:54 +0000782def DS_INC_RTN_U64 : DS_1A1D_RET <0x63, "DS_INC_RTN_U64", VReg_64>;
783def DS_DEC_RTN_U64 : DS_1A1D_RET <0x64, "DS_DEC_RTN_U64", VReg_64>;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000784def DS_MIN_RTN_I64 : DS_1A1D_RET <0x65, "DS_MIN_RTN_I64", VReg_64>;
785def DS_MAX_RTN_I64 : DS_1A1D_RET <0x66, "DS_MAX_RTN_I64", VReg_64>;
786def DS_MIN_RTN_U64 : DS_1A1D_RET <0x67, "DS_MIN_RTN_U64", VReg_64>;
787def DS_MAX_RTN_U64 : DS_1A1D_RET <0x68, "DS_MAX_RTN_U64", VReg_64>;
788def DS_AND_RTN_B64 : DS_1A1D_RET <0x69, "DS_AND_RTN_B64", VReg_64>;
789def DS_OR_RTN_B64 : DS_1A1D_RET <0x6a, "DS_OR_RTN_B64", VReg_64>;
790def DS_XOR_RTN_B64 : DS_1A1D_RET <0x6b, "DS_XOR_RTN_B64", VReg_64>;
791def DS_MSKOR_RTN_B64 : DS_1A1D_RET <0x6c, "DS_MSKOR_RTN_B64", VReg_64>;
792def DS_WRXCHG_RTN_B64 : DS_1A1D_RET <0x6d, "DS_WRXCHG_RTN_B64", VReg_64>;
793//def DS_WRXCHG2_RTN_B64 : DS_2A0D_RET <0x6e, "DS_WRXCHG2_RTN_B64", VReg_64>;
794//def DS_WRXCHG2ST64_RTN_B64 : DS_2A0D_RET <0x6f, "DS_WRXCHG2_RTN_B64", VReg_64>;
795def DS_CMPST_RTN_B64 : DS_1A2D_RET <0x70, "DS_CMPST_RTN_B64", VReg_64>;
796def DS_CMPST_RTN_F64 : DS_1A2D_RET <0x71, "DS_CMPST_RTN_F64", VReg_64>;
797def DS_MIN_RTN_F64 : DS_1A1D_RET <0x72, "DS_MIN_F64", VReg_64>;
798def DS_MAX_RTN_F64 : DS_1A1D_RET <0x73, "DS_MAX_F64", VReg_64>;
799
800//let SubtargetPredicate = isCI in {
801// DS_CONDXCHG32_RTN_B64
802// DS_CONDXCHG32_RTN_B128
803//} // End isCI
804
805// TODO: _SRC2_* forms
806
Michel Danzer1c454302013-07-10 16:36:43 +0000807def DS_WRITE_B32 : DS_Store_Helper <0x0000000d, "DS_WRITE_B32", VReg_32>;
Tom Stellardf3d166a2013-08-26 15:05:49 +0000808def DS_WRITE_B8 : DS_Store_Helper <0x00000001e, "DS_WRITE_B8", VReg_32>;
809def DS_WRITE_B16 : DS_Store_Helper <0x00000001f, "DS_WRITE_B16", VReg_32>;
Matt Arsenaultd06ebd92014-03-19 22:19:54 +0000810def DS_WRITE_B64 : DS_Store_Helper <0x00000004d, "DS_WRITE_B64", VReg_64>;
811
Michel Danzer1c454302013-07-10 16:36:43 +0000812def DS_READ_B32 : DS_Load_Helper <0x00000036, "DS_READ_B32", VReg_32>;
Tom Stellardc6f4a292013-08-26 15:05:59 +0000813def DS_READ_I8 : DS_Load_Helper <0x00000039, "DS_READ_I8", VReg_32>;
814def DS_READ_U8 : DS_Load_Helper <0x0000003a, "DS_READ_U8", VReg_32>;
815def DS_READ_I16 : DS_Load_Helper <0x0000003b, "DS_READ_I16", VReg_32>;
816def DS_READ_U16 : DS_Load_Helper <0x0000003c, "DS_READ_U16", VReg_32>;
Matt Arsenaultb9433482014-03-19 22:19:52 +0000817def DS_READ_B64 : DS_Load_Helper <0x00000076, "DS_READ_B64", VReg_64>;
Michel Danzer1c454302013-07-10 16:36:43 +0000818
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000819// 2 forms.
820def DS_WRITE2_B32 : DS_Load2_Helper <0x0000000E, "DS_WRITE2_B32", VReg_64>;
821def DS_WRITE2_B64 : DS_Load2_Helper <0x0000004E, "DS_WRITE2_B64", VReg_128>;
822
823def DS_READ2_B32 : DS_Load2_Helper <0x00000037, "DS_READ2_B32", VReg_64>;
824def DS_READ2_B64 : DS_Load2_Helper <0x00000075, "DS_READ2_B64", VReg_128>;
825
826// TODO: DS_READ2ST64_B32, DS_READ2ST64_B64,
827// DS_WRITE2ST64_B32, DS_WRITE2ST64_B64
828
Tom Stellard8d6d4492014-04-22 16:33:57 +0000829//===----------------------------------------------------------------------===//
830// MUBUF Instructions
831//===----------------------------------------------------------------------===//
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000832
Tom Stellard75aadc22012-12-11 21:25:42 +0000833//def BUFFER_LOAD_FORMAT_X : MUBUF_ <0x00000000, "BUFFER_LOAD_FORMAT_X", []>;
834//def BUFFER_LOAD_FORMAT_XY : MUBUF_ <0x00000001, "BUFFER_LOAD_FORMAT_XY", []>;
835//def BUFFER_LOAD_FORMAT_XYZ : MUBUF_ <0x00000002, "BUFFER_LOAD_FORMAT_XYZ", []>;
Tom Stellardf1ee7162013-05-20 15:02:31 +0000836defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <0x00000003, "BUFFER_LOAD_FORMAT_XYZW", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000837//def BUFFER_STORE_FORMAT_X : MUBUF_ <0x00000004, "BUFFER_STORE_FORMAT_X", []>;
838//def BUFFER_STORE_FORMAT_XY : MUBUF_ <0x00000005, "BUFFER_STORE_FORMAT_XY", []>;
839//def BUFFER_STORE_FORMAT_XYZ : MUBUF_ <0x00000006, "BUFFER_STORE_FORMAT_XYZ", []>;
840//def BUFFER_STORE_FORMAT_XYZW : MUBUF_ <0x00000007, "BUFFER_STORE_FORMAT_XYZW", []>;
Tom Stellard07a10a32013-06-03 17:39:43 +0000841defm BUFFER_LOAD_UBYTE : MUBUF_Load_Helper <0x00000008, "BUFFER_LOAD_UBYTE", VReg_32>;
Tom Stellard9f950332013-07-23 01:48:35 +0000842defm BUFFER_LOAD_SBYTE : MUBUF_Load_Helper <0x00000009, "BUFFER_LOAD_SBYTE", VReg_32>;
843defm BUFFER_LOAD_USHORT : MUBUF_Load_Helper <0x0000000a, "BUFFER_LOAD_USHORT", VReg_32>;
844defm BUFFER_LOAD_SSHORT : MUBUF_Load_Helper <0x0000000b, "BUFFER_LOAD_SSHORT", VReg_32>;
Tom Stellardf1ee7162013-05-20 15:02:31 +0000845defm BUFFER_LOAD_DWORD : MUBUF_Load_Helper <0x0000000c, "BUFFER_LOAD_DWORD", VReg_32>;
846defm BUFFER_LOAD_DWORDX2 : MUBUF_Load_Helper <0x0000000d, "BUFFER_LOAD_DWORDX2", VReg_64>;
847defm BUFFER_LOAD_DWORDX4 : MUBUF_Load_Helper <0x0000000e, "BUFFER_LOAD_DWORDX4", VReg_128>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000848
849def BUFFER_STORE_BYTE : MUBUF_Store_Helper <
850 0x00000018, "BUFFER_STORE_BYTE", VReg_32
851>;
852
853def BUFFER_STORE_SHORT : MUBUF_Store_Helper <
854 0x0000001a, "BUFFER_STORE_SHORT", VReg_32
855>;
Tom Stellard754f80f2013-04-05 23:31:51 +0000856
857def BUFFER_STORE_DWORD : MUBUF_Store_Helper <
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000858 0x0000001c, "BUFFER_STORE_DWORD", VReg_32
Tom Stellard754f80f2013-04-05 23:31:51 +0000859>;
860
861def BUFFER_STORE_DWORDX2 : MUBUF_Store_Helper <
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000862 0x0000001d, "BUFFER_STORE_DWORDX2", VReg_64
Tom Stellard754f80f2013-04-05 23:31:51 +0000863>;
Tom Stellard556d9aa2013-06-03 17:39:37 +0000864
865def BUFFER_STORE_DWORDX4 : MUBUF_Store_Helper <
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000866 0x0000001e, "BUFFER_STORE_DWORDX4", VReg_128
Tom Stellard556d9aa2013-06-03 17:39:37 +0000867>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000868//def BUFFER_ATOMIC_SWAP : MUBUF_ <0x00000030, "BUFFER_ATOMIC_SWAP", []>;
869//def BUFFER_ATOMIC_CMPSWAP : MUBUF_ <0x00000031, "BUFFER_ATOMIC_CMPSWAP", []>;
870//def BUFFER_ATOMIC_ADD : MUBUF_ <0x00000032, "BUFFER_ATOMIC_ADD", []>;
871//def BUFFER_ATOMIC_SUB : MUBUF_ <0x00000033, "BUFFER_ATOMIC_SUB", []>;
872//def BUFFER_ATOMIC_RSUB : MUBUF_ <0x00000034, "BUFFER_ATOMIC_RSUB", []>;
873//def BUFFER_ATOMIC_SMIN : MUBUF_ <0x00000035, "BUFFER_ATOMIC_SMIN", []>;
874//def BUFFER_ATOMIC_UMIN : MUBUF_ <0x00000036, "BUFFER_ATOMIC_UMIN", []>;
875//def BUFFER_ATOMIC_SMAX : MUBUF_ <0x00000037, "BUFFER_ATOMIC_SMAX", []>;
876//def BUFFER_ATOMIC_UMAX : MUBUF_ <0x00000038, "BUFFER_ATOMIC_UMAX", []>;
877//def BUFFER_ATOMIC_AND : MUBUF_ <0x00000039, "BUFFER_ATOMIC_AND", []>;
878//def BUFFER_ATOMIC_OR : MUBUF_ <0x0000003a, "BUFFER_ATOMIC_OR", []>;
879//def BUFFER_ATOMIC_XOR : MUBUF_ <0x0000003b, "BUFFER_ATOMIC_XOR", []>;
880//def BUFFER_ATOMIC_INC : MUBUF_ <0x0000003c, "BUFFER_ATOMIC_INC", []>;
881//def BUFFER_ATOMIC_DEC : MUBUF_ <0x0000003d, "BUFFER_ATOMIC_DEC", []>;
882//def BUFFER_ATOMIC_FCMPSWAP : MUBUF_ <0x0000003e, "BUFFER_ATOMIC_FCMPSWAP", []>;
883//def BUFFER_ATOMIC_FMIN : MUBUF_ <0x0000003f, "BUFFER_ATOMIC_FMIN", []>;
884//def BUFFER_ATOMIC_FMAX : MUBUF_ <0x00000040, "BUFFER_ATOMIC_FMAX", []>;
885//def BUFFER_ATOMIC_SWAP_X2 : MUBUF_X2 <0x00000050, "BUFFER_ATOMIC_SWAP_X2", []>;
886//def BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_X2 <0x00000051, "BUFFER_ATOMIC_CMPSWAP_X2", []>;
887//def BUFFER_ATOMIC_ADD_X2 : MUBUF_X2 <0x00000052, "BUFFER_ATOMIC_ADD_X2", []>;
888//def BUFFER_ATOMIC_SUB_X2 : MUBUF_X2 <0x00000053, "BUFFER_ATOMIC_SUB_X2", []>;
889//def BUFFER_ATOMIC_RSUB_X2 : MUBUF_X2 <0x00000054, "BUFFER_ATOMIC_RSUB_X2", []>;
890//def BUFFER_ATOMIC_SMIN_X2 : MUBUF_X2 <0x00000055, "BUFFER_ATOMIC_SMIN_X2", []>;
891//def BUFFER_ATOMIC_UMIN_X2 : MUBUF_X2 <0x00000056, "BUFFER_ATOMIC_UMIN_X2", []>;
892//def BUFFER_ATOMIC_SMAX_X2 : MUBUF_X2 <0x00000057, "BUFFER_ATOMIC_SMAX_X2", []>;
893//def BUFFER_ATOMIC_UMAX_X2 : MUBUF_X2 <0x00000058, "BUFFER_ATOMIC_UMAX_X2", []>;
894//def BUFFER_ATOMIC_AND_X2 : MUBUF_X2 <0x00000059, "BUFFER_ATOMIC_AND_X2", []>;
895//def BUFFER_ATOMIC_OR_X2 : MUBUF_X2 <0x0000005a, "BUFFER_ATOMIC_OR_X2", []>;
896//def BUFFER_ATOMIC_XOR_X2 : MUBUF_X2 <0x0000005b, "BUFFER_ATOMIC_XOR_X2", []>;
897//def BUFFER_ATOMIC_INC_X2 : MUBUF_X2 <0x0000005c, "BUFFER_ATOMIC_INC_X2", []>;
898//def BUFFER_ATOMIC_DEC_X2 : MUBUF_X2 <0x0000005d, "BUFFER_ATOMIC_DEC_X2", []>;
899//def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <0x0000005e, "BUFFER_ATOMIC_FCMPSWAP_X2", []>;
900//def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <0x0000005f, "BUFFER_ATOMIC_FMIN_X2", []>;
901//def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <0x00000060, "BUFFER_ATOMIC_FMAX_X2", []>;
902//def BUFFER_WBINVL1_SC : MUBUF_WBINVL1 <0x00000070, "BUFFER_WBINVL1_SC", []>;
903//def BUFFER_WBINVL1 : MUBUF_WBINVL1 <0x00000071, "BUFFER_WBINVL1", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000904
905//===----------------------------------------------------------------------===//
906// MTBUF Instructions
907//===----------------------------------------------------------------------===//
908
Tom Stellard75aadc22012-12-11 21:25:42 +0000909//def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "TBUFFER_LOAD_FORMAT_X", []>;
910//def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "TBUFFER_LOAD_FORMAT_XY", []>;
911//def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "TBUFFER_LOAD_FORMAT_XYZ", []>;
912def TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "TBUFFER_LOAD_FORMAT_XYZW", VReg_128>;
Tom Stellardafcf12f2013-09-12 02:55:14 +0000913def TBUFFER_STORE_FORMAT_X : MTBUF_Store_Helper <0x00000004, "TBUFFER_STORE_FORMAT_X", VReg_32>;
914def TBUFFER_STORE_FORMAT_XY : MTBUF_Store_Helper <0x00000005, "TBUFFER_STORE_FORMAT_XY", VReg_64>;
915def TBUFFER_STORE_FORMAT_XYZ : MTBUF_Store_Helper <0x00000006, "TBUFFER_STORE_FORMAT_XYZ", VReg_128>;
916def TBUFFER_STORE_FORMAT_XYZW : MTBUF_Store_Helper <0x00000007, "TBUFFER_STORE_FORMAT_XYZW", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000917
Tom Stellard8d6d4492014-04-22 16:33:57 +0000918//===----------------------------------------------------------------------===//
919// MIMG Instructions
920//===----------------------------------------------------------------------===//
Tom Stellard89093802013-02-07 19:39:40 +0000921
Tom Stellard16a9a202013-08-14 23:24:17 +0000922defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "IMAGE_LOAD">;
923defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "IMAGE_LOAD_MIP">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000924//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_PCK", 0x00000002>;
925//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_PCK_SGN", 0x00000003>;
926//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK", 0x00000004>;
927//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK_SGN", 0x00000005>;
928//def IMAGE_STORE : MIMG_NoPattern_ <"IMAGE_STORE", 0x00000008>;
929//def IMAGE_STORE_MIP : MIMG_NoPattern_ <"IMAGE_STORE_MIP", 0x00000009>;
930//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"IMAGE_STORE_PCK", 0x0000000a>;
931//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"IMAGE_STORE_MIP_PCK", 0x0000000b>;
Tom Stellard682bfbc2013-10-10 17:11:24 +0000932defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "IMAGE_GET_RESINFO">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000933//def IMAGE_ATOMIC_SWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_SWAP", 0x0000000f>;
934//def IMAGE_ATOMIC_CMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_CMPSWAP", 0x00000010>;
935//def IMAGE_ATOMIC_ADD : MIMG_NoPattern_ <"IMAGE_ATOMIC_ADD", 0x00000011>;
936//def IMAGE_ATOMIC_SUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_SUB", 0x00000012>;
937//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_RSUB", 0x00000013>;
938//def IMAGE_ATOMIC_SMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMIN", 0x00000014>;
939//def IMAGE_ATOMIC_UMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMIN", 0x00000015>;
940//def IMAGE_ATOMIC_SMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMAX", 0x00000016>;
941//def IMAGE_ATOMIC_UMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMAX", 0x00000017>;
942//def IMAGE_ATOMIC_AND : MIMG_NoPattern_ <"IMAGE_ATOMIC_AND", 0x00000018>;
943//def IMAGE_ATOMIC_OR : MIMG_NoPattern_ <"IMAGE_ATOMIC_OR", 0x00000019>;
944//def IMAGE_ATOMIC_XOR : MIMG_NoPattern_ <"IMAGE_ATOMIC_XOR", 0x0000001a>;
945//def IMAGE_ATOMIC_INC : MIMG_NoPattern_ <"IMAGE_ATOMIC_INC", 0x0000001b>;
946//def IMAGE_ATOMIC_DEC : MIMG_NoPattern_ <"IMAGE_ATOMIC_DEC", 0x0000001c>;
947//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_FCMPSWAP", 0x0000001d>;
948//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMIN", 0x0000001e>;
949//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMAX", 0x0000001f>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000950defm IMAGE_SAMPLE : MIMG_Sampler <0x00000020, "IMAGE_SAMPLE">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000951//def IMAGE_SAMPLE_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_CL", 0x00000021>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000952defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, "IMAGE_SAMPLE_D">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000953//def IMAGE_SAMPLE_D_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_CL", 0x00000023>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000954defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, "IMAGE_SAMPLE_L">;
955defm IMAGE_SAMPLE_B : MIMG_Sampler <0x00000025, "IMAGE_SAMPLE_B">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000956//def IMAGE_SAMPLE_B_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_CL", 0x00000026>;
957//def IMAGE_SAMPLE_LZ : MIMG_NoPattern_ <"IMAGE_SAMPLE_LZ", 0x00000027>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000958defm IMAGE_SAMPLE_C : MIMG_Sampler <0x00000028, "IMAGE_SAMPLE_C">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000959//def IMAGE_SAMPLE_C_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CL", 0x00000029>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000960defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, "IMAGE_SAMPLE_C_D">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000961//def IMAGE_SAMPLE_C_D_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_CL", 0x0000002b>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000962defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, "IMAGE_SAMPLE_C_L">;
963defm IMAGE_SAMPLE_C_B : MIMG_Sampler <0x0000002d, "IMAGE_SAMPLE_C_B">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000964//def IMAGE_SAMPLE_C_B_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_CL", 0x0000002e>;
965//def IMAGE_SAMPLE_C_LZ : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_LZ", 0x0000002f>;
966//def IMAGE_SAMPLE_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_O", 0x00000030>;
967//def IMAGE_SAMPLE_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CL_O", 0x00000031>;
968//def IMAGE_SAMPLE_D_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_O", 0x00000032>;
969//def IMAGE_SAMPLE_D_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_CL_O", 0x00000033>;
970//def IMAGE_SAMPLE_L_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_L_O", 0x00000034>;
971//def IMAGE_SAMPLE_B_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_O", 0x00000035>;
972//def IMAGE_SAMPLE_B_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_CL_O", 0x00000036>;
973//def IMAGE_SAMPLE_LZ_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_LZ_O", 0x00000037>;
974//def IMAGE_SAMPLE_C_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_O", 0x00000038>;
975//def IMAGE_SAMPLE_C_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CL_O", 0x00000039>;
976//def IMAGE_SAMPLE_C_D_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_O", 0x0000003a>;
977//def IMAGE_SAMPLE_C_D_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_CL_O", 0x0000003b>;
978//def IMAGE_SAMPLE_C_L_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_L_O", 0x0000003c>;
979//def IMAGE_SAMPLE_C_B_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_O", 0x0000003d>;
980//def IMAGE_SAMPLE_C_B_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_CL_O", 0x0000003e>;
981//def IMAGE_SAMPLE_C_LZ_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_LZ_O", 0x0000003f>;
982//def IMAGE_GATHER4 : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4", 0x00000040>;
983//def IMAGE_GATHER4_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_CL", 0x00000041>;
984//def IMAGE_GATHER4_L : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_L", 0x00000044>;
985//def IMAGE_GATHER4_B : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B", 0x00000045>;
986//def IMAGE_GATHER4_B_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_CL", 0x00000046>;
987//def IMAGE_GATHER4_LZ : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_LZ", 0x00000047>;
988//def IMAGE_GATHER4_C : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C", 0x00000048>;
989//def IMAGE_GATHER4_C_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_CL", 0x00000049>;
990//def IMAGE_GATHER4_C_L : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_L", 0x0000004c>;
991//def IMAGE_GATHER4_C_B : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B", 0x0000004d>;
992//def IMAGE_GATHER4_C_B_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_CL", 0x0000004e>;
993//def IMAGE_GATHER4_C_LZ : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_LZ", 0x0000004f>;
994//def IMAGE_GATHER4_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_O", 0x00000050>;
995//def IMAGE_GATHER4_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_CL_O", 0x00000051>;
996//def IMAGE_GATHER4_L_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_L_O", 0x00000054>;
997//def IMAGE_GATHER4_B_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_O", 0x00000055>;
998//def IMAGE_GATHER4_B_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_CL_O", 0x00000056>;
999//def IMAGE_GATHER4_LZ_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_LZ_O", 0x00000057>;
1000//def IMAGE_GATHER4_C_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_O", 0x00000058>;
1001//def IMAGE_GATHER4_C_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_CL_O", 0x00000059>;
1002//def IMAGE_GATHER4_C_L_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_L_O", 0x0000005c>;
1003//def IMAGE_GATHER4_C_B_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_O", 0x0000005d>;
1004//def IMAGE_GATHER4_C_B_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_CL_O", 0x0000005e>;
1005//def IMAGE_GATHER4_C_LZ_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_LZ_O", 0x0000005f>;
1006//def IMAGE_GET_LOD : MIMG_NoPattern_ <"IMAGE_GET_LOD", 0x00000060>;
1007//def IMAGE_SAMPLE_CD : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD", 0x00000068>;
1008//def IMAGE_SAMPLE_CD_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_CL", 0x00000069>;
1009//def IMAGE_SAMPLE_C_CD : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD", 0x0000006a>;
1010//def IMAGE_SAMPLE_C_CD_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_CL", 0x0000006b>;
1011//def IMAGE_SAMPLE_CD_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_O", 0x0000006c>;
1012//def IMAGE_SAMPLE_CD_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_CL_O", 0x0000006d>;
1013//def IMAGE_SAMPLE_C_CD_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_O", 0x0000006e>;
1014//def IMAGE_SAMPLE_C_CD_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_CL_O", 0x0000006f>;
1015//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"IMAGE_RSRC256", 0x0000007e>;
1016//def IMAGE_SAMPLER : MIMG_NoPattern_ <"IMAGE_SAMPLER", 0x0000007f>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001017
Tom Stellard8d6d4492014-04-22 16:33:57 +00001018//===----------------------------------------------------------------------===//
1019// VOP1 Instructions
1020//===----------------------------------------------------------------------===//
1021
1022//def V_NOP : VOP1_ <0x00000000, "V_NOP", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001023
1024let neverHasSideEffects = 1, isMoveImm = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +00001025defm V_MOV_B32 : VOP1_32 <0x00000001, "V_MOV_B32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001026} // End neverHasSideEffects = 1, isMoveImm = 1
1027
Tom Stellardfbe435d2014-03-17 17:03:51 +00001028let Uses = [EXEC] in {
1029
1030def V_READFIRSTLANE_B32 : VOP1 <
1031 0x00000002,
1032 (outs SReg_32:$vdst),
1033 (ins VReg_32:$src0),
1034 "V_READFIRSTLANE_B32 $vdst, $src0",
1035 []
1036>;
1037
1038}
1039
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001040defm V_CVT_I32_F64 : VOP1_32_64 <0x00000003, "V_CVT_I32_F64",
1041 [(set i32:$dst, (fp_to_sint f64:$src0))]
1042>;
1043defm V_CVT_F64_I32 : VOP1_64_32 <0x00000004, "V_CVT_F64_I32",
1044 [(set f64:$dst, (sint_to_fp i32:$src0))]
1045>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001046defm V_CVT_F32_I32 : VOP1_32 <0x00000005, "V_CVT_F32_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001047 [(set f32:$dst, (sint_to_fp i32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001048>;
Tom Stellardc932d732013-05-06 23:02:07 +00001049defm V_CVT_F32_U32 : VOP1_32 <0x00000006, "V_CVT_F32_U32",
1050 [(set f32:$dst, (uint_to_fp i32:$src0))]
1051>;
Tom Stellard73c31d52013-08-14 22:21:57 +00001052defm V_CVT_U32_F32 : VOP1_32 <0x00000007, "V_CVT_U32_F32",
1053 [(set i32:$dst, (fp_to_uint f32:$src0))]
1054>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001055defm V_CVT_I32_F32 : VOP1_32 <0x00000008, "V_CVT_I32_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001056 [(set i32:$dst, (fp_to_sint f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001057>;
1058defm V_MOV_FED_B32 : VOP1_32 <0x00000009, "V_MOV_FED_B32", []>;
1059////def V_CVT_F16_F32 : VOP1_F16 <0x0000000a, "V_CVT_F16_F32", []>;
1060//defm V_CVT_F32_F16 : VOP1_32 <0x0000000b, "V_CVT_F32_F16", []>;
1061//defm V_CVT_RPI_I32_F32 : VOP1_32 <0x0000000c, "V_CVT_RPI_I32_F32", []>;
1062//defm V_CVT_FLR_I32_F32 : VOP1_32 <0x0000000d, "V_CVT_FLR_I32_F32", []>;
1063//defm V_CVT_OFF_F32_I4 : VOP1_32 <0x0000000e, "V_CVT_OFF_F32_I4", []>;
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001064defm V_CVT_F32_F64 : VOP1_32_64 <0x0000000f, "V_CVT_F32_F64",
1065 [(set f32:$dst, (fround f64:$src0))]
1066>;
1067defm V_CVT_F64_F32 : VOP1_64_32 <0x00000010, "V_CVT_F64_F32",
1068 [(set f64:$dst, (fextend f32:$src0))]
1069>;
Matt Arsenault364a6742014-06-11 17:50:44 +00001070defm V_CVT_F32_UBYTE0 : VOP1_32 <0x00000011, "V_CVT_F32_UBYTE0",
1071 [(set f32:$dst, (AMDGPUcvt_f32_ubyte0 i32:$src0))]
1072>;
1073defm V_CVT_F32_UBYTE1 : VOP1_32 <0x00000012, "V_CVT_F32_UBYTE1",
1074 [(set f32:$dst, (AMDGPUcvt_f32_ubyte1 i32:$src0))]
1075>;
1076defm V_CVT_F32_UBYTE2 : VOP1_32 <0x00000013, "V_CVT_F32_UBYTE2",
1077 [(set f32:$dst, (AMDGPUcvt_f32_ubyte2 i32:$src0))]
1078>;
1079defm V_CVT_F32_UBYTE3 : VOP1_32 <0x00000014, "V_CVT_F32_UBYTE3",
1080 [(set f32:$dst, (AMDGPUcvt_f32_ubyte3 i32:$src0))]
1081>;
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001082defm V_CVT_U32_F64 : VOP1_32_64 <0x00000015, "V_CVT_U32_F64",
1083 [(set i32:$dst, (fp_to_uint f64:$src0))]
1084>;
1085defm V_CVT_F64_U32 : VOP1_64_32 <0x00000016, "V_CVT_F64_U32",
1086 [(set f64:$dst, (uint_to_fp i32:$src0))]
1087>;
1088
Tom Stellard75aadc22012-12-11 21:25:42 +00001089defm V_FRACT_F32 : VOP1_32 <0x00000020, "V_FRACT_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001090 [(set f32:$dst, (AMDGPUfract f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001091>;
Tom Stellard9b3d2532013-05-06 23:02:00 +00001092defm V_TRUNC_F32 : VOP1_32 <0x00000021, "V_TRUNC_F32",
1093 [(set f32:$dst, (int_AMDGPU_trunc f32:$src0))]
1094>;
Michel Danzerc3ea4042013-02-22 11:22:49 +00001095defm V_CEIL_F32 : VOP1_32 <0x00000022, "V_CEIL_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001096 [(set f32:$dst, (fceil f32:$src0))]
Michel Danzerc3ea4042013-02-22 11:22:49 +00001097>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001098defm V_RNDNE_F32 : VOP1_32 <0x00000023, "V_RNDNE_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001099 [(set f32:$dst, (frint f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001100>;
1101defm V_FLOOR_F32 : VOP1_32 <0x00000024, "V_FLOOR_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001102 [(set f32:$dst, (ffloor f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001103>;
1104defm V_EXP_F32 : VOP1_32 <0x00000025, "V_EXP_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001105 [(set f32:$dst, (fexp2 f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001106>;
1107defm V_LOG_CLAMP_F32 : VOP1_32 <0x00000026, "V_LOG_CLAMP_F32", []>;
Michel Danzer349cabe2013-02-07 14:55:16 +00001108defm V_LOG_F32 : VOP1_32 <0x00000027, "V_LOG_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001109 [(set f32:$dst, (flog2 f32:$src0))]
Michel Danzer349cabe2013-02-07 14:55:16 +00001110>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001111defm V_RCP_CLAMP_F32 : VOP1_32 <0x00000028, "V_RCP_CLAMP_F32", []>;
1112defm V_RCP_LEGACY_F32 : VOP1_32 <0x00000029, "V_RCP_LEGACY_F32", []>;
1113defm V_RCP_F32 : VOP1_32 <0x0000002a, "V_RCP_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001114 [(set f32:$dst, (fdiv FP_ONE, f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001115>;
1116defm V_RCP_IFLAG_F32 : VOP1_32 <0x0000002b, "V_RCP_IFLAG_F32", []>;
1117defm V_RSQ_CLAMP_F32 : VOP1_32 <0x0000002c, "V_RSQ_CLAMP_F32", []>;
1118defm V_RSQ_LEGACY_F32 : VOP1_32 <
1119 0x0000002d, "V_RSQ_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001120 [(set f32:$dst, (int_AMDGPU_rsq f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001121>;
Matt Arsenault15130462014-06-05 00:15:55 +00001122defm V_RSQ_F32 : VOP1_32 <0x0000002e, "V_RSQ_F32",
1123 [(set f32:$dst, (fdiv FP_ONE, (fsqrt f32:$src0)))]
1124>;
Tom Stellard7512c082013-07-12 18:14:56 +00001125defm V_RCP_F64 : VOP1_64 <0x0000002f, "V_RCP_F64",
1126 [(set f64:$dst, (fdiv FP_ONE, f64:$src0))]
1127>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001128defm V_RCP_CLAMP_F64 : VOP1_64 <0x00000030, "V_RCP_CLAMP_F64", []>;
Matt Arsenault15130462014-06-05 00:15:55 +00001129defm V_RSQ_F64 : VOP1_64 <0x00000031, "V_RSQ_F64",
1130 [(set f64:$dst, (fdiv FP_ONE, (fsqrt f64:$src0)))]
1131>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001132defm V_RSQ_CLAMP_F64 : VOP1_64 <0x00000032, "V_RSQ_CLAMP_F64", []>;
Tom Stellard8ed7b452013-07-12 18:15:13 +00001133defm V_SQRT_F32 : VOP1_32 <0x00000033, "V_SQRT_F32",
1134 [(set f32:$dst, (fsqrt f32:$src0))]
1135>;
1136defm V_SQRT_F64 : VOP1_64 <0x00000034, "V_SQRT_F64",
1137 [(set f64:$dst, (fsqrt f64:$src0))]
1138>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001139defm V_SIN_F32 : VOP1_32 <0x00000035, "V_SIN_F32", []>;
1140defm V_COS_F32 : VOP1_32 <0x00000036, "V_COS_F32", []>;
1141defm V_NOT_B32 : VOP1_32 <0x00000037, "V_NOT_B32", []>;
1142defm V_BFREV_B32 : VOP1_32 <0x00000038, "V_BFREV_B32", []>;
1143defm V_FFBH_U32 : VOP1_32 <0x00000039, "V_FFBH_U32", []>;
1144defm V_FFBL_B32 : VOP1_32 <0x0000003a, "V_FFBL_B32", []>;
1145defm V_FFBH_I32 : VOP1_32 <0x0000003b, "V_FFBH_I32", []>;
1146//defm V_FREXP_EXP_I32_F64 : VOP1_32 <0x0000003c, "V_FREXP_EXP_I32_F64", []>;
1147defm V_FREXP_MANT_F64 : VOP1_64 <0x0000003d, "V_FREXP_MANT_F64", []>;
1148defm V_FRACT_F64 : VOP1_64 <0x0000003e, "V_FRACT_F64", []>;
1149//defm V_FREXP_EXP_I32_F32 : VOP1_32 <0x0000003f, "V_FREXP_EXP_I32_F32", []>;
1150defm V_FREXP_MANT_F32 : VOP1_32 <0x00000040, "V_FREXP_MANT_F32", []>;
1151//def V_CLREXCP : VOP1_ <0x00000041, "V_CLREXCP", []>;
1152defm V_MOVRELD_B32 : VOP1_32 <0x00000042, "V_MOVRELD_B32", []>;
1153defm V_MOVRELS_B32 : VOP1_32 <0x00000043, "V_MOVRELS_B32", []>;
1154defm V_MOVRELSD_B32 : VOP1_32 <0x00000044, "V_MOVRELSD_B32", []>;
1155
Tom Stellard8d6d4492014-04-22 16:33:57 +00001156
1157//===----------------------------------------------------------------------===//
1158// VINTRP Instructions
1159//===----------------------------------------------------------------------===//
1160
Tom Stellard75aadc22012-12-11 21:25:42 +00001161def V_INTERP_P1_F32 : VINTRP <
1162 0x00000000,
1163 (outs VReg_32:$dst),
1164 (ins VReg_32:$i, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +00001165 "V_INTERP_P1_F32 $dst, $i, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001166 []> {
1167 let DisableEncoding = "$m0";
1168}
1169
1170def V_INTERP_P2_F32 : VINTRP <
1171 0x00000001,
1172 (outs VReg_32:$dst),
1173 (ins VReg_32:$src0, VReg_32:$j, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +00001174 "V_INTERP_P2_F32 $dst, [$src0], $j, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001175 []> {
1176
1177 let Constraints = "$src0 = $dst";
1178 let DisableEncoding = "$src0,$m0";
1179
1180}
1181
1182def V_INTERP_MOV_F32 : VINTRP <
1183 0x00000002,
1184 (outs VReg_32:$dst),
Michel Danzere9bb18b2013-02-14 19:03:25 +00001185 (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +00001186 "V_INTERP_MOV_F32 $dst, $src0, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001187 []> {
Tom Stellard75aadc22012-12-11 21:25:42 +00001188 let DisableEncoding = "$m0";
1189}
1190
Tom Stellard8d6d4492014-04-22 16:33:57 +00001191//===----------------------------------------------------------------------===//
1192// VOP2 Instructions
1193//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001194
1195def V_CNDMASK_B32_e32 : VOP2 <0x00000000, (outs VReg_32:$dst),
Christian Konigbf114b42013-02-21 15:17:22 +00001196 (ins VSrc_32:$src0, VReg_32:$src1, VCCReg:$vcc),
1197 "V_CNDMASK_B32_e32 $dst, $src0, $src1, [$vcc]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001198 []
1199>{
1200 let DisableEncoding = "$vcc";
1201}
1202
1203def V_CNDMASK_B32_e64 : VOP3 <0x00000100, (outs VReg_32:$dst),
Christian Konigf82901a2013-02-26 17:52:23 +00001204 (ins VSrc_32:$src0, VSrc_32:$src1, SSrc_64:$src2,
Christian Konigbf114b42013-02-21 15:17:22 +00001205 InstFlag:$abs, InstFlag:$clamp, InstFlag:$omod, InstFlag:$neg),
1206 "V_CNDMASK_B32_e64 $dst, $src0, $src1, $src2, $abs, $clamp, $omod, $neg",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001207 [(set i32:$dst, (select i1:$src2, i32:$src1, i32:$src0))]
Vincent Lejeune94af31f2014-05-10 19:18:33 +00001208> {
1209 let src0_modifiers = 0;
1210 let src1_modifiers = 0;
1211 let src2_modifiers = 0;
1212}
Tom Stellard75aadc22012-12-11 21:25:42 +00001213
Tom Stellardc149dc02013-11-27 21:23:35 +00001214def V_READLANE_B32 : VOP2 <
1215 0x00000001,
1216 (outs SReg_32:$vdst),
1217 (ins VReg_32:$src0, SSrc_32:$vsrc1),
1218 "V_READLANE_B32 $vdst, $src0, $vsrc1",
1219 []
1220>;
1221
1222def V_WRITELANE_B32 : VOP2 <
1223 0x00000002,
1224 (outs VReg_32:$vdst),
1225 (ins SReg_32:$src0, SSrc_32:$vsrc1),
1226 "V_WRITELANE_B32 $vdst, $src0, $vsrc1",
1227 []
1228>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001229
Christian Konig76edd4f2013-02-26 17:52:29 +00001230let isCommutable = 1 in {
Christian Konig71088e62013-02-21 15:17:41 +00001231defm V_ADD_F32 : VOP2_32 <0x00000003, "V_ADD_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001232 [(set f32:$dst, (fadd f32:$src0, f32:$src1))]
Christian Konig71088e62013-02-21 15:17:41 +00001233>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001234
Christian Konig71088e62013-02-21 15:17:41 +00001235defm V_SUB_F32 : VOP2_32 <0x00000004, "V_SUB_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001236 [(set f32:$dst, (fsub f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001237>;
Christian Konig3c145802013-03-27 09:12:59 +00001238defm V_SUBREV_F32 : VOP2_32 <0x00000005, "V_SUBREV_F32", [], "V_SUB_F32">;
1239} // End isCommutable = 1
Tom Stellard75aadc22012-12-11 21:25:42 +00001240
Tom Stellard75aadc22012-12-11 21:25:42 +00001241defm V_MAC_LEGACY_F32 : VOP2_32 <0x00000006, "V_MAC_LEGACY_F32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001242
1243let isCommutable = 1 in {
1244
Tom Stellard75aadc22012-12-11 21:25:42 +00001245defm V_MUL_LEGACY_F32 : VOP2_32 <
1246 0x00000007, "V_MUL_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001247 [(set f32:$dst, (int_AMDGPU_mul f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001248>;
1249
1250defm V_MUL_F32 : VOP2_32 <0x00000008, "V_MUL_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001251 [(set f32:$dst, (fmul f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001252>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001253
Christian Konig76edd4f2013-02-26 17:52:29 +00001254
Tom Stellard41fc7852013-07-23 01:48:42 +00001255defm V_MUL_I32_I24 : VOP2_32 <0x00000009, "V_MUL_I32_I24",
Tom Stellard50122a52014-04-07 19:45:41 +00001256 [(set i32:$dst, (AMDGPUmul_i24 i32:$src0, i32:$src1))]
Tom Stellard41fc7852013-07-23 01:48:42 +00001257>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001258//defm V_MUL_HI_I32_I24 : VOP2_32 <0x0000000a, "V_MUL_HI_I32_I24", []>;
Tom Stellard41fc7852013-07-23 01:48:42 +00001259defm V_MUL_U32_U24 : VOP2_32 <0x0000000b, "V_MUL_U32_U24",
Tom Stellard50122a52014-04-07 19:45:41 +00001260 [(set i32:$dst, (AMDGPUmul_u24 i32:$src0, i32:$src1))]
Tom Stellard41fc7852013-07-23 01:48:42 +00001261>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001262//defm V_MUL_HI_U32_U24 : VOP2_32 <0x0000000c, "V_MUL_HI_U32_U24", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001263
Christian Konig76edd4f2013-02-26 17:52:29 +00001264
Tom Stellard75aadc22012-12-11 21:25:42 +00001265defm V_MIN_LEGACY_F32 : VOP2_32 <0x0000000d, "V_MIN_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001266 [(set f32:$dst, (AMDGPUfmin f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001267>;
1268
1269defm V_MAX_LEGACY_F32 : VOP2_32 <0x0000000e, "V_MAX_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001270 [(set f32:$dst, (AMDGPUfmax f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001271>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001272
Tom Stellard75aadc22012-12-11 21:25:42 +00001273defm V_MIN_F32 : VOP2_32 <0x0000000f, "V_MIN_F32", []>;
1274defm V_MAX_F32 : VOP2_32 <0x00000010, "V_MAX_F32", []>;
Tom Stellard58ac7442014-04-29 23:12:48 +00001275defm V_MIN_I32 : VOP2_32 <0x00000011, "V_MIN_I32",
1276 [(set i32:$dst, (AMDGPUsmin i32:$src0, i32:$src1))]>;
1277defm V_MAX_I32 : VOP2_32 <0x00000012, "V_MAX_I32",
1278 [(set i32:$dst, (AMDGPUsmax i32:$src0, i32:$src1))]>;
1279defm V_MIN_U32 : VOP2_32 <0x00000013, "V_MIN_U32",
1280 [(set i32:$dst, (AMDGPUumin i32:$src0, i32:$src1))]>;
1281defm V_MAX_U32 : VOP2_32 <0x00000014, "V_MAX_U32",
1282 [(set i32:$dst, (AMDGPUumax i32:$src0, i32:$src1))]>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001283
Tom Stellard58ac7442014-04-29 23:12:48 +00001284defm V_LSHR_B32 : VOP2_32 <0x00000015, "V_LSHR_B32",
1285 [(set i32:$dst, (srl i32:$src0, i32:$src1))]
1286>;
1287
Christian Konig3c145802013-03-27 09:12:59 +00001288defm V_LSHRREV_B32 : VOP2_32 <0x00000016, "V_LSHRREV_B32", [], "V_LSHR_B32">;
1289
Tom Stellard58ac7442014-04-29 23:12:48 +00001290defm V_ASHR_I32 : VOP2_32 <0x00000017, "V_ASHR_I32",
1291 [(set i32:$dst, (sra i32:$src0, i32:$src1))]
1292>;
Christian Konig3c145802013-03-27 09:12:59 +00001293defm V_ASHRREV_I32 : VOP2_32 <0x00000018, "V_ASHRREV_I32", [], "V_ASHR_I32">;
1294
Tom Stellard82166022013-11-13 23:36:37 +00001295let hasPostISelHook = 1 in {
1296
Tom Stellard58ac7442014-04-29 23:12:48 +00001297defm V_LSHL_B32 : VOP2_32 <0x00000019, "V_LSHL_B32",
1298 [(set i32:$dst, (shl i32:$src0, i32:$src1))]
1299>;
Tom Stellard82166022013-11-13 23:36:37 +00001300
1301}
Christian Konig3c145802013-03-27 09:12:59 +00001302defm V_LSHLREV_B32 : VOP2_32 <0x0000001a, "V_LSHLREV_B32", [], "V_LSHL_B32">;
Christian Konig76edd4f2013-02-26 17:52:29 +00001303
Tom Stellard58ac7442014-04-29 23:12:48 +00001304defm V_AND_B32 : VOP2_32 <0x0000001b, "V_AND_B32",
1305 [(set i32:$dst, (and i32:$src0, i32:$src1))]>;
1306defm V_OR_B32 : VOP2_32 <0x0000001c, "V_OR_B32",
1307 [(set i32:$dst, (or i32:$src0, i32:$src1))]
1308>;
1309defm V_XOR_B32 : VOP2_32 <0x0000001d, "V_XOR_B32",
1310 [(set i32:$dst, (xor i32:$src0, i32:$src1))]
1311>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001312
1313} // End isCommutable = 1
1314
Matt Arsenaultb3458362014-03-31 18:21:13 +00001315defm V_BFM_B32 : VOP2_32 <0x0000001e, "V_BFM_B32",
1316 [(set i32:$dst, (AMDGPUbfm i32:$src0, i32:$src1))]>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001317defm V_MAC_F32 : VOP2_32 <0x0000001f, "V_MAC_F32", []>;
1318defm V_MADMK_F32 : VOP2_32 <0x00000020, "V_MADMK_F32", []>;
1319defm V_MADAK_F32 : VOP2_32 <0x00000021, "V_MADAK_F32", []>;
Matt Arsenaultb5b51102014-06-10 19:18:21 +00001320defm V_BCNT_U32_B32 : VOP2_32 <0x00000022, "V_BCNT_U32_B32", []>;
Michel Danzer8d696172013-07-10 16:36:52 +00001321defm V_MBCNT_LO_U32_B32 : VOP2_32 <0x00000023, "V_MBCNT_LO_U32_B32", []>;
1322defm V_MBCNT_HI_U32_B32 : VOP2_32 <0x00000024, "V_MBCNT_HI_U32_B32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001323
Christian Konig3c145802013-03-27 09:12:59 +00001324let isCommutable = 1, Defs = [VCC] in { // Carry-out goes to VCC
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001325// No patterns so that the scalar instructions are always selected.
1326// The scalar versions will be replaced with vector when needed later.
Tom Stellard58ac7442014-04-29 23:12:48 +00001327defm V_ADD_I32 : VOP2b_32 <0x00000025, "V_ADD_I32",
1328 [(set i32:$dst, (add i32:$src0, i32:$src1))], VSrc_32>;
1329defm V_SUB_I32 : VOP2b_32 <0x00000026, "V_SUB_I32",
1330 [(set i32:$dst, (sub i32:$src0, i32:$src1))], VSrc_32>;
Tom Stellarde28859f2014-03-07 20:12:39 +00001331defm V_SUBREV_I32 : VOP2b_32 <0x00000027, "V_SUBREV_I32", [], VSrc_32,
1332 "V_SUB_I32">;
Christian Konig76edd4f2013-02-26 17:52:29 +00001333
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001334let Uses = [VCC] in { // Carry-in comes from VCC
Tom Stellard58ac7442014-04-29 23:12:48 +00001335defm V_ADDC_U32 : VOP2b_32 <0x00000028, "V_ADDC_U32",
1336 [(set i32:$dst, (adde i32:$src0, i32:$src1))], VReg_32>;
1337defm V_SUBB_U32 : VOP2b_32 <0x00000029, "V_SUBB_U32",
1338 [(set i32:$dst, (sube i32:$src0, i32:$src1))], VReg_32>;
Tom Stellarde28859f2014-03-07 20:12:39 +00001339defm V_SUBBREV_U32 : VOP2b_32 <0x0000002a, "V_SUBBREV_U32", [], VReg_32,
1340 "V_SUBB_U32">;
Christian Konigd3039962013-02-26 17:52:09 +00001341} // End Uses = [VCC]
Christian Konig3c145802013-03-27 09:12:59 +00001342} // End isCommutable = 1, Defs = [VCC]
1343
Tom Stellard75aadc22012-12-11 21:25:42 +00001344defm V_LDEXP_F32 : VOP2_32 <0x0000002b, "V_LDEXP_F32", []>;
1345////def V_CVT_PKACCUM_U8_F32 : VOP2_U8 <0x0000002c, "V_CVT_PKACCUM_U8_F32", []>;
1346////def V_CVT_PKNORM_I16_F32 : VOP2_I16 <0x0000002d, "V_CVT_PKNORM_I16_F32", []>;
1347////def V_CVT_PKNORM_U16_F32 : VOP2_U16 <0x0000002e, "V_CVT_PKNORM_U16_F32", []>;
1348defm V_CVT_PKRTZ_F16_F32 : VOP2_32 <0x0000002f, "V_CVT_PKRTZ_F16_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001349 [(set i32:$dst, (int_SI_packf16 f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001350>;
1351////def V_CVT_PK_U16_U32 : VOP2_U16 <0x00000030, "V_CVT_PK_U16_U32", []>;
1352////def V_CVT_PK_I16_I32 : VOP2_I16 <0x00000031, "V_CVT_PK_I16_I32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001353
1354//===----------------------------------------------------------------------===//
1355// VOP3 Instructions
1356//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001357
1358let neverHasSideEffects = 1 in {
1359
Tom Stellardc721a232014-05-16 20:56:47 +00001360defm V_MAD_LEGACY_F32 : VOP3_32 <0x00000140, "V_MAD_LEGACY_F32", []>;
Matt Arsenaultf37abc72014-05-22 17:45:20 +00001361defm V_MAD_F32 : VOP3_32 <0x00000141, "V_MAD_F32",
1362 [(set f32:$dst, (fadd (fmul f32:$src0, f32:$src1), f32:$src2))]
1363>;
Tom Stellardc721a232014-05-16 20:56:47 +00001364defm V_MAD_I32_I24 : VOP3_32 <0x00000142, "V_MAD_I32_I24",
Matt Arsenaulteb260202014-05-22 18:00:15 +00001365 [(set i32:$dst, (AMDGPUmad_i24 i32:$src0, i32:$src1, i32:$src2))]
Tom Stellard52639482013-07-23 01:48:49 +00001366>;
Tom Stellardc721a232014-05-16 20:56:47 +00001367defm V_MAD_U32_U24 : VOP3_32 <0x00000143, "V_MAD_U32_U24",
Matt Arsenaulteb260202014-05-22 18:00:15 +00001368 [(set i32:$dst, (AMDGPUmad_u24 i32:$src0, i32:$src1, i32:$src2))]
Tom Stellard52639482013-07-23 01:48:49 +00001369>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001370
1371} // End neverHasSideEffects
Matt Arsenaulteb260202014-05-22 18:00:15 +00001372
Tom Stellardc721a232014-05-16 20:56:47 +00001373defm V_CUBEID_F32 : VOP3_32 <0x00000144, "V_CUBEID_F32", []>;
1374defm V_CUBESC_F32 : VOP3_32 <0x00000145, "V_CUBESC_F32", []>;
1375defm V_CUBETC_F32 : VOP3_32 <0x00000146, "V_CUBETC_F32", []>;
1376defm V_CUBEMA_F32 : VOP3_32 <0x00000147, "V_CUBEMA_F32", []>;
Matt Arsenaultfae02982014-03-17 18:58:11 +00001377
1378let neverHasSideEffects = 1, mayLoad = 0, mayStore = 0 in {
Tom Stellardc721a232014-05-16 20:56:47 +00001379defm V_BFE_U32 : VOP3_32 <0x00000148, "V_BFE_U32",
Matt Arsenaultfae02982014-03-17 18:58:11 +00001380 [(set i32:$dst, (AMDGPUbfe_u32 i32:$src0, i32:$src1, i32:$src2))]>;
Tom Stellardc721a232014-05-16 20:56:47 +00001381defm V_BFE_I32 : VOP3_32 <0x00000149, "V_BFE_I32",
Matt Arsenaultfae02982014-03-17 18:58:11 +00001382 [(set i32:$dst, (AMDGPUbfe_i32 i32:$src0, i32:$src1, i32:$src2))]>;
1383}
1384
Tom Stellardc721a232014-05-16 20:56:47 +00001385defm V_BFI_B32 : VOP3_32 <0x0000014a, "V_BFI_B32",
Matt Arsenaultb3458362014-03-31 18:21:13 +00001386 [(set i32:$dst, (AMDGPUbfi i32:$src0, i32:$src1, i32:$src2))]>;
Tom Stellardc721a232014-05-16 20:56:47 +00001387defm V_FMA_F32 : VOP3_32 <0x0000014b, "V_FMA_F32",
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001388 [(set f32:$dst, (fma f32:$src0, f32:$src1, f32:$src2))]
1389>;
1390def V_FMA_F64 : VOP3_64 <0x0000014c, "V_FMA_F64",
1391 [(set f64:$dst, (fma f64:$src0, f64:$src1, f64:$src2))]
1392>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001393//def V_LERP_U8 : VOP3_U8 <0x0000014d, "V_LERP_U8", []>;
Tom Stellardc721a232014-05-16 20:56:47 +00001394defm V_ALIGNBIT_B32 : VOP3_32 <0x0000014e, "V_ALIGNBIT_B32", []>;
Tom Stellardd2eebf02013-05-20 15:02:24 +00001395
Tom Stellardc721a232014-05-16 20:56:47 +00001396defm V_ALIGNBYTE_B32 : VOP3_32 <0x0000014f, "V_ALIGNBYTE_B32", []>;
1397defm V_MULLIT_F32 : VOP3_32 <0x00000150, "V_MULLIT_F32", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001398////def V_MIN3_F32 : VOP3_MIN3 <0x00000151, "V_MIN3_F32", []>;
1399////def V_MIN3_I32 : VOP3_MIN3 <0x00000152, "V_MIN3_I32", []>;
1400////def V_MIN3_U32 : VOP3_MIN3 <0x00000153, "V_MIN3_U32", []>;
1401////def V_MAX3_F32 : VOP3_MAX3 <0x00000154, "V_MAX3_F32", []>;
1402////def V_MAX3_I32 : VOP3_MAX3 <0x00000155, "V_MAX3_I32", []>;
1403////def V_MAX3_U32 : VOP3_MAX3 <0x00000156, "V_MAX3_U32", []>;
1404////def V_MED3_F32 : VOP3_MED3 <0x00000157, "V_MED3_F32", []>;
1405////def V_MED3_I32 : VOP3_MED3 <0x00000158, "V_MED3_I32", []>;
1406////def V_MED3_U32 : VOP3_MED3 <0x00000159, "V_MED3_U32", []>;
1407//def V_SAD_U8 : VOP3_U8 <0x0000015a, "V_SAD_U8", []>;
1408//def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "V_SAD_HI_U8", []>;
1409//def V_SAD_U16 : VOP3_U16 <0x0000015c, "V_SAD_U16", []>;
Tom Stellardc721a232014-05-16 20:56:47 +00001410defm V_SAD_U32 : VOP3_32 <0x0000015d, "V_SAD_U32", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001411////def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "V_CVT_PK_U8_F32", []>;
Tom Stellardc721a232014-05-16 20:56:47 +00001412defm V_DIV_FIXUP_F32 : VOP3_32 <0x0000015f, "V_DIV_FIXUP_F32", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001413def V_DIV_FIXUP_F64 : VOP3_64 <0x00000160, "V_DIV_FIXUP_F64", []>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001414
Matt Arsenault93840c02014-06-09 17:00:46 +00001415def V_LSHL_B64 : VOP3_64_32 <0x00000161, "V_LSHL_B64",
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001416 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
1417>;
Matt Arsenault93840c02014-06-09 17:00:46 +00001418def V_LSHR_B64 : VOP3_64_32 <0x00000162, "V_LSHR_B64",
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001419 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
1420>;
Matt Arsenault93840c02014-06-09 17:00:46 +00001421def V_ASHR_I64 : VOP3_64_32 <0x00000163, "V_ASHR_I64",
Tom Stellard31209cc2013-07-15 19:00:09 +00001422 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
1423>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001424
Tom Stellard7512c082013-07-12 18:14:56 +00001425let isCommutable = 1 in {
1426
Tom Stellard75aadc22012-12-11 21:25:42 +00001427def V_ADD_F64 : VOP3_64 <0x00000164, "V_ADD_F64", []>;
1428def V_MUL_F64 : VOP3_64 <0x00000165, "V_MUL_F64", []>;
1429def V_MIN_F64 : VOP3_64 <0x00000166, "V_MIN_F64", []>;
1430def V_MAX_F64 : VOP3_64 <0x00000167, "V_MAX_F64", []>;
Tom Stellard7512c082013-07-12 18:14:56 +00001431
1432} // isCommutable = 1
1433
Tom Stellard75aadc22012-12-11 21:25:42 +00001434def V_LDEXP_F64 : VOP3_64 <0x00000168, "V_LDEXP_F64", []>;
Christian Konig70a50322013-03-27 09:12:51 +00001435
1436let isCommutable = 1 in {
1437
Tom Stellardc721a232014-05-16 20:56:47 +00001438defm V_MUL_LO_U32 : VOP3_32 <0x00000169, "V_MUL_LO_U32", []>;
1439defm V_MUL_HI_U32 : VOP3_32 <0x0000016a, "V_MUL_HI_U32", []>;
1440defm V_MUL_LO_I32 : VOP3_32 <0x0000016b, "V_MUL_LO_I32", []>;
1441defm V_MUL_HI_I32 : VOP3_32 <0x0000016c, "V_MUL_HI_I32", []>;
Christian Konig70a50322013-03-27 09:12:51 +00001442
1443} // isCommutable = 1
1444
Tom Stellardc721a232014-05-16 20:56:47 +00001445defm V_DIV_SCALE_F32 : VOP3_32 <0x0000016d, "V_DIV_SCALE_F32", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001446def V_DIV_SCALE_F64 : VOP3_64 <0x0000016e, "V_DIV_SCALE_F64", []>;
Tom Stellardc721a232014-05-16 20:56:47 +00001447defm V_DIV_FMAS_F32 : VOP3_32 <0x0000016f, "V_DIV_FMAS_F32", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001448def V_DIV_FMAS_F64 : VOP3_64 <0x00000170, "V_DIV_FMAS_F64", []>;
1449//def V_MSAD_U8 : VOP3_U8 <0x00000171, "V_MSAD_U8", []>;
1450//def V_QSAD_U8 : VOP3_U8 <0x00000172, "V_QSAD_U8", []>;
1451//def V_MQSAD_U8 : VOP3_U8 <0x00000173, "V_MQSAD_U8", []>;
1452def V_TRIG_PREOP_F64 : VOP3_64 <0x00000174, "V_TRIG_PREOP_F64", []>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001453
Tom Stellard8d6d4492014-04-22 16:33:57 +00001454//===----------------------------------------------------------------------===//
1455// Pseudo Instructions
1456//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001457
Tom Stellard75aadc22012-12-11 21:25:42 +00001458let isCodeGenOnly = 1, isPseudo = 1 in {
1459
Tom Stellard1bd80722014-04-30 15:31:33 +00001460def V_MOV_I1 : InstSI <
1461 (outs VReg_1:$dst),
1462 (ins i1imm:$src),
1463 "", [(set i1:$dst, (imm:$src))]
1464>;
1465
Tom Stellard365a2b42014-05-15 14:41:50 +00001466def V_AND_I1 : InstSI <
1467 (outs VReg_1:$dst), (ins VReg_1:$src0, VReg_1:$src1), "",
1468 [(set i1:$dst, (and i1:$src0, i1:$src1))]
1469>;
1470
1471def V_OR_I1 : InstSI <
1472 (outs VReg_1:$dst), (ins VReg_1:$src0, VReg_1:$src1), "",
1473 [(set i1:$dst, (or i1:$src0, i1:$src1))]
1474>;
1475
Matt Arsenault8fb37382013-10-11 21:03:36 +00001476// SI pseudo instructions. These are used by the CFG structurizer pass
Tom Stellard75aadc22012-12-11 21:25:42 +00001477// and should be lowered to ISA instructions prior to codegen.
1478
Tom Stellardf8794352012-12-19 22:10:31 +00001479let mayLoad = 1, mayStore = 1, hasSideEffects = 1,
1480 Uses = [EXEC], Defs = [EXEC] in {
1481
1482let isBranch = 1, isTerminator = 1 in {
1483
Tom Stellard919bb6b2014-04-29 23:12:53 +00001484def SI_IF: InstSI <
Tom Stellardf8794352012-12-19 22:10:31 +00001485 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001486 (ins SReg_64:$vcc, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001487 "",
1488 [(set i64:$dst, (int_SI_if i1:$vcc, bb:$target))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001489>;
1490
Tom Stellardf8794352012-12-19 22:10:31 +00001491def SI_ELSE : InstSI <
1492 (outs SReg_64:$dst),
1493 (ins SReg_64:$src, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001494 "",
1495 [(set i64:$dst, (int_SI_else i64:$src, bb:$target))]
Tom Stellard919bb6b2014-04-29 23:12:53 +00001496> {
Tom Stellardf8794352012-12-19 22:10:31 +00001497 let Constraints = "$src = $dst";
1498}
1499
1500def SI_LOOP : InstSI <
Tom Stellard75aadc22012-12-11 21:25:42 +00001501 (outs),
Tom Stellardf8794352012-12-19 22:10:31 +00001502 (ins SReg_64:$saved, brtarget:$target),
Christian Konigbf114b42013-02-21 15:17:22 +00001503 "SI_LOOP $saved, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001504 [(int_SI_loop i64:$saved, bb:$target)]
Tom Stellard75aadc22012-12-11 21:25:42 +00001505>;
Tom Stellardf8794352012-12-19 22:10:31 +00001506
1507} // end isBranch = 1, isTerminator = 1
1508
1509def SI_BREAK : InstSI <
1510 (outs SReg_64:$dst),
1511 (ins SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001512 "SI_ELSE $dst, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001513 [(set i64:$dst, (int_SI_break i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001514>;
1515
1516def SI_IF_BREAK : InstSI <
1517 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001518 (ins SReg_64:$vcc, SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001519 "SI_IF_BREAK $dst, $vcc, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001520 [(set i64:$dst, (int_SI_if_break i1:$vcc, i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001521>;
1522
1523def SI_ELSE_BREAK : InstSI <
1524 (outs SReg_64:$dst),
1525 (ins SReg_64:$src0, SReg_64:$src1),
Christian Konigbf114b42013-02-21 15:17:22 +00001526 "SI_ELSE_BREAK $dst, $src0, $src1",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001527 [(set i64:$dst, (int_SI_else_break i64:$src0, i64:$src1))]
Tom Stellardf8794352012-12-19 22:10:31 +00001528>;
1529
1530def SI_END_CF : InstSI <
1531 (outs),
1532 (ins SReg_64:$saved),
Christian Konigbf114b42013-02-21 15:17:22 +00001533 "SI_END_CF $saved",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001534 [(int_SI_end_cf i64:$saved)]
Tom Stellardf8794352012-12-19 22:10:31 +00001535>;
1536
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001537def SI_KILL : InstSI <
1538 (outs),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001539 (ins VSrc_32:$src),
Matt Arsenaultcb34f842013-12-16 20:58:33 +00001540 "SI_KILL $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001541 [(int_AMDGPU_kill f32:$src)]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001542>;
1543
Tom Stellardf8794352012-12-19 22:10:31 +00001544} // end mayLoad = 1, mayStore = 1, hasSideEffects = 1
1545 // Uses = [EXEC], Defs = [EXEC]
1546
Christian Konig2989ffc2013-03-18 11:34:16 +00001547let Uses = [EXEC], Defs = [EXEC,VCC,M0] in {
1548
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001549//defm SI_ : RegisterLoadStore <VReg_32, FRAMEri, ADDRIndirect>;
Tom Stellard81d871d2013-11-13 23:36:50 +00001550
1551let UseNamedOperandTable = 1 in {
1552
Tom Stellard0e70de52014-05-16 20:56:45 +00001553def SI_RegisterLoad : InstSI <
Tom Stellard81d871d2013-11-13 23:36:50 +00001554 (outs VReg_32:$dst, SReg_64:$temp),
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001555 (ins FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001556 "", []
1557> {
1558 let isRegisterLoad = 1;
1559 let mayLoad = 1;
1560}
1561
Tom Stellard0e70de52014-05-16 20:56:45 +00001562class SIRegStore<dag outs> : InstSI <
Tom Stellard81d871d2013-11-13 23:36:50 +00001563 outs,
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001564 (ins VReg_32:$val, FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001565 "", []
1566> {
1567 let isRegisterStore = 1;
1568 let mayStore = 1;
1569}
1570
1571let usesCustomInserter = 1 in {
1572def SI_RegisterStorePseudo : SIRegStore<(outs)>;
1573} // End usesCustomInserter = 1
1574def SI_RegisterStore : SIRegStore<(outs SReg_64:$temp)>;
1575
1576
1577} // End UseNamedOperandTable = 1
1578
Christian Konig2989ffc2013-03-18 11:34:16 +00001579def SI_INDIRECT_SRC : InstSI <
1580 (outs VReg_32:$dst, SReg_64:$temp),
1581 (ins unknown:$src, VSrc_32:$idx, i32imm:$off),
1582 "SI_INDIRECT_SRC $dst, $temp, $src, $idx, $off",
1583 []
1584>;
1585
1586class SI_INDIRECT_DST<RegisterClass rc> : InstSI <
1587 (outs rc:$dst, SReg_64:$temp),
1588 (ins unknown:$src, VSrc_32:$idx, i32imm:$off, VReg_32:$val),
1589 "SI_INDIRECT_DST $dst, $temp, $src, $idx, $off, $val",
1590 []
1591> {
1592 let Constraints = "$src = $dst";
1593}
1594
Tom Stellard81d871d2013-11-13 23:36:50 +00001595def SI_INDIRECT_DST_V1 : SI_INDIRECT_DST<VReg_32>;
Christian Konig2989ffc2013-03-18 11:34:16 +00001596def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>;
1597def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>;
1598def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>;
1599def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>;
1600
1601} // Uses = [EXEC,VCC,M0], Defs = [EXEC,VCC,M0]
1602
Tom Stellard556d9aa2013-06-03 17:39:37 +00001603let usesCustomInserter = 1 in {
1604
Matt Arsenault22658062013-10-15 23:44:48 +00001605// This pseudo instruction takes a pointer as input and outputs a resource
Tom Stellard2a6a61052013-07-12 18:15:08 +00001606// constant that can be used with the ADDR64 MUBUF instructions.
Tom Stellard556d9aa2013-06-03 17:39:37 +00001607def SI_ADDR64_RSRC : InstSI <
1608 (outs SReg_128:$srsrc),
1609 (ins SReg_64:$ptr),
1610 "", []
1611>;
1612
Tom Stellard2a6a61052013-07-12 18:15:08 +00001613def V_SUB_F64 : InstSI <
1614 (outs VReg_64:$dst),
1615 (ins VReg_64:$src0, VReg_64:$src1),
1616 "V_SUB_F64 $dst, $src0, $src1",
1617 []
1618>;
1619
Tom Stellard556d9aa2013-06-03 17:39:37 +00001620} // end usesCustomInserter
1621
Tom Stellardeba61072014-05-02 15:41:42 +00001622multiclass SI_SPILL_SGPR <RegisterClass sgpr_class> {
1623
1624 def _SAVE : InstSI <
1625 (outs VReg_32:$dst),
1626 (ins sgpr_class:$src, i32imm:$frame_idx),
1627 "", []
1628 >;
1629
1630 def _RESTORE : InstSI <
1631 (outs sgpr_class:$dst),
1632 (ins VReg_32:$src, i32imm:$frame_idx),
1633 "", []
1634 >;
1635
1636}
1637
Tom Stellard060ae392014-06-10 21:20:38 +00001638defm SI_SPILL_S32 : SI_SPILL_SGPR <SReg_32>;
Tom Stellardeba61072014-05-02 15:41:42 +00001639defm SI_SPILL_S64 : SI_SPILL_SGPR <SReg_64>;
1640defm SI_SPILL_S128 : SI_SPILL_SGPR <SReg_128>;
1641defm SI_SPILL_S256 : SI_SPILL_SGPR <SReg_256>;
1642defm SI_SPILL_S512 : SI_SPILL_SGPR <SReg_512>;
1643
Tom Stellard75aadc22012-12-11 21:25:42 +00001644} // end IsCodeGenOnly, isPseudo
1645
Tom Stellard0e70de52014-05-16 20:56:45 +00001646} // end SubtargetPredicate = SI
1647
1648let Predicates = [isSI] in {
1649
Christian Konig2aca0432013-02-21 15:17:32 +00001650def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001651 (int_AMDGPU_cndlt f32:$src0, f32:$src1, f32:$src2),
1652 (V_CNDMASK_B32_e64 $src2, $src1, (V_CMP_GT_F32_e64 0, $src0))
Christian Konig2aca0432013-02-21 15:17:32 +00001653>;
1654
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001655def : Pat <
1656 (int_AMDGPU_kilp),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001657 (SI_KILL 0xbf800000)
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001658>;
1659
Tom Stellard75aadc22012-12-11 21:25:42 +00001660/* int_SI_vs_load_input */
1661def : Pat<
Tom Stellardbc5b5372014-06-13 16:38:59 +00001662 (SIload_input v4i32:$tlst, imm:$attr_offset, i32:$buf_idx_vgpr),
Michel Danzer13736222014-01-27 07:20:51 +00001663 (BUFFER_LOAD_FORMAT_XYZW_IDXEN $tlst, $buf_idx_vgpr, imm:$attr_offset, 0, 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00001664>;
1665
1666/* int_SI_export */
1667def : Pat <
1668 (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001669 f32:$src0, f32:$src1, f32:$src2, f32:$src3),
Tom Stellard75aadc22012-12-11 21:25:42 +00001670 (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001671 $src0, $src1, $src2, $src3)
Tom Stellard75aadc22012-12-11 21:25:42 +00001672>;
1673
Tom Stellard2a6a61052013-07-12 18:15:08 +00001674def : Pat <
1675 (f64 (fsub f64:$src0, f64:$src1)),
1676 (V_SUB_F64 $src0, $src1)
1677>;
1678
Tom Stellard8d6d4492014-04-22 16:33:57 +00001679//===----------------------------------------------------------------------===//
1680// SMRD Patterns
1681//===----------------------------------------------------------------------===//
1682
1683multiclass SMRD_Pattern <SMRD Instr_IMM, SMRD Instr_SGPR, ValueType vt> {
1684
1685 // 1. Offset as 8bit DWORD immediate
1686 def : Pat <
1687 (constant_load (add i64:$sbase, (i64 IMM8bitDWORD:$offset))),
1688 (vt (Instr_IMM $sbase, (as_dword_i32imm $offset)))
1689 >;
1690
1691 // 2. Offset loaded in an 32bit SGPR
1692 def : Pat <
Tom Stellardd6cb8e82014-05-09 16:42:21 +00001693 (constant_load (add i64:$sbase, (i64 IMM32bit:$offset))),
1694 (vt (Instr_SGPR $sbase, (S_MOV_B32 (i32 (as_i32imm $offset)))))
Tom Stellard8d6d4492014-04-22 16:33:57 +00001695 >;
1696
1697 // 3. No offset at all
1698 def : Pat <
1699 (constant_load i64:$sbase),
1700 (vt (Instr_IMM $sbase, 0))
1701 >;
1702}
1703
1704defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, f32>;
1705defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, i32>;
1706defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, i64>;
1707defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, v2i32>;
1708defm : SMRD_Pattern <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, v4i32>;
1709defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v32i8>;
1710defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v8i32>;
1711defm : SMRD_Pattern <S_LOAD_DWORDX16_IMM, S_LOAD_DWORDX16_SGPR, v16i32>;
1712
1713// 1. Offset as 8bit DWORD immediate
1714def : Pat <
1715 (SIload_constant v4i32:$sbase, IMM8bitDWORD:$offset),
1716 (S_BUFFER_LOAD_DWORD_IMM $sbase, (as_dword_i32imm $offset))
1717>;
1718
1719// 2. Offset loaded in an 32bit SGPR
1720def : Pat <
1721 (SIload_constant v4i32:$sbase, imm:$offset),
1722 (S_BUFFER_LOAD_DWORD_SGPR $sbase, (S_MOV_B32 imm:$offset))
1723>;
1724
Tom Stellard58ac7442014-04-29 23:12:48 +00001725//===----------------------------------------------------------------------===//
1726// SOP2 Patterns
1727//===----------------------------------------------------------------------===//
1728
1729def : Pat <
Tom Stellard58ac7442014-04-29 23:12:48 +00001730 (i1 (xor i1:$src0, i1:$src1)),
1731 (S_XOR_B64 $src0, $src1)
1732>;
1733
1734//===----------------------------------------------------------------------===//
Tom Stellard85ad4292014-06-17 16:53:09 +00001735// SOPP Patterns
1736//===----------------------------------------------------------------------===//
1737
1738def : Pat <
1739 (int_AMDGPU_barrier_global),
1740 (S_BARRIER)
1741>;
1742
1743//===----------------------------------------------------------------------===//
Tom Stellard58ac7442014-04-29 23:12:48 +00001744// VOP2 Patterns
1745//===----------------------------------------------------------------------===//
1746
1747def : Pat <
1748 (or i64:$src0, i64:$src1),
1749 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
1750 (V_OR_B32_e32 (EXTRACT_SUBREG i64:$src0, sub0),
1751 (EXTRACT_SUBREG i64:$src1, sub0)), sub0),
1752 (V_OR_B32_e32 (EXTRACT_SUBREG i64:$src0, sub1),
1753 (EXTRACT_SUBREG i64:$src1, sub1)), sub1)
1754>;
1755
1756class SextInReg <ValueType vt, int ShiftAmt> : Pat <
1757 (sext_inreg i32:$src0, vt),
1758 (V_ASHRREV_I32_e32 ShiftAmt, (V_LSHLREV_B32_e32 ShiftAmt, $src0))
1759>;
1760
1761def : SextInReg <i8, 24>;
1762def : SextInReg <i16, 16>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001763
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001764/********** ======================= **********/
1765/********** Image sampling patterns **********/
1766/********** ======================= **********/
Tom Stellardae6c06e2013-02-07 17:02:13 +00001767
Tom Stellard9fa17912013-08-14 23:24:45 +00001768/* SIsample for simple 1D texture lookup */
Tom Stellard75aadc22012-12-11 21:25:42 +00001769def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001770 (SIsample i32:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00001771 (IMAGE_SAMPLE_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00001772>;
1773
Tom Stellard9fa17912013-08-14 23:24:45 +00001774class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001775 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001776 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellardc9b90312013-01-21 15:40:48 +00001777>;
1778
Tom Stellard9fa17912013-08-14 23:24:45 +00001779class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001780 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_RECT),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001781 (opcode 0xf, 1, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00001782>;
1783
Tom Stellard9fa17912013-08-14 23:24:45 +00001784class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001785 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001786 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00001787>;
1788
Tom Stellard9fa17912013-08-14 23:24:45 +00001789class SampleShadowPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001790 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001791 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001792 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00001793>;
1794
Tom Stellard9fa17912013-08-14 23:24:45 +00001795class SampleShadowArrayPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001796 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001797 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001798 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00001799>;
1800
Tom Stellard9fa17912013-08-14 23:24:45 +00001801/* SIsample* for texture lookups consuming more address parameters */
Tom Stellard16a9a202013-08-14 23:24:17 +00001802multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l,
1803 MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b,
1804MIMG sample_d, MIMG sample_c_d, ValueType addr_type> {
Tom Stellard9fa17912013-08-14 23:24:45 +00001805 def : SamplePattern <SIsample, sample, addr_type>;
1806 def : SampleRectPattern <SIsample, sample, addr_type>;
1807 def : SampleArrayPattern <SIsample, sample, addr_type>;
1808 def : SampleShadowPattern <SIsample, sample_c, addr_type>;
1809 def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001810
Tom Stellard9fa17912013-08-14 23:24:45 +00001811 def : SamplePattern <SIsamplel, sample_l, addr_type>;
1812 def : SampleArrayPattern <SIsamplel, sample_l, addr_type>;
1813 def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>;
1814 def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001815
Tom Stellard9fa17912013-08-14 23:24:45 +00001816 def : SamplePattern <SIsampleb, sample_b, addr_type>;
1817 def : SampleArrayPattern <SIsampleb, sample_b, addr_type>;
1818 def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>;
1819 def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>;
Michel Danzer83f87c42013-07-10 16:36:36 +00001820
Tom Stellard9fa17912013-08-14 23:24:45 +00001821 def : SamplePattern <SIsampled, sample_d, addr_type>;
1822 def : SampleArrayPattern <SIsampled, sample_d, addr_type>;
1823 def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>;
1824 def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001825}
1826
Tom Stellard682bfbc2013-10-10 17:11:24 +00001827defm : SamplePatterns<IMAGE_SAMPLE_V4_V2, IMAGE_SAMPLE_C_V4_V2,
1828 IMAGE_SAMPLE_L_V4_V2, IMAGE_SAMPLE_C_L_V4_V2,
1829 IMAGE_SAMPLE_B_V4_V2, IMAGE_SAMPLE_C_B_V4_V2,
1830 IMAGE_SAMPLE_D_V4_V2, IMAGE_SAMPLE_C_D_V4_V2,
Tom Stellard16a9a202013-08-14 23:24:17 +00001831 v2i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00001832defm : SamplePatterns<IMAGE_SAMPLE_V4_V4, IMAGE_SAMPLE_C_V4_V4,
1833 IMAGE_SAMPLE_L_V4_V4, IMAGE_SAMPLE_C_L_V4_V4,
1834 IMAGE_SAMPLE_B_V4_V4, IMAGE_SAMPLE_C_B_V4_V4,
1835 IMAGE_SAMPLE_D_V4_V4, IMAGE_SAMPLE_C_D_V4_V4,
Tom Stellard16a9a202013-08-14 23:24:17 +00001836 v4i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00001837defm : SamplePatterns<IMAGE_SAMPLE_V4_V8, IMAGE_SAMPLE_C_V4_V8,
1838 IMAGE_SAMPLE_L_V4_V8, IMAGE_SAMPLE_C_L_V4_V8,
1839 IMAGE_SAMPLE_B_V4_V8, IMAGE_SAMPLE_C_B_V4_V8,
1840 IMAGE_SAMPLE_D_V4_V8, IMAGE_SAMPLE_C_D_V4_V8,
Tom Stellard16a9a202013-08-14 23:24:17 +00001841 v8i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00001842defm : SamplePatterns<IMAGE_SAMPLE_V4_V16, IMAGE_SAMPLE_C_V4_V16,
1843 IMAGE_SAMPLE_L_V4_V16, IMAGE_SAMPLE_C_L_V4_V16,
1844 IMAGE_SAMPLE_B_V4_V16, IMAGE_SAMPLE_C_B_V4_V16,
1845 IMAGE_SAMPLE_D_V4_V16, IMAGE_SAMPLE_C_D_V4_V16,
Tom Stellard16a9a202013-08-14 23:24:17 +00001846 v16i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001847
Tom Stellard353b3362013-05-06 23:02:12 +00001848/* int_SI_imageload for texture fetches consuming varying address parameters */
1849class ImageLoadPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1850 (name addr_type:$addr, v32i8:$rsrc, imm),
1851 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
1852>;
1853
1854class ImageLoadArrayPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1855 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY),
1856 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
1857>;
1858
Tom Stellard3494b7e2013-08-14 22:22:14 +00001859class ImageLoadMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1860 (name addr_type:$addr, v32i8:$rsrc, TEX_MSAA),
1861 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
1862>;
1863
1864class ImageLoadArrayMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1865 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY_MSAA),
1866 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
1867>;
1868
Tom Stellard16a9a202013-08-14 23:24:17 +00001869multiclass ImageLoadPatterns<MIMG opcode, ValueType addr_type> {
1870 def : ImageLoadPattern <int_SI_imageload, opcode, addr_type>;
1871 def : ImageLoadArrayPattern <int_SI_imageload, opcode, addr_type>;
Tom Stellard353b3362013-05-06 23:02:12 +00001872}
1873
Tom Stellard16a9a202013-08-14 23:24:17 +00001874multiclass ImageLoadMSAAPatterns<MIMG opcode, ValueType addr_type> {
1875 def : ImageLoadMSAAPattern <int_SI_imageload, opcode, addr_type>;
1876 def : ImageLoadArrayMSAAPattern <int_SI_imageload, opcode, addr_type>;
1877}
1878
Tom Stellard682bfbc2013-10-10 17:11:24 +00001879defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V2, v2i32>;
1880defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V4, v4i32>;
Tom Stellard16a9a202013-08-14 23:24:17 +00001881
Tom Stellard682bfbc2013-10-10 17:11:24 +00001882defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V2, v2i32>;
1883defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V4, v4i32>;
Tom Stellard353b3362013-05-06 23:02:12 +00001884
Tom Stellardf787ef12013-05-06 23:02:19 +00001885/* Image resource information */
1886def : Pat <
1887 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00001888 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00001889>;
1890
1891def : Pat <
1892 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY),
Tom Stellard682bfbc2013-10-10 17:11:24 +00001893 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00001894>;
1895
Tom Stellard3494b7e2013-08-14 22:22:14 +00001896def : Pat <
1897 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY_MSAA),
Tom Stellard682bfbc2013-10-10 17:11:24 +00001898 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellard3494b7e2013-08-14 22:22:14 +00001899>;
1900
Christian Konig4a1b9c32013-03-18 11:34:10 +00001901/********** ============================================ **********/
1902/********** Extraction, Insertion, Building and Casting **********/
1903/********** ============================================ **********/
Tom Stellard75aadc22012-12-11 21:25:42 +00001904
Christian Konig4a1b9c32013-03-18 11:34:10 +00001905foreach Index = 0-2 in {
1906 def Extract_Element_v2i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001907 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001908 >;
1909 def Insert_Element_v2i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001910 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001911 >;
1912
1913 def Extract_Element_v2f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001914 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001915 >;
1916 def Insert_Element_v2f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001917 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001918 >;
1919}
1920
1921foreach Index = 0-3 in {
1922 def Extract_Element_v4i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001923 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001924 >;
1925 def Insert_Element_v4i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001926 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001927 >;
1928
1929 def Extract_Element_v4f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001930 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001931 >;
1932 def Insert_Element_v4f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001933 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001934 >;
1935}
1936
1937foreach Index = 0-7 in {
1938 def Extract_Element_v8i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001939 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001940 >;
1941 def Insert_Element_v8i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001942 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001943 >;
1944
1945 def Extract_Element_v8f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001946 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001947 >;
1948 def Insert_Element_v8f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001949 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001950 >;
1951}
1952
1953foreach Index = 0-15 in {
1954 def Extract_Element_v16i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001955 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001956 >;
1957 def Insert_Element_v16i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001958 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001959 >;
1960
1961 def Extract_Element_v16f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001962 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001963 >;
1964 def Insert_Element_v16f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001965 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001966 >;
1967}
Tom Stellard75aadc22012-12-11 21:25:42 +00001968
Tom Stellard75aadc22012-12-11 21:25:42 +00001969def : BitConvert <i32, f32, SReg_32>;
1970def : BitConvert <i32, f32, VReg_32>;
1971
1972def : BitConvert <f32, i32, SReg_32>;
1973def : BitConvert <f32, i32, VReg_32>;
1974
Tom Stellard7512c082013-07-12 18:14:56 +00001975def : BitConvert <i64, f64, VReg_64>;
1976
1977def : BitConvert <f64, i64, VReg_64>;
1978
Tom Stellarded2f6142013-07-18 21:43:42 +00001979def : BitConvert <v2f32, v2i32, VReg_64>;
1980def : BitConvert <v2i32, v2f32, VReg_64>;
Tom Stellardaf775432013-10-23 00:44:32 +00001981def : BitConvert <v2i32, i64, VReg_64>;
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00001982def : BitConvert <i64, v2i32, VReg_64>;
Matt Arsenault064c2062014-06-11 17:40:32 +00001983def : BitConvert <v2f32, i64, VReg_64>;
1984def : BitConvert <i64, v2f32, VReg_64>;
Matt Arsenault2acc7a42014-06-11 19:31:13 +00001985def : BitConvert <v2i32, f64, VReg_64>;
1986def : BitConvert <f64, v2i32, VReg_64>;
Tom Stellard83747202013-07-18 21:43:53 +00001987def : BitConvert <v4f32, v4i32, VReg_128>;
1988def : BitConvert <v4i32, v4f32, VReg_128>;
1989
Tom Stellard967bf582014-02-13 23:34:15 +00001990def : BitConvert <v8f32, v8i32, SReg_256>;
1991def : BitConvert <v8i32, v8f32, SReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00001992def : BitConvert <v8i32, v32i8, SReg_256>;
1993def : BitConvert <v32i8, v8i32, SReg_256>;
1994def : BitConvert <v8i32, v32i8, VReg_256>;
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00001995def : BitConvert <v8i32, v8f32, VReg_256>;
1996def : BitConvert <v8f32, v8i32, VReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00001997def : BitConvert <v32i8, v8i32, VReg_256>;
1998
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00001999def : BitConvert <v16i32, v16f32, VReg_512>;
2000def : BitConvert <v16f32, v16i32, VReg_512>;
2001
Christian Konig8dbe6f62013-02-21 15:17:27 +00002002/********** =================== **********/
2003/********** Src & Dst modifiers **********/
2004/********** =================== **********/
2005
Vincent Lejeune79a58342014-05-10 19:18:25 +00002006def FCLAMP_SI : AMDGPUShaderInst <
2007 (outs VReg_32:$dst),
2008 (ins VSrc_32:$src0),
2009 "FCLAMP_SI $dst, $src0",
2010 []
2011> {
2012 let usesCustomInserter = 1;
2013}
2014
Christian Konig8dbe6f62013-02-21 15:17:27 +00002015def : Pat <
Matt Arsenault5d47d4a2014-06-12 21:15:44 +00002016 (AMDGPUclamp f32:$src, (f32 FP_ZERO), (f32 FP_ONE)),
Vincent Lejeune79a58342014-05-10 19:18:25 +00002017 (FCLAMP_SI f32:$src)
Christian Konig8dbe6f62013-02-21 15:17:27 +00002018>;
2019
Michel Danzer624b02a2014-02-04 07:12:38 +00002020/********** ================================ **********/
2021/********** Floating point absolute/negative **********/
2022/********** ================================ **********/
2023
2024// Manipulate the sign bit directly, as e.g. using the source negation modifier
2025// in V_ADD_F32_e64 $src, 0, [...] does not result in -0.0 for $src == +0.0,
2026// breaking the piglit *s-floatBitsToInt-neg* tests
2027
2028// TODO: Look into not implementing isFNegFree/isFAbsFree for SI, and possibly
2029// removing these patterns
2030
2031def : Pat <
2032 (fneg (fabs f32:$src)),
2033 (V_OR_B32_e32 $src, (V_MOV_B32_e32 0x80000000)) /* Set sign bit */
2034>;
2035
Vincent Lejeune79a58342014-05-10 19:18:25 +00002036def FABS_SI : AMDGPUShaderInst <
2037 (outs VReg_32:$dst),
2038 (ins VSrc_32:$src0),
2039 "FABS_SI $dst, $src0",
2040 []
2041> {
2042 let usesCustomInserter = 1;
2043}
2044
Christian Konig8dbe6f62013-02-21 15:17:27 +00002045def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002046 (fabs f32:$src),
Vincent Lejeune79a58342014-05-10 19:18:25 +00002047 (FABS_SI f32:$src)
Christian Konig8dbe6f62013-02-21 15:17:27 +00002048>;
2049
Vincent Lejeune79a58342014-05-10 19:18:25 +00002050def FNEG_SI : AMDGPUShaderInst <
2051 (outs VReg_32:$dst),
2052 (ins VSrc_32:$src0),
2053 "FNEG_SI $dst, $src0",
2054 []
2055> {
2056 let usesCustomInserter = 1;
2057}
2058
Christian Konig8dbe6f62013-02-21 15:17:27 +00002059def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002060 (fneg f32:$src),
Vincent Lejeune79a58342014-05-10 19:18:25 +00002061 (FNEG_SI f32:$src)
Christian Konig8dbe6f62013-02-21 15:17:27 +00002062>;
2063
Christian Konigc756cb992013-02-16 11:28:22 +00002064/********** ================== **********/
2065/********** Immediate Patterns **********/
2066/********** ================== **********/
2067
2068def : Pat <
Tom Stellarddf94dc32013-08-14 23:24:24 +00002069 (SGPRImm<(i32 imm)>:$imm),
2070 (S_MOV_B32 imm:$imm)
2071>;
2072
2073def : Pat <
2074 (SGPRImm<(f32 fpimm)>:$imm),
2075 (S_MOV_B32 fpimm:$imm)
2076>;
2077
2078def : Pat <
Christian Konigc756cb992013-02-16 11:28:22 +00002079 (i32 imm:$imm),
2080 (V_MOV_B32_e32 imm:$imm)
2081>;
2082
2083def : Pat <
2084 (f32 fpimm:$imm),
2085 (V_MOV_B32_e32 fpimm:$imm)
2086>;
2087
2088def : Pat <
Christian Konigb559b072013-02-16 11:28:36 +00002089 (i64 InlineImm<i64>:$imm),
2090 (S_MOV_B64 InlineImm<i64>:$imm)
2091>;
2092
Tom Stellard75aadc22012-12-11 21:25:42 +00002093/********** ===================== **********/
2094/********** Interpolation Paterns **********/
2095/********** ===================== **********/
2096
2097def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002098 (int_SI_fs_constant imm:$attr_chan, imm:$attr, i32:$params),
2099 (V_INTERP_MOV_F32 INTERP.P0, imm:$attr_chan, imm:$attr, $params)
Michel Danzere9bb18b2013-02-14 19:03:25 +00002100>;
2101
2102def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002103 (int_SI_fs_interp imm:$attr_chan, imm:$attr, M0Reg:$params, v2i32:$ij),
2104 (V_INTERP_P2_F32 (V_INTERP_P1_F32 (EXTRACT_SUBREG v2i32:$ij, sub0),
2105 imm:$attr_chan, imm:$attr, i32:$params),
2106 (EXTRACT_SUBREG $ij, sub1),
2107 imm:$attr_chan, imm:$attr, $params)
Tom Stellard75aadc22012-12-11 21:25:42 +00002108>;
2109
2110/********** ================== **********/
2111/********** Intrinsic Patterns **********/
2112/********** ================== **********/
2113
2114/* llvm.AMDGPU.pow */
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002115def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002116
2117def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002118 (int_AMDGPU_div f32:$src0, f32:$src1),
2119 (V_MUL_LEGACY_F32_e32 $src0, (V_RCP_LEGACY_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00002120>;
2121
2122def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002123 (fdiv f32:$src0, f32:$src1),
2124 (V_MUL_F32_e32 $src0, (V_RCP_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00002125>;
2126
Tom Stellard7512c082013-07-12 18:14:56 +00002127def : Pat<
2128 (fdiv f64:$src0, f64:$src1),
2129 (V_MUL_F64 $src0, (V_RCP_F64_e32 $src1), (i64 0))
2130>;
2131
Tom Stellard75aadc22012-12-11 21:25:42 +00002132def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002133 (fcos f32:$src0),
2134 (V_COS_F32_e32 (V_MUL_F32_e32 $src0, (V_MOV_B32_e32 CONST.TWO_PI_INV)))
Tom Stellard836cdd92013-02-05 17:09:10 +00002135>;
2136
2137def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002138 (fsin f32:$src0),
2139 (V_SIN_F32_e32 (V_MUL_F32_e32 $src0, (V_MOV_B32_e32 CONST.TWO_PI_INV)))
Tom Stellard836cdd92013-02-05 17:09:10 +00002140>;
2141
2142def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002143 (int_AMDGPU_cube v4f32:$src),
Tom Stellard75aadc22012-12-11 21:25:42 +00002144 (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002145 (V_CUBETC_F32 (EXTRACT_SUBREG $src, sub0),
2146 (EXTRACT_SUBREG $src, sub1),
2147 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00002148 sub0),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002149 (V_CUBESC_F32 (EXTRACT_SUBREG $src, sub0),
2150 (EXTRACT_SUBREG $src, sub1),
2151 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00002152 sub1),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002153 (V_CUBEMA_F32 (EXTRACT_SUBREG $src, sub0),
2154 (EXTRACT_SUBREG $src, sub1),
2155 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00002156 sub2),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002157 (V_CUBEID_F32 (EXTRACT_SUBREG $src, sub0),
2158 (EXTRACT_SUBREG $src, sub1),
2159 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00002160 sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +00002161>;
2162
Michel Danzer0cc991e2013-02-22 11:22:58 +00002163def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002164 (i32 (sext i1:$src0)),
2165 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0)
Michel Danzer0cc991e2013-02-22 11:22:58 +00002166>;
2167
Tom Stellardf16d38c2014-02-13 23:34:13 +00002168class Ext32Pat <SDNode ext> : Pat <
2169 (i32 (ext i1:$src0)),
Michel Danzer5d26fdf2014-02-05 09:48:05 +00002170 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src0)
2171>;
2172
Tom Stellardf16d38c2014-02-13 23:34:13 +00002173def : Ext32Pat <zext>;
2174def : Ext32Pat <anyext>;
2175
Tom Stellard8d6d4492014-04-22 16:33:57 +00002176// Offset in an 32Bit VGPR
Christian Konig7a14a472013-03-18 11:34:00 +00002177def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002178 (SIload_constant v4i32:$sbase, i32:$voff),
Michel Danzer13736222014-01-27 07:20:51 +00002179 (BUFFER_LOAD_DWORD_OFFEN $sbase, $voff, 0, 0, 0, 0)
Christian Konig7a14a472013-03-18 11:34:00 +00002180>;
2181
Michel Danzer8caa9042013-04-10 17:17:56 +00002182// The multiplication scales from [0,1] to the unsigned integer range
2183def : Pat <
2184 (AMDGPUurecip i32:$src0),
2185 (V_CVT_U32_F32_e32
2186 (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1,
2187 (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0))))
2188>;
2189
Michel Danzer8d696172013-07-10 16:36:52 +00002190def : Pat <
2191 (int_SI_tid),
2192 (V_MBCNT_HI_U32_B32_e32 0xffffffff,
Vincent Lejeune94af31f2014-05-10 19:18:33 +00002193 (V_MBCNT_LO_U32_B32_e64 0xffffffff, 0, 0, 0))
Michel Danzer8d696172013-07-10 16:36:52 +00002194>;
2195
Tom Stellard0289ff42014-05-16 20:56:44 +00002196//===----------------------------------------------------------------------===//
2197// VOP3 Patterns
2198//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002199
Matt Arsenaulteb260202014-05-22 18:00:15 +00002200def : IMad24Pat<V_MAD_I32_I24>;
2201def : UMad24Pat<V_MAD_U32_U24>;
2202
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002203def : Pat <
Tom Stellard0289ff42014-05-16 20:56:44 +00002204 (fadd f64:$src0, f64:$src1),
2205 (V_ADD_F64 $src0, $src1, (i64 0))
2206>;
2207
2208def : Pat <
2209 (fmul f64:$src0, f64:$src1),
2210 (V_MUL_F64 $src0, $src1, (i64 0))
2211>;
2212
2213def : Pat <
2214 (mul i32:$src0, i32:$src1),
2215 (V_MUL_LO_I32 $src0, $src1, (i32 0))
2216>;
2217
2218def : Pat <
2219 (mulhu i32:$src0, i32:$src1),
2220 (V_MUL_HI_U32 $src0, $src1, (i32 0))
2221>;
2222
2223def : Pat <
2224 (mulhs i32:$src0, i32:$src1),
2225 (V_MUL_HI_I32 $src0, $src1, (i32 0))
2226>;
2227
Matt Arsenault6e439652014-06-10 19:00:20 +00002228defm : BFIPatterns <V_BFI_B32, S_MOV_B32>;
Tom Stellard0289ff42014-05-16 20:56:44 +00002229def : ROTRPattern <V_ALIGNBIT_B32>;
2230
Michel Danzer49812b52013-07-10 16:37:07 +00002231/********** ======================= **********/
2232/********** Load/Store Patterns **********/
2233/********** ======================= **********/
2234
Matt Arsenault99ed7892014-03-19 22:19:49 +00002235multiclass DSReadPat <DS inst, ValueType vt, PatFrag frag> {
2236 def : Pat <
2237 (vt (frag (add i32:$ptr, (i32 IMM16bit:$offset)))),
2238 (inst (i1 0), $ptr, (as_i16imm $offset))
2239 >;
Tom Stellardc6f4a292013-08-26 15:05:59 +00002240
Matt Arsenault99ed7892014-03-19 22:19:49 +00002241 def : Pat <
2242 (frag i32:$src0),
2243 (vt (inst 0, $src0, 0))
2244 >;
2245}
Michel Danzer49812b52013-07-10 16:37:07 +00002246
Matt Arsenault99ed7892014-03-19 22:19:49 +00002247defm : DSReadPat <DS_READ_I8, i32, sextloadi8_local>;
2248defm : DSReadPat <DS_READ_U8, i32, az_extloadi8_local>;
2249defm : DSReadPat <DS_READ_I16, i32, sextloadi16_local>;
2250defm : DSReadPat <DS_READ_U16, i32, az_extloadi16_local>;
2251defm : DSReadPat <DS_READ_B32, i32, local_load>;
Matt Arsenaultb9433482014-03-19 22:19:52 +00002252defm : DSReadPat <DS_READ_B64, i64, local_load>;
Michel Danzer49812b52013-07-10 16:37:07 +00002253
Matt Arsenault99ed7892014-03-19 22:19:49 +00002254multiclass DSWritePat <DS inst, ValueType vt, PatFrag frag> {
2255 def : Pat <
2256 (frag vt:$value, (add i32:$ptr, (i32 IMM16bit:$offset))),
2257 (inst (i1 0), $ptr, $value, (as_i16imm $offset))
2258 >;
2259
2260 def : Pat <
Matt Arsenaultb5c48352014-05-29 01:18:01 +00002261 (frag vt:$val, i32:$ptr),
2262 (inst 0, $ptr, $val, 0)
Matt Arsenault99ed7892014-03-19 22:19:49 +00002263 >;
2264}
2265
2266defm : DSWritePat <DS_WRITE_B8, i32, truncstorei8_local>;
2267defm : DSWritePat <DS_WRITE_B16, i32, truncstorei16_local>;
2268defm : DSWritePat <DS_WRITE_B32, i32, local_store>;
Matt Arsenaultd06ebd92014-03-19 22:19:54 +00002269defm : DSWritePat <DS_WRITE_B64, i64, local_store>;
Tom Stellardf3d166a2013-08-26 15:05:49 +00002270
Matt Arsenault0e69e8122014-06-11 18:08:42 +00002271multiclass DSAtomicRetPat<DS inst, ValueType vt, PatFrag frag> {
Matt Arsenault72574102014-06-11 18:08:34 +00002272 def : Pat <
2273 (frag (add i32:$ptr, (i32 IMM16bit:$offset)), vt:$value),
2274 (inst (i1 0), $ptr, $value, (as_i16imm $offset))
2275 >;
Tom Stellard13c68ef2013-09-05 18:38:09 +00002276
Matt Arsenault72574102014-06-11 18:08:34 +00002277 def : Pat <
2278 (frag i32:$ptr, vt:$val),
2279 (inst 0, $ptr, $val, 0)
2280 >;
2281}
2282
Matt Arsenault9e874542014-06-11 18:08:45 +00002283// Special case of DSAtomicRetPat for add / sub 1 -> inc / dec
Matt Arsenault2c819942014-06-12 08:21:54 +00002284//
2285// We need to use something for the data0, so we set a register to
2286// -1. For the non-rtn variants, the manual says it does
2287// DS[A] = (DS[A] >= D0) ? 0 : DS[A] + 1, and setting D0 to uint_max
2288// will always do the increment so I'm assuming it's the same.
2289//
2290// We also load this -1 with s_mov_b32 / s_mov_b64 even though this
2291// needs to be a VGPR. The SGPR copy pass will fix this, and it's
2292// easier since there is no v_mov_b64.
2293multiclass DSAtomicIncRetPat<DS inst, ValueType vt,
2294 Instruction LoadImm, PatFrag frag> {
Matt Arsenault9e874542014-06-11 18:08:45 +00002295 def : Pat <
2296 (frag (add i32:$ptr, (i32 IMM16bit:$offset)), (vt 1)),
Matt Arsenault2c819942014-06-12 08:21:54 +00002297 (inst (i1 0), $ptr, (LoadImm (vt -1)), (as_i16imm $offset))
Matt Arsenault9e874542014-06-11 18:08:45 +00002298 >;
2299
2300 def : Pat <
2301 (frag i32:$ptr, (vt 1)),
Matt Arsenault2c819942014-06-12 08:21:54 +00002302 (inst 0, $ptr, (LoadImm (vt -1)), 0)
Matt Arsenault9e874542014-06-11 18:08:45 +00002303 >;
2304}
2305
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002306multiclass DSAtomicCmpXChg <DS inst, ValueType vt, PatFrag frag> {
2307 def : Pat <
2308 (frag (add i32:$ptr, (i32 IMM16bit:$offset)), vt:$cmp, vt:$swap),
2309 (inst (i1 0), $ptr, $cmp, $swap, (as_i16imm $offset))
2310 >;
2311
2312 def : Pat <
2313 (frag i32:$ptr, vt:$cmp, vt:$swap),
2314 (inst 0, $ptr, $cmp, $swap, 0)
2315 >;
2316}
2317
2318
2319// 32-bit atomics.
Matt Arsenault2c819942014-06-12 08:21:54 +00002320defm : DSAtomicIncRetPat<DS_INC_RTN_U32, i32,
2321 S_MOV_B32, atomic_load_add_local>;
2322defm : DSAtomicIncRetPat<DS_DEC_RTN_U32, i32,
2323 S_MOV_B32, atomic_load_sub_local>;
Matt Arsenault9e874542014-06-11 18:08:45 +00002324
Matt Arsenault0e69e8122014-06-11 18:08:42 +00002325defm : DSAtomicRetPat<DS_WRXCHG_RTN_B32, i32, atomic_swap_local>;
2326defm : DSAtomicRetPat<DS_ADD_RTN_U32, i32, atomic_load_add_local>;
2327defm : DSAtomicRetPat<DS_SUB_RTN_U32, i32, atomic_load_sub_local>;
2328defm : DSAtomicRetPat<DS_AND_RTN_B32, i32, atomic_load_and_local>;
2329defm : DSAtomicRetPat<DS_OR_RTN_B32, i32, atomic_load_or_local>;
2330defm : DSAtomicRetPat<DS_XOR_RTN_B32, i32, atomic_load_xor_local>;
2331defm : DSAtomicRetPat<DS_MIN_RTN_I32, i32, atomic_load_min_local>;
2332defm : DSAtomicRetPat<DS_MAX_RTN_I32, i32, atomic_load_max_local>;
2333defm : DSAtomicRetPat<DS_MIN_RTN_U32, i32, atomic_load_umin_local>;
2334defm : DSAtomicRetPat<DS_MAX_RTN_U32, i32, atomic_load_umax_local>;
2335
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002336defm : DSAtomicCmpXChg<DS_CMPST_RTN_B32, i32, atomic_cmp_swap_32_local>;
2337
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002338// 64-bit atomics.
Matt Arsenault2c819942014-06-12 08:21:54 +00002339defm : DSAtomicIncRetPat<DS_INC_RTN_U64, i64,
2340 S_MOV_B64, atomic_load_add_local>;
2341defm : DSAtomicIncRetPat<DS_DEC_RTN_U64, i64,
2342 S_MOV_B64, atomic_load_sub_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002343
2344defm : DSAtomicRetPat<DS_WRXCHG_RTN_B64, i64, atomic_swap_local>;
2345defm : DSAtomicRetPat<DS_ADD_RTN_U64, i64, atomic_load_add_local>;
2346defm : DSAtomicRetPat<DS_SUB_RTN_U64, i64, atomic_load_sub_local>;
2347defm : DSAtomicRetPat<DS_AND_RTN_B64, i64, atomic_load_and_local>;
2348defm : DSAtomicRetPat<DS_OR_RTN_B64, i64, atomic_load_or_local>;
2349defm : DSAtomicRetPat<DS_XOR_RTN_B64, i64, atomic_load_xor_local>;
2350defm : DSAtomicRetPat<DS_MIN_RTN_I64, i64, atomic_load_min_local>;
2351defm : DSAtomicRetPat<DS_MAX_RTN_I64, i64, atomic_load_max_local>;
2352defm : DSAtomicRetPat<DS_MIN_RTN_U64, i64, atomic_load_umin_local>;
2353defm : DSAtomicRetPat<DS_MAX_RTN_U64, i64, atomic_load_umax_local>;
2354
2355defm : DSAtomicCmpXChg<DS_CMPST_RTN_B64, i64, atomic_cmp_swap_64_local>;
2356
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002357
Tom Stellard556d9aa2013-06-03 17:39:37 +00002358//===----------------------------------------------------------------------===//
2359// MUBUF Patterns
2360//===----------------------------------------------------------------------===//
2361
Tom Stellard07a10a32013-06-03 17:39:43 +00002362multiclass MUBUFLoad_Pattern <MUBUF Instr_ADDR64, ValueType vt,
2363 PatFrag global_ld, PatFrag constant_ld> {
2364 def : Pat <
Tom Stellarde2367942014-02-06 18:36:41 +00002365 (vt (global_ld (mubuf_vaddr_offset i64:$ptr, i64:$offset, IMM12bit:$imm_offset))),
Tom Stellard11624bc2014-02-06 18:36:38 +00002366 (Instr_ADDR64 (SI_ADDR64_RSRC $ptr), $offset, (as_i16imm $imm_offset))
2367 >;
2368
2369 def : Pat <
Tom Stellard07a10a32013-06-03 17:39:43 +00002370 (vt (global_ld (add i64:$ptr, (i64 IMM12bit:$offset)))),
2371 (Instr_ADDR64 (SI_ADDR64_RSRC (i64 0)), $ptr, (as_i16imm $offset))
2372 >;
2373
2374 def : Pat <
2375 (vt (global_ld i64:$ptr)),
2376 (Instr_ADDR64 (SI_ADDR64_RSRC (i64 0)), $ptr, 0)
2377 >;
2378
2379 def : Pat <
2380 (vt (global_ld (add i64:$ptr, i64:$offset))),
2381 (Instr_ADDR64 (SI_ADDR64_RSRC $ptr), $offset, 0)
2382 >;
2383
2384 def : Pat <
2385 (vt (constant_ld (add i64:$ptr, i64:$offset))),
2386 (Instr_ADDR64 (SI_ADDR64_RSRC $ptr), $offset, 0)
2387 >;
2388}
2389
Tom Stellard9f950332013-07-23 01:48:35 +00002390defm : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_ADDR64, i32,
2391 sextloadi8_global, sextloadi8_constant>;
Tom Stellard07a10a32013-06-03 17:39:43 +00002392defm : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_ADDR64, i32,
Tom Stellard33dd04b2013-07-23 01:47:52 +00002393 az_extloadi8_global, az_extloadi8_constant>;
Tom Stellard9f950332013-07-23 01:48:35 +00002394defm : MUBUFLoad_Pattern <BUFFER_LOAD_SSHORT_ADDR64, i32,
2395 sextloadi16_global, sextloadi16_constant>;
2396defm : MUBUFLoad_Pattern <BUFFER_LOAD_USHORT_ADDR64, i32,
2397 az_extloadi16_global, az_extloadi16_constant>;
2398defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORD_ADDR64, i32,
2399 global_load, constant_load>;
Tom Stellard31209cc2013-07-15 19:00:09 +00002400defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, i64,
2401 global_load, constant_load>;
2402defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, i64,
2403 az_extloadi32_global, az_extloadi32_constant>;
Tom Stellard37157342013-06-15 00:09:31 +00002404defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, v2i32,
2405 global_load, constant_load>;
2406defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX4_ADDR64, v4i32,
2407 global_load, constant_load>;
Tom Stellard07a10a32013-06-03 17:39:43 +00002408
Tom Stellardd3ee8c12013-08-16 01:12:06 +00002409multiclass MUBUFStore_Pattern <MUBUF Instr, ValueType vt, PatFrag st> {
Tom Stellard556d9aa2013-06-03 17:39:37 +00002410
2411 def : Pat <
Tom Stellarde2367942014-02-06 18:36:41 +00002412 (st vt:$value, (mubuf_vaddr_offset i64:$ptr, i64:$offset, IMM12bit:$imm_offset)),
2413 (Instr $value, (SI_ADDR64_RSRC $ptr), $offset, (as_i16imm $imm_offset))
2414 >;
2415
2416 def : Pat <
Tom Stellard2937cbc2014-02-06 18:36:39 +00002417 (st vt:$value, (add i64:$ptr, IMM12bit:$offset)),
2418 (Instr $value, (SI_ADDR64_RSRC (i64 0)), $ptr, (as_i16imm $offset))
2419 >;
2420
2421 def : Pat <
Tom Stellardd3ee8c12013-08-16 01:12:06 +00002422 (st vt:$value, i64:$ptr),
Tom Stellard556d9aa2013-06-03 17:39:37 +00002423 (Instr $value, (SI_ADDR64_RSRC (i64 0)), $ptr, 0)
2424 >;
2425
2426 def : Pat <
Tom Stellardd3ee8c12013-08-16 01:12:06 +00002427 (st vt:$value, (add i64:$ptr, i64:$offset)),
Tom Stellard556d9aa2013-06-03 17:39:37 +00002428 (Instr $value, (SI_ADDR64_RSRC $ptr), $offset, 0)
2429 >;
2430}
2431
Tom Stellardd3ee8c12013-08-16 01:12:06 +00002432defm : MUBUFStore_Pattern <BUFFER_STORE_BYTE, i32, truncstorei8_global>;
2433defm : MUBUFStore_Pattern <BUFFER_STORE_SHORT, i32, truncstorei16_global>;
2434defm : MUBUFStore_Pattern <BUFFER_STORE_DWORD, i32, global_store>;
2435defm : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2, i64, global_store>;
2436defm : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2, v2i32, global_store>;
2437defm : MUBUFStore_Pattern <BUFFER_STORE_DWORDX4, v4i32, global_store>;
Tom Stellard556d9aa2013-06-03 17:39:37 +00002438
Michel Danzer13736222014-01-27 07:20:51 +00002439// BUFFER_LOAD_DWORD*, addr64=0
2440multiclass MUBUF_Load_Dword <ValueType vt, MUBUF offset, MUBUF offen, MUBUF idxen,
2441 MUBUF bothen> {
2442
2443 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002444 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002445 imm:$offset, 0, 0, imm:$glc, imm:$slc,
2446 imm:$tfe)),
2447 (offset $rsrc, $vaddr, (as_i16imm $offset), $soffset, (as_i1imm $glc),
2448 (as_i1imm $slc), (as_i1imm $tfe))
2449 >;
2450
2451 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002452 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002453 imm, 1, 0, imm:$glc, imm:$slc,
2454 imm:$tfe)),
2455 (offen $rsrc, $vaddr, $soffset, (as_i1imm $glc), (as_i1imm $slc),
2456 (as_i1imm $tfe))
2457 >;
2458
2459 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002460 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002461 imm:$offset, 0, 1, imm:$glc, imm:$slc,
2462 imm:$tfe)),
2463 (idxen $rsrc, $vaddr, (as_i16imm $offset), $soffset, (as_i1imm $glc),
2464 (as_i1imm $slc), (as_i1imm $tfe))
2465 >;
2466
2467 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002468 (vt (int_SI_buffer_load_dword v4i32:$rsrc, v2i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002469 imm, 1, 1, imm:$glc, imm:$slc,
2470 imm:$tfe)),
2471 (bothen $rsrc, $vaddr, $soffset, (as_i1imm $glc), (as_i1imm $slc),
2472 (as_i1imm $tfe))
2473 >;
2474}
2475
2476defm : MUBUF_Load_Dword <i32, BUFFER_LOAD_DWORD_OFFSET, BUFFER_LOAD_DWORD_OFFEN,
2477 BUFFER_LOAD_DWORD_IDXEN, BUFFER_LOAD_DWORD_BOTHEN>;
2478defm : MUBUF_Load_Dword <v2i32, BUFFER_LOAD_DWORDX2_OFFSET, BUFFER_LOAD_DWORDX2_OFFEN,
2479 BUFFER_LOAD_DWORDX2_IDXEN, BUFFER_LOAD_DWORDX2_BOTHEN>;
2480defm : MUBUF_Load_Dword <v4i32, BUFFER_LOAD_DWORDX4_OFFSET, BUFFER_LOAD_DWORDX4_OFFEN,
2481 BUFFER_LOAD_DWORDX4_IDXEN, BUFFER_LOAD_DWORDX4_BOTHEN>;
2482
Tom Stellardafcf12f2013-09-12 02:55:14 +00002483//===----------------------------------------------------------------------===//
2484// MTBUF Patterns
2485//===----------------------------------------------------------------------===//
2486
2487// TBUFFER_STORE_FORMAT_*, addr64=0
2488class MTBUF_StoreResource <ValueType vt, int num_channels, MTBUF opcode> : Pat<
Tom Stellard868fd922014-04-17 21:00:11 +00002489 (SItbuffer_store v4i32:$rsrc, vt:$vdata, num_channels, i32:$vaddr,
Tom Stellardafcf12f2013-09-12 02:55:14 +00002490 i32:$soffset, imm:$inst_offset, imm:$dfmt,
2491 imm:$nfmt, imm:$offen, imm:$idxen,
2492 imm:$glc, imm:$slc, imm:$tfe),
2493 (opcode
2494 $vdata, (as_i16imm $inst_offset), (as_i1imm $offen), (as_i1imm $idxen),
2495 (as_i1imm $glc), 0, (as_i8imm $dfmt), (as_i8imm $nfmt), $vaddr, $rsrc,
2496 (as_i1imm $slc), (as_i1imm $tfe), $soffset)
2497>;
2498
2499def : MTBUF_StoreResource <i32, 1, TBUFFER_STORE_FORMAT_X>;
2500def : MTBUF_StoreResource <v2i32, 2, TBUFFER_STORE_FORMAT_XY>;
2501def : MTBUF_StoreResource <v4i32, 3, TBUFFER_STORE_FORMAT_XYZ>;
2502def : MTBUF_StoreResource <v4i32, 4, TBUFFER_STORE_FORMAT_XYZW>;
2503
Matt Arsenault84543822014-06-11 18:11:34 +00002504let SubtargetPredicate = isCI in {
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002505
2506// Sea island new arithmetic instructinos
2507let neverHasSideEffects = 1 in {
2508defm V_TRUNC_F64 : VOP1_64 <0x00000017, "V_TRUNC_F64",
2509 [(set f64:$dst, (ftrunc f64:$src0))]
2510>;
2511defm V_CEIL_F64 : VOP1_64 <0x00000018, "V_CEIL_F64",
2512 [(set f64:$dst, (fceil f64:$src0))]
2513>;
2514defm V_FLOOR_F64 : VOP1_64 <0x0000001A, "V_FLOOR_F64",
2515 [(set f64:$dst, (ffloor f64:$src0))]
2516>;
Matt Arsenaulta90d22f2014-04-17 17:06:37 +00002517defm V_RNDNE_F64 : VOP1_64 <0x00000019, "V_RNDNE_F64",
2518 [(set f64:$dst, (frint f64:$src0))]
2519>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002520
Tom Stellardc721a232014-05-16 20:56:47 +00002521defm V_QSAD_PK_U16_U8 : VOP3_32 <0x00000173, "V_QSAD_PK_U16_U8", []>;
2522defm V_MQSAD_U16_U8 : VOP3_32 <0x000000172, "V_MQSAD_U16_U8", []>;
2523defm V_MQSAD_U32_U8 : VOP3_32 <0x00000175, "V_MQSAD_U32_U8", []>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002524def V_MAD_U64_U32 : VOP3_64 <0x00000176, "V_MAD_U64_U32", []>;
2525
2526// XXX - Does this set VCC?
2527def V_MAD_I64_I32 : VOP3_64 <0x00000177, "V_MAD_I64_I32", []>;
2528} // End neverHasSideEffects = 1
2529
2530// Remaining instructions:
2531// FLAT_*
2532// S_CBRANCH_CDBGUSER
2533// S_CBRANCH_CDBGSYS
2534// S_CBRANCH_CDBGSYS_OR_USER
2535// S_CBRANCH_CDBGSYS_AND_USER
2536// S_DCACHE_INV_VOL
2537// V_EXP_LEGACY_F32
2538// V_LOG_LEGACY_F32
2539// DS_NOP
2540// DS_GWS_SEMA_RELEASE_ALL
2541// DS_WRAP_RTN_B32
2542// DS_CNDXCHG32_RTN_B64
2543// DS_WRITE_B96
2544// DS_WRITE_B128
2545// DS_CONDXCHG32_RTN_B128
2546// DS_READ_B96
2547// DS_READ_B128
2548// BUFFER_LOAD_DWORDX3
2549// BUFFER_STORE_DWORDX3
2550
Matt Arsenault84543822014-06-11 18:11:34 +00002551} // End iSCI
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002552
2553
Christian Konig2989ffc2013-03-18 11:34:16 +00002554/********** ====================== **********/
2555/********** Indirect adressing **********/
2556/********** ====================== **********/
2557
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002558multiclass SI_INDIRECT_Pattern <ValueType vt, ValueType eltvt, SI_INDIRECT_DST IndDst> {
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002559
Christian Konig2989ffc2013-03-18 11:34:16 +00002560 // 1. Extract with offset
2561 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002562 (vector_extract vt:$vec, (add i32:$idx, imm:$off)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002563 (f32 (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, imm:$off))
Christian Konig2989ffc2013-03-18 11:34:16 +00002564 >;
2565
2566 // 2. Extract without offset
2567 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002568 (vector_extract vt:$vec, i32:$idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002569 (f32 (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, 0))
Christian Konig2989ffc2013-03-18 11:34:16 +00002570 >;
2571
2572 // 3. Insert with offset
2573 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002574 (vector_insert vt:$vec, eltvt:$val, (add i32:$idx, imm:$off)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002575 (IndDst (IMPLICIT_DEF), $vec, $idx, imm:$off, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002576 >;
2577
2578 // 4. Insert without offset
2579 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002580 (vector_insert vt:$vec, eltvt:$val, i32:$idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002581 (IndDst (IMPLICIT_DEF), $vec, $idx, 0, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002582 >;
2583}
2584
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002585defm : SI_INDIRECT_Pattern <v2f32, f32, SI_INDIRECT_DST_V2>;
2586defm : SI_INDIRECT_Pattern <v4f32, f32, SI_INDIRECT_DST_V4>;
2587defm : SI_INDIRECT_Pattern <v8f32, f32, SI_INDIRECT_DST_V8>;
2588defm : SI_INDIRECT_Pattern <v16f32, f32, SI_INDIRECT_DST_V16>;
2589
2590defm : SI_INDIRECT_Pattern <v2i32, i32, SI_INDIRECT_DST_V2>;
2591defm : SI_INDIRECT_Pattern <v4i32, i32, SI_INDIRECT_DST_V4>;
2592defm : SI_INDIRECT_Pattern <v8i32, i32, SI_INDIRECT_DST_V8>;
2593defm : SI_INDIRECT_Pattern <v16i32, i32, SI_INDIRECT_DST_V16>;
Christian Konig2989ffc2013-03-18 11:34:16 +00002594
Tom Stellard81d871d2013-11-13 23:36:50 +00002595//===----------------------------------------------------------------------===//
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002596// Conversion Patterns
2597//===----------------------------------------------------------------------===//
2598
2599def : Pat<(i32 (sext_inreg i32:$src, i1)),
2600 (S_BFE_I32 i32:$src, 65536)>; // 0 | 1 << 16
2601
2602// TODO: Match 64-bit BFE. SI has a 64-bit BFE, but it's scalar only so it
2603// might not be worth the effort, and will need to expand to shifts when
2604// fixing SGPR copies.
2605
2606// Handle sext_inreg in i64
2607def : Pat <
2608 (i64 (sext_inreg i64:$src, i1)),
2609 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2610 (S_BFE_I32 (EXTRACT_SUBREG i64:$src, sub0), 65536), sub0), // 0 | 1 << 16
2611 (S_MOV_B32 -1), sub1)
2612>;
2613
2614def : Pat <
2615 (i64 (sext_inreg i64:$src, i8)),
2616 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2617 (S_SEXT_I32_I8 (EXTRACT_SUBREG i64:$src, sub0)), sub0),
2618 (S_MOV_B32 -1), sub1)
2619>;
2620
2621def : Pat <
2622 (i64 (sext_inreg i64:$src, i16)),
2623 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2624 (S_SEXT_I32_I16 (EXTRACT_SUBREG i64:$src, sub0)), sub0),
2625 (S_MOV_B32 -1), sub1)
2626>;
2627
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00002628class ZExt_i64_i32_Pat <SDNode ext> : Pat <
2629 (i64 (ext i32:$src)),
2630 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $src, sub0),
2631 (S_MOV_B32 0), sub1)
2632>;
2633
2634class ZExt_i64_i1_Pat <SDNode ext> : Pat <
2635 (i64 (ext i1:$src)),
2636 (INSERT_SUBREG
2637 (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2638 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src), sub0),
2639 (S_MOV_B32 0), sub1)
2640>;
2641
2642
2643def : ZExt_i64_i32_Pat<zext>;
2644def : ZExt_i64_i32_Pat<anyext>;
2645def : ZExt_i64_i1_Pat<zext>;
2646def : ZExt_i64_i1_Pat<anyext>;
2647
2648def : Pat <
2649 (i64 (sext i32:$src)),
2650 (INSERT_SUBREG
2651 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $src, sub0),
2652 (S_ASHR_I32 $src, 31), sub1)
2653>;
2654
2655def : Pat <
2656 (i64 (sext i1:$src)),
2657 (INSERT_SUBREG
2658 (INSERT_SUBREG
2659 (i64 (IMPLICIT_DEF)),
2660 (V_CNDMASK_B32_e64 0, -1, $src), sub0),
2661 (V_CNDMASK_B32_e64 0, -1, $src), sub1)
2662>;
2663
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +00002664def : Pat <
2665 (f32 (sint_to_fp i1:$src)),
2666 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_NEG_ONE, $src)
2667>;
2668
2669def : Pat <
2670 (f32 (uint_to_fp i1:$src)),
2671 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_ONE, $src)
2672>;
2673
2674def : Pat <
2675 (f64 (sint_to_fp i1:$src)),
2676 (V_CVT_F64_I32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src))
2677>;
2678
2679def : Pat <
2680 (f64 (uint_to_fp i1:$src)),
2681 (V_CVT_F64_U32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src))
2682>;
2683
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002684//===----------------------------------------------------------------------===//
Tom Stellardfb961692013-10-23 00:44:19 +00002685// Miscellaneous Patterns
2686//===----------------------------------------------------------------------===//
2687
2688def : Pat <
Tom Stellard81d871d2013-11-13 23:36:50 +00002689 (i32 (trunc i64:$a)),
2690 (EXTRACT_SUBREG $a, sub0)
2691>;
2692
Michel Danzerbf1a6412014-01-28 03:01:16 +00002693def : Pat <
2694 (i1 (trunc i32:$a)),
2695 (V_CMP_EQ_I32_e64 (V_AND_B32_e32 (i32 1), $a), 1)
2696>;
2697
Matt Arsenault04fca442013-11-18 20:09:37 +00002698// V_ADD_I32_e32/S_ADD_I32 produces carry in VCC/SCC. For the vector
2699// case, the sgpr-copies pass will fix this to use the vector version.
2700def : Pat <
2701 (i32 (addc i32:$src0, i32:$src1)),
2702 (S_ADD_I32 $src0, $src1)
2703>;
2704
Matt Arsenaultb5b51102014-06-10 19:18:21 +00002705def : Pat <
2706 (i32 (add (i32 (ctpop i32:$popcnt)), i32:$val)),
2707 (V_BCNT_U32_B32_e32 $popcnt, $val)
2708>;
2709
Matt Arsenault8333e432014-06-10 19:18:24 +00002710def : Pat <
2711 (i64 (ctpop i64:$src)),
2712 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2713 (S_BCNT1_I32_B64 $src), sub0),
2714 (S_MOV_B32 0), sub1)
2715>;
2716
Tom Stellardfb961692013-10-23 00:44:19 +00002717//============================================================================//
Tom Stellardeac65dd2013-05-03 17:21:20 +00002718// Miscellaneous Optimization Patterns
2719//============================================================================//
2720
2721def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e32>;
2722
Tom Stellard75aadc22012-12-11 21:25:42 +00002723} // End isSI predicate