blob: e4cd22c61eae62c70f8258674c0ee300c8d73e52 [file] [log] [blame]
Tom Stellard45bb48e2015-06-13 03:28:10 +00001//===-- AMDGPUTargetMachine.cpp - TargetMachine for hw codegen targets-----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief The AMDGPU target machine contains all of the hardware specific
12/// information needed to emit code for R600 and SI GPUs.
13//
14//===----------------------------------------------------------------------===//
15
16#include "AMDGPUTargetMachine.h"
17#include "AMDGPU.h"
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +000018#include "AMDGPUAliasAnalysis.h"
Matt Arsenaulteb9025d2016-06-28 17:42:09 +000019#include "AMDGPUCallLowering.h"
Tom Stellardca166212017-01-30 21:56:46 +000020#include "AMDGPUInstructionSelector.h"
21#include "AMDGPULegalizerInfo.h"
Matt Arsenault9aa45f02017-07-06 20:57:05 +000022#include "AMDGPUMacroFusion.h"
Matt Arsenaulteb9025d2016-06-28 17:42:09 +000023#include "AMDGPUTargetObjectFile.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000024#include "AMDGPUTargetTransformInfo.h"
Valery Pykhtinfd4c4102017-03-21 13:15:46 +000025#include "GCNIterativeScheduler.h"
Tom Stellard0d23ebe2016-08-29 19:42:52 +000026#include "GCNSchedStrategy.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000027#include "R600MachineScheduler.h"
Matt Arsenault2ffe8fd2016-08-11 19:18:50 +000028#include "SIMachineScheduler.h"
Tom Stellard000c5af2016-04-14 19:09:28 +000029#include "llvm/CodeGen/GlobalISel/IRTranslator.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000030#include "llvm/CodeGen/GlobalISel/InstructionSelect.h"
Tom Stellardca166212017-01-30 21:56:46 +000031#include "llvm/CodeGen/GlobalISel/Legalizer.h"
32#include "llvm/CodeGen/GlobalISel/RegBankSelect.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000033#include "llvm/CodeGen/Passes.h"
Matthias Braun31d19d42016-05-10 03:21:59 +000034#include "llvm/CodeGen/TargetPassConfig.h"
Eugene Zelenko6a9226d2016-12-12 22:23:53 +000035#include "llvm/IR/Attributes.h"
36#include "llvm/IR/Function.h"
Stanislav Mekhanoshin50ea93a2016-12-08 19:46:04 +000037#include "llvm/IR/LegacyPassManager.h"
Eugene Zelenko6a9226d2016-12-12 22:23:53 +000038#include "llvm/Pass.h"
39#include "llvm/Support/CommandLine.h"
40#include "llvm/Support/Compiler.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000041#include "llvm/Support/TargetRegistry.h"
David Blaikie6054e652018-03-23 23:58:19 +000042#include "llvm/Target/TargetLoweringObjectFile.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000043#include "llvm/Transforms/IPO.h"
44#include "llvm/Transforms/IPO/AlwaysInliner.h"
45#include "llvm/Transforms/IPO/PassManagerBuilder.h"
46#include "llvm/Transforms/Scalar.h"
47#include "llvm/Transforms/Scalar/GVN.h"
48#include "llvm/Transforms/Vectorize.h"
Eugene Zelenko6a9226d2016-12-12 22:23:53 +000049#include <memory>
Tom Stellard45bb48e2015-06-13 03:28:10 +000050
51using namespace llvm;
52
Matt Arsenaultc5816112016-06-24 06:30:22 +000053static cl::opt<bool> EnableR600StructurizeCFG(
54 "r600-ir-structurize",
55 cl::desc("Use StructurizeCFG IR pass"),
56 cl::init(true));
57
Matt Arsenault03d85842016-06-27 20:32:13 +000058static cl::opt<bool> EnableSROA(
59 "amdgpu-sroa",
60 cl::desc("Run SROA after promote alloca pass"),
61 cl::ReallyHidden,
62 cl::init(true));
63
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +000064static cl::opt<bool>
65EnableEarlyIfConversion("amdgpu-early-ifcvt", cl::Hidden,
66 cl::desc("Run early if-conversion"),
67 cl::init(false));
68
Matt Arsenault03d85842016-06-27 20:32:13 +000069static cl::opt<bool> EnableR600IfConvert(
70 "r600-if-convert",
71 cl::desc("Use if conversion pass"),
72 cl::ReallyHidden,
73 cl::init(true));
74
Matt Arsenault908b9e22016-07-01 03:33:52 +000075// Option to disable vectorizer for tests.
76static cl::opt<bool> EnableLoadStoreVectorizer(
77 "amdgpu-load-store-vectorizer",
78 cl::desc("Enable load store vectorizer"),
Matt Arsenault0efdd062016-09-09 22:29:28 +000079 cl::init(true),
Matt Arsenault908b9e22016-07-01 03:33:52 +000080 cl::Hidden);
81
Hiroshi Inouec8e92452018-01-29 05:17:03 +000082// Option to control global loads scalarization
Alexander Timofeev18009562016-12-08 17:28:47 +000083static cl::opt<bool> ScalarizeGlobal(
84 "amdgpu-scalarize-global-loads",
85 cl::desc("Enable global load scalarization"),
Alexander Timofeev982aee62017-07-04 17:32:00 +000086 cl::init(true),
Alexander Timofeev18009562016-12-08 17:28:47 +000087 cl::Hidden);
88
Stanislav Mekhanoshina3b72792017-01-30 21:05:18 +000089// Option to run internalize pass.
90static cl::opt<bool> InternalizeSymbols(
91 "amdgpu-internalize-symbols",
92 cl::desc("Enable elimination of non-kernel functions and unused globals"),
93 cl::init(false),
94 cl::Hidden);
95
Stanislav Mekhanoshin9053f222017-03-28 18:23:24 +000096// Option to inline all early.
97static cl::opt<bool> EarlyInlineAll(
98 "amdgpu-early-inline-all",
99 cl::desc("Inline all functions early"),
100 cl::init(false),
101 cl::Hidden);
102
Sam Koltonf60ad582017-03-21 12:51:34 +0000103static cl::opt<bool> EnableSDWAPeephole(
104 "amdgpu-sdwa-peephole",
105 cl::desc("Enable SDWA peepholer"),
Sam Kolton9fa16962017-04-06 15:03:28 +0000106 cl::init(true));
Sam Koltonf60ad582017-03-21 12:51:34 +0000107
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +0000108// Enable address space based alias analysis
109static cl::opt<bool> EnableAMDGPUAliasAnalysis("enable-amdgpu-aa", cl::Hidden,
110 cl::desc("Enable AMDGPU Alias Analysis"),
111 cl::init(true));
112
Kannan Narayananacb089e2017-04-12 03:25:12 +0000113// Option to enable new waitcnt insertion pass.
114static cl::opt<bool> EnableSIInsertWaitcntsPass(
115 "enable-si-insert-waitcnts",
116 cl::desc("Use new waitcnt insertion pass"),
Mark Searles70359ac2017-06-02 14:19:25 +0000117 cl::init(true));
Kannan Narayananacb089e2017-04-12 03:25:12 +0000118
Jan Sjodina06bfe02017-05-15 20:18:37 +0000119// Option to run late CFG structurizer
Matt Arsenaultcc852232017-10-10 20:22:07 +0000120static cl::opt<bool, true> LateCFGStructurize(
Jan Sjodina06bfe02017-05-15 20:18:37 +0000121 "amdgpu-late-structurize",
122 cl::desc("Enable late CFG structurization"),
Matt Arsenaultcc852232017-10-10 20:22:07 +0000123 cl::location(AMDGPUTargetMachine::EnableLateStructurizeCFG),
Jan Sjodina06bfe02017-05-15 20:18:37 +0000124 cl::Hidden);
125
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +0000126static cl::opt<bool> EnableAMDGPUFunctionCalls(
127 "amdgpu-function-calls",
128 cl::Hidden,
129 cl::desc("Enable AMDGPU function call support"),
130 cl::init(false));
131
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +0000132// Enable lib calls simplifications
133static cl::opt<bool> EnableLibCallSimplify(
134 "amdgpu-simplify-libcall",
135 cl::desc("Enable mdgpu library simplifications"),
136 cl::init(true),
137 cl::Hidden);
138
Tom Stellard45bb48e2015-06-13 03:28:10 +0000139extern "C" void LLVMInitializeAMDGPUTarget() {
140 // Register the target
Mehdi Aminif42454b2016-10-09 23:00:34 +0000141 RegisterTargetMachine<R600TargetMachine> X(getTheAMDGPUTarget());
142 RegisterTargetMachine<GCNTargetMachine> Y(getTheGCNTarget());
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000143
144 PassRegistry *PR = PassRegistry::getPassRegistry();
Tom Stellarda2f57be2017-08-02 22:19:45 +0000145 initializeR600ClauseMergePassPass(*PR);
146 initializeR600ControlFlowFinalizerPass(*PR);
147 initializeR600PacketizerPass(*PR);
148 initializeR600ExpandSpecialInstrsPassPass(*PR);
149 initializeR600VectorRegMergerPass(*PR);
Tom Stellarde753c522018-04-09 16:09:13 +0000150 initializeGlobalISel(*PR);
Matt Arsenault7016f132017-08-03 22:30:46 +0000151 initializeAMDGPUDAGToDAGISelPass(*PR);
Matt Arsenault8c0ef8b2015-10-12 17:43:59 +0000152 initializeSILowerI1CopiesPass(*PR);
Matt Arsenault782c03b2015-11-03 22:30:13 +0000153 initializeSIFixSGPRCopiesPass(*PR);
Stanislav Mekhanoshin22a56f22017-01-24 17:46:17 +0000154 initializeSIFixVGPRCopiesPass(*PR);
Matt Arsenault8c0ef8b2015-10-12 17:43:59 +0000155 initializeSIFoldOperandsPass(*PR);
Sam Koltonf60ad582017-03-21 12:51:34 +0000156 initializeSIPeepholeSDWAPass(*PR);
Matt Arsenaultc3a01ec2016-06-09 23:18:47 +0000157 initializeSIShrinkInstructionsPass(*PR);
Stanislav Mekhanoshin37e7f952017-08-01 23:14:32 +0000158 initializeSIOptimizeExecMaskingPreRAPass(*PR);
Matt Arsenault187276f2015-10-07 00:42:53 +0000159 initializeSILoadStoreOptimizerPass(*PR);
Matt Arsenault746e0652017-06-02 18:02:42 +0000160 initializeAMDGPUAlwaysInlinePass(*PR);
Matt Arsenault39319482015-11-06 18:01:57 +0000161 initializeAMDGPUAnnotateKernelFeaturesPass(*PR);
Tom Stellarda6f24c62015-12-15 20:55:55 +0000162 initializeAMDGPUAnnotateUniformValuesPass(*PR);
Matt Arsenault7016f132017-08-03 22:30:46 +0000163 initializeAMDGPUArgumentUsageInfoPass(*PR);
Matt Arsenault0699ef32017-02-09 22:00:42 +0000164 initializeAMDGPULowerIntrinsicsPass(*PR);
Yaxun Liude4b88d2017-10-10 19:39:48 +0000165 initializeAMDGPUOpenCLEnqueuedBlockLoweringPass(*PR);
Matt Arsenaulte0132462016-01-30 05:19:45 +0000166 initializeAMDGPUPromoteAllocaPass(*PR);
Matt Arsenault86de4862016-06-24 07:07:55 +0000167 initializeAMDGPUCodeGenPreparePass(*PR);
Matt Arsenaultc06574f2017-07-28 18:40:05 +0000168 initializeAMDGPURewriteOutArgumentsPass(*PR);
Stanislav Mekhanoshin50ea93a2016-12-08 19:46:04 +0000169 initializeAMDGPUUnifyMetadataPass(*PR);
Tom Stellard77a17772016-01-20 15:48:27 +0000170 initializeSIAnnotateControlFlowPass(*PR);
Tom Stellard6e1967e2016-02-05 17:42:38 +0000171 initializeSIInsertWaitsPass(*PR);
Kannan Narayananacb089e2017-04-12 03:25:12 +0000172 initializeSIInsertWaitcntsPass(*PR);
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000173 initializeSIWholeQuadModePass(*PR);
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000174 initializeSILowerControlFlowPass(*PR);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000175 initializeSIInsertSkipsPass(*PR);
Konstantin Zhuravlyove9a5a772017-07-21 21:19:23 +0000176 initializeSIMemoryLegalizerPass(*PR);
Matt Arsenaultd3e4c642016-06-02 00:04:22 +0000177 initializeSIDebuggerInsertNopsPass(*PR);
Matt Arsenaulte6740752016-09-29 01:44:16 +0000178 initializeSIOptimizeExecMaskingPass(*PR);
Connor Abbott92638ab2017-08-04 18:36:52 +0000179 initializeSIFixWWMLivenessPass(*PR);
Matt Arsenaultb8f8dbc2017-03-24 19:52:05 +0000180 initializeAMDGPUUnifyDivergentExitNodesPass(*PR);
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +0000181 initializeAMDGPUAAWrapperPassPass(*PR);
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +0000182 initializeAMDGPUUseNativeCallsPass(*PR);
183 initializeAMDGPUSimplifyLibCallsPass(*PR);
Stanislav Mekhanoshin5670e6d2017-09-20 04:25:58 +0000184 initializeAMDGPUInlinerPass(*PR);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000185}
186
Tom Stellarde135ffd2015-09-25 21:41:28 +0000187static std::unique_ptr<TargetLoweringObjectFile> createTLOF(const Triple &TT) {
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000188 return llvm::make_unique<AMDGPUTargetObjectFile>();
Tom Stellarde135ffd2015-09-25 21:41:28 +0000189}
190
Tom Stellard45bb48e2015-06-13 03:28:10 +0000191static ScheduleDAGInstrs *createR600MachineScheduler(MachineSchedContext *C) {
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000192 return new ScheduleDAGMILive(C, llvm::make_unique<R600SchedStrategy>());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000193}
194
Matt Arsenault2ffe8fd2016-08-11 19:18:50 +0000195static ScheduleDAGInstrs *createSIMachineScheduler(MachineSchedContext *C) {
196 return new SIScheduleDAGMI(C);
197}
198
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000199static ScheduleDAGInstrs *
200createGCNMaxOccupancyMachineScheduler(MachineSchedContext *C) {
201 ScheduleDAGMILive *DAG =
Stanislav Mekhanoshin582a5232017-02-15 17:19:50 +0000202 new GCNScheduleDAGMILive(C, make_unique<GCNMaxOccupancySchedStrategy>(C));
Matthias Braun115efcd2016-11-28 20:11:54 +0000203 DAG->addMutation(createLoadClusterDAGMutation(DAG->TII, DAG->TRI));
204 DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI));
Matt Arsenault9aa45f02017-07-06 20:57:05 +0000205 DAG->addMutation(createAMDGPUMacroFusionDAGMutation());
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000206 return DAG;
207}
208
Valery Pykhtinfd4c4102017-03-21 13:15:46 +0000209static ScheduleDAGInstrs *
210createIterativeGCNMaxOccupancyMachineScheduler(MachineSchedContext *C) {
211 auto DAG = new GCNIterativeScheduler(C,
212 GCNIterativeScheduler::SCHEDULE_LEGACYMAXOCCUPANCY);
213 DAG->addMutation(createLoadClusterDAGMutation(DAG->TII, DAG->TRI));
214 DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI));
215 return DAG;
216}
217
218static ScheduleDAGInstrs *createMinRegScheduler(MachineSchedContext *C) {
219 return new GCNIterativeScheduler(C,
220 GCNIterativeScheduler::SCHEDULE_MINREGFORCED);
221}
222
Valery Pykhtinf2fe9722017-11-20 14:35:53 +0000223static ScheduleDAGInstrs *
224createIterativeILPMachineScheduler(MachineSchedContext *C) {
225 auto DAG = new GCNIterativeScheduler(C,
226 GCNIterativeScheduler::SCHEDULE_ILP);
227 DAG->addMutation(createLoadClusterDAGMutation(DAG->TII, DAG->TRI));
228 DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI));
229 DAG->addMutation(createAMDGPUMacroFusionDAGMutation());
230 return DAG;
231}
232
Tom Stellard45bb48e2015-06-13 03:28:10 +0000233static MachineSchedRegistry
Nicolai Haehnle02c32912016-01-13 16:10:10 +0000234R600SchedRegistry("r600", "Run R600's custom scheduler",
235 createR600MachineScheduler);
236
237static MachineSchedRegistry
238SISchedRegistry("si", "Run SI's custom scheduler",
239 createSIMachineScheduler);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000240
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000241static MachineSchedRegistry
242GCNMaxOccupancySchedRegistry("gcn-max-occupancy",
243 "Run GCN scheduler to maximize occupancy",
244 createGCNMaxOccupancyMachineScheduler);
245
Valery Pykhtinfd4c4102017-03-21 13:15:46 +0000246static MachineSchedRegistry
247IterativeGCNMaxOccupancySchedRegistry("gcn-max-occupancy-experimental",
248 "Run GCN scheduler to maximize occupancy (experimental)",
249 createIterativeGCNMaxOccupancyMachineScheduler);
250
251static MachineSchedRegistry
252GCNMinRegSchedRegistry("gcn-minreg",
253 "Run GCN iterative scheduler for minimal register usage (experimental)",
254 createMinRegScheduler);
255
Valery Pykhtinf2fe9722017-11-20 14:35:53 +0000256static MachineSchedRegistry
257GCNILPSchedRegistry("gcn-ilp",
258 "Run GCN iterative scheduler for ILP scheduling (experimental)",
259 createIterativeILPMachineScheduler);
260
Matt Arsenaultec30eb52016-05-31 16:57:45 +0000261static StringRef computeDataLayout(const Triple &TT) {
262 if (TT.getArch() == Triple::r600) {
263 // 32-bit pointers.
Yaxun Liucc56a8b2017-11-06 14:32:33 +0000264 return "e-p:32:32-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128"
Matt Arsenault95329f82018-03-27 19:26:40 +0000265 "-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64-S32-A5";
Tom Stellard45bb48e2015-06-13 03:28:10 +0000266 }
267
Matt Arsenaultec30eb52016-05-31 16:57:45 +0000268 // 32-bit private, local, and region pointers. 64-bit global, constant and
269 // flat.
Yaxun Liu0124b542018-02-13 18:00:25 +0000270 return "e-p:64:64-p1:64:64-p2:32:32-p3:32:32-p4:64:64-p5:32:32-p6:32:32"
Matt Arsenaultec30eb52016-05-31 16:57:45 +0000271 "-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128"
Matt Arsenault95329f82018-03-27 19:26:40 +0000272 "-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64-S32-A5";
Tom Stellard45bb48e2015-06-13 03:28:10 +0000273}
274
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000275LLVM_READNONE
276static StringRef getGPUOrDefault(const Triple &TT, StringRef GPU) {
277 if (!GPU.empty())
278 return GPU;
279
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000280 if (TT.getArch() == Triple::amdgcn)
Matt Arsenault8728c5f2017-08-07 14:58:04 +0000281 return "generic";
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000282
Matt Arsenault8e001942016-06-02 18:37:16 +0000283 return "r600";
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000284}
285
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000286static Reloc::Model getEffectiveRelocModel(Optional<Reloc::Model> RM) {
Tom Stellard418beb72016-07-13 14:23:33 +0000287 // The AMDGPU toolchain only supports generating shared objects, so we
288 // must always use PIC.
289 return Reloc::PIC_;
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000290}
291
Rafael Espindola79e238a2017-08-03 02:16:21 +0000292static CodeModel::Model getEffectiveCodeModel(Optional<CodeModel::Model> CM) {
293 if (CM)
294 return *CM;
295 return CodeModel::Small;
296}
297
Tom Stellard45bb48e2015-06-13 03:28:10 +0000298AMDGPUTargetMachine::AMDGPUTargetMachine(const Target &T, const Triple &TT,
299 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000300 TargetOptions Options,
301 Optional<Reloc::Model> RM,
Rafael Espindola79e238a2017-08-03 02:16:21 +0000302 Optional<CodeModel::Model> CM,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000303 CodeGenOpt::Level OptLevel)
Matthias Braunbb8507e2017-10-12 22:57:28 +0000304 : LLVMTargetMachine(T, computeDataLayout(TT), TT, getGPUOrDefault(TT, CPU),
305 FS, Options, getEffectiveRelocModel(RM),
306 getEffectiveCodeModel(CM), OptLevel),
Rafael Espindola79e238a2017-08-03 02:16:21 +0000307 TLOF(createTLOF(getTargetTriple())) {
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000308 AS = AMDGPU::getAMDGPUAS(TT);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000309 initAsmInfo();
310}
311
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000312AMDGPUTargetMachine::~AMDGPUTargetMachine() = default;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000313
Matt Arsenaultcc852232017-10-10 20:22:07 +0000314bool AMDGPUTargetMachine::EnableLateStructurizeCFG = false;
315
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000316StringRef AMDGPUTargetMachine::getGPUName(const Function &F) const {
317 Attribute GPUAttr = F.getFnAttribute("target-cpu");
318 return GPUAttr.hasAttribute(Attribute::None) ?
319 getTargetCPU() : GPUAttr.getValueAsString();
320}
321
322StringRef AMDGPUTargetMachine::getFeatureString(const Function &F) const {
323 Attribute FSAttr = F.getFnAttribute("target-features");
324
325 return FSAttr.hasAttribute(Attribute::None) ?
326 getTargetFeatureString() :
327 FSAttr.getValueAsString();
328}
329
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000330static ImmutablePass *createAMDGPUExternalAAWrapperPass() {
331 return createExternalAAWrapperPass([](Pass &P, Function &, AAResults &AAR) {
332 if (auto *WrapperPass = P.getAnalysisIfAvailable<AMDGPUAAWrapperPass>())
333 AAR.addAAResult(WrapperPass->getResult());
334 });
335}
336
Matt Arsenaulte745d992017-09-19 07:40:11 +0000337/// Predicate for Internalize pass.
Benjamin Kramerf9ab3dd2017-10-31 23:21:30 +0000338static bool mustPreserveGV(const GlobalValue &GV) {
Matt Arsenaulte745d992017-09-19 07:40:11 +0000339 if (const Function *F = dyn_cast<Function>(&GV))
340 return F->isDeclaration() || AMDGPU::isEntryFunctionCC(F->getCallingConv());
341
342 return !GV.use_empty();
343}
344
Stanislav Mekhanoshin81598112017-01-26 16:49:08 +0000345void AMDGPUTargetMachine::adjustPassManager(PassManagerBuilder &Builder) {
Stanislav Mekhanoshinee2dd782017-03-17 17:13:41 +0000346 Builder.DivergentTarget = true;
347
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +0000348 bool EnableOpt = getOptLevel() > CodeGenOpt::None;
Matt Arsenaulte745d992017-09-19 07:40:11 +0000349 bool Internalize = InternalizeSymbols;
Stanislav Mekhanoshin5670e6d2017-09-20 04:25:58 +0000350 bool EarlyInline = EarlyInlineAll && EnableOpt && !EnableAMDGPUFunctionCalls;
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +0000351 bool AMDGPUAA = EnableAMDGPUAliasAnalysis && EnableOpt;
352 bool LibCallSimplify = EnableLibCallSimplify && EnableOpt;
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000353
Stanislav Mekhanoshin2e3bf372017-09-20 06:34:28 +0000354 if (EnableAMDGPUFunctionCalls) {
355 delete Builder.Inliner;
Stanislav Mekhanoshin56418202017-09-20 06:10:15 +0000356 Builder.Inliner = createAMDGPUFunctionInliningPass();
Stanislav Mekhanoshin2e3bf372017-09-20 06:34:28 +0000357 }
Stanislav Mekhanoshin5670e6d2017-09-20 04:25:58 +0000358
Matt Arsenaulte745d992017-09-19 07:40:11 +0000359 if (Internalize) {
360 // If we're generating code, we always have the whole program available. The
361 // relocations expected for externally visible functions aren't supported,
362 // so make sure every non-entry function is hidden.
363 Builder.addExtension(
364 PassManagerBuilder::EP_EnabledOnOptLevel0,
365 [](const PassManagerBuilder &, legacy::PassManagerBase &PM) {
366 PM.add(createInternalizePass(mustPreserveGV));
367 });
368 }
369
Stanislav Mekhanoshin81598112017-01-26 16:49:08 +0000370 Builder.addExtension(
Stanislav Mekhanoshinf6c1feb2017-01-27 16:38:10 +0000371 PassManagerBuilder::EP_ModuleOptimizerEarly,
Stanislav Mekhanoshin9053f222017-03-28 18:23:24 +0000372 [Internalize, EarlyInline, AMDGPUAA](const PassManagerBuilder &,
373 legacy::PassManagerBase &PM) {
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000374 if (AMDGPUAA) {
375 PM.add(createAMDGPUAAWrapperPass());
376 PM.add(createAMDGPUExternalAAWrapperPass());
377 }
Stanislav Mekhanoshin81598112017-01-26 16:49:08 +0000378 PM.add(createAMDGPUUnifyMetadataPass());
Stanislav Mekhanoshina3b72792017-01-30 21:05:18 +0000379 if (Internalize) {
Matt Arsenaulte745d992017-09-19 07:40:11 +0000380 PM.add(createInternalizePass(mustPreserveGV));
Stanislav Mekhanoshina3b72792017-01-30 21:05:18 +0000381 PM.add(createGlobalDCEPass());
382 }
Stanislav Mekhanoshin9053f222017-03-28 18:23:24 +0000383 if (EarlyInline)
Stanislav Mekhanoshin89653df2017-03-30 20:16:02 +0000384 PM.add(createAMDGPUAlwaysInlinePass(false));
Stanislav Mekhanoshina3b72792017-01-30 21:05:18 +0000385 });
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000386
Stanislav Mekhanoshin1d8cf2b2017-09-29 23:40:19 +0000387 const auto &Opt = Options;
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000388 Builder.addExtension(
389 PassManagerBuilder::EP_EarlyAsPossible,
Stanislav Mekhanoshin1d8cf2b2017-09-29 23:40:19 +0000390 [AMDGPUAA, LibCallSimplify, &Opt](const PassManagerBuilder &,
391 legacy::PassManagerBase &PM) {
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000392 if (AMDGPUAA) {
393 PM.add(createAMDGPUAAWrapperPass());
394 PM.add(createAMDGPUExternalAAWrapperPass());
395 }
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +0000396 PM.add(llvm::createAMDGPUUseNativeCallsPass());
397 if (LibCallSimplify)
Stanislav Mekhanoshin1d8cf2b2017-09-29 23:40:19 +0000398 PM.add(llvm::createAMDGPUSimplifyLibCallsPass(Opt));
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000399 });
Stanislav Mekhanoshin50c2f252017-06-19 23:17:36 +0000400
401 Builder.addExtension(
402 PassManagerBuilder::EP_CGSCCOptimizerLate,
403 [](const PassManagerBuilder &, legacy::PassManagerBase &PM) {
404 // Add infer address spaces pass to the opt pipeline after inlining
405 // but before SROA to increase SROA opportunities.
406 PM.add(createInferAddressSpacesPass());
407 });
Stanislav Mekhanoshin50ea93a2016-12-08 19:46:04 +0000408}
409
Tom Stellard45bb48e2015-06-13 03:28:10 +0000410//===----------------------------------------------------------------------===//
411// R600 Target Machine (R600 -> Cayman)
412//===----------------------------------------------------------------------===//
413
414R600TargetMachine::R600TargetMachine(const Target &T, const Triple &TT,
Tom Stellard5dde1d22016-02-05 18:29:17 +0000415 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000416 TargetOptions Options,
417 Optional<Reloc::Model> RM,
Rafael Espindola79e238a2017-08-03 02:16:21 +0000418 Optional<CodeModel::Model> CM,
419 CodeGenOpt::Level OL, bool JIT)
420 : AMDGPUTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {
Matt Arsenaultad55ee52016-12-06 01:02:51 +0000421 setRequiresStructuredCFG(true);
422}
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000423
424const R600Subtarget *R600TargetMachine::getSubtargetImpl(
425 const Function &F) const {
426 StringRef GPU = getGPUName(F);
427 StringRef FS = getFeatureString(F);
428
429 SmallString<128> SubtargetKey(GPU);
430 SubtargetKey.append(FS);
431
432 auto &I = SubtargetMap[SubtargetKey];
433 if (!I) {
434 // This needs to be done before we create a new subtarget since any
435 // creation will depend on the TM and the code generation flags on the
436 // function that reside in TargetOptions.
437 resetTargetOptions(F);
438 I = llvm::make_unique<R600Subtarget>(TargetTriple, GPU, FS, *this);
439 }
440
441 return I.get();
442}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000443
444//===----------------------------------------------------------------------===//
445// GCN Target Machine (SI+)
446//===----------------------------------------------------------------------===//
447
448GCNTargetMachine::GCNTargetMachine(const Target &T, const Triple &TT,
Tom Stellard5dde1d22016-02-05 18:29:17 +0000449 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000450 TargetOptions Options,
451 Optional<Reloc::Model> RM,
Rafael Espindola79e238a2017-08-03 02:16:21 +0000452 Optional<CodeModel::Model> CM,
453 CodeGenOpt::Level OL, bool JIT)
454 : AMDGPUTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {}
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000455
456const SISubtarget *GCNTargetMachine::getSubtargetImpl(const Function &F) const {
457 StringRef GPU = getGPUName(F);
458 StringRef FS = getFeatureString(F);
459
460 SmallString<128> SubtargetKey(GPU);
461 SubtargetKey.append(FS);
462
463 auto &I = SubtargetMap[SubtargetKey];
464 if (!I) {
465 // This needs to be done before we create a new subtarget since any
466 // creation will depend on the TM and the code generation flags on the
467 // function that reside in TargetOptions.
468 resetTargetOptions(F);
469 I = llvm::make_unique<SISubtarget>(TargetTriple, GPU, FS, *this);
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000470 }
471
Alexander Timofeev18009562016-12-08 17:28:47 +0000472 I->setScalarizeGlobalBehavior(ScalarizeGlobal);
473
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000474 return I.get();
475}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000476
477//===----------------------------------------------------------------------===//
478// AMDGPU Pass Setup
479//===----------------------------------------------------------------------===//
480
481namespace {
Tom Stellardcc7067a62016-03-03 03:53:29 +0000482
Tom Stellard45bb48e2015-06-13 03:28:10 +0000483class AMDGPUPassConfig : public TargetPassConfig {
484public:
Matthias Braunbb8507e2017-10-12 22:57:28 +0000485 AMDGPUPassConfig(LLVMTargetMachine &TM, PassManagerBase &PM)
Matt Arsenault0a109002015-09-25 17:41:20 +0000486 : TargetPassConfig(TM, PM) {
Matt Arsenault0a109002015-09-25 17:41:20 +0000487 // Exceptions and StackMaps are not supported, so these passes will never do
488 // anything.
489 disablePass(&StackMapLivenessID);
490 disablePass(&FuncletLayoutID);
491 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000492
493 AMDGPUTargetMachine &getAMDGPUTargetMachine() const {
494 return getTM<AMDGPUTargetMachine>();
495 }
496
Matthias Braun115efcd2016-11-28 20:11:54 +0000497 ScheduleDAGInstrs *
498 createMachineScheduler(MachineSchedContext *C) const override {
499 ScheduleDAGMILive *DAG = createGenericSchedLive(C);
500 DAG->addMutation(createLoadClusterDAGMutation(DAG->TII, DAG->TRI));
501 DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI));
502 return DAG;
503 }
504
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000505 void addEarlyCSEOrGVNPass();
506 void addStraightLineScalarOptimizationPasses();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000507 void addIRPasses() override;
Matt Arsenault908b9e22016-07-01 03:33:52 +0000508 void addCodeGenPrepare() override;
Matt Arsenault0a109002015-09-25 17:41:20 +0000509 bool addPreISel() override;
510 bool addInstSelector() override;
511 bool addGCPasses() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000512};
513
Matt Arsenault6b6a2c32016-03-11 08:00:27 +0000514class R600PassConfig final : public AMDGPUPassConfig {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000515public:
Matthias Braunbb8507e2017-10-12 22:57:28 +0000516 R600PassConfig(LLVMTargetMachine &TM, PassManagerBase &PM)
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000517 : AMDGPUPassConfig(TM, PM) {}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000518
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000519 ScheduleDAGInstrs *createMachineScheduler(
520 MachineSchedContext *C) const override {
521 return createR600MachineScheduler(C);
522 }
523
Tom Stellard45bb48e2015-06-13 03:28:10 +0000524 bool addPreISel() override;
Tom Stellard20287692017-08-08 04:57:55 +0000525 bool addInstSelector() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000526 void addPreRegAlloc() override;
527 void addPreSched2() override;
528 void addPreEmitPass() override;
529};
530
Matt Arsenault6b6a2c32016-03-11 08:00:27 +0000531class GCNPassConfig final : public AMDGPUPassConfig {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000532public:
Matthias Braunbb8507e2017-10-12 22:57:28 +0000533 GCNPassConfig(LLVMTargetMachine &TM, PassManagerBase &PM)
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000534 : AMDGPUPassConfig(TM, PM) {
Matt Arsenaulta2025382017-08-03 23:24:05 +0000535 // It is necessary to know the register usage of the entire call graph. We
536 // allow calls without EnableAMDGPUFunctionCalls if they are marked
537 // noinline, so this is always required.
538 setRequiresCodeGenSCCOrder(true);
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000539 }
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000540
541 GCNTargetMachine &getGCNTargetMachine() const {
542 return getTM<GCNTargetMachine>();
543 }
544
545 ScheduleDAGInstrs *
Matt Arsenault03d85842016-06-27 20:32:13 +0000546 createMachineScheduler(MachineSchedContext *C) const override;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000547
Tom Stellard45bb48e2015-06-13 03:28:10 +0000548 bool addPreISel() override;
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000549 void addMachineSSAOptimization() override;
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +0000550 bool addILPOpts() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000551 bool addInstSelector() override;
Tom Stellard000c5af2016-04-14 19:09:28 +0000552 bool addIRTranslator() override;
Tim Northover33b07d62016-07-22 20:03:43 +0000553 bool addLegalizeMachineIR() override;
Tom Stellard000c5af2016-04-14 19:09:28 +0000554 bool addRegBankSelect() override;
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000555 bool addGlobalInstructionSelect() override;
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000556 void addFastRegAlloc(FunctionPass *RegAllocPass) override;
557 void addOptimizedRegAlloc(FunctionPass *RegAllocPass) override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000558 void addPreRegAlloc() override;
Matt Arsenaulte6740752016-09-29 01:44:16 +0000559 void addPostRegAlloc() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000560 void addPreSched2() override;
561 void addPreEmitPass() override;
562};
563
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000564} // end anonymous namespace
Tom Stellard45bb48e2015-06-13 03:28:10 +0000565
Sanjoy Das26d11ca2017-12-22 18:21:59 +0000566TargetTransformInfo
567AMDGPUTargetMachine::getTargetTransformInfo(const Function &F) {
568 return TargetTransformInfo(AMDGPUTTIImpl(this, F));
Tom Stellard45bb48e2015-06-13 03:28:10 +0000569}
570
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000571void AMDGPUPassConfig::addEarlyCSEOrGVNPass() {
572 if (getOptLevel() == CodeGenOpt::Aggressive)
573 addPass(createGVNPass());
574 else
575 addPass(createEarlyCSEPass());
576}
577
578void AMDGPUPassConfig::addStraightLineScalarOptimizationPasses() {
579 addPass(createSeparateConstOffsetFromGEPPass());
580 addPass(createSpeculativeExecutionPass());
581 // ReassociateGEPs exposes more opportunites for SLSR. See
582 // the example in reassociate-geps-and-slsr.ll.
583 addPass(createStraightLineStrengthReducePass());
584 // SeparateConstOffsetFromGEP and SLSR creates common expressions which GVN or
585 // EarlyCSE can reuse.
586 addEarlyCSEOrGVNPass();
587 // Run NaryReassociate after EarlyCSE/GVN to be more effective.
588 addPass(createNaryReassociatePass());
589 // NaryReassociate on GEPs creates redundant common expressions, so run
590 // EarlyCSE after it.
591 addPass(createEarlyCSEPass());
592}
593
Tom Stellard45bb48e2015-06-13 03:28:10 +0000594void AMDGPUPassConfig::addIRPasses() {
Stanislav Mekhanoshinc90347d2017-04-12 20:48:56 +0000595 const AMDGPUTargetMachine &TM = getAMDGPUTargetMachine();
596
Matt Arsenaultbde80342016-05-18 15:41:07 +0000597 // There is no reason to run these.
598 disablePass(&StackMapLivenessID);
599 disablePass(&FuncletLayoutID);
600 disablePass(&PatchableFunctionID);
601
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000602 addPass(createAMDGPULowerIntrinsicsPass());
Matt Arsenault0699ef32017-02-09 22:00:42 +0000603
Matt Arsenaulta2025382017-08-03 23:24:05 +0000604 if (TM.getTargetTriple().getArch() == Triple::r600 ||
605 !EnableAMDGPUFunctionCalls) {
606 // Function calls are not supported, so make sure we inline everything.
607 addPass(createAMDGPUAlwaysInlinePass());
608 addPass(createAlwaysInlinerLegacyPass());
609 // We need to add the barrier noop pass, otherwise adding the function
610 // inlining pass will cause all of the PassConfigs passes to be run
611 // one function at a time, which means if we have a nodule with two
612 // functions, then we will generate code for the first function
613 // without ever running any passes on the second.
614 addPass(createBarrierNoopPass());
615 }
Matt Arsenault39319482015-11-06 18:01:57 +0000616
Matt Arsenault0c329382017-01-30 18:40:29 +0000617 if (TM.getTargetTriple().getArch() == Triple::amdgcn) {
618 // TODO: May want to move later or split into an early and late one.
619
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000620 addPass(createAMDGPUCodeGenPreparePass());
Matt Arsenault0c329382017-01-30 18:40:29 +0000621 }
622
Tom Stellardfd253952015-08-07 23:19:30 +0000623 // Handle uses of OpenCL image2d_t, image3d_t and sampler_t arguments.
624 addPass(createAMDGPUOpenCLImageTypeLoweringPass());
Matt Arsenault39319482015-11-06 18:01:57 +0000625
Yaxun Liude4b88d2017-10-10 19:39:48 +0000626 // Replace OpenCL enqueued block function pointers with global variables.
627 addPass(createAMDGPUOpenCLEnqueuedBlockLoweringPass());
628
Matt Arsenault03d85842016-06-27 20:32:13 +0000629 if (TM.getOptLevel() > CodeGenOpt::None) {
Matt Arsenault417e0072017-02-08 06:16:04 +0000630 addPass(createInferAddressSpacesPass());
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000631 addPass(createAMDGPUPromoteAlloca());
Matt Arsenault03d85842016-06-27 20:32:13 +0000632
633 if (EnableSROA)
634 addPass(createSROAPass());
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000635
Konstantin Zhuravlyov4658e5f2016-09-30 16:39:24 +0000636 addStraightLineScalarOptimizationPasses();
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +0000637
638 if (EnableAMDGPUAliasAnalysis) {
639 addPass(createAMDGPUAAWrapperPass());
640 addPass(createExternalAAWrapperPass([](Pass &P, Function &,
641 AAResults &AAR) {
642 if (auto *WrapperPass = P.getAnalysisIfAvailable<AMDGPUAAWrapperPass>())
643 AAR.addAAResult(WrapperPass->getResult());
644 }));
645 }
Konstantin Zhuravlyov4658e5f2016-09-30 16:39:24 +0000646 }
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000647
648 TargetPassConfig::addIRPasses();
649
650 // EarlyCSE is not always strong enough to clean up what LSR produces. For
651 // example, GVN can combine
652 //
653 // %0 = add %a, %b
654 // %1 = add %b, %a
655 //
656 // and
657 //
658 // %0 = shl nsw %a, 2
659 // %1 = shl %a, 2
660 //
661 // but EarlyCSE can do neither of them.
662 if (getOptLevel() != CodeGenOpt::None)
663 addEarlyCSEOrGVNPass();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000664}
665
Matt Arsenault908b9e22016-07-01 03:33:52 +0000666void AMDGPUPassConfig::addCodeGenPrepare() {
667 TargetPassConfig::addCodeGenPrepare();
668
669 if (EnableLoadStoreVectorizer)
670 addPass(createLoadStoreVectorizerPass());
671}
672
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000673bool AMDGPUPassConfig::addPreISel() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000674 addPass(createFlattenCFGPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000675 return false;
676}
677
678bool AMDGPUPassConfig::addInstSelector() {
Matt Arsenault7016f132017-08-03 22:30:46 +0000679 addPass(createAMDGPUISelDag(&getAMDGPUTargetMachine(), getOptLevel()));
Tom Stellard45bb48e2015-06-13 03:28:10 +0000680 return false;
681}
682
Matt Arsenault0a109002015-09-25 17:41:20 +0000683bool AMDGPUPassConfig::addGCPasses() {
684 // Do nothing. GC is not supported.
685 return false;
686}
687
Tom Stellard45bb48e2015-06-13 03:28:10 +0000688//===----------------------------------------------------------------------===//
689// R600 Pass Setup
690//===----------------------------------------------------------------------===//
691
692bool R600PassConfig::addPreISel() {
693 AMDGPUPassConfig::addPreISel();
Matt Arsenaultc5816112016-06-24 06:30:22 +0000694
695 if (EnableR600StructurizeCFG)
Tom Stellardbc4497b2016-02-12 23:45:29 +0000696 addPass(createStructurizeCFGPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000697 return false;
698}
699
Tom Stellard20287692017-08-08 04:57:55 +0000700bool R600PassConfig::addInstSelector() {
701 addPass(createR600ISelDag(&getAMDGPUTargetMachine(), getOptLevel()));
702 return false;
703}
704
Tom Stellard45bb48e2015-06-13 03:28:10 +0000705void R600PassConfig::addPreRegAlloc() {
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000706 addPass(createR600VectorRegMerger());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000707}
708
709void R600PassConfig::addPreSched2() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000710 addPass(createR600EmitClauseMarkers(), false);
Matt Arsenault03d85842016-06-27 20:32:13 +0000711 if (EnableR600IfConvert)
Tom Stellard45bb48e2015-06-13 03:28:10 +0000712 addPass(&IfConverterID, false);
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000713 addPass(createR600ClauseMergePass(), false);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000714}
715
716void R600PassConfig::addPreEmitPass() {
717 addPass(createAMDGPUCFGStructurizerPass(), false);
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000718 addPass(createR600ExpandSpecialInstrsPass(), false);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000719 addPass(&FinalizeMachineBundlesID, false);
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000720 addPass(createR600Packetizer(), false);
721 addPass(createR600ControlFlowFinalizer(), false);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000722}
723
724TargetPassConfig *R600TargetMachine::createPassConfig(PassManagerBase &PM) {
Matthias Braun5e394c32017-05-30 21:36:41 +0000725 return new R600PassConfig(*this, PM);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000726}
727
728//===----------------------------------------------------------------------===//
729// GCN Pass Setup
730//===----------------------------------------------------------------------===//
731
Matt Arsenault03d85842016-06-27 20:32:13 +0000732ScheduleDAGInstrs *GCNPassConfig::createMachineScheduler(
733 MachineSchedContext *C) const {
734 const SISubtarget &ST = C->MF->getSubtarget<SISubtarget>();
735 if (ST.enableSIScheduler())
736 return createSIMachineScheduler(C);
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000737 return createGCNMaxOccupancyMachineScheduler(C);
Matt Arsenault03d85842016-06-27 20:32:13 +0000738}
739
Tom Stellard45bb48e2015-06-13 03:28:10 +0000740bool GCNPassConfig::addPreISel() {
741 AMDGPUPassConfig::addPreISel();
Matt Arsenault39319482015-11-06 18:01:57 +0000742
743 // FIXME: We need to run a pass to propagate the attributes when calls are
744 // supported.
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000745 addPass(createAMDGPUAnnotateKernelFeaturesPass());
Matt Arsenaultb8f8dbc2017-03-24 19:52:05 +0000746
747 // Merge divergent exit nodes. StructurizeCFG won't recognize the multi-exit
748 // regions formed by them.
749 addPass(&AMDGPUUnifyDivergentExitNodesID);
Jan Sjodina06bfe02017-05-15 20:18:37 +0000750 if (!LateCFGStructurize) {
751 addPass(createStructurizeCFGPass(true)); // true -> SkipUniformRegions
752 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000753 addPass(createSinkingPass());
Tom Stellarda6f24c62015-12-15 20:55:55 +0000754 addPass(createAMDGPUAnnotateUniformValues());
Jan Sjodina06bfe02017-05-15 20:18:37 +0000755 if (!LateCFGStructurize) {
756 addPass(createSIAnnotateControlFlowPass());
757 }
Tom Stellarda6f24c62015-12-15 20:55:55 +0000758
Tom Stellard45bb48e2015-06-13 03:28:10 +0000759 return false;
760}
761
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000762void GCNPassConfig::addMachineSSAOptimization() {
763 TargetPassConfig::addMachineSSAOptimization();
764
765 // We want to fold operands after PeepholeOptimizer has run (or as part of
766 // it), because it will eliminate extra copies making it easier to fold the
767 // real source operand. We want to eliminate dead instructions after, so that
768 // we see fewer uses of the copies. We then need to clean up the dead
769 // instructions leftover after the operands are folded as well.
770 //
771 // XXX - Can we get away without running DeadMachineInstructionElim again?
772 addPass(&SIFoldOperandsID);
773 addPass(&DeadMachineInstructionElimID);
Tom Stellardc2ff0eb2016-08-29 19:15:22 +0000774 addPass(&SILoadStoreOptimizerID);
Sam Kolton6e795292017-04-07 10:53:12 +0000775 if (EnableSDWAPeephole) {
776 addPass(&SIPeepholeSDWAID);
Matthias Braun4a7c8e72018-01-19 06:46:10 +0000777 addPass(&EarlyMachineLICMID);
Stanislav Mekhanoshin56ea4882017-05-30 16:49:24 +0000778 addPass(&MachineCSEID);
779 addPass(&SIFoldOperandsID);
Sam Kolton6e795292017-04-07 10:53:12 +0000780 addPass(&DeadMachineInstructionElimID);
781 }
Stanislav Mekhanoshin03306602017-06-03 17:39:47 +0000782 addPass(createSIShrinkInstructionsPass());
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000783}
784
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +0000785bool GCNPassConfig::addILPOpts() {
786 if (EnableEarlyIfConversion)
787 addPass(&EarlyIfConverterID);
788
789 TargetPassConfig::addILPOpts();
790 return false;
791}
792
Tom Stellard45bb48e2015-06-13 03:28:10 +0000793bool GCNPassConfig::addInstSelector() {
794 AMDGPUPassConfig::addInstSelector();
795 addPass(createSILowerI1CopiesPass());
Matt Arsenault782c03b2015-11-03 22:30:13 +0000796 addPass(&SIFixSGPRCopiesID);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000797 return false;
798}
799
Tom Stellard000c5af2016-04-14 19:09:28 +0000800bool GCNPassConfig::addIRTranslator() {
801 addPass(new IRTranslator());
802 return false;
803}
804
Tim Northover33b07d62016-07-22 20:03:43 +0000805bool GCNPassConfig::addLegalizeMachineIR() {
Tom Stellardca166212017-01-30 21:56:46 +0000806 addPass(new Legalizer());
Tim Northover33b07d62016-07-22 20:03:43 +0000807 return false;
808}
809
Tom Stellard000c5af2016-04-14 19:09:28 +0000810bool GCNPassConfig::addRegBankSelect() {
Tom Stellardca166212017-01-30 21:56:46 +0000811 addPass(new RegBankSelect());
Tom Stellard000c5af2016-04-14 19:09:28 +0000812 return false;
813}
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000814
815bool GCNPassConfig::addGlobalInstructionSelect() {
Tom Stellardca166212017-01-30 21:56:46 +0000816 addPass(new InstructionSelect());
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000817 return false;
818}
Tom Stellardca166212017-01-30 21:56:46 +0000819
Tom Stellard45bb48e2015-06-13 03:28:10 +0000820void GCNPassConfig::addPreRegAlloc() {
Jan Sjodina06bfe02017-05-15 20:18:37 +0000821 if (LateCFGStructurize) {
822 addPass(createAMDGPUMachineCFGStructurizerPass());
823 }
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000824 addPass(createSIWholeQuadModePass());
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000825}
826
827void GCNPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000828 // FIXME: We have to disable the verifier here because of PHIElimination +
829 // TwoAddressInstructions disabling it.
Matt Arsenaulte6740752016-09-29 01:44:16 +0000830
831 // This must be run immediately after phi elimination and before
832 // TwoAddressInstructions, otherwise the processing of the tied operand of
833 // SI_ELSE will introduce a copy of the tied operand source after the else.
834 insertPass(&PHIEliminationID, &SILowerControlFlowID, false);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000835
Connor Abbott92638ab2017-08-04 18:36:52 +0000836 // This must be run after SILowerControlFlow, since it needs to use the
837 // machine-level CFG, but before register allocation.
838 insertPass(&SILowerControlFlowID, &SIFixWWMLivenessID, false);
839
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000840 TargetPassConfig::addFastRegAlloc(RegAllocPass);
841}
842
843void GCNPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
Matt Arsenault9d288e62017-08-07 18:12:48 +0000844 insertPass(&MachineSchedulerID, &SIOptimizeExecMaskingPreRAID);
Stanislav Mekhanoshin37e7f952017-08-01 23:14:32 +0000845
Matt Arsenaulte6740752016-09-29 01:44:16 +0000846 // This must be run immediately after phi elimination and before
847 // TwoAddressInstructions, otherwise the processing of the tied operand of
848 // SI_ELSE will introduce a copy of the tied operand source after the else.
849 insertPass(&PHIEliminationID, &SILowerControlFlowID, false);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000850
Connor Abbott92638ab2017-08-04 18:36:52 +0000851 // This must be run after SILowerControlFlow, since it needs to use the
852 // machine-level CFG, but before register allocation.
853 insertPass(&SILowerControlFlowID, &SIFixWWMLivenessID, false);
854
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000855 TargetPassConfig::addOptimizedRegAlloc(RegAllocPass);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000856}
857
Matt Arsenaulte6740752016-09-29 01:44:16 +0000858void GCNPassConfig::addPostRegAlloc() {
Stanislav Mekhanoshin22a56f22017-01-24 17:46:17 +0000859 addPass(&SIFixVGPRCopiesID);
Matt Arsenaulte6740752016-09-29 01:44:16 +0000860 addPass(&SIOptimizeExecMaskingID);
861 TargetPassConfig::addPostRegAlloc();
862}
863
Tom Stellard45bb48e2015-06-13 03:28:10 +0000864void GCNPassConfig::addPreSched2() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000865}
866
867void GCNPassConfig::addPreEmitPass() {
Tom Stellardcb6ba622016-04-30 00:23:06 +0000868 // The hazard recognizer that runs as part of the post-ra scheduler does not
Matt Arsenault254a6452016-06-28 16:59:53 +0000869 // guarantee to be able handle all hazards correctly. This is because if there
870 // are multiple scheduling regions in a basic block, the regions are scheduled
871 // bottom up, so when we begin to schedule a region we don't know what
872 // instructions were emitted directly before it.
Tom Stellardcb6ba622016-04-30 00:23:06 +0000873 //
Matt Arsenault254a6452016-06-28 16:59:53 +0000874 // Here we add a stand-alone hazard recognizer pass which can handle all
875 // cases.
Tom Stellardcb6ba622016-04-30 00:23:06 +0000876 addPass(&PostRAHazardRecognizerID);
877
Mark Searles24c92ee2018-02-07 02:21:21 +0000878 addPass(createSIMemoryLegalizerPass());
Kannan Narayananacb089e2017-04-12 03:25:12 +0000879 if (EnableSIInsertWaitcntsPass)
880 addPass(createSIInsertWaitcntsPass());
881 else
882 addPass(createSIInsertWaitsPass());
Matt Arsenaultcf2744f2016-04-29 20:23:42 +0000883 addPass(createSIShrinkInstructionsPass());
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000884 addPass(&SIInsertSkipsPassID);
Matt Arsenault9babdf42016-06-22 20:15:28 +0000885 addPass(createSIDebuggerInsertNopsPass());
Matt Arsenault6bc43d82016-10-06 16:20:41 +0000886 addPass(&BranchRelaxationPassID);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000887}
888
889TargetPassConfig *GCNTargetMachine::createPassConfig(PassManagerBase &PM) {
Matthias Braun5e394c32017-05-30 21:36:41 +0000890 return new GCNPassConfig(*this, PM);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000891}