blob: d552109b75aaa90e109e4a5ecabf6c29446e3d7d [file] [log] [blame]
Jack Carter97700972013-08-13 20:19:16 +00001def addrimm12 : ComplexPattern<iPTR, 2, "selectIntAddrMM", [frameindex]>;
Zoran Jovanovic5a1a7802015-02-04 15:43:17 +00002def addrimm4lsl2 : ComplexPattern<iPTR, 2, "selectIntAddrLSL2MM", [frameindex]>;
Jack Carter97700972013-08-13 20:19:16 +00003
4def simm12 : Operand<i32> {
5 let DecoderMethod = "DecodeSimm12";
6}
7
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +00008def simm9_addiusp : Operand<i32> {
9 let EncoderMethod = "getSImm9AddiuspValue";
Vladimir Medicb682ddf2014-12-01 11:12:04 +000010 let DecoderMethod = "DecodeSimm9SP";
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +000011}
12
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +000013def uimm3_shift : Operand<i32> {
14 let EncoderMethod = "getUImm3Mod8Encoding";
Zoran Jovanovic6b28f092015-09-09 13:55:45 +000015 let DecoderMethod = "DecodePOOL16BEncodedField";
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +000016}
17
Zoran Jovanovicbac36192014-10-23 11:06:34 +000018def simm3_lsa2 : Operand<i32> {
19 let EncoderMethod = "getSImm3Lsa2Value";
Jozef Kolekaa2b9272014-11-27 14:41:44 +000020 let DecoderMethod = "DecodeAddiur2Simm7";
Zoran Jovanovicbac36192014-10-23 11:06:34 +000021}
22
Zoran Jovanovic88531712014-11-05 17:31:00 +000023def uimm4_andi : Operand<i32> {
24 let EncoderMethod = "getUImm4AndValue";
Vladimir Medicb682ddf2014-12-01 11:12:04 +000025 let DecoderMethod = "DecodeANDI16Imm";
Zoran Jovanovic88531712014-11-05 17:31:00 +000026}
27
Jozef Kolek4d55b4d2014-11-19 13:23:58 +000028def immSExtAddiur2 : ImmLeaf<i32, [{return Imm == 1 || Imm == -1 ||
29 ((Imm % 4 == 0) &&
30 Imm < 28 && Imm > 0);}]>;
31
Jozef Kolek73f64ea2014-11-19 13:11:09 +000032def immSExtAddius5 : ImmLeaf<i32, [{return Imm >= -8 && Imm <= 7;}]>;
33
Zoran Jovanovic06c9d552014-11-05 17:43:00 +000034def immZExtAndi16 : ImmLeaf<i32,
35 [{return (Imm == 128 || (Imm >= 1 && Imm <= 4) || Imm == 7 || Imm == 8 ||
36 Imm == 15 || Imm == 16 || Imm == 31 || Imm == 32 || Imm == 63 ||
37 Imm == 64 || Imm == 255 || Imm == 32768 || Imm == 65535 );}]>;
38
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +000039def immZExt2Shift : ImmLeaf<i32, [{return Imm >= 1 && Imm <= 8;}]>;
40
Zoran Jovanovic9bda2f12014-10-23 10:59:24 +000041def immLi16 : ImmLeaf<i32, [{return Imm >= -1 && Imm <= 126;}]>;
42
Jozef Koleke8c9d1e2014-11-24 14:39:13 +000043def MicroMipsMemGPRMM16AsmOperand : AsmOperandClass {
44 let Name = "MicroMipsMem";
45 let RenderMethod = "addMicroMipsMemOperands";
46 let ParserMethod = "parseMemOperand";
47 let PredicateMethod = "isMemWithGRPMM16Base";
48}
49
50class mem_mm_4_generic : Operand<i32> {
51 let PrintMethod = "printMemOperand";
Hrvoje Varga11dd31d2016-04-13 06:17:21 +000052 let MIOperandInfo = (ops ptr_rc, simm4);
Jozef Koleke8c9d1e2014-11-24 14:39:13 +000053 let OperandType = "OPERAND_MEMORY";
54 let ParserMatchClass = MicroMipsMemGPRMM16AsmOperand;
55}
56
57def mem_mm_4 : mem_mm_4_generic {
58 let EncoderMethod = "getMemEncodingMMImm4";
59}
60
61def mem_mm_4_lsl1 : mem_mm_4_generic {
62 let EncoderMethod = "getMemEncodingMMImm4Lsl1";
63}
64
65def mem_mm_4_lsl2 : mem_mm_4_generic {
66 let EncoderMethod = "getMemEncodingMMImm4Lsl2";
67}
68
Jozef Kolek12c69822014-12-23 16:16:33 +000069def MicroMipsMemSPAsmOperand : AsmOperandClass {
70 let Name = "MicroMipsMemSP";
71 let RenderMethod = "addMemOperands";
72 let ParserMethod = "parseMemOperand";
73 let PredicateMethod = "isMemWithUimmWordAlignedOffsetSP<7>";
74}
75
76def mem_mm_sp_imm5_lsl2 : Operand<i32> {
77 let PrintMethod = "printMemOperand";
Hrvoje Varga11dd31d2016-04-13 06:17:21 +000078 let MIOperandInfo = (ops ptr_rc:$base, simm5:$offset);
Jozef Kolek12c69822014-12-23 16:16:33 +000079 let OperandType = "OPERAND_MEMORY";
80 let ParserMatchClass = MicroMipsMemSPAsmOperand;
81 let EncoderMethod = "getMemEncodingMMSPImm5Lsl2";
82}
83
Jozef Koleke10a02e2015-01-28 17:27:26 +000084def mem_mm_gp_imm7_lsl2 : Operand<i32> {
85 let PrintMethod = "printMemOperand";
Daniel Sanders97297772016-03-22 14:40:00 +000086 let MIOperandInfo = (ops GPRMM16:$base, simm7_lsl2:$offset);
Jozef Koleke10a02e2015-01-28 17:27:26 +000087 let OperandType = "OPERAND_MEMORY";
88 let EncoderMethod = "getMemEncodingMMGPImm7Lsl2";
89}
90
Zoran Jovanovicd9790792015-09-09 09:10:46 +000091def mem_mm_9 : Operand<i32> {
92 let PrintMethod = "printMemOperand";
Hrvoje Varga11dd31d2016-04-13 06:17:21 +000093 let MIOperandInfo = (ops ptr_rc, simm9);
Zoran Jovanovicd9790792015-09-09 09:10:46 +000094 let EncoderMethod = "getMemEncodingMMImm9";
Daniel Sanders2e9f69d2016-03-31 13:15:23 +000095 let ParserMatchClass = MipsMemSimm9AsmOperand;
Zoran Jovanovicd9790792015-09-09 09:10:46 +000096 let OperandType = "OPERAND_MEMORY";
97}
98
Jack Carter97700972013-08-13 20:19:16 +000099def mem_mm_12 : Operand<i32> {
100 let PrintMethod = "printMemOperand";
Hrvoje Varga11dd31d2016-04-13 06:17:21 +0000101 let MIOperandInfo = (ops ptr_rc, simm12);
Jack Carter97700972013-08-13 20:19:16 +0000102 let EncoderMethod = "getMemEncodingMMImm12";
103 let ParserMatchClass = MipsMemAsmOperand;
104 let OperandType = "OPERAND_MEMORY";
105}
106
Hrvoje Varga3c88fbd2015-10-16 12:24:58 +0000107def mem_mm_16 : Operand<i32> {
108 let PrintMethod = "printMemOperand";
Hrvoje Varga11dd31d2016-04-13 06:17:21 +0000109 let MIOperandInfo = (ops ptr_rc, simm16);
Hrvoje Varga3c88fbd2015-10-16 12:24:58 +0000110 let EncoderMethod = "getMemEncodingMMImm16";
111 let ParserMatchClass = MipsMemAsmOperand;
112 let OperandType = "OPERAND_MEMORY";
113}
114
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000115def MipsMemUimm4AsmOperand : AsmOperandClass {
116 let Name = "MemOffsetUimm4";
117 let SuperClasses = [MipsMemAsmOperand];
118 let RenderMethod = "addMemOperands";
119 let ParserMethod = "parseMemOperand";
120 let PredicateMethod = "isMemWithUimmOffsetSP<6>";
121}
122
123def mem_mm_4sp : Operand<i32> {
124 let PrintMethod = "printMemOperand";
Hrvoje Varga11dd31d2016-04-13 06:17:21 +0000125 let MIOperandInfo = (ops ptr_rc, uimm8);
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000126 let EncoderMethod = "getMemEncodingMMImm4sp";
127 let ParserMatchClass = MipsMemUimm4AsmOperand;
128 let OperandType = "OPERAND_MEMORY";
129}
130
Zlatko Buljanba553a62016-05-09 08:07:28 +0000131def MipsMemSimm12AsmOperand : AsmOperandClass {
132 let Name = "MemOffsetSimm12";
133 let SuperClasses = [MipsMemAsmOperand];
134 let RenderMethod = "addMemOperands";
135 let ParserMethod = "parseMemOperand";
136 let PredicateMethod = "isMemWithSimmOffset<12>";
137 let DiagnosticType = "MemSImm12";
138}
139
140def mem_simm12 : mem_generic {
141 let MIOperandInfo = (ops ptr_rc, simm12);
142 let EncoderMethod = "getMemEncoding";
143 let ParserMatchClass = MipsMemSimm12AsmOperand;
144}
145
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000146def jmptarget_mm : Operand<OtherVT> {
147 let EncoderMethod = "getJumpTargetOpValueMM";
148}
149
150def calltarget_mm : Operand<iPTR> {
151 let EncoderMethod = "getJumpTargetOpValueMM";
152}
153
Jozef Kolek9761e962015-01-12 12:03:34 +0000154def brtarget7_mm : Operand<OtherVT> {
155 let EncoderMethod = "getBranchTarget7OpValueMM";
156 let OperandType = "OPERAND_PCREL";
157 let DecoderMethod = "DecodeBranchTarget7MM";
158 let ParserMatchClass = MipsJumpTargetAsmOperand;
159}
160
Jozef Kolek5cfebdd2015-01-21 12:39:30 +0000161def brtarget10_mm : Operand<OtherVT> {
162 let EncoderMethod = "getBranchTargetOpValueMMPC10";
163 let OperandType = "OPERAND_PCREL";
164 let DecoderMethod = "DecodeBranchTarget10MM";
165 let ParserMatchClass = MipsJumpTargetAsmOperand;
166}
167
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000168def brtarget_mm : Operand<OtherVT> {
169 let EncoderMethod = "getBranchTargetOpValueMM";
170 let OperandType = "OPERAND_PCREL";
171 let DecoderMethod = "DecodeBranchTargetMM";
Jozef Kolek5cfebdd2015-01-21 12:39:30 +0000172 let ParserMatchClass = MipsJumpTargetAsmOperand;
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000173}
174
Jozef Kolek2c6d7322015-01-21 12:10:11 +0000175def simm23_lsl2 : Operand<i32> {
176 let EncoderMethod = "getSimm23Lsl2Encoding";
177 let DecoderMethod = "DecodeSimm23Lsl2";
178}
179
Zoran Jovanovic73ff9482014-08-14 12:09:10 +0000180class CompactBranchMM<string opstr, DAGOperand opnd, PatFrag cond_op,
181 RegisterOperand RO> :
182 InstSE<(outs), (ins RO:$rs, opnd:$offset),
Daniel Sanders86cce702015-09-22 13:36:28 +0000183 !strconcat(opstr, "\t$rs, $offset"), [], II_BCCZC, FrmI> {
Zoran Jovanovic73ff9482014-08-14 12:09:10 +0000184 let isBranch = 1;
185 let isTerminator = 1;
186 let hasDelaySlot = 0;
187 let Defs = [AT];
188}
189
Jack Carter97700972013-08-13 20:19:16 +0000190let canFoldAsLoad = 1 in
191class LoadLeftRightMM<string opstr, SDNode OpNode, RegisterOperand RO,
192 Operand MemOpnd> :
193 InstSE<(outs RO:$rt), (ins MemOpnd:$addr, RO:$src),
194 !strconcat(opstr, "\t$rt, $addr"),
195 [(set RO:$rt, (OpNode addrimm12:$addr, RO:$src))],
196 NoItinerary, FrmI> {
Vladimir Medicdde3d582013-09-06 12:30:36 +0000197 let DecoderMethod = "DecodeMemMMImm12";
Jack Carter97700972013-08-13 20:19:16 +0000198 string Constraints = "$src = $rt";
199}
200
201class StoreLeftRightMM<string opstr, SDNode OpNode, RegisterOperand RO,
202 Operand MemOpnd>:
203 InstSE<(outs), (ins RO:$rt, MemOpnd:$addr),
204 !strconcat(opstr, "\t$rt, $addr"),
Vladimir Medicdde3d582013-09-06 12:30:36 +0000205 [(OpNode RO:$rt, addrimm12:$addr)], NoItinerary, FrmI> {
206 let DecoderMethod = "DecodeMemMMImm12";
207}
Jack Carter97700972013-08-13 20:19:16 +0000208
Zoran Jovanovic41688672015-02-10 16:36:20 +0000209/// A register pair used by movep instruction.
210def MovePRegPairAsmOperand : AsmOperandClass {
211 let Name = "MovePRegPair";
212 let ParserMethod = "parseMovePRegPair";
213 let PredicateMethod = "isMovePRegPair";
214}
215
216def movep_regpair : Operand<i32> {
217 let EncoderMethod = "getMovePRegPairOpValue";
218 let ParserMatchClass = MovePRegPairAsmOperand;
219 let PrintMethod = "printRegisterList";
220 let DecoderMethod = "DecodeMovePRegPair";
Hrvoje Varga11dd31d2016-04-13 06:17:21 +0000221 let MIOperandInfo = (ops ptr_rc, ptr_rc);
Zoran Jovanovic41688672015-02-10 16:36:20 +0000222}
223
224class MovePMM16<string opstr, RegisterOperand RO> :
225MicroMipsInst16<(outs movep_regpair:$dst_regs), (ins RO:$rs, RO:$rt),
226 !strconcat(opstr, "\t$dst_regs, $rs, $rt"), [],
227 NoItinerary, FrmR> {
228 let isReMaterializable = 1;
229}
230
Zoran Jovanovic2deca342014-12-16 14:59:10 +0000231/// A register pair used by load/store pair instructions.
232def RegPairAsmOperand : AsmOperandClass {
233 let Name = "RegPair";
234 let ParserMethod = "parseRegisterPair";
Zlatko Buljanba553a62016-05-09 08:07:28 +0000235 let PredicateMethod = "isRegPair";
Zoran Jovanovic2deca342014-12-16 14:59:10 +0000236}
237
238def regpair : Operand<i32> {
239 let EncoderMethod = "getRegisterPairOpValue";
240 let ParserMatchClass = RegPairAsmOperand;
241 let PrintMethod = "printRegisterPair";
242 let DecoderMethod = "DecodeRegPairOperand";
Hrvoje Varga11dd31d2016-04-13 06:17:21 +0000243 let MIOperandInfo = (ops ptr_rc, ptr_rc);
Zoran Jovanovic2deca342014-12-16 14:59:10 +0000244}
245
246class StorePairMM<string opstr, InstrItinClass Itin = NoItinerary,
247 ComplexPattern Addr = addr> :
Zlatko Buljanba553a62016-05-09 08:07:28 +0000248 InstSE<(outs), (ins regpair:$rt, mem_simm12:$addr),
Zoran Jovanovic2deca342014-12-16 14:59:10 +0000249 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI, opstr> {
250 let DecoderMethod = "DecodeMemMMImm12";
251 let mayStore = 1;
252}
253
254class LoadPairMM<string opstr, InstrItinClass Itin = NoItinerary,
255 ComplexPattern Addr = addr> :
Zlatko Buljanba553a62016-05-09 08:07:28 +0000256 InstSE<(outs regpair:$rt), (ins mem_simm12:$addr),
Zoran Jovanovic2deca342014-12-16 14:59:10 +0000257 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI, opstr> {
258 let DecoderMethod = "DecodeMemMMImm12";
259 let mayLoad = 1;
260}
261
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000262class LLBaseMM<string opstr, RegisterOperand RO> :
263 InstSE<(outs RO:$rt), (ins mem_mm_12:$addr),
264 !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> {
Zoran Jovanovic7d633922014-01-15 13:17:33 +0000265 let DecoderMethod = "DecodeMemMMImm12";
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000266 let mayLoad = 1;
267}
268
Hrvoje Varga3ef4dd72015-10-15 08:11:50 +0000269class LLEBaseMM<string opstr, RegisterOperand RO> :
Zlatko Buljan531809d2016-04-29 08:36:54 +0000270 InstSE<(outs RO:$rt), (ins mem_simm9:$addr),
Hrvoje Varga3ef4dd72015-10-15 08:11:50 +0000271 !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> {
272 let DecoderMethod = "DecodeMemMMImm9";
273 let mayLoad = 1;
274}
275
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000276class SCBaseMM<string opstr, RegisterOperand RO> :
Zoran Jovanovic285cc282014-02-28 18:22:56 +0000277 InstSE<(outs RO:$dst), (ins RO:$rt, mem_mm_12:$addr),
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000278 !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> {
Zoran Jovanovic7d633922014-01-15 13:17:33 +0000279 let DecoderMethod = "DecodeMemMMImm12";
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000280 let mayStore = 1;
Zoran Jovanovic285cc282014-02-28 18:22:56 +0000281 let Constraints = "$rt = $dst";
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000282}
283
Hrvoje Varga3ef4dd72015-10-15 08:11:50 +0000284class SCEBaseMM<string opstr, RegisterOperand RO> :
Zlatko Buljan531809d2016-04-29 08:36:54 +0000285 InstSE<(outs RO:$dst), (ins RO:$rt, mem_simm9:$addr),
Hrvoje Varga3ef4dd72015-10-15 08:11:50 +0000286 !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> {
287 let DecoderMethod = "DecodeMemMMImm9";
288 let mayStore = 1;
289 let Constraints = "$rt = $dst";
290}
291
Zoran Jovanovicd4cb61c2014-01-15 13:01:18 +0000292class LoadMM<string opstr, DAGOperand RO, SDPatternOperator OpNode = null_frag,
293 InstrItinClass Itin = NoItinerary> :
294 InstSE<(outs RO:$rt), (ins mem_mm_12:$addr),
295 !strconcat(opstr, "\t$rt, $addr"),
296 [(set RO:$rt, (OpNode addrimm12:$addr))], Itin, FrmI> {
297 let DecoderMethod = "DecodeMemMMImm12";
298 let canFoldAsLoad = 1;
299 let mayLoad = 1;
300}
301
Zoran Jovanovic592239d2014-10-21 08:44:58 +0000302class ArithRMM16<string opstr, RegisterOperand RO, bit isComm = 0,
303 InstrItinClass Itin = NoItinerary,
304 SDPatternOperator OpNode = null_frag> :
305 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, RO:$rt),
306 !strconcat(opstr, "\t$rd, $rs, $rt"),
307 [(set RO:$rd, (OpNode RO:$rs, RO:$rt))], Itin, FrmR> {
308 let isCommutable = isComm;
309}
310
Zoran Jovanovic88531712014-11-05 17:31:00 +0000311class AndImmMM16<string opstr, RegisterOperand RO,
312 InstrItinClass Itin = NoItinerary> :
313 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, uimm4_andi:$imm),
314 !strconcat(opstr, "\t$rd, $rs, $imm"), [], Itin, FrmI>;
315
Zoran Jovanovic81ceebc2014-10-21 08:32:40 +0000316class LogicRMM16<string opstr, RegisterOperand RO,
317 InstrItinClass Itin = NoItinerary,
318 SDPatternOperator OpNode = null_frag> :
319 MicroMipsInst16<(outs RO:$dst), (ins RO:$rs, RO:$rt),
320 !strconcat(opstr, "\t$rt, $rs"),
321 [(set RO:$dst, (OpNode RO:$rs, RO:$rt))], Itin, FrmR> {
322 let isCommutable = 1;
323 let Constraints = "$rt = $dst";
324}
325
326class NotMM16<string opstr, RegisterOperand RO> :
327 MicroMipsInst16<(outs RO:$rt), (ins RO:$rs),
328 !strconcat(opstr, "\t$rt, $rs"),
329 [(set RO:$rt, (not RO:$rs))], NoItinerary, FrmR>;
330
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000331class ShiftIMM16<string opstr, Operand ImmOpnd, RegisterOperand RO,
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +0000332 InstrItinClass Itin = NoItinerary> :
333 MicroMipsInst16<(outs RO:$rd), (ins RO:$rt, ImmOpnd:$shamt),
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000334 !strconcat(opstr, "\t$rd, $rt, $shamt"), [], Itin, FrmR>;
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +0000335
Jozef Koleke8c9d1e2014-11-24 14:39:13 +0000336class LoadMM16<string opstr, DAGOperand RO, SDPatternOperator OpNode,
337 InstrItinClass Itin, Operand MemOpnd> :
338 MicroMipsInst16<(outs RO:$rt), (ins MemOpnd:$addr),
339 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> {
Jozef Kolek315e7ec2014-11-26 18:56:38 +0000340 let DecoderMethod = "DecodeMemMMImm4";
Jozef Koleke8c9d1e2014-11-24 14:39:13 +0000341 let canFoldAsLoad = 1;
342 let mayLoad = 1;
343}
344
345class StoreMM16<string opstr, DAGOperand RTOpnd, DAGOperand RO,
346 SDPatternOperator OpNode, InstrItinClass Itin,
347 Operand MemOpnd> :
348 MicroMipsInst16<(outs), (ins RTOpnd:$rt, MemOpnd:$addr),
349 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> {
Jozef Kolek315e7ec2014-11-26 18:56:38 +0000350 let DecoderMethod = "DecodeMemMMImm4";
Jozef Koleke8c9d1e2014-11-24 14:39:13 +0000351 let mayStore = 1;
352}
353
Jozef Kolek12c69822014-12-23 16:16:33 +0000354class LoadSPMM16<string opstr, DAGOperand RO, InstrItinClass Itin,
355 Operand MemOpnd> :
356 MicroMipsInst16<(outs RO:$rt), (ins MemOpnd:$offset),
357 !strconcat(opstr, "\t$rt, $offset"), [], Itin, FrmI> {
358 let DecoderMethod = "DecodeMemMMSPImm5Lsl2";
359 let canFoldAsLoad = 1;
360 let mayLoad = 1;
361}
362
363class StoreSPMM16<string opstr, DAGOperand RO, InstrItinClass Itin,
364 Operand MemOpnd> :
365 MicroMipsInst16<(outs), (ins RO:$rt, MemOpnd:$offset),
366 !strconcat(opstr, "\t$rt, $offset"), [], Itin, FrmI> {
367 let DecoderMethod = "DecodeMemMMSPImm5Lsl2";
368 let mayStore = 1;
369}
370
Jozef Koleke10a02e2015-01-28 17:27:26 +0000371class LoadGPMM16<string opstr, DAGOperand RO, InstrItinClass Itin,
372 Operand MemOpnd> :
373 MicroMipsInst16<(outs RO:$rt), (ins MemOpnd:$offset),
374 !strconcat(opstr, "\t$rt, $offset"), [], Itin, FrmI> {
375 let DecoderMethod = "DecodeMemMMGPImm7Lsl2";
376 let canFoldAsLoad = 1;
377 let mayLoad = 1;
378}
379
Zoran Jovanovicbac36192014-10-23 11:06:34 +0000380class AddImmUR2<string opstr, RegisterOperand RO> :
381 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, simm3_lsa2:$imm),
382 !strconcat(opstr, "\t$rd, $rs, $imm"),
383 [], NoItinerary, FrmR> {
384 let isCommutable = 1;
385}
386
Zoran Jovanovicb26f8892014-10-10 13:45:34 +0000387class AddImmUS5<string opstr, RegisterOperand RO> :
388 MicroMipsInst16<(outs RO:$dst), (ins RO:$rd, simm4:$imm),
389 !strconcat(opstr, "\t$rd, $imm"), [], NoItinerary, FrmR> {
390 let Constraints = "$rd = $dst";
Zoran Jovanovicb26f8892014-10-10 13:45:34 +0000391}
392
Zoran Jovanovic42b84442014-10-23 11:13:59 +0000393class AddImmUR1SP<string opstr, RegisterOperand RO> :
394 MicroMipsInst16<(outs RO:$rd), (ins uimm6_lsl2:$imm),
395 !strconcat(opstr, "\t$rd, $imm"), [], NoItinerary, FrmR>;
396
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +0000397class AddImmUSP<string opstr> :
398 MicroMipsInst16<(outs), (ins simm9_addiusp:$imm),
399 !strconcat(opstr, "\t$imm"), [], NoItinerary, FrmI>;
400
Zoran Jovanoviccabf0f42014-04-03 12:47:34 +0000401class MoveFromHILOMM<string opstr, RegisterOperand RO, Register UseReg> :
402 MicroMipsInst16<(outs RO:$rd), (ins), !strconcat(opstr, "\t$rd"),
403 [], II_MFHI_MFLO, FrmR> {
404 let Uses = [UseReg];
405 let hasSideEffects = 0;
406}
407
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000408class MoveMM16<string opstr, RegisterOperand RO, bit isComm = 0,
409 InstrItinClass Itin = NoItinerary> :
410 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs),
411 !strconcat(opstr, "\t$rd, $rs"), [], Itin, FrmR> {
412 let isCommutable = isComm;
413 let isReMaterializable = 1;
414}
415
Jozef Koleka330a472014-12-11 13:56:23 +0000416class LoadImmMM16<string opstr, Operand Od, RegisterOperand RO> :
Zoran Jovanovic9bda2f12014-10-23 10:59:24 +0000417 MicroMipsInst16<(outs RO:$rd), (ins Od:$imm),
418 !strconcat(opstr, "\t$rd, $imm"), [], NoItinerary, FrmI> {
419 let isReMaterializable = 1;
420}
421
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000422// 16-bit Jump and Link (Call)
423class JumpLinkRegMM16<string opstr, RegisterOperand RO> :
424 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
Zoran Jovanovic5a8dffc2015-10-05 14:00:09 +0000425 [(MipsJmpLink RO:$rs)], II_JALR, FrmR>, PredicateControl {
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000426 let isCall = 1;
427 let hasDelaySlot = 1;
428 let Defs = [RA];
429}
430
Zoran Jovanovic95e14e72014-10-10 14:02:44 +0000431// 16-bit Jump Reg
432class JumpRegMM16<string opstr, RegisterOperand RO> :
433 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
Daniel Sanders86cce702015-09-22 13:36:28 +0000434 [], II_JR, FrmR> {
Zoran Jovanovic95e14e72014-10-10 14:02:44 +0000435 let hasDelaySlot = 1;
436 let isBranch = 1;
437 let isIndirectBranch = 1;
438}
439
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000440// Base class for JRADDIUSP instruction.
441class JumpRAddiuStackMM16 :
442 MicroMipsInst16<(outs), (ins uimm5_lsl2:$imm), "jraddiusp\t$imm",
Daniel Sanders86cce702015-09-22 13:36:28 +0000443 [], II_JRADDIUSP, FrmR> {
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000444 let isTerminator = 1;
445 let isBarrier = 1;
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000446 let isBranch = 1;
447 let isIndirectBranch = 1;
448}
449
Zoran Jovanovic6097bad2014-10-10 13:22:28 +0000450// 16-bit Jump and Link (Call) - Short Delay Slot
451class JumpLinkRegSMM16<string opstr, RegisterOperand RO> :
452 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
Daniel Sanders86cce702015-09-22 13:36:28 +0000453 [], II_JALRS, FrmR> {
Zoran Jovanovic6097bad2014-10-10 13:22:28 +0000454 let isCall = 1;
455 let hasDelaySlot = 1;
456 let Defs = [RA];
457}
458
Zoran Jovanovicb39a174f2014-10-10 13:31:18 +0000459// 16-bit Jump Register Compact - No delay slot
460class JumpRegCMM16<string opstr, RegisterOperand RO> :
461 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
Daniel Sanders86cce702015-09-22 13:36:28 +0000462 [], II_JRC, FrmR> {
Zoran Jovanovicb39a174f2014-10-10 13:31:18 +0000463 let isTerminator = 1;
464 let isBarrier = 1;
465 let isBranch = 1;
466 let isIndirectBranch = 1;
467}
468
Jozef Kolek56a6a7d2014-11-27 18:18:42 +0000469// Break16 and Sdbbp16
470class BrkSdbbp16MM<string opstr> :
471 MicroMipsInst16<(outs), (ins uimm4:$code_),
472 !strconcat(opstr, "\t$code_"),
473 [], NoItinerary, FrmOther>;
474
Jozef Kolek9761e962015-01-12 12:03:34 +0000475class CBranchZeroMM<string opstr, DAGOperand opnd, RegisterOperand RO> :
476 MicroMipsInst16<(outs), (ins RO:$rs, opnd:$offset),
Daniel Sanders86cce702015-09-22 13:36:28 +0000477 !strconcat(opstr, "\t$rs, $offset"), [], II_BCCZ, FrmI> {
Jozef Kolek9761e962015-01-12 12:03:34 +0000478 let isBranch = 1;
479 let isTerminator = 1;
480 let hasDelaySlot = 1;
481 let Defs = [AT];
482}
483
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000484// MicroMIPS Jump and Link (Call) - Short Delay Slot
485let isCall = 1, hasDelaySlot = 1, Defs = [RA] in {
486 class JumpLinkMM<string opstr, DAGOperand opnd> :
487 InstSE<(outs), (ins opnd:$target), !strconcat(opstr, "\t$target"),
Daniel Sanders86cce702015-09-22 13:36:28 +0000488 [], II_JALS, FrmJ, opstr> {
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000489 let DecoderMethod = "DecodeJumpTargetMM";
490 }
491
492 class JumpLinkRegMM<string opstr, RegisterOperand RO>:
493 InstSE<(outs RO:$rd), (ins RO:$rs), !strconcat(opstr, "\t$rd, $rs"),
Daniel Sanders86cce702015-09-22 13:36:28 +0000494 [], II_JALRS, FrmR>;
Zoran Jovanoviced6dd6b2014-09-12 13:51:58 +0000495
496 class BranchCompareToZeroLinkMM<string opstr, DAGOperand opnd,
497 RegisterOperand RO> :
498 InstSE<(outs), (ins RO:$rs, opnd:$offset),
Daniel Sanders86cce702015-09-22 13:36:28 +0000499 !strconcat(opstr, "\t$rs, $offset"), [], II_BCCZALS, FrmI, opstr>;
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000500}
501
Jozef Kolek5f95dd22014-11-19 11:39:12 +0000502class LoadWordIndexedScaledMM<string opstr, RegisterOperand RO,
503 InstrItinClass Itin = NoItinerary,
504 SDPatternOperator OpNode = null_frag> :
505 InstSE<(outs RO:$rd), (ins PtrRC:$base, PtrRC:$index),
506 !strconcat(opstr, "\t$rd, ${index}(${base})"), [], Itin, FrmFI>;
507
Zoran Jovanovic6e6a2c92015-09-16 09:14:35 +0000508class PrefetchIndexed<string opstr> :
509 InstSE<(outs), (ins PtrRC:$base, PtrRC:$index, uimm5:$hint),
510 !strconcat(opstr, "\t$hint, ${index}(${base})"), [], NoItinerary, FrmOther>;
511
Jozef Kolek2c6d7322015-01-21 12:10:11 +0000512class AddImmUPC<string opstr, RegisterOperand RO> :
513 InstSE<(outs RO:$rs), (ins simm23_lsl2:$imm),
514 !strconcat(opstr, "\t$rs, $imm"), [], NoItinerary, FrmR>;
515
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000516/// A list of registers used by load/store multiple instructions.
517def RegListAsmOperand : AsmOperandClass {
518 let Name = "RegList";
519 let ParserMethod = "parseRegisterList";
520}
521
522def reglist : Operand<i32> {
523 let EncoderMethod = "getRegisterListOpValue";
524 let ParserMatchClass = RegListAsmOperand;
525 let PrintMethod = "printRegisterList";
526 let DecoderMethod = "DecodeRegListOperand";
527}
528
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000529def RegList16AsmOperand : AsmOperandClass {
530 let Name = "RegList16";
531 let ParserMethod = "parseRegisterList";
532 let PredicateMethod = "isRegList16";
533 let RenderMethod = "addRegListOperands";
534}
535
536def reglist16 : Operand<i32> {
537 let EncoderMethod = "getRegisterListOpValue16";
538 let DecoderMethod = "DecodeRegListOperand16";
539 let PrintMethod = "printRegisterList";
540 let ParserMatchClass = RegList16AsmOperand;
541}
542
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000543class StoreMultMM<string opstr,
544 InstrItinClass Itin = NoItinerary, ComplexPattern Addr = addr> :
545 InstSE<(outs), (ins reglist:$rt, mem_mm_12:$addr),
546 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI, opstr> {
547 let DecoderMethod = "DecodeMemMMImm12";
548 let mayStore = 1;
549}
550
551class LoadMultMM<string opstr,
552 InstrItinClass Itin = NoItinerary, ComplexPattern Addr = addr> :
553 InstSE<(outs reglist:$rt), (ins mem_mm_12:$addr),
554 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI, opstr> {
555 let DecoderMethod = "DecodeMemMMImm12";
556 let mayLoad = 1;
557}
558
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000559class StoreMultMM16<string opstr,
560 InstrItinClass Itin = NoItinerary,
561 ComplexPattern Addr = addr> :
562 MicroMipsInst16<(outs), (ins reglist16:$rt, mem_mm_4sp:$addr),
563 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> {
Jozef Kolekd68d424a2015-02-10 12:41:13 +0000564 let DecoderMethod = "DecodeMemMMReglistImm4Lsl2";
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000565 let mayStore = 1;
566}
567
568class LoadMultMM16<string opstr,
569 InstrItinClass Itin = NoItinerary,
570 ComplexPattern Addr = addr> :
571 MicroMipsInst16<(outs reglist16:$rt), (ins mem_mm_4sp:$addr),
572 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> {
Jozef Kolekd68d424a2015-02-10 12:41:13 +0000573 let DecoderMethod = "DecodeMemMMReglistImm4Lsl2";
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000574 let mayLoad = 1;
575}
576
Jozef Kolek5cfebdd2015-01-21 12:39:30 +0000577class UncondBranchMM16<string opstr> :
578 MicroMipsInst16<(outs), (ins brtarget10_mm:$offset),
579 !strconcat(opstr, "\t$offset"),
Daniel Sanders86cce702015-09-22 13:36:28 +0000580 [], II_B, FrmI> {
Jozef Kolek5cfebdd2015-01-21 12:39:30 +0000581 let isBranch = 1;
582 let isTerminator = 1;
583 let isBarrier = 1;
584 let hasDelaySlot = 1;
585 let Predicates = [RelocPIC, InMicroMips];
586 let Defs = [AT];
587}
588
Zoran Jovanovic592239d2014-10-21 08:44:58 +0000589def ADDU16_MM : ArithRMM16<"addu16", GPRMM16Opnd, 1, II_ADDU, add>,
Zoran Jovanovic6b28f092015-09-09 13:55:45 +0000590 ARITH_FM_MM16<0>, ISA_MICROMIPS_NOT_32R6_64R6;
591def AND16_MM : LogicRMM16<"and16", GPRMM16Opnd, II_AND, and>,
592 LOGIC_FM_MM16<0x2>, ISA_MICROMIPS_NOT_32R6_64R6;
593def ANDI16_MM : AndImmMM16<"andi16", GPRMM16Opnd, II_AND>, ANDI_FM_MM16<0x0b>,
594 ISA_MICROMIPS_NOT_32R6_64R6;
595def NOT16_MM : NotMM16<"not16", GPRMM16Opnd>, LOGIC_FM_MM16<0x0>,
596 ISA_MICROMIPS_NOT_32R6_64R6;
597def OR16_MM : LogicRMM16<"or16", GPRMM16Opnd, II_OR, or>, LOGIC_FM_MM16<0x3>,
598 ISA_MICROMIPS_NOT_32R6_64R6;
599def SLL16_MM : ShiftIMM16<"sll16", uimm3_shift, GPRMM16Opnd, II_SLL>,
600 SHIFT_FM_MM16<0>, ISA_MICROMIPS_NOT_32R6_64R6;
601def SRL16_MM : ShiftIMM16<"srl16", uimm3_shift, GPRMM16Opnd, II_SRL>,
602 SHIFT_FM_MM16<1>, ISA_MICROMIPS_NOT_32R6_64R6;
603
Zoran Jovanovic592239d2014-10-21 08:44:58 +0000604def SUBU16_MM : ArithRMM16<"subu16", GPRMM16Opnd, 0, II_SUBU, sub>,
Hrvoje Varga3a3c4b82015-10-15 08:39:07 +0000605 ARITH_FM_MM16<1>, ISA_MICROMIPS_NOT_32R6_64R6;
Zoran Jovanovic81ceebc2014-10-21 08:32:40 +0000606def XOR16_MM : LogicRMM16<"xor16", GPRMM16Opnd, II_XOR, xor>,
Hrvoje Varga3a3c4b82015-10-15 08:39:07 +0000607 LOGIC_FM_MM16<0x1>, ISA_MICROMIPS_NOT_32R6_64R6;
Jozef Koleke8c9d1e2014-11-24 14:39:13 +0000608def LBU16_MM : LoadMM16<"lbu16", GPRMM16Opnd, zextloadi8, II_LBU,
609 mem_mm_4>, LOAD_STORE_FM_MM16<0x02>;
610def LHU16_MM : LoadMM16<"lhu16", GPRMM16Opnd, zextloadi16, II_LHU,
611 mem_mm_4_lsl1>, LOAD_STORE_FM_MM16<0x0a>;
612def LW16_MM : LoadMM16<"lw16", GPRMM16Opnd, load, II_LW, mem_mm_4_lsl2>,
613 LOAD_STORE_FM_MM16<0x1a>;
614def SB16_MM : StoreMM16<"sb16", GPRMM16OpndZero, GPRMM16Opnd, truncstorei8,
615 II_SB, mem_mm_4>, LOAD_STORE_FM_MM16<0x22>;
616def SH16_MM : StoreMM16<"sh16", GPRMM16OpndZero, GPRMM16Opnd, truncstorei16,
617 II_SH, mem_mm_4_lsl1>,
618 LOAD_STORE_FM_MM16<0x2a>;
619def SW16_MM : StoreMM16<"sw16", GPRMM16OpndZero, GPRMM16Opnd, store, II_SW,
620 mem_mm_4_lsl2>, LOAD_STORE_FM_MM16<0x3a>;
Jozef Koleke10a02e2015-01-28 17:27:26 +0000621def LWGP_MM : LoadGPMM16<"lw", GPRMM16Opnd, II_LW, mem_mm_gp_imm7_lsl2>,
622 LOAD_GP_FM_MM16<0x19>;
Jozef Kolek12c69822014-12-23 16:16:33 +0000623def LWSP_MM : LoadSPMM16<"lw", GPR32Opnd, II_LW, mem_mm_sp_imm5_lsl2>,
624 LOAD_STORE_SP_FM_MM16<0x12>;
625def SWSP_MM : StoreSPMM16<"sw", GPR32Opnd, II_SW, mem_mm_sp_imm5_lsl2>,
626 LOAD_STORE_SP_FM_MM16<0x32>;
Zoran Jovanovic42b84442014-10-23 11:13:59 +0000627def ADDIUR1SP_MM : AddImmUR1SP<"addiur1sp", GPRMM16Opnd>, ADDIUR1SP_FM_MM16;
Zoran Jovanovicbac36192014-10-23 11:06:34 +0000628def ADDIUR2_MM : AddImmUR2<"addiur2", GPRMM16Opnd>, ADDIUR2_FM_MM16;
Zoran Jovanovicb26f8892014-10-10 13:45:34 +0000629def ADDIUS5_MM : AddImmUS5<"addius5", GPR32Opnd>, ADDIUS5_FM_MM16;
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +0000630def ADDIUSP_MM : AddImmUSP<"addiusp">, ADDIUSP_FM_MM16;
Zoran Jovanoviccabf0f42014-04-03 12:47:34 +0000631def MFHI16_MM : MoveFromHILOMM<"mfhi", GPR32Opnd, AC0>, MFHILO_FM_MM16<0x10>;
632def MFLO16_MM : MoveFromHILOMM<"mflo", GPR32Opnd, AC0>, MFHILO_FM_MM16<0x12>;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000633def MOVE16_MM : MoveMM16<"move", GPR32Opnd>, MOVE_FM_MM16<0x03>;
Zoran Jovanovic41688672015-02-10 16:36:20 +0000634def MOVEP_MM : MovePMM16<"movep", GPRMM16OpndMoveP>, MOVEP_FM_MM16;
Daniel Sanders97297772016-03-22 14:40:00 +0000635def LI16_MM : LoadImmMM16<"li16", li16_imm, GPRMM16Opnd>, LI_FM_MM16,
Jozef Koleka330a472014-12-11 13:56:23 +0000636 IsAsCheapAsAMove;
Zoran Jovanovic5a8dffc2015-10-05 14:00:09 +0000637def JALR16_MM : JumpLinkRegMM16<"jalr", GPR32Opnd>, JALR_FM_MM16<0x0e>,
638 ISA_MICROMIPS32_NOT_MIPS32R6;
Zoran Jovanovic6097bad2014-10-10 13:22:28 +0000639def JALRS16_MM : JumpLinkRegSMM16<"jalrs16", GPR32Opnd>, JALR_FM_MM16<0x0f>;
Zoran Jovanovicb39a174f2014-10-10 13:31:18 +0000640def JRC16_MM : JumpRegCMM16<"jrc", GPR32Opnd>, JALR_FM_MM16<0x0d>;
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000641def JRADDIUSP : JumpRAddiuStackMM16, JRADDIUSP_FM_MM16<0x18>;
Zoran Jovanovic95e14e72014-10-10 14:02:44 +0000642def JR16_MM : JumpRegMM16<"jr16", GPR32Opnd>, JALR_FM_MM16<0x0c>;
Jozef Kolek9761e962015-01-12 12:03:34 +0000643def BEQZ16_MM : CBranchZeroMM<"beqz16", brtarget7_mm, GPRMM16Opnd>,
644 BEQNEZ_FM_MM16<0x23>;
645def BNEZ16_MM : CBranchZeroMM<"bnez16", brtarget7_mm, GPRMM16Opnd>,
646 BEQNEZ_FM_MM16<0x2b>;
Jozef Kolek5cfebdd2015-01-21 12:39:30 +0000647def B16_MM : UncondBranchMM16<"b16">, B16_FM;
Hrvoje Varga3a3c4b82015-10-15 08:39:07 +0000648def BREAK16_MM : BrkSdbbp16MM<"break16">, BRKSDBBP16_FM_MM<0x28>,
649 ISA_MICROMIPS_NOT_32R6_64R6;
650def SDBBP16_MM : BrkSdbbp16MM<"sdbbp16">, BRKSDBBP16_FM_MM<0x2C>,
651 ISA_MICROMIPS_NOT_32R6_64R6;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000652
Zlatko Buljan797c2ae2015-11-12 13:21:33 +0000653let DecoderNamespace = "MicroMips" in {
654 /// Load and Store Instructions - multiple
655 def SWM16_MM : StoreMultMM16<"swm16">, LWM_FM_MM16<0x5>,
656 ISA_MICROMIPS32_NOT_MIPS32R6;
657 def LWM16_MM : LoadMultMM16<"lwm16">, LWM_FM_MM16<0x4>,
658 ISA_MICROMIPS32_NOT_MIPS32R6;
659}
660
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000661class WaitMM<string opstr> :
662 InstSE<(outs), (ins uimm10:$code_), !strconcat(opstr, "\t$code_"), [],
663 NoItinerary, FrmOther, opstr>;
664
Akira Hatanakaa43b56d2013-08-20 20:46:51 +0000665let DecoderNamespace = "MicroMips", Predicates = [InMicroMips] in {
Zoran Jovanovic73ff9482014-08-14 12:09:10 +0000666 /// Compact Branch Instructions
667 def BEQZC_MM : CompactBranchMM<"beqzc", brtarget_mm, seteq, GPR32Opnd>,
668 COMPACT_BRANCH_FM_MM<0x7>;
669 def BNEZC_MM : CompactBranchMM<"bnezc", brtarget_mm, setne, GPR32Opnd>,
670 COMPACT_BRANCH_FM_MM<0x5>;
671
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000672 /// Arithmetic Instructions (ALU Immediate)
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000673 def ADDiu_MM : MMRel, ArithLogicI<"addiu", simm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000674 ADDI_FM_MM<0xc>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000675 def ADDi_MM : MMRel, ArithLogicI<"addi", simm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000676 ADDI_FM_MM<0x4>;
Vasileios Kalintiris36901dd2016-03-01 20:25:43 +0000677 def SLTi_MM : MMRel, SetCC_I<"slti", setlt, simm16, immSExt16, GPR32Opnd>,
678 SLTI_FM_MM<0x24>;
679 def SLTiu_MM : MMRel, SetCC_I<"sltiu", setult, simm16, immSExt16, GPR32Opnd>,
680 SLTI_FM_MM<0x2c>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000681 def ANDi_MM : MMRel, ArithLogicI<"andi", uimm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000682 ADDI_FM_MM<0x34>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000683 def ORi_MM : MMRel, ArithLogicI<"ori", uimm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000684 ADDI_FM_MM<0x14>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000685 def XORi_MM : MMRel, ArithLogicI<"xori", uimm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000686 ADDI_FM_MM<0x1c>;
Daniel Sandersf8bb23e2016-02-01 15:13:31 +0000687 def LUi_MM : MMRel, LoadUpper<"lui", GPR32Opnd, uimm16_relaxed>, LUI_FM_MM;
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000688
Zoran Jovanovicbd28c372013-12-25 10:14:07 +0000689 def LEA_ADDiu_MM : MMRel, EffectiveAddress<"addiu", GPR32Opnd>,
690 LW_FM_MM<0xc>;
691
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000692 /// Arithmetic Instructions (3-Operand, R-Type)
Jozef Kolekc9258082015-03-04 15:47:42 +0000693 def ADDu_MM : MMRel, ArithLogicR<"addu", GPR32Opnd, 1, II_ADDU, add>,
694 ADD_FM_MM<0, 0x150>;
695 def SUBu_MM : MMRel, ArithLogicR<"subu", GPR32Opnd, 0, II_SUBU, sub>,
696 ADD_FM_MM<0, 0x1d0>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000697 def MUL_MM : MMRel, ArithLogicR<"mul", GPR32Opnd>, ADD_FM_MM<0, 0x210>;
698 def ADD_MM : MMRel, ArithLogicR<"add", GPR32Opnd>, ADD_FM_MM<0, 0x110>;
699 def SUB_MM : MMRel, ArithLogicR<"sub", GPR32Opnd>, ADD_FM_MM<0, 0x190>;
Vasileios Kalintiris36901dd2016-03-01 20:25:43 +0000700 def SLT_MM : MMRel, SetCC_R<"slt", setlt, GPR32Opnd>, ADD_FM_MM<0, 0x350>;
701 def SLTu_MM : MMRel, SetCC_R<"sltu", setult, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000702 ADD_FM_MM<0, 0x390>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000703 def AND_MM : MMRel, ArithLogicR<"and", GPR32Opnd, 1, II_AND, and>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000704 ADD_FM_MM<0, 0x250>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000705 def OR_MM : MMRel, ArithLogicR<"or", GPR32Opnd, 1, II_OR, or>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000706 ADD_FM_MM<0, 0x290>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000707 def XOR_MM : MMRel, ArithLogicR<"xor", GPR32Opnd, 1, II_XOR, xor>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000708 ADD_FM_MM<0, 0x310>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000709 def NOR_MM : MMRel, LogicNOR<"nor", GPR32Opnd>, ADD_FM_MM<0, 0x2d0>;
Daniel Sanderse95a1372014-01-17 14:32:41 +0000710 def MULT_MM : MMRel, Mult<"mult", II_MULT, GPR32Opnd, [HI0, LO0]>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000711 MULT_FM_MM<0x22c>;
Daniel Sanderse95a1372014-01-17 14:32:41 +0000712 def MULTu_MM : MMRel, Mult<"multu", II_MULTU, GPR32Opnd, [HI0, LO0]>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000713 MULT_FM_MM<0x26c>;
Daniel Sandersc7a9f8d2014-01-17 14:48:06 +0000714 def SDIV_MM : MMRel, Div<"div", II_DIV, GPR32Opnd, [HI0, LO0]>,
Zlatko Buljan58d6a952016-04-13 08:02:26 +0000715 MULT_FM_MM<0x2ac>, ISA_MIPS1_NOT_32R6_64R6;
Daniel Sandersc7a9f8d2014-01-17 14:48:06 +0000716 def UDIV_MM : MMRel, Div<"divu", II_DIVU, GPR32Opnd, [HI0, LO0]>,
Zlatko Buljan58d6a952016-04-13 08:02:26 +0000717 MULT_FM_MM<0x2ec>, ISA_MIPS1_NOT_32R6_64R6;
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000718
Jozef Kolek2c6d7322015-01-21 12:10:11 +0000719 /// Arithmetic Instructions with PC and Immediate
720 def ADDIUPC_MM : AddImmUPC<"addiupc", GPRMM16Opnd>, ADDIUPC_FM_MM;
721
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000722 /// Shift Instructions
Daniel Sanders980589a2014-01-16 14:27:20 +0000723 def SLL_MM : MMRel, shift_rotate_imm<"sll", uimm5, GPR32Opnd, II_SLL>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000724 SRA_FM_MM<0, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000725 def SRL_MM : MMRel, shift_rotate_imm<"srl", uimm5, GPR32Opnd, II_SRL>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000726 SRA_FM_MM<0x40, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000727 def SRA_MM : MMRel, shift_rotate_imm<"sra", uimm5, GPR32Opnd, II_SRA>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000728 SRA_FM_MM<0x80, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000729 def SLLV_MM : MMRel, shift_rotate_reg<"sllv", GPR32Opnd, II_SLLV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000730 SRLV_FM_MM<0x10, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000731 def SRLV_MM : MMRel, shift_rotate_reg<"srlv", GPR32Opnd, II_SRLV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000732 SRLV_FM_MM<0x50, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000733 def SRAV_MM : MMRel, shift_rotate_reg<"srav", GPR32Opnd, II_SRAV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000734 SRLV_FM_MM<0x90, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000735 def ROTR_MM : MMRel, shift_rotate_imm<"rotr", uimm5, GPR32Opnd, II_ROTR>,
Zlatko Buljan4807f822016-05-04 12:02:12 +0000736 SRA_FM_MM<0xc0, 0> {
737 list<dag> Pattern = [(set GPR32Opnd:$rd,
738 (rotr GPR32Opnd:$rt, immZExt5:$shamt))];
739 }
Daniel Sanders980589a2014-01-16 14:27:20 +0000740 def ROTRV_MM : MMRel, shift_rotate_reg<"rotrv", GPR32Opnd, II_ROTRV>,
Zlatko Buljan4807f822016-05-04 12:02:12 +0000741 SRLV_FM_MM<0xd0, 0> {
742 list<dag> Pattern = [(set GPR32Opnd:$rd,
743 (rotr GPR32Opnd:$rt, GPR32Opnd:$rs))];
744 }
Akira Hatanakaf0aa6c92013-04-25 01:21:25 +0000745
746 /// Load and Store Instructions - aligned
Vladimir Medicdde3d582013-09-06 12:30:36 +0000747 let DecoderMethod = "DecodeMemMMImm16" in {
748 def LB_MM : Load<"lb", GPR32Opnd>, MMRel, LW_FM_MM<0x7>;
749 def LBu_MM : Load<"lbu", GPR32Opnd>, MMRel, LW_FM_MM<0x5>;
Zlatko Buljan48f1f392015-12-09 13:07:45 +0000750 def LH_MM : Load<"lh", GPR32Opnd>, MMRel, LW_FM_MM<0xf>;
751 def LHu_MM : Load<"lhu", GPR32Opnd>, MMRel, LW_FM_MM<0xd>;
Vladimir Medicdde3d582013-09-06 12:30:36 +0000752 def LW_MM : Load<"lw", GPR32Opnd>, MMRel, LW_FM_MM<0x3f>;
753 def SB_MM : Store<"sb", GPR32Opnd>, MMRel, LW_FM_MM<0x6>;
754 def SH_MM : Store<"sh", GPR32Opnd>, MMRel, LW_FM_MM<0xe>;
755 def SW_MM : Store<"sw", GPR32Opnd>, MMRel, LW_FM_MM<0x3e>;
756 }
Jack Carter97700972013-08-13 20:19:16 +0000757
Zoran Jovanovic6e6a2c92015-09-16 09:14:35 +0000758 let DecoderMethod = "DecodeMemMMImm9" in {
759 def LBE_MM : Load<"lbe", GPR32Opnd>, POOL32C_LHUE_FM_MM<0x18, 0x6, 0x4>;
760 def LBuE_MM : Load<"lbue", GPR32Opnd>, POOL32C_LHUE_FM_MM<0x18, 0x6, 0x0>;
Zlatko Buljan48f1f392015-12-09 13:07:45 +0000761 def LHE_MM : Load<"lhe", GPR32Opnd>, POOL32C_LHUE_FM_MM<0x18, 0x6, 0x5>;
762 def LHuE_MM : Load<"lhue", GPR32Opnd>, POOL32C_LHUE_FM_MM<0x18, 0x6, 0x1>;
Zlatko Buljan531809d2016-04-29 08:36:54 +0000763 def LWE_MM : LoadMemory<"lwe", GPR32Opnd, mem_simm9>,
764 POOL32C_LHUE_FM_MM<0x18, 0x6, 0x7>;
765 def SBE_MM : StoreMemory<"sbe", GPR32Opnd, mem_simm9>,
766 POOL32C_LHUE_FM_MM<0x18, 0xa, 0x4>;
767 def SHE_MM : StoreMemory<"she", GPR32Opnd, mem_simm9>,
768 POOL32C_LHUE_FM_MM<0x18, 0xa, 0x5>;
769 def SWE_MM : StoreMemory<"swe", GPR32Opnd, mem_simm9>,
Zoran Jovanovic6e6a2c92015-09-16 09:14:35 +0000770 POOL32C_LHUE_FM_MM<0x18, 0xa, 0x7>;
771 }
772
Jozef Kolek5f95dd22014-11-19 11:39:12 +0000773 def LWXS_MM : LoadWordIndexedScaledMM<"lwxs", GPR32Opnd>, LWXS_FM_MM<0x118>;
774
Daniel Sanders0b385ac2014-01-21 15:21:14 +0000775 def LWU_MM : LoadMM<"lwu", GPR32Opnd, zextloadi32, II_LWU>, LL_FM_MM<0xe>;
Zoran Jovanovicd4cb61c2014-01-15 13:01:18 +0000776
Jack Carter97700972013-08-13 20:19:16 +0000777 /// Load and Store Instructions - unaligned
Akira Hatanakaa43b56d2013-08-20 20:46:51 +0000778 def LWL_MM : LoadLeftRightMM<"lwl", MipsLWL, GPR32Opnd, mem_mm_12>,
779 LWL_FM_MM<0x0>;
780 def LWR_MM : LoadLeftRightMM<"lwr", MipsLWR, GPR32Opnd, mem_mm_12>,
781 LWL_FM_MM<0x1>;
782 def SWL_MM : StoreLeftRightMM<"swl", MipsSWL, GPR32Opnd, mem_mm_12>,
783 LWL_FM_MM<0x8>;
784 def SWR_MM : StoreLeftRightMM<"swr", MipsSWR, GPR32Opnd, mem_mm_12>,
785 LWL_FM_MM<0x9>;
Hrvoje Vargaa766eff2015-10-15 07:23:06 +0000786 let DecoderMethod = "DecodeMemMMImm9" in {
Daniel Sanders2e9f69d2016-03-31 13:15:23 +0000787 def LWLE_MM : LoadLeftRightMM<"lwle", MipsLWL, GPR32Opnd, mem_mm_9>,
Hrvoje Vargaa766eff2015-10-15 07:23:06 +0000788 POOL32C_STEVA_LDEVA_FM_MM<0x6, 0x2>;
Daniel Sanders2e9f69d2016-03-31 13:15:23 +0000789 def LWRE_MM : LoadLeftRightMM<"lwre", MipsLWR, GPR32Opnd, mem_mm_9>,
Hrvoje Vargaa766eff2015-10-15 07:23:06 +0000790 POOL32C_STEVA_LDEVA_FM_MM<0x6, 0x3>;
Daniel Sanders2e9f69d2016-03-31 13:15:23 +0000791 def SWLE_MM : StoreLeftRightMM<"swle", MipsSWL, GPR32Opnd, mem_mm_9>,
Hrvoje Vargaa766eff2015-10-15 07:23:06 +0000792 POOL32C_STEVA_LDEVA_FM_MM<0xa, 0x0>;
Daniel Sanders2e9f69d2016-03-31 13:15:23 +0000793 def SWRE_MM : StoreLeftRightMM<"swre", MipsSWR, GPR32Opnd, mem_mm_9>,
Hrvoje Vargaa766eff2015-10-15 07:23:06 +0000794 POOL32C_STEVA_LDEVA_FM_MM<0xa, 0x1>, ISA_MIPS1_NOT_32R6_64R6;
795 }
Vladimir Medice0fbb442013-09-06 12:41:17 +0000796
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000797 /// Load and Store Instructions - multiple
798 def SWM32_MM : StoreMultMM<"swm32">, LWM_FM_MM<0xd>;
799 def LWM32_MM : LoadMultMM<"lwm32">, LWM_FM_MM<0x5>;
800
Zoran Jovanovic2deca342014-12-16 14:59:10 +0000801 /// Load and Store Pair Instructions
802 def SWP_MM : StorePairMM<"swp">, LWM_FM_MM<0x9>;
803 def LWP_MM : LoadPairMM<"lwp">, LWM_FM_MM<0x1>;
804
Zoran Jovanovic14c567b2015-01-28 21:52:27 +0000805 /// Load and Store multiple pseudo Instructions
806 class LoadWordMultMM<string instr_asm > :
807 MipsAsmPseudoInst<(outs reglist:$rt), (ins mem_mm_12:$addr),
808 !strconcat(instr_asm, "\t$rt, $addr")> ;
809
810 class StoreWordMultMM<string instr_asm > :
811 MipsAsmPseudoInst<(outs), (ins reglist:$rt, mem_mm_12:$addr),
812 !strconcat(instr_asm, "\t$rt, $addr")> ;
813
814
815 def SWM_MM : StoreWordMultMM<"swm">;
816 def LWM_MM : LoadWordMultMM<"lwm">;
817
Vladimir Medice0fbb442013-09-06 12:41:17 +0000818 /// Move Conditional
819 def MOVZ_I_MM : MMRel, CMov_I_I_FT<"movz", GPR32Opnd, GPR32Opnd,
820 NoItinerary>, ADD_FM_MM<0, 0x58>;
821 def MOVN_I_MM : MMRel, CMov_I_I_FT<"movn", GPR32Opnd, GPR32Opnd,
822 NoItinerary>, ADD_FM_MM<0, 0x18>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000823 def MOVT_I_MM : MMRel, CMov_F_I_FT<"movt", GPR32Opnd, II_MOVT>,
Vladimir Medice0fbb442013-09-06 12:41:17 +0000824 CMov_F_I_FM_MM<0x25>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000825 def MOVF_I_MM : MMRel, CMov_F_I_FT<"movf", GPR32Opnd, II_MOVF>,
Vladimir Medice0fbb442013-09-06 12:41:17 +0000826 CMov_F_I_FM_MM<0x5>;
Vladimir Medic457ba562013-09-06 12:53:21 +0000827
828 /// Move to/from HI/LO
829 def MTHI_MM : MMRel, MoveToLOHI<"mthi", GPR32Opnd, [HI0]>,
830 MTLO_FM_MM<0x0b5>;
831 def MTLO_MM : MMRel, MoveToLOHI<"mtlo", GPR32Opnd, [LO0]>,
832 MTLO_FM_MM<0x0f5>;
Akira Hatanaka16048332013-10-07 18:49:46 +0000833 def MFHI_MM : MMRel, MoveFromLOHI<"mfhi", GPR32Opnd, AC0>,
Vladimir Medic457ba562013-09-06 12:53:21 +0000834 MFLO_FM_MM<0x035>;
Akira Hatanaka16048332013-10-07 18:49:46 +0000835 def MFLO_MM : MMRel, MoveFromLOHI<"mflo", GPR32Opnd, AC0>,
Vladimir Medic457ba562013-09-06 12:53:21 +0000836 MFLO_FM_MM<0x075>;
Vladimir Medicb936da12013-09-06 13:08:00 +0000837
838 /// Multiply Add/Sub Instructions
Daniel Sanderse95a1372014-01-17 14:32:41 +0000839 def MADD_MM : MMRel, MArithR<"madd", II_MADD, 1>, MULT_FM_MM<0x32c>;
840 def MADDU_MM : MMRel, MArithR<"maddu", II_MADDU, 1>, MULT_FM_MM<0x36c>;
841 def MSUB_MM : MMRel, MArithR<"msub", II_MSUB>, MULT_FM_MM<0x3ac>;
842 def MSUBU_MM : MMRel, MArithR<"msubu", II_MSUBU>, MULT_FM_MM<0x3ec>;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000843
844 /// Count Leading
Daniel Sanders070fd1c2014-05-12 12:41:59 +0000845 def CLZ_MM : MMRel, CountLeading0<"clz", GPR32Opnd>, CLO_FM_MM<0x16c>,
846 ISA_MIPS32;
847 def CLO_MM : MMRel, CountLeading1<"clo", GPR32Opnd>, CLO_FM_MM<0x12c>,
848 ISA_MIPS32;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000849
850 /// Sign Ext In Register Instructions.
Daniel Sandersfcea8102014-05-12 12:28:15 +0000851 def SEB_MM : MMRel, SignExtInReg<"seb", i8, GPR32Opnd, II_SEB>,
852 SEB_FM_MM<0x0ac>, ISA_MIPS32R2;
853 def SEH_MM : MMRel, SignExtInReg<"seh", i16, GPR32Opnd, II_SEH>,
854 SEB_FM_MM<0x0ec>, ISA_MIPS32R2;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000855
856 /// Word Swap Bytes Within Halfwords
Daniel Sanders254f3872015-09-22 10:01:13 +0000857 def WSBH_MM : MMRel, SubwordSwap<"wsbh", GPR32Opnd, II_WSBH>,
858 SEB_FM_MM<0x1ec>, ISA_MIPS32R2;
Zlatko Buljan5da2f6c2015-12-21 13:08:58 +0000859 // TODO: Add '0 < pos+size <= 32' constraint check to ext instruction
Daniel Sanders611eb822016-02-29 15:26:54 +0000860 def EXT_MM : MMRel, ExtBase<"ext", GPR32Opnd, uimm5, uimm5_plus1, immZExt5,
861 immZExt5Plus1, MipsExt>, EXT_FM_MM<0x2c>;
Hrvoje Varga46458d02016-02-25 12:53:29 +0000862 def INS_MM : MMRel, InsBase<"ins", GPR32Opnd, uimm5, uimm5_inssize_plus1,
Daniel Sanders611eb822016-02-29 15:26:54 +0000863 MipsIns>, EXT_FM_MM<0x0c>;
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000864
865 /// Jump Instructions
866 let DecoderMethod = "DecodeJumpTargetMM" in {
867 def J_MM : MMRel, JumpFJ<jmptarget_mm, "j", br, bb, "j">,
868 J_FM_MM<0x35>;
869 def JAL_MM : MMRel, JumpLink<"jal", calltarget_mm>, J_FM_MM<0x3d>;
Jozef Kolek1fd65482015-02-18 17:15:48 +0000870 def JALX_MM : MMRel, JumpLink<"jalx", calltarget>, J_FM_MM<0x3c>;
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000871 }
872 def JR_MM : MMRel, IndirectBranch<"jr", GPR32Opnd>, JR_FM_MM<0x3c>;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000873 def JALR_MM : JumpLinkReg<"jalr", GPR32Opnd>, JALR_FM_MM<0x03c>;
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000874
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000875 /// Jump Instructions - Short Delay Slot
876 def JALS_MM : JumpLinkMM<"jals", calltarget_mm>, J_FM_MM<0x1d>;
877 def JALRS_MM : JumpLinkRegMM<"jalrs", GPR32Opnd>, JALR_FM_MM<0x13c>;
878
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000879 /// Branch Instructions
880 def BEQ_MM : MMRel, CBranch<"beq", brtarget_mm, seteq, GPR32Opnd>,
881 BEQ_FM_MM<0x25>;
882 def BNE_MM : MMRel, CBranch<"bne", brtarget_mm, setne, GPR32Opnd>,
883 BEQ_FM_MM<0x2d>;
884 def BGEZ_MM : MMRel, CBranchZero<"bgez", brtarget_mm, setge, GPR32Opnd>,
885 BGEZ_FM_MM<0x2>;
886 def BGTZ_MM : MMRel, CBranchZero<"bgtz", brtarget_mm, setgt, GPR32Opnd>,
887 BGEZ_FM_MM<0x6>;
888 def BLEZ_MM : MMRel, CBranchZero<"blez", brtarget_mm, setle, GPR32Opnd>,
889 BGEZ_FM_MM<0x4>;
890 def BLTZ_MM : MMRel, CBranchZero<"bltz", brtarget_mm, setlt, GPR32Opnd>,
891 BGEZ_FM_MM<0x0>;
892 def BGEZAL_MM : MMRel, BGEZAL_FT<"bgezal", brtarget_mm, GPR32Opnd>,
893 BGEZAL_FM_MM<0x03>;
894 def BLTZAL_MM : MMRel, BGEZAL_FT<"bltzal", brtarget_mm, GPR32Opnd>,
895 BGEZAL_FM_MM<0x01>;
Zoran Jovanovicc18b6d12013-11-07 14:35:24 +0000896
Zoran Jovanoviced6dd6b2014-09-12 13:51:58 +0000897 /// Branch Instructions - Short Delay Slot
898 def BGEZALS_MM : BranchCompareToZeroLinkMM<"bgezals", brtarget_mm,
899 GPR32Opnd>, BGEZAL_FM_MM<0x13>;
900 def BLTZALS_MM : BranchCompareToZeroLinkMM<"bltzals", brtarget_mm,
901 GPR32Opnd>, BGEZAL_FM_MM<0x11>;
902
Zoran Jovanovic8e918c32013-12-19 16:25:00 +0000903 /// Control Instructions
904 def SYNC_MM : MMRel, SYNC_FT<"sync">, SYNC_FM_MM;
905 def BREAK_MM : MMRel, BRK_FT<"break">, BRK_FM_MM;
Daniel Sanders03a8d2f2016-02-29 16:06:38 +0000906 def SYSCALL_MM : MMRel, SYS_FT<"syscall", uimm10>, SYS_FM_MM;
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000907 def WAIT_MM : WaitMM<"wait">, WAIT_FM_MM;
Zoran Jovanovic8e918c32013-12-19 16:25:00 +0000908 def ERET_MM : MMRel, ER_FT<"eret">, ER_FM_MM<0x3cd>;
909 def DERET_MM : MMRel, ER_FT<"deret">, ER_FM_MM<0x38d>;
Daniel Sanders387fc152014-05-13 11:45:36 +0000910 def EI_MM : MMRel, DEI_FT<"ei", GPR32Opnd>, EI_FM_MM<0x15d>,
911 ISA_MIPS32R2;
912 def DI_MM : MMRel, DEI_FT<"di", GPR32Opnd>, EI_FM_MM<0x11d>,
913 ISA_MIPS32R2;
Zoran Jovanovic8e918c32013-12-19 16:25:00 +0000914
Zoran Jovanovicc18b6d12013-11-07 14:35:24 +0000915 /// Trap Instructions
Daniel Sandersf8bb23e2016-02-01 15:13:31 +0000916 def TEQ_MM : MMRel, TEQ_FT<"teq", GPR32Opnd, uimm4>, TEQ_FM_MM<0x0>;
917 def TGE_MM : MMRel, TEQ_FT<"tge", GPR32Opnd, uimm4>, TEQ_FM_MM<0x08>;
918 def TGEU_MM : MMRel, TEQ_FT<"tgeu", GPR32Opnd, uimm4>, TEQ_FM_MM<0x10>;
919 def TLT_MM : MMRel, TEQ_FT<"tlt", GPR32Opnd, uimm4>, TEQ_FM_MM<0x20>;
920 def TLTU_MM : MMRel, TEQ_FT<"tltu", GPR32Opnd, uimm4>, TEQ_FM_MM<0x28>;
921 def TNE_MM : MMRel, TEQ_FT<"tne", GPR32Opnd, uimm4>, TEQ_FM_MM<0x30>;
Zoran Jovanovicccb70ca2013-11-13 13:15:03 +0000922
923 def TEQI_MM : MMRel, TEQI_FT<"teqi", GPR32Opnd>, TEQI_FM_MM<0x0e>;
924 def TGEI_MM : MMRel, TEQI_FT<"tgei", GPR32Opnd>, TEQI_FM_MM<0x09>;
925 def TGEIU_MM : MMRel, TEQI_FT<"tgeiu", GPR32Opnd>, TEQI_FM_MM<0x0b>;
926 def TLTI_MM : MMRel, TEQI_FT<"tlti", GPR32Opnd>, TEQI_FM_MM<0x08>;
927 def TLTIU_MM : MMRel, TEQI_FT<"tltiu", GPR32Opnd>, TEQI_FM_MM<0x0a>;
928 def TNEI_MM : MMRel, TEQI_FT<"tnei", GPR32Opnd>, TEQI_FM_MM<0x0c>;
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000929
930 /// Load-linked, Store-conditional
931 def LL_MM : LLBaseMM<"ll", GPR32Opnd>, LL_FM_MM<0x3>;
932 def SC_MM : SCBaseMM<"sc", GPR32Opnd>, LL_FM_MM<0xb>;
Zoran Jovanovic4e7ac4a2014-09-12 13:33:33 +0000933
Hrvoje Varga3ef4dd72015-10-15 08:11:50 +0000934 def LLE_MM : LLEBaseMM<"lle", GPR32Opnd>, LLE_FM_MM<0x6>;
935 def SCE_MM : SCEBaseMM<"sce", GPR32Opnd>, LLE_FM_MM<0xA>;
936
Jozef Kolekab6d1cc2014-12-23 19:55:34 +0000937 let DecoderMethod = "DecodeCacheOpMM" in {
938 def CACHE_MM : MMRel, CacheOp<"cache", mem_mm_12>,
939 CACHE_PREF_FM_MM<0x08, 0x6>;
940 def PREF_MM : MMRel, CacheOp<"pref", mem_mm_12>,
941 CACHE_PREF_FM_MM<0x18, 0x2>;
942 }
Zoran Jovanovicd9790792015-09-09 09:10:46 +0000943
944 let DecoderMethod = "DecodePrefeOpMM" in {
945 def PREFE_MM : MMRel, CacheOp<"prefe", mem_mm_9>,
Daniel Sanders2e9f69d2016-03-31 13:15:23 +0000946 CACHE_PREFE_FM_MM<0x18, 0x2>;
Zoran Jovanovicd9790792015-09-09 09:10:46 +0000947 def CACHEE_MM : MMRel, CacheOp<"cachee", mem_mm_9>,
Daniel Sanders2e9f69d2016-03-31 13:15:23 +0000948 CACHE_PREFE_FM_MM<0x18, 0x3>;
Zoran Jovanovicd9790792015-09-09 09:10:46 +0000949 }
Jozef Kolekab6d1cc2014-12-23 19:55:34 +0000950 def SSNOP_MM : MMRel, Barrier<"ssnop">, BARRIER_FM_MM<0x1>;
951 def EHB_MM : MMRel, Barrier<"ehb">, BARRIER_FM_MM<0x3>;
952 def PAUSE_MM : MMRel, Barrier<"pause">, BARRIER_FM_MM<0x5>;
953
Zoran Jovanovic4e7ac4a2014-09-12 13:33:33 +0000954 def TLBP_MM : MMRel, TLB<"tlbp">, COP0_TLB_FM_MM<0x0d>;
955 def TLBR_MM : MMRel, TLB<"tlbr">, COP0_TLB_FM_MM<0x4d>;
956 def TLBWI_MM : MMRel, TLB<"tlbwi">, COP0_TLB_FM_MM<0x8d>;
957 def TLBWR_MM : MMRel, TLB<"tlbwr">, COP0_TLB_FM_MM<0xcd>;
Jozef Kolekdc62fc42014-11-19 11:25:50 +0000958
Daniel Sanders03a8d2f2016-02-29 16:06:38 +0000959 def SDBBP_MM : MMRel, SYS_FT<"sdbbp", uimm10>, SDBBP_FM_MM;
Zoran Jovanovic6e6a2c92015-09-16 09:14:35 +0000960
961 def PREFX_MM : PrefetchIndexed<"prefx">, POOL32F_PREFX_FM_MM<0x15, 0x1A0>;
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000962}
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000963
Hrvoje Varga18148672015-10-28 11:04:29 +0000964let DecoderNamespace = "MicroMips" in {
965 def RDHWR_MM : MMRel, R6MMR6Rel, ReadHardware<GPR32Opnd, HWRegsOpnd>,
966 RDHWR_FM_MM, ISA_MICROMIPS32_NOT_MIPS32R6;
967}
968
Zoran Jovanovicfd888632014-11-12 13:30:10 +0000969let Predicates = [InMicroMips] in {
970
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000971//===----------------------------------------------------------------------===//
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000972// MicroMips arbitrary patterns that map to one or more instructions
973//===----------------------------------------------------------------------===//
974
Jozef Koleka330a472014-12-11 13:56:23 +0000975def : MipsPat<(i32 immLi16:$imm),
976 (LI16_MM immLi16:$imm)>;
977def : MipsPat<(i32 immSExt16:$imm),
978 (ADDiu_MM ZERO, immSExt16:$imm)>;
979def : MipsPat<(i32 immZExt16:$imm),
980 (ORi_MM ZERO, immZExt16:$imm)>;
Jozef Kolek44689472015-03-11 20:28:31 +0000981def : MipsPat<(not GPR32:$in),
982 (NOR_MM GPR32Opnd:$in, ZERO)>;
Jozef Koleka330a472014-12-11 13:56:23 +0000983
Jozef Kolek4d55b4d2014-11-19 13:23:58 +0000984def : MipsPat<(add GPRMM16:$src, immSExtAddiur2:$imm),
985 (ADDIUR2_MM GPRMM16:$src, immSExtAddiur2:$imm)>;
Jozef Kolek73f64ea2014-11-19 13:11:09 +0000986def : MipsPat<(add GPR32:$src, immSExtAddius5:$imm),
987 (ADDIUS5_MM GPR32:$src, immSExtAddius5:$imm)>;
988def : MipsPat<(add GPR32:$src, immSExt16:$imm),
989 (ADDiu_MM GPR32:$src, immSExt16:$imm)>;
990
Zoran Jovanovic06c9d552014-11-05 17:43:00 +0000991def : MipsPat<(and GPRMM16:$src, immZExtAndi16:$imm),
992 (ANDI16_MM GPRMM16:$src, immZExtAndi16:$imm)>;
993def : MipsPat<(and GPR32:$src, immZExt16:$imm),
994 (ANDi_MM GPR32:$src, immZExt16:$imm)>;
995
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000996def : MipsPat<(shl GPRMM16:$src, immZExt2Shift:$imm),
997 (SLL16_MM GPRMM16:$src, immZExt2Shift:$imm)>;
998def : MipsPat<(shl GPR32:$src, immZExt5:$imm),
999 (SLL_MM GPR32:$src, immZExt5:$imm)>;
Zlatko Buljan29813622016-04-27 11:02:23 +00001000def : MipsPat<(shl GPR32:$lhs, GPR32:$rhs),
1001 (SLLV_MM GPR32:$lhs, GPR32:$rhs)>;
Zoran Jovanovic9f997232014-11-05 17:38:31 +00001002
1003def : MipsPat<(srl GPRMM16:$src, immZExt2Shift:$imm),
1004 (SRL16_MM GPRMM16:$src, immZExt2Shift:$imm)>;
1005def : MipsPat<(srl GPR32:$src, immZExt5:$imm),
1006 (SRL_MM GPR32:$src, immZExt5:$imm)>;
Zlatko Buljan29813622016-04-27 11:02:23 +00001007def : MipsPat<(srl GPR32:$lhs, GPR32:$rhs),
1008 (SRLV_MM GPR32:$lhs, GPR32:$rhs)>;
1009
1010def : MipsPat<(sra GPR32:$src, immZExt5:$imm),
1011 (SRA_MM GPR32:$src, immZExt5:$imm)>;
1012def : MipsPat<(sra GPR32:$lhs, GPR32:$rhs),
1013 (SRAV_MM GPR32:$lhs, GPR32:$rhs)>;
Zoran Jovanovic9f997232014-11-05 17:38:31 +00001014
Zoran Jovanovic5a1a7802015-02-04 15:43:17 +00001015def : MipsPat<(store GPRMM16:$src, addrimm4lsl2:$addr),
1016 (SW16_MM GPRMM16:$src, addrimm4lsl2:$addr)>;
1017def : MipsPat<(store GPR32:$src, addr:$addr),
1018 (SW_MM GPR32:$src, addr:$addr)>;
1019
1020def : MipsPat<(load addrimm4lsl2:$addr),
1021 (LW16_MM addrimm4lsl2:$addr)>;
1022def : MipsPat<(load addr:$addr),
1023 (LW_MM addr:$addr)>;
Zlatko Buljande0bbe62016-04-27 11:31:44 +00001024def : MipsPat<(subc GPR32:$lhs, GPR32:$rhs),
1025 (SUBu_MM GPR32:$lhs, GPR32:$rhs)>;
Zoran Jovanovic5a1a7802015-02-04 15:43:17 +00001026
Zoran Jovanovic9f997232014-11-05 17:38:31 +00001027//===----------------------------------------------------------------------===//
Zoran Jovanovica0f53282014-03-20 10:41:37 +00001028// MicroMips instruction aliases
1029//===----------------------------------------------------------------------===//
1030
Jozef Kolek5cfebdd2015-01-21 12:39:30 +00001031class UncondBranchMMPseudo<string opstr> :
1032 MipsAsmPseudoInst<(outs), (ins brtarget_mm:$offset),
1033 !strconcat(opstr, "\t$offset")>;
1034
Zoran Jovanovicada70912015-09-07 11:56:37 +00001035def B_MM_Pseudo : UncondBranchMMPseudo<"b">, ISA_MICROMIPS;
Jozef Kolek5cfebdd2015-01-21 12:39:30 +00001036
Zlatko Buljan58d6a952016-04-13 08:02:26 +00001037def SDIV_MM_Pseudo : MultDivPseudo<SDIV_MM, ACC64, GPR32Opnd, MipsDivRem,
1038 II_DIV, 0, 1, 1>, ISA_MIPS1_NOT_32R6_64R6;
1039def UDIV_MM_Pseudo : MultDivPseudo<UDIV_MM, ACC64, GPR32Opnd, MipsDivRemU,
1040 II_DIVU, 0, 1, 1>, ISA_MIPS1_NOT_32R6_64R6;
1041
Daniel Sanders7d290b02014-05-08 16:12:31 +00001042 def : MipsInstAlias<"wait", (WAIT_MM 0x0), 1>;
Jozef Kolekc7e220f2014-11-29 13:29:24 +00001043 def : MipsInstAlias<"nop", (SLL_MM ZERO, ZERO, 0), 1>;
1044 def : MipsInstAlias<"nop", (MOVE16_MM ZERO, ZERO), 1>;
Zoran Jovanovica0f53282014-03-20 10:41:37 +00001045}
Zoran Jovanovic67e04be2015-06-24 10:32:16 +00001046
1047let Predicates = [InMicroMips] in {
1048def : MipsInstAlias<"ei", (EI_MM ZERO), 1>, ISA_MIPS32R2;
Zlatko Buljan5da2f6c2015-12-21 13:08:58 +00001049def : MipsInstAlias<"di", (DI_MM ZERO), 1>, ISA_MIPS32R2;
Zoran Jovanovic7ba636c2015-09-17 10:14:09 +00001050def : MipsInstAlias<"teq $rs, $rt",
1051 (TEQ_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>;
1052def : MipsInstAlias<"tge $rs, $rt",
1053 (TGE_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>;
1054def : MipsInstAlias<"tgeu $rs, $rt",
1055 (TGEU_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>;
1056def : MipsInstAlias<"tlt $rs, $rt",
1057 (TLT_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>;
1058def : MipsInstAlias<"tltu $rs, $rt",
1059 (TLTU_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>;
1060def : MipsInstAlias<"tne $rs, $rt",
1061 (TNE_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>;
Zlatko Buljan29813622016-04-27 11:02:23 +00001062def : MipsInstAlias<"sll $rd, $rt, $rs",
1063 (SLLV_MM GPR32Opnd:$rd, GPR32Opnd:$rt, GPR32Opnd:$rs), 0>;
1064def : MipsInstAlias<"sra $rd, $rt, $rs",
1065 (SRAV_MM GPR32Opnd:$rd, GPR32Opnd:$rt, GPR32Opnd:$rs), 0>;
1066def : MipsInstAlias<"srl $rd, $rt, $rs",
1067 (SRLV_MM GPR32Opnd:$rd, GPR32Opnd:$rt, GPR32Opnd:$rs), 0>;
1068def : MipsInstAlias<"sll $rd, $rt",
1069 (SLLV_MM GPR32Opnd:$rd, GPR32Opnd:$rd, GPR32Opnd:$rt), 0>;
1070def : MipsInstAlias<"sra $rd, $rt",
1071 (SRAV_MM GPR32Opnd:$rd, GPR32Opnd:$rd, GPR32Opnd:$rt), 0>;
1072def : MipsInstAlias<"srl $rd, $rt",
1073 (SRLV_MM GPR32Opnd:$rd, GPR32Opnd:$rd, GPR32Opnd:$rt), 0>;
1074def : MipsInstAlias<"sll $rd, $shamt",
1075 (SLL_MM GPR32Opnd:$rd, GPR32Opnd:$rd, uimm5:$shamt), 0>;
1076def : MipsInstAlias<"sra $rd, $shamt",
1077 (SRA_MM GPR32Opnd:$rd, GPR32Opnd:$rd, uimm5:$shamt), 0>;
1078def : MipsInstAlias<"srl $rd, $shamt",
1079 (SRL_MM GPR32Opnd:$rd, GPR32Opnd:$rd, uimm5:$shamt), 0>;
Zlatko Buljan4807f822016-05-04 12:02:12 +00001080def : MipsInstAlias<"rotr $rt, $imm",
1081 (ROTR_MM GPR32Opnd:$rt, GPR32Opnd:$rt, uimm5:$imm), 0>;
1082def : MipsInstAlias<"syscall", (SYSCALL_MM 0), 1>;
Zoran Jovanovic67e04be2015-06-24 10:32:16 +00001083}