blob: 2b92c9e8462787dc76648c86343aeec19ff18efa [file] [log] [blame]
Chris Lattnera58f5592006-05-23 23:20:42 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattner76ac0682005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng911c68d2006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
Evan Chengdc614c12006-06-06 23:30:24 +000018#include "X86MachineFunctionInfo.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
20#include "llvm/CallingConv.h"
Evan Cheng72d5c252006-01-31 22:28:30 +000021#include "llvm/Constants.h"
Evan Cheng88decde2006-04-28 21:29:37 +000022#include "llvm/DerivedTypes.h"
Lauro Ramos Venancio25188892007-04-20 21:38:10 +000023#include "llvm/GlobalVariable.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000024#include "llvm/Function.h"
Evan Cheng78038292006-04-05 23:38:46 +000025#include "llvm/Intrinsics.h"
Evan Chengaf598d22006-03-13 23:18:16 +000026#include "llvm/ADT/VectorExtras.h"
27#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattnerdc3adc82007-02-27 04:43:02 +000028#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000029#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng339edad2006-01-11 00:33:36 +000030#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000032#include "llvm/CodeGen/SelectionDAG.h"
33#include "llvm/CodeGen/SSARegMap.h"
Evan Cheng2dd217b2006-01-31 03:14:29 +000034#include "llvm/Support/MathExtras.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000035#include "llvm/Target/TargetOptions.h"
Chris Lattnerf6a69662006-10-31 19:42:44 +000036#include "llvm/ADT/StringExtras.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000037using namespace llvm;
38
Chris Lattner76ac0682005-11-15 00:40:23 +000039X86TargetLowering::X86TargetLowering(TargetMachine &TM)
40 : TargetLowering(TM) {
Evan Chengcde9e302006-01-27 08:10:46 +000041 Subtarget = &TM.getSubtarget<X86Subtarget>();
42 X86ScalarSSE = Subtarget->hasSSE2();
Evan Cheng11b0a5d2006-09-08 06:48:29 +000043 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Evan Chengcde9e302006-01-27 08:10:46 +000044
Chris Lattner76ac0682005-11-15 00:40:23 +000045 // Set up the TargetLowering object.
46
47 // X86 is weird, it always uses i8 for shift amounts and setcc results.
48 setShiftAmountType(MVT::i8);
49 setSetCCResultType(MVT::i8);
50 setSetCCResultContents(ZeroOrOneSetCCResult);
Evan Cheng83eeefb2006-01-25 09:15:17 +000051 setSchedulingPreference(SchedulingForRegPressure);
Chris Lattner76ac0682005-11-15 00:40:23 +000052 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
Evan Cheng11b0a5d2006-09-08 06:48:29 +000053 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng20931a72006-03-16 21:47:42 +000054
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000055 if (Subtarget->isTargetDarwin()) {
Evan Chengb09a56f2006-03-17 20:31:41 +000056 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000057 setUseUnderscoreSetJmp(false);
58 setUseUnderscoreLongJmp(false);
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +000059 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000060 // MS runtime is weird: it exports _setjmp, but longjmp!
61 setUseUnderscoreSetJmp(true);
62 setUseUnderscoreLongJmp(false);
63 } else {
64 setUseUnderscoreSetJmp(true);
65 setUseUnderscoreLongJmp(true);
66 }
67
Chris Lattner76ac0682005-11-15 00:40:23 +000068 // Set up the register classes.
Evan Cheng9fee4422006-05-16 07:21:53 +000069 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
70 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
71 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng11b0a5d2006-09-08 06:48:29 +000072 if (Subtarget->is64Bit())
73 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattner76ac0682005-11-15 00:40:23 +000074
Evan Cheng5d9fd972006-10-04 00:56:09 +000075 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Expand);
76
Chris Lattner76ac0682005-11-15 00:40:23 +000077 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
78 // operation.
79 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
80 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
81 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng0d5b69f2006-01-17 02:32:49 +000082
Evan Cheng11b0a5d2006-09-08 06:48:29 +000083 if (Subtarget->is64Bit()) {
84 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Evan Cheng0d5b69f2006-01-17 02:32:49 +000085 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Evan Cheng11b0a5d2006-09-08 06:48:29 +000086 } else {
87 if (X86ScalarSSE)
88 // If SSE i64 SINT_TO_FP is not available, expand i32 UINT_TO_FP.
89 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Expand);
90 else
91 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
92 }
Chris Lattner76ac0682005-11-15 00:40:23 +000093
94 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
95 // this operation.
96 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
97 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +000098 // SSE has no i16 to fp conversion, only i32
Evan Cheng08390f62006-01-30 22:13:22 +000099 if (X86ScalarSSE)
Evan Cheng08390f62006-01-30 22:13:22 +0000100 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Evan Cheng593bea72006-02-17 07:01:52 +0000101 else {
102 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
103 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
104 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000105
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000106 if (!Subtarget->is64Bit()) {
107 // Custom lower SINT_TO_FP and FP_TO_SINT from/to i64 in 32-bit mode.
108 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
109 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
110 }
Evan Cheng5b97fcf2006-01-30 08:02:57 +0000111
Evan Cheng08390f62006-01-30 22:13:22 +0000112 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
113 // this operation.
114 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
115 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
116
117 if (X86ScalarSSE) {
118 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
119 } else {
Chris Lattner76ac0682005-11-15 00:40:23 +0000120 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
Evan Cheng08390f62006-01-30 22:13:22 +0000121 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000122 }
123
124 // Handle FP_TO_UINT by promoting the destination to a larger signed
125 // conversion.
126 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
127 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
128 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
129
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000130 if (Subtarget->is64Bit()) {
131 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000132 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000133 } else {
134 if (X86ScalarSSE && !Subtarget->hasSSE3())
135 // Expand FP_TO_UINT into a select.
136 // FIXME: We would like to use a Custom expander here eventually to do
137 // the optimal thing for SSE vs. the default expansion in the legalizer.
138 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
139 else
140 // With SSE3 we can use fisttpll to convert to a signed i64.
141 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
142 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000143
Chris Lattner55c17f92006-12-05 18:22:22 +0000144 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Chris Lattnerc20b7e82006-12-05 18:45:06 +0000145 if (!X86ScalarSSE) {
146 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
147 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
148 }
Chris Lattner30107e62005-12-23 05:15:23 +0000149
Evan Cheng0d41d192006-10-30 08:02:39 +0000150 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
Evan Cheng593bea72006-02-17 07:01:52 +0000151 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Nate Begeman7e7f4392006-02-01 07:19:44 +0000152 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
153 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000154 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000155 if (Subtarget->is64Bit())
156 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000157 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Expand);
Chris Lattner32257332005-12-07 17:59:14 +0000158 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000159 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
160 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000161 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000162
Chris Lattner76ac0682005-11-15 00:40:23 +0000163 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
164 setOperationAction(ISD::CTTZ , MVT::i8 , Expand);
165 setOperationAction(ISD::CTLZ , MVT::i8 , Expand);
166 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
167 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
168 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
169 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
170 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
171 setOperationAction(ISD::CTLZ , MVT::i32 , Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000172 if (Subtarget->is64Bit()) {
173 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
174 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
175 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
176 }
177
Andrew Lenharth0bf68ae2005-11-20 21:41:10 +0000178 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
Nate Begeman2fba8a32006-01-14 03:14:10 +0000179 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman1b8121b2006-01-11 21:21:00 +0000180
Chris Lattner76ac0682005-11-15 00:40:23 +0000181 // These should be promoted to a larger select which is supported.
182 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
183 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000184 // X86 wants to expand cmov itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000185 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
186 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
187 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
188 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
189 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
190 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
191 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
192 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
193 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000194 if (Subtarget->is64Bit()) {
195 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
196 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
197 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000198 // X86 ret instruction may pop stack.
Evan Cheng593bea72006-02-17 07:01:52 +0000199 setOperationAction(ISD::RET , MVT::Other, Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000200 // Darwin ABI issue.
Evan Cheng5588de92006-02-18 00:15:05 +0000201 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000202 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
Evan Cheng593bea72006-02-17 07:01:52 +0000203 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
Lauro Ramos Venancio25188892007-04-20 21:38:10 +0000204 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Evan Chenge0ed6ec2006-02-23 20:41:18 +0000205 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000206 if (Subtarget->is64Bit()) {
207 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
208 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
209 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
210 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
211 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000212 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Evan Cheng593bea72006-02-17 07:01:52 +0000213 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
214 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
215 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000216 // X86 wants to expand memset / memcpy itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000217 setOperationAction(ISD::MEMSET , MVT::Other, Custom);
218 setOperationAction(ISD::MEMCPY , MVT::Other, Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000219
Chris Lattner9c415362005-11-29 06:16:21 +0000220 // We don't have line number support yet.
221 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeydeeafa02006-01-05 01:47:43 +0000222 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Evan Cheng30d7b702006-03-07 02:02:57 +0000223 // FIXME - use subtarget debug flags
Anton Korobeynikovaa4c0f92006-10-31 08:31:24 +0000224 if (!Subtarget->isTargetDarwin() &&
225 !Subtarget->isTargetELF() &&
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +0000226 !Subtarget->isTargetCygMing())
Jim Laskeyf9e54452007-01-26 14:34:52 +0000227 setOperationAction(ISD::LABEL, MVT::Other, Expand);
Chris Lattner9c415362005-11-29 06:16:21 +0000228
Anton Korobeynikovf1dcf692007-05-02 19:53:33 +0000229 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
230 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
231 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
232 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
233 if (Subtarget->is64Bit()) {
234 // FIXME: Verify
235 setExceptionPointerRegister(X86::RAX);
236 setExceptionSelectorRegister(X86::RDX);
237 } else {
238 setExceptionPointerRegister(X86::EAX);
239 setExceptionSelectorRegister(X86::EDX);
240 }
241
Nate Begemane74795c2006-01-25 18:21:52 +0000242 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
243 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Nate Begemane74795c2006-01-25 18:21:52 +0000244 setOperationAction(ISD::VAARG , MVT::Other, Expand);
Nate Begemane74795c2006-01-25 18:21:52 +0000245 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Evan Chengdeaea252007-03-02 23:16:35 +0000246 if (Subtarget->is64Bit())
247 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
248 else
249 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
250
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000251 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
Chris Lattner78c358d2006-01-15 09:00:21 +0000252 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000253 if (Subtarget->is64Bit())
254 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov8b7aab02007-04-17 09:20:00 +0000255 if (Subtarget->isTargetCygMing())
256 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
257 else
258 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattner8e2f52e2006-01-13 02:42:53 +0000259
Chris Lattner76ac0682005-11-15 00:40:23 +0000260 if (X86ScalarSSE) {
261 // Set up the FP register classes.
Evan Cheng84dc9b52006-01-12 08:27:59 +0000262 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
263 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattner76ac0682005-11-15 00:40:23 +0000264
Evan Cheng72d5c252006-01-31 22:28:30 +0000265 // Use ANDPD to simulate FABS.
266 setOperationAction(ISD::FABS , MVT::f64, Custom);
267 setOperationAction(ISD::FABS , MVT::f32, Custom);
268
269 // Use XORP to simulate FNEG.
270 setOperationAction(ISD::FNEG , MVT::f64, Custom);
271 setOperationAction(ISD::FNEG , MVT::f32, Custom);
272
Evan Cheng4363e882007-01-05 07:55:56 +0000273 // Use ANDPD and ORPD to simulate FCOPYSIGN.
274 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
275 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
276
Evan Chengd8fba3a2006-02-02 00:28:23 +0000277 // We don't support sin/cos/fmod
Chris Lattner76ac0682005-11-15 00:40:23 +0000278 setOperationAction(ISD::FSIN , MVT::f64, Expand);
279 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000280 setOperationAction(ISD::FREM , MVT::f64, Expand);
281 setOperationAction(ISD::FSIN , MVT::f32, Expand);
282 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000283 setOperationAction(ISD::FREM , MVT::f32, Expand);
284
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000285 // Expand FP immediates into loads from the stack, except for the special
286 // cases we handle.
287 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
288 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000289 addLegalFPImmediate(+0.0); // xorps / xorpd
290 } else {
291 // Set up the FP register classes.
292 addRegisterClass(MVT::f64, X86::RFPRegisterClass);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000293
Evan Cheng4363e882007-01-05 07:55:56 +0000294 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
295 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
296 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000297
Chris Lattner76ac0682005-11-15 00:40:23 +0000298 if (!UnsafeFPMath) {
299 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
300 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
301 }
302
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000303 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000304 addLegalFPImmediate(+0.0); // FLD0
305 addLegalFPImmediate(+1.0); // FLD1
306 addLegalFPImmediate(-0.0); // FLD0/FCHS
307 addLegalFPImmediate(-1.0); // FLD1/FCHS
308 }
Evan Cheng9e252e32006-02-22 02:26:30 +0000309
Evan Cheng19264272006-03-01 01:11:20 +0000310 // First set operation action for all vector types to expand. Then we
311 // will selectively turn on ones that can be effectively codegen'd.
Dan Gohmaneefa83e2007-05-18 18:44:07 +0000312 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
313 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Evan Cheng19264272006-03-01 01:11:20 +0000314 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Expand);
315 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Expand);
Evan Chengbf3df772006-10-27 18:49:08 +0000316 setOperationAction(ISD::FADD, (MVT::ValueType)VT, Expand);
317 setOperationAction(ISD::FSUB, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000318 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
Evan Chengbf3df772006-10-27 18:49:08 +0000319 setOperationAction(ISD::FMUL, (MVT::ValueType)VT, Expand);
320 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
321 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
322 setOperationAction(ISD::FDIV, (MVT::ValueType)VT, Expand);
323 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
324 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000325 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Expand);
Evan Chengcbffa462006-03-31 19:22:53 +0000326 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Expand);
Chris Lattner00f46832006-03-21 20:51:05 +0000327 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Chengcbffa462006-03-31 19:22:53 +0000328 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000329 }
330
Evan Chengbc047222006-03-22 19:22:18 +0000331 if (Subtarget->hasMMX()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000332 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
333 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
334 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
Bill Wendling98d21042007-03-26 07:53:08 +0000335 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng9e252e32006-02-22 02:26:30 +0000336
Evan Cheng19264272006-03-01 01:11:20 +0000337 // FIXME: add MMX packed arithmetics
Bill Wendling97905b42007-03-07 05:43:18 +0000338
Bill Wendling6092ce22007-03-08 22:09:11 +0000339 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
340 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
341 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
Chris Lattner2805bce2007-04-12 04:14:49 +0000342 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling6092ce22007-03-08 22:09:11 +0000343
Bill Wendlinge9b81f52007-03-10 09:57:05 +0000344 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
345 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
346 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
347
Bill Wendlinge3103412007-03-15 21:24:36 +0000348 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
349 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
350
Bill Wendling144b8bb2007-03-16 09:44:46 +0000351 setOperationAction(ISD::AND, MVT::v8i8, Promote);
Bill Wendling158f6092007-03-26 08:03:33 +0000352 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
Bill Wendling144b8bb2007-03-16 09:44:46 +0000353 setOperationAction(ISD::AND, MVT::v4i16, Promote);
Bill Wendling158f6092007-03-26 08:03:33 +0000354 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
355 setOperationAction(ISD::AND, MVT::v2i32, Promote);
356 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
357 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling144b8bb2007-03-16 09:44:46 +0000358
359 setOperationAction(ISD::OR, MVT::v8i8, Promote);
Bill Wendling158f6092007-03-26 08:03:33 +0000360 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
Bill Wendling144b8bb2007-03-16 09:44:46 +0000361 setOperationAction(ISD::OR, MVT::v4i16, Promote);
Bill Wendling158f6092007-03-26 08:03:33 +0000362 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
363 setOperationAction(ISD::OR, MVT::v2i32, Promote);
364 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
365 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling144b8bb2007-03-16 09:44:46 +0000366
367 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
Bill Wendling158f6092007-03-26 08:03:33 +0000368 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
Bill Wendling144b8bb2007-03-16 09:44:46 +0000369 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
Bill Wendling158f6092007-03-26 08:03:33 +0000370 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
371 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
372 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
373 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling144b8bb2007-03-16 09:44:46 +0000374
Bill Wendling6092ce22007-03-08 22:09:11 +0000375 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
Bill Wendling98d21042007-03-26 07:53:08 +0000376 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
Bill Wendling6092ce22007-03-08 22:09:11 +0000377 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
Bill Wendling98d21042007-03-26 07:53:08 +0000378 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
379 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
380 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
381 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling6092ce22007-03-08 22:09:11 +0000382
Bill Wendling6dff51a2007-03-27 20:22:40 +0000383 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
384 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
385 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
386 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlingd551a182007-03-22 18:42:45 +0000387
388 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
389 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
390 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
Bill Wendling6dff51a2007-03-27 20:22:40 +0000391 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendlingad2db4a2007-03-28 00:57:11 +0000392
393 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
394 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
Bill Wendling591eab82007-04-24 21:16:55 +0000395 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Custom);
396 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000397 }
398
Evan Chengbc047222006-03-22 19:22:18 +0000399 if (Subtarget->hasSSE1()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000400 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
401
Evan Chengbf3df772006-10-27 18:49:08 +0000402 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
403 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
404 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
405 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000406 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
407 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
408 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
Evan Chengebf10062006-04-03 20:53:28 +0000409 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000410 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000411 }
412
Evan Chengbc047222006-03-22 19:22:18 +0000413 if (Subtarget->hasSSE2()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000414 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
415 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
416 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
417 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
418 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
419
Evan Cheng617a6a82006-04-10 07:23:14 +0000420 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
421 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
422 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
Evan Cheng57f261b2007-03-12 22:58:52 +0000423 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000424 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
425 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
426 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
Evan Cheng57f261b2007-03-12 22:58:52 +0000427 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
Evan Chenge4f97cc2006-04-13 05:10:25 +0000428 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
Evan Chengbf3df772006-10-27 18:49:08 +0000429 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
430 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
431 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
432 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
Evan Cheng92232302006-04-12 21:21:57 +0000433
Evan Cheng617a6a82006-04-10 07:23:14 +0000434 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
435 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
Evan Chengcbffa462006-03-31 19:22:53 +0000436 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Evan Cheng6e5e2052006-04-17 22:04:06 +0000437 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
438 // Implement v4f32 insert_vector_elt in terms of SSE2 v8i16 ones.
439 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000440
Evan Cheng92232302006-04-12 21:21:57 +0000441 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
442 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
443 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Custom);
444 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Custom);
445 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Custom);
446 }
447 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
448 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
449 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
450 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
451 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
452 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
453
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000454 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Evan Cheng92232302006-04-12 21:21:57 +0000455 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
456 setOperationAction(ISD::AND, (MVT::ValueType)VT, Promote);
457 AddPromotedToType (ISD::AND, (MVT::ValueType)VT, MVT::v2i64);
458 setOperationAction(ISD::OR, (MVT::ValueType)VT, Promote);
459 AddPromotedToType (ISD::OR, (MVT::ValueType)VT, MVT::v2i64);
460 setOperationAction(ISD::XOR, (MVT::ValueType)VT, Promote);
461 AddPromotedToType (ISD::XOR, (MVT::ValueType)VT, MVT::v2i64);
Evan Chenge2157c62006-04-12 17:12:36 +0000462 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Promote);
463 AddPromotedToType (ISD::LOAD, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng92232302006-04-12 21:21:57 +0000464 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
465 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng617a6a82006-04-10 07:23:14 +0000466 }
Evan Cheng92232302006-04-12 21:21:57 +0000467
468 // Custom lower v2i64 and v2f64 selects.
469 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
Evan Chenge2157c62006-04-12 17:12:36 +0000470 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000471 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
Evan Cheng92232302006-04-12 21:21:57 +0000472 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000473 }
474
Evan Cheng78038292006-04-05 23:38:46 +0000475 // We want to custom lower some of our intrinsics.
476 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
477
Evan Cheng5987cfb2006-07-07 08:33:52 +0000478 // We have target-specific dag combine patterns for the following nodes:
479 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Chris Lattner9259b1e2006-10-04 06:57:07 +0000480 setTargetDAGCombine(ISD::SELECT);
Evan Cheng5987cfb2006-07-07 08:33:52 +0000481
Chris Lattner76ac0682005-11-15 00:40:23 +0000482 computeRegisterProperties();
483
Evan Cheng6a374562006-02-14 08:25:08 +0000484 // FIXME: These should be based on subtarget info. Plus, the values should
485 // be smaller when we are in optimizing for size mode.
Evan Cheng4b40a422006-02-14 08:38:30 +0000486 maxStoresPerMemset = 16; // For %llvm.memset -> sequence of stores
487 maxStoresPerMemcpy = 16; // For %llvm.memcpy -> sequence of stores
488 maxStoresPerMemmove = 16; // For %llvm.memmove -> sequence of stores
Chris Lattner76ac0682005-11-15 00:40:23 +0000489 allowUnalignedMemoryAccesses = true; // x86 supports it!
490}
491
Chris Lattner3c763092007-02-25 08:29:00 +0000492
493//===----------------------------------------------------------------------===//
494// Return Value Calling Convention Implementation
495//===----------------------------------------------------------------------===//
496
Chris Lattnerba3d2732007-02-28 04:55:35 +0000497#include "X86GenCallingConv.inc"
Chris Lattnerc9eed392007-02-27 05:28:59 +0000498
Chris Lattner2fc0d702007-02-25 09:12:39 +0000499/// LowerRET - Lower an ISD::RET node.
500SDOperand X86TargetLowering::LowerRET(SDOperand Op, SelectionDAG &DAG) {
501 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
502
Chris Lattnerc9eed392007-02-27 05:28:59 +0000503 SmallVector<CCValAssign, 16> RVLocs;
504 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
505 CCState CCInfo(CC, getTargetMachine(), RVLocs);
Chris Lattner152bfa12007-02-28 07:09:55 +0000506 CCInfo.AnalyzeReturn(Op.Val, RetCC_X86);
Chris Lattner2fc0d702007-02-25 09:12:39 +0000507
Chris Lattner2fc0d702007-02-25 09:12:39 +0000508
509 // If this is the first return lowered for this function, add the regs to the
510 // liveout set for the function.
511 if (DAG.getMachineFunction().liveout_empty()) {
Chris Lattnerc9eed392007-02-27 05:28:59 +0000512 for (unsigned i = 0; i != RVLocs.size(); ++i)
513 if (RVLocs[i].isRegLoc())
514 DAG.getMachineFunction().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2fc0d702007-02-25 09:12:39 +0000515 }
516
517 SDOperand Chain = Op.getOperand(0);
518 SDOperand Flag;
519
520 // Copy the result values into the output registers.
Chris Lattnerc9eed392007-02-27 05:28:59 +0000521 if (RVLocs.size() != 1 || !RVLocs[0].isRegLoc() ||
522 RVLocs[0].getLocReg() != X86::ST0) {
523 for (unsigned i = 0; i != RVLocs.size(); ++i) {
524 CCValAssign &VA = RVLocs[i];
525 assert(VA.isRegLoc() && "Can only return in registers!");
526 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), Op.getOperand(i*2+1),
527 Flag);
Chris Lattner2fc0d702007-02-25 09:12:39 +0000528 Flag = Chain.getValue(1);
529 }
530 } else {
531 // We need to handle a destination of ST0 specially, because it isn't really
532 // a register.
533 SDOperand Value = Op.getOperand(1);
534
535 // If this is an FP return with ScalarSSE, we need to move the value from
536 // an XMM register onto the fp-stack.
537 if (X86ScalarSSE) {
538 SDOperand MemLoc;
539
540 // If this is a load into a scalarsse value, don't store the loaded value
541 // back to the stack, only to reload it: just replace the scalar-sse load.
542 if (ISD::isNON_EXTLoad(Value.Val) &&
543 (Chain == Value.getValue(1) || Chain == Value.getOperand(0))) {
544 Chain = Value.getOperand(0);
545 MemLoc = Value.getOperand(1);
546 } else {
547 // Spill the value to memory and reload it into top of stack.
Chris Lattnerc9eed392007-02-27 05:28:59 +0000548 unsigned Size = MVT::getSizeInBits(RVLocs[0].getValVT())/8;
Chris Lattner2fc0d702007-02-25 09:12:39 +0000549 MachineFunction &MF = DAG.getMachineFunction();
550 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
551 MemLoc = DAG.getFrameIndex(SSFI, getPointerTy());
552 Chain = DAG.getStore(Op.getOperand(0), Value, MemLoc, NULL, 0);
553 }
554 SDVTList Tys = DAG.getVTList(MVT::f64, MVT::Other);
Chris Lattnerc9eed392007-02-27 05:28:59 +0000555 SDOperand Ops[] = {Chain, MemLoc, DAG.getValueType(RVLocs[0].getValVT())};
Chris Lattner2fc0d702007-02-25 09:12:39 +0000556 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
557 Chain = Value.getValue(1);
558 }
559
560 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
561 SDOperand Ops[] = { Chain, Value };
562 Chain = DAG.getNode(X86ISD::FP_SET_RESULT, Tys, Ops, 2);
563 Flag = Chain.getValue(1);
564 }
565
566 SDOperand BytesToPop = DAG.getConstant(getBytesToPopOnReturn(), MVT::i16);
567 if (Flag.Val)
568 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Chain, BytesToPop, Flag);
569 else
570 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Chain, BytesToPop);
571}
572
573
Chris Lattner0cd99602007-02-25 08:59:22 +0000574/// LowerCallResult - Lower the result values of an ISD::CALL into the
575/// appropriate copies out of appropriate physical registers. This assumes that
576/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
577/// being lowered. The returns a SDNode with the same number of values as the
578/// ISD::CALL.
579SDNode *X86TargetLowering::
580LowerCallResult(SDOperand Chain, SDOperand InFlag, SDNode *TheCall,
581 unsigned CallingConv, SelectionDAG &DAG) {
Chris Lattner152bfa12007-02-28 07:09:55 +0000582
583 // Assign locations to each value returned by this call.
Chris Lattnerc9eed392007-02-27 05:28:59 +0000584 SmallVector<CCValAssign, 16> RVLocs;
585 CCState CCInfo(CallingConv, getTargetMachine(), RVLocs);
Chris Lattner152bfa12007-02-28 07:09:55 +0000586 CCInfo.AnalyzeCallResult(TheCall, RetCC_X86);
587
Chris Lattner0cd99602007-02-25 08:59:22 +0000588
Chris Lattner152bfa12007-02-28 07:09:55 +0000589 SmallVector<SDOperand, 8> ResultVals;
Chris Lattner0cd99602007-02-25 08:59:22 +0000590
591 // Copy all of the result registers out of their specified physreg.
Chris Lattnerc9eed392007-02-27 05:28:59 +0000592 if (RVLocs.size() != 1 || RVLocs[0].getLocReg() != X86::ST0) {
593 for (unsigned i = 0; i != RVLocs.size(); ++i) {
594 Chain = DAG.getCopyFromReg(Chain, RVLocs[i].getLocReg(),
595 RVLocs[i].getValVT(), InFlag).getValue(1);
Chris Lattner0cd99602007-02-25 08:59:22 +0000596 InFlag = Chain.getValue(2);
597 ResultVals.push_back(Chain.getValue(0));
598 }
599 } else {
600 // Copies from the FP stack are special, as ST0 isn't a valid register
601 // before the fp stackifier runs.
602
603 // Copy ST0 into an RFP register with FP_GET_RESULT.
604 SDVTList Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
605 SDOperand GROps[] = { Chain, InFlag };
606 SDOperand RetVal = DAG.getNode(X86ISD::FP_GET_RESULT, Tys, GROps, 2);
607 Chain = RetVal.getValue(1);
608 InFlag = RetVal.getValue(2);
609
610 // If we are using ScalarSSE, store ST(0) to the stack and reload it into
611 // an XMM register.
612 if (X86ScalarSSE) {
613 // FIXME: Currently the FST is flagged to the FP_GET_RESULT. This
614 // shouldn't be necessary except that RFP cannot be live across
615 // multiple blocks. When stackifier is fixed, they can be uncoupled.
616 MachineFunction &MF = DAG.getMachineFunction();
617 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
618 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
619 SDOperand Ops[] = {
Chris Lattnerc9eed392007-02-27 05:28:59 +0000620 Chain, RetVal, StackSlot, DAG.getValueType(RVLocs[0].getValVT()), InFlag
Chris Lattner0cd99602007-02-25 08:59:22 +0000621 };
622 Chain = DAG.getNode(X86ISD::FST, MVT::Other, Ops, 5);
Chris Lattnerc9eed392007-02-27 05:28:59 +0000623 RetVal = DAG.getLoad(RVLocs[0].getValVT(), Chain, StackSlot, NULL, 0);
Chris Lattner0cd99602007-02-25 08:59:22 +0000624 Chain = RetVal.getValue(1);
625 }
626
Chris Lattnerc9eed392007-02-27 05:28:59 +0000627 if (RVLocs[0].getValVT() == MVT::f32 && !X86ScalarSSE)
Chris Lattner0cd99602007-02-25 08:59:22 +0000628 // FIXME: we would really like to remember that this FP_ROUND
629 // operation is okay to eliminate if we allow excess FP precision.
630 RetVal = DAG.getNode(ISD::FP_ROUND, MVT::f32, RetVal);
631 ResultVals.push_back(RetVal);
632 }
633
634 // Merge everything together with a MERGE_VALUES node.
635 ResultVals.push_back(Chain);
636 return DAG.getNode(ISD::MERGE_VALUES, TheCall->getVTList(),
637 &ResultVals[0], ResultVals.size()).Val;
Chris Lattner3c763092007-02-25 08:29:00 +0000638}
639
640
Chris Lattner76ac0682005-11-15 00:40:23 +0000641//===----------------------------------------------------------------------===//
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000642// C & StdCall Calling Convention implementation
Chris Lattner76ac0682005-11-15 00:40:23 +0000643//===----------------------------------------------------------------------===//
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000644// StdCall calling convention seems to be standard for many Windows' API
645// routines and around. It differs from C calling convention just a little:
646// callee should clean up the stack, not caller. Symbols should be also
647// decorated in some fancy way :) It doesn't support any vector arguments.
Chris Lattner76ac0682005-11-15 00:40:23 +0000648
Evan Cheng24eb3f42006-04-27 05:35:28 +0000649/// AddLiveIn - This helper function adds the specified physical register to the
650/// MachineFunction as a live in value. It also creates a corresponding virtual
651/// register for it.
652static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000653 const TargetRegisterClass *RC) {
Evan Cheng24eb3f42006-04-27 05:35:28 +0000654 assert(RC->contains(PReg) && "Not the correct regclass!");
655 unsigned VReg = MF.getSSARegMap()->createVirtualRegister(RC);
656 MF.addLiveIn(PReg, VReg);
657 return VReg;
658}
659
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000660SDOperand X86TargetLowering::LowerCCCArguments(SDOperand Op, SelectionDAG &DAG,
661 bool isStdCall) {
Evan Cheng17e734f2006-05-23 21:06:34 +0000662 unsigned NumArgs = Op.Val->getNumValues() - 1;
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000663 MachineFunction &MF = DAG.getMachineFunction();
664 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng17e734f2006-05-23 21:06:34 +0000665 SDOperand Root = Op.getOperand(0);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000666 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Chris Lattner76ac0682005-11-15 00:40:23 +0000667
Chris Lattner227b6c52007-02-28 07:00:42 +0000668 // Assign locations to all of the incoming arguments.
Chris Lattnerb9db2252007-02-28 05:46:49 +0000669 SmallVector<CCValAssign, 16> ArgLocs;
670 CCState CCInfo(MF.getFunction()->getCallingConv(), getTargetMachine(),
671 ArgLocs);
Chris Lattner227b6c52007-02-28 07:00:42 +0000672 CCInfo.AnalyzeFormalArguments(Op.Val, CC_X86_32_C);
673
Chris Lattnerb9db2252007-02-28 05:46:49 +0000674 SmallVector<SDOperand, 8> ArgValues;
675 unsigned LastVal = ~0U;
676 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
677 CCValAssign &VA = ArgLocs[i];
678 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
679 // places.
680 assert(VA.getValNo() != LastVal &&
681 "Don't support value assigned to multiple locs yet");
682 LastVal = VA.getValNo();
683
684 if (VA.isRegLoc()) {
685 MVT::ValueType RegVT = VA.getLocVT();
686 TargetRegisterClass *RC;
687 if (RegVT == MVT::i32)
688 RC = X86::GR32RegisterClass;
689 else {
690 assert(MVT::isVector(RegVT));
691 RC = X86::VR128RegisterClass;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000692 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000693
Chris Lattner9c7e5e32007-03-02 05:12:29 +0000694 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
695 SDOperand ArgValue = DAG.getCopyFromReg(Root, Reg, RegVT);
Chris Lattnerb9db2252007-02-28 05:46:49 +0000696
697 // If this is an 8 or 16-bit value, it is really passed promoted to 32
698 // bits. Insert an assert[sz]ext to capture this, then truncate to the
699 // right size.
700 if (VA.getLocInfo() == CCValAssign::SExt)
701 ArgValue = DAG.getNode(ISD::AssertSext, RegVT, ArgValue,
702 DAG.getValueType(VA.getValVT()));
703 else if (VA.getLocInfo() == CCValAssign::ZExt)
704 ArgValue = DAG.getNode(ISD::AssertZext, RegVT, ArgValue,
705 DAG.getValueType(VA.getValVT()));
706
707 if (VA.getLocInfo() != CCValAssign::Full)
708 ArgValue = DAG.getNode(ISD::TRUNCATE, VA.getValVT(), ArgValue);
709
710 ArgValues.push_back(ArgValue);
711 } else {
712 assert(VA.isMemLoc());
713
714 // Create the nodes corresponding to a load from this parameter slot.
715 int FI = MFI->CreateFixedObject(MVT::getSizeInBits(VA.getValVT())/8,
716 VA.getLocMemOffset());
717 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
718 ArgValues.push_back(DAG.getLoad(VA.getValVT(), Root, FIN, NULL, 0));
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000719 }
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000720 }
Chris Lattnerb9db2252007-02-28 05:46:49 +0000721
722 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000723
Evan Cheng17e734f2006-05-23 21:06:34 +0000724 ArgValues.push_back(Root);
725
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000726 // If the function takes variable number of arguments, make a frame index for
727 // the start of the first vararg value... for expansion of llvm.va_start.
Evan Cheng7068a932006-05-23 21:08:24 +0000728 if (isVarArg)
Chris Lattnerb9db2252007-02-28 05:46:49 +0000729 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000730
731 if (isStdCall && !isVarArg) {
Chris Lattnerb9db2252007-02-28 05:46:49 +0000732 BytesToPopOnReturn = StackSize; // Callee pops everything..
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000733 BytesCallerReserves = 0;
734 } else {
Anton Korobeynikove7ec3bc2007-03-06 08:12:33 +0000735 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerb9db2252007-02-28 05:46:49 +0000736
737 // If this is an sret function, the return should pop the hidden pointer.
Anton Korobeynikove7ec3bc2007-03-06 08:12:33 +0000738 if (NumArgs &&
739 (cast<ConstantSDNode>(Op.getOperand(3))->getValue() &
Anton Korobeynikoved4b3032007-03-07 16:25:09 +0000740 ISD::ParamFlags::StructReturn))
Chris Lattnerb9db2252007-02-28 05:46:49 +0000741 BytesToPopOnReturn = 4;
742
743 BytesCallerReserves = StackSize;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000744 }
745
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000746 RegSaveFrameIndex = 0xAAAAAAA; // X86-64 only.
747 ReturnAddrIndex = 0; // No return address slot generated yet.
Evan Cheng17e734f2006-05-23 21:06:34 +0000748
Chris Lattnerff0598d2007-04-17 17:21:52 +0000749 MF.getInfo<X86MachineFunctionInfo>()
750 ->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000751
Evan Cheng17e734f2006-05-23 21:06:34 +0000752 // Return the new list of results.
Chris Lattner35a08552007-02-25 07:10:00 +0000753 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
Chris Lattner29478082007-02-26 07:50:02 +0000754 &ArgValues[0], ArgValues.size()).getValue(Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +0000755}
756
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000757SDOperand X86TargetLowering::LowerCCCCallTo(SDOperand Op, SelectionDAG &DAG,
Chris Lattner7802f3e2007-02-25 09:06:15 +0000758 unsigned CC) {
Evan Cheng2a330942006-05-25 00:59:30 +0000759 SDOperand Chain = Op.getOperand(0);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000760 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Evan Cheng2a330942006-05-25 00:59:30 +0000761 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
762 SDOperand Callee = Op.getOperand(4);
Evan Cheng2a330942006-05-25 00:59:30 +0000763 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
Chris Lattner76ac0682005-11-15 00:40:23 +0000764
Chris Lattner227b6c52007-02-28 07:00:42 +0000765 // Analyze operands of the call, assigning locations to each operand.
Chris Lattnerbe799592007-02-28 05:31:48 +0000766 SmallVector<CCValAssign, 16> ArgLocs;
767 CCState CCInfo(CC, getTargetMachine(), ArgLocs);
Chris Lattner227b6c52007-02-28 07:00:42 +0000768 CCInfo.AnalyzeCallOperands(Op.Val, CC_X86_32_C);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000769
Chris Lattnerbe799592007-02-28 05:31:48 +0000770 // Get a count of how many bytes are to be pushed on the stack.
771 unsigned NumBytes = CCInfo.getNextStackOffset();
Chris Lattner76ac0682005-11-15 00:40:23 +0000772
Evan Cheng2a330942006-05-25 00:59:30 +0000773 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +0000774
Chris Lattner35a08552007-02-25 07:10:00 +0000775 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
776 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng2a330942006-05-25 00:59:30 +0000777
Chris Lattnerbe799592007-02-28 05:31:48 +0000778 SDOperand StackPtr;
Chris Lattnerbe799592007-02-28 05:31:48 +0000779
780 // Walk the register/memloc assignments, inserting copies/loads.
781 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
782 CCValAssign &VA = ArgLocs[i];
783 SDOperand Arg = Op.getOperand(5+2*VA.getValNo());
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000784
Chris Lattnerbe799592007-02-28 05:31:48 +0000785 // Promote the value if needed.
786 switch (VA.getLocInfo()) {
787 default: assert(0 && "Unknown loc info!");
788 case CCValAssign::Full: break;
789 case CCValAssign::SExt:
790 Arg = DAG.getNode(ISD::SIGN_EXTEND, VA.getLocVT(), Arg);
791 break;
792 case CCValAssign::ZExt:
793 Arg = DAG.getNode(ISD::ZERO_EXTEND, VA.getLocVT(), Arg);
794 break;
795 case CCValAssign::AExt:
796 Arg = DAG.getNode(ISD::ANY_EXTEND, VA.getLocVT(), Arg);
797 break;
Evan Cheng5ee96892006-05-25 18:56:34 +0000798 }
Chris Lattnerbe799592007-02-28 05:31:48 +0000799
800 if (VA.isRegLoc()) {
801 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
802 } else {
803 assert(VA.isMemLoc());
804 if (StackPtr.Val == 0)
805 StackPtr = DAG.getRegister(getStackPtrReg(), getPointerTy());
806 SDOperand PtrOff = DAG.getConstant(VA.getLocMemOffset(), getPointerTy());
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000807 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
808 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner76ac0682005-11-15 00:40:23 +0000809 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000810 }
811
Chris Lattner5958b172007-02-28 05:39:26 +0000812 // If the first argument is an sret pointer, remember it.
Anton Korobeynikove7ec3bc2007-03-06 08:12:33 +0000813 bool isSRet = NumOps &&
814 (cast<ConstantSDNode>(Op.getOperand(6))->getValue() &
Anton Korobeynikoved4b3032007-03-07 16:25:09 +0000815 ISD::ParamFlags::StructReturn);
Chris Lattner5958b172007-02-28 05:39:26 +0000816
Evan Cheng2a330942006-05-25 00:59:30 +0000817 if (!MemOpChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000818 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
819 &MemOpChains[0], MemOpChains.size());
Chris Lattner76ac0682005-11-15 00:40:23 +0000820
Evan Cheng88decde2006-04-28 21:29:37 +0000821 // Build a sequence of copy-to-reg nodes chained together with token chain
822 // and flag operands which copy the outgoing args into registers.
823 SDOperand InFlag;
Evan Cheng2a330942006-05-25 00:59:30 +0000824 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
825 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
826 InFlag);
Evan Cheng88decde2006-04-28 21:29:37 +0000827 InFlag = Chain.getValue(1);
828 }
829
Evan Cheng84a041e2007-02-21 21:18:14 +0000830 // ELF / PIC requires GOT in the EBX register before function calls via PLT
831 // GOT pointer.
Evan Cheng1281dc32007-01-22 21:34:25 +0000832 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
833 Subtarget->isPICStyleGOT()) {
Anton Korobeynikova0554d92007-01-12 19:20:47 +0000834 Chain = DAG.getCopyToReg(Chain, X86::EBX,
835 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
836 InFlag);
837 InFlag = Chain.getValue(1);
838 }
839
Evan Cheng2a330942006-05-25 00:59:30 +0000840 // If the callee is a GlobalAddress node (quite common, every direct call is)
841 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +0000842 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +0000843 // We should use extra load for direct calls to dllimported functions in
844 // non-JIT mode.
845 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
846 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +0000847 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
848 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng2a330942006-05-25 00:59:30 +0000849 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
850
Chris Lattnere56fef92007-02-25 06:40:16 +0000851 // Returns a chain & a flag for retval copy to use.
852 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +0000853 SmallVector<SDOperand, 8> Ops;
Nate Begeman7e5496d2006-02-17 00:03:04 +0000854 Ops.push_back(Chain);
855 Ops.push_back(Callee);
Evan Chengca254862006-06-14 18:17:40 +0000856
857 // Add argument registers to the end of the list so that they are known live
858 // into the call.
859 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000860 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Chengca254862006-06-14 18:17:40 +0000861 RegsToPass[i].second.getValueType()));
Evan Cheng84a041e2007-02-21 21:18:14 +0000862
863 // Add an implicit use GOT pointer in EBX.
864 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
865 Subtarget->isPICStyleGOT())
866 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
Anton Korobeynikova0554d92007-01-12 19:20:47 +0000867
Evan Cheng88decde2006-04-28 21:29:37 +0000868 if (InFlag.Val)
869 Ops.push_back(InFlag);
Evan Cheng45e190982006-01-05 00:27:02 +0000870
Evan Cheng2a330942006-05-25 00:59:30 +0000871 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000872 NodeTys, &Ops[0], Ops.size());
Evan Cheng88decde2006-04-28 21:29:37 +0000873 InFlag = Chain.getValue(1);
Evan Cheng45e190982006-01-05 00:27:02 +0000874
Chris Lattner8be5be82006-05-23 18:50:38 +0000875 // Create the CALLSEQ_END node.
876 unsigned NumBytesForCalleeToPush = 0;
877
Chris Lattner7802f3e2007-02-25 09:06:15 +0000878 if (CC == CallingConv::X86_StdCall) {
879 if (isVarArg)
Chris Lattner5958b172007-02-28 05:39:26 +0000880 NumBytesForCalleeToPush = isSRet ? 4 : 0;
Chris Lattner7802f3e2007-02-25 09:06:15 +0000881 else
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000882 NumBytesForCalleeToPush = NumBytes;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000883 } else {
884 // If this is is a call to a struct-return function, the callee
885 // pops the hidden struct pointer, so we have to push it back.
886 // This is common for Darwin/X86, Linux & Mingw32 targets.
Chris Lattner5958b172007-02-28 05:39:26 +0000887 NumBytesForCalleeToPush = isSRet ? 4 : 0;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000888 }
889
Chris Lattnerd6b853ad2007-02-25 07:18:38 +0000890 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000891 Ops.clear();
892 Ops.push_back(Chain);
893 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner8be5be82006-05-23 18:50:38 +0000894 Ops.push_back(DAG.getConstant(NumBytesForCalleeToPush, getPointerTy()));
Nate Begeman7e5496d2006-02-17 00:03:04 +0000895 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000896 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Chris Lattner0cd99602007-02-25 08:59:22 +0000897 InFlag = Chain.getValue(1);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000898
Chris Lattner0cd99602007-02-25 08:59:22 +0000899 // Handle result values, copying them out of physregs into vregs that we
900 // return.
Chris Lattner7802f3e2007-02-25 09:06:15 +0000901 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +0000902}
903
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000904
905//===----------------------------------------------------------------------===//
Chris Lattner3066bec2007-02-28 06:10:12 +0000906// FastCall Calling Convention implementation
Chris Lattner76ac0682005-11-15 00:40:23 +0000907//===----------------------------------------------------------------------===//
908//
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000909// The X86 'fastcall' calling convention passes up to two integer arguments in
910// registers (an appropriate portion of ECX/EDX), passes arguments in C order,
911// and requires that the callee pop its arguments off the stack (allowing proper
912// tail calls), and has the same return value conventions as C calling convs.
913//
914// This calling convention always arranges for the callee pop value to be 8n+4
915// bytes, which is needed for tail recursion elimination and stack alignment
916// reasons.
Evan Cheng17e734f2006-05-23 21:06:34 +0000917SDOperand
Chris Lattner3ed3be32007-02-28 06:05:16 +0000918X86TargetLowering::LowerFastCCArguments(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner76ac0682005-11-15 00:40:23 +0000919 MachineFunction &MF = DAG.getMachineFunction();
920 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng17e734f2006-05-23 21:06:34 +0000921 SDOperand Root = Op.getOperand(0);
Chris Lattner76ac0682005-11-15 00:40:23 +0000922
Chris Lattner227b6c52007-02-28 07:00:42 +0000923 // Assign locations to all of the incoming arguments.
Chris Lattner66e1d1d2007-02-28 06:21:19 +0000924 SmallVector<CCValAssign, 16> ArgLocs;
925 CCState CCInfo(MF.getFunction()->getCallingConv(), getTargetMachine(),
926 ArgLocs);
Chris Lattner227b6c52007-02-28 07:00:42 +0000927 CCInfo.AnalyzeFormalArguments(Op.Val, CC_X86_32_FastCall);
Chris Lattner66e1d1d2007-02-28 06:21:19 +0000928
929 SmallVector<SDOperand, 8> ArgValues;
930 unsigned LastVal = ~0U;
931 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
932 CCValAssign &VA = ArgLocs[i];
933 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
934 // places.
935 assert(VA.getValNo() != LastVal &&
936 "Don't support value assigned to multiple locs yet");
937 LastVal = VA.getValNo();
938
939 if (VA.isRegLoc()) {
940 MVT::ValueType RegVT = VA.getLocVT();
941 TargetRegisterClass *RC;
942 if (RegVT == MVT::i32)
943 RC = X86::GR32RegisterClass;
944 else {
945 assert(MVT::isVector(RegVT));
946 RC = X86::VR128RegisterClass;
947 }
948
Chris Lattner9c7e5e32007-03-02 05:12:29 +0000949 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
950 SDOperand ArgValue = DAG.getCopyFromReg(Root, Reg, RegVT);
Chris Lattner66e1d1d2007-02-28 06:21:19 +0000951
952 // If this is an 8 or 16-bit value, it is really passed promoted to 32
953 // bits. Insert an assert[sz]ext to capture this, then truncate to the
954 // right size.
955 if (VA.getLocInfo() == CCValAssign::SExt)
956 ArgValue = DAG.getNode(ISD::AssertSext, RegVT, ArgValue,
957 DAG.getValueType(VA.getValVT()));
958 else if (VA.getLocInfo() == CCValAssign::ZExt)
959 ArgValue = DAG.getNode(ISD::AssertZext, RegVT, ArgValue,
960 DAG.getValueType(VA.getValVT()));
961
962 if (VA.getLocInfo() != CCValAssign::Full)
963 ArgValue = DAG.getNode(ISD::TRUNCATE, VA.getValVT(), ArgValue);
964
965 ArgValues.push_back(ArgValue);
966 } else {
967 assert(VA.isMemLoc());
968
969 // Create the nodes corresponding to a load from this parameter slot.
970 int FI = MFI->CreateFixedObject(MVT::getSizeInBits(VA.getValVT())/8,
971 VA.getLocMemOffset());
972 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
973 ArgValues.push_back(DAG.getLoad(VA.getValVT(), Root, FIN, NULL, 0));
974 }
975 }
976
Evan Cheng17e734f2006-05-23 21:06:34 +0000977 ArgValues.push_back(Root);
978
Chris Lattner66e1d1d2007-02-28 06:21:19 +0000979 unsigned StackSize = CCInfo.getNextStackOffset();
Anton Korobeynikovaf8be442007-03-01 16:29:22 +0000980
Anton Korobeynikov57af2a42007-03-02 21:50:27 +0000981 if (!Subtarget->isTargetCygMing() && !Subtarget->isTargetWindows()) {
Anton Korobeynikovaf8be442007-03-01 16:29:22 +0000982 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
983 // arguments and the arguments after the retaddr has been pushed are aligned.
984 if ((StackSize & 7) == 0)
985 StackSize += 4;
986 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000987
988 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000989 RegSaveFrameIndex = 0xAAAAAAA; // X86-64 only.
Chris Lattner76ac0682005-11-15 00:40:23 +0000990 ReturnAddrIndex = 0; // No return address slot generated yet.
Chris Lattner66e1d1d2007-02-28 06:21:19 +0000991 BytesToPopOnReturn = StackSize; // Callee pops all stack arguments.
Chris Lattner76ac0682005-11-15 00:40:23 +0000992 BytesCallerReserves = 0;
993
Chris Lattnerff0598d2007-04-17 17:21:52 +0000994 MF.getInfo<X86MachineFunctionInfo>()
995 ->setBytesToPopOnReturn(BytesToPopOnReturn);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000996
Evan Cheng17e734f2006-05-23 21:06:34 +0000997 // Return the new list of results.
Chris Lattner35a08552007-02-25 07:10:00 +0000998 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
Chris Lattner29478082007-02-26 07:50:02 +0000999 &ArgValues[0], ArgValues.size()).getValue(Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +00001000}
1001
Chris Lattner104aa5d2006-09-26 03:57:53 +00001002SDOperand X86TargetLowering::LowerFastCCCallTo(SDOperand Op, SelectionDAG &DAG,
Chris Lattner7802f3e2007-02-25 09:06:15 +00001003 unsigned CC) {
Evan Cheng2a330942006-05-25 00:59:30 +00001004 SDOperand Chain = Op.getOperand(0);
Evan Cheng2a330942006-05-25 00:59:30 +00001005 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
1006 SDOperand Callee = Op.getOperand(4);
Evan Cheng2a330942006-05-25 00:59:30 +00001007
Chris Lattner227b6c52007-02-28 07:00:42 +00001008 // Analyze operands of the call, assigning locations to each operand.
Chris Lattnerd439e862007-02-28 06:26:33 +00001009 SmallVector<CCValAssign, 16> ArgLocs;
1010 CCState CCInfo(CC, getTargetMachine(), ArgLocs);
Chris Lattner227b6c52007-02-28 07:00:42 +00001011 CCInfo.AnalyzeCallOperands(Op.Val, CC_X86_32_FastCall);
Chris Lattnerd439e862007-02-28 06:26:33 +00001012
1013 // Get a count of how many bytes are to be pushed on the stack.
1014 unsigned NumBytes = CCInfo.getNextStackOffset();
Chris Lattner76ac0682005-11-15 00:40:23 +00001015
Anton Korobeynikov57af2a42007-03-02 21:50:27 +00001016 if (!Subtarget->isTargetCygMing() && !Subtarget->isTargetWindows()) {
Anton Korobeynikovaf8be442007-03-01 16:29:22 +00001017 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1018 // arguments and the arguments after the retaddr has been pushed are aligned.
1019 if ((NumBytes & 7) == 0)
1020 NumBytes += 4;
1021 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001022
Chris Lattner62c34842006-02-13 09:00:43 +00001023 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattnerd439e862007-02-28 06:26:33 +00001024
Chris Lattner35a08552007-02-25 07:10:00 +00001025 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
1026 SmallVector<SDOperand, 8> MemOpChains;
Chris Lattnerd439e862007-02-28 06:26:33 +00001027
1028 SDOperand StackPtr;
1029
1030 // Walk the register/memloc assignments, inserting copies/loads.
1031 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1032 CCValAssign &VA = ArgLocs[i];
1033 SDOperand Arg = Op.getOperand(5+2*VA.getValNo());
1034
1035 // Promote the value if needed.
1036 switch (VA.getLocInfo()) {
1037 default: assert(0 && "Unknown loc info!");
1038 case CCValAssign::Full: break;
1039 case CCValAssign::SExt:
1040 Arg = DAG.getNode(ISD::SIGN_EXTEND, VA.getLocVT(), Arg);
Chris Lattner3ed3be32007-02-28 06:05:16 +00001041 break;
Chris Lattnerd439e862007-02-28 06:26:33 +00001042 case CCValAssign::ZExt:
1043 Arg = DAG.getNode(ISD::ZERO_EXTEND, VA.getLocVT(), Arg);
1044 break;
1045 case CCValAssign::AExt:
1046 Arg = DAG.getNode(ISD::ANY_EXTEND, VA.getLocVT(), Arg);
1047 break;
1048 }
1049
1050 if (VA.isRegLoc()) {
1051 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1052 } else {
1053 assert(VA.isMemLoc());
1054 if (StackPtr.Val == 0)
1055 StackPtr = DAG.getRegister(getStackPtrReg(), getPointerTy());
1056 SDOperand PtrOff = DAG.getConstant(VA.getLocMemOffset(), getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001057 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001058 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Evan Cheng2a330942006-05-25 00:59:30 +00001059 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001060 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001061
Evan Cheng2a330942006-05-25 00:59:30 +00001062 if (!MemOpChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001063 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1064 &MemOpChains[0], MemOpChains.size());
Chris Lattner76ac0682005-11-15 00:40:23 +00001065
Nate Begeman7e5496d2006-02-17 00:03:04 +00001066 // Build a sequence of copy-to-reg nodes chained together with token chain
1067 // and flag operands which copy the outgoing args into registers.
1068 SDOperand InFlag;
Evan Cheng2a330942006-05-25 00:59:30 +00001069 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1070 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1071 InFlag);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001072 InFlag = Chain.getValue(1);
1073 }
1074
Evan Cheng2a330942006-05-25 00:59:30 +00001075 // If the callee is a GlobalAddress node (quite common, every direct call is)
1076 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001077 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00001078 // We should use extra load for direct calls to dllimported functions in
1079 // non-JIT mode.
1080 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1081 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001082 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1083 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng2a330942006-05-25 00:59:30 +00001084 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1085
Evan Cheng84a041e2007-02-21 21:18:14 +00001086 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1087 // GOT pointer.
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001088 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1089 Subtarget->isPICStyleGOT()) {
1090 Chain = DAG.getCopyToReg(Chain, X86::EBX,
1091 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
1092 InFlag);
1093 InFlag = Chain.getValue(1);
1094 }
1095
Chris Lattnere56fef92007-02-25 06:40:16 +00001096 // Returns a chain & a flag for retval copy to use.
1097 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00001098 SmallVector<SDOperand, 8> Ops;
Nate Begeman7e5496d2006-02-17 00:03:04 +00001099 Ops.push_back(Chain);
1100 Ops.push_back(Callee);
Evan Chengca254862006-06-14 18:17:40 +00001101
1102 // Add argument registers to the end of the list so that they are known live
1103 // into the call.
1104 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001105 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Chengca254862006-06-14 18:17:40 +00001106 RegsToPass[i].second.getValueType()));
1107
Evan Cheng84a041e2007-02-21 21:18:14 +00001108 // Add an implicit use GOT pointer in EBX.
1109 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1110 Subtarget->isPICStyleGOT())
1111 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1112
Nate Begeman7e5496d2006-02-17 00:03:04 +00001113 if (InFlag.Val)
1114 Ops.push_back(InFlag);
1115
1116 // FIXME: Do not generate X86ISD::TAILCALL for now.
Chris Lattner3d826992006-05-16 06:45:34 +00001117 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001118 NodeTys, &Ops[0], Ops.size());
Nate Begeman7e5496d2006-02-17 00:03:04 +00001119 InFlag = Chain.getValue(1);
1120
Chris Lattnerd6b853ad2007-02-25 07:18:38 +00001121 // Returns a flag for retval copy to use.
1122 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001123 Ops.clear();
1124 Ops.push_back(Chain);
Evan Cheng2a330942006-05-25 00:59:30 +00001125 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
1126 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
Nate Begeman7e5496d2006-02-17 00:03:04 +00001127 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001128 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Chris Lattnerba474f52007-02-25 09:10:05 +00001129 InFlag = Chain.getValue(1);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001130
Chris Lattnerba474f52007-02-25 09:10:05 +00001131 // Handle result values, copying them out of physregs into vregs that we
1132 // return.
1133 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +00001134}
1135
Chris Lattner3066bec2007-02-28 06:10:12 +00001136
1137//===----------------------------------------------------------------------===//
1138// X86-64 C Calling Convention implementation
1139//===----------------------------------------------------------------------===//
1140
1141SDOperand
1142X86TargetLowering::LowerX86_64CCCArguments(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner3066bec2007-02-28 06:10:12 +00001143 MachineFunction &MF = DAG.getMachineFunction();
1144 MachineFrameInfo *MFI = MF.getFrameInfo();
1145 SDOperand Root = Op.getOperand(0);
1146 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1147
1148 static const unsigned GPR64ArgRegs[] = {
1149 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1150 };
1151 static const unsigned XMMArgRegs[] = {
1152 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1153 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1154 };
1155
Chris Lattner227b6c52007-02-28 07:00:42 +00001156
1157 // Assign locations to all of the incoming arguments.
Chris Lattner3066bec2007-02-28 06:10:12 +00001158 SmallVector<CCValAssign, 16> ArgLocs;
1159 CCState CCInfo(MF.getFunction()->getCallingConv(), getTargetMachine(),
1160 ArgLocs);
Chris Lattner227b6c52007-02-28 07:00:42 +00001161 CCInfo.AnalyzeFormalArguments(Op.Val, CC_X86_64_C);
Chris Lattner3066bec2007-02-28 06:10:12 +00001162
1163 SmallVector<SDOperand, 8> ArgValues;
1164 unsigned LastVal = ~0U;
1165 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1166 CCValAssign &VA = ArgLocs[i];
1167 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1168 // places.
1169 assert(VA.getValNo() != LastVal &&
1170 "Don't support value assigned to multiple locs yet");
1171 LastVal = VA.getValNo();
1172
1173 if (VA.isRegLoc()) {
1174 MVT::ValueType RegVT = VA.getLocVT();
1175 TargetRegisterClass *RC;
1176 if (RegVT == MVT::i32)
1177 RC = X86::GR32RegisterClass;
1178 else if (RegVT == MVT::i64)
1179 RC = X86::GR64RegisterClass;
1180 else if (RegVT == MVT::f32)
1181 RC = X86::FR32RegisterClass;
1182 else if (RegVT == MVT::f64)
1183 RC = X86::FR64RegisterClass;
1184 else {
1185 assert(MVT::isVector(RegVT));
Chris Lattner75372ad2007-06-09 05:08:10 +00001186 if (MVT::getSizeInBits(RegVT) == 64) {
1187 RC = X86::GR64RegisterClass; // MMX values are passed in GPRs.
1188 RegVT = MVT::i64;
1189 } else
Chris Lattnera4a49e32007-06-09 05:01:50 +00001190 RC = X86::VR128RegisterClass;
Chris Lattner3066bec2007-02-28 06:10:12 +00001191 }
Chris Lattner9c7e5e32007-03-02 05:12:29 +00001192
1193 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
1194 SDOperand ArgValue = DAG.getCopyFromReg(Root, Reg, RegVT);
Chris Lattner3066bec2007-02-28 06:10:12 +00001195
1196 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1197 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1198 // right size.
1199 if (VA.getLocInfo() == CCValAssign::SExt)
1200 ArgValue = DAG.getNode(ISD::AssertSext, RegVT, ArgValue,
1201 DAG.getValueType(VA.getValVT()));
1202 else if (VA.getLocInfo() == CCValAssign::ZExt)
1203 ArgValue = DAG.getNode(ISD::AssertZext, RegVT, ArgValue,
1204 DAG.getValueType(VA.getValVT()));
1205
1206 if (VA.getLocInfo() != CCValAssign::Full)
1207 ArgValue = DAG.getNode(ISD::TRUNCATE, VA.getValVT(), ArgValue);
1208
Chris Lattner75372ad2007-06-09 05:08:10 +00001209 // Handle MMX values passed in GPRs.
1210 if (RegVT != VA.getLocVT() && RC == X86::GR64RegisterClass &&
1211 MVT::getSizeInBits(RegVT) == 64)
1212 ArgValue = DAG.getNode(ISD::BIT_CONVERT, VA.getLocVT(), ArgValue);
1213
Chris Lattner3066bec2007-02-28 06:10:12 +00001214 ArgValues.push_back(ArgValue);
1215 } else {
1216 assert(VA.isMemLoc());
1217
1218 // Create the nodes corresponding to a load from this parameter slot.
1219 int FI = MFI->CreateFixedObject(MVT::getSizeInBits(VA.getValVT())/8,
1220 VA.getLocMemOffset());
1221 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
1222 ArgValues.push_back(DAG.getLoad(VA.getValVT(), Root, FIN, NULL, 0));
1223 }
1224 }
1225
1226 unsigned StackSize = CCInfo.getNextStackOffset();
1227
1228 // If the function takes variable number of arguments, make a frame index for
1229 // the start of the first vararg value... for expansion of llvm.va_start.
1230 if (isVarArg) {
1231 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs, 6);
1232 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
1233
1234 // For X86-64, if there are vararg parameters that are passed via
1235 // registers, then we must store them to their spots on the stack so they
1236 // may be loaded by deferencing the result of va_next.
1237 VarArgsGPOffset = NumIntRegs * 8;
1238 VarArgsFPOffset = 6 * 8 + NumXMMRegs * 16;
1239 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1240 RegSaveFrameIndex = MFI->CreateStackObject(6 * 8 + 8 * 16, 16);
1241
1242 // Store the integer parameter registers.
1243 SmallVector<SDOperand, 8> MemOps;
1244 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
1245 SDOperand FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
1246 DAG.getConstant(VarArgsGPOffset, getPointerTy()));
1247 for (; NumIntRegs != 6; ++NumIntRegs) {
1248 unsigned VReg = AddLiveIn(MF, GPR64ArgRegs[NumIntRegs],
1249 X86::GR64RegisterClass);
1250 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::i64);
1251 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
1252 MemOps.push_back(Store);
1253 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1254 DAG.getConstant(8, getPointerTy()));
1255 }
1256
1257 // Now store the XMM (fp + vector) parameter registers.
1258 FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
1259 DAG.getConstant(VarArgsFPOffset, getPointerTy()));
1260 for (; NumXMMRegs != 8; ++NumXMMRegs) {
1261 unsigned VReg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs],
1262 X86::VR128RegisterClass);
1263 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::v4f32);
1264 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
1265 MemOps.push_back(Store);
1266 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1267 DAG.getConstant(16, getPointerTy()));
1268 }
1269 if (!MemOps.empty())
1270 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
1271 &MemOps[0], MemOps.size());
1272 }
1273
1274 ArgValues.push_back(Root);
1275
1276 ReturnAddrIndex = 0; // No return address slot generated yet.
1277 BytesToPopOnReturn = 0; // Callee pops nothing.
1278 BytesCallerReserves = StackSize;
1279
1280 // Return the new list of results.
1281 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
1282 &ArgValues[0], ArgValues.size()).getValue(Op.ResNo);
1283}
1284
1285SDOperand
1286X86TargetLowering::LowerX86_64CCCCallTo(SDOperand Op, SelectionDAG &DAG,
1287 unsigned CC) {
1288 SDOperand Chain = Op.getOperand(0);
1289 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1290 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
1291 SDOperand Callee = Op.getOperand(4);
Chris Lattner227b6c52007-02-28 07:00:42 +00001292
1293 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner3066bec2007-02-28 06:10:12 +00001294 SmallVector<CCValAssign, 16> ArgLocs;
1295 CCState CCInfo(CC, getTargetMachine(), ArgLocs);
Chris Lattner227b6c52007-02-28 07:00:42 +00001296 CCInfo.AnalyzeCallOperands(Op.Val, CC_X86_64_C);
Chris Lattner3066bec2007-02-28 06:10:12 +00001297
1298 // Get a count of how many bytes are to be pushed on the stack.
1299 unsigned NumBytes = CCInfo.getNextStackOffset();
1300 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
1301
1302 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
1303 SmallVector<SDOperand, 8> MemOpChains;
1304
1305 SDOperand StackPtr;
1306
1307 // Walk the register/memloc assignments, inserting copies/loads.
1308 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1309 CCValAssign &VA = ArgLocs[i];
1310 SDOperand Arg = Op.getOperand(5+2*VA.getValNo());
1311
1312 // Promote the value if needed.
1313 switch (VA.getLocInfo()) {
1314 default: assert(0 && "Unknown loc info!");
1315 case CCValAssign::Full: break;
1316 case CCValAssign::SExt:
1317 Arg = DAG.getNode(ISD::SIGN_EXTEND, VA.getLocVT(), Arg);
1318 break;
1319 case CCValAssign::ZExt:
1320 Arg = DAG.getNode(ISD::ZERO_EXTEND, VA.getLocVT(), Arg);
1321 break;
1322 case CCValAssign::AExt:
1323 Arg = DAG.getNode(ISD::ANY_EXTEND, VA.getLocVT(), Arg);
1324 break;
1325 }
1326
1327 if (VA.isRegLoc()) {
1328 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1329 } else {
1330 assert(VA.isMemLoc());
1331 if (StackPtr.Val == 0)
1332 StackPtr = DAG.getRegister(getStackPtrReg(), getPointerTy());
1333 SDOperand PtrOff = DAG.getConstant(VA.getLocMemOffset(), getPointerTy());
1334 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
1335 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
1336 }
1337 }
1338
1339 if (!MemOpChains.empty())
1340 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1341 &MemOpChains[0], MemOpChains.size());
1342
1343 // Build a sequence of copy-to-reg nodes chained together with token chain
1344 // and flag operands which copy the outgoing args into registers.
1345 SDOperand InFlag;
1346 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1347 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1348 InFlag);
1349 InFlag = Chain.getValue(1);
1350 }
1351
1352 if (isVarArg) {
1353 // From AMD64 ABI document:
1354 // For calls that may call functions that use varargs or stdargs
1355 // (prototype-less calls or calls to functions containing ellipsis (...) in
1356 // the declaration) %al is used as hidden argument to specify the number
1357 // of SSE registers used. The contents of %al do not need to match exactly
1358 // the number of registers, but must be an ubound on the number of SSE
1359 // registers used and is in the range 0 - 8 inclusive.
1360
1361 // Count the number of XMM registers allocated.
1362 static const unsigned XMMArgRegs[] = {
1363 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1364 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1365 };
1366 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
1367
1368 Chain = DAG.getCopyToReg(Chain, X86::AL,
1369 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1370 InFlag = Chain.getValue(1);
1371 }
1372
1373 // If the callee is a GlobalAddress node (quite common, every direct call is)
1374 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
1375 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
1376 // We should use extra load for direct calls to dllimported functions in
1377 // non-JIT mode.
Evan Chenga1779b92007-03-14 22:11:11 +00001378 if (getTargetMachine().getCodeModel() != CodeModel::Large
Anton Korobeynikovfb801512007-04-16 18:10:23 +00001379 && !Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1380 getTargetMachine(), true))
Chris Lattner3066bec2007-02-28 06:10:12 +00001381 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1382 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Chenga1779b92007-03-14 22:11:11 +00001383 if (getTargetMachine().getCodeModel() != CodeModel::Large)
1384 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
Chris Lattner3066bec2007-02-28 06:10:12 +00001385
1386 // Returns a chain & a flag for retval copy to use.
1387 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1388 SmallVector<SDOperand, 8> Ops;
1389 Ops.push_back(Chain);
1390 Ops.push_back(Callee);
1391
1392 // Add argument registers to the end of the list so that they are known live
1393 // into the call.
1394 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1395 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1396 RegsToPass[i].second.getValueType()));
1397
1398 if (InFlag.Val)
1399 Ops.push_back(InFlag);
1400
1401 // FIXME: Do not generate X86ISD::TAILCALL for now.
1402 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
1403 NodeTys, &Ops[0], Ops.size());
1404 InFlag = Chain.getValue(1);
1405
1406 // Returns a flag for retval copy to use.
1407 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1408 Ops.clear();
1409 Ops.push_back(Chain);
1410 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
1411 Ops.push_back(DAG.getConstant(0, getPointerTy()));
1412 Ops.push_back(InFlag);
1413 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
1414 InFlag = Chain.getValue(1);
1415
1416 // Handle result values, copying them out of physregs into vregs that we
1417 // return.
1418 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
1419}
1420
1421
1422//===----------------------------------------------------------------------===//
1423// Other Lowering Hooks
1424//===----------------------------------------------------------------------===//
1425
1426
Chris Lattner76ac0682005-11-15 00:40:23 +00001427SDOperand X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
1428 if (ReturnAddrIndex == 0) {
1429 // Set up a frame object for the return address.
1430 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001431 if (Subtarget->is64Bit())
1432 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(8, -8);
1433 else
1434 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(4, -4);
Chris Lattner76ac0682005-11-15 00:40:23 +00001435 }
1436
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001437 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattner76ac0682005-11-15 00:40:23 +00001438}
1439
1440
1441
Evan Cheng45df7f82006-01-30 23:41:35 +00001442/// translateX86CC - do a one to one translation of a ISD::CondCode to the X86
1443/// specific condition code. It returns a false if it cannot do a direct
Chris Lattner7a627672006-09-13 03:22:10 +00001444/// translation. X86CC is the translated CondCode. LHS/RHS are modified as
1445/// needed.
Evan Cheng78038292006-04-05 23:38:46 +00001446static bool translateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
Chris Lattner7a627672006-09-13 03:22:10 +00001447 unsigned &X86CC, SDOperand &LHS, SDOperand &RHS,
1448 SelectionDAG &DAG) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001449 X86CC = X86::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00001450 if (!isFP) {
Chris Lattner971e3392006-09-13 17:04:54 +00001451 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
1452 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
1453 // X > -1 -> X == 0, jump !sign.
1454 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001455 X86CC = X86::COND_NS;
Chris Lattner971e3392006-09-13 17:04:54 +00001456 return true;
1457 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
1458 // X < 0 -> X == 0, jump on sign.
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001459 X86CC = X86::COND_S;
Chris Lattner971e3392006-09-13 17:04:54 +00001460 return true;
1461 }
Chris Lattner7a627672006-09-13 03:22:10 +00001462 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001463
Evan Cheng172fce72006-01-06 00:43:03 +00001464 switch (SetCCOpcode) {
1465 default: break;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001466 case ISD::SETEQ: X86CC = X86::COND_E; break;
1467 case ISD::SETGT: X86CC = X86::COND_G; break;
1468 case ISD::SETGE: X86CC = X86::COND_GE; break;
1469 case ISD::SETLT: X86CC = X86::COND_L; break;
1470 case ISD::SETLE: X86CC = X86::COND_LE; break;
1471 case ISD::SETNE: X86CC = X86::COND_NE; break;
1472 case ISD::SETULT: X86CC = X86::COND_B; break;
1473 case ISD::SETUGT: X86CC = X86::COND_A; break;
1474 case ISD::SETULE: X86CC = X86::COND_BE; break;
1475 case ISD::SETUGE: X86CC = X86::COND_AE; break;
Evan Cheng172fce72006-01-06 00:43:03 +00001476 }
1477 } else {
1478 // On a floating point condition, the flags are set as follows:
1479 // ZF PF CF op
1480 // 0 | 0 | 0 | X > Y
1481 // 0 | 0 | 1 | X < Y
1482 // 1 | 0 | 0 | X == Y
1483 // 1 | 1 | 1 | unordered
Chris Lattner7a627672006-09-13 03:22:10 +00001484 bool Flip = false;
Evan Cheng172fce72006-01-06 00:43:03 +00001485 switch (SetCCOpcode) {
1486 default: break;
1487 case ISD::SETUEQ:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001488 case ISD::SETEQ: X86CC = X86::COND_E; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001489 case ISD::SETOLT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001490 case ISD::SETOGT:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001491 case ISD::SETGT: X86CC = X86::COND_A; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001492 case ISD::SETOLE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001493 case ISD::SETOGE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001494 case ISD::SETGE: X86CC = X86::COND_AE; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001495 case ISD::SETUGT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001496 case ISD::SETULT:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001497 case ISD::SETLT: X86CC = X86::COND_B; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001498 case ISD::SETUGE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001499 case ISD::SETULE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001500 case ISD::SETLE: X86CC = X86::COND_BE; break;
Evan Cheng172fce72006-01-06 00:43:03 +00001501 case ISD::SETONE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001502 case ISD::SETNE: X86CC = X86::COND_NE; break;
1503 case ISD::SETUO: X86CC = X86::COND_P; break;
1504 case ISD::SETO: X86CC = X86::COND_NP; break;
Evan Cheng172fce72006-01-06 00:43:03 +00001505 }
Chris Lattner7a627672006-09-13 03:22:10 +00001506 if (Flip)
1507 std::swap(LHS, RHS);
Evan Cheng172fce72006-01-06 00:43:03 +00001508 }
Evan Cheng45df7f82006-01-30 23:41:35 +00001509
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001510 return X86CC != X86::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00001511}
1512
Evan Cheng339edad2006-01-11 00:33:36 +00001513/// hasFPCMov - is there a floating point cmov for the specific X86 condition
1514/// code. Current x86 isa includes the following FP cmov instructions:
Evan Cheng73a1ad92006-01-10 20:26:56 +00001515/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng339edad2006-01-11 00:33:36 +00001516static bool hasFPCMov(unsigned X86CC) {
Evan Cheng73a1ad92006-01-10 20:26:56 +00001517 switch (X86CC) {
1518 default:
1519 return false;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001520 case X86::COND_B:
1521 case X86::COND_BE:
1522 case X86::COND_E:
1523 case X86::COND_P:
1524 case X86::COND_A:
1525 case X86::COND_AE:
1526 case X86::COND_NE:
1527 case X86::COND_NP:
Evan Cheng73a1ad92006-01-10 20:26:56 +00001528 return true;
1529 }
1530}
1531
Evan Chengc995b452006-04-06 23:23:56 +00001532/// isUndefOrInRange - Op is either an undef node or a ConstantSDNode. Return
Evan Chengac847262006-04-07 21:53:05 +00001533/// true if Op is undef or if its value falls within the specified range (L, H].
Evan Chengc995b452006-04-06 23:23:56 +00001534static bool isUndefOrInRange(SDOperand Op, unsigned Low, unsigned Hi) {
1535 if (Op.getOpcode() == ISD::UNDEF)
1536 return true;
1537
1538 unsigned Val = cast<ConstantSDNode>(Op)->getValue();
Evan Chengac847262006-04-07 21:53:05 +00001539 return (Val >= Low && Val < Hi);
1540}
1541
1542/// isUndefOrEqual - Op is either an undef node or a ConstantSDNode. Return
1543/// true if Op is undef or if its value equal to the specified value.
1544static bool isUndefOrEqual(SDOperand Op, unsigned Val) {
1545 if (Op.getOpcode() == ISD::UNDEF)
1546 return true;
1547 return cast<ConstantSDNode>(Op)->getValue() == Val;
Evan Chengc995b452006-04-06 23:23:56 +00001548}
1549
Evan Cheng68ad48b2006-03-22 18:59:22 +00001550/// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
1551/// specifies a shuffle of elements that is suitable for input to PSHUFD.
1552bool X86::isPSHUFDMask(SDNode *N) {
1553 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1554
1555 if (N->getNumOperands() != 4)
1556 return false;
1557
1558 // Check if the value doesn't reference the second vector.
Evan Chengb7fedff2006-03-29 23:07:14 +00001559 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001560 SDOperand Arg = N->getOperand(i);
1561 if (Arg.getOpcode() == ISD::UNDEF) continue;
1562 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1563 if (cast<ConstantSDNode>(Arg)->getValue() >= 4)
Evan Chengb7fedff2006-03-29 23:07:14 +00001564 return false;
1565 }
1566
1567 return true;
1568}
1569
1570/// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng59a63552006-04-05 01:47:37 +00001571/// specifies a shuffle of elements that is suitable for input to PSHUFHW.
Evan Chengb7fedff2006-03-29 23:07:14 +00001572bool X86::isPSHUFHWMask(SDNode *N) {
1573 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1574
1575 if (N->getNumOperands() != 8)
1576 return false;
1577
1578 // Lower quadword copied in order.
1579 for (unsigned i = 0; i != 4; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001580 SDOperand Arg = N->getOperand(i);
1581 if (Arg.getOpcode() == ISD::UNDEF) continue;
1582 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1583 if (cast<ConstantSDNode>(Arg)->getValue() != i)
Evan Chengb7fedff2006-03-29 23:07:14 +00001584 return false;
1585 }
1586
1587 // Upper quadword shuffled.
1588 for (unsigned i = 4; i != 8; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001589 SDOperand Arg = N->getOperand(i);
1590 if (Arg.getOpcode() == ISD::UNDEF) continue;
1591 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1592 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00001593 if (Val < 4 || Val > 7)
1594 return false;
1595 }
1596
1597 return true;
1598}
1599
1600/// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng59a63552006-04-05 01:47:37 +00001601/// specifies a shuffle of elements that is suitable for input to PSHUFLW.
Evan Chengb7fedff2006-03-29 23:07:14 +00001602bool X86::isPSHUFLWMask(SDNode *N) {
1603 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1604
1605 if (N->getNumOperands() != 8)
1606 return false;
1607
1608 // Upper quadword copied in order.
Evan Chengac847262006-04-07 21:53:05 +00001609 for (unsigned i = 4; i != 8; ++i)
1610 if (!isUndefOrEqual(N->getOperand(i), i))
Evan Chengb7fedff2006-03-29 23:07:14 +00001611 return false;
Evan Chengb7fedff2006-03-29 23:07:14 +00001612
1613 // Lower quadword shuffled.
Evan Chengac847262006-04-07 21:53:05 +00001614 for (unsigned i = 0; i != 4; ++i)
1615 if (!isUndefOrInRange(N->getOperand(i), 0, 4))
Evan Chengb7fedff2006-03-29 23:07:14 +00001616 return false;
Evan Cheng68ad48b2006-03-22 18:59:22 +00001617
1618 return true;
1619}
1620
Evan Chengd27fb3e2006-03-24 01:18:28 +00001621/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
1622/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Chris Lattner35a08552007-02-25 07:10:00 +00001623static bool isSHUFPMask(const SDOperand *Elems, unsigned NumElems) {
Evan Cheng60f0b892006-04-20 08:58:49 +00001624 if (NumElems != 2 && NumElems != 4) return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00001625
Evan Cheng60f0b892006-04-20 08:58:49 +00001626 unsigned Half = NumElems / 2;
1627 for (unsigned i = 0; i < Half; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00001628 if (!isUndefOrInRange(Elems[i], 0, NumElems))
Evan Cheng60f0b892006-04-20 08:58:49 +00001629 return false;
1630 for (unsigned i = Half; i < NumElems; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00001631 if (!isUndefOrInRange(Elems[i], NumElems, NumElems*2))
Evan Cheng60f0b892006-04-20 08:58:49 +00001632 return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00001633
1634 return true;
1635}
1636
Evan Cheng60f0b892006-04-20 08:58:49 +00001637bool X86::isSHUFPMask(SDNode *N) {
1638 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00001639 return ::isSHUFPMask(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00001640}
1641
Evan Chengafa1cb62007-05-17 18:45:50 +00001642/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng60f0b892006-04-20 08:58:49 +00001643/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
1644/// half elements to come from vector 1 (which would equal the dest.) and
1645/// the upper half to come from vector 2.
Chris Lattner35a08552007-02-25 07:10:00 +00001646static bool isCommutedSHUFP(const SDOperand *Ops, unsigned NumOps) {
1647 if (NumOps != 2 && NumOps != 4) return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00001648
Chris Lattner35a08552007-02-25 07:10:00 +00001649 unsigned Half = NumOps / 2;
Evan Cheng60f0b892006-04-20 08:58:49 +00001650 for (unsigned i = 0; i < Half; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00001651 if (!isUndefOrInRange(Ops[i], NumOps, NumOps*2))
Evan Cheng60f0b892006-04-20 08:58:49 +00001652 return false;
Chris Lattner35a08552007-02-25 07:10:00 +00001653 for (unsigned i = Half; i < NumOps; ++i)
1654 if (!isUndefOrInRange(Ops[i], 0, NumOps))
Evan Cheng60f0b892006-04-20 08:58:49 +00001655 return false;
1656 return true;
1657}
1658
1659static bool isCommutedSHUFP(SDNode *N) {
1660 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00001661 return isCommutedSHUFP(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00001662}
1663
Evan Cheng2595a682006-03-24 02:58:06 +00001664/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
1665/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
1666bool X86::isMOVHLPSMask(SDNode *N) {
1667 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1668
Evan Cheng1a194a52006-03-28 06:50:32 +00001669 if (N->getNumOperands() != 4)
Evan Cheng2595a682006-03-24 02:58:06 +00001670 return false;
1671
Evan Cheng1a194a52006-03-28 06:50:32 +00001672 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Evan Chengac847262006-04-07 21:53:05 +00001673 return isUndefOrEqual(N->getOperand(0), 6) &&
1674 isUndefOrEqual(N->getOperand(1), 7) &&
1675 isUndefOrEqual(N->getOperand(2), 2) &&
1676 isUndefOrEqual(N->getOperand(3), 3);
Evan Cheng1a194a52006-03-28 06:50:32 +00001677}
1678
Evan Cheng922e1912006-11-07 22:14:24 +00001679/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
1680/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
1681/// <2, 3, 2, 3>
1682bool X86::isMOVHLPS_v_undef_Mask(SDNode *N) {
1683 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1684
1685 if (N->getNumOperands() != 4)
1686 return false;
1687
1688 // Expect bit0 == 2, bit1 == 3, bit2 == 2, bit3 == 3
1689 return isUndefOrEqual(N->getOperand(0), 2) &&
1690 isUndefOrEqual(N->getOperand(1), 3) &&
1691 isUndefOrEqual(N->getOperand(2), 2) &&
1692 isUndefOrEqual(N->getOperand(3), 3);
1693}
1694
Evan Chengc995b452006-04-06 23:23:56 +00001695/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
1696/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
1697bool X86::isMOVLPMask(SDNode *N) {
1698 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1699
1700 unsigned NumElems = N->getNumOperands();
1701 if (NumElems != 2 && NumElems != 4)
1702 return false;
1703
Evan Chengac847262006-04-07 21:53:05 +00001704 for (unsigned i = 0; i < NumElems/2; ++i)
1705 if (!isUndefOrEqual(N->getOperand(i), i + NumElems))
1706 return false;
Evan Chengc995b452006-04-06 23:23:56 +00001707
Evan Chengac847262006-04-07 21:53:05 +00001708 for (unsigned i = NumElems/2; i < NumElems; ++i)
1709 if (!isUndefOrEqual(N->getOperand(i), i))
1710 return false;
Evan Chengc995b452006-04-06 23:23:56 +00001711
1712 return true;
1713}
1714
1715/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng7855e4d2006-04-19 20:35:22 +00001716/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
1717/// and MOVLHPS.
Evan Chengc995b452006-04-06 23:23:56 +00001718bool X86::isMOVHPMask(SDNode *N) {
1719 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1720
1721 unsigned NumElems = N->getNumOperands();
1722 if (NumElems != 2 && NumElems != 4)
1723 return false;
1724
Evan Chengac847262006-04-07 21:53:05 +00001725 for (unsigned i = 0; i < NumElems/2; ++i)
1726 if (!isUndefOrEqual(N->getOperand(i), i))
1727 return false;
Evan Chengc995b452006-04-06 23:23:56 +00001728
1729 for (unsigned i = 0; i < NumElems/2; ++i) {
1730 SDOperand Arg = N->getOperand(i + NumElems/2);
Evan Chengac847262006-04-07 21:53:05 +00001731 if (!isUndefOrEqual(Arg, i + NumElems))
1732 return false;
Evan Chengc995b452006-04-06 23:23:56 +00001733 }
1734
1735 return true;
1736}
1737
Evan Cheng5df75882006-03-28 00:39:58 +00001738/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
1739/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Chris Lattner35a08552007-02-25 07:10:00 +00001740bool static isUNPCKLMask(const SDOperand *Elts, unsigned NumElts,
1741 bool V2IsSplat = false) {
1742 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng5df75882006-03-28 00:39:58 +00001743 return false;
1744
Chris Lattner35a08552007-02-25 07:10:00 +00001745 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
1746 SDOperand BitI = Elts[i];
1747 SDOperand BitI1 = Elts[i+1];
Evan Chengac847262006-04-07 21:53:05 +00001748 if (!isUndefOrEqual(BitI, j))
1749 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00001750 if (V2IsSplat) {
Chris Lattner35a08552007-02-25 07:10:00 +00001751 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00001752 return false;
1753 } else {
Chris Lattner35a08552007-02-25 07:10:00 +00001754 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00001755 return false;
1756 }
Evan Cheng5df75882006-03-28 00:39:58 +00001757 }
1758
1759 return true;
1760}
1761
Evan Cheng60f0b892006-04-20 08:58:49 +00001762bool X86::isUNPCKLMask(SDNode *N, bool V2IsSplat) {
1763 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00001764 return ::isUNPCKLMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
Evan Cheng60f0b892006-04-20 08:58:49 +00001765}
1766
Evan Cheng2bc32802006-03-28 02:43:26 +00001767/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
1768/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Chris Lattner35a08552007-02-25 07:10:00 +00001769bool static isUNPCKHMask(const SDOperand *Elts, unsigned NumElts,
1770 bool V2IsSplat = false) {
1771 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng2bc32802006-03-28 02:43:26 +00001772 return false;
1773
Chris Lattner35a08552007-02-25 07:10:00 +00001774 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
1775 SDOperand BitI = Elts[i];
1776 SDOperand BitI1 = Elts[i+1];
1777 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengac847262006-04-07 21:53:05 +00001778 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00001779 if (V2IsSplat) {
Chris Lattner35a08552007-02-25 07:10:00 +00001780 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00001781 return false;
1782 } else {
Chris Lattner35a08552007-02-25 07:10:00 +00001783 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00001784 return false;
1785 }
Evan Cheng2bc32802006-03-28 02:43:26 +00001786 }
1787
1788 return true;
1789}
1790
Evan Cheng60f0b892006-04-20 08:58:49 +00001791bool X86::isUNPCKHMask(SDNode *N, bool V2IsSplat) {
1792 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00001793 return ::isUNPCKHMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
Evan Cheng60f0b892006-04-20 08:58:49 +00001794}
1795
Evan Chengf3b52c82006-04-05 07:20:06 +00001796/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
1797/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
1798/// <0, 0, 1, 1>
1799bool X86::isUNPCKL_v_undef_Mask(SDNode *N) {
1800 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1801
1802 unsigned NumElems = N->getNumOperands();
Bill Wendling591eab82007-04-24 21:16:55 +00001803 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Chengf3b52c82006-04-05 07:20:06 +00001804 return false;
1805
1806 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
1807 SDOperand BitI = N->getOperand(i);
1808 SDOperand BitI1 = N->getOperand(i+1);
1809
Evan Chengac847262006-04-07 21:53:05 +00001810 if (!isUndefOrEqual(BitI, j))
1811 return false;
1812 if (!isUndefOrEqual(BitI1, j))
1813 return false;
Evan Chengf3b52c82006-04-05 07:20:06 +00001814 }
1815
1816 return true;
1817}
1818
Bill Wendling591eab82007-04-24 21:16:55 +00001819/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
1820/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
1821/// <2, 2, 3, 3>
1822bool X86::isUNPCKH_v_undef_Mask(SDNode *N) {
1823 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1824
1825 unsigned NumElems = N->getNumOperands();
1826 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
1827 return false;
1828
1829 for (unsigned i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
1830 SDOperand BitI = N->getOperand(i);
1831 SDOperand BitI1 = N->getOperand(i + 1);
1832
1833 if (!isUndefOrEqual(BitI, j))
1834 return false;
1835 if (!isUndefOrEqual(BitI1, j))
1836 return false;
1837 }
1838
1839 return true;
1840}
1841
Evan Chenge8b51802006-04-21 01:05:10 +00001842/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
1843/// specifies a shuffle of elements that is suitable for input to MOVSS,
1844/// MOVSD, and MOVD, i.e. setting the lowest element.
Chris Lattner35a08552007-02-25 07:10:00 +00001845static bool isMOVLMask(const SDOperand *Elts, unsigned NumElts) {
1846 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng12ba3e22006-04-11 00:19:04 +00001847 return false;
1848
Chris Lattner35a08552007-02-25 07:10:00 +00001849 if (!isUndefOrEqual(Elts[0], NumElts))
Evan Cheng12ba3e22006-04-11 00:19:04 +00001850 return false;
1851
Chris Lattner35a08552007-02-25 07:10:00 +00001852 for (unsigned i = 1; i < NumElts; ++i) {
1853 if (!isUndefOrEqual(Elts[i], i))
Evan Cheng12ba3e22006-04-11 00:19:04 +00001854 return false;
1855 }
1856
1857 return true;
1858}
Evan Chengf3b52c82006-04-05 07:20:06 +00001859
Evan Chenge8b51802006-04-21 01:05:10 +00001860bool X86::isMOVLMask(SDNode *N) {
Evan Cheng60f0b892006-04-20 08:58:49 +00001861 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00001862 return ::isMOVLMask(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00001863}
1864
Evan Chenge8b51802006-04-21 01:05:10 +00001865/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
1866/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng60f0b892006-04-20 08:58:49 +00001867/// element of vector 2 and the other elements to come from vector 1 in order.
Chris Lattner35a08552007-02-25 07:10:00 +00001868static bool isCommutedMOVL(const SDOperand *Ops, unsigned NumOps,
1869 bool V2IsSplat = false,
Evan Cheng89c5d042006-09-08 01:50:06 +00001870 bool V2IsUndef = false) {
Chris Lattner35a08552007-02-25 07:10:00 +00001871 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng60f0b892006-04-20 08:58:49 +00001872 return false;
1873
1874 if (!isUndefOrEqual(Ops[0], 0))
1875 return false;
1876
Chris Lattner35a08552007-02-25 07:10:00 +00001877 for (unsigned i = 1; i < NumOps; ++i) {
Evan Cheng60f0b892006-04-20 08:58:49 +00001878 SDOperand Arg = Ops[i];
Chris Lattner35a08552007-02-25 07:10:00 +00001879 if (!(isUndefOrEqual(Arg, i+NumOps) ||
1880 (V2IsUndef && isUndefOrInRange(Arg, NumOps, NumOps*2)) ||
1881 (V2IsSplat && isUndefOrEqual(Arg, NumOps))))
Evan Cheng89c5d042006-09-08 01:50:06 +00001882 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00001883 }
1884
1885 return true;
1886}
1887
Evan Cheng89c5d042006-09-08 01:50:06 +00001888static bool isCommutedMOVL(SDNode *N, bool V2IsSplat = false,
1889 bool V2IsUndef = false) {
Evan Cheng60f0b892006-04-20 08:58:49 +00001890 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00001891 return isCommutedMOVL(N->op_begin(), N->getNumOperands(),
1892 V2IsSplat, V2IsUndef);
Evan Cheng60f0b892006-04-20 08:58:49 +00001893}
1894
Evan Cheng5d247f82006-04-14 21:59:03 +00001895/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
1896/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
1897bool X86::isMOVSHDUPMask(SDNode *N) {
1898 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1899
1900 if (N->getNumOperands() != 4)
1901 return false;
1902
1903 // Expect 1, 1, 3, 3
1904 for (unsigned i = 0; i < 2; ++i) {
1905 SDOperand Arg = N->getOperand(i);
1906 if (Arg.getOpcode() == ISD::UNDEF) continue;
1907 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1908 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
1909 if (Val != 1) return false;
1910 }
Evan Cheng6222cf22006-04-15 05:37:34 +00001911
1912 bool HasHi = false;
Evan Cheng5d247f82006-04-14 21:59:03 +00001913 for (unsigned i = 2; i < 4; ++i) {
1914 SDOperand Arg = N->getOperand(i);
1915 if (Arg.getOpcode() == ISD::UNDEF) continue;
1916 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1917 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
1918 if (Val != 3) return false;
Evan Cheng6222cf22006-04-15 05:37:34 +00001919 HasHi = true;
Evan Cheng5d247f82006-04-14 21:59:03 +00001920 }
Evan Cheng65bb7202006-04-15 03:13:24 +00001921
Evan Cheng6222cf22006-04-15 05:37:34 +00001922 // Don't use movshdup if it can be done with a shufps.
1923 return HasHi;
Evan Cheng5d247f82006-04-14 21:59:03 +00001924}
1925
1926/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
1927/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
1928bool X86::isMOVSLDUPMask(SDNode *N) {
1929 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1930
1931 if (N->getNumOperands() != 4)
1932 return false;
1933
1934 // Expect 0, 0, 2, 2
1935 for (unsigned i = 0; i < 2; ++i) {
1936 SDOperand Arg = N->getOperand(i);
1937 if (Arg.getOpcode() == ISD::UNDEF) continue;
1938 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1939 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
1940 if (Val != 0) return false;
1941 }
Evan Cheng6222cf22006-04-15 05:37:34 +00001942
1943 bool HasHi = false;
Evan Cheng5d247f82006-04-14 21:59:03 +00001944 for (unsigned i = 2; i < 4; ++i) {
1945 SDOperand Arg = N->getOperand(i);
1946 if (Arg.getOpcode() == ISD::UNDEF) continue;
1947 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1948 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
1949 if (Val != 2) return false;
Evan Cheng6222cf22006-04-15 05:37:34 +00001950 HasHi = true;
Evan Cheng5d247f82006-04-14 21:59:03 +00001951 }
Evan Cheng65bb7202006-04-15 03:13:24 +00001952
Evan Cheng6222cf22006-04-15 05:37:34 +00001953 // Don't use movshdup if it can be done with a shufps.
1954 return HasHi;
Evan Cheng5d247f82006-04-14 21:59:03 +00001955}
1956
Evan Chengcea02ff2007-06-19 00:02:56 +00001957/// isIdentityMask - Return true if the specified VECTOR_SHUFFLE operand
1958/// specifies a identity operation on the LHS or RHS.
1959static bool isIdentityMask(SDNode *N, bool RHS = false) {
1960 unsigned NumElems = N->getNumOperands();
1961 for (unsigned i = 0; i < NumElems; ++i)
1962 if (!isUndefOrEqual(N->getOperand(i), i + (RHS ? NumElems : 0)))
1963 return false;
1964 return true;
1965}
1966
Evan Chengd097e672006-03-22 02:53:00 +00001967/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
1968/// a splat of a single element.
Evan Cheng5022b342006-04-17 20:43:08 +00001969static bool isSplatMask(SDNode *N) {
Evan Chengd097e672006-03-22 02:53:00 +00001970 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1971
Evan Chengd097e672006-03-22 02:53:00 +00001972 // This is a splat operation if each element of the permute is the same, and
1973 // if the value doesn't reference the second vector.
Evan Cheng4a1b0d32006-04-19 23:28:59 +00001974 unsigned NumElems = N->getNumOperands();
1975 SDOperand ElementBase;
1976 unsigned i = 0;
1977 for (; i != NumElems; ++i) {
1978 SDOperand Elt = N->getOperand(i);
Reid Spencerde46e482006-11-02 20:25:50 +00001979 if (isa<ConstantSDNode>(Elt)) {
Evan Cheng4a1b0d32006-04-19 23:28:59 +00001980 ElementBase = Elt;
1981 break;
1982 }
1983 }
1984
1985 if (!ElementBase.Val)
1986 return false;
1987
1988 for (; i != NumElems; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001989 SDOperand Arg = N->getOperand(i);
1990 if (Arg.getOpcode() == ISD::UNDEF) continue;
1991 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Evan Cheng4a1b0d32006-04-19 23:28:59 +00001992 if (Arg != ElementBase) return false;
Evan Chengd097e672006-03-22 02:53:00 +00001993 }
1994
1995 // Make sure it is a splat of the first vector operand.
Evan Cheng4a1b0d32006-04-19 23:28:59 +00001996 return cast<ConstantSDNode>(ElementBase)->getValue() < NumElems;
Evan Chengd097e672006-03-22 02:53:00 +00001997}
1998
Evan Cheng5022b342006-04-17 20:43:08 +00001999/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2000/// a splat of a single element and it's a 2 or 4 element mask.
2001bool X86::isSplatMask(SDNode *N) {
2002 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2003
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002004 // We can only splat 64-bit, and 32-bit quantities with a single instruction.
Evan Cheng5022b342006-04-17 20:43:08 +00002005 if (N->getNumOperands() != 4 && N->getNumOperands() != 2)
2006 return false;
2007 return ::isSplatMask(N);
2008}
2009
Evan Chenge056dd52006-10-27 21:08:32 +00002010/// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
2011/// specifies a splat of zero element.
2012bool X86::isSplatLoMask(SDNode *N) {
2013 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2014
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002015 for (unsigned i = 0, e = N->getNumOperands(); i < e; ++i)
Evan Chenge056dd52006-10-27 21:08:32 +00002016 if (!isUndefOrEqual(N->getOperand(i), 0))
2017 return false;
2018 return true;
2019}
2020
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002021/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2022/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2023/// instructions.
2024unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Evan Chengd097e672006-03-22 02:53:00 +00002025 unsigned NumOperands = N->getNumOperands();
2026 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2027 unsigned Mask = 0;
Evan Cheng8160fd32006-03-28 23:41:33 +00002028 for (unsigned i = 0; i < NumOperands; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002029 unsigned Val = 0;
2030 SDOperand Arg = N->getOperand(NumOperands-i-1);
2031 if (Arg.getOpcode() != ISD::UNDEF)
2032 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengd27fb3e2006-03-24 01:18:28 +00002033 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002034 Mask |= Val;
Evan Cheng8160fd32006-03-28 23:41:33 +00002035 if (i != NumOperands - 1)
2036 Mask <<= Shift;
2037 }
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002038
2039 return Mask;
2040}
2041
Evan Chengb7fedff2006-03-29 23:07:14 +00002042/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2043/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2044/// instructions.
2045unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
2046 unsigned Mask = 0;
2047 // 8 nodes, but we only care about the last 4.
2048 for (unsigned i = 7; i >= 4; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002049 unsigned Val = 0;
2050 SDOperand Arg = N->getOperand(i);
2051 if (Arg.getOpcode() != ISD::UNDEF)
2052 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002053 Mask |= (Val - 4);
2054 if (i != 4)
2055 Mask <<= 2;
2056 }
2057
2058 return Mask;
2059}
2060
2061/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2062/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2063/// instructions.
2064unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
2065 unsigned Mask = 0;
2066 // 8 nodes, but we only care about the first 4.
2067 for (int i = 3; i >= 0; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002068 unsigned Val = 0;
2069 SDOperand Arg = N->getOperand(i);
2070 if (Arg.getOpcode() != ISD::UNDEF)
2071 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002072 Mask |= Val;
2073 if (i != 0)
2074 Mask <<= 2;
2075 }
2076
2077 return Mask;
2078}
2079
Evan Cheng59a63552006-04-05 01:47:37 +00002080/// isPSHUFHW_PSHUFLWMask - true if the specified VECTOR_SHUFFLE operand
2081/// specifies a 8 element shuffle that can be broken into a pair of
2082/// PSHUFHW and PSHUFLW.
2083static bool isPSHUFHW_PSHUFLWMask(SDNode *N) {
2084 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2085
2086 if (N->getNumOperands() != 8)
2087 return false;
2088
2089 // Lower quadword shuffled.
2090 for (unsigned i = 0; i != 4; ++i) {
2091 SDOperand Arg = N->getOperand(i);
2092 if (Arg.getOpcode() == ISD::UNDEF) continue;
2093 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2094 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2095 if (Val > 4)
2096 return false;
2097 }
2098
2099 // Upper quadword shuffled.
2100 for (unsigned i = 4; i != 8; ++i) {
2101 SDOperand Arg = N->getOperand(i);
2102 if (Arg.getOpcode() == ISD::UNDEF) continue;
2103 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2104 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2105 if (Val < 4 || Val > 7)
2106 return false;
2107 }
2108
2109 return true;
2110}
2111
Evan Chengc995b452006-04-06 23:23:56 +00002112/// CommuteVectorShuffle - Swap vector_shuffle operandsas well as
2113/// values in ther permute mask.
Evan Chengc415c5b2006-10-25 21:49:50 +00002114static SDOperand CommuteVectorShuffle(SDOperand Op, SDOperand &V1,
2115 SDOperand &V2, SDOperand &Mask,
2116 SelectionDAG &DAG) {
Evan Chengc995b452006-04-06 23:23:56 +00002117 MVT::ValueType VT = Op.getValueType();
2118 MVT::ValueType MaskVT = Mask.getValueType();
Dan Gohman5c441312007-06-14 22:58:02 +00002119 MVT::ValueType EltVT = MVT::getVectorElementType(MaskVT);
Evan Chengc995b452006-04-06 23:23:56 +00002120 unsigned NumElems = Mask.getNumOperands();
Chris Lattner35a08552007-02-25 07:10:00 +00002121 SmallVector<SDOperand, 8> MaskVec;
Evan Chengc995b452006-04-06 23:23:56 +00002122
2123 for (unsigned i = 0; i != NumElems; ++i) {
2124 SDOperand Arg = Mask.getOperand(i);
Evan Chenga3caaee2006-04-19 22:48:17 +00002125 if (Arg.getOpcode() == ISD::UNDEF) {
2126 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2127 continue;
2128 }
Evan Chengc995b452006-04-06 23:23:56 +00002129 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2130 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2131 if (Val < NumElems)
2132 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2133 else
2134 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2135 }
2136
Evan Chengc415c5b2006-10-25 21:49:50 +00002137 std::swap(V1, V2);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002138 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Chengc415c5b2006-10-25 21:49:50 +00002139 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Chengc995b452006-04-06 23:23:56 +00002140}
2141
Evan Cheng7855e4d2006-04-19 20:35:22 +00002142/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2143/// match movhlps. The lower half elements should come from upper half of
2144/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002145/// half of V2 (and in order).
Evan Cheng7855e4d2006-04-19 20:35:22 +00002146static bool ShouldXformToMOVHLPS(SDNode *Mask) {
2147 unsigned NumElems = Mask->getNumOperands();
2148 if (NumElems != 4)
2149 return false;
2150 for (unsigned i = 0, e = 2; i != e; ++i)
2151 if (!isUndefOrEqual(Mask->getOperand(i), i+2))
2152 return false;
2153 for (unsigned i = 2; i != 4; ++i)
2154 if (!isUndefOrEqual(Mask->getOperand(i), i+4))
2155 return false;
2156 return true;
2157}
2158
Evan Chengc995b452006-04-06 23:23:56 +00002159/// isScalarLoadToVector - Returns true if the node is a scalar load that
2160/// is promoted to a vector.
Evan Cheng7855e4d2006-04-19 20:35:22 +00002161static inline bool isScalarLoadToVector(SDNode *N) {
2162 if (N->getOpcode() == ISD::SCALAR_TO_VECTOR) {
2163 N = N->getOperand(0).Val;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002164 return ISD::isNON_EXTLoad(N);
Evan Chengc995b452006-04-06 23:23:56 +00002165 }
2166 return false;
2167}
2168
Evan Cheng7855e4d2006-04-19 20:35:22 +00002169/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2170/// match movlp{s|d}. The lower half elements should come from lower half of
2171/// V1 (and in order), and the upper half elements should come from the upper
2172/// half of V2 (and in order). And since V1 will become the source of the
2173/// MOVLP, it must be either a vector load or a scalar load to vector.
Evan Chenge646abb2006-10-09 21:39:25 +00002174static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2, SDNode *Mask) {
Evan Chenge71fe34d2006-10-09 20:57:25 +00002175 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng7855e4d2006-04-19 20:35:22 +00002176 return false;
Evan Chenge646abb2006-10-09 21:39:25 +00002177 // Is V2 is a vector load, don't do this transformation. We will try to use
2178 // load folding shufps op.
2179 if (ISD::isNON_EXTLoad(V2))
2180 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002181
Evan Cheng7855e4d2006-04-19 20:35:22 +00002182 unsigned NumElems = Mask->getNumOperands();
2183 if (NumElems != 2 && NumElems != 4)
2184 return false;
2185 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
2186 if (!isUndefOrEqual(Mask->getOperand(i), i))
2187 return false;
2188 for (unsigned i = NumElems/2; i != NumElems; ++i)
2189 if (!isUndefOrEqual(Mask->getOperand(i), i+NumElems))
2190 return false;
2191 return true;
Evan Chengc995b452006-04-06 23:23:56 +00002192}
2193
Evan Cheng60f0b892006-04-20 08:58:49 +00002194/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2195/// all the same.
2196static bool isSplatVector(SDNode *N) {
2197 if (N->getOpcode() != ISD::BUILD_VECTOR)
2198 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002199
Evan Cheng60f0b892006-04-20 08:58:49 +00002200 SDOperand SplatValue = N->getOperand(0);
2201 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2202 if (N->getOperand(i) != SplatValue)
Evan Chengc995b452006-04-06 23:23:56 +00002203 return false;
2204 return true;
2205}
2206
Evan Cheng89c5d042006-09-08 01:50:06 +00002207/// isUndefShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2208/// to an undef.
2209static bool isUndefShuffle(SDNode *N) {
Evan Chengafa1cb62007-05-17 18:45:50 +00002210 if (N->getOpcode() != ISD::VECTOR_SHUFFLE)
Evan Cheng89c5d042006-09-08 01:50:06 +00002211 return false;
2212
2213 SDOperand V1 = N->getOperand(0);
2214 SDOperand V2 = N->getOperand(1);
2215 SDOperand Mask = N->getOperand(2);
2216 unsigned NumElems = Mask.getNumOperands();
2217 for (unsigned i = 0; i != NumElems; ++i) {
2218 SDOperand Arg = Mask.getOperand(i);
2219 if (Arg.getOpcode() != ISD::UNDEF) {
2220 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2221 if (Val < NumElems && V1.getOpcode() != ISD::UNDEF)
2222 return false;
2223 else if (Val >= NumElems && V2.getOpcode() != ISD::UNDEF)
2224 return false;
2225 }
2226 }
2227 return true;
2228}
2229
Evan Chengafa1cb62007-05-17 18:45:50 +00002230/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2231/// constant +0.0.
2232static inline bool isZeroNode(SDOperand Elt) {
2233 return ((isa<ConstantSDNode>(Elt) &&
2234 cast<ConstantSDNode>(Elt)->getValue() == 0) ||
2235 (isa<ConstantFPSDNode>(Elt) &&
2236 cast<ConstantFPSDNode>(Elt)->isExactlyValue(0.0)));
2237}
2238
2239/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2240/// to an zero vector.
2241static bool isZeroShuffle(SDNode *N) {
2242 if (N->getOpcode() != ISD::VECTOR_SHUFFLE)
2243 return false;
2244
2245 SDOperand V1 = N->getOperand(0);
2246 SDOperand V2 = N->getOperand(1);
2247 SDOperand Mask = N->getOperand(2);
2248 unsigned NumElems = Mask.getNumOperands();
2249 for (unsigned i = 0; i != NumElems; ++i) {
2250 SDOperand Arg = Mask.getOperand(i);
2251 if (Arg.getOpcode() != ISD::UNDEF) {
2252 unsigned Idx = cast<ConstantSDNode>(Arg)->getValue();
2253 if (Idx < NumElems) {
2254 unsigned Opc = V1.Val->getOpcode();
2255 if (Opc == ISD::UNDEF)
2256 continue;
2257 if (Opc != ISD::BUILD_VECTOR ||
2258 !isZeroNode(V1.Val->getOperand(Idx)))
2259 return false;
2260 } else if (Idx >= NumElems) {
2261 unsigned Opc = V2.Val->getOpcode();
2262 if (Opc == ISD::UNDEF)
2263 continue;
2264 if (Opc != ISD::BUILD_VECTOR ||
2265 !isZeroNode(V2.Val->getOperand(Idx - NumElems)))
2266 return false;
2267 }
2268 }
2269 }
2270 return true;
2271}
2272
2273/// getZeroVector - Returns a vector of specified type with all zero elements.
2274///
2275static SDOperand getZeroVector(MVT::ValueType VT, SelectionDAG &DAG) {
2276 assert(MVT::isVector(VT) && "Expected a vector type");
Dan Gohman703e0f82007-05-24 14:33:05 +00002277 unsigned NumElems = MVT::getVectorNumElements(VT);
Dan Gohman5c441312007-06-14 22:58:02 +00002278 MVT::ValueType EVT = MVT::getVectorElementType(VT);
Evan Chengafa1cb62007-05-17 18:45:50 +00002279 bool isFP = MVT::isFloatingPoint(EVT);
2280 SDOperand Zero = isFP ? DAG.getConstantFP(0.0, EVT) : DAG.getConstant(0, EVT);
2281 SmallVector<SDOperand, 8> ZeroVec(NumElems, Zero);
2282 return DAG.getNode(ISD::BUILD_VECTOR, VT, &ZeroVec[0], ZeroVec.size());
2283}
2284
Evan Cheng60f0b892006-04-20 08:58:49 +00002285/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2286/// that point to V2 points to its first element.
2287static SDOperand NormalizeMask(SDOperand Mask, SelectionDAG &DAG) {
2288 assert(Mask.getOpcode() == ISD::BUILD_VECTOR);
2289
2290 bool Changed = false;
Chris Lattner35a08552007-02-25 07:10:00 +00002291 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002292 unsigned NumElems = Mask.getNumOperands();
2293 for (unsigned i = 0; i != NumElems; ++i) {
2294 SDOperand Arg = Mask.getOperand(i);
2295 if (Arg.getOpcode() != ISD::UNDEF) {
2296 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2297 if (Val > NumElems) {
2298 Arg = DAG.getConstant(NumElems, Arg.getValueType());
2299 Changed = true;
2300 }
2301 }
2302 MaskVec.push_back(Arg);
2303 }
2304
2305 if (Changed)
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002306 Mask = DAG.getNode(ISD::BUILD_VECTOR, Mask.getValueType(),
2307 &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002308 return Mask;
2309}
2310
Evan Chenge8b51802006-04-21 01:05:10 +00002311/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2312/// operation of specified width.
2313static SDOperand getMOVLMask(unsigned NumElems, SelectionDAG &DAG) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002314 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman5c441312007-06-14 22:58:02 +00002315 MVT::ValueType BaseVT = MVT::getVectorElementType(MaskVT);
Evan Cheng60f0b892006-04-20 08:58:49 +00002316
Chris Lattner35a08552007-02-25 07:10:00 +00002317 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002318 MaskVec.push_back(DAG.getConstant(NumElems, BaseVT));
2319 for (unsigned i = 1; i != NumElems; ++i)
2320 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002321 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002322}
2323
Evan Cheng5022b342006-04-17 20:43:08 +00002324/// getUnpacklMask - Returns a vector_shuffle mask for an unpackl operation
2325/// of specified width.
2326static SDOperand getUnpacklMask(unsigned NumElems, SelectionDAG &DAG) {
2327 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman5c441312007-06-14 22:58:02 +00002328 MVT::ValueType BaseVT = MVT::getVectorElementType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002329 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng5022b342006-04-17 20:43:08 +00002330 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
2331 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2332 MaskVec.push_back(DAG.getConstant(i + NumElems, BaseVT));
2333 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002334 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng5022b342006-04-17 20:43:08 +00002335}
2336
Evan Cheng60f0b892006-04-20 08:58:49 +00002337/// getUnpackhMask - Returns a vector_shuffle mask for an unpackh operation
2338/// of specified width.
2339static SDOperand getUnpackhMask(unsigned NumElems, SelectionDAG &DAG) {
2340 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman5c441312007-06-14 22:58:02 +00002341 MVT::ValueType BaseVT = MVT::getVectorElementType(MaskVT);
Evan Cheng60f0b892006-04-20 08:58:49 +00002342 unsigned Half = NumElems/2;
Chris Lattner35a08552007-02-25 07:10:00 +00002343 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002344 for (unsigned i = 0; i != Half; ++i) {
2345 MaskVec.push_back(DAG.getConstant(i + Half, BaseVT));
2346 MaskVec.push_back(DAG.getConstant(i + NumElems + Half, BaseVT));
2347 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002348 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002349}
2350
Evan Cheng5022b342006-04-17 20:43:08 +00002351/// PromoteSplat - Promote a splat of v8i16 or v16i8 to v4i32.
2352///
2353static SDOperand PromoteSplat(SDOperand Op, SelectionDAG &DAG) {
2354 SDOperand V1 = Op.getOperand(0);
Evan Chenge8b51802006-04-21 01:05:10 +00002355 SDOperand Mask = Op.getOperand(2);
Evan Cheng5022b342006-04-17 20:43:08 +00002356 MVT::ValueType VT = Op.getValueType();
Evan Chenge8b51802006-04-21 01:05:10 +00002357 unsigned NumElems = Mask.getNumOperands();
2358 Mask = getUnpacklMask(NumElems, DAG);
Evan Cheng5022b342006-04-17 20:43:08 +00002359 while (NumElems != 4) {
Evan Chenge8b51802006-04-21 01:05:10 +00002360 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1, Mask);
Evan Cheng5022b342006-04-17 20:43:08 +00002361 NumElems >>= 1;
2362 }
2363 V1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, V1);
2364
2365 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Evan Chenge8b51802006-04-21 01:05:10 +00002366 Mask = getZeroVector(MaskVT, DAG);
Evan Cheng5022b342006-04-17 20:43:08 +00002367 SDOperand Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v4i32, V1,
Evan Chenge8b51802006-04-21 01:05:10 +00002368 DAG.getNode(ISD::UNDEF, MVT::v4i32), Mask);
Evan Cheng5022b342006-04-17 20:43:08 +00002369 return DAG.getNode(ISD::BIT_CONVERT, VT, Shuffle);
2370}
2371
Evan Cheng14215c32006-04-21 23:03:30 +00002372/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Evan Chengafa1cb62007-05-17 18:45:50 +00002373/// vector of zero or undef vector.
Evan Cheng14215c32006-04-21 23:03:30 +00002374static SDOperand getShuffleVectorZeroOrUndef(SDOperand V2, MVT::ValueType VT,
Evan Chenge8b51802006-04-21 01:05:10 +00002375 unsigned NumElems, unsigned Idx,
Evan Cheng14215c32006-04-21 23:03:30 +00002376 bool isZero, SelectionDAG &DAG) {
2377 SDOperand V1 = isZero ? getZeroVector(VT, DAG) : DAG.getNode(ISD::UNDEF, VT);
Evan Chenge8b51802006-04-21 01:05:10 +00002378 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman5c441312007-06-14 22:58:02 +00002379 MVT::ValueType EVT = MVT::getVectorElementType(MaskVT);
Evan Chenge8b51802006-04-21 01:05:10 +00002380 SDOperand Zero = DAG.getConstant(0, EVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002381 SmallVector<SDOperand, 8> MaskVec(NumElems, Zero);
Evan Chenge8b51802006-04-21 01:05:10 +00002382 MaskVec[Idx] = DAG.getConstant(NumElems, EVT);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002383 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2384 &MaskVec[0], MaskVec.size());
Evan Cheng14215c32006-04-21 23:03:30 +00002385 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Chenge8b51802006-04-21 01:05:10 +00002386}
2387
Evan Chengb0461082006-04-24 18:01:45 +00002388/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
2389///
2390static SDOperand LowerBuildVectorv16i8(SDOperand Op, unsigned NonZeros,
2391 unsigned NumNonZero, unsigned NumZero,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002392 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengb0461082006-04-24 18:01:45 +00002393 if (NumNonZero > 8)
2394 return SDOperand();
2395
2396 SDOperand V(0, 0);
2397 bool First = true;
2398 for (unsigned i = 0; i < 16; ++i) {
2399 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
2400 if (ThisIsNonZero && First) {
2401 if (NumZero)
2402 V = getZeroVector(MVT::v8i16, DAG);
2403 else
2404 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
2405 First = false;
2406 }
2407
2408 if ((i & 1) != 0) {
2409 SDOperand ThisElt(0, 0), LastElt(0, 0);
2410 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
2411 if (LastIsNonZero) {
2412 LastElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i-1));
2413 }
2414 if (ThisIsNonZero) {
2415 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i));
2416 ThisElt = DAG.getNode(ISD::SHL, MVT::i16,
2417 ThisElt, DAG.getConstant(8, MVT::i8));
2418 if (LastIsNonZero)
2419 ThisElt = DAG.getNode(ISD::OR, MVT::i16, ThisElt, LastElt);
2420 } else
2421 ThisElt = LastElt;
2422
2423 if (ThisElt.Val)
2424 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, ThisElt,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002425 DAG.getConstant(i/2, TLI.getPointerTy()));
Evan Chengb0461082006-04-24 18:01:45 +00002426 }
2427 }
2428
2429 return DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, V);
2430}
2431
Bill Wendlingd551a182007-03-22 18:42:45 +00002432/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengb0461082006-04-24 18:01:45 +00002433///
2434static SDOperand LowerBuildVectorv8i16(SDOperand Op, unsigned NonZeros,
2435 unsigned NumNonZero, unsigned NumZero,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002436 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengb0461082006-04-24 18:01:45 +00002437 if (NumNonZero > 4)
2438 return SDOperand();
2439
2440 SDOperand V(0, 0);
2441 bool First = true;
2442 for (unsigned i = 0; i < 8; ++i) {
2443 bool isNonZero = (NonZeros & (1 << i)) != 0;
2444 if (isNonZero) {
2445 if (First) {
2446 if (NumZero)
2447 V = getZeroVector(MVT::v8i16, DAG);
2448 else
2449 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
2450 First = false;
2451 }
2452 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, Op.getOperand(i),
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002453 DAG.getConstant(i, TLI.getPointerTy()));
Evan Chengb0461082006-04-24 18:01:45 +00002454 }
2455 }
2456
2457 return V;
2458}
2459
Evan Chenga9467aa2006-04-25 20:13:52 +00002460SDOperand
2461X86TargetLowering::LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2462 // All zero's are handled with pxor.
2463 if (ISD::isBuildVectorAllZeros(Op.Val))
2464 return Op;
2465
2466 // All one's are handled with pcmpeqd.
2467 if (ISD::isBuildVectorAllOnes(Op.Val))
2468 return Op;
2469
2470 MVT::ValueType VT = Op.getValueType();
Dan Gohman5c441312007-06-14 22:58:02 +00002471 MVT::ValueType EVT = MVT::getVectorElementType(VT);
Evan Chenga9467aa2006-04-25 20:13:52 +00002472 unsigned EVTBits = MVT::getSizeInBits(EVT);
2473
2474 unsigned NumElems = Op.getNumOperands();
2475 unsigned NumZero = 0;
2476 unsigned NumNonZero = 0;
2477 unsigned NonZeros = 0;
2478 std::set<SDOperand> Values;
2479 for (unsigned i = 0; i < NumElems; ++i) {
2480 SDOperand Elt = Op.getOperand(i);
2481 if (Elt.getOpcode() != ISD::UNDEF) {
2482 Values.insert(Elt);
2483 if (isZeroNode(Elt))
2484 NumZero++;
2485 else {
2486 NonZeros |= (1 << i);
2487 NumNonZero++;
2488 }
2489 }
2490 }
2491
2492 if (NumNonZero == 0)
2493 // Must be a mix of zero and undef. Return a zero vector.
2494 return getZeroVector(VT, DAG);
2495
2496 // Splat is obviously ok. Let legalizer expand it to a shuffle.
2497 if (Values.size() == 1)
2498 return SDOperand();
2499
2500 // Special case for single non-zero element.
Evan Cheng798b3062006-10-25 20:48:19 +00002501 if (NumNonZero == 1) {
Evan Chenga9467aa2006-04-25 20:13:52 +00002502 unsigned Idx = CountTrailingZeros_32(NonZeros);
2503 SDOperand Item = Op.getOperand(Idx);
2504 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
2505 if (Idx == 0)
2506 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
2507 return getShuffleVectorZeroOrUndef(Item, VT, NumElems, Idx,
2508 NumZero > 0, DAG);
2509
2510 if (EVTBits == 32) {
2511 // Turn it into a shuffle of zero and zero-extended scalar to vector.
2512 Item = getShuffleVectorZeroOrUndef(Item, VT, NumElems, 0, NumZero > 0,
2513 DAG);
2514 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman5c441312007-06-14 22:58:02 +00002515 MVT::ValueType MaskEVT = MVT::getVectorElementType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002516 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00002517 for (unsigned i = 0; i < NumElems; i++)
2518 MaskVec.push_back(DAG.getConstant((i == Idx) ? 0 : 1, MaskEVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002519 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2520 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002521 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, Item,
2522 DAG.getNode(ISD::UNDEF, VT), Mask);
2523 }
2524 }
2525
Bill Wendling591eab82007-04-24 21:16:55 +00002526 // Let legalizer expand 2-wide build_vectors.
Evan Chenga9467aa2006-04-25 20:13:52 +00002527 if (EVTBits == 64)
2528 return SDOperand();
2529
2530 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendlingad2db4a2007-03-28 00:57:11 +00002531 if (EVTBits == 8 && NumElems == 16) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002532 SDOperand V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
2533 *this);
Evan Chenga9467aa2006-04-25 20:13:52 +00002534 if (V.Val) return V;
2535 }
2536
Bill Wendlingad2db4a2007-03-28 00:57:11 +00002537 if (EVTBits == 16 && NumElems == 8) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002538 SDOperand V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
2539 *this);
Evan Chenga9467aa2006-04-25 20:13:52 +00002540 if (V.Val) return V;
2541 }
2542
2543 // If element VT is == 32 bits, turn it into a number of shuffles.
Chris Lattner35a08552007-02-25 07:10:00 +00002544 SmallVector<SDOperand, 8> V;
2545 V.resize(NumElems);
Evan Chenga9467aa2006-04-25 20:13:52 +00002546 if (NumElems == 4 && NumZero > 0) {
2547 for (unsigned i = 0; i < 4; ++i) {
2548 bool isZero = !(NonZeros & (1 << i));
2549 if (isZero)
2550 V[i] = getZeroVector(VT, DAG);
2551 else
2552 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
2553 }
2554
2555 for (unsigned i = 0; i < 2; ++i) {
2556 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
2557 default: break;
2558 case 0:
2559 V[i] = V[i*2]; // Must be a zero vector.
2560 break;
2561 case 1:
2562 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2+1], V[i*2],
2563 getMOVLMask(NumElems, DAG));
2564 break;
2565 case 2:
2566 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
2567 getMOVLMask(NumElems, DAG));
2568 break;
2569 case 3:
2570 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
2571 getUnpacklMask(NumElems, DAG));
2572 break;
2573 }
2574 }
2575
Evan Cheng9fee4422006-05-16 07:21:53 +00002576 // Take advantage of the fact GR32 to VR128 scalar_to_vector (i.e. movd)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002577 // clears the upper bits.
Evan Chenga9467aa2006-04-25 20:13:52 +00002578 // FIXME: we can do the same for v4f32 case when we know both parts of
2579 // the lower half come from scalar_to_vector (loadf32). We should do
2580 // that in post legalizer dag combiner with target specific hooks.
Evan Cheng798b3062006-10-25 20:48:19 +00002581 if (MVT::isInteger(EVT) && (NonZeros & (0x3 << 2)) == 0)
Evan Chenga9467aa2006-04-25 20:13:52 +00002582 return V[0];
2583 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman5c441312007-06-14 22:58:02 +00002584 MVT::ValueType EVT = MVT::getVectorElementType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002585 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00002586 bool Reverse = (NonZeros & 0x3) == 2;
2587 for (unsigned i = 0; i < 2; ++i)
2588 if (Reverse)
2589 MaskVec.push_back(DAG.getConstant(1-i, EVT));
2590 else
2591 MaskVec.push_back(DAG.getConstant(i, EVT));
2592 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
2593 for (unsigned i = 0; i < 2; ++i)
2594 if (Reverse)
2595 MaskVec.push_back(DAG.getConstant(1-i+NumElems, EVT));
2596 else
2597 MaskVec.push_back(DAG.getConstant(i+NumElems, EVT));
Chris Lattnered728e82006-08-11 17:38:39 +00002598 SDOperand ShufMask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2599 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002600 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[0], V[1], ShufMask);
2601 }
2602
2603 if (Values.size() > 2) {
2604 // Expand into a number of unpckl*.
2605 // e.g. for v4f32
2606 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
2607 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
2608 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
2609 SDOperand UnpckMask = getUnpacklMask(NumElems, DAG);
2610 for (unsigned i = 0; i < NumElems; ++i)
2611 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
2612 NumElems >>= 1;
2613 while (NumElems != 0) {
2614 for (unsigned i = 0; i < NumElems; ++i)
2615 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i], V[i + NumElems],
2616 UnpckMask);
2617 NumElems >>= 1;
2618 }
2619 return V[0];
2620 }
2621
2622 return SDOperand();
2623}
2624
2625SDOperand
2626X86TargetLowering::LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
2627 SDOperand V1 = Op.getOperand(0);
2628 SDOperand V2 = Op.getOperand(1);
2629 SDOperand PermMask = Op.getOperand(2);
2630 MVT::ValueType VT = Op.getValueType();
2631 unsigned NumElems = PermMask.getNumOperands();
2632 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
2633 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Cheng949bcc92006-10-16 06:36:00 +00002634 bool V1IsSplat = false;
2635 bool V2IsSplat = false;
Evan Chenga9467aa2006-04-25 20:13:52 +00002636
Evan Cheng89c5d042006-09-08 01:50:06 +00002637 if (isUndefShuffle(Op.Val))
2638 return DAG.getNode(ISD::UNDEF, VT);
2639
Evan Chengafa1cb62007-05-17 18:45:50 +00002640 if (isZeroShuffle(Op.Val))
2641 return getZeroVector(VT, DAG);
2642
Evan Chengcea02ff2007-06-19 00:02:56 +00002643 if (isIdentityMask(PermMask.Val))
2644 return V1;
2645 else if (isIdentityMask(PermMask.Val, true))
2646 return V2;
2647
Evan Chenga9467aa2006-04-25 20:13:52 +00002648 if (isSplatMask(PermMask.Val)) {
2649 if (NumElems <= 4) return Op;
2650 // Promote it to a v4i32 splat.
Evan Cheng798b3062006-10-25 20:48:19 +00002651 return PromoteSplat(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00002652 }
2653
Evan Cheng798b3062006-10-25 20:48:19 +00002654 if (X86::isMOVLMask(PermMask.Val))
2655 return (V1IsUndef) ? V2 : Op;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002656
Evan Cheng798b3062006-10-25 20:48:19 +00002657 if (X86::isMOVSHDUPMask(PermMask.Val) ||
2658 X86::isMOVSLDUPMask(PermMask.Val) ||
2659 X86::isMOVHLPSMask(PermMask.Val) ||
2660 X86::isMOVHPMask(PermMask.Val) ||
2661 X86::isMOVLPMask(PermMask.Val))
2662 return Op;
Evan Chenga9467aa2006-04-25 20:13:52 +00002663
Evan Cheng798b3062006-10-25 20:48:19 +00002664 if (ShouldXformToMOVHLPS(PermMask.Val) ||
2665 ShouldXformToMOVLP(V1.Val, V2.Val, PermMask.Val))
Evan Chengc415c5b2006-10-25 21:49:50 +00002666 return CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00002667
Evan Chengc415c5b2006-10-25 21:49:50 +00002668 bool Commuted = false;
Evan Cheng798b3062006-10-25 20:48:19 +00002669 V1IsSplat = isSplatVector(V1.Val);
2670 V2IsSplat = isSplatVector(V2.Val);
2671 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Evan Chengc415c5b2006-10-25 21:49:50 +00002672 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng798b3062006-10-25 20:48:19 +00002673 std::swap(V1IsSplat, V2IsSplat);
2674 std::swap(V1IsUndef, V2IsUndef);
Evan Chengc415c5b2006-10-25 21:49:50 +00002675 Commuted = true;
Evan Cheng798b3062006-10-25 20:48:19 +00002676 }
2677
2678 if (isCommutedMOVL(PermMask.Val, V2IsSplat, V2IsUndef)) {
2679 if (V2IsUndef) return V1;
Evan Chengc415c5b2006-10-25 21:49:50 +00002680 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng798b3062006-10-25 20:48:19 +00002681 if (V2IsSplat) {
2682 // V2 is a splat, so the mask may be malformed. That is, it may point
2683 // to any V2 element. The instruction selectior won't like this. Get
2684 // a corrected mask and commute to form a proper MOVS{S|D}.
2685 SDOperand NewMask = getMOVLMask(NumElems, DAG);
2686 if (NewMask.Val != PermMask.Val)
2687 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Evan Chenga9467aa2006-04-25 20:13:52 +00002688 }
Evan Cheng798b3062006-10-25 20:48:19 +00002689 return Op;
Evan Cheng949bcc92006-10-16 06:36:00 +00002690 }
Evan Chenga9467aa2006-04-25 20:13:52 +00002691
Evan Cheng949bcc92006-10-16 06:36:00 +00002692 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
Bill Wendling591eab82007-04-24 21:16:55 +00002693 X86::isUNPCKH_v_undef_Mask(PermMask.Val) ||
Evan Cheng949bcc92006-10-16 06:36:00 +00002694 X86::isUNPCKLMask(PermMask.Val) ||
2695 X86::isUNPCKHMask(PermMask.Val))
2696 return Op;
Evan Cheng8c5766e2006-10-04 18:33:38 +00002697
Evan Cheng798b3062006-10-25 20:48:19 +00002698 if (V2IsSplat) {
2699 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002700 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng798b3062006-10-25 20:48:19 +00002701 // new vector_shuffle with the corrected mask.
2702 SDOperand NewMask = NormalizeMask(PermMask, DAG);
2703 if (NewMask.Val != PermMask.Val) {
2704 if (X86::isUNPCKLMask(PermMask.Val, true)) {
2705 SDOperand NewMask = getUnpacklMask(NumElems, DAG);
2706 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
2707 } else if (X86::isUNPCKHMask(PermMask.Val, true)) {
2708 SDOperand NewMask = getUnpackhMask(NumElems, DAG);
2709 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Evan Chenga9467aa2006-04-25 20:13:52 +00002710 }
2711 }
2712 }
2713
2714 // Normalize the node to match x86 shuffle ops if needed
Evan Chengc415c5b2006-10-25 21:49:50 +00002715 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(PermMask.Val))
2716 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
2717
2718 if (Commuted) {
2719 // Commute is back and try unpck* again.
2720 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
2721 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
Bill Wendling591eab82007-04-24 21:16:55 +00002722 X86::isUNPCKH_v_undef_Mask(PermMask.Val) ||
Evan Chengc415c5b2006-10-25 21:49:50 +00002723 X86::isUNPCKLMask(PermMask.Val) ||
2724 X86::isUNPCKHMask(PermMask.Val))
2725 return Op;
2726 }
Evan Chenga9467aa2006-04-25 20:13:52 +00002727
2728 // If VT is integer, try PSHUF* first, then SHUFP*.
2729 if (MVT::isInteger(VT)) {
2730 if (X86::isPSHUFDMask(PermMask.Val) ||
2731 X86::isPSHUFHWMask(PermMask.Val) ||
2732 X86::isPSHUFLWMask(PermMask.Val)) {
2733 if (V2.getOpcode() != ISD::UNDEF)
2734 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
2735 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
2736 return Op;
2737 }
2738
Chris Lattnerdade6072007-05-17 17:13:13 +00002739 if (X86::isSHUFPMask(PermMask.Val) &&
2740 MVT::getSizeInBits(VT) != 64) // Don't do this for MMX.
Evan Chenga9467aa2006-04-25 20:13:52 +00002741 return Op;
2742
2743 // Handle v8i16 shuffle high / low shuffle node pair.
2744 if (VT == MVT::v8i16 && isPSHUFHW_PSHUFLWMask(PermMask.Val)) {
2745 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman5c441312007-06-14 22:58:02 +00002746 MVT::ValueType BaseVT = MVT::getVectorElementType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002747 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00002748 for (unsigned i = 0; i != 4; ++i)
2749 MaskVec.push_back(PermMask.getOperand(i));
2750 for (unsigned i = 4; i != 8; ++i)
2751 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnered728e82006-08-11 17:38:39 +00002752 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2753 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002754 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
2755 MaskVec.clear();
2756 for (unsigned i = 0; i != 4; ++i)
2757 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2758 for (unsigned i = 4; i != 8; ++i)
2759 MaskVec.push_back(PermMask.getOperand(i));
Chris Lattnered728e82006-08-11 17:38:39 +00002760 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0],MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002761 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
2762 }
2763 } else {
2764 // Floating point cases in the other order.
2765 if (X86::isSHUFPMask(PermMask.Val))
2766 return Op;
2767 if (X86::isPSHUFDMask(PermMask.Val) ||
2768 X86::isPSHUFHWMask(PermMask.Val) ||
2769 X86::isPSHUFLWMask(PermMask.Val)) {
2770 if (V2.getOpcode() != ISD::UNDEF)
2771 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
2772 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
2773 return Op;
2774 }
2775 }
2776
Chris Lattnerdade6072007-05-17 17:13:13 +00002777 if (NumElems == 4 &&
2778 // Don't do this for MMX.
2779 MVT::getSizeInBits(VT) != 64) {
Evan Chenga9467aa2006-04-25 20:13:52 +00002780 MVT::ValueType MaskVT = PermMask.getValueType();
Dan Gohman5c441312007-06-14 22:58:02 +00002781 MVT::ValueType MaskEVT = MVT::getVectorElementType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002782 SmallVector<std::pair<int, int>, 8> Locs;
Evan Cheng3cd43622006-04-28 07:03:38 +00002783 Locs.reserve(NumElems);
Chris Lattner35a08552007-02-25 07:10:00 +00002784 SmallVector<SDOperand, 8> Mask1(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
2785 SmallVector<SDOperand, 8> Mask2(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
Evan Cheng3cd43622006-04-28 07:03:38 +00002786 unsigned NumHi = 0;
2787 unsigned NumLo = 0;
2788 // If no more than two elements come from either vector. This can be
2789 // implemented with two shuffles. First shuffle gather the elements.
2790 // The second shuffle, which takes the first shuffle as both of its
2791 // vector operands, put the elements into the right order.
2792 for (unsigned i = 0; i != NumElems; ++i) {
2793 SDOperand Elt = PermMask.getOperand(i);
2794 if (Elt.getOpcode() == ISD::UNDEF) {
2795 Locs[i] = std::make_pair(-1, -1);
2796 } else {
2797 unsigned Val = cast<ConstantSDNode>(Elt)->getValue();
2798 if (Val < NumElems) {
2799 Locs[i] = std::make_pair(0, NumLo);
2800 Mask1[NumLo] = Elt;
2801 NumLo++;
2802 } else {
2803 Locs[i] = std::make_pair(1, NumHi);
2804 if (2+NumHi < NumElems)
2805 Mask1[2+NumHi] = Elt;
2806 NumHi++;
2807 }
2808 }
2809 }
2810 if (NumLo <= 2 && NumHi <= 2) {
2811 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00002812 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2813 &Mask1[0], Mask1.size()));
Evan Cheng3cd43622006-04-28 07:03:38 +00002814 for (unsigned i = 0; i != NumElems; ++i) {
2815 if (Locs[i].first == -1)
2816 continue;
2817 else {
2818 unsigned Idx = (i < NumElems/2) ? 0 : NumElems;
2819 Idx += Locs[i].first * (NumElems/2) + Locs[i].second;
2820 Mask2[i] = DAG.getConstant(Idx, MaskEVT);
2821 }
2822 }
2823
2824 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1,
Chris Lattnered728e82006-08-11 17:38:39 +00002825 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2826 &Mask2[0], Mask2.size()));
Evan Cheng3cd43622006-04-28 07:03:38 +00002827 }
2828
2829 // Break it into (shuffle shuffle_hi, shuffle_lo).
2830 Locs.clear();
Chris Lattner35a08552007-02-25 07:10:00 +00002831 SmallVector<SDOperand,8> LoMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
2832 SmallVector<SDOperand,8> HiMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
2833 SmallVector<SDOperand,8> *MaskPtr = &LoMask;
Evan Chenga9467aa2006-04-25 20:13:52 +00002834 unsigned MaskIdx = 0;
2835 unsigned LoIdx = 0;
2836 unsigned HiIdx = NumElems/2;
2837 for (unsigned i = 0; i != NumElems; ++i) {
2838 if (i == NumElems/2) {
2839 MaskPtr = &HiMask;
2840 MaskIdx = 1;
2841 LoIdx = 0;
2842 HiIdx = NumElems/2;
2843 }
2844 SDOperand Elt = PermMask.getOperand(i);
2845 if (Elt.getOpcode() == ISD::UNDEF) {
2846 Locs[i] = std::make_pair(-1, -1);
2847 } else if (cast<ConstantSDNode>(Elt)->getValue() < NumElems) {
2848 Locs[i] = std::make_pair(MaskIdx, LoIdx);
2849 (*MaskPtr)[LoIdx] = Elt;
2850 LoIdx++;
2851 } else {
2852 Locs[i] = std::make_pair(MaskIdx, HiIdx);
2853 (*MaskPtr)[HiIdx] = Elt;
2854 HiIdx++;
2855 }
2856 }
2857
Chris Lattner3d826992006-05-16 06:45:34 +00002858 SDOperand LoShuffle =
2859 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00002860 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2861 &LoMask[0], LoMask.size()));
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002862 SDOperand HiShuffle =
Chris Lattner3d826992006-05-16 06:45:34 +00002863 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00002864 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2865 &HiMask[0], HiMask.size()));
Chris Lattner35a08552007-02-25 07:10:00 +00002866 SmallVector<SDOperand, 8> MaskOps;
Evan Chenga9467aa2006-04-25 20:13:52 +00002867 for (unsigned i = 0; i != NumElems; ++i) {
2868 if (Locs[i].first == -1) {
2869 MaskOps.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
2870 } else {
2871 unsigned Idx = Locs[i].first * NumElems + Locs[i].second;
2872 MaskOps.push_back(DAG.getConstant(Idx, MaskEVT));
2873 }
2874 }
2875 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, LoShuffle, HiShuffle,
Chris Lattnered728e82006-08-11 17:38:39 +00002876 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2877 &MaskOps[0], MaskOps.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00002878 }
2879
2880 return SDOperand();
2881}
2882
2883SDOperand
2884X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
2885 if (!isa<ConstantSDNode>(Op.getOperand(1)))
2886 return SDOperand();
2887
2888 MVT::ValueType VT = Op.getValueType();
2889 // TODO: handle v16i8.
2890 if (MVT::getSizeInBits(VT) == 16) {
2891 // Transform it so it match pextrw which produces a 32-bit result.
2892 MVT::ValueType EVT = (MVT::ValueType)(VT+1);
2893 SDOperand Extract = DAG.getNode(X86ISD::PEXTRW, EVT,
2894 Op.getOperand(0), Op.getOperand(1));
2895 SDOperand Assert = DAG.getNode(ISD::AssertZext, EVT, Extract,
2896 DAG.getValueType(VT));
2897 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
2898 } else if (MVT::getSizeInBits(VT) == 32) {
2899 SDOperand Vec = Op.getOperand(0);
2900 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
2901 if (Idx == 0)
2902 return Op;
Evan Chenga9467aa2006-04-25 20:13:52 +00002903 // SHUFPS the element to the lowest double word, then movss.
2904 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Chris Lattner35a08552007-02-25 07:10:00 +00002905 SmallVector<SDOperand, 8> IdxVec;
Dan Gohman5c441312007-06-14 22:58:02 +00002906 IdxVec.push_back(DAG.getConstant(Idx, MVT::getVectorElementType(MaskVT)));
2907 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(MaskVT)));
2908 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(MaskVT)));
2909 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(MaskVT)));
Chris Lattnered728e82006-08-11 17:38:39 +00002910 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2911 &IdxVec[0], IdxVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002912 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
Evan Cheng922e1912006-11-07 22:14:24 +00002913 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
Evan Chenga9467aa2006-04-25 20:13:52 +00002914 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Evan Chengde7156f2006-06-15 08:14:54 +00002915 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00002916 } else if (MVT::getSizeInBits(VT) == 64) {
2917 SDOperand Vec = Op.getOperand(0);
2918 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
2919 if (Idx == 0)
2920 return Op;
2921
2922 // UNPCKHPD the element to the lowest double word, then movsd.
2923 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
2924 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
2925 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Chris Lattner35a08552007-02-25 07:10:00 +00002926 SmallVector<SDOperand, 8> IdxVec;
Dan Gohman5c441312007-06-14 22:58:02 +00002927 IdxVec.push_back(DAG.getConstant(1, MVT::getVectorElementType(MaskVT)));
2928 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(MaskVT)));
Chris Lattnered728e82006-08-11 17:38:39 +00002929 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2930 &IdxVec[0], IdxVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002931 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
2932 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
2933 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Evan Chengde7156f2006-06-15 08:14:54 +00002934 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00002935 }
2936
2937 return SDOperand();
2938}
2939
2940SDOperand
2941X86TargetLowering::LowerINSERT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng9fee4422006-05-16 07:21:53 +00002942 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
Evan Chenga9467aa2006-04-25 20:13:52 +00002943 // as its second argument.
2944 MVT::ValueType VT = Op.getValueType();
Dan Gohman5c441312007-06-14 22:58:02 +00002945 MVT::ValueType BaseVT = MVT::getVectorElementType(VT);
Evan Chenga9467aa2006-04-25 20:13:52 +00002946 SDOperand N0 = Op.getOperand(0);
2947 SDOperand N1 = Op.getOperand(1);
2948 SDOperand N2 = Op.getOperand(2);
2949 if (MVT::getSizeInBits(BaseVT) == 16) {
2950 if (N1.getValueType() != MVT::i32)
2951 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
2952 if (N2.getValueType() != MVT::i32)
2953 N2 = DAG.getConstant(cast<ConstantSDNode>(N2)->getValue(), MVT::i32);
2954 return DAG.getNode(X86ISD::PINSRW, VT, N0, N1, N2);
2955 } else if (MVT::getSizeInBits(BaseVT) == 32) {
2956 unsigned Idx = cast<ConstantSDNode>(N2)->getValue();
2957 if (Idx == 0) {
2958 // Use a movss.
2959 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, N1);
2960 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Dan Gohman5c441312007-06-14 22:58:02 +00002961 MVT::ValueType BaseVT = MVT::getVectorElementType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002962 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00002963 MaskVec.push_back(DAG.getConstant(4, BaseVT));
2964 for (unsigned i = 1; i <= 3; ++i)
2965 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2966 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, N0, N1,
Chris Lattnered728e82006-08-11 17:38:39 +00002967 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2968 &MaskVec[0], MaskVec.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00002969 } else {
2970 // Use two pinsrw instructions to insert a 32 bit value.
2971 Idx <<= 1;
2972 if (MVT::isFloatingPoint(N1.getValueType())) {
Evan Chenge71fe34d2006-10-09 20:57:25 +00002973 if (ISD::isNON_EXTLoad(N1.Val)) {
Evan Cheng9fee4422006-05-16 07:21:53 +00002974 // Just load directly from f32mem to GR32.
Evan Chenge71fe34d2006-10-09 20:57:25 +00002975 LoadSDNode *LD = cast<LoadSDNode>(N1);
2976 N1 = DAG.getLoad(MVT::i32, LD->getChain(), LD->getBasePtr(),
2977 LD->getSrcValue(), LD->getSrcValueOffset());
Evan Chenga9467aa2006-04-25 20:13:52 +00002978 } else {
2979 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v4f32, N1);
2980 N1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, N1);
2981 N1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00002982 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00002983 }
2984 }
2985 N0 = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, N0);
2986 N0 = DAG.getNode(X86ISD::PINSRW, MVT::v8i16, N0, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00002987 DAG.getConstant(Idx, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00002988 N1 = DAG.getNode(ISD::SRL, MVT::i32, N1, DAG.getConstant(16, MVT::i8));
2989 N0 = DAG.getNode(X86ISD::PINSRW, MVT::v8i16, N0, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00002990 DAG.getConstant(Idx+1, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00002991 return DAG.getNode(ISD::BIT_CONVERT, VT, N0);
2992 }
2993 }
2994
2995 return SDOperand();
2996}
2997
2998SDOperand
2999X86TargetLowering::LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
3000 SDOperand AnyExt = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, Op.getOperand(0));
3001 return DAG.getNode(X86ISD::S2VEC, Op.getValueType(), AnyExt);
3002}
3003
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003004// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
Evan Chenga9467aa2006-04-25 20:13:52 +00003005// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
3006// one of the above mentioned nodes. It has to be wrapped because otherwise
3007// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
3008// be used to form addressing mode. These wrapped nodes will be selected
3009// into MOV32ri.
3010SDOperand
3011X86TargetLowering::LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
3012 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Cheng0b169222006-11-29 23:19:46 +00003013 SDOperand Result = DAG.getTargetConstantPool(CP->getConstVal(),
3014 getPointerTy(),
3015 CP->getAlignment());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003016 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003017 // With PIC, the address is actually $g + Offset.
3018 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3019 !Subtarget->isPICStyleRIPRel()) {
3020 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3021 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3022 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003023 }
3024
3025 return Result;
3026}
3027
3028SDOperand
3029X86TargetLowering::LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
3030 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Cheng0b169222006-11-29 23:19:46 +00003031 SDOperand Result = DAG.getTargetGlobalAddress(GV, getPointerTy());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003032 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003033 // With PIC, the address is actually $g + Offset.
3034 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3035 !Subtarget->isPICStyleRIPRel()) {
3036 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3037 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3038 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003039 }
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00003040
3041 // For Darwin & Mingw32, external and weak symbols are indirect, so we want to
3042 // load the value at address GV, not the value of GV itself. This means that
3043 // the GlobalAddress must be in the base or index register of the address, not
3044 // the GV offset field. Platform check is inside GVRequiresExtraLoad() call
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003045 // The same applies for external symbols during PIC codegen
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00003046 if (Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false))
3047 Result = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), Result, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003048
3049 return Result;
3050}
3051
Lauro Ramos Venancio25188892007-04-20 21:38:10 +00003052// Lower ISD::GlobalTLSAddress using the "general dynamic" model
3053static SDOperand
3054LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
3055 const MVT::ValueType PtrVT) {
3056 SDOperand InFlag;
3057 SDOperand Chain = DAG.getCopyToReg(DAG.getEntryNode(), X86::EBX,
3058 DAG.getNode(X86ISD::GlobalBaseReg,
3059 PtrVT), InFlag);
3060 InFlag = Chain.getValue(1);
3061
3062 // emit leal symbol@TLSGD(,%ebx,1), %eax
3063 SDVTList NodeTys = DAG.getVTList(PtrVT, MVT::Other, MVT::Flag);
3064 SDOperand TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
3065 GA->getValueType(0),
3066 GA->getOffset());
3067 SDOperand Ops[] = { Chain, TGA, InFlag };
3068 SDOperand Result = DAG.getNode(X86ISD::TLSADDR, NodeTys, Ops, 3);
3069 InFlag = Result.getValue(2);
3070 Chain = Result.getValue(1);
3071
3072 // call ___tls_get_addr. This function receives its argument in
3073 // the register EAX.
3074 Chain = DAG.getCopyToReg(Chain, X86::EAX, Result, InFlag);
3075 InFlag = Chain.getValue(1);
3076
3077 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
3078 SDOperand Ops1[] = { Chain,
3079 DAG.getTargetExternalSymbol("___tls_get_addr",
3080 PtrVT),
3081 DAG.getRegister(X86::EAX, PtrVT),
3082 DAG.getRegister(X86::EBX, PtrVT),
3083 InFlag };
3084 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops1, 5);
3085 InFlag = Chain.getValue(1);
3086
3087 return DAG.getCopyFromReg(Chain, X86::EAX, PtrVT, InFlag);
3088}
3089
3090// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
3091// "local exec" model.
3092static SDOperand
3093LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
3094 const MVT::ValueType PtrVT) {
3095 // Get the Thread Pointer
3096 SDOperand ThreadPointer = DAG.getNode(X86ISD::THREAD_POINTER, PtrVT);
3097 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
3098 // exec)
3099 SDOperand TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
3100 GA->getValueType(0),
3101 GA->getOffset());
3102 SDOperand Offset = DAG.getNode(X86ISD::Wrapper, PtrVT, TGA);
Lauro Ramos Venancioefb80772007-04-22 22:50:52 +00003103
3104 if (GA->getGlobal()->isDeclaration()) // initial exec TLS model
3105 Offset = DAG.getLoad(PtrVT, DAG.getEntryNode(), Offset, NULL, 0);
3106
Lauro Ramos Venancio25188892007-04-20 21:38:10 +00003107 // The address of the thread local variable is the add of the thread
3108 // pointer with the offset of the variable.
3109 return DAG.getNode(ISD::ADD, PtrVT, ThreadPointer, Offset);
3110}
3111
3112SDOperand
3113X86TargetLowering::LowerGlobalTLSAddress(SDOperand Op, SelectionDAG &DAG) {
3114 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio4e919082007-04-21 20:56:26 +00003115 // TODO: implement the "initial exec"model for pic executables
3116 assert(!Subtarget->is64Bit() && Subtarget->isTargetELF() &&
3117 "TLS not implemented for non-ELF and 64-bit targets");
Lauro Ramos Venancio25188892007-04-20 21:38:10 +00003118 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
3119 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
3120 // otherwise use the "Local Exec"TLS Model
3121 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
3122 return LowerToTLSGeneralDynamicModel(GA, DAG, getPointerTy());
3123 else
3124 return LowerToTLSExecModel(GA, DAG, getPointerTy());
3125}
3126
Evan Chenga9467aa2006-04-25 20:13:52 +00003127SDOperand
3128X86TargetLowering::LowerExternalSymbol(SDOperand Op, SelectionDAG &DAG) {
3129 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Evan Cheng0b169222006-11-29 23:19:46 +00003130 SDOperand Result = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003131 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003132 // With PIC, the address is actually $g + Offset.
3133 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3134 !Subtarget->isPICStyleRIPRel()) {
3135 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3136 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3137 Result);
3138 }
3139
3140 return Result;
3141}
3142
3143SDOperand X86TargetLowering::LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
3144 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
3145 SDOperand Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy());
3146 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
3147 // With PIC, the address is actually $g + Offset.
3148 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3149 !Subtarget->isPICStyleRIPRel()) {
3150 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3151 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3152 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003153 }
3154
3155 return Result;
3156}
3157
3158SDOperand X86TargetLowering::LowerShift(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng9c249c32006-01-09 18:33:28 +00003159 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
3160 "Not an i64 shift!");
3161 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
3162 SDOperand ShOpLo = Op.getOperand(0);
3163 SDOperand ShOpHi = Op.getOperand(1);
3164 SDOperand ShAmt = Op.getOperand(2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003165 SDOperand Tmp1 = isSRA ?
3166 DAG.getNode(ISD::SRA, MVT::i32, ShOpHi, DAG.getConstant(31, MVT::i8)) :
3167 DAG.getConstant(0, MVT::i32);
Evan Cheng9c249c32006-01-09 18:33:28 +00003168
3169 SDOperand Tmp2, Tmp3;
3170 if (Op.getOpcode() == ISD::SHL_PARTS) {
3171 Tmp2 = DAG.getNode(X86ISD::SHLD, MVT::i32, ShOpHi, ShOpLo, ShAmt);
3172 Tmp3 = DAG.getNode(ISD::SHL, MVT::i32, ShOpLo, ShAmt);
3173 } else {
3174 Tmp2 = DAG.getNode(X86ISD::SHRD, MVT::i32, ShOpLo, ShOpHi, ShAmt);
Evan Cheng267ba592006-01-19 01:46:14 +00003175 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, MVT::i32, ShOpHi, ShAmt);
Evan Cheng9c249c32006-01-09 18:33:28 +00003176 }
3177
Evan Cheng4259a0f2006-09-11 02:19:56 +00003178 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3179 SDOperand AndNode = DAG.getNode(ISD::AND, MVT::i8, ShAmt,
3180 DAG.getConstant(32, MVT::i8));
3181 SDOperand COps[]={DAG.getEntryNode(), AndNode, DAG.getConstant(0, MVT::i8)};
3182 SDOperand InFlag = DAG.getNode(X86ISD::CMP, VTs, 2, COps, 3).getValue(1);
Evan Cheng9c249c32006-01-09 18:33:28 +00003183
3184 SDOperand Hi, Lo;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003185 SDOperand CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng9c249c32006-01-09 18:33:28 +00003186
Evan Cheng4259a0f2006-09-11 02:19:56 +00003187 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::Flag);
3188 SmallVector<SDOperand, 4> Ops;
Evan Cheng9c249c32006-01-09 18:33:28 +00003189 if (Op.getOpcode() == ISD::SHL_PARTS) {
3190 Ops.push_back(Tmp2);
3191 Ops.push_back(Tmp3);
3192 Ops.push_back(CC);
3193 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003194 Hi = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003195 InFlag = Hi.getValue(1);
3196
3197 Ops.clear();
3198 Ops.push_back(Tmp3);
3199 Ops.push_back(Tmp1);
3200 Ops.push_back(CC);
3201 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003202 Lo = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003203 } else {
3204 Ops.push_back(Tmp2);
3205 Ops.push_back(Tmp3);
3206 Ops.push_back(CC);
Evan Cheng12181af2006-01-09 22:29:54 +00003207 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003208 Lo = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003209 InFlag = Lo.getValue(1);
3210
3211 Ops.clear();
3212 Ops.push_back(Tmp3);
3213 Ops.push_back(Tmp1);
3214 Ops.push_back(CC);
3215 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003216 Hi = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003217 }
3218
Evan Cheng4259a0f2006-09-11 02:19:56 +00003219 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::i32);
Evan Cheng9c249c32006-01-09 18:33:28 +00003220 Ops.clear();
3221 Ops.push_back(Lo);
3222 Ops.push_back(Hi);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003223 return DAG.getNode(ISD::MERGE_VALUES, VTs, 2, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003224}
Evan Cheng6305e502006-01-12 22:54:21 +00003225
Evan Chenga9467aa2006-04-25 20:13:52 +00003226SDOperand X86TargetLowering::LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
3227 assert(Op.getOperand(0).getValueType() <= MVT::i64 &&
3228 Op.getOperand(0).getValueType() >= MVT::i16 &&
3229 "Unknown SINT_TO_FP to lower!");
3230
3231 SDOperand Result;
3232 MVT::ValueType SrcVT = Op.getOperand(0).getValueType();
3233 unsigned Size = MVT::getSizeInBits(SrcVT)/8;
3234 MachineFunction &MF = DAG.getMachineFunction();
3235 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
3236 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Evan Chengdf9ac472006-10-05 23:01:46 +00003237 SDOperand Chain = DAG.getStore(DAG.getEntryNode(), Op.getOperand(0),
Evan Chengab51cf22006-10-13 21:14:26 +00003238 StackSlot, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003239
3240 // Build the FILD
Chris Lattner35a08552007-02-25 07:10:00 +00003241 SDVTList Tys;
3242 if (X86ScalarSSE)
3243 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
3244 else
3245 Tys = DAG.getVTList(MVT::f64, MVT::Other);
3246 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003247 Ops.push_back(Chain);
3248 Ops.push_back(StackSlot);
3249 Ops.push_back(DAG.getValueType(SrcVT));
3250 Result = DAG.getNode(X86ScalarSSE ? X86ISD::FILD_FLAG :X86ISD::FILD,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003251 Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003252
3253 if (X86ScalarSSE) {
3254 Chain = Result.getValue(1);
3255 SDOperand InFlag = Result.getValue(2);
3256
3257 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
3258 // shouldn't be necessary except that RFP cannot be live across
3259 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattner76ac0682005-11-15 00:40:23 +00003260 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenga9467aa2006-04-25 20:13:52 +00003261 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Chris Lattner76ac0682005-11-15 00:40:23 +00003262 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Chris Lattner35a08552007-02-25 07:10:00 +00003263 Tys = DAG.getVTList(MVT::Other);
3264 SmallVector<SDOperand, 8> Ops;
Evan Cheng6305e502006-01-12 22:54:21 +00003265 Ops.push_back(Chain);
Evan Chenga9467aa2006-04-25 20:13:52 +00003266 Ops.push_back(Result);
Chris Lattner76ac0682005-11-15 00:40:23 +00003267 Ops.push_back(StackSlot);
Evan Chenga9467aa2006-04-25 20:13:52 +00003268 Ops.push_back(DAG.getValueType(Op.getValueType()));
3269 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003270 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Evan Chenge71fe34d2006-10-09 20:57:25 +00003271 Result = DAG.getLoad(Op.getValueType(), Chain, StackSlot, NULL, 0);
Chris Lattner76ac0682005-11-15 00:40:23 +00003272 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003273
Evan Chenga9467aa2006-04-25 20:13:52 +00003274 return Result;
3275}
3276
3277SDOperand X86TargetLowering::LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
3278 assert(Op.getValueType() <= MVT::i64 && Op.getValueType() >= MVT::i16 &&
3279 "Unknown FP_TO_SINT to lower!");
3280 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
3281 // stack slot.
3282 MachineFunction &MF = DAG.getMachineFunction();
3283 unsigned MemSize = MVT::getSizeInBits(Op.getValueType())/8;
3284 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
3285 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
3286
3287 unsigned Opc;
3288 switch (Op.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00003289 default: assert(0 && "Invalid FP_TO_SINT to lower!");
3290 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
3291 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
3292 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Chenga9467aa2006-04-25 20:13:52 +00003293 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003294
Evan Chenga9467aa2006-04-25 20:13:52 +00003295 SDOperand Chain = DAG.getEntryNode();
3296 SDOperand Value = Op.getOperand(0);
3297 if (X86ScalarSSE) {
3298 assert(Op.getValueType() == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Evan Chengab51cf22006-10-13 21:14:26 +00003299 Chain = DAG.getStore(Chain, Value, StackSlot, NULL, 0);
Chris Lattner35a08552007-02-25 07:10:00 +00003300 SDVTList Tys = DAG.getVTList(MVT::f64, MVT::Other);
3301 SDOperand Ops[] = {
3302 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
3303 };
3304 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
Evan Chenga9467aa2006-04-25 20:13:52 +00003305 Chain = Value.getValue(1);
3306 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
3307 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
3308 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003309
Evan Chenga9467aa2006-04-25 20:13:52 +00003310 // Build the FP_TO_INT*_IN_MEM
Chris Lattner35a08552007-02-25 07:10:00 +00003311 SDOperand Ops[] = { Chain, Value, StackSlot };
3312 SDOperand FIST = DAG.getNode(Opc, MVT::Other, Ops, 3);
Evan Cheng172fce72006-01-06 00:43:03 +00003313
Evan Chenga9467aa2006-04-25 20:13:52 +00003314 // Load the result.
Evan Chenge71fe34d2006-10-09 20:57:25 +00003315 return DAG.getLoad(Op.getValueType(), FIST, StackSlot, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003316}
3317
3318SDOperand X86TargetLowering::LowerFABS(SDOperand Op, SelectionDAG &DAG) {
3319 MVT::ValueType VT = Op.getValueType();
3320 const Type *OpNTy = MVT::getTypeForValueType(VT);
3321 std::vector<Constant*> CV;
3322 if (VT == MVT::f64) {
3323 CV.push_back(ConstantFP::get(OpNTy, BitsToDouble(~(1ULL << 63))));
3324 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3325 } else {
3326 CV.push_back(ConstantFP::get(OpNTy, BitsToFloat(~(1U << 31))));
3327 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3328 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3329 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3330 }
3331 Constant *CS = ConstantStruct::get(CV);
3332 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattner35a08552007-02-25 07:10:00 +00003333 SDVTList Tys = DAG.getVTList(VT, MVT::Other);
Evan Chengbd1c5a82006-08-11 09:08:15 +00003334 SmallVector<SDOperand, 3> Ops;
3335 Ops.push_back(DAG.getEntryNode());
3336 Ops.push_back(CPIdx);
3337 Ops.push_back(DAG.getSrcValue(NULL));
3338 SDOperand Mask = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003339 return DAG.getNode(X86ISD::FAND, VT, Op.getOperand(0), Mask);
3340}
3341
3342SDOperand X86TargetLowering::LowerFNEG(SDOperand Op, SelectionDAG &DAG) {
3343 MVT::ValueType VT = Op.getValueType();
3344 const Type *OpNTy = MVT::getTypeForValueType(VT);
3345 std::vector<Constant*> CV;
3346 if (VT == MVT::f64) {
3347 CV.push_back(ConstantFP::get(OpNTy, BitsToDouble(1ULL << 63)));
3348 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3349 } else {
3350 CV.push_back(ConstantFP::get(OpNTy, BitsToFloat(1U << 31)));
3351 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3352 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3353 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3354 }
3355 Constant *CS = ConstantStruct::get(CV);
3356 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattner35a08552007-02-25 07:10:00 +00003357 SDVTList Tys = DAG.getVTList(VT, MVT::Other);
Evan Chengbd1c5a82006-08-11 09:08:15 +00003358 SmallVector<SDOperand, 3> Ops;
3359 Ops.push_back(DAG.getEntryNode());
3360 Ops.push_back(CPIdx);
3361 Ops.push_back(DAG.getSrcValue(NULL));
3362 SDOperand Mask = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003363 return DAG.getNode(X86ISD::FXOR, VT, Op.getOperand(0), Mask);
3364}
3365
Evan Cheng4363e882007-01-05 07:55:56 +00003366SDOperand X86TargetLowering::LowerFCOPYSIGN(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng82241c82007-01-05 21:37:56 +00003367 SDOperand Op0 = Op.getOperand(0);
3368 SDOperand Op1 = Op.getOperand(1);
Evan Cheng4363e882007-01-05 07:55:56 +00003369 MVT::ValueType VT = Op.getValueType();
Evan Cheng82241c82007-01-05 21:37:56 +00003370 MVT::ValueType SrcVT = Op1.getValueType();
Evan Cheng4363e882007-01-05 07:55:56 +00003371 const Type *SrcTy = MVT::getTypeForValueType(SrcVT);
Evan Cheng82241c82007-01-05 21:37:56 +00003372
3373 // If second operand is smaller, extend it first.
3374 if (MVT::getSizeInBits(SrcVT) < MVT::getSizeInBits(VT)) {
3375 Op1 = DAG.getNode(ISD::FP_EXTEND, VT, Op1);
3376 SrcVT = VT;
3377 }
3378
Evan Cheng4363e882007-01-05 07:55:56 +00003379 // First get the sign bit of second operand.
3380 std::vector<Constant*> CV;
3381 if (SrcVT == MVT::f64) {
3382 CV.push_back(ConstantFP::get(SrcTy, BitsToDouble(1ULL << 63)));
3383 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3384 } else {
3385 CV.push_back(ConstantFP::get(SrcTy, BitsToFloat(1U << 31)));
3386 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3387 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3388 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3389 }
3390 Constant *CS = ConstantStruct::get(CV);
3391 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattnere56fef92007-02-25 06:40:16 +00003392 SDVTList Tys = DAG.getVTList(SrcVT, MVT::Other);
Evan Cheng4363e882007-01-05 07:55:56 +00003393 SmallVector<SDOperand, 3> Ops;
3394 Ops.push_back(DAG.getEntryNode());
3395 Ops.push_back(CPIdx);
3396 Ops.push_back(DAG.getSrcValue(NULL));
Evan Cheng82241c82007-01-05 21:37:56 +00003397 SDOperand Mask1 = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
3398 SDOperand SignBit = DAG.getNode(X86ISD::FAND, SrcVT, Op1, Mask1);
Evan Cheng4363e882007-01-05 07:55:56 +00003399
3400 // Shift sign bit right or left if the two operands have different types.
3401 if (MVT::getSizeInBits(SrcVT) > MVT::getSizeInBits(VT)) {
3402 // Op0 is MVT::f32, Op1 is MVT::f64.
3403 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2f64, SignBit);
3404 SignBit = DAG.getNode(X86ISD::FSRL, MVT::v2f64, SignBit,
3405 DAG.getConstant(32, MVT::i32));
3406 SignBit = DAG.getNode(ISD::BIT_CONVERT, MVT::v4f32, SignBit);
3407 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::f32, SignBit,
3408 DAG.getConstant(0, getPointerTy()));
Evan Cheng4363e882007-01-05 07:55:56 +00003409 }
3410
Evan Cheng82241c82007-01-05 21:37:56 +00003411 // Clear first operand sign bit.
3412 CV.clear();
3413 if (VT == MVT::f64) {
3414 CV.push_back(ConstantFP::get(SrcTy, BitsToDouble(~(1ULL << 63))));
3415 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3416 } else {
3417 CV.push_back(ConstantFP::get(SrcTy, BitsToFloat(~(1U << 31))));
3418 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3419 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3420 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3421 }
3422 CS = ConstantStruct::get(CV);
3423 CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattnere56fef92007-02-25 06:40:16 +00003424 Tys = DAG.getVTList(VT, MVT::Other);
Evan Cheng82241c82007-01-05 21:37:56 +00003425 Ops.clear();
3426 Ops.push_back(DAG.getEntryNode());
3427 Ops.push_back(CPIdx);
3428 Ops.push_back(DAG.getSrcValue(NULL));
3429 SDOperand Mask2 = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
3430 SDOperand Val = DAG.getNode(X86ISD::FAND, VT, Op0, Mask2);
3431
3432 // Or the value with the sign bit.
3433 return DAG.getNode(X86ISD::FOR, VT, Val, SignBit);
Evan Cheng4363e882007-01-05 07:55:56 +00003434}
3435
Evan Cheng4259a0f2006-09-11 02:19:56 +00003436SDOperand X86TargetLowering::LowerSETCC(SDOperand Op, SelectionDAG &DAG,
3437 SDOperand Chain) {
Evan Chenga9467aa2006-04-25 20:13:52 +00003438 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
3439 SDOperand Cond;
Evan Cheng4259a0f2006-09-11 02:19:56 +00003440 SDOperand Op0 = Op.getOperand(0);
3441 SDOperand Op1 = Op.getOperand(1);
Evan Chenga9467aa2006-04-25 20:13:52 +00003442 SDOperand CC = Op.getOperand(2);
3443 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
Evan Cheng694810c2006-10-12 19:12:56 +00003444 const MVT::ValueType *VTs1 = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3445 const MVT::ValueType *VTs2 = DAG.getNodeValueTypes(MVT::i8, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003446 bool isFP = MVT::isFloatingPoint(Op.getOperand(1).getValueType());
Evan Chenga9467aa2006-04-25 20:13:52 +00003447 unsigned X86CC;
Evan Chenga9467aa2006-04-25 20:13:52 +00003448
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003449 if (translateX86CC(cast<CondCodeSDNode>(CC)->get(), isFP, X86CC,
Chris Lattner7a627672006-09-13 03:22:10 +00003450 Op0, Op1, DAG)) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003451 SDOperand Ops1[] = { Chain, Op0, Op1 };
Evan Cheng694810c2006-10-12 19:12:56 +00003452 Cond = DAG.getNode(X86ISD::CMP, VTs1, 2, Ops1, 3).getValue(1);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003453 SDOperand Ops2[] = { DAG.getConstant(X86CC, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003454 return DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003455 }
3456
3457 assert(isFP && "Illegal integer SetCC!");
3458
3459 SDOperand COps[] = { Chain, Op0, Op1 };
Evan Cheng694810c2006-10-12 19:12:56 +00003460 Cond = DAG.getNode(X86ISD::CMP, VTs1, 2, COps, 3).getValue(1);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003461
3462 switch (SetCCOpcode) {
3463 default: assert(false && "Illegal floating point SetCC!");
3464 case ISD::SETOEQ: { // !PF & ZF
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003465 SDOperand Ops1[] = { DAG.getConstant(X86::COND_NP, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003466 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops1, 2);
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003467 SDOperand Ops2[] = { DAG.getConstant(X86::COND_E, MVT::i8),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003468 Tmp1.getValue(1) };
Evan Cheng694810c2006-10-12 19:12:56 +00003469 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003470 return DAG.getNode(ISD::AND, MVT::i8, Tmp1, Tmp2);
3471 }
3472 case ISD::SETUNE: { // PF | !ZF
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003473 SDOperand Ops1[] = { DAG.getConstant(X86::COND_P, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003474 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops1, 2);
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003475 SDOperand Ops2[] = { DAG.getConstant(X86::COND_NE, MVT::i8),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003476 Tmp1.getValue(1) };
Evan Cheng694810c2006-10-12 19:12:56 +00003477 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003478 return DAG.getNode(ISD::OR, MVT::i8, Tmp1, Tmp2);
3479 }
Evan Chengc1583db2005-12-21 20:21:51 +00003480 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003481}
Evan Cheng45df7f82006-01-30 23:41:35 +00003482
Evan Chenga9467aa2006-04-25 20:13:52 +00003483SDOperand X86TargetLowering::LowerSELECT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003484 bool addTest = true;
3485 SDOperand Chain = DAG.getEntryNode();
3486 SDOperand Cond = Op.getOperand(0);
3487 SDOperand CC;
3488 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
Evan Cheng944d1e92006-01-26 02:13:10 +00003489
Evan Cheng4259a0f2006-09-11 02:19:56 +00003490 if (Cond.getOpcode() == ISD::SETCC)
3491 Cond = LowerSETCC(Cond, DAG, Chain);
3492
3493 if (Cond.getOpcode() == X86ISD::SETCC) {
3494 CC = Cond.getOperand(0);
3495
Evan Chenga9467aa2006-04-25 20:13:52 +00003496 // If condition flag is set by a X86ISD::CMP, then make a copy of it
Evan Cheng4259a0f2006-09-11 02:19:56 +00003497 // (since flag operand cannot be shared). Use it as the condition setting
3498 // operand in place of the X86ISD::SETCC.
3499 // If the X86ISD::SETCC has more than one use, then perhaps it's better
Evan Chenga9467aa2006-04-25 20:13:52 +00003500 // to use a test instead of duplicating the X86ISD::CMP (for register
Evan Cheng4259a0f2006-09-11 02:19:56 +00003501 // pressure reason)?
3502 SDOperand Cmp = Cond.getOperand(1);
3503 unsigned Opc = Cmp.getOpcode();
3504 bool IllegalFPCMov = !X86ScalarSSE &&
3505 MVT::isFloatingPoint(Op.getValueType()) &&
3506 !hasFPCMov(cast<ConstantSDNode>(CC)->getSignExtended());
3507 if ((Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI) &&
3508 !IllegalFPCMov) {
3509 SDOperand Ops[] = { Chain, Cmp.getOperand(1), Cmp.getOperand(2) };
3510 Cond = DAG.getNode(Opc, VTs, 2, Ops, 3);
3511 addTest = false;
3512 }
3513 }
Evan Cheng73a1ad92006-01-10 20:26:56 +00003514
Evan Chenga9467aa2006-04-25 20:13:52 +00003515 if (addTest) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003516 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003517 SDOperand Ops[] = { Chain, Cond, DAG.getConstant(0, MVT::i8) };
3518 Cond = DAG.getNode(X86ISD::CMP, VTs, 2, Ops, 3);
Evan Cheng225a4d02005-12-17 01:21:05 +00003519 }
Evan Cheng45df7f82006-01-30 23:41:35 +00003520
Evan Cheng4259a0f2006-09-11 02:19:56 +00003521 VTs = DAG.getNodeValueTypes(Op.getValueType(), MVT::Flag);
3522 SmallVector<SDOperand, 4> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003523 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
3524 // condition is true.
3525 Ops.push_back(Op.getOperand(2));
3526 Ops.push_back(Op.getOperand(1));
3527 Ops.push_back(CC);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003528 Ops.push_back(Cond.getValue(1));
3529 return DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003530}
Evan Cheng944d1e92006-01-26 02:13:10 +00003531
Evan Chenga9467aa2006-04-25 20:13:52 +00003532SDOperand X86TargetLowering::LowerBRCOND(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003533 bool addTest = true;
3534 SDOperand Chain = Op.getOperand(0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003535 SDOperand Cond = Op.getOperand(1);
3536 SDOperand Dest = Op.getOperand(2);
3537 SDOperand CC;
Evan Cheng4259a0f2006-09-11 02:19:56 +00003538 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3539
Evan Chenga9467aa2006-04-25 20:13:52 +00003540 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng4259a0f2006-09-11 02:19:56 +00003541 Cond = LowerSETCC(Cond, DAG, Chain);
Evan Chenga9467aa2006-04-25 20:13:52 +00003542
3543 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003544 CC = Cond.getOperand(0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003545
Evan Cheng4259a0f2006-09-11 02:19:56 +00003546 // If condition flag is set by a X86ISD::CMP, then make a copy of it
3547 // (since flag operand cannot be shared). Use it as the condition setting
3548 // operand in place of the X86ISD::SETCC.
3549 // If the X86ISD::SETCC has more than one use, then perhaps it's better
3550 // to use a test instead of duplicating the X86ISD::CMP (for register
3551 // pressure reason)?
3552 SDOperand Cmp = Cond.getOperand(1);
3553 unsigned Opc = Cmp.getOpcode();
3554 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI) {
3555 SDOperand Ops[] = { Chain, Cmp.getOperand(1), Cmp.getOperand(2) };
3556 Cond = DAG.getNode(Opc, VTs, 2, Ops, 3);
3557 addTest = false;
3558 }
3559 }
Evan Chengfb22e862006-01-13 01:03:02 +00003560
Evan Chenga9467aa2006-04-25 20:13:52 +00003561 if (addTest) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003562 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003563 SDOperand Ops[] = { Chain, Cond, DAG.getConstant(0, MVT::i8) };
3564 Cond = DAG.getNode(X86ISD::CMP, VTs, 2, Ops, 3);
Evan Cheng6fc31042005-12-19 23:12:38 +00003565 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003566 return DAG.getNode(X86ISD::BRCOND, Op.getValueType(),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003567 Cond, Op.getOperand(2), CC, Cond.getValue(1));
Evan Chenga9467aa2006-04-25 20:13:52 +00003568}
Evan Chengae986f12006-01-11 22:15:48 +00003569
Evan Cheng2a330942006-05-25 00:59:30 +00003570SDOperand X86TargetLowering::LowerCALL(SDOperand Op, SelectionDAG &DAG) {
3571 unsigned CallingConv= cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003572
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003573 if (Subtarget->is64Bit())
Chris Lattner7802f3e2007-02-25 09:06:15 +00003574 return LowerX86_64CCCCallTo(Op, DAG, CallingConv);
Evan Cheng2a330942006-05-25 00:59:30 +00003575 else
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003576 switch (CallingConv) {
Chris Lattnerfc360392006-09-27 18:29:38 +00003577 default:
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003578 assert(0 && "Unsupported calling convention");
Chris Lattnerfc360392006-09-27 18:29:38 +00003579 case CallingConv::Fast:
Chris Lattner3ed3be32007-02-28 06:05:16 +00003580 // TODO: Implement fastcc
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003581 // Falls through
Chris Lattnerfc360392006-09-27 18:29:38 +00003582 case CallingConv::C:
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003583 case CallingConv::X86_StdCall:
Chris Lattner7802f3e2007-02-25 09:06:15 +00003584 return LowerCCCCallTo(Op, DAG, CallingConv);
Chris Lattnerfc360392006-09-27 18:29:38 +00003585 case CallingConv::X86_FastCall:
Chris Lattner7802f3e2007-02-25 09:06:15 +00003586 return LowerFastCCCallTo(Op, DAG, CallingConv);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003587 }
Evan Cheng2a330942006-05-25 00:59:30 +00003588}
3589
Anton Korobeynikov9b91d982007-04-17 19:34:00 +00003590
3591// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
3592// Calls to _alloca is needed to probe the stack when allocating more than 4k
3593// bytes in one go. Touching the stack at 4K increments is necessary to ensure
3594// that the guard pages used by the OS virtual memory manager are allocated in
3595// correct sequence.
Anton Korobeynikov8b7aab02007-04-17 09:20:00 +00003596SDOperand X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDOperand Op,
3597 SelectionDAG &DAG) {
Anton Korobeynikov9b91d982007-04-17 19:34:00 +00003598 assert(Subtarget->isTargetCygMing() &&
3599 "This should be used only on Cygwin/Mingw targets");
3600
Anton Korobeynikov8b7aab02007-04-17 09:20:00 +00003601 // Get the inputs.
3602 SDOperand Chain = Op.getOperand(0);
3603 SDOperand Size = Op.getOperand(1);
3604 // FIXME: Ensure alignment here
3605
3606 TargetLowering::ArgListTy Args;
3607 TargetLowering::ArgListEntry Entry;
3608 MVT::ValueType IntPtr = getPointerTy();
3609 MVT::ValueType SPTy = (Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
3610 const Type *IntPtrTy = getTargetData()->getIntPtrType();
3611
3612 Entry.Node = Size;
3613 Entry.Ty = IntPtrTy;
3614 Entry.isInReg = true; // Should pass in EAX
3615 Args.push_back(Entry);
3616 std::pair<SDOperand, SDOperand> CallResult =
3617 LowerCallTo(Chain, IntPtrTy, false, false, CallingConv::C, false,
3618 DAG.getExternalSymbol("_alloca", IntPtr), Args, DAG);
3619
3620 SDOperand SP = DAG.getCopyFromReg(CallResult.second, X86StackPtr, SPTy);
3621
3622 std::vector<MVT::ValueType> Tys;
3623 Tys.push_back(SPTy);
3624 Tys.push_back(MVT::Other);
3625 SDOperand Ops[2] = { SP, CallResult.second };
3626 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 2);
3627}
3628
Evan Chenge0bcfbe2006-04-26 01:20:17 +00003629SDOperand
3630X86TargetLowering::LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG) {
Evan Chengdc614c12006-06-06 23:30:24 +00003631 MachineFunction &MF = DAG.getMachineFunction();
3632 const Function* Fn = MF.getFunction();
3633 if (Fn->hasExternalLinkage() &&
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +00003634 Subtarget->isTargetCygMing() &&
Evan Cheng0e14a562006-06-09 06:24:42 +00003635 Fn->getName() == "main")
Chris Lattnerff0598d2007-04-17 17:21:52 +00003636 MF.getInfo<X86MachineFunctionInfo>()->setForceFramePointer(true);
Evan Chengdc614c12006-06-06 23:30:24 +00003637
Evan Cheng17e734f2006-05-23 21:06:34 +00003638 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003639 if (Subtarget->is64Bit())
3640 return LowerX86_64CCCArguments(Op, DAG);
Evan Cheng17e734f2006-05-23 21:06:34 +00003641 else
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003642 switch(CC) {
Chris Lattnerfc360392006-09-27 18:29:38 +00003643 default:
3644 assert(0 && "Unsupported calling convention");
3645 case CallingConv::Fast:
Chris Lattner3ed3be32007-02-28 06:05:16 +00003646 // TODO: implement fastcc.
3647
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003648 // Falls through
Chris Lattnerfc360392006-09-27 18:29:38 +00003649 case CallingConv::C:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003650 return LowerCCCArguments(Op, DAG);
Chris Lattnerfc360392006-09-27 18:29:38 +00003651 case CallingConv::X86_StdCall:
Chris Lattnerff0598d2007-04-17 17:21:52 +00003652 MF.getInfo<X86MachineFunctionInfo>()->setDecorationStyle(StdCall);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003653 return LowerCCCArguments(Op, DAG, true);
Chris Lattnerfc360392006-09-27 18:29:38 +00003654 case CallingConv::X86_FastCall:
Chris Lattnerff0598d2007-04-17 17:21:52 +00003655 MF.getInfo<X86MachineFunctionInfo>()->setDecorationStyle(FastCall);
Chris Lattner3ed3be32007-02-28 06:05:16 +00003656 return LowerFastCCArguments(Op, DAG);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003657 }
Evan Chenge0bcfbe2006-04-26 01:20:17 +00003658}
3659
Evan Chenga9467aa2006-04-25 20:13:52 +00003660SDOperand X86TargetLowering::LowerMEMSET(SDOperand Op, SelectionDAG &DAG) {
3661 SDOperand InFlag(0, 0);
3662 SDOperand Chain = Op.getOperand(0);
3663 unsigned Align =
3664 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
3665 if (Align == 0) Align = 1;
3666
3667 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
3668 // If not DWORD aligned, call memset if size is less than the threshold.
3669 // It knows how to align to the right boundary first.
3670 if ((Align & 3) != 0 ||
3671 (I && I->getValue() < Subtarget->getMinRepStrSizeThreshold())) {
3672 MVT::ValueType IntPtr = getPointerTy();
Owen Anderson20a631f2006-05-03 01:29:57 +00003673 const Type *IntPtrTy = getTargetData()->getIntPtrType();
Reid Spencere63b6512006-12-31 05:55:36 +00003674 TargetLowering::ArgListTy Args;
3675 TargetLowering::ArgListEntry Entry;
3676 Entry.Node = Op.getOperand(1);
3677 Entry.Ty = IntPtrTy;
Reid Spencere63b6512006-12-31 05:55:36 +00003678 Args.push_back(Entry);
Reid Spencere87b5e92007-01-03 17:24:59 +00003679 // Extend the unsigned i8 argument to be an int value for the call.
Reid Spencere63b6512006-12-31 05:55:36 +00003680 Entry.Node = DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Op.getOperand(2));
3681 Entry.Ty = IntPtrTy;
Reid Spencere63b6512006-12-31 05:55:36 +00003682 Args.push_back(Entry);
3683 Entry.Node = Op.getOperand(3);
3684 Args.push_back(Entry);
Evan Chenga9467aa2006-04-25 20:13:52 +00003685 std::pair<SDOperand,SDOperand> CallResult =
Reid Spencere63b6512006-12-31 05:55:36 +00003686 LowerCallTo(Chain, Type::VoidTy, false, false, CallingConv::C, false,
Evan Chenga9467aa2006-04-25 20:13:52 +00003687 DAG.getExternalSymbol("memset", IntPtr), Args, DAG);
3688 return CallResult.second;
Evan Chengd5e905d2006-03-21 23:01:21 +00003689 }
Evan Chengd097e672006-03-22 02:53:00 +00003690
Evan Chenga9467aa2006-04-25 20:13:52 +00003691 MVT::ValueType AVT;
3692 SDOperand Count;
3693 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Op.getOperand(2));
3694 unsigned BytesLeft = 0;
3695 bool TwoRepStos = false;
3696 if (ValC) {
3697 unsigned ValReg;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003698 uint64_t Val = ValC->getValue() & 255;
Evan Chengc995b452006-04-06 23:23:56 +00003699
Evan Chenga9467aa2006-04-25 20:13:52 +00003700 // If the value is a constant, then we can potentially use larger sets.
3701 switch (Align & 3) {
3702 case 2: // WORD aligned
3703 AVT = MVT::i16;
Evan Chenga9467aa2006-04-25 20:13:52 +00003704 ValReg = X86::AX;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003705 Val = (Val << 8) | Val;
Evan Chenga9467aa2006-04-25 20:13:52 +00003706 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003707 case 0: // DWORD aligned
Evan Chenga9467aa2006-04-25 20:13:52 +00003708 AVT = MVT::i32;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003709 ValReg = X86::EAX;
Evan Chenga9467aa2006-04-25 20:13:52 +00003710 Val = (Val << 8) | Val;
3711 Val = (Val << 16) | Val;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003712 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) { // QWORD aligned
3713 AVT = MVT::i64;
3714 ValReg = X86::RAX;
3715 Val = (Val << 32) | Val;
3716 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003717 break;
3718 default: // Byte aligned
3719 AVT = MVT::i8;
Evan Chenga9467aa2006-04-25 20:13:52 +00003720 ValReg = X86::AL;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003721 Count = Op.getOperand(3);
Evan Chenga9467aa2006-04-25 20:13:52 +00003722 break;
Evan Chenga3caaee2006-04-19 22:48:17 +00003723 }
3724
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003725 if (AVT > MVT::i8) {
3726 if (I) {
3727 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
3728 Count = DAG.getConstant(I->getValue() / UBytes, getPointerTy());
3729 BytesLeft = I->getValue() % UBytes;
3730 } else {
3731 assert(AVT >= MVT::i32 &&
3732 "Do not use rep;stos if not at least DWORD aligned");
3733 Count = DAG.getNode(ISD::SRL, Op.getOperand(3).getValueType(),
3734 Op.getOperand(3), DAG.getConstant(2, MVT::i8));
3735 TwoRepStos = true;
3736 }
3737 }
3738
Evan Chenga9467aa2006-04-25 20:13:52 +00003739 Chain = DAG.getCopyToReg(Chain, ValReg, DAG.getConstant(Val, AVT),
3740 InFlag);
3741 InFlag = Chain.getValue(1);
3742 } else {
3743 AVT = MVT::i8;
3744 Count = Op.getOperand(3);
3745 Chain = DAG.getCopyToReg(Chain, X86::AL, Op.getOperand(2), InFlag);
3746 InFlag = Chain.getValue(1);
Evan Chengd097e672006-03-22 02:53:00 +00003747 }
Evan Chengb0461082006-04-24 18:01:45 +00003748
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003749 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
3750 Count, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003751 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003752 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
3753 Op.getOperand(1), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003754 InFlag = Chain.getValue(1);
Evan Cheng9b9cc4f2006-03-27 07:00:16 +00003755
Chris Lattnere56fef92007-02-25 06:40:16 +00003756 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00003757 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003758 Ops.push_back(Chain);
3759 Ops.push_back(DAG.getValueType(AVT));
3760 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00003761 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chengb0461082006-04-24 18:01:45 +00003762
Evan Chenga9467aa2006-04-25 20:13:52 +00003763 if (TwoRepStos) {
3764 InFlag = Chain.getValue(1);
3765 Count = Op.getOperand(3);
3766 MVT::ValueType CVT = Count.getValueType();
3767 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003768 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
3769 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
3770 Left, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003771 InFlag = Chain.getValue(1);
Chris Lattnere56fef92007-02-25 06:40:16 +00003772 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003773 Ops.clear();
3774 Ops.push_back(Chain);
3775 Ops.push_back(DAG.getValueType(MVT::i8));
3776 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00003777 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003778 } else if (BytesLeft) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003779 // Issue stores for the last 1 - 7 bytes.
Evan Chenga9467aa2006-04-25 20:13:52 +00003780 SDOperand Value;
3781 unsigned Val = ValC->getValue() & 255;
3782 unsigned Offset = I->getValue() - BytesLeft;
3783 SDOperand DstAddr = Op.getOperand(1);
3784 MVT::ValueType AddrVT = DstAddr.getValueType();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003785 if (BytesLeft >= 4) {
3786 Val = (Val << 8) | Val;
3787 Val = (Val << 16) | Val;
3788 Value = DAG.getConstant(Val, MVT::i32);
Evan Chengdf9ac472006-10-05 23:01:46 +00003789 Chain = DAG.getStore(Chain, Value,
3790 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
3791 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00003792 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003793 BytesLeft -= 4;
3794 Offset += 4;
3795 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003796 if (BytesLeft >= 2) {
3797 Value = DAG.getConstant((Val << 8) | Val, MVT::i16);
Evan Chengdf9ac472006-10-05 23:01:46 +00003798 Chain = DAG.getStore(Chain, Value,
3799 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
3800 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00003801 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003802 BytesLeft -= 2;
3803 Offset += 2;
Evan Cheng082c8782006-03-24 07:29:27 +00003804 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003805 if (BytesLeft == 1) {
3806 Value = DAG.getConstant(Val, MVT::i8);
Evan Chengdf9ac472006-10-05 23:01:46 +00003807 Chain = DAG.getStore(Chain, Value,
3808 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
3809 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00003810 NULL, 0);
Evan Cheng14215c32006-04-21 23:03:30 +00003811 }
Evan Cheng082c8782006-03-24 07:29:27 +00003812 }
Evan Chengebf10062006-04-03 20:53:28 +00003813
Evan Chenga9467aa2006-04-25 20:13:52 +00003814 return Chain;
3815}
Evan Chengebf10062006-04-03 20:53:28 +00003816
Evan Chenga9467aa2006-04-25 20:13:52 +00003817SDOperand X86TargetLowering::LowerMEMCPY(SDOperand Op, SelectionDAG &DAG) {
3818 SDOperand Chain = Op.getOperand(0);
3819 unsigned Align =
3820 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
3821 if (Align == 0) Align = 1;
Evan Chengebf10062006-04-03 20:53:28 +00003822
Evan Chenga9467aa2006-04-25 20:13:52 +00003823 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
3824 // If not DWORD aligned, call memcpy if size is less than the threshold.
3825 // It knows how to align to the right boundary first.
3826 if ((Align & 3) != 0 ||
3827 (I && I->getValue() < Subtarget->getMinRepStrSizeThreshold())) {
3828 MVT::ValueType IntPtr = getPointerTy();
Reid Spencere63b6512006-12-31 05:55:36 +00003829 TargetLowering::ArgListTy Args;
3830 TargetLowering::ArgListEntry Entry;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003831 Entry.Ty = getTargetData()->getIntPtrType();
Reid Spencere63b6512006-12-31 05:55:36 +00003832 Entry.Node = Op.getOperand(1); Args.push_back(Entry);
3833 Entry.Node = Op.getOperand(2); Args.push_back(Entry);
3834 Entry.Node = Op.getOperand(3); Args.push_back(Entry);
Evan Chenga9467aa2006-04-25 20:13:52 +00003835 std::pair<SDOperand,SDOperand> CallResult =
Reid Spencere63b6512006-12-31 05:55:36 +00003836 LowerCallTo(Chain, Type::VoidTy, false, false, CallingConv::C, false,
Evan Chenga9467aa2006-04-25 20:13:52 +00003837 DAG.getExternalSymbol("memcpy", IntPtr), Args, DAG);
3838 return CallResult.second;
Evan Chengcbffa462006-03-31 19:22:53 +00003839 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003840
3841 MVT::ValueType AVT;
3842 SDOperand Count;
3843 unsigned BytesLeft = 0;
3844 bool TwoRepMovs = false;
3845 switch (Align & 3) {
3846 case 2: // WORD aligned
3847 AVT = MVT::i16;
Evan Chenga9467aa2006-04-25 20:13:52 +00003848 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003849 case 0: // DWORD aligned
Evan Chenga9467aa2006-04-25 20:13:52 +00003850 AVT = MVT::i32;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003851 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) // QWORD aligned
3852 AVT = MVT::i64;
Evan Chenga9467aa2006-04-25 20:13:52 +00003853 break;
3854 default: // Byte aligned
3855 AVT = MVT::i8;
3856 Count = Op.getOperand(3);
3857 break;
3858 }
3859
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003860 if (AVT > MVT::i8) {
3861 if (I) {
3862 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
3863 Count = DAG.getConstant(I->getValue() / UBytes, getPointerTy());
3864 BytesLeft = I->getValue() % UBytes;
3865 } else {
3866 assert(AVT >= MVT::i32 &&
3867 "Do not use rep;movs if not at least DWORD aligned");
3868 Count = DAG.getNode(ISD::SRL, Op.getOperand(3).getValueType(),
3869 Op.getOperand(3), DAG.getConstant(2, MVT::i8));
3870 TwoRepMovs = true;
3871 }
3872 }
3873
Evan Chenga9467aa2006-04-25 20:13:52 +00003874 SDOperand InFlag(0, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003875 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
3876 Count, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003877 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003878 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
3879 Op.getOperand(1), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003880 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003881 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RSI : X86::ESI,
3882 Op.getOperand(2), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003883 InFlag = Chain.getValue(1);
3884
Chris Lattnere56fef92007-02-25 06:40:16 +00003885 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00003886 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003887 Ops.push_back(Chain);
3888 Ops.push_back(DAG.getValueType(AVT));
3889 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00003890 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003891
3892 if (TwoRepMovs) {
3893 InFlag = Chain.getValue(1);
3894 Count = Op.getOperand(3);
3895 MVT::ValueType CVT = Count.getValueType();
3896 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003897 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
3898 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
3899 Left, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003900 InFlag = Chain.getValue(1);
Chris Lattnere56fef92007-02-25 06:40:16 +00003901 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003902 Ops.clear();
3903 Ops.push_back(Chain);
3904 Ops.push_back(DAG.getValueType(MVT::i8));
3905 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00003906 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003907 } else if (BytesLeft) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003908 // Issue loads and stores for the last 1 - 7 bytes.
Evan Chenga9467aa2006-04-25 20:13:52 +00003909 unsigned Offset = I->getValue() - BytesLeft;
3910 SDOperand DstAddr = Op.getOperand(1);
3911 MVT::ValueType DstVT = DstAddr.getValueType();
3912 SDOperand SrcAddr = Op.getOperand(2);
3913 MVT::ValueType SrcVT = SrcAddr.getValueType();
3914 SDOperand Value;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003915 if (BytesLeft >= 4) {
3916 Value = DAG.getLoad(MVT::i32, Chain,
3917 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
3918 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00003919 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003920 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00003921 Chain = DAG.getStore(Chain, Value,
3922 DAG.getNode(ISD::ADD, DstVT, DstAddr,
3923 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00003924 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003925 BytesLeft -= 4;
3926 Offset += 4;
3927 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003928 if (BytesLeft >= 2) {
3929 Value = DAG.getLoad(MVT::i16, Chain,
3930 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
3931 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00003932 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003933 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00003934 Chain = DAG.getStore(Chain, Value,
3935 DAG.getNode(ISD::ADD, DstVT, DstAddr,
3936 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00003937 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003938 BytesLeft -= 2;
3939 Offset += 2;
Evan Chengcbffa462006-03-31 19:22:53 +00003940 }
3941
Evan Chenga9467aa2006-04-25 20:13:52 +00003942 if (BytesLeft == 1) {
3943 Value = DAG.getLoad(MVT::i8, Chain,
3944 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
3945 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00003946 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003947 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00003948 Chain = DAG.getStore(Chain, Value,
3949 DAG.getNode(ISD::ADD, DstVT, DstAddr,
3950 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00003951 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003952 }
Evan Chengcbffa462006-03-31 19:22:53 +00003953 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003954
3955 return Chain;
3956}
3957
3958SDOperand
3959X86TargetLowering::LowerREADCYCLCECOUNTER(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere56fef92007-02-25 06:40:16 +00003960 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00003961 SDOperand TheOp = Op.getOperand(0);
3962 SDOperand rd = DAG.getNode(X86ISD::RDTSC_DAG, Tys, &TheOp, 1);
Evan Cheng28a9e9b2006-11-29 08:28:13 +00003963 if (Subtarget->is64Bit()) {
3964 SDOperand Copy1 = DAG.getCopyFromReg(rd, X86::RAX, MVT::i64, rd.getValue(1));
3965 SDOperand Copy2 = DAG.getCopyFromReg(Copy1.getValue(1), X86::RDX,
3966 MVT::i64, Copy1.getValue(2));
3967 SDOperand Tmp = DAG.getNode(ISD::SHL, MVT::i64, Copy2,
3968 DAG.getConstant(32, MVT::i8));
Chris Lattner35a08552007-02-25 07:10:00 +00003969 SDOperand Ops[] = {
3970 DAG.getNode(ISD::OR, MVT::i64, Copy1, Tmp), Copy2.getValue(1)
3971 };
Chris Lattnere56fef92007-02-25 06:40:16 +00003972
3973 Tys = DAG.getVTList(MVT::i64, MVT::Other);
Chris Lattner35a08552007-02-25 07:10:00 +00003974 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 2);
Evan Cheng28a9e9b2006-11-29 08:28:13 +00003975 }
Chris Lattner35a08552007-02-25 07:10:00 +00003976
3977 SDOperand Copy1 = DAG.getCopyFromReg(rd, X86::EAX, MVT::i32, rd.getValue(1));
3978 SDOperand Copy2 = DAG.getCopyFromReg(Copy1.getValue(1), X86::EDX,
3979 MVT::i32, Copy1.getValue(2));
3980 SDOperand Ops[] = { Copy1, Copy2, Copy2.getValue(1) };
3981 Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
3982 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 3);
Evan Chenga9467aa2006-04-25 20:13:52 +00003983}
3984
3985SDOperand X86TargetLowering::LowerVASTART(SDOperand Op, SelectionDAG &DAG) {
Evan Chengab51cf22006-10-13 21:14:26 +00003986 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
3987
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003988 if (!Subtarget->is64Bit()) {
3989 // vastart just stores the address of the VarArgsFrameIndex slot into the
3990 // memory location argument.
3991 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00003992 return DAG.getStore(Op.getOperand(0), FR,Op.getOperand(1), SV->getValue(),
3993 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003994 }
3995
3996 // __va_list_tag:
3997 // gp_offset (0 - 6 * 8)
3998 // fp_offset (48 - 48 + 8 * 16)
3999 // overflow_arg_area (point to parameters coming in memory).
4000 // reg_save_area
Chris Lattner35a08552007-02-25 07:10:00 +00004001 SmallVector<SDOperand, 8> MemOps;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004002 SDOperand FIN = Op.getOperand(1);
4003 // Store gp_offset
Evan Chengdf9ac472006-10-05 23:01:46 +00004004 SDOperand Store = DAG.getStore(Op.getOperand(0),
4005 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Evan Chengab51cf22006-10-13 21:14:26 +00004006 FIN, SV->getValue(), SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004007 MemOps.push_back(Store);
4008
4009 // Store fp_offset
4010 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4011 DAG.getConstant(4, getPointerTy()));
Evan Chengdf9ac472006-10-05 23:01:46 +00004012 Store = DAG.getStore(Op.getOperand(0),
4013 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Evan Chengab51cf22006-10-13 21:14:26 +00004014 FIN, SV->getValue(), SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004015 MemOps.push_back(Store);
4016
4017 // Store ptr to overflow_arg_area
4018 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4019 DAG.getConstant(4, getPointerTy()));
4020 SDOperand OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004021 Store = DAG.getStore(Op.getOperand(0), OVFIN, FIN, SV->getValue(),
4022 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004023 MemOps.push_back(Store);
4024
4025 // Store ptr to reg_save_area.
4026 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4027 DAG.getConstant(8, getPointerTy()));
4028 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004029 Store = DAG.getStore(Op.getOperand(0), RSFIN, FIN, SV->getValue(),
4030 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004031 MemOps.push_back(Store);
4032 return DAG.getNode(ISD::TokenFactor, MVT::Other, &MemOps[0], MemOps.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004033}
4034
Evan Chengdeaea252007-03-02 23:16:35 +00004035SDOperand X86TargetLowering::LowerVACOPY(SDOperand Op, SelectionDAG &DAG) {
4036 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
4037 SDOperand Chain = Op.getOperand(0);
4038 SDOperand DstPtr = Op.getOperand(1);
4039 SDOperand SrcPtr = Op.getOperand(2);
4040 SrcValueSDNode *DstSV = cast<SrcValueSDNode>(Op.getOperand(3));
4041 SrcValueSDNode *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4));
4042
4043 SrcPtr = DAG.getLoad(getPointerTy(), Chain, SrcPtr,
4044 SrcSV->getValue(), SrcSV->getOffset());
4045 Chain = SrcPtr.getValue(1);
4046 for (unsigned i = 0; i < 3; ++i) {
4047 SDOperand Val = DAG.getLoad(MVT::i64, Chain, SrcPtr,
4048 SrcSV->getValue(), SrcSV->getOffset());
4049 Chain = Val.getValue(1);
4050 Chain = DAG.getStore(Chain, Val, DstPtr,
4051 DstSV->getValue(), DstSV->getOffset());
4052 if (i == 2)
4053 break;
4054 SrcPtr = DAG.getNode(ISD::ADD, getPointerTy(), SrcPtr,
4055 DAG.getConstant(8, getPointerTy()));
4056 DstPtr = DAG.getNode(ISD::ADD, getPointerTy(), DstPtr,
4057 DAG.getConstant(8, getPointerTy()));
4058 }
4059 return Chain;
4060}
4061
Evan Chenga9467aa2006-04-25 20:13:52 +00004062SDOperand
4063X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
4064 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getValue();
4065 switch (IntNo) {
4066 default: return SDOperand(); // Don't custom lower most intrinsics.
Evan Cheng78038292006-04-05 23:38:46 +00004067 // Comparison intrinsics.
Evan Chenga9467aa2006-04-25 20:13:52 +00004068 case Intrinsic::x86_sse_comieq_ss:
4069 case Intrinsic::x86_sse_comilt_ss:
4070 case Intrinsic::x86_sse_comile_ss:
4071 case Intrinsic::x86_sse_comigt_ss:
4072 case Intrinsic::x86_sse_comige_ss:
4073 case Intrinsic::x86_sse_comineq_ss:
4074 case Intrinsic::x86_sse_ucomieq_ss:
4075 case Intrinsic::x86_sse_ucomilt_ss:
4076 case Intrinsic::x86_sse_ucomile_ss:
4077 case Intrinsic::x86_sse_ucomigt_ss:
4078 case Intrinsic::x86_sse_ucomige_ss:
4079 case Intrinsic::x86_sse_ucomineq_ss:
4080 case Intrinsic::x86_sse2_comieq_sd:
4081 case Intrinsic::x86_sse2_comilt_sd:
4082 case Intrinsic::x86_sse2_comile_sd:
4083 case Intrinsic::x86_sse2_comigt_sd:
4084 case Intrinsic::x86_sse2_comige_sd:
4085 case Intrinsic::x86_sse2_comineq_sd:
4086 case Intrinsic::x86_sse2_ucomieq_sd:
4087 case Intrinsic::x86_sse2_ucomilt_sd:
4088 case Intrinsic::x86_sse2_ucomile_sd:
4089 case Intrinsic::x86_sse2_ucomigt_sd:
4090 case Intrinsic::x86_sse2_ucomige_sd:
4091 case Intrinsic::x86_sse2_ucomineq_sd: {
4092 unsigned Opc = 0;
4093 ISD::CondCode CC = ISD::SETCC_INVALID;
4094 switch (IntNo) {
4095 default: break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004096 case Intrinsic::x86_sse_comieq_ss:
4097 case Intrinsic::x86_sse2_comieq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004098 Opc = X86ISD::COMI;
4099 CC = ISD::SETEQ;
4100 break;
Evan Cheng78038292006-04-05 23:38:46 +00004101 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004102 case Intrinsic::x86_sse2_comilt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004103 Opc = X86ISD::COMI;
4104 CC = ISD::SETLT;
4105 break;
4106 case Intrinsic::x86_sse_comile_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004107 case Intrinsic::x86_sse2_comile_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004108 Opc = X86ISD::COMI;
4109 CC = ISD::SETLE;
4110 break;
4111 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004112 case Intrinsic::x86_sse2_comigt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004113 Opc = X86ISD::COMI;
4114 CC = ISD::SETGT;
4115 break;
4116 case Intrinsic::x86_sse_comige_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004117 case Intrinsic::x86_sse2_comige_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004118 Opc = X86ISD::COMI;
4119 CC = ISD::SETGE;
4120 break;
4121 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004122 case Intrinsic::x86_sse2_comineq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004123 Opc = X86ISD::COMI;
4124 CC = ISD::SETNE;
4125 break;
4126 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004127 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004128 Opc = X86ISD::UCOMI;
4129 CC = ISD::SETEQ;
4130 break;
4131 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004132 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004133 Opc = X86ISD::UCOMI;
4134 CC = ISD::SETLT;
4135 break;
4136 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004137 case Intrinsic::x86_sse2_ucomile_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004138 Opc = X86ISD::UCOMI;
4139 CC = ISD::SETLE;
4140 break;
4141 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004142 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004143 Opc = X86ISD::UCOMI;
4144 CC = ISD::SETGT;
4145 break;
4146 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004147 case Intrinsic::x86_sse2_ucomige_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004148 Opc = X86ISD::UCOMI;
4149 CC = ISD::SETGE;
4150 break;
4151 case Intrinsic::x86_sse_ucomineq_ss:
4152 case Intrinsic::x86_sse2_ucomineq_sd:
4153 Opc = X86ISD::UCOMI;
4154 CC = ISD::SETNE;
4155 break;
Evan Cheng78038292006-04-05 23:38:46 +00004156 }
Evan Cheng4259a0f2006-09-11 02:19:56 +00004157
Evan Chenga9467aa2006-04-25 20:13:52 +00004158 unsigned X86CC;
Chris Lattner7a627672006-09-13 03:22:10 +00004159 SDOperand LHS = Op.getOperand(1);
4160 SDOperand RHS = Op.getOperand(2);
4161 translateX86CC(CC, true, X86CC, LHS, RHS, DAG);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004162
4163 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
Chris Lattner7a627672006-09-13 03:22:10 +00004164 SDOperand Ops1[] = { DAG.getEntryNode(), LHS, RHS };
Evan Cheng4259a0f2006-09-11 02:19:56 +00004165 SDOperand Cond = DAG.getNode(Opc, VTs, 2, Ops1, 3);
4166 VTs = DAG.getNodeValueTypes(MVT::i8, MVT::Flag);
4167 SDOperand Ops2[] = { DAG.getConstant(X86CC, MVT::i8), Cond };
4168 SDOperand SetCC = DAG.getNode(X86ISD::SETCC, VTs, 2, Ops2, 2);
Evan Chenga9467aa2006-04-25 20:13:52 +00004169 return DAG.getNode(ISD::ANY_EXTEND, MVT::i32, SetCC);
Evan Cheng78038292006-04-05 23:38:46 +00004170 }
Evan Cheng5c59d492005-12-23 07:31:11 +00004171 }
Chris Lattner76ac0682005-11-15 00:40:23 +00004172}
Evan Cheng6af02632005-12-20 06:22:03 +00004173
Nate Begemaneda59972007-01-29 22:58:52 +00004174SDOperand X86TargetLowering::LowerRETURNADDR(SDOperand Op, SelectionDAG &DAG) {
4175 // Depths > 0 not supported yet!
4176 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4177 return SDOperand();
4178
4179 // Just load the return address
4180 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
4181 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
4182}
4183
4184SDOperand X86TargetLowering::LowerFRAMEADDR(SDOperand Op, SelectionDAG &DAG) {
4185 // Depths > 0 not supported yet!
4186 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4187 return SDOperand();
4188
4189 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
4190 return DAG.getNode(ISD::SUB, getPointerTy(), RetAddrFI,
4191 DAG.getConstant(4, getPointerTy()));
4192}
4193
Evan Chenga9467aa2006-04-25 20:13:52 +00004194/// LowerOperation - Provide custom lowering hooks for some operations.
4195///
4196SDOperand X86TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
4197 switch (Op.getOpcode()) {
4198 default: assert(0 && "Should not custom lower this!");
4199 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4200 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4201 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
4202 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
4203 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
4204 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
4205 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venancio25188892007-04-20 21:38:10 +00004206 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004207 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
4208 case ISD::SHL_PARTS:
4209 case ISD::SRA_PARTS:
4210 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
4211 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
4212 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
4213 case ISD::FABS: return LowerFABS(Op, DAG);
4214 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng4363e882007-01-05 07:55:56 +00004215 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004216 case ISD::SETCC: return LowerSETCC(Op, DAG, DAG.getEntryNode());
Evan Chenga9467aa2006-04-25 20:13:52 +00004217 case ISD::SELECT: return LowerSELECT(Op, DAG);
4218 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
4219 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng2a330942006-05-25 00:59:30 +00004220 case ISD::CALL: return LowerCALL(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004221 case ISD::RET: return LowerRET(Op, DAG);
Evan Chenge0bcfbe2006-04-26 01:20:17 +00004222 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004223 case ISD::MEMSET: return LowerMEMSET(Op, DAG);
4224 case ISD::MEMCPY: return LowerMEMCPY(Op, DAG);
4225 case ISD::READCYCLECOUNTER: return LowerREADCYCLCECOUNTER(Op, DAG);
4226 case ISD::VASTART: return LowerVASTART(Op, DAG);
Evan Chengdeaea252007-03-02 23:16:35 +00004227 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004228 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemaneda59972007-01-29 22:58:52 +00004229 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
4230 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov8b7aab02007-04-17 09:20:00 +00004231 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004232 }
Jim Laskey3796abe2007-02-21 22:54:50 +00004233 return SDOperand();
Evan Chenga9467aa2006-04-25 20:13:52 +00004234}
4235
Evan Cheng6af02632005-12-20 06:22:03 +00004236const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
4237 switch (Opcode) {
4238 default: return NULL;
Evan Cheng9c249c32006-01-09 18:33:28 +00004239 case X86ISD::SHLD: return "X86ISD::SHLD";
4240 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Cheng2dd217b2006-01-31 03:14:29 +00004241 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng4363e882007-01-05 07:55:56 +00004242 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng72d5c252006-01-31 22:28:30 +00004243 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng4363e882007-01-05 07:55:56 +00004244 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Cheng6305e502006-01-12 22:54:21 +00004245 case X86ISD::FILD: return "X86ISD::FILD";
Evan Cheng11613a52006-02-04 02:20:30 +00004246 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng6af02632005-12-20 06:22:03 +00004247 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
4248 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
4249 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chenga74ce622005-12-21 02:39:21 +00004250 case X86ISD::FLD: return "X86ISD::FLD";
Evan Cheng45e190982006-01-05 00:27:02 +00004251 case X86ISD::FST: return "X86ISD::FST";
4252 case X86ISD::FP_GET_RESULT: return "X86ISD::FP_GET_RESULT";
Evan Chenga74ce622005-12-21 02:39:21 +00004253 case X86ISD::FP_SET_RESULT: return "X86ISD::FP_SET_RESULT";
Evan Cheng6af02632005-12-20 06:22:03 +00004254 case X86ISD::CALL: return "X86ISD::CALL";
4255 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
4256 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
4257 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng78038292006-04-05 23:38:46 +00004258 case X86ISD::COMI: return "X86ISD::COMI";
4259 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengc1583db2005-12-21 20:21:51 +00004260 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng6af02632005-12-20 06:22:03 +00004261 case X86ISD::CMOV: return "X86ISD::CMOV";
4262 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chenga74ce622005-12-21 02:39:21 +00004263 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng084a1022006-03-04 01:12:00 +00004264 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
4265 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng72d5c252006-01-31 22:28:30 +00004266 case X86ISD::LOAD_PACK: return "X86ISD::LOAD_PACK";
Evan Cheng5987cfb2006-07-07 08:33:52 +00004267 case X86ISD::LOAD_UA: return "X86ISD::LOAD_UA";
Evan Cheng5588de92006-02-18 00:15:05 +00004268 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Chenge0ed6ec2006-02-23 20:41:18 +00004269 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Evan Chenge7ee6a52006-03-24 23:15:12 +00004270 case X86ISD::S2VEC: return "X86ISD::S2VEC";
Evan Chengcbffa462006-03-31 19:22:53 +00004271 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Evan Cheng5fd7c692006-03-31 21:55:24 +00004272 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Evan Cheng49683ba2006-11-10 21:43:37 +00004273 case X86ISD::FMAX: return "X86ISD::FMAX";
4274 case X86ISD::FMIN: return "X86ISD::FMIN";
Lauro Ramos Venancio25188892007-04-20 21:38:10 +00004275 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
4276 case X86ISD::THREAD_POINTER: return "X86ISD::THREAD_POINTER";
Evan Cheng6af02632005-12-20 06:22:03 +00004277 }
4278}
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004279
Chris Lattner1eb94d92007-03-30 23:15:24 +00004280// isLegalAddressingMode - Return true if the addressing mode represented
4281// by AM is legal for this target, for a load/store of the specified type.
4282bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
4283 const Type *Ty) const {
4284 // X86 supports extremely general addressing modes.
4285
4286 // X86 allows a sign-extended 32-bit immediate field as a displacement.
4287 if (AM.BaseOffs <= -(1LL << 32) || AM.BaseOffs >= (1LL << 32)-1)
4288 return false;
4289
4290 if (AM.BaseGV) {
4291 // X86-64 only supports addr of globals in small code model.
4292 if (Subtarget->is64Bit() &&
4293 getTargetMachine().getCodeModel() != CodeModel::Small)
4294 return false;
4295
4296 // We can only fold this if we don't need a load either.
4297 if (Subtarget->GVRequiresExtraLoad(AM.BaseGV, getTargetMachine(), false))
4298 return false;
4299 }
4300
4301 switch (AM.Scale) {
4302 case 0:
4303 case 1:
4304 case 2:
4305 case 4:
4306 case 8:
4307 // These scales always work.
4308 break;
4309 case 3:
4310 case 5:
4311 case 9:
4312 // These scales are formed with basereg+scalereg. Only accept if there is
4313 // no basereg yet.
4314 if (AM.HasBaseReg)
4315 return false;
4316 break;
4317 default: // Other stuff never works.
4318 return false;
4319 }
4320
4321 return true;
4322}
4323
4324
Evan Cheng02612422006-07-05 22:17:51 +00004325/// isShuffleMaskLegal - Targets can use this to indicate that they only
4326/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
4327/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
4328/// are assumed to be legal.
4329bool
4330X86TargetLowering::isShuffleMaskLegal(SDOperand Mask, MVT::ValueType VT) const {
4331 // Only do shuffles on 128-bit vector types for now.
4332 if (MVT::getSizeInBits(VT) == 64) return false;
4333 return (Mask.Val->getNumOperands() <= 4 ||
Evan Chengcea02ff2007-06-19 00:02:56 +00004334 isIdentityMask(Mask.Val) ||
4335 isIdentityMask(Mask.Val, true) ||
Evan Cheng02612422006-07-05 22:17:51 +00004336 isSplatMask(Mask.Val) ||
4337 isPSHUFHW_PSHUFLWMask(Mask.Val) ||
4338 X86::isUNPCKLMask(Mask.Val) ||
Evan Chengcea02ff2007-06-19 00:02:56 +00004339 X86::isUNPCKHMask(Mask.Val) ||
Evan Cheng02612422006-07-05 22:17:51 +00004340 X86::isUNPCKL_v_undef_Mask(Mask.Val) ||
Evan Chengcea02ff2007-06-19 00:02:56 +00004341 X86::isUNPCKH_v_undef_Mask(Mask.Val));
Evan Cheng02612422006-07-05 22:17:51 +00004342}
4343
4344bool X86TargetLowering::isVectorClearMaskLegal(std::vector<SDOperand> &BVOps,
4345 MVT::ValueType EVT,
4346 SelectionDAG &DAG) const {
4347 unsigned NumElts = BVOps.size();
4348 // Only do shuffles on 128-bit vector types for now.
4349 if (MVT::getSizeInBits(EVT) * NumElts == 64) return false;
4350 if (NumElts == 2) return true;
4351 if (NumElts == 4) {
Chris Lattner35a08552007-02-25 07:10:00 +00004352 return (isMOVLMask(&BVOps[0], 4) ||
4353 isCommutedMOVL(&BVOps[0], 4, true) ||
4354 isSHUFPMask(&BVOps[0], 4) ||
4355 isCommutedSHUFP(&BVOps[0], 4));
Evan Cheng02612422006-07-05 22:17:51 +00004356 }
4357 return false;
4358}
4359
4360//===----------------------------------------------------------------------===//
4361// X86 Scheduler Hooks
4362//===----------------------------------------------------------------------===//
4363
4364MachineBasicBlock *
4365X86TargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
4366 MachineBasicBlock *BB) {
Evan Cheng20350c42006-11-27 23:37:22 +00004367 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng02612422006-07-05 22:17:51 +00004368 switch (MI->getOpcode()) {
4369 default: assert(false && "Unexpected instr type to insert");
4370 case X86::CMOV_FR32:
4371 case X86::CMOV_FR64:
4372 case X86::CMOV_V4F32:
4373 case X86::CMOV_V2F64:
4374 case X86::CMOV_V2I64: {
4375 // To "insert" a SELECT_CC instruction, we actually have to insert the
4376 // diamond control-flow pattern. The incoming instruction knows the
4377 // destination vreg to set, the condition code register to branch on, the
4378 // true/false values to select between, and a branch opcode to use.
4379 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4380 ilist<MachineBasicBlock>::iterator It = BB;
4381 ++It;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004382
Evan Cheng02612422006-07-05 22:17:51 +00004383 // thisMBB:
4384 // ...
4385 // TrueVal = ...
4386 // cmpTY ccX, r1, r2
4387 // bCC copy1MBB
4388 // fallthrough --> copy0MBB
4389 MachineBasicBlock *thisMBB = BB;
4390 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
4391 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004392 unsigned Opc =
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004393 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Evan Cheng20350c42006-11-27 23:37:22 +00004394 BuildMI(BB, TII->get(Opc)).addMBB(sinkMBB);
Evan Cheng02612422006-07-05 22:17:51 +00004395 MachineFunction *F = BB->getParent();
4396 F->getBasicBlockList().insert(It, copy0MBB);
4397 F->getBasicBlockList().insert(It, sinkMBB);
4398 // Update machine-CFG edges by first adding all successors of the current
4399 // block to the new block which will contain the Phi node for the select.
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004400 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
Evan Cheng02612422006-07-05 22:17:51 +00004401 e = BB->succ_end(); i != e; ++i)
4402 sinkMBB->addSuccessor(*i);
4403 // Next, remove all successors of the current block, and add the true
4404 // and fallthrough blocks as its successors.
4405 while(!BB->succ_empty())
4406 BB->removeSuccessor(BB->succ_begin());
4407 BB->addSuccessor(copy0MBB);
4408 BB->addSuccessor(sinkMBB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004409
Evan Cheng02612422006-07-05 22:17:51 +00004410 // copy0MBB:
4411 // %FalseValue = ...
4412 // # fallthrough to sinkMBB
4413 BB = copy0MBB;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004414
Evan Cheng02612422006-07-05 22:17:51 +00004415 // Update machine-CFG edges
4416 BB->addSuccessor(sinkMBB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004417
Evan Cheng02612422006-07-05 22:17:51 +00004418 // sinkMBB:
4419 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4420 // ...
4421 BB = sinkMBB;
Evan Cheng20350c42006-11-27 23:37:22 +00004422 BuildMI(BB, TII->get(X86::PHI), MI->getOperand(0).getReg())
Evan Cheng02612422006-07-05 22:17:51 +00004423 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
4424 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4425
4426 delete MI; // The pseudo instruction is gone now.
4427 return BB;
4428 }
4429
4430 case X86::FP_TO_INT16_IN_MEM:
4431 case X86::FP_TO_INT32_IN_MEM:
4432 case X86::FP_TO_INT64_IN_MEM: {
4433 // Change the floating point control register to use "round towards zero"
4434 // mode when truncating to an integer value.
4435 MachineFunction *F = BB->getParent();
4436 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Evan Cheng20350c42006-11-27 23:37:22 +00004437 addFrameReference(BuildMI(BB, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004438
4439 // Load the old value of the high byte of the control word...
4440 unsigned OldCW =
4441 F->getSSARegMap()->createVirtualRegister(X86::GR16RegisterClass);
Evan Cheng20350c42006-11-27 23:37:22 +00004442 addFrameReference(BuildMI(BB, TII->get(X86::MOV16rm), OldCW), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004443
4444 // Set the high part to be round to zero...
Evan Cheng20350c42006-11-27 23:37:22 +00004445 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mi)), CWFrameIdx)
4446 .addImm(0xC7F);
Evan Cheng02612422006-07-05 22:17:51 +00004447
4448 // Reload the modified control word now...
Evan Cheng20350c42006-11-27 23:37:22 +00004449 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004450
4451 // Restore the memory image of control word to original value
Evan Cheng20350c42006-11-27 23:37:22 +00004452 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mr)), CWFrameIdx)
4453 .addReg(OldCW);
Evan Cheng02612422006-07-05 22:17:51 +00004454
4455 // Get the X86 opcode to use.
4456 unsigned Opc;
4457 switch (MI->getOpcode()) {
4458 default: assert(0 && "illegal opcode!");
4459 case X86::FP_TO_INT16_IN_MEM: Opc = X86::FpIST16m; break;
4460 case X86::FP_TO_INT32_IN_MEM: Opc = X86::FpIST32m; break;
4461 case X86::FP_TO_INT64_IN_MEM: Opc = X86::FpIST64m; break;
4462 }
4463
4464 X86AddressMode AM;
4465 MachineOperand &Op = MI->getOperand(0);
4466 if (Op.isRegister()) {
4467 AM.BaseType = X86AddressMode::RegBase;
4468 AM.Base.Reg = Op.getReg();
4469 } else {
4470 AM.BaseType = X86AddressMode::FrameIndexBase;
4471 AM.Base.FrameIndex = Op.getFrameIndex();
4472 }
4473 Op = MI->getOperand(1);
4474 if (Op.isImmediate())
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004475 AM.Scale = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004476 Op = MI->getOperand(2);
4477 if (Op.isImmediate())
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004478 AM.IndexReg = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004479 Op = MI->getOperand(3);
4480 if (Op.isGlobalAddress()) {
4481 AM.GV = Op.getGlobal();
4482 } else {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004483 AM.Disp = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004484 }
Evan Cheng20350c42006-11-27 23:37:22 +00004485 addFullAddress(BuildMI(BB, TII->get(Opc)), AM)
4486 .addReg(MI->getOperand(4).getReg());
Evan Cheng02612422006-07-05 22:17:51 +00004487
4488 // Reload the original control word now.
Evan Cheng20350c42006-11-27 23:37:22 +00004489 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004490
4491 delete MI; // The pseudo instruction is gone now.
4492 return BB;
4493 }
4494 }
4495}
4496
4497//===----------------------------------------------------------------------===//
4498// X86 Optimization Hooks
4499//===----------------------------------------------------------------------===//
4500
Nate Begeman8a77efe2006-02-16 21:11:51 +00004501void X86TargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
4502 uint64_t Mask,
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004503 uint64_t &KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +00004504 uint64_t &KnownOne,
4505 unsigned Depth) const {
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004506 unsigned Opc = Op.getOpcode();
Evan Cheng6d196db2006-04-05 06:11:20 +00004507 assert((Opc >= ISD::BUILTIN_OP_END ||
4508 Opc == ISD::INTRINSIC_WO_CHAIN ||
4509 Opc == ISD::INTRINSIC_W_CHAIN ||
4510 Opc == ISD::INTRINSIC_VOID) &&
4511 "Should use MaskedValueIsZero if you don't know whether Op"
4512 " is a target node!");
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004513
Evan Cheng6d196db2006-04-05 06:11:20 +00004514 KnownZero = KnownOne = 0; // Don't know anything.
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004515 switch (Opc) {
Evan Cheng6d196db2006-04-05 06:11:20 +00004516 default: break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004517 case X86ISD::SETCC:
Nate Begeman8a77efe2006-02-16 21:11:51 +00004518 KnownZero |= (MVT::getIntVTBitMask(Op.getValueType()) ^ 1ULL);
4519 break;
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004520 }
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004521}
Chris Lattnerc642aa52006-01-31 19:43:35 +00004522
Evan Cheng5987cfb2006-07-07 08:33:52 +00004523/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4524/// element of the result of the vector shuffle.
4525static SDOperand getShuffleScalarElt(SDNode *N, unsigned i, SelectionDAG &DAG) {
4526 MVT::ValueType VT = N->getValueType(0);
4527 SDOperand PermMask = N->getOperand(2);
4528 unsigned NumElems = PermMask.getNumOperands();
4529 SDOperand V = (i < NumElems) ? N->getOperand(0) : N->getOperand(1);
4530 i %= NumElems;
4531 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4532 return (i == 0)
Dan Gohman5c441312007-06-14 22:58:02 +00004533 ? V.getOperand(0) : DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(VT));
Evan Cheng5987cfb2006-07-07 08:33:52 +00004534 } else if (V.getOpcode() == ISD::VECTOR_SHUFFLE) {
4535 SDOperand Idx = PermMask.getOperand(i);
4536 if (Idx.getOpcode() == ISD::UNDEF)
Dan Gohman5c441312007-06-14 22:58:02 +00004537 return DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(VT));
Evan Cheng5987cfb2006-07-07 08:33:52 +00004538 return getShuffleScalarElt(V.Val,cast<ConstantSDNode>(Idx)->getValue(),DAG);
4539 }
4540 return SDOperand();
4541}
4542
4543/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
4544/// node is a GlobalAddress + an offset.
4545static bool isGAPlusOffset(SDNode *N, GlobalValue* &GA, int64_t &Offset) {
Evan Chengae1cd752006-11-30 21:55:46 +00004546 unsigned Opc = N->getOpcode();
Evan Cheng62cdc3f2006-12-05 04:01:03 +00004547 if (Opc == X86ISD::Wrapper) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004548 if (dyn_cast<GlobalAddressSDNode>(N->getOperand(0))) {
4549 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
4550 return true;
4551 }
Evan Chengae1cd752006-11-30 21:55:46 +00004552 } else if (Opc == ISD::ADD) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004553 SDOperand N1 = N->getOperand(0);
4554 SDOperand N2 = N->getOperand(1);
4555 if (isGAPlusOffset(N1.Val, GA, Offset)) {
4556 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
4557 if (V) {
4558 Offset += V->getSignExtended();
4559 return true;
4560 }
4561 } else if (isGAPlusOffset(N2.Val, GA, Offset)) {
4562 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
4563 if (V) {
4564 Offset += V->getSignExtended();
4565 return true;
4566 }
4567 }
4568 }
4569 return false;
4570}
4571
4572/// isConsecutiveLoad - Returns true if N is loading from an address of Base
4573/// + Dist * Size.
4574static bool isConsecutiveLoad(SDNode *N, SDNode *Base, int Dist, int Size,
4575 MachineFrameInfo *MFI) {
4576 if (N->getOperand(0).Val != Base->getOperand(0).Val)
4577 return false;
4578
4579 SDOperand Loc = N->getOperand(1);
4580 SDOperand BaseLoc = Base->getOperand(1);
4581 if (Loc.getOpcode() == ISD::FrameIndex) {
4582 if (BaseLoc.getOpcode() != ISD::FrameIndex)
4583 return false;
4584 int FI = dyn_cast<FrameIndexSDNode>(Loc)->getIndex();
4585 int BFI = dyn_cast<FrameIndexSDNode>(BaseLoc)->getIndex();
4586 int FS = MFI->getObjectSize(FI);
4587 int BFS = MFI->getObjectSize(BFI);
4588 if (FS != BFS || FS != Size) return false;
4589 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Size);
4590 } else {
4591 GlobalValue *GV1 = NULL;
4592 GlobalValue *GV2 = NULL;
4593 int64_t Offset1 = 0;
4594 int64_t Offset2 = 0;
4595 bool isGA1 = isGAPlusOffset(Loc.Val, GV1, Offset1);
4596 bool isGA2 = isGAPlusOffset(BaseLoc.Val, GV2, Offset2);
4597 if (isGA1 && isGA2 && GV1 == GV2)
4598 return Offset1 == (Offset2 + Dist*Size);
4599 }
4600
4601 return false;
4602}
4603
Evan Cheng79cf9a52006-07-10 21:37:44 +00004604static bool isBaseAlignment16(SDNode *Base, MachineFrameInfo *MFI,
4605 const X86Subtarget *Subtarget) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004606 GlobalValue *GV;
4607 int64_t Offset;
4608 if (isGAPlusOffset(Base, GV, Offset))
4609 return (GV->getAlignment() >= 16 && (Offset % 16) == 0);
4610 else {
4611 assert(Base->getOpcode() == ISD::FrameIndex && "Unexpected base node!");
4612 int BFI = dyn_cast<FrameIndexSDNode>(Base)->getIndex();
Evan Cheng79cf9a52006-07-10 21:37:44 +00004613 if (BFI < 0)
4614 // Fixed objects do not specify alignment, however the offsets are known.
4615 return ((Subtarget->getStackAlignment() % 16) == 0 &&
4616 (MFI->getObjectOffset(BFI) % 16) == 0);
4617 else
4618 return MFI->getObjectAlignment(BFI) >= 16;
Evan Cheng5987cfb2006-07-07 08:33:52 +00004619 }
4620 return false;
4621}
4622
4623
4624/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
4625/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
4626/// if the load addresses are consecutive, non-overlapping, and in the right
4627/// order.
Evan Cheng79cf9a52006-07-10 21:37:44 +00004628static SDOperand PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
4629 const X86Subtarget *Subtarget) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004630 MachineFunction &MF = DAG.getMachineFunction();
4631 MachineFrameInfo *MFI = MF.getFrameInfo();
4632 MVT::ValueType VT = N->getValueType(0);
Dan Gohman5c441312007-06-14 22:58:02 +00004633 MVT::ValueType EVT = MVT::getVectorElementType(VT);
Evan Cheng5987cfb2006-07-07 08:33:52 +00004634 SDOperand PermMask = N->getOperand(2);
4635 int NumElems = (int)PermMask.getNumOperands();
4636 SDNode *Base = NULL;
4637 for (int i = 0; i < NumElems; ++i) {
4638 SDOperand Idx = PermMask.getOperand(i);
4639 if (Idx.getOpcode() == ISD::UNDEF) {
4640 if (!Base) return SDOperand();
4641 } else {
4642 SDOperand Arg =
4643 getShuffleScalarElt(N, cast<ConstantSDNode>(Idx)->getValue(), DAG);
Evan Chenge71fe34d2006-10-09 20:57:25 +00004644 if (!Arg.Val || !ISD::isNON_EXTLoad(Arg.Val))
Evan Cheng5987cfb2006-07-07 08:33:52 +00004645 return SDOperand();
4646 if (!Base)
4647 Base = Arg.Val;
4648 else if (!isConsecutiveLoad(Arg.Val, Base,
4649 i, MVT::getSizeInBits(EVT)/8,MFI))
4650 return SDOperand();
4651 }
4652 }
4653
Evan Cheng79cf9a52006-07-10 21:37:44 +00004654 bool isAlign16 = isBaseAlignment16(Base->getOperand(1).Val, MFI, Subtarget);
Evan Chenge71fe34d2006-10-09 20:57:25 +00004655 if (isAlign16) {
4656 LoadSDNode *LD = cast<LoadSDNode>(Base);
4657 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
4658 LD->getSrcValueOffset());
4659 } else {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004660 // Just use movups, it's shorter.
Chris Lattnere56fef92007-02-25 06:40:16 +00004661 SDVTList Tys = DAG.getVTList(MVT::v4f32, MVT::Other);
Evan Chengbd1c5a82006-08-11 09:08:15 +00004662 SmallVector<SDOperand, 3> Ops;
4663 Ops.push_back(Base->getOperand(0));
4664 Ops.push_back(Base->getOperand(1));
4665 Ops.push_back(Base->getOperand(2));
Evan Cheng5987cfb2006-07-07 08:33:52 +00004666 return DAG.getNode(ISD::BIT_CONVERT, VT,
Evan Chengbd1c5a82006-08-11 09:08:15 +00004667 DAG.getNode(X86ISD::LOAD_UA, Tys, &Ops[0], Ops.size()));
Evan Cheng5c68bba2006-08-11 07:35:45 +00004668 }
Evan Cheng5987cfb2006-07-07 08:33:52 +00004669}
4670
Chris Lattner9259b1e2006-10-04 06:57:07 +00004671/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
4672static SDOperand PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
4673 const X86Subtarget *Subtarget) {
4674 SDOperand Cond = N->getOperand(0);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004675
Chris Lattner9259b1e2006-10-04 06:57:07 +00004676 // If we have SSE[12] support, try to form min/max nodes.
4677 if (Subtarget->hasSSE2() &&
4678 (N->getValueType(0) == MVT::f32 || N->getValueType(0) == MVT::f64)) {
4679 if (Cond.getOpcode() == ISD::SETCC) {
4680 // Get the LHS/RHS of the select.
4681 SDOperand LHS = N->getOperand(1);
4682 SDOperand RHS = N->getOperand(2);
4683 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004684
Evan Cheng49683ba2006-11-10 21:43:37 +00004685 unsigned Opcode = 0;
Chris Lattner9259b1e2006-10-04 06:57:07 +00004686 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004687 switch (CC) {
4688 default: break;
4689 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
4690 case ISD::SETULE:
4691 case ISD::SETLE:
4692 if (!UnsafeFPMath) break;
4693 // FALL THROUGH.
4694 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
4695 case ISD::SETLT:
Evan Cheng49683ba2006-11-10 21:43:37 +00004696 Opcode = X86ISD::FMIN;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004697 break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004698
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004699 case ISD::SETOGT: // (X > Y) ? X : Y -> max
4700 case ISD::SETUGT:
4701 case ISD::SETGT:
4702 if (!UnsafeFPMath) break;
4703 // FALL THROUGH.
4704 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
4705 case ISD::SETGE:
Evan Cheng49683ba2006-11-10 21:43:37 +00004706 Opcode = X86ISD::FMAX;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004707 break;
4708 }
Chris Lattner9259b1e2006-10-04 06:57:07 +00004709 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004710 switch (CC) {
4711 default: break;
4712 case ISD::SETOGT: // (X > Y) ? Y : X -> min
4713 case ISD::SETUGT:
4714 case ISD::SETGT:
4715 if (!UnsafeFPMath) break;
4716 // FALL THROUGH.
4717 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
4718 case ISD::SETGE:
Evan Cheng49683ba2006-11-10 21:43:37 +00004719 Opcode = X86ISD::FMIN;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004720 break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004721
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004722 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
4723 case ISD::SETULE:
4724 case ISD::SETLE:
4725 if (!UnsafeFPMath) break;
4726 // FALL THROUGH.
4727 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
4728 case ISD::SETLT:
Evan Cheng49683ba2006-11-10 21:43:37 +00004729 Opcode = X86ISD::FMAX;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004730 break;
4731 }
Chris Lattner9259b1e2006-10-04 06:57:07 +00004732 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004733
Evan Cheng49683ba2006-11-10 21:43:37 +00004734 if (Opcode)
4735 return DAG.getNode(Opcode, N->getValueType(0), LHS, RHS);
Chris Lattner9259b1e2006-10-04 06:57:07 +00004736 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004737
Chris Lattner9259b1e2006-10-04 06:57:07 +00004738 }
4739
4740 return SDOperand();
4741}
4742
4743
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004744SDOperand X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng5987cfb2006-07-07 08:33:52 +00004745 DAGCombinerInfo &DCI) const {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004746 SelectionDAG &DAG = DCI.DAG;
4747 switch (N->getOpcode()) {
4748 default: break;
4749 case ISD::VECTOR_SHUFFLE:
Evan Cheng79cf9a52006-07-10 21:37:44 +00004750 return PerformShuffleCombine(N, DAG, Subtarget);
Chris Lattner9259b1e2006-10-04 06:57:07 +00004751 case ISD::SELECT:
4752 return PerformSELECTCombine(N, DAG, Subtarget);
Evan Cheng5987cfb2006-07-07 08:33:52 +00004753 }
4754
4755 return SDOperand();
4756}
4757
Evan Cheng02612422006-07-05 22:17:51 +00004758//===----------------------------------------------------------------------===//
4759// X86 Inline Assembly Support
4760//===----------------------------------------------------------------------===//
4761
Chris Lattner298ef372006-07-11 02:54:03 +00004762/// getConstraintType - Given a constraint letter, return the type of
4763/// constraint it is for this target.
4764X86TargetLowering::ConstraintType
Chris Lattnerd6855142007-03-25 02:14:49 +00004765X86TargetLowering::getConstraintType(const std::string &Constraint) const {
4766 if (Constraint.size() == 1) {
4767 switch (Constraint[0]) {
4768 case 'A':
4769 case 'r':
4770 case 'R':
4771 case 'l':
4772 case 'q':
4773 case 'Q':
4774 case 'x':
4775 case 'Y':
4776 return C_RegisterClass;
4777 default:
4778 break;
4779 }
Chris Lattner298ef372006-07-11 02:54:03 +00004780 }
Chris Lattnerd6855142007-03-25 02:14:49 +00004781 return TargetLowering::getConstraintType(Constraint);
Chris Lattner298ef372006-07-11 02:54:03 +00004782}
4783
Chris Lattner44daa502006-10-31 20:13:11 +00004784/// isOperandValidForConstraint - Return the specified operand (possibly
4785/// modified) if the specified SDOperand is valid for the specified target
4786/// constraint letter, otherwise return null.
4787SDOperand X86TargetLowering::
4788isOperandValidForConstraint(SDOperand Op, char Constraint, SelectionDAG &DAG) {
4789 switch (Constraint) {
4790 default: break;
Devang Patelb38c2ec2007-03-17 00:13:28 +00004791 case 'I':
Chris Lattner03a643a2007-03-25 01:57:35 +00004792 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
4793 if (C->getValue() <= 31)
Chris Lattnerc8798d02007-05-15 01:28:08 +00004794 return DAG.getTargetConstant(C->getValue(), Op.getValueType());
Devang Patelb38c2ec2007-03-17 00:13:28 +00004795 }
Chris Lattner03a643a2007-03-25 01:57:35 +00004796 return SDOperand(0,0);
4797 case 'N':
4798 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
4799 if (C->getValue() <= 255)
Chris Lattnerc8798d02007-05-15 01:28:08 +00004800 return DAG.getTargetConstant(C->getValue(), Op.getValueType());
Chris Lattner03a643a2007-03-25 01:57:35 +00004801 }
4802 return SDOperand(0,0);
Chris Lattner83df45a2007-05-03 16:52:29 +00004803 case 'i': {
Chris Lattner44daa502006-10-31 20:13:11 +00004804 // Literal immediates are always ok.
Chris Lattnerc8798d02007-05-15 01:28:08 +00004805 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op))
4806 return DAG.getTargetConstant(CST->getValue(), Op.getValueType());
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004807
Chris Lattner83df45a2007-05-03 16:52:29 +00004808 // If we are in non-pic codegen mode, we allow the address of a global (with
4809 // an optional displacement) to be used with 'i'.
4810 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
4811 int64_t Offset = 0;
4812
4813 // Match either (GA) or (GA+C)
4814 if (GA) {
4815 Offset = GA->getOffset();
4816 } else if (Op.getOpcode() == ISD::ADD) {
4817 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
4818 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
4819 if (C && GA) {
4820 Offset = GA->getOffset()+C->getValue();
4821 } else {
4822 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
4823 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
4824 if (C && GA)
4825 Offset = GA->getOffset()+C->getValue();
4826 else
4827 C = 0, GA = 0;
4828 }
4829 }
4830
4831 if (GA) {
4832 // If addressing this global requires a load (e.g. in PIC mode), we can't
4833 // match.
4834 if (Subtarget->GVRequiresExtraLoad(GA->getGlobal(), getTargetMachine(),
4835 false))
Chris Lattner44daa502006-10-31 20:13:11 +00004836 return SDOperand(0, 0);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004837
Chris Lattner83df45a2007-05-03 16:52:29 +00004838 Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
4839 Offset);
Chris Lattner44daa502006-10-31 20:13:11 +00004840 return Op;
4841 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004842
Chris Lattner44daa502006-10-31 20:13:11 +00004843 // Otherwise, not valid for this mode.
4844 return SDOperand(0, 0);
4845 }
Chris Lattner83df45a2007-05-03 16:52:29 +00004846 }
Chris Lattner44daa502006-10-31 20:13:11 +00004847 return TargetLowering::isOperandValidForConstraint(Op, Constraint, DAG);
4848}
4849
Chris Lattnerc642aa52006-01-31 19:43:35 +00004850std::vector<unsigned> X86TargetLowering::
Chris Lattner7ad77df2006-02-22 00:56:39 +00004851getRegClassForInlineAsmConstraint(const std::string &Constraint,
4852 MVT::ValueType VT) const {
Chris Lattnerc642aa52006-01-31 19:43:35 +00004853 if (Constraint.size() == 1) {
4854 // FIXME: not handling fp-stack yet!
Chris Lattnerc642aa52006-01-31 19:43:35 +00004855 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattner298ef372006-07-11 02:54:03 +00004856 default: break; // Unknown constraint letter
4857 case 'A': // EAX/EDX
4858 if (VT == MVT::i32 || VT == MVT::i64)
4859 return make_vector<unsigned>(X86::EAX, X86::EDX, 0);
4860 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00004861 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
4862 case 'Q': // Q_REGS
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00004863 if (VT == MVT::i32)
4864 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
4865 else if (VT == MVT::i16)
4866 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
4867 else if (VT == MVT::i8)
4868 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::DL, 0);
4869 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00004870 }
4871 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004872
Chris Lattner7ad77df2006-02-22 00:56:39 +00004873 return std::vector<unsigned>();
Chris Lattnerc642aa52006-01-31 19:43:35 +00004874}
Chris Lattner524129d2006-07-31 23:26:50 +00004875
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004876std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner524129d2006-07-31 23:26:50 +00004877X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
4878 MVT::ValueType VT) const {
Chris Lattner590ed5e5b2007-04-09 05:11:28 +00004879 // First, see if this is a constraint that directly corresponds to an LLVM
4880 // register class.
4881 if (Constraint.size() == 1) {
4882 // GCC Constraint Letters
4883 switch (Constraint[0]) {
4884 default: break;
Chris Lattner7451e4d2007-04-09 05:49:22 +00004885 case 'r': // GENERAL_REGS
4886 case 'R': // LEGACY_REGS
4887 case 'l': // INDEX_REGS
4888 if (VT == MVT::i64 && Subtarget->is64Bit())
4889 return std::make_pair(0U, X86::GR64RegisterClass);
4890 if (VT == MVT::i32)
4891 return std::make_pair(0U, X86::GR32RegisterClass);
4892 else if (VT == MVT::i16)
4893 return std::make_pair(0U, X86::GR16RegisterClass);
4894 else if (VT == MVT::i8)
4895 return std::make_pair(0U, X86::GR8RegisterClass);
4896 break;
Chris Lattner2805bce2007-04-12 04:14:49 +00004897 case 'y': // MMX_REGS if MMX allowed.
4898 if (!Subtarget->hasMMX()) break;
4899 return std::make_pair(0U, X86::VR64RegisterClass);
4900 break;
Chris Lattner7451e4d2007-04-09 05:49:22 +00004901 case 'Y': // SSE_REGS if SSE2 allowed
4902 if (!Subtarget->hasSSE2()) break;
4903 // FALL THROUGH.
4904 case 'x': // SSE_REGS if SSE1 allowed
4905 if (!Subtarget->hasSSE1()) break;
4906
4907 switch (VT) {
4908 default: break;
4909 // Scalar SSE types.
4910 case MVT::f32:
4911 case MVT::i32:
Chris Lattner590ed5e5b2007-04-09 05:11:28 +00004912 return std::make_pair(0U, X86::FR32RegisterClass);
Chris Lattner7451e4d2007-04-09 05:49:22 +00004913 case MVT::f64:
4914 case MVT::i64:
Chris Lattner590ed5e5b2007-04-09 05:11:28 +00004915 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner7451e4d2007-04-09 05:49:22 +00004916 // Vector types.
4917 case MVT::Vector:
4918 case MVT::v16i8:
4919 case MVT::v8i16:
4920 case MVT::v4i32:
4921 case MVT::v2i64:
4922 case MVT::v4f32:
4923 case MVT::v2f64:
4924 return std::make_pair(0U, X86::VR128RegisterClass);
4925 }
Chris Lattner590ed5e5b2007-04-09 05:11:28 +00004926 break;
4927 }
4928 }
4929
Chris Lattner524129d2006-07-31 23:26:50 +00004930 // Use the default implementation in TargetLowering to convert the register
4931 // constraint into a member of a register class.
4932 std::pair<unsigned, const TargetRegisterClass*> Res;
4933 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerf6a69662006-10-31 19:42:44 +00004934
4935 // Not found as a standard register?
4936 if (Res.second == 0) {
4937 // GCC calls "st(0)" just plain "st".
4938 if (StringsEqualNoCase("{st}", Constraint)) {
4939 Res.first = X86::ST0;
4940 Res.second = X86::RSTRegisterClass;
4941 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004942
Chris Lattnerf6a69662006-10-31 19:42:44 +00004943 return Res;
4944 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004945
Chris Lattner524129d2006-07-31 23:26:50 +00004946 // Otherwise, check to see if this is a register class of the wrong value
4947 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
4948 // turn into {ax},{dx}.
4949 if (Res.second->hasType(VT))
4950 return Res; // Correct type already, nothing to do.
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004951
Chris Lattner524129d2006-07-31 23:26:50 +00004952 // All of the single-register GCC register classes map their values onto
4953 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
4954 // really want an 8-bit or 32-bit register, map to the appropriate register
4955 // class and return the appropriate register.
4956 if (Res.second != X86::GR16RegisterClass)
4957 return Res;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004958
Chris Lattner524129d2006-07-31 23:26:50 +00004959 if (VT == MVT::i8) {
4960 unsigned DestReg = 0;
4961 switch (Res.first) {
4962 default: break;
4963 case X86::AX: DestReg = X86::AL; break;
4964 case X86::DX: DestReg = X86::DL; break;
4965 case X86::CX: DestReg = X86::CL; break;
4966 case X86::BX: DestReg = X86::BL; break;
4967 }
4968 if (DestReg) {
4969 Res.first = DestReg;
4970 Res.second = Res.second = X86::GR8RegisterClass;
4971 }
4972 } else if (VT == MVT::i32) {
4973 unsigned DestReg = 0;
4974 switch (Res.first) {
4975 default: break;
4976 case X86::AX: DestReg = X86::EAX; break;
4977 case X86::DX: DestReg = X86::EDX; break;
4978 case X86::CX: DestReg = X86::ECX; break;
4979 case X86::BX: DestReg = X86::EBX; break;
4980 case X86::SI: DestReg = X86::ESI; break;
4981 case X86::DI: DestReg = X86::EDI; break;
4982 case X86::BP: DestReg = X86::EBP; break;
4983 case X86::SP: DestReg = X86::ESP; break;
4984 }
4985 if (DestReg) {
4986 Res.first = DestReg;
4987 Res.second = Res.second = X86::GR32RegisterClass;
4988 }
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004989 } else if (VT == MVT::i64) {
4990 unsigned DestReg = 0;
4991 switch (Res.first) {
4992 default: break;
4993 case X86::AX: DestReg = X86::RAX; break;
4994 case X86::DX: DestReg = X86::RDX; break;
4995 case X86::CX: DestReg = X86::RCX; break;
4996 case X86::BX: DestReg = X86::RBX; break;
4997 case X86::SI: DestReg = X86::RSI; break;
4998 case X86::DI: DestReg = X86::RDI; break;
4999 case X86::BP: DestReg = X86::RBP; break;
5000 case X86::SP: DestReg = X86::RSP; break;
5001 }
5002 if (DestReg) {
5003 Res.first = DestReg;
5004 Res.second = Res.second = X86::GR64RegisterClass;
5005 }
Chris Lattner524129d2006-07-31 23:26:50 +00005006 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005007
Chris Lattner524129d2006-07-31 23:26:50 +00005008 return Res;
5009}