| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 1 | //===-- SIInstrFormats.td - SI Instruction Encodings ----------------------===// | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2 | // | 
|  | 3 | //                     The LLVM Compiler Infrastructure | 
|  | 4 | // | 
|  | 5 | // This file is distributed under the University of Illinois Open Source | 
|  | 6 | // License. See LICENSE.TXT for details. | 
|  | 7 | // | 
|  | 8 | //===----------------------------------------------------------------------===// | 
|  | 9 | // | 
|  | 10 | // SI Instruction format definitions. | 
|  | 11 | // | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 12 | //===----------------------------------------------------------------------===// | 
|  | 13 |  | 
| Matt Arsenault | 9babdf4 | 2016-06-22 20:15:28 +0000 | [diff] [blame] | 14 | class InstSI <dag outs, dag ins, string asm = "", | 
|  | 15 | list<dag> pattern = []> : | 
|  | 16 | AMDGPUInst<outs, ins, asm, pattern>, PredicateControl { | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 17 |  | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 18 | field bits<1> VM_CNT = 0; | 
|  | 19 | field bits<1> EXP_CNT = 0; | 
|  | 20 | field bits<1> LGKM_CNT = 0; | 
| Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 21 |  | 
|  | 22 | field bits<1> SALU = 0; | 
|  | 23 | field bits<1> VALU = 0; | 
|  | 24 |  | 
|  | 25 | field bits<1> SOP1 = 0; | 
|  | 26 | field bits<1> SOP2 = 0; | 
|  | 27 | field bits<1> SOPC = 0; | 
|  | 28 | field bits<1> SOPK = 0; | 
|  | 29 | field bits<1> SOPP = 0; | 
|  | 30 |  | 
| Tom Stellard | 93fabce | 2013-10-10 17:11:55 +0000 | [diff] [blame] | 31 | field bits<1> VOP1 = 0; | 
|  | 32 | field bits<1> VOP2 = 0; | 
|  | 33 | field bits<1> VOP3 = 0; | 
|  | 34 | field bits<1> VOPC = 0; | 
| Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 35 | field bits<1> SDWA = 0; | 
| Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 36 | field bits<1> DPP = 0; | 
| Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 37 |  | 
| Matt Arsenault | e2fabd3 | 2014-07-29 18:51:56 +0000 | [diff] [blame] | 38 | field bits<1> MUBUF = 0; | 
|  | 39 | field bits<1> MTBUF = 0; | 
| Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 40 | field bits<1> SMRD = 0; | 
|  | 41 | field bits<1> DS = 0; | 
|  | 42 | field bits<1> MIMG = 0; | 
| Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 43 | field bits<1> FLAT = 0; | 
| Nicolai Haehnle | 8a482b3 | 2016-08-02 19:31:14 +0000 | [diff] [blame] | 44 |  | 
|  | 45 | // Whether WQM _must_ be enabled for this instruction. | 
| Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 46 | field bits<1> WQM = 0; | 
| Tom Stellard | a77c3f7 | 2015-05-12 18:59:17 +0000 | [diff] [blame] | 47 | field bits<1> VGPRSpill = 0; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 48 |  | 
| Tom Stellard | 88e0b25 | 2015-10-06 15:57:53 +0000 | [diff] [blame] | 49 | // This bit tells the assembler to use the 32-bit encoding in case it | 
|  | 50 | // is unable to infer the encoding from the operands. | 
|  | 51 | field bits<1> VOPAsmPrefer32Bit = 0; | 
|  | 52 |  | 
| Nicolai Haehnle | c06bfa1 | 2016-07-11 21:59:43 +0000 | [diff] [blame] | 53 | field bits<1> Gather4 = 0; | 
|  | 54 |  | 
| Nicolai Haehnle | 8a482b3 | 2016-08-02 19:31:14 +0000 | [diff] [blame] | 55 | // Whether WQM _must_ be disabled for this instruction. | 
|  | 56 | field bits<1> DisableWQM = 0; | 
|  | 57 |  | 
| Matt Arsenault | e2fabd3 | 2014-07-29 18:51:56 +0000 | [diff] [blame] | 58 | // These need to be kept in sync with the enum in SIInstrFlags. | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 59 | let TSFlags{0} = VM_CNT; | 
|  | 60 | let TSFlags{1} = EXP_CNT; | 
|  | 61 | let TSFlags{2} = LGKM_CNT; | 
| Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 62 |  | 
|  | 63 | let TSFlags{3} = SALU; | 
|  | 64 | let TSFlags{4} = VALU; | 
|  | 65 |  | 
|  | 66 | let TSFlags{5} = SOP1; | 
|  | 67 | let TSFlags{6} = SOP2; | 
|  | 68 | let TSFlags{7} = SOPC; | 
|  | 69 | let TSFlags{8} = SOPK; | 
|  | 70 | let TSFlags{9} = SOPP; | 
|  | 71 |  | 
|  | 72 | let TSFlags{10} = VOP1; | 
|  | 73 | let TSFlags{11} = VOP2; | 
|  | 74 | let TSFlags{12} = VOP3; | 
|  | 75 | let TSFlags{13} = VOPC; | 
| Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 76 | let TSFlags{14} = SDWA; | 
|  | 77 | let TSFlags{15} = DPP; | 
| Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 78 |  | 
| Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 79 | let TSFlags{16} = MUBUF; | 
|  | 80 | let TSFlags{17} = MTBUF; | 
|  | 81 | let TSFlags{18} = SMRD; | 
|  | 82 | let TSFlags{19} = DS; | 
|  | 83 | let TSFlags{20} = MIMG; | 
|  | 84 | let TSFlags{21} = FLAT; | 
|  | 85 | let TSFlags{22} = WQM; | 
|  | 86 | let TSFlags{23} = VGPRSpill; | 
|  | 87 | let TSFlags{24} = VOPAsmPrefer32Bit; | 
| Nicolai Haehnle | c06bfa1 | 2016-07-11 21:59:43 +0000 | [diff] [blame] | 88 | let TSFlags{25} = Gather4; | 
| Nicolai Haehnle | 8a482b3 | 2016-08-02 19:31:14 +0000 | [diff] [blame] | 89 | let TSFlags{26} = DisableWQM; | 
| Matt Arsenault | cb0ac3d | 2014-09-26 17:54:59 +0000 | [diff] [blame] | 90 |  | 
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 91 | let SchedRW = [Write32Bit]; | 
| Tom Stellard | e1818af | 2016-02-18 03:42:32 +0000 | [diff] [blame] | 92 |  | 
|  | 93 | field bits<1> DisableSIDecoder = 0; | 
|  | 94 | field bits<1> DisableVIDecoder = 0; | 
|  | 95 | field bits<1> DisableDecoder = 0; | 
|  | 96 |  | 
|  | 97 | let isAsmParserOnly = !if(!eq(DisableDecoder{0}, {0}), 0, 1); | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 98 | } | 
|  | 99 |  | 
| Matt Arsenault | fc7e6a0 | 2016-07-12 00:23:17 +0000 | [diff] [blame] | 100 | class PseudoInstSI<dag outs, dag ins, list<dag> pattern = []> | 
|  | 101 | : InstSI<outs, ins, "", pattern> { | 
|  | 102 | let isPseudo = 1; | 
|  | 103 | let isCodeGenOnly = 1; | 
|  | 104 | } | 
|  | 105 |  | 
| Matt Arsenault | 71ed8a6 | 2016-08-27 03:00:51 +0000 | [diff] [blame] | 106 | class SPseudoInstSI<dag outs, dag ins, list<dag> pattern = []> | 
|  | 107 | : PseudoInstSI<outs, ins, pattern> { | 
|  | 108 | let SALU = 1; | 
|  | 109 | } | 
|  | 110 |  | 
|  | 111 | class VPseudoInstSI<dag outs, dag ins, list<dag> pattern = []> | 
|  | 112 | : PseudoInstSI<outs, ins, pattern> { | 
|  | 113 | let VALU = 1; | 
|  | 114 | let Uses = [EXEC]; | 
|  | 115 | } | 
|  | 116 |  | 
|  | 117 | class CFPseudoInstSI<dag outs, dag ins, list<dag> pattern = [], | 
|  | 118 | bit UseExec = 0, bit DefExec = 0> : | 
|  | 119 | SPseudoInstSI<outs, ins, pattern> { | 
|  | 120 |  | 
|  | 121 | let Uses = !if(UseExec, [EXEC], []); | 
|  | 122 | let Defs = !if(DefExec, [EXEC, SCC], [SCC]); | 
|  | 123 | } | 
|  | 124 |  | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 125 | class Enc32 { | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 126 | field bits<32> Inst; | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 127 | int Size = 4; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 128 | } | 
|  | 129 |  | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 130 | class Enc64 { | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 131 | field bits<64> Inst; | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 132 | int Size = 8; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 133 | } | 
|  | 134 |  | 
| Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 135 | class VOPDstOperand <RegisterClass rc> : RegisterOperand <rc, "printVOPDst">; | 
| Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 136 |  | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 137 | let Uses = [EXEC] in { | 
|  | 138 |  | 
| Marek Olsak | dc4d202 | 2015-01-15 18:42:44 +0000 | [diff] [blame] | 139 | class VOPAnyCommon <dag outs, dag ins, string asm, list<dag> pattern> : | 
|  | 140 | InstSI <outs, ins, asm, pattern> { | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 141 |  | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 142 | let mayLoad = 0; | 
|  | 143 | let mayStore = 0; | 
|  | 144 | let hasSideEffects = 0; | 
|  | 145 | let UseNamedOperandTable = 1; | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 146 | let VALU = 1; | 
| Marek Olsak | dc4d202 | 2015-01-15 18:42:44 +0000 | [diff] [blame] | 147 | } | 
|  | 148 |  | 
|  | 149 | class VOPCCommon <dag ins, string asm, list<dag> pattern> : | 
| Matt Arsenault | 4635915 | 2015-08-08 00:41:48 +0000 | [diff] [blame] | 150 | VOPAnyCommon <(outs), ins, asm, pattern> { | 
| Marek Olsak | dc4d202 | 2015-01-15 18:42:44 +0000 | [diff] [blame] | 151 |  | 
| Marek Olsak | dc4d202 | 2015-01-15 18:42:44 +0000 | [diff] [blame] | 152 | let VOPC = 1; | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 153 | let Size = 4; | 
| Matt Arsenault | 4635915 | 2015-08-08 00:41:48 +0000 | [diff] [blame] | 154 | let Defs = [VCC]; | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 155 | } | 
|  | 156 |  | 
| Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 157 | class VOP1Common <dag outs, dag ins, string asm, list<dag> pattern> : | 
| Marek Olsak | dc4d202 | 2015-01-15 18:42:44 +0000 | [diff] [blame] | 158 | VOPAnyCommon <outs, ins, asm, pattern> { | 
|  | 159 |  | 
| Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 160 | let VOP1 = 1; | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 161 | let Size = 4; | 
|  | 162 | } | 
|  | 163 |  | 
|  | 164 | class VOP2Common <dag outs, dag ins, string asm, list<dag> pattern> : | 
| Marek Olsak | dc4d202 | 2015-01-15 18:42:44 +0000 | [diff] [blame] | 165 | VOPAnyCommon <outs, ins, asm, pattern> { | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 166 |  | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 167 | let VOP2 = 1; | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 168 | let Size = 4; | 
| Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 169 | } | 
|  | 170 |  | 
| Matt Arsenault | fc7e6a0 | 2016-07-12 00:23:17 +0000 | [diff] [blame] | 171 | class VOP3Common <dag outs, dag ins, string asm = "", | 
|  | 172 | list<dag> pattern = [], bit HasMods = 0, | 
|  | 173 | bit VOP3Only = 0> : | 
|  | 174 | VOPAnyCommon <outs, ins, asm, pattern> { | 
| Tom Stellard | 092f332 | 2014-06-17 19:34:46 +0000 | [diff] [blame] | 175 |  | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 176 | // Using complex patterns gives VOP3 patterns a very high complexity rating, | 
|  | 177 | // but standalone patterns are almost always prefered, so we need to adjust the | 
|  | 178 | // priority lower.  The goal is to use a high number to reduce complexity to | 
|  | 179 | // zero (or less than zero). | 
|  | 180 | let AddedComplexity = -1000; | 
|  | 181 |  | 
| Tom Stellard | 092f332 | 2014-06-17 19:34:46 +0000 | [diff] [blame] | 182 | let VOP3 = 1; | 
| Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 183 | let VALU = 1; | 
|  | 184 |  | 
| Tom Stellard | a90b952 | 2016-02-11 03:28:15 +0000 | [diff] [blame] | 185 | let AsmMatchConverter = | 
|  | 186 | !if(!eq(VOP3Only,1), | 
| Sam Kolton | 5f10a13 | 2016-05-06 11:31:17 +0000 | [diff] [blame] | 187 | "cvtVOP3", | 
|  | 188 | !if(!eq(HasMods,1), "cvtVOP3_2_mod", "")); | 
|  | 189 |  | 
| Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 190 | let isCodeGenOnly = 0; | 
|  | 191 |  | 
| Tom Stellard | bda32c9 | 2014-07-21 17:44:29 +0000 | [diff] [blame] | 192 | int Size = 8; | 
| Matt Arsenault | 1d36b71 | 2015-09-26 05:06:48 +0000 | [diff] [blame] | 193 |  | 
|  | 194 | // Because SGPRs may be allowed if there are multiple operands, we | 
|  | 195 | // need a post-isel hook to insert copies in order to avoid | 
|  | 196 | // violating constant bus requirements. | 
|  | 197 | let hasPostISelHook = 1; | 
| Tom Stellard | 092f332 | 2014-06-17 19:34:46 +0000 | [diff] [blame] | 198 | } | 
|  | 199 |  | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 200 | } // End Uses = [EXEC] | 
|  | 201 |  | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 202 | //===----------------------------------------------------------------------===// | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 203 | // Vector ALU operations | 
|  | 204 | //===----------------------------------------------------------------------===// | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 205 |  | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 206 | class VOP1e <bits<8> op> : Enc32 { | 
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 207 | bits<8> vdst; | 
|  | 208 | bits<9> src0; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 209 |  | 
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 210 | let Inst{8-0} = src0; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 211 | let Inst{16-9} = op; | 
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 212 | let Inst{24-17} = vdst; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 213 | let Inst{31-25} = 0x3f; //encoding | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 214 | } | 
|  | 215 |  | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 216 | class VOP2e <bits<6> op> : Enc32 { | 
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 217 | bits<8> vdst; | 
|  | 218 | bits<9> src0; | 
| Marek Olsak | 9b8f32e | 2015-02-18 22:12:45 +0000 | [diff] [blame] | 219 | bits<8> src1; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 220 |  | 
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 221 | let Inst{8-0} = src0; | 
| Marek Olsak | 9b8f32e | 2015-02-18 22:12:45 +0000 | [diff] [blame] | 222 | let Inst{16-9} = src1; | 
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 223 | let Inst{24-17} = vdst; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 224 | let Inst{30-25} = op; | 
|  | 225 | let Inst{31} = 0x0; //encoding | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 226 | } | 
|  | 227 |  | 
| Matt Arsenault | 70120fa | 2015-02-21 21:29:00 +0000 | [diff] [blame] | 228 | class VOP2_MADKe <bits<6> op> : Enc64 { | 
|  | 229 |  | 
|  | 230 | bits<8>  vdst; | 
|  | 231 | bits<9>  src0; | 
| Valery Pykhtin | 5b3559c | 2016-04-01 13:13:12 +0000 | [diff] [blame] | 232 | bits<8>  src1; | 
|  | 233 | bits<32> imm; | 
| Matt Arsenault | 70120fa | 2015-02-21 21:29:00 +0000 | [diff] [blame] | 234 |  | 
|  | 235 | let Inst{8-0} = src0; | 
| Valery Pykhtin | 5b3559c | 2016-04-01 13:13:12 +0000 | [diff] [blame] | 236 | let Inst{16-9} = src1; | 
| Matt Arsenault | 70120fa | 2015-02-21 21:29:00 +0000 | [diff] [blame] | 237 | let Inst{24-17} = vdst; | 
|  | 238 | let Inst{30-25} = op; | 
|  | 239 | let Inst{31} = 0x0; // encoding | 
| Valery Pykhtin | 5b3559c | 2016-04-01 13:13:12 +0000 | [diff] [blame] | 240 | let Inst{63-32} = imm; | 
| Matt Arsenault | 70120fa | 2015-02-21 21:29:00 +0000 | [diff] [blame] | 241 | } | 
|  | 242 |  | 
| Tom Stellard | cc4c871 | 2016-02-16 18:14:56 +0000 | [diff] [blame] | 243 | class VOP3a <bits<9> op> : Enc64 { | 
| Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 244 | bits<2> src0_modifiers; | 
| Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 245 | bits<9> src0; | 
| Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 246 | bits<2> src1_modifiers; | 
| Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 247 | bits<9> src1; | 
| Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 248 | bits<2> src2_modifiers; | 
| Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 249 | bits<9> src2; | 
| Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 250 | bits<1> clamp; | 
|  | 251 | bits<2> omod; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 252 |  | 
| Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 253 | let Inst{8} = src0_modifiers{1}; | 
|  | 254 | let Inst{9} = src1_modifiers{1}; | 
|  | 255 | let Inst{10} = src2_modifiers{1}; | 
| Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 256 | let Inst{11} = clamp; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 257 | let Inst{25-17} = op; | 
|  | 258 | let Inst{31-26} = 0x34; //encoding | 
| Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 259 | let Inst{40-32} = src0; | 
|  | 260 | let Inst{49-41} = src1; | 
|  | 261 | let Inst{58-50} = src2; | 
|  | 262 | let Inst{60-59} = omod; | 
| Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 263 | let Inst{61} = src0_modifiers{0}; | 
|  | 264 | let Inst{62} = src1_modifiers{0}; | 
|  | 265 | let Inst{63} = src2_modifiers{0}; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 266 | } | 
|  | 267 |  | 
| Tom Stellard | cc4c871 | 2016-02-16 18:14:56 +0000 | [diff] [blame] | 268 | class VOP3e <bits<9> op> : VOP3a <op> { | 
|  | 269 | bits<8> vdst; | 
|  | 270 |  | 
|  | 271 | let Inst{7-0} = vdst; | 
|  | 272 | } | 
|  | 273 |  | 
|  | 274 | // Encoding used for VOPC instructions encoded as VOP3 | 
|  | 275 | // Differs from VOP3e by destination name (sdst) as VOPC doesn't have vector dst | 
|  | 276 | class VOP3ce <bits<9> op> : VOP3a <op> { | 
|  | 277 | bits<8> sdst; | 
|  | 278 |  | 
|  | 279 | let Inst{7-0} = sdst; | 
|  | 280 | } | 
|  | 281 |  | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 282 | class VOP3be <bits<9> op> : Enc64 { | 
| Matt Arsenault | 1bcc8cb | 2015-02-14 03:54:29 +0000 | [diff] [blame] | 283 | bits<8> vdst; | 
| Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 284 | bits<2> src0_modifiers; | 
| Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 285 | bits<9> src0; | 
| Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 286 | bits<2> src1_modifiers; | 
| Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 287 | bits<9> src1; | 
| Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 288 | bits<2> src2_modifiers; | 
| Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 289 | bits<9> src2; | 
|  | 290 | bits<7> sdst; | 
|  | 291 | bits<2> omod; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 292 |  | 
| Matt Arsenault | 1bcc8cb | 2015-02-14 03:54:29 +0000 | [diff] [blame] | 293 | let Inst{7-0} = vdst; | 
| Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 294 | let Inst{14-8} = sdst; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 295 | let Inst{25-17} = op; | 
|  | 296 | let Inst{31-26} = 0x34; //encoding | 
| Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 297 | let Inst{40-32} = src0; | 
|  | 298 | let Inst{49-41} = src1; | 
|  | 299 | let Inst{58-50} = src2; | 
|  | 300 | let Inst{60-59} = omod; | 
| Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 301 | let Inst{61} = src0_modifiers{0}; | 
|  | 302 | let Inst{62} = src1_modifiers{0}; | 
|  | 303 | let Inst{63} = src2_modifiers{0}; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 304 | } | 
|  | 305 |  | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 306 | class VOPCe <bits<8> op> : Enc32 { | 
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 307 | bits<9> src0; | 
| Valery Pykhtin | a7f480b | 2016-03-11 14:53:28 +0000 | [diff] [blame] | 308 | bits<8> src1; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 309 |  | 
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 310 | let Inst{8-0} = src0; | 
| Valery Pykhtin | a7f480b | 2016-03-11 14:53:28 +0000 | [diff] [blame] | 311 | let Inst{16-9} = src1; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 312 | let Inst{24-17} = op; | 
|  | 313 | let Inst{31-25} = 0x3e; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 314 | } | 
|  | 315 |  | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 316 | class VINTRPe <bits<2> op> : Enc32 { | 
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 317 | bits<8> vdst; | 
|  | 318 | bits<8> vsrc; | 
|  | 319 | bits<2> attrchan; | 
|  | 320 | bits<6> attr; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 321 |  | 
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 322 | let Inst{7-0} = vsrc; | 
|  | 323 | let Inst{9-8} = attrchan; | 
|  | 324 | let Inst{15-10} = attr; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 325 | let Inst{17-16} = op; | 
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 326 | let Inst{25-18} = vdst; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 327 | let Inst{31-26} = 0x32; // encoding | 
| Christian Konig | e3cba88 | 2013-02-16 11:28:02 +0000 | [diff] [blame] | 328 | } | 
|  | 329 |  | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 330 | class MUBUFe <bits<7> op> : Enc64 { | 
| Tom Stellard | 6db08eb | 2013-04-05 23:31:44 +0000 | [diff] [blame] | 331 | bits<12> offset; | 
|  | 332 | bits<1> offen; | 
|  | 333 | bits<1> idxen; | 
|  | 334 | bits<1> glc; | 
|  | 335 | bits<1> addr64; | 
|  | 336 | bits<1> lds; | 
|  | 337 | bits<8> vaddr; | 
|  | 338 | bits<8> vdata; | 
|  | 339 | bits<7> srsrc; | 
|  | 340 | bits<1> slc; | 
|  | 341 | bits<1> tfe; | 
|  | 342 | bits<8> soffset; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 343 |  | 
| Tom Stellard | 6db08eb | 2013-04-05 23:31:44 +0000 | [diff] [blame] | 344 | let Inst{11-0} = offset; | 
|  | 345 | let Inst{12} = offen; | 
|  | 346 | let Inst{13} = idxen; | 
|  | 347 | let Inst{14} = glc; | 
|  | 348 | let Inst{15} = addr64; | 
|  | 349 | let Inst{16} = lds; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 350 | let Inst{24-18} = op; | 
|  | 351 | let Inst{31-26} = 0x38; //encoding | 
| Tom Stellard | 6db08eb | 2013-04-05 23:31:44 +0000 | [diff] [blame] | 352 | let Inst{39-32} = vaddr; | 
|  | 353 | let Inst{47-40} = vdata; | 
|  | 354 | let Inst{52-48} = srsrc{6-2}; | 
|  | 355 | let Inst{54} = slc; | 
|  | 356 | let Inst{55} = tfe; | 
|  | 357 | let Inst{63-56} = soffset; | 
| Christian Konig | e3cba88 | 2013-02-16 11:28:02 +0000 | [diff] [blame] | 358 | } | 
|  | 359 |  | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 360 | class MTBUFe <bits<3> op> : Enc64 { | 
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 361 | bits<8> vdata; | 
|  | 362 | bits<12> offset; | 
|  | 363 | bits<1> offen; | 
|  | 364 | bits<1> idxen; | 
|  | 365 | bits<1> glc; | 
|  | 366 | bits<1> addr64; | 
|  | 367 | bits<4> dfmt; | 
|  | 368 | bits<3> nfmt; | 
|  | 369 | bits<8> vaddr; | 
|  | 370 | bits<7> srsrc; | 
|  | 371 | bits<1> slc; | 
|  | 372 | bits<1> tfe; | 
|  | 373 | bits<8> soffset; | 
| Christian Konig | e3cba88 | 2013-02-16 11:28:02 +0000 | [diff] [blame] | 374 |  | 
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 375 | let Inst{11-0} = offset; | 
|  | 376 | let Inst{12} = offen; | 
|  | 377 | let Inst{13} = idxen; | 
|  | 378 | let Inst{14} = glc; | 
|  | 379 | let Inst{15} = addr64; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 380 | let Inst{18-16} = op; | 
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 381 | let Inst{22-19} = dfmt; | 
|  | 382 | let Inst{25-23} = nfmt; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 383 | let Inst{31-26} = 0x3a; //encoding | 
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 384 | let Inst{39-32} = vaddr; | 
|  | 385 | let Inst{47-40} = vdata; | 
|  | 386 | let Inst{52-48} = srsrc{6-2}; | 
|  | 387 | let Inst{54} = slc; | 
|  | 388 | let Inst{55} = tfe; | 
|  | 389 | let Inst{63-56} = soffset; | 
| Christian Konig | e3cba88 | 2013-02-16 11:28:02 +0000 | [diff] [blame] | 390 | } | 
|  | 391 |  | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 392 | class MIMGe <bits<7> op> : Enc64 { | 
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 393 | bits<8> vdata; | 
|  | 394 | bits<4> dmask; | 
|  | 395 | bits<1> unorm; | 
|  | 396 | bits<1> glc; | 
|  | 397 | bits<1> da; | 
|  | 398 | bits<1> r128; | 
|  | 399 | bits<1> tfe; | 
|  | 400 | bits<1> lwe; | 
|  | 401 | bits<1> slc; | 
|  | 402 | bits<8> vaddr; | 
|  | 403 | bits<7> srsrc; | 
|  | 404 | bits<7> ssamp; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 405 |  | 
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 406 | let Inst{11-8} = dmask; | 
|  | 407 | let Inst{12} = unorm; | 
|  | 408 | let Inst{13} = glc; | 
|  | 409 | let Inst{14} = da; | 
|  | 410 | let Inst{15} = r128; | 
|  | 411 | let Inst{16} = tfe; | 
|  | 412 | let Inst{17} = lwe; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 413 | let Inst{24-18} = op; | 
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 414 | let Inst{25} = slc; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 415 | let Inst{31-26} = 0x3c; | 
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 416 | let Inst{39-32} = vaddr; | 
|  | 417 | let Inst{47-40} = vdata; | 
|  | 418 | let Inst{52-48} = srsrc{6-2}; | 
|  | 419 | let Inst{57-53} = ssamp{6-2}; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 420 | } | 
|  | 421 |  | 
| Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 422 | class EXPe : Enc64 { | 
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 423 | bits<4> en; | 
|  | 424 | bits<6> tgt; | 
|  | 425 | bits<1> compr; | 
|  | 426 | bits<1> done; | 
|  | 427 | bits<1> vm; | 
|  | 428 | bits<8> vsrc0; | 
|  | 429 | bits<8> vsrc1; | 
|  | 430 | bits<8> vsrc2; | 
|  | 431 | bits<8> vsrc3; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 432 |  | 
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 433 | let Inst{3-0} = en; | 
|  | 434 | let Inst{9-4} = tgt; | 
|  | 435 | let Inst{10} = compr; | 
|  | 436 | let Inst{11} = done; | 
|  | 437 | let Inst{12} = vm; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 438 | let Inst{31-26} = 0x3e; | 
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 439 | let Inst{39-32} = vsrc0; | 
|  | 440 | let Inst{47-40} = vsrc1; | 
|  | 441 | let Inst{55-48} = vsrc2; | 
|  | 442 | let Inst{63-56} = vsrc3; | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 443 | } | 
|  | 444 |  | 
|  | 445 | let Uses = [EXEC] in { | 
|  | 446 |  | 
|  | 447 | class VOP1 <bits<8> op, dag outs, dag ins, string asm, list<dag> pattern> : | 
| Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 448 | VOP1Common <outs, ins, asm, pattern>, | 
| Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 449 | VOP1e<op> { | 
|  | 450 | let isCodeGenOnly = 0; | 
|  | 451 | } | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 452 |  | 
|  | 453 | class VOP2 <bits<6> op, dag outs, dag ins, string asm, list<dag> pattern> : | 
| Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 454 | VOP2Common <outs, ins, asm, pattern>, VOP2e<op> { | 
|  | 455 | let isCodeGenOnly = 0; | 
|  | 456 | } | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 457 |  | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 458 | class VOPC <bits<8> op, dag ins, string asm, list<dag> pattern> : | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 459 | VOPCCommon <ins, asm, pattern>, VOPCe <op>; | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 460 |  | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 461 | class VINTRPCommon <dag outs, dag ins, string asm, list<dag> pattern> : | 
|  | 462 | InstSI <outs, ins, asm, pattern> { | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 463 | let mayLoad = 1; | 
|  | 464 | let mayStore = 0; | 
| Matt Arsenault | 9a072c1 | 2014-11-18 23:57:33 +0000 | [diff] [blame] | 465 | let hasSideEffects = 0; | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 466 | } | 
|  | 467 |  | 
|  | 468 | } // End Uses = [EXEC] | 
|  | 469 |  | 
|  | 470 | //===----------------------------------------------------------------------===// | 
|  | 471 | // Vector I/O operations | 
|  | 472 | //===----------------------------------------------------------------------===// | 
|  | 473 |  | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 474 | class MUBUF <dag outs, dag ins, string asm, list<dag> pattern> : | 
|  | 475 | InstSI<outs, ins, asm, pattern> { | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 476 |  | 
|  | 477 | let VM_CNT = 1; | 
|  | 478 | let EXP_CNT = 1; | 
| Matt Arsenault | e2fabd3 | 2014-07-29 18:51:56 +0000 | [diff] [blame] | 479 | let MUBUF = 1; | 
| Matt Arsenault | 80f766a | 2015-09-10 01:23:28 +0000 | [diff] [blame] | 480 | let Uses = [EXEC]; | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 481 |  | 
| Matt Arsenault | 9a072c1 | 2014-11-18 23:57:33 +0000 | [diff] [blame] | 482 | let hasSideEffects = 0; | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 483 | let UseNamedOperandTable = 1; | 
| Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 484 | let AsmMatchConverter = "cvtMubuf"; | 
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 485 | let SchedRW = [WriteVMEM]; | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 486 | } | 
|  | 487 |  | 
| Tom Stellard | 0c238c2 | 2014-10-01 14:44:43 +0000 | [diff] [blame] | 488 | class MTBUF <dag outs, dag ins, string asm, list<dag> pattern> : | 
|  | 489 | InstSI<outs, ins, asm, pattern> { | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 490 |  | 
|  | 491 | let VM_CNT = 1; | 
|  | 492 | let EXP_CNT = 1; | 
| Matt Arsenault | e2fabd3 | 2014-07-29 18:51:56 +0000 | [diff] [blame] | 493 | let MTBUF = 1; | 
| Matt Arsenault | 80f766a | 2015-09-10 01:23:28 +0000 | [diff] [blame] | 494 | let Uses = [EXEC]; | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 495 |  | 
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 496 | let hasSideEffects = 0; | 
| Matt Arsenault | 5c4d840 | 2014-09-15 15:41:43 +0000 | [diff] [blame] | 497 | let UseNamedOperandTable = 1; | 
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 498 | let SchedRW = [WriteVMEM]; | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 499 | } | 
|  | 500 |  | 
| Nikolay Haustov | 5bf46ac1 | 2016-03-04 10:39:50 +0000 | [diff] [blame] | 501 | class MIMG <dag outs, dag ins, string asm, list<dag> pattern> : | 
|  | 502 | InstSI <outs, ins, asm, pattern> { | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 503 |  | 
|  | 504 | let VM_CNT = 1; | 
|  | 505 | let EXP_CNT = 1; | 
|  | 506 | let MIMG = 1; | 
| Matt Arsenault | 80f766a | 2015-09-10 01:23:28 +0000 | [diff] [blame] | 507 | let Uses = [EXEC]; | 
| Matt Arsenault | 9a072c1 | 2014-11-18 23:57:33 +0000 | [diff] [blame] | 508 |  | 
| Tom Stellard | 1397d49 | 2016-02-11 21:45:07 +0000 | [diff] [blame] | 509 | let UseNamedOperandTable = 1; | 
| Matt Arsenault | 9a072c1 | 2014-11-18 23:57:33 +0000 | [diff] [blame] | 510 | let hasSideEffects = 0; // XXX ???? | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 511 | } |