blob: 1591148b880c9a5da86e960de90b6fd6e1141a4a [file] [log] [blame]
Chris Lattnerf3799972005-10-14 23:40:39 +00001//===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf3799972005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattnere6115b32005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner51269842006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
23def SDT_PPCShiftOp : SDTypeProfile<1, 2, [ // PPCshl, PPCsra, PPCsrl
24 SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisVT<2, i32>
25]>;
26def SDT_PPCCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
Chris Lattner51269842006-03-01 05:50:56 +000027
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000028def SDT_PPCvperm : SDTypeProfile<1, 3, [
29 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
30]>;
31
Chris Lattnera17b1552006-03-31 05:13:27 +000032def SDT_PPCvcmp : SDTypeProfile<1, 3, [
Chris Lattner6d92cad2006-03-26 10:06:40 +000033 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>
34]>;
35
Chris Lattner90564f22006-04-18 17:59:36 +000036def SDT_PPCcondbr : SDTypeProfile<0, 3, [
Chris Lattner18258c62006-11-17 22:37:34 +000037 SDTCisVT<0, i32>, SDTCisVT<2, OtherVT>
Chris Lattner90564f22006-04-18 17:59:36 +000038]>;
39
Chris Lattnerd9989382006-07-10 20:56:58 +000040def SDT_PPClbrx : SDTypeProfile<1, 3, [
41 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>, SDTCisVT<3, OtherVT>
42]>;
43def SDT_PPCstbrx : SDTypeProfile<0, 4, [
44 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>, SDTCisVT<3, OtherVT>
45]>;
46
Chris Lattner51269842006-03-01 05:50:56 +000047//===----------------------------------------------------------------------===//
Chris Lattnere6115b32005-10-25 20:41:46 +000048// PowerPC specific DAG Nodes.
49//
50
51def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
52def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
53def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Chris Lattner51269842006-03-01 05:50:56 +000054def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx, [SDNPHasChain]>;
Chris Lattnere6115b32005-10-25 20:41:46 +000055
Chris Lattner9c73f092005-10-25 20:55:47 +000056def PPCfsel : SDNode<"PPCISD::FSEL",
57 // Type constraint for fsel.
58 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
59 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +000060
Nate Begeman993aeb22005-12-13 22:55:22 +000061def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
62def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
63def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
64def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner860e8862005-11-17 07:30:41 +000065
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000066def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattnerb2177b92006-03-19 06:55:52 +000067
Chris Lattner4172b102005-12-06 02:10:38 +000068// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
69// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattner4172b102005-12-06 02:10:38 +000070def PPCsrl : SDNode<"PPCISD::SRL" , SDT_PPCShiftOp>;
71def PPCsra : SDNode<"PPCISD::SRA" , SDT_PPCShiftOp>;
72def PPCshl : SDNode<"PPCISD::SHL" , SDT_PPCShiftOp>;
73
Chris Lattnerecfe55e2006-03-22 05:30:33 +000074def PPCextsw_32 : SDNode<"PPCISD::EXTSW_32" , SDTIntUnaryOp>;
75def PPCstd_32 : SDNode<"PPCISD::STD_32" , SDTStore, [SDNPHasChain]>;
76
Chris Lattner937a79d2005-12-04 19:01:59 +000077// These are target-independent nodes, but have target-specific formats.
Evan Chengbb7b8442006-08-11 09:03:33 +000078def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeq,
79 [SDNPHasChain, SDNPOutFlag]>;
80def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeq,
81 [SDNPHasChain, SDNPOutFlag]>;
Chris Lattner937a79d2005-12-04 19:01:59 +000082
Chris Lattner2e6b77d2006-06-27 18:36:44 +000083def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +000084def PPCcall_Macho : SDNode<"PPCISD::CALL_Macho", SDT_PPCCall,
Chris Lattner9f0bc652007-02-25 05:34:32 +000085 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +000086def PPCcall_ELF : SDNode<"PPCISD::CALL_ELF", SDT_PPCCall,
Chris Lattner9a2a4972006-05-17 06:01:33 +000087 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +000088def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall,
89 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattner9f0bc652007-02-25 05:34:32 +000090def PPCbctrl_Macho : SDNode<"PPCISD::BCTRL_Macho", SDTRet,
91 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
92
93def PPCbctrl_ELF : SDNode<"PPCISD::BCTRL_ELF", SDTRet,
Chris Lattnerc703a8f2006-05-17 19:00:46 +000094 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattner9a2a4972006-05-17 06:01:33 +000095
Chris Lattnerc703a8f2006-05-17 19:00:46 +000096def retflag : SDNode<"PPCISD::RET_FLAG", SDTRet,
Evan Cheng6da8d992006-01-09 18:28:21 +000097 [SDNPHasChain, SDNPOptInFlag]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +000098
Chris Lattnera17b1552006-03-31 05:13:27 +000099def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>;
100def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutFlag]>;
Chris Lattner6d92cad2006-03-26 10:06:40 +0000101
Chris Lattner90564f22006-04-18 17:59:36 +0000102def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr,
103 [SDNPHasChain, SDNPOptInFlag]>;
104
Chris Lattnerd9989382006-07-10 20:56:58 +0000105def PPClbrx : SDNode<"PPCISD::LBRX", SDT_PPClbrx, [SDNPHasChain]>;
106def PPCstbrx : SDNode<"PPCISD::STBRX", SDT_PPCstbrx, [SDNPHasChain]>;
107
Jim Laskey2f616bf2006-11-16 22:43:37 +0000108// Instructions to support dynamic alloca.
109def SDTDynOp : SDTypeProfile<1, 2, []>;
110def PPCdynalloc : SDNode<"PPCISD::DYNALLOC", SDTDynOp, [SDNPHasChain]>;
111
Chris Lattner47f01f12005-09-08 19:50:41 +0000112//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +0000113// PowerPC specific transformation functions and pattern fragments.
114//
Nate Begeman8d948322005-10-19 01:12:32 +0000115
Nate Begeman2d5aff72005-10-19 18:42:01 +0000116def SHL32 : SDNodeXForm<imm, [{
117 // Transformation function: 31 - imm
118 return getI32Imm(31 - N->getValue());
119}]>;
120
Nate Begeman2d5aff72005-10-19 18:42:01 +0000121def SRL32 : SDNodeXForm<imm, [{
122 // Transformation function: 32 - imm
123 return N->getValue() ? getI32Imm(32 - N->getValue()) : getI32Imm(0);
124}]>;
125
Chris Lattner2eb25172005-09-09 00:39:56 +0000126def LO16 : SDNodeXForm<imm, [{
127 // Transformation function: get the low 16 bits.
128 return getI32Imm((unsigned short)N->getValue());
129}]>;
130
131def HI16 : SDNodeXForm<imm, [{
132 // Transformation function: shift the immediate value down into the low bits.
133 return getI32Imm((unsigned)N->getValue() >> 16);
134}]>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000135
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000136def HA16 : SDNodeXForm<imm, [{
137 // Transformation function: shift the immediate value down into the low bits.
138 signed int Val = N->getValue();
139 return getI32Imm((Val - (signed short)Val) >> 16);
140}]>;
Nate Begemanf42f1332006-09-22 05:01:56 +0000141def MB : SDNodeXForm<imm, [{
142 // Transformation function: get the start bit of a mask
143 unsigned mb, me;
144 (void)isRunOfOnes((unsigned)N->getValue(), mb, me);
145 return getI32Imm(mb);
146}]>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000147
Nate Begemanf42f1332006-09-22 05:01:56 +0000148def ME : SDNodeXForm<imm, [{
149 // Transformation function: get the end bit of a mask
150 unsigned mb, me;
151 (void)isRunOfOnes((unsigned)N->getValue(), mb, me);
152 return getI32Imm(me);
153}]>;
154def maskimm32 : PatLeaf<(imm), [{
155 // maskImm predicate - True if immediate is a run of ones.
156 unsigned mb, me;
157 if (N->getValueType(0) == MVT::i32)
158 return isRunOfOnes((unsigned)N->getValue(), mb, me);
159 else
160 return false;
161}]>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000162
Chris Lattner3e63ead2005-09-08 17:33:10 +0000163def immSExt16 : PatLeaf<(imm), [{
164 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
165 // field. Used by instructions like 'addi'.
Chris Lattner7f7b346e2006-06-20 23:21:20 +0000166 if (N->getValueType(0) == MVT::i32)
167 return (int32_t)N->getValue() == (short)N->getValue();
168 else
169 return (int64_t)N->getValue() == (short)N->getValue();
Chris Lattner3e63ead2005-09-08 17:33:10 +0000170}]>;
Chris Lattnerbfde0802005-09-08 17:40:49 +0000171def immZExt16 : PatLeaf<(imm), [{
172 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
173 // field. Used by instructions like 'ori'.
Chris Lattner7f7b346e2006-06-20 23:21:20 +0000174 return (uint64_t)N->getValue() == (unsigned short)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000175}], LO16>;
176
Chris Lattner0ea70b22006-06-20 22:34:10 +0000177// imm16Shifted* - These match immediates where the low 16-bits are zero. There
178// are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are
179// identical in 32-bit mode, but in 64-bit mode, they return true if the
180// immediate fits into a sign/zero extended 32-bit immediate (with the low bits
181// clear).
182def imm16ShiftedZExt : PatLeaf<(imm), [{
183 // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the
184 // immediate are set. Used by instructions like 'xoris'.
185 return (N->getValue() & ~uint64_t(0xFFFF0000)) == 0;
186}], HI16>;
187
188def imm16ShiftedSExt : PatLeaf<(imm), [{
189 // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the
190 // immediate are set. Used by instructions like 'addis'. Identical to
191 // imm16ShiftedZExt in 32-bit mode.
Chris Lattnerdd583432006-06-20 21:39:30 +0000192 if (N->getValue() & 0xFFFF) return false;
193 if (N->getValueType(0) == MVT::i32)
194 return true;
195 // For 64-bit, make sure it is sext right.
196 return N->getValue() == (uint64_t)(int)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000197}], HI16>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000198
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000199
Chris Lattner47f01f12005-09-08 19:50:41 +0000200//===----------------------------------------------------------------------===//
201// PowerPC Flag Definitions.
202
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000203class isPPC64 { bit PPC64 = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +0000204class isDOT {
205 list<Register> Defs = [CR0];
206 bit RC = 1;
207}
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000208
Chris Lattner302bf9c2006-11-08 02:13:12 +0000209class RegConstraint<string C> {
210 string Constraints = C;
211}
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000212class NoEncode<string E> {
213 string DisableEncoding = E;
214}
Chris Lattner47f01f12005-09-08 19:50:41 +0000215
216
217//===----------------------------------------------------------------------===//
218// PowerPC Operand Definitions.
Chris Lattner7bb424f2004-08-14 23:27:29 +0000219
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000220def s5imm : Operand<i32> {
221 let PrintMethod = "printS5ImmOperand";
222}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000223def u5imm : Operand<i32> {
Nate Begemanc3306122004-08-21 05:56:39 +0000224 let PrintMethod = "printU5ImmOperand";
225}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000226def u6imm : Operand<i32> {
Nate Begeman07aada82004-08-30 02:28:06 +0000227 let PrintMethod = "printU6ImmOperand";
228}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000229def s16imm : Operand<i32> {
Nate Begemaned428532004-09-04 05:00:00 +0000230 let PrintMethod = "printS16ImmOperand";
231}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000232def u16imm : Operand<i32> {
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000233 let PrintMethod = "printU16ImmOperand";
234}
Chris Lattner841d12d2005-10-18 16:51:22 +0000235def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
236 let PrintMethod = "printS16X4ImmOperand";
237}
Chris Lattner1e484782005-12-04 18:42:54 +0000238def target : Operand<OtherVT> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000239 let PrintMethod = "printBranchOperand";
240}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000241def calltarget : Operand<iPTR> {
Chris Lattner3e7f86a2005-11-17 19:16:08 +0000242 let PrintMethod = "printCallOperand";
243}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000244def aaddr : Operand<iPTR> {
Nate Begeman422b0ce2005-11-16 00:48:01 +0000245 let PrintMethod = "printAbsAddrOperand";
246}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000247def piclabel: Operand<iPTR> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000248 let PrintMethod = "printPICLabel";
249}
Nate Begemaned428532004-09-04 05:00:00 +0000250def symbolHi: Operand<i32> {
251 let PrintMethod = "printSymbolHi";
252}
253def symbolLo: Operand<i32> {
254 let PrintMethod = "printSymbolLo";
255}
Nate Begemanadeb43d2005-07-20 22:42:00 +0000256def crbitm: Operand<i8> {
257 let PrintMethod = "printcrbitm";
258}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000259// Address operands
Chris Lattner059ca0f2006-06-16 21:01:35 +0000260def memri : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000261 let PrintMethod = "printMemRegImm";
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000262 let MIOperandInfo = (ops i32imm:$imm, ptr_rc:$reg);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000263}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000264def memrr : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000265 let PrintMethod = "printMemRegReg";
Chris Lattner66d7ebb2006-06-16 21:29:03 +0000266 let MIOperandInfo = (ops ptr_rc, ptr_rc);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000267}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000268def memrix : Operand<iPTR> { // memri where the imm is shifted 2 bits.
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000269 let PrintMethod = "printMemRegImmShifted";
Chris Lattner0851b4f2006-11-15 19:55:13 +0000270 let MIOperandInfo = (ops i32imm:$imm, ptr_rc:$reg);
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000271}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000272
Chris Lattner6fc40072006-11-04 05:42:48 +0000273// PowerPC Predicate operand. 20 = (0<<5)|20 = always, CR0 is a dummy reg
Chris Lattneraf53a872006-11-04 05:27:39 +0000274// that doesn't matter.
Evan Cheng06aae672007-07-06 23:22:46 +0000275def pred : PredicateOperand<OtherVT, (ops imm, CRRC),
276 (ops (i32 20), CR0)> {
Chris Lattneraf53a872006-11-04 05:27:39 +0000277 let PrintMethod = "printPredicateOperand";
278}
Chris Lattner0638b262006-11-03 23:53:25 +0000279
Chris Lattnera613d262006-01-12 02:05:36 +0000280// Define PowerPC specific addressing mode.
Evan Chengaf9db752006-10-11 21:03:53 +0000281def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", [], []>;
282def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", [], []>;
283def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[], []>;
284def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmShift", [], []>; // "std"
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000285
Chris Lattner74531e42006-11-16 00:41:37 +0000286/// This is just the offset part of iaddr, used for preinc.
287def iaddroff : ComplexPattern<iPTR, 1, "SelectAddrImmOffs", [], []>;
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000288
Evan Cheng8c75ef92005-12-14 22:07:12 +0000289//===----------------------------------------------------------------------===//
290// PowerPC Instruction Predicate Definitions.
Evan Cheng6a3bfd92005-12-20 20:08:53 +0000291def FPContractions : Predicate<"!NoExcessFPPrecision">;
Chris Lattner47f01f12005-09-08 19:50:41 +0000292
Chris Lattner6a5339b2006-11-14 18:44:47 +0000293
Chris Lattner47f01f12005-09-08 19:50:41 +0000294//===----------------------------------------------------------------------===//
295// PowerPC Instruction Definitions.
296
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000297// Pseudo-instructions:
Chris Lattner47f01f12005-09-08 19:50:41 +0000298
Chris Lattner88d211f2006-03-12 09:13:49 +0000299let hasCtrlDep = 1 in {
Evan Cheng071a2792007-09-11 19:55:27 +0000300let Defs = [R1], Uses = [R1] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000301def ADJCALLSTACKDOWN : Pseudo<(outs), (ins u16imm:$amt),
Chris Lattner54689662006-09-27 02:55:21 +0000302 "${:comment} ADJCALLSTACKDOWN",
Evan Cheng071a2792007-09-11 19:55:27 +0000303 [(callseq_start imm:$amt)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000304def ADJCALLSTACKUP : Pseudo<(outs), (ins u16imm:$amt),
Chris Lattner54689662006-09-27 02:55:21 +0000305 "${:comment} ADJCALLSTACKUP",
Evan Cheng071a2792007-09-11 19:55:27 +0000306 [(callseq_end imm:$amt)]>;
307}
Chris Lattner1877ec92006-03-13 21:52:10 +0000308
Evan Cheng64d80e32007-07-19 01:14:50 +0000309def UPDATE_VRSAVE : Pseudo<(outs GPRC:$rD), (ins GPRC:$rS),
Chris Lattner1877ec92006-03-13 21:52:10 +0000310 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000311}
Jim Laskey2f616bf2006-11-16 22:43:37 +0000312
Evan Cheng071a2792007-09-11 19:55:27 +0000313let Defs = [R1], Uses = [R1] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000314def DYNALLOC : Pseudo<(outs GPRC:$result), (ins GPRC:$negsize, memri:$fpsi),
Jim Laskey2f616bf2006-11-16 22:43:37 +0000315 "${:comment} DYNALLOC $result, $negsize, $fpsi",
316 [(set GPRC:$result,
Evan Cheng071a2792007-09-11 19:55:27 +0000317 (PPCdynalloc GPRC:$negsize, iaddr:$fpsi))]>;
Jim Laskey2f616bf2006-11-16 22:43:37 +0000318
Evan Cheng64d80e32007-07-19 01:14:50 +0000319def IMPLICIT_DEF_GPRC: Pseudo<(outs GPRC:$rD), (ins),
320 "${:comment}IMPLICIT_DEF_GPRC $rD",
Chris Lattner6e61ca62005-10-25 21:03:41 +0000321 [(set GPRC:$rD, (undef))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000322def IMPLICIT_DEF_F8 : Pseudo<(outs F8RC:$rD), (ins),
323 "${:comment} IMPLICIT_DEF_F8 $rD",
Chris Lattner6e61ca62005-10-25 21:03:41 +0000324 [(set F8RC:$rD, (undef))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000325def IMPLICIT_DEF_F4 : Pseudo<(outs F4RC:$rD), (ins),
326 "${:comment} IMPLICIT_DEF_F4 $rD",
Chris Lattner6e61ca62005-10-25 21:03:41 +0000327 [(set F4RC:$rD, (undef))]>;
Chris Lattner7a823bd2005-02-15 20:26:49 +0000328
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000329// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
330// scheduler into a branch sequence.
Chris Lattner88d211f2006-03-12 09:13:49 +0000331let usesCustomDAGSchedInserter = 1, // Expanded by the scheduler.
332 PPC970_Single = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000333 def SELECT_CC_I4 : Pseudo<(outs GPRC:$dst), (ins CRRC:$cond, GPRC:$T, GPRC:$F,
Chris Lattner54689662006-09-27 02:55:21 +0000334 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
335 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000336 def SELECT_CC_I8 : Pseudo<(outs G8RC:$dst), (ins CRRC:$cond, G8RC:$T, G8RC:$F,
Chris Lattner54689662006-09-27 02:55:21 +0000337 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
338 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000339 def SELECT_CC_F4 : Pseudo<(outs F4RC:$dst), (ins CRRC:$cond, F4RC:$T, F4RC:$F,
Chris Lattner54689662006-09-27 02:55:21 +0000340 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
341 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000342 def SELECT_CC_F8 : Pseudo<(outs F8RC:$dst), (ins CRRC:$cond, F8RC:$T, F8RC:$F,
Chris Lattner54689662006-09-27 02:55:21 +0000343 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
344 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000345 def SELECT_CC_VRRC: Pseudo<(outs VRRC:$dst), (ins CRRC:$cond, VRRC:$T, VRRC:$F,
Chris Lattner54689662006-09-27 02:55:21 +0000346 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
347 []>;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000348}
349
Evan Chengffbacca2007-07-21 00:34:19 +0000350let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7 in {
Evan Cheng6da8d992006-01-09 18:28:21 +0000351 let isReturn = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000352 def BLR : XLForm_2_br<19, 16, 0, (outs), (ins pred:$p),
Chris Lattner6fc40072006-11-04 05:42:48 +0000353 "b${p:cc}lr ${p:reg}", BrB,
354 [(retflag)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000355 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +0000356}
357
Chris Lattneraf53a872006-11-04 05:27:39 +0000358
Chris Lattner6a5339b2006-11-14 18:44:47 +0000359
Chris Lattner7a823bd2005-02-15 20:26:49 +0000360let Defs = [LR] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000361 def MovePCtoLR : Pseudo<(outs), (ins piclabel:$label), "bl $label", []>,
Chris Lattner88d211f2006-03-12 09:13:49 +0000362 PPC970_Unit_BRU;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000363
Evan Chengffbacca2007-07-21 00:34:19 +0000364let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in {
Chris Lattner594f4c62006-10-13 19:10:34 +0000365 let isBarrier = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000366 def B : IForm<18, 0, 0, (outs), (ins target:$dst),
Chris Lattner1e484782005-12-04 18:42:54 +0000367 "b $dst", BrB,
368 [(br bb:$dst)]>;
Chris Lattner594f4c62006-10-13 19:10:34 +0000369 }
Chris Lattnerdd998852004-11-22 23:07:01 +0000370
Chris Lattner18258c62006-11-17 22:37:34 +0000371 // BCC represents an arbitrary conditional branch on a predicate.
372 // FIXME: should be able to write a pattern for PPCcondbranch, but can't use
373 // a two-value operand where a dag node expects two operands. :(
Evan Cheng64d80e32007-07-19 01:14:50 +0000374 def BCC : BForm<16, 0, 0, (outs), (ins pred:$cond, target:$dst),
Chris Lattner54e853b2006-11-18 00:32:03 +0000375 "b${cond:cc} ${cond:reg}, $dst"
376 /*[(PPCcondbranch CRRC:$crS, imm:$opc, bb:$dst)]*/>;
Misha Brukmanb2edb442004-06-28 18:23:35 +0000377}
378
Chris Lattner9f0bc652007-02-25 05:34:32 +0000379// Macho ABI Calls.
Evan Chengffbacca2007-07-21 00:34:19 +0000380let isCall = 1, PPC970_Unit = 7,
Misha Brukman5fa2b022004-06-29 23:37:36 +0000381 // All calls clobber the non-callee saved registers...
Misha Brukmanc661c302004-06-30 22:00:45 +0000382 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
383 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattnerbe80fc82006-03-16 22:35:59 +0000384 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
Chris Lattner1f24df62005-08-22 22:32:13 +0000385 LR,CTR,
Misha Brukmanc661c302004-06-30 22:00:45 +0000386 CR0,CR1,CR5,CR6,CR7] in {
387 // Convenient aliases for call instructions
Chris Lattner9f0bc652007-02-25 05:34:32 +0000388 def BL_Macho : IForm<18, 0, 1,
Evan Cheng64d80e32007-07-19 01:14:50 +0000389 (outs), (ins calltarget:$func, variable_ops),
Chris Lattner9f0bc652007-02-25 05:34:32 +0000390 "bl $func", BrB, []>; // See Pat patterns below.
391 def BLA_Macho : IForm<18, 1, 1,
Evan Cheng64d80e32007-07-19 01:14:50 +0000392 (outs), (ins aaddr:$func, variable_ops),
Chris Lattner9f0bc652007-02-25 05:34:32 +0000393 "bla $func", BrB, [(PPCcall_Macho (i32 imm:$func))]>;
394 def BCTRL_Macho : XLForm_2_ext<19, 528, 20, 0, 1,
Evan Cheng64d80e32007-07-19 01:14:50 +0000395 (outs), (ins variable_ops),
Chris Lattner9f0bc652007-02-25 05:34:32 +0000396 "bctrl", BrB,
397 [(PPCbctrl_Macho)]>;
398}
399
400// ELF ABI Calls.
Evan Chengffbacca2007-07-21 00:34:19 +0000401let isCall = 1, PPC970_Unit = 7,
Chris Lattner9f0bc652007-02-25 05:34:32 +0000402 // All calls clobber the non-callee saved registers...
403 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +0000404 F0,F1,F2,F3,F4,F5,F6,F7,F8,
Chris Lattner9f0bc652007-02-25 05:34:32 +0000405 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
406 LR,CTR,
407 CR0,CR1,CR5,CR6,CR7] in {
408 // Convenient aliases for call instructions
409 def BL_ELF : IForm<18, 0, 1,
Evan Cheng64d80e32007-07-19 01:14:50 +0000410 (outs), (ins calltarget:$func, variable_ops),
Chris Lattner9f0bc652007-02-25 05:34:32 +0000411 "bl $func", BrB, []>; // See Pat patterns below.
412 def BLA_ELF : IForm<18, 1, 1,
Evan Cheng64d80e32007-07-19 01:14:50 +0000413 (outs), (ins aaddr:$func, variable_ops),
Chris Lattner9f0bc652007-02-25 05:34:32 +0000414 "bla $func", BrB,
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +0000415 [(PPCcall_ELF (i32 imm:$func))]>;
Chris Lattner9f0bc652007-02-25 05:34:32 +0000416 def BCTRL_ELF : XLForm_2_ext<19, 528, 20, 0, 1,
Evan Cheng64d80e32007-07-19 01:14:50 +0000417 (outs), (ins variable_ops),
Chris Lattner9f0bc652007-02-25 05:34:32 +0000418 "bctrl", BrB,
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +0000419 [(PPCbctrl_ELF)]>;
Misha Brukman5fa2b022004-06-29 23:37:36 +0000420}
421
Chris Lattner001db452006-06-06 21:29:23 +0000422// DCB* instructions.
Evan Cheng64d80e32007-07-19 01:14:50 +0000423def DCBA : DCB_Form<758, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000424 "dcba $dst", LdStDCBF, [(int_ppc_dcba xoaddr:$dst)]>,
425 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000426def DCBF : DCB_Form<86, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000427 "dcbf $dst", LdStDCBF, [(int_ppc_dcbf xoaddr:$dst)]>,
428 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000429def DCBI : DCB_Form<470, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000430 "dcbi $dst", LdStDCBF, [(int_ppc_dcbi xoaddr:$dst)]>,
431 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000432def DCBST : DCB_Form<54, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000433 "dcbst $dst", LdStDCBF, [(int_ppc_dcbst xoaddr:$dst)]>,
434 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000435def DCBT : DCB_Form<278, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000436 "dcbt $dst", LdStDCBF, [(int_ppc_dcbt xoaddr:$dst)]>,
437 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000438def DCBTST : DCB_Form<246, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000439 "dcbtst $dst", LdStDCBF, [(int_ppc_dcbtst xoaddr:$dst)]>,
440 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000441def DCBZ : DCB_Form<1014, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000442 "dcbz $dst", LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>,
443 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000444def DCBZL : DCB_Form<1014, 1, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000445 "dcbzl $dst", LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>,
446 PPC970_DGroup_Single;
Chris Lattner26e552b2006-11-14 19:19:53 +0000447
448//===----------------------------------------------------------------------===//
449// PPC32 Load Instructions.
Nate Begeman07aada82004-08-30 02:28:06 +0000450//
Chris Lattner26e552b2006-11-14 19:19:53 +0000451
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000452// Unindexed (r+i) Loads.
Chris Lattner88d211f2006-03-12 09:13:49 +0000453let isLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000454def LBZ : DForm_1<34, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000455 "lbz $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000456 [(set GPRC:$rD, (zextloadi8 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000457def LHA : DForm_1<42, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000458 "lha $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000459 [(set GPRC:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000460 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000461def LHZ : DForm_1<40, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000462 "lhz $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000463 [(set GPRC:$rD, (zextloadi16 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000464def LWZ : DForm_1<32, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000465 "lwz $rD, $src", LdStGeneral,
466 [(set GPRC:$rD, (load iaddr:$src))]>;
Chris Lattner302bf9c2006-11-08 02:13:12 +0000467
Evan Cheng64d80e32007-07-19 01:14:50 +0000468def LFS : DForm_1<48, (outs F4RC:$rD), (ins memri:$src),
Chris Lattner4eab7142006-11-10 02:08:47 +0000469 "lfs $rD, $src", LdStLFDU,
470 [(set F4RC:$rD, (load iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000471def LFD : DForm_1<50, (outs F8RC:$rD), (ins memri:$src),
Chris Lattner4eab7142006-11-10 02:08:47 +0000472 "lfd $rD, $src", LdStLFD,
473 [(set F8RC:$rD, (load iaddr:$src))]>;
474
Chris Lattner4eab7142006-11-10 02:08:47 +0000475
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000476// Unindexed (r+i) Loads with Update (preinc).
Evan Chengcaf778a2007-08-01 23:07:38 +0000477def LBZU : DForm_1<35, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000478 "lbzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000479 []>, RegConstraint<"$addr.reg = $ea_result">,
480 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000481
Evan Chengcaf778a2007-08-01 23:07:38 +0000482def LHAU : DForm_1<43, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000483 "lhau $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000484 []>, RegConstraint<"$addr.reg = $ea_result">,
485 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000486
Evan Chengcaf778a2007-08-01 23:07:38 +0000487def LHZU : DForm_1<41, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000488 "lhzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000489 []>, RegConstraint<"$addr.reg = $ea_result">,
490 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000491
Evan Chengcaf778a2007-08-01 23:07:38 +0000492def LWZU : DForm_1<33, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000493 "lwzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000494 []>, RegConstraint<"$addr.reg = $ea_result">,
495 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000496
Evan Chengcaf778a2007-08-01 23:07:38 +0000497def LFSU : DForm_1<49, (outs F4RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000498 "lfs $rD, $addr", LdStLFDU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000499 []>, RegConstraint<"$addr.reg = $ea_result">,
500 NoEncode<"$ea_result">;
501
Evan Chengcaf778a2007-08-01 23:07:38 +0000502def LFDU : DForm_1<51, (outs F8RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000503 "lfd $rD, $addr", LdStLFD,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000504 []>, RegConstraint<"$addr.reg = $ea_result">,
505 NoEncode<"$ea_result">;
Nate Begemanb816f022004-10-07 22:30:03 +0000506}
Chris Lattner302bf9c2006-11-08 02:13:12 +0000507
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000508// Indexed (r+r) Loads.
Chris Lattner26e552b2006-11-14 19:19:53 +0000509//
510let isLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000511def LBZX : XForm_1<31, 87, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000512 "lbzx $rD, $src", LdStGeneral,
513 [(set GPRC:$rD, (zextloadi8 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000514def LHAX : XForm_1<31, 343, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000515 "lhax $rD, $src", LdStLHA,
516 [(set GPRC:$rD, (sextloadi16 xaddr:$src))]>,
517 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000518def LHZX : XForm_1<31, 279, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000519 "lhzx $rD, $src", LdStGeneral,
520 [(set GPRC:$rD, (zextloadi16 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000521def LWZX : XForm_1<31, 23, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000522 "lwzx $rD, $src", LdStGeneral,
523 [(set GPRC:$rD, (load xaddr:$src))]>;
524
525
Evan Cheng64d80e32007-07-19 01:14:50 +0000526def LHBRX : XForm_1<31, 790, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000527 "lhbrx $rD, $src", LdStGeneral,
528 [(set GPRC:$rD, (PPClbrx xoaddr:$src, srcvalue:$sv, i16))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000529def LWBRX : XForm_1<31, 534, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000530 "lwbrx $rD, $src", LdStGeneral,
531 [(set GPRC:$rD, (PPClbrx xoaddr:$src, srcvalue:$sv, i32))]>;
532
Evan Cheng64d80e32007-07-19 01:14:50 +0000533def LFSX : XForm_25<31, 535, (outs F4RC:$frD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000534 "lfsx $frD, $src", LdStLFDU,
535 [(set F4RC:$frD, (load xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000536def LFDX : XForm_25<31, 599, (outs F8RC:$frD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000537 "lfdx $frD, $src", LdStLFDU,
538 [(set F8RC:$frD, (load xaddr:$src))]>;
539}
540
541//===----------------------------------------------------------------------===//
542// PPC32 Store Instructions.
543//
544
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000545// Unindexed (r+i) Stores.
Evan Chengffbacca2007-07-21 00:34:19 +0000546let isStore = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000547def STB : DForm_1<38, (outs), (ins GPRC:$rS, memri:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000548 "stb $rS, $src", LdStGeneral,
549 [(truncstorei8 GPRC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000550def STH : DForm_1<44, (outs), (ins GPRC:$rS, memri:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000551 "sth $rS, $src", LdStGeneral,
552 [(truncstorei16 GPRC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000553def STW : DForm_1<36, (outs), (ins GPRC:$rS, memri:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000554 "stw $rS, $src", LdStGeneral,
555 [(store GPRC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000556def STFS : DForm_1<52, (outs), (ins F4RC:$rS, memri:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000557 "stfs $rS, $dst", LdStUX,
558 [(store F4RC:$rS, iaddr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000559def STFD : DForm_1<54, (outs), (ins F8RC:$rS, memri:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000560 "stfd $rS, $dst", LdStUX,
561 [(store F8RC:$rS, iaddr:$dst)]>;
562}
563
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000564// Unindexed (r+i) Stores with Update (preinc).
565let isStore = 1, PPC970_Unit = 2 in {
Evan Chengd5f181a2007-07-20 00:20:46 +0000566def STBU : DForm_1<39, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000567 symbolLo:$ptroff, ptr_rc:$ptrreg),
568 "stbu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000569 [(set ptr_rc:$ea_res,
570 (pre_truncsti8 GPRC:$rS, ptr_rc:$ptrreg,
571 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000572 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengd5f181a2007-07-20 00:20:46 +0000573def STHU : DForm_1<45, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000574 symbolLo:$ptroff, ptr_rc:$ptrreg),
575 "sthu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000576 [(set ptr_rc:$ea_res,
577 (pre_truncsti16 GPRC:$rS, ptr_rc:$ptrreg,
578 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000579 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengd5f181a2007-07-20 00:20:46 +0000580def STWU : DForm_1<37, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000581 symbolLo:$ptroff, ptr_rc:$ptrreg),
582 "stwu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000583 [(set ptr_rc:$ea_res, (pre_store GPRC:$rS, ptr_rc:$ptrreg,
584 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000585 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengd5f181a2007-07-20 00:20:46 +0000586def STFSU : DForm_1<37, (outs ptr_rc:$ea_res), (ins F4RC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000587 symbolLo:$ptroff, ptr_rc:$ptrreg),
588 "stfsu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000589 [(set ptr_rc:$ea_res, (pre_store F4RC:$rS, ptr_rc:$ptrreg,
590 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000591 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengd5f181a2007-07-20 00:20:46 +0000592def STFDU : DForm_1<37, (outs ptr_rc:$ea_res), (ins F8RC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000593 symbolLo:$ptroff, ptr_rc:$ptrreg),
594 "stfdu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000595 [(set ptr_rc:$ea_res, (pre_store F8RC:$rS, ptr_rc:$ptrreg,
596 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000597 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000598}
599
600
Chris Lattner26e552b2006-11-14 19:19:53 +0000601// Indexed (r+r) Stores.
602//
Evan Chengffbacca2007-07-21 00:34:19 +0000603let isStore = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000604def STBX : XForm_8<31, 215, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000605 "stbx $rS, $dst", LdStGeneral,
606 [(truncstorei8 GPRC:$rS, xaddr:$dst)]>,
607 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000608def STHX : XForm_8<31, 407, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000609 "sthx $rS, $dst", LdStGeneral,
610 [(truncstorei16 GPRC:$rS, xaddr:$dst)]>,
611 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000612def STWX : XForm_8<31, 151, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000613 "stwx $rS, $dst", LdStGeneral,
614 [(store GPRC:$rS, xaddr:$dst)]>,
615 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000616def STWUX : XForm_8<31, 183, (outs), (ins GPRC:$rS, GPRC:$rA, GPRC:$rB),
Chris Lattner26e552b2006-11-14 19:19:53 +0000617 "stwux $rS, $rA, $rB", LdStGeneral,
618 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000619def STHBRX: XForm_8<31, 918, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000620 "sthbrx $rS, $dst", LdStGeneral,
621 [(PPCstbrx GPRC:$rS, xoaddr:$dst, srcvalue:$dummy, i16)]>,
622 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000623def STWBRX: XForm_8<31, 662, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000624 "stwbrx $rS, $dst", LdStGeneral,
625 [(PPCstbrx GPRC:$rS, xoaddr:$dst, srcvalue:$dummy, i32)]>,
626 PPC970_DGroup_Cracked;
627
Evan Cheng64d80e32007-07-19 01:14:50 +0000628def STFIWX: XForm_28<31, 983, (outs), (ins F8RC:$frS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000629 "stfiwx $frS, $dst", LdStUX,
630 [(PPCstfiwx F8RC:$frS, xoaddr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000631def STFSX : XForm_28<31, 663, (outs), (ins F4RC:$frS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000632 "stfsx $frS, $dst", LdStUX,
633 [(store F4RC:$frS, xaddr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000634def STFDX : XForm_28<31, 727, (outs), (ins F8RC:$frS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000635 "stfdx $frS, $dst", LdStUX,
636 [(store F8RC:$frS, xaddr:$dst)]>;
637}
638
639
640//===----------------------------------------------------------------------===//
641// PPC32 Arithmetic Instructions.
642//
Chris Lattner302bf9c2006-11-08 02:13:12 +0000643
Chris Lattner88d211f2006-03-12 09:13:49 +0000644let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000645def ADDI : DForm_2<14, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000646 "addi $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000647 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000648def ADDIC : DForm_2<12, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000649 "addic $rD, $rA, $imm", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000650 [(set GPRC:$rD, (addc GPRC:$rA, immSExt16:$imm))]>,
651 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000652def ADDICo : DForm_2<13, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000653 "addic. $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000654 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000655def ADDIS : DForm_2<15, (outs GPRC:$rD), (ins GPRC:$rA, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000656 "addis $rD, $rA, $imm", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000657 [(set GPRC:$rD, (add GPRC:$rA, imm16ShiftedSExt:$imm))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000658def LA : DForm_2<14, (outs GPRC:$rD), (ins GPRC:$rA, symbolLo:$sym),
Jim Laskey53842142005-10-19 19:51:16 +0000659 "la $rD, $sym($rA)", IntGeneral,
Chris Lattner490ad082005-11-17 17:52:01 +0000660 [(set GPRC:$rD, (add GPRC:$rA,
661 (PPClo tglobaladdr:$sym, 0)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000662def MULLI : DForm_2< 7, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000663 "mulli $rD, $rA, $imm", IntMulLI,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000664 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000665def SUBFIC : DForm_2< 8, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000666 "subfic $rD, $rA, $imm", IntGeneral,
Nate Begeman79691bc2006-03-17 22:41:37 +0000667 [(set GPRC:$rD, (subc immSExt16:$imm, GPRC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000668def LI : DForm_2_r0<14, (outs GPRC:$rD), (ins symbolLo:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000669 "li $rD, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000670 [(set GPRC:$rD, immSExt16:$imm)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000671def LIS : DForm_2_r0<15, (outs GPRC:$rD), (ins symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000672 "lis $rD, $imm", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000673 [(set GPRC:$rD, imm16ShiftedSExt:$imm)]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000674}
Chris Lattner26e552b2006-11-14 19:19:53 +0000675
Chris Lattner88d211f2006-03-12 09:13:49 +0000676let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000677def ANDIo : DForm_4<28, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000678 "andi. $dst, $src1, $src2", IntGeneral,
Nate Begeman789fd422006-02-12 09:09:52 +0000679 [(set GPRC:$dst, (and GPRC:$src1, immZExt16:$src2))]>,
680 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +0000681def ANDISo : DForm_4<29, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000682 "andis. $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000683 [(set GPRC:$dst, (and GPRC:$src1,imm16ShiftedZExt:$src2))]>,
Nate Begeman789fd422006-02-12 09:09:52 +0000684 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +0000685def ORI : DForm_4<24, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000686 "ori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000687 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000688def ORIS : DForm_4<25, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000689 "oris $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000690 [(set GPRC:$dst, (or GPRC:$src1, imm16ShiftedZExt:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000691def XORI : DForm_4<26, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000692 "xori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000693 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000694def XORIS : DForm_4<27, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000695 "xoris $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000696 [(set GPRC:$dst, (xor GPRC:$src1,imm16ShiftedZExt:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000697def NOP : DForm_4_zero<24, (outs), (ins), "nop", IntGeneral,
Nate Begeman09761222005-12-09 23:54:18 +0000698 []>;
Evan Chengcaf778a2007-08-01 23:07:38 +0000699def CMPWI : DForm_5_ext<11, (outs CRRC:$crD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000700 "cmpwi $crD, $rA, $imm", IntCompare>;
Evan Chengcaf778a2007-08-01 23:07:38 +0000701def CMPLWI : DForm_6_ext<10, (outs CRRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000702 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000703}
Nate Begemaned428532004-09-04 05:00:00 +0000704
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000705
Chris Lattner88d211f2006-03-12 09:13:49 +0000706let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000707def NAND : XForm_6<31, 476, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000708 "nand $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000709 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000710def AND : XForm_6<31, 28, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000711 "and $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000712 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000713def ANDC : XForm_6<31, 60, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000714 "andc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000715 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000716def OR : XForm_6<31, 444, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000717 "or $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000718 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000719def NOR : XForm_6<31, 124, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000720 "nor $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000721 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000722def ORC : XForm_6<31, 412, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000723 "orc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000724 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000725def EQV : XForm_6<31, 284, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000726 "eqv $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000727 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000728def XOR : XForm_6<31, 316, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000729 "xor $rA, $rS, $rB", IntGeneral,
Chris Lattner4e85e642006-06-20 00:39:56 +0000730 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000731def SLW : XForm_6<31, 24, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000732 "slw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000733 [(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000734def SRW : XForm_6<31, 536, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000735 "srw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000736 [(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000737def SRAW : XForm_6<31, 792, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000738 "sraw $rA, $rS, $rB", IntShift,
Chris Lattner4172b102005-12-06 02:10:38 +0000739 [(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000740}
Chris Lattner26e552b2006-11-14 19:19:53 +0000741
Chris Lattner88d211f2006-03-12 09:13:49 +0000742let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000743def SRAWI : XForm_10<31, 824, (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +0000744 "srawi $rA, $rS, $SH", IntShift,
Chris Lattnerbd059822005-12-05 02:34:05 +0000745 [(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000746def CNTLZW : XForm_11<31, 26, (outs GPRC:$rA), (ins GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000747 "cntlzw $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000748 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000749def EXTSB : XForm_11<31, 954, (outs GPRC:$rA), (ins GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000750 "extsb $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000751 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000752def EXTSH : XForm_11<31, 922, (outs GPRC:$rA), (ins GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000753 "extsh $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000754 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000755
Evan Cheng64d80e32007-07-19 01:14:50 +0000756def CMPW : XForm_16_ext<31, 0, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000757 "cmpw $crD, $rA, $rB", IntCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000758def CMPLW : XForm_16_ext<31, 32, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000759 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000760}
761let PPC970_Unit = 3 in { // FPU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000762//def FCMPO : XForm_17<63, 32, (outs CRRC:$crD), (ins FPRC:$fA, FPRC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000763// "fcmpo $crD, $fA, $fB", FPCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000764def FCMPUS : XForm_17<63, 0, (outs CRRC:$crD), (ins F4RC:$fA, F4RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000765 "fcmpu $crD, $fA, $fB", FPCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000766def FCMPUD : XForm_17<63, 0, (outs CRRC:$crD), (ins F8RC:$fA, F8RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000767 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000768
Evan Cheng64d80e32007-07-19 01:14:50 +0000769def FCTIWZ : XForm_26<63, 15, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000770 "fctiwz $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000771 [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000772def FRSP : XForm_26<63, 12, (outs F4RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000773 "frsp $frD, $frB", FPGeneral,
Chris Lattner7cb64912005-10-14 04:55:50 +0000774 [(set F4RC:$frD, (fround F8RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000775def FSQRT : XForm_26<63, 22, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000776 "fsqrt $frD, $frB", FPSqrt,
Chris Lattner919c0322005-10-01 01:35:02 +0000777 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000778def FSQRTS : XForm_26<59, 22, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000779 "fsqrts $frD, $frB", FPSqrt,
Chris Lattnere0b2e632005-10-15 21:44:15 +0000780 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000781}
Chris Lattner919c0322005-10-01 01:35:02 +0000782
783/// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending.
Chris Lattner88d211f2006-03-12 09:13:49 +0000784///
785/// Note that these are defined as pseudo-ops on the PPC970 because they are
Chris Lattner9d5da1d2006-03-24 07:12:19 +0000786/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner88d211f2006-03-12 09:13:49 +0000787/// that they will fill slots (which could cause the load of a LSU reject to
788/// sneak into a d-group with a store).
Evan Cheng64d80e32007-07-19 01:14:50 +0000789def FMRS : XForm_26<63, 72, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000790 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000791 []>, // (set F4RC:$frD, F4RC:$frB)
792 PPC970_Unit_Pseudo;
Evan Cheng64d80e32007-07-19 01:14:50 +0000793def FMRD : XForm_26<63, 72, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000794 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000795 []>, // (set F8RC:$frD, F8RC:$frB)
796 PPC970_Unit_Pseudo;
Evan Cheng64d80e32007-07-19 01:14:50 +0000797def FMRSD : XForm_26<63, 72, (outs F8RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000798 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000799 [(set F8RC:$frD, (fextend F4RC:$frB))]>,
800 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +0000801
Chris Lattner88d211f2006-03-12 09:13:49 +0000802let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +0000803// These are artificially split into two different forms, for 4/8 byte FP.
Evan Cheng64d80e32007-07-19 01:14:50 +0000804def FABSS : XForm_26<63, 264, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000805 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000806 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000807def FABSD : XForm_26<63, 264, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000808 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000809 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000810def FNABSS : XForm_26<63, 136, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000811 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000812 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000813def FNABSD : XForm_26<63, 136, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000814 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000815 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000816def FNEGS : XForm_26<63, 40, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000817 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000818 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000819def FNEGD : XForm_26<63, 40, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000820 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000821 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000822}
Chris Lattner919c0322005-10-01 01:35:02 +0000823
Nate Begeman6b3dc552004-08-29 22:45:13 +0000824
Nate Begeman07aada82004-08-30 02:28:06 +0000825// XL-Form instructions. condition register logical ops.
826//
Evan Cheng64d80e32007-07-19 01:14:50 +0000827def MCRF : XLForm_3<19, 0, (outs CRRC:$BF), (ins CRRC:$BFA),
Chris Lattner88d211f2006-03-12 09:13:49 +0000828 "mcrf $BF, $BFA", BrMCR>,
829 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +0000830
Evan Cheng64d80e32007-07-19 01:14:50 +0000831def CREQV : XLForm_1<19, 289, (outs CRRC:$CRD), (ins CRRC:$CRA, CRRC:$CRB),
Chris Lattner9f0bc652007-02-25 05:34:32 +0000832 "creqv $CRD, $CRA, $CRB", BrCR,
833 []>;
834
Evan Cheng64d80e32007-07-19 01:14:50 +0000835def SETCR : XLForm_1_ext<19, 289, (outs CRRC:$dst), (ins),
Chris Lattner9f0bc652007-02-25 05:34:32 +0000836 "creqv $dst, $dst, $dst", BrCR,
837 []>;
838
Chris Lattner88d211f2006-03-12 09:13:49 +0000839// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman07aada82004-08-30 02:28:06 +0000840//
Evan Cheng64d80e32007-07-19 01:14:50 +0000841def MFCTR : XFXForm_1_ext<31, 339, 9, (outs GPRC:$rT), (ins),
842 "mfctr $rT", SprMFSPR>,
Chris Lattner88d211f2006-03-12 09:13:49 +0000843 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000844let Pattern = [(PPCmtctr GPRC:$rS)] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000845def MTCTR : XFXForm_7_ext<31, 467, 9, (outs), (ins GPRC:$rS),
846 "mtctr $rS", SprMTSPR>,
Chris Lattner1877ec92006-03-13 21:52:10 +0000847 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000848}
Chris Lattner1877ec92006-03-13 21:52:10 +0000849
Evan Cheng64d80e32007-07-19 01:14:50 +0000850def MTLR : XFXForm_7_ext<31, 467, 8, (outs), (ins GPRC:$rS),
851 "mtlr $rS", SprMTSPR>,
Chris Lattner1877ec92006-03-13 21:52:10 +0000852 PPC970_DGroup_First, PPC970_Unit_FXU;
Evan Cheng64d80e32007-07-19 01:14:50 +0000853def MFLR : XFXForm_1_ext<31, 339, 8, (outs GPRC:$rT), (ins),
854 "mflr $rT", SprMFSPR>,
Chris Lattner88d211f2006-03-12 09:13:49 +0000855 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000856
857// Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like
858// a GPR on the PPC970. As such, copies in and out have the same performance
859// characteristics as an OR instruction.
Evan Cheng64d80e32007-07-19 01:14:50 +0000860def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (outs), (ins GPRC:$rS),
Chris Lattner1877ec92006-03-13 21:52:10 +0000861 "mtspr 256, $rS", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +0000862 PPC970_DGroup_Single, PPC970_Unit_FXU;
Evan Cheng64d80e32007-07-19 01:14:50 +0000863def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (outs GPRC:$rT), (ins),
Chris Lattner1877ec92006-03-13 21:52:10 +0000864 "mfspr $rT, 256", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +0000865 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000866
Evan Cheng64d80e32007-07-19 01:14:50 +0000867def MTCRF : XFXForm_5<31, 144, (outs), (ins crbitm:$FXM, GPRC:$rS),
Chris Lattner88d211f2006-03-12 09:13:49 +0000868 "mtcrf $FXM, $rS", BrMCRX>,
869 PPC970_MicroCode, PPC970_Unit_CRU;
Evan Cheng64d80e32007-07-19 01:14:50 +0000870def MFCR : XFXForm_3<31, 19, (outs GPRC:$rT), (ins), "mfcr $rT", SprMFCR>,
Chris Lattner6d92cad2006-03-26 10:06:40 +0000871 PPC970_MicroCode, PPC970_Unit_CRU;
Evan Cheng64d80e32007-07-19 01:14:50 +0000872def MFOCRF: XFXForm_5a<31, 19, (outs GPRC:$rT), (ins crbitm:$FXM),
Chris Lattner88d211f2006-03-12 09:13:49 +0000873 "mfcr $rT, $FXM", SprMFCR>,
874 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +0000875
Chris Lattner88d211f2006-03-12 09:13:49 +0000876let PPC970_Unit = 1 in { // FXU Operations.
Nate Begeman07aada82004-08-30 02:28:06 +0000877
878// XO-Form instructions. Arithmetic instructions that can set overflow bit
879//
Evan Cheng64d80e32007-07-19 01:14:50 +0000880def ADD4 : XOForm_1<31, 266, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000881 "add $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000882 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000883def ADDC : XOForm_1<31, 10, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000884 "addc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000885 [(set GPRC:$rT, (addc GPRC:$rA, GPRC:$rB))]>,
886 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000887def ADDE : XOForm_1<31, 138, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000888 "adde $rT, $rA, $rB", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000889 [(set GPRC:$rT, (adde GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000890def DIVW : XOForm_1<31, 491, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000891 "divw $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +0000892 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000893 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000894def DIVWU : XOForm_1<31, 459, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000895 "divwu $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +0000896 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000897 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000898def MULHW : XOForm_1<31, 75, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000899 "mulhw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000900 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000901def MULHWU : XOForm_1<31, 11, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000902 "mulhwu $rT, $rA, $rB", IntMulHWU,
Chris Lattner218a15d2005-09-02 21:18:00 +0000903 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000904def MULLW : XOForm_1<31, 235, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000905 "mullw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000906 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000907def SUBF : XOForm_1<31, 40, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000908 "subf $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000909 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000910def SUBFC : XOForm_1<31, 8, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000911 "subfc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000912 [(set GPRC:$rT, (subc GPRC:$rB, GPRC:$rA))]>,
913 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000914def SUBFE : XOForm_1<31, 136, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000915 "subfe $rT, $rA, $rB", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000916 [(set GPRC:$rT, (sube GPRC:$rB, GPRC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000917def ADDME : XOForm_3<31, 234, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000918 "addme $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000919 [(set GPRC:$rT, (adde GPRC:$rA, immAllOnes))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000920def ADDZE : XOForm_3<31, 202, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000921 "addze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000922 [(set GPRC:$rT, (adde GPRC:$rA, 0))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000923def NEG : XOForm_3<31, 104, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000924 "neg $rT, $rA", IntGeneral,
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000925 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000926def SUBFME : XOForm_3<31, 232, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Nate Begeman551bf3f2006-02-17 05:43:56 +0000927 "subfme $rT, $rA", IntGeneral,
928 [(set GPRC:$rT, (sube immAllOnes, GPRC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000929def SUBFZE : XOForm_3<31, 200, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000930 "subfze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000931 [(set GPRC:$rT, (sube 0, GPRC:$rA))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000932}
Nate Begeman07aada82004-08-30 02:28:06 +0000933
934// A-Form instructions. Most of the instructions executed in the FPU are of
935// this type.
936//
Chris Lattner88d211f2006-03-12 09:13:49 +0000937let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner14522e32005-04-19 05:21:30 +0000938def FMADD : AForm_1<63, 29,
Evan Cheng64d80e32007-07-19 01:14:50 +0000939 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000940 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000941 [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000942 F8RC:$FRB))]>,
943 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000944def FMADDS : AForm_1<59, 29,
Evan Cheng64d80e32007-07-19 01:14:50 +0000945 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000946 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000947 [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000948 F4RC:$FRB))]>,
949 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000950def FMSUB : AForm_1<63, 28,
Evan Cheng64d80e32007-07-19 01:14:50 +0000951 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000952 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000953 [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000954 F8RC:$FRB))]>,
955 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000956def FMSUBS : AForm_1<59, 28,
Evan Cheng64d80e32007-07-19 01:14:50 +0000957 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000958 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000959 [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000960 F4RC:$FRB))]>,
961 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000962def FNMADD : AForm_1<63, 31,
Evan Cheng64d80e32007-07-19 01:14:50 +0000963 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000964 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000965 [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000966 F8RC:$FRB)))]>,
967 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000968def FNMADDS : AForm_1<59, 31,
Evan Cheng64d80e32007-07-19 01:14:50 +0000969 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000970 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000971 [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000972 F4RC:$FRB)))]>,
973 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000974def FNMSUB : AForm_1<63, 30,
Evan Cheng64d80e32007-07-19 01:14:50 +0000975 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000976 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000977 [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000978 F8RC:$FRB)))]>,
979 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000980def FNMSUBS : AForm_1<59, 30,
Evan Cheng64d80e32007-07-19 01:14:50 +0000981 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000982 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000983 [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000984 F4RC:$FRB)))]>,
985 Requires<[FPContractions]>;
Chris Lattner43f07a42005-10-02 07:07:49 +0000986// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
987// having 4 of these, force the comparison to always be an 8-byte double (code
988// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner867940d2005-10-02 06:58:23 +0000989// and 4/8 byte forms for the result and operand type..
Chris Lattner43f07a42005-10-02 07:07:49 +0000990def FSELD : AForm_1<63, 23,
Evan Cheng64d80e32007-07-19 01:14:50 +0000991 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000992 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +0000993 [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>;
Chris Lattner43f07a42005-10-02 07:07:49 +0000994def FSELS : AForm_1<63, 23,
Evan Cheng64d80e32007-07-19 01:14:50 +0000995 (outs F4RC:$FRT), (ins F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000996 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +0000997 [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000998def FADD : AForm_2<63, 21,
Evan Cheng64d80e32007-07-19 01:14:50 +0000999 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001000 "fadd $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001001 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001002def FADDS : AForm_2<59, 21,
Evan Cheng64d80e32007-07-19 01:14:50 +00001003 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001004 "fadds $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +00001005 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001006def FDIV : AForm_2<63, 18,
Evan Cheng64d80e32007-07-19 01:14:50 +00001007 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001008 "fdiv $FRT, $FRA, $FRB", FPDivD,
Chris Lattner919c0322005-10-01 01:35:02 +00001009 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001010def FDIVS : AForm_2<59, 18,
Evan Cheng64d80e32007-07-19 01:14:50 +00001011 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001012 "fdivs $FRT, $FRA, $FRB", FPDivS,
Chris Lattnerdff06f42005-10-02 07:46:28 +00001013 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001014def FMUL : AForm_3<63, 25,
Evan Cheng64d80e32007-07-19 01:14:50 +00001015 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001016 "fmul $FRT, $FRA, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +00001017 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001018def FMULS : AForm_3<59, 25,
Evan Cheng64d80e32007-07-19 01:14:50 +00001019 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001020 "fmuls $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +00001021 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001022def FSUB : AForm_2<63, 20,
Evan Cheng64d80e32007-07-19 01:14:50 +00001023 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001024 "fsub $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001025 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001026def FSUBS : AForm_2<59, 20,
Evan Cheng64d80e32007-07-19 01:14:50 +00001027 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001028 "fsubs $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +00001029 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001030}
Nate Begeman07aada82004-08-30 02:28:06 +00001031
Chris Lattner88d211f2006-03-12 09:13:49 +00001032let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemancc8bd9c2004-08-31 02:28:08 +00001033// M-Form instructions. rotate and mask instructions.
1034//
Chris Lattner8e28b5c2006-11-15 23:24:18 +00001035let isCommutable = 1 in {
Chris Lattner043870d2005-09-09 18:17:41 +00001036// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattner14522e32005-04-19 05:21:30 +00001037def RLWIMI : MForm_2<20,
Evan Cheng64d80e32007-07-19 01:14:50 +00001038 (outs GPRC:$rA), (ins GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Jim Laskey53842142005-10-19 19:51:16 +00001039 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
Chris Lattner8e28b5c2006-11-15 23:24:18 +00001040 []>, PPC970_DGroup_Cracked, RegConstraint<"$rSi = $rA">,
1041 NoEncode<"$rSi">;
Nate Begeman2d4c98d2004-10-16 20:43:38 +00001042}
Chris Lattner14522e32005-04-19 05:21:30 +00001043def RLWINM : MForm_2<21,
Evan Cheng64d80e32007-07-19 01:14:50 +00001044 (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001045 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +00001046 []>;
Chris Lattner14522e32005-04-19 05:21:30 +00001047def RLWINMo : MForm_2<21,
Evan Cheng64d80e32007-07-19 01:14:50 +00001048 (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001049 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +00001050 []>, isDOT, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +00001051def RLWNM : MForm_2<23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001052 (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001053 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +00001054 []>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001055}
Nate Begemancc8bd9c2004-08-31 02:28:08 +00001056
Chris Lattner3c0f9cc2006-03-20 06:15:45 +00001057
Chris Lattner2eb25172005-09-09 00:39:56 +00001058//===----------------------------------------------------------------------===//
Jim Laskeyf5395ce2005-12-16 22:45:29 +00001059// DWARF Pseudo Instructions
1060//
1061
Evan Cheng64d80e32007-07-19 01:14:50 +00001062def DWARF_LOC : Pseudo<(outs), (ins i32imm:$line, i32imm:$col, i32imm:$file),
Chris Lattner54689662006-09-27 02:55:21 +00001063 "${:comment} .loc $file, $line, $col",
Jim Laskeyf5395ce2005-12-16 22:45:29 +00001064 [(dwarf_loc (i32 imm:$line), (i32 imm:$col),
Jim Laskeyabf6d172006-01-05 01:25:28 +00001065 (i32 imm:$file))]>;
1066
Jim Laskeyf5395ce2005-12-16 22:45:29 +00001067//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +00001068// PowerPC Instruction Patterns
1069//
1070
Chris Lattner30e21a42005-09-26 22:20:16 +00001071// Arbitrary immediate support. Implement in terms of LIS/ORI.
1072def : Pat<(i32 imm:$imm),
1073 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner91da8622005-09-28 17:13:15 +00001074
1075// Implement the 'not' operation with the NOR instruction.
1076def NOT : Pat<(not GPRC:$in),
1077 (NOR GPRC:$in, GPRC:$in)>;
1078
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001079// ADD an arbitrary immediate.
1080def : Pat<(add GPRC:$in, imm:$imm),
1081 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
1082// OR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +00001083def : Pat<(or GPRC:$in, imm:$imm),
1084 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001085// XOR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +00001086def : Pat<(xor GPRC:$in, imm:$imm),
1087 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman551bf3f2006-02-17 05:43:56 +00001088// SUBFIC
Nate Begeman79691bc2006-03-17 22:41:37 +00001089def : Pat<(sub immSExt16:$imm, GPRC:$in),
Nate Begeman551bf3f2006-02-17 05:43:56 +00001090 (SUBFIC GPRC:$in, imm:$imm)>;
Chris Lattner8be1fa52005-10-19 01:38:02 +00001091
Chris Lattner956f43c2006-06-16 20:22:01 +00001092// SHL/SRL
Chris Lattnerbd059822005-12-05 02:34:05 +00001093def : Pat<(shl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001094 (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>;
Chris Lattnerbd059822005-12-05 02:34:05 +00001095def : Pat<(srl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001096 (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>;
Nate Begeman2d5aff72005-10-19 18:42:01 +00001097
Nate Begeman35ef9132006-01-11 21:21:00 +00001098// ROTL
1099def : Pat<(rotl GPRC:$in, GPRC:$sh),
1100 (RLWNM GPRC:$in, GPRC:$sh, 0, 31)>;
1101def : Pat<(rotl GPRC:$in, (i32 imm:$imm)),
1102 (RLWINM GPRC:$in, imm:$imm, 0, 31)>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001103
Nate Begemanf42f1332006-09-22 05:01:56 +00001104// RLWNM
1105def : Pat<(and (rotl GPRC:$in, GPRC:$sh), maskimm32:$imm),
1106 (RLWNM GPRC:$in, GPRC:$sh, (MB maskimm32:$imm), (ME maskimm32:$imm))>;
1107
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001108// Calls
Chris Lattner9f0bc652007-02-25 05:34:32 +00001109def : Pat<(PPCcall_Macho (i32 tglobaladdr:$dst)),
1110 (BL_Macho tglobaladdr:$dst)>;
Chris Lattner1fa3d9e2007-02-25 19:20:53 +00001111def : Pat<(PPCcall_Macho (i32 texternalsym:$dst)),
1112 (BL_Macho texternalsym:$dst)>;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +00001113def : Pat<(PPCcall_ELF (i32 tglobaladdr:$dst)),
Chris Lattner1fa3d9e2007-02-25 19:20:53 +00001114 (BL_ELF tglobaladdr:$dst)>;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001115def : Pat<(PPCcall_ELF (i32 texternalsym:$dst)),
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +00001116 (BL_ELF texternalsym:$dst)>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001117
Chris Lattner860e8862005-11-17 07:30:41 +00001118// Hi and Lo for Darwin Global Addresses.
Chris Lattnerd717b192005-12-11 07:45:47 +00001119def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
1120def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
1121def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
1122def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Nate Begeman37efe672006-04-22 18:53:45 +00001123def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>;
1124def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>;
Chris Lattner490ad082005-11-17 17:52:01 +00001125def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)),
1126 (ADDIS GPRC:$in, tglobaladdr:$g)>;
Nate Begeman28a6b022005-12-10 02:36:00 +00001127def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)),
1128 (ADDIS GPRC:$in, tconstpool:$g)>;
Nate Begeman37efe672006-04-22 18:53:45 +00001129def : Pat<(add GPRC:$in, (PPChi tjumptable:$g, 0)),
1130 (ADDIS GPRC:$in, tjumptable:$g)>;
Chris Lattner860e8862005-11-17 07:30:41 +00001131
Nate Begemana07da922005-12-14 22:54:33 +00001132// Fused negative multiply subtract, alternate pattern
1133def : Pat<(fsub F8RC:$B, (fmul F8RC:$A, F8RC:$C)),
1134 (FNMSUB F8RC:$A, F8RC:$C, F8RC:$B)>,
1135 Requires<[FPContractions]>;
1136def : Pat<(fsub F4RC:$B, (fmul F4RC:$A, F4RC:$C)),
1137 (FNMSUBS F4RC:$A, F4RC:$C, F4RC:$B)>,
1138 Requires<[FPContractions]>;
1139
Chris Lattner4172b102005-12-06 02:10:38 +00001140// Standard shifts. These are represented separately from the real shifts above
1141// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
1142// amounts.
1143def : Pat<(sra GPRC:$rS, GPRC:$rB),
1144 (SRAW GPRC:$rS, GPRC:$rB)>;
1145def : Pat<(srl GPRC:$rS, GPRC:$rB),
1146 (SRW GPRC:$rS, GPRC:$rB)>;
1147def : Pat<(shl GPRC:$rS, GPRC:$rB),
1148 (SLW GPRC:$rS, GPRC:$rB)>;
1149
Evan Cheng466685d2006-10-09 20:57:25 +00001150def : Pat<(zextloadi1 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001151 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001152def : Pat<(zextloadi1 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001153 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001154def : Pat<(extloadi1 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001155 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001156def : Pat<(extloadi1 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001157 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001158def : Pat<(extloadi8 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001159 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001160def : Pat<(extloadi8 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001161 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001162def : Pat<(extloadi16 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001163 (LHZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001164def : Pat<(extloadi16 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001165 (LHZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001166def : Pat<(extloadf32 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001167 (FMRSD (LFS iaddr:$src))>;
Evan Cheng466685d2006-10-09 20:57:25 +00001168def : Pat<(extloadf32 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001169 (FMRSD (LFSX xaddr:$src))>;
1170
Chris Lattnerb22a04d2006-03-25 07:51:43 +00001171include "PPCInstrAltivec.td"
Chris Lattner956f43c2006-06-16 20:22:01 +00001172include "PPCInstr64Bit.td"