blob: d55a07f1d45922948ef1a214d298b37f0150c992 [file] [log] [blame]
Chris Lattnerf3799972005-10-14 23:40:39 +00001//===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf3799972005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattnere6115b32005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner51269842006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
23def SDT_PPCShiftOp : SDTypeProfile<1, 2, [ // PPCshl, PPCsra, PPCsrl
24 SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisVT<2, i32>
25]>;
26def SDT_PPCCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
Chris Lattner51269842006-03-01 05:50:56 +000027
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000028def SDT_PPCvperm : SDTypeProfile<1, 3, [
29 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
30]>;
31
Chris Lattnera17b1552006-03-31 05:13:27 +000032def SDT_PPCvcmp : SDTypeProfile<1, 3, [
Chris Lattner6d92cad2006-03-26 10:06:40 +000033 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>
34]>;
35
Chris Lattner90564f22006-04-18 17:59:36 +000036def SDT_PPCcondbr : SDTypeProfile<0, 3, [
37 SDTCisVT<1, i32>, SDTCisVT<2, OtherVT>
38]>;
39
Chris Lattnerd9989382006-07-10 20:56:58 +000040def SDT_PPClbrx : SDTypeProfile<1, 3, [
41 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>, SDTCisVT<3, OtherVT>
42]>;
43def SDT_PPCstbrx : SDTypeProfile<0, 4, [
44 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>, SDTCisVT<3, OtherVT>
45]>;
46
Chris Lattner51269842006-03-01 05:50:56 +000047//===----------------------------------------------------------------------===//
Chris Lattnere6115b32005-10-25 20:41:46 +000048// PowerPC specific DAG Nodes.
49//
50
51def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
52def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
53def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Chris Lattner51269842006-03-01 05:50:56 +000054def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx, [SDNPHasChain]>;
Chris Lattnere6115b32005-10-25 20:41:46 +000055
Chris Lattner9c73f092005-10-25 20:55:47 +000056def PPCfsel : SDNode<"PPCISD::FSEL",
57 // Type constraint for fsel.
58 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
59 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +000060
Nate Begeman993aeb22005-12-13 22:55:22 +000061def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
62def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
63def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
64def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner860e8862005-11-17 07:30:41 +000065
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000066def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattnerb2177b92006-03-19 06:55:52 +000067
Chris Lattner4172b102005-12-06 02:10:38 +000068// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
69// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattner4172b102005-12-06 02:10:38 +000070def PPCsrl : SDNode<"PPCISD::SRL" , SDT_PPCShiftOp>;
71def PPCsra : SDNode<"PPCISD::SRA" , SDT_PPCShiftOp>;
72def PPCshl : SDNode<"PPCISD::SHL" , SDT_PPCShiftOp>;
73
Chris Lattnerecfe55e2006-03-22 05:30:33 +000074def PPCextsw_32 : SDNode<"PPCISD::EXTSW_32" , SDTIntUnaryOp>;
75def PPCstd_32 : SDNode<"PPCISD::STD_32" , SDTStore, [SDNPHasChain]>;
76
Chris Lattner937a79d2005-12-04 19:01:59 +000077// These are target-independent nodes, but have target-specific formats.
Evan Chengbb7b8442006-08-11 09:03:33 +000078def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeq,
79 [SDNPHasChain, SDNPOutFlag]>;
80def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeq,
81 [SDNPHasChain, SDNPOutFlag]>;
Chris Lattner937a79d2005-12-04 19:01:59 +000082
Chris Lattner2e6b77d2006-06-27 18:36:44 +000083def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +000084def PPCcall : SDNode<"PPCISD::CALL", SDT_PPCCall,
Chris Lattner9a2a4972006-05-17 06:01:33 +000085 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +000086def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall,
87 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
88def PPCbctrl : SDNode<"PPCISD::BCTRL", SDTRet,
89 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattner9a2a4972006-05-17 06:01:33 +000090
Chris Lattnerc703a8f2006-05-17 19:00:46 +000091def retflag : SDNode<"PPCISD::RET_FLAG", SDTRet,
Evan Cheng6da8d992006-01-09 18:28:21 +000092 [SDNPHasChain, SDNPOptInFlag]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +000093
Chris Lattnera17b1552006-03-31 05:13:27 +000094def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>;
95def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutFlag]>;
Chris Lattner6d92cad2006-03-26 10:06:40 +000096
Chris Lattner90564f22006-04-18 17:59:36 +000097def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr,
98 [SDNPHasChain, SDNPOptInFlag]>;
99
Chris Lattnerd9989382006-07-10 20:56:58 +0000100def PPClbrx : SDNode<"PPCISD::LBRX", SDT_PPClbrx, [SDNPHasChain]>;
101def PPCstbrx : SDNode<"PPCISD::STBRX", SDT_PPCstbrx, [SDNPHasChain]>;
102
Jim Laskey2f616bf2006-11-16 22:43:37 +0000103// Instructions to support dynamic alloca.
104def SDTDynOp : SDTypeProfile<1, 2, []>;
105def PPCdynalloc : SDNode<"PPCISD::DYNALLOC", SDTDynOp, [SDNPHasChain]>;
106
Chris Lattner47f01f12005-09-08 19:50:41 +0000107//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +0000108// PowerPC specific transformation functions and pattern fragments.
109//
Nate Begeman8d948322005-10-19 01:12:32 +0000110
Nate Begeman2d5aff72005-10-19 18:42:01 +0000111def SHL32 : SDNodeXForm<imm, [{
112 // Transformation function: 31 - imm
113 return getI32Imm(31 - N->getValue());
114}]>;
115
Nate Begeman2d5aff72005-10-19 18:42:01 +0000116def SRL32 : SDNodeXForm<imm, [{
117 // Transformation function: 32 - imm
118 return N->getValue() ? getI32Imm(32 - N->getValue()) : getI32Imm(0);
119}]>;
120
Chris Lattner2eb25172005-09-09 00:39:56 +0000121def LO16 : SDNodeXForm<imm, [{
122 // Transformation function: get the low 16 bits.
123 return getI32Imm((unsigned short)N->getValue());
124}]>;
125
126def HI16 : SDNodeXForm<imm, [{
127 // Transformation function: shift the immediate value down into the low bits.
128 return getI32Imm((unsigned)N->getValue() >> 16);
129}]>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000130
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000131def HA16 : SDNodeXForm<imm, [{
132 // Transformation function: shift the immediate value down into the low bits.
133 signed int Val = N->getValue();
134 return getI32Imm((Val - (signed short)Val) >> 16);
135}]>;
Nate Begemanf42f1332006-09-22 05:01:56 +0000136def MB : SDNodeXForm<imm, [{
137 // Transformation function: get the start bit of a mask
138 unsigned mb, me;
139 (void)isRunOfOnes((unsigned)N->getValue(), mb, me);
140 return getI32Imm(mb);
141}]>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000142
Nate Begemanf42f1332006-09-22 05:01:56 +0000143def ME : SDNodeXForm<imm, [{
144 // Transformation function: get the end bit of a mask
145 unsigned mb, me;
146 (void)isRunOfOnes((unsigned)N->getValue(), mb, me);
147 return getI32Imm(me);
148}]>;
149def maskimm32 : PatLeaf<(imm), [{
150 // maskImm predicate - True if immediate is a run of ones.
151 unsigned mb, me;
152 if (N->getValueType(0) == MVT::i32)
153 return isRunOfOnes((unsigned)N->getValue(), mb, me);
154 else
155 return false;
156}]>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000157
Chris Lattner3e63ead2005-09-08 17:33:10 +0000158def immSExt16 : PatLeaf<(imm), [{
159 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
160 // field. Used by instructions like 'addi'.
Chris Lattner7f7b346e2006-06-20 23:21:20 +0000161 if (N->getValueType(0) == MVT::i32)
162 return (int32_t)N->getValue() == (short)N->getValue();
163 else
164 return (int64_t)N->getValue() == (short)N->getValue();
Chris Lattner3e63ead2005-09-08 17:33:10 +0000165}]>;
Chris Lattnerbfde0802005-09-08 17:40:49 +0000166def immZExt16 : PatLeaf<(imm), [{
167 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
168 // field. Used by instructions like 'ori'.
Chris Lattner7f7b346e2006-06-20 23:21:20 +0000169 return (uint64_t)N->getValue() == (unsigned short)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000170}], LO16>;
171
Chris Lattner0ea70b22006-06-20 22:34:10 +0000172// imm16Shifted* - These match immediates where the low 16-bits are zero. There
173// are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are
174// identical in 32-bit mode, but in 64-bit mode, they return true if the
175// immediate fits into a sign/zero extended 32-bit immediate (with the low bits
176// clear).
177def imm16ShiftedZExt : PatLeaf<(imm), [{
178 // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the
179 // immediate are set. Used by instructions like 'xoris'.
180 return (N->getValue() & ~uint64_t(0xFFFF0000)) == 0;
181}], HI16>;
182
183def imm16ShiftedSExt : PatLeaf<(imm), [{
184 // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the
185 // immediate are set. Used by instructions like 'addis'. Identical to
186 // imm16ShiftedZExt in 32-bit mode.
Chris Lattnerdd583432006-06-20 21:39:30 +0000187 if (N->getValue() & 0xFFFF) return false;
188 if (N->getValueType(0) == MVT::i32)
189 return true;
190 // For 64-bit, make sure it is sext right.
191 return N->getValue() == (uint64_t)(int)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000192}], HI16>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000193
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000194
Chris Lattner47f01f12005-09-08 19:50:41 +0000195//===----------------------------------------------------------------------===//
196// PowerPC Flag Definitions.
197
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000198class isPPC64 { bit PPC64 = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +0000199class isDOT {
200 list<Register> Defs = [CR0];
201 bit RC = 1;
202}
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000203
Chris Lattner302bf9c2006-11-08 02:13:12 +0000204class RegConstraint<string C> {
205 string Constraints = C;
206}
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000207class NoEncode<string E> {
208 string DisableEncoding = E;
209}
Chris Lattner47f01f12005-09-08 19:50:41 +0000210
211
212//===----------------------------------------------------------------------===//
213// PowerPC Operand Definitions.
Chris Lattner7bb424f2004-08-14 23:27:29 +0000214
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000215def s5imm : Operand<i32> {
216 let PrintMethod = "printS5ImmOperand";
217}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000218def u5imm : Operand<i32> {
Nate Begemanc3306122004-08-21 05:56:39 +0000219 let PrintMethod = "printU5ImmOperand";
220}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000221def u6imm : Operand<i32> {
Nate Begeman07aada82004-08-30 02:28:06 +0000222 let PrintMethod = "printU6ImmOperand";
223}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000224def s16imm : Operand<i32> {
Nate Begemaned428532004-09-04 05:00:00 +0000225 let PrintMethod = "printS16ImmOperand";
226}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000227def u16imm : Operand<i32> {
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000228 let PrintMethod = "printU16ImmOperand";
229}
Chris Lattner841d12d2005-10-18 16:51:22 +0000230def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
231 let PrintMethod = "printS16X4ImmOperand";
232}
Chris Lattner1e484782005-12-04 18:42:54 +0000233def target : Operand<OtherVT> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000234 let PrintMethod = "printBranchOperand";
235}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000236def calltarget : Operand<iPTR> {
Chris Lattner3e7f86a2005-11-17 19:16:08 +0000237 let PrintMethod = "printCallOperand";
238}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000239def aaddr : Operand<iPTR> {
Nate Begeman422b0ce2005-11-16 00:48:01 +0000240 let PrintMethod = "printAbsAddrOperand";
241}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000242def piclabel: Operand<iPTR> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000243 let PrintMethod = "printPICLabel";
244}
Nate Begemaned428532004-09-04 05:00:00 +0000245def symbolHi: Operand<i32> {
246 let PrintMethod = "printSymbolHi";
247}
248def symbolLo: Operand<i32> {
249 let PrintMethod = "printSymbolLo";
250}
Nate Begemanadeb43d2005-07-20 22:42:00 +0000251def crbitm: Operand<i8> {
252 let PrintMethod = "printcrbitm";
253}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000254// Address operands
Chris Lattner059ca0f2006-06-16 21:01:35 +0000255def memri : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000256 let PrintMethod = "printMemRegImm";
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000257 let MIOperandInfo = (ops i32imm:$imm, ptr_rc:$reg);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000258}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000259def memrr : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000260 let PrintMethod = "printMemRegReg";
Chris Lattner66d7ebb2006-06-16 21:29:03 +0000261 let MIOperandInfo = (ops ptr_rc, ptr_rc);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000262}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000263def memrix : Operand<iPTR> { // memri where the imm is shifted 2 bits.
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000264 let PrintMethod = "printMemRegImmShifted";
Chris Lattner0851b4f2006-11-15 19:55:13 +0000265 let MIOperandInfo = (ops i32imm:$imm, ptr_rc:$reg);
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000266}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000267
Chris Lattner6fc40072006-11-04 05:42:48 +0000268// PowerPC Predicate operand. 20 = (0<<5)|20 = always, CR0 is a dummy reg
Chris Lattneraf53a872006-11-04 05:27:39 +0000269// that doesn't matter.
Chris Lattner6fc40072006-11-04 05:42:48 +0000270def pred : PredicateOperand<(ops imm, CRRC), (ops (i32 20), CR0)> {
Chris Lattneraf53a872006-11-04 05:27:39 +0000271 let PrintMethod = "printPredicateOperand";
272}
Chris Lattner0638b262006-11-03 23:53:25 +0000273
Chris Lattnera613d262006-01-12 02:05:36 +0000274// Define PowerPC specific addressing mode.
Evan Chengaf9db752006-10-11 21:03:53 +0000275def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", [], []>;
276def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", [], []>;
277def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[], []>;
278def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmShift", [], []>; // "std"
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000279
Chris Lattner74531e42006-11-16 00:41:37 +0000280/// This is just the offset part of iaddr, used for preinc.
281def iaddroff : ComplexPattern<iPTR, 1, "SelectAddrImmOffs", [], []>;
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000282
Evan Cheng8c75ef92005-12-14 22:07:12 +0000283//===----------------------------------------------------------------------===//
284// PowerPC Instruction Predicate Definitions.
Evan Cheng6a3bfd92005-12-20 20:08:53 +0000285def FPContractions : Predicate<"!NoExcessFPPrecision">;
Chris Lattner47f01f12005-09-08 19:50:41 +0000286
Chris Lattner6a5339b2006-11-14 18:44:47 +0000287
Chris Lattner47f01f12005-09-08 19:50:41 +0000288//===----------------------------------------------------------------------===//
289// PowerPC Instruction Definitions.
290
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000291// Pseudo-instructions:
Chris Lattner47f01f12005-09-08 19:50:41 +0000292
Chris Lattner88d211f2006-03-12 09:13:49 +0000293let hasCtrlDep = 1 in {
Chris Lattner937a79d2005-12-04 19:01:59 +0000294def ADJCALLSTACKDOWN : Pseudo<(ops u16imm:$amt),
Chris Lattner54689662006-09-27 02:55:21 +0000295 "${:comment} ADJCALLSTACKDOWN",
Chris Lattner1e5e9742006-10-12 17:56:34 +0000296 [(callseq_start imm:$amt)]>, Imp<[R1],[R1]>;
Chris Lattner937a79d2005-12-04 19:01:59 +0000297def ADJCALLSTACKUP : Pseudo<(ops u16imm:$amt),
Chris Lattner54689662006-09-27 02:55:21 +0000298 "${:comment} ADJCALLSTACKUP",
Chris Lattner1e5e9742006-10-12 17:56:34 +0000299 [(callseq_end imm:$amt)]>, Imp<[R1],[R1]>;
Chris Lattner1877ec92006-03-13 21:52:10 +0000300
301def UPDATE_VRSAVE : Pseudo<(ops GPRC:$rD, GPRC:$rS),
302 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000303}
Jim Laskey2f616bf2006-11-16 22:43:37 +0000304
305def DYNALLOC : Pseudo<(ops GPRC:$result, GPRC:$negsize, memri:$fpsi),
306 "${:comment} DYNALLOC $result, $negsize, $fpsi",
307 [(set GPRC:$result,
308 (PPCdynalloc GPRC:$negsize, iaddr:$fpsi))]>,
309 Imp<[R1],[R1]>;
310
Chris Lattner54689662006-09-27 02:55:21 +0000311def IMPLICIT_DEF_GPRC: Pseudo<(ops GPRC:$rD),"${:comment}IMPLICIT_DEF_GPRC $rD",
Chris Lattner6e61ca62005-10-25 21:03:41 +0000312 [(set GPRC:$rD, (undef))]>;
Chris Lattner54689662006-09-27 02:55:21 +0000313def IMPLICIT_DEF_F8 : Pseudo<(ops F8RC:$rD), "${:comment} IMPLICIT_DEF_F8 $rD",
Chris Lattner6e61ca62005-10-25 21:03:41 +0000314 [(set F8RC:$rD, (undef))]>;
Chris Lattner54689662006-09-27 02:55:21 +0000315def IMPLICIT_DEF_F4 : Pseudo<(ops F4RC:$rD), "${:comment} IMPLICIT_DEF_F4 $rD",
Chris Lattner6e61ca62005-10-25 21:03:41 +0000316 [(set F4RC:$rD, (undef))]>;
Chris Lattner7a823bd2005-02-15 20:26:49 +0000317
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000318// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
319// scheduler into a branch sequence.
Chris Lattner88d211f2006-03-12 09:13:49 +0000320let usesCustomDAGSchedInserter = 1, // Expanded by the scheduler.
321 PPC970_Single = 1 in {
Chris Lattnerc08f9022006-06-27 00:04:13 +0000322 def SELECT_CC_I4 : Pseudo<(ops GPRC:$dst, CRRC:$cond, GPRC:$T, GPRC:$F,
Chris Lattner54689662006-09-27 02:55:21 +0000323 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
324 []>;
Chris Lattnerc08f9022006-06-27 00:04:13 +0000325 def SELECT_CC_I8 : Pseudo<(ops G8RC:$dst, CRRC:$cond, G8RC:$T, G8RC:$F,
Chris Lattner54689662006-09-27 02:55:21 +0000326 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
327 []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000328 def SELECT_CC_F4 : Pseudo<(ops F4RC:$dst, CRRC:$cond, F4RC:$T, F4RC:$F,
Chris Lattner54689662006-09-27 02:55:21 +0000329 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
330 []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000331 def SELECT_CC_F8 : Pseudo<(ops F8RC:$dst, CRRC:$cond, F8RC:$T, F8RC:$F,
Chris Lattner54689662006-09-27 02:55:21 +0000332 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
333 []>;
Chris Lattner710ff322006-04-08 22:45:08 +0000334 def SELECT_CC_VRRC: Pseudo<(ops VRRC:$dst, CRRC:$cond, VRRC:$T, VRRC:$F,
Chris Lattner54689662006-09-27 02:55:21 +0000335 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
336 []>;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000337}
338
Chris Lattner594f4c62006-10-13 19:10:34 +0000339let isTerminator = 1, isBarrier = 1, noResults = 1, PPC970_Unit = 7 in {
Evan Cheng6da8d992006-01-09 18:28:21 +0000340 let isReturn = 1 in
Chris Lattner6fc40072006-11-04 05:42:48 +0000341 def BLR : XLForm_2_br<19, 16, 0,
342 (ops pred:$p),
343 "b${p:cc}lr ${p:reg}", BrB,
344 [(retflag)]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +0000345 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr", BrB, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +0000346}
347
Chris Lattneraf53a872006-11-04 05:27:39 +0000348
Chris Lattner6a5339b2006-11-14 18:44:47 +0000349
Chris Lattner7a823bd2005-02-15 20:26:49 +0000350let Defs = [LR] in
Chris Lattner88d211f2006-03-12 09:13:49 +0000351 def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label", []>,
352 PPC970_Unit_BRU;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000353
Chris Lattner88d211f2006-03-12 09:13:49 +0000354let isBranch = 1, isTerminator = 1, hasCtrlDep = 1,
355 noResults = 1, PPC970_Unit = 7 in {
Chris Lattner594f4c62006-10-13 19:10:34 +0000356 // COND_BRANCH is formed before branch selection, it is turned into Bcc below.
Chris Lattner90564f22006-04-18 17:59:36 +0000357 def COND_BRANCH : Pseudo<(ops CRRC:$crS, u16imm:$opc, target:$dst),
Chris Lattner54689662006-09-27 02:55:21 +0000358 "${:comment} COND_BRANCH $crS, $opc, $dst",
Chris Lattner90564f22006-04-18 17:59:36 +0000359 [(PPCcondbranch CRRC:$crS, imm:$opc, bb:$dst)]>;
Chris Lattner594f4c62006-10-13 19:10:34 +0000360 let isBarrier = 1 in {
Chris Lattner1e484782005-12-04 18:42:54 +0000361 def B : IForm<18, 0, 0, (ops target:$dst),
362 "b $dst", BrB,
363 [(br bb:$dst)]>;
Chris Lattner594f4c62006-10-13 19:10:34 +0000364 }
Chris Lattnerdd998852004-11-22 23:07:01 +0000365
Nate Begeman6718f112005-08-26 04:11:42 +0000366 def BLT : BForm<16, 0, 0, 12, 0, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000367 "blt $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000368 def BLE : BForm<16, 0, 0, 4, 1, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000369 "ble $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000370 def BEQ : BForm<16, 0, 0, 12, 2, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000371 "beq $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000372 def BGE : BForm<16, 0, 0, 4, 0, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000373 "bge $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000374 def BGT : BForm<16, 0, 0, 12, 1, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000375 "bgt $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000376 def BNE : BForm<16, 0, 0, 4, 2, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000377 "bne $crS, $block", BrB>;
Chris Lattner6df25072005-10-28 20:32:44 +0000378 def BUN : BForm<16, 0, 0, 12, 3, (ops CRRC:$crS, target:$block),
379 "bun $crS, $block", BrB>;
380 def BNU : BForm<16, 0, 0, 4, 3, (ops CRRC:$crS, target:$block),
381 "bnu $crS, $block", BrB>;
Misha Brukmanb2edb442004-06-28 18:23:35 +0000382}
383
Chris Lattner88d211f2006-03-12 09:13:49 +0000384let isCall = 1, noResults = 1, PPC970_Unit = 7,
Misha Brukman5fa2b022004-06-29 23:37:36 +0000385 // All calls clobber the non-callee saved registers...
Misha Brukmanc661c302004-06-30 22:00:45 +0000386 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
387 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattnerbe80fc82006-03-16 22:35:59 +0000388 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
Chris Lattner1f24df62005-08-22 22:32:13 +0000389 LR,CTR,
Misha Brukmanc661c302004-06-30 22:00:45 +0000390 CR0,CR1,CR5,CR6,CR7] in {
391 // Convenient aliases for call instructions
Chris Lattner4a45abf2006-06-10 01:14:28 +0000392 def BL : IForm<18, 0, 1, (ops calltarget:$func, variable_ops),
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000393 "bl $func", BrB, []>; // See Pat patterns below.
Chris Lattner4a45abf2006-06-10 01:14:28 +0000394 def BLA : IForm<18, 1, 1, (ops aaddr:$func, variable_ops),
Chris Lattner2e6b77d2006-06-27 18:36:44 +0000395 "bla $func", BrB, [(PPCcall (i32 imm:$func))]>;
Chris Lattner4a45abf2006-06-10 01:14:28 +0000396 def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (ops variable_ops), "bctrl", BrB,
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000397 [(PPCbctrl)]>;
Misha Brukman5fa2b022004-06-29 23:37:36 +0000398}
399
Chris Lattner001db452006-06-06 21:29:23 +0000400// DCB* instructions.
Chris Lattnere90c5372006-10-24 01:08:42 +0000401def DCBA : DCB_Form<758, 0, (ops memrr:$dst),
402 "dcba $dst", LdStDCBF, [(int_ppc_dcba xoaddr:$dst)]>,
403 PPC970_DGroup_Single;
404def DCBF : DCB_Form<86, 0, (ops memrr:$dst),
405 "dcbf $dst", LdStDCBF, [(int_ppc_dcbf xoaddr:$dst)]>,
406 PPC970_DGroup_Single;
407def DCBI : DCB_Form<470, 0, (ops memrr:$dst),
408 "dcbi $dst", LdStDCBF, [(int_ppc_dcbi xoaddr:$dst)]>,
409 PPC970_DGroup_Single;
410def DCBST : DCB_Form<54, 0, (ops memrr:$dst),
411 "dcbst $dst", LdStDCBF, [(int_ppc_dcbst xoaddr:$dst)]>,
412 PPC970_DGroup_Single;
413def DCBT : DCB_Form<278, 0, (ops memrr:$dst),
414 "dcbt $dst", LdStDCBF, [(int_ppc_dcbt xoaddr:$dst)]>,
415 PPC970_DGroup_Single;
416def DCBTST : DCB_Form<246, 0, (ops memrr:$dst),
417 "dcbtst $dst", LdStDCBF, [(int_ppc_dcbtst xoaddr:$dst)]>,
418 PPC970_DGroup_Single;
419def DCBZ : DCB_Form<1014, 0, (ops memrr:$dst),
420 "dcbz $dst", LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>,
421 PPC970_DGroup_Single;
422def DCBZL : DCB_Form<1014, 1, (ops memrr:$dst),
423 "dcbzl $dst", LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>,
424 PPC970_DGroup_Single;
Chris Lattner26e552b2006-11-14 19:19:53 +0000425
426//===----------------------------------------------------------------------===//
427// PPC32 Load Instructions.
Nate Begeman07aada82004-08-30 02:28:06 +0000428//
Chris Lattner26e552b2006-11-14 19:19:53 +0000429
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000430// Unindexed (r+i) Loads.
Chris Lattner88d211f2006-03-12 09:13:49 +0000431let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000432def LBZ : DForm_1<34, (ops GPRC:$rD, memri:$src),
433 "lbz $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000434 [(set GPRC:$rD, (zextloadi8 iaddr:$src))]>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000435def LHA : DForm_1<42, (ops GPRC:$rD, memri:$src),
436 "lha $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000437 [(set GPRC:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000438 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000439def LHZ : DForm_1<40, (ops GPRC:$rD, memri:$src),
440 "lhz $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000441 [(set GPRC:$rD, (zextloadi16 iaddr:$src))]>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000442def LWZ : DForm_1<32, (ops GPRC:$rD, memri:$src),
443 "lwz $rD, $src", LdStGeneral,
444 [(set GPRC:$rD, (load iaddr:$src))]>;
Chris Lattner302bf9c2006-11-08 02:13:12 +0000445
Chris Lattner6a944e22006-11-10 17:51:02 +0000446def LFS : DForm_1<48, (ops F4RC:$rD, memri:$src),
Chris Lattner4eab7142006-11-10 02:08:47 +0000447 "lfs $rD, $src", LdStLFDU,
448 [(set F4RC:$rD, (load iaddr:$src))]>;
Chris Lattner6a944e22006-11-10 17:51:02 +0000449def LFD : DForm_1<50, (ops F8RC:$rD, memri:$src),
Chris Lattner4eab7142006-11-10 02:08:47 +0000450 "lfd $rD, $src", LdStLFD,
451 [(set F8RC:$rD, (load iaddr:$src))]>;
452
Chris Lattner4eab7142006-11-10 02:08:47 +0000453
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000454// Unindexed (r+i) Loads with Update (preinc).
455def LBZU : DForm_1<35, (ops GPRC:$rD, ptr_rc:$ea_result, memri:$addr),
456 "lbzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000457 []>, RegConstraint<"$addr.reg = $ea_result">,
458 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000459
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000460def LHAU : DForm_1<43, (ops GPRC:$rD, ptr_rc:$ea_result, memri:$addr),
461 "lhau $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000462 []>, RegConstraint<"$addr.reg = $ea_result">,
463 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000464
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000465def LHZU : DForm_1<41, (ops GPRC:$rD, ptr_rc:$ea_result, memri:$addr),
466 "lhzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000467 []>, RegConstraint<"$addr.reg = $ea_result">,
468 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000469
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000470def LWZU : DForm_1<33, (ops GPRC:$rD, ptr_rc:$ea_result, memri:$addr),
471 "lwzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000472 []>, RegConstraint<"$addr.reg = $ea_result">,
473 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000474
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000475def LFSU : DForm_1<49, (ops F4RC:$rD, ptr_rc:$ea_result, memri:$addr),
476 "lfs $rD, $addr", LdStLFDU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000477 []>, RegConstraint<"$addr.reg = $ea_result">,
478 NoEncode<"$ea_result">;
479
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000480def LFDU : DForm_1<51, (ops F8RC:$rD, ptr_rc:$ea_result, memri:$addr),
481 "lfd $rD, $addr", LdStLFD,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000482 []>, RegConstraint<"$addr.reg = $ea_result">,
483 NoEncode<"$ea_result">;
Nate Begemanb816f022004-10-07 22:30:03 +0000484}
Chris Lattner302bf9c2006-11-08 02:13:12 +0000485
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000486// Indexed (r+r) Loads.
Chris Lattner26e552b2006-11-14 19:19:53 +0000487//
488let isLoad = 1, PPC970_Unit = 2 in {
489def LBZX : XForm_1<31, 87, (ops GPRC:$rD, memrr:$src),
490 "lbzx $rD, $src", LdStGeneral,
491 [(set GPRC:$rD, (zextloadi8 xaddr:$src))]>;
492def LHAX : XForm_1<31, 343, (ops GPRC:$rD, memrr:$src),
493 "lhax $rD, $src", LdStLHA,
494 [(set GPRC:$rD, (sextloadi16 xaddr:$src))]>,
495 PPC970_DGroup_Cracked;
496def LHZX : XForm_1<31, 279, (ops GPRC:$rD, memrr:$src),
497 "lhzx $rD, $src", LdStGeneral,
498 [(set GPRC:$rD, (zextloadi16 xaddr:$src))]>;
499def LWZX : XForm_1<31, 23, (ops GPRC:$rD, memrr:$src),
500 "lwzx $rD, $src", LdStGeneral,
501 [(set GPRC:$rD, (load xaddr:$src))]>;
502
503
504def LHBRX : XForm_1<31, 790, (ops GPRC:$rD, memrr:$src),
505 "lhbrx $rD, $src", LdStGeneral,
506 [(set GPRC:$rD, (PPClbrx xoaddr:$src, srcvalue:$sv, i16))]>;
507def LWBRX : XForm_1<31, 534, (ops GPRC:$rD, memrr:$src),
508 "lwbrx $rD, $src", LdStGeneral,
509 [(set GPRC:$rD, (PPClbrx xoaddr:$src, srcvalue:$sv, i32))]>;
510
511def LFSX : XForm_25<31, 535, (ops F4RC:$frD, memrr:$src),
512 "lfsx $frD, $src", LdStLFDU,
513 [(set F4RC:$frD, (load xaddr:$src))]>;
514def LFDX : XForm_25<31, 599, (ops F8RC:$frD, memrr:$src),
515 "lfdx $frD, $src", LdStLFDU,
516 [(set F8RC:$frD, (load xaddr:$src))]>;
517}
518
519//===----------------------------------------------------------------------===//
520// PPC32 Store Instructions.
521//
522
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000523// Unindexed (r+i) Stores.
Chris Lattner26e552b2006-11-14 19:19:53 +0000524let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000525def STB : DForm_1<38, (ops GPRC:$rS, memri:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000526 "stb $rS, $src", LdStGeneral,
527 [(truncstorei8 GPRC:$rS, iaddr:$src)]>;
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000528def STH : DForm_1<44, (ops GPRC:$rS, memri:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000529 "sth $rS, $src", LdStGeneral,
530 [(truncstorei16 GPRC:$rS, iaddr:$src)]>;
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000531def STW : DForm_1<36, (ops GPRC:$rS, memri:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000532 "stw $rS, $src", LdStGeneral,
533 [(store GPRC:$rS, iaddr:$src)]>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000534def STFS : DForm_1<52, (ops F4RC:$rS, memri:$dst),
535 "stfs $rS, $dst", LdStUX,
536 [(store F4RC:$rS, iaddr:$dst)]>;
537def STFD : DForm_1<54, (ops F8RC:$rS, memri:$dst),
538 "stfd $rS, $dst", LdStUX,
539 [(store F8RC:$rS, iaddr:$dst)]>;
540}
541
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000542// Unindexed (r+i) Stores with Update (preinc).
543let isStore = 1, PPC970_Unit = 2 in {
Chris Lattneref20fef2006-11-16 00:33:34 +0000544def STBU : DForm_1<39, (ops ptr_rc:$ea_res, GPRC:$rS,
545 symbolLo:$ptroff, ptr_rc:$ptrreg),
546 "stbu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000547 [(set ptr_rc:$ea_res,
548 (pre_truncsti8 GPRC:$rS, ptr_rc:$ptrreg,
549 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000550 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattner04038622006-11-16 01:01:28 +0000551def STHU : DForm_1<45, (ops ptr_rc:$ea_res, GPRC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000552 symbolLo:$ptroff, ptr_rc:$ptrreg),
553 "sthu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000554 [(set ptr_rc:$ea_res,
555 (pre_truncsti16 GPRC:$rS, ptr_rc:$ptrreg,
556 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000557 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
558def STWU : DForm_1<37, (ops ptr_rc:$ea_res, GPRC:$rS,
559 symbolLo:$ptroff, ptr_rc:$ptrreg),
560 "stwu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000561 [(set ptr_rc:$ea_res, (pre_store GPRC:$rS, ptr_rc:$ptrreg,
562 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000563 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
564def STFSU : DForm_1<37, (ops ptr_rc:$ea_res, F4RC:$rS,
565 symbolLo:$ptroff, ptr_rc:$ptrreg),
566 "stfsu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000567 [(set ptr_rc:$ea_res, (pre_store F4RC:$rS, ptr_rc:$ptrreg,
568 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000569 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
570def STFDU : DForm_1<37, (ops ptr_rc:$ea_res, F8RC:$rS,
571 symbolLo:$ptroff, ptr_rc:$ptrreg),
572 "stfdu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000573 [(set ptr_rc:$ea_res, (pre_store F8RC:$rS, ptr_rc:$ptrreg,
574 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000575 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000576}
577
578
Chris Lattner26e552b2006-11-14 19:19:53 +0000579// Indexed (r+r) Stores.
580//
581let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
582def STBX : XForm_8<31, 215, (ops GPRC:$rS, memrr:$dst),
583 "stbx $rS, $dst", LdStGeneral,
584 [(truncstorei8 GPRC:$rS, xaddr:$dst)]>,
585 PPC970_DGroup_Cracked;
586def STHX : XForm_8<31, 407, (ops GPRC:$rS, memrr:$dst),
587 "sthx $rS, $dst", LdStGeneral,
588 [(truncstorei16 GPRC:$rS, xaddr:$dst)]>,
589 PPC970_DGroup_Cracked;
590def STWX : XForm_8<31, 151, (ops GPRC:$rS, memrr:$dst),
591 "stwx $rS, $dst", LdStGeneral,
592 [(store GPRC:$rS, xaddr:$dst)]>,
593 PPC970_DGroup_Cracked;
594def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
595 "stwux $rS, $rA, $rB", LdStGeneral,
596 []>;
597def STHBRX: XForm_8<31, 918, (ops GPRC:$rS, memrr:$dst),
598 "sthbrx $rS, $dst", LdStGeneral,
599 [(PPCstbrx GPRC:$rS, xoaddr:$dst, srcvalue:$dummy, i16)]>,
600 PPC970_DGroup_Cracked;
601def STWBRX: XForm_8<31, 662, (ops GPRC:$rS, memrr:$dst),
602 "stwbrx $rS, $dst", LdStGeneral,
603 [(PPCstbrx GPRC:$rS, xoaddr:$dst, srcvalue:$dummy, i32)]>,
604 PPC970_DGroup_Cracked;
605
606def STFIWX: XForm_28<31, 983, (ops F8RC:$frS, memrr:$dst),
607 "stfiwx $frS, $dst", LdStUX,
608 [(PPCstfiwx F8RC:$frS, xoaddr:$dst)]>;
609def STFSX : XForm_28<31, 663, (ops F4RC:$frS, memrr:$dst),
610 "stfsx $frS, $dst", LdStUX,
611 [(store F4RC:$frS, xaddr:$dst)]>;
612def STFDX : XForm_28<31, 727, (ops F8RC:$frS, memrr:$dst),
613 "stfdx $frS, $dst", LdStUX,
614 [(store F8RC:$frS, xaddr:$dst)]>;
615}
616
617
618//===----------------------------------------------------------------------===//
619// PPC32 Arithmetic Instructions.
620//
Chris Lattner302bf9c2006-11-08 02:13:12 +0000621
Chris Lattner88d211f2006-03-12 09:13:49 +0000622let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner57226fb2005-04-19 04:59:28 +0000623def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000624 "addi $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000625 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000626def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000627 "addic $rD, $rA, $imm", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000628 [(set GPRC:$rD, (addc GPRC:$rA, immSExt16:$imm))]>,
629 PPC970_DGroup_Cracked;
Chris Lattner57226fb2005-04-19 04:59:28 +0000630def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000631 "addic. $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000632 []>;
Nate Begeman2497e632005-07-21 20:44:43 +0000633def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000634 "addis $rD, $rA, $imm", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000635 [(set GPRC:$rD, (add GPRC:$rA, imm16ShiftedSExt:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000636def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym),
Jim Laskey53842142005-10-19 19:51:16 +0000637 "la $rD, $sym($rA)", IntGeneral,
Chris Lattner490ad082005-11-17 17:52:01 +0000638 [(set GPRC:$rD, (add GPRC:$rA,
639 (PPClo tglobaladdr:$sym, 0)))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000640def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000641 "mulli $rD, $rA, $imm", IntMulLI,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000642 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000643def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000644 "subfic $rD, $rA, $imm", IntGeneral,
Nate Begeman79691bc2006-03-17 22:41:37 +0000645 [(set GPRC:$rD, (subc immSExt16:$imm, GPRC:$rA))]>;
Chris Lattnerbae5b3c2005-11-17 07:04:43 +0000646def LI : DForm_2_r0<14, (ops GPRC:$rD, symbolLo:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000647 "li $rD, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000648 [(set GPRC:$rD, immSExt16:$imm)]>;
Nate Begeman2497e632005-07-21 20:44:43 +0000649def LIS : DForm_2_r0<15, (ops GPRC:$rD, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000650 "lis $rD, $imm", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000651 [(set GPRC:$rD, imm16ShiftedSExt:$imm)]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000652}
Chris Lattner26e552b2006-11-14 19:19:53 +0000653
Chris Lattner88d211f2006-03-12 09:13:49 +0000654let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner57226fb2005-04-19 04:59:28 +0000655def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000656 "andi. $dst, $src1, $src2", IntGeneral,
Nate Begeman789fd422006-02-12 09:09:52 +0000657 [(set GPRC:$dst, (and GPRC:$src1, immZExt16:$src2))]>,
658 isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000659def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000660 "andis. $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000661 [(set GPRC:$dst, (and GPRC:$src1,imm16ShiftedZExt:$src2))]>,
Nate Begeman789fd422006-02-12 09:09:52 +0000662 isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000663def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000664 "ori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000665 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000666def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000667 "oris $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000668 [(set GPRC:$dst, (or GPRC:$src1, imm16ShiftedZExt:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000669def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000670 "xori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000671 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000672def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000673 "xoris $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000674 [(set GPRC:$dst, (xor GPRC:$src1,imm16ShiftedZExt:$src2))]>;
Nate Begeman09761222005-12-09 23:54:18 +0000675def NOP : DForm_4_zero<24, (ops), "nop", IntGeneral,
676 []>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000677def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000678 "cmpwi $crD, $rA, $imm", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000679def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000680 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000681}
Nate Begemaned428532004-09-04 05:00:00 +0000682
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000683
Chris Lattner88d211f2006-03-12 09:13:49 +0000684let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000685def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000686 "nand $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000687 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000688def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000689 "and $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000690 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000691def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000692 "andc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000693 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Chris Lattnerb410dc92006-06-20 23:18:58 +0000694def OR : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000695 "or $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000696 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000697def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000698 "nor $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000699 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000700def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000701 "orc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000702 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
703def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000704 "eqv $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000705 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000706def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000707 "xor $rA, $rS, $rB", IntGeneral,
Chris Lattner4e85e642006-06-20 00:39:56 +0000708 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000709def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000710 "slw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000711 [(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000712def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000713 "srw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000714 [(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000715def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000716 "sraw $rA, $rS, $rB", IntShift,
Chris Lattner4172b102005-12-06 02:10:38 +0000717 [(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000718}
Chris Lattner26e552b2006-11-14 19:19:53 +0000719
Chris Lattner88d211f2006-03-12 09:13:49 +0000720let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner883059f2005-04-19 05:15:18 +0000721def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +0000722 "srawi $rA, $rS, $SH", IntShift,
Chris Lattnerbd059822005-12-05 02:34:05 +0000723 [(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000724def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000725 "cntlzw $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000726 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000727def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000728 "extsb $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000729 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000730def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000731 "extsh $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000732 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000733
Chris Lattnere19d0b12005-04-19 04:51:30 +0000734def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000735 "cmpw $crD, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000736def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000737 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000738}
739let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +0000740//def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000741// "fcmpo $crD, $fA, $fB", FPCompare>;
Chris Lattner919c0322005-10-01 01:35:02 +0000742def FCMPUS : XForm_17<63, 0, (ops CRRC:$crD, F4RC:$fA, F4RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000743 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner919c0322005-10-01 01:35:02 +0000744def FCMPUD : XForm_17<63, 0, (ops CRRC:$crD, F8RC:$fA, F8RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000745 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000746
Chris Lattner919c0322005-10-01 01:35:02 +0000747def FCTIWZ : XForm_26<63, 15, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000748 "fctiwz $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000749 [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000750def FRSP : XForm_26<63, 12, (ops F4RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000751 "frsp $frD, $frB", FPGeneral,
Chris Lattner7cb64912005-10-14 04:55:50 +0000752 [(set F4RC:$frD, (fround F8RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000753def FSQRT : XForm_26<63, 22, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000754 "fsqrt $frD, $frB", FPSqrt,
Chris Lattner919c0322005-10-01 01:35:02 +0000755 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
756def FSQRTS : XForm_26<59, 22, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000757 "fsqrts $frD, $frB", FPSqrt,
Chris Lattnere0b2e632005-10-15 21:44:15 +0000758 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000759}
Chris Lattner919c0322005-10-01 01:35:02 +0000760
761/// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending.
Chris Lattner88d211f2006-03-12 09:13:49 +0000762///
763/// Note that these are defined as pseudo-ops on the PPC970 because they are
Chris Lattner9d5da1d2006-03-24 07:12:19 +0000764/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner88d211f2006-03-12 09:13:49 +0000765/// that they will fill slots (which could cause the load of a LSU reject to
766/// sneak into a d-group with a store).
Chris Lattner919c0322005-10-01 01:35:02 +0000767def FMRS : XForm_26<63, 72, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000768 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000769 []>, // (set F4RC:$frD, F4RC:$frB)
770 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +0000771def FMRD : XForm_26<63, 72, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000772 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000773 []>, // (set F8RC:$frD, F8RC:$frB)
774 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +0000775def FMRSD : XForm_26<63, 72, (ops F8RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000776 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000777 [(set F8RC:$frD, (fextend F4RC:$frB))]>,
778 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +0000779
Chris Lattner88d211f2006-03-12 09:13:49 +0000780let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +0000781// These are artificially split into two different forms, for 4/8 byte FP.
782def FABSS : XForm_26<63, 264, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000783 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000784 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
785def FABSD : XForm_26<63, 264, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000786 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000787 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
788def FNABSS : XForm_26<63, 136, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000789 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000790 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
791def FNABSD : XForm_26<63, 136, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000792 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000793 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
794def FNEGS : XForm_26<63, 40, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000795 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000796 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
797def FNEGD : XForm_26<63, 40, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000798 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000799 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000800}
Chris Lattner919c0322005-10-01 01:35:02 +0000801
Nate Begeman6b3dc552004-08-29 22:45:13 +0000802
Nate Begeman07aada82004-08-30 02:28:06 +0000803// XL-Form instructions. condition register logical ops.
804//
Chris Lattnere19d0b12005-04-19 04:51:30 +0000805def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA),
Chris Lattner88d211f2006-03-12 09:13:49 +0000806 "mcrf $BF, $BFA", BrMCR>,
807 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +0000808
Chris Lattner88d211f2006-03-12 09:13:49 +0000809// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman07aada82004-08-30 02:28:06 +0000810//
Chris Lattner88d211f2006-03-12 09:13:49 +0000811def MFCTR : XFXForm_1_ext<31, 339, 9, (ops GPRC:$rT), "mfctr $rT", SprMFSPR>,
812 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000813let Pattern = [(PPCmtctr GPRC:$rS)] in {
Chris Lattner1877ec92006-03-13 21:52:10 +0000814def MTCTR : XFXForm_7_ext<31, 467, 9, (ops GPRC:$rS), "mtctr $rS", SprMTSPR>,
815 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000816}
Chris Lattner1877ec92006-03-13 21:52:10 +0000817
818def MTLR : XFXForm_7_ext<31, 467, 8, (ops GPRC:$rS), "mtlr $rS", SprMTSPR>,
819 PPC970_DGroup_First, PPC970_Unit_FXU;
Nate Begeman37efe672006-04-22 18:53:45 +0000820def MFLR : XFXForm_1_ext<31, 339, 8, (ops GPRC:$rT), "mflr $rT", SprMFSPR>,
Chris Lattner88d211f2006-03-12 09:13:49 +0000821 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000822
823// Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like
824// a GPR on the PPC970. As such, copies in and out have the same performance
825// characteristics as an OR instruction.
826def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (ops GPRC:$rS),
827 "mtspr 256, $rS", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +0000828 PPC970_DGroup_Single, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000829def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (ops GPRC:$rT),
830 "mfspr $rT, 256", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +0000831 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000832
Chris Lattner28b9cc22005-08-26 22:05:54 +0000833def MTCRF : XFXForm_5<31, 144, (ops crbitm:$FXM, GPRC:$rS),
Chris Lattner88d211f2006-03-12 09:13:49 +0000834 "mtcrf $FXM, $rS", BrMCRX>,
835 PPC970_MicroCode, PPC970_Unit_CRU;
Chris Lattner6d92cad2006-03-26 10:06:40 +0000836def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT", SprMFCR>,
837 PPC970_MicroCode, PPC970_Unit_CRU;
Nate Begeman7ac8e6b2005-11-29 22:42:50 +0000838def MFOCRF: XFXForm_5a<31, 19, (ops GPRC:$rT, crbitm:$FXM),
Chris Lattner88d211f2006-03-12 09:13:49 +0000839 "mfcr $rT, $FXM", SprMFCR>,
840 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +0000841
Chris Lattner88d211f2006-03-12 09:13:49 +0000842let PPC970_Unit = 1 in { // FXU Operations.
Nate Begeman07aada82004-08-30 02:28:06 +0000843
844// XO-Form instructions. Arithmetic instructions that can set overflow bit
845//
Nate Begeman1d9d7422005-10-18 00:28:58 +0000846def ADD4 : XOForm_1<31, 266, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000847 "add $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000848 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000849def ADDC : XOForm_1<31, 10, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000850 "addc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000851 [(set GPRC:$rT, (addc GPRC:$rA, GPRC:$rB))]>,
852 PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000853def ADDE : XOForm_1<31, 138, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000854 "adde $rT, $rA, $rB", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000855 [(set GPRC:$rT, (adde GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000856def DIVW : XOForm_1<31, 491, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000857 "divw $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +0000858 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000859 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000860def DIVWU : XOForm_1<31, 459, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000861 "divwu $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +0000862 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000863 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000864def MULHW : XOForm_1<31, 75, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000865 "mulhw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000866 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000867def MULHWU : XOForm_1<31, 11, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000868 "mulhwu $rT, $rA, $rB", IntMulHWU,
Chris Lattner218a15d2005-09-02 21:18:00 +0000869 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000870def MULLW : XOForm_1<31, 235, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000871 "mullw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000872 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000873def SUBF : XOForm_1<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000874 "subf $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000875 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000876def SUBFC : XOForm_1<31, 8, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000877 "subfc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000878 [(set GPRC:$rT, (subc GPRC:$rB, GPRC:$rA))]>,
879 PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000880def SUBFE : XOForm_1<31, 136, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000881 "subfe $rT, $rA, $rB", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000882 [(set GPRC:$rT, (sube GPRC:$rB, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000883def ADDME : XOForm_3<31, 234, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000884 "addme $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000885 [(set GPRC:$rT, (adde GPRC:$rA, immAllOnes))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000886def ADDZE : XOForm_3<31, 202, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000887 "addze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000888 [(set GPRC:$rT, (adde GPRC:$rA, 0))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000889def NEG : XOForm_3<31, 104, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000890 "neg $rT, $rA", IntGeneral,
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000891 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
Nate Begeman551bf3f2006-02-17 05:43:56 +0000892def SUBFME : XOForm_3<31, 232, 0, (ops GPRC:$rT, GPRC:$rA),
893 "subfme $rT, $rA", IntGeneral,
894 [(set GPRC:$rT, (sube immAllOnes, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000895def SUBFZE : XOForm_3<31, 200, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000896 "subfze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000897 [(set GPRC:$rT, (sube 0, GPRC:$rA))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000898}
Nate Begeman07aada82004-08-30 02:28:06 +0000899
900// A-Form instructions. Most of the instructions executed in the FPU are of
901// this type.
902//
Chris Lattner88d211f2006-03-12 09:13:49 +0000903let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner14522e32005-04-19 05:21:30 +0000904def FMADD : AForm_1<63, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000905 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000906 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000907 [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000908 F8RC:$FRB))]>,
909 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000910def FMADDS : AForm_1<59, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000911 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000912 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000913 [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000914 F4RC:$FRB))]>,
915 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000916def FMSUB : AForm_1<63, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000917 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000918 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000919 [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000920 F8RC:$FRB))]>,
921 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000922def FMSUBS : AForm_1<59, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000923 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000924 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000925 [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000926 F4RC:$FRB))]>,
927 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000928def FNMADD : AForm_1<63, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000929 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000930 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000931 [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000932 F8RC:$FRB)))]>,
933 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000934def FNMADDS : AForm_1<59, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000935 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000936 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000937 [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000938 F4RC:$FRB)))]>,
939 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000940def FNMSUB : AForm_1<63, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000941 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000942 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000943 [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000944 F8RC:$FRB)))]>,
945 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000946def FNMSUBS : AForm_1<59, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000947 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000948 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000949 [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000950 F4RC:$FRB)))]>,
951 Requires<[FPContractions]>;
Chris Lattner43f07a42005-10-02 07:07:49 +0000952// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
953// having 4 of these, force the comparison to always be an 8-byte double (code
954// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner867940d2005-10-02 06:58:23 +0000955// and 4/8 byte forms for the result and operand type..
Chris Lattner43f07a42005-10-02 07:07:49 +0000956def FSELD : AForm_1<63, 23,
957 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000958 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +0000959 [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>;
Chris Lattner43f07a42005-10-02 07:07:49 +0000960def FSELS : AForm_1<63, 23,
Chris Lattner867940d2005-10-02 06:58:23 +0000961 (ops F4RC:$FRT, F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000962 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +0000963 [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000964def FADD : AForm_2<63, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000965 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000966 "fadd $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000967 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000968def FADDS : AForm_2<59, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000969 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000970 "fadds $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000971 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000972def FDIV : AForm_2<63, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000973 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000974 "fdiv $FRT, $FRA, $FRB", FPDivD,
Chris Lattner919c0322005-10-01 01:35:02 +0000975 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000976def FDIVS : AForm_2<59, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000977 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000978 "fdivs $FRT, $FRA, $FRB", FPDivS,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000979 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000980def FMUL : AForm_3<63, 25,
Chris Lattner919c0322005-10-01 01:35:02 +0000981 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000982 "fmul $FRT, $FRA, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000983 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000984def FMULS : AForm_3<59, 25,
Chris Lattner919c0322005-10-01 01:35:02 +0000985 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000986 "fmuls $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000987 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000988def FSUB : AForm_2<63, 20,
Chris Lattner919c0322005-10-01 01:35:02 +0000989 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000990 "fsub $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000991 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000992def FSUBS : AForm_2<59, 20,
Chris Lattner919c0322005-10-01 01:35:02 +0000993 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000994 "fsubs $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000995 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000996}
Nate Begeman07aada82004-08-30 02:28:06 +0000997
Chris Lattner88d211f2006-03-12 09:13:49 +0000998let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000999// M-Form instructions. rotate and mask instructions.
1000//
Chris Lattner8e28b5c2006-11-15 23:24:18 +00001001let isCommutable = 1 in {
Chris Lattner043870d2005-09-09 18:17:41 +00001002// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattner14522e32005-04-19 05:21:30 +00001003def RLWIMI : MForm_2<20,
Nate Begeman2d4c98d2004-10-16 20:43:38 +00001004 (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Jim Laskey53842142005-10-19 19:51:16 +00001005 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
Chris Lattner8e28b5c2006-11-15 23:24:18 +00001006 []>, PPC970_DGroup_Cracked, RegConstraint<"$rSi = $rA">,
1007 NoEncode<"$rSi">;
Nate Begeman2d4c98d2004-10-16 20:43:38 +00001008}
Chris Lattner14522e32005-04-19 05:21:30 +00001009def RLWINM : MForm_2<21,
Nate Begemancc8bd9c2004-08-31 02:28:08 +00001010 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001011 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +00001012 []>;
Chris Lattner14522e32005-04-19 05:21:30 +00001013def RLWINMo : MForm_2<21,
Nate Begeman9f833d32005-04-12 00:10:02 +00001014 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001015 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +00001016 []>, isDOT, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +00001017def RLWNM : MForm_2<23,
Nate Begemancd08e4c2005-04-09 20:09:12 +00001018 (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001019 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +00001020 []>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001021}
Nate Begemancc8bd9c2004-08-31 02:28:08 +00001022
Chris Lattner3c0f9cc2006-03-20 06:15:45 +00001023
Chris Lattner2eb25172005-09-09 00:39:56 +00001024//===----------------------------------------------------------------------===//
Jim Laskeyf5395ce2005-12-16 22:45:29 +00001025// DWARF Pseudo Instructions
1026//
1027
Jim Laskeyabf6d172006-01-05 01:25:28 +00001028def DWARF_LOC : Pseudo<(ops i32imm:$line, i32imm:$col, i32imm:$file),
Chris Lattner54689662006-09-27 02:55:21 +00001029 "${:comment} .loc $file, $line, $col",
Jim Laskeyf5395ce2005-12-16 22:45:29 +00001030 [(dwarf_loc (i32 imm:$line), (i32 imm:$col),
Jim Laskeyabf6d172006-01-05 01:25:28 +00001031 (i32 imm:$file))]>;
1032
1033def DWARF_LABEL : Pseudo<(ops i32imm:$id),
Chris Lattner54689662006-09-27 02:55:21 +00001034 "\n${:private}debug_loc$id:",
Jim Laskeyabf6d172006-01-05 01:25:28 +00001035 [(dwarf_label (i32 imm:$id))]>;
Jim Laskeyf5395ce2005-12-16 22:45:29 +00001036
1037//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +00001038// PowerPC Instruction Patterns
1039//
1040
Chris Lattner30e21a42005-09-26 22:20:16 +00001041// Arbitrary immediate support. Implement in terms of LIS/ORI.
1042def : Pat<(i32 imm:$imm),
1043 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner91da8622005-09-28 17:13:15 +00001044
1045// Implement the 'not' operation with the NOR instruction.
1046def NOT : Pat<(not GPRC:$in),
1047 (NOR GPRC:$in, GPRC:$in)>;
1048
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001049// ADD an arbitrary immediate.
1050def : Pat<(add GPRC:$in, imm:$imm),
1051 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
1052// OR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +00001053def : Pat<(or GPRC:$in, imm:$imm),
1054 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001055// XOR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +00001056def : Pat<(xor GPRC:$in, imm:$imm),
1057 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman551bf3f2006-02-17 05:43:56 +00001058// SUBFIC
Nate Begeman79691bc2006-03-17 22:41:37 +00001059def : Pat<(sub immSExt16:$imm, GPRC:$in),
Nate Begeman551bf3f2006-02-17 05:43:56 +00001060 (SUBFIC GPRC:$in, imm:$imm)>;
Chris Lattner8be1fa52005-10-19 01:38:02 +00001061
Chris Lattnere5cf1222006-01-09 23:20:37 +00001062// Return void support.
1063def : Pat<(ret), (BLR)>;
1064
Chris Lattner956f43c2006-06-16 20:22:01 +00001065// SHL/SRL
Chris Lattnerbd059822005-12-05 02:34:05 +00001066def : Pat<(shl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001067 (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>;
Chris Lattnerbd059822005-12-05 02:34:05 +00001068def : Pat<(srl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001069 (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>;
Nate Begeman2d5aff72005-10-19 18:42:01 +00001070
Nate Begeman35ef9132006-01-11 21:21:00 +00001071// ROTL
1072def : Pat<(rotl GPRC:$in, GPRC:$sh),
1073 (RLWNM GPRC:$in, GPRC:$sh, 0, 31)>;
1074def : Pat<(rotl GPRC:$in, (i32 imm:$imm)),
1075 (RLWINM GPRC:$in, imm:$imm, 0, 31)>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001076
Nate Begemanf42f1332006-09-22 05:01:56 +00001077// RLWNM
1078def : Pat<(and (rotl GPRC:$in, GPRC:$sh), maskimm32:$imm),
1079 (RLWNM GPRC:$in, GPRC:$sh, (MB maskimm32:$imm), (ME maskimm32:$imm))>;
1080
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001081// Calls
Chris Lattner6a5339b2006-11-14 18:44:47 +00001082def : Pat<(PPCcall (i32 tglobaladdr:$dst)),
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001083 (BL tglobaladdr:$dst)>;
Chris Lattner6a5339b2006-11-14 18:44:47 +00001084def : Pat<(PPCcall (i32 texternalsym:$dst)),
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001085 (BL texternalsym:$dst)>;
1086
Chris Lattner860e8862005-11-17 07:30:41 +00001087// Hi and Lo for Darwin Global Addresses.
Chris Lattnerd717b192005-12-11 07:45:47 +00001088def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
1089def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
1090def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
1091def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Nate Begeman37efe672006-04-22 18:53:45 +00001092def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>;
1093def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>;
Chris Lattner490ad082005-11-17 17:52:01 +00001094def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)),
1095 (ADDIS GPRC:$in, tglobaladdr:$g)>;
Nate Begeman28a6b022005-12-10 02:36:00 +00001096def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)),
1097 (ADDIS GPRC:$in, tconstpool:$g)>;
Nate Begeman37efe672006-04-22 18:53:45 +00001098def : Pat<(add GPRC:$in, (PPChi tjumptable:$g, 0)),
1099 (ADDIS GPRC:$in, tjumptable:$g)>;
Chris Lattner860e8862005-11-17 07:30:41 +00001100
Nate Begemana07da922005-12-14 22:54:33 +00001101// Fused negative multiply subtract, alternate pattern
1102def : Pat<(fsub F8RC:$B, (fmul F8RC:$A, F8RC:$C)),
1103 (FNMSUB F8RC:$A, F8RC:$C, F8RC:$B)>,
1104 Requires<[FPContractions]>;
1105def : Pat<(fsub F4RC:$B, (fmul F4RC:$A, F4RC:$C)),
1106 (FNMSUBS F4RC:$A, F4RC:$C, F4RC:$B)>,
1107 Requires<[FPContractions]>;
1108
Chris Lattner4172b102005-12-06 02:10:38 +00001109// Standard shifts. These are represented separately from the real shifts above
1110// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
1111// amounts.
1112def : Pat<(sra GPRC:$rS, GPRC:$rB),
1113 (SRAW GPRC:$rS, GPRC:$rB)>;
1114def : Pat<(srl GPRC:$rS, GPRC:$rB),
1115 (SRW GPRC:$rS, GPRC:$rB)>;
1116def : Pat<(shl GPRC:$rS, GPRC:$rB),
1117 (SLW GPRC:$rS, GPRC:$rB)>;
1118
Evan Cheng466685d2006-10-09 20:57:25 +00001119def : Pat<(zextloadi1 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001120 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001121def : Pat<(zextloadi1 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001122 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001123def : Pat<(extloadi1 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001124 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001125def : Pat<(extloadi1 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001126 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001127def : Pat<(extloadi8 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001128 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001129def : Pat<(extloadi8 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001130 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001131def : Pat<(extloadi16 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001132 (LHZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001133def : Pat<(extloadi16 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001134 (LHZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001135def : Pat<(extloadf32 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001136 (FMRSD (LFS iaddr:$src))>;
Evan Cheng466685d2006-10-09 20:57:25 +00001137def : Pat<(extloadf32 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001138 (FMRSD (LFSX xaddr:$src))>;
1139
Chris Lattnerb22a04d2006-03-25 07:51:43 +00001140include "PPCInstrAltivec.td"
Chris Lattner956f43c2006-06-16 20:22:01 +00001141include "PPCInstr64Bit.td"