Chris Lattner | f379997 | 2005-10-14 23:40:39 +0000 | [diff] [blame] | 1 | //===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===// |
Misha Brukman | 5dfe3a9 | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file was developed by the LLVM research group and is distributed under |
| 6 | // the University of Illinois Open Source License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
Misha Brukman | 4ad7d1b | 2004-08-09 17:24:04 +0000 | [diff] [blame] | 10 | // This file describes the subset of the 32-bit PowerPC instruction set, as used |
| 11 | // by the PowerPC instruction selector. |
Misha Brukman | 5dfe3a9 | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
Chris Lattner | f379997 | 2005-10-14 23:40:39 +0000 | [diff] [blame] | 15 | include "PPCInstrFormats.td" |
Misha Brukman | 5dfe3a9 | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 16 | |
Chris Lattner | e6115b3 | 2005-10-25 20:41:46 +0000 | [diff] [blame] | 17 | //===----------------------------------------------------------------------===// |
Chris Lattner | 5126984 | 2006-03-01 05:50:56 +0000 | [diff] [blame] | 18 | // PowerPC specific type constraints. |
| 19 | // |
| 20 | def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx |
| 21 | SDTCisVT<0, f64>, SDTCisPtrTy<1> |
| 22 | ]>; |
| 23 | def SDT_PPCShiftOp : SDTypeProfile<1, 2, [ // PPCshl, PPCsra, PPCsrl |
| 24 | SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisVT<2, i32> |
| 25 | ]>; |
| 26 | def SDT_PPCCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>; |
Chris Lattner | 5126984 | 2006-03-01 05:50:56 +0000 | [diff] [blame] | 27 | |
Chris Lattner | f1d0b2b | 2006-03-20 01:53:53 +0000 | [diff] [blame] | 28 | def SDT_PPCvperm : SDTypeProfile<1, 3, [ |
| 29 | SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2> |
| 30 | ]>; |
| 31 | |
Chris Lattner | a17b155 | 2006-03-31 05:13:27 +0000 | [diff] [blame] | 32 | def SDT_PPCvcmp : SDTypeProfile<1, 3, [ |
Chris Lattner | 6d92cad | 2006-03-26 10:06:40 +0000 | [diff] [blame] | 33 | SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32> |
| 34 | ]>; |
| 35 | |
Chris Lattner | 90564f2 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 36 | def SDT_PPCcondbr : SDTypeProfile<0, 3, [ |
| 37 | SDTCisVT<1, i32>, SDTCisVT<2, OtherVT> |
| 38 | ]>; |
| 39 | |
Chris Lattner | d998938 | 2006-07-10 20:56:58 +0000 | [diff] [blame] | 40 | def SDT_PPClbrx : SDTypeProfile<1, 3, [ |
| 41 | SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>, SDTCisVT<3, OtherVT> |
| 42 | ]>; |
| 43 | def SDT_PPCstbrx : SDTypeProfile<0, 4, [ |
| 44 | SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>, SDTCisVT<3, OtherVT> |
| 45 | ]>; |
| 46 | |
Chris Lattner | 5126984 | 2006-03-01 05:50:56 +0000 | [diff] [blame] | 47 | //===----------------------------------------------------------------------===// |
Chris Lattner | e6115b3 | 2005-10-25 20:41:46 +0000 | [diff] [blame] | 48 | // PowerPC specific DAG Nodes. |
| 49 | // |
| 50 | |
| 51 | def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>; |
| 52 | def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>; |
| 53 | def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>; |
Chris Lattner | 5126984 | 2006-03-01 05:50:56 +0000 | [diff] [blame] | 54 | def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx, [SDNPHasChain]>; |
Chris Lattner | e6115b3 | 2005-10-25 20:41:46 +0000 | [diff] [blame] | 55 | |
Chris Lattner | 9c73f09 | 2005-10-25 20:55:47 +0000 | [diff] [blame] | 56 | def PPCfsel : SDNode<"PPCISD::FSEL", |
| 57 | // Type constraint for fsel. |
| 58 | SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>, |
| 59 | SDTCisFP<0>, SDTCisVT<1, f64>]>, []>; |
Chris Lattner | 47f01f1 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 60 | |
Nate Begeman | 993aeb2 | 2005-12-13 22:55:22 +0000 | [diff] [blame] | 61 | def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>; |
| 62 | def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>; |
| 63 | def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>; |
| 64 | def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>; |
Chris Lattner | 860e886 | 2005-11-17 07:30:41 +0000 | [diff] [blame] | 65 | |
Chris Lattner | f1d0b2b | 2006-03-20 01:53:53 +0000 | [diff] [blame] | 66 | def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>; |
Chris Lattner | b2177b9 | 2006-03-19 06:55:52 +0000 | [diff] [blame] | 67 | |
Chris Lattner | 4172b10 | 2005-12-06 02:10:38 +0000 | [diff] [blame] | 68 | // These nodes represent the 32-bit PPC shifts that operate on 6-bit shift |
| 69 | // amounts. These nodes are generated by the multi-precision shift code. |
Chris Lattner | 4172b10 | 2005-12-06 02:10:38 +0000 | [diff] [blame] | 70 | def PPCsrl : SDNode<"PPCISD::SRL" , SDT_PPCShiftOp>; |
| 71 | def PPCsra : SDNode<"PPCISD::SRA" , SDT_PPCShiftOp>; |
| 72 | def PPCshl : SDNode<"PPCISD::SHL" , SDT_PPCShiftOp>; |
| 73 | |
Chris Lattner | ecfe55e | 2006-03-22 05:30:33 +0000 | [diff] [blame] | 74 | def PPCextsw_32 : SDNode<"PPCISD::EXTSW_32" , SDTIntUnaryOp>; |
| 75 | def PPCstd_32 : SDNode<"PPCISD::STD_32" , SDTStore, [SDNPHasChain]>; |
| 76 | |
Chris Lattner | 937a79d | 2005-12-04 19:01:59 +0000 | [diff] [blame] | 77 | // These are target-independent nodes, but have target-specific formats. |
Evan Cheng | bb7b844 | 2006-08-11 09:03:33 +0000 | [diff] [blame] | 78 | def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeq, |
| 79 | [SDNPHasChain, SDNPOutFlag]>; |
| 80 | def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeq, |
| 81 | [SDNPHasChain, SDNPOutFlag]>; |
Chris Lattner | 937a79d | 2005-12-04 19:01:59 +0000 | [diff] [blame] | 82 | |
Chris Lattner | 2e6b77d | 2006-06-27 18:36:44 +0000 | [diff] [blame] | 83 | def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisInt<0>]>; |
Chris Lattner | c703a8f | 2006-05-17 19:00:46 +0000 | [diff] [blame] | 84 | def PPCcall : SDNode<"PPCISD::CALL", SDT_PPCCall, |
Chris Lattner | 9a2a497 | 2006-05-17 06:01:33 +0000 | [diff] [blame] | 85 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
Chris Lattner | c703a8f | 2006-05-17 19:00:46 +0000 | [diff] [blame] | 86 | def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall, |
| 87 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
| 88 | def PPCbctrl : SDNode<"PPCISD::BCTRL", SDTRet, |
| 89 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
Chris Lattner | 9a2a497 | 2006-05-17 06:01:33 +0000 | [diff] [blame] | 90 | |
Chris Lattner | c703a8f | 2006-05-17 19:00:46 +0000 | [diff] [blame] | 91 | def retflag : SDNode<"PPCISD::RET_FLAG", SDTRet, |
Evan Cheng | 6da8d99 | 2006-01-09 18:28:21 +0000 | [diff] [blame] | 92 | [SDNPHasChain, SDNPOptInFlag]>; |
Nate Begeman | 9e4dd9d | 2005-12-20 00:26:01 +0000 | [diff] [blame] | 93 | |
Chris Lattner | a17b155 | 2006-03-31 05:13:27 +0000 | [diff] [blame] | 94 | def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>; |
| 95 | def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutFlag]>; |
Chris Lattner | 6d92cad | 2006-03-26 10:06:40 +0000 | [diff] [blame] | 96 | |
Chris Lattner | 90564f2 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 97 | def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr, |
| 98 | [SDNPHasChain, SDNPOptInFlag]>; |
| 99 | |
Chris Lattner | d998938 | 2006-07-10 20:56:58 +0000 | [diff] [blame] | 100 | def PPClbrx : SDNode<"PPCISD::LBRX", SDT_PPClbrx, [SDNPHasChain]>; |
| 101 | def PPCstbrx : SDNode<"PPCISD::STBRX", SDT_PPCstbrx, [SDNPHasChain]>; |
| 102 | |
Jim Laskey | 2f616bf | 2006-11-16 22:43:37 +0000 | [diff] [blame^] | 103 | // Instructions to support dynamic alloca. |
| 104 | def SDTDynOp : SDTypeProfile<1, 2, []>; |
| 105 | def PPCdynalloc : SDNode<"PPCISD::DYNALLOC", SDTDynOp, [SDNPHasChain]>; |
| 106 | |
Chris Lattner | 47f01f1 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 107 | //===----------------------------------------------------------------------===// |
Chris Lattner | 2eb2517 | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 108 | // PowerPC specific transformation functions and pattern fragments. |
| 109 | // |
Nate Begeman | 8d94832 | 2005-10-19 01:12:32 +0000 | [diff] [blame] | 110 | |
Nate Begeman | 2d5aff7 | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 111 | def SHL32 : SDNodeXForm<imm, [{ |
| 112 | // Transformation function: 31 - imm |
| 113 | return getI32Imm(31 - N->getValue()); |
| 114 | }]>; |
| 115 | |
Nate Begeman | 2d5aff7 | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 116 | def SRL32 : SDNodeXForm<imm, [{ |
| 117 | // Transformation function: 32 - imm |
| 118 | return N->getValue() ? getI32Imm(32 - N->getValue()) : getI32Imm(0); |
| 119 | }]>; |
| 120 | |
Chris Lattner | 2eb2517 | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 121 | def LO16 : SDNodeXForm<imm, [{ |
| 122 | // Transformation function: get the low 16 bits. |
| 123 | return getI32Imm((unsigned short)N->getValue()); |
| 124 | }]>; |
| 125 | |
| 126 | def HI16 : SDNodeXForm<imm, [{ |
| 127 | // Transformation function: shift the immediate value down into the low bits. |
| 128 | return getI32Imm((unsigned)N->getValue() >> 16); |
| 129 | }]>; |
Chris Lattner | 3e63ead | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 130 | |
Chris Lattner | 79d0e9f | 2005-09-28 23:07:13 +0000 | [diff] [blame] | 131 | def HA16 : SDNodeXForm<imm, [{ |
| 132 | // Transformation function: shift the immediate value down into the low bits. |
| 133 | signed int Val = N->getValue(); |
| 134 | return getI32Imm((Val - (signed short)Val) >> 16); |
| 135 | }]>; |
Nate Begeman | f42f133 | 2006-09-22 05:01:56 +0000 | [diff] [blame] | 136 | def MB : SDNodeXForm<imm, [{ |
| 137 | // Transformation function: get the start bit of a mask |
| 138 | unsigned mb, me; |
| 139 | (void)isRunOfOnes((unsigned)N->getValue(), mb, me); |
| 140 | return getI32Imm(mb); |
| 141 | }]>; |
Chris Lattner | 79d0e9f | 2005-09-28 23:07:13 +0000 | [diff] [blame] | 142 | |
Nate Begeman | f42f133 | 2006-09-22 05:01:56 +0000 | [diff] [blame] | 143 | def ME : SDNodeXForm<imm, [{ |
| 144 | // Transformation function: get the end bit of a mask |
| 145 | unsigned mb, me; |
| 146 | (void)isRunOfOnes((unsigned)N->getValue(), mb, me); |
| 147 | return getI32Imm(me); |
| 148 | }]>; |
| 149 | def maskimm32 : PatLeaf<(imm), [{ |
| 150 | // maskImm predicate - True if immediate is a run of ones. |
| 151 | unsigned mb, me; |
| 152 | if (N->getValueType(0) == MVT::i32) |
| 153 | return isRunOfOnes((unsigned)N->getValue(), mb, me); |
| 154 | else |
| 155 | return false; |
| 156 | }]>; |
Chris Lattner | 79d0e9f | 2005-09-28 23:07:13 +0000 | [diff] [blame] | 157 | |
Chris Lattner | 3e63ead | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 158 | def immSExt16 : PatLeaf<(imm), [{ |
| 159 | // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended |
| 160 | // field. Used by instructions like 'addi'. |
Chris Lattner | 7f7b346e | 2006-06-20 23:21:20 +0000 | [diff] [blame] | 161 | if (N->getValueType(0) == MVT::i32) |
| 162 | return (int32_t)N->getValue() == (short)N->getValue(); |
| 163 | else |
| 164 | return (int64_t)N->getValue() == (short)N->getValue(); |
Chris Lattner | 3e63ead | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 165 | }]>; |
Chris Lattner | bfde080 | 2005-09-08 17:40:49 +0000 | [diff] [blame] | 166 | def immZExt16 : PatLeaf<(imm), [{ |
| 167 | // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended |
| 168 | // field. Used by instructions like 'ori'. |
Chris Lattner | 7f7b346e | 2006-06-20 23:21:20 +0000 | [diff] [blame] | 169 | return (uint64_t)N->getValue() == (unsigned short)N->getValue(); |
Chris Lattner | 2eb2517 | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 170 | }], LO16>; |
| 171 | |
Chris Lattner | 0ea70b2 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 172 | // imm16Shifted* - These match immediates where the low 16-bits are zero. There |
| 173 | // are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are |
| 174 | // identical in 32-bit mode, but in 64-bit mode, they return true if the |
| 175 | // immediate fits into a sign/zero extended 32-bit immediate (with the low bits |
| 176 | // clear). |
| 177 | def imm16ShiftedZExt : PatLeaf<(imm), [{ |
| 178 | // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the |
| 179 | // immediate are set. Used by instructions like 'xoris'. |
| 180 | return (N->getValue() & ~uint64_t(0xFFFF0000)) == 0; |
| 181 | }], HI16>; |
| 182 | |
| 183 | def imm16ShiftedSExt : PatLeaf<(imm), [{ |
| 184 | // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the |
| 185 | // immediate are set. Used by instructions like 'addis'. Identical to |
| 186 | // imm16ShiftedZExt in 32-bit mode. |
Chris Lattner | dd58343 | 2006-06-20 21:39:30 +0000 | [diff] [blame] | 187 | if (N->getValue() & 0xFFFF) return false; |
| 188 | if (N->getValueType(0) == MVT::i32) |
| 189 | return true; |
| 190 | // For 64-bit, make sure it is sext right. |
| 191 | return N->getValue() == (uint64_t)(int)N->getValue(); |
Chris Lattner | 2eb2517 | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 192 | }], HI16>; |
Chris Lattner | 3e63ead | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 193 | |
Chris Lattner | 9c61dcf | 2006-03-25 06:12:06 +0000 | [diff] [blame] | 194 | |
Chris Lattner | 47f01f1 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 195 | //===----------------------------------------------------------------------===// |
| 196 | // PowerPC Flag Definitions. |
| 197 | |
Chris Lattner | 0bdc6f1 | 2005-04-19 04:32:54 +0000 | [diff] [blame] | 198 | class isPPC64 { bit PPC64 = 1; } |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 199 | class isDOT { |
| 200 | list<Register> Defs = [CR0]; |
| 201 | bit RC = 1; |
| 202 | } |
Chris Lattner | 0bdc6f1 | 2005-04-19 04:32:54 +0000 | [diff] [blame] | 203 | |
Chris Lattner | 302bf9c | 2006-11-08 02:13:12 +0000 | [diff] [blame] | 204 | class RegConstraint<string C> { |
| 205 | string Constraints = C; |
| 206 | } |
Chris Lattner | 8e28b5c | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 207 | class NoEncode<string E> { |
| 208 | string DisableEncoding = E; |
| 209 | } |
Chris Lattner | 47f01f1 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 210 | |
| 211 | |
| 212 | //===----------------------------------------------------------------------===// |
| 213 | // PowerPC Operand Definitions. |
Chris Lattner | 7bb424f | 2004-08-14 23:27:29 +0000 | [diff] [blame] | 214 | |
Chris Lattner | 9c61dcf | 2006-03-25 06:12:06 +0000 | [diff] [blame] | 215 | def s5imm : Operand<i32> { |
| 216 | let PrintMethod = "printS5ImmOperand"; |
| 217 | } |
Chris Lattner | 4345a4a | 2005-09-14 20:53:05 +0000 | [diff] [blame] | 218 | def u5imm : Operand<i32> { |
Nate Begeman | c330612 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 219 | let PrintMethod = "printU5ImmOperand"; |
| 220 | } |
Chris Lattner | 4345a4a | 2005-09-14 20:53:05 +0000 | [diff] [blame] | 221 | def u6imm : Operand<i32> { |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 222 | let PrintMethod = "printU6ImmOperand"; |
| 223 | } |
Chris Lattner | 4345a4a | 2005-09-14 20:53:05 +0000 | [diff] [blame] | 224 | def s16imm : Operand<i32> { |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 225 | let PrintMethod = "printS16ImmOperand"; |
| 226 | } |
Chris Lattner | 4345a4a | 2005-09-14 20:53:05 +0000 | [diff] [blame] | 227 | def u16imm : Operand<i32> { |
Chris Lattner | 97b2a2e | 2004-08-15 05:20:16 +0000 | [diff] [blame] | 228 | let PrintMethod = "printU16ImmOperand"; |
| 229 | } |
Chris Lattner | 841d12d | 2005-10-18 16:51:22 +0000 | [diff] [blame] | 230 | def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing. |
| 231 | let PrintMethod = "printS16X4ImmOperand"; |
| 232 | } |
Chris Lattner | 1e48478 | 2005-12-04 18:42:54 +0000 | [diff] [blame] | 233 | def target : Operand<OtherVT> { |
Nate Begeman | b7a8f2c | 2004-09-02 08:13:00 +0000 | [diff] [blame] | 234 | let PrintMethod = "printBranchOperand"; |
| 235 | } |
Chris Lattner | 059ca0f | 2006-06-16 21:01:35 +0000 | [diff] [blame] | 236 | def calltarget : Operand<iPTR> { |
Chris Lattner | 3e7f86a | 2005-11-17 19:16:08 +0000 | [diff] [blame] | 237 | let PrintMethod = "printCallOperand"; |
| 238 | } |
Chris Lattner | 059ca0f | 2006-06-16 21:01:35 +0000 | [diff] [blame] | 239 | def aaddr : Operand<iPTR> { |
Nate Begeman | 422b0ce | 2005-11-16 00:48:01 +0000 | [diff] [blame] | 240 | let PrintMethod = "printAbsAddrOperand"; |
| 241 | } |
Chris Lattner | 059ca0f | 2006-06-16 21:01:35 +0000 | [diff] [blame] | 242 | def piclabel: Operand<iPTR> { |
Nate Begeman | b7a8f2c | 2004-09-02 08:13:00 +0000 | [diff] [blame] | 243 | let PrintMethod = "printPICLabel"; |
| 244 | } |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 245 | def symbolHi: Operand<i32> { |
| 246 | let PrintMethod = "printSymbolHi"; |
| 247 | } |
| 248 | def symbolLo: Operand<i32> { |
| 249 | let PrintMethod = "printSymbolLo"; |
| 250 | } |
Nate Begeman | adeb43d | 2005-07-20 22:42:00 +0000 | [diff] [blame] | 251 | def crbitm: Operand<i8> { |
| 252 | let PrintMethod = "printcrbitm"; |
| 253 | } |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 254 | // Address operands |
Chris Lattner | 059ca0f | 2006-06-16 21:01:35 +0000 | [diff] [blame] | 255 | def memri : Operand<iPTR> { |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 256 | let PrintMethod = "printMemRegImm"; |
Chris Lattner | f8e07f4 | 2006-11-15 02:43:19 +0000 | [diff] [blame] | 257 | let MIOperandInfo = (ops i32imm:$imm, ptr_rc:$reg); |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 258 | } |
Chris Lattner | 059ca0f | 2006-06-16 21:01:35 +0000 | [diff] [blame] | 259 | def memrr : Operand<iPTR> { |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 260 | let PrintMethod = "printMemRegReg"; |
Chris Lattner | 66d7ebb | 2006-06-16 21:29:03 +0000 | [diff] [blame] | 261 | let MIOperandInfo = (ops ptr_rc, ptr_rc); |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 262 | } |
Chris Lattner | 059ca0f | 2006-06-16 21:01:35 +0000 | [diff] [blame] | 263 | def memrix : Operand<iPTR> { // memri where the imm is shifted 2 bits. |
Chris Lattner | ecfe55e | 2006-03-22 05:30:33 +0000 | [diff] [blame] | 264 | let PrintMethod = "printMemRegImmShifted"; |
Chris Lattner | 0851b4f | 2006-11-15 19:55:13 +0000 | [diff] [blame] | 265 | let MIOperandInfo = (ops i32imm:$imm, ptr_rc:$reg); |
Chris Lattner | ecfe55e | 2006-03-22 05:30:33 +0000 | [diff] [blame] | 266 | } |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 267 | |
Chris Lattner | 6fc4007 | 2006-11-04 05:42:48 +0000 | [diff] [blame] | 268 | // PowerPC Predicate operand. 20 = (0<<5)|20 = always, CR0 is a dummy reg |
Chris Lattner | af53a87 | 2006-11-04 05:27:39 +0000 | [diff] [blame] | 269 | // that doesn't matter. |
Chris Lattner | 6fc4007 | 2006-11-04 05:42:48 +0000 | [diff] [blame] | 270 | def pred : PredicateOperand<(ops imm, CRRC), (ops (i32 20), CR0)> { |
Chris Lattner | af53a87 | 2006-11-04 05:27:39 +0000 | [diff] [blame] | 271 | let PrintMethod = "printPredicateOperand"; |
| 272 | } |
Chris Lattner | 0638b26 | 2006-11-03 23:53:25 +0000 | [diff] [blame] | 273 | |
Chris Lattner | a613d26 | 2006-01-12 02:05:36 +0000 | [diff] [blame] | 274 | // Define PowerPC specific addressing mode. |
Evan Cheng | af9db75 | 2006-10-11 21:03:53 +0000 | [diff] [blame] | 275 | def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", [], []>; |
| 276 | def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", [], []>; |
| 277 | def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[], []>; |
| 278 | def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmShift", [], []>; // "std" |
Chris Lattner | 97b2a2e | 2004-08-15 05:20:16 +0000 | [diff] [blame] | 279 | |
Chris Lattner | 74531e4 | 2006-11-16 00:41:37 +0000 | [diff] [blame] | 280 | /// This is just the offset part of iaddr, used for preinc. |
| 281 | def iaddroff : ComplexPattern<iPTR, 1, "SelectAddrImmOffs", [], []>; |
Chris Lattner | f8e07f4 | 2006-11-15 02:43:19 +0000 | [diff] [blame] | 282 | |
Evan Cheng | 8c75ef9 | 2005-12-14 22:07:12 +0000 | [diff] [blame] | 283 | //===----------------------------------------------------------------------===// |
| 284 | // PowerPC Instruction Predicate Definitions. |
Evan Cheng | 6a3bfd9 | 2005-12-20 20:08:53 +0000 | [diff] [blame] | 285 | def FPContractions : Predicate<"!NoExcessFPPrecision">; |
Chris Lattner | 47f01f1 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 286 | |
Chris Lattner | 6a5339b | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 287 | |
Chris Lattner | 47f01f1 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 288 | //===----------------------------------------------------------------------===// |
| 289 | // PowerPC Instruction Definitions. |
| 290 | |
Misha Brukman | 5dfe3a9 | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 291 | // Pseudo-instructions: |
Chris Lattner | 47f01f1 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 292 | |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 293 | let hasCtrlDep = 1 in { |
Chris Lattner | 937a79d | 2005-12-04 19:01:59 +0000 | [diff] [blame] | 294 | def ADJCALLSTACKDOWN : Pseudo<(ops u16imm:$amt), |
Chris Lattner | 5468966 | 2006-09-27 02:55:21 +0000 | [diff] [blame] | 295 | "${:comment} ADJCALLSTACKDOWN", |
Chris Lattner | 1e5e974 | 2006-10-12 17:56:34 +0000 | [diff] [blame] | 296 | [(callseq_start imm:$amt)]>, Imp<[R1],[R1]>; |
Chris Lattner | 937a79d | 2005-12-04 19:01:59 +0000 | [diff] [blame] | 297 | def ADJCALLSTACKUP : Pseudo<(ops u16imm:$amt), |
Chris Lattner | 5468966 | 2006-09-27 02:55:21 +0000 | [diff] [blame] | 298 | "${:comment} ADJCALLSTACKUP", |
Chris Lattner | 1e5e974 | 2006-10-12 17:56:34 +0000 | [diff] [blame] | 299 | [(callseq_end imm:$amt)]>, Imp<[R1],[R1]>; |
Chris Lattner | 1877ec9 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 300 | |
| 301 | def UPDATE_VRSAVE : Pseudo<(ops GPRC:$rD, GPRC:$rS), |
| 302 | "UPDATE_VRSAVE $rD, $rS", []>; |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 303 | } |
Jim Laskey | 2f616bf | 2006-11-16 22:43:37 +0000 | [diff] [blame^] | 304 | |
| 305 | def DYNALLOC : Pseudo<(ops GPRC:$result, GPRC:$negsize, memri:$fpsi), |
| 306 | "${:comment} DYNALLOC $result, $negsize, $fpsi", |
| 307 | [(set GPRC:$result, |
| 308 | (PPCdynalloc GPRC:$negsize, iaddr:$fpsi))]>, |
| 309 | Imp<[R1],[R1]>; |
| 310 | |
Chris Lattner | 5468966 | 2006-09-27 02:55:21 +0000 | [diff] [blame] | 311 | def IMPLICIT_DEF_GPRC: Pseudo<(ops GPRC:$rD),"${:comment}IMPLICIT_DEF_GPRC $rD", |
Chris Lattner | 6e61ca6 | 2005-10-25 21:03:41 +0000 | [diff] [blame] | 312 | [(set GPRC:$rD, (undef))]>; |
Chris Lattner | 5468966 | 2006-09-27 02:55:21 +0000 | [diff] [blame] | 313 | def IMPLICIT_DEF_F8 : Pseudo<(ops F8RC:$rD), "${:comment} IMPLICIT_DEF_F8 $rD", |
Chris Lattner | 6e61ca6 | 2005-10-25 21:03:41 +0000 | [diff] [blame] | 314 | [(set F8RC:$rD, (undef))]>; |
Chris Lattner | 5468966 | 2006-09-27 02:55:21 +0000 | [diff] [blame] | 315 | def IMPLICIT_DEF_F4 : Pseudo<(ops F4RC:$rD), "${:comment} IMPLICIT_DEF_F4 $rD", |
Chris Lattner | 6e61ca6 | 2005-10-25 21:03:41 +0000 | [diff] [blame] | 316 | [(set F4RC:$rD, (undef))]>; |
Chris Lattner | 7a823bd | 2005-02-15 20:26:49 +0000 | [diff] [blame] | 317 | |
Chris Lattner | 8a2d3ca | 2005-08-26 21:23:58 +0000 | [diff] [blame] | 318 | // SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the |
| 319 | // scheduler into a branch sequence. |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 320 | let usesCustomDAGSchedInserter = 1, // Expanded by the scheduler. |
| 321 | PPC970_Single = 1 in { |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 322 | def SELECT_CC_I4 : Pseudo<(ops GPRC:$dst, CRRC:$cond, GPRC:$T, GPRC:$F, |
Chris Lattner | 5468966 | 2006-09-27 02:55:21 +0000 | [diff] [blame] | 323 | i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!", |
| 324 | []>; |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 325 | def SELECT_CC_I8 : Pseudo<(ops G8RC:$dst, CRRC:$cond, G8RC:$T, G8RC:$F, |
Chris Lattner | 5468966 | 2006-09-27 02:55:21 +0000 | [diff] [blame] | 326 | i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!", |
| 327 | []>; |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 328 | def SELECT_CC_F4 : Pseudo<(ops F4RC:$dst, CRRC:$cond, F4RC:$T, F4RC:$F, |
Chris Lattner | 5468966 | 2006-09-27 02:55:21 +0000 | [diff] [blame] | 329 | i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!", |
| 330 | []>; |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 331 | def SELECT_CC_F8 : Pseudo<(ops F8RC:$dst, CRRC:$cond, F8RC:$T, F8RC:$F, |
Chris Lattner | 5468966 | 2006-09-27 02:55:21 +0000 | [diff] [blame] | 332 | i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!", |
| 333 | []>; |
Chris Lattner | 710ff32 | 2006-04-08 22:45:08 +0000 | [diff] [blame] | 334 | def SELECT_CC_VRRC: Pseudo<(ops VRRC:$dst, CRRC:$cond, VRRC:$T, VRRC:$F, |
Chris Lattner | 5468966 | 2006-09-27 02:55:21 +0000 | [diff] [blame] | 335 | i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!", |
| 336 | []>; |
Chris Lattner | 8a2d3ca | 2005-08-26 21:23:58 +0000 | [diff] [blame] | 337 | } |
| 338 | |
Chris Lattner | 594f4c6 | 2006-10-13 19:10:34 +0000 | [diff] [blame] | 339 | let isTerminator = 1, isBarrier = 1, noResults = 1, PPC970_Unit = 7 in { |
Evan Cheng | 6da8d99 | 2006-01-09 18:28:21 +0000 | [diff] [blame] | 340 | let isReturn = 1 in |
Chris Lattner | 6fc4007 | 2006-11-04 05:42:48 +0000 | [diff] [blame] | 341 | def BLR : XLForm_2_br<19, 16, 0, |
| 342 | (ops pred:$p), |
| 343 | "b${p:cc}lr ${p:reg}", BrB, |
| 344 | [(retflag)]>; |
Nate Begeman | 9e4dd9d | 2005-12-20 00:26:01 +0000 | [diff] [blame] | 345 | def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr", BrB, []>; |
Chris Lattner | 47f01f1 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 346 | } |
| 347 | |
Chris Lattner | af53a87 | 2006-11-04 05:27:39 +0000 | [diff] [blame] | 348 | |
Chris Lattner | 6a5339b | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 349 | |
Chris Lattner | 7a823bd | 2005-02-15 20:26:49 +0000 | [diff] [blame] | 350 | let Defs = [LR] in |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 351 | def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label", []>, |
| 352 | PPC970_Unit_BRU; |
Misha Brukman | 5dfe3a9 | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 353 | |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 354 | let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, |
| 355 | noResults = 1, PPC970_Unit = 7 in { |
Chris Lattner | 594f4c6 | 2006-10-13 19:10:34 +0000 | [diff] [blame] | 356 | // COND_BRANCH is formed before branch selection, it is turned into Bcc below. |
Chris Lattner | 90564f2 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 357 | def COND_BRANCH : Pseudo<(ops CRRC:$crS, u16imm:$opc, target:$dst), |
Chris Lattner | 5468966 | 2006-09-27 02:55:21 +0000 | [diff] [blame] | 358 | "${:comment} COND_BRANCH $crS, $opc, $dst", |
Chris Lattner | 90564f2 | 2006-04-18 17:59:36 +0000 | [diff] [blame] | 359 | [(PPCcondbranch CRRC:$crS, imm:$opc, bb:$dst)]>; |
Chris Lattner | 594f4c6 | 2006-10-13 19:10:34 +0000 | [diff] [blame] | 360 | let isBarrier = 1 in { |
Chris Lattner | 1e48478 | 2005-12-04 18:42:54 +0000 | [diff] [blame] | 361 | def B : IForm<18, 0, 0, (ops target:$dst), |
| 362 | "b $dst", BrB, |
| 363 | [(br bb:$dst)]>; |
Chris Lattner | 594f4c6 | 2006-10-13 19:10:34 +0000 | [diff] [blame] | 364 | } |
Chris Lattner | dd99885 | 2004-11-22 23:07:01 +0000 | [diff] [blame] | 365 | |
Nate Begeman | 6718f11 | 2005-08-26 04:11:42 +0000 | [diff] [blame] | 366 | def BLT : BForm<16, 0, 0, 12, 0, (ops CRRC:$crS, target:$block), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 367 | "blt $crS, $block", BrB>; |
Nate Begeman | 6718f11 | 2005-08-26 04:11:42 +0000 | [diff] [blame] | 368 | def BLE : BForm<16, 0, 0, 4, 1, (ops CRRC:$crS, target:$block), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 369 | "ble $crS, $block", BrB>; |
Nate Begeman | 6718f11 | 2005-08-26 04:11:42 +0000 | [diff] [blame] | 370 | def BEQ : BForm<16, 0, 0, 12, 2, (ops CRRC:$crS, target:$block), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 371 | "beq $crS, $block", BrB>; |
Nate Begeman | 6718f11 | 2005-08-26 04:11:42 +0000 | [diff] [blame] | 372 | def BGE : BForm<16, 0, 0, 4, 0, (ops CRRC:$crS, target:$block), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 373 | "bge $crS, $block", BrB>; |
Nate Begeman | 6718f11 | 2005-08-26 04:11:42 +0000 | [diff] [blame] | 374 | def BGT : BForm<16, 0, 0, 12, 1, (ops CRRC:$crS, target:$block), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 375 | "bgt $crS, $block", BrB>; |
Nate Begeman | 6718f11 | 2005-08-26 04:11:42 +0000 | [diff] [blame] | 376 | def BNE : BForm<16, 0, 0, 4, 2, (ops CRRC:$crS, target:$block), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 377 | "bne $crS, $block", BrB>; |
Chris Lattner | 6df2507 | 2005-10-28 20:32:44 +0000 | [diff] [blame] | 378 | def BUN : BForm<16, 0, 0, 12, 3, (ops CRRC:$crS, target:$block), |
| 379 | "bun $crS, $block", BrB>; |
| 380 | def BNU : BForm<16, 0, 0, 4, 3, (ops CRRC:$crS, target:$block), |
| 381 | "bnu $crS, $block", BrB>; |
Misha Brukman | b2edb44 | 2004-06-28 18:23:35 +0000 | [diff] [blame] | 382 | } |
| 383 | |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 384 | let isCall = 1, noResults = 1, PPC970_Unit = 7, |
Misha Brukman | 5fa2b02 | 2004-06-29 23:37:36 +0000 | [diff] [blame] | 385 | // All calls clobber the non-callee saved registers... |
Misha Brukman | c661c30 | 2004-06-30 22:00:45 +0000 | [diff] [blame] | 386 | Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12, |
| 387 | F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13, |
Chris Lattner | be80fc8 | 2006-03-16 22:35:59 +0000 | [diff] [blame] | 388 | V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19, |
Chris Lattner | 1f24df6 | 2005-08-22 22:32:13 +0000 | [diff] [blame] | 389 | LR,CTR, |
Misha Brukman | c661c30 | 2004-06-30 22:00:45 +0000 | [diff] [blame] | 390 | CR0,CR1,CR5,CR6,CR7] in { |
| 391 | // Convenient aliases for call instructions |
Chris Lattner | 4a45abf | 2006-06-10 01:14:28 +0000 | [diff] [blame] | 392 | def BL : IForm<18, 0, 1, (ops calltarget:$func, variable_ops), |
Chris Lattner | c703a8f | 2006-05-17 19:00:46 +0000 | [diff] [blame] | 393 | "bl $func", BrB, []>; // See Pat patterns below. |
Chris Lattner | 4a45abf | 2006-06-10 01:14:28 +0000 | [diff] [blame] | 394 | def BLA : IForm<18, 1, 1, (ops aaddr:$func, variable_ops), |
Chris Lattner | 2e6b77d | 2006-06-27 18:36:44 +0000 | [diff] [blame] | 395 | "bla $func", BrB, [(PPCcall (i32 imm:$func))]>; |
Chris Lattner | 4a45abf | 2006-06-10 01:14:28 +0000 | [diff] [blame] | 396 | def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (ops variable_ops), "bctrl", BrB, |
Chris Lattner | c703a8f | 2006-05-17 19:00:46 +0000 | [diff] [blame] | 397 | [(PPCbctrl)]>; |
Misha Brukman | 5fa2b02 | 2004-06-29 23:37:36 +0000 | [diff] [blame] | 398 | } |
| 399 | |
Chris Lattner | 001db45 | 2006-06-06 21:29:23 +0000 | [diff] [blame] | 400 | // DCB* instructions. |
Chris Lattner | e90c537 | 2006-10-24 01:08:42 +0000 | [diff] [blame] | 401 | def DCBA : DCB_Form<758, 0, (ops memrr:$dst), |
| 402 | "dcba $dst", LdStDCBF, [(int_ppc_dcba xoaddr:$dst)]>, |
| 403 | PPC970_DGroup_Single; |
| 404 | def DCBF : DCB_Form<86, 0, (ops memrr:$dst), |
| 405 | "dcbf $dst", LdStDCBF, [(int_ppc_dcbf xoaddr:$dst)]>, |
| 406 | PPC970_DGroup_Single; |
| 407 | def DCBI : DCB_Form<470, 0, (ops memrr:$dst), |
| 408 | "dcbi $dst", LdStDCBF, [(int_ppc_dcbi xoaddr:$dst)]>, |
| 409 | PPC970_DGroup_Single; |
| 410 | def DCBST : DCB_Form<54, 0, (ops memrr:$dst), |
| 411 | "dcbst $dst", LdStDCBF, [(int_ppc_dcbst xoaddr:$dst)]>, |
| 412 | PPC970_DGroup_Single; |
| 413 | def DCBT : DCB_Form<278, 0, (ops memrr:$dst), |
| 414 | "dcbt $dst", LdStDCBF, [(int_ppc_dcbt xoaddr:$dst)]>, |
| 415 | PPC970_DGroup_Single; |
| 416 | def DCBTST : DCB_Form<246, 0, (ops memrr:$dst), |
| 417 | "dcbtst $dst", LdStDCBF, [(int_ppc_dcbtst xoaddr:$dst)]>, |
| 418 | PPC970_DGroup_Single; |
| 419 | def DCBZ : DCB_Form<1014, 0, (ops memrr:$dst), |
| 420 | "dcbz $dst", LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>, |
| 421 | PPC970_DGroup_Single; |
| 422 | def DCBZL : DCB_Form<1014, 1, (ops memrr:$dst), |
| 423 | "dcbzl $dst", LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>, |
| 424 | PPC970_DGroup_Single; |
Chris Lattner | 26e552b | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 425 | |
| 426 | //===----------------------------------------------------------------------===// |
| 427 | // PPC32 Load Instructions. |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 428 | // |
Chris Lattner | 26e552b | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 429 | |
Chris Lattner | f8e07f4 | 2006-11-15 02:43:19 +0000 | [diff] [blame] | 430 | // Unindexed (r+i) Loads. |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 431 | let isLoad = 1, PPC970_Unit = 2 in { |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 432 | def LBZ : DForm_1<34, (ops GPRC:$rD, memri:$src), |
| 433 | "lbz $rD, $src", LdStGeneral, |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 434 | [(set GPRC:$rD, (zextloadi8 iaddr:$src))]>; |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 435 | def LHA : DForm_1<42, (ops GPRC:$rD, memri:$src), |
| 436 | "lha $rD, $src", LdStLHA, |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 437 | [(set GPRC:$rD, (sextloadi16 iaddr:$src))]>, |
Chris Lattner | fd97734 | 2006-03-13 05:15:10 +0000 | [diff] [blame] | 438 | PPC970_DGroup_Cracked; |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 439 | def LHZ : DForm_1<40, (ops GPRC:$rD, memri:$src), |
| 440 | "lhz $rD, $src", LdStGeneral, |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 441 | [(set GPRC:$rD, (zextloadi16 iaddr:$src))]>; |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 442 | def LWZ : DForm_1<32, (ops GPRC:$rD, memri:$src), |
| 443 | "lwz $rD, $src", LdStGeneral, |
| 444 | [(set GPRC:$rD, (load iaddr:$src))]>; |
Chris Lattner | 302bf9c | 2006-11-08 02:13:12 +0000 | [diff] [blame] | 445 | |
Chris Lattner | 6a944e2 | 2006-11-10 17:51:02 +0000 | [diff] [blame] | 446 | def LFS : DForm_1<48, (ops F4RC:$rD, memri:$src), |
Chris Lattner | 4eab714 | 2006-11-10 02:08:47 +0000 | [diff] [blame] | 447 | "lfs $rD, $src", LdStLFDU, |
| 448 | [(set F4RC:$rD, (load iaddr:$src))]>; |
Chris Lattner | 6a944e2 | 2006-11-10 17:51:02 +0000 | [diff] [blame] | 449 | def LFD : DForm_1<50, (ops F8RC:$rD, memri:$src), |
Chris Lattner | 4eab714 | 2006-11-10 02:08:47 +0000 | [diff] [blame] | 450 | "lfd $rD, $src", LdStLFD, |
| 451 | [(set F8RC:$rD, (load iaddr:$src))]>; |
| 452 | |
Chris Lattner | 4eab714 | 2006-11-10 02:08:47 +0000 | [diff] [blame] | 453 | |
Chris Lattner | f8e07f4 | 2006-11-15 02:43:19 +0000 | [diff] [blame] | 454 | // Unindexed (r+i) Loads with Update (preinc). |
| 455 | def LBZU : DForm_1<35, (ops GPRC:$rD, ptr_rc:$ea_result, memri:$addr), |
| 456 | "lbzu $rD, $addr", LdStGeneral, |
Chris Lattner | 8e28b5c | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 457 | []>, RegConstraint<"$addr.reg = $ea_result">, |
| 458 | NoEncode<"$ea_result">; |
Chris Lattner | 4eab714 | 2006-11-10 02:08:47 +0000 | [diff] [blame] | 459 | |
Chris Lattner | f8e07f4 | 2006-11-15 02:43:19 +0000 | [diff] [blame] | 460 | def LHAU : DForm_1<43, (ops GPRC:$rD, ptr_rc:$ea_result, memri:$addr), |
| 461 | "lhau $rD, $addr", LdStGeneral, |
Chris Lattner | 8e28b5c | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 462 | []>, RegConstraint<"$addr.reg = $ea_result">, |
| 463 | NoEncode<"$ea_result">; |
Chris Lattner | 4eab714 | 2006-11-10 02:08:47 +0000 | [diff] [blame] | 464 | |
Chris Lattner | f8e07f4 | 2006-11-15 02:43:19 +0000 | [diff] [blame] | 465 | def LHZU : DForm_1<41, (ops GPRC:$rD, ptr_rc:$ea_result, memri:$addr), |
| 466 | "lhzu $rD, $addr", LdStGeneral, |
Chris Lattner | 8e28b5c | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 467 | []>, RegConstraint<"$addr.reg = $ea_result">, |
| 468 | NoEncode<"$ea_result">; |
Chris Lattner | 4eab714 | 2006-11-10 02:08:47 +0000 | [diff] [blame] | 469 | |
Chris Lattner | f8e07f4 | 2006-11-15 02:43:19 +0000 | [diff] [blame] | 470 | def LWZU : DForm_1<33, (ops GPRC:$rD, ptr_rc:$ea_result, memri:$addr), |
| 471 | "lwzu $rD, $addr", LdStGeneral, |
Chris Lattner | 8e28b5c | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 472 | []>, RegConstraint<"$addr.reg = $ea_result">, |
| 473 | NoEncode<"$ea_result">; |
Chris Lattner | 4eab714 | 2006-11-10 02:08:47 +0000 | [diff] [blame] | 474 | |
Chris Lattner | f8e07f4 | 2006-11-15 02:43:19 +0000 | [diff] [blame] | 475 | def LFSU : DForm_1<49, (ops F4RC:$rD, ptr_rc:$ea_result, memri:$addr), |
| 476 | "lfs $rD, $addr", LdStLFDU, |
Chris Lattner | 8e28b5c | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 477 | []>, RegConstraint<"$addr.reg = $ea_result">, |
| 478 | NoEncode<"$ea_result">; |
| 479 | |
Chris Lattner | f8e07f4 | 2006-11-15 02:43:19 +0000 | [diff] [blame] | 480 | def LFDU : DForm_1<51, (ops F8RC:$rD, ptr_rc:$ea_result, memri:$addr), |
| 481 | "lfd $rD, $addr", LdStLFD, |
Chris Lattner | 8e28b5c | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 482 | []>, RegConstraint<"$addr.reg = $ea_result">, |
| 483 | NoEncode<"$ea_result">; |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 484 | } |
Chris Lattner | 302bf9c | 2006-11-08 02:13:12 +0000 | [diff] [blame] | 485 | |
Chris Lattner | f8e07f4 | 2006-11-15 02:43:19 +0000 | [diff] [blame] | 486 | // Indexed (r+r) Loads. |
Chris Lattner | 26e552b | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 487 | // |
| 488 | let isLoad = 1, PPC970_Unit = 2 in { |
| 489 | def LBZX : XForm_1<31, 87, (ops GPRC:$rD, memrr:$src), |
| 490 | "lbzx $rD, $src", LdStGeneral, |
| 491 | [(set GPRC:$rD, (zextloadi8 xaddr:$src))]>; |
| 492 | def LHAX : XForm_1<31, 343, (ops GPRC:$rD, memrr:$src), |
| 493 | "lhax $rD, $src", LdStLHA, |
| 494 | [(set GPRC:$rD, (sextloadi16 xaddr:$src))]>, |
| 495 | PPC970_DGroup_Cracked; |
| 496 | def LHZX : XForm_1<31, 279, (ops GPRC:$rD, memrr:$src), |
| 497 | "lhzx $rD, $src", LdStGeneral, |
| 498 | [(set GPRC:$rD, (zextloadi16 xaddr:$src))]>; |
| 499 | def LWZX : XForm_1<31, 23, (ops GPRC:$rD, memrr:$src), |
| 500 | "lwzx $rD, $src", LdStGeneral, |
| 501 | [(set GPRC:$rD, (load xaddr:$src))]>; |
| 502 | |
| 503 | |
| 504 | def LHBRX : XForm_1<31, 790, (ops GPRC:$rD, memrr:$src), |
| 505 | "lhbrx $rD, $src", LdStGeneral, |
| 506 | [(set GPRC:$rD, (PPClbrx xoaddr:$src, srcvalue:$sv, i16))]>; |
| 507 | def LWBRX : XForm_1<31, 534, (ops GPRC:$rD, memrr:$src), |
| 508 | "lwbrx $rD, $src", LdStGeneral, |
| 509 | [(set GPRC:$rD, (PPClbrx xoaddr:$src, srcvalue:$sv, i32))]>; |
| 510 | |
| 511 | def LFSX : XForm_25<31, 535, (ops F4RC:$frD, memrr:$src), |
| 512 | "lfsx $frD, $src", LdStLFDU, |
| 513 | [(set F4RC:$frD, (load xaddr:$src))]>; |
| 514 | def LFDX : XForm_25<31, 599, (ops F8RC:$frD, memrr:$src), |
| 515 | "lfdx $frD, $src", LdStLFDU, |
| 516 | [(set F8RC:$frD, (load xaddr:$src))]>; |
| 517 | } |
| 518 | |
| 519 | //===----------------------------------------------------------------------===// |
| 520 | // PPC32 Store Instructions. |
| 521 | // |
| 522 | |
Chris Lattner | f8e07f4 | 2006-11-15 02:43:19 +0000 | [diff] [blame] | 523 | // Unindexed (r+i) Stores. |
Chris Lattner | 26e552b | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 524 | let isStore = 1, noResults = 1, PPC970_Unit = 2 in { |
Chris Lattner | 8e28b5c | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 525 | def STB : DForm_1<38, (ops GPRC:$rS, memri:$src), |
Chris Lattner | 26e552b | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 526 | "stb $rS, $src", LdStGeneral, |
| 527 | [(truncstorei8 GPRC:$rS, iaddr:$src)]>; |
Chris Lattner | 8e28b5c | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 528 | def STH : DForm_1<44, (ops GPRC:$rS, memri:$src), |
Chris Lattner | 26e552b | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 529 | "sth $rS, $src", LdStGeneral, |
| 530 | [(truncstorei16 GPRC:$rS, iaddr:$src)]>; |
Chris Lattner | 8e28b5c | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 531 | def STW : DForm_1<36, (ops GPRC:$rS, memri:$src), |
Chris Lattner | 26e552b | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 532 | "stw $rS, $src", LdStGeneral, |
| 533 | [(store GPRC:$rS, iaddr:$src)]>; |
Chris Lattner | 26e552b | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 534 | def STFS : DForm_1<52, (ops F4RC:$rS, memri:$dst), |
| 535 | "stfs $rS, $dst", LdStUX, |
| 536 | [(store F4RC:$rS, iaddr:$dst)]>; |
| 537 | def STFD : DForm_1<54, (ops F8RC:$rS, memri:$dst), |
| 538 | "stfd $rS, $dst", LdStUX, |
| 539 | [(store F8RC:$rS, iaddr:$dst)]>; |
| 540 | } |
| 541 | |
Chris Lattner | f8e07f4 | 2006-11-15 02:43:19 +0000 | [diff] [blame] | 542 | // Unindexed (r+i) Stores with Update (preinc). |
| 543 | let isStore = 1, PPC970_Unit = 2 in { |
Chris Lattner | ef20fef | 2006-11-16 00:33:34 +0000 | [diff] [blame] | 544 | def STBU : DForm_1<39, (ops ptr_rc:$ea_res, GPRC:$rS, |
| 545 | symbolLo:$ptroff, ptr_rc:$ptrreg), |
| 546 | "stbu $rS, $ptroff($ptrreg)", LdStGeneral, |
Chris Lattner | 74531e4 | 2006-11-16 00:41:37 +0000 | [diff] [blame] | 547 | [(set ptr_rc:$ea_res, |
| 548 | (pre_truncsti8 GPRC:$rS, ptr_rc:$ptrreg, |
| 549 | iaddroff:$ptroff))]>, |
Chris Lattner | ef20fef | 2006-11-16 00:33:34 +0000 | [diff] [blame] | 550 | RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">; |
Chris Lattner | 0403862 | 2006-11-16 01:01:28 +0000 | [diff] [blame] | 551 | def STHU : DForm_1<45, (ops ptr_rc:$ea_res, GPRC:$rS, |
Chris Lattner | ef20fef | 2006-11-16 00:33:34 +0000 | [diff] [blame] | 552 | symbolLo:$ptroff, ptr_rc:$ptrreg), |
| 553 | "sthu $rS, $ptroff($ptrreg)", LdStGeneral, |
Chris Lattner | 74531e4 | 2006-11-16 00:41:37 +0000 | [diff] [blame] | 554 | [(set ptr_rc:$ea_res, |
| 555 | (pre_truncsti16 GPRC:$rS, ptr_rc:$ptrreg, |
| 556 | iaddroff:$ptroff))]>, |
Chris Lattner | ef20fef | 2006-11-16 00:33:34 +0000 | [diff] [blame] | 557 | RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">; |
| 558 | def STWU : DForm_1<37, (ops ptr_rc:$ea_res, GPRC:$rS, |
| 559 | symbolLo:$ptroff, ptr_rc:$ptrreg), |
| 560 | "stwu $rS, $ptroff($ptrreg)", LdStGeneral, |
Chris Lattner | 74531e4 | 2006-11-16 00:41:37 +0000 | [diff] [blame] | 561 | [(set ptr_rc:$ea_res, (pre_store GPRC:$rS, ptr_rc:$ptrreg, |
| 562 | iaddroff:$ptroff))]>, |
Chris Lattner | ef20fef | 2006-11-16 00:33:34 +0000 | [diff] [blame] | 563 | RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">; |
| 564 | def STFSU : DForm_1<37, (ops ptr_rc:$ea_res, F4RC:$rS, |
| 565 | symbolLo:$ptroff, ptr_rc:$ptrreg), |
| 566 | "stfsu $rS, $ptroff($ptrreg)", LdStGeneral, |
Chris Lattner | 74531e4 | 2006-11-16 00:41:37 +0000 | [diff] [blame] | 567 | [(set ptr_rc:$ea_res, (pre_store F4RC:$rS, ptr_rc:$ptrreg, |
| 568 | iaddroff:$ptroff))]>, |
Chris Lattner | ef20fef | 2006-11-16 00:33:34 +0000 | [diff] [blame] | 569 | RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">; |
| 570 | def STFDU : DForm_1<37, (ops ptr_rc:$ea_res, F8RC:$rS, |
| 571 | symbolLo:$ptroff, ptr_rc:$ptrreg), |
| 572 | "stfdu $rS, $ptroff($ptrreg)", LdStGeneral, |
Chris Lattner | 74531e4 | 2006-11-16 00:41:37 +0000 | [diff] [blame] | 573 | [(set ptr_rc:$ea_res, (pre_store F8RC:$rS, ptr_rc:$ptrreg, |
| 574 | iaddroff:$ptroff))]>, |
Chris Lattner | ef20fef | 2006-11-16 00:33:34 +0000 | [diff] [blame] | 575 | RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">; |
Chris Lattner | f8e07f4 | 2006-11-15 02:43:19 +0000 | [diff] [blame] | 576 | } |
| 577 | |
| 578 | |
Chris Lattner | 26e552b | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 579 | // Indexed (r+r) Stores. |
| 580 | // |
| 581 | let isStore = 1, noResults = 1, PPC970_Unit = 2 in { |
| 582 | def STBX : XForm_8<31, 215, (ops GPRC:$rS, memrr:$dst), |
| 583 | "stbx $rS, $dst", LdStGeneral, |
| 584 | [(truncstorei8 GPRC:$rS, xaddr:$dst)]>, |
| 585 | PPC970_DGroup_Cracked; |
| 586 | def STHX : XForm_8<31, 407, (ops GPRC:$rS, memrr:$dst), |
| 587 | "sthx $rS, $dst", LdStGeneral, |
| 588 | [(truncstorei16 GPRC:$rS, xaddr:$dst)]>, |
| 589 | PPC970_DGroup_Cracked; |
| 590 | def STWX : XForm_8<31, 151, (ops GPRC:$rS, memrr:$dst), |
| 591 | "stwx $rS, $dst", LdStGeneral, |
| 592 | [(store GPRC:$rS, xaddr:$dst)]>, |
| 593 | PPC970_DGroup_Cracked; |
| 594 | def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB), |
| 595 | "stwux $rS, $rA, $rB", LdStGeneral, |
| 596 | []>; |
| 597 | def STHBRX: XForm_8<31, 918, (ops GPRC:$rS, memrr:$dst), |
| 598 | "sthbrx $rS, $dst", LdStGeneral, |
| 599 | [(PPCstbrx GPRC:$rS, xoaddr:$dst, srcvalue:$dummy, i16)]>, |
| 600 | PPC970_DGroup_Cracked; |
| 601 | def STWBRX: XForm_8<31, 662, (ops GPRC:$rS, memrr:$dst), |
| 602 | "stwbrx $rS, $dst", LdStGeneral, |
| 603 | [(PPCstbrx GPRC:$rS, xoaddr:$dst, srcvalue:$dummy, i32)]>, |
| 604 | PPC970_DGroup_Cracked; |
| 605 | |
| 606 | def STFIWX: XForm_28<31, 983, (ops F8RC:$frS, memrr:$dst), |
| 607 | "stfiwx $frS, $dst", LdStUX, |
| 608 | [(PPCstfiwx F8RC:$frS, xoaddr:$dst)]>; |
| 609 | def STFSX : XForm_28<31, 663, (ops F4RC:$frS, memrr:$dst), |
| 610 | "stfsx $frS, $dst", LdStUX, |
| 611 | [(store F4RC:$frS, xaddr:$dst)]>; |
| 612 | def STFDX : XForm_28<31, 727, (ops F8RC:$frS, memrr:$dst), |
| 613 | "stfdx $frS, $dst", LdStUX, |
| 614 | [(store F8RC:$frS, xaddr:$dst)]>; |
| 615 | } |
| 616 | |
| 617 | |
| 618 | //===----------------------------------------------------------------------===// |
| 619 | // PPC32 Arithmetic Instructions. |
| 620 | // |
Chris Lattner | 302bf9c | 2006-11-08 02:13:12 +0000 | [diff] [blame] | 621 | |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 622 | let PPC970_Unit = 1 in { // FXU Operations. |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 623 | def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 624 | "addi $rD, $rA, $imm", IntGeneral, |
Chris Lattner | 3e63ead | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 625 | [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 626 | def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 627 | "addic $rD, $rA, $imm", IntGeneral, |
Chris Lattner | fd97734 | 2006-03-13 05:15:10 +0000 | [diff] [blame] | 628 | [(set GPRC:$rD, (addc GPRC:$rA, immSExt16:$imm))]>, |
| 629 | PPC970_DGroup_Cracked; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 630 | def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 631 | "addic. $rD, $rA, $imm", IntGeneral, |
Chris Lattner | 3e63ead | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 632 | []>; |
Nate Begeman | 2497e63 | 2005-07-21 20:44:43 +0000 | [diff] [blame] | 633 | def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$imm), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 634 | "addis $rD, $rA, $imm", IntGeneral, |
Chris Lattner | 0ea70b2 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 635 | [(set GPRC:$rD, (add GPRC:$rA, imm16ShiftedSExt:$imm))]>; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 636 | def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 637 | "la $rD, $sym($rA)", IntGeneral, |
Chris Lattner | 490ad08 | 2005-11-17 17:52:01 +0000 | [diff] [blame] | 638 | [(set GPRC:$rD, (add GPRC:$rA, |
| 639 | (PPClo tglobaladdr:$sym, 0)))]>; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 640 | def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 641 | "mulli $rD, $rA, $imm", IntMulLI, |
Chris Lattner | 3e63ead | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 642 | [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 643 | def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 644 | "subfic $rD, $rA, $imm", IntGeneral, |
Nate Begeman | 79691bc | 2006-03-17 22:41:37 +0000 | [diff] [blame] | 645 | [(set GPRC:$rD, (subc immSExt16:$imm, GPRC:$rA))]>; |
Chris Lattner | bae5b3c | 2005-11-17 07:04:43 +0000 | [diff] [blame] | 646 | def LI : DForm_2_r0<14, (ops GPRC:$rD, symbolLo:$imm), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 647 | "li $rD, $imm", IntGeneral, |
Chris Lattner | 3e63ead | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 648 | [(set GPRC:$rD, immSExt16:$imm)]>; |
Nate Begeman | 2497e63 | 2005-07-21 20:44:43 +0000 | [diff] [blame] | 649 | def LIS : DForm_2_r0<15, (ops GPRC:$rD, symbolHi:$imm), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 650 | "lis $rD, $imm", IntGeneral, |
Chris Lattner | 0ea70b2 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 651 | [(set GPRC:$rD, imm16ShiftedSExt:$imm)]>; |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 652 | } |
Chris Lattner | 26e552b | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 653 | |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 654 | let PPC970_Unit = 1 in { // FXU Operations. |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 655 | def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 656 | "andi. $dst, $src1, $src2", IntGeneral, |
Nate Begeman | 789fd42 | 2006-02-12 09:09:52 +0000 | [diff] [blame] | 657 | [(set GPRC:$dst, (and GPRC:$src1, immZExt16:$src2))]>, |
| 658 | isDOT; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 659 | def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 660 | "andis. $dst, $src1, $src2", IntGeneral, |
Chris Lattner | 0ea70b2 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 661 | [(set GPRC:$dst, (and GPRC:$src1,imm16ShiftedZExt:$src2))]>, |
Nate Begeman | 789fd42 | 2006-02-12 09:09:52 +0000 | [diff] [blame] | 662 | isDOT; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 663 | def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 664 | "ori $dst, $src1, $src2", IntGeneral, |
Chris Lattner | c36d065 | 2005-09-14 18:18:39 +0000 | [diff] [blame] | 665 | [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 666 | def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 667 | "oris $dst, $src1, $src2", IntGeneral, |
Chris Lattner | 0ea70b2 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 668 | [(set GPRC:$dst, (or GPRC:$src1, imm16ShiftedZExt:$src2))]>; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 669 | def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 670 | "xori $dst, $src1, $src2", IntGeneral, |
Chris Lattner | c36d065 | 2005-09-14 18:18:39 +0000 | [diff] [blame] | 671 | [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 672 | def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 673 | "xoris $dst, $src1, $src2", IntGeneral, |
Chris Lattner | 0ea70b2 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 674 | [(set GPRC:$dst, (xor GPRC:$src1,imm16ShiftedZExt:$src2))]>; |
Nate Begeman | 0976122 | 2005-12-09 23:54:18 +0000 | [diff] [blame] | 675 | def NOP : DForm_4_zero<24, (ops), "nop", IntGeneral, |
| 676 | []>; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 677 | def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 678 | "cmpwi $crD, $rA, $imm", IntCompare>; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 679 | def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 680 | "cmplwi $dst, $src1, $src2", IntCompare>; |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 681 | } |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 682 | |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 683 | |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 684 | let PPC970_Unit = 1 in { // FXU Operations. |
Chris Lattner | 7cd09cf | 2005-09-03 00:21:51 +0000 | [diff] [blame] | 685 | def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 686 | "nand $rA, $rS, $rB", IntGeneral, |
Chris Lattner | 7cd09cf | 2005-09-03 00:21:51 +0000 | [diff] [blame] | 687 | [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 688 | def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 689 | "and $rA, $rS, $rB", IntGeneral, |
Chris Lattner | c36d065 | 2005-09-14 18:18:39 +0000 | [diff] [blame] | 690 | [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 691 | def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 692 | "andc $rA, $rS, $rB", IntGeneral, |
Chris Lattner | 7cd09cf | 2005-09-03 00:21:51 +0000 | [diff] [blame] | 693 | [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>; |
Chris Lattner | b410dc9 | 2006-06-20 23:18:58 +0000 | [diff] [blame] | 694 | def OR : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 695 | "or $rA, $rS, $rB", IntGeneral, |
Chris Lattner | c36d065 | 2005-09-14 18:18:39 +0000 | [diff] [blame] | 696 | [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>; |
Chris Lattner | 7cd09cf | 2005-09-03 00:21:51 +0000 | [diff] [blame] | 697 | def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 698 | "nor $rA, $rS, $rB", IntGeneral, |
Chris Lattner | 7cd09cf | 2005-09-03 00:21:51 +0000 | [diff] [blame] | 699 | [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 700 | def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 701 | "orc $rA, $rS, $rB", IntGeneral, |
Chris Lattner | 7cd09cf | 2005-09-03 00:21:51 +0000 | [diff] [blame] | 702 | [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>; |
| 703 | def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 704 | "eqv $rA, $rS, $rB", IntGeneral, |
Chris Lattner | c36d065 | 2005-09-14 18:18:39 +0000 | [diff] [blame] | 705 | [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>; |
Chris Lattner | 7cd09cf | 2005-09-03 00:21:51 +0000 | [diff] [blame] | 706 | def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 707 | "xor $rA, $rS, $rB", IntGeneral, |
Chris Lattner | 4e85e64 | 2006-06-20 00:39:56 +0000 | [diff] [blame] | 708 | [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 709 | def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 710 | "slw $rA, $rS, $rB", IntGeneral, |
Chris Lattner | 4172b10 | 2005-12-06 02:10:38 +0000 | [diff] [blame] | 711 | [(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 712 | def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 713 | "srw $rA, $rS, $rB", IntGeneral, |
Chris Lattner | 4172b10 | 2005-12-06 02:10:38 +0000 | [diff] [blame] | 714 | [(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 715 | def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 716 | "sraw $rA, $rS, $rB", IntShift, |
Chris Lattner | 4172b10 | 2005-12-06 02:10:38 +0000 | [diff] [blame] | 717 | [(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>; |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 718 | } |
Chris Lattner | 26e552b | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 719 | |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 720 | let PPC970_Unit = 1 in { // FXU Operations. |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 721 | def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 722 | "srawi $rA, $rS, $SH", IntShift, |
Chris Lattner | bd05982 | 2005-12-05 02:34:05 +0000 | [diff] [blame] | 723 | [(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 724 | def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 725 | "cntlzw $rA, $rS", IntGeneral, |
Chris Lattner | 6159fb2 | 2005-09-02 22:35:53 +0000 | [diff] [blame] | 726 | [(set GPRC:$rA, (ctlz GPRC:$rS))]>; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 727 | def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 728 | "extsb $rA, $rS", IntGeneral, |
Chris Lattner | 6159fb2 | 2005-09-02 22:35:53 +0000 | [diff] [blame] | 729 | [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 730 | def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 731 | "extsh $rA, $rS", IntGeneral, |
Chris Lattner | 6159fb2 | 2005-09-02 22:35:53 +0000 | [diff] [blame] | 732 | [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>; |
Chris Lattner | ecfe55e | 2006-03-22 05:30:33 +0000 | [diff] [blame] | 733 | |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 734 | def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 735 | "cmpw $crD, $rA, $rB", IntCompare>; |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 736 | def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 737 | "cmplw $crD, $rA, $rB", IntCompare>; |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 738 | } |
| 739 | let PPC970_Unit = 3 in { // FPU Operations. |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 740 | //def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 741 | // "fcmpo $crD, $fA, $fB", FPCompare>; |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 742 | def FCMPUS : XForm_17<63, 0, (ops CRRC:$crD, F4RC:$fA, F4RC:$fB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 743 | "fcmpu $crD, $fA, $fB", FPCompare>; |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 744 | def FCMPUD : XForm_17<63, 0, (ops CRRC:$crD, F8RC:$fA, F8RC:$fB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 745 | "fcmpu $crD, $fA, $fB", FPCompare>; |
Chris Lattner | 26e552b | 2006-11-14 19:19:53 +0000 | [diff] [blame] | 746 | |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 747 | def FCTIWZ : XForm_26<63, 15, (ops F8RC:$frD, F8RC:$frB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 748 | "fctiwz $frD, $frB", FPGeneral, |
Chris Lattner | e6115b3 | 2005-10-25 20:41:46 +0000 | [diff] [blame] | 749 | [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>; |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 750 | def FRSP : XForm_26<63, 12, (ops F4RC:$frD, F8RC:$frB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 751 | "frsp $frD, $frB", FPGeneral, |
Chris Lattner | 7cb6491 | 2005-10-14 04:55:50 +0000 | [diff] [blame] | 752 | [(set F4RC:$frD, (fround F8RC:$frB))]>; |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 753 | def FSQRT : XForm_26<63, 22, (ops F8RC:$frD, F8RC:$frB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 754 | "fsqrt $frD, $frB", FPSqrt, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 755 | [(set F8RC:$frD, (fsqrt F8RC:$frB))]>; |
| 756 | def FSQRTS : XForm_26<59, 22, (ops F4RC:$frD, F4RC:$frB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 757 | "fsqrts $frD, $frB", FPSqrt, |
Chris Lattner | e0b2e63 | 2005-10-15 21:44:15 +0000 | [diff] [blame] | 758 | [(set F4RC:$frD, (fsqrt F4RC:$frB))]>; |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 759 | } |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 760 | |
| 761 | /// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending. |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 762 | /// |
| 763 | /// Note that these are defined as pseudo-ops on the PPC970 because they are |
Chris Lattner | 9d5da1d | 2006-03-24 07:12:19 +0000 | [diff] [blame] | 764 | /// often coalesced away and we don't want the dispatch group builder to think |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 765 | /// that they will fill slots (which could cause the load of a LSU reject to |
| 766 | /// sneak into a d-group with a store). |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 767 | def FMRS : XForm_26<63, 72, (ops F4RC:$frD, F4RC:$frB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 768 | "fmr $frD, $frB", FPGeneral, |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 769 | []>, // (set F4RC:$frD, F4RC:$frB) |
| 770 | PPC970_Unit_Pseudo; |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 771 | def FMRD : XForm_26<63, 72, (ops F8RC:$frD, F8RC:$frB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 772 | "fmr $frD, $frB", FPGeneral, |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 773 | []>, // (set F8RC:$frD, F8RC:$frB) |
| 774 | PPC970_Unit_Pseudo; |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 775 | def FMRSD : XForm_26<63, 72, (ops F8RC:$frD, F4RC:$frB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 776 | "fmr $frD, $frB", FPGeneral, |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 777 | [(set F8RC:$frD, (fextend F4RC:$frB))]>, |
| 778 | PPC970_Unit_Pseudo; |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 779 | |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 780 | let PPC970_Unit = 3 in { // FPU Operations. |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 781 | // These are artificially split into two different forms, for 4/8 byte FP. |
| 782 | def FABSS : XForm_26<63, 264, (ops F4RC:$frD, F4RC:$frB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 783 | "fabs $frD, $frB", FPGeneral, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 784 | [(set F4RC:$frD, (fabs F4RC:$frB))]>; |
| 785 | def FABSD : XForm_26<63, 264, (ops F8RC:$frD, F8RC:$frB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 786 | "fabs $frD, $frB", FPGeneral, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 787 | [(set F8RC:$frD, (fabs F8RC:$frB))]>; |
| 788 | def FNABSS : XForm_26<63, 136, (ops F4RC:$frD, F4RC:$frB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 789 | "fnabs $frD, $frB", FPGeneral, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 790 | [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>; |
| 791 | def FNABSD : XForm_26<63, 136, (ops F8RC:$frD, F8RC:$frB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 792 | "fnabs $frD, $frB", FPGeneral, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 793 | [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>; |
| 794 | def FNEGS : XForm_26<63, 40, (ops F4RC:$frD, F4RC:$frB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 795 | "fneg $frD, $frB", FPGeneral, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 796 | [(set F4RC:$frD, (fneg F4RC:$frB))]>; |
| 797 | def FNEGD : XForm_26<63, 40, (ops F8RC:$frD, F8RC:$frB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 798 | "fneg $frD, $frB", FPGeneral, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 799 | [(set F8RC:$frD, (fneg F8RC:$frB))]>; |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 800 | } |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 801 | |
Nate Begeman | 6b3dc55 | 2004-08-29 22:45:13 +0000 | [diff] [blame] | 802 | |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 803 | // XL-Form instructions. condition register logical ops. |
| 804 | // |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 805 | def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA), |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 806 | "mcrf $BF, $BFA", BrMCR>, |
| 807 | PPC970_DGroup_First, PPC970_Unit_CRU; |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 808 | |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 809 | // XFX-Form instructions. Instructions that deal with SPRs. |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 810 | // |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 811 | def MFCTR : XFXForm_1_ext<31, 339, 9, (ops GPRC:$rT), "mfctr $rT", SprMFSPR>, |
| 812 | PPC970_DGroup_First, PPC970_Unit_FXU; |
Chris Lattner | c703a8f | 2006-05-17 19:00:46 +0000 | [diff] [blame] | 813 | let Pattern = [(PPCmtctr GPRC:$rS)] in { |
Chris Lattner | 1877ec9 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 814 | def MTCTR : XFXForm_7_ext<31, 467, 9, (ops GPRC:$rS), "mtctr $rS", SprMTSPR>, |
| 815 | PPC970_DGroup_First, PPC970_Unit_FXU; |
Chris Lattner | c703a8f | 2006-05-17 19:00:46 +0000 | [diff] [blame] | 816 | } |
Chris Lattner | 1877ec9 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 817 | |
| 818 | def MTLR : XFXForm_7_ext<31, 467, 8, (ops GPRC:$rS), "mtlr $rS", SprMTSPR>, |
| 819 | PPC970_DGroup_First, PPC970_Unit_FXU; |
Nate Begeman | 37efe67 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 820 | def MFLR : XFXForm_1_ext<31, 339, 8, (ops GPRC:$rT), "mflr $rT", SprMFSPR>, |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 821 | PPC970_DGroup_First, PPC970_Unit_FXU; |
Chris Lattner | 1877ec9 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 822 | |
| 823 | // Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like |
| 824 | // a GPR on the PPC970. As such, copies in and out have the same performance |
| 825 | // characteristics as an OR instruction. |
| 826 | def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (ops GPRC:$rS), |
| 827 | "mtspr 256, $rS", IntGeneral>, |
Nate Begeman | 133decd | 2006-03-15 05:25:05 +0000 | [diff] [blame] | 828 | PPC970_DGroup_Single, PPC970_Unit_FXU; |
Chris Lattner | 1877ec9 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 829 | def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (ops GPRC:$rT), |
| 830 | "mfspr $rT, 256", IntGeneral>, |
Nate Begeman | 133decd | 2006-03-15 05:25:05 +0000 | [diff] [blame] | 831 | PPC970_DGroup_First, PPC970_Unit_FXU; |
Chris Lattner | 1877ec9 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 832 | |
Chris Lattner | 28b9cc2 | 2005-08-26 22:05:54 +0000 | [diff] [blame] | 833 | def MTCRF : XFXForm_5<31, 144, (ops crbitm:$FXM, GPRC:$rS), |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 834 | "mtcrf $FXM, $rS", BrMCRX>, |
| 835 | PPC970_MicroCode, PPC970_Unit_CRU; |
Chris Lattner | 6d92cad | 2006-03-26 10:06:40 +0000 | [diff] [blame] | 836 | def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT", SprMFCR>, |
| 837 | PPC970_MicroCode, PPC970_Unit_CRU; |
Nate Begeman | 7ac8e6b | 2005-11-29 22:42:50 +0000 | [diff] [blame] | 838 | def MFOCRF: XFXForm_5a<31, 19, (ops GPRC:$rT, crbitm:$FXM), |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 839 | "mfcr $rT, $FXM", SprMFCR>, |
| 840 | PPC970_DGroup_First, PPC970_Unit_CRU; |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 841 | |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 842 | let PPC970_Unit = 1 in { // FXU Operations. |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 843 | |
| 844 | // XO-Form instructions. Arithmetic instructions that can set overflow bit |
| 845 | // |
Nate Begeman | 1d9d742 | 2005-10-18 00:28:58 +0000 | [diff] [blame] | 846 | def ADD4 : XOForm_1<31, 266, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 847 | "add $rT, $rA, $rB", IntGeneral, |
Chris Lattner | 218a15d | 2005-09-02 21:18:00 +0000 | [diff] [blame] | 848 | [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 849 | def ADDC : XOForm_1<31, 10, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 850 | "addc $rT, $rA, $rB", IntGeneral, |
Chris Lattner | fd97734 | 2006-03-13 05:15:10 +0000 | [diff] [blame] | 851 | [(set GPRC:$rT, (addc GPRC:$rA, GPRC:$rB))]>, |
| 852 | PPC970_DGroup_Cracked; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 853 | def ADDE : XOForm_1<31, 138, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 854 | "adde $rT, $rA, $rB", IntGeneral, |
Nate Begeman | 551bf3f | 2006-02-17 05:43:56 +0000 | [diff] [blame] | 855 | [(set GPRC:$rT, (adde GPRC:$rA, GPRC:$rB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 856 | def DIVW : XOForm_1<31, 491, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 857 | "divw $rT, $rA, $rB", IntDivW, |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 858 | [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>, |
Chris Lattner | fd97734 | 2006-03-13 05:15:10 +0000 | [diff] [blame] | 859 | PPC970_DGroup_First, PPC970_DGroup_Cracked; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 860 | def DIVWU : XOForm_1<31, 459, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 861 | "divwu $rT, $rA, $rB", IntDivW, |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 862 | [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>, |
Chris Lattner | fd97734 | 2006-03-13 05:15:10 +0000 | [diff] [blame] | 863 | PPC970_DGroup_First, PPC970_DGroup_Cracked; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 864 | def MULHW : XOForm_1<31, 75, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 865 | "mulhw $rT, $rA, $rB", IntMulHW, |
Chris Lattner | 218a15d | 2005-09-02 21:18:00 +0000 | [diff] [blame] | 866 | [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 867 | def MULHWU : XOForm_1<31, 11, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 868 | "mulhwu $rT, $rA, $rB", IntMulHWU, |
Chris Lattner | 218a15d | 2005-09-02 21:18:00 +0000 | [diff] [blame] | 869 | [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 870 | def MULLW : XOForm_1<31, 235, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 871 | "mullw $rT, $rA, $rB", IntMulHW, |
Chris Lattner | 218a15d | 2005-09-02 21:18:00 +0000 | [diff] [blame] | 872 | [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 873 | def SUBF : XOForm_1<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 874 | "subf $rT, $rA, $rB", IntGeneral, |
Chris Lattner | 218a15d | 2005-09-02 21:18:00 +0000 | [diff] [blame] | 875 | [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 876 | def SUBFC : XOForm_1<31, 8, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 877 | "subfc $rT, $rA, $rB", IntGeneral, |
Chris Lattner | fd97734 | 2006-03-13 05:15:10 +0000 | [diff] [blame] | 878 | [(set GPRC:$rT, (subc GPRC:$rB, GPRC:$rA))]>, |
| 879 | PPC970_DGroup_Cracked; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 880 | def SUBFE : XOForm_1<31, 136, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 881 | "subfe $rT, $rA, $rB", IntGeneral, |
Nate Begeman | 551bf3f | 2006-02-17 05:43:56 +0000 | [diff] [blame] | 882 | [(set GPRC:$rT, (sube GPRC:$rB, GPRC:$rA))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 883 | def ADDME : XOForm_3<31, 234, 0, (ops GPRC:$rT, GPRC:$rA), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 884 | "addme $rT, $rA", IntGeneral, |
Nate Begeman | 551bf3f | 2006-02-17 05:43:56 +0000 | [diff] [blame] | 885 | [(set GPRC:$rT, (adde GPRC:$rA, immAllOnes))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 886 | def ADDZE : XOForm_3<31, 202, 0, (ops GPRC:$rT, GPRC:$rA), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 887 | "addze $rT, $rA", IntGeneral, |
Nate Begeman | 551bf3f | 2006-02-17 05:43:56 +0000 | [diff] [blame] | 888 | [(set GPRC:$rT, (adde GPRC:$rA, 0))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 889 | def NEG : XOForm_3<31, 104, 0, (ops GPRC:$rT, GPRC:$rA), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 890 | "neg $rT, $rA", IntGeneral, |
Chris Lattner | d1cdc70 | 2005-09-08 17:01:54 +0000 | [diff] [blame] | 891 | [(set GPRC:$rT, (ineg GPRC:$rA))]>; |
Nate Begeman | 551bf3f | 2006-02-17 05:43:56 +0000 | [diff] [blame] | 892 | def SUBFME : XOForm_3<31, 232, 0, (ops GPRC:$rT, GPRC:$rA), |
| 893 | "subfme $rT, $rA", IntGeneral, |
| 894 | [(set GPRC:$rT, (sube immAllOnes, GPRC:$rA))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 895 | def SUBFZE : XOForm_3<31, 200, 0, (ops GPRC:$rT, GPRC:$rA), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 896 | "subfze $rT, $rA", IntGeneral, |
Nate Begeman | 551bf3f | 2006-02-17 05:43:56 +0000 | [diff] [blame] | 897 | [(set GPRC:$rT, (sube 0, GPRC:$rA))]>; |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 898 | } |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 899 | |
| 900 | // A-Form instructions. Most of the instructions executed in the FPU are of |
| 901 | // this type. |
| 902 | // |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 903 | let PPC970_Unit = 3 in { // FPU Operations. |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 904 | def FMADD : AForm_1<63, 29, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 905 | (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 906 | "fmadd $FRT, $FRA, $FRC, $FRB", FPFused, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 907 | [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC), |
Evan Cheng | 8c75ef9 | 2005-12-14 22:07:12 +0000 | [diff] [blame] | 908 | F8RC:$FRB))]>, |
| 909 | Requires<[FPContractions]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 910 | def FMADDS : AForm_1<59, 29, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 911 | (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 912 | "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral, |
Chris Lattner | dff06f4 | 2005-10-02 07:46:28 +0000 | [diff] [blame] | 913 | [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC), |
Evan Cheng | 8c75ef9 | 2005-12-14 22:07:12 +0000 | [diff] [blame] | 914 | F4RC:$FRB))]>, |
| 915 | Requires<[FPContractions]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 916 | def FMSUB : AForm_1<63, 28, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 917 | (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 918 | "fmsub $FRT, $FRA, $FRC, $FRB", FPFused, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 919 | [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC), |
Evan Cheng | 8c75ef9 | 2005-12-14 22:07:12 +0000 | [diff] [blame] | 920 | F8RC:$FRB))]>, |
| 921 | Requires<[FPContractions]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 922 | def FMSUBS : AForm_1<59, 28, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 923 | (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 924 | "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral, |
Chris Lattner | dff06f4 | 2005-10-02 07:46:28 +0000 | [diff] [blame] | 925 | [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC), |
Evan Cheng | 8c75ef9 | 2005-12-14 22:07:12 +0000 | [diff] [blame] | 926 | F4RC:$FRB))]>, |
| 927 | Requires<[FPContractions]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 928 | def FNMADD : AForm_1<63, 31, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 929 | (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 930 | "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 931 | [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC), |
Nate Begeman | a07da92 | 2005-12-14 22:54:33 +0000 | [diff] [blame] | 932 | F8RC:$FRB)))]>, |
| 933 | Requires<[FPContractions]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 934 | def FNMADDS : AForm_1<59, 31, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 935 | (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 936 | "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral, |
Chris Lattner | dff06f4 | 2005-10-02 07:46:28 +0000 | [diff] [blame] | 937 | [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC), |
Nate Begeman | a07da92 | 2005-12-14 22:54:33 +0000 | [diff] [blame] | 938 | F4RC:$FRB)))]>, |
| 939 | Requires<[FPContractions]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 940 | def FNMSUB : AForm_1<63, 30, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 941 | (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 942 | "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 943 | [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC), |
Nate Begeman | a07da92 | 2005-12-14 22:54:33 +0000 | [diff] [blame] | 944 | F8RC:$FRB)))]>, |
| 945 | Requires<[FPContractions]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 946 | def FNMSUBS : AForm_1<59, 30, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 947 | (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 948 | "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral, |
Chris Lattner | dff06f4 | 2005-10-02 07:46:28 +0000 | [diff] [blame] | 949 | [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC), |
Nate Begeman | a07da92 | 2005-12-14 22:54:33 +0000 | [diff] [blame] | 950 | F4RC:$FRB)))]>, |
| 951 | Requires<[FPContractions]>; |
Chris Lattner | 43f07a4 | 2005-10-02 07:07:49 +0000 | [diff] [blame] | 952 | // FSEL is artificially split into 4 and 8-byte forms for the result. To avoid |
| 953 | // having 4 of these, force the comparison to always be an 8-byte double (code |
| 954 | // should use an FMRSD if the input comparison value really wants to be a float) |
Chris Lattner | 867940d | 2005-10-02 06:58:23 +0000 | [diff] [blame] | 955 | // and 4/8 byte forms for the result and operand type.. |
Chris Lattner | 43f07a4 | 2005-10-02 07:07:49 +0000 | [diff] [blame] | 956 | def FSELD : AForm_1<63, 23, |
| 957 | (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 958 | "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral, |
Chris Lattner | 9c73f09 | 2005-10-25 20:55:47 +0000 | [diff] [blame] | 959 | [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>; |
Chris Lattner | 43f07a4 | 2005-10-02 07:07:49 +0000 | [diff] [blame] | 960 | def FSELS : AForm_1<63, 23, |
Chris Lattner | 867940d | 2005-10-02 06:58:23 +0000 | [diff] [blame] | 961 | (ops F4RC:$FRT, F8RC:$FRA, F4RC:$FRC, F4RC:$FRB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 962 | "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral, |
Chris Lattner | 9c73f09 | 2005-10-25 20:55:47 +0000 | [diff] [blame] | 963 | [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 964 | def FADD : AForm_2<63, 21, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 965 | (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 966 | "fadd $FRT, $FRA, $FRB", FPGeneral, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 967 | [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 968 | def FADDS : AForm_2<59, 21, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 969 | (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 970 | "fadds $FRT, $FRA, $FRB", FPGeneral, |
Chris Lattner | dff06f4 | 2005-10-02 07:46:28 +0000 | [diff] [blame] | 971 | [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 972 | def FDIV : AForm_2<63, 18, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 973 | (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 974 | "fdiv $FRT, $FRA, $FRB", FPDivD, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 975 | [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 976 | def FDIVS : AForm_2<59, 18, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 977 | (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 978 | "fdivs $FRT, $FRA, $FRB", FPDivS, |
Chris Lattner | dff06f4 | 2005-10-02 07:46:28 +0000 | [diff] [blame] | 979 | [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 980 | def FMUL : AForm_3<63, 25, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 981 | (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 982 | "fmul $FRT, $FRA, $FRB", FPFused, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 983 | [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 984 | def FMULS : AForm_3<59, 25, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 985 | (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 986 | "fmuls $FRT, $FRA, $FRB", FPGeneral, |
Chris Lattner | dff06f4 | 2005-10-02 07:46:28 +0000 | [diff] [blame] | 987 | [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 988 | def FSUB : AForm_2<63, 20, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 989 | (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 990 | "fsub $FRT, $FRA, $FRB", FPGeneral, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 991 | [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 992 | def FSUBS : AForm_2<59, 20, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 993 | (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 994 | "fsubs $FRT, $FRA, $FRB", FPGeneral, |
Chris Lattner | dff06f4 | 2005-10-02 07:46:28 +0000 | [diff] [blame] | 995 | [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>; |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 996 | } |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 997 | |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 998 | let PPC970_Unit = 1 in { // FXU Operations. |
Nate Begeman | cc8bd9c | 2004-08-31 02:28:08 +0000 | [diff] [blame] | 999 | // M-Form instructions. rotate and mask instructions. |
| 1000 | // |
Chris Lattner | 8e28b5c | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 1001 | let isCommutable = 1 in { |
Chris Lattner | 043870d | 2005-09-09 18:17:41 +0000 | [diff] [blame] | 1002 | // RLWIMI can be commuted if the rotate amount is zero. |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 1003 | def RLWIMI : MForm_2<20, |
Nate Begeman | 2d4c98d | 2004-10-16 20:43:38 +0000 | [diff] [blame] | 1004 | (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB, |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 1005 | u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate, |
Chris Lattner | 8e28b5c | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 1006 | []>, PPC970_DGroup_Cracked, RegConstraint<"$rSi = $rA">, |
| 1007 | NoEncode<"$rSi">; |
Nate Begeman | 2d4c98d | 2004-10-16 20:43:38 +0000 | [diff] [blame] | 1008 | } |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 1009 | def RLWINM : MForm_2<21, |
Nate Begeman | cc8bd9c | 2004-08-31 02:28:08 +0000 | [diff] [blame] | 1010 | (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 1011 | "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral, |
Nate Begeman | 2d5aff7 | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 1012 | []>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 1013 | def RLWINMo : MForm_2<21, |
Nate Begeman | 9f833d3 | 2005-04-12 00:10:02 +0000 | [diff] [blame] | 1014 | (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 1015 | "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral, |
Chris Lattner | fd97734 | 2006-03-13 05:15:10 +0000 | [diff] [blame] | 1016 | []>, isDOT, PPC970_DGroup_Cracked; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 1017 | def RLWNM : MForm_2<23, |
Nate Begeman | cd08e4c | 2005-04-09 20:09:12 +0000 | [diff] [blame] | 1018 | (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 1019 | "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral, |
Nate Begeman | 2d5aff7 | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 1020 | []>; |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 1021 | } |
Nate Begeman | cc8bd9c | 2004-08-31 02:28:08 +0000 | [diff] [blame] | 1022 | |
Chris Lattner | 3c0f9cc | 2006-03-20 06:15:45 +0000 | [diff] [blame] | 1023 | |
Chris Lattner | 2eb2517 | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 1024 | //===----------------------------------------------------------------------===// |
Jim Laskey | f5395ce | 2005-12-16 22:45:29 +0000 | [diff] [blame] | 1025 | // DWARF Pseudo Instructions |
| 1026 | // |
| 1027 | |
Jim Laskey | abf6d17 | 2006-01-05 01:25:28 +0000 | [diff] [blame] | 1028 | def DWARF_LOC : Pseudo<(ops i32imm:$line, i32imm:$col, i32imm:$file), |
Chris Lattner | 5468966 | 2006-09-27 02:55:21 +0000 | [diff] [blame] | 1029 | "${:comment} .loc $file, $line, $col", |
Jim Laskey | f5395ce | 2005-12-16 22:45:29 +0000 | [diff] [blame] | 1030 | [(dwarf_loc (i32 imm:$line), (i32 imm:$col), |
Jim Laskey | abf6d17 | 2006-01-05 01:25:28 +0000 | [diff] [blame] | 1031 | (i32 imm:$file))]>; |
| 1032 | |
| 1033 | def DWARF_LABEL : Pseudo<(ops i32imm:$id), |
Chris Lattner | 5468966 | 2006-09-27 02:55:21 +0000 | [diff] [blame] | 1034 | "\n${:private}debug_loc$id:", |
Jim Laskey | abf6d17 | 2006-01-05 01:25:28 +0000 | [diff] [blame] | 1035 | [(dwarf_label (i32 imm:$id))]>; |
Jim Laskey | f5395ce | 2005-12-16 22:45:29 +0000 | [diff] [blame] | 1036 | |
| 1037 | //===----------------------------------------------------------------------===// |
Chris Lattner | 2eb2517 | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 1038 | // PowerPC Instruction Patterns |
| 1039 | // |
| 1040 | |
Chris Lattner | 30e21a4 | 2005-09-26 22:20:16 +0000 | [diff] [blame] | 1041 | // Arbitrary immediate support. Implement in terms of LIS/ORI. |
| 1042 | def : Pat<(i32 imm:$imm), |
| 1043 | (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>; |
Chris Lattner | 91da862 | 2005-09-28 17:13:15 +0000 | [diff] [blame] | 1044 | |
| 1045 | // Implement the 'not' operation with the NOR instruction. |
| 1046 | def NOT : Pat<(not GPRC:$in), |
| 1047 | (NOR GPRC:$in, GPRC:$in)>; |
| 1048 | |
Chris Lattner | 79d0e9f | 2005-09-28 23:07:13 +0000 | [diff] [blame] | 1049 | // ADD an arbitrary immediate. |
| 1050 | def : Pat<(add GPRC:$in, imm:$imm), |
| 1051 | (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>; |
| 1052 | // OR an arbitrary immediate. |
Chris Lattner | 2eb2517 | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 1053 | def : Pat<(or GPRC:$in, imm:$imm), |
| 1054 | (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>; |
Chris Lattner | 79d0e9f | 2005-09-28 23:07:13 +0000 | [diff] [blame] | 1055 | // XOR an arbitrary immediate. |
Chris Lattner | 2eb2517 | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 1056 | def : Pat<(xor GPRC:$in, imm:$imm), |
| 1057 | (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>; |
Nate Begeman | 551bf3f | 2006-02-17 05:43:56 +0000 | [diff] [blame] | 1058 | // SUBFIC |
Nate Begeman | 79691bc | 2006-03-17 22:41:37 +0000 | [diff] [blame] | 1059 | def : Pat<(sub immSExt16:$imm, GPRC:$in), |
Nate Begeman | 551bf3f | 2006-02-17 05:43:56 +0000 | [diff] [blame] | 1060 | (SUBFIC GPRC:$in, imm:$imm)>; |
Chris Lattner | 8be1fa5 | 2005-10-19 01:38:02 +0000 | [diff] [blame] | 1061 | |
Chris Lattner | e5cf122 | 2006-01-09 23:20:37 +0000 | [diff] [blame] | 1062 | // Return void support. |
| 1063 | def : Pat<(ret), (BLR)>; |
| 1064 | |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 1065 | // SHL/SRL |
Chris Lattner | bd05982 | 2005-12-05 02:34:05 +0000 | [diff] [blame] | 1066 | def : Pat<(shl GPRC:$in, (i32 imm:$imm)), |
Nate Begeman | 2d5aff7 | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 1067 | (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>; |
Chris Lattner | bd05982 | 2005-12-05 02:34:05 +0000 | [diff] [blame] | 1068 | def : Pat<(srl GPRC:$in, (i32 imm:$imm)), |
Nate Begeman | 2d5aff7 | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 1069 | (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>; |
Nate Begeman | 2d5aff7 | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 1070 | |
Nate Begeman | 35ef913 | 2006-01-11 21:21:00 +0000 | [diff] [blame] | 1071 | // ROTL |
| 1072 | def : Pat<(rotl GPRC:$in, GPRC:$sh), |
| 1073 | (RLWNM GPRC:$in, GPRC:$sh, 0, 31)>; |
| 1074 | def : Pat<(rotl GPRC:$in, (i32 imm:$imm)), |
| 1075 | (RLWINM GPRC:$in, imm:$imm, 0, 31)>; |
Chris Lattner | c703a8f | 2006-05-17 19:00:46 +0000 | [diff] [blame] | 1076 | |
Nate Begeman | f42f133 | 2006-09-22 05:01:56 +0000 | [diff] [blame] | 1077 | // RLWNM |
| 1078 | def : Pat<(and (rotl GPRC:$in, GPRC:$sh), maskimm32:$imm), |
| 1079 | (RLWNM GPRC:$in, GPRC:$sh, (MB maskimm32:$imm), (ME maskimm32:$imm))>; |
| 1080 | |
Chris Lattner | c703a8f | 2006-05-17 19:00:46 +0000 | [diff] [blame] | 1081 | // Calls |
Chris Lattner | 6a5339b | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 1082 | def : Pat<(PPCcall (i32 tglobaladdr:$dst)), |
Chris Lattner | c703a8f | 2006-05-17 19:00:46 +0000 | [diff] [blame] | 1083 | (BL tglobaladdr:$dst)>; |
Chris Lattner | 6a5339b | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 1084 | def : Pat<(PPCcall (i32 texternalsym:$dst)), |
Chris Lattner | c703a8f | 2006-05-17 19:00:46 +0000 | [diff] [blame] | 1085 | (BL texternalsym:$dst)>; |
| 1086 | |
Chris Lattner | 860e886 | 2005-11-17 07:30:41 +0000 | [diff] [blame] | 1087 | // Hi and Lo for Darwin Global Addresses. |
Chris Lattner | d717b19 | 2005-12-11 07:45:47 +0000 | [diff] [blame] | 1088 | def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>; |
| 1089 | def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>; |
| 1090 | def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>; |
| 1091 | def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>; |
Nate Begeman | 37efe67 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 1092 | def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>; |
| 1093 | def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>; |
Chris Lattner | 490ad08 | 2005-11-17 17:52:01 +0000 | [diff] [blame] | 1094 | def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)), |
| 1095 | (ADDIS GPRC:$in, tglobaladdr:$g)>; |
Nate Begeman | 28a6b02 | 2005-12-10 02:36:00 +0000 | [diff] [blame] | 1096 | def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)), |
| 1097 | (ADDIS GPRC:$in, tconstpool:$g)>; |
Nate Begeman | 37efe67 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 1098 | def : Pat<(add GPRC:$in, (PPChi tjumptable:$g, 0)), |
| 1099 | (ADDIS GPRC:$in, tjumptable:$g)>; |
Chris Lattner | 860e886 | 2005-11-17 07:30:41 +0000 | [diff] [blame] | 1100 | |
Nate Begeman | a07da92 | 2005-12-14 22:54:33 +0000 | [diff] [blame] | 1101 | // Fused negative multiply subtract, alternate pattern |
| 1102 | def : Pat<(fsub F8RC:$B, (fmul F8RC:$A, F8RC:$C)), |
| 1103 | (FNMSUB F8RC:$A, F8RC:$C, F8RC:$B)>, |
| 1104 | Requires<[FPContractions]>; |
| 1105 | def : Pat<(fsub F4RC:$B, (fmul F4RC:$A, F4RC:$C)), |
| 1106 | (FNMSUBS F4RC:$A, F4RC:$C, F4RC:$B)>, |
| 1107 | Requires<[FPContractions]>; |
| 1108 | |
Chris Lattner | 4172b10 | 2005-12-06 02:10:38 +0000 | [diff] [blame] | 1109 | // Standard shifts. These are represented separately from the real shifts above |
| 1110 | // so that we can distinguish between shifts that allow 5-bit and 6-bit shift |
| 1111 | // amounts. |
| 1112 | def : Pat<(sra GPRC:$rS, GPRC:$rB), |
| 1113 | (SRAW GPRC:$rS, GPRC:$rB)>; |
| 1114 | def : Pat<(srl GPRC:$rS, GPRC:$rB), |
| 1115 | (SRW GPRC:$rS, GPRC:$rB)>; |
| 1116 | def : Pat<(shl GPRC:$rS, GPRC:$rB), |
| 1117 | (SLW GPRC:$rS, GPRC:$rB)>; |
| 1118 | |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 1119 | def : Pat<(zextloadi1 iaddr:$src), |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 1120 | (LBZ iaddr:$src)>; |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 1121 | def : Pat<(zextloadi1 xaddr:$src), |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 1122 | (LBZX xaddr:$src)>; |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 1123 | def : Pat<(extloadi1 iaddr:$src), |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 1124 | (LBZ iaddr:$src)>; |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 1125 | def : Pat<(extloadi1 xaddr:$src), |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 1126 | (LBZX xaddr:$src)>; |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 1127 | def : Pat<(extloadi8 iaddr:$src), |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 1128 | (LBZ iaddr:$src)>; |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 1129 | def : Pat<(extloadi8 xaddr:$src), |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 1130 | (LBZX xaddr:$src)>; |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 1131 | def : Pat<(extloadi16 iaddr:$src), |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 1132 | (LHZ iaddr:$src)>; |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 1133 | def : Pat<(extloadi16 xaddr:$src), |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 1134 | (LHZX xaddr:$src)>; |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 1135 | def : Pat<(extloadf32 iaddr:$src), |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 1136 | (FMRSD (LFS iaddr:$src))>; |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 1137 | def : Pat<(extloadf32 xaddr:$src), |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 1138 | (FMRSD (LFSX xaddr:$src))>; |
| 1139 | |
Chris Lattner | b22a04d | 2006-03-25 07:51:43 +0000 | [diff] [blame] | 1140 | include "PPCInstrAltivec.td" |
Chris Lattner | 956f43c | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 1141 | include "PPCInstr64Bit.td" |