blob: f416ca9a67c91b90af3756a217073d9b61092c2e [file] [log] [blame]
Chris Lattnerf3799972005-10-14 23:40:39 +00001//===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf3799972005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattnere6115b32005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner51269842006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
23def SDT_PPCShiftOp : SDTypeProfile<1, 2, [ // PPCshl, PPCsra, PPCsrl
24 SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisVT<2, i32>
25]>;
26def SDT_PPCCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
Chris Lattner51269842006-03-01 05:50:56 +000027
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000028def SDT_PPCvperm : SDTypeProfile<1, 3, [
29 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
30]>;
31
Chris Lattnera17b1552006-03-31 05:13:27 +000032def SDT_PPCvcmp : SDTypeProfile<1, 3, [
Chris Lattner6d92cad2006-03-26 10:06:40 +000033 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>
34]>;
35
Chris Lattner90564f22006-04-18 17:59:36 +000036def SDT_PPCcondbr : SDTypeProfile<0, 3, [
37 SDTCisVT<1, i32>, SDTCisVT<2, OtherVT>
38]>;
39
Chris Lattnerd9989382006-07-10 20:56:58 +000040def SDT_PPClbrx : SDTypeProfile<1, 3, [
41 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>, SDTCisVT<3, OtherVT>
42]>;
43def SDT_PPCstbrx : SDTypeProfile<0, 4, [
44 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>, SDTCisVT<3, OtherVT>
45]>;
46
Chris Lattner51269842006-03-01 05:50:56 +000047//===----------------------------------------------------------------------===//
Chris Lattnere6115b32005-10-25 20:41:46 +000048// PowerPC specific DAG Nodes.
49//
50
51def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
52def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
53def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Chris Lattner51269842006-03-01 05:50:56 +000054def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx, [SDNPHasChain]>;
Chris Lattnere6115b32005-10-25 20:41:46 +000055
Chris Lattner9c73f092005-10-25 20:55:47 +000056def PPCfsel : SDNode<"PPCISD::FSEL",
57 // Type constraint for fsel.
58 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
59 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +000060
Nate Begeman993aeb22005-12-13 22:55:22 +000061def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
62def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
63def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
64def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner860e8862005-11-17 07:30:41 +000065
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000066def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattnerb2177b92006-03-19 06:55:52 +000067
Chris Lattner4172b102005-12-06 02:10:38 +000068// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
69// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattner4172b102005-12-06 02:10:38 +000070def PPCsrl : SDNode<"PPCISD::SRL" , SDT_PPCShiftOp>;
71def PPCsra : SDNode<"PPCISD::SRA" , SDT_PPCShiftOp>;
72def PPCshl : SDNode<"PPCISD::SHL" , SDT_PPCShiftOp>;
73
Chris Lattnerecfe55e2006-03-22 05:30:33 +000074def PPCextsw_32 : SDNode<"PPCISD::EXTSW_32" , SDTIntUnaryOp>;
75def PPCstd_32 : SDNode<"PPCISD::STD_32" , SDTStore, [SDNPHasChain]>;
76
Chris Lattner937a79d2005-12-04 19:01:59 +000077// These are target-independent nodes, but have target-specific formats.
Evan Chengbb7b8442006-08-11 09:03:33 +000078def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeq,
79 [SDNPHasChain, SDNPOutFlag]>;
80def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeq,
81 [SDNPHasChain, SDNPOutFlag]>;
Chris Lattner937a79d2005-12-04 19:01:59 +000082
Chris Lattner2e6b77d2006-06-27 18:36:44 +000083def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +000084def PPCcall : SDNode<"PPCISD::CALL", SDT_PPCCall,
Chris Lattner9a2a4972006-05-17 06:01:33 +000085 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +000086def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall,
87 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
88def PPCbctrl : SDNode<"PPCISD::BCTRL", SDTRet,
89 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattner9a2a4972006-05-17 06:01:33 +000090
Chris Lattnerc703a8f2006-05-17 19:00:46 +000091def retflag : SDNode<"PPCISD::RET_FLAG", SDTRet,
Evan Cheng6da8d992006-01-09 18:28:21 +000092 [SDNPHasChain, SDNPOptInFlag]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +000093
Chris Lattnera17b1552006-03-31 05:13:27 +000094def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>;
95def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutFlag]>;
Chris Lattner6d92cad2006-03-26 10:06:40 +000096
Chris Lattner90564f22006-04-18 17:59:36 +000097def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr,
98 [SDNPHasChain, SDNPOptInFlag]>;
99
Chris Lattnerd9989382006-07-10 20:56:58 +0000100def PPClbrx : SDNode<"PPCISD::LBRX", SDT_PPClbrx, [SDNPHasChain]>;
101def PPCstbrx : SDNode<"PPCISD::STBRX", SDT_PPCstbrx, [SDNPHasChain]>;
102
Chris Lattner47f01f12005-09-08 19:50:41 +0000103//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +0000104// PowerPC specific transformation functions and pattern fragments.
105//
Nate Begeman8d948322005-10-19 01:12:32 +0000106
Nate Begeman2d5aff72005-10-19 18:42:01 +0000107def SHL32 : SDNodeXForm<imm, [{
108 // Transformation function: 31 - imm
109 return getI32Imm(31 - N->getValue());
110}]>;
111
Nate Begeman2d5aff72005-10-19 18:42:01 +0000112def SRL32 : SDNodeXForm<imm, [{
113 // Transformation function: 32 - imm
114 return N->getValue() ? getI32Imm(32 - N->getValue()) : getI32Imm(0);
115}]>;
116
Chris Lattner2eb25172005-09-09 00:39:56 +0000117def LO16 : SDNodeXForm<imm, [{
118 // Transformation function: get the low 16 bits.
119 return getI32Imm((unsigned short)N->getValue());
120}]>;
121
122def HI16 : SDNodeXForm<imm, [{
123 // Transformation function: shift the immediate value down into the low bits.
124 return getI32Imm((unsigned)N->getValue() >> 16);
125}]>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000126
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000127def HA16 : SDNodeXForm<imm, [{
128 // Transformation function: shift the immediate value down into the low bits.
129 signed int Val = N->getValue();
130 return getI32Imm((Val - (signed short)Val) >> 16);
131}]>;
Nate Begemanf42f1332006-09-22 05:01:56 +0000132def MB : SDNodeXForm<imm, [{
133 // Transformation function: get the start bit of a mask
134 unsigned mb, me;
135 (void)isRunOfOnes((unsigned)N->getValue(), mb, me);
136 return getI32Imm(mb);
137}]>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000138
Nate Begemanf42f1332006-09-22 05:01:56 +0000139def ME : SDNodeXForm<imm, [{
140 // Transformation function: get the end bit of a mask
141 unsigned mb, me;
142 (void)isRunOfOnes((unsigned)N->getValue(), mb, me);
143 return getI32Imm(me);
144}]>;
145def maskimm32 : PatLeaf<(imm), [{
146 // maskImm predicate - True if immediate is a run of ones.
147 unsigned mb, me;
148 if (N->getValueType(0) == MVT::i32)
149 return isRunOfOnes((unsigned)N->getValue(), mb, me);
150 else
151 return false;
152}]>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000153
Chris Lattner3e63ead2005-09-08 17:33:10 +0000154def immSExt16 : PatLeaf<(imm), [{
155 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
156 // field. Used by instructions like 'addi'.
Chris Lattner7f7b346e2006-06-20 23:21:20 +0000157 if (N->getValueType(0) == MVT::i32)
158 return (int32_t)N->getValue() == (short)N->getValue();
159 else
160 return (int64_t)N->getValue() == (short)N->getValue();
Chris Lattner3e63ead2005-09-08 17:33:10 +0000161}]>;
Chris Lattnerbfde0802005-09-08 17:40:49 +0000162def immZExt16 : PatLeaf<(imm), [{
163 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
164 // field. Used by instructions like 'ori'.
Chris Lattner7f7b346e2006-06-20 23:21:20 +0000165 return (uint64_t)N->getValue() == (unsigned short)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000166}], LO16>;
167
Chris Lattner0ea70b22006-06-20 22:34:10 +0000168// imm16Shifted* - These match immediates where the low 16-bits are zero. There
169// are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are
170// identical in 32-bit mode, but in 64-bit mode, they return true if the
171// immediate fits into a sign/zero extended 32-bit immediate (with the low bits
172// clear).
173def imm16ShiftedZExt : PatLeaf<(imm), [{
174 // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the
175 // immediate are set. Used by instructions like 'xoris'.
176 return (N->getValue() & ~uint64_t(0xFFFF0000)) == 0;
177}], HI16>;
178
179def imm16ShiftedSExt : PatLeaf<(imm), [{
180 // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the
181 // immediate are set. Used by instructions like 'addis'. Identical to
182 // imm16ShiftedZExt in 32-bit mode.
Chris Lattnerdd583432006-06-20 21:39:30 +0000183 if (N->getValue() & 0xFFFF) return false;
184 if (N->getValueType(0) == MVT::i32)
185 return true;
186 // For 64-bit, make sure it is sext right.
187 return N->getValue() == (uint64_t)(int)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000188}], HI16>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000189
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000190
Chris Lattner47f01f12005-09-08 19:50:41 +0000191//===----------------------------------------------------------------------===//
192// PowerPC Flag Definitions.
193
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000194class isPPC64 { bit PPC64 = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +0000195class isDOT {
196 list<Register> Defs = [CR0];
197 bit RC = 1;
198}
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000199
Chris Lattner47f01f12005-09-08 19:50:41 +0000200
201
202//===----------------------------------------------------------------------===//
203// PowerPC Operand Definitions.
Chris Lattner7bb424f2004-08-14 23:27:29 +0000204
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000205def s5imm : Operand<i32> {
206 let PrintMethod = "printS5ImmOperand";
207}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000208def u5imm : Operand<i32> {
Nate Begemanc3306122004-08-21 05:56:39 +0000209 let PrintMethod = "printU5ImmOperand";
210}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000211def u6imm : Operand<i32> {
Nate Begeman07aada82004-08-30 02:28:06 +0000212 let PrintMethod = "printU6ImmOperand";
213}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000214def s16imm : Operand<i32> {
Nate Begemaned428532004-09-04 05:00:00 +0000215 let PrintMethod = "printS16ImmOperand";
216}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000217def u16imm : Operand<i32> {
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000218 let PrintMethod = "printU16ImmOperand";
219}
Chris Lattner841d12d2005-10-18 16:51:22 +0000220def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
221 let PrintMethod = "printS16X4ImmOperand";
222}
Chris Lattner1e484782005-12-04 18:42:54 +0000223def target : Operand<OtherVT> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000224 let PrintMethod = "printBranchOperand";
225}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000226def calltarget : Operand<iPTR> {
Chris Lattner3e7f86a2005-11-17 19:16:08 +0000227 let PrintMethod = "printCallOperand";
228}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000229def aaddr : Operand<iPTR> {
Nate Begeman422b0ce2005-11-16 00:48:01 +0000230 let PrintMethod = "printAbsAddrOperand";
231}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000232def piclabel: Operand<iPTR> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000233 let PrintMethod = "printPICLabel";
234}
Nate Begemaned428532004-09-04 05:00:00 +0000235def symbolHi: Operand<i32> {
236 let PrintMethod = "printSymbolHi";
237}
238def symbolLo: Operand<i32> {
239 let PrintMethod = "printSymbolLo";
240}
Nate Begemanadeb43d2005-07-20 22:42:00 +0000241def crbitm: Operand<i8> {
242 let PrintMethod = "printcrbitm";
243}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000244// Address operands
Chris Lattner059ca0f2006-06-16 21:01:35 +0000245def memri : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000246 let PrintMethod = "printMemRegImm";
247 let NumMIOperands = 2;
Chris Lattner66d7ebb2006-06-16 21:29:03 +0000248 let MIOperandInfo = (ops i32imm, ptr_rc);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000249}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000250def memrr : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000251 let PrintMethod = "printMemRegReg";
252 let NumMIOperands = 2;
Chris Lattner66d7ebb2006-06-16 21:29:03 +0000253 let MIOperandInfo = (ops ptr_rc, ptr_rc);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000254}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000255def memrix : Operand<iPTR> { // memri where the imm is shifted 2 bits.
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000256 let PrintMethod = "printMemRegImmShifted";
257 let NumMIOperands = 2;
Chris Lattner66d7ebb2006-06-16 21:29:03 +0000258 let MIOperandInfo = (ops i32imm, ptr_rc);
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000259}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000260
Chris Lattnera613d262006-01-12 02:05:36 +0000261// Define PowerPC specific addressing mode.
Chris Lattner059ca0f2006-06-16 21:01:35 +0000262def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", []>;
263def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", []>;
264def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[]>;
265def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmShift", []>; // "std"
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000266
Evan Cheng8c75ef92005-12-14 22:07:12 +0000267//===----------------------------------------------------------------------===//
268// PowerPC Instruction Predicate Definitions.
Evan Cheng6a3bfd92005-12-20 20:08:53 +0000269def FPContractions : Predicate<"!NoExcessFPPrecision">;
Chris Lattner47f01f12005-09-08 19:50:41 +0000270
Chris Lattner47f01f12005-09-08 19:50:41 +0000271//===----------------------------------------------------------------------===//
272// PowerPC Instruction Definitions.
273
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000274// Pseudo-instructions:
Chris Lattner47f01f12005-09-08 19:50:41 +0000275
Chris Lattner88d211f2006-03-12 09:13:49 +0000276let hasCtrlDep = 1 in {
Chris Lattner937a79d2005-12-04 19:01:59 +0000277def ADJCALLSTACKDOWN : Pseudo<(ops u16imm:$amt),
278 "; ADJCALLSTACKDOWN",
279 [(callseq_start imm:$amt)]>;
280def ADJCALLSTACKUP : Pseudo<(ops u16imm:$amt),
281 "; ADJCALLSTACKUP",
282 [(callseq_end imm:$amt)]>;
Chris Lattner1877ec92006-03-13 21:52:10 +0000283
284def UPDATE_VRSAVE : Pseudo<(ops GPRC:$rD, GPRC:$rS),
285 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000286}
Chris Lattner303c6952006-07-18 16:33:26 +0000287def IMPLICIT_DEF_GPRC: Pseudo<(ops GPRC:$rD), "; IMPLICIT_DEF_GPRC $rD",
Chris Lattner6e61ca62005-10-25 21:03:41 +0000288 [(set GPRC:$rD, (undef))]>;
Chris Lattner303c6952006-07-18 16:33:26 +0000289def IMPLICIT_DEF_F8 : Pseudo<(ops F8RC:$rD), "; IMPLICIT_DEF_F8 $rD",
Chris Lattner6e61ca62005-10-25 21:03:41 +0000290 [(set F8RC:$rD, (undef))]>;
Chris Lattner303c6952006-07-18 16:33:26 +0000291def IMPLICIT_DEF_F4 : Pseudo<(ops F4RC:$rD), "; IMPLICIT_DEF_F4 $rD",
Chris Lattner6e61ca62005-10-25 21:03:41 +0000292 [(set F4RC:$rD, (undef))]>;
Chris Lattner7a823bd2005-02-15 20:26:49 +0000293
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000294// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
295// scheduler into a branch sequence.
Chris Lattner88d211f2006-03-12 09:13:49 +0000296let usesCustomDAGSchedInserter = 1, // Expanded by the scheduler.
297 PPC970_Single = 1 in {
Chris Lattnerc08f9022006-06-27 00:04:13 +0000298 def SELECT_CC_I4 : Pseudo<(ops GPRC:$dst, CRRC:$cond, GPRC:$T, GPRC:$F,
299 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
300 def SELECT_CC_I8 : Pseudo<(ops G8RC:$dst, CRRC:$cond, G8RC:$T, G8RC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000301 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000302 def SELECT_CC_F4 : Pseudo<(ops F4RC:$dst, CRRC:$cond, F4RC:$T, F4RC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000303 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000304 def SELECT_CC_F8 : Pseudo<(ops F8RC:$dst, CRRC:$cond, F8RC:$T, F8RC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000305 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner710ff322006-04-08 22:45:08 +0000306 def SELECT_CC_VRRC: Pseudo<(ops VRRC:$dst, CRRC:$cond, VRRC:$T, VRRC:$F,
307 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000308}
309
Chris Lattner88d211f2006-03-12 09:13:49 +0000310let isTerminator = 1, noResults = 1, PPC970_Unit = 7 in {
Evan Cheng6da8d992006-01-09 18:28:21 +0000311 let isReturn = 1 in
312 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (ops), "blr", BrB, [(retflag)]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +0000313 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr", BrB, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +0000314}
315
Chris Lattner7a823bd2005-02-15 20:26:49 +0000316let Defs = [LR] in
Chris Lattner88d211f2006-03-12 09:13:49 +0000317 def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label", []>,
318 PPC970_Unit_BRU;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000319
Chris Lattner88d211f2006-03-12 09:13:49 +0000320let isBranch = 1, isTerminator = 1, hasCtrlDep = 1,
321 noResults = 1, PPC970_Unit = 7 in {
Chris Lattner90564f22006-04-18 17:59:36 +0000322 def COND_BRANCH : Pseudo<(ops CRRC:$crS, u16imm:$opc, target:$dst),
323 "; COND_BRANCH $crS, $opc, $dst",
324 [(PPCcondbranch CRRC:$crS, imm:$opc, bb:$dst)]>;
Chris Lattner1e484782005-12-04 18:42:54 +0000325 def B : IForm<18, 0, 0, (ops target:$dst),
326 "b $dst", BrB,
327 [(br bb:$dst)]>;
Chris Lattnerdd998852004-11-22 23:07:01 +0000328
Nate Begeman6718f112005-08-26 04:11:42 +0000329 def BLT : BForm<16, 0, 0, 12, 0, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000330 "blt $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000331 def BLE : BForm<16, 0, 0, 4, 1, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000332 "ble $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000333 def BEQ : BForm<16, 0, 0, 12, 2, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000334 "beq $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000335 def BGE : BForm<16, 0, 0, 4, 0, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000336 "bge $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000337 def BGT : BForm<16, 0, 0, 12, 1, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000338 "bgt $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000339 def BNE : BForm<16, 0, 0, 4, 2, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000340 "bne $crS, $block", BrB>;
Chris Lattner6df25072005-10-28 20:32:44 +0000341 def BUN : BForm<16, 0, 0, 12, 3, (ops CRRC:$crS, target:$block),
342 "bun $crS, $block", BrB>;
343 def BNU : BForm<16, 0, 0, 4, 3, (ops CRRC:$crS, target:$block),
344 "bnu $crS, $block", BrB>;
Misha Brukmanb2edb442004-06-28 18:23:35 +0000345}
346
Chris Lattner88d211f2006-03-12 09:13:49 +0000347let isCall = 1, noResults = 1, PPC970_Unit = 7,
Misha Brukman5fa2b022004-06-29 23:37:36 +0000348 // All calls clobber the non-callee saved registers...
Misha Brukmanc661c302004-06-30 22:00:45 +0000349 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
350 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattnerbe80fc82006-03-16 22:35:59 +0000351 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
Chris Lattner1f24df62005-08-22 22:32:13 +0000352 LR,CTR,
Misha Brukmanc661c302004-06-30 22:00:45 +0000353 CR0,CR1,CR5,CR6,CR7] in {
354 // Convenient aliases for call instructions
Chris Lattner4a45abf2006-06-10 01:14:28 +0000355 def BL : IForm<18, 0, 1, (ops calltarget:$func, variable_ops),
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000356 "bl $func", BrB, []>; // See Pat patterns below.
Chris Lattner4a45abf2006-06-10 01:14:28 +0000357 def BLA : IForm<18, 1, 1, (ops aaddr:$func, variable_ops),
Chris Lattner2e6b77d2006-06-27 18:36:44 +0000358 "bla $func", BrB, [(PPCcall (i32 imm:$func))]>;
Chris Lattner4a45abf2006-06-10 01:14:28 +0000359 def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (ops variable_ops), "bctrl", BrB,
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000360 [(PPCbctrl)]>;
Misha Brukman5fa2b022004-06-29 23:37:36 +0000361}
362
Chris Lattner001db452006-06-06 21:29:23 +0000363// DCB* instructions.
364def DCBZ : DCB_Form<1014, 0, (ops memrr:$dst),
365 "dcbz $dst", LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>,
366 PPC970_DGroup_Single;
367def DCBZL : DCB_Form<1014, 1, (ops memrr:$dst),
368 "dcbzl $dst", LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>,
369 PPC970_DGroup_Single;
370
Nate Begeman07aada82004-08-30 02:28:06 +0000371// D-Form instructions. Most instructions that perform an operation on a
372// register and an immediate are of this type.
373//
Chris Lattner88d211f2006-03-12 09:13:49 +0000374let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000375def LBZ : DForm_1<34, (ops GPRC:$rD, memri:$src),
376 "lbz $rD, $src", LdStGeneral,
377 [(set GPRC:$rD, (zextload iaddr:$src, i8))]>;
378def LHA : DForm_1<42, (ops GPRC:$rD, memri:$src),
379 "lha $rD, $src", LdStLHA,
Chris Lattnerfd977342006-03-13 05:15:10 +0000380 [(set GPRC:$rD, (sextload iaddr:$src, i16))]>,
381 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000382def LHZ : DForm_1<40, (ops GPRC:$rD, memri:$src),
383 "lhz $rD, $src", LdStGeneral,
384 [(set GPRC:$rD, (zextload iaddr:$src, i16))]>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000385def LWZ : DForm_1<32, (ops GPRC:$rD, memri:$src),
386 "lwz $rD, $src", LdStGeneral,
387 [(set GPRC:$rD, (load iaddr:$src))]>;
Nate Begeman2497e632005-07-21 20:44:43 +0000388def LWZU : DForm_1<35, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000389 "lwzu $rD, $disp($rA)", LdStGeneral,
390 []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000391}
Chris Lattner88d211f2006-03-12 09:13:49 +0000392let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner57226fb2005-04-19 04:59:28 +0000393def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000394 "addi $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000395 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000396def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000397 "addic $rD, $rA, $imm", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000398 [(set GPRC:$rD, (addc GPRC:$rA, immSExt16:$imm))]>,
399 PPC970_DGroup_Cracked;
Chris Lattner57226fb2005-04-19 04:59:28 +0000400def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000401 "addic. $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000402 []>;
Nate Begeman2497e632005-07-21 20:44:43 +0000403def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000404 "addis $rD, $rA, $imm", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000405 [(set GPRC:$rD, (add GPRC:$rA, imm16ShiftedSExt:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000406def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym),
Jim Laskey53842142005-10-19 19:51:16 +0000407 "la $rD, $sym($rA)", IntGeneral,
Chris Lattner490ad082005-11-17 17:52:01 +0000408 [(set GPRC:$rD, (add GPRC:$rA,
409 (PPClo tglobaladdr:$sym, 0)))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000410def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000411 "mulli $rD, $rA, $imm", IntMulLI,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000412 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000413def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000414 "subfic $rD, $rA, $imm", IntGeneral,
Nate Begeman79691bc2006-03-17 22:41:37 +0000415 [(set GPRC:$rD, (subc immSExt16:$imm, GPRC:$rA))]>;
Chris Lattnerbae5b3c2005-11-17 07:04:43 +0000416def LI : DForm_2_r0<14, (ops GPRC:$rD, symbolLo:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000417 "li $rD, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000418 [(set GPRC:$rD, immSExt16:$imm)]>;
Nate Begeman2497e632005-07-21 20:44:43 +0000419def LIS : DForm_2_r0<15, (ops GPRC:$rD, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000420 "lis $rD, $imm", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000421 [(set GPRC:$rD, imm16ShiftedSExt:$imm)]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000422}
423let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000424def STB : DForm_3<38, (ops GPRC:$rS, memri:$src),
425 "stb $rS, $src", LdStGeneral,
426 [(truncstore GPRC:$rS, iaddr:$src, i8)]>;
427def STH : DForm_3<44, (ops GPRC:$rS, memri:$src),
428 "sth $rS, $src", LdStGeneral,
429 [(truncstore GPRC:$rS, iaddr:$src, i16)]>;
430def STW : DForm_3<36, (ops GPRC:$rS, memri:$src),
431 "stw $rS, $src", LdStGeneral,
432 [(store GPRC:$rS, iaddr:$src)]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000433def STWU : DForm_3<37, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000434 "stwu $rS, $disp($rA)", LdStGeneral,
435 []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000436}
Chris Lattner88d211f2006-03-12 09:13:49 +0000437let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner57226fb2005-04-19 04:59:28 +0000438def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000439 "andi. $dst, $src1, $src2", IntGeneral,
Nate Begeman789fd422006-02-12 09:09:52 +0000440 [(set GPRC:$dst, (and GPRC:$src1, immZExt16:$src2))]>,
441 isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000442def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000443 "andis. $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000444 [(set GPRC:$dst, (and GPRC:$src1,imm16ShiftedZExt:$src2))]>,
Nate Begeman789fd422006-02-12 09:09:52 +0000445 isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000446def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000447 "ori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000448 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000449def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000450 "oris $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000451 [(set GPRC:$dst, (or GPRC:$src1, imm16ShiftedZExt:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000452def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000453 "xori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000454 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000455def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000456 "xoris $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000457 [(set GPRC:$dst, (xor GPRC:$src1,imm16ShiftedZExt:$src2))]>;
Nate Begeman09761222005-12-09 23:54:18 +0000458def NOP : DForm_4_zero<24, (ops), "nop", IntGeneral,
459 []>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000460def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000461 "cmpwi $crD, $rA, $imm", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000462def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000463 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000464}
465let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000466def LFS : DForm_8<48, (ops F4RC:$rD, memri:$src),
467 "lfs $rD, $src", LdStLFDU,
468 [(set F4RC:$rD, (load iaddr:$src))]>;
469def LFD : DForm_8<50, (ops F8RC:$rD, memri:$src),
470 "lfd $rD, $src", LdStLFD,
471 [(set F8RC:$rD, (load iaddr:$src))]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000472}
Chris Lattner88d211f2006-03-12 09:13:49 +0000473let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000474def STFS : DForm_9<52, (ops F4RC:$rS, memri:$dst),
475 "stfs $rS, $dst", LdStUX,
476 [(store F4RC:$rS, iaddr:$dst)]>;
477def STFD : DForm_9<54, (ops F8RC:$rS, memri:$dst),
478 "stfd $rS, $dst", LdStUX,
479 [(store F8RC:$rS, iaddr:$dst)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000480}
Nate Begemaned428532004-09-04 05:00:00 +0000481
Nate Begeman07aada82004-08-30 02:28:06 +0000482// X-Form instructions. Most instructions that perform an operation on a
483// register and another register are of this type.
484//
Chris Lattner88d211f2006-03-12 09:13:49 +0000485let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000486def LBZX : XForm_1<31, 87, (ops GPRC:$rD, memrr:$src),
487 "lbzx $rD, $src", LdStGeneral,
488 [(set GPRC:$rD, (zextload xaddr:$src, i8))]>;
489def LHAX : XForm_1<31, 343, (ops GPRC:$rD, memrr:$src),
490 "lhax $rD, $src", LdStLHA,
Chris Lattnerfd977342006-03-13 05:15:10 +0000491 [(set GPRC:$rD, (sextload xaddr:$src, i16))]>,
492 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000493def LHZX : XForm_1<31, 279, (ops GPRC:$rD, memrr:$src),
494 "lhzx $rD, $src", LdStGeneral,
495 [(set GPRC:$rD, (zextload xaddr:$src, i16))]>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000496def LWZX : XForm_1<31, 23, (ops GPRC:$rD, memrr:$src),
497 "lwzx $rD, $src", LdStGeneral,
498 [(set GPRC:$rD, (load xaddr:$src))]>;
Chris Lattnerd9989382006-07-10 20:56:58 +0000499
500
501def LHBRX : XForm_1<31, 790, (ops GPRC:$rD, memrr:$src),
502 "lhbrx $rD, $src", LdStGeneral,
Chris Lattner2a785502006-07-19 17:15:36 +0000503 [(set GPRC:$rD, (PPClbrx xoaddr:$src, srcvalue:$sv, i16))]>;
Chris Lattnerd9989382006-07-10 20:56:58 +0000504def LWBRX : XForm_1<31, 534, (ops GPRC:$rD, memrr:$src),
505 "lwbrx $rD, $src", LdStGeneral,
Chris Lattner2a785502006-07-19 17:15:36 +0000506 [(set GPRC:$rD, (PPClbrx xoaddr:$src, srcvalue:$sv, i32))]>;
Chris Lattnerd9989382006-07-10 20:56:58 +0000507
Nate Begemanb816f022004-10-07 22:30:03 +0000508}
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000509
Chris Lattner88d211f2006-03-12 09:13:49 +0000510let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000511def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000512 "nand $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000513 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000514def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000515 "and $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000516 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000517def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000518 "andc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000519 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Chris Lattnerb410dc92006-06-20 23:18:58 +0000520def OR : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000521 "or $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000522 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000523def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000524 "nor $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000525 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000526def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000527 "orc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000528 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
529def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000530 "eqv $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000531 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000532def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000533 "xor $rA, $rS, $rB", IntGeneral,
Chris Lattner4e85e642006-06-20 00:39:56 +0000534 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000535def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000536 "slw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000537 [(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000538def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000539 "srw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000540 [(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000541def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000542 "sraw $rA, $rS, $rB", IntShift,
Chris Lattner4172b102005-12-06 02:10:38 +0000543 [(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000544}
545let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000546def STBX : XForm_8<31, 215, (ops GPRC:$rS, memrr:$dst),
547 "stbx $rS, $dst", LdStGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000548 [(truncstore GPRC:$rS, xaddr:$dst, i8)]>,
549 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000550def STHX : XForm_8<31, 407, (ops GPRC:$rS, memrr:$dst),
551 "sthx $rS, $dst", LdStGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000552 [(truncstore GPRC:$rS, xaddr:$dst, i16)]>,
553 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000554def STWX : XForm_8<31, 151, (ops GPRC:$rS, memrr:$dst),
555 "stwx $rS, $dst", LdStGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000556 [(store GPRC:$rS, xaddr:$dst)]>,
557 PPC970_DGroup_Cracked;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000558def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000559 "stwux $rS, $rA, $rB", LdStGeneral,
560 []>;
Chris Lattnerd9989382006-07-10 20:56:58 +0000561def STHBRX: XForm_8<31, 918, (ops GPRC:$rS, memrr:$dst),
562 "sthbrx $rS, $dst", LdStGeneral,
Chris Lattner2a785502006-07-19 17:15:36 +0000563 [(PPCstbrx GPRC:$rS, xoaddr:$dst, srcvalue:$dummy, i16)]>,
Chris Lattnerd9989382006-07-10 20:56:58 +0000564 PPC970_DGroup_Cracked;
565def STWBRX: XForm_8<31, 662, (ops GPRC:$rS, memrr:$dst),
566 "stwbrx $rS, $dst", LdStGeneral,
Chris Lattner2a785502006-07-19 17:15:36 +0000567 [(PPCstbrx GPRC:$rS, xoaddr:$dst, srcvalue:$dummy, i32)]>,
Chris Lattnerd9989382006-07-10 20:56:58 +0000568 PPC970_DGroup_Cracked;
Nate Begemanb816f022004-10-07 22:30:03 +0000569}
Chris Lattner88d211f2006-03-12 09:13:49 +0000570let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner883059f2005-04-19 05:15:18 +0000571def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +0000572 "srawi $rA, $rS, $SH", IntShift,
Chris Lattnerbd059822005-12-05 02:34:05 +0000573 [(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000574def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000575 "cntlzw $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000576 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000577def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000578 "extsb $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000579 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000580def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000581 "extsh $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000582 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000583
Chris Lattnere19d0b12005-04-19 04:51:30 +0000584def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000585 "cmpw $crD, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000586def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000587 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000588}
589let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +0000590//def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000591// "fcmpo $crD, $fA, $fB", FPCompare>;
Chris Lattner919c0322005-10-01 01:35:02 +0000592def FCMPUS : XForm_17<63, 0, (ops CRRC:$crD, F4RC:$fA, F4RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000593 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner919c0322005-10-01 01:35:02 +0000594def FCMPUD : XForm_17<63, 0, (ops CRRC:$crD, F8RC:$fA, F8RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000595 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000596}
597let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000598def LFSX : XForm_25<31, 535, (ops F4RC:$frD, memrr:$src),
599 "lfsx $frD, $src", LdStLFDU,
600 [(set F4RC:$frD, (load xaddr:$src))]>;
601def LFDX : XForm_25<31, 599, (ops F8RC:$frD, memrr:$src),
602 "lfdx $frD, $src", LdStLFDU,
603 [(set F8RC:$frD, (load xaddr:$src))]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000604}
Chris Lattner88d211f2006-03-12 09:13:49 +0000605let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +0000606def FCTIWZ : XForm_26<63, 15, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000607 "fctiwz $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000608 [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000609def FRSP : XForm_26<63, 12, (ops F4RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000610 "frsp $frD, $frB", FPGeneral,
Chris Lattner7cb64912005-10-14 04:55:50 +0000611 [(set F4RC:$frD, (fround F8RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000612def FSQRT : XForm_26<63, 22, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000613 "fsqrt $frD, $frB", FPSqrt,
Chris Lattner919c0322005-10-01 01:35:02 +0000614 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
615def FSQRTS : XForm_26<59, 22, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000616 "fsqrts $frD, $frB", FPSqrt,
Chris Lattnere0b2e632005-10-15 21:44:15 +0000617 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000618}
Chris Lattner919c0322005-10-01 01:35:02 +0000619
620/// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending.
Chris Lattner88d211f2006-03-12 09:13:49 +0000621///
622/// Note that these are defined as pseudo-ops on the PPC970 because they are
Chris Lattner9d5da1d2006-03-24 07:12:19 +0000623/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner88d211f2006-03-12 09:13:49 +0000624/// that they will fill slots (which could cause the load of a LSU reject to
625/// sneak into a d-group with a store).
Chris Lattner919c0322005-10-01 01:35:02 +0000626def FMRS : XForm_26<63, 72, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000627 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000628 []>, // (set F4RC:$frD, F4RC:$frB)
629 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +0000630def FMRD : XForm_26<63, 72, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000631 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000632 []>, // (set F8RC:$frD, F8RC:$frB)
633 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +0000634def FMRSD : XForm_26<63, 72, (ops F8RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000635 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000636 [(set F8RC:$frD, (fextend F4RC:$frB))]>,
637 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +0000638
Chris Lattner88d211f2006-03-12 09:13:49 +0000639let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +0000640// These are artificially split into two different forms, for 4/8 byte FP.
641def FABSS : XForm_26<63, 264, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000642 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000643 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
644def FABSD : XForm_26<63, 264, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000645 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000646 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
647def FNABSS : XForm_26<63, 136, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000648 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000649 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
650def FNABSD : XForm_26<63, 136, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000651 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000652 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
653def FNEGS : XForm_26<63, 40, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000654 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000655 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
656def FNEGD : XForm_26<63, 40, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000657 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000658 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000659}
Chris Lattner919c0322005-10-01 01:35:02 +0000660
Chris Lattner88d211f2006-03-12 09:13:49 +0000661let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Chris Lattner51269842006-03-01 05:50:56 +0000662def STFIWX: XForm_28<31, 983, (ops F8RC:$frS, memrr:$dst),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000663 "stfiwx $frS, $dst", LdStUX,
Chris Lattner51269842006-03-01 05:50:56 +0000664 [(PPCstfiwx F8RC:$frS, xoaddr:$dst)]>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000665def STFSX : XForm_28<31, 663, (ops F4RC:$frS, memrr:$dst),
666 "stfsx $frS, $dst", LdStUX,
667 [(store F4RC:$frS, xaddr:$dst)]>;
668def STFDX : XForm_28<31, 727, (ops F8RC:$frS, memrr:$dst),
669 "stfdx $frS, $dst", LdStUX,
670 [(store F8RC:$frS, xaddr:$dst)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000671}
Nate Begeman6b3dc552004-08-29 22:45:13 +0000672
Nate Begeman07aada82004-08-30 02:28:06 +0000673// XL-Form instructions. condition register logical ops.
674//
Chris Lattnere19d0b12005-04-19 04:51:30 +0000675def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA),
Chris Lattner88d211f2006-03-12 09:13:49 +0000676 "mcrf $BF, $BFA", BrMCR>,
677 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +0000678
Chris Lattner88d211f2006-03-12 09:13:49 +0000679// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman07aada82004-08-30 02:28:06 +0000680//
Chris Lattner88d211f2006-03-12 09:13:49 +0000681def MFCTR : XFXForm_1_ext<31, 339, 9, (ops GPRC:$rT), "mfctr $rT", SprMFSPR>,
682 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000683let Pattern = [(PPCmtctr GPRC:$rS)] in {
Chris Lattner1877ec92006-03-13 21:52:10 +0000684def MTCTR : XFXForm_7_ext<31, 467, 9, (ops GPRC:$rS), "mtctr $rS", SprMTSPR>,
685 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000686}
Chris Lattner1877ec92006-03-13 21:52:10 +0000687
688def MTLR : XFXForm_7_ext<31, 467, 8, (ops GPRC:$rS), "mtlr $rS", SprMTSPR>,
689 PPC970_DGroup_First, PPC970_Unit_FXU;
Nate Begeman37efe672006-04-22 18:53:45 +0000690def MFLR : XFXForm_1_ext<31, 339, 8, (ops GPRC:$rT), "mflr $rT", SprMFSPR>,
Chris Lattner88d211f2006-03-12 09:13:49 +0000691 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000692
693// Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like
694// a GPR on the PPC970. As such, copies in and out have the same performance
695// characteristics as an OR instruction.
696def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (ops GPRC:$rS),
697 "mtspr 256, $rS", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +0000698 PPC970_DGroup_Single, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000699def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (ops GPRC:$rT),
700 "mfspr $rT, 256", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +0000701 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000702
Chris Lattner28b9cc22005-08-26 22:05:54 +0000703def MTCRF : XFXForm_5<31, 144, (ops crbitm:$FXM, GPRC:$rS),
Chris Lattner88d211f2006-03-12 09:13:49 +0000704 "mtcrf $FXM, $rS", BrMCRX>,
705 PPC970_MicroCode, PPC970_Unit_CRU;
Chris Lattner6d92cad2006-03-26 10:06:40 +0000706def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT", SprMFCR>,
707 PPC970_MicroCode, PPC970_Unit_CRU;
Nate Begeman7ac8e6b2005-11-29 22:42:50 +0000708def MFOCRF: XFXForm_5a<31, 19, (ops GPRC:$rT, crbitm:$FXM),
Chris Lattner88d211f2006-03-12 09:13:49 +0000709 "mfcr $rT, $FXM", SprMFCR>,
710 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +0000711
Chris Lattner88d211f2006-03-12 09:13:49 +0000712let PPC970_Unit = 1 in { // FXU Operations.
Nate Begeman07aada82004-08-30 02:28:06 +0000713
714// XO-Form instructions. Arithmetic instructions that can set overflow bit
715//
Nate Begeman1d9d7422005-10-18 00:28:58 +0000716def ADD4 : XOForm_1<31, 266, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000717 "add $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000718 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000719def ADDC : XOForm_1<31, 10, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000720 "addc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000721 [(set GPRC:$rT, (addc GPRC:$rA, GPRC:$rB))]>,
722 PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000723def ADDE : XOForm_1<31, 138, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000724 "adde $rT, $rA, $rB", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000725 [(set GPRC:$rT, (adde GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000726def DIVW : XOForm_1<31, 491, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000727 "divw $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +0000728 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000729 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000730def DIVWU : XOForm_1<31, 459, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000731 "divwu $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +0000732 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000733 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000734def MULHW : XOForm_1<31, 75, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000735 "mulhw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000736 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000737def MULHWU : XOForm_1<31, 11, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000738 "mulhwu $rT, $rA, $rB", IntMulHWU,
Chris Lattner218a15d2005-09-02 21:18:00 +0000739 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000740def MULLW : XOForm_1<31, 235, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000741 "mullw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000742 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000743def SUBF : XOForm_1<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000744 "subf $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000745 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000746def SUBFC : XOForm_1<31, 8, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000747 "subfc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000748 [(set GPRC:$rT, (subc GPRC:$rB, GPRC:$rA))]>,
749 PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000750def SUBFE : XOForm_1<31, 136, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000751 "subfe $rT, $rA, $rB", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000752 [(set GPRC:$rT, (sube GPRC:$rB, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000753def ADDME : XOForm_3<31, 234, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000754 "addme $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000755 [(set GPRC:$rT, (adde GPRC:$rA, immAllOnes))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000756def ADDZE : XOForm_3<31, 202, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000757 "addze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000758 [(set GPRC:$rT, (adde GPRC:$rA, 0))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000759def NEG : XOForm_3<31, 104, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000760 "neg $rT, $rA", IntGeneral,
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000761 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
Nate Begeman551bf3f2006-02-17 05:43:56 +0000762def SUBFME : XOForm_3<31, 232, 0, (ops GPRC:$rT, GPRC:$rA),
763 "subfme $rT, $rA", IntGeneral,
764 [(set GPRC:$rT, (sube immAllOnes, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000765def SUBFZE : XOForm_3<31, 200, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000766 "subfze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000767 [(set GPRC:$rT, (sube 0, GPRC:$rA))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000768}
Nate Begeman07aada82004-08-30 02:28:06 +0000769
770// A-Form instructions. Most of the instructions executed in the FPU are of
771// this type.
772//
Chris Lattner88d211f2006-03-12 09:13:49 +0000773let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner14522e32005-04-19 05:21:30 +0000774def FMADD : AForm_1<63, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000775 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000776 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000777 [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000778 F8RC:$FRB))]>,
779 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000780def FMADDS : AForm_1<59, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000781 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000782 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000783 [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000784 F4RC:$FRB))]>,
785 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000786def FMSUB : AForm_1<63, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000787 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000788 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000789 [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000790 F8RC:$FRB))]>,
791 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000792def FMSUBS : AForm_1<59, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000793 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000794 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000795 [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000796 F4RC:$FRB))]>,
797 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000798def FNMADD : AForm_1<63, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000799 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000800 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000801 [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000802 F8RC:$FRB)))]>,
803 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000804def FNMADDS : AForm_1<59, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000805 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000806 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000807 [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000808 F4RC:$FRB)))]>,
809 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000810def FNMSUB : AForm_1<63, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000811 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000812 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000813 [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000814 F8RC:$FRB)))]>,
815 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000816def FNMSUBS : AForm_1<59, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000817 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000818 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000819 [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000820 F4RC:$FRB)))]>,
821 Requires<[FPContractions]>;
Chris Lattner43f07a42005-10-02 07:07:49 +0000822// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
823// having 4 of these, force the comparison to always be an 8-byte double (code
824// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner867940d2005-10-02 06:58:23 +0000825// and 4/8 byte forms for the result and operand type..
Chris Lattner43f07a42005-10-02 07:07:49 +0000826def FSELD : AForm_1<63, 23,
827 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000828 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +0000829 [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>;
Chris Lattner43f07a42005-10-02 07:07:49 +0000830def FSELS : AForm_1<63, 23,
Chris Lattner867940d2005-10-02 06:58:23 +0000831 (ops F4RC:$FRT, F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000832 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +0000833 [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000834def FADD : AForm_2<63, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000835 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000836 "fadd $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000837 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000838def FADDS : AForm_2<59, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000839 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000840 "fadds $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000841 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000842def FDIV : AForm_2<63, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000843 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000844 "fdiv $FRT, $FRA, $FRB", FPDivD,
Chris Lattner919c0322005-10-01 01:35:02 +0000845 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000846def FDIVS : AForm_2<59, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000847 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000848 "fdivs $FRT, $FRA, $FRB", FPDivS,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000849 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000850def FMUL : AForm_3<63, 25,
Chris Lattner919c0322005-10-01 01:35:02 +0000851 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000852 "fmul $FRT, $FRA, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000853 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000854def FMULS : AForm_3<59, 25,
Chris Lattner919c0322005-10-01 01:35:02 +0000855 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000856 "fmuls $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000857 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000858def FSUB : AForm_2<63, 20,
Chris Lattner919c0322005-10-01 01:35:02 +0000859 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000860 "fsub $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000861 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000862def FSUBS : AForm_2<59, 20,
Chris Lattner919c0322005-10-01 01:35:02 +0000863 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000864 "fsubs $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000865 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000866}
Nate Begeman07aada82004-08-30 02:28:06 +0000867
Chris Lattner88d211f2006-03-12 09:13:49 +0000868let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000869// M-Form instructions. rotate and mask instructions.
870//
Chris Lattner043870d2005-09-09 18:17:41 +0000871let isTwoAddress = 1, isCommutable = 1 in {
872// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattner14522e32005-04-19 05:21:30 +0000873def RLWIMI : MForm_2<20,
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000874 (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Jim Laskey53842142005-10-19 19:51:16 +0000875 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
Chris Lattnerfd977342006-03-13 05:15:10 +0000876 []>, PPC970_DGroup_Cracked;
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000877}
Chris Lattner14522e32005-04-19 05:21:30 +0000878def RLWINM : MForm_2<21,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000879 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000880 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000881 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000882def RLWINMo : MForm_2<21,
Nate Begeman9f833d32005-04-12 00:10:02 +0000883 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000884 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000885 []>, isDOT, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000886def RLWNM : MForm_2<23,
Nate Begemancd08e4c2005-04-09 20:09:12 +0000887 (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000888 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000889 []>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000890}
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000891
Chris Lattner3c0f9cc2006-03-20 06:15:45 +0000892
Chris Lattner2eb25172005-09-09 00:39:56 +0000893//===----------------------------------------------------------------------===//
Jim Laskeyf5395ce2005-12-16 22:45:29 +0000894// DWARF Pseudo Instructions
895//
896
Jim Laskeyabf6d172006-01-05 01:25:28 +0000897def DWARF_LOC : Pseudo<(ops i32imm:$line, i32imm:$col, i32imm:$file),
898 "; .loc $file, $line, $col",
Jim Laskeyf5395ce2005-12-16 22:45:29 +0000899 [(dwarf_loc (i32 imm:$line), (i32 imm:$col),
Jim Laskeyabf6d172006-01-05 01:25:28 +0000900 (i32 imm:$file))]>;
901
902def DWARF_LABEL : Pseudo<(ops i32imm:$id),
903 "\nLdebug_loc$id:",
904 [(dwarf_label (i32 imm:$id))]>;
Jim Laskeyf5395ce2005-12-16 22:45:29 +0000905
906//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +0000907// PowerPC Instruction Patterns
908//
909
Chris Lattner30e21a42005-09-26 22:20:16 +0000910// Arbitrary immediate support. Implement in terms of LIS/ORI.
911def : Pat<(i32 imm:$imm),
912 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner91da8622005-09-28 17:13:15 +0000913
914// Implement the 'not' operation with the NOR instruction.
915def NOT : Pat<(not GPRC:$in),
916 (NOR GPRC:$in, GPRC:$in)>;
917
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000918// ADD an arbitrary immediate.
919def : Pat<(add GPRC:$in, imm:$imm),
920 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
921// OR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +0000922def : Pat<(or GPRC:$in, imm:$imm),
923 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000924// XOR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +0000925def : Pat<(xor GPRC:$in, imm:$imm),
926 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman551bf3f2006-02-17 05:43:56 +0000927// SUBFIC
Nate Begeman79691bc2006-03-17 22:41:37 +0000928def : Pat<(sub immSExt16:$imm, GPRC:$in),
Nate Begeman551bf3f2006-02-17 05:43:56 +0000929 (SUBFIC GPRC:$in, imm:$imm)>;
Chris Lattner8be1fa52005-10-19 01:38:02 +0000930
Chris Lattnere5cf1222006-01-09 23:20:37 +0000931// Return void support.
932def : Pat<(ret), (BLR)>;
933
Chris Lattner956f43c2006-06-16 20:22:01 +0000934// SHL/SRL
Chris Lattnerbd059822005-12-05 02:34:05 +0000935def : Pat<(shl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +0000936 (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>;
Chris Lattnerbd059822005-12-05 02:34:05 +0000937def : Pat<(srl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +0000938 (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>;
Nate Begeman2d5aff72005-10-19 18:42:01 +0000939
Nate Begeman35ef9132006-01-11 21:21:00 +0000940// ROTL
941def : Pat<(rotl GPRC:$in, GPRC:$sh),
942 (RLWNM GPRC:$in, GPRC:$sh, 0, 31)>;
943def : Pat<(rotl GPRC:$in, (i32 imm:$imm)),
944 (RLWINM GPRC:$in, imm:$imm, 0, 31)>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000945
Nate Begemanf42f1332006-09-22 05:01:56 +0000946// RLWNM
947def : Pat<(and (rotl GPRC:$in, GPRC:$sh), maskimm32:$imm),
948 (RLWNM GPRC:$in, GPRC:$sh, (MB maskimm32:$imm), (ME maskimm32:$imm))>;
949
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000950// Calls
951def : Pat<(PPCcall tglobaladdr:$dst),
952 (BL tglobaladdr:$dst)>;
953def : Pat<(PPCcall texternalsym:$dst),
954 (BL texternalsym:$dst)>;
955
Chris Lattner860e8862005-11-17 07:30:41 +0000956// Hi and Lo for Darwin Global Addresses.
Chris Lattnerd717b192005-12-11 07:45:47 +0000957def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
958def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
959def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
960def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Nate Begeman37efe672006-04-22 18:53:45 +0000961def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>;
962def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>;
Chris Lattner490ad082005-11-17 17:52:01 +0000963def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)),
964 (ADDIS GPRC:$in, tglobaladdr:$g)>;
Nate Begeman28a6b022005-12-10 02:36:00 +0000965def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)),
966 (ADDIS GPRC:$in, tconstpool:$g)>;
Nate Begeman37efe672006-04-22 18:53:45 +0000967def : Pat<(add GPRC:$in, (PPChi tjumptable:$g, 0)),
968 (ADDIS GPRC:$in, tjumptable:$g)>;
Chris Lattner860e8862005-11-17 07:30:41 +0000969
Nate Begemana07da922005-12-14 22:54:33 +0000970// Fused negative multiply subtract, alternate pattern
971def : Pat<(fsub F8RC:$B, (fmul F8RC:$A, F8RC:$C)),
972 (FNMSUB F8RC:$A, F8RC:$C, F8RC:$B)>,
973 Requires<[FPContractions]>;
974def : Pat<(fsub F4RC:$B, (fmul F4RC:$A, F4RC:$C)),
975 (FNMSUBS F4RC:$A, F4RC:$C, F4RC:$B)>,
976 Requires<[FPContractions]>;
977
Chris Lattner4172b102005-12-06 02:10:38 +0000978// Standard shifts. These are represented separately from the real shifts above
979// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
980// amounts.
981def : Pat<(sra GPRC:$rS, GPRC:$rB),
982 (SRAW GPRC:$rS, GPRC:$rB)>;
983def : Pat<(srl GPRC:$rS, GPRC:$rB),
984 (SRW GPRC:$rS, GPRC:$rB)>;
985def : Pat<(shl GPRC:$rS, GPRC:$rB),
986 (SLW GPRC:$rS, GPRC:$rB)>;
987
Chris Lattner4e85e642006-06-20 00:39:56 +0000988def : Pat<(zextload iaddr:$src, i1),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000989 (LBZ iaddr:$src)>;
Chris Lattner4e85e642006-06-20 00:39:56 +0000990def : Pat<(zextload xaddr:$src, i1),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000991 (LBZX xaddr:$src)>;
Chris Lattner4e85e642006-06-20 00:39:56 +0000992def : Pat<(extload iaddr:$src, i1),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000993 (LBZ iaddr:$src)>;
Chris Lattner4e85e642006-06-20 00:39:56 +0000994def : Pat<(extload xaddr:$src, i1),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000995 (LBZX xaddr:$src)>;
Chris Lattner4e85e642006-06-20 00:39:56 +0000996def : Pat<(extload iaddr:$src, i8),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000997 (LBZ iaddr:$src)>;
Chris Lattner4e85e642006-06-20 00:39:56 +0000998def : Pat<(extload xaddr:$src, i8),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000999 (LBZX xaddr:$src)>;
Chris Lattner4e85e642006-06-20 00:39:56 +00001000def : Pat<(extload iaddr:$src, i16),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001001 (LHZ iaddr:$src)>;
Chris Lattner4e85e642006-06-20 00:39:56 +00001002def : Pat<(extload xaddr:$src, i16),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001003 (LHZX xaddr:$src)>;
Chris Lattner4e85e642006-06-20 00:39:56 +00001004def : Pat<(extload iaddr:$src, f32),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001005 (FMRSD (LFS iaddr:$src))>;
Chris Lattner4e85e642006-06-20 00:39:56 +00001006def : Pat<(extload xaddr:$src, f32),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001007 (FMRSD (LFSX xaddr:$src))>;
1008
Chris Lattnerb22a04d2006-03-25 07:51:43 +00001009include "PPCInstrAltivec.td"
Chris Lattner956f43c2006-06-16 20:22:01 +00001010include "PPCInstr64Bit.td"