blob: cfdb3780acce160cda01061bc0b9472fea880d92 [file] [log] [blame]
Chris Lattnerf3799972005-10-14 23:40:39 +00001//===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf3799972005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattnere6115b32005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner51269842006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
23def SDT_PPCShiftOp : SDTypeProfile<1, 2, [ // PPCshl, PPCsra, PPCsrl
24 SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisVT<2, i32>
25]>;
26def SDT_PPCCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
Chris Lattner51269842006-03-01 05:50:56 +000027
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000028def SDT_PPCvperm : SDTypeProfile<1, 3, [
29 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
30]>;
31
Chris Lattnera17b1552006-03-31 05:13:27 +000032def SDT_PPCvcmp : SDTypeProfile<1, 3, [
Chris Lattner6d92cad2006-03-26 10:06:40 +000033 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>
34]>;
35
Chris Lattner90564f22006-04-18 17:59:36 +000036def SDT_PPCcondbr : SDTypeProfile<0, 3, [
Chris Lattner18258c62006-11-17 22:37:34 +000037 SDTCisVT<0, i32>, SDTCisVT<2, OtherVT>
Chris Lattner90564f22006-04-18 17:59:36 +000038]>;
39
Chris Lattnerd9989382006-07-10 20:56:58 +000040def SDT_PPClbrx : SDTypeProfile<1, 3, [
41 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>, SDTCisVT<3, OtherVT>
42]>;
43def SDT_PPCstbrx : SDTypeProfile<0, 4, [
44 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>, SDTCisVT<3, OtherVT>
45]>;
46
Chris Lattner51269842006-03-01 05:50:56 +000047//===----------------------------------------------------------------------===//
Chris Lattnere6115b32005-10-25 20:41:46 +000048// PowerPC specific DAG Nodes.
49//
50
51def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
52def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
53def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Chris Lattner51269842006-03-01 05:50:56 +000054def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx, [SDNPHasChain]>;
Chris Lattnere6115b32005-10-25 20:41:46 +000055
Chris Lattner9c73f092005-10-25 20:55:47 +000056def PPCfsel : SDNode<"PPCISD::FSEL",
57 // Type constraint for fsel.
58 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
59 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +000060
Nate Begeman993aeb22005-12-13 22:55:22 +000061def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
62def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
63def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
64def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner860e8862005-11-17 07:30:41 +000065
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000066def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattnerb2177b92006-03-19 06:55:52 +000067
Chris Lattner4172b102005-12-06 02:10:38 +000068// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
69// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattner4172b102005-12-06 02:10:38 +000070def PPCsrl : SDNode<"PPCISD::SRL" , SDT_PPCShiftOp>;
71def PPCsra : SDNode<"PPCISD::SRA" , SDT_PPCShiftOp>;
72def PPCshl : SDNode<"PPCISD::SHL" , SDT_PPCShiftOp>;
73
Chris Lattnerecfe55e2006-03-22 05:30:33 +000074def PPCextsw_32 : SDNode<"PPCISD::EXTSW_32" , SDTIntUnaryOp>;
75def PPCstd_32 : SDNode<"PPCISD::STD_32" , SDTStore, [SDNPHasChain]>;
76
Chris Lattner937a79d2005-12-04 19:01:59 +000077// These are target-independent nodes, but have target-specific formats.
Evan Chengbb7b8442006-08-11 09:03:33 +000078def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeq,
79 [SDNPHasChain, SDNPOutFlag]>;
80def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeq,
81 [SDNPHasChain, SDNPOutFlag]>;
Chris Lattner937a79d2005-12-04 19:01:59 +000082
Chris Lattner2e6b77d2006-06-27 18:36:44 +000083def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +000084def PPCcall_Macho : SDNode<"PPCISD::CALL_Macho", SDT_PPCCall,
Chris Lattner9f0bc652007-02-25 05:34:32 +000085 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +000086def PPCcall_ELF : SDNode<"PPCISD::CALL_ELF", SDT_PPCCall,
Chris Lattner9a2a4972006-05-17 06:01:33 +000087 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +000088def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall,
89 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattner9f0bc652007-02-25 05:34:32 +000090def PPCbctrl_Macho : SDNode<"PPCISD::BCTRL_Macho", SDTRet,
91 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
92
93def PPCbctrl_ELF : SDNode<"PPCISD::BCTRL_ELF", SDTRet,
Chris Lattnerc703a8f2006-05-17 19:00:46 +000094 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattner9a2a4972006-05-17 06:01:33 +000095
Chris Lattnerc703a8f2006-05-17 19:00:46 +000096def retflag : SDNode<"PPCISD::RET_FLAG", SDTRet,
Evan Cheng6da8d992006-01-09 18:28:21 +000097 [SDNPHasChain, SDNPOptInFlag]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +000098
Chris Lattnera17b1552006-03-31 05:13:27 +000099def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>;
100def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutFlag]>;
Chris Lattner6d92cad2006-03-26 10:06:40 +0000101
Chris Lattner90564f22006-04-18 17:59:36 +0000102def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr,
103 [SDNPHasChain, SDNPOptInFlag]>;
104
Chris Lattnerd9989382006-07-10 20:56:58 +0000105def PPClbrx : SDNode<"PPCISD::LBRX", SDT_PPClbrx, [SDNPHasChain]>;
106def PPCstbrx : SDNode<"PPCISD::STBRX", SDT_PPCstbrx, [SDNPHasChain]>;
107
Jim Laskey2f616bf2006-11-16 22:43:37 +0000108// Instructions to support dynamic alloca.
109def SDTDynOp : SDTypeProfile<1, 2, []>;
110def PPCdynalloc : SDNode<"PPCISD::DYNALLOC", SDTDynOp, [SDNPHasChain]>;
111
Chris Lattner47f01f12005-09-08 19:50:41 +0000112//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +0000113// PowerPC specific transformation functions and pattern fragments.
114//
Nate Begeman8d948322005-10-19 01:12:32 +0000115
Nate Begeman2d5aff72005-10-19 18:42:01 +0000116def SHL32 : SDNodeXForm<imm, [{
117 // Transformation function: 31 - imm
118 return getI32Imm(31 - N->getValue());
119}]>;
120
Nate Begeman2d5aff72005-10-19 18:42:01 +0000121def SRL32 : SDNodeXForm<imm, [{
122 // Transformation function: 32 - imm
123 return N->getValue() ? getI32Imm(32 - N->getValue()) : getI32Imm(0);
124}]>;
125
Chris Lattner2eb25172005-09-09 00:39:56 +0000126def LO16 : SDNodeXForm<imm, [{
127 // Transformation function: get the low 16 bits.
128 return getI32Imm((unsigned short)N->getValue());
129}]>;
130
131def HI16 : SDNodeXForm<imm, [{
132 // Transformation function: shift the immediate value down into the low bits.
133 return getI32Imm((unsigned)N->getValue() >> 16);
134}]>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000135
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000136def HA16 : SDNodeXForm<imm, [{
137 // Transformation function: shift the immediate value down into the low bits.
138 signed int Val = N->getValue();
139 return getI32Imm((Val - (signed short)Val) >> 16);
140}]>;
Nate Begemanf42f1332006-09-22 05:01:56 +0000141def MB : SDNodeXForm<imm, [{
142 // Transformation function: get the start bit of a mask
143 unsigned mb, me;
144 (void)isRunOfOnes((unsigned)N->getValue(), mb, me);
145 return getI32Imm(mb);
146}]>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000147
Nate Begemanf42f1332006-09-22 05:01:56 +0000148def ME : SDNodeXForm<imm, [{
149 // Transformation function: get the end bit of a mask
150 unsigned mb, me;
151 (void)isRunOfOnes((unsigned)N->getValue(), mb, me);
152 return getI32Imm(me);
153}]>;
154def maskimm32 : PatLeaf<(imm), [{
155 // maskImm predicate - True if immediate is a run of ones.
156 unsigned mb, me;
157 if (N->getValueType(0) == MVT::i32)
158 return isRunOfOnes((unsigned)N->getValue(), mb, me);
159 else
160 return false;
161}]>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000162
Chris Lattner3e63ead2005-09-08 17:33:10 +0000163def immSExt16 : PatLeaf<(imm), [{
164 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
165 // field. Used by instructions like 'addi'.
Chris Lattner7f7b346e2006-06-20 23:21:20 +0000166 if (N->getValueType(0) == MVT::i32)
167 return (int32_t)N->getValue() == (short)N->getValue();
168 else
169 return (int64_t)N->getValue() == (short)N->getValue();
Chris Lattner3e63ead2005-09-08 17:33:10 +0000170}]>;
Chris Lattnerbfde0802005-09-08 17:40:49 +0000171def immZExt16 : PatLeaf<(imm), [{
172 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
173 // field. Used by instructions like 'ori'.
Chris Lattner7f7b346e2006-06-20 23:21:20 +0000174 return (uint64_t)N->getValue() == (unsigned short)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000175}], LO16>;
176
Chris Lattner0ea70b22006-06-20 22:34:10 +0000177// imm16Shifted* - These match immediates where the low 16-bits are zero. There
178// are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are
179// identical in 32-bit mode, but in 64-bit mode, they return true if the
180// immediate fits into a sign/zero extended 32-bit immediate (with the low bits
181// clear).
182def imm16ShiftedZExt : PatLeaf<(imm), [{
183 // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the
184 // immediate are set. Used by instructions like 'xoris'.
185 return (N->getValue() & ~uint64_t(0xFFFF0000)) == 0;
186}], HI16>;
187
188def imm16ShiftedSExt : PatLeaf<(imm), [{
189 // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the
190 // immediate are set. Used by instructions like 'addis'. Identical to
191 // imm16ShiftedZExt in 32-bit mode.
Chris Lattnerdd583432006-06-20 21:39:30 +0000192 if (N->getValue() & 0xFFFF) return false;
193 if (N->getValueType(0) == MVT::i32)
194 return true;
195 // For 64-bit, make sure it is sext right.
196 return N->getValue() == (uint64_t)(int)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000197}], HI16>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000198
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000199
Chris Lattner47f01f12005-09-08 19:50:41 +0000200//===----------------------------------------------------------------------===//
201// PowerPC Flag Definitions.
202
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000203class isPPC64 { bit PPC64 = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +0000204class isDOT {
205 list<Register> Defs = [CR0];
206 bit RC = 1;
207}
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000208
Chris Lattner302bf9c2006-11-08 02:13:12 +0000209class RegConstraint<string C> {
210 string Constraints = C;
211}
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000212class NoEncode<string E> {
213 string DisableEncoding = E;
214}
Chris Lattner47f01f12005-09-08 19:50:41 +0000215
216
217//===----------------------------------------------------------------------===//
218// PowerPC Operand Definitions.
Chris Lattner7bb424f2004-08-14 23:27:29 +0000219
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000220def s5imm : Operand<i32> {
221 let PrintMethod = "printS5ImmOperand";
222}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000223def u5imm : Operand<i32> {
Nate Begemanc3306122004-08-21 05:56:39 +0000224 let PrintMethod = "printU5ImmOperand";
225}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000226def u6imm : Operand<i32> {
Nate Begeman07aada82004-08-30 02:28:06 +0000227 let PrintMethod = "printU6ImmOperand";
228}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000229def s16imm : Operand<i32> {
Nate Begemaned428532004-09-04 05:00:00 +0000230 let PrintMethod = "printS16ImmOperand";
231}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000232def u16imm : Operand<i32> {
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000233 let PrintMethod = "printU16ImmOperand";
234}
Chris Lattner841d12d2005-10-18 16:51:22 +0000235def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
236 let PrintMethod = "printS16X4ImmOperand";
237}
Chris Lattner1e484782005-12-04 18:42:54 +0000238def target : Operand<OtherVT> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000239 let PrintMethod = "printBranchOperand";
240}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000241def calltarget : Operand<iPTR> {
Chris Lattner3e7f86a2005-11-17 19:16:08 +0000242 let PrintMethod = "printCallOperand";
243}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000244def aaddr : Operand<iPTR> {
Nate Begeman422b0ce2005-11-16 00:48:01 +0000245 let PrintMethod = "printAbsAddrOperand";
246}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000247def piclabel: Operand<iPTR> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000248 let PrintMethod = "printPICLabel";
249}
Nate Begemaned428532004-09-04 05:00:00 +0000250def symbolHi: Operand<i32> {
251 let PrintMethod = "printSymbolHi";
252}
253def symbolLo: Operand<i32> {
254 let PrintMethod = "printSymbolLo";
255}
Nate Begemanadeb43d2005-07-20 22:42:00 +0000256def crbitm: Operand<i8> {
257 let PrintMethod = "printcrbitm";
258}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000259// Address operands
Chris Lattner059ca0f2006-06-16 21:01:35 +0000260def memri : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000261 let PrintMethod = "printMemRegImm";
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000262 let MIOperandInfo = (ops i32imm:$imm, ptr_rc:$reg);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000263}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000264def memrr : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000265 let PrintMethod = "printMemRegReg";
Chris Lattner66d7ebb2006-06-16 21:29:03 +0000266 let MIOperandInfo = (ops ptr_rc, ptr_rc);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000267}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000268def memrix : Operand<iPTR> { // memri where the imm is shifted 2 bits.
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000269 let PrintMethod = "printMemRegImmShifted";
Chris Lattner0851b4f2006-11-15 19:55:13 +0000270 let MIOperandInfo = (ops i32imm:$imm, ptr_rc:$reg);
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000271}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000272
Chris Lattner6fc40072006-11-04 05:42:48 +0000273// PowerPC Predicate operand. 20 = (0<<5)|20 = always, CR0 is a dummy reg
Chris Lattneraf53a872006-11-04 05:27:39 +0000274// that doesn't matter.
Chris Lattner6fc40072006-11-04 05:42:48 +0000275def pred : PredicateOperand<(ops imm, CRRC), (ops (i32 20), CR0)> {
Chris Lattneraf53a872006-11-04 05:27:39 +0000276 let PrintMethod = "printPredicateOperand";
277}
Chris Lattner0638b262006-11-03 23:53:25 +0000278
Chris Lattnera613d262006-01-12 02:05:36 +0000279// Define PowerPC specific addressing mode.
Evan Chengaf9db752006-10-11 21:03:53 +0000280def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", [], []>;
281def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", [], []>;
282def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[], []>;
283def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmShift", [], []>; // "std"
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000284
Chris Lattner74531e42006-11-16 00:41:37 +0000285/// This is just the offset part of iaddr, used for preinc.
286def iaddroff : ComplexPattern<iPTR, 1, "SelectAddrImmOffs", [], []>;
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000287
Evan Cheng8c75ef92005-12-14 22:07:12 +0000288//===----------------------------------------------------------------------===//
289// PowerPC Instruction Predicate Definitions.
Evan Cheng6a3bfd92005-12-20 20:08:53 +0000290def FPContractions : Predicate<"!NoExcessFPPrecision">;
Chris Lattner47f01f12005-09-08 19:50:41 +0000291
Chris Lattner6a5339b2006-11-14 18:44:47 +0000292
Chris Lattner47f01f12005-09-08 19:50:41 +0000293//===----------------------------------------------------------------------===//
294// PowerPC Instruction Definitions.
295
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000296// Pseudo-instructions:
Chris Lattner47f01f12005-09-08 19:50:41 +0000297
Chris Lattner88d211f2006-03-12 09:13:49 +0000298let hasCtrlDep = 1 in {
Chris Lattner937a79d2005-12-04 19:01:59 +0000299def ADJCALLSTACKDOWN : Pseudo<(ops u16imm:$amt),
Chris Lattner54689662006-09-27 02:55:21 +0000300 "${:comment} ADJCALLSTACKDOWN",
Chris Lattner1e5e9742006-10-12 17:56:34 +0000301 [(callseq_start imm:$amt)]>, Imp<[R1],[R1]>;
Chris Lattner937a79d2005-12-04 19:01:59 +0000302def ADJCALLSTACKUP : Pseudo<(ops u16imm:$amt),
Chris Lattner54689662006-09-27 02:55:21 +0000303 "${:comment} ADJCALLSTACKUP",
Chris Lattner1e5e9742006-10-12 17:56:34 +0000304 [(callseq_end imm:$amt)]>, Imp<[R1],[R1]>;
Chris Lattner1877ec92006-03-13 21:52:10 +0000305
306def UPDATE_VRSAVE : Pseudo<(ops GPRC:$rD, GPRC:$rS),
307 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000308}
Jim Laskey2f616bf2006-11-16 22:43:37 +0000309
310def DYNALLOC : Pseudo<(ops GPRC:$result, GPRC:$negsize, memri:$fpsi),
311 "${:comment} DYNALLOC $result, $negsize, $fpsi",
312 [(set GPRC:$result,
313 (PPCdynalloc GPRC:$negsize, iaddr:$fpsi))]>,
314 Imp<[R1],[R1]>;
315
Chris Lattner54689662006-09-27 02:55:21 +0000316def IMPLICIT_DEF_GPRC: Pseudo<(ops GPRC:$rD),"${:comment}IMPLICIT_DEF_GPRC $rD",
Chris Lattner6e61ca62005-10-25 21:03:41 +0000317 [(set GPRC:$rD, (undef))]>;
Chris Lattner54689662006-09-27 02:55:21 +0000318def IMPLICIT_DEF_F8 : Pseudo<(ops F8RC:$rD), "${:comment} IMPLICIT_DEF_F8 $rD",
Chris Lattner6e61ca62005-10-25 21:03:41 +0000319 [(set F8RC:$rD, (undef))]>;
Chris Lattner54689662006-09-27 02:55:21 +0000320def IMPLICIT_DEF_F4 : Pseudo<(ops F4RC:$rD), "${:comment} IMPLICIT_DEF_F4 $rD",
Chris Lattner6e61ca62005-10-25 21:03:41 +0000321 [(set F4RC:$rD, (undef))]>;
Chris Lattner7a823bd2005-02-15 20:26:49 +0000322
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000323// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
324// scheduler into a branch sequence.
Chris Lattner88d211f2006-03-12 09:13:49 +0000325let usesCustomDAGSchedInserter = 1, // Expanded by the scheduler.
326 PPC970_Single = 1 in {
Chris Lattnerc08f9022006-06-27 00:04:13 +0000327 def SELECT_CC_I4 : Pseudo<(ops GPRC:$dst, CRRC:$cond, GPRC:$T, GPRC:$F,
Chris Lattner54689662006-09-27 02:55:21 +0000328 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
329 []>;
Chris Lattnerc08f9022006-06-27 00:04:13 +0000330 def SELECT_CC_I8 : Pseudo<(ops G8RC:$dst, CRRC:$cond, G8RC:$T, G8RC:$F,
Chris Lattner54689662006-09-27 02:55:21 +0000331 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
332 []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000333 def SELECT_CC_F4 : Pseudo<(ops F4RC:$dst, CRRC:$cond, F4RC:$T, F4RC:$F,
Chris Lattner54689662006-09-27 02:55:21 +0000334 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
335 []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000336 def SELECT_CC_F8 : Pseudo<(ops F8RC:$dst, CRRC:$cond, F8RC:$T, F8RC:$F,
Chris Lattner54689662006-09-27 02:55:21 +0000337 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
338 []>;
Chris Lattner710ff322006-04-08 22:45:08 +0000339 def SELECT_CC_VRRC: Pseudo<(ops VRRC:$dst, CRRC:$cond, VRRC:$T, VRRC:$F,
Chris Lattner54689662006-09-27 02:55:21 +0000340 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
341 []>;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000342}
343
Chris Lattner594f4c62006-10-13 19:10:34 +0000344let isTerminator = 1, isBarrier = 1, noResults = 1, PPC970_Unit = 7 in {
Evan Cheng6da8d992006-01-09 18:28:21 +0000345 let isReturn = 1 in
Chris Lattnerdf4ed632006-11-17 22:10:59 +0000346 def BLR : XLForm_2_br<19, 16, 0, (ops pred:$p),
Chris Lattner6fc40072006-11-04 05:42:48 +0000347 "b${p:cc}lr ${p:reg}", BrB,
348 [(retflag)]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +0000349 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr", BrB, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +0000350}
351
Chris Lattneraf53a872006-11-04 05:27:39 +0000352
Chris Lattner6a5339b2006-11-14 18:44:47 +0000353
Chris Lattner7a823bd2005-02-15 20:26:49 +0000354let Defs = [LR] in
Chris Lattner88d211f2006-03-12 09:13:49 +0000355 def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label", []>,
356 PPC970_Unit_BRU;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000357
Chris Lattner88d211f2006-03-12 09:13:49 +0000358let isBranch = 1, isTerminator = 1, hasCtrlDep = 1,
359 noResults = 1, PPC970_Unit = 7 in {
Chris Lattner594f4c62006-10-13 19:10:34 +0000360 let isBarrier = 1 in {
Chris Lattner1e484782005-12-04 18:42:54 +0000361 def B : IForm<18, 0, 0, (ops target:$dst),
362 "b $dst", BrB,
363 [(br bb:$dst)]>;
Chris Lattner594f4c62006-10-13 19:10:34 +0000364 }
Chris Lattnerdd998852004-11-22 23:07:01 +0000365
Chris Lattner18258c62006-11-17 22:37:34 +0000366 // BCC represents an arbitrary conditional branch on a predicate.
367 // FIXME: should be able to write a pattern for PPCcondbranch, but can't use
368 // a two-value operand where a dag node expects two operands. :(
Chris Lattner54e853b2006-11-18 00:32:03 +0000369 def BCC : BForm<16, 0, 0, (ops pred:$cond, target:$dst),
370 "b${cond:cc} ${cond:reg}, $dst"
371 /*[(PPCcondbranch CRRC:$crS, imm:$opc, bb:$dst)]*/>;
Misha Brukmanb2edb442004-06-28 18:23:35 +0000372}
373
Chris Lattner9f0bc652007-02-25 05:34:32 +0000374// Macho ABI Calls.
Chris Lattner88d211f2006-03-12 09:13:49 +0000375let isCall = 1, noResults = 1, PPC970_Unit = 7,
Misha Brukman5fa2b022004-06-29 23:37:36 +0000376 // All calls clobber the non-callee saved registers...
Misha Brukmanc661c302004-06-30 22:00:45 +0000377 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
378 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattnerbe80fc82006-03-16 22:35:59 +0000379 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
Chris Lattner1f24df62005-08-22 22:32:13 +0000380 LR,CTR,
Misha Brukmanc661c302004-06-30 22:00:45 +0000381 CR0,CR1,CR5,CR6,CR7] in {
382 // Convenient aliases for call instructions
Chris Lattner9f0bc652007-02-25 05:34:32 +0000383 def BL_Macho : IForm<18, 0, 1,
384 (ops calltarget:$func, variable_ops),
385 "bl $func", BrB, []>; // See Pat patterns below.
386 def BLA_Macho : IForm<18, 1, 1,
387 (ops aaddr:$func, variable_ops),
388 "bla $func", BrB, [(PPCcall_Macho (i32 imm:$func))]>;
389 def BCTRL_Macho : XLForm_2_ext<19, 528, 20, 0, 1,
390 (ops variable_ops),
391 "bctrl", BrB,
392 [(PPCbctrl_Macho)]>;
393}
394
395// ELF ABI Calls.
396let isCall = 1, noResults = 1, PPC970_Unit = 7,
397 // All calls clobber the non-callee saved registers...
398 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
399 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,
400 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
401 LR,CTR,
402 CR0,CR1,CR5,CR6,CR7] in {
403 // Convenient aliases for call instructions
404 def BL_ELF : IForm<18, 0, 1,
405 (ops calltarget:$func, variable_ops),
406 "bl $func", BrB, []>; // See Pat patterns below.
407 def BLA_ELF : IForm<18, 1, 1,
408 (ops aaddr:$func, variable_ops),
409 "bla $func", BrB,
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +0000410 [(PPCcall_ELF (i32 imm:$func))]>;
Chris Lattner9f0bc652007-02-25 05:34:32 +0000411 def BCTRL_ELF : XLForm_2_ext<19, 528, 20, 0, 1,
412 (ops variable_ops),
413 "bctrl", BrB,
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +0000414 [(PPCbctrl_ELF)]>;
Misha Brukman5fa2b022004-06-29 23:37:36 +0000415}
416
Chris Lattner001db452006-06-06 21:29:23 +0000417// DCB* instructions.
Chris Lattnere90c5372006-10-24 01:08:42 +0000418def DCBA : DCB_Form<758, 0, (ops memrr:$dst),
419 "dcba $dst", LdStDCBF, [(int_ppc_dcba xoaddr:$dst)]>,
420 PPC970_DGroup_Single;
421def DCBF : DCB_Form<86, 0, (ops memrr:$dst),
422 "dcbf $dst", LdStDCBF, [(int_ppc_dcbf xoaddr:$dst)]>,
423 PPC970_DGroup_Single;
424def DCBI : DCB_Form<470, 0, (ops memrr:$dst),
425 "dcbi $dst", LdStDCBF, [(int_ppc_dcbi xoaddr:$dst)]>,
426 PPC970_DGroup_Single;
427def DCBST : DCB_Form<54, 0, (ops memrr:$dst),
428 "dcbst $dst", LdStDCBF, [(int_ppc_dcbst xoaddr:$dst)]>,
429 PPC970_DGroup_Single;
430def DCBT : DCB_Form<278, 0, (ops memrr:$dst),
431 "dcbt $dst", LdStDCBF, [(int_ppc_dcbt xoaddr:$dst)]>,
432 PPC970_DGroup_Single;
433def DCBTST : DCB_Form<246, 0, (ops memrr:$dst),
434 "dcbtst $dst", LdStDCBF, [(int_ppc_dcbtst xoaddr:$dst)]>,
435 PPC970_DGroup_Single;
436def DCBZ : DCB_Form<1014, 0, (ops memrr:$dst),
437 "dcbz $dst", LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>,
438 PPC970_DGroup_Single;
439def DCBZL : DCB_Form<1014, 1, (ops memrr:$dst),
440 "dcbzl $dst", LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>,
441 PPC970_DGroup_Single;
Chris Lattner26e552b2006-11-14 19:19:53 +0000442
443//===----------------------------------------------------------------------===//
444// PPC32 Load Instructions.
Nate Begeman07aada82004-08-30 02:28:06 +0000445//
Chris Lattner26e552b2006-11-14 19:19:53 +0000446
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000447// Unindexed (r+i) Loads.
Chris Lattner88d211f2006-03-12 09:13:49 +0000448let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000449def LBZ : DForm_1<34, (ops GPRC:$rD, memri:$src),
450 "lbz $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000451 [(set GPRC:$rD, (zextloadi8 iaddr:$src))]>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000452def LHA : DForm_1<42, (ops GPRC:$rD, memri:$src),
453 "lha $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000454 [(set GPRC:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000455 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000456def LHZ : DForm_1<40, (ops GPRC:$rD, memri:$src),
457 "lhz $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000458 [(set GPRC:$rD, (zextloadi16 iaddr:$src))]>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000459def LWZ : DForm_1<32, (ops GPRC:$rD, memri:$src),
460 "lwz $rD, $src", LdStGeneral,
461 [(set GPRC:$rD, (load iaddr:$src))]>;
Chris Lattner302bf9c2006-11-08 02:13:12 +0000462
Chris Lattner6a944e22006-11-10 17:51:02 +0000463def LFS : DForm_1<48, (ops F4RC:$rD, memri:$src),
Chris Lattner4eab7142006-11-10 02:08:47 +0000464 "lfs $rD, $src", LdStLFDU,
465 [(set F4RC:$rD, (load iaddr:$src))]>;
Chris Lattner6a944e22006-11-10 17:51:02 +0000466def LFD : DForm_1<50, (ops F8RC:$rD, memri:$src),
Chris Lattner4eab7142006-11-10 02:08:47 +0000467 "lfd $rD, $src", LdStLFD,
468 [(set F8RC:$rD, (load iaddr:$src))]>;
469
Chris Lattner4eab7142006-11-10 02:08:47 +0000470
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000471// Unindexed (r+i) Loads with Update (preinc).
472def LBZU : DForm_1<35, (ops GPRC:$rD, ptr_rc:$ea_result, memri:$addr),
473 "lbzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000474 []>, RegConstraint<"$addr.reg = $ea_result">,
475 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000476
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000477def LHAU : DForm_1<43, (ops GPRC:$rD, ptr_rc:$ea_result, memri:$addr),
478 "lhau $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000479 []>, RegConstraint<"$addr.reg = $ea_result">,
480 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000481
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000482def LHZU : DForm_1<41, (ops GPRC:$rD, ptr_rc:$ea_result, memri:$addr),
483 "lhzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000484 []>, RegConstraint<"$addr.reg = $ea_result">,
485 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000486
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000487def LWZU : DForm_1<33, (ops GPRC:$rD, ptr_rc:$ea_result, memri:$addr),
488 "lwzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000489 []>, RegConstraint<"$addr.reg = $ea_result">,
490 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000491
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000492def LFSU : DForm_1<49, (ops F4RC:$rD, ptr_rc:$ea_result, memri:$addr),
493 "lfs $rD, $addr", LdStLFDU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000494 []>, RegConstraint<"$addr.reg = $ea_result">,
495 NoEncode<"$ea_result">;
496
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000497def LFDU : DForm_1<51, (ops F8RC:$rD, ptr_rc:$ea_result, memri:$addr),
498 "lfd $rD, $addr", LdStLFD,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000499 []>, RegConstraint<"$addr.reg = $ea_result">,
500 NoEncode<"$ea_result">;
Nate Begemanb816f022004-10-07 22:30:03 +0000501}
Chris Lattner302bf9c2006-11-08 02:13:12 +0000502
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000503// Indexed (r+r) Loads.
Chris Lattner26e552b2006-11-14 19:19:53 +0000504//
505let isLoad = 1, PPC970_Unit = 2 in {
506def LBZX : XForm_1<31, 87, (ops GPRC:$rD, memrr:$src),
507 "lbzx $rD, $src", LdStGeneral,
508 [(set GPRC:$rD, (zextloadi8 xaddr:$src))]>;
509def LHAX : XForm_1<31, 343, (ops GPRC:$rD, memrr:$src),
510 "lhax $rD, $src", LdStLHA,
511 [(set GPRC:$rD, (sextloadi16 xaddr:$src))]>,
512 PPC970_DGroup_Cracked;
513def LHZX : XForm_1<31, 279, (ops GPRC:$rD, memrr:$src),
514 "lhzx $rD, $src", LdStGeneral,
515 [(set GPRC:$rD, (zextloadi16 xaddr:$src))]>;
516def LWZX : XForm_1<31, 23, (ops GPRC:$rD, memrr:$src),
517 "lwzx $rD, $src", LdStGeneral,
518 [(set GPRC:$rD, (load xaddr:$src))]>;
519
520
521def LHBRX : XForm_1<31, 790, (ops GPRC:$rD, memrr:$src),
522 "lhbrx $rD, $src", LdStGeneral,
523 [(set GPRC:$rD, (PPClbrx xoaddr:$src, srcvalue:$sv, i16))]>;
524def LWBRX : XForm_1<31, 534, (ops GPRC:$rD, memrr:$src),
525 "lwbrx $rD, $src", LdStGeneral,
526 [(set GPRC:$rD, (PPClbrx xoaddr:$src, srcvalue:$sv, i32))]>;
527
528def LFSX : XForm_25<31, 535, (ops F4RC:$frD, memrr:$src),
529 "lfsx $frD, $src", LdStLFDU,
530 [(set F4RC:$frD, (load xaddr:$src))]>;
531def LFDX : XForm_25<31, 599, (ops F8RC:$frD, memrr:$src),
532 "lfdx $frD, $src", LdStLFDU,
533 [(set F8RC:$frD, (load xaddr:$src))]>;
534}
535
536//===----------------------------------------------------------------------===//
537// PPC32 Store Instructions.
538//
539
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000540// Unindexed (r+i) Stores.
Chris Lattner26e552b2006-11-14 19:19:53 +0000541let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000542def STB : DForm_1<38, (ops GPRC:$rS, memri:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000543 "stb $rS, $src", LdStGeneral,
544 [(truncstorei8 GPRC:$rS, iaddr:$src)]>;
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000545def STH : DForm_1<44, (ops GPRC:$rS, memri:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000546 "sth $rS, $src", LdStGeneral,
547 [(truncstorei16 GPRC:$rS, iaddr:$src)]>;
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000548def STW : DForm_1<36, (ops GPRC:$rS, memri:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000549 "stw $rS, $src", LdStGeneral,
550 [(store GPRC:$rS, iaddr:$src)]>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000551def STFS : DForm_1<52, (ops F4RC:$rS, memri:$dst),
552 "stfs $rS, $dst", LdStUX,
553 [(store F4RC:$rS, iaddr:$dst)]>;
554def STFD : DForm_1<54, (ops F8RC:$rS, memri:$dst),
555 "stfd $rS, $dst", LdStUX,
556 [(store F8RC:$rS, iaddr:$dst)]>;
557}
558
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000559// Unindexed (r+i) Stores with Update (preinc).
560let isStore = 1, PPC970_Unit = 2 in {
Chris Lattneref20fef2006-11-16 00:33:34 +0000561def STBU : DForm_1<39, (ops ptr_rc:$ea_res, GPRC:$rS,
562 symbolLo:$ptroff, ptr_rc:$ptrreg),
563 "stbu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000564 [(set ptr_rc:$ea_res,
565 (pre_truncsti8 GPRC:$rS, ptr_rc:$ptrreg,
566 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000567 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattner04038622006-11-16 01:01:28 +0000568def STHU : DForm_1<45, (ops ptr_rc:$ea_res, GPRC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000569 symbolLo:$ptroff, ptr_rc:$ptrreg),
570 "sthu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000571 [(set ptr_rc:$ea_res,
572 (pre_truncsti16 GPRC:$rS, ptr_rc:$ptrreg,
573 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000574 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
575def STWU : DForm_1<37, (ops ptr_rc:$ea_res, GPRC:$rS,
576 symbolLo:$ptroff, ptr_rc:$ptrreg),
577 "stwu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000578 [(set ptr_rc:$ea_res, (pre_store GPRC:$rS, ptr_rc:$ptrreg,
579 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000580 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
581def STFSU : DForm_1<37, (ops ptr_rc:$ea_res, F4RC:$rS,
582 symbolLo:$ptroff, ptr_rc:$ptrreg),
583 "stfsu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000584 [(set ptr_rc:$ea_res, (pre_store F4RC:$rS, ptr_rc:$ptrreg,
585 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000586 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
587def STFDU : DForm_1<37, (ops ptr_rc:$ea_res, F8RC:$rS,
588 symbolLo:$ptroff, ptr_rc:$ptrreg),
589 "stfdu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000590 [(set ptr_rc:$ea_res, (pre_store F8RC:$rS, ptr_rc:$ptrreg,
591 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000592 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000593}
594
595
Chris Lattner26e552b2006-11-14 19:19:53 +0000596// Indexed (r+r) Stores.
597//
598let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
599def STBX : XForm_8<31, 215, (ops GPRC:$rS, memrr:$dst),
600 "stbx $rS, $dst", LdStGeneral,
601 [(truncstorei8 GPRC:$rS, xaddr:$dst)]>,
602 PPC970_DGroup_Cracked;
603def STHX : XForm_8<31, 407, (ops GPRC:$rS, memrr:$dst),
604 "sthx $rS, $dst", LdStGeneral,
605 [(truncstorei16 GPRC:$rS, xaddr:$dst)]>,
606 PPC970_DGroup_Cracked;
607def STWX : XForm_8<31, 151, (ops GPRC:$rS, memrr:$dst),
608 "stwx $rS, $dst", LdStGeneral,
609 [(store GPRC:$rS, xaddr:$dst)]>,
610 PPC970_DGroup_Cracked;
611def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
612 "stwux $rS, $rA, $rB", LdStGeneral,
613 []>;
614def STHBRX: XForm_8<31, 918, (ops GPRC:$rS, memrr:$dst),
615 "sthbrx $rS, $dst", LdStGeneral,
616 [(PPCstbrx GPRC:$rS, xoaddr:$dst, srcvalue:$dummy, i16)]>,
617 PPC970_DGroup_Cracked;
618def STWBRX: XForm_8<31, 662, (ops GPRC:$rS, memrr:$dst),
619 "stwbrx $rS, $dst", LdStGeneral,
620 [(PPCstbrx GPRC:$rS, xoaddr:$dst, srcvalue:$dummy, i32)]>,
621 PPC970_DGroup_Cracked;
622
623def STFIWX: XForm_28<31, 983, (ops F8RC:$frS, memrr:$dst),
624 "stfiwx $frS, $dst", LdStUX,
625 [(PPCstfiwx F8RC:$frS, xoaddr:$dst)]>;
626def STFSX : XForm_28<31, 663, (ops F4RC:$frS, memrr:$dst),
627 "stfsx $frS, $dst", LdStUX,
628 [(store F4RC:$frS, xaddr:$dst)]>;
629def STFDX : XForm_28<31, 727, (ops F8RC:$frS, memrr:$dst),
630 "stfdx $frS, $dst", LdStUX,
631 [(store F8RC:$frS, xaddr:$dst)]>;
632}
633
634
635//===----------------------------------------------------------------------===//
636// PPC32 Arithmetic Instructions.
637//
Chris Lattner302bf9c2006-11-08 02:13:12 +0000638
Chris Lattner88d211f2006-03-12 09:13:49 +0000639let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner57226fb2005-04-19 04:59:28 +0000640def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000641 "addi $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000642 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000643def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000644 "addic $rD, $rA, $imm", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000645 [(set GPRC:$rD, (addc GPRC:$rA, immSExt16:$imm))]>,
646 PPC970_DGroup_Cracked;
Chris Lattner57226fb2005-04-19 04:59:28 +0000647def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000648 "addic. $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000649 []>;
Nate Begeman2497e632005-07-21 20:44:43 +0000650def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000651 "addis $rD, $rA, $imm", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000652 [(set GPRC:$rD, (add GPRC:$rA, imm16ShiftedSExt:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000653def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym),
Jim Laskey53842142005-10-19 19:51:16 +0000654 "la $rD, $sym($rA)", IntGeneral,
Chris Lattner490ad082005-11-17 17:52:01 +0000655 [(set GPRC:$rD, (add GPRC:$rA,
656 (PPClo tglobaladdr:$sym, 0)))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000657def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000658 "mulli $rD, $rA, $imm", IntMulLI,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000659 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000660def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000661 "subfic $rD, $rA, $imm", IntGeneral,
Nate Begeman79691bc2006-03-17 22:41:37 +0000662 [(set GPRC:$rD, (subc immSExt16:$imm, GPRC:$rA))]>;
Chris Lattnerbae5b3c2005-11-17 07:04:43 +0000663def LI : DForm_2_r0<14, (ops GPRC:$rD, symbolLo:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000664 "li $rD, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000665 [(set GPRC:$rD, immSExt16:$imm)]>;
Nate Begeman2497e632005-07-21 20:44:43 +0000666def LIS : DForm_2_r0<15, (ops GPRC:$rD, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000667 "lis $rD, $imm", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000668 [(set GPRC:$rD, imm16ShiftedSExt:$imm)]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000669}
Chris Lattner26e552b2006-11-14 19:19:53 +0000670
Chris Lattner88d211f2006-03-12 09:13:49 +0000671let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner57226fb2005-04-19 04:59:28 +0000672def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000673 "andi. $dst, $src1, $src2", IntGeneral,
Nate Begeman789fd422006-02-12 09:09:52 +0000674 [(set GPRC:$dst, (and GPRC:$src1, immZExt16:$src2))]>,
675 isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000676def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000677 "andis. $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000678 [(set GPRC:$dst, (and GPRC:$src1,imm16ShiftedZExt:$src2))]>,
Nate Begeman789fd422006-02-12 09:09:52 +0000679 isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000680def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000681 "ori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000682 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000683def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000684 "oris $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000685 [(set GPRC:$dst, (or GPRC:$src1, imm16ShiftedZExt:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000686def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000687 "xori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000688 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000689def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000690 "xoris $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000691 [(set GPRC:$dst, (xor GPRC:$src1,imm16ShiftedZExt:$src2))]>;
Nate Begeman09761222005-12-09 23:54:18 +0000692def NOP : DForm_4_zero<24, (ops), "nop", IntGeneral,
693 []>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000694def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000695 "cmpwi $crD, $rA, $imm", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000696def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000697 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000698}
Nate Begemaned428532004-09-04 05:00:00 +0000699
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000700
Chris Lattner88d211f2006-03-12 09:13:49 +0000701let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000702def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000703 "nand $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000704 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000705def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000706 "and $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000707 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000708def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000709 "andc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000710 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Chris Lattnerb410dc92006-06-20 23:18:58 +0000711def OR : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000712 "or $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000713 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000714def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000715 "nor $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000716 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000717def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000718 "orc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000719 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
720def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000721 "eqv $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000722 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000723def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000724 "xor $rA, $rS, $rB", IntGeneral,
Chris Lattner4e85e642006-06-20 00:39:56 +0000725 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000726def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000727 "slw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000728 [(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000729def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000730 "srw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000731 [(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000732def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000733 "sraw $rA, $rS, $rB", IntShift,
Chris Lattner4172b102005-12-06 02:10:38 +0000734 [(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000735}
Chris Lattner26e552b2006-11-14 19:19:53 +0000736
Chris Lattner88d211f2006-03-12 09:13:49 +0000737let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner883059f2005-04-19 05:15:18 +0000738def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +0000739 "srawi $rA, $rS, $SH", IntShift,
Chris Lattnerbd059822005-12-05 02:34:05 +0000740 [(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000741def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000742 "cntlzw $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000743 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000744def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000745 "extsb $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000746 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000747def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000748 "extsh $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000749 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000750
Chris Lattnere19d0b12005-04-19 04:51:30 +0000751def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000752 "cmpw $crD, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000753def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000754 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000755}
756let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +0000757//def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000758// "fcmpo $crD, $fA, $fB", FPCompare>;
Chris Lattner919c0322005-10-01 01:35:02 +0000759def FCMPUS : XForm_17<63, 0, (ops CRRC:$crD, F4RC:$fA, F4RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000760 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner919c0322005-10-01 01:35:02 +0000761def FCMPUD : XForm_17<63, 0, (ops CRRC:$crD, F8RC:$fA, F8RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000762 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000763
Chris Lattner919c0322005-10-01 01:35:02 +0000764def FCTIWZ : XForm_26<63, 15, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000765 "fctiwz $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000766 [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000767def FRSP : XForm_26<63, 12, (ops F4RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000768 "frsp $frD, $frB", FPGeneral,
Chris Lattner7cb64912005-10-14 04:55:50 +0000769 [(set F4RC:$frD, (fround F8RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000770def FSQRT : XForm_26<63, 22, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000771 "fsqrt $frD, $frB", FPSqrt,
Chris Lattner919c0322005-10-01 01:35:02 +0000772 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
773def FSQRTS : XForm_26<59, 22, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000774 "fsqrts $frD, $frB", FPSqrt,
Chris Lattnere0b2e632005-10-15 21:44:15 +0000775 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000776}
Chris Lattner919c0322005-10-01 01:35:02 +0000777
778/// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending.
Chris Lattner88d211f2006-03-12 09:13:49 +0000779///
780/// Note that these are defined as pseudo-ops on the PPC970 because they are
Chris Lattner9d5da1d2006-03-24 07:12:19 +0000781/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner88d211f2006-03-12 09:13:49 +0000782/// that they will fill slots (which could cause the load of a LSU reject to
783/// sneak into a d-group with a store).
Chris Lattner919c0322005-10-01 01:35:02 +0000784def FMRS : XForm_26<63, 72, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000785 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000786 []>, // (set F4RC:$frD, F4RC:$frB)
787 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +0000788def FMRD : XForm_26<63, 72, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000789 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000790 []>, // (set F8RC:$frD, F8RC:$frB)
791 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +0000792def FMRSD : XForm_26<63, 72, (ops F8RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000793 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000794 [(set F8RC:$frD, (fextend F4RC:$frB))]>,
795 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +0000796
Chris Lattner88d211f2006-03-12 09:13:49 +0000797let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +0000798// These are artificially split into two different forms, for 4/8 byte FP.
799def FABSS : XForm_26<63, 264, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000800 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000801 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
802def FABSD : XForm_26<63, 264, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000803 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000804 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
805def FNABSS : XForm_26<63, 136, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000806 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000807 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
808def FNABSD : XForm_26<63, 136, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000809 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000810 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
811def FNEGS : XForm_26<63, 40, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000812 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000813 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
814def FNEGD : XForm_26<63, 40, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000815 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000816 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000817}
Chris Lattner919c0322005-10-01 01:35:02 +0000818
Nate Begeman6b3dc552004-08-29 22:45:13 +0000819
Nate Begeman07aada82004-08-30 02:28:06 +0000820// XL-Form instructions. condition register logical ops.
821//
Chris Lattnere19d0b12005-04-19 04:51:30 +0000822def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA),
Chris Lattner88d211f2006-03-12 09:13:49 +0000823 "mcrf $BF, $BFA", BrMCR>,
824 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +0000825
Chris Lattner9f0bc652007-02-25 05:34:32 +0000826def CREQV : XLForm_1<19, 289, (ops CRRC:$CRD, CRRC:$CRA, CRRC:$CRB),
827 "creqv $CRD, $CRA, $CRB", BrCR,
828 []>;
829
830def SETCR : XLForm_1_ext<19, 289, (ops CRRC:$dst),
831 "creqv $dst, $dst, $dst", BrCR,
832 []>;
833
Chris Lattner88d211f2006-03-12 09:13:49 +0000834// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman07aada82004-08-30 02:28:06 +0000835//
Chris Lattner88d211f2006-03-12 09:13:49 +0000836def MFCTR : XFXForm_1_ext<31, 339, 9, (ops GPRC:$rT), "mfctr $rT", SprMFSPR>,
837 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000838let Pattern = [(PPCmtctr GPRC:$rS)] in {
Chris Lattner1877ec92006-03-13 21:52:10 +0000839def MTCTR : XFXForm_7_ext<31, 467, 9, (ops GPRC:$rS), "mtctr $rS", SprMTSPR>,
840 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000841}
Chris Lattner1877ec92006-03-13 21:52:10 +0000842
843def MTLR : XFXForm_7_ext<31, 467, 8, (ops GPRC:$rS), "mtlr $rS", SprMTSPR>,
844 PPC970_DGroup_First, PPC970_Unit_FXU;
Nate Begeman37efe672006-04-22 18:53:45 +0000845def MFLR : XFXForm_1_ext<31, 339, 8, (ops GPRC:$rT), "mflr $rT", SprMFSPR>,
Chris Lattner88d211f2006-03-12 09:13:49 +0000846 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000847
848// Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like
849// a GPR on the PPC970. As such, copies in and out have the same performance
850// characteristics as an OR instruction.
851def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (ops GPRC:$rS),
852 "mtspr 256, $rS", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +0000853 PPC970_DGroup_Single, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000854def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (ops GPRC:$rT),
855 "mfspr $rT, 256", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +0000856 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000857
Chris Lattner28b9cc22005-08-26 22:05:54 +0000858def MTCRF : XFXForm_5<31, 144, (ops crbitm:$FXM, GPRC:$rS),
Chris Lattner88d211f2006-03-12 09:13:49 +0000859 "mtcrf $FXM, $rS", BrMCRX>,
860 PPC970_MicroCode, PPC970_Unit_CRU;
Chris Lattner6d92cad2006-03-26 10:06:40 +0000861def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT", SprMFCR>,
862 PPC970_MicroCode, PPC970_Unit_CRU;
Nate Begeman7ac8e6b2005-11-29 22:42:50 +0000863def MFOCRF: XFXForm_5a<31, 19, (ops GPRC:$rT, crbitm:$FXM),
Chris Lattner88d211f2006-03-12 09:13:49 +0000864 "mfcr $rT, $FXM", SprMFCR>,
865 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +0000866
Chris Lattner88d211f2006-03-12 09:13:49 +0000867let PPC970_Unit = 1 in { // FXU Operations.
Nate Begeman07aada82004-08-30 02:28:06 +0000868
869// XO-Form instructions. Arithmetic instructions that can set overflow bit
870//
Nate Begeman1d9d7422005-10-18 00:28:58 +0000871def ADD4 : XOForm_1<31, 266, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000872 "add $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000873 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000874def ADDC : XOForm_1<31, 10, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000875 "addc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000876 [(set GPRC:$rT, (addc GPRC:$rA, GPRC:$rB))]>,
877 PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000878def ADDE : XOForm_1<31, 138, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000879 "adde $rT, $rA, $rB", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000880 [(set GPRC:$rT, (adde GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000881def DIVW : XOForm_1<31, 491, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000882 "divw $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +0000883 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000884 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000885def DIVWU : XOForm_1<31, 459, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000886 "divwu $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +0000887 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000888 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000889def MULHW : XOForm_1<31, 75, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000890 "mulhw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000891 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000892def MULHWU : XOForm_1<31, 11, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000893 "mulhwu $rT, $rA, $rB", IntMulHWU,
Chris Lattner218a15d2005-09-02 21:18:00 +0000894 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000895def MULLW : XOForm_1<31, 235, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000896 "mullw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000897 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000898def SUBF : XOForm_1<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000899 "subf $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000900 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000901def SUBFC : XOForm_1<31, 8, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000902 "subfc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000903 [(set GPRC:$rT, (subc GPRC:$rB, GPRC:$rA))]>,
904 PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000905def SUBFE : XOForm_1<31, 136, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000906 "subfe $rT, $rA, $rB", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000907 [(set GPRC:$rT, (sube GPRC:$rB, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000908def ADDME : XOForm_3<31, 234, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000909 "addme $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000910 [(set GPRC:$rT, (adde GPRC:$rA, immAllOnes))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000911def ADDZE : XOForm_3<31, 202, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000912 "addze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000913 [(set GPRC:$rT, (adde GPRC:$rA, 0))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000914def NEG : XOForm_3<31, 104, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000915 "neg $rT, $rA", IntGeneral,
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000916 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
Nate Begeman551bf3f2006-02-17 05:43:56 +0000917def SUBFME : XOForm_3<31, 232, 0, (ops GPRC:$rT, GPRC:$rA),
918 "subfme $rT, $rA", IntGeneral,
919 [(set GPRC:$rT, (sube immAllOnes, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000920def SUBFZE : XOForm_3<31, 200, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000921 "subfze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000922 [(set GPRC:$rT, (sube 0, GPRC:$rA))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000923}
Nate Begeman07aada82004-08-30 02:28:06 +0000924
925// A-Form instructions. Most of the instructions executed in the FPU are of
926// this type.
927//
Chris Lattner88d211f2006-03-12 09:13:49 +0000928let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner14522e32005-04-19 05:21:30 +0000929def FMADD : AForm_1<63, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000930 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000931 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000932 [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000933 F8RC:$FRB))]>,
934 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000935def FMADDS : AForm_1<59, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000936 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000937 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000938 [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000939 F4RC:$FRB))]>,
940 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000941def FMSUB : AForm_1<63, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000942 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000943 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000944 [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000945 F8RC:$FRB))]>,
946 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000947def FMSUBS : AForm_1<59, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000948 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000949 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000950 [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000951 F4RC:$FRB))]>,
952 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000953def FNMADD : AForm_1<63, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000954 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000955 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000956 [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000957 F8RC:$FRB)))]>,
958 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000959def FNMADDS : AForm_1<59, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000960 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000961 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000962 [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000963 F4RC:$FRB)))]>,
964 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000965def FNMSUB : AForm_1<63, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000966 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000967 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000968 [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000969 F8RC:$FRB)))]>,
970 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000971def FNMSUBS : AForm_1<59, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000972 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000973 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000974 [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000975 F4RC:$FRB)))]>,
976 Requires<[FPContractions]>;
Chris Lattner43f07a42005-10-02 07:07:49 +0000977// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
978// having 4 of these, force the comparison to always be an 8-byte double (code
979// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner867940d2005-10-02 06:58:23 +0000980// and 4/8 byte forms for the result and operand type..
Chris Lattner43f07a42005-10-02 07:07:49 +0000981def FSELD : AForm_1<63, 23,
982 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000983 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +0000984 [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>;
Chris Lattner43f07a42005-10-02 07:07:49 +0000985def FSELS : AForm_1<63, 23,
Chris Lattner867940d2005-10-02 06:58:23 +0000986 (ops F4RC:$FRT, F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000987 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +0000988 [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000989def FADD : AForm_2<63, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000990 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000991 "fadd $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000992 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000993def FADDS : AForm_2<59, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000994 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000995 "fadds $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000996 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000997def FDIV : AForm_2<63, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000998 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000999 "fdiv $FRT, $FRA, $FRB", FPDivD,
Chris Lattner919c0322005-10-01 01:35:02 +00001000 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001001def FDIVS : AForm_2<59, 18,
Chris Lattner919c0322005-10-01 01:35:02 +00001002 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001003 "fdivs $FRT, $FRA, $FRB", FPDivS,
Chris Lattnerdff06f42005-10-02 07:46:28 +00001004 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001005def FMUL : AForm_3<63, 25,
Chris Lattner919c0322005-10-01 01:35:02 +00001006 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001007 "fmul $FRT, $FRA, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +00001008 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001009def FMULS : AForm_3<59, 25,
Chris Lattner919c0322005-10-01 01:35:02 +00001010 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001011 "fmuls $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +00001012 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001013def FSUB : AForm_2<63, 20,
Chris Lattner919c0322005-10-01 01:35:02 +00001014 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001015 "fsub $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001016 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001017def FSUBS : AForm_2<59, 20,
Chris Lattner919c0322005-10-01 01:35:02 +00001018 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001019 "fsubs $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +00001020 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001021}
Nate Begeman07aada82004-08-30 02:28:06 +00001022
Chris Lattner88d211f2006-03-12 09:13:49 +00001023let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemancc8bd9c2004-08-31 02:28:08 +00001024// M-Form instructions. rotate and mask instructions.
1025//
Chris Lattner8e28b5c2006-11-15 23:24:18 +00001026let isCommutable = 1 in {
Chris Lattner043870d2005-09-09 18:17:41 +00001027// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattner14522e32005-04-19 05:21:30 +00001028def RLWIMI : MForm_2<20,
Nate Begeman2d4c98d2004-10-16 20:43:38 +00001029 (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Jim Laskey53842142005-10-19 19:51:16 +00001030 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
Chris Lattner8e28b5c2006-11-15 23:24:18 +00001031 []>, PPC970_DGroup_Cracked, RegConstraint<"$rSi = $rA">,
1032 NoEncode<"$rSi">;
Nate Begeman2d4c98d2004-10-16 20:43:38 +00001033}
Chris Lattner14522e32005-04-19 05:21:30 +00001034def RLWINM : MForm_2<21,
Nate Begemancc8bd9c2004-08-31 02:28:08 +00001035 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001036 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +00001037 []>;
Chris Lattner14522e32005-04-19 05:21:30 +00001038def RLWINMo : MForm_2<21,
Nate Begeman9f833d32005-04-12 00:10:02 +00001039 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001040 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +00001041 []>, isDOT, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +00001042def RLWNM : MForm_2<23,
Nate Begemancd08e4c2005-04-09 20:09:12 +00001043 (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001044 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +00001045 []>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001046}
Nate Begemancc8bd9c2004-08-31 02:28:08 +00001047
Chris Lattner3c0f9cc2006-03-20 06:15:45 +00001048
Chris Lattner2eb25172005-09-09 00:39:56 +00001049//===----------------------------------------------------------------------===//
Jim Laskeyf5395ce2005-12-16 22:45:29 +00001050// DWARF Pseudo Instructions
1051//
1052
Jim Laskeyabf6d172006-01-05 01:25:28 +00001053def DWARF_LOC : Pseudo<(ops i32imm:$line, i32imm:$col, i32imm:$file),
Chris Lattner54689662006-09-27 02:55:21 +00001054 "${:comment} .loc $file, $line, $col",
Jim Laskeyf5395ce2005-12-16 22:45:29 +00001055 [(dwarf_loc (i32 imm:$line), (i32 imm:$col),
Jim Laskeyabf6d172006-01-05 01:25:28 +00001056 (i32 imm:$file))]>;
1057
Jim Laskeyf5395ce2005-12-16 22:45:29 +00001058//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +00001059// PowerPC Instruction Patterns
1060//
1061
Chris Lattner30e21a42005-09-26 22:20:16 +00001062// Arbitrary immediate support. Implement in terms of LIS/ORI.
1063def : Pat<(i32 imm:$imm),
1064 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner91da8622005-09-28 17:13:15 +00001065
1066// Implement the 'not' operation with the NOR instruction.
1067def NOT : Pat<(not GPRC:$in),
1068 (NOR GPRC:$in, GPRC:$in)>;
1069
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001070// ADD an arbitrary immediate.
1071def : Pat<(add GPRC:$in, imm:$imm),
1072 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
1073// OR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +00001074def : Pat<(or GPRC:$in, imm:$imm),
1075 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001076// XOR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +00001077def : Pat<(xor GPRC:$in, imm:$imm),
1078 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman551bf3f2006-02-17 05:43:56 +00001079// SUBFIC
Nate Begeman79691bc2006-03-17 22:41:37 +00001080def : Pat<(sub immSExt16:$imm, GPRC:$in),
Nate Begeman551bf3f2006-02-17 05:43:56 +00001081 (SUBFIC GPRC:$in, imm:$imm)>;
Chris Lattner8be1fa52005-10-19 01:38:02 +00001082
Chris Lattner956f43c2006-06-16 20:22:01 +00001083// SHL/SRL
Chris Lattnerbd059822005-12-05 02:34:05 +00001084def : Pat<(shl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001085 (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>;
Chris Lattnerbd059822005-12-05 02:34:05 +00001086def : Pat<(srl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001087 (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>;
Nate Begeman2d5aff72005-10-19 18:42:01 +00001088
Nate Begeman35ef9132006-01-11 21:21:00 +00001089// ROTL
1090def : Pat<(rotl GPRC:$in, GPRC:$sh),
1091 (RLWNM GPRC:$in, GPRC:$sh, 0, 31)>;
1092def : Pat<(rotl GPRC:$in, (i32 imm:$imm)),
1093 (RLWINM GPRC:$in, imm:$imm, 0, 31)>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001094
Nate Begemanf42f1332006-09-22 05:01:56 +00001095// RLWNM
1096def : Pat<(and (rotl GPRC:$in, GPRC:$sh), maskimm32:$imm),
1097 (RLWNM GPRC:$in, GPRC:$sh, (MB maskimm32:$imm), (ME maskimm32:$imm))>;
1098
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001099// Calls
Chris Lattner9f0bc652007-02-25 05:34:32 +00001100def : Pat<(PPCcall_Macho (i32 tglobaladdr:$dst)),
1101 (BL_Macho tglobaladdr:$dst)>;
Chris Lattner1fa3d9e2007-02-25 19:20:53 +00001102def : Pat<(PPCcall_Macho (i32 texternalsym:$dst)),
1103 (BL_Macho texternalsym:$dst)>;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +00001104def : Pat<(PPCcall_ELF (i32 tglobaladdr:$dst)),
Chris Lattner1fa3d9e2007-02-25 19:20:53 +00001105 (BL_ELF tglobaladdr:$dst)>;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001106def : Pat<(PPCcall_ELF (i32 texternalsym:$dst)),
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +00001107 (BL_ELF texternalsym:$dst)>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001108
Chris Lattner860e8862005-11-17 07:30:41 +00001109// Hi and Lo for Darwin Global Addresses.
Chris Lattnerd717b192005-12-11 07:45:47 +00001110def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
1111def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
1112def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
1113def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Nate Begeman37efe672006-04-22 18:53:45 +00001114def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>;
1115def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>;
Chris Lattner490ad082005-11-17 17:52:01 +00001116def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)),
1117 (ADDIS GPRC:$in, tglobaladdr:$g)>;
Nate Begeman28a6b022005-12-10 02:36:00 +00001118def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)),
1119 (ADDIS GPRC:$in, tconstpool:$g)>;
Nate Begeman37efe672006-04-22 18:53:45 +00001120def : Pat<(add GPRC:$in, (PPChi tjumptable:$g, 0)),
1121 (ADDIS GPRC:$in, tjumptable:$g)>;
Chris Lattner860e8862005-11-17 07:30:41 +00001122
Nate Begemana07da922005-12-14 22:54:33 +00001123// Fused negative multiply subtract, alternate pattern
1124def : Pat<(fsub F8RC:$B, (fmul F8RC:$A, F8RC:$C)),
1125 (FNMSUB F8RC:$A, F8RC:$C, F8RC:$B)>,
1126 Requires<[FPContractions]>;
1127def : Pat<(fsub F4RC:$B, (fmul F4RC:$A, F4RC:$C)),
1128 (FNMSUBS F4RC:$A, F4RC:$C, F4RC:$B)>,
1129 Requires<[FPContractions]>;
1130
Chris Lattner4172b102005-12-06 02:10:38 +00001131// Standard shifts. These are represented separately from the real shifts above
1132// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
1133// amounts.
1134def : Pat<(sra GPRC:$rS, GPRC:$rB),
1135 (SRAW GPRC:$rS, GPRC:$rB)>;
1136def : Pat<(srl GPRC:$rS, GPRC:$rB),
1137 (SRW GPRC:$rS, GPRC:$rB)>;
1138def : Pat<(shl GPRC:$rS, GPRC:$rB),
1139 (SLW GPRC:$rS, GPRC:$rB)>;
1140
Evan Cheng466685d2006-10-09 20:57:25 +00001141def : Pat<(zextloadi1 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001142 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001143def : Pat<(zextloadi1 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001144 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001145def : Pat<(extloadi1 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001146 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001147def : Pat<(extloadi1 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001148 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001149def : Pat<(extloadi8 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001150 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001151def : Pat<(extloadi8 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001152 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001153def : Pat<(extloadi16 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001154 (LHZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001155def : Pat<(extloadi16 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001156 (LHZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001157def : Pat<(extloadf32 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001158 (FMRSD (LFS iaddr:$src))>;
Evan Cheng466685d2006-10-09 20:57:25 +00001159def : Pat<(extloadf32 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001160 (FMRSD (LFSX xaddr:$src))>;
1161
Chris Lattnerb22a04d2006-03-25 07:51:43 +00001162include "PPCInstrAltivec.td"
Chris Lattner956f43c2006-06-16 20:22:01 +00001163include "PPCInstr64Bit.td"