blob: 841d198c84130e4a1dd61a7ce484f17782d8f7c2 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrThumb.td - Thumb support for ARM ---------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Thumb specific DAG Nodes.
16//
17
18def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000019 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
20 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000023 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000024}]>;
25def imm_comp_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000026 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000027}]>;
28
29
30/// imm0_7 predicate - True if the 32-bit immediate is in the range [0,7].
31def imm0_7 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000032 return (uint32_t)N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000033}]>;
34def imm0_7_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000035 return (uint32_t)-N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000036}], imm_neg_XFORM>;
37
38def imm0_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000039 return (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000040}]>;
41def imm0_255_comp : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000042 return ~((uint32_t)N->getZExtValue()) < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000043}]>;
44
45def imm8_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000046 return (uint32_t)N->getZExtValue() >= 8 && (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000047}]>;
48def imm8_255_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000049 unsigned Val = -N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +000050 return Val >= 8 && Val < 256;
51}], imm_neg_XFORM>;
52
53// Break imm's up into two pieces: an immediate + a left shift.
54// This uses thumb_immshifted to match and thumb_immshifted_val and
55// thumb_immshifted_shamt to get the val/shift pieces.
56def thumb_immshifted : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000057 return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue());
Evan Chenga8e29892007-01-19 07:51:42 +000058}]>;
59
60def thumb_immshifted_val : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000061 unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000062 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000063}]>;
64
65def thumb_immshifted_shamt : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000066 unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000067 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000068}]>;
69
Evan Cheng2ef9c8a2009-11-19 06:57:41 +000070// Scaled 4 immediate.
71def t_imm_s4 : Operand<i32> {
72 let PrintMethod = "printThumbS4ImmOperand";
73}
74
Evan Chenga8e29892007-01-19 07:51:42 +000075// Define Thumb specific addressing modes.
76
Bill Wendlingef4a68b2010-11-30 07:44:32 +000077def MemModeThumbAsmOperand : AsmOperandClass {
78 let Name = "MemModeThumb";
79 let SuperClasses = [];
80}
81
Evan Chenga8e29892007-01-19 07:51:42 +000082// t_addrmode_rr := reg + reg
83//
84def t_addrmode_rr : Operand<i32>,
85 ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> {
86 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000087 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +000088}
89
Evan Chengc38f2bc2007-01-23 22:59:13 +000090// t_addrmode_s4 := reg + reg
91// reg + imm5 * 4
Evan Chenga8e29892007-01-19 07:51:42 +000092//
Evan Chengc38f2bc2007-01-23 22:59:13 +000093def t_addrmode_s4 : Operand<i32>,
94 ComplexPattern<i32, 3, "SelectThumbAddrModeS4", []> {
Bill Wendlingef4a68b2010-11-30 07:44:32 +000095 string EncoderMethod = "getAddrModeS4OpValue";
Evan Chengc38f2bc2007-01-23 22:59:13 +000096 let PrintMethod = "printThumbAddrModeS4Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000097 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Bill Wendlingef4a68b2010-11-30 07:44:32 +000098 let ParserMatchClass = MemModeThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +000099}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000100
101// t_addrmode_s2 := reg + reg
102// reg + imm5 * 2
103//
104def t_addrmode_s2 : Operand<i32>,
105 ComplexPattern<i32, 3, "SelectThumbAddrModeS2", []> {
Bill Wendling1fd374e2010-11-30 22:57:21 +0000106 string EncoderMethod = "getAddrModeS2OpValue";
Evan Chengc38f2bc2007-01-23 22:59:13 +0000107 let PrintMethod = "printThumbAddrModeS2Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000108 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Bill Wendling1fd374e2010-11-30 22:57:21 +0000109 let ParserMatchClass = MemModeThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000110}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000111
112// t_addrmode_s1 := reg + reg
113// reg + imm5
114//
115def t_addrmode_s1 : Operand<i32>,
116 ComplexPattern<i32, 3, "SelectThumbAddrModeS1", []> {
Bill Wendling1fd374e2010-11-30 22:57:21 +0000117 string EncoderMethod = "getAddrModeS1OpValue";
Evan Chengc38f2bc2007-01-23 22:59:13 +0000118 let PrintMethod = "printThumbAddrModeS1Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000119 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Bill Wendling1fd374e2010-11-30 22:57:21 +0000120 let ParserMatchClass = MemModeThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000121}
122
123// t_addrmode_sp := sp + imm8 * 4
124//
125def t_addrmode_sp : Operand<i32>,
126 ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> {
127 let PrintMethod = "printThumbAddrModeSPOperand";
Jakob Stoklund Olesenc5b7ef12010-01-13 00:43:06 +0000128 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Bill Wendling1fd374e2010-11-30 22:57:21 +0000129 let ParserMatchClass = MemModeThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000130}
131
132//===----------------------------------------------------------------------===//
133// Miscellaneous Instructions.
134//
135
Jim Grosbach4642ad32010-02-22 23:10:38 +0000136// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
137// from removing one half of the matched pairs. That breaks PEI, which assumes
138// these will always be in pairs, and asserts if it finds otherwise. Better way?
139let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Cheng44bec522007-05-15 01:29:07 +0000140def tADJCALLSTACKUP :
Bill Wendlinga8981662010-11-19 22:02:18 +0000141 PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary,
142 [(ARMcallseq_end imm:$amt1, imm:$amt2)]>,
143 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000144
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000145def tADJCALLSTACKDOWN :
Bill Wendlinga8981662010-11-19 22:02:18 +0000146 PseudoInst<(outs), (ins i32imm:$amt), NoItinerary,
147 [(ARMcallseq_start imm:$amt)]>,
148 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000149}
Evan Cheng44bec522007-05-15 01:29:07 +0000150
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000151// T1Disassembly - A simple class to make encoding some disassembly patterns
152// easier and less verbose.
Bill Wendlinga46a4932010-11-29 22:15:03 +0000153class T1Disassembly<bits<2> op1, bits<8> op2>
154 : T1Encoding<0b101111> {
155 let Inst{9-8} = op1;
156 let Inst{7-0} = op2;
157}
158
Johnny Chenbd2c6232010-02-25 03:28:51 +0000159def tNOP : T1pI<(outs), (ins), NoItinerary, "nop", "",
160 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000161 T1Disassembly<0b11, 0x00>; // A8.6.110
Johnny Chenbd2c6232010-02-25 03:28:51 +0000162
Johnny Chend86d2692010-02-25 17:51:03 +0000163def tYIELD : T1pI<(outs), (ins), NoItinerary, "yield", "",
164 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000165 T1Disassembly<0b11, 0x10>; // A8.6.410
Johnny Chend86d2692010-02-25 17:51:03 +0000166
167def tWFE : T1pI<(outs), (ins), NoItinerary, "wfe", "",
168 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000169 T1Disassembly<0b11, 0x20>; // A8.6.408
Johnny Chend86d2692010-02-25 17:51:03 +0000170
171def tWFI : T1pI<(outs), (ins), NoItinerary, "wfi", "",
172 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000173 T1Disassembly<0b11, 0x30>; // A8.6.409
Johnny Chend86d2692010-02-25 17:51:03 +0000174
175def tSEV : T1pI<(outs), (ins), NoItinerary, "sev", "",
176 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000177 T1Disassembly<0b11, 0x40>; // A8.6.157
178
179// The i32imm operand $val can be used by a debugger to store more information
180// about the breakpoint.
181def tBKPT : T1I<(outs), (ins i32imm:$val), NoItinerary, "bkpt\t$val",
182 [/* For disassembly only; pattern left blank */]>,
183 T1Disassembly<0b10, {?,?,?,?,?,?,?,?}> {
184 // A8.6.22
185 bits<8> val;
186 let Inst{7-0} = val;
187}
Johnny Chend86d2692010-02-25 17:51:03 +0000188
189def tSETENDBE : T1I<(outs), (ins), NoItinerary, "setend\tbe",
190 [/* For disassembly only; pattern left blank */]>,
191 T1Encoding<0b101101> {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000192 // A8.6.156
Johnny Chend86d2692010-02-25 17:51:03 +0000193 let Inst{9-5} = 0b10010;
Bill Wendlinga8981662010-11-19 22:02:18 +0000194 let Inst{4} = 1;
195 let Inst{3} = 1; // Big-Endian
196 let Inst{2-0} = 0b000;
Johnny Chend86d2692010-02-25 17:51:03 +0000197}
198
199def tSETENDLE : T1I<(outs), (ins), NoItinerary, "setend\tle",
200 [/* For disassembly only; pattern left blank */]>,
201 T1Encoding<0b101101> {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000202 // A8.6.156
Johnny Chend86d2692010-02-25 17:51:03 +0000203 let Inst{9-5} = 0b10010;
Bill Wendlinga8981662010-11-19 22:02:18 +0000204 let Inst{4} = 1;
205 let Inst{3} = 0; // Little-Endian
206 let Inst{2-0} = 0b000;
Johnny Chend86d2692010-02-25 17:51:03 +0000207}
208
Johnny Chen93042d12010-03-02 18:14:57 +0000209// Change Processor State is a system instruction -- for disassembly only.
210// The singleton $opt operand contains the following information:
211// opt{4-0} = mode ==> don't care
212// opt{5} = changemode ==> 0 (false for 16-bit Thumb instr)
213// opt{8-6} = AIF from Inst{2-0}
214// opt{10-9} = 1:imod from Inst{4} with 0b10 as enable and 0b11 as disable
215//
216// The opt{4-0} and opt{5} sub-fields are to accommodate 32-bit Thumb and ARM
217// CPS which has more options.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000218def tCPS : T1I<(outs), (ins cps_opt:$opt), NoItinerary, "cps$opt",
Johnny Chen93042d12010-03-02 18:14:57 +0000219 [/* For disassembly only; pattern left blank */]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000220 T1Misc<0b0110011> {
221 // A8.6.38 & B6.1.1
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000222 let Inst{3} = 0;
223 // FIXME: Finish encoding.
Bill Wendling849f2e32010-11-29 00:18:15 +0000224}
Johnny Chen93042d12010-03-02 18:14:57 +0000225
Evan Cheng35d6c412009-08-04 23:47:55 +0000226// For both thumb1 and thumb2.
Chris Lattnera4a3a5e2010-10-31 19:15:18 +0000227let isNotDuplicable = 1, isCodeGenOnly = 1 in
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000228def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr, "",
Bill Wendling0ae28e42010-11-19 22:37:33 +0000229 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000230 T1Special<{0,0,?,?}> {
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000231 // A8.6.6
Bill Wendling0ae28e42010-11-19 22:37:33 +0000232 bits<3> dst;
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000233 let Inst{6-3} = 0b1111; // Rm = pc
Bill Wendling0ae28e42010-11-19 22:37:33 +0000234 let Inst{2-0} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000235}
Evan Chenga8e29892007-01-19 07:51:42 +0000236
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000237// PC relative add (ADR).
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000238def tADDrPCi : T1I<(outs tGPR:$dst), (ins t_imm_s4:$rhs), IIC_iALUi,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000239 "add\t$dst, pc, $rhs", []>,
240 T1Encoding<{1,0,1,0,0,?}> {
241 // A6.2 & A8.6.10
242 bits<3> dst;
243 bits<8> rhs;
244 let Inst{10-8} = dst;
245 let Inst{7-0} = rhs;
Jim Grosbach663e3392010-08-30 19:49:58 +0000246}
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000247
Bill Wendling0ae28e42010-11-19 22:37:33 +0000248// ADD <Rd>, sp, #<imm8>
249// This is rematerializable, which is particularly useful for taking the
250// address of locals.
251let isReMaterializable = 1 in
252def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, t_imm_s4:$rhs), IIC_iALUi,
253 "add\t$dst, $sp, $rhs", []>,
254 T1Encoding<{1,0,1,0,1,?}> {
255 // A6.2 & A8.6.8
256 bits<3> dst;
257 bits<8> rhs;
258 let Inst{10-8} = dst;
259 let Inst{7-0} = rhs;
260}
261
262// ADD sp, sp, #<imm7>
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000263def tADDspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000264 "add\t$dst, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000265 T1Misc<{0,0,0,0,0,?,?}> {
266 // A6.2.5 & A8.6.8
267 bits<7> rhs;
268 let Inst{6-0} = rhs;
269}
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000270
Bill Wendling0ae28e42010-11-19 22:37:33 +0000271// SUB sp, sp, #<imm7>
272// FIXME: The encoding and the ASM string don't match up.
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000273def tSUBspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000274 "sub\t$dst, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000275 T1Misc<{0,0,0,0,1,?,?}> {
276 // A6.2.5 & A8.6.214
277 bits<7> rhs;
278 let Inst{6-0} = rhs;
279}
Evan Cheng86198642009-08-07 00:34:42 +0000280
Bill Wendling0ae28e42010-11-19 22:37:33 +0000281// ADD <Rm>, sp
David Goodwin5d598aa2009-08-19 18:00:44 +0000282def tADDrSP : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000283 "add\t$dst, $rhs", []>,
284 T1Special<{0,0,?,?}> {
Bill Wendling0ae28e42010-11-19 22:37:33 +0000285 // A8.6.9 Encoding T1
286 bits<4> dst;
287 let Inst{7} = dst{3};
288 let Inst{6-3} = 0b1101;
289 let Inst{2-0} = dst{2-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000290}
Evan Cheng86198642009-08-07 00:34:42 +0000291
Bill Wendling0ae28e42010-11-19 22:37:33 +0000292// ADD sp, <Rm>
David Goodwin5d598aa2009-08-19 18:00:44 +0000293def tADDspr : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000294 "add\t$dst, $rhs", []>,
295 T1Special<{0,0,?,?}> {
296 // A8.6.9 Encoding T2
Bill Wendling0ae28e42010-11-19 22:37:33 +0000297 bits<4> dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000298 let Inst{7} = 1;
Bill Wendling0ae28e42010-11-19 22:37:33 +0000299 let Inst{6-3} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000300 let Inst{2-0} = 0b101;
301}
Evan Cheng86198642009-08-07 00:34:42 +0000302
Evan Chenga8e29892007-01-19 07:51:42 +0000303//===----------------------------------------------------------------------===//
304// Control Flow Instructions.
305//
306
Jim Grosbachc732adf2009-09-30 01:35:11 +0000307let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
Bill Wendling602890d2010-11-19 01:33:10 +0000308 def tBX_RET : TI<(outs), (ins), IIC_Br, "bx\tlr",
309 [(ARMretflag)]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000310 T1Special<{1,1,0,?}> {
311 // A6.2.3 & A8.6.25
Johnny Chend68e1192009-12-15 17:24:14 +0000312 let Inst{6-3} = 0b1110; // Rm = lr
Bill Wendling602890d2010-11-19 01:33:10 +0000313 let Inst{2-0} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +0000314 }
Bill Wendling602890d2010-11-19 01:33:10 +0000315
Evan Cheng9d945f72007-02-01 01:49:46 +0000316 // Alternative return instruction used by vararg functions.
Bill Wendling602890d2010-11-19 01:33:10 +0000317 def tBX_RET_vararg : TI<(outs), (ins tGPR:$Rm),
318 IIC_Br, "bx\t$Rm",
319 []>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000320 T1Special<{1,1,0,?}> {
321 // A6.2.3 & A8.6.25
Bill Wendling602890d2010-11-19 01:33:10 +0000322 bits<4> Rm;
323 let Inst{6-3} = Rm;
324 let Inst{2-0} = 0b000;
325 }
Evan Cheng9d945f72007-02-01 01:49:46 +0000326}
Evan Chenga8e29892007-01-19 07:51:42 +0000327
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000328// Indirect branches
329let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Bill Wendling602890d2010-11-19 01:33:10 +0000330 def tBRIND : TI<(outs), (ins GPR:$Rm), IIC_Br, "mov\tpc, $Rm",
331 [(brind GPR:$Rm)]>,
Bill Wendling12280382010-11-19 23:14:32 +0000332 T1Special<{1,0,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000333 // A8.6.97
Bill Wendling602890d2010-11-19 01:33:10 +0000334 bits<4> Rm;
Bill Wendling849f2e32010-11-29 00:18:15 +0000335 let Inst{7} = 1; // <Rd> = Inst{7:2-0} = pc
Bill Wendling602890d2010-11-19 01:33:10 +0000336 let Inst{6-3} = Rm;
Bill Wendling12280382010-11-19 23:14:32 +0000337 let Inst{2-0} = 0b111;
Johnny Chend68e1192009-12-15 17:24:14 +0000338 }
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000339}
340
Evan Chenga8e29892007-01-19 07:51:42 +0000341// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000342let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
343 hasExtraDefRegAllocReq = 1 in
Bill Wendling602890d2010-11-19 01:33:10 +0000344def tPOP_RET : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000345 IIC_iPop_Br,
Bill Wendling602890d2010-11-19 01:33:10 +0000346 "pop${p}\t$regs", []>,
347 T1Misc<{1,1,0,?,?,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000348 // A8.6.121
Bill Wendling602890d2010-11-19 01:33:10 +0000349 bits<16> regs;
Bill Wendling849f2e32010-11-29 00:18:15 +0000350 let Inst{8} = regs{15}; // registers = P:'0000000':register_list
Bill Wendling602890d2010-11-19 01:33:10 +0000351 let Inst{7-0} = regs{7-0};
352}
Evan Chenga8e29892007-01-19 07:51:42 +0000353
Evan Cheng1e0eab12010-11-29 22:43:27 +0000354// All calls clobber the non-callee saved registers. SP is marked as
355// a use to prevent stack-pointer assignments that appear immediately
356// before calls from potentially appearing dead.
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000357let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000358 // On non-Darwin platforms R9 is callee-saved.
Evan Cheng756da122009-07-22 06:46:53 +0000359 Defs = [R0, R1, R2, R3, R12, LR,
360 D0, D1, D2, D3, D4, D5, D6, D7,
361 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000362 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
363 Uses = [SP] in {
Evan Chengb6207242009-08-01 00:16:10 +0000364 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000365 def tBL : TIx2<0b11110, 0b11, 1,
Jim Grosbach64171712010-02-16 21:07:46 +0000366 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000367 "bl\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000368 [(ARMtcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000369 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000370
Evan Chengb6207242009-08-01 00:16:10 +0000371 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000372 def tBLXi : TIx2<0b11110, 0b11, 0,
Jim Grosbach64171712010-02-16 21:07:46 +0000373 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000374 "blx\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000375 [(ARMcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000376 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000377
Evan Chengb6207242009-08-01 00:16:10 +0000378 // Also used for Thumb2
Jim Grosbach64171712010-02-16 21:07:46 +0000379 def tBLXr : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000380 "blx\t$func",
Evan Chengb6207242009-08-01 00:16:10 +0000381 [(ARMtcall GPR:$func)]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000382 Requires<[IsThumb, HasV5T, IsNotDarwin]>,
383 T1Special<{1,1,1,?}>; // A6.2.3 & A8.6.24;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000384
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000385 // ARMv4T
Chris Lattner4d1189f2010-11-01 00:46:16 +0000386 let isCodeGenOnly = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +0000387 def tBX : TIx2<{?,?,?,?,?}, {?,?}, ?,
Jim Grosbach64171712010-02-16 21:07:46 +0000388 (outs), (ins tGPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000389 "mov\tlr, pc\n\tbx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000390 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000391 Requires<[IsThumb, IsThumb1Only, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000392}
393
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000394let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000395 // On Darwin R9 is call-clobbered.
396 // R7 is marked as a use to prevent frame-pointer assignments from being
397 // moved above / below calls.
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000398 Defs = [R0, R1, R2, R3, R9, R12, LR,
399 D0, D1, D2, D3, D4, D5, D6, D7,
400 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000401 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
402 Uses = [R7, SP] in {
Evan Chengb6207242009-08-01 00:16:10 +0000403 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000404 def tBLr9 : TIx2<0b11110, 0b11, 1,
Bill Wendling849f2e32010-11-29 00:18:15 +0000405 (outs), (ins pred:$p, i32imm:$func, variable_ops), IIC_Br,
406 "bl${p}\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000407 [(ARMtcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000408 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000409
Evan Chengb6207242009-08-01 00:16:10 +0000410 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000411 def tBLXi_r9 : TIx2<0b11110, 0b11, 0,
Bill Wendling849f2e32010-11-29 00:18:15 +0000412 (outs), (ins pred:$p, i32imm:$func, variable_ops), IIC_Br,
413 "blx${p}\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000414 [(ARMcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000415 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000416
Evan Chengb6207242009-08-01 00:16:10 +0000417 // Also used for Thumb2
Bill Wendling849f2e32010-11-29 00:18:15 +0000418 def tBLXr_r9 : TI<(outs), (ins pred:$p, GPR:$func, variable_ops), IIC_Br,
419 "blx${p}\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000420 [(ARMtcall GPR:$func)]>,
421 Requires<[IsThumb, HasV5T, IsDarwin]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000422 T1Special<{1,1,1,?}> {
423 // A6.2.3 & A8.6.24
424 bits<4> func;
425 let Inst{6-3} = func;
426 let Inst{2-0} = 0b000;
427 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000428
429 // ARMv4T
Chris Lattner4d1189f2010-11-01 00:46:16 +0000430 let isCodeGenOnly = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +0000431 def tBXr9 : TIx2<{?,?,?,?,?}, {?,?}, ?,
Jim Grosbach64171712010-02-16 21:07:46 +0000432 (outs), (ins tGPR:$func, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000433 "mov\tlr, pc\n\tbx\t$func",
434 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000435 Requires<[IsThumb, IsThumb1Only, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000436}
437
Evan Chengffbacca2007-07-21 00:34:19 +0000438let isBranch = 1, isTerminator = 1 in {
Evan Cheng3f8602c2007-05-16 21:53:43 +0000439 let isBarrier = 1 in {
440 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000441 def tB : T1I<(outs), (ins brtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000442 "b\t$target", [(br bb:$target)]>,
443 T1Encoding<{1,1,1,0,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000444
Evan Cheng225dfe92007-01-30 01:13:37 +0000445 // Far jump
Evan Cheng53c67c02009-08-07 05:45:07 +0000446 let Defs = [LR] in
Jim Grosbach64171712010-02-16 21:07:46 +0000447 def tBfar : TIx2<0b11110, 0b11, 1, (outs), (ins brtarget:$target), IIC_Br,
Jim Grosbach78890f42010-10-01 23:21:38 +0000448 "bl\t$target",[]>;
Evan Cheng225dfe92007-01-30 01:13:37 +0000449
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000450 def tBR_JTr : tPseudoInst<(outs),
451 (ins tGPR:$target, i32imm:$jt, i32imm:$id),
452 Size2Bytes, IIC_Br,
453 [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]> {
454 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Johnny Chenbbc71b22009-12-16 02:32:54 +0000455 }
Evan Cheng3f8602c2007-05-16 21:53:43 +0000456 }
Evan Chengd85ac4d2007-01-27 02:29:45 +0000457}
458
Evan Chengc85e8322007-07-05 07:13:32 +0000459// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000460// a two-value operand where a dag node expects two operands. :(
Evan Chengffbacca2007-07-21 00:34:19 +0000461let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000462 def tBcc : T1I<(outs), (ins brtarget:$target, pred:$cc), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000463 "b$cc\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +0000464 [/*(ARMbrcond bb:$target, imm:$cc)*/]>,
465 T1Encoding<{1,1,0,1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000466
Evan Chengde17fb62009-10-31 23:46:45 +0000467// Compare and branch on zero / non-zero
468let isBranch = 1, isTerminator = 1 in {
Bill Wendling12280382010-11-19 23:14:32 +0000469 def tCBZ : T1I<(outs), (ins tGPR:$Rn, brtarget:$target), IIC_Br,
470 "cbz\t$Rn, $target", []>,
471 T1Misc<{0,0,?,1,?,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000472 // A8.6.27
Bill Wendling12280382010-11-19 23:14:32 +0000473 bits<6> target;
474 bits<3> Rn;
475 let Inst{9} = target{5};
476 let Inst{7-3} = target{4-0};
477 let Inst{2-0} = Rn;
478 }
Evan Chengde17fb62009-10-31 23:46:45 +0000479
480 def tCBNZ : T1I<(outs), (ins tGPR:$cmp, brtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000481 "cbnz\t$cmp, $target", []>,
Bill Wendling12280382010-11-19 23:14:32 +0000482 T1Misc<{1,0,?,1,?,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000483 // A8.6.27
Bill Wendling12280382010-11-19 23:14:32 +0000484 bits<6> target;
485 bits<3> Rn;
486 let Inst{9} = target{5};
487 let Inst{7-3} = target{4-0};
488 let Inst{2-0} = Rn;
489 }
Evan Chengde17fb62009-10-31 23:46:45 +0000490}
491
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000492// A8.6.218 Supervisor Call (Software Interrupt) -- for disassembly only
493// A8.6.16 B: Encoding T1
494// If Inst{11-8} == 0b1111 then SEE SVC
Evan Cheng1e0eab12010-11-29 22:43:27 +0000495let isCall = 1, Uses = [SP] in
Bill Wendling6179c312010-11-20 00:53:35 +0000496def tSVC : T1pI<(outs), (ins i32imm:$imm), IIC_Br,
497 "svc", "\t$imm", []>, Encoding16 {
498 bits<8> imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000499 let Inst{15-12} = 0b1101;
Bill Wendling6179c312010-11-20 00:53:35 +0000500 let Inst{11-8} = 0b1111;
501 let Inst{7-0} = imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000502}
503
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000504// The assembler uses 0xDEFE for a trap instruction.
Evan Chengfb3611d2010-05-11 07:26:32 +0000505let isBarrier = 1, isTerminator = 1 in
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000506def tTRAP : TI<(outs), (ins), IIC_Br,
Jim Grosbach2e6ae132010-09-23 18:05:37 +0000507 "trap", [(trap)]>, Encoding16 {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000508 let Inst = 0xdefe;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000509}
510
Evan Chenga8e29892007-01-19 07:51:42 +0000511//===----------------------------------------------------------------------===//
512// Load Store Instructions.
513//
514
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000515let canFoldAsLoad = 1, isReMaterializable = 1 in
Bill Wendling1fd374e2010-11-30 22:57:21 +0000516def tLDR : // A8.6.60
517 T1pIEncode<0b100, (outs tGPR:$Rt), (ins t_addrmode_s4:$addr),
518 AddrModeT1_4, IIC_iLoad_r,
519 "ldr", "\t$Rt, $addr",
520 [(set tGPR:$Rt, (load t_addrmode_s4:$addr))]>;
Bill Wendling6179c312010-11-20 00:53:35 +0000521
Bill Wendling1fd374e2010-11-30 22:57:21 +0000522def tLDRi: // A8.6.57
523 T1pIEncodeImm<0b0110, 1, (outs tGPR:$Rt), (ins t_addrmode_s4:$addr),
524 AddrModeT1_4, IIC_iLoad_r,
525 "ldr", "\t$Rt, $addr",
526 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000527
Bill Wendling1fd374e2010-11-30 22:57:21 +0000528def tLDRB : // A8.6.64
529 T1pIEncode<0b110, (outs tGPR:$Rt), (ins t_addrmode_s1:$addr),
530 AddrModeT1_1, IIC_iLoad_bh_r,
531 "ldrb", "\t$Rt, $addr",
532 [(set tGPR:$Rt, (zextloadi8 t_addrmode_s1:$addr))]>;
533
534def tLDRBi : // A8.6.61
535 T1pIEncodeImm<0b0111, 1, (outs tGPR:$dst), (ins t_addrmode_s1:$addr),
536 AddrModeT1_1, IIC_iLoad_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000537 "ldrb", "\t$dst, $addr",
Bill Wendling1fd374e2010-11-30 22:57:21 +0000538 []>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000539
Bill Wendling1fd374e2010-11-30 22:57:21 +0000540def tLDRH : // A8.6.76
541 T1pIEncode<0b101, (outs tGPR:$dst), (ins t_addrmode_s2:$addr),
542 AddrModeT1_2, IIC_iLoad_bh_r,
543 "ldrh", "\t$dst, $addr",
544 [(set tGPR:$dst, (zextloadi16 t_addrmode_s2:$addr))]>;
545
546def tLDRHi: // A8.6.73
547 T1pIEncodeImm<0b1000, 1, (outs tGPR:$dst), (ins t_addrmode_s2:$addr),
548 AddrModeT1_2, IIC_iLoad_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000549 "ldrh", "\t$dst, $addr",
Bill Wendling1fd374e2010-11-30 22:57:21 +0000550 []>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000551
Evan Cheng2f297df2009-07-11 07:08:13 +0000552let AddedComplexity = 10 in
Bill Wendling1fd374e2010-11-30 22:57:21 +0000553def tLDRSB : // A8.6.80
554 T1pIEncode<0b011, (outs tGPR:$dst), (ins t_addrmode_rr:$addr),
555 AddrModeT1_1, IIC_iLoad_bh_r,
556 "ldrsb", "\t$dst, $addr",
557 [(set tGPR:$dst, (sextloadi8 t_addrmode_rr:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000558
Evan Cheng2f297df2009-07-11 07:08:13 +0000559let AddedComplexity = 10 in
Bill Wendling1fd374e2010-11-30 22:57:21 +0000560def tLDRSH : // A8.6.84
561 T1pIEncode<0b111, (outs tGPR:$dst), (ins t_addrmode_rr:$addr),
562 AddrModeT1_2, IIC_iLoad_bh_r,
563 "ldrsh", "\t$dst, $addr",
564 [(set tGPR:$dst, (sextloadi16 t_addrmode_rr:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000565
Dan Gohman15511cf2008-12-03 18:15:48 +0000566let canFoldAsLoad = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000567def tLDRspi : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
Evan Cheng699beba2009-10-27 00:08:59 +0000568 "ldr", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000569 [(set tGPR:$dst, (load t_addrmode_sp:$addr))]>,
570 T1LdStSP<{1,?,?}>;
Evan Cheng012f2d92007-01-24 08:53:17 +0000571
Evan Cheng8e59ea92007-02-07 00:06:56 +0000572// Special instruction for restore. It cannot clobber condition register
573// when it's expanded by eliminateCallFramePseudoInstr().
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000574let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000575def tRestore : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
Johnny Chend68e1192009-12-15 17:24:14 +0000576 "ldr", "\t$dst, $addr", []>,
577 T1LdStSP<{1,?,?}>;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000578
Evan Cheng012f2d92007-01-24 08:53:17 +0000579// Load tconstpool
Evan Cheng7883fa92009-11-04 00:00:39 +0000580// FIXME: Use ldr.n to work around a Darwin assembler bug.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000581let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000582def tLDRpci : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), IIC_iLoad_i,
Evan Chengb9f51cb2009-11-04 07:38:48 +0000583 "ldr", ".n\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000584 [(set tGPR:$dst, (load (ARMWrapper tconstpool:$addr)))]>,
585 T1Encoding<{0,1,0,0,1,?}>; // A6.2 & A8.6.59
Evan Chengfa775d02007-03-19 07:20:03 +0000586
587// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000588let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
589 isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000590def tLDRcp : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), IIC_iLoad_i,
Johnny Chend68e1192009-12-15 17:24:14 +0000591 "ldr", "\t$dst, $addr", []>,
592 T1LdStSP<{1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000593
Bill Wendling1fd374e2010-11-30 22:57:21 +0000594def tSTR : // A8.6.194
595 T1pIEncode<0b000, (outs), (ins tGPR:$src, t_addrmode_s4:$addr),
596 AddrModeT1_4, IIC_iStore_r,
597 "str", "\t$src, $addr",
598 [(store tGPR:$src, t_addrmode_s4:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000599
Bill Wendling1fd374e2010-11-30 22:57:21 +0000600def tSTRi : // A8.6.192
601 T1pIEncodeImm<0b0110, 0, (outs), (ins tGPR:$src, t_addrmode_s4:$addr),
602 AddrModeT1_4, IIC_iStore_r,
603 "str", "\t$src, $addr",
604 []>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000605
Bill Wendling1fd374e2010-11-30 22:57:21 +0000606def tSTRB : // A8.6.197
607 T1pIEncode<0b010, (outs), (ins tGPR:$src, t_addrmode_s1:$addr),
608 AddrModeT1_1, IIC_iStore_bh_r,
609 "strb", "\t$src, $addr",
610 [(truncstorei8 tGPR:$src, t_addrmode_s1:$addr)]>;
611
612def tSTRBi : // A8.6.195
613 T1pIEncodeImm<0b0111, 0, (outs), (ins tGPR:$src, t_addrmode_s1:$addr),
614 AddrModeT1_1, IIC_iStore_bh_r,
615 "strb", "\t$src, $addr",
616 []>;
617
618def tSTRH : // A8.6.207
619 T1pIEncode<0b001, (outs), (ins tGPR:$src, t_addrmode_s2:$addr),
620 AddrModeT1_2, IIC_iStore_bh_r,
621 "strh", "\t$src, $addr",
622 [(truncstorei16 tGPR:$src, t_addrmode_s2:$addr)]>;
623
624def tSTRHi : // A8.6.205
625 T1pIEncodeImm<0b1000, 0, (outs), (ins tGPR:$src, t_addrmode_s2:$addr),
626 AddrModeT1_2, IIC_iStore_bh_r,
627 "strh", "\t$src, $addr",
628 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000629
Evan Cheng0e55fd62010-09-30 01:08:25 +0000630def tSTRspi : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStore_i,
Evan Cheng699beba2009-10-27 00:08:59 +0000631 "str", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000632 [(store tGPR:$src, t_addrmode_sp:$addr)]>,
633 T1LdStSP<{0,?,?}>;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000634
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000635let mayStore = 1, neverHasSideEffects = 1 in {
Evan Cheng8e59ea92007-02-07 00:06:56 +0000636// Special instruction for spill. It cannot clobber condition register
637// when it's expanded by eliminateCallFramePseudoInstr().
Evan Cheng0e55fd62010-09-30 01:08:25 +0000638def tSpill : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStore_i,
Johnny Chend68e1192009-12-15 17:24:14 +0000639 "str", "\t$src, $addr", []>,
640 T1LdStSP<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000641}
642
643//===----------------------------------------------------------------------===//
644// Load / store multiple Instructions.
645//
646
Bill Wendling6c470b82010-11-13 09:09:38 +0000647multiclass thumb_ldst_mult<string asm, InstrItinClass itin,
648 InstrItinClass itin_upd, bits<6> T1Enc,
649 bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000650 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +0000651 T1I<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +0000652 itin, !strconcat(asm, "ia${p}\t$Rn, $regs"), []>,
Bill Wendling6179c312010-11-20 00:53:35 +0000653 T1Encoding<T1Enc> {
654 bits<3> Rn;
655 bits<8> regs;
656 let Inst{10-8} = Rn;
657 let Inst{7-0} = regs;
658 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000659 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +0000660 T1It<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +0000661 itin_upd, !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []>,
Bill Wendling6179c312010-11-20 00:53:35 +0000662 T1Encoding<T1Enc> {
663 bits<3> Rn;
664 bits<8> regs;
665 let Inst{10-8} = Rn;
666 let Inst{7-0} = regs;
667 }
Bill Wendling6c470b82010-11-13 09:09:38 +0000668}
669
Bill Wendling73fe34a2010-11-16 01:16:36 +0000670// These require base address to be written back or one of the loaded regs.
Bill Wendlingddc918b2010-11-13 10:57:02 +0000671let neverHasSideEffects = 1 in {
672
673let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
674defm tLDM : thumb_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu,
675 {1,1,0,0,1,?}, 1>;
676
677let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
678defm tSTM : thumb_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu,
679 {1,1,0,0,0,?}, 0>;
680
681} // neverHasSideEffects
Evan Cheng4b322e52009-08-11 21:11:32 +0000682
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000683let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in
Bill Wendling602890d2010-11-19 01:33:10 +0000684def tPOP : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000685 IIC_iPop,
Bill Wendling602890d2010-11-19 01:33:10 +0000686 "pop${p}\t$regs", []>,
687 T1Misc<{1,1,0,?,?,?,?}> {
688 bits<16> regs;
Bill Wendling602890d2010-11-19 01:33:10 +0000689 let Inst{8} = regs{15};
690 let Inst{7-0} = regs{7-0};
691}
Evan Cheng4b322e52009-08-11 21:11:32 +0000692
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000693let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in
Bill Wendling6179c312010-11-20 00:53:35 +0000694def tPUSH : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000695 IIC_iStore_m,
Bill Wendling6179c312010-11-20 00:53:35 +0000696 "push${p}\t$regs", []>,
697 T1Misc<{0,1,0,?,?,?,?}> {
698 bits<16> regs;
699 let Inst{8} = regs{14};
700 let Inst{7-0} = regs{7-0};
701}
Evan Chenga8e29892007-01-19 07:51:42 +0000702
703//===----------------------------------------------------------------------===//
704// Arithmetic Instructions.
705//
706
David Goodwinc9ee1182009-06-25 22:49:55 +0000707// Add with carry register
Evan Cheng446c4282009-07-11 06:43:01 +0000708let isCommutable = 1, Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000709def tADC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000710 "adc", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000711 [(set tGPR:$dst, (adde tGPR:$lhs, tGPR:$rhs))]>,
Bill Wendling95a6d172010-11-20 01:00:29 +0000712 T1DataProcessing<0b0101> {
713 // A8.6.2
714 bits<3> lhs;
715 bits<3> rhs;
716 let Inst{5-3} = lhs;
717 let Inst{2-0} = rhs;
718}
Evan Cheng53d7dba2007-01-27 00:07:15 +0000719
David Goodwinc9ee1182009-06-25 22:49:55 +0000720// Add immediate
Bill Wendling95a6d172010-11-20 01:00:29 +0000721def tADDi3 : T1sI<(outs tGPR:$Rd), (ins tGPR:$Rn, i32imm:$imm3), IIC_iALUi,
722 "add", "\t$Rd, $Rn, $imm3",
723 [(set tGPR:$Rd, (add tGPR:$Rn, imm0_7:$imm3))]>,
724 T1General<0b01110> {
725 // A8.6.4 T1
726 bits<3> Rd;
727 bits<3> Rn;
728 bits<3> imm3;
729 let Inst{8-6} = imm3;
730 let Inst{5-3} = Rn;
731 let Inst{2-0} = Rd;
732}
Evan Chenga8e29892007-01-19 07:51:42 +0000733
David Goodwin5d598aa2009-08-19 18:00:44 +0000734def tADDi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000735 "add", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000736 [(set tGPR:$dst, (add tGPR:$lhs, imm8_255:$rhs))]>,
Bill Wendling95a6d172010-11-20 01:00:29 +0000737 T1General<{1,1,0,?,?}> {
738 // A8.6.4 T2
739 bits<3> lhs;
740 bits<8> rhs;
741 let Inst{10-8} = lhs;
742 let Inst{7-0} = rhs;
743}
Evan Chenga8e29892007-01-19 07:51:42 +0000744
David Goodwinc9ee1182009-06-25 22:49:55 +0000745// Add register
Evan Cheng446c4282009-07-11 06:43:01 +0000746let isCommutable = 1 in
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000747def tADDrr : T1sI<(outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm), IIC_iALUr,
748 "add", "\t$Rd, $Rn, $Rm",
749 [(set tGPR:$Rd, (add tGPR:$Rn, tGPR:$Rm))]>,
750 T1General<0b01100> {
751 // A8.6.6 T1
752 bits<3> Rm;
753 bits<3> Rn;
754 bits<3> Rd;
755 let Inst{8-6} = Rm;
756 let Inst{5-3} = Rn;
757 let Inst{2-0} = Rd;
758}
Evan Chenga8e29892007-01-19 07:51:42 +0000759
Evan Chengcd799b92009-06-12 20:46:18 +0000760let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000761def tADDhirr : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000762 "add", "\t$dst, $rhs", []>,
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000763 T1Special<{0,0,?,?}> {
764 // A8.6.6 T2
765 bits<4> dst;
766 bits<4> rhs;
767 let Inst{6-3} = rhs;
768 let Inst{7} = dst{3};
769 let Inst{2-0} = dst{2-0};
770}
Evan Chenga8e29892007-01-19 07:51:42 +0000771
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000772// AND register
Evan Cheng446c4282009-07-11 06:43:01 +0000773let isCommutable = 1 in
Evan Cheng7e1bf302010-09-29 00:27:46 +0000774def tAND : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iBITr,
Evan Cheng699beba2009-10-27 00:08:59 +0000775 "and", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000776 [(set tGPR:$dst, (and tGPR:$lhs, tGPR:$rhs))]>,
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000777 T1DataProcessing<0b0000> {
778 // A8.6.12
779 bits<3> rhs;
780 bits<3> dst;
781 let Inst{5-3} = rhs;
782 let Inst{2-0} = dst;
783}
Evan Chenga8e29892007-01-19 07:51:42 +0000784
David Goodwinc9ee1182009-06-25 22:49:55 +0000785// ASR immediate
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000786def tASRri : T1sI<(outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5), IIC_iMOVsi,
787 "asr", "\t$Rd, $Rm, $imm5",
788 [(set tGPR:$Rd, (sra tGPR:$Rm, (i32 imm:$imm5)))]>,
789 T1General<{0,1,0,?,?}> {
790 // A8.6.14
791 bits<3> Rd;
792 bits<3> Rm;
793 bits<5> imm5;
794 let Inst{10-6} = imm5;
795 let Inst{5-3} = Rm;
796 let Inst{2-0} = Rd;
797}
Evan Chenga8e29892007-01-19 07:51:42 +0000798
David Goodwinc9ee1182009-06-25 22:49:55 +0000799// ASR register
David Goodwin5d598aa2009-08-19 18:00:44 +0000800def tASRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000801 "asr", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000802 [(set tGPR:$dst, (sra tGPR:$lhs, tGPR:$rhs))]>,
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000803 T1DataProcessing<0b0100> {
804 // A8.6.15
805 bits<3> rhs;
806 bits<3> dst;
807 let Inst{5-3} = rhs;
808 let Inst{2-0} = dst;
809}
Evan Chenga8e29892007-01-19 07:51:42 +0000810
David Goodwinc9ee1182009-06-25 22:49:55 +0000811// BIC register
Evan Cheng7e1bf302010-09-29 00:27:46 +0000812def tBIC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iBITr,
Evan Cheng699beba2009-10-27 00:08:59 +0000813 "bic", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000814 [(set tGPR:$dst, (and tGPR:$lhs, (not tGPR:$rhs)))]>,
Bill Wendling5cc88a22010-11-20 22:52:33 +0000815 T1DataProcessing<0b1110> {
816 // A8.6.20
817 bits<3> dst;
818 bits<3> rhs;
819 let Inst{5-3} = rhs;
820 let Inst{2-0} = dst;
821}
Evan Chenga8e29892007-01-19 07:51:42 +0000822
David Goodwinc9ee1182009-06-25 22:49:55 +0000823// CMN register
Gabor Greiff7d10f52010-09-14 22:00:50 +0000824let isCompare = 1, Defs = [CPSR] in {
Jim Grosbachd5d2bae2010-01-22 00:08:13 +0000825//FIXME: Disable CMN, as CCodes are backwards from compare expectations
826// Compare-to-zero still works out, just not the relationals
827//def tCMN : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
828// "cmn", "\t$lhs, $rhs",
829// [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>,
830// T1DataProcessing<0b1011>;
Bill Wendling5cc88a22010-11-20 22:52:33 +0000831def tCMNz : T1pI<(outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iCMPr,
832 "cmn", "\t$Rn, $Rm",
833 [(ARMcmpZ tGPR:$Rn, (ineg tGPR:$Rm))]>,
834 T1DataProcessing<0b1011> {
835 // A8.6.33
836 bits<3> Rm;
837 bits<3> Rn;
838 let Inst{5-3} = Rm;
839 let Inst{2-0} = Rn;
840}
David Goodwinc9ee1182009-06-25 22:49:55 +0000841}
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000842
David Goodwinc9ee1182009-06-25 22:49:55 +0000843// CMP immediate
Gabor Greiff7d10f52010-09-14 22:00:50 +0000844let isCompare = 1, Defs = [CPSR] in {
Bill Wendling5cc88a22010-11-20 22:52:33 +0000845def tCMPi8 : T1pI<(outs), (ins tGPR:$Rn, i32imm:$imm8), IIC_iCMPi,
846 "cmp", "\t$Rn, $imm8",
847 [(ARMcmp tGPR:$Rn, imm0_255:$imm8)]>,
848 T1General<{1,0,1,?,?}> {
849 // A8.6.35
850 bits<3> Rn;
851 bits<8> imm8;
852 let Inst{10-8} = Rn;
853 let Inst{7-0} = imm8;
854}
855
856def tCMPzi8 : T1pI<(outs), (ins tGPR:$Rn, i32imm:$imm8), IIC_iCMPi,
857 "cmp", "\t$Rn, $imm8",
858 [(ARMcmpZ tGPR:$Rn, imm0_255:$imm8)]>,
859 T1General<{1,0,1,?,?}> {
860 // A8.6.35
861 bits<3> Rn;
862 let Inst{10-8} = Rn;
863 let Inst{7-0} = 0x00;
David Goodwinc9ee1182009-06-25 22:49:55 +0000864}
865
866// CMP register
Bill Wendling602890d2010-11-19 01:33:10 +0000867def tCMPr : T1pI<(outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iCMPr,
868 "cmp", "\t$Rn, $Rm",
869 [(ARMcmp tGPR:$Rn, tGPR:$Rm)]>,
870 T1DataProcessing<0b1010> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000871 // A8.6.36 T1
872 bits<3> Rm;
873 bits<3> Rn;
874 let Inst{5-3} = Rm;
875 let Inst{2-0} = Rn;
876}
877def tCMPzr : T1pI<(outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iCMPr,
878 "cmp", "\t$Rn, $Rm",
879 [(ARMcmpZ tGPR:$Rn, tGPR:$Rm)]>,
880 T1DataProcessing<0b1010> {
881 // A8.6.36 T1
Bill Wendling602890d2010-11-19 01:33:10 +0000882 bits<3> Rm;
883 bits<3> Rn;
Bill Wendling602890d2010-11-19 01:33:10 +0000884 let Inst{5-3} = Rm;
885 let Inst{2-0} = Rn;
886}
887
Bill Wendling849f2e32010-11-29 00:18:15 +0000888def tCMPhir : T1pI<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_iCMPr,
889 "cmp", "\t$Rn, $Rm", []>,
890 T1Special<{0,1,?,?}> {
891 // A8.6.36 T2
892 bits<4> Rm;
893 bits<4> Rn;
894 let Inst{7} = Rn{3};
895 let Inst{6-3} = Rm;
896 let Inst{2-0} = Rn{2-0};
897}
David Goodwin5d598aa2009-08-19 18:00:44 +0000898def tCMPzhir : T1pI<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iCMPr,
Johnny Chend68e1192009-12-15 17:24:14 +0000899 "cmp", "\t$lhs, $rhs", []>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000900 T1Special<{0,1,?,?}> {
901 // A8.6.36 T2
902 bits<4> Rm;
903 bits<4> Rn;
904 let Inst{7} = Rn{3};
905 let Inst{6-3} = Rm;
906 let Inst{2-0} = Rn{2-0};
907}
908
Bill Wendling5cc88a22010-11-20 22:52:33 +0000909} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000910
Evan Chenga8e29892007-01-19 07:51:42 +0000911
David Goodwinc9ee1182009-06-25 22:49:55 +0000912// XOR register
Evan Cheng446c4282009-07-11 06:43:01 +0000913let isCommutable = 1 in
Evan Cheng7e1bf302010-09-29 00:27:46 +0000914def tEOR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iBITr,
Evan Cheng699beba2009-10-27 00:08:59 +0000915 "eor", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000916 [(set tGPR:$dst, (xor tGPR:$lhs, tGPR:$rhs))]>,
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000917 T1DataProcessing<0b0001> {
918 // A8.6.45
919 bits<3> dst;
920 bits<3> rhs;
921 let Inst{5-3} = rhs;
922 let Inst{2-0} = dst;
923}
Evan Chenga8e29892007-01-19 07:51:42 +0000924
David Goodwinc9ee1182009-06-25 22:49:55 +0000925// LSL immediate
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000926def tLSLri : T1sI<(outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5), IIC_iMOVsi,
927 "lsl", "\t$Rd, $Rm, $imm5",
928 [(set tGPR:$Rd, (shl tGPR:$Rm, (i32 imm:$imm5)))]>,
929 T1General<{0,0,0,?,?}> {
930 // A8.6.88
931 bits<3> Rd;
932 bits<3> Rm;
933 bits<5> imm5;
934 let Inst{10-6} = imm5;
935 let Inst{5-3} = Rm;
936 let Inst{2-0} = Rd;
937}
Evan Chenga8e29892007-01-19 07:51:42 +0000938
David Goodwinc9ee1182009-06-25 22:49:55 +0000939// LSL register
David Goodwin5d598aa2009-08-19 18:00:44 +0000940def tLSLrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000941 "lsl", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000942 [(set tGPR:$dst, (shl tGPR:$lhs, tGPR:$rhs))]>,
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000943 T1DataProcessing<0b0010> {
944 // A8.6.89
945 bits<3> dst;
946 bits<3> rhs;
947 let Inst{5-3} = rhs;
948 let Inst{2-0} = dst;
949}
Evan Chenga8e29892007-01-19 07:51:42 +0000950
David Goodwinc9ee1182009-06-25 22:49:55 +0000951// LSR immediate
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000952def tLSRri : T1sI<(outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5), IIC_iMOVsi,
953 "lsr", "\t$Rd, $Rm, $imm5",
954 [(set tGPR:$Rd, (srl tGPR:$Rm, (i32 imm:$imm5)))]>,
955 T1General<{0,0,1,?,?}> {
956 // A8.6.90
957 bits<3> Rd;
958 bits<3> Rm;
959 bits<5> imm5;
960 let Inst{10-6} = imm5;
961 let Inst{5-3} = Rm;
962 let Inst{2-0} = Rd;
963}
Evan Chenga8e29892007-01-19 07:51:42 +0000964
David Goodwinc9ee1182009-06-25 22:49:55 +0000965// LSR register
David Goodwin5d598aa2009-08-19 18:00:44 +0000966def tLSRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000967 "lsr", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000968 [(set tGPR:$dst, (srl tGPR:$lhs, tGPR:$rhs))]>,
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000969 T1DataProcessing<0b0011> {
970 // A8.6.91
971 bits<3> dst;
972 bits<3> rhs;
973 let Inst{5-3} = rhs;
974 let Inst{2-0} = dst;
975}
Evan Chenga8e29892007-01-19 07:51:42 +0000976
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000977// Move register
Evan Chengc4af4632010-11-17 20:13:28 +0000978let isMoveImm = 1 in
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000979def tMOVi8 : T1sI<(outs tGPR:$Rd), (ins i32imm:$imm8), IIC_iMOVi,
980 "mov", "\t$Rd, $imm8",
981 [(set tGPR:$Rd, imm0_255:$imm8)]>,
982 T1General<{1,0,0,?,?}> {
983 // A8.6.96
984 bits<3> Rd;
985 bits<8> imm8;
986 let Inst{10-8} = Rd;
987 let Inst{7-0} = imm8;
988}
Evan Chenga8e29892007-01-19 07:51:42 +0000989
990// TODO: A7-73: MOV(2) - mov setting flag.
991
Evan Chengcd799b92009-06-12 20:46:18 +0000992let neverHasSideEffects = 1 in {
Evan Cheng446c4282009-07-11 06:43:01 +0000993// FIXME: Make this predicable.
David Goodwin5d598aa2009-08-19 18:00:44 +0000994def tMOVr : T1I<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000995 "mov\t$dst, $src", []>,
996 T1Special<0b1000>;
Evan Cheng446c4282009-07-11 06:43:01 +0000997let Defs = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000998def tMOVSr : T1I<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chenbbc71b22009-12-16 02:32:54 +0000999 "movs\t$dst, $src", []>, Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001000 let Inst{15-6} = 0b0000000000;
1001}
Evan Cheng446c4282009-07-11 06:43:01 +00001002
1003// FIXME: Make these predicable.
David Goodwin5d598aa2009-08-19 18:00:44 +00001004def tMOVgpr2tgpr : T1I<(outs tGPR:$dst), (ins GPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +00001005 "mov\t$dst, $src", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +00001006 T1Special<{1,0,0,?}>;
David Goodwin5d598aa2009-08-19 18:00:44 +00001007def tMOVtgpr2gpr : T1I<(outs GPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +00001008 "mov\t$dst, $src", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +00001009 T1Special<{1,0,?,0}>;
David Goodwin5d598aa2009-08-19 18:00:44 +00001010def tMOVgpr2gpr : T1I<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +00001011 "mov\t$dst, $src", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +00001012 T1Special<{1,0,?,?}>;
Evan Chengcd799b92009-06-12 20:46:18 +00001013} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001014
David Goodwinc9ee1182009-06-25 22:49:55 +00001015// multiply register
Evan Cheng446c4282009-07-11 06:43:01 +00001016let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001017def tMUL : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMUL32,
Johnny Chencb721da2010-03-03 23:15:43 +00001018 "mul", "\t$dst, $rhs, $dst", /* A8.6.105 MUL Encoding T1 */
Johnny Chend68e1192009-12-15 17:24:14 +00001019 [(set tGPR:$dst, (mul tGPR:$lhs, tGPR:$rhs))]>,
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001020 T1DataProcessing<0b1101> {
1021 // A8.6.105
1022 bits<3> dst;
1023 bits<3> rhs;
1024 let Inst{5-3} = rhs;
1025 let Inst{2-0} = dst;
1026}
Evan Chenga8e29892007-01-19 07:51:42 +00001027
David Goodwinc9ee1182009-06-25 22:49:55 +00001028// move inverse register
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001029def tMVN : T1sI<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMVNr,
1030 "mvn", "\t$Rd, $Rm",
1031 [(set tGPR:$Rd, (not tGPR:$Rm))]>,
1032 T1DataProcessing<0b1111> {
1033 // A8.6.107
1034 bits<3> Rd;
1035 bits<3> Rm;
1036 let Inst{5-3} = Rm;
1037 let Inst{2-0} = Rd;
1038}
Evan Chenga8e29892007-01-19 07:51:42 +00001039
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001040// Bitwise or register
Evan Cheng446c4282009-07-11 06:43:01 +00001041let isCommutable = 1 in
Evan Cheng7e1bf302010-09-29 00:27:46 +00001042def tORR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iBITr,
Evan Cheng699beba2009-10-27 00:08:59 +00001043 "orr", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +00001044 [(set tGPR:$dst, (or tGPR:$lhs, tGPR:$rhs))]>,
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001045 T1DataProcessing<0b1100> {
1046 // A8.6.114
1047 bits<3> dst;
1048 bits<3> rhs;
1049 let Inst{5-3} = rhs;
1050 let Inst{2-0} = dst;
1051}
Evan Chenga8e29892007-01-19 07:51:42 +00001052
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001053// Swaps
Bill Wendlingd19ac0c2010-11-29 00:42:50 +00001054def tREV : T1pI<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iUNAr,
1055 "rev", "\t$Rd, $Rm",
1056 [(set tGPR:$Rd, (bswap tGPR:$Rm))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001057 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Bill Wendlingd19ac0c2010-11-29 00:42:50 +00001058 T1Misc<{1,0,1,0,0,0,?}> {
1059 // A8.6.134
1060 bits<3> Rm;
1061 bits<3> Rd;
1062 let Inst{5-3} = Rm;
1063 let Inst{2-0} = Rd;
1064}
Evan Chenga8e29892007-01-19 07:51:42 +00001065
Bill Wendlingd19ac0c2010-11-29 00:42:50 +00001066def tREV16 : T1pI<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iUNAr,
1067 "rev16", "\t$Rd, $Rm",
1068 [(set tGPR:$Rd,
1069 (or (and (srl tGPR:$Rm, (i32 8)), 0xFF),
1070 (or (and (shl tGPR:$Rm, (i32 8)), 0xFF00),
1071 (or (and (srl tGPR:$Rm, (i32 8)), 0xFF0000),
1072 (and (shl tGPR:$Rm, (i32 8)), 0xFF000000)))))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001073 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Bill Wendlingd19ac0c2010-11-29 00:42:50 +00001074 T1Misc<{1,0,1,0,0,1,?}> {
1075 // A8.6.135
1076 bits<3> Rm;
1077 bits<3> Rd;
1078 let Inst{5-3} = Rm;
1079 let Inst{2-0} = Rd;
1080}
Evan Chenga8e29892007-01-19 07:51:42 +00001081
Bill Wendlingd19ac0c2010-11-29 00:42:50 +00001082def tREVSH : T1pI<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iUNAr,
1083 "revsh", "\t$Rd, $Rm",
1084 [(set tGPR:$Rd,
Evan Cheng446c4282009-07-11 06:43:01 +00001085 (sext_inreg
Bill Wendlingd19ac0c2010-11-29 00:42:50 +00001086 (or (srl (and tGPR:$Rm, 0xFF00), (i32 8)),
1087 (shl tGPR:$Rm, (i32 8))), i16))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001088 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Bill Wendlingd19ac0c2010-11-29 00:42:50 +00001089 T1Misc<{1,0,1,0,1,1,?}> {
Bill Wendling5cbbf682010-11-29 01:00:43 +00001090 // A8.6.136
Bill Wendlingd19ac0c2010-11-29 00:42:50 +00001091 bits<3> Rm;
1092 bits<3> Rd;
1093 let Inst{5-3} = Rm;
1094 let Inst{2-0} = Rd;
1095}
Evan Cheng446c4282009-07-11 06:43:01 +00001096
David Goodwinc9ee1182009-06-25 22:49:55 +00001097// rotate right register
David Goodwin5d598aa2009-08-19 18:00:44 +00001098def tROR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +00001099 "ror", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +00001100 [(set tGPR:$dst, (rotr tGPR:$lhs, tGPR:$rhs))]>,
Bill Wendling5cbbf682010-11-29 01:00:43 +00001101 T1DataProcessing<0b0111> {
1102 // A8.6.139
1103 bits<3> rhs;
1104 bits<3> dst;
1105 let Inst{5-3} = rhs;
1106 let Inst{2-0} = dst;
1107}
Evan Cheng446c4282009-07-11 06:43:01 +00001108
1109// negate register
Bill Wendling5cbbf682010-11-29 01:00:43 +00001110def tRSB : T1sI<(outs tGPR:$Rd), (ins tGPR:$Rn), IIC_iALUi,
1111 "rsb", "\t$Rd, $Rn, #0",
1112 [(set tGPR:$Rd, (ineg tGPR:$Rn))]>,
1113 T1DataProcessing<0b1001> {
1114 // A8.6.141
1115 bits<3> Rn;
1116 bits<3> Rd;
1117 let Inst{5-3} = Rn;
1118 let Inst{2-0} = Rd;
1119}
Evan Chenga8e29892007-01-19 07:51:42 +00001120
David Goodwinc9ee1182009-06-25 22:49:55 +00001121// Subtract with carry register
Evan Cheng446c4282009-07-11 06:43:01 +00001122let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +00001123def tSBC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +00001124 "sbc", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +00001125 [(set tGPR:$dst, (sube tGPR:$lhs, tGPR:$rhs))]>,
Bill Wendling5cbbf682010-11-29 01:00:43 +00001126 T1DataProcessing<0b0110> {
1127 // A8.6.151
1128 bits<3> rhs;
1129 bits<3> dst;
1130 let Inst{5-3} = rhs;
1131 let Inst{2-0} = dst;
1132}
Evan Chenga8e29892007-01-19 07:51:42 +00001133
David Goodwinc9ee1182009-06-25 22:49:55 +00001134// Subtract immediate
Bill Wendling5cbbf682010-11-29 01:00:43 +00001135def tSUBi3 : T1sI<(outs tGPR:$Rd), (ins tGPR:$Rn, i32imm:$imm3), IIC_iALUi,
1136 "sub", "\t$Rd, $Rn, $imm3",
1137 [(set tGPR:$Rd, (add tGPR:$Rn, imm0_7_neg:$imm3))]>,
1138 T1General<0b01111> {
1139 // A8.6.210 T1
1140 bits<3> imm3;
1141 bits<3> Rn;
1142 bits<3> Rd;
1143 let Inst{8-6} = imm3;
1144 let Inst{5-3} = Rn;
1145 let Inst{2-0} = Rd;
1146}
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001147
David Goodwin5d598aa2009-08-19 18:00:44 +00001148def tSUBi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +00001149 "sub", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +00001150 [(set tGPR:$dst, (add tGPR:$lhs, imm8_255_neg:$rhs))]>,
Bill Wendling5cbbf682010-11-29 01:00:43 +00001151 T1General<{1,1,1,?,?}> {
1152 // A8.6.210 T2
1153 bits<8> rhs;
1154 bits<3> dst;
1155 let Inst{10-8} = dst;
1156 let Inst{7-0} = rhs;
1157}
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001158
David Goodwinc9ee1182009-06-25 22:49:55 +00001159// subtract register
Bill Wendling5cbbf682010-11-29 01:00:43 +00001160def tSUBrr : T1sI<(outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm), IIC_iALUr,
1161 "sub", "\t$Rd, $Rn, $Rm",
1162 [(set tGPR:$Rd, (sub tGPR:$Rn, tGPR:$Rm))]>,
1163 T1General<0b01101> {
1164 // A8.6.212
1165 bits<3> Rm;
1166 bits<3> Rn;
1167 bits<3> Rd;
1168 let Inst{8-6} = Rm;
1169 let Inst{5-3} = Rn;
1170 let Inst{2-0} = Rd;
1171}
David Goodwinc9ee1182009-06-25 22:49:55 +00001172
1173// TODO: A7-96: STMIA - store multiple.
Evan Chenga8e29892007-01-19 07:51:42 +00001174
David Goodwinc9ee1182009-06-25 22:49:55 +00001175// sign-extend byte
Bill Wendling5cbbf682010-11-29 01:00:43 +00001176def tSXTB : T1pI<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iUNAr,
1177 "sxtb", "\t$Rd, $Rm",
1178 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i8))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001179 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Bill Wendling5cbbf682010-11-29 01:00:43 +00001180 T1Misc<{0,0,1,0,0,1,?}> {
1181 // A8.6.222
1182 bits<3> Rm;
1183 bits<3> Rd;
1184 let Inst{5-3} = Rm;
1185 let Inst{2-0} = Rd;
1186}
David Goodwinc9ee1182009-06-25 22:49:55 +00001187
1188// sign-extend short
Bill Wendling5cbbf682010-11-29 01:00:43 +00001189def tSXTH : T1pI<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iUNAr,
1190 "sxth", "\t$Rd, $Rm",
1191 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i16))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001192 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Bill Wendling5cbbf682010-11-29 01:00:43 +00001193 T1Misc<{0,0,1,0,0,0,?}> {
1194 // A8.6.224
1195 bits<3> Rm;
1196 bits<3> Rd;
1197 let Inst{5-3} = Rm;
1198 let Inst{2-0} = Rd;
1199}
Evan Chenga8e29892007-01-19 07:51:42 +00001200
David Goodwinc9ee1182009-06-25 22:49:55 +00001201// test
Gabor Greif007248b2010-09-14 20:47:43 +00001202let isCompare = 1, isCommutable = 1, Defs = [CPSR] in
Bill Wendling2f17bf22010-11-29 01:07:48 +00001203def tTST : T1pI<(outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iTSTr,
1204 "tst", "\t$Rn, $Rm",
1205 [(ARMcmpZ (and_su tGPR:$Rn, tGPR:$Rm), 0)]>,
1206 T1DataProcessing<0b1000> {
1207 // A8.6.230
1208 bits<3> Rm;
1209 bits<3> Rn;
1210 let Inst{5-3} = Rm;
1211 let Inst{2-0} = Rn;
1212}
Evan Chenga8e29892007-01-19 07:51:42 +00001213
David Goodwinc9ee1182009-06-25 22:49:55 +00001214// zero-extend byte
Bill Wendling2f17bf22010-11-29 01:07:48 +00001215def tUXTB : T1pI<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iUNAr,
1216 "uxtb", "\t$Rd, $Rm",
1217 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFF))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001218 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Bill Wendling2f17bf22010-11-29 01:07:48 +00001219 T1Misc<{0,0,1,0,1,1,?}> {
1220 // A8.6.262
1221 bits<3> Rm;
1222 bits<3> Rd;
1223 let Inst{5-3} = Rm;
1224 let Inst{2-0} = Rd;
1225}
David Goodwinc9ee1182009-06-25 22:49:55 +00001226
1227// zero-extend short
Bill Wendling2f17bf22010-11-29 01:07:48 +00001228def tUXTH : T1pI<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iUNAr,
1229 "uxth", "\t$Rd, $Rm",
1230 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFFFF))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001231 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Bill Wendling2f17bf22010-11-29 01:07:48 +00001232 T1Misc<{0,0,1,0,1,0,?}> {
1233 // A8.6.264
1234 bits<3> Rm;
1235 bits<3> Rd;
1236 let Inst{5-3} = Rm;
1237 let Inst{2-0} = Rd;
1238}
Evan Chenga8e29892007-01-19 07:51:42 +00001239
1240
Jim Grosbach80dc1162010-02-16 21:23:02 +00001241// Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation.
Dan Gohman533297b2009-10-29 18:10:34 +00001242// Expanded after instruction selection into a branch sequence.
1243let usesCustomInserter = 1 in // Expanded after instruction selection.
Evan Cheng007ea272009-08-12 05:17:19 +00001244 def tMOVCCr_pseudo :
Evan Chengc9721652009-08-12 02:03:03 +00001245 PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001246 NoItinerary,
Evan Chengc9721652009-08-12 02:03:03 +00001247 [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001248
Evan Cheng007ea272009-08-12 05:17:19 +00001249
1250// 16-bit movcc in IT blocks for Thumb2.
Owen Andersonf523e472010-09-23 23:45:25 +00001251let neverHasSideEffects = 1 in {
David Goodwin5d598aa2009-08-19 18:00:44 +00001252def tMOVCCr : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iCMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +00001253 "mov", "\t$dst, $rhs", []>,
Bill Wendling9b0e92c2010-11-29 22:37:46 +00001254 T1Special<{1,0,?,?}> {
1255 bits<4> rhs;
1256 bits<4> dst;
1257 let Inst{7} = dst{3};
1258 let Inst{6-3} = rhs;
1259 let Inst{2-0} = dst{2-0};
1260}
Evan Cheng007ea272009-08-12 05:17:19 +00001261
Evan Chengc4af4632010-11-17 20:13:28 +00001262let isMoveImm = 1 in
Jim Grosbach41527782010-02-09 19:51:37 +00001263def tMOVCCi : T1pIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMOVi,
Johnny Chend68e1192009-12-15 17:24:14 +00001264 "mov", "\t$dst, $rhs", []>,
Bill Wendling9b0e92c2010-11-29 22:37:46 +00001265 T1General<{1,0,0,?,?}> {
1266 bits<8> rhs;
1267 bits<3> dst;
1268 let Inst{10-8} = dst;
1269 let Inst{7-0} = rhs;
1270}
1271
Owen Andersonf523e472010-09-23 23:45:25 +00001272} // neverHasSideEffects
Evan Cheng007ea272009-08-12 05:17:19 +00001273
Evan Chenga8e29892007-01-19 07:51:42 +00001274// tLEApcrel - Load a pc-relative address into a register without offending the
1275// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001276let neverHasSideEffects = 1, isReMaterializable = 1 in
Bill Wendling67077412010-11-30 00:18:30 +00001277def tLEApcrel : T1I<(outs tGPR:$Rd), (ins i32imm:$label, pred:$p), IIC_iALUi,
1278 "adr${p}\t$Rd, #$label", []>,
1279 T1Encoding<{1,0,1,0,0,?}> {
1280 // A6.2 & A8.6.10
1281 bits<3> Rd;
1282 let Inst{10-8} = Rd;
1283 // FIXME: Add label encoding/fixup
1284}
Evan Chenga8e29892007-01-19 07:51:42 +00001285
Bill Wendling67077412010-11-30 00:18:30 +00001286def tLEApcrelJT : T1I<(outs tGPR:$Rd),
Bob Wilson4f38b382009-08-21 21:58:55 +00001287 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Bill Wendling67077412010-11-30 00:18:30 +00001288 IIC_iALUi, "adr${p}\t$Rd, #${label}_${id}", []>,
1289 T1Encoding<{1,0,1,0,0,?}> {
1290 // A6.2 & A8.6.10
1291 bits<3> Rd;
1292 let Inst{10-8} = Rd;
1293 // FIXME: Add label encoding/fixup
1294}
Evan Chengd85ac4d2007-01-27 02:29:45 +00001295
Evan Chenga8e29892007-01-19 07:51:42 +00001296//===----------------------------------------------------------------------===//
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001297// TLS Instructions
1298//
1299
1300// __aeabi_read_tp preserves the registers r1-r3.
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001301let isCall = 1, Defs = [R0, LR], Uses = [SP] in
1302def tTPsoft : TIx2<0b11110, 0b11, 1, (outs), (ins), IIC_Br,
1303 "bl\t__aeabi_read_tp",
1304 [(set R0, ARMthread_pointer)]> {
1305 // Encoding is 0xf7fffffe.
1306 let Inst = 0xf7fffffe;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001307}
1308
Jim Grosbachd1228742009-12-01 18:10:36 +00001309// SJLJ Exception handling intrinsics
1310// eh_sjlj_setjmp() is an instruction sequence to store the return
1311// address and save #0 in R0 for the non-longjmp case.
1312// Since by its nature we may be coming from some other function to get
1313// here, and we're using the stack frame for the containing function to
1314// save/restore registers, we can't keep anything live in regs across
1315// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
1316// when we get here from a longjmp(). We force everthing out of registers
1317// except for our own input by listing the relevant registers in Defs. By
1318// doing so, we also cause the prologue/epilogue code to actively preserve
1319// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +00001320// $val is a scratch register for our use.
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001321let Defs = [ R0, R1, R2, R3, R4, R5, R6, R7, R12 ],
1322 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in
1323def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val),
1324 AddrModeNone, SizeSpecial, NoItinerary, "","",
1325 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +00001326
1327// FIXME: Non-Darwin version(s)
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00001328let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, isCodeGenOnly = 1,
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001329 Defs = [ R7, LR, SP ] in
Jim Grosbach5eb19512010-05-22 01:06:18 +00001330def tInt_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001331 AddrModeNone, SizeSpecial, IndexModeNone,
1332 Pseudo, NoItinerary, "", "",
1333 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
1334 Requires<[IsThumb, IsDarwin]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +00001335
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001336//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001337// Non-Instruction Patterns
1338//
1339
Evan Cheng892837a2009-07-10 02:09:04 +00001340// Add with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001341def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs),
1342 (tADDi3 tGPR:$lhs, imm0_7:$rhs)>;
1343def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs),
Evan Cheng89d177f2009-08-20 17:01:04 +00001344 (tADDi8 tGPR:$lhs, imm8_255:$rhs)>;
David Goodwinc9d138f2009-07-27 19:59:26 +00001345def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs),
1346 (tADDrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001347
1348// Subtract with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001349def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs),
1350 (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>;
1351def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs),
1352 (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>;
1353def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs),
1354 (tSUBrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001355
Evan Chenga8e29892007-01-19 07:51:42 +00001356// ConstantPool, GlobalAddress
David Goodwinc9d138f2009-07-27 19:59:26 +00001357def : T1Pat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>;
1358def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001359
Evan Chengd85ac4d2007-01-27 02:29:45 +00001360// JumpTable
David Goodwinc9d138f2009-07-27 19:59:26 +00001361def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
1362 (tLEApcrelJT tjumptable:$dst, imm:$id)>;
Evan Chengd85ac4d2007-01-27 02:29:45 +00001363
Evan Chenga8e29892007-01-19 07:51:42 +00001364// Direct calls
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001365def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001366 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001367def : T1Pat<(ARMtcall texternalsym:$func), (tBLr9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001368 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001369
1370def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001371 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001372def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi_r9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001373 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001374
1375// Indirect calls to ARM routines
Evan Chengb6207242009-08-01 00:16:10 +00001376def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>,
1377 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
1378def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr_r9 GPR:$dst)>,
1379 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001380
1381// zextload i1 -> zextload i8
Evan Chengf3c21b82009-06-30 02:15:48 +00001382def : T1Pat<(zextloadi1 t_addrmode_s1:$addr),
1383 (tLDRB t_addrmode_s1:$addr)>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001384
Evan Chengb60c02e2007-01-26 19:13:16 +00001385// extload -> zextload
Evan Chengf3c21b82009-06-30 02:15:48 +00001386def : T1Pat<(extloadi1 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
1387def : T1Pat<(extloadi8 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
1388def : T1Pat<(extloadi16 t_addrmode_s2:$addr), (tLDRH t_addrmode_s2:$addr)>;
Evan Chengb60c02e2007-01-26 19:13:16 +00001389
Evan Cheng0e87e232009-08-28 00:31:43 +00001390// If it's impossible to use [r,r] address mode for sextload, select to
Evan Cheng2f297df2009-07-11 07:08:13 +00001391// ldr{b|h} + sxt{b|h} instead.
Evan Cheng3ecadc82009-07-21 18:15:26 +00001392def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
Evan Cheng0e87e232009-08-28 00:31:43 +00001393 (tSXTB (tLDRB t_addrmode_s1:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001394 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng3ecadc82009-07-21 18:15:26 +00001395def : T1Pat<(sextloadi16 t_addrmode_s2:$addr),
Evan Cheng0e87e232009-08-28 00:31:43 +00001396 (tSXTH (tLDRH t_addrmode_s2:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001397 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001398
Evan Cheng0e87e232009-08-28 00:31:43 +00001399def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
1400 (tASRri (tLSLri (tLDRB t_addrmode_s1:$addr), 24), 24)>;
1401def : T1Pat<(sextloadi16 t_addrmode_s1:$addr),
1402 (tASRri (tLSLri (tLDRH t_addrmode_s1:$addr), 16), 16)>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001403
Evan Chenga8e29892007-01-19 07:51:42 +00001404// Large immediate handling.
1405
1406// Two piece imms.
Evan Cheng9cb9e672009-06-27 02:26:13 +00001407def : T1Pat<(i32 thumb_immshifted:$src),
1408 (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)),
1409 (thumb_immshifted_shamt imm:$src))>;
Evan Chenga8e29892007-01-19 07:51:42 +00001410
Evan Cheng9cb9e672009-06-27 02:26:13 +00001411def : T1Pat<(i32 imm0_255_comp:$src),
1412 (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>;
Evan Chengb9803a82009-11-06 23:52:48 +00001413
1414// Pseudo instruction that combines ldr from constpool and add pc. This should
1415// be expanded into two instructions late to allow if-conversion and
1416// scheduling.
1417let isReMaterializable = 1 in
1418def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001419 NoItinerary,
Evan Chengb9803a82009-11-06 23:52:48 +00001420 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
1421 imm:$cp))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001422 Requires<[IsThumb, IsThumb1Only]>;