blob: 5d57cd6bc06e1618aa653dd887b1ff1c4411c813 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrThumb.td - Thumb support for ARM ---------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Thumb specific DAG Nodes.
16//
17
18def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000019 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
20 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000023 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000024}]>;
25def imm_comp_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000026 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000027}]>;
28
29
30/// imm0_7 predicate - True if the 32-bit immediate is in the range [0,7].
31def imm0_7 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000032 return (uint32_t)N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000033}]>;
34def imm0_7_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000035 return (uint32_t)-N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000036}], imm_neg_XFORM>;
37
38def imm0_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000039 return (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000040}]>;
41def imm0_255_comp : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000042 return ~((uint32_t)N->getZExtValue()) < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000043}]>;
44
45def imm8_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000046 return (uint32_t)N->getZExtValue() >= 8 && (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000047}]>;
48def imm8_255_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000049 unsigned Val = -N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +000050 return Val >= 8 && Val < 256;
51}], imm_neg_XFORM>;
52
53// Break imm's up into two pieces: an immediate + a left shift.
54// This uses thumb_immshifted to match and thumb_immshifted_val and
55// thumb_immshifted_shamt to get the val/shift pieces.
56def thumb_immshifted : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000057 return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue());
Evan Chenga8e29892007-01-19 07:51:42 +000058}]>;
59
60def thumb_immshifted_val : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000061 unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000062 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000063}]>;
64
65def thumb_immshifted_shamt : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000066 unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000067 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000068}]>;
69
Evan Cheng2ef9c8a2009-11-19 06:57:41 +000070// Scaled 4 immediate.
71def t_imm_s4 : Operand<i32> {
72 let PrintMethod = "printThumbS4ImmOperand";
73}
74
Evan Chenga8e29892007-01-19 07:51:42 +000075// Define Thumb specific addressing modes.
76
Bill Wendlingef4a68b2010-11-30 07:44:32 +000077def MemModeThumbAsmOperand : AsmOperandClass {
78 let Name = "MemModeThumb";
79 let SuperClasses = [];
80}
81
Evan Chenga8e29892007-01-19 07:51:42 +000082// t_addrmode_rr := reg + reg
83//
84def t_addrmode_rr : Operand<i32>,
85 ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> {
86 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000087 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +000088}
89
Evan Chengc38f2bc2007-01-23 22:59:13 +000090// t_addrmode_s4 := reg + reg
91// reg + imm5 * 4
Evan Chenga8e29892007-01-19 07:51:42 +000092//
Evan Chengc38f2bc2007-01-23 22:59:13 +000093def t_addrmode_s4 : Operand<i32>,
94 ComplexPattern<i32, 3, "SelectThumbAddrModeS4", []> {
Bill Wendlingef4a68b2010-11-30 07:44:32 +000095 string EncoderMethod = "getAddrModeS4OpValue";
Evan Chengc38f2bc2007-01-23 22:59:13 +000096 let PrintMethod = "printThumbAddrModeS4Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000097 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Bill Wendlingef4a68b2010-11-30 07:44:32 +000098 let ParserMatchClass = MemModeThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +000099}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000100
101// t_addrmode_s2 := reg + reg
102// reg + imm5 * 2
103//
104def t_addrmode_s2 : Operand<i32>,
105 ComplexPattern<i32, 3, "SelectThumbAddrModeS2", []> {
106 let PrintMethod = "printThumbAddrModeS2Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000107 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000108}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000109
110// t_addrmode_s1 := reg + reg
111// reg + imm5
112//
113def t_addrmode_s1 : Operand<i32>,
114 ComplexPattern<i32, 3, "SelectThumbAddrModeS1", []> {
115 let PrintMethod = "printThumbAddrModeS1Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000116 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000117}
118
119// t_addrmode_sp := sp + imm8 * 4
120//
121def t_addrmode_sp : Operand<i32>,
122 ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> {
123 let PrintMethod = "printThumbAddrModeSPOperand";
Jakob Stoklund Olesenc5b7ef12010-01-13 00:43:06 +0000124 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Evan Chenga8e29892007-01-19 07:51:42 +0000125}
126
127//===----------------------------------------------------------------------===//
128// Miscellaneous Instructions.
129//
130
Jim Grosbach4642ad32010-02-22 23:10:38 +0000131// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
132// from removing one half of the matched pairs. That breaks PEI, which assumes
133// these will always be in pairs, and asserts if it finds otherwise. Better way?
134let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Cheng44bec522007-05-15 01:29:07 +0000135def tADJCALLSTACKUP :
Bill Wendlinga8981662010-11-19 22:02:18 +0000136 PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary,
137 [(ARMcallseq_end imm:$amt1, imm:$amt2)]>,
138 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000139
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000140def tADJCALLSTACKDOWN :
Bill Wendlinga8981662010-11-19 22:02:18 +0000141 PseudoInst<(outs), (ins i32imm:$amt), NoItinerary,
142 [(ARMcallseq_start imm:$amt)]>,
143 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000144}
Evan Cheng44bec522007-05-15 01:29:07 +0000145
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000146// T1Disassembly - A simple class to make encoding some disassembly patterns
147// easier and less verbose.
Bill Wendlinga46a4932010-11-29 22:15:03 +0000148class T1Disassembly<bits<2> op1, bits<8> op2>
149 : T1Encoding<0b101111> {
150 let Inst{9-8} = op1;
151 let Inst{7-0} = op2;
152}
153
Johnny Chenbd2c6232010-02-25 03:28:51 +0000154def tNOP : T1pI<(outs), (ins), NoItinerary, "nop", "",
155 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000156 T1Disassembly<0b11, 0x00>; // A8.6.110
Johnny Chenbd2c6232010-02-25 03:28:51 +0000157
Johnny Chend86d2692010-02-25 17:51:03 +0000158def tYIELD : T1pI<(outs), (ins), NoItinerary, "yield", "",
159 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000160 T1Disassembly<0b11, 0x10>; // A8.6.410
Johnny Chend86d2692010-02-25 17:51:03 +0000161
162def tWFE : T1pI<(outs), (ins), NoItinerary, "wfe", "",
163 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000164 T1Disassembly<0b11, 0x20>; // A8.6.408
Johnny Chend86d2692010-02-25 17:51:03 +0000165
166def tWFI : T1pI<(outs), (ins), NoItinerary, "wfi", "",
167 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000168 T1Disassembly<0b11, 0x30>; // A8.6.409
Johnny Chend86d2692010-02-25 17:51:03 +0000169
170def tSEV : T1pI<(outs), (ins), NoItinerary, "sev", "",
171 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000172 T1Disassembly<0b11, 0x40>; // A8.6.157
173
174// The i32imm operand $val can be used by a debugger to store more information
175// about the breakpoint.
176def tBKPT : T1I<(outs), (ins i32imm:$val), NoItinerary, "bkpt\t$val",
177 [/* For disassembly only; pattern left blank */]>,
178 T1Disassembly<0b10, {?,?,?,?,?,?,?,?}> {
179 // A8.6.22
180 bits<8> val;
181 let Inst{7-0} = val;
182}
Johnny Chend86d2692010-02-25 17:51:03 +0000183
184def tSETENDBE : T1I<(outs), (ins), NoItinerary, "setend\tbe",
185 [/* For disassembly only; pattern left blank */]>,
186 T1Encoding<0b101101> {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000187 // A8.6.156
Johnny Chend86d2692010-02-25 17:51:03 +0000188 let Inst{9-5} = 0b10010;
Bill Wendlinga8981662010-11-19 22:02:18 +0000189 let Inst{4} = 1;
190 let Inst{3} = 1; // Big-Endian
191 let Inst{2-0} = 0b000;
Johnny Chend86d2692010-02-25 17:51:03 +0000192}
193
194def tSETENDLE : T1I<(outs), (ins), NoItinerary, "setend\tle",
195 [/* For disassembly only; pattern left blank */]>,
196 T1Encoding<0b101101> {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000197 // A8.6.156
Johnny Chend86d2692010-02-25 17:51:03 +0000198 let Inst{9-5} = 0b10010;
Bill Wendlinga8981662010-11-19 22:02:18 +0000199 let Inst{4} = 1;
200 let Inst{3} = 0; // Little-Endian
201 let Inst{2-0} = 0b000;
Johnny Chend86d2692010-02-25 17:51:03 +0000202}
203
Johnny Chen93042d12010-03-02 18:14:57 +0000204// Change Processor State is a system instruction -- for disassembly only.
205// The singleton $opt operand contains the following information:
206// opt{4-0} = mode ==> don't care
207// opt{5} = changemode ==> 0 (false for 16-bit Thumb instr)
208// opt{8-6} = AIF from Inst{2-0}
209// opt{10-9} = 1:imod from Inst{4} with 0b10 as enable and 0b11 as disable
210//
211// The opt{4-0} and opt{5} sub-fields are to accommodate 32-bit Thumb and ARM
212// CPS which has more options.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000213def tCPS : T1I<(outs), (ins cps_opt:$opt), NoItinerary, "cps$opt",
Johnny Chen93042d12010-03-02 18:14:57 +0000214 [/* For disassembly only; pattern left blank */]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000215 T1Misc<0b0110011> {
216 // A8.6.38 & B6.1.1
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000217 let Inst{3} = 0;
218 // FIXME: Finish encoding.
Bill Wendling849f2e32010-11-29 00:18:15 +0000219}
Johnny Chen93042d12010-03-02 18:14:57 +0000220
Evan Cheng35d6c412009-08-04 23:47:55 +0000221// For both thumb1 and thumb2.
Chris Lattnera4a3a5e2010-10-31 19:15:18 +0000222let isNotDuplicable = 1, isCodeGenOnly = 1 in
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000223def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr, "",
Bill Wendling0ae28e42010-11-19 22:37:33 +0000224 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000225 T1Special<{0,0,?,?}> {
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000226 // A8.6.6
Bill Wendling0ae28e42010-11-19 22:37:33 +0000227 bits<3> dst;
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000228 let Inst{6-3} = 0b1111; // Rm = pc
Bill Wendling0ae28e42010-11-19 22:37:33 +0000229 let Inst{2-0} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000230}
Evan Chenga8e29892007-01-19 07:51:42 +0000231
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000232// PC relative add (ADR).
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000233def tADDrPCi : T1I<(outs tGPR:$dst), (ins t_imm_s4:$rhs), IIC_iALUi,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000234 "add\t$dst, pc, $rhs", []>,
235 T1Encoding<{1,0,1,0,0,?}> {
236 // A6.2 & A8.6.10
237 bits<3> dst;
238 bits<8> rhs;
239 let Inst{10-8} = dst;
240 let Inst{7-0} = rhs;
Jim Grosbach663e3392010-08-30 19:49:58 +0000241}
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000242
Bill Wendling0ae28e42010-11-19 22:37:33 +0000243// ADD <Rd>, sp, #<imm8>
244// This is rematerializable, which is particularly useful for taking the
245// address of locals.
246let isReMaterializable = 1 in
247def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, t_imm_s4:$rhs), IIC_iALUi,
248 "add\t$dst, $sp, $rhs", []>,
249 T1Encoding<{1,0,1,0,1,?}> {
250 // A6.2 & A8.6.8
251 bits<3> dst;
252 bits<8> rhs;
253 let Inst{10-8} = dst;
254 let Inst{7-0} = rhs;
255}
256
257// ADD sp, sp, #<imm7>
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000258def tADDspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000259 "add\t$dst, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000260 T1Misc<{0,0,0,0,0,?,?}> {
261 // A6.2.5 & A8.6.8
262 bits<7> rhs;
263 let Inst{6-0} = rhs;
264}
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000265
Bill Wendling0ae28e42010-11-19 22:37:33 +0000266// SUB sp, sp, #<imm7>
267// FIXME: The encoding and the ASM string don't match up.
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000268def tSUBspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000269 "sub\t$dst, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000270 T1Misc<{0,0,0,0,1,?,?}> {
271 // A6.2.5 & A8.6.214
272 bits<7> rhs;
273 let Inst{6-0} = rhs;
274}
Evan Cheng86198642009-08-07 00:34:42 +0000275
Bill Wendling0ae28e42010-11-19 22:37:33 +0000276// ADD <Rm>, sp
David Goodwin5d598aa2009-08-19 18:00:44 +0000277def tADDrSP : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000278 "add\t$dst, $rhs", []>,
279 T1Special<{0,0,?,?}> {
Bill Wendling0ae28e42010-11-19 22:37:33 +0000280 // A8.6.9 Encoding T1
281 bits<4> dst;
282 let Inst{7} = dst{3};
283 let Inst{6-3} = 0b1101;
284 let Inst{2-0} = dst{2-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000285}
Evan Cheng86198642009-08-07 00:34:42 +0000286
Bill Wendling0ae28e42010-11-19 22:37:33 +0000287// ADD sp, <Rm>
David Goodwin5d598aa2009-08-19 18:00:44 +0000288def tADDspr : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000289 "add\t$dst, $rhs", []>,
290 T1Special<{0,0,?,?}> {
291 // A8.6.9 Encoding T2
Bill Wendling0ae28e42010-11-19 22:37:33 +0000292 bits<4> dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000293 let Inst{7} = 1;
Bill Wendling0ae28e42010-11-19 22:37:33 +0000294 let Inst{6-3} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000295 let Inst{2-0} = 0b101;
296}
Evan Cheng86198642009-08-07 00:34:42 +0000297
Evan Chenga8e29892007-01-19 07:51:42 +0000298//===----------------------------------------------------------------------===//
299// Control Flow Instructions.
300//
301
Jim Grosbachc732adf2009-09-30 01:35:11 +0000302let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
Bill Wendling602890d2010-11-19 01:33:10 +0000303 def tBX_RET : TI<(outs), (ins), IIC_Br, "bx\tlr",
304 [(ARMretflag)]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000305 T1Special<{1,1,0,?}> {
306 // A6.2.3 & A8.6.25
Johnny Chend68e1192009-12-15 17:24:14 +0000307 let Inst{6-3} = 0b1110; // Rm = lr
Bill Wendling602890d2010-11-19 01:33:10 +0000308 let Inst{2-0} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +0000309 }
Bill Wendling602890d2010-11-19 01:33:10 +0000310
Evan Cheng9d945f72007-02-01 01:49:46 +0000311 // Alternative return instruction used by vararg functions.
Bill Wendling602890d2010-11-19 01:33:10 +0000312 def tBX_RET_vararg : TI<(outs), (ins tGPR:$Rm),
313 IIC_Br, "bx\t$Rm",
314 []>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000315 T1Special<{1,1,0,?}> {
316 // A6.2.3 & A8.6.25
Bill Wendling602890d2010-11-19 01:33:10 +0000317 bits<4> Rm;
318 let Inst{6-3} = Rm;
319 let Inst{2-0} = 0b000;
320 }
Evan Cheng9d945f72007-02-01 01:49:46 +0000321}
Evan Chenga8e29892007-01-19 07:51:42 +0000322
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000323// Indirect branches
324let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Bill Wendling602890d2010-11-19 01:33:10 +0000325 def tBRIND : TI<(outs), (ins GPR:$Rm), IIC_Br, "mov\tpc, $Rm",
326 [(brind GPR:$Rm)]>,
Bill Wendling12280382010-11-19 23:14:32 +0000327 T1Special<{1,0,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000328 // A8.6.97
Bill Wendling602890d2010-11-19 01:33:10 +0000329 bits<4> Rm;
Bill Wendling849f2e32010-11-29 00:18:15 +0000330 let Inst{7} = 1; // <Rd> = Inst{7:2-0} = pc
Bill Wendling602890d2010-11-19 01:33:10 +0000331 let Inst{6-3} = Rm;
Bill Wendling12280382010-11-19 23:14:32 +0000332 let Inst{2-0} = 0b111;
Johnny Chend68e1192009-12-15 17:24:14 +0000333 }
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000334}
335
Evan Chenga8e29892007-01-19 07:51:42 +0000336// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000337let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
338 hasExtraDefRegAllocReq = 1 in
Bill Wendling602890d2010-11-19 01:33:10 +0000339def tPOP_RET : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000340 IIC_iPop_Br,
Bill Wendling602890d2010-11-19 01:33:10 +0000341 "pop${p}\t$regs", []>,
342 T1Misc<{1,1,0,?,?,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000343 // A8.6.121
Bill Wendling602890d2010-11-19 01:33:10 +0000344 bits<16> regs;
Bill Wendling849f2e32010-11-29 00:18:15 +0000345 let Inst{8} = regs{15}; // registers = P:'0000000':register_list
Bill Wendling602890d2010-11-19 01:33:10 +0000346 let Inst{7-0} = regs{7-0};
347}
Evan Chenga8e29892007-01-19 07:51:42 +0000348
Evan Cheng1e0eab12010-11-29 22:43:27 +0000349// All calls clobber the non-callee saved registers. SP is marked as
350// a use to prevent stack-pointer assignments that appear immediately
351// before calls from potentially appearing dead.
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000352let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000353 // On non-Darwin platforms R9 is callee-saved.
Evan Cheng756da122009-07-22 06:46:53 +0000354 Defs = [R0, R1, R2, R3, R12, LR,
355 D0, D1, D2, D3, D4, D5, D6, D7,
356 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000357 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
358 Uses = [SP] in {
Evan Chengb6207242009-08-01 00:16:10 +0000359 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000360 def tBL : TIx2<0b11110, 0b11, 1,
Jim Grosbach64171712010-02-16 21:07:46 +0000361 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000362 "bl\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000363 [(ARMtcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000364 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000365
Evan Chengb6207242009-08-01 00:16:10 +0000366 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000367 def tBLXi : TIx2<0b11110, 0b11, 0,
Jim Grosbach64171712010-02-16 21:07:46 +0000368 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000369 "blx\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000370 [(ARMcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000371 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000372
Evan Chengb6207242009-08-01 00:16:10 +0000373 // Also used for Thumb2
Jim Grosbach64171712010-02-16 21:07:46 +0000374 def tBLXr : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000375 "blx\t$func",
Evan Chengb6207242009-08-01 00:16:10 +0000376 [(ARMtcall GPR:$func)]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000377 Requires<[IsThumb, HasV5T, IsNotDarwin]>,
378 T1Special<{1,1,1,?}>; // A6.2.3 & A8.6.24;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000379
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000380 // ARMv4T
Chris Lattner4d1189f2010-11-01 00:46:16 +0000381 let isCodeGenOnly = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +0000382 def tBX : TIx2<{?,?,?,?,?}, {?,?}, ?,
Jim Grosbach64171712010-02-16 21:07:46 +0000383 (outs), (ins tGPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000384 "mov\tlr, pc\n\tbx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000385 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000386 Requires<[IsThumb, IsThumb1Only, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000387}
388
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000389let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000390 // On Darwin R9 is call-clobbered.
391 // R7 is marked as a use to prevent frame-pointer assignments from being
392 // moved above / below calls.
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000393 Defs = [R0, R1, R2, R3, R9, R12, LR,
394 D0, D1, D2, D3, D4, D5, D6, D7,
395 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000396 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
397 Uses = [R7, SP] in {
Evan Chengb6207242009-08-01 00:16:10 +0000398 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000399 def tBLr9 : TIx2<0b11110, 0b11, 1,
Bill Wendling849f2e32010-11-29 00:18:15 +0000400 (outs), (ins pred:$p, i32imm:$func, variable_ops), IIC_Br,
401 "bl${p}\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000402 [(ARMtcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000403 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000404
Evan Chengb6207242009-08-01 00:16:10 +0000405 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000406 def tBLXi_r9 : TIx2<0b11110, 0b11, 0,
Bill Wendling849f2e32010-11-29 00:18:15 +0000407 (outs), (ins pred:$p, i32imm:$func, variable_ops), IIC_Br,
408 "blx${p}\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000409 [(ARMcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000410 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000411
Evan Chengb6207242009-08-01 00:16:10 +0000412 // Also used for Thumb2
Bill Wendling849f2e32010-11-29 00:18:15 +0000413 def tBLXr_r9 : TI<(outs), (ins pred:$p, GPR:$func, variable_ops), IIC_Br,
414 "blx${p}\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000415 [(ARMtcall GPR:$func)]>,
416 Requires<[IsThumb, HasV5T, IsDarwin]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000417 T1Special<{1,1,1,?}> {
418 // A6.2.3 & A8.6.24
419 bits<4> func;
420 let Inst{6-3} = func;
421 let Inst{2-0} = 0b000;
422 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000423
424 // ARMv4T
Chris Lattner4d1189f2010-11-01 00:46:16 +0000425 let isCodeGenOnly = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +0000426 def tBXr9 : TIx2<{?,?,?,?,?}, {?,?}, ?,
Jim Grosbach64171712010-02-16 21:07:46 +0000427 (outs), (ins tGPR:$func, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000428 "mov\tlr, pc\n\tbx\t$func",
429 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000430 Requires<[IsThumb, IsThumb1Only, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000431}
432
Evan Chengffbacca2007-07-21 00:34:19 +0000433let isBranch = 1, isTerminator = 1 in {
Evan Cheng3f8602c2007-05-16 21:53:43 +0000434 let isBarrier = 1 in {
435 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000436 def tB : T1I<(outs), (ins brtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000437 "b\t$target", [(br bb:$target)]>,
438 T1Encoding<{1,1,1,0,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000439
Evan Cheng225dfe92007-01-30 01:13:37 +0000440 // Far jump
Evan Cheng53c67c02009-08-07 05:45:07 +0000441 let Defs = [LR] in
Jim Grosbach64171712010-02-16 21:07:46 +0000442 def tBfar : TIx2<0b11110, 0b11, 1, (outs), (ins brtarget:$target), IIC_Br,
Jim Grosbach78890f42010-10-01 23:21:38 +0000443 "bl\t$target",[]>;
Evan Cheng225dfe92007-01-30 01:13:37 +0000444
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000445 def tBR_JTr : tPseudoInst<(outs),
446 (ins tGPR:$target, i32imm:$jt, i32imm:$id),
447 Size2Bytes, IIC_Br,
448 [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]> {
449 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Johnny Chenbbc71b22009-12-16 02:32:54 +0000450 }
Evan Cheng3f8602c2007-05-16 21:53:43 +0000451 }
Evan Chengd85ac4d2007-01-27 02:29:45 +0000452}
453
Evan Chengc85e8322007-07-05 07:13:32 +0000454// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000455// a two-value operand where a dag node expects two operands. :(
Evan Chengffbacca2007-07-21 00:34:19 +0000456let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000457 def tBcc : T1I<(outs), (ins brtarget:$target, pred:$cc), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000458 "b$cc\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +0000459 [/*(ARMbrcond bb:$target, imm:$cc)*/]>,
460 T1Encoding<{1,1,0,1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000461
Evan Chengde17fb62009-10-31 23:46:45 +0000462// Compare and branch on zero / non-zero
463let isBranch = 1, isTerminator = 1 in {
Bill Wendling12280382010-11-19 23:14:32 +0000464 def tCBZ : T1I<(outs), (ins tGPR:$Rn, brtarget:$target), IIC_Br,
465 "cbz\t$Rn, $target", []>,
466 T1Misc<{0,0,?,1,?,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000467 // A8.6.27
Bill Wendling12280382010-11-19 23:14:32 +0000468 bits<6> target;
469 bits<3> Rn;
470 let Inst{9} = target{5};
471 let Inst{7-3} = target{4-0};
472 let Inst{2-0} = Rn;
473 }
Evan Chengde17fb62009-10-31 23:46:45 +0000474
475 def tCBNZ : T1I<(outs), (ins tGPR:$cmp, brtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000476 "cbnz\t$cmp, $target", []>,
Bill Wendling12280382010-11-19 23:14:32 +0000477 T1Misc<{1,0,?,1,?,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000478 // A8.6.27
Bill Wendling12280382010-11-19 23:14:32 +0000479 bits<6> target;
480 bits<3> Rn;
481 let Inst{9} = target{5};
482 let Inst{7-3} = target{4-0};
483 let Inst{2-0} = Rn;
484 }
Evan Chengde17fb62009-10-31 23:46:45 +0000485}
486
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000487// A8.6.218 Supervisor Call (Software Interrupt) -- for disassembly only
488// A8.6.16 B: Encoding T1
489// If Inst{11-8} == 0b1111 then SEE SVC
Evan Cheng1e0eab12010-11-29 22:43:27 +0000490let isCall = 1, Uses = [SP] in
Bill Wendling6179c312010-11-20 00:53:35 +0000491def tSVC : T1pI<(outs), (ins i32imm:$imm), IIC_Br,
492 "svc", "\t$imm", []>, Encoding16 {
493 bits<8> imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000494 let Inst{15-12} = 0b1101;
Bill Wendling6179c312010-11-20 00:53:35 +0000495 let Inst{11-8} = 0b1111;
496 let Inst{7-0} = imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000497}
498
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000499// The assembler uses 0xDEFE for a trap instruction.
Evan Chengfb3611d2010-05-11 07:26:32 +0000500let isBarrier = 1, isTerminator = 1 in
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000501def tTRAP : TI<(outs), (ins), IIC_Br,
Jim Grosbach2e6ae132010-09-23 18:05:37 +0000502 "trap", [(trap)]>, Encoding16 {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000503 let Inst = 0xdefe;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000504}
505
Evan Chenga8e29892007-01-19 07:51:42 +0000506//===----------------------------------------------------------------------===//
507// Load Store Instructions.
508//
509
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000510let canFoldAsLoad = 1, isReMaterializable = 1 in
Bill Wendling6179c312010-11-20 00:53:35 +0000511def tLDR : T1pI4<(outs tGPR:$Rt), (ins t_addrmode_s4:$addr), IIC_iLoad_r,
Bill Wendling849f2e32010-11-29 00:18:15 +0000512 "ldr", "\t$Rt, $addr",
513 [(set tGPR:$Rt, (load t_addrmode_s4:$addr))]>,
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000514 T1LdSt<0b100> {
515 // A8.6.60
516 bits<3> Rt;
517 bits<8> addr;
518 let Inst{8-6} = addr{5-3}; // Rm
519 let Inst{5-3} = addr{2-0}; // Rn
520 let Inst{2-0} = Rt;
521}
Bill Wendling6179c312010-11-20 00:53:35 +0000522
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000523def tLDRi: T1pI4<(outs tGPR:$Rt), (ins t_addrmode_s4:$addr), IIC_iLoad_r,
524 "ldr", "\t$Rt, $addr",
Johnny Chen51bc5612010-01-14 22:42:17 +0000525 []>,
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000526 T1LdSt4Imm<{1,?,?}> {
527 // A8.6.57
528 bits<3> Rt;
529 bits<8> addr;
530 let Inst{10-6} = addr{7-3}; // imm5
531 let Inst{5-3} = addr{2-0}; // Rn
532 let Inst{2-0} = Rt;
533}
Evan Chenga8e29892007-01-19 07:51:42 +0000534
Evan Cheng0e55fd62010-09-30 01:08:25 +0000535def tLDRB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_s1:$addr), IIC_iLoad_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000536 "ldrb", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000537 [(set tGPR:$dst, (zextloadi8 t_addrmode_s1:$addr))]>,
538 T1LdSt<0b110>;
Evan Cheng0e55fd62010-09-30 01:08:25 +0000539def tLDRBi: T1pI1<(outs tGPR:$dst), (ins t_addrmode_s1:$addr), IIC_iLoad_bh_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000540 "ldrb", "\t$dst, $addr",
541 []>,
542 T1LdSt1Imm<{1,?,?}>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000543
Evan Cheng0e55fd62010-09-30 01:08:25 +0000544def tLDRH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_s2:$addr), IIC_iLoad_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000545 "ldrh", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000546 [(set tGPR:$dst, (zextloadi16 t_addrmode_s2:$addr))]>,
547 T1LdSt<0b101>;
Evan Cheng0e55fd62010-09-30 01:08:25 +0000548def tLDRHi: T1pI2<(outs tGPR:$dst), (ins t_addrmode_s2:$addr), IIC_iLoad_bh_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000549 "ldrh", "\t$dst, $addr",
550 []>,
551 T1LdSt2Imm<{1,?,?}>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000552
Evan Cheng2f297df2009-07-11 07:08:13 +0000553let AddedComplexity = 10 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000554def tLDRSB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), IIC_iLoad_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000555 "ldrsb", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000556 [(set tGPR:$dst, (sextloadi8 t_addrmode_rr:$addr))]>,
557 T1LdSt<0b011>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000558
Evan Cheng2f297df2009-07-11 07:08:13 +0000559let AddedComplexity = 10 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000560def tLDRSH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), IIC_iLoad_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000561 "ldrsh", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000562 [(set tGPR:$dst, (sextloadi16 t_addrmode_rr:$addr))]>,
563 T1LdSt<0b111>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000564
Dan Gohman15511cf2008-12-03 18:15:48 +0000565let canFoldAsLoad = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000566def tLDRspi : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
Evan Cheng699beba2009-10-27 00:08:59 +0000567 "ldr", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000568 [(set tGPR:$dst, (load t_addrmode_sp:$addr))]>,
569 T1LdStSP<{1,?,?}>;
Evan Cheng012f2d92007-01-24 08:53:17 +0000570
Evan Cheng8e59ea92007-02-07 00:06:56 +0000571// Special instruction for restore. It cannot clobber condition register
572// when it's expanded by eliminateCallFramePseudoInstr().
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000573let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000574def tRestore : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
Johnny Chend68e1192009-12-15 17:24:14 +0000575 "ldr", "\t$dst, $addr", []>,
576 T1LdStSP<{1,?,?}>;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000577
Evan Cheng012f2d92007-01-24 08:53:17 +0000578// Load tconstpool
Evan Cheng7883fa92009-11-04 00:00:39 +0000579// FIXME: Use ldr.n to work around a Darwin assembler bug.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000580let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000581def tLDRpci : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), IIC_iLoad_i,
Evan Chengb9f51cb2009-11-04 07:38:48 +0000582 "ldr", ".n\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000583 [(set tGPR:$dst, (load (ARMWrapper tconstpool:$addr)))]>,
584 T1Encoding<{0,1,0,0,1,?}>; // A6.2 & A8.6.59
Evan Chengfa775d02007-03-19 07:20:03 +0000585
586// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000587let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
588 isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000589def tLDRcp : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), IIC_iLoad_i,
Johnny Chend68e1192009-12-15 17:24:14 +0000590 "ldr", "\t$dst, $addr", []>,
591 T1LdStSP<{1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000592
Evan Cheng0e55fd62010-09-30 01:08:25 +0000593def tSTR : T1pI4<(outs), (ins tGPR:$src, t_addrmode_s4:$addr), IIC_iStore_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000594 "str", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000595 [(store tGPR:$src, t_addrmode_s4:$addr)]>,
596 T1LdSt<0b000>;
Evan Cheng0e55fd62010-09-30 01:08:25 +0000597def tSTRi: T1pI4<(outs), (ins tGPR:$src, t_addrmode_s4:$addr), IIC_iStore_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000598 "str", "\t$src, $addr",
599 []>,
600 T1LdSt4Imm<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000601
Evan Cheng0e55fd62010-09-30 01:08:25 +0000602def tSTRB : T1pI1<(outs), (ins tGPR:$src, t_addrmode_s1:$addr), IIC_iStore_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000603 "strb", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000604 [(truncstorei8 tGPR:$src, t_addrmode_s1:$addr)]>,
605 T1LdSt<0b010>;
Evan Cheng0e55fd62010-09-30 01:08:25 +0000606def tSTRBi: T1pI1<(outs), (ins tGPR:$src, t_addrmode_s1:$addr), IIC_iStore_bh_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000607 "strb", "\t$src, $addr",
608 []>,
609 T1LdSt1Imm<{0,?,?}>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000610
Evan Cheng0e55fd62010-09-30 01:08:25 +0000611def tSTRH : T1pI2<(outs), (ins tGPR:$src, t_addrmode_s2:$addr), IIC_iStore_bh_r,
Evan Cheng699beba2009-10-27 00:08:59 +0000612 "strh", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000613 [(truncstorei16 tGPR:$src, t_addrmode_s2:$addr)]>,
614 T1LdSt<0b001>;
Evan Cheng0e55fd62010-09-30 01:08:25 +0000615def tSTRHi: T1pI2<(outs), (ins tGPR:$src, t_addrmode_s2:$addr), IIC_iStore_bh_r,
Johnny Chen51bc5612010-01-14 22:42:17 +0000616 "strh", "\t$src, $addr",
617 []>,
618 T1LdSt2Imm<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000619
Evan Cheng0e55fd62010-09-30 01:08:25 +0000620def tSTRspi : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStore_i,
Evan Cheng699beba2009-10-27 00:08:59 +0000621 "str", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000622 [(store tGPR:$src, t_addrmode_sp:$addr)]>,
623 T1LdStSP<{0,?,?}>;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000624
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000625let mayStore = 1, neverHasSideEffects = 1 in {
Evan Cheng8e59ea92007-02-07 00:06:56 +0000626// Special instruction for spill. It cannot clobber condition register
627// when it's expanded by eliminateCallFramePseudoInstr().
Evan Cheng0e55fd62010-09-30 01:08:25 +0000628def tSpill : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStore_i,
Johnny Chend68e1192009-12-15 17:24:14 +0000629 "str", "\t$src, $addr", []>,
630 T1LdStSP<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000631}
632
633//===----------------------------------------------------------------------===//
634// Load / store multiple Instructions.
635//
636
Bill Wendling6c470b82010-11-13 09:09:38 +0000637multiclass thumb_ldst_mult<string asm, InstrItinClass itin,
638 InstrItinClass itin_upd, bits<6> T1Enc,
639 bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000640 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +0000641 T1I<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +0000642 itin, !strconcat(asm, "ia${p}\t$Rn, $regs"), []>,
Bill Wendling6179c312010-11-20 00:53:35 +0000643 T1Encoding<T1Enc> {
644 bits<3> Rn;
645 bits<8> regs;
646 let Inst{10-8} = Rn;
647 let Inst{7-0} = regs;
648 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000649 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +0000650 T1It<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +0000651 itin_upd, !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []>,
Bill Wendling6179c312010-11-20 00:53:35 +0000652 T1Encoding<T1Enc> {
653 bits<3> Rn;
654 bits<8> regs;
655 let Inst{10-8} = Rn;
656 let Inst{7-0} = regs;
657 }
Bill Wendling6c470b82010-11-13 09:09:38 +0000658}
659
Bill Wendling73fe34a2010-11-16 01:16:36 +0000660// These require base address to be written back or one of the loaded regs.
Bill Wendlingddc918b2010-11-13 10:57:02 +0000661let neverHasSideEffects = 1 in {
662
663let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
664defm tLDM : thumb_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu,
665 {1,1,0,0,1,?}, 1>;
666
667let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
668defm tSTM : thumb_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu,
669 {1,1,0,0,0,?}, 0>;
670
671} // neverHasSideEffects
Evan Cheng4b322e52009-08-11 21:11:32 +0000672
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000673let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in
Bill Wendling602890d2010-11-19 01:33:10 +0000674def tPOP : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000675 IIC_iPop,
Bill Wendling602890d2010-11-19 01:33:10 +0000676 "pop${p}\t$regs", []>,
677 T1Misc<{1,1,0,?,?,?,?}> {
678 bits<16> regs;
Bill Wendling602890d2010-11-19 01:33:10 +0000679 let Inst{8} = regs{15};
680 let Inst{7-0} = regs{7-0};
681}
Evan Cheng4b322e52009-08-11 21:11:32 +0000682
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000683let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in
Bill Wendling6179c312010-11-20 00:53:35 +0000684def tPUSH : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000685 IIC_iStore_m,
Bill Wendling6179c312010-11-20 00:53:35 +0000686 "push${p}\t$regs", []>,
687 T1Misc<{0,1,0,?,?,?,?}> {
688 bits<16> regs;
689 let Inst{8} = regs{14};
690 let Inst{7-0} = regs{7-0};
691}
Evan Chenga8e29892007-01-19 07:51:42 +0000692
693//===----------------------------------------------------------------------===//
694// Arithmetic Instructions.
695//
696
David Goodwinc9ee1182009-06-25 22:49:55 +0000697// Add with carry register
Evan Cheng446c4282009-07-11 06:43:01 +0000698let isCommutable = 1, Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000699def tADC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000700 "adc", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000701 [(set tGPR:$dst, (adde tGPR:$lhs, tGPR:$rhs))]>,
Bill Wendling95a6d172010-11-20 01:00:29 +0000702 T1DataProcessing<0b0101> {
703 // A8.6.2
704 bits<3> lhs;
705 bits<3> rhs;
706 let Inst{5-3} = lhs;
707 let Inst{2-0} = rhs;
708}
Evan Cheng53d7dba2007-01-27 00:07:15 +0000709
David Goodwinc9ee1182009-06-25 22:49:55 +0000710// Add immediate
Bill Wendling95a6d172010-11-20 01:00:29 +0000711def tADDi3 : T1sI<(outs tGPR:$Rd), (ins tGPR:$Rn, i32imm:$imm3), IIC_iALUi,
712 "add", "\t$Rd, $Rn, $imm3",
713 [(set tGPR:$Rd, (add tGPR:$Rn, imm0_7:$imm3))]>,
714 T1General<0b01110> {
715 // A8.6.4 T1
716 bits<3> Rd;
717 bits<3> Rn;
718 bits<3> imm3;
719 let Inst{8-6} = imm3;
720 let Inst{5-3} = Rn;
721 let Inst{2-0} = Rd;
722}
Evan Chenga8e29892007-01-19 07:51:42 +0000723
David Goodwin5d598aa2009-08-19 18:00:44 +0000724def tADDi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000725 "add", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000726 [(set tGPR:$dst, (add tGPR:$lhs, imm8_255:$rhs))]>,
Bill Wendling95a6d172010-11-20 01:00:29 +0000727 T1General<{1,1,0,?,?}> {
728 // A8.6.4 T2
729 bits<3> lhs;
730 bits<8> rhs;
731 let Inst{10-8} = lhs;
732 let Inst{7-0} = rhs;
733}
Evan Chenga8e29892007-01-19 07:51:42 +0000734
David Goodwinc9ee1182009-06-25 22:49:55 +0000735// Add register
Evan Cheng446c4282009-07-11 06:43:01 +0000736let isCommutable = 1 in
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000737def tADDrr : T1sI<(outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm), IIC_iALUr,
738 "add", "\t$Rd, $Rn, $Rm",
739 [(set tGPR:$Rd, (add tGPR:$Rn, tGPR:$Rm))]>,
740 T1General<0b01100> {
741 // A8.6.6 T1
742 bits<3> Rm;
743 bits<3> Rn;
744 bits<3> Rd;
745 let Inst{8-6} = Rm;
746 let Inst{5-3} = Rn;
747 let Inst{2-0} = Rd;
748}
Evan Chenga8e29892007-01-19 07:51:42 +0000749
Evan Chengcd799b92009-06-12 20:46:18 +0000750let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000751def tADDhirr : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000752 "add", "\t$dst, $rhs", []>,
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000753 T1Special<{0,0,?,?}> {
754 // A8.6.6 T2
755 bits<4> dst;
756 bits<4> rhs;
757 let Inst{6-3} = rhs;
758 let Inst{7} = dst{3};
759 let Inst{2-0} = dst{2-0};
760}
Evan Chenga8e29892007-01-19 07:51:42 +0000761
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000762// AND register
Evan Cheng446c4282009-07-11 06:43:01 +0000763let isCommutable = 1 in
Evan Cheng7e1bf302010-09-29 00:27:46 +0000764def tAND : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iBITr,
Evan Cheng699beba2009-10-27 00:08:59 +0000765 "and", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000766 [(set tGPR:$dst, (and tGPR:$lhs, tGPR:$rhs))]>,
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000767 T1DataProcessing<0b0000> {
768 // A8.6.12
769 bits<3> rhs;
770 bits<3> dst;
771 let Inst{5-3} = rhs;
772 let Inst{2-0} = dst;
773}
Evan Chenga8e29892007-01-19 07:51:42 +0000774
David Goodwinc9ee1182009-06-25 22:49:55 +0000775// ASR immediate
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000776def tASRri : T1sI<(outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5), IIC_iMOVsi,
777 "asr", "\t$Rd, $Rm, $imm5",
778 [(set tGPR:$Rd, (sra tGPR:$Rm, (i32 imm:$imm5)))]>,
779 T1General<{0,1,0,?,?}> {
780 // A8.6.14
781 bits<3> Rd;
782 bits<3> Rm;
783 bits<5> imm5;
784 let Inst{10-6} = imm5;
785 let Inst{5-3} = Rm;
786 let Inst{2-0} = Rd;
787}
Evan Chenga8e29892007-01-19 07:51:42 +0000788
David Goodwinc9ee1182009-06-25 22:49:55 +0000789// ASR register
David Goodwin5d598aa2009-08-19 18:00:44 +0000790def tASRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000791 "asr", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000792 [(set tGPR:$dst, (sra tGPR:$lhs, tGPR:$rhs))]>,
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000793 T1DataProcessing<0b0100> {
794 // A8.6.15
795 bits<3> rhs;
796 bits<3> dst;
797 let Inst{5-3} = rhs;
798 let Inst{2-0} = dst;
799}
Evan Chenga8e29892007-01-19 07:51:42 +0000800
David Goodwinc9ee1182009-06-25 22:49:55 +0000801// BIC register
Evan Cheng7e1bf302010-09-29 00:27:46 +0000802def tBIC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iBITr,
Evan Cheng699beba2009-10-27 00:08:59 +0000803 "bic", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000804 [(set tGPR:$dst, (and tGPR:$lhs, (not tGPR:$rhs)))]>,
Bill Wendling5cc88a22010-11-20 22:52:33 +0000805 T1DataProcessing<0b1110> {
806 // A8.6.20
807 bits<3> dst;
808 bits<3> rhs;
809 let Inst{5-3} = rhs;
810 let Inst{2-0} = dst;
811}
Evan Chenga8e29892007-01-19 07:51:42 +0000812
David Goodwinc9ee1182009-06-25 22:49:55 +0000813// CMN register
Gabor Greiff7d10f52010-09-14 22:00:50 +0000814let isCompare = 1, Defs = [CPSR] in {
Jim Grosbachd5d2bae2010-01-22 00:08:13 +0000815//FIXME: Disable CMN, as CCodes are backwards from compare expectations
816// Compare-to-zero still works out, just not the relationals
817//def tCMN : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
818// "cmn", "\t$lhs, $rhs",
819// [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>,
820// T1DataProcessing<0b1011>;
Bill Wendling5cc88a22010-11-20 22:52:33 +0000821def tCMNz : T1pI<(outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iCMPr,
822 "cmn", "\t$Rn, $Rm",
823 [(ARMcmpZ tGPR:$Rn, (ineg tGPR:$Rm))]>,
824 T1DataProcessing<0b1011> {
825 // A8.6.33
826 bits<3> Rm;
827 bits<3> Rn;
828 let Inst{5-3} = Rm;
829 let Inst{2-0} = Rn;
830}
David Goodwinc9ee1182009-06-25 22:49:55 +0000831}
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000832
David Goodwinc9ee1182009-06-25 22:49:55 +0000833// CMP immediate
Gabor Greiff7d10f52010-09-14 22:00:50 +0000834let isCompare = 1, Defs = [CPSR] in {
Bill Wendling5cc88a22010-11-20 22:52:33 +0000835def tCMPi8 : T1pI<(outs), (ins tGPR:$Rn, i32imm:$imm8), IIC_iCMPi,
836 "cmp", "\t$Rn, $imm8",
837 [(ARMcmp tGPR:$Rn, imm0_255:$imm8)]>,
838 T1General<{1,0,1,?,?}> {
839 // A8.6.35
840 bits<3> Rn;
841 bits<8> imm8;
842 let Inst{10-8} = Rn;
843 let Inst{7-0} = imm8;
844}
845
846def tCMPzi8 : T1pI<(outs), (ins tGPR:$Rn, i32imm:$imm8), IIC_iCMPi,
847 "cmp", "\t$Rn, $imm8",
848 [(ARMcmpZ tGPR:$Rn, imm0_255:$imm8)]>,
849 T1General<{1,0,1,?,?}> {
850 // A8.6.35
851 bits<3> Rn;
852 let Inst{10-8} = Rn;
853 let Inst{7-0} = 0x00;
David Goodwinc9ee1182009-06-25 22:49:55 +0000854}
855
856// CMP register
Bill Wendling602890d2010-11-19 01:33:10 +0000857def tCMPr : T1pI<(outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iCMPr,
858 "cmp", "\t$Rn, $Rm",
859 [(ARMcmp tGPR:$Rn, tGPR:$Rm)]>,
860 T1DataProcessing<0b1010> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000861 // A8.6.36 T1
862 bits<3> Rm;
863 bits<3> Rn;
864 let Inst{5-3} = Rm;
865 let Inst{2-0} = Rn;
866}
867def tCMPzr : T1pI<(outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iCMPr,
868 "cmp", "\t$Rn, $Rm",
869 [(ARMcmpZ tGPR:$Rn, tGPR:$Rm)]>,
870 T1DataProcessing<0b1010> {
871 // A8.6.36 T1
Bill Wendling602890d2010-11-19 01:33:10 +0000872 bits<3> Rm;
873 bits<3> Rn;
Bill Wendling602890d2010-11-19 01:33:10 +0000874 let Inst{5-3} = Rm;
875 let Inst{2-0} = Rn;
876}
877
Bill Wendling849f2e32010-11-29 00:18:15 +0000878def tCMPhir : T1pI<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_iCMPr,
879 "cmp", "\t$Rn, $Rm", []>,
880 T1Special<{0,1,?,?}> {
881 // A8.6.36 T2
882 bits<4> Rm;
883 bits<4> Rn;
884 let Inst{7} = Rn{3};
885 let Inst{6-3} = Rm;
886 let Inst{2-0} = Rn{2-0};
887}
David Goodwin5d598aa2009-08-19 18:00:44 +0000888def tCMPzhir : T1pI<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iCMPr,
Johnny Chend68e1192009-12-15 17:24:14 +0000889 "cmp", "\t$lhs, $rhs", []>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000890 T1Special<{0,1,?,?}> {
891 // A8.6.36 T2
892 bits<4> Rm;
893 bits<4> Rn;
894 let Inst{7} = Rn{3};
895 let Inst{6-3} = Rm;
896 let Inst{2-0} = Rn{2-0};
897}
898
Bill Wendling5cc88a22010-11-20 22:52:33 +0000899} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000900
Evan Chenga8e29892007-01-19 07:51:42 +0000901
David Goodwinc9ee1182009-06-25 22:49:55 +0000902// XOR register
Evan Cheng446c4282009-07-11 06:43:01 +0000903let isCommutable = 1 in
Evan Cheng7e1bf302010-09-29 00:27:46 +0000904def tEOR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iBITr,
Evan Cheng699beba2009-10-27 00:08:59 +0000905 "eor", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000906 [(set tGPR:$dst, (xor tGPR:$lhs, tGPR:$rhs))]>,
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000907 T1DataProcessing<0b0001> {
908 // A8.6.45
909 bits<3> dst;
910 bits<3> rhs;
911 let Inst{5-3} = rhs;
912 let Inst{2-0} = dst;
913}
Evan Chenga8e29892007-01-19 07:51:42 +0000914
David Goodwinc9ee1182009-06-25 22:49:55 +0000915// LSL immediate
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000916def tLSLri : T1sI<(outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5), IIC_iMOVsi,
917 "lsl", "\t$Rd, $Rm, $imm5",
918 [(set tGPR:$Rd, (shl tGPR:$Rm, (i32 imm:$imm5)))]>,
919 T1General<{0,0,0,?,?}> {
920 // A8.6.88
921 bits<3> Rd;
922 bits<3> Rm;
923 bits<5> imm5;
924 let Inst{10-6} = imm5;
925 let Inst{5-3} = Rm;
926 let Inst{2-0} = Rd;
927}
Evan Chenga8e29892007-01-19 07:51:42 +0000928
David Goodwinc9ee1182009-06-25 22:49:55 +0000929// LSL register
David Goodwin5d598aa2009-08-19 18:00:44 +0000930def tLSLrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000931 "lsl", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000932 [(set tGPR:$dst, (shl tGPR:$lhs, tGPR:$rhs))]>,
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000933 T1DataProcessing<0b0010> {
934 // A8.6.89
935 bits<3> dst;
936 bits<3> rhs;
937 let Inst{5-3} = rhs;
938 let Inst{2-0} = dst;
939}
Evan Chenga8e29892007-01-19 07:51:42 +0000940
David Goodwinc9ee1182009-06-25 22:49:55 +0000941// LSR immediate
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000942def tLSRri : T1sI<(outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5), IIC_iMOVsi,
943 "lsr", "\t$Rd, $Rm, $imm5",
944 [(set tGPR:$Rd, (srl tGPR:$Rm, (i32 imm:$imm5)))]>,
945 T1General<{0,0,1,?,?}> {
946 // A8.6.90
947 bits<3> Rd;
948 bits<3> Rm;
949 bits<5> imm5;
950 let Inst{10-6} = imm5;
951 let Inst{5-3} = Rm;
952 let Inst{2-0} = Rd;
953}
Evan Chenga8e29892007-01-19 07:51:42 +0000954
David Goodwinc9ee1182009-06-25 22:49:55 +0000955// LSR register
David Goodwin5d598aa2009-08-19 18:00:44 +0000956def tLSRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000957 "lsr", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000958 [(set tGPR:$dst, (srl tGPR:$lhs, tGPR:$rhs))]>,
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000959 T1DataProcessing<0b0011> {
960 // A8.6.91
961 bits<3> dst;
962 bits<3> rhs;
963 let Inst{5-3} = rhs;
964 let Inst{2-0} = dst;
965}
Evan Chenga8e29892007-01-19 07:51:42 +0000966
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000967// Move register
Evan Chengc4af4632010-11-17 20:13:28 +0000968let isMoveImm = 1 in
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000969def tMOVi8 : T1sI<(outs tGPR:$Rd), (ins i32imm:$imm8), IIC_iMOVi,
970 "mov", "\t$Rd, $imm8",
971 [(set tGPR:$Rd, imm0_255:$imm8)]>,
972 T1General<{1,0,0,?,?}> {
973 // A8.6.96
974 bits<3> Rd;
975 bits<8> imm8;
976 let Inst{10-8} = Rd;
977 let Inst{7-0} = imm8;
978}
Evan Chenga8e29892007-01-19 07:51:42 +0000979
980// TODO: A7-73: MOV(2) - mov setting flag.
981
Evan Chengcd799b92009-06-12 20:46:18 +0000982let neverHasSideEffects = 1 in {
Evan Cheng446c4282009-07-11 06:43:01 +0000983// FIXME: Make this predicable.
David Goodwin5d598aa2009-08-19 18:00:44 +0000984def tMOVr : T1I<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000985 "mov\t$dst, $src", []>,
986 T1Special<0b1000>;
Evan Cheng446c4282009-07-11 06:43:01 +0000987let Defs = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000988def tMOVSr : T1I<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chenbbc71b22009-12-16 02:32:54 +0000989 "movs\t$dst, $src", []>, Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000990 let Inst{15-6} = 0b0000000000;
991}
Evan Cheng446c4282009-07-11 06:43:01 +0000992
993// FIXME: Make these predicable.
David Goodwin5d598aa2009-08-19 18:00:44 +0000994def tMOVgpr2tgpr : T1I<(outs tGPR:$dst), (ins GPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000995 "mov\t$dst, $src", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000996 T1Special<{1,0,0,?}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000997def tMOVtgpr2gpr : T1I<(outs GPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000998 "mov\t$dst, $src", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000999 T1Special<{1,0,?,0}>;
David Goodwin5d598aa2009-08-19 18:00:44 +00001000def tMOVgpr2gpr : T1I<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +00001001 "mov\t$dst, $src", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +00001002 T1Special<{1,0,?,?}>;
Evan Chengcd799b92009-06-12 20:46:18 +00001003} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001004
David Goodwinc9ee1182009-06-25 22:49:55 +00001005// multiply register
Evan Cheng446c4282009-07-11 06:43:01 +00001006let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001007def tMUL : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMUL32,
Johnny Chencb721da2010-03-03 23:15:43 +00001008 "mul", "\t$dst, $rhs, $dst", /* A8.6.105 MUL Encoding T1 */
Johnny Chend68e1192009-12-15 17:24:14 +00001009 [(set tGPR:$dst, (mul tGPR:$lhs, tGPR:$rhs))]>,
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001010 T1DataProcessing<0b1101> {
1011 // A8.6.105
1012 bits<3> dst;
1013 bits<3> rhs;
1014 let Inst{5-3} = rhs;
1015 let Inst{2-0} = dst;
1016}
Evan Chenga8e29892007-01-19 07:51:42 +00001017
David Goodwinc9ee1182009-06-25 22:49:55 +00001018// move inverse register
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001019def tMVN : T1sI<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMVNr,
1020 "mvn", "\t$Rd, $Rm",
1021 [(set tGPR:$Rd, (not tGPR:$Rm))]>,
1022 T1DataProcessing<0b1111> {
1023 // A8.6.107
1024 bits<3> Rd;
1025 bits<3> Rm;
1026 let Inst{5-3} = Rm;
1027 let Inst{2-0} = Rd;
1028}
Evan Chenga8e29892007-01-19 07:51:42 +00001029
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001030// Bitwise or register
Evan Cheng446c4282009-07-11 06:43:01 +00001031let isCommutable = 1 in
Evan Cheng7e1bf302010-09-29 00:27:46 +00001032def tORR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iBITr,
Evan Cheng699beba2009-10-27 00:08:59 +00001033 "orr", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +00001034 [(set tGPR:$dst, (or tGPR:$lhs, tGPR:$rhs))]>,
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001035 T1DataProcessing<0b1100> {
1036 // A8.6.114
1037 bits<3> dst;
1038 bits<3> rhs;
1039 let Inst{5-3} = rhs;
1040 let Inst{2-0} = dst;
1041}
Evan Chenga8e29892007-01-19 07:51:42 +00001042
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001043// Swaps
Bill Wendlingd19ac0c2010-11-29 00:42:50 +00001044def tREV : T1pI<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iUNAr,
1045 "rev", "\t$Rd, $Rm",
1046 [(set tGPR:$Rd, (bswap tGPR:$Rm))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001047 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Bill Wendlingd19ac0c2010-11-29 00:42:50 +00001048 T1Misc<{1,0,1,0,0,0,?}> {
1049 // A8.6.134
1050 bits<3> Rm;
1051 bits<3> Rd;
1052 let Inst{5-3} = Rm;
1053 let Inst{2-0} = Rd;
1054}
Evan Chenga8e29892007-01-19 07:51:42 +00001055
Bill Wendlingd19ac0c2010-11-29 00:42:50 +00001056def tREV16 : T1pI<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iUNAr,
1057 "rev16", "\t$Rd, $Rm",
1058 [(set tGPR:$Rd,
1059 (or (and (srl tGPR:$Rm, (i32 8)), 0xFF),
1060 (or (and (shl tGPR:$Rm, (i32 8)), 0xFF00),
1061 (or (and (srl tGPR:$Rm, (i32 8)), 0xFF0000),
1062 (and (shl tGPR:$Rm, (i32 8)), 0xFF000000)))))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001063 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Bill Wendlingd19ac0c2010-11-29 00:42:50 +00001064 T1Misc<{1,0,1,0,0,1,?}> {
1065 // A8.6.135
1066 bits<3> Rm;
1067 bits<3> Rd;
1068 let Inst{5-3} = Rm;
1069 let Inst{2-0} = Rd;
1070}
Evan Chenga8e29892007-01-19 07:51:42 +00001071
Bill Wendlingd19ac0c2010-11-29 00:42:50 +00001072def tREVSH : T1pI<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iUNAr,
1073 "revsh", "\t$Rd, $Rm",
1074 [(set tGPR:$Rd,
Evan Cheng446c4282009-07-11 06:43:01 +00001075 (sext_inreg
Bill Wendlingd19ac0c2010-11-29 00:42:50 +00001076 (or (srl (and tGPR:$Rm, 0xFF00), (i32 8)),
1077 (shl tGPR:$Rm, (i32 8))), i16))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001078 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Bill Wendlingd19ac0c2010-11-29 00:42:50 +00001079 T1Misc<{1,0,1,0,1,1,?}> {
Bill Wendling5cbbf682010-11-29 01:00:43 +00001080 // A8.6.136
Bill Wendlingd19ac0c2010-11-29 00:42:50 +00001081 bits<3> Rm;
1082 bits<3> Rd;
1083 let Inst{5-3} = Rm;
1084 let Inst{2-0} = Rd;
1085}
Evan Cheng446c4282009-07-11 06:43:01 +00001086
David Goodwinc9ee1182009-06-25 22:49:55 +00001087// rotate right register
David Goodwin5d598aa2009-08-19 18:00:44 +00001088def tROR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +00001089 "ror", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +00001090 [(set tGPR:$dst, (rotr tGPR:$lhs, tGPR:$rhs))]>,
Bill Wendling5cbbf682010-11-29 01:00:43 +00001091 T1DataProcessing<0b0111> {
1092 // A8.6.139
1093 bits<3> rhs;
1094 bits<3> dst;
1095 let Inst{5-3} = rhs;
1096 let Inst{2-0} = dst;
1097}
Evan Cheng446c4282009-07-11 06:43:01 +00001098
1099// negate register
Bill Wendling5cbbf682010-11-29 01:00:43 +00001100def tRSB : T1sI<(outs tGPR:$Rd), (ins tGPR:$Rn), IIC_iALUi,
1101 "rsb", "\t$Rd, $Rn, #0",
1102 [(set tGPR:$Rd, (ineg tGPR:$Rn))]>,
1103 T1DataProcessing<0b1001> {
1104 // A8.6.141
1105 bits<3> Rn;
1106 bits<3> Rd;
1107 let Inst{5-3} = Rn;
1108 let Inst{2-0} = Rd;
1109}
Evan Chenga8e29892007-01-19 07:51:42 +00001110
David Goodwinc9ee1182009-06-25 22:49:55 +00001111// Subtract with carry register
Evan Cheng446c4282009-07-11 06:43:01 +00001112let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +00001113def tSBC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +00001114 "sbc", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +00001115 [(set tGPR:$dst, (sube tGPR:$lhs, tGPR:$rhs))]>,
Bill Wendling5cbbf682010-11-29 01:00:43 +00001116 T1DataProcessing<0b0110> {
1117 // A8.6.151
1118 bits<3> rhs;
1119 bits<3> dst;
1120 let Inst{5-3} = rhs;
1121 let Inst{2-0} = dst;
1122}
Evan Chenga8e29892007-01-19 07:51:42 +00001123
David Goodwinc9ee1182009-06-25 22:49:55 +00001124// Subtract immediate
Bill Wendling5cbbf682010-11-29 01:00:43 +00001125def tSUBi3 : T1sI<(outs tGPR:$Rd), (ins tGPR:$Rn, i32imm:$imm3), IIC_iALUi,
1126 "sub", "\t$Rd, $Rn, $imm3",
1127 [(set tGPR:$Rd, (add tGPR:$Rn, imm0_7_neg:$imm3))]>,
1128 T1General<0b01111> {
1129 // A8.6.210 T1
1130 bits<3> imm3;
1131 bits<3> Rn;
1132 bits<3> Rd;
1133 let Inst{8-6} = imm3;
1134 let Inst{5-3} = Rn;
1135 let Inst{2-0} = Rd;
1136}
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001137
David Goodwin5d598aa2009-08-19 18:00:44 +00001138def tSUBi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +00001139 "sub", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +00001140 [(set tGPR:$dst, (add tGPR:$lhs, imm8_255_neg:$rhs))]>,
Bill Wendling5cbbf682010-11-29 01:00:43 +00001141 T1General<{1,1,1,?,?}> {
1142 // A8.6.210 T2
1143 bits<8> rhs;
1144 bits<3> dst;
1145 let Inst{10-8} = dst;
1146 let Inst{7-0} = rhs;
1147}
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001148
David Goodwinc9ee1182009-06-25 22:49:55 +00001149// subtract register
Bill Wendling5cbbf682010-11-29 01:00:43 +00001150def tSUBrr : T1sI<(outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm), IIC_iALUr,
1151 "sub", "\t$Rd, $Rn, $Rm",
1152 [(set tGPR:$Rd, (sub tGPR:$Rn, tGPR:$Rm))]>,
1153 T1General<0b01101> {
1154 // A8.6.212
1155 bits<3> Rm;
1156 bits<3> Rn;
1157 bits<3> Rd;
1158 let Inst{8-6} = Rm;
1159 let Inst{5-3} = Rn;
1160 let Inst{2-0} = Rd;
1161}
David Goodwinc9ee1182009-06-25 22:49:55 +00001162
1163// TODO: A7-96: STMIA - store multiple.
Evan Chenga8e29892007-01-19 07:51:42 +00001164
David Goodwinc9ee1182009-06-25 22:49:55 +00001165// sign-extend byte
Bill Wendling5cbbf682010-11-29 01:00:43 +00001166def tSXTB : T1pI<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iUNAr,
1167 "sxtb", "\t$Rd, $Rm",
1168 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i8))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001169 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Bill Wendling5cbbf682010-11-29 01:00:43 +00001170 T1Misc<{0,0,1,0,0,1,?}> {
1171 // A8.6.222
1172 bits<3> Rm;
1173 bits<3> Rd;
1174 let Inst{5-3} = Rm;
1175 let Inst{2-0} = Rd;
1176}
David Goodwinc9ee1182009-06-25 22:49:55 +00001177
1178// sign-extend short
Bill Wendling5cbbf682010-11-29 01:00:43 +00001179def tSXTH : T1pI<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iUNAr,
1180 "sxth", "\t$Rd, $Rm",
1181 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i16))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001182 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Bill Wendling5cbbf682010-11-29 01:00:43 +00001183 T1Misc<{0,0,1,0,0,0,?}> {
1184 // A8.6.224
1185 bits<3> Rm;
1186 bits<3> Rd;
1187 let Inst{5-3} = Rm;
1188 let Inst{2-0} = Rd;
1189}
Evan Chenga8e29892007-01-19 07:51:42 +00001190
David Goodwinc9ee1182009-06-25 22:49:55 +00001191// test
Gabor Greif007248b2010-09-14 20:47:43 +00001192let isCompare = 1, isCommutable = 1, Defs = [CPSR] in
Bill Wendling2f17bf22010-11-29 01:07:48 +00001193def tTST : T1pI<(outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iTSTr,
1194 "tst", "\t$Rn, $Rm",
1195 [(ARMcmpZ (and_su tGPR:$Rn, tGPR:$Rm), 0)]>,
1196 T1DataProcessing<0b1000> {
1197 // A8.6.230
1198 bits<3> Rm;
1199 bits<3> Rn;
1200 let Inst{5-3} = Rm;
1201 let Inst{2-0} = Rn;
1202}
Evan Chenga8e29892007-01-19 07:51:42 +00001203
David Goodwinc9ee1182009-06-25 22:49:55 +00001204// zero-extend byte
Bill Wendling2f17bf22010-11-29 01:07:48 +00001205def tUXTB : T1pI<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iUNAr,
1206 "uxtb", "\t$Rd, $Rm",
1207 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFF))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001208 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Bill Wendling2f17bf22010-11-29 01:07:48 +00001209 T1Misc<{0,0,1,0,1,1,?}> {
1210 // A8.6.262
1211 bits<3> Rm;
1212 bits<3> Rd;
1213 let Inst{5-3} = Rm;
1214 let Inst{2-0} = Rd;
1215}
David Goodwinc9ee1182009-06-25 22:49:55 +00001216
1217// zero-extend short
Bill Wendling2f17bf22010-11-29 01:07:48 +00001218def tUXTH : T1pI<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iUNAr,
1219 "uxth", "\t$Rd, $Rm",
1220 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFFFF))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001221 Requires<[IsThumb, IsThumb1Only, HasV6]>,
Bill Wendling2f17bf22010-11-29 01:07:48 +00001222 T1Misc<{0,0,1,0,1,0,?}> {
1223 // A8.6.264
1224 bits<3> Rm;
1225 bits<3> Rd;
1226 let Inst{5-3} = Rm;
1227 let Inst{2-0} = Rd;
1228}
Evan Chenga8e29892007-01-19 07:51:42 +00001229
1230
Jim Grosbach80dc1162010-02-16 21:23:02 +00001231// Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation.
Dan Gohman533297b2009-10-29 18:10:34 +00001232// Expanded after instruction selection into a branch sequence.
1233let usesCustomInserter = 1 in // Expanded after instruction selection.
Evan Cheng007ea272009-08-12 05:17:19 +00001234 def tMOVCCr_pseudo :
Evan Chengc9721652009-08-12 02:03:03 +00001235 PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001236 NoItinerary,
Evan Chengc9721652009-08-12 02:03:03 +00001237 [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001238
Evan Cheng007ea272009-08-12 05:17:19 +00001239
1240// 16-bit movcc in IT blocks for Thumb2.
Owen Andersonf523e472010-09-23 23:45:25 +00001241let neverHasSideEffects = 1 in {
David Goodwin5d598aa2009-08-19 18:00:44 +00001242def tMOVCCr : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iCMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +00001243 "mov", "\t$dst, $rhs", []>,
Bill Wendling9b0e92c2010-11-29 22:37:46 +00001244 T1Special<{1,0,?,?}> {
1245 bits<4> rhs;
1246 bits<4> dst;
1247 let Inst{7} = dst{3};
1248 let Inst{6-3} = rhs;
1249 let Inst{2-0} = dst{2-0};
1250}
Evan Cheng007ea272009-08-12 05:17:19 +00001251
Evan Chengc4af4632010-11-17 20:13:28 +00001252let isMoveImm = 1 in
Jim Grosbach41527782010-02-09 19:51:37 +00001253def tMOVCCi : T1pIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMOVi,
Johnny Chend68e1192009-12-15 17:24:14 +00001254 "mov", "\t$dst, $rhs", []>,
Bill Wendling9b0e92c2010-11-29 22:37:46 +00001255 T1General<{1,0,0,?,?}> {
1256 bits<8> rhs;
1257 bits<3> dst;
1258 let Inst{10-8} = dst;
1259 let Inst{7-0} = rhs;
1260}
1261
Owen Andersonf523e472010-09-23 23:45:25 +00001262} // neverHasSideEffects
Evan Cheng007ea272009-08-12 05:17:19 +00001263
Evan Chenga8e29892007-01-19 07:51:42 +00001264// tLEApcrel - Load a pc-relative address into a register without offending the
1265// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001266let neverHasSideEffects = 1, isReMaterializable = 1 in
Bill Wendling67077412010-11-30 00:18:30 +00001267def tLEApcrel : T1I<(outs tGPR:$Rd), (ins i32imm:$label, pred:$p), IIC_iALUi,
1268 "adr${p}\t$Rd, #$label", []>,
1269 T1Encoding<{1,0,1,0,0,?}> {
1270 // A6.2 & A8.6.10
1271 bits<3> Rd;
1272 let Inst{10-8} = Rd;
1273 // FIXME: Add label encoding/fixup
1274}
Evan Chenga8e29892007-01-19 07:51:42 +00001275
Bill Wendling67077412010-11-30 00:18:30 +00001276def tLEApcrelJT : T1I<(outs tGPR:$Rd),
Bob Wilson4f38b382009-08-21 21:58:55 +00001277 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Bill Wendling67077412010-11-30 00:18:30 +00001278 IIC_iALUi, "adr${p}\t$Rd, #${label}_${id}", []>,
1279 T1Encoding<{1,0,1,0,0,?}> {
1280 // A6.2 & A8.6.10
1281 bits<3> Rd;
1282 let Inst{10-8} = Rd;
1283 // FIXME: Add label encoding/fixup
1284}
Evan Chengd85ac4d2007-01-27 02:29:45 +00001285
Evan Chenga8e29892007-01-19 07:51:42 +00001286//===----------------------------------------------------------------------===//
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001287// TLS Instructions
1288//
1289
1290// __aeabi_read_tp preserves the registers r1-r3.
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001291let isCall = 1, Defs = [R0, LR], Uses = [SP] in
1292def tTPsoft : TIx2<0b11110, 0b11, 1, (outs), (ins), IIC_Br,
1293 "bl\t__aeabi_read_tp",
1294 [(set R0, ARMthread_pointer)]> {
1295 // Encoding is 0xf7fffffe.
1296 let Inst = 0xf7fffffe;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001297}
1298
Jim Grosbachd1228742009-12-01 18:10:36 +00001299// SJLJ Exception handling intrinsics
1300// eh_sjlj_setjmp() is an instruction sequence to store the return
1301// address and save #0 in R0 for the non-longjmp case.
1302// Since by its nature we may be coming from some other function to get
1303// here, and we're using the stack frame for the containing function to
1304// save/restore registers, we can't keep anything live in regs across
1305// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
1306// when we get here from a longjmp(). We force everthing out of registers
1307// except for our own input by listing the relevant registers in Defs. By
1308// doing so, we also cause the prologue/epilogue code to actively preserve
1309// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +00001310// $val is a scratch register for our use.
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001311let Defs = [ R0, R1, R2, R3, R4, R5, R6, R7, R12 ],
1312 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in
1313def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val),
1314 AddrModeNone, SizeSpecial, NoItinerary, "","",
1315 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +00001316
1317// FIXME: Non-Darwin version(s)
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00001318let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, isCodeGenOnly = 1,
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001319 Defs = [ R7, LR, SP ] in
Jim Grosbach5eb19512010-05-22 01:06:18 +00001320def tInt_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001321 AddrModeNone, SizeSpecial, IndexModeNone,
1322 Pseudo, NoItinerary, "", "",
1323 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
1324 Requires<[IsThumb, IsDarwin]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +00001325
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001326//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001327// Non-Instruction Patterns
1328//
1329
Evan Cheng892837a2009-07-10 02:09:04 +00001330// Add with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001331def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs),
1332 (tADDi3 tGPR:$lhs, imm0_7:$rhs)>;
1333def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs),
Evan Cheng89d177f2009-08-20 17:01:04 +00001334 (tADDi8 tGPR:$lhs, imm8_255:$rhs)>;
David Goodwinc9d138f2009-07-27 19:59:26 +00001335def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs),
1336 (tADDrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001337
1338// Subtract with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001339def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs),
1340 (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>;
1341def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs),
1342 (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>;
1343def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs),
1344 (tSUBrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001345
Evan Chenga8e29892007-01-19 07:51:42 +00001346// ConstantPool, GlobalAddress
David Goodwinc9d138f2009-07-27 19:59:26 +00001347def : T1Pat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>;
1348def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001349
Evan Chengd85ac4d2007-01-27 02:29:45 +00001350// JumpTable
David Goodwinc9d138f2009-07-27 19:59:26 +00001351def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
1352 (tLEApcrelJT tjumptable:$dst, imm:$id)>;
Evan Chengd85ac4d2007-01-27 02:29:45 +00001353
Evan Chenga8e29892007-01-19 07:51:42 +00001354// Direct calls
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001355def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001356 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001357def : T1Pat<(ARMtcall texternalsym:$func), (tBLr9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001358 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001359
1360def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001361 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001362def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi_r9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001363 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001364
1365// Indirect calls to ARM routines
Evan Chengb6207242009-08-01 00:16:10 +00001366def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>,
1367 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
1368def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr_r9 GPR:$dst)>,
1369 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001370
1371// zextload i1 -> zextload i8
Evan Chengf3c21b82009-06-30 02:15:48 +00001372def : T1Pat<(zextloadi1 t_addrmode_s1:$addr),
1373 (tLDRB t_addrmode_s1:$addr)>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001374
Evan Chengb60c02e2007-01-26 19:13:16 +00001375// extload -> zextload
Evan Chengf3c21b82009-06-30 02:15:48 +00001376def : T1Pat<(extloadi1 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
1377def : T1Pat<(extloadi8 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
1378def : T1Pat<(extloadi16 t_addrmode_s2:$addr), (tLDRH t_addrmode_s2:$addr)>;
Evan Chengb60c02e2007-01-26 19:13:16 +00001379
Evan Cheng0e87e232009-08-28 00:31:43 +00001380// If it's impossible to use [r,r] address mode for sextload, select to
Evan Cheng2f297df2009-07-11 07:08:13 +00001381// ldr{b|h} + sxt{b|h} instead.
Evan Cheng3ecadc82009-07-21 18:15:26 +00001382def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
Evan Cheng0e87e232009-08-28 00:31:43 +00001383 (tSXTB (tLDRB t_addrmode_s1:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001384 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng3ecadc82009-07-21 18:15:26 +00001385def : T1Pat<(sextloadi16 t_addrmode_s2:$addr),
Evan Cheng0e87e232009-08-28 00:31:43 +00001386 (tSXTH (tLDRH t_addrmode_s2:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001387 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001388
Evan Cheng0e87e232009-08-28 00:31:43 +00001389def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
1390 (tASRri (tLSLri (tLDRB t_addrmode_s1:$addr), 24), 24)>;
1391def : T1Pat<(sextloadi16 t_addrmode_s1:$addr),
1392 (tASRri (tLSLri (tLDRH t_addrmode_s1:$addr), 16), 16)>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001393
Evan Chenga8e29892007-01-19 07:51:42 +00001394// Large immediate handling.
1395
1396// Two piece imms.
Evan Cheng9cb9e672009-06-27 02:26:13 +00001397def : T1Pat<(i32 thumb_immshifted:$src),
1398 (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)),
1399 (thumb_immshifted_shamt imm:$src))>;
Evan Chenga8e29892007-01-19 07:51:42 +00001400
Evan Cheng9cb9e672009-06-27 02:26:13 +00001401def : T1Pat<(i32 imm0_255_comp:$src),
1402 (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>;
Evan Chengb9803a82009-11-06 23:52:48 +00001403
1404// Pseudo instruction that combines ldr from constpool and add pc. This should
1405// be expanded into two instructions late to allow if-conversion and
1406// scheduling.
1407let isReMaterializable = 1 in
1408def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001409 NoItinerary,
Evan Chengb9803a82009-11-06 23:52:48 +00001410 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
1411 imm:$cp))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001412 Requires<[IsThumb, IsThumb1Only]>;