blob: cf1268c49d34345b6d71428de6f58128eb7dc120 [file] [log] [blame]
Anton Korobeynikovd4022c32009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +000013
Evan Cheng06e16582009-07-10 01:54:42 +000014// IT block predicate field
Jim Grosbach89df9962011-08-26 21:43:41 +000015def it_pred_asmoperand : AsmOperandClass {
16 let Name = "ITCondCode";
17 let ParserMethod = "parseITCondCode";
18}
Evan Cheng06e16582009-07-10 01:54:42 +000019def it_pred : Operand<i32> {
Johnny Chen9d3acaa2010-03-02 17:57:15 +000020 let PrintMethod = "printMandatoryPredicateOperand";
Jim Grosbach89df9962011-08-26 21:43:41 +000021 let ParserMatchClass = it_pred_asmoperand;
Evan Cheng06e16582009-07-10 01:54:42 +000022}
23
24// IT block condition mask
Jim Grosbach89df9962011-08-26 21:43:41 +000025def it_mask_asmoperand : AsmOperandClass { let Name = "ITMask"; }
Evan Cheng06e16582009-07-10 01:54:42 +000026def it_mask : Operand<i32> {
27 let PrintMethod = "printThumbITMask";
Jim Grosbach89df9962011-08-26 21:43:41 +000028 let ParserMatchClass = it_mask_asmoperand;
Evan Cheng06e16582009-07-10 01:54:42 +000029}
30
Anton Korobeynikov52237112009-06-17 18:13:58 +000031// Shifted operands. No register controlled shifts for Thumb2.
32// Note: We do not support rrx shifted operands yet.
33def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng9cb9e672009-06-27 02:26:13 +000034 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikov52237112009-06-17 18:13:58 +000035 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000036 let EncoderMethod = "getT2SORegOpValue";
Evan Cheng9cb9e672009-06-27 02:26:13 +000037 let PrintMethod = "printT2SOOperand";
Owen Anderson2c9f8352011-08-22 23:10:16 +000038 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbach72335d52011-08-31 18:23:08 +000039 let ParserMatchClass = ShiftedImmAsmOperand;
40 let MIOperandInfo = (ops rGPR, i32imm);
Anton Korobeynikov52237112009-06-17 18:13:58 +000041}
42
Evan Chengf49810c2009-06-23 17:48:47 +000043// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
44def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000045 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000046}]>;
47
Evan Chengf49810c2009-06-23 17:48:47 +000048// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
49def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000050 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Chengf49810c2009-06-23 17:48:47 +000051}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000052
Evan Chengf49810c2009-06-23 17:48:47 +000053// t2_so_imm - Match a 32-bit immediate operand, which is an
54// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
Bob Wilson09989942011-02-07 17:43:06 +000055// immediate splatted into multiple bytes of the word.
Jim Grosbach6b8f1e32011-06-27 23:54:06 +000056def t2_so_imm_asmoperand : AsmOperandClass { let Name = "T2SOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +000057def t2_so_imm : Operand<i32>, ImmLeaf<i32, [{
58 return ARM_AM::getT2SOImmVal(Imm) != -1;
59 }]> {
Jim Grosbach6b8f1e32011-06-27 23:54:06 +000060 let ParserMatchClass = t2_so_imm_asmoperand;
Chris Lattner2ac19022010-11-15 05:19:05 +000061 let EncoderMethod = "getT2SOImmOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +000062 let DecoderMethod = "DecodeT2SOImm";
Owen Anderson5de6d842010-11-12 21:12:40 +000063}
Anton Korobeynikov52237112009-06-17 18:13:58 +000064
Jim Grosbach64171712010-02-16 21:07:46 +000065// t2_so_imm_not - Match an immediate that is a complement
Evan Chengf49810c2009-06-23 17:48:47 +000066// of a t2_so_imm.
67def t2_so_imm_not : Operand<i32>,
68 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000069 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
70}], t2_so_imm_not_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000071
72// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
73def t2_so_imm_neg : Operand<i32>,
74 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +000075 return ARM_AM::getT2SOImmVal(-((uint32_t)N->getZExtValue())) != -1;
Evan Chenge7cbe412009-07-08 21:03:57 +000076}], t2_so_imm_neg_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000077
Evan Chenga67efd12009-06-23 19:39:13 +000078/// imm1_31 predicate - True if the 32-bit immediate is in the range [1,31].
Owen Anderson6d746312011-08-08 20:42:17 +000079def imm1_31 : Operand<i32>, ImmLeaf<i32, [{
Eric Christopher8f232d32011-04-28 05:49:04 +000080 return (int32_t)Imm >= 1 && (int32_t)Imm < 32;
Evan Chenga67efd12009-06-23 19:39:13 +000081}]>;
82
Evan Chengf49810c2009-06-23 17:48:47 +000083/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
Evan Cheng86198642009-08-07 00:34:42 +000084def imm0_4095 : Operand<i32>,
Eric Christopher8f232d32011-04-28 05:49:04 +000085 ImmLeaf<i32, [{
86 return Imm >= 0 && Imm < 4096;
Evan Chengf49810c2009-06-23 17:48:47 +000087}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000088
Jim Grosbach64171712010-02-16 21:07:46 +000089def imm0_4095_neg : PatLeaf<(i32 imm), [{
90 return (uint32_t)(-N->getZExtValue()) < 4096;
91}], imm_neg_XFORM>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000092
Evan Chengfa2ea1a2009-08-04 01:41:15 +000093def imm0_255_neg : PatLeaf<(i32 imm), [{
94 return (uint32_t)(-N->getZExtValue()) < 255;
Jim Grosbach64171712010-02-16 21:07:46 +000095}], imm_neg_XFORM>;
Evan Chengfa2ea1a2009-08-04 01:41:15 +000096
Jim Grosbach502e0aa2010-07-14 17:45:16 +000097def imm0_255_not : PatLeaf<(i32 imm), [{
98 return (uint32_t)(~N->getZExtValue()) < 255;
99}], imm_comp_XFORM>;
100
Andrew Trickd49ffe82011-04-29 14:18:15 +0000101def lo5AllOne : PatLeaf<(i32 imm), [{
102 // Returns true if all low 5-bits are 1.
103 return (((uint32_t)N->getZExtValue()) & 0x1FUL) == 0x1FUL;
104}]>;
105
Evan Cheng055b0312009-06-29 07:51:04 +0000106// Define Thumb2 specific addressing modes.
107
108// t2addrmode_imm12 := reg + imm12
109def t2addrmode_imm12 : Operand<i32>,
110 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
Jim Grosbach458f2dc2010-10-25 20:00:01 +0000111 let PrintMethod = "printAddrModeImm12Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000112 let EncoderMethod = "getAddrModeImm12OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000113 let DecoderMethod = "DecodeT2AddrModeImm12";
Evan Cheng055b0312009-06-29 07:51:04 +0000114 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
115}
116
Owen Andersonc9bd4962011-03-18 17:42:55 +0000117// t2ldrlabel := imm12
118def t2ldrlabel : Operand<i32> {
119 let EncoderMethod = "getAddrModeImm12OpValue";
120}
121
122
Owen Andersona838a252010-12-14 00:36:49 +0000123// ADR instruction labels.
124def t2adrlabel : Operand<i32> {
125 let EncoderMethod = "getT2AdrLabelOpValue";
126}
127
128
Johnny Chen0635fc52010-03-04 17:40:44 +0000129// t2addrmode_imm8 := reg +/- imm8
Jim Grosbach7ce05792011-08-03 23:50:40 +0000130def MemImm8OffsetAsmOperand : AsmOperandClass { let Name = "MemImm8Offset"; }
Evan Cheng055b0312009-06-29 07:51:04 +0000131def t2addrmode_imm8 : Operand<i32>,
132 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
133 let PrintMethod = "printT2AddrModeImm8Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000134 let EncoderMethod = "getT2AddrModeImm8OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000135 let DecoderMethod = "DecodeT2AddrModeImm8";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000136 let ParserMatchClass = MemImm8OffsetAsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000137 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
138}
139
Evan Cheng6d94f112009-07-03 00:06:39 +0000140def t2am_imm8_offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000141 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset",
142 [], [SDNPWantRoot]> {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000143 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000144 let EncoderMethod = "getT2AddrModeImm8OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000145 let DecoderMethod = "DecodeT2Imm8";
Evan Chenge88d5ce2009-07-02 07:28:31 +0000146}
147
Evan Cheng5c874172009-07-09 22:21:59 +0000148// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
Chris Lattner979b0612010-09-05 22:51:11 +0000149def t2addrmode_imm8s4 : Operand<i32> {
Evan Cheng5c874172009-07-09 22:21:59 +0000150 let PrintMethod = "printT2AddrModeImm8s4Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000151 let EncoderMethod = "getT2AddrModeImm8s4OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000152 let DecoderMethod = "DecodeT2AddrModeImm8s4";
David Goodwin6647cea2009-06-30 22:50:01 +0000153 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
154}
155
Johnny Chenae1757b2010-03-11 01:13:36 +0000156def t2am_imm8s4_offset : Operand<i32> {
157 let PrintMethod = "printT2AddrModeImm8s4OffsetOperand";
Owen Anderson14c903a2011-08-04 23:18:05 +0000158 let DecoderMethod = "DecodeT2Imm8S4";
Johnny Chenae1757b2010-03-11 01:13:36 +0000159}
160
Evan Chengcba962d2009-07-09 20:40:44 +0000161// t2addrmode_so_reg := reg + (reg << imm2)
Evan Cheng055b0312009-06-29 07:51:04 +0000162def t2addrmode_so_reg : Operand<i32>,
163 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
164 let PrintMethod = "printT2AddrModeSoRegOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000165 let EncoderMethod = "getT2AddrModeSORegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000166 let DecoderMethod = "DecodeT2AddrModeSOReg";
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000167 let MIOperandInfo = (ops GPR:$base, rGPR:$offsreg, i32imm:$offsimm);
Evan Cheng055b0312009-06-29 07:51:04 +0000168}
169
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000170// t2addrmode_reg := reg
171// Used by load/store exclusive instructions. Useful to enable right assembly
172// parsing and printing. Not used for any codegen matching.
173//
174def t2addrmode_reg : Operand<i32> {
175 let PrintMethod = "printAddrMode7Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000176 let DecoderMethod = "DecodeGPRRegisterClass";
Cameron Zwarichd6ffcd82011-05-17 23:26:20 +0000177 let MIOperandInfo = (ops GPR);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000178}
Evan Cheng055b0312009-06-29 07:51:04 +0000179
Anton Korobeynikov52237112009-06-17 18:13:58 +0000180//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000181// Multiclass helpers...
Anton Korobeynikov52237112009-06-17 18:13:58 +0000182//
183
Owen Andersona99e7782010-11-15 18:45:17 +0000184
185class T2OneRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000186 string opc, string asm, list<dag> pattern>
187 : T2I<oops, iops, itin, opc, asm, pattern> {
188 bits<4> Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000189 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000190
Jim Grosbach86386922010-12-08 22:10:43 +0000191 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000192 let Inst{26} = imm{11};
193 let Inst{14-12} = imm{10-8};
194 let Inst{7-0} = imm{7-0};
195}
196
Owen Andersonbb6315d2010-11-15 19:58:36 +0000197
Owen Andersona99e7782010-11-15 18:45:17 +0000198class T2sOneRegImm<dag oops, dag iops, InstrItinClass itin,
199 string opc, string asm, list<dag> pattern>
200 : T2sI<oops, iops, itin, opc, asm, pattern> {
201 bits<4> Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000202 bits<4> Rn;
203 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000204
Jim Grosbach86386922010-12-08 22:10:43 +0000205 let Inst{11-8} = Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000206 let Inst{26} = imm{11};
207 let Inst{14-12} = imm{10-8};
208 let Inst{7-0} = imm{7-0};
209}
210
Owen Andersonbb6315d2010-11-15 19:58:36 +0000211class T2OneRegCmpImm<dag oops, dag iops, InstrItinClass itin,
212 string opc, string asm, list<dag> pattern>
213 : T2I<oops, iops, itin, opc, asm, pattern> {
214 bits<4> Rn;
215 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000216
Jim Grosbach86386922010-12-08 22:10:43 +0000217 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000218 let Inst{26} = imm{11};
219 let Inst{14-12} = imm{10-8};
220 let Inst{7-0} = imm{7-0};
221}
222
223
Owen Andersona99e7782010-11-15 18:45:17 +0000224class T2OneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
225 string opc, string asm, list<dag> pattern>
226 : T2I<oops, iops, itin, opc, asm, pattern> {
227 bits<4> Rd;
228 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000229
Jim Grosbach86386922010-12-08 22:10:43 +0000230 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000231 let Inst{3-0} = ShiftedRm{3-0};
232 let Inst{5-4} = ShiftedRm{6-5};
233 let Inst{14-12} = ShiftedRm{11-9};
234 let Inst{7-6} = ShiftedRm{8-7};
235}
236
237class T2sOneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
238 string opc, string asm, list<dag> pattern>
Owen Andersonbdf71442010-12-07 20:50:15 +0000239 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000240 bits<4> Rd;
241 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000242
Jim Grosbach86386922010-12-08 22:10:43 +0000243 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000244 let Inst{3-0} = ShiftedRm{3-0};
245 let Inst{5-4} = ShiftedRm{6-5};
246 let Inst{14-12} = ShiftedRm{11-9};
247 let Inst{7-6} = ShiftedRm{8-7};
248}
249
Owen Andersonbb6315d2010-11-15 19:58:36 +0000250class T2OneRegCmpShiftedReg<dag oops, dag iops, InstrItinClass itin,
251 string opc, string asm, list<dag> pattern>
252 : T2I<oops, iops, itin, opc, asm, pattern> {
253 bits<4> Rn;
254 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000255
Jim Grosbach86386922010-12-08 22:10:43 +0000256 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000257 let Inst{3-0} = ShiftedRm{3-0};
258 let Inst{5-4} = ShiftedRm{6-5};
259 let Inst{14-12} = ShiftedRm{11-9};
260 let Inst{7-6} = ShiftedRm{8-7};
261}
262
Owen Andersona99e7782010-11-15 18:45:17 +0000263class T2TwoReg<dag oops, dag iops, InstrItinClass itin,
264 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000265 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000266 bits<4> Rd;
267 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000268
Jim Grosbach86386922010-12-08 22:10:43 +0000269 let Inst{11-8} = Rd;
270 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000271}
272
273class T2sTwoReg<dag oops, dag iops, InstrItinClass itin,
274 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000275 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000276 bits<4> Rd;
277 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000278
Jim Grosbach86386922010-12-08 22:10:43 +0000279 let Inst{11-8} = Rd;
280 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000281}
282
Owen Andersonbb6315d2010-11-15 19:58:36 +0000283class T2TwoRegCmp<dag oops, dag iops, InstrItinClass itin,
284 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000285 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersonbb6315d2010-11-15 19:58:36 +0000286 bits<4> Rn;
287 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000288
Jim Grosbach86386922010-12-08 22:10:43 +0000289 let Inst{19-16} = Rn;
290 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000291}
292
Owen Andersona99e7782010-11-15 18:45:17 +0000293
294class T2TwoRegImm<dag oops, dag iops, InstrItinClass itin,
295 string opc, string asm, list<dag> pattern>
296 : T2I<oops, iops, itin, opc, asm, pattern> {
297 bits<4> Rd;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000298 bits<4> Rn;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000299 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000300
Jim Grosbach86386922010-12-08 22:10:43 +0000301 let Inst{11-8} = Rd;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000302 let Inst{19-16} = Rn;
303 let Inst{26} = imm{11};
304 let Inst{14-12} = imm{10-8};
305 let Inst{7-0} = imm{7-0};
Owen Andersona99e7782010-11-15 18:45:17 +0000306}
307
Owen Anderson83da6cd2010-11-14 05:37:38 +0000308class T2sTwoRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson5de6d842010-11-12 21:12:40 +0000309 string opc, string asm, list<dag> pattern>
310 : T2sI<oops, iops, itin, opc, asm, pattern> {
311 bits<4> Rd;
312 bits<4> Rn;
313 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000314
Jim Grosbach86386922010-12-08 22:10:43 +0000315 let Inst{11-8} = Rd;
316 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000317 let Inst{26} = imm{11};
318 let Inst{14-12} = imm{10-8};
319 let Inst{7-0} = imm{7-0};
320}
321
Owen Andersonbb6315d2010-11-15 19:58:36 +0000322class T2TwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
323 string opc, string asm, list<dag> pattern>
324 : T2I<oops, iops, itin, opc, asm, pattern> {
325 bits<4> Rd;
326 bits<4> Rm;
327 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000328
Jim Grosbach86386922010-12-08 22:10:43 +0000329 let Inst{11-8} = Rd;
330 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000331 let Inst{14-12} = imm{4-2};
332 let Inst{7-6} = imm{1-0};
333}
334
335class T2sTwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
336 string opc, string asm, list<dag> pattern>
337 : T2sI<oops, iops, itin, opc, asm, pattern> {
338 bits<4> Rd;
339 bits<4> Rm;
340 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000341
Jim Grosbach86386922010-12-08 22:10:43 +0000342 let Inst{11-8} = Rd;
343 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000344 let Inst{14-12} = imm{4-2};
345 let Inst{7-6} = imm{1-0};
346}
347
Owen Anderson5de6d842010-11-12 21:12:40 +0000348class T2ThreeReg<dag oops, dag iops, InstrItinClass itin,
349 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000350 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000351 bits<4> Rd;
352 bits<4> Rn;
353 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000354
Jim Grosbach86386922010-12-08 22:10:43 +0000355 let Inst{11-8} = Rd;
356 let Inst{19-16} = Rn;
357 let Inst{3-0} = Rm;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000358}
359
360class T2sThreeReg<dag oops, dag iops, InstrItinClass itin,
361 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000362 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5de6d842010-11-12 21:12:40 +0000363 bits<4> Rd;
364 bits<4> Rn;
365 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000366
Jim Grosbach86386922010-12-08 22:10:43 +0000367 let Inst{11-8} = Rd;
368 let Inst{19-16} = Rn;
369 let Inst{3-0} = Rm;
Owen Anderson5de6d842010-11-12 21:12:40 +0000370}
371
372class T2TwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
373 string opc, string asm, list<dag> pattern>
Owen Anderson83da6cd2010-11-14 05:37:38 +0000374 : T2I<oops, iops, itin, opc, asm, pattern> {
375 bits<4> Rd;
376 bits<4> Rn;
377 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000378
Jim Grosbach86386922010-12-08 22:10:43 +0000379 let Inst{11-8} = Rd;
380 let Inst{19-16} = Rn;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000381 let Inst{3-0} = ShiftedRm{3-0};
382 let Inst{5-4} = ShiftedRm{6-5};
383 let Inst{14-12} = ShiftedRm{11-9};
384 let Inst{7-6} = ShiftedRm{8-7};
385}
386
387class T2sTwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
388 string opc, string asm, list<dag> pattern>
Owen Anderson5de6d842010-11-12 21:12:40 +0000389 : T2sI<oops, iops, itin, opc, asm, pattern> {
390 bits<4> Rd;
391 bits<4> Rn;
392 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000393
Jim Grosbach86386922010-12-08 22:10:43 +0000394 let Inst{11-8} = Rd;
395 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000396 let Inst{3-0} = ShiftedRm{3-0};
397 let Inst{5-4} = ShiftedRm{6-5};
398 let Inst{14-12} = ShiftedRm{11-9};
399 let Inst{7-6} = ShiftedRm{8-7};
400}
401
Owen Anderson35141a92010-11-18 01:08:42 +0000402class T2FourReg<dag oops, dag iops, InstrItinClass itin,
403 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000404 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson35141a92010-11-18 01:08:42 +0000405 bits<4> Rd;
406 bits<4> Rn;
407 bits<4> Rm;
408 bits<4> Ra;
Jim Grosbach7a088642010-11-19 17:11:02 +0000409
Jim Grosbach86386922010-12-08 22:10:43 +0000410 let Inst{19-16} = Rn;
411 let Inst{15-12} = Ra;
412 let Inst{11-8} = Rd;
413 let Inst{3-0} = Rm;
Owen Anderson35141a92010-11-18 01:08:42 +0000414}
415
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000416class T2MulLong<bits<3> opc22_20, bits<4> opc7_4,
417 dag oops, dag iops, InstrItinClass itin,
418 string opc, string asm, list<dag> pattern>
Jim Grosbach52082042010-12-08 22:29:28 +0000419 : T2I<oops, iops, itin, opc, asm, pattern> {
420 bits<4> RdLo;
421 bits<4> RdHi;
422 bits<4> Rn;
423 bits<4> Rm;
424
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000425 let Inst{31-23} = 0b111110111;
426 let Inst{22-20} = opc22_20;
Jim Grosbach52082042010-12-08 22:29:28 +0000427 let Inst{19-16} = Rn;
428 let Inst{15-12} = RdLo;
429 let Inst{11-8} = RdHi;
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000430 let Inst{7-4} = opc7_4;
Jim Grosbach52082042010-12-08 22:29:28 +0000431 let Inst{3-0} = Rm;
432}
433
Owen Anderson35141a92010-11-18 01:08:42 +0000434
Evan Chenga67efd12009-06-23 19:39:13 +0000435/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000436/// unary operation that produces a value. These are predicable and can be
437/// changed to modify CPSR.
Evan Cheng5d42c562010-09-29 00:49:25 +0000438multiclass T2I_un_irs<bits<4> opcod, string opc,
439 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
440 PatFrag opnode, bit Cheap = 0, bit ReMat = 0> {
Evan Chenga67efd12009-06-23 19:39:13 +0000441 // shifted imm
Owen Andersona99e7782010-11-15 18:45:17 +0000442 def i : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), iii,
443 opc, "\t$Rd, $imm",
444 [(set rGPR:$Rd, (opnode t2_so_imm:$imm))]> {
Evan Chenga67efd12009-06-23 19:39:13 +0000445 let isAsCheapAsAMove = Cheap;
446 let isReMaterializable = ReMat;
Johnny Chend68e1192009-12-15 17:24:14 +0000447 let Inst{31-27} = 0b11110;
448 let Inst{25} = 0;
449 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000450 let Inst{19-16} = 0b1111; // Rn
451 let Inst{15} = 0;
Evan Chenga67efd12009-06-23 19:39:13 +0000452 }
453 // register
Owen Andersona99e7782010-11-15 18:45:17 +0000454 def r : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), iir,
455 opc, ".w\t$Rd, $Rm",
456 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000457 let Inst{31-27} = 0b11101;
458 let Inst{26-25} = 0b01;
459 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000460 let Inst{19-16} = 0b1111; // Rn
461 let Inst{14-12} = 0b000; // imm3
462 let Inst{7-6} = 0b00; // imm2
463 let Inst{5-4} = 0b00; // type
464 }
Evan Chenga67efd12009-06-23 19:39:13 +0000465 // shifted register
Owen Andersona99e7782010-11-15 18:45:17 +0000466 def s : T2sOneRegShiftedReg<(outs rGPR:$Rd), (ins t2_so_reg:$ShiftedRm), iis,
467 opc, ".w\t$Rd, $ShiftedRm",
468 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000469 let Inst{31-27} = 0b11101;
470 let Inst{26-25} = 0b01;
471 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000472 let Inst{19-16} = 0b1111; // Rn
473 }
Evan Chenga67efd12009-06-23 19:39:13 +0000474}
475
476/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Bob Wilson4876bdb2010-05-25 04:43:08 +0000477/// binary operation that produces a value. These are predicable and can be
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000478/// changed to modify CPSR.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000479multiclass T2I_bin_irs<bits<4> opcod, string opc,
480 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachadf73662011-06-28 00:19:13 +0000481 PatFrag opnode, string baseOpc, bit Commutable = 0,
482 string wide = ""> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000483 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000484 def ri : T2sTwoRegImm<
485 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), iii,
486 opc, "\t$Rd, $Rn, $imm",
487 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000488 let Inst{31-27} = 0b11110;
489 let Inst{25} = 0;
490 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000491 let Inst{15} = 0;
492 }
Evan Chenga67efd12009-06-23 19:39:13 +0000493 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000494 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), iir,
495 opc, !strconcat(wide, "\t$Rd, $Rn, $Rm"),
496 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000497 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000498 let Inst{31-27} = 0b11101;
499 let Inst{26-25} = 0b01;
500 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000501 let Inst{14-12} = 0b000; // imm3
502 let Inst{7-6} = 0b00; // imm2
503 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000504 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000505 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000506 def rs : T2sTwoRegShiftedReg<
507 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), iis,
508 opc, !strconcat(wide, "\t$Rd, $Rn, $ShiftedRm"),
509 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000510 let Inst{31-27} = 0b11101;
511 let Inst{26-25} = 0b01;
512 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000513 }
Jim Grosbachadf73662011-06-28 00:19:13 +0000514 // Assembly aliases for optional destination operand when it's the same
515 // as the source operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000516 def : t2InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000517 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
518 t2_so_imm:$imm, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000519 cc_out:$s)>;
520 def : t2InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $Rm"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000521 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
522 rGPR:$Rm, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000523 cc_out:$s)>;
524 def : t2InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $shift"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000525 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rdn, rGPR:$Rdn,
526 t2_so_reg:$shift, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000527 cc_out:$s)>;
Bill Wendling4822bce2010-08-30 01:47:35 +0000528}
529
David Goodwin1f096272009-07-27 23:34:12 +0000530/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
Jim Grosbachadf73662011-06-28 00:19:13 +0000531// the ".w" suffix to indicate that they are wide.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000532multiclass T2I_bin_w_irs<bits<4> opcod, string opc,
533 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachadf73662011-06-28 00:19:13 +0000534 PatFrag opnode, string baseOpc, bit Commutable = 0> :
Jim Grosbach5c1ac552011-09-02 18:41:35 +0000535 T2I_bin_irs<opcod, opc, iii, iir, iis, opnode, baseOpc, Commutable, ".w"> {
536 // Assembler aliases w/o the ".w" suffix.
537 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $Rm"),
538 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rd, rGPR:$Rn,
539 rGPR:$Rm, pred:$p,
540 cc_out:$s)>;
541 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $shift"),
542 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rd, rGPR:$Rn,
543 t2_so_reg:$shift, pred:$p,
544 cc_out:$s)>;
545
546 // and with the optional destination operand, too.
547 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $Rm"),
548 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
549 rGPR:$Rm, pred:$p,
550 cc_out:$s)>;
551 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $shift"),
552 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rdn, rGPR:$Rdn,
553 t2_so_reg:$shift, pred:$p,
554 cc_out:$s)>;
555}
Bill Wendling1f7bf0e2010-08-29 03:55:31 +0000556
Evan Cheng1e249e32009-06-25 20:59:23 +0000557/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000558/// reversed. The 'rr' form is only defined for the disassembler; for codegen
559/// it is equivalent to the T2I_bin_irs counterpart.
560multiclass T2I_rbin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000561 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000562 def ri : T2sTwoRegImm<
563 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
564 opc, ".w\t$Rd, $Rn, $imm",
565 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000566 let Inst{31-27} = 0b11110;
567 let Inst{25} = 0;
568 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000569 let Inst{15} = 0;
570 }
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000571 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000572 def rr : T2sThreeReg<
573 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
574 opc, "\t$Rd, $Rn, $Rm",
Bob Wilson136e4912010-08-14 03:18:29 +0000575 [/* For disassembly only; pattern left blank */]> {
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000576 let Inst{31-27} = 0b11101;
577 let Inst{26-25} = 0b01;
578 let Inst{24-21} = opcod;
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000579 let Inst{14-12} = 0b000; // imm3
580 let Inst{7-6} = 0b00; // imm2
581 let Inst{5-4} = 0b00; // type
582 }
Evan Chengf49810c2009-06-23 17:48:47 +0000583 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000584 def rs : T2sTwoRegShiftedReg<
585 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
586 IIC_iALUsir, opc, "\t$Rd, $Rn, $ShiftedRm",
587 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000588 let Inst{31-27} = 0b11101;
589 let Inst{26-25} = 0b01;
590 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000591 }
Evan Chengf49810c2009-06-23 17:48:47 +0000592}
593
Evan Chenga67efd12009-06-23 19:39:13 +0000594/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikov52237112009-06-17 18:13:58 +0000595/// instruction modifies the CPSR register.
Daniel Dunbar8d66b782011-01-10 15:26:39 +0000596let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000597multiclass T2I_bin_s_irs<bits<4> opcod, string opc,
598 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
599 PatFrag opnode, bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000600 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000601 def ri : T2TwoRegImm<
602 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), iii,
603 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +0000604 [(set rGPR:$Rd, CPSR, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000605 let Inst{31-27} = 0b11110;
606 let Inst{25} = 0;
607 let Inst{24-21} = opcod;
608 let Inst{20} = 1; // The S bit.
609 let Inst{15} = 0;
610 }
Evan Chenga67efd12009-06-23 19:39:13 +0000611 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000612 def rr : T2ThreeReg<
613 (outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), iir,
614 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +0000615 [(set rGPR:$Rd, CPSR, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000616 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000617 let Inst{31-27} = 0b11101;
618 let Inst{26-25} = 0b01;
619 let Inst{24-21} = opcod;
620 let Inst{20} = 1; // The S bit.
621 let Inst{14-12} = 0b000; // imm3
622 let Inst{7-6} = 0b00; // imm2
623 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000624 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000625 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000626 def rs : T2TwoRegShiftedReg<
627 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
628 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $ShiftedRm",
Evan Cheng342e3162011-08-30 01:34:54 +0000629 [(set rGPR:$Rd, CPSR, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000630 let Inst{31-27} = 0b11101;
631 let Inst{26-25} = 0b01;
632 let Inst{24-21} = opcod;
633 let Inst{20} = 1; // The S bit.
634 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000635}
636}
637
Evan Chenga67efd12009-06-23 19:39:13 +0000638/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
639/// patterns for a binary operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000640multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode,
641 bit Commutable = 0> {
Evan Chengf49810c2009-06-23 17:48:47 +0000642 // shifted imm
Jim Grosbach663e3392010-08-30 19:49:58 +0000643 // The register-immediate version is re-materializable. This is useful
644 // in particular for taking the address of a local.
645 let isReMaterializable = 1 in {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000646 def ri : T2sTwoRegImm<
Jim Grosbachf0851e52011-09-02 18:14:46 +0000647 (outs rGPR:$Rd), (ins GPRnopc:$Rn, t2_so_imm:$imm), IIC_iALUi,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000648 opc, ".w\t$Rd, $Rn, $imm",
Jim Grosbachf0851e52011-09-02 18:14:46 +0000649 [(set rGPR:$Rd, (opnode GPRnopc:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000650 let Inst{31-27} = 0b11110;
651 let Inst{25} = 0;
652 let Inst{24} = 1;
653 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000654 let Inst{15} = 0;
655 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000656 }
Evan Chengf49810c2009-06-23 17:48:47 +0000657 // 12-bit imm
Jim Grosbach07e9b262010-12-08 23:04:16 +0000658 def ri12 : T2I<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000659 (outs rGPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm), IIC_iALUi,
660 !strconcat(opc, "w"), "\t$Rd, $Rn, $imm",
661 [(set rGPR:$Rd, (opnode GPR:$Rn, imm0_4095:$imm))]> {
Jim Grosbach07e9b262010-12-08 23:04:16 +0000662 bits<4> Rd;
663 bits<4> Rn;
664 bits<12> imm;
Johnny Chend68e1192009-12-15 17:24:14 +0000665 let Inst{31-27} = 0b11110;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000666 let Inst{26} = imm{11};
667 let Inst{25-24} = 0b10;
Johnny Chend68e1192009-12-15 17:24:14 +0000668 let Inst{23-21} = op23_21;
669 let Inst{20} = 0; // The S bit.
Jim Grosbach07e9b262010-12-08 23:04:16 +0000670 let Inst{19-16} = Rn;
Johnny Chend68e1192009-12-15 17:24:14 +0000671 let Inst{15} = 0;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000672 let Inst{14-12} = imm{10-8};
673 let Inst{11-8} = Rd;
674 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000675 }
Evan Chenga67efd12009-06-23 19:39:13 +0000676 // register
Jim Grosbachf0851e52011-09-02 18:14:46 +0000677 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins GPRnopc:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000678 opc, ".w\t$Rd, $Rn, $Rm",
Jim Grosbachf0851e52011-09-02 18:14:46 +0000679 [(set rGPR:$Rd, (opnode GPRnopc:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000680 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000681 let Inst{31-27} = 0b11101;
682 let Inst{26-25} = 0b01;
683 let Inst{24} = 1;
684 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000685 let Inst{14-12} = 0b000; // imm3
686 let Inst{7-6} = 0b00; // imm2
687 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000688 }
Evan Chengf49810c2009-06-23 17:48:47 +0000689 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000690 def rs : T2sTwoRegShiftedReg<
Jim Grosbachf0851e52011-09-02 18:14:46 +0000691 (outs rGPR:$Rd), (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson83da6cd2010-11-14 05:37:38 +0000692 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
Jim Grosbachf0851e52011-09-02 18:14:46 +0000693 [(set rGPR:$Rd, (opnode GPRnopc:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000694 let Inst{31-27} = 0b11101;
Johnny Chend68e1192009-12-15 17:24:14 +0000695 let Inst{26-25} = 0b01;
Johnny Chend248ffb2010-01-08 17:41:33 +0000696 let Inst{24} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000697 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000698 }
Evan Chengf49810c2009-06-23 17:48:47 +0000699}
700
Jim Grosbach6935efc2009-11-24 00:20:27 +0000701/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000702/// for a binary operation that produces a value and use the carry
Jim Grosbach6935efc2009-11-24 00:20:27 +0000703/// bit. It's not predicable.
Evan Cheng342e3162011-08-30 01:34:54 +0000704let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000705multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
706 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000707 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000708 def ri : T2sTwoRegImm<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000709 IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +0000710 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, t2_so_imm:$imm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000711 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000712 let Inst{31-27} = 0b11110;
713 let Inst{25} = 0;
714 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000715 let Inst{15} = 0;
716 }
Evan Chenga67efd12009-06-23 19:39:13 +0000717 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000718 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000719 opc, ".w\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +0000720 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, rGPR:$Rm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000721 Requires<[IsThumb2]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000722 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000723 let Inst{31-27} = 0b11101;
724 let Inst{26-25} = 0b01;
725 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000726 let Inst{14-12} = 0b000; // imm3
727 let Inst{7-6} = 0b00; // imm2
728 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000729 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000730 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000731 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000732 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000733 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
Evan Cheng342e3162011-08-30 01:34:54 +0000734 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000735 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000736 let Inst{31-27} = 0b11101;
737 let Inst{26-25} = 0b01;
738 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000739 }
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000740}
Andrew Trick1c3af772011-04-23 03:55:32 +0000741}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000742
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000743/// T2I_rbin_s_is - Same as T2I_rbin_irs except sets 's' bit and the register
744/// version is not needed since this is only for codegen.
Daniel Dunbar8d66b782011-01-10 15:26:39 +0000745let isCodeGenOnly = 1, Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000746multiclass T2I_rbin_s_is<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000747 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000748 def ri : T2TwoRegImm<
749 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
750 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +0000751 [(set rGPR:$Rd, CPSR, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000752 let Inst{31-27} = 0b11110;
753 let Inst{25} = 0;
754 let Inst{24-21} = opcod;
755 let Inst{20} = 1; // The S bit.
756 let Inst{15} = 0;
757 }
Evan Chengf49810c2009-06-23 17:48:47 +0000758 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000759 def rs : T2TwoRegShiftedReg<
760 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
761 IIC_iALUsi, !strconcat(opc, "s"), "\t$Rd, $Rn, $ShiftedRm",
Evan Cheng342e3162011-08-30 01:34:54 +0000762 [(set rGPR:$Rd, CPSR, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000763 let Inst{31-27} = 0b11101;
764 let Inst{26-25} = 0b01;
765 let Inst{24-21} = opcod;
766 let Inst{20} = 1; // The S bit.
767 }
Evan Chengf49810c2009-06-23 17:48:47 +0000768}
769}
770
Evan Chenga67efd12009-06-23 19:39:13 +0000771/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
772// rotate operation that produces a value.
Owen Anderson6d746312011-08-08 20:42:17 +0000773multiclass T2I_sh_ir<bits<2> opcod, string opc, Operand ty, PatFrag opnode> {
Evan Chenga67efd12009-06-23 19:39:13 +0000774 // 5-bit imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000775 def ri : T2sTwoRegShiftImm<
Owen Anderson6d746312011-08-08 20:42:17 +0000776 (outs rGPR:$Rd), (ins rGPR:$Rm, ty:$imm), IIC_iMOVsi,
Owen Andersonbb6315d2010-11-15 19:58:36 +0000777 opc, ".w\t$Rd, $Rm, $imm",
Jim Grosbach70939ee2011-08-17 21:51:27 +0000778 [(set rGPR:$Rd, (opnode rGPR:$Rm, (i32 ty:$imm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000779 let Inst{31-27} = 0b11101;
780 let Inst{26-21} = 0b010010;
781 let Inst{19-16} = 0b1111; // Rn
782 let Inst{5-4} = opcod;
783 }
Evan Chenga67efd12009-06-23 19:39:13 +0000784 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000785 def rr : T2sThreeReg<
786 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMOVsr,
787 opc, ".w\t$Rd, $Rn, $Rm",
788 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000789 let Inst{31-27} = 0b11111;
790 let Inst{26-23} = 0b0100;
791 let Inst{22-21} = opcod;
792 let Inst{15-12} = 0b1111;
793 let Inst{7-4} = 0b0000;
794 }
Evan Chenga67efd12009-06-23 19:39:13 +0000795}
Evan Chengf49810c2009-06-23 17:48:47 +0000796
Johnny Chend68e1192009-12-15 17:24:14 +0000797/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Chenga67efd12009-06-23 19:39:13 +0000798/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Chengf49810c2009-06-23 17:48:47 +0000799/// a explicit result, only implicitly set CPSR.
Bill Wendlingf0e132c2010-08-19 00:05:48 +0000800let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000801multiclass T2I_cmp_irs<bits<4> opcod, string opc,
802 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
803 PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000804 // shifted imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000805 def ri : T2OneRegCmpImm<
806 (outs), (ins GPR:$Rn, t2_so_imm:$imm), iii,
807 opc, ".w\t$Rn, $imm",
808 [(opnode GPR:$Rn, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000809 let Inst{31-27} = 0b11110;
810 let Inst{25} = 0;
811 let Inst{24-21} = opcod;
812 let Inst{20} = 1; // The S bit.
813 let Inst{15} = 0;
814 let Inst{11-8} = 0b1111; // Rd
815 }
Evan Chenga67efd12009-06-23 19:39:13 +0000816 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000817 def rr : T2TwoRegCmp<
Owen Andersone732cb02011-08-23 17:37:32 +0000818 (outs), (ins GPR:$Rn, rGPR:$Rm), iir,
819 opc, ".w\t$Rn, $Rm",
820 [(opnode GPR:$Rn, rGPR:$Rm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000821 let Inst{31-27} = 0b11101;
822 let Inst{26-25} = 0b01;
823 let Inst{24-21} = opcod;
824 let Inst{20} = 1; // The S bit.
825 let Inst{14-12} = 0b000; // imm3
826 let Inst{11-8} = 0b1111; // Rd
827 let Inst{7-6} = 0b00; // imm2
828 let Inst{5-4} = 0b00; // type
829 }
Evan Chengf49810c2009-06-23 17:48:47 +0000830 // shifted register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000831 def rs : T2OneRegCmpShiftedReg<
832 (outs), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
833 opc, ".w\t$Rn, $ShiftedRm",
834 [(opnode GPR:$Rn, t2_so_reg:$ShiftedRm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000835 let Inst{31-27} = 0b11101;
836 let Inst{26-25} = 0b01;
837 let Inst{24-21} = opcod;
838 let Inst{20} = 1; // The S bit.
839 let Inst{11-8} = 0b1111; // Rd
840 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000841}
842}
843
Evan Chengf3c21b82009-06-30 02:15:48 +0000844/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000845multiclass T2I_ld<bit signed, bits<2> opcod, string opc,
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000846 InstrItinClass iii, InstrItinClass iis, RegisterClass target,
847 PatFrag opnode> {
848 def i12 : T2Ii12<(outs target:$Rt), (ins t2addrmode_imm12:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000849 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000850 [(set target:$Rt, (opnode t2addrmode_imm12:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000851 let Inst{31-27} = 0b11111;
852 let Inst{26-25} = 0b00;
853 let Inst{24} = signed;
854 let Inst{23} = 1;
855 let Inst{22-21} = opcod;
856 let Inst{20} = 1; // load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000857
Owen Anderson75579f72010-11-29 22:44:32 +0000858 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000859 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000860
Owen Anderson80dd3e02010-11-30 22:45:47 +0000861 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +0000862 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +0000863 let Inst{19-16} = addr{16-13}; // Rn
864 let Inst{23} = addr{12}; // U
865 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000866 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000867 def i8 : T2Ii8 <(outs target:$Rt), (ins t2addrmode_imm8:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000868 opc, "\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000869 [(set target:$Rt, (opnode t2addrmode_imm8:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000870 let Inst{31-27} = 0b11111;
871 let Inst{26-25} = 0b00;
872 let Inst{24} = signed;
873 let Inst{23} = 0;
874 let Inst{22-21} = opcod;
875 let Inst{20} = 1; // load
876 let Inst{11} = 1;
877 // Offset: index==TRUE, wback==FALSE
878 let Inst{10} = 1; // The P bit.
879 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000880
Owen Anderson75579f72010-11-29 22:44:32 +0000881 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000882 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000883
Owen Anderson75579f72010-11-29 22:44:32 +0000884 bits<13> addr;
885 let Inst{19-16} = addr{12-9}; // Rn
886 let Inst{9} = addr{8}; // U
887 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000888 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000889 def s : T2Iso <(outs target:$Rt), (ins t2addrmode_so_reg:$addr), iis,
Owen Anderson75579f72010-11-29 22:44:32 +0000890 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000891 [(set target:$Rt, (opnode t2addrmode_so_reg:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000892 let Inst{31-27} = 0b11111;
893 let Inst{26-25} = 0b00;
894 let Inst{24} = signed;
895 let Inst{23} = 0;
896 let Inst{22-21} = opcod;
897 let Inst{20} = 1; // load
898 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000899
Owen Anderson75579f72010-11-29 22:44:32 +0000900 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000901 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000902
Owen Anderson75579f72010-11-29 22:44:32 +0000903 bits<10> addr;
904 let Inst{19-16} = addr{9-6}; // Rn
905 let Inst{3-0} = addr{5-2}; // Rm
906 let Inst{5-4} = addr{1-0}; // imm
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000907
908 let DecoderMethod = "DecodeT2LoadShift";
Johnny Chend68e1192009-12-15 17:24:14 +0000909 }
Evan Chengbc7deb02010-11-03 05:14:24 +0000910
Owen Anderson971b83b2011-02-08 22:39:40 +0000911 // FIXME: Is the pci variant actually needed?
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000912 def pci : T2Ipc <(outs target:$Rt), (ins t2ldrlabel:$addr), iii,
Owen Anderson971b83b2011-02-08 22:39:40 +0000913 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000914 [(set target:$Rt, (opnode (ARMWrapper tconstpool:$addr)))]> {
Owen Anderson971b83b2011-02-08 22:39:40 +0000915 let isReMaterializable = 1;
916 let Inst{31-27} = 0b11111;
917 let Inst{26-25} = 0b00;
918 let Inst{24} = signed;
919 let Inst{23} = ?; // add = (U == '1')
920 let Inst{22-21} = opcod;
921 let Inst{20} = 1; // load
922 let Inst{19-16} = 0b1111; // Rn
923 bits<4> Rt;
924 bits<12> addr;
925 let Inst{15-12} = Rt{3-0};
926 let Inst{11-0} = addr{11-0};
927 }
Evan Chengf3c21b82009-06-30 02:15:48 +0000928}
929
David Goodwin73b8f162009-06-30 22:11:34 +0000930/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000931multiclass T2I_st<bits<2> opcod, string opc,
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000932 InstrItinClass iii, InstrItinClass iis, RegisterClass target,
933 PatFrag opnode> {
934 def i12 : T2Ii12<(outs), (ins target:$Rt, t2addrmode_imm12:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000935 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000936 [(opnode target:$Rt, t2addrmode_imm12:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000937 let Inst{31-27} = 0b11111;
938 let Inst{26-23} = 0b0001;
939 let Inst{22-21} = opcod;
940 let Inst{20} = 0; // !load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000941
Owen Anderson75579f72010-11-29 22:44:32 +0000942 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000943 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000944
Owen Anderson80dd3e02010-11-30 22:45:47 +0000945 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +0000946 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +0000947 let Inst{19-16} = addr{16-13}; // Rn
948 let Inst{23} = addr{12}; // U
949 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000950 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000951 def i8 : T2Ii8 <(outs), (ins target:$Rt, t2addrmode_imm8:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000952 opc, "\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000953 [(opnode target:$Rt, t2addrmode_imm8:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000954 let Inst{31-27} = 0b11111;
955 let Inst{26-23} = 0b0000;
956 let Inst{22-21} = opcod;
957 let Inst{20} = 0; // !load
958 let Inst{11} = 1;
959 // Offset: index==TRUE, wback==FALSE
960 let Inst{10} = 1; // The P bit.
961 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000962
Owen Anderson75579f72010-11-29 22:44:32 +0000963 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000964 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000965
Owen Anderson75579f72010-11-29 22:44:32 +0000966 bits<13> addr;
967 let Inst{19-16} = addr{12-9}; // Rn
968 let Inst{9} = addr{8}; // U
969 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000970 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000971 def s : T2Iso <(outs), (ins target:$Rt, t2addrmode_so_reg:$addr), iis,
Owen Anderson75579f72010-11-29 22:44:32 +0000972 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000973 [(opnode target:$Rt, t2addrmode_so_reg:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000974 let Inst{31-27} = 0b11111;
975 let Inst{26-23} = 0b0000;
976 let Inst{22-21} = opcod;
977 let Inst{20} = 0; // !load
978 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000979
Owen Anderson75579f72010-11-29 22:44:32 +0000980 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000981 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000982
Owen Anderson75579f72010-11-29 22:44:32 +0000983 bits<10> addr;
984 let Inst{19-16} = addr{9-6}; // Rn
985 let Inst{3-0} = addr{5-2}; // Rm
986 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000987 }
David Goodwin73b8f162009-06-30 22:11:34 +0000988}
989
Evan Cheng0e55fd62010-09-30 01:08:25 +0000990/// T2I_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +0000991/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbachc5a8c862011-07-27 16:47:19 +0000992class T2I_ext_rrot<bits<3> opcod, string opc, PatFrag opnode>
993 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
994 opc, ".w\t$Rd, $Rm$rot",
Eli Friedman2cb1dfa2011-08-08 19:49:37 +0000995 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
996 Requires<[IsThumb2]> {
Jim Grosbachc5a8c862011-07-27 16:47:19 +0000997 let Inst{31-27} = 0b11111;
998 let Inst{26-23} = 0b0100;
999 let Inst{22-20} = opcod;
1000 let Inst{19-16} = 0b1111; // Rn
1001 let Inst{15-12} = 0b1111;
1002 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001003
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001004 bits<2> rot;
1005 let Inst{5-4} = rot{1-0}; // rotate
Evan Chengd27c9fc2009-07-03 01:43:10 +00001006}
1007
Eli Friedman761fa7a2010-06-24 18:20:04 +00001008// UXTB16 - Requres T2ExtractPack, does not need the .w qualifier.
Jim Grosbach70327412011-07-27 17:48:13 +00001009class T2I_ext_rrot_uxtb16<bits<3> opcod, string opc, PatFrag opnode>
Owen Andersone732cb02011-08-23 17:37:32 +00001010 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot),
1011 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
1012 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001013 Requires<[HasT2ExtractPack, IsThumb2]> {
1014 bits<2> rot;
1015 let Inst{31-27} = 0b11111;
1016 let Inst{26-23} = 0b0100;
1017 let Inst{22-20} = opcod;
1018 let Inst{19-16} = 0b1111; // Rn
1019 let Inst{15-12} = 0b1111;
1020 let Inst{7} = 1;
1021 let Inst{5-4} = rot;
Johnny Chen267124c2010-03-04 22:24:41 +00001022}
1023
Eli Friedman761fa7a2010-06-24 18:20:04 +00001024// SXTB16 - Requres T2ExtractPack, does not need the .w qualifier, no pattern
1025// supported yet.
Jim Grosbach70327412011-07-27 17:48:13 +00001026class T2I_ext_rrot_sxtb16<bits<3> opcod, string opc>
1027 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
1028 opc, "\t$Rd, $Rm$rot", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00001029 Requires<[IsThumb2, HasT2ExtractPack]> {
Jim Grosbach70327412011-07-27 17:48:13 +00001030 bits<2> rot;
1031 let Inst{31-27} = 0b11111;
1032 let Inst{26-23} = 0b0100;
1033 let Inst{22-20} = opcod;
1034 let Inst{19-16} = 0b1111; // Rn
1035 let Inst{15-12} = 0b1111;
1036 let Inst{7} = 1;
1037 let Inst{5-4} = rot;
Johnny Chen93042d12010-03-02 18:14:57 +00001038}
1039
Evan Cheng0e55fd62010-09-30 01:08:25 +00001040/// T2I_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001041/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001042class T2I_exta_rrot<bits<3> opcod, string opc, PatFrag opnode>
1043 : T2ThreeReg<(outs rGPR:$Rd),
1044 (ins rGPR:$Rn, rGPR:$Rm, rot_imm:$rot),
1045 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm$rot",
1046 [(set rGPR:$Rd, (opnode rGPR:$Rn, (rotr rGPR:$Rm,rot_imm:$rot)))]>,
1047 Requires<[HasT2ExtractPack, IsThumb2]> {
1048 bits<2> rot;
1049 let Inst{31-27} = 0b11111;
1050 let Inst{26-23} = 0b0100;
1051 let Inst{22-20} = opcod;
1052 let Inst{15-12} = 0b1111;
1053 let Inst{7} = 1;
1054 let Inst{5-4} = rot;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001055}
1056
Jim Grosbach70327412011-07-27 17:48:13 +00001057class T2I_exta_rrot_np<bits<3> opcod, string opc>
1058 : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm,rot_imm:$rot),
1059 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm$rot", []> {
1060 bits<2> rot;
1061 let Inst{31-27} = 0b11111;
1062 let Inst{26-23} = 0b0100;
1063 let Inst{22-20} = opcod;
1064 let Inst{15-12} = 0b1111;
1065 let Inst{7} = 1;
1066 let Inst{5-4} = rot;
Johnny Chen93042d12010-03-02 18:14:57 +00001067}
1068
Anton Korobeynikov52237112009-06-17 18:13:58 +00001069//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001070// Instructions
1071//===----------------------------------------------------------------------===//
1072
1073//===----------------------------------------------------------------------===//
Evan Chenga09b9ca2009-06-24 23:47:58 +00001074// Miscellaneous Instructions.
1075//
1076
Owen Andersonda663f72010-11-15 21:30:39 +00001077class T2PCOneRegImm<dag oops, dag iops, InstrItinClass itin,
1078 string asm, list<dag> pattern>
1079 : T2XI<oops, iops, itin, asm, pattern> {
1080 bits<4> Rd;
1081 bits<12> label;
Jim Grosbach7a088642010-11-19 17:11:02 +00001082
Jim Grosbach86386922010-12-08 22:10:43 +00001083 let Inst{11-8} = Rd;
Owen Andersonda663f72010-11-15 21:30:39 +00001084 let Inst{26} = label{11};
1085 let Inst{14-12} = label{10-8};
1086 let Inst{7-0} = label{7-0};
1087}
1088
Evan Chenga09b9ca2009-06-24 23:47:58 +00001089// LEApcrel - Load a pc-relative address into a register without offending the
1090// assembler.
Owen Andersona838a252010-12-14 00:36:49 +00001091def t2ADR : T2PCOneRegImm<(outs rGPR:$Rd),
1092 (ins t2adrlabel:$addr, pred:$p),
1093 IIC_iALUi, "adr{$p}.w\t$Rd, #$addr", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001094 let Inst{31-27} = 0b11110;
1095 let Inst{25-24} = 0b10;
1096 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
1097 let Inst{22} = 0;
1098 let Inst{20} = 0;
1099 let Inst{19-16} = 0b1111; // Rn
1100 let Inst{15} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00001101
Owen Andersona838a252010-12-14 00:36:49 +00001102 bits<4> Rd;
1103 bits<13> addr;
1104 let Inst{11-8} = Rd;
1105 let Inst{23} = addr{12};
1106 let Inst{21} = addr{12};
1107 let Inst{26} = addr{11};
1108 let Inst{14-12} = addr{10-8};
1109 let Inst{7-0} = addr{7-0};
Owen Anderson6b8719f2010-12-13 22:51:08 +00001110}
Owen Andersona838a252010-12-14 00:36:49 +00001111
1112let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001113def t2LEApcrel : t2PseudoInst<(outs rGPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001114 4, IIC_iALUi, []>;
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001115def t2LEApcrelJT : t2PseudoInst<(outs rGPR:$Rd),
1116 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001117 4, IIC_iALUi,
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001118 []>;
Evan Chenga09b9ca2009-06-24 23:47:58 +00001119
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001120
Evan Chenga09b9ca2009-06-24 23:47:58 +00001121//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001122// Load / store Instructions.
1123//
1124
Evan Cheng055b0312009-06-29 07:51:04 +00001125// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001126let canFoldAsLoad = 1, isReMaterializable = 1 in
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001127defm t2LDR : T2I_ld<0, 0b10, "ldr", IIC_iLoad_i, IIC_iLoad_si, GPR,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001128 UnOpFrag<(load node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001129
Evan Chengf3c21b82009-06-30 02:15:48 +00001130// Loads with zero extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001131defm t2LDRH : T2I_ld<0, 0b01, "ldrh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001132 rGPR, UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001133defm t2LDRB : T2I_ld<0, 0b00, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001134 rGPR, UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001135
Evan Chengf3c21b82009-06-30 02:15:48 +00001136// Loads with sign extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001137defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001138 rGPR, UnOpFrag<(sextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001139defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001140 rGPR, UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001141
Owen Anderson9d63d902010-12-01 19:18:46 +00001142let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chengf3c21b82009-06-30 02:15:48 +00001143// Load doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001144def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Chenge298ab22009-09-27 09:46:04 +00001145 (ins t2addrmode_imm8s4:$addr),
Owen Anderson9d63d902010-12-01 19:18:46 +00001146 IIC_iLoad_d_i, "ldrd", "\t$Rt, $Rt2, $addr", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001147} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chengf3c21b82009-06-30 02:15:48 +00001148
1149// zextload i1 -> zextload i8
1150def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
1151 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1152def : T2Pat<(zextloadi1 t2addrmode_imm8:$addr),
1153 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1154def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
1155 (t2LDRBs t2addrmode_so_reg:$addr)>;
1156def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
1157 (t2LDRBpci tconstpool:$addr)>;
1158
1159// extload -> zextload
1160// FIXME: Reduce the number of patterns by legalizing extload to zextload
1161// earlier?
1162def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
1163 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1164def : T2Pat<(extloadi1 t2addrmode_imm8:$addr),
1165 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1166def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
1167 (t2LDRBs t2addrmode_so_reg:$addr)>;
1168def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
1169 (t2LDRBpci tconstpool:$addr)>;
1170
1171def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
1172 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1173def : T2Pat<(extloadi8 t2addrmode_imm8:$addr),
1174 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1175def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
1176 (t2LDRBs t2addrmode_so_reg:$addr)>;
1177def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
1178 (t2LDRBpci tconstpool:$addr)>;
1179
1180def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
1181 (t2LDRHi12 t2addrmode_imm12:$addr)>;
1182def : T2Pat<(extloadi16 t2addrmode_imm8:$addr),
1183 (t2LDRHi8 t2addrmode_imm8:$addr)>;
1184def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
1185 (t2LDRHs t2addrmode_so_reg:$addr)>;
1186def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
1187 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng055b0312009-06-29 07:51:04 +00001188
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001189// FIXME: The destination register of the loads and stores can't be PC, but
1190// can be SP. We need another regclass (similar to rGPR) to represent
1191// that. Not a pressing issue since these are selected manually,
1192// not via pattern.
1193
Evan Chenge88d5ce2009-07-02 07:28:31 +00001194// Indexed loads
Owen Anderson6af50f72010-11-30 00:14:31 +00001195
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001196let mayLoad = 1, neverHasSideEffects = 1 in {
Owen Anderson6b0fa632010-12-09 02:56:12 +00001197def t2LDR_PRE : T2Iidxldst<0, 0b10, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001198 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001199 AddrModeT2_i8, IndexModePre, IIC_iLoad_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001200 "ldr", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001201 []>;
1202
Owen Anderson6b0fa632010-12-09 02:56:12 +00001203def t2LDR_POST : T2Iidxldst<0, 0b10, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1204 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001205 AddrModeT2_i8, IndexModePost, IIC_iLoad_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001206 "ldr", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001207 []>;
1208
Owen Anderson6b0fa632010-12-09 02:56:12 +00001209def t2LDRB_PRE : T2Iidxldst<0, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001210 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001211 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001212 "ldrb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001213 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001214def t2LDRB_POST : T2Iidxldst<0, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1215 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001216 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001217 "ldrb", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001218 []>;
1219
Owen Anderson6b0fa632010-12-09 02:56:12 +00001220def t2LDRH_PRE : T2Iidxldst<0, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001221 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001222 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001223 "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001224 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001225def t2LDRH_POST : T2Iidxldst<0, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1226 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001227 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001228 "ldrh", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001229 []>;
1230
Owen Anderson6b0fa632010-12-09 02:56:12 +00001231def t2LDRSB_PRE : T2Iidxldst<1, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001232 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001233 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001234 "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001235 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001236def t2LDRSB_POST : T2Iidxldst<1, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1237 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001238 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001239 "ldrsb", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001240 []>;
1241
Owen Anderson6b0fa632010-12-09 02:56:12 +00001242def t2LDRSH_PRE : T2Iidxldst<1, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001243 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001244 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001245 "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001246 []>;
Owen Anderson2379fc22011-08-22 23:22:05 +00001247def t2LDRSH_POST : T2Iidxldst<1, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn),
Owen Anderson6b0fa632010-12-09 02:56:12 +00001248 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001249 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson2379fc22011-08-22 23:22:05 +00001250 "ldrsh", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001251 []>;
Jim Grosbach7a088642010-11-19 17:11:02 +00001252} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng4fbb9962009-07-02 23:16:11 +00001253
Johnny Chene54a3ef2010-03-03 18:45:36 +00001254// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110) and are
1255// for disassembly only.
1256// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001257class T2IldT<bit signed, bits<2> type, string opc, InstrItinClass ii>
Johnny Chen471d73d2011-04-13 21:04:32 +00001258 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001259 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001260 let Inst{31-27} = 0b11111;
1261 let Inst{26-25} = 0b00;
1262 let Inst{24} = signed;
1263 let Inst{23} = 0;
1264 let Inst{22-21} = type;
1265 let Inst{20} = 1; // load
1266 let Inst{11} = 1;
1267 let Inst{10-8} = 0b110; // PUW.
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001268
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001269 bits<4> Rt;
1270 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001271 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001272 let Inst{19-16} = addr{12-9};
1273 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001274}
1275
Evan Cheng0e55fd62010-09-30 01:08:25 +00001276def t2LDRT : T2IldT<0, 0b10, "ldrt", IIC_iLoad_i>;
1277def t2LDRBT : T2IldT<0, 0b00, "ldrbt", IIC_iLoad_bh_i>;
1278def t2LDRHT : T2IldT<0, 0b01, "ldrht", IIC_iLoad_bh_i>;
1279def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt", IIC_iLoad_bh_i>;
1280def t2LDRSHT : T2IldT<1, 0b01, "ldrsht", IIC_iLoad_bh_i>;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001281
David Goodwin73b8f162009-06-30 22:11:34 +00001282// Store
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001283defm t2STR :T2I_st<0b10,"str", IIC_iStore_i, IIC_iStore_si, GPR,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001284 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001285defm t2STRB:T2I_st<0b00,"strb", IIC_iStore_bh_i, IIC_iStore_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001286 rGPR, BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001287defm t2STRH:T2I_st<0b01,"strh", IIC_iStore_bh_i, IIC_iStore_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001288 rGPR, BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwin73b8f162009-06-30 22:11:34 +00001289
David Goodwin6647cea2009-06-30 22:50:01 +00001290// Store doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001291let mayLoad = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001292def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001293 (ins GPR:$Rt, GPR:$Rt2, t2addrmode_imm8s4:$addr),
1294 IIC_iStore_d_r, "strd", "\t$Rt, $Rt2, $addr", []>;
David Goodwin6647cea2009-06-30 22:50:01 +00001295
Evan Cheng6d94f112009-07-03 00:06:39 +00001296// Indexed stores
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001297def t2STR_PRE : T2Iidxldst<0, 0b10, 0, 1, (outs GPRnopc:$base_wb),
1298 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001299 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001300 "str", "\t$Rt, [$Rn, $addr]!",
1301 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001302 [(set GPRnopc:$base_wb,
1303 (pre_store rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001304
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001305def t2STR_POST : T2Iidxldst<0, 0b10, 0, 0, (outs GPRnopc:$base_wb),
1306 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001307 AddrModeT2_i8, IndexModePost, IIC_iStore_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001308 "str", "\t$Rt, [$Rn], $addr",
1309 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001310 [(set GPRnopc:$base_wb,
1311 (post_store rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001312
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001313def t2STRH_PRE : T2Iidxldst<0, 0b01, 0, 1, (outs GPRnopc:$base_wb),
1314 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001315 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001316 "strh", "\t$Rt, [$Rn, $addr]!",
1317 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001318 [(set GPRnopc:$base_wb,
1319 (pre_truncsti16 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001320
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001321def t2STRH_POST : T2Iidxldst<0, 0b01, 0, 0, (outs GPRnopc:$base_wb),
1322 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001323 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001324 "strh", "\t$Rt, [$Rn], $addr",
1325 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001326 [(set GPRnopc:$base_wb,
1327 (post_truncsti16 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001328
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001329def t2STRB_PRE : T2Iidxldst<0, 0b00, 0, 1, (outs GPRnopc:$base_wb),
1330 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001331 AddrModeT2_i8, IndexModePre, IIC_iStore_bh_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001332 "strb", "\t$Rt, [$Rn, $addr]!",
1333 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001334 [(set GPRnopc:$base_wb,
1335 (pre_truncsti8 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001336
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001337def t2STRB_POST : T2Iidxldst<0, 0b00, 0, 0, (outs GPRnopc:$base_wb),
1338 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001339 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001340 "strb", "\t$Rt, [$Rn], $addr",
1341 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001342 [(set GPRnopc:$base_wb,
1343 (post_truncsti8 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001344
Johnny Chene54a3ef2010-03-03 18:45:36 +00001345// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly
1346// only.
1347// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001348class T2IstT<bits<2> type, string opc, InstrItinClass ii>
Johnny Chen471d73d2011-04-13 21:04:32 +00001349 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001350 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001351 let Inst{31-27} = 0b11111;
1352 let Inst{26-25} = 0b00;
1353 let Inst{24} = 0; // not signed
1354 let Inst{23} = 0;
1355 let Inst{22-21} = type;
1356 let Inst{20} = 0; // store
1357 let Inst{11} = 1;
1358 let Inst{10-8} = 0b110; // PUW
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001359
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001360 bits<4> Rt;
1361 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001362 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001363 let Inst{19-16} = addr{12-9};
1364 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001365}
1366
Evan Cheng0e55fd62010-09-30 01:08:25 +00001367def t2STRT : T2IstT<0b10, "strt", IIC_iStore_i>;
1368def t2STRBT : T2IstT<0b00, "strbt", IIC_iStore_bh_i>;
1369def t2STRHT : T2IstT<0b01, "strht", IIC_iStore_bh_i>;
David Goodwind1fa1202009-07-01 00:01:13 +00001370
Johnny Chenae1757b2010-03-11 01:13:36 +00001371// ldrd / strd pre / post variants
1372// For disassembly only.
1373
Owen Anderson14c903a2011-08-04 23:18:05 +00001374def t2LDRD_PRE : T2Ii8s4Tied<1, 1, 1,
1375 (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001376 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Owen Anderson9d63d902010-12-01 19:18:46 +00001377 "ldrd", "\t$Rt, $Rt2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001378
Owen Anderson14c903a2011-08-04 23:18:05 +00001379def t2LDRD_POST : T2Ii8s4Tied<0, 1, 1,
1380 (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001381 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Owen Anderson9d63d902010-12-01 19:18:46 +00001382 "ldrd", "\t$Rt, $Rt2, [$base], $imm", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001383
Owen Anderson14c903a2011-08-04 23:18:05 +00001384def t2STRD_PRE : T2Ii8s4Tied<1, 1, 0, (outs GPR:$wb),
Johnny Chen6e3ccc32011-04-13 16:56:08 +00001385 (ins rGPR:$Rt, rGPR:$Rt2, GPR:$base, t2am_imm8s4_offset:$imm),
Owen Anderson9d63d902010-12-01 19:18:46 +00001386 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001387
Owen Anderson14c903a2011-08-04 23:18:05 +00001388def t2STRD_POST : T2Ii8s4Tied<0, 1, 0, (outs GPR:$wb),
Johnny Chen6e3ccc32011-04-13 16:56:08 +00001389 (ins rGPR:$Rt, rGPR:$Rt2, GPR:$base, t2am_imm8s4_offset:$imm),
Owen Anderson9d63d902010-12-01 19:18:46 +00001390 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, [$base], $imm", []>;
Evan Cheng2889cce2009-07-03 00:18:36 +00001391
Johnny Chen0635fc52010-03-04 17:40:44 +00001392// T2Ipl (Preload Data/Instruction) signals the memory system of possible future
1393// data/instruction access. These are for disassembly only.
Evan Chengdfed19f2010-11-03 06:34:55 +00001394// instr_write is inverted for Thumb mode: (prefetch 3) -> (preload 0),
1395// (prefetch 1) -> (preload 2), (prefetch 2) -> (preload 1).
Evan Cheng416941d2010-11-04 05:19:35 +00001396multiclass T2Ipl<bits<1> write, bits<1> instr, string opc> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001397
Evan Chengdfed19f2010-11-03 06:34:55 +00001398 def i12 : T2Ii12<(outs), (ins t2addrmode_imm12:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001399 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001400 [(ARMPreload t2addrmode_imm12:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001401 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001402 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001403 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001404 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001405 let Inst{20} = 1;
1406 let Inst{15-12} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001407
Owen Anderson80dd3e02010-11-30 22:45:47 +00001408 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +00001409 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +00001410 let Inst{19-16} = addr{16-13}; // Rn
1411 let Inst{23} = addr{12}; // U
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001412 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chen0635fc52010-03-04 17:40:44 +00001413 }
1414
Evan Chengdfed19f2010-11-03 06:34:55 +00001415 def i8 : T2Ii8<(outs), (ins t2addrmode_imm8:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001416 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001417 [(ARMPreload t2addrmode_imm8:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001418 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001419 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001420 let Inst{23} = 0; // U = 0
1421 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001422 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001423 let Inst{20} = 1;
1424 let Inst{15-12} = 0b1111;
1425 let Inst{11-8} = 0b1100;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001426
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001427 bits<13> addr;
1428 let Inst{19-16} = addr{12-9}; // Rn
1429 let Inst{7-0} = addr{7-0}; // imm8
Johnny Chen0635fc52010-03-04 17:40:44 +00001430 }
1431
Evan Chengdfed19f2010-11-03 06:34:55 +00001432 def s : T2Iso<(outs), (ins t2addrmode_so_reg:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001433 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001434 [(ARMPreload t2addrmode_so_reg:$addr, (i32 write), (i32 instr))]> {
Evan Chengbc7deb02010-11-03 05:14:24 +00001435 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001436 let Inst{24} = instr;
Evan Chengbc7deb02010-11-03 05:14:24 +00001437 let Inst{23} = 0; // add = TRUE for T1
1438 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001439 let Inst{21} = write;
Evan Chengbc7deb02010-11-03 05:14:24 +00001440 let Inst{20} = 1;
1441 let Inst{15-12} = 0b1111;
1442 let Inst{11-6} = 0000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001443
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001444 bits<10> addr;
1445 let Inst{19-16} = addr{9-6}; // Rn
1446 let Inst{3-0} = addr{5-2}; // Rm
1447 let Inst{5-4} = addr{1-0}; // imm2
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001448
1449 let DecoderMethod = "DecodeT2LoadShift";
Evan Chengbc7deb02010-11-03 05:14:24 +00001450 }
Johnny Chen0635fc52010-03-04 17:40:44 +00001451}
1452
Evan Cheng416941d2010-11-04 05:19:35 +00001453defm t2PLD : T2Ipl<0, 0, "pld">, Requires<[IsThumb2]>;
1454defm t2PLDW : T2Ipl<1, 0, "pldw">, Requires<[IsThumb2,HasV7,HasMP]>;
1455defm t2PLI : T2Ipl<0, 1, "pli">, Requires<[IsThumb2,HasV7]>;
Johnny Chen0635fc52010-03-04 17:40:44 +00001456
Evan Cheng2889cce2009-07-03 00:18:36 +00001457//===----------------------------------------------------------------------===//
1458// Load / store multiple Instructions.
1459//
1460
Bill Wendling6c470b82010-11-13 09:09:38 +00001461multiclass thumb2_ldst_mult<string asm, InstrItinClass itin,
1462 InstrItinClass itin_upd, bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001463 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001464 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001465 itin, !strconcat(asm, "ia${p}.w\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001466 bits<4> Rn;
1467 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001468
Bill Wendling6c470b82010-11-13 09:09:38 +00001469 let Inst{31-27} = 0b11101;
1470 let Inst{26-25} = 0b00;
1471 let Inst{24-23} = 0b01; // Increment After
1472 let Inst{22} = 0;
1473 let Inst{21} = 0; // No writeback
1474 let Inst{20} = L_bit;
1475 let Inst{19-16} = Rn;
1476 let Inst{15-0} = regs;
1477 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001478 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001479 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001480 itin_upd, !strconcat(asm, "ia${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001481 bits<4> Rn;
1482 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001483
Bill Wendling6c470b82010-11-13 09:09:38 +00001484 let Inst{31-27} = 0b11101;
1485 let Inst{26-25} = 0b00;
1486 let Inst{24-23} = 0b01; // Increment After
1487 let Inst{22} = 0;
1488 let Inst{21} = 1; // Writeback
1489 let Inst{20} = L_bit;
1490 let Inst{19-16} = Rn;
1491 let Inst{15-0} = regs;
1492 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001493 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001494 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1495 itin, !strconcat(asm, "db${p}.w\t$Rn, $regs"), []> {
1496 bits<4> Rn;
1497 bits<16> regs;
1498
1499 let Inst{31-27} = 0b11101;
1500 let Inst{26-25} = 0b00;
1501 let Inst{24-23} = 0b10; // Decrement Before
1502 let Inst{22} = 0;
1503 let Inst{21} = 0; // No writeback
1504 let Inst{20} = L_bit;
1505 let Inst{19-16} = Rn;
1506 let Inst{15-0} = regs;
1507 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001508 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001509 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1510 itin_upd, !strconcat(asm, "db${p}.w\t$Rn, $regs"), "$Rn = $wb", []> {
1511 bits<4> Rn;
1512 bits<16> regs;
1513
1514 let Inst{31-27} = 0b11101;
1515 let Inst{26-25} = 0b00;
1516 let Inst{24-23} = 0b10; // Decrement Before
1517 let Inst{22} = 0;
1518 let Inst{21} = 1; // Writeback
1519 let Inst{20} = L_bit;
1520 let Inst{19-16} = Rn;
1521 let Inst{15-0} = regs;
1522 }
1523}
1524
Bill Wendlingc93989a2010-11-13 11:20:05 +00001525let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001526
1527let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1528defm t2LDM : thumb2_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, 1>;
1529
1530let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1531defm t2STM : thumb2_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu, 0>;
1532
1533} // neverHasSideEffects
1534
Bob Wilson815baeb2010-03-13 01:08:20 +00001535
Evan Cheng9cb9e672009-06-27 02:26:13 +00001536//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001537// Move Instructions.
1538//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001539
Evan Chengf49810c2009-06-23 17:48:47 +00001540let neverHasSideEffects = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001541def t2MOVr : T2sTwoReg<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVr,
1542 "mov", ".w\t$Rd, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001543 let Inst{31-27} = 0b11101;
1544 let Inst{26-25} = 0b01;
1545 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001546 let Inst{19-16} = 0b1111; // Rn
1547 let Inst{14-12} = 0b000;
1548 let Inst{7-4} = 0b0000;
1549}
Evan Chengf49810c2009-06-23 17:48:47 +00001550
Evan Cheng5adb66a2009-09-28 09:14:39 +00001551// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
Evan Chengc4af4632010-11-17 20:13:28 +00001552let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1,
1553 AddedComplexity = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001554def t2MOVi : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), IIC_iMOVi,
1555 "mov", ".w\t$Rd, $imm",
1556 [(set rGPR:$Rd, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001557 let Inst{31-27} = 0b11110;
1558 let Inst{25} = 0;
1559 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001560 let Inst{19-16} = 0b1111; // Rn
1561 let Inst{15} = 0;
1562}
David Goodwin83b35932009-06-26 16:10:07 +00001563
Jim Grosbacha33b31b2011-08-22 18:04:24 +00001564def : t2InstAlias<"mov${s}${p} $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1565 pred:$p, cc_out:$s)>;
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00001566
Evan Chengc4af4632010-11-17 20:13:28 +00001567let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00001568def t2MOVi16 : T2I<(outs rGPR:$Rd), (ins imm0_65535_expr:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001569 "movw", "\t$Rd, $imm",
1570 [(set rGPR:$Rd, imm0_65535:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001571 let Inst{31-27} = 0b11110;
1572 let Inst{25} = 1;
1573 let Inst{24-21} = 0b0010;
1574 let Inst{20} = 0; // The S bit.
1575 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001576
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001577 bits<4> Rd;
1578 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001579
Jim Grosbach86386922010-12-08 22:10:43 +00001580 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001581 let Inst{19-16} = imm{15-12};
1582 let Inst{26} = imm{11};
1583 let Inst{14-12} = imm{10-8};
1584 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001585}
Evan Chengf49810c2009-06-23 17:48:47 +00001586
Evan Cheng53519f02011-01-21 18:55:51 +00001587def t2MOVi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001588 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1589
1590let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00001591def t2MOVTi16 : T2I<(outs rGPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00001592 (ins rGPR:$src, imm0_65535_expr:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001593 "movt", "\t$Rd, $imm",
1594 [(set rGPR:$Rd,
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001595 (or (and rGPR:$src, 0xffff), lo16AllZero:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001596 let Inst{31-27} = 0b11110;
1597 let Inst{25} = 1;
1598 let Inst{24-21} = 0b0110;
1599 let Inst{20} = 0; // The S bit.
1600 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001601
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001602 bits<4> Rd;
1603 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001604
Jim Grosbach86386922010-12-08 22:10:43 +00001605 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001606 let Inst{19-16} = imm{15-12};
1607 let Inst{26} = imm{11};
1608 let Inst{14-12} = imm{10-8};
1609 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001610}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001611
Evan Cheng53519f02011-01-21 18:55:51 +00001612def t2MOVTi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001613 (ins rGPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1614} // Constraints
1615
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001616def : T2Pat<(or rGPR:$src, 0xffff0000), (t2MOVTi16 rGPR:$src, 0xffff)>;
Evan Cheng20956592009-10-21 08:15:52 +00001617
Anton Korobeynikov52237112009-06-17 18:13:58 +00001618//===----------------------------------------------------------------------===//
Evan Chengd27c9fc2009-07-03 01:43:10 +00001619// Extend Instructions.
1620//
1621
1622// Sign extenders
1623
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001624def t2SXTB : T2I_ext_rrot<0b100, "sxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001625 UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001626def t2SXTH : T2I_ext_rrot<0b000, "sxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001627 UnOpFrag<(sext_inreg node:$Src, i16)>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001628def t2SXTB16 : T2I_ext_rrot_sxtb16<0b010, "sxtb16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001629
Jim Grosbach70327412011-07-27 17:48:13 +00001630def t2SXTAB : T2I_exta_rrot<0b100, "sxtab",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001631 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001632def t2SXTAH : T2I_exta_rrot<0b000, "sxtah",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001633 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001634def t2SXTAB16 : T2I_exta_rrot_np<0b010, "sxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001635
Jim Grosbach70327412011-07-27 17:48:13 +00001636// TODO: SXT(A){B|H}16
Evan Chengd27c9fc2009-07-03 01:43:10 +00001637
1638// Zero extenders
1639
1640let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001641def t2UXTB : T2I_ext_rrot<0b101, "uxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001642 UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001643def t2UXTH : T2I_ext_rrot<0b001, "uxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001644 UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001645def t2UXTB16 : T2I_ext_rrot_uxtb16<0b011, "uxtb16",
Johnny Chend68e1192009-12-15 17:24:14 +00001646 UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001647
Jim Grosbach79464942010-07-28 23:17:45 +00001648// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1649// The transformation should probably be done as a combiner action
1650// instead so we can include a check for masking back in the upper
1651// eight bits of the source into the lower eight bits of the result.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001652//def : T2Pat<(and (shl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach70327412011-07-27 17:48:13 +00001653// (t2UXTB16 rGPR:$Src, 3)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001654// Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001655def : T2Pat<(and (srl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach70327412011-07-27 17:48:13 +00001656 (t2UXTB16 rGPR:$Src, 1)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001657 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001658
Jim Grosbach70327412011-07-27 17:48:13 +00001659def t2UXTAB : T2I_exta_rrot<0b101, "uxtab",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001660 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001661def t2UXTAH : T2I_exta_rrot<0b001, "uxtah",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001662 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001663def t2UXTAB16 : T2I_exta_rrot_np<0b011, "uxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001664}
1665
1666//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001667// Arithmetic Instructions.
1668//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001669
Johnny Chend68e1192009-12-15 17:24:14 +00001670defm t2ADD : T2I_bin_ii12rs<0b000, "add",
1671 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
1672defm t2SUB : T2I_bin_ii12rs<0b101, "sub",
1673 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001674
Evan Chengf49810c2009-06-23 17:48:47 +00001675// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Johnny Chend68e1192009-12-15 17:24:14 +00001676defm t2ADDS : T2I_bin_s_irs <0b1000, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001677 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Evan Cheng342e3162011-08-30 01:34:54 +00001678 BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001679defm t2SUBS : T2I_bin_s_irs <0b1101, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001680 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Evan Cheng342e3162011-08-30 01:34:54 +00001681 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001682
Evan Cheng37fefc22011-08-30 19:09:48 +00001683let hasPostISelHook = 1 in {
Johnny Chend68e1192009-12-15 17:24:14 +00001684defm t2ADC : T2I_adde_sube_irs<0b1010, "adc",
Evan Cheng342e3162011-08-30 01:34:54 +00001685 BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001686defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc",
Evan Cheng342e3162011-08-30 01:34:54 +00001687 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>>;
Evan Cheng37fefc22011-08-30 19:09:48 +00001688}
Evan Chengf49810c2009-06-23 17:48:47 +00001689
David Goodwin752aa7d2009-07-27 16:39:05 +00001690// RSB
Bob Wilson20d8e4e2010-08-13 23:24:25 +00001691defm t2RSB : T2I_rbin_irs <0b1110, "rsb",
Johnny Chend68e1192009-12-15 17:24:14 +00001692 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
1693defm t2RSBS : T2I_rbin_s_is <0b1110, "rsb",
Evan Cheng342e3162011-08-30 01:34:54 +00001694 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001695
1696// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001697// The assume-no-carry-in form uses the negation of the input since add/sub
1698// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1699// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1700// details.
1701// The AddedComplexity preferences the first variant over the others since
1702// it can be shrunk to a 16-bit wide encoding, while the others cannot.
Evan Chengfa2ea1a2009-08-04 01:41:15 +00001703let AddedComplexity = 1 in
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001704def : T2Pat<(add GPR:$src, imm0_255_neg:$imm),
1705 (t2SUBri GPR:$src, imm0_255_neg:$imm)>;
1706def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
1707 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
1708def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
1709 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
1710let AddedComplexity = 1 in
Evan Cheng342e3162011-08-30 01:34:54 +00001711def : T2Pat<(ARMaddc rGPR:$src, imm0_255_neg:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001712 (t2SUBSri rGPR:$src, imm0_255_neg:$imm)>;
Evan Cheng342e3162011-08-30 01:34:54 +00001713def : T2Pat<(ARMaddc rGPR:$src, t2_so_imm_neg:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001714 (t2SUBSri rGPR:$src, t2_so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001715// The with-carry-in form matches bitwise not instead of the negation.
1716// Effectively, the inverse interpretation of the carry flag already accounts
1717// for part of the negation.
1718let AddedComplexity = 1 in
Evan Cheng342e3162011-08-30 01:34:54 +00001719def : T2Pat<(ARMadde rGPR:$src, imm0_255_not:$imm, CPSR),
Andrew Trick1c3af772011-04-23 03:55:32 +00001720 (t2SBCri rGPR:$src, imm0_255_not:$imm)>;
Evan Cheng342e3162011-08-30 01:34:54 +00001721def : T2Pat<(ARMadde rGPR:$src, t2_so_imm_not:$imm, CPSR),
Andrew Trick1c3af772011-04-23 03:55:32 +00001722 (t2SBCri rGPR:$src, t2_so_imm_not:$imm)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001723
Johnny Chen93042d12010-03-02 18:14:57 +00001724// Select Bytes -- for disassembly only
1725
Owen Andersonc7373f82010-11-30 20:00:01 +00001726def t2SEL : T2ThreeReg<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00001727 NoItinerary, "sel", "\t$Rd, $Rn, $Rm", []>,
1728 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001729 let Inst{31-27} = 0b11111;
1730 let Inst{26-24} = 0b010;
1731 let Inst{23} = 0b1;
1732 let Inst{22-20} = 0b010;
1733 let Inst{15-12} = 0b1111;
1734 let Inst{7} = 0b1;
1735 let Inst{6-4} = 0b000;
1736}
1737
Johnny Chenadc77332010-02-26 22:04:29 +00001738// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
1739// And Miscellaneous operations -- for disassembly only
Nate Begeman692433b2010-07-29 17:56:55 +00001740class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001741 list<dag> pat = [/* For disassembly only; pattern left blank */],
1742 dag iops = (ins rGPR:$Rn, rGPR:$Rm),
1743 string asm = "\t$Rd, $Rn, $Rm">
Jim Grosbacha7603982011-07-01 21:12:19 +00001744 : T2I<(outs rGPR:$Rd), iops, NoItinerary, opc, asm, pat>,
1745 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001746 let Inst{31-27} = 0b11111;
1747 let Inst{26-23} = 0b0101;
1748 let Inst{22-20} = op22_20;
1749 let Inst{15-12} = 0b1111;
1750 let Inst{7-4} = op7_4;
Jim Grosbach7a088642010-11-19 17:11:02 +00001751
Owen Anderson46c478e2010-11-17 19:57:38 +00001752 bits<4> Rd;
1753 bits<4> Rn;
1754 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001755
Jim Grosbach86386922010-12-08 22:10:43 +00001756 let Inst{11-8} = Rd;
1757 let Inst{19-16} = Rn;
1758 let Inst{3-0} = Rm;
Johnny Chenadc77332010-02-26 22:04:29 +00001759}
1760
1761// Saturating add/subtract -- for disassembly only
1762
Nate Begeman692433b2010-07-29 17:56:55 +00001763def t2QADD : T2I_pam<0b000, 0b1000, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001764 [(set rGPR:$Rd, (int_arm_qadd rGPR:$Rn, rGPR:$Rm))],
1765 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001766def t2QADD16 : T2I_pam<0b001, 0b0001, "qadd16">;
1767def t2QADD8 : T2I_pam<0b000, 0b0001, "qadd8">;
1768def t2QASX : T2I_pam<0b010, 0b0001, "qasx">;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001769def t2QDADD : T2I_pam<0b000, 0b1001, "qdadd", [],
1770 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
1771def t2QDSUB : T2I_pam<0b000, 0b1011, "qdsub", [],
1772 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001773def t2QSAX : T2I_pam<0b110, 0b0001, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001774def t2QSUB : T2I_pam<0b000, 0b1010, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001775 [(set rGPR:$Rd, (int_arm_qsub rGPR:$Rn, rGPR:$Rm))],
1776 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001777def t2QSUB16 : T2I_pam<0b101, 0b0001, "qsub16">;
1778def t2QSUB8 : T2I_pam<0b100, 0b0001, "qsub8">;
1779def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">;
1780def t2UQADD8 : T2I_pam<0b000, 0b0101, "uqadd8">;
1781def t2UQASX : T2I_pam<0b010, 0b0101, "uqasx">;
1782def t2UQSAX : T2I_pam<0b110, 0b0101, "uqsax">;
1783def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">;
1784def t2UQSUB8 : T2I_pam<0b100, 0b0101, "uqsub8">;
1785
1786// Signed/Unsigned add/subtract -- for disassembly only
1787
1788def t2SASX : T2I_pam<0b010, 0b0000, "sasx">;
1789def t2SADD16 : T2I_pam<0b001, 0b0000, "sadd16">;
1790def t2SADD8 : T2I_pam<0b000, 0b0000, "sadd8">;
1791def t2SSAX : T2I_pam<0b110, 0b0000, "ssax">;
1792def t2SSUB16 : T2I_pam<0b101, 0b0000, "ssub16">;
1793def t2SSUB8 : T2I_pam<0b100, 0b0000, "ssub8">;
1794def t2UASX : T2I_pam<0b010, 0b0100, "uasx">;
1795def t2UADD16 : T2I_pam<0b001, 0b0100, "uadd16">;
1796def t2UADD8 : T2I_pam<0b000, 0b0100, "uadd8">;
1797def t2USAX : T2I_pam<0b110, 0b0100, "usax">;
1798def t2USUB16 : T2I_pam<0b101, 0b0100, "usub16">;
1799def t2USUB8 : T2I_pam<0b100, 0b0100, "usub8">;
1800
1801// Signed/Unsigned halving add/subtract -- for disassembly only
1802
1803def t2SHASX : T2I_pam<0b010, 0b0010, "shasx">;
1804def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">;
1805def t2SHADD8 : T2I_pam<0b000, 0b0010, "shadd8">;
1806def t2SHSAX : T2I_pam<0b110, 0b0010, "shsax">;
1807def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">;
1808def t2SHSUB8 : T2I_pam<0b100, 0b0010, "shsub8">;
1809def t2UHASX : T2I_pam<0b010, 0b0110, "uhasx">;
1810def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">;
1811def t2UHADD8 : T2I_pam<0b000, 0b0110, "uhadd8">;
1812def t2UHSAX : T2I_pam<0b110, 0b0110, "uhsax">;
1813def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">;
1814def t2UHSUB8 : T2I_pam<0b100, 0b0110, "uhsub8">;
1815
Owen Anderson821752e2010-11-18 20:32:18 +00001816// Helper class for disassembly only
1817// A6.3.16 & A6.3.17
1818// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
1819class T2ThreeReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1820 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1821 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
1822 let Inst{31-27} = 0b11111;
1823 let Inst{26-24} = 0b011;
1824 let Inst{23} = long;
1825 let Inst{22-20} = op22_20;
1826 let Inst{7-4} = op7_4;
1827}
1828
1829class T2FourReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1830 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1831 : T2FourReg<oops, iops, itin, opc, asm, pattern> {
1832 let Inst{31-27} = 0b11111;
1833 let Inst{26-24} = 0b011;
1834 let Inst{23} = long;
1835 let Inst{22-20} = op22_20;
1836 let Inst{7-4} = op7_4;
1837}
1838
Johnny Chenadc77332010-02-26 22:04:29 +00001839// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
1840
Owen Anderson821752e2010-11-18 20:32:18 +00001841def t2USAD8 : T2ThreeReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
1842 (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00001843 NoItinerary, "usad8", "\t$Rd, $Rn, $Rm", []>,
1844 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001845 let Inst{15-12} = 0b1111;
1846}
Owen Anderson821752e2010-11-18 20:32:18 +00001847def t2USADA8 : T2FourReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
Jim Grosbach7a088642010-11-19 17:11:02 +00001848 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), NoItinerary,
Jim Grosbacha7603982011-07-01 21:12:19 +00001849 "usada8", "\t$Rd, $Rn, $Rm, $Ra", []>,
1850 Requires<[IsThumb2, HasThumb2DSP]>;
Johnny Chenadc77332010-02-26 22:04:29 +00001851
1852// Signed/Unsigned saturate -- for disassembly only
1853
Owen Anderson46c478e2010-11-17 19:57:38 +00001854class T2SatI<dag oops, dag iops, InstrItinClass itin,
1855 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00001856 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson46c478e2010-11-17 19:57:38 +00001857 bits<4> Rd;
1858 bits<4> Rn;
1859 bits<5> sat_imm;
1860 bits<7> sh;
Jim Grosbach7a088642010-11-19 17:11:02 +00001861
Jim Grosbach86386922010-12-08 22:10:43 +00001862 let Inst{11-8} = Rd;
1863 let Inst{19-16} = Rn;
Jim Grosbach580f4a92011-07-25 22:20:28 +00001864 let Inst{4-0} = sat_imm;
1865 let Inst{21} = sh{5};
Owen Anderson46c478e2010-11-17 19:57:38 +00001866 let Inst{14-12} = sh{4-2};
1867 let Inst{7-6} = sh{1-0};
1868}
1869
Owen Andersonc7373f82010-11-30 20:00:01 +00001870def t2SSAT: T2SatI<
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00001871 (outs rGPR:$Rd), (ins imm1_32:$sat_imm, rGPR:$Rn, shift_imm:$sh),
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00001872 NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh",
1873 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001874 let Inst{31-27} = 0b11110;
1875 let Inst{25-22} = 0b1100;
1876 let Inst{20} = 0;
1877 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001878}
1879
Owen Andersonc7373f82010-11-30 20:00:01 +00001880def t2SSAT16: T2SatI<
Jim Grosbachf4943352011-07-25 23:09:14 +00001881 (outs rGPR:$Rd), (ins imm1_16:$sat_imm, rGPR:$Rn), NoItinerary,
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00001882 "ssat16", "\t$Rd, $sat_imm, $Rn",
Jim Grosbacha7603982011-07-01 21:12:19 +00001883 [/* For disassembly only; pattern left blank */]>,
1884 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001885 let Inst{31-27} = 0b11110;
1886 let Inst{25-22} = 0b1100;
1887 let Inst{20} = 0;
1888 let Inst{15} = 0;
1889 let Inst{21} = 1; // sh = '1'
1890 let Inst{14-12} = 0b000; // imm3 = '000'
1891 let Inst{7-6} = 0b00; // imm2 = '00'
1892}
1893
Owen Andersonc7373f82010-11-30 20:00:01 +00001894def t2USAT: T2SatI<
1895 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn, shift_imm:$sh),
1896 NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh",
Bob Wilson38aa2872010-08-13 21:48:10 +00001897 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001898 let Inst{31-27} = 0b11110;
1899 let Inst{25-22} = 0b1110;
1900 let Inst{20} = 0;
1901 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001902}
1903
Owen Anderson22d35082011-08-22 23:27:47 +00001904def t2USAT16: T2SatI<(outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn),
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001905 NoItinerary,
Owen Anderson22d35082011-08-22 23:27:47 +00001906 "usat16", "\t$Rd, $sat_imm, $Rn",
Jim Grosbacha7603982011-07-01 21:12:19 +00001907 [/* For disassembly only; pattern left blank */]>,
1908 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001909 let Inst{31-27} = 0b11110;
1910 let Inst{25-22} = 0b1110;
1911 let Inst{20} = 0;
1912 let Inst{15} = 0;
1913 let Inst{21} = 1; // sh = '1'
1914 let Inst{14-12} = 0b000; // imm3 = '000'
1915 let Inst{7-6} = 0b00; // imm2 = '00'
1916}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001917
Bob Wilson38aa2872010-08-13 21:48:10 +00001918def : T2Pat<(int_arm_ssat GPR:$a, imm:$pos), (t2SSAT imm:$pos, GPR:$a, 0)>;
1919def : T2Pat<(int_arm_usat GPR:$a, imm:$pos), (t2USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00001920
Evan Chengf49810c2009-06-23 17:48:47 +00001921//===----------------------------------------------------------------------===//
Evan Chenga67efd12009-06-23 19:39:13 +00001922// Shift and rotate Instructions.
1923//
1924
Owen Anderson6d746312011-08-08 20:42:17 +00001925defm t2LSL : T2I_sh_ir<0b00, "lsl", imm1_31, BinOpFrag<(shl node:$LHS, node:$RHS)>>;
1926defm t2LSR : T2I_sh_ir<0b01, "lsr", imm_sr, BinOpFrag<(srl node:$LHS, node:$RHS)>>;
1927defm t2ASR : T2I_sh_ir<0b10, "asr", imm_sr, BinOpFrag<(sra node:$LHS, node:$RHS)>>;
1928defm t2ROR : T2I_sh_ir<0b11, "ror", imm1_31, BinOpFrag<(rotr node:$LHS, node:$RHS)>>;
Evan Chenga67efd12009-06-23 19:39:13 +00001929
Andrew Trickd49ffe82011-04-29 14:18:15 +00001930// (rotr x, (and y, 0x...1f)) ==> (ROR x, y)
1931def : Pat<(rotr rGPR:$lhs, (and rGPR:$rhs, lo5AllOne)),
1932 (t2RORrr rGPR:$lhs, rGPR:$rhs)>;
1933
David Goodwinca01a8d2009-09-01 18:32:09 +00001934let Uses = [CPSR] in {
Owen Anderson46c478e2010-11-17 19:57:38 +00001935def t2RRX : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
1936 "rrx", "\t$Rd, $Rm",
1937 [(set rGPR:$Rd, (ARMrrx rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001938 let Inst{31-27} = 0b11101;
1939 let Inst{26-25} = 0b01;
1940 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001941 let Inst{19-16} = 0b1111; // Rn
1942 let Inst{14-12} = 0b000;
1943 let Inst{7-4} = 0b0011;
1944}
David Goodwinca01a8d2009-09-01 18:32:09 +00001945}
Evan Chenga67efd12009-06-23 19:39:13 +00001946
Daniel Dunbar8d66b782011-01-10 15:26:39 +00001947let isCodeGenOnly = 1, Defs = [CPSR] in {
Owen Andersonbb6315d2010-11-15 19:58:36 +00001948def t2MOVsrl_flag : T2TwoRegShiftImm<
1949 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
1950 "lsrs", ".w\t$Rd, $Rm, #1",
1951 [(set rGPR:$Rd, (ARMsrl_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001952 let Inst{31-27} = 0b11101;
1953 let Inst{26-25} = 0b01;
1954 let Inst{24-21} = 0b0010;
1955 let Inst{20} = 1; // The S bit.
1956 let Inst{19-16} = 0b1111; // Rn
1957 let Inst{5-4} = 0b01; // Shift type.
1958 // Shift amount = Inst{14-12:7-6} = 1.
1959 let Inst{14-12} = 0b000;
1960 let Inst{7-6} = 0b01;
1961}
Owen Andersonbb6315d2010-11-15 19:58:36 +00001962def t2MOVsra_flag : T2TwoRegShiftImm<
1963 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
1964 "asrs", ".w\t$Rd, $Rm, #1",
1965 [(set rGPR:$Rd, (ARMsra_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001966 let Inst{31-27} = 0b11101;
1967 let Inst{26-25} = 0b01;
1968 let Inst{24-21} = 0b0010;
1969 let Inst{20} = 1; // The S bit.
1970 let Inst{19-16} = 0b1111; // Rn
1971 let Inst{5-4} = 0b10; // Shift type.
1972 // Shift amount = Inst{14-12:7-6} = 1.
1973 let Inst{14-12} = 0b000;
1974 let Inst{7-6} = 0b01;
1975}
David Goodwin3583df72009-07-28 17:06:49 +00001976}
1977
Evan Chenga67efd12009-06-23 19:39:13 +00001978//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00001979// Bitwise Instructions.
1980//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001981
Johnny Chend68e1192009-12-15 17:24:14 +00001982defm t2AND : T2I_bin_w_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001983 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00001984 BinOpFrag<(and node:$LHS, node:$RHS)>, "t2AND", 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001985defm t2ORR : T2I_bin_w_irs<0b0010, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001986 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00001987 BinOpFrag<(or node:$LHS, node:$RHS)>, "t2ORR", 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001988defm t2EOR : T2I_bin_w_irs<0b0100, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001989 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00001990 BinOpFrag<(xor node:$LHS, node:$RHS)>, "t2EOR", 1>;
Evan Chengf49810c2009-06-23 17:48:47 +00001991
Johnny Chend68e1192009-12-15 17:24:14 +00001992defm t2BIC : T2I_bin_w_irs<0b0001, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001993 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00001994 BinOpFrag<(and node:$LHS, (not node:$RHS))>,
1995 "t2BIC">;
Evan Chengf49810c2009-06-23 17:48:47 +00001996
Owen Anderson2f7aed32010-11-17 22:16:31 +00001997class T2BitFI<dag oops, dag iops, InstrItinClass itin,
1998 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00001999 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson2f7aed32010-11-17 22:16:31 +00002000 bits<4> Rd;
2001 bits<5> msb;
2002 bits<5> lsb;
Jim Grosbach7a088642010-11-19 17:11:02 +00002003
Jim Grosbach86386922010-12-08 22:10:43 +00002004 let Inst{11-8} = Rd;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002005 let Inst{4-0} = msb{4-0};
2006 let Inst{14-12} = lsb{4-2};
2007 let Inst{7-6} = lsb{1-0};
2008}
2009
2010class T2TwoRegBitFI<dag oops, dag iops, InstrItinClass itin,
2011 string opc, string asm, list<dag> pattern>
2012 : T2BitFI<oops, iops, itin, opc, asm, pattern> {
2013 bits<4> Rn;
Jim Grosbach7a088642010-11-19 17:11:02 +00002014
Jim Grosbach86386922010-12-08 22:10:43 +00002015 let Inst{19-16} = Rn;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002016}
2017
2018let Constraints = "$src = $Rd" in
2019def t2BFC : T2BitFI<(outs rGPR:$Rd), (ins rGPR:$src, bf_inv_mask_imm:$imm),
2020 IIC_iUNAsi, "bfc", "\t$Rd, $imm",
2021 [(set rGPR:$Rd, (and rGPR:$src, bf_inv_mask_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002022 let Inst{31-27} = 0b11110;
Johnny Chen3a961222011-04-15 22:52:15 +00002023 let Inst{26} = 0; // should be 0.
Johnny Chend68e1192009-12-15 17:24:14 +00002024 let Inst{25} = 1;
2025 let Inst{24-20} = 0b10110;
2026 let Inst{19-16} = 0b1111; // Rn
2027 let Inst{15} = 0;
Johnny Chen3a961222011-04-15 22:52:15 +00002028 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002029
Owen Anderson2f7aed32010-11-17 22:16:31 +00002030 bits<10> imm;
2031 let msb{4-0} = imm{9-5};
2032 let lsb{4-0} = imm{4-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002033}
Evan Chengf49810c2009-06-23 17:48:47 +00002034
Owen Anderson2f7aed32010-11-17 22:16:31 +00002035def t2SBFX: T2TwoRegBitFI<
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002036 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb),
Owen Anderson2f7aed32010-11-17 22:16:31 +00002037 IIC_iUNAsi, "sbfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002038 let Inst{31-27} = 0b11110;
2039 let Inst{25} = 1;
2040 let Inst{24-20} = 0b10100;
2041 let Inst{15} = 0;
2042}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002043
Owen Anderson2f7aed32010-11-17 22:16:31 +00002044def t2UBFX: T2TwoRegBitFI<
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002045 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb),
Owen Anderson2f7aed32010-11-17 22:16:31 +00002046 IIC_iUNAsi, "ubfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002047 let Inst{31-27} = 0b11110;
2048 let Inst{25} = 1;
2049 let Inst{24-20} = 0b11100;
2050 let Inst{15} = 0;
2051}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002052
Johnny Chen9474d552010-02-02 19:31:58 +00002053// A8.6.18 BFI - Bitfield insert (Encoding T1)
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002054let Constraints = "$src = $Rd" in {
2055 def t2BFI : T2TwoRegBitFI<(outs rGPR:$Rd),
2056 (ins rGPR:$src, rGPR:$Rn, bf_inv_mask_imm:$imm),
2057 IIC_iBITi, "bfi", "\t$Rd, $Rn, $imm",
2058 [(set rGPR:$Rd, (ARMbfi rGPR:$src, rGPR:$Rn,
2059 bf_inv_mask_imm:$imm))]> {
2060 let Inst{31-27} = 0b11110;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002061 let Inst{26} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002062 let Inst{25} = 1;
2063 let Inst{24-20} = 0b10110;
2064 let Inst{15} = 0;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002065 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002066
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002067 bits<10> imm;
2068 let msb{4-0} = imm{9-5};
2069 let lsb{4-0} = imm{4-0};
2070 }
2071
2072 // GNU as only supports this form of bfi (w/ 4 arguments)
2073 let isAsmParserOnly = 1 in
2074 def t2BFI4p : T2TwoRegBitFI<(outs rGPR:$Rd),
2075 (ins rGPR:$src, rGPR:$Rn, lsb_pos_imm:$lsbit,
2076 width_imm:$width),
2077 IIC_iBITi, "bfi", "\t$Rd, $Rn, $lsbit, $width",
2078 []> {
2079 let Inst{31-27} = 0b11110;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002080 let Inst{26} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002081 let Inst{25} = 1;
2082 let Inst{24-20} = 0b10110;
2083 let Inst{15} = 0;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002084 let Inst{5} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002085
2086 bits<5> lsbit;
2087 bits<5> width;
2088 let msb{4-0} = width; // Custom encoder => lsb+width-1
2089 let lsb{4-0} = lsbit;
2090 }
Johnny Chen9474d552010-02-02 19:31:58 +00002091}
Evan Chengf49810c2009-06-23 17:48:47 +00002092
Evan Cheng7e1bf302010-09-29 00:27:46 +00002093defm t2ORN : T2I_bin_irs<0b0011, "orn",
2094 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002095 BinOpFrag<(or node:$LHS, (not node:$RHS))>,
2096 "t2ORN", 0, "">;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002097
2098// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
2099let AddedComplexity = 1 in
Evan Cheng5d42c562010-09-29 00:49:25 +00002100defm t2MVN : T2I_un_irs <0b0011, "mvn",
Evan Cheng3881cb72010-09-29 22:42:35 +00002101 IIC_iMVNi, IIC_iMVNr, IIC_iMVNsi,
Evan Cheng5d42c562010-09-29 00:49:25 +00002102 UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002103
2104
Jim Grosbachf084a5e2010-07-20 16:07:04 +00002105let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002106def : T2Pat<(and rGPR:$src, t2_so_imm_not:$imm),
2107 (t2BICri rGPR:$src, t2_so_imm_not:$imm)>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002108
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002109// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002110def : T2Pat<(or rGPR:$src, t2_so_imm_not:$imm),
2111 (t2ORNri rGPR:$src, t2_so_imm_not:$imm)>,
Evan Chengea253b92009-08-12 01:56:42 +00002112 Requires<[IsThumb2]>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002113
2114def : T2Pat<(t2_so_imm_not:$src),
2115 (t2MVNi t2_so_imm_not:$src)>;
2116
Evan Chengf49810c2009-06-23 17:48:47 +00002117//===----------------------------------------------------------------------===//
2118// Multiply Instructions.
2119//
Evan Cheng8de898a2009-06-26 00:19:44 +00002120let isCommutable = 1 in
Owen Anderson35141a92010-11-18 01:08:42 +00002121def t2MUL: T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2122 "mul", "\t$Rd, $Rn, $Rm",
2123 [(set rGPR:$Rd, (mul rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002124 let Inst{31-27} = 0b11111;
2125 let Inst{26-23} = 0b0110;
2126 let Inst{22-20} = 0b000;
2127 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2128 let Inst{7-4} = 0b0000; // Multiply
2129}
Evan Chengf49810c2009-06-23 17:48:47 +00002130
Owen Anderson35141a92010-11-18 01:08:42 +00002131def t2MLA: T2FourReg<
2132 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2133 "mla", "\t$Rd, $Rn, $Rm, $Ra",
2134 [(set rGPR:$Rd, (add (mul rGPR:$Rn, rGPR:$Rm), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002135 let Inst{31-27} = 0b11111;
2136 let Inst{26-23} = 0b0110;
2137 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002138 let Inst{7-4} = 0b0000; // Multiply
2139}
Evan Chengf49810c2009-06-23 17:48:47 +00002140
Owen Anderson35141a92010-11-18 01:08:42 +00002141def t2MLS: T2FourReg<
2142 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2143 "mls", "\t$Rd, $Rn, $Rm, $Ra",
2144 [(set rGPR:$Rd, (sub rGPR:$Ra, (mul rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002145 let Inst{31-27} = 0b11111;
2146 let Inst{26-23} = 0b0110;
2147 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002148 let Inst{7-4} = 0b0001; // Multiply and Subtract
2149}
Evan Chengf49810c2009-06-23 17:48:47 +00002150
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002151// Extra precision multiplies with low / high results
2152let neverHasSideEffects = 1 in {
2153let isCommutable = 1 in {
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002154def t2SMULL : T2MulLong<0b000, 0b0000,
Owen Anderson796c3652011-08-22 23:16:48 +00002155 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002156 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Owen Anderson796c3652011-08-22 23:16:48 +00002157 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002158
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002159def t2UMULL : T2MulLong<0b010, 0b0000,
Jim Grosbach52082042010-12-08 22:29:28 +00002160 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002161 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002162 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Johnny Chend68e1192009-12-15 17:24:14 +00002163} // isCommutable
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002164
2165// Multiply + accumulate
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002166def t2SMLAL : T2MulLong<0b100, 0b0000,
2167 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002168 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002169 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002170
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002171def t2UMLAL : T2MulLong<0b110, 0b0000,
2172 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002173 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002174 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002175
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002176def t2UMAAL : T2MulLong<0b110, 0b0110,
2177 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002178 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbacha7603982011-07-01 21:12:19 +00002179 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2180 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002181} // neverHasSideEffects
2182
Johnny Chen93042d12010-03-02 18:14:57 +00002183// Rounding variants of the below included for disassembly only
2184
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002185// Most significant word multiply
Owen Anderson821752e2010-11-18 20:32:18 +00002186def t2SMMUL : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2187 "smmul", "\t$Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002188 [(set rGPR:$Rd, (mulhs rGPR:$Rn, rGPR:$Rm))]>,
2189 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002190 let Inst{31-27} = 0b11111;
2191 let Inst{26-23} = 0b0110;
2192 let Inst{22-20} = 0b101;
2193 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2194 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2195}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002196
Owen Anderson821752e2010-11-18 20:32:18 +00002197def t2SMMULR : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002198 "smmulr", "\t$Rd, $Rn, $Rm", []>,
2199 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002200 let Inst{31-27} = 0b11111;
2201 let Inst{26-23} = 0b0110;
2202 let Inst{22-20} = 0b101;
2203 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2204 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2205}
2206
Owen Anderson821752e2010-11-18 20:32:18 +00002207def t2SMMLA : T2FourReg<
2208 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2209 "smmla", "\t$Rd, $Rn, $Rm, $Ra",
Jim Grosbacha7603982011-07-01 21:12:19 +00002210 [(set rGPR:$Rd, (add (mulhs rGPR:$Rm, rGPR:$Rn), rGPR:$Ra))]>,
2211 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002212 let Inst{31-27} = 0b11111;
2213 let Inst{26-23} = 0b0110;
2214 let Inst{22-20} = 0b101;
Johnny Chend68e1192009-12-15 17:24:14 +00002215 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2216}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002217
Owen Anderson821752e2010-11-18 20:32:18 +00002218def t2SMMLAR: T2FourReg<
2219 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002220 "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
2221 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002222 let Inst{31-27} = 0b11111;
2223 let Inst{26-23} = 0b0110;
2224 let Inst{22-20} = 0b101;
Johnny Chen93042d12010-03-02 18:14:57 +00002225 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2226}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002227
Owen Anderson821752e2010-11-18 20:32:18 +00002228def t2SMMLS: T2FourReg<
2229 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2230 "smmls", "\t$Rd, $Rn, $Rm, $Ra",
Jim Grosbacha7603982011-07-01 21:12:19 +00002231 [(set rGPR:$Rd, (sub rGPR:$Ra, (mulhs rGPR:$Rn, rGPR:$Rm)))]>,
2232 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002233 let Inst{31-27} = 0b11111;
2234 let Inst{26-23} = 0b0110;
2235 let Inst{22-20} = 0b110;
Johnny Chend68e1192009-12-15 17:24:14 +00002236 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2237}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002238
Owen Anderson821752e2010-11-18 20:32:18 +00002239def t2SMMLSR:T2FourReg<
2240 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002241 "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
2242 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002243 let Inst{31-27} = 0b11111;
2244 let Inst{26-23} = 0b0110;
2245 let Inst{22-20} = 0b110;
Johnny Chen93042d12010-03-02 18:14:57 +00002246 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2247}
2248
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002249multiclass T2I_smul<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002250 def BB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2251 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2252 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002253 (sext_inreg rGPR:$Rm, i16)))]>,
2254 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002255 let Inst{31-27} = 0b11111;
2256 let Inst{26-23} = 0b0110;
2257 let Inst{22-20} = 0b001;
2258 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2259 let Inst{7-6} = 0b00;
2260 let Inst{5-4} = 0b00;
2261 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002262
Owen Anderson821752e2010-11-18 20:32:18 +00002263 def BT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2264 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2265 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002266 (sra rGPR:$Rm, (i32 16))))]>,
2267 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002268 let Inst{31-27} = 0b11111;
2269 let Inst{26-23} = 0b0110;
2270 let Inst{22-20} = 0b001;
2271 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2272 let Inst{7-6} = 0b00;
2273 let Inst{5-4} = 0b01;
2274 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002275
Owen Anderson821752e2010-11-18 20:32:18 +00002276 def TB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2277 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2278 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002279 (sext_inreg rGPR:$Rm, i16)))]>,
2280 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002281 let Inst{31-27} = 0b11111;
2282 let Inst{26-23} = 0b0110;
2283 let Inst{22-20} = 0b001;
2284 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2285 let Inst{7-6} = 0b00;
2286 let Inst{5-4} = 0b10;
2287 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002288
Owen Anderson821752e2010-11-18 20:32:18 +00002289 def TT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2290 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2291 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002292 (sra rGPR:$Rm, (i32 16))))]>,
2293 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002294 let Inst{31-27} = 0b11111;
2295 let Inst{26-23} = 0b0110;
2296 let Inst{22-20} = 0b001;
2297 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2298 let Inst{7-6} = 0b00;
2299 let Inst{5-4} = 0b11;
2300 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002301
Owen Anderson821752e2010-11-18 20:32:18 +00002302 def WB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2303 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2304 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002305 (sext_inreg rGPR:$Rm, i16)), (i32 16)))]>,
2306 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002307 let Inst{31-27} = 0b11111;
2308 let Inst{26-23} = 0b0110;
2309 let Inst{22-20} = 0b011;
2310 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2311 let Inst{7-6} = 0b00;
2312 let Inst{5-4} = 0b00;
2313 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002314
Owen Anderson821752e2010-11-18 20:32:18 +00002315 def WT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2316 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2317 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002318 (sra rGPR:$Rm, (i32 16))), (i32 16)))]>,
2319 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002320 let Inst{31-27} = 0b11111;
2321 let Inst{26-23} = 0b0110;
2322 let Inst{22-20} = 0b011;
2323 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2324 let Inst{7-6} = 0b00;
2325 let Inst{5-4} = 0b01;
2326 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002327}
2328
2329
2330multiclass T2I_smla<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002331 def BB : T2FourReg<
2332 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2333 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2334 [(set rGPR:$Rd, (add rGPR:$Ra,
2335 (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002336 (sext_inreg rGPR:$Rm, i16))))]>,
2337 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002338 let Inst{31-27} = 0b11111;
2339 let Inst{26-23} = 0b0110;
2340 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002341 let Inst{7-6} = 0b00;
2342 let Inst{5-4} = 0b00;
2343 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002344
Owen Anderson821752e2010-11-18 20:32:18 +00002345 def BT : T2FourReg<
2346 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2347 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2348 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002349 (sra rGPR:$Rm, (i32 16)))))]>,
2350 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002351 let Inst{31-27} = 0b11111;
2352 let Inst{26-23} = 0b0110;
2353 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002354 let Inst{7-6} = 0b00;
2355 let Inst{5-4} = 0b01;
2356 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002357
Owen Anderson821752e2010-11-18 20:32:18 +00002358 def TB : T2FourReg<
2359 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2360 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2361 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002362 (sext_inreg rGPR:$Rm, i16))))]>,
2363 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002364 let Inst{31-27} = 0b11111;
2365 let Inst{26-23} = 0b0110;
2366 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002367 let Inst{7-6} = 0b00;
2368 let Inst{5-4} = 0b10;
2369 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002370
Owen Anderson821752e2010-11-18 20:32:18 +00002371 def TT : T2FourReg<
2372 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2373 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2374 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002375 (sra rGPR:$Rm, (i32 16)))))]>,
2376 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002377 let Inst{31-27} = 0b11111;
2378 let Inst{26-23} = 0b0110;
2379 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002380 let Inst{7-6} = 0b00;
2381 let Inst{5-4} = 0b11;
2382 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002383
Owen Anderson821752e2010-11-18 20:32:18 +00002384 def WB : T2FourReg<
2385 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2386 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2387 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002388 (sext_inreg rGPR:$Rm, i16)), (i32 16))))]>,
2389 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002390 let Inst{31-27} = 0b11111;
2391 let Inst{26-23} = 0b0110;
2392 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002393 let Inst{7-6} = 0b00;
2394 let Inst{5-4} = 0b00;
2395 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002396
Owen Anderson821752e2010-11-18 20:32:18 +00002397 def WT : T2FourReg<
2398 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2399 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2400 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002401 (sra rGPR:$Rm, (i32 16))), (i32 16))))]>,
2402 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002403 let Inst{31-27} = 0b11111;
2404 let Inst{26-23} = 0b0110;
2405 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002406 let Inst{7-6} = 0b00;
2407 let Inst{5-4} = 0b01;
2408 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002409}
2410
2411defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2412defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2413
Johnny Chenadc77332010-02-26 22:04:29 +00002414// Halfword multiple accumulate long: SMLAL<x><y> -- for disassembly only
Owen Anderson821752e2010-11-18 20:32:18 +00002415def t2SMLALBB : T2FourReg_mac<1, 0b100, 0b1000, (outs rGPR:$Ra,rGPR:$Rd),
2416 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbb", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002417 [/* For disassembly only; pattern left blank */]>,
2418 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002419def t2SMLALBT : T2FourReg_mac<1, 0b100, 0b1001, (outs rGPR:$Ra,rGPR:$Rd),
2420 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbt", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002421 [/* For disassembly only; pattern left blank */]>,
2422 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002423def t2SMLALTB : T2FourReg_mac<1, 0b100, 0b1010, (outs rGPR:$Ra,rGPR:$Rd),
2424 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltb", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002425 [/* For disassembly only; pattern left blank */]>,
2426 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002427def t2SMLALTT : T2FourReg_mac<1, 0b100, 0b1011, (outs rGPR:$Ra,rGPR:$Rd),
2428 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltt", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002429 [/* For disassembly only; pattern left blank */]>,
2430 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002431
Johnny Chenadc77332010-02-26 22:04:29 +00002432// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
2433// These are for disassembly only.
Jim Grosbach7a088642010-11-19 17:11:02 +00002434
Owen Anderson821752e2010-11-18 20:32:18 +00002435def t2SMUAD: T2ThreeReg_mac<
2436 0, 0b010, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002437 IIC_iMAC32, "smuad", "\t$Rd, $Rn, $Rm", []>,
2438 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002439 let Inst{15-12} = 0b1111;
2440}
Owen Anderson821752e2010-11-18 20:32:18 +00002441def t2SMUADX:T2ThreeReg_mac<
2442 0, 0b010, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002443 IIC_iMAC32, "smuadx", "\t$Rd, $Rn, $Rm", []>,
2444 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002445 let Inst{15-12} = 0b1111;
2446}
Owen Anderson821752e2010-11-18 20:32:18 +00002447def t2SMUSD: T2ThreeReg_mac<
2448 0, 0b100, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002449 IIC_iMAC32, "smusd", "\t$Rd, $Rn, $Rm", []>,
2450 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002451 let Inst{15-12} = 0b1111;
2452}
Owen Anderson821752e2010-11-18 20:32:18 +00002453def t2SMUSDX:T2ThreeReg_mac<
2454 0, 0b100, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002455 IIC_iMAC32, "smusdx", "\t$Rd, $Rn, $Rm", []>,
2456 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002457 let Inst{15-12} = 0b1111;
2458}
Owen Andersonc6788c82011-08-22 23:31:45 +00002459def t2SMLAD : T2FourReg_mac<
Owen Anderson821752e2010-11-18 20:32:18 +00002460 0, 0b010, 0b0000, (outs rGPR:$Rd),
2461 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlad",
Jim Grosbacha7603982011-07-01 21:12:19 +00002462 "\t$Rd, $Rn, $Rm, $Ra", []>,
2463 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002464def t2SMLADX : T2FourReg_mac<
2465 0, 0b010, 0b0001, (outs rGPR:$Rd),
2466 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smladx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002467 "\t$Rd, $Rn, $Rm, $Ra", []>,
2468 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002469def t2SMLSD : T2FourReg_mac<0, 0b100, 0b0000, (outs rGPR:$Rd),
2470 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsd",
Jim Grosbacha7603982011-07-01 21:12:19 +00002471 "\t$Rd, $Rn, $Rm, $Ra", []>,
2472 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002473def t2SMLSDX : T2FourReg_mac<0, 0b100, 0b0001, (outs rGPR:$Rd),
2474 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsdx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002475 "\t$Rd, $Rn, $Rm, $Ra", []>,
2476 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002477def t2SMLALD : T2FourReg_mac<1, 0b100, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2478 (ins rGPR:$Rm, rGPR:$Rn), IIC_iMAC64, "smlald",
Jim Grosbacha7603982011-07-01 21:12:19 +00002479 "\t$Ra, $Rd, $Rm, $Rn", []>,
2480 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002481def t2SMLALDX : T2FourReg_mac<1, 0b100, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2482 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlaldx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002483 "\t$Ra, $Rd, $Rm, $Rn", []>,
2484 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002485def t2SMLSLD : T2FourReg_mac<1, 0b101, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2486 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsld",
Jim Grosbacha7603982011-07-01 21:12:19 +00002487 "\t$Ra, $Rd, $Rm, $Rn", []>,
2488 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002489def t2SMLSLDX : T2FourReg_mac<1, 0b101, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2490 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsldx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002491 "\t$Ra, $Rd, $Rm, $Rn", []>,
2492 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002493
2494//===----------------------------------------------------------------------===//
Evan Cheng734f63b2011-06-21 19:00:54 +00002495// Division Instructions.
2496// Signed and unsigned division on v7-M
2497//
2498def t2SDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
2499 "sdiv", "\t$Rd, $Rn, $Rm",
2500 [(set rGPR:$Rd, (sdiv rGPR:$Rn, rGPR:$Rm))]>,
2501 Requires<[HasDivide, IsThumb2]> {
2502 let Inst{31-27} = 0b11111;
2503 let Inst{26-21} = 0b011100;
2504 let Inst{20} = 0b1;
2505 let Inst{15-12} = 0b1111;
2506 let Inst{7-4} = 0b1111;
2507}
2508
2509def t2UDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
2510 "udiv", "\t$Rd, $Rn, $Rm",
2511 [(set rGPR:$Rd, (udiv rGPR:$Rn, rGPR:$Rm))]>,
2512 Requires<[HasDivide, IsThumb2]> {
2513 let Inst{31-27} = 0b11111;
2514 let Inst{26-21} = 0b011101;
2515 let Inst{20} = 0b1;
2516 let Inst{15-12} = 0b1111;
2517 let Inst{7-4} = 0b1111;
2518}
2519
2520//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002521// Misc. Arithmetic Instructions.
2522//
2523
Jim Grosbach80dc1162010-02-16 21:23:02 +00002524class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
2525 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson612fb5b2010-11-18 21:15:19 +00002526 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002527 let Inst{31-27} = 0b11111;
2528 let Inst{26-22} = 0b01010;
2529 let Inst{21-20} = op1;
2530 let Inst{15-12} = 0b1111;
2531 let Inst{7-6} = 0b10;
2532 let Inst{5-4} = op2;
Jim Grosbach86386922010-12-08 22:10:43 +00002533 let Rn{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00002534}
Evan Chengf49810c2009-06-23 17:48:47 +00002535
Owen Anderson612fb5b2010-11-18 21:15:19 +00002536def t2CLZ : T2I_misc<0b11, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2537 "clz", "\t$Rd, $Rm", [(set rGPR:$Rd, (ctlz rGPR:$Rm))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002538
Owen Anderson612fb5b2010-11-18 21:15:19 +00002539def t2RBIT : T2I_misc<0b01, 0b10, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2540 "rbit", "\t$Rd, $Rm",
2541 [(set rGPR:$Rd, (ARMrbit rGPR:$Rm))]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002542
Owen Anderson612fb5b2010-11-18 21:15:19 +00002543def t2REV : T2I_misc<0b01, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2544 "rev", ".w\t$Rd, $Rm", [(set rGPR:$Rd, (bswap rGPR:$Rm))]>;
Johnny Chend68e1192009-12-15 17:24:14 +00002545
Owen Anderson612fb5b2010-11-18 21:15:19 +00002546def t2REV16 : T2I_misc<0b01, 0b01, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2547 "rev16", ".w\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00002548 [(set rGPR:$Rd, (rotr (bswap rGPR:$Rm), (i32 16)))]>;
Evan Cheng6d6c55b2011-06-17 20:47:21 +00002549
Owen Anderson612fb5b2010-11-18 21:15:19 +00002550def t2REVSH : T2I_misc<0b01, 0b11, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2551 "revsh", ".w\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00002552 [(set rGPR:$Rd, (sra (bswap rGPR:$Rm), (i32 16)))]>;
Evan Cheng3f30af32011-03-18 21:52:42 +00002553
Evan Chengf60ceac2011-06-15 17:17:48 +00002554def : T2Pat<(or (sra (shl rGPR:$Rm, (i32 24)), (i32 16)),
Evan Cheng9568e5c2011-06-21 06:01:08 +00002555 (and (srl rGPR:$Rm, (i32 8)), 0xFF)),
Evan Chengf60ceac2011-06-15 17:17:48 +00002556 (t2REVSH rGPR:$Rm)>;
2557
Owen Anderson612fb5b2010-11-18 21:15:19 +00002558def t2PKHBT : T2ThreeReg<
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002559 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, i32imm:$sh),
2560 IIC_iBITsi, "pkhbt", "\t$Rd, $Rn, $Rm, lsl $sh",
Owen Anderson612fb5b2010-11-18 21:15:19 +00002561 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00002562 (and (shl rGPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002563 0xFFFF0000)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002564 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002565 let Inst{31-27} = 0b11101;
2566 let Inst{26-25} = 0b01;
2567 let Inst{24-20} = 0b01100;
2568 let Inst{5} = 0; // BT form
2569 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002570
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002571 bits<5> sh;
2572 let Inst{14-12} = sh{4-2};
2573 let Inst{7-6} = sh{1-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002574}
Evan Cheng40289b02009-07-07 05:35:52 +00002575
2576// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002577def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (and rGPR:$src2, 0xFFFF0000)),
2578 (t2PKHBT rGPR:$src1, rGPR:$src2, 0)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002579 Requires<[HasT2ExtractPack, IsThumb2]>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002580def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (shl rGPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002581 (t2PKHBT rGPR:$src1, rGPR:$src2, imm16_31:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002582 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Cheng40289b02009-07-07 05:35:52 +00002583
Bob Wilsondc66eda2010-08-16 22:26:55 +00002584// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2585// will match the pattern below.
Owen Anderson612fb5b2010-11-18 21:15:19 +00002586def t2PKHTB : T2ThreeReg<
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002587 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, i32imm:$sh),
2588 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm, asr $sh",
Owen Anderson612fb5b2010-11-18 21:15:19 +00002589 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00002590 (and (sra rGPR:$Rm, pkh_asr_amt:$sh),
Bob Wilsonf955f292010-08-17 17:23:19 +00002591 0xFFFF)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002592 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002593 let Inst{31-27} = 0b11101;
2594 let Inst{26-25} = 0b01;
2595 let Inst{24-20} = 0b01100;
2596 let Inst{5} = 1; // TB form
2597 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002598
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002599 bits<5> sh;
2600 let Inst{14-12} = sh{4-2};
2601 let Inst{7-6} = sh{1-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002602}
Evan Cheng40289b02009-07-07 05:35:52 +00002603
2604// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2605// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002606def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (srl rGPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002607 (t2PKHTB rGPR:$src1, rGPR:$src2, imm16_31:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002608 Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002609def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002610 (and (srl rGPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002611 (t2PKHTB rGPR:$src1, rGPR:$src2, imm1_15:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002612 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002613
2614//===----------------------------------------------------------------------===//
2615// Comparison Instructions...
2616//
Johnny Chend68e1192009-12-15 17:24:14 +00002617defm t2CMP : T2I_cmp_irs<0b1101, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002618 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002619 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00002620
2621def : T2Pat<(ARMcmpZ GPR:$lhs, t2_so_imm:$imm),
2622 (t2CMPri GPR:$lhs, t2_so_imm:$imm)>;
2623def : T2Pat<(ARMcmpZ GPR:$lhs, rGPR:$rhs),
2624 (t2CMPrr GPR:$lhs, rGPR:$rhs)>;
2625def : T2Pat<(ARMcmpZ GPR:$lhs, t2_so_reg:$rhs),
2626 (t2CMPrs GPR:$lhs, t2_so_reg:$rhs)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002627
Dan Gohman4b7dff92010-08-26 15:50:25 +00002628//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2629// Compare-to-zero still works out, just not the relationals
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002630//defm t2CMN : T2I_cmp_irs<0b1000, "cmn",
2631// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002632defm t2CMNz : T2I_cmp_irs<0b1000, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002633 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Dan Gohman4b7dff92010-08-26 15:50:25 +00002634 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
2635
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002636//def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
2637// (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002638
2639def : T2Pat<(ARMcmpZ GPR:$src, t2_so_imm_neg:$imm),
2640 (t2CMNzri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002641
Johnny Chend68e1192009-12-15 17:24:14 +00002642defm t2TST : T2I_cmp_irs<0b0000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002643 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002644 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>>;
Johnny Chend68e1192009-12-15 17:24:14 +00002645defm t2TEQ : T2I_cmp_irs<0b0100, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002646 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002647 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002648
Evan Chenge253c952009-07-07 20:39:03 +00002649// Conditional moves
2650// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002651// a two-value operand where a dag node expects two operands. :(
Evan Cheng63f35442010-11-13 02:25:14 +00002652let neverHasSideEffects = 1 in {
Jim Grosbachefeedce2011-07-01 17:14:11 +00002653def t2MOVCCr : t2PseudoInst<(outs rGPR:$Rd),
2654 (ins rGPR:$false, rGPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00002655 4, IIC_iCMOVr,
Owen Anderson8ee97792010-11-18 21:46:31 +00002656 [/*(set rGPR:$Rd, (ARMcmov rGPR:$false, rGPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachefeedce2011-07-01 17:14:11 +00002657 RegConstraint<"$false = $Rd">;
2658
2659let isMoveImm = 1 in
2660def t2MOVCCi : t2PseudoInst<(outs rGPR:$Rd),
2661 (ins rGPR:$false, t2_so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00002662 4, IIC_iCMOVi,
Jim Grosbachefeedce2011-07-01 17:14:11 +00002663[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2664 RegConstraint<"$false = $Rd">;
Evan Chenge253c952009-07-07 20:39:03 +00002665
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00002666// FIXME: Pseudo-ize these. For now, just mark codegen only.
2667let isCodeGenOnly = 1 in {
Evan Chengc4af4632010-11-17 20:13:28 +00002668let isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002669def t2MOVCCi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$false, imm0_65535_expr:$imm),
Evan Cheng875a6ac2010-11-12 22:42:47 +00002670 IIC_iCMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002671 "movw", "\t$Rd, $imm", []>,
2672 RegConstraint<"$false = $Rd"> {
Jim Grosbacha4257162010-10-07 00:53:56 +00002673 let Inst{31-27} = 0b11110;
2674 let Inst{25} = 1;
2675 let Inst{24-21} = 0b0010;
2676 let Inst{20} = 0; // The S bit.
2677 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002678
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002679 bits<4> Rd;
2680 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00002681
Jim Grosbach86386922010-12-08 22:10:43 +00002682 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002683 let Inst{19-16} = imm{15-12};
2684 let Inst{26} = imm{11};
2685 let Inst{14-12} = imm{10-8};
2686 let Inst{7-0} = imm{7-0};
Jim Grosbacha4257162010-10-07 00:53:56 +00002687}
2688
Evan Chengc4af4632010-11-17 20:13:28 +00002689let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00002690def t2MOVCCi32imm : PseudoInst<(outs rGPR:$dst),
2691 (ins rGPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002692 IIC_iCMOVix2, []>, RegConstraint<"$false = $dst">;
Evan Cheng63f35442010-11-13 02:25:14 +00002693
Evan Chengc4af4632010-11-17 20:13:28 +00002694let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002695def t2MVNCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
2696 IIC_iCMOVi, "mvn", ".w\t$Rd, $imm",
2697[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm_not:$imm,
Evan Cheng875a6ac2010-11-12 22:42:47 +00002698 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson8ee97792010-11-18 21:46:31 +00002699 RegConstraint<"$false = $Rd"> {
Evan Cheng875a6ac2010-11-12 22:42:47 +00002700 let Inst{31-27} = 0b11110;
2701 let Inst{25} = 0;
2702 let Inst{24-21} = 0b0011;
2703 let Inst{20} = 0; // The S bit.
2704 let Inst{19-16} = 0b1111; // Rn
2705 let Inst{15} = 0;
2706}
2707
Johnny Chend68e1192009-12-15 17:24:14 +00002708class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
2709 string opc, string asm, list<dag> pattern>
Owen Andersonbb6315d2010-11-15 19:58:36 +00002710 : T2TwoRegShiftImm<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002711 let Inst{31-27} = 0b11101;
2712 let Inst{26-25} = 0b01;
2713 let Inst{24-21} = 0b0010;
2714 let Inst{20} = 0; // The S bit.
2715 let Inst{19-16} = 0b1111; // Rn
2716 let Inst{5-4} = opcod; // Shift type.
2717}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002718def t2MOVCClsl : T2I_movcc_sh<0b00, (outs rGPR:$Rd),
2719 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2720 IIC_iCMOVsi, "lsl", ".w\t$Rd, $Rm, $imm", []>,
2721 RegConstraint<"$false = $Rd">;
2722def t2MOVCClsr : T2I_movcc_sh<0b01, (outs rGPR:$Rd),
2723 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2724 IIC_iCMOVsi, "lsr", ".w\t$Rd, $Rm, $imm", []>,
2725 RegConstraint<"$false = $Rd">;
2726def t2MOVCCasr : T2I_movcc_sh<0b10, (outs rGPR:$Rd),
2727 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2728 IIC_iCMOVsi, "asr", ".w\t$Rd, $Rm, $imm", []>,
2729 RegConstraint<"$false = $Rd">;
2730def t2MOVCCror : T2I_movcc_sh<0b11, (outs rGPR:$Rd),
2731 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2732 IIC_iCMOVsi, "ror", ".w\t$Rd, $Rm, $imm", []>,
2733 RegConstraint<"$false = $Rd">;
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00002734} // isCodeGenOnly = 1
Jim Grosbachefeedce2011-07-01 17:14:11 +00002735} // neverHasSideEffects
Evan Cheng13f8b362009-08-01 01:43:45 +00002736
David Goodwin5e47a9a2009-06-30 18:04:13 +00002737//===----------------------------------------------------------------------===//
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002738// Atomic operations intrinsics
2739//
2740
2741// memory barriers protect the atomic sequences
2742let hasSideEffects = 1 in {
Bob Wilsonf74a4292010-10-30 00:54:37 +00002743def t2DMB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2744 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
2745 Requires<[IsThumb, HasDB]> {
2746 bits<4> opt;
2747 let Inst{31-4} = 0xf3bf8f5;
2748 let Inst{3-0} = opt;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002749}
2750}
2751
Bob Wilsonf74a4292010-10-30 00:54:37 +00002752def t2DSB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2753 "dsb", "\t$opt",
2754 [/* For disassembly only; pattern left blank */]>,
2755 Requires<[IsThumb, HasDB]> {
2756 bits<4> opt;
2757 let Inst{31-4} = 0xf3bf8f4;
2758 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00002759}
2760
Johnny Chena4339822010-03-03 00:16:28 +00002761// ISB has only full system option -- for disassembly only
Bruno Cardoso Lopes892fc6d2011-01-18 21:17:09 +00002762def t2ISB : AInoP<(outs), (ins), ThumbFrm, NoItinerary, "isb", "",
Bob Wilsonf74a4292010-10-30 00:54:37 +00002763 [/* For disassembly only; pattern left blank */]>,
2764 Requires<[IsThumb2, HasV7]> {
2765 let Inst{31-4} = 0xf3bf8f6;
Johnny Chena4339822010-03-03 00:16:28 +00002766 let Inst{3-0} = 0b1111;
2767}
2768
Owen Anderson16884412011-07-13 23:22:26 +00002769class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, int sz,
Johnny Chend68e1192009-12-15 17:24:14 +00002770 InstrItinClass itin, string opc, string asm, string cstr,
2771 list<dag> pattern, bits<4> rt2 = 0b1111>
2772 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2773 let Inst{31-27} = 0b11101;
2774 let Inst{26-20} = 0b0001101;
2775 let Inst{11-8} = rt2;
2776 let Inst{7-6} = 0b01;
2777 let Inst{5-4} = opcod;
2778 let Inst{3-0} = 0b1111;
Jim Grosbach7a088642010-11-19 17:11:02 +00002779
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002780 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00002781 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002782 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00002783 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002784}
Owen Anderson16884412011-07-13 23:22:26 +00002785class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, int sz,
Johnny Chend68e1192009-12-15 17:24:14 +00002786 InstrItinClass itin, string opc, string asm, string cstr,
2787 list<dag> pattern, bits<4> rt2 = 0b1111>
2788 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2789 let Inst{31-27} = 0b11101;
2790 let Inst{26-20} = 0b0001100;
2791 let Inst{11-8} = rt2;
2792 let Inst{7-6} = 0b01;
2793 let Inst{5-4} = opcod;
Jim Grosbach7a088642010-11-19 17:11:02 +00002794
Owen Anderson91a7c592010-11-19 00:28:38 +00002795 bits<4> Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002796 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00002797 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002798 let Inst{3-0} = Rd;
2799 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00002800 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002801}
2802
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002803let mayLoad = 1 in {
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002804def t2LDREXB : T2I_ldrex<0b00, (outs rGPR:$Rt), (ins t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002805 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002806 "ldrexb", "\t$Rt, $addr", "", []>;
2807def t2LDREXH : T2I_ldrex<0b01, (outs rGPR:$Rt), (ins t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002808 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002809 "ldrexh", "\t$Rt, $addr", "", []>;
2810def t2LDREX : Thumb2I<(outs rGPR:$Rt), (ins t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002811 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002812 "ldrex", "\t$Rt, $addr", "", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002813 let Inst{31-27} = 0b11101;
2814 let Inst{26-20} = 0b0000101;
2815 let Inst{11-8} = 0b1111;
2816 let Inst{7-0} = 0b00000000; // imm8 = 0
Jim Grosbach00f25fa2010-12-14 20:46:39 +00002817
Owen Anderson808c7d12010-12-10 21:52:38 +00002818 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002819 bits<4> addr;
2820 let Inst{19-16} = addr;
Owen Anderson808c7d12010-12-10 21:52:38 +00002821 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002822}
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00002823let hasExtraDefRegAllocReq = 1 in
2824def t2LDREXD : T2I_ldrex<0b11, (outs rGPR:$Rt, rGPR:$Rt2),
2825 (ins t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002826 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002827 "ldrexd", "\t$Rt, $Rt2, $addr", "",
Owen Anderson91a7c592010-11-19 00:28:38 +00002828 [], {?, ?, ?, ?}> {
2829 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00002830 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00002831}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002832}
2833
Owen Anderson91a7c592010-11-19 00:28:38 +00002834let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002835def t2STREXB : T2I_strex<0b00, (outs rGPR:$Rd),
2836 (ins rGPR:$Rt, t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002837 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002838 "strexb", "\t$Rd, $Rt, $addr", "", []>;
2839def t2STREXH : T2I_strex<0b01, (outs rGPR:$Rd),
2840 (ins rGPR:$Rt, t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002841 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002842 "strexh", "\t$Rd, $Rt, $addr", "", []>;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002843def t2STREX : Thumb2I<(outs rGPR:$Rd), (ins rGPR:$Rt, t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002844 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002845 "strex", "\t$Rd, $Rt, $addr", "",
2846 []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002847 let Inst{31-27} = 0b11101;
2848 let Inst{26-20} = 0b0000100;
2849 let Inst{7-0} = 0b00000000; // imm8 = 0
Jim Grosbach00f25fa2010-12-14 20:46:39 +00002850
Owen Anderson808c7d12010-12-10 21:52:38 +00002851 bits<4> Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002852 bits<4> addr;
Owen Anderson808c7d12010-12-10 21:52:38 +00002853 bits<4> Rt;
2854 let Inst{11-8} = Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002855 let Inst{19-16} = addr;
Owen Anderson808c7d12010-12-10 21:52:38 +00002856 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002857}
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00002858}
2859
2860let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Owen Anderson91a7c592010-11-19 00:28:38 +00002861def t2STREXD : T2I_strex<0b11, (outs rGPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002862 (ins rGPR:$Rt, rGPR:$Rt2, t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002863 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002864 "strexd", "\t$Rd, $Rt, $Rt2, $addr", "", [],
Owen Anderson91a7c592010-11-19 00:28:38 +00002865 {?, ?, ?, ?}> {
2866 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00002867 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00002868}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002869
Johnny Chen10a77e12010-03-02 22:11:06 +00002870// Clear-Exclusive is for disassembly only.
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002871def t2CLREX : T2XI<(outs), (ins), NoItinerary, "clrex",
2872 [/* For disassembly only; pattern left blank */]>,
2873 Requires<[IsThumb2, HasV7]> {
2874 let Inst{31-16} = 0xf3bf;
Johnny Chen10a77e12010-03-02 22:11:06 +00002875 let Inst{15-14} = 0b10;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002876 let Inst{13} = 0;
Johnny Chen10a77e12010-03-02 22:11:06 +00002877 let Inst{12} = 0;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002878 let Inst{11-8} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00002879 let Inst{7-4} = 0b0010;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002880 let Inst{3-0} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00002881}
2882
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002883//===----------------------------------------------------------------------===//
Jim Grosbach5aa16842009-08-11 19:42:21 +00002884// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002885// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach5aa16842009-08-11 19:42:21 +00002886// address and save #0 in R0 for the non-longjmp case.
2887// Since by its nature we may be coming from some other function to get
2888// here, and we're using the stack frame for the containing function to
2889// save/restore registers, we can't keep anything live in regs across
2890// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002891// when we get here from a longjmp(). We force everything out of registers
Jim Grosbach5aa16842009-08-11 19:42:21 +00002892// except for our own input by listing the relevant registers in Defs. By
2893// doing so, we also cause the prologue/epilogue code to actively preserve
2894// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +00002895// $val is a scratch register for our use.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002896let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00002897 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00002898 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ],
2899 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002900 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00002901 AddrModeNone, 0, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002902 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002903 Requires<[IsThumb2, HasVFP2]>;
Jim Grosbach5aa16842009-08-11 19:42:21 +00002904}
2905
Bob Wilsonec80e262010-04-09 20:41:18 +00002906let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00002907 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00002908 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002909 def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00002910 AddrModeNone, 0, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002911 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002912 Requires<[IsThumb2, NoVFP]>;
2913}
Jim Grosbach5aa16842009-08-11 19:42:21 +00002914
2915
2916//===----------------------------------------------------------------------===//
David Goodwin5e47a9a2009-06-30 18:04:13 +00002917// Control-Flow Instructions
2918//
2919
Evan Chengc50a1cb2009-07-09 22:58:39 +00002920// FIXME: remove when we have a way to marking a MI with these properties.
Evan Chengc50a1cb2009-07-09 22:58:39 +00002921// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002922let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00002923 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002924def t2LDMIA_RET: t2PseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Jim Grosbach16f99242011-06-30 18:25:42 +00002925 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002926 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002927 (t2LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbach16f99242011-06-30 18:25:42 +00002928 RegConstraint<"$Rn = $wb">;
Evan Chengc50a1cb2009-07-09 22:58:39 +00002929
David Goodwin5e47a9a2009-06-30 18:04:13 +00002930let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
2931let isPredicable = 1 in
Owen Andersonc2666002010-12-13 19:31:11 +00002932def t2B : T2XI<(outs), (ins uncondbrtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002933 "b.w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00002934 [(br bb:$target)]> {
2935 let Inst{31-27} = 0b11110;
2936 let Inst{15-14} = 0b10;
2937 let Inst{12} = 1;
Owen Anderson05bf5952010-11-29 18:54:38 +00002938
2939 bits<20> target;
2940 let Inst{26} = target{19};
2941 let Inst{11} = target{18};
2942 let Inst{13} = target{17};
2943 let Inst{21-16} = target{16-11};
2944 let Inst{10-0} = target{10-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002945}
David Goodwin5e47a9a2009-06-30 18:04:13 +00002946
Jim Grosbacha0bb2532010-11-29 22:40:58 +00002947let isNotDuplicable = 1, isIndirectBranch = 1 in {
Jim Grosbachd4811102010-12-15 19:03:16 +00002948def t2BR_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00002949 (ins GPR:$target, GPR:$index, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002950 0, IIC_Br,
Jim Grosbach5ca66692010-11-29 22:37:40 +00002951 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]>;
Evan Cheng5657c012009-07-29 02:18:14 +00002952
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002953// FIXME: Add a non-pc based case that can be predicated.
Jim Grosbachd4811102010-12-15 19:03:16 +00002954def t2TBB_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00002955 (ins GPR:$index, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002956 0, IIC_Br, []>;
Jim Grosbach5ca66692010-11-29 22:37:40 +00002957
Jim Grosbachd4811102010-12-15 19:03:16 +00002958def t2TBH_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00002959 (ins GPR:$index, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002960 0, IIC_Br, []>;
Jim Grosbach5ca66692010-11-29 22:37:40 +00002961
2962def t2TBB : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
2963 "tbb", "\t[$Rn, $Rm]", []> {
2964 bits<4> Rn;
2965 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00002966 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00002967 let Inst{19-16} = Rn;
2968 let Inst{15-5} = 0b11110000000;
2969 let Inst{4} = 0; // B form
2970 let Inst{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00002971}
Evan Cheng5657c012009-07-29 02:18:14 +00002972
Jim Grosbach5ca66692010-11-29 22:37:40 +00002973def t2TBH : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
2974 "tbh", "\t[$Rn, $Rm, lsl #1]", []> {
2975 bits<4> Rn;
2976 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00002977 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00002978 let Inst{19-16} = Rn;
2979 let Inst{15-5} = 0b11110000000;
2980 let Inst{4} = 1; // H form
2981 let Inst{3-0} = Rm;
Johnny Chen93042d12010-03-02 18:14:57 +00002982}
Evan Cheng5657c012009-07-29 02:18:14 +00002983} // isNotDuplicable, isIndirectBranch
2984
David Goodwinc9a59b52009-06-30 19:50:22 +00002985} // isBranch, isTerminator, isBarrier
David Goodwin5e47a9a2009-06-30 18:04:13 +00002986
2987// FIXME: should be able to write a pattern for ARMBrcond, but can't use
2988// a two-value operand where a dag node expects two operands. :(
2989let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002990def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002991 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00002992 [/*(ARMbrcond bb:$target, imm:$cc)*/]> {
2993 let Inst{31-27} = 0b11110;
2994 let Inst{15-14} = 0b10;
2995 let Inst{12} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00002996
Owen Andersonfb20d892010-12-09 00:27:41 +00002997 bits<4> p;
2998 let Inst{25-22} = p;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00002999
Owen Andersonfb20d892010-12-09 00:27:41 +00003000 bits<21> target;
3001 let Inst{26} = target{20};
3002 let Inst{11} = target{19};
3003 let Inst{13} = target{18};
3004 let Inst{21-16} = target{17-12};
3005 let Inst{10-0} = target{11-1};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003006
3007 let DecoderMethod = "DecodeThumb2BCCInstruction";
Johnny Chend68e1192009-12-15 17:24:14 +00003008}
Evan Chengf49810c2009-06-23 17:48:47 +00003009
Jim Grosbachaf7f2d62011-07-08 20:32:21 +00003010// Tail calls. The Darwin version of thumb tail calls uses a t2 branch, so
3011// it goes here.
3012let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
3013 // Darwin version.
3014 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
3015 Uses = [SP] in
3016 def tTAILJMPd: tPseudoExpand<(outs), (ins uncondbrtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00003017 4, IIC_Br, [],
Jim Grosbachaf7f2d62011-07-08 20:32:21 +00003018 (t2B uncondbrtarget:$dst)>,
3019 Requires<[IsThumb2, IsDarwin]>;
3020}
Evan Cheng06e16582009-07-10 01:54:42 +00003021
3022// IT block
Evan Cheng86050dc2010-06-18 23:09:54 +00003023let Defs = [ITSTATE] in
Evan Cheng06e16582009-07-10 01:54:42 +00003024def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
Owen Anderson16884412011-07-13 23:22:26 +00003025 AddrModeNone, 2, IIC_iALUx,
Johnny Chend68e1192009-12-15 17:24:14 +00003026 "it$mask\t$cc", "", []> {
3027 // 16-bit instruction.
Johnny Chenbbc71b22009-12-16 02:32:54 +00003028 let Inst{31-16} = 0x0000;
Johnny Chend68e1192009-12-15 17:24:14 +00003029 let Inst{15-8} = 0b10111111;
Owen Anderson05bf5952010-11-29 18:54:38 +00003030
3031 bits<4> cc;
3032 bits<4> mask;
Jim Grosbach86386922010-12-08 22:10:43 +00003033 let Inst{7-4} = cc;
3034 let Inst{3-0} = mask;
Owen Andersoneaca9282011-08-30 22:58:27 +00003035
3036 let DecoderMethod = "DecodeIT";
Johnny Chend68e1192009-12-15 17:24:14 +00003037}
Evan Cheng06e16582009-07-10 01:54:42 +00003038
Johnny Chence6275f2010-02-25 19:05:29 +00003039// Branch and Exchange Jazelle -- for disassembly only
3040// Rm = Inst{19-16}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00003041def t2BXJ : T2I<(outs), (ins rGPR:$func), NoItinerary, "bxj", "\t$func",
Johnny Chence6275f2010-02-25 19:05:29 +00003042 [/* For disassembly only; pattern left blank */]> {
3043 let Inst{31-27} = 0b11110;
3044 let Inst{26} = 0;
3045 let Inst{25-20} = 0b111100;
3046 let Inst{15-14} = 0b10;
3047 let Inst{12} = 0;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003048
Owen Anderson05bf5952010-11-29 18:54:38 +00003049 bits<4> func;
Jim Grosbach86386922010-12-08 22:10:43 +00003050 let Inst{19-16} = func;
Johnny Chence6275f2010-02-25 19:05:29 +00003051}
3052
Jim Grosbach11cca7a2011-08-18 17:51:36 +00003053// Compare and branch on zero / non-zero
3054let isBranch = 1, isTerminator = 1 in {
3055 def tCBZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br,
3056 "cbz\t$Rn, $target", []>,
3057 T1Misc<{0,0,?,1,?,?,?}>,
3058 Requires<[IsThumb2]> {
3059 // A8.6.27
3060 bits<6> target;
3061 bits<3> Rn;
3062 let Inst{9} = target{5};
3063 let Inst{7-3} = target{4-0};
3064 let Inst{2-0} = Rn;
3065 }
3066
3067 def tCBNZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br,
3068 "cbnz\t$Rn, $target", []>,
3069 T1Misc<{1,0,?,1,?,?,?}>,
3070 Requires<[IsThumb2]> {
3071 // A8.6.27
3072 bits<6> target;
3073 bits<3> Rn;
3074 let Inst{9} = target{5};
3075 let Inst{7-3} = target{4-0};
3076 let Inst{2-0} = Rn;
3077 }
3078}
3079
3080
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003081// Change Processor State is a system instruction -- for disassembly and
3082// parsing only.
3083// FIXME: Since the asm parser has currently no clean way to handle optional
3084// operands, create 3 versions of the same instruction. Once there's a clean
3085// framework to represent optional operands, change this behavior.
3086class t2CPS<dag iops, string asm_op> : T2XI<(outs), iops, NoItinerary,
3087 !strconcat("cps", asm_op),
3088 [/* For disassembly only; pattern left blank */]> {
3089 bits<2> imod;
3090 bits<3> iflags;
3091 bits<5> mode;
3092 bit M;
3093
Johnny Chen93042d12010-03-02 18:14:57 +00003094 let Inst{31-27} = 0b11110;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003095 let Inst{26} = 0;
Johnny Chen93042d12010-03-02 18:14:57 +00003096 let Inst{25-20} = 0b111010;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003097 let Inst{19-16} = 0b1111;
Johnny Chen93042d12010-03-02 18:14:57 +00003098 let Inst{15-14} = 0b10;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003099 let Inst{12} = 0;
3100 let Inst{10-9} = imod;
3101 let Inst{8} = M;
3102 let Inst{7-5} = iflags;
3103 let Inst{4-0} = mode;
Owen Anderson6153a032011-08-23 17:45:18 +00003104 let DecoderMethod = "DecodeT2CPSInstruction";
Johnny Chen93042d12010-03-02 18:14:57 +00003105}
3106
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003107let M = 1 in
3108 def t2CPS3p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
3109 "$imod.w\t$iflags, $mode">;
3110let mode = 0, M = 0 in
3111 def t2CPS2p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags),
3112 "$imod.w\t$iflags">;
3113let imod = 0, iflags = 0, M = 1 in
3114 def t2CPS1p : t2CPS<(ins i32imm:$mode), "\t$mode">;
3115
Johnny Chen0f7866e2010-03-03 02:09:43 +00003116// A6.3.4 Branches and miscellaneous control
3117// Table A6-14 Change Processor State, and hint instructions
3118// Helper class for disassembly only.
3119class T2I_hint<bits<8> op7_0, string opc, string asm>
3120 : T2I<(outs), (ins), NoItinerary, opc, asm,
3121 [/* For disassembly only; pattern left blank */]> {
3122 let Inst{31-20} = 0xf3a;
Bruno Cardoso Lopes1b10d5b2011-01-26 13:28:14 +00003123 let Inst{19-16} = 0b1111;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003124 let Inst{15-14} = 0b10;
3125 let Inst{12} = 0;
3126 let Inst{10-8} = 0b000;
3127 let Inst{7-0} = op7_0;
3128}
3129
3130def t2NOP : T2I_hint<0b00000000, "nop", ".w">;
3131def t2YIELD : T2I_hint<0b00000001, "yield", ".w">;
3132def t2WFE : T2I_hint<0b00000010, "wfe", ".w">;
3133def t2WFI : T2I_hint<0b00000011, "wfi", ".w">;
3134def t2SEV : T2I_hint<0b00000100, "sev", ".w">;
3135
Jim Grosbach6f9f8842011-07-13 22:59:38 +00003136def t2DBG : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "dbg", "\t$opt", []> {
Johnny Chen0f7866e2010-03-03 02:09:43 +00003137 let Inst{31-20} = 0xf3a;
3138 let Inst{15-14} = 0b10;
3139 let Inst{12} = 0;
3140 let Inst{10-8} = 0b000;
3141 let Inst{7-4} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003142
Owen Andersonc7373f82010-11-30 20:00:01 +00003143 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003144 let Inst{3-0} = opt;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003145}
3146
Johnny Chen6341c5a2010-02-25 20:25:24 +00003147// Secure Monitor Call is a system instruction -- for disassembly only
3148// Option = Inst{19-16}
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00003149def t2SMC : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
Johnny Chen6341c5a2010-02-25 20:25:24 +00003150 [/* For disassembly only; pattern left blank */]> {
3151 let Inst{31-27} = 0b11110;
3152 let Inst{26-20} = 0b1111111;
3153 let Inst{15-12} = 0b1000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003154
Owen Andersond18a9c92010-11-29 19:22:08 +00003155 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003156 let Inst{19-16} = opt;
Owen Andersond18a9c92010-11-29 19:22:08 +00003157}
3158
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003159class T2SRS<bits<12> op31_20,
Owen Anderson5404c2b2010-11-29 20:38:48 +00003160 dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003161 string opc, string asm, list<dag> pattern>
3162 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003163 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003164
Owen Andersond18a9c92010-11-29 19:22:08 +00003165 bits<5> mode;
3166 let Inst{4-0} = mode{4-0};
Johnny Chen6341c5a2010-02-25 20:25:24 +00003167}
3168
3169// Store Return State is a system instruction -- for disassembly only
Owen Anderson5404c2b2010-11-29 20:38:48 +00003170def t2SRSDBW : T2SRS<0b111010000010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003171 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003172 [/* For disassembly only; pattern left blank */]>;
3173def t2SRSDB : T2SRS<0b111010000000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003174 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003175 [/* For disassembly only; pattern left blank */]>;
3176def t2SRSIAW : T2SRS<0b111010011010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003177 (outs),(ins i32imm:$mode),NoItinerary,"srsia","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003178 [/* For disassembly only; pattern left blank */]>;
3179def t2SRSIA : T2SRS<0b111010011000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003180 (outs), (ins i32imm:$mode),NoItinerary,"srsia","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003181 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003182
3183// Return From Exception is a system instruction -- for disassembly only
Owen Andersond18a9c92010-11-29 19:22:08 +00003184
Owen Anderson5404c2b2010-11-29 20:38:48 +00003185class T2RFE<bits<12> op31_20, dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003186 string opc, string asm, list<dag> pattern>
3187 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003188 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003189
Owen Andersond18a9c92010-11-29 19:22:08 +00003190 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003191 let Inst{19-16} = Rn;
Johnny Chenec51a622011-04-12 21:41:51 +00003192 let Inst{15-0} = 0xc000;
Owen Andersond18a9c92010-11-29 19:22:08 +00003193}
3194
Owen Anderson5404c2b2010-11-29 20:38:48 +00003195def t2RFEDBW : T2RFE<0b111010000011,
Johnny Chenec51a622011-04-12 21:41:51 +00003196 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003197 [/* For disassembly only; pattern left blank */]>;
3198def t2RFEDB : T2RFE<0b111010000001,
Johnny Chenec51a622011-04-12 21:41:51 +00003199 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003200 [/* For disassembly only; pattern left blank */]>;
3201def t2RFEIAW : T2RFE<0b111010011011,
Johnny Chenec51a622011-04-12 21:41:51 +00003202 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003203 [/* For disassembly only; pattern left blank */]>;
3204def t2RFEIA : T2RFE<0b111010011001,
Johnny Chenec51a622011-04-12 21:41:51 +00003205 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003206 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003207
Evan Chengf49810c2009-06-23 17:48:47 +00003208//===----------------------------------------------------------------------===//
3209// Non-Instruction Patterns
3210//
3211
Evan Cheng5adb66a2009-09-28 09:14:39 +00003212// 32-bit immediate using movw + movt.
Evan Cheng5be39222010-09-24 22:03:46 +00003213// This is a single pseudo instruction to make it re-materializable.
3214// FIXME: Remove this when we can do generalized remat.
Evan Chengfc8475b2011-01-19 02:16:49 +00003215let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003216def t2MOVi32imm : PseudoInst<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Jim Grosbach99594eb2010-11-18 01:38:26 +00003217 [(set rGPR:$dst, (i32 imm:$src))]>,
Jim Grosbach3c38f962010-10-06 22:01:26 +00003218 Requires<[IsThumb, HasV6T2]>;
Evan Chengb9803a82009-11-06 23:52:48 +00003219
Evan Cheng53519f02011-01-21 18:55:51 +00003220// Pseudo instruction that combines movw + movt + add pc (if pic).
Evan Cheng9fe20092011-01-20 08:34:58 +00003221// It also makes it possible to rematerialize the instructions.
3222// FIXME: Remove this when we can do generalized remat and when machine licm
3223// can properly the instructions.
Evan Cheng53519f02011-01-21 18:55:51 +00003224let isReMaterializable = 1 in {
3225def t2MOV_ga_pcrel : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3226 IIC_iMOVix2addpc,
Evan Cheng9fe20092011-01-20 08:34:58 +00003227 [(set rGPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3228 Requires<[IsThumb2, UseMovt]>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003229
Evan Cheng53519f02011-01-21 18:55:51 +00003230def t2MOV_ga_dyn : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3231 IIC_iMOVix2,
3232 [(set rGPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3233 Requires<[IsThumb2, UseMovt]>;
3234}
3235
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003236// ConstantPool, GlobalAddress, and JumpTable
3237def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>,
3238 Requires<[IsThumb2, DontUseMovt]>;
3239def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
3240def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
3241 Requires<[IsThumb2, UseMovt]>;
3242
3243def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3244 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
3245
Evan Chengb9803a82009-11-06 23:52:48 +00003246// Pseudo instruction that combines ldr from constpool and add pc. This should
3247// be expanded into two instructions late to allow if-conversion and
3248// scheduling.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00003249let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng9fe20092011-01-20 08:34:58 +00003250def t2LDRpci_pic : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003251 IIC_iLoadiALU,
Evan Cheng9fe20092011-01-20 08:34:58 +00003252 [(set rGPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
Evan Chengb9803a82009-11-06 23:52:48 +00003253 imm:$cp))]>,
3254 Requires<[IsThumb2]>;
Johnny Chen23336552010-02-25 18:46:43 +00003255
3256//===----------------------------------------------------------------------===//
3257// Move between special register and ARM core register -- for disassembly only
3258//
3259
Owen Anderson5404c2b2010-11-29 20:38:48 +00003260class T2SpecialReg<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3261 dag oops, dag iops, InstrItinClass itin,
Owen Anderson00a035f2010-11-29 19:29:15 +00003262 string opc, string asm, list<dag> pattern>
3263 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003264 let Inst{31-20} = op31_20{11-0};
3265 let Inst{15-14} = op15_14{1-0};
Owen Andersonb45b11b2011-08-31 22:00:41 +00003266 let Inst{13} = 0b0;
Owen Anderson5404c2b2010-11-29 20:38:48 +00003267 let Inst{12} = op12{0};
Owen Andersonb45b11b2011-08-31 22:00:41 +00003268 let Inst{7-0} = 0;
Owen Anderson5404c2b2010-11-29 20:38:48 +00003269}
3270
3271class T2MRS<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3272 dag oops, dag iops, InstrItinClass itin,
3273 string opc, string asm, list<dag> pattern>
3274 : T2SpecialReg<op31_20, op15_14, op12, oops, iops, itin, opc, asm, pattern> {
Owen Anderson00a035f2010-11-29 19:29:15 +00003275 bits<4> Rd;
Jim Grosbach86386922010-12-08 22:10:43 +00003276 let Inst{11-8} = Rd;
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003277 let Inst{19-16} = 0b1111;
Owen Anderson00a035f2010-11-29 19:29:15 +00003278}
3279
Owen Anderson5404c2b2010-11-29 20:38:48 +00003280def t2MRS : T2MRS<0b111100111110, 0b10, 0,
3281 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
3282 [/* For disassembly only; pattern left blank */]>;
3283def t2MRSsys : T2MRS<0b111100111111, 0b10, 0,
Owen Anderson00a035f2010-11-29 19:29:15 +00003284 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, spsr",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003285 [/* For disassembly only; pattern left blank */]>;
Johnny Chen23336552010-02-25 18:46:43 +00003286
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003287// Move from ARM core register to Special Register
3288//
3289// No need to have both system and application versions, the encodings are the
3290// same and the assembly parser has no way to distinguish between them. The mask
3291// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3292// the mask with the fields to be accessed in the special register.
3293def t2MSR : T2SpecialReg<0b111100111000 /* op31-20 */, 0b10 /* op15-14 */,
3294 0 /* op12 */, (outs), (ins msr_mask:$mask, rGPR:$Rn),
3295 NoItinerary, "msr", "\t$mask, $Rn",
3296 [/* For disassembly only; pattern left blank */]> {
3297 bits<5> mask;
Owen Anderson00a035f2010-11-29 19:29:15 +00003298 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003299 let Inst{19-16} = Rn;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003300 let Inst{20} = mask{4}; // R Bit
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003301 let Inst{11-8} = mask{3-0};
Owen Anderson00a035f2010-11-29 19:29:15 +00003302}
3303
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003304//===----------------------------------------------------------------------===//
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003305// Move between coprocessor and ARM core register
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003306//
3307
Jim Grosbache35c5e02011-07-13 21:35:10 +00003308class t2MovRCopro<bits<4> Op, string opc, bit direction, dag oops, dag iops,
3309 list<dag> pattern>
3310 : T2Cop<Op, oops, iops,
Jim Grosbach0d8dae22011-07-13 21:17:59 +00003311 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003312 pattern> {
3313 let Inst{27-24} = 0b1110;
3314 let Inst{20} = direction;
3315 let Inst{4} = 1;
3316
3317 bits<4> Rt;
3318 bits<4> cop;
3319 bits<3> opc1;
3320 bits<3> opc2;
3321 bits<4> CRm;
3322 bits<4> CRn;
3323
3324 let Inst{15-12} = Rt;
3325 let Inst{11-8} = cop;
3326 let Inst{23-21} = opc1;
3327 let Inst{7-5} = opc2;
3328 let Inst{3-0} = CRm;
3329 let Inst{19-16} = CRn;
3330}
3331
Jim Grosbache35c5e02011-07-13 21:35:10 +00003332class t2MovRRCopro<bits<4> Op, string opc, bit direction,
3333 list<dag> pattern = []>
3334 : T2Cop<Op, (outs),
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00003335 (ins p_imm:$cop, imm0_15:$opc1, GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Jim Grosbache35c5e02011-07-13 21:35:10 +00003336 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
3337 let Inst{27-24} = 0b1100;
3338 let Inst{23-21} = 0b010;
3339 let Inst{20} = direction;
3340
3341 bits<4> Rt;
3342 bits<4> Rt2;
3343 bits<4> cop;
3344 bits<4> opc1;
3345 bits<4> CRm;
3346
3347 let Inst{15-12} = Rt;
3348 let Inst{19-16} = Rt2;
3349 let Inst{11-8} = cop;
3350 let Inst{7-4} = opc1;
3351 let Inst{3-0} = CRm;
3352}
3353
3354/* from ARM core register to coprocessor */
3355def t2MCR : t2MovRCopro<0b1110, "mcr", 0,
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003356 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003357 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3358 c_imm:$CRm, imm0_7:$opc2),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003359 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3360 imm:$CRm, imm:$opc2)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003361def t2MCR2 : t2MovRCopro<0b1111, "mcr2", 0,
Jim Grosbache540c742011-07-14 21:19:17 +00003362 (outs), (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3363 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003364 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3365 imm:$CRm, imm:$opc2)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003366
3367/* from coprocessor to ARM core register */
3368def t2MRC : t2MovRCopro<0b1110, "mrc", 1,
Jim Grosbachccfd9312011-07-19 20:35:35 +00003369 (outs GPR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
3370 c_imm:$CRm, imm0_7:$opc2), []>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003371
3372def t2MRC2 : t2MovRCopro<0b1111, "mrc2", 1,
Jim Grosbachccfd9312011-07-19 20:35:35 +00003373 (outs GPR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
3374 c_imm:$CRm, imm0_7:$opc2), []>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003375
Jim Grosbache35c5e02011-07-13 21:35:10 +00003376def : T2v6Pat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3377 (t2MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3378
3379def : T2v6Pat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003380 (t2MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3381
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003382
Jim Grosbache35c5e02011-07-13 21:35:10 +00003383/* from ARM core register to coprocessor */
3384def t2MCRR : t2MovRRCopro<0b1110, "mcrr", 0,
3385 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3386 imm:$CRm)]>;
3387def t2MCRR2 : t2MovRRCopro<0b1111, "mcrr2", 0,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003388 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt,
3389 GPR:$Rt2, imm:$CRm)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003390/* from coprocessor to ARM core register */
3391def t2MRRC : t2MovRRCopro<0b1110, "mrrc", 1>;
3392
3393def t2MRRC2 : t2MovRRCopro<0b1111, "mrrc2", 1>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003394
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003395//===----------------------------------------------------------------------===//
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003396// Other Coprocessor Instructions.
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003397//
3398
Jim Grosbach1cbb0c12011-07-13 22:06:11 +00003399def tCDP : T2Cop<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Jim Grosbach83ab0702011-07-13 22:01:08 +00003400 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003401 "cdp\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
3402 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3403 imm:$CRm, imm:$opc2)]> {
3404 let Inst{27-24} = 0b1110;
3405
3406 bits<4> opc1;
3407 bits<4> CRn;
3408 bits<4> CRd;
3409 bits<4> cop;
3410 bits<3> opc2;
3411 bits<4> CRm;
3412
3413 let Inst{3-0} = CRm;
3414 let Inst{4} = 0;
3415 let Inst{7-5} = opc2;
3416 let Inst{11-8} = cop;
3417 let Inst{15-12} = CRd;
3418 let Inst{19-16} = CRn;
3419 let Inst{23-20} = opc1;
3420}
3421
Jim Grosbach1cbb0c12011-07-13 22:06:11 +00003422def t2CDP2 : T2Cop<0b1111, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Jim Grosbach83ab0702011-07-13 22:01:08 +00003423 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003424 "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003425 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3426 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003427 let Inst{27-24} = 0b1110;
3428
3429 bits<4> opc1;
3430 bits<4> CRn;
3431 bits<4> CRd;
3432 bits<4> cop;
3433 bits<3> opc2;
3434 bits<4> CRm;
3435
3436 let Inst{3-0} = CRm;
3437 let Inst{4} = 0;
3438 let Inst{7-5} = opc2;
3439 let Inst{11-8} = cop;
3440 let Inst{15-12} = CRd;
3441 let Inst{19-16} = CRn;
3442 let Inst{23-20} = opc1;
3443}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003444
3445
3446
3447//===----------------------------------------------------------------------===//
3448// Non-Instruction Patterns
3449//
3450
3451// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00003452let AddedComplexity = 16 in {
3453def : T2Pat<(and rGPR:$Rm, 0x000000FF), (t2UXTB rGPR:$Rm, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003454 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003455def : T2Pat<(and rGPR:$Rm, 0x0000FFFF), (t2UXTH rGPR:$Rm, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003456 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003457def : T2Pat<(and rGPR:$Rm, 0x00FF00FF), (t2UXTB16 rGPR:$Rm, 0)>,
3458 Requires<[HasT2ExtractPack, IsThumb2]>;
3459def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0x00FF)),
3460 (t2UXTAB rGPR:$Rn, rGPR:$Rm, 0)>,
3461 Requires<[HasT2ExtractPack, IsThumb2]>;
3462def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0xFFFF)),
3463 (t2UXTAH rGPR:$Rn, rGPR:$Rm, 0)>,
3464 Requires<[HasT2ExtractPack, IsThumb2]>;
3465}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003466
Jim Grosbach70327412011-07-27 17:48:13 +00003467def : T2Pat<(sext_inreg rGPR:$Src, i8), (t2SXTB rGPR:$Src, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003468 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003469def : T2Pat<(sext_inreg rGPR:$Src, i16), (t2SXTH rGPR:$Src, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003470 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003471def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i8)),
3472 (t2SXTAB rGPR:$Rn, rGPR:$Rm, 0)>,
3473 Requires<[HasT2ExtractPack, IsThumb2]>;
3474def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i16)),
3475 (t2SXTAH rGPR:$Rn, rGPR:$Rm, 0)>,
3476 Requires<[HasT2ExtractPack, IsThumb2]>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003477
3478// Atomic load/store patterns
3479def : T2Pat<(atomic_load_8 t2addrmode_imm12:$addr),
3480 (t2LDRBi12 t2addrmode_imm12:$addr)>;
3481def : T2Pat<(atomic_load_8 t2addrmode_imm8:$addr),
3482 (t2LDRBi8 t2addrmode_imm8:$addr)>;
3483def : T2Pat<(atomic_load_8 t2addrmode_so_reg:$addr),
3484 (t2LDRBs t2addrmode_so_reg:$addr)>;
3485def : T2Pat<(atomic_load_16 t2addrmode_imm12:$addr),
3486 (t2LDRHi12 t2addrmode_imm12:$addr)>;
3487def : T2Pat<(atomic_load_16 t2addrmode_imm8:$addr),
3488 (t2LDRHi8 t2addrmode_imm8:$addr)>;
3489def : T2Pat<(atomic_load_16 t2addrmode_so_reg:$addr),
3490 (t2LDRHs t2addrmode_so_reg:$addr)>;
3491def : T2Pat<(atomic_load_32 t2addrmode_imm12:$addr),
3492 (t2LDRi12 t2addrmode_imm12:$addr)>;
3493def : T2Pat<(atomic_load_32 t2addrmode_imm8:$addr),
3494 (t2LDRi8 t2addrmode_imm8:$addr)>;
3495def : T2Pat<(atomic_load_32 t2addrmode_so_reg:$addr),
3496 (t2LDRs t2addrmode_so_reg:$addr)>;
3497def : T2Pat<(atomic_store_8 t2addrmode_imm12:$addr, GPR:$val),
3498 (t2STRBi12 GPR:$val, t2addrmode_imm12:$addr)>;
3499def : T2Pat<(atomic_store_8 t2addrmode_imm8:$addr, GPR:$val),
3500 (t2STRBi8 GPR:$val, t2addrmode_imm8:$addr)>;
3501def : T2Pat<(atomic_store_8 t2addrmode_so_reg:$addr, GPR:$val),
3502 (t2STRBs GPR:$val, t2addrmode_so_reg:$addr)>;
3503def : T2Pat<(atomic_store_16 t2addrmode_imm12:$addr, GPR:$val),
3504 (t2STRHi12 GPR:$val, t2addrmode_imm12:$addr)>;
3505def : T2Pat<(atomic_store_16 t2addrmode_imm8:$addr, GPR:$val),
3506 (t2STRHi8 GPR:$val, t2addrmode_imm8:$addr)>;
3507def : T2Pat<(atomic_store_16 t2addrmode_so_reg:$addr, GPR:$val),
3508 (t2STRHs GPR:$val, t2addrmode_so_reg:$addr)>;
3509def : T2Pat<(atomic_store_32 t2addrmode_imm12:$addr, GPR:$val),
3510 (t2STRi12 GPR:$val, t2addrmode_imm12:$addr)>;
3511def : T2Pat<(atomic_store_32 t2addrmode_imm8:$addr, GPR:$val),
3512 (t2STRi8 GPR:$val, t2addrmode_imm8:$addr)>;
3513def : T2Pat<(atomic_store_32 t2addrmode_so_reg:$addr, GPR:$val),
3514 (t2STRs GPR:$val, t2addrmode_so_reg:$addr)>;
Jim Grosbach72335d52011-08-31 18:23:08 +00003515
3516
3517//===----------------------------------------------------------------------===//
3518// Assembler aliases
3519//
3520
3521// Aliases for ADC without the ".w" optional width specifier.
3522def : t2InstAlias<"adc${s}${p} $Rd, $Rn, $Rm",
3523 (t2ADCrr rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3524def : t2InstAlias<"adc${s}${p} $Rd, $Rn, $ShiftedRm",
3525 (t2ADCrs rGPR:$Rd, rGPR:$Rn, t2_so_reg:$ShiftedRm,
3526 pred:$p, cc_out:$s)>;
3527
3528// Aliases for SBC without the ".w" optional width specifier.
3529def : t2InstAlias<"sbc${s}${p} $Rd, $Rn, $Rm",
3530 (t2SBCrr rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3531def : t2InstAlias<"sbc${s}${p} $Rd, $Rn, $ShiftedRm",
3532 (t2SBCrs rGPR:$Rd, rGPR:$Rn, t2_so_reg:$ShiftedRm,
3533 pred:$p, cc_out:$s)>;
3534
Jim Grosbachf0851e52011-09-02 18:14:46 +00003535// Aliases for ADD without the ".w" optional width specifier.
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003536def : t2InstAlias<"add${s}${p} $Rd, $Rn, $imm",
Jim Grosbachf0851e52011-09-02 18:14:46 +00003537 (t2ADDri rGPR:$Rd, GPRnopc:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003538def : t2InstAlias<"add${p} $Rd, $Rn, $imm",
Jim Grosbachf0851e52011-09-02 18:14:46 +00003539 (t2ADDri12 rGPR:$Rd, GPR:$Rn, imm0_4095:$imm, pred:$p)>;
3540def : t2InstAlias<"add${s}${p} $Rd, $Rn, $Rm",
3541 (t2ADDrr rGPR:$Rd, GPRnopc:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3542def : t2InstAlias<"add${s}${p} $Rd, $Rn, $ShiftedRm",
3543 (t2ADDrs rGPR:$Rd, GPRnopc:$Rn, t2_so_reg:$ShiftedRm,
3544 pred:$p, cc_out:$s)>;