blob: a12be96f571c25e042d2e869d1803378cfbb6a88 [file] [log] [blame]
Anton Korobeynikovd4022c32009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +000013
Evan Cheng06e16582009-07-10 01:54:42 +000014// IT block predicate field
Jim Grosbach89df9962011-08-26 21:43:41 +000015def it_pred_asmoperand : AsmOperandClass {
16 let Name = "ITCondCode";
17 let ParserMethod = "parseITCondCode";
18}
Evan Cheng06e16582009-07-10 01:54:42 +000019def it_pred : Operand<i32> {
Johnny Chen9d3acaa2010-03-02 17:57:15 +000020 let PrintMethod = "printMandatoryPredicateOperand";
Jim Grosbach89df9962011-08-26 21:43:41 +000021 let ParserMatchClass = it_pred_asmoperand;
Evan Cheng06e16582009-07-10 01:54:42 +000022}
23
24// IT block condition mask
Jim Grosbach89df9962011-08-26 21:43:41 +000025def it_mask_asmoperand : AsmOperandClass { let Name = "ITMask"; }
Evan Cheng06e16582009-07-10 01:54:42 +000026def it_mask : Operand<i32> {
27 let PrintMethod = "printThumbITMask";
Jim Grosbach89df9962011-08-26 21:43:41 +000028 let ParserMatchClass = it_mask_asmoperand;
Evan Cheng06e16582009-07-10 01:54:42 +000029}
30
Anton Korobeynikov52237112009-06-17 18:13:58 +000031// Shifted operands. No register controlled shifts for Thumb2.
32// Note: We do not support rrx shifted operands yet.
33def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng9cb9e672009-06-27 02:26:13 +000034 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikov52237112009-06-17 18:13:58 +000035 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000036 let EncoderMethod = "getT2SORegOpValue";
Evan Cheng9cb9e672009-06-27 02:26:13 +000037 let PrintMethod = "printT2SOOperand";
Owen Anderson2c9f8352011-08-22 23:10:16 +000038 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbach72335d52011-08-31 18:23:08 +000039 let ParserMatchClass = ShiftedImmAsmOperand;
40 let MIOperandInfo = (ops rGPR, i32imm);
Anton Korobeynikov52237112009-06-17 18:13:58 +000041}
42
Evan Chengf49810c2009-06-23 17:48:47 +000043// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
44def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000045 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000046}]>;
47
Evan Chengf49810c2009-06-23 17:48:47 +000048// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
49def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000050 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Chengf49810c2009-06-23 17:48:47 +000051}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000052
Evan Chengf49810c2009-06-23 17:48:47 +000053// t2_so_imm - Match a 32-bit immediate operand, which is an
54// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
Bob Wilson09989942011-02-07 17:43:06 +000055// immediate splatted into multiple bytes of the word.
Jim Grosbach6b8f1e32011-06-27 23:54:06 +000056def t2_so_imm_asmoperand : AsmOperandClass { let Name = "T2SOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +000057def t2_so_imm : Operand<i32>, ImmLeaf<i32, [{
58 return ARM_AM::getT2SOImmVal(Imm) != -1;
59 }]> {
Jim Grosbach6b8f1e32011-06-27 23:54:06 +000060 let ParserMatchClass = t2_so_imm_asmoperand;
Chris Lattner2ac19022010-11-15 05:19:05 +000061 let EncoderMethod = "getT2SOImmOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +000062 let DecoderMethod = "DecodeT2SOImm";
Owen Anderson5de6d842010-11-12 21:12:40 +000063}
Anton Korobeynikov52237112009-06-17 18:13:58 +000064
Jim Grosbach64171712010-02-16 21:07:46 +000065// t2_so_imm_not - Match an immediate that is a complement
Evan Chengf49810c2009-06-23 17:48:47 +000066// of a t2_so_imm.
67def t2_so_imm_not : Operand<i32>,
68 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000069 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
70}], t2_so_imm_not_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000071
72// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
73def t2_so_imm_neg : Operand<i32>,
74 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +000075 return ARM_AM::getT2SOImmVal(-((uint32_t)N->getZExtValue())) != -1;
Evan Chenge7cbe412009-07-08 21:03:57 +000076}], t2_so_imm_neg_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000077
78/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
Evan Cheng86198642009-08-07 00:34:42 +000079def imm0_4095 : Operand<i32>,
Eric Christopher8f232d32011-04-28 05:49:04 +000080 ImmLeaf<i32, [{
81 return Imm >= 0 && Imm < 4096;
Evan Chengf49810c2009-06-23 17:48:47 +000082}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000083
Jim Grosbach64171712010-02-16 21:07:46 +000084def imm0_4095_neg : PatLeaf<(i32 imm), [{
85 return (uint32_t)(-N->getZExtValue()) < 4096;
86}], imm_neg_XFORM>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000087
Evan Chengfa2ea1a2009-08-04 01:41:15 +000088def imm0_255_neg : PatLeaf<(i32 imm), [{
89 return (uint32_t)(-N->getZExtValue()) < 255;
Jim Grosbach64171712010-02-16 21:07:46 +000090}], imm_neg_XFORM>;
Evan Chengfa2ea1a2009-08-04 01:41:15 +000091
Jim Grosbach502e0aa2010-07-14 17:45:16 +000092def imm0_255_not : PatLeaf<(i32 imm), [{
93 return (uint32_t)(~N->getZExtValue()) < 255;
94}], imm_comp_XFORM>;
95
Andrew Trickd49ffe82011-04-29 14:18:15 +000096def lo5AllOne : PatLeaf<(i32 imm), [{
97 // Returns true if all low 5-bits are 1.
98 return (((uint32_t)N->getZExtValue()) & 0x1FUL) == 0x1FUL;
99}]>;
100
Evan Cheng055b0312009-06-29 07:51:04 +0000101// Define Thumb2 specific addressing modes.
102
103// t2addrmode_imm12 := reg + imm12
104def t2addrmode_imm12 : Operand<i32>,
105 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
Jim Grosbach458f2dc2010-10-25 20:00:01 +0000106 let PrintMethod = "printAddrModeImm12Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000107 let EncoderMethod = "getAddrModeImm12OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000108 let DecoderMethod = "DecodeT2AddrModeImm12";
Evan Cheng055b0312009-06-29 07:51:04 +0000109 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
110}
111
Owen Andersonc9bd4962011-03-18 17:42:55 +0000112// t2ldrlabel := imm12
113def t2ldrlabel : Operand<i32> {
114 let EncoderMethod = "getAddrModeImm12OpValue";
115}
116
117
Owen Andersona838a252010-12-14 00:36:49 +0000118// ADR instruction labels.
119def t2adrlabel : Operand<i32> {
120 let EncoderMethod = "getT2AdrLabelOpValue";
121}
122
123
Johnny Chen0635fc52010-03-04 17:40:44 +0000124// t2addrmode_imm8 := reg +/- imm8
Jim Grosbach7ce05792011-08-03 23:50:40 +0000125def MemImm8OffsetAsmOperand : AsmOperandClass { let Name = "MemImm8Offset"; }
Evan Cheng055b0312009-06-29 07:51:04 +0000126def t2addrmode_imm8 : Operand<i32>,
127 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
128 let PrintMethod = "printT2AddrModeImm8Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000129 let EncoderMethod = "getT2AddrModeImm8OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000130 let DecoderMethod = "DecodeT2AddrModeImm8";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000131 let ParserMatchClass = MemImm8OffsetAsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000132 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
133}
134
Evan Cheng6d94f112009-07-03 00:06:39 +0000135def t2am_imm8_offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000136 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset",
137 [], [SDNPWantRoot]> {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000138 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000139 let EncoderMethod = "getT2AddrModeImm8OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000140 let DecoderMethod = "DecodeT2Imm8";
Evan Chenge88d5ce2009-07-02 07:28:31 +0000141}
142
Evan Cheng5c874172009-07-09 22:21:59 +0000143// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
Chris Lattner979b0612010-09-05 22:51:11 +0000144def t2addrmode_imm8s4 : Operand<i32> {
Evan Cheng5c874172009-07-09 22:21:59 +0000145 let PrintMethod = "printT2AddrModeImm8s4Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000146 let EncoderMethod = "getT2AddrModeImm8s4OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000147 let DecoderMethod = "DecodeT2AddrModeImm8s4";
David Goodwin6647cea2009-06-30 22:50:01 +0000148 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
149}
150
Johnny Chenae1757b2010-03-11 01:13:36 +0000151def t2am_imm8s4_offset : Operand<i32> {
152 let PrintMethod = "printT2AddrModeImm8s4OffsetOperand";
Owen Anderson14c903a2011-08-04 23:18:05 +0000153 let DecoderMethod = "DecodeT2Imm8S4";
Johnny Chenae1757b2010-03-11 01:13:36 +0000154}
155
Evan Chengcba962d2009-07-09 20:40:44 +0000156// t2addrmode_so_reg := reg + (reg << imm2)
Evan Cheng055b0312009-06-29 07:51:04 +0000157def t2addrmode_so_reg : Operand<i32>,
158 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
159 let PrintMethod = "printT2AddrModeSoRegOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000160 let EncoderMethod = "getT2AddrModeSORegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000161 let DecoderMethod = "DecodeT2AddrModeSOReg";
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000162 let MIOperandInfo = (ops GPR:$base, rGPR:$offsreg, i32imm:$offsimm);
Evan Cheng055b0312009-06-29 07:51:04 +0000163}
164
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000165// t2addrmode_reg := reg
166// Used by load/store exclusive instructions. Useful to enable right assembly
167// parsing and printing. Not used for any codegen matching.
168//
169def t2addrmode_reg : Operand<i32> {
170 let PrintMethod = "printAddrMode7Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000171 let DecoderMethod = "DecodeGPRRegisterClass";
Cameron Zwarichd6ffcd82011-05-17 23:26:20 +0000172 let MIOperandInfo = (ops GPR);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000173}
Evan Cheng055b0312009-06-29 07:51:04 +0000174
Anton Korobeynikov52237112009-06-17 18:13:58 +0000175//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000176// Multiclass helpers...
Anton Korobeynikov52237112009-06-17 18:13:58 +0000177//
178
Owen Andersona99e7782010-11-15 18:45:17 +0000179
180class T2OneRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000181 string opc, string asm, list<dag> pattern>
182 : T2I<oops, iops, itin, opc, asm, pattern> {
183 bits<4> Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000184 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000185
Jim Grosbach86386922010-12-08 22:10:43 +0000186 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000187 let Inst{26} = imm{11};
188 let Inst{14-12} = imm{10-8};
189 let Inst{7-0} = imm{7-0};
190}
191
Owen Andersonbb6315d2010-11-15 19:58:36 +0000192
Owen Andersona99e7782010-11-15 18:45:17 +0000193class T2sOneRegImm<dag oops, dag iops, InstrItinClass itin,
194 string opc, string asm, list<dag> pattern>
195 : T2sI<oops, iops, itin, opc, asm, pattern> {
196 bits<4> Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000197 bits<4> Rn;
198 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000199
Jim Grosbach86386922010-12-08 22:10:43 +0000200 let Inst{11-8} = Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000201 let Inst{26} = imm{11};
202 let Inst{14-12} = imm{10-8};
203 let Inst{7-0} = imm{7-0};
204}
205
Owen Andersonbb6315d2010-11-15 19:58:36 +0000206class T2OneRegCmpImm<dag oops, dag iops, InstrItinClass itin,
207 string opc, string asm, list<dag> pattern>
208 : T2I<oops, iops, itin, opc, asm, pattern> {
209 bits<4> Rn;
210 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000211
Jim Grosbach86386922010-12-08 22:10:43 +0000212 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000213 let Inst{26} = imm{11};
214 let Inst{14-12} = imm{10-8};
215 let Inst{7-0} = imm{7-0};
216}
217
218
Owen Andersona99e7782010-11-15 18:45:17 +0000219class T2OneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
220 string opc, string asm, list<dag> pattern>
221 : T2I<oops, iops, itin, opc, asm, pattern> {
222 bits<4> Rd;
223 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000224
Jim Grosbach86386922010-12-08 22:10:43 +0000225 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000226 let Inst{3-0} = ShiftedRm{3-0};
227 let Inst{5-4} = ShiftedRm{6-5};
228 let Inst{14-12} = ShiftedRm{11-9};
229 let Inst{7-6} = ShiftedRm{8-7};
230}
231
232class T2sOneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
233 string opc, string asm, list<dag> pattern>
Owen Andersonbdf71442010-12-07 20:50:15 +0000234 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000235 bits<4> Rd;
236 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000237
Jim Grosbach86386922010-12-08 22:10:43 +0000238 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000239 let Inst{3-0} = ShiftedRm{3-0};
240 let Inst{5-4} = ShiftedRm{6-5};
241 let Inst{14-12} = ShiftedRm{11-9};
242 let Inst{7-6} = ShiftedRm{8-7};
243}
244
Owen Andersonbb6315d2010-11-15 19:58:36 +0000245class T2OneRegCmpShiftedReg<dag oops, dag iops, InstrItinClass itin,
246 string opc, string asm, list<dag> pattern>
247 : T2I<oops, iops, itin, opc, asm, pattern> {
248 bits<4> Rn;
249 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000250
Jim Grosbach86386922010-12-08 22:10:43 +0000251 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000252 let Inst{3-0} = ShiftedRm{3-0};
253 let Inst{5-4} = ShiftedRm{6-5};
254 let Inst{14-12} = ShiftedRm{11-9};
255 let Inst{7-6} = ShiftedRm{8-7};
256}
257
Owen Andersona99e7782010-11-15 18:45:17 +0000258class T2TwoReg<dag oops, dag iops, InstrItinClass itin,
259 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000260 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000261 bits<4> Rd;
262 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000263
Jim Grosbach86386922010-12-08 22:10:43 +0000264 let Inst{11-8} = Rd;
265 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000266}
267
268class T2sTwoReg<dag oops, dag iops, InstrItinClass itin,
269 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000270 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000271 bits<4> Rd;
272 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000273
Jim Grosbach86386922010-12-08 22:10:43 +0000274 let Inst{11-8} = Rd;
275 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000276}
277
Owen Andersonbb6315d2010-11-15 19:58:36 +0000278class T2TwoRegCmp<dag oops, dag iops, InstrItinClass itin,
279 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000280 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersonbb6315d2010-11-15 19:58:36 +0000281 bits<4> Rn;
282 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000283
Jim Grosbach86386922010-12-08 22:10:43 +0000284 let Inst{19-16} = Rn;
285 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000286}
287
Owen Andersona99e7782010-11-15 18:45:17 +0000288
289class T2TwoRegImm<dag oops, dag iops, InstrItinClass itin,
290 string opc, string asm, list<dag> pattern>
291 : T2I<oops, iops, itin, opc, asm, pattern> {
292 bits<4> Rd;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000293 bits<4> Rn;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000294 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000295
Jim Grosbach86386922010-12-08 22:10:43 +0000296 let Inst{11-8} = Rd;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000297 let Inst{19-16} = Rn;
298 let Inst{26} = imm{11};
299 let Inst{14-12} = imm{10-8};
300 let Inst{7-0} = imm{7-0};
Owen Andersona99e7782010-11-15 18:45:17 +0000301}
302
Owen Anderson83da6cd2010-11-14 05:37:38 +0000303class T2sTwoRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson5de6d842010-11-12 21:12:40 +0000304 string opc, string asm, list<dag> pattern>
305 : T2sI<oops, iops, itin, opc, asm, pattern> {
306 bits<4> Rd;
307 bits<4> Rn;
308 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000309
Jim Grosbach86386922010-12-08 22:10:43 +0000310 let Inst{11-8} = Rd;
311 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000312 let Inst{26} = imm{11};
313 let Inst{14-12} = imm{10-8};
314 let Inst{7-0} = imm{7-0};
315}
316
Owen Andersonbb6315d2010-11-15 19:58:36 +0000317class T2TwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
318 string opc, string asm, list<dag> pattern>
319 : T2I<oops, iops, itin, opc, asm, pattern> {
320 bits<4> Rd;
321 bits<4> Rm;
322 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000323
Jim Grosbach86386922010-12-08 22:10:43 +0000324 let Inst{11-8} = Rd;
325 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000326 let Inst{14-12} = imm{4-2};
327 let Inst{7-6} = imm{1-0};
328}
329
330class T2sTwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
331 string opc, string asm, list<dag> pattern>
332 : T2sI<oops, iops, itin, opc, asm, pattern> {
333 bits<4> Rd;
334 bits<4> Rm;
335 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000336
Jim Grosbach86386922010-12-08 22:10:43 +0000337 let Inst{11-8} = Rd;
338 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000339 let Inst{14-12} = imm{4-2};
340 let Inst{7-6} = imm{1-0};
341}
342
Owen Anderson5de6d842010-11-12 21:12:40 +0000343class T2ThreeReg<dag oops, dag iops, InstrItinClass itin,
344 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000345 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000346 bits<4> Rd;
347 bits<4> Rn;
348 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000349
Jim Grosbach86386922010-12-08 22:10:43 +0000350 let Inst{11-8} = Rd;
351 let Inst{19-16} = Rn;
352 let Inst{3-0} = Rm;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000353}
354
355class T2sThreeReg<dag oops, dag iops, InstrItinClass itin,
356 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000357 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5de6d842010-11-12 21:12:40 +0000358 bits<4> Rd;
359 bits<4> Rn;
360 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000361
Jim Grosbach86386922010-12-08 22:10:43 +0000362 let Inst{11-8} = Rd;
363 let Inst{19-16} = Rn;
364 let Inst{3-0} = Rm;
Owen Anderson5de6d842010-11-12 21:12:40 +0000365}
366
367class T2TwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
368 string opc, string asm, list<dag> pattern>
Owen Anderson83da6cd2010-11-14 05:37:38 +0000369 : T2I<oops, iops, itin, opc, asm, pattern> {
370 bits<4> Rd;
371 bits<4> Rn;
372 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000373
Jim Grosbach86386922010-12-08 22:10:43 +0000374 let Inst{11-8} = Rd;
375 let Inst{19-16} = Rn;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000376 let Inst{3-0} = ShiftedRm{3-0};
377 let Inst{5-4} = ShiftedRm{6-5};
378 let Inst{14-12} = ShiftedRm{11-9};
379 let Inst{7-6} = ShiftedRm{8-7};
380}
381
382class T2sTwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
383 string opc, string asm, list<dag> pattern>
Owen Anderson5de6d842010-11-12 21:12:40 +0000384 : T2sI<oops, iops, itin, opc, asm, pattern> {
385 bits<4> Rd;
386 bits<4> Rn;
387 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000388
Jim Grosbach86386922010-12-08 22:10:43 +0000389 let Inst{11-8} = Rd;
390 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000391 let Inst{3-0} = ShiftedRm{3-0};
392 let Inst{5-4} = ShiftedRm{6-5};
393 let Inst{14-12} = ShiftedRm{11-9};
394 let Inst{7-6} = ShiftedRm{8-7};
395}
396
Owen Anderson35141a92010-11-18 01:08:42 +0000397class T2FourReg<dag oops, dag iops, InstrItinClass itin,
398 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000399 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson35141a92010-11-18 01:08:42 +0000400 bits<4> Rd;
401 bits<4> Rn;
402 bits<4> Rm;
403 bits<4> Ra;
Jim Grosbach7a088642010-11-19 17:11:02 +0000404
Jim Grosbach86386922010-12-08 22:10:43 +0000405 let Inst{19-16} = Rn;
406 let Inst{15-12} = Ra;
407 let Inst{11-8} = Rd;
408 let Inst{3-0} = Rm;
Owen Anderson35141a92010-11-18 01:08:42 +0000409}
410
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000411class T2MulLong<bits<3> opc22_20, bits<4> opc7_4,
412 dag oops, dag iops, InstrItinClass itin,
413 string opc, string asm, list<dag> pattern>
Jim Grosbach52082042010-12-08 22:29:28 +0000414 : T2I<oops, iops, itin, opc, asm, pattern> {
415 bits<4> RdLo;
416 bits<4> RdHi;
417 bits<4> Rn;
418 bits<4> Rm;
419
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000420 let Inst{31-23} = 0b111110111;
421 let Inst{22-20} = opc22_20;
Jim Grosbach52082042010-12-08 22:29:28 +0000422 let Inst{19-16} = Rn;
423 let Inst{15-12} = RdLo;
424 let Inst{11-8} = RdHi;
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000425 let Inst{7-4} = opc7_4;
Jim Grosbach52082042010-12-08 22:29:28 +0000426 let Inst{3-0} = Rm;
427}
428
Owen Anderson35141a92010-11-18 01:08:42 +0000429
Evan Chenga67efd12009-06-23 19:39:13 +0000430/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000431/// unary operation that produces a value. These are predicable and can be
432/// changed to modify CPSR.
Evan Cheng5d42c562010-09-29 00:49:25 +0000433multiclass T2I_un_irs<bits<4> opcod, string opc,
434 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
435 PatFrag opnode, bit Cheap = 0, bit ReMat = 0> {
Evan Chenga67efd12009-06-23 19:39:13 +0000436 // shifted imm
Owen Andersona99e7782010-11-15 18:45:17 +0000437 def i : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), iii,
438 opc, "\t$Rd, $imm",
439 [(set rGPR:$Rd, (opnode t2_so_imm:$imm))]> {
Evan Chenga67efd12009-06-23 19:39:13 +0000440 let isAsCheapAsAMove = Cheap;
441 let isReMaterializable = ReMat;
Johnny Chend68e1192009-12-15 17:24:14 +0000442 let Inst{31-27} = 0b11110;
443 let Inst{25} = 0;
444 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000445 let Inst{19-16} = 0b1111; // Rn
446 let Inst{15} = 0;
Evan Chenga67efd12009-06-23 19:39:13 +0000447 }
448 // register
Owen Andersona99e7782010-11-15 18:45:17 +0000449 def r : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), iir,
450 opc, ".w\t$Rd, $Rm",
451 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000452 let Inst{31-27} = 0b11101;
453 let Inst{26-25} = 0b01;
454 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000455 let Inst{19-16} = 0b1111; // Rn
456 let Inst{14-12} = 0b000; // imm3
457 let Inst{7-6} = 0b00; // imm2
458 let Inst{5-4} = 0b00; // type
459 }
Evan Chenga67efd12009-06-23 19:39:13 +0000460 // shifted register
Owen Andersona99e7782010-11-15 18:45:17 +0000461 def s : T2sOneRegShiftedReg<(outs rGPR:$Rd), (ins t2_so_reg:$ShiftedRm), iis,
462 opc, ".w\t$Rd, $ShiftedRm",
463 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000464 let Inst{31-27} = 0b11101;
465 let Inst{26-25} = 0b01;
466 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000467 let Inst{19-16} = 0b1111; // Rn
468 }
Evan Chenga67efd12009-06-23 19:39:13 +0000469}
470
471/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Bob Wilson4876bdb2010-05-25 04:43:08 +0000472/// binary operation that produces a value. These are predicable and can be
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000473/// changed to modify CPSR.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000474multiclass T2I_bin_irs<bits<4> opcod, string opc,
475 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachadf73662011-06-28 00:19:13 +0000476 PatFrag opnode, string baseOpc, bit Commutable = 0,
477 string wide = ""> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000478 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000479 def ri : T2sTwoRegImm<
480 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), iii,
481 opc, "\t$Rd, $Rn, $imm",
482 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000483 let Inst{31-27} = 0b11110;
484 let Inst{25} = 0;
485 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000486 let Inst{15} = 0;
487 }
Evan Chenga67efd12009-06-23 19:39:13 +0000488 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000489 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), iir,
490 opc, !strconcat(wide, "\t$Rd, $Rn, $Rm"),
491 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000492 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000493 let Inst{31-27} = 0b11101;
494 let Inst{26-25} = 0b01;
495 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000496 let Inst{14-12} = 0b000; // imm3
497 let Inst{7-6} = 0b00; // imm2
498 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000499 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000500 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000501 def rs : T2sTwoRegShiftedReg<
502 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), iis,
503 opc, !strconcat(wide, "\t$Rd, $Rn, $ShiftedRm"),
504 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000505 let Inst{31-27} = 0b11101;
506 let Inst{26-25} = 0b01;
507 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000508 }
Jim Grosbachadf73662011-06-28 00:19:13 +0000509 // Assembly aliases for optional destination operand when it's the same
510 // as the source operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000511 def : t2InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000512 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
513 t2_so_imm:$imm, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000514 cc_out:$s)>;
515 def : t2InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $Rm"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000516 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
517 rGPR:$Rm, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000518 cc_out:$s)>;
519 def : t2InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $shift"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000520 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rdn, rGPR:$Rdn,
521 t2_so_reg:$shift, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000522 cc_out:$s)>;
Bill Wendling4822bce2010-08-30 01:47:35 +0000523}
524
David Goodwin1f096272009-07-27 23:34:12 +0000525/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
Jim Grosbachadf73662011-06-28 00:19:13 +0000526// the ".w" suffix to indicate that they are wide.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000527multiclass T2I_bin_w_irs<bits<4> opcod, string opc,
528 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachadf73662011-06-28 00:19:13 +0000529 PatFrag opnode, string baseOpc, bit Commutable = 0> :
Jim Grosbach5c1ac552011-09-02 18:41:35 +0000530 T2I_bin_irs<opcod, opc, iii, iir, iis, opnode, baseOpc, Commutable, ".w"> {
531 // Assembler aliases w/o the ".w" suffix.
532 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $Rm"),
533 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rd, rGPR:$Rn,
534 rGPR:$Rm, pred:$p,
535 cc_out:$s)>;
536 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $shift"),
537 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rd, rGPR:$Rn,
538 t2_so_reg:$shift, pred:$p,
539 cc_out:$s)>;
540
541 // and with the optional destination operand, too.
542 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $Rm"),
543 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
544 rGPR:$Rm, pred:$p,
545 cc_out:$s)>;
546 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $shift"),
547 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rdn, rGPR:$Rdn,
548 t2_so_reg:$shift, pred:$p,
549 cc_out:$s)>;
550}
Bill Wendling1f7bf0e2010-08-29 03:55:31 +0000551
Evan Cheng1e249e32009-06-25 20:59:23 +0000552/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000553/// reversed. The 'rr' form is only defined for the disassembler; for codegen
554/// it is equivalent to the T2I_bin_irs counterpart.
555multiclass T2I_rbin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000556 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000557 def ri : T2sTwoRegImm<
558 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
559 opc, ".w\t$Rd, $Rn, $imm",
560 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000561 let Inst{31-27} = 0b11110;
562 let Inst{25} = 0;
563 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000564 let Inst{15} = 0;
565 }
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000566 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000567 def rr : T2sThreeReg<
568 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
569 opc, "\t$Rd, $Rn, $Rm",
Bob Wilson136e4912010-08-14 03:18:29 +0000570 [/* For disassembly only; pattern left blank */]> {
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000571 let Inst{31-27} = 0b11101;
572 let Inst{26-25} = 0b01;
573 let Inst{24-21} = opcod;
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000574 let Inst{14-12} = 0b000; // imm3
575 let Inst{7-6} = 0b00; // imm2
576 let Inst{5-4} = 0b00; // type
577 }
Evan Chengf49810c2009-06-23 17:48:47 +0000578 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000579 def rs : T2sTwoRegShiftedReg<
580 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
581 IIC_iALUsir, opc, "\t$Rd, $Rn, $ShiftedRm",
582 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000583 let Inst{31-27} = 0b11101;
584 let Inst{26-25} = 0b01;
585 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000586 }
Evan Chengf49810c2009-06-23 17:48:47 +0000587}
588
Evan Chenga67efd12009-06-23 19:39:13 +0000589/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikov52237112009-06-17 18:13:58 +0000590/// instruction modifies the CPSR register.
Daniel Dunbar8d66b782011-01-10 15:26:39 +0000591let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000592multiclass T2I_bin_s_irs<bits<4> opcod, string opc,
593 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
594 PatFrag opnode, bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000595 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000596 def ri : T2TwoRegImm<
597 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), iii,
598 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +0000599 [(set rGPR:$Rd, CPSR, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000600 let Inst{31-27} = 0b11110;
601 let Inst{25} = 0;
602 let Inst{24-21} = opcod;
603 let Inst{20} = 1; // The S bit.
604 let Inst{15} = 0;
605 }
Evan Chenga67efd12009-06-23 19:39:13 +0000606 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000607 def rr : T2ThreeReg<
608 (outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), iir,
609 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +0000610 [(set rGPR:$Rd, CPSR, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000611 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000612 let Inst{31-27} = 0b11101;
613 let Inst{26-25} = 0b01;
614 let Inst{24-21} = opcod;
615 let Inst{20} = 1; // The S bit.
616 let Inst{14-12} = 0b000; // imm3
617 let Inst{7-6} = 0b00; // imm2
618 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000619 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000620 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000621 def rs : T2TwoRegShiftedReg<
622 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
623 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $ShiftedRm",
Evan Cheng342e3162011-08-30 01:34:54 +0000624 [(set rGPR:$Rd, CPSR, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000625 let Inst{31-27} = 0b11101;
626 let Inst{26-25} = 0b01;
627 let Inst{24-21} = opcod;
628 let Inst{20} = 1; // The S bit.
629 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000630}
631}
632
Evan Chenga67efd12009-06-23 19:39:13 +0000633/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
634/// patterns for a binary operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000635multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode,
636 bit Commutable = 0> {
Evan Chengf49810c2009-06-23 17:48:47 +0000637 // shifted imm
Jim Grosbach663e3392010-08-30 19:49:58 +0000638 // The register-immediate version is re-materializable. This is useful
639 // in particular for taking the address of a local.
640 let isReMaterializable = 1 in {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000641 def ri : T2sTwoRegImm<
Jim Grosbachf0851e52011-09-02 18:14:46 +0000642 (outs rGPR:$Rd), (ins GPRnopc:$Rn, t2_so_imm:$imm), IIC_iALUi,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000643 opc, ".w\t$Rd, $Rn, $imm",
Jim Grosbachf0851e52011-09-02 18:14:46 +0000644 [(set rGPR:$Rd, (opnode GPRnopc:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000645 let Inst{31-27} = 0b11110;
646 let Inst{25} = 0;
647 let Inst{24} = 1;
648 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000649 let Inst{15} = 0;
650 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000651 }
Evan Chengf49810c2009-06-23 17:48:47 +0000652 // 12-bit imm
Jim Grosbach07e9b262010-12-08 23:04:16 +0000653 def ri12 : T2I<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000654 (outs rGPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm), IIC_iALUi,
655 !strconcat(opc, "w"), "\t$Rd, $Rn, $imm",
656 [(set rGPR:$Rd, (opnode GPR:$Rn, imm0_4095:$imm))]> {
Jim Grosbach07e9b262010-12-08 23:04:16 +0000657 bits<4> Rd;
658 bits<4> Rn;
659 bits<12> imm;
Johnny Chend68e1192009-12-15 17:24:14 +0000660 let Inst{31-27} = 0b11110;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000661 let Inst{26} = imm{11};
662 let Inst{25-24} = 0b10;
Johnny Chend68e1192009-12-15 17:24:14 +0000663 let Inst{23-21} = op23_21;
664 let Inst{20} = 0; // The S bit.
Jim Grosbach07e9b262010-12-08 23:04:16 +0000665 let Inst{19-16} = Rn;
Johnny Chend68e1192009-12-15 17:24:14 +0000666 let Inst{15} = 0;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000667 let Inst{14-12} = imm{10-8};
668 let Inst{11-8} = Rd;
669 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000670 }
Evan Chenga67efd12009-06-23 19:39:13 +0000671 // register
Jim Grosbachf0851e52011-09-02 18:14:46 +0000672 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins GPRnopc:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000673 opc, ".w\t$Rd, $Rn, $Rm",
Jim Grosbachf0851e52011-09-02 18:14:46 +0000674 [(set rGPR:$Rd, (opnode GPRnopc:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000675 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000676 let Inst{31-27} = 0b11101;
677 let Inst{26-25} = 0b01;
678 let Inst{24} = 1;
679 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000680 let Inst{14-12} = 0b000; // imm3
681 let Inst{7-6} = 0b00; // imm2
682 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000683 }
Evan Chengf49810c2009-06-23 17:48:47 +0000684 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000685 def rs : T2sTwoRegShiftedReg<
Jim Grosbachf0851e52011-09-02 18:14:46 +0000686 (outs rGPR:$Rd), (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson83da6cd2010-11-14 05:37:38 +0000687 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
Jim Grosbachf0851e52011-09-02 18:14:46 +0000688 [(set rGPR:$Rd, (opnode GPRnopc:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000689 let Inst{31-27} = 0b11101;
Johnny Chend68e1192009-12-15 17:24:14 +0000690 let Inst{26-25} = 0b01;
Johnny Chend248ffb2010-01-08 17:41:33 +0000691 let Inst{24} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000692 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000693 }
Evan Chengf49810c2009-06-23 17:48:47 +0000694}
695
Jim Grosbach6935efc2009-11-24 00:20:27 +0000696/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000697/// for a binary operation that produces a value and use the carry
Jim Grosbach6935efc2009-11-24 00:20:27 +0000698/// bit. It's not predicable.
Evan Cheng342e3162011-08-30 01:34:54 +0000699let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000700multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
701 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000702 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000703 def ri : T2sTwoRegImm<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000704 IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +0000705 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, t2_so_imm:$imm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000706 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000707 let Inst{31-27} = 0b11110;
708 let Inst{25} = 0;
709 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000710 let Inst{15} = 0;
711 }
Evan Chenga67efd12009-06-23 19:39:13 +0000712 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000713 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000714 opc, ".w\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +0000715 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, rGPR:$Rm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000716 Requires<[IsThumb2]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000717 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000718 let Inst{31-27} = 0b11101;
719 let Inst{26-25} = 0b01;
720 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000721 let Inst{14-12} = 0b000; // imm3
722 let Inst{7-6} = 0b00; // imm2
723 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000724 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000725 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000726 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000727 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000728 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
Evan Cheng342e3162011-08-30 01:34:54 +0000729 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000730 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000731 let Inst{31-27} = 0b11101;
732 let Inst{26-25} = 0b01;
733 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000734 }
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000735}
Andrew Trick1c3af772011-04-23 03:55:32 +0000736}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000737
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000738/// T2I_rbin_s_is - Same as T2I_rbin_irs except sets 's' bit and the register
739/// version is not needed since this is only for codegen.
Daniel Dunbar8d66b782011-01-10 15:26:39 +0000740let isCodeGenOnly = 1, Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000741multiclass T2I_rbin_s_is<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000742 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000743 def ri : T2TwoRegImm<
744 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
745 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +0000746 [(set rGPR:$Rd, CPSR, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000747 let Inst{31-27} = 0b11110;
748 let Inst{25} = 0;
749 let Inst{24-21} = opcod;
750 let Inst{20} = 1; // The S bit.
751 let Inst{15} = 0;
752 }
Evan Chengf49810c2009-06-23 17:48:47 +0000753 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000754 def rs : T2TwoRegShiftedReg<
755 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
756 IIC_iALUsi, !strconcat(opc, "s"), "\t$Rd, $Rn, $ShiftedRm",
Evan Cheng342e3162011-08-30 01:34:54 +0000757 [(set rGPR:$Rd, CPSR, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000758 let Inst{31-27} = 0b11101;
759 let Inst{26-25} = 0b01;
760 let Inst{24-21} = opcod;
761 let Inst{20} = 1; // The S bit.
762 }
Evan Chengf49810c2009-06-23 17:48:47 +0000763}
764}
765
Evan Chenga67efd12009-06-23 19:39:13 +0000766/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
767// rotate operation that produces a value.
Jim Grosbach5f25fb02011-09-02 21:28:54 +0000768multiclass T2I_sh_ir<bits<2> opcod, string opc, Operand ty, PatFrag opnode,
769 string baseOpc> {
Evan Chenga67efd12009-06-23 19:39:13 +0000770 // 5-bit imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000771 def ri : T2sTwoRegShiftImm<
Owen Anderson6d746312011-08-08 20:42:17 +0000772 (outs rGPR:$Rd), (ins rGPR:$Rm, ty:$imm), IIC_iMOVsi,
Owen Andersonbb6315d2010-11-15 19:58:36 +0000773 opc, ".w\t$Rd, $Rm, $imm",
Jim Grosbach70939ee2011-08-17 21:51:27 +0000774 [(set rGPR:$Rd, (opnode rGPR:$Rm, (i32 ty:$imm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000775 let Inst{31-27} = 0b11101;
776 let Inst{26-21} = 0b010010;
777 let Inst{19-16} = 0b1111; // Rn
778 let Inst{5-4} = opcod;
779 }
Evan Chenga67efd12009-06-23 19:39:13 +0000780 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000781 def rr : T2sThreeReg<
782 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMOVsr,
783 opc, ".w\t$Rd, $Rn, $Rm",
784 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000785 let Inst{31-27} = 0b11111;
786 let Inst{26-23} = 0b0100;
787 let Inst{22-21} = opcod;
788 let Inst{15-12} = 0b1111;
789 let Inst{7-4} = 0b0000;
790 }
Jim Grosbach5f25fb02011-09-02 21:28:54 +0000791
792 // Optional destination register
793 def : t2InstAlias<!strconcat(opc, "${s}${p}", ".w $Rdn, $imm"),
794 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
795 ty:$imm, pred:$p,
796 cc_out:$s)>;
797 def : t2InstAlias<!strconcat(opc, "${s}${p}", ".w $Rdn, $Rm"),
798 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
799 rGPR:$Rm, pred:$p,
800 cc_out:$s)>;
801
802 // Assembler aliases w/o the ".w" suffix.
803 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $imm"),
804 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rd, rGPR:$Rn,
805 ty:$imm, pred:$p,
806 cc_out:$s)>;
807 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $Rm"),
808 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rd, rGPR:$Rn,
809 rGPR:$Rm, pred:$p,
810 cc_out:$s)>;
811
812 // and with the optional destination operand, too.
813 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $imm"),
814 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
815 ty:$imm, pred:$p,
816 cc_out:$s)>;
817 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $Rm"),
818 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
819 rGPR:$Rm, pred:$p,
820 cc_out:$s)>;
Evan Chenga67efd12009-06-23 19:39:13 +0000821}
Evan Chengf49810c2009-06-23 17:48:47 +0000822
Johnny Chend68e1192009-12-15 17:24:14 +0000823/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Chenga67efd12009-06-23 19:39:13 +0000824/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Chengf49810c2009-06-23 17:48:47 +0000825/// a explicit result, only implicitly set CPSR.
Bill Wendlingf0e132c2010-08-19 00:05:48 +0000826let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000827multiclass T2I_cmp_irs<bits<4> opcod, string opc,
828 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
829 PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000830 // shifted imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000831 def ri : T2OneRegCmpImm<
832 (outs), (ins GPR:$Rn, t2_so_imm:$imm), iii,
833 opc, ".w\t$Rn, $imm",
834 [(opnode GPR:$Rn, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000835 let Inst{31-27} = 0b11110;
836 let Inst{25} = 0;
837 let Inst{24-21} = opcod;
838 let Inst{20} = 1; // The S bit.
839 let Inst{15} = 0;
840 let Inst{11-8} = 0b1111; // Rd
841 }
Evan Chenga67efd12009-06-23 19:39:13 +0000842 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000843 def rr : T2TwoRegCmp<
Owen Andersone732cb02011-08-23 17:37:32 +0000844 (outs), (ins GPR:$Rn, rGPR:$Rm), iir,
845 opc, ".w\t$Rn, $Rm",
846 [(opnode GPR:$Rn, rGPR:$Rm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000847 let Inst{31-27} = 0b11101;
848 let Inst{26-25} = 0b01;
849 let Inst{24-21} = opcod;
850 let Inst{20} = 1; // The S bit.
851 let Inst{14-12} = 0b000; // imm3
852 let Inst{11-8} = 0b1111; // Rd
853 let Inst{7-6} = 0b00; // imm2
854 let Inst{5-4} = 0b00; // type
855 }
Evan Chengf49810c2009-06-23 17:48:47 +0000856 // shifted register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000857 def rs : T2OneRegCmpShiftedReg<
858 (outs), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
859 opc, ".w\t$Rn, $ShiftedRm",
860 [(opnode GPR:$Rn, t2_so_reg:$ShiftedRm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000861 let Inst{31-27} = 0b11101;
862 let Inst{26-25} = 0b01;
863 let Inst{24-21} = opcod;
864 let Inst{20} = 1; // The S bit.
865 let Inst{11-8} = 0b1111; // Rd
866 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000867}
868}
869
Evan Chengf3c21b82009-06-30 02:15:48 +0000870/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000871multiclass T2I_ld<bit signed, bits<2> opcod, string opc,
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000872 InstrItinClass iii, InstrItinClass iis, RegisterClass target,
873 PatFrag opnode> {
874 def i12 : T2Ii12<(outs target:$Rt), (ins t2addrmode_imm12:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000875 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000876 [(set target:$Rt, (opnode t2addrmode_imm12:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000877 let Inst{31-27} = 0b11111;
878 let Inst{26-25} = 0b00;
879 let Inst{24} = signed;
880 let Inst{23} = 1;
881 let Inst{22-21} = opcod;
882 let Inst{20} = 1; // load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000883
Owen Anderson75579f72010-11-29 22:44:32 +0000884 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000885 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000886
Owen Anderson80dd3e02010-11-30 22:45:47 +0000887 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +0000888 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +0000889 let Inst{19-16} = addr{16-13}; // Rn
890 let Inst{23} = addr{12}; // U
891 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000892 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000893 def i8 : T2Ii8 <(outs target:$Rt), (ins t2addrmode_imm8:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000894 opc, "\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000895 [(set target:$Rt, (opnode t2addrmode_imm8:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000896 let Inst{31-27} = 0b11111;
897 let Inst{26-25} = 0b00;
898 let Inst{24} = signed;
899 let Inst{23} = 0;
900 let Inst{22-21} = opcod;
901 let Inst{20} = 1; // load
902 let Inst{11} = 1;
903 // Offset: index==TRUE, wback==FALSE
904 let Inst{10} = 1; // The P bit.
905 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000906
Owen Anderson75579f72010-11-29 22:44:32 +0000907 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000908 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000909
Owen Anderson75579f72010-11-29 22:44:32 +0000910 bits<13> addr;
911 let Inst{19-16} = addr{12-9}; // Rn
912 let Inst{9} = addr{8}; // U
913 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000914 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000915 def s : T2Iso <(outs target:$Rt), (ins t2addrmode_so_reg:$addr), iis,
Owen Anderson75579f72010-11-29 22:44:32 +0000916 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000917 [(set target:$Rt, (opnode t2addrmode_so_reg:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000918 let Inst{31-27} = 0b11111;
919 let Inst{26-25} = 0b00;
920 let Inst{24} = signed;
921 let Inst{23} = 0;
922 let Inst{22-21} = opcod;
923 let Inst{20} = 1; // load
924 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000925
Owen Anderson75579f72010-11-29 22:44:32 +0000926 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000927 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000928
Owen Anderson75579f72010-11-29 22:44:32 +0000929 bits<10> addr;
930 let Inst{19-16} = addr{9-6}; // Rn
931 let Inst{3-0} = addr{5-2}; // Rm
932 let Inst{5-4} = addr{1-0}; // imm
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000933
934 let DecoderMethod = "DecodeT2LoadShift";
Johnny Chend68e1192009-12-15 17:24:14 +0000935 }
Evan Chengbc7deb02010-11-03 05:14:24 +0000936
Owen Anderson971b83b2011-02-08 22:39:40 +0000937 // FIXME: Is the pci variant actually needed?
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000938 def pci : T2Ipc <(outs target:$Rt), (ins t2ldrlabel:$addr), iii,
Owen Anderson971b83b2011-02-08 22:39:40 +0000939 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000940 [(set target:$Rt, (opnode (ARMWrapper tconstpool:$addr)))]> {
Owen Anderson971b83b2011-02-08 22:39:40 +0000941 let isReMaterializable = 1;
942 let Inst{31-27} = 0b11111;
943 let Inst{26-25} = 0b00;
944 let Inst{24} = signed;
945 let Inst{23} = ?; // add = (U == '1')
946 let Inst{22-21} = opcod;
947 let Inst{20} = 1; // load
948 let Inst{19-16} = 0b1111; // Rn
949 bits<4> Rt;
950 bits<12> addr;
951 let Inst{15-12} = Rt{3-0};
952 let Inst{11-0} = addr{11-0};
953 }
Evan Chengf3c21b82009-06-30 02:15:48 +0000954}
955
David Goodwin73b8f162009-06-30 22:11:34 +0000956/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000957multiclass T2I_st<bits<2> opcod, string opc,
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000958 InstrItinClass iii, InstrItinClass iis, RegisterClass target,
959 PatFrag opnode> {
960 def i12 : T2Ii12<(outs), (ins target:$Rt, t2addrmode_imm12:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000961 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000962 [(opnode target:$Rt, t2addrmode_imm12:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000963 let Inst{31-27} = 0b11111;
964 let Inst{26-23} = 0b0001;
965 let Inst{22-21} = opcod;
966 let Inst{20} = 0; // !load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000967
Owen Anderson75579f72010-11-29 22:44:32 +0000968 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000969 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000970
Owen Anderson80dd3e02010-11-30 22:45:47 +0000971 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +0000972 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +0000973 let Inst{19-16} = addr{16-13}; // Rn
974 let Inst{23} = addr{12}; // U
975 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000976 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000977 def i8 : T2Ii8 <(outs), (ins target:$Rt, t2addrmode_imm8:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000978 opc, "\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000979 [(opnode target:$Rt, t2addrmode_imm8:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000980 let Inst{31-27} = 0b11111;
981 let Inst{26-23} = 0b0000;
982 let Inst{22-21} = opcod;
983 let Inst{20} = 0; // !load
984 let Inst{11} = 1;
985 // Offset: index==TRUE, wback==FALSE
986 let Inst{10} = 1; // The P bit.
987 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000988
Owen Anderson75579f72010-11-29 22:44:32 +0000989 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000990 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000991
Owen Anderson75579f72010-11-29 22:44:32 +0000992 bits<13> addr;
993 let Inst{19-16} = addr{12-9}; // Rn
994 let Inst{9} = addr{8}; // U
995 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000996 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000997 def s : T2Iso <(outs), (ins target:$Rt, t2addrmode_so_reg:$addr), iis,
Owen Anderson75579f72010-11-29 22:44:32 +0000998 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000999 [(opnode target:$Rt, t2addrmode_so_reg:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001000 let Inst{31-27} = 0b11111;
1001 let Inst{26-23} = 0b0000;
1002 let Inst{22-21} = opcod;
1003 let Inst{20} = 0; // !load
1004 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001005
Owen Anderson75579f72010-11-29 22:44:32 +00001006 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +00001007 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001008
Owen Anderson75579f72010-11-29 22:44:32 +00001009 bits<10> addr;
1010 let Inst{19-16} = addr{9-6}; // Rn
1011 let Inst{3-0} = addr{5-2}; // Rm
1012 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +00001013 }
David Goodwin73b8f162009-06-30 22:11:34 +00001014}
1015
Evan Cheng0e55fd62010-09-30 01:08:25 +00001016/// T2I_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001017/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001018class T2I_ext_rrot<bits<3> opcod, string opc, PatFrag opnode>
1019 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
1020 opc, ".w\t$Rd, $Rm$rot",
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00001021 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
1022 Requires<[IsThumb2]> {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001023 let Inst{31-27} = 0b11111;
1024 let Inst{26-23} = 0b0100;
1025 let Inst{22-20} = opcod;
1026 let Inst{19-16} = 0b1111; // Rn
1027 let Inst{15-12} = 0b1111;
1028 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001029
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001030 bits<2> rot;
1031 let Inst{5-4} = rot{1-0}; // rotate
Evan Chengd27c9fc2009-07-03 01:43:10 +00001032}
1033
Eli Friedman761fa7a2010-06-24 18:20:04 +00001034// UXTB16 - Requres T2ExtractPack, does not need the .w qualifier.
Jim Grosbach70327412011-07-27 17:48:13 +00001035class T2I_ext_rrot_uxtb16<bits<3> opcod, string opc, PatFrag opnode>
Owen Andersone732cb02011-08-23 17:37:32 +00001036 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot),
1037 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
1038 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001039 Requires<[HasT2ExtractPack, IsThumb2]> {
1040 bits<2> rot;
1041 let Inst{31-27} = 0b11111;
1042 let Inst{26-23} = 0b0100;
1043 let Inst{22-20} = opcod;
1044 let Inst{19-16} = 0b1111; // Rn
1045 let Inst{15-12} = 0b1111;
1046 let Inst{7} = 1;
1047 let Inst{5-4} = rot;
Johnny Chen267124c2010-03-04 22:24:41 +00001048}
1049
Eli Friedman761fa7a2010-06-24 18:20:04 +00001050// SXTB16 - Requres T2ExtractPack, does not need the .w qualifier, no pattern
1051// supported yet.
Jim Grosbach70327412011-07-27 17:48:13 +00001052class T2I_ext_rrot_sxtb16<bits<3> opcod, string opc>
1053 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
1054 opc, "\t$Rd, $Rm$rot", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00001055 Requires<[IsThumb2, HasT2ExtractPack]> {
Jim Grosbach70327412011-07-27 17:48:13 +00001056 bits<2> rot;
1057 let Inst{31-27} = 0b11111;
1058 let Inst{26-23} = 0b0100;
1059 let Inst{22-20} = opcod;
1060 let Inst{19-16} = 0b1111; // Rn
1061 let Inst{15-12} = 0b1111;
1062 let Inst{7} = 1;
1063 let Inst{5-4} = rot;
Johnny Chen93042d12010-03-02 18:14:57 +00001064}
1065
Evan Cheng0e55fd62010-09-30 01:08:25 +00001066/// T2I_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001067/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001068class T2I_exta_rrot<bits<3> opcod, string opc, PatFrag opnode>
1069 : T2ThreeReg<(outs rGPR:$Rd),
1070 (ins rGPR:$Rn, rGPR:$Rm, rot_imm:$rot),
1071 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm$rot",
1072 [(set rGPR:$Rd, (opnode rGPR:$Rn, (rotr rGPR:$Rm,rot_imm:$rot)))]>,
1073 Requires<[HasT2ExtractPack, IsThumb2]> {
1074 bits<2> rot;
1075 let Inst{31-27} = 0b11111;
1076 let Inst{26-23} = 0b0100;
1077 let Inst{22-20} = opcod;
1078 let Inst{15-12} = 0b1111;
1079 let Inst{7} = 1;
1080 let Inst{5-4} = rot;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001081}
1082
Jim Grosbach70327412011-07-27 17:48:13 +00001083class T2I_exta_rrot_np<bits<3> opcod, string opc>
1084 : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm,rot_imm:$rot),
1085 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm$rot", []> {
1086 bits<2> rot;
1087 let Inst{31-27} = 0b11111;
1088 let Inst{26-23} = 0b0100;
1089 let Inst{22-20} = opcod;
1090 let Inst{15-12} = 0b1111;
1091 let Inst{7} = 1;
1092 let Inst{5-4} = rot;
Johnny Chen93042d12010-03-02 18:14:57 +00001093}
1094
Anton Korobeynikov52237112009-06-17 18:13:58 +00001095//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001096// Instructions
1097//===----------------------------------------------------------------------===//
1098
1099//===----------------------------------------------------------------------===//
Evan Chenga09b9ca2009-06-24 23:47:58 +00001100// Miscellaneous Instructions.
1101//
1102
Owen Andersonda663f72010-11-15 21:30:39 +00001103class T2PCOneRegImm<dag oops, dag iops, InstrItinClass itin,
1104 string asm, list<dag> pattern>
1105 : T2XI<oops, iops, itin, asm, pattern> {
1106 bits<4> Rd;
1107 bits<12> label;
Jim Grosbach7a088642010-11-19 17:11:02 +00001108
Jim Grosbach86386922010-12-08 22:10:43 +00001109 let Inst{11-8} = Rd;
Owen Andersonda663f72010-11-15 21:30:39 +00001110 let Inst{26} = label{11};
1111 let Inst{14-12} = label{10-8};
1112 let Inst{7-0} = label{7-0};
1113}
1114
Evan Chenga09b9ca2009-06-24 23:47:58 +00001115// LEApcrel - Load a pc-relative address into a register without offending the
1116// assembler.
Owen Andersona838a252010-12-14 00:36:49 +00001117def t2ADR : T2PCOneRegImm<(outs rGPR:$Rd),
1118 (ins t2adrlabel:$addr, pred:$p),
1119 IIC_iALUi, "adr{$p}.w\t$Rd, #$addr", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001120 let Inst{31-27} = 0b11110;
1121 let Inst{25-24} = 0b10;
1122 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
1123 let Inst{22} = 0;
1124 let Inst{20} = 0;
1125 let Inst{19-16} = 0b1111; // Rn
1126 let Inst{15} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00001127
Owen Andersona838a252010-12-14 00:36:49 +00001128 bits<4> Rd;
1129 bits<13> addr;
1130 let Inst{11-8} = Rd;
1131 let Inst{23} = addr{12};
1132 let Inst{21} = addr{12};
1133 let Inst{26} = addr{11};
1134 let Inst{14-12} = addr{10-8};
1135 let Inst{7-0} = addr{7-0};
Owen Anderson6b8719f2010-12-13 22:51:08 +00001136}
Owen Andersona838a252010-12-14 00:36:49 +00001137
1138let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001139def t2LEApcrel : t2PseudoInst<(outs rGPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001140 4, IIC_iALUi, []>;
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001141def t2LEApcrelJT : t2PseudoInst<(outs rGPR:$Rd),
1142 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001143 4, IIC_iALUi,
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001144 []>;
Evan Chenga09b9ca2009-06-24 23:47:58 +00001145
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001146
Evan Chenga09b9ca2009-06-24 23:47:58 +00001147//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001148// Load / store Instructions.
1149//
1150
Evan Cheng055b0312009-06-29 07:51:04 +00001151// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001152let canFoldAsLoad = 1, isReMaterializable = 1 in
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001153defm t2LDR : T2I_ld<0, 0b10, "ldr", IIC_iLoad_i, IIC_iLoad_si, GPR,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001154 UnOpFrag<(load node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001155
Evan Chengf3c21b82009-06-30 02:15:48 +00001156// Loads with zero extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001157defm t2LDRH : T2I_ld<0, 0b01, "ldrh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001158 rGPR, UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001159defm t2LDRB : T2I_ld<0, 0b00, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001160 rGPR, UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001161
Evan Chengf3c21b82009-06-30 02:15:48 +00001162// Loads with sign extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001163defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001164 rGPR, UnOpFrag<(sextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001165defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001166 rGPR, UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001167
Owen Anderson9d63d902010-12-01 19:18:46 +00001168let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chengf3c21b82009-06-30 02:15:48 +00001169// Load doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001170def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Chenge298ab22009-09-27 09:46:04 +00001171 (ins t2addrmode_imm8s4:$addr),
Owen Anderson9d63d902010-12-01 19:18:46 +00001172 IIC_iLoad_d_i, "ldrd", "\t$Rt, $Rt2, $addr", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001173} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chengf3c21b82009-06-30 02:15:48 +00001174
1175// zextload i1 -> zextload i8
1176def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
1177 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1178def : T2Pat<(zextloadi1 t2addrmode_imm8:$addr),
1179 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1180def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
1181 (t2LDRBs t2addrmode_so_reg:$addr)>;
1182def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
1183 (t2LDRBpci tconstpool:$addr)>;
1184
1185// extload -> zextload
1186// FIXME: Reduce the number of patterns by legalizing extload to zextload
1187// earlier?
1188def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
1189 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1190def : T2Pat<(extloadi1 t2addrmode_imm8:$addr),
1191 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1192def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
1193 (t2LDRBs t2addrmode_so_reg:$addr)>;
1194def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
1195 (t2LDRBpci tconstpool:$addr)>;
1196
1197def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
1198 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1199def : T2Pat<(extloadi8 t2addrmode_imm8:$addr),
1200 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1201def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
1202 (t2LDRBs t2addrmode_so_reg:$addr)>;
1203def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
1204 (t2LDRBpci tconstpool:$addr)>;
1205
1206def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
1207 (t2LDRHi12 t2addrmode_imm12:$addr)>;
1208def : T2Pat<(extloadi16 t2addrmode_imm8:$addr),
1209 (t2LDRHi8 t2addrmode_imm8:$addr)>;
1210def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
1211 (t2LDRHs t2addrmode_so_reg:$addr)>;
1212def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
1213 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng055b0312009-06-29 07:51:04 +00001214
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001215// FIXME: The destination register of the loads and stores can't be PC, but
1216// can be SP. We need another regclass (similar to rGPR) to represent
1217// that. Not a pressing issue since these are selected manually,
1218// not via pattern.
1219
Evan Chenge88d5ce2009-07-02 07:28:31 +00001220// Indexed loads
Owen Anderson6af50f72010-11-30 00:14:31 +00001221
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001222let mayLoad = 1, neverHasSideEffects = 1 in {
Owen Anderson6b0fa632010-12-09 02:56:12 +00001223def t2LDR_PRE : T2Iidxldst<0, 0b10, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001224 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001225 AddrModeT2_i8, IndexModePre, IIC_iLoad_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001226 "ldr", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001227 []>;
1228
Owen Anderson6b0fa632010-12-09 02:56:12 +00001229def t2LDR_POST : T2Iidxldst<0, 0b10, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1230 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001231 AddrModeT2_i8, IndexModePost, IIC_iLoad_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001232 "ldr", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001233 []>;
1234
Owen Anderson6b0fa632010-12-09 02:56:12 +00001235def t2LDRB_PRE : T2Iidxldst<0, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001236 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001237 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001238 "ldrb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001239 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001240def t2LDRB_POST : T2Iidxldst<0, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1241 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001242 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001243 "ldrb", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001244 []>;
1245
Owen Anderson6b0fa632010-12-09 02:56:12 +00001246def t2LDRH_PRE : T2Iidxldst<0, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001247 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001248 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001249 "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001250 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001251def t2LDRH_POST : T2Iidxldst<0, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1252 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001253 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001254 "ldrh", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001255 []>;
1256
Owen Anderson6b0fa632010-12-09 02:56:12 +00001257def t2LDRSB_PRE : T2Iidxldst<1, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001258 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001259 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001260 "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001261 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001262def t2LDRSB_POST : T2Iidxldst<1, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1263 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001264 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001265 "ldrsb", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001266 []>;
1267
Owen Anderson6b0fa632010-12-09 02:56:12 +00001268def t2LDRSH_PRE : T2Iidxldst<1, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001269 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001270 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001271 "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001272 []>;
Owen Anderson2379fc22011-08-22 23:22:05 +00001273def t2LDRSH_POST : T2Iidxldst<1, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn),
Owen Anderson6b0fa632010-12-09 02:56:12 +00001274 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001275 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson2379fc22011-08-22 23:22:05 +00001276 "ldrsh", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001277 []>;
Jim Grosbach7a088642010-11-19 17:11:02 +00001278} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng4fbb9962009-07-02 23:16:11 +00001279
Johnny Chene54a3ef2010-03-03 18:45:36 +00001280// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110) and are
1281// for disassembly only.
1282// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001283class T2IldT<bit signed, bits<2> type, string opc, InstrItinClass ii>
Johnny Chen471d73d2011-04-13 21:04:32 +00001284 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001285 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001286 let Inst{31-27} = 0b11111;
1287 let Inst{26-25} = 0b00;
1288 let Inst{24} = signed;
1289 let Inst{23} = 0;
1290 let Inst{22-21} = type;
1291 let Inst{20} = 1; // load
1292 let Inst{11} = 1;
1293 let Inst{10-8} = 0b110; // PUW.
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001294
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001295 bits<4> Rt;
1296 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001297 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001298 let Inst{19-16} = addr{12-9};
1299 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001300}
1301
Evan Cheng0e55fd62010-09-30 01:08:25 +00001302def t2LDRT : T2IldT<0, 0b10, "ldrt", IIC_iLoad_i>;
1303def t2LDRBT : T2IldT<0, 0b00, "ldrbt", IIC_iLoad_bh_i>;
1304def t2LDRHT : T2IldT<0, 0b01, "ldrht", IIC_iLoad_bh_i>;
1305def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt", IIC_iLoad_bh_i>;
1306def t2LDRSHT : T2IldT<1, 0b01, "ldrsht", IIC_iLoad_bh_i>;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001307
David Goodwin73b8f162009-06-30 22:11:34 +00001308// Store
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001309defm t2STR :T2I_st<0b10,"str", IIC_iStore_i, IIC_iStore_si, GPR,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001310 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001311defm t2STRB:T2I_st<0b00,"strb", IIC_iStore_bh_i, IIC_iStore_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001312 rGPR, BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001313defm t2STRH:T2I_st<0b01,"strh", IIC_iStore_bh_i, IIC_iStore_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001314 rGPR, BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwin73b8f162009-06-30 22:11:34 +00001315
David Goodwin6647cea2009-06-30 22:50:01 +00001316// Store doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001317let mayLoad = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001318def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001319 (ins GPR:$Rt, GPR:$Rt2, t2addrmode_imm8s4:$addr),
1320 IIC_iStore_d_r, "strd", "\t$Rt, $Rt2, $addr", []>;
David Goodwin6647cea2009-06-30 22:50:01 +00001321
Evan Cheng6d94f112009-07-03 00:06:39 +00001322// Indexed stores
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001323def t2STR_PRE : T2Iidxldst<0, 0b10, 0, 1, (outs GPRnopc:$base_wb),
1324 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001325 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001326 "str", "\t$Rt, [$Rn, $addr]!",
1327 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001328 [(set GPRnopc:$base_wb,
1329 (pre_store rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001330
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001331def t2STR_POST : T2Iidxldst<0, 0b10, 0, 0, (outs GPRnopc:$base_wb),
1332 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001333 AddrModeT2_i8, IndexModePost, IIC_iStore_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001334 "str", "\t$Rt, [$Rn], $addr",
1335 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001336 [(set GPRnopc:$base_wb,
1337 (post_store rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001338
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001339def t2STRH_PRE : T2Iidxldst<0, 0b01, 0, 1, (outs GPRnopc:$base_wb),
1340 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001341 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001342 "strh", "\t$Rt, [$Rn, $addr]!",
1343 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001344 [(set GPRnopc:$base_wb,
1345 (pre_truncsti16 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001346
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001347def t2STRH_POST : T2Iidxldst<0, 0b01, 0, 0, (outs GPRnopc:$base_wb),
1348 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001349 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001350 "strh", "\t$Rt, [$Rn], $addr",
1351 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001352 [(set GPRnopc:$base_wb,
1353 (post_truncsti16 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001354
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001355def t2STRB_PRE : T2Iidxldst<0, 0b00, 0, 1, (outs GPRnopc:$base_wb),
1356 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001357 AddrModeT2_i8, IndexModePre, IIC_iStore_bh_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001358 "strb", "\t$Rt, [$Rn, $addr]!",
1359 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001360 [(set GPRnopc:$base_wb,
1361 (pre_truncsti8 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001362
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001363def t2STRB_POST : T2Iidxldst<0, 0b00, 0, 0, (outs GPRnopc:$base_wb),
1364 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001365 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001366 "strb", "\t$Rt, [$Rn], $addr",
1367 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001368 [(set GPRnopc:$base_wb,
1369 (post_truncsti8 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001370
Johnny Chene54a3ef2010-03-03 18:45:36 +00001371// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly
1372// only.
1373// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001374class T2IstT<bits<2> type, string opc, InstrItinClass ii>
Johnny Chen471d73d2011-04-13 21:04:32 +00001375 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001376 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001377 let Inst{31-27} = 0b11111;
1378 let Inst{26-25} = 0b00;
1379 let Inst{24} = 0; // not signed
1380 let Inst{23} = 0;
1381 let Inst{22-21} = type;
1382 let Inst{20} = 0; // store
1383 let Inst{11} = 1;
1384 let Inst{10-8} = 0b110; // PUW
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001385
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001386 bits<4> Rt;
1387 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001388 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001389 let Inst{19-16} = addr{12-9};
1390 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001391}
1392
Evan Cheng0e55fd62010-09-30 01:08:25 +00001393def t2STRT : T2IstT<0b10, "strt", IIC_iStore_i>;
1394def t2STRBT : T2IstT<0b00, "strbt", IIC_iStore_bh_i>;
1395def t2STRHT : T2IstT<0b01, "strht", IIC_iStore_bh_i>;
David Goodwind1fa1202009-07-01 00:01:13 +00001396
Johnny Chenae1757b2010-03-11 01:13:36 +00001397// ldrd / strd pre / post variants
1398// For disassembly only.
1399
Owen Anderson14c903a2011-08-04 23:18:05 +00001400def t2LDRD_PRE : T2Ii8s4Tied<1, 1, 1,
1401 (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001402 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Owen Anderson9d63d902010-12-01 19:18:46 +00001403 "ldrd", "\t$Rt, $Rt2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001404
Owen Anderson14c903a2011-08-04 23:18:05 +00001405def t2LDRD_POST : T2Ii8s4Tied<0, 1, 1,
1406 (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001407 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Owen Anderson9d63d902010-12-01 19:18:46 +00001408 "ldrd", "\t$Rt, $Rt2, [$base], $imm", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001409
Owen Anderson14c903a2011-08-04 23:18:05 +00001410def t2STRD_PRE : T2Ii8s4Tied<1, 1, 0, (outs GPR:$wb),
Johnny Chen6e3ccc32011-04-13 16:56:08 +00001411 (ins rGPR:$Rt, rGPR:$Rt2, GPR:$base, t2am_imm8s4_offset:$imm),
Owen Anderson9d63d902010-12-01 19:18:46 +00001412 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001413
Owen Anderson14c903a2011-08-04 23:18:05 +00001414def t2STRD_POST : T2Ii8s4Tied<0, 1, 0, (outs GPR:$wb),
Johnny Chen6e3ccc32011-04-13 16:56:08 +00001415 (ins rGPR:$Rt, rGPR:$Rt2, GPR:$base, t2am_imm8s4_offset:$imm),
Owen Anderson9d63d902010-12-01 19:18:46 +00001416 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, [$base], $imm", []>;
Evan Cheng2889cce2009-07-03 00:18:36 +00001417
Johnny Chen0635fc52010-03-04 17:40:44 +00001418// T2Ipl (Preload Data/Instruction) signals the memory system of possible future
1419// data/instruction access. These are for disassembly only.
Evan Chengdfed19f2010-11-03 06:34:55 +00001420// instr_write is inverted for Thumb mode: (prefetch 3) -> (preload 0),
1421// (prefetch 1) -> (preload 2), (prefetch 2) -> (preload 1).
Evan Cheng416941d2010-11-04 05:19:35 +00001422multiclass T2Ipl<bits<1> write, bits<1> instr, string opc> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001423
Evan Chengdfed19f2010-11-03 06:34:55 +00001424 def i12 : T2Ii12<(outs), (ins t2addrmode_imm12:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001425 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001426 [(ARMPreload t2addrmode_imm12:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001427 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001428 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001429 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001430 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001431 let Inst{20} = 1;
1432 let Inst{15-12} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001433
Owen Anderson80dd3e02010-11-30 22:45:47 +00001434 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +00001435 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +00001436 let Inst{19-16} = addr{16-13}; // Rn
1437 let Inst{23} = addr{12}; // U
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001438 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chen0635fc52010-03-04 17:40:44 +00001439 }
1440
Evan Chengdfed19f2010-11-03 06:34:55 +00001441 def i8 : T2Ii8<(outs), (ins t2addrmode_imm8:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001442 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001443 [(ARMPreload t2addrmode_imm8:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001444 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001445 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001446 let Inst{23} = 0; // U = 0
1447 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001448 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001449 let Inst{20} = 1;
1450 let Inst{15-12} = 0b1111;
1451 let Inst{11-8} = 0b1100;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001452
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001453 bits<13> addr;
1454 let Inst{19-16} = addr{12-9}; // Rn
1455 let Inst{7-0} = addr{7-0}; // imm8
Johnny Chen0635fc52010-03-04 17:40:44 +00001456 }
1457
Evan Chengdfed19f2010-11-03 06:34:55 +00001458 def s : T2Iso<(outs), (ins t2addrmode_so_reg:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001459 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001460 [(ARMPreload t2addrmode_so_reg:$addr, (i32 write), (i32 instr))]> {
Evan Chengbc7deb02010-11-03 05:14:24 +00001461 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001462 let Inst{24} = instr;
Evan Chengbc7deb02010-11-03 05:14:24 +00001463 let Inst{23} = 0; // add = TRUE for T1
1464 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001465 let Inst{21} = write;
Evan Chengbc7deb02010-11-03 05:14:24 +00001466 let Inst{20} = 1;
1467 let Inst{15-12} = 0b1111;
1468 let Inst{11-6} = 0000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001469
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001470 bits<10> addr;
1471 let Inst{19-16} = addr{9-6}; // Rn
1472 let Inst{3-0} = addr{5-2}; // Rm
1473 let Inst{5-4} = addr{1-0}; // imm2
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001474
1475 let DecoderMethod = "DecodeT2LoadShift";
Evan Chengbc7deb02010-11-03 05:14:24 +00001476 }
Johnny Chen0635fc52010-03-04 17:40:44 +00001477}
1478
Evan Cheng416941d2010-11-04 05:19:35 +00001479defm t2PLD : T2Ipl<0, 0, "pld">, Requires<[IsThumb2]>;
1480defm t2PLDW : T2Ipl<1, 0, "pldw">, Requires<[IsThumb2,HasV7,HasMP]>;
1481defm t2PLI : T2Ipl<0, 1, "pli">, Requires<[IsThumb2,HasV7]>;
Johnny Chen0635fc52010-03-04 17:40:44 +00001482
Evan Cheng2889cce2009-07-03 00:18:36 +00001483//===----------------------------------------------------------------------===//
1484// Load / store multiple Instructions.
1485//
1486
Bill Wendling6c470b82010-11-13 09:09:38 +00001487multiclass thumb2_ldst_mult<string asm, InstrItinClass itin,
1488 InstrItinClass itin_upd, bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001489 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001490 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001491 itin, !strconcat(asm, "ia${p}.w\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001492 bits<4> Rn;
1493 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001494
Bill Wendling6c470b82010-11-13 09:09:38 +00001495 let Inst{31-27} = 0b11101;
1496 let Inst{26-25} = 0b00;
1497 let Inst{24-23} = 0b01; // Increment After
1498 let Inst{22} = 0;
1499 let Inst{21} = 0; // No writeback
1500 let Inst{20} = L_bit;
1501 let Inst{19-16} = Rn;
1502 let Inst{15-0} = regs;
1503 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001504 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001505 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001506 itin_upd, !strconcat(asm, "ia${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001507 bits<4> Rn;
1508 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001509
Bill Wendling6c470b82010-11-13 09:09:38 +00001510 let Inst{31-27} = 0b11101;
1511 let Inst{26-25} = 0b00;
1512 let Inst{24-23} = 0b01; // Increment After
1513 let Inst{22} = 0;
1514 let Inst{21} = 1; // Writeback
1515 let Inst{20} = L_bit;
1516 let Inst{19-16} = Rn;
1517 let Inst{15-0} = regs;
1518 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001519 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001520 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1521 itin, !strconcat(asm, "db${p}.w\t$Rn, $regs"), []> {
1522 bits<4> Rn;
1523 bits<16> regs;
1524
1525 let Inst{31-27} = 0b11101;
1526 let Inst{26-25} = 0b00;
1527 let Inst{24-23} = 0b10; // Decrement Before
1528 let Inst{22} = 0;
1529 let Inst{21} = 0; // No writeback
1530 let Inst{20} = L_bit;
1531 let Inst{19-16} = Rn;
1532 let Inst{15-0} = regs;
1533 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001534 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001535 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1536 itin_upd, !strconcat(asm, "db${p}.w\t$Rn, $regs"), "$Rn = $wb", []> {
1537 bits<4> Rn;
1538 bits<16> regs;
1539
1540 let Inst{31-27} = 0b11101;
1541 let Inst{26-25} = 0b00;
1542 let Inst{24-23} = 0b10; // Decrement Before
1543 let Inst{22} = 0;
1544 let Inst{21} = 1; // Writeback
1545 let Inst{20} = L_bit;
1546 let Inst{19-16} = Rn;
1547 let Inst{15-0} = regs;
1548 }
1549}
1550
Bill Wendlingc93989a2010-11-13 11:20:05 +00001551let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001552
1553let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1554defm t2LDM : thumb2_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, 1>;
1555
1556let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1557defm t2STM : thumb2_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu, 0>;
1558
1559} // neverHasSideEffects
1560
Bob Wilson815baeb2010-03-13 01:08:20 +00001561
Evan Cheng9cb9e672009-06-27 02:26:13 +00001562//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001563// Move Instructions.
1564//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001565
Evan Chengf49810c2009-06-23 17:48:47 +00001566let neverHasSideEffects = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001567def t2MOVr : T2sTwoReg<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVr,
1568 "mov", ".w\t$Rd, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001569 let Inst{31-27} = 0b11101;
1570 let Inst{26-25} = 0b01;
1571 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001572 let Inst{19-16} = 0b1111; // Rn
1573 let Inst{14-12} = 0b000;
1574 let Inst{7-4} = 0b0000;
1575}
Evan Chengf49810c2009-06-23 17:48:47 +00001576
Evan Cheng5adb66a2009-09-28 09:14:39 +00001577// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
Evan Chengc4af4632010-11-17 20:13:28 +00001578let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1,
1579 AddedComplexity = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001580def t2MOVi : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), IIC_iMOVi,
1581 "mov", ".w\t$Rd, $imm",
1582 [(set rGPR:$Rd, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001583 let Inst{31-27} = 0b11110;
1584 let Inst{25} = 0;
1585 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001586 let Inst{19-16} = 0b1111; // Rn
1587 let Inst{15} = 0;
1588}
David Goodwin83b35932009-06-26 16:10:07 +00001589
Jim Grosbacha33b31b2011-08-22 18:04:24 +00001590def : t2InstAlias<"mov${s}${p} $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1591 pred:$p, cc_out:$s)>;
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00001592
Evan Chengc4af4632010-11-17 20:13:28 +00001593let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00001594def t2MOVi16 : T2I<(outs rGPR:$Rd), (ins imm0_65535_expr:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001595 "movw", "\t$Rd, $imm",
1596 [(set rGPR:$Rd, imm0_65535:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001597 let Inst{31-27} = 0b11110;
1598 let Inst{25} = 1;
1599 let Inst{24-21} = 0b0010;
1600 let Inst{20} = 0; // The S bit.
1601 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001602
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001603 bits<4> Rd;
1604 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001605
Jim Grosbach86386922010-12-08 22:10:43 +00001606 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001607 let Inst{19-16} = imm{15-12};
1608 let Inst{26} = imm{11};
1609 let Inst{14-12} = imm{10-8};
1610 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001611}
Evan Chengf49810c2009-06-23 17:48:47 +00001612
Evan Cheng53519f02011-01-21 18:55:51 +00001613def t2MOVi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001614 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1615
1616let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00001617def t2MOVTi16 : T2I<(outs rGPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00001618 (ins rGPR:$src, imm0_65535_expr:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001619 "movt", "\t$Rd, $imm",
1620 [(set rGPR:$Rd,
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001621 (or (and rGPR:$src, 0xffff), lo16AllZero:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001622 let Inst{31-27} = 0b11110;
1623 let Inst{25} = 1;
1624 let Inst{24-21} = 0b0110;
1625 let Inst{20} = 0; // The S bit.
1626 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001627
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001628 bits<4> Rd;
1629 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001630
Jim Grosbach86386922010-12-08 22:10:43 +00001631 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001632 let Inst{19-16} = imm{15-12};
1633 let Inst{26} = imm{11};
1634 let Inst{14-12} = imm{10-8};
1635 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001636}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001637
Evan Cheng53519f02011-01-21 18:55:51 +00001638def t2MOVTi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001639 (ins rGPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1640} // Constraints
1641
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001642def : T2Pat<(or rGPR:$src, 0xffff0000), (t2MOVTi16 rGPR:$src, 0xffff)>;
Evan Cheng20956592009-10-21 08:15:52 +00001643
Anton Korobeynikov52237112009-06-17 18:13:58 +00001644//===----------------------------------------------------------------------===//
Evan Chengd27c9fc2009-07-03 01:43:10 +00001645// Extend Instructions.
1646//
1647
1648// Sign extenders
1649
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001650def t2SXTB : T2I_ext_rrot<0b100, "sxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001651 UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001652def t2SXTH : T2I_ext_rrot<0b000, "sxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001653 UnOpFrag<(sext_inreg node:$Src, i16)>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001654def t2SXTB16 : T2I_ext_rrot_sxtb16<0b010, "sxtb16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001655
Jim Grosbach70327412011-07-27 17:48:13 +00001656def t2SXTAB : T2I_exta_rrot<0b100, "sxtab",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001657 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001658def t2SXTAH : T2I_exta_rrot<0b000, "sxtah",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001659 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001660def t2SXTAB16 : T2I_exta_rrot_np<0b010, "sxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001661
Jim Grosbach70327412011-07-27 17:48:13 +00001662// TODO: SXT(A){B|H}16
Evan Chengd27c9fc2009-07-03 01:43:10 +00001663
1664// Zero extenders
1665
1666let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001667def t2UXTB : T2I_ext_rrot<0b101, "uxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001668 UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001669def t2UXTH : T2I_ext_rrot<0b001, "uxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001670 UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001671def t2UXTB16 : T2I_ext_rrot_uxtb16<0b011, "uxtb16",
Johnny Chend68e1192009-12-15 17:24:14 +00001672 UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001673
Jim Grosbach79464942010-07-28 23:17:45 +00001674// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1675// The transformation should probably be done as a combiner action
1676// instead so we can include a check for masking back in the upper
1677// eight bits of the source into the lower eight bits of the result.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001678//def : T2Pat<(and (shl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach70327412011-07-27 17:48:13 +00001679// (t2UXTB16 rGPR:$Src, 3)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001680// Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001681def : T2Pat<(and (srl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach70327412011-07-27 17:48:13 +00001682 (t2UXTB16 rGPR:$Src, 1)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001683 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001684
Jim Grosbach70327412011-07-27 17:48:13 +00001685def t2UXTAB : T2I_exta_rrot<0b101, "uxtab",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001686 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001687def t2UXTAH : T2I_exta_rrot<0b001, "uxtah",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001688 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001689def t2UXTAB16 : T2I_exta_rrot_np<0b011, "uxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001690}
1691
1692//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001693// Arithmetic Instructions.
1694//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001695
Johnny Chend68e1192009-12-15 17:24:14 +00001696defm t2ADD : T2I_bin_ii12rs<0b000, "add",
1697 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
1698defm t2SUB : T2I_bin_ii12rs<0b101, "sub",
1699 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001700
Evan Chengf49810c2009-06-23 17:48:47 +00001701// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Johnny Chend68e1192009-12-15 17:24:14 +00001702defm t2ADDS : T2I_bin_s_irs <0b1000, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001703 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Evan Cheng342e3162011-08-30 01:34:54 +00001704 BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001705defm t2SUBS : T2I_bin_s_irs <0b1101, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001706 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Evan Cheng342e3162011-08-30 01:34:54 +00001707 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001708
Evan Cheng37fefc22011-08-30 19:09:48 +00001709let hasPostISelHook = 1 in {
Johnny Chend68e1192009-12-15 17:24:14 +00001710defm t2ADC : T2I_adde_sube_irs<0b1010, "adc",
Evan Cheng342e3162011-08-30 01:34:54 +00001711 BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001712defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc",
Evan Cheng342e3162011-08-30 01:34:54 +00001713 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>>;
Evan Cheng37fefc22011-08-30 19:09:48 +00001714}
Evan Chengf49810c2009-06-23 17:48:47 +00001715
David Goodwin752aa7d2009-07-27 16:39:05 +00001716// RSB
Bob Wilson20d8e4e2010-08-13 23:24:25 +00001717defm t2RSB : T2I_rbin_irs <0b1110, "rsb",
Johnny Chend68e1192009-12-15 17:24:14 +00001718 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
1719defm t2RSBS : T2I_rbin_s_is <0b1110, "rsb",
Evan Cheng342e3162011-08-30 01:34:54 +00001720 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001721
1722// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001723// The assume-no-carry-in form uses the negation of the input since add/sub
1724// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1725// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1726// details.
1727// The AddedComplexity preferences the first variant over the others since
1728// it can be shrunk to a 16-bit wide encoding, while the others cannot.
Evan Chengfa2ea1a2009-08-04 01:41:15 +00001729let AddedComplexity = 1 in
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001730def : T2Pat<(add GPR:$src, imm0_255_neg:$imm),
1731 (t2SUBri GPR:$src, imm0_255_neg:$imm)>;
1732def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
1733 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
1734def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
1735 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
1736let AddedComplexity = 1 in
Evan Cheng342e3162011-08-30 01:34:54 +00001737def : T2Pat<(ARMaddc rGPR:$src, imm0_255_neg:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001738 (t2SUBSri rGPR:$src, imm0_255_neg:$imm)>;
Evan Cheng342e3162011-08-30 01:34:54 +00001739def : T2Pat<(ARMaddc rGPR:$src, t2_so_imm_neg:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001740 (t2SUBSri rGPR:$src, t2_so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001741// The with-carry-in form matches bitwise not instead of the negation.
1742// Effectively, the inverse interpretation of the carry flag already accounts
1743// for part of the negation.
1744let AddedComplexity = 1 in
Evan Cheng342e3162011-08-30 01:34:54 +00001745def : T2Pat<(ARMadde rGPR:$src, imm0_255_not:$imm, CPSR),
Andrew Trick1c3af772011-04-23 03:55:32 +00001746 (t2SBCri rGPR:$src, imm0_255_not:$imm)>;
Evan Cheng342e3162011-08-30 01:34:54 +00001747def : T2Pat<(ARMadde rGPR:$src, t2_so_imm_not:$imm, CPSR),
Andrew Trick1c3af772011-04-23 03:55:32 +00001748 (t2SBCri rGPR:$src, t2_so_imm_not:$imm)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001749
Johnny Chen93042d12010-03-02 18:14:57 +00001750// Select Bytes -- for disassembly only
1751
Owen Andersonc7373f82010-11-30 20:00:01 +00001752def t2SEL : T2ThreeReg<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00001753 NoItinerary, "sel", "\t$Rd, $Rn, $Rm", []>,
1754 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001755 let Inst{31-27} = 0b11111;
1756 let Inst{26-24} = 0b010;
1757 let Inst{23} = 0b1;
1758 let Inst{22-20} = 0b010;
1759 let Inst{15-12} = 0b1111;
1760 let Inst{7} = 0b1;
1761 let Inst{6-4} = 0b000;
1762}
1763
Johnny Chenadc77332010-02-26 22:04:29 +00001764// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
1765// And Miscellaneous operations -- for disassembly only
Nate Begeman692433b2010-07-29 17:56:55 +00001766class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001767 list<dag> pat = [/* For disassembly only; pattern left blank */],
1768 dag iops = (ins rGPR:$Rn, rGPR:$Rm),
1769 string asm = "\t$Rd, $Rn, $Rm">
Jim Grosbacha7603982011-07-01 21:12:19 +00001770 : T2I<(outs rGPR:$Rd), iops, NoItinerary, opc, asm, pat>,
1771 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001772 let Inst{31-27} = 0b11111;
1773 let Inst{26-23} = 0b0101;
1774 let Inst{22-20} = op22_20;
1775 let Inst{15-12} = 0b1111;
1776 let Inst{7-4} = op7_4;
Jim Grosbach7a088642010-11-19 17:11:02 +00001777
Owen Anderson46c478e2010-11-17 19:57:38 +00001778 bits<4> Rd;
1779 bits<4> Rn;
1780 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001781
Jim Grosbach86386922010-12-08 22:10:43 +00001782 let Inst{11-8} = Rd;
1783 let Inst{19-16} = Rn;
1784 let Inst{3-0} = Rm;
Johnny Chenadc77332010-02-26 22:04:29 +00001785}
1786
1787// Saturating add/subtract -- for disassembly only
1788
Nate Begeman692433b2010-07-29 17:56:55 +00001789def t2QADD : T2I_pam<0b000, 0b1000, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001790 [(set rGPR:$Rd, (int_arm_qadd rGPR:$Rn, rGPR:$Rm))],
1791 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001792def t2QADD16 : T2I_pam<0b001, 0b0001, "qadd16">;
1793def t2QADD8 : T2I_pam<0b000, 0b0001, "qadd8">;
1794def t2QASX : T2I_pam<0b010, 0b0001, "qasx">;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001795def t2QDADD : T2I_pam<0b000, 0b1001, "qdadd", [],
1796 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
1797def t2QDSUB : T2I_pam<0b000, 0b1011, "qdsub", [],
1798 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001799def t2QSAX : T2I_pam<0b110, 0b0001, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001800def t2QSUB : T2I_pam<0b000, 0b1010, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001801 [(set rGPR:$Rd, (int_arm_qsub rGPR:$Rn, rGPR:$Rm))],
1802 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001803def t2QSUB16 : T2I_pam<0b101, 0b0001, "qsub16">;
1804def t2QSUB8 : T2I_pam<0b100, 0b0001, "qsub8">;
1805def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">;
1806def t2UQADD8 : T2I_pam<0b000, 0b0101, "uqadd8">;
1807def t2UQASX : T2I_pam<0b010, 0b0101, "uqasx">;
1808def t2UQSAX : T2I_pam<0b110, 0b0101, "uqsax">;
1809def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">;
1810def t2UQSUB8 : T2I_pam<0b100, 0b0101, "uqsub8">;
1811
1812// Signed/Unsigned add/subtract -- for disassembly only
1813
1814def t2SASX : T2I_pam<0b010, 0b0000, "sasx">;
1815def t2SADD16 : T2I_pam<0b001, 0b0000, "sadd16">;
1816def t2SADD8 : T2I_pam<0b000, 0b0000, "sadd8">;
1817def t2SSAX : T2I_pam<0b110, 0b0000, "ssax">;
1818def t2SSUB16 : T2I_pam<0b101, 0b0000, "ssub16">;
1819def t2SSUB8 : T2I_pam<0b100, 0b0000, "ssub8">;
1820def t2UASX : T2I_pam<0b010, 0b0100, "uasx">;
1821def t2UADD16 : T2I_pam<0b001, 0b0100, "uadd16">;
1822def t2UADD8 : T2I_pam<0b000, 0b0100, "uadd8">;
1823def t2USAX : T2I_pam<0b110, 0b0100, "usax">;
1824def t2USUB16 : T2I_pam<0b101, 0b0100, "usub16">;
1825def t2USUB8 : T2I_pam<0b100, 0b0100, "usub8">;
1826
1827// Signed/Unsigned halving add/subtract -- for disassembly only
1828
1829def t2SHASX : T2I_pam<0b010, 0b0010, "shasx">;
1830def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">;
1831def t2SHADD8 : T2I_pam<0b000, 0b0010, "shadd8">;
1832def t2SHSAX : T2I_pam<0b110, 0b0010, "shsax">;
1833def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">;
1834def t2SHSUB8 : T2I_pam<0b100, 0b0010, "shsub8">;
1835def t2UHASX : T2I_pam<0b010, 0b0110, "uhasx">;
1836def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">;
1837def t2UHADD8 : T2I_pam<0b000, 0b0110, "uhadd8">;
1838def t2UHSAX : T2I_pam<0b110, 0b0110, "uhsax">;
1839def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">;
1840def t2UHSUB8 : T2I_pam<0b100, 0b0110, "uhsub8">;
1841
Owen Anderson821752e2010-11-18 20:32:18 +00001842// Helper class for disassembly only
1843// A6.3.16 & A6.3.17
1844// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
1845class T2ThreeReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1846 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1847 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
1848 let Inst{31-27} = 0b11111;
1849 let Inst{26-24} = 0b011;
1850 let Inst{23} = long;
1851 let Inst{22-20} = op22_20;
1852 let Inst{7-4} = op7_4;
1853}
1854
1855class T2FourReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1856 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1857 : T2FourReg<oops, iops, itin, opc, asm, pattern> {
1858 let Inst{31-27} = 0b11111;
1859 let Inst{26-24} = 0b011;
1860 let Inst{23} = long;
1861 let Inst{22-20} = op22_20;
1862 let Inst{7-4} = op7_4;
1863}
1864
Johnny Chenadc77332010-02-26 22:04:29 +00001865// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
1866
Owen Anderson821752e2010-11-18 20:32:18 +00001867def t2USAD8 : T2ThreeReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
1868 (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00001869 NoItinerary, "usad8", "\t$Rd, $Rn, $Rm", []>,
1870 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001871 let Inst{15-12} = 0b1111;
1872}
Owen Anderson821752e2010-11-18 20:32:18 +00001873def t2USADA8 : T2FourReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
Jim Grosbach7a088642010-11-19 17:11:02 +00001874 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), NoItinerary,
Jim Grosbacha7603982011-07-01 21:12:19 +00001875 "usada8", "\t$Rd, $Rn, $Rm, $Ra", []>,
1876 Requires<[IsThumb2, HasThumb2DSP]>;
Johnny Chenadc77332010-02-26 22:04:29 +00001877
1878// Signed/Unsigned saturate -- for disassembly only
1879
Owen Anderson46c478e2010-11-17 19:57:38 +00001880class T2SatI<dag oops, dag iops, InstrItinClass itin,
1881 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00001882 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson46c478e2010-11-17 19:57:38 +00001883 bits<4> Rd;
1884 bits<4> Rn;
1885 bits<5> sat_imm;
1886 bits<7> sh;
Jim Grosbach7a088642010-11-19 17:11:02 +00001887
Jim Grosbach86386922010-12-08 22:10:43 +00001888 let Inst{11-8} = Rd;
1889 let Inst{19-16} = Rn;
Jim Grosbach580f4a92011-07-25 22:20:28 +00001890 let Inst{4-0} = sat_imm;
1891 let Inst{21} = sh{5};
Owen Anderson46c478e2010-11-17 19:57:38 +00001892 let Inst{14-12} = sh{4-2};
1893 let Inst{7-6} = sh{1-0};
1894}
1895
Owen Andersonc7373f82010-11-30 20:00:01 +00001896def t2SSAT: T2SatI<
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00001897 (outs rGPR:$Rd), (ins imm1_32:$sat_imm, rGPR:$Rn, shift_imm:$sh),
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00001898 NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh",
1899 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001900 let Inst{31-27} = 0b11110;
1901 let Inst{25-22} = 0b1100;
1902 let Inst{20} = 0;
1903 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001904}
1905
Owen Andersonc7373f82010-11-30 20:00:01 +00001906def t2SSAT16: T2SatI<
Jim Grosbachf4943352011-07-25 23:09:14 +00001907 (outs rGPR:$Rd), (ins imm1_16:$sat_imm, rGPR:$Rn), NoItinerary,
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00001908 "ssat16", "\t$Rd, $sat_imm, $Rn",
Jim Grosbacha7603982011-07-01 21:12:19 +00001909 [/* For disassembly only; pattern left blank */]>,
1910 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001911 let Inst{31-27} = 0b11110;
1912 let Inst{25-22} = 0b1100;
1913 let Inst{20} = 0;
1914 let Inst{15} = 0;
1915 let Inst{21} = 1; // sh = '1'
1916 let Inst{14-12} = 0b000; // imm3 = '000'
1917 let Inst{7-6} = 0b00; // imm2 = '00'
1918}
1919
Owen Andersonc7373f82010-11-30 20:00:01 +00001920def t2USAT: T2SatI<
1921 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn, shift_imm:$sh),
1922 NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh",
Bob Wilson38aa2872010-08-13 21:48:10 +00001923 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001924 let Inst{31-27} = 0b11110;
1925 let Inst{25-22} = 0b1110;
1926 let Inst{20} = 0;
1927 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001928}
1929
Owen Anderson22d35082011-08-22 23:27:47 +00001930def t2USAT16: T2SatI<(outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn),
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001931 NoItinerary,
Owen Anderson22d35082011-08-22 23:27:47 +00001932 "usat16", "\t$Rd, $sat_imm, $Rn",
Jim Grosbacha7603982011-07-01 21:12:19 +00001933 [/* For disassembly only; pattern left blank */]>,
1934 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001935 let Inst{31-27} = 0b11110;
1936 let Inst{25-22} = 0b1110;
1937 let Inst{20} = 0;
1938 let Inst{15} = 0;
1939 let Inst{21} = 1; // sh = '1'
1940 let Inst{14-12} = 0b000; // imm3 = '000'
1941 let Inst{7-6} = 0b00; // imm2 = '00'
1942}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001943
Bob Wilson38aa2872010-08-13 21:48:10 +00001944def : T2Pat<(int_arm_ssat GPR:$a, imm:$pos), (t2SSAT imm:$pos, GPR:$a, 0)>;
1945def : T2Pat<(int_arm_usat GPR:$a, imm:$pos), (t2USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00001946
Evan Chengf49810c2009-06-23 17:48:47 +00001947//===----------------------------------------------------------------------===//
Evan Chenga67efd12009-06-23 19:39:13 +00001948// Shift and rotate Instructions.
1949//
1950
Jim Grosbach5f25fb02011-09-02 21:28:54 +00001951defm t2LSL : T2I_sh_ir<0b00, "lsl", imm0_31,
1952 BinOpFrag<(shl node:$LHS, node:$RHS)>, "t2LSL">;
Jim Grosbachd2990102011-09-02 18:43:25 +00001953defm t2LSR : T2I_sh_ir<0b01, "lsr", imm_sr,
Jim Grosbach5f25fb02011-09-02 21:28:54 +00001954 BinOpFrag<(srl node:$LHS, node:$RHS)>, "t2LSR">;
Jim Grosbachd2990102011-09-02 18:43:25 +00001955defm t2ASR : T2I_sh_ir<0b10, "asr", imm_sr,
Jim Grosbach5f25fb02011-09-02 21:28:54 +00001956 BinOpFrag<(sra node:$LHS, node:$RHS)>, "t2ASR">;
1957defm t2ROR : T2I_sh_ir<0b11, "ror", imm0_31,
1958 BinOpFrag<(rotr node:$LHS, node:$RHS)>, "t2ROR">;
Evan Chenga67efd12009-06-23 19:39:13 +00001959
Andrew Trickd49ffe82011-04-29 14:18:15 +00001960// (rotr x, (and y, 0x...1f)) ==> (ROR x, y)
1961def : Pat<(rotr rGPR:$lhs, (and rGPR:$rhs, lo5AllOne)),
1962 (t2RORrr rGPR:$lhs, rGPR:$rhs)>;
1963
David Goodwinca01a8d2009-09-01 18:32:09 +00001964let Uses = [CPSR] in {
Owen Anderson46c478e2010-11-17 19:57:38 +00001965def t2RRX : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
1966 "rrx", "\t$Rd, $Rm",
1967 [(set rGPR:$Rd, (ARMrrx rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001968 let Inst{31-27} = 0b11101;
1969 let Inst{26-25} = 0b01;
1970 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001971 let Inst{19-16} = 0b1111; // Rn
1972 let Inst{14-12} = 0b000;
1973 let Inst{7-4} = 0b0011;
1974}
David Goodwinca01a8d2009-09-01 18:32:09 +00001975}
Evan Chenga67efd12009-06-23 19:39:13 +00001976
Daniel Dunbar8d66b782011-01-10 15:26:39 +00001977let isCodeGenOnly = 1, Defs = [CPSR] in {
Owen Andersonbb6315d2010-11-15 19:58:36 +00001978def t2MOVsrl_flag : T2TwoRegShiftImm<
1979 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
1980 "lsrs", ".w\t$Rd, $Rm, #1",
1981 [(set rGPR:$Rd, (ARMsrl_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001982 let Inst{31-27} = 0b11101;
1983 let Inst{26-25} = 0b01;
1984 let Inst{24-21} = 0b0010;
1985 let Inst{20} = 1; // The S bit.
1986 let Inst{19-16} = 0b1111; // Rn
1987 let Inst{5-4} = 0b01; // Shift type.
1988 // Shift amount = Inst{14-12:7-6} = 1.
1989 let Inst{14-12} = 0b000;
1990 let Inst{7-6} = 0b01;
1991}
Owen Andersonbb6315d2010-11-15 19:58:36 +00001992def t2MOVsra_flag : T2TwoRegShiftImm<
1993 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
1994 "asrs", ".w\t$Rd, $Rm, #1",
1995 [(set rGPR:$Rd, (ARMsra_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001996 let Inst{31-27} = 0b11101;
1997 let Inst{26-25} = 0b01;
1998 let Inst{24-21} = 0b0010;
1999 let Inst{20} = 1; // The S bit.
2000 let Inst{19-16} = 0b1111; // Rn
2001 let Inst{5-4} = 0b10; // Shift type.
2002 // Shift amount = Inst{14-12:7-6} = 1.
2003 let Inst{14-12} = 0b000;
2004 let Inst{7-6} = 0b01;
2005}
David Goodwin3583df72009-07-28 17:06:49 +00002006}
2007
Evan Chenga67efd12009-06-23 19:39:13 +00002008//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002009// Bitwise Instructions.
2010//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002011
Johnny Chend68e1192009-12-15 17:24:14 +00002012defm t2AND : T2I_bin_w_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002013 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002014 BinOpFrag<(and node:$LHS, node:$RHS)>, "t2AND", 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00002015defm t2ORR : T2I_bin_w_irs<0b0010, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002016 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002017 BinOpFrag<(or node:$LHS, node:$RHS)>, "t2ORR", 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00002018defm t2EOR : T2I_bin_w_irs<0b0100, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002019 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002020 BinOpFrag<(xor node:$LHS, node:$RHS)>, "t2EOR", 1>;
Evan Chengf49810c2009-06-23 17:48:47 +00002021
Johnny Chend68e1192009-12-15 17:24:14 +00002022defm t2BIC : T2I_bin_w_irs<0b0001, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002023 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002024 BinOpFrag<(and node:$LHS, (not node:$RHS))>,
2025 "t2BIC">;
Evan Chengf49810c2009-06-23 17:48:47 +00002026
Owen Anderson2f7aed32010-11-17 22:16:31 +00002027class T2BitFI<dag oops, dag iops, InstrItinClass itin,
2028 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00002029 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson2f7aed32010-11-17 22:16:31 +00002030 bits<4> Rd;
2031 bits<5> msb;
2032 bits<5> lsb;
Jim Grosbach7a088642010-11-19 17:11:02 +00002033
Jim Grosbach86386922010-12-08 22:10:43 +00002034 let Inst{11-8} = Rd;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002035 let Inst{4-0} = msb{4-0};
2036 let Inst{14-12} = lsb{4-2};
2037 let Inst{7-6} = lsb{1-0};
2038}
2039
2040class T2TwoRegBitFI<dag oops, dag iops, InstrItinClass itin,
2041 string opc, string asm, list<dag> pattern>
2042 : T2BitFI<oops, iops, itin, opc, asm, pattern> {
2043 bits<4> Rn;
Jim Grosbach7a088642010-11-19 17:11:02 +00002044
Jim Grosbach86386922010-12-08 22:10:43 +00002045 let Inst{19-16} = Rn;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002046}
2047
2048let Constraints = "$src = $Rd" in
2049def t2BFC : T2BitFI<(outs rGPR:$Rd), (ins rGPR:$src, bf_inv_mask_imm:$imm),
2050 IIC_iUNAsi, "bfc", "\t$Rd, $imm",
2051 [(set rGPR:$Rd, (and rGPR:$src, bf_inv_mask_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002052 let Inst{31-27} = 0b11110;
Johnny Chen3a961222011-04-15 22:52:15 +00002053 let Inst{26} = 0; // should be 0.
Johnny Chend68e1192009-12-15 17:24:14 +00002054 let Inst{25} = 1;
2055 let Inst{24-20} = 0b10110;
2056 let Inst{19-16} = 0b1111; // Rn
2057 let Inst{15} = 0;
Johnny Chen3a961222011-04-15 22:52:15 +00002058 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002059
Owen Anderson2f7aed32010-11-17 22:16:31 +00002060 bits<10> imm;
2061 let msb{4-0} = imm{9-5};
2062 let lsb{4-0} = imm{4-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002063}
Evan Chengf49810c2009-06-23 17:48:47 +00002064
Owen Anderson2f7aed32010-11-17 22:16:31 +00002065def t2SBFX: T2TwoRegBitFI<
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002066 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb),
Owen Anderson2f7aed32010-11-17 22:16:31 +00002067 IIC_iUNAsi, "sbfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002068 let Inst{31-27} = 0b11110;
2069 let Inst{25} = 1;
2070 let Inst{24-20} = 0b10100;
2071 let Inst{15} = 0;
2072}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002073
Owen Anderson2f7aed32010-11-17 22:16:31 +00002074def t2UBFX: T2TwoRegBitFI<
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002075 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb),
Owen Anderson2f7aed32010-11-17 22:16:31 +00002076 IIC_iUNAsi, "ubfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002077 let Inst{31-27} = 0b11110;
2078 let Inst{25} = 1;
2079 let Inst{24-20} = 0b11100;
2080 let Inst{15} = 0;
2081}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002082
Johnny Chen9474d552010-02-02 19:31:58 +00002083// A8.6.18 BFI - Bitfield insert (Encoding T1)
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002084let Constraints = "$src = $Rd" in {
2085 def t2BFI : T2TwoRegBitFI<(outs rGPR:$Rd),
2086 (ins rGPR:$src, rGPR:$Rn, bf_inv_mask_imm:$imm),
2087 IIC_iBITi, "bfi", "\t$Rd, $Rn, $imm",
2088 [(set rGPR:$Rd, (ARMbfi rGPR:$src, rGPR:$Rn,
2089 bf_inv_mask_imm:$imm))]> {
2090 let Inst{31-27} = 0b11110;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002091 let Inst{26} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002092 let Inst{25} = 1;
2093 let Inst{24-20} = 0b10110;
2094 let Inst{15} = 0;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002095 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002096
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002097 bits<10> imm;
2098 let msb{4-0} = imm{9-5};
2099 let lsb{4-0} = imm{4-0};
2100 }
2101
2102 // GNU as only supports this form of bfi (w/ 4 arguments)
2103 let isAsmParserOnly = 1 in
2104 def t2BFI4p : T2TwoRegBitFI<(outs rGPR:$Rd),
2105 (ins rGPR:$src, rGPR:$Rn, lsb_pos_imm:$lsbit,
2106 width_imm:$width),
2107 IIC_iBITi, "bfi", "\t$Rd, $Rn, $lsbit, $width",
2108 []> {
2109 let Inst{31-27} = 0b11110;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002110 let Inst{26} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002111 let Inst{25} = 1;
2112 let Inst{24-20} = 0b10110;
2113 let Inst{15} = 0;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002114 let Inst{5} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002115
2116 bits<5> lsbit;
2117 bits<5> width;
2118 let msb{4-0} = width; // Custom encoder => lsb+width-1
2119 let lsb{4-0} = lsbit;
2120 }
Johnny Chen9474d552010-02-02 19:31:58 +00002121}
Evan Chengf49810c2009-06-23 17:48:47 +00002122
Evan Cheng7e1bf302010-09-29 00:27:46 +00002123defm t2ORN : T2I_bin_irs<0b0011, "orn",
2124 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002125 BinOpFrag<(or node:$LHS, (not node:$RHS))>,
2126 "t2ORN", 0, "">;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002127
2128// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
2129let AddedComplexity = 1 in
Evan Cheng5d42c562010-09-29 00:49:25 +00002130defm t2MVN : T2I_un_irs <0b0011, "mvn",
Evan Cheng3881cb72010-09-29 22:42:35 +00002131 IIC_iMVNi, IIC_iMVNr, IIC_iMVNsi,
Evan Cheng5d42c562010-09-29 00:49:25 +00002132 UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002133
2134
Jim Grosbachf084a5e2010-07-20 16:07:04 +00002135let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002136def : T2Pat<(and rGPR:$src, t2_so_imm_not:$imm),
2137 (t2BICri rGPR:$src, t2_so_imm_not:$imm)>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002138
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002139// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002140def : T2Pat<(or rGPR:$src, t2_so_imm_not:$imm),
2141 (t2ORNri rGPR:$src, t2_so_imm_not:$imm)>,
Evan Chengea253b92009-08-12 01:56:42 +00002142 Requires<[IsThumb2]>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002143
2144def : T2Pat<(t2_so_imm_not:$src),
2145 (t2MVNi t2_so_imm_not:$src)>;
2146
Evan Chengf49810c2009-06-23 17:48:47 +00002147//===----------------------------------------------------------------------===//
2148// Multiply Instructions.
2149//
Evan Cheng8de898a2009-06-26 00:19:44 +00002150let isCommutable = 1 in
Owen Anderson35141a92010-11-18 01:08:42 +00002151def t2MUL: T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2152 "mul", "\t$Rd, $Rn, $Rm",
2153 [(set rGPR:$Rd, (mul rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002154 let Inst{31-27} = 0b11111;
2155 let Inst{26-23} = 0b0110;
2156 let Inst{22-20} = 0b000;
2157 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2158 let Inst{7-4} = 0b0000; // Multiply
2159}
Evan Chengf49810c2009-06-23 17:48:47 +00002160
Owen Anderson35141a92010-11-18 01:08:42 +00002161def t2MLA: T2FourReg<
2162 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2163 "mla", "\t$Rd, $Rn, $Rm, $Ra",
2164 [(set rGPR:$Rd, (add (mul rGPR:$Rn, rGPR:$Rm), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002165 let Inst{31-27} = 0b11111;
2166 let Inst{26-23} = 0b0110;
2167 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002168 let Inst{7-4} = 0b0000; // Multiply
2169}
Evan Chengf49810c2009-06-23 17:48:47 +00002170
Owen Anderson35141a92010-11-18 01:08:42 +00002171def t2MLS: T2FourReg<
2172 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2173 "mls", "\t$Rd, $Rn, $Rm, $Ra",
2174 [(set rGPR:$Rd, (sub rGPR:$Ra, (mul rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002175 let Inst{31-27} = 0b11111;
2176 let Inst{26-23} = 0b0110;
2177 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002178 let Inst{7-4} = 0b0001; // Multiply and Subtract
2179}
Evan Chengf49810c2009-06-23 17:48:47 +00002180
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002181// Extra precision multiplies with low / high results
2182let neverHasSideEffects = 1 in {
2183let isCommutable = 1 in {
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002184def t2SMULL : T2MulLong<0b000, 0b0000,
Owen Anderson796c3652011-08-22 23:16:48 +00002185 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002186 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Owen Anderson796c3652011-08-22 23:16:48 +00002187 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002188
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002189def t2UMULL : T2MulLong<0b010, 0b0000,
Jim Grosbach52082042010-12-08 22:29:28 +00002190 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002191 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002192 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Johnny Chend68e1192009-12-15 17:24:14 +00002193} // isCommutable
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002194
2195// Multiply + accumulate
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002196def t2SMLAL : T2MulLong<0b100, 0b0000,
2197 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002198 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002199 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002200
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002201def t2UMLAL : T2MulLong<0b110, 0b0000,
2202 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002203 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002204 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002205
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002206def t2UMAAL : T2MulLong<0b110, 0b0110,
2207 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002208 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbacha7603982011-07-01 21:12:19 +00002209 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2210 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002211} // neverHasSideEffects
2212
Johnny Chen93042d12010-03-02 18:14:57 +00002213// Rounding variants of the below included for disassembly only
2214
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002215// Most significant word multiply
Owen Anderson821752e2010-11-18 20:32:18 +00002216def t2SMMUL : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2217 "smmul", "\t$Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002218 [(set rGPR:$Rd, (mulhs rGPR:$Rn, rGPR:$Rm))]>,
2219 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002220 let Inst{31-27} = 0b11111;
2221 let Inst{26-23} = 0b0110;
2222 let Inst{22-20} = 0b101;
2223 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2224 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2225}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002226
Owen Anderson821752e2010-11-18 20:32:18 +00002227def t2SMMULR : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002228 "smmulr", "\t$Rd, $Rn, $Rm", []>,
2229 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002230 let Inst{31-27} = 0b11111;
2231 let Inst{26-23} = 0b0110;
2232 let Inst{22-20} = 0b101;
2233 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2234 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2235}
2236
Owen Anderson821752e2010-11-18 20:32:18 +00002237def t2SMMLA : T2FourReg<
2238 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2239 "smmla", "\t$Rd, $Rn, $Rm, $Ra",
Jim Grosbacha7603982011-07-01 21:12:19 +00002240 [(set rGPR:$Rd, (add (mulhs rGPR:$Rm, rGPR:$Rn), rGPR:$Ra))]>,
2241 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002242 let Inst{31-27} = 0b11111;
2243 let Inst{26-23} = 0b0110;
2244 let Inst{22-20} = 0b101;
Johnny Chend68e1192009-12-15 17:24:14 +00002245 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2246}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002247
Owen Anderson821752e2010-11-18 20:32:18 +00002248def t2SMMLAR: T2FourReg<
2249 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002250 "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
2251 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002252 let Inst{31-27} = 0b11111;
2253 let Inst{26-23} = 0b0110;
2254 let Inst{22-20} = 0b101;
Johnny Chen93042d12010-03-02 18:14:57 +00002255 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2256}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002257
Owen Anderson821752e2010-11-18 20:32:18 +00002258def t2SMMLS: T2FourReg<
2259 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2260 "smmls", "\t$Rd, $Rn, $Rm, $Ra",
Jim Grosbacha7603982011-07-01 21:12:19 +00002261 [(set rGPR:$Rd, (sub rGPR:$Ra, (mulhs rGPR:$Rn, rGPR:$Rm)))]>,
2262 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002263 let Inst{31-27} = 0b11111;
2264 let Inst{26-23} = 0b0110;
2265 let Inst{22-20} = 0b110;
Johnny Chend68e1192009-12-15 17:24:14 +00002266 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2267}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002268
Owen Anderson821752e2010-11-18 20:32:18 +00002269def t2SMMLSR:T2FourReg<
2270 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002271 "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
2272 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002273 let Inst{31-27} = 0b11111;
2274 let Inst{26-23} = 0b0110;
2275 let Inst{22-20} = 0b110;
Johnny Chen93042d12010-03-02 18:14:57 +00002276 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2277}
2278
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002279multiclass T2I_smul<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002280 def BB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2281 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2282 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002283 (sext_inreg rGPR:$Rm, i16)))]>,
2284 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002285 let Inst{31-27} = 0b11111;
2286 let Inst{26-23} = 0b0110;
2287 let Inst{22-20} = 0b001;
2288 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2289 let Inst{7-6} = 0b00;
2290 let Inst{5-4} = 0b00;
2291 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002292
Owen Anderson821752e2010-11-18 20:32:18 +00002293 def BT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2294 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2295 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002296 (sra rGPR:$Rm, (i32 16))))]>,
2297 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002298 let Inst{31-27} = 0b11111;
2299 let Inst{26-23} = 0b0110;
2300 let Inst{22-20} = 0b001;
2301 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2302 let Inst{7-6} = 0b00;
2303 let Inst{5-4} = 0b01;
2304 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002305
Owen Anderson821752e2010-11-18 20:32:18 +00002306 def TB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2307 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2308 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002309 (sext_inreg rGPR:$Rm, i16)))]>,
2310 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002311 let Inst{31-27} = 0b11111;
2312 let Inst{26-23} = 0b0110;
2313 let Inst{22-20} = 0b001;
2314 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2315 let Inst{7-6} = 0b00;
2316 let Inst{5-4} = 0b10;
2317 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002318
Owen Anderson821752e2010-11-18 20:32:18 +00002319 def TT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2320 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2321 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002322 (sra rGPR:$Rm, (i32 16))))]>,
2323 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002324 let Inst{31-27} = 0b11111;
2325 let Inst{26-23} = 0b0110;
2326 let Inst{22-20} = 0b001;
2327 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2328 let Inst{7-6} = 0b00;
2329 let Inst{5-4} = 0b11;
2330 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002331
Owen Anderson821752e2010-11-18 20:32:18 +00002332 def WB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2333 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2334 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002335 (sext_inreg rGPR:$Rm, i16)), (i32 16)))]>,
2336 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002337 let Inst{31-27} = 0b11111;
2338 let Inst{26-23} = 0b0110;
2339 let Inst{22-20} = 0b011;
2340 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2341 let Inst{7-6} = 0b00;
2342 let Inst{5-4} = 0b00;
2343 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002344
Owen Anderson821752e2010-11-18 20:32:18 +00002345 def WT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2346 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2347 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002348 (sra rGPR:$Rm, (i32 16))), (i32 16)))]>,
2349 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002350 let Inst{31-27} = 0b11111;
2351 let Inst{26-23} = 0b0110;
2352 let Inst{22-20} = 0b011;
2353 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2354 let Inst{7-6} = 0b00;
2355 let Inst{5-4} = 0b01;
2356 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002357}
2358
2359
2360multiclass T2I_smla<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002361 def BB : T2FourReg<
2362 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2363 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2364 [(set rGPR:$Rd, (add rGPR:$Ra,
2365 (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002366 (sext_inreg rGPR:$Rm, i16))))]>,
2367 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002368 let Inst{31-27} = 0b11111;
2369 let Inst{26-23} = 0b0110;
2370 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002371 let Inst{7-6} = 0b00;
2372 let Inst{5-4} = 0b00;
2373 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002374
Owen Anderson821752e2010-11-18 20:32:18 +00002375 def BT : T2FourReg<
2376 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2377 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2378 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002379 (sra rGPR:$Rm, (i32 16)))))]>,
2380 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002381 let Inst{31-27} = 0b11111;
2382 let Inst{26-23} = 0b0110;
2383 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002384 let Inst{7-6} = 0b00;
2385 let Inst{5-4} = 0b01;
2386 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002387
Owen Anderson821752e2010-11-18 20:32:18 +00002388 def TB : T2FourReg<
2389 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2390 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2391 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002392 (sext_inreg rGPR:$Rm, i16))))]>,
2393 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002394 let Inst{31-27} = 0b11111;
2395 let Inst{26-23} = 0b0110;
2396 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002397 let Inst{7-6} = 0b00;
2398 let Inst{5-4} = 0b10;
2399 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002400
Owen Anderson821752e2010-11-18 20:32:18 +00002401 def TT : T2FourReg<
2402 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2403 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2404 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002405 (sra rGPR:$Rm, (i32 16)))))]>,
2406 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002407 let Inst{31-27} = 0b11111;
2408 let Inst{26-23} = 0b0110;
2409 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002410 let Inst{7-6} = 0b00;
2411 let Inst{5-4} = 0b11;
2412 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002413
Owen Anderson821752e2010-11-18 20:32:18 +00002414 def WB : T2FourReg<
2415 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2416 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2417 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002418 (sext_inreg rGPR:$Rm, i16)), (i32 16))))]>,
2419 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002420 let Inst{31-27} = 0b11111;
2421 let Inst{26-23} = 0b0110;
2422 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002423 let Inst{7-6} = 0b00;
2424 let Inst{5-4} = 0b00;
2425 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002426
Owen Anderson821752e2010-11-18 20:32:18 +00002427 def WT : T2FourReg<
2428 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2429 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2430 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002431 (sra rGPR:$Rm, (i32 16))), (i32 16))))]>,
2432 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002433 let Inst{31-27} = 0b11111;
2434 let Inst{26-23} = 0b0110;
2435 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002436 let Inst{7-6} = 0b00;
2437 let Inst{5-4} = 0b01;
2438 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002439}
2440
2441defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2442defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2443
Johnny Chenadc77332010-02-26 22:04:29 +00002444// Halfword multiple accumulate long: SMLAL<x><y> -- for disassembly only
Owen Anderson821752e2010-11-18 20:32:18 +00002445def t2SMLALBB : T2FourReg_mac<1, 0b100, 0b1000, (outs rGPR:$Ra,rGPR:$Rd),
2446 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbb", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002447 [/* For disassembly only; pattern left blank */]>,
2448 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002449def t2SMLALBT : T2FourReg_mac<1, 0b100, 0b1001, (outs rGPR:$Ra,rGPR:$Rd),
2450 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbt", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002451 [/* For disassembly only; pattern left blank */]>,
2452 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002453def t2SMLALTB : T2FourReg_mac<1, 0b100, 0b1010, (outs rGPR:$Ra,rGPR:$Rd),
2454 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltb", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002455 [/* For disassembly only; pattern left blank */]>,
2456 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002457def t2SMLALTT : T2FourReg_mac<1, 0b100, 0b1011, (outs rGPR:$Ra,rGPR:$Rd),
2458 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltt", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002459 [/* For disassembly only; pattern left blank */]>,
2460 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002461
Johnny Chenadc77332010-02-26 22:04:29 +00002462// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
2463// These are for disassembly only.
Jim Grosbach7a088642010-11-19 17:11:02 +00002464
Owen Anderson821752e2010-11-18 20:32:18 +00002465def t2SMUAD: T2ThreeReg_mac<
2466 0, 0b010, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002467 IIC_iMAC32, "smuad", "\t$Rd, $Rn, $Rm", []>,
2468 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002469 let Inst{15-12} = 0b1111;
2470}
Owen Anderson821752e2010-11-18 20:32:18 +00002471def t2SMUADX:T2ThreeReg_mac<
2472 0, 0b010, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002473 IIC_iMAC32, "smuadx", "\t$Rd, $Rn, $Rm", []>,
2474 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002475 let Inst{15-12} = 0b1111;
2476}
Owen Anderson821752e2010-11-18 20:32:18 +00002477def t2SMUSD: T2ThreeReg_mac<
2478 0, 0b100, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002479 IIC_iMAC32, "smusd", "\t$Rd, $Rn, $Rm", []>,
2480 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002481 let Inst{15-12} = 0b1111;
2482}
Owen Anderson821752e2010-11-18 20:32:18 +00002483def t2SMUSDX:T2ThreeReg_mac<
2484 0, 0b100, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002485 IIC_iMAC32, "smusdx", "\t$Rd, $Rn, $Rm", []>,
2486 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002487 let Inst{15-12} = 0b1111;
2488}
Owen Andersonc6788c82011-08-22 23:31:45 +00002489def t2SMLAD : T2FourReg_mac<
Owen Anderson821752e2010-11-18 20:32:18 +00002490 0, 0b010, 0b0000, (outs rGPR:$Rd),
2491 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlad",
Jim Grosbacha7603982011-07-01 21:12:19 +00002492 "\t$Rd, $Rn, $Rm, $Ra", []>,
2493 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002494def t2SMLADX : T2FourReg_mac<
2495 0, 0b010, 0b0001, (outs rGPR:$Rd),
2496 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smladx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002497 "\t$Rd, $Rn, $Rm, $Ra", []>,
2498 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002499def t2SMLSD : T2FourReg_mac<0, 0b100, 0b0000, (outs rGPR:$Rd),
2500 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsd",
Jim Grosbacha7603982011-07-01 21:12:19 +00002501 "\t$Rd, $Rn, $Rm, $Ra", []>,
2502 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002503def t2SMLSDX : T2FourReg_mac<0, 0b100, 0b0001, (outs rGPR:$Rd),
2504 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsdx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002505 "\t$Rd, $Rn, $Rm, $Ra", []>,
2506 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002507def t2SMLALD : T2FourReg_mac<1, 0b100, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2508 (ins rGPR:$Rm, rGPR:$Rn), IIC_iMAC64, "smlald",
Jim Grosbacha7603982011-07-01 21:12:19 +00002509 "\t$Ra, $Rd, $Rm, $Rn", []>,
2510 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002511def t2SMLALDX : T2FourReg_mac<1, 0b100, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2512 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlaldx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002513 "\t$Ra, $Rd, $Rm, $Rn", []>,
2514 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002515def t2SMLSLD : T2FourReg_mac<1, 0b101, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2516 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsld",
Jim Grosbacha7603982011-07-01 21:12:19 +00002517 "\t$Ra, $Rd, $Rm, $Rn", []>,
2518 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002519def t2SMLSLDX : T2FourReg_mac<1, 0b101, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2520 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsldx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002521 "\t$Ra, $Rd, $Rm, $Rn", []>,
2522 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002523
2524//===----------------------------------------------------------------------===//
Evan Cheng734f63b2011-06-21 19:00:54 +00002525// Division Instructions.
2526// Signed and unsigned division on v7-M
2527//
2528def t2SDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
2529 "sdiv", "\t$Rd, $Rn, $Rm",
2530 [(set rGPR:$Rd, (sdiv rGPR:$Rn, rGPR:$Rm))]>,
2531 Requires<[HasDivide, IsThumb2]> {
2532 let Inst{31-27} = 0b11111;
2533 let Inst{26-21} = 0b011100;
2534 let Inst{20} = 0b1;
2535 let Inst{15-12} = 0b1111;
2536 let Inst{7-4} = 0b1111;
2537}
2538
2539def t2UDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
2540 "udiv", "\t$Rd, $Rn, $Rm",
2541 [(set rGPR:$Rd, (udiv rGPR:$Rn, rGPR:$Rm))]>,
2542 Requires<[HasDivide, IsThumb2]> {
2543 let Inst{31-27} = 0b11111;
2544 let Inst{26-21} = 0b011101;
2545 let Inst{20} = 0b1;
2546 let Inst{15-12} = 0b1111;
2547 let Inst{7-4} = 0b1111;
2548}
2549
2550//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002551// Misc. Arithmetic Instructions.
2552//
2553
Jim Grosbach80dc1162010-02-16 21:23:02 +00002554class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
2555 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson612fb5b2010-11-18 21:15:19 +00002556 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002557 let Inst{31-27} = 0b11111;
2558 let Inst{26-22} = 0b01010;
2559 let Inst{21-20} = op1;
2560 let Inst{15-12} = 0b1111;
2561 let Inst{7-6} = 0b10;
2562 let Inst{5-4} = op2;
Jim Grosbach86386922010-12-08 22:10:43 +00002563 let Rn{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00002564}
Evan Chengf49810c2009-06-23 17:48:47 +00002565
Owen Anderson612fb5b2010-11-18 21:15:19 +00002566def t2CLZ : T2I_misc<0b11, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2567 "clz", "\t$Rd, $Rm", [(set rGPR:$Rd, (ctlz rGPR:$Rm))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002568
Owen Anderson612fb5b2010-11-18 21:15:19 +00002569def t2RBIT : T2I_misc<0b01, 0b10, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2570 "rbit", "\t$Rd, $Rm",
2571 [(set rGPR:$Rd, (ARMrbit rGPR:$Rm))]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002572
Owen Anderson612fb5b2010-11-18 21:15:19 +00002573def t2REV : T2I_misc<0b01, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2574 "rev", ".w\t$Rd, $Rm", [(set rGPR:$Rd, (bswap rGPR:$Rm))]>;
Johnny Chend68e1192009-12-15 17:24:14 +00002575
Owen Anderson612fb5b2010-11-18 21:15:19 +00002576def t2REV16 : T2I_misc<0b01, 0b01, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2577 "rev16", ".w\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00002578 [(set rGPR:$Rd, (rotr (bswap rGPR:$Rm), (i32 16)))]>;
Evan Cheng6d6c55b2011-06-17 20:47:21 +00002579
Owen Anderson612fb5b2010-11-18 21:15:19 +00002580def t2REVSH : T2I_misc<0b01, 0b11, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2581 "revsh", ".w\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00002582 [(set rGPR:$Rd, (sra (bswap rGPR:$Rm), (i32 16)))]>;
Evan Cheng3f30af32011-03-18 21:52:42 +00002583
Evan Chengf60ceac2011-06-15 17:17:48 +00002584def : T2Pat<(or (sra (shl rGPR:$Rm, (i32 24)), (i32 16)),
Evan Cheng9568e5c2011-06-21 06:01:08 +00002585 (and (srl rGPR:$Rm, (i32 8)), 0xFF)),
Evan Chengf60ceac2011-06-15 17:17:48 +00002586 (t2REVSH rGPR:$Rm)>;
2587
Owen Anderson612fb5b2010-11-18 21:15:19 +00002588def t2PKHBT : T2ThreeReg<
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002589 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, i32imm:$sh),
2590 IIC_iBITsi, "pkhbt", "\t$Rd, $Rn, $Rm, lsl $sh",
Owen Anderson612fb5b2010-11-18 21:15:19 +00002591 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00002592 (and (shl rGPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002593 0xFFFF0000)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002594 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002595 let Inst{31-27} = 0b11101;
2596 let Inst{26-25} = 0b01;
2597 let Inst{24-20} = 0b01100;
2598 let Inst{5} = 0; // BT form
2599 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002600
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002601 bits<5> sh;
2602 let Inst{14-12} = sh{4-2};
2603 let Inst{7-6} = sh{1-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002604}
Evan Cheng40289b02009-07-07 05:35:52 +00002605
2606// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002607def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (and rGPR:$src2, 0xFFFF0000)),
2608 (t2PKHBT rGPR:$src1, rGPR:$src2, 0)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002609 Requires<[HasT2ExtractPack, IsThumb2]>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002610def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (shl rGPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002611 (t2PKHBT rGPR:$src1, rGPR:$src2, imm16_31:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002612 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Cheng40289b02009-07-07 05:35:52 +00002613
Bob Wilsondc66eda2010-08-16 22:26:55 +00002614// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2615// will match the pattern below.
Owen Anderson612fb5b2010-11-18 21:15:19 +00002616def t2PKHTB : T2ThreeReg<
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002617 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, i32imm:$sh),
2618 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm, asr $sh",
Owen Anderson612fb5b2010-11-18 21:15:19 +00002619 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00002620 (and (sra rGPR:$Rm, pkh_asr_amt:$sh),
Bob Wilsonf955f292010-08-17 17:23:19 +00002621 0xFFFF)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002622 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002623 let Inst{31-27} = 0b11101;
2624 let Inst{26-25} = 0b01;
2625 let Inst{24-20} = 0b01100;
2626 let Inst{5} = 1; // TB form
2627 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002628
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002629 bits<5> sh;
2630 let Inst{14-12} = sh{4-2};
2631 let Inst{7-6} = sh{1-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002632}
Evan Cheng40289b02009-07-07 05:35:52 +00002633
2634// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2635// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002636def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (srl rGPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002637 (t2PKHTB rGPR:$src1, rGPR:$src2, imm16_31:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002638 Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002639def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002640 (and (srl rGPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002641 (t2PKHTB rGPR:$src1, rGPR:$src2, imm1_15:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002642 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002643
2644//===----------------------------------------------------------------------===//
2645// Comparison Instructions...
2646//
Johnny Chend68e1192009-12-15 17:24:14 +00002647defm t2CMP : T2I_cmp_irs<0b1101, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002648 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002649 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00002650
2651def : T2Pat<(ARMcmpZ GPR:$lhs, t2_so_imm:$imm),
2652 (t2CMPri GPR:$lhs, t2_so_imm:$imm)>;
2653def : T2Pat<(ARMcmpZ GPR:$lhs, rGPR:$rhs),
2654 (t2CMPrr GPR:$lhs, rGPR:$rhs)>;
2655def : T2Pat<(ARMcmpZ GPR:$lhs, t2_so_reg:$rhs),
2656 (t2CMPrs GPR:$lhs, t2_so_reg:$rhs)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002657
Dan Gohman4b7dff92010-08-26 15:50:25 +00002658//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2659// Compare-to-zero still works out, just not the relationals
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002660//defm t2CMN : T2I_cmp_irs<0b1000, "cmn",
2661// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002662defm t2CMNz : T2I_cmp_irs<0b1000, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002663 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Dan Gohman4b7dff92010-08-26 15:50:25 +00002664 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
2665
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002666//def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
2667// (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002668
2669def : T2Pat<(ARMcmpZ GPR:$src, t2_so_imm_neg:$imm),
2670 (t2CMNzri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002671
Johnny Chend68e1192009-12-15 17:24:14 +00002672defm t2TST : T2I_cmp_irs<0b0000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002673 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002674 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>>;
Johnny Chend68e1192009-12-15 17:24:14 +00002675defm t2TEQ : T2I_cmp_irs<0b0100, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002676 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002677 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002678
Evan Chenge253c952009-07-07 20:39:03 +00002679// Conditional moves
2680// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002681// a two-value operand where a dag node expects two operands. :(
Evan Cheng63f35442010-11-13 02:25:14 +00002682let neverHasSideEffects = 1 in {
Jim Grosbachefeedce2011-07-01 17:14:11 +00002683def t2MOVCCr : t2PseudoInst<(outs rGPR:$Rd),
2684 (ins rGPR:$false, rGPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00002685 4, IIC_iCMOVr,
Owen Anderson8ee97792010-11-18 21:46:31 +00002686 [/*(set rGPR:$Rd, (ARMcmov rGPR:$false, rGPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachefeedce2011-07-01 17:14:11 +00002687 RegConstraint<"$false = $Rd">;
2688
2689let isMoveImm = 1 in
2690def t2MOVCCi : t2PseudoInst<(outs rGPR:$Rd),
2691 (ins rGPR:$false, t2_so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00002692 4, IIC_iCMOVi,
Jim Grosbachefeedce2011-07-01 17:14:11 +00002693[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2694 RegConstraint<"$false = $Rd">;
Evan Chenge253c952009-07-07 20:39:03 +00002695
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00002696// FIXME: Pseudo-ize these. For now, just mark codegen only.
2697let isCodeGenOnly = 1 in {
Evan Chengc4af4632010-11-17 20:13:28 +00002698let isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002699def t2MOVCCi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$false, imm0_65535_expr:$imm),
Evan Cheng875a6ac2010-11-12 22:42:47 +00002700 IIC_iCMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002701 "movw", "\t$Rd, $imm", []>,
2702 RegConstraint<"$false = $Rd"> {
Jim Grosbacha4257162010-10-07 00:53:56 +00002703 let Inst{31-27} = 0b11110;
2704 let Inst{25} = 1;
2705 let Inst{24-21} = 0b0010;
2706 let Inst{20} = 0; // The S bit.
2707 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002708
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002709 bits<4> Rd;
2710 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00002711
Jim Grosbach86386922010-12-08 22:10:43 +00002712 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002713 let Inst{19-16} = imm{15-12};
2714 let Inst{26} = imm{11};
2715 let Inst{14-12} = imm{10-8};
2716 let Inst{7-0} = imm{7-0};
Jim Grosbacha4257162010-10-07 00:53:56 +00002717}
2718
Evan Chengc4af4632010-11-17 20:13:28 +00002719let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00002720def t2MOVCCi32imm : PseudoInst<(outs rGPR:$dst),
2721 (ins rGPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002722 IIC_iCMOVix2, []>, RegConstraint<"$false = $dst">;
Evan Cheng63f35442010-11-13 02:25:14 +00002723
Evan Chengc4af4632010-11-17 20:13:28 +00002724let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002725def t2MVNCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
2726 IIC_iCMOVi, "mvn", ".w\t$Rd, $imm",
2727[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm_not:$imm,
Evan Cheng875a6ac2010-11-12 22:42:47 +00002728 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson8ee97792010-11-18 21:46:31 +00002729 RegConstraint<"$false = $Rd"> {
Evan Cheng875a6ac2010-11-12 22:42:47 +00002730 let Inst{31-27} = 0b11110;
2731 let Inst{25} = 0;
2732 let Inst{24-21} = 0b0011;
2733 let Inst{20} = 0; // The S bit.
2734 let Inst{19-16} = 0b1111; // Rn
2735 let Inst{15} = 0;
2736}
2737
Johnny Chend68e1192009-12-15 17:24:14 +00002738class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
2739 string opc, string asm, list<dag> pattern>
Owen Andersonbb6315d2010-11-15 19:58:36 +00002740 : T2TwoRegShiftImm<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002741 let Inst{31-27} = 0b11101;
2742 let Inst{26-25} = 0b01;
2743 let Inst{24-21} = 0b0010;
2744 let Inst{20} = 0; // The S bit.
2745 let Inst{19-16} = 0b1111; // Rn
2746 let Inst{5-4} = opcod; // Shift type.
2747}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002748def t2MOVCClsl : T2I_movcc_sh<0b00, (outs rGPR:$Rd),
2749 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2750 IIC_iCMOVsi, "lsl", ".w\t$Rd, $Rm, $imm", []>,
2751 RegConstraint<"$false = $Rd">;
2752def t2MOVCClsr : T2I_movcc_sh<0b01, (outs rGPR:$Rd),
2753 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2754 IIC_iCMOVsi, "lsr", ".w\t$Rd, $Rm, $imm", []>,
2755 RegConstraint<"$false = $Rd">;
2756def t2MOVCCasr : T2I_movcc_sh<0b10, (outs rGPR:$Rd),
2757 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2758 IIC_iCMOVsi, "asr", ".w\t$Rd, $Rm, $imm", []>,
2759 RegConstraint<"$false = $Rd">;
2760def t2MOVCCror : T2I_movcc_sh<0b11, (outs rGPR:$Rd),
2761 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2762 IIC_iCMOVsi, "ror", ".w\t$Rd, $Rm, $imm", []>,
2763 RegConstraint<"$false = $Rd">;
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00002764} // isCodeGenOnly = 1
Jim Grosbachefeedce2011-07-01 17:14:11 +00002765} // neverHasSideEffects
Evan Cheng13f8b362009-08-01 01:43:45 +00002766
David Goodwin5e47a9a2009-06-30 18:04:13 +00002767//===----------------------------------------------------------------------===//
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002768// Atomic operations intrinsics
2769//
2770
2771// memory barriers protect the atomic sequences
2772let hasSideEffects = 1 in {
Bob Wilsonf74a4292010-10-30 00:54:37 +00002773def t2DMB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2774 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
2775 Requires<[IsThumb, HasDB]> {
2776 bits<4> opt;
2777 let Inst{31-4} = 0xf3bf8f5;
2778 let Inst{3-0} = opt;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002779}
2780}
2781
Bob Wilsonf74a4292010-10-30 00:54:37 +00002782def t2DSB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2783 "dsb", "\t$opt",
2784 [/* For disassembly only; pattern left blank */]>,
2785 Requires<[IsThumb, HasDB]> {
2786 bits<4> opt;
2787 let Inst{31-4} = 0xf3bf8f4;
2788 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00002789}
2790
Johnny Chena4339822010-03-03 00:16:28 +00002791// ISB has only full system option -- for disassembly only
Bruno Cardoso Lopes892fc6d2011-01-18 21:17:09 +00002792def t2ISB : AInoP<(outs), (ins), ThumbFrm, NoItinerary, "isb", "",
Bob Wilsonf74a4292010-10-30 00:54:37 +00002793 [/* For disassembly only; pattern left blank */]>,
2794 Requires<[IsThumb2, HasV7]> {
2795 let Inst{31-4} = 0xf3bf8f6;
Johnny Chena4339822010-03-03 00:16:28 +00002796 let Inst{3-0} = 0b1111;
2797}
2798
Owen Anderson16884412011-07-13 23:22:26 +00002799class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, int sz,
Johnny Chend68e1192009-12-15 17:24:14 +00002800 InstrItinClass itin, string opc, string asm, string cstr,
2801 list<dag> pattern, bits<4> rt2 = 0b1111>
2802 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2803 let Inst{31-27} = 0b11101;
2804 let Inst{26-20} = 0b0001101;
2805 let Inst{11-8} = rt2;
2806 let Inst{7-6} = 0b01;
2807 let Inst{5-4} = opcod;
2808 let Inst{3-0} = 0b1111;
Jim Grosbach7a088642010-11-19 17:11:02 +00002809
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002810 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00002811 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002812 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00002813 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002814}
Owen Anderson16884412011-07-13 23:22:26 +00002815class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, int sz,
Johnny Chend68e1192009-12-15 17:24:14 +00002816 InstrItinClass itin, string opc, string asm, string cstr,
2817 list<dag> pattern, bits<4> rt2 = 0b1111>
2818 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2819 let Inst{31-27} = 0b11101;
2820 let Inst{26-20} = 0b0001100;
2821 let Inst{11-8} = rt2;
2822 let Inst{7-6} = 0b01;
2823 let Inst{5-4} = opcod;
Jim Grosbach7a088642010-11-19 17:11:02 +00002824
Owen Anderson91a7c592010-11-19 00:28:38 +00002825 bits<4> Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002826 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00002827 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002828 let Inst{3-0} = Rd;
2829 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00002830 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002831}
2832
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002833let mayLoad = 1 in {
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002834def t2LDREXB : T2I_ldrex<0b00, (outs rGPR:$Rt), (ins t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002835 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002836 "ldrexb", "\t$Rt, $addr", "", []>;
2837def t2LDREXH : T2I_ldrex<0b01, (outs rGPR:$Rt), (ins t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002838 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002839 "ldrexh", "\t$Rt, $addr", "", []>;
2840def t2LDREX : Thumb2I<(outs rGPR:$Rt), (ins t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002841 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002842 "ldrex", "\t$Rt, $addr", "", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002843 let Inst{31-27} = 0b11101;
2844 let Inst{26-20} = 0b0000101;
2845 let Inst{11-8} = 0b1111;
2846 let Inst{7-0} = 0b00000000; // imm8 = 0
Jim Grosbach00f25fa2010-12-14 20:46:39 +00002847
Owen Anderson808c7d12010-12-10 21:52:38 +00002848 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002849 bits<4> addr;
2850 let Inst{19-16} = addr;
Owen Anderson808c7d12010-12-10 21:52:38 +00002851 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002852}
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00002853let hasExtraDefRegAllocReq = 1 in
2854def t2LDREXD : T2I_ldrex<0b11, (outs rGPR:$Rt, rGPR:$Rt2),
2855 (ins t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002856 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002857 "ldrexd", "\t$Rt, $Rt2, $addr", "",
Owen Anderson91a7c592010-11-19 00:28:38 +00002858 [], {?, ?, ?, ?}> {
2859 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00002860 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00002861}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002862}
2863
Owen Anderson91a7c592010-11-19 00:28:38 +00002864let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002865def t2STREXB : T2I_strex<0b00, (outs rGPR:$Rd),
2866 (ins rGPR:$Rt, t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002867 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002868 "strexb", "\t$Rd, $Rt, $addr", "", []>;
2869def t2STREXH : T2I_strex<0b01, (outs rGPR:$Rd),
2870 (ins rGPR:$Rt, t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002871 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002872 "strexh", "\t$Rd, $Rt, $addr", "", []>;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002873def t2STREX : Thumb2I<(outs rGPR:$Rd), (ins rGPR:$Rt, t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002874 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002875 "strex", "\t$Rd, $Rt, $addr", "",
2876 []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002877 let Inst{31-27} = 0b11101;
2878 let Inst{26-20} = 0b0000100;
2879 let Inst{7-0} = 0b00000000; // imm8 = 0
Jim Grosbach00f25fa2010-12-14 20:46:39 +00002880
Owen Anderson808c7d12010-12-10 21:52:38 +00002881 bits<4> Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002882 bits<4> addr;
Owen Anderson808c7d12010-12-10 21:52:38 +00002883 bits<4> Rt;
2884 let Inst{11-8} = Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002885 let Inst{19-16} = addr;
Owen Anderson808c7d12010-12-10 21:52:38 +00002886 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002887}
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00002888}
2889
2890let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Owen Anderson91a7c592010-11-19 00:28:38 +00002891def t2STREXD : T2I_strex<0b11, (outs rGPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002892 (ins rGPR:$Rt, rGPR:$Rt2, t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002893 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002894 "strexd", "\t$Rd, $Rt, $Rt2, $addr", "", [],
Owen Anderson91a7c592010-11-19 00:28:38 +00002895 {?, ?, ?, ?}> {
2896 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00002897 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00002898}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002899
Johnny Chen10a77e12010-03-02 22:11:06 +00002900// Clear-Exclusive is for disassembly only.
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002901def t2CLREX : T2XI<(outs), (ins), NoItinerary, "clrex",
2902 [/* For disassembly only; pattern left blank */]>,
2903 Requires<[IsThumb2, HasV7]> {
2904 let Inst{31-16} = 0xf3bf;
Johnny Chen10a77e12010-03-02 22:11:06 +00002905 let Inst{15-14} = 0b10;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002906 let Inst{13} = 0;
Johnny Chen10a77e12010-03-02 22:11:06 +00002907 let Inst{12} = 0;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002908 let Inst{11-8} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00002909 let Inst{7-4} = 0b0010;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002910 let Inst{3-0} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00002911}
2912
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002913//===----------------------------------------------------------------------===//
Jim Grosbach5aa16842009-08-11 19:42:21 +00002914// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002915// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach5aa16842009-08-11 19:42:21 +00002916// address and save #0 in R0 for the non-longjmp case.
2917// Since by its nature we may be coming from some other function to get
2918// here, and we're using the stack frame for the containing function to
2919// save/restore registers, we can't keep anything live in regs across
2920// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002921// when we get here from a longjmp(). We force everything out of registers
Jim Grosbach5aa16842009-08-11 19:42:21 +00002922// except for our own input by listing the relevant registers in Defs. By
2923// doing so, we also cause the prologue/epilogue code to actively preserve
2924// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +00002925// $val is a scratch register for our use.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002926let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00002927 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00002928 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ],
2929 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002930 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00002931 AddrModeNone, 0, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002932 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002933 Requires<[IsThumb2, HasVFP2]>;
Jim Grosbach5aa16842009-08-11 19:42:21 +00002934}
2935
Bob Wilsonec80e262010-04-09 20:41:18 +00002936let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00002937 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00002938 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002939 def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00002940 AddrModeNone, 0, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002941 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002942 Requires<[IsThumb2, NoVFP]>;
2943}
Jim Grosbach5aa16842009-08-11 19:42:21 +00002944
2945
2946//===----------------------------------------------------------------------===//
David Goodwin5e47a9a2009-06-30 18:04:13 +00002947// Control-Flow Instructions
2948//
2949
Evan Chengc50a1cb2009-07-09 22:58:39 +00002950// FIXME: remove when we have a way to marking a MI with these properties.
Evan Chengc50a1cb2009-07-09 22:58:39 +00002951// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002952let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00002953 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002954def t2LDMIA_RET: t2PseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Jim Grosbach16f99242011-06-30 18:25:42 +00002955 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002956 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002957 (t2LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbach16f99242011-06-30 18:25:42 +00002958 RegConstraint<"$Rn = $wb">;
Evan Chengc50a1cb2009-07-09 22:58:39 +00002959
David Goodwin5e47a9a2009-06-30 18:04:13 +00002960let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
2961let isPredicable = 1 in
Owen Andersonc2666002010-12-13 19:31:11 +00002962def t2B : T2XI<(outs), (ins uncondbrtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002963 "b.w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00002964 [(br bb:$target)]> {
2965 let Inst{31-27} = 0b11110;
2966 let Inst{15-14} = 0b10;
2967 let Inst{12} = 1;
Owen Anderson05bf5952010-11-29 18:54:38 +00002968
2969 bits<20> target;
2970 let Inst{26} = target{19};
2971 let Inst{11} = target{18};
2972 let Inst{13} = target{17};
2973 let Inst{21-16} = target{16-11};
2974 let Inst{10-0} = target{10-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002975}
David Goodwin5e47a9a2009-06-30 18:04:13 +00002976
Jim Grosbacha0bb2532010-11-29 22:40:58 +00002977let isNotDuplicable = 1, isIndirectBranch = 1 in {
Jim Grosbachd4811102010-12-15 19:03:16 +00002978def t2BR_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00002979 (ins GPR:$target, GPR:$index, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002980 0, IIC_Br,
Jim Grosbach5ca66692010-11-29 22:37:40 +00002981 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]>;
Evan Cheng5657c012009-07-29 02:18:14 +00002982
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002983// FIXME: Add a non-pc based case that can be predicated.
Jim Grosbachd4811102010-12-15 19:03:16 +00002984def t2TBB_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00002985 (ins GPR:$index, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002986 0, IIC_Br, []>;
Jim Grosbach5ca66692010-11-29 22:37:40 +00002987
Jim Grosbachd4811102010-12-15 19:03:16 +00002988def t2TBH_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00002989 (ins GPR:$index, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002990 0, IIC_Br, []>;
Jim Grosbach5ca66692010-11-29 22:37:40 +00002991
2992def t2TBB : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
2993 "tbb", "\t[$Rn, $Rm]", []> {
2994 bits<4> Rn;
2995 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00002996 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00002997 let Inst{19-16} = Rn;
2998 let Inst{15-5} = 0b11110000000;
2999 let Inst{4} = 0; // B form
3000 let Inst{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00003001}
Evan Cheng5657c012009-07-29 02:18:14 +00003002
Jim Grosbach5ca66692010-11-29 22:37:40 +00003003def t2TBH : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
3004 "tbh", "\t[$Rn, $Rm, lsl #1]", []> {
3005 bits<4> Rn;
3006 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00003007 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003008 let Inst{19-16} = Rn;
3009 let Inst{15-5} = 0b11110000000;
3010 let Inst{4} = 1; // H form
3011 let Inst{3-0} = Rm;
Johnny Chen93042d12010-03-02 18:14:57 +00003012}
Evan Cheng5657c012009-07-29 02:18:14 +00003013} // isNotDuplicable, isIndirectBranch
3014
David Goodwinc9a59b52009-06-30 19:50:22 +00003015} // isBranch, isTerminator, isBarrier
David Goodwin5e47a9a2009-06-30 18:04:13 +00003016
3017// FIXME: should be able to write a pattern for ARMBrcond, but can't use
3018// a two-value operand where a dag node expects two operands. :(
3019let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003020def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00003021 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003022 [/*(ARMbrcond bb:$target, imm:$cc)*/]> {
3023 let Inst{31-27} = 0b11110;
3024 let Inst{15-14} = 0b10;
3025 let Inst{12} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00003026
Owen Andersonfb20d892010-12-09 00:27:41 +00003027 bits<4> p;
3028 let Inst{25-22} = p;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003029
Owen Andersonfb20d892010-12-09 00:27:41 +00003030 bits<21> target;
3031 let Inst{26} = target{20};
3032 let Inst{11} = target{19};
3033 let Inst{13} = target{18};
3034 let Inst{21-16} = target{17-12};
3035 let Inst{10-0} = target{11-1};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003036
3037 let DecoderMethod = "DecodeThumb2BCCInstruction";
Johnny Chend68e1192009-12-15 17:24:14 +00003038}
Evan Chengf49810c2009-06-23 17:48:47 +00003039
Jim Grosbachaf7f2d62011-07-08 20:32:21 +00003040// Tail calls. The Darwin version of thumb tail calls uses a t2 branch, so
3041// it goes here.
3042let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
3043 // Darwin version.
3044 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
3045 Uses = [SP] in
3046 def tTAILJMPd: tPseudoExpand<(outs), (ins uncondbrtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00003047 4, IIC_Br, [],
Jim Grosbachaf7f2d62011-07-08 20:32:21 +00003048 (t2B uncondbrtarget:$dst)>,
3049 Requires<[IsThumb2, IsDarwin]>;
3050}
Evan Cheng06e16582009-07-10 01:54:42 +00003051
3052// IT block
Evan Cheng86050dc2010-06-18 23:09:54 +00003053let Defs = [ITSTATE] in
Evan Cheng06e16582009-07-10 01:54:42 +00003054def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
Owen Anderson16884412011-07-13 23:22:26 +00003055 AddrModeNone, 2, IIC_iALUx,
Johnny Chend68e1192009-12-15 17:24:14 +00003056 "it$mask\t$cc", "", []> {
3057 // 16-bit instruction.
Johnny Chenbbc71b22009-12-16 02:32:54 +00003058 let Inst{31-16} = 0x0000;
Johnny Chend68e1192009-12-15 17:24:14 +00003059 let Inst{15-8} = 0b10111111;
Owen Anderson05bf5952010-11-29 18:54:38 +00003060
3061 bits<4> cc;
3062 bits<4> mask;
Jim Grosbach86386922010-12-08 22:10:43 +00003063 let Inst{7-4} = cc;
3064 let Inst{3-0} = mask;
Owen Andersoneaca9282011-08-30 22:58:27 +00003065
3066 let DecoderMethod = "DecodeIT";
Johnny Chend68e1192009-12-15 17:24:14 +00003067}
Evan Cheng06e16582009-07-10 01:54:42 +00003068
Johnny Chence6275f2010-02-25 19:05:29 +00003069// Branch and Exchange Jazelle -- for disassembly only
3070// Rm = Inst{19-16}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00003071def t2BXJ : T2I<(outs), (ins rGPR:$func), NoItinerary, "bxj", "\t$func",
Johnny Chence6275f2010-02-25 19:05:29 +00003072 [/* For disassembly only; pattern left blank */]> {
3073 let Inst{31-27} = 0b11110;
3074 let Inst{26} = 0;
3075 let Inst{25-20} = 0b111100;
3076 let Inst{15-14} = 0b10;
3077 let Inst{12} = 0;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003078
Owen Anderson05bf5952010-11-29 18:54:38 +00003079 bits<4> func;
Jim Grosbach86386922010-12-08 22:10:43 +00003080 let Inst{19-16} = func;
Johnny Chence6275f2010-02-25 19:05:29 +00003081}
3082
Jim Grosbach11cca7a2011-08-18 17:51:36 +00003083// Compare and branch on zero / non-zero
3084let isBranch = 1, isTerminator = 1 in {
3085 def tCBZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br,
3086 "cbz\t$Rn, $target", []>,
3087 T1Misc<{0,0,?,1,?,?,?}>,
3088 Requires<[IsThumb2]> {
3089 // A8.6.27
3090 bits<6> target;
3091 bits<3> Rn;
3092 let Inst{9} = target{5};
3093 let Inst{7-3} = target{4-0};
3094 let Inst{2-0} = Rn;
3095 }
3096
3097 def tCBNZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br,
3098 "cbnz\t$Rn, $target", []>,
3099 T1Misc<{1,0,?,1,?,?,?}>,
3100 Requires<[IsThumb2]> {
3101 // A8.6.27
3102 bits<6> target;
3103 bits<3> Rn;
3104 let Inst{9} = target{5};
3105 let Inst{7-3} = target{4-0};
3106 let Inst{2-0} = Rn;
3107 }
3108}
3109
3110
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003111// Change Processor State is a system instruction -- for disassembly and
3112// parsing only.
3113// FIXME: Since the asm parser has currently no clean way to handle optional
3114// operands, create 3 versions of the same instruction. Once there's a clean
3115// framework to represent optional operands, change this behavior.
3116class t2CPS<dag iops, string asm_op> : T2XI<(outs), iops, NoItinerary,
3117 !strconcat("cps", asm_op),
3118 [/* For disassembly only; pattern left blank */]> {
3119 bits<2> imod;
3120 bits<3> iflags;
3121 bits<5> mode;
3122 bit M;
3123
Johnny Chen93042d12010-03-02 18:14:57 +00003124 let Inst{31-27} = 0b11110;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003125 let Inst{26} = 0;
Johnny Chen93042d12010-03-02 18:14:57 +00003126 let Inst{25-20} = 0b111010;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003127 let Inst{19-16} = 0b1111;
Johnny Chen93042d12010-03-02 18:14:57 +00003128 let Inst{15-14} = 0b10;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003129 let Inst{12} = 0;
3130 let Inst{10-9} = imod;
3131 let Inst{8} = M;
3132 let Inst{7-5} = iflags;
3133 let Inst{4-0} = mode;
Owen Anderson6153a032011-08-23 17:45:18 +00003134 let DecoderMethod = "DecodeT2CPSInstruction";
Johnny Chen93042d12010-03-02 18:14:57 +00003135}
3136
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003137let M = 1 in
3138 def t2CPS3p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
3139 "$imod.w\t$iflags, $mode">;
3140let mode = 0, M = 0 in
3141 def t2CPS2p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags),
3142 "$imod.w\t$iflags">;
3143let imod = 0, iflags = 0, M = 1 in
3144 def t2CPS1p : t2CPS<(ins i32imm:$mode), "\t$mode">;
3145
Johnny Chen0f7866e2010-03-03 02:09:43 +00003146// A6.3.4 Branches and miscellaneous control
3147// Table A6-14 Change Processor State, and hint instructions
3148// Helper class for disassembly only.
3149class T2I_hint<bits<8> op7_0, string opc, string asm>
3150 : T2I<(outs), (ins), NoItinerary, opc, asm,
3151 [/* For disassembly only; pattern left blank */]> {
3152 let Inst{31-20} = 0xf3a;
Bruno Cardoso Lopes1b10d5b2011-01-26 13:28:14 +00003153 let Inst{19-16} = 0b1111;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003154 let Inst{15-14} = 0b10;
3155 let Inst{12} = 0;
3156 let Inst{10-8} = 0b000;
3157 let Inst{7-0} = op7_0;
3158}
3159
3160def t2NOP : T2I_hint<0b00000000, "nop", ".w">;
3161def t2YIELD : T2I_hint<0b00000001, "yield", ".w">;
3162def t2WFE : T2I_hint<0b00000010, "wfe", ".w">;
3163def t2WFI : T2I_hint<0b00000011, "wfi", ".w">;
3164def t2SEV : T2I_hint<0b00000100, "sev", ".w">;
3165
Jim Grosbach6f9f8842011-07-13 22:59:38 +00003166def t2DBG : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "dbg", "\t$opt", []> {
Johnny Chen0f7866e2010-03-03 02:09:43 +00003167 let Inst{31-20} = 0xf3a;
3168 let Inst{15-14} = 0b10;
3169 let Inst{12} = 0;
3170 let Inst{10-8} = 0b000;
3171 let Inst{7-4} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003172
Owen Andersonc7373f82010-11-30 20:00:01 +00003173 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003174 let Inst{3-0} = opt;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003175}
3176
Johnny Chen6341c5a2010-02-25 20:25:24 +00003177// Secure Monitor Call is a system instruction -- for disassembly only
3178// Option = Inst{19-16}
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00003179def t2SMC : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
Johnny Chen6341c5a2010-02-25 20:25:24 +00003180 [/* For disassembly only; pattern left blank */]> {
3181 let Inst{31-27} = 0b11110;
3182 let Inst{26-20} = 0b1111111;
3183 let Inst{15-12} = 0b1000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003184
Owen Andersond18a9c92010-11-29 19:22:08 +00003185 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003186 let Inst{19-16} = opt;
Owen Andersond18a9c92010-11-29 19:22:08 +00003187}
3188
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003189class T2SRS<bits<12> op31_20,
Owen Anderson5404c2b2010-11-29 20:38:48 +00003190 dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003191 string opc, string asm, list<dag> pattern>
3192 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003193 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003194
Owen Andersond18a9c92010-11-29 19:22:08 +00003195 bits<5> mode;
3196 let Inst{4-0} = mode{4-0};
Johnny Chen6341c5a2010-02-25 20:25:24 +00003197}
3198
3199// Store Return State is a system instruction -- for disassembly only
Owen Anderson5404c2b2010-11-29 20:38:48 +00003200def t2SRSDBW : T2SRS<0b111010000010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003201 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003202 [/* For disassembly only; pattern left blank */]>;
3203def t2SRSDB : T2SRS<0b111010000000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003204 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003205 [/* For disassembly only; pattern left blank */]>;
3206def t2SRSIAW : T2SRS<0b111010011010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003207 (outs),(ins i32imm:$mode),NoItinerary,"srsia","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003208 [/* For disassembly only; pattern left blank */]>;
3209def t2SRSIA : T2SRS<0b111010011000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003210 (outs), (ins i32imm:$mode),NoItinerary,"srsia","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003211 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003212
3213// Return From Exception is a system instruction -- for disassembly only
Owen Andersond18a9c92010-11-29 19:22:08 +00003214
Owen Anderson5404c2b2010-11-29 20:38:48 +00003215class T2RFE<bits<12> op31_20, dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003216 string opc, string asm, list<dag> pattern>
3217 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003218 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003219
Owen Andersond18a9c92010-11-29 19:22:08 +00003220 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003221 let Inst{19-16} = Rn;
Johnny Chenec51a622011-04-12 21:41:51 +00003222 let Inst{15-0} = 0xc000;
Owen Andersond18a9c92010-11-29 19:22:08 +00003223}
3224
Owen Anderson5404c2b2010-11-29 20:38:48 +00003225def t2RFEDBW : T2RFE<0b111010000011,
Johnny Chenec51a622011-04-12 21:41:51 +00003226 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003227 [/* For disassembly only; pattern left blank */]>;
3228def t2RFEDB : T2RFE<0b111010000001,
Johnny Chenec51a622011-04-12 21:41:51 +00003229 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003230 [/* For disassembly only; pattern left blank */]>;
3231def t2RFEIAW : T2RFE<0b111010011011,
Johnny Chenec51a622011-04-12 21:41:51 +00003232 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003233 [/* For disassembly only; pattern left blank */]>;
3234def t2RFEIA : T2RFE<0b111010011001,
Johnny Chenec51a622011-04-12 21:41:51 +00003235 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003236 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003237
Evan Chengf49810c2009-06-23 17:48:47 +00003238//===----------------------------------------------------------------------===//
3239// Non-Instruction Patterns
3240//
3241
Evan Cheng5adb66a2009-09-28 09:14:39 +00003242// 32-bit immediate using movw + movt.
Evan Cheng5be39222010-09-24 22:03:46 +00003243// This is a single pseudo instruction to make it re-materializable.
3244// FIXME: Remove this when we can do generalized remat.
Evan Chengfc8475b2011-01-19 02:16:49 +00003245let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003246def t2MOVi32imm : PseudoInst<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Jim Grosbach99594eb2010-11-18 01:38:26 +00003247 [(set rGPR:$dst, (i32 imm:$src))]>,
Jim Grosbach3c38f962010-10-06 22:01:26 +00003248 Requires<[IsThumb, HasV6T2]>;
Evan Chengb9803a82009-11-06 23:52:48 +00003249
Evan Cheng53519f02011-01-21 18:55:51 +00003250// Pseudo instruction that combines movw + movt + add pc (if pic).
Evan Cheng9fe20092011-01-20 08:34:58 +00003251// It also makes it possible to rematerialize the instructions.
3252// FIXME: Remove this when we can do generalized remat and when machine licm
3253// can properly the instructions.
Evan Cheng53519f02011-01-21 18:55:51 +00003254let isReMaterializable = 1 in {
3255def t2MOV_ga_pcrel : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3256 IIC_iMOVix2addpc,
Evan Cheng9fe20092011-01-20 08:34:58 +00003257 [(set rGPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3258 Requires<[IsThumb2, UseMovt]>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003259
Evan Cheng53519f02011-01-21 18:55:51 +00003260def t2MOV_ga_dyn : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3261 IIC_iMOVix2,
3262 [(set rGPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3263 Requires<[IsThumb2, UseMovt]>;
3264}
3265
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003266// ConstantPool, GlobalAddress, and JumpTable
3267def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>,
3268 Requires<[IsThumb2, DontUseMovt]>;
3269def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
3270def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
3271 Requires<[IsThumb2, UseMovt]>;
3272
3273def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3274 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
3275
Evan Chengb9803a82009-11-06 23:52:48 +00003276// Pseudo instruction that combines ldr from constpool and add pc. This should
3277// be expanded into two instructions late to allow if-conversion and
3278// scheduling.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00003279let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng9fe20092011-01-20 08:34:58 +00003280def t2LDRpci_pic : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003281 IIC_iLoadiALU,
Evan Cheng9fe20092011-01-20 08:34:58 +00003282 [(set rGPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
Evan Chengb9803a82009-11-06 23:52:48 +00003283 imm:$cp))]>,
3284 Requires<[IsThumb2]>;
Johnny Chen23336552010-02-25 18:46:43 +00003285
3286//===----------------------------------------------------------------------===//
3287// Move between special register and ARM core register -- for disassembly only
3288//
3289
Owen Anderson5404c2b2010-11-29 20:38:48 +00003290class T2SpecialReg<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3291 dag oops, dag iops, InstrItinClass itin,
Owen Anderson00a035f2010-11-29 19:29:15 +00003292 string opc, string asm, list<dag> pattern>
3293 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003294 let Inst{31-20} = op31_20{11-0};
3295 let Inst{15-14} = op15_14{1-0};
Owen Andersonb45b11b2011-08-31 22:00:41 +00003296 let Inst{13} = 0b0;
Owen Anderson5404c2b2010-11-29 20:38:48 +00003297 let Inst{12} = op12{0};
Owen Andersonb45b11b2011-08-31 22:00:41 +00003298 let Inst{7-0} = 0;
Owen Anderson5404c2b2010-11-29 20:38:48 +00003299}
3300
3301class T2MRS<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3302 dag oops, dag iops, InstrItinClass itin,
3303 string opc, string asm, list<dag> pattern>
3304 : T2SpecialReg<op31_20, op15_14, op12, oops, iops, itin, opc, asm, pattern> {
Owen Anderson00a035f2010-11-29 19:29:15 +00003305 bits<4> Rd;
Jim Grosbach86386922010-12-08 22:10:43 +00003306 let Inst{11-8} = Rd;
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003307 let Inst{19-16} = 0b1111;
Owen Anderson00a035f2010-11-29 19:29:15 +00003308}
3309
Owen Anderson5404c2b2010-11-29 20:38:48 +00003310def t2MRS : T2MRS<0b111100111110, 0b10, 0,
3311 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
3312 [/* For disassembly only; pattern left blank */]>;
3313def t2MRSsys : T2MRS<0b111100111111, 0b10, 0,
Owen Anderson00a035f2010-11-29 19:29:15 +00003314 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, spsr",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003315 [/* For disassembly only; pattern left blank */]>;
Johnny Chen23336552010-02-25 18:46:43 +00003316
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003317// Move from ARM core register to Special Register
3318//
3319// No need to have both system and application versions, the encodings are the
3320// same and the assembly parser has no way to distinguish between them. The mask
3321// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3322// the mask with the fields to be accessed in the special register.
3323def t2MSR : T2SpecialReg<0b111100111000 /* op31-20 */, 0b10 /* op15-14 */,
3324 0 /* op12 */, (outs), (ins msr_mask:$mask, rGPR:$Rn),
3325 NoItinerary, "msr", "\t$mask, $Rn",
3326 [/* For disassembly only; pattern left blank */]> {
3327 bits<5> mask;
Owen Anderson00a035f2010-11-29 19:29:15 +00003328 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003329 let Inst{19-16} = Rn;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003330 let Inst{20} = mask{4}; // R Bit
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003331 let Inst{11-8} = mask{3-0};
Owen Anderson00a035f2010-11-29 19:29:15 +00003332}
3333
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003334//===----------------------------------------------------------------------===//
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003335// Move between coprocessor and ARM core register
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003336//
3337
Jim Grosbache35c5e02011-07-13 21:35:10 +00003338class t2MovRCopro<bits<4> Op, string opc, bit direction, dag oops, dag iops,
3339 list<dag> pattern>
3340 : T2Cop<Op, oops, iops,
Jim Grosbach0d8dae22011-07-13 21:17:59 +00003341 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003342 pattern> {
3343 let Inst{27-24} = 0b1110;
3344 let Inst{20} = direction;
3345 let Inst{4} = 1;
3346
3347 bits<4> Rt;
3348 bits<4> cop;
3349 bits<3> opc1;
3350 bits<3> opc2;
3351 bits<4> CRm;
3352 bits<4> CRn;
3353
3354 let Inst{15-12} = Rt;
3355 let Inst{11-8} = cop;
3356 let Inst{23-21} = opc1;
3357 let Inst{7-5} = opc2;
3358 let Inst{3-0} = CRm;
3359 let Inst{19-16} = CRn;
3360}
3361
Jim Grosbache35c5e02011-07-13 21:35:10 +00003362class t2MovRRCopro<bits<4> Op, string opc, bit direction,
3363 list<dag> pattern = []>
3364 : T2Cop<Op, (outs),
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00003365 (ins p_imm:$cop, imm0_15:$opc1, GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Jim Grosbache35c5e02011-07-13 21:35:10 +00003366 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
3367 let Inst{27-24} = 0b1100;
3368 let Inst{23-21} = 0b010;
3369 let Inst{20} = direction;
3370
3371 bits<4> Rt;
3372 bits<4> Rt2;
3373 bits<4> cop;
3374 bits<4> opc1;
3375 bits<4> CRm;
3376
3377 let Inst{15-12} = Rt;
3378 let Inst{19-16} = Rt2;
3379 let Inst{11-8} = cop;
3380 let Inst{7-4} = opc1;
3381 let Inst{3-0} = CRm;
3382}
3383
3384/* from ARM core register to coprocessor */
3385def t2MCR : t2MovRCopro<0b1110, "mcr", 0,
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003386 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003387 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3388 c_imm:$CRm, imm0_7:$opc2),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003389 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3390 imm:$CRm, imm:$opc2)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003391def t2MCR2 : t2MovRCopro<0b1111, "mcr2", 0,
Jim Grosbache540c742011-07-14 21:19:17 +00003392 (outs), (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3393 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003394 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3395 imm:$CRm, imm:$opc2)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003396
3397/* from coprocessor to ARM core register */
3398def t2MRC : t2MovRCopro<0b1110, "mrc", 1,
Jim Grosbachccfd9312011-07-19 20:35:35 +00003399 (outs GPR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
3400 c_imm:$CRm, imm0_7:$opc2), []>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003401
3402def t2MRC2 : t2MovRCopro<0b1111, "mrc2", 1,
Jim Grosbachccfd9312011-07-19 20:35:35 +00003403 (outs GPR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
3404 c_imm:$CRm, imm0_7:$opc2), []>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003405
Jim Grosbache35c5e02011-07-13 21:35:10 +00003406def : T2v6Pat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3407 (t2MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3408
3409def : T2v6Pat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003410 (t2MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3411
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003412
Jim Grosbache35c5e02011-07-13 21:35:10 +00003413/* from ARM core register to coprocessor */
3414def t2MCRR : t2MovRRCopro<0b1110, "mcrr", 0,
3415 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3416 imm:$CRm)]>;
3417def t2MCRR2 : t2MovRRCopro<0b1111, "mcrr2", 0,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003418 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt,
3419 GPR:$Rt2, imm:$CRm)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003420/* from coprocessor to ARM core register */
3421def t2MRRC : t2MovRRCopro<0b1110, "mrrc", 1>;
3422
3423def t2MRRC2 : t2MovRRCopro<0b1111, "mrrc2", 1>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003424
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003425//===----------------------------------------------------------------------===//
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003426// Other Coprocessor Instructions.
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003427//
3428
Jim Grosbach1cbb0c12011-07-13 22:06:11 +00003429def tCDP : T2Cop<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Jim Grosbach83ab0702011-07-13 22:01:08 +00003430 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003431 "cdp\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
3432 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3433 imm:$CRm, imm:$opc2)]> {
3434 let Inst{27-24} = 0b1110;
3435
3436 bits<4> opc1;
3437 bits<4> CRn;
3438 bits<4> CRd;
3439 bits<4> cop;
3440 bits<3> opc2;
3441 bits<4> CRm;
3442
3443 let Inst{3-0} = CRm;
3444 let Inst{4} = 0;
3445 let Inst{7-5} = opc2;
3446 let Inst{11-8} = cop;
3447 let Inst{15-12} = CRd;
3448 let Inst{19-16} = CRn;
3449 let Inst{23-20} = opc1;
3450}
3451
Jim Grosbach1cbb0c12011-07-13 22:06:11 +00003452def t2CDP2 : T2Cop<0b1111, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Jim Grosbach83ab0702011-07-13 22:01:08 +00003453 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003454 "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003455 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3456 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003457 let Inst{27-24} = 0b1110;
3458
3459 bits<4> opc1;
3460 bits<4> CRn;
3461 bits<4> CRd;
3462 bits<4> cop;
3463 bits<3> opc2;
3464 bits<4> CRm;
3465
3466 let Inst{3-0} = CRm;
3467 let Inst{4} = 0;
3468 let Inst{7-5} = opc2;
3469 let Inst{11-8} = cop;
3470 let Inst{15-12} = CRd;
3471 let Inst{19-16} = CRn;
3472 let Inst{23-20} = opc1;
3473}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003474
3475
3476
3477//===----------------------------------------------------------------------===//
3478// Non-Instruction Patterns
3479//
3480
3481// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00003482let AddedComplexity = 16 in {
3483def : T2Pat<(and rGPR:$Rm, 0x000000FF), (t2UXTB rGPR:$Rm, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003484 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003485def : T2Pat<(and rGPR:$Rm, 0x0000FFFF), (t2UXTH rGPR:$Rm, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003486 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003487def : T2Pat<(and rGPR:$Rm, 0x00FF00FF), (t2UXTB16 rGPR:$Rm, 0)>,
3488 Requires<[HasT2ExtractPack, IsThumb2]>;
3489def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0x00FF)),
3490 (t2UXTAB rGPR:$Rn, rGPR:$Rm, 0)>,
3491 Requires<[HasT2ExtractPack, IsThumb2]>;
3492def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0xFFFF)),
3493 (t2UXTAH rGPR:$Rn, rGPR:$Rm, 0)>,
3494 Requires<[HasT2ExtractPack, IsThumb2]>;
3495}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003496
Jim Grosbach70327412011-07-27 17:48:13 +00003497def : T2Pat<(sext_inreg rGPR:$Src, i8), (t2SXTB rGPR:$Src, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003498 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003499def : T2Pat<(sext_inreg rGPR:$Src, i16), (t2SXTH rGPR:$Src, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003500 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003501def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i8)),
3502 (t2SXTAB rGPR:$Rn, rGPR:$Rm, 0)>,
3503 Requires<[HasT2ExtractPack, IsThumb2]>;
3504def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i16)),
3505 (t2SXTAH rGPR:$Rn, rGPR:$Rm, 0)>,
3506 Requires<[HasT2ExtractPack, IsThumb2]>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003507
3508// Atomic load/store patterns
3509def : T2Pat<(atomic_load_8 t2addrmode_imm12:$addr),
3510 (t2LDRBi12 t2addrmode_imm12:$addr)>;
3511def : T2Pat<(atomic_load_8 t2addrmode_imm8:$addr),
3512 (t2LDRBi8 t2addrmode_imm8:$addr)>;
3513def : T2Pat<(atomic_load_8 t2addrmode_so_reg:$addr),
3514 (t2LDRBs t2addrmode_so_reg:$addr)>;
3515def : T2Pat<(atomic_load_16 t2addrmode_imm12:$addr),
3516 (t2LDRHi12 t2addrmode_imm12:$addr)>;
3517def : T2Pat<(atomic_load_16 t2addrmode_imm8:$addr),
3518 (t2LDRHi8 t2addrmode_imm8:$addr)>;
3519def : T2Pat<(atomic_load_16 t2addrmode_so_reg:$addr),
3520 (t2LDRHs t2addrmode_so_reg:$addr)>;
3521def : T2Pat<(atomic_load_32 t2addrmode_imm12:$addr),
3522 (t2LDRi12 t2addrmode_imm12:$addr)>;
3523def : T2Pat<(atomic_load_32 t2addrmode_imm8:$addr),
3524 (t2LDRi8 t2addrmode_imm8:$addr)>;
3525def : T2Pat<(atomic_load_32 t2addrmode_so_reg:$addr),
3526 (t2LDRs t2addrmode_so_reg:$addr)>;
3527def : T2Pat<(atomic_store_8 t2addrmode_imm12:$addr, GPR:$val),
3528 (t2STRBi12 GPR:$val, t2addrmode_imm12:$addr)>;
3529def : T2Pat<(atomic_store_8 t2addrmode_imm8:$addr, GPR:$val),
3530 (t2STRBi8 GPR:$val, t2addrmode_imm8:$addr)>;
3531def : T2Pat<(atomic_store_8 t2addrmode_so_reg:$addr, GPR:$val),
3532 (t2STRBs GPR:$val, t2addrmode_so_reg:$addr)>;
3533def : T2Pat<(atomic_store_16 t2addrmode_imm12:$addr, GPR:$val),
3534 (t2STRHi12 GPR:$val, t2addrmode_imm12:$addr)>;
3535def : T2Pat<(atomic_store_16 t2addrmode_imm8:$addr, GPR:$val),
3536 (t2STRHi8 GPR:$val, t2addrmode_imm8:$addr)>;
3537def : T2Pat<(atomic_store_16 t2addrmode_so_reg:$addr, GPR:$val),
3538 (t2STRHs GPR:$val, t2addrmode_so_reg:$addr)>;
3539def : T2Pat<(atomic_store_32 t2addrmode_imm12:$addr, GPR:$val),
3540 (t2STRi12 GPR:$val, t2addrmode_imm12:$addr)>;
3541def : T2Pat<(atomic_store_32 t2addrmode_imm8:$addr, GPR:$val),
3542 (t2STRi8 GPR:$val, t2addrmode_imm8:$addr)>;
3543def : T2Pat<(atomic_store_32 t2addrmode_so_reg:$addr, GPR:$val),
3544 (t2STRs GPR:$val, t2addrmode_so_reg:$addr)>;
Jim Grosbach72335d52011-08-31 18:23:08 +00003545
3546
3547//===----------------------------------------------------------------------===//
3548// Assembler aliases
3549//
3550
3551// Aliases for ADC without the ".w" optional width specifier.
3552def : t2InstAlias<"adc${s}${p} $Rd, $Rn, $Rm",
3553 (t2ADCrr rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3554def : t2InstAlias<"adc${s}${p} $Rd, $Rn, $ShiftedRm",
3555 (t2ADCrs rGPR:$Rd, rGPR:$Rn, t2_so_reg:$ShiftedRm,
3556 pred:$p, cc_out:$s)>;
3557
3558// Aliases for SBC without the ".w" optional width specifier.
3559def : t2InstAlias<"sbc${s}${p} $Rd, $Rn, $Rm",
3560 (t2SBCrr rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3561def : t2InstAlias<"sbc${s}${p} $Rd, $Rn, $ShiftedRm",
3562 (t2SBCrs rGPR:$Rd, rGPR:$Rn, t2_so_reg:$ShiftedRm,
3563 pred:$p, cc_out:$s)>;
3564
Jim Grosbachf0851e52011-09-02 18:14:46 +00003565// Aliases for ADD without the ".w" optional width specifier.
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003566def : t2InstAlias<"add${s}${p} $Rd, $Rn, $imm",
Jim Grosbachf0851e52011-09-02 18:14:46 +00003567 (t2ADDri rGPR:$Rd, GPRnopc:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003568def : t2InstAlias<"add${p} $Rd, $Rn, $imm",
Jim Grosbachf0851e52011-09-02 18:14:46 +00003569 (t2ADDri12 rGPR:$Rd, GPR:$Rn, imm0_4095:$imm, pred:$p)>;
3570def : t2InstAlias<"add${s}${p} $Rd, $Rn, $Rm",
3571 (t2ADDrr rGPR:$Rd, GPRnopc:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3572def : t2InstAlias<"add${s}${p} $Rd, $Rn, $ShiftedRm",
3573 (t2ADDrs rGPR:$Rd, GPRnopc:$Rn, t2_so_reg:$ShiftedRm,
3574 pred:$p, cc_out:$s)>;