blob: b068c64f63e42d8bbd6d25fa8145edb15408ddf7 [file] [log] [blame]
Jim Grosbach2cee75a2010-10-08 17:28:40 +00001//===-- ARM/ARMCodeEmitter.cpp - Convert ARM code to machine code ---------===//
Evan Cheng148b6a42007-07-05 21:15:40 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng148b6a42007-07-05 21:15:40 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the pass that transforms the ARM machine instructions into
11// relocatable machine code.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng0f282432008-10-29 23:55:43 +000015#define DEBUG_TYPE "jit"
Evan Cheng7602e112008-09-02 06:52:38 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng0f282432008-10-29 23:55:43 +000018#include "ARMConstantPoolValue.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000019#include "ARMInstrInfo.h"
Evan Cheng7602e112008-09-02 06:52:38 +000020#include "ARMRelocations.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000021#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
Jim Grosbachbc6d8762008-10-28 18:25:49 +000023#include "llvm/Constants.h"
24#include "llvm/DerivedTypes.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000025#include "llvm/Function.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000026#include "llvm/PassManager.h"
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000027#include "llvm/CodeGen/JITCodeEmitter.h"
Evan Cheng057d0c32008-09-18 07:28:19 +000028#include "llvm/CodeGen/MachineConstantPool.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
30#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000031#include "llvm/CodeGen/MachineJumpTableInfo.h"
Daniel Dunbar003de662009-09-21 05:58:35 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000033#include "llvm/CodeGen/Passes.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000034#include "llvm/ADT/Statistic.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000035#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000038#ifndef NDEBUG
39#include <iomanip>
40#endif
Evan Cheng148b6a42007-07-05 21:15:40 +000041using namespace llvm;
42
43STATISTIC(NumEmitted, "Number of machine instructions emitted");
44
45namespace {
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000046
Chris Lattner33fabd72010-02-02 21:48:51 +000047 class ARMCodeEmitter : public MachineFunctionPass {
Evan Cheng057d0c32008-09-18 07:28:19 +000048 ARMJITInfo *JTI;
49 const ARMInstrInfo *II;
50 const TargetData *TD;
Evan Cheng08669742009-09-10 01:23:53 +000051 const ARMSubtarget *Subtarget;
Evan Cheng057d0c32008-09-18 07:28:19 +000052 TargetMachine &TM;
Chris Lattner33fabd72010-02-02 21:48:51 +000053 JITCodeEmitter &MCE;
Chris Lattner16112732010-03-14 01:41:15 +000054 MachineModuleInfo *MMI;
Evan Cheng938b9d82008-10-31 19:55:13 +000055 const std::vector<MachineConstantPoolEntry> *MCPEs;
Evan Cheng4df60f52008-11-07 09:06:08 +000056 const std::vector<MachineJumpTableEntry> *MJTEs;
57 bool IsPIC;
Bob Wilson62d24a42010-06-28 22:23:17 +000058 bool IsThumb;
Bob Wilson87949d42010-03-17 21:16:45 +000059
Daniel Dunbar003de662009-09-21 05:58:35 +000060 void getAnalysisUsage(AnalysisUsage &AU) const {
61 AU.addRequired<MachineModuleInfo>();
62 MachineFunctionPass::getAnalysisUsage(AU);
63 }
Bob Wilson87949d42010-03-17 21:16:45 +000064
Evan Cheng148b6a42007-07-05 21:15:40 +000065 static char ID;
Chris Lattner33fabd72010-02-02 21:48:51 +000066 public:
67 ARMCodeEmitter(TargetMachine &tm, JITCodeEmitter &mce)
Owen Anderson90c579d2010-08-06 18:33:48 +000068 : MachineFunctionPass(ID), JTI(0),
Dan Gohman3fb150a2010-04-17 17:42:52 +000069 II((const ARMInstrInfo *)tm.getInstrInfo()),
Chris Lattner33fabd72010-02-02 21:48:51 +000070 TD(tm.getTargetData()), TM(tm),
Bob Wilson62d24a42010-06-28 22:23:17 +000071 MCE(mce), MCPEs(0), MJTEs(0),
72 IsPIC(TM.getRelocationModel() == Reloc::PIC_), IsThumb(false) {}
Bob Wilson87949d42010-03-17 21:16:45 +000073
Chris Lattner33fabd72010-02-02 21:48:51 +000074 /// getBinaryCodeForInstr - This function, generated by the
75 /// CodeEmitterGenerator using TableGen, produces the binary encoding for
76 /// machine instructions.
Jim Grosbachbade37b2010-10-08 00:21:28 +000077 unsigned getBinaryCodeForInstr(const MachineInstr &MI) const;
Evan Cheng148b6a42007-07-05 21:15:40 +000078
79 bool runOnMachineFunction(MachineFunction &MF);
80
81 virtual const char *getPassName() const {
82 return "ARM Machine Code Emitter";
83 }
84
85 void emitInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +000086
87 private:
Evan Cheng057d0c32008-09-18 07:28:19 +000088
Evan Cheng83b5cf02008-11-05 23:22:34 +000089 void emitWordLE(unsigned Binary);
Evan Chengcb5201f2008-11-11 22:19:31 +000090 void emitDWordLE(uint64_t Binary);
Evan Cheng057d0c32008-09-18 07:28:19 +000091 void emitConstPoolInstruction(const MachineInstr &MI);
Zonr Changf86399b2010-05-25 08:42:45 +000092 void emitMOVi32immInstruction(const MachineInstr &MI);
Evan Cheng90922132008-11-06 02:25:39 +000093 void emitMOVi2piecesInstruction(const MachineInstr &MI);
Evan Cheng4df60f52008-11-07 09:06:08 +000094 void emitLEApcrelJTInstruction(const MachineInstr &MI);
Evan Chenga9562552008-11-14 20:09:11 +000095 void emitPseudoMoveInstruction(const MachineInstr &MI);
Evan Cheng83b5cf02008-11-05 23:22:34 +000096 void addPCLabel(unsigned LabelID);
Evan Cheng057d0c32008-09-18 07:28:19 +000097 void emitPseudoInstruction(const MachineInstr &MI);
Evan Cheng5f1db7b2008-09-12 22:01:15 +000098 unsigned getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +000099 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000100 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000101 unsigned OpIdx);
102
Evan Cheng90922132008-11-06 02:25:39 +0000103 unsigned getMachineSoImmOpValue(unsigned SoImm);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000104 unsigned getAddrModeSBit(const MachineInstr &MI,
105 const TargetInstrDesc &TID) const;
Evan Cheng49a9f292008-09-12 22:45:55 +0000106
Evan Cheng83b5cf02008-11-05 23:22:34 +0000107 void emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000108 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000109 unsigned ImplicitRn = 0);
Evan Cheng7602e112008-09-02 06:52:38 +0000110
Evan Cheng83b5cf02008-11-05 23:22:34 +0000111 void emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000112 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000113 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000114
Evan Cheng83b5cf02008-11-05 23:22:34 +0000115 void emitMiscLoadStoreInstruction(const MachineInstr &MI,
116 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000117
118 void emitLoadStoreMultipleInstruction(const MachineInstr &MI);
119
Evan Chengfbc9d412008-11-06 01:21:28 +0000120 void emitMulFrmInstruction(const MachineInstr &MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000121
Evan Cheng97f48c32008-11-06 22:15:19 +0000122 void emitExtendInstruction(const MachineInstr &MI);
123
Evan Cheng8b59db32008-11-07 01:41:35 +0000124 void emitMiscArithInstruction(const MachineInstr &MI);
125
Bob Wilson9a1c1892010-08-11 00:01:18 +0000126 void emitSaturateInstruction(const MachineInstr &MI);
127
Evan Chengedda31c2008-11-05 18:35:52 +0000128 void emitBranchInstruction(const MachineInstr &MI);
129
Evan Cheng437c1732008-11-07 22:30:53 +0000130 void emitInlineJumpTable(unsigned JTIndex);
Evan Cheng4df60f52008-11-07 09:06:08 +0000131
Evan Chengedda31c2008-11-05 18:35:52 +0000132 void emitMiscBranchInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +0000133
Evan Cheng96581d32008-11-11 02:11:05 +0000134 void emitVFPArithInstruction(const MachineInstr &MI);
135
Evan Cheng78be83d2008-11-11 19:40:26 +0000136 void emitVFPConversionInstruction(const MachineInstr &MI);
137
Evan Chengcd8e66a2008-11-11 21:48:44 +0000138 void emitVFPLoadStoreInstruction(const MachineInstr &MI);
139
140 void emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI);
141
Bob Wilsond5a563d2010-06-29 17:34:07 +0000142 void emitNEONLaneInstruction(const MachineInstr &MI);
Bob Wilson21773e72010-06-29 20:13:29 +0000143 void emitNEONDupInstruction(const MachineInstr &MI);
Bob Wilson583a2a02010-06-25 21:17:19 +0000144 void emitNEON1RegModImmInstruction(const MachineInstr &MI);
145 void emitNEON2RegInstruction(const MachineInstr &MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +0000146 void emitNEON3RegInstruction(const MachineInstr &MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000147
Evan Cheng7602e112008-09-02 06:52:38 +0000148 /// getMachineOpValue - Return binary encoding of operand. If the machine
149 /// operand requires relocation, record the relocation and return zero.
Jim Grosbach3e094132010-10-08 17:45:54 +0000150 unsigned getMachineOpValue(const MachineInstr &MI,
151 const MachineOperand &MO) const;
152 unsigned getMachineOpValue(const MachineInstr &MI, unsigned OpIdx) const {
Evan Cheng7602e112008-09-02 06:52:38 +0000153 return getMachineOpValue(MI, MI.getOperand(OpIdx));
154 }
Evan Cheng7602e112008-09-02 06:52:38 +0000155
Jim Grosbach08bd5492010-10-12 23:00:24 +0000156 // FIXME: The legacy JIT ARMCodeEmitter doesn't rely on the the
157 // TableGen'erated getBinaryCodeForInstr() function to encode any
158 // operand values, instead querying getMachineOpValue() directly for
159 // each operand it needs to encode. Thus, any of the new encoder
160 // helper functions can simply return 0 as the values the return
161 // are already handled elsewhere. They are placeholders to allow this
162 // encoder to continue to function until the MC encoder is sufficiently
163 // far along that this one can be eliminated entirely.
Owen Andersonc7139a62010-11-11 19:07:48 +0000164 unsigned NEONThumb2DataIPostEncoder(const MachineInstr &MI, unsigned Val)
165 const { return 0; }
Owen Anderson57dac882010-11-11 21:36:43 +0000166 unsigned NEONThumb2LoadStorePostEncoder(const MachineInstr &MI,unsigned Val)
167 const { return 0; }
Owen Anderson8f143912010-11-11 23:12:55 +0000168 unsigned NEONThumb2DupPostEncoder(const MachineInstr &MI,unsigned Val)
169 const { return 0; }
Jim Grosbachc466b932010-11-11 18:04:49 +0000170 unsigned getBranchTargetOpValue(const MachineInstr &MI, unsigned Op)
171 const { return 0; }
Jim Grosbach08bd5492010-10-12 23:00:24 +0000172 unsigned getCCOutOpValue(const MachineInstr &MI, unsigned Op)
173 const { return 0; }
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000174 unsigned getSOImmOpValue(const MachineInstr &MI, unsigned Op)
175 const { return 0; }
Jim Grosbachef324d72010-10-12 23:53:58 +0000176 unsigned getSORegOpValue(const MachineInstr &MI, unsigned Op)
177 const { return 0; }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000178 unsigned getRotImmOpValue(const MachineInstr &MI, unsigned Op)
179 const { return 0; }
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000180 unsigned getImmMinusOneOpValue(const MachineInstr &MI, unsigned Op)
181 const { return 0; }
Owen Andersona2b50b32010-11-02 22:28:01 +0000182 unsigned getAddrMode6AddressOpValue(const MachineInstr &MI, unsigned Op)
Owen Andersond9aa7d32010-11-02 00:05:05 +0000183 const { return 0; }
Owen Andersona2b50b32010-11-02 22:28:01 +0000184 unsigned getAddrMode6OffsetOpValue(const MachineInstr &MI, unsigned Op)
Owen Andersoncf667be2010-11-02 01:24:55 +0000185 const { return 0; }
Jim Grosbach3fea191052010-10-21 22:03:21 +0000186 unsigned getBitfieldInvertedMaskOpValue(const MachineInstr &MI,
187 unsigned Op) const { return 0; }
Jim Grosbach5d5eb9e2010-11-10 23:38:36 +0000188 uint32_t getLdStmModeOpValue(const MachineInstr &MI, unsigned OpIdx)
189 const {return 0; }
Jim Grosbach54fea632010-11-09 17:20:53 +0000190 uint32_t getLdStSORegOpValue(const MachineInstr &MI, unsigned OpIdx)
191 const { return 0; }
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000192
193 unsigned getAddrModeImm12OpValue(const MachineInstr &MI, unsigned Op)
194 const {
195 // {17-13} = reg
196 // {12} = (U)nsigned (add == '1', sub == '0')
197 // {11-0} = imm12
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000198 const MachineOperand &MO = MI.getOperand(Op);
199 const MachineOperand &MO1 = MI.getOperand(Op + 1);
200 if (!MO.isReg()) {
201 emitConstPoolAddress(MO.getIndex(), ARM::reloc_arm_cp_entry);
202 return 0;
Jim Grosbachf31430f2010-10-27 19:55:59 +0000203 }
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000204 unsigned Reg = getARMRegisterNumbering(MO.getReg());
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000205 int32_t Imm12 = MO1.getImm();
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000206 uint32_t Binary;
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000207 Binary = Imm12 & 0xfff;
208 if (Imm12 >= 0)
209 Binary |= (1 << 12);
210 Binary |= (Reg << 13);
211 return Binary;
212 }
Jim Grosbach7eab97f2010-11-11 16:55:29 +0000213 uint32_t getAddrMode3OffsetOpValue(const MachineInstr &MI, unsigned OpIdx)
214 const { return 0;}
Jim Grosbach570a9222010-11-11 01:09:40 +0000215 uint32_t getAddrMode3OpValue(const MachineInstr &MI, unsigned Op) const
216 { return 0; }
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000217 uint32_t getAddrMode5OpValue(const MachineInstr &MI, unsigned Op) const {
218 // {12-9} = reg
219 // {8} = (U)nsigned (add == '1', sub == '0')
220 // {7-0} = imm12
221 const MachineOperand &MO = MI.getOperand(Op);
222 const MachineOperand &MO1 = MI.getOperand(Op + 1);
223 if (!MO.isReg()) {
224 emitConstPoolAddress(MO.getIndex(), ARM::reloc_arm_cp_entry);
225 return 0;
226 }
227 unsigned Reg = getARMRegisterNumbering(MO.getReg());
228 int32_t Imm8 = MO1.getImm();
229 uint32_t Binary;
230 Binary = Imm8 & 0xff;
231 if (Imm8 >= 0)
232 Binary |= (1 << 8);
233 Binary |= (Reg << 9);
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000234 return Binary;
235 }
Jim Grosbachc4bc2112010-10-29 23:21:57 +0000236 unsigned getNEONVcvtImm32OpValue(const MachineInstr &MI, unsigned Op)
237 const { return 0; }
Jim Grosbach08bd5492010-10-12 23:00:24 +0000238
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000239 unsigned getRegisterListOpValue(const MachineInstr &MI, unsigned Op)
240 const { return 0; }
241
Shih-wei Liao5170b712010-05-26 00:02:28 +0000242 /// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Jim Grosbach18f30e62010-06-02 21:53:11 +0000243 /// machine operand requires relocation, record the relocation and return
244 /// zero.
Shih-wei Liao5170b712010-05-26 00:02:28 +0000245 unsigned getMovi32Value(const MachineInstr &MI,const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000246 unsigned Reloc);
Zonr Changf86399b2010-05-25 08:42:45 +0000247
Evan Cheng83b5cf02008-11-05 23:22:34 +0000248 /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000249 ///
Evan Cheng83b5cf02008-11-05 23:22:34 +0000250 unsigned getShiftOp(unsigned Imm) const ;
Evan Cheng7602e112008-09-02 06:52:38 +0000251
252 /// Routines that handle operands which add machine relocations which are
Evan Cheng437c1732008-11-07 22:30:53 +0000253 /// fixed up by the relocation stage.
Dan Gohman46510a72010-04-15 01:51:59 +0000254 void emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Jeffrey Yasskin2d274412009-11-07 08:51:52 +0000255 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000256 intptr_t ACPV = 0) const;
257 void emitExternalSymbolAddress(const char *ES, unsigned Reloc) const;
258 void emitConstPoolAddress(unsigned CPI, unsigned Reloc) const;
259 void emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const;
Evan Cheng437c1732008-11-07 22:30:53 +0000260 void emitMachineBasicBlock(MachineBasicBlock *BB, unsigned Reloc,
Jim Grosbach3e094132010-10-08 17:45:54 +0000261 intptr_t JTBase = 0) const;
Evan Cheng148b6a42007-07-05 21:15:40 +0000262 };
Evan Cheng148b6a42007-07-05 21:15:40 +0000263}
264
Chris Lattner33fabd72010-02-02 21:48:51 +0000265char ARMCodeEmitter::ID = 0;
266
Bob Wilson87949d42010-03-17 21:16:45 +0000267/// createARMJITCodeEmitterPass - Return a pass that emits the collected ARM
Chris Lattnere0faa542010-02-02 21:38:59 +0000268/// code to the specified MCE object.
Bruno Cardoso Lopesac57e6e2009-07-06 05:09:34 +0000269FunctionPass *llvm::createARMJITCodeEmitterPass(ARMBaseTargetMachine &TM,
270 JITCodeEmitter &JCE) {
Chris Lattner33fabd72010-02-02 21:48:51 +0000271 return new ARMCodeEmitter(TM, JCE);
Evan Cheng148b6a42007-07-05 21:15:40 +0000272}
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000273
Chris Lattner33fabd72010-02-02 21:48:51 +0000274bool ARMCodeEmitter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng148b6a42007-07-05 21:15:40 +0000275 assert((MF.getTarget().getRelocationModel() != Reloc::Default ||
276 MF.getTarget().getRelocationModel() != Reloc::Static) &&
277 "JIT relocation model must be set to static or default!");
Dan Gohman3fb150a2010-04-17 17:42:52 +0000278 JTI = ((ARMTargetMachine &)MF.getTarget()).getJITInfo();
279 II = ((const ARMTargetMachine &)MF.getTarget()).getInstrInfo();
280 TD = ((const ARMTargetMachine &)MF.getTarget()).getTargetData();
Evan Cheng08669742009-09-10 01:23:53 +0000281 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng938b9d82008-10-31 19:55:13 +0000282 MCPEs = &MF.getConstantPool()->getConstants();
Chris Lattnerb1e80392010-01-25 23:22:00 +0000283 MJTEs = 0;
284 if (MF.getJumpTableInfo()) MJTEs = &MF.getJumpTableInfo()->getJumpTables();
Evan Cheng4df60f52008-11-07 09:06:08 +0000285 IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Bob Wilson62d24a42010-06-28 22:23:17 +0000286 IsThumb = MF.getInfo<ARMFunctionInfo>()->isThumbFunction();
Evan Cheng3cc82232008-11-08 07:38:22 +0000287 JTI->Initialize(MF, IsPIC);
Chris Lattner16112732010-03-14 01:41:15 +0000288 MMI = &getAnalysis<MachineModuleInfo>();
289 MCE.setModuleInfo(MMI);
Evan Cheng148b6a42007-07-05 21:15:40 +0000290
291 do {
Jim Grosbach764ab522009-08-11 15:33:49 +0000292 DEBUG(errs() << "JITTing function '"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000293 << MF.getFunction()->getName() << "'\n");
Evan Cheng148b6a42007-07-05 21:15:40 +0000294 MCE.startFunction(MF);
Jim Grosbach764ab522009-08-11 15:33:49 +0000295 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
Evan Cheng148b6a42007-07-05 21:15:40 +0000296 MBB != E; ++MBB) {
297 MCE.StartMachineBasicBlock(MBB);
298 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
299 I != E; ++I)
300 emitInstruction(*I);
301 }
302 } while (MCE.finishFunction(MF));
303
304 return false;
305}
306
Evan Cheng83b5cf02008-11-05 23:22:34 +0000307/// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000308///
Chris Lattner33fabd72010-02-02 21:48:51 +0000309unsigned ARMCodeEmitter::getShiftOp(unsigned Imm) const {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000310 switch (ARM_AM::getAM2ShiftOpc(Imm)) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000311 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng7602e112008-09-02 06:52:38 +0000312 case ARM_AM::asr: return 2;
313 case ARM_AM::lsl: return 0;
314 case ARM_AM::lsr: return 1;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000315 case ARM_AM::ror:
Evan Cheng7602e112008-09-02 06:52:38 +0000316 case ARM_AM::rrx: return 3;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000317 }
Evan Cheng7602e112008-09-02 06:52:38 +0000318 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000319}
320
Shih-wei Liao5170b712010-05-26 00:02:28 +0000321/// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Zonr Changf86399b2010-05-25 08:42:45 +0000322/// machine operand requires relocation, record the relocation and return zero.
323unsigned ARMCodeEmitter::getMovi32Value(const MachineInstr &MI,
Shih-wei Liao5170b712010-05-26 00:02:28 +0000324 const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000325 unsigned Reloc) {
Shih-wei Liao5170b712010-05-26 00:02:28 +0000326 assert(((Reloc == ARM::reloc_arm_movt) || (Reloc == ARM::reloc_arm_movw))
Zonr Changf86399b2010-05-25 08:42:45 +0000327 && "Relocation to this function should be for movt or movw");
328
329 if (MO.isImm())
330 return static_cast<unsigned>(MO.getImm());
331 else if (MO.isGlobal())
332 emitGlobalAddress(MO.getGlobal(), Reloc, true, false);
333 else if (MO.isSymbol())
334 emitExternalSymbolAddress(MO.getSymbolName(), Reloc);
335 else if (MO.isMBB())
336 emitMachineBasicBlock(MO.getMBB(), Reloc);
337 else {
338#ifndef NDEBUG
339 errs() << MO;
340#endif
341 llvm_unreachable("Unsupported operand type for movw/movt");
342 }
343 return 0;
344}
345
Evan Cheng7602e112008-09-02 06:52:38 +0000346/// getMachineOpValue - Return binary encoding of operand. If the machine
347/// operand requires relocation, record the relocation and return zero.
Chris Lattner33fabd72010-02-02 21:48:51 +0000348unsigned ARMCodeEmitter::getMachineOpValue(const MachineInstr &MI,
Jim Grosbach3e094132010-10-08 17:45:54 +0000349 const MachineOperand &MO) const {
Dan Gohmand735b802008-10-03 15:45:36 +0000350 if (MO.isReg())
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000351 return getARMRegisterNumbering(MO.getReg());
Dan Gohmand735b802008-10-03 15:45:36 +0000352 else if (MO.isImm())
Evan Cheng7602e112008-09-02 06:52:38 +0000353 return static_cast<unsigned>(MO.getImm());
Dan Gohmand735b802008-10-03 15:45:36 +0000354 else if (MO.isGlobal())
Evan Cheng08669742009-09-10 01:23:53 +0000355 emitGlobalAddress(MO.getGlobal(), ARM::reloc_arm_branch, true, false);
Dan Gohmand735b802008-10-03 15:45:36 +0000356 else if (MO.isSymbol())
Evan Cheng10332512008-11-08 07:22:33 +0000357 emitExternalSymbolAddress(MO.getSymbolName(), ARM::reloc_arm_branch);
Evan Cheng580c0df2008-11-12 01:02:24 +0000358 else if (MO.isCPI()) {
359 const TargetInstrDesc &TID = MI.getDesc();
360 // For VFP load, the immediate offset is multiplied by 4.
361 unsigned Reloc = ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPLdStFrm)
362 ? ARM::reloc_arm_vfp_cp_entry : ARM::reloc_arm_cp_entry;
363 emitConstPoolAddress(MO.getIndex(), Reloc);
364 } else if (MO.isJTI())
Chris Lattner8aa797a2007-12-30 23:10:15 +0000365 emitJumpTableAddress(MO.getIndex(), ARM::reloc_arm_relative);
Dan Gohmand735b802008-10-03 15:45:36 +0000366 else if (MO.isMBB())
Evan Cheng4df60f52008-11-07 09:06:08 +0000367 emitMachineBasicBlock(MO.getMBB(), ARM::reloc_arm_branch);
Evan Cheng2aa0e642008-09-13 01:55:59 +0000368 else {
Torok Edwindac237e2009-07-08 20:53:28 +0000369#ifndef NDEBUG
Chris Lattner705e07f2009-08-23 03:41:05 +0000370 errs() << MO;
Torok Edwindac237e2009-07-08 20:53:28 +0000371#endif
Torok Edwinc23197a2009-07-14 16:55:14 +0000372 llvm_unreachable(0);
Evan Cheng2aa0e642008-09-13 01:55:59 +0000373 }
Evan Cheng7602e112008-09-02 06:52:38 +0000374 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000375}
376
Evan Cheng057d0c32008-09-18 07:28:19 +0000377/// emitGlobalAddress - Emit the specified address to the code stream.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000378///
Dan Gohman46510a72010-04-15 01:51:59 +0000379void ARMCodeEmitter::emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Chris Lattner33fabd72010-02-02 21:48:51 +0000380 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000381 intptr_t ACPV) const {
Evan Cheng08669742009-09-10 01:23:53 +0000382 MachineRelocation MR = Indirect
383 ? MachineRelocation::getIndirectSymbol(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000384 const_cast<GlobalValue *>(GV),
385 ACPV, MayNeedFarStub)
Evan Cheng08669742009-09-10 01:23:53 +0000386 : MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000387 const_cast<GlobalValue *>(GV), ACPV,
388 MayNeedFarStub);
Evan Cheng08669742009-09-10 01:23:53 +0000389 MCE.addRelocation(MR);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000390}
391
392/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
393/// be emitted to the current location in the function, and allow it to be PC
394/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000395void ARMCodeEmitter::
396emitExternalSymbolAddress(const char *ES, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000397 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
398 Reloc, ES));
399}
400
401/// emitConstPoolAddress - Arrange for the address of an constant pool
402/// to be emitted to the current location in the function, and allow it to be PC
403/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000404void ARMCodeEmitter::emitConstPoolAddress(unsigned CPI, unsigned Reloc) const {
Evan Cheng0f282432008-10-29 23:55:43 +0000405 // Tell JIT emitter we'll resolve the address.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000406 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000407 Reloc, CPI, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000408}
409
410/// emitJumpTableAddress - Arrange for the address of a jump table to
411/// be emitted to the current location in the function, and allow it to be PC
412/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000413void ARMCodeEmitter::
414emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000415 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000416 Reloc, JTIndex, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000417}
418
Raul Herbster9c1a3822007-08-30 23:29:26 +0000419/// emitMachineBasicBlock - Emit the specified address basic block.
Chris Lattner33fabd72010-02-02 21:48:51 +0000420void ARMCodeEmitter::emitMachineBasicBlock(MachineBasicBlock *BB,
Jim Grosbach3e094132010-10-08 17:45:54 +0000421 unsigned Reloc,
422 intptr_t JTBase) const {
Raul Herbster9c1a3822007-08-30 23:29:26 +0000423 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000424 Reloc, BB, JTBase));
Raul Herbster9c1a3822007-08-30 23:29:26 +0000425}
Evan Cheng0ff94f72007-08-07 01:37:15 +0000426
Chris Lattner33fabd72010-02-02 21:48:51 +0000427void ARMCodeEmitter::emitWordLE(unsigned Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000428 DEBUG(errs() << " 0x";
429 errs().write_hex(Binary) << "\n");
Evan Cheng83b5cf02008-11-05 23:22:34 +0000430 MCE.emitWordLE(Binary);
431}
432
Chris Lattner33fabd72010-02-02 21:48:51 +0000433void ARMCodeEmitter::emitDWordLE(uint64_t Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000434 DEBUG(errs() << " 0x";
435 errs().write_hex(Binary) << "\n");
Evan Chengcb5201f2008-11-11 22:19:31 +0000436 MCE.emitDWordLE(Binary);
437}
438
Chris Lattner33fabd72010-02-02 21:48:51 +0000439void ARMCodeEmitter::emitInstruction(const MachineInstr &MI) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000440 DEBUG(errs() << "JIT: " << (void*)MCE.getCurrentPCValue() << ":\t" << MI);
Evan Cheng42d5ee062008-09-13 01:15:21 +0000441
Devang Patelaf0e2722009-10-06 02:19:11 +0000442 MCE.processDebugLoc(MI.getDebugLoc(), true);
Jeffrey Yasskin75402822009-07-17 18:49:39 +0000443
Dan Gohmanfe601042010-06-22 15:08:57 +0000444 ++NumEmitted; // Keep track of the # of mi's emitted
Evan Chengedda31c2008-11-05 18:35:52 +0000445 switch (MI.getDesc().TSFlags & ARMII::FormMask) {
Evan Chengffa6d962008-11-13 23:36:57 +0000446 default: {
Torok Edwinc23197a2009-07-14 16:55:14 +0000447 llvm_unreachable("Unhandled instruction encoding format!");
Evan Chengedda31c2008-11-05 18:35:52 +0000448 break;
Evan Chengffa6d962008-11-13 23:36:57 +0000449 }
Evan Chengedda31c2008-11-05 18:35:52 +0000450 case ARMII::Pseudo:
Evan Cheng057d0c32008-09-18 07:28:19 +0000451 emitPseudoInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000452 break;
453 case ARMII::DPFrm:
454 case ARMII::DPSoRegFrm:
455 emitDataProcessingInstruction(MI);
456 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000457 case ARMII::LdFrm:
458 case ARMII::StFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000459 emitLoadStoreInstruction(MI);
460 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000461 case ARMII::LdMiscFrm:
462 case ARMII::StMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000463 emitMiscLoadStoreInstruction(MI);
464 break;
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000465 case ARMII::LdStMulFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000466 emitLoadStoreMultipleInstruction(MI);
467 break;
Evan Chengfbc9d412008-11-06 01:21:28 +0000468 case ARMII::MulFrm:
469 emitMulFrmInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000470 break;
Evan Cheng97f48c32008-11-06 22:15:19 +0000471 case ARMII::ExtFrm:
472 emitExtendInstruction(MI);
473 break;
Evan Cheng8b59db32008-11-07 01:41:35 +0000474 case ARMII::ArithMiscFrm:
475 emitMiscArithInstruction(MI);
476 break;
Bob Wilson9a1c1892010-08-11 00:01:18 +0000477 case ARMII::SatFrm:
478 emitSaturateInstruction(MI);
479 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000480 case ARMII::BrFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000481 emitBranchInstruction(MI);
482 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000483 case ARMII::BrMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000484 emitMiscBranchInstruction(MI);
485 break;
Evan Cheng96581d32008-11-11 02:11:05 +0000486 // VFP instructions.
487 case ARMII::VFPUnaryFrm:
488 case ARMII::VFPBinaryFrm:
489 emitVFPArithInstruction(MI);
490 break;
Evan Cheng78be83d2008-11-11 19:40:26 +0000491 case ARMII::VFPConv1Frm:
492 case ARMII::VFPConv2Frm:
Evan Cheng0a0ab132008-11-11 22:46:12 +0000493 case ARMII::VFPConv3Frm:
Evan Cheng80a11982008-11-12 06:41:41 +0000494 case ARMII::VFPConv4Frm:
495 case ARMII::VFPConv5Frm:
Evan Cheng78be83d2008-11-11 19:40:26 +0000496 emitVFPConversionInstruction(MI);
497 break;
Evan Chengcd8e66a2008-11-11 21:48:44 +0000498 case ARMII::VFPLdStFrm:
499 emitVFPLoadStoreInstruction(MI);
500 break;
501 case ARMII::VFPLdStMulFrm:
502 emitVFPLoadStoreMultipleInstruction(MI);
503 break;
Bill Wendling07fda9f2010-10-15 23:35:12 +0000504
Bob Wilson1a913ed2010-06-11 21:34:50 +0000505 // NEON instructions.
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000506 case ARMII::NGetLnFrm:
Bob Wilsond5a563d2010-06-29 17:34:07 +0000507 case ARMII::NSetLnFrm:
508 emitNEONLaneInstruction(MI);
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000509 break;
Bob Wilson21773e72010-06-29 20:13:29 +0000510 case ARMII::NDupFrm:
511 emitNEONDupInstruction(MI);
512 break;
Bob Wilson1a913ed2010-06-11 21:34:50 +0000513 case ARMII::N1RegModImmFrm:
Bob Wilson583a2a02010-06-25 21:17:19 +0000514 emitNEON1RegModImmInstruction(MI);
515 break;
516 case ARMII::N2RegFrm:
517 emitNEON2RegInstruction(MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000518 break;
Bob Wilson5e7b6072010-06-25 22:40:46 +0000519 case ARMII::N3RegFrm:
520 emitNEON3RegInstruction(MI);
521 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000522 }
Devang Patelaf0e2722009-10-06 02:19:11 +0000523 MCE.processDebugLoc(MI.getDebugLoc(), false);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000524}
525
Chris Lattner33fabd72010-02-02 21:48:51 +0000526void ARMCodeEmitter::emitConstPoolInstruction(const MachineInstr &MI) {
Evan Cheng437c1732008-11-07 22:30:53 +0000527 unsigned CPI = MI.getOperand(0).getImm(); // CP instruction index.
528 unsigned CPIndex = MI.getOperand(1).getIndex(); // Actual cp entry index.
Evan Cheng938b9d82008-10-31 19:55:13 +0000529 const MachineConstantPoolEntry &MCPE = (*MCPEs)[CPIndex];
Jim Grosbach764ab522009-08-11 15:33:49 +0000530
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000531 // Remember the CONSTPOOL_ENTRY address for later relocation.
532 JTI->addConstantPoolEntryAddr(CPI, MCE.getCurrentPCValue());
533
534 // Emit constpool island entry. In most cases, the actual values will be
535 // resolved and relocated after code emission.
536 if (MCPE.isMachineConstantPoolEntry()) {
537 ARMConstantPoolValue *ACPV =
538 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
539
Chris Lattner705e07f2009-08-23 03:41:05 +0000540 DEBUG(errs() << " ** ARM constant pool #" << CPI << " @ "
541 << (void*)MCE.getCurrentPCValue() << " " << *ACPV << '\n');
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000542
Bob Wilson28989a82009-11-02 16:59:06 +0000543 assert(ACPV->isGlobalValue() && "unsupported constant pool value");
Dan Gohman46510a72010-04-15 01:51:59 +0000544 const GlobalValue *GV = ACPV->getGV();
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000545 if (GV) {
Evan Cheng08669742009-09-10 01:23:53 +0000546 Reloc::Model RelocM = TM.getRelocationModel();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000547 emitGlobalAddress(GV, ARM::reloc_arm_machine_cp_entry,
Evan Cheng08669742009-09-10 01:23:53 +0000548 isa<Function>(GV),
549 Subtarget->GVIsIndirectSymbol(GV, RelocM),
550 (intptr_t)ACPV);
Evan Cheng25e04782008-11-04 00:50:32 +0000551 } else {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000552 emitExternalSymbolAddress(ACPV->getSymbol(), ARM::reloc_arm_absolute);
553 }
Evan Cheng83b5cf02008-11-05 23:22:34 +0000554 emitWordLE(0);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000555 } else {
Dan Gohman46510a72010-04-15 01:51:59 +0000556 const Constant *CV = MCPE.Val.ConstVal;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000557
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000558 DEBUG({
559 errs() << " ** Constant pool #" << CPI << " @ "
560 << (void*)MCE.getCurrentPCValue() << " ";
561 if (const Function *F = dyn_cast<Function>(CV))
562 errs() << F->getName();
563 else
564 errs() << *CV;
565 errs() << '\n';
566 });
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000567
Dan Gohman46510a72010-04-15 01:51:59 +0000568 if (const GlobalValue *GV = dyn_cast<GlobalValue>(CV)) {
Evan Cheng08669742009-09-10 01:23:53 +0000569 emitGlobalAddress(GV, ARM::reloc_arm_absolute, isa<Function>(GV), false);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000570 emitWordLE(0);
Evan Chengcb5201f2008-11-11 22:19:31 +0000571 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(CV)) {
Gabor Greif41f31ef2010-10-22 23:16:11 +0000572 uint32_t Val = uint32_t(*CI->getValue().getRawData());
Evan Cheng83b5cf02008-11-05 23:22:34 +0000573 emitWordLE(Val);
Evan Chengcb5201f2008-11-11 22:19:31 +0000574 } else if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CV)) {
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000575 if (CFP->getType()->isFloatTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000576 emitWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000577 else if (CFP->getType()->isDoubleTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000578 emitDWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
579 else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000580 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengcb5201f2008-11-11 22:19:31 +0000581 }
582 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000583 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000584 }
585 }
586}
587
Zonr Changf86399b2010-05-25 08:42:45 +0000588void ARMCodeEmitter::emitMOVi32immInstruction(const MachineInstr &MI) {
589 const MachineOperand &MO0 = MI.getOperand(0);
590 const MachineOperand &MO1 = MI.getOperand(1);
591
592 // Emit the 'movw' instruction.
593 unsigned Binary = 0x30 << 20; // mov: Insts{27-20} = 0b00110000
594
595 unsigned Lo16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movw) & 0xFFFF;
596
597 // Set the conditional execution predicate.
598 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
599
600 // Encode Rd.
601 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
602
603 // Encode imm16 as imm4:imm12
604 Binary |= Lo16 & 0xFFF; // Insts{11-0} = imm12
605 Binary |= ((Lo16 >> 12) & 0xF) << 16; // Insts{19-16} = imm4
606 emitWordLE(Binary);
607
608 unsigned Hi16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movt) >> 16;
609 // Emit the 'movt' instruction.
610 Binary = 0x34 << 20; // movt: Insts{27-20} = 0b00110100
611
612 // Set the conditional execution predicate.
613 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
614
615 // Encode Rd.
616 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
617
618 // Encode imm16 as imm4:imm1, same as movw above.
619 Binary |= Hi16 & 0xFFF;
620 Binary |= ((Hi16 >> 12) & 0xF) << 16;
621 emitWordLE(Binary);
622}
623
Chris Lattner33fabd72010-02-02 21:48:51 +0000624void ARMCodeEmitter::emitMOVi2piecesInstruction(const MachineInstr &MI) {
Evan Cheng90922132008-11-06 02:25:39 +0000625 const MachineOperand &MO0 = MI.getOperand(0);
626 const MachineOperand &MO1 = MI.getOperand(1);
Bob Wilson5265a122010-03-11 00:46:22 +0000627 assert(MO1.isImm() && ARM_AM::isSOImmTwoPartVal(MO1.getImm()) &&
628 "Not a valid so_imm value!");
Evan Cheng90922132008-11-06 02:25:39 +0000629 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO1.getImm());
630 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO1.getImm());
631
632 // Emit the 'mov' instruction.
633 unsigned Binary = 0xd << 21; // mov: Insts{24-21} = 0b1101
634
635 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000636 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000637
638 // Encode Rd.
639 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
640
641 // Encode so_imm.
642 // Set bit I(25) to identify this is the immediate form of <shifter_op>
643 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000644 Binary |= getMachineSoImmOpValue(V1);
Evan Cheng90922132008-11-06 02:25:39 +0000645 emitWordLE(Binary);
646
647 // Now the 'orr' instruction.
648 Binary = 0xc << 21; // orr: Insts{24-21} = 0b1100
649
650 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000651 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000652
653 // Encode Rd.
654 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
655
656 // Encode Rn.
657 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRnShift;
658
659 // Encode so_imm.
660 // Set bit I(25) to identify this is the immediate form of <shifter_op>
661 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000662 Binary |= getMachineSoImmOpValue(V2);
Evan Cheng90922132008-11-06 02:25:39 +0000663 emitWordLE(Binary);
664}
665
Chris Lattner33fabd72010-02-02 21:48:51 +0000666void ARMCodeEmitter::emitLEApcrelJTInstruction(const MachineInstr &MI) {
Evan Cheng4df60f52008-11-07 09:06:08 +0000667 // It's basically add r, pc, (LJTI - $+8)
Jim Grosbach764ab522009-08-11 15:33:49 +0000668
Evan Cheng4df60f52008-11-07 09:06:08 +0000669 const TargetInstrDesc &TID = MI.getDesc();
670
671 // Emit the 'add' instruction.
672 unsigned Binary = 0x4 << 21; // add: Insts{24-31} = 0b0100
673
674 // Set the conditional execution predicate
675 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
676
677 // Encode S bit if MI modifies CPSR.
678 Binary |= getAddrModeSBit(MI, TID);
679
680 // Encode Rd.
681 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
682
683 // Encode Rn which is PC.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000684 Binary |= getARMRegisterNumbering(ARM::PC) << ARMII::RegRnShift;
Evan Cheng4df60f52008-11-07 09:06:08 +0000685
686 // Encode the displacement.
Evan Cheng4df60f52008-11-07 09:06:08 +0000687 Binary |= 1 << ARMII::I_BitShift;
688 emitJumpTableAddress(MI.getOperand(1).getIndex(), ARM::reloc_arm_jt_base);
689
690 emitWordLE(Binary);
691}
692
Chris Lattner33fabd72010-02-02 21:48:51 +0000693void ARMCodeEmitter::emitPseudoMoveInstruction(const MachineInstr &MI) {
Evan Chenga9562552008-11-14 20:09:11 +0000694 unsigned Opcode = MI.getDesc().Opcode;
695
696 // Part of binary is determined by TableGn.
697 unsigned Binary = getBinaryCodeForInstr(MI);
698
699 // Set the conditional execution predicate
700 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
701
702 // Encode S bit if MI modifies CPSR.
703 if (Opcode == ARM::MOVsrl_flag || Opcode == ARM::MOVsra_flag)
704 Binary |= 1 << ARMII::S_BitShift;
705
706 // Encode register def if there is one.
707 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
708
709 // Encode the shift operation.
710 switch (Opcode) {
711 default: break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000712 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000713 // rrx
714 Binary |= 0x6 << 4;
715 break;
716 case ARM::MOVsrl_flag:
717 // lsr #1
718 Binary |= (0x2 << 4) | (1 << 7);
719 break;
720 case ARM::MOVsra_flag:
721 // asr #1
722 Binary |= (0x4 << 4) | (1 << 7);
723 break;
724 }
725
726 // Encode register Rm.
727 Binary |= getMachineOpValue(MI, 1);
728
729 emitWordLE(Binary);
730}
731
Chris Lattner33fabd72010-02-02 21:48:51 +0000732void ARMCodeEmitter::addPCLabel(unsigned LabelID) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000733 DEBUG(errs() << " ** LPC" << LabelID << " @ "
734 << (void*)MCE.getCurrentPCValue() << '\n');
Evan Cheng83b5cf02008-11-05 23:22:34 +0000735 JTI->addPCLabelAddr(LabelID, MCE.getCurrentPCValue());
736}
737
Chris Lattner33fabd72010-02-02 21:48:51 +0000738void ARMCodeEmitter::emitPseudoInstruction(const MachineInstr &MI) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000739 unsigned Opcode = MI.getDesc().Opcode;
740 switch (Opcode) {
741 default:
Evan Cheng5adb66a2009-09-28 09:14:39 +0000742 llvm_unreachable("ARMCodeEmitter::emitPseudoInstruction");
Xerxes Ranby99ccffe2010-07-22 17:28:34 +0000743 case ARM::BX:
744 case ARM::BMOVPCRX:
745 case ARM::BXr9:
746 case ARM::BMOVPCRXr9: {
747 // First emit mov lr, pc
748 unsigned Binary = 0x01a0e00f;
749 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
750 emitWordLE(Binary);
751
752 // and then emit the branch.
753 emitMiscBranchInstruction(MI);
754 break;
755 }
Chris Lattner518bb532010-02-09 19:54:29 +0000756 case TargetOpcode::INLINEASM: {
Evan Chenge3066ab2008-11-19 23:21:33 +0000757 // We allow inline assembler nodes with empty bodies - they can
758 // implicitly define registers, which is ok for JIT.
759 if (MI.getOperand(0).getSymbolName()[0]) {
Chris Lattner75361b62010-04-07 22:58:41 +0000760 report_fatal_error("JIT does not support inline asm!");
Evan Chenge3066ab2008-11-19 23:21:33 +0000761 }
Evan Chengffa6d962008-11-13 23:36:57 +0000762 break;
763 }
Bill Wendling7431bea2010-07-16 22:20:36 +0000764 case TargetOpcode::PROLOG_LABEL:
Chris Lattner7561d482010-03-14 02:33:54 +0000765 case TargetOpcode::EH_LABEL:
766 MCE.emitLabel(MI.getOperand(0).getMCSymbol());
767 break;
Chris Lattner518bb532010-02-09 19:54:29 +0000768 case TargetOpcode::IMPLICIT_DEF:
769 case TargetOpcode::KILL:
Evan Chengffa6d962008-11-13 23:36:57 +0000770 // Do nothing.
771 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000772 case ARM::CONSTPOOL_ENTRY:
773 emitConstPoolInstruction(MI);
774 break;
775 case ARM::PICADD: {
Evan Cheng25e04782008-11-04 00:50:32 +0000776 // Remember of the address of the PC label for relocation later.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000777 addPCLabel(MI.getOperand(2).getImm());
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000778 // PICADD is just an add instruction that implicitly read pc.
Evan Cheng437c1732008-11-07 22:30:53 +0000779 emitDataProcessingInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000780 break;
781 }
782 case ARM::PICLDR:
783 case ARM::PICLDRB:
784 case ARM::PICSTR:
785 case ARM::PICSTRB: {
786 // Remember of the address of the PC label for relocation later.
787 addPCLabel(MI.getOperand(2).getImm());
788 // These are just load / store instructions that implicitly read pc.
Evan Cheng4df60f52008-11-07 09:06:08 +0000789 emitLoadStoreInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000790 break;
791 }
792 case ARM::PICLDRH:
793 case ARM::PICLDRSH:
794 case ARM::PICLDRSB:
795 case ARM::PICSTRH: {
796 // Remember of the address of the PC label for relocation later.
797 addPCLabel(MI.getOperand(2).getImm());
798 // These are just load / store instructions that implicitly read pc.
799 emitMiscLoadStoreInstruction(MI, ARM::PC);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000800 break;
801 }
Zonr Changf86399b2010-05-25 08:42:45 +0000802
803 case ARM::MOVi32imm:
804 emitMOVi32immInstruction(MI);
805 break;
806
Evan Cheng90922132008-11-06 02:25:39 +0000807 case ARM::MOVi2pieces:
808 // Two instructions to materialize a constant.
809 emitMOVi2piecesInstruction(MI);
810 break;
Evan Cheng4df60f52008-11-07 09:06:08 +0000811 case ARM::LEApcrelJT:
812 // Materialize jumptable address.
813 emitLEApcrelJTInstruction(MI);
814 break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000815 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000816 case ARM::MOVsrl_flag:
817 case ARM::MOVsra_flag:
818 emitPseudoMoveInstruction(MI);
819 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000820 }
821}
822
Bob Wilson87949d42010-03-17 21:16:45 +0000823unsigned ARMCodeEmitter::getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +0000824 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000825 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000826 unsigned OpIdx) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000827 unsigned Binary = getMachineOpValue(MI, MO);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000828
829 const MachineOperand &MO1 = MI.getOperand(OpIdx + 1);
830 const MachineOperand &MO2 = MI.getOperand(OpIdx + 2);
831 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm());
832
833 // Encode the shift opcode.
834 unsigned SBits = 0;
835 unsigned Rs = MO1.getReg();
836 if (Rs) {
837 // Set shift operand (bit[7:4]).
838 // LSL - 0001
839 // LSR - 0011
840 // ASR - 0101
841 // ROR - 0111
842 // RRX - 0110 and bit[11:8] clear.
843 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000844 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000845 case ARM_AM::lsl: SBits = 0x1; break;
846 case ARM_AM::lsr: SBits = 0x3; break;
847 case ARM_AM::asr: SBits = 0x5; break;
848 case ARM_AM::ror: SBits = 0x7; break;
849 case ARM_AM::rrx: SBits = 0x6; break;
850 }
851 } else {
852 // Set shift operand (bit[6:4]).
853 // LSL - 000
854 // LSR - 010
855 // ASR - 100
856 // ROR - 110
857 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000858 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000859 case ARM_AM::lsl: SBits = 0x0; break;
860 case ARM_AM::lsr: SBits = 0x2; break;
861 case ARM_AM::asr: SBits = 0x4; break;
862 case ARM_AM::ror: SBits = 0x6; break;
863 }
864 }
865 Binary |= SBits << 4;
866 if (SOpc == ARM_AM::rrx)
867 return Binary;
868
869 // Encode the shift operation Rs or shift_imm (except rrx).
870 if (Rs) {
871 // Encode Rs bit[11:8].
872 assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000873 return Binary | (getARMRegisterNumbering(Rs) << ARMII::RegRsShift);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000874 }
875
876 // Encode shift_imm bit[11:7].
877 return Binary | ARM_AM::getSORegOffset(MO2.getImm()) << 7;
878}
879
Chris Lattner33fabd72010-02-02 21:48:51 +0000880unsigned ARMCodeEmitter::getMachineSoImmOpValue(unsigned SoImm) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000881 int SoImmVal = ARM_AM::getSOImmVal(SoImm);
882 assert(SoImmVal != -1 && "Not a valid so_imm value!");
883
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000884 // Encode rotate_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000885 unsigned Binary = (ARM_AM::getSOImmValRot((unsigned)SoImmVal) >> 1)
Evan Cheng97f48c32008-11-06 22:15:19 +0000886 << ARMII::SoRotImmShift;
887
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000888 // Encode immed_8.
Evan Chenge7cbe412009-07-08 21:03:57 +0000889 Binary |= ARM_AM::getSOImmValImm((unsigned)SoImmVal);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000890 return Binary;
891}
892
Chris Lattner33fabd72010-02-02 21:48:51 +0000893unsigned ARMCodeEmitter::getAddrModeSBit(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +0000894 const TargetInstrDesc &TID) const {
Evan Cheng97c573d2008-11-20 02:25:51 +0000895 for (unsigned i = MI.getNumOperands(), e = TID.getNumOperands(); i != e; --i){
Evan Cheng49a9f292008-09-12 22:45:55 +0000896 const MachineOperand &MO = MI.getOperand(i-1);
Dan Gohmand735b802008-10-03 15:45:36 +0000897 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR)
Evan Cheng49a9f292008-09-12 22:45:55 +0000898 return 1 << ARMII::S_BitShift;
899 }
900 return 0;
901}
902
Bob Wilson87949d42010-03-17 21:16:45 +0000903void ARMCodeEmitter::emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000904 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000905 unsigned ImplicitRn) {
Evan Chengedda31c2008-11-05 18:35:52 +0000906 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +0000907
908 // Part of binary is determined by TableGn.
909 unsigned Binary = getBinaryCodeForInstr(MI);
910
Jim Grosbach33412622008-10-07 19:05:35 +0000911 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000912 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000913
Evan Cheng49a9f292008-09-12 22:45:55 +0000914 // Encode S bit if MI modifies CPSR.
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000915 Binary |= getAddrModeSBit(MI, TID);
Evan Cheng49a9f292008-09-12 22:45:55 +0000916
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000917 // Encode register def if there is one.
Evan Cheng49a9f292008-09-12 22:45:55 +0000918 unsigned NumDefs = TID.getNumDefs();
Evan Chenga964b7d2008-09-12 23:15:39 +0000919 unsigned OpIdx = 0;
Evan Cheng437c1732008-11-07 22:30:53 +0000920 if (NumDefs)
921 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
922 else if (ImplicitRd)
923 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000924 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000925
Zonr Changf86399b2010-05-25 08:42:45 +0000926 if (TID.Opcode == ARM::MOVi16) {
927 // Get immediate from MI.
928 unsigned Lo16 = getMovi32Value(MI, MI.getOperand(OpIdx),
929 ARM::reloc_arm_movw);
930 // Encode imm which is the same as in emitMOVi32immInstruction().
931 Binary |= Lo16 & 0xFFF;
932 Binary |= ((Lo16 >> 12) & 0xF) << 16;
933 emitWordLE(Binary);
934 return;
935 } else if(TID.Opcode == ARM::MOVTi16) {
936 unsigned Hi16 = (getMovi32Value(MI, MI.getOperand(OpIdx),
937 ARM::reloc_arm_movt) >> 16);
938 Binary |= Hi16 & 0xFFF;
939 Binary |= ((Hi16 >> 12) & 0xF) << 16;
940 emitWordLE(Binary);
941 return;
Shih-wei Liao9f3b6a32010-05-26 04:46:50 +0000942 } else if ((TID.Opcode == ARM::BFC) || (TID.Opcode == ARM::BFI)) {
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000943 uint32_t v = ~MI.getOperand(2).getImm();
944 int32_t lsb = CountTrailingZeros_32(v);
945 int32_t msb = (32 - CountLeadingZeros_32(v)) - 1;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000946 // Instr{20-16} = msb, Instr{11-7} = lsb
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000947 Binary |= (msb & 0x1F) << 16;
948 Binary |= (lsb & 0x1F) << 7;
949 emitWordLE(Binary);
950 return;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000951 } else if ((TID.Opcode == ARM::UBFX) || (TID.Opcode == ARM::SBFX)) {
952 // Encode Rn in Instr{0-3}
953 Binary |= getMachineOpValue(MI, OpIdx++);
954
955 uint32_t lsb = MI.getOperand(OpIdx++).getImm();
956 uint32_t widthm1 = MI.getOperand(OpIdx++).getImm() - 1;
957
958 // Instr{20-16} = widthm1, Instr{11-7} = lsb
959 Binary |= (widthm1 & 0x1F) << 16;
960 Binary |= (lsb & 0x1F) << 7;
961 emitWordLE(Binary);
962 return;
Zonr Changf86399b2010-05-25 08:42:45 +0000963 }
964
Evan Chengd87293c2008-11-06 08:47:38 +0000965 // If this is a two-address operand, skip it. e.g. MOVCCr operand 1.
966 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
967 ++OpIdx;
968
Jim Grosbachefd30ba2008-10-01 18:16:49 +0000969 // Encode first non-shifter register operand if there is one.
Evan Chengedda31c2008-11-05 18:35:52 +0000970 bool isUnary = TID.TSFlags & ARMII::UnaryDP;
971 if (!isUnary) {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000972 if (ImplicitRn)
973 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000974 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000975 else {
976 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRnShift;
977 ++OpIdx;
978 }
Evan Cheng7602e112008-09-02 06:52:38 +0000979 }
980
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000981 // Encode shifter operand.
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000982 const MachineOperand &MO = MI.getOperand(OpIdx);
Evan Chengedda31c2008-11-05 18:35:52 +0000983 if ((TID.TSFlags & ARMII::FormMask) == ARMII::DPSoRegFrm) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000984 // Encode SoReg.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000985 emitWordLE(Binary | getMachineSoRegOpValue(MI, TID, MO, OpIdx));
Evan Chengedda31c2008-11-05 18:35:52 +0000986 return;
987 }
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000988
Evan Chengedda31c2008-11-05 18:35:52 +0000989 if (MO.isReg()) {
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000990 // Encode register Rm.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000991 emitWordLE(Binary | getARMRegisterNumbering(MO.getReg()));
Evan Chengedda31c2008-11-05 18:35:52 +0000992 return;
993 }
Evan Cheng7602e112008-09-02 06:52:38 +0000994
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000995 // Encode so_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000996 Binary |= getMachineSoImmOpValue((unsigned)MO.getImm());
Evan Chengedda31c2008-11-05 18:35:52 +0000997
Evan Cheng83b5cf02008-11-05 23:22:34 +0000998 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +0000999}
1000
Bob Wilson87949d42010-03-17 21:16:45 +00001001void ARMCodeEmitter::emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +00001002 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +00001003 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +00001004 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +00001005 unsigned Form = TID.TSFlags & ARMII::FormMask;
1006 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +00001007
Evan Chengedda31c2008-11-05 18:35:52 +00001008 // Part of binary is determined by TableGn.
1009 unsigned Binary = getBinaryCodeForInstr(MI);
1010
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001011 // If this is an LDRi12, STRi12 or LDRcp, nothing more needs be done.
1012 if (MI.getOpcode() == ARM::LDRi12 || MI.getOpcode() == ARM::LDRcp ||
1013 MI.getOpcode() == ARM::STRi12) {
Jim Grosbach093177d2010-10-27 17:52:51 +00001014 emitWordLE(Binary);
1015 return;
1016 }
1017
Jim Grosbach33412622008-10-07 19:05:35 +00001018 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001019 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001020
Evan Cheng4df60f52008-11-07 09:06:08 +00001021 unsigned OpIdx = 0;
Evan Cheng148cad82008-11-13 07:34:59 +00001022
1023 // Operand 0 of a pre- and post-indexed store is the address base
1024 // writeback. Skip it.
1025 bool Skipped = false;
1026 if (IsPrePost && Form == ARMII::StFrm) {
1027 ++OpIdx;
1028 Skipped = true;
1029 }
1030
1031 // Set first operand
Evan Cheng4df60f52008-11-07 09:06:08 +00001032 if (ImplicitRd)
1033 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001034 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001035 else
1036 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001037
1038 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001039 if (ImplicitRn)
1040 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001041 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001042 else
1043 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001044
Evan Cheng05c356e2008-11-08 01:44:13 +00001045 // If this is a two-address operand, skip it. e.g. LDR_PRE.
Evan Cheng148cad82008-11-13 07:34:59 +00001046 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001047 ++OpIdx;
1048
Evan Cheng83b5cf02008-11-05 23:22:34 +00001049 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001050 unsigned AM2Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001051 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001052
Evan Chenge7de7e32008-09-13 01:44:01 +00001053 // Set bit U(23) according to sign of immed value (positive or negative).
Evan Cheng83b5cf02008-11-05 23:22:34 +00001054 Binary |= ((ARM_AM::getAM2Op(AM2Opc) == ARM_AM::add ? 1 : 0) <<
Evan Chenge7de7e32008-09-13 01:44:01 +00001055 ARMII::U_BitShift);
Evan Cheng7602e112008-09-02 06:52:38 +00001056 if (!MO2.getReg()) { // is immediate
Evan Cheng83b5cf02008-11-05 23:22:34 +00001057 if (ARM_AM::getAM2Offset(AM2Opc))
Evan Cheng7602e112008-09-02 06:52:38 +00001058 // Set the value of offset_12 field
Evan Cheng83b5cf02008-11-05 23:22:34 +00001059 Binary |= ARM_AM::getAM2Offset(AM2Opc);
1060 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001061 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001062 }
1063
Bill Wendling7d31a162010-10-20 22:44:54 +00001064 // Set bit I(25), because this is not in immediate encoding.
Evan Cheng7602e112008-09-02 06:52:38 +00001065 Binary |= 1 << ARMII::I_BitShift;
1066 assert(TargetRegisterInfo::isPhysicalRegister(MO2.getReg()));
1067 // Set bit[3:0] to the corresponding Rm register
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001068 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001069
Evan Cheng70632912008-11-12 07:34:37 +00001070 // If this instr is in scaled register offset/index instruction, set
Evan Cheng7602e112008-09-02 06:52:38 +00001071 // shift_immed(bit[11:7]) and shift(bit[6:5]) fields.
Evan Cheng83b5cf02008-11-05 23:22:34 +00001072 if (unsigned ShImm = ARM_AM::getAM2Offset(AM2Opc)) {
Evan Cheng70632912008-11-12 07:34:37 +00001073 Binary |= getShiftOp(AM2Opc) << ARMII::ShiftImmShift; // shift
1074 Binary |= ShImm << ARMII::ShiftShift; // shift_immed
Evan Cheng7602e112008-09-02 06:52:38 +00001075 }
1076
Evan Cheng83b5cf02008-11-05 23:22:34 +00001077 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001078}
1079
Chris Lattner33fabd72010-02-02 21:48:51 +00001080void ARMCodeEmitter::emitMiscLoadStoreInstruction(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +00001081 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +00001082 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +00001083 unsigned Form = TID.TSFlags & ARMII::FormMask;
1084 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +00001085
Evan Chengedda31c2008-11-05 18:35:52 +00001086 // Part of binary is determined by TableGn.
1087 unsigned Binary = getBinaryCodeForInstr(MI);
1088
Jim Grosbach33412622008-10-07 19:05:35 +00001089 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001090 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001091
Evan Cheng148cad82008-11-13 07:34:59 +00001092 unsigned OpIdx = 0;
1093
1094 // Operand 0 of a pre- and post-indexed store is the address base
1095 // writeback. Skip it.
1096 bool Skipped = false;
1097 if (IsPrePost && Form == ARMII::StMiscFrm) {
1098 ++OpIdx;
1099 Skipped = true;
1100 }
1101
Evan Cheng7602e112008-09-02 06:52:38 +00001102 // Set first operand
Evan Cheng148cad82008-11-13 07:34:59 +00001103 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001104
Evan Cheng358dec52009-06-15 08:28:29 +00001105 // Skip LDRD and STRD's second operand.
1106 if (TID.Opcode == ARM::LDRD || TID.Opcode == ARM::STRD)
1107 ++OpIdx;
1108
Evan Cheng7602e112008-09-02 06:52:38 +00001109 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001110 if (ImplicitRn)
1111 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001112 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001113 else
1114 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001115
Evan Cheng05c356e2008-11-08 01:44:13 +00001116 // If this is a two-address operand, skip it. e.g. LDRH_POST.
Evan Cheng148cad82008-11-13 07:34:59 +00001117 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001118 ++OpIdx;
1119
Evan Cheng83b5cf02008-11-05 23:22:34 +00001120 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001121 unsigned AM3Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001122 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001123
Evan Chenge7de7e32008-09-13 01:44:01 +00001124 // Set bit U(23) according to sign of immed value (positive or negative)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001125 Binary |= ((ARM_AM::getAM3Op(AM3Opc) == ARM_AM::add ? 1 : 0) <<
Evan Cheng7602e112008-09-02 06:52:38 +00001126 ARMII::U_BitShift);
1127
1128 // If this instr is in register offset/index encoding, set bit[3:0]
1129 // to the corresponding Rm register.
1130 if (MO2.getReg()) {
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001131 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng83b5cf02008-11-05 23:22:34 +00001132 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001133 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001134 }
1135
Evan Chengd87293c2008-11-06 08:47:38 +00001136 // This instr is in immediate offset/index encoding, set bit 22 to 1.
Evan Cheng97f48c32008-11-06 22:15:19 +00001137 Binary |= 1 << ARMII::AM3_I_BitShift;
Evan Cheng83b5cf02008-11-05 23:22:34 +00001138 if (unsigned ImmOffs = ARM_AM::getAM3Offset(AM3Opc)) {
Evan Cheng7602e112008-09-02 06:52:38 +00001139 // Set operands
Evan Cheng70632912008-11-12 07:34:37 +00001140 Binary |= (ImmOffs >> 4) << ARMII::ImmHiShift; // immedH
1141 Binary |= (ImmOffs & 0xF); // immedL
Evan Cheng7602e112008-09-02 06:52:38 +00001142 }
1143
Evan Cheng83b5cf02008-11-05 23:22:34 +00001144 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001145}
1146
Evan Chengcd8e66a2008-11-11 21:48:44 +00001147static unsigned getAddrModeUPBits(unsigned Mode) {
1148 unsigned Binary = 0;
Evan Cheng7602e112008-09-02 06:52:38 +00001149
1150 // Set addressing mode by modifying bits U(23) and P(24)
1151 // IA - Increment after - bit U = 1 and bit P = 0
1152 // IB - Increment before - bit U = 1 and bit P = 1
1153 // DA - Decrement after - bit U = 0 and bit P = 0
1154 // DB - Decrement before - bit U = 0 and bit P = 1
Evan Cheng7602e112008-09-02 06:52:38 +00001155 switch (Mode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001156 default: llvm_unreachable("Unknown addressing sub-mode!");
Evan Cheng10bf7342009-09-09 23:55:03 +00001157 case ARM_AM::da: break;
Evan Cheng97f48c32008-11-06 22:15:19 +00001158 case ARM_AM::db: Binary |= 0x1 << ARMII::P_BitShift; break;
1159 case ARM_AM::ia: Binary |= 0x1 << ARMII::U_BitShift; break;
1160 case ARM_AM::ib: Binary |= 0x3 << ARMII::U_BitShift; break;
Evan Cheng7602e112008-09-02 06:52:38 +00001161 }
1162
Evan Chengcd8e66a2008-11-11 21:48:44 +00001163 return Binary;
1164}
1165
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001166void ARMCodeEmitter::emitLoadStoreMultipleInstruction(const MachineInstr &MI) {
1167 const TargetInstrDesc &TID = MI.getDesc();
1168 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1169
Evan Chengcd8e66a2008-11-11 21:48:44 +00001170 // Part of binary is determined by TableGn.
1171 unsigned Binary = getBinaryCodeForInstr(MI);
1172
1173 // Set the conditional execution predicate
1174 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1175
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001176 // Skip operand 0 of an instruction with base register update.
1177 unsigned OpIdx = 0;
1178 if (IsUpdating)
1179 ++OpIdx;
1180
Evan Chengcd8e66a2008-11-11 21:48:44 +00001181 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001182 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001183
1184 // Set addressing mode by modifying bits U(23) and P(24)
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001185 const MachineOperand &MO = MI.getOperand(OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001186 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(MO.getImm()));
1187
Evan Cheng7602e112008-09-02 06:52:38 +00001188 // Set bit W(21)
Bob Wilsonab346052010-03-16 17:46:45 +00001189 if (IsUpdating)
Evan Cheng97f48c32008-11-06 22:15:19 +00001190 Binary |= 0x1 << ARMII::W_BitShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001191
1192 // Set registers
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001193 for (unsigned i = OpIdx+2, e = MI.getNumOperands(); i != e; ++i) {
Evan Cheng7602e112008-09-02 06:52:38 +00001194 const MachineOperand &MO = MI.getOperand(i);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001195 if (!MO.isReg() || MO.isImplicit())
1196 break;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001197 unsigned RegNum = getARMRegisterNumbering(MO.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001198 assert(TargetRegisterInfo::isPhysicalRegister(MO.getReg()) &&
1199 RegNum < 16);
1200 Binary |= 0x1 << RegNum;
1201 }
1202
Evan Cheng83b5cf02008-11-05 23:22:34 +00001203 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001204}
1205
Chris Lattner33fabd72010-02-02 21:48:51 +00001206void ARMCodeEmitter::emitMulFrmInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001207 const TargetInstrDesc &TID = MI.getDesc();
1208
1209 // Part of binary is determined by TableGn.
1210 unsigned Binary = getBinaryCodeForInstr(MI);
1211
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001212 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001213 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001214
1215 // Encode S bit if MI modifies CPSR.
1216 Binary |= getAddrModeSBit(MI, TID);
1217
1218 // 32x32->64bit operations have two destination registers. The number
1219 // of register definitions will tell us if that's what we're dealing with.
Evan Cheng97f48c32008-11-06 22:15:19 +00001220 unsigned OpIdx = 0;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001221 if (TID.getNumDefs() == 2)
1222 Binary |= getMachineOpValue (MI, OpIdx++) << ARMII::RegRdLoShift;
1223
1224 // Encode Rd
1225 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdHiShift;
1226
1227 // Encode Rm
1228 Binary |= getMachineOpValue(MI, OpIdx++);
1229
1230 // Encode Rs
1231 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRsShift;
1232
Evan Chengfbc9d412008-11-06 01:21:28 +00001233 // Many multiple instructions (e.g. MLA) have three src operands. Encode
1234 // it as Rn (for multiply, that's in the same offset as RdLo.
Evan Cheng97f48c32008-11-06 22:15:19 +00001235 if (TID.getNumOperands() > OpIdx &&
1236 !TID.OpInfo[OpIdx].isPredicate() &&
1237 !TID.OpInfo[OpIdx].isOptionalDef())
1238 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRdLoShift;
1239
1240 emitWordLE(Binary);
1241}
1242
Chris Lattner33fabd72010-02-02 21:48:51 +00001243void ARMCodeEmitter::emitExtendInstruction(const MachineInstr &MI) {
Evan Cheng97f48c32008-11-06 22:15:19 +00001244 const TargetInstrDesc &TID = MI.getDesc();
1245
1246 // Part of binary is determined by TableGn.
1247 unsigned Binary = getBinaryCodeForInstr(MI);
1248
1249 // Set the conditional execution predicate
1250 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1251
1252 unsigned OpIdx = 0;
1253
1254 // Encode Rd
1255 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1256
1257 const MachineOperand &MO1 = MI.getOperand(OpIdx++);
1258 const MachineOperand &MO2 = MI.getOperand(OpIdx);
1259 if (MO2.isReg()) {
1260 // Two register operand form.
1261 // Encode Rn.
1262 Binary |= getMachineOpValue(MI, MO1) << ARMII::RegRnShift;
1263
1264 // Encode Rm.
1265 Binary |= getMachineOpValue(MI, MO2);
1266 ++OpIdx;
1267 } else {
1268 Binary |= getMachineOpValue(MI, MO1);
1269 }
1270
1271 // Encode rot imm (0, 8, 16, or 24) if it has a rotate immediate operand.
1272 if (MI.getOperand(OpIdx).isImm() &&
1273 !TID.OpInfo[OpIdx].isPredicate() &&
1274 !TID.OpInfo[OpIdx].isOptionalDef())
1275 Binary |= (getMachineOpValue(MI, OpIdx) / 8) << ARMII::ExtRotImmShift;
Evan Chengfbc9d412008-11-06 01:21:28 +00001276
Evan Cheng83b5cf02008-11-05 23:22:34 +00001277 emitWordLE(Binary);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001278}
1279
Chris Lattner33fabd72010-02-02 21:48:51 +00001280void ARMCodeEmitter::emitMiscArithInstruction(const MachineInstr &MI) {
Evan Cheng8b59db32008-11-07 01:41:35 +00001281 const TargetInstrDesc &TID = MI.getDesc();
1282
1283 // Part of binary is determined by TableGn.
1284 unsigned Binary = getBinaryCodeForInstr(MI);
1285
1286 // Set the conditional execution predicate
1287 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1288
1289 unsigned OpIdx = 0;
1290
1291 // Encode Rd
1292 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1293
1294 const MachineOperand &MO = MI.getOperand(OpIdx++);
1295 if (OpIdx == TID.getNumOperands() ||
1296 TID.OpInfo[OpIdx].isPredicate() ||
1297 TID.OpInfo[OpIdx].isOptionalDef()) {
1298 // Encode Rm and it's done.
1299 Binary |= getMachineOpValue(MI, MO);
1300 emitWordLE(Binary);
1301 return;
1302 }
1303
1304 // Encode Rn.
1305 Binary |= getMachineOpValue(MI, MO) << ARMII::RegRnShift;
1306
1307 // Encode Rm.
1308 Binary |= getMachineOpValue(MI, OpIdx++);
1309
1310 // Encode shift_imm.
1311 unsigned ShiftAmt = MI.getOperand(OpIdx).getImm();
Bob Wilsonf955f292010-08-17 17:23:19 +00001312 if (TID.Opcode == ARM::PKHTB) {
1313 assert(ShiftAmt != 0 && "PKHTB shift_imm is 0!");
1314 if (ShiftAmt == 32)
1315 ShiftAmt = 0;
1316 }
Evan Cheng8b59db32008-11-07 01:41:35 +00001317 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1318 Binary |= ShiftAmt << ARMII::ShiftShift;
Jim Grosbach764ab522009-08-11 15:33:49 +00001319
Evan Cheng8b59db32008-11-07 01:41:35 +00001320 emitWordLE(Binary);
1321}
1322
Bob Wilson9a1c1892010-08-11 00:01:18 +00001323void ARMCodeEmitter::emitSaturateInstruction(const MachineInstr &MI) {
1324 const TargetInstrDesc &TID = MI.getDesc();
1325
1326 // Part of binary is determined by TableGen.
1327 unsigned Binary = getBinaryCodeForInstr(MI);
1328
1329 // Set the conditional execution predicate
1330 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1331
1332 // Encode Rd
1333 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
1334
1335 // Encode saturate bit position.
1336 unsigned Pos = MI.getOperand(1).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001337 if (TID.Opcode == ARM::SSAT || TID.Opcode == ARM::SSAT16)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001338 Pos -= 1;
1339 assert((Pos < 16 || (Pos < 32 &&
1340 TID.Opcode != ARM::SSAT16 &&
1341 TID.Opcode != ARM::USAT16)) &&
1342 "saturate bit position out of range");
1343 Binary |= Pos << 16;
1344
1345 // Encode Rm
1346 Binary |= getMachineOpValue(MI, 2);
1347
1348 // Encode shift_imm.
1349 if (TID.getNumOperands() == 4) {
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001350 unsigned ShiftOp = MI.getOperand(3).getImm();
1351 ARM_AM::ShiftOpc Opc = ARM_AM::getSORegShOp(ShiftOp);
1352 if (Opc == ARM_AM::asr)
1353 Binary |= (1 << 6);
Bob Wilson9a1c1892010-08-11 00:01:18 +00001354 unsigned ShiftAmt = MI.getOperand(3).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001355 if (ShiftAmt == 32 && Opc == ARM_AM::asr)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001356 ShiftAmt = 0;
1357 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1358 Binary |= ShiftAmt << ARMII::ShiftShift;
1359 }
1360
1361 emitWordLE(Binary);
1362}
1363
Chris Lattner33fabd72010-02-02 21:48:51 +00001364void ARMCodeEmitter::emitBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001365 const TargetInstrDesc &TID = MI.getDesc();
1366
Torok Edwindac237e2009-07-08 20:53:28 +00001367 if (TID.Opcode == ARM::TPsoft) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001368 llvm_unreachable("ARM::TPsoft FIXME"); // FIXME
Torok Edwindac237e2009-07-08 20:53:28 +00001369 }
Evan Cheng12c3a532008-11-06 17:48:05 +00001370
Evan Cheng7602e112008-09-02 06:52:38 +00001371 // Part of binary is determined by TableGn.
1372 unsigned Binary = getBinaryCodeForInstr(MI);
1373
Evan Chengedda31c2008-11-05 18:35:52 +00001374 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001375 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001376
1377 // Set signed_immed_24 field
1378 Binary |= getMachineOpValue(MI, 0);
1379
Evan Cheng83b5cf02008-11-05 23:22:34 +00001380 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001381}
1382
Chris Lattner33fabd72010-02-02 21:48:51 +00001383void ARMCodeEmitter::emitInlineJumpTable(unsigned JTIndex) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001384 // Remember the base address of the inline jump table.
Evan Cheng5788d1a2008-12-10 02:32:19 +00001385 uintptr_t JTBase = MCE.getCurrentPCValue();
Evan Cheng437c1732008-11-07 22:30:53 +00001386 JTI->addJumpTableBaseAddr(JTIndex, JTBase);
Chris Lattner893e1c92009-08-23 06:49:22 +00001387 DEBUG(errs() << " ** Jump Table #" << JTIndex << " @ " << (void*)JTBase
1388 << '\n');
Evan Cheng4df60f52008-11-07 09:06:08 +00001389
1390 // Now emit the jump table entries.
1391 const std::vector<MachineBasicBlock*> &MBBs = (*MJTEs)[JTIndex].MBBs;
1392 for (unsigned i = 0, e = MBBs.size(); i != e; ++i) {
1393 if (IsPIC)
1394 // DestBB address - JT base.
Evan Cheng437c1732008-11-07 22:30:53 +00001395 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_pic_jt, JTBase);
Evan Cheng4df60f52008-11-07 09:06:08 +00001396 else
1397 // Absolute DestBB address.
1398 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_absolute);
1399 emitWordLE(0);
1400 }
1401}
1402
Chris Lattner33fabd72010-02-02 21:48:51 +00001403void ARMCodeEmitter::emitMiscBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001404 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +00001405
Evan Cheng437c1732008-11-07 22:30:53 +00001406 // Handle jump tables.
Evan Cheng90daf4d2009-07-25 00:13:11 +00001407 if (TID.Opcode == ARM::BR_JTr || TID.Opcode == ARM::BR_JTadd) {
Evan Cheng437c1732008-11-07 22:30:53 +00001408 // First emit a ldr pc, [] instruction.
1409 emitDataProcessingInstruction(MI, ARM::PC);
1410
1411 // Then emit the inline jump table.
Evan Chengc9a41532009-07-08 00:05:05 +00001412 unsigned JTIndex =
Evan Cheng90daf4d2009-07-25 00:13:11 +00001413 (TID.Opcode == ARM::BR_JTr)
Evan Cheng437c1732008-11-07 22:30:53 +00001414 ? MI.getOperand(1).getIndex() : MI.getOperand(2).getIndex();
1415 emitInlineJumpTable(JTIndex);
1416 return;
Evan Cheng90daf4d2009-07-25 00:13:11 +00001417 } else if (TID.Opcode == ARM::BR_JTm) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001418 // First emit a ldr pc, [] instruction.
1419 emitLoadStoreInstruction(MI, ARM::PC);
1420
1421 // Then emit the inline jump table.
Evan Cheng437c1732008-11-07 22:30:53 +00001422 emitInlineJumpTable(MI.getOperand(3).getIndex());
Evan Cheng4df60f52008-11-07 09:06:08 +00001423 return;
1424 }
1425
Evan Chengedda31c2008-11-05 18:35:52 +00001426 // Part of binary is determined by TableGn.
1427 unsigned Binary = getBinaryCodeForInstr(MI);
1428
1429 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001430 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001431
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001432 if (TID.Opcode == ARM::BX_RET || TID.Opcode == ARM::MOVPCLR)
Evan Chengedda31c2008-11-05 18:35:52 +00001433 // The return register is LR.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001434 Binary |= getARMRegisterNumbering(ARM::LR);
Jim Grosbach764ab522009-08-11 15:33:49 +00001435 else
Evan Chengedda31c2008-11-05 18:35:52 +00001436 // otherwise, set the return register
1437 Binary |= getMachineOpValue(MI, 0);
1438
Evan Cheng83b5cf02008-11-05 23:22:34 +00001439 emitWordLE(Binary);
Evan Cheng148b6a42007-07-05 21:15:40 +00001440}
Evan Cheng7602e112008-09-02 06:52:38 +00001441
Evan Cheng80a11982008-11-12 06:41:41 +00001442static unsigned encodeVFPRd(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001443 unsigned RegD = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001444 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001445 bool isSPVFP = ARM::SPRRegisterClass->contains(RegD);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001446 RegD = getARMRegisterNumbering(RegD);
Evan Chengd06d48d2008-11-12 02:19:38 +00001447 if (!isSPVFP)
1448 Binary |= RegD << ARMII::RegRdShift;
1449 else {
1450 Binary |= ((RegD & 0x1E) >> 1) << ARMII::RegRdShift;
1451 Binary |= (RegD & 0x01) << ARMII::D_BitShift;
1452 }
Evan Cheng80a11982008-11-12 06:41:41 +00001453 return Binary;
1454}
Evan Cheng78be83d2008-11-11 19:40:26 +00001455
Evan Cheng80a11982008-11-12 06:41:41 +00001456static unsigned encodeVFPRn(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001457 unsigned RegN = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001458 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001459 bool isSPVFP = ARM::SPRRegisterClass->contains(RegN);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001460 RegN = getARMRegisterNumbering(RegN);
Evan Chengd06d48d2008-11-12 02:19:38 +00001461 if (!isSPVFP)
1462 Binary |= RegN << ARMII::RegRnShift;
1463 else {
1464 Binary |= ((RegN & 0x1E) >> 1) << ARMII::RegRnShift;
1465 Binary |= (RegN & 0x01) << ARMII::N_BitShift;
1466 }
Evan Cheng80a11982008-11-12 06:41:41 +00001467 return Binary;
1468}
Evan Chengd06d48d2008-11-12 02:19:38 +00001469
Evan Cheng80a11982008-11-12 06:41:41 +00001470static unsigned encodeVFPRm(const MachineInstr &MI, unsigned OpIdx) {
1471 unsigned RegM = MI.getOperand(OpIdx).getReg();
1472 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001473 bool isSPVFP = ARM::SPRRegisterClass->contains(RegM);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001474 RegM = getARMRegisterNumbering(RegM);
Evan Cheng80a11982008-11-12 06:41:41 +00001475 if (!isSPVFP)
1476 Binary |= RegM;
1477 else {
1478 Binary |= ((RegM & 0x1E) >> 1);
1479 Binary |= (RegM & 0x01) << ARMII::M_BitShift;
Evan Cheng78be83d2008-11-11 19:40:26 +00001480 }
Evan Cheng80a11982008-11-12 06:41:41 +00001481 return Binary;
1482}
1483
Chris Lattner33fabd72010-02-02 21:48:51 +00001484void ARMCodeEmitter::emitVFPArithInstruction(const MachineInstr &MI) {
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001485 const TargetInstrDesc &TID = MI.getDesc();
1486
1487 // Part of binary is determined by TableGn.
1488 unsigned Binary = getBinaryCodeForInstr(MI);
1489
1490 // Set the conditional execution predicate
1491 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1492
1493 unsigned OpIdx = 0;
1494 assert((Binary & ARMII::D_BitShift) == 0 &&
1495 (Binary & ARMII::N_BitShift) == 0 &&
1496 (Binary & ARMII::M_BitShift) == 0 && "VFP encoding bug!");
1497
1498 // Encode Dd / Sd.
1499 Binary |= encodeVFPRd(MI, OpIdx++);
1500
1501 // If this is a two-address operand, skip it, e.g. FMACD.
1502 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1503 ++OpIdx;
1504
1505 // Encode Dn / Sn.
1506 if ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPBinaryFrm)
Evan Cheng3f4924e2008-11-12 08:14:21 +00001507 Binary |= encodeVFPRn(MI, OpIdx++);
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001508
1509 if (OpIdx == TID.getNumOperands() ||
1510 TID.OpInfo[OpIdx].isPredicate() ||
1511 TID.OpInfo[OpIdx].isOptionalDef()) {
1512 // FCMPEZD etc. has only one operand.
1513 emitWordLE(Binary);
1514 return;
1515 }
1516
1517 // Encode Dm / Sm.
1518 Binary |= encodeVFPRm(MI, OpIdx);
Jim Grosbach764ab522009-08-11 15:33:49 +00001519
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001520 emitWordLE(Binary);
1521}
1522
Bob Wilson87949d42010-03-17 21:16:45 +00001523void ARMCodeEmitter::emitVFPConversionInstruction(const MachineInstr &MI) {
Evan Cheng80a11982008-11-12 06:41:41 +00001524 const TargetInstrDesc &TID = MI.getDesc();
1525 unsigned Form = TID.TSFlags & ARMII::FormMask;
1526
1527 // Part of binary is determined by TableGn.
1528 unsigned Binary = getBinaryCodeForInstr(MI);
1529
1530 // Set the conditional execution predicate
1531 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1532
1533 switch (Form) {
1534 default: break;
1535 case ARMII::VFPConv1Frm:
1536 case ARMII::VFPConv2Frm:
1537 case ARMII::VFPConv3Frm:
1538 // Encode Dd / Sd.
1539 Binary |= encodeVFPRd(MI, 0);
1540 break;
1541 case ARMII::VFPConv4Frm:
1542 // Encode Dn / Sn.
1543 Binary |= encodeVFPRn(MI, 0);
1544 break;
1545 case ARMII::VFPConv5Frm:
1546 // Encode Dm / Sm.
1547 Binary |= encodeVFPRm(MI, 0);
1548 break;
1549 }
1550
1551 switch (Form) {
1552 default: break;
1553 case ARMII::VFPConv1Frm:
1554 // Encode Dm / Sm.
1555 Binary |= encodeVFPRm(MI, 1);
Evan Cheng67fd91f2008-11-13 07:46:59 +00001556 break;
Evan Cheng80a11982008-11-12 06:41:41 +00001557 case ARMII::VFPConv2Frm:
1558 case ARMII::VFPConv3Frm:
1559 // Encode Dn / Sn.
1560 Binary |= encodeVFPRn(MI, 1);
1561 break;
1562 case ARMII::VFPConv4Frm:
1563 case ARMII::VFPConv5Frm:
1564 // Encode Dd / Sd.
1565 Binary |= encodeVFPRd(MI, 1);
1566 break;
1567 }
1568
1569 if (Form == ARMII::VFPConv5Frm)
1570 // Encode Dn / Sn.
1571 Binary |= encodeVFPRn(MI, 2);
1572 else if (Form == ARMII::VFPConv3Frm)
1573 // Encode Dm / Sm.
1574 Binary |= encodeVFPRm(MI, 2);
Evan Cheng78be83d2008-11-11 19:40:26 +00001575
1576 emitWordLE(Binary);
1577}
1578
Chris Lattner33fabd72010-02-02 21:48:51 +00001579void ARMCodeEmitter::emitVFPLoadStoreInstruction(const MachineInstr &MI) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001580 // Part of binary is determined by TableGn.
1581 unsigned Binary = getBinaryCodeForInstr(MI);
1582
1583 // Set the conditional execution predicate
1584 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1585
1586 unsigned OpIdx = 0;
1587
1588 // Encode Dd / Sd.
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001589 Binary |= encodeVFPRd(MI, OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001590
1591 // Encode address base.
1592 const MachineOperand &Base = MI.getOperand(OpIdx++);
1593 Binary |= getMachineOpValue(MI, Base) << ARMII::RegRnShift;
1594
1595 // If there is a non-zero immediate offset, encode it.
1596 if (Base.isReg()) {
1597 const MachineOperand &Offset = MI.getOperand(OpIdx);
1598 if (unsigned ImmOffs = ARM_AM::getAM5Offset(Offset.getImm())) {
1599 if (ARM_AM::getAM5Op(Offset.getImm()) == ARM_AM::add)
1600 Binary |= 1 << ARMII::U_BitShift;
Evan Cheng607f1b42008-11-12 08:21:12 +00001601 Binary |= ImmOffs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001602 emitWordLE(Binary);
1603 return;
1604 }
1605 }
1606
1607 // If immediate offset is omitted, default to +0.
1608 Binary |= 1 << ARMII::U_BitShift;
1609
1610 emitWordLE(Binary);
1611}
1612
Bob Wilson87949d42010-03-17 21:16:45 +00001613void
1614ARMCodeEmitter::emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI) {
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001615 const TargetInstrDesc &TID = MI.getDesc();
1616 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1617
Evan Chengcd8e66a2008-11-11 21:48:44 +00001618 // Part of binary is determined by TableGn.
1619 unsigned Binary = getBinaryCodeForInstr(MI);
1620
1621 // Set the conditional execution predicate
1622 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1623
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001624 // Skip operand 0 of an instruction with base register update.
1625 unsigned OpIdx = 0;
1626 if (IsUpdating)
1627 ++OpIdx;
1628
Evan Chengcd8e66a2008-11-11 21:48:44 +00001629 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001630 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001631
1632 // Set addressing mode by modifying bits U(23) and P(24)
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001633 const MachineOperand &MO = MI.getOperand(OpIdx++);
Bob Wilsond4bfd542010-08-27 23:18:17 +00001634 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(MO.getImm()));
Evan Chengcd8e66a2008-11-11 21:48:44 +00001635
1636 // Set bit W(21)
Bob Wilson2d357f62010-03-16 18:38:09 +00001637 if (IsUpdating)
Evan Chengcd8e66a2008-11-11 21:48:44 +00001638 Binary |= 0x1 << ARMII::W_BitShift;
1639
1640 // First register is encoded in Dd.
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001641 Binary |= encodeVFPRd(MI, OpIdx+2);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001642
Bob Wilsond4bfd542010-08-27 23:18:17 +00001643 // Count the number of registers.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001644 unsigned NumRegs = 1;
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001645 for (unsigned i = OpIdx+3, e = MI.getNumOperands(); i != e; ++i) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001646 const MachineOperand &MO = MI.getOperand(i);
1647 if (!MO.isReg() || MO.isImplicit())
1648 break;
1649 ++NumRegs;
1650 }
Shih-wei Liao5170b712010-05-26 00:02:28 +00001651 // Bit 8 will be set if <list> is consecutive 64-bit registers (e.g., D0)
1652 // Otherwise, it will be 0, in the case of 32-bit registers.
1653 if(Binary & 0x100)
1654 Binary |= NumRegs * 2;
1655 else
1656 Binary |= NumRegs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001657
1658 emitWordLE(Binary);
1659}
1660
Bob Wilson1a913ed2010-06-11 21:34:50 +00001661static unsigned encodeNEONRd(const MachineInstr &MI, unsigned OpIdx) {
1662 unsigned RegD = MI.getOperand(OpIdx).getReg();
1663 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001664 RegD = getARMRegisterNumbering(RegD);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001665 Binary |= (RegD & 0xf) << ARMII::RegRdShift;
1666 Binary |= ((RegD >> 4) & 1) << ARMII::D_BitShift;
1667 return Binary;
1668}
1669
Bob Wilson5e7b6072010-06-25 22:40:46 +00001670static unsigned encodeNEONRn(const MachineInstr &MI, unsigned OpIdx) {
1671 unsigned RegN = MI.getOperand(OpIdx).getReg();
1672 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001673 RegN = getARMRegisterNumbering(RegN);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001674 Binary |= (RegN & 0xf) << ARMII::RegRnShift;
1675 Binary |= ((RegN >> 4) & 1) << ARMII::N_BitShift;
1676 return Binary;
1677}
1678
Bob Wilson583a2a02010-06-25 21:17:19 +00001679static unsigned encodeNEONRm(const MachineInstr &MI, unsigned OpIdx) {
1680 unsigned RegM = MI.getOperand(OpIdx).getReg();
1681 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001682 RegM = getARMRegisterNumbering(RegM);
Bob Wilson583a2a02010-06-25 21:17:19 +00001683 Binary |= (RegM & 0xf);
1684 Binary |= ((RegM >> 4) & 1) << ARMII::M_BitShift;
1685 return Binary;
1686}
1687
Bob Wilsond896a972010-06-28 21:12:19 +00001688/// convertNEONDataProcToThumb - Convert the ARM mode encoding for a NEON
1689/// data-processing instruction to the corresponding Thumb encoding.
1690static unsigned convertNEONDataProcToThumb(unsigned Binary) {
1691 assert((Binary & 0xfe000000) == 0xf2000000 &&
1692 "not an ARM NEON data-processing instruction");
1693 unsigned UBit = (Binary >> 24) & 1;
1694 return 0xef000000 | (UBit << 28) | (Binary & 0xffffff);
1695}
1696
Bob Wilsond5a563d2010-06-29 17:34:07 +00001697void ARMCodeEmitter::emitNEONLaneInstruction(const MachineInstr &MI) {
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001698 unsigned Binary = getBinaryCodeForInstr(MI);
1699
Bob Wilsond5a563d2010-06-29 17:34:07 +00001700 unsigned RegTOpIdx, RegNOpIdx, LnOpIdx;
1701 const TargetInstrDesc &TID = MI.getDesc();
1702 if ((TID.TSFlags & ARMII::FormMask) == ARMII::NGetLnFrm) {
1703 RegTOpIdx = 0;
1704 RegNOpIdx = 1;
1705 LnOpIdx = 2;
1706 } else { // ARMII::NSetLnFrm
1707 RegTOpIdx = 2;
1708 RegNOpIdx = 0;
1709 LnOpIdx = 3;
1710 }
1711
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001712 // Set the conditional execution predicate
Bob Wilson5cdede42010-06-29 00:26:13 +00001713 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001714
Bob Wilsond5a563d2010-06-29 17:34:07 +00001715 unsigned RegT = MI.getOperand(RegTOpIdx).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001716 RegT = getARMRegisterNumbering(RegT);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001717 Binary |= (RegT << ARMII::RegRdShift);
Bob Wilsond5a563d2010-06-29 17:34:07 +00001718 Binary |= encodeNEONRn(MI, RegNOpIdx);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001719
1720 unsigned LaneShift;
1721 if ((Binary & (1 << 22)) != 0)
1722 LaneShift = 0; // 8-bit elements
1723 else if ((Binary & (1 << 5)) != 0)
1724 LaneShift = 1; // 16-bit elements
1725 else
1726 LaneShift = 2; // 32-bit elements
1727
Bob Wilsond5a563d2010-06-29 17:34:07 +00001728 unsigned Lane = MI.getOperand(LnOpIdx).getImm() << LaneShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001729 unsigned Opc1 = Lane >> 2;
1730 unsigned Opc2 = Lane & 3;
1731 assert((Opc1 & 3) == 0 && "out-of-range lane number operand");
1732 Binary |= (Opc1 << 21);
1733 Binary |= (Opc2 << 5);
1734
1735 emitWordLE(Binary);
1736}
1737
Bob Wilson21773e72010-06-29 20:13:29 +00001738void ARMCodeEmitter::emitNEONDupInstruction(const MachineInstr &MI) {
1739 unsigned Binary = getBinaryCodeForInstr(MI);
1740
1741 // Set the conditional execution predicate
1742 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
1743
1744 unsigned RegT = MI.getOperand(1).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001745 RegT = getARMRegisterNumbering(RegT);
Bob Wilson21773e72010-06-29 20:13:29 +00001746 Binary |= (RegT << ARMII::RegRdShift);
1747 Binary |= encodeNEONRn(MI, 0);
1748 emitWordLE(Binary);
1749}
1750
Bob Wilson583a2a02010-06-25 21:17:19 +00001751void ARMCodeEmitter::emitNEON1RegModImmInstruction(const MachineInstr &MI) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00001752 unsigned Binary = getBinaryCodeForInstr(MI);
1753 // Destination register is encoded in Dd.
1754 Binary |= encodeNEONRd(MI, 0);
1755 // Immediate fields: Op, Cmode, I, Imm3, Imm4
1756 unsigned Imm = MI.getOperand(1).getImm();
1757 unsigned Op = (Imm >> 12) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001758 unsigned Cmode = (Imm >> 8) & 0xf;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001759 unsigned I = (Imm >> 7) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001760 unsigned Imm3 = (Imm >> 4) & 0x7;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001761 unsigned Imm4 = Imm & 0xf;
Bob Wilson08baddb2010-06-28 21:16:30 +00001762 Binary |= (I << 24) | (Imm3 << 16) | (Cmode << 8) | (Op << 5) | Imm4;
Bob Wilson62d24a42010-06-28 22:23:17 +00001763 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001764 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001765 emitWordLE(Binary);
1766}
1767
Bob Wilson583a2a02010-06-25 21:17:19 +00001768void ARMCodeEmitter::emitNEON2RegInstruction(const MachineInstr &MI) {
Bob Wilson5e7b6072010-06-25 22:40:46 +00001769 const TargetInstrDesc &TID = MI.getDesc();
Bob Wilson583a2a02010-06-25 21:17:19 +00001770 unsigned Binary = getBinaryCodeForInstr(MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001771 // Destination register is encoded in Dd; source register in Dm.
1772 unsigned OpIdx = 0;
1773 Binary |= encodeNEONRd(MI, OpIdx++);
1774 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1775 ++OpIdx;
1776 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001777 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001778 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson583a2a02010-06-25 21:17:19 +00001779 // FIXME: This does not handle VDUPfdf or VDUPfqf.
1780 emitWordLE(Binary);
1781}
1782
Bob Wilson5e7b6072010-06-25 22:40:46 +00001783void ARMCodeEmitter::emitNEON3RegInstruction(const MachineInstr &MI) {
1784 const TargetInstrDesc &TID = MI.getDesc();
1785 unsigned Binary = getBinaryCodeForInstr(MI);
1786 // Destination register is encoded in Dd; source registers in Dn and Dm.
1787 unsigned OpIdx = 0;
1788 Binary |= encodeNEONRd(MI, OpIdx++);
1789 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1790 ++OpIdx;
1791 Binary |= encodeNEONRn(MI, OpIdx++);
1792 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1793 ++OpIdx;
1794 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001795 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001796 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001797 // FIXME: This does not handle VMOVDneon or VMOVQ.
1798 emitWordLE(Binary);
1799}
1800
Evan Cheng7602e112008-09-02 06:52:38 +00001801#include "ARMGenCodeEmitter.inc"