blob: 853f88ed19f5e6f0bb2d46772eb7aad2166d30e8 [file] [log] [blame]
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001//====- X86InstrSSE.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 SSE instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
16
17//===----------------------------------------------------------------------===//
18// SSE specific DAG Nodes.
19//===----------------------------------------------------------------------===//
20
21def SDTX86FPShiftOp : SDTypeProfile<1, 2, [ SDTCisSameAs<0, 1>,
22 SDTCisFP<0>, SDTCisInt<2> ]>;
Nate Begeman03605a02008-07-17 16:51:19 +000023def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>,
24 SDTCisFP<1>, SDTCisVT<3, i8>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000025
Dan Gohmanf17a25c2007-07-18 16:29:46 +000026def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
27def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
28def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
29 [SDNPCommutative, SDNPAssociative]>;
30def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
31 [SDNPCommutative, SDNPAssociative]>;
32def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
33 [SDNPCommutative, SDNPAssociative]>;
34def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
35def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
36def X86fsrl : SDNode<"X86ISD::FSRL", SDTX86FPShiftOp>;
Evan Chengf37bf452007-10-01 18:12:48 +000037def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
Evan Cheng621216e2007-09-29 00:00:36 +000038def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
Nate Begeman2c87c422009-02-23 08:49:38 +000039def X86pshufb : SDNode<"X86ISD::PSHUFB",
40 SDTypeProfile<1, 2, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
41 SDTCisSameAs<0,2>]>>;
Nate Begemand77e59e2008-02-11 04:19:36 +000042def X86pextrb : SDNode<"X86ISD::PEXTRB",
43 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
44def X86pextrw : SDNode<"X86ISD::PEXTRW",
45 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
46def X86pinsrb : SDNode<"X86ISD::PINSRB",
47 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
48 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
49def X86pinsrw : SDNode<"X86ISD::PINSRW",
50 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
51 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
52def X86insrtps : SDNode<"X86ISD::INSERTPS",
53 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
Eric Christopherefb657e2009-07-24 00:33:09 +000054 SDTCisVT<2, v4f32>, SDTCisPtrTy<3>]>>;
Evan Chenge9b9c672008-05-09 21:53:03 +000055def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
56 SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
57def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
58 [SDNPHasChain, SDNPMayLoad]>;
Evan Chengdea99362008-05-29 08:22:04 +000059def X86vshl : SDNode<"X86ISD::VSHL", SDTIntShiftOp>;
60def X86vshr : SDNode<"X86ISD::VSRL", SDTIntShiftOp>;
Nate Begeman03605a02008-07-17 16:51:19 +000061def X86cmpps : SDNode<"X86ISD::CMPPS", SDTX86VFCMP>;
62def X86cmppd : SDNode<"X86ISD::CMPPD", SDTX86VFCMP>;
63def X86pcmpeqb : SDNode<"X86ISD::PCMPEQB", SDTIntBinOp, [SDNPCommutative]>;
64def X86pcmpeqw : SDNode<"X86ISD::PCMPEQW", SDTIntBinOp, [SDNPCommutative]>;
65def X86pcmpeqd : SDNode<"X86ISD::PCMPEQD", SDTIntBinOp, [SDNPCommutative]>;
66def X86pcmpeqq : SDNode<"X86ISD::PCMPEQQ", SDTIntBinOp, [SDNPCommutative]>;
67def X86pcmpgtb : SDNode<"X86ISD::PCMPGTB", SDTIntBinOp>;
68def X86pcmpgtw : SDNode<"X86ISD::PCMPGTW", SDTIntBinOp>;
69def X86pcmpgtd : SDNode<"X86ISD::PCMPGTD", SDTIntBinOp>;
70def X86pcmpgtq : SDNode<"X86ISD::PCMPGTQ", SDTIntBinOp>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000071
Eric Christopher95d79262009-07-29 00:28:05 +000072def SDTX86CmpPTest : SDTypeProfile<0, 2, [SDTCisVT<0, v4f32>, SDTCisVT<1, v4f32>]>;
73def X86ptest : SDNode<"X86ISD::PTEST", SDTX86CmpPTest>;
74
Dan Gohmanf17a25c2007-07-18 16:29:46 +000075//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +000076// SSE Complex Patterns
77//===----------------------------------------------------------------------===//
78
79// These are 'extloads' from a scalar to the low element of a vector, zeroing
80// the top elements. These are used for the SSE 'ss' and 'sd' instruction
81// forms.
Rafael Espindolabca99f72009-04-08 21:14:34 +000082def sse_load_f32 : ComplexPattern<v4f32, 5, "SelectScalarSSELoad", [],
Chris Lattnerc90ee9c2008-01-10 07:59:24 +000083 [SDNPHasChain, SDNPMayLoad]>;
Rafael Espindolabca99f72009-04-08 21:14:34 +000084def sse_load_f64 : ComplexPattern<v2f64, 5, "SelectScalarSSELoad", [],
Chris Lattnerc90ee9c2008-01-10 07:59:24 +000085 [SDNPHasChain, SDNPMayLoad]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000086
87def ssmem : Operand<v4f32> {
88 let PrintMethod = "printf32mem";
Rafael Espindolabca99f72009-04-08 21:14:34 +000089 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc, i32imm, i8imm);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000090}
91def sdmem : Operand<v2f64> {
92 let PrintMethod = "printf64mem";
Rafael Espindolabca99f72009-04-08 21:14:34 +000093 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc, i32imm, i8imm);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000094}
95
96//===----------------------------------------------------------------------===//
97// SSE pattern fragments
98//===----------------------------------------------------------------------===//
99
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000100def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
101def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
102def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
103def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
104
Dan Gohman11821702007-07-27 17:16:43 +0000105// Like 'store', but always requires vector alignment.
Dan Gohman4a4f1512007-07-18 20:23:34 +0000106def alignedstore : PatFrag<(ops node:$val, node:$ptr),
Dan Gohman2a174122008-10-15 06:50:19 +0000107 (store node:$val, node:$ptr), [{
108 return cast<StoreSDNode>(N)->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000109}]>;
110
Dan Gohman11821702007-07-27 17:16:43 +0000111// Like 'load', but always requires vector alignment.
Dan Gohman2a174122008-10-15 06:50:19 +0000112def alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
113 return cast<LoadSDNode>(N)->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000114}]>;
115
Dan Gohman11821702007-07-27 17:16:43 +0000116def alignedloadfsf32 : PatFrag<(ops node:$ptr), (f32 (alignedload node:$ptr))>;
117def alignedloadfsf64 : PatFrag<(ops node:$ptr), (f64 (alignedload node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000118def alignedloadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (alignedload node:$ptr))>;
119def alignedloadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (alignedload node:$ptr))>;
120def alignedloadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (alignedload node:$ptr))>;
121def alignedloadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (alignedload node:$ptr))>;
122
123// Like 'load', but uses special alignment checks suitable for use in
124// memory operands in most SSE instructions, which are required to
125// be naturally aligned on some targets but not on others.
126// FIXME: Actually implement support for targets that don't require the
127// alignment. This probably wants a subtarget predicate.
Dan Gohman2a174122008-10-15 06:50:19 +0000128def memop : PatFrag<(ops node:$ptr), (load node:$ptr), [{
129 return cast<LoadSDNode>(N)->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000130}]>;
131
Dan Gohman11821702007-07-27 17:16:43 +0000132def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
133def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000134def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
135def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
136def memopv4i32 : PatFrag<(ops node:$ptr), (v4i32 (memop node:$ptr))>;
137def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
Nate Begeman9a58b8a2008-02-09 23:46:37 +0000138def memopv16i8 : PatFrag<(ops node:$ptr), (v16i8 (memop node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000139
Bill Wendling3b15d722007-08-11 09:52:53 +0000140// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
141// 16-byte boundary.
Nate Begeman9a58b8a2008-02-09 23:46:37 +0000142// FIXME: 8 byte alignment for mmx reads is not required
Dan Gohman61efc5a2008-10-16 00:03:00 +0000143def memop64 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
Dan Gohman2a174122008-10-15 06:50:19 +0000144 return cast<LoadSDNode>(N)->getAlignment() >= 8;
Bill Wendling3b15d722007-08-11 09:52:53 +0000145}]>;
146
147def memopv8i8 : PatFrag<(ops node:$ptr), (v8i8 (memop64 node:$ptr))>;
Bill Wendling3b15d722007-08-11 09:52:53 +0000148def memopv4i16 : PatFrag<(ops node:$ptr), (v4i16 (memop64 node:$ptr))>;
149def memopv8i16 : PatFrag<(ops node:$ptr), (v8i16 (memop64 node:$ptr))>;
150def memopv2i32 : PatFrag<(ops node:$ptr), (v2i32 (memop64 node:$ptr))>;
151
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000152def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
153def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
154def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
155def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
156def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
157def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
158
Evan Cheng56ec77b2008-09-24 23:27:55 +0000159def vzmovl_v2i64 : PatFrag<(ops node:$src),
160 (bitconvert (v2i64 (X86vzmovl
161 (v2i64 (scalar_to_vector (loadi64 node:$src))))))>;
162def vzmovl_v4i32 : PatFrag<(ops node:$src),
163 (bitconvert (v4i32 (X86vzmovl
164 (v4i32 (scalar_to_vector (loadi32 node:$src))))))>;
165
166def vzload_v2i64 : PatFrag<(ops node:$src),
167 (bitconvert (v2i64 (X86vzload node:$src)))>;
168
169
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000170def fp32imm0 : PatLeaf<(f32 fpimm), [{
171 return N->isExactlyValue(+0.0);
172}]>;
173
174def PSxLDQ_imm : SDNodeXForm<imm, [{
175 // Transformation function: imm >> 3
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000176 return getI32Imm(N->getZExtValue() >> 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000177}]>;
178
179// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
180// SHUFP* etc. imm.
Nate Begeman543d2142009-04-27 18:41:29 +0000181def SHUFFLE_get_shuf_imm : SDNodeXForm<vector_shuffle, [{
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000182 return getI8Imm(X86::getShuffleSHUFImmediate(N));
183}]>;
184
185// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
186// PSHUFHW imm.
Nate Begeman543d2142009-04-27 18:41:29 +0000187def SHUFFLE_get_pshufhw_imm : SDNodeXForm<vector_shuffle, [{
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000188 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
189}]>;
190
191// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
192// PSHUFLW imm.
Nate Begeman543d2142009-04-27 18:41:29 +0000193def SHUFFLE_get_pshuflw_imm : SDNodeXForm<vector_shuffle, [{
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000194 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
195}]>;
196
Nate Begeman543d2142009-04-27 18:41:29 +0000197def splat_lo : PatFrag<(ops node:$lhs, node:$rhs),
198 (vector_shuffle node:$lhs, node:$rhs), [{
199 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
200 return SVOp->isSplat() && SVOp->getSplatIndex() == 0;
201}]>;
202
203def movddup : PatFrag<(ops node:$lhs, node:$rhs),
204 (vector_shuffle node:$lhs, node:$rhs), [{
205 return X86::isMOVDDUPMask(cast<ShuffleVectorSDNode>(N));
206}]>;
207
208def movhlps : PatFrag<(ops node:$lhs, node:$rhs),
209 (vector_shuffle node:$lhs, node:$rhs), [{
210 return X86::isMOVHLPSMask(cast<ShuffleVectorSDNode>(N));
211}]>;
212
213def movhlps_undef : PatFrag<(ops node:$lhs, node:$rhs),
214 (vector_shuffle node:$lhs, node:$rhs), [{
215 return X86::isMOVHLPS_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
216}]>;
217
218def movhp : PatFrag<(ops node:$lhs, node:$rhs),
219 (vector_shuffle node:$lhs, node:$rhs), [{
220 return X86::isMOVHPMask(cast<ShuffleVectorSDNode>(N));
221}]>;
222
223def movlp : PatFrag<(ops node:$lhs, node:$rhs),
224 (vector_shuffle node:$lhs, node:$rhs), [{
225 return X86::isMOVLPMask(cast<ShuffleVectorSDNode>(N));
226}]>;
227
228def movl : PatFrag<(ops node:$lhs, node:$rhs),
229 (vector_shuffle node:$lhs, node:$rhs), [{
230 return X86::isMOVLMask(cast<ShuffleVectorSDNode>(N));
231}]>;
232
233def movshdup : PatFrag<(ops node:$lhs, node:$rhs),
234 (vector_shuffle node:$lhs, node:$rhs), [{
235 return X86::isMOVSHDUPMask(cast<ShuffleVectorSDNode>(N));
236}]>;
237
238def movsldup : PatFrag<(ops node:$lhs, node:$rhs),
239 (vector_shuffle node:$lhs, node:$rhs), [{
240 return X86::isMOVSLDUPMask(cast<ShuffleVectorSDNode>(N));
241}]>;
242
243def unpckl : PatFrag<(ops node:$lhs, node:$rhs),
244 (vector_shuffle node:$lhs, node:$rhs), [{
245 return X86::isUNPCKLMask(cast<ShuffleVectorSDNode>(N));
246}]>;
247
248def unpckh : PatFrag<(ops node:$lhs, node:$rhs),
249 (vector_shuffle node:$lhs, node:$rhs), [{
250 return X86::isUNPCKHMask(cast<ShuffleVectorSDNode>(N));
251}]>;
252
253def unpckl_undef : PatFrag<(ops node:$lhs, node:$rhs),
254 (vector_shuffle node:$lhs, node:$rhs), [{
255 return X86::isUNPCKL_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
256}]>;
257
258def unpckh_undef : PatFrag<(ops node:$lhs, node:$rhs),
259 (vector_shuffle node:$lhs, node:$rhs), [{
260 return X86::isUNPCKH_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
261}]>;
262
263def pshufd : PatFrag<(ops node:$lhs, node:$rhs),
264 (vector_shuffle node:$lhs, node:$rhs), [{
265 return X86::isPSHUFDMask(cast<ShuffleVectorSDNode>(N));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000266}], SHUFFLE_get_shuf_imm>;
267
Nate Begeman543d2142009-04-27 18:41:29 +0000268def shufp : PatFrag<(ops node:$lhs, node:$rhs),
269 (vector_shuffle node:$lhs, node:$rhs), [{
270 return X86::isSHUFPMask(cast<ShuffleVectorSDNode>(N));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000271}], SHUFFLE_get_shuf_imm>;
272
Nate Begeman543d2142009-04-27 18:41:29 +0000273def pshufhw : PatFrag<(ops node:$lhs, node:$rhs),
274 (vector_shuffle node:$lhs, node:$rhs), [{
275 return X86::isPSHUFHWMask(cast<ShuffleVectorSDNode>(N));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000276}], SHUFFLE_get_pshufhw_imm>;
277
Nate Begeman543d2142009-04-27 18:41:29 +0000278def pshuflw : PatFrag<(ops node:$lhs, node:$rhs),
279 (vector_shuffle node:$lhs, node:$rhs), [{
280 return X86::isPSHUFLWMask(cast<ShuffleVectorSDNode>(N));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000281}], SHUFFLE_get_pshuflw_imm>;
282
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000283//===----------------------------------------------------------------------===//
284// SSE scalar FP Instructions
285//===----------------------------------------------------------------------===//
286
287// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded by the
288// scheduler into a branch sequence.
Evan Cheng950aac02007-09-25 01:57:46 +0000289// These are expanded by the scheduler.
290let Uses = [EFLAGS], usesCustomDAGSchedInserter = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000291 def CMOV_FR32 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000292 (outs FR32:$dst), (ins FR32:$t, FR32:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000293 "#CMOV_FR32 PSEUDO!",
Evan Cheng621216e2007-09-29 00:00:36 +0000294 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond,
295 EFLAGS))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000296 def CMOV_FR64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000297 (outs FR64:$dst), (ins FR64:$t, FR64:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000298 "#CMOV_FR64 PSEUDO!",
Evan Cheng621216e2007-09-29 00:00:36 +0000299 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond,
300 EFLAGS))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000301 def CMOV_V4F32 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000302 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000303 "#CMOV_V4F32 PSEUDO!",
304 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000305 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond,
306 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000307 def CMOV_V2F64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000308 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000309 "#CMOV_V2F64 PSEUDO!",
310 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000311 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
312 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000313 def CMOV_V2I64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000314 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000315 "#CMOV_V2I64 PSEUDO!",
316 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000317 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
Evan Cheng950aac02007-09-25 01:57:46 +0000318 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000319}
320
321//===----------------------------------------------------------------------===//
322// SSE1 Instructions
323//===----------------------------------------------------------------------===//
324
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000325// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000326let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000327def MOVSSrr : SSI<0x10, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000328 "movss\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +0000329let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000330def MOVSSrm : SSI<0x10, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000331 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000332 [(set FR32:$dst, (loadf32 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000333def MOVSSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000334 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000335 [(store FR32:$src, addr:$dst)]>;
336
337// Conversion instructions
Evan Chengb783fa32007-07-19 01:14:50 +0000338def CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000339 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000340 [(set GR32:$dst, (fp_to_sint FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000341def CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000342 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000343 [(set GR32:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000344def CVTSI2SSrr : SSI<0x2A, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000345 "cvtsi2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000346 [(set FR32:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000347def CVTSI2SSrm : SSI<0x2A, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000348 "cvtsi2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000349 [(set FR32:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
350
351// Match intrinsics which expect XMM operand(s).
Evan Chengb783fa32007-07-19 01:14:50 +0000352def Int_CVTSS2SIrr : SSI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000353 "cvtss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000354 [(set GR32:$dst, (int_x86_sse_cvtss2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000355def Int_CVTSS2SIrm : SSI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000356 "cvtss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000357 [(set GR32:$dst, (int_x86_sse_cvtss2si
358 (load addr:$src)))]>;
359
Dale Johannesen1fbb4a52007-10-30 22:15:38 +0000360// Match intrinisics which expect MM and XMM operand(s).
361def Int_CVTPS2PIrr : PSI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
362 "cvtps2pi\t{$src, $dst|$dst, $src}",
363 [(set VR64:$dst, (int_x86_sse_cvtps2pi VR128:$src))]>;
364def Int_CVTPS2PIrm : PSI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
365 "cvtps2pi\t{$src, $dst|$dst, $src}",
366 [(set VR64:$dst, (int_x86_sse_cvtps2pi
367 (load addr:$src)))]>;
368def Int_CVTTPS2PIrr: PSI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
369 "cvttps2pi\t{$src, $dst|$dst, $src}",
370 [(set VR64:$dst, (int_x86_sse_cvttps2pi VR128:$src))]>;
371def Int_CVTTPS2PIrm: PSI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
372 "cvttps2pi\t{$src, $dst|$dst, $src}",
373 [(set VR64:$dst, (int_x86_sse_cvttps2pi
374 (load addr:$src)))]>;
Evan Cheng3ea4d672008-03-05 08:19:16 +0000375let Constraints = "$src1 = $dst" in {
Dale Johannesen1fbb4a52007-10-30 22:15:38 +0000376 def Int_CVTPI2PSrr : PSI<0x2A, MRMSrcReg,
377 (outs VR128:$dst), (ins VR128:$src1, VR64:$src2),
378 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
379 [(set VR128:$dst, (int_x86_sse_cvtpi2ps VR128:$src1,
380 VR64:$src2))]>;
381 def Int_CVTPI2PSrm : PSI<0x2A, MRMSrcMem,
382 (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2),
383 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
384 [(set VR128:$dst, (int_x86_sse_cvtpi2ps VR128:$src1,
385 (load addr:$src2)))]>;
386}
387
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000388// Aliases for intrinsics
Evan Chengb783fa32007-07-19 01:14:50 +0000389def Int_CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000390 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000391 [(set GR32:$dst,
392 (int_x86_sse_cvttss2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000393def Int_CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000394 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000395 [(set GR32:$dst,
396 (int_x86_sse_cvttss2si(load addr:$src)))]>;
397
Evan Cheng3ea4d672008-03-05 08:19:16 +0000398let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000399 def Int_CVTSI2SSrr : SSI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000400 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000401 "cvtsi2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000402 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
403 GR32:$src2))]>;
404 def Int_CVTSI2SSrm : SSI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000405 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000406 "cvtsi2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000407 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
408 (loadi32 addr:$src2)))]>;
409}
410
411// Comparison instructions
Dan Gohmanf221da12009-01-09 02:27:34 +0000412let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Chris Lattnera9f545f2007-12-16 20:12:41 +0000413 def CMPSSrr : SSIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000414 (outs FR32:$dst), (ins FR32:$src1, FR32:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000415 "cmp${cc}ss\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000416let mayLoad = 1 in
Chris Lattnera9f545f2007-12-16 20:12:41 +0000417 def CMPSSrm : SSIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000418 (outs FR32:$dst), (ins FR32:$src1, f32mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000419 "cmp${cc}ss\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000420}
421
Evan Cheng55687072007-09-14 21:48:26 +0000422let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000423def UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000424 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000425 [(X86cmp FR32:$src1, FR32:$src2), (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000426def UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs), (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000427 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000428 [(X86cmp FR32:$src1, (loadf32 addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000429 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +0000430} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000431
432// Aliases to match intrinsics which expect XMM operand(s).
Evan Cheng3ea4d672008-03-05 08:19:16 +0000433let Constraints = "$src1 = $dst" in {
Chris Lattnera9f545f2007-12-16 20:12:41 +0000434 def Int_CMPSSrr : SSIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000435 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000436 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000437 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
438 VR128:$src, imm:$cc))]>;
Chris Lattnera9f545f2007-12-16 20:12:41 +0000439 def Int_CMPSSrm : SSIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000440 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000441 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000442 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
443 (load addr:$src), imm:$cc))]>;
444}
445
Evan Cheng55687072007-09-14 21:48:26 +0000446let Defs = [EFLAGS] in {
Dan Gohmanf221da12009-01-09 02:27:34 +0000447def Int_UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000448 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000449 [(X86ucomi (v4f32 VR128:$src1), VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000450 (implicit EFLAGS)]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000451def Int_UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs),(ins VR128:$src1, f128mem:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000452 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000453 [(X86ucomi (v4f32 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000454 (implicit EFLAGS)]>;
455
Dan Gohmanf221da12009-01-09 02:27:34 +0000456def Int_COMISSrr: PSI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000457 "comiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000458 [(X86comi (v4f32 VR128:$src1), VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000459 (implicit EFLAGS)]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000460def Int_COMISSrm: PSI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000461 "comiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000462 [(X86comi (v4f32 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000463 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +0000464} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000465
466// Aliases of packed SSE1 instructions for scalar use. These all have names that
467// start with 'Fs'.
468
469// Alias instructions that map fld0 to pxor for sse.
Evan Chengbf81b9b2008-08-28 07:52:25 +0000470let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000471def FsFLD0SS : I<0xEF, MRMInitReg, (outs FR32:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000472 "pxor\t$dst, $dst", [(set FR32:$dst, fp32imm0)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000473 Requires<[HasSSE1]>, TB, OpSize;
474
475// Alias instruction to do FR32 reg-to-reg copy using movaps. Upper bits are
476// disregarded.
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000477let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000478def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000479 "movaps\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000480
481// Alias instruction to load FR32 from f128mem using movaps. Upper bits are
482// disregarded.
Dan Gohman5574cc72008-12-03 18:15:48 +0000483let canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000484def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (outs FR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000485 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman11821702007-07-27 17:16:43 +0000486 [(set FR32:$dst, (alignedloadfsf32 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000487
488// Alias bitwise logical operations using SSE logical ops on packed FP values.
Evan Cheng3ea4d672008-03-05 08:19:16 +0000489let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000490let isCommutable = 1 in {
Dan Gohmanf221da12009-01-09 02:27:34 +0000491 def FsANDPSrr : PSI<0x54, MRMSrcReg, (outs FR32:$dst),
492 (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000493 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000494 [(set FR32:$dst, (X86fand FR32:$src1, FR32:$src2))]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000495 def FsORPSrr : PSI<0x56, MRMSrcReg, (outs FR32:$dst),
496 (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000497 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000498 [(set FR32:$dst, (X86for FR32:$src1, FR32:$src2))]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000499 def FsXORPSrr : PSI<0x57, MRMSrcReg, (outs FR32:$dst),
500 (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000501 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000502 [(set FR32:$dst, (X86fxor FR32:$src1, FR32:$src2))]>;
503}
504
Dan Gohmanf221da12009-01-09 02:27:34 +0000505def FsANDPSrm : PSI<0x54, MRMSrcMem, (outs FR32:$dst),
506 (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000507 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000508 [(set FR32:$dst, (X86fand FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000509 (memopfsf32 addr:$src2)))]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000510def FsORPSrm : PSI<0x56, MRMSrcMem, (outs FR32:$dst),
511 (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000512 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000513 [(set FR32:$dst, (X86for FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000514 (memopfsf32 addr:$src2)))]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000515def FsXORPSrm : PSI<0x57, MRMSrcMem, (outs FR32:$dst),
516 (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000517 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000518 [(set FR32:$dst, (X86fxor FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000519 (memopfsf32 addr:$src2)))]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000520
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000521let neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000522def FsANDNPSrr : PSI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000523 (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000524 "andnps\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000525let mayLoad = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000526def FsANDNPSrm : PSI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000527 (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000528 "andnps\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000529}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000530}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000531
532/// basic_sse1_fp_binop_rm - SSE1 binops come in both scalar and vector forms.
533///
534/// In addition, we also have a special variant of the scalar form here to
535/// represent the associated intrinsic operation. This form is unlike the
536/// plain scalar form, in that it takes an entire vector (instead of a scalar)
Evan Cheng5d5dbbc2009-02-26 03:12:02 +0000537/// and leaves the top elements unmodified (therefore these cannot be commuted).
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000538///
539/// These three forms can each be reg+reg or reg+mem, so there are a total of
540/// six "instructions".
541///
Evan Cheng3ea4d672008-03-05 08:19:16 +0000542let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000543multiclass basic_sse1_fp_binop_rm<bits<8> opc, string OpcodeStr,
544 SDNode OpNode, Intrinsic F32Int,
545 bit Commutable = 0> {
546 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000547 def SSrr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000548 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000549 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
550 let isCommutable = Commutable;
551 }
552
553 // Scalar operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000554 def SSrm : SSI<opc, MRMSrcMem, (outs FR32:$dst),
555 (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000556 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000557 [(set FR32:$dst, (OpNode FR32:$src1, (load addr:$src2)))]>;
558
559 // Vector operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000560 def PSrr : PSI<opc, MRMSrcReg, (outs VR128:$dst),
561 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000562 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000563 [(set VR128:$dst, (v4f32 (OpNode VR128:$src1, VR128:$src2)))]> {
564 let isCommutable = Commutable;
565 }
566
567 // Vector operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000568 def PSrm : PSI<opc, MRMSrcMem, (outs VR128:$dst),
569 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000570 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000571 [(set VR128:$dst, (OpNode VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000572
573 // Intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000574 def SSrr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst),
575 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000576 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Evan Cheng5d5dbbc2009-02-26 03:12:02 +0000577 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000578
579 // Intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000580 def SSrm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst),
581 (ins VR128:$src1, ssmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000582 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000583 [(set VR128:$dst, (F32Int VR128:$src1,
584 sse_load_f32:$src2))]>;
585}
586}
587
588// Arithmetic instructions
589defm ADD : basic_sse1_fp_binop_rm<0x58, "add", fadd, int_x86_sse_add_ss, 1>;
590defm MUL : basic_sse1_fp_binop_rm<0x59, "mul", fmul, int_x86_sse_mul_ss, 1>;
591defm SUB : basic_sse1_fp_binop_rm<0x5C, "sub", fsub, int_x86_sse_sub_ss>;
592defm DIV : basic_sse1_fp_binop_rm<0x5E, "div", fdiv, int_x86_sse_div_ss>;
593
594/// sse1_fp_binop_rm - Other SSE1 binops
595///
596/// This multiclass is like basic_sse1_fp_binop_rm, with the addition of
597/// instructions for a full-vector intrinsic form. Operations that map
598/// onto C operators don't use this form since they just use the plain
599/// vector form instead of having a separate vector intrinsic form.
600///
601/// This provides a total of eight "instructions".
602///
Evan Cheng3ea4d672008-03-05 08:19:16 +0000603let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000604multiclass sse1_fp_binop_rm<bits<8> opc, string OpcodeStr,
605 SDNode OpNode,
606 Intrinsic F32Int,
607 Intrinsic V4F32Int,
608 bit Commutable = 0> {
609
610 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000611 def SSrr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000612 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000613 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
614 let isCommutable = Commutable;
615 }
616
617 // Scalar operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000618 def SSrm : SSI<opc, MRMSrcMem, (outs FR32:$dst),
619 (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000620 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000621 [(set FR32:$dst, (OpNode FR32:$src1, (load addr:$src2)))]>;
622
623 // Vector operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000624 def PSrr : PSI<opc, MRMSrcReg, (outs VR128:$dst),
625 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000626 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000627 [(set VR128:$dst, (v4f32 (OpNode VR128:$src1, VR128:$src2)))]> {
628 let isCommutable = Commutable;
629 }
630
631 // Vector operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000632 def PSrm : PSI<opc, MRMSrcMem, (outs VR128:$dst),
633 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000634 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000635 [(set VR128:$dst, (OpNode VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000636
637 // Intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000638 def SSrr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst),
639 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000640 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000641 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2))]> {
642 let isCommutable = Commutable;
643 }
644
645 // Intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000646 def SSrm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst),
647 (ins VR128:$src1, ssmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000648 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000649 [(set VR128:$dst, (F32Int VR128:$src1,
650 sse_load_f32:$src2))]>;
651
652 // Vector intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000653 def PSrr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst),
654 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000655 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000656 [(set VR128:$dst, (V4F32Int VR128:$src1, VR128:$src2))]> {
657 let isCommutable = Commutable;
658 }
659
660 // Vector intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000661 def PSrm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst),
662 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000663 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000664 [(set VR128:$dst, (V4F32Int VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000665}
666}
667
668defm MAX : sse1_fp_binop_rm<0x5F, "max", X86fmax,
669 int_x86_sse_max_ss, int_x86_sse_max_ps>;
670defm MIN : sse1_fp_binop_rm<0x5D, "min", X86fmin,
671 int_x86_sse_min_ss, int_x86_sse_min_ps>;
672
673//===----------------------------------------------------------------------===//
674// SSE packed FP Instructions
675
676// Move Instructions
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000677let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000678def MOVAPSrr : PSI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000679 "movaps\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +0000680let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000681def MOVAPSrm : PSI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000682 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000683 [(set VR128:$dst, (alignedloadv4f32 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000684
Evan Chengb783fa32007-07-19 01:14:50 +0000685def MOVAPSmr : PSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000686 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000687 [(alignedstore (v4f32 VR128:$src), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000688
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000689let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000690def MOVUPSrr : PSI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000691 "movups\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +0000692let canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000693def MOVUPSrm : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000694 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000695 [(set VR128:$dst, (loadv4f32 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000696def MOVUPSmr : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000697 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000698 [(store (v4f32 VR128:$src), addr:$dst)]>;
699
700// Intrinsic forms of MOVUPS load and store
Dan Gohman5574cc72008-12-03 18:15:48 +0000701let canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000702def MOVUPSrm_Int : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000703 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000704 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000705def MOVUPSmr_Int : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000706 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000707 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000708
Evan Cheng3ea4d672008-03-05 08:19:16 +0000709let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000710 let AddedComplexity = 20 in {
711 def MOVLPSrm : PSI<0x12, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000712 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000713 "movlps\t{$src2, $dst|$dst, $src2}",
Evan Chengd743a5f2008-05-10 00:59:18 +0000714 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000715 (movlp VR128:$src1,
716 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000717 def MOVHPSrm : PSI<0x16, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000718 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000719 "movhps\t{$src2, $dst|$dst, $src2}",
Evan Chengd743a5f2008-05-10 00:59:18 +0000720 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000721 (movhp VR128:$src1,
722 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000723 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000724} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000725
Evan Chengd743a5f2008-05-10 00:59:18 +0000726
Evan Chengb783fa32007-07-19 01:14:50 +0000727def MOVLPSmr : PSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000728 "movlps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000729 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
730 (iPTR 0))), addr:$dst)]>;
731
732// v2f64 extract element 1 is always custom lowered to unpack high to low
733// and extract element 0 so the non-store version isn't too horrible.
Evan Chengb783fa32007-07-19 01:14:50 +0000734def MOVHPSmr : PSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000735 "movhps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000736 [(store (f64 (vector_extract
Nate Begeman543d2142009-04-27 18:41:29 +0000737 (unpckh (bc_v2f64 (v4f32 VR128:$src)),
738 (undef)), (iPTR 0))), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000739
Evan Cheng3ea4d672008-03-05 08:19:16 +0000740let Constraints = "$src1 = $dst" in {
Evan Cheng13559d62008-09-26 23:41:32 +0000741let AddedComplexity = 20 in {
Evan Cheng7581a822009-05-12 20:17:52 +0000742def MOVLHPSrr : PSI<0x16, MRMSrcReg, (outs VR128:$dst),
743 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000744 "movlhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000745 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000746 (v4f32 (movhp VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000747
Evan Cheng7581a822009-05-12 20:17:52 +0000748def MOVHLPSrr : PSI<0x12, MRMSrcReg, (outs VR128:$dst),
749 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000750 "movhlps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000751 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000752 (v4f32 (movhlps VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000753} // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000754} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000755
Nate Begemanb44aad72009-04-29 22:47:44 +0000756let AddedComplexity = 20 in {
Nate Begeman543d2142009-04-27 18:41:29 +0000757def : Pat<(v4f32 (movddup VR128:$src, (undef))),
Evan Chenga2497eb2008-09-25 20:50:48 +0000758 (MOVLHPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
Nate Begemanb44aad72009-04-29 22:47:44 +0000759def : Pat<(v2i64 (movddup VR128:$src, (undef))),
760 (MOVLHPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
761}
Evan Chenga2497eb2008-09-25 20:50:48 +0000762
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000763
764
765// Arithmetic
766
767/// sse1_fp_unop_rm - SSE1 unops come in both scalar and vector forms.
768///
769/// In addition, we also have a special variant of the scalar form here to
770/// represent the associated intrinsic operation. This form is unlike the
771/// plain scalar form, in that it takes an entire vector (instead of a
772/// scalar) and leaves the top elements undefined.
773///
774/// And, we have a special variant form for a full-vector intrinsic form.
775///
776/// These four forms can each have a reg or a mem operand, so there are a
777/// total of eight "instructions".
778///
779multiclass sse1_fp_unop_rm<bits<8> opc, string OpcodeStr,
780 SDNode OpNode,
781 Intrinsic F32Int,
782 Intrinsic V4F32Int,
783 bit Commutable = 0> {
784 // Scalar operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000785 def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000786 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000787 [(set FR32:$dst, (OpNode FR32:$src))]> {
788 let isCommutable = Commutable;
789 }
790
791 // Scalar operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000792 def SSm : SSI<opc, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000793 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000794 [(set FR32:$dst, (OpNode (load addr:$src)))]>;
795
796 // Vector operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000797 def PSr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000798 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000799 [(set VR128:$dst, (v4f32 (OpNode VR128:$src)))]> {
800 let isCommutable = Commutable;
801 }
802
803 // Vector operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000804 def PSm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000805 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +0000806 [(set VR128:$dst, (OpNode (memopv4f32 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000807
808 // Intrinsic operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000809 def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000810 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000811 [(set VR128:$dst, (F32Int VR128:$src))]> {
812 let isCommutable = Commutable;
813 }
814
815 // Intrinsic operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000816 def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins ssmem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000817 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000818 [(set VR128:$dst, (F32Int sse_load_f32:$src))]>;
819
820 // Vector intrinsic operation, reg
Evan Chengb783fa32007-07-19 01:14:50 +0000821 def PSr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000822 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000823 [(set VR128:$dst, (V4F32Int VR128:$src))]> {
824 let isCommutable = Commutable;
825 }
826
827 // Vector intrinsic operation, mem
Dan Gohmanc747be52007-08-02 21:06:40 +0000828 def PSm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000829 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000830 [(set VR128:$dst, (V4F32Int (memopv4f32 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000831}
832
833// Square root.
834defm SQRT : sse1_fp_unop_rm<0x51, "sqrt", fsqrt,
835 int_x86_sse_sqrt_ss, int_x86_sse_sqrt_ps>;
836
837// Reciprocal approximations. Note that these typically require refinement
838// in order to obtain suitable precision.
839defm RSQRT : sse1_fp_unop_rm<0x52, "rsqrt", X86frsqrt,
840 int_x86_sse_rsqrt_ss, int_x86_sse_rsqrt_ps>;
841defm RCP : sse1_fp_unop_rm<0x53, "rcp", X86frcp,
842 int_x86_sse_rcp_ss, int_x86_sse_rcp_ps>;
843
844// Logical
Evan Cheng3ea4d672008-03-05 08:19:16 +0000845let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000846 let isCommutable = 1 in {
847 def ANDPSrr : PSI<0x54, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000848 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000849 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000850 [(set VR128:$dst, (v2i64
851 (and VR128:$src1, VR128:$src2)))]>;
852 def ORPSrr : PSI<0x56, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000853 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000854 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000855 [(set VR128:$dst, (v2i64
856 (or VR128:$src1, VR128:$src2)))]>;
857 def XORPSrr : PSI<0x57, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000858 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000859 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000860 [(set VR128:$dst, (v2i64
861 (xor VR128:$src1, VR128:$src2)))]>;
862 }
863
864 def ANDPSrm : PSI<0x54, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000865 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000866 "andps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000867 [(set VR128:$dst, (and (bc_v2i64 (v4f32 VR128:$src1)),
868 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000869 def ORPSrm : PSI<0x56, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000870 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000871 "orps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000872 [(set VR128:$dst, (or (bc_v2i64 (v4f32 VR128:$src1)),
873 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000874 def XORPSrm : PSI<0x57, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000875 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000876 "xorps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000877 [(set VR128:$dst, (xor (bc_v2i64 (v4f32 VR128:$src1)),
878 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000879 def ANDNPSrr : PSI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000880 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000881 "andnps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000882 [(set VR128:$dst,
883 (v2i64 (and (xor VR128:$src1,
884 (bc_v2i64 (v4i32 immAllOnesV))),
885 VR128:$src2)))]>;
886 def ANDNPSrm : PSI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000887 (outs VR128:$dst), (ins VR128:$src1,f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000888 "andnps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000889 [(set VR128:$dst,
Evan Cheng8e92cd12007-07-19 23:34:10 +0000890 (v2i64 (and (xor (bc_v2i64 (v4f32 VR128:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000891 (bc_v2i64 (v4i32 immAllOnesV))),
Evan Cheng8e92cd12007-07-19 23:34:10 +0000892 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000893}
894
Evan Cheng3ea4d672008-03-05 08:19:16 +0000895let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000896 def CMPPSrri : PSIi8<0xC2, MRMSrcReg,
Nate Begeman061db5f2008-05-12 20:34:32 +0000897 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
898 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
899 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
900 VR128:$src, imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000901 def CMPPSrmi : PSIi8<0xC2, MRMSrcMem,
Nate Begeman061db5f2008-05-12 20:34:32 +0000902 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
903 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
904 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +0000905 (memop addr:$src), imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000906}
Nate Begeman03605a02008-07-17 16:51:19 +0000907def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), VR128:$src2, imm:$cc)),
908 (CMPPSrri VR128:$src1, VR128:$src2, imm:$cc)>;
909def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), (memop addr:$src2), imm:$cc)),
910 (CMPPSrmi VR128:$src1, addr:$src2, imm:$cc)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000911
912// Shuffle and unpack instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +0000913let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000914 let isConvertibleToThreeAddress = 1 in // Convert to pshufd
915 def SHUFPSrri : PSIi8<0xC6, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000916 (outs VR128:$dst), (ins VR128:$src1,
Nate Begeman543d2142009-04-27 18:41:29 +0000917 VR128:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +0000918 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000919 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000920 (v4f32 (shufp:$src3 VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000921 def SHUFPSrmi : PSIi8<0xC6, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000922 (outs VR128:$dst), (ins VR128:$src1,
Nate Begeman543d2142009-04-27 18:41:29 +0000923 f128mem:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +0000924 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000925 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000926 (v4f32 (shufp:$src3
927 VR128:$src1, (memopv4f32 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000928
929 let AddedComplexity = 10 in {
930 def UNPCKHPSrr : PSI<0x15, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000931 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000932 "unpckhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000933 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000934 (v4f32 (unpckh VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000935 def UNPCKHPSrm : PSI<0x15, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000936 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000937 "unpckhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000938 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000939 (v4f32 (unpckh VR128:$src1,
940 (memopv4f32 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000941
942 def UNPCKLPSrr : PSI<0x14, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000943 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000944 "unpcklps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000945 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000946 (v4f32 (unpckl VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000947 def UNPCKLPSrm : PSI<0x14, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000948 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000949 "unpcklps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000950 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000951 (unpckl VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000952 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000953} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000954
955// Mask creation
Evan Chengb783fa32007-07-19 01:14:50 +0000956def MOVMSKPSrr : PSI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000957 "movmskps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000958 [(set GR32:$dst, (int_x86_sse_movmsk_ps VR128:$src))]>;
Evan Chengd8296b82009-05-28 18:55:28 +0000959def MOVMSKPDrr : PDI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000960 "movmskpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000961 [(set GR32:$dst, (int_x86_sse2_movmsk_pd VR128:$src))]>;
962
Evan Chengd1d68072008-03-08 00:58:38 +0000963// Prefetch intrinsic.
964def PREFETCHT0 : PSI<0x18, MRM1m, (outs), (ins i8mem:$src),
965 "prefetcht0\t$src", [(prefetch addr:$src, imm, (i32 3))]>;
966def PREFETCHT1 : PSI<0x18, MRM2m, (outs), (ins i8mem:$src),
967 "prefetcht1\t$src", [(prefetch addr:$src, imm, (i32 2))]>;
968def PREFETCHT2 : PSI<0x18, MRM3m, (outs), (ins i8mem:$src),
969 "prefetcht2\t$src", [(prefetch addr:$src, imm, (i32 1))]>;
970def PREFETCHNTA : PSI<0x18, MRM0m, (outs), (ins i8mem:$src),
971 "prefetchnta\t$src", [(prefetch addr:$src, imm, (i32 0))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000972
973// Non-temporal stores
Evan Chengb783fa32007-07-19 01:14:50 +0000974def MOVNTPSmr : PSI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000975 "movntps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000976 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>;
977
978// Load, store, and memory fence
Evan Cheng68cca152009-05-27 18:38:01 +0000979def SFENCE : PSI<0xAE, MRM7r, (outs), (ins), "sfence", [(int_x86_sse_sfence)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000980
981// MXCSR register
Evan Chengb783fa32007-07-19 01:14:50 +0000982def LDMXCSR : PSI<0xAE, MRM2m, (outs), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000983 "ldmxcsr\t$src", [(int_x86_sse_ldmxcsr addr:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000984def STMXCSR : PSI<0xAE, MRM3m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000985 "stmxcsr\t$dst", [(int_x86_sse_stmxcsr addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000986
987// Alias instructions that map zero vector to pxor / xorp* for sse.
Dan Gohman5574cc72008-12-03 18:15:48 +0000988// We set canFoldAsLoad because this can be converted to a constant-pool
Dan Gohman37eb6c82008-12-03 05:21:24 +0000989// load of an all-zeros value if folding it would be beneficial.
Dan Gohman5574cc72008-12-03 18:15:48 +0000990let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000991def V_SET0 : PSI<0x57, MRMInitReg, (outs VR128:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000992 "xorps\t$dst, $dst",
Chris Lattnere6aa3862007-11-25 00:24:49 +0000993 [(set VR128:$dst, (v4i32 immAllZerosV))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000994
Evan Chenga15896e2008-03-12 07:02:50 +0000995let Predicates = [HasSSE1] in {
996 def : Pat<(v2i64 immAllZerosV), (V_SET0)>;
997 def : Pat<(v8i16 immAllZerosV), (V_SET0)>;
998 def : Pat<(v16i8 immAllZerosV), (V_SET0)>;
999 def : Pat<(v2f64 immAllZerosV), (V_SET0)>;
1000 def : Pat<(v4f32 immAllZerosV), (V_SET0)>;
1001}
1002
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001003// FR32 to 128-bit vector conversion.
Evan Chengbd0ca9c2009-02-05 08:42:55 +00001004let isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001005def MOVSS2PSrr : SSI<0x10, MRMSrcReg, (outs VR128:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001006 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001007 [(set VR128:$dst,
1008 (v4f32 (scalar_to_vector FR32:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001009def MOVSS2PSrm : SSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001010 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001011 [(set VR128:$dst,
1012 (v4f32 (scalar_to_vector (loadf32 addr:$src))))]>;
1013
1014// FIXME: may not be able to eliminate this movss with coalescing the src and
1015// dest register classes are different. We really want to write this pattern
1016// like this:
1017// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
1018// (f32 FR32:$src)>;
Evan Chengbd0ca9c2009-02-05 08:42:55 +00001019let isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001020def MOVPS2SSrr : SSI<0x10, MRMSrcReg, (outs FR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001021 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001022 [(set FR32:$dst, (vector_extract (v4f32 VR128:$src),
1023 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001024def MOVPS2SSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001025 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001026 [(store (f32 (vector_extract (v4f32 VR128:$src),
1027 (iPTR 0))), addr:$dst)]>;
1028
1029
1030// Move to lower bits of a VR128, leaving upper bits alone.
1031// Three operand (but two address) aliases.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001032let Constraints = "$src1 = $dst" in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001033let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001034 def MOVLSS2PSrr : SSI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001035 (outs VR128:$dst), (ins VR128:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001036 "movss\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001037
1038 let AddedComplexity = 15 in
1039 def MOVLPSrr : SSI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001040 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001041 "movss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001042 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00001043 (v4f32 (movl VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001044}
1045
1046// Move to lower bits of a VR128 and zeroing upper bits.
1047// Loading from memory automatically zeroing upper bits.
1048let AddedComplexity = 20 in
Evan Chengb783fa32007-07-19 01:14:50 +00001049def MOVZSS2PSrm : SSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001050 "movss\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00001051 [(set VR128:$dst, (v4f32 (X86vzmovl (v4f32 (scalar_to_vector
Evan Cheng40ee6e52008-05-08 00:57:18 +00001052 (loadf32 addr:$src))))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001053
Evan Cheng056afe12008-05-20 18:24:47 +00001054def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
Evan Cheng40ee6e52008-05-08 00:57:18 +00001055 (MOVZSS2PSrm addr:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001056
1057//===----------------------------------------------------------------------===//
1058// SSE2 Instructions
1059//===----------------------------------------------------------------------===//
1060
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001061// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001062let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001063def MOVSDrr : SDI<0x10, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001064 "movsd\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +00001065let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001066def MOVSDrm : SDI<0x10, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001067 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001068 [(set FR64:$dst, (loadf64 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001069def MOVSDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001070 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001071 [(store FR64:$src, addr:$dst)]>;
1072
1073// Conversion instructions
Evan Chengb783fa32007-07-19 01:14:50 +00001074def CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001075 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001076 [(set GR32:$dst, (fp_to_sint FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001077def CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001078 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001079 [(set GR32:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001080def CVTSD2SSrr : SDI<0x5A, MRMSrcReg, (outs FR32:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001081 "cvtsd2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001082 [(set FR32:$dst, (fround FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001083def CVTSD2SSrm : SDI<0x5A, MRMSrcMem, (outs FR32:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001084 "cvtsd2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001085 [(set FR32:$dst, (fround (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001086def CVTSI2SDrr : SDI<0x2A, MRMSrcReg, (outs FR64:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001087 "cvtsi2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001088 [(set FR64:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001089def CVTSI2SDrm : SDI<0x2A, MRMSrcMem, (outs FR64:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001090 "cvtsi2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001091 [(set FR64:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
1092
1093// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001094def CVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001095 "cvtss2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001096 [(set FR64:$dst, (fextend FR32:$src))]>, XS,
1097 Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001098def CVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001099 "cvtss2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001100 [(set FR64:$dst, (extloadf32 addr:$src))]>, XS,
1101 Requires<[HasSSE2]>;
1102
1103// Match intrinsics which expect XMM operand(s).
Evan Chengb783fa32007-07-19 01:14:50 +00001104def Int_CVTSD2SIrr : SDI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001105 "cvtsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001106 [(set GR32:$dst, (int_x86_sse2_cvtsd2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001107def Int_CVTSD2SIrm : SDI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001108 "cvtsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001109 [(set GR32:$dst, (int_x86_sse2_cvtsd2si
1110 (load addr:$src)))]>;
1111
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001112// Match intrinisics which expect MM and XMM operand(s).
1113def Int_CVTPD2PIrr : PDI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
1114 "cvtpd2pi\t{$src, $dst|$dst, $src}",
1115 [(set VR64:$dst, (int_x86_sse_cvtpd2pi VR128:$src))]>;
1116def Int_CVTPD2PIrm : PDI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
1117 "cvtpd2pi\t{$src, $dst|$dst, $src}",
1118 [(set VR64:$dst, (int_x86_sse_cvtpd2pi
Evan Cheng00b66ef2008-05-23 00:37:07 +00001119 (memop addr:$src)))]>;
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001120def Int_CVTTPD2PIrr: PDI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
1121 "cvttpd2pi\t{$src, $dst|$dst, $src}",
1122 [(set VR64:$dst, (int_x86_sse_cvttpd2pi VR128:$src))]>;
1123def Int_CVTTPD2PIrm: PDI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
1124 "cvttpd2pi\t{$src, $dst|$dst, $src}",
1125 [(set VR64:$dst, (int_x86_sse_cvttpd2pi
Evan Cheng00b66ef2008-05-23 00:37:07 +00001126 (memop addr:$src)))]>;
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001127def Int_CVTPI2PDrr : PDI<0x2A, MRMSrcReg, (outs VR128:$dst), (ins VR64:$src),
1128 "cvtpi2pd\t{$src, $dst|$dst, $src}",
1129 [(set VR128:$dst, (int_x86_sse_cvtpi2pd VR64:$src))]>;
1130def Int_CVTPI2PDrm : PDI<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
1131 "cvtpi2pd\t{$src, $dst|$dst, $src}",
1132 [(set VR128:$dst, (int_x86_sse_cvtpi2pd
1133 (load addr:$src)))]>;
1134
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001135// Aliases for intrinsics
Evan Chengb783fa32007-07-19 01:14:50 +00001136def Int_CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001137 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001138 [(set GR32:$dst,
1139 (int_x86_sse2_cvttsd2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001140def Int_CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001141 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001142 [(set GR32:$dst, (int_x86_sse2_cvttsd2si
1143 (load addr:$src)))]>;
1144
1145// Comparison instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +00001146let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Evan Cheng653c7ac2007-12-20 19:57:09 +00001147 def CMPSDrr : SDIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001148 (outs FR64:$dst), (ins FR64:$src1, FR64:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001149 "cmp${cc}sd\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001150let mayLoad = 1 in
Evan Cheng653c7ac2007-12-20 19:57:09 +00001151 def CMPSDrm : SDIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001152 (outs FR64:$dst), (ins FR64:$src1, f64mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001153 "cmp${cc}sd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001154}
1155
Evan Cheng950aac02007-09-25 01:57:46 +00001156let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001157def UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001158 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001159 [(X86cmp FR64:$src1, FR64:$src2), (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001160def UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs), (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001161 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001162 [(X86cmp FR64:$src1, (loadf64 addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +00001163 (implicit EFLAGS)]>;
Dan Gohmanf221da12009-01-09 02:27:34 +00001164} // Defs = [EFLAGS]
Evan Cheng950aac02007-09-25 01:57:46 +00001165
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001166// Aliases to match intrinsics which expect XMM operand(s).
Evan Cheng3ea4d672008-03-05 08:19:16 +00001167let Constraints = "$src1 = $dst" in {
Evan Cheng653c7ac2007-12-20 19:57:09 +00001168 def Int_CMPSDrr : SDIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001169 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001170 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001171 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
1172 VR128:$src, imm:$cc))]>;
Evan Cheng653c7ac2007-12-20 19:57:09 +00001173 def Int_CMPSDrm : SDIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001174 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001175 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001176 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
1177 (load addr:$src), imm:$cc))]>;
1178}
1179
Evan Cheng950aac02007-09-25 01:57:46 +00001180let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001181def Int_UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001182 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001183 [(X86ucomi (v2f64 VR128:$src1), (v2f64 VR128:$src2)),
1184 (implicit EFLAGS)]>;
1185def Int_UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs),(ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001186 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001187 [(X86ucomi (v2f64 VR128:$src1), (load addr:$src2)),
1188 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001189
Evan Chengb783fa32007-07-19 01:14:50 +00001190def Int_COMISDrr: PDI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001191 "comisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001192 [(X86comi (v2f64 VR128:$src1), (v2f64 VR128:$src2)),
1193 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001194def Int_COMISDrm: PDI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001195 "comisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001196 [(X86comi (v2f64 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +00001197 (implicit EFLAGS)]>;
Dan Gohmanf221da12009-01-09 02:27:34 +00001198} // Defs = [EFLAGS]
Evan Cheng950aac02007-09-25 01:57:46 +00001199
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001200// Aliases of packed SSE2 instructions for scalar use. These all have names that
1201// start with 'Fs'.
1202
1203// Alias instructions that map fld0 to pxor for sse.
Evan Chengbf81b9b2008-08-28 07:52:25 +00001204let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001205def FsFLD0SD : I<0xEF, MRMInitReg, (outs FR64:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00001206 "pxor\t$dst, $dst", [(set FR64:$dst, fpimm0)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001207 Requires<[HasSSE2]>, TB, OpSize;
1208
1209// Alias instruction to do FR64 reg-to-reg copy using movapd. Upper bits are
1210// disregarded.
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001211let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001212def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001213 "movapd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001214
1215// Alias instruction to load FR64 from f128mem using movapd. Upper bits are
1216// disregarded.
Dan Gohman5574cc72008-12-03 18:15:48 +00001217let canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001218def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (outs FR64:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001219 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman11821702007-07-27 17:16:43 +00001220 [(set FR64:$dst, (alignedloadfsf64 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001221
1222// Alias bitwise logical operations using SSE logical ops on packed FP values.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001223let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001224let isCommutable = 1 in {
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001225 def FsANDPDrr : PDI<0x54, MRMSrcReg, (outs FR64:$dst),
1226 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001227 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001228 [(set FR64:$dst, (X86fand FR64:$src1, FR64:$src2))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001229 def FsORPDrr : PDI<0x56, MRMSrcReg, (outs FR64:$dst),
1230 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001231 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001232 [(set FR64:$dst, (X86for FR64:$src1, FR64:$src2))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001233 def FsXORPDrr : PDI<0x57, MRMSrcReg, (outs FR64:$dst),
1234 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001235 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001236 [(set FR64:$dst, (X86fxor FR64:$src1, FR64:$src2))]>;
1237}
1238
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001239def FsANDPDrm : PDI<0x54, MRMSrcMem, (outs FR64:$dst),
1240 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001241 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001242 [(set FR64:$dst, (X86fand FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001243 (memopfsf64 addr:$src2)))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001244def FsORPDrm : PDI<0x56, MRMSrcMem, (outs FR64:$dst),
1245 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001246 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001247 [(set FR64:$dst, (X86for FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001248 (memopfsf64 addr:$src2)))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001249def FsXORPDrm : PDI<0x57, MRMSrcMem, (outs FR64:$dst),
1250 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001251 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001252 [(set FR64:$dst, (X86fxor FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001253 (memopfsf64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001254
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001255let neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001256def FsANDNPDrr : PDI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001257 (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001258 "andnpd\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001259let mayLoad = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001260def FsANDNPDrm : PDI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001261 (outs FR64:$dst), (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001262 "andnpd\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001263}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001264}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001265
1266/// basic_sse2_fp_binop_rm - SSE2 binops come in both scalar and vector forms.
1267///
1268/// In addition, we also have a special variant of the scalar form here to
1269/// represent the associated intrinsic operation. This form is unlike the
1270/// plain scalar form, in that it takes an entire vector (instead of a scalar)
Evan Cheng5d5dbbc2009-02-26 03:12:02 +00001271/// and leaves the top elements unmodified (therefore these cannot be commuted).
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001272///
1273/// These three forms can each be reg+reg or reg+mem, so there are a total of
1274/// six "instructions".
1275///
Evan Cheng3ea4d672008-03-05 08:19:16 +00001276let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001277multiclass basic_sse2_fp_binop_rm<bits<8> opc, string OpcodeStr,
1278 SDNode OpNode, Intrinsic F64Int,
1279 bit Commutable = 0> {
1280 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001281 def SDrr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001282 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001283 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
1284 let isCommutable = Commutable;
1285 }
1286
1287 // Scalar operation, reg+mem.
Dan Gohmanf221da12009-01-09 02:27:34 +00001288 def SDrm : SDI<opc, MRMSrcMem, (outs FR64:$dst),
1289 (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001290 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001291 [(set FR64:$dst, (OpNode FR64:$src1, (load addr:$src2)))]>;
1292
1293 // Vector operation, reg+reg.
Dan Gohmanf221da12009-01-09 02:27:34 +00001294 def PDrr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
1295 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001296 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001297 [(set VR128:$dst, (v2f64 (OpNode VR128:$src1, VR128:$src2)))]> {
1298 let isCommutable = Commutable;
1299 }
1300
1301 // Vector operation, reg+mem.
Dan Gohmanf221da12009-01-09 02:27:34 +00001302 def PDrm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1303 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001304 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf221da12009-01-09 02:27:34 +00001305 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001306
1307 // Intrinsic operation, reg+reg.
Dan Gohmanf221da12009-01-09 02:27:34 +00001308 def SDrr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst),
1309 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001310 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Evan Cheng5d5dbbc2009-02-26 03:12:02 +00001311 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001312
1313 // Intrinsic operation, reg+mem.
Dan Gohmanf221da12009-01-09 02:27:34 +00001314 def SDrm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst),
1315 (ins VR128:$src1, sdmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001316 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001317 [(set VR128:$dst, (F64Int VR128:$src1,
1318 sse_load_f64:$src2))]>;
1319}
1320}
1321
1322// Arithmetic instructions
1323defm ADD : basic_sse2_fp_binop_rm<0x58, "add", fadd, int_x86_sse2_add_sd, 1>;
1324defm MUL : basic_sse2_fp_binop_rm<0x59, "mul", fmul, int_x86_sse2_mul_sd, 1>;
1325defm SUB : basic_sse2_fp_binop_rm<0x5C, "sub", fsub, int_x86_sse2_sub_sd>;
1326defm DIV : basic_sse2_fp_binop_rm<0x5E, "div", fdiv, int_x86_sse2_div_sd>;
1327
1328/// sse2_fp_binop_rm - Other SSE2 binops
1329///
1330/// This multiclass is like basic_sse2_fp_binop_rm, with the addition of
1331/// instructions for a full-vector intrinsic form. Operations that map
1332/// onto C operators don't use this form since they just use the plain
1333/// vector form instead of having a separate vector intrinsic form.
1334///
1335/// This provides a total of eight "instructions".
1336///
Evan Cheng3ea4d672008-03-05 08:19:16 +00001337let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001338multiclass sse2_fp_binop_rm<bits<8> opc, string OpcodeStr,
1339 SDNode OpNode,
1340 Intrinsic F64Int,
1341 Intrinsic V2F64Int,
1342 bit Commutable = 0> {
1343
1344 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001345 def SDrr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001346 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001347 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
1348 let isCommutable = Commutable;
1349 }
1350
1351 // Scalar operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001352 def SDrm : SDI<opc, MRMSrcMem, (outs FR64:$dst),
1353 (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001354 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001355 [(set FR64:$dst, (OpNode FR64:$src1, (load addr:$src2)))]>;
1356
1357 // Vector operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001358 def PDrr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
1359 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001360 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001361 [(set VR128:$dst, (v2f64 (OpNode VR128:$src1, VR128:$src2)))]> {
1362 let isCommutable = Commutable;
1363 }
1364
1365 // Vector operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001366 def PDrm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1367 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001368 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00001369 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001370
1371 // Intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001372 def SDrr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst),
1373 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001374 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001375 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2))]> {
1376 let isCommutable = Commutable;
1377 }
1378
1379 // Intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001380 def SDrm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst),
1381 (ins VR128:$src1, sdmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001382 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001383 [(set VR128:$dst, (F64Int VR128:$src1,
1384 sse_load_f64:$src2))]>;
1385
1386 // Vector intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001387 def PDrr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst),
1388 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001389 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001390 [(set VR128:$dst, (V2F64Int VR128:$src1, VR128:$src2))]> {
1391 let isCommutable = Commutable;
1392 }
1393
1394 // Vector intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001395 def PDrm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1396 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001397 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00001398 [(set VR128:$dst, (V2F64Int VR128:$src1,
1399 (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001400}
1401}
1402
1403defm MAX : sse2_fp_binop_rm<0x5F, "max", X86fmax,
1404 int_x86_sse2_max_sd, int_x86_sse2_max_pd>;
1405defm MIN : sse2_fp_binop_rm<0x5D, "min", X86fmin,
1406 int_x86_sse2_min_sd, int_x86_sse2_min_pd>;
1407
1408//===----------------------------------------------------------------------===//
1409// SSE packed FP Instructions
1410
1411// Move Instructions
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001412let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001413def MOVAPDrr : PDI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001414 "movapd\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +00001415let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001416def MOVAPDrm : PDI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001417 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001418 [(set VR128:$dst, (alignedloadv2f64 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001419
Evan Chengb783fa32007-07-19 01:14:50 +00001420def MOVAPDmr : PDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001421 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001422 [(alignedstore (v2f64 VR128:$src), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001423
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001424let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001425def MOVUPDrr : PDI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001426 "movupd\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +00001427let canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001428def MOVUPDrm : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001429 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001430 [(set VR128:$dst, (loadv2f64 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001431def MOVUPDmr : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001432 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001433 [(store (v2f64 VR128:$src), addr:$dst)]>;
1434
1435// Intrinsic forms of MOVUPD load and store
Evan Chengb783fa32007-07-19 01:14:50 +00001436def MOVUPDrm_Int : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001437 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001438 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001439def MOVUPDmr_Int : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001440 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001441 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001442
Evan Cheng3ea4d672008-03-05 08:19:16 +00001443let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001444 let AddedComplexity = 20 in {
1445 def MOVLPDrm : PDI<0x12, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001446 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001447 "movlpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001448 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00001449 (v2f64 (movlp VR128:$src1,
1450 (scalar_to_vector (loadf64 addr:$src2)))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001451 def MOVHPDrm : PDI<0x16, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001452 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001453 "movhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001454 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00001455 (v2f64 (movhp VR128:$src1,
1456 (scalar_to_vector (loadf64 addr:$src2)))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001457 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +00001458} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001459
Evan Chengb783fa32007-07-19 01:14:50 +00001460def MOVLPDmr : PDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001461 "movlpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001462 [(store (f64 (vector_extract (v2f64 VR128:$src),
1463 (iPTR 0))), addr:$dst)]>;
1464
1465// v2f64 extract element 1 is always custom lowered to unpack high to low
1466// and extract element 0 so the non-store version isn't too horrible.
Evan Chengb783fa32007-07-19 01:14:50 +00001467def MOVHPDmr : PDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001468 "movhpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001469 [(store (f64 (vector_extract
Nate Begeman543d2142009-04-27 18:41:29 +00001470 (v2f64 (unpckh VR128:$src, (undef))),
1471 (iPTR 0))), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001472
1473// SSE2 instructions without OpSize prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001474def Int_CVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001475 "cvtdq2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001476 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
1477 TB, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001478def Int_CVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001479 "cvtdq2ps\t{$src, $dst|$dst, $src}",
1480 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
1481 (bitconvert (memopv2i64 addr:$src))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001482 TB, Requires<[HasSSE2]>;
1483
1484// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001485def Int_CVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001486 "cvtdq2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001487 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
1488 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001489def Int_CVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001490 "cvtdq2pd\t{$src, $dst|$dst, $src}",
1491 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
1492 (bitconvert (memopv2i64 addr:$src))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001493 XS, Requires<[HasSSE2]>;
1494
Evan Chengb783fa32007-07-19 01:14:50 +00001495def Int_CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001496 "cvtps2dq\t{$src, $dst|$dst, $src}",
1497 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001498def Int_CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001499 "cvtps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001500 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001501 (memop addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001502// SSE2 packed instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001503def Int_CVTTPS2DQrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001504 "cvttps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001505 [(set VR128:$dst, (int_x86_sse2_cvttps2dq VR128:$src))]>,
1506 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001507def Int_CVTTPS2DQrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001508 "cvttps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001509 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001510 (memop addr:$src)))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001511 XS, Requires<[HasSSE2]>;
1512
1513// SSE2 packed instructions with XD prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001514def Int_CVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001515 "cvtpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001516 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
1517 XD, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001518def Int_CVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001519 "cvtpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001520 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001521 (memop addr:$src)))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001522 XD, Requires<[HasSSE2]>;
1523
Evan Chengb783fa32007-07-19 01:14:50 +00001524def Int_CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001525 "cvttpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001526 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>;
Evan Cheng14c97c32008-03-14 07:46:48 +00001527def Int_CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (outs VR128:$dst),(ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001528 "cvttpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001529 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001530 (memop addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001531
1532// SSE2 instructions without OpSize prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001533def Int_CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001534 "cvtps2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001535 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
1536 TB, Requires<[HasSSE2]>;
Mon P Wangaa3f2662008-05-28 00:42:27 +00001537def Int_CVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001538 "cvtps2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001539 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
1540 (load addr:$src)))]>,
1541 TB, Requires<[HasSSE2]>;
1542
Evan Chengb783fa32007-07-19 01:14:50 +00001543def Int_CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001544 "cvtpd2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001545 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
Mon P Wangaa3f2662008-05-28 00:42:27 +00001546def Int_CVTPD2PSrm : PDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001547 "cvtpd2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001548 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
Evan Cheng00b66ef2008-05-23 00:37:07 +00001549 (memop addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001550
1551// Match intrinsics which expect XMM operand(s).
1552// Aliases for intrinsics
Evan Cheng3ea4d672008-03-05 08:19:16 +00001553let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001554def Int_CVTSI2SDrr: SDI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001555 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001556 "cvtsi2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001557 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
1558 GR32:$src2))]>;
1559def Int_CVTSI2SDrm: SDI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001560 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001561 "cvtsi2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001562 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
1563 (loadi32 addr:$src2)))]>;
1564def Int_CVTSD2SSrr: SDI<0x5A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001565 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001566 "cvtsd2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001567 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
1568 VR128:$src2))]>;
1569def Int_CVTSD2SSrm: SDI<0x5A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001570 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001571 "cvtsd2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001572 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
1573 (load addr:$src2)))]>;
1574def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001575 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001576 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001577 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1578 VR128:$src2))]>, XS,
1579 Requires<[HasSSE2]>;
1580def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001581 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001582 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001583 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1584 (load addr:$src2)))]>, XS,
1585 Requires<[HasSSE2]>;
1586}
1587
1588// Arithmetic
1589
1590/// sse2_fp_unop_rm - SSE2 unops come in both scalar and vector forms.
1591///
1592/// In addition, we also have a special variant of the scalar form here to
1593/// represent the associated intrinsic operation. This form is unlike the
1594/// plain scalar form, in that it takes an entire vector (instead of a
1595/// scalar) and leaves the top elements undefined.
1596///
1597/// And, we have a special variant form for a full-vector intrinsic form.
1598///
1599/// These four forms can each have a reg or a mem operand, so there are a
1600/// total of eight "instructions".
1601///
1602multiclass sse2_fp_unop_rm<bits<8> opc, string OpcodeStr,
1603 SDNode OpNode,
1604 Intrinsic F64Int,
1605 Intrinsic V2F64Int,
1606 bit Commutable = 0> {
1607 // Scalar operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001608 def SDr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001609 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001610 [(set FR64:$dst, (OpNode FR64:$src))]> {
1611 let isCommutable = Commutable;
1612 }
1613
1614 // Scalar operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001615 def SDm : SDI<opc, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001616 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001617 [(set FR64:$dst, (OpNode (load addr:$src)))]>;
1618
1619 // Vector operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001620 def PDr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001621 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001622 [(set VR128:$dst, (v2f64 (OpNode VR128:$src)))]> {
1623 let isCommutable = Commutable;
1624 }
1625
1626 // Vector operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001627 def PDm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001628 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001629 [(set VR128:$dst, (OpNode (memopv2f64 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001630
1631 // Intrinsic operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001632 def SDr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001633 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001634 [(set VR128:$dst, (F64Int VR128:$src))]> {
1635 let isCommutable = Commutable;
1636 }
1637
1638 // Intrinsic operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001639 def SDm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins sdmem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001640 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001641 [(set VR128:$dst, (F64Int sse_load_f64:$src))]>;
1642
1643 // Vector intrinsic operation, reg
Evan Chengb783fa32007-07-19 01:14:50 +00001644 def PDr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001645 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001646 [(set VR128:$dst, (V2F64Int VR128:$src))]> {
1647 let isCommutable = Commutable;
1648 }
1649
1650 // Vector intrinsic operation, mem
Dan Gohmanc747be52007-08-02 21:06:40 +00001651 def PDm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001652 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00001653 [(set VR128:$dst, (V2F64Int (memopv2f64 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001654}
1655
1656// Square root.
1657defm SQRT : sse2_fp_unop_rm<0x51, "sqrt", fsqrt,
1658 int_x86_sse2_sqrt_sd, int_x86_sse2_sqrt_pd>;
1659
1660// There is no f64 version of the reciprocal approximation instructions.
1661
1662// Logical
Evan Cheng3ea4d672008-03-05 08:19:16 +00001663let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001664 let isCommutable = 1 in {
1665 def ANDPDrr : PDI<0x54, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001666 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001667 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001668 [(set VR128:$dst,
1669 (and (bc_v2i64 (v2f64 VR128:$src1)),
1670 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1671 def ORPDrr : PDI<0x56, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001672 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001673 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001674 [(set VR128:$dst,
1675 (or (bc_v2i64 (v2f64 VR128:$src1)),
1676 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1677 def XORPDrr : PDI<0x57, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001678 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001679 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001680 [(set VR128:$dst,
1681 (xor (bc_v2i64 (v2f64 VR128:$src1)),
1682 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1683 }
1684
1685 def ANDPDrm : PDI<0x54, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001686 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001687 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001688 [(set VR128:$dst,
1689 (and (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001690 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001691 def ORPDrm : PDI<0x56, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001692 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001693 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001694 [(set VR128:$dst,
1695 (or (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001696 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001697 def XORPDrm : PDI<0x57, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001698 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001699 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001700 [(set VR128:$dst,
1701 (xor (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001702 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001703 def ANDNPDrr : PDI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001704 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001705 "andnpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001706 [(set VR128:$dst,
1707 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1708 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1709 def ANDNPDrm : PDI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001710 (outs VR128:$dst), (ins VR128:$src1,f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001711 "andnpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001712 [(set VR128:$dst,
1713 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001714 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001715}
1716
Evan Cheng3ea4d672008-03-05 08:19:16 +00001717let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001718 def CMPPDrri : PDIi8<0xC2, MRMSrcReg,
Evan Cheng14c97c32008-03-14 07:46:48 +00001719 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
1720 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1721 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
Nate Begeman061db5f2008-05-12 20:34:32 +00001722 VR128:$src, imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001723 def CMPPDrmi : PDIi8<0xC2, MRMSrcMem,
Evan Cheng14c97c32008-03-14 07:46:48 +00001724 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
1725 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1726 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +00001727 (memop addr:$src), imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001728}
Evan Cheng33754092008-08-05 22:19:15 +00001729def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), VR128:$src2, imm:$cc)),
Nate Begeman03605a02008-07-17 16:51:19 +00001730 (CMPPDrri VR128:$src1, VR128:$src2, imm:$cc)>;
Evan Cheng33754092008-08-05 22:19:15 +00001731def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), (memop addr:$src2), imm:$cc)),
Nate Begeman03605a02008-07-17 16:51:19 +00001732 (CMPPDrmi VR128:$src1, addr:$src2, imm:$cc)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001733
1734// Shuffle and unpack instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +00001735let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001736 def SHUFPDrri : PDIi8<0xC6, MRMSrcReg,
Evan Cheng14c97c32008-03-14 07:46:48 +00001737 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i8imm:$src3),
1738 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Nate Begeman543d2142009-04-27 18:41:29 +00001739 [(set VR128:$dst,
1740 (v2f64 (shufp:$src3 VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001741 def SHUFPDrmi : PDIi8<0xC6, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001742 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001743 f128mem:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00001744 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001745 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00001746 (v2f64 (shufp:$src3
1747 VR128:$src1, (memopv2f64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001748
1749 let AddedComplexity = 10 in {
1750 def UNPCKHPDrr : PDI<0x15, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001751 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001752 "unpckhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001753 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00001754 (v2f64 (unpckh VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001755 def UNPCKHPDrm : PDI<0x15, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001756 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001757 "unpckhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001758 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00001759 (v2f64 (unpckh VR128:$src1,
1760 (memopv2f64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001761
1762 def UNPCKLPDrr : PDI<0x14, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001763 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001764 "unpcklpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001765 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00001766 (v2f64 (unpckl VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001767 def UNPCKLPDrm : PDI<0x14, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001768 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001769 "unpcklpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001770 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00001771 (unpckl VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001772 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +00001773} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001774
1775
1776//===----------------------------------------------------------------------===//
1777// SSE integer instructions
1778
1779// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001780let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001781def MOVDQArr : PDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001782 "movdqa\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +00001783let canFoldAsLoad = 1, mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001784def MOVDQArm : PDI<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001785 "movdqa\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001786 [/*(set VR128:$dst, (alignedloadv2i64 addr:$src))*/]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001787let mayStore = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001788def MOVDQAmr : PDI<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001789 "movdqa\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001790 [/*(alignedstore (v2i64 VR128:$src), addr:$dst)*/]>;
Dan Gohman5574cc72008-12-03 18:15:48 +00001791let canFoldAsLoad = 1, mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001792def MOVDQUrm : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001793 "movdqu\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001794 [/*(set VR128:$dst, (loadv2i64 addr:$src))*/]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001795 XS, Requires<[HasSSE2]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001796let mayStore = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001797def MOVDQUmr : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001798 "movdqu\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001799 [/*(store (v2i64 VR128:$src), addr:$dst)*/]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001800 XS, Requires<[HasSSE2]>;
1801
Dan Gohman4a4f1512007-07-18 20:23:34 +00001802// Intrinsic forms of MOVDQU load and store
Dan Gohman5574cc72008-12-03 18:15:48 +00001803let canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001804def MOVDQUrm_Int : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001805 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001806 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
1807 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001808def MOVDQUmr_Int : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001809 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001810 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
1811 XS, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001812
Evan Cheng88004752008-03-05 08:11:27 +00001813let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001814
1815multiclass PDI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
1816 bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001817 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001818 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001819 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]> {
1820 let isCommutable = Commutable;
1821 }
Evan Chengb783fa32007-07-19 01:14:50 +00001822 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001823 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001824 [(set VR128:$dst, (IntId VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001825 (bitconvert (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001826}
1827
Evan Chengf90f8f82008-05-03 00:52:09 +00001828multiclass PDI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
1829 string OpcodeStr,
1830 Intrinsic IntId, Intrinsic IntId2> {
1831 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
1832 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1833 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
1834 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
1835 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1836 [(set VR128:$dst, (IntId VR128:$src1,
1837 (bitconvert (memopv2i64 addr:$src2))))]>;
1838 def ri : PDIi8<opc2, ImmForm, (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
1839 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1840 [(set VR128:$dst, (IntId2 VR128:$src1, (i32 imm:$src2)))]>;
1841}
1842
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001843/// PDI_binop_rm - Simple SSE2 binary operator.
1844multiclass PDI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
1845 ValueType OpVT, bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001846 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001847 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001848 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]> {
1849 let isCommutable = Commutable;
1850 }
Evan Chengb783fa32007-07-19 01:14:50 +00001851 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001852 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001853 [(set VR128:$dst, (OpVT (OpNode VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001854 (bitconvert (memopv2i64 addr:$src2)))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001855}
1856
1857/// PDI_binop_rm_v2i64 - Simple SSE2 binary operator whose type is v2i64.
1858///
1859/// FIXME: we could eliminate this and use PDI_binop_rm instead if tblgen knew
1860/// to collapse (bitconvert VT to VT) into its operand.
1861///
1862multiclass PDI_binop_rm_v2i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
1863 bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001864 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001865 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001866 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1, VR128:$src2)))]> {
1867 let isCommutable = Commutable;
1868 }
Evan Chengb783fa32007-07-19 01:14:50 +00001869 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001870 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001871 [(set VR128:$dst, (OpNode VR128:$src1,(memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001872}
1873
Evan Cheng3ea4d672008-03-05 08:19:16 +00001874} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001875
1876// 128-bit Integer Arithmetic
1877
1878defm PADDB : PDI_binop_rm<0xFC, "paddb", add, v16i8, 1>;
1879defm PADDW : PDI_binop_rm<0xFD, "paddw", add, v8i16, 1>;
1880defm PADDD : PDI_binop_rm<0xFE, "paddd", add, v4i32, 1>;
1881defm PADDQ : PDI_binop_rm_v2i64<0xD4, "paddq", add, 1>;
1882
1883defm PADDSB : PDI_binop_rm_int<0xEC, "paddsb" , int_x86_sse2_padds_b, 1>;
1884defm PADDSW : PDI_binop_rm_int<0xED, "paddsw" , int_x86_sse2_padds_w, 1>;
1885defm PADDUSB : PDI_binop_rm_int<0xDC, "paddusb", int_x86_sse2_paddus_b, 1>;
1886defm PADDUSW : PDI_binop_rm_int<0xDD, "paddusw", int_x86_sse2_paddus_w, 1>;
1887
1888defm PSUBB : PDI_binop_rm<0xF8, "psubb", sub, v16i8>;
1889defm PSUBW : PDI_binop_rm<0xF9, "psubw", sub, v8i16>;
1890defm PSUBD : PDI_binop_rm<0xFA, "psubd", sub, v4i32>;
1891defm PSUBQ : PDI_binop_rm_v2i64<0xFB, "psubq", sub>;
1892
1893defm PSUBSB : PDI_binop_rm_int<0xE8, "psubsb" , int_x86_sse2_psubs_b>;
1894defm PSUBSW : PDI_binop_rm_int<0xE9, "psubsw" , int_x86_sse2_psubs_w>;
1895defm PSUBUSB : PDI_binop_rm_int<0xD8, "psubusb", int_x86_sse2_psubus_b>;
1896defm PSUBUSW : PDI_binop_rm_int<0xD9, "psubusw", int_x86_sse2_psubus_w>;
1897
1898defm PMULLW : PDI_binop_rm<0xD5, "pmullw", mul, v8i16, 1>;
1899
1900defm PMULHUW : PDI_binop_rm_int<0xE4, "pmulhuw", int_x86_sse2_pmulhu_w, 1>;
1901defm PMULHW : PDI_binop_rm_int<0xE5, "pmulhw" , int_x86_sse2_pmulh_w , 1>;
1902defm PMULUDQ : PDI_binop_rm_int<0xF4, "pmuludq", int_x86_sse2_pmulu_dq, 1>;
1903
1904defm PMADDWD : PDI_binop_rm_int<0xF5, "pmaddwd", int_x86_sse2_pmadd_wd, 1>;
1905
1906defm PAVGB : PDI_binop_rm_int<0xE0, "pavgb", int_x86_sse2_pavg_b, 1>;
1907defm PAVGW : PDI_binop_rm_int<0xE3, "pavgw", int_x86_sse2_pavg_w, 1>;
1908
1909
1910defm PMINUB : PDI_binop_rm_int<0xDA, "pminub", int_x86_sse2_pminu_b, 1>;
1911defm PMINSW : PDI_binop_rm_int<0xEA, "pminsw", int_x86_sse2_pmins_w, 1>;
1912defm PMAXUB : PDI_binop_rm_int<0xDE, "pmaxub", int_x86_sse2_pmaxu_b, 1>;
1913defm PMAXSW : PDI_binop_rm_int<0xEE, "pmaxsw", int_x86_sse2_pmaxs_w, 1>;
Bill Wendling953ad2e2009-05-28 02:04:00 +00001914defm PSADBW : PDI_binop_rm_int<0xF6, "psadbw", int_x86_sse2_psad_bw, 1>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001915
1916
Evan Chengf90f8f82008-05-03 00:52:09 +00001917defm PSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw",
1918 int_x86_sse2_psll_w, int_x86_sse2_pslli_w>;
1919defm PSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld",
1920 int_x86_sse2_psll_d, int_x86_sse2_pslli_d>;
1921defm PSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq",
1922 int_x86_sse2_psll_q, int_x86_sse2_pslli_q>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001923
Evan Chengf90f8f82008-05-03 00:52:09 +00001924defm PSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw",
1925 int_x86_sse2_psrl_w, int_x86_sse2_psrli_w>;
1926defm PSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld",
1927 int_x86_sse2_psrl_d, int_x86_sse2_psrli_d>;
Nate Begemanc2ca5f62008-05-13 17:52:09 +00001928defm PSRLQ : PDI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq",
Evan Chengf90f8f82008-05-03 00:52:09 +00001929 int_x86_sse2_psrl_q, int_x86_sse2_psrli_q>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001930
Evan Chengf90f8f82008-05-03 00:52:09 +00001931defm PSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw",
1932 int_x86_sse2_psra_w, int_x86_sse2_psrai_w>;
Nate Begemand66fc342008-05-13 01:47:52 +00001933defm PSRAD : PDI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad",
Evan Chengf90f8f82008-05-03 00:52:09 +00001934 int_x86_sse2_psra_d, int_x86_sse2_psrai_d>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001935
1936// 128-bit logical shifts.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001937let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001938 def PSLLDQri : PDIi8<0x73, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00001939 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001940 "pslldq\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001941 def PSRLDQri : PDIi8<0x73, MRM3r,
Evan Chengb783fa32007-07-19 01:14:50 +00001942 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001943 "psrldq\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001944 // PSRADQri doesn't exist in SSE[1-3].
1945}
1946
1947let Predicates = [HasSSE2] in {
1948 def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
1949 (v2i64 (PSLLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
1950 def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
1951 (v2i64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
Bill Wendling314ee052008-10-02 05:56:52 +00001952 def : Pat<(int_x86_sse2_psll_dq_bs VR128:$src1, imm:$src2),
1953 (v2i64 (PSLLDQri VR128:$src1, imm:$src2))>;
1954 def : Pat<(int_x86_sse2_psrl_dq_bs VR128:$src1, imm:$src2),
1955 (v2i64 (PSRLDQri VR128:$src1, imm:$src2))>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001956 def : Pat<(v2f64 (X86fsrl VR128:$src1, i32immSExt8:$src2)),
1957 (v2f64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
Evan Chengdea99362008-05-29 08:22:04 +00001958
1959 // Shift up / down and insert zero's.
1960 def : Pat<(v2i64 (X86vshl VR128:$src, (i8 imm:$amt))),
1961 (v2i64 (PSLLDQri VR128:$src, (PSxLDQ_imm imm:$amt)))>;
1962 def : Pat<(v2i64 (X86vshr VR128:$src, (i8 imm:$amt))),
1963 (v2i64 (PSRLDQri VR128:$src, (PSxLDQ_imm imm:$amt)))>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001964}
1965
1966// Logical
1967defm PAND : PDI_binop_rm_v2i64<0xDB, "pand", and, 1>;
1968defm POR : PDI_binop_rm_v2i64<0xEB, "por" , or , 1>;
1969defm PXOR : PDI_binop_rm_v2i64<0xEF, "pxor", xor, 1>;
1970
Evan Cheng3ea4d672008-03-05 08:19:16 +00001971let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001972 def PANDNrr : PDI<0xDF, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001973 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001974 "pandn\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001975 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
1976 VR128:$src2)))]>;
1977
1978 def PANDNrm : PDI<0xDF, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001979 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001980 "pandn\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001981 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
Dan Gohman7dc19012007-08-02 21:17:01 +00001982 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001983}
1984
1985// SSE2 Integer comparison
1986defm PCMPEQB : PDI_binop_rm_int<0x74, "pcmpeqb", int_x86_sse2_pcmpeq_b>;
1987defm PCMPEQW : PDI_binop_rm_int<0x75, "pcmpeqw", int_x86_sse2_pcmpeq_w>;
1988defm PCMPEQD : PDI_binop_rm_int<0x76, "pcmpeqd", int_x86_sse2_pcmpeq_d>;
1989defm PCMPGTB : PDI_binop_rm_int<0x64, "pcmpgtb", int_x86_sse2_pcmpgt_b>;
1990defm PCMPGTW : PDI_binop_rm_int<0x65, "pcmpgtw", int_x86_sse2_pcmpgt_w>;
1991defm PCMPGTD : PDI_binop_rm_int<0x66, "pcmpgtd", int_x86_sse2_pcmpgt_d>;
1992
Nate Begeman03605a02008-07-17 16:51:19 +00001993def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00001994 (PCMPEQBrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00001995def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00001996 (PCMPEQBrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00001997def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00001998 (PCMPEQWrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00001999def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002000 (PCMPEQWrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002001def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002002 (PCMPEQDrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002003def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002004 (PCMPEQDrm VR128:$src1, addr:$src2)>;
2005
Nate Begeman03605a02008-07-17 16:51:19 +00002006def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002007 (PCMPGTBrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002008def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002009 (PCMPGTBrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002010def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002011 (PCMPGTWrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002012def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002013 (PCMPGTWrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002014def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002015 (PCMPGTDrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002016def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002017 (PCMPGTDrm VR128:$src1, addr:$src2)>;
2018
2019
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002020// Pack instructions
2021defm PACKSSWB : PDI_binop_rm_int<0x63, "packsswb", int_x86_sse2_packsswb_128>;
2022defm PACKSSDW : PDI_binop_rm_int<0x6B, "packssdw", int_x86_sse2_packssdw_128>;
2023defm PACKUSWB : PDI_binop_rm_int<0x67, "packuswb", int_x86_sse2_packuswb_128>;
2024
2025// Shuffle and unpack instructions
2026def PSHUFDri : PDIi8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002027 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002028 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman543d2142009-04-27 18:41:29 +00002029 [(set VR128:$dst, (v4i32 (pshufd:$src2
2030 VR128:$src1, (undef))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002031def PSHUFDmi : PDIi8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002032 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002033 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman543d2142009-04-27 18:41:29 +00002034 [(set VR128:$dst, (v4i32 (pshufd:$src2
Dan Gohman4a4f1512007-07-18 20:23:34 +00002035 (bc_v4i32(memopv2i64 addr:$src1)),
Nate Begeman543d2142009-04-27 18:41:29 +00002036 (undef))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002037
2038// SSE2 with ImmT == Imm8 and XS prefix.
2039def PSHUFHWri : Ii8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002040 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002041 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman543d2142009-04-27 18:41:29 +00002042 [(set VR128:$dst, (v8i16 (pshufhw:$src2 VR128:$src1,
2043 (undef))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002044 XS, Requires<[HasSSE2]>;
2045def PSHUFHWmi : Ii8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002046 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002047 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman543d2142009-04-27 18:41:29 +00002048 [(set VR128:$dst, (v8i16 (pshufhw:$src2
2049 (bc_v8i16 (memopv2i64 addr:$src1)),
2050 (undef))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002051 XS, Requires<[HasSSE2]>;
2052
2053// SSE2 with ImmT == Imm8 and XD prefix.
2054def PSHUFLWri : Ii8<0x70, MRMSrcReg,
Nate Begeman543d2142009-04-27 18:41:29 +00002055 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002056 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman543d2142009-04-27 18:41:29 +00002057 [(set VR128:$dst, (v8i16 (pshuflw:$src2 VR128:$src1,
2058 (undef))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002059 XD, Requires<[HasSSE2]>;
2060def PSHUFLWmi : Ii8<0x70, MRMSrcMem,
Nate Begeman543d2142009-04-27 18:41:29 +00002061 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002062 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman543d2142009-04-27 18:41:29 +00002063 [(set VR128:$dst, (v8i16 (pshuflw:$src2
2064 (bc_v8i16 (memopv2i64 addr:$src1)),
2065 (undef))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002066 XD, Requires<[HasSSE2]>;
2067
2068
Evan Cheng3ea4d672008-03-05 08:19:16 +00002069let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002070 def PUNPCKLBWrr : PDI<0x60, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002071 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002072 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002073 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002074 (v16i8 (unpckl VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002075 def PUNPCKLBWrm : PDI<0x60, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002076 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002077 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002078 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002079 (unpckl VR128:$src1,
2080 (bc_v16i8 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002081 def PUNPCKLWDrr : PDI<0x61, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002082 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002083 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002084 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002085 (v8i16 (unpckl VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002086 def PUNPCKLWDrm : PDI<0x61, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002087 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002088 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002089 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002090 (unpckl VR128:$src1,
2091 (bc_v8i16 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002092 def PUNPCKLDQrr : PDI<0x62, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002093 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002094 "punpckldq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002095 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002096 (v4i32 (unpckl VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002097 def PUNPCKLDQrm : PDI<0x62, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002098 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002099 "punpckldq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002100 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002101 (unpckl VR128:$src1,
2102 (bc_v4i32 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002103 def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002104 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002105 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002106 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002107 (v2i64 (unpckl VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002108 def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002109 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002110 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002111 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002112 (v2i64 (unpckl VR128:$src1,
2113 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002114
2115 def PUNPCKHBWrr : PDI<0x68, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002116 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002117 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002118 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002119 (v16i8 (unpckh VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002120 def PUNPCKHBWrm : PDI<0x68, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002121 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002122 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Nate Begeman543d2142009-04-27 18:41:29 +00002123 [(set VR128:$dst,
2124 (unpckh VR128:$src1,
2125 (bc_v16i8 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002126 def PUNPCKHWDrr : PDI<0x69, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002127 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002128 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002129 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002130 (v8i16 (unpckh VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002131 def PUNPCKHWDrm : PDI<0x69, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002132 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002133 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002134 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002135 (unpckh VR128:$src1,
2136 (bc_v8i16 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002137 def PUNPCKHDQrr : PDI<0x6A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002138 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002139 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002140 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002141 (v4i32 (unpckh VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002142 def PUNPCKHDQrm : PDI<0x6A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002143 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002144 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002145 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002146 (unpckh VR128:$src1,
2147 (bc_v4i32 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002148 def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002149 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002150 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002151 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002152 (v2i64 (unpckh VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002153 def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002154 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002155 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002156 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002157 (v2i64 (unpckh VR128:$src1,
2158 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002159}
2160
2161// Extract / Insert
2162def PEXTRWri : PDIi8<0xC5, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002163 (outs GR32:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002164 "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002165 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
Nate Begemand77e59e2008-02-11 04:19:36 +00002166 imm:$src2))]>;
Evan Cheng3ea4d672008-03-05 08:19:16 +00002167let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002168 def PINSRWrri : PDIi8<0xC4, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002169 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002170 GR32:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002171 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002172 [(set VR128:$dst,
Nate Begemand77e59e2008-02-11 04:19:36 +00002173 (X86pinsrw VR128:$src1, GR32:$src2, imm:$src3))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002174 def PINSRWrmi : PDIi8<0xC4, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002175 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002176 i16mem:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002177 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Nate Begemand77e59e2008-02-11 04:19:36 +00002178 [(set VR128:$dst,
2179 (X86pinsrw VR128:$src1, (extloadi16 addr:$src2),
2180 imm:$src3))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002181}
2182
2183// Mask creation
Evan Chengb783fa32007-07-19 01:14:50 +00002184def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002185 "pmovmskb\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002186 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>;
2187
2188// Conditional store
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002189let Uses = [EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +00002190def MASKMOVDQU : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
Dan Gohman91888f02007-07-31 20:11:57 +00002191 "maskmovdqu\t{$mask, $src|$src, $mask}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002192 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002193
Evan Cheng430de082009-02-10 22:06:28 +00002194let Uses = [RDI] in
2195def MASKMOVDQU64 : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
2196 "maskmovdqu\t{$mask, $src|$src, $mask}",
2197 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, RDI)]>;
2198
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002199// Non-temporal stores
Evan Chengb783fa32007-07-19 01:14:50 +00002200def MOVNTPDmr : PDI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002201 "movntpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002202 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002203def MOVNTDQmr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002204 "movntdq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002205 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002206def MOVNTImr : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002207 "movnti\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002208 [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>,
2209 TB, Requires<[HasSSE2]>;
2210
2211// Flush cache
Evan Chengb783fa32007-07-19 01:14:50 +00002212def CLFLUSH : I<0xAE, MRM7m, (outs), (ins i8mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002213 "clflush\t$src", [(int_x86_sse2_clflush addr:$src)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002214 TB, Requires<[HasSSE2]>;
2215
2216// Load, store, and memory fence
Evan Cheng5d0d34e2008-10-17 17:14:20 +00002217def LFENCE : I<0xAE, MRM5r, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002218 "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>;
Evan Cheng5d0d34e2008-10-17 17:14:20 +00002219def MFENCE : I<0xAE, MRM6r, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002220 "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>;
2221
Andrew Lenharth785610d2008-02-16 01:24:58 +00002222//TODO: custom lower this so as to never even generate the noop
2223def : Pat<(membarrier (i8 imm:$ll), (i8 imm:$ls), (i8 imm:$sl), (i8 imm:$ss),
2224 (i8 0)), (NOOP)>;
2225def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
2226def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
2227def : Pat<(membarrier (i8 imm:$ll), (i8 imm:$ls), (i8 imm:$sl), (i8 imm:$ss),
2228 (i8 1)), (MFENCE)>;
2229
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002230// Alias instructions that map zero vector to pxor / xorp* for sse.
Dan Gohman5574cc72008-12-03 18:15:48 +00002231// We set canFoldAsLoad because this can be converted to a constant-pool
Dan Gohman37eb6c82008-12-03 05:21:24 +00002232// load of an all-ones value if folding it would be beneficial.
Dan Gohman5574cc72008-12-03 18:15:48 +00002233let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00002234 def V_SETALLONES : PDI<0x76, MRMInitReg, (outs VR128:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002235 "pcmpeqd\t$dst, $dst",
Chris Lattnere6aa3862007-11-25 00:24:49 +00002236 [(set VR128:$dst, (v4i32 immAllOnesV))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002237
2238// FR64 to 128-bit vector conversion.
Evan Chengbd0ca9c2009-02-05 08:42:55 +00002239let isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00002240def MOVSD2PDrr : SDI<0x10, MRMSrcReg, (outs VR128:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002241 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002242 [(set VR128:$dst,
2243 (v2f64 (scalar_to_vector FR64:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002244def MOVSD2PDrm : SDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002245 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002246 [(set VR128:$dst,
2247 (v2f64 (scalar_to_vector (loadf64 addr:$src))))]>;
2248
Evan Chengb783fa32007-07-19 01:14:50 +00002249def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002250 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002251 [(set VR128:$dst,
2252 (v4i32 (scalar_to_vector GR32:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002253def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002254 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002255 [(set VR128:$dst,
2256 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
2257
Evan Chengb783fa32007-07-19 01:14:50 +00002258def MOVDI2SSrr : PDI<0x6E, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002259 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002260 [(set FR32:$dst, (bitconvert GR32:$src))]>;
2261
Evan Chengb783fa32007-07-19 01:14:50 +00002262def MOVDI2SSrm : PDI<0x6E, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002263 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002264 [(set FR32:$dst, (bitconvert (loadi32 addr:$src)))]>;
2265
2266// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00002267def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002268 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002269 [(set VR128:$dst,
2270 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
2271 Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002272def MOVPQI2QImr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002273 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002274 [(store (i64 (vector_extract (v2i64 VR128:$src),
2275 (iPTR 0))), addr:$dst)]>;
2276
2277// FIXME: may not be able to eliminate this movss with coalescing the src and
2278// dest register classes are different. We really want to write this pattern
2279// like this:
2280// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
2281// (f32 FR32:$src)>;
Evan Chengbd0ca9c2009-02-05 08:42:55 +00002282let isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00002283def MOVPD2SDrr : SDI<0x10, MRMSrcReg, (outs FR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002284 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002285 [(set FR64:$dst, (vector_extract (v2f64 VR128:$src),
2286 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002287def MOVPD2SDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002288 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002289 [(store (f64 (vector_extract (v2f64 VR128:$src),
2290 (iPTR 0))), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002291def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002292 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002293 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
2294 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002295def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002296 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002297 [(store (i32 (vector_extract (v4i32 VR128:$src),
2298 (iPTR 0))), addr:$dst)]>;
2299
Evan Chengb783fa32007-07-19 01:14:50 +00002300def MOVSS2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002301 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002302 [(set GR32:$dst, (bitconvert FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002303def MOVSS2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002304 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002305 [(store (i32 (bitconvert FR32:$src)), addr:$dst)]>;
2306
2307
2308// Move to lower bits of a VR128, leaving upper bits alone.
2309// Three operand (but two address) aliases.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002310let Constraints = "$src1 = $dst" in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00002311 let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002312 def MOVLSD2PDrr : SDI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002313 (outs VR128:$dst), (ins VR128:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002314 "movsd\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002315
2316 let AddedComplexity = 15 in
2317 def MOVLPDrr : SDI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002318 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002319 "movsd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002320 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002321 (v2f64 (movl VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002322}
2323
2324// Store / copy lower 64-bits of a XMM register.
Evan Chengb783fa32007-07-19 01:14:50 +00002325def MOVLQ128mr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002326 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002327 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>;
2328
2329// Move to lower bits of a VR128 and zeroing upper bits.
2330// Loading from memory automatically zeroing upper bits.
Evan Chengd743a5f2008-05-10 00:59:18 +00002331let AddedComplexity = 20 in {
2332def MOVZSD2PDrm : SDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
2333 "movsd\t{$src, $dst|$dst, $src}",
2334 [(set VR128:$dst,
2335 (v2f64 (X86vzmovl (v2f64 (scalar_to_vector
2336 (loadf64 addr:$src))))))]>;
Evan Cheng40ee6e52008-05-08 00:57:18 +00002337
Evan Cheng056afe12008-05-20 18:24:47 +00002338def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
2339 (MOVZSD2PDrm addr:$src)>;
2340def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
Evan Chengd743a5f2008-05-10 00:59:18 +00002341 (MOVZSD2PDrm addr:$src)>;
Evan Chenge9b9c672008-05-09 21:53:03 +00002342def : Pat<(v2f64 (X86vzload addr:$src)), (MOVZSD2PDrm addr:$src)>;
Evan Chengd743a5f2008-05-10 00:59:18 +00002343}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002344
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002345// movd / movq to XMM register zero-extends
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002346let AddedComplexity = 15 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002347def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002348 "movd\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002349 [(set VR128:$dst, (v4i32 (X86vzmovl
Evan Cheng40ee6e52008-05-08 00:57:18 +00002350 (v4i32 (scalar_to_vector GR32:$src)))))]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002351// This is X86-64 only.
2352def MOVZQI2PQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
2353 "mov{d|q}\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002354 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng40ee6e52008-05-08 00:57:18 +00002355 (v2i64 (scalar_to_vector GR64:$src)))))]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002356}
2357
2358let AddedComplexity = 20 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002359def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002360 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002361 [(set VR128:$dst,
Evan Chenge9b9c672008-05-09 21:53:03 +00002362 (v4i32 (X86vzmovl (v4i32 (scalar_to_vector
Evan Cheng40ee6e52008-05-08 00:57:18 +00002363 (loadi32 addr:$src))))))]>;
Evan Cheng3ad16c42008-05-22 18:56:56 +00002364
2365def : Pat<(v4i32 (X86vzmovl (loadv4i32 addr:$src))),
2366 (MOVZDI2PDIrm addr:$src)>;
2367def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
2368 (MOVZDI2PDIrm addr:$src)>;
Duncan Sands2418bec2008-06-13 19:07:40 +00002369def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
2370 (MOVZDI2PDIrm addr:$src)>;
Evan Cheng3ad16c42008-05-22 18:56:56 +00002371
Evan Chengb783fa32007-07-19 01:14:50 +00002372def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002373 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002374 [(set VR128:$dst,
Evan Chenge9b9c672008-05-09 21:53:03 +00002375 (v2i64 (X86vzmovl (v2i64 (scalar_to_vector
Evan Cheng40ee6e52008-05-08 00:57:18 +00002376 (loadi64 addr:$src))))))]>, XS,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002377 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002378
Evan Cheng3ad16c42008-05-22 18:56:56 +00002379def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
2380 (MOVZQI2PQIrm addr:$src)>;
2381def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4f32 addr:$src)))),
2382 (MOVZQI2PQIrm addr:$src)>;
Evan Chenge9b9c672008-05-09 21:53:03 +00002383def : Pat<(v2i64 (X86vzload addr:$src)), (MOVZQI2PQIrm addr:$src)>;
Evan Chengd743a5f2008-05-10 00:59:18 +00002384}
Evan Chenge9b9c672008-05-09 21:53:03 +00002385
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002386// Moving from XMM to XMM and clear upper 64 bits. Note, there is a bug in
2387// IA32 document. movq xmm1, xmm2 does clear the high bits.
2388let AddedComplexity = 15 in
2389def MOVZPQILo2PQIrr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2390 "movq\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002391 [(set VR128:$dst, (v2i64 (X86vzmovl (v2i64 VR128:$src))))]>,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002392 XS, Requires<[HasSSE2]>;
2393
Evan Cheng056afe12008-05-20 18:24:47 +00002394let AddedComplexity = 20 in {
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002395def MOVZPQILo2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2396 "movq\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002397 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng056afe12008-05-20 18:24:47 +00002398 (loadv2i64 addr:$src))))]>,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002399 XS, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002400
Evan Cheng056afe12008-05-20 18:24:47 +00002401def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4i32 addr:$src)))),
2402 (MOVZPQILo2PQIrm addr:$src)>;
2403}
2404
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002405//===----------------------------------------------------------------------===//
2406// SSE3 Instructions
2407//===----------------------------------------------------------------------===//
2408
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002409// Move Instructions
Evan Chengb783fa32007-07-19 01:14:50 +00002410def MOVSHDUPrr : S3SI<0x16, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002411 "movshdup\t{$src, $dst|$dst, $src}",
Nate Begeman543d2142009-04-27 18:41:29 +00002412 [(set VR128:$dst, (v4f32 (movshdup
2413 VR128:$src, (undef))))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002414def MOVSHDUPrm : S3SI<0x16, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002415 "movshdup\t{$src, $dst|$dst, $src}",
Nate Begeman543d2142009-04-27 18:41:29 +00002416 [(set VR128:$dst, (movshdup
2417 (memopv4f32 addr:$src), (undef)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002418
Evan Chengb783fa32007-07-19 01:14:50 +00002419def MOVSLDUPrr : S3SI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002420 "movsldup\t{$src, $dst|$dst, $src}",
Nate Begeman543d2142009-04-27 18:41:29 +00002421 [(set VR128:$dst, (v4f32 (movsldup
2422 VR128:$src, (undef))))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002423def MOVSLDUPrm : S3SI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002424 "movsldup\t{$src, $dst|$dst, $src}",
Nate Begeman543d2142009-04-27 18:41:29 +00002425 [(set VR128:$dst, (movsldup
2426 (memopv4f32 addr:$src), (undef)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002427
Evan Chengb783fa32007-07-19 01:14:50 +00002428def MOVDDUPrr : S3DI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002429 "movddup\t{$src, $dst|$dst, $src}",
Nate Begeman543d2142009-04-27 18:41:29 +00002430 [(set VR128:$dst,(v2f64 (movddup VR128:$src, (undef))))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002431def MOVDDUPrm : S3DI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002432 "movddup\t{$src, $dst|$dst, $src}",
Evan Chenga2497eb2008-09-25 20:50:48 +00002433 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002434 (v2f64 (movddup (scalar_to_vector (loadf64 addr:$src)),
2435 (undef))))]>;
Evan Chenga2497eb2008-09-25 20:50:48 +00002436
Nate Begeman543d2142009-04-27 18:41:29 +00002437def : Pat<(movddup (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src)))),
2438 (undef)),
Evan Chenga2497eb2008-09-25 20:50:48 +00002439 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
Nate Begemanb44aad72009-04-29 22:47:44 +00002440
2441let AddedComplexity = 5 in {
Nate Begeman543d2142009-04-27 18:41:29 +00002442def : Pat<(movddup (memopv2f64 addr:$src), (undef)),
Evan Chenga2497eb2008-09-25 20:50:48 +00002443 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
Nate Begemanb44aad72009-04-29 22:47:44 +00002444def : Pat<(movddup (bc_v4f32 (memopv2f64 addr:$src)), (undef)),
2445 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
2446def : Pat<(movddup (memopv2i64 addr:$src), (undef)),
2447 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
2448def : Pat<(movddup (bc_v4i32 (memopv2i64 addr:$src)), (undef)),
2449 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
2450}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002451
2452// Arithmetic
Evan Cheng3ea4d672008-03-05 08:19:16 +00002453let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002454 def ADDSUBPSrr : S3DI<0xD0, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002455 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002456 "addsubps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002457 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
2458 VR128:$src2))]>;
2459 def ADDSUBPSrm : S3DI<0xD0, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002460 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002461 "addsubps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002462 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +00002463 (memop addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002464 def ADDSUBPDrr : S3I<0xD0, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002465 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002466 "addsubpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002467 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
2468 VR128:$src2))]>;
2469 def ADDSUBPDrm : S3I<0xD0, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002470 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002471 "addsubpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002472 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +00002473 (memop addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002474}
2475
Evan Chengb783fa32007-07-19 01:14:50 +00002476def LDDQUrm : S3DI<0xF0, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002477 "lddqu\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002478 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>;
2479
2480// Horizontal ops
2481class S3D_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002482 : S3DI<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002483 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002484 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
2485class S3D_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002486 : S3DI<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002487 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00002488 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, (memop addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002489class S3_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002490 : S3I<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002491 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002492 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
2493class S3_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002494 : S3I<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002495 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00002496 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, (memopv2f64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002497
Evan Cheng3ea4d672008-03-05 08:19:16 +00002498let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002499 def HADDPSrr : S3D_Intrr<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2500 def HADDPSrm : S3D_Intrm<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2501 def HADDPDrr : S3_Intrr <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2502 def HADDPDrm : S3_Intrm <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2503 def HSUBPSrr : S3D_Intrr<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2504 def HSUBPSrm : S3D_Intrm<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2505 def HSUBPDrr : S3_Intrr <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2506 def HSUBPDrm : S3_Intrm <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2507}
2508
2509// Thread synchronization
Bill Wendling6ee76552009-05-28 23:40:46 +00002510def MONITOR : I<0x01, MRM1r, (outs), (ins), "monitor",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002511 [(int_x86_sse3_monitor EAX, ECX, EDX)]>,TB, Requires<[HasSSE3]>;
Bill Wendling6ee76552009-05-28 23:40:46 +00002512def MWAIT : I<0x01, MRM1r, (outs), (ins), "mwait",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002513 [(int_x86_sse3_mwait ECX, EAX)]>, TB, Requires<[HasSSE3]>;
2514
2515// vector_shuffle v1, <undef> <1, 1, 3, 3>
2516let AddedComplexity = 15 in
Nate Begeman543d2142009-04-27 18:41:29 +00002517def : Pat<(v4i32 (movshdup VR128:$src, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002518 (MOVSHDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2519let AddedComplexity = 20 in
Nate Begeman543d2142009-04-27 18:41:29 +00002520def : Pat<(v4i32 (movshdup (bc_v4i32 (memopv2i64 addr:$src)), (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002521 (MOVSHDUPrm addr:$src)>, Requires<[HasSSE3]>;
2522
2523// vector_shuffle v1, <undef> <0, 0, 2, 2>
2524let AddedComplexity = 15 in
Nate Begeman543d2142009-04-27 18:41:29 +00002525 def : Pat<(v4i32 (movsldup VR128:$src, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002526 (MOVSLDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2527let AddedComplexity = 20 in
Nate Begeman543d2142009-04-27 18:41:29 +00002528 def : Pat<(v4i32 (movsldup (bc_v4i32 (memopv2i64 addr:$src)), (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002529 (MOVSLDUPrm addr:$src)>, Requires<[HasSSE3]>;
2530
2531//===----------------------------------------------------------------------===//
2532// SSSE3 Instructions
2533//===----------------------------------------------------------------------===//
2534
Bill Wendling98680292007-08-10 06:22:27 +00002535/// SS3I_unop_rm_int_8 - Simple SSSE3 unary operator whose type is v*i8.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002536multiclass SS3I_unop_rm_int_8<bits<8> opc, string OpcodeStr,
2537 Intrinsic IntId64, Intrinsic IntId128> {
2538 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
2539 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2540 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002541
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002542 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
2543 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2544 [(set VR64:$dst,
2545 (IntId64 (bitconvert (memopv8i8 addr:$src))))]>;
2546
2547 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2548 (ins VR128:$src),
2549 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2550 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2551 OpSize;
2552
2553 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2554 (ins i128mem:$src),
2555 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2556 [(set VR128:$dst,
2557 (IntId128
2558 (bitconvert (memopv16i8 addr:$src))))]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002559}
2560
Bill Wendling98680292007-08-10 06:22:27 +00002561/// SS3I_unop_rm_int_16 - Simple SSSE3 unary operator whose type is v*i16.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002562multiclass SS3I_unop_rm_int_16<bits<8> opc, string OpcodeStr,
2563 Intrinsic IntId64, Intrinsic IntId128> {
2564 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2565 (ins VR64:$src),
2566 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2567 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002568
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002569 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2570 (ins i64mem:$src),
2571 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2572 [(set VR64:$dst,
2573 (IntId64
2574 (bitconvert (memopv4i16 addr:$src))))]>;
2575
2576 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2577 (ins VR128:$src),
2578 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2579 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2580 OpSize;
2581
2582 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2583 (ins i128mem:$src),
2584 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2585 [(set VR128:$dst,
2586 (IntId128
2587 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002588}
2589
2590/// SS3I_unop_rm_int_32 - Simple SSSE3 unary operator whose type is v*i32.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002591multiclass SS3I_unop_rm_int_32<bits<8> opc, string OpcodeStr,
2592 Intrinsic IntId64, Intrinsic IntId128> {
2593 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2594 (ins VR64:$src),
2595 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2596 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002597
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002598 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2599 (ins i64mem:$src),
2600 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2601 [(set VR64:$dst,
2602 (IntId64
2603 (bitconvert (memopv2i32 addr:$src))))]>;
2604
2605 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2606 (ins VR128:$src),
2607 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2608 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2609 OpSize;
2610
2611 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2612 (ins i128mem:$src),
2613 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2614 [(set VR128:$dst,
2615 (IntId128
2616 (bitconvert (memopv4i32 addr:$src))))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002617}
2618
2619defm PABSB : SS3I_unop_rm_int_8 <0x1C, "pabsb",
2620 int_x86_ssse3_pabs_b,
2621 int_x86_ssse3_pabs_b_128>;
2622defm PABSW : SS3I_unop_rm_int_16<0x1D, "pabsw",
2623 int_x86_ssse3_pabs_w,
2624 int_x86_ssse3_pabs_w_128>;
2625defm PABSD : SS3I_unop_rm_int_32<0x1E, "pabsd",
2626 int_x86_ssse3_pabs_d,
2627 int_x86_ssse3_pabs_d_128>;
2628
2629/// SS3I_binop_rm_int_8 - Simple SSSE3 binary operator whose type is v*i8.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002630let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002631 multiclass SS3I_binop_rm_int_8<bits<8> opc, string OpcodeStr,
2632 Intrinsic IntId64, Intrinsic IntId128,
2633 bit Commutable = 0> {
2634 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2635 (ins VR64:$src1, VR64:$src2),
2636 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2637 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2638 let isCommutable = Commutable;
2639 }
2640 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2641 (ins VR64:$src1, i64mem:$src2),
2642 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2643 [(set VR64:$dst,
2644 (IntId64 VR64:$src1,
2645 (bitconvert (memopv8i8 addr:$src2))))]>;
2646
2647 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2648 (ins VR128:$src1, VR128:$src2),
2649 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2650 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2651 OpSize {
2652 let isCommutable = Commutable;
2653 }
2654 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2655 (ins VR128:$src1, i128mem:$src2),
2656 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2657 [(set VR128:$dst,
2658 (IntId128 VR128:$src1,
2659 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
2660 }
2661}
2662
2663/// SS3I_binop_rm_int_16 - Simple SSSE3 binary operator whose type is v*i16.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002664let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002665 multiclass SS3I_binop_rm_int_16<bits<8> opc, string OpcodeStr,
2666 Intrinsic IntId64, Intrinsic IntId128,
2667 bit Commutable = 0> {
2668 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2669 (ins VR64:$src1, VR64:$src2),
2670 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2671 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2672 let isCommutable = Commutable;
2673 }
2674 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2675 (ins VR64:$src1, i64mem:$src2),
2676 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2677 [(set VR64:$dst,
2678 (IntId64 VR64:$src1,
2679 (bitconvert (memopv4i16 addr:$src2))))]>;
2680
2681 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2682 (ins VR128:$src1, VR128:$src2),
2683 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2684 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2685 OpSize {
2686 let isCommutable = Commutable;
2687 }
2688 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2689 (ins VR128:$src1, i128mem:$src2),
2690 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2691 [(set VR128:$dst,
2692 (IntId128 VR128:$src1,
2693 (bitconvert (memopv8i16 addr:$src2))))]>, OpSize;
2694 }
2695}
2696
2697/// SS3I_binop_rm_int_32 - Simple SSSE3 binary operator whose type is v*i32.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002698let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002699 multiclass SS3I_binop_rm_int_32<bits<8> opc, string OpcodeStr,
2700 Intrinsic IntId64, Intrinsic IntId128,
2701 bit Commutable = 0> {
2702 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2703 (ins VR64:$src1, VR64:$src2),
2704 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2705 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2706 let isCommutable = Commutable;
2707 }
2708 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2709 (ins VR64:$src1, i64mem:$src2),
2710 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2711 [(set VR64:$dst,
2712 (IntId64 VR64:$src1,
2713 (bitconvert (memopv2i32 addr:$src2))))]>;
2714
2715 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2716 (ins VR128:$src1, VR128:$src2),
2717 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2718 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2719 OpSize {
2720 let isCommutable = Commutable;
2721 }
2722 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2723 (ins VR128:$src1, i128mem:$src2),
2724 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2725 [(set VR128:$dst,
2726 (IntId128 VR128:$src1,
2727 (bitconvert (memopv4i32 addr:$src2))))]>, OpSize;
2728 }
2729}
2730
2731defm PHADDW : SS3I_binop_rm_int_16<0x01, "phaddw",
2732 int_x86_ssse3_phadd_w,
Evan Cheng944e4412008-06-16 21:16:24 +00002733 int_x86_ssse3_phadd_w_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002734defm PHADDD : SS3I_binop_rm_int_32<0x02, "phaddd",
2735 int_x86_ssse3_phadd_d,
Evan Cheng944e4412008-06-16 21:16:24 +00002736 int_x86_ssse3_phadd_d_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002737defm PHADDSW : SS3I_binop_rm_int_16<0x03, "phaddsw",
2738 int_x86_ssse3_phadd_sw,
Evan Cheng944e4412008-06-16 21:16:24 +00002739 int_x86_ssse3_phadd_sw_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002740defm PHSUBW : SS3I_binop_rm_int_16<0x05, "phsubw",
2741 int_x86_ssse3_phsub_w,
2742 int_x86_ssse3_phsub_w_128>;
2743defm PHSUBD : SS3I_binop_rm_int_32<0x06, "phsubd",
2744 int_x86_ssse3_phsub_d,
2745 int_x86_ssse3_phsub_d_128>;
2746defm PHSUBSW : SS3I_binop_rm_int_16<0x07, "phsubsw",
2747 int_x86_ssse3_phsub_sw,
2748 int_x86_ssse3_phsub_sw_128>;
2749defm PMADDUBSW : SS3I_binop_rm_int_8 <0x04, "pmaddubsw",
2750 int_x86_ssse3_pmadd_ub_sw,
Evan Cheng944e4412008-06-16 21:16:24 +00002751 int_x86_ssse3_pmadd_ub_sw_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002752defm PMULHRSW : SS3I_binop_rm_int_16<0x0B, "pmulhrsw",
2753 int_x86_ssse3_pmul_hr_sw,
2754 int_x86_ssse3_pmul_hr_sw_128, 1>;
2755defm PSHUFB : SS3I_binop_rm_int_8 <0x00, "pshufb",
2756 int_x86_ssse3_pshuf_b,
2757 int_x86_ssse3_pshuf_b_128>;
2758defm PSIGNB : SS3I_binop_rm_int_8 <0x08, "psignb",
2759 int_x86_ssse3_psign_b,
2760 int_x86_ssse3_psign_b_128>;
2761defm PSIGNW : SS3I_binop_rm_int_16<0x09, "psignw",
2762 int_x86_ssse3_psign_w,
2763 int_x86_ssse3_psign_w_128>;
Evan Chengabfed472009-05-28 18:48:53 +00002764defm PSIGND : SS3I_binop_rm_int_32<0x0A, "psignd",
Bill Wendling98680292007-08-10 06:22:27 +00002765 int_x86_ssse3_psign_d,
2766 int_x86_ssse3_psign_d_128>;
2767
Evan Cheng3ea4d672008-03-05 08:19:16 +00002768let Constraints = "$src1 = $dst" in {
Bill Wendling1dc817c2007-08-10 09:00:17 +00002769 def PALIGNR64rr : SS3AI<0x0F, MRMSrcReg, (outs VR64:$dst),
2770 (ins VR64:$src1, VR64:$src2, i16imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002771 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002772 [(set VR64:$dst,
2773 (int_x86_ssse3_palign_r
2774 VR64:$src1, VR64:$src2,
2775 imm:$src3))]>;
Dan Gohmanbcb9d462008-05-28 01:50:19 +00002776 def PALIGNR64rm : SS3AI<0x0F, MRMSrcMem, (outs VR64:$dst),
Bill Wendling1dc817c2007-08-10 09:00:17 +00002777 (ins VR64:$src1, i64mem:$src2, i16imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002778 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002779 [(set VR64:$dst,
2780 (int_x86_ssse3_palign_r
2781 VR64:$src1,
2782 (bitconvert (memopv2i32 addr:$src2)),
2783 imm:$src3))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002784
Bill Wendling1dc817c2007-08-10 09:00:17 +00002785 def PALIGNR128rr : SS3AI<0x0F, MRMSrcReg, (outs VR128:$dst),
2786 (ins VR128:$src1, VR128:$src2, i32imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002787 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002788 [(set VR128:$dst,
2789 (int_x86_ssse3_palign_r_128
2790 VR128:$src1, VR128:$src2,
2791 imm:$src3))]>, OpSize;
Dan Gohmanbcb9d462008-05-28 01:50:19 +00002792 def PALIGNR128rm : SS3AI<0x0F, MRMSrcMem, (outs VR128:$dst),
Bill Wendling1dc817c2007-08-10 09:00:17 +00002793 (ins VR128:$src1, i128mem:$src2, i32imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002794 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002795 [(set VR128:$dst,
2796 (int_x86_ssse3_palign_r_128
2797 VR128:$src1,
2798 (bitconvert (memopv4i32 addr:$src2)),
2799 imm:$src3))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002800}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002801
Nate Begeman2c87c422009-02-23 08:49:38 +00002802def : Pat<(X86pshufb VR128:$src, VR128:$mask),
2803 (PSHUFBrr128 VR128:$src, VR128:$mask)>, Requires<[HasSSSE3]>;
2804def : Pat<(X86pshufb VR128:$src, (bc_v16i8 (memopv2i64 addr:$mask))),
2805 (PSHUFBrm128 VR128:$src, addr:$mask)>, Requires<[HasSSSE3]>;
2806
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002807//===----------------------------------------------------------------------===//
2808// Non-Instruction Patterns
2809//===----------------------------------------------------------------------===//
2810
Chris Lattnerdec9cb52008-01-24 08:07:48 +00002811// extload f32 -> f64. This matches load+fextend because we have a hack in
2812// the isel (PreprocessForFPConvert) that can introduce loads after dag combine.
2813// Since these loads aren't folded into the fextend, we have to match it
2814// explicitly here.
2815let Predicates = [HasSSE2] in
2816 def : Pat<(fextend (loadf32 addr:$src)),
2817 (CVTSS2SDrm addr:$src)>;
2818
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002819// bit_convert
2820let Predicates = [HasSSE2] in {
2821 def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>;
2822 def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>;
2823 def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>;
2824 def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>;
2825 def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>;
2826 def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>;
2827 def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>;
2828 def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>;
2829 def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>;
2830 def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>;
2831 def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v8i16 VR128:$src)>;
2832 def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v8i16 VR128:$src)>;
2833 def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v8i16 VR128:$src)>;
2834 def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>;
2835 def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>;
2836 def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v16i8 VR128:$src)>;
2837 def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v16i8 VR128:$src)>;
2838 def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v16i8 VR128:$src)>;
2839 def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>;
2840 def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>;
2841 def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>;
2842 def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>;
2843 def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>;
2844 def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>;
2845 def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>;
2846 def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>;
2847 def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>;
2848 def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>;
2849 def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>;
2850 def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>;
2851}
2852
2853// Move scalar to XMM zero-extended
2854// movd to XMM register zero-extends
2855let AddedComplexity = 15 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002856// Zeroing a VR128 then do a MOVS{S|D} to the lower bits.
Evan Chenge9b9c672008-05-09 21:53:03 +00002857def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64:$src)))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002858 (MOVLSD2PDrr (V_SET0), FR64:$src)>, Requires<[HasSSE2]>;
Evan Chenge9b9c672008-05-09 21:53:03 +00002859def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32:$src)))),
Anders Carlssonfd7e4502008-10-07 16:14:11 +00002860 (MOVLSS2PSrr (V_SET0), FR32:$src)>, Requires<[HasSSE1]>;
Evan Chenge259e872008-05-09 23:37:55 +00002861def : Pat<(v4f32 (X86vzmovl (v4f32 VR128:$src))),
Anders Carlssonfd7e4502008-10-07 16:14:11 +00002862 (MOVLPSrr (V_SET0), VR128:$src)>, Requires<[HasSSE1]>;
Evan Cheng7fe0ff02008-07-10 01:08:23 +00002863def : Pat<(v4i32 (X86vzmovl (v4i32 VR128:$src))),
Anders Carlssonfd7e4502008-10-07 16:14:11 +00002864 (MOVLPSrr (V_SET0), VR128:$src)>, Requires<[HasSSE1]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002865}
2866
2867// Splat v2f64 / v2i64
2868let AddedComplexity = 10 in {
Nate Begeman543d2142009-04-27 18:41:29 +00002869def : Pat<(splat_lo (v2f64 VR128:$src), (undef)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002870 (UNPCKLPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002871def : Pat<(unpckh (v2f64 VR128:$src), (undef)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002872 (UNPCKHPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002873def : Pat<(splat_lo (v2i64 VR128:$src), (undef)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002874 (PUNPCKLQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002875def : Pat<(unpckh (v2i64 VR128:$src), (undef)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002876 (PUNPCKHQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2877}
2878
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002879// Special unary SHUFPSrri case.
Nate Begeman543d2142009-04-27 18:41:29 +00002880def : Pat<(v4f32 (pshufd:$src3 VR128:$src1, (undef))),
2881 (SHUFPSrri VR128:$src1, VR128:$src1,
2882 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002883 Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002884let AddedComplexity = 5 in
2885def : Pat<(v4f32 (pshufd:$src2 VR128:$src1, (undef))),
2886 (PSHUFDri VR128:$src1, (SHUFFLE_get_shuf_imm VR128:$src2))>,
2887 Requires<[HasSSE2]>;
Dan Gohman7dc19012007-08-02 21:17:01 +00002888// Special unary SHUFPDrri case.
Nate Begeman543d2142009-04-27 18:41:29 +00002889def : Pat<(v2i64 (pshufd:$src3 VR128:$src1, (undef))),
2890 (SHUFPDrri VR128:$src1, VR128:$src1,
2891 (SHUFFLE_get_shuf_imm VR128:$src3))>,
2892 Requires<[HasSSE2]>;
2893// Special unary SHUFPDrri case.
2894def : Pat<(v2f64 (pshufd:$src3 VR128:$src1, (undef))),
2895 (SHUFPDrri VR128:$src1, VR128:$src1,
2896 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Dan Gohman7dc19012007-08-02 21:17:01 +00002897 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002898// Unary v4f32 shuffle with PSHUF* in order to fold a load.
Nate Begeman543d2142009-04-27 18:41:29 +00002899def : Pat<(pshufd:$src2 (bc_v4i32 (memopv4f32 addr:$src1)), (undef)),
2900 (PSHUFDmi addr:$src1, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002901 Requires<[HasSSE2]>;
Evan Cheng13559d62008-09-26 23:41:32 +00002902
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002903// Special binary v4i32 shuffle cases with SHUFPS.
Nate Begeman543d2142009-04-27 18:41:29 +00002904def : Pat<(v4i32 (shufp:$src3 VR128:$src1, (v4i32 VR128:$src2))),
2905 (SHUFPSrri VR128:$src1, VR128:$src2,
2906 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002907 Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002908def : Pat<(v4i32 (shufp:$src3 VR128:$src1, (bc_v4i32 (memopv2i64 addr:$src2)))),
2909 (SHUFPSrmi VR128:$src1, addr:$src2,
2910 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002911 Requires<[HasSSE2]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002912// Special binary v2i64 shuffle cases using SHUFPDrri.
Nate Begeman543d2142009-04-27 18:41:29 +00002913def : Pat<(v2i64 (shufp:$src3 VR128:$src1, VR128:$src2)),
2914 (SHUFPDrri VR128:$src1, VR128:$src2,
2915 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002916 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002917
2918// vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
Evan Cheng13559d62008-09-26 23:41:32 +00002919let AddedComplexity = 15 in {
Nate Begeman543d2142009-04-27 18:41:29 +00002920def : Pat<(v4i32 (unpckl_undef:$src2 VR128:$src, (undef))),
2921 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Cheng13559d62008-09-26 23:41:32 +00002922 Requires<[OptForSpeed, HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002923def : Pat<(v4f32 (unpckl_undef:$src2 VR128:$src, (undef))),
2924 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Cheng13559d62008-09-26 23:41:32 +00002925 Requires<[OptForSpeed, HasSSE2]>;
2926}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002927let AddedComplexity = 10 in {
Nate Begeman543d2142009-04-27 18:41:29 +00002928def : Pat<(v4f32 (unpckl_undef VR128:$src, (undef))),
Evan Cheng09d45072008-09-26 21:26:30 +00002929 (UNPCKLPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002930def : Pat<(v16i8 (unpckl_undef VR128:$src, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002931 (PUNPCKLBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002932def : Pat<(v8i16 (unpckl_undef VR128:$src, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002933 (PUNPCKLWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002934def : Pat<(v4i32 (unpckl_undef VR128:$src, (undef))),
Evan Cheng09d45072008-09-26 21:26:30 +00002935 (PUNPCKLDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002936}
2937
2938// vector_shuffle v1, <undef>, <2, 2, 3, 3, ...>
Evan Cheng13559d62008-09-26 23:41:32 +00002939let AddedComplexity = 15 in {
Nate Begeman543d2142009-04-27 18:41:29 +00002940def : Pat<(v4i32 (unpckh_undef:$src2 VR128:$src, (undef))),
2941 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Cheng13559d62008-09-26 23:41:32 +00002942 Requires<[OptForSpeed, HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002943def : Pat<(v4f32 (unpckh_undef:$src2 VR128:$src, (undef))),
2944 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Cheng13559d62008-09-26 23:41:32 +00002945 Requires<[OptForSpeed, HasSSE2]>;
2946}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002947let AddedComplexity = 10 in {
Nate Begeman543d2142009-04-27 18:41:29 +00002948def : Pat<(v4f32 (unpckh_undef VR128:$src, (undef))),
Evan Cheng09d45072008-09-26 21:26:30 +00002949 (UNPCKHPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002950def : Pat<(v16i8 (unpckh_undef VR128:$src, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002951 (PUNPCKHBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002952def : Pat<(v8i16 (unpckh_undef VR128:$src, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002953 (PUNPCKHWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002954def : Pat<(v4i32 (unpckh_undef VR128:$src, (undef))),
Evan Cheng09d45072008-09-26 21:26:30 +00002955 (PUNPCKHDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002956}
2957
Evan Cheng13559d62008-09-26 23:41:32 +00002958let AddedComplexity = 20 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002959// vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS
Nate Begeman543d2142009-04-27 18:41:29 +00002960def : Pat<(v4i32 (movhp VR128:$src1, VR128:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002961 (MOVLHPSrr VR128:$src1, VR128:$src2)>;
2962
2963// vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS
Nate Begeman543d2142009-04-27 18:41:29 +00002964def : Pat<(v4i32 (movhlps VR128:$src1, VR128:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002965 (MOVHLPSrr VR128:$src1, VR128:$src2)>;
2966
2967// vector_shuffle v1, undef <2, ?, ?, ?> using MOVHLPS
Nate Begeman543d2142009-04-27 18:41:29 +00002968def : Pat<(v4f32 (movhlps_undef VR128:$src1, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002969 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Nate Begeman543d2142009-04-27 18:41:29 +00002970def : Pat<(v4i32 (movhlps_undef VR128:$src1, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002971 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
2972}
2973
2974let AddedComplexity = 20 in {
2975// vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS
2976// vector_shuffle v1, (load v2) <0, 1, 4, 5> using MOVHPS
Nate Begeman543d2142009-04-27 18:41:29 +00002977def : Pat<(v4f32 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002978 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002979def : Pat<(v2f64 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002980 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002981def : Pat<(v4f32 (movhp VR128:$src1, (load addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002982 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002983def : Pat<(v2f64 (movhp VR128:$src1, (load addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002984 (MOVHPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2985
Nate Begeman543d2142009-04-27 18:41:29 +00002986def : Pat<(v4i32 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002987 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002988def : Pat<(v2i64 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002989 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002990def : Pat<(v4i32 (movhp VR128:$src1, (load addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002991 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002992def : Pat<(v2i64 (movhp VR128:$src1, (load addr:$src2))),
Evan Cheng1ff2ea52008-05-23 18:00:18 +00002993 (MOVHPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002994}
2995
Evan Cheng2b2a7012008-05-23 21:23:16 +00002996// (store (vector_shuffle (load addr), v2, <4, 5, 2, 3>), addr) using MOVLPS
2997// (store (vector_shuffle (load addr), v2, <0, 1, 4, 5>), addr) using MOVHPS
Nate Begeman543d2142009-04-27 18:41:29 +00002998def : Pat<(store (v4f32 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Evan Cheng2b2a7012008-05-23 21:23:16 +00002999 (MOVLPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003000def : Pat<(store (v2f64 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Evan Cheng2b2a7012008-05-23 21:23:16 +00003001 (MOVLPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003002def : Pat<(store (v4f32 (movhp (load addr:$src1), VR128:$src2)), addr:$src1),
Evan Cheng2b2a7012008-05-23 21:23:16 +00003003 (MOVHPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003004def : Pat<(store (v2f64 (movhp (load addr:$src1), VR128:$src2)), addr:$src1),
Evan Cheng2b2a7012008-05-23 21:23:16 +00003005 (MOVHPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3006
Nate Begeman543d2142009-04-27 18:41:29 +00003007def : Pat<(store (v4i32 (movlp (bc_v4i32 (loadv2i64 addr:$src1)), VR128:$src2)),
3008 addr:$src1),
Evan Cheng2b2a7012008-05-23 21:23:16 +00003009 (MOVLPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003010def : Pat<(store (v2i64 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Evan Cheng2b2a7012008-05-23 21:23:16 +00003011 (MOVLPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003012def : Pat<(store (v4i32 (movhp (bc_v4i32 (loadv2i64 addr:$src1)), VR128:$src2)),
3013 addr:$src1),
Evan Cheng2b2a7012008-05-23 21:23:16 +00003014 (MOVHPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003015def : Pat<(store (v2i64 (movhp (load addr:$src1), VR128:$src2)), addr:$src1),
Evan Cheng2b2a7012008-05-23 21:23:16 +00003016 (MOVHPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3017
3018
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003019let AddedComplexity = 15 in {
3020// Setting the lowest element in the vector.
Nate Begeman543d2142009-04-27 18:41:29 +00003021def : Pat<(v4i32 (movl VR128:$src1, VR128:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003022 (MOVLPSrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003023def : Pat<(v2i64 (movl VR128:$src1, VR128:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003024 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3025
3026// vector_shuffle v1, v2 <4, 5, 2, 3> using MOVLPDrr (movsd)
Nate Begeman543d2142009-04-27 18:41:29 +00003027def : Pat<(v4f32 (movlp VR128:$src1, VR128:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003028 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003029def : Pat<(v4i32 (movlp VR128:$src1, VR128:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003030 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3031}
3032
Eli Friedman27d19742009-06-19 07:00:55 +00003033// vector_shuffle v1, v2 <4, 5, 2, 3> using SHUFPSrri (we prefer movsd, but
3034// fall back to this for SSE1)
3035def : Pat<(v4f32 (movlp:$src3 VR128:$src1, (v4f32 VR128:$src2))),
3036 (SHUFPSrri VR128:$src2, VR128:$src1,
3037 (SHUFFLE_get_shuf_imm VR128:$src3))>, Requires<[HasSSE1]>;
3038
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003039// Set lowest element and zero upper elements.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003040let AddedComplexity = 15 in
Nate Begeman543d2142009-04-27 18:41:29 +00003041def : Pat<(v2f64 (movl immAllZerosV_bc, VR128:$src)),
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003042 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
Evan Chenge9b9c672008-05-09 21:53:03 +00003043def : Pat<(v2f64 (X86vzmovl (v2f64 VR128:$src))),
Evan Chengd09a8a02008-05-08 22:35:02 +00003044 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003045
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003046// Some special case pandn patterns.
3047def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
3048 VR128:$src2)),
3049 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3050def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
3051 VR128:$src2)),
3052 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3053def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
3054 VR128:$src2)),
3055 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3056
3057def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003058 (memop addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003059 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3060def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003061 (memop addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003062 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3063def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003064 (memop addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003065 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3066
Nate Begeman78246ca2007-11-17 03:58:34 +00003067// vector -> vector casts
3068def : Pat<(v4f32 (sint_to_fp (v4i32 VR128:$src))),
3069 (Int_CVTDQ2PSrr VR128:$src)>, Requires<[HasSSE2]>;
3070def : Pat<(v4i32 (fp_to_sint (v4f32 VR128:$src))),
3071 (Int_CVTTPS2DQrr VR128:$src)>, Requires<[HasSSE2]>;
Eli Friedman7fa52ca2008-09-05 23:07:03 +00003072def : Pat<(v2f64 (sint_to_fp (v2i32 VR64:$src))),
3073 (Int_CVTPI2PDrr VR64:$src)>, Requires<[HasSSE2]>;
3074def : Pat<(v2i32 (fp_to_sint (v2f64 VR128:$src))),
3075 (Int_CVTTPD2PIrr VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman78246ca2007-11-17 03:58:34 +00003076
Evan Cheng51a49b22007-07-20 00:27:43 +00003077// Use movaps / movups for SSE integer load / store (one byte shorter).
Dan Gohman11821702007-07-27 17:16:43 +00003078def : Pat<(alignedloadv4i32 addr:$src),
3079 (MOVAPSrm addr:$src)>, Requires<[HasSSE1]>;
3080def : Pat<(loadv4i32 addr:$src),
3081 (MOVUPSrm addr:$src)>, Requires<[HasSSE1]>;
Evan Cheng51a49b22007-07-20 00:27:43 +00003082def : Pat<(alignedloadv2i64 addr:$src),
3083 (MOVAPSrm addr:$src)>, Requires<[HasSSE2]>;
3084def : Pat<(loadv2i64 addr:$src),
3085 (MOVUPSrm addr:$src)>, Requires<[HasSSE2]>;
3086
3087def : Pat<(alignedstore (v2i64 VR128:$src), addr:$dst),
3088 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3089def : Pat<(alignedstore (v4i32 VR128:$src), addr:$dst),
3090 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3091def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
3092 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3093def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
3094 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3095def : Pat<(store (v2i64 VR128:$src), addr:$dst),
3096 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3097def : Pat<(store (v4i32 VR128:$src), addr:$dst),
3098 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3099def : Pat<(store (v8i16 VR128:$src), addr:$dst),
3100 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3101def : Pat<(store (v16i8 VR128:$src), addr:$dst),
3102 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begemanb2975562008-02-03 07:18:54 +00003103
3104//===----------------------------------------------------------------------===//
3105// SSE4.1 Instructions
3106//===----------------------------------------------------------------------===//
3107
Dale Johannesena7d2b442008-10-10 23:51:03 +00003108multiclass sse41_fp_unop_rm<bits<8> opcps, bits<8> opcpd,
Nate Begemanb2975562008-02-03 07:18:54 +00003109 string OpcodeStr,
Nate Begemanb2975562008-02-03 07:18:54 +00003110 Intrinsic V4F32Int,
Nate Begemaneb3f5432008-02-04 05:34:34 +00003111 Intrinsic V2F64Int> {
Nate Begemanb2975562008-02-03 07:18:54 +00003112 // Intrinsic operation, reg.
Nate Begemanb2975562008-02-03 07:18:54 +00003113 // Vector intrinsic operation, reg
Evan Cheng78d00612008-03-14 07:39:27 +00003114 def PSr_Int : SS4AIi8<opcps, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003115 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003116 !strconcat(OpcodeStr,
3117 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003118 [(set VR128:$dst, (V4F32Int VR128:$src1, imm:$src2))]>,
3119 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003120
3121 // Vector intrinsic operation, mem
Evan Cheng78d00612008-03-14 07:39:27 +00003122 def PSm_Int : SS4AIi8<opcps, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003123 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003124 !strconcat(OpcodeStr,
3125 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003126 [(set VR128:$dst,
3127 (V4F32Int (memopv4f32 addr:$src1),imm:$src2))]>,
Nate Begemaneb3f5432008-02-04 05:34:34 +00003128 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003129
Nate Begemanb2975562008-02-03 07:18:54 +00003130 // Vector intrinsic operation, reg
Evan Cheng78d00612008-03-14 07:39:27 +00003131 def PDr_Int : SS4AIi8<opcpd, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003132 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003133 !strconcat(OpcodeStr,
3134 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003135 [(set VR128:$dst, (V2F64Int VR128:$src1, imm:$src2))]>,
3136 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003137
3138 // Vector intrinsic operation, mem
Evan Cheng78d00612008-03-14 07:39:27 +00003139 def PDm_Int : SS4AIi8<opcpd, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003140 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003141 !strconcat(OpcodeStr,
3142 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003143 [(set VR128:$dst,
3144 (V2F64Int (memopv2f64 addr:$src1),imm:$src2))]>,
Nate Begemaneb3f5432008-02-04 05:34:34 +00003145 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003146}
3147
Dale Johannesena7d2b442008-10-10 23:51:03 +00003148let Constraints = "$src1 = $dst" in {
3149multiclass sse41_fp_binop_rm<bits<8> opcss, bits<8> opcsd,
3150 string OpcodeStr,
3151 Intrinsic F32Int,
3152 Intrinsic F64Int> {
3153 // Intrinsic operation, reg.
3154 def SSr_Int : SS4AIi8<opcss, MRMSrcReg,
3155 (outs VR128:$dst),
3156 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3157 !strconcat(OpcodeStr,
3158 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3159 [(set VR128:$dst,
3160 (F32Int VR128:$src1, VR128:$src2, imm:$src3))]>,
3161 OpSize;
3162
3163 // Intrinsic operation, mem.
3164 def SSm_Int : SS4AIi8<opcss, MRMSrcMem,
3165 (outs VR128:$dst),
3166 (ins VR128:$src1, ssmem:$src2, i32i8imm:$src3),
3167 !strconcat(OpcodeStr,
3168 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3169 [(set VR128:$dst,
3170 (F32Int VR128:$src1, sse_load_f32:$src2, imm:$src3))]>,
3171 OpSize;
3172
3173 // Intrinsic operation, reg.
3174 def SDr_Int : SS4AIi8<opcsd, MRMSrcReg,
3175 (outs VR128:$dst),
3176 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3177 !strconcat(OpcodeStr,
3178 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3179 [(set VR128:$dst,
3180 (F64Int VR128:$src1, VR128:$src2, imm:$src3))]>,
3181 OpSize;
3182
3183 // Intrinsic operation, mem.
3184 def SDm_Int : SS4AIi8<opcsd, MRMSrcMem,
3185 (outs VR128:$dst),
3186 (ins VR128:$src1, sdmem:$src2, i32i8imm:$src3),
3187 !strconcat(OpcodeStr,
3188 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3189 [(set VR128:$dst,
3190 (F64Int VR128:$src1, sse_load_f64:$src2, imm:$src3))]>,
3191 OpSize;
3192}
3193}
3194
Nate Begemanb2975562008-02-03 07:18:54 +00003195// FP round - roundss, roundps, roundsd, roundpd
Dale Johannesena7d2b442008-10-10 23:51:03 +00003196defm ROUND : sse41_fp_unop_rm<0x08, 0x09, "round",
3197 int_x86_sse41_round_ps, int_x86_sse41_round_pd>;
3198defm ROUND : sse41_fp_binop_rm<0x0A, 0x0B, "round",
3199 int_x86_sse41_round_ss, int_x86_sse41_round_sd>;
Nate Begemaneb3f5432008-02-04 05:34:34 +00003200
3201// SS41I_unop_rm_int_v16 - SSE 4.1 unary operator whose type is v8i16.
3202multiclass SS41I_unop_rm_int_v16<bits<8> opc, string OpcodeStr,
3203 Intrinsic IntId128> {
3204 def rr128 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3205 (ins VR128:$src),
3206 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3207 [(set VR128:$dst, (IntId128 VR128:$src))]>, OpSize;
3208 def rm128 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3209 (ins i128mem:$src),
3210 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3211 [(set VR128:$dst,
3212 (IntId128
3213 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
3214}
3215
3216defm PHMINPOSUW : SS41I_unop_rm_int_v16 <0x41, "phminposuw",
3217 int_x86_sse41_phminposuw>;
3218
3219/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003220let Constraints = "$src1 = $dst" in {
Nate Begemaneb3f5432008-02-04 05:34:34 +00003221 multiclass SS41I_binop_rm_int<bits<8> opc, string OpcodeStr,
3222 Intrinsic IntId128, bit Commutable = 0> {
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003223 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3224 (ins VR128:$src1, VR128:$src2),
3225 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3226 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3227 OpSize {
Nate Begemaneb3f5432008-02-04 05:34:34 +00003228 let isCommutable = Commutable;
3229 }
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003230 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3231 (ins VR128:$src1, i128mem:$src2),
3232 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3233 [(set VR128:$dst,
3234 (IntId128 VR128:$src1,
3235 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Nate Begemaneb3f5432008-02-04 05:34:34 +00003236 }
3237}
3238
3239defm PCMPEQQ : SS41I_binop_rm_int<0x29, "pcmpeqq",
3240 int_x86_sse41_pcmpeqq, 1>;
3241defm PACKUSDW : SS41I_binop_rm_int<0x2B, "packusdw",
3242 int_x86_sse41_packusdw, 0>;
3243defm PMINSB : SS41I_binop_rm_int<0x38, "pminsb",
3244 int_x86_sse41_pminsb, 1>;
3245defm PMINSD : SS41I_binop_rm_int<0x39, "pminsd",
3246 int_x86_sse41_pminsd, 1>;
3247defm PMINUD : SS41I_binop_rm_int<0x3B, "pminud",
3248 int_x86_sse41_pminud, 1>;
3249defm PMINUW : SS41I_binop_rm_int<0x3A, "pminuw",
3250 int_x86_sse41_pminuw, 1>;
3251defm PMAXSB : SS41I_binop_rm_int<0x3C, "pmaxsb",
3252 int_x86_sse41_pmaxsb, 1>;
3253defm PMAXSD : SS41I_binop_rm_int<0x3D, "pmaxsd",
3254 int_x86_sse41_pmaxsd, 1>;
3255defm PMAXUD : SS41I_binop_rm_int<0x3F, "pmaxud",
3256 int_x86_sse41_pmaxud, 1>;
3257defm PMAXUW : SS41I_binop_rm_int<0x3E, "pmaxuw",
3258 int_x86_sse41_pmaxuw, 1>;
Nate Begeman72d802a2008-02-04 06:00:24 +00003259
Mon P Wang14edb092008-12-18 21:42:19 +00003260defm PMULDQ : SS41I_binop_rm_int<0x28, "pmuldq", int_x86_sse41_pmuldq, 1>;
3261
Nate Begeman03605a02008-07-17 16:51:19 +00003262def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, VR128:$src2)),
3263 (PCMPEQQrr VR128:$src1, VR128:$src2)>;
3264def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, (memop addr:$src2))),
3265 (PCMPEQQrm VR128:$src1, addr:$src2)>;
3266
Nate Begeman58057962008-02-09 01:38:08 +00003267/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003268let Constraints = "$src1 = $dst" in {
Dan Gohmane3731f52008-05-23 17:49:40 +00003269 multiclass SS41I_binop_patint<bits<8> opc, string OpcodeStr, ValueType OpVT,
3270 SDNode OpNode, Intrinsic IntId128,
3271 bit Commutable = 0> {
Nate Begeman58057962008-02-09 01:38:08 +00003272 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3273 (ins VR128:$src1, VR128:$src2),
3274 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmane3731f52008-05-23 17:49:40 +00003275 [(set VR128:$dst, (OpNode (OpVT VR128:$src1),
3276 VR128:$src2))]>, OpSize {
Nate Begeman58057962008-02-09 01:38:08 +00003277 let isCommutable = Commutable;
3278 }
3279 def rr_int : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3280 (ins VR128:$src1, VR128:$src2),
3281 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3282 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3283 OpSize {
3284 let isCommutable = Commutable;
3285 }
3286 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3287 (ins VR128:$src1, i128mem:$src2),
3288 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3289 [(set VR128:$dst,
Evan Cheng00b66ef2008-05-23 00:37:07 +00003290 (OpNode VR128:$src1, (memop addr:$src2)))]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003291 def rm_int : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3292 (ins VR128:$src1, i128mem:$src2),
3293 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3294 [(set VR128:$dst,
Evan Cheng00b66ef2008-05-23 00:37:07 +00003295 (IntId128 VR128:$src1, (memop addr:$src2)))]>,
Nate Begeman58057962008-02-09 01:38:08 +00003296 OpSize;
3297 }
3298}
Dan Gohmane3731f52008-05-23 17:49:40 +00003299defm PMULLD : SS41I_binop_patint<0x40, "pmulld", v4i32, mul,
Nate Begeman58057962008-02-09 01:38:08 +00003300 int_x86_sse41_pmulld, 1>;
Nate Begeman58057962008-02-09 01:38:08 +00003301
Evan Cheng78d00612008-03-14 07:39:27 +00003302/// SS41I_binop_rmi_int - SSE 4.1 binary operator with 8-bit immediate
Evan Cheng3ea4d672008-03-05 08:19:16 +00003303let Constraints = "$src1 = $dst" in {
Nate Begeman72d802a2008-02-04 06:00:24 +00003304 multiclass SS41I_binop_rmi_int<bits<8> opc, string OpcodeStr,
3305 Intrinsic IntId128, bit Commutable = 0> {
Evan Cheng78d00612008-03-14 07:39:27 +00003306 def rri : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003307 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3308 !strconcat(OpcodeStr,
Nate Begemanb4e9a042008-02-10 18:47:57 +00003309 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003310 [(set VR128:$dst,
3311 (IntId128 VR128:$src1, VR128:$src2, imm:$src3))]>,
3312 OpSize {
Nate Begeman72d802a2008-02-04 06:00:24 +00003313 let isCommutable = Commutable;
3314 }
Evan Cheng78d00612008-03-14 07:39:27 +00003315 def rmi : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003316 (ins VR128:$src1, i128mem:$src2, i32i8imm:$src3),
3317 !strconcat(OpcodeStr,
Nate Begemanb4e9a042008-02-10 18:47:57 +00003318 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003319 [(set VR128:$dst,
3320 (IntId128 VR128:$src1,
3321 (bitconvert (memopv16i8 addr:$src2)), imm:$src3))]>,
3322 OpSize;
Nate Begeman72d802a2008-02-04 06:00:24 +00003323 }
3324}
3325
3326defm BLENDPS : SS41I_binop_rmi_int<0x0C, "blendps",
3327 int_x86_sse41_blendps, 0>;
3328defm BLENDPD : SS41I_binop_rmi_int<0x0D, "blendpd",
3329 int_x86_sse41_blendpd, 0>;
3330defm PBLENDW : SS41I_binop_rmi_int<0x0E, "pblendw",
3331 int_x86_sse41_pblendw, 0>;
3332defm DPPS : SS41I_binop_rmi_int<0x40, "dpps",
3333 int_x86_sse41_dpps, 1>;
3334defm DPPD : SS41I_binop_rmi_int<0x41, "dppd",
3335 int_x86_sse41_dppd, 1>;
3336defm MPSADBW : SS41I_binop_rmi_int<0x42, "mpsadbw",
Evan Cheng81ed9852008-06-16 20:25:59 +00003337 int_x86_sse41_mpsadbw, 1>;
Nate Begeman58057962008-02-09 01:38:08 +00003338
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003339
Evan Cheng78d00612008-03-14 07:39:27 +00003340/// SS41I_ternary_int - SSE 4.1 ternary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003341let Uses = [XMM0], Constraints = "$src1 = $dst" in {
Nate Begemanb4e9a042008-02-10 18:47:57 +00003342 multiclass SS41I_ternary_int<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3343 def rr0 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3344 (ins VR128:$src1, VR128:$src2),
3345 !strconcat(OpcodeStr,
3346 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
3347 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2, XMM0))]>,
3348 OpSize;
3349
3350 def rm0 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3351 (ins VR128:$src1, i128mem:$src2),
3352 !strconcat(OpcodeStr,
3353 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
3354 [(set VR128:$dst,
3355 (IntId VR128:$src1,
3356 (bitconvert (memopv16i8 addr:$src2)), XMM0))]>, OpSize;
3357 }
3358}
3359
3360defm BLENDVPD : SS41I_ternary_int<0x15, "blendvpd", int_x86_sse41_blendvpd>;
3361defm BLENDVPS : SS41I_ternary_int<0x14, "blendvps", int_x86_sse41_blendvps>;
3362defm PBLENDVB : SS41I_ternary_int<0x10, "pblendvb", int_x86_sse41_pblendvb>;
3363
3364
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003365multiclass SS41I_binop_rm_int8<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3366 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3367 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3368 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3369
3370 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3371 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Cheng56ec77b2008-09-24 23:27:55 +00003372 [(set VR128:$dst,
3373 (IntId (bitconvert (v2i64 (scalar_to_vector (loadi64 addr:$src))))))]>,
3374 OpSize;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003375}
3376
3377defm PMOVSXBW : SS41I_binop_rm_int8<0x20, "pmovsxbw", int_x86_sse41_pmovsxbw>;
3378defm PMOVSXWD : SS41I_binop_rm_int8<0x23, "pmovsxwd", int_x86_sse41_pmovsxwd>;
3379defm PMOVSXDQ : SS41I_binop_rm_int8<0x25, "pmovsxdq", int_x86_sse41_pmovsxdq>;
3380defm PMOVZXBW : SS41I_binop_rm_int8<0x30, "pmovzxbw", int_x86_sse41_pmovzxbw>;
3381defm PMOVZXWD : SS41I_binop_rm_int8<0x33, "pmovzxwd", int_x86_sse41_pmovzxwd>;
3382defm PMOVZXDQ : SS41I_binop_rm_int8<0x35, "pmovzxdq", int_x86_sse41_pmovzxdq>;
3383
Evan Cheng56ec77b2008-09-24 23:27:55 +00003384// Common patterns involving scalar load.
3385def : Pat<(int_x86_sse41_pmovsxbw (vzmovl_v2i64 addr:$src)),
3386 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
3387def : Pat<(int_x86_sse41_pmovsxbw (vzload_v2i64 addr:$src)),
3388 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
3389
3390def : Pat<(int_x86_sse41_pmovsxwd (vzmovl_v2i64 addr:$src)),
3391 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
3392def : Pat<(int_x86_sse41_pmovsxwd (vzload_v2i64 addr:$src)),
3393 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
3394
3395def : Pat<(int_x86_sse41_pmovsxdq (vzmovl_v2i64 addr:$src)),
3396 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
3397def : Pat<(int_x86_sse41_pmovsxdq (vzload_v2i64 addr:$src)),
3398 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
3399
3400def : Pat<(int_x86_sse41_pmovzxbw (vzmovl_v2i64 addr:$src)),
3401 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
3402def : Pat<(int_x86_sse41_pmovzxbw (vzload_v2i64 addr:$src)),
3403 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
3404
3405def : Pat<(int_x86_sse41_pmovzxwd (vzmovl_v2i64 addr:$src)),
3406 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
3407def : Pat<(int_x86_sse41_pmovzxwd (vzload_v2i64 addr:$src)),
3408 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
3409
3410def : Pat<(int_x86_sse41_pmovzxdq (vzmovl_v2i64 addr:$src)),
3411 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
3412def : Pat<(int_x86_sse41_pmovzxdq (vzload_v2i64 addr:$src)),
3413 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
3414
3415
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003416multiclass SS41I_binop_rm_int4<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3417 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3418 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3419 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3420
3421 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
3422 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Cheng56ec77b2008-09-24 23:27:55 +00003423 [(set VR128:$dst,
3424 (IntId (bitconvert (v4i32 (scalar_to_vector (loadi32 addr:$src))))))]>,
3425 OpSize;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003426}
3427
3428defm PMOVSXBD : SS41I_binop_rm_int4<0x21, "pmovsxbd", int_x86_sse41_pmovsxbd>;
3429defm PMOVSXWQ : SS41I_binop_rm_int4<0x24, "pmovsxwq", int_x86_sse41_pmovsxwq>;
3430defm PMOVZXBD : SS41I_binop_rm_int4<0x31, "pmovzxbd", int_x86_sse41_pmovzxbd>;
3431defm PMOVZXWQ : SS41I_binop_rm_int4<0x34, "pmovzxwq", int_x86_sse41_pmovzxwq>;
3432
Evan Cheng56ec77b2008-09-24 23:27:55 +00003433// Common patterns involving scalar load
3434def : Pat<(int_x86_sse41_pmovsxbd (vzmovl_v4i32 addr:$src)),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003435 (PMOVSXBDrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003436def : Pat<(int_x86_sse41_pmovsxwq (vzmovl_v4i32 addr:$src)),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003437 (PMOVSXWQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003438
3439def : Pat<(int_x86_sse41_pmovzxbd (vzmovl_v4i32 addr:$src)),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003440 (PMOVZXBDrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003441def : Pat<(int_x86_sse41_pmovzxwq (vzmovl_v4i32 addr:$src)),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003442 (PMOVZXWQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003443
3444
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003445multiclass SS41I_binop_rm_int2<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3446 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3447 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3448 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3449
Evan Cheng56ec77b2008-09-24 23:27:55 +00003450 // Expecting a i16 load any extended to i32 value.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003451 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i16mem:$src),
3452 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Cheng56ec77b2008-09-24 23:27:55 +00003453 [(set VR128:$dst, (IntId (bitconvert
3454 (v4i32 (scalar_to_vector (loadi16_anyext addr:$src))))))]>,
3455 OpSize;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003456}
3457
3458defm PMOVSXBQ : SS41I_binop_rm_int2<0x22, "pmovsxbq", int_x86_sse41_pmovsxbq>;
Eli Friedman75a89d62009-06-06 05:55:37 +00003459defm PMOVZXBQ : SS41I_binop_rm_int2<0x32, "pmovzxbq", int_x86_sse41_pmovzxbq>;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003460
Evan Cheng56ec77b2008-09-24 23:27:55 +00003461// Common patterns involving scalar load
3462def : Pat<(int_x86_sse41_pmovsxbq
3463 (bitconvert (v4i32 (X86vzmovl
3464 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003465 (PMOVSXBQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003466
3467def : Pat<(int_x86_sse41_pmovzxbq
3468 (bitconvert (v4i32 (X86vzmovl
3469 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003470 (PMOVZXBQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003471
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003472
Nate Begemand77e59e2008-02-11 04:19:36 +00003473/// SS41I_binop_ext8 - SSE 4.1 extract 8 bits to 32 bit reg or 8 bit mem
3474multiclass SS41I_extract8<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003475 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003476 (ins VR128:$src1, i32i8imm:$src2),
3477 !strconcat(OpcodeStr,
3478 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemand77e59e2008-02-11 04:19:36 +00003479 [(set GR32:$dst, (X86pextrb (v16i8 VR128:$src1), imm:$src2))]>,
3480 OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003481 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003482 (ins i8mem:$dst, VR128:$src1, i32i8imm:$src2),
3483 !strconcat(OpcodeStr,
3484 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemand77e59e2008-02-11 04:19:36 +00003485 []>, OpSize;
3486// FIXME:
3487// There's an AssertZext in the way of writing the store pattern
3488// (store (i8 (trunc (X86pextrb (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003489}
3490
Nate Begemand77e59e2008-02-11 04:19:36 +00003491defm PEXTRB : SS41I_extract8<0x14, "pextrb">;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003492
Nate Begemand77e59e2008-02-11 04:19:36 +00003493
3494/// SS41I_extract16 - SSE 4.1 extract 16 bits to memory destination
3495multiclass SS41I_extract16<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003496 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begemand77e59e2008-02-11 04:19:36 +00003497 (ins i16mem:$dst, VR128:$src1, i32i8imm:$src2),
3498 !strconcat(OpcodeStr,
3499 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3500 []>, OpSize;
3501// FIXME:
3502// There's an AssertZext in the way of writing the store pattern
3503// (store (i16 (trunc (X86pextrw (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
3504}
3505
3506defm PEXTRW : SS41I_extract16<0x15, "pextrw">;
3507
3508
3509/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
3510multiclass SS41I_extract32<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003511 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003512 (ins VR128:$src1, i32i8imm:$src2),
3513 !strconcat(OpcodeStr,
3514 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3515 [(set GR32:$dst,
3516 (extractelt (v4i32 VR128:$src1), imm:$src2))]>, OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003517 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003518 (ins i32mem:$dst, VR128:$src1, i32i8imm:$src2),
3519 !strconcat(OpcodeStr,
3520 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3521 [(store (extractelt (v4i32 VR128:$src1), imm:$src2),
3522 addr:$dst)]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003523}
3524
Nate Begemand77e59e2008-02-11 04:19:36 +00003525defm PEXTRD : SS41I_extract32<0x16, "pextrd">;
Nate Begeman58057962008-02-09 01:38:08 +00003526
Nate Begemand77e59e2008-02-11 04:19:36 +00003527
Evan Cheng6c249332008-03-24 21:52:23 +00003528/// SS41I_extractf32 - SSE 4.1 extract 32 bits fp value to int reg or memory
3529/// destination
Nate Begemand77e59e2008-02-11 04:19:36 +00003530multiclass SS41I_extractf32<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003531 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003532 (ins VR128:$src1, i32i8imm:$src2),
3533 !strconcat(OpcodeStr,
3534 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Dan Gohman788db592008-04-16 02:32:24 +00003535 [(set GR32:$dst,
3536 (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2))]>,
Evan Cheng6c249332008-03-24 21:52:23 +00003537 OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003538 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003539 (ins f32mem:$dst, VR128:$src1, i32i8imm:$src2),
3540 !strconcat(OpcodeStr,
3541 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng6c249332008-03-24 21:52:23 +00003542 [(store (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003543 addr:$dst)]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003544}
3545
Nate Begemand77e59e2008-02-11 04:19:36 +00003546defm EXTRACTPS : SS41I_extractf32<0x17, "extractps">;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003547
Dan Gohmana41862a2008-08-08 18:30:21 +00003548// Also match an EXTRACTPS store when the store is done as f32 instead of i32.
3549def : Pat<(store (f32 (bitconvert (extractelt (bc_v4i32 (v4f32 VR128:$src1)),
3550 imm:$src2))),
3551 addr:$dst),
3552 (EXTRACTPSmr addr:$dst, VR128:$src1, imm:$src2)>,
3553 Requires<[HasSSE41]>;
3554
Evan Cheng3ea4d672008-03-05 08:19:16 +00003555let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003556 multiclass SS41I_insert8<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003557 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003558 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
3559 !strconcat(OpcodeStr,
3560 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3561 [(set VR128:$dst,
3562 (X86pinsrb VR128:$src1, GR32:$src2, imm:$src3))]>, OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003563 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003564 (ins VR128:$src1, i8mem:$src2, i32i8imm:$src3),
3565 !strconcat(OpcodeStr,
3566 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3567 [(set VR128:$dst,
3568 (X86pinsrb VR128:$src1, (extloadi8 addr:$src2),
3569 imm:$src3))]>, OpSize;
3570 }
3571}
3572
3573defm PINSRB : SS41I_insert8<0x20, "pinsrb">;
3574
Evan Cheng3ea4d672008-03-05 08:19:16 +00003575let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003576 multiclass SS41I_insert32<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003577 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003578 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
3579 !strconcat(OpcodeStr,
3580 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3581 [(set VR128:$dst,
3582 (v4i32 (insertelt VR128:$src1, GR32:$src2, imm:$src3)))]>,
3583 OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003584 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003585 (ins VR128:$src1, i32mem:$src2, i32i8imm:$src3),
3586 !strconcat(OpcodeStr,
3587 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3588 [(set VR128:$dst,
3589 (v4i32 (insertelt VR128:$src1, (loadi32 addr:$src2),
3590 imm:$src3)))]>, OpSize;
3591 }
3592}
3593
3594defm PINSRD : SS41I_insert32<0x22, "pinsrd">;
3595
Eric Christophera0443602009-07-23 02:22:41 +00003596// insertps has a few different modes, there's the first two here below which
3597// are optimized inserts that won't zero arbitrary elements in the destination
3598// vector. The next one matches the intrinsic and could zero arbitrary elements
3599// in the target vector.
Evan Cheng3ea4d672008-03-05 08:19:16 +00003600let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003601 multiclass SS41I_insertf32<bits<8> opc, string OpcodeStr> {
Eric Christopherefb657e2009-07-24 00:33:09 +00003602 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
3603 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
Nate Begemand77e59e2008-02-11 04:19:36 +00003604 !strconcat(OpcodeStr,
3605 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3606 [(set VR128:$dst,
Eric Christopherefb657e2009-07-24 00:33:09 +00003607 (X86insrtps VR128:$src1, VR128:$src2, imm:$src3))]>, OpSize;
3608 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003609 (ins VR128:$src1, f32mem:$src2, i32i8imm:$src3),
3610 !strconcat(OpcodeStr,
3611 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3612 [(set VR128:$dst,
Eric Christopherefb657e2009-07-24 00:33:09 +00003613 (X86insrtps VR128:$src1,
3614 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
Nate Begemand77e59e2008-02-11 04:19:36 +00003615 imm:$src3))]>, OpSize;
3616 }
3617}
3618
Evan Chengc2054be2008-03-26 08:11:49 +00003619defm INSERTPS : SS41I_insertf32<0x21, "insertps">;
Nate Begeman0dd3cb52008-03-16 21:14:46 +00003620
Eric Christopherefb657e2009-07-24 00:33:09 +00003621def : Pat<(int_x86_sse41_insertps VR128:$src1, VR128:$src2, imm:$src3),
3622 (INSERTPSrr VR128:$src1, VR128:$src2, imm:$src3)>;
3623
Eric Christopher95d79262009-07-29 00:28:05 +00003624// ptest instruction we'll lower to this in X86ISelLowering primarily from
3625// the intel intrinsic that corresponds to this.
Nate Begeman0dd3cb52008-03-16 21:14:46 +00003626let Defs = [EFLAGS] in {
3627def PTESTrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Eric Christopher95d79262009-07-29 00:28:05 +00003628 "ptest \t{$src2, $src1|$src1, $src2}",
3629 [(X86ptest VR128:$src1, VR128:$src2),
3630 (implicit EFLAGS)]>, OpSize;
Nate Begeman0dd3cb52008-03-16 21:14:46 +00003631def PTESTrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR128:$src1, i128mem:$src2),
Eric Christopher95d79262009-07-29 00:28:05 +00003632 "ptest \t{$src2, $src1|$src1, $src2}",
3633 [(X86ptest VR128:$src1, (load addr:$src2)),
3634 (implicit EFLAGS)]>, OpSize;
Nate Begeman0dd3cb52008-03-16 21:14:46 +00003635}
3636
3637def MOVNTDQArm : SS48I<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3638 "movntdqa\t{$src, $dst|$dst, $src}",
3639 [(set VR128:$dst, (int_x86_sse41_movntdqa addr:$src))]>;
Nate Begeman03605a02008-07-17 16:51:19 +00003640
3641/// SS42I_binop_rm_int - Simple SSE 4.2 binary operator
3642let Constraints = "$src1 = $dst" in {
3643 multiclass SS42I_binop_rm_int<bits<8> opc, string OpcodeStr,
3644 Intrinsic IntId128, bit Commutable = 0> {
3645 def rr : SS428I<opc, MRMSrcReg, (outs VR128:$dst),
3646 (ins VR128:$src1, VR128:$src2),
3647 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3648 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3649 OpSize {
3650 let isCommutable = Commutable;
3651 }
3652 def rm : SS428I<opc, MRMSrcMem, (outs VR128:$dst),
3653 (ins VR128:$src1, i128mem:$src2),
3654 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3655 [(set VR128:$dst,
3656 (IntId128 VR128:$src1,
3657 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
3658 }
3659}
3660
Nate Begeman235666b2008-07-17 17:04:58 +00003661defm PCMPGTQ : SS42I_binop_rm_int<0x37, "pcmpgtq", int_x86_sse42_pcmpgtq>;
Nate Begeman03605a02008-07-17 16:51:19 +00003662
3663def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, VR128:$src2)),
3664 (PCMPGTQrr VR128:$src1, VR128:$src2)>;
3665def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, (memop addr:$src2))),
3666 (PCMPGTQrm VR128:$src1, addr:$src2)>;