blob: 3f1339df19787295a6e2112295b7e6744eabbde3 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Evan Chenga8e29892007-01-19 07:51:42 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Chenga8e29892007-01-19 07:51:42 +000041def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
42
43def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
44 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
45
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000046def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbachf9570122009-05-14 00:46:35 +000047def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 1, [SDTCisInt<0>, SDTCisPtrTy<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000048
Evan Chenga8e29892007-01-19 07:51:42 +000049// Node definitions.
50def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000051def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
52
Bill Wendlingc69107c2007-11-13 09:19:02 +000053def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000054 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000055def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000056 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000057
58def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
59 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Cheng277f0742007-06-19 21:05:09 +000060def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
61 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000062def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
63 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
64
Chris Lattner48be23c2008-01-15 22:02:54 +000065def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000066 [SDNPHasChain, SDNPOptInFlag]>;
67
68def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
69 [SDNPInFlag]>;
70def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
71 [SDNPInFlag]>;
72
73def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
74 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
75
76def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
77 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +000078def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
79 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +000080
81def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
82 [SDNPOutFlag]>;
83
David Goodwinc0309b42009-06-29 15:33:01 +000084def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
85 [SDNPOutFlag,SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +000086
Evan Chenga8e29892007-01-19 07:51:42 +000087def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
88
89def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
90def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
91def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000092
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000093def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbachf9570122009-05-14 00:46:35 +000094def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", SDT_ARMEH_SJLJ_Setjmp>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000095
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000096//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +000097// ARM Instruction Predicate Definitions.
98//
Anton Korobeynikovbb629622009-06-15 21:46:20 +000099def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
100def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
101def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
Evan Chengedcbada2009-07-06 22:05:45 +0000102def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
Evan Cheng5adb66a2009-09-28 09:14:39 +0000103def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Bob Wilson5bafff32009-06-22 23:27:02 +0000104def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
105def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
106def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
107def HasNEON : Predicate<"Subtarget->hasNEON()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000108def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
109def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000110def IsThumb : Predicate<"Subtarget->isThumb()">;
Evan Chengf49810c2009-06-23 17:48:47 +0000111def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengd770d9e2009-07-02 06:38:40 +0000112def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000113def IsARM : Predicate<"!Subtarget->isThumb()">;
Bob Wilson54fc1242009-06-22 21:01:46 +0000114def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
115def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Cheng2b51d512009-06-26 06:10:18 +0000116def CarryDefIsUnused : Predicate<"!N.getNode()->hasAnyUseOfValue(1)">;
Evan Cheng62674222009-06-25 23:34:10 +0000117def CarryDefIsUsed : Predicate<"N.getNode()->hasAnyUseOfValue(1)">;
Evan Chenga8e29892007-01-19 07:51:42 +0000118
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000119//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000120// ARM Flag Definitions.
121
122class RegConstraint<string C> {
123 string Constraints = C;
124}
125
126//===----------------------------------------------------------------------===//
127// ARM specific transformation functions and pattern fragments.
128//
129
Evan Chenga8e29892007-01-19 07:51:42 +0000130// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
131// so_imm_neg def below.
132def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000134}]>;
135
136// so_imm_not_XFORM - Return a so_imm value packed into the format described for
137// so_imm_not def below.
138def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000140}]>;
141
142// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
143def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000144 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000145 return v == 8 || v == 16 || v == 24;
146}]>;
147
148/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
149def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000150 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000151}]>;
152
153/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
154def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000155 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000156}]>;
157
158def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000159 PatLeaf<(imm), [{
160 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
161 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000162
Evan Chenga2515702007-03-19 07:09:02 +0000163def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000164 PatLeaf<(imm), [{
165 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
166 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000167
168// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
169def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000170 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000171}]>;
172
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000173/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
174/// e.g., 0xf000ffff
175def bf_inv_mask_imm : Operand<i32>,
176 PatLeaf<(imm), [{
177 uint32_t v = (uint32_t)N->getZExtValue();
178 if (v == 0xffffffff)
179 return 0;
David Goodwinc2ffd282009-07-14 00:57:56 +0000180 // there can be 1's on either or both "outsides", all the "inside"
181 // bits must be 0's
182 unsigned int lsb = 0, msb = 31;
183 while (v & (1 << msb)) --msb;
184 while (v & (1 << lsb)) ++lsb;
185 for (unsigned int i = lsb; i <= msb; ++i) {
186 if (v & (1 << i))
187 return 0;
188 }
189 return 1;
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000190}] > {
191 let PrintMethod = "printBitfieldInvMaskImmOperand";
192}
193
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000194/// Split a 32-bit immediate into two 16 bit parts.
195def lo16 : SDNodeXForm<imm, [{
196 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() & 0xffff,
197 MVT::i32);
198}]>;
199
200def hi16 : SDNodeXForm<imm, [{
201 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
202}]>;
203
204def lo16AllZero : PatLeaf<(i32 imm), [{
205 // Returns true if all low 16-bits are 0.
206 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
207 }], hi16>;
208
209/// imm0_65535 predicate - True if the 32-bit immediate is in the range
210/// [0.65535].
211def imm0_65535 : PatLeaf<(i32 imm), [{
212 return (uint32_t)N->getZExtValue() < 65536;
213}]>;
214
Evan Cheng37f25d92008-08-28 23:39:26 +0000215class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
216class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000217
218//===----------------------------------------------------------------------===//
219// Operand Definitions.
220//
221
222// Branch target.
223def brtarget : Operand<OtherVT>;
224
Evan Chenga8e29892007-01-19 07:51:42 +0000225// A list of registers separated by comma. Used by load/store multiple.
226def reglist : Operand<i32> {
227 let PrintMethod = "printRegisterList";
228}
229
230// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
231def cpinst_operand : Operand<i32> {
232 let PrintMethod = "printCPInstOperand";
233}
234
235def jtblock_operand : Operand<i32> {
236 let PrintMethod = "printJTBlockOperand";
237}
Evan Cheng66ac5312009-07-25 00:33:29 +0000238def jt2block_operand : Operand<i32> {
239 let PrintMethod = "printJT2BlockOperand";
240}
Evan Chenga8e29892007-01-19 07:51:42 +0000241
242// Local PC labels.
243def pclabel : Operand<i32> {
244 let PrintMethod = "printPCLabel";
245}
246
247// shifter_operand operands: so_reg and so_imm.
248def so_reg : Operand<i32>, // reg reg imm
249 ComplexPattern<i32, 3, "SelectShifterOperandReg",
250 [shl,srl,sra,rotr]> {
251 let PrintMethod = "printSORegOperand";
252 let MIOperandInfo = (ops GPR, GPR, i32imm);
253}
254
255// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
256// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
257// represented in the imm field in the same 12-bit form that they are encoded
258// into so_imm instructions: the 8-bit immediate is the least significant bits
259// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
260def so_imm : Operand<i32>,
Evan Chenge7cbe412009-07-08 21:03:57 +0000261 PatLeaf<(imm), [{
262 return ARM_AM::getSOImmVal(N->getZExtValue()) != -1;
263 }]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000264 let PrintMethod = "printSOImmOperand";
265}
266
Evan Chengc70d1842007-03-20 08:11:30 +0000267// Break so_imm's up into two pieces. This handles immediates with up to 16
268// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
269// get the first/second pieces.
270def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000271 PatLeaf<(imm), [{
272 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
273 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000274 let PrintMethod = "printSOImm2PartOperand";
275}
276
277def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000278 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000280}]>;
281
282def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000283 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000285}]>;
286
Evan Chenga8e29892007-01-19 07:51:42 +0000287
288// Define ARM specific addressing modes.
289
290// addrmode2 := reg +/- reg shop imm
291// addrmode2 := reg +/- imm12
292//
293def addrmode2 : Operand<i32>,
294 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
295 let PrintMethod = "printAddrMode2Operand";
296 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
297}
298
299def am2offset : Operand<i32>,
300 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
301 let PrintMethod = "printAddrMode2OffsetOperand";
302 let MIOperandInfo = (ops GPR, i32imm);
303}
304
305// addrmode3 := reg +/- reg
306// addrmode3 := reg +/- imm8
307//
308def addrmode3 : Operand<i32>,
309 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
310 let PrintMethod = "printAddrMode3Operand";
311 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
312}
313
314def am3offset : Operand<i32>,
315 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
316 let PrintMethod = "printAddrMode3OffsetOperand";
317 let MIOperandInfo = (ops GPR, i32imm);
318}
319
320// addrmode4 := reg, <mode|W>
321//
322def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000323 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000324 let PrintMethod = "printAddrMode4Operand";
325 let MIOperandInfo = (ops GPR, i32imm);
326}
327
328// addrmode5 := reg +/- imm8*4
329//
330def addrmode5 : Operand<i32>,
331 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
332 let PrintMethod = "printAddrMode5Operand";
333 let MIOperandInfo = (ops GPR, i32imm);
334}
335
Bob Wilson8b024a52009-07-01 23:16:05 +0000336// addrmode6 := reg with optional writeback
337//
338def addrmode6 : Operand<i32>,
339 ComplexPattern<i32, 3, "SelectAddrMode6", []> {
340 let PrintMethod = "printAddrMode6Operand";
341 let MIOperandInfo = (ops GPR:$addr, GPR:$upd, i32imm);
342}
343
Evan Chenga8e29892007-01-19 07:51:42 +0000344// addrmodepc := pc + reg
345//
346def addrmodepc : Operand<i32>,
347 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
348 let PrintMethod = "printAddrModePCOperand";
349 let MIOperandInfo = (ops GPR, i32imm);
350}
351
Bob Wilson4f38b382009-08-21 21:58:55 +0000352def nohash_imm : Operand<i32> {
353 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000354}
355
Evan Chenga8e29892007-01-19 07:51:42 +0000356//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000357
Evan Cheng37f25d92008-08-28 23:39:26 +0000358include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000359
360//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000361// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000362//
363
Evan Cheng3924f782008-08-29 07:36:24 +0000364/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000365/// binop that produces a value.
Evan Cheng8de898a2009-06-26 00:19:44 +0000366multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode,
367 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000368 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
David Goodwin5d598aa2009-08-19 18:00:44 +0000369 IIC_iALUi, opc, " $dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000370 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
371 let Inst{25} = 1;
372 }
Evan Chengedda31c2008-11-05 18:35:52 +0000373 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
David Goodwin5d598aa2009-08-19 18:00:44 +0000374 IIC_iALUr, opc, " $dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000375 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000376 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000377 let isCommutable = Commutable;
378 }
Evan Chengedda31c2008-11-05 18:35:52 +0000379 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
David Goodwin5d598aa2009-08-19 18:00:44 +0000380 IIC_iALUsr, opc, " $dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000381 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
382 let Inst{25} = 0;
383 }
Evan Chenga8e29892007-01-19 07:51:42 +0000384}
385
Evan Cheng1e249e32009-06-25 20:59:23 +0000386/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000387/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000388let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000389multiclass AI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode,
390 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000391 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
David Goodwin5d598aa2009-08-19 18:00:44 +0000392 IIC_iALUi, opc, "s $dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000393 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
394 let Inst{25} = 1;
395 }
Evan Chengedda31c2008-11-05 18:35:52 +0000396 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
David Goodwin5d598aa2009-08-19 18:00:44 +0000397 IIC_iALUr, opc, "s $dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000398 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
399 let isCommutable = Commutable;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000400 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000401 }
Evan Chengedda31c2008-11-05 18:35:52 +0000402 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
David Goodwin5d598aa2009-08-19 18:00:44 +0000403 IIC_iALUsr, opc, "s $dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000404 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
405 let Inst{25} = 0;
406 }
Evan Cheng071a2792007-09-11 19:55:27 +0000407}
Evan Chengc85e8322007-07-05 07:13:32 +0000408}
409
410/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000411/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000412/// a explicit result, only implicitly set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000413let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000414multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode,
415 bit Commutable = 0> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000416 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm, IIC_iCMPi,
Evan Cheng44bec522007-05-15 01:29:07 +0000417 opc, " $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000418 [(opnode GPR:$a, so_imm:$b)]> {
419 let Inst{25} = 1;
420 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000421 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm, IIC_iCMPr,
Evan Cheng44bec522007-05-15 01:29:07 +0000422 opc, " $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000423 [(opnode GPR:$a, GPR:$b)]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000424 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000425 let isCommutable = Commutable;
426 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000427 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm, IIC_iCMPsr,
Evan Cheng44bec522007-05-15 01:29:07 +0000428 opc, " $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000429 [(opnode GPR:$a, so_reg:$b)]> {
430 let Inst{25} = 0;
431 }
Evan Cheng071a2792007-09-11 19:55:27 +0000432}
Evan Chenga8e29892007-01-19 07:51:42 +0000433}
434
Evan Chenga8e29892007-01-19 07:51:42 +0000435/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
436/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000437/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
438multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000439 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
440 IIC_iUNAr, opc, " $dst, $src",
441 [(set GPR:$dst, (opnode GPR:$src))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000442 Requires<[IsARM, HasV6]> {
443 let Inst{19-16} = 0b1111;
444 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000445 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
446 IIC_iUNAsi, opc, " $dst, $src, ror $rot",
447 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000448 Requires<[IsARM, HasV6]> {
449 let Inst{19-16} = 0b1111;
450 }
Evan Chenga8e29892007-01-19 07:51:42 +0000451}
452
453/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
454/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000455multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> {
456 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
David Goodwin5d598aa2009-08-19 18:00:44 +0000457 IIC_iALUr, opc, " $dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000458 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
459 Requires<[IsARM, HasV6]>;
Evan Cheng97f48c32008-11-06 22:15:19 +0000460 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, i32imm:$rot),
David Goodwin5d598aa2009-08-19 18:00:44 +0000461 IIC_iALUsi, opc, " $dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000462 [(set GPR:$dst, (opnode GPR:$LHS,
463 (rotr GPR:$RHS, rot_imm:$rot)))]>,
464 Requires<[IsARM, HasV6]>;
465}
466
Evan Cheng62674222009-06-25 23:34:10 +0000467/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
468let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000469multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
470 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000471 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +0000472 DPFrm, IIC_iALUi, opc, " $dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000473 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Evan Chengbc8a9452009-07-07 23:40:25 +0000474 Requires<[IsARM, CarryDefIsUnused]> {
475 let Inst{25} = 1;
476 }
Evan Cheng62674222009-06-25 23:34:10 +0000477 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +0000478 DPFrm, IIC_iALUr, opc, " $dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000479 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Evan Cheng8de898a2009-06-26 00:19:44 +0000480 Requires<[IsARM, CarryDefIsUnused]> {
481 let isCommutable = Commutable;
Evan Chengbc8a9452009-07-07 23:40:25 +0000482 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000483 }
Evan Cheng62674222009-06-25 23:34:10 +0000484 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +0000485 DPSoRegFrm, IIC_iALUsr, opc, " $dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000486 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Evan Chengbc8a9452009-07-07 23:40:25 +0000487 Requires<[IsARM, CarryDefIsUnused]> {
488 let Inst{25} = 0;
489 }
Evan Cheng62674222009-06-25 23:34:10 +0000490 // Carry setting variants
491 def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +0000492 DPFrm, IIC_iALUi, !strconcat(opc, "s $dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000493 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
494 Requires<[IsARM, CarryDefIsUsed]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000495 let Defs = [CPSR];
496 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000497 }
Evan Cheng62674222009-06-25 23:34:10 +0000498 def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +0000499 DPFrm, IIC_iALUr, !strconcat(opc, "s $dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000500 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
501 Requires<[IsARM, CarryDefIsUsed]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000502 let Defs = [CPSR];
503 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000504 }
Evan Cheng62674222009-06-25 23:34:10 +0000505 def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +0000506 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "s $dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000507 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
508 Requires<[IsARM, CarryDefIsUsed]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000509 let Defs = [CPSR];
510 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000511 }
Evan Cheng071a2792007-09-11 19:55:27 +0000512}
Evan Chengc85e8322007-07-05 07:13:32 +0000513}
514
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000515//===----------------------------------------------------------------------===//
516// Instructions
517//===----------------------------------------------------------------------===//
518
Evan Chenga8e29892007-01-19 07:51:42 +0000519//===----------------------------------------------------------------------===//
520// Miscellaneous Instructions.
521//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000522
Evan Chenga8e29892007-01-19 07:51:42 +0000523/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
524/// the function. The first operand is the ID# for this instruction, the second
525/// is the index into the MachineConstantPool that this is, the third is the
526/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000527let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000528def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000529PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000530 i32imm:$size), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000531 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000532
Evan Cheng071a2792007-09-11 19:55:27 +0000533let Defs = [SP], Uses = [SP] in {
Evan Chenga8e29892007-01-19 07:51:42 +0000534def ADJCALLSTACKUP :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000535PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000536 "@ ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000537 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000538
Evan Chenga8e29892007-01-19 07:51:42 +0000539def ADJCALLSTACKDOWN :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000540PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000541 "@ ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000542 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000543}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000544
Evan Chenga8e29892007-01-19 07:51:42 +0000545def DWARF_LOC :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000546PseudoInst<(outs), (ins i32imm:$line, i32imm:$col, i32imm:$file), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000547 ".loc $file, $line, $col",
548 [(dwarf_loc (i32 imm:$line), (i32 imm:$col), (i32 imm:$file))]>;
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000549
Evan Cheng12c3a532008-11-06 17:48:05 +0000550
551// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000552let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000553def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Evan Chengd17479e2009-08-28 06:59:37 +0000554 Pseudo, IIC_iALUr, "\n$cp:\n\tadd$p $dst, pc, $a",
Evan Cheng44bec522007-05-15 01:29:07 +0000555 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000556
Evan Cheng325474e2008-01-07 23:56:57 +0000557let AddedComplexity = 10 in {
Dan Gohman15511cf2008-12-03 18:15:48 +0000558let canFoldAsLoad = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +0000559def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Chengd17479e2009-08-28 06:59:37 +0000560 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr$p $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000561 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000562
Evan Chengd87293c2008-11-06 08:47:38 +0000563def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Chengd17479e2009-08-28 06:59:37 +0000564 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr${p}h $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000565 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
566
Evan Chengd87293c2008-11-06 08:47:38 +0000567def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Chengd17479e2009-08-28 06:59:37 +0000568 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr${p}b $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000569 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
570
Evan Chengd87293c2008-11-06 08:47:38 +0000571def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Chengd17479e2009-08-28 06:59:37 +0000572 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr${p}sh $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000573 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
574
Evan Chengd87293c2008-11-06 08:47:38 +0000575def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Chengd17479e2009-08-28 06:59:37 +0000576 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr${p}sb $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000577 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
578}
Chris Lattner13c63102008-01-06 05:55:01 +0000579let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000580def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Chengd17479e2009-08-28 06:59:37 +0000581 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstr$p $src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000582 [(store GPR:$src, addrmodepc:$addr)]>;
583
Evan Chengd87293c2008-11-06 08:47:38 +0000584def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Chengd17479e2009-08-28 06:59:37 +0000585 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstr${p}h $src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000586 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
587
Evan Chengd87293c2008-11-06 08:47:38 +0000588def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Chengd17479e2009-08-28 06:59:37 +0000589 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstr${p}b $src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000590 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
591}
Evan Cheng12c3a532008-11-06 17:48:05 +0000592} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +0000593
Evan Chenge07715c2009-06-23 05:25:29 +0000594
595// LEApcrel - Load a pc-relative address into a register without offending the
596// assembler.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000597def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000598 Pseudo, IIC_iALUi,
Evan Chengeadf0492009-07-22 22:03:29 +0000599 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, ($label-(",
600 "${:private}PCRELL${:uid}+8))\n"),
601 !strconcat("${:private}PCRELL${:uid}:\n\t",
602 "add$p $dst, pc, #${:private}PCRELV${:uid}")),
Evan Chenge07715c2009-06-23 05:25:29 +0000603 []>;
604
Evan Cheng023dd3f2009-06-24 23:14:45 +0000605def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000606 (ins i32imm:$label, nohash_imm:$id, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000607 Pseudo, IIC_iALUi,
Evan Chengeadf0492009-07-22 22:03:29 +0000608 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, "
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000609 "(${label}_${id}-(",
Evan Chengeadf0492009-07-22 22:03:29 +0000610 "${:private}PCRELL${:uid}+8))\n"),
611 !strconcat("${:private}PCRELL${:uid}:\n\t",
612 "add$p $dst, pc, #${:private}PCRELV${:uid}")),
Evan Chengbc8a9452009-07-07 23:40:25 +0000613 []> {
614 let Inst{25} = 1;
615}
Evan Chenge07715c2009-06-23 05:25:29 +0000616
Evan Chenga8e29892007-01-19 07:51:42 +0000617//===----------------------------------------------------------------------===//
618// Control Flow Instructions.
619//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000620
Jim Grosbachc732adf2009-09-30 01:35:11 +0000621let isReturn = 1, isTerminator = 1, isBarrier = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000622 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
623 "bx", " lr", [(ARMretflag)]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000624 let Inst{7-4} = 0b0001;
625 let Inst{19-8} = 0b111111111111;
626 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000627}
Rafael Espindola27185192006-09-29 21:20:16 +0000628
Evan Chenga8e29892007-01-19 07:51:42 +0000629// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +0000630// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000631let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
632 hasExtraDefRegAllocReq = 1 in
Evan Cheng12c3a532008-11-06 17:48:05 +0000633 def LDM_RET : AXI4ld<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +0000634 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
635 LdStMulFrm, IIC_Br, "ldm${p}${addr:submode} $addr, $wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000636 []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000637
Bob Wilson54fc1242009-06-22 21:01:46 +0000638// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000639let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000640 Defs = [R0, R1, R2, R3, R12, LR,
641 D0, D1, D2, D3, D4, D5, D6, D7,
642 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000643 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +0000644 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000645 IIC_Br, "bl ${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000646 [(ARMcall tglobaladdr:$func)]>,
647 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000648
Evan Cheng12c3a532008-11-06 17:48:05 +0000649 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000650 IIC_Br, "bl", " ${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000651 [(ARMcall_pred tglobaladdr:$func)]>,
652 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000653
Evan Chenga8e29892007-01-19 07:51:42 +0000654 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +0000655 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000656 IIC_Br, "blx $func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000657 [(ARMcall GPR:$func)]>,
658 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000659 let Inst{7-4} = 0b0011;
660 let Inst{19-8} = 0b111111111111;
661 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000662 }
663
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000664 // ARMv4T
665 def BX : ABXIx2<(outs), (ins GPR:$func, variable_ops),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000666 IIC_Br, "mov lr, pc\n\tbx $func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000667 [(ARMcall_nolink GPR:$func)]>,
668 Requires<[IsARM, IsNotDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000669 let Inst{7-4} = 0b0001;
670 let Inst{19-8} = 0b111111111111;
671 let Inst{27-20} = 0b00010010;
Bob Wilson54fc1242009-06-22 21:01:46 +0000672 }
673}
674
675// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000676let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000677 Defs = [R0, R1, R2, R3, R9, R12, LR,
678 D0, D1, D2, D3, D4, D5, D6, D7,
679 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000680 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +0000681 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000682 IIC_Br, "bl ${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000683 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +0000684
685 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000686 IIC_Br, "bl", " ${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000687 [(ARMcall_pred tglobaladdr:$func)]>,
688 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +0000689
690 // ARMv5T and above
691 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000692 IIC_Br, "blx $func",
Bob Wilson54fc1242009-06-22 21:01:46 +0000693 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
694 let Inst{7-4} = 0b0011;
695 let Inst{19-8} = 0b111111111111;
696 let Inst{27-20} = 0b00010010;
697 }
698
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000699 // ARMv4T
700 def BXr9 : ABXIx2<(outs), (ins GPR:$func, variable_ops),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000701 IIC_Br, "mov lr, pc\n\tbx $func",
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000702 [(ARMcall_nolink GPR:$func)]>, Requires<[IsARM, IsDarwin]> {
703 let Inst{7-4} = 0b0001;
704 let Inst{19-8} = 0b111111111111;
705 let Inst{27-20} = 0b00010010;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000706 }
Rafael Espindola35574632006-07-18 17:00:30 +0000707}
Rafael Espindoladc124a22006-05-18 21:45:49 +0000708
David Goodwin1a8f36e2009-08-12 18:31:53 +0000709let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000710 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +0000711 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000712 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000713 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
714 "b $target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000715
Owen Anderson20ab2902007-11-12 07:39:39 +0000716 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +0000717 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000718 IIC_Br, "mov pc, $target \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +0000719 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
720 let Inst{20} = 0; // S Bit
721 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000722 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +0000723 }
Evan Cheng4df60f52008-11-07 09:06:08 +0000724 def BR_JTm : JTI<(outs),
725 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000726 IIC_Br, "ldr pc, $target \n$jt",
727 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
728 imm:$id)]> {
Evan Cheng4df60f52008-11-07 09:06:08 +0000729 let Inst{20} = 1; // L bit
730 let Inst{21} = 0; // W bit
731 let Inst{22} = 0; // B bit
732 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000733 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +0000734 }
Evan Cheng4df60f52008-11-07 09:06:08 +0000735 def BR_JTadd : JTI<(outs),
736 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000737 IIC_Br, "add pc, $target, $idx \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +0000738 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
739 imm:$id)]> {
740 let Inst{20} = 0; // S bit
741 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000742 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +0000743 }
744 } // isNotDuplicable = 1, isIndirectBranch = 1
745 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +0000746
Evan Chengc85e8322007-07-05 07:13:32 +0000747 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
748 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +0000749 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000750 IIC_Br, "b", " $target",
Evan Cheng0ff94f72007-08-07 01:37:15 +0000751 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +0000752}
Rafael Espindola84b19be2006-07-16 01:02:57 +0000753
Evan Chenga8e29892007-01-19 07:51:42 +0000754//===----------------------------------------------------------------------===//
755// Load / store Instructions.
756//
Rafael Espindola82c678b2006-10-16 17:17:22 +0000757
Evan Chenga8e29892007-01-19 07:51:42 +0000758// Load
Dan Gohman59ac5712009-10-09 23:28:27 +0000759let canFoldAsLoad = 1, isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000760def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng44bec522007-05-15 01:29:07 +0000761 "ldr", " $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000762 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000763
Evan Chengfa775d02007-03-19 07:20:03 +0000764// Special LDR for loads from non-pc-relative constpools.
Dan Gohman15511cf2008-12-03 18:15:48 +0000765let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000766def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng44bec522007-05-15 01:29:07 +0000767 "ldr", " $dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +0000768
Evan Chenga8e29892007-01-19 07:51:42 +0000769// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +0000770def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
771 IIC_iLoadr, "ldr", "h $dst, $addr",
772 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000773
David Goodwin5d598aa2009-08-19 18:00:44 +0000774def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
775 IIC_iLoadr, "ldr", "b $dst, $addr",
776 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000777
Evan Chenga8e29892007-01-19 07:51:42 +0000778// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +0000779def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
780 IIC_iLoadr, "ldr", "sh $dst, $addr",
781 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000782
David Goodwin5d598aa2009-08-19 18:00:44 +0000783def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
784 IIC_iLoadr, "ldr", "sb $dst, $addr",
785 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +0000786
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000787let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000788// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +0000789def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
David Goodwin5d598aa2009-08-19 18:00:44 +0000790 IIC_iLoadr, "ldr", "d $dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +0000791 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +0000792
Evan Chenga8e29892007-01-19 07:51:42 +0000793// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +0000794def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000795 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000796 "ldr", " $dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +0000797
Evan Chengd87293c2008-11-06 08:47:38 +0000798def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000799 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000800 "ldr", " $dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +0000801
Evan Chengd87293c2008-11-06 08:47:38 +0000802def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000803 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Evan Chengfd488ed2007-05-29 23:32:06 +0000804 "ldr", "h $dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +0000805
Evan Chengd87293c2008-11-06 08:47:38 +0000806def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000807 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Evan Chengfd488ed2007-05-29 23:32:06 +0000808 "ldr", "h $dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +0000809
Evan Chengd87293c2008-11-06 08:47:38 +0000810def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000811 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Evan Chengfd488ed2007-05-29 23:32:06 +0000812 "ldr", "b $dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +0000813
Evan Chengd87293c2008-11-06 08:47:38 +0000814def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000815 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
Evan Chengfd488ed2007-05-29 23:32:06 +0000816 "ldr", "b $dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000817
Evan Chengd87293c2008-11-06 08:47:38 +0000818def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000819 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Evan Chengfd488ed2007-05-29 23:32:06 +0000820 "ldr", "sh $dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000821
Evan Chengd87293c2008-11-06 08:47:38 +0000822def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000823 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Evan Cheng148cad82008-11-13 07:34:59 +0000824 "ldr", "sh $dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000825
Evan Chengd87293c2008-11-06 08:47:38 +0000826def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000827 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Evan Chengfd488ed2007-05-29 23:32:06 +0000828 "ldr", "sb $dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000829
Evan Chengd87293c2008-11-06 08:47:38 +0000830def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000831 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Evan Cheng31926a72009-07-02 01:30:04 +0000832 "ldr", "sb $dst, [$base], $offset", "$base = $base_wb", []>;
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000833}
Evan Chenga8e29892007-01-19 07:51:42 +0000834
835// Store
David Goodwin5d598aa2009-08-19 18:00:44 +0000836def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Evan Cheng44bec522007-05-15 01:29:07 +0000837 "str", " $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000838 [(store GPR:$src, addrmode2:$addr)]>;
839
840// Stores with truncate
David Goodwin5d598aa2009-08-19 18:00:44 +0000841def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm, IIC_iStorer,
Evan Chengfd488ed2007-05-29 23:32:06 +0000842 "str", "h $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000843 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
844
David Goodwin5d598aa2009-08-19 18:00:44 +0000845def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Evan Chengfd488ed2007-05-29 23:32:06 +0000846 "str", "b $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000847 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
848
849// Store doubleword
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000850let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000851def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +0000852 StMiscFrm, IIC_iStorer,
Misha Brukmanbf16f1d2009-08-27 14:14:21 +0000853 "str", "d $src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000854
855// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +0000856def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000857 (ins GPR:$src, GPR:$base, am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000858 StFrm, IIC_iStoreru,
Evan Cheng44bec522007-05-15 01:29:07 +0000859 "str", " $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000860 [(set GPR:$base_wb,
861 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
862
Evan Chengd87293c2008-11-06 08:47:38 +0000863def STR_POST : AI2stwpo<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000864 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000865 StFrm, IIC_iStoreru,
Evan Cheng44bec522007-05-15 01:29:07 +0000866 "str", " $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000867 [(set GPR:$base_wb,
868 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
869
Evan Chengd87293c2008-11-06 08:47:38 +0000870def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000871 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000872 StMiscFrm, IIC_iStoreru,
Evan Chengfd488ed2007-05-29 23:32:06 +0000873 "str", "h $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000874 [(set GPR:$base_wb,
875 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
876
Evan Chengd87293c2008-11-06 08:47:38 +0000877def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000878 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000879 StMiscFrm, IIC_iStoreru,
Evan Chengfd488ed2007-05-29 23:32:06 +0000880 "str", "h $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000881 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
882 GPR:$base, am3offset:$offset))]>;
883
Evan Chengd87293c2008-11-06 08:47:38 +0000884def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000885 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000886 StFrm, IIC_iStoreru,
Evan Chengfd488ed2007-05-29 23:32:06 +0000887 "str", "b $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000888 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
889 GPR:$base, am2offset:$offset))]>;
890
Evan Chengd87293c2008-11-06 08:47:38 +0000891def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000892 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000893 StFrm, IIC_iStoreru,
Evan Chengfd488ed2007-05-29 23:32:06 +0000894 "str", "b $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000895 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
896 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000897
898//===----------------------------------------------------------------------===//
899// Load / store multiple Instructions.
900//
901
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000902let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +0000903def LDM : AXI4ld<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +0000904 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
905 LdStMulFrm, IIC_iLoadm, "ldm${p}${addr:submode} $addr, $wb",
Evan Cheng44bec522007-05-15 01:29:07 +0000906 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000907
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000908let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +0000909def STM : AXI4st<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +0000910 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
911 LdStMulFrm, IIC_iStorem, "stm${p}${addr:submode} $addr, $wb",
Evan Cheng44bec522007-05-15 01:29:07 +0000912 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000913
914//===----------------------------------------------------------------------===//
915// Move Instructions.
916//
917
Evan Chengcd799b92009-06-12 20:46:18 +0000918let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000919def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000920 "mov", " $dst, $src", []>, UnaryDP;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000921def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000922 DPSoRegFrm, IIC_iMOVsr,
923 "mov", " $dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP;
Evan Chenga2515702007-03-19 07:09:02 +0000924
Evan Chengb3379fb2009-02-05 08:42:55 +0000925let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000926def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm, IIC_iMOVi,
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000927 "mov", " $dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP {
928 let Inst{25} = 1;
929}
930
931let isReMaterializable = 1, isAsCheapAsAMove = 1 in
932def MOVi16 : AI1<0b1000, (outs GPR:$dst), (ins i32imm:$src),
933 DPFrm, IIC_iMOVi,
934 "movw", " $dst, $src",
935 [(set GPR:$dst, imm0_65535:$src)]>,
936 Requires<[IsARM, HasV6T2]> {
937 let Inst{25} = 1;
938}
939
Evan Cheng5adb66a2009-09-28 09:14:39 +0000940let Constraints = "$src = $dst" in
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000941def MOVTi16 : AI1<0b1010, (outs GPR:$dst), (ins GPR:$src, i32imm:$imm),
942 DPFrm, IIC_iMOVi,
943 "movt", " $dst, $imm",
944 [(set GPR:$dst,
945 (or (and GPR:$src, 0xffff),
946 lo16AllZero:$imm))]>, UnaryDP,
947 Requires<[IsARM, HasV6T2]> {
948 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +0000949}
Evan Cheng13ab0202007-07-10 18:08:01 +0000950
David Goodwinca01a8d2009-09-01 18:32:09 +0000951let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000952def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, IIC_iMOVsi,
Evan Cheng64d80e32007-07-19 01:14:50 +0000953 "mov", " $dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +0000954 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +0000955
956// These aren't really mov instructions, but we have to define them this way
957// due to flag operands.
958
Evan Cheng071a2792007-09-11 19:55:27 +0000959let Defs = [CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000960def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
David Goodwin5d598aa2009-08-19 18:00:44 +0000961 IIC_iMOVsi, "mov", "s $dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +0000962 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +0000963def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
David Goodwin5d598aa2009-08-19 18:00:44 +0000964 IIC_iMOVsi, "mov", "s $dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +0000965 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +0000966}
Evan Chenga8e29892007-01-19 07:51:42 +0000967
Evan Chenga8e29892007-01-19 07:51:42 +0000968//===----------------------------------------------------------------------===//
969// Extend Instructions.
970//
971
972// Sign extenders
973
Evan Cheng97f48c32008-11-06 22:15:19 +0000974defm SXTB : AI_unary_rrot<0b01101010,
975 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
976defm SXTH : AI_unary_rrot<0b01101011,
977 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000978
Evan Cheng97f48c32008-11-06 22:15:19 +0000979defm SXTAB : AI_bin_rrot<0b01101010,
980 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
981defm SXTAH : AI_bin_rrot<0b01101011,
982 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000983
984// TODO: SXT(A){B|H}16
985
986// Zero extenders
987
988let AddedComplexity = 16 in {
Evan Cheng97f48c32008-11-06 22:15:19 +0000989defm UXTB : AI_unary_rrot<0b01101110,
990 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
991defm UXTH : AI_unary_rrot<0b01101111,
992 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
993defm UXTB16 : AI_unary_rrot<0b01101100,
994 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000995
Bob Wilson1c76d0e2009-06-22 22:08:29 +0000996def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +0000997 (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +0000998def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +0000999 (UXTB16r_rot GPR:$Src, 8)>;
1000
Evan Cheng97f48c32008-11-06 22:15:19 +00001001defm UXTAB : AI_bin_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001002 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng97f48c32008-11-06 22:15:19 +00001003defm UXTAH : AI_bin_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001004 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001005}
1006
Evan Chenga8e29892007-01-19 07:51:42 +00001007// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
1008//defm UXTAB16 : xxx<"uxtab16", 0xff00ff>;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001009
Evan Chenga8e29892007-01-19 07:51:42 +00001010// TODO: UXT(A){B|H}16
1011
1012//===----------------------------------------------------------------------===//
1013// Arithmetic Instructions.
1014//
1015
Jim Grosbach26421962008-10-14 20:36:24 +00001016defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng8de898a2009-06-26 00:19:44 +00001017 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001018defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001019 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001020
Evan Chengc85e8322007-07-05 07:13:32 +00001021// ADD and SUB with 's' bit set.
Evan Cheng1e249e32009-06-25 20:59:23 +00001022defm ADDS : AI1_bin_s_irs<0b0100, "add",
1023 BinOpFrag<(addc node:$LHS, node:$RHS)>>;
1024defm SUBS : AI1_bin_s_irs<0b0010, "sub",
1025 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001026
Evan Cheng62674222009-06-25 23:34:10 +00001027defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Evan Cheng8de898a2009-06-26 00:19:44 +00001028 BinOpFrag<(adde node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001029defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
1030 BinOpFrag<(sube node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001031
Evan Chengc85e8322007-07-05 07:13:32 +00001032// These don't define reg/reg forms, because they are handled above.
Evan Chengedda31c2008-11-05 18:35:52 +00001033def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
David Goodwin5d598aa2009-08-19 18:00:44 +00001034 IIC_iALUi, "rsb", " $dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001035 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]> {
1036 let Inst{25} = 1;
1037}
Evan Cheng13ab0202007-07-10 18:08:01 +00001038
Evan Chengedda31c2008-11-05 18:35:52 +00001039def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
David Goodwin5d598aa2009-08-19 18:00:44 +00001040 IIC_iALUsr, "rsb", " $dst, $a, $b",
Evan Cheng13ab0202007-07-10 18:08:01 +00001041 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]>;
Evan Chengc85e8322007-07-05 07:13:32 +00001042
1043// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001044let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +00001045def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
David Goodwin5d598aa2009-08-19 18:00:44 +00001046 IIC_iALUi, "rsb", "s $dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001047 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]> {
1048 let Inst{25} = 1;
1049}
Evan Chengedda31c2008-11-05 18:35:52 +00001050def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
David Goodwin5d598aa2009-08-19 18:00:44 +00001051 IIC_iALUsr, "rsb", "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +00001052 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]>;
1053}
Evan Chengc85e8322007-07-05 07:13:32 +00001054
Evan Cheng62674222009-06-25 23:34:10 +00001055let Uses = [CPSR] in {
1056def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +00001057 DPFrm, IIC_iALUi, "rsc", " $dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +00001058 [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00001059 Requires<[IsARM, CarryDefIsUnused]> {
1060 let Inst{25} = 1;
1061}
Evan Cheng62674222009-06-25 23:34:10 +00001062def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +00001063 DPSoRegFrm, IIC_iALUsr, "rsc", " $dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +00001064 [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>,
1065 Requires<[IsARM, CarryDefIsUnused]>;
1066}
1067
1068// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001069let Defs = [CPSR], Uses = [CPSR] in {
1070def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +00001071 DPFrm, IIC_iALUi, "rscs $dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +00001072 [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00001073 Requires<[IsARM, CarryDefIsUnused]> {
1074 let Inst{25} = 1;
1075}
Evan Cheng1e249e32009-06-25 20:59:23 +00001076def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +00001077 DPSoRegFrm, IIC_iALUsr, "rscs $dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +00001078 [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>,
1079 Requires<[IsARM, CarryDefIsUnused]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001080}
Evan Cheng2c614c52007-06-06 10:17:05 +00001081
Evan Chenga8e29892007-01-19 07:51:42 +00001082// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
1083def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1084 (SUBri GPR:$src, so_imm_neg:$imm)>;
1085
1086//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1087// (SUBSri GPR:$src, so_imm_neg:$imm)>;
1088//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
1089// (SBCri GPR:$src, so_imm_neg:$imm)>;
1090
1091// Note: These are implemented in C++ code, because they have to generate
1092// ADD/SUBrs instructions, which use a complex pattern that a xform function
1093// cannot produce.
1094// (mul X, 2^n+1) -> (add (X << n), X)
1095// (mul X, 2^n-1) -> (rsb X, (X << n))
1096
1097
1098//===----------------------------------------------------------------------===//
1099// Bitwise Instructions.
1100//
1101
Jim Grosbach26421962008-10-14 20:36:24 +00001102defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng8de898a2009-06-26 00:19:44 +00001103 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001104defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng8de898a2009-06-26 00:19:44 +00001105 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001106defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng8de898a2009-06-26 00:19:44 +00001107 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001108defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001109 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001110
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001111def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin5d598aa2009-08-19 18:00:44 +00001112 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001113 "bfc", " $dst, $imm", "$src = $dst",
1114 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
1115 Requires<[IsARM, HasV6T2]> {
1116 let Inst{27-21} = 0b0111110;
1117 let Inst{6-0} = 0b0011111;
1118}
1119
David Goodwin5d598aa2009-08-19 18:00:44 +00001120def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Chengedda31c2008-11-05 18:35:52 +00001121 "mvn", " $dst, $src",
1122 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP;
1123def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
David Goodwin5d598aa2009-08-19 18:00:44 +00001124 IIC_iMOVsr, "mvn", " $dst, $src",
Evan Chengedda31c2008-11-05 18:35:52 +00001125 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP;
Evan Chengb3379fb2009-02-05 08:42:55 +00001126let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001127def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
1128 IIC_iMOVi, "mvn", " $dst, $imm",
Evan Cheng7995ef32009-09-09 01:47:07 +00001129 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP {
1130 let Inst{25} = 1;
1131}
Evan Chenga8e29892007-01-19 07:51:42 +00001132
1133def : ARMPat<(and GPR:$src, so_imm_not:$imm),
1134 (BICri GPR:$src, so_imm_not:$imm)>;
1135
1136//===----------------------------------------------------------------------===//
1137// Multiply Instructions.
1138//
1139
Evan Cheng8de898a2009-06-26 00:19:44 +00001140let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001141def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1142 IIC_iMUL32, "mul", " $dst, $a, $b",
Evan Cheng12c3a532008-11-06 17:48:05 +00001143 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001144
Evan Chengfbc9d412008-11-06 01:21:28 +00001145def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
David Goodwin5d598aa2009-08-19 18:00:44 +00001146 IIC_iMAC32, "mla", " $dst, $a, $b, $c",
Evan Cheng12c3a532008-11-06 17:48:05 +00001147 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001148
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001149def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
David Goodwin5d598aa2009-08-19 18:00:44 +00001150 IIC_iMAC32, "mls", " $dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00001151 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
1152 Requires<[IsARM, HasV6T2]>;
1153
Evan Chenga8e29892007-01-19 07:51:42 +00001154// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00001155let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00001156let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00001157def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001158 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Chengfbc9d412008-11-06 01:21:28 +00001159 "smull", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001160
Evan Chengfbc9d412008-11-06 01:21:28 +00001161def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001162 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Chengfbc9d412008-11-06 01:21:28 +00001163 "umull", " $ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00001164}
Evan Chenga8e29892007-01-19 07:51:42 +00001165
1166// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00001167def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001168 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Chengfbc9d412008-11-06 01:21:28 +00001169 "smlal", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001170
Evan Chengfbc9d412008-11-06 01:21:28 +00001171def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001172 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Chengfbc9d412008-11-06 01:21:28 +00001173 "umlal", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001174
Evan Chengfbc9d412008-11-06 01:21:28 +00001175def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001176 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Chengfbc9d412008-11-06 01:21:28 +00001177 "umaal", " $ldst, $hdst, $a, $b", []>,
1178 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00001179} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001180
1181// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00001182def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +00001183 IIC_iMUL32, "smmul", " $dst, $a, $b",
Evan Cheng13ab0202007-07-10 18:08:01 +00001184 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001185 Requires<[IsARM, HasV6]> {
1186 let Inst{7-4} = 0b0001;
1187 let Inst{15-12} = 0b1111;
1188}
Evan Cheng13ab0202007-07-10 18:08:01 +00001189
Evan Chengfbc9d412008-11-06 01:21:28 +00001190def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
David Goodwin5d598aa2009-08-19 18:00:44 +00001191 IIC_iMAC32, "smmla", " $dst, $a, $b, $c",
Evan Cheng13ab0202007-07-10 18:08:01 +00001192 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001193 Requires<[IsARM, HasV6]> {
1194 let Inst{7-4} = 0b0001;
1195}
Evan Chenga8e29892007-01-19 07:51:42 +00001196
1197
Evan Chengfbc9d412008-11-06 01:21:28 +00001198def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
David Goodwin5d598aa2009-08-19 18:00:44 +00001199 IIC_iMAC32, "smmls", " $dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00001200 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001201 Requires<[IsARM, HasV6]> {
1202 let Inst{7-4} = 0b1101;
1203}
Evan Chenga8e29892007-01-19 07:51:42 +00001204
Raul Herbster37fb5b12007-08-30 23:25:47 +00001205multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001206 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +00001207 IIC_iMUL32, !strconcat(opc, "bb"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001208 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1209 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001210 Requires<[IsARM, HasV5TE]> {
1211 let Inst{5} = 0;
1212 let Inst{6} = 0;
1213 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001214
Evan Chengeb4f52e2008-11-06 03:35:07 +00001215 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +00001216 IIC_iMUL32, !strconcat(opc, "bt"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001217 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001218 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001219 Requires<[IsARM, HasV5TE]> {
1220 let Inst{5} = 0;
1221 let Inst{6} = 1;
1222 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001223
Evan Chengeb4f52e2008-11-06 03:35:07 +00001224 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +00001225 IIC_iMUL32, !strconcat(opc, "tb"), " $dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001226 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001227 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001228 Requires<[IsARM, HasV5TE]> {
1229 let Inst{5} = 1;
1230 let Inst{6} = 0;
1231 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001232
Evan Chengeb4f52e2008-11-06 03:35:07 +00001233 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +00001234 IIC_iMUL32, !strconcat(opc, "tt"), " $dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001235 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
1236 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001237 Requires<[IsARM, HasV5TE]> {
1238 let Inst{5} = 1;
1239 let Inst{6} = 1;
1240 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001241
Evan Chengeb4f52e2008-11-06 03:35:07 +00001242 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +00001243 IIC_iMUL16, !strconcat(opc, "wb"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001244 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001245 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001246 Requires<[IsARM, HasV5TE]> {
1247 let Inst{5} = 1;
1248 let Inst{6} = 0;
1249 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001250
Evan Chengeb4f52e2008-11-06 03:35:07 +00001251 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwin5d598aa2009-08-19 18:00:44 +00001252 IIC_iMUL16, !strconcat(opc, "wt"), " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00001253 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001254 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001255 Requires<[IsARM, HasV5TE]> {
1256 let Inst{5} = 1;
1257 let Inst{6} = 1;
1258 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00001259}
1260
Raul Herbster37fb5b12007-08-30 23:25:47 +00001261
1262multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001263 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
David Goodwin5d598aa2009-08-19 18:00:44 +00001264 IIC_iMAC16, !strconcat(opc, "bb"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001265 [(set GPR:$dst, (add GPR:$acc,
1266 (opnode (sext_inreg GPR:$a, i16),
1267 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001268 Requires<[IsARM, HasV5TE]> {
1269 let Inst{5} = 0;
1270 let Inst{6} = 0;
1271 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001272
Evan Chengeb4f52e2008-11-06 03:35:07 +00001273 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
David Goodwin5d598aa2009-08-19 18:00:44 +00001274 IIC_iMAC16, !strconcat(opc, "bt"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001275 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001276 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001277 Requires<[IsARM, HasV5TE]> {
1278 let Inst{5} = 0;
1279 let Inst{6} = 1;
1280 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001281
Evan Chengeb4f52e2008-11-06 03:35:07 +00001282 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
David Goodwin5d598aa2009-08-19 18:00:44 +00001283 IIC_iMAC16, !strconcat(opc, "tb"), " $dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001284 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001285 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001286 Requires<[IsARM, HasV5TE]> {
1287 let Inst{5} = 1;
1288 let Inst{6} = 0;
1289 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001290
Evan Chengeb4f52e2008-11-06 03:35:07 +00001291 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
David Goodwin5d598aa2009-08-19 18:00:44 +00001292 IIC_iMAC16, !strconcat(opc, "tt"), " $dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001293 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
1294 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001295 Requires<[IsARM, HasV5TE]> {
1296 let Inst{5} = 1;
1297 let Inst{6} = 1;
1298 }
Evan Chenga8e29892007-01-19 07:51:42 +00001299
Evan Chengeb4f52e2008-11-06 03:35:07 +00001300 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
David Goodwin5d598aa2009-08-19 18:00:44 +00001301 IIC_iMAC16, !strconcat(opc, "wb"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001302 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001303 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001304 Requires<[IsARM, HasV5TE]> {
1305 let Inst{5} = 0;
1306 let Inst{6} = 0;
1307 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001308
Evan Chengeb4f52e2008-11-06 03:35:07 +00001309 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
David Goodwin5d598aa2009-08-19 18:00:44 +00001310 IIC_iMAC16, !strconcat(opc, "wt"), " $dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00001311 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001312 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001313 Requires<[IsARM, HasV5TE]> {
1314 let Inst{5} = 0;
1315 let Inst{6} = 1;
1316 }
Rafael Espindola70673a12006-10-18 16:20:57 +00001317}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00001318
Raul Herbster37fb5b12007-08-30 23:25:47 +00001319defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1320defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00001321
Evan Chenga8e29892007-01-19 07:51:42 +00001322// TODO: Halfword multiple accumulate long: SMLAL<x><y>
1323// TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
Rafael Espindola42b62f32006-10-13 13:14:59 +00001324
Evan Chenga8e29892007-01-19 07:51:42 +00001325//===----------------------------------------------------------------------===//
1326// Misc. Arithmetic Instructions.
1327//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00001328
David Goodwin5d598aa2009-08-19 18:00:44 +00001329def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng44bec522007-05-15 01:29:07 +00001330 "clz", " $dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00001331 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
1332 let Inst{7-4} = 0b0001;
1333 let Inst{11-8} = 0b1111;
1334 let Inst{19-16} = 0b1111;
1335}
Rafael Espindola199dd672006-10-17 13:13:23 +00001336
David Goodwin5d598aa2009-08-19 18:00:44 +00001337def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng44bec522007-05-15 01:29:07 +00001338 "rev", " $dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00001339 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
1340 let Inst{7-4} = 0b0011;
1341 let Inst{11-8} = 0b1111;
1342 let Inst{19-16} = 0b1111;
1343}
Rafael Espindola199dd672006-10-17 13:13:23 +00001344
David Goodwin5d598aa2009-08-19 18:00:44 +00001345def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng44bec522007-05-15 01:29:07 +00001346 "rev16", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001347 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001348 (or (and (srl GPR:$src, (i32 8)), 0xFF),
1349 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
1350 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
1351 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001352 Requires<[IsARM, HasV6]> {
1353 let Inst{7-4} = 0b1011;
1354 let Inst{11-8} = 0b1111;
1355 let Inst{19-16} = 0b1111;
1356}
Rafael Espindola27185192006-09-29 21:20:16 +00001357
David Goodwin5d598aa2009-08-19 18:00:44 +00001358def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng44bec522007-05-15 01:29:07 +00001359 "revsh", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001360 [(set GPR:$dst,
1361 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001362 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
1363 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001364 Requires<[IsARM, HasV6]> {
1365 let Inst{7-4} = 0b1011;
1366 let Inst{11-8} = 0b1111;
1367 let Inst{19-16} = 0b1111;
1368}
Rafael Espindola27185192006-09-29 21:20:16 +00001369
Evan Cheng8b59db32008-11-07 01:41:35 +00001370def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
1371 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
David Goodwin5d598aa2009-08-19 18:00:44 +00001372 IIC_iALUsi, "pkhbt", " $dst, $src1, $src2, LSL $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001373 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
1374 (and (shl GPR:$src2, (i32 imm:$shamt)),
1375 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001376 Requires<[IsARM, HasV6]> {
1377 let Inst{6-4} = 0b001;
1378}
Rafael Espindola27185192006-09-29 21:20:16 +00001379
Evan Chenga8e29892007-01-19 07:51:42 +00001380// Alternate cases for PKHBT where identities eliminate some nodes.
1381def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
1382 (PKHBT GPR:$src1, GPR:$src2, 0)>;
1383def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
1384 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00001385
Rafael Espindolaa2845842006-10-05 16:48:49 +00001386
Evan Cheng8b59db32008-11-07 01:41:35 +00001387def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
1388 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
David Goodwin5d598aa2009-08-19 18:00:44 +00001389 IIC_iALUsi, "pkhtb", " $dst, $src1, $src2, ASR $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001390 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
1391 (and (sra GPR:$src2, imm16_31:$shamt),
Evan Cheng8b59db32008-11-07 01:41:35 +00001392 0xFFFF)))]>, Requires<[IsARM, HasV6]> {
1393 let Inst{6-4} = 0b101;
1394}
Rafael Espindola9e071f02006-10-02 19:30:56 +00001395
Evan Chenga8e29892007-01-19 07:51:42 +00001396// Alternate cases for PKHTB where identities eliminate some nodes. Note that
1397// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001398def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
Evan Chenga8e29892007-01-19 07:51:42 +00001399 (PKHTB GPR:$src1, GPR:$src2, 16)>;
1400def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
1401 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
1402 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001403
Evan Chenga8e29892007-01-19 07:51:42 +00001404//===----------------------------------------------------------------------===//
1405// Comparison Instructions...
1406//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001407
Jim Grosbach26421962008-10-14 20:36:24 +00001408defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001409 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +00001410defm CMN : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001411 BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001412
Evan Chenga8e29892007-01-19 07:51:42 +00001413// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00001414defm TST : AI1_cmp_irs<0b1000, "tst",
David Goodwinc0309b42009-06-29 15:33:01 +00001415 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00001416defm TEQ : AI1_cmp_irs<0b1001, "teq",
David Goodwinc0309b42009-06-29 15:33:01 +00001417 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001418
David Goodwinc0309b42009-06-29 15:33:01 +00001419defm CMPz : AI1_cmp_irs<0b1010, "cmp",
1420 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
1421defm CMNz : AI1_cmp_irs<0b1011, "cmn",
1422 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001423
1424def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
1425 (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001426
David Goodwinc0309b42009-06-29 15:33:01 +00001427def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001428 (CMNri GPR:$src, so_imm_neg:$imm)>;
1429
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001430
Evan Chenga8e29892007-01-19 07:51:42 +00001431// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00001432// FIXME: should be able to write a pattern for ARMcmov, but can't use
1433// a two-value operand where a dag node expects two operands. :(
Evan Chengd87293c2008-11-06 08:47:38 +00001434def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
David Goodwin5d598aa2009-08-19 18:00:44 +00001435 IIC_iCMOVr, "mov", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001436 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Chengd87293c2008-11-06 08:47:38 +00001437 RegConstraint<"$false = $dst">, UnaryDP;
Rafael Espindola493a7fc2006-10-10 20:38:57 +00001438
Evan Chengd87293c2008-11-06 08:47:38 +00001439def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001440 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Chengedda31c2008-11-05 18:35:52 +00001441 "mov", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001442 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Chengedda31c2008-11-05 18:35:52 +00001443 RegConstraint<"$false = $dst">, UnaryDP;
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00001444
Evan Chengd87293c2008-11-06 08:47:38 +00001445def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001446 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Chengedda31c2008-11-05 18:35:52 +00001447 "mov", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001448 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00001449 RegConstraint<"$false = $dst">, UnaryDP {
1450 let Inst{25} = 1;
1451}
Rafael Espindolad9ae7782006-10-07 13:46:42 +00001452
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00001453
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001454//===----------------------------------------------------------------------===//
1455// TLS Instructions
1456//
1457
1458// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00001459let isCall = 1,
1460 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001461 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Chengdcc50a42007-05-18 01:53:54 +00001462 "bl __aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001463 [(set R0, ARMthread_pointer)]>;
1464}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00001465
Evan Chenga8e29892007-01-19 07:51:42 +00001466//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00001467// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00001468// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00001469// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00001470// Since by its nature we may be coming from some other function to get
1471// here, and we're using the stack frame for the containing function to
1472// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00001473// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00001474// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00001475// except for our own input by listing the relevant registers in Defs. By
1476// doing so, we also cause the prologue/epilogue code to actively preserve
1477// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0e0da732009-05-12 23:59:14 +00001478let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00001479 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
1480 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00001481 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Evan Cheng756da122009-07-22 06:46:53 +00001482 D31 ] in {
Jim Grosbachf9570122009-05-14 00:46:35 +00001483 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001484 AddrModeNone, SizeSpecial, IndexModeNone,
1485 Pseudo, NoItinerary,
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001486 "str sp, [$src, #+8] @ eh_setjmp begin\n\t"
Jim Grosbach378756c2009-08-12 15:21:13 +00001487 "add r12, pc, #8\n\t"
1488 "str r12, [$src, #+4]\n\t"
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001489 "mov r0, #0\n\t"
1490 "add pc, pc, #0\n\t"
Jim Grosbach8db5cce2009-08-13 15:12:16 +00001491 "mov r0, #1 @ eh_setjmp end", "",
Jim Grosbachf9570122009-05-14 00:46:35 +00001492 [(set R0, (ARMeh_sjlj_setjmp GPR:$src))]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00001493}
1494
1495//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001496// Non-Instruction Patterns
1497//
Rafael Espindola5aca9272006-10-07 14:03:39 +00001498
Evan Chenga8e29892007-01-19 07:51:42 +00001499// ConstantPool, GlobalAddress, and JumpTable
1500def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>;
1501def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
1502def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
Evan Chengc70d1842007-03-20 08:11:30 +00001503 (LEApcrelJT tjumptable:$dst, imm:$id)>;
Rafael Espindola5aca9272006-10-07 14:03:39 +00001504
Evan Chenga8e29892007-01-19 07:51:42 +00001505// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00001506
Evan Chenga8e29892007-01-19 07:51:42 +00001507// Two piece so_imms.
Dan Gohmand45eddd2007-06-26 00:48:07 +00001508let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001509def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
David Goodwin5d598aa2009-08-19 18:00:44 +00001510 Pseudo, IIC_iMOVi,
Evan Cheng44bec522007-05-15 01:29:07 +00001511 "mov", " $dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00001512 [(set GPR:$dst, so_imm2part:$src)]>,
1513 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00001514
Evan Chenga8e29892007-01-19 07:51:42 +00001515def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00001516 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1517 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00001518def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00001519 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1520 (so_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00001521
Evan Cheng5adb66a2009-09-28 09:14:39 +00001522// 32-bit immediate using movw + movt.
1523// This is a single pseudo instruction to make it re-materializable. Remove
1524// when we can do generalized remat.
1525let isReMaterializable = 1 in
1526def MOVi32imm : AI1x2<(outs GPR:$dst), (ins i32imm:$src), Pseudo, IIC_iMOVi,
1527 "movw", " $dst, ${src:lo16}\n\tmovt${p} $dst, ${src:hi16}",
1528 [(set GPR:$dst, (i32 imm:$src))]>,
1529 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001530
Evan Chenga8e29892007-01-19 07:51:42 +00001531// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00001532
Rafael Espindola24357862006-10-19 17:05:03 +00001533
Evan Chenga8e29892007-01-19 07:51:42 +00001534// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00001535def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001536 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001537def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001538 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00001539
Evan Chenga8e29892007-01-19 07:51:42 +00001540// zextload i1 -> zextload i8
1541def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00001542
Evan Chenga8e29892007-01-19 07:51:42 +00001543// extload -> zextload
1544def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1545def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1546def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00001547
Evan Cheng83b5cf02008-11-05 23:22:34 +00001548def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
1549def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
1550
Evan Cheng34b12d22007-01-19 20:27:35 +00001551// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001552def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1553 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001554 (SMULBB GPR:$a, GPR:$b)>;
1555def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
1556 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001557def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1558 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001559 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001560def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001561 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001562def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
1563 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001564 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001565def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00001566 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001567def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
1568 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001569 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001570def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001571 (SMULWB GPR:$a, GPR:$b)>;
1572
1573def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001574 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1575 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001576 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1577def : ARMV5TEPat<(add GPR:$acc,
1578 (mul sext_16_node:$a, sext_16_node:$b)),
1579 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1580def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001581 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1582 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001583 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1584def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001585 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001586 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1587def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001588 (mul (sra GPR:$a, (i32 16)),
1589 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001590 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1591def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001592 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001593 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1594def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001595 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
1596 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001597 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1598def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001599 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001600 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1601
Evan Chenga8e29892007-01-19 07:51:42 +00001602//===----------------------------------------------------------------------===//
1603// Thumb Support
1604//
1605
1606include "ARMInstrThumb.td"
1607
1608//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001609// Thumb2 Support
1610//
1611
1612include "ARMInstrThumb2.td"
1613
1614//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001615// Floating Point Support
1616//
1617
1618include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00001619
1620//===----------------------------------------------------------------------===//
1621// Advanced SIMD (NEON) Support
1622//
1623
1624include "ARMInstrNEON.td"