blob: 5650e3d01fa3edc44a37dfa3dab816056cfa60ca [file] [log] [blame]
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +00001//===-- llvm/CodeGen/VirtRegMap.cpp - Virtual Register Map ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Chris Lattner8c4d88d2004-09-30 01:54:45 +000010// This file implements the VirtRegMap class.
11//
12// It also contains implementations of the the Spiller interface, which, given a
13// virtual register map and a machine function, eliminates all virtual
14// references by replacing them with physical register references - adding spill
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000015// code as necessary.
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000016//
17//===----------------------------------------------------------------------===//
18
Chris Lattner8c4d88d2004-09-30 01:54:45 +000019#define DEBUG_TYPE "spiller"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000020#include "VirtRegMap.h"
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000021#include "llvm/Function.h"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner8c4d88d2004-09-30 01:54:45 +000023#include "llvm/CodeGen/MachineFunction.h"
24#include "llvm/CodeGen/SSARegMap.h"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000025#include "llvm/Target/TargetMachine.h"
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000026#include "llvm/Target/TargetInstrInfo.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000027#include "llvm/Support/CommandLine.h"
28#include "llvm/Support/Debug.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000029#include "llvm/Support/Compiler.h"
Evan Cheng957840b2007-02-21 02:22:03 +000030#include "llvm/ADT/BitVector.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000031#include "llvm/ADT/Statistic.h"
32#include "llvm/ADT/STLExtras.h"
Chris Lattner08a4d5a2007-01-23 00:59:48 +000033#include "llvm/ADT/SmallSet.h"
Chris Lattner27f29162004-10-26 15:35:58 +000034#include <algorithm>
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000035using namespace llvm;
36
Chris Lattnercd3245a2006-12-19 22:41:21 +000037STATISTIC(NumSpills, "Number of register spills");
Evan Cheng2638e1a2007-03-20 08:13:50 +000038STATISTIC(NumReMats, "Number of re-materialization");
Evan Chengb6ca4b32007-08-14 23:25:37 +000039STATISTIC(NumDRM , "Number of re-materializable defs elided");
Chris Lattnercd3245a2006-12-19 22:41:21 +000040STATISTIC(NumStores, "Number of stores added");
41STATISTIC(NumLoads , "Number of loads added");
42STATISTIC(NumReused, "Number of values reused");
43STATISTIC(NumDSE , "Number of dead stores elided");
44STATISTIC(NumDCE , "Number of copies elided");
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000045
Chris Lattnercd3245a2006-12-19 22:41:21 +000046namespace {
Chris Lattner8c4d88d2004-09-30 01:54:45 +000047 enum SpillerName { simple, local };
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +000048
Andrew Lenharthed41f1b2006-07-20 17:28:38 +000049 static cl::opt<SpillerName>
Chris Lattner8c4d88d2004-09-30 01:54:45 +000050 SpillerOpt("spiller",
Chris Lattner7fb64342004-10-01 19:04:51 +000051 cl::desc("Spiller to use: (default: local)"),
Chris Lattner8c4d88d2004-09-30 01:54:45 +000052 cl::Prefix,
53 cl::values(clEnumVal(simple, " simple spiller"),
54 clEnumVal(local, " local spiller"),
55 clEnumValEnd),
Chris Lattner7fb64342004-10-01 19:04:51 +000056 cl::init(local));
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000057}
58
Chris Lattner8c4d88d2004-09-30 01:54:45 +000059//===----------------------------------------------------------------------===//
60// VirtRegMap implementation
61//===----------------------------------------------------------------------===//
62
Chris Lattner29268692006-09-05 02:12:02 +000063VirtRegMap::VirtRegMap(MachineFunction &mf)
64 : TII(*mf.getTarget().getInstrInfo()), MF(mf),
Evan Cheng2638e1a2007-03-20 08:13:50 +000065 Virt2PhysMap(NO_PHYS_REG), Virt2StackSlotMap(NO_STACK_SLOT),
Evan Cheng81a03822007-11-17 00:40:40 +000066 Virt2ReMatIdMap(NO_STACK_SLOT), Virt2SplitMap(0),
67 ReMatMap(NULL), ReMatId(MAX_STACK_SLOT+1) {
Chris Lattner29268692006-09-05 02:12:02 +000068 grow();
69}
70
Chris Lattner8c4d88d2004-09-30 01:54:45 +000071void VirtRegMap::grow() {
Evan Cheng549f27d32007-08-13 23:45:17 +000072 unsigned LastVirtReg = MF.getSSARegMap()->getLastVirtReg();
73 Virt2PhysMap.grow(LastVirtReg);
74 Virt2StackSlotMap.grow(LastVirtReg);
75 Virt2ReMatIdMap.grow(LastVirtReg);
Evan Cheng81a03822007-11-17 00:40:40 +000076 Virt2SplitMap.grow(LastVirtReg);
Evan Cheng549f27d32007-08-13 23:45:17 +000077 ReMatMap.grow(LastVirtReg);
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000078}
79
Chris Lattner8c4d88d2004-09-30 01:54:45 +000080int VirtRegMap::assignVirt2StackSlot(unsigned virtReg) {
81 assert(MRegisterInfo::isVirtualRegister(virtReg));
Chris Lattner7f690e62004-09-30 02:15:18 +000082 assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT &&
Chris Lattner8c4d88d2004-09-30 01:54:45 +000083 "attempt to assign stack slot to already spilled register");
Chris Lattner7f690e62004-09-30 02:15:18 +000084 const TargetRegisterClass* RC = MF.getSSARegMap()->getRegClass(virtReg);
85 int frameIndex = MF.getFrameInfo()->CreateStackObject(RC->getSize(),
86 RC->getAlignment());
87 Virt2StackSlotMap[virtReg] = frameIndex;
Chris Lattner8c4d88d2004-09-30 01:54:45 +000088 ++NumSpills;
89 return frameIndex;
90}
91
92void VirtRegMap::assignVirt2StackSlot(unsigned virtReg, int frameIndex) {
93 assert(MRegisterInfo::isVirtualRegister(virtReg));
Chris Lattner7f690e62004-09-30 02:15:18 +000094 assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT &&
Chris Lattner8c4d88d2004-09-30 01:54:45 +000095 "attempt to assign stack slot to already spilled register");
Evan Cheng91935142007-04-04 07:40:01 +000096 assert((frameIndex >= 0 ||
97 (frameIndex >= MF.getFrameInfo()->getObjectIndexBegin())) &&
98 "illegal fixed frame index");
Chris Lattner7f690e62004-09-30 02:15:18 +000099 Virt2StackSlotMap[virtReg] = frameIndex;
Alkis Evlogimenos38af59a2004-05-29 20:38:05 +0000100}
101
Evan Cheng2638e1a2007-03-20 08:13:50 +0000102int VirtRegMap::assignVirtReMatId(unsigned virtReg) {
103 assert(MRegisterInfo::isVirtualRegister(virtReg));
Evan Cheng549f27d32007-08-13 23:45:17 +0000104 assert(Virt2ReMatIdMap[virtReg] == NO_STACK_SLOT &&
Evan Cheng2638e1a2007-03-20 08:13:50 +0000105 "attempt to assign re-mat id to already spilled register");
Evan Cheng549f27d32007-08-13 23:45:17 +0000106 Virt2ReMatIdMap[virtReg] = ReMatId;
Evan Cheng2638e1a2007-03-20 08:13:50 +0000107 return ReMatId++;
108}
109
Evan Cheng549f27d32007-08-13 23:45:17 +0000110void VirtRegMap::assignVirtReMatId(unsigned virtReg, int id) {
111 assert(MRegisterInfo::isVirtualRegister(virtReg));
112 assert(Virt2ReMatIdMap[virtReg] == NO_STACK_SLOT &&
113 "attempt to assign re-mat id to already spilled register");
114 Virt2ReMatIdMap[virtReg] = id;
115}
116
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000117void VirtRegMap::virtFolded(unsigned VirtReg, MachineInstr *OldMI,
Evan Chengaee4af62007-12-02 08:30:39 +0000118 MachineInstr *NewMI, ModRef MRInfo) {
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000119 // Move previous memory references folded to new instruction.
120 MI2VirtMapTy::iterator IP = MI2VirtMap.lower_bound(NewMI);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000121 for (MI2VirtMapTy::iterator I = MI2VirtMap.lower_bound(OldMI),
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000122 E = MI2VirtMap.end(); I != E && I->first == OldMI; ) {
123 MI2VirtMap.insert(IP, std::make_pair(NewMI, I->second));
Chris Lattnerdbea9732004-09-30 16:35:08 +0000124 MI2VirtMap.erase(I++);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000125 }
Chris Lattnerdbea9732004-09-30 16:35:08 +0000126
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000127 // add new memory reference
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000128 MI2VirtMap.insert(IP, std::make_pair(NewMI, std::make_pair(VirtReg, MRInfo)));
Alkis Evlogimenos5f375022004-03-01 20:05:10 +0000129}
130
Evan Cheng7f566252007-10-13 02:50:24 +0000131void VirtRegMap::virtFolded(unsigned VirtReg, MachineInstr *MI, ModRef MRInfo) {
132 MI2VirtMapTy::iterator IP = MI2VirtMap.lower_bound(MI);
133 MI2VirtMap.insert(IP, std::make_pair(MI, std::make_pair(VirtReg, MRInfo)));
134}
135
Chris Lattner7f690e62004-09-30 02:15:18 +0000136void VirtRegMap::print(std::ostream &OS) const {
137 const MRegisterInfo* MRI = MF.getTarget().getRegisterInfo();
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +0000138
Chris Lattner7f690e62004-09-30 02:15:18 +0000139 OS << "********** REGISTER MAP **********\n";
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000140 for (unsigned i = MRegisterInfo::FirstVirtualRegister,
Chris Lattner7f690e62004-09-30 02:15:18 +0000141 e = MF.getSSARegMap()->getLastVirtReg(); i <= e; ++i) {
142 if (Virt2PhysMap[i] != (unsigned)VirtRegMap::NO_PHYS_REG)
143 OS << "[reg" << i << " -> " << MRI->getName(Virt2PhysMap[i]) << "]\n";
Misha Brukmanedf128a2005-04-21 22:36:52 +0000144
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000145 }
146
147 for (unsigned i = MRegisterInfo::FirstVirtualRegister,
Chris Lattner7f690e62004-09-30 02:15:18 +0000148 e = MF.getSSARegMap()->getLastVirtReg(); i <= e; ++i)
149 if (Virt2StackSlotMap[i] != VirtRegMap::NO_STACK_SLOT)
150 OS << "[reg" << i << " -> fi#" << Virt2StackSlotMap[i] << "]\n";
151 OS << '\n';
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +0000152}
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000153
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000154void VirtRegMap::dump() const {
Bill Wendling5c7e3262006-12-17 05:15:13 +0000155 print(DOUT);
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000156}
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000157
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000158
159//===----------------------------------------------------------------------===//
160// Simple Spiller Implementation
161//===----------------------------------------------------------------------===//
162
163Spiller::~Spiller() {}
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000164
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000165namespace {
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000166 struct VISIBILITY_HIDDEN SimpleSpiller : public Spiller {
Chris Lattner35f27052006-05-01 21:16:03 +0000167 bool runOnMachineFunction(MachineFunction& mf, VirtRegMap &VRM);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000168 };
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000169}
170
Chris Lattner35f27052006-05-01 21:16:03 +0000171bool SimpleSpiller::runOnMachineFunction(MachineFunction &MF, VirtRegMap &VRM) {
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000172 DOUT << "********** REWRITE MACHINE CODE **********\n";
173 DOUT << "********** Function: " << MF.getFunction()->getName() << '\n';
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000174 const TargetMachine &TM = MF.getTarget();
175 const MRegisterInfo &MRI = *TM.getRegisterInfo();
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000176
Chris Lattner4ea1b822004-09-30 02:33:48 +0000177 // LoadedRegs - Keep track of which vregs are loaded, so that we only load
178 // each vreg once (in the case where a spilled vreg is used by multiple
179 // operands). This is always smaller than the number of operands to the
180 // current machine instr, so it should be small.
181 std::vector<unsigned> LoadedRegs;
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000182
Chris Lattner0fc27cc2004-09-30 02:59:33 +0000183 for (MachineFunction::iterator MBBI = MF.begin(), E = MF.end();
184 MBBI != E; ++MBBI) {
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000185 DOUT << MBBI->getBasicBlock()->getName() << ":\n";
Chris Lattner0fc27cc2004-09-30 02:59:33 +0000186 MachineBasicBlock &MBB = *MBBI;
187 for (MachineBasicBlock::iterator MII = MBB.begin(),
188 E = MBB.end(); MII != E; ++MII) {
189 MachineInstr &MI = *MII;
190 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
Chris Lattner7fb64342004-10-01 19:04:51 +0000191 MachineOperand &MO = MI.getOperand(i);
Chris Lattner886dd912005-04-04 21:35:34 +0000192 if (MO.isRegister() && MO.getReg())
193 if (MRegisterInfo::isVirtualRegister(MO.getReg())) {
194 unsigned VirtReg = MO.getReg();
195 unsigned PhysReg = VRM.getPhys(VirtReg);
Evan Cheng549f27d32007-08-13 23:45:17 +0000196 if (!VRM.isAssignedReg(VirtReg)) {
Chris Lattner886dd912005-04-04 21:35:34 +0000197 int StackSlot = VRM.getStackSlot(VirtReg);
Chris Lattnerbf9716b2005-09-30 01:29:00 +0000198 const TargetRegisterClass* RC =
199 MF.getSSARegMap()->getRegClass(VirtReg);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000200
Chris Lattner886dd912005-04-04 21:35:34 +0000201 if (MO.isUse() &&
202 std::find(LoadedRegs.begin(), LoadedRegs.end(), VirtReg)
203 == LoadedRegs.end()) {
Chris Lattnerbf9716b2005-09-30 01:29:00 +0000204 MRI.loadRegFromStackSlot(MBB, &MI, PhysReg, StackSlot, RC);
Chris Lattner886dd912005-04-04 21:35:34 +0000205 LoadedRegs.push_back(VirtReg);
206 ++NumLoads;
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000207 DOUT << '\t' << *prior(MII);
Chris Lattner886dd912005-04-04 21:35:34 +0000208 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000209
Chris Lattner886dd912005-04-04 21:35:34 +0000210 if (MO.isDef()) {
Chris Lattnerbf9716b2005-09-30 01:29:00 +0000211 MRI.storeRegToStackSlot(MBB, next(MII), PhysReg, StackSlot, RC);
Chris Lattner886dd912005-04-04 21:35:34 +0000212 ++NumStores;
213 }
Chris Lattner0fc27cc2004-09-30 02:59:33 +0000214 }
Evan Cheng6c087e52007-04-25 22:13:27 +0000215 MF.setPhysRegUsed(PhysReg);
Chris Lattnere53f4a02006-05-04 17:52:23 +0000216 MI.getOperand(i).setReg(PhysReg);
Chris Lattner886dd912005-04-04 21:35:34 +0000217 } else {
Evan Cheng6c087e52007-04-25 22:13:27 +0000218 MF.setPhysRegUsed(MO.getReg());
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000219 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000220 }
Chris Lattner886dd912005-04-04 21:35:34 +0000221
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000222 DOUT << '\t' << MI;
Chris Lattner4ea1b822004-09-30 02:33:48 +0000223 LoadedRegs.clear();
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000224 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000225 }
226 return true;
227}
228
229//===----------------------------------------------------------------------===//
230// Local Spiller Implementation
231//===----------------------------------------------------------------------===//
232
233namespace {
Evan Cheng66f71632007-10-19 21:23:22 +0000234 class AvailableSpills;
235
Chris Lattner7fb64342004-10-01 19:04:51 +0000236 /// LocalSpiller - This spiller does a simple pass over the machine basic
237 /// block to attempt to keep spills in registers as much as possible for
238 /// blocks that have low register pressure (the vreg may be spilled due to
239 /// register pressure in other blocks).
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000240 class VISIBILITY_HIDDEN LocalSpiller : public Spiller {
Evan Cheng32dfbea2007-10-12 08:50:34 +0000241 SSARegMap *RegMap;
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000242 const MRegisterInfo *MRI;
Chris Lattner7fb64342004-10-01 19:04:51 +0000243 const TargetInstrInfo *TII;
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000244 public:
Chris Lattner35f27052006-05-01 21:16:03 +0000245 bool runOnMachineFunction(MachineFunction &MF, VirtRegMap &VRM) {
Evan Cheng32dfbea2007-10-12 08:50:34 +0000246 RegMap = MF.getSSARegMap();
Chris Lattner7fb64342004-10-01 19:04:51 +0000247 MRI = MF.getTarget().getRegisterInfo();
248 TII = MF.getTarget().getInstrInfo();
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000249 DOUT << "\n**** Local spiller rewriting function '"
250 << MF.getFunction()->getName() << "':\n";
David Greene04fa32f2007-09-06 16:36:39 +0000251 DOUT << "**** Machine Instrs (NOTE! Does not include spills and reloads!) ****\n";
252 DEBUG(MF.dump());
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000253
Chris Lattner7fb64342004-10-01 19:04:51 +0000254 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
255 MBB != E; ++MBB)
Evan Cheng549f27d32007-08-13 23:45:17 +0000256 RewriteMBB(*MBB, VRM);
David Greene04fa32f2007-09-06 16:36:39 +0000257
258 DOUT << "**** Post Machine Instrs ****\n";
259 DEBUG(MF.dump());
260
Chris Lattner7fb64342004-10-01 19:04:51 +0000261 return true;
262 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000263 private:
Evan Cheng66f71632007-10-19 21:23:22 +0000264 bool PrepForUnfoldOpti(MachineBasicBlock &MBB,
265 MachineBasicBlock::iterator &MII,
266 std::vector<MachineInstr*> &MaybeDeadStores,
267 AvailableSpills &Spills, BitVector &RegKills,
268 std::vector<MachineOperand*> &KillOps,
269 VirtRegMap &VRM);
Evan Cheng81a03822007-11-17 00:40:40 +0000270 void SpillRegToStackSlot(MachineBasicBlock &MBB,
271 MachineBasicBlock::iterator &MII,
272 int Idx, unsigned PhysReg, int StackSlot,
273 const TargetRegisterClass *RC,
274 MachineInstr *&LastStore,
275 AvailableSpills &Spills,
276 SmallSet<MachineInstr*, 4> &ReMatDefs,
277 BitVector &RegKills,
278 std::vector<MachineOperand*> &KillOps,
Evan Chenge4b39002007-12-03 21:31:55 +0000279 VirtRegMap &VRM);
Evan Cheng549f27d32007-08-13 23:45:17 +0000280 void RewriteMBB(MachineBasicBlock &MBB, VirtRegMap &VRM);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000281 };
282}
283
Chris Lattner66cf80f2006-02-03 23:13:58 +0000284/// AvailableSpills - As the local spiller is scanning and rewriting an MBB from
Evan Cheng549f27d32007-08-13 23:45:17 +0000285/// top down, keep track of which spills slots or remat are available in each
286/// register.
Chris Lattner593c9582006-02-03 23:28:46 +0000287///
288/// Note that not all physregs are created equal here. In particular, some
289/// physregs are reloads that we are allowed to clobber or ignore at any time.
290/// Other physregs are values that the register allocated program is using that
291/// we cannot CHANGE, but we can read if we like. We keep track of this on a
Evan Cheng549f27d32007-08-13 23:45:17 +0000292/// per-stack-slot / remat id basis as the low bit in the value of the
293/// SpillSlotsAvailable entries. The predicate 'canClobberPhysReg()' checks
294/// this bit and addAvailable sets it if.
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000295namespace {
296class VISIBILITY_HIDDEN AvailableSpills {
Chris Lattner66cf80f2006-02-03 23:13:58 +0000297 const MRegisterInfo *MRI;
298 const TargetInstrInfo *TII;
299
Evan Cheng549f27d32007-08-13 23:45:17 +0000300 // SpillSlotsOrReMatsAvailable - This map keeps track of all of the spilled
301 // or remat'ed virtual register values that are still available, due to being
302 // loaded or stored to, but not invalidated yet.
303 std::map<int, unsigned> SpillSlotsOrReMatsAvailable;
Chris Lattner66cf80f2006-02-03 23:13:58 +0000304
Evan Cheng549f27d32007-08-13 23:45:17 +0000305 // PhysRegsAvailable - This is the inverse of SpillSlotsOrReMatsAvailable,
306 // indicating which stack slot values are currently held by a physreg. This
307 // is used to invalidate entries in SpillSlotsOrReMatsAvailable when a
308 // physreg is modified.
Chris Lattner66cf80f2006-02-03 23:13:58 +0000309 std::multimap<unsigned, int> PhysRegsAvailable;
310
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000311 void disallowClobberPhysRegOnly(unsigned PhysReg);
312
Chris Lattner66cf80f2006-02-03 23:13:58 +0000313 void ClobberPhysRegOnly(unsigned PhysReg);
314public:
315 AvailableSpills(const MRegisterInfo *mri, const TargetInstrInfo *tii)
316 : MRI(mri), TII(tii) {
317 }
318
Evan Cheng91e23902007-02-23 01:13:26 +0000319 const MRegisterInfo *getRegInfo() const { return MRI; }
320
Evan Cheng549f27d32007-08-13 23:45:17 +0000321 /// getSpillSlotOrReMatPhysReg - If the specified stack slot or remat is
322 /// available in a physical register, return that PhysReg, otherwise
323 /// return 0.
324 unsigned getSpillSlotOrReMatPhysReg(int Slot) const {
325 std::map<int, unsigned>::const_iterator I =
326 SpillSlotsOrReMatsAvailable.find(Slot);
327 if (I != SpillSlotsOrReMatsAvailable.end()) {
Evan Chengb9591c62007-07-11 08:47:44 +0000328 return I->second >> 1; // Remove the CanClobber bit.
Evan Cheng91e23902007-02-23 01:13:26 +0000329 }
Chris Lattner66cf80f2006-02-03 23:13:58 +0000330 return 0;
331 }
Evan Chengde4e9422007-02-25 09:51:27 +0000332
Evan Cheng549f27d32007-08-13 23:45:17 +0000333 /// addAvailable - Mark that the specified stack slot / remat is available in
334 /// the specified physreg. If CanClobber is true, the physreg can be modified
335 /// at any time without changing the semantics of the program.
336 void addAvailable(int SlotOrReMat, MachineInstr *MI, unsigned Reg,
Evan Cheng91e23902007-02-23 01:13:26 +0000337 bool CanClobber = true) {
Chris Lattner86662492006-02-03 23:50:46 +0000338 // If this stack slot is thought to be available in some other physreg,
339 // remove its record.
Evan Cheng549f27d32007-08-13 23:45:17 +0000340 ModifyStackSlotOrReMat(SlotOrReMat);
Chris Lattner86662492006-02-03 23:50:46 +0000341
Evan Cheng549f27d32007-08-13 23:45:17 +0000342 PhysRegsAvailable.insert(std::make_pair(Reg, SlotOrReMat));
Evan Cheng90a43c32007-08-15 20:20:34 +0000343 SpillSlotsOrReMatsAvailable[SlotOrReMat]= (Reg << 1) | (unsigned)CanClobber;
Chris Lattner66cf80f2006-02-03 23:13:58 +0000344
Evan Cheng549f27d32007-08-13 23:45:17 +0000345 if (SlotOrReMat > VirtRegMap::MAX_STACK_SLOT)
346 DOUT << "Remembering RM#" << SlotOrReMat-VirtRegMap::MAX_STACK_SLOT-1;
Evan Cheng2638e1a2007-03-20 08:13:50 +0000347 else
Evan Cheng549f27d32007-08-13 23:45:17 +0000348 DOUT << "Remembering SS#" << SlotOrReMat;
Evan Cheng2638e1a2007-03-20 08:13:50 +0000349 DOUT << " in physreg " << MRI->getName(Reg) << "\n";
Chris Lattner66cf80f2006-02-03 23:13:58 +0000350 }
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000351
Chris Lattner593c9582006-02-03 23:28:46 +0000352 /// canClobberPhysReg - Return true if the spiller is allowed to change the
353 /// value of the specified stackslot register if it desires. The specified
354 /// stack slot must be available in a physreg for this query to make sense.
Evan Cheng549f27d32007-08-13 23:45:17 +0000355 bool canClobberPhysReg(int SlotOrReMat) const {
Evan Cheng90a43c32007-08-15 20:20:34 +0000356 assert(SpillSlotsOrReMatsAvailable.count(SlotOrReMat) &&
357 "Value not available!");
Evan Cheng549f27d32007-08-13 23:45:17 +0000358 return SpillSlotsOrReMatsAvailable.find(SlotOrReMat)->second & 1;
Chris Lattner593c9582006-02-03 23:28:46 +0000359 }
Chris Lattner66cf80f2006-02-03 23:13:58 +0000360
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000361 /// disallowClobberPhysReg - Unset the CanClobber bit of the specified
362 /// stackslot register. The register is still available but is no longer
363 /// allowed to be modifed.
364 void disallowClobberPhysReg(unsigned PhysReg);
365
Chris Lattner66cf80f2006-02-03 23:13:58 +0000366 /// ClobberPhysReg - This is called when the specified physreg changes
Evan Cheng66f71632007-10-19 21:23:22 +0000367 /// value. We use this to invalidate any info about stuff that lives in
Chris Lattner66cf80f2006-02-03 23:13:58 +0000368 /// it and any of its aliases.
369 void ClobberPhysReg(unsigned PhysReg);
370
Evan Cheng90a43c32007-08-15 20:20:34 +0000371 /// ModifyStackSlotOrReMat - This method is called when the value in a stack
372 /// slot changes. This removes information about which register the previous
373 /// value for this slot lives in (as the previous value is dead now).
Evan Cheng549f27d32007-08-13 23:45:17 +0000374 void ModifyStackSlotOrReMat(int SlotOrReMat);
Chris Lattner66cf80f2006-02-03 23:13:58 +0000375};
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000376}
Chris Lattner66cf80f2006-02-03 23:13:58 +0000377
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000378/// disallowClobberPhysRegOnly - Unset the CanClobber bit of the specified
379/// stackslot register. The register is still available but is no longer
380/// allowed to be modifed.
381void AvailableSpills::disallowClobberPhysRegOnly(unsigned PhysReg) {
382 std::multimap<unsigned, int>::iterator I =
383 PhysRegsAvailable.lower_bound(PhysReg);
384 while (I != PhysRegsAvailable.end() && I->first == PhysReg) {
Evan Cheng549f27d32007-08-13 23:45:17 +0000385 int SlotOrReMat = I->second;
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000386 I++;
Evan Cheng549f27d32007-08-13 23:45:17 +0000387 assert((SpillSlotsOrReMatsAvailable[SlotOrReMat] >> 1) == PhysReg &&
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000388 "Bidirectional map mismatch!");
Evan Cheng549f27d32007-08-13 23:45:17 +0000389 SpillSlotsOrReMatsAvailable[SlotOrReMat] &= ~1;
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000390 DOUT << "PhysReg " << MRI->getName(PhysReg)
391 << " copied, it is available for use but can no longer be modified\n";
392 }
393}
394
395/// disallowClobberPhysReg - Unset the CanClobber bit of the specified
396/// stackslot register and its aliases. The register and its aliases may
397/// still available but is no longer allowed to be modifed.
398void AvailableSpills::disallowClobberPhysReg(unsigned PhysReg) {
399 for (const unsigned *AS = MRI->getAliasSet(PhysReg); *AS; ++AS)
400 disallowClobberPhysRegOnly(*AS);
401 disallowClobberPhysRegOnly(PhysReg);
402}
403
Chris Lattner66cf80f2006-02-03 23:13:58 +0000404/// ClobberPhysRegOnly - This is called when the specified physreg changes
405/// value. We use this to invalidate any info about stuff we thing lives in it.
406void AvailableSpills::ClobberPhysRegOnly(unsigned PhysReg) {
407 std::multimap<unsigned, int>::iterator I =
408 PhysRegsAvailable.lower_bound(PhysReg);
Chris Lattner07cf1412006-02-03 00:36:31 +0000409 while (I != PhysRegsAvailable.end() && I->first == PhysReg) {
Evan Cheng549f27d32007-08-13 23:45:17 +0000410 int SlotOrReMat = I->second;
Chris Lattner07cf1412006-02-03 00:36:31 +0000411 PhysRegsAvailable.erase(I++);
Evan Cheng549f27d32007-08-13 23:45:17 +0000412 assert((SpillSlotsOrReMatsAvailable[SlotOrReMat] >> 1) == PhysReg &&
Chris Lattner66cf80f2006-02-03 23:13:58 +0000413 "Bidirectional map mismatch!");
Evan Cheng549f27d32007-08-13 23:45:17 +0000414 SpillSlotsOrReMatsAvailable.erase(SlotOrReMat);
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000415 DOUT << "PhysReg " << MRI->getName(PhysReg)
Evan Cheng2638e1a2007-03-20 08:13:50 +0000416 << " clobbered, invalidating ";
Evan Cheng549f27d32007-08-13 23:45:17 +0000417 if (SlotOrReMat > VirtRegMap::MAX_STACK_SLOT)
418 DOUT << "RM#" << SlotOrReMat-VirtRegMap::MAX_STACK_SLOT-1 << "\n";
Evan Cheng2638e1a2007-03-20 08:13:50 +0000419 else
Evan Cheng549f27d32007-08-13 23:45:17 +0000420 DOUT << "SS#" << SlotOrReMat << "\n";
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000421 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000422}
423
Chris Lattner66cf80f2006-02-03 23:13:58 +0000424/// ClobberPhysReg - This is called when the specified physreg changes
425/// value. We use this to invalidate any info about stuff we thing lives in
426/// it and any of its aliases.
427void AvailableSpills::ClobberPhysReg(unsigned PhysReg) {
Chris Lattner7fb64342004-10-01 19:04:51 +0000428 for (const unsigned *AS = MRI->getAliasSet(PhysReg); *AS; ++AS)
Chris Lattner66cf80f2006-02-03 23:13:58 +0000429 ClobberPhysRegOnly(*AS);
430 ClobberPhysRegOnly(PhysReg);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000431}
432
Evan Cheng90a43c32007-08-15 20:20:34 +0000433/// ModifyStackSlotOrReMat - This method is called when the value in a stack
434/// slot changes. This removes information about which register the previous
435/// value for this slot lives in (as the previous value is dead now).
Evan Cheng549f27d32007-08-13 23:45:17 +0000436void AvailableSpills::ModifyStackSlotOrReMat(int SlotOrReMat) {
Evan Cheng90a43c32007-08-15 20:20:34 +0000437 std::map<int, unsigned>::iterator It =
438 SpillSlotsOrReMatsAvailable.find(SlotOrReMat);
Evan Cheng549f27d32007-08-13 23:45:17 +0000439 if (It == SpillSlotsOrReMatsAvailable.end()) return;
Evan Chengb9591c62007-07-11 08:47:44 +0000440 unsigned Reg = It->second >> 1;
Evan Cheng549f27d32007-08-13 23:45:17 +0000441 SpillSlotsOrReMatsAvailable.erase(It);
Chris Lattner07cf1412006-02-03 00:36:31 +0000442
443 // This register may hold the value of multiple stack slots, only remove this
444 // stack slot from the set of values the register contains.
445 std::multimap<unsigned, int>::iterator I = PhysRegsAvailable.lower_bound(Reg);
446 for (; ; ++I) {
447 assert(I != PhysRegsAvailable.end() && I->first == Reg &&
448 "Map inverse broken!");
Evan Cheng549f27d32007-08-13 23:45:17 +0000449 if (I->second == SlotOrReMat) break;
Chris Lattner07cf1412006-02-03 00:36:31 +0000450 }
451 PhysRegsAvailable.erase(I);
452}
453
454
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000455
Evan Cheng28bb4622007-07-11 19:17:18 +0000456/// InvalidateKills - MI is going to be deleted. If any of its operands are
457/// marked kill, then invalidate the information.
458static void InvalidateKills(MachineInstr &MI, BitVector &RegKills,
Evan Chengc91f0b82007-08-14 20:23:13 +0000459 std::vector<MachineOperand*> &KillOps,
Evan Cheng66f71632007-10-19 21:23:22 +0000460 SmallVector<unsigned, 2> *KillRegs = NULL) {
Evan Cheng28bb4622007-07-11 19:17:18 +0000461 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
462 MachineOperand &MO = MI.getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000463 if (!MO.isRegister() || !MO.isUse() || !MO.isKill())
Evan Cheng28bb4622007-07-11 19:17:18 +0000464 continue;
465 unsigned Reg = MO.getReg();
Evan Chengb6ca4b32007-08-14 23:25:37 +0000466 if (KillRegs)
467 KillRegs->push_back(Reg);
Evan Cheng28bb4622007-07-11 19:17:18 +0000468 if (KillOps[Reg] == &MO) {
469 RegKills.reset(Reg);
470 KillOps[Reg] = NULL;
471 }
472 }
473}
474
Evan Chengb6ca4b32007-08-14 23:25:37 +0000475/// InvalidateRegDef - If the def operand of the specified def MI is now dead
476/// (since it's spill instruction is removed), mark it isDead. Also checks if
477/// the def MI has other definition operands that are not dead. Returns it by
478/// reference.
479static bool InvalidateRegDef(MachineBasicBlock::iterator I,
480 MachineInstr &NewDef, unsigned Reg,
481 bool &HasLiveDef) {
482 // Due to remat, it's possible this reg isn't being reused. That is,
483 // the def of this reg (by prev MI) is now dead.
484 MachineInstr *DefMI = I;
485 MachineOperand *DefOp = NULL;
486 for (unsigned i = 0, e = DefMI->getNumOperands(); i != e; ++i) {
487 MachineOperand &MO = DefMI->getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000488 if (MO.isRegister() && MO.isDef()) {
Evan Chengb6ca4b32007-08-14 23:25:37 +0000489 if (MO.getReg() == Reg)
490 DefOp = &MO;
491 else if (!MO.isDead())
492 HasLiveDef = true;
493 }
494 }
495 if (!DefOp)
496 return false;
497
498 bool FoundUse = false, Done = false;
499 MachineBasicBlock::iterator E = NewDef;
500 ++I; ++E;
501 for (; !Done && I != E; ++I) {
502 MachineInstr *NMI = I;
503 for (unsigned j = 0, ee = NMI->getNumOperands(); j != ee; ++j) {
504 MachineOperand &MO = NMI->getOperand(j);
Dan Gohman92dfe202007-09-14 20:33:02 +0000505 if (!MO.isRegister() || MO.getReg() != Reg)
Evan Chengb6ca4b32007-08-14 23:25:37 +0000506 continue;
507 if (MO.isUse())
508 FoundUse = true;
509 Done = true; // Stop after scanning all the operands of this MI.
510 }
511 }
512 if (!FoundUse) {
513 // Def is dead!
514 DefOp->setIsDead();
515 return true;
516 }
517 return false;
518}
519
Evan Cheng28bb4622007-07-11 19:17:18 +0000520/// UpdateKills - Track and update kill info. If a MI reads a register that is
521/// marked kill, then it must be due to register reuse. Transfer the kill info
522/// over.
523static void UpdateKills(MachineInstr &MI, BitVector &RegKills,
524 std::vector<MachineOperand*> &KillOps) {
525 const TargetInstrDescriptor *TID = MI.getInstrDescriptor();
526 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
527 MachineOperand &MO = MI.getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000528 if (!MO.isRegister() || !MO.isUse())
Evan Cheng28bb4622007-07-11 19:17:18 +0000529 continue;
530 unsigned Reg = MO.getReg();
531 if (Reg == 0)
532 continue;
533
534 if (RegKills[Reg]) {
535 // That can't be right. Register is killed but not re-defined and it's
536 // being reused. Let's fix that.
537 KillOps[Reg]->unsetIsKill();
538 if (i < TID->numOperands &&
539 TID->getOperandConstraint(i, TOI::TIED_TO) == -1)
540 // Unless it's a two-address operand, this is the new kill.
541 MO.setIsKill();
542 }
543
544 if (MO.isKill()) {
545 RegKills.set(Reg);
546 KillOps[Reg] = &MO;
547 }
548 }
549
550 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
551 const MachineOperand &MO = MI.getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000552 if (!MO.isRegister() || !MO.isDef())
Evan Cheng28bb4622007-07-11 19:17:18 +0000553 continue;
554 unsigned Reg = MO.getReg();
555 RegKills.reset(Reg);
556 KillOps[Reg] = NULL;
557 }
558}
559
560
Chris Lattner7fb64342004-10-01 19:04:51 +0000561// ReusedOp - For each reused operand, we keep track of a bit of information, in
562// case we need to rollback upon processing a new operand. See comments below.
563namespace {
564 struct ReusedOp {
565 // The MachineInstr operand that reused an available value.
566 unsigned Operand;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000567
Evan Cheng549f27d32007-08-13 23:45:17 +0000568 // StackSlotOrReMat - The spill slot or remat id of the value being reused.
569 unsigned StackSlotOrReMat;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000570
Chris Lattner7fb64342004-10-01 19:04:51 +0000571 // PhysRegReused - The physical register the value was available in.
572 unsigned PhysRegReused;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000573
Chris Lattner7fb64342004-10-01 19:04:51 +0000574 // AssignedPhysReg - The physreg that was assigned for use by the reload.
575 unsigned AssignedPhysReg;
Chris Lattner8a61a752005-10-06 17:19:06 +0000576
577 // VirtReg - The virtual register itself.
578 unsigned VirtReg;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000579
Chris Lattner8a61a752005-10-06 17:19:06 +0000580 ReusedOp(unsigned o, unsigned ss, unsigned prr, unsigned apr,
581 unsigned vreg)
Evan Cheng90a43c32007-08-15 20:20:34 +0000582 : Operand(o), StackSlotOrReMat(ss), PhysRegReused(prr),
583 AssignedPhysReg(apr), VirtReg(vreg) {}
Chris Lattner7fb64342004-10-01 19:04:51 +0000584 };
Chris Lattner540fec62006-02-25 01:51:33 +0000585
586 /// ReuseInfo - This maintains a collection of ReuseOp's for each operand that
587 /// is reused instead of reloaded.
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000588 class VISIBILITY_HIDDEN ReuseInfo {
Chris Lattner540fec62006-02-25 01:51:33 +0000589 MachineInstr &MI;
590 std::vector<ReusedOp> Reuses;
Evan Cheng957840b2007-02-21 02:22:03 +0000591 BitVector PhysRegsClobbered;
Chris Lattner540fec62006-02-25 01:51:33 +0000592 public:
Evan Chenge077ef62006-11-04 00:21:55 +0000593 ReuseInfo(MachineInstr &mi, const MRegisterInfo *mri) : MI(mi) {
Evan Cheng957840b2007-02-21 02:22:03 +0000594 PhysRegsClobbered.resize(mri->getNumRegs());
Evan Chenge077ef62006-11-04 00:21:55 +0000595 }
Chris Lattner540fec62006-02-25 01:51:33 +0000596
597 bool hasReuses() const {
598 return !Reuses.empty();
599 }
600
601 /// addReuse - If we choose to reuse a virtual register that is already
602 /// available instead of reloading it, remember that we did so.
Evan Cheng549f27d32007-08-13 23:45:17 +0000603 void addReuse(unsigned OpNo, unsigned StackSlotOrReMat,
Chris Lattner540fec62006-02-25 01:51:33 +0000604 unsigned PhysRegReused, unsigned AssignedPhysReg,
605 unsigned VirtReg) {
606 // If the reload is to the assigned register anyway, no undo will be
607 // required.
608 if (PhysRegReused == AssignedPhysReg) return;
609
610 // Otherwise, remember this.
Evan Cheng549f27d32007-08-13 23:45:17 +0000611 Reuses.push_back(ReusedOp(OpNo, StackSlotOrReMat, PhysRegReused,
Chris Lattner540fec62006-02-25 01:51:33 +0000612 AssignedPhysReg, VirtReg));
613 }
Evan Chenge077ef62006-11-04 00:21:55 +0000614
615 void markClobbered(unsigned PhysReg) {
Evan Cheng957840b2007-02-21 02:22:03 +0000616 PhysRegsClobbered.set(PhysReg);
Evan Chenge077ef62006-11-04 00:21:55 +0000617 }
618
619 bool isClobbered(unsigned PhysReg) const {
Evan Cheng957840b2007-02-21 02:22:03 +0000620 return PhysRegsClobbered.test(PhysReg);
Evan Chenge077ef62006-11-04 00:21:55 +0000621 }
Chris Lattner540fec62006-02-25 01:51:33 +0000622
623 /// GetRegForReload - We are about to emit a reload into PhysReg. If there
624 /// is some other operand that is using the specified register, either pick
625 /// a new register to use, or evict the previous reload and use this reg.
626 unsigned GetRegForReload(unsigned PhysReg, MachineInstr *MI,
627 AvailableSpills &Spills,
Evan Chengfff3e192007-08-14 09:11:18 +0000628 std::vector<MachineInstr*> &MaybeDeadStores,
Evan Cheng28bb4622007-07-11 19:17:18 +0000629 SmallSet<unsigned, 8> &Rejected,
630 BitVector &RegKills,
Evan Cheng549f27d32007-08-13 23:45:17 +0000631 std::vector<MachineOperand*> &KillOps,
632 VirtRegMap &VRM) {
Chris Lattner540fec62006-02-25 01:51:33 +0000633 if (Reuses.empty()) return PhysReg; // This is most often empty.
634
635 for (unsigned ro = 0, e = Reuses.size(); ro != e; ++ro) {
636 ReusedOp &Op = Reuses[ro];
637 // If we find some other reuse that was supposed to use this register
638 // exactly for its reload, we can change this reload to use ITS reload
Evan Cheng3c82cab2007-01-19 22:40:14 +0000639 // register. That is, unless its reload register has already been
640 // considered and subsequently rejected because it has also been reused
641 // by another operand.
642 if (Op.PhysRegReused == PhysReg &&
643 Rejected.count(Op.AssignedPhysReg) == 0) {
Chris Lattner540fec62006-02-25 01:51:33 +0000644 // Yup, use the reload register that we didn't use before.
Evan Cheng3c82cab2007-01-19 22:40:14 +0000645 unsigned NewReg = Op.AssignedPhysReg;
646 Rejected.insert(PhysReg);
Evan Cheng28bb4622007-07-11 19:17:18 +0000647 return GetRegForReload(NewReg, MI, Spills, MaybeDeadStores, Rejected,
Evan Cheng549f27d32007-08-13 23:45:17 +0000648 RegKills, KillOps, VRM);
Chris Lattner540fec62006-02-25 01:51:33 +0000649 } else {
650 // Otherwise, we might also have a problem if a previously reused
651 // value aliases the new register. If so, codegen the previous reload
652 // and use this one.
653 unsigned PRRU = Op.PhysRegReused;
654 const MRegisterInfo *MRI = Spills.getRegInfo();
655 if (MRI->areAliases(PRRU, PhysReg)) {
656 // Okay, we found out that an alias of a reused register
657 // was used. This isn't good because it means we have
658 // to undo a previous reuse.
659 MachineBasicBlock *MBB = MI->getParent();
660 const TargetRegisterClass *AliasRC =
Chris Lattner28bad082006-02-25 02:17:31 +0000661 MBB->getParent()->getSSARegMap()->getRegClass(Op.VirtReg);
662
663 // Copy Op out of the vector and remove it, we're going to insert an
664 // explicit load for it.
665 ReusedOp NewOp = Op;
666 Reuses.erase(Reuses.begin()+ro);
667
668 // Ok, we're going to try to reload the assigned physreg into the
669 // slot that we were supposed to in the first place. However, that
670 // register could hold a reuse. Check to see if it conflicts or
671 // would prefer us to use a different register.
672 unsigned NewPhysReg = GetRegForReload(NewOp.AssignedPhysReg,
Evan Cheng28bb4622007-07-11 19:17:18 +0000673 MI, Spills, MaybeDeadStores,
Evan Cheng549f27d32007-08-13 23:45:17 +0000674 Rejected, RegKills, KillOps, VRM);
Chris Lattner28bad082006-02-25 02:17:31 +0000675
Evan Cheng549f27d32007-08-13 23:45:17 +0000676 if (NewOp.StackSlotOrReMat > VirtRegMap::MAX_STACK_SLOT) {
677 MRI->reMaterialize(*MBB, MI, NewPhysReg,
678 VRM.getReMaterializedMI(NewOp.VirtReg));
679 ++NumReMats;
680 } else {
681 MRI->loadRegFromStackSlot(*MBB, MI, NewPhysReg,
682 NewOp.StackSlotOrReMat, AliasRC);
Evan Chengfff3e192007-08-14 09:11:18 +0000683 // Any stores to this stack slot are not dead anymore.
684 MaybeDeadStores[NewOp.StackSlotOrReMat] = NULL;
Evan Cheng549f27d32007-08-13 23:45:17 +0000685 ++NumLoads;
686 }
Chris Lattner28bad082006-02-25 02:17:31 +0000687 Spills.ClobberPhysReg(NewPhysReg);
688 Spills.ClobberPhysReg(NewOp.PhysRegReused);
Chris Lattner540fec62006-02-25 01:51:33 +0000689
Chris Lattnere53f4a02006-05-04 17:52:23 +0000690 MI->getOperand(NewOp.Operand).setReg(NewPhysReg);
Chris Lattner540fec62006-02-25 01:51:33 +0000691
Evan Cheng549f27d32007-08-13 23:45:17 +0000692 Spills.addAvailable(NewOp.StackSlotOrReMat, MI, NewPhysReg);
Evan Cheng28bb4622007-07-11 19:17:18 +0000693 MachineBasicBlock::iterator MII = MI;
694 --MII;
695 UpdateKills(*MII, RegKills, KillOps);
696 DOUT << '\t' << *MII;
Chris Lattner540fec62006-02-25 01:51:33 +0000697
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000698 DOUT << "Reuse undone!\n";
Chris Lattner540fec62006-02-25 01:51:33 +0000699 --NumReused;
Chris Lattner28bad082006-02-25 02:17:31 +0000700
701 // Finally, PhysReg is now available, go ahead and use it.
Chris Lattner540fec62006-02-25 01:51:33 +0000702 return PhysReg;
703 }
704 }
705 }
706 return PhysReg;
707 }
Evan Cheng3c82cab2007-01-19 22:40:14 +0000708
709 /// GetRegForReload - Helper for the above GetRegForReload(). Add a
710 /// 'Rejected' set to remember which registers have been considered and
711 /// rejected for the reload. This avoids infinite looping in case like
712 /// this:
713 /// t1 := op t2, t3
714 /// t2 <- assigned r0 for use by the reload but ended up reuse r1
715 /// t3 <- assigned r1 for use by the reload but ended up reuse r0
716 /// t1 <- desires r1
717 /// sees r1 is taken by t2, tries t2's reload register r0
718 /// sees r0 is taken by t3, tries t3's reload register r1
719 /// sees r1 is taken by t2, tries t2's reload register r0 ...
720 unsigned GetRegForReload(unsigned PhysReg, MachineInstr *MI,
721 AvailableSpills &Spills,
Evan Chengfff3e192007-08-14 09:11:18 +0000722 std::vector<MachineInstr*> &MaybeDeadStores,
Evan Cheng28bb4622007-07-11 19:17:18 +0000723 BitVector &RegKills,
Evan Cheng549f27d32007-08-13 23:45:17 +0000724 std::vector<MachineOperand*> &KillOps,
725 VirtRegMap &VRM) {
Chris Lattner08a4d5a2007-01-23 00:59:48 +0000726 SmallSet<unsigned, 8> Rejected;
Evan Cheng28bb4622007-07-11 19:17:18 +0000727 return GetRegForReload(PhysReg, MI, Spills, MaybeDeadStores, Rejected,
Evan Cheng549f27d32007-08-13 23:45:17 +0000728 RegKills, KillOps, VRM);
Evan Cheng3c82cab2007-01-19 22:40:14 +0000729 }
Chris Lattner540fec62006-02-25 01:51:33 +0000730 };
Chris Lattner7fb64342004-10-01 19:04:51 +0000731}
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000732
Evan Cheng66f71632007-10-19 21:23:22 +0000733/// PrepForUnfoldOpti - Turn a store folding instruction into a load folding
734/// instruction. e.g.
735/// xorl %edi, %eax
736/// movl %eax, -32(%ebp)
737/// movl -36(%ebp), %eax
738/// orl %eax, -32(%ebp)
739/// ==>
740/// xorl %edi, %eax
741/// orl -36(%ebp), %eax
742/// mov %eax, -32(%ebp)
743/// This enables unfolding optimization for a subsequent instruction which will
744/// also eliminate the newly introduced store instruction.
745bool LocalSpiller::PrepForUnfoldOpti(MachineBasicBlock &MBB,
746 MachineBasicBlock::iterator &MII,
747 std::vector<MachineInstr*> &MaybeDeadStores,
748 AvailableSpills &Spills,
749 BitVector &RegKills,
750 std::vector<MachineOperand*> &KillOps,
751 VirtRegMap &VRM) {
752 MachineFunction &MF = *MBB.getParent();
753 MachineInstr &MI = *MII;
754 unsigned UnfoldedOpc = 0;
755 unsigned UnfoldPR = 0;
756 unsigned UnfoldVR = 0;
757 int FoldedSS = VirtRegMap::NO_STACK_SLOT;
758 VirtRegMap::MI2VirtMapTy::const_iterator I, End;
759 for (tie(I, End) = VRM.getFoldedVirts(&MI); I != End; ++I) {
760 // Only transform a MI that folds a single register.
761 if (UnfoldedOpc)
762 return false;
763 UnfoldVR = I->second.first;
764 VirtRegMap::ModRef MR = I->second.second;
765 if (VRM.isAssignedReg(UnfoldVR))
766 continue;
767 // If this reference is not a use, any previous store is now dead.
768 // Otherwise, the store to this stack slot is not dead anymore.
769 FoldedSS = VRM.getStackSlot(UnfoldVR);
770 MachineInstr* DeadStore = MaybeDeadStores[FoldedSS];
771 if (DeadStore && (MR & VirtRegMap::isModRef)) {
772 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(FoldedSS);
773 if (!PhysReg ||
774 DeadStore->findRegisterUseOperandIdx(PhysReg, true) == -1)
775 continue;
776 UnfoldPR = PhysReg;
777 UnfoldedOpc = MRI->getOpcodeAfterMemoryUnfold(MI.getOpcode(),
778 false, true);
779 }
780 }
781
782 if (!UnfoldedOpc)
783 return false;
784
785 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
786 MachineOperand &MO = MI.getOperand(i);
787 if (!MO.isRegister() || MO.getReg() == 0 || !MO.isUse())
788 continue;
789 unsigned VirtReg = MO.getReg();
Evan Chengc498b022007-11-14 07:59:08 +0000790 if (MRegisterInfo::isPhysicalRegister(VirtReg) || MO.getSubReg())
Evan Cheng66f71632007-10-19 21:23:22 +0000791 continue;
792 if (VRM.isAssignedReg(VirtReg)) {
793 unsigned PhysReg = VRM.getPhys(VirtReg);
794 if (PhysReg && MRI->regsOverlap(PhysReg, UnfoldPR))
795 return false;
796 } else if (VRM.isReMaterialized(VirtReg))
797 continue;
798 int SS = VRM.getStackSlot(VirtReg);
799 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SS);
800 if (PhysReg) {
801 if (MRI->regsOverlap(PhysReg, UnfoldPR))
802 return false;
803 continue;
804 }
805 PhysReg = VRM.getPhys(VirtReg);
806 if (!MRI->regsOverlap(PhysReg, UnfoldPR))
807 continue;
808
809 // Ok, we'll need to reload the value into a register which makes
810 // it impossible to perform the store unfolding optimization later.
811 // Let's see if it is possible to fold the load if the store is
812 // unfolded. This allows us to perform the store unfolding
813 // optimization.
814 SmallVector<MachineInstr*, 4> NewMIs;
815 if (MRI->unfoldMemoryOperand(MF, &MI, UnfoldVR, false, false, NewMIs)) {
816 assert(NewMIs.size() == 1);
817 MachineInstr *NewMI = NewMIs.back();
818 NewMIs.clear();
Evan Cheng81a03822007-11-17 00:40:40 +0000819 int Idx = NewMI->findRegisterUseOperandIdx(VirtReg);
820 assert(Idx != -1);
Evan Chengaee4af62007-12-02 08:30:39 +0000821 SmallVector<unsigned, 2> Ops;
822 Ops.push_back(Idx);
823 MachineInstr *FoldedMI = MRI->foldMemoryOperand(NewMI, Ops, SS);
Evan Cheng66f71632007-10-19 21:23:22 +0000824 if (FoldedMI) {
Evan Chengcbfb9b22007-10-22 03:01:44 +0000825 if (!VRM.hasPhys(UnfoldVR))
Evan Cheng66f71632007-10-19 21:23:22 +0000826 VRM.assignVirt2Phys(UnfoldVR, UnfoldPR);
Evan Cheng66f71632007-10-19 21:23:22 +0000827 VRM.virtFolded(VirtReg, FoldedMI, VirtRegMap::isRef);
828 MII = MBB.insert(MII, FoldedMI);
Evan Chengcada2452007-11-28 01:28:46 +0000829 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng66f71632007-10-19 21:23:22 +0000830 MBB.erase(&MI);
831 return true;
832 }
833 delete NewMI;
834 }
835 }
836 return false;
837}
Chris Lattner7fb64342004-10-01 19:04:51 +0000838
Evan Cheng7277a7d2007-11-02 17:35:08 +0000839/// findSuperReg - Find the SubReg's super-register of given register class
840/// where its SubIdx sub-register is SubReg.
841static unsigned findSuperReg(const TargetRegisterClass *RC, unsigned SubReg,
842 unsigned SubIdx, const MRegisterInfo *MRI) {
843 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
844 I != E; ++I) {
845 unsigned Reg = *I;
846 if (MRI->getSubReg(Reg, SubIdx) == SubReg)
847 return Reg;
848 }
849 return 0;
850}
851
Evan Cheng81a03822007-11-17 00:40:40 +0000852/// SpillRegToStackSlot - Spill a register to a specified stack slot. Check if
853/// the last store to the same slot is now dead. If so, remove the last store.
854void LocalSpiller::SpillRegToStackSlot(MachineBasicBlock &MBB,
855 MachineBasicBlock::iterator &MII,
856 int Idx, unsigned PhysReg, int StackSlot,
857 const TargetRegisterClass *RC,
858 MachineInstr *&LastStore,
859 AvailableSpills &Spills,
860 SmallSet<MachineInstr*, 4> &ReMatDefs,
861 BitVector &RegKills,
862 std::vector<MachineOperand*> &KillOps,
Evan Chenge4b39002007-12-03 21:31:55 +0000863 VirtRegMap &VRM) {
Evan Cheng81a03822007-11-17 00:40:40 +0000864 MRI->storeRegToStackSlot(MBB, next(MII), PhysReg, StackSlot, RC);
865 DOUT << "Store:\t" << *next(MII);
866
867 // If there is a dead store to this stack slot, nuke it now.
868 if (LastStore) {
869 DOUT << "Removed dead store:\t" << *LastStore;
870 ++NumDSE;
871 SmallVector<unsigned, 2> KillRegs;
872 InvalidateKills(*LastStore, RegKills, KillOps, &KillRegs);
873 MachineBasicBlock::iterator PrevMII = LastStore;
874 bool CheckDef = PrevMII != MBB.begin();
875 if (CheckDef)
876 --PrevMII;
877 MBB.erase(LastStore);
Evan Chengcada2452007-11-28 01:28:46 +0000878 VRM.RemoveMachineInstrFromMaps(LastStore);
Evan Cheng81a03822007-11-17 00:40:40 +0000879 if (CheckDef) {
880 // Look at defs of killed registers on the store. Mark the defs
881 // as dead since the store has been deleted and they aren't
882 // being reused.
883 for (unsigned j = 0, ee = KillRegs.size(); j != ee; ++j) {
884 bool HasOtherDef = false;
885 if (InvalidateRegDef(PrevMII, *MII, KillRegs[j], HasOtherDef)) {
886 MachineInstr *DeadDef = PrevMII;
887 if (ReMatDefs.count(DeadDef) && !HasOtherDef) {
888 // FIXME: This assumes a remat def does not have side
889 // effects.
890 MBB.erase(DeadDef);
Evan Chengcada2452007-11-28 01:28:46 +0000891 VRM.RemoveMachineInstrFromMaps(DeadDef);
Evan Cheng81a03822007-11-17 00:40:40 +0000892 ++NumDRM;
893 }
894 }
895 }
896 }
897 }
898
Evan Chenge4b39002007-12-03 21:31:55 +0000899 LastStore = next(MII);
Evan Cheng81a03822007-11-17 00:40:40 +0000900
901 // If the stack slot value was previously available in some other
902 // register, change it now. Otherwise, make the register available,
903 // in PhysReg.
904 Spills.ModifyStackSlotOrReMat(StackSlot);
905 Spills.ClobberPhysReg(PhysReg);
Evan Chenge4b39002007-12-03 21:31:55 +0000906 Spills.addAvailable(StackSlot, LastStore, PhysReg);
Evan Cheng81a03822007-11-17 00:40:40 +0000907 ++NumStores;
908}
909
Chris Lattner7fb64342004-10-01 19:04:51 +0000910/// rewriteMBB - Keep track of which spills are available even after the
Evan Cheng81a03822007-11-17 00:40:40 +0000911/// register allocator is done with them. If possible, avid reloading vregs.
Evan Cheng549f27d32007-08-13 23:45:17 +0000912void LocalSpiller::RewriteMBB(MachineBasicBlock &MBB, VirtRegMap &VRM) {
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000913 DOUT << MBB.getBasicBlock()->getName() << ":\n";
Chris Lattner7fb64342004-10-01 19:04:51 +0000914
Evan Chengfff3e192007-08-14 09:11:18 +0000915 MachineFunction &MF = *MBB.getParent();
916
Chris Lattner66cf80f2006-02-03 23:13:58 +0000917 // Spills - Keep track of which spilled values are available in physregs so
918 // that we can choose to reuse the physregs instead of emitting reloads.
919 AvailableSpills Spills(MRI, TII);
920
Chris Lattner52b25db2004-10-01 19:47:12 +0000921 // MaybeDeadStores - When we need to write a value back into a stack slot,
922 // keep track of the inserted store. If the stack slot value is never read
923 // (because the value was used from some available register, for example), and
924 // subsequently stored to, the original store is dead. This map keeps track
925 // of inserted stores that are not used. If we see a subsequent store to the
926 // same stack slot, the original store is deleted.
Evan Chengfff3e192007-08-14 09:11:18 +0000927 std::vector<MachineInstr*> MaybeDeadStores;
928 MaybeDeadStores.resize(MF.getFrameInfo()->getObjectIndexEnd(), NULL);
Chris Lattner52b25db2004-10-01 19:47:12 +0000929
Evan Chengb6ca4b32007-08-14 23:25:37 +0000930 // ReMatDefs - These are rematerializable def MIs which are not deleted.
931 SmallSet<MachineInstr*, 4> ReMatDefs;
932
Evan Cheng0c40d722007-07-11 05:28:39 +0000933 // Keep track of kill information.
934 BitVector RegKills(MRI->getNumRegs());
935 std::vector<MachineOperand*> KillOps;
936 KillOps.resize(MRI->getNumRegs(), NULL);
937
Chris Lattner7fb64342004-10-01 19:04:51 +0000938 for (MachineBasicBlock::iterator MII = MBB.begin(), E = MBB.end();
939 MII != E; ) {
Chris Lattner7fb64342004-10-01 19:04:51 +0000940 MachineBasicBlock::iterator NextMII = MII; ++NextMII;
Evan Cheng0c40d722007-07-11 05:28:39 +0000941
Evan Cheng66f71632007-10-19 21:23:22 +0000942 VirtRegMap::MI2VirtMapTy::const_iterator I, End;
Evan Cheng0c40d722007-07-11 05:28:39 +0000943 bool Erased = false;
944 bool BackTracked = false;
Evan Cheng66f71632007-10-19 21:23:22 +0000945 if (PrepForUnfoldOpti(MBB, MII,
946 MaybeDeadStores, Spills, RegKills, KillOps, VRM))
947 NextMII = next(MII);
Chris Lattner7fb64342004-10-01 19:04:51 +0000948
Evan Cheng66f71632007-10-19 21:23:22 +0000949 MachineInstr &MI = *MII;
Evan Cheng86facc22006-12-15 06:41:01 +0000950 const TargetInstrDescriptor *TID = MI.getInstrDescriptor();
Evan Chenge077ef62006-11-04 00:21:55 +0000951
Evan Cheng0cbb1162007-11-29 01:06:25 +0000952 // Insert restores here if asked to.
953 if (VRM.isRestorePt(&MI)) {
954 std::vector<unsigned> &RestoreRegs = VRM.getRestorePtRestores(&MI);
955 for (unsigned i = 0, e = RestoreRegs.size(); i != e; ++i) {
956 unsigned VirtReg = RestoreRegs[i];
957 if (!VRM.getPreSplitReg(VirtReg))
958 continue; // Split interval spilled again.
959 unsigned Phys = VRM.getPhys(VirtReg);
960 MF.setPhysRegUsed(Phys);
961 if (VRM.isReMaterialized(VirtReg)) {
962 MRI->reMaterialize(MBB, &MI, Phys,
963 VRM.getReMaterializedMI(VirtReg));
964 ++NumReMats;
965 } else {
966 const TargetRegisterClass* RC = RegMap->getRegClass(VirtReg);
967 MRI->loadRegFromStackSlot(MBB, &MI, Phys, VRM.getStackSlot(VirtReg), RC);
968 ++NumLoads;
969 }
970 // This invalidates Phys.
971 Spills.ClobberPhysReg(Phys);
972 UpdateKills(*prior(MII), RegKills, KillOps);
973 DOUT << '\t' << *prior(MII);
974 }
975 }
976
Evan Cheng81a03822007-11-17 00:40:40 +0000977 // Insert spills here if asked to.
Evan Chengcada2452007-11-28 01:28:46 +0000978 if (VRM.isSpillPt(&MI)) {
979 std::vector<unsigned> &SpillRegs = VRM.getSpillPtSpills(&MI);
980 for (unsigned i = 0, e = SpillRegs.size(); i != e; ++i) {
981 unsigned VirtReg = SpillRegs[i];
982 if (!VRM.getPreSplitReg(VirtReg))
983 continue; // Split interval spilled again.
984 const TargetRegisterClass *RC = RegMap->getRegClass(VirtReg);
985 unsigned Phys = VRM.getPhys(VirtReg);
986 int StackSlot = VRM.getStackSlot(VirtReg);
987 MachineInstr *&LastStore = MaybeDeadStores[StackSlot];
Evan Cheng70306f82007-12-03 09:58:48 +0000988 SpillRegToStackSlot(MBB, MII, i, Phys, StackSlot, RC, LastStore,
Evan Chenge4b39002007-12-03 21:31:55 +0000989 Spills, ReMatDefs, RegKills, KillOps, VRM);
Evan Chengcada2452007-11-28 01:28:46 +0000990 }
Evan Chenge4b39002007-12-03 21:31:55 +0000991 NextMII = next(MII);
Evan Cheng81a03822007-11-17 00:40:40 +0000992 }
993
994 /// ReusedOperands - Keep track of operand reuse in case we need to undo
995 /// reuse.
996 ReuseInfo ReusedOperands(MI, MRI);
Chris Lattner7fb64342004-10-01 19:04:51 +0000997 // Process all of the spilled uses and all non spilled reg references.
998 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
999 MachineOperand &MO = MI.getOperand(i);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001000 if (!MO.isRegister() || MO.getReg() == 0)
1001 continue; // Ignore non-register operands.
1002
Evan Cheng32dfbea2007-10-12 08:50:34 +00001003 unsigned VirtReg = MO.getReg();
1004 if (MRegisterInfo::isPhysicalRegister(VirtReg)) {
Chris Lattner50ea01e2005-09-09 20:29:51 +00001005 // Ignore physregs for spilling, but remember that it is used by this
1006 // function.
Evan Cheng32dfbea2007-10-12 08:50:34 +00001007 MF.setPhysRegUsed(VirtReg);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001008 continue;
1009 }
1010
Evan Cheng32dfbea2007-10-12 08:50:34 +00001011 assert(MRegisterInfo::isVirtualRegister(VirtReg) &&
Chris Lattner50ea01e2005-09-09 20:29:51 +00001012 "Not a virtual or a physical register?");
Evan Cheng70306f82007-12-03 09:58:48 +00001013
1014 // Assumes this is the last use of a split interval. IsKill will be unset
1015 // if reg is use later unless it's a two-address operand.
1016 if (MO.isUse() && VRM.getPreSplitReg(VirtReg) &&
1017 TID->getOperandConstraint(i, TOI::TIED_TO) == -1)
1018 MI.getOperand(i).setIsKill();
1019
Evan Chengc498b022007-11-14 07:59:08 +00001020 unsigned SubIdx = MO.getSubReg();
Evan Cheng549f27d32007-08-13 23:45:17 +00001021 if (VRM.isAssignedReg(VirtReg)) {
Chris Lattner50ea01e2005-09-09 20:29:51 +00001022 // This virtual register was assigned a physreg!
1023 unsigned Phys = VRM.getPhys(VirtReg);
Evan Cheng6c087e52007-04-25 22:13:27 +00001024 MF.setPhysRegUsed(Phys);
Evan Chenge077ef62006-11-04 00:21:55 +00001025 if (MO.isDef())
1026 ReusedOperands.markClobbered(Phys);
Evan Chengc498b022007-11-14 07:59:08 +00001027 unsigned RReg = SubIdx ? MRI->getSubReg(Phys, SubIdx) : Phys;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001028 MI.getOperand(i).setReg(RReg);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001029 continue;
1030 }
1031
1032 // This virtual register is now known to be a spilled value.
1033 if (!MO.isUse())
1034 continue; // Handle defs in the loop below (handle use&def here though)
Chris Lattner7fb64342004-10-01 19:04:51 +00001035
Evan Cheng549f27d32007-08-13 23:45:17 +00001036 bool DoReMat = VRM.isReMaterialized(VirtReg);
1037 int SSorRMId = DoReMat
1038 ? VRM.getReMatId(VirtReg) : VRM.getStackSlot(VirtReg);
Evan Chengdc6be192007-08-14 05:42:54 +00001039 int ReuseSlot = SSorRMId;
Chris Lattner7fb64342004-10-01 19:04:51 +00001040
Chris Lattner50ea01e2005-09-09 20:29:51 +00001041 // Check to see if this stack slot is available.
Evan Chengdc6be192007-08-14 05:42:54 +00001042 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SSorRMId);
1043 if (!PhysReg && DoReMat) {
1044 // This use is rematerializable. But perhaps the value is available in
Evan Cheng66f71632007-10-19 21:23:22 +00001045 // a register if the definition is not deleted. If so, check if we can
Evan Chengdc6be192007-08-14 05:42:54 +00001046 // reuse the value.
1047 ReuseSlot = VRM.getStackSlot(VirtReg);
1048 if (ReuseSlot != VirtRegMap::NO_STACK_SLOT)
1049 PhysReg = Spills.getSpillSlotOrReMatPhysReg(ReuseSlot);
1050 }
Evan Cheng32dfbea2007-10-12 08:50:34 +00001051
1052 // If this is a sub-register use, make sure the reuse register is in the
1053 // right register class. For example, for x86 not all of the 32-bit
1054 // registers have accessible sub-registers.
1055 // Similarly so for EXTRACT_SUBREG. Consider this:
1056 // EDI = op
1057 // MOV32_mr fi#1, EDI
1058 // ...
1059 // = EXTRACT_SUBREG fi#1
1060 // fi#1 is available in EDI, but it cannot be reused because it's not in
1061 // the right register file.
1062 if (PhysReg &&
Evan Chengc498b022007-11-14 07:59:08 +00001063 (SubIdx || MI.getOpcode() == TargetInstrInfo::EXTRACT_SUBREG)) {
Evan Cheng32dfbea2007-10-12 08:50:34 +00001064 const TargetRegisterClass* RC = RegMap->getRegClass(VirtReg);
1065 if (!RC->contains(PhysReg))
1066 PhysReg = 0;
1067 }
1068
Evan Chengdc6be192007-08-14 05:42:54 +00001069 if (PhysReg) {
Chris Lattner29268692006-09-05 02:12:02 +00001070 // This spilled operand might be part of a two-address operand. If this
1071 // is the case, then changing it will necessarily require changing the
1072 // def part of the instruction as well. However, in some cases, we
1073 // aren't allowed to modify the reused register. If none of these cases
1074 // apply, reuse it.
1075 bool CanReuse = true;
Evan Cheng86facc22006-12-15 06:41:01 +00001076 int ti = TID->getOperandConstraint(i, TOI::TIED_TO);
Evan Cheng360c2dd2006-11-01 23:06:55 +00001077 if (ti != -1 &&
Dan Gohman92dfe202007-09-14 20:33:02 +00001078 MI.getOperand(ti).isRegister() &&
Evan Cheng360c2dd2006-11-01 23:06:55 +00001079 MI.getOperand(ti).getReg() == VirtReg) {
Chris Lattner29268692006-09-05 02:12:02 +00001080 // Okay, we have a two address operand. We can reuse this physreg as
Evan Cheng3c82cab2007-01-19 22:40:14 +00001081 // long as we are allowed to clobber the value and there isn't an
1082 // earlier def that has already clobbered the physreg.
Evan Chengdc6be192007-08-14 05:42:54 +00001083 CanReuse = Spills.canClobberPhysReg(ReuseSlot) &&
Evan Chenge077ef62006-11-04 00:21:55 +00001084 !ReusedOperands.isClobbered(PhysReg);
Chris Lattner29268692006-09-05 02:12:02 +00001085 }
1086
1087 if (CanReuse) {
Chris Lattneraddc55a2006-04-28 01:46:50 +00001088 // If this stack slot value is already available, reuse it!
Evan Chengdc6be192007-08-14 05:42:54 +00001089 if (ReuseSlot > VirtRegMap::MAX_STACK_SLOT)
1090 DOUT << "Reusing RM#" << ReuseSlot-VirtRegMap::MAX_STACK_SLOT-1;
Evan Cheng2638e1a2007-03-20 08:13:50 +00001091 else
Evan Chengdc6be192007-08-14 05:42:54 +00001092 DOUT << "Reusing SS#" << ReuseSlot;
Evan Cheng2638e1a2007-03-20 08:13:50 +00001093 DOUT << " from physreg "
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001094 << MRI->getName(PhysReg) << " for vreg"
1095 << VirtReg <<" instead of reloading into physreg "
1096 << MRI->getName(VRM.getPhys(VirtReg)) << "\n";
Evan Chengc498b022007-11-14 07:59:08 +00001097 unsigned RReg = SubIdx ? MRI->getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001098 MI.getOperand(i).setReg(RReg);
Chris Lattneraddc55a2006-04-28 01:46:50 +00001099
1100 // The only technical detail we have is that we don't know that
1101 // PhysReg won't be clobbered by a reloaded stack slot that occurs
1102 // later in the instruction. In particular, consider 'op V1, V2'.
1103 // If V1 is available in physreg R0, we would choose to reuse it
1104 // here, instead of reloading it into the register the allocator
1105 // indicated (say R1). However, V2 might have to be reloaded
1106 // later, and it might indicate that it needs to live in R0. When
1107 // this occurs, we need to have information available that
1108 // indicates it is safe to use R1 for the reload instead of R0.
1109 //
1110 // To further complicate matters, we might conflict with an alias,
1111 // or R0 and R1 might not be compatible with each other. In this
1112 // case, we actually insert a reload for V1 in R1, ensuring that
1113 // we can get at R0 or its alias.
Evan Chengdc6be192007-08-14 05:42:54 +00001114 ReusedOperands.addReuse(i, ReuseSlot, PhysReg,
Chris Lattneraddc55a2006-04-28 01:46:50 +00001115 VRM.getPhys(VirtReg), VirtReg);
Evan Chenge077ef62006-11-04 00:21:55 +00001116 if (ti != -1)
1117 // Only mark it clobbered if this is a use&def operand.
1118 ReusedOperands.markClobbered(PhysReg);
Chris Lattneraddc55a2006-04-28 01:46:50 +00001119 ++NumReused;
Evan Chengfff3e192007-08-14 09:11:18 +00001120
1121 if (MI.getOperand(i).isKill() &&
1122 ReuseSlot <= VirtRegMap::MAX_STACK_SLOT) {
1123 // This was the last use and the spilled value is still available
1124 // for reuse. That means the spill was unnecessary!
1125 MachineInstr* DeadStore = MaybeDeadStores[ReuseSlot];
1126 if (DeadStore) {
1127 DOUT << "Removed dead store:\t" << *DeadStore;
1128 InvalidateKills(*DeadStore, RegKills, KillOps);
Evan Chengcada2452007-11-28 01:28:46 +00001129 VRM.RemoveMachineInstrFromMaps(DeadStore);
Evan Cheng66f71632007-10-19 21:23:22 +00001130 MBB.erase(DeadStore);
Evan Chengfff3e192007-08-14 09:11:18 +00001131 MaybeDeadStores[ReuseSlot] = NULL;
1132 ++NumDSE;
1133 }
1134 }
Chris Lattneraddc55a2006-04-28 01:46:50 +00001135 continue;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001136 } // CanReuse
Chris Lattneraddc55a2006-04-28 01:46:50 +00001137
1138 // Otherwise we have a situation where we have a two-address instruction
1139 // whose mod/ref operand needs to be reloaded. This reload is already
1140 // available in some register "PhysReg", but if we used PhysReg as the
1141 // operand to our 2-addr instruction, the instruction would modify
1142 // PhysReg. This isn't cool if something later uses PhysReg and expects
1143 // to get its initial value.
Chris Lattner50ea01e2005-09-09 20:29:51 +00001144 //
Chris Lattneraddc55a2006-04-28 01:46:50 +00001145 // To avoid this problem, and to avoid doing a load right after a store,
1146 // we emit a copy from PhysReg into the designated register for this
1147 // operand.
1148 unsigned DesignatedReg = VRM.getPhys(VirtReg);
1149 assert(DesignatedReg && "Must map virtreg to physreg!");
1150
1151 // Note that, if we reused a register for a previous operand, the
1152 // register we want to reload into might not actually be
1153 // available. If this occurs, use the register indicated by the
1154 // reuser.
1155 if (ReusedOperands.hasReuses())
1156 DesignatedReg = ReusedOperands.GetRegForReload(DesignatedReg, &MI,
Evan Cheng549f27d32007-08-13 23:45:17 +00001157 Spills, MaybeDeadStores, RegKills, KillOps, VRM);
Chris Lattneraddc55a2006-04-28 01:46:50 +00001158
Chris Lattnerba1fc3d2006-04-28 04:43:18 +00001159 // If the mapped designated register is actually the physreg we have
1160 // incoming, we don't need to inserted a dead copy.
1161 if (DesignatedReg == PhysReg) {
1162 // If this stack slot value is already available, reuse it!
Evan Chengdc6be192007-08-14 05:42:54 +00001163 if (ReuseSlot > VirtRegMap::MAX_STACK_SLOT)
1164 DOUT << "Reusing RM#" << ReuseSlot-VirtRegMap::MAX_STACK_SLOT-1;
Evan Cheng2638e1a2007-03-20 08:13:50 +00001165 else
Evan Chengdc6be192007-08-14 05:42:54 +00001166 DOUT << "Reusing SS#" << ReuseSlot;
Evan Cheng2638e1a2007-03-20 08:13:50 +00001167 DOUT << " from physreg " << MRI->getName(PhysReg) << " for vreg"
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001168 << VirtReg
1169 << " instead of reloading into same physreg.\n";
Evan Chengc498b022007-11-14 07:59:08 +00001170 unsigned RReg = SubIdx ? MRI->getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001171 MI.getOperand(i).setReg(RReg);
Evan Cheng7277a7d2007-11-02 17:35:08 +00001172 ReusedOperands.markClobbered(RReg);
Chris Lattnerba1fc3d2006-04-28 04:43:18 +00001173 ++NumReused;
1174 continue;
1175 }
1176
Evan Cheng32dfbea2007-10-12 08:50:34 +00001177 const TargetRegisterClass* RC = RegMap->getRegClass(VirtReg);
Evan Cheng6c087e52007-04-25 22:13:27 +00001178 MF.setPhysRegUsed(DesignatedReg);
Evan Chenge077ef62006-11-04 00:21:55 +00001179 ReusedOperands.markClobbered(DesignatedReg);
Evan Cheng9efce632007-09-26 06:25:56 +00001180 MRI->copyRegToReg(MBB, &MI, DesignatedReg, PhysReg, RC, RC);
Evan Chengde4e9422007-02-25 09:51:27 +00001181
Evan Cheng6b448092007-03-02 08:52:00 +00001182 MachineInstr *CopyMI = prior(MII);
Evan Cheng0c40d722007-07-11 05:28:39 +00001183 UpdateKills(*CopyMI, RegKills, KillOps);
Evan Chengde4e9422007-02-25 09:51:27 +00001184
Chris Lattneraddc55a2006-04-28 01:46:50 +00001185 // This invalidates DesignatedReg.
1186 Spills.ClobberPhysReg(DesignatedReg);
1187
Evan Chengdc6be192007-08-14 05:42:54 +00001188 Spills.addAvailable(ReuseSlot, &MI, DesignatedReg);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001189 unsigned RReg =
Evan Chengc498b022007-11-14 07:59:08 +00001190 SubIdx ? MRI->getSubReg(DesignatedReg, SubIdx) : DesignatedReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001191 MI.getOperand(i).setReg(RReg);
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001192 DOUT << '\t' << *prior(MII);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001193 ++NumReused;
1194 continue;
Evan Cheng66f71632007-10-19 21:23:22 +00001195 } // if (PhysReg)
Chris Lattner50ea01e2005-09-09 20:29:51 +00001196
1197 // Otherwise, reload it and remember that we have it.
1198 PhysReg = VRM.getPhys(VirtReg);
Chris Lattner172c3622006-01-04 06:47:48 +00001199 assert(PhysReg && "Must map virtreg to physreg!");
Chris Lattner7fb64342004-10-01 19:04:51 +00001200
Chris Lattner50ea01e2005-09-09 20:29:51 +00001201 // Note that, if we reused a register for a previous operand, the
1202 // register we want to reload into might not actually be
1203 // available. If this occurs, use the register indicated by the
1204 // reuser.
Chris Lattner540fec62006-02-25 01:51:33 +00001205 if (ReusedOperands.hasReuses())
1206 PhysReg = ReusedOperands.GetRegForReload(PhysReg, &MI,
Evan Cheng549f27d32007-08-13 23:45:17 +00001207 Spills, MaybeDeadStores, RegKills, KillOps, VRM);
Chris Lattner540fec62006-02-25 01:51:33 +00001208
Evan Cheng6c087e52007-04-25 22:13:27 +00001209 MF.setPhysRegUsed(PhysReg);
Evan Chenge077ef62006-11-04 00:21:55 +00001210 ReusedOperands.markClobbered(PhysReg);
Evan Cheng549f27d32007-08-13 23:45:17 +00001211 if (DoReMat) {
Evan Cheng2638e1a2007-03-20 08:13:50 +00001212 MRI->reMaterialize(MBB, &MI, PhysReg, VRM.getReMaterializedMI(VirtReg));
Evan Cheng91935142007-04-04 07:40:01 +00001213 ++NumReMats;
1214 } else {
Evan Cheng32dfbea2007-10-12 08:50:34 +00001215 const TargetRegisterClass* RC = RegMap->getRegClass(VirtReg);
Evan Cheng549f27d32007-08-13 23:45:17 +00001216 MRI->loadRegFromStackSlot(MBB, &MI, PhysReg, SSorRMId, RC);
Evan Cheng91935142007-04-04 07:40:01 +00001217 ++NumLoads;
1218 }
Chris Lattner50ea01e2005-09-09 20:29:51 +00001219 // This invalidates PhysReg.
Chris Lattner66cf80f2006-02-03 23:13:58 +00001220 Spills.ClobberPhysReg(PhysReg);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001221
1222 // Any stores to this stack slot are not dead anymore.
Evan Cheng549f27d32007-08-13 23:45:17 +00001223 if (!DoReMat)
Evan Chengfff3e192007-08-14 09:11:18 +00001224 MaybeDeadStores[SSorRMId] = NULL;
Evan Cheng549f27d32007-08-13 23:45:17 +00001225 Spills.addAvailable(SSorRMId, &MI, PhysReg);
Evan Chengde4e9422007-02-25 09:51:27 +00001226 // Assumes this is the last use. IsKill will be unset if reg is reused
1227 // unless it's a two-address operand.
1228 if (TID->getOperandConstraint(i, TOI::TIED_TO) == -1)
1229 MI.getOperand(i).setIsKill();
Evan Chengc498b022007-11-14 07:59:08 +00001230 unsigned RReg = SubIdx ? MRI->getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001231 MI.getOperand(i).setReg(RReg);
Evan Cheng0c40d722007-07-11 05:28:39 +00001232 UpdateKills(*prior(MII), RegKills, KillOps);
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001233 DOUT << '\t' << *prior(MII);
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001234 }
1235
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001236 DOUT << '\t' << MI;
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001237
Evan Cheng81a03822007-11-17 00:40:40 +00001238
Chris Lattner7fb64342004-10-01 19:04:51 +00001239 // If we have folded references to memory operands, make sure we clear all
1240 // physical registers that may contain the value of the spilled virtual
1241 // register
Evan Cheng66f71632007-10-19 21:23:22 +00001242 SmallSet<int, 2> FoldedSS;
Chris Lattner8f1d6402005-01-14 15:54:24 +00001243 for (tie(I, End) = VRM.getFoldedVirts(&MI); I != End; ++I) {
Chris Lattnerbec6a9e2004-10-01 23:15:36 +00001244 unsigned VirtReg = I->second.first;
1245 VirtRegMap::ModRef MR = I->second.second;
Evan Cheng66f71632007-10-19 21:23:22 +00001246 DOUT << "Folded vreg: " << VirtReg << " MR: " << MR;
Evan Cheng81a03822007-11-17 00:40:40 +00001247
Chris Lattnercea86882005-09-19 06:56:21 +00001248 int SS = VRM.getStackSlot(VirtReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001249 if (SS == VirtRegMap::NO_STACK_SLOT)
1250 continue;
Evan Cheng90a43c32007-08-15 20:20:34 +00001251 FoldedSS.insert(SS);
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001252 DOUT << " - StackSlot: " << SS << "\n";
Chris Lattnercea86882005-09-19 06:56:21 +00001253
1254 // If this folded instruction is just a use, check to see if it's a
1255 // straight load from the virt reg slot.
1256 if ((MR & VirtRegMap::isRef) && !(MR & VirtRegMap::isMod)) {
1257 int FrameIdx;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001258 unsigned DestReg = TII->isLoadFromStackSlot(&MI, FrameIdx);
1259 if (DestReg && FrameIdx == SS) {
1260 // If this spill slot is available, turn it into a copy (or nothing)
1261 // instead of leaving it as a load!
1262 if (unsigned InReg = Spills.getSpillSlotOrReMatPhysReg(SS)) {
1263 DOUT << "Promoted Load To Copy: " << MI;
1264 if (DestReg != InReg) {
1265 const TargetRegisterClass *RC = RegMap->getRegClass(VirtReg);
1266 MRI->copyRegToReg(MBB, &MI, DestReg, InReg, RC, RC);
1267 // Revisit the copy so we make sure to notice the effects of the
1268 // operation on the destreg (either needing to RA it if it's
1269 // virtual or needing to clobber any values if it's physical).
1270 NextMII = &MI;
1271 --NextMII; // backtrack to the copy.
1272 BackTracked = true;
1273 } else
1274 DOUT << "Removing now-noop copy: " << MI;
Evan Chengde4e9422007-02-25 09:51:27 +00001275
Evan Chengcada2452007-11-28 01:28:46 +00001276 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001277 MBB.erase(&MI);
1278 Erased = true;
1279 goto ProcessNextInst;
Chris Lattnercea86882005-09-19 06:56:21 +00001280 }
Evan Cheng7f566252007-10-13 02:50:24 +00001281 } else {
1282 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SS);
1283 SmallVector<MachineInstr*, 4> NewMIs;
1284 if (PhysReg &&
1285 MRI->unfoldMemoryOperand(MF, &MI, PhysReg, false, false, NewMIs)) {
1286 MBB.insert(MII, NewMIs[0]);
Evan Chengcada2452007-11-28 01:28:46 +00001287 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng7f566252007-10-13 02:50:24 +00001288 MBB.erase(&MI);
1289 Erased = true;
1290 --NextMII; // backtrack to the unfolded instruction.
1291 BackTracked = true;
1292 goto ProcessNextInst;
1293 }
Chris Lattnercea86882005-09-19 06:56:21 +00001294 }
1295 }
1296
1297 // If this reference is not a use, any previous store is now dead.
1298 // Otherwise, the store to this stack slot is not dead anymore.
Evan Chengfff3e192007-08-14 09:11:18 +00001299 MachineInstr* DeadStore = MaybeDeadStores[SS];
1300 if (DeadStore) {
Evan Cheng66f71632007-10-19 21:23:22 +00001301 bool isDead = !(MR & VirtRegMap::isRef);
Evan Cheng7f566252007-10-13 02:50:24 +00001302 MachineInstr *NewStore = NULL;
Evan Chengcbfb9b22007-10-22 03:01:44 +00001303 if (MR & VirtRegMap::isModRef) {
Evan Cheng7f566252007-10-13 02:50:24 +00001304 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SS);
1305 SmallVector<MachineInstr*, 4> NewMIs;
1306 if (PhysReg &&
1307 DeadStore->findRegisterUseOperandIdx(PhysReg, true) != -1 &&
1308 MRI->unfoldMemoryOperand(MF, &MI, PhysReg, false, true, NewMIs)) {
1309 MBB.insert(MII, NewMIs[0]);
1310 NewStore = NewMIs[1];
1311 MBB.insert(MII, NewStore);
Evan Chengcada2452007-11-28 01:28:46 +00001312 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng7f566252007-10-13 02:50:24 +00001313 MBB.erase(&MI);
1314 Erased = true;
1315 --NextMII;
1316 --NextMII; // backtrack to the unfolded instruction.
1317 BackTracked = true;
Evan Cheng66f71632007-10-19 21:23:22 +00001318 isDead = true;
1319 }
Evan Cheng7f566252007-10-13 02:50:24 +00001320 }
1321
1322 if (isDead) { // Previous store is dead.
Chris Lattnercea86882005-09-19 06:56:21 +00001323 // If we get here, the store is dead, nuke it now.
Evan Chengfff3e192007-08-14 09:11:18 +00001324 DOUT << "Removed dead store:\t" << *DeadStore;
1325 InvalidateKills(*DeadStore, RegKills, KillOps);
Evan Chengcada2452007-11-28 01:28:46 +00001326 VRM.RemoveMachineInstrFromMaps(DeadStore);
Evan Cheng7f566252007-10-13 02:50:24 +00001327 MBB.erase(DeadStore);
1328 if (!NewStore)
1329 ++NumDSE;
Chris Lattnercea86882005-09-19 06:56:21 +00001330 }
Evan Cheng7f566252007-10-13 02:50:24 +00001331
Evan Chengfff3e192007-08-14 09:11:18 +00001332 MaybeDeadStores[SS] = NULL;
Evan Cheng7f566252007-10-13 02:50:24 +00001333 if (NewStore) {
1334 // Treat this store as a spill merged into a copy. That makes the
1335 // stack slot value available.
1336 VRM.virtFolded(VirtReg, NewStore, VirtRegMap::isMod);
1337 goto ProcessNextInst;
1338 }
Chris Lattnercea86882005-09-19 06:56:21 +00001339 }
1340
1341 // If the spill slot value is available, and this is a new definition of
1342 // the value, the value is not available anymore.
1343 if (MR & VirtRegMap::isMod) {
Chris Lattner07cf1412006-02-03 00:36:31 +00001344 // Notice that the value in this stack slot has been modified.
Evan Cheng549f27d32007-08-13 23:45:17 +00001345 Spills.ModifyStackSlotOrReMat(SS);
Chris Lattnercd816392006-02-02 23:29:36 +00001346
1347 // If this is *just* a mod of the value, check to see if this is just a
1348 // store to the spill slot (i.e. the spill got merged into the copy). If
1349 // so, realize that the vreg is available now, and add the store to the
1350 // MaybeDeadStore info.
1351 int StackSlot;
1352 if (!(MR & VirtRegMap::isRef)) {
1353 if (unsigned SrcReg = TII->isStoreToStackSlot(&MI, StackSlot)) {
1354 assert(MRegisterInfo::isPhysicalRegister(SrcReg) &&
1355 "Src hasn't been allocated yet?");
Chris Lattner07cf1412006-02-03 00:36:31 +00001356 // Okay, this is certainly a store of SrcReg to [StackSlot]. Mark
Chris Lattnercd816392006-02-02 23:29:36 +00001357 // this as a potentially dead store in case there is a subsequent
1358 // store into the stack slot without a read from it.
1359 MaybeDeadStores[StackSlot] = &MI;
1360
Chris Lattnercd816392006-02-02 23:29:36 +00001361 // If the stack slot value was previously available in some other
1362 // register, change it now. Otherwise, make the register available,
1363 // in PhysReg.
Evan Cheng91e23902007-02-23 01:13:26 +00001364 Spills.addAvailable(StackSlot, &MI, SrcReg, false/*don't clobber*/);
Chris Lattnercd816392006-02-02 23:29:36 +00001365 }
1366 }
Chris Lattner7fb64342004-10-01 19:04:51 +00001367 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001368 }
1369
Chris Lattner7fb64342004-10-01 19:04:51 +00001370 // Process all of the spilled defs.
1371 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
1372 MachineOperand &MO = MI.getOperand(i);
Evan Cheng66f71632007-10-19 21:23:22 +00001373 if (!(MO.isRegister() && MO.getReg() && MO.isDef()))
1374 continue;
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001375
Evan Cheng66f71632007-10-19 21:23:22 +00001376 unsigned VirtReg = MO.getReg();
1377 if (!MRegisterInfo::isVirtualRegister(VirtReg)) {
1378 // Check to see if this is a noop copy. If so, eliminate the
1379 // instruction before considering the dest reg to be changed.
1380 unsigned Src, Dst;
1381 if (TII->isMoveInstr(MI, Src, Dst) && Src == Dst) {
1382 ++NumDCE;
1383 DOUT << "Removing now-noop copy: " << MI;
1384 MBB.erase(&MI);
1385 Erased = true;
Evan Chengcada2452007-11-28 01:28:46 +00001386 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng66f71632007-10-19 21:23:22 +00001387 Spills.disallowClobberPhysReg(VirtReg);
1388 goto ProcessNextInst;
1389 }
1390
1391 // If it's not a no-op copy, it clobbers the value in the destreg.
1392 Spills.ClobberPhysReg(VirtReg);
1393 ReusedOperands.markClobbered(VirtReg);
1394
1395 // Check to see if this instruction is a load from a stack slot into
1396 // a register. If so, this provides the stack slot value in the reg.
1397 int FrameIdx;
1398 if (unsigned DestReg = TII->isLoadFromStackSlot(&MI, FrameIdx)) {
1399 assert(DestReg == VirtReg && "Unknown load situation!");
1400
1401 // If it is a folded reference, then it's not safe to clobber.
1402 bool Folded = FoldedSS.count(FrameIdx);
1403 // Otherwise, if it wasn't available, remember that it is now!
1404 Spills.addAvailable(FrameIdx, &MI, DestReg, !Folded);
1405 goto ProcessNextInst;
1406 }
1407
1408 continue;
1409 }
1410
Evan Chengc498b022007-11-14 07:59:08 +00001411 unsigned SubIdx = MO.getSubReg();
Evan Cheng66f71632007-10-19 21:23:22 +00001412 bool DoReMat = VRM.isReMaterialized(VirtReg);
1413 if (DoReMat)
1414 ReMatDefs.insert(&MI);
1415
1416 // The only vregs left are stack slot definitions.
1417 int StackSlot = VRM.getStackSlot(VirtReg);
1418 const TargetRegisterClass *RC = RegMap->getRegClass(VirtReg);
1419
1420 // If this def is part of a two-address operand, make sure to execute
1421 // the store from the correct physical register.
1422 unsigned PhysReg;
1423 int TiedOp = MI.getInstrDescriptor()->findTiedToSrcOperand(i);
Evan Cheng7277a7d2007-11-02 17:35:08 +00001424 if (TiedOp != -1) {
Evan Cheng66f71632007-10-19 21:23:22 +00001425 PhysReg = MI.getOperand(TiedOp).getReg();
Evan Chengc498b022007-11-14 07:59:08 +00001426 if (SubIdx) {
Evan Cheng7277a7d2007-11-02 17:35:08 +00001427 unsigned SuperReg = findSuperReg(RC, PhysReg, SubIdx, MRI);
1428 assert(SuperReg && MRI->getSubReg(SuperReg, SubIdx) == PhysReg &&
1429 "Can't find corresponding super-register!");
1430 PhysReg = SuperReg;
1431 }
1432 } else {
Evan Cheng66f71632007-10-19 21:23:22 +00001433 PhysReg = VRM.getPhys(VirtReg);
1434 if (ReusedOperands.isClobbered(PhysReg)) {
1435 // Another def has taken the assigned physreg. It must have been a
1436 // use&def which got it due to reuse. Undo the reuse!
1437 PhysReg = ReusedOperands.GetRegForReload(PhysReg, &MI,
1438 Spills, MaybeDeadStores, RegKills, KillOps, VRM);
1439 }
1440 }
1441
1442 MF.setPhysRegUsed(PhysReg);
Evan Chengc498b022007-11-14 07:59:08 +00001443 unsigned RReg = SubIdx ? MRI->getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng7277a7d2007-11-02 17:35:08 +00001444 ReusedOperands.markClobbered(RReg);
1445 MI.getOperand(i).setReg(RReg);
1446
Evan Cheng66f71632007-10-19 21:23:22 +00001447 if (!MO.isDead()) {
Evan Cheng66f71632007-10-19 21:23:22 +00001448 MachineInstr *&LastStore = MaybeDeadStores[StackSlot];
Evan Cheng81a03822007-11-17 00:40:40 +00001449 SpillRegToStackSlot(MBB, MII, -1, PhysReg, StackSlot, RC, LastStore,
Evan Chenge4b39002007-12-03 21:31:55 +00001450 Spills, ReMatDefs, RegKills, KillOps, VRM);
1451 NextMII = next(MII);
Evan Cheng66f71632007-10-19 21:23:22 +00001452
1453 // Check to see if this is a noop copy. If so, eliminate the
1454 // instruction before considering the dest reg to be changed.
1455 {
Chris Lattner29268692006-09-05 02:12:02 +00001456 unsigned Src, Dst;
1457 if (TII->isMoveInstr(MI, Src, Dst) && Src == Dst) {
1458 ++NumDCE;
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001459 DOUT << "Removing now-noop copy: " << MI;
Chris Lattner29268692006-09-05 02:12:02 +00001460 MBB.erase(&MI);
Evan Cheng0c40d722007-07-11 05:28:39 +00001461 Erased = true;
Evan Chengcada2452007-11-28 01:28:46 +00001462 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng66f71632007-10-19 21:23:22 +00001463 UpdateKills(*LastStore, RegKills, KillOps);
Chris Lattner29268692006-09-05 02:12:02 +00001464 goto ProcessNextInst;
Chris Lattner7fb64342004-10-01 19:04:51 +00001465 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00001466 }
Evan Cheng66f71632007-10-19 21:23:22 +00001467 }
Chris Lattner7fb64342004-10-01 19:04:51 +00001468 }
Chris Lattnercea86882005-09-19 06:56:21 +00001469 ProcessNextInst:
Evan Cheng0c40d722007-07-11 05:28:39 +00001470 if (!Erased && !BackTracked)
1471 for (MachineBasicBlock::iterator II = MI; II != NextMII; ++II)
1472 UpdateKills(*II, RegKills, KillOps);
Chris Lattner7fb64342004-10-01 19:04:51 +00001473 MII = NextMII;
1474 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001475}
1476
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001477llvm::Spiller* llvm::createSpiller() {
1478 switch (SpillerOpt) {
1479 default: assert(0 && "Unreachable!");
1480 case local:
1481 return new LocalSpiller();
1482 case simple:
1483 return new SimpleSpiller();
1484 }
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +00001485}