blob: bb9debd7696449c85e92cd27891bd7a805f86836 [file] [log] [blame]
Anton Korobeynikovd4022c32009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +000013
Evan Cheng06e16582009-07-10 01:54:42 +000014// IT block predicate field
Jim Grosbach89df9962011-08-26 21:43:41 +000015def it_pred_asmoperand : AsmOperandClass {
16 let Name = "ITCondCode";
17 let ParserMethod = "parseITCondCode";
18}
Evan Cheng06e16582009-07-10 01:54:42 +000019def it_pred : Operand<i32> {
Johnny Chen9d3acaa2010-03-02 17:57:15 +000020 let PrintMethod = "printMandatoryPredicateOperand";
Jim Grosbach89df9962011-08-26 21:43:41 +000021 let ParserMatchClass = it_pred_asmoperand;
Evan Cheng06e16582009-07-10 01:54:42 +000022}
23
24// IT block condition mask
Jim Grosbach89df9962011-08-26 21:43:41 +000025def it_mask_asmoperand : AsmOperandClass { let Name = "ITMask"; }
Evan Cheng06e16582009-07-10 01:54:42 +000026def it_mask : Operand<i32> {
27 let PrintMethod = "printThumbITMask";
Jim Grosbach89df9962011-08-26 21:43:41 +000028 let ParserMatchClass = it_mask_asmoperand;
Evan Cheng06e16582009-07-10 01:54:42 +000029}
30
Anton Korobeynikov52237112009-06-17 18:13:58 +000031// Shifted operands. No register controlled shifts for Thumb2.
32// Note: We do not support rrx shifted operands yet.
33def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng9cb9e672009-06-27 02:26:13 +000034 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikov52237112009-06-17 18:13:58 +000035 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000036 let EncoderMethod = "getT2SORegOpValue";
Evan Cheng9cb9e672009-06-27 02:26:13 +000037 let PrintMethod = "printT2SOOperand";
Owen Anderson2c9f8352011-08-22 23:10:16 +000038 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbach72335d52011-08-31 18:23:08 +000039 let ParserMatchClass = ShiftedImmAsmOperand;
40 let MIOperandInfo = (ops rGPR, i32imm);
Anton Korobeynikov52237112009-06-17 18:13:58 +000041}
42
Evan Chengf49810c2009-06-23 17:48:47 +000043// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
44def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000045 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000046}]>;
47
Evan Chengf49810c2009-06-23 17:48:47 +000048// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
49def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000050 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Chengf49810c2009-06-23 17:48:47 +000051}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000052
Evan Chengf49810c2009-06-23 17:48:47 +000053// t2_so_imm - Match a 32-bit immediate operand, which is an
54// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
Bob Wilson09989942011-02-07 17:43:06 +000055// immediate splatted into multiple bytes of the word.
Jim Grosbach6b8f1e32011-06-27 23:54:06 +000056def t2_so_imm_asmoperand : AsmOperandClass { let Name = "T2SOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +000057def t2_so_imm : Operand<i32>, ImmLeaf<i32, [{
58 return ARM_AM::getT2SOImmVal(Imm) != -1;
59 }]> {
Jim Grosbach6b8f1e32011-06-27 23:54:06 +000060 let ParserMatchClass = t2_so_imm_asmoperand;
Chris Lattner2ac19022010-11-15 05:19:05 +000061 let EncoderMethod = "getT2SOImmOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +000062 let DecoderMethod = "DecodeT2SOImm";
Owen Anderson5de6d842010-11-12 21:12:40 +000063}
Anton Korobeynikov52237112009-06-17 18:13:58 +000064
Jim Grosbach64171712010-02-16 21:07:46 +000065// t2_so_imm_not - Match an immediate that is a complement
Evan Chengf49810c2009-06-23 17:48:47 +000066// of a t2_so_imm.
67def t2_so_imm_not : Operand<i32>,
68 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000069 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
70}], t2_so_imm_not_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000071
72// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
73def t2_so_imm_neg : Operand<i32>,
74 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +000075 return ARM_AM::getT2SOImmVal(-((uint32_t)N->getZExtValue())) != -1;
Evan Chenge7cbe412009-07-08 21:03:57 +000076}], t2_so_imm_neg_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000077
78/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
Evan Cheng86198642009-08-07 00:34:42 +000079def imm0_4095 : Operand<i32>,
Eric Christopher8f232d32011-04-28 05:49:04 +000080 ImmLeaf<i32, [{
81 return Imm >= 0 && Imm < 4096;
Evan Chengf49810c2009-06-23 17:48:47 +000082}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000083
Jim Grosbach64171712010-02-16 21:07:46 +000084def imm0_4095_neg : PatLeaf<(i32 imm), [{
85 return (uint32_t)(-N->getZExtValue()) < 4096;
86}], imm_neg_XFORM>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000087
Evan Chengfa2ea1a2009-08-04 01:41:15 +000088def imm0_255_neg : PatLeaf<(i32 imm), [{
89 return (uint32_t)(-N->getZExtValue()) < 255;
Jim Grosbach64171712010-02-16 21:07:46 +000090}], imm_neg_XFORM>;
Evan Chengfa2ea1a2009-08-04 01:41:15 +000091
Jim Grosbach502e0aa2010-07-14 17:45:16 +000092def imm0_255_not : PatLeaf<(i32 imm), [{
93 return (uint32_t)(~N->getZExtValue()) < 255;
94}], imm_comp_XFORM>;
95
Andrew Trickd49ffe82011-04-29 14:18:15 +000096def lo5AllOne : PatLeaf<(i32 imm), [{
97 // Returns true if all low 5-bits are 1.
98 return (((uint32_t)N->getZExtValue()) & 0x1FUL) == 0x1FUL;
99}]>;
100
Evan Cheng055b0312009-06-29 07:51:04 +0000101// Define Thumb2 specific addressing modes.
102
103// t2addrmode_imm12 := reg + imm12
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000104def t2addrmode_imm12_asmoperand : AsmOperandClass {let Name="MemUImm12Offset";}
Evan Cheng055b0312009-06-29 07:51:04 +0000105def t2addrmode_imm12 : Operand<i32>,
106 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
Jim Grosbach458f2dc2010-10-25 20:00:01 +0000107 let PrintMethod = "printAddrModeImm12Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000108 let EncoderMethod = "getAddrModeImm12OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000109 let DecoderMethod = "DecodeT2AddrModeImm12";
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000110 let ParserMatchClass = t2addrmode_imm12_asmoperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000111 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
112}
113
Owen Andersonc9bd4962011-03-18 17:42:55 +0000114// t2ldrlabel := imm12
115def t2ldrlabel : Operand<i32> {
116 let EncoderMethod = "getAddrModeImm12OpValue";
117}
118
119
Owen Andersona838a252010-12-14 00:36:49 +0000120// ADR instruction labels.
121def t2adrlabel : Operand<i32> {
122 let EncoderMethod = "getT2AdrLabelOpValue";
123}
124
125
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000126// t2addrmode_negimm8 := reg - imm8
127def MemNegImm8OffsetAsmOperand : AsmOperandClass {let Name="MemNegImm8Offset";}
128def t2addrmode_negimm8 : Operand<i32>,
129 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
130 let PrintMethod = "printT2AddrModeImm8Operand";
131 let EncoderMethod = "getT2AddrModeImm8OpValue";
132 let DecoderMethod = "DecodeT2AddrModeImm8";
133 let ParserMatchClass = MemNegImm8OffsetAsmOperand;
134 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
135}
136
Johnny Chen0635fc52010-03-04 17:40:44 +0000137// t2addrmode_imm8 := reg +/- imm8
Jim Grosbach7ce05792011-08-03 23:50:40 +0000138def MemImm8OffsetAsmOperand : AsmOperandClass { let Name = "MemImm8Offset"; }
Evan Cheng055b0312009-06-29 07:51:04 +0000139def t2addrmode_imm8 : Operand<i32>,
140 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
141 let PrintMethod = "printT2AddrModeImm8Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000142 let EncoderMethod = "getT2AddrModeImm8OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000143 let DecoderMethod = "DecodeT2AddrModeImm8";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000144 let ParserMatchClass = MemImm8OffsetAsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000145 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
146}
147
Evan Cheng6d94f112009-07-03 00:06:39 +0000148def t2am_imm8_offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000149 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset",
150 [], [SDNPWantRoot]> {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000151 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000152 let EncoderMethod = "getT2AddrModeImm8OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000153 let DecoderMethod = "DecodeT2Imm8";
Evan Chenge88d5ce2009-07-02 07:28:31 +0000154}
155
Evan Cheng5c874172009-07-09 22:21:59 +0000156// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
Chris Lattner979b0612010-09-05 22:51:11 +0000157def t2addrmode_imm8s4 : Operand<i32> {
Evan Cheng5c874172009-07-09 22:21:59 +0000158 let PrintMethod = "printT2AddrModeImm8s4Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000159 let EncoderMethod = "getT2AddrModeImm8s4OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000160 let DecoderMethod = "DecodeT2AddrModeImm8s4";
David Goodwin6647cea2009-06-30 22:50:01 +0000161 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
162}
163
Johnny Chenae1757b2010-03-11 01:13:36 +0000164def t2am_imm8s4_offset : Operand<i32> {
165 let PrintMethod = "printT2AddrModeImm8s4OffsetOperand";
Owen Anderson14c903a2011-08-04 23:18:05 +0000166 let DecoderMethod = "DecodeT2Imm8S4";
Johnny Chenae1757b2010-03-11 01:13:36 +0000167}
168
Evan Chengcba962d2009-07-09 20:40:44 +0000169// t2addrmode_so_reg := reg + (reg << imm2)
Jim Grosbachab899c12011-09-07 23:10:15 +0000170def t2addrmode_so_reg_asmoperand : AsmOperandClass {let Name="T2MemRegOffset";}
Evan Cheng055b0312009-06-29 07:51:04 +0000171def t2addrmode_so_reg : Operand<i32>,
172 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
173 let PrintMethod = "printT2AddrModeSoRegOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000174 let EncoderMethod = "getT2AddrModeSORegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000175 let DecoderMethod = "DecodeT2AddrModeSOReg";
Jim Grosbachab899c12011-09-07 23:10:15 +0000176 let ParserMatchClass = t2addrmode_so_reg_asmoperand;
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000177 let MIOperandInfo = (ops GPR:$base, rGPR:$offsreg, i32imm:$offsimm);
Evan Cheng055b0312009-06-29 07:51:04 +0000178}
179
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000180// t2addrmode_reg := reg
181// Used by load/store exclusive instructions. Useful to enable right assembly
182// parsing and printing. Not used for any codegen matching.
183//
184def t2addrmode_reg : Operand<i32> {
185 let PrintMethod = "printAddrMode7Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000186 let DecoderMethod = "DecodeGPRRegisterClass";
Cameron Zwarichd6ffcd82011-05-17 23:26:20 +0000187 let MIOperandInfo = (ops GPR);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000188}
Evan Cheng055b0312009-06-29 07:51:04 +0000189
Anton Korobeynikov52237112009-06-17 18:13:58 +0000190//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000191// Multiclass helpers...
Anton Korobeynikov52237112009-06-17 18:13:58 +0000192//
193
Owen Andersona99e7782010-11-15 18:45:17 +0000194
195class T2OneRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000196 string opc, string asm, list<dag> pattern>
197 : T2I<oops, iops, itin, opc, asm, pattern> {
198 bits<4> Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000199 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000200
Jim Grosbach86386922010-12-08 22:10:43 +0000201 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000202 let Inst{26} = imm{11};
203 let Inst{14-12} = imm{10-8};
204 let Inst{7-0} = imm{7-0};
205}
206
Owen Andersonbb6315d2010-11-15 19:58:36 +0000207
Owen Andersona99e7782010-11-15 18:45:17 +0000208class T2sOneRegImm<dag oops, dag iops, InstrItinClass itin,
209 string opc, string asm, list<dag> pattern>
210 : T2sI<oops, iops, itin, opc, asm, pattern> {
211 bits<4> Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000212 bits<4> Rn;
213 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000214
Jim Grosbach86386922010-12-08 22:10:43 +0000215 let Inst{11-8} = Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000216 let Inst{26} = imm{11};
217 let Inst{14-12} = imm{10-8};
218 let Inst{7-0} = imm{7-0};
219}
220
Owen Andersonbb6315d2010-11-15 19:58:36 +0000221class T2OneRegCmpImm<dag oops, dag iops, InstrItinClass itin,
222 string opc, string asm, list<dag> pattern>
223 : T2I<oops, iops, itin, opc, asm, pattern> {
224 bits<4> Rn;
225 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000226
Jim Grosbach86386922010-12-08 22:10:43 +0000227 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000228 let Inst{26} = imm{11};
229 let Inst{14-12} = imm{10-8};
230 let Inst{7-0} = imm{7-0};
231}
232
233
Owen Andersona99e7782010-11-15 18:45:17 +0000234class T2OneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
235 string opc, string asm, list<dag> pattern>
236 : T2I<oops, iops, itin, opc, asm, pattern> {
237 bits<4> Rd;
238 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000239
Jim Grosbach86386922010-12-08 22:10:43 +0000240 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000241 let Inst{3-0} = ShiftedRm{3-0};
242 let Inst{5-4} = ShiftedRm{6-5};
243 let Inst{14-12} = ShiftedRm{11-9};
244 let Inst{7-6} = ShiftedRm{8-7};
245}
246
247class T2sOneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
248 string opc, string asm, list<dag> pattern>
Owen Andersonbdf71442010-12-07 20:50:15 +0000249 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000250 bits<4> Rd;
251 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000252
Jim Grosbach86386922010-12-08 22:10:43 +0000253 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000254 let Inst{3-0} = ShiftedRm{3-0};
255 let Inst{5-4} = ShiftedRm{6-5};
256 let Inst{14-12} = ShiftedRm{11-9};
257 let Inst{7-6} = ShiftedRm{8-7};
258}
259
Owen Andersonbb6315d2010-11-15 19:58:36 +0000260class T2OneRegCmpShiftedReg<dag oops, dag iops, InstrItinClass itin,
261 string opc, string asm, list<dag> pattern>
262 : T2I<oops, iops, itin, opc, asm, pattern> {
263 bits<4> Rn;
264 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000265
Jim Grosbach86386922010-12-08 22:10:43 +0000266 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000267 let Inst{3-0} = ShiftedRm{3-0};
268 let Inst{5-4} = ShiftedRm{6-5};
269 let Inst{14-12} = ShiftedRm{11-9};
270 let Inst{7-6} = ShiftedRm{8-7};
271}
272
Owen Andersona99e7782010-11-15 18:45:17 +0000273class T2TwoReg<dag oops, dag iops, InstrItinClass itin,
274 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000275 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000276 bits<4> Rd;
277 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000278
Jim Grosbach86386922010-12-08 22:10:43 +0000279 let Inst{11-8} = Rd;
280 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000281}
282
283class T2sTwoReg<dag oops, dag iops, InstrItinClass itin,
284 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000285 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000286 bits<4> Rd;
287 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000288
Jim Grosbach86386922010-12-08 22:10:43 +0000289 let Inst{11-8} = Rd;
290 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000291}
292
Owen Andersonbb6315d2010-11-15 19:58:36 +0000293class T2TwoRegCmp<dag oops, dag iops, InstrItinClass itin,
294 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000295 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersonbb6315d2010-11-15 19:58:36 +0000296 bits<4> Rn;
297 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000298
Jim Grosbach86386922010-12-08 22:10:43 +0000299 let Inst{19-16} = Rn;
300 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000301}
302
Owen Andersona99e7782010-11-15 18:45:17 +0000303
304class T2TwoRegImm<dag oops, dag iops, InstrItinClass itin,
305 string opc, string asm, list<dag> pattern>
306 : T2I<oops, iops, itin, opc, asm, pattern> {
307 bits<4> Rd;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000308 bits<4> Rn;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000309 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000310
Jim Grosbach86386922010-12-08 22:10:43 +0000311 let Inst{11-8} = Rd;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000312 let Inst{19-16} = Rn;
313 let Inst{26} = imm{11};
314 let Inst{14-12} = imm{10-8};
315 let Inst{7-0} = imm{7-0};
Owen Andersona99e7782010-11-15 18:45:17 +0000316}
317
Owen Anderson83da6cd2010-11-14 05:37:38 +0000318class T2sTwoRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson5de6d842010-11-12 21:12:40 +0000319 string opc, string asm, list<dag> pattern>
320 : T2sI<oops, iops, itin, opc, asm, pattern> {
321 bits<4> Rd;
322 bits<4> Rn;
323 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000324
Jim Grosbach86386922010-12-08 22:10:43 +0000325 let Inst{11-8} = Rd;
326 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000327 let Inst{26} = imm{11};
328 let Inst{14-12} = imm{10-8};
329 let Inst{7-0} = imm{7-0};
330}
331
Owen Andersonbb6315d2010-11-15 19:58:36 +0000332class T2TwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
333 string opc, string asm, list<dag> pattern>
334 : T2I<oops, iops, itin, opc, asm, pattern> {
335 bits<4> Rd;
336 bits<4> Rm;
337 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000338
Jim Grosbach86386922010-12-08 22:10:43 +0000339 let Inst{11-8} = Rd;
340 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000341 let Inst{14-12} = imm{4-2};
342 let Inst{7-6} = imm{1-0};
343}
344
345class T2sTwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
346 string opc, string asm, list<dag> pattern>
347 : T2sI<oops, iops, itin, opc, asm, pattern> {
348 bits<4> Rd;
349 bits<4> Rm;
350 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000351
Jim Grosbach86386922010-12-08 22:10:43 +0000352 let Inst{11-8} = Rd;
353 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000354 let Inst{14-12} = imm{4-2};
355 let Inst{7-6} = imm{1-0};
356}
357
Owen Anderson5de6d842010-11-12 21:12:40 +0000358class T2ThreeReg<dag oops, dag iops, InstrItinClass itin,
359 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000360 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000361 bits<4> Rd;
362 bits<4> Rn;
363 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000364
Jim Grosbach86386922010-12-08 22:10:43 +0000365 let Inst{11-8} = Rd;
366 let Inst{19-16} = Rn;
367 let Inst{3-0} = Rm;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000368}
369
370class T2sThreeReg<dag oops, dag iops, InstrItinClass itin,
371 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000372 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5de6d842010-11-12 21:12:40 +0000373 bits<4> Rd;
374 bits<4> Rn;
375 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000376
Jim Grosbach86386922010-12-08 22:10:43 +0000377 let Inst{11-8} = Rd;
378 let Inst{19-16} = Rn;
379 let Inst{3-0} = Rm;
Owen Anderson5de6d842010-11-12 21:12:40 +0000380}
381
382class T2TwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
383 string opc, string asm, list<dag> pattern>
Owen Anderson83da6cd2010-11-14 05:37:38 +0000384 : T2I<oops, iops, itin, opc, asm, pattern> {
385 bits<4> Rd;
386 bits<4> Rn;
387 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000388
Jim Grosbach86386922010-12-08 22:10:43 +0000389 let Inst{11-8} = Rd;
390 let Inst{19-16} = Rn;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000391 let Inst{3-0} = ShiftedRm{3-0};
392 let Inst{5-4} = ShiftedRm{6-5};
393 let Inst{14-12} = ShiftedRm{11-9};
394 let Inst{7-6} = ShiftedRm{8-7};
395}
396
397class T2sTwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
398 string opc, string asm, list<dag> pattern>
Owen Anderson5de6d842010-11-12 21:12:40 +0000399 : T2sI<oops, iops, itin, opc, asm, pattern> {
400 bits<4> Rd;
401 bits<4> Rn;
402 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000403
Jim Grosbach86386922010-12-08 22:10:43 +0000404 let Inst{11-8} = Rd;
405 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000406 let Inst{3-0} = ShiftedRm{3-0};
407 let Inst{5-4} = ShiftedRm{6-5};
408 let Inst{14-12} = ShiftedRm{11-9};
409 let Inst{7-6} = ShiftedRm{8-7};
410}
411
Owen Anderson35141a92010-11-18 01:08:42 +0000412class T2FourReg<dag oops, dag iops, InstrItinClass itin,
413 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000414 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson35141a92010-11-18 01:08:42 +0000415 bits<4> Rd;
416 bits<4> Rn;
417 bits<4> Rm;
418 bits<4> Ra;
Jim Grosbach7a088642010-11-19 17:11:02 +0000419
Jim Grosbach86386922010-12-08 22:10:43 +0000420 let Inst{19-16} = Rn;
421 let Inst{15-12} = Ra;
422 let Inst{11-8} = Rd;
423 let Inst{3-0} = Rm;
Owen Anderson35141a92010-11-18 01:08:42 +0000424}
425
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000426class T2MulLong<bits<3> opc22_20, bits<4> opc7_4,
427 dag oops, dag iops, InstrItinClass itin,
428 string opc, string asm, list<dag> pattern>
Jim Grosbach52082042010-12-08 22:29:28 +0000429 : T2I<oops, iops, itin, opc, asm, pattern> {
430 bits<4> RdLo;
431 bits<4> RdHi;
432 bits<4> Rn;
433 bits<4> Rm;
434
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000435 let Inst{31-23} = 0b111110111;
436 let Inst{22-20} = opc22_20;
Jim Grosbach52082042010-12-08 22:29:28 +0000437 let Inst{19-16} = Rn;
438 let Inst{15-12} = RdLo;
439 let Inst{11-8} = RdHi;
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000440 let Inst{7-4} = opc7_4;
Jim Grosbach52082042010-12-08 22:29:28 +0000441 let Inst{3-0} = Rm;
442}
443
Owen Anderson35141a92010-11-18 01:08:42 +0000444
Evan Chenga67efd12009-06-23 19:39:13 +0000445/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000446/// unary operation that produces a value. These are predicable and can be
447/// changed to modify CPSR.
Evan Cheng5d42c562010-09-29 00:49:25 +0000448multiclass T2I_un_irs<bits<4> opcod, string opc,
449 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
450 PatFrag opnode, bit Cheap = 0, bit ReMat = 0> {
Evan Chenga67efd12009-06-23 19:39:13 +0000451 // shifted imm
Owen Andersona99e7782010-11-15 18:45:17 +0000452 def i : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), iii,
453 opc, "\t$Rd, $imm",
454 [(set rGPR:$Rd, (opnode t2_so_imm:$imm))]> {
Evan Chenga67efd12009-06-23 19:39:13 +0000455 let isAsCheapAsAMove = Cheap;
456 let isReMaterializable = ReMat;
Johnny Chend68e1192009-12-15 17:24:14 +0000457 let Inst{31-27} = 0b11110;
458 let Inst{25} = 0;
459 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000460 let Inst{19-16} = 0b1111; // Rn
461 let Inst{15} = 0;
Evan Chenga67efd12009-06-23 19:39:13 +0000462 }
463 // register
Owen Andersona99e7782010-11-15 18:45:17 +0000464 def r : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), iir,
465 opc, ".w\t$Rd, $Rm",
466 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000467 let Inst{31-27} = 0b11101;
468 let Inst{26-25} = 0b01;
469 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000470 let Inst{19-16} = 0b1111; // Rn
471 let Inst{14-12} = 0b000; // imm3
472 let Inst{7-6} = 0b00; // imm2
473 let Inst{5-4} = 0b00; // type
474 }
Evan Chenga67efd12009-06-23 19:39:13 +0000475 // shifted register
Owen Andersona99e7782010-11-15 18:45:17 +0000476 def s : T2sOneRegShiftedReg<(outs rGPR:$Rd), (ins t2_so_reg:$ShiftedRm), iis,
477 opc, ".w\t$Rd, $ShiftedRm",
478 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000479 let Inst{31-27} = 0b11101;
480 let Inst{26-25} = 0b01;
481 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000482 let Inst{19-16} = 0b1111; // Rn
483 }
Evan Chenga67efd12009-06-23 19:39:13 +0000484}
485
486/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Bob Wilson4876bdb2010-05-25 04:43:08 +0000487/// binary operation that produces a value. These are predicable and can be
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000488/// changed to modify CPSR.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000489multiclass T2I_bin_irs<bits<4> opcod, string opc,
490 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachadf73662011-06-28 00:19:13 +0000491 PatFrag opnode, string baseOpc, bit Commutable = 0,
492 string wide = ""> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000493 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000494 def ri : T2sTwoRegImm<
495 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), iii,
496 opc, "\t$Rd, $Rn, $imm",
497 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000498 let Inst{31-27} = 0b11110;
499 let Inst{25} = 0;
500 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000501 let Inst{15} = 0;
502 }
Evan Chenga67efd12009-06-23 19:39:13 +0000503 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000504 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), iir,
505 opc, !strconcat(wide, "\t$Rd, $Rn, $Rm"),
506 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000507 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000508 let Inst{31-27} = 0b11101;
509 let Inst{26-25} = 0b01;
510 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000511 let Inst{14-12} = 0b000; // imm3
512 let Inst{7-6} = 0b00; // imm2
513 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000514 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000515 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000516 def rs : T2sTwoRegShiftedReg<
517 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), iis,
518 opc, !strconcat(wide, "\t$Rd, $Rn, $ShiftedRm"),
519 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000520 let Inst{31-27} = 0b11101;
521 let Inst{26-25} = 0b01;
522 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000523 }
Jim Grosbachadf73662011-06-28 00:19:13 +0000524 // Assembly aliases for optional destination operand when it's the same
525 // as the source operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000526 def : t2InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000527 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
528 t2_so_imm:$imm, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000529 cc_out:$s)>;
530 def : t2InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $Rm"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000531 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
532 rGPR:$Rm, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000533 cc_out:$s)>;
534 def : t2InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $shift"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000535 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rdn, rGPR:$Rdn,
536 t2_so_reg:$shift, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000537 cc_out:$s)>;
Bill Wendling4822bce2010-08-30 01:47:35 +0000538}
539
David Goodwin1f096272009-07-27 23:34:12 +0000540/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
Jim Grosbachadf73662011-06-28 00:19:13 +0000541// the ".w" suffix to indicate that they are wide.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000542multiclass T2I_bin_w_irs<bits<4> opcod, string opc,
543 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachadf73662011-06-28 00:19:13 +0000544 PatFrag opnode, string baseOpc, bit Commutable = 0> :
Jim Grosbach5c1ac552011-09-02 18:41:35 +0000545 T2I_bin_irs<opcod, opc, iii, iir, iis, opnode, baseOpc, Commutable, ".w"> {
546 // Assembler aliases w/o the ".w" suffix.
547 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $Rm"),
548 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rd, rGPR:$Rn,
549 rGPR:$Rm, pred:$p,
550 cc_out:$s)>;
551 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $shift"),
552 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rd, rGPR:$Rn,
553 t2_so_reg:$shift, pred:$p,
554 cc_out:$s)>;
555
556 // and with the optional destination operand, too.
557 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $Rm"),
558 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
559 rGPR:$Rm, pred:$p,
560 cc_out:$s)>;
561 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $shift"),
562 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rdn, rGPR:$Rdn,
563 t2_so_reg:$shift, pred:$p,
564 cc_out:$s)>;
565}
Bill Wendling1f7bf0e2010-08-29 03:55:31 +0000566
Evan Cheng1e249e32009-06-25 20:59:23 +0000567/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000568/// reversed. The 'rr' form is only defined for the disassembler; for codegen
569/// it is equivalent to the T2I_bin_irs counterpart.
570multiclass T2I_rbin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000571 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000572 def ri : T2sTwoRegImm<
573 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
574 opc, ".w\t$Rd, $Rn, $imm",
575 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000576 let Inst{31-27} = 0b11110;
577 let Inst{25} = 0;
578 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000579 let Inst{15} = 0;
580 }
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000581 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000582 def rr : T2sThreeReg<
583 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
584 opc, "\t$Rd, $Rn, $Rm",
Bob Wilson136e4912010-08-14 03:18:29 +0000585 [/* For disassembly only; pattern left blank */]> {
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000586 let Inst{31-27} = 0b11101;
587 let Inst{26-25} = 0b01;
588 let Inst{24-21} = opcod;
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000589 let Inst{14-12} = 0b000; // imm3
590 let Inst{7-6} = 0b00; // imm2
591 let Inst{5-4} = 0b00; // type
592 }
Evan Chengf49810c2009-06-23 17:48:47 +0000593 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000594 def rs : T2sTwoRegShiftedReg<
595 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
596 IIC_iALUsir, opc, "\t$Rd, $Rn, $ShiftedRm",
597 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000598 let Inst{31-27} = 0b11101;
599 let Inst{26-25} = 0b01;
600 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000601 }
Evan Chengf49810c2009-06-23 17:48:47 +0000602}
603
Evan Chenga67efd12009-06-23 19:39:13 +0000604/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikov52237112009-06-17 18:13:58 +0000605/// instruction modifies the CPSR register.
Evan Cheng4a517082011-09-06 18:52:20 +0000606let hasPostISelHook = 1, isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000607multiclass T2I_bin_s_irs<bits<4> opcod, string opc,
608 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
609 PatFrag opnode, bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000610 // shifted imm
Evan Cheng4a517082011-09-06 18:52:20 +0000611 def ri : T2sTwoRegImm<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000612 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), iii,
Evan Cheng4a517082011-09-06 18:52:20 +0000613 opc, ".w\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +0000614 [(set rGPR:$Rd, CPSR, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000615 let Inst{31-27} = 0b11110;
616 let Inst{25} = 0;
617 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000618 let Inst{15} = 0;
619 }
Evan Chenga67efd12009-06-23 19:39:13 +0000620 // register
Evan Cheng4a517082011-09-06 18:52:20 +0000621 def rr : T2sThreeReg<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000622 (outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), iir,
Evan Cheng4a517082011-09-06 18:52:20 +0000623 opc, ".w\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +0000624 [(set rGPR:$Rd, CPSR, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000625 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000626 let Inst{31-27} = 0b11101;
627 let Inst{26-25} = 0b01;
628 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000629 let Inst{14-12} = 0b000; // imm3
630 let Inst{7-6} = 0b00; // imm2
631 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000632 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000633 // shifted register
Evan Cheng4a517082011-09-06 18:52:20 +0000634 def rs : T2sTwoRegShiftedReg<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000635 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
Evan Cheng4a517082011-09-06 18:52:20 +0000636 opc, ".w\t$Rd, $Rn, $ShiftedRm",
Evan Cheng342e3162011-08-30 01:34:54 +0000637 [(set rGPR:$Rd, CPSR, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000638 let Inst{31-27} = 0b11101;
639 let Inst{26-25} = 0b01;
640 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000641 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000642}
643}
644
Evan Chenga67efd12009-06-23 19:39:13 +0000645/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
646/// patterns for a binary operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000647multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode,
648 bit Commutable = 0> {
Evan Chengf49810c2009-06-23 17:48:47 +0000649 // shifted imm
Jim Grosbach663e3392010-08-30 19:49:58 +0000650 // The register-immediate version is re-materializable. This is useful
651 // in particular for taking the address of a local.
652 let isReMaterializable = 1 in {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000653 def ri : T2sTwoRegImm<
Jim Grosbachf0851e52011-09-02 18:14:46 +0000654 (outs rGPR:$Rd), (ins GPRnopc:$Rn, t2_so_imm:$imm), IIC_iALUi,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000655 opc, ".w\t$Rd, $Rn, $imm",
Jim Grosbachf0851e52011-09-02 18:14:46 +0000656 [(set rGPR:$Rd, (opnode GPRnopc:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000657 let Inst{31-27} = 0b11110;
658 let Inst{25} = 0;
659 let Inst{24} = 1;
660 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000661 let Inst{15} = 0;
662 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000663 }
Evan Chengf49810c2009-06-23 17:48:47 +0000664 // 12-bit imm
Jim Grosbach07e9b262010-12-08 23:04:16 +0000665 def ri12 : T2I<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000666 (outs rGPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm), IIC_iALUi,
667 !strconcat(opc, "w"), "\t$Rd, $Rn, $imm",
668 [(set rGPR:$Rd, (opnode GPR:$Rn, imm0_4095:$imm))]> {
Jim Grosbach07e9b262010-12-08 23:04:16 +0000669 bits<4> Rd;
670 bits<4> Rn;
671 bits<12> imm;
Johnny Chend68e1192009-12-15 17:24:14 +0000672 let Inst{31-27} = 0b11110;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000673 let Inst{26} = imm{11};
674 let Inst{25-24} = 0b10;
Johnny Chend68e1192009-12-15 17:24:14 +0000675 let Inst{23-21} = op23_21;
676 let Inst{20} = 0; // The S bit.
Jim Grosbach07e9b262010-12-08 23:04:16 +0000677 let Inst{19-16} = Rn;
Johnny Chend68e1192009-12-15 17:24:14 +0000678 let Inst{15} = 0;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000679 let Inst{14-12} = imm{10-8};
680 let Inst{11-8} = Rd;
681 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000682 }
Evan Chenga67efd12009-06-23 19:39:13 +0000683 // register
Jim Grosbachf0851e52011-09-02 18:14:46 +0000684 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins GPRnopc:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000685 opc, ".w\t$Rd, $Rn, $Rm",
Jim Grosbachf0851e52011-09-02 18:14:46 +0000686 [(set rGPR:$Rd, (opnode GPRnopc:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000687 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000688 let Inst{31-27} = 0b11101;
689 let Inst{26-25} = 0b01;
690 let Inst{24} = 1;
691 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000692 let Inst{14-12} = 0b000; // imm3
693 let Inst{7-6} = 0b00; // imm2
694 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000695 }
Evan Chengf49810c2009-06-23 17:48:47 +0000696 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000697 def rs : T2sTwoRegShiftedReg<
Jim Grosbachf0851e52011-09-02 18:14:46 +0000698 (outs rGPR:$Rd), (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson83da6cd2010-11-14 05:37:38 +0000699 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
Jim Grosbachf0851e52011-09-02 18:14:46 +0000700 [(set rGPR:$Rd, (opnode GPRnopc:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000701 let Inst{31-27} = 0b11101;
Johnny Chend68e1192009-12-15 17:24:14 +0000702 let Inst{26-25} = 0b01;
Johnny Chend248ffb2010-01-08 17:41:33 +0000703 let Inst{24} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000704 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000705 }
Evan Chengf49810c2009-06-23 17:48:47 +0000706}
707
Jim Grosbach6935efc2009-11-24 00:20:27 +0000708/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000709/// for a binary operation that produces a value and use the carry
Jim Grosbach6935efc2009-11-24 00:20:27 +0000710/// bit. It's not predicable.
Evan Cheng342e3162011-08-30 01:34:54 +0000711let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000712multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
713 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000714 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000715 def ri : T2sTwoRegImm<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000716 IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +0000717 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, t2_so_imm:$imm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000718 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000719 let Inst{31-27} = 0b11110;
720 let Inst{25} = 0;
721 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000722 let Inst{15} = 0;
723 }
Evan Chenga67efd12009-06-23 19:39:13 +0000724 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000725 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000726 opc, ".w\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +0000727 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, rGPR:$Rm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000728 Requires<[IsThumb2]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000729 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000730 let Inst{31-27} = 0b11101;
731 let Inst{26-25} = 0b01;
732 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000733 let Inst{14-12} = 0b000; // imm3
734 let Inst{7-6} = 0b00; // imm2
735 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000736 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000737 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000738 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000739 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000740 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
Evan Cheng342e3162011-08-30 01:34:54 +0000741 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000742 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000743 let Inst{31-27} = 0b11101;
744 let Inst{26-25} = 0b01;
745 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000746 }
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000747}
Andrew Trick1c3af772011-04-23 03:55:32 +0000748}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000749
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000750/// T2I_rbin_s_is - Same as T2I_rbin_irs except sets 's' bit and the register
751/// version is not needed since this is only for codegen.
Evan Cheng4a517082011-09-06 18:52:20 +0000752let hasPostISelHook = 1, isCodeGenOnly = 1, Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000753multiclass T2I_rbin_s_is<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000754 // shifted imm
Evan Cheng4a517082011-09-06 18:52:20 +0000755 def ri : T2sTwoRegImm<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000756 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
Evan Cheng4a517082011-09-06 18:52:20 +0000757 opc, ".w\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +0000758 [(set rGPR:$Rd, CPSR, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000759 let Inst{31-27} = 0b11110;
760 let Inst{25} = 0;
761 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000762 let Inst{15} = 0;
763 }
Evan Chengf49810c2009-06-23 17:48:47 +0000764 // shifted register
Evan Cheng4a517082011-09-06 18:52:20 +0000765 def rs : T2sTwoRegShiftedReg<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000766 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
Evan Cheng4a517082011-09-06 18:52:20 +0000767 IIC_iALUsi, opc, "\t$Rd, $Rn, $ShiftedRm",
Evan Cheng342e3162011-08-30 01:34:54 +0000768 [(set rGPR:$Rd, CPSR, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000769 let Inst{31-27} = 0b11101;
770 let Inst{26-25} = 0b01;
771 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000772 }
Evan Chengf49810c2009-06-23 17:48:47 +0000773}
774}
775
Evan Chenga67efd12009-06-23 19:39:13 +0000776/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
777// rotate operation that produces a value.
Jim Grosbach5f25fb02011-09-02 21:28:54 +0000778multiclass T2I_sh_ir<bits<2> opcod, string opc, Operand ty, PatFrag opnode,
779 string baseOpc> {
Evan Chenga67efd12009-06-23 19:39:13 +0000780 // 5-bit imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000781 def ri : T2sTwoRegShiftImm<
Owen Anderson6d746312011-08-08 20:42:17 +0000782 (outs rGPR:$Rd), (ins rGPR:$Rm, ty:$imm), IIC_iMOVsi,
Owen Andersonbb6315d2010-11-15 19:58:36 +0000783 opc, ".w\t$Rd, $Rm, $imm",
Jim Grosbach70939ee2011-08-17 21:51:27 +0000784 [(set rGPR:$Rd, (opnode rGPR:$Rm, (i32 ty:$imm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000785 let Inst{31-27} = 0b11101;
786 let Inst{26-21} = 0b010010;
787 let Inst{19-16} = 0b1111; // Rn
788 let Inst{5-4} = opcod;
789 }
Evan Chenga67efd12009-06-23 19:39:13 +0000790 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000791 def rr : T2sThreeReg<
792 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMOVsr,
793 opc, ".w\t$Rd, $Rn, $Rm",
794 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000795 let Inst{31-27} = 0b11111;
796 let Inst{26-23} = 0b0100;
797 let Inst{22-21} = opcod;
798 let Inst{15-12} = 0b1111;
799 let Inst{7-4} = 0b0000;
800 }
Jim Grosbach5f25fb02011-09-02 21:28:54 +0000801
802 // Optional destination register
803 def : t2InstAlias<!strconcat(opc, "${s}${p}", ".w $Rdn, $imm"),
804 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
805 ty:$imm, pred:$p,
806 cc_out:$s)>;
807 def : t2InstAlias<!strconcat(opc, "${s}${p}", ".w $Rdn, $Rm"),
808 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
809 rGPR:$Rm, pred:$p,
810 cc_out:$s)>;
811
812 // Assembler aliases w/o the ".w" suffix.
813 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $imm"),
814 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rd, rGPR:$Rn,
815 ty:$imm, pred:$p,
Jim Grosbachef88a922011-09-06 21:44:58 +0000816 cc_out:$s)>;
Jim Grosbach5f25fb02011-09-02 21:28:54 +0000817 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $Rm"),
818 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rd, rGPR:$Rn,
819 rGPR:$Rm, pred:$p,
820 cc_out:$s)>;
821
822 // and with the optional destination operand, too.
823 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $imm"),
824 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
825 ty:$imm, pred:$p,
826 cc_out:$s)>;
827 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $Rm"),
828 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
829 rGPR:$Rm, pred:$p,
830 cc_out:$s)>;
Evan Chenga67efd12009-06-23 19:39:13 +0000831}
Evan Chengf49810c2009-06-23 17:48:47 +0000832
Johnny Chend68e1192009-12-15 17:24:14 +0000833/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Chenga67efd12009-06-23 19:39:13 +0000834/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Chengf49810c2009-06-23 17:48:47 +0000835/// a explicit result, only implicitly set CPSR.
Evan Cheng5d42c562010-09-29 00:49:25 +0000836multiclass T2I_cmp_irs<bits<4> opcod, string opc,
837 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachef88a922011-09-06 21:44:58 +0000838 PatFrag opnode, string baseOpc> {
839let isCompare = 1, Defs = [CPSR] in {
Evan Chengf49810c2009-06-23 17:48:47 +0000840 // shifted imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000841 def ri : T2OneRegCmpImm<
Jim Grosbachef88a922011-09-06 21:44:58 +0000842 (outs), (ins GPRnopc:$Rn, t2_so_imm:$imm), iii,
Owen Andersonbb6315d2010-11-15 19:58:36 +0000843 opc, ".w\t$Rn, $imm",
Jim Grosbachef88a922011-09-06 21:44:58 +0000844 [(opnode GPRnopc:$Rn, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000845 let Inst{31-27} = 0b11110;
846 let Inst{25} = 0;
847 let Inst{24-21} = opcod;
848 let Inst{20} = 1; // The S bit.
849 let Inst{15} = 0;
850 let Inst{11-8} = 0b1111; // Rd
851 }
Evan Chenga67efd12009-06-23 19:39:13 +0000852 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000853 def rr : T2TwoRegCmp<
Jim Grosbachef88a922011-09-06 21:44:58 +0000854 (outs), (ins GPRnopc:$Rn, rGPR:$Rm), iir,
Owen Andersone732cb02011-08-23 17:37:32 +0000855 opc, ".w\t$Rn, $Rm",
Jim Grosbachef88a922011-09-06 21:44:58 +0000856 [(opnode GPRnopc:$Rn, rGPR:$Rm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000857 let Inst{31-27} = 0b11101;
858 let Inst{26-25} = 0b01;
859 let Inst{24-21} = opcod;
860 let Inst{20} = 1; // The S bit.
861 let Inst{14-12} = 0b000; // imm3
862 let Inst{11-8} = 0b1111; // Rd
863 let Inst{7-6} = 0b00; // imm2
864 let Inst{5-4} = 0b00; // type
865 }
Evan Chengf49810c2009-06-23 17:48:47 +0000866 // shifted register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000867 def rs : T2OneRegCmpShiftedReg<
Jim Grosbachef88a922011-09-06 21:44:58 +0000868 (outs), (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm), iis,
Owen Andersonbb6315d2010-11-15 19:58:36 +0000869 opc, ".w\t$Rn, $ShiftedRm",
Jim Grosbachef88a922011-09-06 21:44:58 +0000870 [(opnode GPRnopc:$Rn, t2_so_reg:$ShiftedRm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000871 let Inst{31-27} = 0b11101;
872 let Inst{26-25} = 0b01;
873 let Inst{24-21} = opcod;
874 let Inst{20} = 1; // The S bit.
875 let Inst{11-8} = 0b1111; // Rd
876 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000877}
Jim Grosbachef88a922011-09-06 21:44:58 +0000878
879 // Assembler aliases w/o the ".w" suffix.
880 // No alias here for 'rr' version as not all instantiations of this
881 // multiclass want one (CMP in particular, does not).
882 def : t2InstAlias<!strconcat(opc, "${p}", " $Rn, $imm"),
883 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPRnopc:$Rn,
884 t2_so_imm:$imm, pred:$p)>;
885 def : t2InstAlias<!strconcat(opc, "${p}", " $Rn, $shift"),
886 (!cast<Instruction>(!strconcat(baseOpc, "rs")) GPRnopc:$Rn,
887 t2_so_reg:$shift,
888 pred:$p)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000889}
890
Evan Chengf3c21b82009-06-30 02:15:48 +0000891/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000892multiclass T2I_ld<bit signed, bits<2> opcod, string opc,
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000893 InstrItinClass iii, InstrItinClass iis, RegisterClass target,
894 PatFrag opnode> {
895 def i12 : T2Ii12<(outs target:$Rt), (ins t2addrmode_imm12:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000896 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000897 [(set target:$Rt, (opnode t2addrmode_imm12:$addr))]> {
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000898 bits<4> Rt;
899 bits<17> addr;
900 let Inst{31-25} = 0b1111100;
Johnny Chend68e1192009-12-15 17:24:14 +0000901 let Inst{24} = signed;
902 let Inst{23} = 1;
903 let Inst{22-21} = opcod;
904 let Inst{20} = 1; // load
Owen Anderson80dd3e02010-11-30 22:45:47 +0000905 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000906 let Inst{15-12} = Rt;
Owen Anderson80dd3e02010-11-30 22:45:47 +0000907 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000908 }
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000909 def i8 : T2Ii8 <(outs target:$Rt), (ins t2addrmode_negimm8:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000910 opc, "\t$Rt, $addr",
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000911 [(set target:$Rt, (opnode t2addrmode_negimm8:$addr))]> {
912 bits<4> Rt;
913 bits<13> addr;
Johnny Chend68e1192009-12-15 17:24:14 +0000914 let Inst{31-27} = 0b11111;
915 let Inst{26-25} = 0b00;
916 let Inst{24} = signed;
917 let Inst{23} = 0;
918 let Inst{22-21} = opcod;
919 let Inst{20} = 1; // load
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000920 let Inst{19-16} = addr{12-9}; // Rn
921 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +0000922 let Inst{11} = 1;
923 // Offset: index==TRUE, wback==FALSE
924 let Inst{10} = 1; // The P bit.
Owen Anderson75579f72010-11-29 22:44:32 +0000925 let Inst{9} = addr{8}; // U
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000926 let Inst{8} = 0; // The W bit.
Owen Anderson75579f72010-11-29 22:44:32 +0000927 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000928 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000929 def s : T2Iso <(outs target:$Rt), (ins t2addrmode_so_reg:$addr), iis,
Owen Anderson75579f72010-11-29 22:44:32 +0000930 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000931 [(set target:$Rt, (opnode t2addrmode_so_reg:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000932 let Inst{31-27} = 0b11111;
933 let Inst{26-25} = 0b00;
934 let Inst{24} = signed;
935 let Inst{23} = 0;
936 let Inst{22-21} = opcod;
937 let Inst{20} = 1; // load
938 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000939
Owen Anderson75579f72010-11-29 22:44:32 +0000940 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000941 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000942
Owen Anderson75579f72010-11-29 22:44:32 +0000943 bits<10> addr;
944 let Inst{19-16} = addr{9-6}; // Rn
945 let Inst{3-0} = addr{5-2}; // Rm
946 let Inst{5-4} = addr{1-0}; // imm
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000947
948 let DecoderMethod = "DecodeT2LoadShift";
Johnny Chend68e1192009-12-15 17:24:14 +0000949 }
Evan Chengbc7deb02010-11-03 05:14:24 +0000950
Owen Anderson971b83b2011-02-08 22:39:40 +0000951 // FIXME: Is the pci variant actually needed?
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000952 def pci : T2Ipc <(outs target:$Rt), (ins t2ldrlabel:$addr), iii,
Owen Anderson971b83b2011-02-08 22:39:40 +0000953 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000954 [(set target:$Rt, (opnode (ARMWrapper tconstpool:$addr)))]> {
Owen Anderson971b83b2011-02-08 22:39:40 +0000955 let isReMaterializable = 1;
956 let Inst{31-27} = 0b11111;
957 let Inst{26-25} = 0b00;
958 let Inst{24} = signed;
959 let Inst{23} = ?; // add = (U == '1')
960 let Inst{22-21} = opcod;
961 let Inst{20} = 1; // load
962 let Inst{19-16} = 0b1111; // Rn
963 bits<4> Rt;
964 bits<12> addr;
965 let Inst{15-12} = Rt{3-0};
966 let Inst{11-0} = addr{11-0};
967 }
Evan Chengf3c21b82009-06-30 02:15:48 +0000968}
969
David Goodwin73b8f162009-06-30 22:11:34 +0000970/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000971multiclass T2I_st<bits<2> opcod, string opc,
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000972 InstrItinClass iii, InstrItinClass iis, RegisterClass target,
973 PatFrag opnode> {
974 def i12 : T2Ii12<(outs), (ins target:$Rt, t2addrmode_imm12:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000975 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000976 [(opnode target:$Rt, t2addrmode_imm12:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000977 let Inst{31-27} = 0b11111;
978 let Inst{26-23} = 0b0001;
979 let Inst{22-21} = opcod;
980 let Inst{20} = 0; // !load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000981
Owen Anderson75579f72010-11-29 22:44:32 +0000982 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000983 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000984
Owen Anderson80dd3e02010-11-30 22:45:47 +0000985 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +0000986 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +0000987 let Inst{19-16} = addr{16-13}; // Rn
988 let Inst{23} = addr{12}; // U
989 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000990 }
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000991 def i8 : T2Ii8 <(outs), (ins target:$Rt, t2addrmode_negimm8:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000992 opc, "\t$Rt, $addr",
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000993 [(opnode target:$Rt, t2addrmode_negimm8:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000994 let Inst{31-27} = 0b11111;
995 let Inst{26-23} = 0b0000;
996 let Inst{22-21} = opcod;
997 let Inst{20} = 0; // !load
998 let Inst{11} = 1;
999 // Offset: index==TRUE, wback==FALSE
1000 let Inst{10} = 1; // The P bit.
1001 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001002
Owen Anderson75579f72010-11-29 22:44:32 +00001003 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +00001004 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001005
Owen Anderson75579f72010-11-29 22:44:32 +00001006 bits<13> addr;
1007 let Inst{19-16} = addr{12-9}; // Rn
1008 let Inst{9} = addr{8}; // U
1009 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +00001010 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001011 def s : T2Iso <(outs), (ins target:$Rt, t2addrmode_so_reg:$addr), iis,
Owen Anderson75579f72010-11-29 22:44:32 +00001012 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001013 [(opnode target:$Rt, t2addrmode_so_reg:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001014 let Inst{31-27} = 0b11111;
1015 let Inst{26-23} = 0b0000;
1016 let Inst{22-21} = opcod;
1017 let Inst{20} = 0; // !load
1018 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001019
Owen Anderson75579f72010-11-29 22:44:32 +00001020 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +00001021 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001022
Owen Anderson75579f72010-11-29 22:44:32 +00001023 bits<10> addr;
1024 let Inst{19-16} = addr{9-6}; // Rn
1025 let Inst{3-0} = addr{5-2}; // Rm
1026 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +00001027 }
David Goodwin73b8f162009-06-30 22:11:34 +00001028}
1029
Evan Cheng0e55fd62010-09-30 01:08:25 +00001030/// T2I_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001031/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001032class T2I_ext_rrot<bits<3> opcod, string opc, PatFrag opnode>
1033 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
1034 opc, ".w\t$Rd, $Rm$rot",
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00001035 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
1036 Requires<[IsThumb2]> {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001037 let Inst{31-27} = 0b11111;
1038 let Inst{26-23} = 0b0100;
1039 let Inst{22-20} = opcod;
1040 let Inst{19-16} = 0b1111; // Rn
1041 let Inst{15-12} = 0b1111;
1042 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001043
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001044 bits<2> rot;
1045 let Inst{5-4} = rot{1-0}; // rotate
Evan Chengd27c9fc2009-07-03 01:43:10 +00001046}
1047
Eli Friedman761fa7a2010-06-24 18:20:04 +00001048// UXTB16 - Requres T2ExtractPack, does not need the .w qualifier.
Jim Grosbach70327412011-07-27 17:48:13 +00001049class T2I_ext_rrot_uxtb16<bits<3> opcod, string opc, PatFrag opnode>
Owen Andersone732cb02011-08-23 17:37:32 +00001050 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot),
1051 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
1052 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001053 Requires<[HasT2ExtractPack, IsThumb2]> {
1054 bits<2> rot;
1055 let Inst{31-27} = 0b11111;
1056 let Inst{26-23} = 0b0100;
1057 let Inst{22-20} = opcod;
1058 let Inst{19-16} = 0b1111; // Rn
1059 let Inst{15-12} = 0b1111;
1060 let Inst{7} = 1;
1061 let Inst{5-4} = rot;
Johnny Chen267124c2010-03-04 22:24:41 +00001062}
1063
Eli Friedman761fa7a2010-06-24 18:20:04 +00001064// SXTB16 - Requres T2ExtractPack, does not need the .w qualifier, no pattern
1065// supported yet.
Jim Grosbach70327412011-07-27 17:48:13 +00001066class T2I_ext_rrot_sxtb16<bits<3> opcod, string opc>
1067 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
1068 opc, "\t$Rd, $Rm$rot", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00001069 Requires<[IsThumb2, HasT2ExtractPack]> {
Jim Grosbach70327412011-07-27 17:48:13 +00001070 bits<2> rot;
1071 let Inst{31-27} = 0b11111;
1072 let Inst{26-23} = 0b0100;
1073 let Inst{22-20} = opcod;
1074 let Inst{19-16} = 0b1111; // Rn
1075 let Inst{15-12} = 0b1111;
1076 let Inst{7} = 1;
1077 let Inst{5-4} = rot;
Johnny Chen93042d12010-03-02 18:14:57 +00001078}
1079
Evan Cheng0e55fd62010-09-30 01:08:25 +00001080/// T2I_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001081/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001082class T2I_exta_rrot<bits<3> opcod, string opc, PatFrag opnode>
1083 : T2ThreeReg<(outs rGPR:$Rd),
1084 (ins rGPR:$Rn, rGPR:$Rm, rot_imm:$rot),
1085 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm$rot",
1086 [(set rGPR:$Rd, (opnode rGPR:$Rn, (rotr rGPR:$Rm,rot_imm:$rot)))]>,
1087 Requires<[HasT2ExtractPack, IsThumb2]> {
1088 bits<2> rot;
1089 let Inst{31-27} = 0b11111;
1090 let Inst{26-23} = 0b0100;
1091 let Inst{22-20} = opcod;
1092 let Inst{15-12} = 0b1111;
1093 let Inst{7} = 1;
1094 let Inst{5-4} = rot;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001095}
1096
Jim Grosbach70327412011-07-27 17:48:13 +00001097class T2I_exta_rrot_np<bits<3> opcod, string opc>
1098 : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm,rot_imm:$rot),
1099 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm$rot", []> {
1100 bits<2> rot;
1101 let Inst{31-27} = 0b11111;
1102 let Inst{26-23} = 0b0100;
1103 let Inst{22-20} = opcod;
1104 let Inst{15-12} = 0b1111;
1105 let Inst{7} = 1;
1106 let Inst{5-4} = rot;
Johnny Chen93042d12010-03-02 18:14:57 +00001107}
1108
Anton Korobeynikov52237112009-06-17 18:13:58 +00001109//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001110// Instructions
1111//===----------------------------------------------------------------------===//
1112
1113//===----------------------------------------------------------------------===//
Evan Chenga09b9ca2009-06-24 23:47:58 +00001114// Miscellaneous Instructions.
1115//
1116
Owen Andersonda663f72010-11-15 21:30:39 +00001117class T2PCOneRegImm<dag oops, dag iops, InstrItinClass itin,
1118 string asm, list<dag> pattern>
1119 : T2XI<oops, iops, itin, asm, pattern> {
1120 bits<4> Rd;
1121 bits<12> label;
Jim Grosbach7a088642010-11-19 17:11:02 +00001122
Jim Grosbach86386922010-12-08 22:10:43 +00001123 let Inst{11-8} = Rd;
Owen Andersonda663f72010-11-15 21:30:39 +00001124 let Inst{26} = label{11};
1125 let Inst{14-12} = label{10-8};
1126 let Inst{7-0} = label{7-0};
1127}
1128
Evan Chenga09b9ca2009-06-24 23:47:58 +00001129// LEApcrel - Load a pc-relative address into a register without offending the
1130// assembler.
Owen Andersona838a252010-12-14 00:36:49 +00001131def t2ADR : T2PCOneRegImm<(outs rGPR:$Rd),
1132 (ins t2adrlabel:$addr, pred:$p),
1133 IIC_iALUi, "adr{$p}.w\t$Rd, #$addr", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001134 let Inst{31-27} = 0b11110;
1135 let Inst{25-24} = 0b10;
1136 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
1137 let Inst{22} = 0;
1138 let Inst{20} = 0;
1139 let Inst{19-16} = 0b1111; // Rn
1140 let Inst{15} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00001141
Owen Andersona838a252010-12-14 00:36:49 +00001142 bits<4> Rd;
1143 bits<13> addr;
1144 let Inst{11-8} = Rd;
1145 let Inst{23} = addr{12};
1146 let Inst{21} = addr{12};
1147 let Inst{26} = addr{11};
1148 let Inst{14-12} = addr{10-8};
1149 let Inst{7-0} = addr{7-0};
Owen Anderson6b8719f2010-12-13 22:51:08 +00001150}
Owen Andersona838a252010-12-14 00:36:49 +00001151
1152let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001153def t2LEApcrel : t2PseudoInst<(outs rGPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001154 4, IIC_iALUi, []>;
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001155def t2LEApcrelJT : t2PseudoInst<(outs rGPR:$Rd),
1156 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001157 4, IIC_iALUi,
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001158 []>;
Evan Chenga09b9ca2009-06-24 23:47:58 +00001159
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001160
Evan Chenga09b9ca2009-06-24 23:47:58 +00001161//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001162// Load / store Instructions.
1163//
1164
Evan Cheng055b0312009-06-29 07:51:04 +00001165// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001166let canFoldAsLoad = 1, isReMaterializable = 1 in
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001167defm t2LDR : T2I_ld<0, 0b10, "ldr", IIC_iLoad_i, IIC_iLoad_si, GPR,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001168 UnOpFrag<(load node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001169
Evan Chengf3c21b82009-06-30 02:15:48 +00001170// Loads with zero extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001171defm t2LDRH : T2I_ld<0, 0b01, "ldrh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001172 rGPR, UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001173defm t2LDRB : T2I_ld<0, 0b00, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001174 rGPR, UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001175
Evan Chengf3c21b82009-06-30 02:15:48 +00001176// Loads with sign extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001177defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001178 rGPR, UnOpFrag<(sextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001179defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001180 rGPR, UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001181
Owen Anderson9d63d902010-12-01 19:18:46 +00001182let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chengf3c21b82009-06-30 02:15:48 +00001183// Load doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001184def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Chenge298ab22009-09-27 09:46:04 +00001185 (ins t2addrmode_imm8s4:$addr),
Owen Anderson9d63d902010-12-01 19:18:46 +00001186 IIC_iLoad_d_i, "ldrd", "\t$Rt, $Rt2, $addr", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001187} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chengf3c21b82009-06-30 02:15:48 +00001188
1189// zextload i1 -> zextload i8
1190def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
1191 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001192def : T2Pat<(zextloadi1 t2addrmode_negimm8:$addr),
1193 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001194def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
1195 (t2LDRBs t2addrmode_so_reg:$addr)>;
1196def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
1197 (t2LDRBpci tconstpool:$addr)>;
1198
1199// extload -> zextload
1200// FIXME: Reduce the number of patterns by legalizing extload to zextload
1201// earlier?
1202def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
1203 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001204def : T2Pat<(extloadi1 t2addrmode_negimm8:$addr),
1205 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001206def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
1207 (t2LDRBs t2addrmode_so_reg:$addr)>;
1208def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
1209 (t2LDRBpci tconstpool:$addr)>;
1210
1211def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
1212 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001213def : T2Pat<(extloadi8 t2addrmode_negimm8:$addr),
1214 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001215def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
1216 (t2LDRBs t2addrmode_so_reg:$addr)>;
1217def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
1218 (t2LDRBpci tconstpool:$addr)>;
1219
1220def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
1221 (t2LDRHi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001222def : T2Pat<(extloadi16 t2addrmode_negimm8:$addr),
1223 (t2LDRHi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001224def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
1225 (t2LDRHs t2addrmode_so_reg:$addr)>;
1226def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
1227 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng055b0312009-06-29 07:51:04 +00001228
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001229// FIXME: The destination register of the loads and stores can't be PC, but
1230// can be SP. We need another regclass (similar to rGPR) to represent
1231// that. Not a pressing issue since these are selected manually,
1232// not via pattern.
1233
Evan Chenge88d5ce2009-07-02 07:28:31 +00001234// Indexed loads
Owen Anderson6af50f72010-11-30 00:14:31 +00001235
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001236let mayLoad = 1, neverHasSideEffects = 1 in {
Owen Anderson6b0fa632010-12-09 02:56:12 +00001237def t2LDR_PRE : T2Iidxldst<0, 0b10, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001238 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001239 AddrModeT2_i8, IndexModePre, IIC_iLoad_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001240 "ldr", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001241 []>;
1242
Owen Anderson6b0fa632010-12-09 02:56:12 +00001243def t2LDR_POST : T2Iidxldst<0, 0b10, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1244 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001245 AddrModeT2_i8, IndexModePost, IIC_iLoad_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001246 "ldr", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001247 []>;
1248
Owen Anderson6b0fa632010-12-09 02:56:12 +00001249def t2LDRB_PRE : T2Iidxldst<0, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001250 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001251 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001252 "ldrb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001253 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001254def t2LDRB_POST : T2Iidxldst<0, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1255 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001256 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001257 "ldrb", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001258 []>;
1259
Owen Anderson6b0fa632010-12-09 02:56:12 +00001260def t2LDRH_PRE : T2Iidxldst<0, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001261 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001262 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001263 "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001264 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001265def t2LDRH_POST : T2Iidxldst<0, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1266 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001267 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001268 "ldrh", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001269 []>;
1270
Owen Anderson6b0fa632010-12-09 02:56:12 +00001271def t2LDRSB_PRE : T2Iidxldst<1, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001272 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001273 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001274 "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001275 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001276def t2LDRSB_POST : T2Iidxldst<1, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1277 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001278 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001279 "ldrsb", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001280 []>;
1281
Owen Anderson6b0fa632010-12-09 02:56:12 +00001282def t2LDRSH_PRE : T2Iidxldst<1, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001283 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001284 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001285 "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001286 []>;
Owen Anderson2379fc22011-08-22 23:22:05 +00001287def t2LDRSH_POST : T2Iidxldst<1, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn),
Owen Anderson6b0fa632010-12-09 02:56:12 +00001288 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001289 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson2379fc22011-08-22 23:22:05 +00001290 "ldrsh", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001291 []>;
Jim Grosbach7a088642010-11-19 17:11:02 +00001292} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng4fbb9962009-07-02 23:16:11 +00001293
Johnny Chene54a3ef2010-03-03 18:45:36 +00001294// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110) and are
1295// for disassembly only.
1296// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001297class T2IldT<bit signed, bits<2> type, string opc, InstrItinClass ii>
Johnny Chen471d73d2011-04-13 21:04:32 +00001298 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001299 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001300 let Inst{31-27} = 0b11111;
1301 let Inst{26-25} = 0b00;
1302 let Inst{24} = signed;
1303 let Inst{23} = 0;
1304 let Inst{22-21} = type;
1305 let Inst{20} = 1; // load
1306 let Inst{11} = 1;
1307 let Inst{10-8} = 0b110; // PUW.
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001308
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001309 bits<4> Rt;
1310 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001311 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001312 let Inst{19-16} = addr{12-9};
1313 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001314}
1315
Evan Cheng0e55fd62010-09-30 01:08:25 +00001316def t2LDRT : T2IldT<0, 0b10, "ldrt", IIC_iLoad_i>;
1317def t2LDRBT : T2IldT<0, 0b00, "ldrbt", IIC_iLoad_bh_i>;
1318def t2LDRHT : T2IldT<0, 0b01, "ldrht", IIC_iLoad_bh_i>;
1319def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt", IIC_iLoad_bh_i>;
1320def t2LDRSHT : T2IldT<1, 0b01, "ldrsht", IIC_iLoad_bh_i>;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001321
David Goodwin73b8f162009-06-30 22:11:34 +00001322// Store
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001323defm t2STR :T2I_st<0b10,"str", IIC_iStore_i, IIC_iStore_si, GPR,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001324 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001325defm t2STRB:T2I_st<0b00,"strb", IIC_iStore_bh_i, IIC_iStore_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001326 rGPR, BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001327defm t2STRH:T2I_st<0b01,"strh", IIC_iStore_bh_i, IIC_iStore_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001328 rGPR, BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwin73b8f162009-06-30 22:11:34 +00001329
David Goodwin6647cea2009-06-30 22:50:01 +00001330// Store doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001331let mayLoad = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001332def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001333 (ins GPR:$Rt, GPR:$Rt2, t2addrmode_imm8s4:$addr),
1334 IIC_iStore_d_r, "strd", "\t$Rt, $Rt2, $addr", []>;
David Goodwin6647cea2009-06-30 22:50:01 +00001335
Evan Cheng6d94f112009-07-03 00:06:39 +00001336// Indexed stores
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001337def t2STR_PRE : T2Iidxldst<0, 0b10, 0, 1, (outs GPRnopc:$base_wb),
1338 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001339 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001340 "str", "\t$Rt, [$Rn, $addr]!",
1341 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001342 [(set GPRnopc:$base_wb,
1343 (pre_store rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001344
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001345def t2STR_POST : T2Iidxldst<0, 0b10, 0, 0, (outs GPRnopc:$base_wb),
1346 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001347 AddrModeT2_i8, IndexModePost, IIC_iStore_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001348 "str", "\t$Rt, [$Rn], $addr",
1349 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001350 [(set GPRnopc:$base_wb,
1351 (post_store rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001352
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001353def t2STRH_PRE : T2Iidxldst<0, 0b01, 0, 1, (outs GPRnopc:$base_wb),
1354 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001355 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001356 "strh", "\t$Rt, [$Rn, $addr]!",
1357 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001358 [(set GPRnopc:$base_wb,
1359 (pre_truncsti16 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001360
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001361def t2STRH_POST : T2Iidxldst<0, 0b01, 0, 0, (outs GPRnopc:$base_wb),
1362 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001363 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001364 "strh", "\t$Rt, [$Rn], $addr",
1365 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001366 [(set GPRnopc:$base_wb,
1367 (post_truncsti16 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001368
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001369def t2STRB_PRE : T2Iidxldst<0, 0b00, 0, 1, (outs GPRnopc:$base_wb),
1370 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001371 AddrModeT2_i8, IndexModePre, IIC_iStore_bh_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001372 "strb", "\t$Rt, [$Rn, $addr]!",
1373 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001374 [(set GPRnopc:$base_wb,
1375 (pre_truncsti8 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001376
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001377def t2STRB_POST : T2Iidxldst<0, 0b00, 0, 0, (outs GPRnopc:$base_wb),
1378 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001379 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001380 "strb", "\t$Rt, [$Rn], $addr",
1381 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001382 [(set GPRnopc:$base_wb,
1383 (post_truncsti8 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001384
Johnny Chene54a3ef2010-03-03 18:45:36 +00001385// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly
1386// only.
1387// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001388class T2IstT<bits<2> type, string opc, InstrItinClass ii>
Johnny Chen471d73d2011-04-13 21:04:32 +00001389 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001390 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001391 let Inst{31-27} = 0b11111;
1392 let Inst{26-25} = 0b00;
1393 let Inst{24} = 0; // not signed
1394 let Inst{23} = 0;
1395 let Inst{22-21} = type;
1396 let Inst{20} = 0; // store
1397 let Inst{11} = 1;
1398 let Inst{10-8} = 0b110; // PUW
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001399
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001400 bits<4> Rt;
1401 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001402 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001403 let Inst{19-16} = addr{12-9};
1404 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001405}
1406
Evan Cheng0e55fd62010-09-30 01:08:25 +00001407def t2STRT : T2IstT<0b10, "strt", IIC_iStore_i>;
1408def t2STRBT : T2IstT<0b00, "strbt", IIC_iStore_bh_i>;
1409def t2STRHT : T2IstT<0b01, "strht", IIC_iStore_bh_i>;
David Goodwind1fa1202009-07-01 00:01:13 +00001410
Johnny Chenae1757b2010-03-11 01:13:36 +00001411// ldrd / strd pre / post variants
1412// For disassembly only.
1413
Owen Anderson14c903a2011-08-04 23:18:05 +00001414def t2LDRD_PRE : T2Ii8s4Tied<1, 1, 1,
1415 (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001416 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Owen Anderson9d63d902010-12-01 19:18:46 +00001417 "ldrd", "\t$Rt, $Rt2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001418
Owen Anderson14c903a2011-08-04 23:18:05 +00001419def t2LDRD_POST : T2Ii8s4Tied<0, 1, 1,
1420 (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001421 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Owen Anderson9d63d902010-12-01 19:18:46 +00001422 "ldrd", "\t$Rt, $Rt2, [$base], $imm", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001423
Owen Anderson14c903a2011-08-04 23:18:05 +00001424def t2STRD_PRE : T2Ii8s4Tied<1, 1, 0, (outs GPR:$wb),
Johnny Chen6e3ccc32011-04-13 16:56:08 +00001425 (ins rGPR:$Rt, rGPR:$Rt2, GPR:$base, t2am_imm8s4_offset:$imm),
Owen Anderson9d63d902010-12-01 19:18:46 +00001426 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001427
Owen Anderson14c903a2011-08-04 23:18:05 +00001428def t2STRD_POST : T2Ii8s4Tied<0, 1, 0, (outs GPR:$wb),
Johnny Chen6e3ccc32011-04-13 16:56:08 +00001429 (ins rGPR:$Rt, rGPR:$Rt2, GPR:$base, t2am_imm8s4_offset:$imm),
Owen Anderson9d63d902010-12-01 19:18:46 +00001430 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, [$base], $imm", []>;
Evan Cheng2889cce2009-07-03 00:18:36 +00001431
Johnny Chen0635fc52010-03-04 17:40:44 +00001432// T2Ipl (Preload Data/Instruction) signals the memory system of possible future
1433// data/instruction access. These are for disassembly only.
Evan Chengdfed19f2010-11-03 06:34:55 +00001434// instr_write is inverted for Thumb mode: (prefetch 3) -> (preload 0),
1435// (prefetch 1) -> (preload 2), (prefetch 2) -> (preload 1).
Evan Cheng416941d2010-11-04 05:19:35 +00001436multiclass T2Ipl<bits<1> write, bits<1> instr, string opc> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001437
Evan Chengdfed19f2010-11-03 06:34:55 +00001438 def i12 : T2Ii12<(outs), (ins t2addrmode_imm12:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001439 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001440 [(ARMPreload t2addrmode_imm12:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001441 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001442 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001443 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001444 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001445 let Inst{20} = 1;
1446 let Inst{15-12} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001447
Owen Anderson80dd3e02010-11-30 22:45:47 +00001448 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +00001449 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +00001450 let Inst{19-16} = addr{16-13}; // Rn
1451 let Inst{23} = addr{12}; // U
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001452 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chen0635fc52010-03-04 17:40:44 +00001453 }
1454
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001455 def i8 : T2Ii8<(outs), (ins t2addrmode_negimm8:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001456 "\t$addr",
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001457 [(ARMPreload t2addrmode_negimm8:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001458 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001459 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001460 let Inst{23} = 0; // U = 0
1461 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001462 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001463 let Inst{20} = 1;
1464 let Inst{15-12} = 0b1111;
1465 let Inst{11-8} = 0b1100;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001466
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001467 bits<13> addr;
1468 let Inst{19-16} = addr{12-9}; // Rn
1469 let Inst{7-0} = addr{7-0}; // imm8
Johnny Chen0635fc52010-03-04 17:40:44 +00001470 }
1471
Evan Chengdfed19f2010-11-03 06:34:55 +00001472 def s : T2Iso<(outs), (ins t2addrmode_so_reg:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001473 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001474 [(ARMPreload t2addrmode_so_reg:$addr, (i32 write), (i32 instr))]> {
Evan Chengbc7deb02010-11-03 05:14:24 +00001475 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001476 let Inst{24} = instr;
Evan Chengbc7deb02010-11-03 05:14:24 +00001477 let Inst{23} = 0; // add = TRUE for T1
1478 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001479 let Inst{21} = write;
Evan Chengbc7deb02010-11-03 05:14:24 +00001480 let Inst{20} = 1;
1481 let Inst{15-12} = 0b1111;
1482 let Inst{11-6} = 0000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001483
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001484 bits<10> addr;
1485 let Inst{19-16} = addr{9-6}; // Rn
1486 let Inst{3-0} = addr{5-2}; // Rm
1487 let Inst{5-4} = addr{1-0}; // imm2
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001488
1489 let DecoderMethod = "DecodeT2LoadShift";
Evan Chengbc7deb02010-11-03 05:14:24 +00001490 }
Johnny Chen0635fc52010-03-04 17:40:44 +00001491}
1492
Evan Cheng416941d2010-11-04 05:19:35 +00001493defm t2PLD : T2Ipl<0, 0, "pld">, Requires<[IsThumb2]>;
1494defm t2PLDW : T2Ipl<1, 0, "pldw">, Requires<[IsThumb2,HasV7,HasMP]>;
1495defm t2PLI : T2Ipl<0, 1, "pli">, Requires<[IsThumb2,HasV7]>;
Johnny Chen0635fc52010-03-04 17:40:44 +00001496
Evan Cheng2889cce2009-07-03 00:18:36 +00001497//===----------------------------------------------------------------------===//
1498// Load / store multiple Instructions.
1499//
1500
Bill Wendling6c470b82010-11-13 09:09:38 +00001501multiclass thumb2_ldst_mult<string asm, InstrItinClass itin,
1502 InstrItinClass itin_upd, bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001503 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001504 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachffa5a762011-09-07 16:22:42 +00001505 itin, !strconcat(asm, "${p}.w\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001506 bits<4> Rn;
1507 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001508
Bill Wendling6c470b82010-11-13 09:09:38 +00001509 let Inst{31-27} = 0b11101;
1510 let Inst{26-25} = 0b00;
1511 let Inst{24-23} = 0b01; // Increment After
1512 let Inst{22} = 0;
1513 let Inst{21} = 0; // No writeback
1514 let Inst{20} = L_bit;
1515 let Inst{19-16} = Rn;
1516 let Inst{15-0} = regs;
1517 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001518 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001519 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachffa5a762011-09-07 16:22:42 +00001520 itin_upd, !strconcat(asm, "${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001521 bits<4> Rn;
1522 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001523
Bill Wendling6c470b82010-11-13 09:09:38 +00001524 let Inst{31-27} = 0b11101;
1525 let Inst{26-25} = 0b00;
1526 let Inst{24-23} = 0b01; // Increment After
1527 let Inst{22} = 0;
1528 let Inst{21} = 1; // Writeback
1529 let Inst{20} = L_bit;
1530 let Inst{19-16} = Rn;
1531 let Inst{15-0} = regs;
1532 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001533 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001534 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachcfbb3a72011-09-07 18:39:47 +00001535 itin, !strconcat(asm, "db${p}\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001536 bits<4> Rn;
1537 bits<16> regs;
1538
1539 let Inst{31-27} = 0b11101;
1540 let Inst{26-25} = 0b00;
1541 let Inst{24-23} = 0b10; // Decrement Before
1542 let Inst{22} = 0;
1543 let Inst{21} = 0; // No writeback
1544 let Inst{20} = L_bit;
1545 let Inst{19-16} = Rn;
1546 let Inst{15-0} = regs;
1547 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001548 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001549 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachcfbb3a72011-09-07 18:39:47 +00001550 itin_upd, !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001551 bits<4> Rn;
1552 bits<16> regs;
1553
1554 let Inst{31-27} = 0b11101;
1555 let Inst{26-25} = 0b00;
1556 let Inst{24-23} = 0b10; // Decrement Before
1557 let Inst{22} = 0;
1558 let Inst{21} = 1; // Writeback
1559 let Inst{20} = L_bit;
1560 let Inst{19-16} = Rn;
1561 let Inst{15-0} = regs;
1562 }
1563}
1564
Bill Wendlingc93989a2010-11-13 11:20:05 +00001565let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001566
1567let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1568defm t2LDM : thumb2_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, 1>;
1569
1570let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1571defm t2STM : thumb2_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu, 0>;
1572
1573} // neverHasSideEffects
1574
Bob Wilson815baeb2010-03-13 01:08:20 +00001575
Evan Cheng9cb9e672009-06-27 02:26:13 +00001576//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001577// Move Instructions.
1578//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001579
Evan Chengf49810c2009-06-23 17:48:47 +00001580let neverHasSideEffects = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001581def t2MOVr : T2sTwoReg<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVr,
1582 "mov", ".w\t$Rd, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001583 let Inst{31-27} = 0b11101;
1584 let Inst{26-25} = 0b01;
1585 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001586 let Inst{19-16} = 0b1111; // Rn
1587 let Inst{14-12} = 0b000;
1588 let Inst{7-4} = 0b0000;
1589}
Evan Chengf49810c2009-06-23 17:48:47 +00001590
Evan Cheng5adb66a2009-09-28 09:14:39 +00001591// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
Evan Chengc4af4632010-11-17 20:13:28 +00001592let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1,
1593 AddedComplexity = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001594def t2MOVi : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), IIC_iMOVi,
1595 "mov", ".w\t$Rd, $imm",
1596 [(set rGPR:$Rd, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001597 let Inst{31-27} = 0b11110;
1598 let Inst{25} = 0;
1599 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001600 let Inst{19-16} = 0b1111; // Rn
1601 let Inst{15} = 0;
1602}
David Goodwin83b35932009-06-26 16:10:07 +00001603
Jim Grosbacha33b31b2011-08-22 18:04:24 +00001604def : t2InstAlias<"mov${s}${p} $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1605 pred:$p, cc_out:$s)>;
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00001606
Evan Chengc4af4632010-11-17 20:13:28 +00001607let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00001608def t2MOVi16 : T2I<(outs rGPR:$Rd), (ins imm0_65535_expr:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001609 "movw", "\t$Rd, $imm",
1610 [(set rGPR:$Rd, imm0_65535:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001611 let Inst{31-27} = 0b11110;
1612 let Inst{25} = 1;
1613 let Inst{24-21} = 0b0010;
1614 let Inst{20} = 0; // The S bit.
1615 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001616
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001617 bits<4> Rd;
1618 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001619
Jim Grosbach86386922010-12-08 22:10:43 +00001620 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001621 let Inst{19-16} = imm{15-12};
1622 let Inst{26} = imm{11};
1623 let Inst{14-12} = imm{10-8};
1624 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001625}
Evan Chengf49810c2009-06-23 17:48:47 +00001626
Evan Cheng53519f02011-01-21 18:55:51 +00001627def t2MOVi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001628 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1629
1630let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00001631def t2MOVTi16 : T2I<(outs rGPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00001632 (ins rGPR:$src, imm0_65535_expr:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001633 "movt", "\t$Rd, $imm",
1634 [(set rGPR:$Rd,
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001635 (or (and rGPR:$src, 0xffff), lo16AllZero:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001636 let Inst{31-27} = 0b11110;
1637 let Inst{25} = 1;
1638 let Inst{24-21} = 0b0110;
1639 let Inst{20} = 0; // The S bit.
1640 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001641
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001642 bits<4> Rd;
1643 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001644
Jim Grosbach86386922010-12-08 22:10:43 +00001645 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001646 let Inst{19-16} = imm{15-12};
1647 let Inst{26} = imm{11};
1648 let Inst{14-12} = imm{10-8};
1649 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001650}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001651
Evan Cheng53519f02011-01-21 18:55:51 +00001652def t2MOVTi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001653 (ins rGPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1654} // Constraints
1655
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001656def : T2Pat<(or rGPR:$src, 0xffff0000), (t2MOVTi16 rGPR:$src, 0xffff)>;
Evan Cheng20956592009-10-21 08:15:52 +00001657
Anton Korobeynikov52237112009-06-17 18:13:58 +00001658//===----------------------------------------------------------------------===//
Evan Chengd27c9fc2009-07-03 01:43:10 +00001659// Extend Instructions.
1660//
1661
1662// Sign extenders
1663
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001664def t2SXTB : T2I_ext_rrot<0b100, "sxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001665 UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001666def t2SXTH : T2I_ext_rrot<0b000, "sxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001667 UnOpFrag<(sext_inreg node:$Src, i16)>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001668def t2SXTB16 : T2I_ext_rrot_sxtb16<0b010, "sxtb16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001669
Jim Grosbach70327412011-07-27 17:48:13 +00001670def t2SXTAB : T2I_exta_rrot<0b100, "sxtab",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001671 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001672def t2SXTAH : T2I_exta_rrot<0b000, "sxtah",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001673 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001674def t2SXTAB16 : T2I_exta_rrot_np<0b010, "sxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001675
Jim Grosbach70327412011-07-27 17:48:13 +00001676// TODO: SXT(A){B|H}16
Evan Chengd27c9fc2009-07-03 01:43:10 +00001677
1678// Zero extenders
1679
1680let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001681def t2UXTB : T2I_ext_rrot<0b101, "uxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001682 UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001683def t2UXTH : T2I_ext_rrot<0b001, "uxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001684 UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001685def t2UXTB16 : T2I_ext_rrot_uxtb16<0b011, "uxtb16",
Johnny Chend68e1192009-12-15 17:24:14 +00001686 UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001687
Jim Grosbach79464942010-07-28 23:17:45 +00001688// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1689// The transformation should probably be done as a combiner action
1690// instead so we can include a check for masking back in the upper
1691// eight bits of the source into the lower eight bits of the result.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001692//def : T2Pat<(and (shl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach70327412011-07-27 17:48:13 +00001693// (t2UXTB16 rGPR:$Src, 3)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001694// Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001695def : T2Pat<(and (srl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach70327412011-07-27 17:48:13 +00001696 (t2UXTB16 rGPR:$Src, 1)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001697 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001698
Jim Grosbach70327412011-07-27 17:48:13 +00001699def t2UXTAB : T2I_exta_rrot<0b101, "uxtab",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001700 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001701def t2UXTAH : T2I_exta_rrot<0b001, "uxtah",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001702 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001703def t2UXTAB16 : T2I_exta_rrot_np<0b011, "uxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001704}
1705
1706//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001707// Arithmetic Instructions.
1708//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001709
Johnny Chend68e1192009-12-15 17:24:14 +00001710defm t2ADD : T2I_bin_ii12rs<0b000, "add",
1711 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
1712defm t2SUB : T2I_bin_ii12rs<0b101, "sub",
1713 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001714
Evan Chengf49810c2009-06-23 17:48:47 +00001715// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Evan Cheng4a517082011-09-06 18:52:20 +00001716// FIXME: Eliminate them if we can write def : Pat patterns which defines
1717// CPSR and the implicit def of CPSR is not needed.
Johnny Chend68e1192009-12-15 17:24:14 +00001718defm t2ADDS : T2I_bin_s_irs <0b1000, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001719 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Evan Cheng342e3162011-08-30 01:34:54 +00001720 BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001721defm t2SUBS : T2I_bin_s_irs <0b1101, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001722 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Evan Cheng342e3162011-08-30 01:34:54 +00001723 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001724
Evan Cheng37fefc22011-08-30 19:09:48 +00001725let hasPostISelHook = 1 in {
Johnny Chend68e1192009-12-15 17:24:14 +00001726defm t2ADC : T2I_adde_sube_irs<0b1010, "adc",
Evan Cheng342e3162011-08-30 01:34:54 +00001727 BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001728defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc",
Evan Cheng342e3162011-08-30 01:34:54 +00001729 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>>;
Evan Cheng37fefc22011-08-30 19:09:48 +00001730}
Evan Chengf49810c2009-06-23 17:48:47 +00001731
David Goodwin752aa7d2009-07-27 16:39:05 +00001732// RSB
Bob Wilson20d8e4e2010-08-13 23:24:25 +00001733defm t2RSB : T2I_rbin_irs <0b1110, "rsb",
Johnny Chend68e1192009-12-15 17:24:14 +00001734 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Cheng4a517082011-09-06 18:52:20 +00001735
1736// FIXME: Eliminate them if we can write def : Pat patterns which defines
1737// CPSR and the implicit def of CPSR is not needed.
Johnny Chend68e1192009-12-15 17:24:14 +00001738defm t2RSBS : T2I_rbin_s_is <0b1110, "rsb",
Evan Cheng342e3162011-08-30 01:34:54 +00001739 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001740
1741// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001742// The assume-no-carry-in form uses the negation of the input since add/sub
1743// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1744// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1745// details.
1746// The AddedComplexity preferences the first variant over the others since
1747// it can be shrunk to a 16-bit wide encoding, while the others cannot.
Evan Chengfa2ea1a2009-08-04 01:41:15 +00001748let AddedComplexity = 1 in
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001749def : T2Pat<(add GPR:$src, imm0_255_neg:$imm),
1750 (t2SUBri GPR:$src, imm0_255_neg:$imm)>;
1751def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
1752 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
1753def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
1754 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
1755let AddedComplexity = 1 in
Evan Cheng342e3162011-08-30 01:34:54 +00001756def : T2Pat<(ARMaddc rGPR:$src, imm0_255_neg:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001757 (t2SUBSri rGPR:$src, imm0_255_neg:$imm)>;
Evan Cheng342e3162011-08-30 01:34:54 +00001758def : T2Pat<(ARMaddc rGPR:$src, t2_so_imm_neg:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001759 (t2SUBSri rGPR:$src, t2_so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001760// The with-carry-in form matches bitwise not instead of the negation.
1761// Effectively, the inverse interpretation of the carry flag already accounts
1762// for part of the negation.
1763let AddedComplexity = 1 in
Evan Cheng342e3162011-08-30 01:34:54 +00001764def : T2Pat<(ARMadde rGPR:$src, imm0_255_not:$imm, CPSR),
Andrew Trick1c3af772011-04-23 03:55:32 +00001765 (t2SBCri rGPR:$src, imm0_255_not:$imm)>;
Evan Cheng342e3162011-08-30 01:34:54 +00001766def : T2Pat<(ARMadde rGPR:$src, t2_so_imm_not:$imm, CPSR),
Andrew Trick1c3af772011-04-23 03:55:32 +00001767 (t2SBCri rGPR:$src, t2_so_imm_not:$imm)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001768
Johnny Chen93042d12010-03-02 18:14:57 +00001769// Select Bytes -- for disassembly only
1770
Owen Andersonc7373f82010-11-30 20:00:01 +00001771def t2SEL : T2ThreeReg<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00001772 NoItinerary, "sel", "\t$Rd, $Rn, $Rm", []>,
1773 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001774 let Inst{31-27} = 0b11111;
1775 let Inst{26-24} = 0b010;
1776 let Inst{23} = 0b1;
1777 let Inst{22-20} = 0b010;
1778 let Inst{15-12} = 0b1111;
1779 let Inst{7} = 0b1;
1780 let Inst{6-4} = 0b000;
1781}
1782
Johnny Chenadc77332010-02-26 22:04:29 +00001783// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
1784// And Miscellaneous operations -- for disassembly only
Nate Begeman692433b2010-07-29 17:56:55 +00001785class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001786 list<dag> pat = [/* For disassembly only; pattern left blank */],
1787 dag iops = (ins rGPR:$Rn, rGPR:$Rm),
1788 string asm = "\t$Rd, $Rn, $Rm">
Jim Grosbacha7603982011-07-01 21:12:19 +00001789 : T2I<(outs rGPR:$Rd), iops, NoItinerary, opc, asm, pat>,
1790 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001791 let Inst{31-27} = 0b11111;
1792 let Inst{26-23} = 0b0101;
1793 let Inst{22-20} = op22_20;
1794 let Inst{15-12} = 0b1111;
1795 let Inst{7-4} = op7_4;
Jim Grosbach7a088642010-11-19 17:11:02 +00001796
Owen Anderson46c478e2010-11-17 19:57:38 +00001797 bits<4> Rd;
1798 bits<4> Rn;
1799 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001800
Jim Grosbach86386922010-12-08 22:10:43 +00001801 let Inst{11-8} = Rd;
1802 let Inst{19-16} = Rn;
1803 let Inst{3-0} = Rm;
Johnny Chenadc77332010-02-26 22:04:29 +00001804}
1805
1806// Saturating add/subtract -- for disassembly only
1807
Nate Begeman692433b2010-07-29 17:56:55 +00001808def t2QADD : T2I_pam<0b000, 0b1000, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001809 [(set rGPR:$Rd, (int_arm_qadd rGPR:$Rn, rGPR:$Rm))],
1810 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001811def t2QADD16 : T2I_pam<0b001, 0b0001, "qadd16">;
1812def t2QADD8 : T2I_pam<0b000, 0b0001, "qadd8">;
1813def t2QASX : T2I_pam<0b010, 0b0001, "qasx">;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001814def t2QDADD : T2I_pam<0b000, 0b1001, "qdadd", [],
1815 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
1816def t2QDSUB : T2I_pam<0b000, 0b1011, "qdsub", [],
1817 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001818def t2QSAX : T2I_pam<0b110, 0b0001, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001819def t2QSUB : T2I_pam<0b000, 0b1010, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001820 [(set rGPR:$Rd, (int_arm_qsub rGPR:$Rn, rGPR:$Rm))],
1821 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001822def t2QSUB16 : T2I_pam<0b101, 0b0001, "qsub16">;
1823def t2QSUB8 : T2I_pam<0b100, 0b0001, "qsub8">;
1824def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">;
1825def t2UQADD8 : T2I_pam<0b000, 0b0101, "uqadd8">;
1826def t2UQASX : T2I_pam<0b010, 0b0101, "uqasx">;
1827def t2UQSAX : T2I_pam<0b110, 0b0101, "uqsax">;
1828def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">;
1829def t2UQSUB8 : T2I_pam<0b100, 0b0101, "uqsub8">;
1830
1831// Signed/Unsigned add/subtract -- for disassembly only
1832
1833def t2SASX : T2I_pam<0b010, 0b0000, "sasx">;
1834def t2SADD16 : T2I_pam<0b001, 0b0000, "sadd16">;
1835def t2SADD8 : T2I_pam<0b000, 0b0000, "sadd8">;
1836def t2SSAX : T2I_pam<0b110, 0b0000, "ssax">;
1837def t2SSUB16 : T2I_pam<0b101, 0b0000, "ssub16">;
1838def t2SSUB8 : T2I_pam<0b100, 0b0000, "ssub8">;
1839def t2UASX : T2I_pam<0b010, 0b0100, "uasx">;
1840def t2UADD16 : T2I_pam<0b001, 0b0100, "uadd16">;
1841def t2UADD8 : T2I_pam<0b000, 0b0100, "uadd8">;
1842def t2USAX : T2I_pam<0b110, 0b0100, "usax">;
1843def t2USUB16 : T2I_pam<0b101, 0b0100, "usub16">;
1844def t2USUB8 : T2I_pam<0b100, 0b0100, "usub8">;
1845
1846// Signed/Unsigned halving add/subtract -- for disassembly only
1847
1848def t2SHASX : T2I_pam<0b010, 0b0010, "shasx">;
1849def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">;
1850def t2SHADD8 : T2I_pam<0b000, 0b0010, "shadd8">;
1851def t2SHSAX : T2I_pam<0b110, 0b0010, "shsax">;
1852def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">;
1853def t2SHSUB8 : T2I_pam<0b100, 0b0010, "shsub8">;
1854def t2UHASX : T2I_pam<0b010, 0b0110, "uhasx">;
1855def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">;
1856def t2UHADD8 : T2I_pam<0b000, 0b0110, "uhadd8">;
1857def t2UHSAX : T2I_pam<0b110, 0b0110, "uhsax">;
1858def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">;
1859def t2UHSUB8 : T2I_pam<0b100, 0b0110, "uhsub8">;
1860
Owen Anderson821752e2010-11-18 20:32:18 +00001861// Helper class for disassembly only
1862// A6.3.16 & A6.3.17
1863// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
1864class T2ThreeReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1865 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1866 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
1867 let Inst{31-27} = 0b11111;
1868 let Inst{26-24} = 0b011;
1869 let Inst{23} = long;
1870 let Inst{22-20} = op22_20;
1871 let Inst{7-4} = op7_4;
1872}
1873
1874class T2FourReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1875 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1876 : T2FourReg<oops, iops, itin, opc, asm, pattern> {
1877 let Inst{31-27} = 0b11111;
1878 let Inst{26-24} = 0b011;
1879 let Inst{23} = long;
1880 let Inst{22-20} = op22_20;
1881 let Inst{7-4} = op7_4;
1882}
1883
Johnny Chenadc77332010-02-26 22:04:29 +00001884// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
1885
Owen Anderson821752e2010-11-18 20:32:18 +00001886def t2USAD8 : T2ThreeReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
1887 (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00001888 NoItinerary, "usad8", "\t$Rd, $Rn, $Rm", []>,
1889 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001890 let Inst{15-12} = 0b1111;
1891}
Owen Anderson821752e2010-11-18 20:32:18 +00001892def t2USADA8 : T2FourReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
Jim Grosbach7a088642010-11-19 17:11:02 +00001893 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), NoItinerary,
Jim Grosbacha7603982011-07-01 21:12:19 +00001894 "usada8", "\t$Rd, $Rn, $Rm, $Ra", []>,
1895 Requires<[IsThumb2, HasThumb2DSP]>;
Johnny Chenadc77332010-02-26 22:04:29 +00001896
1897// Signed/Unsigned saturate -- for disassembly only
1898
Owen Anderson46c478e2010-11-17 19:57:38 +00001899class T2SatI<dag oops, dag iops, InstrItinClass itin,
1900 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00001901 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson46c478e2010-11-17 19:57:38 +00001902 bits<4> Rd;
1903 bits<4> Rn;
1904 bits<5> sat_imm;
1905 bits<7> sh;
Jim Grosbach7a088642010-11-19 17:11:02 +00001906
Jim Grosbach86386922010-12-08 22:10:43 +00001907 let Inst{11-8} = Rd;
1908 let Inst{19-16} = Rn;
Jim Grosbach580f4a92011-07-25 22:20:28 +00001909 let Inst{4-0} = sat_imm;
1910 let Inst{21} = sh{5};
Owen Anderson46c478e2010-11-17 19:57:38 +00001911 let Inst{14-12} = sh{4-2};
1912 let Inst{7-6} = sh{1-0};
1913}
1914
Owen Andersonc7373f82010-11-30 20:00:01 +00001915def t2SSAT: T2SatI<
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00001916 (outs rGPR:$Rd), (ins imm1_32:$sat_imm, rGPR:$Rn, shift_imm:$sh),
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00001917 NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh",
1918 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001919 let Inst{31-27} = 0b11110;
1920 let Inst{25-22} = 0b1100;
1921 let Inst{20} = 0;
1922 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001923}
1924
Owen Andersonc7373f82010-11-30 20:00:01 +00001925def t2SSAT16: T2SatI<
Jim Grosbachf4943352011-07-25 23:09:14 +00001926 (outs rGPR:$Rd), (ins imm1_16:$sat_imm, rGPR:$Rn), NoItinerary,
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00001927 "ssat16", "\t$Rd, $sat_imm, $Rn",
Jim Grosbacha7603982011-07-01 21:12:19 +00001928 [/* For disassembly only; pattern left blank */]>,
1929 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001930 let Inst{31-27} = 0b11110;
1931 let Inst{25-22} = 0b1100;
1932 let Inst{20} = 0;
1933 let Inst{15} = 0;
1934 let Inst{21} = 1; // sh = '1'
1935 let Inst{14-12} = 0b000; // imm3 = '000'
1936 let Inst{7-6} = 0b00; // imm2 = '00'
1937}
1938
Owen Andersonc7373f82010-11-30 20:00:01 +00001939def t2USAT: T2SatI<
1940 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn, shift_imm:$sh),
1941 NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh",
Bob Wilson38aa2872010-08-13 21:48:10 +00001942 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001943 let Inst{31-27} = 0b11110;
1944 let Inst{25-22} = 0b1110;
1945 let Inst{20} = 0;
1946 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001947}
1948
Owen Anderson22d35082011-08-22 23:27:47 +00001949def t2USAT16: T2SatI<(outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn),
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001950 NoItinerary,
Owen Anderson22d35082011-08-22 23:27:47 +00001951 "usat16", "\t$Rd, $sat_imm, $Rn",
Jim Grosbacha7603982011-07-01 21:12:19 +00001952 [/* For disassembly only; pattern left blank */]>,
1953 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001954 let Inst{31-27} = 0b11110;
1955 let Inst{25-22} = 0b1110;
1956 let Inst{20} = 0;
1957 let Inst{15} = 0;
1958 let Inst{21} = 1; // sh = '1'
1959 let Inst{14-12} = 0b000; // imm3 = '000'
1960 let Inst{7-6} = 0b00; // imm2 = '00'
1961}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001962
Bob Wilson38aa2872010-08-13 21:48:10 +00001963def : T2Pat<(int_arm_ssat GPR:$a, imm:$pos), (t2SSAT imm:$pos, GPR:$a, 0)>;
1964def : T2Pat<(int_arm_usat GPR:$a, imm:$pos), (t2USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00001965
Evan Chengf49810c2009-06-23 17:48:47 +00001966//===----------------------------------------------------------------------===//
Evan Chenga67efd12009-06-23 19:39:13 +00001967// Shift and rotate Instructions.
1968//
1969
Jim Grosbach5f25fb02011-09-02 21:28:54 +00001970defm t2LSL : T2I_sh_ir<0b00, "lsl", imm0_31,
1971 BinOpFrag<(shl node:$LHS, node:$RHS)>, "t2LSL">;
Jim Grosbachd2990102011-09-02 18:43:25 +00001972defm t2LSR : T2I_sh_ir<0b01, "lsr", imm_sr,
Jim Grosbach5f25fb02011-09-02 21:28:54 +00001973 BinOpFrag<(srl node:$LHS, node:$RHS)>, "t2LSR">;
Jim Grosbachd2990102011-09-02 18:43:25 +00001974defm t2ASR : T2I_sh_ir<0b10, "asr", imm_sr,
Jim Grosbach5f25fb02011-09-02 21:28:54 +00001975 BinOpFrag<(sra node:$LHS, node:$RHS)>, "t2ASR">;
1976defm t2ROR : T2I_sh_ir<0b11, "ror", imm0_31,
1977 BinOpFrag<(rotr node:$LHS, node:$RHS)>, "t2ROR">;
Evan Chenga67efd12009-06-23 19:39:13 +00001978
Andrew Trickd49ffe82011-04-29 14:18:15 +00001979// (rotr x, (and y, 0x...1f)) ==> (ROR x, y)
1980def : Pat<(rotr rGPR:$lhs, (and rGPR:$rhs, lo5AllOne)),
1981 (t2RORrr rGPR:$lhs, rGPR:$rhs)>;
1982
David Goodwinca01a8d2009-09-01 18:32:09 +00001983let Uses = [CPSR] in {
Owen Anderson46c478e2010-11-17 19:57:38 +00001984def t2RRX : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
1985 "rrx", "\t$Rd, $Rm",
1986 [(set rGPR:$Rd, (ARMrrx rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001987 let Inst{31-27} = 0b11101;
1988 let Inst{26-25} = 0b01;
1989 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001990 let Inst{19-16} = 0b1111; // Rn
1991 let Inst{14-12} = 0b000;
1992 let Inst{7-4} = 0b0011;
1993}
David Goodwinca01a8d2009-09-01 18:32:09 +00001994}
Evan Chenga67efd12009-06-23 19:39:13 +00001995
Daniel Dunbar8d66b782011-01-10 15:26:39 +00001996let isCodeGenOnly = 1, Defs = [CPSR] in {
Owen Andersonbb6315d2010-11-15 19:58:36 +00001997def t2MOVsrl_flag : T2TwoRegShiftImm<
1998 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
1999 "lsrs", ".w\t$Rd, $Rm, #1",
2000 [(set rGPR:$Rd, (ARMsrl_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002001 let Inst{31-27} = 0b11101;
2002 let Inst{26-25} = 0b01;
2003 let Inst{24-21} = 0b0010;
2004 let Inst{20} = 1; // The S bit.
2005 let Inst{19-16} = 0b1111; // Rn
2006 let Inst{5-4} = 0b01; // Shift type.
2007 // Shift amount = Inst{14-12:7-6} = 1.
2008 let Inst{14-12} = 0b000;
2009 let Inst{7-6} = 0b01;
2010}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002011def t2MOVsra_flag : T2TwoRegShiftImm<
2012 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2013 "asrs", ".w\t$Rd, $Rm, #1",
2014 [(set rGPR:$Rd, (ARMsra_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002015 let Inst{31-27} = 0b11101;
2016 let Inst{26-25} = 0b01;
2017 let Inst{24-21} = 0b0010;
2018 let Inst{20} = 1; // The S bit.
2019 let Inst{19-16} = 0b1111; // Rn
2020 let Inst{5-4} = 0b10; // Shift type.
2021 // Shift amount = Inst{14-12:7-6} = 1.
2022 let Inst{14-12} = 0b000;
2023 let Inst{7-6} = 0b01;
2024}
David Goodwin3583df72009-07-28 17:06:49 +00002025}
2026
Evan Chenga67efd12009-06-23 19:39:13 +00002027//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002028// Bitwise Instructions.
2029//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002030
Johnny Chend68e1192009-12-15 17:24:14 +00002031defm t2AND : T2I_bin_w_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002032 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002033 BinOpFrag<(and node:$LHS, node:$RHS)>, "t2AND", 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00002034defm t2ORR : T2I_bin_w_irs<0b0010, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002035 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002036 BinOpFrag<(or node:$LHS, node:$RHS)>, "t2ORR", 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00002037defm t2EOR : T2I_bin_w_irs<0b0100, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002038 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002039 BinOpFrag<(xor node:$LHS, node:$RHS)>, "t2EOR", 1>;
Evan Chengf49810c2009-06-23 17:48:47 +00002040
Johnny Chend68e1192009-12-15 17:24:14 +00002041defm t2BIC : T2I_bin_w_irs<0b0001, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002042 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002043 BinOpFrag<(and node:$LHS, (not node:$RHS))>,
2044 "t2BIC">;
Evan Chengf49810c2009-06-23 17:48:47 +00002045
Owen Anderson2f7aed32010-11-17 22:16:31 +00002046class T2BitFI<dag oops, dag iops, InstrItinClass itin,
2047 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00002048 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson2f7aed32010-11-17 22:16:31 +00002049 bits<4> Rd;
2050 bits<5> msb;
2051 bits<5> lsb;
Jim Grosbach7a088642010-11-19 17:11:02 +00002052
Jim Grosbach86386922010-12-08 22:10:43 +00002053 let Inst{11-8} = Rd;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002054 let Inst{4-0} = msb{4-0};
2055 let Inst{14-12} = lsb{4-2};
2056 let Inst{7-6} = lsb{1-0};
2057}
2058
2059class T2TwoRegBitFI<dag oops, dag iops, InstrItinClass itin,
2060 string opc, string asm, list<dag> pattern>
2061 : T2BitFI<oops, iops, itin, opc, asm, pattern> {
2062 bits<4> Rn;
Jim Grosbach7a088642010-11-19 17:11:02 +00002063
Jim Grosbach86386922010-12-08 22:10:43 +00002064 let Inst{19-16} = Rn;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002065}
2066
2067let Constraints = "$src = $Rd" in
2068def t2BFC : T2BitFI<(outs rGPR:$Rd), (ins rGPR:$src, bf_inv_mask_imm:$imm),
2069 IIC_iUNAsi, "bfc", "\t$Rd, $imm",
2070 [(set rGPR:$Rd, (and rGPR:$src, bf_inv_mask_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002071 let Inst{31-27} = 0b11110;
Johnny Chen3a961222011-04-15 22:52:15 +00002072 let Inst{26} = 0; // should be 0.
Johnny Chend68e1192009-12-15 17:24:14 +00002073 let Inst{25} = 1;
2074 let Inst{24-20} = 0b10110;
2075 let Inst{19-16} = 0b1111; // Rn
2076 let Inst{15} = 0;
Johnny Chen3a961222011-04-15 22:52:15 +00002077 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002078
Owen Anderson2f7aed32010-11-17 22:16:31 +00002079 bits<10> imm;
2080 let msb{4-0} = imm{9-5};
2081 let lsb{4-0} = imm{4-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002082}
Evan Chengf49810c2009-06-23 17:48:47 +00002083
Owen Anderson2f7aed32010-11-17 22:16:31 +00002084def t2SBFX: T2TwoRegBitFI<
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002085 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb),
Owen Anderson2f7aed32010-11-17 22:16:31 +00002086 IIC_iUNAsi, "sbfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002087 let Inst{31-27} = 0b11110;
2088 let Inst{25} = 1;
2089 let Inst{24-20} = 0b10100;
2090 let Inst{15} = 0;
2091}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002092
Owen Anderson2f7aed32010-11-17 22:16:31 +00002093def t2UBFX: T2TwoRegBitFI<
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002094 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb),
Owen Anderson2f7aed32010-11-17 22:16:31 +00002095 IIC_iUNAsi, "ubfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002096 let Inst{31-27} = 0b11110;
2097 let Inst{25} = 1;
2098 let Inst{24-20} = 0b11100;
2099 let Inst{15} = 0;
2100}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002101
Johnny Chen9474d552010-02-02 19:31:58 +00002102// A8.6.18 BFI - Bitfield insert (Encoding T1)
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002103let Constraints = "$src = $Rd" in {
2104 def t2BFI : T2TwoRegBitFI<(outs rGPR:$Rd),
2105 (ins rGPR:$src, rGPR:$Rn, bf_inv_mask_imm:$imm),
2106 IIC_iBITi, "bfi", "\t$Rd, $Rn, $imm",
2107 [(set rGPR:$Rd, (ARMbfi rGPR:$src, rGPR:$Rn,
2108 bf_inv_mask_imm:$imm))]> {
2109 let Inst{31-27} = 0b11110;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002110 let Inst{26} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002111 let Inst{25} = 1;
2112 let Inst{24-20} = 0b10110;
2113 let Inst{15} = 0;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002114 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002115
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002116 bits<10> imm;
2117 let msb{4-0} = imm{9-5};
2118 let lsb{4-0} = imm{4-0};
2119 }
2120
2121 // GNU as only supports this form of bfi (w/ 4 arguments)
2122 let isAsmParserOnly = 1 in
2123 def t2BFI4p : T2TwoRegBitFI<(outs rGPR:$Rd),
2124 (ins rGPR:$src, rGPR:$Rn, lsb_pos_imm:$lsbit,
2125 width_imm:$width),
2126 IIC_iBITi, "bfi", "\t$Rd, $Rn, $lsbit, $width",
2127 []> {
2128 let Inst{31-27} = 0b11110;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002129 let Inst{26} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002130 let Inst{25} = 1;
2131 let Inst{24-20} = 0b10110;
2132 let Inst{15} = 0;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002133 let Inst{5} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002134
2135 bits<5> lsbit;
2136 bits<5> width;
2137 let msb{4-0} = width; // Custom encoder => lsb+width-1
2138 let lsb{4-0} = lsbit;
2139 }
Johnny Chen9474d552010-02-02 19:31:58 +00002140}
Evan Chengf49810c2009-06-23 17:48:47 +00002141
Evan Cheng7e1bf302010-09-29 00:27:46 +00002142defm t2ORN : T2I_bin_irs<0b0011, "orn",
2143 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002144 BinOpFrag<(or node:$LHS, (not node:$RHS))>,
2145 "t2ORN", 0, "">;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002146
2147// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
2148let AddedComplexity = 1 in
Evan Cheng5d42c562010-09-29 00:49:25 +00002149defm t2MVN : T2I_un_irs <0b0011, "mvn",
Evan Cheng3881cb72010-09-29 22:42:35 +00002150 IIC_iMVNi, IIC_iMVNr, IIC_iMVNsi,
Evan Cheng5d42c562010-09-29 00:49:25 +00002151 UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002152
2153
Jim Grosbachf084a5e2010-07-20 16:07:04 +00002154let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002155def : T2Pat<(and rGPR:$src, t2_so_imm_not:$imm),
2156 (t2BICri rGPR:$src, t2_so_imm_not:$imm)>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002157
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002158// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002159def : T2Pat<(or rGPR:$src, t2_so_imm_not:$imm),
2160 (t2ORNri rGPR:$src, t2_so_imm_not:$imm)>,
Evan Chengea253b92009-08-12 01:56:42 +00002161 Requires<[IsThumb2]>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002162
2163def : T2Pat<(t2_so_imm_not:$src),
2164 (t2MVNi t2_so_imm_not:$src)>;
2165
Evan Chengf49810c2009-06-23 17:48:47 +00002166//===----------------------------------------------------------------------===//
2167// Multiply Instructions.
2168//
Evan Cheng8de898a2009-06-26 00:19:44 +00002169let isCommutable = 1 in
Owen Anderson35141a92010-11-18 01:08:42 +00002170def t2MUL: T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2171 "mul", "\t$Rd, $Rn, $Rm",
2172 [(set rGPR:$Rd, (mul rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002173 let Inst{31-27} = 0b11111;
2174 let Inst{26-23} = 0b0110;
2175 let Inst{22-20} = 0b000;
2176 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2177 let Inst{7-4} = 0b0000; // Multiply
2178}
Evan Chengf49810c2009-06-23 17:48:47 +00002179
Owen Anderson35141a92010-11-18 01:08:42 +00002180def t2MLA: T2FourReg<
2181 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2182 "mla", "\t$Rd, $Rn, $Rm, $Ra",
2183 [(set rGPR:$Rd, (add (mul rGPR:$Rn, rGPR:$Rm), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002184 let Inst{31-27} = 0b11111;
2185 let Inst{26-23} = 0b0110;
2186 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002187 let Inst{7-4} = 0b0000; // Multiply
2188}
Evan Chengf49810c2009-06-23 17:48:47 +00002189
Owen Anderson35141a92010-11-18 01:08:42 +00002190def t2MLS: T2FourReg<
2191 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2192 "mls", "\t$Rd, $Rn, $Rm, $Ra",
2193 [(set rGPR:$Rd, (sub rGPR:$Ra, (mul rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002194 let Inst{31-27} = 0b11111;
2195 let Inst{26-23} = 0b0110;
2196 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002197 let Inst{7-4} = 0b0001; // Multiply and Subtract
2198}
Evan Chengf49810c2009-06-23 17:48:47 +00002199
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002200// Extra precision multiplies with low / high results
2201let neverHasSideEffects = 1 in {
2202let isCommutable = 1 in {
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002203def t2SMULL : T2MulLong<0b000, 0b0000,
Owen Anderson796c3652011-08-22 23:16:48 +00002204 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002205 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Owen Anderson796c3652011-08-22 23:16:48 +00002206 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002207
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002208def t2UMULL : T2MulLong<0b010, 0b0000,
Jim Grosbach52082042010-12-08 22:29:28 +00002209 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002210 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002211 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Johnny Chend68e1192009-12-15 17:24:14 +00002212} // isCommutable
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002213
2214// Multiply + accumulate
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002215def t2SMLAL : T2MulLong<0b100, 0b0000,
2216 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002217 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002218 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002219
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002220def t2UMLAL : T2MulLong<0b110, 0b0000,
2221 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002222 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002223 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002224
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002225def t2UMAAL : T2MulLong<0b110, 0b0110,
2226 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002227 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbacha7603982011-07-01 21:12:19 +00002228 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2229 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002230} // neverHasSideEffects
2231
Johnny Chen93042d12010-03-02 18:14:57 +00002232// Rounding variants of the below included for disassembly only
2233
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002234// Most significant word multiply
Owen Anderson821752e2010-11-18 20:32:18 +00002235def t2SMMUL : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2236 "smmul", "\t$Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002237 [(set rGPR:$Rd, (mulhs rGPR:$Rn, rGPR:$Rm))]>,
2238 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002239 let Inst{31-27} = 0b11111;
2240 let Inst{26-23} = 0b0110;
2241 let Inst{22-20} = 0b101;
2242 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2243 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2244}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002245
Owen Anderson821752e2010-11-18 20:32:18 +00002246def t2SMMULR : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002247 "smmulr", "\t$Rd, $Rn, $Rm", []>,
2248 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002249 let Inst{31-27} = 0b11111;
2250 let Inst{26-23} = 0b0110;
2251 let Inst{22-20} = 0b101;
2252 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2253 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2254}
2255
Owen Anderson821752e2010-11-18 20:32:18 +00002256def t2SMMLA : T2FourReg<
2257 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2258 "smmla", "\t$Rd, $Rn, $Rm, $Ra",
Jim Grosbacha7603982011-07-01 21:12:19 +00002259 [(set rGPR:$Rd, (add (mulhs rGPR:$Rm, rGPR:$Rn), rGPR:$Ra))]>,
2260 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002261 let Inst{31-27} = 0b11111;
2262 let Inst{26-23} = 0b0110;
2263 let Inst{22-20} = 0b101;
Johnny Chend68e1192009-12-15 17:24:14 +00002264 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2265}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002266
Owen Anderson821752e2010-11-18 20:32:18 +00002267def t2SMMLAR: T2FourReg<
2268 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002269 "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
2270 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002271 let Inst{31-27} = 0b11111;
2272 let Inst{26-23} = 0b0110;
2273 let Inst{22-20} = 0b101;
Johnny Chen93042d12010-03-02 18:14:57 +00002274 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2275}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002276
Owen Anderson821752e2010-11-18 20:32:18 +00002277def t2SMMLS: T2FourReg<
2278 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2279 "smmls", "\t$Rd, $Rn, $Rm, $Ra",
Jim Grosbacha7603982011-07-01 21:12:19 +00002280 [(set rGPR:$Rd, (sub rGPR:$Ra, (mulhs rGPR:$Rn, rGPR:$Rm)))]>,
2281 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002282 let Inst{31-27} = 0b11111;
2283 let Inst{26-23} = 0b0110;
2284 let Inst{22-20} = 0b110;
Johnny Chend68e1192009-12-15 17:24:14 +00002285 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2286}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002287
Owen Anderson821752e2010-11-18 20:32:18 +00002288def t2SMMLSR:T2FourReg<
2289 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002290 "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
2291 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002292 let Inst{31-27} = 0b11111;
2293 let Inst{26-23} = 0b0110;
2294 let Inst{22-20} = 0b110;
Johnny Chen93042d12010-03-02 18:14:57 +00002295 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2296}
2297
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002298multiclass T2I_smul<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002299 def BB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2300 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2301 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002302 (sext_inreg rGPR:$Rm, i16)))]>,
2303 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002304 let Inst{31-27} = 0b11111;
2305 let Inst{26-23} = 0b0110;
2306 let Inst{22-20} = 0b001;
2307 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2308 let Inst{7-6} = 0b00;
2309 let Inst{5-4} = 0b00;
2310 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002311
Owen Anderson821752e2010-11-18 20:32:18 +00002312 def BT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2313 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2314 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002315 (sra rGPR:$Rm, (i32 16))))]>,
2316 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002317 let Inst{31-27} = 0b11111;
2318 let Inst{26-23} = 0b0110;
2319 let Inst{22-20} = 0b001;
2320 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2321 let Inst{7-6} = 0b00;
2322 let Inst{5-4} = 0b01;
2323 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002324
Owen Anderson821752e2010-11-18 20:32:18 +00002325 def TB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2326 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2327 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002328 (sext_inreg rGPR:$Rm, i16)))]>,
2329 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002330 let Inst{31-27} = 0b11111;
2331 let Inst{26-23} = 0b0110;
2332 let Inst{22-20} = 0b001;
2333 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2334 let Inst{7-6} = 0b00;
2335 let Inst{5-4} = 0b10;
2336 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002337
Owen Anderson821752e2010-11-18 20:32:18 +00002338 def TT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2339 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2340 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002341 (sra rGPR:$Rm, (i32 16))))]>,
2342 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002343 let Inst{31-27} = 0b11111;
2344 let Inst{26-23} = 0b0110;
2345 let Inst{22-20} = 0b001;
2346 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2347 let Inst{7-6} = 0b00;
2348 let Inst{5-4} = 0b11;
2349 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002350
Owen Anderson821752e2010-11-18 20:32:18 +00002351 def WB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2352 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2353 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002354 (sext_inreg rGPR:$Rm, i16)), (i32 16)))]>,
2355 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002356 let Inst{31-27} = 0b11111;
2357 let Inst{26-23} = 0b0110;
2358 let Inst{22-20} = 0b011;
2359 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2360 let Inst{7-6} = 0b00;
2361 let Inst{5-4} = 0b00;
2362 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002363
Owen Anderson821752e2010-11-18 20:32:18 +00002364 def WT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2365 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2366 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002367 (sra rGPR:$Rm, (i32 16))), (i32 16)))]>,
2368 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002369 let Inst{31-27} = 0b11111;
2370 let Inst{26-23} = 0b0110;
2371 let Inst{22-20} = 0b011;
2372 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2373 let Inst{7-6} = 0b00;
2374 let Inst{5-4} = 0b01;
2375 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002376}
2377
2378
2379multiclass T2I_smla<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002380 def BB : T2FourReg<
2381 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2382 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2383 [(set rGPR:$Rd, (add rGPR:$Ra,
2384 (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002385 (sext_inreg rGPR:$Rm, i16))))]>,
2386 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002387 let Inst{31-27} = 0b11111;
2388 let Inst{26-23} = 0b0110;
2389 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002390 let Inst{7-6} = 0b00;
2391 let Inst{5-4} = 0b00;
2392 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002393
Owen Anderson821752e2010-11-18 20:32:18 +00002394 def BT : T2FourReg<
2395 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2396 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2397 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002398 (sra rGPR:$Rm, (i32 16)))))]>,
2399 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002400 let Inst{31-27} = 0b11111;
2401 let Inst{26-23} = 0b0110;
2402 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002403 let Inst{7-6} = 0b00;
2404 let Inst{5-4} = 0b01;
2405 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002406
Owen Anderson821752e2010-11-18 20:32:18 +00002407 def TB : T2FourReg<
2408 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2409 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2410 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002411 (sext_inreg rGPR:$Rm, i16))))]>,
2412 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002413 let Inst{31-27} = 0b11111;
2414 let Inst{26-23} = 0b0110;
2415 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002416 let Inst{7-6} = 0b00;
2417 let Inst{5-4} = 0b10;
2418 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002419
Owen Anderson821752e2010-11-18 20:32:18 +00002420 def TT : T2FourReg<
2421 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2422 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2423 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002424 (sra rGPR:$Rm, (i32 16)))))]>,
2425 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002426 let Inst{31-27} = 0b11111;
2427 let Inst{26-23} = 0b0110;
2428 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002429 let Inst{7-6} = 0b00;
2430 let Inst{5-4} = 0b11;
2431 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002432
Owen Anderson821752e2010-11-18 20:32:18 +00002433 def WB : T2FourReg<
2434 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2435 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2436 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002437 (sext_inreg rGPR:$Rm, i16)), (i32 16))))]>,
2438 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002439 let Inst{31-27} = 0b11111;
2440 let Inst{26-23} = 0b0110;
2441 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002442 let Inst{7-6} = 0b00;
2443 let Inst{5-4} = 0b00;
2444 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002445
Owen Anderson821752e2010-11-18 20:32:18 +00002446 def WT : T2FourReg<
2447 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2448 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2449 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002450 (sra rGPR:$Rm, (i32 16))), (i32 16))))]>,
2451 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002452 let Inst{31-27} = 0b11111;
2453 let Inst{26-23} = 0b0110;
2454 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002455 let Inst{7-6} = 0b00;
2456 let Inst{5-4} = 0b01;
2457 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002458}
2459
2460defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2461defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2462
Johnny Chenadc77332010-02-26 22:04:29 +00002463// Halfword multiple accumulate long: SMLAL<x><y> -- for disassembly only
Owen Anderson821752e2010-11-18 20:32:18 +00002464def t2SMLALBB : T2FourReg_mac<1, 0b100, 0b1000, (outs rGPR:$Ra,rGPR:$Rd),
2465 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbb", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002466 [/* For disassembly only; pattern left blank */]>,
2467 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002468def t2SMLALBT : T2FourReg_mac<1, 0b100, 0b1001, (outs rGPR:$Ra,rGPR:$Rd),
2469 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbt", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002470 [/* For disassembly only; pattern left blank */]>,
2471 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002472def t2SMLALTB : T2FourReg_mac<1, 0b100, 0b1010, (outs rGPR:$Ra,rGPR:$Rd),
2473 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltb", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002474 [/* For disassembly only; pattern left blank */]>,
2475 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002476def t2SMLALTT : T2FourReg_mac<1, 0b100, 0b1011, (outs rGPR:$Ra,rGPR:$Rd),
2477 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltt", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002478 [/* For disassembly only; pattern left blank */]>,
2479 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002480
Johnny Chenadc77332010-02-26 22:04:29 +00002481// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
2482// These are for disassembly only.
Jim Grosbach7a088642010-11-19 17:11:02 +00002483
Owen Anderson821752e2010-11-18 20:32:18 +00002484def t2SMUAD: T2ThreeReg_mac<
2485 0, 0b010, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002486 IIC_iMAC32, "smuad", "\t$Rd, $Rn, $Rm", []>,
2487 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002488 let Inst{15-12} = 0b1111;
2489}
Owen Anderson821752e2010-11-18 20:32:18 +00002490def t2SMUADX:T2ThreeReg_mac<
2491 0, 0b010, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002492 IIC_iMAC32, "smuadx", "\t$Rd, $Rn, $Rm", []>,
2493 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002494 let Inst{15-12} = 0b1111;
2495}
Owen Anderson821752e2010-11-18 20:32:18 +00002496def t2SMUSD: T2ThreeReg_mac<
2497 0, 0b100, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002498 IIC_iMAC32, "smusd", "\t$Rd, $Rn, $Rm", []>,
2499 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002500 let Inst{15-12} = 0b1111;
2501}
Owen Anderson821752e2010-11-18 20:32:18 +00002502def t2SMUSDX:T2ThreeReg_mac<
2503 0, 0b100, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002504 IIC_iMAC32, "smusdx", "\t$Rd, $Rn, $Rm", []>,
2505 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002506 let Inst{15-12} = 0b1111;
2507}
Owen Andersonc6788c82011-08-22 23:31:45 +00002508def t2SMLAD : T2FourReg_mac<
Owen Anderson821752e2010-11-18 20:32:18 +00002509 0, 0b010, 0b0000, (outs rGPR:$Rd),
2510 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlad",
Jim Grosbacha7603982011-07-01 21:12:19 +00002511 "\t$Rd, $Rn, $Rm, $Ra", []>,
2512 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002513def t2SMLADX : T2FourReg_mac<
2514 0, 0b010, 0b0001, (outs rGPR:$Rd),
2515 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smladx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002516 "\t$Rd, $Rn, $Rm, $Ra", []>,
2517 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002518def t2SMLSD : T2FourReg_mac<0, 0b100, 0b0000, (outs rGPR:$Rd),
2519 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsd",
Jim Grosbacha7603982011-07-01 21:12:19 +00002520 "\t$Rd, $Rn, $Rm, $Ra", []>,
2521 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002522def t2SMLSDX : T2FourReg_mac<0, 0b100, 0b0001, (outs rGPR:$Rd),
2523 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsdx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002524 "\t$Rd, $Rn, $Rm, $Ra", []>,
2525 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002526def t2SMLALD : T2FourReg_mac<1, 0b100, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2527 (ins rGPR:$Rm, rGPR:$Rn), IIC_iMAC64, "smlald",
Jim Grosbacha7603982011-07-01 21:12:19 +00002528 "\t$Ra, $Rd, $Rm, $Rn", []>,
2529 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002530def t2SMLALDX : T2FourReg_mac<1, 0b100, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2531 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlaldx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002532 "\t$Ra, $Rd, $Rm, $Rn", []>,
2533 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002534def t2SMLSLD : T2FourReg_mac<1, 0b101, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2535 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsld",
Jim Grosbacha7603982011-07-01 21:12:19 +00002536 "\t$Ra, $Rd, $Rm, $Rn", []>,
2537 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002538def t2SMLSLDX : T2FourReg_mac<1, 0b101, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2539 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsldx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002540 "\t$Ra, $Rd, $Rm, $Rn", []>,
2541 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002542
2543//===----------------------------------------------------------------------===//
Evan Cheng734f63b2011-06-21 19:00:54 +00002544// Division Instructions.
2545// Signed and unsigned division on v7-M
2546//
2547def t2SDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
2548 "sdiv", "\t$Rd, $Rn, $Rm",
2549 [(set rGPR:$Rd, (sdiv rGPR:$Rn, rGPR:$Rm))]>,
2550 Requires<[HasDivide, IsThumb2]> {
2551 let Inst{31-27} = 0b11111;
2552 let Inst{26-21} = 0b011100;
2553 let Inst{20} = 0b1;
2554 let Inst{15-12} = 0b1111;
2555 let Inst{7-4} = 0b1111;
2556}
2557
2558def t2UDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
2559 "udiv", "\t$Rd, $Rn, $Rm",
2560 [(set rGPR:$Rd, (udiv rGPR:$Rn, rGPR:$Rm))]>,
2561 Requires<[HasDivide, IsThumb2]> {
2562 let Inst{31-27} = 0b11111;
2563 let Inst{26-21} = 0b011101;
2564 let Inst{20} = 0b1;
2565 let Inst{15-12} = 0b1111;
2566 let Inst{7-4} = 0b1111;
2567}
2568
2569//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002570// Misc. Arithmetic Instructions.
2571//
2572
Jim Grosbach80dc1162010-02-16 21:23:02 +00002573class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
2574 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson612fb5b2010-11-18 21:15:19 +00002575 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002576 let Inst{31-27} = 0b11111;
2577 let Inst{26-22} = 0b01010;
2578 let Inst{21-20} = op1;
2579 let Inst{15-12} = 0b1111;
2580 let Inst{7-6} = 0b10;
2581 let Inst{5-4} = op2;
Jim Grosbach86386922010-12-08 22:10:43 +00002582 let Rn{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00002583}
Evan Chengf49810c2009-06-23 17:48:47 +00002584
Owen Anderson612fb5b2010-11-18 21:15:19 +00002585def t2CLZ : T2I_misc<0b11, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2586 "clz", "\t$Rd, $Rm", [(set rGPR:$Rd, (ctlz rGPR:$Rm))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002587
Owen Anderson612fb5b2010-11-18 21:15:19 +00002588def t2RBIT : T2I_misc<0b01, 0b10, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2589 "rbit", "\t$Rd, $Rm",
2590 [(set rGPR:$Rd, (ARMrbit rGPR:$Rm))]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002591
Owen Anderson612fb5b2010-11-18 21:15:19 +00002592def t2REV : T2I_misc<0b01, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2593 "rev", ".w\t$Rd, $Rm", [(set rGPR:$Rd, (bswap rGPR:$Rm))]>;
Johnny Chend68e1192009-12-15 17:24:14 +00002594
Owen Anderson612fb5b2010-11-18 21:15:19 +00002595def t2REV16 : T2I_misc<0b01, 0b01, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2596 "rev16", ".w\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00002597 [(set rGPR:$Rd, (rotr (bswap rGPR:$Rm), (i32 16)))]>;
Evan Cheng6d6c55b2011-06-17 20:47:21 +00002598
Owen Anderson612fb5b2010-11-18 21:15:19 +00002599def t2REVSH : T2I_misc<0b01, 0b11, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2600 "revsh", ".w\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00002601 [(set rGPR:$Rd, (sra (bswap rGPR:$Rm), (i32 16)))]>;
Evan Cheng3f30af32011-03-18 21:52:42 +00002602
Evan Chengf60ceac2011-06-15 17:17:48 +00002603def : T2Pat<(or (sra (shl rGPR:$Rm, (i32 24)), (i32 16)),
Evan Cheng9568e5c2011-06-21 06:01:08 +00002604 (and (srl rGPR:$Rm, (i32 8)), 0xFF)),
Evan Chengf60ceac2011-06-15 17:17:48 +00002605 (t2REVSH rGPR:$Rm)>;
2606
Owen Anderson612fb5b2010-11-18 21:15:19 +00002607def t2PKHBT : T2ThreeReg<
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002608 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, i32imm:$sh),
2609 IIC_iBITsi, "pkhbt", "\t$Rd, $Rn, $Rm, lsl $sh",
Owen Anderson612fb5b2010-11-18 21:15:19 +00002610 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00002611 (and (shl rGPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002612 0xFFFF0000)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002613 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002614 let Inst{31-27} = 0b11101;
2615 let Inst{26-25} = 0b01;
2616 let Inst{24-20} = 0b01100;
2617 let Inst{5} = 0; // BT form
2618 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002619
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002620 bits<5> sh;
2621 let Inst{14-12} = sh{4-2};
2622 let Inst{7-6} = sh{1-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002623}
Evan Cheng40289b02009-07-07 05:35:52 +00002624
2625// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002626def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (and rGPR:$src2, 0xFFFF0000)),
2627 (t2PKHBT rGPR:$src1, rGPR:$src2, 0)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002628 Requires<[HasT2ExtractPack, IsThumb2]>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002629def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (shl rGPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002630 (t2PKHBT rGPR:$src1, rGPR:$src2, imm16_31:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002631 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Cheng40289b02009-07-07 05:35:52 +00002632
Bob Wilsondc66eda2010-08-16 22:26:55 +00002633// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2634// will match the pattern below.
Owen Anderson612fb5b2010-11-18 21:15:19 +00002635def t2PKHTB : T2ThreeReg<
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002636 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, i32imm:$sh),
2637 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm, asr $sh",
Owen Anderson612fb5b2010-11-18 21:15:19 +00002638 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00002639 (and (sra rGPR:$Rm, pkh_asr_amt:$sh),
Bob Wilsonf955f292010-08-17 17:23:19 +00002640 0xFFFF)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002641 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002642 let Inst{31-27} = 0b11101;
2643 let Inst{26-25} = 0b01;
2644 let Inst{24-20} = 0b01100;
2645 let Inst{5} = 1; // TB form
2646 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002647
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002648 bits<5> sh;
2649 let Inst{14-12} = sh{4-2};
2650 let Inst{7-6} = sh{1-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002651}
Evan Cheng40289b02009-07-07 05:35:52 +00002652
2653// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2654// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002655def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (srl rGPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002656 (t2PKHTB rGPR:$src1, rGPR:$src2, imm16_31:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002657 Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002658def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002659 (and (srl rGPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002660 (t2PKHTB rGPR:$src1, rGPR:$src2, imm1_15:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002661 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002662
2663//===----------------------------------------------------------------------===//
2664// Comparison Instructions...
2665//
Johnny Chend68e1192009-12-15 17:24:14 +00002666defm t2CMP : T2I_cmp_irs<0b1101, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002667 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002668 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>, "t2CMP">;
Jim Grosbach97a884d2010-12-07 20:41:06 +00002669
Jim Grosbachef88a922011-09-06 21:44:58 +00002670def : T2Pat<(ARMcmpZ GPRnopc:$lhs, t2_so_imm:$imm),
2671 (t2CMPri GPRnopc:$lhs, t2_so_imm:$imm)>;
2672def : T2Pat<(ARMcmpZ GPRnopc:$lhs, rGPR:$rhs),
2673 (t2CMPrr GPRnopc:$lhs, rGPR:$rhs)>;
2674def : T2Pat<(ARMcmpZ GPRnopc:$lhs, t2_so_reg:$rhs),
2675 (t2CMPrs GPRnopc:$lhs, t2_so_reg:$rhs)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002676
Dan Gohman4b7dff92010-08-26 15:50:25 +00002677//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2678// Compare-to-zero still works out, just not the relationals
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002679//defm t2CMN : T2I_cmp_irs<0b1000, "cmn",
2680// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002681defm t2CMNz : T2I_cmp_irs<0b1000, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002682 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002683 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>,
2684 "t2CMNz">;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002685
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002686//def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
2687// (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002688
Jim Grosbachef88a922011-09-06 21:44:58 +00002689def : T2Pat<(ARMcmpZ GPRnopc:$src, t2_so_imm_neg:$imm),
2690 (t2CMNzri GPRnopc:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002691
Johnny Chend68e1192009-12-15 17:24:14 +00002692defm t2TST : T2I_cmp_irs<0b0000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002693 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002694 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>,
2695 "t2TST">;
Johnny Chend68e1192009-12-15 17:24:14 +00002696defm t2TEQ : T2I_cmp_irs<0b0100, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002697 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002698 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>,
2699 "t2TEQ">;
Evan Chengf49810c2009-06-23 17:48:47 +00002700
Evan Chenge253c952009-07-07 20:39:03 +00002701// Conditional moves
2702// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002703// a two-value operand where a dag node expects two operands. :(
Evan Cheng63f35442010-11-13 02:25:14 +00002704let neverHasSideEffects = 1 in {
Jim Grosbachefeedce2011-07-01 17:14:11 +00002705def t2MOVCCr : t2PseudoInst<(outs rGPR:$Rd),
2706 (ins rGPR:$false, rGPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00002707 4, IIC_iCMOVr,
Owen Anderson8ee97792010-11-18 21:46:31 +00002708 [/*(set rGPR:$Rd, (ARMcmov rGPR:$false, rGPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachefeedce2011-07-01 17:14:11 +00002709 RegConstraint<"$false = $Rd">;
2710
2711let isMoveImm = 1 in
2712def t2MOVCCi : t2PseudoInst<(outs rGPR:$Rd),
2713 (ins rGPR:$false, t2_so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00002714 4, IIC_iCMOVi,
Jim Grosbachefeedce2011-07-01 17:14:11 +00002715[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2716 RegConstraint<"$false = $Rd">;
Evan Chenge253c952009-07-07 20:39:03 +00002717
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00002718// FIXME: Pseudo-ize these. For now, just mark codegen only.
2719let isCodeGenOnly = 1 in {
Evan Chengc4af4632010-11-17 20:13:28 +00002720let isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002721def t2MOVCCi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$false, imm0_65535_expr:$imm),
Evan Cheng875a6ac2010-11-12 22:42:47 +00002722 IIC_iCMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002723 "movw", "\t$Rd, $imm", []>,
2724 RegConstraint<"$false = $Rd"> {
Jim Grosbacha4257162010-10-07 00:53:56 +00002725 let Inst{31-27} = 0b11110;
2726 let Inst{25} = 1;
2727 let Inst{24-21} = 0b0010;
2728 let Inst{20} = 0; // The S bit.
2729 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002730
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002731 bits<4> Rd;
2732 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00002733
Jim Grosbach86386922010-12-08 22:10:43 +00002734 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002735 let Inst{19-16} = imm{15-12};
2736 let Inst{26} = imm{11};
2737 let Inst{14-12} = imm{10-8};
2738 let Inst{7-0} = imm{7-0};
Jim Grosbacha4257162010-10-07 00:53:56 +00002739}
2740
Evan Chengc4af4632010-11-17 20:13:28 +00002741let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00002742def t2MOVCCi32imm : PseudoInst<(outs rGPR:$dst),
2743 (ins rGPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002744 IIC_iCMOVix2, []>, RegConstraint<"$false = $dst">;
Evan Cheng63f35442010-11-13 02:25:14 +00002745
Evan Chengc4af4632010-11-17 20:13:28 +00002746let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002747def t2MVNCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
2748 IIC_iCMOVi, "mvn", ".w\t$Rd, $imm",
2749[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm_not:$imm,
Evan Cheng875a6ac2010-11-12 22:42:47 +00002750 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson8ee97792010-11-18 21:46:31 +00002751 RegConstraint<"$false = $Rd"> {
Evan Cheng875a6ac2010-11-12 22:42:47 +00002752 let Inst{31-27} = 0b11110;
2753 let Inst{25} = 0;
2754 let Inst{24-21} = 0b0011;
2755 let Inst{20} = 0; // The S bit.
2756 let Inst{19-16} = 0b1111; // Rn
2757 let Inst{15} = 0;
2758}
2759
Johnny Chend68e1192009-12-15 17:24:14 +00002760class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
2761 string opc, string asm, list<dag> pattern>
Owen Andersonbb6315d2010-11-15 19:58:36 +00002762 : T2TwoRegShiftImm<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002763 let Inst{31-27} = 0b11101;
2764 let Inst{26-25} = 0b01;
2765 let Inst{24-21} = 0b0010;
2766 let Inst{20} = 0; // The S bit.
2767 let Inst{19-16} = 0b1111; // Rn
2768 let Inst{5-4} = opcod; // Shift type.
2769}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002770def t2MOVCClsl : T2I_movcc_sh<0b00, (outs rGPR:$Rd),
2771 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2772 IIC_iCMOVsi, "lsl", ".w\t$Rd, $Rm, $imm", []>,
2773 RegConstraint<"$false = $Rd">;
2774def t2MOVCClsr : T2I_movcc_sh<0b01, (outs rGPR:$Rd),
2775 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2776 IIC_iCMOVsi, "lsr", ".w\t$Rd, $Rm, $imm", []>,
2777 RegConstraint<"$false = $Rd">;
2778def t2MOVCCasr : T2I_movcc_sh<0b10, (outs rGPR:$Rd),
2779 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2780 IIC_iCMOVsi, "asr", ".w\t$Rd, $Rm, $imm", []>,
2781 RegConstraint<"$false = $Rd">;
2782def t2MOVCCror : T2I_movcc_sh<0b11, (outs rGPR:$Rd),
2783 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2784 IIC_iCMOVsi, "ror", ".w\t$Rd, $Rm, $imm", []>,
2785 RegConstraint<"$false = $Rd">;
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00002786} // isCodeGenOnly = 1
Jim Grosbachefeedce2011-07-01 17:14:11 +00002787} // neverHasSideEffects
Evan Cheng13f8b362009-08-01 01:43:45 +00002788
David Goodwin5e47a9a2009-06-30 18:04:13 +00002789//===----------------------------------------------------------------------===//
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002790// Atomic operations intrinsics
2791//
2792
2793// memory barriers protect the atomic sequences
2794let hasSideEffects = 1 in {
Bob Wilsonf74a4292010-10-30 00:54:37 +00002795def t2DMB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2796 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
2797 Requires<[IsThumb, HasDB]> {
2798 bits<4> opt;
2799 let Inst{31-4} = 0xf3bf8f5;
2800 let Inst{3-0} = opt;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002801}
2802}
2803
Bob Wilsonf74a4292010-10-30 00:54:37 +00002804def t2DSB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
Jim Grosbachaa833e52011-09-06 22:53:27 +00002805 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00002806 Requires<[IsThumb, HasDB]> {
2807 bits<4> opt;
2808 let Inst{31-4} = 0xf3bf8f4;
2809 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00002810}
2811
Jim Grosbachaa833e52011-09-06 22:53:27 +00002812def t2ISB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2813 "isb", "\t$opt",
Jim Grosbach218affc2011-09-06 23:09:19 +00002814 []>, Requires<[IsThumb2, HasDB]> {
Jim Grosbachaa833e52011-09-06 22:53:27 +00002815 bits<4> opt;
Bob Wilsonf74a4292010-10-30 00:54:37 +00002816 let Inst{31-4} = 0xf3bf8f6;
Jim Grosbachaa833e52011-09-06 22:53:27 +00002817 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00002818}
2819
Owen Anderson16884412011-07-13 23:22:26 +00002820class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, int sz,
Johnny Chend68e1192009-12-15 17:24:14 +00002821 InstrItinClass itin, string opc, string asm, string cstr,
2822 list<dag> pattern, bits<4> rt2 = 0b1111>
2823 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2824 let Inst{31-27} = 0b11101;
2825 let Inst{26-20} = 0b0001101;
2826 let Inst{11-8} = rt2;
2827 let Inst{7-6} = 0b01;
2828 let Inst{5-4} = opcod;
2829 let Inst{3-0} = 0b1111;
Jim Grosbach7a088642010-11-19 17:11:02 +00002830
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002831 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00002832 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002833 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00002834 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002835}
Owen Anderson16884412011-07-13 23:22:26 +00002836class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, int sz,
Johnny Chend68e1192009-12-15 17:24:14 +00002837 InstrItinClass itin, string opc, string asm, string cstr,
2838 list<dag> pattern, bits<4> rt2 = 0b1111>
2839 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2840 let Inst{31-27} = 0b11101;
2841 let Inst{26-20} = 0b0001100;
2842 let Inst{11-8} = rt2;
2843 let Inst{7-6} = 0b01;
2844 let Inst{5-4} = opcod;
Jim Grosbach7a088642010-11-19 17:11:02 +00002845
Owen Anderson91a7c592010-11-19 00:28:38 +00002846 bits<4> Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002847 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00002848 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002849 let Inst{3-0} = Rd;
2850 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00002851 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002852}
2853
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002854let mayLoad = 1 in {
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002855def t2LDREXB : T2I_ldrex<0b00, (outs rGPR:$Rt), (ins t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002856 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002857 "ldrexb", "\t$Rt, $addr", "", []>;
2858def t2LDREXH : T2I_ldrex<0b01, (outs rGPR:$Rt), (ins t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002859 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002860 "ldrexh", "\t$Rt, $addr", "", []>;
2861def t2LDREX : Thumb2I<(outs rGPR:$Rt), (ins t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002862 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002863 "ldrex", "\t$Rt, $addr", "", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002864 let Inst{31-27} = 0b11101;
2865 let Inst{26-20} = 0b0000101;
2866 let Inst{11-8} = 0b1111;
2867 let Inst{7-0} = 0b00000000; // imm8 = 0
Jim Grosbach00f25fa2010-12-14 20:46:39 +00002868
Owen Anderson808c7d12010-12-10 21:52:38 +00002869 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002870 bits<4> addr;
2871 let Inst{19-16} = addr;
Owen Anderson808c7d12010-12-10 21:52:38 +00002872 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002873}
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00002874let hasExtraDefRegAllocReq = 1 in
2875def t2LDREXD : T2I_ldrex<0b11, (outs rGPR:$Rt, rGPR:$Rt2),
2876 (ins t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002877 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002878 "ldrexd", "\t$Rt, $Rt2, $addr", "",
Owen Anderson91a7c592010-11-19 00:28:38 +00002879 [], {?, ?, ?, ?}> {
2880 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00002881 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00002882}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002883}
2884
Owen Anderson91a7c592010-11-19 00:28:38 +00002885let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002886def t2STREXB : T2I_strex<0b00, (outs rGPR:$Rd),
2887 (ins rGPR:$Rt, t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002888 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002889 "strexb", "\t$Rd, $Rt, $addr", "", []>;
2890def t2STREXH : T2I_strex<0b01, (outs rGPR:$Rd),
2891 (ins rGPR:$Rt, t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002892 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002893 "strexh", "\t$Rd, $Rt, $addr", "", []>;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002894def t2STREX : Thumb2I<(outs rGPR:$Rd), (ins rGPR:$Rt, t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002895 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002896 "strex", "\t$Rd, $Rt, $addr", "",
2897 []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002898 let Inst{31-27} = 0b11101;
2899 let Inst{26-20} = 0b0000100;
2900 let Inst{7-0} = 0b00000000; // imm8 = 0
Jim Grosbach00f25fa2010-12-14 20:46:39 +00002901
Owen Anderson808c7d12010-12-10 21:52:38 +00002902 bits<4> Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002903 bits<4> addr;
Owen Anderson808c7d12010-12-10 21:52:38 +00002904 bits<4> Rt;
2905 let Inst{11-8} = Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002906 let Inst{19-16} = addr;
Owen Anderson808c7d12010-12-10 21:52:38 +00002907 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002908}
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00002909}
2910
2911let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Owen Anderson91a7c592010-11-19 00:28:38 +00002912def t2STREXD : T2I_strex<0b11, (outs rGPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002913 (ins rGPR:$Rt, rGPR:$Rt2, t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002914 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002915 "strexd", "\t$Rd, $Rt, $Rt2, $addr", "", [],
Owen Anderson91a7c592010-11-19 00:28:38 +00002916 {?, ?, ?, ?}> {
2917 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00002918 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00002919}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002920
Jim Grosbachad2dad92011-09-06 20:27:04 +00002921def t2CLREX : T2I<(outs), (ins), NoItinerary, "clrex", "", []>,
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002922 Requires<[IsThumb2, HasV7]> {
2923 let Inst{31-16} = 0xf3bf;
Johnny Chen10a77e12010-03-02 22:11:06 +00002924 let Inst{15-14} = 0b10;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002925 let Inst{13} = 0;
Johnny Chen10a77e12010-03-02 22:11:06 +00002926 let Inst{12} = 0;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002927 let Inst{11-8} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00002928 let Inst{7-4} = 0b0010;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002929 let Inst{3-0} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00002930}
2931
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002932//===----------------------------------------------------------------------===//
Jim Grosbach5aa16842009-08-11 19:42:21 +00002933// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002934// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach5aa16842009-08-11 19:42:21 +00002935// address and save #0 in R0 for the non-longjmp case.
2936// Since by its nature we may be coming from some other function to get
2937// here, and we're using the stack frame for the containing function to
2938// save/restore registers, we can't keep anything live in regs across
2939// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002940// when we get here from a longjmp(). We force everything out of registers
Jim Grosbach5aa16842009-08-11 19:42:21 +00002941// except for our own input by listing the relevant registers in Defs. By
2942// doing so, we also cause the prologue/epilogue code to actively preserve
2943// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +00002944// $val is a scratch register for our use.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002945let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00002946 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00002947 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ],
2948 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002949 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00002950 AddrModeNone, 0, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002951 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002952 Requires<[IsThumb2, HasVFP2]>;
Jim Grosbach5aa16842009-08-11 19:42:21 +00002953}
2954
Bob Wilsonec80e262010-04-09 20:41:18 +00002955let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00002956 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00002957 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002958 def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00002959 AddrModeNone, 0, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002960 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002961 Requires<[IsThumb2, NoVFP]>;
2962}
Jim Grosbach5aa16842009-08-11 19:42:21 +00002963
2964
2965//===----------------------------------------------------------------------===//
David Goodwin5e47a9a2009-06-30 18:04:13 +00002966// Control-Flow Instructions
2967//
2968
Evan Chengc50a1cb2009-07-09 22:58:39 +00002969// FIXME: remove when we have a way to marking a MI with these properties.
Evan Chengc50a1cb2009-07-09 22:58:39 +00002970// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002971let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00002972 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002973def t2LDMIA_RET: t2PseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Jim Grosbach16f99242011-06-30 18:25:42 +00002974 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002975 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002976 (t2LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbach16f99242011-06-30 18:25:42 +00002977 RegConstraint<"$Rn = $wb">;
Evan Chengc50a1cb2009-07-09 22:58:39 +00002978
David Goodwin5e47a9a2009-06-30 18:04:13 +00002979let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
2980let isPredicable = 1 in
Owen Andersonc2666002010-12-13 19:31:11 +00002981def t2B : T2XI<(outs), (ins uncondbrtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002982 "b.w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00002983 [(br bb:$target)]> {
2984 let Inst{31-27} = 0b11110;
2985 let Inst{15-14} = 0b10;
2986 let Inst{12} = 1;
Owen Anderson05bf5952010-11-29 18:54:38 +00002987
2988 bits<20> target;
2989 let Inst{26} = target{19};
2990 let Inst{11} = target{18};
2991 let Inst{13} = target{17};
2992 let Inst{21-16} = target{16-11};
2993 let Inst{10-0} = target{10-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002994}
David Goodwin5e47a9a2009-06-30 18:04:13 +00002995
Jim Grosbacha0bb2532010-11-29 22:40:58 +00002996let isNotDuplicable = 1, isIndirectBranch = 1 in {
Jim Grosbachd4811102010-12-15 19:03:16 +00002997def t2BR_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00002998 (ins GPR:$target, GPR:$index, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002999 0, IIC_Br,
Jim Grosbach5ca66692010-11-29 22:37:40 +00003000 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]>;
Evan Cheng5657c012009-07-29 02:18:14 +00003001
Evan Cheng25f7cfc2009-08-01 06:13:52 +00003002// FIXME: Add a non-pc based case that can be predicated.
Jim Grosbachd4811102010-12-15 19:03:16 +00003003def t2TBB_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00003004 (ins GPR:$index, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00003005 0, IIC_Br, []>;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003006
Jim Grosbachd4811102010-12-15 19:03:16 +00003007def t2TBH_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00003008 (ins GPR:$index, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00003009 0, IIC_Br, []>;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003010
3011def t2TBB : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
3012 "tbb", "\t[$Rn, $Rm]", []> {
3013 bits<4> Rn;
3014 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00003015 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003016 let Inst{19-16} = Rn;
3017 let Inst{15-5} = 0b11110000000;
3018 let Inst{4} = 0; // B form
3019 let Inst{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00003020}
Evan Cheng5657c012009-07-29 02:18:14 +00003021
Jim Grosbach5ca66692010-11-29 22:37:40 +00003022def t2TBH : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
3023 "tbh", "\t[$Rn, $Rm, lsl #1]", []> {
3024 bits<4> Rn;
3025 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00003026 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003027 let Inst{19-16} = Rn;
3028 let Inst{15-5} = 0b11110000000;
3029 let Inst{4} = 1; // H form
3030 let Inst{3-0} = Rm;
Johnny Chen93042d12010-03-02 18:14:57 +00003031}
Evan Cheng5657c012009-07-29 02:18:14 +00003032} // isNotDuplicable, isIndirectBranch
3033
David Goodwinc9a59b52009-06-30 19:50:22 +00003034} // isBranch, isTerminator, isBarrier
David Goodwin5e47a9a2009-06-30 18:04:13 +00003035
3036// FIXME: should be able to write a pattern for ARMBrcond, but can't use
3037// a two-value operand where a dag node expects two operands. :(
3038let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003039def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00003040 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003041 [/*(ARMbrcond bb:$target, imm:$cc)*/]> {
3042 let Inst{31-27} = 0b11110;
3043 let Inst{15-14} = 0b10;
3044 let Inst{12} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00003045
Owen Andersonfb20d892010-12-09 00:27:41 +00003046 bits<4> p;
3047 let Inst{25-22} = p;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003048
Owen Andersonfb20d892010-12-09 00:27:41 +00003049 bits<21> target;
3050 let Inst{26} = target{20};
3051 let Inst{11} = target{19};
3052 let Inst{13} = target{18};
3053 let Inst{21-16} = target{17-12};
3054 let Inst{10-0} = target{11-1};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003055
3056 let DecoderMethod = "DecodeThumb2BCCInstruction";
Johnny Chend68e1192009-12-15 17:24:14 +00003057}
Evan Chengf49810c2009-06-23 17:48:47 +00003058
Jim Grosbachaf7f2d62011-07-08 20:32:21 +00003059// Tail calls. The Darwin version of thumb tail calls uses a t2 branch, so
3060// it goes here.
3061let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
3062 // Darwin version.
3063 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
3064 Uses = [SP] in
3065 def tTAILJMPd: tPseudoExpand<(outs), (ins uncondbrtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00003066 4, IIC_Br, [],
Jim Grosbachaf7f2d62011-07-08 20:32:21 +00003067 (t2B uncondbrtarget:$dst)>,
3068 Requires<[IsThumb2, IsDarwin]>;
3069}
Evan Cheng06e16582009-07-10 01:54:42 +00003070
3071// IT block
Evan Cheng86050dc2010-06-18 23:09:54 +00003072let Defs = [ITSTATE] in
Evan Cheng06e16582009-07-10 01:54:42 +00003073def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
Owen Anderson16884412011-07-13 23:22:26 +00003074 AddrModeNone, 2, IIC_iALUx,
Johnny Chend68e1192009-12-15 17:24:14 +00003075 "it$mask\t$cc", "", []> {
3076 // 16-bit instruction.
Johnny Chenbbc71b22009-12-16 02:32:54 +00003077 let Inst{31-16} = 0x0000;
Johnny Chend68e1192009-12-15 17:24:14 +00003078 let Inst{15-8} = 0b10111111;
Owen Anderson05bf5952010-11-29 18:54:38 +00003079
3080 bits<4> cc;
3081 bits<4> mask;
Jim Grosbach86386922010-12-08 22:10:43 +00003082 let Inst{7-4} = cc;
3083 let Inst{3-0} = mask;
Owen Andersoneaca9282011-08-30 22:58:27 +00003084
3085 let DecoderMethod = "DecodeIT";
Johnny Chend68e1192009-12-15 17:24:14 +00003086}
Evan Cheng06e16582009-07-10 01:54:42 +00003087
Johnny Chence6275f2010-02-25 19:05:29 +00003088// Branch and Exchange Jazelle -- for disassembly only
3089// Rm = Inst{19-16}
Jim Grosbach6c3e11e2011-09-02 23:43:09 +00003090def t2BXJ : T2I<(outs), (ins rGPR:$func), NoItinerary, "bxj", "\t$func", []> {
3091 bits<4> func;
Johnny Chence6275f2010-02-25 19:05:29 +00003092 let Inst{31-27} = 0b11110;
3093 let Inst{26} = 0;
3094 let Inst{25-20} = 0b111100;
Jim Grosbach86386922010-12-08 22:10:43 +00003095 let Inst{19-16} = func;
Jim Grosbach6c3e11e2011-09-02 23:43:09 +00003096 let Inst{15-0} = 0b1000111100000000;
Johnny Chence6275f2010-02-25 19:05:29 +00003097}
3098
Jim Grosbach11cca7a2011-08-18 17:51:36 +00003099// Compare and branch on zero / non-zero
3100let isBranch = 1, isTerminator = 1 in {
3101 def tCBZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br,
3102 "cbz\t$Rn, $target", []>,
3103 T1Misc<{0,0,?,1,?,?,?}>,
3104 Requires<[IsThumb2]> {
3105 // A8.6.27
3106 bits<6> target;
3107 bits<3> Rn;
3108 let Inst{9} = target{5};
3109 let Inst{7-3} = target{4-0};
3110 let Inst{2-0} = Rn;
3111 }
3112
3113 def tCBNZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br,
3114 "cbnz\t$Rn, $target", []>,
3115 T1Misc<{1,0,?,1,?,?,?}>,
3116 Requires<[IsThumb2]> {
3117 // A8.6.27
3118 bits<6> target;
3119 bits<3> Rn;
3120 let Inst{9} = target{5};
3121 let Inst{7-3} = target{4-0};
3122 let Inst{2-0} = Rn;
3123 }
3124}
3125
3126
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003127// Change Processor State is a system instruction -- for disassembly and
3128// parsing only.
3129// FIXME: Since the asm parser has currently no clean way to handle optional
3130// operands, create 3 versions of the same instruction. Once there's a clean
3131// framework to represent optional operands, change this behavior.
3132class t2CPS<dag iops, string asm_op> : T2XI<(outs), iops, NoItinerary,
3133 !strconcat("cps", asm_op),
3134 [/* For disassembly only; pattern left blank */]> {
3135 bits<2> imod;
3136 bits<3> iflags;
3137 bits<5> mode;
3138 bit M;
3139
Johnny Chen93042d12010-03-02 18:14:57 +00003140 let Inst{31-27} = 0b11110;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003141 let Inst{26} = 0;
Johnny Chen93042d12010-03-02 18:14:57 +00003142 let Inst{25-20} = 0b111010;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003143 let Inst{19-16} = 0b1111;
Johnny Chen93042d12010-03-02 18:14:57 +00003144 let Inst{15-14} = 0b10;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003145 let Inst{12} = 0;
3146 let Inst{10-9} = imod;
3147 let Inst{8} = M;
3148 let Inst{7-5} = iflags;
3149 let Inst{4-0} = mode;
Owen Anderson6153a032011-08-23 17:45:18 +00003150 let DecoderMethod = "DecodeT2CPSInstruction";
Johnny Chen93042d12010-03-02 18:14:57 +00003151}
3152
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003153let M = 1 in
3154 def t2CPS3p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
3155 "$imod.w\t$iflags, $mode">;
3156let mode = 0, M = 0 in
3157 def t2CPS2p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags),
3158 "$imod.w\t$iflags">;
3159let imod = 0, iflags = 0, M = 1 in
3160 def t2CPS1p : t2CPS<(ins i32imm:$mode), "\t$mode">;
3161
Johnny Chen0f7866e2010-03-03 02:09:43 +00003162// A6.3.4 Branches and miscellaneous control
3163// Table A6-14 Change Processor State, and hint instructions
3164// Helper class for disassembly only.
3165class T2I_hint<bits<8> op7_0, string opc, string asm>
3166 : T2I<(outs), (ins), NoItinerary, opc, asm,
3167 [/* For disassembly only; pattern left blank */]> {
3168 let Inst{31-20} = 0xf3a;
Bruno Cardoso Lopes1b10d5b2011-01-26 13:28:14 +00003169 let Inst{19-16} = 0b1111;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003170 let Inst{15-14} = 0b10;
3171 let Inst{12} = 0;
3172 let Inst{10-8} = 0b000;
3173 let Inst{7-0} = op7_0;
3174}
3175
3176def t2NOP : T2I_hint<0b00000000, "nop", ".w">;
3177def t2YIELD : T2I_hint<0b00000001, "yield", ".w">;
3178def t2WFE : T2I_hint<0b00000010, "wfe", ".w">;
3179def t2WFI : T2I_hint<0b00000011, "wfi", ".w">;
3180def t2SEV : T2I_hint<0b00000100, "sev", ".w">;
3181
Jim Grosbach6f9f8842011-07-13 22:59:38 +00003182def t2DBG : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "dbg", "\t$opt", []> {
Owen Andersonc7373f82010-11-30 20:00:01 +00003183 bits<4> opt;
Jim Grosbach77951902011-09-06 22:06:40 +00003184 let Inst{31-20} = 0b111100111010;
3185 let Inst{19-16} = 0b1111;
3186 let Inst{15-8} = 0b10000000;
3187 let Inst{7-4} = 0b1111;
Jim Grosbach86386922010-12-08 22:10:43 +00003188 let Inst{3-0} = opt;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003189}
3190
Johnny Chen6341c5a2010-02-25 20:25:24 +00003191// Secure Monitor Call is a system instruction -- for disassembly only
3192// Option = Inst{19-16}
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00003193def t2SMC : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
Johnny Chen6341c5a2010-02-25 20:25:24 +00003194 [/* For disassembly only; pattern left blank */]> {
3195 let Inst{31-27} = 0b11110;
3196 let Inst{26-20} = 0b1111111;
3197 let Inst{15-12} = 0b1000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003198
Owen Andersond18a9c92010-11-29 19:22:08 +00003199 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003200 let Inst{19-16} = opt;
Owen Andersond18a9c92010-11-29 19:22:08 +00003201}
3202
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003203class T2SRS<bits<12> op31_20,
Owen Anderson5404c2b2010-11-29 20:38:48 +00003204 dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003205 string opc, string asm, list<dag> pattern>
3206 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003207 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003208
Owen Andersond18a9c92010-11-29 19:22:08 +00003209 bits<5> mode;
3210 let Inst{4-0} = mode{4-0};
Johnny Chen6341c5a2010-02-25 20:25:24 +00003211}
3212
3213// Store Return State is a system instruction -- for disassembly only
Owen Anderson5404c2b2010-11-29 20:38:48 +00003214def t2SRSDBW : T2SRS<0b111010000010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003215 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003216 [/* For disassembly only; pattern left blank */]>;
3217def t2SRSDB : T2SRS<0b111010000000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003218 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003219 [/* For disassembly only; pattern left blank */]>;
3220def t2SRSIAW : T2SRS<0b111010011010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003221 (outs),(ins i32imm:$mode),NoItinerary,"srsia","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003222 [/* For disassembly only; pattern left blank */]>;
3223def t2SRSIA : T2SRS<0b111010011000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003224 (outs), (ins i32imm:$mode),NoItinerary,"srsia","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003225 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003226
3227// Return From Exception is a system instruction -- for disassembly only
Owen Andersond18a9c92010-11-29 19:22:08 +00003228
Owen Anderson5404c2b2010-11-29 20:38:48 +00003229class T2RFE<bits<12> op31_20, dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003230 string opc, string asm, list<dag> pattern>
3231 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003232 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003233
Owen Andersond18a9c92010-11-29 19:22:08 +00003234 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003235 let Inst{19-16} = Rn;
Johnny Chenec51a622011-04-12 21:41:51 +00003236 let Inst{15-0} = 0xc000;
Owen Andersond18a9c92010-11-29 19:22:08 +00003237}
3238
Owen Anderson5404c2b2010-11-29 20:38:48 +00003239def t2RFEDBW : T2RFE<0b111010000011,
Johnny Chenec51a622011-04-12 21:41:51 +00003240 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003241 [/* For disassembly only; pattern left blank */]>;
3242def t2RFEDB : T2RFE<0b111010000001,
Johnny Chenec51a622011-04-12 21:41:51 +00003243 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003244 [/* For disassembly only; pattern left blank */]>;
3245def t2RFEIAW : T2RFE<0b111010011011,
Johnny Chenec51a622011-04-12 21:41:51 +00003246 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003247 [/* For disassembly only; pattern left blank */]>;
3248def t2RFEIA : T2RFE<0b111010011001,
Johnny Chenec51a622011-04-12 21:41:51 +00003249 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003250 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003251
Evan Chengf49810c2009-06-23 17:48:47 +00003252//===----------------------------------------------------------------------===//
3253// Non-Instruction Patterns
3254//
3255
Evan Cheng5adb66a2009-09-28 09:14:39 +00003256// 32-bit immediate using movw + movt.
Evan Cheng5be39222010-09-24 22:03:46 +00003257// This is a single pseudo instruction to make it re-materializable.
3258// FIXME: Remove this when we can do generalized remat.
Evan Chengfc8475b2011-01-19 02:16:49 +00003259let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003260def t2MOVi32imm : PseudoInst<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Jim Grosbach99594eb2010-11-18 01:38:26 +00003261 [(set rGPR:$dst, (i32 imm:$src))]>,
Jim Grosbach3c38f962010-10-06 22:01:26 +00003262 Requires<[IsThumb, HasV6T2]>;
Evan Chengb9803a82009-11-06 23:52:48 +00003263
Evan Cheng53519f02011-01-21 18:55:51 +00003264// Pseudo instruction that combines movw + movt + add pc (if pic).
Evan Cheng9fe20092011-01-20 08:34:58 +00003265// It also makes it possible to rematerialize the instructions.
3266// FIXME: Remove this when we can do generalized remat and when machine licm
3267// can properly the instructions.
Evan Cheng53519f02011-01-21 18:55:51 +00003268let isReMaterializable = 1 in {
3269def t2MOV_ga_pcrel : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3270 IIC_iMOVix2addpc,
Evan Cheng9fe20092011-01-20 08:34:58 +00003271 [(set rGPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3272 Requires<[IsThumb2, UseMovt]>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003273
Evan Cheng53519f02011-01-21 18:55:51 +00003274def t2MOV_ga_dyn : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3275 IIC_iMOVix2,
3276 [(set rGPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3277 Requires<[IsThumb2, UseMovt]>;
3278}
3279
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003280// ConstantPool, GlobalAddress, and JumpTable
3281def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>,
3282 Requires<[IsThumb2, DontUseMovt]>;
3283def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
3284def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
3285 Requires<[IsThumb2, UseMovt]>;
3286
3287def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3288 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
3289
Evan Chengb9803a82009-11-06 23:52:48 +00003290// Pseudo instruction that combines ldr from constpool and add pc. This should
3291// be expanded into two instructions late to allow if-conversion and
3292// scheduling.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00003293let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng9fe20092011-01-20 08:34:58 +00003294def t2LDRpci_pic : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003295 IIC_iLoadiALU,
Evan Cheng9fe20092011-01-20 08:34:58 +00003296 [(set rGPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
Evan Chengb9803a82009-11-06 23:52:48 +00003297 imm:$cp))]>,
3298 Requires<[IsThumb2]>;
Owen Anderson8a83f712011-09-07 21:10:42 +00003299//===----------------------------------------------------------------------===//
3300// Coprocessor load/store -- for disassembly only
3301//
3302class T2CI<dag oops, dag iops, string opc, string asm>
3303 : T2I<oops, iops, NoItinerary, opc, asm, []> {
3304 let Inst{27-25} = 0b110;
3305}
3306
3307multiclass T2LdStCop<bits<4> op31_28, bit load, string opc> {
3308 def _OFFSET : T2CI<(outs),
3309 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3310 opc, "\tp$cop, cr$CRd, $addr"> {
3311 let Inst{31-28} = op31_28;
3312 let Inst{24} = 1; // P = 1
3313 let Inst{21} = 0; // W = 0
3314 let Inst{22} = 0; // D = 0
3315 let Inst{20} = load;
3316 let DecoderMethod = "DecodeCopMemInstruction";
3317 }
3318
3319 def _PRE : T2CI<(outs),
3320 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3321 opc, "\tp$cop, cr$CRd, $addr!"> {
3322 let Inst{31-28} = op31_28;
3323 let Inst{24} = 1; // P = 1
3324 let Inst{21} = 1; // W = 1
3325 let Inst{22} = 0; // D = 0
3326 let Inst{20} = load;
3327 let DecoderMethod = "DecodeCopMemInstruction";
3328 }
3329
3330 def _POST : T2CI<(outs),
3331 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3332 opc, "\tp$cop, cr$CRd, $addr"> {
3333 let Inst{31-28} = op31_28;
3334 let Inst{24} = 0; // P = 0
3335 let Inst{21} = 1; // W = 1
3336 let Inst{22} = 0; // D = 0
3337 let Inst{20} = load;
3338 let DecoderMethod = "DecodeCopMemInstruction";
3339 }
3340
3341 def _OPTION : T2CI<(outs),
3342 (ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
3343 opc, "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
3344 let Inst{31-28} = op31_28;
3345 let Inst{24} = 0; // P = 0
3346 let Inst{23} = 1; // U = 1
3347 let Inst{21} = 0; // W = 0
3348 let Inst{22} = 0; // D = 0
3349 let Inst{20} = load;
3350 let DecoderMethod = "DecodeCopMemInstruction";
3351 }
3352
3353 def L_OFFSET : T2CI<(outs),
3354 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3355 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
3356 let Inst{31-28} = op31_28;
3357 let Inst{24} = 1; // P = 1
3358 let Inst{21} = 0; // W = 0
3359 let Inst{22} = 1; // D = 1
3360 let Inst{20} = load;
3361 let DecoderMethod = "DecodeCopMemInstruction";
3362 }
3363
3364 def L_PRE : T2CI<(outs),
3365 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3366 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
3367 let Inst{31-28} = op31_28;
3368 let Inst{24} = 1; // P = 1
3369 let Inst{21} = 1; // W = 1
3370 let Inst{22} = 1; // D = 1
3371 let Inst{20} = load;
3372 let DecoderMethod = "DecodeCopMemInstruction";
3373 }
3374
3375 def L_POST : T2CI<(outs),
3376 (ins nohash_imm:$cop, nohash_imm:$CRd, addr_offset_none:$addr,
3377 postidx_imm8s4:$offset),
3378 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr, $offset"> {
3379 let Inst{31-28} = op31_28;
3380 let Inst{24} = 0; // P = 0
3381 let Inst{21} = 1; // W = 1
3382 let Inst{22} = 1; // D = 1
3383 let Inst{20} = load;
3384 let DecoderMethod = "DecodeCopMemInstruction";
3385 }
3386
3387 def L_OPTION : T2CI<(outs),
3388 (ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
3389 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
3390 let Inst{31-28} = op31_28;
3391 let Inst{24} = 0; // P = 0
3392 let Inst{23} = 1; // U = 1
3393 let Inst{21} = 0; // W = 0
3394 let Inst{22} = 1; // D = 1
3395 let Inst{20} = load;
3396 let DecoderMethod = "DecodeCopMemInstruction";
3397 }
3398}
3399
3400defm t2LDC : T2LdStCop<0b1111, 1, "ldc">;
3401defm t2STC : T2LdStCop<0b1111, 0, "stc">;
3402
Johnny Chen23336552010-02-25 18:46:43 +00003403
3404//===----------------------------------------------------------------------===//
3405// Move between special register and ARM core register -- for disassembly only
3406//
3407
Owen Anderson5404c2b2010-11-29 20:38:48 +00003408class T2SpecialReg<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3409 dag oops, dag iops, InstrItinClass itin,
Owen Anderson00a035f2010-11-29 19:29:15 +00003410 string opc, string asm, list<dag> pattern>
3411 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003412 let Inst{31-20} = op31_20{11-0};
3413 let Inst{15-14} = op15_14{1-0};
Owen Andersonb45b11b2011-08-31 22:00:41 +00003414 let Inst{13} = 0b0;
Owen Anderson5404c2b2010-11-29 20:38:48 +00003415 let Inst{12} = op12{0};
Owen Andersonb45b11b2011-08-31 22:00:41 +00003416 let Inst{7-0} = 0;
Owen Anderson5404c2b2010-11-29 20:38:48 +00003417}
3418
3419class T2MRS<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3420 dag oops, dag iops, InstrItinClass itin,
3421 string opc, string asm, list<dag> pattern>
3422 : T2SpecialReg<op31_20, op15_14, op12, oops, iops, itin, opc, asm, pattern> {
Owen Anderson00a035f2010-11-29 19:29:15 +00003423 bits<4> Rd;
Jim Grosbach86386922010-12-08 22:10:43 +00003424 let Inst{11-8} = Rd;
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003425 let Inst{19-16} = 0b1111;
Owen Anderson00a035f2010-11-29 19:29:15 +00003426}
3427
Owen Anderson5404c2b2010-11-29 20:38:48 +00003428def t2MRS : T2MRS<0b111100111110, 0b10, 0,
3429 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
3430 [/* For disassembly only; pattern left blank */]>;
3431def t2MRSsys : T2MRS<0b111100111111, 0b10, 0,
Owen Anderson00a035f2010-11-29 19:29:15 +00003432 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, spsr",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003433 [/* For disassembly only; pattern left blank */]>;
Johnny Chen23336552010-02-25 18:46:43 +00003434
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003435// Move from ARM core register to Special Register
3436//
3437// No need to have both system and application versions, the encodings are the
3438// same and the assembly parser has no way to distinguish between them. The mask
3439// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3440// the mask with the fields to be accessed in the special register.
3441def t2MSR : T2SpecialReg<0b111100111000 /* op31-20 */, 0b10 /* op15-14 */,
3442 0 /* op12 */, (outs), (ins msr_mask:$mask, rGPR:$Rn),
3443 NoItinerary, "msr", "\t$mask, $Rn",
3444 [/* For disassembly only; pattern left blank */]> {
3445 bits<5> mask;
Owen Anderson00a035f2010-11-29 19:29:15 +00003446 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003447 let Inst{19-16} = Rn;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003448 let Inst{20} = mask{4}; // R Bit
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003449 let Inst{11-8} = mask{3-0};
Owen Anderson00a035f2010-11-29 19:29:15 +00003450}
3451
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003452//===----------------------------------------------------------------------===//
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003453// Move between coprocessor and ARM core register
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003454//
3455
Jim Grosbache35c5e02011-07-13 21:35:10 +00003456class t2MovRCopro<bits<4> Op, string opc, bit direction, dag oops, dag iops,
3457 list<dag> pattern>
3458 : T2Cop<Op, oops, iops,
Jim Grosbach0d8dae22011-07-13 21:17:59 +00003459 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003460 pattern> {
3461 let Inst{27-24} = 0b1110;
3462 let Inst{20} = direction;
3463 let Inst{4} = 1;
3464
3465 bits<4> Rt;
3466 bits<4> cop;
3467 bits<3> opc1;
3468 bits<3> opc2;
3469 bits<4> CRm;
3470 bits<4> CRn;
3471
3472 let Inst{15-12} = Rt;
3473 let Inst{11-8} = cop;
3474 let Inst{23-21} = opc1;
3475 let Inst{7-5} = opc2;
3476 let Inst{3-0} = CRm;
3477 let Inst{19-16} = CRn;
3478}
3479
Jim Grosbache35c5e02011-07-13 21:35:10 +00003480class t2MovRRCopro<bits<4> Op, string opc, bit direction,
3481 list<dag> pattern = []>
3482 : T2Cop<Op, (outs),
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00003483 (ins p_imm:$cop, imm0_15:$opc1, GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Jim Grosbache35c5e02011-07-13 21:35:10 +00003484 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
3485 let Inst{27-24} = 0b1100;
3486 let Inst{23-21} = 0b010;
3487 let Inst{20} = direction;
3488
3489 bits<4> Rt;
3490 bits<4> Rt2;
3491 bits<4> cop;
3492 bits<4> opc1;
3493 bits<4> CRm;
3494
3495 let Inst{15-12} = Rt;
3496 let Inst{19-16} = Rt2;
3497 let Inst{11-8} = cop;
3498 let Inst{7-4} = opc1;
3499 let Inst{3-0} = CRm;
3500}
3501
3502/* from ARM core register to coprocessor */
3503def t2MCR : t2MovRCopro<0b1110, "mcr", 0,
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003504 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003505 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3506 c_imm:$CRm, imm0_7:$opc2),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003507 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3508 imm:$CRm, imm:$opc2)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003509def t2MCR2 : t2MovRCopro<0b1111, "mcr2", 0,
Jim Grosbache540c742011-07-14 21:19:17 +00003510 (outs), (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3511 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003512 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3513 imm:$CRm, imm:$opc2)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003514
3515/* from coprocessor to ARM core register */
3516def t2MRC : t2MovRCopro<0b1110, "mrc", 1,
Jim Grosbachccfd9312011-07-19 20:35:35 +00003517 (outs GPR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
3518 c_imm:$CRm, imm0_7:$opc2), []>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003519
3520def t2MRC2 : t2MovRCopro<0b1111, "mrc2", 1,
Jim Grosbachccfd9312011-07-19 20:35:35 +00003521 (outs GPR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
3522 c_imm:$CRm, imm0_7:$opc2), []>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003523
Jim Grosbache35c5e02011-07-13 21:35:10 +00003524def : T2v6Pat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3525 (t2MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3526
3527def : T2v6Pat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003528 (t2MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3529
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003530
Jim Grosbache35c5e02011-07-13 21:35:10 +00003531/* from ARM core register to coprocessor */
3532def t2MCRR : t2MovRRCopro<0b1110, "mcrr", 0,
3533 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3534 imm:$CRm)]>;
3535def t2MCRR2 : t2MovRRCopro<0b1111, "mcrr2", 0,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003536 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt,
3537 GPR:$Rt2, imm:$CRm)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003538/* from coprocessor to ARM core register */
3539def t2MRRC : t2MovRRCopro<0b1110, "mrrc", 1>;
3540
3541def t2MRRC2 : t2MovRRCopro<0b1111, "mrrc2", 1>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003542
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003543//===----------------------------------------------------------------------===//
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003544// Other Coprocessor Instructions.
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003545//
3546
Jim Grosbach1cbb0c12011-07-13 22:06:11 +00003547def tCDP : T2Cop<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Jim Grosbach83ab0702011-07-13 22:01:08 +00003548 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003549 "cdp\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
3550 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3551 imm:$CRm, imm:$opc2)]> {
3552 let Inst{27-24} = 0b1110;
3553
3554 bits<4> opc1;
3555 bits<4> CRn;
3556 bits<4> CRd;
3557 bits<4> cop;
3558 bits<3> opc2;
3559 bits<4> CRm;
3560
3561 let Inst{3-0} = CRm;
3562 let Inst{4} = 0;
3563 let Inst{7-5} = opc2;
3564 let Inst{11-8} = cop;
3565 let Inst{15-12} = CRd;
3566 let Inst{19-16} = CRn;
3567 let Inst{23-20} = opc1;
3568}
3569
Jim Grosbach1cbb0c12011-07-13 22:06:11 +00003570def t2CDP2 : T2Cop<0b1111, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Jim Grosbach83ab0702011-07-13 22:01:08 +00003571 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003572 "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003573 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3574 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003575 let Inst{27-24} = 0b1110;
3576
3577 bits<4> opc1;
3578 bits<4> CRn;
3579 bits<4> CRd;
3580 bits<4> cop;
3581 bits<3> opc2;
3582 bits<4> CRm;
3583
3584 let Inst{3-0} = CRm;
3585 let Inst{4} = 0;
3586 let Inst{7-5} = opc2;
3587 let Inst{11-8} = cop;
3588 let Inst{15-12} = CRd;
3589 let Inst{19-16} = CRn;
3590 let Inst{23-20} = opc1;
3591}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003592
3593
3594
3595//===----------------------------------------------------------------------===//
3596// Non-Instruction Patterns
3597//
3598
3599// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00003600let AddedComplexity = 16 in {
3601def : T2Pat<(and rGPR:$Rm, 0x000000FF), (t2UXTB rGPR:$Rm, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003602 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003603def : T2Pat<(and rGPR:$Rm, 0x0000FFFF), (t2UXTH rGPR:$Rm, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003604 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003605def : T2Pat<(and rGPR:$Rm, 0x00FF00FF), (t2UXTB16 rGPR:$Rm, 0)>,
3606 Requires<[HasT2ExtractPack, IsThumb2]>;
3607def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0x00FF)),
3608 (t2UXTAB rGPR:$Rn, rGPR:$Rm, 0)>,
3609 Requires<[HasT2ExtractPack, IsThumb2]>;
3610def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0xFFFF)),
3611 (t2UXTAH rGPR:$Rn, rGPR:$Rm, 0)>,
3612 Requires<[HasT2ExtractPack, IsThumb2]>;
3613}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003614
Jim Grosbach70327412011-07-27 17:48:13 +00003615def : T2Pat<(sext_inreg rGPR:$Src, i8), (t2SXTB rGPR:$Src, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003616 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003617def : T2Pat<(sext_inreg rGPR:$Src, i16), (t2SXTH rGPR:$Src, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003618 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003619def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i8)),
3620 (t2SXTAB rGPR:$Rn, rGPR:$Rm, 0)>,
3621 Requires<[HasT2ExtractPack, IsThumb2]>;
3622def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i16)),
3623 (t2SXTAH rGPR:$Rn, rGPR:$Rm, 0)>,
3624 Requires<[HasT2ExtractPack, IsThumb2]>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003625
3626// Atomic load/store patterns
3627def : T2Pat<(atomic_load_8 t2addrmode_imm12:$addr),
3628 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003629def : T2Pat<(atomic_load_8 t2addrmode_negimm8:$addr),
3630 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003631def : T2Pat<(atomic_load_8 t2addrmode_so_reg:$addr),
3632 (t2LDRBs t2addrmode_so_reg:$addr)>;
3633def : T2Pat<(atomic_load_16 t2addrmode_imm12:$addr),
3634 (t2LDRHi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003635def : T2Pat<(atomic_load_16 t2addrmode_negimm8:$addr),
3636 (t2LDRHi8 t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003637def : T2Pat<(atomic_load_16 t2addrmode_so_reg:$addr),
3638 (t2LDRHs t2addrmode_so_reg:$addr)>;
3639def : T2Pat<(atomic_load_32 t2addrmode_imm12:$addr),
3640 (t2LDRi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003641def : T2Pat<(atomic_load_32 t2addrmode_negimm8:$addr),
3642 (t2LDRi8 t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003643def : T2Pat<(atomic_load_32 t2addrmode_so_reg:$addr),
3644 (t2LDRs t2addrmode_so_reg:$addr)>;
3645def : T2Pat<(atomic_store_8 t2addrmode_imm12:$addr, GPR:$val),
3646 (t2STRBi12 GPR:$val, t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003647def : T2Pat<(atomic_store_8 t2addrmode_negimm8:$addr, GPR:$val),
3648 (t2STRBi8 GPR:$val, t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003649def : T2Pat<(atomic_store_8 t2addrmode_so_reg:$addr, GPR:$val),
3650 (t2STRBs GPR:$val, t2addrmode_so_reg:$addr)>;
3651def : T2Pat<(atomic_store_16 t2addrmode_imm12:$addr, GPR:$val),
3652 (t2STRHi12 GPR:$val, t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003653def : T2Pat<(atomic_store_16 t2addrmode_negimm8:$addr, GPR:$val),
3654 (t2STRHi8 GPR:$val, t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003655def : T2Pat<(atomic_store_16 t2addrmode_so_reg:$addr, GPR:$val),
3656 (t2STRHs GPR:$val, t2addrmode_so_reg:$addr)>;
3657def : T2Pat<(atomic_store_32 t2addrmode_imm12:$addr, GPR:$val),
3658 (t2STRi12 GPR:$val, t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003659def : T2Pat<(atomic_store_32 t2addrmode_negimm8:$addr, GPR:$val),
3660 (t2STRi8 GPR:$val, t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003661def : T2Pat<(atomic_store_32 t2addrmode_so_reg:$addr, GPR:$val),
3662 (t2STRs GPR:$val, t2addrmode_so_reg:$addr)>;
Jim Grosbach72335d52011-08-31 18:23:08 +00003663
3664
3665//===----------------------------------------------------------------------===//
3666// Assembler aliases
3667//
3668
3669// Aliases for ADC without the ".w" optional width specifier.
3670def : t2InstAlias<"adc${s}${p} $Rd, $Rn, $Rm",
3671 (t2ADCrr rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3672def : t2InstAlias<"adc${s}${p} $Rd, $Rn, $ShiftedRm",
3673 (t2ADCrs rGPR:$Rd, rGPR:$Rn, t2_so_reg:$ShiftedRm,
3674 pred:$p, cc_out:$s)>;
3675
3676// Aliases for SBC without the ".w" optional width specifier.
3677def : t2InstAlias<"sbc${s}${p} $Rd, $Rn, $Rm",
3678 (t2SBCrr rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3679def : t2InstAlias<"sbc${s}${p} $Rd, $Rn, $ShiftedRm",
3680 (t2SBCrs rGPR:$Rd, rGPR:$Rn, t2_so_reg:$ShiftedRm,
3681 pred:$p, cc_out:$s)>;
3682
Jim Grosbachf0851e52011-09-02 18:14:46 +00003683// Aliases for ADD without the ".w" optional width specifier.
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003684def : t2InstAlias<"add${s}${p} $Rd, $Rn, $imm",
Jim Grosbachf0851e52011-09-02 18:14:46 +00003685 (t2ADDri rGPR:$Rd, GPRnopc:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003686def : t2InstAlias<"add${p} $Rd, $Rn, $imm",
Jim Grosbachf0851e52011-09-02 18:14:46 +00003687 (t2ADDri12 rGPR:$Rd, GPR:$Rn, imm0_4095:$imm, pred:$p)>;
3688def : t2InstAlias<"add${s}${p} $Rd, $Rn, $Rm",
3689 (t2ADDrr rGPR:$Rd, GPRnopc:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3690def : t2InstAlias<"add${s}${p} $Rd, $Rn, $ShiftedRm",
3691 (t2ADDrs rGPR:$Rd, GPRnopc:$Rn, t2_so_reg:$ShiftedRm,
3692 pred:$p, cc_out:$s)>;
Jim Grosbachef88a922011-09-06 21:44:58 +00003693
3694// Alias for compares without the ".w" optional width specifier.
3695def : t2InstAlias<"cmn${p} $Rn, $Rm",
3696 (t2CMNzrr GPRnopc:$Rn, rGPR:$Rm, pred:$p)>;
3697def : t2InstAlias<"teq${p} $Rn, $Rm",
3698 (t2TEQrr GPRnopc:$Rn, rGPR:$Rm, pred:$p)>;
3699def : t2InstAlias<"tst${p} $Rn, $Rm",
3700 (t2TSTrr GPRnopc:$Rn, rGPR:$Rm, pred:$p)>;
3701
Jim Grosbach06c1a512011-09-06 22:14:58 +00003702// Memory barriers
3703def : InstAlias<"dmb", (t2DMB 0xf)>, Requires<[IsThumb2, HasDB]>;
3704def : InstAlias<"dsb", (t2DSB 0xf)>, Requires<[IsThumb2, HasDB]>;
Jim Grosbachaa833e52011-09-06 22:53:27 +00003705def : InstAlias<"isb", (t2ISB 0xf)>, Requires<[IsThumb2, HasDB]>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003706
Jim Grosbach8bb5a862011-09-07 21:41:25 +00003707// Alias for LDR, LDRB, LDRH without the ".w" optional width specifier.
3708def : t2InstAlias<"ldr${p} $Rt, $addr",
3709 (t2LDRi12 GPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3710def : t2InstAlias<"ldrb${p} $Rt, $addr",
3711 (t2LDRBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3712def : t2InstAlias<"ldrh${p} $Rt, $addr",
3713 (t2LDRHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
Jim Grosbachab899c12011-09-07 23:10:15 +00003714def : t2InstAlias<"ldr${p} $Rt, $addr",
3715 (t2LDRs GPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
3716def : t2InstAlias<"ldrb${p} $Rt, $addr",
3717 (t2LDRBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
3718def : t2InstAlias<"ldrh${p} $Rt, $addr",
3719 (t2LDRHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;