Eric Christopher | 49ac3d7 | 2011-05-09 18:16:46 +0000 | [diff] [blame] | 1 | //===- MipsInstrInfo.td - Target Description for Mips Target -*- tablegen -*-=// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 7 | // |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
Eric Christopher | 49ac3d7 | 2011-05-09 18:16:46 +0000 | [diff] [blame] | 9 | // |
| 10 | // This file contains the Mips implementation of the TargetInstrInfo class. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 13 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 14 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 15 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 16 | // Mips profiles and nodes |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 17 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 18 | |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 19 | def SDT_MipsJmpLink : SDTypeProfile<0, 1, [SDTCisVT<0, iPTR>]>; |
Bruno Cardoso Lopes | 9e03061 | 2010-11-09 17:25:34 +0000 | [diff] [blame] | 20 | def SDT_MipsCMov : SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>, |
Akira Hatanaka | 0bf3dfb | 2011-04-15 21:00:26 +0000 | [diff] [blame] | 21 | SDTCisSameAs<1, 2>, |
| 22 | SDTCisSameAs<3, 4>, |
| 23 | SDTCisInt<4>]>; |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 24 | def SDT_MipsCallSeqStart : SDCallSeqStart<[SDTCisVT<0, i32>]>; |
| 25 | def SDT_MipsCallSeqEnd : SDCallSeqEnd<[SDTCisVT<0, i32>, SDTCisVT<1, i32>]>; |
Akira Hatanaka | f5926fd | 2013-03-30 01:36:35 +0000 | [diff] [blame^] | 26 | def SDT_ExtractLOHI : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisVT<1, untyped>, |
| 27 | SDTCisVT<2, i32>]>; |
| 28 | def SDT_InsertLOHI : SDTypeProfile<1, 2, [SDTCisVT<0, untyped>, |
| 29 | SDTCisVT<1, i32>, SDTCisSameAs<1, 2>]>; |
| 30 | def SDT_MipsMultDiv : SDTypeProfile<1, 2, [SDTCisVT<0, untyped>, SDTCisInt<1>, |
| 31 | SDTCisSameAs<1, 2>]>; |
| 32 | def SDT_MipsMAddMSub : SDTypeProfile<1, 3, |
| 33 | [SDTCisVT<0, untyped>, SDTCisSameAs<0, 3>, |
| 34 | SDTCisVT<1, i32>, SDTCisSameAs<1, 2>]>; |
| 35 | def SDT_MipsDivRem16 : SDTypeProfile<0, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>]>; |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 36 | |
Bruno Cardoso Lopes | d979686 | 2011-05-31 02:53:58 +0000 | [diff] [blame] | 37 | def SDT_MipsThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>; |
| 38 | |
Akira Hatanaka | db54826 | 2011-07-19 23:30:50 +0000 | [diff] [blame] | 39 | def SDT_Sync : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>; |
Akira Hatanaka | 21afc63 | 2011-06-21 00:40:49 +0000 | [diff] [blame] | 40 | |
Akira Hatanaka | 40eda46 | 2011-09-22 23:31:54 +0000 | [diff] [blame] | 41 | def SDT_Ext : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>, |
| 42 | SDTCisVT<2, i32>, SDTCisSameAs<2, 3>]>; |
| 43 | def SDT_Ins : SDTypeProfile<1, 4, [SDTCisInt<0>, SDTCisSameAs<0, 1>, |
| 44 | SDTCisVT<2, i32>, SDTCisSameAs<2, 3>, |
Akira Hatanaka | bb15e11 | 2011-08-17 02:05:42 +0000 | [diff] [blame] | 45 | SDTCisSameAs<0, 4>]>; |
| 46 | |
Akira Hatanaka | b6f1dc2 | 2012-06-02 00:03:12 +0000 | [diff] [blame] | 47 | def SDTMipsLoadLR : SDTypeProfile<1, 2, |
| 48 | [SDTCisInt<0>, SDTCisPtrTy<1>, |
| 49 | SDTCisSameAs<0, 2>]>; |
| 50 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 51 | // Call |
Bruno Cardoso Lopes | 9e03061 | 2010-11-09 17:25:34 +0000 | [diff] [blame] | 52 | def MipsJmpLink : SDNode<"MipsISD::JmpLink",SDT_MipsJmpLink, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 53 | [SDNPHasChain, SDNPOutGlue, SDNPOptInGlue, |
Chris Lattner | 60e9eac | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 54 | SDNPVariadic]>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 55 | |
Akira Hatanaka | 58d1e3f | 2012-10-19 20:59:39 +0000 | [diff] [blame] | 56 | // Tail call |
| 57 | def MipsTailCall : SDNode<"MipsISD::TailCall", SDT_MipsJmpLink, |
| 58 | [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>; |
| 59 | |
Bruno Cardoso Lopes | 9e03061 | 2010-11-09 17:25:34 +0000 | [diff] [blame] | 60 | // Hi and Lo nodes are used to handle global addresses. Used on |
| 61 | // MipsISelLowering to lower stuff like GlobalAddress, ExternalSymbol |
Bruno Cardoso Lopes | c7db561 | 2007-11-05 03:02:32 +0000 | [diff] [blame] | 62 | // static model. (nothing to do with Mips Registers Hi and Lo) |
Bruno Cardoso Lopes | 91fd532 | 2008-07-21 18:52:34 +0000 | [diff] [blame] | 63 | def MipsHi : SDNode<"MipsISD::Hi", SDTIntUnaryOp>; |
| 64 | def MipsLo : SDNode<"MipsISD::Lo", SDTIntUnaryOp>; |
| 65 | def MipsGPRel : SDNode<"MipsISD::GPRel", SDTIntUnaryOp>; |
Bruno Cardoso Lopes | e78080c | 2007-10-09 02:55:31 +0000 | [diff] [blame] | 66 | |
Bruno Cardoso Lopes | d979686 | 2011-05-31 02:53:58 +0000 | [diff] [blame] | 67 | // TlsGd node is used to handle General Dynamic TLS |
| 68 | def MipsTlsGd : SDNode<"MipsISD::TlsGd", SDTIntUnaryOp>; |
| 69 | |
| 70 | // TprelHi and TprelLo nodes are used to handle Local Exec TLS |
| 71 | def MipsTprelHi : SDNode<"MipsISD::TprelHi", SDTIntUnaryOp>; |
| 72 | def MipsTprelLo : SDNode<"MipsISD::TprelLo", SDTIntUnaryOp>; |
| 73 | |
| 74 | // Thread pointer |
| 75 | def MipsThreadPointer: SDNode<"MipsISD::ThreadPointer", SDT_MipsThreadPointer>; |
| 76 | |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 77 | // Return |
Jakob Stoklund Olesen | d073596 | 2013-02-05 18:12:03 +0000 | [diff] [blame] | 78 | def MipsRet : SDNode<"MipsISD::Ret", SDTNone, |
| 79 | [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 80 | |
| 81 | // These are target-independent nodes, but have target-specific formats. |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 82 | def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_MipsCallSeqStart, |
Jakob Stoklund Olesen | ea47628 | 2012-08-24 14:43:27 +0000 | [diff] [blame] | 83 | [SDNPHasChain, SDNPSideEffect, SDNPOutGlue]>; |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 84 | def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_MipsCallSeqEnd, |
Jakob Stoklund Olesen | ea47628 | 2012-08-24 14:43:27 +0000 | [diff] [blame] | 85 | [SDNPHasChain, SDNPSideEffect, |
| 86 | SDNPOptInGlue, SDNPOutGlue]>; |
Bill Wendling | 0f8d9c0 | 2007-11-13 00:44:25 +0000 | [diff] [blame] | 87 | |
Akira Hatanaka | f5926fd | 2013-03-30 01:36:35 +0000 | [diff] [blame^] | 88 | // Node used to extract integer from LO/HI register. |
| 89 | def ExtractLOHI : SDNode<"MipsISD::ExtractLOHI", SDT_ExtractLOHI>; |
| 90 | |
| 91 | // Node used to insert 32-bit integers to LOHI register pair. |
| 92 | def InsertLOHI : SDNode<"MipsISD::InsertLOHI", SDT_InsertLOHI>; |
| 93 | |
| 94 | // Mult nodes. |
| 95 | def MipsMult : SDNode<"MipsISD::Mult", SDT_MipsMultDiv>; |
| 96 | def MipsMultu : SDNode<"MipsISD::Multu", SDT_MipsMultDiv>; |
| 97 | |
Bruno Cardoso Lopes | 8be7611 | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 98 | // MAdd*/MSub* nodes |
Akira Hatanaka | f5926fd | 2013-03-30 01:36:35 +0000 | [diff] [blame^] | 99 | def MipsMAdd : SDNode<"MipsISD::MAdd", SDT_MipsMAddMSub>; |
| 100 | def MipsMAddu : SDNode<"MipsISD::MAddu", SDT_MipsMAddMSub>; |
| 101 | def MipsMSub : SDNode<"MipsISD::MSub", SDT_MipsMAddMSub>; |
| 102 | def MipsMSubu : SDNode<"MipsISD::MSubu", SDT_MipsMAddMSub>; |
Bruno Cardoso Lopes | 8be7611 | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 103 | |
Bruno Cardoso Lopes | 38b5e86 | 2011-03-04 21:03:24 +0000 | [diff] [blame] | 104 | // DivRem(u) nodes |
Akira Hatanaka | f5926fd | 2013-03-30 01:36:35 +0000 | [diff] [blame^] | 105 | def MipsDivRem : SDNode<"MipsISD::DivRem", SDT_MipsMultDiv>; |
| 106 | def MipsDivRemU : SDNode<"MipsISD::DivRemU", SDT_MipsMultDiv>; |
| 107 | def MipsDivRem16 : SDNode<"MipsISD::DivRem16", SDT_MipsDivRem16, [SDNPOutGlue]>; |
| 108 | def MipsDivRemU16 : SDNode<"MipsISD::DivRemU16", SDT_MipsDivRem16, |
Bruno Cardoso Lopes | 38b5e86 | 2011-03-04 21:03:24 +0000 | [diff] [blame] | 109 | [SDNPOutGlue]>; |
| 110 | |
Akira Hatanaka | 6cd4b4e | 2011-06-07 18:00:14 +0000 | [diff] [blame] | 111 | // Target constant nodes that are not part of any isel patterns and remain |
| 112 | // unchanged can cause instructions with illegal operands to be emitted. |
| 113 | // Wrapper node patterns give the instruction selector a chance to replace |
| 114 | // target constant nodes that would otherwise remain unchanged with ADDiu |
| 115 | // nodes. Without these wrapper node patterns, the following conditional move |
| 116 | // instrucion is emitted when function cmov2 in test/CodeGen/Mips/cmov.ll is |
Jia Liu | bb481f8 | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 117 | // compiled: |
Akira Hatanaka | 6cd4b4e | 2011-06-07 18:00:14 +0000 | [diff] [blame] | 118 | // movn %got(d)($gp), %got(c)($gp), $4 |
| 119 | // This instruction is illegal since movn can take only register operands. |
| 120 | |
Akira Hatanaka | 648f00c | 2012-02-24 22:34:47 +0000 | [diff] [blame] | 121 | def MipsWrapper : SDNode<"MipsISD::Wrapper", SDTIntBinOp>; |
Akira Hatanaka | 342837d | 2011-05-28 01:07:07 +0000 | [diff] [blame] | 122 | |
Jakob Stoklund Olesen | ea47628 | 2012-08-24 14:43:27 +0000 | [diff] [blame] | 123 | def MipsSync : SDNode<"MipsISD::Sync", SDT_Sync, [SDNPHasChain,SDNPSideEffect]>; |
Akira Hatanaka | db54826 | 2011-07-19 23:30:50 +0000 | [diff] [blame] | 124 | |
Akira Hatanaka | bb15e11 | 2011-08-17 02:05:42 +0000 | [diff] [blame] | 125 | def MipsExt : SDNode<"MipsISD::Ext", SDT_Ext>; |
| 126 | def MipsIns : SDNode<"MipsISD::Ins", SDT_Ins>; |
| 127 | |
Akira Hatanaka | b6f1dc2 | 2012-06-02 00:03:12 +0000 | [diff] [blame] | 128 | def MipsLWL : SDNode<"MipsISD::LWL", SDTMipsLoadLR, |
| 129 | [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>; |
| 130 | def MipsLWR : SDNode<"MipsISD::LWR", SDTMipsLoadLR, |
| 131 | [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>; |
| 132 | def MipsSWL : SDNode<"MipsISD::SWL", SDTStore, |
| 133 | [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>; |
| 134 | def MipsSWR : SDNode<"MipsISD::SWR", SDTStore, |
| 135 | [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>; |
| 136 | def MipsLDL : SDNode<"MipsISD::LDL", SDTMipsLoadLR, |
| 137 | [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>; |
| 138 | def MipsLDR : SDNode<"MipsISD::LDR", SDTMipsLoadLR, |
| 139 | [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>; |
| 140 | def MipsSDL : SDNode<"MipsISD::SDL", SDTStore, |
| 141 | [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>; |
| 142 | def MipsSDR : SDNode<"MipsISD::SDR", SDTStore, |
| 143 | [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>; |
| 144 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 145 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | e78080c | 2007-10-09 02:55:31 +0000 | [diff] [blame] | 146 | // Mips Instruction Predicate Definitions. |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 147 | //===----------------------------------------------------------------------===// |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 148 | def HasSEInReg : Predicate<"Subtarget.hasSEInReg()">, |
| 149 | AssemblerPredicate<"FeatureSEInReg">; |
| 150 | def HasBitCount : Predicate<"Subtarget.hasBitCount()">, |
| 151 | AssemblerPredicate<"FeatureBitCount">; |
| 152 | def HasSwap : Predicate<"Subtarget.hasSwap()">, |
| 153 | AssemblerPredicate<"FeatureSwap">; |
| 154 | def HasCondMov : Predicate<"Subtarget.hasCondMov()">, |
| 155 | AssemblerPredicate<"FeatureCondMov">; |
Akira Hatanaka | 0301bc5 | 2012-11-15 21:17:13 +0000 | [diff] [blame] | 156 | def HasFPIdx : Predicate<"Subtarget.hasFPIdx()">, |
| 157 | AssemblerPredicate<"FeatureFPIdx">; |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 158 | def HasMips32 : Predicate<"Subtarget.hasMips32()">, |
| 159 | AssemblerPredicate<"FeatureMips32">; |
| 160 | def HasMips32r2 : Predicate<"Subtarget.hasMips32r2()">, |
| 161 | AssemblerPredicate<"FeatureMips32r2">; |
| 162 | def HasMips64 : Predicate<"Subtarget.hasMips64()">, |
| 163 | AssemblerPredicate<"FeatureMips64">; |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 164 | def NotMips64 : Predicate<"!Subtarget.hasMips64()">, |
| 165 | AssemblerPredicate<"!FeatureMips64">; |
| 166 | def HasMips64r2 : Predicate<"Subtarget.hasMips64r2()">, |
| 167 | AssemblerPredicate<"FeatureMips64r2">; |
| 168 | def IsN64 : Predicate<"Subtarget.isABI_N64()">, |
| 169 | AssemblerPredicate<"FeatureN64">; |
| 170 | def NotN64 : Predicate<"!Subtarget.isABI_N64()">, |
| 171 | AssemblerPredicate<"!FeatureN64">; |
Akira Hatanaka | 4a5a894 | 2012-05-24 18:32:33 +0000 | [diff] [blame] | 172 | def InMips16Mode : Predicate<"Subtarget.inMips16Mode()">, |
| 173 | AssemblerPredicate<"FeatureMips16">; |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 174 | def RelocStatic : Predicate<"TM.getRelocationModel() == Reloc::Static">, |
| 175 | AssemblerPredicate<"FeatureMips32">; |
| 176 | def RelocPIC : Predicate<"TM.getRelocationModel() == Reloc::PIC_">, |
| 177 | AssemblerPredicate<"FeatureMips32">; |
| 178 | def NoNaNsFPMath : Predicate<"TM.Options.NoNaNsFPMath">, |
| 179 | AssemblerPredicate<"FeatureMips32">; |
Akira Hatanaka | 249330e | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 180 | def HasStdEnc : Predicate<"Subtarget.hasStandardEncoding()">, |
| 181 | AssemblerPredicate<"!FeatureMips16">; |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 182 | |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 183 | class MipsPat<dag pattern, dag result> : Pat<pattern, result> { |
Akira Hatanaka | 249330e | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 184 | let Predicates = [HasStdEnc]; |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 185 | } |
| 186 | |
Akira Hatanaka | 0232064 | 2012-12-13 00:32:01 +0000 | [diff] [blame] | 187 | class IsCommutable { |
| 188 | bit isCommutable = 1; |
| 189 | } |
| 190 | |
Akira Hatanaka | 1f02713 | 2012-10-19 21:11:03 +0000 | [diff] [blame] | 191 | class IsBranch { |
| 192 | bit isBranch = 1; |
| 193 | } |
| 194 | |
| 195 | class IsReturn { |
| 196 | bit isReturn = 1; |
| 197 | } |
| 198 | |
| 199 | class IsCall { |
| 200 | bit isCall = 1; |
| 201 | } |
| 202 | |
Akira Hatanaka | 01a75c4 | 2012-10-19 21:14:34 +0000 | [diff] [blame] | 203 | class IsTailCall { |
| 204 | bit isCall = 1; |
| 205 | bit isTerminator = 1; |
| 206 | bit isReturn = 1; |
| 207 | bit isBarrier = 1; |
| 208 | bit hasExtraSrcRegAllocReq = 1; |
| 209 | bit isCodeGenOnly = 1; |
| 210 | } |
| 211 | |
Akira Hatanaka | 497204a | 2012-10-31 18:37:55 +0000 | [diff] [blame] | 212 | class IsAsCheapAsAMove { |
| 213 | bit isAsCheapAsAMove = 1; |
| 214 | } |
| 215 | |
Akira Hatanaka | 3c77033 | 2012-11-03 00:53:12 +0000 | [diff] [blame] | 216 | class NeverHasSideEffects { |
| 217 | bit neverHasSideEffects = 1; |
| 218 | } |
| 219 | |
Akira Hatanaka | 18f3c78 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 220 | //===----------------------------------------------------------------------===// |
| 221 | // Instruction format superclass |
| 222 | //===----------------------------------------------------------------------===// |
| 223 | |
| 224 | include "MipsInstrFormats.td" |
Bruno Cardoso Lopes | e78080c | 2007-10-09 02:55:31 +0000 | [diff] [blame] | 225 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 226 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | e78080c | 2007-10-09 02:55:31 +0000 | [diff] [blame] | 227 | // Mips Operand, Complex Patterns and Transformations Definitions. |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 228 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | e78080c | 2007-10-09 02:55:31 +0000 | [diff] [blame] | 229 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 230 | // Instruction operand types |
Bruno Cardoso Lopes | 47b92f3 | 2011-11-11 22:58:42 +0000 | [diff] [blame] | 231 | def jmptarget : Operand<OtherVT> { |
| 232 | let EncoderMethod = "getJumpTargetOpValue"; |
| 233 | } |
| 234 | def brtarget : Operand<OtherVT> { |
| 235 | let EncoderMethod = "getBranchTargetOpValue"; |
| 236 | let OperandType = "OPERAND_PCREL"; |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 237 | let DecoderMethod = "DecodeBranchTarget"; |
Bruno Cardoso Lopes | 47b92f3 | 2011-11-11 22:58:42 +0000 | [diff] [blame] | 238 | } |
Akira Hatanaka | 421455f | 2011-11-23 22:19:28 +0000 | [diff] [blame] | 239 | def calltarget : Operand<iPTR> { |
| 240 | let EncoderMethod = "getJumpTargetOpValue"; |
| 241 | } |
Akira Hatanaka | 642b109 | 2011-11-11 04:03:54 +0000 | [diff] [blame] | 242 | def calltarget64: Operand<i64>; |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 243 | def simm16 : Operand<i32> { |
| 244 | let DecoderMethod= "DecodeSimm16"; |
| 245 | } |
Reed Kotler | 63f3312 | 2013-02-02 04:07:35 +0000 | [diff] [blame] | 246 | |
| 247 | def simm20 : Operand<i32> { |
| 248 | } |
| 249 | |
Akira Hatanaka | d55bb38 | 2011-10-11 00:11:12 +0000 | [diff] [blame] | 250 | def simm16_64 : Operand<i64>; |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 251 | def shamt : Operand<i32>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 252 | |
Bruno Cardoso Lopes | 739e441 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 253 | // Unsigned Operand |
| 254 | def uimm16 : Operand<i32> { |
| 255 | let PrintMethod = "printUnsignedImm"; |
| 256 | } |
| 257 | |
Akira Hatanaka | 72e9b6a | 2012-08-17 20:16:42 +0000 | [diff] [blame] | 258 | def MipsMemAsmOperand : AsmOperandClass { |
| 259 | let Name = "Mem"; |
| 260 | let ParserMethod = "parseMemOperand"; |
| 261 | } |
| 262 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 263 | // Address operand |
| 264 | def mem : Operand<i32> { |
| 265 | let PrintMethod = "printMemOperand"; |
Akira Hatanaka | d3ac47f | 2011-07-07 18:57:00 +0000 | [diff] [blame] | 266 | let MIOperandInfo = (ops CPURegs, simm16); |
Bruno Cardoso Lopes | c3f16b3 | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 267 | let EncoderMethod = "getMemEncoding"; |
Akira Hatanaka | 72e9b6a | 2012-08-17 20:16:42 +0000 | [diff] [blame] | 268 | let ParserMatchClass = MipsMemAsmOperand; |
Jack Carter | 25df6a9 | 2013-03-22 00:05:30 +0000 | [diff] [blame] | 269 | let OperandType = "OPERAND_MEMORY"; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 270 | } |
| 271 | |
Akira Hatanaka | d55bb38 | 2011-10-11 00:11:12 +0000 | [diff] [blame] | 272 | def mem64 : Operand<i64> { |
| 273 | let PrintMethod = "printMemOperand"; |
| 274 | let MIOperandInfo = (ops CPU64Regs, simm16_64); |
Jack Carter | a6d6ef6 | 2012-06-27 23:13:42 +0000 | [diff] [blame] | 275 | let EncoderMethod = "getMemEncoding"; |
Akira Hatanaka | 72e9b6a | 2012-08-17 20:16:42 +0000 | [diff] [blame] | 276 | let ParserMatchClass = MipsMemAsmOperand; |
Jack Carter | 25df6a9 | 2013-03-22 00:05:30 +0000 | [diff] [blame] | 277 | let OperandType = "OPERAND_MEMORY"; |
Akira Hatanaka | d55bb38 | 2011-10-11 00:11:12 +0000 | [diff] [blame] | 278 | } |
| 279 | |
Akira Hatanaka | 03236be | 2011-07-07 20:54:20 +0000 | [diff] [blame] | 280 | def mem_ea : Operand<i32> { |
| 281 | let PrintMethod = "printMemOperandEA"; |
| 282 | let MIOperandInfo = (ops CPURegs, simm16); |
Bruno Cardoso Lopes | c3f16b3 | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 283 | let EncoderMethod = "getMemEncoding"; |
Jack Carter | 25df6a9 | 2013-03-22 00:05:30 +0000 | [diff] [blame] | 284 | let OperandType = "OPERAND_MEMORY"; |
Bruno Cardoso Lopes | c3f16b3 | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 285 | } |
| 286 | |
Akira Hatanaka | c742e4f | 2011-11-11 04:06:38 +0000 | [diff] [blame] | 287 | def mem_ea_64 : Operand<i64> { |
| 288 | let PrintMethod = "printMemOperandEA"; |
| 289 | let MIOperandInfo = (ops CPU64Regs, simm16_64); |
| 290 | let EncoderMethod = "getMemEncoding"; |
Jack Carter | 25df6a9 | 2013-03-22 00:05:30 +0000 | [diff] [blame] | 291 | let OperandType = "OPERAND_MEMORY"; |
Akira Hatanaka | c742e4f | 2011-11-11 04:06:38 +0000 | [diff] [blame] | 292 | } |
| 293 | |
Bruno Cardoso Lopes | c3f16b3 | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 294 | // size operand of ext instruction |
| 295 | def size_ext : Operand<i32> { |
| 296 | let EncoderMethod = "getSizeExtEncoding"; |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 297 | let DecoderMethod = "DecodeExtSize"; |
Bruno Cardoso Lopes | c3f16b3 | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 298 | } |
| 299 | |
| 300 | // size operand of ins instruction |
| 301 | def size_ins : Operand<i32> { |
| 302 | let EncoderMethod = "getSizeInsEncoding"; |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 303 | let DecoderMethod = "DecodeInsSize"; |
Akira Hatanaka | 03236be | 2011-07-07 20:54:20 +0000 | [diff] [blame] | 304 | } |
| 305 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 306 | // Transformation Function - get the lower 16 bits. |
| 307 | def LO16 : SDNodeXForm<imm, [{ |
Akira Hatanaka | 4d0eb63 | 2011-12-07 20:10:24 +0000 | [diff] [blame] | 308 | return getImm(N, N->getZExtValue() & 0xFFFF); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 309 | }]>; |
| 310 | |
| 311 | // Transformation Function - get the higher 16 bits. |
| 312 | def HI16 : SDNodeXForm<imm, [{ |
Akira Hatanaka | 4d0eb63 | 2011-12-07 20:10:24 +0000 | [diff] [blame] | 313 | return getImm(N, (N->getZExtValue() >> 16) & 0xFFFF); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 314 | }]>; |
| 315 | |
Akira Hatanaka | ee767fe | 2013-03-01 21:52:08 +0000 | [diff] [blame] | 316 | // Plus 1. |
| 317 | def Plus1 : SDNodeXForm<imm, [{ return getImm(N, N->getSExtValue() + 1); }]>; |
| 318 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 319 | // Node immediate fits as 16-bit sign extended on target immediate. |
| 320 | // e.g. addi, andi |
Reed Kotler | b2d1275 | 2013-02-08 21:42:56 +0000 | [diff] [blame] | 321 | def immSExt8 : PatLeaf<(imm), [{ return isInt<8>(N->getSExtValue()); }]>; |
| 322 | |
| 323 | // Node immediate fits as 16-bit sign extended on target immediate. |
| 324 | // e.g. addi, andi |
Jakob Stoklund Olesen | 7552a3d | 2010-08-18 23:56:46 +0000 | [diff] [blame] | 325 | def immSExt16 : PatLeaf<(imm), [{ return isInt<16>(N->getSExtValue()); }]>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 326 | |
Reed Kotler | 0fd83132 | 2012-12-20 06:57:00 +0000 | [diff] [blame] | 327 | // Node immediate fits as 15-bit sign extended on target immediate. |
| 328 | // e.g. addi, andi |
| 329 | def immSExt15 : PatLeaf<(imm), [{ return isInt<15>(N->getSExtValue()); }]>; |
| 330 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 331 | // Node immediate fits as 16-bit zero extended on target immediate. |
| 332 | // The LO16 param means that only the lower 16 bits of the node |
| 333 | // immediate are caught. |
| 334 | // e.g. addiu, sltiu |
| 335 | def immZExt16 : PatLeaf<(imm), [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 336 | if (N->getValueType(0) == MVT::i32) |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 337 | return (uint32_t)N->getZExtValue() == (unsigned short)N->getZExtValue(); |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 338 | else |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 339 | return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue(); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 340 | }], LO16>; |
| 341 | |
Akira Hatanaka | f06cb2b | 2011-12-19 20:21:18 +0000 | [diff] [blame] | 342 | // Immediate can be loaded with LUi (32-bit int with lower 16-bit cleared). |
Akira Hatanaka | 2010325 | 2012-01-04 03:09:26 +0000 | [diff] [blame] | 343 | def immLow16Zero : PatLeaf<(imm), [{ |
Akira Hatanaka | f06cb2b | 2011-12-19 20:21:18 +0000 | [diff] [blame] | 344 | int64_t Val = N->getSExtValue(); |
| 345 | return isInt<32>(Val) && !(Val & 0xffff); |
| 346 | }]>; |
| 347 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 348 | // shamt field must fit in 5 bits. |
Akira Hatanaka | a01820a | 2011-10-17 18:01:00 +0000 | [diff] [blame] | 349 | def immZExt5 : ImmLeaf<i32, [{return Imm == (Imm & 0x1f);}]>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 350 | |
Akira Hatanaka | ee767fe | 2013-03-01 21:52:08 +0000 | [diff] [blame] | 351 | // True if (N + 1) fits in 16-bit field. |
| 352 | def immSExt16Plus1 : PatLeaf<(imm), [{ |
| 353 | return isInt<17>(N->getSExtValue()) && isInt<16>(N->getSExtValue() + 1); |
| 354 | }]>; |
| 355 | |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 356 | // Mips Address Mode! SDNode frameindex could possibily be a match |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 357 | // since load and store instructions from stack used it. |
Akira Hatanaka | 4a5a894 | 2012-05-24 18:32:33 +0000 | [diff] [blame] | 358 | def addr : |
Akira Hatanaka | abbf9df | 2013-02-16 00:14:37 +0000 | [diff] [blame] | 359 | ComplexPattern<iPTR, 2, "selectIntAddr", [frameindex]>; |
Akira Hatanaka | dc2f792 | 2013-02-15 21:20:45 +0000 | [diff] [blame] | 360 | |
| 361 | def addrRegImm : |
Akira Hatanaka | abbf9df | 2013-02-16 00:14:37 +0000 | [diff] [blame] | 362 | ComplexPattern<iPTR, 2, "selectAddrRegImm", [frameindex]>; |
Akira Hatanaka | dc2f792 | 2013-02-15 21:20:45 +0000 | [diff] [blame] | 363 | |
| 364 | def addrDefault : |
Akira Hatanaka | abbf9df | 2013-02-16 00:14:37 +0000 | [diff] [blame] | 365 | ComplexPattern<iPTR, 2, "selectAddrDefault", [frameindex]>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 366 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 367 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 368 | // Instructions specific format |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 369 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 370 | |
Akira Hatanaka | 76d9f1c | 2011-10-11 23:12:12 +0000 | [diff] [blame] | 371 | // Arithmetic and logical instructions with 3 register operands. |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 372 | class ArithLogicR<string opstr, RegisterOperand RO, bit isComm = 0, |
Akira Hatanaka | 2427773 | 2012-12-20 03:52:08 +0000 | [diff] [blame] | 373 | InstrItinClass Itin = NoItinerary, |
| 374 | SDPatternOperator OpNode = null_frag>: |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 375 | InstSE<(outs RO:$rd), (ins RO:$rs, RO:$rt), |
Akira Hatanaka | 23a3da0 | 2012-12-20 03:34:05 +0000 | [diff] [blame] | 376 | !strconcat(opstr, "\t$rd, $rs, $rt"), |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 377 | [(set RO:$rd, (OpNode RO:$rs, RO:$rt))], Itin, FrmR> { |
Akira Hatanaka | 01765eb | 2011-05-12 17:42:08 +0000 | [diff] [blame] | 378 | let isCommutable = isComm; |
Akira Hatanaka | a695349 | 2012-04-18 18:52:10 +0000 | [diff] [blame] | 379 | let isReMaterializable = 1; |
Akira Hatanaka | f53b78f | 2013-01-04 19:25:46 +0000 | [diff] [blame] | 380 | string BaseOpcode; |
| 381 | string Arch; |
Akira Hatanaka | 01765eb | 2011-05-12 17:42:08 +0000 | [diff] [blame] | 382 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 383 | |
Akira Hatanaka | 2dfd3a9 | 2011-10-11 23:38:52 +0000 | [diff] [blame] | 384 | // Arithmetic and logical instructions with 2 register operands. |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 385 | class ArithLogicI<string opstr, Operand Od, RegisterOperand RO, |
Akira Hatanaka | 2427773 | 2012-12-20 03:52:08 +0000 | [diff] [blame] | 386 | SDPatternOperator imm_type = null_frag, |
| 387 | SDPatternOperator OpNode = null_frag> : |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 388 | InstSE<(outs RO:$rt), (ins RO:$rs, Od:$imm16), |
Akira Hatanaka | ab48c50 | 2012-12-20 03:40:03 +0000 | [diff] [blame] | 389 | !strconcat(opstr, "\t$rt, $rs, $imm16"), |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 390 | [(set RO:$rt, (OpNode RO:$rs, imm_type:$imm16))], IIAlu, FrmI> { |
Akira Hatanaka | a695349 | 2012-04-18 18:52:10 +0000 | [diff] [blame] | 391 | let isReMaterializable = 1; |
| 392 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 393 | |
| 394 | // Arithmetic Multiply ADD/SUB |
Akira Hatanaka | f5926fd | 2013-03-30 01:36:35 +0000 | [diff] [blame^] | 395 | class MArithR<string opstr, bit isComm = 0> : |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 396 | InstSE<(outs), (ins CPURegsOpnd:$rs, CPURegsOpnd:$rt), |
Akira Hatanaka | f5926fd | 2013-03-30 01:36:35 +0000 | [diff] [blame^] | 397 | !strconcat(opstr, "\t$rs, $rt"), [], IIImul, FrmR> { |
Akira Hatanaka | e8bc10b | 2012-12-21 23:17:36 +0000 | [diff] [blame] | 398 | let Defs = [HI, LO]; |
| 399 | let Uses = [HI, LO]; |
Akira Hatanaka | 01765eb | 2011-05-12 17:42:08 +0000 | [diff] [blame] | 400 | let isCommutable = isComm; |
| 401 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 402 | |
| 403 | // Logical |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 404 | class LogicNOR<string opstr, RegisterOperand RC>: |
Akira Hatanaka | 2a732ec | 2012-12-21 22:35:47 +0000 | [diff] [blame] | 405 | InstSE<(outs RC:$rd), (ins RC:$rs, RC:$rt), |
| 406 | !strconcat(opstr, "\t$rd, $rs, $rt"), |
| 407 | [(set RC:$rd, (not (or RC:$rs, RC:$rt)))], IIAlu, FrmR> { |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 408 | let isCommutable = 1; |
| 409 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 410 | |
| 411 | // Shifts |
Akira Hatanaka | f53b78f | 2013-01-04 19:25:46 +0000 | [diff] [blame] | 412 | class shift_rotate_imm<string opstr, Operand ImmOpnd, |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 413 | RegisterOperand RC, SDPatternOperator OpNode = null_frag, |
Akira Hatanaka | f53b78f | 2013-01-04 19:25:46 +0000 | [diff] [blame] | 414 | SDPatternOperator PF = null_frag> : |
Akira Hatanaka | 0dad34a | 2012-12-20 03:44:41 +0000 | [diff] [blame] | 415 | InstSE<(outs RC:$rd), (ins RC:$rt, ImmOpnd:$shamt), |
| 416 | !strconcat(opstr, "\t$rd, $rt, $shamt"), |
| 417 | [(set RC:$rd, (OpNode RC:$rt, PF:$shamt))], IIAlu, FrmR>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 418 | |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 419 | class shift_rotate_reg<string opstr, RegisterOperand RC, |
Akira Hatanaka | f53b78f | 2013-01-04 19:25:46 +0000 | [diff] [blame] | 420 | SDPatternOperator OpNode = null_frag>: |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 421 | InstSE<(outs RC:$rd), (ins CPURegsOpnd:$rs, RC:$rt), |
Akira Hatanaka | cdc0c59 | 2012-12-20 03:48:24 +0000 | [diff] [blame] | 422 | !strconcat(opstr, "\t$rd, $rt, $rs"), |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 423 | [(set RC:$rd, (OpNode RC:$rt, CPURegsOpnd:$rs))], IIAlu, FrmR>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 424 | |
| 425 | // Load Upper Imediate |
Akira Hatanaka | 8e719fa | 2012-12-21 22:46:07 +0000 | [diff] [blame] | 426 | class LoadUpper<string opstr, RegisterClass RC, Operand Imm>: |
| 427 | InstSE<(outs RC:$rt), (ins Imm:$imm16), !strconcat(opstr, "\t$rt, $imm16"), |
| 428 | [], IIAlu, FrmI>, IsAsCheapAsAMove { |
Akira Hatanaka | 0236594 | 2012-04-03 02:51:09 +0000 | [diff] [blame] | 429 | let neverHasSideEffects = 1; |
Akira Hatanaka | a695349 | 2012-04-18 18:52:10 +0000 | [diff] [blame] | 430 | let isReMaterializable = 1; |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 431 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 432 | |
Bruno Cardoso Lopes | c3f16b3 | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 433 | class FMem<bits<6> op, dag outs, dag ins, string asmstr, list<dag> pattern, |
| 434 | InstrItinClass itin>: FFI<op, outs, ins, asmstr, pattern> { |
| 435 | bits<21> addr; |
| 436 | let Inst{25-21} = addr{20-16}; |
| 437 | let Inst{15-0} = addr{15-0}; |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 438 | let DecoderMethod = "DecodeMem"; |
Bruno Cardoso Lopes | c3f16b3 | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 439 | } |
| 440 | |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 441 | // Memory Load/Store |
Akira Hatanaka | f53b78f | 2013-01-04 19:25:46 +0000 | [diff] [blame] | 442 | class Load<string opstr, SDPatternOperator OpNode, RegisterClass RC, |
| 443 | Operand MemOpnd> : |
Akira Hatanaka | 1616465 | 2012-12-21 22:58:55 +0000 | [diff] [blame] | 444 | InstSE<(outs RC:$rt), (ins MemOpnd:$addr), !strconcat(opstr, "\t$rt, $addr"), |
| 445 | [(set RC:$rt, (OpNode addr:$addr))], NoItinerary, FrmI> { |
| 446 | let DecoderMethod = "DecodeMem"; |
| 447 | let canFoldAsLoad = 1; |
Akira Hatanaka | 2cd7d3f | 2013-03-30 00:54:52 +0000 | [diff] [blame] | 448 | let mayLoad = 1; |
Akira Hatanaka | 1616465 | 2012-12-21 22:58:55 +0000 | [diff] [blame] | 449 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 450 | |
Akira Hatanaka | f53b78f | 2013-01-04 19:25:46 +0000 | [diff] [blame] | 451 | class Store<string opstr, SDPatternOperator OpNode, RegisterClass RC, |
| 452 | Operand MemOpnd> : |
Akira Hatanaka | 1616465 | 2012-12-21 22:58:55 +0000 | [diff] [blame] | 453 | InstSE<(outs), (ins RC:$rt, MemOpnd:$addr), !strconcat(opstr, "\t$rt, $addr"), |
| 454 | [(OpNode RC:$rt, addr:$addr)], NoItinerary, FrmI> { |
| 455 | let DecoderMethod = "DecodeMem"; |
Akira Hatanaka | 2cd7d3f | 2013-03-30 00:54:52 +0000 | [diff] [blame] | 456 | let mayStore = 1; |
Akira Hatanaka | 1616465 | 2012-12-21 22:58:55 +0000 | [diff] [blame] | 457 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 458 | |
Akira Hatanaka | f53b78f | 2013-01-04 19:25:46 +0000 | [diff] [blame] | 459 | multiclass LoadM<string opstr, RegisterClass RC, |
| 460 | SDPatternOperator OpNode = null_frag> { |
Craig Topper | 71ab7a7 | 2013-01-07 05:45:56 +0000 | [diff] [blame] | 461 | def NAME : Load<opstr, OpNode, RC, mem>, Requires<[NotN64, HasStdEnc]>; |
| 462 | def _P8 : Load<opstr, OpNode, RC, mem64>, Requires<[IsN64, HasStdEnc]> { |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 463 | let DecoderNamespace = "Mips64"; |
| 464 | let isCodeGenOnly = 1; |
| 465 | } |
Jia Liu | bb481f8 | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 466 | } |
Akira Hatanaka | d55bb38 | 2011-10-11 00:11:12 +0000 | [diff] [blame] | 467 | |
Akira Hatanaka | f53b78f | 2013-01-04 19:25:46 +0000 | [diff] [blame] | 468 | multiclass StoreM<string opstr, RegisterClass RC, |
| 469 | SDPatternOperator OpNode = null_frag> { |
Craig Topper | 71ab7a7 | 2013-01-07 05:45:56 +0000 | [diff] [blame] | 470 | def NAME : Store<opstr, OpNode, RC, mem>, Requires<[NotN64, HasStdEnc]>; |
| 471 | def _P8 : Store<opstr, OpNode, RC, mem64>, Requires<[IsN64, HasStdEnc]> { |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 472 | let DecoderNamespace = "Mips64"; |
| 473 | let isCodeGenOnly = 1; |
| 474 | } |
Akira Hatanaka | d55bb38 | 2011-10-11 00:11:12 +0000 | [diff] [blame] | 475 | } |
| 476 | |
Akira Hatanaka | 4d70cee | 2012-06-02 00:04:19 +0000 | [diff] [blame] | 477 | // Load/Store Left/Right |
| 478 | let canFoldAsLoad = 1 in |
Akira Hatanaka | 0a57dc1 | 2012-12-21 23:01:24 +0000 | [diff] [blame] | 479 | class LoadLeftRight<string opstr, SDNode OpNode, RegisterClass RC, |
| 480 | Operand MemOpnd> : |
| 481 | InstSE<(outs RC:$rt), (ins MemOpnd:$addr, RC:$src), |
| 482 | !strconcat(opstr, "\t$rt, $addr"), |
| 483 | [(set RC:$rt, (OpNode addr:$addr, RC:$src))], NoItinerary, FrmI> { |
| 484 | let DecoderMethod = "DecodeMem"; |
Akira Hatanaka | 4d70cee | 2012-06-02 00:04:19 +0000 | [diff] [blame] | 485 | string Constraints = "$src = $rt"; |
| 486 | } |
| 487 | |
Akira Hatanaka | 0a57dc1 | 2012-12-21 23:01:24 +0000 | [diff] [blame] | 488 | class StoreLeftRight<string opstr, SDNode OpNode, RegisterClass RC, |
| 489 | Operand MemOpnd>: |
| 490 | InstSE<(outs), (ins RC:$rt, MemOpnd:$addr), !strconcat(opstr, "\t$rt, $addr"), |
| 491 | [(OpNode RC:$rt, addr:$addr)], NoItinerary, FrmI> { |
| 492 | let DecoderMethod = "DecodeMem"; |
| 493 | } |
Akira Hatanaka | 4d70cee | 2012-06-02 00:04:19 +0000 | [diff] [blame] | 494 | |
Akira Hatanaka | 0a57dc1 | 2012-12-21 23:01:24 +0000 | [diff] [blame] | 495 | multiclass LoadLeftRightM<string opstr, SDNode OpNode, RegisterClass RC> { |
Craig Topper | 71ab7a7 | 2013-01-07 05:45:56 +0000 | [diff] [blame] | 496 | def NAME : LoadLeftRight<opstr, OpNode, RC, mem>, |
| 497 | Requires<[NotN64, HasStdEnc]>; |
| 498 | def _P8 : LoadLeftRight<opstr, OpNode, RC, mem64>, |
| 499 | Requires<[IsN64, HasStdEnc]> { |
Akira Hatanaka | 4d70cee | 2012-06-02 00:04:19 +0000 | [diff] [blame] | 500 | let DecoderNamespace = "Mips64"; |
| 501 | let isCodeGenOnly = 1; |
| 502 | } |
| 503 | } |
| 504 | |
Akira Hatanaka | 0a57dc1 | 2012-12-21 23:01:24 +0000 | [diff] [blame] | 505 | multiclass StoreLeftRightM<string opstr, SDNode OpNode, RegisterClass RC> { |
Craig Topper | 71ab7a7 | 2013-01-07 05:45:56 +0000 | [diff] [blame] | 506 | def NAME : StoreLeftRight<opstr, OpNode, RC, mem>, |
| 507 | Requires<[NotN64, HasStdEnc]>; |
| 508 | def _P8 : StoreLeftRight<opstr, OpNode, RC, mem64>, |
| 509 | Requires<[IsN64, HasStdEnc]> { |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 510 | let DecoderNamespace = "Mips64"; |
| 511 | let isCodeGenOnly = 1; |
| 512 | } |
Akira Hatanaka | 421455f | 2011-11-23 22:19:28 +0000 | [diff] [blame] | 513 | } |
| 514 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 515 | // Conditional Branch |
Akira Hatanaka | c488901 | 2012-12-20 04:10:13 +0000 | [diff] [blame] | 516 | class CBranch<string opstr, PatFrag cond_op, RegisterClass RC> : |
| 517 | InstSE<(outs), (ins RC:$rs, RC:$rt, brtarget:$offset), |
| 518 | !strconcat(opstr, "\t$rs, $rt, $offset"), |
| 519 | [(brcond (i32 (cond_op RC:$rs, RC:$rt)), bb:$offset)], IIBranch, |
| 520 | FrmI> { |
Akira Hatanaka | 3e3427a | 2011-10-11 18:49:17 +0000 | [diff] [blame] | 521 | let isBranch = 1; |
| 522 | let isTerminator = 1; |
| 523 | let hasDelaySlot = 1; |
Akira Hatanaka | 91625aa | 2012-06-14 01:17:59 +0000 | [diff] [blame] | 524 | let Defs = [AT]; |
Akira Hatanaka | 3e3427a | 2011-10-11 18:49:17 +0000 | [diff] [blame] | 525 | } |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 526 | |
Akira Hatanaka | 5c54025 | 2012-12-20 04:13:23 +0000 | [diff] [blame] | 527 | class CBranchZero<string opstr, PatFrag cond_op, RegisterClass RC> : |
| 528 | InstSE<(outs), (ins RC:$rs, brtarget:$offset), |
| 529 | !strconcat(opstr, "\t$rs, $offset"), |
| 530 | [(brcond (i32 (cond_op RC:$rs, 0)), bb:$offset)], IIBranch, FrmI> { |
Akira Hatanaka | 3e3427a | 2011-10-11 18:49:17 +0000 | [diff] [blame] | 531 | let isBranch = 1; |
| 532 | let isTerminator = 1; |
| 533 | let hasDelaySlot = 1; |
Akira Hatanaka | 91625aa | 2012-06-14 01:17:59 +0000 | [diff] [blame] | 534 | let Defs = [AT]; |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 535 | } |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 536 | |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 537 | // SetCC |
Akira Hatanaka | 9bf571f | 2012-12-20 04:27:52 +0000 | [diff] [blame] | 538 | class SetCC_R<string opstr, PatFrag cond_op, RegisterClass RC> : |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 539 | InstSE<(outs CPURegsOpnd:$rd), (ins RC:$rs, RC:$rt), |
Akira Hatanaka | 9bf571f | 2012-12-20 04:27:52 +0000 | [diff] [blame] | 540 | !strconcat(opstr, "\t$rd, $rs, $rt"), |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 541 | [(set CPURegsOpnd:$rd, (cond_op RC:$rs, RC:$rt))], IIAlu, FrmR>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 542 | |
Akira Hatanaka | 9bf571f | 2012-12-20 04:27:52 +0000 | [diff] [blame] | 543 | class SetCC_I<string opstr, PatFrag cond_op, Operand Od, PatLeaf imm_type, |
| 544 | RegisterClass RC>: |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 545 | InstSE<(outs CPURegsOpnd:$rt), (ins RC:$rs, Od:$imm16), |
Akira Hatanaka | 9bf571f | 2012-12-20 04:27:52 +0000 | [diff] [blame] | 546 | !strconcat(opstr, "\t$rt, $rs, $imm16"), |
Jack Carter | e72fac6 | 2013-01-18 20:15:06 +0000 | [diff] [blame] | 547 | [(set CPURegsOpnd:$rt, (cond_op RC:$rs, imm_type:$imm16))], |
| 548 | IIAlu, FrmI>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 549 | |
Akira Hatanaka | 6e55ff5 | 2011-12-12 22:39:35 +0000 | [diff] [blame] | 550 | // Jump |
Akira Hatanaka | 6a8309e | 2012-12-21 23:03:50 +0000 | [diff] [blame] | 551 | class JumpFJ<DAGOperand opnd, string opstr, SDPatternOperator operator, |
| 552 | SDPatternOperator targetoperator> : |
| 553 | InstSE<(outs), (ins opnd:$target), !strconcat(opstr, "\t$target"), |
| 554 | [(operator targetoperator:$target)], IIBranch, FrmJ> { |
Akira Hatanaka | 6e55ff5 | 2011-12-12 22:39:35 +0000 | [diff] [blame] | 555 | let isTerminator=1; |
| 556 | let isBarrier=1; |
| 557 | let hasDelaySlot = 1; |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 558 | let DecoderMethod = "DecodeJumpTarget"; |
Akira Hatanaka | 91625aa | 2012-06-14 01:17:59 +0000 | [diff] [blame] | 559 | let Defs = [AT]; |
Akira Hatanaka | 6e55ff5 | 2011-12-12 22:39:35 +0000 | [diff] [blame] | 560 | } |
| 561 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 562 | // Unconditional branch |
Akira Hatanaka | c230615 | 2012-12-20 04:22:39 +0000 | [diff] [blame] | 563 | class UncondBranch<string opstr> : |
| 564 | InstSE<(outs), (ins brtarget:$offset), !strconcat(opstr, "\t$offset"), |
| 565 | [(br bb:$offset)], IIBranch, FrmI> { |
Bruno Cardoso Lopes | ff452f5 | 2011-12-06 03:34:48 +0000 | [diff] [blame] | 566 | let isBranch = 1; |
| 567 | let isTerminator = 1; |
| 568 | let isBarrier = 1; |
| 569 | let hasDelaySlot = 1; |
Akira Hatanaka | 249330e | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 570 | let Predicates = [RelocPIC, HasStdEnc]; |
Akira Hatanaka | 91625aa | 2012-06-14 01:17:59 +0000 | [diff] [blame] | 571 | let Defs = [AT]; |
Bruno Cardoso Lopes | ff452f5 | 2011-12-06 03:34:48 +0000 | [diff] [blame] | 572 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 573 | |
Akira Hatanaka | 182ef6f | 2012-07-10 00:19:06 +0000 | [diff] [blame] | 574 | // Base class for indirect branch and return instruction classes. |
| 575 | let isTerminator=1, isBarrier=1, hasDelaySlot = 1 in |
Akira Hatanaka | 1f02713 | 2012-10-19 21:11:03 +0000 | [diff] [blame] | 576 | class JumpFR<RegisterClass RC, SDPatternOperator operator = null_frag>: |
Akira Hatanaka | 6a8309e | 2012-12-21 23:03:50 +0000 | [diff] [blame] | 577 | InstSE<(outs), (ins RC:$rs), "jr\t$rs", [(operator RC:$rs)], IIBranch, FrmR>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 578 | |
Akira Hatanaka | 182ef6f | 2012-07-10 00:19:06 +0000 | [diff] [blame] | 579 | // Indirect branch |
Akira Hatanaka | 1f02713 | 2012-10-19 21:11:03 +0000 | [diff] [blame] | 580 | class IndirectBranch<RegisterClass RC>: JumpFR<RC, brind> { |
Akira Hatanaka | 182ef6f | 2012-07-10 00:19:06 +0000 | [diff] [blame] | 581 | let isBranch = 1; |
| 582 | let isIndirectBranch = 1; |
| 583 | } |
| 584 | |
| 585 | // Return instruction |
Akira Hatanaka | 1f02713 | 2012-10-19 21:11:03 +0000 | [diff] [blame] | 586 | class RetBase<RegisterClass RC>: JumpFR<RC> { |
Akira Hatanaka | 182ef6f | 2012-07-10 00:19:06 +0000 | [diff] [blame] | 587 | let isReturn = 1; |
| 588 | let isCodeGenOnly = 1; |
| 589 | let hasCtrlDep = 1; |
| 590 | let hasExtraSrcRegAllocReq = 1; |
| 591 | } |
| 592 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 593 | // Jump and Link (Call) |
Akira Hatanaka | 182ef6f | 2012-07-10 00:19:06 +0000 | [diff] [blame] | 594 | let isCall=1, hasDelaySlot=1, Defs = [RA] in { |
Akira Hatanaka | 6a8309e | 2012-12-21 23:03:50 +0000 | [diff] [blame] | 595 | class JumpLink<string opstr> : |
| 596 | InstSE<(outs), (ins calltarget:$target), !strconcat(opstr, "\t$target"), |
| 597 | [(MipsJmpLink imm:$target)], IIBranch, FrmJ> { |
| 598 | let DecoderMethod = "DecodeJumpTarget"; |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 599 | } |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 600 | |
Akira Hatanaka | 0c66403 | 2013-02-07 19:48:00 +0000 | [diff] [blame] | 601 | class JumpLinkRegPseudo<RegisterClass RC, Instruction JALRInst, |
| 602 | Register RetReg>: |
| 603 | PseudoSE<(outs), (ins RC:$rs), [(MipsJmpLink RC:$rs)], IIBranch>, |
| 604 | PseudoInstExpansion<(JALRInst RetReg, RC:$rs)>; |
| 605 | |
Akira Hatanaka | 6a8309e | 2012-12-21 23:03:50 +0000 | [diff] [blame] | 606 | class JumpLinkReg<string opstr, RegisterClass RC>: |
Akira Hatanaka | 0c66403 | 2013-02-07 19:48:00 +0000 | [diff] [blame] | 607 | InstSE<(outs RC:$rd), (ins RC:$rs), !strconcat(opstr, "\t$rd, $rs"), |
| 608 | [], IIBranch, FrmR>; |
Akira Hatanaka | 6a8309e | 2012-12-21 23:03:50 +0000 | [diff] [blame] | 609 | |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 610 | class BGEZAL_FT<string opstr, RegisterOperand RO> : |
| 611 | InstSE<(outs), (ins RO:$rs, brtarget:$offset), |
Akira Hatanaka | aa7c9cd | 2012-12-21 23:15:59 +0000 | [diff] [blame] | 612 | !strconcat(opstr, "\t$rs, $offset"), [], IIBranch, FrmI>; |
| 613 | |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 614 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 615 | |
Akira Hatanaka | aa7c9cd | 2012-12-21 23:15:59 +0000 | [diff] [blame] | 616 | class BAL_FT : |
| 617 | InstSE<(outs), (ins brtarget:$offset), "bal\t$offset", [], IIBranch, FrmI> { |
| 618 | let isBranch = 1; |
| 619 | let isTerminator = 1; |
| 620 | let isBarrier = 1; |
| 621 | let hasDelaySlot = 1; |
| 622 | let Defs = [RA]; |
| 623 | } |
| 624 | |
Akira Hatanaka | e8bc10b | 2012-12-21 23:17:36 +0000 | [diff] [blame] | 625 | // Sync |
| 626 | let hasSideEffects = 1 in |
| 627 | class SYNC_FT : |
| 628 | InstSE<(outs), (ins i32imm:$stype), "sync $stype", [(MipsSync imm:$stype)], |
| 629 | NoItinerary, FrmOther>; |
Akira Hatanaka | aa7c9cd | 2012-12-21 23:15:59 +0000 | [diff] [blame] | 630 | |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 631 | // Mul, Div |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 632 | class Mult<string opstr, InstrItinClass itin, RegisterOperand RO, |
Akira Hatanaka | e8bc10b | 2012-12-21 23:17:36 +0000 | [diff] [blame] | 633 | list<Register> DefRegs> : |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 634 | InstSE<(outs), (ins RO:$rs, RO:$rt), !strconcat(opstr, "\t$rs, $rt"), [], |
Akira Hatanaka | e8bc10b | 2012-12-21 23:17:36 +0000 | [diff] [blame] | 635 | itin, FrmR> { |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 636 | let isCommutable = 1; |
Akira Hatanaka | f1fddcd | 2011-10-17 18:21:24 +0000 | [diff] [blame] | 637 | let Defs = DefRegs; |
Akira Hatanaka | 0236594 | 2012-04-03 02:51:09 +0000 | [diff] [blame] | 638 | let neverHasSideEffects = 1; |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 639 | } |
Bruno Cardoso Lopes | 38b5e86 | 2011-03-04 21:03:24 +0000 | [diff] [blame] | 640 | |
Akira Hatanaka | f5926fd | 2013-03-30 01:36:35 +0000 | [diff] [blame^] | 641 | // Pseudo multiply/divide instruction with explicit accumulator register |
| 642 | // operands. |
| 643 | class MultDivPseudo<Instruction RealInst, RegisterClass R0, RegisterOperand R1, |
| 644 | SDPatternOperator OpNode, InstrItinClass Itin, |
| 645 | bit IsComm = 1, bit HasSideEffects = 0> : |
| 646 | PseudoSE<(outs R0:$ac), (ins R1:$rs, R1:$rt), |
| 647 | [(set R0:$ac, (OpNode R1:$rs, R1:$rt))], Itin>, |
| 648 | PseudoInstExpansion<(RealInst R1:$rs, R1:$rt)> { |
| 649 | let isCommutable = IsComm; |
| 650 | let hasSideEffects = HasSideEffects; |
| 651 | } |
| 652 | |
| 653 | // Pseudo multiply add/sub instruction with explicit accumulator register |
| 654 | // operands. |
| 655 | class MAddSubPseudo<Instruction RealInst, SDPatternOperator OpNode> |
| 656 | : PseudoSE<(outs ACRegs:$ac), |
| 657 | (ins CPURegsOpnd:$rs, CPURegsOpnd:$rt, ACRegs:$acin), |
| 658 | [(set ACRegs:$ac, |
| 659 | (OpNode CPURegsOpnd:$rs, CPURegsOpnd:$rt, ACRegs:$acin))], |
| 660 | IIImul>, |
| 661 | PseudoInstExpansion<(RealInst CPURegsOpnd:$rs, CPURegsOpnd:$rt)> { |
| 662 | string Constraints = "$acin = $ac"; |
| 663 | } |
| 664 | |
| 665 | class Div<string opstr, InstrItinClass itin, RegisterOperand RO, |
Akira Hatanaka | e8bc10b | 2012-12-21 23:17:36 +0000 | [diff] [blame] | 666 | list<Register> DefRegs> : |
Akira Hatanaka | f5926fd | 2013-03-30 01:36:35 +0000 | [diff] [blame^] | 667 | InstSE<(outs), (ins RO:$rs, RO:$rt), !strconcat(opstr, "\t$$zero, $rs, $rt"), |
| 668 | [], itin, FrmR> { |
Akira Hatanaka | f1fddcd | 2011-10-17 18:21:24 +0000 | [diff] [blame] | 669 | let Defs = DefRegs; |
Bruno Cardoso Lopes | 38b5e86 | 2011-03-04 21:03:24 +0000 | [diff] [blame] | 670 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 671 | |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 672 | // Move from Hi/Lo |
Akira Hatanaka | 7de001b | 2012-12-21 22:39:17 +0000 | [diff] [blame] | 673 | class MoveFromLOHI<string opstr, RegisterClass RC, list<Register> UseRegs>: |
| 674 | InstSE<(outs RC:$rd), (ins), !strconcat(opstr, "\t$rd"), [], IIHiLo, FrmR> { |
Akira Hatanaka | 89d3066 | 2011-10-17 18:24:15 +0000 | [diff] [blame] | 675 | let Uses = UseRegs; |
Akira Hatanaka | 0236594 | 2012-04-03 02:51:09 +0000 | [diff] [blame] | 676 | let neverHasSideEffects = 1; |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 677 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 678 | |
Akira Hatanaka | 7de001b | 2012-12-21 22:39:17 +0000 | [diff] [blame] | 679 | class MoveToLOHI<string opstr, RegisterClass RC, list<Register> DefRegs>: |
| 680 | InstSE<(outs), (ins RC:$rs), !strconcat(opstr, "\t$rs"), [], IIHiLo, FrmR> { |
Akira Hatanaka | 89d3066 | 2011-10-17 18:24:15 +0000 | [diff] [blame] | 681 | let Defs = DefRegs; |
Akira Hatanaka | 0236594 | 2012-04-03 02:51:09 +0000 | [diff] [blame] | 682 | let neverHasSideEffects = 1; |
Akira Hatanaka | 3678793 | 2011-10-03 19:28:44 +0000 | [diff] [blame] | 683 | } |
Bruno Cardoso Lopes | 91ef849 | 2008-08-02 19:42:36 +0000 | [diff] [blame] | 684 | |
Akira Hatanaka | dbf51ee | 2012-12-21 23:21:32 +0000 | [diff] [blame] | 685 | class EffectiveAddress<string opstr, RegisterClass RC, Operand Mem> : |
| 686 | InstSE<(outs RC:$rt), (ins Mem:$addr), !strconcat(opstr, "\t$rt, $addr"), |
| 687 | [(set RC:$rt, addr:$addr)], NoItinerary, FrmI> { |
| 688 | let isCodeGenOnly = 1; |
| 689 | let DecoderMethod = "DecodeMem"; |
Jack Carter | 61de70d | 2012-08-06 23:29:06 +0000 | [diff] [blame] | 690 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 691 | |
Bruno Cardoso Lopes | 65ad452 | 2008-08-08 06:16:31 +0000 | [diff] [blame] | 692 | // Count Leading Ones/Zeros in Word |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 693 | class CountLeading0<string opstr, RegisterOperand RO>: |
| 694 | InstSE<(outs RO:$rd), (ins RO:$rs), !strconcat(opstr, "\t$rd, $rs"), |
| 695 | [(set RO:$rd, (ctlz RO:$rs))], IIAlu, FrmR>, |
Akira Hatanaka | 35242e2 | 2012-12-21 22:43:58 +0000 | [diff] [blame] | 696 | Requires<[HasBitCount, HasStdEnc]>; |
Akira Hatanaka | bdfd98a | 2011-10-17 18:26:37 +0000 | [diff] [blame] | 697 | |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 698 | class CountLeading1<string opstr, RegisterOperand RO>: |
| 699 | InstSE<(outs RO:$rd), (ins RO:$rs), !strconcat(opstr, "\t$rd, $rs"), |
| 700 | [(set RO:$rd, (ctlz (not RO:$rs)))], IIAlu, FrmR>, |
Akira Hatanaka | 35242e2 | 2012-12-21 22:43:58 +0000 | [diff] [blame] | 701 | Requires<[HasBitCount, HasStdEnc]>; |
| 702 | |
Bruno Cardoso Lopes | 65ad452 | 2008-08-08 06:16:31 +0000 | [diff] [blame] | 703 | |
| 704 | // Sign Extend in Register. |
Akira Hatanaka | 8aaed99 | 2012-12-21 22:41:52 +0000 | [diff] [blame] | 705 | class SignExtInReg<string opstr, ValueType vt, RegisterClass RC> : |
| 706 | InstSE<(outs RC:$rd), (ins RC:$rt), !strconcat(opstr, "\t$rd, $rt"), |
| 707 | [(set RC:$rd, (sext_inreg RC:$rt, vt))], NoItinerary, FrmR> { |
Akira Hatanaka | 249330e | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 708 | let Predicates = [HasSEInReg, HasStdEnc]; |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 709 | } |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 710 | |
Akira Hatanaka | 4d2b0f3 | 2011-12-20 23:47:44 +0000 | [diff] [blame] | 711 | // Subword Swap |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 712 | class SubwordSwap<string opstr, RegisterOperand RO>: |
| 713 | InstSE<(outs RO:$rd), (ins RO:$rt), !strconcat(opstr, "\t$rd, $rt"), [], |
Akira Hatanaka | dbf51ee | 2012-12-21 23:21:32 +0000 | [diff] [blame] | 714 | NoItinerary, FrmR> { |
Akira Hatanaka | 249330e | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 715 | let Predicates = [HasSwap, HasStdEnc]; |
Akira Hatanaka | 0236594 | 2012-04-03 02:51:09 +0000 | [diff] [blame] | 716 | let neverHasSideEffects = 1; |
Akira Hatanaka | 6baabc1 | 2011-10-12 00:56:06 +0000 | [diff] [blame] | 717 | } |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 718 | |
Bruno Cardoso Lopes | d979686 | 2011-05-31 02:53:58 +0000 | [diff] [blame] | 719 | // Read Hardware |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 720 | class ReadHardware<RegisterClass CPURegClass, RegisterOperand RO> : |
| 721 | InstSE<(outs CPURegClass:$rt), (ins RO:$rd), "rdhwr\t$rt, $rd", [], |
Akira Hatanaka | dbf51ee | 2012-12-21 23:21:32 +0000 | [diff] [blame] | 722 | IIAlu, FrmR>; |
Bruno Cardoso Lopes | d979686 | 2011-05-31 02:53:58 +0000 | [diff] [blame] | 723 | |
Akira Hatanaka | 667645f | 2011-08-17 22:59:46 +0000 | [diff] [blame] | 724 | // Ext and Ins |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 725 | class ExtBase<string opstr, RegisterOperand RO>: |
| 726 | InstSE<(outs RO:$rt), (ins RO:$rs, uimm16:$pos, size_ext:$size), |
Akira Hatanaka | dbf51ee | 2012-12-21 23:21:32 +0000 | [diff] [blame] | 727 | !strconcat(opstr, " $rt, $rs, $pos, $size"), |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 728 | [(set RO:$rt, (MipsExt RO:$rs, imm:$pos, imm:$size))], NoItinerary, |
Akira Hatanaka | dbf51ee | 2012-12-21 23:21:32 +0000 | [diff] [blame] | 729 | FrmR> { |
Akira Hatanaka | 249330e | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 730 | let Predicates = [HasMips32r2, HasStdEnc]; |
Akira Hatanaka | cee46ab | 2011-12-05 21:14:28 +0000 | [diff] [blame] | 731 | } |
| 732 | |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 733 | class InsBase<string opstr, RegisterOperand RO>: |
| 734 | InstSE<(outs RO:$rt), (ins RO:$rs, uimm16:$pos, size_ins:$size, RO:$src), |
Akira Hatanaka | dbf51ee | 2012-12-21 23:21:32 +0000 | [diff] [blame] | 735 | !strconcat(opstr, " $rt, $rs, $pos, $size"), |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 736 | [(set RO:$rt, (MipsIns RO:$rs, imm:$pos, imm:$size, RO:$src))], |
Akira Hatanaka | dbf51ee | 2012-12-21 23:21:32 +0000 | [diff] [blame] | 737 | NoItinerary, FrmR> { |
Akira Hatanaka | 249330e | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 738 | let Predicates = [HasMips32r2, HasStdEnc]; |
Akira Hatanaka | cee46ab | 2011-12-05 21:14:28 +0000 | [diff] [blame] | 739 | let Constraints = "$src = $rt"; |
Akira Hatanaka | 667645f | 2011-08-17 22:59:46 +0000 | [diff] [blame] | 740 | } |
| 741 | |
Akira Hatanaka | 32b7ebb | 2011-07-20 00:23:01 +0000 | [diff] [blame] | 742 | // Atomic instructions with 2 source operands (ATOMIC_SWAP & ATOMIC_LOAD_*). |
Akira Hatanaka | 1e7739f | 2012-12-20 04:20:09 +0000 | [diff] [blame] | 743 | class Atomic2Ops<PatFrag Op, RegisterClass DRC, RegisterClass PRC> : |
Akira Hatanaka | 603f69d | 2012-07-31 19:13:07 +0000 | [diff] [blame] | 744 | PseudoSE<(outs DRC:$dst), (ins PRC:$ptr, DRC:$incr), |
Akira Hatanaka | 603f69d | 2012-07-31 19:13:07 +0000 | [diff] [blame] | 745 | [(set DRC:$dst, (Op PRC:$ptr, DRC:$incr))]>; |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 746 | |
Akira Hatanaka | 1e7739f | 2012-12-20 04:20:09 +0000 | [diff] [blame] | 747 | multiclass Atomic2Ops32<PatFrag Op> { |
Craig Topper | 71ab7a7 | 2013-01-07 05:45:56 +0000 | [diff] [blame] | 748 | def NAME : Atomic2Ops<Op, CPURegs, CPURegs>, Requires<[NotN64, HasStdEnc]>; |
| 749 | def _P8 : Atomic2Ops<Op, CPURegs, CPU64Regs>, |
| 750 | Requires<[IsN64, HasStdEnc]> { |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 751 | let DecoderNamespace = "Mips64"; |
| 752 | } |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 753 | } |
Akira Hatanaka | 32b7ebb | 2011-07-20 00:23:01 +0000 | [diff] [blame] | 754 | |
| 755 | // Atomic Compare & Swap. |
Akira Hatanaka | 1e7739f | 2012-12-20 04:20:09 +0000 | [diff] [blame] | 756 | class AtomicCmpSwap<PatFrag Op, RegisterClass DRC, RegisterClass PRC> : |
Akira Hatanaka | 603f69d | 2012-07-31 19:13:07 +0000 | [diff] [blame] | 757 | PseudoSE<(outs DRC:$dst), (ins PRC:$ptr, DRC:$cmp, DRC:$swap), |
Akira Hatanaka | 603f69d | 2012-07-31 19:13:07 +0000 | [diff] [blame] | 758 | [(set DRC:$dst, (Op PRC:$ptr, DRC:$cmp, DRC:$swap))]>; |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 759 | |
Akira Hatanaka | 1e7739f | 2012-12-20 04:20:09 +0000 | [diff] [blame] | 760 | multiclass AtomicCmpSwap32<PatFrag Op> { |
Craig Topper | 71ab7a7 | 2013-01-07 05:45:56 +0000 | [diff] [blame] | 761 | def NAME : AtomicCmpSwap<Op, CPURegs, CPURegs>, |
| 762 | Requires<[NotN64, HasStdEnc]>; |
| 763 | def _P8 : AtomicCmpSwap<Op, CPURegs, CPU64Regs>, |
| 764 | Requires<[IsN64, HasStdEnc]> { |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 765 | let DecoderNamespace = "Mips64"; |
| 766 | } |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 767 | } |
| 768 | |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 769 | class LLBase<string opstr, RegisterOperand RO, Operand Mem> : |
| 770 | InstSE<(outs RO:$rt), (ins Mem:$addr), !strconcat(opstr, "\t$rt, $addr"), |
Akira Hatanaka | 0a57dc1 | 2012-12-21 23:01:24 +0000 | [diff] [blame] | 771 | [], NoItinerary, FrmI> { |
| 772 | let DecoderMethod = "DecodeMem"; |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 773 | let mayLoad = 1; |
| 774 | } |
| 775 | |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 776 | class SCBase<string opstr, RegisterOperand RO, Operand Mem> : |
| 777 | InstSE<(outs RO:$dst), (ins RO:$rt, Mem:$addr), |
Akira Hatanaka | 0a57dc1 | 2012-12-21 23:01:24 +0000 | [diff] [blame] | 778 | !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> { |
| 779 | let DecoderMethod = "DecodeMem"; |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 780 | let mayStore = 1; |
| 781 | let Constraints = "$rt = $dst"; |
| 782 | } |
Akira Hatanaka | 32b7ebb | 2011-07-20 00:23:01 +0000 | [diff] [blame] | 783 | |
Akira Hatanaka | 5f560bb | 2013-01-04 19:13:49 +0000 | [diff] [blame] | 784 | class MFC3OP<dag outs, dag ins, string asmstr> : |
| 785 | InstSE<outs, ins, asmstr, [], NoItinerary, FrmFR>; |
| 786 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 787 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 788 | // Pseudo instructions |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 789 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 790 | |
Akira Hatanaka | 182ef6f | 2012-07-10 00:19:06 +0000 | [diff] [blame] | 791 | // Return RA. |
| 792 | let isReturn=1, isTerminator=1, hasDelaySlot=1, isBarrier=1, hasCtrlDep=1 in |
Akira Hatanaka | 1e7739f | 2012-12-20 04:20:09 +0000 | [diff] [blame] | 793 | def RetRA : PseudoSE<(outs), (ins), [(MipsRet)]>; |
Akira Hatanaka | 182ef6f | 2012-07-10 00:19:06 +0000 | [diff] [blame] | 794 | |
Akira Hatanaka | 603f69d | 2012-07-31 19:13:07 +0000 | [diff] [blame] | 795 | let Defs = [SP], Uses = [SP], hasSideEffects = 1 in { |
| 796 | def ADJCALLSTACKDOWN : MipsPseudo<(outs), (ins i32imm:$amt), |
Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 797 | [(callseq_start timm:$amt)]>; |
Akira Hatanaka | 603f69d | 2012-07-31 19:13:07 +0000 | [diff] [blame] | 798 | def ADJCALLSTACKUP : MipsPseudo<(outs), (ins i32imm:$amt1, i32imm:$amt2), |
Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 799 | [(callseq_end timm:$amt1, timm:$amt2)]>; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 800 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 801 | |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 802 | let usesCustomInserter = 1 in { |
Akira Hatanaka | 1e7739f | 2012-12-20 04:20:09 +0000 | [diff] [blame] | 803 | defm ATOMIC_LOAD_ADD_I8 : Atomic2Ops32<atomic_load_add_8>; |
| 804 | defm ATOMIC_LOAD_ADD_I16 : Atomic2Ops32<atomic_load_add_16>; |
| 805 | defm ATOMIC_LOAD_ADD_I32 : Atomic2Ops32<atomic_load_add_32>; |
| 806 | defm ATOMIC_LOAD_SUB_I8 : Atomic2Ops32<atomic_load_sub_8>; |
| 807 | defm ATOMIC_LOAD_SUB_I16 : Atomic2Ops32<atomic_load_sub_16>; |
| 808 | defm ATOMIC_LOAD_SUB_I32 : Atomic2Ops32<atomic_load_sub_32>; |
| 809 | defm ATOMIC_LOAD_AND_I8 : Atomic2Ops32<atomic_load_and_8>; |
| 810 | defm ATOMIC_LOAD_AND_I16 : Atomic2Ops32<atomic_load_and_16>; |
| 811 | defm ATOMIC_LOAD_AND_I32 : Atomic2Ops32<atomic_load_and_32>; |
| 812 | defm ATOMIC_LOAD_OR_I8 : Atomic2Ops32<atomic_load_or_8>; |
| 813 | defm ATOMIC_LOAD_OR_I16 : Atomic2Ops32<atomic_load_or_16>; |
| 814 | defm ATOMIC_LOAD_OR_I32 : Atomic2Ops32<atomic_load_or_32>; |
| 815 | defm ATOMIC_LOAD_XOR_I8 : Atomic2Ops32<atomic_load_xor_8>; |
| 816 | defm ATOMIC_LOAD_XOR_I16 : Atomic2Ops32<atomic_load_xor_16>; |
| 817 | defm ATOMIC_LOAD_XOR_I32 : Atomic2Ops32<atomic_load_xor_32>; |
| 818 | defm ATOMIC_LOAD_NAND_I8 : Atomic2Ops32<atomic_load_nand_8>; |
| 819 | defm ATOMIC_LOAD_NAND_I16 : Atomic2Ops32<atomic_load_nand_16>; |
| 820 | defm ATOMIC_LOAD_NAND_I32 : Atomic2Ops32<atomic_load_nand_32>; |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 821 | |
Akira Hatanaka | 1e7739f | 2012-12-20 04:20:09 +0000 | [diff] [blame] | 822 | defm ATOMIC_SWAP_I8 : Atomic2Ops32<atomic_swap_8>; |
| 823 | defm ATOMIC_SWAP_I16 : Atomic2Ops32<atomic_swap_16>; |
| 824 | defm ATOMIC_SWAP_I32 : Atomic2Ops32<atomic_swap_32>; |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 825 | |
Akira Hatanaka | 1e7739f | 2012-12-20 04:20:09 +0000 | [diff] [blame] | 826 | defm ATOMIC_CMP_SWAP_I8 : AtomicCmpSwap32<atomic_cmp_swap_8>; |
| 827 | defm ATOMIC_CMP_SWAP_I16 : AtomicCmpSwap32<atomic_cmp_swap_16>; |
| 828 | defm ATOMIC_CMP_SWAP_I32 : AtomicCmpSwap32<atomic_cmp_swap_32>; |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 829 | } |
| 830 | |
Akira Hatanaka | 2cd7d3f | 2013-03-30 00:54:52 +0000 | [diff] [blame] | 831 | /// Pseudo instructions for loading, storing and copying accumulator registers. |
| 832 | let isPseudo = 1 in { |
| 833 | defm LOAD_AC64 : LoadM<"load_ac64", ACRegs>; |
| 834 | defm STORE_AC64 : StoreM<"store_ac64", ACRegs>; |
| 835 | } |
| 836 | |
| 837 | def COPY_AC64 : PseudoSE<(outs ACRegs:$dst), (ins ACRegs:$src), []>; |
| 838 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 839 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 840 | // Instruction definition |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 841 | //===----------------------------------------------------------------------===// |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 842 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 843 | // MipsI Instructions |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 844 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 845 | |
Bruno Cardoso Lopes | f7d66f7 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 846 | /// Arithmetic Instructions (ALU Immediate) |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 847 | def ADDiu : ArithLogicI<"addiu", simm16, CPURegsOpnd, immSExt16, add>, |
Akira Hatanaka | ab48c50 | 2012-12-20 03:40:03 +0000 | [diff] [blame] | 848 | ADDI_FM<0x9>, IsAsCheapAsAMove; |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 849 | def ADDi : ArithLogicI<"addi", simm16, CPURegsOpnd>, ADDI_FM<0x8>; |
Akira Hatanaka | 9bf571f | 2012-12-20 04:27:52 +0000 | [diff] [blame] | 850 | def SLTi : SetCC_I<"slti", setlt, simm16, immSExt16, CPURegs>, SLTI_FM<0xa>; |
| 851 | def SLTiu : SetCC_I<"sltiu", setult, simm16, immSExt16, CPURegs>, SLTI_FM<0xb>; |
Jack Carter | e72fac6 | 2013-01-18 20:15:06 +0000 | [diff] [blame] | 852 | def ANDi : ArithLogicI<"andi", uimm16, CPURegsOpnd, immZExt16, and>, |
| 853 | ADDI_FM<0xc>; |
| 854 | def ORi : ArithLogicI<"ori", uimm16, CPURegsOpnd, immZExt16, or>, |
| 855 | ADDI_FM<0xd>; |
| 856 | def XORi : ArithLogicI<"xori", uimm16, CPURegsOpnd, immZExt16, xor>, |
| 857 | ADDI_FM<0xe>; |
Akira Hatanaka | 8e719fa | 2012-12-21 22:46:07 +0000 | [diff] [blame] | 858 | def LUi : LoadUpper<"lui", CPURegs, uimm16>, LUI_FM; |
Bruno Cardoso Lopes | f7d66f7 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 859 | |
| 860 | /// Arithmetic Instructions (3-Operand, R-Type) |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 861 | def ADDu : ArithLogicR<"addu", CPURegsOpnd, 1, IIAlu, add>, ADD_FM<0, 0x21>; |
| 862 | def SUBu : ArithLogicR<"subu", CPURegsOpnd, 0, IIAlu, sub>, ADD_FM<0, 0x23>; |
| 863 | def MUL : ArithLogicR<"mul", CPURegsOpnd, 1, IIImul, mul>, ADD_FM<0x1c, 2>; |
| 864 | def ADD : ArithLogicR<"add", CPURegsOpnd>, ADD_FM<0, 0x20>; |
| 865 | def SUB : ArithLogicR<"sub", CPURegsOpnd>, ADD_FM<0, 0x22>; |
Akira Hatanaka | 9bf571f | 2012-12-20 04:27:52 +0000 | [diff] [blame] | 866 | def SLT : SetCC_R<"slt", setlt, CPURegs>, ADD_FM<0, 0x2a>; |
| 867 | def SLTu : SetCC_R<"sltu", setult, CPURegs>, ADD_FM<0, 0x2b>; |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 868 | def AND : ArithLogicR<"and", CPURegsOpnd, 1, IIAlu, and>, ADD_FM<0, 0x24>; |
| 869 | def OR : ArithLogicR<"or", CPURegsOpnd, 1, IIAlu, or>, ADD_FM<0, 0x25>; |
| 870 | def XOR : ArithLogicR<"xor", CPURegsOpnd, 1, IIAlu, xor>, ADD_FM<0, 0x26>; |
| 871 | def NOR : LogicNOR<"nor", CPURegsOpnd>, ADD_FM<0, 0x27>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 872 | |
Bruno Cardoso Lopes | f7d66f7 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 873 | /// Shift Instructions |
Jack Carter | e72fac6 | 2013-01-18 20:15:06 +0000 | [diff] [blame] | 874 | def SLL : shift_rotate_imm<"sll", shamt, CPURegsOpnd, shl, immZExt5>, |
| 875 | SRA_FM<0, 0>; |
| 876 | def SRL : shift_rotate_imm<"srl", shamt, CPURegsOpnd, srl, immZExt5>, |
| 877 | SRA_FM<2, 0>; |
| 878 | def SRA : shift_rotate_imm<"sra", shamt, CPURegsOpnd, sra, immZExt5>, |
| 879 | SRA_FM<3, 0>; |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 880 | def SLLV : shift_rotate_reg<"sllv", CPURegsOpnd, shl>, SRLV_FM<4, 0>; |
| 881 | def SRLV : shift_rotate_reg<"srlv", CPURegsOpnd, srl>, SRLV_FM<6, 0>; |
| 882 | def SRAV : shift_rotate_reg<"srav", CPURegsOpnd, sra>, SRLV_FM<7, 0>; |
Bruno Cardoso Lopes | 908b6dd | 2010-12-09 17:32:30 +0000 | [diff] [blame] | 883 | |
| 884 | // Rotate Instructions |
Akira Hatanaka | 249330e | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 885 | let Predicates = [HasMips32r2, HasStdEnc] in { |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 886 | def ROTR : shift_rotate_imm<"rotr", shamt, CPURegsOpnd, rotr, immZExt5>, |
Akira Hatanaka | f53b78f | 2013-01-04 19:25:46 +0000 | [diff] [blame] | 887 | SRA_FM<2, 1>; |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 888 | def ROTRV : shift_rotate_reg<"rotrv", CPURegsOpnd, rotr>, SRLV_FM<6, 1>; |
Bruno Cardoso Lopes | 908b6dd | 2010-12-09 17:32:30 +0000 | [diff] [blame] | 889 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 890 | |
Bruno Cardoso Lopes | f7d66f7 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 891 | /// Load and Store Instructions |
Akira Hatanaka | cb518ee | 2011-10-08 02:24:10 +0000 | [diff] [blame] | 892 | /// aligned |
Akira Hatanaka | f53b78f | 2013-01-04 19:25:46 +0000 | [diff] [blame] | 893 | defm LB : LoadM<"lb", CPURegs, sextloadi8>, LW_FM<0x20>; |
| 894 | defm LBu : LoadM<"lbu", CPURegs, zextloadi8>, LW_FM<0x24>; |
| 895 | defm LH : LoadM<"lh", CPURegs, sextloadi16>, LW_FM<0x21>; |
| 896 | defm LHu : LoadM<"lhu", CPURegs, zextloadi16>, LW_FM<0x25>; |
| 897 | defm LW : LoadM<"lw", CPURegs, load>, LW_FM<0x23>; |
| 898 | defm SB : StoreM<"sb", CPURegs, truncstorei8>, LW_FM<0x28>; |
| 899 | defm SH : StoreM<"sh", CPURegs, truncstorei16>, LW_FM<0x29>; |
| 900 | defm SW : StoreM<"sw", CPURegs, store>, LW_FM<0x2b>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 901 | |
Akira Hatanaka | 4d70cee | 2012-06-02 00:04:19 +0000 | [diff] [blame] | 902 | /// load/store left/right |
Akira Hatanaka | 0a57dc1 | 2012-12-21 23:01:24 +0000 | [diff] [blame] | 903 | defm LWL : LoadLeftRightM<"lwl", MipsLWL, CPURegs>, LW_FM<0x22>; |
| 904 | defm LWR : LoadLeftRightM<"lwr", MipsLWR, CPURegs>, LW_FM<0x26>; |
| 905 | defm SWL : StoreLeftRightM<"swl", MipsSWL, CPURegs>, LW_FM<0x2a>; |
| 906 | defm SWR : StoreLeftRightM<"swr", MipsSWR, CPURegs>, LW_FM<0x2e>; |
Akira Hatanaka | 421455f | 2011-11-23 22:19:28 +0000 | [diff] [blame] | 907 | |
Akira Hatanaka | e8bc10b | 2012-12-21 23:17:36 +0000 | [diff] [blame] | 908 | def SYNC : SYNC_FT, SYNC_FM; |
Akira Hatanaka | db54826 | 2011-07-19 23:30:50 +0000 | [diff] [blame] | 909 | |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 910 | /// Load-linked, Store-conditional |
Akira Hatanaka | 0a57dc1 | 2012-12-21 23:01:24 +0000 | [diff] [blame] | 911 | let Predicates = [NotN64, HasStdEnc] in { |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 912 | def LL : LLBase<"ll", CPURegsOpnd, mem>, LW_FM<0x30>; |
| 913 | def SC : SCBase<"sc", CPURegsOpnd, mem>, LW_FM<0x38>; |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 914 | } |
| 915 | |
Akira Hatanaka | 0a57dc1 | 2012-12-21 23:01:24 +0000 | [diff] [blame] | 916 | let Predicates = [IsN64, HasStdEnc], DecoderNamespace = "Mips64" in { |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 917 | def LL_P8 : LLBase<"ll", CPURegsOpnd, mem64>, LW_FM<0x30>; |
| 918 | def SC_P8 : SCBase<"sc", CPURegsOpnd, mem64>, LW_FM<0x38>; |
Akira Hatanaka | ecdc9d5 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 919 | } |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 920 | |
Bruno Cardoso Lopes | f7d66f7 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 921 | /// Jump and Branch Instructions |
Akira Hatanaka | 6a8309e | 2012-12-21 23:03:50 +0000 | [diff] [blame] | 922 | def J : JumpFJ<jmptarget, "j", br, bb>, FJ<2>, |
Akira Hatanaka | 249330e | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 923 | Requires<[RelocStatic, HasStdEnc]>, IsBranch; |
Akira Hatanaka | 6a8309e | 2012-12-21 23:03:50 +0000 | [diff] [blame] | 924 | def JR : IndirectBranch<CPURegs>, MTLO_FM<8>; |
Akira Hatanaka | c230615 | 2012-12-20 04:22:39 +0000 | [diff] [blame] | 925 | def B : UncondBranch<"b">, B_FM; |
Akira Hatanaka | c488901 | 2012-12-20 04:10:13 +0000 | [diff] [blame] | 926 | def BEQ : CBranch<"beq", seteq, CPURegs>, BEQ_FM<4>; |
| 927 | def BNE : CBranch<"bne", setne, CPURegs>, BEQ_FM<5>; |
Akira Hatanaka | 5c54025 | 2012-12-20 04:13:23 +0000 | [diff] [blame] | 928 | def BGEZ : CBranchZero<"bgez", setge, CPURegs>, BGEZ_FM<1, 1>; |
| 929 | def BGTZ : CBranchZero<"bgtz", setgt, CPURegs>, BGEZ_FM<7, 0>; |
| 930 | def BLEZ : CBranchZero<"blez", setle, CPURegs>, BGEZ_FM<6, 0>; |
| 931 | def BLTZ : CBranchZero<"bltz", setlt, CPURegs>, BGEZ_FM<1, 0>; |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 932 | |
Akira Hatanaka | aa7c9cd | 2012-12-21 23:15:59 +0000 | [diff] [blame] | 933 | def BAL_BR: BAL_FT, BAL_FM; |
Akira Hatanaka | 6028796 | 2012-07-21 03:30:44 +0000 | [diff] [blame] | 934 | |
Akira Hatanaka | 6a8309e | 2012-12-21 23:03:50 +0000 | [diff] [blame] | 935 | def JAL : JumpLink<"jal">, FJ<3>; |
| 936 | def JALR : JumpLinkReg<"jalr", CPURegs>, JALR_FM; |
Akira Hatanaka | 0c66403 | 2013-02-07 19:48:00 +0000 | [diff] [blame] | 937 | def JALRPseudo : JumpLinkRegPseudo<CPURegs, JALR, RA>; |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 938 | def BGEZAL : BGEZAL_FT<"bgezal", CPURegsOpnd>, BGEZAL_FM<0x11>; |
| 939 | def BLTZAL : BGEZAL_FT<"bltzal", CPURegsOpnd>, BGEZAL_FM<0x10>; |
Akira Hatanaka | 6a8309e | 2012-12-21 23:03:50 +0000 | [diff] [blame] | 940 | def TAILCALL : JumpFJ<calltarget, "j", MipsTailCall, imm>, FJ<2>, IsTailCall; |
| 941 | def TAILCALL_R : JumpFR<CPURegs, MipsTailCall>, MTLO_FM<8>, IsTailCall; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 942 | |
Akira Hatanaka | 6a8309e | 2012-12-21 23:03:50 +0000 | [diff] [blame] | 943 | def RET : RetBase<CPURegs>, MTLO_FM<8>; |
Bruno Cardoso Lopes | f7d66f7 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 944 | |
Akira Hatanaka | 544cc21 | 2013-01-30 00:26:49 +0000 | [diff] [blame] | 945 | // Exception handling related node and instructions. |
| 946 | // The conversion sequence is: |
| 947 | // ISD::EH_RETURN -> MipsISD::EH_RETURN -> |
| 948 | // MIPSeh_return -> (stack change + indirect branch) |
| 949 | // |
| 950 | // MIPSeh_return takes the place of regular return instruction |
| 951 | // but takes two arguments (V1, V0) which are used for storing |
| 952 | // the offset and return address respectively. |
| 953 | def SDT_MipsEHRET : SDTypeProfile<0, 2, [SDTCisInt<0>, SDTCisPtrTy<1>]>; |
| 954 | |
| 955 | def MIPSehret : SDNode<"MipsISD::EH_RETURN", SDT_MipsEHRET, |
| 956 | [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>; |
| 957 | |
| 958 | let Uses = [V0, V1], isTerminator = 1, isReturn = 1, isBarrier = 1 in { |
| 959 | def MIPSeh_return32 : MipsPseudo<(outs), (ins CPURegs:$spoff, CPURegs:$dst), |
| 960 | [(MIPSehret CPURegs:$spoff, CPURegs:$dst)]>; |
| 961 | def MIPSeh_return64 : MipsPseudo<(outs), (ins CPU64Regs:$spoff, |
| 962 | CPU64Regs:$dst), |
| 963 | [(MIPSehret CPU64Regs:$spoff, CPU64Regs:$dst)]>; |
| 964 | } |
| 965 | |
Bruno Cardoso Lopes | 9e03061 | 2010-11-09 17:25:34 +0000 | [diff] [blame] | 966 | /// Multiply and Divide Instructions. |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 967 | def MULT : Mult<"mult", IIImul, CPURegsOpnd, [HI, LO]>, MULT_FM<0, 0x18>; |
| 968 | def MULTu : Mult<"multu", IIImul, CPURegsOpnd, [HI, LO]>, MULT_FM<0, 0x19>; |
Akira Hatanaka | f5926fd | 2013-03-30 01:36:35 +0000 | [diff] [blame^] | 969 | def PseudoMULT : MultDivPseudo<MULT, ACRegs, CPURegsOpnd, MipsMult, IIImul>; |
| 970 | def PseudoMULTu : MultDivPseudo<MULTu, ACRegs, CPURegsOpnd, MipsMultu, IIImul>; |
| 971 | def SDIV : Div<"div", IIIdiv, CPURegsOpnd, [HI, LO]>, MULT_FM<0, 0x1a>; |
| 972 | def UDIV : Div<"divu", IIIdiv, CPURegsOpnd, [HI, LO]>, MULT_FM<0, 0x1b>; |
| 973 | def PseudoSDIV : MultDivPseudo<SDIV, ACRegs, CPURegsOpnd, MipsDivRem, IIIdiv, 0>; |
| 974 | def PseudoUDIV : MultDivPseudo<UDIV, ACRegs, CPURegsOpnd, MipsDivRemU, IIIdiv, |
| 975 | 0>; |
Bruno Cardoso Lopes | 91ef849 | 2008-08-02 19:42:36 +0000 | [diff] [blame] | 976 | |
Akira Hatanaka | 7de001b | 2012-12-21 22:39:17 +0000 | [diff] [blame] | 977 | def MTHI : MoveToLOHI<"mthi", CPURegs, [HI]>, MTLO_FM<0x11>; |
| 978 | def MTLO : MoveToLOHI<"mtlo", CPURegs, [LO]>, MTLO_FM<0x13>; |
| 979 | def MFHI : MoveFromLOHI<"mfhi", CPURegs, [HI]>, MFLO_FM<0x10>; |
| 980 | def MFLO : MoveFromLOHI<"mflo", CPURegs, [LO]>, MFLO_FM<0x12>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 981 | |
Bruno Cardoso Lopes | f7d66f7 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 982 | /// Sign Ext In Register Instructions. |
Akira Hatanaka | dbf51ee | 2012-12-21 23:21:32 +0000 | [diff] [blame] | 983 | def SEB : SignExtInReg<"seb", i8, CPURegs>, SEB_FM<0x10, 0x20>; |
| 984 | def SEH : SignExtInReg<"seh", i16, CPURegs>, SEB_FM<0x18, 0x20>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 985 | |
Bruno Cardoso Lopes | 65ad452 | 2008-08-08 06:16:31 +0000 | [diff] [blame] | 986 | /// Count Leading |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 987 | def CLZ : CountLeading0<"clz", CPURegsOpnd>, CLO_FM<0x20>; |
| 988 | def CLO : CountLeading1<"clo", CPURegsOpnd>, CLO_FM<0x21>; |
Bruno Cardoso Lopes | 739e441 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 989 | |
Akira Hatanaka | 4d2b0f3 | 2011-12-20 23:47:44 +0000 | [diff] [blame] | 990 | /// Word Swap Bytes Within Halfwords |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 991 | def WSBH : SubwordSwap<"wsbh", CPURegsOpnd>, SEB_FM<2, 0x20>; |
Bruno Cardoso Lopes | 739e441 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 992 | |
Akira Hatanaka | 6a8309e | 2012-12-21 23:03:50 +0000 | [diff] [blame] | 993 | /// No operation. |
Akira Hatanaka | 6c59c9f | 2013-02-06 21:50:15 +0000 | [diff] [blame] | 994 | def NOP : PseudoSE<(outs), (ins), []>, PseudoInstExpansion<(SLL ZERO, ZERO, 0)>; |
Bruno Cardoso Lopes | f7d66f7 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 995 | |
Eric Christopher | 3c999a2 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 996 | // FrameIndexes are legalized when they are operands from load/store |
Bruno Cardoso Lopes | b42abeb | 2007-09-24 20:15:11 +0000 | [diff] [blame] | 997 | // instructions. The same not happens for stack address copies, so an |
| 998 | // add op with mem ComplexPattern is used and the stack address copy |
| 999 | // can be matched. It's similar to Sparc LEA_ADDRi |
Akira Hatanaka | dbf51ee | 2012-12-21 23:21:32 +0000 | [diff] [blame] | 1000 | def LEA_ADDiu : EffectiveAddress<"addiu", CPURegs, mem_ea>, LW_FM<9>; |
Bruno Cardoso Lopes | b42abeb | 2007-09-24 20:15:11 +0000 | [diff] [blame] | 1001 | |
Bruno Cardoso Lopes | 8be7611 | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 1002 | // MADD*/MSUB* |
Akira Hatanaka | f5926fd | 2013-03-30 01:36:35 +0000 | [diff] [blame^] | 1003 | def MADD : MArithR<"madd", 1>, MULT_FM<0x1c, 0>; |
| 1004 | def MADDU : MArithR<"maddu", 1>, MULT_FM<0x1c, 1>; |
| 1005 | def MSUB : MArithR<"msub">, MULT_FM<0x1c, 4>; |
| 1006 | def MSUBU : MArithR<"msubu">, MULT_FM<0x1c, 5>; |
| 1007 | def PseudoMADD : MAddSubPseudo<MADD, MipsMAdd>; |
| 1008 | def PseudoMADDU : MAddSubPseudo<MADDU, MipsMAddu>; |
| 1009 | def PseudoMSUB : MAddSubPseudo<MSUB, MipsMSub>; |
| 1010 | def PseudoMSUBU : MAddSubPseudo<MSUBU, MipsMSubu>; |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 1011 | |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 1012 | def RDHWR : ReadHardware<CPURegs, HWRegsOpnd>, RDHWR_FM; |
Bruno Cardoso Lopes | d979686 | 2011-05-31 02:53:58 +0000 | [diff] [blame] | 1013 | |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 1014 | def EXT : ExtBase<"ext", CPURegsOpnd>, EXT_FM<0>; |
| 1015 | def INS : InsBase<"ins", CPURegsOpnd>, EXT_FM<4>; |
Akira Hatanaka | bb15e11 | 2011-08-17 02:05:42 +0000 | [diff] [blame] | 1016 | |
Akira Hatanaka | a8215f4 | 2012-12-21 22:33:43 +0000 | [diff] [blame] | 1017 | /// Move Control Registers From/To CPU Registers |
Jack Carter | e72fac6 | 2013-01-18 20:15:06 +0000 | [diff] [blame] | 1018 | def MFC0_3OP : MFC3OP<(outs CPURegsOpnd:$rt), |
| 1019 | (ins CPURegsOpnd:$rd, uimm16:$sel), |
Akira Hatanaka | 5f560bb | 2013-01-04 19:13:49 +0000 | [diff] [blame] | 1020 | "mfc0\t$rt, $rd, $sel">, MFC3OP_FM<0x10, 0>; |
Akira Hatanaka | a8215f4 | 2012-12-21 22:33:43 +0000 | [diff] [blame] | 1021 | |
Jack Carter | e72fac6 | 2013-01-18 20:15:06 +0000 | [diff] [blame] | 1022 | def MTC0_3OP : MFC3OP<(outs CPURegsOpnd:$rd, uimm16:$sel), |
| 1023 | (ins CPURegsOpnd:$rt), |
Akira Hatanaka | 5f560bb | 2013-01-04 19:13:49 +0000 | [diff] [blame] | 1024 | "mtc0\t$rt, $rd, $sel">, MFC3OP_FM<0x10, 4>; |
Akira Hatanaka | a8215f4 | 2012-12-21 22:33:43 +0000 | [diff] [blame] | 1025 | |
Jack Carter | e72fac6 | 2013-01-18 20:15:06 +0000 | [diff] [blame] | 1026 | def MFC2_3OP : MFC3OP<(outs CPURegsOpnd:$rt), |
| 1027 | (ins CPURegsOpnd:$rd, uimm16:$sel), |
Akira Hatanaka | 5f560bb | 2013-01-04 19:13:49 +0000 | [diff] [blame] | 1028 | "mfc2\t$rt, $rd, $sel">, MFC3OP_FM<0x12, 0>; |
Akira Hatanaka | a8215f4 | 2012-12-21 22:33:43 +0000 | [diff] [blame] | 1029 | |
Jack Carter | e72fac6 | 2013-01-18 20:15:06 +0000 | [diff] [blame] | 1030 | def MTC2_3OP : MFC3OP<(outs CPURegsOpnd:$rd, uimm16:$sel), |
| 1031 | (ins CPURegsOpnd:$rt), |
Akira Hatanaka | 5f560bb | 2013-01-04 19:13:49 +0000 | [diff] [blame] | 1032 | "mtc2\t$rt, $rd, $sel">, MFC3OP_FM<0x12, 4>; |
Akira Hatanaka | a8215f4 | 2012-12-21 22:33:43 +0000 | [diff] [blame] | 1033 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 1034 | //===----------------------------------------------------------------------===// |
Jack Carter | 04376eb | 2012-09-07 01:42:38 +0000 | [diff] [blame] | 1035 | // Instruction aliases |
| 1036 | //===----------------------------------------------------------------------===// |
Jack Carter | 37ef65b | 2013-02-05 08:32:10 +0000 | [diff] [blame] | 1037 | def : InstAlias<"move $dst, $src", |
| 1038 | (ADDu CPURegsOpnd:$dst, CPURegsOpnd:$src,ZERO), 1>, |
| 1039 | Requires<[NotMips64]>; |
| 1040 | def : InstAlias<"move $dst, $src", |
Akira Hatanaka | 1ae08e0 | 2013-03-04 22:25:01 +0000 | [diff] [blame] | 1041 | (OR CPURegsOpnd:$dst, CPURegsOpnd:$src,ZERO), 1>, |
Jack Carter | 37ef65b | 2013-02-05 08:32:10 +0000 | [diff] [blame] | 1042 | Requires<[NotMips64]>; |
| 1043 | def : InstAlias<"bal $offset", (BGEZAL RA, brtarget:$offset), 1>; |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 1044 | def : InstAlias<"addu $rs, $rt, $imm", |
Jack Carter | 37ef65b | 2013-02-05 08:32:10 +0000 | [diff] [blame] | 1045 | (ADDiu CPURegsOpnd:$rs, CPURegsOpnd:$rt, simm16:$imm), 0>; |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 1046 | def : InstAlias<"add $rs, $rt, $imm", |
Jack Carter | 37ef65b | 2013-02-05 08:32:10 +0000 | [diff] [blame] | 1047 | (ADDi CPURegsOpnd:$rs, CPURegsOpnd:$rt, simm16:$imm), 0>; |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 1048 | def : InstAlias<"and $rs, $rt, $imm", |
Jack Carter | 37ef65b | 2013-02-05 08:32:10 +0000 | [diff] [blame] | 1049 | (ANDi CPURegsOpnd:$rs, CPURegsOpnd:$rt, simm16:$imm), 0>; |
| 1050 | def : InstAlias<"j $rs", (JR CPURegs:$rs), 0>, |
| 1051 | Requires<[NotMips64]>; |
Akira Hatanaka | 0c66403 | 2013-02-07 19:48:00 +0000 | [diff] [blame] | 1052 | def : InstAlias<"jalr $rs", (JALR RA, CPURegs:$rs)>, Requires<[NotMips64]>; |
Jack Carter | 94fcfaf | 2013-03-28 23:02:21 +0000 | [diff] [blame] | 1053 | def : InstAlias<"jal $rs", (JALR RA, CPURegs:$rs), 0>, Requires<[NotMips64]>; |
| 1054 | def : InstAlias<"jal $rd,$rs", (JALR CPURegs:$rd, CPURegs:$rs), 0>, |
| 1055 | Requires<[NotMips64]>; |
Jack Carter | 37ef65b | 2013-02-05 08:32:10 +0000 | [diff] [blame] | 1056 | def : InstAlias<"not $rt, $rs", |
| 1057 | (NOR CPURegsOpnd:$rt, CPURegsOpnd:$rs, ZERO), 1>; |
| 1058 | def : InstAlias<"neg $rt, $rs", |
| 1059 | (SUB CPURegsOpnd:$rt, ZERO, CPURegsOpnd:$rs), 1>; |
| 1060 | def : InstAlias<"negu $rt, $rs", |
| 1061 | (SUBu CPURegsOpnd:$rt, ZERO, CPURegsOpnd:$rs), 1>; |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 1062 | def : InstAlias<"slt $rs, $rt, $imm", |
Jack Carter | 37ef65b | 2013-02-05 08:32:10 +0000 | [diff] [blame] | 1063 | (SLTi CPURegsOpnd:$rs, CPURegs:$rt, simm16:$imm), 0>; |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 1064 | def : InstAlias<"xor $rs, $rt, $imm", |
Jack Carter | 37ef65b | 2013-02-05 08:32:10 +0000 | [diff] [blame] | 1065 | (XORi CPURegsOpnd:$rs, CPURegsOpnd:$rt, simm16:$imm), 0>, |
| 1066 | Requires<[NotMips64]>; |
Jack Carter | af7da5c | 2013-03-28 23:45:13 +0000 | [diff] [blame] | 1067 | def : InstAlias<"or $rs, $rt, $imm", |
| 1068 | (ORi CPURegsOpnd:$rs, CPURegsOpnd:$rt, simm16:$imm), 0>, |
| 1069 | Requires<[NotMips64]>; |
Jack Carter | 37ef65b | 2013-02-05 08:32:10 +0000 | [diff] [blame] | 1070 | def : InstAlias<"nop", (SLL ZERO, ZERO, 0), 1>; |
| 1071 | def : InstAlias<"mfc0 $rt, $rd", |
| 1072 | (MFC0_3OP CPURegsOpnd:$rt, CPURegsOpnd:$rd, 0), 0>; |
| 1073 | def : InstAlias<"mtc0 $rt, $rd", |
| 1074 | (MTC0_3OP CPURegsOpnd:$rd, 0, CPURegsOpnd:$rt), 0>; |
| 1075 | def : InstAlias<"mfc2 $rt, $rd", |
| 1076 | (MFC2_3OP CPURegsOpnd:$rt, CPURegsOpnd:$rd, 0), 0>; |
| 1077 | def : InstAlias<"mtc2 $rt, $rd", |
| 1078 | (MTC2_3OP CPURegsOpnd:$rd, 0, CPURegsOpnd:$rt), 0>; |
Jack Carter | 04376eb | 2012-09-07 01:42:38 +0000 | [diff] [blame] | 1079 | |
| 1080 | //===----------------------------------------------------------------------===// |
Akira Hatanaka | a8215f4 | 2012-12-21 22:33:43 +0000 | [diff] [blame] | 1081 | // Assembler Pseudo Instructions |
| 1082 | //===----------------------------------------------------------------------===// |
| 1083 | |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 1084 | class LoadImm32< string instr_asm, Operand Od, RegisterOperand RO> : |
| 1085 | MipsAsmPseudoInst<(outs RO:$rt), (ins Od:$imm32), |
Akira Hatanaka | a8215f4 | 2012-12-21 22:33:43 +0000 | [diff] [blame] | 1086 | !strconcat(instr_asm, "\t$rt, $imm32")> ; |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 1087 | def LoadImm32Reg : LoadImm32<"li", shamt,CPURegsOpnd>; |
Akira Hatanaka | a8215f4 | 2012-12-21 22:33:43 +0000 | [diff] [blame] | 1088 | |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 1089 | class LoadAddress<string instr_asm, Operand MemOpnd, RegisterOperand RO> : |
| 1090 | MipsAsmPseudoInst<(outs RO:$rt), (ins MemOpnd:$addr), |
Akira Hatanaka | a8215f4 | 2012-12-21 22:33:43 +0000 | [diff] [blame] | 1091 | !strconcat(instr_asm, "\t$rt, $addr")> ; |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 1092 | def LoadAddr32Reg : LoadAddress<"la", mem, CPURegsOpnd>; |
Akira Hatanaka | a8215f4 | 2012-12-21 22:33:43 +0000 | [diff] [blame] | 1093 | |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 1094 | class LoadAddressImm<string instr_asm, Operand Od, RegisterOperand RO> : |
| 1095 | MipsAsmPseudoInst<(outs RO:$rt), (ins Od:$imm32), |
Akira Hatanaka | a8215f4 | 2012-12-21 22:33:43 +0000 | [diff] [blame] | 1096 | !strconcat(instr_asm, "\t$rt, $imm32")> ; |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 1097 | def LoadAddr32Imm : LoadAddressImm<"la", shamt,CPURegsOpnd>; |
Akira Hatanaka | a8215f4 | 2012-12-21 22:33:43 +0000 | [diff] [blame] | 1098 | |
| 1099 | |
| 1100 | |
| 1101 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 1102 | // Arbitrary patterns that map to one or more instructions |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 1103 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 1104 | |
| 1105 | // Small immediates |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1106 | def : MipsPat<(i32 immSExt16:$in), |
| 1107 | (ADDiu ZERO, imm:$in)>; |
| 1108 | def : MipsPat<(i32 immZExt16:$in), |
| 1109 | (ORi ZERO, imm:$in)>; |
| 1110 | def : MipsPat<(i32 immLow16Zero:$in), |
| 1111 | (LUi (HI16 imm:$in))>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 1112 | |
| 1113 | // Arbitrary immediates |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1114 | def : MipsPat<(i32 imm:$imm), |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 1115 | (ORi (LUi (HI16 imm:$imm)), (LO16 imm:$imm))>; |
| 1116 | |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1117 | // Carry MipsPatterns |
| 1118 | def : MipsPat<(subc CPURegs:$lhs, CPURegs:$rhs), |
| 1119 | (SUBu CPURegs:$lhs, CPURegs:$rhs)>; |
| 1120 | def : MipsPat<(addc CPURegs:$lhs, CPURegs:$rhs), |
| 1121 | (ADDu CPURegs:$lhs, CPURegs:$rhs)>; |
| 1122 | def : MipsPat<(addc CPURegs:$src, immSExt16:$imm), |
| 1123 | (ADDiu CPURegs:$src, imm:$imm)>; |
Bruno Cardoso Lopes | 07cec75 | 2008-06-06 00:58:26 +0000 | [diff] [blame] | 1124 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 1125 | // Call |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1126 | def : MipsPat<(MipsJmpLink (i32 tglobaladdr:$dst)), |
| 1127 | (JAL tglobaladdr:$dst)>; |
| 1128 | def : MipsPat<(MipsJmpLink (i32 texternalsym:$dst)), |
| 1129 | (JAL texternalsym:$dst)>; |
| 1130 | //def : MipsPat<(MipsJmpLink CPURegs:$dst), |
| 1131 | // (JALR CPURegs:$dst)>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 1132 | |
Akira Hatanaka | e050902 | 2012-10-19 21:30:15 +0000 | [diff] [blame] | 1133 | // Tail call |
| 1134 | def : MipsPat<(MipsTailCall (iPTR tglobaladdr:$dst)), |
| 1135 | (TAILCALL tglobaladdr:$dst)>; |
| 1136 | def : MipsPat<(MipsTailCall (iPTR texternalsym:$dst)), |
| 1137 | (TAILCALL texternalsym:$dst)>; |
Bruno Cardoso Lopes | 92e87f2 | 2008-07-23 16:01:50 +0000 | [diff] [blame] | 1138 | // hi/lo relocs |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1139 | def : MipsPat<(MipsHi tglobaladdr:$in), (LUi tglobaladdr:$in)>; |
| 1140 | def : MipsPat<(MipsHi tblockaddress:$in), (LUi tblockaddress:$in)>; |
| 1141 | def : MipsPat<(MipsHi tjumptable:$in), (LUi tjumptable:$in)>; |
| 1142 | def : MipsPat<(MipsHi tconstpool:$in), (LUi tconstpool:$in)>; |
| 1143 | def : MipsPat<(MipsHi tglobaltlsaddr:$in), (LUi tglobaltlsaddr:$in)>; |
Akira Hatanaka | f09a037 | 2012-11-21 20:40:38 +0000 | [diff] [blame] | 1144 | def : MipsPat<(MipsHi texternalsym:$in), (LUi texternalsym:$in)>; |
Akira Hatanaka | 74c7634 | 2011-11-16 22:39:56 +0000 | [diff] [blame] | 1145 | |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1146 | def : MipsPat<(MipsLo tglobaladdr:$in), (ADDiu ZERO, tglobaladdr:$in)>; |
| 1147 | def : MipsPat<(MipsLo tblockaddress:$in), (ADDiu ZERO, tblockaddress:$in)>; |
| 1148 | def : MipsPat<(MipsLo tjumptable:$in), (ADDiu ZERO, tjumptable:$in)>; |
| 1149 | def : MipsPat<(MipsLo tconstpool:$in), (ADDiu ZERO, tconstpool:$in)>; |
| 1150 | def : MipsPat<(MipsLo tglobaltlsaddr:$in), (ADDiu ZERO, tglobaltlsaddr:$in)>; |
Akira Hatanaka | f09a037 | 2012-11-21 20:40:38 +0000 | [diff] [blame] | 1151 | def : MipsPat<(MipsLo texternalsym:$in), (ADDiu ZERO, texternalsym:$in)>; |
Akira Hatanaka | 74c7634 | 2011-11-16 22:39:56 +0000 | [diff] [blame] | 1152 | |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1153 | def : MipsPat<(add CPURegs:$hi, (MipsLo tglobaladdr:$lo)), |
| 1154 | (ADDiu CPURegs:$hi, tglobaladdr:$lo)>; |
| 1155 | def : MipsPat<(add CPURegs:$hi, (MipsLo tblockaddress:$lo)), |
| 1156 | (ADDiu CPURegs:$hi, tblockaddress:$lo)>; |
| 1157 | def : MipsPat<(add CPURegs:$hi, (MipsLo tjumptable:$lo)), |
| 1158 | (ADDiu CPURegs:$hi, tjumptable:$lo)>; |
| 1159 | def : MipsPat<(add CPURegs:$hi, (MipsLo tconstpool:$lo)), |
| 1160 | (ADDiu CPURegs:$hi, tconstpool:$lo)>; |
| 1161 | def : MipsPat<(add CPURegs:$hi, (MipsLo tglobaltlsaddr:$lo)), |
| 1162 | (ADDiu CPURegs:$hi, tglobaltlsaddr:$lo)>; |
Bruno Cardoso Lopes | 92e87f2 | 2008-07-23 16:01:50 +0000 | [diff] [blame] | 1163 | |
| 1164 | // gp_rel relocs |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1165 | def : MipsPat<(add CPURegs:$gp, (MipsGPRel tglobaladdr:$in)), |
| 1166 | (ADDiu CPURegs:$gp, tglobaladdr:$in)>; |
| 1167 | def : MipsPat<(add CPURegs:$gp, (MipsGPRel tconstpool:$in)), |
| 1168 | (ADDiu CPURegs:$gp, tconstpool:$in)>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 1169 | |
Akira Hatanaka | 342837d | 2011-05-28 01:07:07 +0000 | [diff] [blame] | 1170 | // wrapper_pic |
Akira Hatanaka | 648f00c | 2012-02-24 22:34:47 +0000 | [diff] [blame] | 1171 | class WrapperPat<SDNode node, Instruction ADDiuOp, RegisterClass RC>: |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1172 | MipsPat<(MipsWrapper RC:$gp, node:$in), |
| 1173 | (ADDiuOp RC:$gp, node:$in)>; |
Akira Hatanaka | 342837d | 2011-05-28 01:07:07 +0000 | [diff] [blame] | 1174 | |
Akira Hatanaka | 648f00c | 2012-02-24 22:34:47 +0000 | [diff] [blame] | 1175 | def : WrapperPat<tglobaladdr, ADDiu, CPURegs>; |
| 1176 | def : WrapperPat<tconstpool, ADDiu, CPURegs>; |
| 1177 | def : WrapperPat<texternalsym, ADDiu, CPURegs>; |
| 1178 | def : WrapperPat<tblockaddress, ADDiu, CPURegs>; |
| 1179 | def : WrapperPat<tjumptable, ADDiu, CPURegs>; |
| 1180 | def : WrapperPat<tglobaltlsaddr, ADDiu, CPURegs>; |
Akira Hatanaka | 342837d | 2011-05-28 01:07:07 +0000 | [diff] [blame] | 1181 | |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 1182 | // Mips does not have "not", so we expand our way |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1183 | def : MipsPat<(not CPURegs:$in), |
Jack Carter | ec3199f | 2013-01-12 01:03:14 +0000 | [diff] [blame] | 1184 | (NOR CPURegsOpnd:$in, ZERO)>; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 1185 | |
Akira Hatanaka | ab05b6c | 2011-12-20 22:33:53 +0000 | [diff] [blame] | 1186 | // extended loads |
Akira Hatanaka | 249330e | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 1187 | let Predicates = [NotN64, HasStdEnc] in { |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1188 | def : MipsPat<(i32 (extloadi1 addr:$src)), (LBu addr:$src)>; |
| 1189 | def : MipsPat<(i32 (extloadi8 addr:$src)), (LBu addr:$src)>; |
Akira Hatanaka | 5a7dd43 | 2012-09-15 01:52:08 +0000 | [diff] [blame] | 1190 | def : MipsPat<(i32 (extloadi16 addr:$src)), (LHu addr:$src)>; |
Akira Hatanaka | ab05b6c | 2011-12-20 22:33:53 +0000 | [diff] [blame] | 1191 | } |
Akira Hatanaka | 249330e | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 1192 | let Predicates = [IsN64, HasStdEnc] in { |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1193 | def : MipsPat<(i32 (extloadi1 addr:$src)), (LBu_P8 addr:$src)>; |
| 1194 | def : MipsPat<(i32 (extloadi8 addr:$src)), (LBu_P8 addr:$src)>; |
Akira Hatanaka | 5a7dd43 | 2012-09-15 01:52:08 +0000 | [diff] [blame] | 1195 | def : MipsPat<(i32 (extloadi16 addr:$src)), (LHu_P8 addr:$src)>; |
Akira Hatanaka | ab05b6c | 2011-12-20 22:33:53 +0000 | [diff] [blame] | 1196 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 1197 | |
Bruno Cardoso Lopes | 07cec75 | 2008-06-06 00:58:26 +0000 | [diff] [blame] | 1198 | // peepholes |
Akira Hatanaka | 249330e | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 1199 | let Predicates = [NotN64, HasStdEnc] in { |
Akira Hatanaka | 5a7dd43 | 2012-09-15 01:52:08 +0000 | [diff] [blame] | 1200 | def : MipsPat<(store (i32 0), addr:$dst), (SW ZERO, addr:$dst)>; |
Akira Hatanaka | c7541c4 | 2011-12-21 00:31:10 +0000 | [diff] [blame] | 1201 | } |
Akira Hatanaka | 249330e | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 1202 | let Predicates = [IsN64, HasStdEnc] in { |
Akira Hatanaka | 5a7dd43 | 2012-09-15 01:52:08 +0000 | [diff] [blame] | 1203 | def : MipsPat<(store (i32 0), addr:$dst), (SW_P8 ZERO, addr:$dst)>; |
Akira Hatanaka | c7541c4 | 2011-12-21 00:31:10 +0000 | [diff] [blame] | 1204 | } |
Bruno Cardoso Lopes | c7db561 | 2007-11-05 03:02:32 +0000 | [diff] [blame] | 1205 | |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 1206 | // brcond patterns |
Akira Hatanaka | 06f8231 | 2011-10-11 19:09:09 +0000 | [diff] [blame] | 1207 | multiclass BrcondPats<RegisterClass RC, Instruction BEQOp, Instruction BNEOp, |
| 1208 | Instruction SLTOp, Instruction SLTuOp, Instruction SLTiOp, |
| 1209 | Instruction SLTiuOp, Register ZEROReg> { |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1210 | def : MipsPat<(brcond (i32 (setne RC:$lhs, 0)), bb:$dst), |
| 1211 | (BNEOp RC:$lhs, ZEROReg, bb:$dst)>; |
| 1212 | def : MipsPat<(brcond (i32 (seteq RC:$lhs, 0)), bb:$dst), |
| 1213 | (BEQOp RC:$lhs, ZEROReg, bb:$dst)>; |
Bruno Cardoso Lopes | 332a3d2 | 2007-07-11 22:47:02 +0000 | [diff] [blame] | 1214 | |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1215 | def : MipsPat<(brcond (i32 (setge RC:$lhs, RC:$rhs)), bb:$dst), |
| 1216 | (BEQ (SLTOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>; |
| 1217 | def : MipsPat<(brcond (i32 (setuge RC:$lhs, RC:$rhs)), bb:$dst), |
| 1218 | (BEQ (SLTuOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>; |
| 1219 | def : MipsPat<(brcond (i32 (setge RC:$lhs, immSExt16:$rhs)), bb:$dst), |
| 1220 | (BEQ (SLTiOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>; |
| 1221 | def : MipsPat<(brcond (i32 (setuge RC:$lhs, immSExt16:$rhs)), bb:$dst), |
| 1222 | (BEQ (SLTiuOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>; |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 1223 | |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1224 | def : MipsPat<(brcond (i32 (setle RC:$lhs, RC:$rhs)), bb:$dst), |
| 1225 | (BEQ (SLTOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>; |
| 1226 | def : MipsPat<(brcond (i32 (setule RC:$lhs, RC:$rhs)), bb:$dst), |
| 1227 | (BEQ (SLTuOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>; |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 1228 | |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1229 | def : MipsPat<(brcond RC:$cond, bb:$dst), |
| 1230 | (BNEOp RC:$cond, ZEROReg, bb:$dst)>; |
Akira Hatanaka | 06f8231 | 2011-10-11 19:09:09 +0000 | [diff] [blame] | 1231 | } |
| 1232 | |
| 1233 | defm : BrcondPats<CPURegs, BEQ, BNE, SLT, SLTu, SLTi, SLTiu, ZERO>; |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 1234 | |
Bruno Cardoso Lopes | 739e441 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 1235 | // setcc patterns |
Akira Hatanaka | 395d76c | 2011-10-11 21:40:01 +0000 | [diff] [blame] | 1236 | multiclass SeteqPats<RegisterClass RC, Instruction SLTiuOp, Instruction XOROp, |
| 1237 | Instruction SLTuOp, Register ZEROReg> { |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1238 | def : MipsPat<(seteq RC:$lhs, RC:$rhs), |
| 1239 | (SLTiuOp (XOROp RC:$lhs, RC:$rhs), 1)>; |
| 1240 | def : MipsPat<(setne RC:$lhs, RC:$rhs), |
| 1241 | (SLTuOp ZEROReg, (XOROp RC:$lhs, RC:$rhs))>; |
Akira Hatanaka | 395d76c | 2011-10-11 21:40:01 +0000 | [diff] [blame] | 1242 | } |
Bruno Cardoso Lopes | 739e441 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 1243 | |
Akira Hatanaka | 395d76c | 2011-10-11 21:40:01 +0000 | [diff] [blame] | 1244 | multiclass SetlePats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> { |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1245 | def : MipsPat<(setle RC:$lhs, RC:$rhs), |
| 1246 | (XORi (SLTOp RC:$rhs, RC:$lhs), 1)>; |
| 1247 | def : MipsPat<(setule RC:$lhs, RC:$rhs), |
| 1248 | (XORi (SLTuOp RC:$rhs, RC:$lhs), 1)>; |
Akira Hatanaka | 395d76c | 2011-10-11 21:40:01 +0000 | [diff] [blame] | 1249 | } |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 1250 | |
Akira Hatanaka | 395d76c | 2011-10-11 21:40:01 +0000 | [diff] [blame] | 1251 | multiclass SetgtPats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> { |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1252 | def : MipsPat<(setgt RC:$lhs, RC:$rhs), |
| 1253 | (SLTOp RC:$rhs, RC:$lhs)>; |
| 1254 | def : MipsPat<(setugt RC:$lhs, RC:$rhs), |
| 1255 | (SLTuOp RC:$rhs, RC:$lhs)>; |
Akira Hatanaka | 395d76c | 2011-10-11 21:40:01 +0000 | [diff] [blame] | 1256 | } |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 1257 | |
Akira Hatanaka | 395d76c | 2011-10-11 21:40:01 +0000 | [diff] [blame] | 1258 | multiclass SetgePats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> { |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1259 | def : MipsPat<(setge RC:$lhs, RC:$rhs), |
| 1260 | (XORi (SLTOp RC:$lhs, RC:$rhs), 1)>; |
| 1261 | def : MipsPat<(setuge RC:$lhs, RC:$rhs), |
| 1262 | (XORi (SLTuOp RC:$lhs, RC:$rhs), 1)>; |
Akira Hatanaka | 395d76c | 2011-10-11 21:40:01 +0000 | [diff] [blame] | 1263 | } |
Bruno Cardoso Lopes | 9710536 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 1264 | |
Akira Hatanaka | 395d76c | 2011-10-11 21:40:01 +0000 | [diff] [blame] | 1265 | multiclass SetgeImmPats<RegisterClass RC, Instruction SLTiOp, |
| 1266 | Instruction SLTiuOp> { |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1267 | def : MipsPat<(setge RC:$lhs, immSExt16:$rhs), |
| 1268 | (XORi (SLTiOp RC:$lhs, immSExt16:$rhs), 1)>; |
| 1269 | def : MipsPat<(setuge RC:$lhs, immSExt16:$rhs), |
| 1270 | (XORi (SLTiuOp RC:$lhs, immSExt16:$rhs), 1)>; |
Akira Hatanaka | 395d76c | 2011-10-11 21:40:01 +0000 | [diff] [blame] | 1271 | } |
| 1272 | |
| 1273 | defm : SeteqPats<CPURegs, SLTiu, XOR, SLTu, ZERO>; |
| 1274 | defm : SetlePats<CPURegs, SLT, SLTu>; |
| 1275 | defm : SetgtPats<CPURegs, SLT, SLTu>; |
| 1276 | defm : SetgePats<CPURegs, SLT, SLTu>; |
| 1277 | defm : SetgeImmPats<CPURegs, SLTi, SLTiu>; |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 1278 | |
Akira Hatanaka | 4d2b0f3 | 2011-12-20 23:47:44 +0000 | [diff] [blame] | 1279 | // bswap pattern |
Akira Hatanaka | 1418045 | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 1280 | def : MipsPat<(bswap CPURegs:$rt), (ROTR (WSBH CPURegs:$rt), 16)>; |
Akira Hatanaka | 4d2b0f3 | 2011-12-20 23:47:44 +0000 | [diff] [blame] | 1281 | |
Akira Hatanaka | f5926fd | 2013-03-30 01:36:35 +0000 | [diff] [blame^] | 1282 | // mflo/hi patterns. |
| 1283 | def : MipsPat<(i32 (ExtractLOHI ACRegs:$ac, imm:$lohi_idx)), |
| 1284 | (EXTRACT_SUBREG ACRegs:$ac, imm:$lohi_idx)>; |
| 1285 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 1286 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 1287 | // Floating Point Support |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 1288 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 1289 | |
| 1290 | include "MipsInstrFPU.td" |
Akira Hatanaka | 9593484 | 2011-09-24 01:34:44 +0000 | [diff] [blame] | 1291 | include "Mips64InstrInfo.td" |
Akira Hatanaka | 8ae330a | 2011-10-17 18:53:29 +0000 | [diff] [blame] | 1292 | include "MipsCondMov.td" |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 1293 | |
Akira Hatanaka | e10d972 | 2012-05-08 19:08:58 +0000 | [diff] [blame] | 1294 | // |
| 1295 | // Mips16 |
| 1296 | |
| 1297 | include "Mips16InstrFormats.td" |
Akira Hatanaka | 4a5a894 | 2012-05-24 18:32:33 +0000 | [diff] [blame] | 1298 | include "Mips16InstrInfo.td" |
Akira Hatanaka | 7509ec1 | 2012-09-27 01:50:59 +0000 | [diff] [blame] | 1299 | |
| 1300 | // DSP |
| 1301 | include "MipsDSPInstrFormats.td" |
| 1302 | include "MipsDSPInstrInfo.td" |
| 1303 | |