blob: 10ae75e19d99cce565e1e737903c1bfc07b005b5 [file] [log] [blame]
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001/*
2 * ALSA SoC McASP Audio Layer for TI DAVINCI processor
3 *
4 * Multi-channel Audio Serial Port Driver
5 *
6 * Author: Nirmal Pandey <n-pandey@ti.com>,
7 * Suresh Rajashekara <suresh.r@ti.com>
8 * Steve Chen <schen@.mvista.com>
9 *
10 * Copyright: (C) 2009 MontaVista Software, Inc., <source@mvista.com>
11 * Copyright: (C) 2009 Texas Instruments, India
12 *
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License version 2 as
15 * published by the Free Software Foundation.
16 */
17
18#include <linux/init.h>
19#include <linux/module.h>
20#include <linux/device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040022#include <linux/delay.h>
23#include <linux/io.h>
Peter Ujfalusiae726e92013-11-14 11:35:35 +020024#include <linux/clk.h>
Hebbar, Gururaja10884342012-08-08 20:40:32 +053025#include <linux/pm_runtime.h>
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +053026#include <linux/of.h>
27#include <linux/of_platform.h>
28#include <linux/of_device.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040029
Daniel Mack64792852014-03-27 11:27:40 +010030#include <sound/asoundef.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040031#include <sound/core.h>
32#include <sound/pcm.h>
33#include <sound/pcm_params.h>
34#include <sound/initval.h>
35#include <sound/soc.h>
Peter Ujfalusi453c4992013-11-14 11:35:34 +020036#include <sound/dmaengine_pcm.h>
Jyri Sarha87c19362014-05-26 11:51:14 +030037#include <sound/omap-pcm.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040038
39#include "davinci-pcm.h"
Peter Ujfalusif3f9cfa2014-07-16 15:12:04 +030040#include "edma-pcm.h"
Chaithrika U Sb67f4482009-06-05 06:28:40 -040041#include "davinci-mcasp.h"
42
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +030043#define MCASP_MAX_AFIFO_DEPTH 64
44
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +030045static u32 context_regs[] = {
46 DAVINCI_MCASP_TXFMCTL_REG,
47 DAVINCI_MCASP_RXFMCTL_REG,
48 DAVINCI_MCASP_TXFMT_REG,
49 DAVINCI_MCASP_RXFMT_REG,
50 DAVINCI_MCASP_ACLKXCTL_REG,
51 DAVINCI_MCASP_ACLKRCTL_REG,
Peter Ujfalusif114ce62014-10-01 16:02:12 +030052 DAVINCI_MCASP_AHCLKXCTL_REG,
53 DAVINCI_MCASP_AHCLKRCTL_REG,
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +030054 DAVINCI_MCASP_PDIR_REG,
Peter Ujfalusif114ce62014-10-01 16:02:12 +030055 DAVINCI_MCASP_RXMASK_REG,
56 DAVINCI_MCASP_TXMASK_REG,
57 DAVINCI_MCASP_RXTDM_REG,
58 DAVINCI_MCASP_TXTDM_REG,
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +030059};
60
Peter Ujfalusi790bb942014-02-03 14:51:52 +020061struct davinci_mcasp_context {
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +030062 u32 config_regs[ARRAY_SIZE(context_regs)];
Peter Ujfalusif114ce62014-10-01 16:02:12 +030063 u32 afifo_regs[2]; /* for read/write fifo control registers */
64 u32 *xrsr_regs; /* for serializer configuration */
Peter Ujfalusi790bb942014-02-03 14:51:52 +020065};
66
Peter Ujfalusi70091a32013-11-14 11:35:29 +020067struct davinci_mcasp {
Peter Ujfalusi21400a72013-11-14 11:35:26 +020068 struct davinci_pcm_dma_params dma_params[2];
Peter Ujfalusi453c4992013-11-14 11:35:34 +020069 struct snd_dmaengine_dai_dma_data dma_data[2];
Peter Ujfalusi21400a72013-11-14 11:35:26 +020070 void __iomem *base;
Peter Ujfalusi487dce82013-11-14 11:35:31 +020071 u32 fifo_base;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020072 struct device *dev;
73
74 /* McASP specific data */
75 int tdm_slots;
76 u8 op_mode;
77 u8 num_serializer;
78 u8 *serial_dir;
79 u8 version;
Daniel Mack82675252014-07-16 14:04:41 +020080 u8 bclk_div;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020081 u16 bclk_lrclk_ratio;
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +020082 int streams;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020083
Jyri Sarhaab8b14b2014-01-27 17:37:52 +020084 int sysclk_freq;
85 bool bclk_master;
86
Peter Ujfalusi21400a72013-11-14 11:35:26 +020087 /* McASP FIFO related */
88 u8 txnumevt;
89 u8 rxnumevt;
90
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +020091 bool dat_port;
92
Peter Ujfalusi11277832014-11-10 12:32:16 +020093 /* Used for comstraint setting on the second stream */
94 u32 channels;
95
Peter Ujfalusi21400a72013-11-14 11:35:26 +020096#ifdef CONFIG_PM_SLEEP
Peter Ujfalusi790bb942014-02-03 14:51:52 +020097 struct davinci_mcasp_context context;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020098#endif
99};
100
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200101static inline void mcasp_set_bits(struct davinci_mcasp *mcasp, u32 offset,
102 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400103{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200104 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400105 __raw_writel(__raw_readl(reg) | val, reg);
106}
107
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200108static inline void mcasp_clr_bits(struct davinci_mcasp *mcasp, u32 offset,
109 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400110{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200111 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400112 __raw_writel((__raw_readl(reg) & ~(val)), reg);
113}
114
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200115static inline void mcasp_mod_bits(struct davinci_mcasp *mcasp, u32 offset,
116 u32 val, u32 mask)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400117{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200118 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400119 __raw_writel((__raw_readl(reg) & ~mask) | val, reg);
120}
121
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200122static inline void mcasp_set_reg(struct davinci_mcasp *mcasp, u32 offset,
123 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400124{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200125 __raw_writel(val, mcasp->base + offset);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400126}
127
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200128static inline u32 mcasp_get_reg(struct davinci_mcasp *mcasp, u32 offset)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400129{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200130 return (u32)__raw_readl(mcasp->base + offset);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400131}
132
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200133static void mcasp_set_ctl_reg(struct davinci_mcasp *mcasp, u32 ctl_reg, u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400134{
135 int i = 0;
136
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200137 mcasp_set_bits(mcasp, ctl_reg, val);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400138
139 /* programming GBLCTL needs to read back from GBLCTL and verfiy */
140 /* loop count is to avoid the lock-up */
141 for (i = 0; i < 1000; i++) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200142 if ((mcasp_get_reg(mcasp, ctl_reg) & val) == val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400143 break;
144 }
145
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200146 if (i == 1000 && ((mcasp_get_reg(mcasp, ctl_reg) & val) != val))
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400147 printk(KERN_ERR "GBLCTL write error\n");
148}
149
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200150static bool mcasp_is_synchronous(struct davinci_mcasp *mcasp)
151{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200152 u32 rxfmctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
153 u32 aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200154
155 return !(aclkxctl & TX_ASYNC) && rxfmctl & AFSRE;
156}
157
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200158static void mcasp_start_rx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400159{
Peter Ujfalusibb372af2014-10-29 13:55:47 +0200160 if (mcasp->rxnumevt) { /* enable FIFO */
161 u32 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
162
163 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
164 mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
165 }
166
Peter Ujfalusi44982732014-10-29 13:55:45 +0200167 /* Start clocks */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200168 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);
169 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200170 /*
171 * When ASYNC == 0 the transmit and receive sections operate
172 * synchronously from the transmit clock and frame sync. We need to make
173 * sure that the TX signlas are enabled when starting reception.
174 */
175 if (mcasp_is_synchronous(mcasp)) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200176 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
177 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200178 }
179
Peter Ujfalusi44982732014-10-29 13:55:45 +0200180 /* Activate serializer(s) */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200181 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);
Peter Ujfalusi44982732014-10-29 13:55:45 +0200182 /* Release RX state machine */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200183 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
Peter Ujfalusi44982732014-10-29 13:55:45 +0200184 /* Release Frame Sync generator */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200185 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200186 if (mcasp_is_synchronous(mcasp))
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200187 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400188}
189
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200190static void mcasp_start_tx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400191{
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400192 u32 cnt;
193
Peter Ujfalusibb372af2014-10-29 13:55:47 +0200194 if (mcasp->txnumevt) { /* enable FIFO */
195 u32 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
196
197 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
198 mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
199 }
200
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200201 /* Start clocks */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200202 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
203 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200204 /* Activate serializer(s) */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200205 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400206
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200207 /* wait for XDATA to be cleared */
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400208 cnt = 0;
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200209 while (!(mcasp_get_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG) &
210 ~XRDATA) && (cnt < 100000))
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400211 cnt++;
212
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200213 /* Release TX state machine */
214 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);
215 /* Release Frame Sync generator */
216 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400217}
218
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200219static void davinci_mcasp_start(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400220{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200221 mcasp->streams++;
222
Peter Ujfalusibb372af2014-10-29 13:55:47 +0200223 if (stream == SNDRV_PCM_STREAM_PLAYBACK)
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200224 mcasp_start_tx(mcasp);
Peter Ujfalusibb372af2014-10-29 13:55:47 +0200225 else
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200226 mcasp_start_rx(mcasp);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400227}
228
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200229static void mcasp_stop_rx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400230{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200231 /*
232 * In synchronous mode stop the TX clocks if no other stream is
233 * running
234 */
235 if (mcasp_is_synchronous(mcasp) && !mcasp->streams)
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200236 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, 0);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200237
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200238 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, 0);
239 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
Peter Ujfalusi03808662014-10-29 13:55:46 +0200240
241 if (mcasp->rxnumevt) { /* disable FIFO */
242 u32 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
243
244 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
245 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400246}
247
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200248static void mcasp_stop_tx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400249{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200250 u32 val = 0;
251
252 /*
253 * In synchronous mode keep TX clocks running if the capture stream is
254 * still running.
255 */
256 if (mcasp_is_synchronous(mcasp) && mcasp->streams)
257 val = TXHCLKRST | TXCLKRST | TXFSRST;
258
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200259 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, val);
260 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
Peter Ujfalusi03808662014-10-29 13:55:46 +0200261
262 if (mcasp->txnumevt) { /* disable FIFO */
263 u32 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
264
265 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
266 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400267}
268
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200269static void davinci_mcasp_stop(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400270{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200271 mcasp->streams--;
272
Peter Ujfalusi03808662014-10-29 13:55:46 +0200273 if (stream == SNDRV_PCM_STREAM_PLAYBACK)
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200274 mcasp_stop_tx(mcasp);
Peter Ujfalusi03808662014-10-29 13:55:46 +0200275 else
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200276 mcasp_stop_rx(mcasp);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400277}
278
279static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
280 unsigned int fmt)
281{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200282 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200283 int ret = 0;
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300284 u32 data_delay;
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300285 bool fs_pol_rising;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300286 bool inv_fs = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400287
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200288 pm_runtime_get_sync(mcasp->dev);
Daniel Mack5296cf22012-10-04 15:08:42 +0200289 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
Peter Ujfalusi188edc52014-04-04 14:31:43 +0300290 case SND_SOC_DAIFMT_DSP_A:
291 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
292 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Peter Ujfalusi188edc52014-04-04 14:31:43 +0300293 /* 1st data bit occur one ACLK cycle after the frame sync */
294 data_delay = 1;
295 break;
Daniel Mack5296cf22012-10-04 15:08:42 +0200296 case SND_SOC_DAIFMT_DSP_B:
297 case SND_SOC_DAIFMT_AC97:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200298 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
299 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300300 /* No delay after FS */
301 data_delay = 0;
Daniel Mack5296cf22012-10-04 15:08:42 +0200302 break;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300303 case SND_SOC_DAIFMT_I2S:
Daniel Mack5296cf22012-10-04 15:08:42 +0200304 /* configure a full-word SYNC pulse (LRCLK) */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200305 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
306 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300307 /* 1st data bit occur one ACLK cycle after the frame sync */
308 data_delay = 1;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300309 /* FS need to be inverted */
310 inv_fs = true;
Daniel Mack5296cf22012-10-04 15:08:42 +0200311 break;
Peter Ujfalusi423761e2014-04-04 14:31:46 +0300312 case SND_SOC_DAIFMT_LEFT_J:
313 /* configure a full-word SYNC pulse (LRCLK) */
314 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
315 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
316 /* No delay after FS */
317 data_delay = 0;
318 break;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300319 default:
320 ret = -EINVAL;
321 goto out;
Daniel Mack5296cf22012-10-04 15:08:42 +0200322 }
323
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300324 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, FSXDLY(data_delay),
325 FSXDLY(3));
326 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, FSRDLY(data_delay),
327 FSRDLY(3));
328
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400329 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
330 case SND_SOC_DAIFMT_CBS_CFS:
331 /* codec is clock and frame slave */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200332 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
333 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400334
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200335 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
336 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400337
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200338 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
339 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200340 mcasp->bclk_master = 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400341 break;
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400342 case SND_SOC_DAIFMT_CBM_CFS:
343 /* codec is clock master and frame slave */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200344 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
345 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400346
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200347 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
348 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400349
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200350 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
351 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200352 mcasp->bclk_master = 0;
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400353 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400354 case SND_SOC_DAIFMT_CBM_CFM:
355 /* codec is clock and frame master */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200356 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
357 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400358
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200359 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
360 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400361
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200362 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG,
363 ACLKX | AHCLKX | AFSX | ACLKR | AHCLKR | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200364 mcasp->bclk_master = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400365 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400366 default:
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200367 ret = -EINVAL;
368 goto out;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400369 }
370
371 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
372 case SND_SOC_DAIFMT_IB_NF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200373 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300374 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300375 fs_pol_rising = true;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400376 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400377 case SND_SOC_DAIFMT_NB_IF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200378 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300379 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300380 fs_pol_rising = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400381 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400382 case SND_SOC_DAIFMT_IB_IF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200383 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300384 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300385 fs_pol_rising = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400386 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400387 case SND_SOC_DAIFMT_NB_NF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200388 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200389 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300390 fs_pol_rising = true;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400391 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400392 default:
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200393 ret = -EINVAL;
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300394 goto out;
395 }
396
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300397 if (inv_fs)
398 fs_pol_rising = !fs_pol_rising;
399
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300400 if (fs_pol_rising) {
401 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
402 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
403 } else {
404 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
405 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400406 }
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200407out:
408 pm_runtime_put_sync(mcasp->dev);
409 return ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400410}
411
Jyri Sarha88135432014-08-06 16:47:16 +0300412static int __davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id,
413 int div, bool explicit)
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200414{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200415 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200416
417 switch (div_id) {
418 case 0: /* MCLK divider */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200419 mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200420 AHCLKXDIV(div - 1), AHCLKXDIV_MASK);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200421 mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200422 AHCLKRDIV(div - 1), AHCLKRDIV_MASK);
423 break;
424
425 case 1: /* BCLK divider */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200426 mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200427 ACLKXDIV(div - 1), ACLKXDIV_MASK);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200428 mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200429 ACLKRDIV(div - 1), ACLKRDIV_MASK);
Jyri Sarha88135432014-08-06 16:47:16 +0300430 if (explicit)
431 mcasp->bclk_div = div;
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200432 break;
433
Daniel Mack1b3bc062012-12-05 18:20:38 +0100434 case 2: /* BCLK/LRCLK ratio */
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200435 mcasp->bclk_lrclk_ratio = div;
Daniel Mack1b3bc062012-12-05 18:20:38 +0100436 break;
437
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200438 default:
439 return -EINVAL;
440 }
441
442 return 0;
443}
444
Jyri Sarha88135432014-08-06 16:47:16 +0300445static int davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id,
446 int div)
447{
448 return __davinci_mcasp_set_clkdiv(dai, div_id, div, 1);
449}
450
Daniel Mack5b66aa22012-10-04 15:08:41 +0200451static int davinci_mcasp_set_sysclk(struct snd_soc_dai *dai, int clk_id,
452 unsigned int freq, int dir)
453{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200454 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200455
456 if (dir == SND_SOC_CLOCK_OUT) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200457 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
458 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
459 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200460 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200461 mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
462 mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
463 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200464 }
465
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200466 mcasp->sysclk_freq = freq;
467
Daniel Mack5b66aa22012-10-04 15:08:41 +0200468 return 0;
469}
470
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200471static int davinci_config_channel_size(struct davinci_mcasp *mcasp,
Daniel Mackba764b32012-12-05 18:20:37 +0100472 int word_length)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400473{
Daniel Mackba764b32012-12-05 18:20:37 +0100474 u32 fmt;
Daniel Mack79671892013-05-16 15:25:01 +0200475 u32 tx_rotate = (word_length / 4) & 0x7;
Daniel Mackba764b32012-12-05 18:20:37 +0100476 u32 mask = (1ULL << word_length) - 1;
Peter Ujfalusife0a29e2014-09-04 10:52:53 +0300477 /*
478 * For captured data we should not rotate, inversion and masking is
479 * enoguh to get the data to the right position:
480 * Format data from bus after reverse (XRBUF)
481 * S16_LE: |LSB|MSB|xxx|xxx| |xxx|xxx|MSB|LSB|
482 * S24_3LE: |LSB|DAT|MSB|xxx| |xxx|MSB|DAT|LSB|
483 * S24_LE: |LSB|DAT|MSB|xxx| |xxx|MSB|DAT|LSB|
484 * S32_LE: |LSB|DAT|DAT|MSB| |MSB|DAT|DAT|LSB|
485 */
486 u32 rx_rotate = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400487
Daniel Mack1b3bc062012-12-05 18:20:38 +0100488 /*
489 * if s BCLK-to-LRCLK ratio has been configured via the set_clkdiv()
490 * callback, take it into account here. That allows us to for example
491 * send 32 bits per channel to the codec, while only 16 of them carry
492 * audio payload.
Michal Bachratyd486fea2013-04-19 15:28:44 +0200493 * The clock ratio is given for a full period of data (for I2S format
494 * both left and right channels), so it has to be divided by number of
495 * tdm-slots (for I2S - divided by 2).
Daniel Mack1b3bc062012-12-05 18:20:38 +0100496 */
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200497 if (mcasp->bclk_lrclk_ratio)
498 word_length = mcasp->bclk_lrclk_ratio / mcasp->tdm_slots;
Daniel Mack1b3bc062012-12-05 18:20:38 +0100499
Daniel Mackba764b32012-12-05 18:20:37 +0100500 /* mapping of the XSSZ bit-field as described in the datasheet */
501 fmt = (word_length >> 1) - 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400502
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200503 if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200504 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXSSZ(fmt),
505 RXSSZ(0x0F));
506 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXSSZ(fmt),
507 TXSSZ(0x0F));
508 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(tx_rotate),
509 TXROT(7));
510 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXROT(rx_rotate),
511 RXROT(7));
512 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXMASK_REG, mask);
Yegor Yefremovf5023af2013-04-04 16:13:20 +0200513 }
514
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200515 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXMASK_REG, mask);
Chaithrika U S0c31cf32009-09-15 18:13:29 -0400516
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400517 return 0;
518}
519
Peter Ujfalusi662ffae2014-01-30 15:15:22 +0200520static int mcasp_common_hw_param(struct davinci_mcasp *mcasp, int stream,
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300521 int period_words, int channels)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400522{
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300523 struct davinci_pcm_dma_params *dma_params = &mcasp->dma_params[stream];
524 struct snd_dmaengine_dai_dma_data *dma_data = &mcasp->dma_data[stream];
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400525 int i;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400526 u8 tx_ser = 0;
527 u8 rx_ser = 0;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200528 u8 slots = mcasp->tdm_slots;
Michal Bachraty2952b272013-02-28 16:07:08 +0100529 u8 max_active_serializers = (channels + slots - 1) / slots;
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300530 int active_serializers, numevt, n;
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200531 u32 reg;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400532 /* Default configuration */
Peter Ujfalusi40448e52014-04-04 15:56:30 +0300533 if (mcasp->version < MCASP_VERSION_3)
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200534 mcasp_set_bits(mcasp, DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400535
536 /* All PINS as McASP */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200537 mcasp_set_reg(mcasp, DAVINCI_MCASP_PFUNC_REG, 0x00000000);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400538
539 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200540 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
541 mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400542 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200543 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
544 mcasp_clr_bits(mcasp, DAVINCI_MCASP_REVTCTL_REG, RXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400545 }
546
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200547 for (i = 0; i < mcasp->num_serializer; i++) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200548 mcasp_set_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
549 mcasp->serial_dir[i]);
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200550 if (mcasp->serial_dir[i] == TX_MODE &&
Michal Bachraty2952b272013-02-28 16:07:08 +0100551 tx_ser < max_active_serializers) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200552 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400553 tx_ser++;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200554 } else if (mcasp->serial_dir[i] == RX_MODE &&
Michal Bachraty2952b272013-02-28 16:07:08 +0100555 rx_ser < max_active_serializers) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200556 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400557 rx_ser++;
Michal Bachraty2952b272013-02-28 16:07:08 +0100558 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200559 mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
560 SRMOD_INACTIVE, SRMOD_MASK);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400561 }
562 }
563
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300564 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
565 active_serializers = tx_ser;
566 numevt = mcasp->txnumevt;
567 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
568 } else {
569 active_serializers = rx_ser;
570 numevt = mcasp->rxnumevt;
571 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
572 }
Daniel Mackecf327c2013-03-08 14:19:38 +0100573
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300574 if (active_serializers < max_active_serializers) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200575 dev_warn(mcasp->dev, "stream has more channels (%d) than are "
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300576 "enabled in mcasp (%d)\n", channels,
577 active_serializers * slots);
Daniel Mackecf327c2013-03-08 14:19:38 +0100578 return -EINVAL;
579 }
580
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300581 /* AFIFO is not in use */
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300582 if (!numevt) {
583 /* Configure the burst size for platform drivers */
Peter Ujfalusi33445642014-04-01 15:55:12 +0300584 if (active_serializers > 1) {
585 /*
586 * If more than one serializers are in use we have one
587 * DMA request to provide data for all serializers.
588 * For example if three serializers are enabled the DMA
589 * need to transfer three words per DMA request.
590 */
591 dma_params->fifo_level = active_serializers;
592 dma_data->maxburst = active_serializers;
593 } else {
594 dma_params->fifo_level = 0;
595 dma_data->maxburst = 0;
596 }
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300597 return 0;
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300598 }
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400599
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300600 if (period_words % active_serializers) {
601 dev_err(mcasp->dev, "Invalid combination of period words and "
602 "active serializers: %d, %d\n", period_words,
603 active_serializers);
604 return -EINVAL;
605 }
606
607 /*
608 * Calculate the optimal AFIFO depth for platform side:
609 * The number of words for numevt need to be in steps of active
610 * serializers.
611 */
612 n = numevt % active_serializers;
613 if (n)
614 numevt += (active_serializers - n);
615 while (period_words % numevt && numevt > 0)
616 numevt -= active_serializers;
617 if (numevt <= 0)
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300618 numevt = active_serializers;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400619
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300620 mcasp_mod_bits(mcasp, reg, active_serializers, NUMDMA_MASK);
621 mcasp_mod_bits(mcasp, reg, NUMEVT(numevt), NUMEVT_MASK);
Michal Bachraty2952b272013-02-28 16:07:08 +0100622
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300623 /* Configure the burst size for platform drivers */
Peter Ujfalusi33445642014-04-01 15:55:12 +0300624 if (numevt == 1)
625 numevt = 0;
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300626 dma_params->fifo_level = numevt;
627 dma_data->maxburst = numevt;
628
Michal Bachraty2952b272013-02-28 16:07:08 +0100629 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400630}
631
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200632static int mcasp_i2s_hw_param(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400633{
634 int i, active_slots;
635 u32 mask = 0;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +0200636 u32 busel = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400637
Peter Ujfalusi1a5923d2014-11-10 12:32:15 +0200638 active_slots = mcasp->tdm_slots;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400639 for (i = 0; i < active_slots; i++)
640 mask |= (1 << i);
641
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200642 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400643
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +0200644 if (!mcasp->dat_port)
645 busel = TXSEL;
646
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200647 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, mask);
648 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, busel | TXORD);
649 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG,
Peter Ujfalusi1a5923d2014-11-10 12:32:15 +0200650 FSXMOD(active_slots), FSXMOD(0x1FF));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400651
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200652 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXTDM_REG, mask);
653 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, busel | RXORD);
654 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG,
Peter Ujfalusi1a5923d2014-11-10 12:32:15 +0200655 FSRMOD(active_slots), FSRMOD(0x1FF));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400656
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200657 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400658}
659
660/* S/PDIF */
Daniel Mack64792852014-03-27 11:27:40 +0100661static int mcasp_dit_hw_param(struct davinci_mcasp *mcasp,
662 unsigned int rate)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400663{
Daniel Mack64792852014-03-27 11:27:40 +0100664 u32 cs_value = 0;
665 u8 *cs_bytes = (u8*) &cs_value;
666
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400667 /* Set the TX format : 24 bit right rotation, 32 bit slot, Pad 0
668 and LSB first */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200669 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(6) | TXSSZ(15));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400670
671 /* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200672 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE | FSXMOD(0x180));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400673
674 /* Set the TX tdm : for all the slots */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200675 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400676
677 /* Set the TX clock controls : div = 1 and internal */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200678 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE | TX_ASYNC);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400679
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200680 mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400681
682 /* Only 44100 and 48000 are valid, both have the same setting */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200683 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXDIV(3));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400684
685 /* Enable the DIT */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200686 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXDITCTL_REG, DITEN);
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200687
Daniel Mack64792852014-03-27 11:27:40 +0100688 /* Set S/PDIF channel status bits */
689 cs_bytes[0] = IEC958_AES0_CON_NOT_COPYRIGHT;
690 cs_bytes[1] = IEC958_AES1_CON_PCM_CODER;
691
692 switch (rate) {
693 case 22050:
694 cs_bytes[3] |= IEC958_AES3_CON_FS_22050;
695 break;
696 case 24000:
697 cs_bytes[3] |= IEC958_AES3_CON_FS_24000;
698 break;
699 case 32000:
700 cs_bytes[3] |= IEC958_AES3_CON_FS_32000;
701 break;
702 case 44100:
703 cs_bytes[3] |= IEC958_AES3_CON_FS_44100;
704 break;
705 case 48000:
706 cs_bytes[3] |= IEC958_AES3_CON_FS_48000;
707 break;
708 case 88200:
709 cs_bytes[3] |= IEC958_AES3_CON_FS_88200;
710 break;
711 case 96000:
712 cs_bytes[3] |= IEC958_AES3_CON_FS_96000;
713 break;
714 case 176400:
715 cs_bytes[3] |= IEC958_AES3_CON_FS_176400;
716 break;
717 case 192000:
718 cs_bytes[3] |= IEC958_AES3_CON_FS_192000;
719 break;
720 default:
721 printk(KERN_WARNING "unsupported sampling rate: %d\n", rate);
722 return -EINVAL;
723 }
724
725 mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRA_REG, cs_value);
726 mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRB_REG, cs_value);
727
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200728 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400729}
730
731static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,
732 struct snd_pcm_hw_params *params,
733 struct snd_soc_dai *cpu_dai)
734{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200735 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400736 struct davinci_pcm_dma_params *dma_params =
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200737 &mcasp->dma_params[substream->stream];
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400738 int word_length;
Peter Ujfalusia7e46bd2014-02-03 14:51:50 +0200739 int channels = params_channels(params);
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300740 int period_size = params_period_size(params);
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200741 int ret;
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200742
Daniel Mack82675252014-07-16 14:04:41 +0200743 /*
744 * If mcasp is BCLK master, and a BCLK divider was not provided by
745 * the machine driver, we need to calculate the ratio.
746 */
747 if (mcasp->bclk_master && mcasp->bclk_div == 0 && mcasp->sysclk_freq) {
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200748 unsigned int bclk_freq = snd_soc_params_to_bclk(params);
Jyri Sarha09298782014-06-13 12:50:00 +0300749 unsigned int div = mcasp->sysclk_freq / bclk_freq;
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200750 if (mcasp->sysclk_freq % bclk_freq != 0) {
Jyri Sarha09298782014-06-13 12:50:00 +0300751 if (((mcasp->sysclk_freq / div) - bclk_freq) >
752 (bclk_freq - (mcasp->sysclk_freq / (div+1))))
753 div++;
754 dev_warn(mcasp->dev,
755 "Inaccurate BCLK: %u Hz / %u != %u Hz\n",
756 mcasp->sysclk_freq, div, bclk_freq);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200757 }
Jyri Sarha88135432014-08-06 16:47:16 +0300758 __davinci_mcasp_set_clkdiv(cpu_dai, 1, div, 0);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200759 }
760
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300761 ret = mcasp_common_hw_param(mcasp, substream->stream,
762 period_size * channels, channels);
Peter Ujfalusi0f7d9a62014-01-30 15:15:24 +0200763 if (ret)
764 return ret;
765
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200766 if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
Daniel Mack64792852014-03-27 11:27:40 +0100767 ret = mcasp_dit_hw_param(mcasp, params_rate(params));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400768 else
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200769 ret = mcasp_i2s_hw_param(mcasp, substream->stream);
770
771 if (ret)
772 return ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400773
774 switch (params_format(params)) {
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400775 case SNDRV_PCM_FORMAT_U8:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400776 case SNDRV_PCM_FORMAT_S8:
777 dma_params->data_type = 1;
Daniel Mackba764b32012-12-05 18:20:37 +0100778 word_length = 8;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400779 break;
780
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400781 case SNDRV_PCM_FORMAT_U16_LE:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400782 case SNDRV_PCM_FORMAT_S16_LE:
783 dma_params->data_type = 2;
Daniel Mackba764b32012-12-05 18:20:37 +0100784 word_length = 16;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400785 break;
786
Daniel Mack21eb24d2012-10-09 09:35:16 +0200787 case SNDRV_PCM_FORMAT_U24_3LE:
788 case SNDRV_PCM_FORMAT_S24_3LE:
Daniel Mack21eb24d2012-10-09 09:35:16 +0200789 dma_params->data_type = 3;
Daniel Mackba764b32012-12-05 18:20:37 +0100790 word_length = 24;
Daniel Mack21eb24d2012-10-09 09:35:16 +0200791 break;
792
Daniel Mack6b7fa012012-10-09 11:56:40 +0200793 case SNDRV_PCM_FORMAT_U24_LE:
794 case SNDRV_PCM_FORMAT_S24_LE:
Peter Ujfalusi182bef82014-06-26 08:09:24 +0300795 dma_params->data_type = 4;
796 word_length = 24;
797 break;
798
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400799 case SNDRV_PCM_FORMAT_U32_LE:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400800 case SNDRV_PCM_FORMAT_S32_LE:
801 dma_params->data_type = 4;
Daniel Mackba764b32012-12-05 18:20:37 +0100802 word_length = 32;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400803 break;
804
805 default:
806 printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");
807 return -EINVAL;
808 }
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400809
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300810 if (mcasp->version == MCASP_VERSION_2 && !dma_params->fifo_level)
Chaithrika U S4fa9c1a2009-09-30 17:32:27 -0400811 dma_params->acnt = 4;
812 else
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400813 dma_params->acnt = dma_params->data_type;
814
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200815 davinci_config_channel_size(mcasp, word_length);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400816
Peter Ujfalusi11277832014-11-10 12:32:16 +0200817 if (mcasp->op_mode == DAVINCI_MCASP_IIS_MODE)
818 mcasp->channels = channels;
819
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400820 return 0;
821}
822
823static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,
824 int cmd, struct snd_soc_dai *cpu_dai)
825{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200826 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400827 int ret = 0;
828
829 switch (cmd) {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400830 case SNDRV_PCM_TRIGGER_RESUME:
Chaithrika U Se473b842010-01-20 17:06:33 +0530831 case SNDRV_PCM_TRIGGER_START:
832 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200833 davinci_mcasp_start(mcasp, substream->stream);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400834 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400835 case SNDRV_PCM_TRIGGER_SUSPEND:
Chaithrika U Sa47979b2009-12-03 18:56:56 +0530836 case SNDRV_PCM_TRIGGER_STOP:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400837 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200838 davinci_mcasp_stop(mcasp, substream->stream);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400839 break;
840
841 default:
842 ret = -EINVAL;
843 }
844
845 return ret;
846}
847
Peter Ujfalusi11277832014-11-10 12:32:16 +0200848static int davinci_mcasp_startup(struct snd_pcm_substream *substream,
849 struct snd_soc_dai *cpu_dai)
850{
851 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
852 u32 max_channels = 0;
853 int i, dir;
854
855 if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
856 return 0;
857
858 /*
859 * Limit the maximum allowed channels for the first stream:
860 * number of serializers for the direction * tdm slots per serializer
861 */
862 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
863 dir = TX_MODE;
864 else
865 dir = RX_MODE;
866
867 for (i = 0; i < mcasp->num_serializer; i++) {
868 if (mcasp->serial_dir[i] == dir)
869 max_channels++;
870 }
871 max_channels *= mcasp->tdm_slots;
872 /*
873 * If the already active stream has less channels than the calculated
874 * limnit based on the seirializers * tdm_slots, we need to use that as
875 * a constraint for the second stream.
876 * Otherwise (first stream or less allowed channels) we use the
877 * calculated constraint.
878 */
879 if (mcasp->channels && mcasp->channels < max_channels)
880 max_channels = mcasp->channels;
881
882 snd_pcm_hw_constraint_minmax(substream->runtime,
883 SNDRV_PCM_HW_PARAM_CHANNELS,
884 2, max_channels);
885 return 0;
886}
887
888static void davinci_mcasp_shutdown(struct snd_pcm_substream *substream,
889 struct snd_soc_dai *cpu_dai)
890{
891 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
892
893 if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
894 return;
895
896 if (!cpu_dai->active)
897 mcasp->channels = 0;
898}
899
Lars-Peter Clausen85e76522011-11-23 11:40:40 +0100900static const struct snd_soc_dai_ops davinci_mcasp_dai_ops = {
Peter Ujfalusi11277832014-11-10 12:32:16 +0200901 .startup = davinci_mcasp_startup,
902 .shutdown = davinci_mcasp_shutdown,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400903 .trigger = davinci_mcasp_trigger,
904 .hw_params = davinci_mcasp_hw_params,
905 .set_fmt = davinci_mcasp_set_dai_fmt,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200906 .set_clkdiv = davinci_mcasp_set_clkdiv,
Daniel Mack5b66aa22012-10-04 15:08:41 +0200907 .set_sysclk = davinci_mcasp_set_sysclk,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400908};
909
Peter Ujfalusid5902f62014-04-01 15:55:07 +0300910static int davinci_mcasp_dai_probe(struct snd_soc_dai *dai)
911{
912 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
913
Peter Ujfalusif3f9cfa2014-07-16 15:12:04 +0300914 if (mcasp->version >= MCASP_VERSION_3) {
Peter Ujfalusid5902f62014-04-01 15:55:07 +0300915 /* Using dmaengine PCM */
916 dai->playback_dma_data =
917 &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
918 dai->capture_dma_data =
919 &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
920 } else {
921 /* Using davinci-pcm */
922 dai->playback_dma_data = mcasp->dma_params;
923 dai->capture_dma_data = mcasp->dma_params;
924 }
925
926 return 0;
927}
928
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200929#ifdef CONFIG_PM_SLEEP
930static int davinci_mcasp_suspend(struct snd_soc_dai *dai)
931{
932 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Peter Ujfalusi790bb942014-02-03 14:51:52 +0200933 struct davinci_mcasp_context *context = &mcasp->context;
Peter Ujfalusif114ce62014-10-01 16:02:12 +0300934 u32 reg;
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +0300935 int i;
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200936
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +0300937 for (i = 0; i < ARRAY_SIZE(context_regs); i++)
938 context->config_regs[i] = mcasp_get_reg(mcasp, context_regs[i]);
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200939
Peter Ujfalusif114ce62014-10-01 16:02:12 +0300940 if (mcasp->txnumevt) {
941 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
942 context->afifo_regs[0] = mcasp_get_reg(mcasp, reg);
943 }
944 if (mcasp->rxnumevt) {
945 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
946 context->afifo_regs[1] = mcasp_get_reg(mcasp, reg);
947 }
948
949 for (i = 0; i < mcasp->num_serializer; i++)
950 context->xrsr_regs[i] = mcasp_get_reg(mcasp,
951 DAVINCI_MCASP_XRSRCTL_REG(i));
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200952
953 return 0;
954}
955
956static int davinci_mcasp_resume(struct snd_soc_dai *dai)
957{
958 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Peter Ujfalusi790bb942014-02-03 14:51:52 +0200959 struct davinci_mcasp_context *context = &mcasp->context;
Peter Ujfalusif114ce62014-10-01 16:02:12 +0300960 u32 reg;
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +0300961 int i;
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200962
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +0300963 for (i = 0; i < ARRAY_SIZE(context_regs); i++)
964 mcasp_set_reg(mcasp, context_regs[i], context->config_regs[i]);
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200965
Peter Ujfalusif114ce62014-10-01 16:02:12 +0300966 if (mcasp->txnumevt) {
967 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
968 mcasp_set_reg(mcasp, reg, context->afifo_regs[0]);
969 }
970 if (mcasp->rxnumevt) {
971 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
972 mcasp_set_reg(mcasp, reg, context->afifo_regs[1]);
973 }
974
975 for (i = 0; i < mcasp->num_serializer; i++)
976 mcasp_set_reg(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
977 context->xrsr_regs[i]);
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200978
979 return 0;
980}
981#else
982#define davinci_mcasp_suspend NULL
983#define davinci_mcasp_resume NULL
984#endif
985
Peter Ujfalusied29cd52013-11-14 11:35:22 +0200986#define DAVINCI_MCASP_RATES SNDRV_PCM_RATE_8000_192000
987
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400988#define DAVINCI_MCASP_PCM_FMTS (SNDRV_PCM_FMTBIT_S8 | \
989 SNDRV_PCM_FMTBIT_U8 | \
990 SNDRV_PCM_FMTBIT_S16_LE | \
991 SNDRV_PCM_FMTBIT_U16_LE | \
Daniel Mack21eb24d2012-10-09 09:35:16 +0200992 SNDRV_PCM_FMTBIT_S24_LE | \
993 SNDRV_PCM_FMTBIT_U24_LE | \
994 SNDRV_PCM_FMTBIT_S24_3LE | \
995 SNDRV_PCM_FMTBIT_U24_3LE | \
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400996 SNDRV_PCM_FMTBIT_S32_LE | \
997 SNDRV_PCM_FMTBIT_U32_LE)
998
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000999static struct snd_soc_dai_driver davinci_mcasp_dai[] = {
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001000 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001001 .name = "davinci-mcasp.0",
Peter Ujfalusid5902f62014-04-01 15:55:07 +03001002 .probe = davinci_mcasp_dai_probe,
Peter Ujfalusi135014a2014-01-30 15:21:32 +02001003 .suspend = davinci_mcasp_suspend,
1004 .resume = davinci_mcasp_resume,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001005 .playback = {
1006 .channels_min = 2,
Michal Bachraty2952b272013-02-28 16:07:08 +01001007 .channels_max = 32 * 16,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001008 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -04001009 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001010 },
1011 .capture = {
1012 .channels_min = 2,
Michal Bachraty2952b272013-02-28 16:07:08 +01001013 .channels_max = 32 * 16,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001014 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -04001015 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001016 },
1017 .ops = &davinci_mcasp_dai_ops,
1018
1019 },
1020 {
Peter Ujfalusi58e48d92013-11-14 11:35:24 +02001021 .name = "davinci-mcasp.1",
Peter Ujfalusid5902f62014-04-01 15:55:07 +03001022 .probe = davinci_mcasp_dai_probe,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001023 .playback = {
1024 .channels_min = 1,
1025 .channels_max = 384,
1026 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -04001027 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001028 },
1029 .ops = &davinci_mcasp_dai_ops,
1030 },
1031
1032};
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001033
Kuninori Morimotoeeef0ed2013-03-21 03:31:19 -07001034static const struct snd_soc_component_driver davinci_mcasp_component = {
1035 .name = "davinci-mcasp",
1036};
1037
Jyri Sarha256ba182013-10-18 18:37:42 +03001038/* Some HW specific values and defaults. The rest is filled in from DT. */
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001039static struct davinci_mcasp_pdata dm646x_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +03001040 .tx_dma_offset = 0x400,
1041 .rx_dma_offset = 0x400,
1042 .asp_chan_q = EVENTQ_0,
1043 .version = MCASP_VERSION_1,
1044};
1045
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001046static struct davinci_mcasp_pdata da830_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +03001047 .tx_dma_offset = 0x2000,
1048 .rx_dma_offset = 0x2000,
1049 .asp_chan_q = EVENTQ_0,
1050 .version = MCASP_VERSION_2,
1051};
1052
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001053static struct davinci_mcasp_pdata am33xx_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +03001054 .tx_dma_offset = 0,
1055 .rx_dma_offset = 0,
1056 .asp_chan_q = EVENTQ_0,
1057 .version = MCASP_VERSION_3,
1058};
1059
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001060static struct davinci_mcasp_pdata dra7_mcasp_pdata = {
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001061 .tx_dma_offset = 0x200,
1062 .rx_dma_offset = 0x284,
1063 .asp_chan_q = EVENTQ_0,
1064 .version = MCASP_VERSION_4,
1065};
1066
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301067static const struct of_device_id mcasp_dt_ids[] = {
1068 {
1069 .compatible = "ti,dm646x-mcasp-audio",
Jyri Sarha256ba182013-10-18 18:37:42 +03001070 .data = &dm646x_mcasp_pdata,
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301071 },
1072 {
1073 .compatible = "ti,da830-mcasp-audio",
Jyri Sarha256ba182013-10-18 18:37:42 +03001074 .data = &da830_mcasp_pdata,
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301075 },
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +05301076 {
Jyri Sarha3af9e032013-10-18 18:37:44 +03001077 .compatible = "ti,am33xx-mcasp-audio",
Peter Ujfalusib14899d2013-11-14 11:35:37 +02001078 .data = &am33xx_mcasp_pdata,
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +05301079 },
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001080 {
1081 .compatible = "ti,dra7-mcasp-audio",
1082 .data = &dra7_mcasp_pdata,
1083 },
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301084 { /* sentinel */ }
1085};
1086MODULE_DEVICE_TABLE(of, mcasp_dt_ids);
1087
Peter Ujfalusiae726e92013-11-14 11:35:35 +02001088static int mcasp_reparent_fck(struct platform_device *pdev)
1089{
1090 struct device_node *node = pdev->dev.of_node;
1091 struct clk *gfclk, *parent_clk;
1092 const char *parent_name;
1093 int ret;
1094
1095 if (!node)
1096 return 0;
1097
1098 parent_name = of_get_property(node, "fck_parent", NULL);
1099 if (!parent_name)
1100 return 0;
1101
1102 gfclk = clk_get(&pdev->dev, "fck");
1103 if (IS_ERR(gfclk)) {
1104 dev_err(&pdev->dev, "failed to get fck\n");
1105 return PTR_ERR(gfclk);
1106 }
1107
1108 parent_clk = clk_get(NULL, parent_name);
1109 if (IS_ERR(parent_clk)) {
1110 dev_err(&pdev->dev, "failed to get parent clock\n");
1111 ret = PTR_ERR(parent_clk);
1112 goto err1;
1113 }
1114
1115 ret = clk_set_parent(gfclk, parent_clk);
1116 if (ret) {
1117 dev_err(&pdev->dev, "failed to reparent fck\n");
1118 goto err2;
1119 }
1120
1121err2:
1122 clk_put(parent_clk);
1123err1:
1124 clk_put(gfclk);
1125 return ret;
1126}
1127
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001128static struct davinci_mcasp_pdata *davinci_mcasp_set_pdata_from_of(
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301129 struct platform_device *pdev)
1130{
1131 struct device_node *np = pdev->dev.of_node;
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001132 struct davinci_mcasp_pdata *pdata = NULL;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301133 const struct of_device_id *match =
Sachin Kamatea421eb2013-05-22 16:53:37 +05301134 of_match_device(mcasp_dt_ids, &pdev->dev);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001135 struct of_phandle_args dma_spec;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301136
1137 const u32 *of_serial_dir32;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301138 u32 val;
1139 int i, ret = 0;
1140
1141 if (pdev->dev.platform_data) {
1142 pdata = pdev->dev.platform_data;
1143 return pdata;
1144 } else if (match) {
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001145 pdata = (struct davinci_mcasp_pdata*) match->data;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301146 } else {
1147 /* control shouldn't reach here. something is wrong */
1148 ret = -EINVAL;
1149 goto nodata;
1150 }
1151
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301152 ret = of_property_read_u32(np, "op-mode", &val);
1153 if (ret >= 0)
1154 pdata->op_mode = val;
1155
1156 ret = of_property_read_u32(np, "tdm-slots", &val);
Michal Bachraty2952b272013-02-28 16:07:08 +01001157 if (ret >= 0) {
1158 if (val < 2 || val > 32) {
1159 dev_err(&pdev->dev,
1160 "tdm-slots must be in rage [2-32]\n");
1161 ret = -EINVAL;
1162 goto nodata;
1163 }
1164
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301165 pdata->tdm_slots = val;
Michal Bachraty2952b272013-02-28 16:07:08 +01001166 }
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301167
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301168 of_serial_dir32 = of_get_property(np, "serial-dir", &val);
1169 val /= sizeof(u32);
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301170 if (of_serial_dir32) {
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001171 u8 *of_serial_dir = devm_kzalloc(&pdev->dev,
1172 (sizeof(*of_serial_dir) * val),
1173 GFP_KERNEL);
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301174 if (!of_serial_dir) {
1175 ret = -ENOMEM;
1176 goto nodata;
1177 }
1178
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001179 for (i = 0; i < val; i++)
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301180 of_serial_dir[i] = be32_to_cpup(&of_serial_dir32[i]);
1181
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001182 pdata->num_serializer = val;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301183 pdata->serial_dir = of_serial_dir;
1184 }
1185
Jyri Sarha4023fe62013-10-18 18:37:43 +03001186 ret = of_property_match_string(np, "dma-names", "tx");
1187 if (ret < 0)
1188 goto nodata;
1189
1190 ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
1191 &dma_spec);
1192 if (ret < 0)
1193 goto nodata;
1194
1195 pdata->tx_dma_channel = dma_spec.args[0];
1196
1197 ret = of_property_match_string(np, "dma-names", "rx");
1198 if (ret < 0)
1199 goto nodata;
1200
1201 ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
1202 &dma_spec);
1203 if (ret < 0)
1204 goto nodata;
1205
1206 pdata->rx_dma_channel = dma_spec.args[0];
1207
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301208 ret = of_property_read_u32(np, "tx-num-evt", &val);
1209 if (ret >= 0)
1210 pdata->txnumevt = val;
1211
1212 ret = of_property_read_u32(np, "rx-num-evt", &val);
1213 if (ret >= 0)
1214 pdata->rxnumevt = val;
1215
1216 ret = of_property_read_u32(np, "sram-size-playback", &val);
1217 if (ret >= 0)
1218 pdata->sram_size_playback = val;
1219
1220 ret = of_property_read_u32(np, "sram-size-capture", &val);
1221 if (ret >= 0)
1222 pdata->sram_size_capture = val;
1223
1224 return pdata;
1225
1226nodata:
1227 if (ret < 0) {
1228 dev_err(&pdev->dev, "Error populating platform data, err %d\n",
1229 ret);
1230 pdata = NULL;
1231 }
1232 return pdata;
1233}
1234
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001235static int davinci_mcasp_probe(struct platform_device *pdev)
1236{
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001237 struct davinci_pcm_dma_params *dma_params;
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001238 struct snd_dmaengine_dai_dma_data *dma_data;
Jyri Sarha256ba182013-10-18 18:37:42 +03001239 struct resource *mem, *ioarea, *res, *dat;
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001240 struct davinci_mcasp_pdata *pdata;
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001241 struct davinci_mcasp *mcasp;
Julia Lawall96d31e22011-12-29 17:51:21 +01001242 int ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001243
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301244 if (!pdev->dev.platform_data && !pdev->dev.of_node) {
1245 dev_err(&pdev->dev, "No platform data supplied\n");
1246 return -EINVAL;
1247 }
1248
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001249 mcasp = devm_kzalloc(&pdev->dev, sizeof(struct davinci_mcasp),
Julia Lawall96d31e22011-12-29 17:51:21 +01001250 GFP_KERNEL);
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001251 if (!mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001252 return -ENOMEM;
1253
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301254 pdata = davinci_mcasp_set_pdata_from_of(pdev);
1255 if (!pdata) {
1256 dev_err(&pdev->dev, "no platform data\n");
1257 return -EINVAL;
1258 }
1259
Jyri Sarha256ba182013-10-18 18:37:42 +03001260 mem = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001261 if (!mem) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001262 dev_warn(mcasp->dev,
Jyri Sarha256ba182013-10-18 18:37:42 +03001263 "\"mpu\" mem resource not found, using index 0\n");
1264 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1265 if (!mem) {
1266 dev_err(&pdev->dev, "no mem resource?\n");
1267 return -ENODEV;
1268 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001269 }
1270
Julia Lawall96d31e22011-12-29 17:51:21 +01001271 ioarea = devm_request_mem_region(&pdev->dev, mem->start,
Vaibhav Bediad852f4462011-02-09 18:39:52 +05301272 resource_size(mem), pdev->name);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001273 if (!ioarea) {
1274 dev_err(&pdev->dev, "Audio region already claimed\n");
Julia Lawall96d31e22011-12-29 17:51:21 +01001275 return -EBUSY;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001276 }
1277
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301278 pm_runtime_enable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001279
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301280 ret = pm_runtime_get_sync(&pdev->dev);
1281 if (IS_ERR_VALUE(ret)) {
1282 dev_err(&pdev->dev, "pm_runtime_get_sync() failed\n");
1283 return ret;
1284 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001285
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001286 mcasp->base = devm_ioremap(&pdev->dev, mem->start, resource_size(mem));
1287 if (!mcasp->base) {
Vaibhav Bedia4f82f022011-02-09 18:39:54 +05301288 dev_err(&pdev->dev, "ioremap failed\n");
1289 ret = -ENOMEM;
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001290 goto err;
Vaibhav Bedia4f82f022011-02-09 18:39:54 +05301291 }
1292
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001293 mcasp->op_mode = pdata->op_mode;
Peter Ujfalusi1a5923d2014-11-10 12:32:15 +02001294 /* sanity check for tdm slots parameter */
1295 if (mcasp->op_mode == DAVINCI_MCASP_IIS_MODE) {
1296 if (pdata->tdm_slots < 2) {
1297 dev_err(&pdev->dev, "invalid tdm slots: %d\n",
1298 pdata->tdm_slots);
1299 mcasp->tdm_slots = 2;
1300 } else if (pdata->tdm_slots > 32) {
1301 dev_err(&pdev->dev, "invalid tdm slots: %d\n",
1302 pdata->tdm_slots);
1303 mcasp->tdm_slots = 32;
1304 } else {
1305 mcasp->tdm_slots = pdata->tdm_slots;
1306 }
1307 }
1308
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001309 mcasp->num_serializer = pdata->num_serializer;
Peter Ujfalusif114ce62014-10-01 16:02:12 +03001310#ifdef CONFIG_PM_SLEEP
1311 mcasp->context.xrsr_regs = devm_kzalloc(&pdev->dev,
1312 sizeof(u32) * mcasp->num_serializer,
1313 GFP_KERNEL);
1314#endif
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001315 mcasp->serial_dir = pdata->serial_dir;
1316 mcasp->version = pdata->version;
1317 mcasp->txnumevt = pdata->txnumevt;
1318 mcasp->rxnumevt = pdata->rxnumevt;
Peter Ujfalusi487dce82013-11-14 11:35:31 +02001319
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001320 mcasp->dev = &pdev->dev;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001321
Jyri Sarha256ba182013-10-18 18:37:42 +03001322 dat = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dat");
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001323 if (dat)
1324 mcasp->dat_port = true;
Jyri Sarha256ba182013-10-18 18:37:42 +03001325
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001326 dma_params = &mcasp->dma_params[SNDRV_PCM_STREAM_PLAYBACK];
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001327 dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001328 dma_params->asp_chan_q = pdata->asp_chan_q;
1329 dma_params->ram_chan_q = pdata->ram_chan_q;
1330 dma_params->sram_pool = pdata->sram_pool;
1331 dma_params->sram_size = pdata->sram_size_playback;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001332 if (dat)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001333 dma_params->dma_addr = dat->start;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001334 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001335 dma_params->dma_addr = mem->start + pdata->tx_dma_offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001336
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001337 /* Unconditional dmaengine stuff */
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001338 dma_data->addr = dma_params->dma_addr;
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001339
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001340 res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001341 if (res)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001342 dma_params->channel = res->start;
Jyri Sarha4023fe62013-10-18 18:37:43 +03001343 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001344 dma_params->channel = pdata->tx_dma_channel;
Troy Kisky92e2a6f2009-09-11 14:29:03 -07001345
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001346 /* dmaengine filter data for DT and non-DT boot */
1347 if (pdev->dev.of_node)
1348 dma_data->filter_data = "tx";
1349 else
1350 dma_data->filter_data = &dma_params->channel;
1351
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001352 dma_params = &mcasp->dma_params[SNDRV_PCM_STREAM_CAPTURE];
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001353 dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001354 dma_params->asp_chan_q = pdata->asp_chan_q;
1355 dma_params->ram_chan_q = pdata->ram_chan_q;
1356 dma_params->sram_pool = pdata->sram_pool;
1357 dma_params->sram_size = pdata->sram_size_capture;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001358 if (dat)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001359 dma_params->dma_addr = dat->start;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001360 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001361 dma_params->dma_addr = mem->start + pdata->rx_dma_offset;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001362
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001363 /* Unconditional dmaengine stuff */
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001364 dma_data->addr = dma_params->dma_addr;
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001365
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001366 if (mcasp->version < MCASP_VERSION_3) {
1367 mcasp->fifo_base = DAVINCI_MCASP_V2_AFIFO_BASE;
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001368 /* dma_params->dma_addr is pointing to the data port address */
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001369 mcasp->dat_port = true;
1370 } else {
1371 mcasp->fifo_base = DAVINCI_MCASP_V3_AFIFO_BASE;
1372 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001373
1374 res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001375 if (res)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001376 dma_params->channel = res->start;
Jyri Sarha4023fe62013-10-18 18:37:43 +03001377 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001378 dma_params->channel = pdata->rx_dma_channel;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001379
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001380 /* dmaengine filter data for DT and non-DT boot */
1381 if (pdev->dev.of_node)
1382 dma_data->filter_data = "rx";
1383 else
1384 dma_data->filter_data = &dma_params->channel;
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001385
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001386 dev_set_drvdata(&pdev->dev, mcasp);
Peter Ujfalusiae726e92013-11-14 11:35:35 +02001387
1388 mcasp_reparent_fck(pdev);
1389
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001390 ret = devm_snd_soc_register_component(&pdev->dev,
1391 &davinci_mcasp_component,
1392 &davinci_mcasp_dai[pdata->op_mode], 1);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001393
1394 if (ret != 0)
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001395 goto err;
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05301396
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001397 switch (mcasp->version) {
Jyri Sarha7f28f352014-06-13 12:49:59 +03001398#if IS_BUILTIN(CONFIG_SND_DAVINCI_SOC) || \
1399 (IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
1400 IS_MODULE(CONFIG_SND_DAVINCI_SOC))
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001401 case MCASP_VERSION_1:
1402 case MCASP_VERSION_2:
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001403 ret = davinci_soc_platform_register(&pdev->dev);
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001404 break;
Jyri Sarha7f28f352014-06-13 12:49:59 +03001405#endif
Peter Ujfalusif3f9cfa2014-07-16 15:12:04 +03001406#if IS_BUILTIN(CONFIG_SND_EDMA_SOC) || \
1407 (IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
1408 IS_MODULE(CONFIG_SND_EDMA_SOC))
1409 case MCASP_VERSION_3:
1410 ret = edma_pcm_platform_register(&pdev->dev);
1411 break;
1412#endif
Jyri Sarha7f28f352014-06-13 12:49:59 +03001413#if IS_BUILTIN(CONFIG_SND_OMAP_SOC) || \
1414 (IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
1415 IS_MODULE(CONFIG_SND_OMAP_SOC))
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001416 case MCASP_VERSION_4:
1417 ret = omap_pcm_platform_register(&pdev->dev);
1418 break;
Jyri Sarha7f28f352014-06-13 12:49:59 +03001419#endif
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001420 default:
1421 dev_err(&pdev->dev, "Invalid McASP version: %d\n",
1422 mcasp->version);
1423 ret = -EINVAL;
1424 break;
1425 }
1426
1427 if (ret) {
1428 dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001429 goto err;
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05301430 }
1431
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001432 return 0;
1433
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001434err:
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301435 pm_runtime_put_sync(&pdev->dev);
1436 pm_runtime_disable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001437 return ret;
1438}
1439
1440static int davinci_mcasp_remove(struct platform_device *pdev)
1441{
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301442 pm_runtime_put_sync(&pdev->dev);
1443 pm_runtime_disable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001444
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001445 return 0;
1446}
1447
1448static struct platform_driver davinci_mcasp_driver = {
1449 .probe = davinci_mcasp_probe,
1450 .remove = davinci_mcasp_remove,
1451 .driver = {
1452 .name = "davinci-mcasp",
1453 .owner = THIS_MODULE,
Sachin Kamatea421eb2013-05-22 16:53:37 +05301454 .of_match_table = mcasp_dt_ids,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001455 },
1456};
1457
Axel Linf9b8a512011-11-25 10:09:27 +08001458module_platform_driver(davinci_mcasp_driver);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001459
1460MODULE_AUTHOR("Steve Chen");
1461MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");
1462MODULE_LICENSE("GPL");