blob: 1af7285ca1626427e6855f44ed8fd1d9eea907af [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
28#include "drmP.h"
29#include "drm.h"
30#include "i915_drm.h"
31#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070035#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include <linux/pci.h>
Zhenyu Wangf8f235e2010-08-27 11:08:57 +080037#include <linux/intel-gtt.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038
Daniel Vetter0108a3e2010-08-07 11:01:21 +010039static uint32_t i915_gem_get_gtt_alignment(struct drm_gem_object *obj);
Daniel Vetterba3d8d72010-02-11 22:37:04 +010040
41static int i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj,
42 bool pipelined);
Eric Anholte47c68e2008-11-14 13:35:19 -080043static void i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj);
44static void i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj);
Eric Anholte47c68e2008-11-14 13:35:19 -080045static int i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj,
46 int write);
47static int i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
48 uint64_t offset,
49 uint64_t size);
50static void i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj);
Chris Wilson2cf34d72010-09-14 13:03:28 +010051static int i915_gem_object_wait_rendering(struct drm_gem_object *obj,
52 bool interruptible);
Jesse Barnesde151cf2008-11-12 10:03:55 -080053static int i915_gem_object_bind_to_gtt(struct drm_gem_object *obj,
Daniel Vetter920afa72010-09-16 17:54:23 +020054 unsigned alignment, bool mappable);
Jesse Barnesde151cf2008-11-12 10:03:55 -080055static void i915_gem_clear_fence_reg(struct drm_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +100056static int i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
57 struct drm_i915_gem_pwrite *args,
58 struct drm_file *file_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +010059static void i915_gem_free_object_tail(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -070060
Chris Wilson5cdf5882010-09-27 15:51:07 +010061static int
62i915_gem_object_get_pages(struct drm_gem_object *obj,
63 gfp_t gfpmask);
64
65static void
66i915_gem_object_put_pages(struct drm_gem_object *obj);
67
Chris Wilson17250b72010-10-28 12:51:39 +010068static int i915_gem_inactive_shrink(struct shrinker *shrinker,
69 int nr_to_scan,
70 gfp_t gfp_mask);
71
Chris Wilson31169712009-09-14 16:50:28 +010072
Chris Wilson73aa8082010-09-30 11:46:12 +010073/* some bookkeeping */
74static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
75 size_t size)
76{
77 dev_priv->mm.object_count++;
78 dev_priv->mm.object_memory += size;
79}
80
81static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
82 size_t size)
83{
84 dev_priv->mm.object_count--;
85 dev_priv->mm.object_memory -= size;
86}
87
88static void i915_gem_info_add_gtt(struct drm_i915_private *dev_priv,
Daniel Vetterfb7d5162010-10-01 22:05:20 +020089 struct drm_gem_object *obj)
Chris Wilson73aa8082010-09-30 11:46:12 +010090{
Daniel Vetterfb7d5162010-10-01 22:05:20 +020091 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +010092 dev_priv->mm.gtt_count++;
Daniel Vetterfb7d5162010-10-01 22:05:20 +020093 dev_priv->mm.gtt_memory += obj->size;
94 if (obj_priv->gtt_offset < dev_priv->mm.gtt_mappable_end) {
95 dev_priv->mm.mappable_gtt_used +=
96 min_t(size_t, obj->size,
97 dev_priv->mm.gtt_mappable_end
98 - obj_priv->gtt_offset);
99 }
Chris Wilson73aa8082010-09-30 11:46:12 +0100100}
101
102static void i915_gem_info_remove_gtt(struct drm_i915_private *dev_priv,
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200103 struct drm_gem_object *obj)
Chris Wilson73aa8082010-09-30 11:46:12 +0100104{
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200105 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +0100106 dev_priv->mm.gtt_count--;
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200107 dev_priv->mm.gtt_memory -= obj->size;
108 if (obj_priv->gtt_offset < dev_priv->mm.gtt_mappable_end) {
109 dev_priv->mm.mappable_gtt_used -=
110 min_t(size_t, obj->size,
111 dev_priv->mm.gtt_mappable_end
112 - obj_priv->gtt_offset);
113 }
114}
115
116/**
117 * Update the mappable working set counters. Call _only_ when there is a change
118 * in one of (pin|fault)_mappable and update *_mappable _before_ calling.
119 * @mappable: new state the changed mappable flag (either pin_ or fault_).
120 */
121static void
122i915_gem_info_update_mappable(struct drm_i915_private *dev_priv,
123 struct drm_gem_object *obj,
124 bool mappable)
125{
126 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
127
128 if (mappable) {
129 if (obj_priv->pin_mappable && obj_priv->fault_mappable)
130 /* Combined state was already mappable. */
131 return;
132 dev_priv->mm.gtt_mappable_count++;
133 dev_priv->mm.gtt_mappable_memory += obj->size;
134 } else {
135 if (obj_priv->pin_mappable || obj_priv->fault_mappable)
136 /* Combined state still mappable. */
137 return;
138 dev_priv->mm.gtt_mappable_count--;
139 dev_priv->mm.gtt_mappable_memory -= obj->size;
140 }
Chris Wilson73aa8082010-09-30 11:46:12 +0100141}
142
143static void i915_gem_info_add_pin(struct drm_i915_private *dev_priv,
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200144 struct drm_gem_object *obj,
145 bool mappable)
Chris Wilson73aa8082010-09-30 11:46:12 +0100146{
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200147 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +0100148 dev_priv->mm.pin_count++;
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200149 dev_priv->mm.pin_memory += obj->size;
150 if (mappable) {
151 obj_priv->pin_mappable = true;
152 i915_gem_info_update_mappable(dev_priv, obj, true);
153 }
Chris Wilson73aa8082010-09-30 11:46:12 +0100154}
155
156static void i915_gem_info_remove_pin(struct drm_i915_private *dev_priv,
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200157 struct drm_gem_object *obj)
Chris Wilson73aa8082010-09-30 11:46:12 +0100158{
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200159 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +0100160 dev_priv->mm.pin_count--;
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200161 dev_priv->mm.pin_memory -= obj->size;
162 if (obj_priv->pin_mappable) {
163 obj_priv->pin_mappable = false;
164 i915_gem_info_update_mappable(dev_priv, obj, false);
165 }
Chris Wilson73aa8082010-09-30 11:46:12 +0100166}
167
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100168int
169i915_gem_check_is_wedged(struct drm_device *dev)
170{
171 struct drm_i915_private *dev_priv = dev->dev_private;
172 struct completion *x = &dev_priv->error_completion;
173 unsigned long flags;
174 int ret;
175
176 if (!atomic_read(&dev_priv->mm.wedged))
177 return 0;
178
179 ret = wait_for_completion_interruptible(x);
180 if (ret)
181 return ret;
182
183 /* Success, we reset the GPU! */
184 if (!atomic_read(&dev_priv->mm.wedged))
185 return 0;
186
187 /* GPU is hung, bump the completion count to account for
188 * the token we just consumed so that we never hit zero and
189 * end up waiting upon a subsequent completion event that
190 * will never happen.
191 */
192 spin_lock_irqsave(&x->wait.lock, flags);
193 x->done++;
194 spin_unlock_irqrestore(&x->wait.lock, flags);
195 return -EIO;
196}
197
Chris Wilson76c1dec2010-09-25 11:22:51 +0100198static int i915_mutex_lock_interruptible(struct drm_device *dev)
199{
200 struct drm_i915_private *dev_priv = dev->dev_private;
201 int ret;
202
203 ret = i915_gem_check_is_wedged(dev);
204 if (ret)
205 return ret;
206
207 ret = mutex_lock_interruptible(&dev->struct_mutex);
208 if (ret)
209 return ret;
210
211 if (atomic_read(&dev_priv->mm.wedged)) {
212 mutex_unlock(&dev->struct_mutex);
213 return -EAGAIN;
214 }
215
Chris Wilson23bc5982010-09-29 16:10:57 +0100216 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100217 return 0;
218}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100219
Chris Wilson7d1c4802010-08-07 21:45:03 +0100220static inline bool
221i915_gem_object_is_inactive(struct drm_i915_gem_object *obj_priv)
222{
223 return obj_priv->gtt_space &&
224 !obj_priv->active &&
225 obj_priv->pin_count == 0;
226}
227
Chris Wilson73aa8082010-09-30 11:46:12 +0100228int i915_gem_do_init(struct drm_device *dev,
229 unsigned long start,
Daniel Vetter53984632010-09-22 23:44:24 +0200230 unsigned long mappable_end,
Jesse Barnes79e53942008-11-07 14:24:08 -0800231 unsigned long end)
232{
233 drm_i915_private_t *dev_priv = dev->dev_private;
234
235 if (start >= end ||
236 (start & (PAGE_SIZE - 1)) != 0 ||
237 (end & (PAGE_SIZE - 1)) != 0) {
238 return -EINVAL;
239 }
240
241 drm_mm_init(&dev_priv->mm.gtt_space, start,
242 end - start);
243
Chris Wilson73aa8082010-09-30 11:46:12 +0100244 dev_priv->mm.gtt_total = end - start;
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200245 dev_priv->mm.mappable_gtt_total = min(end, mappable_end) - start;
Daniel Vetter53984632010-09-22 23:44:24 +0200246 dev_priv->mm.gtt_mappable_end = mappable_end;
Jesse Barnes79e53942008-11-07 14:24:08 -0800247
248 return 0;
249}
Keith Packard6dbe2772008-10-14 21:41:13 -0700250
Eric Anholt673a3942008-07-30 12:06:12 -0700251int
252i915_gem_init_ioctl(struct drm_device *dev, void *data,
253 struct drm_file *file_priv)
254{
Eric Anholt673a3942008-07-30 12:06:12 -0700255 struct drm_i915_gem_init *args = data;
Jesse Barnes79e53942008-11-07 14:24:08 -0800256 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700257
258 mutex_lock(&dev->struct_mutex);
Daniel Vetter53984632010-09-22 23:44:24 +0200259 ret = i915_gem_do_init(dev, args->gtt_start, args->gtt_end, args->gtt_end);
Eric Anholt673a3942008-07-30 12:06:12 -0700260 mutex_unlock(&dev->struct_mutex);
261
Jesse Barnes79e53942008-11-07 14:24:08 -0800262 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700263}
264
Eric Anholt5a125c32008-10-22 21:40:13 -0700265int
266i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
267 struct drm_file *file_priv)
268{
Chris Wilson73aa8082010-09-30 11:46:12 +0100269 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700270 struct drm_i915_gem_get_aperture *args = data;
Eric Anholt5a125c32008-10-22 21:40:13 -0700271
272 if (!(dev->driver->driver_features & DRIVER_GEM))
273 return -ENODEV;
274
Chris Wilson73aa8082010-09-30 11:46:12 +0100275 mutex_lock(&dev->struct_mutex);
276 args->aper_size = dev_priv->mm.gtt_total;
277 args->aper_available_size = args->aper_size - dev_priv->mm.pin_memory;
278 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700279
280 return 0;
281}
282
Eric Anholt673a3942008-07-30 12:06:12 -0700283
284/**
285 * Creates a new mm object and returns a handle to it.
286 */
287int
288i915_gem_create_ioctl(struct drm_device *dev, void *data,
289 struct drm_file *file_priv)
290{
291 struct drm_i915_gem_create *args = data;
292 struct drm_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300293 int ret;
294 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700295
296 args->size = roundup(args->size, PAGE_SIZE);
297
298 /* Allocate the new object */
Daniel Vetterac52bc52010-04-09 19:05:06 +0000299 obj = i915_gem_alloc_object(dev, args->size);
Eric Anholt673a3942008-07-30 12:06:12 -0700300 if (obj == NULL)
301 return -ENOMEM;
302
303 ret = drm_gem_handle_create(file_priv, obj, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100304 if (ret) {
Chris Wilson202f2fe2010-10-14 13:20:40 +0100305 drm_gem_object_release(obj);
306 i915_gem_info_remove_obj(dev->dev_private, obj->size);
307 kfree(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700308 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100309 }
310
Chris Wilson202f2fe2010-10-14 13:20:40 +0100311 /* drop reference from allocate - handle holds it now */
312 drm_gem_object_unreference(obj);
313 trace_i915_gem_object_create(obj);
314
Eric Anholt673a3942008-07-30 12:06:12 -0700315 args->handle = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700316 return 0;
317}
318
Daniel Vetter16e809a2010-09-16 19:37:04 +0200319static bool
320i915_gem_object_cpu_accessible(struct drm_i915_gem_object *obj)
321{
322 struct drm_device *dev = obj->base.dev;
323 drm_i915_private_t *dev_priv = dev->dev_private;
324
325 return obj->gtt_space == NULL ||
326 obj->gtt_offset + obj->base.size <= dev_priv->mm.gtt_mappable_end;
327}
328
Eric Anholt40123c12009-03-09 13:42:30 -0700329static inline int
Eric Anholteb014592009-03-10 11:44:52 -0700330fast_shmem_read(struct page **pages,
331 loff_t page_base, int page_offset,
332 char __user *data,
333 int length)
334{
Chris Wilsonb5e4feb2010-10-14 13:47:43 +0100335 char *vaddr;
Chris Wilson4f27b752010-10-14 15:26:45 +0100336 int ret;
Eric Anholteb014592009-03-10 11:44:52 -0700337
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700338 vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT]);
Chris Wilson4f27b752010-10-14 15:26:45 +0100339 ret = __copy_to_user_inatomic(data, vaddr + page_offset, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700340 kunmap_atomic(vaddr);
Eric Anholteb014592009-03-10 11:44:52 -0700341
Chris Wilson4f27b752010-10-14 15:26:45 +0100342 return ret;
Eric Anholteb014592009-03-10 11:44:52 -0700343}
344
Eric Anholt280b7132009-03-12 16:56:27 -0700345static int i915_gem_object_needs_bit17_swizzle(struct drm_gem_object *obj)
346{
347 drm_i915_private_t *dev_priv = obj->dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +0100348 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt280b7132009-03-12 16:56:27 -0700349
350 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
351 obj_priv->tiling_mode != I915_TILING_NONE;
352}
353
Chris Wilson99a03df2010-05-27 14:15:34 +0100354static inline void
Eric Anholt40123c12009-03-09 13:42:30 -0700355slow_shmem_copy(struct page *dst_page,
356 int dst_offset,
357 struct page *src_page,
358 int src_offset,
359 int length)
360{
361 char *dst_vaddr, *src_vaddr;
362
Chris Wilson99a03df2010-05-27 14:15:34 +0100363 dst_vaddr = kmap(dst_page);
364 src_vaddr = kmap(src_page);
Eric Anholt40123c12009-03-09 13:42:30 -0700365
366 memcpy(dst_vaddr + dst_offset, src_vaddr + src_offset, length);
367
Chris Wilson99a03df2010-05-27 14:15:34 +0100368 kunmap(src_page);
369 kunmap(dst_page);
Eric Anholt40123c12009-03-09 13:42:30 -0700370}
371
Chris Wilson99a03df2010-05-27 14:15:34 +0100372static inline void
Eric Anholt280b7132009-03-12 16:56:27 -0700373slow_shmem_bit17_copy(struct page *gpu_page,
374 int gpu_offset,
375 struct page *cpu_page,
376 int cpu_offset,
377 int length,
378 int is_read)
379{
380 char *gpu_vaddr, *cpu_vaddr;
381
382 /* Use the unswizzled path if this page isn't affected. */
383 if ((page_to_phys(gpu_page) & (1 << 17)) == 0) {
384 if (is_read)
385 return slow_shmem_copy(cpu_page, cpu_offset,
386 gpu_page, gpu_offset, length);
387 else
388 return slow_shmem_copy(gpu_page, gpu_offset,
389 cpu_page, cpu_offset, length);
390 }
391
Chris Wilson99a03df2010-05-27 14:15:34 +0100392 gpu_vaddr = kmap(gpu_page);
393 cpu_vaddr = kmap(cpu_page);
Eric Anholt280b7132009-03-12 16:56:27 -0700394
395 /* Copy the data, XORing A6 with A17 (1). The user already knows he's
396 * XORing with the other bits (A9 for Y, A9 and A10 for X)
397 */
398 while (length > 0) {
399 int cacheline_end = ALIGN(gpu_offset + 1, 64);
400 int this_length = min(cacheline_end - gpu_offset, length);
401 int swizzled_gpu_offset = gpu_offset ^ 64;
402
403 if (is_read) {
404 memcpy(cpu_vaddr + cpu_offset,
405 gpu_vaddr + swizzled_gpu_offset,
406 this_length);
407 } else {
408 memcpy(gpu_vaddr + swizzled_gpu_offset,
409 cpu_vaddr + cpu_offset,
410 this_length);
411 }
412 cpu_offset += this_length;
413 gpu_offset += this_length;
414 length -= this_length;
415 }
416
Chris Wilson99a03df2010-05-27 14:15:34 +0100417 kunmap(cpu_page);
418 kunmap(gpu_page);
Eric Anholt280b7132009-03-12 16:56:27 -0700419}
420
Eric Anholt673a3942008-07-30 12:06:12 -0700421/**
Eric Anholteb014592009-03-10 11:44:52 -0700422 * This is the fast shmem pread path, which attempts to copy_from_user directly
423 * from the backing pages of the object to the user's address space. On a
424 * fault, it fails so we can fall back to i915_gem_shmem_pwrite_slow().
425 */
426static int
427i915_gem_shmem_pread_fast(struct drm_device *dev, struct drm_gem_object *obj,
428 struct drm_i915_gem_pread *args,
429 struct drm_file *file_priv)
430{
Daniel Vetter23010e42010-03-08 13:35:02 +0100431 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700432 ssize_t remain;
433 loff_t offset, page_base;
434 char __user *user_data;
435 int page_offset, page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700436
437 user_data = (char __user *) (uintptr_t) args->data_ptr;
438 remain = args->size;
439
Daniel Vetter23010e42010-03-08 13:35:02 +0100440 obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700441 offset = args->offset;
442
443 while (remain > 0) {
444 /* Operation in this page
445 *
446 * page_base = page offset within aperture
447 * page_offset = offset within page
448 * page_length = bytes to copy for this page
449 */
450 page_base = (offset & ~(PAGE_SIZE-1));
451 page_offset = offset & (PAGE_SIZE-1);
452 page_length = remain;
453 if ((page_offset + remain) > PAGE_SIZE)
454 page_length = PAGE_SIZE - page_offset;
455
Chris Wilson4f27b752010-10-14 15:26:45 +0100456 if (fast_shmem_read(obj_priv->pages,
457 page_base, page_offset,
458 user_data, page_length))
459 return -EFAULT;
Eric Anholteb014592009-03-10 11:44:52 -0700460
461 remain -= page_length;
462 user_data += page_length;
463 offset += page_length;
464 }
465
Chris Wilson4f27b752010-10-14 15:26:45 +0100466 return 0;
Eric Anholteb014592009-03-10 11:44:52 -0700467}
468
Chris Wilson07f73f62009-09-14 16:50:30 +0100469static int
470i915_gem_object_get_pages_or_evict(struct drm_gem_object *obj)
471{
472 int ret;
473
Chris Wilson4bdadb92010-01-27 13:36:32 +0000474 ret = i915_gem_object_get_pages(obj, __GFP_NORETRY | __GFP_NOWARN);
Chris Wilson07f73f62009-09-14 16:50:30 +0100475
476 /* If we've insufficient memory to map in the pages, attempt
477 * to make some space by throwing out some old buffers.
478 */
479 if (ret == -ENOMEM) {
480 struct drm_device *dev = obj->dev;
Chris Wilson07f73f62009-09-14 16:50:30 +0100481
Daniel Vetter0108a3e2010-08-07 11:01:21 +0100482 ret = i915_gem_evict_something(dev, obj->size,
Daniel Vettera6e0aa42010-09-16 15:45:15 +0200483 i915_gem_get_gtt_alignment(obj),
484 false);
Chris Wilson07f73f62009-09-14 16:50:30 +0100485 if (ret)
486 return ret;
487
Chris Wilson4bdadb92010-01-27 13:36:32 +0000488 ret = i915_gem_object_get_pages(obj, 0);
Chris Wilson07f73f62009-09-14 16:50:30 +0100489 }
490
491 return ret;
492}
493
Eric Anholteb014592009-03-10 11:44:52 -0700494/**
495 * This is the fallback shmem pread path, which allocates temporary storage
496 * in kernel space to copy_to_user into outside of the struct_mutex, so we
497 * can copy out of the object's backing pages while holding the struct mutex
498 * and not take page faults.
499 */
500static int
501i915_gem_shmem_pread_slow(struct drm_device *dev, struct drm_gem_object *obj,
502 struct drm_i915_gem_pread *args,
503 struct drm_file *file_priv)
504{
Daniel Vetter23010e42010-03-08 13:35:02 +0100505 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700506 struct mm_struct *mm = current->mm;
507 struct page **user_pages;
508 ssize_t remain;
509 loff_t offset, pinned_pages, i;
510 loff_t first_data_page, last_data_page, num_pages;
511 int shmem_page_index, shmem_page_offset;
512 int data_page_index, data_page_offset;
513 int page_length;
514 int ret;
515 uint64_t data_ptr = args->data_ptr;
Eric Anholt280b7132009-03-12 16:56:27 -0700516 int do_bit17_swizzling;
Eric Anholteb014592009-03-10 11:44:52 -0700517
518 remain = args->size;
519
520 /* Pin the user pages containing the data. We can't fault while
521 * holding the struct mutex, yet we want to hold it while
522 * dereferencing the user data.
523 */
524 first_data_page = data_ptr / PAGE_SIZE;
525 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
526 num_pages = last_data_page - first_data_page + 1;
527
Chris Wilson4f27b752010-10-14 15:26:45 +0100528 user_pages = drm_malloc_ab(num_pages, sizeof(struct page *));
Eric Anholteb014592009-03-10 11:44:52 -0700529 if (user_pages == NULL)
530 return -ENOMEM;
531
Chris Wilson4f27b752010-10-14 15:26:45 +0100532 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700533 down_read(&mm->mmap_sem);
534 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
Eric Anholte5e9ecd2009-04-07 16:01:22 -0700535 num_pages, 1, 0, user_pages, NULL);
Eric Anholteb014592009-03-10 11:44:52 -0700536 up_read(&mm->mmap_sem);
Chris Wilson4f27b752010-10-14 15:26:45 +0100537 mutex_lock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700538 if (pinned_pages < num_pages) {
539 ret = -EFAULT;
Chris Wilson4f27b752010-10-14 15:26:45 +0100540 goto out;
Eric Anholteb014592009-03-10 11:44:52 -0700541 }
542
Chris Wilson4f27b752010-10-14 15:26:45 +0100543 ret = i915_gem_object_set_cpu_read_domain_range(obj,
544 args->offset,
Eric Anholteb014592009-03-10 11:44:52 -0700545 args->size);
Chris Wilson4f27b752010-10-14 15:26:45 +0100546 if (ret)
547 goto out;
548
549 do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700550
Daniel Vetter23010e42010-03-08 13:35:02 +0100551 obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700552 offset = args->offset;
553
554 while (remain > 0) {
555 /* Operation in this page
556 *
557 * shmem_page_index = page number within shmem file
558 * shmem_page_offset = offset within page in shmem file
559 * data_page_index = page number in get_user_pages return
560 * data_page_offset = offset with data_page_index page.
561 * page_length = bytes to copy for this page
562 */
563 shmem_page_index = offset / PAGE_SIZE;
564 shmem_page_offset = offset & ~PAGE_MASK;
565 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
566 data_page_offset = data_ptr & ~PAGE_MASK;
567
568 page_length = remain;
569 if ((shmem_page_offset + page_length) > PAGE_SIZE)
570 page_length = PAGE_SIZE - shmem_page_offset;
571 if ((data_page_offset + page_length) > PAGE_SIZE)
572 page_length = PAGE_SIZE - data_page_offset;
573
Eric Anholt280b7132009-03-12 16:56:27 -0700574 if (do_bit17_swizzling) {
Chris Wilson99a03df2010-05-27 14:15:34 +0100575 slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
Eric Anholt280b7132009-03-12 16:56:27 -0700576 shmem_page_offset,
Chris Wilson99a03df2010-05-27 14:15:34 +0100577 user_pages[data_page_index],
578 data_page_offset,
579 page_length,
580 1);
581 } else {
582 slow_shmem_copy(user_pages[data_page_index],
583 data_page_offset,
584 obj_priv->pages[shmem_page_index],
585 shmem_page_offset,
586 page_length);
Eric Anholt280b7132009-03-12 16:56:27 -0700587 }
Eric Anholteb014592009-03-10 11:44:52 -0700588
589 remain -= page_length;
590 data_ptr += page_length;
591 offset += page_length;
592 }
593
Chris Wilson4f27b752010-10-14 15:26:45 +0100594out:
Eric Anholteb014592009-03-10 11:44:52 -0700595 for (i = 0; i < pinned_pages; i++) {
596 SetPageDirty(user_pages[i]);
597 page_cache_release(user_pages[i]);
598 }
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700599 drm_free_large(user_pages);
Eric Anholteb014592009-03-10 11:44:52 -0700600
601 return ret;
602}
603
Eric Anholt673a3942008-07-30 12:06:12 -0700604/**
605 * Reads data from the object referenced by handle.
606 *
607 * On error, the contents of *data are undefined.
608 */
609int
610i915_gem_pread_ioctl(struct drm_device *dev, void *data,
611 struct drm_file *file_priv)
612{
613 struct drm_i915_gem_pread *args = data;
614 struct drm_gem_object *obj;
615 struct drm_i915_gem_object *obj_priv;
Chris Wilson35b62a82010-09-26 20:23:38 +0100616 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700617
Chris Wilson4f27b752010-10-14 15:26:45 +0100618 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100619 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100620 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700621
622 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100623 if (obj == NULL) {
624 ret = -ENOENT;
625 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100626 }
Daniel Vetter23010e42010-03-08 13:35:02 +0100627 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700628
Chris Wilson7dcd2492010-09-26 20:21:44 +0100629 /* Bounds check source. */
630 if (args->offset > obj->size || args->size > obj->size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100631 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100632 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100633 }
634
Chris Wilson35b62a82010-09-26 20:23:38 +0100635 if (args->size == 0)
636 goto out;
637
Chris Wilsonce9d4192010-09-26 20:50:05 +0100638 if (!access_ok(VERIFY_WRITE,
639 (char __user *)(uintptr_t)args->data_ptr,
640 args->size)) {
641 ret = -EFAULT;
Chris Wilson35b62a82010-09-26 20:23:38 +0100642 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -0700643 }
644
Chris Wilsonb5e4feb2010-10-14 13:47:43 +0100645 ret = fault_in_pages_writeable((char __user *)(uintptr_t)args->data_ptr,
646 args->size);
647 if (ret) {
648 ret = -EFAULT;
649 goto out;
650 }
651
Chris Wilson4f27b752010-10-14 15:26:45 +0100652 ret = i915_gem_object_get_pages_or_evict(obj);
653 if (ret)
654 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -0700655
Chris Wilson4f27b752010-10-14 15:26:45 +0100656 ret = i915_gem_object_set_cpu_read_domain_range(obj,
657 args->offset,
658 args->size);
659 if (ret)
660 goto out_put;
661
662 ret = -EFAULT;
663 if (!i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt673a3942008-07-30 12:06:12 -0700664 ret = i915_gem_shmem_pread_fast(dev, obj, args, file_priv);
Chris Wilson4f27b752010-10-14 15:26:45 +0100665 if (ret == -EFAULT)
666 ret = i915_gem_shmem_pread_slow(dev, obj, args, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700667
Chris Wilson4f27b752010-10-14 15:26:45 +0100668out_put:
669 i915_gem_object_put_pages(obj);
Chris Wilson35b62a82010-09-26 20:23:38 +0100670out:
Chris Wilson4f27b752010-10-14 15:26:45 +0100671 drm_gem_object_unreference(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100672unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100673 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700674 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700675}
676
Keith Packard0839ccb2008-10-30 19:38:48 -0700677/* This is the fast write path which cannot handle
678 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700679 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700680
Keith Packard0839ccb2008-10-30 19:38:48 -0700681static inline int
682fast_user_write(struct io_mapping *mapping,
683 loff_t page_base, int page_offset,
684 char __user *user_data,
685 int length)
686{
687 char *vaddr_atomic;
688 unsigned long unwritten;
689
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700690 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Keith Packard0839ccb2008-10-30 19:38:48 -0700691 unwritten = __copy_from_user_inatomic_nocache(vaddr_atomic + page_offset,
692 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700693 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100694 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700695}
696
697/* Here's the write path which can sleep for
698 * page faults
699 */
700
Chris Wilsonab34c222010-05-27 14:15:35 +0100701static inline void
Eric Anholt3de09aa2009-03-09 09:42:23 -0700702slow_kernel_write(struct io_mapping *mapping,
703 loff_t gtt_base, int gtt_offset,
704 struct page *user_page, int user_offset,
705 int length)
Keith Packard0839ccb2008-10-30 19:38:48 -0700706{
Chris Wilsonab34c222010-05-27 14:15:35 +0100707 char __iomem *dst_vaddr;
708 char *src_vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700709
Chris Wilsonab34c222010-05-27 14:15:35 +0100710 dst_vaddr = io_mapping_map_wc(mapping, gtt_base);
711 src_vaddr = kmap(user_page);
712
713 memcpy_toio(dst_vaddr + gtt_offset,
714 src_vaddr + user_offset,
715 length);
716
717 kunmap(user_page);
718 io_mapping_unmap(dst_vaddr);
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700719}
720
Eric Anholt40123c12009-03-09 13:42:30 -0700721static inline int
722fast_shmem_write(struct page **pages,
723 loff_t page_base, int page_offset,
724 char __user *data,
725 int length)
726{
Chris Wilsonb5e4feb2010-10-14 13:47:43 +0100727 char *vaddr;
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100728 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700729
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700730 vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT]);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100731 ret = __copy_from_user_inatomic(vaddr + page_offset, data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700732 kunmap_atomic(vaddr);
Eric Anholt40123c12009-03-09 13:42:30 -0700733
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100734 return ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700735}
736
Eric Anholt3de09aa2009-03-09 09:42:23 -0700737/**
738 * This is the fast pwrite path, where we copy the data directly from the
739 * user into the GTT, uncached.
740 */
Eric Anholt673a3942008-07-30 12:06:12 -0700741static int
Eric Anholt3de09aa2009-03-09 09:42:23 -0700742i915_gem_gtt_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
743 struct drm_i915_gem_pwrite *args,
744 struct drm_file *file_priv)
Eric Anholt673a3942008-07-30 12:06:12 -0700745{
Daniel Vetter23010e42010-03-08 13:35:02 +0100746 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Keith Packard0839ccb2008-10-30 19:38:48 -0700747 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700748 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700749 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700750 char __user *user_data;
Keith Packard0839ccb2008-10-30 19:38:48 -0700751 int page_offset, page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700752
753 user_data = (char __user *) (uintptr_t) args->data_ptr;
754 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700755
Daniel Vetter23010e42010-03-08 13:35:02 +0100756 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700757 offset = obj_priv->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700758
759 while (remain > 0) {
760 /* Operation in this page
761 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700762 * page_base = page offset within aperture
763 * page_offset = offset within page
764 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700765 */
Keith Packard0839ccb2008-10-30 19:38:48 -0700766 page_base = (offset & ~(PAGE_SIZE-1));
767 page_offset = offset & (PAGE_SIZE-1);
768 page_length = remain;
769 if ((page_offset + remain) > PAGE_SIZE)
770 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700771
Keith Packard0839ccb2008-10-30 19:38:48 -0700772 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700773 * source page isn't available. Return the error and we'll
774 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700775 */
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100776 if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
777 page_offset, user_data, page_length))
778
779 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700780
Keith Packard0839ccb2008-10-30 19:38:48 -0700781 remain -= page_length;
782 user_data += page_length;
783 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700784 }
Eric Anholt673a3942008-07-30 12:06:12 -0700785
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100786 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700787}
788
Eric Anholt3de09aa2009-03-09 09:42:23 -0700789/**
790 * This is the fallback GTT pwrite path, which uses get_user_pages to pin
791 * the memory and maps it using kmap_atomic for copying.
792 *
793 * This code resulted in x11perf -rgb10text consuming about 10% more CPU
794 * than using i915_gem_gtt_pwrite_fast on a G45 (32-bit).
795 */
Eric Anholt3043c602008-10-02 12:24:47 -0700796static int
Eric Anholt3de09aa2009-03-09 09:42:23 -0700797i915_gem_gtt_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
798 struct drm_i915_gem_pwrite *args,
799 struct drm_file *file_priv)
Eric Anholt673a3942008-07-30 12:06:12 -0700800{
Daniel Vetter23010e42010-03-08 13:35:02 +0100801 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700802 drm_i915_private_t *dev_priv = dev->dev_private;
803 ssize_t remain;
804 loff_t gtt_page_base, offset;
805 loff_t first_data_page, last_data_page, num_pages;
806 loff_t pinned_pages, i;
807 struct page **user_pages;
808 struct mm_struct *mm = current->mm;
809 int gtt_page_offset, data_page_offset, data_page_index, page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700810 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700811 uint64_t data_ptr = args->data_ptr;
812
813 remain = args->size;
814
815 /* Pin the user pages containing the data. We can't fault while
816 * holding the struct mutex, and all of the pwrite implementations
817 * want to hold it while dereferencing the user data.
818 */
819 first_data_page = data_ptr / PAGE_SIZE;
820 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
821 num_pages = last_data_page - first_data_page + 1;
822
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100823 user_pages = drm_malloc_ab(num_pages, sizeof(struct page *));
Eric Anholt3de09aa2009-03-09 09:42:23 -0700824 if (user_pages == NULL)
825 return -ENOMEM;
826
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100827 mutex_unlock(&dev->struct_mutex);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700828 down_read(&mm->mmap_sem);
829 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
830 num_pages, 0, 0, user_pages, NULL);
831 up_read(&mm->mmap_sem);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100832 mutex_lock(&dev->struct_mutex);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700833 if (pinned_pages < num_pages) {
834 ret = -EFAULT;
835 goto out_unpin_pages;
836 }
837
Eric Anholt3de09aa2009-03-09 09:42:23 -0700838 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
839 if (ret)
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100840 goto out_unpin_pages;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700841
Daniel Vetter23010e42010-03-08 13:35:02 +0100842 obj_priv = to_intel_bo(obj);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700843 offset = obj_priv->gtt_offset + args->offset;
844
845 while (remain > 0) {
846 /* Operation in this page
847 *
848 * gtt_page_base = page offset within aperture
849 * gtt_page_offset = offset within page in aperture
850 * data_page_index = page number in get_user_pages return
851 * data_page_offset = offset with data_page_index page.
852 * page_length = bytes to copy for this page
853 */
854 gtt_page_base = offset & PAGE_MASK;
855 gtt_page_offset = offset & ~PAGE_MASK;
856 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
857 data_page_offset = data_ptr & ~PAGE_MASK;
858
859 page_length = remain;
860 if ((gtt_page_offset + page_length) > PAGE_SIZE)
861 page_length = PAGE_SIZE - gtt_page_offset;
862 if ((data_page_offset + page_length) > PAGE_SIZE)
863 page_length = PAGE_SIZE - data_page_offset;
864
Chris Wilsonab34c222010-05-27 14:15:35 +0100865 slow_kernel_write(dev_priv->mm.gtt_mapping,
866 gtt_page_base, gtt_page_offset,
867 user_pages[data_page_index],
868 data_page_offset,
869 page_length);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700870
871 remain -= page_length;
872 offset += page_length;
873 data_ptr += page_length;
874 }
875
Eric Anholt3de09aa2009-03-09 09:42:23 -0700876out_unpin_pages:
877 for (i = 0; i < pinned_pages; i++)
878 page_cache_release(user_pages[i]);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700879 drm_free_large(user_pages);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700880
881 return ret;
882}
883
Eric Anholt40123c12009-03-09 13:42:30 -0700884/**
885 * This is the fast shmem pwrite path, which attempts to directly
886 * copy_from_user into the kmapped pages backing the object.
887 */
Eric Anholt673a3942008-07-30 12:06:12 -0700888static int
Eric Anholt40123c12009-03-09 13:42:30 -0700889i915_gem_shmem_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
890 struct drm_i915_gem_pwrite *args,
891 struct drm_file *file_priv)
Eric Anholt673a3942008-07-30 12:06:12 -0700892{
Daniel Vetter23010e42010-03-08 13:35:02 +0100893 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700894 ssize_t remain;
895 loff_t offset, page_base;
896 char __user *user_data;
897 int page_offset, page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700898
899 user_data = (char __user *) (uintptr_t) args->data_ptr;
900 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700901
Daniel Vetter23010e42010-03-08 13:35:02 +0100902 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700903 offset = args->offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700904 obj_priv->dirty = 1;
Eric Anholt673a3942008-07-30 12:06:12 -0700905
Eric Anholt40123c12009-03-09 13:42:30 -0700906 while (remain > 0) {
907 /* Operation in this page
908 *
909 * page_base = page offset within aperture
910 * page_offset = offset within page
911 * page_length = bytes to copy for this page
912 */
913 page_base = (offset & ~(PAGE_SIZE-1));
914 page_offset = offset & (PAGE_SIZE-1);
915 page_length = remain;
916 if ((page_offset + remain) > PAGE_SIZE)
917 page_length = PAGE_SIZE - page_offset;
918
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100919 if (fast_shmem_write(obj_priv->pages,
Eric Anholt40123c12009-03-09 13:42:30 -0700920 page_base, page_offset,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100921 user_data, page_length))
922 return -EFAULT;
Eric Anholt40123c12009-03-09 13:42:30 -0700923
924 remain -= page_length;
925 user_data += page_length;
926 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700927 }
928
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100929 return 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700930}
931
932/**
933 * This is the fallback shmem pwrite path, which uses get_user_pages to pin
934 * the memory and maps it using kmap_atomic for copying.
935 *
936 * This avoids taking mmap_sem for faulting on the user's address while the
937 * struct_mutex is held.
938 */
939static int
940i915_gem_shmem_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
941 struct drm_i915_gem_pwrite *args,
942 struct drm_file *file_priv)
943{
Daniel Vetter23010e42010-03-08 13:35:02 +0100944 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700945 struct mm_struct *mm = current->mm;
946 struct page **user_pages;
947 ssize_t remain;
948 loff_t offset, pinned_pages, i;
949 loff_t first_data_page, last_data_page, num_pages;
950 int shmem_page_index, shmem_page_offset;
951 int data_page_index, data_page_offset;
952 int page_length;
953 int ret;
954 uint64_t data_ptr = args->data_ptr;
Eric Anholt280b7132009-03-12 16:56:27 -0700955 int do_bit17_swizzling;
Eric Anholt40123c12009-03-09 13:42:30 -0700956
957 remain = args->size;
958
959 /* Pin the user pages containing the data. We can't fault while
960 * holding the struct mutex, and all of the pwrite implementations
961 * want to hold it while dereferencing the user data.
962 */
963 first_data_page = data_ptr / PAGE_SIZE;
964 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
965 num_pages = last_data_page - first_data_page + 1;
966
Chris Wilson4f27b752010-10-14 15:26:45 +0100967 user_pages = drm_malloc_ab(num_pages, sizeof(struct page *));
Eric Anholt40123c12009-03-09 13:42:30 -0700968 if (user_pages == NULL)
969 return -ENOMEM;
970
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100971 mutex_unlock(&dev->struct_mutex);
Eric Anholt40123c12009-03-09 13:42:30 -0700972 down_read(&mm->mmap_sem);
973 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
974 num_pages, 0, 0, user_pages, NULL);
975 up_read(&mm->mmap_sem);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100976 mutex_lock(&dev->struct_mutex);
Eric Anholt40123c12009-03-09 13:42:30 -0700977 if (pinned_pages < num_pages) {
978 ret = -EFAULT;
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100979 goto out;
Eric Anholt40123c12009-03-09 13:42:30 -0700980 }
981
Eric Anholt40123c12009-03-09 13:42:30 -0700982 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100983 if (ret)
984 goto out;
985
986 do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700987
Daniel Vetter23010e42010-03-08 13:35:02 +0100988 obj_priv = to_intel_bo(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700989 offset = args->offset;
990 obj_priv->dirty = 1;
991
992 while (remain > 0) {
993 /* Operation in this page
994 *
995 * shmem_page_index = page number within shmem file
996 * shmem_page_offset = offset within page in shmem file
997 * data_page_index = page number in get_user_pages return
998 * data_page_offset = offset with data_page_index page.
999 * page_length = bytes to copy for this page
1000 */
1001 shmem_page_index = offset / PAGE_SIZE;
1002 shmem_page_offset = offset & ~PAGE_MASK;
1003 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
1004 data_page_offset = data_ptr & ~PAGE_MASK;
1005
1006 page_length = remain;
1007 if ((shmem_page_offset + page_length) > PAGE_SIZE)
1008 page_length = PAGE_SIZE - shmem_page_offset;
1009 if ((data_page_offset + page_length) > PAGE_SIZE)
1010 page_length = PAGE_SIZE - data_page_offset;
1011
Eric Anholt280b7132009-03-12 16:56:27 -07001012 if (do_bit17_swizzling) {
Chris Wilson99a03df2010-05-27 14:15:34 +01001013 slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
Eric Anholt280b7132009-03-12 16:56:27 -07001014 shmem_page_offset,
1015 user_pages[data_page_index],
1016 data_page_offset,
Chris Wilson99a03df2010-05-27 14:15:34 +01001017 page_length,
1018 0);
1019 } else {
1020 slow_shmem_copy(obj_priv->pages[shmem_page_index],
1021 shmem_page_offset,
1022 user_pages[data_page_index],
1023 data_page_offset,
1024 page_length);
Eric Anholt280b7132009-03-12 16:56:27 -07001025 }
Eric Anholt40123c12009-03-09 13:42:30 -07001026
1027 remain -= page_length;
1028 data_ptr += page_length;
1029 offset += page_length;
1030 }
1031
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001032out:
Eric Anholt40123c12009-03-09 13:42:30 -07001033 for (i = 0; i < pinned_pages; i++)
1034 page_cache_release(user_pages[i]);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07001035 drm_free_large(user_pages);
Eric Anholt40123c12009-03-09 13:42:30 -07001036
1037 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001038}
1039
1040/**
1041 * Writes data to the object referenced by handle.
1042 *
1043 * On error, the contents of the buffer that were to be modified are undefined.
1044 */
1045int
1046i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001047 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001048{
1049 struct drm_i915_gem_pwrite *args = data;
1050 struct drm_gem_object *obj;
1051 struct drm_i915_gem_object *obj_priv;
1052 int ret = 0;
1053
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001054 ret = i915_mutex_lock_interruptible(dev);
1055 if (ret)
1056 return ret;
1057
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001058 obj = drm_gem_object_lookup(dev, file, args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001059 if (obj == NULL) {
1060 ret = -ENOENT;
1061 goto unlock;
1062 }
Daniel Vetter23010e42010-03-08 13:35:02 +01001063 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001064
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001065
Chris Wilson7dcd2492010-09-26 20:21:44 +01001066 /* Bounds check destination. */
1067 if (args->offset > obj->size || args->size > obj->size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001068 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001069 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001070 }
1071
Chris Wilson35b62a82010-09-26 20:23:38 +01001072 if (args->size == 0)
1073 goto out;
1074
Chris Wilsonce9d4192010-09-26 20:50:05 +01001075 if (!access_ok(VERIFY_READ,
1076 (char __user *)(uintptr_t)args->data_ptr,
1077 args->size)) {
1078 ret = -EFAULT;
Chris Wilson35b62a82010-09-26 20:23:38 +01001079 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07001080 }
1081
Chris Wilsonb5e4feb2010-10-14 13:47:43 +01001082 ret = fault_in_pages_readable((char __user *)(uintptr_t)args->data_ptr,
1083 args->size);
1084 if (ret) {
1085 ret = -EFAULT;
1086 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07001087 }
1088
1089 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1090 * it would end up going through the fenced access, and we'll get
1091 * different detiling behavior between reading and writing.
1092 * pread/pwrite currently are reading and writing from the CPU
1093 * perspective, requiring manual detiling by the client.
1094 */
Dave Airlie71acb5e2008-12-30 20:31:46 +10001095 if (obj_priv->phys_obj)
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001096 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001097 else if (obj_priv->tiling_mode == I915_TILING_NONE &&
Chris Wilson5cdf5882010-09-27 15:51:07 +01001098 obj_priv->gtt_space &&
Chris Wilson9b8c4a02010-05-27 14:21:01 +01001099 obj->write_domain != I915_GEM_DOMAIN_CPU) {
Daniel Vetter920afa72010-09-16 17:54:23 +02001100 ret = i915_gem_object_pin(obj, 0, true);
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001101 if (ret)
1102 goto out;
1103
1104 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
1105 if (ret)
1106 goto out_unpin;
1107
1108 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
1109 if (ret == -EFAULT)
1110 ret = i915_gem_gtt_pwrite_slow(dev, obj, args, file);
1111
1112out_unpin:
1113 i915_gem_object_unpin(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001114 } else {
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001115 ret = i915_gem_object_get_pages_or_evict(obj);
1116 if (ret)
1117 goto out;
1118
1119 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
1120 if (ret)
1121 goto out_put;
1122
1123 ret = -EFAULT;
1124 if (!i915_gem_object_needs_bit17_swizzle(obj))
1125 ret = i915_gem_shmem_pwrite_fast(dev, obj, args, file);
1126 if (ret == -EFAULT)
1127 ret = i915_gem_shmem_pwrite_slow(dev, obj, args, file);
1128
1129out_put:
1130 i915_gem_object_put_pages(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001131 }
Eric Anholt673a3942008-07-30 12:06:12 -07001132
Chris Wilson35b62a82010-09-26 20:23:38 +01001133out:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001134 drm_gem_object_unreference(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001135unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001136 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07001137 return ret;
1138}
1139
1140/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001141 * Called when user space prepares to use an object with the CPU, either
1142 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001143 */
1144int
1145i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1146 struct drm_file *file_priv)
1147{
Eric Anholta09ba7f2009-08-29 12:49:51 -07001148 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001149 struct drm_i915_gem_set_domain *args = data;
1150 struct drm_gem_object *obj;
Jesse Barnes652c3932009-08-17 13:31:43 -07001151 struct drm_i915_gem_object *obj_priv;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001152 uint32_t read_domains = args->read_domains;
1153 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001154 int ret;
1155
1156 if (!(dev->driver->driver_features & DRIVER_GEM))
1157 return -ENODEV;
1158
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001159 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001160 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001161 return -EINVAL;
1162
Chris Wilson21d509e2009-06-06 09:46:02 +01001163 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001164 return -EINVAL;
1165
1166 /* Having something in the write domain implies it's in the read
1167 * domain, and only that read domain. Enforce that in the request.
1168 */
1169 if (write_domain != 0 && read_domains != write_domain)
1170 return -EINVAL;
1171
Chris Wilson76c1dec2010-09-25 11:22:51 +01001172 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001173 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001174 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001175
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001176 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1177 if (obj == NULL) {
1178 ret = -ENOENT;
1179 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001180 }
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001181 obj_priv = to_intel_bo(obj);
Jesse Barnes652c3932009-08-17 13:31:43 -07001182
1183 intel_mark_busy(dev, obj);
1184
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001185 if (read_domains & I915_GEM_DOMAIN_GTT) {
1186 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001187
Eric Anholta09ba7f2009-08-29 12:49:51 -07001188 /* Update the LRU on the fence for the CPU access that's
1189 * about to occur.
1190 */
1191 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
Daniel Vetter007cc8a2010-04-28 11:02:31 +02001192 struct drm_i915_fence_reg *reg =
1193 &dev_priv->fence_regs[obj_priv->fence_reg];
1194 list_move_tail(&reg->lru_list,
Eric Anholta09ba7f2009-08-29 12:49:51 -07001195 &dev_priv->mm.fence_list);
1196 }
1197
Eric Anholt02354392008-11-26 13:58:13 -08001198 /* Silently promote "you're not bound, there was nothing to do"
1199 * to success, since the client was just asking us to
1200 * make sure everything was done.
1201 */
1202 if (ret == -EINVAL)
1203 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001204 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001205 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001206 }
1207
Chris Wilson7d1c4802010-08-07 21:45:03 +01001208 /* Maintain LRU order of "inactive" objects */
1209 if (ret == 0 && i915_gem_object_is_inactive(obj_priv))
Chris Wilson69dc4982010-10-19 10:36:51 +01001210 list_move_tail(&obj_priv->mm_list, &dev_priv->mm.inactive_list);
Chris Wilson7d1c4802010-08-07 21:45:03 +01001211
Eric Anholt673a3942008-07-30 12:06:12 -07001212 drm_gem_object_unreference(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001213unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001214 mutex_unlock(&dev->struct_mutex);
1215 return ret;
1216}
1217
1218/**
1219 * Called when user space has done writes to this buffer
1220 */
1221int
1222i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1223 struct drm_file *file_priv)
1224{
1225 struct drm_i915_gem_sw_finish *args = data;
1226 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001227 int ret = 0;
1228
1229 if (!(dev->driver->driver_features & DRIVER_GEM))
1230 return -ENODEV;
1231
Chris Wilson76c1dec2010-09-25 11:22:51 +01001232 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001233 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001234 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001235
Eric Anholt673a3942008-07-30 12:06:12 -07001236 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1237 if (obj == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001238 ret = -ENOENT;
1239 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001240 }
1241
Eric Anholt673a3942008-07-30 12:06:12 -07001242 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson3d2a8122010-09-29 11:39:53 +01001243 if (to_intel_bo(obj)->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -08001244 i915_gem_object_flush_cpu_write_domain(obj);
1245
Eric Anholt673a3942008-07-30 12:06:12 -07001246 drm_gem_object_unreference(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001247unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001248 mutex_unlock(&dev->struct_mutex);
1249 return ret;
1250}
1251
1252/**
1253 * Maps the contents of an object, returning the address it is mapped
1254 * into.
1255 *
1256 * While the mapping holds a reference on the contents of the object, it doesn't
1257 * imply a ref on the object itself.
1258 */
1259int
1260i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1261 struct drm_file *file_priv)
1262{
Chris Wilsonda761a62010-10-27 17:37:08 +01001263 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001264 struct drm_i915_gem_mmap *args = data;
1265 struct drm_gem_object *obj;
1266 loff_t offset;
1267 unsigned long addr;
1268
1269 if (!(dev->driver->driver_features & DRIVER_GEM))
1270 return -ENODEV;
1271
1272 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1273 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001274 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001275
Chris Wilsonda761a62010-10-27 17:37:08 +01001276 if (obj->size > dev_priv->mm.gtt_mappable_end) {
1277 drm_gem_object_unreference_unlocked(obj);
1278 return -E2BIG;
1279 }
1280
Eric Anholt673a3942008-07-30 12:06:12 -07001281 offset = args->offset;
1282
1283 down_write(&current->mm->mmap_sem);
1284 addr = do_mmap(obj->filp, 0, args->size,
1285 PROT_READ | PROT_WRITE, MAP_SHARED,
1286 args->offset);
1287 up_write(&current->mm->mmap_sem);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001288 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001289 if (IS_ERR((void *)addr))
1290 return addr;
1291
1292 args->addr_ptr = (uint64_t) addr;
1293
1294 return 0;
1295}
1296
Jesse Barnesde151cf2008-11-12 10:03:55 -08001297/**
1298 * i915_gem_fault - fault a page into the GTT
1299 * vma: VMA in question
1300 * vmf: fault info
1301 *
1302 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1303 * from userspace. The fault handler takes care of binding the object to
1304 * the GTT (if needed), allocating and programming a fence register (again,
1305 * only if needed based on whether the old reg is still valid or the object
1306 * is tiled) and inserting a new PTE into the faulting process.
1307 *
1308 * Note that the faulting process may involve evicting existing objects
1309 * from the GTT and/or fence registers to make room. So performance may
1310 * suffer if the GTT working set is large or there are few fence registers
1311 * left.
1312 */
1313int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1314{
1315 struct drm_gem_object *obj = vma->vm_private_data;
1316 struct drm_device *dev = obj->dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001317 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001318 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001319 pgoff_t page_offset;
1320 unsigned long pfn;
1321 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001322 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001323
1324 /* We don't use vmf->pgoff since that has the fake offset */
1325 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1326 PAGE_SHIFT;
1327
1328 /* Now bind it into the GTT if needed */
1329 mutex_lock(&dev->struct_mutex);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001330 BUG_ON(obj_priv->pin_count && !obj_priv->pin_mappable);
Daniel Vetter16e809a2010-09-16 19:37:04 +02001331 if (!i915_gem_object_cpu_accessible(obj_priv))
1332 i915_gem_object_unbind(obj);
1333
Jesse Barnesde151cf2008-11-12 10:03:55 -08001334 if (!obj_priv->gtt_space) {
Daniel Vetter920afa72010-09-16 17:54:23 +02001335 ret = i915_gem_object_bind_to_gtt(obj, 0, true);
Chris Wilsonc7150892009-09-23 00:43:56 +01001336 if (ret)
1337 goto unlock;
Kristian Høgsberg07f4f3e2009-05-27 14:37:28 -04001338
Jesse Barnesde151cf2008-11-12 10:03:55 -08001339 ret = i915_gem_object_set_to_gtt_domain(obj, write);
Chris Wilsonc7150892009-09-23 00:43:56 +01001340 if (ret)
1341 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001342 }
1343
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001344 if (!obj_priv->fault_mappable) {
1345 obj_priv->fault_mappable = true;
1346 i915_gem_info_update_mappable(dev_priv, obj, true);
1347 }
1348
Jesse Barnesde151cf2008-11-12 10:03:55 -08001349 /* Need a new fence register? */
Eric Anholta09ba7f2009-08-29 12:49:51 -07001350 if (obj_priv->tiling_mode != I915_TILING_NONE) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01001351 ret = i915_gem_object_get_fence_reg(obj, true);
Chris Wilsonc7150892009-09-23 00:43:56 +01001352 if (ret)
1353 goto unlock;
Eric Anholtd9ddcb92009-01-27 10:33:49 -08001354 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001355
Chris Wilson7d1c4802010-08-07 21:45:03 +01001356 if (i915_gem_object_is_inactive(obj_priv))
Chris Wilson69dc4982010-10-19 10:36:51 +01001357 list_move_tail(&obj_priv->mm_list, &dev_priv->mm.inactive_list);
Chris Wilson7d1c4802010-08-07 21:45:03 +01001358
Jesse Barnesde151cf2008-11-12 10:03:55 -08001359 pfn = ((dev->agp->base + obj_priv->gtt_offset) >> PAGE_SHIFT) +
1360 page_offset;
1361
1362 /* Finally, remap it using the new GTT offset */
1363 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc7150892009-09-23 00:43:56 +01001364unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001365 mutex_unlock(&dev->struct_mutex);
1366
1367 switch (ret) {
Chris Wilsonc7150892009-09-23 00:43:56 +01001368 case 0:
1369 case -ERESTARTSYS:
1370 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001371 case -ENOMEM:
1372 case -EAGAIN:
1373 return VM_FAULT_OOM;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001374 default:
Chris Wilsonc7150892009-09-23 00:43:56 +01001375 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001376 }
1377}
1378
1379/**
1380 * i915_gem_create_mmap_offset - create a fake mmap offset for an object
1381 * @obj: obj in question
1382 *
1383 * GEM memory mapping works by handing back to userspace a fake mmap offset
1384 * it can use in a subsequent mmap(2) call. The DRM core code then looks
1385 * up the object based on the offset and sets up the various memory mapping
1386 * structures.
1387 *
1388 * This routine allocates and attaches a fake offset for @obj.
1389 */
1390static int
1391i915_gem_create_mmap_offset(struct drm_gem_object *obj)
1392{
1393 struct drm_device *dev = obj->dev;
1394 struct drm_gem_mm *mm = dev->mm_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001395 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001396 struct drm_map_list *list;
Benjamin Herrenschmidtf77d3902009-02-02 16:55:46 +11001397 struct drm_local_map *map;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001398 int ret = 0;
1399
1400 /* Set the object up for mmap'ing */
1401 list = &obj->map_list;
Eric Anholt9a298b22009-03-24 12:23:04 -07001402 list->map = kzalloc(sizeof(struct drm_map_list), GFP_KERNEL);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001403 if (!list->map)
1404 return -ENOMEM;
1405
1406 map = list->map;
1407 map->type = _DRM_GEM;
1408 map->size = obj->size;
1409 map->handle = obj;
1410
1411 /* Get a DRM GEM mmap offset allocated... */
1412 list->file_offset_node = drm_mm_search_free(&mm->offset_manager,
1413 obj->size / PAGE_SIZE, 0, 0);
1414 if (!list->file_offset_node) {
1415 DRM_ERROR("failed to allocate offset for bo %d\n", obj->name);
Chris Wilson9e0ae5342010-09-21 15:05:24 +01001416 ret = -ENOSPC;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001417 goto out_free_list;
1418 }
1419
1420 list->file_offset_node = drm_mm_get_block(list->file_offset_node,
1421 obj->size / PAGE_SIZE, 0);
1422 if (!list->file_offset_node) {
1423 ret = -ENOMEM;
1424 goto out_free_list;
1425 }
1426
1427 list->hash.key = list->file_offset_node->start;
Chris Wilson9e0ae5342010-09-21 15:05:24 +01001428 ret = drm_ht_insert_item(&mm->offset_hash, &list->hash);
1429 if (ret) {
Jesse Barnesde151cf2008-11-12 10:03:55 -08001430 DRM_ERROR("failed to add to map hash\n");
1431 goto out_free_mm;
1432 }
1433
1434 /* By now we should be all set, any drm_mmap request on the offset
1435 * below will get to our mmap & fault handler */
1436 obj_priv->mmap_offset = ((uint64_t) list->hash.key) << PAGE_SHIFT;
1437
1438 return 0;
1439
1440out_free_mm:
1441 drm_mm_put_block(list->file_offset_node);
1442out_free_list:
Eric Anholt9a298b22009-03-24 12:23:04 -07001443 kfree(list->map);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001444
1445 return ret;
1446}
1447
Chris Wilson901782b2009-07-10 08:18:50 +01001448/**
1449 * i915_gem_release_mmap - remove physical page mappings
1450 * @obj: obj in question
1451 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001452 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001453 * relinquish ownership of the pages back to the system.
1454 *
1455 * It is vital that we remove the page mapping if we have mapped a tiled
1456 * object through the GTT and then lose the fence register due to
1457 * resource pressure. Similarly if the object has been moved out of the
1458 * aperture, than pages mapped into userspace must be revoked. Removing the
1459 * mapping will then trigger a page fault on the next user access, allowing
1460 * fixup by i915_gem_fault().
1461 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001462void
Chris Wilson901782b2009-07-10 08:18:50 +01001463i915_gem_release_mmap(struct drm_gem_object *obj)
1464{
1465 struct drm_device *dev = obj->dev;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001466 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001467 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson901782b2009-07-10 08:18:50 +01001468
1469 if (dev->dev_mapping)
1470 unmap_mapping_range(dev->dev_mapping,
1471 obj_priv->mmap_offset, obj->size, 1);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001472
1473 if (obj_priv->fault_mappable) {
1474 obj_priv->fault_mappable = false;
1475 i915_gem_info_update_mappable(dev_priv, obj, false);
1476 }
Chris Wilson901782b2009-07-10 08:18:50 +01001477}
1478
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001479static void
1480i915_gem_free_mmap_offset(struct drm_gem_object *obj)
1481{
1482 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001483 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001484 struct drm_gem_mm *mm = dev->mm_private;
1485 struct drm_map_list *list;
1486
1487 list = &obj->map_list;
1488 drm_ht_remove_item(&mm->offset_hash, &list->hash);
1489
1490 if (list->file_offset_node) {
1491 drm_mm_put_block(list->file_offset_node);
1492 list->file_offset_node = NULL;
1493 }
1494
1495 if (list->map) {
Eric Anholt9a298b22009-03-24 12:23:04 -07001496 kfree(list->map);
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001497 list->map = NULL;
1498 }
1499
1500 obj_priv->mmap_offset = 0;
1501}
1502
Jesse Barnesde151cf2008-11-12 10:03:55 -08001503/**
1504 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1505 * @obj: object to check
1506 *
1507 * Return the required GTT alignment for an object, taking into account
1508 * potential fence register mapping if needed.
1509 */
1510static uint32_t
1511i915_gem_get_gtt_alignment(struct drm_gem_object *obj)
1512{
1513 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001514 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001515 int start, i;
1516
1517 /*
1518 * Minimum alignment is 4k (GTT page size), but might be greater
1519 * if a fence register is needed for the object.
1520 */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001521 if (INTEL_INFO(dev)->gen >= 4 || obj_priv->tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001522 return 4096;
1523
1524 /*
1525 * Previous chips need to be aligned to the size of the smallest
1526 * fence register that can contain the object.
1527 */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001528 if (INTEL_INFO(dev)->gen == 3)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001529 start = 1024*1024;
1530 else
1531 start = 512*1024;
1532
1533 for (i = start; i < obj->size; i <<= 1)
1534 ;
1535
1536 return i;
1537}
1538
1539/**
1540 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1541 * @dev: DRM device
1542 * @data: GTT mapping ioctl data
1543 * @file_priv: GEM object info
1544 *
1545 * Simply returns the fake offset to userspace so it can mmap it.
1546 * The mmap call will end up in drm_gem_mmap(), which will set things
1547 * up so we can get faults in the handler above.
1548 *
1549 * The fault handler will take care of binding the object into the GTT
1550 * (since it may have been evicted to make room for something), allocating
1551 * a fence register, and mapping the appropriate aperture address into
1552 * userspace.
1553 */
1554int
1555i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1556 struct drm_file *file_priv)
1557{
Chris Wilsonda761a62010-10-27 17:37:08 +01001558 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001559 struct drm_i915_gem_mmap_gtt *args = data;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001560 struct drm_gem_object *obj;
1561 struct drm_i915_gem_object *obj_priv;
1562 int ret;
1563
1564 if (!(dev->driver->driver_features & DRIVER_GEM))
1565 return -ENODEV;
1566
Chris Wilson76c1dec2010-09-25 11:22:51 +01001567 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001568 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001569 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001570
Jesse Barnesde151cf2008-11-12 10:03:55 -08001571 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001572 if (obj == NULL) {
1573 ret = -ENOENT;
1574 goto unlock;
1575 }
Daniel Vetter23010e42010-03-08 13:35:02 +01001576 obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001577
Chris Wilsonda761a62010-10-27 17:37:08 +01001578 if (obj->size > dev_priv->mm.gtt_mappable_end) {
1579 ret = -E2BIG;
1580 goto unlock;
1581 }
1582
Chris Wilsonab182822009-09-22 18:46:17 +01001583 if (obj_priv->madv != I915_MADV_WILLNEED) {
1584 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001585 ret = -EINVAL;
1586 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001587 }
1588
Jesse Barnesde151cf2008-11-12 10:03:55 -08001589 if (!obj_priv->mmap_offset) {
1590 ret = i915_gem_create_mmap_offset(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001591 if (ret)
1592 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001593 }
1594
1595 args->offset = obj_priv->mmap_offset;
1596
Jesse Barnesde151cf2008-11-12 10:03:55 -08001597 /*
1598 * Pull it into the GTT so that we have a page list (makes the
1599 * initial fault faster and any subsequent flushing possible).
1600 */
1601 if (!obj_priv->agp_mem) {
Daniel Vetter920afa72010-09-16 17:54:23 +02001602 ret = i915_gem_object_bind_to_gtt(obj, 0, true);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001603 if (ret)
1604 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001605 }
1606
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001607out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001608 drm_gem_object_unreference(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001609unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001610 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001611 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001612}
1613
Chris Wilson5cdf5882010-09-27 15:51:07 +01001614static void
Eric Anholt856fa192009-03-19 14:10:50 -07001615i915_gem_object_put_pages(struct drm_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001616{
Daniel Vetter23010e42010-03-08 13:35:02 +01001617 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001618 int page_count = obj->size / PAGE_SIZE;
1619 int i;
1620
Eric Anholt856fa192009-03-19 14:10:50 -07001621 BUG_ON(obj_priv->pages_refcount == 0);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001622 BUG_ON(obj_priv->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001623
1624 if (--obj_priv->pages_refcount != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07001625 return;
1626
Eric Anholt280b7132009-03-12 16:56:27 -07001627 if (obj_priv->tiling_mode != I915_TILING_NONE)
1628 i915_gem_object_save_bit_17_swizzle(obj);
1629
Chris Wilson3ef94da2009-09-14 16:50:29 +01001630 if (obj_priv->madv == I915_MADV_DONTNEED)
Chris Wilson13a05fd2009-09-20 23:03:19 +01001631 obj_priv->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001632
1633 for (i = 0; i < page_count; i++) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01001634 if (obj_priv->dirty)
1635 set_page_dirty(obj_priv->pages[i]);
1636
1637 if (obj_priv->madv == I915_MADV_WILLNEED)
Eric Anholt856fa192009-03-19 14:10:50 -07001638 mark_page_accessed(obj_priv->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001639
1640 page_cache_release(obj_priv->pages[i]);
1641 }
Eric Anholt673a3942008-07-30 12:06:12 -07001642 obj_priv->dirty = 0;
1643
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07001644 drm_free_large(obj_priv->pages);
Eric Anholt856fa192009-03-19 14:10:50 -07001645 obj_priv->pages = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001646}
1647
Chris Wilsona56ba562010-09-28 10:07:56 +01001648static uint32_t
1649i915_gem_next_request_seqno(struct drm_device *dev,
1650 struct intel_ring_buffer *ring)
1651{
1652 drm_i915_private_t *dev_priv = dev->dev_private;
1653
1654 ring->outstanding_lazy_request = true;
1655 return dev_priv->next_seqno;
1656}
1657
Eric Anholt673a3942008-07-30 12:06:12 -07001658static void
Daniel Vetter617dbe22010-02-11 22:16:02 +01001659i915_gem_object_move_to_active(struct drm_gem_object *obj,
Zou Nan hai852835f2010-05-21 09:08:56 +08001660 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001661{
1662 struct drm_device *dev = obj->dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001663 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001664 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilsona56ba562010-09-28 10:07:56 +01001665 uint32_t seqno = i915_gem_next_request_seqno(dev, ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001666
Zou Nan hai852835f2010-05-21 09:08:56 +08001667 BUG_ON(ring == NULL);
1668 obj_priv->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001669
1670 /* Add a reference if we're newly entering the active list. */
1671 if (!obj_priv->active) {
1672 drm_gem_object_reference(obj);
1673 obj_priv->active = 1;
1674 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001675
Eric Anholt673a3942008-07-30 12:06:12 -07001676 /* Move from whatever list we were on to the tail of execution. */
Chris Wilson69dc4982010-10-19 10:36:51 +01001677 list_move_tail(&obj_priv->mm_list, &dev_priv->mm.active_list);
1678 list_move_tail(&obj_priv->ring_list, &ring->active_list);
Eric Anholtce44b0e2008-11-06 16:00:31 -08001679 obj_priv->last_rendering_seqno = seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001680}
1681
Eric Anholtce44b0e2008-11-06 16:00:31 -08001682static void
1683i915_gem_object_move_to_flushing(struct drm_gem_object *obj)
1684{
1685 struct drm_device *dev = obj->dev;
1686 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001687 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholtce44b0e2008-11-06 16:00:31 -08001688
1689 BUG_ON(!obj_priv->active);
Chris Wilson69dc4982010-10-19 10:36:51 +01001690 list_move_tail(&obj_priv->mm_list, &dev_priv->mm.flushing_list);
1691 list_del_init(&obj_priv->ring_list);
Eric Anholtce44b0e2008-11-06 16:00:31 -08001692 obj_priv->last_rendering_seqno = 0;
1693}
Eric Anholt673a3942008-07-30 12:06:12 -07001694
Chris Wilson963b4832009-09-20 23:03:54 +01001695/* Immediately discard the backing storage */
1696static void
1697i915_gem_object_truncate(struct drm_gem_object *obj)
1698{
Daniel Vetter23010e42010-03-08 13:35:02 +01001699 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001700 struct inode *inode;
Chris Wilson963b4832009-09-20 23:03:54 +01001701
Chris Wilsonae9fed62010-08-07 11:01:30 +01001702 /* Our goal here is to return as much of the memory as
1703 * is possible back to the system as we are called from OOM.
1704 * To do this we must instruct the shmfs to drop all of its
1705 * backing pages, *now*. Here we mirror the actions taken
1706 * when by shmem_delete_inode() to release the backing store.
1707 */
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001708 inode = obj->filp->f_path.dentry->d_inode;
Chris Wilsonae9fed62010-08-07 11:01:30 +01001709 truncate_inode_pages(inode->i_mapping, 0);
1710 if (inode->i_op->truncate_range)
1711 inode->i_op->truncate_range(inode, 0, (loff_t)-1);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001712
1713 obj_priv->madv = __I915_MADV_PURGED;
Chris Wilson963b4832009-09-20 23:03:54 +01001714}
1715
1716static inline int
1717i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj_priv)
1718{
1719 return obj_priv->madv == I915_MADV_DONTNEED;
1720}
1721
Eric Anholt673a3942008-07-30 12:06:12 -07001722static void
1723i915_gem_object_move_to_inactive(struct drm_gem_object *obj)
1724{
1725 struct drm_device *dev = obj->dev;
1726 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001727 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001728
Eric Anholt673a3942008-07-30 12:06:12 -07001729 if (obj_priv->pin_count != 0)
Chris Wilson69dc4982010-10-19 10:36:51 +01001730 list_move_tail(&obj_priv->mm_list, &dev_priv->mm.pinned_list);
Eric Anholt673a3942008-07-30 12:06:12 -07001731 else
Chris Wilson69dc4982010-10-19 10:36:51 +01001732 list_move_tail(&obj_priv->mm_list, &dev_priv->mm.inactive_list);
1733 list_del_init(&obj_priv->ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07001734
Daniel Vetter99fcb762010-02-07 16:20:18 +01001735 BUG_ON(!list_empty(&obj_priv->gpu_write_list));
1736
Eric Anholtce44b0e2008-11-06 16:00:31 -08001737 obj_priv->last_rendering_seqno = 0;
Zou Nan hai852835f2010-05-21 09:08:56 +08001738 obj_priv->ring = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001739 if (obj_priv->active) {
1740 obj_priv->active = 0;
1741 drm_gem_object_unreference(obj);
1742 }
Chris Wilson23bc5982010-09-29 16:10:57 +01001743 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001744}
1745
Daniel Vetter63560392010-02-19 11:51:59 +01001746static void
1747i915_gem_process_flushing_list(struct drm_device *dev,
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001748 uint32_t flush_domains,
Zou Nan hai852835f2010-05-21 09:08:56 +08001749 struct intel_ring_buffer *ring)
Daniel Vetter63560392010-02-19 11:51:59 +01001750{
1751 drm_i915_private_t *dev_priv = dev->dev_private;
1752 struct drm_i915_gem_object *obj_priv, *next;
1753
1754 list_for_each_entry_safe(obj_priv, next,
Chris Wilson64193402010-10-24 12:38:05 +01001755 &ring->gpu_write_list,
Daniel Vetter63560392010-02-19 11:51:59 +01001756 gpu_write_list) {
Daniel Vettera8089e82010-04-09 19:05:09 +00001757 struct drm_gem_object *obj = &obj_priv->base;
Daniel Vetter63560392010-02-19 11:51:59 +01001758
Chris Wilson64193402010-10-24 12:38:05 +01001759 if (obj->write_domain & flush_domains) {
Daniel Vetter63560392010-02-19 11:51:59 +01001760 uint32_t old_write_domain = obj->write_domain;
1761
1762 obj->write_domain = 0;
1763 list_del_init(&obj_priv->gpu_write_list);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001764 i915_gem_object_move_to_active(obj, ring);
Daniel Vetter63560392010-02-19 11:51:59 +01001765
1766 /* update the fence lru list */
Daniel Vetter007cc8a2010-04-28 11:02:31 +02001767 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
1768 struct drm_i915_fence_reg *reg =
1769 &dev_priv->fence_regs[obj_priv->fence_reg];
1770 list_move_tail(&reg->lru_list,
Daniel Vetter63560392010-02-19 11:51:59 +01001771 &dev_priv->mm.fence_list);
Daniel Vetter007cc8a2010-04-28 11:02:31 +02001772 }
Daniel Vetter63560392010-02-19 11:51:59 +01001773
1774 trace_i915_gem_object_change_domain(obj,
1775 obj->read_domains,
1776 old_write_domain);
1777 }
1778 }
1779}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001780
Chris Wilson3cce4692010-10-27 16:11:02 +01001781int
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001782i915_add_request(struct drm_device *dev,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001783 struct drm_file *file,
Chris Wilson8dc5d142010-08-12 12:36:12 +01001784 struct drm_i915_gem_request *request,
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001785 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001786{
1787 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001788 struct drm_i915_file_private *file_priv = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001789 uint32_t seqno;
1790 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01001791 int ret;
1792
1793 BUG_ON(request == NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07001794
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001795 if (file != NULL)
1796 file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001797
Chris Wilson3cce4692010-10-27 16:11:02 +01001798 ret = ring->add_request(ring, &seqno);
1799 if (ret)
1800 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001801
Chris Wilsona56ba562010-09-28 10:07:56 +01001802 ring->outstanding_lazy_request = false;
Eric Anholt673a3942008-07-30 12:06:12 -07001803
1804 request->seqno = seqno;
Zou Nan hai852835f2010-05-21 09:08:56 +08001805 request->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001806 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08001807 was_empty = list_empty(&ring->request_list);
1808 list_add_tail(&request->list, &ring->request_list);
1809
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001810 if (file_priv) {
Chris Wilson1c255952010-09-26 11:03:27 +01001811 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001812 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001813 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001814 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01001815 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00001816 }
Eric Anholt673a3942008-07-30 12:06:12 -07001817
Ben Gamarif65d9422009-09-14 17:48:44 -04001818 if (!dev_priv->mm.suspended) {
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001819 mod_timer(&dev_priv->hangcheck_timer,
1820 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Ben Gamarif65d9422009-09-14 17:48:44 -04001821 if (was_empty)
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001822 queue_delayed_work(dev_priv->wq,
1823 &dev_priv->mm.retire_work, HZ);
Ben Gamarif65d9422009-09-14 17:48:44 -04001824 }
Chris Wilson3cce4692010-10-27 16:11:02 +01001825 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001826}
1827
1828/**
1829 * Command execution barrier
1830 *
1831 * Ensures that all commands in the ring are finished
1832 * before signalling the CPU
1833 */
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001834static void
Zou Nan hai852835f2010-05-21 09:08:56 +08001835i915_retire_commands(struct drm_device *dev, struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001836{
Eric Anholt673a3942008-07-30 12:06:12 -07001837 uint32_t flush_domains = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001838
1839 /* The sampler always gets flushed on i965 (sigh) */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001840 if (INTEL_INFO(dev)->gen >= 4)
Eric Anholt673a3942008-07-30 12:06:12 -07001841 flush_domains |= I915_GEM_DOMAIN_SAMPLER;
Zou Nan hai852835f2010-05-21 09:08:56 +08001842
Chris Wilson78501ea2010-10-27 12:18:21 +01001843 ring->flush(ring, I915_GEM_DOMAIN_COMMAND, flush_domains);
Eric Anholt673a3942008-07-30 12:06:12 -07001844}
1845
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001846static inline void
1847i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07001848{
Chris Wilson1c255952010-09-26 11:03:27 +01001849 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07001850
Chris Wilson1c255952010-09-26 11:03:27 +01001851 if (!file_priv)
1852 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001853
Chris Wilson1c255952010-09-26 11:03:27 +01001854 spin_lock(&file_priv->mm.lock);
1855 list_del(&request->client_list);
1856 request->file_priv = NULL;
1857 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07001858}
1859
Chris Wilsondfaae392010-09-22 10:31:52 +01001860static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
1861 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01001862{
Chris Wilsondfaae392010-09-22 10:31:52 +01001863 while (!list_empty(&ring->request_list)) {
1864 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01001865
Chris Wilsondfaae392010-09-22 10:31:52 +01001866 request = list_first_entry(&ring->request_list,
1867 struct drm_i915_gem_request,
1868 list);
1869
1870 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001871 i915_gem_request_remove_from_client(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01001872 kfree(request);
1873 }
1874
1875 while (!list_empty(&ring->active_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07001876 struct drm_i915_gem_object *obj_priv;
1877
Chris Wilsondfaae392010-09-22 10:31:52 +01001878 obj_priv = list_first_entry(&ring->active_list,
Eric Anholt673a3942008-07-30 12:06:12 -07001879 struct drm_i915_gem_object,
Chris Wilson69dc4982010-10-19 10:36:51 +01001880 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07001881
Chris Wilsondfaae392010-09-22 10:31:52 +01001882 obj_priv->base.write_domain = 0;
1883 list_del_init(&obj_priv->gpu_write_list);
1884 i915_gem_object_move_to_inactive(&obj_priv->base);
Eric Anholt673a3942008-07-30 12:06:12 -07001885 }
Eric Anholt673a3942008-07-30 12:06:12 -07001886}
1887
Chris Wilson069efc12010-09-30 16:53:18 +01001888void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07001889{
Chris Wilsondfaae392010-09-22 10:31:52 +01001890 struct drm_i915_private *dev_priv = dev->dev_private;
1891 struct drm_i915_gem_object *obj_priv;
Chris Wilson069efc12010-09-30 16:53:18 +01001892 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001893
Chris Wilsondfaae392010-09-22 10:31:52 +01001894 i915_gem_reset_ring_lists(dev_priv, &dev_priv->render_ring);
Chris Wilson87acb0a2010-10-19 10:13:00 +01001895 i915_gem_reset_ring_lists(dev_priv, &dev_priv->bsd_ring);
Chris Wilson549f7362010-10-19 11:19:32 +01001896 i915_gem_reset_ring_lists(dev_priv, &dev_priv->blt_ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01001897
1898 /* Remove anything from the flushing lists. The GPU cache is likely
1899 * to be lost on reset along with the data, so simply move the
1900 * lost bo to the inactive list.
1901 */
1902 while (!list_empty(&dev_priv->mm.flushing_list)) {
Chris Wilson9375e442010-09-19 12:21:28 +01001903 obj_priv = list_first_entry(&dev_priv->mm.flushing_list,
1904 struct drm_i915_gem_object,
Chris Wilson69dc4982010-10-19 10:36:51 +01001905 mm_list);
Chris Wilson9375e442010-09-19 12:21:28 +01001906
1907 obj_priv->base.write_domain = 0;
Chris Wilsondfaae392010-09-22 10:31:52 +01001908 list_del_init(&obj_priv->gpu_write_list);
Chris Wilson9375e442010-09-19 12:21:28 +01001909 i915_gem_object_move_to_inactive(&obj_priv->base);
1910 }
Chris Wilson9375e442010-09-19 12:21:28 +01001911
Chris Wilsondfaae392010-09-22 10:31:52 +01001912 /* Move everything out of the GPU domains to ensure we do any
1913 * necessary invalidation upon reuse.
1914 */
Chris Wilson77f01232010-09-19 12:31:36 +01001915 list_for_each_entry(obj_priv,
1916 &dev_priv->mm.inactive_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01001917 mm_list)
Chris Wilson77f01232010-09-19 12:31:36 +01001918 {
1919 obj_priv->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
1920 }
Chris Wilson069efc12010-09-30 16:53:18 +01001921
1922 /* The fence registers are invalidated so clear them out */
1923 for (i = 0; i < 16; i++) {
1924 struct drm_i915_fence_reg *reg;
1925
1926 reg = &dev_priv->fence_regs[i];
1927 if (!reg->obj)
1928 continue;
1929
1930 i915_gem_clear_fence_reg(reg->obj);
1931 }
Eric Anholt673a3942008-07-30 12:06:12 -07001932}
1933
1934/**
1935 * This function clears the request list as sequence numbers are passed.
1936 */
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001937static void
1938i915_gem_retire_requests_ring(struct drm_device *dev,
1939 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001940{
1941 drm_i915_private_t *dev_priv = dev->dev_private;
1942 uint32_t seqno;
1943
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001944 if (!ring->status_page.page_addr ||
1945 list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01001946 return;
1947
Chris Wilson23bc5982010-09-29 16:10:57 +01001948 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001949
Chris Wilson78501ea2010-10-27 12:18:21 +01001950 seqno = ring->get_seqno(ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08001951 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07001952 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07001953
Zou Nan hai852835f2010-05-21 09:08:56 +08001954 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07001955 struct drm_i915_gem_request,
1956 list);
Eric Anholt673a3942008-07-30 12:06:12 -07001957
Chris Wilsondfaae392010-09-22 10:31:52 +01001958 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07001959 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001960
1961 trace_i915_gem_request_retire(dev, request->seqno);
1962
1963 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001964 i915_gem_request_remove_from_client(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001965 kfree(request);
1966 }
1967
1968 /* Move any buffers on the active list that are no longer referenced
1969 * by the ringbuffer to the flushing/inactive lists as appropriate.
1970 */
1971 while (!list_empty(&ring->active_list)) {
1972 struct drm_gem_object *obj;
1973 struct drm_i915_gem_object *obj_priv;
1974
1975 obj_priv = list_first_entry(&ring->active_list,
1976 struct drm_i915_gem_object,
Chris Wilson69dc4982010-10-19 10:36:51 +01001977 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001978
Chris Wilsondfaae392010-09-22 10:31:52 +01001979 if (!i915_seqno_passed(seqno, obj_priv->last_rendering_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001980 break;
1981
1982 obj = &obj_priv->base;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001983 if (obj->write_domain != 0)
1984 i915_gem_object_move_to_flushing(obj);
1985 else
1986 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001987 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001988
1989 if (unlikely (dev_priv->trace_irq_seqno &&
1990 i915_seqno_passed(dev_priv->trace_irq_seqno, seqno))) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001991 ring->user_irq_put(ring);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001992 dev_priv->trace_irq_seqno = 0;
1993 }
Chris Wilson23bc5982010-09-29 16:10:57 +01001994
1995 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001996}
1997
1998void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001999i915_gem_retire_requests(struct drm_device *dev)
2000{
2001 drm_i915_private_t *dev_priv = dev->dev_private;
2002
Chris Wilsonbe726152010-07-23 23:18:50 +01002003 if (!list_empty(&dev_priv->mm.deferred_free_list)) {
2004 struct drm_i915_gem_object *obj_priv, *tmp;
2005
2006 /* We must be careful that during unbind() we do not
2007 * accidentally infinitely recurse into retire requests.
2008 * Currently:
2009 * retire -> free -> unbind -> wait -> retire_ring
2010 */
2011 list_for_each_entry_safe(obj_priv, tmp,
2012 &dev_priv->mm.deferred_free_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01002013 mm_list)
Chris Wilsonbe726152010-07-23 23:18:50 +01002014 i915_gem_free_object_tail(&obj_priv->base);
2015 }
2016
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002017 i915_gem_retire_requests_ring(dev, &dev_priv->render_ring);
Chris Wilson87acb0a2010-10-19 10:13:00 +01002018 i915_gem_retire_requests_ring(dev, &dev_priv->bsd_ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002019 i915_gem_retire_requests_ring(dev, &dev_priv->blt_ring);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002020}
2021
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002022static void
Eric Anholt673a3942008-07-30 12:06:12 -07002023i915_gem_retire_work_handler(struct work_struct *work)
2024{
2025 drm_i915_private_t *dev_priv;
2026 struct drm_device *dev;
2027
2028 dev_priv = container_of(work, drm_i915_private_t,
2029 mm.retire_work.work);
2030 dev = dev_priv->dev;
2031
Chris Wilson891b48c2010-09-29 12:26:37 +01002032 /* Come back later if the device is busy... */
2033 if (!mutex_trylock(&dev->struct_mutex)) {
2034 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
2035 return;
2036 }
2037
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002038 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002039
Keith Packard6dbe2772008-10-14 21:41:13 -07002040 if (!dev_priv->mm.suspended &&
Zou Nan haid1b851f2010-05-21 09:08:57 +08002041 (!list_empty(&dev_priv->render_ring.request_list) ||
Chris Wilson549f7362010-10-19 11:19:32 +01002042 !list_empty(&dev_priv->bsd_ring.request_list) ||
2043 !list_empty(&dev_priv->blt_ring.request_list)))
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07002044 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
Eric Anholt673a3942008-07-30 12:06:12 -07002045 mutex_unlock(&dev->struct_mutex);
2046}
2047
Daniel Vetter5a5a0c62009-09-15 22:57:36 +02002048int
Zou Nan hai852835f2010-05-21 09:08:56 +08002049i915_do_wait_request(struct drm_device *dev, uint32_t seqno,
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002050 bool interruptible, struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002051{
2052 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes802c7eb2009-05-05 16:03:48 -07002053 u32 ier;
Eric Anholt673a3942008-07-30 12:06:12 -07002054 int ret = 0;
2055
2056 BUG_ON(seqno == 0);
2057
Ben Gamariba1234d2009-09-14 17:48:47 -04002058 if (atomic_read(&dev_priv->mm.wedged))
Chris Wilson30dbf0c2010-09-25 10:19:17 +01002059 return -EAGAIN;
Ben Gamariffed1d02009-09-14 17:48:41 -04002060
Chris Wilsona56ba562010-09-28 10:07:56 +01002061 if (ring->outstanding_lazy_request) {
Chris Wilson3cce4692010-10-27 16:11:02 +01002062 struct drm_i915_gem_request *request;
2063
2064 request = kzalloc(sizeof(*request), GFP_KERNEL);
2065 if (request == NULL)
Daniel Vettere35a41d2010-02-11 22:13:59 +01002066 return -ENOMEM;
Chris Wilson3cce4692010-10-27 16:11:02 +01002067
2068 ret = i915_add_request(dev, NULL, request, ring);
2069 if (ret) {
2070 kfree(request);
2071 return ret;
2072 }
2073
2074 seqno = request->seqno;
Daniel Vettere35a41d2010-02-11 22:13:59 +01002075 }
Chris Wilsona56ba562010-09-28 10:07:56 +01002076 BUG_ON(seqno == dev_priv->next_seqno);
Daniel Vettere35a41d2010-02-11 22:13:59 +01002077
Chris Wilson78501ea2010-10-27 12:18:21 +01002078 if (!i915_seqno_passed(ring->get_seqno(ring), seqno)) {
Eric Anholtbad720f2009-10-22 16:11:14 -07002079 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002080 ier = I915_READ(DEIER) | I915_READ(GTIER);
2081 else
2082 ier = I915_READ(IER);
Jesse Barnes802c7eb2009-05-05 16:03:48 -07002083 if (!ier) {
2084 DRM_ERROR("something (likely vbetool) disabled "
2085 "interrupts, re-enabling\n");
2086 i915_driver_irq_preinstall(dev);
2087 i915_driver_irq_postinstall(dev);
2088 }
2089
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002090 trace_i915_gem_request_wait_begin(dev, seqno);
2091
Chris Wilsonb2223492010-10-27 15:27:33 +01002092 ring->waiting_seqno = seqno;
Chris Wilson78501ea2010-10-27 12:18:21 +01002093 ring->user_irq_get(ring);
Daniel Vetter48764bf2009-09-15 22:57:32 +02002094 if (interruptible)
Zou Nan hai852835f2010-05-21 09:08:56 +08002095 ret = wait_event_interruptible(ring->irq_queue,
Chris Wilson78501ea2010-10-27 12:18:21 +01002096 i915_seqno_passed(ring->get_seqno(ring), seqno)
Zou Nan hai852835f2010-05-21 09:08:56 +08002097 || atomic_read(&dev_priv->mm.wedged));
Daniel Vetter48764bf2009-09-15 22:57:32 +02002098 else
Zou Nan hai852835f2010-05-21 09:08:56 +08002099 wait_event(ring->irq_queue,
Chris Wilson78501ea2010-10-27 12:18:21 +01002100 i915_seqno_passed(ring->get_seqno(ring), seqno)
Zou Nan hai852835f2010-05-21 09:08:56 +08002101 || atomic_read(&dev_priv->mm.wedged));
Daniel Vetter48764bf2009-09-15 22:57:32 +02002102
Chris Wilson78501ea2010-10-27 12:18:21 +01002103 ring->user_irq_put(ring);
Chris Wilsonb2223492010-10-27 15:27:33 +01002104 ring->waiting_seqno = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002105
2106 trace_i915_gem_request_wait_end(dev, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07002107 }
Ben Gamariba1234d2009-09-14 17:48:47 -04002108 if (atomic_read(&dev_priv->mm.wedged))
Chris Wilson30dbf0c2010-09-25 10:19:17 +01002109 ret = -EAGAIN;
Eric Anholt673a3942008-07-30 12:06:12 -07002110
2111 if (ret && ret != -ERESTARTSYS)
Daniel Vetter8bff9172010-02-11 22:19:40 +01002112 DRM_ERROR("%s returns %d (awaiting %d at %d, next %d)\n",
Chris Wilson78501ea2010-10-27 12:18:21 +01002113 __func__, ret, seqno, ring->get_seqno(ring),
Daniel Vetter8bff9172010-02-11 22:19:40 +01002114 dev_priv->next_seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07002115
2116 /* Directly dispatch request retiring. While we have the work queue
2117 * to handle this, the waiter on a request often wants an associated
2118 * buffer to have made it to the inactive list, and we would need
2119 * a separate wait queue to handle that.
2120 */
2121 if (ret == 0)
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002122 i915_gem_retire_requests_ring(dev, ring);
Eric Anholt673a3942008-07-30 12:06:12 -07002123
2124 return ret;
2125}
2126
Daniel Vetter48764bf2009-09-15 22:57:32 +02002127/**
2128 * Waits for a sequence number to be signaled, and cleans up the
2129 * request and object lists appropriately for that event.
2130 */
2131static int
Zou Nan hai852835f2010-05-21 09:08:56 +08002132i915_wait_request(struct drm_device *dev, uint32_t seqno,
Chris Wilsona56ba562010-09-28 10:07:56 +01002133 struct intel_ring_buffer *ring)
Daniel Vetter48764bf2009-09-15 22:57:32 +02002134{
Zou Nan hai852835f2010-05-21 09:08:56 +08002135 return i915_do_wait_request(dev, seqno, 1, ring);
Daniel Vetter48764bf2009-09-15 22:57:32 +02002136}
2137
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002138static void
Chris Wilson92204342010-09-18 11:02:01 +01002139i915_gem_flush_ring(struct drm_device *dev,
Chris Wilsonc78ec302010-09-20 12:50:23 +01002140 struct drm_file *file_priv,
Chris Wilson92204342010-09-18 11:02:01 +01002141 struct intel_ring_buffer *ring,
2142 uint32_t invalidate_domains,
2143 uint32_t flush_domains)
2144{
Chris Wilson78501ea2010-10-27 12:18:21 +01002145 ring->flush(ring, invalidate_domains, flush_domains);
Chris Wilson92204342010-09-18 11:02:01 +01002146 i915_gem_process_flushing_list(dev, flush_domains, ring);
2147}
2148
2149static void
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002150i915_gem_flush(struct drm_device *dev,
Chris Wilsonc78ec302010-09-20 12:50:23 +01002151 struct drm_file *file_priv,
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002152 uint32_t invalidate_domains,
Chris Wilson92204342010-09-18 11:02:01 +01002153 uint32_t flush_domains,
2154 uint32_t flush_rings)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002155{
2156 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter8bff9172010-02-11 22:19:40 +01002157
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002158 if (flush_domains & I915_GEM_DOMAIN_CPU)
2159 drm_agp_chipset_flush(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002160
Chris Wilson92204342010-09-18 11:02:01 +01002161 if ((flush_domains | invalidate_domains) & I915_GEM_GPU_DOMAINS) {
2162 if (flush_rings & RING_RENDER)
Chris Wilsonc78ec302010-09-20 12:50:23 +01002163 i915_gem_flush_ring(dev, file_priv,
Chris Wilson92204342010-09-18 11:02:01 +01002164 &dev_priv->render_ring,
2165 invalidate_domains, flush_domains);
2166 if (flush_rings & RING_BSD)
Chris Wilsonc78ec302010-09-20 12:50:23 +01002167 i915_gem_flush_ring(dev, file_priv,
Chris Wilson92204342010-09-18 11:02:01 +01002168 &dev_priv->bsd_ring,
2169 invalidate_domains, flush_domains);
Chris Wilson549f7362010-10-19 11:19:32 +01002170 if (flush_rings & RING_BLT)
2171 i915_gem_flush_ring(dev, file_priv,
2172 &dev_priv->blt_ring,
2173 invalidate_domains, flush_domains);
Chris Wilson92204342010-09-18 11:02:01 +01002174 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002175}
2176
Eric Anholt673a3942008-07-30 12:06:12 -07002177/**
2178 * Ensures that all rendering to the object has completed and the object is
2179 * safe to unbind from the GTT or access from the CPU.
2180 */
2181static int
Chris Wilson2cf34d72010-09-14 13:03:28 +01002182i915_gem_object_wait_rendering(struct drm_gem_object *obj,
2183 bool interruptible)
Eric Anholt673a3942008-07-30 12:06:12 -07002184{
2185 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01002186 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002187 int ret;
2188
Eric Anholte47c68e2008-11-14 13:35:19 -08002189 /* This function only exists to support waiting for existing rendering,
2190 * not for emitting required flushes.
Eric Anholt673a3942008-07-30 12:06:12 -07002191 */
Eric Anholte47c68e2008-11-14 13:35:19 -08002192 BUG_ON((obj->write_domain & I915_GEM_GPU_DOMAINS) != 0);
Eric Anholt673a3942008-07-30 12:06:12 -07002193
2194 /* If there is rendering queued on the buffer being evicted, wait for
2195 * it.
2196 */
2197 if (obj_priv->active) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01002198 ret = i915_do_wait_request(dev,
2199 obj_priv->last_rendering_seqno,
2200 interruptible,
2201 obj_priv->ring);
2202 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002203 return ret;
2204 }
2205
2206 return 0;
2207}
2208
2209/**
2210 * Unbinds an object from the GTT aperture.
2211 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002212int
Eric Anholt673a3942008-07-30 12:06:12 -07002213i915_gem_object_unbind(struct drm_gem_object *obj)
2214{
2215 struct drm_device *dev = obj->dev;
Chris Wilson73aa8082010-09-30 11:46:12 +01002216 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002217 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002218 int ret = 0;
2219
Eric Anholt673a3942008-07-30 12:06:12 -07002220 if (obj_priv->gtt_space == NULL)
2221 return 0;
2222
2223 if (obj_priv->pin_count != 0) {
2224 DRM_ERROR("Attempting to unbind pinned buffer\n");
2225 return -EINVAL;
2226 }
2227
Eric Anholt5323fd02009-09-09 11:50:45 -07002228 /* blow away mappings if mapped through GTT */
2229 i915_gem_release_mmap(obj);
2230
Eric Anholt673a3942008-07-30 12:06:12 -07002231 /* Move the object to the CPU domain to ensure that
2232 * any possible CPU writes while it's not in the GTT
2233 * are flushed when we go to remap it. This will
2234 * also ensure that all pending GPU writes are finished
2235 * before we unbind.
2236 */
Eric Anholte47c68e2008-11-14 13:35:19 -08002237 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
Chris Wilson8dc17752010-07-23 23:18:51 +01002238 if (ret == -ERESTARTSYS)
Eric Anholt673a3942008-07-30 12:06:12 -07002239 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002240 /* Continue on if we fail due to EIO, the GPU is hung so we
2241 * should be safe and we need to cleanup or else we might
2242 * cause memory corruption through use-after-free.
2243 */
Chris Wilson812ed4922010-09-30 15:08:57 +01002244 if (ret) {
2245 i915_gem_clflush_object(obj);
2246 obj->read_domains = obj->write_domain = I915_GEM_DOMAIN_CPU;
2247 }
Eric Anholt673a3942008-07-30 12:06:12 -07002248
Daniel Vetter96b47b62009-12-15 17:50:00 +01002249 /* release the fence reg _after_ flushing */
2250 if (obj_priv->fence_reg != I915_FENCE_REG_NONE)
2251 i915_gem_clear_fence_reg(obj);
2252
Chris Wilson73aa8082010-09-30 11:46:12 +01002253 drm_unbind_agp(obj_priv->agp_mem);
2254 drm_free_agp(obj_priv->agp_mem, obj->size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07002255
Eric Anholt856fa192009-03-19 14:10:50 -07002256 i915_gem_object_put_pages(obj);
Chris Wilsona32808c2009-09-20 21:29:47 +01002257 BUG_ON(obj_priv->pages_refcount);
Eric Anholt673a3942008-07-30 12:06:12 -07002258
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002259 i915_gem_info_remove_gtt(dev_priv, obj);
Chris Wilson69dc4982010-10-19 10:36:51 +01002260 list_del_init(&obj_priv->mm_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002261
Chris Wilson73aa8082010-09-30 11:46:12 +01002262 drm_mm_put_block(obj_priv->gtt_space);
2263 obj_priv->gtt_space = NULL;
Chris Wilson9af90d12010-10-17 10:01:56 +01002264 obj_priv->gtt_offset = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002265
Chris Wilson963b4832009-09-20 23:03:54 +01002266 if (i915_gem_object_is_purgeable(obj_priv))
2267 i915_gem_object_truncate(obj);
2268
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002269 trace_i915_gem_object_unbind(obj);
2270
Chris Wilson8dc17752010-07-23 23:18:51 +01002271 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002272}
2273
Chris Wilsona56ba562010-09-28 10:07:56 +01002274static int i915_ring_idle(struct drm_device *dev,
2275 struct intel_ring_buffer *ring)
2276{
Chris Wilson64193402010-10-24 12:38:05 +01002277 if (list_empty(&ring->gpu_write_list))
2278 return 0;
2279
Chris Wilsona56ba562010-09-28 10:07:56 +01002280 i915_gem_flush_ring(dev, NULL, ring,
2281 I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
2282 return i915_wait_request(dev,
2283 i915_gem_next_request_seqno(dev, ring),
2284 ring);
2285}
2286
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002287int
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002288i915_gpu_idle(struct drm_device *dev)
2289{
2290 drm_i915_private_t *dev_priv = dev->dev_private;
2291 bool lists_empty;
Zou Nan hai852835f2010-05-21 09:08:56 +08002292 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002293
Zou Nan haid1b851f2010-05-21 09:08:57 +08002294 lists_empty = (list_empty(&dev_priv->mm.flushing_list) &&
2295 list_empty(&dev_priv->render_ring.active_list) &&
Chris Wilson549f7362010-10-19 11:19:32 +01002296 list_empty(&dev_priv->bsd_ring.active_list) &&
2297 list_empty(&dev_priv->blt_ring.active_list));
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002298 if (lists_empty)
2299 return 0;
2300
2301 /* Flush everything onto the inactive list. */
Chris Wilsona56ba562010-09-28 10:07:56 +01002302 ret = i915_ring_idle(dev, &dev_priv->render_ring);
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002303 if (ret)
2304 return ret;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002305
Chris Wilson87acb0a2010-10-19 10:13:00 +01002306 ret = i915_ring_idle(dev, &dev_priv->bsd_ring);
2307 if (ret)
2308 return ret;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002309
Chris Wilson549f7362010-10-19 11:19:32 +01002310 ret = i915_ring_idle(dev, &dev_priv->blt_ring);
2311 if (ret)
2312 return ret;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002313
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002314 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002315}
2316
Chris Wilson5cdf5882010-09-27 15:51:07 +01002317static int
Chris Wilson4bdadb92010-01-27 13:36:32 +00002318i915_gem_object_get_pages(struct drm_gem_object *obj,
2319 gfp_t gfpmask)
Eric Anholt673a3942008-07-30 12:06:12 -07002320{
Daniel Vetter23010e42010-03-08 13:35:02 +01002321 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002322 int page_count, i;
2323 struct address_space *mapping;
2324 struct inode *inode;
2325 struct page *page;
Eric Anholt673a3942008-07-30 12:06:12 -07002326
Daniel Vetter778c3542010-05-13 11:49:44 +02002327 BUG_ON(obj_priv->pages_refcount
2328 == DRM_I915_GEM_OBJECT_MAX_PAGES_REFCOUNT);
2329
Eric Anholt856fa192009-03-19 14:10:50 -07002330 if (obj_priv->pages_refcount++ != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07002331 return 0;
2332
2333 /* Get the list of pages out of our struct file. They'll be pinned
2334 * at this point until we release them.
2335 */
2336 page_count = obj->size / PAGE_SIZE;
Eric Anholt856fa192009-03-19 14:10:50 -07002337 BUG_ON(obj_priv->pages != NULL);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07002338 obj_priv->pages = drm_calloc_large(page_count, sizeof(struct page *));
Eric Anholt856fa192009-03-19 14:10:50 -07002339 if (obj_priv->pages == NULL) {
Eric Anholt856fa192009-03-19 14:10:50 -07002340 obj_priv->pages_refcount--;
Eric Anholt673a3942008-07-30 12:06:12 -07002341 return -ENOMEM;
2342 }
2343
2344 inode = obj->filp->f_path.dentry->d_inode;
2345 mapping = inode->i_mapping;
2346 for (i = 0; i < page_count; i++) {
Chris Wilson4bdadb92010-01-27 13:36:32 +00002347 page = read_cache_page_gfp(mapping, i,
Linus Torvalds985b8232010-07-02 10:04:42 +10002348 GFP_HIGHUSER |
Chris Wilson4bdadb92010-01-27 13:36:32 +00002349 __GFP_COLD |
Linus Torvaldscd9f0402010-07-18 09:44:37 -07002350 __GFP_RECLAIMABLE |
Chris Wilson4bdadb92010-01-27 13:36:32 +00002351 gfpmask);
Chris Wilson1f2b1012010-03-12 19:52:55 +00002352 if (IS_ERR(page))
2353 goto err_pages;
2354
Eric Anholt856fa192009-03-19 14:10:50 -07002355 obj_priv->pages[i] = page;
Eric Anholt673a3942008-07-30 12:06:12 -07002356 }
Eric Anholt280b7132009-03-12 16:56:27 -07002357
2358 if (obj_priv->tiling_mode != I915_TILING_NONE)
2359 i915_gem_object_do_bit_17_swizzle(obj);
2360
Eric Anholt673a3942008-07-30 12:06:12 -07002361 return 0;
Chris Wilson1f2b1012010-03-12 19:52:55 +00002362
2363err_pages:
2364 while (i--)
2365 page_cache_release(obj_priv->pages[i]);
2366
2367 drm_free_large(obj_priv->pages);
2368 obj_priv->pages = NULL;
2369 obj_priv->pages_refcount--;
2370 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07002371}
2372
Eric Anholt4e901fd2009-10-26 16:44:17 -07002373static void sandybridge_write_fence_reg(struct drm_i915_fence_reg *reg)
2374{
2375 struct drm_gem_object *obj = reg->obj;
2376 struct drm_device *dev = obj->dev;
2377 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002378 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt4e901fd2009-10-26 16:44:17 -07002379 int regnum = obj_priv->fence_reg;
2380 uint64_t val;
2381
2382 val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) &
2383 0xfffff000) << 32;
2384 val |= obj_priv->gtt_offset & 0xfffff000;
2385 val |= (uint64_t)((obj_priv->stride / 128) - 1) <<
2386 SANDYBRIDGE_FENCE_PITCH_SHIFT;
2387
2388 if (obj_priv->tiling_mode == I915_TILING_Y)
2389 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2390 val |= I965_FENCE_REG_VALID;
2391
2392 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (regnum * 8), val);
2393}
2394
Jesse Barnesde151cf2008-11-12 10:03:55 -08002395static void i965_write_fence_reg(struct drm_i915_fence_reg *reg)
2396{
2397 struct drm_gem_object *obj = reg->obj;
2398 struct drm_device *dev = obj->dev;
2399 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002400 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002401 int regnum = obj_priv->fence_reg;
2402 uint64_t val;
2403
2404 val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) &
2405 0xfffff000) << 32;
2406 val |= obj_priv->gtt_offset & 0xfffff000;
2407 val |= ((obj_priv->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
2408 if (obj_priv->tiling_mode == I915_TILING_Y)
2409 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2410 val |= I965_FENCE_REG_VALID;
2411
2412 I915_WRITE64(FENCE_REG_965_0 + (regnum * 8), val);
2413}
2414
2415static void i915_write_fence_reg(struct drm_i915_fence_reg *reg)
2416{
2417 struct drm_gem_object *obj = reg->obj;
2418 struct drm_device *dev = obj->dev;
2419 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002420 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002421 int regnum = obj_priv->fence_reg;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002422 int tile_width;
Eric Anholtdc529a42009-03-10 22:34:49 -07002423 uint32_t fence_reg, val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002424 uint32_t pitch_val;
2425
2426 if ((obj_priv->gtt_offset & ~I915_FENCE_START_MASK) ||
2427 (obj_priv->gtt_offset & (obj->size - 1))) {
Linus Torvaldsf06da262009-02-09 08:57:29 -08002428 WARN(1, "%s: object 0x%08x not 1M or size (0x%zx) aligned\n",
Jesse Barnes0f973f22009-01-26 17:10:45 -08002429 __func__, obj_priv->gtt_offset, obj->size);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002430 return;
2431 }
2432
Jesse Barnes0f973f22009-01-26 17:10:45 -08002433 if (obj_priv->tiling_mode == I915_TILING_Y &&
2434 HAS_128_BYTE_Y_TILING(dev))
2435 tile_width = 128;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002436 else
Jesse Barnes0f973f22009-01-26 17:10:45 -08002437 tile_width = 512;
2438
2439 /* Note: pitch better be a power of two tile widths */
2440 pitch_val = obj_priv->stride / tile_width;
2441 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002442
Daniel Vetterc36a2a62010-04-17 15:12:03 +02002443 if (obj_priv->tiling_mode == I915_TILING_Y &&
2444 HAS_128_BYTE_Y_TILING(dev))
2445 WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
2446 else
2447 WARN_ON(pitch_val > I915_FENCE_MAX_PITCH_VAL);
2448
Jesse Barnesde151cf2008-11-12 10:03:55 -08002449 val = obj_priv->gtt_offset;
2450 if (obj_priv->tiling_mode == I915_TILING_Y)
2451 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2452 val |= I915_FENCE_SIZE_BITS(obj->size);
2453 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2454 val |= I830_FENCE_REG_VALID;
2455
Eric Anholtdc529a42009-03-10 22:34:49 -07002456 if (regnum < 8)
2457 fence_reg = FENCE_REG_830_0 + (regnum * 4);
2458 else
2459 fence_reg = FENCE_REG_945_8 + ((regnum - 8) * 4);
2460 I915_WRITE(fence_reg, val);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002461}
2462
2463static void i830_write_fence_reg(struct drm_i915_fence_reg *reg)
2464{
2465 struct drm_gem_object *obj = reg->obj;
2466 struct drm_device *dev = obj->dev;
2467 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002468 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002469 int regnum = obj_priv->fence_reg;
2470 uint32_t val;
2471 uint32_t pitch_val;
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002472 uint32_t fence_size_bits;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002473
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002474 if ((obj_priv->gtt_offset & ~I830_FENCE_START_MASK) ||
Jesse Barnesde151cf2008-11-12 10:03:55 -08002475 (obj_priv->gtt_offset & (obj->size - 1))) {
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002476 WARN(1, "%s: object 0x%08x not 512K or size aligned\n",
Jesse Barnes0f973f22009-01-26 17:10:45 -08002477 __func__, obj_priv->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002478 return;
2479 }
2480
Eric Anholte76a16d2009-05-26 17:44:56 -07002481 pitch_val = obj_priv->stride / 128;
2482 pitch_val = ffs(pitch_val) - 1;
2483 WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
2484
Jesse Barnesde151cf2008-11-12 10:03:55 -08002485 val = obj_priv->gtt_offset;
2486 if (obj_priv->tiling_mode == I915_TILING_Y)
2487 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002488 fence_size_bits = I830_FENCE_SIZE_BITS(obj->size);
2489 WARN_ON(fence_size_bits & ~0x00000f00);
2490 val |= fence_size_bits;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002491 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2492 val |= I830_FENCE_REG_VALID;
2493
2494 I915_WRITE(FENCE_REG_830_0 + (regnum * 4), val);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002495}
2496
Chris Wilson2cf34d72010-09-14 13:03:28 +01002497static int i915_find_fence_reg(struct drm_device *dev,
2498 bool interruptible)
Daniel Vetterae3db242010-02-19 11:51:58 +01002499{
2500 struct drm_i915_fence_reg *reg = NULL;
2501 struct drm_i915_gem_object *obj_priv = NULL;
2502 struct drm_i915_private *dev_priv = dev->dev_private;
2503 struct drm_gem_object *obj = NULL;
2504 int i, avail, ret;
2505
2506 /* First try to find a free reg */
2507 avail = 0;
2508 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2509 reg = &dev_priv->fence_regs[i];
2510 if (!reg->obj)
2511 return i;
2512
Daniel Vetter23010e42010-03-08 13:35:02 +01002513 obj_priv = to_intel_bo(reg->obj);
Daniel Vetterae3db242010-02-19 11:51:58 +01002514 if (!obj_priv->pin_count)
2515 avail++;
2516 }
2517
2518 if (avail == 0)
2519 return -ENOSPC;
2520
2521 /* None available, try to steal one or wait for a user to finish */
2522 i = I915_FENCE_REG_NONE;
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002523 list_for_each_entry(reg, &dev_priv->mm.fence_list,
2524 lru_list) {
2525 obj = reg->obj;
2526 obj_priv = to_intel_bo(obj);
Daniel Vetterae3db242010-02-19 11:51:58 +01002527
2528 if (obj_priv->pin_count)
2529 continue;
2530
2531 /* found one! */
2532 i = obj_priv->fence_reg;
2533 break;
2534 }
2535
2536 BUG_ON(i == I915_FENCE_REG_NONE);
2537
2538 /* We only have a reference on obj from the active list. put_fence_reg
2539 * might drop that one, causing a use-after-free in it. So hold a
2540 * private reference to obj like the other callers of put_fence_reg
2541 * (set_tiling ioctl) do. */
2542 drm_gem_object_reference(obj);
Chris Wilson2cf34d72010-09-14 13:03:28 +01002543 ret = i915_gem_object_put_fence_reg(obj, interruptible);
Daniel Vetterae3db242010-02-19 11:51:58 +01002544 drm_gem_object_unreference(obj);
2545 if (ret != 0)
2546 return ret;
2547
2548 return i;
2549}
2550
Jesse Barnesde151cf2008-11-12 10:03:55 -08002551/**
2552 * i915_gem_object_get_fence_reg - set up a fence reg for an object
2553 * @obj: object to map through a fence reg
2554 *
2555 * When mapping objects through the GTT, userspace wants to be able to write
2556 * to them without having to worry about swizzling if the object is tiled.
2557 *
2558 * This function walks the fence regs looking for a free one for @obj,
2559 * stealing one if it can't find any.
2560 *
2561 * It then sets up the reg based on the object's properties: address, pitch
2562 * and tiling format.
2563 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002564int
Chris Wilson2cf34d72010-09-14 13:03:28 +01002565i915_gem_object_get_fence_reg(struct drm_gem_object *obj,
2566 bool interruptible)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002567{
2568 struct drm_device *dev = obj->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002569 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002570 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002571 struct drm_i915_fence_reg *reg = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002572 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002573
Eric Anholta09ba7f2009-08-29 12:49:51 -07002574 /* Just update our place in the LRU if our fence is getting used. */
2575 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002576 reg = &dev_priv->fence_regs[obj_priv->fence_reg];
2577 list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07002578 return 0;
2579 }
2580
Jesse Barnesde151cf2008-11-12 10:03:55 -08002581 switch (obj_priv->tiling_mode) {
2582 case I915_TILING_NONE:
2583 WARN(1, "allocating a fence for non-tiled object?\n");
2584 break;
2585 case I915_TILING_X:
Jesse Barnes0f973f22009-01-26 17:10:45 -08002586 if (!obj_priv->stride)
2587 return -EINVAL;
2588 WARN((obj_priv->stride & (512 - 1)),
2589 "object 0x%08x is X tiled but has non-512B pitch\n",
2590 obj_priv->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002591 break;
2592 case I915_TILING_Y:
Jesse Barnes0f973f22009-01-26 17:10:45 -08002593 if (!obj_priv->stride)
2594 return -EINVAL;
2595 WARN((obj_priv->stride & (128 - 1)),
2596 "object 0x%08x is Y tiled but has non-128B pitch\n",
2597 obj_priv->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002598 break;
2599 }
2600
Chris Wilson2cf34d72010-09-14 13:03:28 +01002601 ret = i915_find_fence_reg(dev, interruptible);
Daniel Vetterae3db242010-02-19 11:51:58 +01002602 if (ret < 0)
2603 return ret;
Chris Wilsonfc7170b2009-02-11 14:26:46 +00002604
Daniel Vetterae3db242010-02-19 11:51:58 +01002605 obj_priv->fence_reg = ret;
2606 reg = &dev_priv->fence_regs[obj_priv->fence_reg];
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002607 list_add_tail(&reg->lru_list, &dev_priv->mm.fence_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07002608
Jesse Barnesde151cf2008-11-12 10:03:55 -08002609 reg->obj = obj;
2610
Chris Wilsone259bef2010-09-17 00:32:02 +01002611 switch (INTEL_INFO(dev)->gen) {
2612 case 6:
Eric Anholt4e901fd2009-10-26 16:44:17 -07002613 sandybridge_write_fence_reg(reg);
Chris Wilsone259bef2010-09-17 00:32:02 +01002614 break;
2615 case 5:
2616 case 4:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002617 i965_write_fence_reg(reg);
Chris Wilsone259bef2010-09-17 00:32:02 +01002618 break;
2619 case 3:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002620 i915_write_fence_reg(reg);
Chris Wilsone259bef2010-09-17 00:32:02 +01002621 break;
2622 case 2:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002623 i830_write_fence_reg(reg);
Chris Wilsone259bef2010-09-17 00:32:02 +01002624 break;
2625 }
Eric Anholtd9ddcb92009-01-27 10:33:49 -08002626
Daniel Vetterae3db242010-02-19 11:51:58 +01002627 trace_i915_gem_object_get_fence(obj, obj_priv->fence_reg,
2628 obj_priv->tiling_mode);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002629
Eric Anholtd9ddcb92009-01-27 10:33:49 -08002630 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002631}
2632
2633/**
2634 * i915_gem_clear_fence_reg - clear out fence register info
2635 * @obj: object to clear
2636 *
2637 * Zeroes out the fence register itself and clears out the associated
2638 * data structures in dev_priv and obj_priv.
2639 */
2640static void
2641i915_gem_clear_fence_reg(struct drm_gem_object *obj)
2642{
2643 struct drm_device *dev = obj->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002644 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002645 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002646 struct drm_i915_fence_reg *reg =
2647 &dev_priv->fence_regs[obj_priv->fence_reg];
Chris Wilsone259bef2010-09-17 00:32:02 +01002648 uint32_t fence_reg;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002649
Chris Wilsone259bef2010-09-17 00:32:02 +01002650 switch (INTEL_INFO(dev)->gen) {
2651 case 6:
Eric Anholt4e901fd2009-10-26 16:44:17 -07002652 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 +
2653 (obj_priv->fence_reg * 8), 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002654 break;
2655 case 5:
2656 case 4:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002657 I915_WRITE64(FENCE_REG_965_0 + (obj_priv->fence_reg * 8), 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002658 break;
2659 case 3:
Chris Wilson9b74f732010-09-22 19:10:44 +01002660 if (obj_priv->fence_reg >= 8)
Chris Wilsone259bef2010-09-17 00:32:02 +01002661 fence_reg = FENCE_REG_945_8 + (obj_priv->fence_reg - 8) * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002662 else
Chris Wilsone259bef2010-09-17 00:32:02 +01002663 case 2:
2664 fence_reg = FENCE_REG_830_0 + obj_priv->fence_reg * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002665
2666 I915_WRITE(fence_reg, 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002667 break;
Eric Anholtdc529a42009-03-10 22:34:49 -07002668 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002669
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002670 reg->obj = NULL;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002671 obj_priv->fence_reg = I915_FENCE_REG_NONE;
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002672 list_del_init(&reg->lru_list);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002673}
2674
Eric Anholt673a3942008-07-30 12:06:12 -07002675/**
Chris Wilson52dc7d32009-06-06 09:46:01 +01002676 * i915_gem_object_put_fence_reg - waits on outstanding fenced access
2677 * to the buffer to finish, and then resets the fence register.
2678 * @obj: tiled object holding a fence register.
Chris Wilson2cf34d72010-09-14 13:03:28 +01002679 * @bool: whether the wait upon the fence is interruptible
Chris Wilson52dc7d32009-06-06 09:46:01 +01002680 *
2681 * Zeroes out the fence register itself and clears out the associated
2682 * data structures in dev_priv and obj_priv.
2683 */
2684int
Chris Wilson2cf34d72010-09-14 13:03:28 +01002685i915_gem_object_put_fence_reg(struct drm_gem_object *obj,
2686 bool interruptible)
Chris Wilson52dc7d32009-06-06 09:46:01 +01002687{
2688 struct drm_device *dev = obj->dev;
Chris Wilson53640e12010-09-20 11:40:50 +01002689 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002690 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson53640e12010-09-20 11:40:50 +01002691 struct drm_i915_fence_reg *reg;
Chris Wilson52dc7d32009-06-06 09:46:01 +01002692
2693 if (obj_priv->fence_reg == I915_FENCE_REG_NONE)
2694 return 0;
2695
Daniel Vetter10ae9bd2010-02-01 13:59:17 +01002696 /* If we've changed tiling, GTT-mappings of the object
2697 * need to re-fault to ensure that the correct fence register
2698 * setup is in place.
2699 */
2700 i915_gem_release_mmap(obj);
2701
Chris Wilson52dc7d32009-06-06 09:46:01 +01002702 /* On the i915, GPU access to tiled buffers is via a fence,
2703 * therefore we must wait for any outstanding access to complete
2704 * before clearing the fence.
2705 */
Chris Wilson53640e12010-09-20 11:40:50 +01002706 reg = &dev_priv->fence_regs[obj_priv->fence_reg];
2707 if (reg->gpu) {
Chris Wilson52dc7d32009-06-06 09:46:01 +01002708 int ret;
2709
Chris Wilson2cf34d72010-09-14 13:03:28 +01002710 ret = i915_gem_object_flush_gpu_write_domain(obj, true);
Chris Wilson0bc23aa2010-09-14 10:22:23 +01002711 if (ret)
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002712 return ret;
2713
Chris Wilson2cf34d72010-09-14 13:03:28 +01002714 ret = i915_gem_object_wait_rendering(obj, interruptible);
Chris Wilson0bc23aa2010-09-14 10:22:23 +01002715 if (ret)
Chris Wilson52dc7d32009-06-06 09:46:01 +01002716 return ret;
Chris Wilson53640e12010-09-20 11:40:50 +01002717
2718 reg->gpu = false;
Chris Wilson52dc7d32009-06-06 09:46:01 +01002719 }
2720
Daniel Vetter4a726612010-02-01 13:59:16 +01002721 i915_gem_object_flush_gtt_write_domain(obj);
Chris Wilson0bc23aa2010-09-14 10:22:23 +01002722 i915_gem_clear_fence_reg(obj);
Chris Wilson52dc7d32009-06-06 09:46:01 +01002723
2724 return 0;
2725}
2726
2727/**
Eric Anholt673a3942008-07-30 12:06:12 -07002728 * Finds free space in the GTT aperture and binds the object there.
2729 */
2730static int
Daniel Vetter920afa72010-09-16 17:54:23 +02002731i915_gem_object_bind_to_gtt(struct drm_gem_object *obj,
2732 unsigned alignment,
2733 bool mappable)
Eric Anholt673a3942008-07-30 12:06:12 -07002734{
2735 struct drm_device *dev = obj->dev;
2736 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002737 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002738 struct drm_mm_node *free_space;
Chris Wilson4bdadb92010-01-27 13:36:32 +00002739 gfp_t gfpmask = __GFP_NORETRY | __GFP_NOWARN;
Chris Wilson07f73f62009-09-14 16:50:30 +01002740 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002741
Chris Wilsonbb6baf72009-09-22 14:24:13 +01002742 if (obj_priv->madv != I915_MADV_WILLNEED) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01002743 DRM_ERROR("Attempting to bind a purgeable object\n");
2744 return -EINVAL;
2745 }
2746
Eric Anholt673a3942008-07-30 12:06:12 -07002747 if (alignment == 0)
Jesse Barnes0f973f22009-01-26 17:10:45 -08002748 alignment = i915_gem_get_gtt_alignment(obj);
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002749 if (alignment & (i915_gem_get_gtt_alignment(obj) - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002750 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2751 return -EINVAL;
2752 }
2753
Chris Wilson654fc602010-05-27 13:18:21 +01002754 /* If the object is bigger than the entire aperture, reject it early
2755 * before evicting everything in a vain attempt to find space.
2756 */
Daniel Vetter920afa72010-09-16 17:54:23 +02002757 if (obj->size >
2758 (mappable ? dev_priv->mm.gtt_mappable_end : dev_priv->mm.gtt_total)) {
Chris Wilson654fc602010-05-27 13:18:21 +01002759 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2760 return -E2BIG;
2761 }
2762
Eric Anholt673a3942008-07-30 12:06:12 -07002763 search_free:
Daniel Vetter920afa72010-09-16 17:54:23 +02002764 if (mappable)
2765 free_space =
2766 drm_mm_search_free_in_range(&dev_priv->mm.gtt_space,
2767 obj->size, alignment, 0,
2768 dev_priv->mm.gtt_mappable_end,
2769 0);
2770 else
2771 free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
2772 obj->size, alignment, 0);
2773
2774 if (free_space != NULL) {
2775 if (mappable)
2776 obj_priv->gtt_space =
2777 drm_mm_get_block_range_generic(free_space,
2778 obj->size,
2779 alignment, 0,
2780 dev_priv->mm.gtt_mappable_end,
2781 0);
2782 else
2783 obj_priv->gtt_space =
2784 drm_mm_get_block(free_space, obj->size,
2785 alignment);
2786 }
Eric Anholt673a3942008-07-30 12:06:12 -07002787 if (obj_priv->gtt_space == NULL) {
2788 /* If the gtt is empty and we're still having trouble
2789 * fitting our object in, we're out of memory.
2790 */
Daniel Vetter920afa72010-09-16 17:54:23 +02002791 ret = i915_gem_evict_something(dev, obj->size, alignment,
2792 mappable);
Chris Wilson97311292009-09-21 00:22:34 +01002793 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002794 return ret;
Chris Wilson97311292009-09-21 00:22:34 +01002795
Eric Anholt673a3942008-07-30 12:06:12 -07002796 goto search_free;
2797 }
2798
Chris Wilson4bdadb92010-01-27 13:36:32 +00002799 ret = i915_gem_object_get_pages(obj, gfpmask);
Eric Anholt673a3942008-07-30 12:06:12 -07002800 if (ret) {
2801 drm_mm_put_block(obj_priv->gtt_space);
2802 obj_priv->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002803
2804 if (ret == -ENOMEM) {
2805 /* first try to clear up some space from the GTT */
Daniel Vetter0108a3e2010-08-07 11:01:21 +01002806 ret = i915_gem_evict_something(dev, obj->size,
Daniel Vetter920afa72010-09-16 17:54:23 +02002807 alignment, mappable);
Chris Wilson07f73f62009-09-14 16:50:30 +01002808 if (ret) {
Chris Wilson07f73f62009-09-14 16:50:30 +01002809 /* now try to shrink everyone else */
Chris Wilson4bdadb92010-01-27 13:36:32 +00002810 if (gfpmask) {
2811 gfpmask = 0;
2812 goto search_free;
Chris Wilson07f73f62009-09-14 16:50:30 +01002813 }
2814
2815 return ret;
2816 }
2817
2818 goto search_free;
2819 }
2820
Eric Anholt673a3942008-07-30 12:06:12 -07002821 return ret;
2822 }
2823
Eric Anholt673a3942008-07-30 12:06:12 -07002824 /* Create an AGP memory structure pointing at our pages, and bind it
2825 * into the GTT.
2826 */
2827 obj_priv->agp_mem = drm_agp_bind_pages(dev,
Eric Anholt856fa192009-03-19 14:10:50 -07002828 obj_priv->pages,
Chris Wilson07f73f62009-09-14 16:50:30 +01002829 obj->size >> PAGE_SHIFT,
Chris Wilson9af90d12010-10-17 10:01:56 +01002830 obj_priv->gtt_space->start,
Keith Packardba1eb1d2008-10-14 19:55:10 -07002831 obj_priv->agp_type);
Eric Anholt673a3942008-07-30 12:06:12 -07002832 if (obj_priv->agp_mem == NULL) {
Eric Anholt856fa192009-03-19 14:10:50 -07002833 i915_gem_object_put_pages(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002834 drm_mm_put_block(obj_priv->gtt_space);
2835 obj_priv->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002836
Daniel Vetter920afa72010-09-16 17:54:23 +02002837 ret = i915_gem_evict_something(dev, obj->size, alignment,
2838 mappable);
Chris Wilson97311292009-09-21 00:22:34 +01002839 if (ret)
Chris Wilson07f73f62009-09-14 16:50:30 +01002840 return ret;
Chris Wilson07f73f62009-09-14 16:50:30 +01002841
2842 goto search_free;
Eric Anholt673a3942008-07-30 12:06:12 -07002843 }
Eric Anholt673a3942008-07-30 12:06:12 -07002844
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002845 obj_priv->gtt_offset = obj_priv->gtt_space->start;
2846
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002847 /* keep track of bounds object by adding it to the inactive list */
Chris Wilson69dc4982010-10-19 10:36:51 +01002848 list_add_tail(&obj_priv->mm_list, &dev_priv->mm.inactive_list);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002849 i915_gem_info_add_gtt(dev_priv, obj);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002850
Eric Anholt673a3942008-07-30 12:06:12 -07002851 /* Assert that the object is not currently in any GPU domain. As it
2852 * wasn't in the GTT, there shouldn't be any way it could have been in
2853 * a GPU cache
2854 */
Chris Wilson21d509e2009-06-06 09:46:02 +01002855 BUG_ON(obj->read_domains & I915_GEM_GPU_DOMAINS);
2856 BUG_ON(obj->write_domain & I915_GEM_GPU_DOMAINS);
Eric Anholt673a3942008-07-30 12:06:12 -07002857
Daniel Vetterec57d262010-09-30 23:42:15 +02002858 trace_i915_gem_object_bind(obj, obj_priv->gtt_offset, mappable);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002859
Eric Anholt673a3942008-07-30 12:06:12 -07002860 return 0;
2861}
2862
2863void
2864i915_gem_clflush_object(struct drm_gem_object *obj)
2865{
Daniel Vetter23010e42010-03-08 13:35:02 +01002866 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002867
2868 /* If we don't have a page list set up, then we're not pinned
2869 * to GPU, and we can ignore the cache flush because it'll happen
2870 * again at bind time.
2871 */
Eric Anholt856fa192009-03-19 14:10:50 -07002872 if (obj_priv->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002873 return;
2874
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002875 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07002876
Eric Anholt856fa192009-03-19 14:10:50 -07002877 drm_clflush_pages(obj_priv->pages, obj->size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07002878}
2879
Eric Anholte47c68e2008-11-14 13:35:19 -08002880/** Flushes any GPU write domain for the object if it's dirty. */
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002881static int
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002882i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj,
2883 bool pipelined)
Eric Anholte47c68e2008-11-14 13:35:19 -08002884{
2885 struct drm_device *dev = obj->dev;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002886 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002887
2888 if ((obj->write_domain & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002889 return 0;
Eric Anholte47c68e2008-11-14 13:35:19 -08002890
2891 /* Queue the GPU write cache flushing we need. */
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002892 old_write_domain = obj->write_domain;
Chris Wilsonc78ec302010-09-20 12:50:23 +01002893 i915_gem_flush_ring(dev, NULL,
Chris Wilson92204342010-09-18 11:02:01 +01002894 to_intel_bo(obj)->ring,
2895 0, obj->write_domain);
Chris Wilson48b956c2010-09-14 12:50:34 +01002896 BUG_ON(obj->write_domain);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002897
2898 trace_i915_gem_object_change_domain(obj,
2899 obj->read_domains,
2900 old_write_domain);
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002901
2902 if (pipelined)
2903 return 0;
2904
Chris Wilson2cf34d72010-09-14 13:03:28 +01002905 return i915_gem_object_wait_rendering(obj, true);
Eric Anholte47c68e2008-11-14 13:35:19 -08002906}
2907
2908/** Flushes the GTT write domain for the object if it's dirty. */
2909static void
2910i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj)
2911{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002912 uint32_t old_write_domain;
2913
Eric Anholte47c68e2008-11-14 13:35:19 -08002914 if (obj->write_domain != I915_GEM_DOMAIN_GTT)
2915 return;
2916
2917 /* No actual flushing is required for the GTT write domain. Writes
2918 * to it immediately go to main memory as far as we know, so there's
2919 * no chipset flush. It also doesn't land in render cache.
2920 */
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002921 old_write_domain = obj->write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002922 obj->write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002923
2924 trace_i915_gem_object_change_domain(obj,
2925 obj->read_domains,
2926 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002927}
2928
2929/** Flushes the CPU write domain for the object if it's dirty. */
2930static void
2931i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj)
2932{
2933 struct drm_device *dev = obj->dev;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002934 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002935
2936 if (obj->write_domain != I915_GEM_DOMAIN_CPU)
2937 return;
2938
2939 i915_gem_clflush_object(obj);
2940 drm_agp_chipset_flush(dev);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002941 old_write_domain = obj->write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002942 obj->write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002943
2944 trace_i915_gem_object_change_domain(obj,
2945 obj->read_domains,
2946 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002947}
2948
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002949/**
2950 * Moves a single object to the GTT read, and possibly write domain.
2951 *
2952 * This function returns when the move is complete, including waiting on
2953 * flushes to occur.
2954 */
Jesse Barnes79e53942008-11-07 14:24:08 -08002955int
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002956i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj, int write)
2957{
Daniel Vetter23010e42010-03-08 13:35:02 +01002958 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002959 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002960 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002961
Eric Anholt02354392008-11-26 13:58:13 -08002962 /* Not valid to be called on unbound objects. */
2963 if (obj_priv->gtt_space == NULL)
2964 return -EINVAL;
2965
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002966 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002967 if (ret != 0)
2968 return ret;
2969
Chris Wilson72133422010-09-13 23:56:38 +01002970 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002971
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002972 if (write) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01002973 ret = i915_gem_object_wait_rendering(obj, true);
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002974 if (ret)
2975 return ret;
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002976 }
Eric Anholte47c68e2008-11-14 13:35:19 -08002977
2978 old_write_domain = obj->write_domain;
2979 old_read_domains = obj->read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002980
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002981 /* It should now be out of any other write domains, and we can update
2982 * the domain values for our changes.
2983 */
2984 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
2985 obj->read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08002986 if (write) {
Chris Wilson72133422010-09-13 23:56:38 +01002987 obj->read_domains = I915_GEM_DOMAIN_GTT;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002988 obj->write_domain = I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08002989 obj_priv->dirty = 1;
2990 }
2991
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002992 trace_i915_gem_object_change_domain(obj,
2993 old_read_domains,
2994 old_write_domain);
2995
Eric Anholte47c68e2008-11-14 13:35:19 -08002996 return 0;
2997}
2998
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002999/*
3000 * Prepare buffer for display plane. Use uninterruptible for possible flush
3001 * wait, as in modesetting process we're not supposed to be interrupted.
3002 */
3003int
Chris Wilson48b956c2010-09-14 12:50:34 +01003004i915_gem_object_set_to_display_plane(struct drm_gem_object *obj,
3005 bool pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003006{
Daniel Vetter23010e42010-03-08 13:35:02 +01003007 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Daniel Vetterba3d8d72010-02-11 22:37:04 +01003008 uint32_t old_read_domains;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003009 int ret;
3010
3011 /* Not valid to be called on unbound objects. */
3012 if (obj_priv->gtt_space == NULL)
3013 return -EINVAL;
3014
Chris Wilsonced270f2010-09-26 22:47:46 +01003015 ret = i915_gem_object_flush_gpu_write_domain(obj, true);
Chris Wilson2dafb1e2010-06-07 14:03:05 +01003016 if (ret)
3017 return ret;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003018
Chris Wilsonced270f2010-09-26 22:47:46 +01003019 /* Currently, we are always called from an non-interruptible context. */
3020 if (!pipelined) {
3021 ret = i915_gem_object_wait_rendering(obj, false);
3022 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003023 return ret;
3024 }
3025
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003026 i915_gem_object_flush_cpu_write_domain(obj);
3027
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003028 old_read_domains = obj->read_domains;
Chris Wilsonc78ec302010-09-20 12:50:23 +01003029 obj->read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003030
3031 trace_i915_gem_object_change_domain(obj,
3032 old_read_domains,
Daniel Vetterba3d8d72010-02-11 22:37:04 +01003033 obj->write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003034
3035 return 0;
3036}
3037
Eric Anholte47c68e2008-11-14 13:35:19 -08003038/**
3039 * Moves a single object to the CPU read, and possibly write domain.
3040 *
3041 * This function returns when the move is complete, including waiting on
3042 * flushes to occur.
3043 */
3044static int
3045i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj, int write)
3046{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003047 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003048 int ret;
3049
Daniel Vetterba3d8d72010-02-11 22:37:04 +01003050 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003051 if (ret != 0)
3052 return ret;
3053
3054 i915_gem_object_flush_gtt_write_domain(obj);
3055
3056 /* If we have a partially-valid cache of the object in the CPU,
3057 * finish invalidating it and free the per-page flags.
3058 */
3059 i915_gem_object_set_to_full_cpu_read_domain(obj);
3060
Chris Wilson72133422010-09-13 23:56:38 +01003061 if (write) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01003062 ret = i915_gem_object_wait_rendering(obj, true);
Chris Wilson72133422010-09-13 23:56:38 +01003063 if (ret)
3064 return ret;
3065 }
3066
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003067 old_write_domain = obj->write_domain;
3068 old_read_domains = obj->read_domains;
3069
Eric Anholte47c68e2008-11-14 13:35:19 -08003070 /* Flush the CPU cache if it's still invalid. */
3071 if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0) {
3072 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003073
3074 obj->read_domains |= I915_GEM_DOMAIN_CPU;
3075 }
3076
3077 /* It should now be out of any other write domains, and we can update
3078 * the domain values for our changes.
3079 */
3080 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3081
3082 /* If we're writing through the CPU, then the GPU read domains will
3083 * need to be invalidated at next use.
3084 */
3085 if (write) {
Chris Wilsonc78ec302010-09-20 12:50:23 +01003086 obj->read_domains = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003087 obj->write_domain = I915_GEM_DOMAIN_CPU;
3088 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003089
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003090 trace_i915_gem_object_change_domain(obj,
3091 old_read_domains,
3092 old_write_domain);
3093
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003094 return 0;
3095}
3096
Eric Anholt673a3942008-07-30 12:06:12 -07003097/*
3098 * Set the next domain for the specified object. This
3099 * may not actually perform the necessary flushing/invaliding though,
3100 * as that may want to be batched with other set_domain operations
3101 *
3102 * This is (we hope) the only really tricky part of gem. The goal
3103 * is fairly simple -- track which caches hold bits of the object
3104 * and make sure they remain coherent. A few concrete examples may
3105 * help to explain how it works. For shorthand, we use the notation
3106 * (read_domains, write_domain), e.g. (CPU, CPU) to indicate the
3107 * a pair of read and write domain masks.
3108 *
3109 * Case 1: the batch buffer
3110 *
3111 * 1. Allocated
3112 * 2. Written by CPU
3113 * 3. Mapped to GTT
3114 * 4. Read by GPU
3115 * 5. Unmapped from GTT
3116 * 6. Freed
3117 *
3118 * Let's take these a step at a time
3119 *
3120 * 1. Allocated
3121 * Pages allocated from the kernel may still have
3122 * cache contents, so we set them to (CPU, CPU) always.
3123 * 2. Written by CPU (using pwrite)
3124 * The pwrite function calls set_domain (CPU, CPU) and
3125 * this function does nothing (as nothing changes)
3126 * 3. Mapped by GTT
3127 * This function asserts that the object is not
3128 * currently in any GPU-based read or write domains
3129 * 4. Read by GPU
3130 * i915_gem_execbuffer calls set_domain (COMMAND, 0).
3131 * As write_domain is zero, this function adds in the
3132 * current read domains (CPU+COMMAND, 0).
3133 * flush_domains is set to CPU.
3134 * invalidate_domains is set to COMMAND
3135 * clflush is run to get data out of the CPU caches
3136 * then i915_dev_set_domain calls i915_gem_flush to
3137 * emit an MI_FLUSH and drm_agp_chipset_flush
3138 * 5. Unmapped from GTT
3139 * i915_gem_object_unbind calls set_domain (CPU, CPU)
3140 * flush_domains and invalidate_domains end up both zero
3141 * so no flushing/invalidating happens
3142 * 6. Freed
3143 * yay, done
3144 *
3145 * Case 2: The shared render buffer
3146 *
3147 * 1. Allocated
3148 * 2. Mapped to GTT
3149 * 3. Read/written by GPU
3150 * 4. set_domain to (CPU,CPU)
3151 * 5. Read/written by CPU
3152 * 6. Read/written by GPU
3153 *
3154 * 1. Allocated
3155 * Same as last example, (CPU, CPU)
3156 * 2. Mapped to GTT
3157 * Nothing changes (assertions find that it is not in the GPU)
3158 * 3. Read/written by GPU
3159 * execbuffer calls set_domain (RENDER, RENDER)
3160 * flush_domains gets CPU
3161 * invalidate_domains gets GPU
3162 * clflush (obj)
3163 * MI_FLUSH and drm_agp_chipset_flush
3164 * 4. set_domain (CPU, CPU)
3165 * flush_domains gets GPU
3166 * invalidate_domains gets CPU
3167 * wait_rendering (obj) to make sure all drawing is complete.
3168 * This will include an MI_FLUSH to get the data from GPU
3169 * to memory
3170 * clflush (obj) to invalidate the CPU cache
3171 * Another MI_FLUSH in i915_gem_flush (eliminate this somehow?)
3172 * 5. Read/written by CPU
3173 * cache lines are loaded and dirtied
3174 * 6. Read written by GPU
3175 * Same as last GPU access
3176 *
3177 * Case 3: The constant buffer
3178 *
3179 * 1. Allocated
3180 * 2. Written by CPU
3181 * 3. Read by GPU
3182 * 4. Updated (written) by CPU again
3183 * 5. Read by GPU
3184 *
3185 * 1. Allocated
3186 * (CPU, CPU)
3187 * 2. Written by CPU
3188 * (CPU, CPU)
3189 * 3. Read by GPU
3190 * (CPU+RENDER, 0)
3191 * flush_domains = CPU
3192 * invalidate_domains = RENDER
3193 * clflush (obj)
3194 * MI_FLUSH
3195 * drm_agp_chipset_flush
3196 * 4. Updated (written) by CPU again
3197 * (CPU, CPU)
3198 * flush_domains = 0 (no previous write domain)
3199 * invalidate_domains = 0 (no new read domains)
3200 * 5. Read by GPU
3201 * (CPU+RENDER, 0)
3202 * flush_domains = CPU
3203 * invalidate_domains = RENDER
3204 * clflush (obj)
3205 * MI_FLUSH
3206 * drm_agp_chipset_flush
3207 */
Keith Packardc0d90822008-11-20 23:11:08 -08003208static void
Chris Wilsonb6651452010-10-23 10:15:06 +01003209i915_gem_object_set_to_gpu_domain(struct drm_gem_object *obj,
3210 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07003211{
3212 struct drm_device *dev = obj->dev;
Chris Wilson92204342010-09-18 11:02:01 +01003213 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01003214 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003215 uint32_t invalidate_domains = 0;
3216 uint32_t flush_domains = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07003217
Eric Anholt673a3942008-07-30 12:06:12 -07003218 /*
3219 * If the object isn't moving to a new write domain,
3220 * let the object stay in multiple read domains
3221 */
Eric Anholt8b0e3782009-02-19 14:40:50 -08003222 if (obj->pending_write_domain == 0)
3223 obj->pending_read_domains |= obj->read_domains;
Eric Anholt673a3942008-07-30 12:06:12 -07003224
3225 /*
3226 * Flush the current write domain if
3227 * the new read domains don't match. Invalidate
3228 * any read domains which differ from the old
3229 * write domain
3230 */
Eric Anholt8b0e3782009-02-19 14:40:50 -08003231 if (obj->write_domain &&
3232 obj->write_domain != obj->pending_read_domains) {
Eric Anholt673a3942008-07-30 12:06:12 -07003233 flush_domains |= obj->write_domain;
Eric Anholt8b0e3782009-02-19 14:40:50 -08003234 invalidate_domains |=
3235 obj->pending_read_domains & ~obj->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07003236 }
3237 /*
3238 * Invalidate any read caches which may have
3239 * stale data. That is, any new read domains.
3240 */
Eric Anholt8b0e3782009-02-19 14:40:50 -08003241 invalidate_domains |= obj->pending_read_domains & ~obj->read_domains;
Chris Wilson3d2a8122010-09-29 11:39:53 +01003242 if ((flush_domains | invalidate_domains) & I915_GEM_DOMAIN_CPU)
Eric Anholt673a3942008-07-30 12:06:12 -07003243 i915_gem_clflush_object(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003244
Eric Anholtefbeed92009-02-19 14:54:51 -08003245 /* The actual obj->write_domain will be updated with
3246 * pending_write_domain after we emit the accumulated flush for all
3247 * of our domain changes in execbuffers (which clears objects'
3248 * write_domains). So if we have a current write domain that we
3249 * aren't changing, set pending_write_domain to that.
3250 */
3251 if (flush_domains == 0 && obj->pending_write_domain == 0)
3252 obj->pending_write_domain = obj->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07003253
3254 dev->invalidate_domains |= invalidate_domains;
3255 dev->flush_domains |= flush_domains;
Chris Wilsonb6651452010-10-23 10:15:06 +01003256 if (flush_domains & I915_GEM_GPU_DOMAINS)
Chris Wilson92204342010-09-18 11:02:01 +01003257 dev_priv->mm.flush_rings |= obj_priv->ring->id;
Chris Wilsonb6651452010-10-23 10:15:06 +01003258 if (invalidate_domains & I915_GEM_GPU_DOMAINS)
3259 dev_priv->mm.flush_rings |= ring->id;
Eric Anholt673a3942008-07-30 12:06:12 -07003260}
3261
3262/**
Eric Anholte47c68e2008-11-14 13:35:19 -08003263 * Moves the object from a partially CPU read to a full one.
Eric Anholt673a3942008-07-30 12:06:12 -07003264 *
Eric Anholte47c68e2008-11-14 13:35:19 -08003265 * Note that this only resolves i915_gem_object_set_cpu_read_domain_range(),
3266 * and doesn't handle transitioning from !(read_domains & I915_GEM_DOMAIN_CPU).
3267 */
3268static void
3269i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj)
3270{
Daniel Vetter23010e42010-03-08 13:35:02 +01003271 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003272
3273 if (!obj_priv->page_cpu_valid)
3274 return;
3275
3276 /* If we're partially in the CPU read domain, finish moving it in.
3277 */
3278 if (obj->read_domains & I915_GEM_DOMAIN_CPU) {
3279 int i;
3280
3281 for (i = 0; i <= (obj->size - 1) / PAGE_SIZE; i++) {
3282 if (obj_priv->page_cpu_valid[i])
3283 continue;
Eric Anholt856fa192009-03-19 14:10:50 -07003284 drm_clflush_pages(obj_priv->pages + i, 1);
Eric Anholte47c68e2008-11-14 13:35:19 -08003285 }
Eric Anholte47c68e2008-11-14 13:35:19 -08003286 }
3287
3288 /* Free the page_cpu_valid mappings which are now stale, whether
3289 * or not we've got I915_GEM_DOMAIN_CPU.
3290 */
Eric Anholt9a298b22009-03-24 12:23:04 -07003291 kfree(obj_priv->page_cpu_valid);
Eric Anholte47c68e2008-11-14 13:35:19 -08003292 obj_priv->page_cpu_valid = NULL;
3293}
3294
3295/**
3296 * Set the CPU read domain on a range of the object.
3297 *
3298 * The object ends up with I915_GEM_DOMAIN_CPU in its read flags although it's
3299 * not entirely valid. The page_cpu_valid member of the object flags which
3300 * pages have been flushed, and will be respected by
3301 * i915_gem_object_set_to_cpu_domain() if it's called on to get a valid mapping
3302 * of the whole object.
3303 *
3304 * This function returns when the move is complete, including waiting on
3305 * flushes to occur.
Eric Anholt673a3942008-07-30 12:06:12 -07003306 */
3307static int
Eric Anholte47c68e2008-11-14 13:35:19 -08003308i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
3309 uint64_t offset, uint64_t size)
Eric Anholt673a3942008-07-30 12:06:12 -07003310{
Daniel Vetter23010e42010-03-08 13:35:02 +01003311 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003312 uint32_t old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003313 int i, ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003314
Eric Anholte47c68e2008-11-14 13:35:19 -08003315 if (offset == 0 && size == obj->size)
3316 return i915_gem_object_set_to_cpu_domain(obj, 0);
3317
Daniel Vetterba3d8d72010-02-11 22:37:04 +01003318 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003319 if (ret != 0)
3320 return ret;
3321 i915_gem_object_flush_gtt_write_domain(obj);
3322
3323 /* If we're already fully in the CPU read domain, we're done. */
3324 if (obj_priv->page_cpu_valid == NULL &&
3325 (obj->read_domains & I915_GEM_DOMAIN_CPU) != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07003326 return 0;
3327
Eric Anholte47c68e2008-11-14 13:35:19 -08003328 /* Otherwise, create/clear the per-page CPU read domain flag if we're
3329 * newly adding I915_GEM_DOMAIN_CPU
3330 */
Eric Anholt673a3942008-07-30 12:06:12 -07003331 if (obj_priv->page_cpu_valid == NULL) {
Eric Anholt9a298b22009-03-24 12:23:04 -07003332 obj_priv->page_cpu_valid = kzalloc(obj->size / PAGE_SIZE,
3333 GFP_KERNEL);
Eric Anholte47c68e2008-11-14 13:35:19 -08003334 if (obj_priv->page_cpu_valid == NULL)
3335 return -ENOMEM;
3336 } else if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0)
3337 memset(obj_priv->page_cpu_valid, 0, obj->size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07003338
3339 /* Flush the cache on any pages that are still invalid from the CPU's
3340 * perspective.
3341 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003342 for (i = offset / PAGE_SIZE; i <= (offset + size - 1) / PAGE_SIZE;
3343 i++) {
Eric Anholt673a3942008-07-30 12:06:12 -07003344 if (obj_priv->page_cpu_valid[i])
3345 continue;
3346
Eric Anholt856fa192009-03-19 14:10:50 -07003347 drm_clflush_pages(obj_priv->pages + i, 1);
Eric Anholt673a3942008-07-30 12:06:12 -07003348
3349 obj_priv->page_cpu_valid[i] = 1;
3350 }
3351
Eric Anholte47c68e2008-11-14 13:35:19 -08003352 /* It should now be out of any other write domains, and we can update
3353 * the domain values for our changes.
3354 */
3355 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3356
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003357 old_read_domains = obj->read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003358 obj->read_domains |= I915_GEM_DOMAIN_CPU;
3359
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003360 trace_i915_gem_object_change_domain(obj,
3361 old_read_domains,
3362 obj->write_domain);
3363
Eric Anholt673a3942008-07-30 12:06:12 -07003364 return 0;
3365}
3366
3367/**
Eric Anholt673a3942008-07-30 12:06:12 -07003368 * Pin an object to the GTT and evaluate the relocations landing in it.
3369 */
3370static int
Chris Wilson9af90d12010-10-17 10:01:56 +01003371i915_gem_execbuffer_relocate(struct drm_i915_gem_object *obj,
3372 struct drm_file *file_priv,
3373 struct drm_i915_gem_exec_object2 *entry)
Eric Anholt673a3942008-07-30 12:06:12 -07003374{
Chris Wilson9af90d12010-10-17 10:01:56 +01003375 struct drm_device *dev = obj->base.dev;
Keith Packard0839ccb2008-10-30 19:38:48 -07003376 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson2549d6c2010-10-14 12:10:41 +01003377 struct drm_i915_gem_relocation_entry __user *user_relocs;
Chris Wilson9af90d12010-10-17 10:01:56 +01003378 struct drm_gem_object *target_obj = NULL;
3379 uint32_t target_handle = 0;
3380 int i, ret = 0;
Jesse Barnes76446ca2009-12-17 22:05:42 -05003381
Chris Wilson2549d6c2010-10-14 12:10:41 +01003382 user_relocs = (void __user *)(uintptr_t)entry->relocs_ptr;
Eric Anholt673a3942008-07-30 12:06:12 -07003383 for (i = 0; i < entry->relocation_count; i++) {
Chris Wilson2549d6c2010-10-14 12:10:41 +01003384 struct drm_i915_gem_relocation_entry reloc;
Chris Wilson9af90d12010-10-17 10:01:56 +01003385 uint32_t target_offset;
Eric Anholt673a3942008-07-30 12:06:12 -07003386
Chris Wilson9af90d12010-10-17 10:01:56 +01003387 if (__copy_from_user_inatomic(&reloc,
3388 user_relocs+i,
3389 sizeof(reloc))) {
3390 ret = -EFAULT;
3391 break;
Eric Anholt673a3942008-07-30 12:06:12 -07003392 }
Chris Wilson2549d6c2010-10-14 12:10:41 +01003393
Chris Wilson9af90d12010-10-17 10:01:56 +01003394 if (reloc.target_handle != target_handle) {
3395 drm_gem_object_unreference(target_obj);
3396
3397 target_obj = drm_gem_object_lookup(dev, file_priv,
3398 reloc.target_handle);
3399 if (target_obj == NULL) {
3400 ret = -ENOENT;
3401 break;
3402 }
3403
3404 target_handle = reloc.target_handle;
Eric Anholt673a3942008-07-30 12:06:12 -07003405 }
Chris Wilson9af90d12010-10-17 10:01:56 +01003406 target_offset = to_intel_bo(target_obj)->gtt_offset;
Eric Anholt673a3942008-07-30 12:06:12 -07003407
Chris Wilson8542a0b2009-09-09 21:15:15 +01003408#if WATCH_RELOC
3409 DRM_INFO("%s: obj %p offset %08x target %d "
3410 "read %08x write %08x gtt %08x "
3411 "presumed %08x delta %08x\n",
3412 __func__,
3413 obj,
Chris Wilson2549d6c2010-10-14 12:10:41 +01003414 (int) reloc.offset,
3415 (int) reloc.target_handle,
3416 (int) reloc.read_domains,
3417 (int) reloc.write_domain,
Chris Wilson9af90d12010-10-17 10:01:56 +01003418 (int) target_offset,
Chris Wilson2549d6c2010-10-14 12:10:41 +01003419 (int) reloc.presumed_offset,
3420 reloc.delta);
Chris Wilson8542a0b2009-09-09 21:15:15 +01003421#endif
3422
Eric Anholt673a3942008-07-30 12:06:12 -07003423 /* The target buffer should have appeared before us in the
3424 * exec_object list, so it should have a GTT space bound by now.
3425 */
Chris Wilson9af90d12010-10-17 10:01:56 +01003426 if (target_offset == 0) {
Eric Anholt673a3942008-07-30 12:06:12 -07003427 DRM_ERROR("No GTT space found for object %d\n",
Chris Wilson2549d6c2010-10-14 12:10:41 +01003428 reloc.target_handle);
Chris Wilson9af90d12010-10-17 10:01:56 +01003429 ret = -EINVAL;
3430 break;
Eric Anholt673a3942008-07-30 12:06:12 -07003431 }
3432
Chris Wilson8542a0b2009-09-09 21:15:15 +01003433 /* Validate that the target is in a valid r/w GPU domain */
Chris Wilson2549d6c2010-10-14 12:10:41 +01003434 if (reloc.write_domain & (reloc.write_domain - 1)) {
Daniel Vetter16edd552010-02-19 11:52:02 +01003435 DRM_ERROR("reloc with multiple write domains: "
3436 "obj %p target %d offset %d "
3437 "read %08x write %08x",
Chris Wilson2549d6c2010-10-14 12:10:41 +01003438 obj, reloc.target_handle,
3439 (int) reloc.offset,
3440 reloc.read_domains,
3441 reloc.write_domain);
Chris Wilson9af90d12010-10-17 10:01:56 +01003442 ret = -EINVAL;
3443 break;
Daniel Vetter16edd552010-02-19 11:52:02 +01003444 }
Chris Wilson2549d6c2010-10-14 12:10:41 +01003445 if (reloc.write_domain & I915_GEM_DOMAIN_CPU ||
3446 reloc.read_domains & I915_GEM_DOMAIN_CPU) {
Chris Wilson8542a0b2009-09-09 21:15:15 +01003447 DRM_ERROR("reloc with read/write CPU domains: "
3448 "obj %p target %d offset %d "
3449 "read %08x write %08x",
Chris Wilson2549d6c2010-10-14 12:10:41 +01003450 obj, reloc.target_handle,
3451 (int) reloc.offset,
3452 reloc.read_domains,
3453 reloc.write_domain);
Chris Wilson9af90d12010-10-17 10:01:56 +01003454 ret = -EINVAL;
3455 break;
Chris Wilson8542a0b2009-09-09 21:15:15 +01003456 }
Chris Wilson2549d6c2010-10-14 12:10:41 +01003457 if (reloc.write_domain && target_obj->pending_write_domain &&
3458 reloc.write_domain != target_obj->pending_write_domain) {
Chris Wilson8542a0b2009-09-09 21:15:15 +01003459 DRM_ERROR("Write domain conflict: "
3460 "obj %p target %d offset %d "
3461 "new %08x old %08x\n",
Chris Wilson2549d6c2010-10-14 12:10:41 +01003462 obj, reloc.target_handle,
3463 (int) reloc.offset,
3464 reloc.write_domain,
Chris Wilson8542a0b2009-09-09 21:15:15 +01003465 target_obj->pending_write_domain);
Chris Wilson9af90d12010-10-17 10:01:56 +01003466 ret = -EINVAL;
3467 break;
Chris Wilson8542a0b2009-09-09 21:15:15 +01003468 }
3469
Chris Wilson2549d6c2010-10-14 12:10:41 +01003470 target_obj->pending_read_domains |= reloc.read_domains;
Chris Wilson878a3c32010-10-22 10:48:12 +01003471 target_obj->pending_write_domain |= reloc.write_domain;
Chris Wilson8542a0b2009-09-09 21:15:15 +01003472
3473 /* If the relocation already has the right value in it, no
3474 * more work needs to be done.
3475 */
Chris Wilson9af90d12010-10-17 10:01:56 +01003476 if (target_offset == reloc.presumed_offset)
Chris Wilson8542a0b2009-09-09 21:15:15 +01003477 continue;
Chris Wilson8542a0b2009-09-09 21:15:15 +01003478
3479 /* Check that the relocation address is valid... */
Chris Wilson9af90d12010-10-17 10:01:56 +01003480 if (reloc.offset > obj->base.size - 4) {
Eric Anholt673a3942008-07-30 12:06:12 -07003481 DRM_ERROR("Relocation beyond object bounds: "
3482 "obj %p target %d offset %d size %d.\n",
Chris Wilson2549d6c2010-10-14 12:10:41 +01003483 obj, reloc.target_handle,
Chris Wilson9af90d12010-10-17 10:01:56 +01003484 (int) reloc.offset, (int) obj->base.size);
3485 ret = -EINVAL;
3486 break;
Eric Anholt673a3942008-07-30 12:06:12 -07003487 }
Chris Wilson2549d6c2010-10-14 12:10:41 +01003488 if (reloc.offset & 3) {
Eric Anholt673a3942008-07-30 12:06:12 -07003489 DRM_ERROR("Relocation not 4-byte aligned: "
3490 "obj %p target %d offset %d.\n",
Chris Wilson2549d6c2010-10-14 12:10:41 +01003491 obj, reloc.target_handle,
3492 (int) reloc.offset);
Chris Wilson9af90d12010-10-17 10:01:56 +01003493 ret = -EINVAL;
3494 break;
Eric Anholt673a3942008-07-30 12:06:12 -07003495 }
3496
Chris Wilson8542a0b2009-09-09 21:15:15 +01003497 /* and points to somewhere within the target object. */
Chris Wilson2549d6c2010-10-14 12:10:41 +01003498 if (reloc.delta >= target_obj->size) {
Chris Wilsoncd0b9fb2009-09-15 23:23:18 +01003499 DRM_ERROR("Relocation beyond target object bounds: "
3500 "obj %p target %d delta %d size %d.\n",
Chris Wilson2549d6c2010-10-14 12:10:41 +01003501 obj, reloc.target_handle,
3502 (int) reloc.delta, (int) target_obj->size);
Chris Wilson9af90d12010-10-17 10:01:56 +01003503 ret = -EINVAL;
3504 break;
Eric Anholte47c68e2008-11-14 13:35:19 -08003505 }
3506
Chris Wilson9af90d12010-10-17 10:01:56 +01003507 reloc.delta += target_offset;
3508 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU) {
Chris Wilsonf0c43d92010-10-14 12:44:48 +01003509 uint32_t page_offset = reloc.offset & ~PAGE_MASK;
3510 char *vaddr;
3511
Linus Torvaldsc48c43e2010-10-26 18:57:59 -07003512 vaddr = kmap_atomic(obj->pages[reloc.offset >> PAGE_SHIFT]);
Chris Wilsonf0c43d92010-10-14 12:44:48 +01003513 *(uint32_t *)(vaddr + page_offset) = reloc.delta;
Linus Torvaldsc48c43e2010-10-26 18:57:59 -07003514 kunmap_atomic(vaddr);
Chris Wilsonf0c43d92010-10-14 12:44:48 +01003515 } else {
3516 uint32_t __iomem *reloc_entry;
3517 void __iomem *reloc_page;
Chris Wilsonf0c43d92010-10-14 12:44:48 +01003518
Chris Wilson9af90d12010-10-17 10:01:56 +01003519 ret = i915_gem_object_set_to_gtt_domain(&obj->base, 1);
3520 if (ret)
3521 break;
Chris Wilsonf0c43d92010-10-14 12:44:48 +01003522
3523 /* Map the page containing the relocation we're going to perform. */
Chris Wilson9af90d12010-10-17 10:01:56 +01003524 reloc.offset += obj->gtt_offset;
Chris Wilsonf0c43d92010-10-14 12:44:48 +01003525 reloc_page = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
Linus Torvaldsc48c43e2010-10-26 18:57:59 -07003526 reloc.offset & PAGE_MASK);
Chris Wilsonf0c43d92010-10-14 12:44:48 +01003527 reloc_entry = (uint32_t __iomem *)
3528 (reloc_page + (reloc.offset & ~PAGE_MASK));
3529 iowrite32(reloc.delta, reloc_entry);
Linus Torvaldsc48c43e2010-10-26 18:57:59 -07003530 io_mapping_unmap_atomic(reloc_page);
Eric Anholt673a3942008-07-30 12:06:12 -07003531 }
3532
Chris Wilsonb5dc6082010-10-20 20:59:57 +01003533 /* and update the user's relocation entry */
3534 reloc.presumed_offset = target_offset;
3535 if (__copy_to_user_inatomic(&user_relocs[i].presumed_offset,
3536 &reloc.presumed_offset,
3537 sizeof(reloc.presumed_offset))) {
3538 ret = -EFAULT;
3539 break;
3540 }
Eric Anholt673a3942008-07-30 12:06:12 -07003541 }
3542
Chris Wilson9af90d12010-10-17 10:01:56 +01003543 drm_gem_object_unreference(target_obj);
3544 return ret;
3545}
3546
3547static int
3548i915_gem_execbuffer_pin(struct drm_device *dev,
3549 struct drm_file *file,
3550 struct drm_gem_object **object_list,
3551 struct drm_i915_gem_exec_object2 *exec_list,
3552 int count)
3553{
3554 struct drm_i915_private *dev_priv = dev->dev_private;
3555 int ret, i, retry;
3556
3557 /* attempt to pin all of the buffers into the GTT */
3558 for (retry = 0; retry < 2; retry++) {
3559 ret = 0;
3560 for (i = 0; i < count; i++) {
3561 struct drm_i915_gem_exec_object2 *entry = &exec_list[i];
Daniel Vetter16e809a2010-09-16 19:37:04 +02003562 struct drm_i915_gem_object *obj = to_intel_bo(object_list[i]);
Chris Wilson9af90d12010-10-17 10:01:56 +01003563 bool need_fence =
3564 entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
3565 obj->tiling_mode != I915_TILING_NONE;
3566
Daniel Vetter16e809a2010-09-16 19:37:04 +02003567 /* g33/pnv can't fence buffers in the unmappable part */
3568 bool need_mappable =
3569 entry->relocation_count ? true : need_fence;
3570
Chris Wilson9af90d12010-10-17 10:01:56 +01003571 /* Check fence reg constraints and rebind if necessary */
3572 if (need_fence &&
3573 !i915_gem_object_fence_offset_ok(&obj->base,
3574 obj->tiling_mode)) {
3575 ret = i915_gem_object_unbind(&obj->base);
3576 if (ret)
3577 break;
3578 }
3579
Daniel Vetter920afa72010-09-16 17:54:23 +02003580 ret = i915_gem_object_pin(&obj->base,
Daniel Vetter16e809a2010-09-16 19:37:04 +02003581 entry->alignment,
3582 need_mappable);
Chris Wilson9af90d12010-10-17 10:01:56 +01003583 if (ret)
3584 break;
3585
3586 /*
3587 * Pre-965 chips need a fence register set up in order
3588 * to properly handle blits to/from tiled surfaces.
3589 */
3590 if (need_fence) {
3591 ret = i915_gem_object_get_fence_reg(&obj->base, true);
3592 if (ret) {
3593 i915_gem_object_unpin(&obj->base);
3594 break;
3595 }
3596
3597 dev_priv->fence_regs[obj->fence_reg].gpu = true;
3598 }
3599
3600 entry->offset = obj->gtt_offset;
3601 }
3602
3603 while (i--)
3604 i915_gem_object_unpin(object_list[i]);
3605
3606 if (ret == 0)
3607 break;
3608
3609 if (ret != -ENOSPC || retry)
3610 return ret;
3611
3612 ret = i915_gem_evict_everything(dev);
3613 if (ret)
3614 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003615 }
3616
Eric Anholt673a3942008-07-30 12:06:12 -07003617 return 0;
3618}
3619
Eric Anholt673a3942008-07-30 12:06:12 -07003620/* Throttle our rendering by waiting until the ring has completed our requests
3621 * emitted over 20 msec ago.
3622 *
Eric Anholtb9624422009-06-03 07:27:35 +00003623 * Note that if we were to use the current jiffies each time around the loop,
3624 * we wouldn't escape the function with any frames outstanding if the time to
3625 * render a frame was over 20ms.
3626 *
Eric Anholt673a3942008-07-30 12:06:12 -07003627 * This should get us reasonable parallelism between CPU and GPU but also
3628 * relatively low latency when blocking on a particular request to finish.
3629 */
3630static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003631i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003632{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003633 struct drm_i915_private *dev_priv = dev->dev_private;
3634 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003635 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003636 struct drm_i915_gem_request *request;
3637 struct intel_ring_buffer *ring = NULL;
3638 u32 seqno = 0;
3639 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003640
Chris Wilson1c255952010-09-26 11:03:27 +01003641 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003642 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003643 if (time_after_eq(request->emitted_jiffies, recent_enough))
3644 break;
3645
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003646 ring = request->ring;
3647 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003648 }
Chris Wilson1c255952010-09-26 11:03:27 +01003649 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003650
3651 if (seqno == 0)
3652 return 0;
3653
3654 ret = 0;
Chris Wilson78501ea2010-10-27 12:18:21 +01003655 if (!i915_seqno_passed(ring->get_seqno(ring), seqno)) {
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003656 /* And wait for the seqno passing without holding any locks and
3657 * causing extra latency for others. This is safe as the irq
3658 * generation is designed to be run atomically and so is
3659 * lockless.
3660 */
Chris Wilson78501ea2010-10-27 12:18:21 +01003661 ring->user_irq_get(ring);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003662 ret = wait_event_interruptible(ring->irq_queue,
Chris Wilson78501ea2010-10-27 12:18:21 +01003663 i915_seqno_passed(ring->get_seqno(ring), seqno)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003664 || atomic_read(&dev_priv->mm.wedged));
Chris Wilson78501ea2010-10-27 12:18:21 +01003665 ring->user_irq_put(ring);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003666
3667 if (ret == 0 && atomic_read(&dev_priv->mm.wedged))
3668 ret = -EIO;
3669 }
3670
3671 if (ret == 0)
3672 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003673
Eric Anholt673a3942008-07-30 12:06:12 -07003674 return ret;
3675}
3676
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003677static int
Chris Wilson2549d6c2010-10-14 12:10:41 +01003678i915_gem_check_execbuffer(struct drm_i915_gem_execbuffer2 *exec,
3679 uint64_t exec_offset)
Chris Wilson83d60792009-06-06 09:45:57 +01003680{
3681 uint32_t exec_start, exec_len;
3682
3683 exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
3684 exec_len = (uint32_t) exec->batch_len;
3685
3686 if ((exec_start | exec_len) & 0x7)
3687 return -EINVAL;
3688
3689 if (!exec_start)
3690 return -EINVAL;
3691
3692 return 0;
3693}
3694
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003695static int
Chris Wilson2549d6c2010-10-14 12:10:41 +01003696validate_exec_list(struct drm_i915_gem_exec_object2 *exec,
3697 int count)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003698{
Chris Wilson2549d6c2010-10-14 12:10:41 +01003699 int i;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003700
Chris Wilson2549d6c2010-10-14 12:10:41 +01003701 for (i = 0; i < count; i++) {
3702 char __user *ptr = (char __user *)(uintptr_t)exec[i].relocs_ptr;
3703 size_t length = exec[i].relocation_count * sizeof(struct drm_i915_gem_relocation_entry);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003704
Chris Wilson2549d6c2010-10-14 12:10:41 +01003705 if (!access_ok(VERIFY_READ, ptr, length))
3706 return -EFAULT;
3707
Chris Wilsonb5dc6082010-10-20 20:59:57 +01003708 /* we may also need to update the presumed offsets */
3709 if (!access_ok(VERIFY_WRITE, ptr, length))
3710 return -EFAULT;
3711
Chris Wilson2549d6c2010-10-14 12:10:41 +01003712 if (fault_in_pages_readable(ptr, length))
3713 return -EFAULT;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003714 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003715
Chris Wilson2549d6c2010-10-14 12:10:41 +01003716 return 0;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003717}
3718
Chris Wilson2549d6c2010-10-14 12:10:41 +01003719static int
Jesse Barnes76446ca2009-12-17 22:05:42 -05003720i915_gem_do_execbuffer(struct drm_device *dev, void *data,
Chris Wilson9af90d12010-10-17 10:01:56 +01003721 struct drm_file *file,
Jesse Barnes76446ca2009-12-17 22:05:42 -05003722 struct drm_i915_gem_execbuffer2 *args,
3723 struct drm_i915_gem_exec_object2 *exec_list)
Eric Anholt673a3942008-07-30 12:06:12 -07003724{
3725 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07003726 struct drm_gem_object **object_list = NULL;
3727 struct drm_gem_object *batch_obj;
Eric Anholt201361a2009-03-11 12:30:04 -07003728 struct drm_clip_rect *cliprects = NULL;
Chris Wilson8dc5d142010-08-12 12:36:12 +01003729 struct drm_i915_gem_request *request = NULL;
Chris Wilson9af90d12010-10-17 10:01:56 +01003730 int ret, i, flips;
Eric Anholt673a3942008-07-30 12:06:12 -07003731 uint64_t exec_offset;
Eric Anholt673a3942008-07-30 12:06:12 -07003732
Zou Nan hai852835f2010-05-21 09:08:56 +08003733 struct intel_ring_buffer *ring = NULL;
3734
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003735 ret = i915_gem_check_is_wedged(dev);
3736 if (ret)
3737 return ret;
3738
Chris Wilson2549d6c2010-10-14 12:10:41 +01003739 ret = validate_exec_list(exec_list, args->buffer_count);
3740 if (ret)
3741 return ret;
3742
Eric Anholt673a3942008-07-30 12:06:12 -07003743#if WATCH_EXEC
3744 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
3745 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
3746#endif
Chris Wilson549f7362010-10-19 11:19:32 +01003747 switch (args->flags & I915_EXEC_RING_MASK) {
3748 case I915_EXEC_DEFAULT:
3749 case I915_EXEC_RENDER:
3750 ring = &dev_priv->render_ring;
3751 break;
3752 case I915_EXEC_BSD:
Zou Nan haid1b851f2010-05-21 09:08:57 +08003753 if (!HAS_BSD(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01003754 DRM_ERROR("execbuf with invalid ring (BSD)\n");
Zou Nan haid1b851f2010-05-21 09:08:57 +08003755 return -EINVAL;
3756 }
3757 ring = &dev_priv->bsd_ring;
Chris Wilson549f7362010-10-19 11:19:32 +01003758 break;
3759 case I915_EXEC_BLT:
3760 if (!HAS_BLT(dev)) {
3761 DRM_ERROR("execbuf with invalid ring (BLT)\n");
3762 return -EINVAL;
3763 }
3764 ring = &dev_priv->blt_ring;
3765 break;
3766 default:
3767 DRM_ERROR("execbuf with unknown ring: %d\n",
3768 (int)(args->flags & I915_EXEC_RING_MASK));
3769 return -EINVAL;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003770 }
3771
Eric Anholt4f481ed2008-09-10 14:22:49 -07003772 if (args->buffer_count < 1) {
3773 DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
3774 return -EINVAL;
3775 }
Eric Anholtc8e0f932009-11-22 03:49:37 +01003776 object_list = drm_malloc_ab(sizeof(*object_list), args->buffer_count);
Jesse Barnes76446ca2009-12-17 22:05:42 -05003777 if (object_list == NULL) {
3778 DRM_ERROR("Failed to allocate object list for %d buffers\n",
Eric Anholt673a3942008-07-30 12:06:12 -07003779 args->buffer_count);
3780 ret = -ENOMEM;
3781 goto pre_mutex_err;
3782 }
Eric Anholt673a3942008-07-30 12:06:12 -07003783
Eric Anholt201361a2009-03-11 12:30:04 -07003784 if (args->num_cliprects != 0) {
Eric Anholt9a298b22009-03-24 12:23:04 -07003785 cliprects = kcalloc(args->num_cliprects, sizeof(*cliprects),
3786 GFP_KERNEL);
Owain Ainswortha40e8d32010-02-09 14:25:55 +00003787 if (cliprects == NULL) {
3788 ret = -ENOMEM;
Eric Anholt201361a2009-03-11 12:30:04 -07003789 goto pre_mutex_err;
Owain Ainswortha40e8d32010-02-09 14:25:55 +00003790 }
Eric Anholt201361a2009-03-11 12:30:04 -07003791
3792 ret = copy_from_user(cliprects,
3793 (struct drm_clip_rect __user *)
3794 (uintptr_t) args->cliprects_ptr,
3795 sizeof(*cliprects) * args->num_cliprects);
3796 if (ret != 0) {
3797 DRM_ERROR("copy %d cliprects failed: %d\n",
3798 args->num_cliprects, ret);
Dan Carpenterc877cdc2010-06-23 19:03:01 +02003799 ret = -EFAULT;
Eric Anholt201361a2009-03-11 12:30:04 -07003800 goto pre_mutex_err;
3801 }
3802 }
3803
Chris Wilson8dc5d142010-08-12 12:36:12 +01003804 request = kzalloc(sizeof(*request), GFP_KERNEL);
3805 if (request == NULL) {
3806 ret = -ENOMEM;
Chris Wilsona198bc82009-02-06 16:55:20 +00003807 goto pre_mutex_err;
Eric Anholt673a3942008-07-30 12:06:12 -07003808 }
3809
Chris Wilson76c1dec2010-09-25 11:22:51 +01003810 ret = i915_mutex_lock_interruptible(dev);
3811 if (ret)
3812 goto pre_mutex_err;
Eric Anholt673a3942008-07-30 12:06:12 -07003813
Eric Anholt673a3942008-07-30 12:06:12 -07003814 if (dev_priv->mm.suspended) {
Eric Anholt673a3942008-07-30 12:06:12 -07003815 mutex_unlock(&dev->struct_mutex);
Chris Wilsona198bc82009-02-06 16:55:20 +00003816 ret = -EBUSY;
3817 goto pre_mutex_err;
Eric Anholt673a3942008-07-30 12:06:12 -07003818 }
3819
Keith Packardac94a962008-11-20 23:30:27 -08003820 /* Look up object handles */
Eric Anholt673a3942008-07-30 12:06:12 -07003821 for (i = 0; i < args->buffer_count; i++) {
Chris Wilson7e318e12010-10-27 13:43:39 +01003822 struct drm_i915_gem_object *obj_priv;
3823
Chris Wilson9af90d12010-10-17 10:01:56 +01003824 object_list[i] = drm_gem_object_lookup(dev, file,
Eric Anholt673a3942008-07-30 12:06:12 -07003825 exec_list[i].handle);
3826 if (object_list[i] == NULL) {
3827 DRM_ERROR("Invalid object handle %d at index %d\n",
3828 exec_list[i].handle, i);
Chris Wilson0ce907f2010-01-23 20:26:35 +00003829 /* prevent error path from reading uninitialized data */
3830 args->buffer_count = i + 1;
Chris Wilsonbf79cb92010-08-04 14:19:46 +01003831 ret = -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07003832 goto err;
3833 }
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003834
Daniel Vetter23010e42010-03-08 13:35:02 +01003835 obj_priv = to_intel_bo(object_list[i]);
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003836 if (obj_priv->in_execbuffer) {
3837 DRM_ERROR("Object %p appears more than once in object list\n",
3838 object_list[i]);
Chris Wilson0ce907f2010-01-23 20:26:35 +00003839 /* prevent error path from reading uninitialized data */
3840 args->buffer_count = i + 1;
Chris Wilsonbf79cb92010-08-04 14:19:46 +01003841 ret = -EINVAL;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003842 goto err;
3843 }
3844 obj_priv->in_execbuffer = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003845 }
3846
Chris Wilson9af90d12010-10-17 10:01:56 +01003847 /* Move the objects en-masse into the GTT, evicting if necessary. */
3848 ret = i915_gem_execbuffer_pin(dev, file,
3849 object_list, exec_list,
3850 args->buffer_count);
3851 if (ret)
3852 goto err;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003853
Chris Wilson9af90d12010-10-17 10:01:56 +01003854 /* The objects are in their final locations, apply the relocations. */
3855 for (i = 0; i < args->buffer_count; i++) {
3856 struct drm_i915_gem_object *obj = to_intel_bo(object_list[i]);
3857 obj->base.pending_read_domains = 0;
3858 obj->base.pending_write_domain = 0;
3859 ret = i915_gem_execbuffer_relocate(obj, file, &exec_list[i]);
Eric Anholt673a3942008-07-30 12:06:12 -07003860 if (ret)
3861 goto err;
3862 }
3863
Eric Anholt673a3942008-07-30 12:06:12 -07003864 /* Set the pending read domains for the batch buffer to COMMAND */
3865 batch_obj = object_list[args->buffer_count-1];
Chris Wilson5f26a2c2009-06-06 09:45:58 +01003866 if (batch_obj->pending_write_domain) {
3867 DRM_ERROR("Attempting to use self-modifying batch buffer\n");
3868 ret = -EINVAL;
3869 goto err;
3870 }
3871 batch_obj->pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
Eric Anholt673a3942008-07-30 12:06:12 -07003872
Chris Wilson9af90d12010-10-17 10:01:56 +01003873 /* Sanity check the batch buffer */
3874 exec_offset = to_intel_bo(batch_obj)->gtt_offset;
3875 ret = i915_gem_check_execbuffer(args, exec_offset);
Chris Wilson83d60792009-06-06 09:45:57 +01003876 if (ret != 0) {
3877 DRM_ERROR("execbuf with invalid offset/length\n");
3878 goto err;
3879 }
3880
Keith Packard646f0f62008-11-20 23:23:03 -08003881 /* Zero the global flush/invalidate flags. These
3882 * will be modified as new domains are computed
3883 * for each object
3884 */
3885 dev->invalidate_domains = 0;
3886 dev->flush_domains = 0;
Chris Wilson92204342010-09-18 11:02:01 +01003887 dev_priv->mm.flush_rings = 0;
Chris Wilson7e318e12010-10-27 13:43:39 +01003888 for (i = 0; i < args->buffer_count; i++)
3889 i915_gem_object_set_to_gpu_domain(object_list[i], ring);
Eric Anholt673a3942008-07-30 12:06:12 -07003890
Keith Packard646f0f62008-11-20 23:23:03 -08003891 if (dev->invalidate_domains | dev->flush_domains) {
3892#if WATCH_EXEC
3893 DRM_INFO("%s: invalidate_domains %08x flush_domains %08x\n",
3894 __func__,
3895 dev->invalidate_domains,
3896 dev->flush_domains);
3897#endif
Chris Wilson9af90d12010-10-17 10:01:56 +01003898 i915_gem_flush(dev, file,
Keith Packard646f0f62008-11-20 23:23:03 -08003899 dev->invalidate_domains,
Chris Wilson92204342010-09-18 11:02:01 +01003900 dev->flush_domains,
3901 dev_priv->mm.flush_rings);
Keith Packard646f0f62008-11-20 23:23:03 -08003902 }
Eric Anholt673a3942008-07-30 12:06:12 -07003903
Eric Anholt673a3942008-07-30 12:06:12 -07003904#if WATCH_COHERENCY
3905 for (i = 0; i < args->buffer_count; i++) {
3906 i915_gem_object_check_coherency(object_list[i],
3907 exec_list[i].handle);
3908 }
3909#endif
3910
Eric Anholt673a3942008-07-30 12:06:12 -07003911#if WATCH_EXEC
Ben Gamari6911a9b2009-04-02 11:24:54 -07003912 i915_gem_dump_object(batch_obj,
Eric Anholt673a3942008-07-30 12:06:12 -07003913 args->batch_len,
3914 __func__,
3915 ~0);
3916#endif
3917
Chris Wilsone59f2ba2010-10-07 17:28:15 +01003918 /* Check for any pending flips. As we only maintain a flip queue depth
3919 * of 1, we can simply insert a WAIT for the next display flip prior
3920 * to executing the batch and avoid stalling the CPU.
3921 */
3922 flips = 0;
3923 for (i = 0; i < args->buffer_count; i++) {
3924 if (object_list[i]->write_domain)
3925 flips |= atomic_read(&to_intel_bo(object_list[i])->pending_flip);
3926 }
3927 if (flips) {
3928 int plane, flip_mask;
3929
3930 for (plane = 0; flips >> plane; plane++) {
3931 if (((flips >> plane) & 1) == 0)
3932 continue;
3933
3934 if (plane)
3935 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
3936 else
3937 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
3938
Chris Wilsone1f99ce2010-10-27 12:45:26 +01003939 ret = intel_ring_begin(ring, 2);
3940 if (ret)
3941 goto err;
3942
Chris Wilson78501ea2010-10-27 12:18:21 +01003943 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
3944 intel_ring_emit(ring, MI_NOOP);
3945 intel_ring_advance(ring);
Chris Wilsone59f2ba2010-10-07 17:28:15 +01003946 }
3947 }
3948
Eric Anholt673a3942008-07-30 12:06:12 -07003949 /* Exec the batchbuffer */
Chris Wilson78501ea2010-10-27 12:18:21 +01003950 ret = ring->dispatch_execbuffer(ring, args, cliprects, exec_offset);
Eric Anholt673a3942008-07-30 12:06:12 -07003951 if (ret) {
3952 DRM_ERROR("dispatch failed %d\n", ret);
3953 goto err;
3954 }
3955
Chris Wilson7e318e12010-10-27 13:43:39 +01003956 for (i = 0; i < args->buffer_count; i++) {
3957 struct drm_gem_object *obj = object_list[i];
3958
3959 obj->read_domains = obj->pending_read_domains;
3960 obj->write_domain = obj->pending_write_domain;
3961
3962 i915_gem_object_move_to_active(obj, ring);
3963 if (obj->write_domain) {
3964 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
3965 obj_priv->dirty = 1;
3966 list_move_tail(&obj_priv->gpu_write_list,
3967 &ring->gpu_write_list);
3968 intel_mark_busy(dev, obj);
3969 }
3970
3971 trace_i915_gem_object_change_domain(obj,
3972 obj->read_domains,
3973 obj->write_domain);
3974 }
3975
Eric Anholt673a3942008-07-30 12:06:12 -07003976 /*
3977 * Ensure that the commands in the batch buffer are
3978 * finished before the interrupt fires
3979 */
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003980 i915_retire_commands(dev, ring);
Eric Anholt673a3942008-07-30 12:06:12 -07003981
Chris Wilson3cce4692010-10-27 16:11:02 +01003982 if (i915_add_request(dev, file, request, ring))
3983 ring->outstanding_lazy_request = true;
3984 else
3985 request = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07003986
Eric Anholt673a3942008-07-30 12:06:12 -07003987err:
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003988 for (i = 0; i < args->buffer_count; i++) {
Chris Wilson7e318e12010-10-27 13:43:39 +01003989 if (object_list[i] == NULL)
3990 break;
3991
3992 to_intel_bo(object_list[i])->in_execbuffer = false;
Julia Lawallaad87df2008-12-21 16:28:47 +01003993 drm_gem_object_unreference(object_list[i]);
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003994 }
Julia Lawallaad87df2008-12-21 16:28:47 +01003995
Eric Anholt673a3942008-07-30 12:06:12 -07003996 mutex_unlock(&dev->struct_mutex);
3997
Chris Wilson93533c22010-01-31 10:40:48 +00003998pre_mutex_err:
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07003999 drm_free_large(object_list);
Eric Anholt9a298b22009-03-24 12:23:04 -07004000 kfree(cliprects);
Chris Wilson8dc5d142010-08-12 12:36:12 +01004001 kfree(request);
Eric Anholt673a3942008-07-30 12:06:12 -07004002
4003 return ret;
4004}
4005
Jesse Barnes76446ca2009-12-17 22:05:42 -05004006/*
4007 * Legacy execbuffer just creates an exec2 list from the original exec object
4008 * list array and passes it to the real function.
4009 */
4010int
4011i915_gem_execbuffer(struct drm_device *dev, void *data,
4012 struct drm_file *file_priv)
4013{
4014 struct drm_i915_gem_execbuffer *args = data;
4015 struct drm_i915_gem_execbuffer2 exec2;
4016 struct drm_i915_gem_exec_object *exec_list = NULL;
4017 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
4018 int ret, i;
4019
4020#if WATCH_EXEC
4021 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
4022 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
4023#endif
4024
4025 if (args->buffer_count < 1) {
4026 DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
4027 return -EINVAL;
4028 }
4029
4030 /* Copy in the exec list from userland */
4031 exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
4032 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
4033 if (exec_list == NULL || exec2_list == NULL) {
4034 DRM_ERROR("Failed to allocate exec list for %d buffers\n",
4035 args->buffer_count);
4036 drm_free_large(exec_list);
4037 drm_free_large(exec2_list);
4038 return -ENOMEM;
4039 }
4040 ret = copy_from_user(exec_list,
4041 (struct drm_i915_relocation_entry __user *)
4042 (uintptr_t) args->buffers_ptr,
4043 sizeof(*exec_list) * args->buffer_count);
4044 if (ret != 0) {
4045 DRM_ERROR("copy %d exec entries failed %d\n",
4046 args->buffer_count, ret);
4047 drm_free_large(exec_list);
4048 drm_free_large(exec2_list);
4049 return -EFAULT;
4050 }
4051
4052 for (i = 0; i < args->buffer_count; i++) {
4053 exec2_list[i].handle = exec_list[i].handle;
4054 exec2_list[i].relocation_count = exec_list[i].relocation_count;
4055 exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
4056 exec2_list[i].alignment = exec_list[i].alignment;
4057 exec2_list[i].offset = exec_list[i].offset;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004058 if (INTEL_INFO(dev)->gen < 4)
Jesse Barnes76446ca2009-12-17 22:05:42 -05004059 exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
4060 else
4061 exec2_list[i].flags = 0;
4062 }
4063
4064 exec2.buffers_ptr = args->buffers_ptr;
4065 exec2.buffer_count = args->buffer_count;
4066 exec2.batch_start_offset = args->batch_start_offset;
4067 exec2.batch_len = args->batch_len;
4068 exec2.DR1 = args->DR1;
4069 exec2.DR4 = args->DR4;
4070 exec2.num_cliprects = args->num_cliprects;
4071 exec2.cliprects_ptr = args->cliprects_ptr;
Zou Nan hai852835f2010-05-21 09:08:56 +08004072 exec2.flags = I915_EXEC_RENDER;
Jesse Barnes76446ca2009-12-17 22:05:42 -05004073
4074 ret = i915_gem_do_execbuffer(dev, data, file_priv, &exec2, exec2_list);
4075 if (!ret) {
4076 /* Copy the new buffer offsets back to the user's exec list. */
4077 for (i = 0; i < args->buffer_count; i++)
4078 exec_list[i].offset = exec2_list[i].offset;
4079 /* ... and back out to userspace */
4080 ret = copy_to_user((struct drm_i915_relocation_entry __user *)
4081 (uintptr_t) args->buffers_ptr,
4082 exec_list,
4083 sizeof(*exec_list) * args->buffer_count);
4084 if (ret) {
4085 ret = -EFAULT;
4086 DRM_ERROR("failed to copy %d exec entries "
4087 "back to user (%d)\n",
4088 args->buffer_count, ret);
4089 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05004090 }
4091
4092 drm_free_large(exec_list);
4093 drm_free_large(exec2_list);
4094 return ret;
4095}
4096
4097int
4098i915_gem_execbuffer2(struct drm_device *dev, void *data,
4099 struct drm_file *file_priv)
4100{
4101 struct drm_i915_gem_execbuffer2 *args = data;
4102 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
4103 int ret;
4104
4105#if WATCH_EXEC
4106 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
4107 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
4108#endif
4109
4110 if (args->buffer_count < 1) {
4111 DRM_ERROR("execbuf2 with %d buffers\n", args->buffer_count);
4112 return -EINVAL;
4113 }
4114
4115 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
4116 if (exec2_list == NULL) {
4117 DRM_ERROR("Failed to allocate exec list for %d buffers\n",
4118 args->buffer_count);
4119 return -ENOMEM;
4120 }
4121 ret = copy_from_user(exec2_list,
4122 (struct drm_i915_relocation_entry __user *)
4123 (uintptr_t) args->buffers_ptr,
4124 sizeof(*exec2_list) * args->buffer_count);
4125 if (ret != 0) {
4126 DRM_ERROR("copy %d exec entries failed %d\n",
4127 args->buffer_count, ret);
4128 drm_free_large(exec2_list);
4129 return -EFAULT;
4130 }
4131
4132 ret = i915_gem_do_execbuffer(dev, data, file_priv, args, exec2_list);
4133 if (!ret) {
4134 /* Copy the new buffer offsets back to the user's exec list. */
4135 ret = copy_to_user((struct drm_i915_relocation_entry __user *)
4136 (uintptr_t) args->buffers_ptr,
4137 exec2_list,
4138 sizeof(*exec2_list) * args->buffer_count);
4139 if (ret) {
4140 ret = -EFAULT;
4141 DRM_ERROR("failed to copy %d exec entries "
4142 "back to user (%d)\n",
4143 args->buffer_count, ret);
4144 }
4145 }
4146
4147 drm_free_large(exec2_list);
4148 return ret;
4149}
4150
Eric Anholt673a3942008-07-30 12:06:12 -07004151int
Daniel Vetter920afa72010-09-16 17:54:23 +02004152i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment,
4153 bool mappable)
Eric Anholt673a3942008-07-30 12:06:12 -07004154{
4155 struct drm_device *dev = obj->dev;
Chris Wilsonf13d3f72010-09-20 17:36:15 +01004156 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01004157 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004158 int ret;
4159
Daniel Vetter778c3542010-05-13 11:49:44 +02004160 BUG_ON(obj_priv->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
Chris Wilson23bc5982010-09-29 16:10:57 +01004161 WARN_ON(i915_verify_lists(dev));
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004162
4163 if (obj_priv->gtt_space != NULL) {
4164 if (alignment == 0)
4165 alignment = i915_gem_get_gtt_alignment(obj);
Daniel Vetter16e809a2010-09-16 19:37:04 +02004166 if (obj_priv->gtt_offset & (alignment - 1) ||
4167 (mappable && !i915_gem_object_cpu_accessible(obj_priv))) {
Chris Wilsonae7d49d2010-08-04 12:37:41 +01004168 WARN(obj_priv->pin_count,
4169 "bo is already pinned with incorrect alignment:"
4170 " offset=%x, req.alignment=%x\n",
4171 obj_priv->gtt_offset, alignment);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004172 ret = i915_gem_object_unbind(obj);
4173 if (ret)
4174 return ret;
4175 }
4176 }
4177
Eric Anholt673a3942008-07-30 12:06:12 -07004178 if (obj_priv->gtt_space == NULL) {
Daniel Vetter920afa72010-09-16 17:54:23 +02004179 ret = i915_gem_object_bind_to_gtt(obj, alignment, mappable);
Chris Wilson97311292009-09-21 00:22:34 +01004180 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07004181 return ret;
Chris Wilson22c344e2009-02-11 14:26:45 +00004182 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05004183
Eric Anholt673a3942008-07-30 12:06:12 -07004184 obj_priv->pin_count++;
4185
4186 /* If the object is not active and not pending a flush,
4187 * remove it from the inactive list
4188 */
4189 if (obj_priv->pin_count == 1) {
Daniel Vetterfb7d5162010-10-01 22:05:20 +02004190 i915_gem_info_add_pin(dev_priv, obj, mappable);
Chris Wilsonf13d3f72010-09-20 17:36:15 +01004191 if (!obj_priv->active)
Chris Wilson69dc4982010-10-19 10:36:51 +01004192 list_move_tail(&obj_priv->mm_list,
Chris Wilsonf13d3f72010-09-20 17:36:15 +01004193 &dev_priv->mm.pinned_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004194 }
Daniel Vetterfb7d5162010-10-01 22:05:20 +02004195 BUG_ON(!obj_priv->pin_mappable && mappable);
Eric Anholt673a3942008-07-30 12:06:12 -07004196
Chris Wilson23bc5982010-09-29 16:10:57 +01004197 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07004198 return 0;
4199}
4200
4201void
4202i915_gem_object_unpin(struct drm_gem_object *obj)
4203{
4204 struct drm_device *dev = obj->dev;
4205 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01004206 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004207
Chris Wilson23bc5982010-09-29 16:10:57 +01004208 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07004209 obj_priv->pin_count--;
4210 BUG_ON(obj_priv->pin_count < 0);
4211 BUG_ON(obj_priv->gtt_space == NULL);
4212
4213 /* If the object is no longer pinned, and is
4214 * neither active nor being flushed, then stick it on
4215 * the inactive list
4216 */
4217 if (obj_priv->pin_count == 0) {
Chris Wilsonf13d3f72010-09-20 17:36:15 +01004218 if (!obj_priv->active)
Chris Wilson69dc4982010-10-19 10:36:51 +01004219 list_move_tail(&obj_priv->mm_list,
Eric Anholt673a3942008-07-30 12:06:12 -07004220 &dev_priv->mm.inactive_list);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02004221 i915_gem_info_remove_pin(dev_priv, obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004222 }
Chris Wilson23bc5982010-09-29 16:10:57 +01004223 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07004224}
4225
4226int
4227i915_gem_pin_ioctl(struct drm_device *dev, void *data,
4228 struct drm_file *file_priv)
4229{
4230 struct drm_i915_gem_pin *args = data;
4231 struct drm_gem_object *obj;
4232 struct drm_i915_gem_object *obj_priv;
4233 int ret;
4234
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004235 ret = i915_mutex_lock_interruptible(dev);
4236 if (ret)
4237 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004238
4239 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4240 if (obj == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004241 ret = -ENOENT;
4242 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004243 }
Daniel Vetter23010e42010-03-08 13:35:02 +01004244 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004245
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004246 if (obj_priv->madv != I915_MADV_WILLNEED) {
4247 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004248 ret = -EINVAL;
4249 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004250 }
4251
Jesse Barnes79e53942008-11-07 14:24:08 -08004252 if (obj_priv->pin_filp != NULL && obj_priv->pin_filp != file_priv) {
4253 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
4254 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004255 ret = -EINVAL;
4256 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08004257 }
4258
4259 obj_priv->user_pin_count++;
4260 obj_priv->pin_filp = file_priv;
4261 if (obj_priv->user_pin_count == 1) {
Daniel Vetter920afa72010-09-16 17:54:23 +02004262 ret = i915_gem_object_pin(obj, args->alignment, true);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004263 if (ret)
4264 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07004265 }
4266
4267 /* XXX - flush the CPU caches for pinned objects
4268 * as the X server doesn't manage domains yet
4269 */
Eric Anholte47c68e2008-11-14 13:35:19 -08004270 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004271 args->offset = obj_priv->gtt_offset;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004272out:
Eric Anholt673a3942008-07-30 12:06:12 -07004273 drm_gem_object_unreference(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004274unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004275 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004276 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004277}
4278
4279int
4280i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
4281 struct drm_file *file_priv)
4282{
4283 struct drm_i915_gem_pin *args = data;
4284 struct drm_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08004285 struct drm_i915_gem_object *obj_priv;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004286 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004287
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004288 ret = i915_mutex_lock_interruptible(dev);
4289 if (ret)
4290 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004291
4292 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4293 if (obj == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004294 ret = -ENOENT;
4295 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004296 }
Daniel Vetter23010e42010-03-08 13:35:02 +01004297 obj_priv = to_intel_bo(obj);
Chris Wilson76c1dec2010-09-25 11:22:51 +01004298
Jesse Barnes79e53942008-11-07 14:24:08 -08004299 if (obj_priv->pin_filp != file_priv) {
4300 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
4301 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004302 ret = -EINVAL;
4303 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08004304 }
4305 obj_priv->user_pin_count--;
4306 if (obj_priv->user_pin_count == 0) {
4307 obj_priv->pin_filp = NULL;
4308 i915_gem_object_unpin(obj);
4309 }
Eric Anholt673a3942008-07-30 12:06:12 -07004310
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004311out:
Eric Anholt673a3942008-07-30 12:06:12 -07004312 drm_gem_object_unreference(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004313unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004314 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004315 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004316}
4317
4318int
4319i915_gem_busy_ioctl(struct drm_device *dev, void *data,
4320 struct drm_file *file_priv)
4321{
4322 struct drm_i915_gem_busy *args = data;
4323 struct drm_gem_object *obj;
4324 struct drm_i915_gem_object *obj_priv;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004325 int ret;
4326
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004327 ret = i915_mutex_lock_interruptible(dev);
4328 if (ret)
4329 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004330
Eric Anholt673a3942008-07-30 12:06:12 -07004331 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4332 if (obj == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004333 ret = -ENOENT;
4334 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004335 }
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004336 obj_priv = to_intel_bo(obj);
Zou Nan haid1b851f2010-05-21 09:08:57 +08004337
Chris Wilson0be555b2010-08-04 15:36:30 +01004338 /* Count all active objects as busy, even if they are currently not used
4339 * by the gpu. Users of this interface expect objects to eventually
4340 * become non-busy without any further actions, therefore emit any
4341 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004342 */
Chris Wilson0be555b2010-08-04 15:36:30 +01004343 args->busy = obj_priv->active;
4344 if (args->busy) {
4345 /* Unconditionally flush objects, even when the gpu still uses this
4346 * object. Userspace calling this function indicates that it wants to
4347 * use this buffer rather sooner than later, so issuing the required
4348 * flush earlier is beneficial.
4349 */
Chris Wilsonc78ec302010-09-20 12:50:23 +01004350 if (obj->write_domain & I915_GEM_GPU_DOMAINS)
4351 i915_gem_flush_ring(dev, file_priv,
Chris Wilson92204342010-09-18 11:02:01 +01004352 obj_priv->ring,
4353 0, obj->write_domain);
Chris Wilson0be555b2010-08-04 15:36:30 +01004354
4355 /* Update the active list for the hardware's current position.
4356 * Otherwise this only updates on a delayed timer or when irqs
4357 * are actually unmasked, and our working set ends up being
4358 * larger than required.
4359 */
4360 i915_gem_retire_requests_ring(dev, obj_priv->ring);
4361
4362 args->busy = obj_priv->active;
4363 }
Eric Anholt673a3942008-07-30 12:06:12 -07004364
4365 drm_gem_object_unreference(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004366unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004367 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004368 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004369}
4370
4371int
4372i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4373 struct drm_file *file_priv)
4374{
4375 return i915_gem_ring_throttle(dev, file_priv);
4376}
4377
Chris Wilson3ef94da2009-09-14 16:50:29 +01004378int
4379i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4380 struct drm_file *file_priv)
4381{
4382 struct drm_i915_gem_madvise *args = data;
4383 struct drm_gem_object *obj;
4384 struct drm_i915_gem_object *obj_priv;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004385 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004386
4387 switch (args->madv) {
4388 case I915_MADV_DONTNEED:
4389 case I915_MADV_WILLNEED:
4390 break;
4391 default:
4392 return -EINVAL;
4393 }
4394
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004395 ret = i915_mutex_lock_interruptible(dev);
4396 if (ret)
4397 return ret;
4398
Chris Wilson3ef94da2009-09-14 16:50:29 +01004399 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4400 if (obj == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004401 ret = -ENOENT;
4402 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004403 }
Daniel Vetter23010e42010-03-08 13:35:02 +01004404 obj_priv = to_intel_bo(obj);
Chris Wilson3ef94da2009-09-14 16:50:29 +01004405
4406 if (obj_priv->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004407 ret = -EINVAL;
4408 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004409 }
4410
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004411 if (obj_priv->madv != __I915_MADV_PURGED)
4412 obj_priv->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004413
Chris Wilson2d7ef392009-09-20 23:13:10 +01004414 /* if the object is no longer bound, discard its backing storage */
4415 if (i915_gem_object_is_purgeable(obj_priv) &&
4416 obj_priv->gtt_space == NULL)
4417 i915_gem_object_truncate(obj);
4418
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004419 args->retained = obj_priv->madv != __I915_MADV_PURGED;
4420
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004421out:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004422 drm_gem_object_unreference(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004423unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004424 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004425 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004426}
4427
Daniel Vetterac52bc52010-04-09 19:05:06 +00004428struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev,
4429 size_t size)
4430{
Chris Wilson73aa8082010-09-30 11:46:12 +01004431 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc397b902010-04-09 19:05:07 +00004432 struct drm_i915_gem_object *obj;
4433
4434 obj = kzalloc(sizeof(*obj), GFP_KERNEL);
4435 if (obj == NULL)
4436 return NULL;
4437
4438 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
4439 kfree(obj);
4440 return NULL;
4441 }
4442
Chris Wilson73aa8082010-09-30 11:46:12 +01004443 i915_gem_info_add_obj(dev_priv, size);
4444
Daniel Vetterc397b902010-04-09 19:05:07 +00004445 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4446 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4447
4448 obj->agp_type = AGP_USER_MEMORY;
Daniel Vetter62b8b212010-04-09 19:05:08 +00004449 obj->base.driver_private = NULL;
Daniel Vetterc397b902010-04-09 19:05:07 +00004450 obj->fence_reg = I915_FENCE_REG_NONE;
Chris Wilson69dc4982010-10-19 10:36:51 +01004451 INIT_LIST_HEAD(&obj->mm_list);
4452 INIT_LIST_HEAD(&obj->ring_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00004453 INIT_LIST_HEAD(&obj->gpu_write_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00004454 obj->madv = I915_MADV_WILLNEED;
4455
Daniel Vetterc397b902010-04-09 19:05:07 +00004456 return &obj->base;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004457}
4458
Eric Anholt673a3942008-07-30 12:06:12 -07004459int i915_gem_init_object(struct drm_gem_object *obj)
4460{
Daniel Vetterc397b902010-04-09 19:05:07 +00004461 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08004462
Eric Anholt673a3942008-07-30 12:06:12 -07004463 return 0;
4464}
4465
Chris Wilsonbe726152010-07-23 23:18:50 +01004466static void i915_gem_free_object_tail(struct drm_gem_object *obj)
4467{
4468 struct drm_device *dev = obj->dev;
4469 drm_i915_private_t *dev_priv = dev->dev_private;
4470 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
4471 int ret;
4472
4473 ret = i915_gem_object_unbind(obj);
4474 if (ret == -ERESTARTSYS) {
Chris Wilson69dc4982010-10-19 10:36:51 +01004475 list_move(&obj_priv->mm_list,
Chris Wilsonbe726152010-07-23 23:18:50 +01004476 &dev_priv->mm.deferred_free_list);
4477 return;
4478 }
4479
4480 if (obj_priv->mmap_offset)
4481 i915_gem_free_mmap_offset(obj);
4482
4483 drm_gem_object_release(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +01004484 i915_gem_info_remove_obj(dev_priv, obj->size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004485
4486 kfree(obj_priv->page_cpu_valid);
4487 kfree(obj_priv->bit_17);
4488 kfree(obj_priv);
4489}
4490
Eric Anholt673a3942008-07-30 12:06:12 -07004491void i915_gem_free_object(struct drm_gem_object *obj)
4492{
Jesse Barnesde151cf2008-11-12 10:03:55 -08004493 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01004494 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004495
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004496 trace_i915_gem_object_destroy(obj);
4497
Eric Anholt673a3942008-07-30 12:06:12 -07004498 while (obj_priv->pin_count > 0)
4499 i915_gem_object_unpin(obj);
4500
Dave Airlie71acb5e2008-12-30 20:31:46 +10004501 if (obj_priv->phys_obj)
4502 i915_gem_detach_phys_object(dev, obj);
4503
Chris Wilsonbe726152010-07-23 23:18:50 +01004504 i915_gem_free_object_tail(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004505}
4506
Jesse Barnes5669fca2009-02-17 15:13:31 -08004507int
Eric Anholt673a3942008-07-30 12:06:12 -07004508i915_gem_idle(struct drm_device *dev)
4509{
4510 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00004511 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004512
Keith Packard6dbe2772008-10-14 21:41:13 -07004513 mutex_lock(&dev->struct_mutex);
4514
Chris Wilson87acb0a2010-10-19 10:13:00 +01004515 if (dev_priv->mm.suspended) {
Keith Packard6dbe2772008-10-14 21:41:13 -07004516 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004517 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07004518 }
Eric Anholt673a3942008-07-30 12:06:12 -07004519
Chris Wilson29105cc2010-01-07 10:39:13 +00004520 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004521 if (ret) {
4522 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004523 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07004524 }
Eric Anholt673a3942008-07-30 12:06:12 -07004525
Chris Wilson29105cc2010-01-07 10:39:13 +00004526 /* Under UMS, be paranoid and evict. */
4527 if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01004528 ret = i915_gem_evict_inactive(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004529 if (ret) {
4530 mutex_unlock(&dev->struct_mutex);
4531 return ret;
4532 }
4533 }
4534
4535 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4536 * We need to replace this with a semaphore, or something.
4537 * And not confound mm.suspended!
4538 */
4539 dev_priv->mm.suspended = 1;
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02004540 del_timer_sync(&dev_priv->hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00004541
4542 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004543 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004544
Keith Packard6dbe2772008-10-14 21:41:13 -07004545 mutex_unlock(&dev->struct_mutex);
4546
Chris Wilson29105cc2010-01-07 10:39:13 +00004547 /* Cancel the retire work handler, which should be idle now. */
4548 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
4549
Eric Anholt673a3942008-07-30 12:06:12 -07004550 return 0;
4551}
4552
Jesse Barnese552eb72010-04-21 11:39:23 -07004553/*
4554 * 965+ support PIPE_CONTROL commands, which provide finer grained control
4555 * over cache flushing.
4556 */
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004557static int
Jesse Barnese552eb72010-04-21 11:39:23 -07004558i915_gem_init_pipe_control(struct drm_device *dev)
4559{
4560 drm_i915_private_t *dev_priv = dev->dev_private;
4561 struct drm_gem_object *obj;
4562 struct drm_i915_gem_object *obj_priv;
4563 int ret;
4564
Eric Anholt34dc4d42010-05-07 14:30:03 -07004565 obj = i915_gem_alloc_object(dev, 4096);
Jesse Barnese552eb72010-04-21 11:39:23 -07004566 if (obj == NULL) {
4567 DRM_ERROR("Failed to allocate seqno page\n");
4568 ret = -ENOMEM;
4569 goto err;
4570 }
4571 obj_priv = to_intel_bo(obj);
4572 obj_priv->agp_type = AGP_USER_CACHED_MEMORY;
4573
Daniel Vetter920afa72010-09-16 17:54:23 +02004574 ret = i915_gem_object_pin(obj, 4096, true);
Jesse Barnese552eb72010-04-21 11:39:23 -07004575 if (ret)
4576 goto err_unref;
4577
4578 dev_priv->seqno_gfx_addr = obj_priv->gtt_offset;
4579 dev_priv->seqno_page = kmap(obj_priv->pages[0]);
4580 if (dev_priv->seqno_page == NULL)
4581 goto err_unpin;
4582
4583 dev_priv->seqno_obj = obj;
4584 memset(dev_priv->seqno_page, 0, PAGE_SIZE);
4585
4586 return 0;
4587
4588err_unpin:
4589 i915_gem_object_unpin(obj);
4590err_unref:
4591 drm_gem_object_unreference(obj);
4592err:
4593 return ret;
4594}
4595
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004596
4597static void
Jesse Barnese552eb72010-04-21 11:39:23 -07004598i915_gem_cleanup_pipe_control(struct drm_device *dev)
4599{
4600 drm_i915_private_t *dev_priv = dev->dev_private;
4601 struct drm_gem_object *obj;
4602 struct drm_i915_gem_object *obj_priv;
4603
4604 obj = dev_priv->seqno_obj;
4605 obj_priv = to_intel_bo(obj);
4606 kunmap(obj_priv->pages[0]);
4607 i915_gem_object_unpin(obj);
4608 drm_gem_object_unreference(obj);
4609 dev_priv->seqno_obj = NULL;
4610
4611 dev_priv->seqno_page = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07004612}
4613
Eric Anholt673a3942008-07-30 12:06:12 -07004614int
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004615i915_gem_init_ringbuffer(struct drm_device *dev)
4616{
4617 drm_i915_private_t *dev_priv = dev->dev_private;
4618 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004619
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004620 if (HAS_PIPE_CONTROL(dev)) {
4621 ret = i915_gem_init_pipe_control(dev);
4622 if (ret)
4623 return ret;
4624 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004625
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004626 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004627 if (ret)
4628 goto cleanup_pipe_control;
4629
4630 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004631 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004632 if (ret)
4633 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004634 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004635
Chris Wilson549f7362010-10-19 11:19:32 +01004636 if (HAS_BLT(dev)) {
4637 ret = intel_init_blt_ring_buffer(dev);
4638 if (ret)
4639 goto cleanup_bsd_ring;
4640 }
4641
Chris Wilson6f392d5482010-08-07 11:01:22 +01004642 dev_priv->next_seqno = 1;
4643
Chris Wilson68f95ba2010-05-27 13:18:22 +01004644 return 0;
4645
Chris Wilson549f7362010-10-19 11:19:32 +01004646cleanup_bsd_ring:
Chris Wilson78501ea2010-10-27 12:18:21 +01004647 intel_cleanup_ring_buffer(&dev_priv->bsd_ring);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004648cleanup_render_ring:
Chris Wilson78501ea2010-10-27 12:18:21 +01004649 intel_cleanup_ring_buffer(&dev_priv->render_ring);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004650cleanup_pipe_control:
4651 if (HAS_PIPE_CONTROL(dev))
4652 i915_gem_cleanup_pipe_control(dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004653 return ret;
4654}
4655
4656void
4657i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4658{
4659 drm_i915_private_t *dev_priv = dev->dev_private;
4660
Chris Wilson78501ea2010-10-27 12:18:21 +01004661 intel_cleanup_ring_buffer(&dev_priv->render_ring);
4662 intel_cleanup_ring_buffer(&dev_priv->bsd_ring);
4663 intel_cleanup_ring_buffer(&dev_priv->blt_ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004664 if (HAS_PIPE_CONTROL(dev))
4665 i915_gem_cleanup_pipe_control(dev);
4666}
4667
4668int
Eric Anholt673a3942008-07-30 12:06:12 -07004669i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4670 struct drm_file *file_priv)
4671{
4672 drm_i915_private_t *dev_priv = dev->dev_private;
4673 int ret;
4674
Jesse Barnes79e53942008-11-07 14:24:08 -08004675 if (drm_core_check_feature(dev, DRIVER_MODESET))
4676 return 0;
4677
Ben Gamariba1234d2009-09-14 17:48:47 -04004678 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004679 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Ben Gamariba1234d2009-09-14 17:48:47 -04004680 atomic_set(&dev_priv->mm.wedged, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004681 }
4682
Eric Anholt673a3942008-07-30 12:06:12 -07004683 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004684 dev_priv->mm.suspended = 0;
4685
4686 ret = i915_gem_init_ringbuffer(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004687 if (ret != 0) {
4688 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004689 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004690 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004691
Chris Wilson69dc4982010-10-19 10:36:51 +01004692 BUG_ON(!list_empty(&dev_priv->mm.active_list));
Zou Nan hai852835f2010-05-21 09:08:56 +08004693 BUG_ON(!list_empty(&dev_priv->render_ring.active_list));
Chris Wilson87acb0a2010-10-19 10:13:00 +01004694 BUG_ON(!list_empty(&dev_priv->bsd_ring.active_list));
Chris Wilson549f7362010-10-19 11:19:32 +01004695 BUG_ON(!list_empty(&dev_priv->blt_ring.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004696 BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
4697 BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
Zou Nan hai852835f2010-05-21 09:08:56 +08004698 BUG_ON(!list_empty(&dev_priv->render_ring.request_list));
Chris Wilson87acb0a2010-10-19 10:13:00 +01004699 BUG_ON(!list_empty(&dev_priv->bsd_ring.request_list));
Chris Wilson549f7362010-10-19 11:19:32 +01004700 BUG_ON(!list_empty(&dev_priv->blt_ring.request_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004701 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004702
Chris Wilson5f353082010-06-07 14:03:03 +01004703 ret = drm_irq_install(dev);
4704 if (ret)
4705 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004706
Eric Anholt673a3942008-07-30 12:06:12 -07004707 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004708
4709cleanup_ringbuffer:
4710 mutex_lock(&dev->struct_mutex);
4711 i915_gem_cleanup_ringbuffer(dev);
4712 dev_priv->mm.suspended = 1;
4713 mutex_unlock(&dev->struct_mutex);
4714
4715 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004716}
4717
4718int
4719i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4720 struct drm_file *file_priv)
4721{
Jesse Barnes79e53942008-11-07 14:24:08 -08004722 if (drm_core_check_feature(dev, DRIVER_MODESET))
4723 return 0;
4724
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004725 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07004726 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004727}
4728
4729void
4730i915_gem_lastclose(struct drm_device *dev)
4731{
4732 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004733
Eric Anholte806b492009-01-22 09:56:58 -08004734 if (drm_core_check_feature(dev, DRIVER_MODESET))
4735 return;
4736
Keith Packard6dbe2772008-10-14 21:41:13 -07004737 ret = i915_gem_idle(dev);
4738 if (ret)
4739 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004740}
4741
Chris Wilson64193402010-10-24 12:38:05 +01004742static void
4743init_ring_lists(struct intel_ring_buffer *ring)
4744{
4745 INIT_LIST_HEAD(&ring->active_list);
4746 INIT_LIST_HEAD(&ring->request_list);
4747 INIT_LIST_HEAD(&ring->gpu_write_list);
4748}
4749
Eric Anholt673a3942008-07-30 12:06:12 -07004750void
4751i915_gem_load(struct drm_device *dev)
4752{
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004753 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07004754 drm_i915_private_t *dev_priv = dev->dev_private;
4755
Chris Wilson69dc4982010-10-19 10:36:51 +01004756 INIT_LIST_HEAD(&dev_priv->mm.active_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004757 INIT_LIST_HEAD(&dev_priv->mm.flushing_list);
4758 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Chris Wilsonf13d3f72010-09-20 17:36:15 +01004759 INIT_LIST_HEAD(&dev_priv->mm.pinned_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004760 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilsonbe726152010-07-23 23:18:50 +01004761 INIT_LIST_HEAD(&dev_priv->mm.deferred_free_list);
Chris Wilson64193402010-10-24 12:38:05 +01004762 init_ring_lists(&dev_priv->render_ring);
4763 init_ring_lists(&dev_priv->bsd_ring);
4764 init_ring_lists(&dev_priv->blt_ring);
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004765 for (i = 0; i < 16; i++)
4766 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004767 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4768 i915_gem_retire_work_handler);
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004769 init_completion(&dev_priv->error_completion);
Chris Wilson31169712009-09-14 16:50:28 +01004770
Dave Airlie94400122010-07-20 13:15:31 +10004771 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4772 if (IS_GEN3(dev)) {
4773 u32 tmp = I915_READ(MI_ARB_STATE);
4774 if (!(tmp & MI_ARB_C3_LP_WRITE_ENABLE)) {
4775 /* arb state is a masked write, so set bit + bit in mask */
4776 tmp = MI_ARB_C3_LP_WRITE_ENABLE | (MI_ARB_C3_LP_WRITE_ENABLE << MI_ARB_MASK_SHIFT);
4777 I915_WRITE(MI_ARB_STATE, tmp);
4778 }
4779 }
4780
Jesse Barnesde151cf2008-11-12 10:03:55 -08004781 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004782 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4783 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004784
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004785 if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004786 dev_priv->num_fence_regs = 16;
4787 else
4788 dev_priv->num_fence_regs = 8;
4789
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004790 /* Initialize fence registers to zero */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004791 switch (INTEL_INFO(dev)->gen) {
4792 case 6:
4793 for (i = 0; i < 16; i++)
4794 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (i * 8), 0);
4795 break;
4796 case 5:
4797 case 4:
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004798 for (i = 0; i < 16; i++)
4799 I915_WRITE64(FENCE_REG_965_0 + (i * 8), 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004800 break;
4801 case 3:
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004802 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4803 for (i = 0; i < 8; i++)
4804 I915_WRITE(FENCE_REG_945_8 + (i * 4), 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004805 case 2:
4806 for (i = 0; i < 8; i++)
4807 I915_WRITE(FENCE_REG_830_0 + (i * 4), 0);
4808 break;
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004809 }
Eric Anholt673a3942008-07-30 12:06:12 -07004810 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004811 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004812
4813 dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
4814 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
4815 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07004816}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004817
4818/*
4819 * Create a physically contiguous memory object for this object
4820 * e.g. for cursor + overlay regs
4821 */
Chris Wilson995b6762010-08-20 13:23:26 +01004822static int i915_gem_init_phys_object(struct drm_device *dev,
4823 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004824{
4825 drm_i915_private_t *dev_priv = dev->dev_private;
4826 struct drm_i915_gem_phys_object *phys_obj;
4827 int ret;
4828
4829 if (dev_priv->mm.phys_objs[id - 1] || !size)
4830 return 0;
4831
Eric Anholt9a298b22009-03-24 12:23:04 -07004832 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004833 if (!phys_obj)
4834 return -ENOMEM;
4835
4836 phys_obj->id = id;
4837
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004838 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004839 if (!phys_obj->handle) {
4840 ret = -ENOMEM;
4841 goto kfree_obj;
4842 }
4843#ifdef CONFIG_X86
4844 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4845#endif
4846
4847 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4848
4849 return 0;
4850kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004851 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004852 return ret;
4853}
4854
Chris Wilson995b6762010-08-20 13:23:26 +01004855static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004856{
4857 drm_i915_private_t *dev_priv = dev->dev_private;
4858 struct drm_i915_gem_phys_object *phys_obj;
4859
4860 if (!dev_priv->mm.phys_objs[id - 1])
4861 return;
4862
4863 phys_obj = dev_priv->mm.phys_objs[id - 1];
4864 if (phys_obj->cur_obj) {
4865 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4866 }
4867
4868#ifdef CONFIG_X86
4869 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4870#endif
4871 drm_pci_free(dev, phys_obj->handle);
4872 kfree(phys_obj);
4873 dev_priv->mm.phys_objs[id - 1] = NULL;
4874}
4875
4876void i915_gem_free_all_phys_object(struct drm_device *dev)
4877{
4878 int i;
4879
Dave Airlie260883c2009-01-22 17:58:49 +10004880 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004881 i915_gem_free_phys_object(dev, i);
4882}
4883
4884void i915_gem_detach_phys_object(struct drm_device *dev,
4885 struct drm_gem_object *obj)
4886{
4887 struct drm_i915_gem_object *obj_priv;
4888 int i;
4889 int ret;
4890 int page_count;
4891
Daniel Vetter23010e42010-03-08 13:35:02 +01004892 obj_priv = to_intel_bo(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004893 if (!obj_priv->phys_obj)
4894 return;
4895
Chris Wilson4bdadb92010-01-27 13:36:32 +00004896 ret = i915_gem_object_get_pages(obj, 0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004897 if (ret)
4898 goto out;
4899
4900 page_count = obj->size / PAGE_SIZE;
4901
4902 for (i = 0; i < page_count; i++) {
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004903 char *dst = kmap_atomic(obj_priv->pages[i]);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004904 char *src = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4905
4906 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004907 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004908 }
Eric Anholt856fa192009-03-19 14:10:50 -07004909 drm_clflush_pages(obj_priv->pages, page_count);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004910 drm_agp_chipset_flush(dev);
Chris Wilsond78b47b2009-06-17 21:52:49 +01004911
4912 i915_gem_object_put_pages(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004913out:
4914 obj_priv->phys_obj->cur_obj = NULL;
4915 obj_priv->phys_obj = NULL;
4916}
4917
4918int
4919i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004920 struct drm_gem_object *obj,
4921 int id,
4922 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004923{
4924 drm_i915_private_t *dev_priv = dev->dev_private;
4925 struct drm_i915_gem_object *obj_priv;
4926 int ret = 0;
4927 int page_count;
4928 int i;
4929
4930 if (id > I915_MAX_PHYS_OBJECT)
4931 return -EINVAL;
4932
Daniel Vetter23010e42010-03-08 13:35:02 +01004933 obj_priv = to_intel_bo(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004934
4935 if (obj_priv->phys_obj) {
4936 if (obj_priv->phys_obj->id == id)
4937 return 0;
4938 i915_gem_detach_phys_object(dev, obj);
4939 }
4940
Dave Airlie71acb5e2008-12-30 20:31:46 +10004941 /* create a new object */
4942 if (!dev_priv->mm.phys_objs[id - 1]) {
4943 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004944 obj->size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004945 if (ret) {
Linus Torvaldsaeb565d2009-01-26 10:01:53 -08004946 DRM_ERROR("failed to init phys object %d size: %zu\n", id, obj->size);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004947 goto out;
4948 }
4949 }
4950
4951 /* bind to the object */
4952 obj_priv->phys_obj = dev_priv->mm.phys_objs[id - 1];
4953 obj_priv->phys_obj->cur_obj = obj;
4954
Chris Wilson4bdadb92010-01-27 13:36:32 +00004955 ret = i915_gem_object_get_pages(obj, 0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004956 if (ret) {
4957 DRM_ERROR("failed to get page list\n");
4958 goto out;
4959 }
4960
4961 page_count = obj->size / PAGE_SIZE;
4962
4963 for (i = 0; i < page_count; i++) {
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004964 char *src = kmap_atomic(obj_priv->pages[i]);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004965 char *dst = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4966
4967 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004968 kunmap_atomic(src);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004969 }
4970
Chris Wilsond78b47b2009-06-17 21:52:49 +01004971 i915_gem_object_put_pages(obj);
4972
Dave Airlie71acb5e2008-12-30 20:31:46 +10004973 return 0;
4974out:
4975 return ret;
4976}
4977
4978static int
4979i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
4980 struct drm_i915_gem_pwrite *args,
4981 struct drm_file *file_priv)
4982{
Daniel Vetter23010e42010-03-08 13:35:02 +01004983 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004984 void *obj_addr;
4985 int ret;
4986 char __user *user_data;
4987
4988 user_data = (char __user *) (uintptr_t) args->data_ptr;
4989 obj_addr = obj_priv->phys_obj->handle->vaddr + args->offset;
4990
Zhao Yakui44d98a62009-10-09 11:39:40 +08004991 DRM_DEBUG_DRIVER("obj_addr %p, %lld\n", obj_addr, args->size);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004992 ret = copy_from_user(obj_addr, user_data, args->size);
4993 if (ret)
4994 return -EFAULT;
4995
4996 drm_agp_chipset_flush(dev);
4997 return 0;
4998}
Eric Anholtb9624422009-06-03 07:27:35 +00004999
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005000void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00005001{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005002 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00005003
5004 /* Clean up our request list when the client is going away, so that
5005 * later retire_requests won't dereference our soon-to-be-gone
5006 * file_priv.
5007 */
Chris Wilson1c255952010-09-26 11:03:27 +01005008 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005009 while (!list_empty(&file_priv->mm.request_list)) {
5010 struct drm_i915_gem_request *request;
5011
5012 request = list_first_entry(&file_priv->mm.request_list,
5013 struct drm_i915_gem_request,
5014 client_list);
5015 list_del(&request->client_list);
5016 request->file_priv = NULL;
5017 }
Chris Wilson1c255952010-09-26 11:03:27 +01005018 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00005019}
Chris Wilson31169712009-09-14 16:50:28 +01005020
Chris Wilson31169712009-09-14 16:50:28 +01005021static int
Chris Wilson1637ef42010-04-20 17:10:35 +01005022i915_gpu_is_active(struct drm_device *dev)
5023{
5024 drm_i915_private_t *dev_priv = dev->dev_private;
5025 int lists_empty;
5026
Chris Wilson1637ef42010-04-20 17:10:35 +01005027 lists_empty = list_empty(&dev_priv->mm.flushing_list) &&
Chris Wilson17250b72010-10-28 12:51:39 +01005028 list_empty(&dev_priv->mm.active_list);
Chris Wilson1637ef42010-04-20 17:10:35 +01005029
5030 return !lists_empty;
5031}
5032
5033static int
Chris Wilson17250b72010-10-28 12:51:39 +01005034i915_gem_inactive_shrink(struct shrinker *shrinker,
5035 int nr_to_scan,
5036 gfp_t gfp_mask)
Chris Wilson31169712009-09-14 16:50:28 +01005037{
Chris Wilson17250b72010-10-28 12:51:39 +01005038 struct drm_i915_private *dev_priv =
5039 container_of(shrinker,
5040 struct drm_i915_private,
5041 mm.inactive_shrinker);
5042 struct drm_device *dev = dev_priv->dev;
5043 struct drm_i915_gem_object *obj, *next;
5044 int cnt;
5045
5046 if (!mutex_trylock(&dev->struct_mutex))
5047 return nr_to_scan ? 0 : -1;
Chris Wilson31169712009-09-14 16:50:28 +01005048
5049 /* "fast-path" to count number of available objects */
5050 if (nr_to_scan == 0) {
Chris Wilson17250b72010-10-28 12:51:39 +01005051 cnt = 0;
5052 list_for_each_entry(obj,
5053 &dev_priv->mm.inactive_list,
5054 mm_list)
5055 cnt++;
5056 mutex_unlock(&dev->struct_mutex);
5057 return cnt / 100 * sysctl_vfs_cache_pressure;
Chris Wilson31169712009-09-14 16:50:28 +01005058 }
5059
Chris Wilson1637ef42010-04-20 17:10:35 +01005060rescan:
Chris Wilson31169712009-09-14 16:50:28 +01005061 /* first scan for clean buffers */
Chris Wilson17250b72010-10-28 12:51:39 +01005062 i915_gem_retire_requests(dev);
Chris Wilson31169712009-09-14 16:50:28 +01005063
Chris Wilson17250b72010-10-28 12:51:39 +01005064 list_for_each_entry_safe(obj, next,
5065 &dev_priv->mm.inactive_list,
5066 mm_list) {
5067 if (i915_gem_object_is_purgeable(obj)) {
5068 i915_gem_object_unbind(&obj->base);
5069 if (--nr_to_scan == 0)
5070 break;
Chris Wilson31169712009-09-14 16:50:28 +01005071 }
Chris Wilson31169712009-09-14 16:50:28 +01005072 }
5073
5074 /* second pass, evict/count anything still on the inactive list */
Chris Wilson17250b72010-10-28 12:51:39 +01005075 cnt = 0;
5076 list_for_each_entry_safe(obj, next,
5077 &dev_priv->mm.inactive_list,
5078 mm_list) {
5079 if (nr_to_scan) {
5080 i915_gem_object_unbind(&obj->base);
5081 nr_to_scan--;
5082 } else
5083 cnt++;
Chris Wilson31169712009-09-14 16:50:28 +01005084 }
5085
Chris Wilson17250b72010-10-28 12:51:39 +01005086 if (nr_to_scan && i915_gpu_is_active(dev)) {
Chris Wilson1637ef42010-04-20 17:10:35 +01005087 /*
5088 * We are desperate for pages, so as a last resort, wait
5089 * for the GPU to finish and discard whatever we can.
5090 * This has a dramatic impact to reduce the number of
5091 * OOM-killer events whilst running the GPU aggressively.
5092 */
Chris Wilson17250b72010-10-28 12:51:39 +01005093 if (i915_gpu_idle(dev) == 0)
Chris Wilson1637ef42010-04-20 17:10:35 +01005094 goto rescan;
5095 }
Chris Wilson17250b72010-10-28 12:51:39 +01005096 mutex_unlock(&dev->struct_mutex);
5097 return cnt / 100 * sysctl_vfs_cache_pressure;
Chris Wilson31169712009-09-14 16:50:28 +01005098}