blob: 93132d8fec671b9e6a0858c19c2aa33519e73210 [file] [log] [blame]
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001/* bnx2x_main.c: Broadcom Everest network driver.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002 *
Yuval Mintz247fa822013-01-14 05:11:50 +00003 * Copyright (c) 2007-2013 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
Ariel Elior08f6dd82014-05-27 13:11:36 +03009 * Maintained by: Ariel Elior <ariel.elior@qlogic.com>
Eilon Greenstein24e3fce2008-06-12 14:30:28 -070010 * Written by: Eliezer Tamir
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011 * Based on code from Michael Chan's bnx2 driver
12 * UDP CSUM errata workaround by Arik Gendelman
Eilon Greensteinca003922009-08-12 22:53:28 -070013 * Slowpath and fastpath rework by Vladislav Zolotarov
Eliezer Tamirc14423f2008-02-28 11:49:42 -080014 * Statistics and Link management by Yitchak Gertner
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020015 *
16 */
17
Joe Perchesf1deab52011-08-14 12:16:21 +000018#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
19
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020020#include <linux/module.h>
21#include <linux/moduleparam.h>
22#include <linux/kernel.h>
23#include <linux/device.h> /* for dev_info() */
24#include <linux/timer.h>
25#include <linux/errno.h>
26#include <linux/ioport.h>
27#include <linux/slab.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020028#include <linux/interrupt.h>
29#include <linux/pci.h>
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020030#include <linux/aer.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020031#include <linux/init.h>
32#include <linux/netdevice.h>
33#include <linux/etherdevice.h>
34#include <linux/skbuff.h>
35#include <linux/dma-mapping.h>
36#include <linux/bitops.h>
37#include <linux/irq.h>
38#include <linux/delay.h>
39#include <asm/byteorder.h>
40#include <linux/time.h>
41#include <linux/ethtool.h>
42#include <linux/mii.h>
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080043#include <linux/if_vlan.h>
Amir Vadaic9931892014-08-25 16:06:54 +030044#include <linux/crash_dump.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020045#include <net/ip.h>
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030046#include <net/ipv6.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020047#include <net/tcp.h>
48#include <net/checksum.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070049#include <net/ip6_checksum.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020050#include <linux/workqueue.h>
51#include <linux/crc32.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070052#include <linux/crc32c.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020053#include <linux/prefetch.h>
54#include <linux/zlib.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020055#include <linux/io.h>
Yuval Mintz452427b2012-03-26 20:47:07 +000056#include <linux/semaphore.h>
Ben Hutchings45229b42009-11-07 11:53:39 +000057#include <linux/stringify.h>
David S. Miller7ab24bf2011-06-29 05:48:41 -070058#include <linux/vmalloc.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020059
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020060#include "bnx2x.h"
61#include "bnx2x_init.h"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070062#include "bnx2x_init_ops.h"
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000063#include "bnx2x_cmn.h"
Ariel Elior1ab44342013-01-01 05:22:23 +000064#include "bnx2x_vfpf.h"
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000065#include "bnx2x_dcb.h"
Vladislav Zolotarov042181f2011-06-14 01:33:39 +000066#include "bnx2x_sp.h"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070067#include <linux/firmware.h>
68#include "bnx2x_fw_file_hdr.h"
69/* FW files */
Ben Hutchings45229b42009-11-07 11:53:39 +000070#define FW_FILE_VERSION \
71 __stringify(BCM_5710_FW_MAJOR_VERSION) "." \
72 __stringify(BCM_5710_FW_MINOR_VERSION) "." \
73 __stringify(BCM_5710_FW_REVISION_VERSION) "." \
74 __stringify(BCM_5710_FW_ENGINEERING_VERSION)
Dmitry Kravkov560131f2010-10-06 03:18:47 +000075#define FW_FILE_NAME_E1 "bnx2x/bnx2x-e1-" FW_FILE_VERSION ".fw"
76#define FW_FILE_NAME_E1H "bnx2x/bnx2x-e1h-" FW_FILE_VERSION ".fw"
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000077#define FW_FILE_NAME_E2 "bnx2x/bnx2x-e2-" FW_FILE_VERSION ".fw"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070078
Eilon Greenstein34f80b02008-06-23 20:33:01 -070079/* Time in jiffies before concluding the transmitter is hung */
80#define TX_TIMEOUT (5*HZ)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020081
Bill Pemberton0329aba2012-12-03 09:24:24 -050082static char version[] =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030083 "Broadcom NetXtreme II 5771x/578xx 10/20-Gigabit Ethernet Driver "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020084 DRV_MODULE_NAME " " DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
85
Eilon Greenstein24e3fce2008-06-12 14:30:28 -070086MODULE_AUTHOR("Eliezer Tamir");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000087MODULE_DESCRIPTION("Broadcom NetXtreme II "
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030088 "BCM57710/57711/57711E/"
89 "57712/57712_MF/57800/57800_MF/57810/57810_MF/"
90 "57840/57840_MF Driver");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020091MODULE_LICENSE("GPL");
92MODULE_VERSION(DRV_MODULE_VERSION);
Ben Hutchings45229b42009-11-07 11:53:39 +000093MODULE_FIRMWARE(FW_FILE_NAME_E1);
94MODULE_FIRMWARE(FW_FILE_NAME_E1H);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000095MODULE_FIRMWARE(FW_FILE_NAME_E2);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020096
stephen hemmingera8f47eb2014-01-09 22:20:11 -080097int bnx2x_num_queues;
James M Leddy1c8bb762014-02-04 15:10:59 -050098module_param_named(num_queues, bnx2x_num_queues, int, S_IRUGO);
Dmitry Kravkov96305232012-04-03 18:41:30 +000099MODULE_PARM_DESC(num_queues,
100 " Set number of queues (default is as a number of CPUs)");
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000101
Eilon Greenstein19680c42008-08-13 15:47:33 -0700102static int disable_tpa;
James M Leddy1c8bb762014-02-04 15:10:59 -0500103module_param(disable_tpa, int, S_IRUGO);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000104MODULE_PARM_DESC(disable_tpa, " Disable the TPA (LRO) feature");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000105
stephen hemmingera8f47eb2014-01-09 22:20:11 -0800106static int int_mode;
James M Leddy1c8bb762014-02-04 15:10:59 -0500107module_param(int_mode, int, S_IRUGO);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300108MODULE_PARM_DESC(int_mode, " Force interrupt mode other than MSI-X "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000109 "(1 INT#x; 2 MSI)");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000110
Eilon Greensteina18f5122009-08-12 08:23:26 +0000111static int dropless_fc;
James M Leddy1c8bb762014-02-04 15:10:59 -0500112module_param(dropless_fc, int, S_IRUGO);
Eilon Greensteina18f5122009-08-12 08:23:26 +0000113MODULE_PARM_DESC(dropless_fc, " Pause on exhausted host ring");
114
Eilon Greenstein8d5726c2009-02-12 08:37:19 +0000115static int mrrs = -1;
James M Leddy1c8bb762014-02-04 15:10:59 -0500116module_param(mrrs, int, S_IRUGO);
Eilon Greenstein8d5726c2009-02-12 08:37:19 +0000117MODULE_PARM_DESC(mrrs, " Force Max Read Req Size (0..3) (for debug)");
118
Eilon Greenstein9898f862009-02-12 08:38:27 +0000119static int debug;
James M Leddy1c8bb762014-02-04 15:10:59 -0500120module_param(debug, int, S_IRUGO);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000121MODULE_PARM_DESC(debug, " Default debug msglevel");
122
Yuval Mintz370d4a22014-03-23 18:12:24 +0200123static struct workqueue_struct *bnx2x_wq;
124struct workqueue_struct *bnx2x_iov_wq;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000125
Barak Witkowski1ef1d452013-01-10 04:53:40 +0000126struct bnx2x_mac_vals {
127 u32 xmac_addr;
128 u32 xmac_val;
129 u32 emac_addr;
130 u32 emac_val;
131 u32 umac_addr;
132 u32 umac_val;
133 u32 bmac_addr;
134 u32 bmac_val[2];
135};
136
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200137enum bnx2x_board_type {
138 BCM57710 = 0,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300139 BCM57711,
140 BCM57711E,
141 BCM57712,
142 BCM57712_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000143 BCM57712_VF,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300144 BCM57800,
145 BCM57800_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000146 BCM57800_VF,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300147 BCM57810,
148 BCM57810_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000149 BCM57810_VF,
Yuval Mintzc3def942012-07-23 10:25:43 +0300150 BCM57840_4_10,
151 BCM57840_2_20,
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000152 BCM57840_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000153 BCM57840_VF,
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000154 BCM57811,
Ariel Elior1ab44342013-01-01 05:22:23 +0000155 BCM57811_MF,
156 BCM57840_O,
157 BCM57840_MFO,
158 BCM57811_VF
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200159};
160
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700161/* indexed by board_type, above */
Andrew Morton53a10562008-02-09 23:16:41 -0800162static struct {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200163 char *name;
Bill Pemberton0329aba2012-12-03 09:24:24 -0500164} board_info[] = {
Ariel Elior1ab44342013-01-01 05:22:23 +0000165 [BCM57710] = { "Broadcom NetXtreme II BCM57710 10 Gigabit PCIe [Everest]" },
166 [BCM57711] = { "Broadcom NetXtreme II BCM57711 10 Gigabit PCIe" },
167 [BCM57711E] = { "Broadcom NetXtreme II BCM57711E 10 Gigabit PCIe" },
168 [BCM57712] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet" },
169 [BCM57712_MF] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet Multi Function" },
170 [BCM57712_VF] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet Virtual Function" },
171 [BCM57800] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet" },
172 [BCM57800_MF] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet Multi Function" },
173 [BCM57800_VF] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet Virtual Function" },
174 [BCM57810] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet" },
175 [BCM57810_MF] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet Multi Function" },
176 [BCM57810_VF] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet Virtual Function" },
177 [BCM57840_4_10] = { "Broadcom NetXtreme II BCM57840 10 Gigabit Ethernet" },
178 [BCM57840_2_20] = { "Broadcom NetXtreme II BCM57840 20 Gigabit Ethernet" },
179 [BCM57840_MF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Multi Function" },
180 [BCM57840_VF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Virtual Function" },
181 [BCM57811] = { "Broadcom NetXtreme II BCM57811 10 Gigabit Ethernet" },
182 [BCM57811_MF] = { "Broadcom NetXtreme II BCM57811 10 Gigabit Ethernet Multi Function" },
183 [BCM57840_O] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet" },
184 [BCM57840_MFO] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Multi Function" },
185 [BCM57811_VF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Virtual Function" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200186};
187
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300188#ifndef PCI_DEVICE_ID_NX2_57710
189#define PCI_DEVICE_ID_NX2_57710 CHIP_NUM_57710
190#endif
191#ifndef PCI_DEVICE_ID_NX2_57711
192#define PCI_DEVICE_ID_NX2_57711 CHIP_NUM_57711
193#endif
194#ifndef PCI_DEVICE_ID_NX2_57711E
195#define PCI_DEVICE_ID_NX2_57711E CHIP_NUM_57711E
196#endif
197#ifndef PCI_DEVICE_ID_NX2_57712
198#define PCI_DEVICE_ID_NX2_57712 CHIP_NUM_57712
199#endif
200#ifndef PCI_DEVICE_ID_NX2_57712_MF
201#define PCI_DEVICE_ID_NX2_57712_MF CHIP_NUM_57712_MF
202#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000203#ifndef PCI_DEVICE_ID_NX2_57712_VF
204#define PCI_DEVICE_ID_NX2_57712_VF CHIP_NUM_57712_VF
205#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300206#ifndef PCI_DEVICE_ID_NX2_57800
207#define PCI_DEVICE_ID_NX2_57800 CHIP_NUM_57800
208#endif
209#ifndef PCI_DEVICE_ID_NX2_57800_MF
210#define PCI_DEVICE_ID_NX2_57800_MF CHIP_NUM_57800_MF
211#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000212#ifndef PCI_DEVICE_ID_NX2_57800_VF
213#define PCI_DEVICE_ID_NX2_57800_VF CHIP_NUM_57800_VF
214#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300215#ifndef PCI_DEVICE_ID_NX2_57810
216#define PCI_DEVICE_ID_NX2_57810 CHIP_NUM_57810
217#endif
218#ifndef PCI_DEVICE_ID_NX2_57810_MF
219#define PCI_DEVICE_ID_NX2_57810_MF CHIP_NUM_57810_MF
220#endif
Yuval Mintzc3def942012-07-23 10:25:43 +0300221#ifndef PCI_DEVICE_ID_NX2_57840_O
222#define PCI_DEVICE_ID_NX2_57840_O CHIP_NUM_57840_OBSOLETE
223#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000224#ifndef PCI_DEVICE_ID_NX2_57810_VF
225#define PCI_DEVICE_ID_NX2_57810_VF CHIP_NUM_57810_VF
226#endif
Yuval Mintzc3def942012-07-23 10:25:43 +0300227#ifndef PCI_DEVICE_ID_NX2_57840_4_10
228#define PCI_DEVICE_ID_NX2_57840_4_10 CHIP_NUM_57840_4_10
229#endif
230#ifndef PCI_DEVICE_ID_NX2_57840_2_20
231#define PCI_DEVICE_ID_NX2_57840_2_20 CHIP_NUM_57840_2_20
232#endif
233#ifndef PCI_DEVICE_ID_NX2_57840_MFO
234#define PCI_DEVICE_ID_NX2_57840_MFO CHIP_NUM_57840_MF_OBSOLETE
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300235#endif
236#ifndef PCI_DEVICE_ID_NX2_57840_MF
237#define PCI_DEVICE_ID_NX2_57840_MF CHIP_NUM_57840_MF
238#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000239#ifndef PCI_DEVICE_ID_NX2_57840_VF
240#define PCI_DEVICE_ID_NX2_57840_VF CHIP_NUM_57840_VF
241#endif
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000242#ifndef PCI_DEVICE_ID_NX2_57811
243#define PCI_DEVICE_ID_NX2_57811 CHIP_NUM_57811
244#endif
245#ifndef PCI_DEVICE_ID_NX2_57811_MF
246#define PCI_DEVICE_ID_NX2_57811_MF CHIP_NUM_57811_MF
247#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000248#ifndef PCI_DEVICE_ID_NX2_57811_VF
249#define PCI_DEVICE_ID_NX2_57811_VF CHIP_NUM_57811_VF
250#endif
251
Benoit Taine9baa3c32014-08-08 15:56:03 +0200252static const struct pci_device_id bnx2x_pci_tbl[] = {
Eilon Greensteine4ed7112009-08-12 08:24:10 +0000253 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57710), BCM57710 },
254 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711), BCM57711 },
255 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711E), BCM57711E },
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000256 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712), BCM57712 },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300257 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_MF), BCM57712_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000258 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_VF), BCM57712_VF },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300259 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800), BCM57800 },
260 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_MF), BCM57800_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000261 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_VF), BCM57800_VF },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300262 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810), BCM57810 },
263 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_MF), BCM57810_MF },
Yuval Mintzc3def942012-07-23 10:25:43 +0300264 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_O), BCM57840_O },
265 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_4_10), BCM57840_4_10 },
266 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_2_20), BCM57840_2_20 },
Ariel Elior8395be52013-01-01 05:22:44 +0000267 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_VF), BCM57810_VF },
Yuval Mintzc3def942012-07-23 10:25:43 +0300268 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MFO), BCM57840_MFO },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300269 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MF), BCM57840_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000270 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_VF), BCM57840_VF },
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000271 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811), BCM57811 },
272 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811_MF), BCM57811_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000273 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811_VF), BCM57811_VF },
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200274 { 0 }
275};
276
277MODULE_DEVICE_TABLE(pci, bnx2x_pci_tbl);
278
Yuval Mintz452427b2012-03-26 20:47:07 +0000279/* Global resources for unloading a previously loaded device */
280#define BNX2X_PREV_WAIT_NEEDED 1
281static DEFINE_SEMAPHORE(bnx2x_prev_sem);
282static LIST_HEAD(bnx2x_prev_list);
stephen hemmingera8f47eb2014-01-09 22:20:11 -0800283
284/* Forward declaration */
285static struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev);
286static u32 bnx2x_rx_ustorm_prods_offset(struct bnx2x_fastpath *fp);
287static int bnx2x_set_storm_rx_mode(struct bnx2x *bp);
288
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200289/****************************************************************************
290* General service functions
291****************************************************************************/
292
Michal Kalderoneeed0182014-08-17 16:47:44 +0300293static int bnx2x_hwtstamp_ioctl(struct bnx2x *bp, struct ifreq *ifr);
294
Eric Dumazet1191cb82012-04-27 21:39:21 +0000295static void __storm_memset_dma_mapping(struct bnx2x *bp,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300296 u32 addr, dma_addr_t mapping)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000297{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300298 REG_WR(bp, addr, U64_LO(mapping));
299 REG_WR(bp, addr + 4, U64_HI(mapping));
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000300}
301
Eric Dumazet1191cb82012-04-27 21:39:21 +0000302static void storm_memset_spq_addr(struct bnx2x *bp,
303 dma_addr_t mapping, u16 abs_fid)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300304{
305 u32 addr = XSEM_REG_FAST_MEMORY +
306 XSTORM_SPQ_PAGE_BASE_OFFSET(abs_fid);
307
308 __storm_memset_dma_mapping(bp, addr, mapping);
309}
310
Eric Dumazet1191cb82012-04-27 21:39:21 +0000311static void storm_memset_vf_to_pf(struct bnx2x *bp, u16 abs_fid,
312 u16 pf_id)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300313{
314 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_VF_TO_PF_OFFSET(abs_fid),
315 pf_id);
316 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_VF_TO_PF_OFFSET(abs_fid),
317 pf_id);
318 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_VF_TO_PF_OFFSET(abs_fid),
319 pf_id);
320 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_VF_TO_PF_OFFSET(abs_fid),
321 pf_id);
322}
323
Eric Dumazet1191cb82012-04-27 21:39:21 +0000324static void storm_memset_func_en(struct bnx2x *bp, u16 abs_fid,
325 u8 enable)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300326{
327 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(abs_fid),
328 enable);
329 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(abs_fid),
330 enable);
331 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(abs_fid),
332 enable);
333 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(abs_fid),
334 enable);
335}
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000336
Eric Dumazet1191cb82012-04-27 21:39:21 +0000337static void storm_memset_eq_data(struct bnx2x *bp,
338 struct event_ring_data *eq_data,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000339 u16 pfid)
340{
341 size_t size = sizeof(struct event_ring_data);
342
343 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_DATA_OFFSET(pfid);
344
345 __storm_memset_struct(bp, addr, size, (u32 *)eq_data);
346}
347
Eric Dumazet1191cb82012-04-27 21:39:21 +0000348static void storm_memset_eq_prod(struct bnx2x *bp, u16 eq_prod,
349 u16 pfid)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000350{
351 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_PROD_OFFSET(pfid);
352 REG_WR16(bp, addr, eq_prod);
353}
354
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200355/* used only at init
356 * locking is done by mcp
357 */
stephen hemminger8d962862010-10-21 07:50:56 +0000358static void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200359{
360 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
361 pci_write_config_dword(bp->pdev, PCICFG_GRC_DATA, val);
362 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
363 PCICFG_VENDOR_ID_OFFSET);
364}
365
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200366static u32 bnx2x_reg_rd_ind(struct bnx2x *bp, u32 addr)
367{
368 u32 val;
369
370 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
371 pci_read_config_dword(bp->pdev, PCICFG_GRC_DATA, &val);
372 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
373 PCICFG_VENDOR_ID_OFFSET);
374
375 return val;
376}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200377
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000378#define DMAE_DP_SRC_GRC "grc src_addr [%08x]"
379#define DMAE_DP_SRC_PCI "pci src_addr [%x:%08x]"
380#define DMAE_DP_DST_GRC "grc dst_addr [%08x]"
381#define DMAE_DP_DST_PCI "pci dst_addr [%x:%08x]"
382#define DMAE_DP_DST_NONE "dst_addr [none]"
383
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000384static void bnx2x_dp_dmae(struct bnx2x *bp,
385 struct dmae_command *dmae, int msglvl)
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000386{
387 u32 src_type = dmae->opcode & DMAE_COMMAND_SRC;
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000388 int i;
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000389
390 switch (dmae->opcode & DMAE_COMMAND_DST) {
391 case DMAE_CMD_DST_PCI:
392 if (src_type == DMAE_CMD_SRC_PCI)
393 DP(msglvl, "DMAE: opcode 0x%08x\n"
394 "src [%x:%08x], len [%d*4], dst [%x:%08x]\n"
395 "comp_addr [%x:%08x], comp_val 0x%08x\n",
396 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
397 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo,
398 dmae->comp_addr_hi, dmae->comp_addr_lo,
399 dmae->comp_val);
400 else
401 DP(msglvl, "DMAE: opcode 0x%08x\n"
402 "src [%08x], len [%d*4], dst [%x:%08x]\n"
403 "comp_addr [%x:%08x], comp_val 0x%08x\n",
404 dmae->opcode, dmae->src_addr_lo >> 2,
405 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo,
406 dmae->comp_addr_hi, dmae->comp_addr_lo,
407 dmae->comp_val);
408 break;
409 case DMAE_CMD_DST_GRC:
410 if (src_type == DMAE_CMD_SRC_PCI)
411 DP(msglvl, "DMAE: opcode 0x%08x\n"
412 "src [%x:%08x], len [%d*4], dst_addr [%08x]\n"
413 "comp_addr [%x:%08x], comp_val 0x%08x\n",
414 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
415 dmae->len, dmae->dst_addr_lo >> 2,
416 dmae->comp_addr_hi, dmae->comp_addr_lo,
417 dmae->comp_val);
418 else
419 DP(msglvl, "DMAE: opcode 0x%08x\n"
420 "src [%08x], len [%d*4], dst [%08x]\n"
421 "comp_addr [%x:%08x], comp_val 0x%08x\n",
422 dmae->opcode, dmae->src_addr_lo >> 2,
423 dmae->len, dmae->dst_addr_lo >> 2,
424 dmae->comp_addr_hi, dmae->comp_addr_lo,
425 dmae->comp_val);
426 break;
427 default:
428 if (src_type == DMAE_CMD_SRC_PCI)
429 DP(msglvl, "DMAE: opcode 0x%08x\n"
430 "src_addr [%x:%08x] len [%d * 4] dst_addr [none]\n"
431 "comp_addr [%x:%08x] comp_val 0x%08x\n",
432 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
433 dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo,
434 dmae->comp_val);
435 else
436 DP(msglvl, "DMAE: opcode 0x%08x\n"
437 "src_addr [%08x] len [%d * 4] dst_addr [none]\n"
438 "comp_addr [%x:%08x] comp_val 0x%08x\n",
439 dmae->opcode, dmae->src_addr_lo >> 2,
440 dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo,
441 dmae->comp_val);
442 break;
443 }
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000444
445 for (i = 0; i < (sizeof(struct dmae_command)/4); i++)
446 DP(msglvl, "DMAE RAW [%02d]: 0x%08x\n",
447 i, *(((u32 *)dmae) + i));
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000448}
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000449
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200450/* copy command into DMAE command memory and set DMAE command go */
Dmitry Kravkov6c719d02010-07-27 12:36:15 +0000451void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200452{
453 u32 cmd_offset;
454 int i;
455
456 cmd_offset = (DMAE_REG_CMD_MEM + sizeof(struct dmae_command) * idx);
457 for (i = 0; i < (sizeof(struct dmae_command)/4); i++) {
458 REG_WR(bp, cmd_offset + i*4, *(((u32 *)dmae) + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200459 }
460 REG_WR(bp, dmae_reg_go_c[idx], 1);
461}
462
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000463u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type)
464{
465 return opcode | ((comp_type << DMAE_COMMAND_C_DST_SHIFT) |
466 DMAE_CMD_C_ENABLE);
467}
468
469u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode)
470{
471 return opcode & ~DMAE_CMD_SRC_RESET;
472}
473
474u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
475 bool with_comp, u8 comp_type)
476{
477 u32 opcode = 0;
478
479 opcode |= ((src_type << DMAE_COMMAND_SRC_SHIFT) |
480 (dst_type << DMAE_COMMAND_DST_SHIFT));
481
482 opcode |= (DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET);
483
484 opcode |= (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0);
David S. Miller8decf862011-09-22 03:23:13 -0400485 opcode |= ((BP_VN(bp) << DMAE_CMD_E1HVN_SHIFT) |
486 (BP_VN(bp) << DMAE_COMMAND_DST_VN_SHIFT));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000487 opcode |= (DMAE_COM_SET_ERR << DMAE_COMMAND_ERR_POLICY_SHIFT);
488
489#ifdef __BIG_ENDIAN
490 opcode |= DMAE_CMD_ENDIANITY_B_DW_SWAP;
491#else
492 opcode |= DMAE_CMD_ENDIANITY_DW_SWAP;
493#endif
494 if (with_comp)
495 opcode = bnx2x_dmae_opcode_add_comp(opcode, comp_type);
496 return opcode;
497}
498
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000499void bnx2x_prep_dmae_with_comp(struct bnx2x *bp,
stephen hemminger8d962862010-10-21 07:50:56 +0000500 struct dmae_command *dmae,
501 u8 src_type, u8 dst_type)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000502{
503 memset(dmae, 0, sizeof(struct dmae_command));
504
505 /* set the opcode */
506 dmae->opcode = bnx2x_dmae_opcode(bp, src_type, dst_type,
507 true, DMAE_COMP_PCI);
508
509 /* fill in the completion parameters */
510 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
511 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
512 dmae->comp_val = DMAE_COMP_VAL;
513}
514
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000515/* issue a dmae command over the init-channel and wait for completion */
Ariel Elior32316a42013-10-20 16:51:32 +0200516int bnx2x_issue_dmae_with_comp(struct bnx2x *bp, struct dmae_command *dmae,
517 u32 *comp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000518{
Dmitry Kravkov5e374b52011-05-22 10:09:19 +0000519 int cnt = CHIP_REV_IS_SLOW(bp) ? (400000) : 4000;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000520 int rc = 0;
521
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000522 bnx2x_dp_dmae(bp, dmae, BNX2X_MSG_DMAE);
523
524 /* Lock the dmae channel. Disable BHs to prevent a dead-lock
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300525 * as long as this code is called both from syscall context and
526 * from ndo_set_rx_mode() flow that may be called from BH.
527 */
Michal Kalderoneeed0182014-08-17 16:47:44 +0300528
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800529 spin_lock_bh(&bp->dmae_lock);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000530
531 /* reset completion */
Ariel Elior32316a42013-10-20 16:51:32 +0200532 *comp = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000533
534 /* post the command on the channel used for initializations */
535 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
536
537 /* wait for completion */
538 udelay(5);
Ariel Elior32316a42013-10-20 16:51:32 +0200539 while ((*comp & ~DMAE_PCI_ERR_FLAG) != DMAE_COMP_VAL) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000540
Ariel Elior95c6c6162012-01-26 06:01:52 +0000541 if (!cnt ||
542 (bp->recovery_state != BNX2X_RECOVERY_DONE &&
543 bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000544 BNX2X_ERR("DMAE timeout!\n");
545 rc = DMAE_TIMEOUT;
546 goto unlock;
547 }
548 cnt--;
549 udelay(50);
550 }
Ariel Elior32316a42013-10-20 16:51:32 +0200551 if (*comp & DMAE_PCI_ERR_FLAG) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000552 BNX2X_ERR("DMAE PCI error!\n");
553 rc = DMAE_PCI_ERROR;
554 }
555
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000556unlock:
Michal Kalderoneeed0182014-08-17 16:47:44 +0300557
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800558 spin_unlock_bh(&bp->dmae_lock);
Michal Kalderoneeed0182014-08-17 16:47:44 +0300559
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000560 return rc;
561}
562
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700563void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
564 u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200565{
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000566 int rc;
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000567 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700568
569 if (!bp->dmae_ready) {
570 u32 *data = bnx2x_sp(bp, wb_data[0]);
571
Ariel Elior127a4252012-01-26 06:01:46 +0000572 if (CHIP_IS_E1(bp))
573 bnx2x_init_ind_wr(bp, dst_addr, data, len32);
574 else
575 bnx2x_init_str_wr(bp, dst_addr, data, len32);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700576 return;
577 }
578
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000579 /* set opcode and fixed command fields */
580 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_PCI, DMAE_DST_GRC);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200581
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000582 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000583 dmae.src_addr_lo = U64_LO(dma_addr);
584 dmae.src_addr_hi = U64_HI(dma_addr);
585 dmae.dst_addr_lo = dst_addr >> 2;
586 dmae.dst_addr_hi = 0;
587 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200588
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000589 /* issue the command and wait for completion */
Ariel Elior32316a42013-10-20 16:51:32 +0200590 rc = bnx2x_issue_dmae_with_comp(bp, &dmae, bnx2x_sp(bp, wb_comp));
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000591 if (rc) {
592 BNX2X_ERR("DMAE returned failure %d\n", rc);
Dmitry Kravkov9dcd9ac2013-11-17 08:59:27 +0200593#ifdef BNX2X_STOP_ON_ERROR
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000594 bnx2x_panic();
Dmitry Kravkov9dcd9ac2013-11-17 08:59:27 +0200595#endif
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000596 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200597}
598
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700599void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200600{
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000601 int rc;
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000602 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700603
604 if (!bp->dmae_ready) {
605 u32 *data = bnx2x_sp(bp, wb_data[0]);
606 int i;
607
Merav Sicron51c1a582012-03-18 10:33:38 +0000608 if (CHIP_IS_E1(bp))
Ariel Elior127a4252012-01-26 06:01:46 +0000609 for (i = 0; i < len32; i++)
610 data[i] = bnx2x_reg_rd_ind(bp, src_addr + i*4);
Merav Sicron51c1a582012-03-18 10:33:38 +0000611 else
Ariel Elior127a4252012-01-26 06:01:46 +0000612 for (i = 0; i < len32; i++)
613 data[i] = REG_RD(bp, src_addr + i*4);
614
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700615 return;
616 }
617
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000618 /* set opcode and fixed command fields */
619 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_GRC, DMAE_DST_PCI);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200620
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000621 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000622 dmae.src_addr_lo = src_addr >> 2;
623 dmae.src_addr_hi = 0;
624 dmae.dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_data));
625 dmae.dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_data));
626 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200627
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000628 /* issue the command and wait for completion */
Ariel Elior32316a42013-10-20 16:51:32 +0200629 rc = bnx2x_issue_dmae_with_comp(bp, &dmae, bnx2x_sp(bp, wb_comp));
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000630 if (rc) {
631 BNX2X_ERR("DMAE returned failure %d\n", rc);
Dmitry Kravkov9dcd9ac2013-11-17 08:59:27 +0200632#ifdef BNX2X_STOP_ON_ERROR
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000633 bnx2x_panic();
Dmitry Kravkov9dcd9ac2013-11-17 08:59:27 +0200634#endif
Yuval Mintzc957d092013-06-25 08:50:11 +0300635 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200636}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200637
stephen hemminger8d962862010-10-21 07:50:56 +0000638static void bnx2x_write_dmae_phys_len(struct bnx2x *bp, dma_addr_t phys_addr,
639 u32 addr, u32 len)
Eilon Greenstein573f2032009-08-12 08:24:14 +0000640{
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000641 int dmae_wr_max = DMAE_LEN32_WR_MAX(bp);
Eilon Greenstein573f2032009-08-12 08:24:14 +0000642 int offset = 0;
643
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000644 while (len > dmae_wr_max) {
Eilon Greenstein573f2032009-08-12 08:24:14 +0000645 bnx2x_write_dmae(bp, phys_addr + offset,
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000646 addr + offset, dmae_wr_max);
647 offset += dmae_wr_max * 4;
648 len -= dmae_wr_max;
Eilon Greenstein573f2032009-08-12 08:24:14 +0000649 }
650
651 bnx2x_write_dmae(bp, phys_addr + offset, addr + offset, len);
652}
653
Ariel Elior97539f12014-08-17 16:47:51 +0300654enum storms {
655 XSTORM,
656 TSTORM,
657 CSTORM,
658 USTORM,
659 MAX_STORMS
660};
661
662#define STORMS_NUM 4
663#define REGS_IN_ENTRY 4
664
665static inline int bnx2x_get_assert_list_entry(struct bnx2x *bp,
666 enum storms storm,
667 int entry)
668{
669 switch (storm) {
670 case XSTORM:
671 return XSTORM_ASSERT_LIST_OFFSET(entry);
672 case TSTORM:
673 return TSTORM_ASSERT_LIST_OFFSET(entry);
674 case CSTORM:
675 return CSTORM_ASSERT_LIST_OFFSET(entry);
676 case USTORM:
677 return USTORM_ASSERT_LIST_OFFSET(entry);
678 case MAX_STORMS:
679 default:
680 BNX2X_ERR("unknown storm\n");
681 }
682 return -EINVAL;
683}
684
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200685static int bnx2x_mc_assert(struct bnx2x *bp)
686{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200687 char last_idx;
Ariel Elior97539f12014-08-17 16:47:51 +0300688 int i, j, rc = 0;
689 enum storms storm;
690 u32 regs[REGS_IN_ENTRY];
691 u32 bar_storm_intmem[STORMS_NUM] = {
692 BAR_XSTRORM_INTMEM,
693 BAR_TSTRORM_INTMEM,
694 BAR_CSTRORM_INTMEM,
695 BAR_USTRORM_INTMEM
696 };
697 u32 storm_assert_list_index[STORMS_NUM] = {
698 XSTORM_ASSERT_LIST_INDEX_OFFSET,
699 TSTORM_ASSERT_LIST_INDEX_OFFSET,
700 CSTORM_ASSERT_LIST_INDEX_OFFSET,
701 USTORM_ASSERT_LIST_INDEX_OFFSET
702 };
703 char *storms_string[STORMS_NUM] = {
704 "XSTORM",
705 "TSTORM",
706 "CSTORM",
707 "USTORM"
708 };
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200709
Ariel Elior97539f12014-08-17 16:47:51 +0300710 for (storm = XSTORM; storm < MAX_STORMS; storm++) {
711 last_idx = REG_RD8(bp, bar_storm_intmem[storm] +
712 storm_assert_list_index[storm]);
713 if (last_idx)
714 BNX2X_ERR("%s_ASSERT_LIST_INDEX 0x%x\n",
715 storms_string[storm], last_idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200716
Ariel Elior97539f12014-08-17 16:47:51 +0300717 /* print the asserts */
718 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
719 /* read a single assert entry */
720 for (j = 0; j < REGS_IN_ENTRY; j++)
721 regs[j] = REG_RD(bp, bar_storm_intmem[storm] +
722 bnx2x_get_assert_list_entry(bp,
723 storm,
724 i) +
725 sizeof(u32) * j);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200726
Ariel Elior97539f12014-08-17 16:47:51 +0300727 /* log entry if it contains a valid assert */
728 if (regs[0] != COMMON_ASM_INVALID_ASSERT_OPCODE) {
729 BNX2X_ERR("%s_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
730 storms_string[storm], i, regs[3],
731 regs[2], regs[1], regs[0]);
732 rc++;
733 } else {
734 break;
735 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200736 }
737 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700738
Ariel Elior97539f12014-08-17 16:47:51 +0300739 BNX2X_ERR("Chip Revision: %s, FW Version: %d_%d_%d\n",
740 CHIP_IS_E1(bp) ? "everest1" :
741 CHIP_IS_E1H(bp) ? "everest1h" :
742 CHIP_IS_E2(bp) ? "everest2" : "everest3",
743 BCM_5710_FW_MAJOR_VERSION,
744 BCM_5710_FW_MINOR_VERSION,
745 BCM_5710_FW_REVISION_VERSION);
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700746
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200747 return rc;
748}
Eliezer Tamirc14423f2008-02-28 11:49:42 -0800749
Yuval Mintz1a6974b2013-10-20 16:51:27 +0200750#define MCPR_TRACE_BUFFER_SIZE (0x800)
751#define SCRATCH_BUFFER_SIZE(bp) \
752 (CHIP_IS_E1(bp) ? 0x10000 : (CHIP_IS_E1H(bp) ? 0x20000 : 0x28000))
753
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000754void bnx2x_fw_dump_lvl(struct bnx2x *bp, const char *lvl)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200755{
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000756 u32 addr, val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200757 u32 mark, offset;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000758 __be32 data[9];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200759 int word;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000760 u32 trace_shmem_base;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +0000761 if (BP_NOMCP(bp)) {
762 BNX2X_ERR("NO MCP - can not dump\n");
763 return;
764 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000765 netdev_printk(lvl, bp->dev, "bc %d.%d.%d\n",
766 (bp->common.bc_ver & 0xff0000) >> 16,
767 (bp->common.bc_ver & 0xff00) >> 8,
768 (bp->common.bc_ver & 0xff));
769
770 val = REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER);
771 if (val == REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER))
Merav Sicron51c1a582012-03-18 10:33:38 +0000772 BNX2X_ERR("%s" "MCP PC at 0x%x\n", lvl, val);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000773
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000774 if (BP_PATH(bp) == 0)
775 trace_shmem_base = bp->common.shmem_base;
776 else
777 trace_shmem_base = SHMEM2_RD(bp, other_shmem_base_addr);
Yuval Mintz1a6974b2013-10-20 16:51:27 +0200778
779 /* sanity */
780 if (trace_shmem_base < MCPR_SCRATCH_BASE(bp) + MCPR_TRACE_BUFFER_SIZE ||
781 trace_shmem_base >= MCPR_SCRATCH_BASE(bp) +
782 SCRATCH_BUFFER_SIZE(bp)) {
783 BNX2X_ERR("Unable to dump trace buffer (mark %x)\n",
784 trace_shmem_base);
785 return;
786 }
787
788 addr = trace_shmem_base - MCPR_TRACE_BUFFER_SIZE;
Dmitry Kravkovde128802012-03-18 10:33:45 +0000789
790 /* validate TRCB signature */
791 mark = REG_RD(bp, addr);
792 if (mark != MFW_TRACE_SIGNATURE) {
793 BNX2X_ERR("Trace buffer signature is missing.");
794 return ;
795 }
796
797 /* read cyclic buffer pointer */
798 addr += 4;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000799 mark = REG_RD(bp, addr);
Yuval Mintz1a6974b2013-10-20 16:51:27 +0200800 mark = MCPR_SCRATCH_BASE(bp) + ((mark + 0x3) & ~0x3) - 0x08000000;
801 if (mark >= trace_shmem_base || mark < addr + 4) {
802 BNX2X_ERR("Mark doesn't fall inside Trace Buffer\n");
803 return;
804 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000805 printk("%s" "begin fw dump (mark 0x%x)\n", lvl, mark);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200806
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000807 printk("%s", lvl);
Yuval Mintz2de67432013-01-23 03:21:43 +0000808
809 /* dump buffer after the mark */
Yuval Mintz1a6974b2013-10-20 16:51:27 +0200810 for (offset = mark; offset < trace_shmem_base; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200811 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000812 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200813 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000814 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200815 }
Yuval Mintz2de67432013-01-23 03:21:43 +0000816
817 /* dump buffer before the mark */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000818 for (offset = addr + 4; offset <= mark; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200819 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000820 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200821 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000822 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200823 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000824 printk("%s" "end of fw dump\n", lvl);
825}
826
Eric Dumazet1191cb82012-04-27 21:39:21 +0000827static void bnx2x_fw_dump(struct bnx2x *bp)
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000828{
829 bnx2x_fw_dump_lvl(bp, KERN_ERR);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200830}
831
Yuval Mintz823e1d92013-01-14 05:11:47 +0000832static void bnx2x_hc_int_disable(struct bnx2x *bp)
833{
834 int port = BP_PORT(bp);
835 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
836 u32 val = REG_RD(bp, addr);
837
838 /* in E1 we must use only PCI configuration space to disable
Yuval Mintz16a5fd92013-06-02 00:06:18 +0000839 * MSI/MSIX capability
840 * It's forbidden to disable IGU_PF_CONF_MSI_MSIX_EN in HC block
Yuval Mintz823e1d92013-01-14 05:11:47 +0000841 */
842 if (CHIP_IS_E1(bp)) {
843 /* Since IGU_PF_CONF_MSI_MSIX_EN still always on
844 * Use mask register to prevent from HC sending interrupts
845 * after we exit the function
846 */
847 REG_WR(bp, HC_REG_INT_MASK + port*4, 0);
848
849 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
850 HC_CONFIG_0_REG_INT_LINE_EN_0 |
851 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
852 } else
853 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
854 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
855 HC_CONFIG_0_REG_INT_LINE_EN_0 |
856 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
857
858 DP(NETIF_MSG_IFDOWN,
859 "write %x to HC %d (addr 0x%x)\n",
860 val, port, addr);
861
862 /* flush all outstanding writes */
863 mmiowb();
864
865 REG_WR(bp, addr, val);
866 if (REG_RD(bp, addr) != val)
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000867 BNX2X_ERR("BUG! Proper val not read from IGU!\n");
Yuval Mintz823e1d92013-01-14 05:11:47 +0000868}
869
870static void bnx2x_igu_int_disable(struct bnx2x *bp)
871{
872 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
873
874 val &= ~(IGU_PF_CONF_MSI_MSIX_EN |
875 IGU_PF_CONF_INT_LINE_EN |
876 IGU_PF_CONF_ATTN_BIT_EN);
877
878 DP(NETIF_MSG_IFDOWN, "write %x to IGU\n", val);
879
880 /* flush all outstanding writes */
881 mmiowb();
882
883 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
884 if (REG_RD(bp, IGU_REG_PF_CONFIGURATION) != val)
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000885 BNX2X_ERR("BUG! Proper val not read from IGU!\n");
Yuval Mintz823e1d92013-01-14 05:11:47 +0000886}
887
888static void bnx2x_int_disable(struct bnx2x *bp)
889{
890 if (bp->common.int_block == INT_BLOCK_HC)
891 bnx2x_hc_int_disable(bp);
892 else
893 bnx2x_igu_int_disable(bp);
894}
895
896void bnx2x_panic_dump(struct bnx2x *bp, bool disable_int)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200897{
898 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000899 u16 j;
900 struct hc_sp_status_block_data sp_sb_data;
901 int func = BP_FUNC(bp);
902#ifdef BNX2X_STOP_ON_ERROR
903 u16 start = 0, end = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000904 u8 cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000905#endif
Yuval Mintz0155a272014-02-12 18:19:55 +0200906 if (IS_PF(bp) && disable_int)
Yuval Mintz823e1d92013-01-14 05:11:47 +0000907 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200908
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700909 bp->stats_state = STATS_STATE_DISABLED;
Ariel Elior7a752992012-01-26 06:01:53 +0000910 bp->eth_stats.unrecoverable_error++;
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700911 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
912
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200913 BNX2X_ERR("begin crash dump -----------------\n");
914
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000915 /* Indices */
916 /* Common */
Yuval Mintz0155a272014-02-12 18:19:55 +0200917 if (IS_PF(bp)) {
918 struct host_sp_status_block *def_sb = bp->def_status_blk;
919 int data_size, cstorm_offset;
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000920
Yuval Mintz0155a272014-02-12 18:19:55 +0200921 BNX2X_ERR("def_idx(0x%x) def_att_idx(0x%x) attn_state(0x%x) spq_prod_idx(0x%x) next_stats_cnt(0x%x)\n",
922 bp->def_idx, bp->def_att_idx, bp->attn_state,
923 bp->spq_prod_idx, bp->stats_counter);
924 BNX2X_ERR("DSB: attn bits(0x%x) ack(0x%x) id(0x%x) idx(0x%x)\n",
925 def_sb->atten_status_block.attn_bits,
926 def_sb->atten_status_block.attn_bits_ack,
927 def_sb->atten_status_block.status_block_id,
928 def_sb->atten_status_block.attn_bits_index);
929 BNX2X_ERR(" def (");
930 for (i = 0; i < HC_SP_SB_MAX_INDICES; i++)
931 pr_cont("0x%x%s",
932 def_sb->sp_sb.index_values[i],
933 (i == HC_SP_SB_MAX_INDICES - 1) ? ") " : " ");
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000934
Yuval Mintz0155a272014-02-12 18:19:55 +0200935 data_size = sizeof(struct hc_sp_status_block_data) /
936 sizeof(u32);
937 cstorm_offset = CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func);
938 for (i = 0; i < data_size; i++)
939 *((u32 *)&sp_sb_data + i) =
940 REG_RD(bp, BAR_CSTRORM_INTMEM + cstorm_offset +
941 i * sizeof(u32));
942
943 pr_cont("igu_sb_id(0x%x) igu_seg_id(0x%x) pf_id(0x%x) vnic_id(0x%x) vf_id(0x%x) vf_valid (0x%x) state(0x%x)\n",
944 sp_sb_data.igu_sb_id,
945 sp_sb_data.igu_seg_id,
946 sp_sb_data.p_func.pf_id,
947 sp_sb_data.p_func.vnic_id,
948 sp_sb_data.p_func.vf_id,
949 sp_sb_data.p_func.vf_valid,
950 sp_sb_data.state);
951 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000952
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000953 for_each_eth_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000954 struct bnx2x_fastpath *fp = &bp->fp[i];
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000955 int loop;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000956 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000957 struct hc_status_block_data_e1x sb_data_e1x;
958 struct hc_status_block_sm *hc_sm_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300959 CHIP_IS_E1x(bp) ?
960 sb_data_e1x.common.state_machine :
961 sb_data_e2.common.state_machine;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000962 struct hc_index_data *hc_index_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300963 CHIP_IS_E1x(bp) ?
964 sb_data_e1x.index_data :
965 sb_data_e2.index_data;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000966 u8 data_size, cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000967 u32 *sb_data_p;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000968 struct bnx2x_fp_txdata txdata;
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000969
Yuval Mintze2611992014-08-17 16:47:47 +0300970 if (!bp->fp)
971 break;
972
973 if (!fp->rx_cons_sb)
974 continue;
975
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000976 /* Rx */
Merav Sicron51c1a582012-03-18 10:33:38 +0000977 BNX2X_ERR("fp%d: rx_bd_prod(0x%x) rx_bd_cons(0x%x) rx_comp_prod(0x%x) rx_comp_cons(0x%x) *rx_cons_sb(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000978 i, fp->rx_bd_prod, fp->rx_bd_cons,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000979 fp->rx_comp_prod,
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000980 fp->rx_comp_cons, le16_to_cpu(*fp->rx_cons_sb));
Merav Sicron51c1a582012-03-18 10:33:38 +0000981 BNX2X_ERR(" rx_sge_prod(0x%x) last_max_sge(0x%x) fp_hc_idx(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000982 fp->rx_sge_prod, fp->last_max_sge,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000983 le16_to_cpu(fp->fp_hc_idx));
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000984
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000985 /* Tx */
Ariel Elior6383c0b2011-07-14 08:31:57 +0000986 for_each_cos_in_tx_queue(fp, cos)
987 {
Yuval Mintz1fc3de92014-08-26 10:24:41 +0300988 if (!fp->txdata_ptr[cos])
Yuval Mintze2611992014-08-17 16:47:47 +0300989 break;
990
Merav Sicron65565882012-06-19 07:48:26 +0000991 txdata = *fp->txdata_ptr[cos];
Yuval Mintze2611992014-08-17 16:47:47 +0300992
993 if (!txdata.tx_cons_sb)
994 continue;
995
Merav Sicron51c1a582012-03-18 10:33:38 +0000996 BNX2X_ERR("fp%d: tx_pkt_prod(0x%x) tx_pkt_cons(0x%x) tx_bd_prod(0x%x) tx_bd_cons(0x%x) *tx_cons_sb(0x%x)\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +0000997 i, txdata.tx_pkt_prod,
998 txdata.tx_pkt_cons, txdata.tx_bd_prod,
999 txdata.tx_bd_cons,
1000 le16_to_cpu(*txdata.tx_cons_sb));
1001 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001002
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001003 loop = CHIP_IS_E1x(bp) ?
1004 HC_SB_MAX_INDICES_E1X : HC_SB_MAX_INDICES_E2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001005
1006 /* host sb data */
1007
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001008 if (IS_FCOE_FP(fp))
1009 continue;
Merav Sicron55c11942012-11-07 00:45:48 +00001010
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001011 BNX2X_ERR(" run indexes (");
1012 for (j = 0; j < HC_SB_MAX_SM; j++)
1013 pr_cont("0x%x%s",
1014 fp->sb_running_index[j],
1015 (j == HC_SB_MAX_SM - 1) ? ")" : " ");
1016
1017 BNX2X_ERR(" indexes (");
1018 for (j = 0; j < loop; j++)
1019 pr_cont("0x%x%s",
1020 fp->sb_index_values[j],
1021 (j == loop - 1) ? ")" : " ");
Yuval Mintz0155a272014-02-12 18:19:55 +02001022
1023 /* VF cannot access FW refelection for status block */
1024 if (IS_VF(bp))
1025 continue;
1026
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001027 /* fw sb data */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001028 data_size = CHIP_IS_E1x(bp) ?
1029 sizeof(struct hc_status_block_data_e1x) :
1030 sizeof(struct hc_status_block_data_e2);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001031 data_size /= sizeof(u32);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001032 sb_data_p = CHIP_IS_E1x(bp) ?
1033 (u32 *)&sb_data_e1x :
1034 (u32 *)&sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001035 /* copy sb data in here */
1036 for (j = 0; j < data_size; j++)
1037 *(sb_data_p + j) = REG_RD(bp, BAR_CSTRORM_INTMEM +
1038 CSTORM_STATUS_BLOCK_DATA_OFFSET(fp->fw_sb_id) +
1039 j * sizeof(u32));
1040
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001041 if (!CHIP_IS_E1x(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001042 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001043 sb_data_e2.common.p_func.pf_id,
1044 sb_data_e2.common.p_func.vf_id,
1045 sb_data_e2.common.p_func.vf_valid,
1046 sb_data_e2.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001047 sb_data_e2.common.same_igu_sb_1b,
1048 sb_data_e2.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001049 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00001050 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001051 sb_data_e1x.common.p_func.pf_id,
1052 sb_data_e1x.common.p_func.vf_id,
1053 sb_data_e1x.common.p_func.vf_valid,
1054 sb_data_e1x.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001055 sb_data_e1x.common.same_igu_sb_1b,
1056 sb_data_e1x.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001057 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001058
1059 /* SB_SMs data */
1060 for (j = 0; j < HC_SB_MAX_SM; j++) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001061 pr_cont("SM[%d] __flags (0x%x) igu_sb_id (0x%x) igu_seg_id(0x%x) time_to_expire (0x%x) timer_value(0x%x)\n",
1062 j, hc_sm_p[j].__flags,
1063 hc_sm_p[j].igu_sb_id,
1064 hc_sm_p[j].igu_seg_id,
1065 hc_sm_p[j].time_to_expire,
1066 hc_sm_p[j].timer_value);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001067 }
1068
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001069 /* Indices data */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001070 for (j = 0; j < loop; j++) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001071 pr_cont("INDEX[%d] flags (0x%x) timeout (0x%x)\n", j,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001072 hc_index_p[j].flags,
1073 hc_index_p[j].timeout);
1074 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001075 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001076
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001077#ifdef BNX2X_STOP_ON_ERROR
Yuval Mintz0155a272014-02-12 18:19:55 +02001078 if (IS_PF(bp)) {
1079 /* event queue */
1080 BNX2X_ERR("eq cons %x prod %x\n", bp->eq_cons, bp->eq_prod);
1081 for (i = 0; i < NUM_EQ_DESC; i++) {
1082 u32 *data = (u32 *)&bp->eq_ring[i].message.data;
Yuval Mintz04c46732013-01-23 03:21:46 +00001083
Yuval Mintz0155a272014-02-12 18:19:55 +02001084 BNX2X_ERR("event queue [%d]: header: opcode %d, error %d\n",
1085 i, bp->eq_ring[i].message.opcode,
1086 bp->eq_ring[i].message.error);
1087 BNX2X_ERR("data: %x %x %x\n",
1088 data[0], data[1], data[2]);
1089 }
Yuval Mintz04c46732013-01-23 03:21:46 +00001090 }
1091
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001092 /* Rings */
1093 /* Rx */
Merav Sicron55c11942012-11-07 00:45:48 +00001094 for_each_valid_rx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001095 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001096
Yuval Mintze2611992014-08-17 16:47:47 +03001097 if (!bp->fp)
1098 break;
1099
1100 if (!fp->rx_cons_sb)
1101 continue;
1102
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001103 start = RX_BD(le16_to_cpu(*fp->rx_cons_sb) - 10);
1104 end = RX_BD(le16_to_cpu(*fp->rx_cons_sb) + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001105 for (j = start; j != end; j = RX_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001106 u32 *rx_bd = (u32 *)&fp->rx_desc_ring[j];
1107 struct sw_rx_bd *sw_bd = &fp->rx_buf_ring[j];
1108
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00001109 BNX2X_ERR("fp%d: rx_bd[%x]=[%x:%x] sw_bd=[%p]\n",
Yuval Mintz44151ac2012-01-23 07:31:56 +00001110 i, j, rx_bd[1], rx_bd[0], sw_bd->data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001111 }
1112
Eilon Greenstein3196a882008-08-13 15:58:49 -07001113 start = RX_SGE(fp->rx_sge_prod);
1114 end = RX_SGE(fp->last_max_sge);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001115 for (j = start; j != end; j = RX_SGE(j + 1)) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001116 u32 *rx_sge = (u32 *)&fp->rx_sge_ring[j];
1117 struct sw_rx_page *sw_page = &fp->rx_page_ring[j];
1118
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00001119 BNX2X_ERR("fp%d: rx_sge[%x]=[%x:%x] sw_page=[%p]\n",
1120 i, j, rx_sge[1], rx_sge[0], sw_page->page);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001121 }
1122
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001123 start = RCQ_BD(fp->rx_comp_cons - 10);
1124 end = RCQ_BD(fp->rx_comp_cons + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001125 for (j = start; j != end; j = RCQ_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001126 u32 *cqe = (u32 *)&fp->rx_comp_ring[j];
1127
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00001128 BNX2X_ERR("fp%d: cqe[%x]=[%x:%x:%x:%x]\n",
1129 i, j, cqe[0], cqe[1], cqe[2], cqe[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001130 }
1131 }
1132
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001133 /* Tx */
Merav Sicron55c11942012-11-07 00:45:48 +00001134 for_each_valid_tx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001135 struct bnx2x_fastpath *fp = &bp->fp[i];
Yuval Mintze2611992014-08-17 16:47:47 +03001136
1137 if (!bp->fp)
1138 break;
1139
Ariel Elior6383c0b2011-07-14 08:31:57 +00001140 for_each_cos_in_tx_queue(fp, cos) {
Merav Sicron65565882012-06-19 07:48:26 +00001141 struct bnx2x_fp_txdata *txdata = fp->txdata_ptr[cos];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001142
Yuval Mintz1fc3de92014-08-26 10:24:41 +03001143 if (!fp->txdata_ptr[cos])
Yuval Mintze2611992014-08-17 16:47:47 +03001144 break;
1145
Yuval Mintzea36475a2014-08-25 17:48:30 +03001146 if (!txdata->tx_cons_sb)
Yuval Mintze2611992014-08-17 16:47:47 +03001147 continue;
1148
Ariel Elior6383c0b2011-07-14 08:31:57 +00001149 start = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) - 10);
1150 end = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) + 245);
1151 for (j = start; j != end; j = TX_BD(j + 1)) {
1152 struct sw_tx_bd *sw_bd =
1153 &txdata->tx_buf_ring[j];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001154
Merav Sicron51c1a582012-03-18 10:33:38 +00001155 BNX2X_ERR("fp%d: txdata %d, packet[%x]=[%p,%x]\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00001156 i, cos, j, sw_bd->skb,
1157 sw_bd->first_bd);
1158 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001159
Ariel Elior6383c0b2011-07-14 08:31:57 +00001160 start = TX_BD(txdata->tx_bd_cons - 10);
1161 end = TX_BD(txdata->tx_bd_cons + 254);
1162 for (j = start; j != end; j = TX_BD(j + 1)) {
1163 u32 *tx_bd = (u32 *)&txdata->tx_desc_ring[j];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001164
Merav Sicron51c1a582012-03-18 10:33:38 +00001165 BNX2X_ERR("fp%d: txdata %d, tx_bd[%x]=[%x:%x:%x:%x]\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00001166 i, cos, j, tx_bd[0], tx_bd[1],
1167 tx_bd[2], tx_bd[3]);
1168 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001169 }
1170 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001171#endif
Yuval Mintz0155a272014-02-12 18:19:55 +02001172 if (IS_PF(bp)) {
1173 bnx2x_fw_dump(bp);
1174 bnx2x_mc_assert(bp);
1175 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001176 BNX2X_ERR("end crash dump -----------------\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001177}
1178
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001179/*
1180 * FLR Support for E2
1181 *
1182 * bnx2x_pf_flr_clnup() is called during nic_load in the per function HW
1183 * initialization.
1184 */
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001185#define FLR_WAIT_USEC 10000 /* 10 milliseconds */
Ariel Elior89db4ad2012-01-26 06:01:48 +00001186#define FLR_WAIT_INTERVAL 50 /* usec */
1187#define FLR_POLL_CNT (FLR_WAIT_USEC/FLR_WAIT_INTERVAL) /* 200 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001188
1189struct pbf_pN_buf_regs {
1190 int pN;
1191 u32 init_crd;
1192 u32 crd;
1193 u32 crd_freed;
1194};
1195
1196struct pbf_pN_cmd_regs {
1197 int pN;
1198 u32 lines_occup;
1199 u32 lines_freed;
1200};
1201
1202static void bnx2x_pbf_pN_buf_flushed(struct bnx2x *bp,
1203 struct pbf_pN_buf_regs *regs,
1204 u32 poll_count)
1205{
1206 u32 init_crd, crd, crd_start, crd_freed, crd_freed_start;
1207 u32 cur_cnt = poll_count;
1208
1209 crd_freed = crd_freed_start = REG_RD(bp, regs->crd_freed);
1210 crd = crd_start = REG_RD(bp, regs->crd);
1211 init_crd = REG_RD(bp, regs->init_crd);
1212
1213 DP(BNX2X_MSG_SP, "INIT CREDIT[%d] : %x\n", regs->pN, init_crd);
1214 DP(BNX2X_MSG_SP, "CREDIT[%d] : s:%x\n", regs->pN, crd);
1215 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: s:%x\n", regs->pN, crd_freed);
1216
1217 while ((crd != init_crd) && ((u32)SUB_S32(crd_freed, crd_freed_start) <
1218 (init_crd - crd_start))) {
1219 if (cur_cnt--) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001220 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001221 crd = REG_RD(bp, regs->crd);
1222 crd_freed = REG_RD(bp, regs->crd_freed);
1223 } else {
1224 DP(BNX2X_MSG_SP, "PBF tx buffer[%d] timed out\n",
1225 regs->pN);
1226 DP(BNX2X_MSG_SP, "CREDIT[%d] : c:%x\n",
1227 regs->pN, crd);
1228 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: c:%x\n",
1229 regs->pN, crd_freed);
1230 break;
1231 }
1232 }
1233 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF tx buffer[%d]\n",
Ariel Elior89db4ad2012-01-26 06:01:48 +00001234 poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001235}
1236
1237static void bnx2x_pbf_pN_cmd_flushed(struct bnx2x *bp,
1238 struct pbf_pN_cmd_regs *regs,
1239 u32 poll_count)
1240{
1241 u32 occup, to_free, freed, freed_start;
1242 u32 cur_cnt = poll_count;
1243
1244 occup = to_free = REG_RD(bp, regs->lines_occup);
1245 freed = freed_start = REG_RD(bp, regs->lines_freed);
1246
1247 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n", regs->pN, occup);
1248 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n", regs->pN, freed);
1249
1250 while (occup && ((u32)SUB_S32(freed, freed_start) < to_free)) {
1251 if (cur_cnt--) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001252 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001253 occup = REG_RD(bp, regs->lines_occup);
1254 freed = REG_RD(bp, regs->lines_freed);
1255 } else {
1256 DP(BNX2X_MSG_SP, "PBF cmd queue[%d] timed out\n",
1257 regs->pN);
1258 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n",
1259 regs->pN, occup);
1260 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n",
1261 regs->pN, freed);
1262 break;
1263 }
1264 }
1265 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF cmd queue[%d]\n",
Ariel Elior89db4ad2012-01-26 06:01:48 +00001266 poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001267}
1268
Eric Dumazet1191cb82012-04-27 21:39:21 +00001269static u32 bnx2x_flr_clnup_reg_poll(struct bnx2x *bp, u32 reg,
1270 u32 expected, u32 poll_count)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001271{
1272 u32 cur_cnt = poll_count;
1273 u32 val;
1274
1275 while ((val = REG_RD(bp, reg)) != expected && cur_cnt--)
Ariel Elior89db4ad2012-01-26 06:01:48 +00001276 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001277
1278 return val;
1279}
1280
Ariel Eliord16132c2013-01-01 05:22:42 +00001281int bnx2x_flr_clnup_poll_hw_counter(struct bnx2x *bp, u32 reg,
1282 char *msg, u32 poll_cnt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001283{
1284 u32 val = bnx2x_flr_clnup_reg_poll(bp, reg, 0, poll_cnt);
1285 if (val != 0) {
1286 BNX2X_ERR("%s usage count=%d\n", msg, val);
1287 return 1;
1288 }
1289 return 0;
1290}
1291
Ariel Eliord16132c2013-01-01 05:22:42 +00001292/* Common routines with VF FLR cleanup */
1293u32 bnx2x_flr_clnup_poll_count(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001294{
1295 /* adjust polling timeout */
1296 if (CHIP_REV_IS_EMUL(bp))
1297 return FLR_POLL_CNT * 2000;
1298
1299 if (CHIP_REV_IS_FPGA(bp))
1300 return FLR_POLL_CNT * 120;
1301
1302 return FLR_POLL_CNT;
1303}
1304
Ariel Eliord16132c2013-01-01 05:22:42 +00001305void bnx2x_tx_hw_flushed(struct bnx2x *bp, u32 poll_count)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001306{
1307 struct pbf_pN_cmd_regs cmd_regs[] = {
1308 {0, (CHIP_IS_E3B0(bp)) ?
1309 PBF_REG_TQ_OCCUPANCY_Q0 :
1310 PBF_REG_P0_TQ_OCCUPANCY,
1311 (CHIP_IS_E3B0(bp)) ?
1312 PBF_REG_TQ_LINES_FREED_CNT_Q0 :
1313 PBF_REG_P0_TQ_LINES_FREED_CNT},
1314 {1, (CHIP_IS_E3B0(bp)) ?
1315 PBF_REG_TQ_OCCUPANCY_Q1 :
1316 PBF_REG_P1_TQ_OCCUPANCY,
1317 (CHIP_IS_E3B0(bp)) ?
1318 PBF_REG_TQ_LINES_FREED_CNT_Q1 :
1319 PBF_REG_P1_TQ_LINES_FREED_CNT},
1320 {4, (CHIP_IS_E3B0(bp)) ?
1321 PBF_REG_TQ_OCCUPANCY_LB_Q :
1322 PBF_REG_P4_TQ_OCCUPANCY,
1323 (CHIP_IS_E3B0(bp)) ?
1324 PBF_REG_TQ_LINES_FREED_CNT_LB_Q :
1325 PBF_REG_P4_TQ_LINES_FREED_CNT}
1326 };
1327
1328 struct pbf_pN_buf_regs buf_regs[] = {
1329 {0, (CHIP_IS_E3B0(bp)) ?
1330 PBF_REG_INIT_CRD_Q0 :
1331 PBF_REG_P0_INIT_CRD ,
1332 (CHIP_IS_E3B0(bp)) ?
1333 PBF_REG_CREDIT_Q0 :
1334 PBF_REG_P0_CREDIT,
1335 (CHIP_IS_E3B0(bp)) ?
1336 PBF_REG_INTERNAL_CRD_FREED_CNT_Q0 :
1337 PBF_REG_P0_INTERNAL_CRD_FREED_CNT},
1338 {1, (CHIP_IS_E3B0(bp)) ?
1339 PBF_REG_INIT_CRD_Q1 :
1340 PBF_REG_P1_INIT_CRD,
1341 (CHIP_IS_E3B0(bp)) ?
1342 PBF_REG_CREDIT_Q1 :
1343 PBF_REG_P1_CREDIT,
1344 (CHIP_IS_E3B0(bp)) ?
1345 PBF_REG_INTERNAL_CRD_FREED_CNT_Q1 :
1346 PBF_REG_P1_INTERNAL_CRD_FREED_CNT},
1347 {4, (CHIP_IS_E3B0(bp)) ?
1348 PBF_REG_INIT_CRD_LB_Q :
1349 PBF_REG_P4_INIT_CRD,
1350 (CHIP_IS_E3B0(bp)) ?
1351 PBF_REG_CREDIT_LB_Q :
1352 PBF_REG_P4_CREDIT,
1353 (CHIP_IS_E3B0(bp)) ?
1354 PBF_REG_INTERNAL_CRD_FREED_CNT_LB_Q :
1355 PBF_REG_P4_INTERNAL_CRD_FREED_CNT},
1356 };
1357
1358 int i;
1359
1360 /* Verify the command queues are flushed P0, P1, P4 */
1361 for (i = 0; i < ARRAY_SIZE(cmd_regs); i++)
1362 bnx2x_pbf_pN_cmd_flushed(bp, &cmd_regs[i], poll_count);
1363
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001364 /* Verify the transmission buffers are flushed P0, P1, P4 */
1365 for (i = 0; i < ARRAY_SIZE(buf_regs); i++)
1366 bnx2x_pbf_pN_buf_flushed(bp, &buf_regs[i], poll_count);
1367}
1368
1369#define OP_GEN_PARAM(param) \
1370 (((param) << SDM_OP_GEN_COMP_PARAM_SHIFT) & SDM_OP_GEN_COMP_PARAM)
1371
1372#define OP_GEN_TYPE(type) \
1373 (((type) << SDM_OP_GEN_COMP_TYPE_SHIFT) & SDM_OP_GEN_COMP_TYPE)
1374
1375#define OP_GEN_AGG_VECT(index) \
1376 (((index) << SDM_OP_GEN_AGG_VECT_IDX_SHIFT) & SDM_OP_GEN_AGG_VECT_IDX)
1377
Ariel Eliord16132c2013-01-01 05:22:42 +00001378int bnx2x_send_final_clnup(struct bnx2x *bp, u8 clnup_func, u32 poll_cnt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001379{
Yuval Mintz86564c32013-01-23 03:21:50 +00001380 u32 op_gen_command = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001381 u32 comp_addr = BAR_CSTRORM_INTMEM +
1382 CSTORM_FINAL_CLEANUP_COMPLETE_OFFSET(clnup_func);
1383 int ret = 0;
1384
1385 if (REG_RD(bp, comp_addr)) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001386 BNX2X_ERR("Cleanup complete was not 0 before sending\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001387 return 1;
1388 }
1389
Yuval Mintz86564c32013-01-23 03:21:50 +00001390 op_gen_command |= OP_GEN_PARAM(XSTORM_AGG_INT_FINAL_CLEANUP_INDEX);
1391 op_gen_command |= OP_GEN_TYPE(XSTORM_AGG_INT_FINAL_CLEANUP_COMP_TYPE);
1392 op_gen_command |= OP_GEN_AGG_VECT(clnup_func);
1393 op_gen_command |= 1 << SDM_OP_GEN_AGG_VECT_IDX_VALID_SHIFT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001394
Ariel Elior89db4ad2012-01-26 06:01:48 +00001395 DP(BNX2X_MSG_SP, "sending FW Final cleanup\n");
Yuval Mintz86564c32013-01-23 03:21:50 +00001396 REG_WR(bp, XSDM_REG_OPERATION_GEN, op_gen_command);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001397
1398 if (bnx2x_flr_clnup_reg_poll(bp, comp_addr, 1, poll_cnt) != 1) {
1399 BNX2X_ERR("FW final cleanup did not succeed\n");
Merav Sicron51c1a582012-03-18 10:33:38 +00001400 DP(BNX2X_MSG_SP, "At timeout completion address contained %x\n",
1401 (REG_RD(bp, comp_addr)));
Ariel Eliord16132c2013-01-01 05:22:42 +00001402 bnx2x_panic();
1403 return 1;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001404 }
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001405 /* Zero completion for next FLR */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001406 REG_WR(bp, comp_addr, 0);
1407
1408 return ret;
1409}
1410
Ariel Eliorb56e9672013-01-01 05:22:32 +00001411u8 bnx2x_is_pcie_pending(struct pci_dev *dev)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001412{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001413 u16 status;
1414
Jiang Liu2a80eeb2012-08-20 13:26:51 -06001415 pcie_capability_read_word(dev, PCI_EXP_DEVSTA, &status);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001416 return status & PCI_EXP_DEVSTA_TRPND;
1417}
1418
1419/* PF FLR specific routines
1420*/
1421static int bnx2x_poll_hw_usage_counters(struct bnx2x *bp, u32 poll_cnt)
1422{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001423 /* wait for CFC PF usage-counter to zero (includes all the VFs) */
1424 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1425 CFC_REG_NUM_LCIDS_INSIDE_PF,
1426 "CFC PF usage counter timed out",
1427 poll_cnt))
1428 return 1;
1429
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001430 /* Wait for DQ PF usage-counter to zero (until DQ cleanup) */
1431 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1432 DORQ_REG_PF_USAGE_CNT,
1433 "DQ PF usage counter timed out",
1434 poll_cnt))
1435 return 1;
1436
1437 /* Wait for QM PF usage-counter to zero (until DQ cleanup) */
1438 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1439 QM_REG_PF_USG_CNT_0 + 4*BP_FUNC(bp),
1440 "QM PF usage counter timed out",
1441 poll_cnt))
1442 return 1;
1443
1444 /* Wait for Timer PF usage-counters to zero (until DQ cleanup) */
1445 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1446 TM_REG_LIN0_VNIC_UC + 4*BP_PORT(bp),
1447 "Timers VNIC usage counter timed out",
1448 poll_cnt))
1449 return 1;
1450 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1451 TM_REG_LIN0_NUM_SCANS + 4*BP_PORT(bp),
1452 "Timers NUM_SCANS usage counter timed out",
1453 poll_cnt))
1454 return 1;
1455
1456 /* Wait DMAE PF usage counter to zero */
1457 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1458 dmae_reg_go_c[INIT_DMAE_C(bp)],
Yuval Mintz6bf07b82013-06-02 00:06:20 +00001459 "DMAE command register timed out",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001460 poll_cnt))
1461 return 1;
1462
1463 return 0;
1464}
1465
1466static void bnx2x_hw_enable_status(struct bnx2x *bp)
1467{
1468 u32 val;
1469
1470 val = REG_RD(bp, CFC_REG_WEAK_ENABLE_PF);
1471 DP(BNX2X_MSG_SP, "CFC_REG_WEAK_ENABLE_PF is 0x%x\n", val);
1472
1473 val = REG_RD(bp, PBF_REG_DISABLE_PF);
1474 DP(BNX2X_MSG_SP, "PBF_REG_DISABLE_PF is 0x%x\n", val);
1475
1476 val = REG_RD(bp, IGU_REG_PCI_PF_MSI_EN);
1477 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSI_EN is 0x%x\n", val);
1478
1479 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_EN);
1480 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_EN is 0x%x\n", val);
1481
1482 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_FUNC_MASK);
1483 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_FUNC_MASK is 0x%x\n", val);
1484
1485 val = REG_RD(bp, PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR);
1486 DP(BNX2X_MSG_SP, "PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR is 0x%x\n", val);
1487
1488 val = REG_RD(bp, PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR);
1489 DP(BNX2X_MSG_SP, "PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR is 0x%x\n", val);
1490
1491 val = REG_RD(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER);
1492 DP(BNX2X_MSG_SP, "PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER is 0x%x\n",
1493 val);
1494}
1495
1496static int bnx2x_pf_flr_clnup(struct bnx2x *bp)
1497{
1498 u32 poll_cnt = bnx2x_flr_clnup_poll_count(bp);
1499
1500 DP(BNX2X_MSG_SP, "Cleanup after FLR PF[%d]\n", BP_ABS_FUNC(bp));
1501
1502 /* Re-enable PF target read access */
1503 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
1504
1505 /* Poll HW usage counters */
Ariel Elior89db4ad2012-01-26 06:01:48 +00001506 DP(BNX2X_MSG_SP, "Polling usage counters\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001507 if (bnx2x_poll_hw_usage_counters(bp, poll_cnt))
1508 return -EBUSY;
1509
1510 /* Zero the igu 'trailing edge' and 'leading edge' */
1511
1512 /* Send the FW cleanup command */
1513 if (bnx2x_send_final_clnup(bp, (u8)BP_FUNC(bp), poll_cnt))
1514 return -EBUSY;
1515
1516 /* ATC cleanup */
1517
1518 /* Verify TX hw is flushed */
1519 bnx2x_tx_hw_flushed(bp, poll_cnt);
1520
1521 /* Wait 100ms (not adjusted according to platform) */
1522 msleep(100);
1523
1524 /* Verify no pending pci transactions */
1525 if (bnx2x_is_pcie_pending(bp->pdev))
1526 BNX2X_ERR("PCIE Transactions still pending\n");
1527
1528 /* Debug */
1529 bnx2x_hw_enable_status(bp);
1530
1531 /*
1532 * Master enable - Due to WB DMAE writes performed before this
1533 * register is re-initialized as part of the regular function init
1534 */
1535 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
1536
1537 return 0;
1538}
1539
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001540static void bnx2x_hc_int_enable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001541{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001542 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001543 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
1544 u32 val = REG_RD(bp, addr);
Dmitry Kravkov69c326b2012-05-02 01:16:33 +00001545 bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
1546 bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
1547 bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001548
1549 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001550 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1551 HC_CONFIG_0_REG_INT_LINE_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001552 val |= (HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1553 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Dmitry Kravkov69c326b2012-05-02 01:16:33 +00001554 if (single_msix)
1555 val |= HC_CONFIG_0_REG_SINGLE_ISR_EN_0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001556 } else if (msi) {
1557 val &= ~HC_CONFIG_0_REG_INT_LINE_EN_0;
1558 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1559 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1560 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001561 } else {
1562 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001563 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001564 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1565 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001566
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001567 if (!CHIP_IS_E1(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001568 DP(NETIF_MSG_IFUP,
1569 "write %x to HC %d (addr 0x%x)\n", val, port, addr);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001570
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001571 REG_WR(bp, addr, val);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001572
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001573 val &= ~HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0;
1574 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001575 }
1576
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001577 if (CHIP_IS_E1(bp))
1578 REG_WR(bp, HC_REG_INT_MASK + port*4, 0x1FFFF);
1579
Merav Sicron51c1a582012-03-18 10:33:38 +00001580 DP(NETIF_MSG_IFUP,
1581 "write %x to HC %d (addr 0x%x) mode %s\n", val, port, addr,
1582 (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001583
1584 REG_WR(bp, addr, val);
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001585 /*
1586 * Ensure that HC_CONFIG is written before leading/trailing edge config
1587 */
1588 mmiowb();
1589 barrier();
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001590
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001591 if (!CHIP_IS_E1(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001592 /* init leading/trailing edge */
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00001593 if (IS_MF(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04001594 val = (0xee0f | (1 << (BP_VN(bp) + 4)));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001595 if (bp->port.pmf)
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001596 /* enable nig and gpio3 attention */
1597 val |= 0x1100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001598 } else
1599 val = 0xffff;
1600
1601 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
1602 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
1603 }
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001604
1605 /* Make sure that interrupts are indeed enabled from here on */
1606 mmiowb();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001607}
1608
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001609static void bnx2x_igu_int_enable(struct bnx2x *bp)
1610{
1611 u32 val;
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00001612 bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
1613 bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
1614 bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001615
1616 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
1617
1618 if (msix) {
1619 val &= ~(IGU_PF_CONF_INT_LINE_EN |
1620 IGU_PF_CONF_SINGLE_ISR_EN);
Yuval Mintzebe61d82013-01-14 05:11:48 +00001621 val |= (IGU_PF_CONF_MSI_MSIX_EN |
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001622 IGU_PF_CONF_ATTN_BIT_EN);
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00001623
1624 if (single_msix)
1625 val |= IGU_PF_CONF_SINGLE_ISR_EN;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001626 } else if (msi) {
1627 val &= ~IGU_PF_CONF_INT_LINE_EN;
Yuval Mintzebe61d82013-01-14 05:11:48 +00001628 val |= (IGU_PF_CONF_MSI_MSIX_EN |
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001629 IGU_PF_CONF_ATTN_BIT_EN |
1630 IGU_PF_CONF_SINGLE_ISR_EN);
1631 } else {
1632 val &= ~IGU_PF_CONF_MSI_MSIX_EN;
Yuval Mintzebe61d82013-01-14 05:11:48 +00001633 val |= (IGU_PF_CONF_INT_LINE_EN |
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001634 IGU_PF_CONF_ATTN_BIT_EN |
1635 IGU_PF_CONF_SINGLE_ISR_EN);
1636 }
1637
Yuval Mintzebe61d82013-01-14 05:11:48 +00001638 /* Clean previous status - need to configure igu prior to ack*/
1639 if ((!msix) || single_msix) {
1640 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1641 bnx2x_ack_int(bp);
1642 }
1643
1644 val |= IGU_PF_CONF_FUNC_EN;
1645
Merav Sicron51c1a582012-03-18 10:33:38 +00001646 DP(NETIF_MSG_IFUP, "write 0x%x to IGU mode %s\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001647 val, (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
1648
1649 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1650
Yuval Mintz79a85572012-04-03 18:41:25 +00001651 if (val & IGU_PF_CONF_INT_LINE_EN)
1652 pci_intx(bp->pdev, true);
1653
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001654 barrier();
1655
1656 /* init leading/trailing edge */
1657 if (IS_MF(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04001658 val = (0xee0f | (1 << (BP_VN(bp) + 4)));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001659 if (bp->port.pmf)
1660 /* enable nig and gpio3 attention */
1661 val |= 0x1100;
1662 } else
1663 val = 0xffff;
1664
1665 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
1666 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
1667
1668 /* Make sure that interrupts are indeed enabled from here on */
1669 mmiowb();
1670}
1671
1672void bnx2x_int_enable(struct bnx2x *bp)
1673{
1674 if (bp->common.int_block == INT_BLOCK_HC)
1675 bnx2x_hc_int_enable(bp);
1676 else
1677 bnx2x_igu_int_enable(bp);
1678}
1679
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001680void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001681{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001682 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001683 int i, offset;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001684
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07001685 if (disable_hw)
1686 /* prevent the HW from sending interrupts */
1687 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001688
1689 /* make sure all ISRs are done */
1690 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001691 synchronize_irq(bp->msix_table[0].vector);
1692 offset = 1;
Merav Sicron55c11942012-11-07 00:45:48 +00001693 if (CNIC_SUPPORT(bp))
1694 offset++;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001695 for_each_eth_queue(bp, i)
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00001696 synchronize_irq(bp->msix_table[offset++].vector);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001697 } else
1698 synchronize_irq(bp->pdev->irq);
1699
1700 /* make sure sp_task is not running */
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001701 cancel_delayed_work(&bp->sp_task);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00001702 cancel_delayed_work(&bp->period_task);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001703 flush_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001704}
1705
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001706/* fast path */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001707
1708/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001709 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001710 */
1711
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001712/* Return true if succeeded to acquire the lock */
1713static bool bnx2x_trylock_hw_lock(struct bnx2x *bp, u32 resource)
1714{
1715 u32 lock_status;
1716 u32 resource_bit = (1 << resource);
1717 int func = BP_FUNC(bp);
1718 u32 hw_lock_control_reg;
1719
Merav Sicron51c1a582012-03-18 10:33:38 +00001720 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
1721 "Trying to take a lock on resource %d\n", resource);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001722
1723 /* Validating that the resource is within range */
1724 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001725 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001726 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1727 resource, HW_LOCK_MAX_RESOURCE_VALUE);
Eric Dumazet0fdf4d02010-08-26 22:03:53 -07001728 return false;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001729 }
1730
1731 if (func <= 5)
1732 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1733 else
1734 hw_lock_control_reg =
1735 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1736
1737 /* Try to acquire the lock */
1738 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1739 lock_status = REG_RD(bp, hw_lock_control_reg);
1740 if (lock_status & resource_bit)
1741 return true;
1742
Merav Sicron51c1a582012-03-18 10:33:38 +00001743 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
1744 "Failed to get a lock on resource %d\n", resource);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001745 return false;
1746}
1747
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001748/**
1749 * bnx2x_get_leader_lock_resource - get the recovery leader resource id
1750 *
1751 * @bp: driver handle
1752 *
1753 * Returns the recovery leader resource id according to the engine this function
1754 * belongs to. Currently only only 2 engines is supported.
1755 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00001756static int bnx2x_get_leader_lock_resource(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001757{
1758 if (BP_PATH(bp))
1759 return HW_LOCK_RESOURCE_RECOVERY_LEADER_1;
1760 else
1761 return HW_LOCK_RESOURCE_RECOVERY_LEADER_0;
1762}
1763
1764/**
Yuval Mintz2de67432013-01-23 03:21:43 +00001765 * bnx2x_trylock_leader_lock- try to acquire a leader lock.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001766 *
1767 * @bp: driver handle
1768 *
Yuval Mintz2de67432013-01-23 03:21:43 +00001769 * Tries to acquire a leader lock for current engine.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001770 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00001771static bool bnx2x_trylock_leader_lock(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001772{
1773 return bnx2x_trylock_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
1774}
1775
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001776static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err);
Merav Sicron55c11942012-11-07 00:45:48 +00001777
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001778/* schedule the sp task and mark that interrupt occurred (runs from ISR) */
1779static int bnx2x_schedule_sp_task(struct bnx2x *bp)
1780{
1781 /* Set the interrupt occurred bit for the sp-task to recognize it
1782 * must ack the interrupt and transition according to the IGU
1783 * state machine.
1784 */
1785 atomic_set(&bp->interrupt_occurred, 1);
1786
1787 /* The sp_task must execute only after this bit
1788 * is set, otherwise we will get out of sync and miss all
1789 * further interrupts. Hence, the barrier.
1790 */
1791 smp_wmb();
1792
1793 /* schedule sp_task to workqueue */
1794 return queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
1795}
Eilon Greenstein3196a882008-08-13 15:58:49 -07001796
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001797void bnx2x_sp_event(struct bnx2x_fastpath *fp, union eth_rx_cqe *rr_cqe)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001798{
1799 struct bnx2x *bp = fp->bp;
1800 int cid = SW_CID(rr_cqe->ramrod_cqe.conn_and_cmd_data);
1801 int command = CQE_CMD(rr_cqe->ramrod_cqe.conn_and_cmd_data);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001802 enum bnx2x_queue_cmd drv_cmd = BNX2X_Q_CMD_MAX;
Barak Witkowski15192a82012-06-19 07:48:28 +00001803 struct bnx2x_queue_sp_obj *q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001804
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001805 DP(BNX2X_MSG_SP,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001806 "fp %d cid %d got ramrod #%d state is %x type is %d\n",
Eilon Greenstein0626b892009-02-12 08:38:14 +00001807 fp->index, cid, command, bp->state,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001808 rr_cqe->ramrod_cqe.ramrod_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001809
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001810 /* If cid is within VF range, replace the slowpath object with the
1811 * one corresponding to this VF
1812 */
1813 if (cid >= BNX2X_FIRST_VF_CID &&
1814 cid < BNX2X_FIRST_VF_CID + BNX2X_VF_CIDS)
1815 bnx2x_iov_set_queue_sp_obj(bp, cid, &q_obj);
1816
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001817 switch (command) {
1818 case (RAMROD_CMD_ID_ETH_CLIENT_UPDATE):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001819 DP(BNX2X_MSG_SP, "got UPDATE ramrod. CID %d\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001820 drv_cmd = BNX2X_Q_CMD_UPDATE;
1821 break;
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001822
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001823 case (RAMROD_CMD_ID_ETH_CLIENT_SETUP):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001824 DP(BNX2X_MSG_SP, "got MULTI[%d] setup ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001825 drv_cmd = BNX2X_Q_CMD_SETUP;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001826 break;
1827
Ariel Elior6383c0b2011-07-14 08:31:57 +00001828 case (RAMROD_CMD_ID_ETH_TX_QUEUE_SETUP):
Merav Sicron51c1a582012-03-18 10:33:38 +00001829 DP(BNX2X_MSG_SP, "got MULTI[%d] tx-only setup ramrod\n", cid);
Ariel Elior6383c0b2011-07-14 08:31:57 +00001830 drv_cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
1831 break;
1832
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001833 case (RAMROD_CMD_ID_ETH_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001834 DP(BNX2X_MSG_SP, "got MULTI[%d] halt ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001835 drv_cmd = BNX2X_Q_CMD_HALT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001836 break;
1837
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001838 case (RAMROD_CMD_ID_ETH_TERMINATE):
Yuval Mintz6bf07b82013-06-02 00:06:20 +00001839 DP(BNX2X_MSG_SP, "got MULTI[%d] terminate ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001840 drv_cmd = BNX2X_Q_CMD_TERMINATE;
1841 break;
1842
1843 case (RAMROD_CMD_ID_ETH_EMPTY):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001844 DP(BNX2X_MSG_SP, "got MULTI[%d] empty ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001845 drv_cmd = BNX2X_Q_CMD_EMPTY;
Eliezer Tamir49d66772008-02-28 11:53:13 -08001846 break;
1847
Michal Kalderon14a94eb2014-02-12 18:19:53 +02001848 case (RAMROD_CMD_ID_ETH_TPA_UPDATE):
1849 DP(BNX2X_MSG_SP, "got tpa update ramrod CID=%d\n", cid);
1850 drv_cmd = BNX2X_Q_CMD_UPDATE_TPA;
1851 break;
1852
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001853 default:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001854 BNX2X_ERR("unexpected MC reply (%d) on fp[%d]\n",
1855 command, fp->index);
1856 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001857 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001858
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001859 if ((drv_cmd != BNX2X_Q_CMD_MAX) &&
1860 q_obj->complete_cmd(bp, q_obj, drv_cmd))
1861 /* q_obj->complete_cmd() failure means that this was
1862 * an unexpected completion.
1863 *
1864 * In this case we don't want to increase the bp->spq_left
1865 * because apparently we haven't sent this command the first
1866 * place.
1867 */
1868#ifdef BNX2X_STOP_ON_ERROR
1869 bnx2x_panic();
1870#else
1871 return;
1872#endif
1873
Peter Zijlstra4e857c52014-03-17 18:06:10 +01001874 smp_mb__before_atomic();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08001875 atomic_inc(&bp->cq_spq_left);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001876 /* push the change in bp->spq_left and towards the memory */
Peter Zijlstra4e857c52014-03-17 18:06:10 +01001877 smp_mb__after_atomic();
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001878
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001879 DP(BNX2X_MSG_SP, "bp->cq_spq_left %x\n", atomic_read(&bp->cq_spq_left));
1880
Barak Witkowskia3348722012-04-23 03:04:46 +00001881 if ((drv_cmd == BNX2X_Q_CMD_UPDATE) && (IS_FCOE_FP(fp)) &&
1882 (!!test_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state))) {
1883 /* if Q update ramrod is completed for last Q in AFEX vif set
1884 * flow, then ACK MCP at the end
1885 *
1886 * mark pending ACK to MCP bit.
1887 * prevent case that both bits are cleared.
1888 * At the end of load/unload driver checks that
Yuval Mintz2de67432013-01-23 03:21:43 +00001889 * sp_state is cleared, and this order prevents
Barak Witkowskia3348722012-04-23 03:04:46 +00001890 * races
1891 */
Peter Zijlstra4e857c52014-03-17 18:06:10 +01001892 smp_mb__before_atomic();
Barak Witkowskia3348722012-04-23 03:04:46 +00001893 set_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK, &bp->sp_state);
1894 wmb();
1895 clear_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
Peter Zijlstra4e857c52014-03-17 18:06:10 +01001896 smp_mb__after_atomic();
Barak Witkowskia3348722012-04-23 03:04:46 +00001897
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001898 /* schedule the sp task as mcp ack is required */
1899 bnx2x_schedule_sp_task(bp);
Barak Witkowskia3348722012-04-23 03:04:46 +00001900 }
1901
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001902 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001903}
1904
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001905irqreturn_t bnx2x_interrupt(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001906{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001907 struct bnx2x *bp = netdev_priv(dev_instance);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001908 u16 status = bnx2x_ack_int(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001909 u16 mask;
Eilon Greensteinca003922009-08-12 22:53:28 -07001910 int i;
Ariel Elior6383c0b2011-07-14 08:31:57 +00001911 u8 cos;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001912
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001913 /* Return here if interrupt is shared and it's not for us */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001914 if (unlikely(status == 0)) {
1915 DP(NETIF_MSG_INTR, "not our interrupt!\n");
1916 return IRQ_NONE;
1917 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00001918 DP(NETIF_MSG_INTR, "got an interrupt status 0x%x\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001919
Eilon Greenstein3196a882008-08-13 15:58:49 -07001920#ifdef BNX2X_STOP_ON_ERROR
1921 if (unlikely(bp->panic))
1922 return IRQ_HANDLED;
1923#endif
1924
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001925 for_each_eth_queue(bp, i) {
Eilon Greensteinca003922009-08-12 22:53:28 -07001926 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001927
Merav Sicron55c11942012-11-07 00:45:48 +00001928 mask = 0x2 << (fp->index + CNIC_SUPPORT(bp));
Eilon Greensteinca003922009-08-12 22:53:28 -07001929 if (status & mask) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001930 /* Handle Rx or Tx according to SB id */
Ariel Elior6383c0b2011-07-14 08:31:57 +00001931 for_each_cos_in_tx_queue(fp, cos)
Merav Sicron65565882012-06-19 07:48:26 +00001932 prefetch(fp->txdata_ptr[cos]->tx_cons_sb);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001933 prefetch(&fp->sb_running_index[SM_RX_ID]);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001934 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
Eilon Greensteinca003922009-08-12 22:53:28 -07001935 status &= ~mask;
1936 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001937 }
1938
Merav Sicron55c11942012-11-07 00:45:48 +00001939 if (CNIC_SUPPORT(bp)) {
1940 mask = 0x2;
1941 if (status & (mask | 0x1)) {
1942 struct cnic_ops *c_ops = NULL;
Michael Chan993ac7b2009-10-10 13:46:56 +00001943
Michael Chanad9b4352013-01-23 03:21:52 +00001944 rcu_read_lock();
1945 c_ops = rcu_dereference(bp->cnic_ops);
1946 if (c_ops && (bp->cnic_eth_dev.drv_state &
1947 CNIC_DRV_STATE_HANDLES_IRQ))
1948 c_ops->cnic_handler(bp->cnic_data, NULL);
1949 rcu_read_unlock();
Merav Sicron55c11942012-11-07 00:45:48 +00001950
1951 status &= ~mask;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001952 }
Michael Chan993ac7b2009-10-10 13:46:56 +00001953 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001954
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001955 if (unlikely(status & 0x1)) {
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001956
1957 /* schedule sp task to perform default status block work, ack
1958 * attentions and enable interrupts.
1959 */
1960 bnx2x_schedule_sp_task(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001961
1962 status &= ~0x1;
1963 if (!status)
1964 return IRQ_HANDLED;
1965 }
1966
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001967 if (unlikely(status))
1968 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status 0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001969 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001970
1971 return IRQ_HANDLED;
1972}
1973
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001974/* Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001975
1976/*
1977 * General service functions
1978 */
1979
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001980int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001981{
Eliezer Tamirf1410642008-02-28 11:51:50 -08001982 u32 lock_status;
1983 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001984 int func = BP_FUNC(bp);
1985 u32 hw_lock_control_reg;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001986 int cnt;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001987
1988 /* Validating that the resource is within range */
1989 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001990 BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001991 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1992 return -EINVAL;
1993 }
1994
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001995 if (func <= 5) {
1996 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1997 } else {
1998 hw_lock_control_reg =
1999 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
2000 }
2001
Eliezer Tamirf1410642008-02-28 11:51:50 -08002002 /* Validating that the resource is not already taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002003 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002004 if (lock_status & resource_bit) {
Merav Sicron51c1a582012-03-18 10:33:38 +00002005 BNX2X_ERR("lock_status 0x%x resource_bit 0x%x\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002006 lock_status, resource_bit);
2007 return -EEXIST;
2008 }
2009
Eilon Greenstein46230476b2008-08-25 15:23:30 -07002010 /* Try for 5 second every 5ms */
2011 for (cnt = 0; cnt < 1000; cnt++) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08002012 /* Try to acquire the lock */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002013 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
2014 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002015 if (lock_status & resource_bit)
2016 return 0;
2017
Yuval Mintz639d65b2013-06-02 00:06:21 +00002018 usleep_range(5000, 10000);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002019 }
Merav Sicron51c1a582012-03-18 10:33:38 +00002020 BNX2X_ERR("Timeout\n");
Eliezer Tamirf1410642008-02-28 11:51:50 -08002021 return -EAGAIN;
2022}
2023
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002024int bnx2x_release_leader_lock(struct bnx2x *bp)
2025{
2026 return bnx2x_release_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
2027}
2028
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002029int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08002030{
2031 u32 lock_status;
2032 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002033 int func = BP_FUNC(bp);
2034 u32 hw_lock_control_reg;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002035
2036 /* Validating that the resource is within range */
2037 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00002038 BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002039 resource, HW_LOCK_MAX_RESOURCE_VALUE);
2040 return -EINVAL;
2041 }
2042
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002043 if (func <= 5) {
2044 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
2045 } else {
2046 hw_lock_control_reg =
2047 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
2048 }
2049
Eliezer Tamirf1410642008-02-28 11:51:50 -08002050 /* Validating that the resource is currently taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002051 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002052 if (!(lock_status & resource_bit)) {
Yuval Mintz6bf07b82013-06-02 00:06:20 +00002053 BNX2X_ERR("lock_status 0x%x resource_bit 0x%x. Unlock was called but lock wasn't taken!\n",
2054 lock_status, resource_bit);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002055 return -EFAULT;
2056 }
2057
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002058 REG_WR(bp, hw_lock_control_reg, resource_bit);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002059 return 0;
2060}
2061
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002062int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port)
2063{
2064 /* The GPIO should be swapped if swap register is set and active */
2065 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
2066 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
2067 int gpio_shift = gpio_num +
2068 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2069 u32 gpio_mask = (1 << gpio_shift);
2070 u32 gpio_reg;
2071 int value;
2072
2073 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2074 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2075 return -EINVAL;
2076 }
2077
2078 /* read GPIO value */
2079 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
2080
2081 /* get the requested pin value */
2082 if ((gpio_reg & gpio_mask) == gpio_mask)
2083 value = 1;
2084 else
2085 value = 0;
2086
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002087 return value;
2088}
2089
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002090int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
Eliezer Tamirf1410642008-02-28 11:51:50 -08002091{
2092 /* The GPIO should be swapped if swap register is set and active */
2093 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002094 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002095 int gpio_shift = gpio_num +
2096 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2097 u32 gpio_mask = (1 << gpio_shift);
2098 u32 gpio_reg;
2099
2100 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2101 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2102 return -EINVAL;
2103 }
2104
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002105 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002106 /* read GPIO and mask except the float bits */
2107 gpio_reg = (REG_RD(bp, MISC_REG_GPIO) & MISC_REGISTERS_GPIO_FLOAT);
2108
2109 switch (mode) {
2110 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
Merav Sicron51c1a582012-03-18 10:33:38 +00002111 DP(NETIF_MSG_LINK,
2112 "Set GPIO %d (shift %d) -> output low\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002113 gpio_num, gpio_shift);
2114 /* clear FLOAT and set CLR */
2115 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2116 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_CLR_POS);
2117 break;
2118
2119 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
Merav Sicron51c1a582012-03-18 10:33:38 +00002120 DP(NETIF_MSG_LINK,
2121 "Set GPIO %d (shift %d) -> output high\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002122 gpio_num, gpio_shift);
2123 /* clear FLOAT and set SET */
2124 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2125 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_SET_POS);
2126 break;
2127
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002128 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
Merav Sicron51c1a582012-03-18 10:33:38 +00002129 DP(NETIF_MSG_LINK,
2130 "Set GPIO %d (shift %d) -> input\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002131 gpio_num, gpio_shift);
2132 /* set FLOAT */
2133 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2134 break;
2135
2136 default:
2137 break;
2138 }
2139
2140 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002141 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002142
2143 return 0;
2144}
2145
Yaniv Rosner0d40f0d2011-06-14 01:34:27 +00002146int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode)
2147{
2148 u32 gpio_reg = 0;
2149 int rc = 0;
2150
2151 /* Any port swapping should be handled by caller. */
2152
2153 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2154 /* read GPIO and mask except the float bits */
2155 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
2156 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_FLOAT_POS);
2157 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_CLR_POS);
2158 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_SET_POS);
2159
2160 switch (mode) {
2161 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
2162 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output low\n", pins);
2163 /* set CLR */
2164 gpio_reg |= (pins << MISC_REGISTERS_GPIO_CLR_POS);
2165 break;
2166
2167 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
2168 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output high\n", pins);
2169 /* set SET */
2170 gpio_reg |= (pins << MISC_REGISTERS_GPIO_SET_POS);
2171 break;
2172
2173 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
2174 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> input\n", pins);
2175 /* set FLOAT */
2176 gpio_reg |= (pins << MISC_REGISTERS_GPIO_FLOAT_POS);
2177 break;
2178
2179 default:
2180 BNX2X_ERR("Invalid GPIO mode assignment %d\n", mode);
2181 rc = -EINVAL;
2182 break;
2183 }
2184
2185 if (rc == 0)
2186 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
2187
2188 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2189
2190 return rc;
2191}
2192
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002193int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
2194{
2195 /* The GPIO should be swapped if swap register is set and active */
2196 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
2197 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
2198 int gpio_shift = gpio_num +
2199 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2200 u32 gpio_mask = (1 << gpio_shift);
2201 u32 gpio_reg;
2202
2203 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2204 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2205 return -EINVAL;
2206 }
2207
2208 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2209 /* read GPIO int */
2210 gpio_reg = REG_RD(bp, MISC_REG_GPIO_INT);
2211
2212 switch (mode) {
2213 case MISC_REGISTERS_GPIO_INT_OUTPUT_CLR:
Merav Sicron51c1a582012-03-18 10:33:38 +00002214 DP(NETIF_MSG_LINK,
2215 "Clear GPIO INT %d (shift %d) -> output low\n",
2216 gpio_num, gpio_shift);
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002217 /* clear SET and set CLR */
2218 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2219 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2220 break;
2221
2222 case MISC_REGISTERS_GPIO_INT_OUTPUT_SET:
Merav Sicron51c1a582012-03-18 10:33:38 +00002223 DP(NETIF_MSG_LINK,
2224 "Set GPIO INT %d (shift %d) -> output high\n",
2225 gpio_num, gpio_shift);
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002226 /* clear CLR and set SET */
2227 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2228 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2229 break;
2230
2231 default:
2232 break;
2233 }
2234
2235 REG_WR(bp, MISC_REG_GPIO_INT, gpio_reg);
2236 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2237
2238 return 0;
2239}
2240
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002241static int bnx2x_set_spio(struct bnx2x *bp, int spio, u32 mode)
Eliezer Tamirf1410642008-02-28 11:51:50 -08002242{
Eliezer Tamirf1410642008-02-28 11:51:50 -08002243 u32 spio_reg;
2244
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002245 /* Only 2 SPIOs are configurable */
2246 if ((spio != MISC_SPIO_SPIO4) && (spio != MISC_SPIO_SPIO5)) {
2247 BNX2X_ERR("Invalid SPIO 0x%x\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002248 return -EINVAL;
2249 }
2250
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002251 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002252 /* read SPIO and mask except the float bits */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002253 spio_reg = (REG_RD(bp, MISC_REG_SPIO) & MISC_SPIO_FLOAT);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002254
2255 switch (mode) {
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002256 case MISC_SPIO_OUTPUT_LOW:
2257 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> output low\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002258 /* clear FLOAT and set CLR */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002259 spio_reg &= ~(spio << MISC_SPIO_FLOAT_POS);
2260 spio_reg |= (spio << MISC_SPIO_CLR_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002261 break;
2262
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002263 case MISC_SPIO_OUTPUT_HIGH:
2264 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> output high\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002265 /* clear FLOAT and set SET */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002266 spio_reg &= ~(spio << MISC_SPIO_FLOAT_POS);
2267 spio_reg |= (spio << MISC_SPIO_SET_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002268 break;
2269
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002270 case MISC_SPIO_INPUT_HI_Z:
2271 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> input\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002272 /* set FLOAT */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002273 spio_reg |= (spio << MISC_SPIO_FLOAT_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002274 break;
2275
2276 default:
2277 break;
2278 }
2279
2280 REG_WR(bp, MISC_REG_SPIO, spio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002281 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002282
2283 return 0;
2284}
2285
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002286void bnx2x_calc_fc_adv(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002287{
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002288 u8 cfg_idx = bnx2x_get_link_cfg_idx(bp);
Eilon Greensteinad33ea32009-01-14 21:24:57 -08002289 switch (bp->link_vars.ieee_fc &
2290 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002291 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002292 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002293 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002294 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002295
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002296 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002297 bp->port.advertising[cfg_idx] |= (ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002298 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002299 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002300
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002301 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002302 bp->port.advertising[cfg_idx] |= ADVERTISED_Asym_Pause;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002303 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002304
Eliezer Tamirf1410642008-02-28 11:51:50 -08002305 default:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002306 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002307 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002308 break;
2309 }
2310}
2311
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002312static void bnx2x_set_requested_fc(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002313{
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002314 /* Initialize link parameters structure variables
2315 * It is recommended to turn off RX FC for jumbo frames
2316 * for better performance
2317 */
2318 if (CHIP_IS_E1x(bp) && (bp->dev->mtu > 5000))
2319 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_TX;
2320 else
2321 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH;
2322}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002323
Dmitry Kravkov9156b302013-08-19 09:11:56 +03002324static void bnx2x_init_dropless_fc(struct bnx2x *bp)
2325{
2326 u32 pause_enabled = 0;
2327
2328 if (!CHIP_IS_E1(bp) && bp->dropless_fc && bp->link_vars.link_up) {
2329 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX)
2330 pause_enabled = 1;
2331
2332 REG_WR(bp, BAR_USTRORM_INTMEM +
2333 USTORM_ETH_PAUSE_ENABLED_OFFSET(BP_PORT(bp)),
2334 pause_enabled);
2335 }
2336
2337 DP(NETIF_MSG_IFUP | NETIF_MSG_LINK, "dropless_fc is %s\n",
2338 pause_enabled ? "enabled" : "disabled");
2339}
2340
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002341int bnx2x_initial_phy_init(struct bnx2x *bp, int load_mode)
2342{
2343 int rc, cfx_idx = bnx2x_get_link_cfg_idx(bp);
2344 u16 req_line_speed = bp->link_params.req_line_speed[cfx_idx];
2345
2346 if (!BP_NOMCP(bp)) {
2347 bnx2x_set_requested_fc(bp);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002348 bnx2x_acquire_phy_lock(bp);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002349
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002350 if (load_mode == LOAD_DIAG) {
Yaniv Rosner1cb0c782011-07-24 03:53:21 +00002351 struct link_params *lp = &bp->link_params;
2352 lp->loopback_mode = LOOPBACK_XGXS;
2353 /* do PHY loopback at 10G speed, if possible */
2354 if (lp->req_line_speed[cfx_idx] < SPEED_10000) {
2355 if (lp->speed_cap_mask[cfx_idx] &
2356 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
2357 lp->req_line_speed[cfx_idx] =
2358 SPEED_10000;
2359 else
2360 lp->req_line_speed[cfx_idx] =
2361 SPEED_1000;
2362 }
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002363 }
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002364
Merav Sicron8970b2e2012-06-19 07:48:22 +00002365 if (load_mode == LOAD_LOOPBACK_EXT) {
2366 struct link_params *lp = &bp->link_params;
2367 lp->loopback_mode = LOOPBACK_EXT;
2368 }
2369
Eilon Greenstein19680c42008-08-13 15:47:33 -07002370 rc = bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002371
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002372 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002373
Dmitry Kravkov9156b302013-08-19 09:11:56 +03002374 bnx2x_init_dropless_fc(bp);
2375
Eilon Greenstein3c96c682009-01-14 21:25:31 -08002376 bnx2x_calc_fc_adv(bp);
2377
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002378 if (bp->link_vars.link_up) {
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002379 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002380 bnx2x_link_report(bp);
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002381 }
2382 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002383 bp->link_params.req_line_speed[cfx_idx] = req_line_speed;
Eilon Greenstein19680c42008-08-13 15:47:33 -07002384 return rc;
2385 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00002386 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
Eilon Greenstein19680c42008-08-13 15:47:33 -07002387 return -EINVAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002388}
2389
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002390void bnx2x_link_set(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002391{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002392 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002393 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002394 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002395 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002396
Dmitry Kravkov9156b302013-08-19 09:11:56 +03002397 bnx2x_init_dropless_fc(bp);
2398
Eilon Greenstein19680c42008-08-13 15:47:33 -07002399 bnx2x_calc_fc_adv(bp);
2400 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002401 BNX2X_ERR("Bootcode is missing - can not set link\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002402}
2403
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002404static void bnx2x__link_reset(struct bnx2x *bp)
2405{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002406 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002407 bnx2x_acquire_phy_lock(bp);
Yuval Mintz5d07d862012-09-13 02:56:21 +00002408 bnx2x_lfa_reset(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002409 bnx2x_release_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002410 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002411 BNX2X_ERR("Bootcode is missing - can not reset link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002412}
2413
Yuval Mintz5d07d862012-09-13 02:56:21 +00002414void bnx2x_force_link_reset(struct bnx2x *bp)
2415{
2416 bnx2x_acquire_phy_lock(bp);
2417 bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
2418 bnx2x_release_phy_lock(bp);
2419}
2420
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002421u8 bnx2x_link_test(struct bnx2x *bp, u8 is_serdes)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002422{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002423 u8 rc = 0;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002424
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002425 if (!BP_NOMCP(bp)) {
2426 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002427 rc = bnx2x_test_link(&bp->link_params, &bp->link_vars,
2428 is_serdes);
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002429 bnx2x_release_phy_lock(bp);
2430 } else
2431 BNX2X_ERR("Bootcode is missing - can not test link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002432
2433 return rc;
2434}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002435
Eilon Greenstein2691d512009-08-12 08:22:08 +00002436/* Calculates the sum of vn_min_rates.
2437 It's needed for further normalizing of the min_rates.
2438 Returns:
2439 sum of vn_min_rates.
2440 or
2441 0 - if all the min_rates are 0.
Yuval Mintz16a5fd92013-06-02 00:06:18 +00002442 In the later case fairness algorithm should be deactivated.
Eilon Greenstein2691d512009-08-12 08:22:08 +00002443 If not all min_rates are zero then those that are zeroes will be set to 1.
2444 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002445static void bnx2x_calc_vn_min(struct bnx2x *bp,
2446 struct cmng_init_input *input)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002447{
2448 int all_zero = 1;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002449 int vn;
2450
David S. Miller8decf862011-09-22 03:23:13 -04002451 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002452 u32 vn_cfg = bp->mf_config[vn];
Eilon Greenstein2691d512009-08-12 08:22:08 +00002453 u32 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
2454 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
2455
2456 /* Skip hidden vns */
2457 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
Yuval Mintzb475d782012-04-03 18:41:29 +00002458 vn_min_rate = 0;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002459 /* If min rate is zero - set it to 1 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002460 else if (!vn_min_rate)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002461 vn_min_rate = DEF_MIN_RATE;
2462 else
2463 all_zero = 0;
2464
Yuval Mintzb475d782012-04-03 18:41:29 +00002465 input->vnic_min_rate[vn] = vn_min_rate;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002466 }
2467
Dmitry Kravkov30ae438b2011-06-14 01:33:13 +00002468 /* if ETS or all min rates are zeros - disable fairness */
2469 if (BNX2X_IS_ETS_ENABLED(bp)) {
Yuval Mintzb475d782012-04-03 18:41:29 +00002470 input->flags.cmng_enables &=
Dmitry Kravkov30ae438b2011-06-14 01:33:13 +00002471 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
2472 DP(NETIF_MSG_IFUP, "Fairness will be disabled due to ETS\n");
2473 } else if (all_zero) {
Yuval Mintzb475d782012-04-03 18:41:29 +00002474 input->flags.cmng_enables &=
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002475 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Yuval Mintzb475d782012-04-03 18:41:29 +00002476 DP(NETIF_MSG_IFUP,
2477 "All MIN values are zeroes fairness will be disabled\n");
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002478 } else
Yuval Mintzb475d782012-04-03 18:41:29 +00002479 input->flags.cmng_enables |=
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002480 CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002481}
2482
Yuval Mintzb475d782012-04-03 18:41:29 +00002483static void bnx2x_calc_vn_max(struct bnx2x *bp, int vn,
2484 struct cmng_init_input *input)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002485{
Yuval Mintzb475d782012-04-03 18:41:29 +00002486 u16 vn_max_rate;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002487 u32 vn_cfg = bp->mf_config[vn];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002488
Yuval Mintzb475d782012-04-03 18:41:29 +00002489 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002490 vn_max_rate = 0;
Yuval Mintzb475d782012-04-03 18:41:29 +00002491 else {
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002492 u32 maxCfg = bnx2x_extract_max_cfg(bp, vn_cfg);
2493
Yuval Mintzb475d782012-04-03 18:41:29 +00002494 if (IS_MF_SI(bp)) {
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002495 /* maxCfg in percents of linkspeed */
2496 vn_max_rate = (bp->link_vars.line_speed * maxCfg) / 100;
Yuval Mintzb475d782012-04-03 18:41:29 +00002497 } else /* SD modes */
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002498 /* maxCfg is absolute in 100Mb units */
2499 vn_max_rate = maxCfg * 100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002500 }
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002501
Yuval Mintzb475d782012-04-03 18:41:29 +00002502 DP(NETIF_MSG_IFUP, "vn %d: vn_max_rate %d\n", vn, vn_max_rate);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002503
Yuval Mintzb475d782012-04-03 18:41:29 +00002504 input->vnic_max_rate[vn] = vn_max_rate;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002505}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002506
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002507static int bnx2x_get_cmng_fns_mode(struct bnx2x *bp)
2508{
2509 if (CHIP_REV_IS_SLOW(bp))
2510 return CMNG_FNS_NONE;
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00002511 if (IS_MF(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002512 return CMNG_FNS_MINMAX;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002513
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002514 return CMNG_FNS_NONE;
2515}
2516
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002517void bnx2x_read_mf_cfg(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002518{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002519 int vn, n = (CHIP_MODE_IS_4_PORT(bp) ? 2 : 1);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002520
2521 if (BP_NOMCP(bp))
Yuval Mintz16a5fd92013-06-02 00:06:18 +00002522 return; /* what should be the default value in this case */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002523
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002524 /* For 2 port configuration the absolute function number formula
2525 * is:
2526 * abs_func = 2 * vn + BP_PORT + BP_PATH
2527 *
2528 * and there are 4 functions per port
2529 *
2530 * For 4 port configuration it is
2531 * abs_func = 4 * vn + 2 * BP_PORT + BP_PATH
2532 *
2533 * and there are 2 functions per port
2534 */
David S. Miller8decf862011-09-22 03:23:13 -04002535 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002536 int /*abs*/func = n * (2 * vn + BP_PORT(bp)) + BP_PATH(bp);
2537
2538 if (func >= E1H_FUNC_MAX)
2539 break;
2540
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002541 bp->mf_config[vn] =
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002542 MF_CFG_RD(bp, func_mf_config[func].config);
2543 }
Barak Witkowskia3348722012-04-23 03:04:46 +00002544 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
2545 DP(NETIF_MSG_IFUP, "mf_cfg function disabled\n");
2546 bp->flags |= MF_FUNC_DIS;
2547 } else {
2548 DP(NETIF_MSG_IFUP, "mf_cfg function enabled\n");
2549 bp->flags &= ~MF_FUNC_DIS;
2550 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002551}
2552
2553static void bnx2x_cmng_fns_init(struct bnx2x *bp, u8 read_cfg, u8 cmng_type)
2554{
Yuval Mintzb475d782012-04-03 18:41:29 +00002555 struct cmng_init_input input;
2556 memset(&input, 0, sizeof(struct cmng_init_input));
2557
2558 input.port_rate = bp->link_vars.line_speed;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002559
Dmitry Kravkov568e2422013-08-13 02:25:00 +03002560 if (cmng_type == CMNG_FNS_MINMAX && input.port_rate) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002561 int vn;
2562
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002563 /* read mf conf from shmem */
2564 if (read_cfg)
2565 bnx2x_read_mf_cfg(bp);
2566
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002567 /* vn_weight_sum and enable fairness if not 0 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002568 bnx2x_calc_vn_min(bp, &input);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002569
2570 /* calculate and set min-max rate for each vn */
Dmitry Kravkovc4154f22011-03-06 10:49:25 +00002571 if (bp->port.pmf)
David S. Miller8decf862011-09-22 03:23:13 -04002572 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++)
Yuval Mintzb475d782012-04-03 18:41:29 +00002573 bnx2x_calc_vn_max(bp, vn, &input);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002574
2575 /* always enable rate shaping and fairness */
Yuval Mintzb475d782012-04-03 18:41:29 +00002576 input.flags.cmng_enables |=
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002577 CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN;
Yuval Mintzb475d782012-04-03 18:41:29 +00002578
2579 bnx2x_init_cmng(&input, &bp->cmng);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002580 return;
2581 }
2582
2583 /* rate shaping and fairness are disabled */
2584 DP(NETIF_MSG_IFUP,
2585 "rate shaping and fairness are disabled\n");
2586}
2587
Eric Dumazet1191cb82012-04-27 21:39:21 +00002588static void storm_memset_cmng(struct bnx2x *bp,
2589 struct cmng_init *cmng,
2590 u8 port)
2591{
2592 int vn;
2593 size_t size = sizeof(struct cmng_struct_per_port);
2594
2595 u32 addr = BAR_XSTRORM_INTMEM +
2596 XSTORM_CMNG_PER_PORT_VARS_OFFSET(port);
2597
2598 __storm_memset_struct(bp, addr, size, (u32 *)&cmng->port);
2599
2600 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
2601 int func = func_by_vn(bp, vn);
2602
2603 addr = BAR_XSTRORM_INTMEM +
2604 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(func);
2605 size = sizeof(struct rate_shaping_vars_per_vn);
2606 __storm_memset_struct(bp, addr, size,
2607 (u32 *)&cmng->vnic.vnic_max_rate[vn]);
2608
2609 addr = BAR_XSTRORM_INTMEM +
2610 XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(func);
2611 size = sizeof(struct fairness_vars_per_vn);
2612 __storm_memset_struct(bp, addr, size,
2613 (u32 *)&cmng->vnic.vnic_min_rate[vn]);
2614 }
2615}
2616
Dmitry Kravkov568e2422013-08-13 02:25:00 +03002617/* init cmng mode in HW according to local configuration */
2618void bnx2x_set_local_cmng(struct bnx2x *bp)
2619{
2620 int cmng_fns = bnx2x_get_cmng_fns_mode(bp);
2621
2622 if (cmng_fns != CMNG_FNS_NONE) {
2623 bnx2x_cmng_fns_init(bp, false, cmng_fns);
2624 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
2625 } else {
2626 /* rate shaping and fairness are disabled */
2627 DP(NETIF_MSG_IFUP,
2628 "single function mode without fairness\n");
2629 }
2630}
2631
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002632/* This function is called upon link interrupt */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002633static void bnx2x_link_attn(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002634{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002635 /* Make sure that we are synced with the current statistics */
2636 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2637
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002638 bnx2x_link_update(&bp->link_params, &bp->link_vars);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002639
Dmitry Kravkov9156b302013-08-19 09:11:56 +03002640 bnx2x_init_dropless_fc(bp);
2641
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002642 if (bp->link_vars.link_up) {
2643
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002644 if (bp->link_vars.mac_type != MAC_TYPE_EMAC) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002645 struct host_port_stats *pstats;
2646
2647 pstats = bnx2x_sp(bp, port_stats);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002648 /* reset old mac stats */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002649 memset(&(pstats->mac_stx[0]), 0,
2650 sizeof(struct mac_stx));
2651 }
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002652 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002653 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2654 }
2655
Dmitry Kravkov568e2422013-08-13 02:25:00 +03002656 if (bp->link_vars.link_up && bp->link_vars.line_speed)
2657 bnx2x_set_local_cmng(bp);
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002658
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002659 __bnx2x_link_report(bp);
2660
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002661 if (IS_MF(bp))
2662 bnx2x_link_sync_notify(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002663}
2664
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002665void bnx2x__link_status_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002666{
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002667 if (bp->state != BNX2X_STATE_OPEN)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002668 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002669
Dmitry Kravkov00253a82011-11-13 04:34:25 +00002670 /* read updated dcb configuration */
Ariel Eliorad5afc82013-01-01 05:22:26 +00002671 if (IS_PF(bp)) {
2672 bnx2x_dcbx_pmf_update(bp);
2673 bnx2x_link_status_update(&bp->link_params, &bp->link_vars);
2674 if (bp->link_vars.link_up)
2675 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2676 else
2677 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2678 /* indicate link status */
2679 bnx2x_link_report(bp);
Dmitry Kravkov00253a82011-11-13 04:34:25 +00002680
Ariel Eliorad5afc82013-01-01 05:22:26 +00002681 } else { /* VF */
2682 bp->port.supported[0] |= (SUPPORTED_10baseT_Half |
2683 SUPPORTED_10baseT_Full |
2684 SUPPORTED_100baseT_Half |
2685 SUPPORTED_100baseT_Full |
2686 SUPPORTED_1000baseT_Full |
2687 SUPPORTED_2500baseX_Full |
2688 SUPPORTED_10000baseT_Full |
2689 SUPPORTED_TP |
2690 SUPPORTED_FIBRE |
2691 SUPPORTED_Autoneg |
2692 SUPPORTED_Pause |
2693 SUPPORTED_Asym_Pause);
2694 bp->port.advertising[0] = bp->port.supported[0];
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002695
Ariel Eliorad5afc82013-01-01 05:22:26 +00002696 bp->link_params.bp = bp;
2697 bp->link_params.port = BP_PORT(bp);
2698 bp->link_params.req_duplex[0] = DUPLEX_FULL;
2699 bp->link_params.req_flow_ctrl[0] = BNX2X_FLOW_CTRL_NONE;
2700 bp->link_params.req_line_speed[0] = SPEED_10000;
2701 bp->link_params.speed_cap_mask[0] = 0x7f0000;
2702 bp->link_params.switch_cfg = SWITCH_CFG_10G;
2703 bp->link_vars.mac_type = MAC_TYPE_BMAC;
2704 bp->link_vars.line_speed = SPEED_10000;
2705 bp->link_vars.link_status =
2706 (LINK_STATUS_LINK_UP |
2707 LINK_STATUS_SPEED_AND_DUPLEX_10GTFD);
2708 bp->link_vars.link_up = 1;
2709 bp->link_vars.duplex = DUPLEX_FULL;
2710 bp->link_vars.flow_ctrl = BNX2X_FLOW_CTRL_NONE;
2711 __bnx2x_link_report(bp);
Dmitry Kravkov6495d152014-06-26 14:31:04 +03002712
2713 bnx2x_sample_bulletin(bp);
2714
2715 /* if bulletin board did not have an update for link status
2716 * __bnx2x_link_report will report current status
2717 * but it will NOT duplicate report in case of already reported
2718 * during sampling bulletin board.
2719 */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002720 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Ariel Eliorad5afc82013-01-01 05:22:26 +00002721 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002722}
2723
Barak Witkowskia3348722012-04-23 03:04:46 +00002724static int bnx2x_afex_func_update(struct bnx2x *bp, u16 vifid,
2725 u16 vlan_val, u8 allowed_prio)
2726{
Yuval Mintz86564c32013-01-23 03:21:50 +00002727 struct bnx2x_func_state_params func_params = {NULL};
Barak Witkowskia3348722012-04-23 03:04:46 +00002728 struct bnx2x_func_afex_update_params *f_update_params =
2729 &func_params.params.afex_update;
2730
2731 func_params.f_obj = &bp->func_obj;
2732 func_params.cmd = BNX2X_F_CMD_AFEX_UPDATE;
2733
2734 /* no need to wait for RAMROD completion, so don't
2735 * set RAMROD_COMP_WAIT flag
2736 */
2737
2738 f_update_params->vif_id = vifid;
2739 f_update_params->afex_default_vlan = vlan_val;
2740 f_update_params->allowed_priorities = allowed_prio;
2741
2742 /* if ramrod can not be sent, response to MCP immediately */
2743 if (bnx2x_func_state_change(bp, &func_params) < 0)
2744 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
2745
2746 return 0;
2747}
2748
2749static int bnx2x_afex_handle_vif_list_cmd(struct bnx2x *bp, u8 cmd_type,
2750 u16 vif_index, u8 func_bit_map)
2751{
Yuval Mintz86564c32013-01-23 03:21:50 +00002752 struct bnx2x_func_state_params func_params = {NULL};
Barak Witkowskia3348722012-04-23 03:04:46 +00002753 struct bnx2x_func_afex_viflists_params *update_params =
2754 &func_params.params.afex_viflists;
2755 int rc;
2756 u32 drv_msg_code;
2757
2758 /* validate only LIST_SET and LIST_GET are received from switch */
2759 if ((cmd_type != VIF_LIST_RULE_GET) && (cmd_type != VIF_LIST_RULE_SET))
2760 BNX2X_ERR("BUG! afex_handle_vif_list_cmd invalid type 0x%x\n",
2761 cmd_type);
2762
2763 func_params.f_obj = &bp->func_obj;
2764 func_params.cmd = BNX2X_F_CMD_AFEX_VIFLISTS;
2765
2766 /* set parameters according to cmd_type */
2767 update_params->afex_vif_list_command = cmd_type;
Yuval Mintz86564c32013-01-23 03:21:50 +00002768 update_params->vif_list_index = vif_index;
Barak Witkowskia3348722012-04-23 03:04:46 +00002769 update_params->func_bit_map =
2770 (cmd_type == VIF_LIST_RULE_GET) ? 0 : func_bit_map;
2771 update_params->func_to_clear = 0;
2772 drv_msg_code =
2773 (cmd_type == VIF_LIST_RULE_GET) ?
2774 DRV_MSG_CODE_AFEX_LISTGET_ACK :
2775 DRV_MSG_CODE_AFEX_LISTSET_ACK;
2776
2777 /* if ramrod can not be sent, respond to MCP immediately for
2778 * SET and GET requests (other are not triggered from MCP)
2779 */
2780 rc = bnx2x_func_state_change(bp, &func_params);
2781 if (rc < 0)
2782 bnx2x_fw_command(bp, drv_msg_code, 0);
2783
2784 return 0;
2785}
2786
2787static void bnx2x_handle_afex_cmd(struct bnx2x *bp, u32 cmd)
2788{
2789 struct afex_stats afex_stats;
2790 u32 func = BP_ABS_FUNC(bp);
2791 u32 mf_config;
2792 u16 vlan_val;
2793 u32 vlan_prio;
2794 u16 vif_id;
2795 u8 allowed_prio;
2796 u8 vlan_mode;
2797 u32 addr_to_write, vifid, addrs, stats_type, i;
2798
2799 if (cmd & DRV_STATUS_AFEX_LISTGET_REQ) {
2800 vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2801 DP(BNX2X_MSG_MCP,
2802 "afex: got MCP req LISTGET_REQ for vifid 0x%x\n", vifid);
2803 bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_GET, vifid, 0);
2804 }
2805
2806 if (cmd & DRV_STATUS_AFEX_LISTSET_REQ) {
2807 vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2808 addrs = SHMEM2_RD(bp, afex_param2_to_driver[BP_FW_MB_IDX(bp)]);
2809 DP(BNX2X_MSG_MCP,
2810 "afex: got MCP req LISTSET_REQ for vifid 0x%x addrs 0x%x\n",
2811 vifid, addrs);
2812 bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_SET, vifid,
2813 addrs);
2814 }
2815
2816 if (cmd & DRV_STATUS_AFEX_STATSGET_REQ) {
2817 addr_to_write = SHMEM2_RD(bp,
2818 afex_scratchpad_addr_to_write[BP_FW_MB_IDX(bp)]);
2819 stats_type = SHMEM2_RD(bp,
2820 afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2821
2822 DP(BNX2X_MSG_MCP,
2823 "afex: got MCP req STATSGET_REQ, write to addr 0x%x\n",
2824 addr_to_write);
2825
2826 bnx2x_afex_collect_stats(bp, (void *)&afex_stats, stats_type);
2827
2828 /* write response to scratchpad, for MCP */
2829 for (i = 0; i < (sizeof(struct afex_stats)/sizeof(u32)); i++)
2830 REG_WR(bp, addr_to_write + i*sizeof(u32),
2831 *(((u32 *)(&afex_stats))+i));
2832
2833 /* send ack message to MCP */
2834 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_STATSGET_ACK, 0);
2835 }
2836
2837 if (cmd & DRV_STATUS_AFEX_VIFSET_REQ) {
2838 mf_config = MF_CFG_RD(bp, func_mf_config[func].config);
2839 bp->mf_config[BP_VN(bp)] = mf_config;
2840 DP(BNX2X_MSG_MCP,
2841 "afex: got MCP req VIFSET_REQ, mf_config 0x%x\n",
2842 mf_config);
2843
2844 /* if VIF_SET is "enabled" */
2845 if (!(mf_config & FUNC_MF_CFG_FUNC_DISABLED)) {
2846 /* set rate limit directly to internal RAM */
2847 struct cmng_init_input cmng_input;
2848 struct rate_shaping_vars_per_vn m_rs_vn;
2849 size_t size = sizeof(struct rate_shaping_vars_per_vn);
2850 u32 addr = BAR_XSTRORM_INTMEM +
2851 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(BP_FUNC(bp));
2852
2853 bp->mf_config[BP_VN(bp)] = mf_config;
2854
2855 bnx2x_calc_vn_max(bp, BP_VN(bp), &cmng_input);
2856 m_rs_vn.vn_counter.rate =
2857 cmng_input.vnic_max_rate[BP_VN(bp)];
2858 m_rs_vn.vn_counter.quota =
2859 (m_rs_vn.vn_counter.rate *
2860 RS_PERIODIC_TIMEOUT_USEC) / 8;
2861
2862 __storm_memset_struct(bp, addr, size, (u32 *)&m_rs_vn);
2863
2864 /* read relevant values from mf_cfg struct in shmem */
2865 vif_id =
2866 (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
2867 FUNC_MF_CFG_E1HOV_TAG_MASK) >>
2868 FUNC_MF_CFG_E1HOV_TAG_SHIFT;
2869 vlan_val =
2870 (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
2871 FUNC_MF_CFG_AFEX_VLAN_MASK) >>
2872 FUNC_MF_CFG_AFEX_VLAN_SHIFT;
2873 vlan_prio = (mf_config &
2874 FUNC_MF_CFG_TRANSMIT_PRIORITY_MASK) >>
2875 FUNC_MF_CFG_TRANSMIT_PRIORITY_SHIFT;
2876 vlan_val |= (vlan_prio << VLAN_PRIO_SHIFT);
2877 vlan_mode =
2878 (MF_CFG_RD(bp,
2879 func_mf_config[func].afex_config) &
2880 FUNC_MF_CFG_AFEX_VLAN_MODE_MASK) >>
2881 FUNC_MF_CFG_AFEX_VLAN_MODE_SHIFT;
2882 allowed_prio =
2883 (MF_CFG_RD(bp,
2884 func_mf_config[func].afex_config) &
2885 FUNC_MF_CFG_AFEX_COS_FILTER_MASK) >>
2886 FUNC_MF_CFG_AFEX_COS_FILTER_SHIFT;
2887
2888 /* send ramrod to FW, return in case of failure */
2889 if (bnx2x_afex_func_update(bp, vif_id, vlan_val,
2890 allowed_prio))
2891 return;
2892
2893 bp->afex_def_vlan_tag = vlan_val;
2894 bp->afex_vlan_mode = vlan_mode;
2895 } else {
2896 /* notify link down because BP->flags is disabled */
2897 bnx2x_link_report(bp);
2898
2899 /* send INVALID VIF ramrod to FW */
2900 bnx2x_afex_func_update(bp, 0xFFFF, 0, 0);
2901
2902 /* Reset the default afex VLAN */
2903 bp->afex_def_vlan_tag = -1;
2904 }
2905 }
2906}
2907
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002908static void bnx2x_pmf_update(struct bnx2x *bp)
2909{
2910 int port = BP_PORT(bp);
2911 u32 val;
2912
2913 bp->port.pmf = 1;
Merav Sicron51c1a582012-03-18 10:33:38 +00002914 DP(BNX2X_MSG_MCP, "pmf %d\n", bp->port.pmf);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002915
Yaniv Rosner3deb8162011-06-14 01:34:33 +00002916 /*
2917 * We need the mb() to ensure the ordering between the writing to
2918 * bp->port.pmf here and reading it from the bnx2x_periodic_task().
2919 */
2920 smp_mb();
2921
2922 /* queue a periodic task */
2923 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
2924
Dmitry Kravkovef018542011-06-14 01:33:57 +00002925 bnx2x_dcbx_pmf_update(bp);
2926
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002927 /* enable nig attention */
David S. Miller8decf862011-09-22 03:23:13 -04002928 val = (0xff0f | (1 << (BP_VN(bp) + 4)));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002929 if (bp->common.int_block == INT_BLOCK_HC) {
2930 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
2931 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002932 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002933 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
2934 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
2935 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002936
2937 bnx2x_stats_handle(bp, STATS_EVENT_PMF);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002938}
2939
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002940/* end of Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002941
2942/* slow path */
2943
2944/*
2945 * General service functions
2946 */
2947
Eilon Greenstein2691d512009-08-12 08:22:08 +00002948/* send the MCP a request, block until there is a reply */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002949u32 bnx2x_fw_command(struct bnx2x *bp, u32 command, u32 param)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002950{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002951 int mb_idx = BP_FW_MB_IDX(bp);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00002952 u32 seq;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002953 u32 rc = 0;
2954 u32 cnt = 1;
2955 u8 delay = CHIP_REV_IS_SLOW(bp) ? 100 : 10;
2956
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002957 mutex_lock(&bp->fw_mb_mutex);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00002958 seq = ++bp->fw_seq;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002959 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_param, param);
2960 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_header, (command | seq));
2961
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00002962 DP(BNX2X_MSG_MCP, "wrote command (%x) to FW MB param 0x%08x\n",
2963 (command | seq), param);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002964
2965 do {
2966 /* let the FW do it's magic ... */
2967 msleep(delay);
2968
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002969 rc = SHMEM_RD(bp, func_mb[mb_idx].fw_mb_header);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002970
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002971 /* Give the FW up to 5 second (500*10ms) */
2972 } while ((seq != (rc & FW_MSG_SEQ_NUMBER_MASK)) && (cnt++ < 500));
Eilon Greenstein2691d512009-08-12 08:22:08 +00002973
2974 DP(BNX2X_MSG_MCP, "[after %d ms] read (%x) seq is (%x) from FW MB\n",
2975 cnt*delay, rc, seq);
2976
2977 /* is this a reply to our command? */
2978 if (seq == (rc & FW_MSG_SEQ_NUMBER_MASK))
2979 rc &= FW_MSG_CODE_MASK;
2980 else {
2981 /* FW BUG! */
2982 BNX2X_ERR("FW failed to respond!\n");
2983 bnx2x_fw_dump(bp);
2984 rc = 0;
2985 }
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002986 mutex_unlock(&bp->fw_mb_mutex);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002987
2988 return rc;
2989}
2990
Eric Dumazet1191cb82012-04-27 21:39:21 +00002991static void storm_memset_func_cfg(struct bnx2x *bp,
2992 struct tstorm_eth_function_common_config *tcfg,
2993 u16 abs_fid)
2994{
2995 size_t size = sizeof(struct tstorm_eth_function_common_config);
2996
2997 u32 addr = BAR_TSTRORM_INTMEM +
2998 TSTORM_FUNCTION_COMMON_CONFIG_OFFSET(abs_fid);
2999
3000 __storm_memset_struct(bp, addr, size, (u32 *)tcfg);
3001}
3002
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003003void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003004{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003005 if (CHIP_IS_E1x(bp)) {
3006 struct tstorm_eth_function_common_config tcfg = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003007
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003008 storm_memset_func_cfg(bp, &tcfg, p->func_id);
3009 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003010
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003011 /* Enable the function in the FW */
3012 storm_memset_vf_to_pf(bp, p->func_id, p->pf_id);
3013 storm_memset_func_en(bp, p->func_id, 1);
3014
3015 /* spq */
3016 if (p->func_flgs & FUNC_FLG_SPQ) {
3017 storm_memset_spq_addr(bp, p->spq_map, p->func_id);
3018 REG_WR(bp, XSEM_REG_FAST_MEMORY +
3019 XSTORM_SPQ_PROD_OFFSET(p->func_id), p->spq_prod);
3020 }
3021}
3022
Ariel Elior6383c0b2011-07-14 08:31:57 +00003023/**
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003024 * bnx2x_get_common_flags - Return common flags
Ariel Elior6383c0b2011-07-14 08:31:57 +00003025 *
3026 * @bp device handle
3027 * @fp queue handle
3028 * @zero_stats TRUE if statistics zeroing is needed
3029 *
3030 * Return the flags that are common for the Tx-only and not normal connections.
3031 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003032static unsigned long bnx2x_get_common_flags(struct bnx2x *bp,
3033 struct bnx2x_fastpath *fp,
3034 bool zero_stats)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003035{
3036 unsigned long flags = 0;
3037
3038 /* PF driver will always initialize the Queue to an ACTIVE state */
3039 __set_bit(BNX2X_Q_FLG_ACTIVE, &flags);
3040
Ariel Elior6383c0b2011-07-14 08:31:57 +00003041 /* tx only connections collect statistics (on the same index as the
Dmitry Kravkov91226792013-03-11 05:17:52 +00003042 * parent connection). The statistics are zeroed when the parent
3043 * connection is initialized.
Ariel Elior6383c0b2011-07-14 08:31:57 +00003044 */
Barak Witkowski50f0a562011-12-05 21:52:23 +00003045
3046 __set_bit(BNX2X_Q_FLG_STATS, &flags);
3047 if (zero_stats)
3048 __set_bit(BNX2X_Q_FLG_ZERO_STATS, &flags);
3049
Yuval Mintzc14db202014-01-12 14:37:59 +02003050 if (bp->flags & TX_SWITCHING)
3051 __set_bit(BNX2X_Q_FLG_TX_SWITCH, &flags);
3052
Dmitry Kravkov91226792013-03-11 05:17:52 +00003053 __set_bit(BNX2X_Q_FLG_PCSUM_ON_PKT, &flags);
Dmitry Kravkove287a752013-03-21 15:38:24 +00003054 __set_bit(BNX2X_Q_FLG_TUN_INC_INNER_IP_ID, &flags);
Ariel Elior6383c0b2011-07-14 08:31:57 +00003055
Yuval Mintz823e1d92013-01-14 05:11:47 +00003056#ifdef BNX2X_STOP_ON_ERROR
3057 __set_bit(BNX2X_Q_FLG_TX_SEC, &flags);
3058#endif
3059
Ariel Elior6383c0b2011-07-14 08:31:57 +00003060 return flags;
3061}
3062
Eric Dumazet1191cb82012-04-27 21:39:21 +00003063static unsigned long bnx2x_get_q_flags(struct bnx2x *bp,
3064 struct bnx2x_fastpath *fp,
3065 bool leading)
Ariel Elior6383c0b2011-07-14 08:31:57 +00003066{
3067 unsigned long flags = 0;
3068
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003069 /* calculate other queue flags */
3070 if (IS_MF_SD(bp))
3071 __set_bit(BNX2X_Q_FLG_OV, &flags);
3072
Barak Witkowskia3348722012-04-23 03:04:46 +00003073 if (IS_FCOE_FP(fp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003074 __set_bit(BNX2X_Q_FLG_FCOE, &flags);
Barak Witkowskia3348722012-04-23 03:04:46 +00003075 /* For FCoE - force usage of default priority (for afex) */
3076 __set_bit(BNX2X_Q_FLG_FORCE_DEFAULT_PRI, &flags);
3077 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003078
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00003079 if (!fp->disable_tpa) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003080 __set_bit(BNX2X_Q_FLG_TPA, &flags);
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00003081 __set_bit(BNX2X_Q_FLG_TPA_IPV6, &flags);
Dmitry Kravkov621b4d62012-02-20 09:59:08 +00003082 if (fp->mode == TPA_MODE_GRO)
3083 __set_bit(BNX2X_Q_FLG_TPA_GRO, &flags);
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00003084 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003085
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003086 if (leading) {
3087 __set_bit(BNX2X_Q_FLG_LEADING_RSS, &flags);
3088 __set_bit(BNX2X_Q_FLG_MCAST, &flags);
3089 }
3090
3091 /* Always set HW VLAN stripping */
3092 __set_bit(BNX2X_Q_FLG_VLAN, &flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003093
Barak Witkowskia3348722012-04-23 03:04:46 +00003094 /* configure silent vlan removal */
3095 if (IS_MF_AFEX(bp))
3096 __set_bit(BNX2X_Q_FLG_SILENT_VLAN_REM, &flags);
3097
Ariel Elior6383c0b2011-07-14 08:31:57 +00003098 return flags | bnx2x_get_common_flags(bp, fp, true);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003099}
3100
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003101static void bnx2x_pf_q_prep_general(struct bnx2x *bp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00003102 struct bnx2x_fastpath *fp, struct bnx2x_general_setup_params *gen_init,
3103 u8 cos)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003104{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003105 gen_init->stat_id = bnx2x_stats_id(fp);
3106 gen_init->spcl_id = fp->cl_id;
3107
3108 /* Always use mini-jumbo MTU for FCoE L2 ring */
3109 if (IS_FCOE_FP(fp))
3110 gen_init->mtu = BNX2X_FCOE_MINI_JUMBO_MTU;
3111 else
3112 gen_init->mtu = bp->dev->mtu;
Ariel Elior6383c0b2011-07-14 08:31:57 +00003113
3114 gen_init->cos = cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003115}
3116
3117static void bnx2x_pf_rx_q_prep(struct bnx2x *bp,
3118 struct bnx2x_fastpath *fp, struct rxq_pause_params *pause,
3119 struct bnx2x_rxq_setup_params *rxq_init)
3120{
3121 u8 max_sge = 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003122 u16 sge_sz = 0;
3123 u16 tpa_agg_size = 0;
3124
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003125 if (!fp->disable_tpa) {
David S. Miller8decf862011-09-22 03:23:13 -04003126 pause->sge_th_lo = SGE_TH_LO(bp);
3127 pause->sge_th_hi = SGE_TH_HI(bp);
3128
3129 /* validate SGE ring has enough to cross high threshold */
3130 WARN_ON(bp->dropless_fc &&
3131 pause->sge_th_hi + FW_PREFETCH_CNT >
3132 MAX_RX_SGE_CNT * NUM_RX_SGE_PAGES);
3133
Yuval Mintz924d75a2013-01-23 03:21:44 +00003134 tpa_agg_size = TPA_AGG_SIZE;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003135 max_sge = SGE_PAGE_ALIGN(bp->dev->mtu) >>
3136 SGE_PAGE_SHIFT;
3137 max_sge = ((max_sge + PAGES_PER_SGE - 1) &
3138 (~(PAGES_PER_SGE-1))) >> PAGES_PER_SGE_SHIFT;
Yuval Mintz924d75a2013-01-23 03:21:44 +00003139 sge_sz = (u16)min_t(u32, SGE_PAGES, 0xffff);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003140 }
3141
3142 /* pause - not for e1 */
3143 if (!CHIP_IS_E1(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04003144 pause->bd_th_lo = BD_TH_LO(bp);
3145 pause->bd_th_hi = BD_TH_HI(bp);
3146
3147 pause->rcq_th_lo = RCQ_TH_LO(bp);
3148 pause->rcq_th_hi = RCQ_TH_HI(bp);
3149 /*
3150 * validate that rings have enough entries to cross
3151 * high thresholds
3152 */
3153 WARN_ON(bp->dropless_fc &&
3154 pause->bd_th_hi + FW_PREFETCH_CNT >
3155 bp->rx_ring_size);
3156 WARN_ON(bp->dropless_fc &&
3157 pause->rcq_th_hi + FW_PREFETCH_CNT >
3158 NUM_RCQ_RINGS * MAX_RCQ_DESC_CNT);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003159
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003160 pause->pri_map = 1;
3161 }
3162
3163 /* rxq setup */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003164 rxq_init->dscr_map = fp->rx_desc_mapping;
3165 rxq_init->sge_map = fp->rx_sge_mapping;
3166 rxq_init->rcq_map = fp->rx_comp_mapping;
3167 rxq_init->rcq_np_map = fp->rx_comp_mapping + BCM_PAGE_SIZE;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08003168
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003169 /* This should be a maximum number of data bytes that may be
3170 * placed on the BD (not including paddings).
3171 */
Eric Dumazete52fcb22011-11-14 06:05:34 +00003172 rxq_init->buf_sz = fp->rx_buf_size - BNX2X_FW_RX_ALIGN_START -
Yuval Mintz3cdeec22013-06-02 00:06:19 +00003173 BNX2X_FW_RX_ALIGN_END - IP_HEADER_ALIGNMENT_PADDING;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08003174
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003175 rxq_init->cl_qzone_id = fp->cl_qzone_id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003176 rxq_init->tpa_agg_sz = tpa_agg_size;
3177 rxq_init->sge_buf_sz = sge_sz;
3178 rxq_init->max_sges_pkt = max_sge;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003179 rxq_init->rss_engine_id = BP_FUNC(bp);
Yuval Mintz259afa12012-03-12 08:53:10 +00003180 rxq_init->mcast_engine_id = BP_FUNC(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003181
3182 /* Maximum number or simultaneous TPA aggregation for this Queue.
3183 *
Yuval Mintz2de67432013-01-23 03:21:43 +00003184 * For PF Clients it should be the maximum available number.
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003185 * VF driver(s) may want to define it to a smaller value.
3186 */
David S. Miller8decf862011-09-22 03:23:13 -04003187 rxq_init->max_tpa_queues = MAX_AGG_QS(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003188
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003189 rxq_init->cache_line_log = BNX2X_RX_ALIGN_SHIFT;
3190 rxq_init->fw_sb_id = fp->fw_sb_id;
3191
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003192 if (IS_FCOE_FP(fp))
3193 rxq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS;
3194 else
Ariel Elior6383c0b2011-07-14 08:31:57 +00003195 rxq_init->sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
Barak Witkowskia3348722012-04-23 03:04:46 +00003196 /* configure silent vlan removal
3197 * if multi function mode is afex, then mask default vlan
3198 */
3199 if (IS_MF_AFEX(bp)) {
3200 rxq_init->silent_removal_value = bp->afex_def_vlan_tag;
3201 rxq_init->silent_removal_mask = VLAN_VID_MASK;
3202 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003203}
3204
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003205static void bnx2x_pf_tx_q_prep(struct bnx2x *bp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00003206 struct bnx2x_fastpath *fp, struct bnx2x_txq_setup_params *txq_init,
3207 u8 cos)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003208{
Merav Sicron65565882012-06-19 07:48:26 +00003209 txq_init->dscr_map = fp->txdata_ptr[cos]->tx_desc_mapping;
Ariel Elior6383c0b2011-07-14 08:31:57 +00003210 txq_init->sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS + cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003211 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_NW;
3212 txq_init->fw_sb_id = fp->fw_sb_id;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003213
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003214 /*
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003215 * set the tss leading client id for TX classification ==
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003216 * leading RSS client id
3217 */
3218 txq_init->tss_leading_cl_id = bnx2x_fp(bp, 0, cl_id);
3219
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003220 if (IS_FCOE_FP(fp)) {
3221 txq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS;
3222 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_FCOE;
3223 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003224}
3225
stephen hemminger8d962862010-10-21 07:50:56 +00003226static void bnx2x_pf_init(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003227{
3228 struct bnx2x_func_init_params func_init = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003229 struct event_ring_data eq_data = { {0} };
3230 u16 flags;
3231
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003232 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003233 /* reset IGU PF statistics: MSIX + ATTN */
3234 /* PF */
3235 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
3236 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
3237 (CHIP_MODE_IS_4_PORT(bp) ?
3238 BP_FUNC(bp) : BP_VN(bp))*4, 0);
3239 /* ATTN */
3240 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
3241 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
3242 BNX2X_IGU_STAS_MSG_PF_CNT*4 +
3243 (CHIP_MODE_IS_4_PORT(bp) ?
3244 BP_FUNC(bp) : BP_VN(bp))*4, 0);
3245 }
3246
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003247 /* function setup flags */
3248 flags = (FUNC_FLG_STATS | FUNC_FLG_LEADING | FUNC_FLG_SPQ);
3249
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003250 /* This flag is relevant for E1x only.
3251 * E2 doesn't have a TPA configuration in a function level.
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003252 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003253 flags |= (bp->flags & TPA_ENABLE_FLAG) ? FUNC_FLG_TPA : 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003254
3255 func_init.func_flgs = flags;
3256 func_init.pf_id = BP_FUNC(bp);
3257 func_init.func_id = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003258 func_init.spq_map = bp->spq_mapping;
3259 func_init.spq_prod = bp->spq_prod_idx;
3260
3261 bnx2x_func_init(bp, &func_init);
3262
3263 memset(&(bp->cmng), 0, sizeof(struct cmng_struct_per_port));
3264
3265 /*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003266 * Congestion management values depend on the link rate
3267 * There is no active link so initial link rate is set to 10 Gbps.
3268 * When the link comes up The congestion management values are
3269 * re-calculated according to the actual link rate.
3270 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003271 bp->link_vars.line_speed = SPEED_10000;
3272 bnx2x_cmng_fns_init(bp, true, bnx2x_get_cmng_fns_mode(bp));
3273
3274 /* Only the PMF sets the HW */
3275 if (bp->port.pmf)
3276 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
3277
Yuval Mintz86564c32013-01-23 03:21:50 +00003278 /* init Event Queue - PCI bus guarantees correct endianity*/
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003279 eq_data.base_addr.hi = U64_HI(bp->eq_mapping);
3280 eq_data.base_addr.lo = U64_LO(bp->eq_mapping);
3281 eq_data.producer = bp->eq_prod;
3282 eq_data.index_id = HC_SP_INDEX_EQ_CONS;
3283 eq_data.sb_id = DEF_SB_ID;
3284 storm_memset_eq_data(bp, &eq_data, BP_FUNC(bp));
3285}
3286
Eilon Greenstein2691d512009-08-12 08:22:08 +00003287static void bnx2x_e1h_disable(struct bnx2x *bp)
3288{
3289 int port = BP_PORT(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003290
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003291 bnx2x_tx_disable(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003292
3293 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003294}
3295
3296static void bnx2x_e1h_enable(struct bnx2x *bp)
3297{
3298 int port = BP_PORT(bp);
3299
3300 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
3301
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003302 /* Tx queue should be only re-enabled */
Eilon Greenstein2691d512009-08-12 08:22:08 +00003303 netif_tx_wake_all_queues(bp->dev);
3304
Eilon Greenstein061bc702009-10-15 00:18:47 -07003305 /*
3306 * Should not call netif_carrier_on since it will be called if the link
3307 * is up when checking for link state
3308 */
Eilon Greenstein2691d512009-08-12 08:22:08 +00003309}
3310
Barak Witkowski1d187b32011-12-05 22:41:50 +00003311#define DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED 3
3312
3313static void bnx2x_drv_info_ether_stat(struct bnx2x *bp)
3314{
3315 struct eth_stats_info *ether_stat =
3316 &bp->slowpath->drv_info_to_mcp.ether_stat;
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003317 struct bnx2x_vlan_mac_obj *mac_obj =
3318 &bp->sp_objs->mac_obj;
3319 int i;
Barak Witkowski1d187b32011-12-05 22:41:50 +00003320
Dan Carpenter786fdf02012-10-02 01:47:46 +00003321 strlcpy(ether_stat->version, DRV_MODULE_VERSION,
3322 ETH_STAT_INFO_VERSION_LEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003323
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003324 /* get DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED macs, placing them in the
3325 * mac_local field in ether_stat struct. The base address is offset by 2
3326 * bytes to account for the field being 8 bytes but a mac address is
3327 * only 6 bytes. Likewise, the stride for the get_n_elements function is
3328 * 2 bytes to compensate from the 6 bytes of a mac to the 8 bytes
3329 * allocated by the ether_stat struct, so the macs will land in their
3330 * proper positions.
3331 */
3332 for (i = 0; i < DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED; i++)
3333 memset(ether_stat->mac_local + i, 0,
3334 sizeof(ether_stat->mac_local[0]));
3335 mac_obj->get_n_elements(bp, &bp->sp_objs[0].mac_obj,
3336 DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED,
3337 ether_stat->mac_local + MAC_PAD, MAC_PAD,
3338 ETH_ALEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003339 ether_stat->mtu_size = bp->dev->mtu;
Barak Witkowski1d187b32011-12-05 22:41:50 +00003340 if (bp->dev->features & NETIF_F_RXCSUM)
3341 ether_stat->feature_flags |= FEATURE_ETH_CHKSUM_OFFLOAD_MASK;
3342 if (bp->dev->features & NETIF_F_TSO)
3343 ether_stat->feature_flags |= FEATURE_ETH_LSO_MASK;
3344 ether_stat->feature_flags |= bp->common.boot_mode;
3345
3346 ether_stat->promiscuous_mode = (bp->dev->flags & IFF_PROMISC) ? 1 : 0;
3347
3348 ether_stat->txq_size = bp->tx_ring_size;
3349 ether_stat->rxq_size = bp->rx_ring_size;
Yuval Mintz0c757de2013-12-26 09:57:11 +02003350
David S. Millerfcf93a02013-12-26 18:33:10 -05003351#ifdef CONFIG_BNX2X_SRIOV
Yuval Mintz0c757de2013-12-26 09:57:11 +02003352 ether_stat->vf_cnt = IS_SRIOV(bp) ? bp->vfdb->sriov.nr_virtfn : 0;
David S. Millerfcf93a02013-12-26 18:33:10 -05003353#endif
Barak Witkowski1d187b32011-12-05 22:41:50 +00003354}
3355
3356static void bnx2x_drv_info_fcoe_stat(struct bnx2x *bp)
3357{
3358 struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
3359 struct fcoe_stats_info *fcoe_stat =
3360 &bp->slowpath->drv_info_to_mcp.fcoe_stat;
3361
Merav Sicron55c11942012-11-07 00:45:48 +00003362 if (!CNIC_LOADED(bp))
3363 return;
3364
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003365 memcpy(fcoe_stat->mac_local + MAC_PAD, bp->fip_mac, ETH_ALEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003366
3367 fcoe_stat->qos_priority =
3368 app->traffic_type_priority[LLFC_TRAFFIC_TYPE_FCOE];
3369
3370 /* insert FCoE stats from ramrod response */
3371 if (!NO_FCOE(bp)) {
3372 struct tstorm_per_queue_stats *fcoe_q_tstorm_stats =
Merav Sicron65565882012-06-19 07:48:26 +00003373 &bp->fw_stats_data->queue_stats[FCOE_IDX(bp)].
Barak Witkowski1d187b32011-12-05 22:41:50 +00003374 tstorm_queue_statistics;
3375
3376 struct xstorm_per_queue_stats *fcoe_q_xstorm_stats =
Merav Sicron65565882012-06-19 07:48:26 +00003377 &bp->fw_stats_data->queue_stats[FCOE_IDX(bp)].
Barak Witkowski1d187b32011-12-05 22:41:50 +00003378 xstorm_queue_statistics;
3379
3380 struct fcoe_statistics_params *fw_fcoe_stat =
3381 &bp->fw_stats_data->fcoe;
3382
Yuval Mintz86564c32013-01-23 03:21:50 +00003383 ADD_64_LE(fcoe_stat->rx_bytes_hi, LE32_0,
3384 fcoe_stat->rx_bytes_lo,
3385 fw_fcoe_stat->rx_stat0.fcoe_rx_byte_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003386
Yuval Mintz86564c32013-01-23 03:21:50 +00003387 ADD_64_LE(fcoe_stat->rx_bytes_hi,
3388 fcoe_q_tstorm_stats->rcv_ucast_bytes.hi,
3389 fcoe_stat->rx_bytes_lo,
3390 fcoe_q_tstorm_stats->rcv_ucast_bytes.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003391
Yuval Mintz86564c32013-01-23 03:21:50 +00003392 ADD_64_LE(fcoe_stat->rx_bytes_hi,
3393 fcoe_q_tstorm_stats->rcv_bcast_bytes.hi,
3394 fcoe_stat->rx_bytes_lo,
3395 fcoe_q_tstorm_stats->rcv_bcast_bytes.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003396
Yuval Mintz86564c32013-01-23 03:21:50 +00003397 ADD_64_LE(fcoe_stat->rx_bytes_hi,
3398 fcoe_q_tstorm_stats->rcv_mcast_bytes.hi,
3399 fcoe_stat->rx_bytes_lo,
3400 fcoe_q_tstorm_stats->rcv_mcast_bytes.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003401
Yuval Mintz86564c32013-01-23 03:21:50 +00003402 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3403 fcoe_stat->rx_frames_lo,
3404 fw_fcoe_stat->rx_stat0.fcoe_rx_pkt_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003405
Yuval Mintz86564c32013-01-23 03:21:50 +00003406 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3407 fcoe_stat->rx_frames_lo,
3408 fcoe_q_tstorm_stats->rcv_ucast_pkts);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003409
Yuval Mintz86564c32013-01-23 03:21:50 +00003410 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3411 fcoe_stat->rx_frames_lo,
3412 fcoe_q_tstorm_stats->rcv_bcast_pkts);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003413
Yuval Mintz86564c32013-01-23 03:21:50 +00003414 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3415 fcoe_stat->rx_frames_lo,
3416 fcoe_q_tstorm_stats->rcv_mcast_pkts);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003417
Yuval Mintz86564c32013-01-23 03:21:50 +00003418 ADD_64_LE(fcoe_stat->tx_bytes_hi, LE32_0,
3419 fcoe_stat->tx_bytes_lo,
3420 fw_fcoe_stat->tx_stat.fcoe_tx_byte_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003421
Yuval Mintz86564c32013-01-23 03:21:50 +00003422 ADD_64_LE(fcoe_stat->tx_bytes_hi,
3423 fcoe_q_xstorm_stats->ucast_bytes_sent.hi,
3424 fcoe_stat->tx_bytes_lo,
3425 fcoe_q_xstorm_stats->ucast_bytes_sent.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003426
Yuval Mintz86564c32013-01-23 03:21:50 +00003427 ADD_64_LE(fcoe_stat->tx_bytes_hi,
3428 fcoe_q_xstorm_stats->bcast_bytes_sent.hi,
3429 fcoe_stat->tx_bytes_lo,
3430 fcoe_q_xstorm_stats->bcast_bytes_sent.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003431
Yuval Mintz86564c32013-01-23 03:21:50 +00003432 ADD_64_LE(fcoe_stat->tx_bytes_hi,
3433 fcoe_q_xstorm_stats->mcast_bytes_sent.hi,
3434 fcoe_stat->tx_bytes_lo,
3435 fcoe_q_xstorm_stats->mcast_bytes_sent.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003436
Yuval Mintz86564c32013-01-23 03:21:50 +00003437 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3438 fcoe_stat->tx_frames_lo,
3439 fw_fcoe_stat->tx_stat.fcoe_tx_pkt_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003440
Yuval Mintz86564c32013-01-23 03:21:50 +00003441 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3442 fcoe_stat->tx_frames_lo,
3443 fcoe_q_xstorm_stats->ucast_pkts_sent);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003444
Yuval Mintz86564c32013-01-23 03:21:50 +00003445 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3446 fcoe_stat->tx_frames_lo,
3447 fcoe_q_xstorm_stats->bcast_pkts_sent);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003448
Yuval Mintz86564c32013-01-23 03:21:50 +00003449 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3450 fcoe_stat->tx_frames_lo,
3451 fcoe_q_xstorm_stats->mcast_pkts_sent);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003452 }
3453
Barak Witkowski1d187b32011-12-05 22:41:50 +00003454 /* ask L5 driver to add data to the struct */
3455 bnx2x_cnic_notify(bp, CNIC_CTL_FCOE_STATS_GET_CMD);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003456}
3457
3458static void bnx2x_drv_info_iscsi_stat(struct bnx2x *bp)
3459{
3460 struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
3461 struct iscsi_stats_info *iscsi_stat =
3462 &bp->slowpath->drv_info_to_mcp.iscsi_stat;
3463
Merav Sicron55c11942012-11-07 00:45:48 +00003464 if (!CNIC_LOADED(bp))
3465 return;
3466
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003467 memcpy(iscsi_stat->mac_local + MAC_PAD, bp->cnic_eth_dev.iscsi_mac,
3468 ETH_ALEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003469
3470 iscsi_stat->qos_priority =
3471 app->traffic_type_priority[LLFC_TRAFFIC_TYPE_ISCSI];
3472
Barak Witkowski1d187b32011-12-05 22:41:50 +00003473 /* ask L5 driver to add data to the struct */
3474 bnx2x_cnic_notify(bp, CNIC_CTL_ISCSI_STATS_GET_CMD);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003475}
3476
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003477/* called due to MCP event (on pmf):
3478 * reread new bandwidth configuration
3479 * configure FW
3480 * notify others function about the change
3481 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003482static void bnx2x_config_mf_bw(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003483{
3484 if (bp->link_vars.link_up) {
3485 bnx2x_cmng_fns_init(bp, true, CMNG_FNS_MINMAX);
3486 bnx2x_link_sync_notify(bp);
3487 }
3488 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
3489}
3490
Eric Dumazet1191cb82012-04-27 21:39:21 +00003491static void bnx2x_set_mf_bw(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003492{
3493 bnx2x_config_mf_bw(bp);
3494 bnx2x_fw_command(bp, DRV_MSG_CODE_SET_MF_BW_ACK, 0);
3495}
3496
Yuval Mintzc8c60d82012-06-06 17:13:07 +00003497static void bnx2x_handle_eee_event(struct bnx2x *bp)
3498{
3499 DP(BNX2X_MSG_MCP, "EEE - LLDP event\n");
3500 bnx2x_fw_command(bp, DRV_MSG_CODE_EEE_RESULTS_ACK, 0);
3501}
3502
Yuval Mintz42f82772014-03-23 18:12:23 +02003503#define BNX2X_UPDATE_DRV_INFO_IND_LENGTH (20)
3504#define BNX2X_UPDATE_DRV_INFO_IND_COUNT (25)
3505
Barak Witkowski1d187b32011-12-05 22:41:50 +00003506static void bnx2x_handle_drv_info_req(struct bnx2x *bp)
3507{
3508 enum drv_info_opcode op_code;
3509 u32 drv_info_ctl = SHMEM2_RD(bp, drv_info_control);
Yuval Mintz42f82772014-03-23 18:12:23 +02003510 bool release = false;
3511 int wait;
Barak Witkowski1d187b32011-12-05 22:41:50 +00003512
3513 /* if drv_info version supported by MFW doesn't match - send NACK */
3514 if ((drv_info_ctl & DRV_INFO_CONTROL_VER_MASK) != DRV_INFO_CUR_VER) {
3515 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
3516 return;
3517 }
3518
3519 op_code = (drv_info_ctl & DRV_INFO_CONTROL_OP_CODE_MASK) >>
3520 DRV_INFO_CONTROL_OP_CODE_SHIFT;
3521
Yuval Mintz42f82772014-03-23 18:12:23 +02003522 /* Must prevent other flows from accessing drv_info_to_mcp */
3523 mutex_lock(&bp->drv_info_mutex);
3524
Barak Witkowski1d187b32011-12-05 22:41:50 +00003525 memset(&bp->slowpath->drv_info_to_mcp, 0,
3526 sizeof(union drv_info_to_mcp));
3527
3528 switch (op_code) {
3529 case ETH_STATS_OPCODE:
3530 bnx2x_drv_info_ether_stat(bp);
3531 break;
3532 case FCOE_STATS_OPCODE:
3533 bnx2x_drv_info_fcoe_stat(bp);
3534 break;
3535 case ISCSI_STATS_OPCODE:
3536 bnx2x_drv_info_iscsi_stat(bp);
3537 break;
3538 default:
3539 /* if op code isn't supported - send NACK */
3540 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
Yuval Mintz42f82772014-03-23 18:12:23 +02003541 goto out;
Barak Witkowski1d187b32011-12-05 22:41:50 +00003542 }
3543
3544 /* if we got drv_info attn from MFW then these fields are defined in
3545 * shmem2 for sure
3546 */
3547 SHMEM2_WR(bp, drv_info_host_addr_lo,
3548 U64_LO(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
3549 SHMEM2_WR(bp, drv_info_host_addr_hi,
3550 U64_HI(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
3551
3552 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_ACK, 0);
Yuval Mintz42f82772014-03-23 18:12:23 +02003553
3554 /* Since possible management wants both this and get_driver_version
3555 * need to wait until management notifies us it finished utilizing
3556 * the buffer.
3557 */
3558 if (!SHMEM2_HAS(bp, mfw_drv_indication)) {
3559 DP(BNX2X_MSG_MCP, "Management does not support indication\n");
3560 } else if (!bp->drv_info_mng_owner) {
3561 u32 bit = MFW_DRV_IND_READ_DONE_OFFSET((BP_ABS_FUNC(bp) >> 1));
3562
3563 for (wait = 0; wait < BNX2X_UPDATE_DRV_INFO_IND_COUNT; wait++) {
3564 u32 indication = SHMEM2_RD(bp, mfw_drv_indication);
3565
3566 /* Management is done; need to clear indication */
3567 if (indication & bit) {
3568 SHMEM2_WR(bp, mfw_drv_indication,
3569 indication & ~bit);
3570 release = true;
3571 break;
3572 }
3573
3574 msleep(BNX2X_UPDATE_DRV_INFO_IND_LENGTH);
3575 }
3576 }
3577 if (!release) {
3578 DP(BNX2X_MSG_MCP, "Management did not release indication\n");
3579 bp->drv_info_mng_owner = true;
3580 }
3581
3582out:
3583 mutex_unlock(&bp->drv_info_mutex);
3584}
3585
3586static u32 bnx2x_update_mng_version_utility(u8 *version, bool bnx2x_format)
3587{
3588 u8 vals[4];
3589 int i = 0;
3590
3591 if (bnx2x_format) {
3592 i = sscanf(version, "1.%c%hhd.%hhd.%hhd",
3593 &vals[0], &vals[1], &vals[2], &vals[3]);
3594 if (i > 0)
3595 vals[0] -= '0';
3596 } else {
3597 i = sscanf(version, "%hhd.%hhd.%hhd.%hhd",
3598 &vals[0], &vals[1], &vals[2], &vals[3]);
3599 }
3600
3601 while (i < 4)
3602 vals[i++] = 0;
3603
3604 return (vals[0] << 24) | (vals[1] << 16) | (vals[2] << 8) | vals[3];
3605}
3606
3607void bnx2x_update_mng_version(struct bnx2x *bp)
3608{
3609 u32 iscsiver = DRV_VER_NOT_LOADED;
3610 u32 fcoever = DRV_VER_NOT_LOADED;
3611 u32 ethver = DRV_VER_NOT_LOADED;
3612 int idx = BP_FW_MB_IDX(bp);
3613 u8 *version;
3614
3615 if (!SHMEM2_HAS(bp, func_os_drv_ver))
3616 return;
3617
3618 mutex_lock(&bp->drv_info_mutex);
3619 /* Must not proceed when `bnx2x_handle_drv_info_req' is feasible */
3620 if (bp->drv_info_mng_owner)
3621 goto out;
3622
3623 if (bp->state != BNX2X_STATE_OPEN)
3624 goto out;
3625
3626 /* Parse ethernet driver version */
3627 ethver = bnx2x_update_mng_version_utility(DRV_MODULE_VERSION, true);
3628 if (!CNIC_LOADED(bp))
3629 goto out;
3630
3631 /* Try getting storage driver version via cnic */
3632 memset(&bp->slowpath->drv_info_to_mcp, 0,
3633 sizeof(union drv_info_to_mcp));
3634 bnx2x_drv_info_iscsi_stat(bp);
3635 version = bp->slowpath->drv_info_to_mcp.iscsi_stat.version;
3636 iscsiver = bnx2x_update_mng_version_utility(version, false);
3637
3638 memset(&bp->slowpath->drv_info_to_mcp, 0,
3639 sizeof(union drv_info_to_mcp));
3640 bnx2x_drv_info_fcoe_stat(bp);
3641 version = bp->slowpath->drv_info_to_mcp.fcoe_stat.version;
3642 fcoever = bnx2x_update_mng_version_utility(version, false);
3643
3644out:
3645 SHMEM2_WR(bp, func_os_drv_ver[idx].versions[DRV_PERS_ETHERNET], ethver);
3646 SHMEM2_WR(bp, func_os_drv_ver[idx].versions[DRV_PERS_ISCSI], iscsiver);
3647 SHMEM2_WR(bp, func_os_drv_ver[idx].versions[DRV_PERS_FCOE], fcoever);
3648
3649 mutex_unlock(&bp->drv_info_mutex);
3650
3651 DP(BNX2X_MSG_MCP, "Setting driver version: ETH [%08x] iSCSI [%08x] FCoE [%08x]\n",
3652 ethver, iscsiver, fcoever);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003653}
3654
Eilon Greenstein2691d512009-08-12 08:22:08 +00003655static void bnx2x_dcc_event(struct bnx2x *bp, u32 dcc_event)
3656{
Eilon Greenstein2691d512009-08-12 08:22:08 +00003657 DP(BNX2X_MSG_MCP, "dcc_event 0x%x\n", dcc_event);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003658
3659 if (dcc_event & DRV_STATUS_DCC_DISABLE_ENABLE_PF) {
3660
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003661 /*
3662 * This is the only place besides the function initialization
3663 * where the bp->flags can change so it is done without any
3664 * locks
3665 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003666 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
Merav Sicron51c1a582012-03-18 10:33:38 +00003667 DP(BNX2X_MSG_MCP, "mf_cfg function disabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003668 bp->flags |= MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00003669
3670 bnx2x_e1h_disable(bp);
3671 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00003672 DP(BNX2X_MSG_MCP, "mf_cfg function enabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003673 bp->flags &= ~MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00003674
3675 bnx2x_e1h_enable(bp);
3676 }
3677 dcc_event &= ~DRV_STATUS_DCC_DISABLE_ENABLE_PF;
3678 }
3679 if (dcc_event & DRV_STATUS_DCC_BANDWIDTH_ALLOCATION) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003680 bnx2x_config_mf_bw(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003681 dcc_event &= ~DRV_STATUS_DCC_BANDWIDTH_ALLOCATION;
3682 }
3683
3684 /* Report results to MCP */
3685 if (dcc_event)
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003686 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_FAILURE, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003687 else
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003688 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_OK, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003689}
3690
Michael Chan28912902009-10-10 13:46:53 +00003691/* must be called under the spq lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003692static struct eth_spe *bnx2x_sp_get_next(struct bnx2x *bp)
Michael Chan28912902009-10-10 13:46:53 +00003693{
3694 struct eth_spe *next_spe = bp->spq_prod_bd;
3695
3696 if (bp->spq_prod_bd == bp->spq_last_bd) {
3697 bp->spq_prod_bd = bp->spq;
3698 bp->spq_prod_idx = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +00003699 DP(BNX2X_MSG_SP, "end of spq\n");
Michael Chan28912902009-10-10 13:46:53 +00003700 } else {
3701 bp->spq_prod_bd++;
3702 bp->spq_prod_idx++;
3703 }
3704 return next_spe;
3705}
3706
3707/* must be called under the spq lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003708static void bnx2x_sp_prod_update(struct bnx2x *bp)
Michael Chan28912902009-10-10 13:46:53 +00003709{
3710 int func = BP_FUNC(bp);
3711
Vladislav Zolotarov53e51e22011-07-19 01:45:02 +00003712 /*
3713 * Make sure that BD data is updated before writing the producer:
3714 * BD data is written to the memory, the producer is read from the
3715 * memory, thus we need a full memory barrier to ensure the ordering.
3716 */
3717 mb();
Michael Chan28912902009-10-10 13:46:53 +00003718
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003719 REG_WR16(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_PROD_OFFSET(func),
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00003720 bp->spq_prod_idx);
Michael Chan28912902009-10-10 13:46:53 +00003721 mmiowb();
3722}
3723
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003724/**
3725 * bnx2x_is_contextless_ramrod - check if the current command ends on EQ
3726 *
3727 * @cmd: command to check
3728 * @cmd_type: command type
3729 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003730static bool bnx2x_is_contextless_ramrod(int cmd, int cmd_type)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003731{
3732 if ((cmd_type == NONE_CONNECTION_TYPE) ||
Ariel Elior6383c0b2011-07-14 08:31:57 +00003733 (cmd == RAMROD_CMD_ID_ETH_FORWARD_SETUP) ||
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003734 (cmd == RAMROD_CMD_ID_ETH_CLASSIFICATION_RULES) ||
3735 (cmd == RAMROD_CMD_ID_ETH_FILTER_RULES) ||
3736 (cmd == RAMROD_CMD_ID_ETH_MULTICAST_RULES) ||
3737 (cmd == RAMROD_CMD_ID_ETH_SET_MAC) ||
3738 (cmd == RAMROD_CMD_ID_ETH_RSS_UPDATE))
3739 return true;
3740 else
3741 return false;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003742}
3743
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003744/**
3745 * bnx2x_sp_post - place a single command on an SP ring
3746 *
3747 * @bp: driver handle
3748 * @command: command to place (e.g. SETUP, FILTER_RULES, etc.)
3749 * @cid: SW CID the command is related to
3750 * @data_hi: command private data address (high 32 bits)
3751 * @data_lo: command private data address (low 32 bits)
3752 * @cmd_type: command type (e.g. NONE, ETH)
3753 *
3754 * SP data is handled as if it's always an address pair, thus data fields are
3755 * not swapped to little endian in upper functions. Instead this function swaps
3756 * data as if it's two u32 fields.
3757 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00003758int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003759 u32 data_hi, u32 data_lo, int cmd_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003760{
Michael Chan28912902009-10-10 13:46:53 +00003761 struct eth_spe *spe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003762 u16 type;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003763 bool common = bnx2x_is_contextless_ramrod(command, cmd_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003764
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003765#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00003766 if (unlikely(bp->panic)) {
3767 BNX2X_ERR("Can't post SP when there is panic\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003768 return -EIO;
Merav Sicron51c1a582012-03-18 10:33:38 +00003769 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003770#endif
3771
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003772 spin_lock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003773
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003774 if (common) {
3775 if (!atomic_read(&bp->eq_spq_left)) {
3776 BNX2X_ERR("BUG! EQ ring full!\n");
3777 spin_unlock_bh(&bp->spq_lock);
3778 bnx2x_panic();
3779 return -EBUSY;
3780 }
3781 } else if (!atomic_read(&bp->cq_spq_left)) {
3782 BNX2X_ERR("BUG! SPQ ring full!\n");
3783 spin_unlock_bh(&bp->spq_lock);
3784 bnx2x_panic();
3785 return -EBUSY;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003786 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08003787
Michael Chan28912902009-10-10 13:46:53 +00003788 spe = bnx2x_sp_get_next(bp);
3789
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003790 /* CID needs port number to be encoded int it */
Michael Chan28912902009-10-10 13:46:53 +00003791 spe->hdr.conn_and_cmd_data =
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003792 cpu_to_le32((command << SPE_HDR_CMD_ID_SHIFT) |
3793 HW_CID(bp, cid));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003794
Michal Kalderon14a94eb2014-02-12 18:19:53 +02003795 /* In some cases, type may already contain the func-id
3796 * mainly in SRIOV related use cases, so we add it here only
3797 * if it's not already set.
3798 */
3799 if (!(cmd_type & SPE_HDR_FUNCTION_ID)) {
3800 type = (cmd_type << SPE_HDR_CONN_TYPE_SHIFT) &
3801 SPE_HDR_CONN_TYPE;
3802 type |= ((BP_FUNC(bp) << SPE_HDR_FUNCTION_ID_SHIFT) &
3803 SPE_HDR_FUNCTION_ID);
3804 } else {
3805 type = cmd_type;
3806 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003807
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003808 spe->hdr.type = cpu_to_le16(type);
3809
3810 spe->data.update_data_addr.hi = cpu_to_le32(data_hi);
3811 spe->data.update_data_addr.lo = cpu_to_le32(data_lo);
3812
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003813 /*
3814 * It's ok if the actual decrement is issued towards the memory
3815 * somewhere between the spin_lock and spin_unlock. Thus no
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003816 * more explicit memory barrier is needed.
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003817 */
3818 if (common)
3819 atomic_dec(&bp->eq_spq_left);
3820 else
3821 atomic_dec(&bp->cq_spq_left);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003822
Merav Sicron51c1a582012-03-18 10:33:38 +00003823 DP(BNX2X_MSG_SP,
3824 "SPQE[%x] (%x:%x) (cmd, common?) (%d,%d) hw_cid %x data (%x:%x) type(0x%x) left (CQ, EQ) (%x,%x)\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003825 bp->spq_prod_idx, (u32)U64_HI(bp->spq_mapping),
3826 (u32)(U64_LO(bp->spq_mapping) +
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003827 (void *)bp->spq_prod_bd - (void *)bp->spq), command, common,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003828 HW_CID(bp, cid), data_hi, data_lo, type,
3829 atomic_read(&bp->cq_spq_left), atomic_read(&bp->eq_spq_left));
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003830
Michael Chan28912902009-10-10 13:46:53 +00003831 bnx2x_sp_prod_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003832 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003833 return 0;
3834}
3835
3836/* acquire split MCP access lock register */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003837static int bnx2x_acquire_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003838{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003839 u32 j, val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003840 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003841
3842 might_sleep();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003843 for (j = 0; j < 1000; j++) {
Yuval Mintz3cdeec22013-06-02 00:06:19 +00003844 REG_WR(bp, MCP_REG_MCPR_ACCESS_LOCK, MCPR_ACCESS_LOCK_LOCK);
3845 val = REG_RD(bp, MCP_REG_MCPR_ACCESS_LOCK);
3846 if (val & MCPR_ACCESS_LOCK_LOCK)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003847 break;
3848
Yuval Mintz639d65b2013-06-02 00:06:21 +00003849 usleep_range(5000, 10000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003850 }
Yuval Mintz3cdeec22013-06-02 00:06:19 +00003851 if (!(val & MCPR_ACCESS_LOCK_LOCK)) {
Eilon Greenstein19680c42008-08-13 15:47:33 -07003852 BNX2X_ERR("Cannot acquire MCP access lock register\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003853 rc = -EBUSY;
3854 }
3855
3856 return rc;
3857}
3858
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003859/* release split MCP access lock register */
3860static void bnx2x_release_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003861{
Yuval Mintz3cdeec22013-06-02 00:06:19 +00003862 REG_WR(bp, MCP_REG_MCPR_ACCESS_LOCK, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003863}
3864
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003865#define BNX2X_DEF_SB_ATT_IDX 0x0001
3866#define BNX2X_DEF_SB_IDX 0x0002
3867
Eric Dumazet1191cb82012-04-27 21:39:21 +00003868static u16 bnx2x_update_dsb_idx(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003869{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003870 struct host_sp_status_block *def_sb = bp->def_status_blk;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003871 u16 rc = 0;
3872
3873 barrier(); /* status block is written to by the chip */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003874 if (bp->def_att_idx != def_sb->atten_status_block.attn_bits_index) {
3875 bp->def_att_idx = def_sb->atten_status_block.attn_bits_index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003876 rc |= BNX2X_DEF_SB_ATT_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003877 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003878
3879 if (bp->def_idx != def_sb->sp_sb.running_index) {
3880 bp->def_idx = def_sb->sp_sb.running_index;
3881 rc |= BNX2X_DEF_SB_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003882 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003883
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003884 /* Do not reorder: indices reading should complete before handling */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003885 barrier();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003886 return rc;
3887}
3888
3889/*
3890 * slow path service functions
3891 */
3892
3893static void bnx2x_attn_int_asserted(struct bnx2x *bp, u32 asserted)
3894{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003895 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003896 u32 aeu_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
3897 MISC_REG_AEU_MASK_ATTN_FUNC_0;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003898 u32 nig_int_mask_addr = port ? NIG_REG_MASK_INTERRUPT_PORT1 :
3899 NIG_REG_MASK_INTERRUPT_PORT0;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003900 u32 aeu_mask;
Eilon Greenstein87942b42009-02-12 08:36:49 +00003901 u32 nig_mask = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003902 u32 reg_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003903
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003904 if (bp->attn_state & asserted)
3905 BNX2X_ERR("IGU ERROR\n");
3906
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003907 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
3908 aeu_mask = REG_RD(bp, aeu_addr);
3909
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003910 DP(NETIF_MSG_HW, "aeu_mask %x newly asserted %x\n",
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003911 aeu_mask, asserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003912 aeu_mask &= ~(asserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003913 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003914
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003915 REG_WR(bp, aeu_addr, aeu_mask);
3916 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003917
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003918 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003919 bp->attn_state |= asserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003920 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003921
3922 if (asserted & ATTN_HARD_WIRED_MASK) {
3923 if (asserted & ATTN_NIG_FOR_FUNC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003924
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003925 bnx2x_acquire_phy_lock(bp);
3926
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003927 /* save nig interrupt mask */
Eilon Greenstein87942b42009-02-12 08:36:49 +00003928 nig_mask = REG_RD(bp, nig_int_mask_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003929
Yaniv Rosner361c3912011-06-14 01:33:19 +00003930 /* If nig_mask is not set, no need to call the update
3931 * function.
3932 */
3933 if (nig_mask) {
3934 REG_WR(bp, nig_int_mask_addr, 0);
3935
3936 bnx2x_link_attn(bp);
3937 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003938
3939 /* handle unicore attn? */
3940 }
3941 if (asserted & ATTN_SW_TIMER_4_FUNC)
3942 DP(NETIF_MSG_HW, "ATTN_SW_TIMER_4_FUNC!\n");
3943
3944 if (asserted & GPIO_2_FUNC)
3945 DP(NETIF_MSG_HW, "GPIO_2_FUNC!\n");
3946
3947 if (asserted & GPIO_3_FUNC)
3948 DP(NETIF_MSG_HW, "GPIO_3_FUNC!\n");
3949
3950 if (asserted & GPIO_4_FUNC)
3951 DP(NETIF_MSG_HW, "GPIO_4_FUNC!\n");
3952
3953 if (port == 0) {
3954 if (asserted & ATTN_GENERAL_ATTN_1) {
3955 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_1!\n");
3956 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_1, 0x0);
3957 }
3958 if (asserted & ATTN_GENERAL_ATTN_2) {
3959 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_2!\n");
3960 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_2, 0x0);
3961 }
3962 if (asserted & ATTN_GENERAL_ATTN_3) {
3963 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_3!\n");
3964 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_3, 0x0);
3965 }
3966 } else {
3967 if (asserted & ATTN_GENERAL_ATTN_4) {
3968 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_4!\n");
3969 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_4, 0x0);
3970 }
3971 if (asserted & ATTN_GENERAL_ATTN_5) {
3972 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_5!\n");
3973 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_5, 0x0);
3974 }
3975 if (asserted & ATTN_GENERAL_ATTN_6) {
3976 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_6!\n");
3977 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_6, 0x0);
3978 }
3979 }
3980
3981 } /* if hardwired */
3982
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003983 if (bp->common.int_block == INT_BLOCK_HC)
3984 reg_addr = (HC_REG_COMMAND_REG + port*32 +
3985 COMMAND_REG_ATTN_BITS_SET);
3986 else
3987 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_SET_UPPER*8);
3988
3989 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", asserted,
3990 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
3991 REG_WR(bp, reg_addr, asserted);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003992
3993 /* now set back the mask */
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003994 if (asserted & ATTN_NIG_FOR_FUNC) {
Yaniv Rosner27c11512012-12-02 04:05:54 +00003995 /* Verify that IGU ack through BAR was written before restoring
3996 * NIG mask. This loop should exit after 2-3 iterations max.
3997 */
3998 if (bp->common.int_block != INT_BLOCK_HC) {
3999 u32 cnt = 0, igu_acked;
4000 do {
4001 igu_acked = REG_RD(bp,
4002 IGU_REG_ATTENTION_ACK_BITS);
4003 } while (((igu_acked & ATTN_NIG_FOR_FUNC) == 0) &&
4004 (++cnt < MAX_IGU_ATTN_ACK_TO));
4005 if (!igu_acked)
4006 DP(NETIF_MSG_HW,
4007 "Failed to verify IGU ack on time\n");
4008 barrier();
4009 }
Eilon Greenstein87942b42009-02-12 08:36:49 +00004010 REG_WR(bp, nig_int_mask_addr, nig_mask);
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08004011 bnx2x_release_phy_lock(bp);
4012 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004013}
4014
Eric Dumazet1191cb82012-04-27 21:39:21 +00004015static void bnx2x_fan_failure(struct bnx2x *bp)
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004016{
4017 int port = BP_PORT(bp);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004018 u32 ext_phy_config;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004019 /* mark the failure */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004020 ext_phy_config =
4021 SHMEM_RD(bp,
4022 dev_info.port_hw_config[port].external_phy_config);
4023
4024 ext_phy_config &= ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
4025 ext_phy_config |= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004026 SHMEM_WR(bp, dev_info.port_hw_config[port].external_phy_config,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004027 ext_phy_config);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004028
4029 /* log the failure */
Merav Sicron51c1a582012-03-18 10:33:38 +00004030 netdev_err(bp->dev, "Fan Failure on Network Controller has caused the driver to shutdown the card to prevent permanent damage.\n"
4031 "Please contact OEM Support for assistance\n");
Ariel Elior83048592011-11-13 04:34:29 +00004032
Yuval Mintz16a5fd92013-06-02 00:06:18 +00004033 /* Schedule device reset (unload)
Ariel Elior83048592011-11-13 04:34:29 +00004034 * This is due to some boards consuming sufficient power when driver is
4035 * up to overheat if fan fails.
4036 */
Yuval Mintz230bb0f2014-02-12 18:19:56 +02004037 bnx2x_schedule_sp_rtnl(bp, BNX2X_SP_RTNL_FAN_FAILURE, 0);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004038}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00004039
Eric Dumazet1191cb82012-04-27 21:39:21 +00004040static void bnx2x_attn_int_deasserted0(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004041{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004042 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004043 int reg_offset;
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00004044 u32 val;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004045
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004046 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
4047 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004048
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004049 if (attn & AEU_INPUTS_ATTN_BITS_SPIO5) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004050
4051 val = REG_RD(bp, reg_offset);
4052 val &= ~AEU_INPUTS_ATTN_BITS_SPIO5;
4053 REG_WR(bp, reg_offset, val);
4054
4055 BNX2X_ERR("SPIO5 hw attention\n");
4056
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004057 /* Fan failure attention */
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00004058 bnx2x_hw_reset_phy(&bp->link_params);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004059 bnx2x_fan_failure(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004060 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004061
Yaniv Rosner3deb8162011-06-14 01:34:33 +00004062 if ((attn & bp->link_vars.aeu_int_mask) && bp->port.pmf) {
Eilon Greenstein589abe32009-02-12 08:36:55 +00004063 bnx2x_acquire_phy_lock(bp);
4064 bnx2x_handle_module_detect_int(&bp->link_params);
4065 bnx2x_release_phy_lock(bp);
4066 }
4067
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004068 if (attn & HW_INTERRUT_ASSERT_SET_0) {
4069
4070 val = REG_RD(bp, reg_offset);
4071 val &= ~(attn & HW_INTERRUT_ASSERT_SET_0);
4072 REG_WR(bp, reg_offset, val);
4073
4074 BNX2X_ERR("FATAL HW block attention set0 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00004075 (u32)(attn & HW_INTERRUT_ASSERT_SET_0));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004076 bnx2x_panic();
4077 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004078}
4079
Eric Dumazet1191cb82012-04-27 21:39:21 +00004080static void bnx2x_attn_int_deasserted1(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004081{
4082 u32 val;
4083
Eilon Greenstein0626b892009-02-12 08:38:14 +00004084 if (attn & AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004085
4086 val = REG_RD(bp, DORQ_REG_DORQ_INT_STS_CLR);
4087 BNX2X_ERR("DB hw attention 0x%x\n", val);
4088 /* DORQ discard attention */
4089 if (val & 0x2)
4090 BNX2X_ERR("FATAL error from DORQ\n");
4091 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004092
4093 if (attn & HW_INTERRUT_ASSERT_SET_1) {
4094
4095 int port = BP_PORT(bp);
4096 int reg_offset;
4097
4098 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 :
4099 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1);
4100
4101 val = REG_RD(bp, reg_offset);
4102 val &= ~(attn & HW_INTERRUT_ASSERT_SET_1);
4103 REG_WR(bp, reg_offset, val);
4104
4105 BNX2X_ERR("FATAL HW block attention set1 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00004106 (u32)(attn & HW_INTERRUT_ASSERT_SET_1));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004107 bnx2x_panic();
4108 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004109}
4110
Eric Dumazet1191cb82012-04-27 21:39:21 +00004111static void bnx2x_attn_int_deasserted2(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004112{
4113 u32 val;
4114
4115 if (attn & AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT) {
4116
4117 val = REG_RD(bp, CFC_REG_CFC_INT_STS_CLR);
4118 BNX2X_ERR("CFC hw attention 0x%x\n", val);
4119 /* CFC error attention */
4120 if (val & 0x2)
4121 BNX2X_ERR("FATAL error from CFC\n");
4122 }
4123
4124 if (attn & AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004125 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004126 BNX2X_ERR("PXP hw attention-0 0x%x\n", val);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004127 /* RQ_USDMDP_FIFO_OVERFLOW */
4128 if (val & 0x18000)
4129 BNX2X_ERR("FATAL error from PXP\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004130
4131 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004132 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_1);
4133 BNX2X_ERR("PXP hw attention-1 0x%x\n", val);
4134 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004135 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004136
4137 if (attn & HW_INTERRUT_ASSERT_SET_2) {
4138
4139 int port = BP_PORT(bp);
4140 int reg_offset;
4141
4142 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 :
4143 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2);
4144
4145 val = REG_RD(bp, reg_offset);
4146 val &= ~(attn & HW_INTERRUT_ASSERT_SET_2);
4147 REG_WR(bp, reg_offset, val);
4148
4149 BNX2X_ERR("FATAL HW block attention set2 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00004150 (u32)(attn & HW_INTERRUT_ASSERT_SET_2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004151 bnx2x_panic();
4152 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004153}
4154
Eric Dumazet1191cb82012-04-27 21:39:21 +00004155static void bnx2x_attn_int_deasserted3(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004156{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004157 u32 val;
4158
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004159 if (attn & EVEREST_GEN_ATTN_IN_USE_MASK) {
4160
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004161 if (attn & BNX2X_PMF_LINK_ASSERT) {
4162 int func = BP_FUNC(bp);
4163
4164 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
Barak Witkowskia3348722012-04-23 03:04:46 +00004165 bnx2x_read_mf_cfg(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004166 bp->mf_config[BP_VN(bp)] = MF_CFG_RD(bp,
4167 func_mf_config[BP_ABS_FUNC(bp)].config);
4168 val = SHMEM_RD(bp,
4169 func_mb[BP_FW_MB_IDX(bp)].drv_status);
Eilon Greenstein2691d512009-08-12 08:22:08 +00004170 if (val & DRV_STATUS_DCC_EVENT_MASK)
4171 bnx2x_dcc_event(bp,
4172 (val & DRV_STATUS_DCC_EVENT_MASK));
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08004173
4174 if (val & DRV_STATUS_SET_MF_BW)
4175 bnx2x_set_mf_bw(bp);
4176
Barak Witkowski1d187b32011-12-05 22:41:50 +00004177 if (val & DRV_STATUS_DRV_INFO_REQ)
4178 bnx2x_handle_drv_info_req(bp);
Ariel Eliord16132c2013-01-01 05:22:42 +00004179
4180 if (val & DRV_STATUS_VF_DISABLED)
Yuval Mintz370d4a22014-03-23 18:12:24 +02004181 bnx2x_schedule_iov_task(bp,
4182 BNX2X_IOV_HANDLE_FLR);
Ariel Eliord16132c2013-01-01 05:22:42 +00004183
Eilon Greenstein2691d512009-08-12 08:22:08 +00004184 if ((bp->port.pmf == 0) && (val & DRV_STATUS_PMF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004185 bnx2x_pmf_update(bp);
4186
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004187 if (bp->port.pmf &&
Shmulik Ravid785b9b12010-12-30 06:27:03 +00004188 (val & DRV_STATUS_DCBX_NEGOTIATION_RESULTS) &&
4189 bp->dcbx_enabled > 0)
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004190 /* start dcbx state machine */
4191 bnx2x_dcbx_set_params(bp,
4192 BNX2X_DCBX_STATE_NEG_RECEIVED);
Barak Witkowskia3348722012-04-23 03:04:46 +00004193 if (val & DRV_STATUS_AFEX_EVENT_MASK)
4194 bnx2x_handle_afex_cmd(bp,
4195 val & DRV_STATUS_AFEX_EVENT_MASK);
Yuval Mintzc8c60d82012-06-06 17:13:07 +00004196 if (val & DRV_STATUS_EEE_NEGOTIATION_RESULTS)
4197 bnx2x_handle_eee_event(bp);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00004198 if (bp->link_vars.periodic_flags &
4199 PERIODIC_FLAGS_LINK_EVENT) {
4200 /* sync with link */
4201 bnx2x_acquire_phy_lock(bp);
4202 bp->link_vars.periodic_flags &=
4203 ~PERIODIC_FLAGS_LINK_EVENT;
4204 bnx2x_release_phy_lock(bp);
4205 if (IS_MF(bp))
4206 bnx2x_link_sync_notify(bp);
4207 bnx2x_link_report(bp);
4208 }
4209 /* Always call it here: bnx2x_link_report() will
4210 * prevent the link indication duplication.
4211 */
4212 bnx2x__link_status_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004213 } else if (attn & BNX2X_MC_ASSERT_BITS) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004214
4215 BNX2X_ERR("MC assert!\n");
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004216 bnx2x_mc_assert(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004217 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_10, 0);
4218 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_9, 0);
4219 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_8, 0);
4220 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_7, 0);
4221 bnx2x_panic();
4222
4223 } else if (attn & BNX2X_MCP_ASSERT) {
4224
4225 BNX2X_ERR("MCP assert!\n");
4226 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_11, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004227 bnx2x_fw_dump(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004228
4229 } else
4230 BNX2X_ERR("Unknown HW assert! (attn 0x%x)\n", attn);
4231 }
4232
4233 if (attn & EVEREST_LATCHED_ATTN_IN_USE_MASK) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004234 BNX2X_ERR("LATCHED attention 0x%08x (masked)\n", attn);
4235 if (attn & BNX2X_GRC_TIMEOUT) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004236 val = CHIP_IS_E1(bp) ? 0 :
4237 REG_RD(bp, MISC_REG_GRC_TIMEOUT_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004238 BNX2X_ERR("GRC time-out 0x%08x\n", val);
4239 }
4240 if (attn & BNX2X_GRC_RSV) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004241 val = CHIP_IS_E1(bp) ? 0 :
4242 REG_RD(bp, MISC_REG_GRC_RSV_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004243 BNX2X_ERR("GRC reserved 0x%08x\n", val);
4244 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004245 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL, 0x7ff);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004246 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004247}
4248
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004249/*
4250 * Bits map:
4251 * 0-7 - Engine0 load counter.
4252 * 8-15 - Engine1 load counter.
4253 * 16 - Engine0 RESET_IN_PROGRESS bit.
4254 * 17 - Engine1 RESET_IN_PROGRESS bit.
4255 * 18 - Engine0 ONE_IS_LOADED. Set when there is at least one active function
4256 * on the engine
4257 * 19 - Engine1 ONE_IS_LOADED.
4258 * 20 - Chip reset flow bit. When set none-leader must wait for both engines
4259 * leader to complete (check for both RESET_IN_PROGRESS bits and not for
4260 * just the one belonging to its engine).
4261 *
4262 */
4263#define BNX2X_RECOVERY_GLOB_REG MISC_REG_GENERIC_POR_1
4264
4265#define BNX2X_PATH0_LOAD_CNT_MASK 0x000000ff
4266#define BNX2X_PATH0_LOAD_CNT_SHIFT 0
4267#define BNX2X_PATH1_LOAD_CNT_MASK 0x0000ff00
4268#define BNX2X_PATH1_LOAD_CNT_SHIFT 8
4269#define BNX2X_PATH0_RST_IN_PROG_BIT 0x00010000
4270#define BNX2X_PATH1_RST_IN_PROG_BIT 0x00020000
4271#define BNX2X_GLOBAL_RESET_BIT 0x00040000
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00004272
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004273/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004274 * Set the GLOBAL_RESET bit.
4275 *
4276 * Should be run under rtnl lock
4277 */
4278void bnx2x_set_reset_global(struct bnx2x *bp)
4279{
Ariel Eliorf16da432012-01-26 06:01:50 +00004280 u32 val;
4281 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4282 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004283 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val | BNX2X_GLOBAL_RESET_BIT);
Ariel Eliorf16da432012-01-26 06:01:50 +00004284 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004285}
4286
4287/*
4288 * Clear the GLOBAL_RESET bit.
4289 *
4290 * Should be run under rtnl lock
4291 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004292static void bnx2x_clear_reset_global(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004293{
Ariel Eliorf16da432012-01-26 06:01:50 +00004294 u32 val;
4295 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4296 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004297 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val & (~BNX2X_GLOBAL_RESET_BIT));
Ariel Eliorf16da432012-01-26 06:01:50 +00004298 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004299}
4300
4301/*
4302 * Checks the GLOBAL_RESET bit.
4303 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004304 * should be run under rtnl lock
4305 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004306static bool bnx2x_reset_is_global(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004307{
Yuval Mintz3cdeec22013-06-02 00:06:19 +00004308 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004309
4310 DP(NETIF_MSG_HW, "GEN_REG_VAL=0x%08x\n", val);
4311 return (val & BNX2X_GLOBAL_RESET_BIT) ? true : false;
4312}
4313
4314/*
4315 * Clear RESET_IN_PROGRESS bit for the current engine.
4316 *
4317 * Should be run under rtnl lock
4318 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004319static void bnx2x_set_reset_done(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004320{
Ariel Eliorf16da432012-01-26 06:01:50 +00004321 u32 val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004322 u32 bit = BP_PATH(bp) ?
4323 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
Ariel Eliorf16da432012-01-26 06:01:50 +00004324 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4325 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004326
4327 /* Clear the bit */
4328 val &= ~bit;
4329 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004330
4331 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004332}
4333
4334/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004335 * Set RESET_IN_PROGRESS for the current engine.
4336 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004337 * should be run under rtnl lock
4338 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004339void bnx2x_set_reset_in_progress(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004340{
Ariel Eliorf16da432012-01-26 06:01:50 +00004341 u32 val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004342 u32 bit = BP_PATH(bp) ?
4343 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
Ariel Eliorf16da432012-01-26 06:01:50 +00004344 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4345 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004346
4347 /* Set the bit */
4348 val |= bit;
4349 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004350 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004351}
4352
4353/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004354 * Checks the RESET_IN_PROGRESS bit for the given engine.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004355 * should be run under rtnl lock
4356 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004357bool bnx2x_reset_is_done(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004358{
Yuval Mintz3cdeec22013-06-02 00:06:19 +00004359 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004360 u32 bit = engine ?
4361 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
4362
4363 /* return false if bit is set */
4364 return (val & bit) ? false : true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004365}
4366
4367/*
Ariel Elior889b9af2012-01-26 06:01:51 +00004368 * set pf load for the current pf.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004369 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004370 * should be run under rtnl lock
4371 */
Ariel Elior889b9af2012-01-26 06:01:51 +00004372void bnx2x_set_pf_load(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004373{
Ariel Eliorf16da432012-01-26 06:01:50 +00004374 u32 val1, val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004375 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
4376 BNX2X_PATH0_LOAD_CNT_MASK;
4377 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4378 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004379
Ariel Eliorf16da432012-01-26 06:01:50 +00004380 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4381 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4382
Merav Sicron51c1a582012-03-18 10:33:38 +00004383 DP(NETIF_MSG_IFUP, "Old GEN_REG_VAL=0x%08x\n", val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004384
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004385 /* get the current counter value */
4386 val1 = (val & mask) >> shift;
4387
Ariel Elior889b9af2012-01-26 06:01:51 +00004388 /* set bit of that PF */
4389 val1 |= (1 << bp->pf_num);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004390
4391 /* clear the old value */
4392 val &= ~mask;
4393
4394 /* set the new one */
4395 val |= ((val1 << shift) & mask);
4396
4397 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004398 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004399}
4400
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004401/**
Ariel Elior889b9af2012-01-26 06:01:51 +00004402 * bnx2x_clear_pf_load - clear pf load mark
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004403 *
4404 * @bp: driver handle
4405 *
4406 * Should be run under rtnl lock.
4407 * Decrements the load counter for the current engine. Returns
Ariel Elior889b9af2012-01-26 06:01:51 +00004408 * whether other functions are still loaded
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004409 */
Ariel Elior889b9af2012-01-26 06:01:51 +00004410bool bnx2x_clear_pf_load(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004411{
Ariel Eliorf16da432012-01-26 06:01:50 +00004412 u32 val1, val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004413 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
4414 BNX2X_PATH0_LOAD_CNT_MASK;
4415 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4416 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004417
Ariel Eliorf16da432012-01-26 06:01:50 +00004418 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4419 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Merav Sicron51c1a582012-03-18 10:33:38 +00004420 DP(NETIF_MSG_IFDOWN, "Old GEN_REG_VAL=0x%08x\n", val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004421
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004422 /* get the current counter value */
4423 val1 = (val & mask) >> shift;
4424
Ariel Elior889b9af2012-01-26 06:01:51 +00004425 /* clear bit of that PF */
4426 val1 &= ~(1 << bp->pf_num);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004427
4428 /* clear the old value */
4429 val &= ~mask;
4430
4431 /* set the new one */
4432 val |= ((val1 << shift) & mask);
4433
4434 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004435 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4436 return val1 != 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004437}
4438
4439/*
Ariel Elior889b9af2012-01-26 06:01:51 +00004440 * Read the load status for the current engine.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004441 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004442 * should be run under rtnl lock
4443 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004444static bool bnx2x_get_load_status(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004445{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004446 u32 mask = (engine ? BNX2X_PATH1_LOAD_CNT_MASK :
4447 BNX2X_PATH0_LOAD_CNT_MASK);
4448 u32 shift = (engine ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4449 BNX2X_PATH0_LOAD_CNT_SHIFT);
4450 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4451
Merav Sicron51c1a582012-03-18 10:33:38 +00004452 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "GLOB_REG=0x%08x\n", val);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004453
4454 val = (val & mask) >> shift;
4455
Merav Sicron51c1a582012-03-18 10:33:38 +00004456 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "load mask for engine %d = 0x%x\n",
4457 engine, val);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004458
Ariel Elior889b9af2012-01-26 06:01:51 +00004459 return val != 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004460}
4461
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004462static void _print_parity(struct bnx2x *bp, u32 reg)
4463{
4464 pr_cont(" [0x%08x] ", REG_RD(bp, reg));
4465}
4466
Eric Dumazet1191cb82012-04-27 21:39:21 +00004467static void _print_next_block(int idx, const char *blk)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004468{
Joe Perchesf1deab52011-08-14 12:16:21 +00004469 pr_cont("%s%s", idx ? ", " : "", blk);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004470}
4471
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004472static bool bnx2x_check_blocks_with_parity0(struct bnx2x *bp, u32 sig,
4473 int *par_num, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004474{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004475 u32 cur_bit;
4476 bool res;
4477 int i;
4478
4479 res = false;
4480
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004481 for (i = 0; sig; i++) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004482 cur_bit = (0x1UL << i);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004483 if (sig & cur_bit) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004484 res |= true; /* Each bit is real error! */
4485
4486 if (print) {
4487 switch (cur_bit) {
4488 case AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR:
4489 _print_next_block((*par_num)++, "BRB");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004490 _print_parity(bp,
4491 BRB1_REG_BRB1_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004492 break;
4493 case AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR:
4494 _print_next_block((*par_num)++,
4495 "PARSER");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004496 _print_parity(bp, PRS_REG_PRS_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004497 break;
4498 case AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR:
4499 _print_next_block((*par_num)++, "TSDM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004500 _print_parity(bp,
4501 TSDM_REG_TSDM_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004502 break;
4503 case AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR:
4504 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004505 "SEARCHER");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004506 _print_parity(bp, SRC_REG_SRC_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004507 break;
4508 case AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR:
4509 _print_next_block((*par_num)++, "TCM");
4510 _print_parity(bp, TCM_REG_TCM_PRTY_STS);
4511 break;
4512 case AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR:
4513 _print_next_block((*par_num)++,
4514 "TSEMI");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004515 _print_parity(bp,
4516 TSEM_REG_TSEM_PRTY_STS_0);
4517 _print_parity(bp,
4518 TSEM_REG_TSEM_PRTY_STS_1);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004519 break;
4520 case AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR:
4521 _print_next_block((*par_num)++, "XPB");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004522 _print_parity(bp, GRCBASE_XPB +
4523 PB_REG_PB_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004524 break;
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004525 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004526 }
4527
4528 /* Clear the bit */
4529 sig &= ~cur_bit;
4530 }
4531 }
4532
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004533 return res;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004534}
4535
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004536static bool bnx2x_check_blocks_with_parity1(struct bnx2x *bp, u32 sig,
4537 int *par_num, bool *global,
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004538 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004539{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004540 u32 cur_bit;
4541 bool res;
4542 int i;
4543
4544 res = false;
4545
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004546 for (i = 0; sig; i++) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004547 cur_bit = (0x1UL << i);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004548 if (sig & cur_bit) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004549 res |= true; /* Each bit is real error! */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004550 switch (cur_bit) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004551 case AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004552 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004553 _print_next_block((*par_num)++, "PBF");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004554 _print_parity(bp, PBF_REG_PBF_PRTY_STS);
4555 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004556 break;
4557 case AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004558 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004559 _print_next_block((*par_num)++, "QM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004560 _print_parity(bp, QM_REG_QM_PRTY_STS);
4561 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004562 break;
4563 case AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004564 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004565 _print_next_block((*par_num)++, "TM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004566 _print_parity(bp, TM_REG_TM_PRTY_STS);
4567 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004568 break;
4569 case AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004570 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004571 _print_next_block((*par_num)++, "XSDM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004572 _print_parity(bp,
4573 XSDM_REG_XSDM_PRTY_STS);
4574 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004575 break;
4576 case AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004577 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004578 _print_next_block((*par_num)++, "XCM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004579 _print_parity(bp, XCM_REG_XCM_PRTY_STS);
4580 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004581 break;
4582 case AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004583 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004584 _print_next_block((*par_num)++,
4585 "XSEMI");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004586 _print_parity(bp,
4587 XSEM_REG_XSEM_PRTY_STS_0);
4588 _print_parity(bp,
4589 XSEM_REG_XSEM_PRTY_STS_1);
4590 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004591 break;
4592 case AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004593 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004594 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004595 "DOORBELLQ");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004596 _print_parity(bp,
4597 DORQ_REG_DORQ_PRTY_STS);
4598 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004599 break;
4600 case AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004601 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004602 _print_next_block((*par_num)++, "NIG");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004603 if (CHIP_IS_E1x(bp)) {
4604 _print_parity(bp,
4605 NIG_REG_NIG_PRTY_STS);
4606 } else {
4607 _print_parity(bp,
4608 NIG_REG_NIG_PRTY_STS_0);
4609 _print_parity(bp,
4610 NIG_REG_NIG_PRTY_STS_1);
4611 }
4612 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004613 break;
4614 case AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004615 if (print)
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004616 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004617 "VAUX PCI CORE");
4618 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004619 break;
4620 case AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004621 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004622 _print_next_block((*par_num)++,
4623 "DEBUG");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004624 _print_parity(bp, DBG_REG_DBG_PRTY_STS);
4625 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004626 break;
4627 case AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004628 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004629 _print_next_block((*par_num)++, "USDM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004630 _print_parity(bp,
4631 USDM_REG_USDM_PRTY_STS);
4632 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004633 break;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004634 case AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004635 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004636 _print_next_block((*par_num)++, "UCM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004637 _print_parity(bp, UCM_REG_UCM_PRTY_STS);
4638 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004639 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004640 case AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004641 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004642 _print_next_block((*par_num)++,
4643 "USEMI");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004644 _print_parity(bp,
4645 USEM_REG_USEM_PRTY_STS_0);
4646 _print_parity(bp,
4647 USEM_REG_USEM_PRTY_STS_1);
4648 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004649 break;
4650 case AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004651 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004652 _print_next_block((*par_num)++, "UPB");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004653 _print_parity(bp, GRCBASE_UPB +
4654 PB_REG_PB_PRTY_STS);
4655 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004656 break;
4657 case AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004658 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004659 _print_next_block((*par_num)++, "CSDM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004660 _print_parity(bp,
4661 CSDM_REG_CSDM_PRTY_STS);
4662 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004663 break;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004664 case AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004665 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004666 _print_next_block((*par_num)++, "CCM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004667 _print_parity(bp, CCM_REG_CCM_PRTY_STS);
4668 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004669 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004670 }
4671
4672 /* Clear the bit */
4673 sig &= ~cur_bit;
4674 }
4675 }
4676
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004677 return res;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004678}
4679
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004680static bool bnx2x_check_blocks_with_parity2(struct bnx2x *bp, u32 sig,
4681 int *par_num, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004682{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004683 u32 cur_bit;
4684 bool res;
4685 int i;
4686
4687 res = false;
4688
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004689 for (i = 0; sig; i++) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004690 cur_bit = (0x1UL << i);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004691 if (sig & cur_bit) {
Yuval Mintz0c23ad32014-08-17 16:47:45 +03004692 res = true; /* Each bit is real error! */
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004693 if (print) {
4694 switch (cur_bit) {
4695 case AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR:
4696 _print_next_block((*par_num)++,
4697 "CSEMI");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004698 _print_parity(bp,
4699 CSEM_REG_CSEM_PRTY_STS_0);
4700 _print_parity(bp,
4701 CSEM_REG_CSEM_PRTY_STS_1);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004702 break;
4703 case AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR:
4704 _print_next_block((*par_num)++, "PXP");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004705 _print_parity(bp, PXP_REG_PXP_PRTY_STS);
4706 _print_parity(bp,
4707 PXP2_REG_PXP2_PRTY_STS_0);
4708 _print_parity(bp,
4709 PXP2_REG_PXP2_PRTY_STS_1);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004710 break;
4711 case AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR:
4712 _print_next_block((*par_num)++,
4713 "PXPPCICLOCKCLIENT");
4714 break;
4715 case AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR:
4716 _print_next_block((*par_num)++, "CFC");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004717 _print_parity(bp,
4718 CFC_REG_CFC_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004719 break;
4720 case AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR:
4721 _print_next_block((*par_num)++, "CDU");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004722 _print_parity(bp, CDU_REG_CDU_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004723 break;
4724 case AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR:
4725 _print_next_block((*par_num)++, "DMAE");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004726 _print_parity(bp,
4727 DMAE_REG_DMAE_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004728 break;
4729 case AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR:
4730 _print_next_block((*par_num)++, "IGU");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004731 if (CHIP_IS_E1x(bp))
4732 _print_parity(bp,
4733 HC_REG_HC_PRTY_STS);
4734 else
4735 _print_parity(bp,
4736 IGU_REG_IGU_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004737 break;
4738 case AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR:
4739 _print_next_block((*par_num)++, "MISC");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004740 _print_parity(bp,
4741 MISC_REG_MISC_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004742 break;
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004743 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004744 }
4745
4746 /* Clear the bit */
4747 sig &= ~cur_bit;
4748 }
4749 }
4750
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004751 return res;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004752}
4753
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004754static bool bnx2x_check_blocks_with_parity3(struct bnx2x *bp, u32 sig,
4755 int *par_num, bool *global,
4756 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004757{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004758 bool res = false;
4759 u32 cur_bit;
4760 int i;
4761
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004762 for (i = 0; sig; i++) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004763 cur_bit = (0x1UL << i);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004764 if (sig & cur_bit) {
4765 switch (cur_bit) {
4766 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004767 if (print)
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004768 _print_next_block((*par_num)++,
4769 "MCP ROM");
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004770 *global = true;
Yuval Mintz0c23ad32014-08-17 16:47:45 +03004771 res = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004772 break;
4773 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004774 if (print)
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004775 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004776 "MCP UMP RX");
4777 *global = true;
Yuval Mintz0c23ad32014-08-17 16:47:45 +03004778 res = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004779 break;
4780 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004781 if (print)
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004782 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004783 "MCP UMP TX");
4784 *global = true;
Yuval Mintz0c23ad32014-08-17 16:47:45 +03004785 res = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004786 break;
4787 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004788 if (print)
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004789 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004790 "MCP SCPAD");
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004791 /* clear latched SCPAD PATIRY from MCP */
4792 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL,
4793 1UL << 10);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004794 break;
4795 }
4796
4797 /* Clear the bit */
4798 sig &= ~cur_bit;
4799 }
4800 }
4801
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004802 return res;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004803}
4804
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004805static bool bnx2x_check_blocks_with_parity4(struct bnx2x *bp, u32 sig,
4806 int *par_num, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004807{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004808 u32 cur_bit;
4809 bool res;
4810 int i;
4811
4812 res = false;
4813
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004814 for (i = 0; sig; i++) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004815 cur_bit = (0x1UL << i);
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004816 if (sig & cur_bit) {
Yuval Mintz0c23ad32014-08-17 16:47:45 +03004817 res = true; /* Each bit is real error! */
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004818 if (print) {
4819 switch (cur_bit) {
4820 case AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR:
4821 _print_next_block((*par_num)++,
4822 "PGLUE_B");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004823 _print_parity(bp,
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004824 PGLUE_B_REG_PGLUE_B_PRTY_STS);
4825 break;
4826 case AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR:
4827 _print_next_block((*par_num)++, "ATC");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004828 _print_parity(bp,
4829 ATC_REG_ATC_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004830 break;
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004831 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004832 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004833 /* Clear the bit */
4834 sig &= ~cur_bit;
4835 }
4836 }
4837
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004838 return res;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004839}
4840
Eric Dumazet1191cb82012-04-27 21:39:21 +00004841static bool bnx2x_parity_attn(struct bnx2x *bp, bool *global, bool print,
4842 u32 *sig)
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004843{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004844 bool res = false;
4845
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004846 if ((sig[0] & HW_PRTY_ASSERT_SET_0) ||
4847 (sig[1] & HW_PRTY_ASSERT_SET_1) ||
4848 (sig[2] & HW_PRTY_ASSERT_SET_2) ||
4849 (sig[3] & HW_PRTY_ASSERT_SET_3) ||
4850 (sig[4] & HW_PRTY_ASSERT_SET_4)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004851 int par_num = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +00004852 DP(NETIF_MSG_HW, "Was parity error: HW block parity attention:\n"
4853 "[0]:0x%08x [1]:0x%08x [2]:0x%08x [3]:0x%08x [4]:0x%08x\n",
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004854 sig[0] & HW_PRTY_ASSERT_SET_0,
4855 sig[1] & HW_PRTY_ASSERT_SET_1,
4856 sig[2] & HW_PRTY_ASSERT_SET_2,
4857 sig[3] & HW_PRTY_ASSERT_SET_3,
4858 sig[4] & HW_PRTY_ASSERT_SET_4);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004859 if (print)
4860 netdev_err(bp->dev,
4861 "Parity errors detected in blocks: ");
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004862 res |= bnx2x_check_blocks_with_parity0(bp,
4863 sig[0] & HW_PRTY_ASSERT_SET_0, &par_num, print);
4864 res |= bnx2x_check_blocks_with_parity1(bp,
4865 sig[1] & HW_PRTY_ASSERT_SET_1, &par_num, global, print);
4866 res |= bnx2x_check_blocks_with_parity2(bp,
4867 sig[2] & HW_PRTY_ASSERT_SET_2, &par_num, print);
4868 res |= bnx2x_check_blocks_with_parity3(bp,
4869 sig[3] & HW_PRTY_ASSERT_SET_3, &par_num, global, print);
4870 res |= bnx2x_check_blocks_with_parity4(bp,
4871 sig[4] & HW_PRTY_ASSERT_SET_4, &par_num, print);
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004872
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004873 if (print)
4874 pr_cont("\n");
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004875 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004876
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004877 return res;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004878}
4879
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004880/**
4881 * bnx2x_chk_parity_attn - checks for parity attentions.
4882 *
4883 * @bp: driver handle
4884 * @global: true if there was a global attention
4885 * @print: show parity attention in syslog
4886 */
4887bool bnx2x_chk_parity_attn(struct bnx2x *bp, bool *global, bool print)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004888{
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004889 struct attn_route attn = { {0} };
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004890 int port = BP_PORT(bp);
4891
4892 attn.sig[0] = REG_RD(bp,
4893 MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 +
4894 port*4);
4895 attn.sig[1] = REG_RD(bp,
4896 MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 +
4897 port*4);
4898 attn.sig[2] = REG_RD(bp,
4899 MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 +
4900 port*4);
4901 attn.sig[3] = REG_RD(bp,
4902 MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 +
4903 port*4);
Yuval Mintz0a5ccb72013-09-23 10:12:54 +03004904 /* Since MCP attentions can't be disabled inside the block, we need to
4905 * read AEU registers to see whether they're currently disabled
4906 */
4907 attn.sig[3] &= ((REG_RD(bp,
4908 !port ? MISC_REG_AEU_ENABLE4_FUNC_0_OUT_0
4909 : MISC_REG_AEU_ENABLE4_FUNC_1_OUT_0) &
4910 MISC_AEU_ENABLE_MCP_PRTY_BITS) |
4911 ~MISC_AEU_ENABLE_MCP_PRTY_BITS);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004912
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004913 if (!CHIP_IS_E1x(bp))
4914 attn.sig[4] = REG_RD(bp,
4915 MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 +
4916 port*4);
4917
4918 return bnx2x_parity_attn(bp, global, print, attn.sig);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004919}
4920
Eric Dumazet1191cb82012-04-27 21:39:21 +00004921static void bnx2x_attn_int_deasserted4(struct bnx2x *bp, u32 attn)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004922{
4923 u32 val;
4924 if (attn & AEU_INPUTS_ATTN_BITS_PGLUE_HW_INTERRUPT) {
4925
4926 val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS_CLR);
4927 BNX2X_ERR("PGLUE hw attention 0x%x\n", val);
4928 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR)
Merav Sicron51c1a582012-03-18 10:33:38 +00004929 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004930 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR)
Merav Sicron51c1a582012-03-18 10:33:38 +00004931 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004932 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004933 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004934 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004935 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004936 if (val &
4937 PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004938 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004939 if (val &
4940 PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004941 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004942 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004943 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004944 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004945 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004946 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW)
Merav Sicron51c1a582012-03-18 10:33:38 +00004947 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004948 }
4949 if (attn & AEU_INPUTS_ATTN_BITS_ATC_HW_INTERRUPT) {
4950 val = REG_RD(bp, ATC_REG_ATC_INT_STS_CLR);
4951 BNX2X_ERR("ATC hw attention 0x%x\n", val);
4952 if (val & ATC_ATC_INT_STS_REG_ADDRESS_ERROR)
4953 BNX2X_ERR("ATC_ATC_INT_STS_REG_ADDRESS_ERROR\n");
4954 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND)
Merav Sicron51c1a582012-03-18 10:33:38 +00004955 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004956 if (val & ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS)
Merav Sicron51c1a582012-03-18 10:33:38 +00004957 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004958 if (val & ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT)
Merav Sicron51c1a582012-03-18 10:33:38 +00004959 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004960 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR)
4961 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR\n");
4962 if (val & ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU)
Merav Sicron51c1a582012-03-18 10:33:38 +00004963 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004964 }
4965
4966 if (attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
4967 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)) {
4968 BNX2X_ERR("FATAL parity attention set4 0x%x\n",
4969 (u32)(attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
4970 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)));
4971 }
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004972}
4973
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004974static void bnx2x_attn_int_deasserted(struct bnx2x *bp, u32 deasserted)
4975{
4976 struct attn_route attn, *group_mask;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004977 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004978 int index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004979 u32 reg_addr;
4980 u32 val;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004981 u32 aeu_mask;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004982 bool global = false;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004983
4984 /* need to take HW lock because MCP or other port might also
4985 try to handle this event */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07004986 bnx2x_acquire_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004987
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004988 if (bnx2x_chk_parity_attn(bp, &global, true)) {
4989#ifndef BNX2X_STOP_ON_ERROR
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004990 bp->recovery_state = BNX2X_RECOVERY_INIT;
Ariel Elior7be08a72011-07-14 08:31:19 +00004991 schedule_delayed_work(&bp->sp_rtnl_task, 0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004992 /* Disable HW interrupts */
4993 bnx2x_int_disable(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004994 /* In case of parity errors don't handle attentions so that
4995 * other function would "see" parity errors.
4996 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004997#else
4998 bnx2x_panic();
4999#endif
5000 bnx2x_release_alr(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005001 return;
5002 }
5003
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005004 attn.sig[0] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + port*4);
5005 attn.sig[1] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 + port*4);
5006 attn.sig[2] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 + port*4);
5007 attn.sig[3] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 + port*4);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005008 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005009 attn.sig[4] =
5010 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 + port*4);
5011 else
5012 attn.sig[4] = 0;
5013
5014 DP(NETIF_MSG_HW, "attn: %08x %08x %08x %08x %08x\n",
5015 attn.sig[0], attn.sig[1], attn.sig[2], attn.sig[3], attn.sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005016
5017 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
5018 if (deasserted & (1 << index)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005019 group_mask = &bp->attn_group[index];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005020
Merav Sicron51c1a582012-03-18 10:33:38 +00005021 DP(NETIF_MSG_HW, "group[%d]: %08x %08x %08x %08x %08x\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005022 index,
5023 group_mask->sig[0], group_mask->sig[1],
5024 group_mask->sig[2], group_mask->sig[3],
5025 group_mask->sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005026
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005027 bnx2x_attn_int_deasserted4(bp,
5028 attn.sig[4] & group_mask->sig[4]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08005029 bnx2x_attn_int_deasserted3(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005030 attn.sig[3] & group_mask->sig[3]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08005031 bnx2x_attn_int_deasserted1(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005032 attn.sig[1] & group_mask->sig[1]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08005033 bnx2x_attn_int_deasserted2(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005034 attn.sig[2] & group_mask->sig[2]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08005035 bnx2x_attn_int_deasserted0(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005036 attn.sig[0] & group_mask->sig[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005037 }
5038 }
5039
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07005040 bnx2x_release_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005041
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005042 if (bp->common.int_block == INT_BLOCK_HC)
5043 reg_addr = (HC_REG_COMMAND_REG + port*32 +
5044 COMMAND_REG_ATTN_BITS_CLR);
5045 else
5046 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_CLR_UPPER*8);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005047
5048 val = ~deasserted;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005049 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", val,
5050 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
Eilon Greenstein5c862842008-08-13 15:51:48 -07005051 REG_WR(bp, reg_addr, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005052
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005053 if (~bp->attn_state & deasserted)
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07005054 BNX2X_ERR("IGU ERROR\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005055
5056 reg_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
5057 MISC_REG_AEU_MASK_ATTN_FUNC_0;
5058
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07005059 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
5060 aeu_mask = REG_RD(bp, reg_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005061
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07005062 DP(NETIF_MSG_HW, "aeu_mask %x newly deasserted %x\n",
5063 aeu_mask, deasserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005064 aeu_mask |= (deasserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07005065 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
5066
5067 REG_WR(bp, reg_addr, aeu_mask);
5068 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005069
5070 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
5071 bp->attn_state &= ~deasserted;
5072 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
5073}
5074
5075static void bnx2x_attn_int(struct bnx2x *bp)
5076{
5077 /* read local copy of bits */
Eilon Greenstein68d59482009-01-14 21:27:36 -08005078 u32 attn_bits = le32_to_cpu(bp->def_status_blk->atten_status_block.
5079 attn_bits);
5080 u32 attn_ack = le32_to_cpu(bp->def_status_blk->atten_status_block.
5081 attn_bits_ack);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005082 u32 attn_state = bp->attn_state;
5083
5084 /* look for changed bits */
5085 u32 asserted = attn_bits & ~attn_ack & ~attn_state;
5086 u32 deasserted = ~attn_bits & attn_ack & attn_state;
5087
5088 DP(NETIF_MSG_HW,
5089 "attn_bits %x attn_ack %x asserted %x deasserted %x\n",
5090 attn_bits, attn_ack, asserted, deasserted);
5091
5092 if (~(attn_bits ^ attn_ack) & (attn_bits ^ attn_state))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005093 BNX2X_ERR("BAD attention state\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005094
5095 /* handle bits that were raised */
5096 if (asserted)
5097 bnx2x_attn_int_asserted(bp, asserted);
5098
5099 if (deasserted)
5100 bnx2x_attn_int_deasserted(bp, deasserted);
5101}
5102
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005103void bnx2x_igu_ack_sb(struct bnx2x *bp, u8 igu_sb_id, u8 segment,
5104 u16 index, u8 op, u8 update)
5105{
Ariel Eliordc1ba592013-01-01 05:22:30 +00005106 u32 igu_addr = bp->igu_base_addr;
5107 igu_addr += (IGU_CMD_INT_ACK_BASE + igu_sb_id)*8;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005108 bnx2x_igu_ack_sb_gen(bp, igu_sb_id, segment, index, op, update,
5109 igu_addr);
5110}
5111
Eric Dumazet1191cb82012-04-27 21:39:21 +00005112static void bnx2x_update_eq_prod(struct bnx2x *bp, u16 prod)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005113{
5114 /* No memory barriers */
5115 storm_memset_eq_prod(bp, prod, BP_FUNC(bp));
5116 mmiowb(); /* keep prod updates ordered */
5117}
5118
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005119static int bnx2x_cnic_handle_cfc_del(struct bnx2x *bp, u32 cid,
5120 union event_ring_elem *elem)
5121{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005122 u8 err = elem->message.error;
5123
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005124 if (!bp->cnic_eth_dev.starting_cid ||
Vladislav Zolotarovc3a8ce62011-05-22 10:08:09 +00005125 (cid < bp->cnic_eth_dev.starting_cid &&
5126 cid != bp->cnic_eth_dev.iscsi_l2_cid))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005127 return 1;
5128
5129 DP(BNX2X_MSG_SP, "got delete ramrod for CNIC CID %d\n", cid);
5130
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005131 if (unlikely(err)) {
5132
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005133 BNX2X_ERR("got delete ramrod for CNIC CID %d with error!\n",
5134 cid);
Yuval Mintz823e1d92013-01-14 05:11:47 +00005135 bnx2x_panic_dump(bp, false);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005136 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005137 bnx2x_cnic_cfc_comp(bp, cid, err);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005138 return 0;
5139}
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005140
Eric Dumazet1191cb82012-04-27 21:39:21 +00005141static void bnx2x_handle_mcast_eqe(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005142{
5143 struct bnx2x_mcast_ramrod_params rparam;
5144 int rc;
5145
5146 memset(&rparam, 0, sizeof(rparam));
5147
5148 rparam.mcast_obj = &bp->mcast_obj;
5149
5150 netif_addr_lock_bh(bp->dev);
5151
5152 /* Clear pending state for the last command */
5153 bp->mcast_obj.raw.clear_pending(&bp->mcast_obj.raw);
5154
5155 /* If there are pending mcast commands - send them */
5156 if (bp->mcast_obj.check_pending(&bp->mcast_obj)) {
5157 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_CONT);
5158 if (rc < 0)
5159 BNX2X_ERR("Failed to send pending mcast commands: %d\n",
5160 rc);
5161 }
5162
5163 netif_addr_unlock_bh(bp->dev);
5164}
5165
Eric Dumazet1191cb82012-04-27 21:39:21 +00005166static void bnx2x_handle_classification_eqe(struct bnx2x *bp,
5167 union event_ring_elem *elem)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005168{
5169 unsigned long ramrod_flags = 0;
5170 int rc = 0;
5171 u32 cid = elem->message.data.eth_event.echo & BNX2X_SWCID_MASK;
5172 struct bnx2x_vlan_mac_obj *vlan_mac_obj;
5173
5174 /* Always push next commands out, don't wait here */
5175 __set_bit(RAMROD_CONT, &ramrod_flags);
5176
Yuval Mintz86564c32013-01-23 03:21:50 +00005177 switch (le32_to_cpu((__force __le32)elem->message.data.eth_event.echo)
5178 >> BNX2X_SWCID_SHIFT) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005179 case BNX2X_FILTER_MAC_PENDING:
Merav Sicron51c1a582012-03-18 10:33:38 +00005180 DP(BNX2X_MSG_SP, "Got SETUP_MAC completions\n");
Merav Sicron55c11942012-11-07 00:45:48 +00005181 if (CNIC_LOADED(bp) && (cid == BNX2X_ISCSI_ETH_CID(bp)))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005182 vlan_mac_obj = &bp->iscsi_l2_mac_obj;
5183 else
Barak Witkowski15192a82012-06-19 07:48:28 +00005184 vlan_mac_obj = &bp->sp_objs[cid].mac_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005185
5186 break;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005187 case BNX2X_FILTER_MCAST_PENDING:
Merav Sicron51c1a582012-03-18 10:33:38 +00005188 DP(BNX2X_MSG_SP, "Got SETUP_MCAST completions\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005189 /* This is only relevant for 57710 where multicast MACs are
5190 * configured as unicast MACs using the same ramrod.
5191 */
5192 bnx2x_handle_mcast_eqe(bp);
5193 return;
5194 default:
5195 BNX2X_ERR("Unsupported classification command: %d\n",
5196 elem->message.data.eth_event.echo);
5197 return;
5198 }
5199
5200 rc = vlan_mac_obj->complete(bp, vlan_mac_obj, elem, &ramrod_flags);
5201
5202 if (rc < 0)
5203 BNX2X_ERR("Failed to schedule new commands: %d\n", rc);
5204 else if (rc > 0)
5205 DP(BNX2X_MSG_SP, "Scheduled next pending commands...\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005206}
5207
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005208static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005209
Eric Dumazet1191cb82012-04-27 21:39:21 +00005210static void bnx2x_handle_rx_mode_eqe(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005211{
5212 netif_addr_lock_bh(bp->dev);
5213
5214 clear_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
5215
5216 /* Send rx_mode command again if was requested */
5217 if (test_and_clear_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state))
5218 bnx2x_set_storm_rx_mode(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005219 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED,
5220 &bp->sp_state))
5221 bnx2x_set_iscsi_eth_rx_mode(bp, true);
5222 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED,
5223 &bp->sp_state))
5224 bnx2x_set_iscsi_eth_rx_mode(bp, false);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005225
5226 netif_addr_unlock_bh(bp->dev);
5227}
5228
Eric Dumazet1191cb82012-04-27 21:39:21 +00005229static void bnx2x_after_afex_vif_lists(struct bnx2x *bp,
Barak Witkowskia3348722012-04-23 03:04:46 +00005230 union event_ring_elem *elem)
5231{
5232 if (elem->message.data.vif_list_event.echo == VIF_LIST_RULE_GET) {
5233 DP(BNX2X_MSG_SP,
5234 "afex: ramrod completed VIF LIST_GET, addrs 0x%x\n",
5235 elem->message.data.vif_list_event.func_bit_map);
5236 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTGET_ACK,
5237 elem->message.data.vif_list_event.func_bit_map);
5238 } else if (elem->message.data.vif_list_event.echo ==
5239 VIF_LIST_RULE_SET) {
5240 DP(BNX2X_MSG_SP, "afex: ramrod completed VIF LIST_SET\n");
5241 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTSET_ACK, 0);
5242 }
5243}
5244
5245/* called with rtnl_lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005246static void bnx2x_after_function_update(struct bnx2x *bp)
Barak Witkowskia3348722012-04-23 03:04:46 +00005247{
5248 int q, rc;
5249 struct bnx2x_fastpath *fp;
5250 struct bnx2x_queue_state_params queue_params = {NULL};
5251 struct bnx2x_queue_update_params *q_update_params =
5252 &queue_params.params.update;
5253
Yuval Mintz2de67432013-01-23 03:21:43 +00005254 /* Send Q update command with afex vlan removal values for all Qs */
Barak Witkowskia3348722012-04-23 03:04:46 +00005255 queue_params.cmd = BNX2X_Q_CMD_UPDATE;
5256
5257 /* set silent vlan removal values according to vlan mode */
5258 __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM_CHNG,
5259 &q_update_params->update_flags);
5260 __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM,
5261 &q_update_params->update_flags);
5262 __set_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);
5263
5264 /* in access mode mark mask and value are 0 to strip all vlans */
5265 if (bp->afex_vlan_mode == FUNC_MF_CFG_AFEX_VLAN_ACCESS_MODE) {
5266 q_update_params->silent_removal_value = 0;
5267 q_update_params->silent_removal_mask = 0;
5268 } else {
5269 q_update_params->silent_removal_value =
5270 (bp->afex_def_vlan_tag & VLAN_VID_MASK);
5271 q_update_params->silent_removal_mask = VLAN_VID_MASK;
5272 }
5273
5274 for_each_eth_queue(bp, q) {
5275 /* Set the appropriate Queue object */
5276 fp = &bp->fp[q];
Barak Witkowski15192a82012-06-19 07:48:28 +00005277 queue_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Barak Witkowskia3348722012-04-23 03:04:46 +00005278
5279 /* send the ramrod */
5280 rc = bnx2x_queue_state_change(bp, &queue_params);
5281 if (rc < 0)
5282 BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
5283 q);
5284 }
5285
Yuval Mintzfea75642013-04-10 13:34:39 +03005286 if (!NO_FCOE(bp) && CNIC_ENABLED(bp)) {
Merav Sicron65565882012-06-19 07:48:26 +00005287 fp = &bp->fp[FCOE_IDX(bp)];
Barak Witkowski15192a82012-06-19 07:48:28 +00005288 queue_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Barak Witkowskia3348722012-04-23 03:04:46 +00005289
5290 /* clear pending completion bit */
5291 __clear_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);
5292
5293 /* mark latest Q bit */
Peter Zijlstra4e857c52014-03-17 18:06:10 +01005294 smp_mb__before_atomic();
Barak Witkowskia3348722012-04-23 03:04:46 +00005295 set_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
Peter Zijlstra4e857c52014-03-17 18:06:10 +01005296 smp_mb__after_atomic();
Barak Witkowskia3348722012-04-23 03:04:46 +00005297
5298 /* send Q update ramrod for FCoE Q */
5299 rc = bnx2x_queue_state_change(bp, &queue_params);
5300 if (rc < 0)
5301 BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
5302 q);
5303 } else {
5304 /* If no FCoE ring - ACK MCP now */
5305 bnx2x_link_report(bp);
5306 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
5307 }
Barak Witkowskia3348722012-04-23 03:04:46 +00005308}
5309
Eric Dumazet1191cb82012-04-27 21:39:21 +00005310static struct bnx2x_queue_sp_obj *bnx2x_cid_to_q_obj(
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005311 struct bnx2x *bp, u32 cid)
5312{
Joe Perches94f05b02011-08-14 12:16:20 +00005313 DP(BNX2X_MSG_SP, "retrieving fp from cid %d\n", cid);
Merav Sicron55c11942012-11-07 00:45:48 +00005314
5315 if (CNIC_LOADED(bp) && (cid == BNX2X_FCOE_ETH_CID(bp)))
Barak Witkowski15192a82012-06-19 07:48:28 +00005316 return &bnx2x_fcoe_sp_obj(bp, q_obj);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005317 else
Barak Witkowski15192a82012-06-19 07:48:28 +00005318 return &bp->sp_objs[CID_TO_FP(cid, bp)].q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005319}
5320
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005321static void bnx2x_eq_int(struct bnx2x *bp)
5322{
5323 u16 hw_cons, sw_cons, sw_prod;
5324 union event_ring_elem *elem;
Merav Sicron55c11942012-11-07 00:45:48 +00005325 u8 echo;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005326 u32 cid;
5327 u8 opcode;
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005328 int rc, spqe_cnt = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005329 struct bnx2x_queue_sp_obj *q_obj;
5330 struct bnx2x_func_sp_obj *f_obj = &bp->func_obj;
5331 struct bnx2x_raw_obj *rss_raw = &bp->rss_conf_obj.raw;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005332
5333 hw_cons = le16_to_cpu(*bp->eq_cons_sb);
5334
5335 /* The hw_cos range is 1-255, 257 - the sw_cons range is 0-254, 256.
Yuval Mintz16a5fd92013-06-02 00:06:18 +00005336 * when we get the next-page we need to adjust so the loop
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005337 * condition below will be met. The next element is the size of a
5338 * regular element and hence incrementing by 1
5339 */
5340 if ((hw_cons & EQ_DESC_MAX_PAGE) == EQ_DESC_MAX_PAGE)
5341 hw_cons++;
5342
Lucas De Marchi25985ed2011-03-30 22:57:33 -03005343 /* This function may never run in parallel with itself for a
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005344 * specific bp, thus there is no need in "paired" read memory
5345 * barrier here.
5346 */
5347 sw_cons = bp->eq_cons;
5348 sw_prod = bp->eq_prod;
5349
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005350 DP(BNX2X_MSG_SP, "EQ: hw_cons %u sw_cons %u bp->eq_spq_left %x\n",
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005351 hw_cons, sw_cons, atomic_read(&bp->eq_spq_left));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005352
5353 for (; sw_cons != hw_cons;
5354 sw_prod = NEXT_EQ_IDX(sw_prod), sw_cons = NEXT_EQ_IDX(sw_cons)) {
5355
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005356 elem = &bp->eq_ring[EQ_DESC(sw_cons)];
5357
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005358 rc = bnx2x_iov_eq_sp_event(bp, elem);
5359 if (!rc) {
5360 DP(BNX2X_MSG_IOV, "bnx2x_iov_eq_sp_event returned %d\n",
5361 rc);
5362 goto next_spqe;
5363 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005364
Yuval Mintz86564c32013-01-23 03:21:50 +00005365 /* elem CID originates from FW; actually LE */
5366 cid = SW_CID((__force __le32)
5367 elem->message.data.cfc_del_event.cid);
5368 opcode = elem->message.opcode;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005369
5370 /* handle eq element */
5371 switch (opcode) {
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005372 case EVENT_RING_OPCODE_VF_PF_CHANNEL:
Yuval Mintz370d4a22014-03-23 18:12:24 +02005373 bnx2x_vf_mbx_schedule(bp,
5374 &elem->message.data.vf_pf_event);
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005375 continue;
5376
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005377 case EVENT_RING_OPCODE_STAT_QUERY:
Yuval Mintz76ca70f2014-02-12 18:19:49 +02005378 DP_AND((BNX2X_MSG_SP | BNX2X_MSG_STATS),
5379 "got statistics comp event %d\n",
5380 bp->stats_comp++);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005381 /* nothing to do with stats comp */
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005382 goto next_spqe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005383
5384 case EVENT_RING_OPCODE_CFC_DEL:
5385 /* handle according to cid range */
5386 /*
5387 * we may want to verify here that the bp state is
5388 * HALTING
5389 */
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005390 DP(BNX2X_MSG_SP,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005391 "got delete ramrod for MULTI[%d]\n", cid);
Merav Sicron55c11942012-11-07 00:45:48 +00005392
5393 if (CNIC_LOADED(bp) &&
5394 !bnx2x_cnic_handle_cfc_del(bp, cid, elem))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005395 goto next_spqe;
Merav Sicron55c11942012-11-07 00:45:48 +00005396
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005397 q_obj = bnx2x_cid_to_q_obj(bp, cid);
5398
5399 if (q_obj->complete_cmd(bp, q_obj, BNX2X_Q_CMD_CFC_DEL))
5400 break;
5401
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005402 goto next_spqe;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005403
5404 case EVENT_RING_OPCODE_STOP_TRAFFIC:
Merav Sicron51c1a582012-03-18 10:33:38 +00005405 DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got STOP TRAFFIC\n");
Dmitry Kravkov6ffa39f2013-11-17 08:59:29 +02005406 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_PAUSED);
Dmitry Kravkov6debea82011-07-19 01:42:04 +00005407 if (f_obj->complete_cmd(bp, f_obj,
5408 BNX2X_F_CMD_TX_STOP))
5409 break;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005410 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005411
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005412 case EVENT_RING_OPCODE_START_TRAFFIC:
Merav Sicron51c1a582012-03-18 10:33:38 +00005413 DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got START TRAFFIC\n");
Dmitry Kravkov6ffa39f2013-11-17 08:59:29 +02005414 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_RELEASED);
Dmitry Kravkov6debea82011-07-19 01:42:04 +00005415 if (f_obj->complete_cmd(bp, f_obj,
5416 BNX2X_F_CMD_TX_START))
5417 break;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005418 goto next_spqe;
Merav Sicron55c11942012-11-07 00:45:48 +00005419
Barak Witkowskia3348722012-04-23 03:04:46 +00005420 case EVENT_RING_OPCODE_FUNCTION_UPDATE:
Merav Sicron55c11942012-11-07 00:45:48 +00005421 echo = elem->message.data.function_update_event.echo;
5422 if (echo == SWITCH_UPDATE) {
5423 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5424 "got FUNC_SWITCH_UPDATE ramrod\n");
5425 if (f_obj->complete_cmd(
5426 bp, f_obj, BNX2X_F_CMD_SWITCH_UPDATE))
5427 break;
Barak Witkowskia3348722012-04-23 03:04:46 +00005428
Merav Sicron55c11942012-11-07 00:45:48 +00005429 } else {
Yuval Mintz230bb0f2014-02-12 18:19:56 +02005430 int cmd = BNX2X_SP_RTNL_AFEX_F_UPDATE;
5431
Merav Sicron55c11942012-11-07 00:45:48 +00005432 DP(BNX2X_MSG_SP | BNX2X_MSG_MCP,
5433 "AFEX: ramrod completed FUNCTION_UPDATE\n");
5434 f_obj->complete_cmd(bp, f_obj,
5435 BNX2X_F_CMD_AFEX_UPDATE);
Barak Witkowskia3348722012-04-23 03:04:46 +00005436
Merav Sicron55c11942012-11-07 00:45:48 +00005437 /* We will perform the Queues update from
5438 * sp_rtnl task as all Queue SP operations
5439 * should run under rtnl_lock.
5440 */
Yuval Mintz230bb0f2014-02-12 18:19:56 +02005441 bnx2x_schedule_sp_rtnl(bp, cmd, 0);
Merav Sicron55c11942012-11-07 00:45:48 +00005442 }
5443
Barak Witkowskia3348722012-04-23 03:04:46 +00005444 goto next_spqe;
5445
5446 case EVENT_RING_OPCODE_AFEX_VIF_LISTS:
5447 f_obj->complete_cmd(bp, f_obj,
5448 BNX2X_F_CMD_AFEX_VIFLISTS);
5449 bnx2x_after_afex_vif_lists(bp, elem);
5450 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005451 case EVENT_RING_OPCODE_FUNCTION_START:
Merav Sicron51c1a582012-03-18 10:33:38 +00005452 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5453 "got FUNC_START ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005454 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_START))
5455 break;
5456
5457 goto next_spqe;
5458
5459 case EVENT_RING_OPCODE_FUNCTION_STOP:
Merav Sicron51c1a582012-03-18 10:33:38 +00005460 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5461 "got FUNC_STOP ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005462 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_STOP))
5463 break;
5464
5465 goto next_spqe;
Michal Kalderoneeed0182014-08-17 16:47:44 +03005466
5467 case EVENT_RING_OPCODE_SET_TIMESYNC:
5468 DP(BNX2X_MSG_SP | BNX2X_MSG_PTP,
5469 "got set_timesync ramrod completion\n");
5470 if (f_obj->complete_cmd(bp, f_obj,
5471 BNX2X_F_CMD_SET_TIMESYNC))
5472 break;
5473 goto next_spqe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005474 }
5475
5476 switch (opcode | bp->state) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005477 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
5478 BNX2X_STATE_OPEN):
5479 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005480 BNX2X_STATE_OPENING_WAIT4_PORT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005481 cid = elem->message.data.eth_event.echo &
5482 BNX2X_SWCID_MASK;
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005483 DP(BNX2X_MSG_SP, "got RSS_UPDATE ramrod. CID %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005484 cid);
5485 rss_raw->clear_pending(rss_raw);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005486 break;
5487
5488 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_OPEN):
5489 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_DIAG):
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005490 case (EVENT_RING_OPCODE_SET_MAC |
5491 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005492 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5493 BNX2X_STATE_OPEN):
5494 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5495 BNX2X_STATE_DIAG):
5496 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5497 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005498 DP(BNX2X_MSG_SP, "got (un)set mac ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005499 bnx2x_handle_classification_eqe(bp, elem);
5500 break;
5501
5502 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5503 BNX2X_STATE_OPEN):
5504 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5505 BNX2X_STATE_DIAG):
5506 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5507 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005508 DP(BNX2X_MSG_SP, "got mcast ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005509 bnx2x_handle_mcast_eqe(bp);
5510 break;
5511
5512 case (EVENT_RING_OPCODE_FILTERS_RULES |
5513 BNX2X_STATE_OPEN):
5514 case (EVENT_RING_OPCODE_FILTERS_RULES |
5515 BNX2X_STATE_DIAG):
5516 case (EVENT_RING_OPCODE_FILTERS_RULES |
5517 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005518 DP(BNX2X_MSG_SP, "got rx_mode ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005519 bnx2x_handle_rx_mode_eqe(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005520 break;
5521 default:
5522 /* unknown event log error and continue */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005523 BNX2X_ERR("Unknown EQ event %d, bp->state 0x%x\n",
5524 elem->message.opcode, bp->state);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005525 }
5526next_spqe:
5527 spqe_cnt++;
5528 } /* for */
5529
Peter Zijlstra4e857c52014-03-17 18:06:10 +01005530 smp_mb__before_atomic();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005531 atomic_add(spqe_cnt, &bp->eq_spq_left);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005532
5533 bp->eq_cons = sw_cons;
5534 bp->eq_prod = sw_prod;
5535 /* Make sure that above mem writes were issued towards the memory */
5536 smp_wmb();
5537
5538 /* update producer */
5539 bnx2x_update_eq_prod(bp, bp->eq_prod);
5540}
5541
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005542static void bnx2x_sp_task(struct work_struct *work)
5543{
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08005544 struct bnx2x *bp = container_of(work, struct bnx2x, sp_task.work);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005545
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005546 DP(BNX2X_MSG_SP, "sp task invoked\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005547
Yuval Mintz16a5fd92013-06-02 00:06:18 +00005548 /* make sure the atomic interrupt_occurred has been written */
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005549 smp_rmb();
5550 if (atomic_read(&bp->interrupt_occurred)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005551
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005552 /* what work needs to be performed? */
5553 u16 status = bnx2x_update_dsb_idx(bp);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005554
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005555 DP(BNX2X_MSG_SP, "status %x\n", status);
5556 DP(BNX2X_MSG_SP, "setting interrupt_occurred to 0\n");
5557 atomic_set(&bp->interrupt_occurred, 0);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005558
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005559 /* HW attentions */
5560 if (status & BNX2X_DEF_SB_ATT_IDX) {
5561 bnx2x_attn_int(bp);
5562 status &= ~BNX2X_DEF_SB_ATT_IDX;
Vladislav Zolotarov019dbb42011-07-19 01:43:25 +00005563 }
Merav Sicron55c11942012-11-07 00:45:48 +00005564
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005565 /* SP events: STAT_QUERY and others */
5566 if (status & BNX2X_DEF_SB_IDX) {
5567 struct bnx2x_fastpath *fp = bnx2x_fcoe_fp(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005568
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005569 if (FCOE_INIT(bp) &&
5570 (bnx2x_has_rx_work(fp) || bnx2x_has_tx_work(fp))) {
5571 /* Prevent local bottom-halves from running as
5572 * we are going to change the local NAPI list.
5573 */
5574 local_bh_disable();
5575 napi_schedule(&bnx2x_fcoe(bp, napi));
5576 local_bh_enable();
5577 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005578
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005579 /* Handle EQ completions */
5580 bnx2x_eq_int(bp);
5581 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID,
5582 le16_to_cpu(bp->def_idx), IGU_INT_NOP, 1);
5583
5584 status &= ~BNX2X_DEF_SB_IDX;
5585 }
5586
5587 /* if status is non zero then perhaps something went wrong */
5588 if (unlikely(status))
5589 DP(BNX2X_MSG_SP,
5590 "got an unknown interrupt! (status 0x%x)\n", status);
5591
5592 /* ack status block only if something was actually handled */
5593 bnx2x_ack_sb(bp, bp->igu_dsb_id, ATTENTION_ID,
5594 le16_to_cpu(bp->def_att_idx), IGU_INT_ENABLE, 1);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005595 }
5596
Barak Witkowskia3348722012-04-23 03:04:46 +00005597 /* afex - poll to check if VIFSET_ACK should be sent to MFW */
5598 if (test_and_clear_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK,
5599 &bp->sp_state)) {
5600 bnx2x_link_report(bp);
5601 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
5602 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005603}
5604
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005605irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005606{
5607 struct net_device *dev = dev_instance;
5608 struct bnx2x *bp = netdev_priv(dev);
5609
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005610 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0,
5611 IGU_INT_DISABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005612
5613#ifdef BNX2X_STOP_ON_ERROR
5614 if (unlikely(bp->panic))
5615 return IRQ_HANDLED;
5616#endif
5617
Merav Sicron55c11942012-11-07 00:45:48 +00005618 if (CNIC_LOADED(bp)) {
Michael Chan993ac7b2009-10-10 13:46:56 +00005619 struct cnic_ops *c_ops;
5620
5621 rcu_read_lock();
5622 c_ops = rcu_dereference(bp->cnic_ops);
5623 if (c_ops)
5624 c_ops->cnic_handler(bp->cnic_data, NULL);
5625 rcu_read_unlock();
5626 }
Merav Sicron55c11942012-11-07 00:45:48 +00005627
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005628 /* schedule sp task to perform default status block work, ack
5629 * attentions and enable interrupts.
5630 */
5631 bnx2x_schedule_sp_task(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005632
5633 return IRQ_HANDLED;
5634}
5635
5636/* end of slow path */
5637
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005638void bnx2x_drv_pulse(struct bnx2x *bp)
5639{
5640 SHMEM_WR(bp, func_mb[BP_FW_MB_IDX(bp)].drv_pulse_mb,
5641 bp->fw_drv_pulse_wr_seq);
5642}
5643
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005644static void bnx2x_timer(unsigned long data)
5645{
5646 struct bnx2x *bp = (struct bnx2x *) data;
5647
5648 if (!netif_running(bp->dev))
5649 return;
5650
Ariel Elior67c431a2013-01-01 05:22:36 +00005651 if (IS_PF(bp) &&
5652 !BP_NOMCP(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005653 int mb_idx = BP_FW_MB_IDX(bp);
Eilon Greenstein4c868662013-09-23 10:12:50 +03005654 u16 drv_pulse;
5655 u16 mcp_pulse;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005656
5657 ++bp->fw_drv_pulse_wr_seq;
5658 bp->fw_drv_pulse_wr_seq &= DRV_PULSE_SEQ_MASK;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005659 drv_pulse = bp->fw_drv_pulse_wr_seq;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005660 bnx2x_drv_pulse(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005661
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005662 mcp_pulse = (SHMEM_RD(bp, func_mb[mb_idx].mcp_pulse_mb) &
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005663 MCP_PULSE_SEQ_MASK);
5664 /* The delta between driver pulse and mcp response
Eilon Greenstein4c868662013-09-23 10:12:50 +03005665 * should not get too big. If the MFW is more than 5 pulses
5666 * behind, we should worry about it enough to generate an error
5667 * log.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005668 */
Eilon Greenstein4c868662013-09-23 10:12:50 +03005669 if (((drv_pulse - mcp_pulse) & MCP_PULSE_SEQ_MASK) > 5)
5670 BNX2X_ERR("MFW seems hanged: drv_pulse (0x%x) != mcp_pulse (0x%x)\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005671 drv_pulse, mcp_pulse);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005672 }
5673
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07005674 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07005675 bnx2x_stats_handle(bp, STATS_EVENT_UPDATE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005676
Ariel Eliorabc5a022013-01-01 05:22:43 +00005677 /* sample pf vf bulletin board for new posts from pf */
Yuval Mintz371734882013-06-24 11:04:10 +03005678 if (IS_VF(bp))
5679 bnx2x_timer_sriov(bp);
Ariel Elior78c3bcc2013-06-20 17:39:08 +03005680
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005681 mod_timer(&bp->timer, jiffies + bp->current_interval);
5682}
5683
5684/* end of Statistics */
5685
5686/* nic init */
5687
5688/*
5689 * nic init service functions
5690 */
5691
Eric Dumazet1191cb82012-04-27 21:39:21 +00005692static void bnx2x_fill(struct bnx2x *bp, u32 addr, int fill, u32 len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005693{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005694 u32 i;
5695 if (!(len%4) && !(addr%4))
5696 for (i = 0; i < len; i += 4)
5697 REG_WR(bp, addr + i, fill);
5698 else
5699 for (i = 0; i < len; i++)
5700 REG_WR8(bp, addr + i, fill);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005701}
5702
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005703/* helper: writes FP SP data to FW - data_size in dwords */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005704static void bnx2x_wr_fp_sb_data(struct bnx2x *bp,
5705 int fw_sb_id,
5706 u32 *sb_data_p,
5707 u32 data_size)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005708{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005709 int index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005710 for (index = 0; index < data_size; index++)
5711 REG_WR(bp, BAR_CSTRORM_INTMEM +
5712 CSTORM_STATUS_BLOCK_DATA_OFFSET(fw_sb_id) +
5713 sizeof(u32)*index,
5714 *(sb_data_p + index));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005715}
5716
Eric Dumazet1191cb82012-04-27 21:39:21 +00005717static void bnx2x_zero_fp_sb(struct bnx2x *bp, int fw_sb_id)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005718{
5719 u32 *sb_data_p;
5720 u32 data_size = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005721 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005722 struct hc_status_block_data_e1x sb_data_e1x;
5723
5724 /* disable the function first */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005725 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005726 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005727 sb_data_e2.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005728 sb_data_e2.common.p_func.vf_valid = false;
5729 sb_data_p = (u32 *)&sb_data_e2;
5730 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
5731 } else {
5732 memset(&sb_data_e1x, 0,
5733 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005734 sb_data_e1x.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005735 sb_data_e1x.common.p_func.vf_valid = false;
5736 sb_data_p = (u32 *)&sb_data_e1x;
5737 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
5738 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005739 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
5740
5741 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5742 CSTORM_STATUS_BLOCK_OFFSET(fw_sb_id), 0,
5743 CSTORM_STATUS_BLOCK_SIZE);
5744 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5745 CSTORM_SYNC_BLOCK_OFFSET(fw_sb_id), 0,
5746 CSTORM_SYNC_BLOCK_SIZE);
5747}
5748
5749/* helper: writes SP SB data to FW */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005750static void bnx2x_wr_sp_sb_data(struct bnx2x *bp,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005751 struct hc_sp_status_block_data *sp_sb_data)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005752{
5753 int func = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005754 int i;
5755 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
5756 REG_WR(bp, BAR_CSTRORM_INTMEM +
5757 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
5758 i*sizeof(u32),
5759 *((u32 *)sp_sb_data + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005760}
5761
Eric Dumazet1191cb82012-04-27 21:39:21 +00005762static void bnx2x_zero_sp_sb(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005763{
5764 int func = BP_FUNC(bp);
5765 struct hc_sp_status_block_data sp_sb_data;
5766 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
5767
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005768 sp_sb_data.state = SB_DISABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005769 sp_sb_data.p_func.vf_valid = false;
5770
5771 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
5772
5773 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5774 CSTORM_SP_STATUS_BLOCK_OFFSET(func), 0,
5775 CSTORM_SP_STATUS_BLOCK_SIZE);
5776 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5777 CSTORM_SP_SYNC_BLOCK_OFFSET(func), 0,
5778 CSTORM_SP_SYNC_BLOCK_SIZE);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005779}
5780
Eric Dumazet1191cb82012-04-27 21:39:21 +00005781static void bnx2x_setup_ndsb_state_machine(struct hc_status_block_sm *hc_sm,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005782 int igu_sb_id, int igu_seg_id)
5783{
5784 hc_sm->igu_sb_id = igu_sb_id;
5785 hc_sm->igu_seg_id = igu_seg_id;
5786 hc_sm->timer_value = 0xFF;
5787 hc_sm->time_to_expire = 0xFFFFFFFF;
5788}
5789
David S. Miller8decf862011-09-22 03:23:13 -04005790/* allocates state machine ids. */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005791static void bnx2x_map_sb_state_machines(struct hc_index_data *index_data)
David S. Miller8decf862011-09-22 03:23:13 -04005792{
5793 /* zero out state machine indices */
5794 /* rx indices */
5795 index_data[HC_INDEX_ETH_RX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
5796
5797 /* tx indices */
5798 index_data[HC_INDEX_OOO_TX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
5799 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags &= ~HC_INDEX_DATA_SM_ID;
5800 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags &= ~HC_INDEX_DATA_SM_ID;
5801 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags &= ~HC_INDEX_DATA_SM_ID;
5802
5803 /* map indices */
5804 /* rx indices */
5805 index_data[HC_INDEX_ETH_RX_CQ_CONS].flags |=
5806 SM_RX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5807
5808 /* tx indices */
5809 index_data[HC_INDEX_OOO_TX_CQ_CONS].flags |=
5810 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5811 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags |=
5812 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5813 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags |=
5814 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5815 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags |=
5816 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5817}
5818
Ariel Eliorb93288d2013-01-01 05:22:35 +00005819void bnx2x_init_sb(struct bnx2x *bp, dma_addr_t mapping, int vfid,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005820 u8 vf_valid, int fw_sb_id, int igu_sb_id)
5821{
5822 int igu_seg_id;
5823
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005824 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005825 struct hc_status_block_data_e1x sb_data_e1x;
5826 struct hc_status_block_sm *hc_sm_p;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005827 int data_size;
5828 u32 *sb_data_p;
5829
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005830 if (CHIP_INT_MODE_IS_BC(bp))
5831 igu_seg_id = HC_SEG_ACCESS_NORM;
5832 else
5833 igu_seg_id = IGU_SEG_ACCESS_NORM;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005834
5835 bnx2x_zero_fp_sb(bp, fw_sb_id);
5836
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005837 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005838 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005839 sb_data_e2.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005840 sb_data_e2.common.p_func.pf_id = BP_FUNC(bp);
5841 sb_data_e2.common.p_func.vf_id = vfid;
5842 sb_data_e2.common.p_func.vf_valid = vf_valid;
5843 sb_data_e2.common.p_func.vnic_id = BP_VN(bp);
5844 sb_data_e2.common.same_igu_sb_1b = true;
5845 sb_data_e2.common.host_sb_addr.hi = U64_HI(mapping);
5846 sb_data_e2.common.host_sb_addr.lo = U64_LO(mapping);
5847 hc_sm_p = sb_data_e2.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005848 sb_data_p = (u32 *)&sb_data_e2;
5849 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
David S. Miller8decf862011-09-22 03:23:13 -04005850 bnx2x_map_sb_state_machines(sb_data_e2.index_data);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005851 } else {
5852 memset(&sb_data_e1x, 0,
5853 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005854 sb_data_e1x.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005855 sb_data_e1x.common.p_func.pf_id = BP_FUNC(bp);
5856 sb_data_e1x.common.p_func.vf_id = 0xff;
5857 sb_data_e1x.common.p_func.vf_valid = false;
5858 sb_data_e1x.common.p_func.vnic_id = BP_VN(bp);
5859 sb_data_e1x.common.same_igu_sb_1b = true;
5860 sb_data_e1x.common.host_sb_addr.hi = U64_HI(mapping);
5861 sb_data_e1x.common.host_sb_addr.lo = U64_LO(mapping);
5862 hc_sm_p = sb_data_e1x.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005863 sb_data_p = (u32 *)&sb_data_e1x;
5864 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
David S. Miller8decf862011-09-22 03:23:13 -04005865 bnx2x_map_sb_state_machines(sb_data_e1x.index_data);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005866 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005867
5868 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_RX_ID],
5869 igu_sb_id, igu_seg_id);
5870 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_TX_ID],
5871 igu_sb_id, igu_seg_id);
5872
Merav Sicron51c1a582012-03-18 10:33:38 +00005873 DP(NETIF_MSG_IFUP, "Init FW SB %d\n", fw_sb_id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005874
Yuval Mintz86564c32013-01-23 03:21:50 +00005875 /* write indices to HW - PCI guarantees endianity of regpairs */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005876 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
5877}
5878
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005879static void bnx2x_update_coalesce_sb(struct bnx2x *bp, u8 fw_sb_id,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005880 u16 tx_usec, u16 rx_usec)
5881{
Ariel Elior6383c0b2011-07-14 08:31:57 +00005882 bnx2x_update_coalesce_sb_index(bp, fw_sb_id, HC_INDEX_ETH_RX_CQ_CONS,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005883 false, rx_usec);
Ariel Elior6383c0b2011-07-14 08:31:57 +00005884 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5885 HC_INDEX_ETH_TX_CQ_CONS_COS0, false,
5886 tx_usec);
5887 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5888 HC_INDEX_ETH_TX_CQ_CONS_COS1, false,
5889 tx_usec);
5890 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5891 HC_INDEX_ETH_TX_CQ_CONS_COS2, false,
5892 tx_usec);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005893}
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005894
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005895static void bnx2x_init_def_sb(struct bnx2x *bp)
5896{
5897 struct host_sp_status_block *def_sb = bp->def_status_blk;
5898 dma_addr_t mapping = bp->def_status_blk_mapping;
5899 int igu_sp_sb_index;
5900 int igu_seg_id;
5901 int port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005902 int func = BP_FUNC(bp);
David S. Miller88c51002011-10-07 13:38:43 -04005903 int reg_offset, reg_offset_en5;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005904 u64 section;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005905 int index;
5906 struct hc_sp_status_block_data sp_sb_data;
5907 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
5908
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005909 if (CHIP_INT_MODE_IS_BC(bp)) {
5910 igu_sp_sb_index = DEF_SB_IGU_ID;
5911 igu_seg_id = HC_SEG_ACCESS_DEF;
5912 } else {
5913 igu_sp_sb_index = bp->igu_dsb_id;
5914 igu_seg_id = IGU_SEG_ACCESS_DEF;
5915 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005916
5917 /* ATTN */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005918 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005919 atten_status_block);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005920 def_sb->atten_status_block.status_block_id = igu_sp_sb_index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005921
Eliezer Tamir49d66772008-02-28 11:53:13 -08005922 bp->attn_state = 0;
5923
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005924 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
5925 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
David S. Miller88c51002011-10-07 13:38:43 -04005926 reg_offset_en5 = (port ? MISC_REG_AEU_ENABLE5_FUNC_1_OUT_0 :
5927 MISC_REG_AEU_ENABLE5_FUNC_0_OUT_0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005928 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005929 int sindex;
5930 /* take care of sig[0]..sig[4] */
5931 for (sindex = 0; sindex < 4; sindex++)
5932 bp->attn_group[index].sig[sindex] =
5933 REG_RD(bp, reg_offset + sindex*0x4 + 0x10*index);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005934
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005935 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005936 /*
5937 * enable5 is separate from the rest of the registers,
5938 * and therefore the address skip is 4
5939 * and not 16 between the different groups
5940 */
5941 bp->attn_group[index].sig[4] = REG_RD(bp,
David S. Miller88c51002011-10-07 13:38:43 -04005942 reg_offset_en5 + 0x4*index);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005943 else
5944 bp->attn_group[index].sig[4] = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005945 }
5946
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005947 if (bp->common.int_block == INT_BLOCK_HC) {
5948 reg_offset = (port ? HC_REG_ATTN_MSG1_ADDR_L :
5949 HC_REG_ATTN_MSG0_ADDR_L);
5950
5951 REG_WR(bp, reg_offset, U64_LO(section));
5952 REG_WR(bp, reg_offset + 4, U64_HI(section));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005953 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005954 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_L, U64_LO(section));
5955 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_H, U64_HI(section));
5956 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005957
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005958 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
5959 sp_sb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005960
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005961 bnx2x_zero_sp_sb(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005962
Yuval Mintz86564c32013-01-23 03:21:50 +00005963 /* PCI guarantees endianity of regpairs */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005964 sp_sb_data.state = SB_ENABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005965 sp_sb_data.host_sb_addr.lo = U64_LO(section);
5966 sp_sb_data.host_sb_addr.hi = U64_HI(section);
5967 sp_sb_data.igu_sb_id = igu_sp_sb_index;
5968 sp_sb_data.igu_seg_id = igu_seg_id;
5969 sp_sb_data.p_func.pf_id = func;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005970 sp_sb_data.p_func.vnic_id = BP_VN(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005971 sp_sb_data.p_func.vf_id = 0xff;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005972
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005973 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005974
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005975 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005976}
5977
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005978void bnx2x_update_coalesce(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005979{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005980 int i;
5981
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005982 for_each_eth_queue(bp, i)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005983 bnx2x_update_coalesce_sb(bp, bp->fp[i].fw_sb_id,
Ariel Elior423cfa7e2011-03-14 13:43:22 -07005984 bp->tx_ticks, bp->rx_ticks);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005985}
5986
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005987static void bnx2x_init_sp_ring(struct bnx2x *bp)
5988{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005989 spin_lock_init(&bp->spq_lock);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005990 atomic_set(&bp->cq_spq_left, MAX_SPQ_PENDING);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005991
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005992 bp->spq_prod_idx = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005993 bp->dsb_sp_prod = BNX2X_SP_DSB_INDEX;
5994 bp->spq_prod_bd = bp->spq;
5995 bp->spq_last_bd = bp->spq_prod_bd + MAX_SP_DESC_CNT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005996}
5997
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005998static void bnx2x_init_eq_ring(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005999{
6000 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006001 for (i = 1; i <= NUM_EQ_PAGES; i++) {
6002 union event_ring_elem *elem =
6003 &bp->eq_ring[EQ_DESC_CNT_PAGE * i - 1];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006004
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006005 elem->next_page.addr.hi =
6006 cpu_to_le32(U64_HI(bp->eq_mapping +
6007 BCM_PAGE_SIZE * (i % NUM_EQ_PAGES)));
6008 elem->next_page.addr.lo =
6009 cpu_to_le32(U64_LO(bp->eq_mapping +
6010 BCM_PAGE_SIZE*(i % NUM_EQ_PAGES)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006011 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006012 bp->eq_cons = 0;
6013 bp->eq_prod = NUM_EQ_DESC;
6014 bp->eq_cons_sb = BNX2X_EQ_INDEX;
Yuval Mintz16a5fd92013-06-02 00:06:18 +00006015 /* we want a warning message before it gets wrought... */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08006016 atomic_set(&bp->eq_spq_left,
6017 min_t(int, MAX_SP_DESC_CNT - MAX_SPQ_PENDING, NUM_EQ_DESC) - 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006018}
6019
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006020/* called with netif_addr_lock_bh() */
stephen hemmingera8f47eb2014-01-09 22:20:11 -08006021static int bnx2x_set_q_rx_mode(struct bnx2x *bp, u8 cl_id,
6022 unsigned long rx_mode_flags,
6023 unsigned long rx_accept_flags,
6024 unsigned long tx_accept_flags,
6025 unsigned long ramrod_flags)
Tom Herbertab532cf2011-02-16 10:27:02 +00006026{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006027 struct bnx2x_rx_mode_ramrod_params ramrod_param;
6028 int rc;
Tom Herbertab532cf2011-02-16 10:27:02 +00006029
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006030 memset(&ramrod_param, 0, sizeof(ramrod_param));
Tom Herbertab532cf2011-02-16 10:27:02 +00006031
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006032 /* Prepare ramrod parameters */
6033 ramrod_param.cid = 0;
6034 ramrod_param.cl_id = cl_id;
6035 ramrod_param.rx_mode_obj = &bp->rx_mode_obj;
6036 ramrod_param.func_id = BP_FUNC(bp);
6037
6038 ramrod_param.pstate = &bp->sp_state;
6039 ramrod_param.state = BNX2X_FILTER_RX_MODE_PENDING;
6040
6041 ramrod_param.rdata = bnx2x_sp(bp, rx_mode_rdata);
6042 ramrod_param.rdata_mapping = bnx2x_sp_mapping(bp, rx_mode_rdata);
6043
6044 set_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
6045
6046 ramrod_param.ramrod_flags = ramrod_flags;
6047 ramrod_param.rx_mode_flags = rx_mode_flags;
6048
6049 ramrod_param.rx_accept_flags = rx_accept_flags;
6050 ramrod_param.tx_accept_flags = tx_accept_flags;
6051
6052 rc = bnx2x_config_rx_mode(bp, &ramrod_param);
6053 if (rc < 0) {
6054 BNX2X_ERR("Set rx_mode %d failed\n", bp->rx_mode);
Yuval Mintz924d75a2013-01-23 03:21:44 +00006055 return rc;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006056 }
Yuval Mintz924d75a2013-01-23 03:21:44 +00006057
6058 return 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006059}
6060
Yuval Mintz86564c32013-01-23 03:21:50 +00006061static int bnx2x_fill_accept_flags(struct bnx2x *bp, u32 rx_mode,
6062 unsigned long *rx_accept_flags,
6063 unsigned long *tx_accept_flags)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006064{
Yuval Mintz924d75a2013-01-23 03:21:44 +00006065 /* Clear the flags first */
6066 *rx_accept_flags = 0;
6067 *tx_accept_flags = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006068
Yuval Mintz924d75a2013-01-23 03:21:44 +00006069 switch (rx_mode) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006070 case BNX2X_RX_MODE_NONE:
6071 /*
6072 * 'drop all' supersedes any accept flags that may have been
6073 * passed to the function.
6074 */
6075 break;
6076 case BNX2X_RX_MODE_NORMAL:
Yuval Mintz924d75a2013-01-23 03:21:44 +00006077 __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
6078 __set_bit(BNX2X_ACCEPT_MULTICAST, rx_accept_flags);
6079 __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006080
6081 /* internal switching mode */
Yuval Mintz924d75a2013-01-23 03:21:44 +00006082 __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
6083 __set_bit(BNX2X_ACCEPT_MULTICAST, tx_accept_flags);
6084 __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006085
6086 break;
6087 case BNX2X_RX_MODE_ALLMULTI:
Yuval Mintz924d75a2013-01-23 03:21:44 +00006088 __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
6089 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, rx_accept_flags);
6090 __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006091
6092 /* internal switching mode */
Yuval Mintz924d75a2013-01-23 03:21:44 +00006093 __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
6094 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, tx_accept_flags);
6095 __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006096
6097 break;
6098 case BNX2X_RX_MODE_PROMISC:
Yuval Mintz16a5fd92013-06-02 00:06:18 +00006099 /* According to definition of SI mode, iface in promisc mode
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006100 * should receive matched and unmatched (in resolution of port)
6101 * unicast packets.
6102 */
Yuval Mintz924d75a2013-01-23 03:21:44 +00006103 __set_bit(BNX2X_ACCEPT_UNMATCHED, rx_accept_flags);
6104 __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
6105 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, rx_accept_flags);
6106 __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006107
6108 /* internal switching mode */
Yuval Mintz924d75a2013-01-23 03:21:44 +00006109 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, tx_accept_flags);
6110 __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006111
6112 if (IS_MF_SI(bp))
Yuval Mintz924d75a2013-01-23 03:21:44 +00006113 __set_bit(BNX2X_ACCEPT_ALL_UNICAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006114 else
Yuval Mintz924d75a2013-01-23 03:21:44 +00006115 __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006116
6117 break;
6118 default:
Yuval Mintz924d75a2013-01-23 03:21:44 +00006119 BNX2X_ERR("Unknown rx_mode: %d\n", rx_mode);
6120 return -EINVAL;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006121 }
6122
Yuval Mintz924d75a2013-01-23 03:21:44 +00006123 /* Set ACCEPT_ANY_VLAN as we do not enable filtering by VLAN */
Yuval Mintz0c23ad32014-08-17 16:47:45 +03006124 if (rx_mode != BNX2X_RX_MODE_NONE) {
Yuval Mintz924d75a2013-01-23 03:21:44 +00006125 __set_bit(BNX2X_ACCEPT_ANY_VLAN, rx_accept_flags);
6126 __set_bit(BNX2X_ACCEPT_ANY_VLAN, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006127 }
6128
Yuval Mintz924d75a2013-01-23 03:21:44 +00006129 return 0;
6130}
6131
6132/* called with netif_addr_lock_bh() */
stephen hemmingera8f47eb2014-01-09 22:20:11 -08006133static int bnx2x_set_storm_rx_mode(struct bnx2x *bp)
Yuval Mintz924d75a2013-01-23 03:21:44 +00006134{
6135 unsigned long rx_mode_flags = 0, ramrod_flags = 0;
6136 unsigned long rx_accept_flags = 0, tx_accept_flags = 0;
6137 int rc;
6138
6139 if (!NO_FCOE(bp))
6140 /* Configure rx_mode of FCoE Queue */
6141 __set_bit(BNX2X_RX_MODE_FCOE_ETH, &rx_mode_flags);
6142
6143 rc = bnx2x_fill_accept_flags(bp, bp->rx_mode, &rx_accept_flags,
6144 &tx_accept_flags);
6145 if (rc)
6146 return rc;
6147
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006148 __set_bit(RAMROD_RX, &ramrod_flags);
6149 __set_bit(RAMROD_TX, &ramrod_flags);
6150
Yuval Mintz924d75a2013-01-23 03:21:44 +00006151 return bnx2x_set_q_rx_mode(bp, bp->fp->cl_id, rx_mode_flags,
6152 rx_accept_flags, tx_accept_flags,
6153 ramrod_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006154}
6155
Eilon Greenstein471de712008-08-13 15:49:35 -07006156static void bnx2x_init_internal_common(struct bnx2x *bp)
6157{
6158 int i;
6159
6160 /* Zero this manually as its initialization is
6161 currently missing in the initTool */
6162 for (i = 0; i < (USTORM_AGG_DATA_SIZE >> 2); i++)
6163 REG_WR(bp, BAR_USTRORM_INTMEM +
6164 USTORM_AGG_DATA_OFFSET + i * 4, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006165 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006166 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_IGU_MODE_OFFSET,
6167 CHIP_INT_MODE_IS_BC(bp) ?
6168 HC_IGU_BC_MODE : HC_IGU_NBC_MODE);
6169 }
Eilon Greenstein471de712008-08-13 15:49:35 -07006170}
6171
Eilon Greenstein471de712008-08-13 15:49:35 -07006172static void bnx2x_init_internal(struct bnx2x *bp, u32 load_code)
6173{
6174 switch (load_code) {
6175 case FW_MSG_CODE_DRV_LOAD_COMMON:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006176 case FW_MSG_CODE_DRV_LOAD_COMMON_CHIP:
Eilon Greenstein471de712008-08-13 15:49:35 -07006177 bnx2x_init_internal_common(bp);
6178 /* no break */
6179
6180 case FW_MSG_CODE_DRV_LOAD_PORT:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006181 /* nothing to do */
Eilon Greenstein471de712008-08-13 15:49:35 -07006182 /* no break */
6183
6184 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006185 /* internal memory per function is
6186 initialized inside bnx2x_pf_init */
Eilon Greenstein471de712008-08-13 15:49:35 -07006187 break;
6188
6189 default:
6190 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
6191 break;
6192 }
6193}
6194
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006195static inline u8 bnx2x_fp_igu_sb_id(struct bnx2x_fastpath *fp)
6196{
Merav Sicron55c11942012-11-07 00:45:48 +00006197 return fp->bp->igu_base_sb + fp->index + CNIC_SUPPORT(fp->bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006198}
6199
6200static inline u8 bnx2x_fp_fw_sb_id(struct bnx2x_fastpath *fp)
6201{
Merav Sicron55c11942012-11-07 00:45:48 +00006202 return fp->bp->base_fw_ndsb + fp->index + CNIC_SUPPORT(fp->bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006203}
6204
Eric Dumazet1191cb82012-04-27 21:39:21 +00006205static u8 bnx2x_fp_cl_id(struct bnx2x_fastpath *fp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006206{
6207 if (CHIP_IS_E1x(fp->bp))
6208 return BP_L_ID(fp->bp) + fp->index;
6209 else /* We want Client ID to be the same as IGU SB ID for 57712 */
6210 return bnx2x_fp_igu_sb_id(fp);
6211}
6212
Ariel Elior6383c0b2011-07-14 08:31:57 +00006213static void bnx2x_init_eth_fp(struct bnx2x *bp, int fp_idx)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006214{
6215 struct bnx2x_fastpath *fp = &bp->fp[fp_idx];
Ariel Elior6383c0b2011-07-14 08:31:57 +00006216 u8 cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006217 unsigned long q_type = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +00006218 u32 cids[BNX2X_MULTI_TX_COS] = { 0 };
Dmitry Kravkovf233caf2011-11-13 04:34:22 +00006219 fp->rx_queue = fp_idx;
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006220 fp->cid = fp_idx;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006221 fp->cl_id = bnx2x_fp_cl_id(fp);
6222 fp->fw_sb_id = bnx2x_fp_fw_sb_id(fp);
6223 fp->igu_sb_id = bnx2x_fp_igu_sb_id(fp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006224 /* qZone id equals to FW (per path) client id */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006225 fp->cl_qzone_id = bnx2x_fp_qzone_id(fp);
6226
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006227 /* init shortcut */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006228 fp->ustorm_rx_prods_offset = bnx2x_rx_ustorm_prods_offset(fp);
Ariel Elior7a752992012-01-26 06:01:53 +00006229
Yuval Mintz16a5fd92013-06-02 00:06:18 +00006230 /* Setup SB indices */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006231 fp->rx_cons_sb = BNX2X_RX_SB_INDEX;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006232
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006233 /* Configure Queue State object */
6234 __set_bit(BNX2X_Q_TYPE_HAS_RX, &q_type);
6235 __set_bit(BNX2X_Q_TYPE_HAS_TX, &q_type);
Ariel Elior6383c0b2011-07-14 08:31:57 +00006236
6237 BUG_ON(fp->max_cos > BNX2X_MULTI_TX_COS);
6238
6239 /* init tx data */
6240 for_each_cos_in_tx_queue(fp, cos) {
Merav Sicron65565882012-06-19 07:48:26 +00006241 bnx2x_init_txdata(bp, fp->txdata_ptr[cos],
6242 CID_COS_TO_TX_ONLY_CID(fp->cid, cos, bp),
6243 FP_COS_TO_TXQ(fp, cos, bp),
6244 BNX2X_TX_SB_INDEX_BASE + cos, fp);
6245 cids[cos] = fp->txdata_ptr[cos]->cid;
Ariel Elior6383c0b2011-07-14 08:31:57 +00006246 }
6247
Ariel Eliorad5afc82013-01-01 05:22:26 +00006248 /* nothing more for vf to do here */
6249 if (IS_VF(bp))
6250 return;
6251
6252 bnx2x_init_sb(bp, fp->status_blk_mapping, BNX2X_VF_ID_INVALID, false,
6253 fp->fw_sb_id, fp->igu_sb_id);
6254 bnx2x_update_fpsb_idx(fp);
Barak Witkowski15192a82012-06-19 07:48:28 +00006255 bnx2x_init_queue_obj(bp, &bnx2x_sp_obj(bp, fp).q_obj, fp->cl_id, cids,
6256 fp->max_cos, BP_FUNC(bp), bnx2x_sp(bp, q_rdata),
Ariel Elior6383c0b2011-07-14 08:31:57 +00006257 bnx2x_sp_mapping(bp, q_rdata), q_type);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006258
6259 /**
6260 * Configure classification DBs: Always enable Tx switching
6261 */
6262 bnx2x_init_vlan_mac_fp_objs(fp, BNX2X_OBJ_TYPE_RX_TX);
6263
Ariel Eliorad5afc82013-01-01 05:22:26 +00006264 DP(NETIF_MSG_IFUP,
6265 "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d fw_sb %d igu_sb %d\n",
6266 fp_idx, bp, fp->status_blk.e2_sb, fp->cl_id, fp->fw_sb_id,
6267 fp->igu_sb_id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006268}
6269
Eric Dumazet1191cb82012-04-27 21:39:21 +00006270static void bnx2x_init_tx_ring_one(struct bnx2x_fp_txdata *txdata)
6271{
6272 int i;
6273
6274 for (i = 1; i <= NUM_TX_RINGS; i++) {
6275 struct eth_tx_next_bd *tx_next_bd =
6276 &txdata->tx_desc_ring[TX_DESC_CNT * i - 1].next_bd;
6277
6278 tx_next_bd->addr_hi =
6279 cpu_to_le32(U64_HI(txdata->tx_desc_mapping +
6280 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
6281 tx_next_bd->addr_lo =
6282 cpu_to_le32(U64_LO(txdata->tx_desc_mapping +
6283 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
6284 }
6285
Yuval Mintz639d65b2013-06-02 00:06:21 +00006286 *txdata->tx_cons_sb = cpu_to_le16(0);
6287
Eric Dumazet1191cb82012-04-27 21:39:21 +00006288 SET_FLAG(txdata->tx_db.data.header.header, DOORBELL_HDR_DB_TYPE, 1);
6289 txdata->tx_db.data.zero_fill1 = 0;
6290 txdata->tx_db.data.prod = 0;
6291
6292 txdata->tx_pkt_prod = 0;
6293 txdata->tx_pkt_cons = 0;
6294 txdata->tx_bd_prod = 0;
6295 txdata->tx_bd_cons = 0;
6296 txdata->tx_pkt = 0;
6297}
6298
Merav Sicron55c11942012-11-07 00:45:48 +00006299static void bnx2x_init_tx_rings_cnic(struct bnx2x *bp)
6300{
6301 int i;
6302
6303 for_each_tx_queue_cnic(bp, i)
6304 bnx2x_init_tx_ring_one(bp->fp[i].txdata_ptr[0]);
6305}
Yuval Mintzd76a6112013-06-02 00:06:17 +00006306
Eric Dumazet1191cb82012-04-27 21:39:21 +00006307static void bnx2x_init_tx_rings(struct bnx2x *bp)
6308{
6309 int i;
6310 u8 cos;
6311
Merav Sicron55c11942012-11-07 00:45:48 +00006312 for_each_eth_queue(bp, i)
Eric Dumazet1191cb82012-04-27 21:39:21 +00006313 for_each_cos_in_tx_queue(&bp->fp[i], cos)
Merav Sicron65565882012-06-19 07:48:26 +00006314 bnx2x_init_tx_ring_one(bp->fp[i].txdata_ptr[cos]);
Eric Dumazet1191cb82012-04-27 21:39:21 +00006315}
6316
stephen hemmingera8f47eb2014-01-09 22:20:11 -08006317static void bnx2x_init_fcoe_fp(struct bnx2x *bp)
6318{
6319 struct bnx2x_fastpath *fp = bnx2x_fcoe_fp(bp);
6320 unsigned long q_type = 0;
6321
6322 bnx2x_fcoe(bp, rx_queue) = BNX2X_NUM_ETH_QUEUES(bp);
6323 bnx2x_fcoe(bp, cl_id) = bnx2x_cnic_eth_cl_id(bp,
6324 BNX2X_FCOE_ETH_CL_ID_IDX);
6325 bnx2x_fcoe(bp, cid) = BNX2X_FCOE_ETH_CID(bp);
6326 bnx2x_fcoe(bp, fw_sb_id) = DEF_SB_ID;
6327 bnx2x_fcoe(bp, igu_sb_id) = bp->igu_dsb_id;
6328 bnx2x_fcoe(bp, rx_cons_sb) = BNX2X_FCOE_L2_RX_INDEX;
6329 bnx2x_init_txdata(bp, bnx2x_fcoe(bp, txdata_ptr[0]),
6330 fp->cid, FCOE_TXQ_IDX(bp), BNX2X_FCOE_L2_TX_INDEX,
6331 fp);
6332
6333 DP(NETIF_MSG_IFUP, "created fcoe tx data (fp index %d)\n", fp->index);
6334
6335 /* qZone id equals to FW (per path) client id */
6336 bnx2x_fcoe(bp, cl_qzone_id) = bnx2x_fp_qzone_id(fp);
6337 /* init shortcut */
6338 bnx2x_fcoe(bp, ustorm_rx_prods_offset) =
6339 bnx2x_rx_ustorm_prods_offset(fp);
6340
6341 /* Configure Queue State object */
6342 __set_bit(BNX2X_Q_TYPE_HAS_RX, &q_type);
6343 __set_bit(BNX2X_Q_TYPE_HAS_TX, &q_type);
6344
6345 /* No multi-CoS for FCoE L2 client */
6346 BUG_ON(fp->max_cos != 1);
6347
6348 bnx2x_init_queue_obj(bp, &bnx2x_sp_obj(bp, fp).q_obj, fp->cl_id,
6349 &fp->cid, 1, BP_FUNC(bp), bnx2x_sp(bp, q_rdata),
6350 bnx2x_sp_mapping(bp, q_rdata), q_type);
6351
6352 DP(NETIF_MSG_IFUP,
6353 "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d fw_sb %d igu_sb %d\n",
6354 fp->index, bp, fp->status_blk.e2_sb, fp->cl_id, fp->fw_sb_id,
6355 fp->igu_sb_id);
6356}
6357
Merav Sicron55c11942012-11-07 00:45:48 +00006358void bnx2x_nic_init_cnic(struct bnx2x *bp)
6359{
6360 if (!NO_FCOE(bp))
6361 bnx2x_init_fcoe_fp(bp);
6362
6363 bnx2x_init_sb(bp, bp->cnic_sb_mapping,
6364 BNX2X_VF_ID_INVALID, false,
6365 bnx2x_cnic_fw_sb_id(bp), bnx2x_cnic_igu_sb_id(bp));
6366
6367 /* ensure status block indices were read */
6368 rmb();
6369 bnx2x_init_rx_rings_cnic(bp);
6370 bnx2x_init_tx_rings_cnic(bp);
6371
6372 /* flush all */
6373 mb();
6374 mmiowb();
6375}
6376
Yuval Mintzecf01c22013-04-22 02:53:03 +00006377void bnx2x_pre_irq_nic_init(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006378{
6379 int i;
6380
Yuval Mintzecf01c22013-04-22 02:53:03 +00006381 /* Setup NIC internals and enable interrupts */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00006382 for_each_eth_queue(bp, i)
Ariel Elior6383c0b2011-07-14 08:31:57 +00006383 bnx2x_init_eth_fp(bp, i);
Ariel Eliorad5afc82013-01-01 05:22:26 +00006384
6385 /* ensure status block indices were read */
6386 rmb();
6387 bnx2x_init_rx_rings(bp);
6388 bnx2x_init_tx_rings(bp);
6389
Yuval Mintzecf01c22013-04-22 02:53:03 +00006390 if (IS_PF(bp)) {
6391 /* Initialize MOD_ABS interrupts */
6392 bnx2x_init_mod_abs_int(bp, &bp->link_vars, bp->common.chip_id,
6393 bp->common.shmem_base,
6394 bp->common.shmem2_base, BP_PORT(bp));
Eilon Greenstein16119782009-03-02 07:59:27 +00006395
Yuval Mintzecf01c22013-04-22 02:53:03 +00006396 /* initialize the default status block and sp ring */
6397 bnx2x_init_def_sb(bp);
6398 bnx2x_update_dsb_idx(bp);
6399 bnx2x_init_sp_ring(bp);
Yuval Mintz3cdeec22013-06-02 00:06:19 +00006400 } else {
6401 bnx2x_memset_stats(bp);
Yuval Mintzecf01c22013-04-22 02:53:03 +00006402 }
6403}
Eilon Greenstein16119782009-03-02 07:59:27 +00006404
Yuval Mintzecf01c22013-04-22 02:53:03 +00006405void bnx2x_post_irq_nic_init(struct bnx2x *bp, u32 load_code)
6406{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006407 bnx2x_init_eq_ring(bp);
Eilon Greenstein471de712008-08-13 15:49:35 -07006408 bnx2x_init_internal(bp, load_code);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006409 bnx2x_pf_init(bp);
Eilon Greenstein0ef00452009-01-14 21:31:08 -08006410 bnx2x_stats_init(bp);
6411
Eilon Greenstein0ef00452009-01-14 21:31:08 -08006412 /* flush all before enabling interrupts */
6413 mb();
6414 mmiowb();
6415
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08006416 bnx2x_int_enable(bp);
Eilon Greensteineb8da202009-07-21 05:47:30 +00006417
6418 /* Check for SPIO5 */
6419 bnx2x_attn_int_deasserted0(bp,
6420 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + BP_PORT(bp)*4) &
6421 AEU_INPUTS_ATTN_BITS_SPIO5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006422}
6423
Yuval Mintzecf01c22013-04-22 02:53:03 +00006424/* gzip service functions */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006425static int bnx2x_gunzip_init(struct bnx2x *bp)
6426{
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006427 bp->gunzip_buf = dma_alloc_coherent(&bp->pdev->dev, FW_BUF_SIZE,
6428 &bp->gunzip_mapping, GFP_KERNEL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006429 if (bp->gunzip_buf == NULL)
6430 goto gunzip_nomem1;
6431
6432 bp->strm = kmalloc(sizeof(*bp->strm), GFP_KERNEL);
6433 if (bp->strm == NULL)
6434 goto gunzip_nomem2;
6435
David S. Miller7ab24bf2011-06-29 05:48:41 -07006436 bp->strm->workspace = vmalloc(zlib_inflate_workspacesize());
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006437 if (bp->strm->workspace == NULL)
6438 goto gunzip_nomem3;
6439
6440 return 0;
6441
6442gunzip_nomem3:
6443 kfree(bp->strm);
6444 bp->strm = NULL;
6445
6446gunzip_nomem2:
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006447 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
6448 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006449 bp->gunzip_buf = NULL;
6450
6451gunzip_nomem1:
Merav Sicron51c1a582012-03-18 10:33:38 +00006452 BNX2X_ERR("Cannot allocate firmware buffer for un-compression\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006453 return -ENOMEM;
6454}
6455
6456static void bnx2x_gunzip_end(struct bnx2x *bp)
6457{
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006458 if (bp->strm) {
David S. Miller7ab24bf2011-06-29 05:48:41 -07006459 vfree(bp->strm->workspace);
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006460 kfree(bp->strm);
6461 bp->strm = NULL;
6462 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006463
6464 if (bp->gunzip_buf) {
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006465 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
6466 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006467 bp->gunzip_buf = NULL;
6468 }
6469}
6470
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006471static int bnx2x_gunzip(struct bnx2x *bp, const u8 *zbuf, int len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006472{
6473 int n, rc;
6474
6475 /* check gzip header */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006476 if ((zbuf[0] != 0x1f) || (zbuf[1] != 0x8b) || (zbuf[2] != Z_DEFLATED)) {
6477 BNX2X_ERR("Bad gzip header\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006478 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006479 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006480
6481 n = 10;
6482
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006483#define FNAME 0x8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006484
6485 if (zbuf[3] & FNAME)
6486 while ((zbuf[n++] != 0) && (n < len));
6487
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006488 bp->strm->next_in = (typeof(bp->strm->next_in))zbuf + n;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006489 bp->strm->avail_in = len - n;
6490 bp->strm->next_out = bp->gunzip_buf;
6491 bp->strm->avail_out = FW_BUF_SIZE;
6492
6493 rc = zlib_inflateInit2(bp->strm, -MAX_WBITS);
6494 if (rc != Z_OK)
6495 return rc;
6496
6497 rc = zlib_inflate(bp->strm, Z_FINISH);
6498 if ((rc != Z_OK) && (rc != Z_STREAM_END))
Joe Perches7995c642010-02-17 15:01:52 +00006499 netdev_err(bp->dev, "Firmware decompression error: %s\n",
6500 bp->strm->msg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006501
6502 bp->gunzip_outlen = (FW_BUF_SIZE - bp->strm->avail_out);
6503 if (bp->gunzip_outlen & 0x3)
Merav Sicron51c1a582012-03-18 10:33:38 +00006504 netdev_err(bp->dev,
6505 "Firmware decompression error: gunzip_outlen (%d) not aligned\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006506 bp->gunzip_outlen);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006507 bp->gunzip_outlen >>= 2;
6508
6509 zlib_inflateEnd(bp->strm);
6510
6511 if (rc == Z_STREAM_END)
6512 return 0;
6513
6514 return rc;
6515}
6516
6517/* nic load/unload */
6518
6519/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006520 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006521 */
6522
6523/* send a NIG loopback debug packet */
6524static void bnx2x_lb_pckt(struct bnx2x *bp)
6525{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006526 u32 wb_write[3];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006527
6528 /* Ethernet source and destination addresses */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006529 wb_write[0] = 0x55555555;
6530 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006531 wb_write[2] = 0x20; /* SOP */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006532 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006533
6534 /* NON-IP protocol */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006535 wb_write[0] = 0x09000000;
6536 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006537 wb_write[2] = 0x10; /* EOP, eop_bvalid = 0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006538 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006539}
6540
6541/* some of the internal memories
6542 * are not directly readable from the driver
6543 * to test them we send debug packets
6544 */
6545static int bnx2x_int_mem_test(struct bnx2x *bp)
6546{
6547 int factor;
6548 int count, i;
6549 u32 val = 0;
6550
Eilon Greensteinad8d3942008-06-23 20:29:02 -07006551 if (CHIP_REV_IS_FPGA(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006552 factor = 120;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07006553 else if (CHIP_REV_IS_EMUL(bp))
6554 factor = 200;
6555 else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006556 factor = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006557
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006558 /* Disable inputs of parser neighbor blocks */
6559 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
6560 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
6561 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006562 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006563
6564 /* Write 0 to parser credits for CFC search request */
6565 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
6566
6567 /* send Ethernet packet */
6568 bnx2x_lb_pckt(bp);
6569
6570 /* TODO do i reset NIG statistic? */
6571 /* Wait until NIG register shows 1 packet of size 0x10 */
6572 count = 1000 * factor;
6573 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006574
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006575 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6576 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006577 if (val == 0x10)
6578 break;
6579
Yuval Mintz639d65b2013-06-02 00:06:21 +00006580 usleep_range(10000, 20000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006581 count--;
6582 }
6583 if (val != 0x10) {
6584 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
6585 return -1;
6586 }
6587
6588 /* Wait until PRS register shows 1 packet */
6589 count = 1000 * factor;
6590 while (count) {
6591 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006592 if (val == 1)
6593 break;
6594
Yuval Mintz639d65b2013-06-02 00:06:21 +00006595 usleep_range(10000, 20000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006596 count--;
6597 }
6598 if (val != 0x1) {
6599 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6600 return -2;
6601 }
6602
6603 /* Reset and init BRB, PRS */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006604 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006605 msleep(50);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006606 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006607 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006608 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
6609 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006610
6611 DP(NETIF_MSG_HW, "part2\n");
6612
6613 /* Disable inputs of parser neighbor blocks */
6614 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
6615 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
6616 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006617 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006618
6619 /* Write 0 to parser credits for CFC search request */
6620 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
6621
6622 /* send 10 Ethernet packets */
6623 for (i = 0; i < 10; i++)
6624 bnx2x_lb_pckt(bp);
6625
6626 /* Wait until NIG register shows 10 + 1
6627 packets of size 11*0x10 = 0xb0 */
6628 count = 1000 * factor;
6629 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006630
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006631 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6632 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006633 if (val == 0xb0)
6634 break;
6635
Yuval Mintz639d65b2013-06-02 00:06:21 +00006636 usleep_range(10000, 20000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006637 count--;
6638 }
6639 if (val != 0xb0) {
6640 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
6641 return -3;
6642 }
6643
6644 /* Wait until PRS register shows 2 packets */
6645 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
6646 if (val != 2)
6647 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6648
6649 /* Write 1 to parser credits for CFC search request */
6650 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x1);
6651
6652 /* Wait until PRS register shows 3 packets */
6653 msleep(10 * factor);
6654 /* Wait until NIG register shows 1 packet of size 0x10 */
6655 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
6656 if (val != 3)
6657 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6658
6659 /* clear NIG EOP FIFO */
6660 for (i = 0; i < 11; i++)
6661 REG_RD(bp, NIG_REG_INGRESS_EOP_LB_FIFO);
6662 val = REG_RD(bp, NIG_REG_INGRESS_EOP_LB_EMPTY);
6663 if (val != 1) {
6664 BNX2X_ERR("clear of NIG failed\n");
6665 return -4;
6666 }
6667
6668 /* Reset and init BRB, PRS, NIG */
6669 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
6670 msleep(50);
6671 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
6672 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006673 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
6674 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Merav Sicron55c11942012-11-07 00:45:48 +00006675 if (!CNIC_SUPPORT(bp))
6676 /* set NIC mode */
6677 REG_WR(bp, PRS_REG_NIC_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006678
6679 /* Enable inputs of parser neighbor blocks */
6680 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x7fffffff);
6681 REG_WR(bp, TCM_REG_PRS_IFEN, 0x1);
6682 REG_WR(bp, CFC_REG_DEBUG0, 0x0);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006683 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006684
6685 DP(NETIF_MSG_HW, "done\n");
6686
6687 return 0; /* OK */
6688}
6689
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006690static void bnx2x_enable_blocks_attention(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006691{
Yuval Mintzb343d002012-12-02 04:05:53 +00006692 u32 val;
6693
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006694 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006695 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006696 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0x40);
6697 else
6698 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006699 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
6700 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006701 /*
6702 * mask read length error interrupts in brb for parser
6703 * (parsing unit and 'checksum and crc' unit)
6704 * these errors are legal (PU reads fixed length and CAC can cause
6705 * read length error on truncated packets)
6706 */
6707 REG_WR(bp, BRB1_REG_BRB1_INT_MASK, 0xFC00);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006708 REG_WR(bp, QM_REG_QM_INT_MASK, 0);
6709 REG_WR(bp, TM_REG_TM_INT_MASK, 0);
6710 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_0, 0);
6711 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_1, 0);
6712 REG_WR(bp, XCM_REG_XCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006713/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_0, 0); */
6714/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006715 REG_WR(bp, USDM_REG_USDM_INT_MASK_0, 0);
6716 REG_WR(bp, USDM_REG_USDM_INT_MASK_1, 0);
6717 REG_WR(bp, UCM_REG_UCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006718/* REG_WR(bp, USEM_REG_USEM_INT_MASK_0, 0); */
6719/* REG_WR(bp, USEM_REG_USEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006720 REG_WR(bp, GRCBASE_UPB + PB_REG_PB_INT_MASK, 0);
6721 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_0, 0);
6722 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_1, 0);
6723 REG_WR(bp, CCM_REG_CCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006724/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_0, 0); */
6725/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_1, 0); */
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006726
Yuval Mintzb343d002012-12-02 04:05:53 +00006727 val = PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_AFT |
6728 PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_OF |
6729 PXP2_PXP2_INT_MASK_0_REG_PGL_PCIE_ATTN;
6730 if (!CHIP_IS_E1x(bp))
6731 val |= PXP2_PXP2_INT_MASK_0_REG_PGL_READ_BLOCKED |
6732 PXP2_PXP2_INT_MASK_0_REG_PGL_WRITE_BLOCKED;
6733 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, val);
6734
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006735 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_0, 0);
6736 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_1, 0);
6737 REG_WR(bp, TCM_REG_TCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006738/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_0, 0); */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006739
6740 if (!CHIP_IS_E1x(bp))
6741 /* enable VFC attentions: bits 11 and 12, bits 31:13 reserved */
6742 REG_WR(bp, TSEM_REG_TSEM_INT_MASK_1, 0x07ff);
6743
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006744 REG_WR(bp, CDU_REG_CDU_INT_MASK, 0);
6745 REG_WR(bp, DMAE_REG_DMAE_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006746/* REG_WR(bp, MISC_REG_MISC_INT_MASK, 0); */
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006747 REG_WR(bp, PBF_REG_PBF_INT_MASK, 0x18); /* bit 3,4 masked */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006748}
6749
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006750static void bnx2x_reset_common(struct bnx2x *bp)
6751{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006752 u32 val = 0x1400;
6753
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006754 /* reset_common */
6755 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
6756 0xd3ffff7f);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006757
6758 if (CHIP_IS_E3(bp)) {
6759 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
6760 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
6761 }
6762
6763 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR, val);
6764}
6765
6766static void bnx2x_setup_dmae(struct bnx2x *bp)
6767{
6768 bp->dmae_ready = 0;
6769 spin_lock_init(&bp->dmae_lock);
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006770}
6771
Eilon Greenstein573f2032009-08-12 08:24:14 +00006772static void bnx2x_init_pxp(struct bnx2x *bp)
6773{
6774 u16 devctl;
6775 int r_order, w_order;
6776
Jiang Liu2a80eeb2012-08-20 13:26:51 -06006777 pcie_capability_read_word(bp->pdev, PCI_EXP_DEVCTL, &devctl);
Eilon Greenstein573f2032009-08-12 08:24:14 +00006778 DP(NETIF_MSG_HW, "read 0x%x from devctl\n", devctl);
6779 w_order = ((devctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
6780 if (bp->mrrs == -1)
6781 r_order = ((devctl & PCI_EXP_DEVCTL_READRQ) >> 12);
6782 else {
6783 DP(NETIF_MSG_HW, "force read order to %d\n", bp->mrrs);
6784 r_order = bp->mrrs;
6785 }
6786
6787 bnx2x_init_pxp_arb(bp, r_order, w_order);
6788}
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006789
6790static void bnx2x_setup_fan_failure_detection(struct bnx2x *bp)
6791{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006792 int is_required;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006793 u32 val;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006794 int port;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006795
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006796 if (BP_NOMCP(bp))
6797 return;
6798
6799 is_required = 0;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006800 val = SHMEM_RD(bp, dev_info.shared_hw_config.config2) &
6801 SHARED_HW_CFG_FAN_FAILURE_MASK;
6802
6803 if (val == SHARED_HW_CFG_FAN_FAILURE_ENABLED)
6804 is_required = 1;
6805
6806 /*
6807 * The fan failure mechanism is usually related to the PHY type since
6808 * the power consumption of the board is affected by the PHY. Currently,
6809 * fan is required for most designs with SFX7101, BCM8727 and BCM8481.
6810 */
6811 else if (val == SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE)
6812 for (port = PORT_0; port < PORT_MAX; port++) {
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006813 is_required |=
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00006814 bnx2x_fan_failure_det_req(
6815 bp,
6816 bp->common.shmem_base,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006817 bp->common.shmem2_base,
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00006818 port);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006819 }
6820
6821 DP(NETIF_MSG_HW, "fan detection setting: %d\n", is_required);
6822
6823 if (is_required == 0)
6824 return;
6825
6826 /* Fan failure is indicated by SPIO 5 */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006827 bnx2x_set_spio(bp, MISC_SPIO_SPIO5, MISC_SPIO_INPUT_HI_Z);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006828
6829 /* set to active low mode */
6830 val = REG_RD(bp, MISC_REG_SPIO_INT);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006831 val |= (MISC_SPIO_SPIO5 << MISC_SPIO_INT_OLD_SET_POS);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006832 REG_WR(bp, MISC_REG_SPIO_INT, val);
6833
6834 /* enable interrupt to signal the IGU */
6835 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006836 val |= MISC_SPIO_SPIO5;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006837 REG_WR(bp, MISC_REG_SPIO_EVENT_EN, val);
6838}
6839
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00006840void bnx2x_pf_disable(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006841{
6842 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
6843 val &= ~IGU_PF_CONF_FUNC_EN;
6844
6845 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
6846 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
6847 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 0);
6848}
6849
Eric Dumazet1191cb82012-04-27 21:39:21 +00006850static void bnx2x__common_init_phy(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006851{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006852 u32 shmem_base[2], shmem2_base[2];
Yaniv Rosnerb884d952012-11-27 03:46:28 +00006853 /* Avoid common init in case MFW supports LFA */
6854 if (SHMEM2_RD(bp, size) >
6855 (u32)offsetof(struct shmem2_region, lfa_host_addr[BP_PORT(bp)]))
6856 return;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006857 shmem_base[0] = bp->common.shmem_base;
6858 shmem2_base[0] = bp->common.shmem2_base;
6859 if (!CHIP_IS_E1x(bp)) {
6860 shmem_base[1] =
6861 SHMEM2_RD(bp, other_shmem_base_addr);
6862 shmem2_base[1] =
6863 SHMEM2_RD(bp, other_shmem2_base_addr);
6864 }
6865 bnx2x_acquire_phy_lock(bp);
6866 bnx2x_common_init_phy(bp, shmem_base, shmem2_base,
6867 bp->common.chip_id);
6868 bnx2x_release_phy_lock(bp);
6869}
6870
6871/**
6872 * bnx2x_init_hw_common - initialize the HW at the COMMON phase.
6873 *
6874 * @bp: driver handle
6875 */
6876static int bnx2x_init_hw_common(struct bnx2x *bp)
6877{
6878 u32 val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006879
Merav Sicron51c1a582012-03-18 10:33:38 +00006880 DP(NETIF_MSG_HW, "starting common init func %d\n", BP_ABS_FUNC(bp));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006881
David S. Miller823dcd22011-08-20 10:39:12 -07006882 /*
Yuval Mintz2de67432013-01-23 03:21:43 +00006883 * take the RESET lock to protect undi_unload flow from accessing
David S. Miller823dcd22011-08-20 10:39:12 -07006884 * registers while we're resetting the chip
6885 */
David S. Miller8decf862011-09-22 03:23:13 -04006886 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
David S. Miller823dcd22011-08-20 10:39:12 -07006887
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006888 bnx2x_reset_common(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006889 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0xffffffff);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006890
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006891 val = 0xfffc;
6892 if (CHIP_IS_E3(bp)) {
6893 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
6894 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
6895 }
6896 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006897
David S. Miller8decf862011-09-22 03:23:13 -04006898 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
David S. Miller823dcd22011-08-20 10:39:12 -07006899
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006900 bnx2x_init_block(bp, BLOCK_MISC, PHASE_COMMON);
6901
6902 if (!CHIP_IS_E1x(bp)) {
6903 u8 abs_func_id;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006904
6905 /**
6906 * 4-port mode or 2-port mode we need to turn of master-enable
6907 * for everyone, after that, turn it back on for self.
6908 * so, we disregard multi-function or not, and always disable
6909 * for all functions on the given path, this means 0,2,4,6 for
6910 * path 0 and 1,3,5,7 for path 1
6911 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006912 for (abs_func_id = BP_PATH(bp);
6913 abs_func_id < E2_FUNC_MAX*2; abs_func_id += 2) {
6914 if (abs_func_id == BP_ABS_FUNC(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006915 REG_WR(bp,
6916 PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER,
6917 1);
6918 continue;
6919 }
6920
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006921 bnx2x_pretend_func(bp, abs_func_id);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006922 /* clear pf enable */
6923 bnx2x_pf_disable(bp);
6924 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
6925 }
6926 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006927
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006928 bnx2x_init_block(bp, BLOCK_PXP, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006929 if (CHIP_IS_E1(bp)) {
6930 /* enable HW interrupt from PXP on USDM overflow
6931 bit 16 on INT_MASK_0 */
6932 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006933 }
6934
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006935 bnx2x_init_block(bp, BLOCK_PXP2, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006936 bnx2x_init_pxp(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006937
6938#ifdef __BIG_ENDIAN
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006939 REG_WR(bp, PXP2_REG_RQ_QM_ENDIAN_M, 1);
6940 REG_WR(bp, PXP2_REG_RQ_TM_ENDIAN_M, 1);
6941 REG_WR(bp, PXP2_REG_RQ_SRC_ENDIAN_M, 1);
6942 REG_WR(bp, PXP2_REG_RQ_CDU_ENDIAN_M, 1);
6943 REG_WR(bp, PXP2_REG_RQ_DBG_ENDIAN_M, 1);
Eilon Greenstein8badd272009-02-12 08:36:15 +00006944 /* make sure this value is 0 */
6945 REG_WR(bp, PXP2_REG_RQ_HC_ENDIAN_M, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006946
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006947/* REG_WR(bp, PXP2_REG_RD_PBF_SWAP_MODE, 1); */
6948 REG_WR(bp, PXP2_REG_RD_QM_SWAP_MODE, 1);
6949 REG_WR(bp, PXP2_REG_RD_TM_SWAP_MODE, 1);
6950 REG_WR(bp, PXP2_REG_RD_SRC_SWAP_MODE, 1);
6951 REG_WR(bp, PXP2_REG_RD_CDURD_SWAP_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006952#endif
6953
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006954 bnx2x_ilt_init_page_size(bp, INITOP_SET);
6955
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006956 if (CHIP_REV_IS_FPGA(bp) && CHIP_IS_E1H(bp))
6957 REG_WR(bp, PXP2_REG_PGL_TAGS_LIMIT, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006958
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006959 /* let the HW do it's magic ... */
6960 msleep(100);
6961 /* finish PXP init */
6962 val = REG_RD(bp, PXP2_REG_RQ_CFG_DONE);
6963 if (val != 1) {
6964 BNX2X_ERR("PXP2 CFG failed\n");
6965 return -EBUSY;
6966 }
6967 val = REG_RD(bp, PXP2_REG_RD_INIT_DONE);
6968 if (val != 1) {
6969 BNX2X_ERR("PXP2 RD_INIT failed\n");
6970 return -EBUSY;
6971 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006972
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006973 /* Timers bug workaround E2 only. We need to set the entire ILT to
6974 * have entries with value "0" and valid bit on.
6975 * This needs to be done by the first PF that is loaded in a path
6976 * (i.e. common phase)
6977 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006978 if (!CHIP_IS_E1x(bp)) {
6979/* In E2 there is a bug in the timers block that can cause function 6 / 7
6980 * (i.e. vnic3) to start even if it is marked as "scan-off".
6981 * This occurs when a different function (func2,3) is being marked
6982 * as "scan-off". Real-life scenario for example: if a driver is being
6983 * load-unloaded while func6,7 are down. This will cause the timer to access
6984 * the ilt, translate to a logical address and send a request to read/write.
6985 * Since the ilt for the function that is down is not valid, this will cause
6986 * a translation error which is unrecoverable.
6987 * The Workaround is intended to make sure that when this happens nothing fatal
6988 * will occur. The workaround:
6989 * 1. First PF driver which loads on a path will:
6990 * a. After taking the chip out of reset, by using pretend,
6991 * it will write "0" to the following registers of
6992 * the other vnics.
6993 * REG_WR(pdev, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
6994 * REG_WR(pdev, CFC_REG_WEAK_ENABLE_PF,0);
6995 * REG_WR(pdev, CFC_REG_STRONG_ENABLE_PF,0);
6996 * And for itself it will write '1' to
6997 * PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER to enable
6998 * dmae-operations (writing to pram for example.)
6999 * note: can be done for only function 6,7 but cleaner this
7000 * way.
7001 * b. Write zero+valid to the entire ILT.
7002 * c. Init the first_timers_ilt_entry, last_timers_ilt_entry of
7003 * VNIC3 (of that port). The range allocated will be the
7004 * entire ILT. This is needed to prevent ILT range error.
7005 * 2. Any PF driver load flow:
7006 * a. ILT update with the physical addresses of the allocated
7007 * logical pages.
7008 * b. Wait 20msec. - note that this timeout is needed to make
7009 * sure there are no requests in one of the PXP internal
7010 * queues with "old" ILT addresses.
7011 * c. PF enable in the PGLC.
7012 * d. Clear the was_error of the PF in the PGLC. (could have
Yuval Mintz2de67432013-01-23 03:21:43 +00007013 * occurred while driver was down)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007014 * e. PF enable in the CFC (WEAK + STRONG)
7015 * f. Timers scan enable
7016 * 3. PF driver unload flow:
7017 * a. Clear the Timers scan_en.
7018 * b. Polling for scan_on=0 for that PF.
7019 * c. Clear the PF enable bit in the PXP.
7020 * d. Clear the PF enable in the CFC (WEAK + STRONG)
7021 * e. Write zero+valid to all ILT entries (The valid bit must
7022 * stay set)
7023 * f. If this is VNIC 3 of a port then also init
7024 * first_timers_ilt_entry to zero and last_timers_ilt_entry
Yuval Mintz16a5fd92013-06-02 00:06:18 +00007025 * to the last entry in the ILT.
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007026 *
7027 * Notes:
7028 * Currently the PF error in the PGLC is non recoverable.
7029 * In the future the there will be a recovery routine for this error.
7030 * Currently attention is masked.
7031 * Having an MCP lock on the load/unload process does not guarantee that
7032 * there is no Timer disable during Func6/7 enable. This is because the
7033 * Timers scan is currently being cleared by the MCP on FLR.
7034 * Step 2.d can be done only for PF6/7 and the driver can also check if
7035 * there is error before clearing it. But the flow above is simpler and
7036 * more general.
7037 * All ILT entries are written by zero+valid and not just PF6/7
7038 * ILT entries since in the future the ILT entries allocation for
7039 * PF-s might be dynamic.
7040 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007041 struct ilt_client_info ilt_cli;
7042 struct bnx2x_ilt ilt;
7043 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
7044 memset(&ilt, 0, sizeof(struct bnx2x_ilt));
7045
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04007046 /* initialize dummy TM client */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007047 ilt_cli.start = 0;
7048 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
7049 ilt_cli.client_num = ILT_CLIENT_TM;
7050
7051 /* Step 1: set zeroes to all ilt page entries with valid bit on
7052 * Step 2: set the timers first/last ilt entry to point
7053 * to the entire range to prevent ILT range error for 3rd/4th
Yuval Mintz2de67432013-01-23 03:21:43 +00007054 * vnic (this code assumes existence of the vnic)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007055 *
7056 * both steps performed by call to bnx2x_ilt_client_init_op()
7057 * with dummy TM client
7058 *
7059 * we must use pretend since PXP2_REG_RQ_##blk##_FIRST_ILT
7060 * and his brother are split registers
7061 */
7062 bnx2x_pretend_func(bp, (BP_PATH(bp) + 6));
7063 bnx2x_ilt_client_init_op_ilt(bp, &ilt, &ilt_cli, INITOP_CLEAR);
7064 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
7065
7066 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN, BNX2X_PXP_DRAM_ALIGN);
7067 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_RD, BNX2X_PXP_DRAM_ALIGN);
7068 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_SEL, 1);
7069 }
7070
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007071 REG_WR(bp, PXP2_REG_RQ_DISABLE_INPUTS, 0);
7072 REG_WR(bp, PXP2_REG_RD_DISABLE_INPUTS, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007073
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007074 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007075 int factor = CHIP_REV_IS_EMUL(bp) ? 1000 :
7076 (CHIP_REV_IS_FPGA(bp) ? 400 : 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007077 bnx2x_init_block(bp, BLOCK_PGLUE_B, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007078
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007079 bnx2x_init_block(bp, BLOCK_ATC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007080
7081 /* let the HW do it's magic ... */
7082 do {
7083 msleep(200);
7084 val = REG_RD(bp, ATC_REG_ATC_INIT_DONE);
7085 } while (factor-- && (val != 1));
7086
7087 if (val != 1) {
7088 BNX2X_ERR("ATC_INIT failed\n");
7089 return -EBUSY;
7090 }
7091 }
7092
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007093 bnx2x_init_block(bp, BLOCK_DMAE, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007094
Ariel Eliorb56e9672013-01-01 05:22:32 +00007095 bnx2x_iov_init_dmae(bp);
7096
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007097 /* clean the DMAE memory */
7098 bp->dmae_ready = 1;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007099 bnx2x_init_fill(bp, TSEM_REG_PRAM, 0, 8, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007100
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007101 bnx2x_init_block(bp, BLOCK_TCM, PHASE_COMMON);
7102
7103 bnx2x_init_block(bp, BLOCK_UCM, PHASE_COMMON);
7104
7105 bnx2x_init_block(bp, BLOCK_CCM, PHASE_COMMON);
7106
7107 bnx2x_init_block(bp, BLOCK_XCM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007108
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007109 bnx2x_read_dmae(bp, XSEM_REG_PASSIVE_BUFFER, 3);
7110 bnx2x_read_dmae(bp, CSEM_REG_PASSIVE_BUFFER, 3);
7111 bnx2x_read_dmae(bp, TSEM_REG_PASSIVE_BUFFER, 3);
7112 bnx2x_read_dmae(bp, USEM_REG_PASSIVE_BUFFER, 3);
7113
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007114 bnx2x_init_block(bp, BLOCK_QM, PHASE_COMMON);
Michael Chan37b091b2009-10-10 13:46:55 +00007115
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007116 /* QM queues pointers table */
7117 bnx2x_qm_init_ptr_table(bp, bp->qm_cid_count, INITOP_SET);
Michael Chan37b091b2009-10-10 13:46:55 +00007118
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007119 /* soft reset pulse */
7120 REG_WR(bp, QM_REG_SOFT_RESET, 1);
7121 REG_WR(bp, QM_REG_SOFT_RESET, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007122
Merav Sicron55c11942012-11-07 00:45:48 +00007123 if (CNIC_SUPPORT(bp))
7124 bnx2x_init_block(bp, BLOCK_TM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007125
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007126 bnx2x_init_block(bp, BLOCK_DORQ, PHASE_COMMON);
Ariel Eliorb9871bc2013-09-04 14:09:21 +03007127
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007128 if (!CHIP_REV_IS_SLOW(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007129 /* enable hw interrupt from doorbell Q */
7130 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007131
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007132 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007133
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007134 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08007135 REG_WR(bp, PRS_REG_A_PRSU_20, 0xf);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007136
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007137 if (!CHIP_IS_E1(bp))
7138 REG_WR(bp, PRS_REG_E1HOV_MODE, bp->path_has_ovlan);
7139
Barak Witkowskia3348722012-04-23 03:04:46 +00007140 if (!CHIP_IS_E1x(bp) && !CHIP_IS_E3B0(bp)) {
7141 if (IS_MF_AFEX(bp)) {
7142 /* configure that VNTag and VLAN headers must be
7143 * received in afex mode
7144 */
7145 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC, 0xE);
7146 REG_WR(bp, PRS_REG_MUST_HAVE_HDRS, 0xA);
7147 REG_WR(bp, PRS_REG_HDRS_AFTER_TAG_0, 0x6);
7148 REG_WR(bp, PRS_REG_TAG_ETHERTYPE_0, 0x8926);
7149 REG_WR(bp, PRS_REG_TAG_LEN_0, 0x4);
7150 } else {
7151 /* Bit-map indicating which L2 hdrs may appear
7152 * after the basic Ethernet header
7153 */
7154 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC,
7155 bp->path_has_ovlan ? 7 : 6);
7156 }
7157 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007158
7159 bnx2x_init_block(bp, BLOCK_TSDM, PHASE_COMMON);
7160 bnx2x_init_block(bp, BLOCK_CSDM, PHASE_COMMON);
7161 bnx2x_init_block(bp, BLOCK_USDM, PHASE_COMMON);
7162 bnx2x_init_block(bp, BLOCK_XSDM, PHASE_COMMON);
7163
7164 if (!CHIP_IS_E1x(bp)) {
7165 /* reset VFC memories */
7166 REG_WR(bp, TSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
7167 VFC_MEMORIES_RST_REG_CAM_RST |
7168 VFC_MEMORIES_RST_REG_RAM_RST);
7169 REG_WR(bp, XSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
7170 VFC_MEMORIES_RST_REG_CAM_RST |
7171 VFC_MEMORIES_RST_REG_RAM_RST);
7172
7173 msleep(20);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007174 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007175
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007176 bnx2x_init_block(bp, BLOCK_TSEM, PHASE_COMMON);
7177 bnx2x_init_block(bp, BLOCK_USEM, PHASE_COMMON);
7178 bnx2x_init_block(bp, BLOCK_CSEM, PHASE_COMMON);
7179 bnx2x_init_block(bp, BLOCK_XSEM, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007180
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007181 /* sync semi rtc */
7182 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
7183 0x80000000);
7184 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
7185 0x80000000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007186
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007187 bnx2x_init_block(bp, BLOCK_UPB, PHASE_COMMON);
7188 bnx2x_init_block(bp, BLOCK_XPB, PHASE_COMMON);
7189 bnx2x_init_block(bp, BLOCK_PBF, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007190
Barak Witkowskia3348722012-04-23 03:04:46 +00007191 if (!CHIP_IS_E1x(bp)) {
7192 if (IS_MF_AFEX(bp)) {
7193 /* configure that VNTag and VLAN headers must be
7194 * sent in afex mode
7195 */
7196 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC, 0xE);
7197 REG_WR(bp, PBF_REG_MUST_HAVE_HDRS, 0xA);
7198 REG_WR(bp, PBF_REG_HDRS_AFTER_TAG_0, 0x6);
7199 REG_WR(bp, PBF_REG_TAG_ETHERTYPE_0, 0x8926);
7200 REG_WR(bp, PBF_REG_TAG_LEN_0, 0x4);
7201 } else {
7202 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC,
7203 bp->path_has_ovlan ? 7 : 6);
7204 }
7205 }
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007206
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007207 REG_WR(bp, SRC_REG_SOFT_RST, 1);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007208
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007209 bnx2x_init_block(bp, BLOCK_SRC, PHASE_COMMON);
7210
Merav Sicron55c11942012-11-07 00:45:48 +00007211 if (CNIC_SUPPORT(bp)) {
7212 REG_WR(bp, SRC_REG_KEYSEARCH_0, 0x63285672);
7213 REG_WR(bp, SRC_REG_KEYSEARCH_1, 0x24b8f2cc);
7214 REG_WR(bp, SRC_REG_KEYSEARCH_2, 0x223aef9b);
7215 REG_WR(bp, SRC_REG_KEYSEARCH_3, 0x26001e3a);
7216 REG_WR(bp, SRC_REG_KEYSEARCH_4, 0x7ae91116);
7217 REG_WR(bp, SRC_REG_KEYSEARCH_5, 0x5ce5230b);
7218 REG_WR(bp, SRC_REG_KEYSEARCH_6, 0x298d8adf);
7219 REG_WR(bp, SRC_REG_KEYSEARCH_7, 0x6eb0ff09);
7220 REG_WR(bp, SRC_REG_KEYSEARCH_8, 0x1830f82f);
7221 REG_WR(bp, SRC_REG_KEYSEARCH_9, 0x01e46be7);
7222 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007223 REG_WR(bp, SRC_REG_SOFT_RST, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007224
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007225 if (sizeof(union cdu_context) != 1024)
7226 /* we currently assume that a context is 1024 bytes */
Merav Sicron51c1a582012-03-18 10:33:38 +00007227 dev_alert(&bp->pdev->dev,
7228 "please adjust the size of cdu_context(%ld)\n",
7229 (long)sizeof(union cdu_context));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007230
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007231 bnx2x_init_block(bp, BLOCK_CDU, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007232 val = (4 << 24) + (0 << 12) + 1024;
7233 REG_WR(bp, CDU_REG_CDU_GLOBAL_PARAMS, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007234
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007235 bnx2x_init_block(bp, BLOCK_CFC, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007236 REG_WR(bp, CFC_REG_INIT_REG, 0x7FF);
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08007237 /* enable context validation interrupt from CFC */
7238 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
7239
7240 /* set the thresholds to prevent CFC/CDU race */
7241 REG_WR(bp, CFC_REG_DEBUG0, 0x20020000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007242
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007243 bnx2x_init_block(bp, BLOCK_HC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007244
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007245 if (!CHIP_IS_E1x(bp) && BP_NOMCP(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007246 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x36);
7247
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007248 bnx2x_init_block(bp, BLOCK_IGU, PHASE_COMMON);
7249 bnx2x_init_block(bp, BLOCK_MISC_AEU, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007250
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007251 /* Reset PCIE errors for debug */
7252 REG_WR(bp, 0x2814, 0xffffffff);
7253 REG_WR(bp, 0x3820, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007254
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007255 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007256 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_CONTROL_5,
7257 (PXPCS_TL_CONTROL_5_ERR_UNSPPORT1 |
7258 PXPCS_TL_CONTROL_5_ERR_UNSPPORT));
7259 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC345_STAT,
7260 (PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT4 |
7261 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT3 |
7262 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT2));
7263 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC678_STAT,
7264 (PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT7 |
7265 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT6 |
7266 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT5));
7267 }
7268
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007269 bnx2x_init_block(bp, BLOCK_NIG, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007270 if (!CHIP_IS_E1(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007271 /* in E3 this done in per-port section */
7272 if (!CHIP_IS_E3(bp))
7273 REG_WR(bp, NIG_REG_LLH_MF_MODE, IS_MF(bp));
7274 }
7275 if (CHIP_IS_E1H(bp))
7276 /* not applicable for E2 (and above ...) */
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007277 REG_WR(bp, NIG_REG_LLH_E1HOV_MODE, IS_MF_SD(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007278
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007279 if (CHIP_REV_IS_SLOW(bp))
7280 msleep(200);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007281
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007282 /* finish CFC init */
7283 val = reg_poll(bp, CFC_REG_LL_INIT_DONE, 1, 100, 10);
7284 if (val != 1) {
7285 BNX2X_ERR("CFC LL_INIT failed\n");
7286 return -EBUSY;
7287 }
7288 val = reg_poll(bp, CFC_REG_AC_INIT_DONE, 1, 100, 10);
7289 if (val != 1) {
7290 BNX2X_ERR("CFC AC_INIT failed\n");
7291 return -EBUSY;
7292 }
7293 val = reg_poll(bp, CFC_REG_CAM_INIT_DONE, 1, 100, 10);
7294 if (val != 1) {
7295 BNX2X_ERR("CFC CAM_INIT failed\n");
7296 return -EBUSY;
7297 }
7298 REG_WR(bp, CFC_REG_DEBUG0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007299
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007300 if (CHIP_IS_E1(bp)) {
7301 /* read NIG statistic
7302 to see if this is our first up since powerup */
7303 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
7304 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007305
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007306 /* do internal memory self test */
7307 if ((val == 0) && bnx2x_int_mem_test(bp)) {
7308 BNX2X_ERR("internal mem self test failed\n");
7309 return -EBUSY;
7310 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007311 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007312
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00007313 bnx2x_setup_fan_failure_detection(bp);
7314
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007315 /* clear PXP2 attentions */
7316 REG_RD(bp, PXP2_REG_PXP2_INT_STS_CLR_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007317
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00007318 bnx2x_enable_blocks_attention(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007319 bnx2x_enable_blocks_parity(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007320
Yaniv Rosner6bbca912008-08-13 15:57:28 -07007321 if (!BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007322 if (CHIP_IS_E1x(bp))
7323 bnx2x__common_init_phy(bp);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07007324 } else
7325 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
7326
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007327 return 0;
7328}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007329
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007330/**
7331 * bnx2x_init_hw_common_chip - init HW at the COMMON_CHIP phase.
7332 *
7333 * @bp: driver handle
7334 */
7335static int bnx2x_init_hw_common_chip(struct bnx2x *bp)
7336{
7337 int rc = bnx2x_init_hw_common(bp);
7338
7339 if (rc)
7340 return rc;
7341
7342 /* In E2 2-PORT mode, same ext phy is used for the two paths */
7343 if (!BP_NOMCP(bp))
7344 bnx2x__common_init_phy(bp);
7345
7346 return 0;
7347}
7348
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007349static int bnx2x_init_hw_port(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007350{
7351 int port = BP_PORT(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007352 int init_phase = port ? PHASE_PORT1 : PHASE_PORT0;
Eilon Greenstein1c063282009-02-12 08:36:43 +00007353 u32 low, high;
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02007354 u32 val, reg;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007355
Merav Sicron51c1a582012-03-18 10:33:38 +00007356 DP(NETIF_MSG_HW, "starting port init port %d\n", port);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007357
7358 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007359
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007360 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
7361 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
7362 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
Eilon Greensteinca003922009-08-12 22:53:28 -07007363
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007364 /* Timers bug workaround: disables the pf_master bit in pglue at
7365 * common phase, we need to enable it here before any dmae access are
7366 * attempted. Therefore we manually added the enable-master to the
7367 * port phase (it also happens in the function phase)
7368 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007369 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007370 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
7371
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007372 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
7373 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
7374 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
7375 bnx2x_init_block(bp, BLOCK_QM, init_phase);
7376
7377 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
7378 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
7379 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
7380 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007381
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007382 /* QM cid (connection) count */
7383 bnx2x_qm_init_cid_count(bp, bp->qm_cid_count, INITOP_SET);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007384
Merav Sicron55c11942012-11-07 00:45:48 +00007385 if (CNIC_SUPPORT(bp)) {
7386 bnx2x_init_block(bp, BLOCK_TM, init_phase);
7387 REG_WR(bp, TM_REG_LIN0_SCAN_TIME + port*4, 20);
7388 REG_WR(bp, TM_REG_LIN0_MAX_ACTIVE_CID + port*4, 31);
7389 }
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00007390
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007391 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
Eilon Greenstein1c063282009-02-12 08:36:43 +00007392
Dmitry Kravkov2b674042012-10-28 21:59:04 +00007393 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
7394
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007395 if (CHIP_IS_E1(bp) || CHIP_IS_E1H(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007396
7397 if (IS_MF(bp))
7398 low = ((bp->flags & ONE_PORT_FLAG) ? 160 : 246);
7399 else if (bp->dev->mtu > 4096) {
7400 if (bp->flags & ONE_PORT_FLAG)
7401 low = 160;
7402 else {
7403 val = bp->dev->mtu;
7404 /* (24*1024 + val*4)/256 */
7405 low = 96 + (val/64) +
7406 ((val % 64) ? 1 : 0);
7407 }
7408 } else
7409 low = ((bp->flags & ONE_PORT_FLAG) ? 80 : 160);
7410 high = low + 56; /* 14*1024/256 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007411 REG_WR(bp, BRB1_REG_PAUSE_LOW_THRESHOLD_0 + port*4, low);
7412 REG_WR(bp, BRB1_REG_PAUSE_HIGH_THRESHOLD_0 + port*4, high);
7413 }
7414
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007415 if (CHIP_MODE_IS_4_PORT(bp))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007416 REG_WR(bp, (BP_PORT(bp) ?
7417 BRB1_REG_MAC_GUARANTIED_1 :
7418 BRB1_REG_MAC_GUARANTIED_0), 40);
Eilon Greenstein356e2382009-02-12 08:38:32 +00007419
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007420 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
Barak Witkowskia3348722012-04-23 03:04:46 +00007421 if (CHIP_IS_E3B0(bp)) {
7422 if (IS_MF_AFEX(bp)) {
7423 /* configure headers for AFEX mode */
7424 REG_WR(bp, BP_PORT(bp) ?
7425 PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
7426 PRS_REG_HDRS_AFTER_BASIC_PORT_0, 0xE);
7427 REG_WR(bp, BP_PORT(bp) ?
7428 PRS_REG_HDRS_AFTER_TAG_0_PORT_1 :
7429 PRS_REG_HDRS_AFTER_TAG_0_PORT_0, 0x6);
7430 REG_WR(bp, BP_PORT(bp) ?
7431 PRS_REG_MUST_HAVE_HDRS_PORT_1 :
7432 PRS_REG_MUST_HAVE_HDRS_PORT_0, 0xA);
7433 } else {
7434 /* Ovlan exists only if we are in multi-function +
7435 * switch-dependent mode, in switch-independent there
7436 * is no ovlan headers
7437 */
7438 REG_WR(bp, BP_PORT(bp) ?
7439 PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
7440 PRS_REG_HDRS_AFTER_BASIC_PORT_0,
7441 (bp->path_has_ovlan ? 7 : 6));
7442 }
7443 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007444
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007445 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
7446 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
7447 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
7448 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
7449
7450 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
7451 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
7452 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
7453 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
7454
7455 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
7456 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
7457
7458 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
7459
7460 if (CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007461 /* configure PBF to work without PAUSE mtu 9000 */
7462 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007463
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007464 /* update threshold */
7465 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, (9040/16));
7466 /* update init credit */
7467 REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, (9040/16) + 553 - 22);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007468
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007469 /* probe changes */
7470 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 1);
7471 udelay(50);
7472 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0);
7473 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007474
Merav Sicron55c11942012-11-07 00:45:48 +00007475 if (CNIC_SUPPORT(bp))
7476 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
7477
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007478 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
7479 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007480
7481 if (CHIP_IS_E1(bp)) {
7482 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7483 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7484 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007485 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007486
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007487 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007488
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007489 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007490 /* init aeu_mask_attn_func_0/1:
Yuval Mintz16a5fd92013-06-02 00:06:18 +00007491 * - SF mode: bits 3-7 are masked. Only bits 0-2 are in use
7492 * - MF mode: bit 3 is masked. Bits 0-2 are in use as in SF
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007493 * bits 4-7 are used for "per vn group attention" */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00007494 val = IS_MF(bp) ? 0xF7 : 0x7;
7495 /* Enable DCBX attention for all but E1 */
7496 val |= CHIP_IS_E1(bp) ? 0 : 0x10;
7497 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007498
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02007499 /* SCPAD_PARITY should NOT trigger close the gates */
7500 reg = port ? MISC_REG_AEU_ENABLE4_NIG_1 : MISC_REG_AEU_ENABLE4_NIG_0;
7501 REG_WR(bp, reg,
7502 REG_RD(bp, reg) &
7503 ~AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY);
7504
7505 reg = port ? MISC_REG_AEU_ENABLE4_PXP_1 : MISC_REG_AEU_ENABLE4_PXP_0;
7506 REG_WR(bp, reg,
7507 REG_RD(bp, reg) &
7508 ~AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY);
7509
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007510 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
Eilon Greenstein356e2382009-02-12 08:38:32 +00007511
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007512 if (!CHIP_IS_E1x(bp)) {
7513 /* Bit-map indicating which L2 hdrs may appear after the
7514 * basic Ethernet header
7515 */
Barak Witkowskia3348722012-04-23 03:04:46 +00007516 if (IS_MF_AFEX(bp))
7517 REG_WR(bp, BP_PORT(bp) ?
7518 NIG_REG_P1_HDRS_AFTER_BASIC :
7519 NIG_REG_P0_HDRS_AFTER_BASIC, 0xE);
7520 else
7521 REG_WR(bp, BP_PORT(bp) ?
7522 NIG_REG_P1_HDRS_AFTER_BASIC :
7523 NIG_REG_P0_HDRS_AFTER_BASIC,
7524 IS_MF_SD(bp) ? 7 : 6);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007525
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007526 if (CHIP_IS_E3(bp))
7527 REG_WR(bp, BP_PORT(bp) ?
7528 NIG_REG_LLH1_MF_MODE :
7529 NIG_REG_LLH_MF_MODE, IS_MF(bp));
7530 }
7531 if (!CHIP_IS_E3(bp))
7532 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007533
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007534 if (!CHIP_IS_E1(bp)) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007535 /* 0x2 disable mf_ov, 0x1 enable */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007536 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK_MF + port*4,
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007537 (IS_MF_SD(bp) ? 0x1 : 0x2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007538
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007539 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007540 val = 0;
7541 switch (bp->mf_mode) {
7542 case MULTI_FUNCTION_SD:
7543 val = 1;
7544 break;
7545 case MULTI_FUNCTION_SI:
Barak Witkowskia3348722012-04-23 03:04:46 +00007546 case MULTI_FUNCTION_AFEX:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007547 val = 2;
7548 break;
7549 }
7550
7551 REG_WR(bp, (BP_PORT(bp) ? NIG_REG_LLH1_CLS_TYPE :
7552 NIG_REG_LLH0_CLS_TYPE), val);
7553 }
Eilon Greenstein1c063282009-02-12 08:36:43 +00007554 {
7555 REG_WR(bp, NIG_REG_LLFC_ENABLE_0 + port*4, 0);
7556 REG_WR(bp, NIG_REG_LLFC_OUT_EN_0 + port*4, 0);
7557 REG_WR(bp, NIG_REG_PAUSE_ENABLE_0 + port*4, 1);
7558 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007559 }
7560
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007561 /* If SPIO5 is set to generate interrupts, enable it for this port */
7562 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00007563 if (val & MISC_SPIO_SPIO5) {
Eilon Greenstein4d295db2009-07-21 05:47:47 +00007564 u32 reg_addr = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
7565 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
7566 val = REG_RD(bp, reg_addr);
Eliezer Tamirf1410642008-02-28 11:51:50 -08007567 val |= AEU_INPUTS_ATTN_BITS_SPIO5;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00007568 REG_WR(bp, reg_addr, val);
Eliezer Tamirf1410642008-02-28 11:51:50 -08007569 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007570
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007571 return 0;
7572}
7573
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007574static void bnx2x_ilt_wr(struct bnx2x *bp, u32 index, dma_addr_t addr)
7575{
7576 int reg;
Yuval Mintz32d68de2012-04-03 18:41:24 +00007577 u32 wb_write[2];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007578
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007579 if (CHIP_IS_E1(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007580 reg = PXP2_REG_RQ_ONCHIP_AT + index*8;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007581 else
7582 reg = PXP2_REG_RQ_ONCHIP_AT_B0 + index*8;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007583
Yuval Mintz32d68de2012-04-03 18:41:24 +00007584 wb_write[0] = ONCHIP_ADDR1(addr);
7585 wb_write[1] = ONCHIP_ADDR2(addr);
7586 REG_WR_DMAE(bp, reg, wb_write, 2);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007587}
7588
Ariel Eliorb56e9672013-01-01 05:22:32 +00007589void bnx2x_igu_clear_sb_gen(struct bnx2x *bp, u8 func, u8 idu_sb_id, bool is_pf)
Eric Dumazet1191cb82012-04-27 21:39:21 +00007590{
7591 u32 data, ctl, cnt = 100;
7592 u32 igu_addr_data = IGU_REG_COMMAND_REG_32LSB_DATA;
7593 u32 igu_addr_ctl = IGU_REG_COMMAND_REG_CTRL;
7594 u32 igu_addr_ack = IGU_REG_CSTORM_TYPE_0_SB_CLEANUP + (idu_sb_id/32)*4;
7595 u32 sb_bit = 1 << (idu_sb_id%32);
Ariel Eliorb56e9672013-01-01 05:22:32 +00007596 u32 func_encode = func | (is_pf ? 1 : 0) << IGU_FID_ENCODE_IS_PF_SHIFT;
Eric Dumazet1191cb82012-04-27 21:39:21 +00007597 u32 addr_encode = IGU_CMD_E2_PROD_UPD_BASE + idu_sb_id;
7598
7599 /* Not supported in BC mode */
7600 if (CHIP_INT_MODE_IS_BC(bp))
7601 return;
7602
7603 data = (IGU_USE_REGISTER_cstorm_type_0_sb_cleanup
7604 << IGU_REGULAR_CLEANUP_TYPE_SHIFT) |
7605 IGU_REGULAR_CLEANUP_SET |
7606 IGU_REGULAR_BCLEANUP;
7607
7608 ctl = addr_encode << IGU_CTRL_REG_ADDRESS_SHIFT |
7609 func_encode << IGU_CTRL_REG_FID_SHIFT |
7610 IGU_CTRL_CMD_TYPE_WR << IGU_CTRL_REG_TYPE_SHIFT;
7611
7612 DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n",
7613 data, igu_addr_data);
7614 REG_WR(bp, igu_addr_data, data);
7615 mmiowb();
7616 barrier();
7617 DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n",
7618 ctl, igu_addr_ctl);
7619 REG_WR(bp, igu_addr_ctl, ctl);
7620 mmiowb();
7621 barrier();
7622
7623 /* wait for clean up to finish */
7624 while (!(REG_RD(bp, igu_addr_ack) & sb_bit) && --cnt)
7625 msleep(20);
7626
Eric Dumazet1191cb82012-04-27 21:39:21 +00007627 if (!(REG_RD(bp, igu_addr_ack) & sb_bit)) {
7628 DP(NETIF_MSG_HW,
7629 "Unable to finish IGU cleanup: idu_sb_id %d offset %d bit %d (cnt %d)\n",
7630 idu_sb_id, idu_sb_id/32, idu_sb_id%32, cnt);
7631 }
7632}
7633
7634static void bnx2x_igu_clear_sb(struct bnx2x *bp, u8 idu_sb_id)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007635{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007636 bnx2x_igu_clear_sb_gen(bp, BP_FUNC(bp), idu_sb_id, true /*PF*/);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007637}
7638
Eric Dumazet1191cb82012-04-27 21:39:21 +00007639static void bnx2x_clear_func_ilt(struct bnx2x *bp, u32 func)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007640{
7641 u32 i, base = FUNC_ILT_BASE(func);
7642 for (i = base; i < base + ILT_PER_FUNC; i++)
7643 bnx2x_ilt_wr(bp, i, 0);
7644}
7645
Merav Sicron910cc722012-11-11 03:56:08 +00007646static void bnx2x_init_searcher(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +00007647{
7648 int port = BP_PORT(bp);
7649 bnx2x_src_init_t2(bp, bp->t2, bp->t2_mapping, SRC_CONN_NUM);
7650 /* T1 hash bits value determines the T1 number of entries */
7651 REG_WR(bp, SRC_REG_NUMBER_HASH_BITS0 + port*4, SRC_HASH_BITS);
7652}
7653
7654static inline int bnx2x_func_switch_update(struct bnx2x *bp, int suspend)
7655{
7656 int rc;
7657 struct bnx2x_func_state_params func_params = {NULL};
7658 struct bnx2x_func_switch_update_params *switch_update_params =
7659 &func_params.params.switch_update;
7660
7661 /* Prepare parameters for function state transitions */
7662 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
7663 __set_bit(RAMROD_RETRY, &func_params.ramrod_flags);
7664
7665 func_params.f_obj = &bp->func_obj;
7666 func_params.cmd = BNX2X_F_CMD_SWITCH_UPDATE;
7667
7668 /* Function parameters */
Dmitry Kravkove42780b2014-08-17 16:47:43 +03007669 __set_bit(BNX2X_F_UPDATE_TX_SWITCH_SUSPEND_CHNG,
7670 &switch_update_params->changes);
7671 if (suspend)
7672 __set_bit(BNX2X_F_UPDATE_TX_SWITCH_SUSPEND,
7673 &switch_update_params->changes);
Merav Sicron55c11942012-11-07 00:45:48 +00007674
7675 rc = bnx2x_func_state_change(bp, &func_params);
7676
7677 return rc;
7678}
7679
Merav Sicron910cc722012-11-11 03:56:08 +00007680static int bnx2x_reset_nic_mode(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +00007681{
7682 int rc, i, port = BP_PORT(bp);
7683 int vlan_en = 0, mac_en[NUM_MACS];
7684
Merav Sicron55c11942012-11-07 00:45:48 +00007685 /* Close input from network */
7686 if (bp->mf_mode == SINGLE_FUNCTION) {
7687 bnx2x_set_rx_filter(&bp->link_params, 0);
7688 } else {
7689 vlan_en = REG_RD(bp, port ? NIG_REG_LLH1_FUNC_EN :
7690 NIG_REG_LLH0_FUNC_EN);
7691 REG_WR(bp, port ? NIG_REG_LLH1_FUNC_EN :
7692 NIG_REG_LLH0_FUNC_EN, 0);
7693 for (i = 0; i < NUM_MACS; i++) {
7694 mac_en[i] = REG_RD(bp, port ?
7695 (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7696 4 * i) :
7697 (NIG_REG_LLH0_FUNC_MEM_ENABLE +
7698 4 * i));
7699 REG_WR(bp, port ? (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7700 4 * i) :
7701 (NIG_REG_LLH0_FUNC_MEM_ENABLE + 4 * i), 0);
7702 }
7703 }
7704
7705 /* Close BMC to host */
7706 REG_WR(bp, port ? NIG_REG_P0_TX_MNG_HOST_ENABLE :
7707 NIG_REG_P1_TX_MNG_HOST_ENABLE, 0);
7708
7709 /* Suspend Tx switching to the PF. Completion of this ramrod
7710 * further guarantees that all the packets of that PF / child
7711 * VFs in BRB were processed by the Parser, so it is safe to
7712 * change the NIC_MODE register.
7713 */
7714 rc = bnx2x_func_switch_update(bp, 1);
7715 if (rc) {
7716 BNX2X_ERR("Can't suspend tx-switching!\n");
7717 return rc;
7718 }
7719
7720 /* Change NIC_MODE register */
7721 REG_WR(bp, PRS_REG_NIC_MODE, 0);
7722
7723 /* Open input from network */
7724 if (bp->mf_mode == SINGLE_FUNCTION) {
7725 bnx2x_set_rx_filter(&bp->link_params, 1);
7726 } else {
7727 REG_WR(bp, port ? NIG_REG_LLH1_FUNC_EN :
7728 NIG_REG_LLH0_FUNC_EN, vlan_en);
7729 for (i = 0; i < NUM_MACS; i++) {
7730 REG_WR(bp, port ? (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7731 4 * i) :
7732 (NIG_REG_LLH0_FUNC_MEM_ENABLE + 4 * i),
7733 mac_en[i]);
7734 }
7735 }
7736
7737 /* Enable BMC to host */
7738 REG_WR(bp, port ? NIG_REG_P0_TX_MNG_HOST_ENABLE :
7739 NIG_REG_P1_TX_MNG_HOST_ENABLE, 1);
7740
7741 /* Resume Tx switching to the PF */
7742 rc = bnx2x_func_switch_update(bp, 0);
7743 if (rc) {
7744 BNX2X_ERR("Can't resume tx-switching!\n");
7745 return rc;
7746 }
7747
7748 DP(NETIF_MSG_IFUP, "NIC MODE disabled\n");
7749 return 0;
7750}
7751
7752int bnx2x_init_hw_func_cnic(struct bnx2x *bp)
7753{
7754 int rc;
7755
7756 bnx2x_ilt_init_op_cnic(bp, INITOP_SET);
7757
7758 if (CONFIGURE_NIC_MODE(bp)) {
Yuval Mintz16a5fd92013-06-02 00:06:18 +00007759 /* Configure searcher as part of function hw init */
Merav Sicron55c11942012-11-07 00:45:48 +00007760 bnx2x_init_searcher(bp);
7761
7762 /* Reset NIC mode */
7763 rc = bnx2x_reset_nic_mode(bp);
7764 if (rc)
7765 BNX2X_ERR("Can't change NIC mode!\n");
7766 return rc;
7767 }
7768
7769 return 0;
7770}
7771
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007772static int bnx2x_init_hw_func(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007773{
7774 int port = BP_PORT(bp);
7775 int func = BP_FUNC(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007776 int init_phase = PHASE_PF0 + func;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007777 struct bnx2x_ilt *ilt = BP_ILT(bp);
7778 u16 cdu_ilt_start;
Eilon Greenstein8badd272009-02-12 08:36:15 +00007779 u32 addr, val;
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00007780 u32 main_mem_base, main_mem_size, main_mem_prty_clr;
Ariel Elior89db4ad2012-01-26 06:01:48 +00007781 int i, main_mem_width, rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007782
Merav Sicron51c1a582012-03-18 10:33:38 +00007783 DP(NETIF_MSG_HW, "starting func init func %d\n", func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007784
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007785 /* FLR cleanup - hmmm */
Ariel Elior89db4ad2012-01-26 06:01:48 +00007786 if (!CHIP_IS_E1x(bp)) {
7787 rc = bnx2x_pf_flr_clnup(bp);
Yuval Mintz04c46732013-01-23 03:21:46 +00007788 if (rc) {
7789 bnx2x_fw_dump(bp);
Ariel Elior89db4ad2012-01-26 06:01:48 +00007790 return rc;
Yuval Mintz04c46732013-01-23 03:21:46 +00007791 }
Ariel Elior89db4ad2012-01-26 06:01:48 +00007792 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007793
Eilon Greenstein8badd272009-02-12 08:36:15 +00007794 /* set MSI reconfigure capability */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007795 if (bp->common.int_block == INT_BLOCK_HC) {
7796 addr = (port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0);
7797 val = REG_RD(bp, addr);
7798 val |= HC_CONFIG_0_REG_MSI_ATTN_EN_0;
7799 REG_WR(bp, addr, val);
7800 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00007801
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007802 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
7803 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
7804
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007805 ilt = BP_ILT(bp);
7806 cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007807
Ariel Elior290ca2b2013-01-01 05:22:31 +00007808 if (IS_SRIOV(bp))
7809 cdu_ilt_start += BNX2X_FIRST_VF_CID/ILT_PAGE_CIDS;
7810 cdu_ilt_start = bnx2x_iov_init_ilt(bp, cdu_ilt_start);
7811
7812 /* since BNX2X_FIRST_VF_CID > 0 the PF L2 cids precedes
7813 * those of the VFs, so start line should be reset
7814 */
7815 cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007816 for (i = 0; i < L2_ILT_LINES(bp); i++) {
Merav Sicrona0529972012-06-19 07:48:25 +00007817 ilt->lines[cdu_ilt_start + i].page = bp->context[i].vcxt;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007818 ilt->lines[cdu_ilt_start + i].page_mapping =
Merav Sicrona0529972012-06-19 07:48:25 +00007819 bp->context[i].cxt_mapping;
7820 ilt->lines[cdu_ilt_start + i].size = bp->context[i].size;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007821 }
Ariel Elior290ca2b2013-01-01 05:22:31 +00007822
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007823 bnx2x_ilt_init_op(bp, INITOP_SET);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007824
Merav Sicron55c11942012-11-07 00:45:48 +00007825 if (!CONFIGURE_NIC_MODE(bp)) {
7826 bnx2x_init_searcher(bp);
7827 REG_WR(bp, PRS_REG_NIC_MODE, 0);
7828 DP(NETIF_MSG_IFUP, "NIC MODE disabled\n");
7829 } else {
7830 /* Set NIC mode */
7831 REG_WR(bp, PRS_REG_NIC_MODE, 1);
Yuval Mintz6bf07b82013-06-02 00:06:20 +00007832 DP(NETIF_MSG_IFUP, "NIC MODE configured\n");
Merav Sicron55c11942012-11-07 00:45:48 +00007833 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007834
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007835 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007836 u32 pf_conf = IGU_PF_CONF_FUNC_EN;
7837
7838 /* Turn on a single ISR mode in IGU if driver is going to use
7839 * INT#x or MSI
7840 */
7841 if (!(bp->flags & USING_MSIX_FLAG))
7842 pf_conf |= IGU_PF_CONF_SINGLE_ISR_EN;
7843 /*
7844 * Timers workaround bug: function init part.
7845 * Need to wait 20msec after initializing ILT,
7846 * needed to make sure there are no requests in
7847 * one of the PXP internal queues with "old" ILT addresses
7848 */
7849 msleep(20);
7850 /*
7851 * Master enable - Due to WB DMAE writes performed before this
7852 * register is re-initialized as part of the regular function
7853 * init
7854 */
7855 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
7856 /* Enable the function in IGU */
7857 REG_WR(bp, IGU_REG_PF_CONFIGURATION, pf_conf);
7858 }
7859
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007860 bp->dmae_ready = 1;
7861
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007862 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007863
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007864 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007865 REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR, func);
7866
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007867 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
7868 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
7869 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
7870 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
7871 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
7872 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
7873 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
7874 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
7875 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
7876 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
7877 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
7878 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
7879 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007880
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007881 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007882 REG_WR(bp, QM_REG_PF_EN, 1);
7883
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007884 if (!CHIP_IS_E1x(bp)) {
7885 REG_WR(bp, TSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7886 REG_WR(bp, USEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7887 REG_WR(bp, CSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7888 REG_WR(bp, XSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7889 }
7890 bnx2x_init_block(bp, BLOCK_QM, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007891
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007892 bnx2x_init_block(bp, BLOCK_TM, init_phase);
7893 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
Ariel Eliorc19d65c2013-09-09 14:51:27 +03007894 REG_WR(bp, DORQ_REG_MODE_ACT, 1); /* no dpm */
Ariel Eliorb56e9672013-01-01 05:22:32 +00007895
7896 bnx2x_iov_init_dq(bp);
7897
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007898 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
7899 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
7900 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
7901 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
7902 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
7903 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
7904 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
7905 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
7906 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
7907 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007908 REG_WR(bp, PBF_REG_DISABLE_PF, 0);
7909
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007910 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007911
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007912 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007913
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007914 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007915 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 1);
7916
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007917 if (IS_MF(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007918 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007919 REG_WR(bp, NIG_REG_LLH0_FUNC_VLAN_ID + port*8, bp->mf_ov);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007920 }
7921
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007922 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007923
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007924 /* HC init per function */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007925 if (bp->common.int_block == INT_BLOCK_HC) {
7926 if (CHIP_IS_E1H(bp)) {
7927 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
7928
7929 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7930 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7931 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007932 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007933
7934 } else {
7935 int num_segs, sb_idx, prod_offset;
7936
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007937 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
7938
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007939 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007940 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
7941 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
7942 }
7943
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007944 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007945
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007946 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007947 int dsb_idx = 0;
7948 /**
7949 * Producer memory:
7950 * E2 mode: address 0-135 match to the mapping memory;
7951 * 136 - PF0 default prod; 137 - PF1 default prod;
7952 * 138 - PF2 default prod; 139 - PF3 default prod;
7953 * 140 - PF0 attn prod; 141 - PF1 attn prod;
7954 * 142 - PF2 attn prod; 143 - PF3 attn prod;
7955 * 144-147 reserved.
7956 *
7957 * E1.5 mode - In backward compatible mode;
7958 * for non default SB; each even line in the memory
7959 * holds the U producer and each odd line hold
7960 * the C producer. The first 128 producers are for
7961 * NDSB (PF0 - 0-31; PF1 - 32-63 and so on). The last 20
7962 * producers are for the DSB for each PF.
7963 * Each PF has five segments: (the order inside each
7964 * segment is PF0; PF1; PF2; PF3) - 128-131 U prods;
7965 * 132-135 C prods; 136-139 X prods; 140-143 T prods;
7966 * 144-147 attn prods;
7967 */
7968 /* non-default-status-blocks */
7969 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
7970 IGU_BC_NDSB_NUM_SEGS : IGU_NORM_NDSB_NUM_SEGS;
7971 for (sb_idx = 0; sb_idx < bp->igu_sb_cnt; sb_idx++) {
7972 prod_offset = (bp->igu_base_sb + sb_idx) *
7973 num_segs;
7974
7975 for (i = 0; i < num_segs; i++) {
7976 addr = IGU_REG_PROD_CONS_MEMORY +
7977 (prod_offset + i) * 4;
7978 REG_WR(bp, addr, 0);
7979 }
7980 /* send consumer update with value 0 */
7981 bnx2x_ack_sb(bp, bp->igu_base_sb + sb_idx,
7982 USTORM_ID, 0, IGU_INT_NOP, 1);
7983 bnx2x_igu_clear_sb(bp,
7984 bp->igu_base_sb + sb_idx);
7985 }
7986
7987 /* default-status-blocks */
7988 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
7989 IGU_BC_DSB_NUM_SEGS : IGU_NORM_DSB_NUM_SEGS;
7990
7991 if (CHIP_MODE_IS_4_PORT(bp))
7992 dsb_idx = BP_FUNC(bp);
7993 else
David S. Miller8decf862011-09-22 03:23:13 -04007994 dsb_idx = BP_VN(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007995
7996 prod_offset = (CHIP_INT_MODE_IS_BC(bp) ?
7997 IGU_BC_BASE_DSB_PROD + dsb_idx :
7998 IGU_NORM_BASE_DSB_PROD + dsb_idx);
7999
David S. Miller8decf862011-09-22 03:23:13 -04008000 /*
8001 * igu prods come in chunks of E1HVN_MAX (4) -
8002 * does not matters what is the current chip mode
8003 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008004 for (i = 0; i < (num_segs * E1HVN_MAX);
8005 i += E1HVN_MAX) {
8006 addr = IGU_REG_PROD_CONS_MEMORY +
8007 (prod_offset + i)*4;
8008 REG_WR(bp, addr, 0);
8009 }
8010 /* send consumer update with 0 */
8011 if (CHIP_INT_MODE_IS_BC(bp)) {
8012 bnx2x_ack_sb(bp, bp->igu_dsb_id,
8013 USTORM_ID, 0, IGU_INT_NOP, 1);
8014 bnx2x_ack_sb(bp, bp->igu_dsb_id,
8015 CSTORM_ID, 0, IGU_INT_NOP, 1);
8016 bnx2x_ack_sb(bp, bp->igu_dsb_id,
8017 XSTORM_ID, 0, IGU_INT_NOP, 1);
8018 bnx2x_ack_sb(bp, bp->igu_dsb_id,
8019 TSTORM_ID, 0, IGU_INT_NOP, 1);
8020 bnx2x_ack_sb(bp, bp->igu_dsb_id,
8021 ATTENTION_ID, 0, IGU_INT_NOP, 1);
8022 } else {
8023 bnx2x_ack_sb(bp, bp->igu_dsb_id,
8024 USTORM_ID, 0, IGU_INT_NOP, 1);
8025 bnx2x_ack_sb(bp, bp->igu_dsb_id,
8026 ATTENTION_ID, 0, IGU_INT_NOP, 1);
8027 }
8028 bnx2x_igu_clear_sb(bp, bp->igu_dsb_id);
8029
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008030 /* !!! These should become driver const once
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008031 rf-tool supports split-68 const */
8032 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_LSB, 0);
8033 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_MSB, 0);
8034 REG_WR(bp, IGU_REG_SB_MASK_LSB, 0);
8035 REG_WR(bp, IGU_REG_SB_MASK_MSB, 0);
8036 REG_WR(bp, IGU_REG_PBA_STATUS_LSB, 0);
8037 REG_WR(bp, IGU_REG_PBA_STATUS_MSB, 0);
8038 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008039 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008040
Eliezer Tamirc14423f2008-02-28 11:49:42 -08008041 /* Reset PCIE errors for debug */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008042 REG_WR(bp, 0x2114, 0xffffffff);
8043 REG_WR(bp, 0x2120, 0xffffffff);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008044
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00008045 if (CHIP_IS_E1x(bp)) {
8046 main_mem_size = HC_REG_MAIN_MEMORY_SIZE / 2; /*dwords*/
8047 main_mem_base = HC_REG_MAIN_MEMORY +
8048 BP_PORT(bp) * (main_mem_size * 4);
8049 main_mem_prty_clr = HC_REG_HC_PRTY_STS_CLR;
8050 main_mem_width = 8;
8051
8052 val = REG_RD(bp, main_mem_prty_clr);
8053 if (val)
Merav Sicron51c1a582012-03-18 10:33:38 +00008054 DP(NETIF_MSG_HW,
8055 "Hmmm... Parity errors in HC block during function init (0x%x)!\n",
8056 val);
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00008057
8058 /* Clear "false" parity errors in MSI-X table */
8059 for (i = main_mem_base;
8060 i < main_mem_base + main_mem_size * 4;
8061 i += main_mem_width) {
8062 bnx2x_read_dmae(bp, i, main_mem_width / 4);
8063 bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data),
8064 i, main_mem_width / 4);
8065 }
8066 /* Clear HC parity attention */
8067 REG_RD(bp, main_mem_prty_clr);
8068 }
8069
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008070#ifdef BNX2X_STOP_ON_ERROR
8071 /* Enable STORMs SP logging */
8072 REG_WR8(bp, BAR_USTRORM_INTMEM +
8073 USTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
8074 REG_WR8(bp, BAR_TSTRORM_INTMEM +
8075 TSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
8076 REG_WR8(bp, BAR_CSTRORM_INTMEM +
8077 CSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
8078 REG_WR8(bp, BAR_XSTRORM_INTMEM +
8079 XSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
8080#endif
8081
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008082 bnx2x_phy_probe(&bp->link_params);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008083
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008084 return 0;
8085}
8086
Merav Sicron55c11942012-11-07 00:45:48 +00008087void bnx2x_free_mem_cnic(struct bnx2x *bp)
8088{
8089 bnx2x_ilt_mem_op_cnic(bp, ILT_MEMOP_FREE);
8090
8091 if (!CHIP_IS_E1x(bp))
8092 BNX2X_PCI_FREE(bp->cnic_sb.e2_sb, bp->cnic_sb_mapping,
8093 sizeof(struct host_hc_status_block_e2));
8094 else
8095 BNX2X_PCI_FREE(bp->cnic_sb.e1x_sb, bp->cnic_sb_mapping,
8096 sizeof(struct host_hc_status_block_e1x));
8097
8098 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ);
8099}
8100
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00008101void bnx2x_free_mem(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008102{
Merav Sicrona0529972012-06-19 07:48:25 +00008103 int i;
8104
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008105 BNX2X_PCI_FREE(bp->fw_stats, bp->fw_stats_mapping,
8106 bp->fw_stats_data_sz + bp->fw_stats_req_sz);
8107
Ariel Eliorb4cddbd2013-08-28 01:13:03 +03008108 if (IS_VF(bp))
8109 return;
8110
8111 BNX2X_PCI_FREE(bp->def_status_blk, bp->def_status_blk_mapping,
8112 sizeof(struct host_sp_status_block));
8113
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008114 BNX2X_PCI_FREE(bp->slowpath, bp->slowpath_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008115 sizeof(struct bnx2x_slowpath));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008116
Merav Sicrona0529972012-06-19 07:48:25 +00008117 for (i = 0; i < L2_ILT_LINES(bp); i++)
8118 BNX2X_PCI_FREE(bp->context[i].vcxt, bp->context[i].cxt_mapping,
8119 bp->context[i].size);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008120 bnx2x_ilt_mem_op(bp, ILT_MEMOP_FREE);
8121
8122 BNX2X_FREE(bp->ilt->lines);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008123
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07008124 BNX2X_PCI_FREE(bp->spq, bp->spq_mapping, BCM_PAGE_SIZE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008125
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008126 BNX2X_PCI_FREE(bp->eq_ring, bp->eq_mapping,
8127 BCM_PAGE_SIZE * NUM_EQ_PAGES);
Yuval Mintz580d9d02013-01-23 03:21:51 +00008128
Yuval Mintz05952242013-05-01 04:27:58 +00008129 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ);
8130
Yuval Mintz580d9d02013-01-23 03:21:51 +00008131 bnx2x_iov_free_mem(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008132}
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008133
Merav Sicron55c11942012-11-07 00:45:48 +00008134int bnx2x_alloc_mem_cnic(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008135{
Joe Perchescd2b0382014-02-20 13:25:51 -08008136 if (!CHIP_IS_E1x(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008137 /* size = the status block + ramrod buffers */
Joe Perchescd2b0382014-02-20 13:25:51 -08008138 bp->cnic_sb.e2_sb = BNX2X_PCI_ALLOC(&bp->cnic_sb_mapping,
8139 sizeof(struct host_hc_status_block_e2));
8140 if (!bp->cnic_sb.e2_sb)
8141 goto alloc_mem_err;
8142 } else {
8143 bp->cnic_sb.e1x_sb = BNX2X_PCI_ALLOC(&bp->cnic_sb_mapping,
8144 sizeof(struct host_hc_status_block_e1x));
8145 if (!bp->cnic_sb.e1x_sb)
8146 goto alloc_mem_err;
8147 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008148
Joe Perchescd2b0382014-02-20 13:25:51 -08008149 if (CONFIGURE_NIC_MODE(bp) && !bp->t2) {
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008150 /* allocate searcher T2 table, as it wasn't allocated before */
Joe Perchescd2b0382014-02-20 13:25:51 -08008151 bp->t2 = BNX2X_PCI_ALLOC(&bp->t2_mapping, SRC_T2_SZ);
8152 if (!bp->t2)
8153 goto alloc_mem_err;
8154 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008155
Merav Sicron55c11942012-11-07 00:45:48 +00008156 /* write address to which L5 should insert its values */
8157 bp->cnic_eth_dev.addr_drv_info_to_mcp =
8158 &bp->slowpath->drv_info_to_mcp;
8159
8160 if (bnx2x_ilt_mem_op_cnic(bp, ILT_MEMOP_ALLOC))
8161 goto alloc_mem_err;
8162
8163 return 0;
8164
8165alloc_mem_err:
8166 bnx2x_free_mem_cnic(bp);
8167 BNX2X_ERR("Can't allocate memory\n");
8168 return -ENOMEM;
8169}
8170
8171int bnx2x_alloc_mem(struct bnx2x *bp)
8172{
8173 int i, allocated, context_size;
8174
Joe Perchescd2b0382014-02-20 13:25:51 -08008175 if (!CONFIGURE_NIC_MODE(bp) && !bp->t2) {
Merav Sicron55c11942012-11-07 00:45:48 +00008176 /* allocate searcher T2 table */
Joe Perchescd2b0382014-02-20 13:25:51 -08008177 bp->t2 = BNX2X_PCI_ALLOC(&bp->t2_mapping, SRC_T2_SZ);
8178 if (!bp->t2)
8179 goto alloc_mem_err;
8180 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008181
Joe Perchescd2b0382014-02-20 13:25:51 -08008182 bp->def_status_blk = BNX2X_PCI_ALLOC(&bp->def_status_blk_mapping,
8183 sizeof(struct host_sp_status_block));
8184 if (!bp->def_status_blk)
8185 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008186
Joe Perchescd2b0382014-02-20 13:25:51 -08008187 bp->slowpath = BNX2X_PCI_ALLOC(&bp->slowpath_mapping,
8188 sizeof(struct bnx2x_slowpath));
8189 if (!bp->slowpath)
8190 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008191
Merav Sicrona0529972012-06-19 07:48:25 +00008192 /* Allocate memory for CDU context:
8193 * This memory is allocated separately and not in the generic ILT
8194 * functions because CDU differs in few aspects:
8195 * 1. There are multiple entities allocating memory for context -
8196 * 'regular' driver, CNIC and SRIOV driver. Each separately controls
8197 * its own ILT lines.
8198 * 2. Since CDU page-size is not a single 4KB page (which is the case
8199 * for the other ILT clients), to be efficient we want to support
8200 * allocation of sub-page-size in the last entry.
8201 * 3. Context pointers are used by the driver to pass to FW / update
8202 * the context (for the other ILT clients the pointers are used just to
8203 * free the memory during unload).
8204 */
8205 context_size = sizeof(union cdu_context) * BNX2X_L2_CID_COUNT(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008206
Merav Sicrona0529972012-06-19 07:48:25 +00008207 for (i = 0, allocated = 0; allocated < context_size; i++) {
8208 bp->context[i].size = min(CDU_ILT_PAGE_SZ,
8209 (context_size - allocated));
Joe Perchescd2b0382014-02-20 13:25:51 -08008210 bp->context[i].vcxt = BNX2X_PCI_ALLOC(&bp->context[i].cxt_mapping,
8211 bp->context[i].size);
8212 if (!bp->context[i].vcxt)
8213 goto alloc_mem_err;
Merav Sicrona0529972012-06-19 07:48:25 +00008214 allocated += bp->context[i].size;
8215 }
Joe Perchescd2b0382014-02-20 13:25:51 -08008216 bp->ilt->lines = kcalloc(ILT_MAX_LINES, sizeof(struct ilt_line),
8217 GFP_KERNEL);
8218 if (!bp->ilt->lines)
8219 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008220
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008221 if (bnx2x_ilt_mem_op(bp, ILT_MEMOP_ALLOC))
8222 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008223
Ariel Elior67c431a2013-01-01 05:22:36 +00008224 if (bnx2x_iov_alloc_mem(bp))
8225 goto alloc_mem_err;
8226
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008227 /* Slow path ring */
Joe Perchescd2b0382014-02-20 13:25:51 -08008228 bp->spq = BNX2X_PCI_ALLOC(&bp->spq_mapping, BCM_PAGE_SIZE);
8229 if (!bp->spq)
8230 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008231
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008232 /* EQ */
Joe Perchescd2b0382014-02-20 13:25:51 -08008233 bp->eq_ring = BNX2X_PCI_ALLOC(&bp->eq_mapping,
8234 BCM_PAGE_SIZE * NUM_EQ_PAGES);
8235 if (!bp->eq_ring)
8236 goto alloc_mem_err;
Tom Herbertab532cf2011-02-16 10:27:02 +00008237
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008238 return 0;
8239
8240alloc_mem_err:
8241 bnx2x_free_mem(bp);
Merav Sicron51c1a582012-03-18 10:33:38 +00008242 BNX2X_ERR("Can't allocate memory\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008243 return -ENOMEM;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008244}
8245
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008246/*
8247 * Init service functions
8248 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008249
8250int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac,
8251 struct bnx2x_vlan_mac_obj *obj, bool set,
8252 int mac_type, unsigned long *ramrod_flags)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008253{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008254 int rc;
8255 struct bnx2x_vlan_mac_ramrod_params ramrod_param;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008256
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008257 memset(&ramrod_param, 0, sizeof(ramrod_param));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008258
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008259 /* Fill general parameters */
8260 ramrod_param.vlan_mac_obj = obj;
8261 ramrod_param.ramrod_flags = *ramrod_flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008262
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008263 /* Fill a user request section if needed */
8264 if (!test_bit(RAMROD_CONT, ramrod_flags)) {
8265 memcpy(ramrod_param.user_req.u.mac.mac, mac, ETH_ALEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008266
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008267 __set_bit(mac_type, &ramrod_param.user_req.vlan_mac_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008268
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008269 /* Set the command: ADD or DEL */
8270 if (set)
8271 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_ADD;
8272 else
8273 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_DEL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008274 }
8275
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008276 rc = bnx2x_config_vlan_mac(bp, &ramrod_param);
Yuval Mintz7b5342d2012-09-11 04:34:14 +00008277
8278 if (rc == -EEXIST) {
8279 DP(BNX2X_MSG_SP, "Failed to schedule ADD operations: %d\n", rc);
8280 /* do not treat adding same MAC as error */
8281 rc = 0;
8282 } else if (rc < 0)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008283 BNX2X_ERR("%s MAC failed\n", (set ? "Set" : "Del"));
Yuval Mintz7b5342d2012-09-11 04:34:14 +00008284
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008285 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008286}
8287
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008288int bnx2x_del_all_macs(struct bnx2x *bp,
8289 struct bnx2x_vlan_mac_obj *mac_obj,
8290 int mac_type, bool wait_for_comp)
Michael Chane665bfd2009-10-10 13:46:54 +00008291{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008292 int rc;
8293 unsigned long ramrod_flags = 0, vlan_mac_flags = 0;
8294
8295 /* Wait for completion of requested */
8296 if (wait_for_comp)
8297 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
8298
8299 /* Set the mac type of addresses we want to clear */
8300 __set_bit(mac_type, &vlan_mac_flags);
8301
8302 rc = mac_obj->delete_all(bp, mac_obj, &vlan_mac_flags, &ramrod_flags);
8303 if (rc < 0)
8304 BNX2X_ERR("Failed to delete MACs: %d\n", rc);
8305
8306 return rc;
Michael Chane665bfd2009-10-10 13:46:54 +00008307}
8308
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008309int bnx2x_set_eth_mac(struct bnx2x *bp, bool set)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008310{
Barak Witkowskia3348722012-04-23 03:04:46 +00008311 if (is_zero_ether_addr(bp->dev->dev_addr) &&
8312 (IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp))) {
Merav Sicron51c1a582012-03-18 10:33:38 +00008313 DP(NETIF_MSG_IFUP | NETIF_MSG_IFDOWN,
8314 "Ignoring Zero MAC for STORAGE SD mode\n");
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00008315 return 0;
8316 }
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00008317
Dmitry Kravkovf8f4f612013-04-24 01:45:00 +00008318 if (IS_PF(bp)) {
8319 unsigned long ramrod_flags = 0;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008320
Dmitry Kravkovf8f4f612013-04-24 01:45:00 +00008321 DP(NETIF_MSG_IFUP, "Adding Eth MAC\n");
8322 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
8323 return bnx2x_set_mac_one(bp, bp->dev->dev_addr,
8324 &bp->sp_objs->mac_obj, set,
8325 BNX2X_ETH_MAC, &ramrod_flags);
8326 } else { /* vf */
8327 return bnx2x_vfpf_config_mac(bp, bp->dev->dev_addr,
8328 bp->fp->index, true);
8329 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008330}
8331
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008332int bnx2x_setup_leading(struct bnx2x *bp)
Michael Chane665bfd2009-10-10 13:46:54 +00008333{
Ariel Elior60cad4e2013-09-04 14:09:22 +03008334 if (IS_PF(bp))
8335 return bnx2x_setup_queue(bp, &bp->fp[0], true);
8336 else /* VF */
8337 return bnx2x_vfpf_setup_q(bp, &bp->fp[0], true);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008338}
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08008339
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008340/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00008341 * bnx2x_set_int_mode - configure interrupt mode
8342 *
8343 * @bp: driver handle
8344 *
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008345 * In case of MSI-X it will also try to enable MSI-X.
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008346 */
Ariel Elior1ab44342013-01-01 05:22:23 +00008347int bnx2x_set_int_mode(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008348{
Ariel Elior1ab44342013-01-01 05:22:23 +00008349 int rc = 0;
8350
Ariel Elior60cad4e2013-09-04 14:09:22 +03008351 if (IS_VF(bp) && int_mode != BNX2X_INT_MODE_MSIX) {
8352 BNX2X_ERR("VF not loaded since interrupt mode not msix\n");
Ariel Elior1ab44342013-01-01 05:22:23 +00008353 return -EINVAL;
Ariel Elior60cad4e2013-09-04 14:09:22 +03008354 }
Ariel Elior1ab44342013-01-01 05:22:23 +00008355
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +00008356 switch (int_mode) {
Ariel Elior1ab44342013-01-01 05:22:23 +00008357 case BNX2X_INT_MODE_MSIX:
8358 /* attempt to enable msix */
8359 rc = bnx2x_enable_msix(bp);
8360
8361 /* msix attained */
8362 if (!rc)
8363 return 0;
8364
8365 /* vfs use only msix */
8366 if (rc && IS_VF(bp))
8367 return rc;
8368
8369 /* failed to enable multiple MSI-X */
8370 BNX2X_DEV_INFO("Failed to enable multiple MSI-X (%d), set number of queues to %d\n",
8371 bp->num_queues,
8372 1 + bp->num_cnic_queues);
8373
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008374 /* falling through... */
Ariel Elior1ab44342013-01-01 05:22:23 +00008375 case BNX2X_INT_MODE_MSI:
8376 bnx2x_enable_msi(bp);
8377
8378 /* falling through... */
8379 case BNX2X_INT_MODE_INTX:
Merav Sicron55c11942012-11-07 00:45:48 +00008380 bp->num_ethernet_queues = 1;
8381 bp->num_queues = bp->num_ethernet_queues + bp->num_cnic_queues;
Merav Sicron51c1a582012-03-18 10:33:38 +00008382 BNX2X_DEV_INFO("set number of queues to 1\n");
Eilon Greensteinca003922009-08-12 22:53:28 -07008383 break;
Eilon Greensteinca003922009-08-12 22:53:28 -07008384 default:
Ariel Elior1ab44342013-01-01 05:22:23 +00008385 BNX2X_DEV_INFO("unknown value in int_mode module parameter\n");
8386 return -EINVAL;
Eilon Greensteinca003922009-08-12 22:53:28 -07008387 }
Ariel Elior1ab44342013-01-01 05:22:23 +00008388 return 0;
Eilon Greensteinca003922009-08-12 22:53:28 -07008389}
8390
Ariel Elior1ab44342013-01-01 05:22:23 +00008391/* must be called prior to any HW initializations */
Dmitry Kravkovc2bff632010-10-06 03:33:18 +00008392static inline u16 bnx2x_cid_ilt_lines(struct bnx2x *bp)
8393{
Ariel Elior290ca2b2013-01-01 05:22:31 +00008394 if (IS_SRIOV(bp))
8395 return (BNX2X_FIRST_VF_CID + BNX2X_VF_CIDS)/ILT_PAGE_CIDS;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +00008396 return L2_ILT_LINES(bp);
8397}
8398
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008399void bnx2x_ilt_set_info(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008400{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008401 struct ilt_client_info *ilt_client;
8402 struct bnx2x_ilt *ilt = BP_ILT(bp);
8403 u16 line = 0;
8404
8405 ilt->start_line = FUNC_ILT_BASE(BP_FUNC(bp));
8406 DP(BNX2X_MSG_SP, "ilt starts at line %d\n", ilt->start_line);
8407
8408 /* CDU */
8409 ilt_client = &ilt->clients[ILT_CLIENT_CDU];
8410 ilt_client->client_num = ILT_CLIENT_CDU;
8411 ilt_client->page_size = CDU_ILT_PAGE_SZ;
8412 ilt_client->flags = ILT_CLIENT_SKIP_MEM;
8413 ilt_client->start = line;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008414 line += bnx2x_cid_ilt_lines(bp);
Merav Sicron55c11942012-11-07 00:45:48 +00008415
8416 if (CNIC_SUPPORT(bp))
8417 line += CNIC_ILT_LINES;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008418 ilt_client->end = line - 1;
8419
Merav Sicron51c1a582012-03-18 10:33:38 +00008420 DP(NETIF_MSG_IFUP, "ilt client[CDU]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008421 ilt_client->start,
8422 ilt_client->end,
8423 ilt_client->page_size,
8424 ilt_client->flags,
8425 ilog2(ilt_client->page_size >> 12));
8426
8427 /* QM */
8428 if (QM_INIT(bp->qm_cid_count)) {
8429 ilt_client = &ilt->clients[ILT_CLIENT_QM];
8430 ilt_client->client_num = ILT_CLIENT_QM;
8431 ilt_client->page_size = QM_ILT_PAGE_SZ;
8432 ilt_client->flags = 0;
8433 ilt_client->start = line;
8434
8435 /* 4 bytes for each cid */
8436 line += DIV_ROUND_UP(bp->qm_cid_count * QM_QUEUES_PER_FUNC * 4,
8437 QM_ILT_PAGE_SZ);
8438
8439 ilt_client->end = line - 1;
8440
Merav Sicron51c1a582012-03-18 10:33:38 +00008441 DP(NETIF_MSG_IFUP,
8442 "ilt client[QM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008443 ilt_client->start,
8444 ilt_client->end,
8445 ilt_client->page_size,
8446 ilt_client->flags,
8447 ilog2(ilt_client->page_size >> 12));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008448 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008449
Merav Sicron55c11942012-11-07 00:45:48 +00008450 if (CNIC_SUPPORT(bp)) {
8451 /* SRC */
8452 ilt_client = &ilt->clients[ILT_CLIENT_SRC];
8453 ilt_client->client_num = ILT_CLIENT_SRC;
8454 ilt_client->page_size = SRC_ILT_PAGE_SZ;
8455 ilt_client->flags = 0;
8456 ilt_client->start = line;
8457 line += SRC_ILT_LINES;
8458 ilt_client->end = line - 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008459
Merav Sicron55c11942012-11-07 00:45:48 +00008460 DP(NETIF_MSG_IFUP,
8461 "ilt client[SRC]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
8462 ilt_client->start,
8463 ilt_client->end,
8464 ilt_client->page_size,
8465 ilt_client->flags,
8466 ilog2(ilt_client->page_size >> 12));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008467
Merav Sicron55c11942012-11-07 00:45:48 +00008468 /* TM */
8469 ilt_client = &ilt->clients[ILT_CLIENT_TM];
8470 ilt_client->client_num = ILT_CLIENT_TM;
8471 ilt_client->page_size = TM_ILT_PAGE_SZ;
8472 ilt_client->flags = 0;
8473 ilt_client->start = line;
8474 line += TM_ILT_LINES;
8475 ilt_client->end = line - 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008476
Merav Sicron55c11942012-11-07 00:45:48 +00008477 DP(NETIF_MSG_IFUP,
8478 "ilt client[TM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
8479 ilt_client->start,
8480 ilt_client->end,
8481 ilt_client->page_size,
8482 ilt_client->flags,
8483 ilog2(ilt_client->page_size >> 12));
8484 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008485
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008486 BUG_ON(line > ILT_MAX_LINES);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008487}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008488
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008489/**
8490 * bnx2x_pf_q_prep_init - prepare INIT transition parameters
8491 *
8492 * @bp: driver handle
8493 * @fp: pointer to fastpath
8494 * @init_params: pointer to parameters structure
8495 *
8496 * parameters configured:
8497 * - HC configuration
8498 * - Queue's CDU context
8499 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00008500static void bnx2x_pf_q_prep_init(struct bnx2x *bp,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008501 struct bnx2x_fastpath *fp, struct bnx2x_queue_init_params *init_params)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008502{
Ariel Elior6383c0b2011-07-14 08:31:57 +00008503 u8 cos;
Merav Sicrona0529972012-06-19 07:48:25 +00008504 int cxt_index, cxt_offset;
8505
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008506 /* FCoE Queue uses Default SB, thus has no HC capabilities */
8507 if (!IS_FCOE_FP(fp)) {
8508 __set_bit(BNX2X_Q_FLG_HC, &init_params->rx.flags);
8509 __set_bit(BNX2X_Q_FLG_HC, &init_params->tx.flags);
8510
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008511 /* If HC is supported, enable host coalescing in the transition
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008512 * to INIT state.
8513 */
8514 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->rx.flags);
8515 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->tx.flags);
8516
8517 /* HC rate */
8518 init_params->rx.hc_rate = bp->rx_ticks ?
8519 (1000000 / bp->rx_ticks) : 0;
8520 init_params->tx.hc_rate = bp->tx_ticks ?
8521 (1000000 / bp->tx_ticks) : 0;
8522
8523 /* FW SB ID */
8524 init_params->rx.fw_sb_id = init_params->tx.fw_sb_id =
8525 fp->fw_sb_id;
8526
8527 /*
8528 * CQ index among the SB indices: FCoE clients uses the default
8529 * SB, therefore it's different.
8530 */
Ariel Elior6383c0b2011-07-14 08:31:57 +00008531 init_params->rx.sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
8532 init_params->tx.sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008533 }
8534
Ariel Elior6383c0b2011-07-14 08:31:57 +00008535 /* set maximum number of COSs supported by this queue */
8536 init_params->max_cos = fp->max_cos;
8537
Merav Sicron51c1a582012-03-18 10:33:38 +00008538 DP(NETIF_MSG_IFUP, "fp: %d setting queue params max cos to: %d\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008539 fp->index, init_params->max_cos);
8540
8541 /* set the context pointers queue object */
Merav Sicrona0529972012-06-19 07:48:25 +00008542 for (cos = FIRST_TX_COS_INDEX; cos < init_params->max_cos; cos++) {
Merav Sicron65565882012-06-19 07:48:26 +00008543 cxt_index = fp->txdata_ptr[cos]->cid / ILT_PAGE_CIDS;
8544 cxt_offset = fp->txdata_ptr[cos]->cid - (cxt_index *
Merav Sicrona0529972012-06-19 07:48:25 +00008545 ILT_PAGE_CIDS);
Ariel Elior6383c0b2011-07-14 08:31:57 +00008546 init_params->cxts[cos] =
Merav Sicrona0529972012-06-19 07:48:25 +00008547 &bp->context[cxt_index].vcxt[cxt_offset].eth;
8548 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008549}
8550
Merav Sicron910cc722012-11-11 03:56:08 +00008551static int bnx2x_setup_tx_only(struct bnx2x *bp, struct bnx2x_fastpath *fp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00008552 struct bnx2x_queue_state_params *q_params,
8553 struct bnx2x_queue_setup_tx_only_params *tx_only_params,
8554 int tx_index, bool leading)
8555{
8556 memset(tx_only_params, 0, sizeof(*tx_only_params));
8557
8558 /* Set the command */
8559 q_params->cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
8560
8561 /* Set tx-only QUEUE flags: don't zero statistics */
8562 tx_only_params->flags = bnx2x_get_common_flags(bp, fp, false);
8563
8564 /* choose the index of the cid to send the slow path on */
8565 tx_only_params->cid_index = tx_index;
8566
8567 /* Set general TX_ONLY_SETUP parameters */
8568 bnx2x_pf_q_prep_general(bp, fp, &tx_only_params->gen_params, tx_index);
8569
8570 /* Set Tx TX_ONLY_SETUP parameters */
8571 bnx2x_pf_tx_q_prep(bp, fp, &tx_only_params->txq_params, tx_index);
8572
Merav Sicron51c1a582012-03-18 10:33:38 +00008573 DP(NETIF_MSG_IFUP,
8574 "preparing to send tx-only ramrod for connection: cos %d, primary cid %d, cid %d, client id %d, sp-client id %d, flags %lx\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008575 tx_index, q_params->q_obj->cids[FIRST_TX_COS_INDEX],
8576 q_params->q_obj->cids[tx_index], q_params->q_obj->cl_id,
8577 tx_only_params->gen_params.spcl_id, tx_only_params->flags);
8578
8579 /* send the ramrod */
8580 return bnx2x_queue_state_change(bp, q_params);
8581}
8582
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008583/**
8584 * bnx2x_setup_queue - setup queue
8585 *
8586 * @bp: driver handle
8587 * @fp: pointer to fastpath
8588 * @leading: is leading
8589 *
8590 * This function performs 2 steps in a Queue state machine
8591 * actually: 1) RESET->INIT 2) INIT->SETUP
8592 */
8593
8594int bnx2x_setup_queue(struct bnx2x *bp, struct bnx2x_fastpath *fp,
8595 bool leading)
8596{
Yuval Mintz3b603062012-03-18 10:33:39 +00008597 struct bnx2x_queue_state_params q_params = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008598 struct bnx2x_queue_setup_params *setup_params =
8599 &q_params.params.setup;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008600 struct bnx2x_queue_setup_tx_only_params *tx_only_params =
8601 &q_params.params.tx_only;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008602 int rc;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008603 u8 tx_index;
8604
Merav Sicron51c1a582012-03-18 10:33:38 +00008605 DP(NETIF_MSG_IFUP, "setting up queue %d\n", fp->index);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008606
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008607 /* reset IGU state skip FCoE L2 queue */
8608 if (!IS_FCOE_FP(fp))
8609 bnx2x_ack_sb(bp, fp->igu_sb_id, USTORM_ID, 0,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008610 IGU_INT_ENABLE, 0);
8611
Barak Witkowski15192a82012-06-19 07:48:28 +00008612 q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008613 /* We want to wait for completion in this context */
8614 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008615
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008616 /* Prepare the INIT parameters */
8617 bnx2x_pf_q_prep_init(bp, fp, &q_params.params.init);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008618
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008619 /* Set the command */
8620 q_params.cmd = BNX2X_Q_CMD_INIT;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008621
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008622 /* Change the state to INIT */
8623 rc = bnx2x_queue_state_change(bp, &q_params);
8624 if (rc) {
Ariel Elior6383c0b2011-07-14 08:31:57 +00008625 BNX2X_ERR("Queue(%d) INIT failed\n", fp->index);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008626 return rc;
8627 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008628
Merav Sicron51c1a582012-03-18 10:33:38 +00008629 DP(NETIF_MSG_IFUP, "init complete\n");
Ariel Elior6383c0b2011-07-14 08:31:57 +00008630
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008631 /* Now move the Queue to the SETUP state... */
8632 memset(setup_params, 0, sizeof(*setup_params));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008633
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008634 /* Set QUEUE flags */
8635 setup_params->flags = bnx2x_get_q_flags(bp, fp, leading);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008636
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008637 /* Set general SETUP parameters */
Ariel Elior6383c0b2011-07-14 08:31:57 +00008638 bnx2x_pf_q_prep_general(bp, fp, &setup_params->gen_params,
8639 FIRST_TX_COS_INDEX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008640
Ariel Elior6383c0b2011-07-14 08:31:57 +00008641 bnx2x_pf_rx_q_prep(bp, fp, &setup_params->pause_params,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008642 &setup_params->rxq_params);
8643
Ariel Elior6383c0b2011-07-14 08:31:57 +00008644 bnx2x_pf_tx_q_prep(bp, fp, &setup_params->txq_params,
8645 FIRST_TX_COS_INDEX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008646
8647 /* Set the command */
8648 q_params.cmd = BNX2X_Q_CMD_SETUP;
8649
Merav Sicron55c11942012-11-07 00:45:48 +00008650 if (IS_FCOE_FP(fp))
8651 bp->fcoe_init = true;
8652
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008653 /* Change the state to SETUP */
8654 rc = bnx2x_queue_state_change(bp, &q_params);
Ariel Elior6383c0b2011-07-14 08:31:57 +00008655 if (rc) {
8656 BNX2X_ERR("Queue(%d) SETUP failed\n", fp->index);
8657 return rc;
8658 }
8659
8660 /* loop through the relevant tx-only indices */
8661 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
8662 tx_index < fp->max_cos;
8663 tx_index++) {
8664
8665 /* prepare and send tx-only ramrod*/
8666 rc = bnx2x_setup_tx_only(bp, fp, &q_params,
8667 tx_only_params, tx_index, leading);
8668 if (rc) {
8669 BNX2X_ERR("Queue(%d.%d) TX_ONLY_SETUP failed\n",
8670 fp->index, tx_index);
8671 return rc;
8672 }
8673 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008674
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008675 return rc;
8676}
8677
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008678static int bnx2x_stop_queue(struct bnx2x *bp, int index)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008679{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008680 struct bnx2x_fastpath *fp = &bp->fp[index];
Ariel Elior6383c0b2011-07-14 08:31:57 +00008681 struct bnx2x_fp_txdata *txdata;
Yuval Mintz3b603062012-03-18 10:33:39 +00008682 struct bnx2x_queue_state_params q_params = {NULL};
Ariel Elior6383c0b2011-07-14 08:31:57 +00008683 int rc, tx_index;
8684
Merav Sicron51c1a582012-03-18 10:33:38 +00008685 DP(NETIF_MSG_IFDOWN, "stopping queue %d cid %d\n", index, fp->cid);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008686
Barak Witkowski15192a82012-06-19 07:48:28 +00008687 q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008688 /* We want to wait for completion in this context */
8689 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008690
Ariel Elior6383c0b2011-07-14 08:31:57 +00008691 /* close tx-only connections */
8692 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
8693 tx_index < fp->max_cos;
8694 tx_index++){
8695
8696 /* ascertain this is a normal queue*/
Merav Sicron65565882012-06-19 07:48:26 +00008697 txdata = fp->txdata_ptr[tx_index];
Ariel Elior6383c0b2011-07-14 08:31:57 +00008698
Merav Sicron51c1a582012-03-18 10:33:38 +00008699 DP(NETIF_MSG_IFDOWN, "stopping tx-only queue %d\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008700 txdata->txq_index);
8701
8702 /* send halt terminate on tx-only connection */
8703 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
8704 memset(&q_params.params.terminate, 0,
8705 sizeof(q_params.params.terminate));
8706 q_params.params.terminate.cid_index = tx_index;
8707
8708 rc = bnx2x_queue_state_change(bp, &q_params);
8709 if (rc)
8710 return rc;
8711
8712 /* send halt terminate on tx-only connection */
8713 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
8714 memset(&q_params.params.cfc_del, 0,
8715 sizeof(q_params.params.cfc_del));
8716 q_params.params.cfc_del.cid_index = tx_index;
8717 rc = bnx2x_queue_state_change(bp, &q_params);
8718 if (rc)
8719 return rc;
8720 }
8721 /* Stop the primary connection: */
8722 /* ...halt the connection */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008723 q_params.cmd = BNX2X_Q_CMD_HALT;
8724 rc = bnx2x_queue_state_change(bp, &q_params);
8725 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008726 return rc;
8727
Ariel Elior6383c0b2011-07-14 08:31:57 +00008728 /* ...terminate the connection */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008729 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008730 memset(&q_params.params.terminate, 0,
8731 sizeof(q_params.params.terminate));
8732 q_params.params.terminate.cid_index = FIRST_TX_COS_INDEX;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008733 rc = bnx2x_queue_state_change(bp, &q_params);
8734 if (rc)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008735 return rc;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008736 /* ...delete cfc entry */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008737 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008738 memset(&q_params.params.cfc_del, 0,
8739 sizeof(q_params.params.cfc_del));
8740 q_params.params.cfc_del.cid_index = FIRST_TX_COS_INDEX;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008741 return bnx2x_queue_state_change(bp, &q_params);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008742}
8743
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008744static void bnx2x_reset_func(struct bnx2x *bp)
8745{
8746 int port = BP_PORT(bp);
8747 int func = BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008748 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008749
8750 /* Disable the function in the FW */
8751 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(func), 0);
8752 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(func), 0);
8753 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(func), 0);
8754 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(func), 0);
8755
8756 /* FP SBs */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008757 for_each_eth_queue(bp, i) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008758 struct bnx2x_fastpath *fp = &bp->fp[i];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008759 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Ariel Elior6383c0b2011-07-14 08:31:57 +00008760 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET(fp->fw_sb_id),
8761 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008762 }
8763
Merav Sicron55c11942012-11-07 00:45:48 +00008764 if (CNIC_LOADED(bp))
8765 /* CNIC SB */
8766 REG_WR8(bp, BAR_CSTRORM_INTMEM +
8767 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET
8768 (bnx2x_cnic_fw_sb_id(bp)), SB_DISABLED);
8769
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008770 /* SP SB */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008771 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Yuval Mintz2de67432013-01-23 03:21:43 +00008772 CSTORM_SP_STATUS_BLOCK_DATA_STATE_OFFSET(func),
8773 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008774
8775 for (i = 0; i < XSTORM_SPQ_DATA_SIZE / 4; i++)
8776 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_DATA_OFFSET(func),
8777 0);
Eliezer Tamir49d66772008-02-28 11:53:13 -08008778
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008779 /* Configure IGU */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008780 if (bp->common.int_block == INT_BLOCK_HC) {
8781 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
8782 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
8783 } else {
8784 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
8785 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
8786 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008787
Merav Sicron55c11942012-11-07 00:45:48 +00008788 if (CNIC_LOADED(bp)) {
8789 /* Disable Timer scan */
8790 REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + port*4, 0);
8791 /*
8792 * Wait for at least 10ms and up to 2 second for the timers
8793 * scan to complete
8794 */
8795 for (i = 0; i < 200; i++) {
Yuval Mintz639d65b2013-06-02 00:06:21 +00008796 usleep_range(10000, 20000);
Merav Sicron55c11942012-11-07 00:45:48 +00008797 if (!REG_RD(bp, TM_REG_LIN0_SCAN_ON + port*4))
8798 break;
8799 }
Michael Chan37b091b2009-10-10 13:46:55 +00008800 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008801 /* Clear ILT */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008802 bnx2x_clear_func_ilt(bp, func);
8803
8804 /* Timers workaround bug for E2: if this is vnic-3,
8805 * we need to set the entire ilt range for this timers.
8806 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008807 if (!CHIP_IS_E1x(bp) && BP_VN(bp) == 3) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008808 struct ilt_client_info ilt_cli;
8809 /* use dummy TM client */
8810 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
8811 ilt_cli.start = 0;
8812 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
8813 ilt_cli.client_num = ILT_CLIENT_TM;
8814
8815 bnx2x_ilt_boundry_init_op(bp, &ilt_cli, 0, INITOP_CLEAR);
8816 }
8817
8818 /* this assumes that reset_port() called before reset_func()*/
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008819 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008820 bnx2x_pf_disable(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008821
8822 bp->dmae_ready = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008823}
8824
8825static void bnx2x_reset_port(struct bnx2x *bp)
8826{
8827 int port = BP_PORT(bp);
8828 u32 val;
8829
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008830 /* Reset physical Link */
8831 bnx2x__link_reset(bp);
8832
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008833 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
8834
8835 /* Do not rcv packets to BRB */
8836 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK + port*4, 0x0);
8837 /* Do not direct rcv packets that are not for MCP to the BRB */
8838 REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_NOT_MCP :
8839 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
8840
8841 /* Configure AEU */
8842 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, 0);
8843
8844 msleep(100);
8845 /* Check for BRB port occupancy */
8846 val = REG_RD(bp, BRB1_REG_PORT_NUM_OCC_BLOCKS_0 + port*4);
8847 if (val)
8848 DP(NETIF_MSG_IFDOWN,
Eilon Greenstein33471622008-08-13 15:59:08 -07008849 "BRB1 is not empty %d blocks are occupied\n", val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008850
8851 /* TODO: Close Doorbell port? */
8852}
8853
Eric Dumazet1191cb82012-04-27 21:39:21 +00008854static int bnx2x_reset_hw(struct bnx2x *bp, u32 load_code)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008855{
Yuval Mintz3b603062012-03-18 10:33:39 +00008856 struct bnx2x_func_state_params func_params = {NULL};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008857
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008858 /* Prepare parameters for function state transitions */
8859 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008860
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008861 func_params.f_obj = &bp->func_obj;
8862 func_params.cmd = BNX2X_F_CMD_HW_RESET;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008863
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008864 func_params.params.hw_init.load_phase = load_code;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008865
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008866 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008867}
8868
Eric Dumazet1191cb82012-04-27 21:39:21 +00008869static int bnx2x_func_stop(struct bnx2x *bp)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008870{
Yuval Mintz3b603062012-03-18 10:33:39 +00008871 struct bnx2x_func_state_params func_params = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008872 int rc;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008873
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008874 /* Prepare parameters for function state transitions */
8875 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
8876 func_params.f_obj = &bp->func_obj;
8877 func_params.cmd = BNX2X_F_CMD_STOP;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008878
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008879 /*
8880 * Try to stop the function the 'good way'. If fails (in case
8881 * of a parity error during bnx2x_chip_cleanup()) and we are
8882 * not in a debug mode, perform a state transaction in order to
8883 * enable further HW_RESET transaction.
8884 */
8885 rc = bnx2x_func_state_change(bp, &func_params);
8886 if (rc) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008887#ifdef BNX2X_STOP_ON_ERROR
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008888 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008889#else
Merav Sicron51c1a582012-03-18 10:33:38 +00008890 BNX2X_ERR("FUNC_STOP ramrod failed. Running a dry transaction\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008891 __set_bit(RAMROD_DRV_CLR_ONLY, &func_params.ramrod_flags);
8892 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008893#endif
Yitchak Gertner65abd742008-08-25 15:26:24 -07008894 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008895
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008896 return 0;
8897}
Yitchak Gertner65abd742008-08-25 15:26:24 -07008898
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008899/**
8900 * bnx2x_send_unload_req - request unload mode from the MCP.
8901 *
8902 * @bp: driver handle
8903 * @unload_mode: requested function's unload mode
8904 *
8905 * Return unload mode returned by the MCP: COMMON, PORT or FUNC.
8906 */
8907u32 bnx2x_send_unload_req(struct bnx2x *bp, int unload_mode)
8908{
8909 u32 reset_code = 0;
8910 int port = BP_PORT(bp);
8911
8912 /* Select the UNLOAD request mode */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008913 if (unload_mode == UNLOAD_NORMAL)
8914 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eliezer Tamir228241e2008-02-28 11:56:57 -08008915
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00008916 else if (bp->flags & NO_WOL_FLAG)
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008917 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008918
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00008919 else if (bp->wol) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008920 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008921 u8 *mac_addr = bp->dev->dev_addr;
Jon Mason29ed74c2013-09-11 11:22:39 -07008922 struct pci_dev *pdev = bp->pdev;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008923 u32 val;
David S. Miller88c51002011-10-07 13:38:43 -04008924 u16 pmc;
8925
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008926 /* The mac address is written to entries 1-4 to
David S. Miller88c51002011-10-07 13:38:43 -04008927 * preserve entry 0 which is used by the PMF
8928 */
David S. Miller8decf862011-09-22 03:23:13 -04008929 u8 entry = (BP_VN(bp) + 1)*8;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008930
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008931 val = (mac_addr[0] << 8) | mac_addr[1];
Eilon Greenstein3196a882008-08-13 15:58:49 -07008932 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008933
8934 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
8935 (mac_addr[4] << 8) | mac_addr[5];
Eilon Greenstein3196a882008-08-13 15:58:49 -07008936 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry + 4, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008937
David S. Miller88c51002011-10-07 13:38:43 -04008938 /* Enable the PME and clear the status */
Jon Mason29ed74c2013-09-11 11:22:39 -07008939 pci_read_config_word(pdev, pdev->pm_cap + PCI_PM_CTRL, &pmc);
David S. Miller88c51002011-10-07 13:38:43 -04008940 pmc |= PCI_PM_CTRL_PME_ENABLE | PCI_PM_CTRL_PME_STATUS;
Jon Mason29ed74c2013-09-11 11:22:39 -07008941 pci_write_config_word(pdev, pdev->pm_cap + PCI_PM_CTRL, pmc);
David S. Miller88c51002011-10-07 13:38:43 -04008942
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008943 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_EN;
Eliezer Tamir228241e2008-02-28 11:56:57 -08008944
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008945 } else
8946 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
8947
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008948 /* Send the request to the MCP */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008949 if (!BP_NOMCP(bp))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008950 reset_code = bnx2x_fw_command(bp, reset_code, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008951 else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008952 int path = BP_PATH(bp);
8953
Merav Sicron51c1a582012-03-18 10:33:38 +00008954 DP(NETIF_MSG_IFDOWN, "NO MCP - load counts[%d] %d, %d, %d\n",
stephen hemmingera8f47eb2014-01-09 22:20:11 -08008955 path, bnx2x_load_count[path][0], bnx2x_load_count[path][1],
8956 bnx2x_load_count[path][2]);
8957 bnx2x_load_count[path][0]--;
8958 bnx2x_load_count[path][1 + port]--;
Merav Sicron51c1a582012-03-18 10:33:38 +00008959 DP(NETIF_MSG_IFDOWN, "NO MCP - new load counts[%d] %d, %d, %d\n",
stephen hemmingera8f47eb2014-01-09 22:20:11 -08008960 path, bnx2x_load_count[path][0], bnx2x_load_count[path][1],
8961 bnx2x_load_count[path][2]);
8962 if (bnx2x_load_count[path][0] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008963 reset_code = FW_MSG_CODE_DRV_UNLOAD_COMMON;
stephen hemmingera8f47eb2014-01-09 22:20:11 -08008964 else if (bnx2x_load_count[path][1 + port] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008965 reset_code = FW_MSG_CODE_DRV_UNLOAD_PORT;
8966 else
8967 reset_code = FW_MSG_CODE_DRV_UNLOAD_FUNCTION;
8968 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008969
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008970 return reset_code;
8971}
8972
8973/**
8974 * bnx2x_send_unload_done - send UNLOAD_DONE command to the MCP.
8975 *
8976 * @bp: driver handle
Yuval Mintz5d07d862012-09-13 02:56:21 +00008977 * @keep_link: true iff link should be kept up
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008978 */
Yuval Mintz5d07d862012-09-13 02:56:21 +00008979void bnx2x_send_unload_done(struct bnx2x *bp, bool keep_link)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008980{
Yuval Mintz5d07d862012-09-13 02:56:21 +00008981 u32 reset_param = keep_link ? DRV_MSG_CODE_UNLOAD_SKIP_LINK_RESET : 0;
8982
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008983 /* Report UNLOAD_DONE to MCP */
8984 if (!BP_NOMCP(bp))
Yuval Mintz5d07d862012-09-13 02:56:21 +00008985 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, reset_param);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008986}
8987
Eric Dumazet1191cb82012-04-27 21:39:21 +00008988static int bnx2x_func_wait_started(struct bnx2x *bp)
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008989{
8990 int tout = 50;
8991 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
8992
8993 if (!bp->port.pmf)
8994 return 0;
8995
8996 /*
8997 * (assumption: No Attention from MCP at this stage)
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008998 * PMF probably in the middle of TX disable/enable transaction
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008999 * 1. Sync IRS for default SB
Yuval Mintz16a5fd92013-06-02 00:06:18 +00009000 * 2. Sync SP queue - this guarantees us that attention handling started
9001 * 3. Wait, that TX disable/enable transaction completes
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009002 *
Yuval Mintz16a5fd92013-06-02 00:06:18 +00009003 * 1+2 guarantee that if DCBx attention was scheduled it already changed
9004 * pending bit of transaction from STARTED-->TX_STOPPED, if we already
9005 * received completion for the transaction the state is TX_STOPPED.
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009006 * State will return to STARTED after completion of TX_STOPPED-->STARTED
9007 * transaction.
9008 */
9009
9010 /* make sure default SB ISR is done */
9011 if (msix)
9012 synchronize_irq(bp->msix_table[0].vector);
9013 else
9014 synchronize_irq(bp->pdev->irq);
9015
9016 flush_workqueue(bnx2x_wq);
Yuval Mintz370d4a22014-03-23 18:12:24 +02009017 flush_workqueue(bnx2x_iov_wq);
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009018
9019 while (bnx2x_func_get_state(bp, &bp->func_obj) !=
9020 BNX2X_F_STATE_STARTED && tout--)
9021 msleep(20);
9022
9023 if (bnx2x_func_get_state(bp, &bp->func_obj) !=
9024 BNX2X_F_STATE_STARTED) {
9025#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00009026 BNX2X_ERR("Wrong function state\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009027 return -EBUSY;
9028#else
9029 /*
9030 * Failed to complete the transaction in a "good way"
9031 * Force both transactions with CLR bit
9032 */
Yuval Mintz3b603062012-03-18 10:33:39 +00009033 struct bnx2x_func_state_params func_params = {NULL};
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009034
Merav Sicron51c1a582012-03-18 10:33:38 +00009035 DP(NETIF_MSG_IFDOWN,
Yuval Mintz0c23ad32014-08-17 16:47:45 +03009036 "Hmmm... Unexpected function state! Forcing STARTED-->TX_STOPPED-->STARTED\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009037
9038 func_params.f_obj = &bp->func_obj;
9039 __set_bit(RAMROD_DRV_CLR_ONLY,
9040 &func_params.ramrod_flags);
9041
9042 /* STARTED-->TX_ST0PPED */
9043 func_params.cmd = BNX2X_F_CMD_TX_STOP;
9044 bnx2x_func_state_change(bp, &func_params);
9045
9046 /* TX_ST0PPED-->STARTED */
9047 func_params.cmd = BNX2X_F_CMD_TX_START;
9048 return bnx2x_func_state_change(bp, &func_params);
9049#endif
9050 }
9051
9052 return 0;
9053}
9054
Michal Kalderoneeed0182014-08-17 16:47:44 +03009055static void bnx2x_disable_ptp(struct bnx2x *bp)
9056{
9057 int port = BP_PORT(bp);
9058
9059 /* Disable sending PTP packets to host */
9060 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_TO_HOST :
9061 NIG_REG_P0_LLH_PTP_TO_HOST, 0x0);
9062
9063 /* Reset PTP event detection rules */
9064 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_PARAM_MASK :
9065 NIG_REG_P0_LLH_PTP_PARAM_MASK, 0x7FF);
9066 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_RULE_MASK :
9067 NIG_REG_P0_LLH_PTP_RULE_MASK, 0x3FFF);
9068 REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_PARAM_MASK :
9069 NIG_REG_P0_TLLH_PTP_PARAM_MASK, 0x7FF);
9070 REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_RULE_MASK :
9071 NIG_REG_P0_TLLH_PTP_RULE_MASK, 0x3FFF);
9072
9073 /* Disable the PTP feature */
9074 REG_WR(bp, port ? NIG_REG_P1_PTP_EN :
9075 NIG_REG_P0_PTP_EN, 0x0);
9076}
9077
9078/* Called during unload, to stop PTP-related stuff */
9079void bnx2x_stop_ptp(struct bnx2x *bp)
9080{
9081 /* Cancel PTP work queue. Should be done after the Tx queues are
9082 * drained to prevent additional scheduling.
9083 */
9084 cancel_work_sync(&bp->ptp_task);
9085
9086 if (bp->ptp_tx_skb) {
9087 dev_kfree_skb_any(bp->ptp_tx_skb);
9088 bp->ptp_tx_skb = NULL;
9089 }
9090
9091 /* Disable PTP in HW */
9092 bnx2x_disable_ptp(bp);
9093
9094 DP(BNX2X_MSG_PTP, "PTP stop ended successfully\n");
9095}
9096
Yuval Mintz5d07d862012-09-13 02:56:21 +00009097void bnx2x_chip_cleanup(struct bnx2x *bp, int unload_mode, bool keep_link)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009098{
9099 int port = BP_PORT(bp);
Ariel Elior6383c0b2011-07-14 08:31:57 +00009100 int i, rc = 0;
9101 u8 cos;
Yuval Mintz3b603062012-03-18 10:33:39 +00009102 struct bnx2x_mcast_ramrod_params rparam = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009103 u32 reset_code;
9104
9105 /* Wait until tx fastpath tasks complete */
9106 for_each_tx_queue(bp, i) {
9107 struct bnx2x_fastpath *fp = &bp->fp[i];
9108
Ariel Elior6383c0b2011-07-14 08:31:57 +00009109 for_each_cos_in_tx_queue(fp, cos)
Merav Sicron65565882012-06-19 07:48:26 +00009110 rc = bnx2x_clean_tx_queue(bp, fp->txdata_ptr[cos]);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009111#ifdef BNX2X_STOP_ON_ERROR
9112 if (rc)
9113 return;
9114#endif
9115 }
9116
9117 /* Give HW time to discard old tx messages */
Yuval Mintz0926d492013-01-23 03:21:45 +00009118 usleep_range(1000, 2000);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009119
9120 /* Clean all ETH MACs */
Barak Witkowski15192a82012-06-19 07:48:28 +00009121 rc = bnx2x_del_all_macs(bp, &bp->sp_objs[0].mac_obj, BNX2X_ETH_MAC,
9122 false);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009123 if (rc < 0)
9124 BNX2X_ERR("Failed to delete all ETH macs: %d\n", rc);
9125
9126 /* Clean up UC list */
Barak Witkowski15192a82012-06-19 07:48:28 +00009127 rc = bnx2x_del_all_macs(bp, &bp->sp_objs[0].mac_obj, BNX2X_UC_LIST_MAC,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009128 true);
9129 if (rc < 0)
Merav Sicron51c1a582012-03-18 10:33:38 +00009130 BNX2X_ERR("Failed to schedule DEL commands for UC MACs list: %d\n",
9131 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009132
9133 /* Disable LLH */
9134 if (!CHIP_IS_E1(bp))
9135 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
9136
9137 /* Set "drop all" (stop Rx).
9138 * We need to take a netif_addr_lock() here in order to prevent
9139 * a race between the completion code and this code.
9140 */
9141 netif_addr_lock_bh(bp->dev);
9142 /* Schedule the rx_mode command */
9143 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
9144 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
9145 else
9146 bnx2x_set_storm_rx_mode(bp);
9147
9148 /* Cleanup multicast configuration */
9149 rparam.mcast_obj = &bp->mcast_obj;
9150 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
9151 if (rc < 0)
9152 BNX2X_ERR("Failed to send DEL multicast command: %d\n", rc);
9153
9154 netif_addr_unlock_bh(bp->dev);
9155
Ariel Eliorf1929b02013-01-01 05:22:41 +00009156 bnx2x_iov_chip_cleanup(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009157
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009158 /*
9159 * Send the UNLOAD_REQUEST to the MCP. This will return if
9160 * this function should perform FUNC, PORT or COMMON HW
9161 * reset.
9162 */
9163 reset_code = bnx2x_send_unload_req(bp, unload_mode);
9164
9165 /*
9166 * (assumption: No Attention from MCP at this stage)
Yuval Mintz16a5fd92013-06-02 00:06:18 +00009167 * PMF probably in the middle of TX disable/enable transaction
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009168 */
9169 rc = bnx2x_func_wait_started(bp);
9170 if (rc) {
9171 BNX2X_ERR("bnx2x_func_wait_started failed\n");
9172#ifdef BNX2X_STOP_ON_ERROR
9173 return;
9174#endif
9175 }
9176
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009177 /* Close multi and leading connections
9178 * Completions for ramrods are collected in a synchronous way
9179 */
Merav Sicron55c11942012-11-07 00:45:48 +00009180 for_each_eth_queue(bp, i)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009181 if (bnx2x_stop_queue(bp, i))
9182#ifdef BNX2X_STOP_ON_ERROR
9183 return;
9184#else
9185 goto unload_error;
9186#endif
Merav Sicron55c11942012-11-07 00:45:48 +00009187
9188 if (CNIC_LOADED(bp)) {
9189 for_each_cnic_queue(bp, i)
9190 if (bnx2x_stop_queue(bp, i))
9191#ifdef BNX2X_STOP_ON_ERROR
9192 return;
9193#else
9194 goto unload_error;
9195#endif
9196 }
9197
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009198 /* If SP settings didn't get completed so far - something
9199 * very wrong has happen.
9200 */
9201 if (!bnx2x_wait_sp_comp(bp, ~0x0UL))
9202 BNX2X_ERR("Hmmm... Common slow path ramrods got stuck!\n");
9203
9204#ifndef BNX2X_STOP_ON_ERROR
9205unload_error:
9206#endif
9207 rc = bnx2x_func_stop(bp);
9208 if (rc) {
9209 BNX2X_ERR("Function stop failed!\n");
9210#ifdef BNX2X_STOP_ON_ERROR
9211 return;
9212#endif
9213 }
9214
Michal Kalderoneeed0182014-08-17 16:47:44 +03009215 /* stop_ptp should be after the Tx queues are drained to prevent
9216 * scheduling to the cancelled PTP work queue. It should also be after
9217 * function stop ramrod is sent, since as part of this ramrod FW access
9218 * PTP registers.
9219 */
9220 bnx2x_stop_ptp(bp);
9221
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009222 /* Disable HW interrupts, NAPI */
9223 bnx2x_netif_stop(bp, 1);
Merav Sicron26614ba2012-08-27 03:26:19 +00009224 /* Delete all NAPI objects */
9225 bnx2x_del_all_napi(bp);
Merav Sicron55c11942012-11-07 00:45:48 +00009226 if (CNIC_LOADED(bp))
9227 bnx2x_del_all_napi_cnic(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009228
9229 /* Release IRQs */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00009230 bnx2x_free_irq(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009231
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009232 /* Reset the chip */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009233 rc = bnx2x_reset_hw(bp, reset_code);
9234 if (rc)
9235 BNX2X_ERR("HW_RESET failed\n");
9236
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009237 /* Report UNLOAD_DONE to MCP */
Yuval Mintz5d07d862012-09-13 02:56:21 +00009238 bnx2x_send_unload_done(bp, keep_link);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009239}
9240
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00009241void bnx2x_disable_close_the_gate(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009242{
9243 u32 val;
9244
Merav Sicron51c1a582012-03-18 10:33:38 +00009245 DP(NETIF_MSG_IFDOWN, "Disabling \"close the gates\"\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009246
9247 if (CHIP_IS_E1(bp)) {
9248 int port = BP_PORT(bp);
9249 u32 addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
9250 MISC_REG_AEU_MASK_ATTN_FUNC_0;
9251
9252 val = REG_RD(bp, addr);
9253 val &= ~(0x300);
9254 REG_WR(bp, addr, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009255 } else {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009256 val = REG_RD(bp, MISC_REG_AEU_GENERAL_MASK);
9257 val &= ~(MISC_AEU_GENERAL_MASK_REG_AEU_PXP_CLOSE_MASK |
9258 MISC_AEU_GENERAL_MASK_REG_AEU_NIG_CLOSE_MASK);
9259 REG_WR(bp, MISC_REG_AEU_GENERAL_MASK, val);
9260 }
9261}
9262
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009263/* Close gates #2, #3 and #4: */
9264static void bnx2x_set_234_gates(struct bnx2x *bp, bool close)
9265{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009266 u32 val;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009267
9268 /* Gates #2 and #4a are closed/opened for "not E1" only */
9269 if (!CHIP_IS_E1(bp)) {
9270 /* #4 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009271 REG_WR(bp, PXP_REG_HST_DISCARD_DOORBELLS, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009272 /* #2 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009273 REG_WR(bp, PXP_REG_HST_DISCARD_INTERNAL_WRITES, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009274 }
9275
9276 /* #3 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009277 if (CHIP_IS_E1x(bp)) {
9278 /* Prevent interrupts from HC on both ports */
9279 val = REG_RD(bp, HC_REG_CONFIG_1);
9280 REG_WR(bp, HC_REG_CONFIG_1,
9281 (!close) ? (val | HC_CONFIG_1_REG_BLOCK_DISABLE_1) :
9282 (val & ~(u32)HC_CONFIG_1_REG_BLOCK_DISABLE_1));
9283
9284 val = REG_RD(bp, HC_REG_CONFIG_0);
9285 REG_WR(bp, HC_REG_CONFIG_0,
9286 (!close) ? (val | HC_CONFIG_0_REG_BLOCK_DISABLE_0) :
9287 (val & ~(u32)HC_CONFIG_0_REG_BLOCK_DISABLE_0));
9288 } else {
Jorrit Schippersd82603c2012-12-27 17:33:02 +01009289 /* Prevent incoming interrupts in IGU */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009290 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
9291
9292 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION,
9293 (!close) ?
9294 (val | IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE) :
9295 (val & ~(u32)IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE));
9296 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009297
Merav Sicron51c1a582012-03-18 10:33:38 +00009298 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "%s gates #2, #3 and #4\n",
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009299 close ? "closing" : "opening");
9300 mmiowb();
9301}
9302
9303#define SHARED_MF_CLP_MAGIC 0x80000000 /* `magic' bit */
9304
9305static void bnx2x_clp_reset_prep(struct bnx2x *bp, u32 *magic_val)
9306{
9307 /* Do some magic... */
9308 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
9309 *magic_val = val & SHARED_MF_CLP_MAGIC;
9310 MF_CFG_WR(bp, shared_mf_config.clp_mb, val | SHARED_MF_CLP_MAGIC);
9311}
9312
Dmitry Kravkove8920672011-05-04 23:52:40 +00009313/**
9314 * bnx2x_clp_reset_done - restore the value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009315 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00009316 * @bp: driver handle
9317 * @magic_val: old value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009318 */
9319static void bnx2x_clp_reset_done(struct bnx2x *bp, u32 magic_val)
9320{
9321 /* Restore the `magic' bit value... */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009322 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
9323 MF_CFG_WR(bp, shared_mf_config.clp_mb,
9324 (val & (~SHARED_MF_CLP_MAGIC)) | magic_val);
9325}
9326
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009327/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00009328 * bnx2x_reset_mcp_prep - prepare for MCP reset.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009329 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00009330 * @bp: driver handle
9331 * @magic_val: old value of 'magic' bit.
9332 *
9333 * Takes care of CLP configurations.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009334 */
9335static void bnx2x_reset_mcp_prep(struct bnx2x *bp, u32 *magic_val)
9336{
9337 u32 shmem;
9338 u32 validity_offset;
9339
Merav Sicron51c1a582012-03-18 10:33:38 +00009340 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "Starting\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009341
9342 /* Set `magic' bit in order to save MF config */
9343 if (!CHIP_IS_E1(bp))
9344 bnx2x_clp_reset_prep(bp, magic_val);
9345
9346 /* Get shmem offset */
9347 shmem = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
Barak Witkowskic55e7712012-12-02 04:05:46 +00009348 validity_offset =
9349 offsetof(struct shmem_region, validity_map[BP_PORT(bp)]);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009350
9351 /* Clear validity map flags */
9352 if (shmem > 0)
9353 REG_WR(bp, shmem + validity_offset, 0);
9354}
9355
9356#define MCP_TIMEOUT 5000 /* 5 seconds (in ms) */
9357#define MCP_ONE_TIMEOUT 100 /* 100 ms */
9358
Dmitry Kravkove8920672011-05-04 23:52:40 +00009359/**
9360 * bnx2x_mcp_wait_one - wait for MCP_ONE_TIMEOUT
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009361 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00009362 * @bp: driver handle
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009363 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00009364static void bnx2x_mcp_wait_one(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009365{
9366 /* special handling for emulation and FPGA,
9367 wait 10 times longer */
9368 if (CHIP_REV_IS_SLOW(bp))
9369 msleep(MCP_ONE_TIMEOUT*10);
9370 else
9371 msleep(MCP_ONE_TIMEOUT);
9372}
9373
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009374/*
9375 * initializes bp->common.shmem_base and waits for validity signature to appear
9376 */
9377static int bnx2x_init_shmem(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009378{
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009379 int cnt = 0;
9380 u32 val = 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009381
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009382 do {
9383 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
9384 if (bp->common.shmem_base) {
9385 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
9386 if (val & SHR_MEM_VALIDITY_MB)
9387 return 0;
9388 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009389
9390 bnx2x_mcp_wait_one(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009391
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009392 } while (cnt++ < (MCP_TIMEOUT / MCP_ONE_TIMEOUT));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009393
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009394 BNX2X_ERR("BAD MCP validity signature\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009395
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009396 return -ENODEV;
9397}
9398
9399static int bnx2x_reset_mcp_comp(struct bnx2x *bp, u32 magic_val)
9400{
9401 int rc = bnx2x_init_shmem(bp);
9402
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009403 /* Restore the `magic' bit value */
9404 if (!CHIP_IS_E1(bp))
9405 bnx2x_clp_reset_done(bp, magic_val);
9406
9407 return rc;
9408}
9409
9410static void bnx2x_pxp_prep(struct bnx2x *bp)
9411{
9412 if (!CHIP_IS_E1(bp)) {
9413 REG_WR(bp, PXP2_REG_RD_START_INIT, 0);
9414 REG_WR(bp, PXP2_REG_RQ_RBC_DONE, 0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009415 mmiowb();
9416 }
9417}
9418
9419/*
9420 * Reset the whole chip except for:
9421 * - PCIE core
9422 * - PCI Glue, PSWHST, PXP/PXP2 RF (all controlled by
9423 * one reset bit)
9424 * - IGU
9425 * - MISC (including AEU)
9426 * - GRC
9427 * - RBCN, RBCP
9428 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009429static void bnx2x_process_kill_chip_reset(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009430{
9431 u32 not_reset_mask1, reset_mask1, not_reset_mask2, reset_mask2;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009432 u32 global_bits2, stay_reset2;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009433
9434 /*
9435 * Bits that have to be set in reset_mask2 if we want to reset 'global'
9436 * (per chip) blocks.
9437 */
9438 global_bits2 =
9439 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CPU |
9440 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CORE;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009441
Barak Witkowskic55e7712012-12-02 04:05:46 +00009442 /* Don't reset the following blocks.
9443 * Important: per port blocks (such as EMAC, BMAC, UMAC) can't be
9444 * reset, as in 4 port device they might still be owned
9445 * by the MCP (there is only one leader per path).
9446 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009447 not_reset_mask1 =
9448 MISC_REGISTERS_RESET_REG_1_RST_HC |
9449 MISC_REGISTERS_RESET_REG_1_RST_PXPV |
9450 MISC_REGISTERS_RESET_REG_1_RST_PXP;
9451
9452 not_reset_mask2 =
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009453 MISC_REGISTERS_RESET_REG_2_RST_PCI_MDIO |
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009454 MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE |
9455 MISC_REGISTERS_RESET_REG_2_RST_EMAC1_HARD_CORE |
9456 MISC_REGISTERS_RESET_REG_2_RST_MISC_CORE |
9457 MISC_REGISTERS_RESET_REG_2_RST_RBCN |
9458 MISC_REGISTERS_RESET_REG_2_RST_GRC |
9459 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_REG_HARD_CORE |
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009460 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_HARD_CORE_RST_B |
9461 MISC_REGISTERS_RESET_REG_2_RST_ATC |
Barak Witkowskic55e7712012-12-02 04:05:46 +00009462 MISC_REGISTERS_RESET_REG_2_PGLC |
9463 MISC_REGISTERS_RESET_REG_2_RST_BMAC0 |
9464 MISC_REGISTERS_RESET_REG_2_RST_BMAC1 |
9465 MISC_REGISTERS_RESET_REG_2_RST_EMAC0 |
9466 MISC_REGISTERS_RESET_REG_2_RST_EMAC1 |
9467 MISC_REGISTERS_RESET_REG_2_UMAC0 |
9468 MISC_REGISTERS_RESET_REG_2_UMAC1;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009469
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009470 /*
9471 * Keep the following blocks in reset:
9472 * - all xxMACs are handled by the bnx2x_link code.
9473 */
9474 stay_reset2 =
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009475 MISC_REGISTERS_RESET_REG_2_XMAC |
9476 MISC_REGISTERS_RESET_REG_2_XMAC_SOFT;
9477
9478 /* Full reset masks according to the chip */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009479 reset_mask1 = 0xffffffff;
9480
9481 if (CHIP_IS_E1(bp))
9482 reset_mask2 = 0xffff;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009483 else if (CHIP_IS_E1H(bp))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009484 reset_mask2 = 0x1ffff;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009485 else if (CHIP_IS_E2(bp))
9486 reset_mask2 = 0xfffff;
9487 else /* CHIP_IS_E3 */
9488 reset_mask2 = 0x3ffffff;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009489
9490 /* Don't reset global blocks unless we need to */
9491 if (!global)
9492 reset_mask2 &= ~global_bits2;
9493
9494 /*
9495 * In case of attention in the QM, we need to reset PXP
9496 * (MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR) before QM
9497 * because otherwise QM reset would release 'close the gates' shortly
9498 * before resetting the PXP, then the PSWRQ would send a write
9499 * request to PGLUE. Then when PXP is reset, PGLUE would try to
9500 * read the payload data from PSWWR, but PSWWR would not
9501 * respond. The write queue in PGLUE would stuck, dmae commands
9502 * would not return. Therefore it's important to reset the second
9503 * reset register (containing the
9504 * MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR bit) before the
9505 * first one (containing the MISC_REGISTERS_RESET_REG_1_RST_QM
9506 * bit).
9507 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009508 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
9509 reset_mask2 & (~not_reset_mask2));
9510
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009511 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
9512 reset_mask1 & (~not_reset_mask1));
9513
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009514 barrier();
9515 mmiowb();
9516
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009517 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
9518 reset_mask2 & (~stay_reset2));
9519
9520 barrier();
9521 mmiowb();
9522
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009523 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, reset_mask1);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009524 mmiowb();
9525}
9526
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009527/**
9528 * bnx2x_er_poll_igu_vq - poll for pending writes bit.
9529 * It should get cleared in no more than 1s.
9530 *
9531 * @bp: driver handle
9532 *
9533 * It should get cleared in no more than 1s. Returns 0 if
9534 * pending writes bit gets cleared.
9535 */
9536static int bnx2x_er_poll_igu_vq(struct bnx2x *bp)
9537{
9538 u32 cnt = 1000;
9539 u32 pend_bits = 0;
9540
9541 do {
9542 pend_bits = REG_RD(bp, IGU_REG_PENDING_BITS_STATUS);
9543
9544 if (pend_bits == 0)
9545 break;
9546
Yuval Mintz0926d492013-01-23 03:21:45 +00009547 usleep_range(1000, 2000);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009548 } while (cnt-- > 0);
9549
9550 if (cnt <= 0) {
9551 BNX2X_ERR("Still pending IGU requests pend_bits=%x!\n",
9552 pend_bits);
9553 return -EBUSY;
9554 }
9555
9556 return 0;
9557}
9558
9559static int bnx2x_process_kill(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009560{
9561 int cnt = 1000;
9562 u32 val = 0;
9563 u32 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1, pgl_exp_rom2;
Yuval Mintz2de67432013-01-23 03:21:43 +00009564 u32 tags_63_32 = 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009565
9566 /* Empty the Tetris buffer, wait for 1s */
9567 do {
9568 sr_cnt = REG_RD(bp, PXP2_REG_RD_SR_CNT);
9569 blk_cnt = REG_RD(bp, PXP2_REG_RD_BLK_CNT);
9570 port_is_idle_0 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_0);
9571 port_is_idle_1 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_1);
9572 pgl_exp_rom2 = REG_RD(bp, PXP2_REG_PGL_EXP_ROM2);
Barak Witkowskic55e7712012-12-02 04:05:46 +00009573 if (CHIP_IS_E3(bp))
9574 tags_63_32 = REG_RD(bp, PGLUE_B_REG_TAGS_63_32);
9575
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009576 if ((sr_cnt == 0x7e) && (blk_cnt == 0xa0) &&
9577 ((port_is_idle_0 & 0x1) == 0x1) &&
9578 ((port_is_idle_1 & 0x1) == 0x1) &&
Barak Witkowskic55e7712012-12-02 04:05:46 +00009579 (pgl_exp_rom2 == 0xffffffff) &&
9580 (!CHIP_IS_E3(bp) || (tags_63_32 == 0xffffffff)))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009581 break;
Yuval Mintz0926d492013-01-23 03:21:45 +00009582 usleep_range(1000, 2000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009583 } while (cnt-- > 0);
9584
9585 if (cnt <= 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009586 BNX2X_ERR("Tetris buffer didn't get empty or there are still outstanding read requests after 1s!\n");
9587 BNX2X_ERR("sr_cnt=0x%08x, blk_cnt=0x%08x, port_is_idle_0=0x%08x, port_is_idle_1=0x%08x, pgl_exp_rom2=0x%08x\n",
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009588 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1,
9589 pgl_exp_rom2);
9590 return -EAGAIN;
9591 }
9592
9593 barrier();
9594
9595 /* Close gates #2, #3 and #4 */
9596 bnx2x_set_234_gates(bp, true);
9597
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009598 /* Poll for IGU VQs for 57712 and newer chips */
9599 if (!CHIP_IS_E1x(bp) && bnx2x_er_poll_igu_vq(bp))
9600 return -EAGAIN;
9601
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009602 /* TBD: Indicate that "process kill" is in progress to MCP */
9603
9604 /* Clear "unprepared" bit */
9605 REG_WR(bp, MISC_REG_UNPREPARED, 0);
9606 barrier();
9607
9608 /* Make sure all is written to the chip before the reset */
9609 mmiowb();
9610
9611 /* Wait for 1ms to empty GLUE and PCI-E core queues,
9612 * PSWHST, GRC and PSWRD Tetris buffer.
9613 */
Yuval Mintz0926d492013-01-23 03:21:45 +00009614 usleep_range(1000, 2000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009615
9616 /* Prepare to chip reset: */
9617 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009618 if (global)
9619 bnx2x_reset_mcp_prep(bp, &val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009620
9621 /* PXP */
9622 bnx2x_pxp_prep(bp);
9623 barrier();
9624
9625 /* reset the chip */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009626 bnx2x_process_kill_chip_reset(bp, global);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009627 barrier();
9628
Dmitry Kravkov9dcd9ac2013-11-17 08:59:27 +02009629 /* clear errors in PGB */
9630 if (!CHIP_IS_E1x(bp))
9631 REG_WR(bp, PGLUE_B_REG_LATCHED_ERRORS_CLR, 0x7f);
9632
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009633 /* Recover after reset: */
9634 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009635 if (global && bnx2x_reset_mcp_comp(bp, val))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009636 return -EAGAIN;
9637
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009638 /* TBD: Add resetting the NO_MCP mode DB here */
9639
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009640 /* Open the gates #2, #3 and #4 */
9641 bnx2x_set_234_gates(bp, false);
9642
9643 /* TBD: IGU/AEU preparation bring back the AEU/IGU to a
9644 * reset state, re-enable attentions. */
9645
9646 return 0;
9647}
9648
Merav Sicron910cc722012-11-11 03:56:08 +00009649static int bnx2x_leader_reset(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009650{
9651 int rc = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009652 bool global = bnx2x_reset_is_global(bp);
Ariel Elior95c6c6162012-01-26 06:01:52 +00009653 u32 load_code;
9654
9655 /* if not going to reset MCP - load "fake" driver to reset HW while
9656 * driver is owner of the HW
9657 */
9658 if (!global && !BP_NOMCP(bp)) {
Yuval Mintz5d07d862012-09-13 02:56:21 +00009659 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_REQ,
9660 DRV_MSG_CODE_LOAD_REQ_WITH_LFA);
Ariel Elior95c6c6162012-01-26 06:01:52 +00009661 if (!load_code) {
9662 BNX2X_ERR("MCP response failure, aborting\n");
9663 rc = -EAGAIN;
9664 goto exit_leader_reset;
9665 }
9666 if ((load_code != FW_MSG_CODE_DRV_LOAD_COMMON_CHIP) &&
9667 (load_code != FW_MSG_CODE_DRV_LOAD_COMMON)) {
9668 BNX2X_ERR("MCP unexpected resp, aborting\n");
9669 rc = -EAGAIN;
9670 goto exit_leader_reset2;
9671 }
9672 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_DONE, 0);
9673 if (!load_code) {
9674 BNX2X_ERR("MCP response failure, aborting\n");
9675 rc = -EAGAIN;
9676 goto exit_leader_reset2;
9677 }
9678 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009679
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009680 /* Try to recover after the failure */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009681 if (bnx2x_process_kill(bp, global)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009682 BNX2X_ERR("Something bad had happen on engine %d! Aii!\n",
9683 BP_PATH(bp));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009684 rc = -EAGAIN;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009685 goto exit_leader_reset2;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009686 }
9687
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009688 /*
9689 * Clear RESET_IN_PROGRES and RESET_GLOBAL bits and update the driver
9690 * state.
9691 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009692 bnx2x_set_reset_done(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009693 if (global)
9694 bnx2x_clear_reset_global(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009695
Ariel Elior95c6c6162012-01-26 06:01:52 +00009696exit_leader_reset2:
9697 /* unload "fake driver" if it was loaded */
9698 if (!global && !BP_NOMCP(bp)) {
9699 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP, 0);
9700 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0);
9701 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009702exit_leader_reset:
9703 bp->is_leader = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009704 bnx2x_release_leader_lock(bp);
9705 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009706 return rc;
9707}
9708
Eric Dumazet1191cb82012-04-27 21:39:21 +00009709static void bnx2x_recovery_failed(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009710{
9711 netdev_err(bp->dev, "Recovery has failed. Power cycle is needed.\n");
9712
9713 /* Disconnect this device */
9714 netif_device_detach(bp->dev);
9715
9716 /*
9717 * Block ifup for all function on this engine until "process kill"
9718 * or power cycle.
9719 */
9720 bnx2x_set_reset_in_progress(bp);
9721
9722 /* Shut down the power */
9723 bnx2x_set_power_state(bp, PCI_D3hot);
9724
9725 bp->recovery_state = BNX2X_RECOVERY_FAILED;
9726
9727 smp_mb();
9728}
9729
9730/*
9731 * Assumption: runs under rtnl lock. This together with the fact
Ariel Elior6383c0b2011-07-14 08:31:57 +00009732 * that it's called only from bnx2x_sp_rtnl() ensure that it
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009733 * will never be called when netif_running(bp->dev) is false.
9734 */
9735static void bnx2x_parity_recover(struct bnx2x *bp)
9736{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009737 bool global = false;
Ariel Elior7a752992012-01-26 06:01:53 +00009738 u32 error_recovered, error_unrecovered;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009739 bool is_parity;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009740
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009741 DP(NETIF_MSG_HW, "Handling parity\n");
9742 while (1) {
9743 switch (bp->recovery_state) {
9744 case BNX2X_RECOVERY_INIT:
9745 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_INIT\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +00009746 is_parity = bnx2x_chk_parity_attn(bp, &global, false);
9747 WARN_ON(!is_parity);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009748
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009749 /* Try to get a LEADER_LOCK HW lock */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009750 if (bnx2x_trylock_leader_lock(bp)) {
9751 bnx2x_set_reset_in_progress(bp);
9752 /*
9753 * Check if there is a global attention and if
9754 * there was a global attention, set the global
9755 * reset bit.
9756 */
9757
9758 if (global)
9759 bnx2x_set_reset_global(bp);
9760
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009761 bp->is_leader = 1;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009762 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009763
9764 /* Stop the driver */
9765 /* If interface has been removed - break */
Yuval Mintz5d07d862012-09-13 02:56:21 +00009766 if (bnx2x_nic_unload(bp, UNLOAD_RECOVERY, false))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009767 return;
9768
9769 bp->recovery_state = BNX2X_RECOVERY_WAIT;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009770
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009771 /* Ensure "is_leader", MCP command sequence and
9772 * "recovery_state" update values are seen on other
9773 * CPUs.
9774 */
9775 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009776 break;
9777
9778 case BNX2X_RECOVERY_WAIT:
9779 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_WAIT\n");
9780 if (bp->is_leader) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009781 int other_engine = BP_PATH(bp) ? 0 : 1;
Ariel Elior889b9af2012-01-26 06:01:51 +00009782 bool other_load_status =
9783 bnx2x_get_load_status(bp, other_engine);
9784 bool load_status =
9785 bnx2x_get_load_status(bp, BP_PATH(bp));
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009786 global = bnx2x_reset_is_global(bp);
9787
9788 /*
9789 * In case of a parity in a global block, let
9790 * the first leader that performs a
9791 * leader_reset() reset the global blocks in
9792 * order to clear global attentions. Otherwise
Yuval Mintz16a5fd92013-06-02 00:06:18 +00009793 * the gates will remain closed for that
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009794 * engine.
9795 */
Ariel Elior889b9af2012-01-26 06:01:51 +00009796 if (load_status ||
9797 (global && other_load_status)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009798 /* Wait until all other functions get
9799 * down.
9800 */
Ariel Elior7be08a72011-07-14 08:31:19 +00009801 schedule_delayed_work(&bp->sp_rtnl_task,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009802 HZ/10);
9803 return;
9804 } else {
9805 /* If all other functions got down -
9806 * try to bring the chip back to
9807 * normal. In any case it's an exit
9808 * point for a leader.
9809 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009810 if (bnx2x_leader_reset(bp)) {
9811 bnx2x_recovery_failed(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009812 return;
9813 }
9814
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009815 /* If we are here, means that the
9816 * leader has succeeded and doesn't
9817 * want to be a leader any more. Try
9818 * to continue as a none-leader.
9819 */
9820 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009821 }
9822 } else { /* non-leader */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009823 if (!bnx2x_reset_is_done(bp, BP_PATH(bp))) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009824 /* Try to get a LEADER_LOCK HW lock as
9825 * long as a former leader may have
9826 * been unloaded by the user or
9827 * released a leadership by another
9828 * reason.
9829 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009830 if (bnx2x_trylock_leader_lock(bp)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009831 /* I'm a leader now! Restart a
9832 * switch case.
9833 */
9834 bp->is_leader = 1;
9835 break;
9836 }
9837
Ariel Elior7be08a72011-07-14 08:31:19 +00009838 schedule_delayed_work(&bp->sp_rtnl_task,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009839 HZ/10);
9840 return;
9841
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009842 } else {
9843 /*
9844 * If there was a global attention, wait
9845 * for it to be cleared.
9846 */
9847 if (bnx2x_reset_is_global(bp)) {
9848 schedule_delayed_work(
Ariel Elior7be08a72011-07-14 08:31:19 +00009849 &bp->sp_rtnl_task,
9850 HZ/10);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009851 return;
9852 }
9853
Ariel Elior7a752992012-01-26 06:01:53 +00009854 error_recovered =
9855 bp->eth_stats.recoverable_error;
9856 error_unrecovered =
9857 bp->eth_stats.unrecoverable_error;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009858 bp->recovery_state =
9859 BNX2X_RECOVERY_NIC_LOADING;
9860 if (bnx2x_nic_load(bp, LOAD_NORMAL)) {
Ariel Elior7a752992012-01-26 06:01:53 +00009861 error_unrecovered++;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009862 netdev_err(bp->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +00009863 "Recovery failed. Power cycle needed\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +00009864 /* Disconnect this device */
9865 netif_device_detach(bp->dev);
9866 /* Shut down the power */
9867 bnx2x_set_power_state(
9868 bp, PCI_D3hot);
9869 smp_mb();
9870 } else {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009871 bp->recovery_state =
9872 BNX2X_RECOVERY_DONE;
Ariel Elior7a752992012-01-26 06:01:53 +00009873 error_recovered++;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009874 smp_mb();
9875 }
Ariel Elior7a752992012-01-26 06:01:53 +00009876 bp->eth_stats.recoverable_error =
9877 error_recovered;
9878 bp->eth_stats.unrecoverable_error =
9879 error_unrecovered;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009880
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009881 return;
9882 }
9883 }
9884 default:
9885 return;
9886 }
9887 }
9888}
9889
Michal Schmidt56ad3152012-02-16 02:38:48 +00009890static int bnx2x_close(struct net_device *dev);
9891
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009892/* bnx2x_nic_unload() flushes the bnx2x_wq, thus reset task is
9893 * scheduled on a general queue in order to prevent a dead lock.
9894 */
Ariel Elior7be08a72011-07-14 08:31:19 +00009895static void bnx2x_sp_rtnl_task(struct work_struct *work)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009896{
Ariel Elior7be08a72011-07-14 08:31:19 +00009897 struct bnx2x *bp = container_of(work, struct bnx2x, sp_rtnl_task.work);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009898
9899 rtnl_lock();
9900
Ariel Elior8395be52013-01-01 05:22:44 +00009901 if (!netif_running(bp->dev)) {
9902 rtnl_unlock();
9903 return;
9904 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009905
Ariel Elior7be08a72011-07-14 08:31:19 +00009906 if (unlikely(bp->recovery_state != BNX2X_RECOVERY_DONE)) {
Yuval Mintz6bf07b82013-06-02 00:06:20 +00009907#ifdef BNX2X_STOP_ON_ERROR
9908 BNX2X_ERR("recovery flow called but STOP_ON_ERROR defined so reset not done to allow debug dump,\n"
9909 "you will need to reboot when done\n");
9910 goto sp_rtnl_not_reset;
9911#endif
Ariel Elior7be08a72011-07-14 08:31:19 +00009912 /*
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009913 * Clear all pending SP commands as we are going to reset the
9914 * function anyway.
Ariel Elior7be08a72011-07-14 08:31:19 +00009915 */
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009916 bp->sp_rtnl_state = 0;
9917 smp_mb();
9918
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009919 bnx2x_parity_recover(bp);
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009920
Ariel Elior8395be52013-01-01 05:22:44 +00009921 rtnl_unlock();
9922 return;
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009923 }
9924
9925 if (test_and_clear_bit(BNX2X_SP_RTNL_TX_TIMEOUT, &bp->sp_rtnl_state)) {
Yuval Mintz6bf07b82013-06-02 00:06:20 +00009926#ifdef BNX2X_STOP_ON_ERROR
9927 BNX2X_ERR("recovery flow called but STOP_ON_ERROR defined so reset not done to allow debug dump,\n"
9928 "you will need to reboot when done\n");
9929 goto sp_rtnl_not_reset;
9930#endif
9931
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009932 /*
9933 * Clear all pending SP commands as we are going to reset the
9934 * function anyway.
9935 */
9936 bp->sp_rtnl_state = 0;
9937 smp_mb();
9938
Yuval Mintz5d07d862012-09-13 02:56:21 +00009939 bnx2x_nic_unload(bp, UNLOAD_NORMAL, true);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009940 bnx2x_nic_load(bp, LOAD_NORMAL);
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009941
Ariel Elior8395be52013-01-01 05:22:44 +00009942 rtnl_unlock();
9943 return;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009944 }
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009945#ifdef BNX2X_STOP_ON_ERROR
9946sp_rtnl_not_reset:
9947#endif
9948 if (test_and_clear_bit(BNX2X_SP_RTNL_SETUP_TC, &bp->sp_rtnl_state))
9949 bnx2x_setup_tc(bp->dev, bp->dcbx_port_params.ets.num_of_cos);
Barak Witkowskia3348722012-04-23 03:04:46 +00009950 if (test_and_clear_bit(BNX2X_SP_RTNL_AFEX_F_UPDATE, &bp->sp_rtnl_state))
9951 bnx2x_after_function_update(bp);
Ariel Elior83048592011-11-13 04:34:29 +00009952 /*
9953 * in case of fan failure we need to reset id if the "stop on error"
9954 * debug flag is set, since we trying to prevent permanent overheating
9955 * damage
9956 */
9957 if (test_and_clear_bit(BNX2X_SP_RTNL_FAN_FAILURE, &bp->sp_rtnl_state)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009958 DP(NETIF_MSG_HW, "fan failure detected. Unloading driver\n");
Ariel Elior83048592011-11-13 04:34:29 +00009959 netif_device_detach(bp->dev);
9960 bnx2x_close(bp->dev);
Ariel Elior8395be52013-01-01 05:22:44 +00009961 rtnl_unlock();
9962 return;
Ariel Elior83048592011-11-13 04:34:29 +00009963 }
9964
Ariel Elior381ac162013-01-01 05:22:29 +00009965 if (test_and_clear_bit(BNX2X_SP_RTNL_VFPF_MCAST, &bp->sp_rtnl_state)) {
9966 DP(BNX2X_MSG_SP,
9967 "sending set mcast vf pf channel message from rtnl sp-task\n");
9968 bnx2x_vfpf_set_mcast(bp->dev);
9969 }
Ariel Elior78c3bcc2013-06-20 17:39:08 +03009970 if (test_and_clear_bit(BNX2X_SP_RTNL_VFPF_CHANNEL_DOWN,
9971 &bp->sp_rtnl_state)){
9972 if (!test_bit(__LINK_STATE_NOCARRIER, &bp->dev->state)) {
9973 bnx2x_tx_disable(bp);
9974 BNX2X_ERR("PF indicated channel is not servicable anymore. This means this VF device is no longer operational\n");
9975 }
9976 }
Ariel Elior381ac162013-01-01 05:22:29 +00009977
Yuval Mintz8b09be52013-08-01 17:30:59 +03009978 if (test_and_clear_bit(BNX2X_SP_RTNL_RX_MODE, &bp->sp_rtnl_state)) {
9979 DP(BNX2X_MSG_SP, "Handling Rx Mode setting\n");
9980 bnx2x_set_rx_mode_inner(bp);
Ariel Elior381ac162013-01-01 05:22:29 +00009981 }
9982
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00009983 if (test_and_clear_bit(BNX2X_SP_RTNL_HYPERVISOR_VLAN,
9984 &bp->sp_rtnl_state))
9985 bnx2x_pf_set_vfs_vlan(bp);
9986
Dmitry Kravkov6ffa39f2013-11-17 08:59:29 +02009987 if (test_and_clear_bit(BNX2X_SP_RTNL_TX_STOP, &bp->sp_rtnl_state)) {
Dmitry Kravkov07b4eb32013-08-19 09:11:57 +03009988 bnx2x_dcbx_stop_hw_tx(bp);
Dmitry Kravkov07b4eb32013-08-19 09:11:57 +03009989 bnx2x_dcbx_resume_hw_tx(bp);
Dmitry Kravkov6ffa39f2013-11-17 08:59:29 +02009990 }
Dmitry Kravkov07b4eb32013-08-19 09:11:57 +03009991
Yuval Mintz42f82772014-03-23 18:12:23 +02009992 if (test_and_clear_bit(BNX2X_SP_RTNL_GET_DRV_VERSION,
9993 &bp->sp_rtnl_state))
9994 bnx2x_update_mng_version(bp);
9995
Ariel Elior8395be52013-01-01 05:22:44 +00009996 /* work which needs rtnl lock not-taken (as it takes the lock itself and
9997 * can be called from other contexts as well)
9998 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009999 rtnl_unlock();
Ariel Elior8395be52013-01-01 05:22:44 +000010000
Ariel Elior64112802013-01-07 00:50:23 +000010001 /* enable SR-IOV if applicable */
Ariel Elior8395be52013-01-01 05:22:44 +000010002 if (IS_SRIOV(bp) && test_and_clear_bit(BNX2X_SP_RTNL_ENABLE_SRIOV,
Ariel Elior3c76fef2013-03-11 05:17:46 +000010003 &bp->sp_rtnl_state)) {
10004 bnx2x_disable_sriov(bp);
Ariel Elior64112802013-01-07 00:50:23 +000010005 bnx2x_enable_sriov(bp);
Ariel Elior3c76fef2013-03-11 05:17:46 +000010006 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010007}
10008
Yaniv Rosner3deb8162011-06-14 01:34:33 +000010009static void bnx2x_period_task(struct work_struct *work)
10010{
10011 struct bnx2x *bp = container_of(work, struct bnx2x, period_task.work);
10012
10013 if (!netif_running(bp->dev))
10014 goto period_task_exit;
10015
10016 if (CHIP_REV_IS_SLOW(bp)) {
10017 BNX2X_ERR("period task called on emulation, ignoring\n");
10018 goto period_task_exit;
10019 }
10020
10021 bnx2x_acquire_phy_lock(bp);
10022 /*
10023 * The barrier is needed to ensure the ordering between the writing to
10024 * the bp->port.pmf in the bnx2x_nic_load() or bnx2x_pmf_update() and
10025 * the reading here.
10026 */
10027 smp_mb();
10028 if (bp->port.pmf) {
10029 bnx2x_period_func(&bp->link_params, &bp->link_vars);
10030
10031 /* Re-queue task in 1 sec */
10032 queue_delayed_work(bnx2x_wq, &bp->period_task, 1*HZ);
10033 }
10034
10035 bnx2x_release_phy_lock(bp);
10036period_task_exit:
10037 return;
10038}
10039
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010040/*
10041 * Init service functions
10042 */
10043
stephen hemmingera8f47eb2014-01-09 22:20:11 -080010044static u32 bnx2x_get_pretend_reg(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +000010045{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010046 u32 base = PXP2_REG_PGL_PRETEND_FUNC_F0;
10047 u32 stride = PXP2_REG_PGL_PRETEND_FUNC_F1 - base;
10048 return base + (BP_ABS_FUNC(bp)) * stride;
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +000010049}
10050
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010051static void bnx2x_prev_unload_close_mac(struct bnx2x *bp,
10052 struct bnx2x_mac_vals *vals)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010053{
Yuval Mintz452427b2012-03-26 20:47:07 +000010054 u32 val, base_addr, offset, mask, reset_reg;
10055 bool mac_stopped = false;
10056 u8 port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010057
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010058 /* reset addresses as they also mark which values were changed */
10059 vals->bmac_addr = 0;
10060 vals->umac_addr = 0;
10061 vals->xmac_addr = 0;
10062 vals->emac_addr = 0;
10063
Yuval Mintz452427b2012-03-26 20:47:07 +000010064 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_2);
David S. Miller8decf862011-09-22 03:23:13 -040010065
Yuval Mintz452427b2012-03-26 20:47:07 +000010066 if (!CHIP_IS_E3(bp)) {
10067 val = REG_RD(bp, NIG_REG_BMAC0_REGS_OUT_EN + port * 4);
10068 mask = MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port;
10069 if ((mask & reset_reg) && val) {
10070 u32 wb_data[2];
10071 BNX2X_DEV_INFO("Disable bmac Rx\n");
10072 base_addr = BP_PORT(bp) ? NIG_REG_INGRESS_BMAC1_MEM
10073 : NIG_REG_INGRESS_BMAC0_MEM;
10074 offset = CHIP_IS_E2(bp) ? BIGMAC2_REGISTER_BMAC_CONTROL
10075 : BIGMAC_REGISTER_BMAC_CONTROL;
Ariel Eliorf16da432012-01-26 06:01:50 +000010076
Yuval Mintz452427b2012-03-26 20:47:07 +000010077 /*
10078 * use rd/wr since we cannot use dmae. This is safe
10079 * since MCP won't access the bus due to the request
10080 * to unload, and no function on the path can be
10081 * loaded at this time.
10082 */
10083 wb_data[0] = REG_RD(bp, base_addr + offset);
10084 wb_data[1] = REG_RD(bp, base_addr + offset + 0x4);
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010085 vals->bmac_addr = base_addr + offset;
10086 vals->bmac_val[0] = wb_data[0];
10087 vals->bmac_val[1] = wb_data[1];
Yuval Mintz452427b2012-03-26 20:47:07 +000010088 wb_data[0] &= ~BMAC_CONTROL_RX_ENABLE;
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010089 REG_WR(bp, vals->bmac_addr, wb_data[0]);
10090 REG_WR(bp, vals->bmac_addr + 0x4, wb_data[1]);
Yuval Mintz452427b2012-03-26 20:47:07 +000010091 }
10092 BNX2X_DEV_INFO("Disable emac Rx\n");
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010093 vals->emac_addr = NIG_REG_NIG_EMAC0_EN + BP_PORT(bp)*4;
10094 vals->emac_val = REG_RD(bp, vals->emac_addr);
10095 REG_WR(bp, vals->emac_addr, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +000010096 mac_stopped = true;
10097 } else {
10098 if (reset_reg & MISC_REGISTERS_RESET_REG_2_XMAC) {
10099 BNX2X_DEV_INFO("Disable xmac Rx\n");
10100 base_addr = BP_PORT(bp) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
10101 val = REG_RD(bp, base_addr + XMAC_REG_PFC_CTRL_HI);
10102 REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
10103 val & ~(1 << 1));
10104 REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
10105 val | (1 << 1));
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010106 vals->xmac_addr = base_addr + XMAC_REG_CTRL;
10107 vals->xmac_val = REG_RD(bp, vals->xmac_addr);
10108 REG_WR(bp, vals->xmac_addr, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +000010109 mac_stopped = true;
10110 }
10111 mask = MISC_REGISTERS_RESET_REG_2_UMAC0 << port;
10112 if (mask & reset_reg) {
10113 BNX2X_DEV_INFO("Disable umac Rx\n");
10114 base_addr = BP_PORT(bp) ? GRCBASE_UMAC1 : GRCBASE_UMAC0;
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010115 vals->umac_addr = base_addr + UMAC_REG_COMMAND_CONFIG;
10116 vals->umac_val = REG_RD(bp, vals->umac_addr);
10117 REG_WR(bp, vals->umac_addr, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +000010118 mac_stopped = true;
David S. Miller8decf862011-09-22 03:23:13 -040010119 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010120 }
Ariel Eliorf16da432012-01-26 06:01:50 +000010121
Yuval Mintz452427b2012-03-26 20:47:07 +000010122 if (mac_stopped)
10123 msleep(20);
Yuval Mintz452427b2012-03-26 20:47:07 +000010124}
10125
10126#define BNX2X_PREV_UNDI_PROD_ADDR(p) (BAR_TSTRORM_INTMEM + 0x1508 + ((p) << 4))
Yuval Mintz7c3afd82014-08-18 22:36:23 +030010127#define BNX2X_PREV_UNDI_PROD_ADDR_H(f) (BAR_TSTRORM_INTMEM + \
10128 0x1848 + ((f) << 4))
Yuval Mintz452427b2012-03-26 20:47:07 +000010129#define BNX2X_PREV_UNDI_RCQ(val) ((val) & 0xffff)
10130#define BNX2X_PREV_UNDI_BD(val) ((val) >> 16 & 0xffff)
10131#define BNX2X_PREV_UNDI_PROD(rcq, bd) ((bd) << 16 | (rcq))
10132
Yuval Mintz91ebb922013-12-26 09:57:07 +020010133#define BCM_5710_UNDI_FW_MF_MAJOR (0x07)
10134#define BCM_5710_UNDI_FW_MF_MINOR (0x08)
10135#define BCM_5710_UNDI_FW_MF_VERS (0x05)
Yuval Mintzb17b0ca2014-06-12 07:55:31 +030010136
10137static bool bnx2x_prev_is_after_undi(struct bnx2x *bp)
10138{
10139 /* UNDI marks its presence in DORQ -
10140 * it initializes CID offset for normal bell to 0x7
10141 */
10142 if (!(REG_RD(bp, MISC_REG_RESET_REG_1) &
10143 MISC_REGISTERS_RESET_REG_1_RST_DORQ))
10144 return false;
10145
10146 if (REG_RD(bp, DORQ_REG_NORM_CID_OFST) == 0x7) {
10147 BNX2X_DEV_INFO("UNDI previously loaded\n");
10148 return true;
10149 }
10150
10151 return false;
10152}
10153
Yuval Mintz7c3afd82014-08-18 22:36:23 +030010154static void bnx2x_prev_unload_undi_inc(struct bnx2x *bp, u8 inc)
Yuval Mintz452427b2012-03-26 20:47:07 +000010155{
10156 u16 rcq, bd;
Yuval Mintz7c3afd82014-08-18 22:36:23 +030010157 u32 addr, tmp_reg;
Yuval Mintz452427b2012-03-26 20:47:07 +000010158
Yuval Mintz7c3afd82014-08-18 22:36:23 +030010159 if (BP_FUNC(bp) < 2)
10160 addr = BNX2X_PREV_UNDI_PROD_ADDR(BP_PORT(bp));
10161 else
10162 addr = BNX2X_PREV_UNDI_PROD_ADDR_H(BP_FUNC(bp) - 2);
10163
10164 tmp_reg = REG_RD(bp, addr);
Yuval Mintz452427b2012-03-26 20:47:07 +000010165 rcq = BNX2X_PREV_UNDI_RCQ(tmp_reg) + inc;
10166 bd = BNX2X_PREV_UNDI_BD(tmp_reg) + inc;
10167
10168 tmp_reg = BNX2X_PREV_UNDI_PROD(rcq, bd);
Yuval Mintz7c3afd82014-08-18 22:36:23 +030010169 REG_WR(bp, addr, tmp_reg);
Yuval Mintz452427b2012-03-26 20:47:07 +000010170
Yuval Mintz7c3afd82014-08-18 22:36:23 +030010171 BNX2X_DEV_INFO("UNDI producer [%d/%d][%08x] rings bd -> 0x%04x, rcq -> 0x%04x\n",
10172 BP_PORT(bp), BP_FUNC(bp), addr, bd, rcq);
Yuval Mintz452427b2012-03-26 20:47:07 +000010173}
10174
Bill Pemberton0329aba2012-12-03 09:24:24 -050010175static int bnx2x_prev_mcp_done(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010176{
Yuval Mintz5d07d862012-09-13 02:56:21 +000010177 u32 rc = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE,
10178 DRV_MSG_CODE_UNLOAD_SKIP_LINK_RESET);
Yuval Mintz452427b2012-03-26 20:47:07 +000010179 if (!rc) {
10180 BNX2X_ERR("MCP response failure, aborting\n");
10181 return -EBUSY;
10182 }
10183
10184 return 0;
10185}
10186
Barak Witkowskic63da992012-12-05 23:04:03 +000010187static struct bnx2x_prev_path_list *
10188 bnx2x_prev_path_get_entry(struct bnx2x *bp)
10189{
10190 struct bnx2x_prev_path_list *tmp_list;
10191
10192 list_for_each_entry(tmp_list, &bnx2x_prev_list, list)
10193 if (PCI_SLOT(bp->pdev->devfn) == tmp_list->slot &&
10194 bp->pdev->bus->number == tmp_list->bus &&
10195 BP_PATH(bp) == tmp_list->path)
10196 return tmp_list;
10197
10198 return NULL;
10199}
10200
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010201static int bnx2x_prev_path_mark_eeh(struct bnx2x *bp)
10202{
10203 struct bnx2x_prev_path_list *tmp_list;
10204 int rc;
10205
10206 rc = down_interruptible(&bnx2x_prev_sem);
10207 if (rc) {
10208 BNX2X_ERR("Received %d when tried to take lock\n", rc);
10209 return rc;
10210 }
10211
10212 tmp_list = bnx2x_prev_path_get_entry(bp);
10213 if (tmp_list) {
10214 tmp_list->aer = 1;
10215 rc = 0;
10216 } else {
10217 BNX2X_ERR("path %d: Entry does not exist for eeh; Flow occurs before initial insmod is over ?\n",
10218 BP_PATH(bp));
10219 }
10220
10221 up(&bnx2x_prev_sem);
10222
10223 return rc;
10224}
10225
Bill Pemberton0329aba2012-12-03 09:24:24 -050010226static bool bnx2x_prev_is_path_marked(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010227{
10228 struct bnx2x_prev_path_list *tmp_list;
Peter Senna Tschudinb85d7172013-10-02 14:19:49 +020010229 bool rc = false;
Yuval Mintz452427b2012-03-26 20:47:07 +000010230
10231 if (down_trylock(&bnx2x_prev_sem))
10232 return false;
10233
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010234 tmp_list = bnx2x_prev_path_get_entry(bp);
10235 if (tmp_list) {
10236 if (tmp_list->aer) {
10237 DP(NETIF_MSG_HW, "Path %d was marked by AER\n",
10238 BP_PATH(bp));
10239 } else {
Yuval Mintz452427b2012-03-26 20:47:07 +000010240 rc = true;
10241 BNX2X_DEV_INFO("Path %d was already cleaned from previous drivers\n",
10242 BP_PATH(bp));
Yuval Mintz452427b2012-03-26 20:47:07 +000010243 }
10244 }
10245
10246 up(&bnx2x_prev_sem);
10247
10248 return rc;
10249}
10250
Dmitry Kravkov178135c2013-05-22 21:21:50 +000010251bool bnx2x_port_after_undi(struct bnx2x *bp)
10252{
10253 struct bnx2x_prev_path_list *entry;
10254 bool val;
10255
10256 down(&bnx2x_prev_sem);
10257
10258 entry = bnx2x_prev_path_get_entry(bp);
10259 val = !!(entry && (entry->undi & (1 << BP_PORT(bp))));
10260
10261 up(&bnx2x_prev_sem);
10262
10263 return val;
10264}
10265
Barak Witkowskic63da992012-12-05 23:04:03 +000010266static int bnx2x_prev_mark_path(struct bnx2x *bp, bool after_undi)
Yuval Mintz452427b2012-03-26 20:47:07 +000010267{
10268 struct bnx2x_prev_path_list *tmp_list;
10269 int rc;
10270
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010271 rc = down_interruptible(&bnx2x_prev_sem);
10272 if (rc) {
10273 BNX2X_ERR("Received %d when tried to take lock\n", rc);
10274 return rc;
10275 }
10276
10277 /* Check whether the entry for this path already exists */
10278 tmp_list = bnx2x_prev_path_get_entry(bp);
10279 if (tmp_list) {
10280 if (!tmp_list->aer) {
10281 BNX2X_ERR("Re-Marking the path.\n");
10282 } else {
10283 DP(NETIF_MSG_HW, "Removing AER indication from path %d\n",
10284 BP_PATH(bp));
10285 tmp_list->aer = 0;
10286 }
10287 up(&bnx2x_prev_sem);
10288 return 0;
10289 }
10290 up(&bnx2x_prev_sem);
10291
10292 /* Create an entry for this path and add it */
Devendra Nagaea4b3852012-07-29 03:19:23 +000010293 tmp_list = kmalloc(sizeof(struct bnx2x_prev_path_list), GFP_KERNEL);
Yuval Mintz452427b2012-03-26 20:47:07 +000010294 if (!tmp_list) {
10295 BNX2X_ERR("Failed to allocate 'bnx2x_prev_path_list'\n");
10296 return -ENOMEM;
10297 }
10298
10299 tmp_list->bus = bp->pdev->bus->number;
10300 tmp_list->slot = PCI_SLOT(bp->pdev->devfn);
10301 tmp_list->path = BP_PATH(bp);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010302 tmp_list->aer = 0;
Barak Witkowskic63da992012-12-05 23:04:03 +000010303 tmp_list->undi = after_undi ? (1 << BP_PORT(bp)) : 0;
Yuval Mintz452427b2012-03-26 20:47:07 +000010304
10305 rc = down_interruptible(&bnx2x_prev_sem);
10306 if (rc) {
10307 BNX2X_ERR("Received %d when tried to take lock\n", rc);
10308 kfree(tmp_list);
10309 } else {
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010310 DP(NETIF_MSG_HW, "Marked path [%d] - finished previous unload\n",
10311 BP_PATH(bp));
Yuval Mintz452427b2012-03-26 20:47:07 +000010312 list_add(&tmp_list->list, &bnx2x_prev_list);
10313 up(&bnx2x_prev_sem);
10314 }
10315
10316 return rc;
10317}
10318
Bill Pemberton0329aba2012-12-03 09:24:24 -050010319static int bnx2x_do_flr(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010320{
Yuval Mintz452427b2012-03-26 20:47:07 +000010321 struct pci_dev *dev = bp->pdev;
10322
Yuval Mintz8eee6942012-08-09 04:37:25 +000010323 if (CHIP_IS_E1x(bp)) {
10324 BNX2X_DEV_INFO("FLR not supported in E1/E1H\n");
10325 return -EINVAL;
10326 }
10327
10328 /* only bootcode REQ_BC_VER_4_INITIATE_FLR and onwards support flr */
10329 if (bp->common.bc_ver < REQ_BC_VER_4_INITIATE_FLR) {
10330 BNX2X_ERR("FLR not supported by BC_VER: 0x%x\n",
10331 bp->common.bc_ver);
10332 return -EINVAL;
10333 }
Yuval Mintz452427b2012-03-26 20:47:07 +000010334
Casey Leedom8903b9e2013-08-06 15:48:38 +053010335 if (!pci_wait_for_pending_transaction(dev))
10336 dev_err(&dev->dev, "transaction is not cleared; proceeding with reset anyway\n");
Yuval Mintz452427b2012-03-26 20:47:07 +000010337
Yuval Mintz8eee6942012-08-09 04:37:25 +000010338 BNX2X_DEV_INFO("Initiating FLR\n");
Yuval Mintz452427b2012-03-26 20:47:07 +000010339 bnx2x_fw_command(bp, DRV_MSG_CODE_INITIATE_FLR, 0);
10340
10341 return 0;
10342}
10343
Bill Pemberton0329aba2012-12-03 09:24:24 -050010344static int bnx2x_prev_unload_uncommon(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010345{
10346 int rc;
10347
10348 BNX2X_DEV_INFO("Uncommon unload Flow\n");
10349
10350 /* Test if previous unload process was already finished for this path */
10351 if (bnx2x_prev_is_path_marked(bp))
10352 return bnx2x_prev_mcp_done(bp);
10353
Yuval Mintz04c46732013-01-23 03:21:46 +000010354 BNX2X_DEV_INFO("Path is unmarked\n");
10355
Yuval Mintzb17b0ca2014-06-12 07:55:31 +030010356 /* Cannot proceed with FLR if UNDI is loaded, since FW does not match */
10357 if (bnx2x_prev_is_after_undi(bp))
10358 goto out;
10359
Yuval Mintz452427b2012-03-26 20:47:07 +000010360 /* If function has FLR capabilities, and existing FW version matches
10361 * the one required, then FLR will be sufficient to clean any residue
10362 * left by previous driver
10363 */
Yuval Mintz91ebb922013-12-26 09:57:07 +020010364 rc = bnx2x_compare_fw_ver(bp, FW_MSG_CODE_DRV_LOAD_FUNCTION, false);
Yuval Mintz8eee6942012-08-09 04:37:25 +000010365
10366 if (!rc) {
10367 /* fw version is good */
10368 BNX2X_DEV_INFO("FW version matches our own. Attempting FLR\n");
10369 rc = bnx2x_do_flr(bp);
10370 }
10371
10372 if (!rc) {
10373 /* FLR was performed */
10374 BNX2X_DEV_INFO("FLR successful\n");
10375 return 0;
10376 }
10377
10378 BNX2X_DEV_INFO("Could not FLR\n");
Yuval Mintz452427b2012-03-26 20:47:07 +000010379
Yuval Mintzb17b0ca2014-06-12 07:55:31 +030010380out:
Yuval Mintz452427b2012-03-26 20:47:07 +000010381 /* Close the MCP request, return failure*/
10382 rc = bnx2x_prev_mcp_done(bp);
10383 if (!rc)
10384 rc = BNX2X_PREV_WAIT_NEEDED;
10385
10386 return rc;
10387}
10388
Bill Pemberton0329aba2012-12-03 09:24:24 -050010389static int bnx2x_prev_unload_common(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010390{
10391 u32 reset_reg, tmp_reg = 0, rc;
Barak Witkowskic63da992012-12-05 23:04:03 +000010392 bool prev_undi = false;
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010393 struct bnx2x_mac_vals mac_vals;
10394
Yuval Mintz452427b2012-03-26 20:47:07 +000010395 /* It is possible a previous function received 'common' answer,
10396 * but hasn't loaded yet, therefore creating a scenario of
10397 * multiple functions receiving 'common' on the same path.
10398 */
10399 BNX2X_DEV_INFO("Common unload Flow\n");
10400
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010401 memset(&mac_vals, 0, sizeof(mac_vals));
10402
Yuval Mintz452427b2012-03-26 20:47:07 +000010403 if (bnx2x_prev_is_path_marked(bp))
10404 return bnx2x_prev_mcp_done(bp);
10405
10406 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_1);
10407
10408 /* Reset should be performed after BRB is emptied */
10409 if (reset_reg & MISC_REGISTERS_RESET_REG_1_RST_BRB1) {
10410 u32 timer_count = 1000;
Yuval Mintz452427b2012-03-26 20:47:07 +000010411
10412 /* Close the MAC Rx to prevent BRB from filling up */
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010413 bnx2x_prev_unload_close_mac(bp, &mac_vals);
10414
10415 /* close LLH filters towards the BRB */
10416 bnx2x_set_rx_filter(&bp->link_params, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +000010417
Yuval Mintzb17b0ca2014-06-12 07:55:31 +030010418 /* Check if the UNDI driver was previously loaded */
10419 if (bnx2x_prev_is_after_undi(bp)) {
10420 prev_undi = true;
10421 /* clear the UNDI indication */
10422 REG_WR(bp, DORQ_REG_NORM_CID_OFST, 0);
10423 /* clear possible idle check errors */
10424 REG_RD(bp, NIG_REG_NIG_INT_STS_CLR_0);
Yuval Mintz452427b2012-03-26 20:47:07 +000010425 }
Dmitry Kravkovd46f7c42013-04-17 22:49:05 +000010426 if (!CHIP_IS_E1x(bp))
10427 /* block FW from writing to host */
10428 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
10429
Yuval Mintz452427b2012-03-26 20:47:07 +000010430 /* wait until BRB is empty */
10431 tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
10432 while (timer_count) {
10433 u32 prev_brb = tmp_reg;
10434
10435 tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
10436 if (!tmp_reg)
10437 break;
10438
10439 BNX2X_DEV_INFO("BRB still has 0x%08x\n", tmp_reg);
10440
10441 /* reset timer as long as BRB actually gets emptied */
10442 if (prev_brb > tmp_reg)
10443 timer_count = 1000;
10444 else
10445 timer_count--;
10446
Yuval Mintz7c3afd82014-08-18 22:36:23 +030010447 /* If UNDI resides in memory, manually increment it */
10448 if (prev_undi)
10449 bnx2x_prev_unload_undi_inc(bp, 1);
10450
Yuval Mintz452427b2012-03-26 20:47:07 +000010451 udelay(10);
10452 }
10453
10454 if (!timer_count)
10455 BNX2X_ERR("Failed to empty BRB, hope for the best\n");
Yuval Mintz452427b2012-03-26 20:47:07 +000010456 }
10457
10458 /* No packets are in the pipeline, path is ready for reset */
10459 bnx2x_reset_common(bp);
10460
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010461 if (mac_vals.xmac_addr)
10462 REG_WR(bp, mac_vals.xmac_addr, mac_vals.xmac_val);
10463 if (mac_vals.umac_addr)
10464 REG_WR(bp, mac_vals.umac_addr, mac_vals.umac_val);
10465 if (mac_vals.emac_addr)
10466 REG_WR(bp, mac_vals.emac_addr, mac_vals.emac_val);
10467 if (mac_vals.bmac_addr) {
10468 REG_WR(bp, mac_vals.bmac_addr, mac_vals.bmac_val[0]);
10469 REG_WR(bp, mac_vals.bmac_addr + 4, mac_vals.bmac_val[1]);
10470 }
10471
Barak Witkowskic63da992012-12-05 23:04:03 +000010472 rc = bnx2x_prev_mark_path(bp, prev_undi);
Yuval Mintz452427b2012-03-26 20:47:07 +000010473 if (rc) {
10474 bnx2x_prev_mcp_done(bp);
10475 return rc;
10476 }
10477
10478 return bnx2x_prev_mcp_done(bp);
10479}
10480
Ariel Elior24f06712012-05-06 07:05:57 +000010481/* previous driver DMAE transaction may have occurred when pre-boot stage ended
10482 * and boot began, or when kdump kernel was loaded. Either case would invalidate
10483 * the addresses of the transaction, resulting in was-error bit set in the pci
10484 * causing all hw-to-host pcie transactions to timeout. If this happened we want
10485 * to clear the interrupt which detected this from the pglueb and the was done
10486 * bit
10487 */
Bill Pemberton0329aba2012-12-03 09:24:24 -050010488static void bnx2x_prev_interrupted_dmae(struct bnx2x *bp)
Ariel Elior24f06712012-05-06 07:05:57 +000010489{
Ariel Elior4a254172012-11-22 07:16:17 +000010490 if (!CHIP_IS_E1x(bp)) {
10491 u32 val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS);
10492 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN) {
Yuval Mintz04c46732013-01-23 03:21:46 +000010493 DP(BNX2X_MSG_SP,
10494 "'was error' bit was found to be set in pglueb upon startup. Clearing\n");
Ariel Elior4a254172012-11-22 07:16:17 +000010495 REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR,
10496 1 << BP_FUNC(bp));
10497 }
Ariel Elior24f06712012-05-06 07:05:57 +000010498 }
10499}
10500
Bill Pemberton0329aba2012-12-03 09:24:24 -050010501static int bnx2x_prev_unload(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010502{
10503 int time_counter = 10;
10504 u32 rc, fw, hw_lock_reg, hw_lock_val;
10505 BNX2X_DEV_INFO("Entering Previous Unload Flow\n");
10506
Ariel Elior24f06712012-05-06 07:05:57 +000010507 /* clear hw from errors which may have resulted from an interrupted
10508 * dmae transaction.
10509 */
10510 bnx2x_prev_interrupted_dmae(bp);
10511
10512 /* Release previously held locks */
Yuval Mintz452427b2012-03-26 20:47:07 +000010513 hw_lock_reg = (BP_FUNC(bp) <= 5) ?
10514 (MISC_REG_DRIVER_CONTROL_1 + BP_FUNC(bp) * 8) :
10515 (MISC_REG_DRIVER_CONTROL_7 + (BP_FUNC(bp) - 6) * 8);
10516
Yuval Mintz3cdeec22013-06-02 00:06:19 +000010517 hw_lock_val = REG_RD(bp, hw_lock_reg);
Yuval Mintz452427b2012-03-26 20:47:07 +000010518 if (hw_lock_val) {
10519 if (hw_lock_val & HW_LOCK_RESOURCE_NVRAM) {
10520 BNX2X_DEV_INFO("Release Previously held NVRAM lock\n");
10521 REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
10522 (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << BP_PORT(bp)));
10523 }
10524
10525 BNX2X_DEV_INFO("Release Previously held hw lock\n");
10526 REG_WR(bp, hw_lock_reg, 0xffffffff);
10527 } else
10528 BNX2X_DEV_INFO("No need to release hw/nvram locks\n");
10529
10530 if (MCPR_ACCESS_LOCK_LOCK & REG_RD(bp, MCP_REG_MCPR_ACCESS_LOCK)) {
10531 BNX2X_DEV_INFO("Release previously held alr\n");
Yuval Mintz3cdeec22013-06-02 00:06:19 +000010532 bnx2x_release_alr(bp);
Yuval Mintz452427b2012-03-26 20:47:07 +000010533 }
10534
Yuval Mintz452427b2012-03-26 20:47:07 +000010535 do {
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010536 int aer = 0;
Yuval Mintz452427b2012-03-26 20:47:07 +000010537 /* Lock MCP using an unload request */
10538 fw = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS, 0);
10539 if (!fw) {
10540 BNX2X_ERR("MCP response failure, aborting\n");
10541 rc = -EBUSY;
10542 break;
10543 }
10544
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010545 rc = down_interruptible(&bnx2x_prev_sem);
10546 if (rc) {
10547 BNX2X_ERR("Cannot check for AER; Received %d when tried to take lock\n",
10548 rc);
10549 } else {
10550 /* If Path is marked by EEH, ignore unload status */
10551 aer = !!(bnx2x_prev_path_get_entry(bp) &&
10552 bnx2x_prev_path_get_entry(bp)->aer);
Yuval Mintz60cde812013-03-26 23:28:03 +000010553 up(&bnx2x_prev_sem);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010554 }
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010555
10556 if (fw == FW_MSG_CODE_DRV_UNLOAD_COMMON || aer) {
Yuval Mintz452427b2012-03-26 20:47:07 +000010557 rc = bnx2x_prev_unload_common(bp);
10558 break;
10559 }
10560
Yuval Mintz16a5fd92013-06-02 00:06:18 +000010561 /* non-common reply from MCP might require looping */
Yuval Mintz452427b2012-03-26 20:47:07 +000010562 rc = bnx2x_prev_unload_uncommon(bp);
10563 if (rc != BNX2X_PREV_WAIT_NEEDED)
10564 break;
10565
10566 msleep(20);
10567 } while (--time_counter);
10568
10569 if (!time_counter || rc) {
Yuval Mintz91ebb922013-12-26 09:57:07 +020010570 BNX2X_DEV_INFO("Unloading previous driver did not occur, Possibly due to MF UNDI\n");
10571 rc = -EPROBE_DEFER;
Yuval Mintz452427b2012-03-26 20:47:07 +000010572 }
10573
Barak Witkowskic63da992012-12-05 23:04:03 +000010574 /* Mark function if its port was used to boot from SAN */
Dmitry Kravkov178135c2013-05-22 21:21:50 +000010575 if (bnx2x_port_after_undi(bp))
Barak Witkowskic63da992012-12-05 23:04:03 +000010576 bp->link_params.feature_config_flags |=
10577 FEATURE_CONFIG_BOOT_FROM_SAN;
10578
Yuval Mintz452427b2012-03-26 20:47:07 +000010579 BNX2X_DEV_INFO("Finished Previous Unload Flow [%d]\n", rc);
10580
10581 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010582}
10583
Bill Pemberton0329aba2012-12-03 09:24:24 -050010584static void bnx2x_get_common_hwinfo(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010585{
Barak Witkowski1d187b32011-12-05 22:41:50 +000010586 u32 val, val2, val3, val4, id, boot_mode;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -070010587 u16 pmc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010588
10589 /* Get the chip revision id and number. */
10590 /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
10591 val = REG_RD(bp, MISC_REG_CHIP_NUM);
10592 id = ((val & 0xffff) << 16);
10593 val = REG_RD(bp, MISC_REG_CHIP_REV);
10594 id |= ((val & 0xf) << 12);
Yuval Mintzf22fdf22013-03-11 05:17:43 +000010595
10596 /* Metal is read from PCI regs, but we can't access >=0x400 from
10597 * the configuration space (so we need to reg_rd)
10598 */
10599 val = REG_RD(bp, PCICFG_OFFSET + PCI_ID_VAL3);
10600 id |= (((val >> 24) & 0xf) << 4);
Eilon Greenstein5a40e082009-01-14 06:44:04 +000010601 val = REG_RD(bp, MISC_REG_BOND_ID);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010602 id |= (val & 0xf);
10603 bp->common.chip_id = id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010604
Barak Witkowski7e8e02d2012-04-03 18:41:28 +000010605 /* force 57811 according to MISC register */
10606 if (REG_RD(bp, MISC_REG_CHIP_TYPE) & MISC_REG_CHIP_TYPE_57811_MASK) {
10607 if (CHIP_IS_57810(bp))
10608 bp->common.chip_id = (CHIP_NUM_57811 << 16) |
10609 (bp->common.chip_id & 0x0000FFFF);
10610 else if (CHIP_IS_57810_MF(bp))
10611 bp->common.chip_id = (CHIP_NUM_57811_MF << 16) |
10612 (bp->common.chip_id & 0x0000FFFF);
10613 bp->common.chip_id |= 0x1;
10614 }
10615
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010616 /* Set doorbell size */
10617 bp->db_size = (1 << BNX2X_DB_SHIFT);
10618
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010619 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010620 val = REG_RD(bp, MISC_REG_PORT4MODE_EN_OVWR);
10621 if ((val & 1) == 0)
10622 val = REG_RD(bp, MISC_REG_PORT4MODE_EN);
10623 else
10624 val = (val >> 1) & 1;
10625 BNX2X_DEV_INFO("chip is in %s\n", val ? "4_PORT_MODE" :
10626 "2_PORT_MODE");
10627 bp->common.chip_port_mode = val ? CHIP_4_PORT_MODE :
10628 CHIP_2_PORT_MODE;
10629
10630 if (CHIP_MODE_IS_4_PORT(bp))
10631 bp->pfid = (bp->pf_num >> 1); /* 0..3 */
10632 else
10633 bp->pfid = (bp->pf_num & 0x6); /* 0, 2, 4, 6 */
10634 } else {
10635 bp->common.chip_port_mode = CHIP_PORT_MODE_NONE; /* N/A */
10636 bp->pfid = bp->pf_num; /* 0..7 */
10637 }
10638
Merav Sicron51c1a582012-03-18 10:33:38 +000010639 BNX2X_DEV_INFO("pf_id: %x", bp->pfid);
10640
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010641 bp->link_params.chip_id = bp->common.chip_id;
10642 BNX2X_DEV_INFO("chip ID is 0x%x\n", id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010643
Eilon Greenstein1c063282009-02-12 08:36:43 +000010644 val = (REG_RD(bp, 0x2874) & 0x55);
10645 if ((bp->common.chip_id & 0x1) ||
10646 (CHIP_IS_E1(bp) && val) || (CHIP_IS_E1H(bp) && (val == 0x55))) {
10647 bp->flags |= ONE_PORT_FLAG;
10648 BNX2X_DEV_INFO("single port device\n");
10649 }
10650
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010651 val = REG_RD(bp, MCP_REG_MCPR_NVM_CFG4);
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000010652 bp->common.flash_size = (BNX2X_NVRAM_1MB_SIZE <<
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010653 (val & MCPR_NVM_CFG4_FLASH_SIZE));
10654 BNX2X_DEV_INFO("flash_size 0x%x (%d)\n",
10655 bp->common.flash_size, bp->common.flash_size);
10656
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +000010657 bnx2x_init_shmem(bp);
10658
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010659 bp->common.shmem2_base = REG_RD(bp, (BP_PATH(bp) ?
10660 MISC_REG_GENERIC_CR_1 :
10661 MISC_REG_GENERIC_CR_0));
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +000010662
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010663 bp->link_params.shmem_base = bp->common.shmem_base;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010664 bp->link_params.shmem2_base = bp->common.shmem2_base;
Yaniv Rosnerb884d952012-11-27 03:46:28 +000010665 if (SHMEM2_RD(bp, size) >
10666 (u32)offsetof(struct shmem2_region, lfa_host_addr[BP_PORT(bp)]))
10667 bp->link_params.lfa_base =
10668 REG_RD(bp, bp->common.shmem2_base +
10669 (u32)offsetof(struct shmem2_region,
10670 lfa_host_addr[BP_PORT(bp)]));
10671 else
10672 bp->link_params.lfa_base = 0;
Eilon Greenstein2691d512009-08-12 08:22:08 +000010673 BNX2X_DEV_INFO("shmem offset 0x%x shmem2 offset 0x%x\n",
10674 bp->common.shmem_base, bp->common.shmem2_base);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010675
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010676 if (!bp->common.shmem_base) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010677 BNX2X_DEV_INFO("MCP not active\n");
10678 bp->flags |= NO_MCP_FLAG;
10679 return;
10680 }
10681
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010682 bp->common.hw_config = SHMEM_RD(bp, dev_info.shared_hw_config.config);
Eilon Greenstein35b19ba2009-02-12 08:36:47 +000010683 BNX2X_DEV_INFO("hw_config 0x%08x\n", bp->common.hw_config);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010684
10685 bp->link_params.hw_led_mode = ((bp->common.hw_config &
10686 SHARED_HW_CFG_LED_MODE_MASK) >>
10687 SHARED_HW_CFG_LED_MODE_SHIFT);
10688
Eilon Greensteinc2c8b032009-02-12 08:37:14 +000010689 bp->link_params.feature_config_flags = 0;
10690 val = SHMEM_RD(bp, dev_info.shared_feature_config.config);
10691 if (val & SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED)
10692 bp->link_params.feature_config_flags |=
10693 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
10694 else
10695 bp->link_params.feature_config_flags &=
10696 ~FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
10697
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010698 val = SHMEM_RD(bp, dev_info.bc_rev) >> 8;
10699 bp->common.bc_ver = val;
10700 BNX2X_DEV_INFO("bc_ver %X\n", val);
10701 if (val < BNX2X_BC_VER) {
10702 /* for now only warn
10703 * later we might need to enforce this */
Merav Sicron51c1a582012-03-18 10:33:38 +000010704 BNX2X_ERR("This driver needs bc_ver %X but found %X, please upgrade BC\n",
10705 BNX2X_BC_VER, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010706 }
Eilon Greenstein4d295db2009-07-21 05:47:47 +000010707 bp->link_params.feature_config_flags |=
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010708 (val >= REQ_BC_VER_4_VRFY_FIRST_PHY_OPT_MDL) ?
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010709 FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY : 0;
10710
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010711 bp->link_params.feature_config_flags |=
10712 (val >= REQ_BC_VER_4_VRFY_SPECIFIC_PHY_OPT_MDL) ?
10713 FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY : 0;
Barak Witkowskia3348722012-04-23 03:04:46 +000010714 bp->link_params.feature_config_flags |=
10715 (val >= REQ_BC_VER_4_VRFY_AFEX_SUPPORTED) ?
10716 FEATURE_CONFIG_BC_SUPPORTS_AFEX : 0;
Yaniv Rosner85242ee2011-07-05 01:06:53 +000010717 bp->link_params.feature_config_flags |=
10718 (val >= REQ_BC_VER_4_SFP_TX_DISABLE_SUPPORTED) ?
10719 FEATURE_CONFIG_BC_SUPPORTS_SFP_TX_DISABLED : 0;
Yaniv Rosner55386fe82012-11-27 03:46:30 +000010720
10721 bp->link_params.feature_config_flags |=
10722 (val >= REQ_BC_VER_4_MT_SUPPORTED) ?
10723 FEATURE_CONFIG_MT_SUPPORT : 0;
10724
Barak Witkowski0e898dd2011-12-05 21:52:22 +000010725 bp->flags |= (val >= REQ_BC_VER_4_PFC_STATS_SUPPORTED) ?
10726 BC_SUPPORTS_PFC_STATS : 0;
Yaniv Rosner85242ee2011-07-05 01:06:53 +000010727
Barak Witkowski2e499d32012-06-26 01:31:19 +000010728 bp->flags |= (val >= REQ_BC_VER_4_FCOE_FEATURES) ?
10729 BC_SUPPORTS_FCOE_FEATURES : 0;
10730
Barak Witkowski98768792012-06-19 07:48:31 +000010731 bp->flags |= (val >= REQ_BC_VER_4_DCBX_ADMIN_MSG_NON_PMF) ?
10732 BC_SUPPORTS_DCBX_MSG_NON_PMF : 0;
Barak Witkowskya6d3a5b2013-08-13 02:25:02 +030010733
10734 bp->flags |= (val >= REQ_BC_VER_4_RMMOD_CMD) ?
10735 BC_SUPPORTS_RMMOD_CMD : 0;
10736
Barak Witkowski1d187b32011-12-05 22:41:50 +000010737 boot_mode = SHMEM_RD(bp,
10738 dev_info.port_feature_config[BP_PORT(bp)].mba_config) &
10739 PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK;
10740 switch (boot_mode) {
10741 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE:
10742 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_PXE;
10743 break;
10744 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_ISCSIB:
10745 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_ISCSI;
10746 break;
10747 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_FCOE_BOOT:
10748 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_FCOE;
10749 break;
10750 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_NONE:
10751 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_NONE;
10752 break;
10753 }
10754
Jon Mason29ed74c2013-09-11 11:22:39 -070010755 pci_read_config_word(bp->pdev, bp->pdev->pm_cap + PCI_PM_PMC, &pmc);
Dmitry Kravkovf9a3ebb2011-05-04 23:49:11 +000010756 bp->flags |= (pmc & PCI_PM_CAP_PME_D3cold) ? 0 : NO_WOL_FLAG;
10757
Eilon Greenstein72ce58c2008-08-13 15:52:46 -070010758 BNX2X_DEV_INFO("%sWoL capable\n",
Eilon Greensteinf5372252009-02-12 08:38:30 +000010759 (bp->flags & NO_WOL_FLAG) ? "not " : "");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010760
10761 val = SHMEM_RD(bp, dev_info.shared_hw_config.part_num);
10762 val2 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[4]);
10763 val3 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[8]);
10764 val4 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[12]);
10765
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010766 dev_info(&bp->pdev->dev, "part number %X-%X-%X-%X\n",
10767 val, val2, val3, val4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010768}
10769
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010770#define IGU_FID(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_FID)
10771#define IGU_VEC(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_VECTOR)
10772
Bill Pemberton0329aba2012-12-03 09:24:24 -050010773static int bnx2x_get_igu_cam_info(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010774{
10775 int pfid = BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010776 int igu_sb_id;
10777 u32 val;
Ariel Elior6383c0b2011-07-14 08:31:57 +000010778 u8 fid, igu_sb_cnt = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010779
10780 bp->igu_base_sb = 0xff;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010781 if (CHIP_INT_MODE_IS_BC(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -040010782 int vn = BP_VN(bp);
Ariel Elior6383c0b2011-07-14 08:31:57 +000010783 igu_sb_cnt = bp->igu_sb_cnt;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010784 bp->igu_base_sb = (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn) *
10785 FP_SB_MAX_E1x;
10786
10787 bp->igu_dsb_id = E1HVN_MAX * FP_SB_MAX_E1x +
10788 (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn);
10789
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010790 return 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010791 }
10792
10793 /* IGU in normal mode - read CAM */
10794 for (igu_sb_id = 0; igu_sb_id < IGU_REG_MAPPING_MEMORY_SIZE;
10795 igu_sb_id++) {
10796 val = REG_RD(bp, IGU_REG_MAPPING_MEMORY + igu_sb_id * 4);
10797 if (!(val & IGU_REG_MAPPING_MEMORY_VALID))
10798 continue;
10799 fid = IGU_FID(val);
10800 if ((fid & IGU_FID_ENCODE_IS_PF)) {
10801 if ((fid & IGU_FID_PF_NUM_MASK) != pfid)
10802 continue;
10803 if (IGU_VEC(val) == 0)
10804 /* default status block */
10805 bp->igu_dsb_id = igu_sb_id;
10806 else {
10807 if (bp->igu_base_sb == 0xff)
10808 bp->igu_base_sb = igu_sb_id;
Ariel Elior6383c0b2011-07-14 08:31:57 +000010809 igu_sb_cnt++;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010810 }
10811 }
10812 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010813
Ariel Elior6383c0b2011-07-14 08:31:57 +000010814#ifdef CONFIG_PCI_MSI
Ariel Elior185d4c82012-09-20 05:26:41 +000010815 /* Due to new PF resource allocation by MFW T7.4 and above, it's
10816 * optional that number of CAM entries will not be equal to the value
10817 * advertised in PCI.
10818 * Driver should use the minimal value of both as the actual status
10819 * block count
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010820 */
Ariel Elior185d4c82012-09-20 05:26:41 +000010821 bp->igu_sb_cnt = min_t(int, bp->igu_sb_cnt, igu_sb_cnt);
Ariel Elior6383c0b2011-07-14 08:31:57 +000010822#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010823
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010824 if (igu_sb_cnt == 0) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010825 BNX2X_ERR("CAM configuration error\n");
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010826 return -EINVAL;
10827 }
10828
10829 return 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010830}
10831
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +000010832static void bnx2x_link_settings_supported(struct bnx2x *bp, u32 switch_cfg)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010833{
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010834 int cfg_size = 0, idx, port = BP_PORT(bp);
10835
10836 /* Aggregation of supported attributes of all external phys */
10837 bp->port.supported[0] = 0;
10838 bp->port.supported[1] = 0;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010839 switch (bp->link_params.num_phys) {
10840 case 1:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010841 bp->port.supported[0] = bp->link_params.phy[INT_PHY].supported;
10842 cfg_size = 1;
10843 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010844 case 2:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010845 bp->port.supported[0] = bp->link_params.phy[EXT_PHY1].supported;
10846 cfg_size = 1;
10847 break;
10848 case 3:
10849 if (bp->link_params.multi_phy_config &
10850 PORT_HW_CFG_PHY_SWAPPED_ENABLED) {
10851 bp->port.supported[1] =
10852 bp->link_params.phy[EXT_PHY1].supported;
10853 bp->port.supported[0] =
10854 bp->link_params.phy[EXT_PHY2].supported;
10855 } else {
10856 bp->port.supported[0] =
10857 bp->link_params.phy[EXT_PHY1].supported;
10858 bp->port.supported[1] =
10859 bp->link_params.phy[EXT_PHY2].supported;
10860 }
10861 cfg_size = 2;
10862 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010863 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010864
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010865 if (!(bp->port.supported[0] || bp->port.supported[1])) {
Merav Sicron51c1a582012-03-18 10:33:38 +000010866 BNX2X_ERR("NVRAM config error. BAD phy config. PHY1 config 0x%x, PHY2 config 0x%x\n",
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010867 SHMEM_RD(bp,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010868 dev_info.port_hw_config[port].external_phy_config),
10869 SHMEM_RD(bp,
10870 dev_info.port_hw_config[port].external_phy_config2));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010871 return;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010872 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010873
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010874 if (CHIP_IS_E3(bp))
10875 bp->port.phy_addr = REG_RD(bp, MISC_REG_WC0_CTRL_PHY_ADDR);
10876 else {
10877 switch (switch_cfg) {
10878 case SWITCH_CFG_1G:
10879 bp->port.phy_addr = REG_RD(
10880 bp, NIG_REG_SERDES0_CTRL_PHY_ADDR + port*0x10);
10881 break;
10882 case SWITCH_CFG_10G:
10883 bp->port.phy_addr = REG_RD(
10884 bp, NIG_REG_XGXS0_CTRL_PHY_ADDR + port*0x18);
10885 break;
10886 default:
10887 BNX2X_ERR("BAD switch_cfg link_config 0x%x\n",
10888 bp->port.link_config[0]);
10889 return;
10890 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010891 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010892 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010893 /* mask what we support according to speed_cap_mask per configuration */
10894 for (idx = 0; idx < cfg_size; idx++) {
10895 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010896 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010897 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010898
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010899 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010900 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010901 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010902
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010903 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010904 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010905 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010906
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010907 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010908 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010909 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010910
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010911 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010912 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010913 bp->port.supported[idx] &= ~(SUPPORTED_1000baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010914 SUPPORTED_1000baseT_Full);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010915
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010916 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010917 PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010918 bp->port.supported[idx] &= ~SUPPORTED_2500baseX_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010919
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010920 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010921 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010922 bp->port.supported[idx] &= ~SUPPORTED_10000baseT_Full;
Yaniv Rosnerb8e0d882013-06-20 17:39:11 +030010923
10924 if (!(bp->link_params.speed_cap_mask[idx] &
10925 PORT_HW_CFG_SPEED_CAPABILITY_D0_20G))
10926 bp->port.supported[idx] &= ~SUPPORTED_20000baseKR2_Full;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010927 }
10928
10929 BNX2X_DEV_INFO("supported 0x%x 0x%x\n", bp->port.supported[0],
10930 bp->port.supported[1]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010931}
10932
Bill Pemberton0329aba2012-12-03 09:24:24 -050010933static void bnx2x_link_settings_requested(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010934{
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010935 u32 link_config, idx, cfg_size = 0;
10936 bp->port.advertising[0] = 0;
10937 bp->port.advertising[1] = 0;
10938 switch (bp->link_params.num_phys) {
10939 case 1:
10940 case 2:
10941 cfg_size = 1;
10942 break;
10943 case 3:
10944 cfg_size = 2;
10945 break;
10946 }
10947 for (idx = 0; idx < cfg_size; idx++) {
10948 bp->link_params.req_duplex[idx] = DUPLEX_FULL;
10949 link_config = bp->port.link_config[idx];
10950 switch (link_config & PORT_FEATURE_LINK_SPEED_MASK) {
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010951 case PORT_FEATURE_LINK_SPEED_AUTO:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010952 if (bp->port.supported[idx] & SUPPORTED_Autoneg) {
10953 bp->link_params.req_line_speed[idx] =
10954 SPEED_AUTO_NEG;
10955 bp->port.advertising[idx] |=
10956 bp->port.supported[idx];
Mintz Yuval10bd1f22012-02-15 02:10:30 +000010957 if (bp->link_params.phy[EXT_PHY1].type ==
10958 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
10959 bp->port.advertising[idx] |=
10960 (SUPPORTED_100baseT_Half |
10961 SUPPORTED_100baseT_Full);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010962 } else {
10963 /* force 10G, no AN */
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010964 bp->link_params.req_line_speed[idx] =
10965 SPEED_10000;
10966 bp->port.advertising[idx] |=
10967 (ADVERTISED_10000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010968 ADVERTISED_FIBRE);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010969 continue;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010970 }
10971 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010972
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010973 case PORT_FEATURE_LINK_SPEED_10M_FULL:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010974 if (bp->port.supported[idx] & SUPPORTED_10baseT_Full) {
10975 bp->link_params.req_line_speed[idx] =
10976 SPEED_10;
10977 bp->port.advertising[idx] |=
10978 (ADVERTISED_10baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010979 ADVERTISED_TP);
10980 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010981 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010982 link_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010983 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010984 return;
10985 }
10986 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010987
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010988 case PORT_FEATURE_LINK_SPEED_10M_HALF:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010989 if (bp->port.supported[idx] & SUPPORTED_10baseT_Half) {
10990 bp->link_params.req_line_speed[idx] =
10991 SPEED_10;
10992 bp->link_params.req_duplex[idx] =
10993 DUPLEX_HALF;
10994 bp->port.advertising[idx] |=
10995 (ADVERTISED_10baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010996 ADVERTISED_TP);
10997 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010998 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010999 link_config,
11000 bp->link_params.speed_cap_mask[idx]);
11001 return;
11002 }
11003 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011004
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011005 case PORT_FEATURE_LINK_SPEED_100M_FULL:
11006 if (bp->port.supported[idx] &
11007 SUPPORTED_100baseT_Full) {
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011008 bp->link_params.req_line_speed[idx] =
11009 SPEED_100;
11010 bp->port.advertising[idx] |=
11011 (ADVERTISED_100baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011012 ADVERTISED_TP);
11013 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000011014 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011015 link_config,
11016 bp->link_params.speed_cap_mask[idx]);
11017 return;
11018 }
11019 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011020
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011021 case PORT_FEATURE_LINK_SPEED_100M_HALF:
11022 if (bp->port.supported[idx] &
11023 SUPPORTED_100baseT_Half) {
11024 bp->link_params.req_line_speed[idx] =
11025 SPEED_100;
11026 bp->link_params.req_duplex[idx] =
11027 DUPLEX_HALF;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011028 bp->port.advertising[idx] |=
11029 (ADVERTISED_100baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011030 ADVERTISED_TP);
11031 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000011032 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011033 link_config,
11034 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011035 return;
11036 }
11037 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011038
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011039 case PORT_FEATURE_LINK_SPEED_1G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011040 if (bp->port.supported[idx] &
11041 SUPPORTED_1000baseT_Full) {
11042 bp->link_params.req_line_speed[idx] =
11043 SPEED_1000;
11044 bp->port.advertising[idx] |=
11045 (ADVERTISED_1000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011046 ADVERTISED_TP);
11047 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000011048 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011049 link_config,
11050 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011051 return;
11052 }
11053 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011054
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011055 case PORT_FEATURE_LINK_SPEED_2_5G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011056 if (bp->port.supported[idx] &
11057 SUPPORTED_2500baseX_Full) {
11058 bp->link_params.req_line_speed[idx] =
11059 SPEED_2500;
11060 bp->port.advertising[idx] |=
11061 (ADVERTISED_2500baseX_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011062 ADVERTISED_TP);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011063 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000011064 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011065 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011066 bp->link_params.speed_cap_mask[idx]);
11067 return;
11068 }
11069 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011070
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011071 case PORT_FEATURE_LINK_SPEED_10G_CX4:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011072 if (bp->port.supported[idx] &
11073 SUPPORTED_10000baseT_Full) {
11074 bp->link_params.req_line_speed[idx] =
11075 SPEED_10000;
11076 bp->port.advertising[idx] |=
11077 (ADVERTISED_10000baseT_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011078 ADVERTISED_FIBRE);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011079 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000011080 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011081 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011082 bp->link_params.speed_cap_mask[idx]);
11083 return;
11084 }
11085 break;
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000011086 case PORT_FEATURE_LINK_SPEED_20G:
11087 bp->link_params.req_line_speed[idx] = SPEED_20000;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011088
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000011089 break;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011090 default:
Merav Sicron51c1a582012-03-18 10:33:38 +000011091 BNX2X_ERR("NVRAM config error. BAD link speed link_config 0x%x\n",
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000011092 link_config);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011093 bp->link_params.req_line_speed[idx] =
11094 SPEED_AUTO_NEG;
11095 bp->port.advertising[idx] =
11096 bp->port.supported[idx];
11097 break;
11098 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011099
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011100 bp->link_params.req_flow_ctrl[idx] = (link_config &
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011101 PORT_FEATURE_FLOW_CONTROL_MASK);
Yuval Mintzcd1dfce2012-12-02 04:05:56 +000011102 if (bp->link_params.req_flow_ctrl[idx] ==
11103 BNX2X_FLOW_CTRL_AUTO) {
11104 if (!(bp->port.supported[idx] & SUPPORTED_Autoneg))
11105 bp->link_params.req_flow_ctrl[idx] =
11106 BNX2X_FLOW_CTRL_NONE;
11107 else
11108 bnx2x_set_requested_fc(bp);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011109 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011110
Merav Sicron51c1a582012-03-18 10:33:38 +000011111 BNX2X_DEV_INFO("req_line_speed %d req_duplex %d req_flow_ctrl 0x%x advertising 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011112 bp->link_params.req_line_speed[idx],
11113 bp->link_params.req_duplex[idx],
11114 bp->link_params.req_flow_ctrl[idx],
11115 bp->port.advertising[idx]);
11116 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011117}
11118
Bill Pemberton0329aba2012-12-03 09:24:24 -050011119static void bnx2x_set_mac_buf(u8 *mac_buf, u32 mac_lo, u16 mac_hi)
Michael Chane665bfd2009-10-10 13:46:54 +000011120{
Yuval Mintz86564c32013-01-23 03:21:50 +000011121 __be16 mac_hi_be = cpu_to_be16(mac_hi);
11122 __be32 mac_lo_be = cpu_to_be32(mac_lo);
11123 memcpy(mac_buf, &mac_hi_be, sizeof(mac_hi_be));
11124 memcpy(mac_buf + sizeof(mac_hi_be), &mac_lo_be, sizeof(mac_lo_be));
Michael Chane665bfd2009-10-10 13:46:54 +000011125}
11126
Bill Pemberton0329aba2012-12-03 09:24:24 -050011127static void bnx2x_get_port_hwinfo(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011128{
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011129 int port = BP_PORT(bp);
Eilon Greenstein589abe32009-02-12 08:36:55 +000011130 u32 config;
Yuval Mintzc8c60d82012-06-06 17:13:07 +000011131 u32 ext_phy_type, ext_phy_config, eee_mode;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011132
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011133 bp->link_params.bp = bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011134 bp->link_params.port = port;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011135
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011136 bp->link_params.lane_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011137 SHMEM_RD(bp, dev_info.port_hw_config[port].lane_config);
Eilon Greenstein4d295db2009-07-21 05:47:47 +000011138
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011139 bp->link_params.speed_cap_mask[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011140 SHMEM_RD(bp,
Yaniv Rosnerb0261922013-05-01 04:27:57 +000011141 dev_info.port_hw_config[port].speed_capability_mask) &
11142 PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011143 bp->link_params.speed_cap_mask[1] =
11144 SHMEM_RD(bp,
Yaniv Rosnerb0261922013-05-01 04:27:57 +000011145 dev_info.port_hw_config[port].speed_capability_mask2) &
11146 PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011147 bp->port.link_config[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011148 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config);
11149
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011150 bp->port.link_config[1] =
11151 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config2);
Eilon Greensteinc2c8b032009-02-12 08:37:14 +000011152
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011153 bp->link_params.multi_phy_config =
11154 SHMEM_RD(bp, dev_info.port_hw_config[port].multi_phy_config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +000011155 /* If the device is capable of WoL, set the default state according
11156 * to the HW
11157 */
Eilon Greenstein4d295db2009-07-21 05:47:47 +000011158 config = SHMEM_RD(bp, dev_info.port_feature_config[port].config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +000011159 bp->wol = (!(bp->flags & NO_WOL_FLAG) &&
11160 (config & PORT_FEATURE_WOL_ENABLED));
11161
Yuval Mintz4ba76992013-01-14 05:11:45 +000011162 if ((config & PORT_FEAT_CFG_STORAGE_PERSONALITY_MASK) ==
11163 PORT_FEAT_CFG_STORAGE_PERSONALITY_FCOE && !IS_MF(bp))
11164 bp->flags |= NO_ISCSI_FLAG;
11165 if ((config & PORT_FEAT_CFG_STORAGE_PERSONALITY_MASK) ==
11166 PORT_FEAT_CFG_STORAGE_PERSONALITY_ISCSI && !(IS_MF(bp)))
11167 bp->flags |= NO_FCOE_FLAG;
11168
Merav Sicron51c1a582012-03-18 10:33:38 +000011169 BNX2X_DEV_INFO("lane_config 0x%08x speed_cap_mask0 0x%08x link_config0 0x%08x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011170 bp->link_params.lane_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011171 bp->link_params.speed_cap_mask[0],
11172 bp->port.link_config[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011173
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011174 bp->link_params.switch_cfg = (bp->port.link_config[0] &
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011175 PORT_FEATURE_CONNECTED_SWITCH_MASK);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011176 bnx2x_phy_probe(&bp->link_params);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011177 bnx2x_link_settings_supported(bp, bp->link_params.switch_cfg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011178
11179 bnx2x_link_settings_requested(bp);
11180
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011181 /*
11182 * If connected directly, work with the internal PHY, otherwise, work
11183 * with the external PHY
11184 */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011185 ext_phy_config =
11186 SHMEM_RD(bp,
11187 dev_info.port_hw_config[port].external_phy_config);
11188 ext_phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011189 if (ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT)
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011190 bp->mdio.prtad = bp->port.phy_addr;
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011191
11192 else if ((ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) &&
11193 (ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN))
11194 bp->mdio.prtad =
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011195 XGXS_EXT_PHY_ADDR(ext_phy_config);
Yaniv Rosner5866df62011-01-30 04:15:07 +000011196
Yuval Mintzc8c60d82012-06-06 17:13:07 +000011197 /* Configure link feature according to nvram value */
11198 eee_mode = (((SHMEM_RD(bp, dev_info.
11199 port_feature_config[port].eee_power_mode)) &
11200 PORT_FEAT_CFG_EEE_POWER_MODE_MASK) >>
11201 PORT_FEAT_CFG_EEE_POWER_MODE_SHIFT);
11202 if (eee_mode != PORT_FEAT_CFG_EEE_POWER_MODE_DISABLED) {
11203 bp->link_params.eee_mode = EEE_MODE_ADV_LPI |
11204 EEE_MODE_ENABLE_LPI |
11205 EEE_MODE_OUTPUT_TIME;
11206 } else {
11207 bp->link_params.eee_mode = 0;
11208 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011209}
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011210
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011211void bnx2x_get_iscsi_info(struct bnx2x *bp)
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011212{
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000011213 u32 no_flags = NO_ISCSI_FLAG;
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011214 int port = BP_PORT(bp);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011215 u32 max_iscsi_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011216 drv_lic_key[port].max_iscsi_conn);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011217
Merav Sicron55c11942012-11-07 00:45:48 +000011218 if (!CNIC_SUPPORT(bp)) {
11219 bp->flags |= no_flags;
11220 return;
11221 }
11222
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011223 /* Get the number of maximum allowed iSCSI connections */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011224 bp->cnic_eth_dev.max_iscsi_conn =
11225 (max_iscsi_conn & BNX2X_MAX_ISCSI_INIT_CONN_MASK) >>
11226 BNX2X_MAX_ISCSI_INIT_CONN_SHIFT;
11227
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011228 BNX2X_DEV_INFO("max_iscsi_conn 0x%x\n",
11229 bp->cnic_eth_dev.max_iscsi_conn);
11230
11231 /*
11232 * If maximum allowed number of connections is zero -
11233 * disable the feature.
11234 */
11235 if (!bp->cnic_eth_dev.max_iscsi_conn)
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000011236 bp->flags |= no_flags;
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011237}
11238
Bill Pemberton0329aba2012-12-03 09:24:24 -050011239static void bnx2x_get_ext_wwn_info(struct bnx2x *bp, int func)
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000011240{
11241 /* Port info */
11242 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
11243 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_upper);
11244 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
11245 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_lower);
11246
11247 /* Node info */
11248 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
11249 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_upper);
11250 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
11251 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_lower);
11252}
Dmitry Kravkov86800192013-05-27 04:08:29 +000011253
11254static int bnx2x_shared_fcoe_funcs(struct bnx2x *bp)
11255{
11256 u8 count = 0;
11257
11258 if (IS_MF(bp)) {
11259 u8 fid;
11260
11261 /* iterate over absolute function ids for this path: */
11262 for (fid = BP_PATH(bp); fid < E2_FUNC_MAX * 2; fid += 2) {
11263 if (IS_MF_SD(bp)) {
11264 u32 cfg = MF_CFG_RD(bp,
11265 func_mf_config[fid].config);
11266
11267 if (!(cfg & FUNC_MF_CFG_FUNC_HIDE) &&
11268 ((cfg & FUNC_MF_CFG_PROTOCOL_MASK) ==
11269 FUNC_MF_CFG_PROTOCOL_FCOE))
11270 count++;
11271 } else {
11272 u32 cfg = MF_CFG_RD(bp,
11273 func_ext_config[fid].
11274 func_cfg);
11275
11276 if ((cfg & MACP_FUNC_CFG_FLAGS_ENABLED) &&
11277 (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD))
11278 count++;
11279 }
11280 }
11281 } else { /* SF */
11282 int port, port_cnt = CHIP_MODE_IS_4_PORT(bp) ? 2 : 1;
11283
11284 for (port = 0; port < port_cnt; port++) {
11285 u32 lic = SHMEM_RD(bp,
11286 drv_lic_key[port].max_fcoe_conn) ^
11287 FW_ENCODE_32BIT_PATTERN;
11288 if (lic)
11289 count++;
11290 }
11291 }
11292
11293 return count;
11294}
11295
Bill Pemberton0329aba2012-12-03 09:24:24 -050011296static void bnx2x_get_fcoe_info(struct bnx2x *bp)
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011297{
11298 int port = BP_PORT(bp);
11299 int func = BP_ABS_FUNC(bp);
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011300 u32 max_fcoe_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
11301 drv_lic_key[port].max_fcoe_conn);
Dmitry Kravkov86800192013-05-27 04:08:29 +000011302 u8 num_fcoe_func = bnx2x_shared_fcoe_funcs(bp);
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011303
Merav Sicron55c11942012-11-07 00:45:48 +000011304 if (!CNIC_SUPPORT(bp)) {
11305 bp->flags |= NO_FCOE_FLAG;
11306 return;
11307 }
11308
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011309 /* Get the number of maximum allowed FCoE connections */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011310 bp->cnic_eth_dev.max_fcoe_conn =
11311 (max_fcoe_conn & BNX2X_MAX_FCOE_INIT_CONN_MASK) >>
11312 BNX2X_MAX_FCOE_INIT_CONN_SHIFT;
11313
Bhanu Prakash Gollapudi0eb43b42013-04-22 19:22:30 +000011314 /* Calculate the number of maximum allowed FCoE tasks */
11315 bp->cnic_eth_dev.max_fcoe_exchanges = MAX_NUM_FCOE_TASKS_PER_ENGINE;
Dmitry Kravkov86800192013-05-27 04:08:29 +000011316
11317 /* check if FCoE resources must be shared between different functions */
11318 if (num_fcoe_func)
11319 bp->cnic_eth_dev.max_fcoe_exchanges /= num_fcoe_func;
Bhanu Prakash Gollapudi0eb43b42013-04-22 19:22:30 +000011320
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011321 /* Read the WWN: */
11322 if (!IS_MF(bp)) {
11323 /* Port info */
11324 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
11325 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000011326 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011327 fcoe_wwn_port_name_upper);
11328 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
11329 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000011330 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011331 fcoe_wwn_port_name_lower);
11332
11333 /* Node info */
11334 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
11335 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000011336 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011337 fcoe_wwn_node_name_upper);
11338 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
11339 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000011340 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011341 fcoe_wwn_node_name_lower);
11342 } else if (!IS_MF_SD(bp)) {
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011343 /*
11344 * Read the WWN info only if the FCoE feature is enabled for
11345 * this function.
11346 */
Yuval Mintz7b5342d2012-09-11 04:34:14 +000011347 if (BNX2X_MF_EXT_PROTOCOL_FCOE(bp) && !CHIP_IS_E1x(bp))
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000011348 bnx2x_get_ext_wwn_info(bp, func);
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011349
Yuval Mintz382e5132012-12-02 04:05:51 +000011350 } else if (IS_MF_FCOE_SD(bp) && !CHIP_IS_E1x(bp)) {
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000011351 bnx2x_get_ext_wwn_info(bp, func);
Yuval Mintz382e5132012-12-02 04:05:51 +000011352 }
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011353
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011354 BNX2X_DEV_INFO("max_fcoe_conn 0x%x\n", bp->cnic_eth_dev.max_fcoe_conn);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011355
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011356 /*
11357 * If maximum allowed number of connections is zero -
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011358 * disable the feature.
11359 */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011360 if (!bp->cnic_eth_dev.max_fcoe_conn)
11361 bp->flags |= NO_FCOE_FLAG;
11362}
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011363
Bill Pemberton0329aba2012-12-03 09:24:24 -050011364static void bnx2x_get_cnic_info(struct bnx2x *bp)
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011365{
11366 /*
11367 * iSCSI may be dynamically disabled but reading
11368 * info here we will decrease memory usage by driver
11369 * if the feature is disabled for good
11370 */
11371 bnx2x_get_iscsi_info(bp);
11372 bnx2x_get_fcoe_info(bp);
11373}
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011374
Bill Pemberton0329aba2012-12-03 09:24:24 -050011375static void bnx2x_get_cnic_mac_hwinfo(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +000011376{
11377 u32 val, val2;
11378 int func = BP_ABS_FUNC(bp);
11379 int port = BP_PORT(bp);
11380 u8 *iscsi_mac = bp->cnic_eth_dev.iscsi_mac;
11381 u8 *fip_mac = bp->fip_mac;
11382
11383 if (IS_MF(bp)) {
11384 /* iSCSI and FCoE NPAR MACs: if there is no either iSCSI or
11385 * FCoE MAC then the appropriate feature should be disabled.
11386 * In non SD mode features configuration comes from struct
11387 * func_ext_config.
11388 */
11389 if (!IS_MF_SD(bp) && !CHIP_IS_E1x(bp)) {
11390 u32 cfg = MF_CFG_RD(bp, func_ext_config[func].func_cfg);
11391 if (cfg & MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD) {
11392 val2 = MF_CFG_RD(bp, func_ext_config[func].
11393 iscsi_mac_addr_upper);
11394 val = MF_CFG_RD(bp, func_ext_config[func].
11395 iscsi_mac_addr_lower);
11396 bnx2x_set_mac_buf(iscsi_mac, val, val2);
11397 BNX2X_DEV_INFO
11398 ("Read iSCSI MAC: %pM\n", iscsi_mac);
11399 } else {
11400 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
11401 }
11402
11403 if (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD) {
11404 val2 = MF_CFG_RD(bp, func_ext_config[func].
11405 fcoe_mac_addr_upper);
11406 val = MF_CFG_RD(bp, func_ext_config[func].
11407 fcoe_mac_addr_lower);
11408 bnx2x_set_mac_buf(fip_mac, val, val2);
11409 BNX2X_DEV_INFO
11410 ("Read FCoE L2 MAC: %pM\n", fip_mac);
11411 } else {
11412 bp->flags |= NO_FCOE_FLAG;
11413 }
11414
11415 bp->mf_ext_config = cfg;
11416
11417 } else { /* SD MODE */
11418 if (BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp)) {
11419 /* use primary mac as iscsi mac */
11420 memcpy(iscsi_mac, bp->dev->dev_addr, ETH_ALEN);
11421
11422 BNX2X_DEV_INFO("SD ISCSI MODE\n");
11423 BNX2X_DEV_INFO
11424 ("Read iSCSI MAC: %pM\n", iscsi_mac);
11425 } else if (BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp)) {
11426 /* use primary mac as fip mac */
11427 memcpy(fip_mac, bp->dev->dev_addr, ETH_ALEN);
11428 BNX2X_DEV_INFO("SD FCoE MODE\n");
11429 BNX2X_DEV_INFO
11430 ("Read FIP MAC: %pM\n", fip_mac);
11431 }
11432 }
11433
Yuval Mintz82594f82013-03-11 05:17:51 +000011434 /* If this is a storage-only interface, use SAN mac as
11435 * primary MAC. Notice that for SD this is already the case,
11436 * as the SAN mac was copied from the primary MAC.
11437 */
11438 if (IS_MF_FCOE_AFEX(bp))
Merav Sicron55c11942012-11-07 00:45:48 +000011439 memcpy(bp->dev->dev_addr, fip_mac, ETH_ALEN);
Merav Sicron55c11942012-11-07 00:45:48 +000011440 } else {
11441 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
11442 iscsi_mac_upper);
11443 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
11444 iscsi_mac_lower);
11445 bnx2x_set_mac_buf(iscsi_mac, val, val2);
11446
11447 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
11448 fcoe_fip_mac_upper);
11449 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
11450 fcoe_fip_mac_lower);
11451 bnx2x_set_mac_buf(fip_mac, val, val2);
11452 }
11453
11454 /* Disable iSCSI OOO if MAC configuration is invalid. */
11455 if (!is_valid_ether_addr(iscsi_mac)) {
11456 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
11457 memset(iscsi_mac, 0, ETH_ALEN);
11458 }
11459
11460 /* Disable FCoE if MAC configuration is invalid. */
11461 if (!is_valid_ether_addr(fip_mac)) {
11462 bp->flags |= NO_FCOE_FLAG;
11463 memset(bp->fip_mac, 0, ETH_ALEN);
11464 }
11465}
11466
Bill Pemberton0329aba2012-12-03 09:24:24 -050011467static void bnx2x_get_mac_hwinfo(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011468{
11469 u32 val, val2;
11470 int func = BP_ABS_FUNC(bp);
11471 int port = BP_PORT(bp);
11472
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011473 /* Zero primary MAC configuration */
11474 memset(bp->dev->dev_addr, 0, ETH_ALEN);
11475
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011476 if (BP_NOMCP(bp)) {
11477 BNX2X_ERROR("warning: random MAC workaround active\n");
Danny Kukawka7ce5d222012-02-15 06:45:40 +000011478 eth_hw_addr_random(bp->dev);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011479 } else if (IS_MF(bp)) {
11480 val2 = MF_CFG_RD(bp, func_mf_config[func].mac_upper);
11481 val = MF_CFG_RD(bp, func_mf_config[func].mac_lower);
11482 if ((val2 != FUNC_MF_CFG_UPPERMAC_DEFAULT) &&
11483 (val != FUNC_MF_CFG_LOWERMAC_DEFAULT))
11484 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
11485
Merav Sicron55c11942012-11-07 00:45:48 +000011486 if (CNIC_SUPPORT(bp))
11487 bnx2x_get_cnic_mac_hwinfo(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011488 } else {
11489 /* in SF read MACs from port configuration */
11490 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
11491 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
11492 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
11493
Merav Sicron55c11942012-11-07 00:45:48 +000011494 if (CNIC_SUPPORT(bp))
11495 bnx2x_get_cnic_mac_hwinfo(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011496 }
11497
Yuval Mintz3d7d5622013-10-09 16:06:28 +020011498 if (!BP_NOMCP(bp)) {
11499 /* Read physical port identifier from shmem */
11500 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
11501 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
11502 bnx2x_set_mac_buf(bp->phys_port_id, val, val2);
11503 bp->flags |= HAS_PHYS_PORT_ID;
11504 }
11505
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011506 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr, ETH_ALEN);
Michael Chan37b091b2009-10-10 13:46:55 +000011507
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011508 if (!bnx2x_is_valid_ether_addr(bp, bp->dev->dev_addr))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011509 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000011510 "bad Ethernet MAC address configuration: %pM\n"
11511 "change it manually before bringing up the appropriate network interface\n",
Joe Perches0f9dad12011-08-14 12:16:19 +000011512 bp->dev->dev_addr);
Yuval Mintz79642112012-12-02 04:05:50 +000011513}
Merav Sicron51c1a582012-03-18 10:33:38 +000011514
Bill Pemberton0329aba2012-12-03 09:24:24 -050011515static bool bnx2x_get_dropless_info(struct bnx2x *bp)
Yuval Mintz79642112012-12-02 04:05:50 +000011516{
11517 int tmp;
11518 u32 cfg;
Merav Sicron51c1a582012-03-18 10:33:38 +000011519
Yuval Mintzaeeddb82013-08-19 09:11:59 +030011520 if (IS_VF(bp))
11521 return 0;
11522
Yuval Mintz79642112012-12-02 04:05:50 +000011523 if (IS_MF(bp) && !CHIP_IS_E1x(bp)) {
11524 /* Take function: tmp = func */
11525 tmp = BP_ABS_FUNC(bp);
11526 cfg = MF_CFG_RD(bp, func_ext_config[tmp].func_cfg);
11527 cfg = !!(cfg & MACP_FUNC_CFG_PAUSE_ON_HOST_RING);
11528 } else {
11529 /* Take port: tmp = port */
11530 tmp = BP_PORT(bp);
11531 cfg = SHMEM_RD(bp,
11532 dev_info.port_hw_config[tmp].generic_features);
11533 cfg = !!(cfg & PORT_HW_CFG_PAUSE_ON_HOST_RING_ENABLED);
11534 }
11535 return cfg;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011536}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011537
Bill Pemberton0329aba2012-12-03 09:24:24 -050011538static int bnx2x_get_hwinfo(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011539{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011540 int /*abs*/func = BP_ABS_FUNC(bp);
David S. Millerb8ee8322011-04-17 16:56:12 -070011541 int vn;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011542 u32 val = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011543 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011544
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011545 bnx2x_get_common_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011546
Ariel Elior6383c0b2011-07-14 08:31:57 +000011547 /*
11548 * initialize IGU parameters
11549 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011550 if (CHIP_IS_E1x(bp)) {
11551 bp->common.int_block = INT_BLOCK_HC;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011552
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011553 bp->igu_dsb_id = DEF_SB_IGU_ID;
11554 bp->igu_base_sb = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011555 } else {
11556 bp->common.int_block = INT_BLOCK_IGU;
David S. Miller8decf862011-09-22 03:23:13 -040011557
Yuval Mintz16a5fd92013-06-02 00:06:18 +000011558 /* do not allow device reset during IGU info processing */
David S. Miller8decf862011-09-22 03:23:13 -040011559 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
11560
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011561 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011562
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011563 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011564 int tout = 5000;
11565
11566 BNX2X_DEV_INFO("FORCING Normal Mode\n");
11567
11568 val &= ~(IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN);
11569 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION, val);
11570 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x7f);
11571
11572 while (tout && REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
11573 tout--;
Yuval Mintz0926d492013-01-23 03:21:45 +000011574 usleep_range(1000, 2000);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011575 }
11576
11577 if (REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
11578 dev_err(&bp->pdev->dev,
11579 "FORCING Normal Mode failed!!!\n");
Barak Witkowski9b341bb2012-12-02 04:05:52 +000011580 bnx2x_release_hw_lock(bp,
11581 HW_LOCK_RESOURCE_RESET);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011582 return -EPERM;
11583 }
11584 }
11585
11586 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
11587 BNX2X_DEV_INFO("IGU Backward Compatible Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011588 bp->common.int_block |= INT_BLOCK_MODE_BW_COMP;
11589 } else
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011590 BNX2X_DEV_INFO("IGU Normal Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011591
Barak Witkowski9b341bb2012-12-02 04:05:52 +000011592 rc = bnx2x_get_igu_cam_info(bp);
David S. Miller8decf862011-09-22 03:23:13 -040011593 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
Barak Witkowski9b341bb2012-12-02 04:05:52 +000011594 if (rc)
11595 return rc;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011596 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011597
11598 /*
11599 * set base FW non-default (fast path) status block id, this value is
11600 * used to initialize the fw_sb_id saved on the fp/queue structure to
11601 * determine the id used by the FW.
11602 */
11603 if (CHIP_IS_E1x(bp))
11604 bp->base_fw_ndsb = BP_PORT(bp) * FP_SB_MAX_E1x + BP_L_ID(bp);
11605 else /*
11606 * 57712 - we currently use one FW SB per IGU SB (Rx and Tx of
11607 * the same queue are indicated on the same IGU SB). So we prefer
11608 * FW and IGU SBs to be the same value.
11609 */
11610 bp->base_fw_ndsb = bp->igu_base_sb;
11611
11612 BNX2X_DEV_INFO("igu_dsb_id %d igu_base_sb %d igu_sb_cnt %d\n"
11613 "base_fw_ndsb %d\n", bp->igu_dsb_id, bp->igu_base_sb,
11614 bp->igu_sb_cnt, bp->base_fw_ndsb);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011615
11616 /*
11617 * Initialize MF configuration
11618 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011619
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000011620 bp->mf_ov = 0;
11621 bp->mf_mode = 0;
David S. Miller8decf862011-09-22 03:23:13 -040011622 vn = BP_VN(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011623
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011624 if (!CHIP_IS_E1(bp) && !BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011625 BNX2X_DEV_INFO("shmem2base 0x%x, size %d, mfcfg offset %d\n",
11626 bp->common.shmem2_base, SHMEM2_RD(bp, size),
11627 (u32)offsetof(struct shmem2_region, mf_cfg_addr));
11628
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011629 if (SHMEM2_HAS(bp, mf_cfg_addr))
11630 bp->common.mf_cfg_base = SHMEM2_RD(bp, mf_cfg_addr);
11631 else
11632 bp->common.mf_cfg_base = bp->common.shmem_base +
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011633 offsetof(struct shmem_region, func_mb) +
11634 E1H_FUNC_MAX * sizeof(struct drv_func_mb);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011635 /*
11636 * get mf configuration:
Yuval Mintz16a5fd92013-06-02 00:06:18 +000011637 * 1. Existence of MF configuration
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011638 * 2. MAC address must be legal (check only upper bytes)
11639 * for Switch-Independent mode;
11640 * OVLAN must be legal for Switch-Dependent mode
11641 * 3. SF_MODE configures specific MF mode
11642 */
11643 if (bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
11644 /* get mf configuration */
11645 val = SHMEM_RD(bp,
11646 dev_info.shared_feature_config.config);
11647 val &= SHARED_FEAT_CFG_FORCE_SF_MODE_MASK;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011648
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011649 switch (val) {
11650 case SHARED_FEAT_CFG_FORCE_SF_MODE_SWITCH_INDEPT:
11651 val = MF_CFG_RD(bp, func_mf_config[func].
11652 mac_upper);
11653 /* check for legal mac (upper bytes)*/
11654 if (val != 0xffff) {
11655 bp->mf_mode = MULTI_FUNCTION_SI;
11656 bp->mf_config[vn] = MF_CFG_RD(bp,
11657 func_mf_config[func].config);
11658 } else
Merav Sicron51c1a582012-03-18 10:33:38 +000011659 BNX2X_DEV_INFO("illegal MAC address for SI\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011660 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000011661 case SHARED_FEAT_CFG_FORCE_SF_MODE_AFEX_MODE:
11662 if ((!CHIP_IS_E1x(bp)) &&
11663 (MF_CFG_RD(bp, func_mf_config[func].
11664 mac_upper) != 0xffff) &&
11665 (SHMEM2_HAS(bp,
11666 afex_driver_support))) {
11667 bp->mf_mode = MULTI_FUNCTION_AFEX;
11668 bp->mf_config[vn] = MF_CFG_RD(bp,
11669 func_mf_config[func].config);
11670 } else {
11671 BNX2X_DEV_INFO("can not configure afex mode\n");
11672 }
11673 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011674 case SHARED_FEAT_CFG_FORCE_SF_MODE_MF_ALLOWED:
11675 /* get OV configuration */
11676 val = MF_CFG_RD(bp,
11677 func_mf_config[FUNC_0].e1hov_tag);
11678 val &= FUNC_MF_CFG_E1HOV_TAG_MASK;
11679
11680 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
11681 bp->mf_mode = MULTI_FUNCTION_SD;
11682 bp->mf_config[vn] = MF_CFG_RD(bp,
11683 func_mf_config[func].config);
11684 } else
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000011685 BNX2X_DEV_INFO("illegal OV for SD\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011686 break;
Ariel Elior3786b942013-03-11 05:17:44 +000011687 case SHARED_FEAT_CFG_FORCE_SF_MODE_FORCED_SF:
11688 bp->mf_config[vn] = 0;
11689 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011690 default:
11691 /* Unknown configuration: reset mf_config */
11692 bp->mf_config[vn] = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +000011693 BNX2X_DEV_INFO("unknown MF mode 0x%x\n", val);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011694 }
11695 }
11696
Eilon Greenstein2691d512009-08-12 08:22:08 +000011697 BNX2X_DEV_INFO("%s function mode\n",
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000011698 IS_MF(bp) ? "multi" : "single");
Eilon Greenstein2691d512009-08-12 08:22:08 +000011699
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011700 switch (bp->mf_mode) {
11701 case MULTI_FUNCTION_SD:
11702 val = MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
11703 FUNC_MF_CFG_E1HOV_TAG_MASK;
Eilon Greenstein2691d512009-08-12 08:22:08 +000011704 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000011705 bp->mf_ov = val;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011706 bp->path_has_ovlan = true;
11707
Merav Sicron51c1a582012-03-18 10:33:38 +000011708 BNX2X_DEV_INFO("MF OV for func %d is %d (0x%04x)\n",
11709 func, bp->mf_ov, bp->mf_ov);
Eilon Greenstein2691d512009-08-12 08:22:08 +000011710 } else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011711 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000011712 "No valid MF OV for func %d, aborting\n",
11713 func);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011714 return -EPERM;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011715 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011716 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000011717 case MULTI_FUNCTION_AFEX:
11718 BNX2X_DEV_INFO("func %d is in MF afex mode\n", func);
11719 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011720 case MULTI_FUNCTION_SI:
Merav Sicron51c1a582012-03-18 10:33:38 +000011721 BNX2X_DEV_INFO("func %d is in MF switch-independent mode\n",
11722 func);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011723 break;
11724 default:
11725 if (vn) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011726 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000011727 "VN %d is in a single function mode, aborting\n",
11728 vn);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011729 return -EPERM;
Eilon Greenstein2691d512009-08-12 08:22:08 +000011730 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011731 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011732 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011733
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011734 /* check if other port on the path needs ovlan:
11735 * Since MF configuration is shared between ports
11736 * Possible mixed modes are only
11737 * {SF, SI} {SF, SD} {SD, SF} {SI, SF}
11738 */
11739 if (CHIP_MODE_IS_4_PORT(bp) &&
11740 !bp->path_has_ovlan &&
11741 !IS_MF(bp) &&
11742 bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
11743 u8 other_port = !BP_PORT(bp);
11744 u8 other_func = BP_PATH(bp) + 2*other_port;
11745 val = MF_CFG_RD(bp,
11746 func_mf_config[other_func].e1hov_tag);
11747 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT)
11748 bp->path_has_ovlan = true;
11749 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011750 }
11751
Dmitry Kravkove8485822014-01-05 18:33:50 +020011752 /* adjust igu_sb_cnt to MF for E1H */
11753 if (CHIP_IS_E1H(bp) && IS_MF(bp))
11754 bp->igu_sb_cnt = min_t(u8, bp->igu_sb_cnt, E1H_MAX_MF_SB_COUNT);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011755
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011756 /* port info */
11757 bnx2x_get_port_hwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011758
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011759 /* Get MAC addresses */
11760 bnx2x_get_mac_hwinfo(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011761
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011762 bnx2x_get_cnic_info(bp);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011763
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011764 return rc;
11765}
11766
Bill Pemberton0329aba2012-12-03 09:24:24 -050011767static void bnx2x_read_fwinfo(struct bnx2x *bp)
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011768{
11769 int cnt, i, block_end, rodi;
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011770 char vpd_start[BNX2X_VPD_LEN+1];
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011771 char str_id_reg[VENDOR_ID_LEN+1];
11772 char str_id_cap[VENDOR_ID_LEN+1];
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011773 char *vpd_data;
11774 char *vpd_extended_data = NULL;
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011775 u8 len;
11776
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011777 cnt = pci_read_vpd(bp->pdev, 0, BNX2X_VPD_LEN, vpd_start);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011778 memset(bp->fw_ver, 0, sizeof(bp->fw_ver));
11779
11780 if (cnt < BNX2X_VPD_LEN)
11781 goto out_not_found;
11782
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011783 /* VPD RO tag should be first tag after identifier string, hence
11784 * we should be able to find it in first BNX2X_VPD_LEN chars
11785 */
11786 i = pci_vpd_find_tag(vpd_start, 0, BNX2X_VPD_LEN,
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011787 PCI_VPD_LRDT_RO_DATA);
11788 if (i < 0)
11789 goto out_not_found;
11790
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011791 block_end = i + PCI_VPD_LRDT_TAG_SIZE +
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011792 pci_vpd_lrdt_size(&vpd_start[i]);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011793
11794 i += PCI_VPD_LRDT_TAG_SIZE;
11795
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011796 if (block_end > BNX2X_VPD_LEN) {
11797 vpd_extended_data = kmalloc(block_end, GFP_KERNEL);
11798 if (vpd_extended_data == NULL)
11799 goto out_not_found;
11800
11801 /* read rest of vpd image into vpd_extended_data */
11802 memcpy(vpd_extended_data, vpd_start, BNX2X_VPD_LEN);
11803 cnt = pci_read_vpd(bp->pdev, BNX2X_VPD_LEN,
11804 block_end - BNX2X_VPD_LEN,
11805 vpd_extended_data + BNX2X_VPD_LEN);
11806 if (cnt < (block_end - BNX2X_VPD_LEN))
11807 goto out_not_found;
11808 vpd_data = vpd_extended_data;
11809 } else
11810 vpd_data = vpd_start;
11811
11812 /* now vpd_data holds full vpd content in both cases */
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011813
11814 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
11815 PCI_VPD_RO_KEYWORD_MFR_ID);
11816 if (rodi < 0)
11817 goto out_not_found;
11818
11819 len = pci_vpd_info_field_size(&vpd_data[rodi]);
11820
11821 if (len != VENDOR_ID_LEN)
11822 goto out_not_found;
11823
11824 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
11825
11826 /* vendor specific info */
11827 snprintf(str_id_reg, VENDOR_ID_LEN + 1, "%04x", PCI_VENDOR_ID_DELL);
11828 snprintf(str_id_cap, VENDOR_ID_LEN + 1, "%04X", PCI_VENDOR_ID_DELL);
11829 if (!strncmp(str_id_reg, &vpd_data[rodi], VENDOR_ID_LEN) ||
11830 !strncmp(str_id_cap, &vpd_data[rodi], VENDOR_ID_LEN)) {
11831
11832 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
11833 PCI_VPD_RO_KEYWORD_VENDOR0);
11834 if (rodi >= 0) {
11835 len = pci_vpd_info_field_size(&vpd_data[rodi]);
11836
11837 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
11838
11839 if (len < 32 && (len + rodi) <= BNX2X_VPD_LEN) {
11840 memcpy(bp->fw_ver, &vpd_data[rodi], len);
11841 bp->fw_ver[len] = ' ';
11842 }
11843 }
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011844 kfree(vpd_extended_data);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011845 return;
11846 }
11847out_not_found:
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011848 kfree(vpd_extended_data);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011849 return;
11850}
11851
Bill Pemberton0329aba2012-12-03 09:24:24 -050011852static void bnx2x_set_modes_bitmap(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011853{
11854 u32 flags = 0;
11855
11856 if (CHIP_REV_IS_FPGA(bp))
11857 SET_FLAGS(flags, MODE_FPGA);
11858 else if (CHIP_REV_IS_EMUL(bp))
11859 SET_FLAGS(flags, MODE_EMUL);
11860 else
11861 SET_FLAGS(flags, MODE_ASIC);
11862
11863 if (CHIP_MODE_IS_4_PORT(bp))
11864 SET_FLAGS(flags, MODE_PORT4);
11865 else
11866 SET_FLAGS(flags, MODE_PORT2);
11867
11868 if (CHIP_IS_E2(bp))
11869 SET_FLAGS(flags, MODE_E2);
11870 else if (CHIP_IS_E3(bp)) {
11871 SET_FLAGS(flags, MODE_E3);
11872 if (CHIP_REV(bp) == CHIP_REV_Ax)
11873 SET_FLAGS(flags, MODE_E3_A0);
Ariel Elior6383c0b2011-07-14 08:31:57 +000011874 else /*if (CHIP_REV(bp) == CHIP_REV_Bx)*/
11875 SET_FLAGS(flags, MODE_E3_B0 | MODE_COS3);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011876 }
11877
11878 if (IS_MF(bp)) {
11879 SET_FLAGS(flags, MODE_MF);
11880 switch (bp->mf_mode) {
11881 case MULTI_FUNCTION_SD:
11882 SET_FLAGS(flags, MODE_MF_SD);
11883 break;
11884 case MULTI_FUNCTION_SI:
11885 SET_FLAGS(flags, MODE_MF_SI);
11886 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000011887 case MULTI_FUNCTION_AFEX:
11888 SET_FLAGS(flags, MODE_MF_AFEX);
11889 break;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011890 }
11891 } else
11892 SET_FLAGS(flags, MODE_SF);
11893
11894#if defined(__LITTLE_ENDIAN)
11895 SET_FLAGS(flags, MODE_LITTLE_ENDIAN);
11896#else /*(__BIG_ENDIAN)*/
11897 SET_FLAGS(flags, MODE_BIG_ENDIAN);
11898#endif
11899 INIT_MODE_FLAGS(bp) = flags;
11900}
11901
Bill Pemberton0329aba2012-12-03 09:24:24 -050011902static int bnx2x_init_bp(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011903{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011904 int func;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011905 int rc;
11906
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011907 mutex_init(&bp->port.phy_mutex);
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -070011908 mutex_init(&bp->fw_mb_mutex);
Yuval Mintz42f82772014-03-23 18:12:23 +020011909 mutex_init(&bp->drv_info_mutex);
11910 bp->drv_info_mng_owner = false;
David S. Millerbb7e95c2010-07-27 21:01:35 -070011911 spin_lock_init(&bp->stats_lock);
Dmitry Kravkov507393e2013-08-13 02:24:59 +030011912 sema_init(&bp->stats_sema, 1);
Merav Sicron55c11942012-11-07 00:45:48 +000011913
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080011914 INIT_DELAYED_WORK(&bp->sp_task, bnx2x_sp_task);
Ariel Elior7be08a72011-07-14 08:31:19 +000011915 INIT_DELAYED_WORK(&bp->sp_rtnl_task, bnx2x_sp_rtnl_task);
Yaniv Rosner3deb8162011-06-14 01:34:33 +000011916 INIT_DELAYED_WORK(&bp->period_task, bnx2x_period_task);
Yuval Mintz370d4a22014-03-23 18:12:24 +020011917 INIT_DELAYED_WORK(&bp->iov_task, bnx2x_iov_task);
Ariel Elior1ab44342013-01-01 05:22:23 +000011918 if (IS_PF(bp)) {
11919 rc = bnx2x_get_hwinfo(bp);
11920 if (rc)
11921 return rc;
11922 } else {
Ariel Eliore09b74d2013-05-27 04:08:26 +000011923 eth_zero_addr(bp->dev->dev_addr);
Ariel Elior1ab44342013-01-01 05:22:23 +000011924 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011925
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011926 bnx2x_set_modes_bitmap(bp);
11927
11928 rc = bnx2x_alloc_mem_bp(bp);
11929 if (rc)
11930 return rc;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011931
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011932 bnx2x_read_fwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011933
11934 func = BP_FUNC(bp);
11935
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011936 /* need to reset chip if undi was active */
Ariel Elior1ab44342013-01-01 05:22:23 +000011937 if (IS_PF(bp) && !BP_NOMCP(bp)) {
Yuval Mintz452427b2012-03-26 20:47:07 +000011938 /* init fw_seq */
11939 bp->fw_seq =
11940 SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
11941 DRV_MSG_SEQ_NUMBER_MASK;
11942 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
11943
Yuval Mintz91ebb922013-12-26 09:57:07 +020011944 rc = bnx2x_prev_unload(bp);
11945 if (rc) {
11946 bnx2x_free_mem_bp(bp);
11947 return rc;
11948 }
Yuval Mintz452427b2012-03-26 20:47:07 +000011949 }
11950
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011951 if (CHIP_REV_IS_FPGA(bp))
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011952 dev_err(&bp->pdev->dev, "FPGA detected\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011953
11954 if (BP_NOMCP(bp) && (func == 0))
Merav Sicron51c1a582012-03-18 10:33:38 +000011955 dev_err(&bp->pdev->dev, "MCP disabled, must load devices in order!\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011956
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011957 bp->disable_tpa = disable_tpa;
Barak Witkowskia3348722012-04-23 03:04:46 +000011958 bp->disable_tpa |= IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp);
Michal Schmidt94d9de32014-02-25 16:04:26 +010011959 /* Reduce memory usage in kdump environment by disabling TPA */
Amir Vadaic9931892014-08-25 16:06:54 +030011960 bp->disable_tpa |= is_kdump_kernel();
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011961
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011962 /* Set TPA flags */
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011963 if (bp->disable_tpa) {
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000011964 bp->flags &= ~(TPA_ENABLE_FLAG | GRO_ENABLE_FLAG);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011965 bp->dev->features &= ~NETIF_F_LRO;
11966 } else {
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000011967 bp->flags |= (TPA_ENABLE_FLAG | GRO_ENABLE_FLAG);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011968 bp->dev->features |= NETIF_F_LRO;
11969 }
11970
Eilon Greensteina18f5122009-08-12 08:23:26 +000011971 if (CHIP_IS_E1(bp))
11972 bp->dropless_fc = 0;
11973 else
Yuval Mintz79642112012-12-02 04:05:50 +000011974 bp->dropless_fc = dropless_fc | bnx2x_get_dropless_info(bp);
Eilon Greensteina18f5122009-08-12 08:23:26 +000011975
Eilon Greenstein8d5726c2009-02-12 08:37:19 +000011976 bp->mrrs = mrrs;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011977
Barak Witkowskia3348722012-04-23 03:04:46 +000011978 bp->tx_ring_size = IS_MF_FCOE_AFEX(bp) ? 0 : MAX_TX_AVAIL;
Ariel Elior1ab44342013-01-01 05:22:23 +000011979 if (IS_VF(bp))
11980 bp->rx_ring_size = MAX_RX_AVAIL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011981
Eilon Greenstein7d323bf2009-11-09 06:09:35 +000011982 /* make sure that the numbers are in the right granularity */
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011983 bp->tx_ticks = (50 / BNX2X_BTR) * BNX2X_BTR;
11984 bp->rx_ticks = (25 / BNX2X_BTR) * BNX2X_BTR;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011985
Michal Schmidtfc543632012-02-14 09:05:46 +000011986 bp->current_interval = CHIP_REV_IS_SLOW(bp) ? 5*HZ : HZ;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011987
11988 init_timer(&bp->timer);
11989 bp->timer.expires = jiffies + bp->current_interval;
11990 bp->timer.data = (unsigned long) bp;
11991 bp->timer.function = bnx2x_timer;
11992
Barak Witkowski0370cf92012-12-02 04:05:55 +000011993 if (SHMEM2_HAS(bp, dcbx_lldp_params_offset) &&
11994 SHMEM2_HAS(bp, dcbx_lldp_dcbx_stat_offset) &&
11995 SHMEM2_RD(bp, dcbx_lldp_params_offset) &&
11996 SHMEM2_RD(bp, dcbx_lldp_dcbx_stat_offset)) {
11997 bnx2x_dcbx_set_state(bp, true, BNX2X_DCBX_ENABLED_ON_NEG_ON);
11998 bnx2x_dcbx_init_params(bp);
11999 } else {
12000 bnx2x_dcbx_set_state(bp, false, BNX2X_DCBX_ENABLED_OFF);
12001 }
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000012002
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012003 if (CHIP_IS_E1x(bp))
12004 bp->cnic_base_cl_id = FP_SB_MAX_E1x;
12005 else
12006 bp->cnic_base_cl_id = FP_SB_MAX_E2;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012007
Ariel Elior6383c0b2011-07-14 08:31:57 +000012008 /* multiple tx priority */
Ariel Elior1ab44342013-01-01 05:22:23 +000012009 if (IS_VF(bp))
12010 bp->max_cos = 1;
12011 else if (CHIP_IS_E1x(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +000012012 bp->max_cos = BNX2X_MULTI_TX_COS_E1X;
Ariel Elior1ab44342013-01-01 05:22:23 +000012013 else if (CHIP_IS_E2(bp) || CHIP_IS_E3A0(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +000012014 bp->max_cos = BNX2X_MULTI_TX_COS_E2_E3A0;
Ariel Elior1ab44342013-01-01 05:22:23 +000012015 else if (CHIP_IS_E3B0(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +000012016 bp->max_cos = BNX2X_MULTI_TX_COS_E3B0;
Ariel Elior1ab44342013-01-01 05:22:23 +000012017 else
12018 BNX2X_ERR("unknown chip %x revision %x\n",
12019 CHIP_NUM(bp), CHIP_REV(bp));
12020 BNX2X_DEV_INFO("set bp->max_cos to %d\n", bp->max_cos);
Ariel Elior6383c0b2011-07-14 08:31:57 +000012021
Merav Sicron55c11942012-11-07 00:45:48 +000012022 /* We need at least one default status block for slow-path events,
12023 * second status block for the L2 queue, and a third status block for
Yuval Mintz16a5fd92013-06-02 00:06:18 +000012024 * CNIC if supported.
Merav Sicron55c11942012-11-07 00:45:48 +000012025 */
Ariel Elior60cad4e2013-09-04 14:09:22 +030012026 if (IS_VF(bp))
12027 bp->min_msix_vec_cnt = 1;
12028 else if (CNIC_SUPPORT(bp))
Merav Sicron55c11942012-11-07 00:45:48 +000012029 bp->min_msix_vec_cnt = 3;
Ariel Elior60cad4e2013-09-04 14:09:22 +030012030 else /* PF w/o cnic */
Merav Sicron55c11942012-11-07 00:45:48 +000012031 bp->min_msix_vec_cnt = 2;
12032 BNX2X_DEV_INFO("bp->min_msix_vec_cnt %d", bp->min_msix_vec_cnt);
12033
Michal Schmidt5bb680d2013-07-01 17:23:06 +020012034 bp->dump_preset_idx = 1;
12035
Michal Kalderoneeed0182014-08-17 16:47:44 +030012036 if (CHIP_IS_E3B0(bp))
12037 bp->flags |= PTP_SUPPORTED;
12038
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012039 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012040}
12041
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +000012042/****************************************************************************
12043* General service functions
12044****************************************************************************/
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012045
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012046/*
12047 * net_device service functions
12048 */
12049
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070012050/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012051static int bnx2x_open(struct net_device *dev)
12052{
12053 struct bnx2x *bp = netdev_priv(dev);
Ariel Elior8395be52013-01-01 05:22:44 +000012054 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012055
Mintz Yuval1355b702012-02-15 02:10:22 +000012056 bp->stats_init = true;
12057
Eilon Greenstein6eccabb2009-01-22 03:37:48 +000012058 netif_carrier_off(dev);
12059
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012060 bnx2x_set_power_state(bp, PCI_D0);
12061
Ariel Eliorad5afc82013-01-01 05:22:26 +000012062 /* If parity had happen during the unload, then attentions
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000012063 * and/or RECOVERY_IN_PROGRES may still be set. In this case we
12064 * want the first function loaded on the current engine to
12065 * complete the recovery.
Ariel Eliorad5afc82013-01-01 05:22:26 +000012066 * Parity recovery is only relevant for PF driver.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000012067 */
Ariel Eliorad5afc82013-01-01 05:22:26 +000012068 if (IS_PF(bp)) {
Yuval Mintz1a6974b2013-10-20 16:51:27 +020012069 int other_engine = BP_PATH(bp) ? 0 : 1;
12070 bool other_load_status, load_status;
12071 bool global = false;
12072
Ariel Eliorad5afc82013-01-01 05:22:26 +000012073 other_load_status = bnx2x_get_load_status(bp, other_engine);
12074 load_status = bnx2x_get_load_status(bp, BP_PATH(bp));
12075 if (!bnx2x_reset_is_done(bp, BP_PATH(bp)) ||
12076 bnx2x_chk_parity_attn(bp, &global, true)) {
12077 do {
12078 /* If there are attentions and they are in a
12079 * global blocks, set the GLOBAL_RESET bit
12080 * regardless whether it will be this function
12081 * that will complete the recovery or not.
12082 */
12083 if (global)
12084 bnx2x_set_reset_global(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000012085
Ariel Eliorad5afc82013-01-01 05:22:26 +000012086 /* Only the first function on the current
12087 * engine should try to recover in open. In case
12088 * of attentions in global blocks only the first
12089 * in the chip should try to recover.
12090 */
12091 if ((!load_status &&
12092 (!global || !other_load_status)) &&
12093 bnx2x_trylock_leader_lock(bp) &&
12094 !bnx2x_leader_reset(bp)) {
12095 netdev_info(bp->dev,
12096 "Recovered in open\n");
12097 break;
12098 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012099
Ariel Eliorad5afc82013-01-01 05:22:26 +000012100 /* recovery has failed... */
12101 bnx2x_set_power_state(bp, PCI_D3hot);
12102 bp->recovery_state = BNX2X_RECOVERY_FAILED;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012103
Ariel Eliorad5afc82013-01-01 05:22:26 +000012104 BNX2X_ERR("Recovery flow hasn't been properly completed yet. Try again later.\n"
12105 "If you still see this message after a few retries then power cycle is required.\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012106
Ariel Eliorad5afc82013-01-01 05:22:26 +000012107 return -EAGAIN;
12108 } while (0);
12109 }
12110 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012111
12112 bp->recovery_state = BNX2X_RECOVERY_DONE;
Ariel Elior8395be52013-01-01 05:22:44 +000012113 rc = bnx2x_nic_load(bp, LOAD_OPEN);
12114 if (rc)
12115 return rc;
Ariel Elior9a8130b2013-09-28 08:46:09 +030012116 return 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012117}
12118
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070012119/* called with rtnl_lock */
Michal Schmidt56ad3152012-02-16 02:38:48 +000012120static int bnx2x_close(struct net_device *dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012121{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012122 struct bnx2x *bp = netdev_priv(dev);
12123
12124 /* Unload the driver, release IRQs */
Yuval Mintz5d07d862012-09-13 02:56:21 +000012125 bnx2x_nic_unload(bp, UNLOAD_CLOSE, false);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000012126
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012127 return 0;
12128}
12129
Eric Dumazet1191cb82012-04-27 21:39:21 +000012130static int bnx2x_init_mcast_macs_list(struct bnx2x *bp,
12131 struct bnx2x_mcast_ramrod_params *p)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012132{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012133 int mc_count = netdev_mc_count(bp->dev);
12134 struct bnx2x_mcast_list_elem *mc_mac =
Joe Perchescd2b0382014-02-20 13:25:51 -080012135 kcalloc(mc_count, sizeof(*mc_mac), GFP_ATOMIC);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012136 struct netdev_hw_addr *ha;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012137
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012138 if (!mc_mac)
12139 return -ENOMEM;
12140
12141 INIT_LIST_HEAD(&p->mcast_list);
12142
12143 netdev_for_each_mc_addr(ha, bp->dev) {
12144 mc_mac->mac = bnx2x_mc_addr(ha);
12145 list_add_tail(&mc_mac->link, &p->mcast_list);
12146 mc_mac++;
12147 }
12148
12149 p->mcast_list_len = mc_count;
12150
12151 return 0;
12152}
12153
Eric Dumazet1191cb82012-04-27 21:39:21 +000012154static void bnx2x_free_mcast_macs_list(
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012155 struct bnx2x_mcast_ramrod_params *p)
12156{
12157 struct bnx2x_mcast_list_elem *mc_mac =
12158 list_first_entry(&p->mcast_list, struct bnx2x_mcast_list_elem,
12159 link);
12160
12161 WARN_ON(!mc_mac);
12162 kfree(mc_mac);
12163}
12164
12165/**
12166 * bnx2x_set_uc_list - configure a new unicast MACs list.
12167 *
12168 * @bp: driver handle
12169 *
12170 * We will use zero (0) as a MAC type for these MACs.
12171 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012172static int bnx2x_set_uc_list(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012173{
12174 int rc;
12175 struct net_device *dev = bp->dev;
12176 struct netdev_hw_addr *ha;
Barak Witkowski15192a82012-06-19 07:48:28 +000012177 struct bnx2x_vlan_mac_obj *mac_obj = &bp->sp_objs->mac_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012178 unsigned long ramrod_flags = 0;
12179
12180 /* First schedule a cleanup up of old configuration */
12181 rc = bnx2x_del_all_macs(bp, mac_obj, BNX2X_UC_LIST_MAC, false);
12182 if (rc < 0) {
12183 BNX2X_ERR("Failed to schedule DELETE operations: %d\n", rc);
12184 return rc;
12185 }
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012186
12187 netdev_for_each_uc_addr(ha, dev) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012188 rc = bnx2x_set_mac_one(bp, bnx2x_uc_addr(ha), mac_obj, true,
12189 BNX2X_UC_LIST_MAC, &ramrod_flags);
Yuval Mintz7b5342d2012-09-11 04:34:14 +000012190 if (rc == -EEXIST) {
12191 DP(BNX2X_MSG_SP,
12192 "Failed to schedule ADD operations: %d\n", rc);
12193 /* do not treat adding same MAC as error */
12194 rc = 0;
12195
12196 } else if (rc < 0) {
12197
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012198 BNX2X_ERR("Failed to schedule ADD operations: %d\n",
12199 rc);
12200 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012201 }
12202 }
12203
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012204 /* Execute the pending commands */
12205 __set_bit(RAMROD_CONT, &ramrod_flags);
12206 return bnx2x_set_mac_one(bp, NULL, mac_obj, false /* don't care */,
12207 BNX2X_UC_LIST_MAC, &ramrod_flags);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012208}
12209
Eric Dumazet1191cb82012-04-27 21:39:21 +000012210static int bnx2x_set_mc_list(struct bnx2x *bp)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012211{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012212 struct net_device *dev = bp->dev;
Yuval Mintz3b603062012-03-18 10:33:39 +000012213 struct bnx2x_mcast_ramrod_params rparam = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012214 int rc = 0;
12215
12216 rparam.mcast_obj = &bp->mcast_obj;
12217
12218 /* first, clear all configured multicast MACs */
12219 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
12220 if (rc < 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012221 BNX2X_ERR("Failed to clear multicast configuration: %d\n", rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012222 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012223 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012224
12225 /* then, configure a new MACs list */
12226 if (netdev_mc_count(dev)) {
12227 rc = bnx2x_init_mcast_macs_list(bp, &rparam);
12228 if (rc) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012229 BNX2X_ERR("Failed to create multicast MACs list: %d\n",
12230 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012231 return rc;
12232 }
12233
12234 /* Now add the new MACs */
12235 rc = bnx2x_config_mcast(bp, &rparam,
12236 BNX2X_MCAST_CMD_ADD);
12237 if (rc < 0)
Merav Sicron51c1a582012-03-18 10:33:38 +000012238 BNX2X_ERR("Failed to set a new multicast configuration: %d\n",
12239 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012240
12241 bnx2x_free_mcast_macs_list(&rparam);
12242 }
12243
12244 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012245}
12246
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012247/* If bp->state is OPEN, should be called with netif_addr_lock_bh() */
stephen hemmingera8f47eb2014-01-09 22:20:11 -080012248static void bnx2x_set_rx_mode(struct net_device *dev)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012249{
12250 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012251
12252 if (bp->state != BNX2X_STATE_OPEN) {
12253 DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
12254 return;
Yuval Mintz8b09be52013-08-01 17:30:59 +030012255 } else {
12256 /* Schedule an SP task to handle rest of change */
Yuval Mintz230bb0f2014-02-12 18:19:56 +020012257 bnx2x_schedule_sp_rtnl(bp, BNX2X_SP_RTNL_RX_MODE,
12258 NETIF_MSG_IFUP);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012259 }
Yuval Mintz8b09be52013-08-01 17:30:59 +030012260}
12261
12262void bnx2x_set_rx_mode_inner(struct bnx2x *bp)
12263{
12264 u32 rx_mode = BNX2X_RX_MODE_NORMAL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012265
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012266 DP(NETIF_MSG_IFUP, "dev->flags = %x\n", bp->dev->flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012267
Yuval Mintz8b09be52013-08-01 17:30:59 +030012268 netif_addr_lock_bh(bp->dev);
12269
12270 if (bp->dev->flags & IFF_PROMISC) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012271 rx_mode = BNX2X_RX_MODE_PROMISC;
Yuval Mintz8b09be52013-08-01 17:30:59 +030012272 } else if ((bp->dev->flags & IFF_ALLMULTI) ||
12273 ((netdev_mc_count(bp->dev) > BNX2X_MAX_MULTICAST) &&
12274 CHIP_IS_E1(bp))) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012275 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Yuval Mintz8b09be52013-08-01 17:30:59 +030012276 } else {
Ariel Elior381ac162013-01-01 05:22:29 +000012277 if (IS_PF(bp)) {
12278 /* some multicasts */
12279 if (bnx2x_set_mc_list(bp) < 0)
12280 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012281
Yuval Mintz8b09be52013-08-01 17:30:59 +030012282 /* release bh lock, as bnx2x_set_uc_list might sleep */
12283 netif_addr_unlock_bh(bp->dev);
Ariel Elior381ac162013-01-01 05:22:29 +000012284 if (bnx2x_set_uc_list(bp) < 0)
12285 rx_mode = BNX2X_RX_MODE_PROMISC;
Yuval Mintz8b09be52013-08-01 17:30:59 +030012286 netif_addr_lock_bh(bp->dev);
Ariel Elior381ac162013-01-01 05:22:29 +000012287 } else {
12288 /* configuring mcast to a vf involves sleeping (when we
Yuval Mintz8b09be52013-08-01 17:30:59 +030012289 * wait for the pf's response).
Ariel Elior381ac162013-01-01 05:22:29 +000012290 */
Yuval Mintz230bb0f2014-02-12 18:19:56 +020012291 bnx2x_schedule_sp_rtnl(bp,
12292 BNX2X_SP_RTNL_VFPF_MCAST, 0);
Ariel Elior381ac162013-01-01 05:22:29 +000012293 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012294 }
12295
12296 bp->rx_mode = rx_mode;
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012297 /* handle ISCSI SD mode */
12298 if (IS_MF_ISCSI_SD(bp))
12299 bp->rx_mode = BNX2X_RX_MODE_NONE;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012300
12301 /* Schedule the rx_mode command */
12302 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state)) {
12303 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
Yuval Mintz8b09be52013-08-01 17:30:59 +030012304 netif_addr_unlock_bh(bp->dev);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012305 return;
12306 }
12307
Ariel Elior381ac162013-01-01 05:22:29 +000012308 if (IS_PF(bp)) {
12309 bnx2x_set_storm_rx_mode(bp);
Yuval Mintz8b09be52013-08-01 17:30:59 +030012310 netif_addr_unlock_bh(bp->dev);
Ariel Elior381ac162013-01-01 05:22:29 +000012311 } else {
Yuval Mintz8b09be52013-08-01 17:30:59 +030012312 /* VF will need to request the PF to make this change, and so
12313 * the VF needs to release the bottom-half lock prior to the
12314 * request (as it will likely require sleep on the VF side)
Ariel Elior381ac162013-01-01 05:22:29 +000012315 */
Yuval Mintz8b09be52013-08-01 17:30:59 +030012316 netif_addr_unlock_bh(bp->dev);
12317 bnx2x_vfpf_storm_rx_mode(bp);
Ariel Elior381ac162013-01-01 05:22:29 +000012318 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012319}
12320
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070012321/* called with rtnl_lock */
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012322static int bnx2x_mdio_read(struct net_device *netdev, int prtad,
12323 int devad, u16 addr)
12324{
12325 struct bnx2x *bp = netdev_priv(netdev);
12326 u16 value;
12327 int rc;
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012328
12329 DP(NETIF_MSG_LINK, "mdio_read: prtad 0x%x, devad 0x%x, addr 0x%x\n",
12330 prtad, devad, addr);
12331
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012332 /* The HW expects different devad if CL22 is used */
12333 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
12334
12335 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +000012336 rc = bnx2x_phy_read(&bp->link_params, prtad, devad, addr, &value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012337 bnx2x_release_phy_lock(bp);
12338 DP(NETIF_MSG_LINK, "mdio_read_val 0x%x rc = 0x%x\n", value, rc);
12339
12340 if (!rc)
12341 rc = value;
12342 return rc;
12343}
12344
12345/* called with rtnl_lock */
12346static int bnx2x_mdio_write(struct net_device *netdev, int prtad, int devad,
12347 u16 addr, u16 value)
12348{
12349 struct bnx2x *bp = netdev_priv(netdev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012350 int rc;
12351
Merav Sicron51c1a582012-03-18 10:33:38 +000012352 DP(NETIF_MSG_LINK,
12353 "mdio_write: prtad 0x%x, devad 0x%x, addr 0x%x, value 0x%x\n",
12354 prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012355
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012356 /* The HW expects different devad if CL22 is used */
12357 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
12358
12359 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +000012360 rc = bnx2x_phy_write(&bp->link_params, prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012361 bnx2x_release_phy_lock(bp);
12362 return rc;
12363}
12364
12365/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012366static int bnx2x_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
12367{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012368 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012369 struct mii_ioctl_data *mdio = if_mii(ifr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012370
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012371 if (!netif_running(dev))
12372 return -EAGAIN;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070012373
Michal Kalderoneeed0182014-08-17 16:47:44 +030012374 switch (cmd) {
12375 case SIOCSHWTSTAMP:
12376 return bnx2x_hwtstamp_ioctl(bp, ifr);
12377 default:
12378 DP(NETIF_MSG_LINK, "ioctl: phy id 0x%x, reg 0x%x, val_in 0x%x\n",
12379 mdio->phy_id, mdio->reg_num, mdio->val_in);
12380 return mdio_mii_ioctl(&bp->mdio, mdio, cmd);
12381 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012382}
12383
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000012384#ifdef CONFIG_NET_POLL_CONTROLLER
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012385static void poll_bnx2x(struct net_device *dev)
12386{
12387 struct bnx2x *bp = netdev_priv(dev);
Merav Sicron14a15d62012-08-27 03:26:20 +000012388 int i;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012389
Merav Sicron14a15d62012-08-27 03:26:20 +000012390 for_each_eth_queue(bp, i) {
12391 struct bnx2x_fastpath *fp = &bp->fp[i];
12392 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
12393 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012394}
12395#endif
12396
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012397static int bnx2x_validate_addr(struct net_device *dev)
12398{
12399 struct bnx2x *bp = netdev_priv(dev);
12400
Ariel Eliore09b74d2013-05-27 04:08:26 +000012401 /* query the bulletin board for mac address configured by the PF */
12402 if (IS_VF(bp))
12403 bnx2x_sample_bulletin(bp);
12404
Merav Sicron51c1a582012-03-18 10:33:38 +000012405 if (!bnx2x_is_valid_ether_addr(bp, dev->dev_addr)) {
12406 BNX2X_ERR("Non-valid Ethernet address\n");
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012407 return -EADDRNOTAVAIL;
Merav Sicron51c1a582012-03-18 10:33:38 +000012408 }
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012409 return 0;
12410}
12411
Yuval Mintz3d7d5622013-10-09 16:06:28 +020012412static int bnx2x_get_phys_port_id(struct net_device *netdev,
12413 struct netdev_phys_port_id *ppid)
12414{
12415 struct bnx2x *bp = netdev_priv(netdev);
12416
12417 if (!(bp->flags & HAS_PHYS_PORT_ID))
12418 return -EOPNOTSUPP;
12419
12420 ppid->id_len = sizeof(bp->phys_port_id);
12421 memcpy(ppid->id, bp->phys_port_id, ppid->id_len);
12422
12423 return 0;
12424}
12425
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012426static const struct net_device_ops bnx2x_netdev_ops = {
12427 .ndo_open = bnx2x_open,
12428 .ndo_stop = bnx2x_close,
12429 .ndo_start_xmit = bnx2x_start_xmit,
Vladislav Zolotarov8307fa32010-12-13 05:44:09 +000012430 .ndo_select_queue = bnx2x_select_queue,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012431 .ndo_set_rx_mode = bnx2x_set_rx_mode,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012432 .ndo_set_mac_address = bnx2x_change_mac_addr,
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012433 .ndo_validate_addr = bnx2x_validate_addr,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012434 .ndo_do_ioctl = bnx2x_ioctl,
12435 .ndo_change_mtu = bnx2x_change_mtu,
Michał Mirosław66371c42011-04-12 09:38:23 +000012436 .ndo_fix_features = bnx2x_fix_features,
12437 .ndo_set_features = bnx2x_set_features,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012438 .ndo_tx_timeout = bnx2x_tx_timeout,
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000012439#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012440 .ndo_poll_controller = poll_bnx2x,
12441#endif
Ariel Elior6383c0b2011-07-14 08:31:57 +000012442 .ndo_setup_tc = bnx2x_setup_tc,
Ariel Elior64112802013-01-07 00:50:23 +000012443#ifdef CONFIG_BNX2X_SRIOV
Ariel Eliorabc5a022013-01-01 05:22:43 +000012444 .ndo_set_vf_mac = bnx2x_set_vf_mac,
Yuval Mintz3cdeec22013-06-02 00:06:19 +000012445 .ndo_set_vf_vlan = bnx2x_set_vf_vlan,
Ariel Elior3ec9f9c2013-03-11 05:17:45 +000012446 .ndo_get_vf_config = bnx2x_get_vf_config,
Ariel Elior64112802013-01-07 00:50:23 +000012447#endif
Merav Sicron55c11942012-11-07 00:45:48 +000012448#ifdef NETDEV_FCOE_WWNN
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000012449 .ndo_fcoe_get_wwn = bnx2x_fcoe_get_wwn,
12450#endif
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +030012451
Cong Wange0d10952013-08-01 11:10:25 +080012452#ifdef CONFIG_NET_RX_BUSY_POLL
Eliezer Tamir8b80cda2013-07-10 17:13:26 +030012453 .ndo_busy_poll = bnx2x_low_latency_recv,
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +030012454#endif
Yuval Mintz3d7d5622013-10-09 16:06:28 +020012455 .ndo_get_phys_port_id = bnx2x_get_phys_port_id,
Dmitry Kravkov6495d152014-06-26 14:31:04 +030012456 .ndo_set_vf_link_state = bnx2x_set_vf_link_state,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012457};
12458
Eric Dumazet1191cb82012-04-27 21:39:21 +000012459static int bnx2x_set_coherency_mask(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012460{
12461 struct device *dev = &bp->pdev->dev;
12462
Linus Torvalds8ceafbf2013-11-14 07:55:21 +090012463 if (dma_set_mask_and_coherent(dev, DMA_BIT_MASK(64)) != 0 &&
12464 dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32)) != 0) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012465 dev_err(dev, "System does not support DMA, aborting\n");
12466 return -EIO;
12467 }
12468
12469 return 0;
12470}
12471
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020012472static void bnx2x_disable_pcie_error_reporting(struct bnx2x *bp)
12473{
12474 if (bp->flags & AER_ENABLED) {
12475 pci_disable_pcie_error_reporting(bp->pdev);
12476 bp->flags &= ~AER_ENABLED;
12477 }
12478}
12479
Ariel Elior1ab44342013-01-01 05:22:23 +000012480static int bnx2x_init_dev(struct bnx2x *bp, struct pci_dev *pdev,
12481 struct net_device *dev, unsigned long board_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012482{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012483 int rc;
Ariel Eliorc22610d02012-01-26 06:01:47 +000012484 u32 pci_cfg_dword;
Ariel Elior65087cf2012-01-23 07:31:55 +000012485 bool chip_is_e1x = (board_type == BCM57710 ||
12486 board_type == BCM57711 ||
12487 board_type == BCM57711E);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012488
12489 SET_NETDEV_DEV(dev, &pdev->dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012490
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012491 bp->dev = dev;
12492 bp->pdev = pdev;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012493
12494 rc = pci_enable_device(pdev);
12495 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012496 dev_err(&bp->pdev->dev,
12497 "Cannot enable PCI device, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012498 goto err_out;
12499 }
12500
12501 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012502 dev_err(&bp->pdev->dev,
12503 "Cannot find PCI device base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012504 rc = -ENODEV;
12505 goto err_out_disable;
12506 }
12507
Ariel Elior1ab44342013-01-01 05:22:23 +000012508 if (IS_PF(bp) && !(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
12509 dev_err(&bp->pdev->dev, "Cannot find second PCI device base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012510 rc = -ENODEV;
12511 goto err_out_disable;
12512 }
12513
Yaniv Rosner092a5fc92012-12-02 23:56:49 +000012514 pci_read_config_dword(pdev, PCICFG_REVISION_ID_OFFSET, &pci_cfg_dword);
12515 if ((pci_cfg_dword & PCICFG_REVESION_ID_MASK) ==
12516 PCICFG_REVESION_ID_ERROR_VAL) {
12517 pr_err("PCI device error, probably due to fan failure, aborting\n");
12518 rc = -ENODEV;
12519 goto err_out_disable;
12520 }
12521
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012522 if (atomic_read(&pdev->enable_cnt) == 1) {
12523 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
12524 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012525 dev_err(&bp->pdev->dev,
12526 "Cannot obtain PCI resources, aborting\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012527 goto err_out_disable;
12528 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012529
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012530 pci_set_master(pdev);
12531 pci_save_state(pdev);
12532 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012533
Ariel Elior1ab44342013-01-01 05:22:23 +000012534 if (IS_PF(bp)) {
Jon Mason29ed74c2013-09-11 11:22:39 -070012535 if (!pdev->pm_cap) {
Ariel Elior1ab44342013-01-01 05:22:23 +000012536 dev_err(&bp->pdev->dev,
12537 "Cannot find power management capability, aborting\n");
12538 rc = -EIO;
12539 goto err_out_release;
12540 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012541 }
12542
Jon Mason77c98e62011-06-27 07:45:12 +000012543 if (!pci_is_pcie(pdev)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012544 dev_err(&bp->pdev->dev, "Not PCI Express, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012545 rc = -EIO;
12546 goto err_out_release;
12547 }
12548
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012549 rc = bnx2x_set_coherency_mask(bp);
12550 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012551 goto err_out_release;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012552
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012553 dev->mem_start = pci_resource_start(pdev, 0);
12554 dev->base_addr = dev->mem_start;
12555 dev->mem_end = pci_resource_end(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012556
12557 dev->irq = pdev->irq;
12558
Arjan van de Ven275f1652008-10-20 21:42:39 -070012559 bp->regview = pci_ioremap_bar(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012560 if (!bp->regview) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012561 dev_err(&bp->pdev->dev,
12562 "Cannot map register space, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012563 rc = -ENOMEM;
12564 goto err_out_release;
12565 }
12566
Ariel Eliorc22610d02012-01-26 06:01:47 +000012567 /* In E1/E1H use pci device function given by kernel.
12568 * In E2/E3 read physical function from ME register since these chips
12569 * support Physical Device Assignment where kernel BDF maybe arbitrary
12570 * (depending on hypervisor).
12571 */
Yuval Mintz2de67432013-01-23 03:21:43 +000012572 if (chip_is_e1x) {
Ariel Eliorc22610d02012-01-26 06:01:47 +000012573 bp->pf_num = PCI_FUNC(pdev->devfn);
Yuval Mintz2de67432013-01-23 03:21:43 +000012574 } else {
12575 /* chip is E2/3*/
Ariel Eliorc22610d02012-01-26 06:01:47 +000012576 pci_read_config_dword(bp->pdev,
12577 PCICFG_ME_REGISTER, &pci_cfg_dword);
12578 bp->pf_num = (u8)((pci_cfg_dword & ME_REG_ABS_PF_NUM) >>
Yuval Mintz2de67432013-01-23 03:21:43 +000012579 ME_REG_ABS_PF_NUM_SHIFT);
Ariel Eliorc22610d02012-01-26 06:01:47 +000012580 }
Merav Sicron51c1a582012-03-18 10:33:38 +000012581 BNX2X_DEV_INFO("me reg PF num: %d\n", bp->pf_num);
Ariel Eliorc22610d02012-01-26 06:01:47 +000012582
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012583 /* clean indirect addresses */
12584 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
12585 PCICFG_VENDOR_ID_OFFSET);
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020012586
12587 /* AER (Advanced Error reporting) configuration */
12588 rc = pci_enable_pcie_error_reporting(pdev);
12589 if (!rc)
12590 bp->flags |= AER_ENABLED;
12591 else
12592 BNX2X_DEV_INFO("Failed To configure PCIe AER [%d]\n", rc);
12593
David S. Miller8decf862011-09-22 03:23:13 -040012594 /*
12595 * Clean the following indirect addresses for all functions since it
David S. Miller823dcd22011-08-20 10:39:12 -070012596 * is not used by the driver.
12597 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012598 if (IS_PF(bp)) {
12599 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F0, 0);
12600 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F0, 0);
12601 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F0, 0);
12602 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F0, 0);
David S. Miller8decf862011-09-22 03:23:13 -040012603
Ariel Elior1ab44342013-01-01 05:22:23 +000012604 if (chip_is_e1x) {
12605 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F1, 0);
12606 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F1, 0);
12607 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F1, 0);
12608 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F1, 0);
12609 }
12610
12611 /* Enable internal target-read (in case we are probed after PF
12612 * FLR). Must be done prior to any BAR read access. Only for
12613 * 57712 and up
12614 */
12615 if (!chip_is_e1x)
12616 REG_WR(bp,
12617 PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
David S. Miller8decf862011-09-22 03:23:13 -040012618 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012619
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012620 dev->watchdog_timeo = TX_TIMEOUT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012621
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012622 dev->netdev_ops = &bnx2x_netdev_ops;
Ariel Elior005a07ba2013-03-11 05:17:42 +000012623 bnx2x_set_ethtool_ops(bp, dev);
Michał Mirosław66371c42011-04-12 09:38:23 +000012624
Jiri Pirko01789342011-08-16 06:29:00 +000012625 dev->priv_flags |= IFF_UNICAST_FLT;
12626
Michał Mirosław66371c42011-04-12 09:38:23 +000012627 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000012628 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 |
12629 NETIF_F_RXCSUM | NETIF_F_LRO | NETIF_F_GRO |
Patrick McHardyf6469682013-04-19 02:04:27 +000012630 NETIF_F_RXHASH | NETIF_F_HW_VLAN_CTAG_TX;
Dmitry Kravkova848ade2013-03-18 06:51:03 +000012631 if (!CHIP_IS_E1x(bp)) {
Eric Dumazet117401e2013-10-19 11:42:58 -070012632 dev->hw_features |= NETIF_F_GSO_GRE | NETIF_F_GSO_UDP_TUNNEL |
Eric Dumazet2e3bd6a2013-10-20 20:47:31 -070012633 NETIF_F_GSO_IPIP | NETIF_F_GSO_SIT;
Dmitry Kravkova848ade2013-03-18 06:51:03 +000012634 dev->hw_enc_features =
12635 NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
12636 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 |
Eric Dumazet117401e2013-10-19 11:42:58 -070012637 NETIF_F_GSO_IPIP |
Eric Dumazet2e3bd6a2013-10-20 20:47:31 -070012638 NETIF_F_GSO_SIT |
Dmitry Kravkov65bc0cf2013-04-28 08:16:02 +000012639 NETIF_F_GSO_GRE | NETIF_F_GSO_UDP_TUNNEL;
Dmitry Kravkova848ade2013-03-18 06:51:03 +000012640 }
Michał Mirosław66371c42011-04-12 09:38:23 +000012641
12642 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
12643 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 | NETIF_F_HIGHDMA;
12644
Patrick McHardyf6469682013-04-19 02:04:27 +000012645 dev->features |= dev->hw_features | NETIF_F_HW_VLAN_CTAG_RX;
Merav Sicronedd31472013-10-20 16:51:34 +020012646 dev->features |= NETIF_F_HIGHDMA;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012647
Mahesh Bandewar538dd2e2011-05-13 15:08:49 +000012648 /* Add Loopback capability to the device */
12649 dev->hw_features |= NETIF_F_LOOPBACK;
12650
Shmulik Ravid98507672011-02-28 12:19:55 -080012651#ifdef BCM_DCBNL
Shmulik Ravid785b9b12010-12-30 06:27:03 +000012652 dev->dcbnl_ops = &bnx2x_dcbnl_ops;
12653#endif
12654
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012655 /* get_port_hwinfo() will set prtad and mmds properly */
12656 bp->mdio.prtad = MDIO_PRTAD_NONE;
12657 bp->mdio.mmds = 0;
12658 bp->mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
12659 bp->mdio.dev = dev;
12660 bp->mdio.mdio_read = bnx2x_mdio_read;
12661 bp->mdio.mdio_write = bnx2x_mdio_write;
12662
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012663 return 0;
12664
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012665err_out_release:
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012666 if (atomic_read(&pdev->enable_cnt) == 1)
12667 pci_release_regions(pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012668
12669err_out_disable:
12670 pci_disable_device(pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012671
12672err_out:
12673 return rc;
12674}
12675
Dmitry Kravkov6891dd22010-08-03 21:49:40 +000012676static int bnx2x_check_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012677{
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012678 const struct firmware *firmware = bp->firmware;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012679 struct bnx2x_fw_file_hdr *fw_hdr;
12680 struct bnx2x_fw_file_section *sections;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012681 u32 offset, len, num_ops;
Yuval Mintz86564c32013-01-23 03:21:50 +000012682 __be16 *ops_offsets;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012683 int i;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012684 const u8 *fw_ver;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012685
Merav Sicron51c1a582012-03-18 10:33:38 +000012686 if (firmware->size < sizeof(struct bnx2x_fw_file_hdr)) {
12687 BNX2X_ERR("Wrong FW size\n");
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012688 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +000012689 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012690
12691 fw_hdr = (struct bnx2x_fw_file_hdr *)firmware->data;
12692 sections = (struct bnx2x_fw_file_section *)fw_hdr;
12693
12694 /* Make sure none of the offsets and sizes make us read beyond
12695 * the end of the firmware data */
12696 for (i = 0; i < sizeof(*fw_hdr) / sizeof(*sections); i++) {
12697 offset = be32_to_cpu(sections[i].offset);
12698 len = be32_to_cpu(sections[i].len);
12699 if (offset + len > firmware->size) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012700 BNX2X_ERR("Section %d length is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012701 return -EINVAL;
12702 }
12703 }
12704
12705 /* Likewise for the init_ops offsets */
12706 offset = be32_to_cpu(fw_hdr->init_ops_offsets.offset);
Yuval Mintz86564c32013-01-23 03:21:50 +000012707 ops_offsets = (__force __be16 *)(firmware->data + offset);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012708 num_ops = be32_to_cpu(fw_hdr->init_ops.len) / sizeof(struct raw_op);
12709
12710 for (i = 0; i < be32_to_cpu(fw_hdr->init_ops_offsets.len) / 2; i++) {
12711 if (be16_to_cpu(ops_offsets[i]) > num_ops) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012712 BNX2X_ERR("Section offset %d is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012713 return -EINVAL;
12714 }
12715 }
12716
12717 /* Check FW version */
12718 offset = be32_to_cpu(fw_hdr->fw_version.offset);
12719 fw_ver = firmware->data + offset;
12720 if ((fw_ver[0] != BCM_5710_FW_MAJOR_VERSION) ||
12721 (fw_ver[1] != BCM_5710_FW_MINOR_VERSION) ||
12722 (fw_ver[2] != BCM_5710_FW_REVISION_VERSION) ||
12723 (fw_ver[3] != BCM_5710_FW_ENGINEERING_VERSION)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012724 BNX2X_ERR("Bad FW version:%d.%d.%d.%d. Should be %d.%d.%d.%d\n",
12725 fw_ver[0], fw_ver[1], fw_ver[2], fw_ver[3],
12726 BCM_5710_FW_MAJOR_VERSION,
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012727 BCM_5710_FW_MINOR_VERSION,
12728 BCM_5710_FW_REVISION_VERSION,
12729 BCM_5710_FW_ENGINEERING_VERSION);
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012730 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012731 }
12732
12733 return 0;
12734}
12735
Eric Dumazet1191cb82012-04-27 21:39:21 +000012736static void be32_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012737{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012738 const __be32 *source = (const __be32 *)_source;
12739 u32 *target = (u32 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012740 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012741
12742 for (i = 0; i < n/4; i++)
12743 target[i] = be32_to_cpu(source[i]);
12744}
12745
12746/*
12747 Ops array is stored in the following format:
12748 {op(8bit), offset(24bit, big endian), data(32bit, big endian)}
12749 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012750static void bnx2x_prep_ops(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012751{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012752 const __be32 *source = (const __be32 *)_source;
12753 struct raw_op *target = (struct raw_op *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012754 u32 i, j, tmp;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012755
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012756 for (i = 0, j = 0; i < n/8; i++, j += 2) {
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012757 tmp = be32_to_cpu(source[j]);
12758 target[i].op = (tmp >> 24) & 0xff;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012759 target[i].offset = tmp & 0xffffff;
12760 target[i].raw_data = be32_to_cpu(source[j + 1]);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012761 }
12762}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012763
Ben Hutchings1aa8b472012-07-10 10:56:59 +000012764/* IRO array is stored in the following format:
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012765 * {base(24bit), m1(16bit), m2(16bit), m3(16bit), size(16bit) }
12766 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012767static void bnx2x_prep_iro(const u8 *_source, u8 *_target, u32 n)
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012768{
12769 const __be32 *source = (const __be32 *)_source;
12770 struct iro *target = (struct iro *)_target;
12771 u32 i, j, tmp;
12772
12773 for (i = 0, j = 0; i < n/sizeof(struct iro); i++) {
12774 target[i].base = be32_to_cpu(source[j]);
12775 j++;
12776 tmp = be32_to_cpu(source[j]);
12777 target[i].m1 = (tmp >> 16) & 0xffff;
12778 target[i].m2 = tmp & 0xffff;
12779 j++;
12780 tmp = be32_to_cpu(source[j]);
12781 target[i].m3 = (tmp >> 16) & 0xffff;
12782 target[i].size = tmp & 0xffff;
12783 j++;
12784 }
12785}
12786
Eric Dumazet1191cb82012-04-27 21:39:21 +000012787static void be16_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012788{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012789 const __be16 *source = (const __be16 *)_source;
12790 u16 *target = (u16 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012791 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012792
12793 for (i = 0; i < n/2; i++)
12794 target[i] = be16_to_cpu(source[i]);
12795}
12796
Joe Perches7995c642010-02-17 15:01:52 +000012797#define BNX2X_ALLOC_AND_SET(arr, lbl, func) \
12798do { \
12799 u32 len = be32_to_cpu(fw_hdr->arr.len); \
12800 bp->arr = kmalloc(len, GFP_KERNEL); \
Joe Perchese404dec2012-01-29 12:56:23 +000012801 if (!bp->arr) \
Joe Perches7995c642010-02-17 15:01:52 +000012802 goto lbl; \
Joe Perches7995c642010-02-17 15:01:52 +000012803 func(bp->firmware->data + be32_to_cpu(fw_hdr->arr.offset), \
12804 (u8 *)bp->arr, len); \
12805} while (0)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012806
Yuval Mintz3b603062012-03-18 10:33:39 +000012807static int bnx2x_init_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012808{
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012809 const char *fw_file_name;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012810 struct bnx2x_fw_file_hdr *fw_hdr;
Ben Hutchings45229b42009-11-07 11:53:39 +000012811 int rc;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012812
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012813 if (bp->firmware)
12814 return 0;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012815
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012816 if (CHIP_IS_E1(bp))
12817 fw_file_name = FW_FILE_NAME_E1;
12818 else if (CHIP_IS_E1H(bp))
12819 fw_file_name = FW_FILE_NAME_E1H;
12820 else if (!CHIP_IS_E1x(bp))
12821 fw_file_name = FW_FILE_NAME_E2;
12822 else {
12823 BNX2X_ERR("Unsupported chip revision\n");
12824 return -EINVAL;
12825 }
12826 BNX2X_DEV_INFO("Loading %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012827
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012828 rc = request_firmware(&bp->firmware, fw_file_name, &bp->pdev->dev);
12829 if (rc) {
12830 BNX2X_ERR("Can't load firmware file %s\n",
12831 fw_file_name);
12832 goto request_firmware_exit;
12833 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012834
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012835 rc = bnx2x_check_firmware(bp);
12836 if (rc) {
12837 BNX2X_ERR("Corrupt firmware file %s\n", fw_file_name);
12838 goto request_firmware_exit;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012839 }
12840
12841 fw_hdr = (struct bnx2x_fw_file_hdr *)bp->firmware->data;
12842
12843 /* Initialize the pointers to the init arrays */
12844 /* Blob */
12845 BNX2X_ALLOC_AND_SET(init_data, request_firmware_exit, be32_to_cpu_n);
12846
12847 /* Opcodes */
12848 BNX2X_ALLOC_AND_SET(init_ops, init_ops_alloc_err, bnx2x_prep_ops);
12849
12850 /* Offsets */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012851 BNX2X_ALLOC_AND_SET(init_ops_offsets, init_offsets_alloc_err,
12852 be16_to_cpu_n);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012853
12854 /* STORMs firmware */
Eilon Greenstein573f2032009-08-12 08:24:14 +000012855 INIT_TSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12856 be32_to_cpu(fw_hdr->tsem_int_table_data.offset);
12857 INIT_TSEM_PRAM_DATA(bp) = bp->firmware->data +
12858 be32_to_cpu(fw_hdr->tsem_pram_data.offset);
12859 INIT_USEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12860 be32_to_cpu(fw_hdr->usem_int_table_data.offset);
12861 INIT_USEM_PRAM_DATA(bp) = bp->firmware->data +
12862 be32_to_cpu(fw_hdr->usem_pram_data.offset);
12863 INIT_XSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12864 be32_to_cpu(fw_hdr->xsem_int_table_data.offset);
12865 INIT_XSEM_PRAM_DATA(bp) = bp->firmware->data +
12866 be32_to_cpu(fw_hdr->xsem_pram_data.offset);
12867 INIT_CSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12868 be32_to_cpu(fw_hdr->csem_int_table_data.offset);
12869 INIT_CSEM_PRAM_DATA(bp) = bp->firmware->data +
12870 be32_to_cpu(fw_hdr->csem_pram_data.offset);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012871 /* IRO */
12872 BNX2X_ALLOC_AND_SET(iro_arr, iro_alloc_err, bnx2x_prep_iro);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012873
12874 return 0;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012875
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012876iro_alloc_err:
12877 kfree(bp->init_ops_offsets);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012878init_offsets_alloc_err:
12879 kfree(bp->init_ops);
12880init_ops_alloc_err:
12881 kfree(bp->init_data);
12882request_firmware_exit:
12883 release_firmware(bp->firmware);
Michal Schmidt127d0a12012-03-15 14:08:28 +000012884 bp->firmware = NULL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012885
12886 return rc;
12887}
12888
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012889static void bnx2x_release_firmware(struct bnx2x *bp)
12890{
12891 kfree(bp->init_ops_offsets);
12892 kfree(bp->init_ops);
12893 kfree(bp->init_data);
12894 release_firmware(bp->firmware);
Dmitry Kravkoveb2afd42011-11-15 12:07:33 +000012895 bp->firmware = NULL;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012896}
12897
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012898static struct bnx2x_func_sp_drv_ops bnx2x_func_sp_drv = {
12899 .init_hw_cmn_chip = bnx2x_init_hw_common_chip,
12900 .init_hw_cmn = bnx2x_init_hw_common,
12901 .init_hw_port = bnx2x_init_hw_port,
12902 .init_hw_func = bnx2x_init_hw_func,
12903
12904 .reset_hw_cmn = bnx2x_reset_common,
12905 .reset_hw_port = bnx2x_reset_port,
12906 .reset_hw_func = bnx2x_reset_func,
12907
12908 .gunzip_init = bnx2x_gunzip_init,
12909 .gunzip_end = bnx2x_gunzip_end,
12910
12911 .init_fw = bnx2x_init_firmware,
12912 .release_fw = bnx2x_release_firmware,
12913};
12914
12915void bnx2x__init_func_obj(struct bnx2x *bp)
12916{
12917 /* Prepare DMAE related driver resources */
12918 bnx2x_setup_dmae(bp);
12919
12920 bnx2x_init_func_obj(bp, &bp->func_obj,
12921 bnx2x_sp(bp, func_rdata),
12922 bnx2x_sp_mapping(bp, func_rdata),
Barak Witkowskia3348722012-04-23 03:04:46 +000012923 bnx2x_sp(bp, func_afex_rdata),
12924 bnx2x_sp_mapping(bp, func_afex_rdata),
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012925 &bnx2x_func_sp_drv);
12926}
12927
12928/* must be called after sriov-enable */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012929static int bnx2x_set_qm_cid_count(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012930{
Merav Sicron37ae41a2012-06-19 07:48:27 +000012931 int cid_count = BNX2X_L2_MAX_CID(bp);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012932
Ariel Elior290ca2b2013-01-01 05:22:31 +000012933 if (IS_SRIOV(bp))
12934 cid_count += BNX2X_VF_CIDS;
12935
Merav Sicron55c11942012-11-07 00:45:48 +000012936 if (CNIC_SUPPORT(bp))
12937 cid_count += CNIC_CID_MAX;
Ariel Elior290ca2b2013-01-01 05:22:31 +000012938
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012939 return roundup(cid_count, QM_CID_ROUND);
12940}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000012941
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012942/**
Ariel Elior6383c0b2011-07-14 08:31:57 +000012943 * bnx2x_get_num_none_def_sbs - return the number of none default SBs
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012944 *
12945 * @dev: pci device
12946 *
12947 */
Ariel Elior60cad4e2013-09-04 14:09:22 +030012948static int bnx2x_get_num_non_def_sbs(struct pci_dev *pdev, int cnic_cnt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012949{
Yijing Wangae2104b2013-08-08 21:02:36 +080012950 int index;
Ariel Elior1ab44342013-01-01 05:22:23 +000012951 u16 control = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012952
Ariel Elior6383c0b2011-07-14 08:31:57 +000012953 /*
12954 * If MSI-X is not supported - return number of SBs needed to support
12955 * one fast path queue: one FP queue + SB for CNIC
12956 */
Yijing Wangae2104b2013-08-08 21:02:36 +080012957 if (!pdev->msix_cap) {
Ariel Elior1ab44342013-01-01 05:22:23 +000012958 dev_info(&pdev->dev, "no msix capability found\n");
Merav Sicron55c11942012-11-07 00:45:48 +000012959 return 1 + cnic_cnt;
Ariel Elior1ab44342013-01-01 05:22:23 +000012960 }
12961 dev_info(&pdev->dev, "msix capability found\n");
Ariel Elior6383c0b2011-07-14 08:31:57 +000012962
12963 /*
12964 * The value in the PCI configuration space is the index of the last
12965 * entry, namely one less than the actual size of the table, which is
12966 * exactly what we want to return from this function: number of all SBs
12967 * without the default SB.
Ariel Elior1ab44342013-01-01 05:22:23 +000012968 * For VFs there is no default SB, then we return (index+1).
Ariel Elior6383c0b2011-07-14 08:31:57 +000012969 */
Yijing Wang73413ff2014-06-25 12:22:56 +080012970 pci_read_config_word(pdev, pdev->msix_cap + PCI_MSIX_FLAGS, &control);
Ariel Elior1ab44342013-01-01 05:22:23 +000012971
12972 index = control & PCI_MSIX_FLAGS_QSIZE;
12973
Ariel Elior60cad4e2013-09-04 14:09:22 +030012974 return index;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012975}
12976
Ariel Elior1ab44342013-01-01 05:22:23 +000012977static int set_max_cos_est(int chip_id)
12978{
12979 switch (chip_id) {
12980 case BCM57710:
12981 case BCM57711:
12982 case BCM57711E:
12983 return BNX2X_MULTI_TX_COS_E1X;
12984 case BCM57712:
12985 case BCM57712_MF:
Ariel Elior1ab44342013-01-01 05:22:23 +000012986 return BNX2X_MULTI_TX_COS_E2_E3A0;
12987 case BCM57800:
12988 case BCM57800_MF:
Ariel Elior1ab44342013-01-01 05:22:23 +000012989 case BCM57810:
12990 case BCM57810_MF:
12991 case BCM57840_4_10:
12992 case BCM57840_2_20:
12993 case BCM57840_O:
12994 case BCM57840_MFO:
Ariel Elior1ab44342013-01-01 05:22:23 +000012995 case BCM57840_MF:
Ariel Elior1ab44342013-01-01 05:22:23 +000012996 case BCM57811:
12997 case BCM57811_MF:
Ariel Elior1ab44342013-01-01 05:22:23 +000012998 return BNX2X_MULTI_TX_COS_E3B0;
Yuval Mintzb1239722013-10-20 16:51:26 +020012999 case BCM57712_VF:
13000 case BCM57800_VF:
13001 case BCM57810_VF:
13002 case BCM57840_VF:
13003 case BCM57811_VF:
Ariel Elior1ab44342013-01-01 05:22:23 +000013004 return 1;
13005 default:
13006 pr_err("Unknown board_type (%d), aborting\n", chip_id);
13007 return -ENODEV;
13008 }
13009}
Michael Chan4bd9b0ff2012-12-06 10:33:12 +000013010
Ariel Elior1ab44342013-01-01 05:22:23 +000013011static int set_is_vf(int chip_id)
13012{
13013 switch (chip_id) {
13014 case BCM57712_VF:
13015 case BCM57800_VF:
13016 case BCM57810_VF:
13017 case BCM57840_VF:
13018 case BCM57811_VF:
13019 return true;
13020 default:
13021 return false;
13022 }
13023}
13024
Michal Kalderoneeed0182014-08-17 16:47:44 +030013025/* nig_tsgen registers relative address */
13026#define tsgen_ctrl 0x0
13027#define tsgen_freecount 0x10
13028#define tsgen_synctime_t0 0x20
13029#define tsgen_offset_t0 0x28
13030#define tsgen_drift_t0 0x30
13031#define tsgen_synctime_t1 0x58
13032#define tsgen_offset_t1 0x60
13033#define tsgen_drift_t1 0x68
13034
13035/* FW workaround for setting drift */
13036static int bnx2x_send_update_drift_ramrod(struct bnx2x *bp, int drift_dir,
13037 int best_val, int best_period)
13038{
13039 struct bnx2x_func_state_params func_params = {NULL};
13040 struct bnx2x_func_set_timesync_params *set_timesync_params =
13041 &func_params.params.set_timesync;
13042
13043 /* Prepare parameters for function state transitions */
13044 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
13045 __set_bit(RAMROD_RETRY, &func_params.ramrod_flags);
13046
13047 func_params.f_obj = &bp->func_obj;
13048 func_params.cmd = BNX2X_F_CMD_SET_TIMESYNC;
13049
13050 /* Function parameters */
13051 set_timesync_params->drift_adjust_cmd = TS_DRIFT_ADJUST_SET;
13052 set_timesync_params->offset_cmd = TS_OFFSET_KEEP;
13053 set_timesync_params->add_sub_drift_adjust_value =
13054 drift_dir ? TS_ADD_VALUE : TS_SUB_VALUE;
13055 set_timesync_params->drift_adjust_value = best_val;
13056 set_timesync_params->drift_adjust_period = best_period;
13057
13058 return bnx2x_func_state_change(bp, &func_params);
13059}
13060
13061static int bnx2x_ptp_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
13062{
13063 struct bnx2x *bp = container_of(ptp, struct bnx2x, ptp_clock_info);
13064 int rc;
13065 int drift_dir = 1;
13066 int val, period, period1, period2, dif, dif1, dif2;
13067 int best_dif = BNX2X_MAX_PHC_DRIFT, best_period = 0, best_val = 0;
13068
13069 DP(BNX2X_MSG_PTP, "PTP adjfreq called, ppb = %d\n", ppb);
13070
13071 if (!netif_running(bp->dev)) {
13072 DP(BNX2X_MSG_PTP,
13073 "PTP adjfreq called while the interface is down\n");
13074 return -EFAULT;
13075 }
13076
13077 if (ppb < 0) {
13078 ppb = -ppb;
13079 drift_dir = 0;
13080 }
13081
13082 if (ppb == 0) {
13083 best_val = 1;
13084 best_period = 0x1FFFFFF;
13085 } else if (ppb >= BNX2X_MAX_PHC_DRIFT) {
13086 best_val = 31;
13087 best_period = 1;
13088 } else {
13089 /* Changed not to allow val = 8, 16, 24 as these values
13090 * are not supported in workaround.
13091 */
13092 for (val = 0; val <= 31; val++) {
13093 if ((val & 0x7) == 0)
13094 continue;
13095 period1 = val * 1000000 / ppb;
13096 period2 = period1 + 1;
13097 if (period1 != 0)
13098 dif1 = ppb - (val * 1000000 / period1);
13099 else
13100 dif1 = BNX2X_MAX_PHC_DRIFT;
13101 if (dif1 < 0)
13102 dif1 = -dif1;
13103 dif2 = ppb - (val * 1000000 / period2);
13104 if (dif2 < 0)
13105 dif2 = -dif2;
13106 dif = (dif1 < dif2) ? dif1 : dif2;
13107 period = (dif1 < dif2) ? period1 : period2;
13108 if (dif < best_dif) {
13109 best_dif = dif;
13110 best_val = val;
13111 best_period = period;
13112 }
13113 }
13114 }
13115
13116 rc = bnx2x_send_update_drift_ramrod(bp, drift_dir, best_val,
13117 best_period);
13118 if (rc) {
13119 BNX2X_ERR("Failed to set drift\n");
13120 return -EFAULT;
13121 }
13122
13123 DP(BNX2X_MSG_PTP, "Configrued val = %d, period = %d\n", best_val,
13124 best_period);
13125
13126 return 0;
13127}
13128
13129static int bnx2x_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
13130{
13131 struct bnx2x *bp = container_of(ptp, struct bnx2x, ptp_clock_info);
13132 u64 now;
13133
13134 DP(BNX2X_MSG_PTP, "PTP adjtime called, delta = %llx\n", delta);
13135
13136 now = timecounter_read(&bp->timecounter);
13137 now += delta;
13138 /* Re-init the timecounter */
13139 timecounter_init(&bp->timecounter, &bp->cyclecounter, now);
13140
13141 return 0;
13142}
13143
13144static int bnx2x_ptp_gettime(struct ptp_clock_info *ptp, struct timespec *ts)
13145{
13146 struct bnx2x *bp = container_of(ptp, struct bnx2x, ptp_clock_info);
13147 u64 ns;
13148 u32 remainder;
13149
13150 ns = timecounter_read(&bp->timecounter);
13151
13152 DP(BNX2X_MSG_PTP, "PTP gettime called, ns = %llu\n", ns);
13153
13154 ts->tv_sec = div_u64_rem(ns, 1000000000ULL, &remainder);
13155 ts->tv_nsec = remainder;
13156
13157 return 0;
13158}
13159
13160static int bnx2x_ptp_settime(struct ptp_clock_info *ptp,
13161 const struct timespec *ts)
13162{
13163 struct bnx2x *bp = container_of(ptp, struct bnx2x, ptp_clock_info);
13164 u64 ns;
13165
13166 ns = ts->tv_sec * 1000000000ULL;
13167 ns += ts->tv_nsec;
13168
13169 DP(BNX2X_MSG_PTP, "PTP settime called, ns = %llu\n", ns);
13170
13171 /* Re-init the timecounter */
13172 timecounter_init(&bp->timecounter, &bp->cyclecounter, ns);
13173
13174 return 0;
13175}
13176
13177/* Enable (or disable) ancillary features of the phc subsystem */
13178static int bnx2x_ptp_enable(struct ptp_clock_info *ptp,
13179 struct ptp_clock_request *rq, int on)
13180{
13181 struct bnx2x *bp = container_of(ptp, struct bnx2x, ptp_clock_info);
13182
13183 BNX2X_ERR("PHC ancillary features are not supported\n");
13184 return -ENOTSUPP;
13185}
13186
13187void bnx2x_register_phc(struct bnx2x *bp)
13188{
13189 /* Fill the ptp_clock_info struct and register PTP clock*/
13190 bp->ptp_clock_info.owner = THIS_MODULE;
13191 snprintf(bp->ptp_clock_info.name, 16, "%s", bp->dev->name);
13192 bp->ptp_clock_info.max_adj = BNX2X_MAX_PHC_DRIFT; /* In PPB */
13193 bp->ptp_clock_info.n_alarm = 0;
13194 bp->ptp_clock_info.n_ext_ts = 0;
13195 bp->ptp_clock_info.n_per_out = 0;
13196 bp->ptp_clock_info.pps = 0;
13197 bp->ptp_clock_info.adjfreq = bnx2x_ptp_adjfreq;
13198 bp->ptp_clock_info.adjtime = bnx2x_ptp_adjtime;
13199 bp->ptp_clock_info.gettime = bnx2x_ptp_gettime;
13200 bp->ptp_clock_info.settime = bnx2x_ptp_settime;
13201 bp->ptp_clock_info.enable = bnx2x_ptp_enable;
13202
13203 bp->ptp_clock = ptp_clock_register(&bp->ptp_clock_info, &bp->pdev->dev);
13204 if (IS_ERR(bp->ptp_clock)) {
13205 bp->ptp_clock = NULL;
13206 BNX2X_ERR("PTP clock registeration failed\n");
13207 }
13208}
13209
Ariel Elior1ab44342013-01-01 05:22:23 +000013210static int bnx2x_init_one(struct pci_dev *pdev,
13211 const struct pci_device_id *ent)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013212{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013213 struct net_device *dev = NULL;
13214 struct bnx2x *bp;
Yuval Mintzb91e1a12013-09-28 08:46:12 +030013215 enum pcie_link_width pcie_width;
13216 enum pci_bus_speed pcie_speed;
Ariel Elior6383c0b2011-07-14 08:31:57 +000013217 int rc, max_non_def_sbs;
Merav Sicron65565882012-06-19 07:48:26 +000013218 int rx_count, tx_count, rss_count, doorbell_size;
Ariel Elior1ab44342013-01-01 05:22:23 +000013219 int max_cos_est;
13220 bool is_vf;
Merav Sicron55c11942012-11-07 00:45:48 +000013221 int cnic_cnt;
Ariel Elior1ab44342013-01-01 05:22:23 +000013222
13223 /* An estimated maximum supported CoS number according to the chip
Ariel Elior6383c0b2011-07-14 08:31:57 +000013224 * version.
13225 * We will try to roughly estimate the maximum number of CoSes this chip
13226 * may support in order to minimize the memory allocated for Tx
13227 * netdev_queue's. This number will be accurately calculated during the
13228 * initialization of bp->max_cos based on the chip versions AND chip
13229 * revision in the bnx2x_init_bp().
13230 */
Ariel Elior1ab44342013-01-01 05:22:23 +000013231 max_cos_est = set_max_cos_est(ent->driver_data);
13232 if (max_cos_est < 0)
13233 return max_cos_est;
13234 is_vf = set_is_vf(ent->driver_data);
13235 cnic_cnt = is_vf ? 0 : 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013236
Ariel Elior60cad4e2013-09-04 14:09:22 +030013237 max_non_def_sbs = bnx2x_get_num_non_def_sbs(pdev, cnic_cnt);
13238
13239 /* add another SB for VF as it has no default SB */
13240 max_non_def_sbs += is_vf ? 1 : 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +000013241
13242 /* Maximum number of RSS queues: one IGU SB goes to CNIC */
Ariel Elior60cad4e2013-09-04 14:09:22 +030013243 rss_count = max_non_def_sbs - cnic_cnt;
Ariel Elior1ab44342013-01-01 05:22:23 +000013244
13245 if (rss_count < 1)
13246 return -EINVAL;
Ariel Elior6383c0b2011-07-14 08:31:57 +000013247
13248 /* Maximum number of netdev Rx queues: RSS + FCoE L2 */
Merav Sicron55c11942012-11-07 00:45:48 +000013249 rx_count = rss_count + cnic_cnt;
Ariel Elior6383c0b2011-07-14 08:31:57 +000013250
Ariel Elior1ab44342013-01-01 05:22:23 +000013251 /* Maximum number of netdev Tx queues:
Merav Sicron37ae41a2012-06-19 07:48:27 +000013252 * Maximum TSS queues * Maximum supported number of CoS + FCoE L2
Ariel Elior6383c0b2011-07-14 08:31:57 +000013253 */
Merav Sicron55c11942012-11-07 00:45:48 +000013254 tx_count = rss_count * max_cos_est + cnic_cnt;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000013255
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013256 /* dev zeroed in init_etherdev */
Ariel Elior6383c0b2011-07-14 08:31:57 +000013257 dev = alloc_etherdev_mqs(sizeof(*bp), tx_count, rx_count);
Joe Perches41de8d42012-01-29 13:47:52 +000013258 if (!dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013259 return -ENOMEM;
13260
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013261 bp = netdev_priv(dev);
Ariel Elior6383c0b2011-07-14 08:31:57 +000013262
Ariel Elior1ab44342013-01-01 05:22:23 +000013263 bp->flags = 0;
13264 if (is_vf)
13265 bp->flags |= IS_VF_FLAG;
13266
Ariel Elior6383c0b2011-07-14 08:31:57 +000013267 bp->igu_sb_cnt = max_non_def_sbs;
Ariel Elior1ab44342013-01-01 05:22:23 +000013268 bp->igu_base_addr = IS_VF(bp) ? PXP_VF_ADDR_IGU_START : BAR_IGU_INTMEM;
Joe Perches7995c642010-02-17 15:01:52 +000013269 bp->msg_enable = debug;
Merav Sicron55c11942012-11-07 00:45:48 +000013270 bp->cnic_support = cnic_cnt;
Michael Chan4bd9b0ff2012-12-06 10:33:12 +000013271 bp->cnic_probe = bnx2x_cnic_probe;
Merav Sicron55c11942012-11-07 00:45:48 +000013272
Eilon Greensteindf4770de2009-08-12 08:23:28 +000013273 pci_set_drvdata(pdev, dev);
13274
Ariel Elior1ab44342013-01-01 05:22:23 +000013275 rc = bnx2x_init_dev(bp, pdev, dev, ent->driver_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013276 if (rc < 0) {
13277 free_netdev(dev);
13278 return rc;
13279 }
13280
Ariel Elior1ab44342013-01-01 05:22:23 +000013281 BNX2X_DEV_INFO("This is a %s function\n",
13282 IS_PF(bp) ? "physical" : "virtual");
Merav Sicron55c11942012-11-07 00:45:48 +000013283 BNX2X_DEV_INFO("Cnic support is %s\n", CNIC_SUPPORT(bp) ? "on" : "off");
Ariel Elior1ab44342013-01-01 05:22:23 +000013284 BNX2X_DEV_INFO("Max num of status blocks %d\n", max_non_def_sbs);
Merav Sicron60aa0502012-06-19 07:48:29 +000013285 BNX2X_DEV_INFO("Allocated netdev with %d tx and %d rx queues\n",
Yuval Mintz2de67432013-01-23 03:21:43 +000013286 tx_count, rx_count);
Merav Sicron60aa0502012-06-19 07:48:29 +000013287
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013288 rc = bnx2x_init_bp(bp);
Eilon Greenstein693fc0d2009-01-14 06:43:52 +000013289 if (rc)
13290 goto init_one_exit;
13291
Ariel Elior1ab44342013-01-01 05:22:23 +000013292 /* Map doorbells here as we need the real value of bp->max_cos which
13293 * is initialized in bnx2x_init_bp() to determine the number of
13294 * l2 connections.
Ariel Elior6383c0b2011-07-14 08:31:57 +000013295 */
Ariel Elior1ab44342013-01-01 05:22:23 +000013296 if (IS_VF(bp)) {
Dmitry Kravkov1d6f3cd2013-03-27 01:05:17 +000013297 bp->doorbells = bnx2x_vf_doorbells(bp);
Ariel Elior64112802013-01-07 00:50:23 +000013298 rc = bnx2x_vf_pci_alloc(bp);
13299 if (rc)
13300 goto init_one_exit;
Ariel Elior1ab44342013-01-01 05:22:23 +000013301 } else {
13302 doorbell_size = BNX2X_L2_MAX_CID(bp) * (1 << BNX2X_DB_SHIFT);
13303 if (doorbell_size > pci_resource_len(pdev, 2)) {
13304 dev_err(&bp->pdev->dev,
13305 "Cannot map doorbells, bar size too small, aborting\n");
13306 rc = -ENOMEM;
13307 goto init_one_exit;
13308 }
13309 bp->doorbells = ioremap_nocache(pci_resource_start(pdev, 2),
13310 doorbell_size);
Merav Sicron37ae41a2012-06-19 07:48:27 +000013311 }
Ariel Elior6383c0b2011-07-14 08:31:57 +000013312 if (!bp->doorbells) {
13313 dev_err(&bp->pdev->dev,
13314 "Cannot map doorbell space, aborting\n");
13315 rc = -ENOMEM;
13316 goto init_one_exit;
13317 }
13318
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013319 if (IS_VF(bp)) {
13320 rc = bnx2x_vfpf_acquire(bp, tx_count, rx_count);
13321 if (rc)
13322 goto init_one_exit;
13323 }
13324
Ariel Elior3c76fef2013-03-11 05:17:46 +000013325 /* Enable SRIOV if capability found in configuration space */
13326 rc = bnx2x_iov_init_one(bp, int_mode, BNX2X_MAX_NUM_OF_VFS);
Ariel Elior290ca2b2013-01-01 05:22:31 +000013327 if (rc)
13328 goto init_one_exit;
13329
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013330 /* calc qm_cid_count */
Ariel Elior6383c0b2011-07-14 08:31:57 +000013331 bp->qm_cid_count = bnx2x_set_qm_cid_count(bp);
Ariel Elior1ab44342013-01-01 05:22:23 +000013332 BNX2X_DEV_INFO("qm_cid_count %d\n", bp->qm_cid_count);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013333
Merav Sicron55c11942012-11-07 00:45:48 +000013334 /* disable FCOE L2 queue for E1x*/
Dmitry Kravkov62ac0dc2011-11-13 04:34:21 +000013335 if (CHIP_IS_E1x(bp))
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000013336 bp->flags |= NO_FCOE_FLAG;
13337
Merav Sicron0e8d2ec2012-06-19 07:48:30 +000013338 /* Set bp->num_queues for MSI-X mode*/
13339 bnx2x_set_num_queues(bp);
13340
Lucas De Marchi25985ed2011-03-30 22:57:33 -030013341 /* Configure interrupt mode: try to enable MSI-X/MSI if
Merav Sicron0e8d2ec2012-06-19 07:48:30 +000013342 * needed.
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000013343 */
Ariel Elior1ab44342013-01-01 05:22:23 +000013344 rc = bnx2x_set_int_mode(bp);
13345 if (rc) {
13346 dev_err(&pdev->dev, "Cannot set interrupts\n");
13347 goto init_one_exit;
13348 }
Yuval Mintz04c46732013-01-23 03:21:46 +000013349 BNX2X_DEV_INFO("set interrupts successfully\n");
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000013350
Ariel Elior1ab44342013-01-01 05:22:23 +000013351 /* register the net device */
Vladislav Zolotarovb3400072010-11-24 11:09:50 -080013352 rc = register_netdev(dev);
13353 if (rc) {
13354 dev_err(&pdev->dev, "Cannot register net device\n");
13355 goto init_one_exit;
13356 }
Ariel Elior1ab44342013-01-01 05:22:23 +000013357 BNX2X_DEV_INFO("device name after netdev register %s\n", dev->name);
Vladislav Zolotarovb3400072010-11-24 11:09:50 -080013358
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000013359 if (!NO_FCOE(bp)) {
13360 /* Add storage MAC address */
13361 rtnl_lock();
13362 dev_addr_add(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
13363 rtnl_unlock();
13364 }
Yuval Mintzb91e1a12013-09-28 08:46:12 +030013365 if (pcie_get_minimum_link(bp->pdev, &pcie_speed, &pcie_width) ||
13366 pcie_speed == PCI_SPEED_UNKNOWN ||
13367 pcie_width == PCIE_LNK_WIDTH_UNKNOWN)
13368 BNX2X_DEV_INFO("Failed to determine PCI Express Bandwidth\n");
13369 else
13370 BNX2X_DEV_INFO(
13371 "%s (%c%d) PCI-E x%d %s found at mem %lx, IRQ %d, node addr %pM\n",
Dmitry Kravkovca1ee4b2013-05-27 04:08:27 +000013372 board_info[ent->driver_data].name,
13373 (CHIP_REV(bp) >> 12) + 'A', (CHIP_METAL(bp) >> 4),
13374 pcie_width,
Yuval Mintzb91e1a12013-09-28 08:46:12 +030013375 pcie_speed == PCIE_SPEED_2_5GT ? "2.5GHz" :
13376 pcie_speed == PCIE_SPEED_5_0GT ? "5.0GHz" :
13377 pcie_speed == PCIE_SPEED_8_0GT ? "8.0GHz" :
Dmitry Kravkovca1ee4b2013-05-27 04:08:27 +000013378 "Unknown",
13379 dev->base_addr, bp->pdev->irq, dev->dev_addr);
Eilon Greensteinc0162012009-03-02 08:01:05 +000013380
Michal Kalderoneeed0182014-08-17 16:47:44 +030013381 bnx2x_register_phc(bp);
13382
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013383 return 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013384
13385init_one_exit:
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020013386 bnx2x_disable_pcie_error_reporting(bp);
13387
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013388 if (bp->regview)
13389 iounmap(bp->regview);
13390
Ariel Elior1ab44342013-01-01 05:22:23 +000013391 if (IS_PF(bp) && bp->doorbells)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013392 iounmap(bp->doorbells);
13393
13394 free_netdev(dev);
13395
13396 if (atomic_read(&pdev->enable_cnt) == 1)
13397 pci_release_regions(pdev);
13398
13399 pci_disable_device(pdev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013400
13401 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013402}
13403
Yuval Mintzb030ed22013-05-27 04:08:30 +000013404static void __bnx2x_remove(struct pci_dev *pdev,
13405 struct net_device *dev,
13406 struct bnx2x *bp,
13407 bool remove_netdev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013408{
Michal Kalderoneeed0182014-08-17 16:47:44 +030013409 if (bp->ptp_clock) {
13410 ptp_clock_unregister(bp->ptp_clock);
13411 bp->ptp_clock = NULL;
13412 }
13413
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000013414 /* Delete storage MAC address */
13415 if (!NO_FCOE(bp)) {
13416 rtnl_lock();
13417 dev_addr_del(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
13418 rtnl_unlock();
13419 }
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000013420
Shmulik Ravid98507672011-02-28 12:19:55 -080013421#ifdef BCM_DCBNL
13422 /* Delete app tlvs from dcbnl */
13423 bnx2x_dcbnl_update_applist(bp, true);
13424#endif
13425
Barak Witkowskya6d3a5b2013-08-13 02:25:02 +030013426 if (IS_PF(bp) &&
13427 !BP_NOMCP(bp) &&
13428 (bp->flags & BC_SUPPORTS_RMMOD_CMD))
13429 bnx2x_fw_command(bp, DRV_MSG_CODE_RMMOD, 0);
13430
Yuval Mintzb030ed22013-05-27 04:08:30 +000013431 /* Close the interface - either directly or implicitly */
13432 if (remove_netdev) {
13433 unregister_netdev(dev);
13434 } else {
13435 rtnl_lock();
Yuval Mintz6ef5a922013-08-13 02:25:03 +030013436 dev_close(dev);
Yuval Mintzb030ed22013-05-27 04:08:30 +000013437 rtnl_unlock();
13438 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013439
Ariel Elior78c3bcc2013-06-20 17:39:08 +030013440 bnx2x_iov_remove_one(bp);
13441
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000013442 /* Power on: we can't let PCI layer write to us while we are in D3 */
Ariel Elior1ab44342013-01-01 05:22:23 +000013443 if (IS_PF(bp))
13444 bnx2x_set_power_state(bp, PCI_D0);
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000013445
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000013446 /* Disable MSI/MSI-X */
13447 bnx2x_disable_msi(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000013448
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000013449 /* Power off */
Ariel Elior1ab44342013-01-01 05:22:23 +000013450 if (IS_PF(bp))
13451 bnx2x_set_power_state(bp, PCI_D3hot);
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000013452
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000013453 /* Make sure RESET task is not scheduled before continuing */
Ariel Elior7be08a72011-07-14 08:31:19 +000013454 cancel_delayed_work_sync(&bp->sp_rtnl_task);
Ariel Elior290ca2b2013-01-01 05:22:31 +000013455
Ariel Elior4513f922013-01-01 05:22:25 +000013456 /* send message via vfpf channel to release the resources of this vf */
13457 if (IS_VF(bp))
13458 bnx2x_vfpf_release(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000013459
Yuval Mintzb030ed22013-05-27 04:08:30 +000013460 /* Assumes no further PCIe PM changes will occur */
13461 if (system_state == SYSTEM_POWER_OFF) {
13462 pci_wake_from_d3(pdev, bp->wol);
13463 pci_set_power_state(pdev, PCI_D3hot);
13464 }
13465
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020013466 bnx2x_disable_pcie_error_reporting(bp);
Yuval Mintzd9aee592014-01-15 12:05:30 +020013467 if (remove_netdev) {
13468 if (bp->regview)
13469 iounmap(bp->regview);
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020013470
Yuval Mintzd9aee592014-01-15 12:05:30 +020013471 /* For vfs, doorbells are part of the regview and were unmapped
13472 * along with it. FW is only loaded by PF.
13473 */
13474 if (IS_PF(bp)) {
13475 if (bp->doorbells)
13476 iounmap(bp->doorbells);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013477
Yuval Mintzd9aee592014-01-15 12:05:30 +020013478 bnx2x_release_firmware(bp);
Yuval Mintze2a367f2014-04-24 19:29:52 +030013479 } else {
13480 bnx2x_vf_pci_dealloc(bp);
Yuval Mintzd9aee592014-01-15 12:05:30 +020013481 }
13482 bnx2x_free_mem_bp(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013483
Yuval Mintzb030ed22013-05-27 04:08:30 +000013484 free_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013485
Yuval Mintzd9aee592014-01-15 12:05:30 +020013486 if (atomic_read(&pdev->enable_cnt) == 1)
13487 pci_release_regions(pdev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013488
Yuval Mintz5f6db132014-01-27 17:11:58 +020013489 pci_disable_device(pdev);
13490 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013491}
13492
Yuval Mintzb030ed22013-05-27 04:08:30 +000013493static void bnx2x_remove_one(struct pci_dev *pdev)
13494{
13495 struct net_device *dev = pci_get_drvdata(pdev);
13496 struct bnx2x *bp;
13497
13498 if (!dev) {
13499 dev_err(&pdev->dev, "BAD net device from bnx2x_init_one\n");
13500 return;
13501 }
13502 bp = netdev_priv(dev);
13503
13504 __bnx2x_remove(pdev, dev, bp, true);
13505}
13506
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013507static int bnx2x_eeh_nic_unload(struct bnx2x *bp)
13508{
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013509 bp->state = BNX2X_STATE_CLOSING_WAIT4_HALT;
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013510
13511 bp->rx_mode = BNX2X_RX_MODE_NONE;
13512
Merav Sicron55c11942012-11-07 00:45:48 +000013513 if (CNIC_LOADED(bp))
13514 bnx2x_cnic_notify(bp, CNIC_CTL_STOP_CMD);
13515
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013516 /* Stop Tx */
13517 bnx2x_tx_disable(bp);
Merav Sicron26614ba2012-08-27 03:26:19 +000013518 /* Delete all NAPI objects */
13519 bnx2x_del_all_napi(bp);
Merav Sicron55c11942012-11-07 00:45:48 +000013520 if (CNIC_LOADED(bp))
13521 bnx2x_del_all_napi_cnic(bp);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013522 netdev_reset_tc(bp->dev);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013523
13524 del_timer_sync(&bp->timer);
wenxiong@linux.vnet.ibm.com0c0e6342014-06-03 14:14:45 -050013525 cancel_delayed_work_sync(&bp->sp_task);
13526 cancel_delayed_work_sync(&bp->period_task);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013527
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013528 spin_lock_bh(&bp->stats_lock);
13529 bp->stats_state = STATS_STATE_DISABLED;
13530 spin_unlock_bh(&bp->stats_lock);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013531
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013532 bnx2x_save_statistics(bp);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013533
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013534 netif_carrier_off(bp->dev);
13535
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013536 return 0;
13537}
13538
Wendy Xiong493adb12008-06-23 20:36:22 -070013539/**
13540 * bnx2x_io_error_detected - called when PCI error is detected
13541 * @pdev: Pointer to PCI device
13542 * @state: The current pci connection state
13543 *
13544 * This function is called after a PCI bus error affecting
13545 * this device has been detected.
13546 */
13547static pci_ers_result_t bnx2x_io_error_detected(struct pci_dev *pdev,
13548 pci_channel_state_t state)
13549{
13550 struct net_device *dev = pci_get_drvdata(pdev);
13551 struct bnx2x *bp = netdev_priv(dev);
13552
13553 rtnl_lock();
13554
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013555 BNX2X_ERR("IO error detected\n");
13556
Wendy Xiong493adb12008-06-23 20:36:22 -070013557 netif_device_detach(dev);
13558
Dean Nelson07ce50e2009-07-31 09:13:25 +000013559 if (state == pci_channel_io_perm_failure) {
13560 rtnl_unlock();
13561 return PCI_ERS_RESULT_DISCONNECT;
13562 }
13563
Wendy Xiong493adb12008-06-23 20:36:22 -070013564 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013565 bnx2x_eeh_nic_unload(bp);
Wendy Xiong493adb12008-06-23 20:36:22 -070013566
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013567 bnx2x_prev_path_mark_eeh(bp);
13568
Wendy Xiong493adb12008-06-23 20:36:22 -070013569 pci_disable_device(pdev);
13570
13571 rtnl_unlock();
13572
13573 /* Request a slot reset */
13574 return PCI_ERS_RESULT_NEED_RESET;
13575}
13576
13577/**
13578 * bnx2x_io_slot_reset - called after the PCI bus has been reset
13579 * @pdev: Pointer to PCI device
13580 *
13581 * Restart the card from scratch, as if from a cold-boot.
13582 */
13583static pci_ers_result_t bnx2x_io_slot_reset(struct pci_dev *pdev)
13584{
13585 struct net_device *dev = pci_get_drvdata(pdev);
13586 struct bnx2x *bp = netdev_priv(dev);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013587 int i;
Wendy Xiong493adb12008-06-23 20:36:22 -070013588
13589 rtnl_lock();
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013590 BNX2X_ERR("IO slot reset initializing...\n");
Wendy Xiong493adb12008-06-23 20:36:22 -070013591 if (pci_enable_device(pdev)) {
13592 dev_err(&pdev->dev,
13593 "Cannot re-enable PCI device after reset\n");
13594 rtnl_unlock();
13595 return PCI_ERS_RESULT_DISCONNECT;
13596 }
13597
13598 pci_set_master(pdev);
13599 pci_restore_state(pdev);
Yuval Mintz70632d02013-04-24 01:45:02 +000013600 pci_save_state(pdev);
Wendy Xiong493adb12008-06-23 20:36:22 -070013601
13602 if (netif_running(dev))
13603 bnx2x_set_power_state(bp, PCI_D0);
13604
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013605 if (netif_running(dev)) {
13606 BNX2X_ERR("IO slot reset --> driver unload\n");
Yuval Mintze68072e2013-05-22 21:21:51 +000013607
13608 /* MCP should have been reset; Need to wait for validity */
13609 bnx2x_init_shmem(bp);
13610
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013611 if (IS_PF(bp) && SHMEM2_HAS(bp, drv_capabilities_flag)) {
13612 u32 v;
13613
13614 v = SHMEM2_RD(bp,
13615 drv_capabilities_flag[BP_FW_MB_IDX(bp)]);
13616 SHMEM2_WR(bp, drv_capabilities_flag[BP_FW_MB_IDX(bp)],
13617 v & ~DRV_FLAGS_CAPABILITIES_LOADED_L2);
13618 }
13619 bnx2x_drain_tx_queues(bp);
13620 bnx2x_send_unload_req(bp, UNLOAD_RECOVERY);
13621 bnx2x_netif_stop(bp, 1);
13622 bnx2x_free_irq(bp);
13623
13624 /* Report UNLOAD_DONE to MCP */
13625 bnx2x_send_unload_done(bp, true);
13626
13627 bp->sp_state = 0;
13628 bp->port.pmf = 0;
13629
13630 bnx2x_prev_unload(bp);
13631
Yuval Mintz16a5fd92013-06-02 00:06:18 +000013632 /* We should have reseted the engine, so It's fair to
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013633 * assume the FW will no longer write to the bnx2x driver.
13634 */
13635 bnx2x_squeeze_objects(bp);
13636 bnx2x_free_skbs(bp);
13637 for_each_rx_queue(bp, i)
13638 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
13639 bnx2x_free_fp_mem(bp);
13640 bnx2x_free_mem(bp);
13641
13642 bp->state = BNX2X_STATE_CLOSED;
13643 }
13644
Wendy Xiong493adb12008-06-23 20:36:22 -070013645 rtnl_unlock();
13646
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020013647 /* If AER, perform cleanup of the PCIe registers */
13648 if (bp->flags & AER_ENABLED) {
13649 if (pci_cleanup_aer_uncorrect_error_status(pdev))
13650 BNX2X_ERR("pci_cleanup_aer_uncorrect_error_status failed\n");
13651 else
13652 DP(NETIF_MSG_HW, "pci_cleanup_aer_uncorrect_error_status succeeded\n");
13653 }
13654
Wendy Xiong493adb12008-06-23 20:36:22 -070013655 return PCI_ERS_RESULT_RECOVERED;
13656}
13657
13658/**
13659 * bnx2x_io_resume - called when traffic can start flowing again
13660 * @pdev: Pointer to PCI device
13661 *
13662 * This callback is called when the error recovery driver tells us that
13663 * its OK to resume normal operation.
13664 */
13665static void bnx2x_io_resume(struct pci_dev *pdev)
13666{
13667 struct net_device *dev = pci_get_drvdata(pdev);
13668 struct bnx2x *bp = netdev_priv(dev);
13669
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000013670 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
Merav Sicron51c1a582012-03-18 10:33:38 +000013671 netdev_err(bp->dev, "Handling parity error recovery. Try again later\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000013672 return;
13673 }
13674
Wendy Xiong493adb12008-06-23 20:36:22 -070013675 rtnl_lock();
13676
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013677 bp->fw_seq = SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
13678 DRV_MSG_SEQ_NUMBER_MASK;
13679
Wendy Xiong493adb12008-06-23 20:36:22 -070013680 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013681 bnx2x_nic_load(bp, LOAD_NORMAL);
Wendy Xiong493adb12008-06-23 20:36:22 -070013682
13683 netif_device_attach(dev);
13684
13685 rtnl_unlock();
13686}
13687
Stephen Hemminger3646f0e2012-09-07 09:33:15 -070013688static const struct pci_error_handlers bnx2x_err_handler = {
Wendy Xiong493adb12008-06-23 20:36:22 -070013689 .error_detected = bnx2x_io_error_detected,
Eilon Greenstein356e2382009-02-12 08:38:32 +000013690 .slot_reset = bnx2x_io_slot_reset,
13691 .resume = bnx2x_io_resume,
Wendy Xiong493adb12008-06-23 20:36:22 -070013692};
13693
Yuval Mintzb030ed22013-05-27 04:08:30 +000013694static void bnx2x_shutdown(struct pci_dev *pdev)
13695{
13696 struct net_device *dev = pci_get_drvdata(pdev);
13697 struct bnx2x *bp;
13698
13699 if (!dev)
13700 return;
13701
13702 bp = netdev_priv(dev);
13703 if (!bp)
13704 return;
13705
13706 rtnl_lock();
13707 netif_device_detach(dev);
13708 rtnl_unlock();
13709
13710 /* Don't remove the netdevice, as there are scenarios which will cause
13711 * the kernel to hang, e.g., when trying to remove bnx2i while the
13712 * rootfs is mounted from SAN.
13713 */
13714 __bnx2x_remove(pdev, dev, bp, false);
13715}
13716
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013717static struct pci_driver bnx2x_pci_driver = {
Wendy Xiong493adb12008-06-23 20:36:22 -070013718 .name = DRV_MODULE_NAME,
13719 .id_table = bnx2x_pci_tbl,
13720 .probe = bnx2x_init_one,
Bill Pemberton0329aba2012-12-03 09:24:24 -050013721 .remove = bnx2x_remove_one,
Wendy Xiong493adb12008-06-23 20:36:22 -070013722 .suspend = bnx2x_suspend,
13723 .resume = bnx2x_resume,
13724 .err_handler = &bnx2x_err_handler,
Ariel Elior3c76fef2013-03-11 05:17:46 +000013725#ifdef CONFIG_BNX2X_SRIOV
13726 .sriov_configure = bnx2x_sriov_configure,
13727#endif
Yuval Mintzb030ed22013-05-27 04:08:30 +000013728 .shutdown = bnx2x_shutdown,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013729};
13730
13731static int __init bnx2x_init(void)
13732{
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000013733 int ret;
13734
Joe Perches7995c642010-02-17 15:01:52 +000013735 pr_info("%s", version);
Eilon Greenstein938cf542009-08-12 08:23:37 +000013736
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080013737 bnx2x_wq = create_singlethread_workqueue("bnx2x");
13738 if (bnx2x_wq == NULL) {
Joe Perches7995c642010-02-17 15:01:52 +000013739 pr_err("Cannot create workqueue\n");
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080013740 return -ENOMEM;
13741 }
Yuval Mintz370d4a22014-03-23 18:12:24 +020013742 bnx2x_iov_wq = create_singlethread_workqueue("bnx2x_iov");
13743 if (!bnx2x_iov_wq) {
13744 pr_err("Cannot create iov workqueue\n");
13745 destroy_workqueue(bnx2x_wq);
13746 return -ENOMEM;
13747 }
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080013748
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000013749 ret = pci_register_driver(&bnx2x_pci_driver);
13750 if (ret) {
Joe Perches7995c642010-02-17 15:01:52 +000013751 pr_err("Cannot register driver\n");
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000013752 destroy_workqueue(bnx2x_wq);
Yuval Mintz370d4a22014-03-23 18:12:24 +020013753 destroy_workqueue(bnx2x_iov_wq);
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000013754 }
13755 return ret;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013756}
13757
13758static void __exit bnx2x_cleanup(void)
13759{
Yuval Mintz452427b2012-03-26 20:47:07 +000013760 struct list_head *pos, *q;
Yuval Mintzd76a6112013-06-02 00:06:17 +000013761
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013762 pci_unregister_driver(&bnx2x_pci_driver);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080013763
13764 destroy_workqueue(bnx2x_wq);
Yuval Mintz370d4a22014-03-23 18:12:24 +020013765 destroy_workqueue(bnx2x_iov_wq);
Yuval Mintz452427b2012-03-26 20:47:07 +000013766
Yuval Mintz16a5fd92013-06-02 00:06:18 +000013767 /* Free globally allocated resources */
Yuval Mintz452427b2012-03-26 20:47:07 +000013768 list_for_each_safe(pos, q, &bnx2x_prev_list) {
13769 struct bnx2x_prev_path_list *tmp =
13770 list_entry(pos, struct bnx2x_prev_path_list, list);
13771 list_del(pos);
13772 kfree(tmp);
13773 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013774}
13775
Yaniv Rosner3deb8162011-06-14 01:34:33 +000013776void bnx2x_notify_link_changed(struct bnx2x *bp)
13777{
13778 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + BP_FUNC(bp)*sizeof(u32), 1);
13779}
13780
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013781module_init(bnx2x_init);
13782module_exit(bnx2x_cleanup);
13783
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013784/**
13785 * bnx2x_set_iscsi_eth_mac_addr - set iSCSI MAC(s).
13786 *
13787 * @bp: driver handle
13788 * @set: set or clear the CAM entry
13789 *
Yuval Mintz16a5fd92013-06-02 00:06:18 +000013790 * This function will wait until the ramrod completion returns.
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013791 * Return 0 if success, -ENODEV if ramrod doesn't return.
13792 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000013793static int bnx2x_set_iscsi_eth_mac_addr(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013794{
13795 unsigned long ramrod_flags = 0;
13796
13797 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
13798 return bnx2x_set_mac_one(bp, bp->cnic_eth_dev.iscsi_mac,
13799 &bp->iscsi_l2_mac_obj, true,
13800 BNX2X_ISCSI_ETH_MAC, &ramrod_flags);
13801}
Michael Chan993ac7b2009-10-10 13:46:56 +000013802
13803/* count denotes the number of new completions we have seen */
13804static void bnx2x_cnic_sp_post(struct bnx2x *bp, int count)
13805{
13806 struct eth_spe *spe;
Merav Sicrona0529972012-06-19 07:48:25 +000013807 int cxt_index, cxt_offset;
Michael Chan993ac7b2009-10-10 13:46:56 +000013808
13809#ifdef BNX2X_STOP_ON_ERROR
13810 if (unlikely(bp->panic))
13811 return;
13812#endif
13813
13814 spin_lock_bh(&bp->spq_lock);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013815 BUG_ON(bp->cnic_spq_pending < count);
Michael Chan993ac7b2009-10-10 13:46:56 +000013816 bp->cnic_spq_pending -= count;
13817
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013818 for (; bp->cnic_kwq_pending; bp->cnic_kwq_pending--) {
13819 u16 type = (le16_to_cpu(bp->cnic_kwq_cons->hdr.type)
13820 & SPE_HDR_CONN_TYPE) >>
13821 SPE_HDR_CONN_TYPE_SHIFT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013822 u8 cmd = (le32_to_cpu(bp->cnic_kwq_cons->hdr.conn_and_cmd_data)
13823 >> SPE_HDR_CMD_ID_SHIFT) & 0xff;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013824
13825 /* Set validation for iSCSI L2 client before sending SETUP
13826 * ramrod
13827 */
13828 if (type == ETH_CONNECTION_TYPE) {
Merav Sicrona0529972012-06-19 07:48:25 +000013829 if (cmd == RAMROD_CMD_ID_ETH_CLIENT_SETUP) {
Merav Sicron37ae41a2012-06-19 07:48:27 +000013830 cxt_index = BNX2X_ISCSI_ETH_CID(bp) /
Merav Sicrona0529972012-06-19 07:48:25 +000013831 ILT_PAGE_CIDS;
Merav Sicron37ae41a2012-06-19 07:48:27 +000013832 cxt_offset = BNX2X_ISCSI_ETH_CID(bp) -
Merav Sicrona0529972012-06-19 07:48:25 +000013833 (cxt_index * ILT_PAGE_CIDS);
13834 bnx2x_set_ctx_validation(bp,
13835 &bp->context[cxt_index].
13836 vcxt[cxt_offset].eth,
Merav Sicron37ae41a2012-06-19 07:48:27 +000013837 BNX2X_ISCSI_ETH_CID(bp));
Merav Sicrona0529972012-06-19 07:48:25 +000013838 }
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013839 }
13840
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013841 /*
13842 * There may be not more than 8 L2, not more than 8 L5 SPEs
13843 * and in the air. We also check that number of outstanding
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080013844 * COMMON ramrods is not more than the EQ and SPQ can
13845 * accommodate.
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013846 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080013847 if (type == ETH_CONNECTION_TYPE) {
13848 if (!atomic_read(&bp->cq_spq_left))
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013849 break;
13850 else
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080013851 atomic_dec(&bp->cq_spq_left);
13852 } else if (type == NONE_CONNECTION_TYPE) {
13853 if (!atomic_read(&bp->eq_spq_left))
13854 break;
13855 else
13856 atomic_dec(&bp->eq_spq_left);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000013857 } else if ((type == ISCSI_CONNECTION_TYPE) ||
13858 (type == FCOE_CONNECTION_TYPE)) {
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013859 if (bp->cnic_spq_pending >=
13860 bp->cnic_eth_dev.max_kwqe_pending)
13861 break;
13862 else
13863 bp->cnic_spq_pending++;
13864 } else {
13865 BNX2X_ERR("Unknown SPE type: %d\n", type);
13866 bnx2x_panic();
Michael Chan993ac7b2009-10-10 13:46:56 +000013867 break;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013868 }
Michael Chan993ac7b2009-10-10 13:46:56 +000013869
13870 spe = bnx2x_sp_get_next(bp);
13871 *spe = *bp->cnic_kwq_cons;
13872
Merav Sicron51c1a582012-03-18 10:33:38 +000013873 DP(BNX2X_MSG_SP, "pending on SPQ %d, on KWQ %d count %d\n",
Michael Chan993ac7b2009-10-10 13:46:56 +000013874 bp->cnic_spq_pending, bp->cnic_kwq_pending, count);
13875
13876 if (bp->cnic_kwq_cons == bp->cnic_kwq_last)
13877 bp->cnic_kwq_cons = bp->cnic_kwq;
13878 else
13879 bp->cnic_kwq_cons++;
13880 }
13881 bnx2x_sp_prod_update(bp);
13882 spin_unlock_bh(&bp->spq_lock);
13883}
13884
13885static int bnx2x_cnic_sp_queue(struct net_device *dev,
13886 struct kwqe_16 *kwqes[], u32 count)
13887{
13888 struct bnx2x *bp = netdev_priv(dev);
13889 int i;
13890
13891#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +000013892 if (unlikely(bp->panic)) {
13893 BNX2X_ERR("Can't post to SP queue while panic\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000013894 return -EIO;
Merav Sicron51c1a582012-03-18 10:33:38 +000013895 }
Michael Chan993ac7b2009-10-10 13:46:56 +000013896#endif
13897
Ariel Elior95c6c6162012-01-26 06:01:52 +000013898 if ((bp->recovery_state != BNX2X_RECOVERY_DONE) &&
13899 (bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000013900 BNX2X_ERR("Handling parity error recovery. Try again later\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +000013901 return -EAGAIN;
13902 }
13903
Michael Chan993ac7b2009-10-10 13:46:56 +000013904 spin_lock_bh(&bp->spq_lock);
13905
13906 for (i = 0; i < count; i++) {
13907 struct eth_spe *spe = (struct eth_spe *)kwqes[i];
13908
13909 if (bp->cnic_kwq_pending == MAX_SP_DESC_CNT)
13910 break;
13911
13912 *bp->cnic_kwq_prod = *spe;
13913
13914 bp->cnic_kwq_pending++;
13915
Merav Sicron51c1a582012-03-18 10:33:38 +000013916 DP(BNX2X_MSG_SP, "L5 SPQE %x %x %x:%x pos %d\n",
Michael Chan993ac7b2009-10-10 13:46:56 +000013917 spe->hdr.conn_and_cmd_data, spe->hdr.type,
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013918 spe->data.update_data_addr.hi,
13919 spe->data.update_data_addr.lo,
Michael Chan993ac7b2009-10-10 13:46:56 +000013920 bp->cnic_kwq_pending);
13921
13922 if (bp->cnic_kwq_prod == bp->cnic_kwq_last)
13923 bp->cnic_kwq_prod = bp->cnic_kwq;
13924 else
13925 bp->cnic_kwq_prod++;
13926 }
13927
13928 spin_unlock_bh(&bp->spq_lock);
13929
13930 if (bp->cnic_spq_pending < bp->cnic_eth_dev.max_kwqe_pending)
13931 bnx2x_cnic_sp_post(bp, 0);
13932
13933 return i;
13934}
13935
13936static int bnx2x_cnic_ctl_send(struct bnx2x *bp, struct cnic_ctl_info *ctl)
13937{
13938 struct cnic_ops *c_ops;
13939 int rc = 0;
13940
13941 mutex_lock(&bp->cnic_mutex);
Eric Dumazet13707f92011-01-26 19:28:23 +000013942 c_ops = rcu_dereference_protected(bp->cnic_ops,
13943 lockdep_is_held(&bp->cnic_mutex));
Michael Chan993ac7b2009-10-10 13:46:56 +000013944 if (c_ops)
13945 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
13946 mutex_unlock(&bp->cnic_mutex);
13947
13948 return rc;
13949}
13950
13951static int bnx2x_cnic_ctl_send_bh(struct bnx2x *bp, struct cnic_ctl_info *ctl)
13952{
13953 struct cnic_ops *c_ops;
13954 int rc = 0;
13955
13956 rcu_read_lock();
13957 c_ops = rcu_dereference(bp->cnic_ops);
13958 if (c_ops)
13959 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
13960 rcu_read_unlock();
13961
13962 return rc;
13963}
13964
13965/*
13966 * for commands that have no data
13967 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000013968int bnx2x_cnic_notify(struct bnx2x *bp, int cmd)
Michael Chan993ac7b2009-10-10 13:46:56 +000013969{
13970 struct cnic_ctl_info ctl = {0};
13971
13972 ctl.cmd = cmd;
13973
13974 return bnx2x_cnic_ctl_send(bp, &ctl);
13975}
13976
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013977static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err)
Michael Chan993ac7b2009-10-10 13:46:56 +000013978{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013979 struct cnic_ctl_info ctl = {0};
Michael Chan993ac7b2009-10-10 13:46:56 +000013980
13981 /* first we tell CNIC and only then we count this as a completion */
13982 ctl.cmd = CNIC_CTL_COMPLETION_CMD;
13983 ctl.data.comp.cid = cid;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013984 ctl.data.comp.error = err;
Michael Chan993ac7b2009-10-10 13:46:56 +000013985
13986 bnx2x_cnic_ctl_send_bh(bp, &ctl);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013987 bnx2x_cnic_sp_post(bp, 0);
Michael Chan993ac7b2009-10-10 13:46:56 +000013988}
13989
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013990/* Called with netif_addr_lock_bh() taken.
13991 * Sets an rx_mode config for an iSCSI ETH client.
13992 * Doesn't block.
13993 * Completion should be checked outside.
13994 */
13995static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start)
13996{
13997 unsigned long accept_flags = 0, ramrod_flags = 0;
13998 u8 cl_id = bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
13999 int sched_state = BNX2X_FILTER_ISCSI_ETH_STOP_SCHED;
14000
14001 if (start) {
14002 /* Start accepting on iSCSI L2 ring. Accept all multicasts
14003 * because it's the only way for UIO Queue to accept
14004 * multicasts (in non-promiscuous mode only one Queue per
14005 * function will receive multicast packets (leading in our
14006 * case).
14007 */
14008 __set_bit(BNX2X_ACCEPT_UNICAST, &accept_flags);
14009 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &accept_flags);
14010 __set_bit(BNX2X_ACCEPT_BROADCAST, &accept_flags);
14011 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &accept_flags);
14012
14013 /* Clear STOP_PENDING bit if START is requested */
14014 clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &bp->sp_state);
14015
14016 sched_state = BNX2X_FILTER_ISCSI_ETH_START_SCHED;
14017 } else
14018 /* Clear START_PENDING bit if STOP is requested */
14019 clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &bp->sp_state);
14020
14021 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
14022 set_bit(sched_state, &bp->sp_state);
14023 else {
14024 __set_bit(RAMROD_RX, &ramrod_flags);
14025 bnx2x_set_q_rx_mode(bp, cl_id, 0, accept_flags, 0,
14026 ramrod_flags);
14027 }
14028}
14029
Michael Chan993ac7b2009-10-10 13:46:56 +000014030static int bnx2x_drv_ctl(struct net_device *dev, struct drv_ctl_info *ctl)
14031{
14032 struct bnx2x *bp = netdev_priv(dev);
14033 int rc = 0;
14034
14035 switch (ctl->cmd) {
14036 case DRV_CTL_CTXTBL_WR_CMD: {
14037 u32 index = ctl->data.io.offset;
14038 dma_addr_t addr = ctl->data.io.dma_addr;
14039
14040 bnx2x_ilt_wr(bp, index, addr);
14041 break;
14042 }
14043
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014044 case DRV_CTL_RET_L5_SPQ_CREDIT_CMD: {
14045 int count = ctl->data.credit.credit_count;
Michael Chan993ac7b2009-10-10 13:46:56 +000014046
14047 bnx2x_cnic_sp_post(bp, count);
14048 break;
14049 }
14050
14051 /* rtnl_lock is held. */
14052 case DRV_CTL_START_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014053 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
14054 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000014055
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014056 /* Configure the iSCSI classification object */
14057 bnx2x_init_mac_obj(bp, &bp->iscsi_l2_mac_obj,
14058 cp->iscsi_l2_client_id,
14059 cp->iscsi_l2_cid, BP_FUNC(bp),
14060 bnx2x_sp(bp, mac_rdata),
14061 bnx2x_sp_mapping(bp, mac_rdata),
14062 BNX2X_FILTER_MAC_PENDING,
14063 &bp->sp_state, BNX2X_OBJ_TYPE_RX,
14064 &bp->macs_pool);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000014065
Dmitry Kravkov523224a2010-10-06 03:23:26 +000014066 /* Set iSCSI MAC address */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014067 rc = bnx2x_set_iscsi_eth_mac_addr(bp);
14068 if (rc)
14069 break;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000014070
14071 mmiowb();
14072 barrier();
14073
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014074 /* Start accepting on iSCSI L2 ring */
14075
14076 netif_addr_lock_bh(dev);
14077 bnx2x_set_iscsi_eth_rx_mode(bp, true);
14078 netif_addr_unlock_bh(dev);
14079
14080 /* bits to wait on */
14081 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
14082 __set_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &sp_bits);
14083
14084 if (!bnx2x_wait_sp_comp(bp, sp_bits))
14085 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000014086
Michael Chan993ac7b2009-10-10 13:46:56 +000014087 break;
14088 }
14089
14090 /* rtnl_lock is held. */
14091 case DRV_CTL_STOP_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014092 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000014093
Dmitry Kravkov523224a2010-10-06 03:23:26 +000014094 /* Stop accepting on iSCSI L2 ring */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014095 netif_addr_lock_bh(dev);
14096 bnx2x_set_iscsi_eth_rx_mode(bp, false);
14097 netif_addr_unlock_bh(dev);
14098
14099 /* bits to wait on */
14100 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
14101 __set_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &sp_bits);
14102
14103 if (!bnx2x_wait_sp_comp(bp, sp_bits))
14104 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000014105
14106 mmiowb();
14107 barrier();
14108
14109 /* Unset iSCSI L2 MAC */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014110 rc = bnx2x_del_all_macs(bp, &bp->iscsi_l2_mac_obj,
14111 BNX2X_ISCSI_ETH_MAC, true);
Michael Chan993ac7b2009-10-10 13:46:56 +000014112 break;
14113 }
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014114 case DRV_CTL_RET_L2_SPQ_CREDIT_CMD: {
14115 int count = ctl->data.credit.credit_count;
14116
Peter Zijlstra4e857c52014-03-17 18:06:10 +010014117 smp_mb__before_atomic();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080014118 atomic_add(count, &bp->cq_spq_left);
Peter Zijlstra4e857c52014-03-17 18:06:10 +010014119 smp_mb__after_atomic();
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014120 break;
14121 }
Barak Witkowski1d187b32011-12-05 22:41:50 +000014122 case DRV_CTL_ULP_REGISTER_CMD: {
Barak Witkowski2e499d32012-06-26 01:31:19 +000014123 int ulp_type = ctl->data.register_data.ulp_type;
Barak Witkowski1d187b32011-12-05 22:41:50 +000014124
14125 if (CHIP_IS_E3(bp)) {
14126 int idx = BP_FW_MB_IDX(bp);
Barak Witkowski2e499d32012-06-26 01:31:19 +000014127 u32 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
14128 int path = BP_PATH(bp);
14129 int port = BP_PORT(bp);
14130 int i;
14131 u32 scratch_offset;
14132 u32 *host_addr;
Barak Witkowski1d187b32011-12-05 22:41:50 +000014133
Barak Witkowski2e499d32012-06-26 01:31:19 +000014134 /* first write capability to shmem2 */
Barak Witkowski1d187b32011-12-05 22:41:50 +000014135 if (ulp_type == CNIC_ULP_ISCSI)
14136 cap |= DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
14137 else if (ulp_type == CNIC_ULP_FCOE)
14138 cap |= DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
14139 SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
Barak Witkowski2e499d32012-06-26 01:31:19 +000014140
14141 if ((ulp_type != CNIC_ULP_FCOE) ||
14142 (!SHMEM2_HAS(bp, ncsi_oem_data_addr)) ||
14143 (!(bp->flags & BC_SUPPORTS_FCOE_FEATURES)))
14144 break;
14145
14146 /* if reached here - should write fcoe capabilities */
14147 scratch_offset = SHMEM2_RD(bp, ncsi_oem_data_addr);
14148 if (!scratch_offset)
14149 break;
14150 scratch_offset += offsetof(struct glob_ncsi_oem_data,
14151 fcoe_features[path][port]);
14152 host_addr = (u32 *) &(ctl->data.register_data.
14153 fcoe_features);
14154 for (i = 0; i < sizeof(struct fcoe_capabilities);
14155 i += 4)
14156 REG_WR(bp, scratch_offset + i,
14157 *(host_addr + i/4));
Barak Witkowski1d187b32011-12-05 22:41:50 +000014158 }
Yuval Mintz42f82772014-03-23 18:12:23 +020014159 bnx2x_schedule_sp_rtnl(bp, BNX2X_SP_RTNL_GET_DRV_VERSION, 0);
Barak Witkowski1d187b32011-12-05 22:41:50 +000014160 break;
14161 }
Barak Witkowski2e499d32012-06-26 01:31:19 +000014162
Barak Witkowski1d187b32011-12-05 22:41:50 +000014163 case DRV_CTL_ULP_UNREGISTER_CMD: {
14164 int ulp_type = ctl->data.ulp_type;
14165
14166 if (CHIP_IS_E3(bp)) {
14167 int idx = BP_FW_MB_IDX(bp);
14168 u32 cap;
14169
14170 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
14171 if (ulp_type == CNIC_ULP_ISCSI)
14172 cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
14173 else if (ulp_type == CNIC_ULP_FCOE)
14174 cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
14175 SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
14176 }
Yuval Mintz42f82772014-03-23 18:12:23 +020014177 bnx2x_schedule_sp_rtnl(bp, BNX2X_SP_RTNL_GET_DRV_VERSION, 0);
Barak Witkowski1d187b32011-12-05 22:41:50 +000014178 break;
14179 }
Michael Chan993ac7b2009-10-10 13:46:56 +000014180
14181 default:
14182 BNX2X_ERR("unknown command %x\n", ctl->cmd);
14183 rc = -EINVAL;
14184 }
14185
14186 return rc;
14187}
14188
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000014189void bnx2x_setup_cnic_irq_info(struct bnx2x *bp)
Michael Chan993ac7b2009-10-10 13:46:56 +000014190{
14191 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
14192
14193 if (bp->flags & USING_MSIX_FLAG) {
14194 cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
14195 cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
14196 cp->irq_arr[0].vector = bp->msix_table[1].vector;
14197 } else {
14198 cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
14199 cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
14200 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014201 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000014202 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e2_sb;
14203 else
14204 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e1x_sb;
14205
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014206 cp->irq_arr[0].status_blk_num = bnx2x_cnic_fw_sb_id(bp);
14207 cp->irq_arr[0].status_blk_num2 = bnx2x_cnic_igu_sb_id(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000014208 cp->irq_arr[1].status_blk = bp->def_status_blk;
14209 cp->irq_arr[1].status_blk_num = DEF_SB_ID;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000014210 cp->irq_arr[1].status_blk_num2 = DEF_SB_IGU_ID;
Michael Chan993ac7b2009-10-10 13:46:56 +000014211
14212 cp->num_irq = 2;
14213}
14214
Merav Sicron37ae41a2012-06-19 07:48:27 +000014215void bnx2x_setup_cnic_info(struct bnx2x *bp)
14216{
14217 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
14218
Merav Sicron37ae41a2012-06-19 07:48:27 +000014219 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
14220 bnx2x_cid_ilt_lines(bp);
14221 cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
14222 cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID(bp);
14223 cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID(bp);
14224
Michael Chanf78afb32013-09-18 01:50:38 -070014225 DP(NETIF_MSG_IFUP, "BNX2X_1st_NON_L2_ETH_CID(bp) %x, cp->starting_cid %x, cp->fcoe_init_cid %x, cp->iscsi_l2_cid %x\n",
14226 BNX2X_1st_NON_L2_ETH_CID(bp), cp->starting_cid, cp->fcoe_init_cid,
14227 cp->iscsi_l2_cid);
14228
Merav Sicron37ae41a2012-06-19 07:48:27 +000014229 if (NO_ISCSI_OOO(bp))
14230 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
14231}
14232
Michael Chan993ac7b2009-10-10 13:46:56 +000014233static int bnx2x_register_cnic(struct net_device *dev, struct cnic_ops *ops,
14234 void *data)
14235{
14236 struct bnx2x *bp = netdev_priv(dev);
14237 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
Merav Sicron55c11942012-11-07 00:45:48 +000014238 int rc;
14239
14240 DP(NETIF_MSG_IFUP, "Register_cnic called\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000014241
Merav Sicron51c1a582012-03-18 10:33:38 +000014242 if (ops == NULL) {
14243 BNX2X_ERR("NULL ops received\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000014244 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +000014245 }
Michael Chan993ac7b2009-10-10 13:46:56 +000014246
Merav Sicron55c11942012-11-07 00:45:48 +000014247 if (!CNIC_SUPPORT(bp)) {
14248 BNX2X_ERR("Can't register CNIC when not supported\n");
14249 return -EOPNOTSUPP;
14250 }
14251
14252 if (!CNIC_LOADED(bp)) {
14253 rc = bnx2x_load_cnic(bp);
14254 if (rc) {
14255 BNX2X_ERR("CNIC-related load failed\n");
14256 return rc;
14257 }
Merav Sicron55c11942012-11-07 00:45:48 +000014258 }
14259
14260 bp->cnic_enabled = true;
14261
Michael Chan993ac7b2009-10-10 13:46:56 +000014262 bp->cnic_kwq = kzalloc(PAGE_SIZE, GFP_KERNEL);
14263 if (!bp->cnic_kwq)
14264 return -ENOMEM;
14265
14266 bp->cnic_kwq_cons = bp->cnic_kwq;
14267 bp->cnic_kwq_prod = bp->cnic_kwq;
14268 bp->cnic_kwq_last = bp->cnic_kwq + MAX_SP_DESC_CNT;
14269
14270 bp->cnic_spq_pending = 0;
14271 bp->cnic_kwq_pending = 0;
14272
14273 bp->cnic_data = data;
14274
14275 cp->num_irq = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014276 cp->drv_state |= CNIC_DRV_STATE_REGD;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000014277 cp->iro_arr = bp->iro_arr;
Michael Chan993ac7b2009-10-10 13:46:56 +000014278
Michael Chan993ac7b2009-10-10 13:46:56 +000014279 bnx2x_setup_cnic_irq_info(bp);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014280
Michael Chan993ac7b2009-10-10 13:46:56 +000014281 rcu_assign_pointer(bp->cnic_ops, ops);
14282
Yuval Mintz42f82772014-03-23 18:12:23 +020014283 /* Schedule driver to read CNIC driver versions */
14284 bnx2x_schedule_sp_rtnl(bp, BNX2X_SP_RTNL_GET_DRV_VERSION, 0);
14285
Michael Chan993ac7b2009-10-10 13:46:56 +000014286 return 0;
14287}
14288
14289static int bnx2x_unregister_cnic(struct net_device *dev)
14290{
14291 struct bnx2x *bp = netdev_priv(dev);
14292 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
14293
14294 mutex_lock(&bp->cnic_mutex);
Michael Chan993ac7b2009-10-10 13:46:56 +000014295 cp->drv_state = 0;
Eric Dumazet2cfa5a02011-11-23 07:09:32 +000014296 RCU_INIT_POINTER(bp->cnic_ops, NULL);
Michael Chan993ac7b2009-10-10 13:46:56 +000014297 mutex_unlock(&bp->cnic_mutex);
14298 synchronize_rcu();
Yuval Mintzfea75642013-04-10 13:34:39 +030014299 bp->cnic_enabled = false;
Michael Chan993ac7b2009-10-10 13:46:56 +000014300 kfree(bp->cnic_kwq);
14301 bp->cnic_kwq = NULL;
14302
14303 return 0;
14304}
14305
stephen hemmingera8f47eb2014-01-09 22:20:11 -080014306static struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev)
Michael Chan993ac7b2009-10-10 13:46:56 +000014307{
14308 struct bnx2x *bp = netdev_priv(dev);
14309 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
14310
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000014311 /* If both iSCSI and FCoE are disabled - return NULL in
14312 * order to indicate CNIC that it should not try to work
14313 * with this device.
14314 */
14315 if (NO_ISCSI(bp) && NO_FCOE(bp))
14316 return NULL;
14317
Michael Chan993ac7b2009-10-10 13:46:56 +000014318 cp->drv_owner = THIS_MODULE;
14319 cp->chip_id = CHIP_ID(bp);
14320 cp->pdev = bp->pdev;
14321 cp->io_base = bp->regview;
14322 cp->io_base2 = bp->doorbells;
14323 cp->max_kwqe_pending = 8;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000014324 cp->ctx_blk_size = CDU_ILT_PAGE_SZ;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014325 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
14326 bnx2x_cid_ilt_lines(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000014327 cp->ctx_tbl_len = CNIC_ILT_LINES;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014328 cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
Michael Chan993ac7b2009-10-10 13:46:56 +000014329 cp->drv_submit_kwqes_16 = bnx2x_cnic_sp_queue;
14330 cp->drv_ctl = bnx2x_drv_ctl;
14331 cp->drv_register_cnic = bnx2x_register_cnic;
14332 cp->drv_unregister_cnic = bnx2x_unregister_cnic;
Merav Sicron37ae41a2012-06-19 07:48:27 +000014333 cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014334 cp->iscsi_l2_client_id =
14335 bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
Merav Sicron37ae41a2012-06-19 07:48:27 +000014336 cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000014337
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000014338 if (NO_ISCSI_OOO(bp))
14339 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
14340
14341 if (NO_ISCSI(bp))
14342 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI;
14343
14344 if (NO_FCOE(bp))
14345 cp->drv_state |= CNIC_DRV_STATE_NO_FCOE;
14346
Merav Sicron51c1a582012-03-18 10:33:38 +000014347 BNX2X_DEV_INFO(
14348 "page_size %d, tbl_offset %d, tbl_lines %d, starting cid %d\n",
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014349 cp->ctx_blk_size,
14350 cp->ctx_tbl_offset,
14351 cp->ctx_tbl_len,
14352 cp->starting_cid);
Michael Chan993ac7b2009-10-10 13:46:56 +000014353 return cp;
14354}
Michael Chan993ac7b2009-10-10 13:46:56 +000014355
stephen hemmingera8f47eb2014-01-09 22:20:11 -080014356static u32 bnx2x_rx_ustorm_prods_offset(struct bnx2x_fastpath *fp)
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000014357{
Ariel Elior64112802013-01-07 00:50:23 +000014358 struct bnx2x *bp = fp->bp;
14359 u32 offset = BAR_USTRORM_INTMEM;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070014360
Ariel Elior64112802013-01-07 00:50:23 +000014361 if (IS_VF(bp))
14362 return bnx2x_vf_ustorm_prods_offset(bp, fp);
14363 else if (!CHIP_IS_E1x(bp))
14364 offset += USTORM_RX_PRODS_E2_OFFSET(fp->cl_qzone_id);
14365 else
14366 offset += USTORM_RX_PRODS_E1X_OFFSET(BP_PORT(bp), fp->cl_id);
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000014367
Ariel Elior64112802013-01-07 00:50:23 +000014368 return offset;
14369}
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000014370
Ariel Elior64112802013-01-07 00:50:23 +000014371/* called only on E1H or E2.
14372 * When pretending to be PF, the pretend value is the function number 0...7
14373 * When pretending to be VF, the pretend val is the PF-num:VF-valid:ABS-VFID
14374 * combination
14375 */
14376int bnx2x_pretend_func(struct bnx2x *bp, u16 pretend_func_val)
14377{
14378 u32 pretend_reg;
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000014379
Ariel Elior23826852013-01-09 07:04:35 +000014380 if (CHIP_IS_E1H(bp) && pretend_func_val >= E1H_FUNC_MAX)
Ariel Elior64112802013-01-07 00:50:23 +000014381 return -1;
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000014382
Ariel Elior64112802013-01-07 00:50:23 +000014383 /* get my own pretend register */
14384 pretend_reg = bnx2x_get_pretend_reg(bp);
14385 REG_WR(bp, pretend_reg, pretend_func_val);
14386 REG_RD(bp, pretend_reg);
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000014387 return 0;
14388}
Michal Kalderoneeed0182014-08-17 16:47:44 +030014389
14390static void bnx2x_ptp_task(struct work_struct *work)
14391{
14392 struct bnx2x *bp = container_of(work, struct bnx2x, ptp_task);
14393 int port = BP_PORT(bp);
14394 u32 val_seq;
14395 u64 timestamp, ns;
14396 struct skb_shared_hwtstamps shhwtstamps;
14397
14398 /* Read Tx timestamp registers */
14399 val_seq = REG_RD(bp, port ? NIG_REG_P1_TLLH_PTP_BUF_SEQID :
14400 NIG_REG_P0_TLLH_PTP_BUF_SEQID);
14401 if (val_seq & 0x10000) {
14402 /* There is a valid timestamp value */
14403 timestamp = REG_RD(bp, port ? NIG_REG_P1_TLLH_PTP_BUF_TS_MSB :
14404 NIG_REG_P0_TLLH_PTP_BUF_TS_MSB);
14405 timestamp <<= 32;
14406 timestamp |= REG_RD(bp, port ? NIG_REG_P1_TLLH_PTP_BUF_TS_LSB :
14407 NIG_REG_P0_TLLH_PTP_BUF_TS_LSB);
14408 /* Reset timestamp register to allow new timestamp */
14409 REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_BUF_SEQID :
14410 NIG_REG_P0_TLLH_PTP_BUF_SEQID, 0x10000);
14411 ns = timecounter_cyc2time(&bp->timecounter, timestamp);
14412
14413 memset(&shhwtstamps, 0, sizeof(shhwtstamps));
14414 shhwtstamps.hwtstamp = ns_to_ktime(ns);
14415 skb_tstamp_tx(bp->ptp_tx_skb, &shhwtstamps);
14416 dev_kfree_skb_any(bp->ptp_tx_skb);
14417 bp->ptp_tx_skb = NULL;
14418
14419 DP(BNX2X_MSG_PTP, "Tx timestamp, timestamp cycles = %llu, ns = %llu\n",
14420 timestamp, ns);
14421 } else {
14422 DP(BNX2X_MSG_PTP, "There is no valid Tx timestamp yet\n");
14423 /* Reschedule to keep checking for a valid timestamp value */
14424 schedule_work(&bp->ptp_task);
14425 }
14426}
14427
14428void bnx2x_set_rx_ts(struct bnx2x *bp, struct sk_buff *skb)
14429{
14430 int port = BP_PORT(bp);
14431 u64 timestamp, ns;
14432
14433 timestamp = REG_RD(bp, port ? NIG_REG_P1_LLH_PTP_HOST_BUF_TS_MSB :
14434 NIG_REG_P0_LLH_PTP_HOST_BUF_TS_MSB);
14435 timestamp <<= 32;
14436 timestamp |= REG_RD(bp, port ? NIG_REG_P1_LLH_PTP_HOST_BUF_TS_LSB :
14437 NIG_REG_P0_LLH_PTP_HOST_BUF_TS_LSB);
14438
14439 /* Reset timestamp register to allow new timestamp */
14440 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_HOST_BUF_SEQID :
14441 NIG_REG_P0_LLH_PTP_HOST_BUF_SEQID, 0x10000);
14442
14443 ns = timecounter_cyc2time(&bp->timecounter, timestamp);
14444
14445 skb_hwtstamps(skb)->hwtstamp = ns_to_ktime(ns);
14446
14447 DP(BNX2X_MSG_PTP, "Rx timestamp, timestamp cycles = %llu, ns = %llu\n",
14448 timestamp, ns);
14449}
14450
14451/* Read the PHC */
14452static cycle_t bnx2x_cyclecounter_read(const struct cyclecounter *cc)
14453{
14454 struct bnx2x *bp = container_of(cc, struct bnx2x, cyclecounter);
14455 int port = BP_PORT(bp);
14456 u32 wb_data[2];
14457 u64 phc_cycles;
14458
14459 REG_RD_DMAE(bp, port ? NIG_REG_TIMESYNC_GEN_REG + tsgen_synctime_t1 :
14460 NIG_REG_TIMESYNC_GEN_REG + tsgen_synctime_t0, wb_data, 2);
14461 phc_cycles = wb_data[1];
14462 phc_cycles = (phc_cycles << 32) + wb_data[0];
14463
14464 DP(BNX2X_MSG_PTP, "PHC read cycles = %llu\n", phc_cycles);
14465
14466 return phc_cycles;
14467}
14468
14469static void bnx2x_init_cyclecounter(struct bnx2x *bp)
14470{
14471 memset(&bp->cyclecounter, 0, sizeof(bp->cyclecounter));
14472 bp->cyclecounter.read = bnx2x_cyclecounter_read;
14473 bp->cyclecounter.mask = CLOCKSOURCE_MASK(64);
14474 bp->cyclecounter.shift = 1;
14475 bp->cyclecounter.mult = 1;
14476}
14477
14478static int bnx2x_send_reset_timesync_ramrod(struct bnx2x *bp)
14479{
14480 struct bnx2x_func_state_params func_params = {NULL};
14481 struct bnx2x_func_set_timesync_params *set_timesync_params =
14482 &func_params.params.set_timesync;
14483
14484 /* Prepare parameters for function state transitions */
14485 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
14486 __set_bit(RAMROD_RETRY, &func_params.ramrod_flags);
14487
14488 func_params.f_obj = &bp->func_obj;
14489 func_params.cmd = BNX2X_F_CMD_SET_TIMESYNC;
14490
14491 /* Function parameters */
14492 set_timesync_params->drift_adjust_cmd = TS_DRIFT_ADJUST_RESET;
14493 set_timesync_params->offset_cmd = TS_OFFSET_KEEP;
14494
14495 return bnx2x_func_state_change(bp, &func_params);
14496}
14497
14498int bnx2x_enable_ptp_packets(struct bnx2x *bp)
14499{
14500 struct bnx2x_queue_state_params q_params;
14501 int rc, i;
14502
14503 /* send queue update ramrod to enable PTP packets */
14504 memset(&q_params, 0, sizeof(q_params));
14505 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
14506 q_params.cmd = BNX2X_Q_CMD_UPDATE;
14507 __set_bit(BNX2X_Q_UPDATE_PTP_PKTS_CHNG,
14508 &q_params.params.update.update_flags);
14509 __set_bit(BNX2X_Q_UPDATE_PTP_PKTS,
14510 &q_params.params.update.update_flags);
14511
14512 /* send the ramrod on all the queues of the PF */
14513 for_each_eth_queue(bp, i) {
14514 struct bnx2x_fastpath *fp = &bp->fp[i];
14515
14516 /* Set the appropriate Queue object */
14517 q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
14518
14519 /* Update the Queue state */
14520 rc = bnx2x_queue_state_change(bp, &q_params);
14521 if (rc) {
14522 BNX2X_ERR("Failed to enable PTP packets\n");
14523 return rc;
14524 }
14525 }
14526
14527 return 0;
14528}
14529
14530int bnx2x_configure_ptp_filters(struct bnx2x *bp)
14531{
14532 int port = BP_PORT(bp);
14533 int rc;
14534
14535 if (!bp->hwtstamp_ioctl_called)
14536 return 0;
14537
14538 switch (bp->tx_type) {
14539 case HWTSTAMP_TX_ON:
14540 bp->flags |= TX_TIMESTAMPING_EN;
14541 REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_PARAM_MASK :
14542 NIG_REG_P0_TLLH_PTP_PARAM_MASK, 0x6AA);
14543 REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_RULE_MASK :
14544 NIG_REG_P0_TLLH_PTP_RULE_MASK, 0x3EEE);
14545 break;
14546 case HWTSTAMP_TX_ONESTEP_SYNC:
14547 BNX2X_ERR("One-step timestamping is not supported\n");
14548 return -ERANGE;
14549 }
14550
14551 switch (bp->rx_filter) {
14552 case HWTSTAMP_FILTER_NONE:
14553 break;
14554 case HWTSTAMP_FILTER_ALL:
14555 case HWTSTAMP_FILTER_SOME:
14556 bp->rx_filter = HWTSTAMP_FILTER_NONE;
14557 break;
14558 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
14559 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
14560 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
14561 bp->rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
14562 /* Initialize PTP detection for UDP/IPv4 events */
14563 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_PARAM_MASK :
14564 NIG_REG_P0_LLH_PTP_PARAM_MASK, 0x7EE);
14565 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_RULE_MASK :
14566 NIG_REG_P0_LLH_PTP_RULE_MASK, 0x3FFE);
14567 break;
14568 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
14569 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
14570 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
14571 bp->rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
14572 /* Initialize PTP detection for UDP/IPv4 or UDP/IPv6 events */
14573 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_PARAM_MASK :
14574 NIG_REG_P0_LLH_PTP_PARAM_MASK, 0x7EA);
14575 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_RULE_MASK :
14576 NIG_REG_P0_LLH_PTP_RULE_MASK, 0x3FEE);
14577 break;
14578 case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
14579 case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
14580 case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
14581 bp->rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_EVENT;
14582 /* Initialize PTP detection L2 events */
14583 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_PARAM_MASK :
14584 NIG_REG_P0_LLH_PTP_PARAM_MASK, 0x6BF);
14585 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_RULE_MASK :
14586 NIG_REG_P0_LLH_PTP_RULE_MASK, 0x3EFF);
14587
14588 break;
14589 case HWTSTAMP_FILTER_PTP_V2_EVENT:
14590 case HWTSTAMP_FILTER_PTP_V2_SYNC:
14591 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
14592 bp->rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
14593 /* Initialize PTP detection L2, UDP/IPv4 or UDP/IPv6 events */
14594 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_PARAM_MASK :
14595 NIG_REG_P0_LLH_PTP_PARAM_MASK, 0x6AA);
14596 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_RULE_MASK :
14597 NIG_REG_P0_LLH_PTP_RULE_MASK, 0x3EEE);
14598 break;
14599 }
14600
14601 /* Indicate to FW that this PF expects recorded PTP packets */
14602 rc = bnx2x_enable_ptp_packets(bp);
14603 if (rc)
14604 return rc;
14605
14606 /* Enable sending PTP packets to host */
14607 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_TO_HOST :
14608 NIG_REG_P0_LLH_PTP_TO_HOST, 0x1);
14609
14610 return 0;
14611}
14612
14613static int bnx2x_hwtstamp_ioctl(struct bnx2x *bp, struct ifreq *ifr)
14614{
14615 struct hwtstamp_config config;
14616 int rc;
14617
14618 DP(BNX2X_MSG_PTP, "HWTSTAMP IOCTL called\n");
14619
14620 if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
14621 return -EFAULT;
14622
14623 DP(BNX2X_MSG_PTP, "Requested tx_type: %d, requested rx_filters = %d\n",
14624 config.tx_type, config.rx_filter);
14625
14626 if (config.flags) {
14627 BNX2X_ERR("config.flags is reserved for future use\n");
14628 return -EINVAL;
14629 }
14630
14631 bp->hwtstamp_ioctl_called = 1;
14632 bp->tx_type = config.tx_type;
14633 bp->rx_filter = config.rx_filter;
14634
14635 rc = bnx2x_configure_ptp_filters(bp);
14636 if (rc)
14637 return rc;
14638
14639 config.rx_filter = bp->rx_filter;
14640
14641 return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
14642 -EFAULT : 0;
14643}
14644
14645/* Configrues HW for PTP */
14646static int bnx2x_configure_ptp(struct bnx2x *bp)
14647{
14648 int rc, port = BP_PORT(bp);
14649 u32 wb_data[2];
14650
14651 /* Reset PTP event detection rules - will be configured in the IOCTL */
14652 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_PARAM_MASK :
14653 NIG_REG_P0_LLH_PTP_PARAM_MASK, 0x7FF);
14654 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_RULE_MASK :
14655 NIG_REG_P0_LLH_PTP_RULE_MASK, 0x3FFF);
14656 REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_PARAM_MASK :
14657 NIG_REG_P0_TLLH_PTP_PARAM_MASK, 0x7FF);
14658 REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_RULE_MASK :
14659 NIG_REG_P0_TLLH_PTP_RULE_MASK, 0x3FFF);
14660
14661 /* Disable PTP packets to host - will be configured in the IOCTL*/
14662 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_TO_HOST :
14663 NIG_REG_P0_LLH_PTP_TO_HOST, 0x0);
14664
14665 /* Enable the PTP feature */
14666 REG_WR(bp, port ? NIG_REG_P1_PTP_EN :
14667 NIG_REG_P0_PTP_EN, 0x3F);
14668
14669 /* Enable the free-running counter */
14670 wb_data[0] = 0;
14671 wb_data[1] = 0;
14672 REG_WR_DMAE(bp, NIG_REG_TIMESYNC_GEN_REG + tsgen_ctrl, wb_data, 2);
14673
14674 /* Reset drift register (offset register is not reset) */
14675 rc = bnx2x_send_reset_timesync_ramrod(bp);
14676 if (rc) {
14677 BNX2X_ERR("Failed to reset PHC drift register\n");
14678 return -EFAULT;
14679 }
14680
14681 /* Reset possibly old timestamps */
14682 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_HOST_BUF_SEQID :
14683 NIG_REG_P0_LLH_PTP_HOST_BUF_SEQID, 0x10000);
14684 REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_BUF_SEQID :
14685 NIG_REG_P0_TLLH_PTP_BUF_SEQID, 0x10000);
14686
14687 return 0;
14688}
14689
14690/* Called during load, to initialize PTP-related stuff */
14691void bnx2x_init_ptp(struct bnx2x *bp)
14692{
14693 int rc;
14694
14695 /* Configure PTP in HW */
14696 rc = bnx2x_configure_ptp(bp);
14697 if (rc) {
14698 BNX2X_ERR("Stopping PTP initialization\n");
14699 return;
14700 }
14701
14702 /* Init work queue for Tx timestamping */
14703 INIT_WORK(&bp->ptp_task, bnx2x_ptp_task);
14704
14705 /* Init cyclecounter and timecounter. This is done only in the first
14706 * load. If done in every load, PTP application will fail when doing
14707 * unload / load (e.g. MTU change) while it is running.
14708 */
14709 if (!bp->timecounter_init_done) {
14710 bnx2x_init_cyclecounter(bp);
14711 timecounter_init(&bp->timecounter, &bp->cyclecounter,
14712 ktime_to_ns(ktime_get_real()));
14713 bp->timecounter_init_done = 1;
14714 }
14715
14716 DP(BNX2X_MSG_PTP, "PTP initialization ended successfully\n");
14717}