blob: 7154a93f011434d74eb15dd8bc858cb8f39a6033 [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * core.c - DesignWare USB3 DRD Controller Core file
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
Felipe Balbi5945f782013-06-30 14:15:11 +03009 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
Felipe Balbi72246da2011-08-19 18:10:58 +030012 *
Felipe Balbi5945f782013-06-30 14:15:11 +030013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Felipe Balbi72246da2011-08-19 18:10:58 +030017 *
Felipe Balbi5945f782013-06-30 14:15:11 +030018 * You should have received a copy of the GNU General Public License
19 * along with this program. If not, see <http://www.gnu.org/licenses/>.
Felipe Balbi72246da2011-08-19 18:10:58 +030020 */
21
Felipe Balbifa0ea132014-09-19 15:51:11 -050022#include <linux/version.h>
Felipe Balbia72e6582011-09-05 13:37:28 +030023#include <linux/module.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030024#include <linux/kernel.h>
25#include <linux/slab.h>
26#include <linux/spinlock.h>
27#include <linux/platform_device.h>
28#include <linux/pm_runtime.h>
29#include <linux/interrupt.h>
30#include <linux/ioport.h>
31#include <linux/io.h>
32#include <linux/list.h>
33#include <linux/delay.h>
34#include <linux/dma-mapping.h>
Felipe Balbi457e84b2012-01-18 18:04:09 +020035#include <linux/of.h>
Heikki Krogerus404905a2014-09-25 10:57:02 +030036#include <linux/acpi.h>
Sekhar Nori63444752015-08-31 21:09:08 +053037#include <linux/pinctrl/consumer.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030038
39#include <linux/usb/ch9.h>
40#include <linux/usb/gadget.h>
Felipe Balbif7e846f2013-06-30 14:29:51 +030041#include <linux/usb/of.h>
Ruchika Kharwara45c82b82013-07-06 07:52:49 -050042#include <linux/usb/otg.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030043
44#include "core.h"
45#include "gadget.h"
46#include "io.h"
47
48#include "debug.h"
49
Felipe Balbifc8bb912016-05-16 13:14:48 +030050#define DWC3_DEFAULT_AUTOSUSPEND_DELAY 5000 /* ms */
Felipe Balbi8300dd22011-10-18 13:54:01 +030051
Thinh Nguyen9d6173e2016-09-06 19:22:03 -070052/**
53 * dwc3_get_dr_mode - Validates and sets dr_mode
54 * @dwc: pointer to our context structure
55 */
56static int dwc3_get_dr_mode(struct dwc3 *dwc)
57{
58 enum usb_dr_mode mode;
59 struct device *dev = dwc->dev;
60 unsigned int hw_mode;
61
62 if (dwc->dr_mode == USB_DR_MODE_UNKNOWN)
63 dwc->dr_mode = USB_DR_MODE_OTG;
64
65 mode = dwc->dr_mode;
66 hw_mode = DWC3_GHWPARAMS0_MODE(dwc->hwparams.hwparams0);
67
68 switch (hw_mode) {
69 case DWC3_GHWPARAMS0_MODE_GADGET:
70 if (IS_ENABLED(CONFIG_USB_DWC3_HOST)) {
71 dev_err(dev,
72 "Controller does not support host mode.\n");
73 return -EINVAL;
74 }
75 mode = USB_DR_MODE_PERIPHERAL;
76 break;
77 case DWC3_GHWPARAMS0_MODE_HOST:
78 if (IS_ENABLED(CONFIG_USB_DWC3_GADGET)) {
79 dev_err(dev,
80 "Controller does not support device mode.\n");
81 return -EINVAL;
82 }
83 mode = USB_DR_MODE_HOST;
84 break;
85 default:
86 if (IS_ENABLED(CONFIG_USB_DWC3_HOST))
87 mode = USB_DR_MODE_HOST;
88 else if (IS_ENABLED(CONFIG_USB_DWC3_GADGET))
89 mode = USB_DR_MODE_PERIPHERAL;
90 }
91
92 if (mode != dwc->dr_mode) {
93 dev_warn(dev,
94 "Configuration mismatch. dr_mode forced to %s\n",
95 mode == USB_DR_MODE_HOST ? "host" : "gadget");
96
97 dwc->dr_mode = mode;
98 }
99
100 return 0;
101}
102
Sebastian Andrzej Siewior3140e8c2011-10-31 22:25:40 +0100103void dwc3_set_mode(struct dwc3 *dwc, u32 mode)
104{
105 u32 reg;
106
107 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
108 reg &= ~(DWC3_GCTL_PRTCAPDIR(DWC3_GCTL_PRTCAP_OTG));
109 reg |= DWC3_GCTL_PRTCAPDIR(mode);
110 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
111}
Felipe Balbi8300dd22011-10-18 13:54:01 +0300112
Felipe Balbicf6d8672016-04-14 15:03:39 +0300113u32 dwc3_core_fifo_space(struct dwc3_ep *dep, u8 type)
114{
115 struct dwc3 *dwc = dep->dwc;
116 u32 reg;
117
118 dwc3_writel(dwc->regs, DWC3_GDBGFIFOSPACE,
119 DWC3_GDBGFIFOSPACE_NUM(dep->number) |
120 DWC3_GDBGFIFOSPACE_TYPE(type));
121
122 reg = dwc3_readl(dwc->regs, DWC3_GDBGFIFOSPACE);
123
124 return DWC3_GDBGFIFOSPACE_SPACE_AVAILABLE(reg);
125}
126
Felipe Balbi72246da2011-08-19 18:10:58 +0300127/**
128 * dwc3_core_soft_reset - Issues core soft reset and PHY reset
129 * @dwc: pointer to our context structure
130 */
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530131static int dwc3_core_soft_reset(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300132{
133 u32 reg;
Felipe Balbif59dcab2016-03-11 10:51:52 +0200134 int retries = 1000;
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530135 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300136
Felipe Balbi51e1e7b2012-07-19 14:09:48 +0300137 usb_phy_init(dwc->usb2_phy);
138 usb_phy_init(dwc->usb3_phy);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530139 ret = phy_init(dwc->usb2_generic_phy);
140 if (ret < 0)
141 return ret;
142
143 ret = phy_init(dwc->usb3_generic_phy);
144 if (ret < 0) {
145 phy_exit(dwc->usb2_generic_phy);
146 return ret;
147 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300148
Felipe Balbif59dcab2016-03-11 10:51:52 +0200149 /*
150 * We're resetting only the device side because, if we're in host mode,
151 * XHCI driver will reset the host block. If dwc3 was configured for
152 * host-only mode, then we can return early.
153 */
154 if (dwc->dr_mode == USB_DR_MODE_HOST)
155 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300156
Felipe Balbif59dcab2016-03-11 10:51:52 +0200157 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
158 reg |= DWC3_DCTL_CSFTRST;
159 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +0300160
Felipe Balbif59dcab2016-03-11 10:51:52 +0200161 do {
162 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
163 if (!(reg & DWC3_DCTL_CSFTRST))
Thinh Nguyen0acea842018-03-16 15:33:48 -0700164 goto done;
Pratyush Anand45627ac2012-06-21 17:44:28 +0530165
Felipe Balbif59dcab2016-03-11 10:51:52 +0200166 udelay(1);
167 } while (--retries);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530168
Brian Norrisc6a43f22018-01-17 13:22:49 -0800169 phy_exit(dwc->usb3_generic_phy);
170 phy_exit(dwc->usb2_generic_phy);
171
Felipe Balbif59dcab2016-03-11 10:51:52 +0200172 return -ETIMEDOUT;
Thinh Nguyen0acea842018-03-16 15:33:48 -0700173
174done:
175 /*
176 * For DWC_usb31 controller, once DWC3_DCTL_CSFTRST bit is cleared,
177 * we must wait at least 50ms before accessing the PHY domain
178 * (synchronization delay). DWC_usb31 programming guide section 1.3.2.
179 */
180 if (dwc3_is_usb31(dwc))
181 msleep(50);
182
183 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300184}
185
186/**
Heikki Krogerusc5cc74e2015-05-13 15:26:47 +0300187 * dwc3_soft_reset - Issue soft reset
188 * @dwc: Pointer to our controller context structure
189 */
190static int dwc3_soft_reset(struct dwc3 *dwc)
191{
192 unsigned long timeout;
193 u32 reg;
194
195 timeout = jiffies + msecs_to_jiffies(500);
196 dwc3_writel(dwc->regs, DWC3_DCTL, DWC3_DCTL_CSFTRST);
197 do {
198 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
199 if (!(reg & DWC3_DCTL_CSFTRST))
200 break;
201
202 if (time_after(jiffies, timeout)) {
203 dev_err(dwc->dev, "Reset Timed Out\n");
204 return -ETIMEDOUT;
205 }
206
207 cpu_relax();
208 } while (true);
209
210 return 0;
211}
212
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530213/*
214 * dwc3_frame_length_adjustment - Adjusts frame length if required
215 * @dwc3: Pointer to our controller context structure
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530216 */
Felipe Balbibcdb3272016-05-16 10:42:23 +0300217static void dwc3_frame_length_adjustment(struct dwc3 *dwc)
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530218{
219 u32 reg;
220 u32 dft;
221
222 if (dwc->revision < DWC3_REVISION_250A)
223 return;
224
Felipe Balbibcdb3272016-05-16 10:42:23 +0300225 if (dwc->fladj == 0)
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530226 return;
227
228 reg = dwc3_readl(dwc->regs, DWC3_GFLADJ);
229 dft = reg & DWC3_GFLADJ_30MHZ_MASK;
Yinbo Zhu74df2be2019-07-29 14:46:07 +0800230 if (dft != dwc->fladj) {
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530231 reg &= ~DWC3_GFLADJ_30MHZ_MASK;
Felipe Balbibcdb3272016-05-16 10:42:23 +0300232 reg |= DWC3_GFLADJ_30MHZ_SDBND_SEL | dwc->fladj;
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530233 dwc3_writel(dwc->regs, DWC3_GFLADJ, reg);
234 }
235}
236
Heikki Krogerusc5cc74e2015-05-13 15:26:47 +0300237/**
Felipe Balbi72246da2011-08-19 18:10:58 +0300238 * dwc3_free_one_event_buffer - Frees one event buffer
239 * @dwc: Pointer to our controller context structure
240 * @evt: Pointer to event buffer to be freed
241 */
242static void dwc3_free_one_event_buffer(struct dwc3 *dwc,
243 struct dwc3_event_buffer *evt)
244{
245 dma_free_coherent(dwc->dev, evt->length, evt->buf, evt->dma);
Felipe Balbi72246da2011-08-19 18:10:58 +0300246}
247
248/**
Paul Zimmerman1d046792012-02-15 18:56:56 -0800249 * dwc3_alloc_one_event_buffer - Allocates one event buffer structure
Felipe Balbi72246da2011-08-19 18:10:58 +0300250 * @dwc: Pointer to our controller context structure
251 * @length: size of the event buffer
252 *
Paul Zimmerman1d046792012-02-15 18:56:56 -0800253 * Returns a pointer to the allocated event buffer structure on success
Felipe Balbi72246da2011-08-19 18:10:58 +0300254 * otherwise ERR_PTR(errno).
255 */
Felipe Balbi67d0b502013-02-22 16:31:07 +0200256static struct dwc3_event_buffer *dwc3_alloc_one_event_buffer(struct dwc3 *dwc,
257 unsigned length)
Felipe Balbi72246da2011-08-19 18:10:58 +0300258{
259 struct dwc3_event_buffer *evt;
260
Felipe Balbi380f0d22012-10-11 13:48:36 +0300261 evt = devm_kzalloc(dwc->dev, sizeof(*evt), GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +0300262 if (!evt)
263 return ERR_PTR(-ENOMEM);
264
265 evt->dwc = dwc;
266 evt->length = length;
267 evt->buf = dma_alloc_coherent(dwc->dev, length,
268 &evt->dma, GFP_KERNEL);
Felipe Balbie32672f2012-11-08 15:26:41 +0200269 if (!evt->buf)
Felipe Balbi72246da2011-08-19 18:10:58 +0300270 return ERR_PTR(-ENOMEM);
Felipe Balbi72246da2011-08-19 18:10:58 +0300271
272 return evt;
273}
274
275/**
276 * dwc3_free_event_buffers - frees all allocated event buffers
277 * @dwc: Pointer to our controller context structure
278 */
279static void dwc3_free_event_buffers(struct dwc3 *dwc)
280{
281 struct dwc3_event_buffer *evt;
Felipe Balbi72246da2011-08-19 18:10:58 +0300282
Felipe Balbi696c8b12016-03-30 09:37:03 +0300283 evt = dwc->ev_buf;
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300284 if (evt)
285 dwc3_free_one_event_buffer(dwc, evt);
Felipe Balbi72246da2011-08-19 18:10:58 +0300286}
287
288/**
289 * dwc3_alloc_event_buffers - Allocates @num event buffers of size @length
Paul Zimmerman1d046792012-02-15 18:56:56 -0800290 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +0300291 * @length: size of event buffer
292 *
Paul Zimmerman1d046792012-02-15 18:56:56 -0800293 * Returns 0 on success otherwise negative errno. In the error case, dwc
Felipe Balbi72246da2011-08-19 18:10:58 +0300294 * may contain some buffers allocated but not all which were requested.
295 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -0500296static int dwc3_alloc_event_buffers(struct dwc3 *dwc, unsigned length)
Felipe Balbi72246da2011-08-19 18:10:58 +0300297{
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300298 struct dwc3_event_buffer *evt;
Felipe Balbi72246da2011-08-19 18:10:58 +0300299
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300300 evt = dwc3_alloc_one_event_buffer(dwc, length);
301 if (IS_ERR(evt)) {
302 dev_err(dwc->dev, "can't allocate event buffer\n");
303 return PTR_ERR(evt);
Felipe Balbi72246da2011-08-19 18:10:58 +0300304 }
Felipe Balbi696c8b12016-03-30 09:37:03 +0300305 dwc->ev_buf = evt;
Felipe Balbi72246da2011-08-19 18:10:58 +0300306
307 return 0;
308}
309
310/**
311 * dwc3_event_buffers_setup - setup our allocated event buffers
Paul Zimmerman1d046792012-02-15 18:56:56 -0800312 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +0300313 *
314 * Returns 0 on success otherwise negative errno.
315 */
Paul Zimmerman7acd85e2012-04-27 14:28:02 +0300316static int dwc3_event_buffers_setup(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300317{
318 struct dwc3_event_buffer *evt;
Felipe Balbi72246da2011-08-19 18:10:58 +0300319
Felipe Balbi696c8b12016-03-30 09:37:03 +0300320 evt = dwc->ev_buf;
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300321 dwc3_trace(trace_dwc3_core,
322 "Event buf %p dma %08llx length %d\n",
323 evt->buf, (unsigned long long) evt->dma,
324 evt->length);
Felipe Balbi72246da2011-08-19 18:10:58 +0300325
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300326 evt->lpos = 0;
Paul Zimmerman7acd85e2012-04-27 14:28:02 +0300327
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300328 dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(0),
329 lower_32_bits(evt->dma));
330 dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(0),
331 upper_32_bits(evt->dma));
332 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0),
333 DWC3_GEVNTSIZ_SIZE(evt->length));
334 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 0);
Felipe Balbi72246da2011-08-19 18:10:58 +0300335
336 return 0;
337}
338
339static void dwc3_event_buffers_cleanup(struct dwc3 *dwc)
340{
341 struct dwc3_event_buffer *evt;
Felipe Balbi72246da2011-08-19 18:10:58 +0300342
Felipe Balbi696c8b12016-03-30 09:37:03 +0300343 evt = dwc->ev_buf;
Paul Zimmerman7acd85e2012-04-27 14:28:02 +0300344
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300345 evt->lpos = 0;
Paul Zimmerman7acd85e2012-04-27 14:28:02 +0300346
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300347 dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(0), 0);
348 dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(0), 0);
349 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), DWC3_GEVNTSIZ_INTMASK
350 | DWC3_GEVNTSIZ_SIZE(0));
351 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 0);
Felipe Balbi72246da2011-08-19 18:10:58 +0300352}
353
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600354static int dwc3_alloc_scratch_buffers(struct dwc3 *dwc)
355{
356 if (!dwc->has_hibernation)
357 return 0;
358
359 if (!dwc->nr_scratch)
360 return 0;
361
362 dwc->scratchbuf = kmalloc_array(dwc->nr_scratch,
363 DWC3_SCRATCHBUF_SIZE, GFP_KERNEL);
364 if (!dwc->scratchbuf)
365 return -ENOMEM;
366
367 return 0;
368}
369
370static int dwc3_setup_scratch_buffers(struct dwc3 *dwc)
371{
372 dma_addr_t scratch_addr;
373 u32 param;
374 int ret;
375
376 if (!dwc->has_hibernation)
377 return 0;
378
379 if (!dwc->nr_scratch)
380 return 0;
381
382 /* should never fall here */
383 if (!WARN_ON(dwc->scratchbuf))
384 return 0;
385
386 scratch_addr = dma_map_single(dwc->dev, dwc->scratchbuf,
387 dwc->nr_scratch * DWC3_SCRATCHBUF_SIZE,
388 DMA_BIDIRECTIONAL);
389 if (dma_mapping_error(dwc->dev, scratch_addr)) {
390 dev_err(dwc->dev, "failed to map scratch buffer\n");
391 ret = -EFAULT;
392 goto err0;
393 }
394
395 dwc->scratch_addr = scratch_addr;
396
397 param = lower_32_bits(scratch_addr);
398
399 ret = dwc3_send_gadget_generic_command(dwc,
400 DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO, param);
401 if (ret < 0)
402 goto err1;
403
404 param = upper_32_bits(scratch_addr);
405
406 ret = dwc3_send_gadget_generic_command(dwc,
407 DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI, param);
408 if (ret < 0)
409 goto err1;
410
411 return 0;
412
413err1:
414 dma_unmap_single(dwc->dev, dwc->scratch_addr, dwc->nr_scratch *
415 DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);
416
417err0:
418 return ret;
419}
420
421static void dwc3_free_scratch_buffers(struct dwc3 *dwc)
422{
423 if (!dwc->has_hibernation)
424 return;
425
426 if (!dwc->nr_scratch)
427 return;
428
429 /* should never fall here */
430 if (!WARN_ON(dwc->scratchbuf))
431 return;
432
433 dma_unmap_single(dwc->dev, dwc->scratch_addr, dwc->nr_scratch *
434 DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);
435 kfree(dwc->scratchbuf);
436}
437
Felipe Balbi789451f62011-05-05 15:53:10 +0300438static void dwc3_core_num_eps(struct dwc3 *dwc)
439{
440 struct dwc3_hwparams *parms = &dwc->hwparams;
441
442 dwc->num_in_eps = DWC3_NUM_IN_EPS(parms);
443 dwc->num_out_eps = DWC3_NUM_EPS(parms) - dwc->num_in_eps;
444
Felipe Balbi73815282015-01-27 13:48:14 -0600445 dwc3_trace(trace_dwc3_core, "found %d IN and %d OUT endpoints",
Felipe Balbi789451f62011-05-05 15:53:10 +0300446 dwc->num_in_eps, dwc->num_out_eps);
447}
448
Bill Pemberton41ac7b32012-11-19 13:21:48 -0500449static void dwc3_cache_hwparams(struct dwc3 *dwc)
Felipe Balbi26ceca92011-09-30 10:58:49 +0300450{
451 struct dwc3_hwparams *parms = &dwc->hwparams;
452
453 parms->hwparams0 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS0);
454 parms->hwparams1 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS1);
455 parms->hwparams2 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS2);
456 parms->hwparams3 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS3);
457 parms->hwparams4 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS4);
458 parms->hwparams5 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS5);
459 parms->hwparams6 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS6);
460 parms->hwparams7 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS7);
461 parms->hwparams8 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS8);
462}
463
Felipe Balbi72246da2011-08-19 18:10:58 +0300464/**
Huang Ruib5a65c42014-10-28 19:54:28 +0800465 * dwc3_phy_setup - Configure USB PHY Interface of DWC3 Core
466 * @dwc: Pointer to our controller context structure
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300467 *
468 * Returns 0 on success. The USB PHY interfaces are configured but not
469 * initialized. The PHY interfaces and the PHYs get initialized together with
470 * the core in dwc3_core_init.
Huang Ruib5a65c42014-10-28 19:54:28 +0800471 */
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300472static int dwc3_phy_setup(struct dwc3 *dwc)
Huang Ruib5a65c42014-10-28 19:54:28 +0800473{
474 u32 reg;
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300475 int ret;
Huang Ruib5a65c42014-10-28 19:54:28 +0800476
477 reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
478
Huang Rui2164a472014-10-28 19:54:35 +0800479 /*
Felipe Balbic5826962016-08-03 14:16:15 +0300480 * Make sure UX_EXIT_PX is cleared as that causes issues with some
481 * PHYs. Also, this bit is not supposed to be used in normal operation.
482 */
483 reg &= ~DWC3_GUSB3PIPECTL_UX_EXIT_PX;
484
485 /*
Huang Rui2164a472014-10-28 19:54:35 +0800486 * Above 1.94a, it is recommended to set DWC3_GUSB3PIPECTL_SUSPHY
487 * to '0' during coreConsultant configuration. So default value
488 * will be '0' when the core is reset. Application needs to set it
489 * to '1' after the core initialization is completed.
490 */
491 if (dwc->revision > DWC3_REVISION_194A)
492 reg |= DWC3_GUSB3PIPECTL_SUSPHY;
493
Huang Ruib5a65c42014-10-28 19:54:28 +0800494 if (dwc->u2ss_inp3_quirk)
495 reg |= DWC3_GUSB3PIPECTL_U2SSINP3OK;
496
Rajesh Bhagate58dd352016-03-14 14:40:50 +0530497 if (dwc->dis_rxdet_inp3_quirk)
498 reg |= DWC3_GUSB3PIPECTL_DISRXDETINP3;
499
Huang Ruidf31f5b2014-10-28 19:54:29 +0800500 if (dwc->req_p1p2p3_quirk)
501 reg |= DWC3_GUSB3PIPECTL_REQP1P2P3;
502
Huang Ruia2a1d0f2014-10-28 19:54:30 +0800503 if (dwc->del_p1p2p3_quirk)
504 reg |= DWC3_GUSB3PIPECTL_DEP1P2P3_EN;
505
Huang Rui41c06ff2014-10-28 19:54:31 +0800506 if (dwc->del_phy_power_chg_quirk)
507 reg |= DWC3_GUSB3PIPECTL_DEPOCHANGE;
508
Huang Ruifb67afc2014-10-28 19:54:32 +0800509 if (dwc->lfps_filter_quirk)
510 reg |= DWC3_GUSB3PIPECTL_LFPSFILT;
511
Huang Rui14f4ac52014-10-28 19:54:33 +0800512 if (dwc->rx_detect_poll_quirk)
513 reg |= DWC3_GUSB3PIPECTL_RX_DETOPOLL;
514
Huang Rui6b6a0c92014-10-31 11:11:12 +0800515 if (dwc->tx_de_emphasis_quirk)
516 reg |= DWC3_GUSB3PIPECTL_TX_DEEPH(dwc->tx_de_emphasis);
517
Felipe Balbicd72f892014-11-06 11:31:00 -0600518 if (dwc->dis_u3_susphy_quirk)
Huang Rui59acfa22014-10-31 11:11:13 +0800519 reg &= ~DWC3_GUSB3PIPECTL_SUSPHY;
520
William Wu00fe0812016-08-16 22:44:39 +0800521 if (dwc->dis_del_phy_power_chg_quirk)
522 reg &= ~DWC3_GUSB3PIPECTL_DEPOCHANGE;
523
Huang Ruib5a65c42014-10-28 19:54:28 +0800524 dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
525
Huang Rui2164a472014-10-28 19:54:35 +0800526 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
527
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300528 /* Select the HS PHY interface */
529 switch (DWC3_GHWPARAMS3_HSPHY_IFC(dwc->hwparams.hwparams3)) {
530 case DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI:
Felipe Balbi43cacb02015-07-01 22:03:09 -0500531 if (dwc->hsphy_interface &&
532 !strncmp(dwc->hsphy_interface, "utmi", 4)) {
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300533 reg &= ~DWC3_GUSB2PHYCFG_ULPI_UTMI;
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300534 break;
Felipe Balbi43cacb02015-07-01 22:03:09 -0500535 } else if (dwc->hsphy_interface &&
536 !strncmp(dwc->hsphy_interface, "ulpi", 4)) {
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300537 reg |= DWC3_GUSB2PHYCFG_ULPI_UTMI;
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300538 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300539 } else {
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300540 /* Relying on default value. */
541 if (!(reg & DWC3_GUSB2PHYCFG_ULPI_UTMI))
542 break;
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300543 }
544 /* FALLTHROUGH */
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300545 case DWC3_GHWPARAMS3_HSPHY_IFC_ULPI:
546 /* Making sure the interface and PHY are operational */
547 ret = dwc3_soft_reset(dwc);
548 if (ret)
549 return ret;
550
551 udelay(1);
552
553 ret = dwc3_ulpi_init(dwc);
554 if (ret)
555 return ret;
556 /* FALLTHROUGH */
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300557 default:
558 break;
559 }
560
William Wu32f2ed82016-08-16 22:44:38 +0800561 switch (dwc->hsphy_mode) {
562 case USBPHY_INTERFACE_MODE_UTMI:
563 reg &= ~(DWC3_GUSB2PHYCFG_PHYIF_MASK |
564 DWC3_GUSB2PHYCFG_USBTRDTIM_MASK);
565 reg |= DWC3_GUSB2PHYCFG_PHYIF(UTMI_PHYIF_8_BIT) |
566 DWC3_GUSB2PHYCFG_USBTRDTIM(USBTRDTIM_UTMI_8_BIT);
567 break;
568 case USBPHY_INTERFACE_MODE_UTMIW:
569 reg &= ~(DWC3_GUSB2PHYCFG_PHYIF_MASK |
570 DWC3_GUSB2PHYCFG_USBTRDTIM_MASK);
571 reg |= DWC3_GUSB2PHYCFG_PHYIF(UTMI_PHYIF_16_BIT) |
572 DWC3_GUSB2PHYCFG_USBTRDTIM(USBTRDTIM_UTMI_16_BIT);
573 break;
574 default:
575 break;
576 }
577
Huang Rui2164a472014-10-28 19:54:35 +0800578 /*
579 * Above 1.94a, it is recommended to set DWC3_GUSB2PHYCFG_SUSPHY to
580 * '0' during coreConsultant configuration. So default value will
581 * be '0' when the core is reset. Application needs to set it to
582 * '1' after the core initialization is completed.
583 */
584 if (dwc->revision > DWC3_REVISION_194A)
585 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
586
Felipe Balbicd72f892014-11-06 11:31:00 -0600587 if (dwc->dis_u2_susphy_quirk)
Huang Rui0effe0a2014-10-31 11:11:14 +0800588 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
589
John Younec791d12015-10-02 20:30:57 -0700590 if (dwc->dis_enblslpm_quirk)
591 reg &= ~DWC3_GUSB2PHYCFG_ENBLSLPM;
592
William Wu16199f32016-08-16 22:44:37 +0800593 if (dwc->dis_u2_freeclk_exists_quirk)
594 reg &= ~DWC3_GUSB2PHYCFG_U2_FREECLK_EXISTS;
595
Huang Rui2164a472014-10-28 19:54:35 +0800596 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300597
598 return 0;
Huang Ruib5a65c42014-10-28 19:54:28 +0800599}
600
Felipe Balbic499ff72016-05-16 10:49:01 +0300601static void dwc3_core_exit(struct dwc3 *dwc)
602{
603 dwc3_event_buffers_cleanup(dwc);
604
605 usb_phy_shutdown(dwc->usb2_phy);
606 usb_phy_shutdown(dwc->usb3_phy);
607 phy_exit(dwc->usb2_generic_phy);
608 phy_exit(dwc->usb3_generic_phy);
609
610 usb_phy_set_suspend(dwc->usb2_phy, 1);
611 usb_phy_set_suspend(dwc->usb3_phy, 1);
612 phy_power_off(dwc->usb2_generic_phy);
613 phy_power_off(dwc->usb3_generic_phy);
614}
615
Huang Ruib5a65c42014-10-28 19:54:28 +0800616/**
Felipe Balbi72246da2011-08-19 18:10:58 +0300617 * dwc3_core_init - Low-level initialization of DWC3 Core
618 * @dwc: Pointer to our controller context structure
619 *
620 * Returns 0 on success otherwise negative errno.
621 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -0500622static int dwc3_core_init(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300623{
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600624 u32 hwparams4 = dwc->hwparams.hwparams4;
Felipe Balbi72246da2011-08-19 18:10:58 +0300625 u32 reg;
626 int ret;
627
Sebastian Andrzej Siewior7650bd72011-08-29 13:56:36 +0200628 reg = dwc3_readl(dwc->regs, DWC3_GSNPSID);
629 /* This should read as U3 followed by revision number */
John Youn690fb372015-09-04 19:15:10 -0700630 if ((reg & DWC3_GSNPSID_MASK) == 0x55330000) {
631 /* Detected DWC_usb3 IP */
632 dwc->revision = reg;
633 } else if ((reg & DWC3_GSNPSID_MASK) == 0x33310000) {
634 /* Detected DWC_usb31 IP */
635 dwc->revision = dwc3_readl(dwc->regs, DWC3_VER_NUMBER);
636 dwc->revision |= DWC3_REVISION_IS_DWC31;
637 } else {
Sebastian Andrzej Siewior7650bd72011-08-29 13:56:36 +0200638 dev_err(dwc->dev, "this is not a DesignWare USB3 DRD Core\n");
639 ret = -ENODEV;
640 goto err0;
641 }
Sebastian Andrzej Siewior7650bd72011-08-29 13:56:36 +0200642
Felipe Balbifa0ea132014-09-19 15:51:11 -0500643 /*
644 * Write Linux Version Code to our GUID register so it's easy to figure
645 * out which kernel version a bug was found.
646 */
647 dwc3_writel(dwc->regs, DWC3_GUID, LINUX_VERSION_CODE);
648
Paul Zimmerman0e1e5c42014-05-23 11:39:24 -0700649 /* Handle USB2.0-only core configuration */
650 if (DWC3_GHWPARAMS3_SSPHY_IFC(dwc->hwparams.hwparams3) ==
651 DWC3_GHWPARAMS3_SSPHY_IFC_DIS) {
652 if (dwc->maximum_speed == USB_SPEED_SUPER)
653 dwc->maximum_speed = USB_SPEED_HIGH;
654 }
655
Felipe Balbi72246da2011-08-19 18:10:58 +0300656 /* issue device SoftReset too */
Heikki Krogerusc5cc74e2015-05-13 15:26:47 +0300657 ret = dwc3_soft_reset(dwc);
658 if (ret)
659 goto err0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300660
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530661 ret = dwc3_core_soft_reset(dwc);
662 if (ret)
663 goto err0;
Pratyush Anand58a0f232012-06-21 17:44:29 +0530664
Felipe Balbic499ff72016-05-16 10:49:01 +0300665 ret = dwc3_phy_setup(dwc);
666 if (ret)
667 goto err0;
668
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100669 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
Paul Zimmerman3e87c422012-02-24 17:32:13 -0800670 reg &= ~DWC3_GCTL_SCALEDOWN_MASK;
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100671
Sebastian Andrzej Siewior164d7732011-11-24 11:22:05 +0100672 switch (DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1)) {
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100673 case DWC3_GHWPARAMS1_EN_PWROPT_CLK:
Felipe Balbi32a4a132014-02-25 14:00:13 -0600674 /**
675 * WORKAROUND: DWC3 revisions between 2.10a and 2.50a have an
676 * issue which would cause xHCI compliance tests to fail.
677 *
678 * Because of that we cannot enable clock gating on such
679 * configurations.
680 *
681 * Refers to:
682 *
683 * STAR#9000588375: Clock Gating, SOF Issues when ref_clk-Based
684 * SOF/ITP Mode Used
685 */
686 if ((dwc->dr_mode == USB_DR_MODE_HOST ||
687 dwc->dr_mode == USB_DR_MODE_OTG) &&
688 (dwc->revision >= DWC3_REVISION_210A &&
689 dwc->revision <= DWC3_REVISION_250A))
690 reg |= DWC3_GCTL_DSBLCLKGTNG | DWC3_GCTL_SOFITPSYNC;
691 else
692 reg &= ~DWC3_GCTL_DSBLCLKGTNG;
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100693 break;
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600694 case DWC3_GHWPARAMS1_EN_PWROPT_HIB:
695 /* enable hibernation here */
696 dwc->nr_scratch = DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(hwparams4);
Huang Rui2eac3992014-10-28 19:54:22 +0800697
698 /*
699 * REVISIT Enabling this bit so that host-mode hibernation
700 * will work. Device-mode hibernation is not yet implemented.
701 */
702 reg |= DWC3_GCTL_GBLHIBERNATIONEN;
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600703 break;
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100704 default:
Felipe Balbi1407bf12015-11-16 16:06:37 -0600705 dwc3_trace(trace_dwc3_core, "No power optimization available\n");
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100706 }
707
Huang Rui946bd572014-10-28 19:54:23 +0800708 /* check if current dwc3 is on simulation board */
709 if (dwc->hwparams.hwparams6 & DWC3_GHWPARAMS6_EN_FPGA) {
Felipe Balbi1407bf12015-11-16 16:06:37 -0600710 dwc3_trace(trace_dwc3_core,
711 "running on FPGA platform\n");
Huang Rui946bd572014-10-28 19:54:23 +0800712 dwc->is_fpga = true;
713 }
714
Huang Rui3b812212014-10-28 19:54:25 +0800715 WARN_ONCE(dwc->disable_scramble_quirk && !dwc->is_fpga,
716 "disable_scramble cannot be used on non-FPGA builds\n");
717
718 if (dwc->disable_scramble_quirk && dwc->is_fpga)
719 reg |= DWC3_GCTL_DISSCRAMBLE;
720 else
721 reg &= ~DWC3_GCTL_DISSCRAMBLE;
722
Huang Rui9a5b2f32014-10-28 19:54:27 +0800723 if (dwc->u2exit_lfps_quirk)
724 reg |= DWC3_GCTL_U2EXIT_LFPS;
725
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100726 /*
727 * WORKAROUND: DWC3 revisions <1.90a have a bug
Paul Zimmerman1d046792012-02-15 18:56:56 -0800728 * where the device can fail to connect at SuperSpeed
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100729 * and falls back to high-speed mode which causes
Paul Zimmerman1d046792012-02-15 18:56:56 -0800730 * the device to enter a Connect/Disconnect loop
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100731 */
732 if (dwc->revision < DWC3_REVISION_190A)
733 reg |= DWC3_GCTL_U2RSTECN;
734
735 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
736
Felipe Balbic499ff72016-05-16 10:49:01 +0300737 dwc3_core_num_eps(dwc);
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600738
739 ret = dwc3_setup_scratch_buffers(dwc);
740 if (ret)
Felipe Balbic499ff72016-05-16 10:49:01 +0300741 goto err1;
742
743 /* Adjust Frame Length */
744 dwc3_frame_length_adjustment(dwc);
745
746 usb_phy_set_suspend(dwc->usb2_phy, 0);
747 usb_phy_set_suspend(dwc->usb3_phy, 0);
748 ret = phy_power_on(dwc->usb2_generic_phy);
749 if (ret < 0)
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600750 goto err2;
751
Felipe Balbic499ff72016-05-16 10:49:01 +0300752 ret = phy_power_on(dwc->usb3_generic_phy);
753 if (ret < 0)
754 goto err3;
755
756 ret = dwc3_event_buffers_setup(dwc);
757 if (ret) {
758 dev_err(dwc->dev, "failed to setup event buffers\n");
759 goto err4;
760 }
761
Baolin Wang00af6232016-07-15 17:13:27 +0800762 switch (dwc->dr_mode) {
763 case USB_DR_MODE_PERIPHERAL:
764 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_DEVICE);
765 break;
766 case USB_DR_MODE_HOST:
767 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_HOST);
768 break;
769 case USB_DR_MODE_OTG:
770 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_OTG);
771 break;
772 default:
773 dev_warn(dwc->dev, "Unsupported mode %d\n", dwc->dr_mode);
774 break;
775 }
776
John Youn06281d42016-08-22 15:39:13 -0700777 /*
778 * ENDXFER polling is available on version 3.10a and later of
779 * the DWC_usb3 controller. It is NOT available in the
780 * DWC_usb31 controller.
781 */
782 if (!dwc3_is_usb31(dwc) && dwc->revision >= DWC3_REVISION_310A) {
783 reg = dwc3_readl(dwc->regs, DWC3_GUCTL2);
784 reg |= DWC3_GUCTL2_RST_ACTBITLATER;
785 dwc3_writel(dwc->regs, DWC3_GUCTL2, reg);
786 }
787
Felipe Balbi72246da2011-08-19 18:10:58 +0300788 return 0;
789
Felipe Balbic499ff72016-05-16 10:49:01 +0300790err4:
Vivek Gautam9b9d7cd2016-10-21 16:21:07 +0530791 phy_power_off(dwc->usb3_generic_phy);
Felipe Balbic499ff72016-05-16 10:49:01 +0300792
793err3:
Vivek Gautam9b9d7cd2016-10-21 16:21:07 +0530794 phy_power_off(dwc->usb2_generic_phy);
Felipe Balbic499ff72016-05-16 10:49:01 +0300795
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600796err2:
Felipe Balbic499ff72016-05-16 10:49:01 +0300797 usb_phy_set_suspend(dwc->usb2_phy, 1);
798 usb_phy_set_suspend(dwc->usb3_phy, 1);
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600799
800err1:
801 usb_phy_shutdown(dwc->usb2_phy);
802 usb_phy_shutdown(dwc->usb3_phy);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530803 phy_exit(dwc->usb2_generic_phy);
804 phy_exit(dwc->usb3_generic_phy);
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600805
Felipe Balbi72246da2011-08-19 18:10:58 +0300806err0:
807 return ret;
808}
809
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500810static int dwc3_core_get_phy(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300811{
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500812 struct device *dev = dwc->dev;
Felipe Balbi941ea362013-07-31 09:21:25 +0300813 struct device_node *node = dev->of_node;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500814 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300815
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +0530816 if (node) {
817 dwc->usb2_phy = devm_usb_get_phy_by_phandle(dev, "usb-phy", 0);
818 dwc->usb3_phy = devm_usb_get_phy_by_phandle(dev, "usb-phy", 1);
Felipe Balbibb674902013-08-14 13:21:23 -0500819 } else {
820 dwc->usb2_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB2);
821 dwc->usb3_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB3);
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +0530822 }
823
Felipe Balbid105e7f2013-03-15 10:52:08 +0200824 if (IS_ERR(dwc->usb2_phy)) {
825 ret = PTR_ERR(dwc->usb2_phy);
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530826 if (ret == -ENXIO || ret == -ENODEV) {
827 dwc->usb2_phy = NULL;
828 } else if (ret == -EPROBE_DEFER) {
Felipe Balbid105e7f2013-03-15 10:52:08 +0200829 return ret;
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530830 } else {
831 dev_err(dev, "no usb2 phy configured\n");
832 return ret;
833 }
Felipe Balbi51e1e7b2012-07-19 14:09:48 +0300834 }
835
Felipe Balbid105e7f2013-03-15 10:52:08 +0200836 if (IS_ERR(dwc->usb3_phy)) {
Ruchika Kharwar315955d72013-07-04 00:59:34 -0500837 ret = PTR_ERR(dwc->usb3_phy);
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530838 if (ret == -ENXIO || ret == -ENODEV) {
839 dwc->usb3_phy = NULL;
840 } else if (ret == -EPROBE_DEFER) {
Felipe Balbid105e7f2013-03-15 10:52:08 +0200841 return ret;
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530842 } else {
843 dev_err(dev, "no usb3 phy configured\n");
844 return ret;
845 }
Felipe Balbi51e1e7b2012-07-19 14:09:48 +0300846 }
847
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530848 dwc->usb2_generic_phy = devm_phy_get(dev, "usb2-phy");
849 if (IS_ERR(dwc->usb2_generic_phy)) {
850 ret = PTR_ERR(dwc->usb2_generic_phy);
851 if (ret == -ENOSYS || ret == -ENODEV) {
852 dwc->usb2_generic_phy = NULL;
853 } else if (ret == -EPROBE_DEFER) {
854 return ret;
855 } else {
856 dev_err(dev, "no usb2 phy configured\n");
857 return ret;
858 }
859 }
860
861 dwc->usb3_generic_phy = devm_phy_get(dev, "usb3-phy");
862 if (IS_ERR(dwc->usb3_generic_phy)) {
863 ret = PTR_ERR(dwc->usb3_generic_phy);
864 if (ret == -ENOSYS || ret == -ENODEV) {
865 dwc->usb3_generic_phy = NULL;
866 } else if (ret == -EPROBE_DEFER) {
867 return ret;
868 } else {
869 dev_err(dev, "no usb3 phy configured\n");
870 return ret;
871 }
872 }
873
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500874 return 0;
875}
876
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500877static int dwc3_core_init_mode(struct dwc3 *dwc)
878{
879 struct device *dev = dwc->dev;
880 int ret;
881
882 switch (dwc->dr_mode) {
883 case USB_DR_MODE_PERIPHERAL:
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500884 ret = dwc3_gadget_init(dwc);
885 if (ret) {
Roger Quadros9522def2016-06-10 14:48:38 +0300886 if (ret != -EPROBE_DEFER)
887 dev_err(dev, "failed to initialize gadget\n");
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500888 return ret;
889 }
890 break;
891 case USB_DR_MODE_HOST:
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500892 ret = dwc3_host_init(dwc);
893 if (ret) {
Roger Quadros9522def2016-06-10 14:48:38 +0300894 if (ret != -EPROBE_DEFER)
895 dev_err(dev, "failed to initialize host\n");
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500896 return ret;
897 }
898 break;
899 case USB_DR_MODE_OTG:
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500900 ret = dwc3_host_init(dwc);
901 if (ret) {
Roger Quadros9522def2016-06-10 14:48:38 +0300902 if (ret != -EPROBE_DEFER)
903 dev_err(dev, "failed to initialize host\n");
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500904 return ret;
905 }
906
907 ret = dwc3_gadget_init(dwc);
908 if (ret) {
Roger Quadros9522def2016-06-10 14:48:38 +0300909 if (ret != -EPROBE_DEFER)
910 dev_err(dev, "failed to initialize gadget\n");
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500911 return ret;
912 }
913 break;
914 default:
915 dev_err(dev, "Unsupported mode of operation %d\n", dwc->dr_mode);
916 return -EINVAL;
917 }
918
919 return 0;
920}
921
922static void dwc3_core_exit_mode(struct dwc3 *dwc)
923{
924 switch (dwc->dr_mode) {
925 case USB_DR_MODE_PERIPHERAL:
926 dwc3_gadget_exit(dwc);
927 break;
928 case USB_DR_MODE_HOST:
929 dwc3_host_exit(dwc);
930 break;
931 case USB_DR_MODE_OTG:
932 dwc3_host_exit(dwc);
933 dwc3_gadget_exit(dwc);
934 break;
935 default:
936 /* do nothing */
937 break;
938 }
939}
940
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500941#define DWC3_ALIGN_MASK (16 - 1)
942
943static int dwc3_probe(struct platform_device *pdev)
944{
945 struct device *dev = &pdev->dev;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500946 struct resource *res;
947 struct dwc3 *dwc;
Huang Rui80caf7d2014-10-28 19:54:26 +0800948 u8 lpm_nyet_threshold;
Huang Rui6b6a0c92014-10-31 11:11:12 +0800949 u8 tx_de_emphasis;
Huang Rui460d0982014-10-31 11:11:18 +0800950 u8 hird_threshold;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500951
Andy Shevchenkob09e99e2014-05-15 15:53:32 +0300952 int ret;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500953
954 void __iomem *regs;
955 void *mem;
956
957 mem = devm_kzalloc(dev, sizeof(*dwc) + DWC3_ALIGN_MASK, GFP_KERNEL);
Jingoo Han734d5a52014-07-17 12:45:11 +0900958 if (!mem)
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500959 return -ENOMEM;
Jingoo Han734d5a52014-07-17 12:45:11 +0900960
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500961 dwc = PTR_ALIGN(mem, DWC3_ALIGN_MASK + 1);
962 dwc->mem = mem;
963 dwc->dev = dev;
964
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500965 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
966 if (!res) {
967 dev_err(dev, "missing memory resource\n");
968 return -ENODEV;
969 }
970
Vivek Gautamf32a5e22014-06-04 14:34:52 +0530971 dwc->xhci_resources[0].start = res->start;
972 dwc->xhci_resources[0].end = dwc->xhci_resources[0].start +
973 DWC3_XHCI_REGS_END;
974 dwc->xhci_resources[0].flags = res->flags;
975 dwc->xhci_resources[0].name = res->name;
976
977 res->start += DWC3_GLOBALS_REGS_START;
978
979 /*
980 * Request memory region but exclude xHCI regs,
981 * since it will be requested by the xhci-plat driver.
982 */
983 regs = devm_ioremap_resource(dev, res);
Felipe Balbi3da1f6e2014-09-02 15:19:43 -0500984 if (IS_ERR(regs)) {
985 ret = PTR_ERR(regs);
986 goto err0;
987 }
Vivek Gautamf32a5e22014-06-04 14:34:52 +0530988
989 dwc->regs = regs;
990 dwc->regs_size = resource_size(res);
Vivek Gautamf32a5e22014-06-04 14:34:52 +0530991
Huang Rui80caf7d2014-10-28 19:54:26 +0800992 /* default to highest possible threshold */
Thinh Nguyendfb17fc2019-04-25 13:55:23 -0700993 lpm_nyet_threshold = 0xf;
Huang Rui80caf7d2014-10-28 19:54:26 +0800994
Huang Rui6b6a0c92014-10-31 11:11:12 +0800995 /* default to -3.5dB de-emphasis */
996 tx_de_emphasis = 1;
997
Huang Rui460d0982014-10-31 11:11:18 +0800998 /*
999 * default to assert utmi_sleep_n and use maximum allowed HIRD
1000 * threshold value of 0b1100
1001 */
1002 hird_threshold = 12;
1003
Heikki Krogerus63863b92015-09-21 11:14:32 +03001004 dwc->maximum_speed = usb_get_maximum_speed(dev);
Heikki Krogerus06e71142015-09-21 11:14:34 +03001005 dwc->dr_mode = usb_get_dr_mode(dev);
William Wu32f2ed82016-08-16 22:44:38 +08001006 dwc->hsphy_mode = of_usb_get_phy_mode(dev->of_node);
Heikki Krogerus63863b92015-09-21 11:14:32 +03001007
Heikki Krogerus3d128912015-09-21 11:14:35 +03001008 dwc->has_lpm_erratum = device_property_read_bool(dev,
Huang Rui80caf7d2014-10-28 19:54:26 +08001009 "snps,has-lpm-erratum");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001010 device_property_read_u8(dev, "snps,lpm-nyet-threshold",
Huang Rui80caf7d2014-10-28 19:54:26 +08001011 &lpm_nyet_threshold);
Heikki Krogerus3d128912015-09-21 11:14:35 +03001012 dwc->is_utmi_l1_suspend = device_property_read_bool(dev,
Huang Rui460d0982014-10-31 11:11:18 +08001013 "snps,is-utmi-l1-suspend");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001014 device_property_read_u8(dev, "snps,hird-threshold",
Huang Rui460d0982014-10-31 11:11:18 +08001015 &hird_threshold);
Heikki Krogerus3d128912015-09-21 11:14:35 +03001016 dwc->usb3_lpm_capable = device_property_read_bool(dev,
Robert Baldygaeac68e82015-03-09 15:06:12 +01001017 "snps,usb3_lpm_capable");
Felipe Balbi3c9f94a2014-04-16 15:08:29 -05001018
Heikki Krogerus3d128912015-09-21 11:14:35 +03001019 dwc->disable_scramble_quirk = device_property_read_bool(dev,
Huang Rui3b812212014-10-28 19:54:25 +08001020 "snps,disable_scramble_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001021 dwc->u2exit_lfps_quirk = device_property_read_bool(dev,
Huang Rui9a5b2f32014-10-28 19:54:27 +08001022 "snps,u2exit_lfps_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001023 dwc->u2ss_inp3_quirk = device_property_read_bool(dev,
Huang Ruib5a65c42014-10-28 19:54:28 +08001024 "snps,u2ss_inp3_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001025 dwc->req_p1p2p3_quirk = device_property_read_bool(dev,
Huang Ruidf31f5b2014-10-28 19:54:29 +08001026 "snps,req_p1p2p3_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001027 dwc->del_p1p2p3_quirk = device_property_read_bool(dev,
Huang Ruia2a1d0f2014-10-28 19:54:30 +08001028 "snps,del_p1p2p3_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001029 dwc->del_phy_power_chg_quirk = device_property_read_bool(dev,
Huang Rui41c06ff2014-10-28 19:54:31 +08001030 "snps,del_phy_power_chg_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001031 dwc->lfps_filter_quirk = device_property_read_bool(dev,
Huang Ruifb67afc2014-10-28 19:54:32 +08001032 "snps,lfps_filter_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001033 dwc->rx_detect_poll_quirk = device_property_read_bool(dev,
Huang Rui14f4ac52014-10-28 19:54:33 +08001034 "snps,rx_detect_poll_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001035 dwc->dis_u3_susphy_quirk = device_property_read_bool(dev,
Huang Rui59acfa22014-10-31 11:11:13 +08001036 "snps,dis_u3_susphy_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001037 dwc->dis_u2_susphy_quirk = device_property_read_bool(dev,
Huang Rui0effe0a2014-10-31 11:11:14 +08001038 "snps,dis_u2_susphy_quirk");
John Younec791d12015-10-02 20:30:57 -07001039 dwc->dis_enblslpm_quirk = device_property_read_bool(dev,
1040 "snps,dis_enblslpm_quirk");
Rajesh Bhagate58dd352016-03-14 14:40:50 +05301041 dwc->dis_rxdet_inp3_quirk = device_property_read_bool(dev,
1042 "snps,dis_rxdet_inp3_quirk");
William Wu16199f32016-08-16 22:44:37 +08001043 dwc->dis_u2_freeclk_exists_quirk = device_property_read_bool(dev,
1044 "snps,dis-u2-freeclk-exists-quirk");
William Wu00fe0812016-08-16 22:44:39 +08001045 dwc->dis_del_phy_power_chg_quirk = device_property_read_bool(dev,
1046 "snps,dis-del-phy-power-chg-quirk");
Huang Rui6b6a0c92014-10-31 11:11:12 +08001047
Heikki Krogerus3d128912015-09-21 11:14:35 +03001048 dwc->tx_de_emphasis_quirk = device_property_read_bool(dev,
Huang Rui6b6a0c92014-10-31 11:11:12 +08001049 "snps,tx_de_emphasis_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001050 device_property_read_u8(dev, "snps,tx_de_emphasis",
Huang Rui6b6a0c92014-10-31 11:11:12 +08001051 &tx_de_emphasis);
Heikki Krogerus3d128912015-09-21 11:14:35 +03001052 device_property_read_string(dev, "snps,hsphy_interface",
1053 &dwc->hsphy_interface);
1054 device_property_read_u32(dev, "snps,quirk-frame-length-adjustment",
Felipe Balbibcdb3272016-05-16 10:42:23 +03001055 &dwc->fladj);
Heikki Krogerus3d128912015-09-21 11:14:35 +03001056
Huang Rui80caf7d2014-10-28 19:54:26 +08001057 dwc->lpm_nyet_threshold = lpm_nyet_threshold;
Huang Rui6b6a0c92014-10-31 11:11:12 +08001058 dwc->tx_de_emphasis = tx_de_emphasis;
Huang Rui80caf7d2014-10-28 19:54:26 +08001059
Huang Rui460d0982014-10-31 11:11:18 +08001060 dwc->hird_threshold = hird_threshold
1061 | (dwc->is_utmi_l1_suspend << 4);
1062
Heikki Krogerus6c89cce02015-05-13 15:26:45 +03001063 platform_set_drvdata(pdev, dwc);
Heikki Krogerus2917e712015-05-13 15:26:46 +03001064 dwc3_cache_hwparams(dwc);
Heikki Krogerus6c89cce02015-05-13 15:26:45 +03001065
Felipe Balbi3c9f94a2014-04-16 15:08:29 -05001066 ret = dwc3_core_get_phy(dwc);
1067 if (ret)
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001068 goto err0;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -05001069
Felipe Balbi72246da2011-08-19 18:10:58 +03001070 spin_lock_init(&dwc->lock);
Felipe Balbi72246da2011-08-19 18:10:58 +03001071
Heikki Krogerus19bacdc2014-09-24 11:00:38 +03001072 if (!dev->dma_mask) {
1073 dev->dma_mask = dev->parent->dma_mask;
1074 dev->dma_parms = dev->parent->dma_parms;
1075 dma_set_coherent_mask(dev, dev->parent->coherent_dma_mask);
1076 }
Kishon Vijay Abraham Iddff14f2013-03-07 18:51:43 +05301077
Felipe Balbifc8bb912016-05-16 13:14:48 +03001078 pm_runtime_set_active(dev);
1079 pm_runtime_use_autosuspend(dev);
1080 pm_runtime_set_autosuspend_delay(dev, DWC3_DEFAULT_AUTOSUSPEND_DELAY);
Chanho Park802ca852012-02-15 18:27:55 +09001081 pm_runtime_enable(dev);
Roger Quadros32808232016-06-10 14:38:02 +03001082 ret = pm_runtime_get_sync(dev);
1083 if (ret < 0)
1084 goto err1;
1085
Chanho Park802ca852012-02-15 18:27:55 +09001086 pm_runtime_forbid(dev);
Felipe Balbi72246da2011-08-19 18:10:58 +03001087
Felipe Balbi39214262012-10-11 13:54:36 +03001088 ret = dwc3_alloc_event_buffers(dwc, DWC3_EVENT_BUFFERS_SIZE);
1089 if (ret) {
1090 dev_err(dwc->dev, "failed to allocate event buffers\n");
1091 ret = -ENOMEM;
Roger Quadros32808232016-06-10 14:38:02 +03001092 goto err2;
Felipe Balbi39214262012-10-11 13:54:36 +03001093 }
1094
Thinh Nguyen9d6173e2016-09-06 19:22:03 -07001095 ret = dwc3_get_dr_mode(dwc);
1096 if (ret)
1097 goto err3;
Felipe Balbi32a4a132014-02-25 14:00:13 -06001098
Felipe Balbic499ff72016-05-16 10:49:01 +03001099 ret = dwc3_alloc_scratch_buffers(dwc);
1100 if (ret)
Roger Quadros32808232016-06-10 14:38:02 +03001101 goto err3;
Felipe Balbic499ff72016-05-16 10:49:01 +03001102
Felipe Balbi72246da2011-08-19 18:10:58 +03001103 ret = dwc3_core_init(dwc);
1104 if (ret) {
Chanho Park802ca852012-02-15 18:27:55 +09001105 dev_err(dev, "failed to initialize core\n");
Roger Quadros32808232016-06-10 14:38:02 +03001106 goto err4;
Felipe Balbi72246da2011-08-19 18:10:58 +03001107 }
1108
John Youn77966eb2016-02-19 17:31:01 -08001109 /* Check the maximum_speed parameter */
1110 switch (dwc->maximum_speed) {
1111 case USB_SPEED_LOW:
1112 case USB_SPEED_FULL:
1113 case USB_SPEED_HIGH:
1114 case USB_SPEED_SUPER:
1115 case USB_SPEED_SUPER_PLUS:
1116 break;
1117 default:
1118 dev_err(dev, "invalid maximum_speed parameter %d\n",
1119 dwc->maximum_speed);
1120 /* fall through */
1121 case USB_SPEED_UNKNOWN:
1122 /* default to superspeed */
John Youn2c7f1bd2016-02-05 17:08:59 -08001123 dwc->maximum_speed = USB_SPEED_SUPER;
1124
1125 /*
1126 * default to superspeed plus if we are capable.
1127 */
1128 if (dwc3_is_usb31(dwc) &&
1129 (DWC3_GHWPARAMS3_SSPHY_IFC(dwc->hwparams.hwparams3) ==
1130 DWC3_GHWPARAMS3_SSPHY_IFC_GEN2))
1131 dwc->maximum_speed = USB_SPEED_SUPER_PLUS;
John Youn77966eb2016-02-19 17:31:01 -08001132
1133 break;
John Youn2c7f1bd2016-02-05 17:08:59 -08001134 }
1135
Felipe Balbi5f94adf2014-04-16 15:13:45 -05001136 ret = dwc3_core_init_mode(dwc);
1137 if (ret)
Roger Quadros32808232016-06-10 14:38:02 +03001138 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03001139
Du, Changbin4e9f3112016-04-12 19:10:18 +08001140 dwc3_debugfs_init(dwc);
Felipe Balbifc8bb912016-05-16 13:14:48 +03001141 pm_runtime_put(dev);
Felipe Balbi72246da2011-08-19 18:10:58 +03001142
1143 return 0;
1144
Roger Quadros32808232016-06-10 14:38:02 +03001145err5:
Felipe Balbif122d332013-02-08 15:15:11 +02001146 dwc3_event_buffers_cleanup(dwc);
Andy Shevchenko6d5da202018-08-27 18:30:16 +03001147 dwc3_ulpi_exit(dwc);
Felipe Balbif122d332013-02-08 15:15:11 +02001148
Roger Quadros32808232016-06-10 14:38:02 +03001149err4:
Felipe Balbic499ff72016-05-16 10:49:01 +03001150 dwc3_free_scratch_buffers(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001151
Roger Quadros32808232016-06-10 14:38:02 +03001152err3:
Felipe Balbi39214262012-10-11 13:54:36 +03001153 dwc3_free_event_buffers(dwc);
Heikki Krogerus88bc9d12015-05-13 15:26:51 +03001154 dwc3_ulpi_exit(dwc);
Felipe Balbi39214262012-10-11 13:54:36 +03001155
Roger Quadros32808232016-06-10 14:38:02 +03001156err2:
1157 pm_runtime_allow(&pdev->dev);
1158
1159err1:
1160 pm_runtime_put_sync(&pdev->dev);
1161 pm_runtime_disable(&pdev->dev);
1162
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001163err0:
1164 /*
1165 * restore res->start back to its original value so that, in case the
1166 * probe is deferred, we don't end up getting error in request the
1167 * memory region the next time probe is called.
1168 */
1169 res->start -= DWC3_GLOBALS_REGS_START;
1170
Felipe Balbi72246da2011-08-19 18:10:58 +03001171 return ret;
1172}
1173
Bill Pembertonfb4e98a2012-11-19 13:26:20 -05001174static int dwc3_remove(struct platform_device *pdev)
Felipe Balbi72246da2011-08-19 18:10:58 +03001175{
Felipe Balbi72246da2011-08-19 18:10:58 +03001176 struct dwc3 *dwc = platform_get_drvdata(pdev);
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001177 struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1178
Felipe Balbifc8bb912016-05-16 13:14:48 +03001179 pm_runtime_get_sync(&pdev->dev);
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001180 /*
1181 * restore res->start back to its original value so that, in case the
1182 * probe is deferred, we don't end up getting error in request the
1183 * memory region the next time probe is called.
1184 */
1185 res->start -= DWC3_GLOBALS_REGS_START;
Felipe Balbi72246da2011-08-19 18:10:58 +03001186
Felipe Balbidc99f162014-09-03 16:13:37 -05001187 dwc3_debugfs_exit(dwc);
1188 dwc3_core_exit_mode(dwc);
Kishon Vijay Abraham I8ba007a2013-01-25 08:30:54 +05301189
Felipe Balbi72246da2011-08-19 18:10:58 +03001190 dwc3_core_exit(dwc);
Heikki Krogerus88bc9d12015-05-13 15:26:51 +03001191 dwc3_ulpi_exit(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001192
Felipe Balbifc8bb912016-05-16 13:14:48 +03001193 pm_runtime_put_sync(&pdev->dev);
1194 pm_runtime_allow(&pdev->dev);
1195 pm_runtime_disable(&pdev->dev);
1196
Felipe Balbic499ff72016-05-16 10:49:01 +03001197 dwc3_free_event_buffers(dwc);
1198 dwc3_free_scratch_buffers(dwc);
1199
Felipe Balbi72246da2011-08-19 18:10:58 +03001200 return 0;
1201}
1202
Felipe Balbifc8bb912016-05-16 13:14:48 +03001203#ifdef CONFIG_PM
1204static int dwc3_suspend_common(struct dwc3 *dwc)
Felipe Balbi7415f172012-04-30 14:56:33 +03001205{
Felipe Balbifc8bb912016-05-16 13:14:48 +03001206 unsigned long flags;
Felipe Balbi7415f172012-04-30 14:56:33 +03001207
Ruchika Kharwara45c82b82013-07-06 07:52:49 -05001208 switch (dwc->dr_mode) {
1209 case USB_DR_MODE_PERIPHERAL:
1210 case USB_DR_MODE_OTG:
Felipe Balbifc8bb912016-05-16 13:14:48 +03001211 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7415f172012-04-30 14:56:33 +03001212 dwc3_gadget_suspend(dwc);
Felipe Balbifc8bb912016-05-16 13:14:48 +03001213 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbi51f5d492016-05-16 10:52:58 +03001214 break;
Ruchika Kharwara45c82b82013-07-06 07:52:49 -05001215 case USB_DR_MODE_HOST:
Felipe Balbi7415f172012-04-30 14:56:33 +03001216 default:
Felipe Balbi51f5d492016-05-16 10:52:58 +03001217 /* do nothing */
Felipe Balbi7415f172012-04-30 14:56:33 +03001218 break;
1219 }
1220
Felipe Balbi51f5d492016-05-16 10:52:58 +03001221 dwc3_core_exit(dwc);
Felipe Balbi5c4ad3182016-04-11 17:12:34 +03001222
Felipe Balbifc8bb912016-05-16 13:14:48 +03001223 return 0;
1224}
1225
1226static int dwc3_resume_common(struct dwc3 *dwc)
1227{
1228 unsigned long flags;
1229 int ret;
1230
1231 ret = dwc3_core_init(dwc);
1232 if (ret)
1233 return ret;
1234
1235 switch (dwc->dr_mode) {
1236 case USB_DR_MODE_PERIPHERAL:
1237 case USB_DR_MODE_OTG:
1238 spin_lock_irqsave(&dwc->lock, flags);
1239 dwc3_gadget_resume(dwc);
1240 spin_unlock_irqrestore(&dwc->lock, flags);
1241 /* FALLTHROUGH */
1242 case USB_DR_MODE_HOST:
1243 default:
1244 /* do nothing */
1245 break;
1246 }
1247
1248 return 0;
1249}
1250
1251static int dwc3_runtime_checks(struct dwc3 *dwc)
1252{
1253 switch (dwc->dr_mode) {
1254 case USB_DR_MODE_PERIPHERAL:
1255 case USB_DR_MODE_OTG:
1256 if (dwc->connected)
1257 return -EBUSY;
1258 break;
1259 case USB_DR_MODE_HOST:
1260 default:
1261 /* do nothing */
1262 break;
1263 }
1264
1265 return 0;
1266}
1267
1268static int dwc3_runtime_suspend(struct device *dev)
1269{
1270 struct dwc3 *dwc = dev_get_drvdata(dev);
1271 int ret;
1272
1273 if (dwc3_runtime_checks(dwc))
1274 return -EBUSY;
1275
1276 ret = dwc3_suspend_common(dwc);
1277 if (ret)
1278 return ret;
1279
1280 device_init_wakeup(dev, true);
1281
1282 return 0;
1283}
1284
1285static int dwc3_runtime_resume(struct device *dev)
1286{
1287 struct dwc3 *dwc = dev_get_drvdata(dev);
1288 int ret;
1289
1290 device_init_wakeup(dev, false);
1291
1292 ret = dwc3_resume_common(dwc);
1293 if (ret)
1294 return ret;
1295
1296 switch (dwc->dr_mode) {
1297 case USB_DR_MODE_PERIPHERAL:
1298 case USB_DR_MODE_OTG:
1299 dwc3_gadget_process_pending_events(dwc);
1300 break;
1301 case USB_DR_MODE_HOST:
1302 default:
1303 /* do nothing */
1304 break;
1305 }
1306
1307 pm_runtime_mark_last_busy(dev);
Felipe Balbib74c2d82016-07-28 13:07:07 +03001308 pm_runtime_put(dev);
Felipe Balbifc8bb912016-05-16 13:14:48 +03001309
1310 return 0;
1311}
1312
1313static int dwc3_runtime_idle(struct device *dev)
1314{
1315 struct dwc3 *dwc = dev_get_drvdata(dev);
1316
1317 switch (dwc->dr_mode) {
1318 case USB_DR_MODE_PERIPHERAL:
1319 case USB_DR_MODE_OTG:
1320 if (dwc3_runtime_checks(dwc))
1321 return -EBUSY;
1322 break;
1323 case USB_DR_MODE_HOST:
1324 default:
1325 /* do nothing */
1326 break;
1327 }
1328
1329 pm_runtime_mark_last_busy(dev);
1330 pm_runtime_autosuspend(dev);
1331
1332 return 0;
1333}
1334#endif /* CONFIG_PM */
1335
1336#ifdef CONFIG_PM_SLEEP
1337static int dwc3_suspend(struct device *dev)
1338{
1339 struct dwc3 *dwc = dev_get_drvdata(dev);
1340 int ret;
1341
1342 ret = dwc3_suspend_common(dwc);
1343 if (ret)
1344 return ret;
1345
Sekhar Nori63444752015-08-31 21:09:08 +05301346 pinctrl_pm_select_sleep_state(dev);
1347
Felipe Balbi7415f172012-04-30 14:56:33 +03001348 return 0;
1349}
1350
1351static int dwc3_resume(struct device *dev)
1352{
1353 struct dwc3 *dwc = dev_get_drvdata(dev);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +05301354 int ret;
Felipe Balbi7415f172012-04-30 14:56:33 +03001355
Sekhar Nori63444752015-08-31 21:09:08 +05301356 pinctrl_pm_select_default_state(dev);
1357
Felipe Balbifc8bb912016-05-16 13:14:48 +03001358 ret = dwc3_resume_common(dwc);
Felipe Balbi51f5d492016-05-16 10:52:58 +03001359 if (ret)
Felipe Balbi5c4ad3182016-04-11 17:12:34 +03001360 return ret;
1361
Felipe Balbi7415f172012-04-30 14:56:33 +03001362 pm_runtime_disable(dev);
1363 pm_runtime_set_active(dev);
1364 pm_runtime_enable(dev);
1365
1366 return 0;
1367}
Felipe Balbi7f370ed2016-05-09 15:27:01 +03001368#endif /* CONFIG_PM_SLEEP */
Felipe Balbi7415f172012-04-30 14:56:33 +03001369
1370static const struct dev_pm_ops dwc3_dev_pm_ops = {
Felipe Balbi7415f172012-04-30 14:56:33 +03001371 SET_SYSTEM_SLEEP_PM_OPS(dwc3_suspend, dwc3_resume)
Felipe Balbifc8bb912016-05-16 13:14:48 +03001372 SET_RUNTIME_PM_OPS(dwc3_runtime_suspend, dwc3_runtime_resume,
1373 dwc3_runtime_idle)
Felipe Balbi7415f172012-04-30 14:56:33 +03001374};
1375
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +05301376#ifdef CONFIG_OF
1377static const struct of_device_id of_dwc3_match[] = {
1378 {
Felipe Balbi22a5aa12013-07-02 21:20:24 +03001379 .compatible = "snps,dwc3"
1380 },
1381 {
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +05301382 .compatible = "synopsys,dwc3"
1383 },
1384 { },
1385};
1386MODULE_DEVICE_TABLE(of, of_dwc3_match);
1387#endif
1388
Heikki Krogerus404905a2014-09-25 10:57:02 +03001389#ifdef CONFIG_ACPI
1390
1391#define ACPI_ID_INTEL_BSW "808622B7"
1392
1393static const struct acpi_device_id dwc3_acpi_match[] = {
1394 { ACPI_ID_INTEL_BSW, 0 },
1395 { },
1396};
1397MODULE_DEVICE_TABLE(acpi, dwc3_acpi_match);
1398#endif
1399
Felipe Balbi72246da2011-08-19 18:10:58 +03001400static struct platform_driver dwc3_driver = {
1401 .probe = dwc3_probe,
Bill Pemberton76904172012-11-19 13:21:08 -05001402 .remove = dwc3_remove,
Felipe Balbi72246da2011-08-19 18:10:58 +03001403 .driver = {
1404 .name = "dwc3",
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +05301405 .of_match_table = of_match_ptr(of_dwc3_match),
Heikki Krogerus404905a2014-09-25 10:57:02 +03001406 .acpi_match_table = ACPI_PTR(dwc3_acpi_match),
Felipe Balbi7f370ed2016-05-09 15:27:01 +03001407 .pm = &dwc3_dev_pm_ops,
Felipe Balbi72246da2011-08-19 18:10:58 +03001408 },
Felipe Balbi72246da2011-08-19 18:10:58 +03001409};
1410
Tobias Klauserb1116dc2012-02-28 12:57:20 +01001411module_platform_driver(dwc3_driver);
1412
Sebastian Andrzej Siewior7ae4fc42011-10-19 19:39:50 +02001413MODULE_ALIAS("platform:dwc3");
Felipe Balbi72246da2011-08-19 18:10:58 +03001414MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
Felipe Balbi5945f782013-06-30 14:15:11 +03001415MODULE_LICENSE("GPL v2");
Felipe Balbi72246da2011-08-19 18:10:58 +03001416MODULE_DESCRIPTION("DesignWare USB3 DRD Controller Driver");