blob: 1d5d613eb6be4d21affe491af19a3eaba99325ee [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Jesse Barnes8d315282011-10-16 10:23:31 +020036/*
37 * 965+ support PIPE_CONTROL commands, which provide finer grained control
38 * over cache flushing.
39 */
40struct pipe_control {
41 struct drm_i915_gem_object *obj;
42 volatile u32 *cpu_page;
43 u32 gtt_offset;
44};
45
Chris Wilsonc7dca472011-01-20 17:00:10 +000046static inline int ring_space(struct intel_ring_buffer *ring)
47{
Ville Syrjälä633cf8f2012-12-03 18:43:32 +020048 int space = (ring->head & HEAD_ADDR) - (ring->tail + I915_RING_FREE_SPACE);
Chris Wilsonc7dca472011-01-20 17:00:10 +000049 if (space < 0)
50 space += ring->size;
51 return space;
52}
53
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000054static int
Chris Wilson46f0f8d2012-04-18 11:12:11 +010055gen2_render_ring_flush(struct intel_ring_buffer *ring,
56 u32 invalidate_domains,
57 u32 flush_domains)
58{
59 u32 cmd;
60 int ret;
61
62 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020063 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010064 cmd |= MI_NO_WRITE_FLUSH;
65
66 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
67 cmd |= MI_READ_FLUSH;
68
69 ret = intel_ring_begin(ring, 2);
70 if (ret)
71 return ret;
72
73 intel_ring_emit(ring, cmd);
74 intel_ring_emit(ring, MI_NOOP);
75 intel_ring_advance(ring);
76
77 return 0;
78}
79
80static int
81gen4_render_ring_flush(struct intel_ring_buffer *ring,
82 u32 invalidate_domains,
83 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -070084{
Chris Wilson78501ea2010-10-27 12:18:21 +010085 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +010086 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000087 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +010088
Chris Wilson36d527d2011-03-19 22:26:49 +000089 /*
90 * read/write caches:
91 *
92 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
93 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
94 * also flushed at 2d versus 3d pipeline switches.
95 *
96 * read-only caches:
97 *
98 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
99 * MI_READ_FLUSH is set, and is always flushed on 965.
100 *
101 * I915_GEM_DOMAIN_COMMAND may not exist?
102 *
103 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
104 * invalidated when MI_EXE_FLUSH is set.
105 *
106 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
107 * invalidated with every MI_FLUSH.
108 *
109 * TLBs:
110 *
111 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
112 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
113 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
114 * are flushed at any MI_FLUSH.
115 */
116
117 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100118 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000119 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000120 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
121 cmd |= MI_EXE_FLUSH;
122
123 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
124 (IS_G4X(dev) || IS_GEN5(dev)))
125 cmd |= MI_INVALIDATE_ISP;
126
127 ret = intel_ring_begin(ring, 2);
128 if (ret)
129 return ret;
130
131 intel_ring_emit(ring, cmd);
132 intel_ring_emit(ring, MI_NOOP);
133 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000134
135 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800136}
137
Jesse Barnes8d315282011-10-16 10:23:31 +0200138/**
139 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
140 * implementing two workarounds on gen6. From section 1.4.7.1
141 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
142 *
143 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
144 * produced by non-pipelined state commands), software needs to first
145 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
146 * 0.
147 *
148 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
149 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
150 *
151 * And the workaround for these two requires this workaround first:
152 *
153 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
154 * BEFORE the pipe-control with a post-sync op and no write-cache
155 * flushes.
156 *
157 * And this last workaround is tricky because of the requirements on
158 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
159 * volume 2 part 1:
160 *
161 * "1 of the following must also be set:
162 * - Render Target Cache Flush Enable ([12] of DW1)
163 * - Depth Cache Flush Enable ([0] of DW1)
164 * - Stall at Pixel Scoreboard ([1] of DW1)
165 * - Depth Stall ([13] of DW1)
166 * - Post-Sync Operation ([13] of DW1)
167 * - Notify Enable ([8] of DW1)"
168 *
169 * The cache flushes require the workaround flush that triggered this
170 * one, so we can't use it. Depth stall would trigger the same.
171 * Post-sync nonzero is what triggered this second workaround, so we
172 * can't use that one either. Notify enable is IRQs, which aren't
173 * really our business. That leaves only stall at scoreboard.
174 */
175static int
176intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
177{
178 struct pipe_control *pc = ring->private;
179 u32 scratch_addr = pc->gtt_offset + 128;
180 int ret;
181
182
183 ret = intel_ring_begin(ring, 6);
184 if (ret)
185 return ret;
186
187 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
188 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
189 PIPE_CONTROL_STALL_AT_SCOREBOARD);
190 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
191 intel_ring_emit(ring, 0); /* low dword */
192 intel_ring_emit(ring, 0); /* high dword */
193 intel_ring_emit(ring, MI_NOOP);
194 intel_ring_advance(ring);
195
196 ret = intel_ring_begin(ring, 6);
197 if (ret)
198 return ret;
199
200 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
201 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
202 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
203 intel_ring_emit(ring, 0);
204 intel_ring_emit(ring, 0);
205 intel_ring_emit(ring, MI_NOOP);
206 intel_ring_advance(ring);
207
208 return 0;
209}
210
211static int
212gen6_render_ring_flush(struct intel_ring_buffer *ring,
213 u32 invalidate_domains, u32 flush_domains)
214{
215 u32 flags = 0;
216 struct pipe_control *pc = ring->private;
217 u32 scratch_addr = pc->gtt_offset + 128;
218 int ret;
219
Paulo Zanonib3111502012-08-17 18:35:42 -0300220 /* Force SNB workarounds for PIPE_CONTROL flushes */
221 ret = intel_emit_post_sync_nonzero_flush(ring);
222 if (ret)
223 return ret;
224
Jesse Barnes8d315282011-10-16 10:23:31 +0200225 /* Just flush everything. Experiments have shown that reducing the
226 * number of bits based on the write domains has little performance
227 * impact.
228 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100229 if (flush_domains) {
230 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
231 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
232 /*
233 * Ensure that any following seqno writes only happen
234 * when the render cache is indeed flushed.
235 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200236 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100237 }
238 if (invalidate_domains) {
239 flags |= PIPE_CONTROL_TLB_INVALIDATE;
240 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
241 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
242 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
243 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
244 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
245 /*
246 * TLB invalidate requires a post-sync write.
247 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700248 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100249 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200250
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100251 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200252 if (ret)
253 return ret;
254
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100255 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200256 intel_ring_emit(ring, flags);
257 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100258 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200259 intel_ring_advance(ring);
260
261 return 0;
262}
263
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100264static int
Paulo Zanonif3987632012-08-17 18:35:43 -0300265gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
266{
267 int ret;
268
269 ret = intel_ring_begin(ring, 4);
270 if (ret)
271 return ret;
272
273 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
274 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
275 PIPE_CONTROL_STALL_AT_SCOREBOARD);
276 intel_ring_emit(ring, 0);
277 intel_ring_emit(ring, 0);
278 intel_ring_advance(ring);
279
280 return 0;
281}
282
283static int
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300284gen7_render_ring_flush(struct intel_ring_buffer *ring,
285 u32 invalidate_domains, u32 flush_domains)
286{
287 u32 flags = 0;
288 struct pipe_control *pc = ring->private;
289 u32 scratch_addr = pc->gtt_offset + 128;
290 int ret;
291
Paulo Zanonif3987632012-08-17 18:35:43 -0300292 /*
293 * Ensure that any following seqno writes only happen when the render
294 * cache is indeed flushed.
295 *
296 * Workaround: 4th PIPE_CONTROL command (except the ones with only
297 * read-cache invalidate bits set) must have the CS_STALL bit set. We
298 * don't try to be clever and just set it unconditionally.
299 */
300 flags |= PIPE_CONTROL_CS_STALL;
301
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300302 /* Just flush everything. Experiments have shown that reducing the
303 * number of bits based on the write domains has little performance
304 * impact.
305 */
306 if (flush_domains) {
307 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
308 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300309 }
310 if (invalidate_domains) {
311 flags |= PIPE_CONTROL_TLB_INVALIDATE;
312 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
313 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
314 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
315 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
316 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
317 /*
318 * TLB invalidate requires a post-sync write.
319 */
320 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200321 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300322
323 /* Workaround: we must issue a pipe_control with CS-stall bit
324 * set before a pipe_control command that has the state cache
325 * invalidate bit set. */
326 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300327 }
328
329 ret = intel_ring_begin(ring, 4);
330 if (ret)
331 return ret;
332
333 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
334 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200335 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300336 intel_ring_emit(ring, 0);
337 intel_ring_advance(ring);
338
339 return 0;
340}
341
Chris Wilson78501ea2010-10-27 12:18:21 +0100342static void ring_write_tail(struct intel_ring_buffer *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100343 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800344{
Chris Wilson78501ea2010-10-27 12:18:21 +0100345 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100346 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800347}
348
Chris Wilson78501ea2010-10-27 12:18:21 +0100349u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800350{
Chris Wilson78501ea2010-10-27 12:18:21 +0100351 drm_i915_private_t *dev_priv = ring->dev->dev_private;
352 u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
Daniel Vetter3d281d82010-09-24 21:14:22 +0200353 RING_ACTHD(ring->mmio_base) : ACTHD;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800354
355 return I915_READ(acthd_reg);
356}
357
Chris Wilson78501ea2010-10-27 12:18:21 +0100358static int init_ring_common(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800359{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200360 struct drm_device *dev = ring->dev;
361 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000362 struct drm_i915_gem_object *obj = ring->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200363 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800364 u32 head;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800365
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200366 if (HAS_FORCE_WAKE(dev))
367 gen6_gt_force_wake_get(dev_priv);
368
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800369 /* Stop the ring if it's running. */
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200370 I915_WRITE_CTL(ring, 0);
Daniel Vetter570ef602010-08-02 17:06:23 +0200371 I915_WRITE_HEAD(ring, 0);
Chris Wilson78501ea2010-10-27 12:18:21 +0100372 ring->write_tail(ring, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800373
Daniel Vetter570ef602010-08-02 17:06:23 +0200374 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800375
376 /* G45 ring initialization fails to reset head to zero */
377 if (head != 0) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000378 DRM_DEBUG_KMS("%s head not reset to zero "
379 "ctl %08x head %08x tail %08x start %08x\n",
380 ring->name,
381 I915_READ_CTL(ring),
382 I915_READ_HEAD(ring),
383 I915_READ_TAIL(ring),
384 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800385
Daniel Vetter570ef602010-08-02 17:06:23 +0200386 I915_WRITE_HEAD(ring, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800387
Chris Wilson6fd0d562010-12-05 20:42:33 +0000388 if (I915_READ_HEAD(ring) & HEAD_ADDR) {
389 DRM_ERROR("failed to set %s head to zero "
390 "ctl %08x head %08x tail %08x start %08x\n",
391 ring->name,
392 I915_READ_CTL(ring),
393 I915_READ_HEAD(ring),
394 I915_READ_TAIL(ring),
395 I915_READ_START(ring));
396 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700397 }
398
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200399 /* Initialize the ring. This must happen _after_ we've cleared the ring
400 * registers with the above sequence (the readback of the HEAD registers
401 * also enforces ordering), otherwise the hw might lose the new ring
402 * register values. */
403 I915_WRITE_START(ring, obj->gtt_offset);
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200404 I915_WRITE_CTL(ring,
Chris Wilsonae69b422010-11-07 11:45:52 +0000405 ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000406 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800407
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800408 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400409 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
410 I915_READ_START(ring) == obj->gtt_offset &&
411 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000412 DRM_ERROR("%s initialization failed "
413 "ctl %08x head %08x tail %08x start %08x\n",
414 ring->name,
415 I915_READ_CTL(ring),
416 I915_READ_HEAD(ring),
417 I915_READ_TAIL(ring),
418 I915_READ_START(ring));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200419 ret = -EIO;
420 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800421 }
422
Chris Wilson78501ea2010-10-27 12:18:21 +0100423 if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
424 i915_kernel_lost_context(ring->dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800425 else {
Chris Wilsonc7dca472011-01-20 17:00:10 +0000426 ring->head = I915_READ_HEAD(ring);
Daniel Vetter870e86d2010-08-02 16:29:44 +0200427 ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Chris Wilsonc7dca472011-01-20 17:00:10 +0000428 ring->space = ring_space(ring);
Chris Wilsonc3b20032012-05-28 22:33:02 +0100429 ring->last_retired_head = -1;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800430 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000431
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200432out:
433 if (HAS_FORCE_WAKE(dev))
434 gen6_gt_force_wake_put(dev_priv);
435
436 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700437}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800438
Chris Wilsonc6df5412010-12-15 09:56:50 +0000439static int
440init_pipe_control(struct intel_ring_buffer *ring)
441{
442 struct pipe_control *pc;
443 struct drm_i915_gem_object *obj;
444 int ret;
445
446 if (ring->private)
447 return 0;
448
449 pc = kmalloc(sizeof(*pc), GFP_KERNEL);
450 if (!pc)
451 return -ENOMEM;
452
453 obj = i915_gem_alloc_object(ring->dev, 4096);
454 if (obj == NULL) {
455 DRM_ERROR("Failed to allocate seqno page\n");
456 ret = -ENOMEM;
457 goto err;
458 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100459
460 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000461
Chris Wilson86a1ee22012-08-11 15:41:04 +0100462 ret = i915_gem_object_pin(obj, 4096, true, false);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000463 if (ret)
464 goto err_unref;
465
466 pc->gtt_offset = obj->gtt_offset;
Chris Wilson9da3da62012-06-01 15:20:22 +0100467 pc->cpu_page = kmap(sg_page(obj->pages->sgl));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000468 if (pc->cpu_page == NULL)
469 goto err_unpin;
470
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200471 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
472 ring->name, pc->gtt_offset);
473
Chris Wilsonc6df5412010-12-15 09:56:50 +0000474 pc->obj = obj;
475 ring->private = pc;
476 return 0;
477
478err_unpin:
479 i915_gem_object_unpin(obj);
480err_unref:
481 drm_gem_object_unreference(&obj->base);
482err:
483 kfree(pc);
484 return ret;
485}
486
487static void
488cleanup_pipe_control(struct intel_ring_buffer *ring)
489{
490 struct pipe_control *pc = ring->private;
491 struct drm_i915_gem_object *obj;
492
493 if (!ring->private)
494 return;
495
496 obj = pc->obj;
Chris Wilson9da3da62012-06-01 15:20:22 +0100497
498 kunmap(sg_page(obj->pages->sgl));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000499 i915_gem_object_unpin(obj);
500 drm_gem_object_unreference(&obj->base);
501
502 kfree(pc);
503 ring->private = NULL;
504}
505
Chris Wilson78501ea2010-10-27 12:18:21 +0100506static int init_render_ring(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800507{
Chris Wilson78501ea2010-10-27 12:18:21 +0100508 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000509 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100510 int ret = init_ring_common(ring);
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800511
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000512 if (INTEL_INFO(dev)->gen > 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +0200513 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000514
515 /* We need to disable the AsyncFlip performance optimisations in order
516 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
517 * programmed to '1' on all products.
518 */
519 if (INTEL_INFO(dev)->gen >= 6)
520 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
521
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000522 /* Required for the hardware to program scanline values for waiting */
523 if (INTEL_INFO(dev)->gen == 6)
524 I915_WRITE(GFX_MODE,
525 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_ALWAYS));
526
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000527 if (IS_GEN7(dev))
528 I915_WRITE(GFX_MODE_GEN7,
529 _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
530 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +0100531
Jesse Barnes8d315282011-10-16 10:23:31 +0200532 if (INTEL_INFO(dev)->gen >= 5) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000533 ret = init_pipe_control(ring);
534 if (ret)
535 return ret;
536 }
537
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200538 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -0700539 /* From the Sandybridge PRM, volume 1 part 3, page 24:
540 * "If this bit is set, STCunit will have LRA as replacement
541 * policy. [...] This bit must be reset. LRA replacement
542 * policy is not supported."
543 */
544 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200545 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky12b02862012-06-04 14:42:50 -0700546
547 /* This is not explicitly set for GEN6, so read the register.
548 * see intel_ring_mi_set_context() for why we care.
549 * TODO: consider explicitly setting the bit for GEN5
550 */
551 ring->itlb_before_ctx_switch =
552 !!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
Ben Widawsky84f9f932011-12-12 19:21:58 -0800553 }
554
Daniel Vetter6b26c862012-04-24 14:04:12 +0200555 if (INTEL_INFO(dev)->gen >= 6)
556 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000557
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700558 if (HAS_L3_GPU_CACHE(dev))
Ben Widawsky15b9f802012-05-25 16:56:23 -0700559 I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
560
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800561 return ret;
562}
563
Chris Wilsonc6df5412010-12-15 09:56:50 +0000564static void render_ring_cleanup(struct intel_ring_buffer *ring)
565{
Daniel Vetterb45305f2012-12-17 16:21:27 +0100566 struct drm_device *dev = ring->dev;
567
Chris Wilsonc6df5412010-12-15 09:56:50 +0000568 if (!ring->private)
569 return;
570
Daniel Vetterb45305f2012-12-17 16:21:27 +0100571 if (HAS_BROKEN_CS_TLB(dev))
572 drm_gem_object_unreference(to_gem_object(ring->private));
573
Chris Wilsonc6df5412010-12-15 09:56:50 +0000574 cleanup_pipe_control(ring);
575}
576
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000577static void
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700578update_mboxes(struct intel_ring_buffer *ring,
Chris Wilson9d7730912012-11-27 16:22:52 +0000579 u32 mmio_offset)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000580{
Chris Wilson1c8b46f2012-11-14 09:15:14 +0000581 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700582 intel_ring_emit(ring, mmio_offset);
Chris Wilson9d7730912012-11-27 16:22:52 +0000583 intel_ring_emit(ring, ring->outstanding_lazy_request);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000584}
585
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700586/**
587 * gen6_add_request - Update the semaphore mailbox registers
588 *
589 * @ring - ring that is adding a request
590 * @seqno - return seqno stuck into the ring
591 *
592 * Update the mailbox registers in the *other* rings with the current seqno.
593 * This acts like a signal in the canonical semaphore.
594 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000595static int
Chris Wilson9d7730912012-11-27 16:22:52 +0000596gen6_add_request(struct intel_ring_buffer *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000597{
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700598 u32 mbox1_reg;
599 u32 mbox2_reg;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000600 int ret;
601
602 ret = intel_ring_begin(ring, 10);
603 if (ret)
604 return ret;
605
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700606 mbox1_reg = ring->signal_mbox[0];
607 mbox2_reg = ring->signal_mbox[1];
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000608
Chris Wilson9d7730912012-11-27 16:22:52 +0000609 update_mboxes(ring, mbox1_reg);
610 update_mboxes(ring, mbox2_reg);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000611 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
612 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson9d7730912012-11-27 16:22:52 +0000613 intel_ring_emit(ring, ring->outstanding_lazy_request);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000614 intel_ring_emit(ring, MI_USER_INTERRUPT);
615 intel_ring_advance(ring);
616
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000617 return 0;
618}
619
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200620static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
621 u32 seqno)
622{
623 struct drm_i915_private *dev_priv = dev->dev_private;
624 return dev_priv->last_seqno < seqno;
625}
626
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700627/**
628 * intel_ring_sync - sync the waiter to the signaller on seqno
629 *
630 * @waiter - ring that is waiting
631 * @signaller - ring which has, or will signal
632 * @seqno - seqno which the waiter will block on
633 */
634static int
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200635gen6_ring_sync(struct intel_ring_buffer *waiter,
636 struct intel_ring_buffer *signaller,
637 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000638{
639 int ret;
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700640 u32 dw1 = MI_SEMAPHORE_MBOX |
641 MI_SEMAPHORE_COMPARE |
642 MI_SEMAPHORE_REGISTER;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000643
Ben Widawsky1500f7e2012-04-11 11:18:21 -0700644 /* Throughout all of the GEM code, seqno passed implies our current
645 * seqno is >= the last seqno executed. However for hardware the
646 * comparison is strictly greater than.
647 */
648 seqno -= 1;
649
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200650 WARN_ON(signaller->semaphore_register[waiter->id] ==
651 MI_SEMAPHORE_SYNC_INVALID);
652
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700653 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000654 if (ret)
655 return ret;
656
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200657 /* If seqno wrap happened, omit the wait with no-ops */
658 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
659 intel_ring_emit(waiter,
660 dw1 |
661 signaller->semaphore_register[waiter->id]);
662 intel_ring_emit(waiter, seqno);
663 intel_ring_emit(waiter, 0);
664 intel_ring_emit(waiter, MI_NOOP);
665 } else {
666 intel_ring_emit(waiter, MI_NOOP);
667 intel_ring_emit(waiter, MI_NOOP);
668 intel_ring_emit(waiter, MI_NOOP);
669 intel_ring_emit(waiter, MI_NOOP);
670 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700671 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000672
673 return 0;
674}
675
Chris Wilsonc6df5412010-12-15 09:56:50 +0000676#define PIPE_CONTROL_FLUSH(ring__, addr__) \
677do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200678 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
679 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +0000680 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
681 intel_ring_emit(ring__, 0); \
682 intel_ring_emit(ring__, 0); \
683} while (0)
684
685static int
Chris Wilson9d7730912012-11-27 16:22:52 +0000686pc_render_add_request(struct intel_ring_buffer *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000687{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000688 struct pipe_control *pc = ring->private;
689 u32 scratch_addr = pc->gtt_offset + 128;
690 int ret;
691
692 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
693 * incoherent with writes to memory, i.e. completely fubar,
694 * so we need to use PIPE_NOTIFY instead.
695 *
696 * However, we also need to workaround the qword write
697 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
698 * memory before requesting an interrupt.
699 */
700 ret = intel_ring_begin(ring, 32);
701 if (ret)
702 return ret;
703
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200704 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200705 PIPE_CONTROL_WRITE_FLUSH |
706 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000707 intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson9d7730912012-11-27 16:22:52 +0000708 intel_ring_emit(ring, ring->outstanding_lazy_request);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000709 intel_ring_emit(ring, 0);
710 PIPE_CONTROL_FLUSH(ring, scratch_addr);
711 scratch_addr += 128; /* write to separate cachelines */
712 PIPE_CONTROL_FLUSH(ring, scratch_addr);
713 scratch_addr += 128;
714 PIPE_CONTROL_FLUSH(ring, scratch_addr);
715 scratch_addr += 128;
716 PIPE_CONTROL_FLUSH(ring, scratch_addr);
717 scratch_addr += 128;
718 PIPE_CONTROL_FLUSH(ring, scratch_addr);
719 scratch_addr += 128;
720 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +0000721
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200722 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200723 PIPE_CONTROL_WRITE_FLUSH |
724 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +0000725 PIPE_CONTROL_NOTIFY);
726 intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson9d7730912012-11-27 16:22:52 +0000727 intel_ring_emit(ring, ring->outstanding_lazy_request);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000728 intel_ring_emit(ring, 0);
729 intel_ring_advance(ring);
730
Chris Wilsonc6df5412010-12-15 09:56:50 +0000731 return 0;
732}
733
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800734static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100735gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100736{
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100737 /* Workaround to force correct ordering between irq and seqno writes on
738 * ivb (and maybe also on snb) by reading from a CS register (like
739 * ACTHD) before reading the status page. */
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100740 if (!lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100741 intel_ring_get_active_head(ring);
742 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
743}
744
745static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100746ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800747{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000748 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
749}
750
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200751static void
752ring_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
753{
754 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
755}
756
Chris Wilsonc6df5412010-12-15 09:56:50 +0000757static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100758pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000759{
760 struct pipe_control *pc = ring->private;
761 return pc->cpu_page[0];
762}
763
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200764static void
765pc_render_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
766{
767 struct pipe_control *pc = ring->private;
768 pc->cpu_page[0] = seqno;
769}
770
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000771static bool
Daniel Vettere48d8632012-04-11 22:12:54 +0200772gen5_ring_get_irq(struct intel_ring_buffer *ring)
773{
774 struct drm_device *dev = ring->dev;
775 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100776 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +0200777
778 if (!dev->irq_enabled)
779 return false;
780
Chris Wilson7338aef2012-04-24 21:48:47 +0100781 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200782 if (ring->irq_refcount++ == 0) {
783 dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
784 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
785 POSTING_READ(GTIMR);
786 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100787 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +0200788
789 return true;
790}
791
792static void
793gen5_ring_put_irq(struct intel_ring_buffer *ring)
794{
795 struct drm_device *dev = ring->dev;
796 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100797 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +0200798
Chris Wilson7338aef2012-04-24 21:48:47 +0100799 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200800 if (--ring->irq_refcount == 0) {
801 dev_priv->gt_irq_mask |= ring->irq_enable_mask;
802 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
803 POSTING_READ(GTIMR);
804 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100805 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +0200806}
807
808static bool
Daniel Vettere3670312012-04-11 22:12:53 +0200809i9xx_ring_get_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700810{
Chris Wilson78501ea2010-10-27 12:18:21 +0100811 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000812 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100813 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700814
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000815 if (!dev->irq_enabled)
816 return false;
817
Chris Wilson7338aef2012-04-24 21:48:47 +0100818 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200819 if (ring->irq_refcount++ == 0) {
820 dev_priv->irq_mask &= ~ring->irq_enable_mask;
821 I915_WRITE(IMR, dev_priv->irq_mask);
822 POSTING_READ(IMR);
823 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100824 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000825
826 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700827}
828
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800829static void
Daniel Vettere3670312012-04-11 22:12:53 +0200830i9xx_ring_put_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700831{
Chris Wilson78501ea2010-10-27 12:18:21 +0100832 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000833 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100834 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700835
Chris Wilson7338aef2012-04-24 21:48:47 +0100836 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200837 if (--ring->irq_refcount == 0) {
838 dev_priv->irq_mask |= ring->irq_enable_mask;
839 I915_WRITE(IMR, dev_priv->irq_mask);
840 POSTING_READ(IMR);
841 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100842 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700843}
844
Chris Wilsonc2798b12012-04-22 21:13:57 +0100845static bool
846i8xx_ring_get_irq(struct intel_ring_buffer *ring)
847{
848 struct drm_device *dev = ring->dev;
849 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100850 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +0100851
852 if (!dev->irq_enabled)
853 return false;
854
Chris Wilson7338aef2012-04-24 21:48:47 +0100855 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100856 if (ring->irq_refcount++ == 0) {
857 dev_priv->irq_mask &= ~ring->irq_enable_mask;
858 I915_WRITE16(IMR, dev_priv->irq_mask);
859 POSTING_READ16(IMR);
860 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100861 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100862
863 return true;
864}
865
866static void
867i8xx_ring_put_irq(struct intel_ring_buffer *ring)
868{
869 struct drm_device *dev = ring->dev;
870 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100871 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +0100872
Chris Wilson7338aef2012-04-24 21:48:47 +0100873 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100874 if (--ring->irq_refcount == 0) {
875 dev_priv->irq_mask |= ring->irq_enable_mask;
876 I915_WRITE16(IMR, dev_priv->irq_mask);
877 POSTING_READ16(IMR);
878 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100879 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100880}
881
Chris Wilson78501ea2010-10-27 12:18:21 +0100882void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800883{
Eric Anholt45930102011-05-06 17:12:35 -0700884 struct drm_device *dev = ring->dev;
Chris Wilson78501ea2010-10-27 12:18:21 +0100885 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -0700886 u32 mmio = 0;
887
888 /* The ring status page addresses are no longer next to the rest of
889 * the ring registers as of gen7.
890 */
891 if (IS_GEN7(dev)) {
892 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +0100893 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -0700894 mmio = RENDER_HWS_PGA_GEN7;
895 break;
Daniel Vetter96154f22011-12-14 13:57:00 +0100896 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -0700897 mmio = BLT_HWS_PGA_GEN7;
898 break;
Daniel Vetter96154f22011-12-14 13:57:00 +0100899 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -0700900 mmio = BSD_HWS_PGA_GEN7;
901 break;
902 }
903 } else if (IS_GEN6(ring->dev)) {
904 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
905 } else {
906 mmio = RING_HWS_PGA(ring->mmio_base);
907 }
908
Chris Wilson78501ea2010-10-27 12:18:21 +0100909 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
910 POSTING_READ(mmio);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800911}
912
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000913static int
Chris Wilson78501ea2010-10-27 12:18:21 +0100914bsd_ring_flush(struct intel_ring_buffer *ring,
915 u32 invalidate_domains,
916 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800917{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000918 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000919
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000920 ret = intel_ring_begin(ring, 2);
921 if (ret)
922 return ret;
923
924 intel_ring_emit(ring, MI_FLUSH);
925 intel_ring_emit(ring, MI_NOOP);
926 intel_ring_advance(ring);
927 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +0800928}
929
Chris Wilson3cce4692010-10-27 16:11:02 +0100930static int
Chris Wilson9d7730912012-11-27 16:22:52 +0000931i9xx_add_request(struct intel_ring_buffer *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800932{
Chris Wilson3cce4692010-10-27 16:11:02 +0100933 int ret;
934
935 ret = intel_ring_begin(ring, 4);
936 if (ret)
937 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100938
Chris Wilson3cce4692010-10-27 16:11:02 +0100939 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
940 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson9d7730912012-11-27 16:22:52 +0000941 intel_ring_emit(ring, ring->outstanding_lazy_request);
Chris Wilson3cce4692010-10-27 16:11:02 +0100942 intel_ring_emit(ring, MI_USER_INTERRUPT);
943 intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +0800944
Chris Wilson3cce4692010-10-27 16:11:02 +0100945 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +0800946}
947
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000948static bool
Ben Widawsky25c06302012-03-29 19:11:27 -0700949gen6_ring_get_irq(struct intel_ring_buffer *ring)
Chris Wilson0f468322011-01-04 17:35:21 +0000950{
951 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000952 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100953 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +0000954
955 if (!dev->irq_enabled)
956 return false;
957
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100958 /* It looks like we need to prevent the gt from suspending while waiting
959 * for an notifiy irq, otherwise irqs seem to get lost on at least the
960 * blt/bsd rings on ivb. */
Daniel Vetter99ffa162012-01-25 14:04:00 +0100961 gen6_gt_force_wake_get(dev_priv);
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100962
Chris Wilson7338aef2012-04-24 21:48:47 +0100963 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Chris Wilson01a03332011-01-04 22:22:56 +0000964 if (ring->irq_refcount++ == 0) {
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700965 if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
Ben Widawsky15b9f802012-05-25 16:56:23 -0700966 I915_WRITE_IMR(ring, ~(ring->irq_enable_mask |
967 GEN6_RENDER_L3_PARITY_ERROR));
968 else
969 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200970 dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
971 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
972 POSTING_READ(GTIMR);
Chris Wilson0f468322011-01-04 17:35:21 +0000973 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100974 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +0000975
976 return true;
977}
978
979static void
Ben Widawsky25c06302012-03-29 19:11:27 -0700980gen6_ring_put_irq(struct intel_ring_buffer *ring)
Chris Wilson0f468322011-01-04 17:35:21 +0000981{
982 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000983 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100984 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +0000985
Chris Wilson7338aef2012-04-24 21:48:47 +0100986 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Chris Wilson01a03332011-01-04 22:22:56 +0000987 if (--ring->irq_refcount == 0) {
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700988 if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
Ben Widawsky15b9f802012-05-25 16:56:23 -0700989 I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
990 else
991 I915_WRITE_IMR(ring, ~0);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200992 dev_priv->gt_irq_mask |= ring->irq_enable_mask;
993 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
994 POSTING_READ(GTIMR);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000995 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100996 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100997
Daniel Vetter99ffa162012-01-25 14:04:00 +0100998 gen6_gt_force_wake_put(dev_priv);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000999}
1000
Zou Nan haid1b851f2010-05-21 09:08:57 +08001001static int
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001002i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
1003 u32 offset, u32 length,
1004 unsigned flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001005{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001006 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001007
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001008 ret = intel_ring_begin(ring, 2);
1009 if (ret)
1010 return ret;
1011
Chris Wilson78501ea2010-10-27 12:18:21 +01001012 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001013 MI_BATCH_BUFFER_START |
1014 MI_BATCH_GTT |
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001015 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001016 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001017 intel_ring_advance(ring);
1018
Zou Nan haid1b851f2010-05-21 09:08:57 +08001019 return 0;
1020}
1021
Daniel Vetterb45305f2012-12-17 16:21:27 +01001022/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1023#define I830_BATCH_LIMIT (256*1024)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001024static int
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001025i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001026 u32 offset, u32 len,
1027 unsigned flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001028{
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001029 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001030
Daniel Vetterb45305f2012-12-17 16:21:27 +01001031 if (flags & I915_DISPATCH_PINNED) {
1032 ret = intel_ring_begin(ring, 4);
1033 if (ret)
1034 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001035
Daniel Vetterb45305f2012-12-17 16:21:27 +01001036 intel_ring_emit(ring, MI_BATCH_BUFFER);
1037 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1038 intel_ring_emit(ring, offset + len - 8);
1039 intel_ring_emit(ring, MI_NOOP);
1040 intel_ring_advance(ring);
1041 } else {
1042 struct drm_i915_gem_object *obj = ring->private;
1043 u32 cs_offset = obj->gtt_offset;
1044
1045 if (len > I830_BATCH_LIMIT)
1046 return -ENOSPC;
1047
1048 ret = intel_ring_begin(ring, 9+3);
1049 if (ret)
1050 return ret;
1051 /* Blit the batch (which has now all relocs applied) to the stable batch
1052 * scratch bo area (so that the CS never stumbles over its tlb
1053 * invalidation bug) ... */
1054 intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
1055 XY_SRC_COPY_BLT_WRITE_ALPHA |
1056 XY_SRC_COPY_BLT_WRITE_RGB);
1057 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
1058 intel_ring_emit(ring, 0);
1059 intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
1060 intel_ring_emit(ring, cs_offset);
1061 intel_ring_emit(ring, 0);
1062 intel_ring_emit(ring, 4096);
1063 intel_ring_emit(ring, offset);
1064 intel_ring_emit(ring, MI_FLUSH);
1065
1066 /* ... and execute it. */
1067 intel_ring_emit(ring, MI_BATCH_BUFFER);
1068 intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1069 intel_ring_emit(ring, cs_offset + len - 8);
1070 intel_ring_advance(ring);
1071 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001072
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001073 return 0;
1074}
1075
1076static int
1077i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001078 u32 offset, u32 len,
1079 unsigned flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001080{
1081 int ret;
1082
1083 ret = intel_ring_begin(ring, 2);
1084 if (ret)
1085 return ret;
1086
Chris Wilson65f56872012-04-17 16:38:12 +01001087 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001088 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001089 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001090
Eric Anholt62fdfea2010-05-21 13:26:39 -07001091 return 0;
1092}
1093
Chris Wilson78501ea2010-10-27 12:18:21 +01001094static void cleanup_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001095{
Chris Wilson05394f32010-11-08 19:18:58 +00001096 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001097
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001098 obj = ring->status_page.obj;
1099 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001100 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001101
Chris Wilson9da3da62012-06-01 15:20:22 +01001102 kunmap(sg_page(obj->pages->sgl));
Eric Anholt62fdfea2010-05-21 13:26:39 -07001103 i915_gem_object_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001104 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001105 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001106}
1107
Chris Wilson78501ea2010-10-27 12:18:21 +01001108static int init_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001109{
Chris Wilson78501ea2010-10-27 12:18:21 +01001110 struct drm_device *dev = ring->dev;
Chris Wilson05394f32010-11-08 19:18:58 +00001111 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001112 int ret;
1113
Eric Anholt62fdfea2010-05-21 13:26:39 -07001114 obj = i915_gem_alloc_object(dev, 4096);
1115 if (obj == NULL) {
1116 DRM_ERROR("Failed to allocate status page\n");
1117 ret = -ENOMEM;
1118 goto err;
1119 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001120
1121 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001122
Chris Wilson86a1ee22012-08-11 15:41:04 +01001123 ret = i915_gem_object_pin(obj, 4096, true, false);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001124 if (ret != 0) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001125 goto err_unref;
1126 }
1127
Chris Wilson05394f32010-11-08 19:18:58 +00001128 ring->status_page.gfx_addr = obj->gtt_offset;
Chris Wilson9da3da62012-06-01 15:20:22 +01001129 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001130 if (ring->status_page.page_addr == NULL) {
Ben Widawsky2e6c21e2012-07-12 23:16:12 -07001131 ret = -ENOMEM;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001132 goto err_unpin;
1133 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001134 ring->status_page.obj = obj;
1135 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001136
Chris Wilson78501ea2010-10-27 12:18:21 +01001137 intel_ring_setup_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001138 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1139 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001140
1141 return 0;
1142
1143err_unpin:
1144 i915_gem_object_unpin(obj);
1145err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001146 drm_gem_object_unreference(&obj->base);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001147err:
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001148 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001149}
1150
Chris Wilson6b8294a2012-11-16 11:43:20 +00001151static int init_phys_hws_pga(struct intel_ring_buffer *ring)
1152{
1153 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1154 u32 addr;
1155
1156 if (!dev_priv->status_page_dmah) {
1157 dev_priv->status_page_dmah =
1158 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1159 if (!dev_priv->status_page_dmah)
1160 return -ENOMEM;
1161 }
1162
1163 addr = dev_priv->status_page_dmah->busaddr;
1164 if (INTEL_INFO(ring->dev)->gen >= 4)
1165 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
1166 I915_WRITE(HWS_PGA, addr);
1167
1168 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1169 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1170
1171 return 0;
1172}
1173
Ben Widawskyc43b5632012-04-16 14:07:40 -07001174static int intel_init_ring_buffer(struct drm_device *dev,
1175 struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001176{
Chris Wilson05394f32010-11-08 19:18:58 +00001177 struct drm_i915_gem_object *obj;
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001178 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsondd785e32010-08-07 11:01:34 +01001179 int ret;
1180
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001181 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001182 INIT_LIST_HEAD(&ring->active_list);
1183 INIT_LIST_HEAD(&ring->request_list);
Daniel Vetterdfc9ef22012-04-11 22:12:47 +02001184 ring->size = 32 * PAGE_SIZE;
Chris Wilson9d7730912012-11-27 16:22:52 +00001185 memset(ring->sync_seqno, 0, sizeof(ring->sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001186
Chris Wilsonb259f672011-03-29 13:19:09 +01001187 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001188
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001189 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001190 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001191 if (ret)
1192 return ret;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001193 } else {
1194 BUG_ON(ring->id != RCS);
1195 ret = init_phys_hws_pga(ring);
1196 if (ret)
1197 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001198 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001199
Chris Wilsonebc052e2012-11-15 11:32:28 +00001200 obj = NULL;
1201 if (!HAS_LLC(dev))
1202 obj = i915_gem_object_create_stolen(dev, ring->size);
1203 if (obj == NULL)
1204 obj = i915_gem_alloc_object(dev, ring->size);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001205 if (obj == NULL) {
1206 DRM_ERROR("Failed to allocate ringbuffer\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001207 ret = -ENOMEM;
Chris Wilsondd785e32010-08-07 11:01:34 +01001208 goto err_hws;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001209 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001210
Chris Wilson05394f32010-11-08 19:18:58 +00001211 ring->obj = obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001212
Chris Wilson86a1ee22012-08-11 15:41:04 +01001213 ret = i915_gem_object_pin(obj, PAGE_SIZE, true, false);
Chris Wilsondd785e32010-08-07 11:01:34 +01001214 if (ret)
1215 goto err_unref;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001216
Chris Wilson3eef8912012-06-04 17:05:40 +01001217 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1218 if (ret)
1219 goto err_unpin;
1220
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001221 ring->virtual_start =
Ben Widawskydabb7a92013-01-17 12:45:16 -08001222 ioremap_wc(dev_priv->gtt.mappable_base + obj->gtt_offset,
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001223 ring->size);
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001224 if (ring->virtual_start == NULL) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001225 DRM_ERROR("Failed to map ringbuffer.\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001226 ret = -EINVAL;
Chris Wilsondd785e32010-08-07 11:01:34 +01001227 goto err_unpin;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001228 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001229
Chris Wilson78501ea2010-10-27 12:18:21 +01001230 ret = ring->init(ring);
Chris Wilsondd785e32010-08-07 11:01:34 +01001231 if (ret)
1232 goto err_unmap;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001233
Chris Wilson55249ba2010-12-22 14:04:47 +00001234 /* Workaround an erratum on the i830 which causes a hang if
1235 * the TAIL pointer points to within the last 2 cachelines
1236 * of the buffer.
1237 */
1238 ring->effective_size = ring->size;
Chris Wilson27c1cbd2012-04-09 13:59:46 +01001239 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Chris Wilson55249ba2010-12-22 14:04:47 +00001240 ring->effective_size -= 128;
1241
Chris Wilsonc584fe42010-10-29 18:15:52 +01001242 return 0;
Chris Wilsondd785e32010-08-07 11:01:34 +01001243
1244err_unmap:
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001245 iounmap(ring->virtual_start);
Chris Wilsondd785e32010-08-07 11:01:34 +01001246err_unpin:
1247 i915_gem_object_unpin(obj);
1248err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001249 drm_gem_object_unreference(&obj->base);
1250 ring->obj = NULL;
Chris Wilsondd785e32010-08-07 11:01:34 +01001251err_hws:
Chris Wilson78501ea2010-10-27 12:18:21 +01001252 cleanup_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001253 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001254}
1255
Chris Wilson78501ea2010-10-27 12:18:21 +01001256void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001257{
Chris Wilson33626e62010-10-29 16:18:36 +01001258 struct drm_i915_private *dev_priv;
1259 int ret;
1260
Chris Wilson05394f32010-11-08 19:18:58 +00001261 if (ring->obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001262 return;
1263
Chris Wilson33626e62010-10-29 16:18:36 +01001264 /* Disable the ring buffer. The ring must be idle at this point */
1265 dev_priv = ring->dev->dev_private;
Chris Wilson3e960502012-11-27 16:22:54 +00001266 ret = intel_ring_idle(ring);
Chris Wilson29ee3992011-01-24 16:35:42 +00001267 if (ret)
1268 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
1269 ring->name, ret);
1270
Chris Wilson33626e62010-10-29 16:18:36 +01001271 I915_WRITE_CTL(ring, 0);
1272
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001273 iounmap(ring->virtual_start);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001274
Chris Wilson05394f32010-11-08 19:18:58 +00001275 i915_gem_object_unpin(ring->obj);
1276 drm_gem_object_unreference(&ring->obj->base);
1277 ring->obj = NULL;
Chris Wilson78501ea2010-10-27 12:18:21 +01001278
Zou Nan hai8d192152010-11-02 16:31:01 +08001279 if (ring->cleanup)
1280 ring->cleanup(ring);
1281
Chris Wilson78501ea2010-10-27 12:18:21 +01001282 cleanup_status_page(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001283}
1284
Chris Wilsona71d8d92012-02-15 11:25:36 +00001285static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
1286{
Chris Wilsona71d8d92012-02-15 11:25:36 +00001287 int ret;
1288
Ben Widawsky199b2bc2012-05-24 15:03:11 -07001289 ret = i915_wait_seqno(ring, seqno);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001290 if (!ret)
1291 i915_gem_retire_requests_ring(ring);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001292
1293 return ret;
1294}
1295
1296static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
1297{
1298 struct drm_i915_gem_request *request;
1299 u32 seqno = 0;
1300 int ret;
1301
1302 i915_gem_retire_requests_ring(ring);
1303
1304 if (ring->last_retired_head != -1) {
1305 ring->head = ring->last_retired_head;
1306 ring->last_retired_head = -1;
1307 ring->space = ring_space(ring);
1308 if (ring->space >= n)
1309 return 0;
1310 }
1311
1312 list_for_each_entry(request, &ring->request_list, list) {
1313 int space;
1314
1315 if (request->tail == -1)
1316 continue;
1317
Ville Syrjälä633cf8f2012-12-03 18:43:32 +02001318 space = request->tail - (ring->tail + I915_RING_FREE_SPACE);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001319 if (space < 0)
1320 space += ring->size;
1321 if (space >= n) {
1322 seqno = request->seqno;
1323 break;
1324 }
1325
1326 /* Consume this request in case we need more space than
1327 * is available and so need to prevent a race between
1328 * updating last_retired_head and direct reads of
1329 * I915_RING_HEAD. It also provides a nice sanity check.
1330 */
1331 request->tail = -1;
1332 }
1333
1334 if (seqno == 0)
1335 return -ENOSPC;
1336
1337 ret = intel_ring_wait_seqno(ring, seqno);
1338 if (ret)
1339 return ret;
1340
1341 if (WARN_ON(ring->last_retired_head == -1))
1342 return -ENOSPC;
1343
1344 ring->head = ring->last_retired_head;
1345 ring->last_retired_head = -1;
1346 ring->space = ring_space(ring);
1347 if (WARN_ON(ring->space < n))
1348 return -ENOSPC;
1349
1350 return 0;
1351}
1352
Chris Wilson3e960502012-11-27 16:22:54 +00001353static int ring_wait_for_space(struct intel_ring_buffer *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001354{
Chris Wilson78501ea2010-10-27 12:18:21 +01001355 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08001356 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +01001357 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001358 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001359
Chris Wilsona71d8d92012-02-15 11:25:36 +00001360 ret = intel_ring_wait_request(ring, n);
1361 if (ret != -ENOSPC)
1362 return ret;
1363
Chris Wilsondb53a302011-02-03 11:57:46 +00001364 trace_i915_ring_wait_begin(ring);
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02001365 /* With GEM the hangcheck timer should kick us out of the loop,
1366 * leaving it early runs the risk of corrupting GEM state (due
1367 * to running on almost untested codepaths). But on resume
1368 * timers don't work yet, so prevent a complete hang in that
1369 * case by choosing an insanely large timeout. */
1370 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01001371
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001372 do {
Chris Wilsonc7dca472011-01-20 17:00:10 +00001373 ring->head = I915_READ_HEAD(ring);
1374 ring->space = ring_space(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001375 if (ring->space >= n) {
Chris Wilsondb53a302011-02-03 11:57:46 +00001376 trace_i915_ring_wait_end(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001377 return 0;
1378 }
1379
1380 if (dev->primary->master) {
1381 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1382 if (master_priv->sarea_priv)
1383 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1384 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08001385
Chris Wilsone60a0b12010-10-13 10:09:14 +01001386 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001387
Daniel Vetter33196de2012-11-14 17:14:05 +01001388 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1389 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001390 if (ret)
1391 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001392 } while (!time_after(jiffies, end));
Chris Wilsondb53a302011-02-03 11:57:46 +00001393 trace_i915_ring_wait_end(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001394 return -EBUSY;
1395}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001396
Chris Wilson3e960502012-11-27 16:22:54 +00001397static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
1398{
1399 uint32_t __iomem *virt;
1400 int rem = ring->size - ring->tail;
1401
1402 if (ring->space < rem) {
1403 int ret = ring_wait_for_space(ring, rem);
1404 if (ret)
1405 return ret;
1406 }
1407
1408 virt = ring->virtual_start + ring->tail;
1409 rem /= 4;
1410 while (rem--)
1411 iowrite32(MI_NOOP, virt++);
1412
1413 ring->tail = 0;
1414 ring->space = ring_space(ring);
1415
1416 return 0;
1417}
1418
1419int intel_ring_idle(struct intel_ring_buffer *ring)
1420{
1421 u32 seqno;
1422 int ret;
1423
1424 /* We need to add any requests required to flush the objects and ring */
1425 if (ring->outstanding_lazy_request) {
1426 ret = i915_add_request(ring, NULL, NULL);
1427 if (ret)
1428 return ret;
1429 }
1430
1431 /* Wait upon the last request to be completed */
1432 if (list_empty(&ring->request_list))
1433 return 0;
1434
1435 seqno = list_entry(ring->request_list.prev,
1436 struct drm_i915_gem_request,
1437 list)->seqno;
1438
1439 return i915_wait_seqno(ring, seqno);
1440}
1441
Chris Wilson9d7730912012-11-27 16:22:52 +00001442static int
1443intel_ring_alloc_seqno(struct intel_ring_buffer *ring)
1444{
1445 if (ring->outstanding_lazy_request)
1446 return 0;
1447
1448 return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_request);
1449}
1450
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001451static int __intel_ring_begin(struct intel_ring_buffer *ring,
1452 int bytes)
1453{
1454 int ret;
1455
1456 if (unlikely(ring->tail + bytes > ring->effective_size)) {
1457 ret = intel_wrap_ring_buffer(ring);
1458 if (unlikely(ret))
1459 return ret;
1460 }
1461
1462 if (unlikely(ring->space < bytes)) {
1463 ret = ring_wait_for_space(ring, bytes);
1464 if (unlikely(ret))
1465 return ret;
1466 }
1467
1468 ring->space -= bytes;
1469 return 0;
1470}
1471
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001472int intel_ring_begin(struct intel_ring_buffer *ring,
1473 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001474{
Daniel Vetterde2b9982012-07-04 22:52:50 +02001475 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001476 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001477
Daniel Vetter33196de2012-11-14 17:14:05 +01001478 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1479 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02001480 if (ret)
1481 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00001482
Chris Wilson9d7730912012-11-27 16:22:52 +00001483 /* Preallocate the olr before touching the ring */
1484 ret = intel_ring_alloc_seqno(ring);
1485 if (ret)
1486 return ret;
1487
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001488 return __intel_ring_begin(ring, num_dwords * sizeof(uint32_t));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001489}
1490
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001491void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001492{
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001493 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001494
1495 BUG_ON(ring->outstanding_lazy_request);
1496
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001497 if (INTEL_INFO(ring->dev)->gen >= 6) {
1498 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
1499 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01001500 }
Chris Wilson297b0c52010-10-22 17:02:41 +01001501
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001502 ring->set_seqno(ring, seqno);
Chris Wilson549f7362010-10-19 11:19:32 +01001503}
1504
Zou Nan haid1b851f2010-05-21 09:08:57 +08001505void intel_ring_advance(struct intel_ring_buffer *ring)
1506{
Chris Wilson549f7362010-10-19 11:19:32 +01001507 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001508
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001509 ring->tail &= ring->size - 1;
Daniel Vetter99584db2012-11-14 17:14:04 +01001510 if (dev_priv->gpu_error.stop_rings & intel_ring_flag(ring))
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001511 return;
1512 ring->write_tail(ring, ring->tail);
1513}
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001514
Akshay Joshi0206e352011-08-16 15:34:10 -04001515
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001516static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
1517 u32 value)
Akshay Joshi0206e352011-08-16 15:34:10 -04001518{
1519 drm_i915_private_t *dev_priv = ring->dev->dev_private;
1520
1521 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001522
Chris Wilson12f55812012-07-05 17:14:01 +01001523 /* Disable notification that the ring is IDLE. The GT
1524 * will then assume that it is busy and bring it out of rc6.
1525 */
1526 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1527 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1528
1529 /* Clear the context id. Here be magic! */
1530 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1531
1532 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04001533 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01001534 GEN6_BSD_SLEEP_INDICATOR) == 0,
1535 50))
1536 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001537
Chris Wilson12f55812012-07-05 17:14:01 +01001538 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04001539 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01001540 POSTING_READ(RING_TAIL(ring->mmio_base));
1541
1542 /* Let the ring send IDLE messages to the GT again,
1543 * and so let it sleep to conserve power when idle.
1544 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001545 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01001546 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001547}
1548
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001549static int gen6_ring_flush(struct intel_ring_buffer *ring,
Chris Wilson71a77e02011-02-02 12:13:49 +00001550 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001551{
Chris Wilson71a77e02011-02-02 12:13:49 +00001552 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001553 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001554
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001555 ret = intel_ring_begin(ring, 4);
1556 if (ret)
1557 return ret;
1558
Chris Wilson71a77e02011-02-02 12:13:49 +00001559 cmd = MI_FLUSH_DW;
Jesse Barnes9a289772012-10-26 09:42:42 -07001560 /*
1561 * Bspec vol 1c.5 - video engine command streamer:
1562 * "If ENABLED, all TLBs will be invalidated once the flush
1563 * operation is complete. This bit is only valid when the
1564 * Post-Sync Operation field is a value of 1h or 3h."
1565 */
Chris Wilson71a77e02011-02-02 12:13:49 +00001566 if (invalidate & I915_GEM_GPU_DOMAINS)
Jesse Barnes9a289772012-10-26 09:42:42 -07001567 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
1568 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00001569 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07001570 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001571 intel_ring_emit(ring, 0);
Chris Wilson71a77e02011-02-02 12:13:49 +00001572 intel_ring_emit(ring, MI_NOOP);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001573 intel_ring_advance(ring);
1574 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001575}
1576
1577static int
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001578hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1579 u32 offset, u32 len,
1580 unsigned flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001581{
Akshay Joshi0206e352011-08-16 15:34:10 -04001582 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001583
Akshay Joshi0206e352011-08-16 15:34:10 -04001584 ret = intel_ring_begin(ring, 2);
1585 if (ret)
1586 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001587
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001588 intel_ring_emit(ring,
1589 MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
1590 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
1591 /* bit0-7 is the length on GEN6+ */
1592 intel_ring_emit(ring, offset);
1593 intel_ring_advance(ring);
1594
1595 return 0;
1596}
1597
1598static int
1599gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1600 u32 offset, u32 len,
1601 unsigned flags)
1602{
1603 int ret;
1604
1605 ret = intel_ring_begin(ring, 2);
1606 if (ret)
1607 return ret;
1608
1609 intel_ring_emit(ring,
1610 MI_BATCH_BUFFER_START |
1611 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04001612 /* bit0-7 is the length on GEN6+ */
1613 intel_ring_emit(ring, offset);
1614 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001615
Akshay Joshi0206e352011-08-16 15:34:10 -04001616 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001617}
1618
Chris Wilson549f7362010-10-19 11:19:32 +01001619/* Blitter support (SandyBridge+) */
1620
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001621static int blt_ring_flush(struct intel_ring_buffer *ring,
Chris Wilson71a77e02011-02-02 12:13:49 +00001622 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08001623{
Chris Wilson71a77e02011-02-02 12:13:49 +00001624 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001625 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001626
Daniel Vetter6a233c72011-12-14 13:57:07 +01001627 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001628 if (ret)
1629 return ret;
1630
Chris Wilson71a77e02011-02-02 12:13:49 +00001631 cmd = MI_FLUSH_DW;
Jesse Barnes9a289772012-10-26 09:42:42 -07001632 /*
1633 * Bspec vol 1c.3 - blitter engine command streamer:
1634 * "If ENABLED, all TLBs will be invalidated once the flush
1635 * operation is complete. This bit is only valid when the
1636 * Post-Sync Operation field is a value of 1h or 3h."
1637 */
Chris Wilson71a77e02011-02-02 12:13:49 +00001638 if (invalidate & I915_GEM_DOMAIN_RENDER)
Jesse Barnes9a289772012-10-26 09:42:42 -07001639 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
Daniel Vetterb3fcabb2012-11-04 12:24:47 +01001640 MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00001641 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07001642 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001643 intel_ring_emit(ring, 0);
Chris Wilson71a77e02011-02-02 12:13:49 +00001644 intel_ring_emit(ring, MI_NOOP);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001645 intel_ring_advance(ring);
1646 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08001647}
1648
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001649int intel_init_render_ring_buffer(struct drm_device *dev)
1650{
1651 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001652 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001653
Daniel Vetter59465b52012-04-11 22:12:48 +02001654 ring->name = "render ring";
1655 ring->id = RCS;
1656 ring->mmio_base = RENDER_RING_BASE;
1657
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001658 if (INTEL_INFO(dev)->gen >= 6) {
1659 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03001660 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01001661 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03001662 ring->flush = gen6_render_ring_flush;
Ben Widawsky25c06302012-03-29 19:11:27 -07001663 ring->irq_get = gen6_ring_get_irq;
1664 ring->irq_put = gen6_ring_put_irq;
Daniel Vetter6a848cc2012-04-11 22:12:46 +02001665 ring->irq_enable_mask = GT_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001666 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001667 ring->set_seqno = ring_set_seqno;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001668 ring->sync_to = gen6_ring_sync;
Daniel Vetter59465b52012-04-11 22:12:48 +02001669 ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_INVALID;
1670 ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_RV;
1671 ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_RB;
1672 ring->signal_mbox[0] = GEN6_VRSYNC;
1673 ring->signal_mbox[1] = GEN6_BRSYNC;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001674 } else if (IS_GEN5(dev)) {
1675 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001676 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001677 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001678 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02001679 ring->irq_get = gen5_ring_get_irq;
1680 ring->irq_put = gen5_ring_put_irq;
Daniel Vettere3670312012-04-11 22:12:53 +02001681 ring->irq_enable_mask = GT_USER_INTERRUPT | GT_PIPE_NOTIFY;
Daniel Vetter59465b52012-04-11 22:12:48 +02001682 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02001683 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001684 if (INTEL_INFO(dev)->gen < 4)
1685 ring->flush = gen2_render_ring_flush;
1686 else
1687 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02001688 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001689 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001690 if (IS_GEN2(dev)) {
1691 ring->irq_get = i8xx_ring_get_irq;
1692 ring->irq_put = i8xx_ring_put_irq;
1693 } else {
1694 ring->irq_get = i9xx_ring_get_irq;
1695 ring->irq_put = i9xx_ring_put_irq;
1696 }
Daniel Vettere3670312012-04-11 22:12:53 +02001697 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001698 }
Daniel Vetter59465b52012-04-11 22:12:48 +02001699 ring->write_tail = ring_write_tail;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001700 if (IS_HASWELL(dev))
1701 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
1702 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001703 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1704 else if (INTEL_INFO(dev)->gen >= 4)
1705 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1706 else if (IS_I830(dev) || IS_845G(dev))
1707 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
1708 else
1709 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02001710 ring->init = init_render_ring;
1711 ring->cleanup = render_ring_cleanup;
1712
Daniel Vetterb45305f2012-12-17 16:21:27 +01001713 /* Workaround batchbuffer to combat CS tlb bug. */
1714 if (HAS_BROKEN_CS_TLB(dev)) {
1715 struct drm_i915_gem_object *obj;
1716 int ret;
1717
1718 obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
1719 if (obj == NULL) {
1720 DRM_ERROR("Failed to allocate batch bo\n");
1721 return -ENOMEM;
1722 }
1723
1724 ret = i915_gem_object_pin(obj, 0, true, false);
1725 if (ret != 0) {
1726 drm_gem_object_unreference(&obj->base);
1727 DRM_ERROR("Failed to ping batch bo\n");
1728 return ret;
1729 }
1730
1731 ring->private = obj;
1732 }
1733
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001734 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001735}
1736
Chris Wilsone8616b62011-01-20 09:57:11 +00001737int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
1738{
1739 drm_i915_private_t *dev_priv = dev->dev_private;
1740 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Chris Wilson6b8294a2012-11-16 11:43:20 +00001741 int ret;
Chris Wilsone8616b62011-01-20 09:57:11 +00001742
Daniel Vetter59465b52012-04-11 22:12:48 +02001743 ring->name = "render ring";
1744 ring->id = RCS;
1745 ring->mmio_base = RENDER_RING_BASE;
1746
Chris Wilsone8616b62011-01-20 09:57:11 +00001747 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetterb4178f82012-04-11 22:12:51 +02001748 /* non-kms not supported on gen6+ */
1749 return -ENODEV;
Chris Wilsone8616b62011-01-20 09:57:11 +00001750 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001751
1752 /* Note: gem is not supported on gen5/ilk without kms (the corresponding
1753 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
1754 * the special gen5 functions. */
1755 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001756 if (INTEL_INFO(dev)->gen < 4)
1757 ring->flush = gen2_render_ring_flush;
1758 else
1759 ring->flush = gen4_render_ring_flush;
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001760 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001761 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001762 if (IS_GEN2(dev)) {
1763 ring->irq_get = i8xx_ring_get_irq;
1764 ring->irq_put = i8xx_ring_put_irq;
1765 } else {
1766 ring->irq_get = i9xx_ring_get_irq;
1767 ring->irq_put = i9xx_ring_put_irq;
1768 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001769 ring->irq_enable_mask = I915_USER_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02001770 ring->write_tail = ring_write_tail;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001771 if (INTEL_INFO(dev)->gen >= 4)
1772 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1773 else if (IS_I830(dev) || IS_845G(dev))
1774 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
1775 else
1776 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02001777 ring->init = init_render_ring;
1778 ring->cleanup = render_ring_cleanup;
Chris Wilsone8616b62011-01-20 09:57:11 +00001779
1780 ring->dev = dev;
1781 INIT_LIST_HEAD(&ring->active_list);
1782 INIT_LIST_HEAD(&ring->request_list);
Chris Wilsone8616b62011-01-20 09:57:11 +00001783
1784 ring->size = size;
1785 ring->effective_size = ring->size;
Mika Kuoppala17f10fd2012-10-29 16:59:26 +02001786 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Chris Wilsone8616b62011-01-20 09:57:11 +00001787 ring->effective_size -= 128;
1788
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001789 ring->virtual_start = ioremap_wc(start, size);
1790 if (ring->virtual_start == NULL) {
Chris Wilsone8616b62011-01-20 09:57:11 +00001791 DRM_ERROR("can not ioremap virtual address for"
1792 " ring buffer\n");
1793 return -ENOMEM;
1794 }
1795
Chris Wilson6b8294a2012-11-16 11:43:20 +00001796 if (!I915_NEED_GFX_HWS(dev)) {
1797 ret = init_phys_hws_pga(ring);
1798 if (ret)
1799 return ret;
1800 }
1801
Chris Wilsone8616b62011-01-20 09:57:11 +00001802 return 0;
1803}
1804
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001805int intel_init_bsd_ring_buffer(struct drm_device *dev)
1806{
1807 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001808 struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001809
Daniel Vetter58fa3832012-04-11 22:12:49 +02001810 ring->name = "bsd ring";
1811 ring->id = VCS;
1812
Daniel Vetter0fd2c202012-04-11 22:12:55 +02001813 ring->write_tail = ring_write_tail;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001814 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1815 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02001816 /* gen6 bsd needs a special wa for tail updates */
1817 if (IS_GEN6(dev))
1818 ring->write_tail = gen6_bsd_ring_write_tail;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001819 ring->flush = gen6_ring_flush;
1820 ring->add_request = gen6_add_request;
1821 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001822 ring->set_seqno = ring_set_seqno;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001823 ring->irq_enable_mask = GEN6_BSD_USER_INTERRUPT;
1824 ring->irq_get = gen6_ring_get_irq;
1825 ring->irq_put = gen6_ring_put_irq;
1826 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001827 ring->sync_to = gen6_ring_sync;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001828 ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_VR;
1829 ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_INVALID;
1830 ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_VB;
1831 ring->signal_mbox[0] = GEN6_RVSYNC;
1832 ring->signal_mbox[1] = GEN6_BVSYNC;
1833 } else {
1834 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001835 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02001836 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001837 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001838 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02001839 if (IS_GEN5(dev)) {
Daniel Vettere3670312012-04-11 22:12:53 +02001840 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02001841 ring->irq_get = gen5_ring_get_irq;
1842 ring->irq_put = gen5_ring_put_irq;
1843 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02001844 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02001845 ring->irq_get = i9xx_ring_get_irq;
1846 ring->irq_put = i9xx_ring_put_irq;
1847 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001848 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001849 }
1850 ring->init = init_ring_common;
1851
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001852 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001853}
Chris Wilson549f7362010-10-19 11:19:32 +01001854
1855int intel_init_blt_ring_buffer(struct drm_device *dev)
1856{
1857 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001858 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01001859
Daniel Vetter3535d9d2012-04-11 22:12:50 +02001860 ring->name = "blitter ring";
1861 ring->id = BCS;
1862
1863 ring->mmio_base = BLT_RING_BASE;
1864 ring->write_tail = ring_write_tail;
1865 ring->flush = blt_ring_flush;
1866 ring->add_request = gen6_add_request;
1867 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001868 ring->set_seqno = ring_set_seqno;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02001869 ring->irq_enable_mask = GEN6_BLITTER_USER_INTERRUPT;
1870 ring->irq_get = gen6_ring_get_irq;
1871 ring->irq_put = gen6_ring_put_irq;
1872 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001873 ring->sync_to = gen6_ring_sync;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02001874 ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_BR;
1875 ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_BV;
1876 ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_INVALID;
1877 ring->signal_mbox[0] = GEN6_RBSYNC;
1878 ring->signal_mbox[1] = GEN6_VBSYNC;
1879 ring->init = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01001880
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001881 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01001882}
Chris Wilsona7b97612012-07-20 12:41:08 +01001883
1884int
1885intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
1886{
1887 int ret;
1888
1889 if (!ring->gpu_caches_dirty)
1890 return 0;
1891
1892 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
1893 if (ret)
1894 return ret;
1895
1896 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
1897
1898 ring->gpu_caches_dirty = false;
1899 return 0;
1900}
1901
1902int
1903intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
1904{
1905 uint32_t flush_domains;
1906 int ret;
1907
1908 flush_domains = 0;
1909 if (ring->gpu_caches_dirty)
1910 flush_domains = I915_GEM_GPU_DOMAINS;
1911
1912 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
1913 if (ret)
1914 return ret;
1915
1916 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
1917
1918 ring->gpu_caches_dirty = false;
1919 return 0;
1920}